]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Print captured bo for all VM in error state
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
b20385f1 38#include "intel_lrc.h"
0260c420 39#include "i915_gem_gtt.h"
0839ccb8 40#include <linux/io-mapping.h>
f899fc64 41#include <linux/i2c.h>
c167a6fc 42#include <linux/i2c-algo-bit.h>
0ade6386 43#include <drm/intel-gtt.h>
aaa6fd2a 44#include <linux/backlight.h>
5cc9ed4b 45#include <linux/hashtable.h>
2911a35b 46#include <linux/intel-iommu.h>
742cbee8 47#include <linux/kref.h>
9ee32fea 48#include <linux/pm_qos.h>
585fb111 49
1da177e4
LT
50/* General customization:
51 */
52
53#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
54
55#define DRIVER_NAME "i915"
56#define DRIVER_DESC "Intel Graphics"
2c0827cf 57#define DRIVER_DATE "20140808"
1da177e4 58
317c35d1 59enum pipe {
752aa88a 60 INVALID_PIPE = -1,
317c35d1
JB
61 PIPE_A = 0,
62 PIPE_B,
9db4a9c7 63 PIPE_C,
a57c774a
AK
64 _PIPE_EDP,
65 I915_MAX_PIPES = _PIPE_EDP
317c35d1 66};
9db4a9c7 67#define pipe_name(p) ((p) + 'A')
317c35d1 68
a5c961d1
PZ
69enum transcoder {
70 TRANSCODER_A = 0,
71 TRANSCODER_B,
72 TRANSCODER_C,
a57c774a
AK
73 TRANSCODER_EDP,
74 I915_MAX_TRANSCODERS
a5c961d1
PZ
75};
76#define transcoder_name(t) ((t) + 'A')
77
80824003
JB
78enum plane {
79 PLANE_A = 0,
80 PLANE_B,
9db4a9c7 81 PLANE_C,
80824003 82};
9db4a9c7 83#define plane_name(p) ((p) + 'A')
52440211 84
d615a166 85#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 86
2b139522
ED
87enum port {
88 PORT_A = 0,
89 PORT_B,
90 PORT_C,
91 PORT_D,
92 PORT_E,
93 I915_MAX_PORTS
94};
95#define port_name(p) ((p) + 'A')
96
a09caddd 97#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
98
99enum dpio_channel {
100 DPIO_CH0,
101 DPIO_CH1
102};
103
104enum dpio_phy {
105 DPIO_PHY0,
106 DPIO_PHY1
107};
108
b97186f0
PZ
109enum intel_display_power_domain {
110 POWER_DOMAIN_PIPE_A,
111 POWER_DOMAIN_PIPE_B,
112 POWER_DOMAIN_PIPE_C,
113 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
114 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
115 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
116 POWER_DOMAIN_TRANSCODER_A,
117 POWER_DOMAIN_TRANSCODER_B,
118 POWER_DOMAIN_TRANSCODER_C,
f52e353e 119 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
120 POWER_DOMAIN_PORT_DDI_A_2_LANES,
121 POWER_DOMAIN_PORT_DDI_A_4_LANES,
122 POWER_DOMAIN_PORT_DDI_B_2_LANES,
123 POWER_DOMAIN_PORT_DDI_B_4_LANES,
124 POWER_DOMAIN_PORT_DDI_C_2_LANES,
125 POWER_DOMAIN_PORT_DDI_C_4_LANES,
126 POWER_DOMAIN_PORT_DDI_D_2_LANES,
127 POWER_DOMAIN_PORT_DDI_D_4_LANES,
128 POWER_DOMAIN_PORT_DSI,
129 POWER_DOMAIN_PORT_CRT,
130 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 131 POWER_DOMAIN_VGA,
fbeeaa23 132 POWER_DOMAIN_AUDIO,
bd2bb1b9 133 POWER_DOMAIN_PLLS,
baa70707 134 POWER_DOMAIN_INIT,
bddc7645
ID
135
136 POWER_DOMAIN_NUM,
b97186f0
PZ
137};
138
139#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
140#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
141 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
142#define POWER_DOMAIN_TRANSCODER(tran) \
143 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
144 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 145
1d843f9d
EE
146enum hpd_pin {
147 HPD_NONE = 0,
148 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
149 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
150 HPD_CRT,
151 HPD_SDVO_B,
152 HPD_SDVO_C,
153 HPD_PORT_B,
154 HPD_PORT_C,
155 HPD_PORT_D,
156 HPD_NUM_PINS
157};
158
2a2d5482
CW
159#define I915_GEM_GPU_DOMAINS \
160 (I915_GEM_DOMAIN_RENDER | \
161 I915_GEM_DOMAIN_SAMPLER | \
162 I915_GEM_DOMAIN_COMMAND | \
163 I915_GEM_DOMAIN_INSTRUCTION | \
164 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 165
7eb552ae 166#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
d615a166 167#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
9db4a9c7 168
d79b814d
DL
169#define for_each_crtc(dev, crtc) \
170 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
171
d063ae48
DL
172#define for_each_intel_crtc(dev, intel_crtc) \
173 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
174
b2784e15
DL
175#define for_each_intel_encoder(dev, intel_encoder) \
176 list_for_each_entry(intel_encoder, \
177 &(dev)->mode_config.encoder_list, \
178 base.head)
179
6c2b7c12
DV
180#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
181 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
182 if ((intel_encoder)->base.crtc == (__crtc))
183
53f5e3ca
JB
184#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
185 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
186 if ((intel_connector)->base.encoder == (__encoder))
187
b04c5bd6
BF
188#define for_each_power_domain(domain, mask) \
189 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
190 if ((1 << (domain)) & (mask))
191
e7b903d2 192struct drm_i915_private;
5cc9ed4b 193struct i915_mmu_object;
e7b903d2 194
46edb027
DV
195enum intel_dpll_id {
196 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
197 /* real shared dpll ids must be >= 0 */
9cd86933
DV
198 DPLL_ID_PCH_PLL_A = 0,
199 DPLL_ID_PCH_PLL_B = 1,
200 DPLL_ID_WRPLL1 = 0,
201 DPLL_ID_WRPLL2 = 1,
46edb027
DV
202};
203#define I915_NUM_PLLS 2
204
5358901f 205struct intel_dpll_hw_state {
dcfc3552 206 /* i9xx, pch plls */
66e985c0 207 uint32_t dpll;
8bcc2795 208 uint32_t dpll_md;
66e985c0
DV
209 uint32_t fp0;
210 uint32_t fp1;
dcfc3552
DL
211
212 /* hsw, bdw */
d452c5b6 213 uint32_t wrpll;
5358901f
DV
214};
215
e72f9fbf 216struct intel_shared_dpll {
ee7b9f93
JB
217 int refcount; /* count of number of CRTCs sharing this PLL */
218 int active; /* count of number of active CRTCs (i.e. DPMS on) */
219 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
220 const char *name;
221 /* should match the index in the dev_priv->shared_dplls array */
222 enum intel_dpll_id id;
5358901f 223 struct intel_dpll_hw_state hw_state;
96f6128c
DV
224 /* The mode_set hook is optional and should be used together with the
225 * intel_prepare_shared_dpll function. */
15bdd4cf
DV
226 void (*mode_set)(struct drm_i915_private *dev_priv,
227 struct intel_shared_dpll *pll);
e7b903d2
DV
228 void (*enable)(struct drm_i915_private *dev_priv,
229 struct intel_shared_dpll *pll);
230 void (*disable)(struct drm_i915_private *dev_priv,
231 struct intel_shared_dpll *pll);
5358901f
DV
232 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
233 struct intel_shared_dpll *pll,
234 struct intel_dpll_hw_state *hw_state);
ee7b9f93 235};
ee7b9f93 236
e69d0bc1
DV
237/* Used by dp and fdi links */
238struct intel_link_m_n {
239 uint32_t tu;
240 uint32_t gmch_m;
241 uint32_t gmch_n;
242 uint32_t link_m;
243 uint32_t link_n;
244};
245
246void intel_link_compute_m_n(int bpp, int nlanes,
247 int pixel_clock, int link_clock,
248 struct intel_link_m_n *m_n);
249
1da177e4
LT
250/* Interface history:
251 *
252 * 1.1: Original.
0d6aa60b
DA
253 * 1.2: Add Power Management
254 * 1.3: Add vblank support
de227f5f 255 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 256 * 1.5: Add vblank pipe configuration
2228ed67
MD
257 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
258 * - Support vertical blank on secondary display pipe
1da177e4
LT
259 */
260#define DRIVER_MAJOR 1
2228ed67 261#define DRIVER_MINOR 6
1da177e4
LT
262#define DRIVER_PATCHLEVEL 0
263
23bc5982 264#define WATCH_LISTS 0
42d6ab48 265#define WATCH_GTT 0
673a394b 266
0a3e67a4
JB
267struct opregion_header;
268struct opregion_acpi;
269struct opregion_swsci;
270struct opregion_asle;
271
8ee1c3db 272struct intel_opregion {
5bc4418b
BW
273 struct opregion_header __iomem *header;
274 struct opregion_acpi __iomem *acpi;
275 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
276 u32 swsci_gbda_sub_functions;
277 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
278 struct opregion_asle __iomem *asle;
279 void __iomem *vbt;
01fe9dbd 280 u32 __iomem *lid_state;
91a60f20 281 struct work_struct asle_work;
8ee1c3db 282};
44834a67 283#define OPREGION_SIZE (8*1024)
8ee1c3db 284
6ef3d427
CW
285struct intel_overlay;
286struct intel_overlay_error_state;
287
7c1c2871
DA
288struct drm_i915_master_private {
289 drm_local_map_t *sarea;
290 struct _drm_i915_sarea *sarea_priv;
291};
de151cf6 292#define I915_FENCE_REG_NONE -1
42b5aeab
VS
293#define I915_MAX_NUM_FENCES 32
294/* 32 fences + sign bit for FENCE_REG_NONE */
295#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
296
297struct drm_i915_fence_reg {
007cc8ac 298 struct list_head lru_list;
caea7476 299 struct drm_i915_gem_object *obj;
1690e1eb 300 int pin_count;
de151cf6 301};
7c1c2871 302
9b9d172d 303struct sdvo_device_mapping {
e957d772 304 u8 initialized;
9b9d172d 305 u8 dvo_port;
306 u8 slave_addr;
307 u8 dvo_wiring;
e957d772 308 u8 i2c_pin;
b1083333 309 u8 ddc_pin;
9b9d172d 310};
311
c4a1d9e4
CW
312struct intel_display_error_state;
313
63eeaf38 314struct drm_i915_error_state {
742cbee8 315 struct kref ref;
585b0288
BW
316 struct timeval time;
317
cb383002 318 char error_msg[128];
48b031e3 319 u32 reset_count;
62d5d69b 320 u32 suspend_count;
cb383002 321
585b0288 322 /* Generic register state */
63eeaf38
JB
323 u32 eir;
324 u32 pgtbl_er;
be998e2e 325 u32 ier;
885ea5a8 326 u32 gtier[4];
b9a3906b 327 u32 ccid;
0f3b6849
CW
328 u32 derrmr;
329 u32 forcewake;
585b0288
BW
330 u32 error; /* gen6+ */
331 u32 err_int; /* gen7 */
332 u32 done_reg;
91ec5d11
BW
333 u32 gac_eco;
334 u32 gam_ecochk;
335 u32 gab_ctl;
336 u32 gfx_mode;
585b0288 337 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
338 u64 fence[I915_MAX_NUM_FENCES];
339 struct intel_overlay_error_state *overlay;
340 struct intel_display_error_state *display;
0ca36d78 341 struct drm_i915_error_object *semaphore_obj;
585b0288 342
52d39a21 343 struct drm_i915_error_ring {
372fbb8e 344 bool valid;
362b8af7
BW
345 /* Software tracked state */
346 bool waiting;
347 int hangcheck_score;
348 enum intel_ring_hangcheck_action hangcheck_action;
349 int num_requests;
350
351 /* our own tracking of ring head and tail */
352 u32 cpu_ring_head;
353 u32 cpu_ring_tail;
354
355 u32 semaphore_seqno[I915_NUM_RINGS - 1];
356
357 /* Register state */
358 u32 tail;
359 u32 head;
360 u32 ctl;
361 u32 hws;
362 u32 ipeir;
363 u32 ipehr;
364 u32 instdone;
362b8af7
BW
365 u32 bbstate;
366 u32 instpm;
367 u32 instps;
368 u32 seqno;
369 u64 bbaddr;
50877445 370 u64 acthd;
362b8af7 371 u32 fault_reg;
13ffadd1 372 u64 faddr;
362b8af7
BW
373 u32 rc_psmi; /* sleep state */
374 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
375
52d39a21
CW
376 struct drm_i915_error_object {
377 int page_count;
378 u32 gtt_offset;
379 u32 *pages[0];
ab0e7ff9 380 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 381
52d39a21
CW
382 struct drm_i915_error_request {
383 long jiffies;
384 u32 seqno;
ee4f42b1 385 u32 tail;
52d39a21 386 } *requests;
6c7a01ec
BW
387
388 struct {
389 u32 gfx_mode;
390 union {
391 u64 pdp[4];
392 u32 pp_dir_base;
393 };
394 } vm_info;
ab0e7ff9
CW
395
396 pid_t pid;
397 char comm[TASK_COMM_LEN];
52d39a21 398 } ring[I915_NUM_RINGS];
3a448734 399
9df30794 400 struct drm_i915_error_buffer {
a779e5ab 401 u32 size;
9df30794 402 u32 name;
0201f1ec 403 u32 rseqno, wseqno;
9df30794
CW
404 u32 gtt_offset;
405 u32 read_domains;
406 u32 write_domain;
4b9de737 407 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
408 s32 pinned:2;
409 u32 tiling:2;
410 u32 dirty:1;
411 u32 purgeable:1;
5cc9ed4b 412 u32 userptr:1;
5d1333fc 413 s32 ring:4;
f56383cb 414 u32 cache_level:3;
95f5301d 415 } **active_bo, **pinned_bo;
6c7a01ec 416
95f5301d 417 u32 *active_bo_count, *pinned_bo_count;
3a448734 418 u32 vm_count;
63eeaf38
JB
419};
420
7bd688cd 421struct intel_connector;
b8cecdf5 422struct intel_crtc_config;
46f297fb 423struct intel_plane_config;
0e8ffe1b 424struct intel_crtc;
ee9300bb
DV
425struct intel_limit;
426struct dpll;
b8cecdf5 427
e70236a8 428struct drm_i915_display_funcs {
ee5382ae 429 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 430 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
431 void (*disable_fbc)(struct drm_device *dev);
432 int (*get_display_clock_speed)(struct drm_device *dev);
433 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
434 /**
435 * find_dpll() - Find the best values for the PLL
436 * @limit: limits for the PLL
437 * @crtc: current CRTC
438 * @target: target frequency in kHz
439 * @refclk: reference clock frequency in kHz
440 * @match_clock: if provided, @best_clock P divider must
441 * match the P divider from @match_clock
442 * used for LVDS downclocking
443 * @best_clock: best PLL values found
444 *
445 * Returns true on success, false on failure.
446 */
447 bool (*find_dpll)(const struct intel_limit *limit,
448 struct drm_crtc *crtc,
449 int target, int refclk,
450 struct dpll *match_clock,
451 struct dpll *best_clock);
46ba614c 452 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
453 void (*update_sprite_wm)(struct drm_plane *plane,
454 struct drm_crtc *crtc,
ed57cb8a
DL
455 uint32_t sprite_width, uint32_t sprite_height,
456 int pixel_size, bool enable, bool scaled);
47fab737 457 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
458 /* Returns the active state of the crtc, and if the crtc is active,
459 * fills out the pipe-config with the hw state. */
460 bool (*get_pipe_config)(struct intel_crtc *,
461 struct intel_crtc_config *);
46f297fb
JB
462 void (*get_plane_config)(struct intel_crtc *,
463 struct intel_plane_config *);
f564048e 464 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
465 int x, int y,
466 struct drm_framebuffer *old_fb);
76e5a89c
DV
467 void (*crtc_enable)(struct drm_crtc *crtc);
468 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 469 void (*off)(struct drm_crtc *crtc);
e0dac65e 470 void (*write_eld)(struct drm_connector *connector,
34427052
JN
471 struct drm_crtc *crtc,
472 struct drm_display_mode *mode);
674cf967 473 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 474 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
475 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
476 struct drm_framebuffer *fb,
ed8d1975 477 struct drm_i915_gem_object *obj,
a4872ba6 478 struct intel_engine_cs *ring,
ed8d1975 479 uint32_t flags);
29b9bde6
DV
480 void (*update_primary_plane)(struct drm_crtc *crtc,
481 struct drm_framebuffer *fb,
482 int x, int y);
20afbda2 483 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
484 /* clock updates for mode set */
485 /* cursor updates */
486 /* render clock increase/decrease */
487 /* display clock increase/decrease */
488 /* pll clock increase/decrease */
7bd688cd
JN
489
490 int (*setup_backlight)(struct intel_connector *connector);
7bd688cd
JN
491 uint32_t (*get_backlight)(struct intel_connector *connector);
492 void (*set_backlight)(struct intel_connector *connector,
493 uint32_t level);
494 void (*disable_backlight)(struct intel_connector *connector);
495 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
496};
497
907b28c5 498struct intel_uncore_funcs {
c8d9a590
D
499 void (*force_wake_get)(struct drm_i915_private *dev_priv,
500 int fw_engine);
501 void (*force_wake_put)(struct drm_i915_private *dev_priv,
502 int fw_engine);
0b274481
BW
503
504 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
505 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
506 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
507 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
508
509 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
510 uint8_t val, bool trace);
511 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
512 uint16_t val, bool trace);
513 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
514 uint32_t val, bool trace);
515 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
516 uint64_t val, bool trace);
990bbdad
CW
517};
518
907b28c5
CW
519struct intel_uncore {
520 spinlock_t lock; /** lock is also taken in irq contexts. */
521
522 struct intel_uncore_funcs funcs;
523
524 unsigned fifo_count;
525 unsigned forcewake_count;
aec347ab 526
940aece4
D
527 unsigned fw_rendercount;
528 unsigned fw_mediacount;
529
8232644c 530 struct timer_list force_wake_timer;
907b28c5
CW
531};
532
79fc46df
DL
533#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
534 func(is_mobile) sep \
535 func(is_i85x) sep \
536 func(is_i915g) sep \
537 func(is_i945gm) sep \
538 func(is_g33) sep \
539 func(need_gfx_hws) sep \
540 func(is_g4x) sep \
541 func(is_pineview) sep \
542 func(is_broadwater) sep \
543 func(is_crestline) sep \
544 func(is_ivybridge) sep \
545 func(is_valleyview) sep \
546 func(is_haswell) sep \
b833d685 547 func(is_preliminary) sep \
79fc46df
DL
548 func(has_fbc) sep \
549 func(has_pipe_cxsr) sep \
550 func(has_hotplug) sep \
551 func(cursor_needs_physical) sep \
552 func(has_overlay) sep \
553 func(overlay_needs_physical) sep \
554 func(supports_tv) sep \
dd93be58 555 func(has_llc) sep \
30568c45
DL
556 func(has_ddi) sep \
557 func(has_fpga_dbg)
c96ea64e 558
a587f779
DL
559#define DEFINE_FLAG(name) u8 name:1
560#define SEP_SEMICOLON ;
c96ea64e 561
cfdf1fa2 562struct intel_device_info {
10fce67a 563 u32 display_mmio_offset;
87f1f465 564 u16 device_id;
7eb552ae 565 u8 num_pipes:3;
d615a166 566 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 567 u8 gen;
73ae478c 568 u8 ring_mask; /* Rings supported by the HW */
a587f779 569 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
570 /* Register offsets for the various display pipes and transcoders */
571 int pipe_offsets[I915_MAX_TRANSCODERS];
572 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 573 int palette_offsets[I915_MAX_PIPES];
5efb3e28 574 int cursor_offsets[I915_MAX_PIPES];
cfdf1fa2
KH
575};
576
a587f779
DL
577#undef DEFINE_FLAG
578#undef SEP_SEMICOLON
579
7faf1ab2
DV
580enum i915_cache_level {
581 I915_CACHE_NONE = 0,
350ec881
CW
582 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
583 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
584 caches, eg sampler/render caches, and the
585 large Last-Level-Cache. LLC is coherent with
586 the CPU, but L3 is only visible to the GPU. */
651d794f 587 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
588};
589
e59ec13d
MK
590struct i915_ctx_hang_stats {
591 /* This context had batch pending when hang was declared */
592 unsigned batch_pending;
593
594 /* This context had batch active when hang was declared */
595 unsigned batch_active;
be62acb4
MK
596
597 /* Time when this context was last blamed for a GPU reset */
598 unsigned long guilty_ts;
599
600 /* This context is banned to submit more work */
601 bool banned;
e59ec13d 602};
40521054
BW
603
604/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 605#define DEFAULT_CONTEXT_HANDLE 0
31b7a88d
OM
606/**
607 * struct intel_context - as the name implies, represents a context.
608 * @ref: reference count.
609 * @user_handle: userspace tracking identity for this context.
610 * @remap_slice: l3 row remapping information.
611 * @file_priv: filp associated with this context (NULL for global default
612 * context).
613 * @hang_stats: information about the role of this context in possible GPU
614 * hangs.
615 * @vm: virtual memory space used by this context.
616 * @legacy_hw_ctx: render context backing object and whether it is correctly
617 * initialized (legacy ring submission mechanism only).
618 * @link: link in the global list of contexts.
619 *
620 * Contexts are memory images used by the hardware to store copies of their
621 * internal state.
622 */
273497e5 623struct intel_context {
dce3271b 624 struct kref ref;
821d66dd 625 int user_handle;
3ccfd19d 626 uint8_t remap_slice;
40521054 627 struct drm_i915_file_private *file_priv;
e59ec13d 628 struct i915_ctx_hang_stats hang_stats;
ae6c4806 629 struct i915_hw_ppgtt *ppgtt;
a33afea5 630
c9e003af 631 /* Legacy ring buffer submission */
ea0c76f8
OM
632 struct {
633 struct drm_i915_gem_object *rcs_state;
634 bool initialized;
635 } legacy_hw_ctx;
636
c9e003af
OM
637 /* Execlists */
638 struct {
639 struct drm_i915_gem_object *state;
84c2377f 640 struct intel_ringbuffer *ringbuf;
c9e003af
OM
641 } engine[I915_NUM_RINGS];
642
a33afea5 643 struct list_head link;
40521054
BW
644};
645
5c3fe8b0
BW
646struct i915_fbc {
647 unsigned long size;
5e59f717 648 unsigned threshold;
5c3fe8b0
BW
649 unsigned int fb_id;
650 enum plane plane;
651 int y;
652
c4213885 653 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
654 struct drm_mm_node *compressed_llb;
655
da46f936
RV
656 bool false_color;
657
5c3fe8b0
BW
658 struct intel_fbc_work {
659 struct delayed_work work;
660 struct drm_crtc *crtc;
661 struct drm_framebuffer *fb;
5c3fe8b0
BW
662 } *fbc_work;
663
29ebf90f
CW
664 enum no_fbc_reason {
665 FBC_OK, /* FBC is enabled */
666 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
667 FBC_NO_OUTPUT, /* no outputs enabled to compress */
668 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
669 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
670 FBC_MODE_TOO_LARGE, /* mode too large for compression */
671 FBC_BAD_PLANE, /* fbc not supported on plane */
672 FBC_NOT_TILED, /* buffer not tiled */
673 FBC_MULTIPLE_PIPES, /* more than one pipe active */
674 FBC_MODULE_PARAM,
675 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
676 } no_fbc_reason;
b5e50c3f
JB
677};
678
439d7ac0
PB
679struct i915_drrs {
680 struct intel_connector *connector;
681};
682
2807cf69 683struct intel_dp;
a031d709 684struct i915_psr {
f0355c4a 685 struct mutex lock;
a031d709
RV
686 bool sink_support;
687 bool source_ok;
2807cf69 688 struct intel_dp *enabled;
7c8f8a70
RV
689 bool active;
690 struct delayed_work work;
9ca15301 691 unsigned busy_frontbuffer_bits;
3f51e471 692};
5c3fe8b0 693
3bad0781 694enum intel_pch {
f0350830 695 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
696 PCH_IBX, /* Ibexpeak PCH */
697 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 698 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 699 PCH_NOP,
3bad0781
ZW
700};
701
988d6ee8
PZ
702enum intel_sbi_destination {
703 SBI_ICLK,
704 SBI_MPHY,
705};
706
b690e96c 707#define QUIRK_PIPEA_FORCE (1<<0)
435793df 708#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 709#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 710#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b690e96c 711
8be48d92 712struct intel_fbdev;
1630fe75 713struct intel_fbc_work;
38651674 714
c2b9152f
DV
715struct intel_gmbus {
716 struct i2c_adapter adapter;
f2ce9faf 717 u32 force_bit;
c2b9152f 718 u32 reg0;
36c785f0 719 u32 gpio_reg;
c167a6fc 720 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
721 struct drm_i915_private *dev_priv;
722};
723
f4c956ad 724struct i915_suspend_saved_registers {
ba8bbcf6
JB
725 u8 saveLBB;
726 u32 saveDSPACNTR;
727 u32 saveDSPBCNTR;
e948e994 728 u32 saveDSPARB;
ba8bbcf6
JB
729 u32 savePIPEACONF;
730 u32 savePIPEBCONF;
731 u32 savePIPEASRC;
732 u32 savePIPEBSRC;
733 u32 saveFPA0;
734 u32 saveFPA1;
735 u32 saveDPLL_A;
736 u32 saveDPLL_A_MD;
737 u32 saveHTOTAL_A;
738 u32 saveHBLANK_A;
739 u32 saveHSYNC_A;
740 u32 saveVTOTAL_A;
741 u32 saveVBLANK_A;
742 u32 saveVSYNC_A;
743 u32 saveBCLRPAT_A;
5586c8bc 744 u32 saveTRANSACONF;
42048781
ZW
745 u32 saveTRANS_HTOTAL_A;
746 u32 saveTRANS_HBLANK_A;
747 u32 saveTRANS_HSYNC_A;
748 u32 saveTRANS_VTOTAL_A;
749 u32 saveTRANS_VBLANK_A;
750 u32 saveTRANS_VSYNC_A;
0da3ea12 751 u32 savePIPEASTAT;
ba8bbcf6
JB
752 u32 saveDSPASTRIDE;
753 u32 saveDSPASIZE;
754 u32 saveDSPAPOS;
585fb111 755 u32 saveDSPAADDR;
ba8bbcf6
JB
756 u32 saveDSPASURF;
757 u32 saveDSPATILEOFF;
758 u32 savePFIT_PGM_RATIOS;
0eb96d6e 759 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
760 u32 saveBLC_PWM_CTL;
761 u32 saveBLC_PWM_CTL2;
07bf139b 762 u32 saveBLC_HIST_CTL_B;
42048781
ZW
763 u32 saveBLC_CPU_PWM_CTL;
764 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
765 u32 saveFPB0;
766 u32 saveFPB1;
767 u32 saveDPLL_B;
768 u32 saveDPLL_B_MD;
769 u32 saveHTOTAL_B;
770 u32 saveHBLANK_B;
771 u32 saveHSYNC_B;
772 u32 saveVTOTAL_B;
773 u32 saveVBLANK_B;
774 u32 saveVSYNC_B;
775 u32 saveBCLRPAT_B;
5586c8bc 776 u32 saveTRANSBCONF;
42048781
ZW
777 u32 saveTRANS_HTOTAL_B;
778 u32 saveTRANS_HBLANK_B;
779 u32 saveTRANS_HSYNC_B;
780 u32 saveTRANS_VTOTAL_B;
781 u32 saveTRANS_VBLANK_B;
782 u32 saveTRANS_VSYNC_B;
0da3ea12 783 u32 savePIPEBSTAT;
ba8bbcf6
JB
784 u32 saveDSPBSTRIDE;
785 u32 saveDSPBSIZE;
786 u32 saveDSPBPOS;
585fb111 787 u32 saveDSPBADDR;
ba8bbcf6
JB
788 u32 saveDSPBSURF;
789 u32 saveDSPBTILEOFF;
585fb111
JB
790 u32 saveVGA0;
791 u32 saveVGA1;
792 u32 saveVGA_PD;
ba8bbcf6
JB
793 u32 saveVGACNTRL;
794 u32 saveADPA;
795 u32 saveLVDS;
585fb111
JB
796 u32 savePP_ON_DELAYS;
797 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
798 u32 saveDVOA;
799 u32 saveDVOB;
800 u32 saveDVOC;
801 u32 savePP_ON;
802 u32 savePP_OFF;
803 u32 savePP_CONTROL;
585fb111 804 u32 savePP_DIVISOR;
ba8bbcf6
JB
805 u32 savePFIT_CONTROL;
806 u32 save_palette_a[256];
807 u32 save_palette_b[256];
ba8bbcf6 808 u32 saveFBC_CONTROL;
0da3ea12
JB
809 u32 saveIER;
810 u32 saveIIR;
811 u32 saveIMR;
42048781
ZW
812 u32 saveDEIER;
813 u32 saveDEIMR;
814 u32 saveGTIER;
815 u32 saveGTIMR;
816 u32 saveFDI_RXA_IMR;
817 u32 saveFDI_RXB_IMR;
1f84e550 818 u32 saveCACHE_MODE_0;
1f84e550 819 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
820 u32 saveSWF0[16];
821 u32 saveSWF1[16];
822 u32 saveSWF2[3];
823 u8 saveMSR;
824 u8 saveSR[8];
123f794f 825 u8 saveGR[25];
ba8bbcf6 826 u8 saveAR_INDEX;
a59e122a 827 u8 saveAR[21];
ba8bbcf6 828 u8 saveDACMASK;
a59e122a 829 u8 saveCR[37];
4b9de737 830 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
831 u32 saveCURACNTR;
832 u32 saveCURAPOS;
833 u32 saveCURABASE;
834 u32 saveCURBCNTR;
835 u32 saveCURBPOS;
836 u32 saveCURBBASE;
837 u32 saveCURSIZE;
a4fc5ed6
KP
838 u32 saveDP_B;
839 u32 saveDP_C;
840 u32 saveDP_D;
841 u32 savePIPEA_GMCH_DATA_M;
842 u32 savePIPEB_GMCH_DATA_M;
843 u32 savePIPEA_GMCH_DATA_N;
844 u32 savePIPEB_GMCH_DATA_N;
845 u32 savePIPEA_DP_LINK_M;
846 u32 savePIPEB_DP_LINK_M;
847 u32 savePIPEA_DP_LINK_N;
848 u32 savePIPEB_DP_LINK_N;
42048781
ZW
849 u32 saveFDI_RXA_CTL;
850 u32 saveFDI_TXA_CTL;
851 u32 saveFDI_RXB_CTL;
852 u32 saveFDI_TXB_CTL;
853 u32 savePFA_CTL_1;
854 u32 savePFB_CTL_1;
855 u32 savePFA_WIN_SZ;
856 u32 savePFB_WIN_SZ;
857 u32 savePFA_WIN_POS;
858 u32 savePFB_WIN_POS;
5586c8bc
ZW
859 u32 savePCH_DREF_CONTROL;
860 u32 saveDISP_ARB_CTL;
861 u32 savePIPEA_DATA_M1;
862 u32 savePIPEA_DATA_N1;
863 u32 savePIPEA_LINK_M1;
864 u32 savePIPEA_LINK_N1;
865 u32 savePIPEB_DATA_M1;
866 u32 savePIPEB_DATA_N1;
867 u32 savePIPEB_LINK_M1;
868 u32 savePIPEB_LINK_N1;
b5b72e89 869 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 870 u32 savePCH_PORT_HOTPLUG;
f4c956ad 871};
c85aa885 872
ddeea5b0
ID
873struct vlv_s0ix_state {
874 /* GAM */
875 u32 wr_watermark;
876 u32 gfx_prio_ctrl;
877 u32 arb_mode;
878 u32 gfx_pend_tlb0;
879 u32 gfx_pend_tlb1;
880 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
881 u32 media_max_req_count;
882 u32 gfx_max_req_count;
883 u32 render_hwsp;
884 u32 ecochk;
885 u32 bsd_hwsp;
886 u32 blt_hwsp;
887 u32 tlb_rd_addr;
888
889 /* MBC */
890 u32 g3dctl;
891 u32 gsckgctl;
892 u32 mbctl;
893
894 /* GCP */
895 u32 ucgctl1;
896 u32 ucgctl3;
897 u32 rcgctl1;
898 u32 rcgctl2;
899 u32 rstctl;
900 u32 misccpctl;
901
902 /* GPM */
903 u32 gfxpause;
904 u32 rpdeuhwtc;
905 u32 rpdeuc;
906 u32 ecobus;
907 u32 pwrdwnupctl;
908 u32 rp_down_timeout;
909 u32 rp_deucsw;
910 u32 rcubmabdtmr;
911 u32 rcedata;
912 u32 spare2gh;
913
914 /* Display 1 CZ domain */
915 u32 gt_imr;
916 u32 gt_ier;
917 u32 pm_imr;
918 u32 pm_ier;
919 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
920
921 /* GT SA CZ domain */
922 u32 tilectl;
923 u32 gt_fifoctl;
924 u32 gtlc_wake_ctrl;
925 u32 gtlc_survive;
926 u32 pmwgicz;
927
928 /* Display 2 CZ domain */
929 u32 gu_ctl0;
930 u32 gu_ctl1;
931 u32 clock_gate_dis2;
932};
933
bf225f20
CW
934struct intel_rps_ei {
935 u32 cz_clock;
936 u32 render_c0;
937 u32 media_c0;
31685c25
D
938};
939
c85aa885 940struct intel_gen6_power_mgmt {
59cdb63d 941 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
942 struct work_struct work;
943 u32 pm_iir;
59cdb63d 944
b39fb297
BW
945 /* Frequencies are stored in potentially platform dependent multiples.
946 * In other words, *_freq needs to be multiplied by X to be interesting.
947 * Soft limits are those which are used for the dynamic reclocking done
948 * by the driver (raise frequencies under heavy loads, and lower for
949 * lighter loads). Hard limits are those imposed by the hardware.
950 *
951 * A distinction is made for overclocking, which is never enabled by
952 * default, and is considered to be above the hard limit if it's
953 * possible at all.
954 */
955 u8 cur_freq; /* Current frequency (cached, may not == HW) */
956 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
957 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
958 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
959 u8 min_freq; /* AKA RPn. Minimum frequency */
960 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
961 u8 rp1_freq; /* "less than" RP0 power/freqency */
962 u8 rp0_freq; /* Non-overclocked max frequency. */
67c3bf6f 963 u32 cz_freq;
1a01ab3b 964
31685c25
D
965 u32 ei_interrupt_count;
966
dd75fdc8
CW
967 int last_adj;
968 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
969
c0951f0c 970 bool enabled;
1a01ab3b 971 struct delayed_work delayed_resume_work;
4fc688ce 972
bf225f20
CW
973 /* manual wa residency calculations */
974 struct intel_rps_ei up_ei, down_ei;
975
4fc688ce
JB
976 /*
977 * Protects RPS/RC6 register access and PCU communication.
978 * Must be taken after struct_mutex if nested.
979 */
980 struct mutex hw_lock;
c85aa885
DV
981};
982
1a240d4d
DV
983/* defined intel_pm.c */
984extern spinlock_t mchdev_lock;
985
c85aa885
DV
986struct intel_ilk_power_mgmt {
987 u8 cur_delay;
988 u8 min_delay;
989 u8 max_delay;
990 u8 fmax;
991 u8 fstart;
992
993 u64 last_count1;
994 unsigned long last_time1;
995 unsigned long chipset_power;
996 u64 last_count2;
997 struct timespec last_time2;
998 unsigned long gfx_power;
999 u8 corr;
1000
1001 int c_m;
1002 int r_t;
3e373948
DV
1003
1004 struct drm_i915_gem_object *pwrctx;
1005 struct drm_i915_gem_object *renderctx;
c85aa885
DV
1006};
1007
c6cb582e
ID
1008struct drm_i915_private;
1009struct i915_power_well;
1010
1011struct i915_power_well_ops {
1012 /*
1013 * Synchronize the well's hw state to match the current sw state, for
1014 * example enable/disable it based on the current refcount. Called
1015 * during driver init and resume time, possibly after first calling
1016 * the enable/disable handlers.
1017 */
1018 void (*sync_hw)(struct drm_i915_private *dev_priv,
1019 struct i915_power_well *power_well);
1020 /*
1021 * Enable the well and resources that depend on it (for example
1022 * interrupts located on the well). Called after the 0->1 refcount
1023 * transition.
1024 */
1025 void (*enable)(struct drm_i915_private *dev_priv,
1026 struct i915_power_well *power_well);
1027 /*
1028 * Disable the well and resources that depend on it. Called after
1029 * the 1->0 refcount transition.
1030 */
1031 void (*disable)(struct drm_i915_private *dev_priv,
1032 struct i915_power_well *power_well);
1033 /* Returns the hw enabled state. */
1034 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1035 struct i915_power_well *power_well);
1036};
1037
a38911a3
WX
1038/* Power well structure for haswell */
1039struct i915_power_well {
c1ca727f 1040 const char *name;
6f3ef5dd 1041 bool always_on;
a38911a3
WX
1042 /* power well enable/disable usage count */
1043 int count;
bfafe93a
ID
1044 /* cached hw enabled state */
1045 bool hw_enabled;
c1ca727f 1046 unsigned long domains;
77961eb9 1047 unsigned long data;
c6cb582e 1048 const struct i915_power_well_ops *ops;
a38911a3
WX
1049};
1050
83c00f55 1051struct i915_power_domains {
baa70707
ID
1052 /*
1053 * Power wells needed for initialization at driver init and suspend
1054 * time are on. They are kept on until after the first modeset.
1055 */
1056 bool init_power_on;
0d116a29 1057 bool initializing;
c1ca727f 1058 int power_well_count;
baa70707 1059
83c00f55 1060 struct mutex lock;
1da51581 1061 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1062 struct i915_power_well *power_wells;
83c00f55
ID
1063};
1064
231f42a4
DV
1065struct i915_dri1_state {
1066 unsigned allow_batchbuffer : 1;
1067 u32 __iomem *gfx_hws_cpu_addr;
1068
1069 unsigned int cpp;
1070 int back_offset;
1071 int front_offset;
1072 int current_page;
1073 int page_flipping;
1074
1075 uint32_t counter;
1076};
1077
db1b76ca
DV
1078struct i915_ums_state {
1079 /**
1080 * Flag if the X Server, and thus DRM, is not currently in
1081 * control of the device.
1082 *
1083 * This is set between LeaveVT and EnterVT. It needs to be
1084 * replaced with a semaphore. It also needs to be
1085 * transitioned away from for kernel modesetting.
1086 */
1087 int mm_suspended;
1088};
1089
35a85ac6 1090#define MAX_L3_SLICES 2
a4da4fa4 1091struct intel_l3_parity {
35a85ac6 1092 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1093 struct work_struct error_work;
35a85ac6 1094 int which_slice;
a4da4fa4
DV
1095};
1096
4b5aed62 1097struct i915_gem_mm {
4b5aed62
DV
1098 /** Memory allocator for GTT stolen memory */
1099 struct drm_mm stolen;
4b5aed62
DV
1100 /** List of all objects in gtt_space. Used to restore gtt
1101 * mappings on resume */
1102 struct list_head bound_list;
1103 /**
1104 * List of objects which are not bound to the GTT (thus
1105 * are idle and not used by the GPU) but still have
1106 * (presumably uncached) pages still attached.
1107 */
1108 struct list_head unbound_list;
1109
1110 /** Usable portion of the GTT for GEM */
1111 unsigned long stolen_base; /* limited to low memory (32-bit) */
1112
4b5aed62
DV
1113 /** PPGTT used for aliasing the PPGTT with the GTT */
1114 struct i915_hw_ppgtt *aliasing_ppgtt;
1115
2cfcd32a 1116 struct notifier_block oom_notifier;
ceabbba5 1117 struct shrinker shrinker;
4b5aed62
DV
1118 bool shrinker_no_lock_stealing;
1119
4b5aed62
DV
1120 /** LRU list of objects with fence regs on them. */
1121 struct list_head fence_list;
1122
1123 /**
1124 * We leave the user IRQ off as much as possible,
1125 * but this means that requests will finish and never
1126 * be retired once the system goes idle. Set a timer to
1127 * fire periodically while the ring is running. When it
1128 * fires, go retire requests.
1129 */
1130 struct delayed_work retire_work;
1131
b29c19b6
CW
1132 /**
1133 * When we detect an idle GPU, we want to turn on
1134 * powersaving features. So once we see that there
1135 * are no more requests outstanding and no more
1136 * arrive within a small period of time, we fire
1137 * off the idle_work.
1138 */
1139 struct delayed_work idle_work;
1140
4b5aed62
DV
1141 /**
1142 * Are we in a non-interruptible section of code like
1143 * modesetting?
1144 */
1145 bool interruptible;
1146
f62a0076
CW
1147 /**
1148 * Is the GPU currently considered idle, or busy executing userspace
1149 * requests? Whilst idle, we attempt to power down the hardware and
1150 * display clocks. In order to reduce the effect on performance, there
1151 * is a slight delay before we do so.
1152 */
1153 bool busy;
1154
bdf1e7e3
DV
1155 /* the indicator for dispatch video commands on two BSD rings */
1156 int bsd_ring_dispatch_index;
1157
4b5aed62
DV
1158 /** Bit 6 swizzling required for X tiling */
1159 uint32_t bit_6_swizzle_x;
1160 /** Bit 6 swizzling required for Y tiling */
1161 uint32_t bit_6_swizzle_y;
1162
4b5aed62 1163 /* accounting, useful for userland debugging */
c20e8355 1164 spinlock_t object_stat_lock;
4b5aed62
DV
1165 size_t object_memory;
1166 u32 object_count;
1167};
1168
edc3d884
MK
1169struct drm_i915_error_state_buf {
1170 unsigned bytes;
1171 unsigned size;
1172 int err;
1173 u8 *buf;
1174 loff_t start;
1175 loff_t pos;
1176};
1177
fc16b48b
MK
1178struct i915_error_state_file_priv {
1179 struct drm_device *dev;
1180 struct drm_i915_error_state *error;
1181};
1182
99584db3
DV
1183struct i915_gpu_error {
1184 /* For hangcheck timer */
1185#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1186#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1187 /* Hang gpu twice in this window and your context gets banned */
1188#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1189
99584db3 1190 struct timer_list hangcheck_timer;
99584db3
DV
1191
1192 /* For reset and error_state handling. */
1193 spinlock_t lock;
1194 /* Protected by the above dev->gpu_error.lock. */
1195 struct drm_i915_error_state *first_error;
1196 struct work_struct work;
99584db3 1197
094f9a54
CW
1198
1199 unsigned long missed_irq_rings;
1200
1f83fee0 1201 /**
2ac0f450 1202 * State variable controlling the reset flow and count
1f83fee0 1203 *
2ac0f450
MK
1204 * This is a counter which gets incremented when reset is triggered,
1205 * and again when reset has been handled. So odd values (lowest bit set)
1206 * means that reset is in progress and even values that
1207 * (reset_counter >> 1):th reset was successfully completed.
1208 *
1209 * If reset is not completed succesfully, the I915_WEDGE bit is
1210 * set meaning that hardware is terminally sour and there is no
1211 * recovery. All waiters on the reset_queue will be woken when
1212 * that happens.
1213 *
1214 * This counter is used by the wait_seqno code to notice that reset
1215 * event happened and it needs to restart the entire ioctl (since most
1216 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1217 *
1218 * This is important for lock-free wait paths, where no contended lock
1219 * naturally enforces the correct ordering between the bail-out of the
1220 * waiter and the gpu reset work code.
1f83fee0
DV
1221 */
1222 atomic_t reset_counter;
1223
1f83fee0 1224#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1225#define I915_WEDGED (1 << 31)
1f83fee0
DV
1226
1227 /**
1228 * Waitqueue to signal when the reset has completed. Used by clients
1229 * that wait for dev_priv->mm.wedged to settle.
1230 */
1231 wait_queue_head_t reset_queue;
33196ded 1232
88b4aa87
MK
1233 /* Userspace knobs for gpu hang simulation;
1234 * combines both a ring mask, and extra flags
1235 */
1236 u32 stop_rings;
1237#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1238#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1239
1240 /* For missed irq/seqno simulation. */
1241 unsigned int test_irq_rings;
99584db3
DV
1242};
1243
b8efb17b
ZR
1244enum modeset_restore {
1245 MODESET_ON_LID_OPEN,
1246 MODESET_DONE,
1247 MODESET_SUSPENDED,
1248};
1249
6acab15a 1250struct ddi_vbt_port_info {
ce4dd49e
DL
1251 /*
1252 * This is an index in the HDMI/DVI DDI buffer translation table.
1253 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1254 * populate this field.
1255 */
1256#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1257 uint8_t hdmi_level_shift;
311a2094
PZ
1258
1259 uint8_t supports_dvi:1;
1260 uint8_t supports_hdmi:1;
1261 uint8_t supports_dp:1;
6acab15a
PZ
1262};
1263
83a7280e
PB
1264enum drrs_support_type {
1265 DRRS_NOT_SUPPORTED = 0,
1266 STATIC_DRRS_SUPPORT = 1,
1267 SEAMLESS_DRRS_SUPPORT = 2
1268};
1269
41aa3448
RV
1270struct intel_vbt_data {
1271 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1272 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1273
1274 /* Feature bits */
1275 unsigned int int_tv_support:1;
1276 unsigned int lvds_dither:1;
1277 unsigned int lvds_vbt:1;
1278 unsigned int int_crt_support:1;
1279 unsigned int lvds_use_ssc:1;
1280 unsigned int display_clock_mode:1;
1281 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1282 unsigned int has_mipi:1;
41aa3448
RV
1283 int lvds_ssc_freq;
1284 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1285
83a7280e
PB
1286 enum drrs_support_type drrs_type;
1287
41aa3448
RV
1288 /* eDP */
1289 int edp_rate;
1290 int edp_lanes;
1291 int edp_preemphasis;
1292 int edp_vswing;
1293 bool edp_initialized;
1294 bool edp_support;
1295 int edp_bpp;
1296 struct edp_power_seq edp_pps;
1297
f00076d2
JN
1298 struct {
1299 u16 pwm_freq_hz;
39fbc9c8 1300 bool present;
f00076d2 1301 bool active_low_pwm;
1de6068e 1302 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1303 } backlight;
1304
d17c5443
SK
1305 /* MIPI DSI */
1306 struct {
3e6bd011 1307 u16 port;
d17c5443 1308 u16 panel_id;
d3b542fc
SK
1309 struct mipi_config *config;
1310 struct mipi_pps_data *pps;
1311 u8 seq_version;
1312 u32 size;
1313 u8 *data;
1314 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1315 } dsi;
1316
41aa3448
RV
1317 int crt_ddc_pin;
1318
1319 int child_dev_num;
768f69c9 1320 union child_device_config *child_dev;
6acab15a
PZ
1321
1322 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1323};
1324
77c122bc
VS
1325enum intel_ddb_partitioning {
1326 INTEL_DDB_PART_1_2,
1327 INTEL_DDB_PART_5_6, /* IVB+ */
1328};
1329
1fd527cc
VS
1330struct intel_wm_level {
1331 bool enable;
1332 uint32_t pri_val;
1333 uint32_t spr_val;
1334 uint32_t cur_val;
1335 uint32_t fbc_val;
1336};
1337
820c1980 1338struct ilk_wm_values {
609cedef
VS
1339 uint32_t wm_pipe[3];
1340 uint32_t wm_lp[3];
1341 uint32_t wm_lp_spr[3];
1342 uint32_t wm_linetime[3];
1343 bool enable_fbc_wm;
1344 enum intel_ddb_partitioning partitioning;
1345};
1346
c67a470b 1347/*
765dab67
PZ
1348 * This struct helps tracking the state needed for runtime PM, which puts the
1349 * device in PCI D3 state. Notice that when this happens, nothing on the
1350 * graphics device works, even register access, so we don't get interrupts nor
1351 * anything else.
c67a470b 1352 *
765dab67
PZ
1353 * Every piece of our code that needs to actually touch the hardware needs to
1354 * either call intel_runtime_pm_get or call intel_display_power_get with the
1355 * appropriate power domain.
a8a8bd54 1356 *
765dab67
PZ
1357 * Our driver uses the autosuspend delay feature, which means we'll only really
1358 * suspend if we stay with zero refcount for a certain amount of time. The
1359 * default value is currently very conservative (see intel_init_runtime_pm), but
1360 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1361 *
1362 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1363 * goes back to false exactly before we reenable the IRQs. We use this variable
1364 * to check if someone is trying to enable/disable IRQs while they're supposed
1365 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1366 * case it happens.
c67a470b 1367 *
765dab67 1368 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1369 */
5d584b2e
PZ
1370struct i915_runtime_pm {
1371 bool suspended;
9df7575f 1372 bool _irqs_disabled;
c67a470b
PZ
1373};
1374
926321d5
DV
1375enum intel_pipe_crc_source {
1376 INTEL_PIPE_CRC_SOURCE_NONE,
1377 INTEL_PIPE_CRC_SOURCE_PLANE1,
1378 INTEL_PIPE_CRC_SOURCE_PLANE2,
1379 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1380 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1381 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1382 INTEL_PIPE_CRC_SOURCE_TV,
1383 INTEL_PIPE_CRC_SOURCE_DP_B,
1384 INTEL_PIPE_CRC_SOURCE_DP_C,
1385 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1386 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1387 INTEL_PIPE_CRC_SOURCE_MAX,
1388};
1389
8bf1e9f1 1390struct intel_pipe_crc_entry {
ac2300d4 1391 uint32_t frame;
8bf1e9f1
SH
1392 uint32_t crc[5];
1393};
1394
b2c88f5b 1395#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1396struct intel_pipe_crc {
d538bbdf
DL
1397 spinlock_t lock;
1398 bool opened; /* exclusive access to the result file */
e5f75aca 1399 struct intel_pipe_crc_entry *entries;
926321d5 1400 enum intel_pipe_crc_source source;
d538bbdf 1401 int head, tail;
07144428 1402 wait_queue_head_t wq;
8bf1e9f1
SH
1403};
1404
f99d7069
DV
1405struct i915_frontbuffer_tracking {
1406 struct mutex lock;
1407
1408 /*
1409 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1410 * scheduled flips.
1411 */
1412 unsigned busy_bits;
1413 unsigned flip_bits;
1414};
1415
77fec556 1416struct drm_i915_private {
f4c956ad 1417 struct drm_device *dev;
42dcedd4 1418 struct kmem_cache *slab;
f4c956ad 1419
5c969aa7 1420 const struct intel_device_info info;
f4c956ad
DV
1421
1422 int relative_constants_mode;
1423
1424 void __iomem *regs;
1425
907b28c5 1426 struct intel_uncore uncore;
f4c956ad
DV
1427
1428 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1429
28c70f16 1430
f4c956ad
DV
1431 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1432 * controller on different i2c buses. */
1433 struct mutex gmbus_mutex;
1434
1435 /**
1436 * Base address of the gmbus and gpio block.
1437 */
1438 uint32_t gpio_mmio_base;
1439
b6fdd0f2
SS
1440 /* MMIO base address for MIPI regs */
1441 uint32_t mipi_mmio_base;
1442
28c70f16
DV
1443 wait_queue_head_t gmbus_wait_queue;
1444
f4c956ad 1445 struct pci_dev *bridge_dev;
a4872ba6 1446 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1447 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1448 uint32_t last_seqno, next_seqno;
f4c956ad
DV
1449
1450 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
1451 struct resource mch_res;
1452
f4c956ad
DV
1453 /* protects the irq masks */
1454 spinlock_t irq_lock;
1455
84c33a64
SG
1456 /* protects the mmio flip data */
1457 spinlock_t mmio_flip_lock;
1458
f8b79e58
ID
1459 bool display_irqs_enabled;
1460
9ee32fea
DV
1461 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1462 struct pm_qos_request pm_qos;
1463
f4c956ad 1464 /* DPIO indirect register protection */
09153000 1465 struct mutex dpio_lock;
f4c956ad
DV
1466
1467 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1468 union {
1469 u32 irq_mask;
1470 u32 de_irq_mask[I915_MAX_PIPES];
1471 };
f4c956ad 1472 u32 gt_irq_mask;
605cd25b 1473 u32 pm_irq_mask;
a6706b45 1474 u32 pm_rps_events;
91d181dd 1475 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1476
f4c956ad 1477 struct work_struct hotplug_work;
b543fb04
EE
1478 struct {
1479 unsigned long hpd_last_jiffies;
1480 int hpd_cnt;
1481 enum {
1482 HPD_ENABLED = 0,
1483 HPD_DISABLED = 1,
1484 HPD_MARK_DISABLED = 2
1485 } hpd_mark;
1486 } hpd_stats[HPD_NUM_PINS];
142e2398 1487 u32 hpd_event_bits;
ac4c16c5 1488 struct timer_list hotplug_reenable_timer;
f4c956ad 1489
5c3fe8b0 1490 struct i915_fbc fbc;
439d7ac0 1491 struct i915_drrs drrs;
f4c956ad 1492 struct intel_opregion opregion;
41aa3448 1493 struct intel_vbt_data vbt;
f4c956ad
DV
1494
1495 /* overlay */
1496 struct intel_overlay *overlay;
f4c956ad 1497
58c68779
JN
1498 /* backlight registers and fields in struct intel_panel */
1499 spinlock_t backlight_lock;
31ad8ec6 1500
f4c956ad 1501 /* LVDS info */
f4c956ad
DV
1502 bool no_aux_handshake;
1503
f4c956ad
DV
1504 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1505 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1506 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1507
1508 unsigned int fsb_freq, mem_freq, is_ddr3;
d60c4473 1509 unsigned int vlv_cdclk_freq;
f4c956ad 1510
645416f5
DV
1511 /**
1512 * wq - Driver workqueue for GEM.
1513 *
1514 * NOTE: Work items scheduled here are not allowed to grab any modeset
1515 * locks, for otherwise the flushing done in the pageflip code will
1516 * result in deadlocks.
1517 */
f4c956ad
DV
1518 struct workqueue_struct *wq;
1519
1520 /* Display functions */
1521 struct drm_i915_display_funcs display;
1522
1523 /* PCH chipset type */
1524 enum intel_pch pch_type;
17a303ec 1525 unsigned short pch_id;
f4c956ad
DV
1526
1527 unsigned long quirks;
1528
b8efb17b
ZR
1529 enum modeset_restore modeset_restore;
1530 struct mutex modeset_restore_lock;
673a394b 1531
a7bbbd63 1532 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1533 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1534
4b5aed62 1535 struct i915_gem_mm mm;
5cc9ed4b
CW
1536#if defined(CONFIG_MMU_NOTIFIER)
1537 DECLARE_HASHTABLE(mmu_notifiers, 7);
1538#endif
8781342d 1539
8781342d
DV
1540 /* Kernel Modesetting */
1541
9b9d172d 1542 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1543
76c4ac04
DL
1544 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1545 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1546 wait_queue_head_t pending_flip_queue;
1547
c4597872
DV
1548#ifdef CONFIG_DEBUG_FS
1549 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1550#endif
1551
e72f9fbf
DV
1552 int num_shared_dpll;
1553 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
e4607fcf 1554 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1555
652c393a
JB
1556 /* Reclocking support */
1557 bool render_reclock_avail;
1558 bool lvds_downclock_avail;
18f9ed12
ZY
1559 /* indicates the reduced downclock for LVDS*/
1560 int lvds_downclock;
f99d7069
DV
1561
1562 struct i915_frontbuffer_tracking fb_tracking;
1563
652c393a 1564 u16 orig_clock;
f97108d1 1565
c4804411 1566 bool mchbar_need_disable;
f97108d1 1567
a4da4fa4
DV
1568 struct intel_l3_parity l3_parity;
1569
59124506
BW
1570 /* Cannot be determined by PCIID. You must always read a register. */
1571 size_t ellc_size;
1572
c6a828d3 1573 /* gen6+ rps state */
c85aa885 1574 struct intel_gen6_power_mgmt rps;
c6a828d3 1575
20e4d407
DV
1576 /* ilk-only ips/rps state. Everything in here is protected by the global
1577 * mchdev_lock in intel_pm.c */
c85aa885 1578 struct intel_ilk_power_mgmt ips;
b5e50c3f 1579
83c00f55 1580 struct i915_power_domains power_domains;
a38911a3 1581
a031d709 1582 struct i915_psr psr;
3f51e471 1583
99584db3 1584 struct i915_gpu_error gpu_error;
ae681d96 1585
c9cddffc
JB
1586 struct drm_i915_gem_object *vlv_pctx;
1587
4520f53a 1588#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1589 /* list of fbdev register on this device */
1590 struct intel_fbdev *fbdev;
82e3b8c1 1591 struct work_struct fbdev_suspend_work;
4520f53a 1592#endif
e953fd7b
CW
1593
1594 struct drm_property *broadcast_rgb_property;
3f43c48d 1595 struct drm_property *force_audio_property;
e3689190 1596
254f965c 1597 uint32_t hw_context_size;
a33afea5 1598 struct list_head context_list;
f4c956ad 1599
3e68320e 1600 u32 fdi_rx_config;
68d18ad7 1601
842f1c8b 1602 u32 suspend_count;
f4c956ad 1603 struct i915_suspend_saved_registers regfile;
ddeea5b0 1604 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1605
53615a5e
VS
1606 struct {
1607 /*
1608 * Raw watermark latency values:
1609 * in 0.1us units for WM0,
1610 * in 0.5us units for WM1+.
1611 */
1612 /* primary */
1613 uint16_t pri_latency[5];
1614 /* sprite */
1615 uint16_t spr_latency[5];
1616 /* cursor */
1617 uint16_t cur_latency[5];
609cedef
VS
1618
1619 /* current hardware state */
820c1980 1620 struct ilk_wm_values hw;
53615a5e
VS
1621 } wm;
1622
8a187455
PZ
1623 struct i915_runtime_pm pm;
1624
13cf5504
DA
1625 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1626 u32 long_hpd_port_mask;
1627 u32 short_hpd_port_mask;
1628 struct work_struct dig_port_work;
1629
0e32b39c
DA
1630 /*
1631 * if we get a HPD irq from DP and a HPD irq from non-DP
1632 * the non-DP HPD could block the workqueue on a mode config
1633 * mutex getting, that userspace may have taken. However
1634 * userspace is waiting on the DP workqueue to run which is
1635 * blocked behind the non-DP one.
1636 */
1637 struct workqueue_struct *dp_wq;
1638
231f42a4
DV
1639 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1640 * here! */
1641 struct i915_dri1_state dri1;
db1b76ca
DV
1642 /* Old ums support infrastructure, same warning applies. */
1643 struct i915_ums_state ums;
bdf1e7e3 1644
a83014d3
OM
1645 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1646 struct {
1647 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1648 struct intel_engine_cs *ring,
1649 struct intel_context *ctx,
1650 struct drm_i915_gem_execbuffer2 *args,
1651 struct list_head *vmas,
1652 struct drm_i915_gem_object *batch_obj,
1653 u64 exec_start, u32 flags);
1654 int (*init_rings)(struct drm_device *dev);
1655 void (*cleanup_ring)(struct intel_engine_cs *ring);
1656 void (*stop_ring)(struct intel_engine_cs *ring);
1657 } gt;
1658
bdf1e7e3
DV
1659 /*
1660 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1661 * will be rejected. Instead look for a better place.
1662 */
77fec556 1663};
1da177e4 1664
2c1792a1
CW
1665static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1666{
1667 return dev->dev_private;
1668}
1669
b4519513
CW
1670/* Iterate over initialised rings */
1671#define for_each_ring(ring__, dev_priv__, i__) \
1672 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1673 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1674
b1d7e4b4
WF
1675enum hdmi_force_audio {
1676 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1677 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1678 HDMI_AUDIO_AUTO, /* trust EDID */
1679 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1680};
1681
190d6cd5 1682#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1683
37e680a1
CW
1684struct drm_i915_gem_object_ops {
1685 /* Interface between the GEM object and its backing storage.
1686 * get_pages() is called once prior to the use of the associated set
1687 * of pages before to binding them into the GTT, and put_pages() is
1688 * called after we no longer need them. As we expect there to be
1689 * associated cost with migrating pages between the backing storage
1690 * and making them available for the GPU (e.g. clflush), we may hold
1691 * onto the pages after they are no longer referenced by the GPU
1692 * in case they may be used again shortly (for example migrating the
1693 * pages to a different memory domain within the GTT). put_pages()
1694 * will therefore most likely be called when the object itself is
1695 * being released or under memory pressure (where we attempt to
1696 * reap pages for the shrinker).
1697 */
1698 int (*get_pages)(struct drm_i915_gem_object *);
1699 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
1700 int (*dmabuf_export)(struct drm_i915_gem_object *);
1701 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
1702};
1703
a071fa00
DV
1704/*
1705 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1706 * considered to be the frontbuffer for the given plane interface-vise. This
1707 * doesn't mean that the hw necessarily already scans it out, but that any
1708 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1709 *
1710 * We have one bit per pipe and per scanout plane type.
1711 */
1712#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1713#define INTEL_FRONTBUFFER_BITS \
1714 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1715#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1716 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1717#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1718 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1719#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1720 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1721#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1722 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c
DV
1723#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1724 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 1725
673a394b 1726struct drm_i915_gem_object {
c397b908 1727 struct drm_gem_object base;
673a394b 1728
37e680a1
CW
1729 const struct drm_i915_gem_object_ops *ops;
1730
2f633156
BW
1731 /** List of VMAs backed by this object */
1732 struct list_head vma_list;
1733
c1ad11fc
CW
1734 /** Stolen memory for this object, instead of being backed by shmem. */
1735 struct drm_mm_node *stolen;
35c20a60 1736 struct list_head global_list;
673a394b 1737
69dc4987 1738 struct list_head ring_list;
b25cb2f8
BW
1739 /** Used in execbuf to temporarily hold a ref */
1740 struct list_head obj_exec_link;
673a394b
EA
1741
1742 /**
65ce3027
CW
1743 * This is set if the object is on the active lists (has pending
1744 * rendering and so a non-zero seqno), and is not set if it i s on
1745 * inactive (ready to be unbound) list.
673a394b 1746 */
0206e353 1747 unsigned int active:1;
673a394b
EA
1748
1749 /**
1750 * This is set if the object has been written to since last bound
1751 * to the GTT
1752 */
0206e353 1753 unsigned int dirty:1;
778c3544
DV
1754
1755 /**
1756 * Fence register bits (if any) for this object. Will be set
1757 * as needed when mapped into the GTT.
1758 * Protected by dev->struct_mutex.
778c3544 1759 */
4b9de737 1760 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1761
778c3544
DV
1762 /**
1763 * Advice: are the backing pages purgeable?
1764 */
0206e353 1765 unsigned int madv:2;
778c3544 1766
778c3544
DV
1767 /**
1768 * Current tiling mode for the object.
1769 */
0206e353 1770 unsigned int tiling_mode:2;
5d82e3e6
CW
1771 /**
1772 * Whether the tiling parameters for the currently associated fence
1773 * register have changed. Note that for the purposes of tracking
1774 * tiling changes we also treat the unfenced register, the register
1775 * slot that the object occupies whilst it executes a fenced
1776 * command (such as BLT on gen2/3), as a "fence".
1777 */
1778 unsigned int fence_dirty:1;
778c3544 1779
75e9e915
DV
1780 /**
1781 * Is the object at the current location in the gtt mappable and
1782 * fenceable? Used to avoid costly recalculations.
1783 */
0206e353 1784 unsigned int map_and_fenceable:1;
75e9e915 1785
fb7d516a
DV
1786 /**
1787 * Whether the current gtt mapping needs to be mappable (and isn't just
1788 * mappable by accident). Track pin and fault separate for a more
1789 * accurate mappable working set.
1790 */
0206e353
AJ
1791 unsigned int fault_mappable:1;
1792 unsigned int pin_mappable:1;
cc98b413 1793 unsigned int pin_display:1;
fb7d516a 1794
24f3a8cf
AG
1795 /*
1796 * Is the object to be mapped as read-only to the GPU
1797 * Only honoured if hardware has relevant pte bit
1798 */
1799 unsigned long gt_ro:1;
651d794f 1800 unsigned int cache_level:3;
93dfb40c 1801
7bddb01f 1802 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1803 unsigned int has_global_gtt_mapping:1;
9da3da66 1804 unsigned int has_dma_mapping:1;
7bddb01f 1805
a071fa00
DV
1806 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1807
9da3da66 1808 struct sg_table *pages;
a5570178 1809 int pages_pin_count;
673a394b 1810
1286ff73 1811 /* prime dma-buf support */
9a70cc2a
DA
1812 void *dma_buf_vmapping;
1813 int vmapping_count;
1814
a4872ba6 1815 struct intel_engine_cs *ring;
caea7476 1816
1c293ea3 1817 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1818 uint32_t last_read_seqno;
1819 uint32_t last_write_seqno;
caea7476
CW
1820 /** Breadcrumb of last fenced GPU access to the buffer. */
1821 uint32_t last_fenced_seqno;
673a394b 1822
778c3544 1823 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1824 uint32_t stride;
673a394b 1825
80075d49
DV
1826 /** References from framebuffers, locks out tiling changes. */
1827 unsigned long framebuffer_references;
1828
280b713b 1829 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1830 unsigned long *bit_17;
280b713b 1831
79e53945 1832 /** User space pin count and filp owning the pin */
aa5f8021 1833 unsigned long user_pin_count;
79e53945 1834 struct drm_file *pin_filp;
71acb5eb
DA
1835
1836 /** for phy allocated objects */
00731155 1837 drm_dma_handle_t *phys_handle;
673a394b 1838
5cc9ed4b
CW
1839 union {
1840 struct i915_gem_userptr {
1841 uintptr_t ptr;
1842 unsigned read_only :1;
1843 unsigned workers :4;
1844#define I915_GEM_USERPTR_MAX_WORKERS 15
1845
1846 struct mm_struct *mm;
1847 struct i915_mmu_object *mn;
1848 struct work_struct *work;
1849 } userptr;
1850 };
1851};
62b8b215 1852#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1853
a071fa00
DV
1854void i915_gem_track_fb(struct drm_i915_gem_object *old,
1855 struct drm_i915_gem_object *new,
1856 unsigned frontbuffer_bits);
1857
673a394b
EA
1858/**
1859 * Request queue structure.
1860 *
1861 * The request queue allows us to note sequence numbers that have been emitted
1862 * and may be associated with active buffers to be retired.
1863 *
1864 * By keeping this list, we can avoid having to do questionable
1865 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1866 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1867 */
1868struct drm_i915_gem_request {
852835f3 1869 /** On Which ring this request was generated */
a4872ba6 1870 struct intel_engine_cs *ring;
852835f3 1871
673a394b
EA
1872 /** GEM sequence number associated with this request. */
1873 uint32_t seqno;
1874
7d736f4f
MK
1875 /** Position in the ringbuffer of the start of the request */
1876 u32 head;
1877
1878 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1879 u32 tail;
1880
0e50e96b 1881 /** Context related to this request */
273497e5 1882 struct intel_context *ctx;
0e50e96b 1883
7d736f4f
MK
1884 /** Batch buffer related to this request if any */
1885 struct drm_i915_gem_object *batch_obj;
1886
673a394b
EA
1887 /** Time at which this request was emitted, in jiffies. */
1888 unsigned long emitted_jiffies;
1889
b962442e 1890 /** global list entry for this request */
673a394b 1891 struct list_head list;
b962442e 1892
f787a5f5 1893 struct drm_i915_file_private *file_priv;
b962442e
EA
1894 /** file_priv list entry for this request */
1895 struct list_head client_list;
673a394b
EA
1896};
1897
1898struct drm_i915_file_private {
b29c19b6 1899 struct drm_i915_private *dev_priv;
ab0e7ff9 1900 struct drm_file *file;
b29c19b6 1901
673a394b 1902 struct {
99057c81 1903 spinlock_t lock;
b962442e 1904 struct list_head request_list;
b29c19b6 1905 struct delayed_work idle_work;
673a394b 1906 } mm;
40521054 1907 struct idr context_idr;
e59ec13d 1908
b29c19b6 1909 atomic_t rps_wait_boost;
a4872ba6 1910 struct intel_engine_cs *bsd_ring;
673a394b
EA
1911};
1912
351e3db2
BV
1913/*
1914 * A command that requires special handling by the command parser.
1915 */
1916struct drm_i915_cmd_descriptor {
1917 /*
1918 * Flags describing how the command parser processes the command.
1919 *
1920 * CMD_DESC_FIXED: The command has a fixed length if this is set,
1921 * a length mask if not set
1922 * CMD_DESC_SKIP: The command is allowed but does not follow the
1923 * standard length encoding for the opcode range in
1924 * which it falls
1925 * CMD_DESC_REJECT: The command is never allowed
1926 * CMD_DESC_REGISTER: The command should be checked against the
1927 * register whitelist for the appropriate ring
1928 * CMD_DESC_MASTER: The command is allowed if the submitting process
1929 * is the DRM master
1930 */
1931 u32 flags;
1932#define CMD_DESC_FIXED (1<<0)
1933#define CMD_DESC_SKIP (1<<1)
1934#define CMD_DESC_REJECT (1<<2)
1935#define CMD_DESC_REGISTER (1<<3)
1936#define CMD_DESC_BITMASK (1<<4)
1937#define CMD_DESC_MASTER (1<<5)
1938
1939 /*
1940 * The command's unique identification bits and the bitmask to get them.
1941 * This isn't strictly the opcode field as defined in the spec and may
1942 * also include type, subtype, and/or subop fields.
1943 */
1944 struct {
1945 u32 value;
1946 u32 mask;
1947 } cmd;
1948
1949 /*
1950 * The command's length. The command is either fixed length (i.e. does
1951 * not include a length field) or has a length field mask. The flag
1952 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
1953 * a length mask. All command entries in a command table must include
1954 * length information.
1955 */
1956 union {
1957 u32 fixed;
1958 u32 mask;
1959 } length;
1960
1961 /*
1962 * Describes where to find a register address in the command to check
1963 * against the ring's register whitelist. Only valid if flags has the
1964 * CMD_DESC_REGISTER bit set.
1965 */
1966 struct {
1967 u32 offset;
1968 u32 mask;
1969 } reg;
1970
1971#define MAX_CMD_DESC_BITMASKS 3
1972 /*
1973 * Describes command checks where a particular dword is masked and
1974 * compared against an expected value. If the command does not match
1975 * the expected value, the parser rejects it. Only valid if flags has
1976 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
1977 * are valid.
d4d48035
BV
1978 *
1979 * If the check specifies a non-zero condition_mask then the parser
1980 * only performs the check when the bits specified by condition_mask
1981 * are non-zero.
351e3db2
BV
1982 */
1983 struct {
1984 u32 offset;
1985 u32 mask;
1986 u32 expected;
d4d48035
BV
1987 u32 condition_offset;
1988 u32 condition_mask;
351e3db2
BV
1989 } bits[MAX_CMD_DESC_BITMASKS];
1990};
1991
1992/*
1993 * A table of commands requiring special handling by the command parser.
1994 *
1995 * Each ring has an array of tables. Each table consists of an array of command
1996 * descriptors, which must be sorted with command opcodes in ascending order.
1997 */
1998struct drm_i915_cmd_table {
1999 const struct drm_i915_cmd_descriptor *table;
2000 int count;
2001};
2002
dbbe9127 2003/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2004#define __I915__(p) ({ \
2005 struct drm_i915_private *__p; \
2006 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2007 __p = (struct drm_i915_private *)p; \
2008 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2009 __p = to_i915((struct drm_device *)p); \
2010 else \
2011 BUILD_BUG(); \
2012 __p; \
2013})
dbbe9127 2014#define INTEL_INFO(p) (&__I915__(p)->info)
87f1f465 2015#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
cae5852d 2016
87f1f465
CW
2017#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2018#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2019#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2020#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2021#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2022#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2023#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2024#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2025#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2026#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2027#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2028#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2029#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2030#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2031#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2032#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2033#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2034#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2035#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2036 INTEL_DEVID(dev) == 0x0152 || \
2037 INTEL_DEVID(dev) == 0x015a)
2038#define IS_SNB_GT1(dev) (INTEL_DEVID(dev) == 0x0102 || \
2039 INTEL_DEVID(dev) == 0x0106 || \
2040 INTEL_DEVID(dev) == 0x010A)
70a3eb7a 2041#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
6df4027b 2042#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
4cae9ae0 2043#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
8179f1f0 2044#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
cae5852d 2045#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2046#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2047 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2048#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
87f1f465
CW
2049 ((INTEL_DEVID(dev) & 0xf) == 0x2 || \
2050 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
2051 (INTEL_DEVID(dev) & 0xf) == 0xe))
5dd8c4c3 2052#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2053 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
5dd8c4c3 2054#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
9435373e 2055#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2056 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2057/* ULX machines are also considered ULT. */
87f1f465
CW
2058#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2059 INTEL_DEVID(dev) == 0x0A1E)
b833d685 2060#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2061
85436696
JB
2062/*
2063 * The genX designation typically refers to the render engine, so render
2064 * capability related checks should use IS_GEN, while display and other checks
2065 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2066 * chips, etc.).
2067 */
cae5852d
ZN
2068#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2069#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2070#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2071#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2072#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2073#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2074#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
cae5852d 2075
73ae478c
BW
2076#define RENDER_RING (1<<RCS)
2077#define BSD_RING (1<<VCS)
2078#define BLT_RING (1<<BCS)
2079#define VEBOX_RING (1<<VECS)
845f74a7 2080#define BSD2_RING (1<<VCS2)
63c42e56 2081#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2082#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2083#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2084#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2085#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2086#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2087 to_i915(dev)->ellc_size)
cae5852d
ZN
2088#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2089
254f965c 2090#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
127f1003 2091#define HAS_LOGICAL_RING_CONTEXTS(dev) 0
7365fb78
JB
2092#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6)
2093#define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 && !IS_GEN8(dev))
692ef70c
JB
2094#define USES_PPGTT(dev) (i915.enable_ppgtt)
2095#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
1d2a314c 2096
05394f39 2097#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2098#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2099
b45305fc
DV
2100/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2101#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
2102/*
2103 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2104 * even when in MSI mode. This results in spurious interrupt warnings if the
2105 * legacy irq no. is shared with another device. The kernel then disables that
2106 * interrupt source and so prevents the other device from working properly.
2107 */
2108#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2109#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2110
cae5852d
ZN
2111/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2112 * rows, which changed the alignment requirements and fence programming.
2113 */
2114#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2115 IS_I915GM(dev)))
2116#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2117#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2118#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
2119#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2120#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2121
2122#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2123#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2124#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2125
2a114cc1 2126#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2127
dd93be58 2128#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2129#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
ed8546ac 2130#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
6157d3c8 2131#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
fd7f8cce 2132 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
affa9354 2133
17a303ec
PZ
2134#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2135#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2136#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2137#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2138#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2139#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2140
2c1792a1 2141#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
eb877ebf 2142#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
2143#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2144#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2145#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2146#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2147
5fafe292
SJ
2148#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2149
040d2baa
BW
2150/* DPF == dynamic parity feature */
2151#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2152#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2153
c8735b0c
BW
2154#define GT_FREQUENCY_MULTIPLIER 50
2155
05394f39
CW
2156#include "i915_trace.h"
2157
baa70943 2158extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2159extern int i915_max_ioctl;
2160
6a9ee8af
DA
2161extern int i915_suspend(struct drm_device *dev, pm_message_t state);
2162extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
2163extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2164extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2165
d330a953
JN
2166/* i915_params.c */
2167struct i915_params {
2168 int modeset;
2169 int panel_ignore_lid;
2170 unsigned int powersave;
2171 int semaphores;
2172 unsigned int lvds_downclock;
2173 int lvds_channel_mode;
2174 int panel_use_ssc;
2175 int vbt_sdvo_panel_type;
2176 int enable_rc6;
2177 int enable_fbc;
d330a953 2178 int enable_ppgtt;
127f1003 2179 int enable_execlists;
d330a953
JN
2180 int enable_psr;
2181 unsigned int preliminary_hw_support;
2182 int disable_power_well;
2183 int enable_ips;
e5aa6541 2184 int invert_brightness;
351e3db2 2185 int enable_cmd_parser;
e5aa6541
DL
2186 /* leave bools at the end to not create holes */
2187 bool enable_hangcheck;
2188 bool fastboot;
d330a953
JN
2189 bool prefault_disable;
2190 bool reset;
a0bae57f 2191 bool disable_display;
7a10dfa6 2192 bool disable_vtd_wa;
84c33a64 2193 int use_mmio_flip;
5978118c 2194 bool mmio_debug;
d330a953
JN
2195};
2196extern struct i915_params i915 __read_mostly;
2197
1da177e4 2198 /* i915_dma.c */
d05c617e 2199void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 2200extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 2201extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2202extern int i915_driver_unload(struct drm_device *);
2885f6ac 2203extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2204extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2205extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2206 struct drm_file *file);
673a394b 2207extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2208 struct drm_file *file);
84b1fd10 2209extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 2210#ifdef CONFIG_COMPAT
0d6aa60b
DA
2211extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2212 unsigned long arg);
c43b5634 2213#endif
673a394b 2214extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
2215 struct drm_clip_rect *box,
2216 int DR1, int DR4);
8e96d9c4 2217extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 2218extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2219extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2220extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2221extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2222extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2223int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2224
1da177e4 2225/* i915_irq.c */
10cd45b6 2226void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2227__printf(3, 4)
2228void i915_handle_error(struct drm_device *dev, bool wedged,
2229 const char *fmt, ...);
1da177e4 2230
76c3552f
D
2231void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2232 int new_delay);
f71d4af4 2233extern void intel_irq_init(struct drm_device *dev);
20afbda2 2234extern void intel_hpd_init(struct drm_device *dev);
907b28c5
CW
2235
2236extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2237extern void intel_uncore_early_sanitize(struct drm_device *dev,
2238 bool restore_forcewake);
907b28c5 2239extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2240extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2241extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2242extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
b1f14ad0 2243
7c463586 2244void
50227e1c 2245i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2246 u32 status_mask);
7c463586
KP
2247
2248void
50227e1c 2249i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2250 u32 status_mask);
7c463586 2251
f8b79e58
ID
2252void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2253void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2254
673a394b
EA
2255/* i915_gem.c */
2256int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2257 struct drm_file *file_priv);
2258int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2259 struct drm_file *file_priv);
2260int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2261 struct drm_file *file_priv);
2262int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2263 struct drm_file *file_priv);
2264int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2265 struct drm_file *file_priv);
de151cf6
JB
2266int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2267 struct drm_file *file_priv);
673a394b
EA
2268int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2269 struct drm_file *file_priv);
2270int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2271 struct drm_file *file_priv);
ba8b7ccb
OM
2272void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2273 struct intel_engine_cs *ring);
2274void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2275 struct drm_file *file,
2276 struct intel_engine_cs *ring,
2277 struct drm_i915_gem_object *obj);
a83014d3
OM
2278int i915_gem_ringbuffer_submission(struct drm_device *dev,
2279 struct drm_file *file,
2280 struct intel_engine_cs *ring,
2281 struct intel_context *ctx,
2282 struct drm_i915_gem_execbuffer2 *args,
2283 struct list_head *vmas,
2284 struct drm_i915_gem_object *batch_obj,
2285 u64 exec_start, u32 flags);
673a394b
EA
2286int i915_gem_execbuffer(struct drm_device *dev, void *data,
2287 struct drm_file *file_priv);
76446cac
JB
2288int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2289 struct drm_file *file_priv);
673a394b
EA
2290int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2291 struct drm_file *file_priv);
2292int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2293 struct drm_file *file_priv);
2294int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2295 struct drm_file *file_priv);
199adf40
BW
2296int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2297 struct drm_file *file);
2298int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2299 struct drm_file *file);
673a394b
EA
2300int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2301 struct drm_file *file_priv);
3ef94daa
CW
2302int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2303 struct drm_file *file_priv);
673a394b
EA
2304int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2305 struct drm_file *file_priv);
2306int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2307 struct drm_file *file_priv);
2308int i915_gem_set_tiling(struct drm_device *dev, void *data,
2309 struct drm_file *file_priv);
2310int i915_gem_get_tiling(struct drm_device *dev, void *data,
2311 struct drm_file *file_priv);
5cc9ed4b
CW
2312int i915_gem_init_userptr(struct drm_device *dev);
2313int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2314 struct drm_file *file);
5a125c3c
EA
2315int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2316 struct drm_file *file_priv);
23ba4fd0
BW
2317int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2318 struct drm_file *file_priv);
673a394b 2319void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
2320void *i915_gem_object_alloc(struct drm_device *dev);
2321void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2322void i915_gem_object_init(struct drm_i915_gem_object *obj,
2323 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2324struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2325 size_t size);
7e0d96bc
BW
2326void i915_init_vm(struct drm_i915_private *dev_priv,
2327 struct i915_address_space *vm);
673a394b 2328void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2329void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2330
1ec9e26d
DV
2331#define PIN_MAPPABLE 0x1
2332#define PIN_NONBLOCK 0x2
bf3d149b 2333#define PIN_GLOBAL 0x4
d23db88c
CW
2334#define PIN_OFFSET_BIAS 0x8
2335#define PIN_OFFSET_MASK (~4095)
2021746e 2336int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 2337 struct i915_address_space *vm,
2021746e 2338 uint32_t alignment,
d23db88c 2339 uint64_t flags);
07fe0b12 2340int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2341int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2342void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2343void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 2344void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 2345
4c914c0c
BV
2346int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2347 int *needs_clflush);
2348
37e680a1 2349int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
2350static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2351{
67d5a50c
ID
2352 struct sg_page_iter sg_iter;
2353
2354 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 2355 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
2356
2357 return NULL;
9da3da66 2358}
a5570178
CW
2359static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2360{
2361 BUG_ON(obj->pages == NULL);
2362 obj->pages_pin_count++;
2363}
2364static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2365{
2366 BUG_ON(obj->pages_pin_count == 0);
2367 obj->pages_pin_count--;
2368}
2369
54cf91dc 2370int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2371int i915_gem_object_sync(struct drm_i915_gem_object *obj,
a4872ba6 2372 struct intel_engine_cs *to);
e2d05a8b 2373void i915_vma_move_to_active(struct i915_vma *vma,
a4872ba6 2374 struct intel_engine_cs *ring);
ff72145b
DA
2375int i915_gem_dumb_create(struct drm_file *file_priv,
2376 struct drm_device *dev,
2377 struct drm_mode_create_dumb *args);
2378int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2379 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2380/**
2381 * Returns true if seq1 is later than seq2.
2382 */
2383static inline bool
2384i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2385{
2386 return (int32_t)(seq1 - seq2) >= 0;
2387}
2388
fca26bb4
MK
2389int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2390int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2391int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2392int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2393
d8ffa60b
DV
2394bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2395void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
1690e1eb 2396
8d9fc7fd 2397struct drm_i915_gem_request *
a4872ba6 2398i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2399
b29c19b6 2400bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2401void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2402int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2403 bool interruptible);
84c33a64
SG
2404int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno);
2405
1f83fee0
DV
2406static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2407{
2408 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2409 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2410}
2411
2412static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2413{
2ac0f450
MK
2414 return atomic_read(&error->reset_counter) & I915_WEDGED;
2415}
2416
2417static inline u32 i915_reset_count(struct i915_gpu_error *error)
2418{
2419 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2420}
a71d8d94 2421
88b4aa87
MK
2422static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2423{
2424 return dev_priv->gpu_error.stop_rings == 0 ||
2425 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2426}
2427
2428static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2429{
2430 return dev_priv->gpu_error.stop_rings == 0 ||
2431 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2432}
2433
069efc1d 2434void i915_gem_reset(struct drm_device *dev);
000433b6 2435bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2436int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2437int __must_check i915_gem_init(struct drm_device *dev);
a83014d3 2438int i915_gem_init_rings(struct drm_device *dev);
f691e2f4 2439int __must_check i915_gem_init_hw(struct drm_device *dev);
a4872ba6 2440int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
f691e2f4 2441void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2442void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2443int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2444int __must_check i915_gem_suspend(struct drm_device *dev);
a4872ba6 2445int __i915_add_request(struct intel_engine_cs *ring,
0025c077 2446 struct drm_file *file,
7d736f4f 2447 struct drm_i915_gem_object *batch_obj,
0025c077
MK
2448 u32 *seqno);
2449#define i915_add_request(ring, seqno) \
854c94a7 2450 __i915_add_request(ring, NULL, NULL, seqno)
a4872ba6 2451int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
199b2bc2 2452 uint32_t seqno);
de151cf6 2453int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2454int __must_check
2455i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2456 bool write);
2457int __must_check
dabdfe02
CW
2458i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2459int __must_check
2da3b9b9
CW
2460i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2461 u32 alignment,
a4872ba6 2462 struct intel_engine_cs *pipelined);
cc98b413 2463void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
00731155 2464int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 2465 int align);
b29c19b6 2466int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2467void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2468
0fa87796
ID
2469uint32_t
2470i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2471uint32_t
d865110c
ID
2472i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2473 int tiling_mode, bool fenced);
467cffba 2474
e4ffd173
CW
2475int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2476 enum i915_cache_level cache_level);
2477
1286ff73
DV
2478struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2479 struct dma_buf *dma_buf);
2480
2481struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2482 struct drm_gem_object *gem_obj, int flags);
2483
19b2dbde
CW
2484void i915_gem_restore_fences(struct drm_device *dev);
2485
a70a3148
BW
2486unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2487 struct i915_address_space *vm);
2488bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2489bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2490 struct i915_address_space *vm);
2491unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2492 struct i915_address_space *vm);
2493struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2494 struct i915_address_space *vm);
accfef2e
BW
2495struct i915_vma *
2496i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2497 struct i915_address_space *vm);
5c2abbea
BW
2498
2499struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
d7f46fc4
BW
2500static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2501 struct i915_vma *vma;
2502 list_for_each_entry(vma, &obj->vma_list, vma_link)
2503 if (vma->pin_count > 0)
2504 return true;
2505 return false;
2506}
5c2abbea 2507
a70a3148 2508/* Some GGTT VM helpers */
5dc383b0 2509#define i915_obj_to_ggtt(obj) \
a70a3148
BW
2510 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2511static inline bool i915_is_ggtt(struct i915_address_space *vm)
2512{
2513 struct i915_address_space *ggtt =
2514 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2515 return vm == ggtt;
2516}
2517
841cd773
DV
2518static inline struct i915_hw_ppgtt *
2519i915_vm_to_ppgtt(struct i915_address_space *vm)
2520{
2521 WARN_ON(i915_is_ggtt(vm));
2522
2523 return container_of(vm, struct i915_hw_ppgtt, base);
2524}
2525
2526
a70a3148
BW
2527static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2528{
5dc383b0 2529 return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
a70a3148
BW
2530}
2531
2532static inline unsigned long
2533i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2534{
5dc383b0 2535 return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
a70a3148
BW
2536}
2537
2538static inline unsigned long
2539i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2540{
5dc383b0 2541 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
a70a3148 2542}
c37e2204
BW
2543
2544static inline int __must_check
2545i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2546 uint32_t alignment,
1ec9e26d 2547 unsigned flags)
c37e2204 2548{
5dc383b0
DV
2549 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2550 alignment, flags | PIN_GLOBAL);
c37e2204 2551}
a70a3148 2552
b287110e
DV
2553static inline int
2554i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2555{
2556 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2557}
2558
2559void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2560
254f965c 2561/* i915_gem_context.c */
8245be31 2562int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2563void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 2564void i915_gem_context_reset(struct drm_device *dev);
e422b888 2565int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 2566int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 2567void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
a4872ba6 2568int i915_switch_context(struct intel_engine_cs *ring,
273497e5
OM
2569 struct intel_context *to);
2570struct intel_context *
41bde553 2571i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 2572void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
2573struct drm_i915_gem_object *
2574i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 2575static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 2576{
691e6415 2577 kref_get(&ctx->ref);
dce3271b
MK
2578}
2579
273497e5 2580static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 2581{
691e6415 2582 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
2583}
2584
273497e5 2585static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 2586{
821d66dd 2587 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
2588}
2589
84624813
BW
2590int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2591 struct drm_file *file);
2592int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2593 struct drm_file *file);
1286ff73 2594
9d0a6fa6 2595/* i915_gem_render_state.c */
a4872ba6 2596int i915_gem_render_state_init(struct intel_engine_cs *ring);
679845ed
BW
2597/* i915_gem_evict.c */
2598int __must_check i915_gem_evict_something(struct drm_device *dev,
2599 struct i915_address_space *vm,
2600 int min_size,
2601 unsigned alignment,
2602 unsigned cache_level,
d23db88c
CW
2603 unsigned long start,
2604 unsigned long end,
1ec9e26d 2605 unsigned flags);
679845ed
BW
2606int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2607int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 2608
0260c420 2609/* belongs in i915_gem_gtt.h */
d09105c6 2610static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2611{
2612 if (INTEL_INFO(dev)->gen < 6)
2613 intel_gtt_chipset_flush();
2614}
246cbfb5 2615
9797fbfb
CW
2616/* i915_gem_stolen.c */
2617int i915_gem_init_stolen(struct drm_device *dev);
5e59f717 2618int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
11be49eb 2619void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2620void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2621struct drm_i915_gem_object *
2622i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2623struct drm_i915_gem_object *
2624i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2625 u32 stolen_offset,
2626 u32 gtt_offset,
2627 u32 size);
9797fbfb 2628
673a394b 2629/* i915_gem_tiling.c */
2c1792a1 2630static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 2631{
50227e1c 2632 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
2633
2634 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2635 obj->tiling_mode != I915_TILING_NONE;
2636}
2637
673a394b 2638void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2639void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2640void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2641
2642/* i915_gem_debug.c */
23bc5982
CW
2643#if WATCH_LISTS
2644int i915_verify_lists(struct drm_device *dev);
673a394b 2645#else
23bc5982 2646#define i915_verify_lists(dev) 0
673a394b 2647#endif
1da177e4 2648
2017263e 2649/* i915_debugfs.c */
27c202ad
BG
2650int i915_debugfs_init(struct drm_minor *minor);
2651void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 2652#ifdef CONFIG_DEBUG_FS
07144428
DL
2653void intel_display_crc_init(struct drm_device *dev);
2654#else
f8c168fa 2655static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 2656#endif
84734a04
MK
2657
2658/* i915_gpu_error.c */
edc3d884
MK
2659__printf(2, 3)
2660void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2661int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2662 const struct i915_error_state_file_priv *error);
4dc955f7
MK
2663int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2664 size_t count, loff_t pos);
2665static inline void i915_error_state_buf_release(
2666 struct drm_i915_error_state_buf *eb)
2667{
2668 kfree(eb->buf);
2669}
58174462
MK
2670void i915_capture_error_state(struct drm_device *dev, bool wedge,
2671 const char *error_msg);
84734a04
MK
2672void i915_error_state_get(struct drm_device *dev,
2673 struct i915_error_state_file_priv *error_priv);
2674void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2675void i915_destroy_error_state(struct drm_device *dev);
2676
2677void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2678const char *i915_cache_level_str(int type);
2017263e 2679
351e3db2 2680/* i915_cmd_parser.c */
d728c8ef 2681int i915_cmd_parser_get_version(void);
a4872ba6
OM
2682int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2683void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2684bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2685int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2
BV
2686 struct drm_i915_gem_object *batch_obj,
2687 u32 batch_start_offset,
2688 bool is_master);
2689
317c35d1
JB
2690/* i915_suspend.c */
2691extern int i915_save_state(struct drm_device *dev);
2692extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2693
d8157a36
DV
2694/* i915_ums.c */
2695void i915_save_display_reg(struct drm_device *dev);
2696void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2697
0136db58
BW
2698/* i915_sysfs.c */
2699void i915_setup_sysfs(struct drm_device *dev_priv);
2700void i915_teardown_sysfs(struct drm_device *dev_priv);
2701
f899fc64
CW
2702/* intel_i2c.c */
2703extern int intel_setup_gmbus(struct drm_device *dev);
2704extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2705static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2706{
2ed06c93 2707 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2708}
2709
2710extern struct i2c_adapter *intel_gmbus_get_adapter(
2711 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2712extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2713extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2714static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2715{
2716 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2717}
f899fc64
CW
2718extern void intel_i2c_reset(struct drm_device *dev);
2719
3b617967 2720/* intel_opregion.c */
9c4b0a68 2721struct intel_encoder;
44834a67 2722#ifdef CONFIG_ACPI
27d50c82 2723extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
2724extern void intel_opregion_init(struct drm_device *dev);
2725extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2726extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
2727extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2728 bool enable);
ecbc5cf3
JN
2729extern int intel_opregion_notify_adapter(struct drm_device *dev,
2730 pci_power_t state);
65e082c9 2731#else
27d50c82 2732static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
2733static inline void intel_opregion_init(struct drm_device *dev) { return; }
2734static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2735static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
2736static inline int
2737intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2738{
2739 return 0;
2740}
ecbc5cf3
JN
2741static inline int
2742intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2743{
2744 return 0;
2745}
65e082c9 2746#endif
8ee1c3db 2747
723bfd70
JB
2748/* intel_acpi.c */
2749#ifdef CONFIG_ACPI
2750extern void intel_register_dsm_handler(void);
2751extern void intel_unregister_dsm_handler(void);
2752#else
2753static inline void intel_register_dsm_handler(void) { return; }
2754static inline void intel_unregister_dsm_handler(void) { return; }
2755#endif /* CONFIG_ACPI */
2756
79e53945 2757/* modesetting */
f817586c 2758extern void intel_modeset_init_hw(struct drm_device *dev);
7d708ee4 2759extern void intel_modeset_suspend_hw(struct drm_device *dev);
79e53945 2760extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2761extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2762extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 2763extern void intel_connector_unregister(struct intel_connector *);
28d52043 2764extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2765extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2766 bool force_restore);
44cec740 2767extern void i915_redisable_vga(struct drm_device *dev);
04098753 2768extern void i915_redisable_vga_power_on(struct drm_device *dev);
ee5382ae 2769extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 2770extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2771extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2772extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2773extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84 2774extern void valleyview_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
2775extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
2776 bool enable);
0206e353
AJ
2777extern void intel_detect_pch(struct drm_device *dev);
2778extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2779extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2780
2911a35b 2781extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2782int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2783 struct drm_file *file);
b6359918
MK
2784int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2785 struct drm_file *file);
575155a9 2786
84c33a64
SG
2787void intel_notify_mmio_flip(struct intel_engine_cs *ring);
2788
6ef3d427
CW
2789/* overlay */
2790extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2791extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2792 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2793
2794extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2795extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2796 struct drm_device *dev,
2797 struct intel_display_error_state *error);
6ef3d427 2798
b7287d80
BW
2799/* On SNB platform, before reading ring registers forcewake bit
2800 * must be set to prevent GT core from power down and stale values being
2801 * returned.
2802 */
c8d9a590
D
2803void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2804void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
e998c40f 2805void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
b7287d80 2806
42c0526c
BW
2807int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2808int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2809
2810/* intel_sideband.c */
64936258
JN
2811u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2812void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2813u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
2814u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2815void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2816u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2817void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2818u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2819void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
2820u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2821void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
2822u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2823void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
2824u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2825void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
2826u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2827 enum intel_sbi_destination destination);
2828void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2829 enum intel_sbi_destination destination);
e9fe51c6
SK
2830u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2831void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 2832
2ec3815f
VS
2833int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2834int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
42c0526c 2835
c8d9a590
D
2836#define FORCEWAKE_RENDER (1 << 0)
2837#define FORCEWAKE_MEDIA (1 << 1)
2838#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2839
2840
0b274481
BW
2841#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2842#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2843
2844#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2845#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2846#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2847#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2848
2849#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2850#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2851#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2852#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2853
698b3135
CW
2854/* Be very careful with read/write 64-bit values. On 32-bit machines, they
2855 * will be implemented using 2 32-bit writes in an arbitrary order with
2856 * an arbitrary delay between them. This can cause the hardware to
2857 * act upon the intermediate value, possibly leading to corruption and
2858 * machine death. You have been warned.
2859 */
0b274481
BW
2860#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2861#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 2862
50877445
CW
2863#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
2864 u32 upper = I915_READ(upper_reg); \
2865 u32 lower = I915_READ(lower_reg); \
2866 u32 tmp = I915_READ(upper_reg); \
2867 if (upper != tmp) { \
2868 upper = tmp; \
2869 lower = I915_READ(lower_reg); \
2870 WARN_ON(I915_READ(upper_reg) != upper); \
2871 } \
2872 (u64)upper << 32 | lower; })
2873
cae5852d
ZN
2874#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2875#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2876
55bc60db
VS
2877/* "Broadcast RGB" property */
2878#define INTEL_BROADCAST_RGB_AUTO 0
2879#define INTEL_BROADCAST_RGB_FULL 1
2880#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2881
766aa1c4
VS
2882static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2883{
92e23b99 2884 if (IS_VALLEYVIEW(dev))
766aa1c4 2885 return VLV_VGACNTRL;
92e23b99
SJ
2886 else if (INTEL_INFO(dev)->gen >= 5)
2887 return CPU_VGACNTRL;
766aa1c4
VS
2888 else
2889 return VGACNTRL;
2890}
2891
2bb4629a
VS
2892static inline void __user *to_user_ptr(u64 address)
2893{
2894 return (void __user *)(uintptr_t)address;
2895}
2896
df97729f
ID
2897static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2898{
2899 unsigned long j = msecs_to_jiffies(m);
2900
2901 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2902}
2903
2904static inline unsigned long
2905timespec_to_jiffies_timeout(const struct timespec *value)
2906{
2907 unsigned long j = timespec_to_jiffies(value);
2908
2909 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2910}
2911
dce56b3c
PZ
2912/*
2913 * If you need to wait X milliseconds between events A and B, but event B
2914 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2915 * when event A happened, then just before event B you call this function and
2916 * pass the timestamp as the first argument, and X as the second argument.
2917 */
2918static inline void
2919wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2920{
ec5e0cfb 2921 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
2922
2923 /*
2924 * Don't re-read the value of "jiffies" every time since it may change
2925 * behind our back and break the math.
2926 */
2927 tmp_jiffies = jiffies;
2928 target_jiffies = timestamp_jiffies +
2929 msecs_to_jiffies_timeout(to_wait_ms);
2930
2931 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
2932 remaining_jiffies = target_jiffies - tmp_jiffies;
2933 while (remaining_jiffies)
2934 remaining_jiffies =
2935 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
2936 }
2937}
2938
1da177e4 2939#endif