]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Move dpll crtc_mask and hw_state fields into separate struct
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
b20385f1 38#include "intel_lrc.h"
0260c420 39#include "i915_gem_gtt.h"
564ddb2f 40#include "i915_gem_render_state.h"
0839ccb8 41#include <linux/io-mapping.h>
f899fc64 42#include <linux/i2c.h>
c167a6fc 43#include <linux/i2c-algo-bit.h>
0ade6386 44#include <drm/intel-gtt.h>
ba8286fa 45#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
d9fc9413 46#include <drm/drm_gem.h>
aaa6fd2a 47#include <linux/backlight.h>
5cc9ed4b 48#include <linux/hashtable.h>
2911a35b 49#include <linux/intel-iommu.h>
742cbee8 50#include <linux/kref.h>
9ee32fea 51#include <linux/pm_qos.h>
585fb111 52
1da177e4
LT
53/* General customization:
54 */
55
1da177e4
LT
56#define DRIVER_NAME "i915"
57#define DRIVER_DESC "Intel Graphics"
3eebaec6 58#define DRIVER_DATE "20141024"
1da177e4 59
c883ef1b
MK
60#undef WARN_ON
61#define WARN_ON(x) WARN(x, "WARN_ON(" #x ")")
62
317c35d1 63enum pipe {
752aa88a 64 INVALID_PIPE = -1,
317c35d1
JB
65 PIPE_A = 0,
66 PIPE_B,
9db4a9c7 67 PIPE_C,
a57c774a
AK
68 _PIPE_EDP,
69 I915_MAX_PIPES = _PIPE_EDP
317c35d1 70};
9db4a9c7 71#define pipe_name(p) ((p) + 'A')
317c35d1 72
a5c961d1
PZ
73enum transcoder {
74 TRANSCODER_A = 0,
75 TRANSCODER_B,
76 TRANSCODER_C,
a57c774a
AK
77 TRANSCODER_EDP,
78 I915_MAX_TRANSCODERS
a5c961d1
PZ
79};
80#define transcoder_name(t) ((t) + 'A')
81
84139d1e
DL
82/*
83 * This is the maximum (across all platforms) number of planes (primary +
84 * sprites) that can be active at the same time on one pipe.
85 *
86 * This value doesn't count the cursor plane.
87 */
88#define I915_MAX_PLANES 3
89
80824003
JB
90enum plane {
91 PLANE_A = 0,
92 PLANE_B,
9db4a9c7 93 PLANE_C,
80824003 94};
9db4a9c7 95#define plane_name(p) ((p) + 'A')
52440211 96
d615a166 97#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 98
2b139522
ED
99enum port {
100 PORT_A = 0,
101 PORT_B,
102 PORT_C,
103 PORT_D,
104 PORT_E,
105 I915_MAX_PORTS
106};
107#define port_name(p) ((p) + 'A')
108
a09caddd 109#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
110
111enum dpio_channel {
112 DPIO_CH0,
113 DPIO_CH1
114};
115
116enum dpio_phy {
117 DPIO_PHY0,
118 DPIO_PHY1
119};
120
b97186f0
PZ
121enum intel_display_power_domain {
122 POWER_DOMAIN_PIPE_A,
123 POWER_DOMAIN_PIPE_B,
124 POWER_DOMAIN_PIPE_C,
125 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
126 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
127 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
128 POWER_DOMAIN_TRANSCODER_A,
129 POWER_DOMAIN_TRANSCODER_B,
130 POWER_DOMAIN_TRANSCODER_C,
f52e353e 131 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
132 POWER_DOMAIN_PORT_DDI_A_2_LANES,
133 POWER_DOMAIN_PORT_DDI_A_4_LANES,
134 POWER_DOMAIN_PORT_DDI_B_2_LANES,
135 POWER_DOMAIN_PORT_DDI_B_4_LANES,
136 POWER_DOMAIN_PORT_DDI_C_2_LANES,
137 POWER_DOMAIN_PORT_DDI_C_4_LANES,
138 POWER_DOMAIN_PORT_DDI_D_2_LANES,
139 POWER_DOMAIN_PORT_DDI_D_4_LANES,
140 POWER_DOMAIN_PORT_DSI,
141 POWER_DOMAIN_PORT_CRT,
142 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 143 POWER_DOMAIN_VGA,
fbeeaa23 144 POWER_DOMAIN_AUDIO,
bd2bb1b9 145 POWER_DOMAIN_PLLS,
baa70707 146 POWER_DOMAIN_INIT,
bddc7645
ID
147
148 POWER_DOMAIN_NUM,
b97186f0
PZ
149};
150
151#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
152#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
153 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
154#define POWER_DOMAIN_TRANSCODER(tran) \
155 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
156 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 157
1d843f9d
EE
158enum hpd_pin {
159 HPD_NONE = 0,
160 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
161 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
162 HPD_CRT,
163 HPD_SDVO_B,
164 HPD_SDVO_C,
165 HPD_PORT_B,
166 HPD_PORT_C,
167 HPD_PORT_D,
168 HPD_NUM_PINS
169};
170
2a2d5482
CW
171#define I915_GEM_GPU_DOMAINS \
172 (I915_GEM_DOMAIN_RENDER | \
173 I915_GEM_DOMAIN_SAMPLER | \
174 I915_GEM_DOMAIN_COMMAND | \
175 I915_GEM_DOMAIN_INSTRUCTION | \
176 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 177
055e393f
DL
178#define for_each_pipe(__dev_priv, __p) \
179 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
2d025a5b
DL
180#define for_each_plane(pipe, p) \
181 for ((p) = 0; (p) < INTEL_INFO(dev)->num_sprites[(pipe)] + 1; (p)++)
d615a166 182#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
9db4a9c7 183
d79b814d
DL
184#define for_each_crtc(dev, crtc) \
185 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
186
d063ae48
DL
187#define for_each_intel_crtc(dev, intel_crtc) \
188 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
189
b2784e15
DL
190#define for_each_intel_encoder(dev, intel_encoder) \
191 list_for_each_entry(intel_encoder, \
192 &(dev)->mode_config.encoder_list, \
193 base.head)
194
6c2b7c12
DV
195#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
196 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
197 if ((intel_encoder)->base.crtc == (__crtc))
198
53f5e3ca
JB
199#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
200 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
201 if ((intel_connector)->base.encoder == (__encoder))
202
b04c5bd6
BF
203#define for_each_power_domain(domain, mask) \
204 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
205 if ((1 << (domain)) & (mask))
206
e7b903d2 207struct drm_i915_private;
ad46cb53 208struct i915_mm_struct;
5cc9ed4b 209struct i915_mmu_object;
e7b903d2 210
46edb027
DV
211enum intel_dpll_id {
212 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
213 /* real shared dpll ids must be >= 0 */
9cd86933
DV
214 DPLL_ID_PCH_PLL_A = 0,
215 DPLL_ID_PCH_PLL_B = 1,
216 DPLL_ID_WRPLL1 = 0,
217 DPLL_ID_WRPLL2 = 1,
46edb027
DV
218};
219#define I915_NUM_PLLS 2
220
5358901f 221struct intel_dpll_hw_state {
dcfc3552 222 /* i9xx, pch plls */
66e985c0 223 uint32_t dpll;
8bcc2795 224 uint32_t dpll_md;
66e985c0
DV
225 uint32_t fp0;
226 uint32_t fp1;
dcfc3552
DL
227
228 /* hsw, bdw */
d452c5b6 229 uint32_t wrpll;
5358901f
DV
230};
231
3e369b76 232struct intel_shared_dpll_config {
1e6f2ddc 233 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
3e369b76
ACO
234 struct intel_dpll_hw_state hw_state;
235};
236
237struct intel_shared_dpll {
238 struct intel_shared_dpll_config config;
ee7b9f93
JB
239 int active; /* count of number of active CRTCs (i.e. DPMS on) */
240 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
241 const char *name;
242 /* should match the index in the dev_priv->shared_dplls array */
243 enum intel_dpll_id id;
96f6128c
DV
244 /* The mode_set hook is optional and should be used together with the
245 * intel_prepare_shared_dpll function. */
15bdd4cf
DV
246 void (*mode_set)(struct drm_i915_private *dev_priv,
247 struct intel_shared_dpll *pll);
e7b903d2
DV
248 void (*enable)(struct drm_i915_private *dev_priv,
249 struct intel_shared_dpll *pll);
250 void (*disable)(struct drm_i915_private *dev_priv,
251 struct intel_shared_dpll *pll);
5358901f
DV
252 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
253 struct intel_shared_dpll *pll,
254 struct intel_dpll_hw_state *hw_state);
ee7b9f93 255};
ee7b9f93 256
e69d0bc1
DV
257/* Used by dp and fdi links */
258struct intel_link_m_n {
259 uint32_t tu;
260 uint32_t gmch_m;
261 uint32_t gmch_n;
262 uint32_t link_m;
263 uint32_t link_n;
264};
265
266void intel_link_compute_m_n(int bpp, int nlanes,
267 int pixel_clock, int link_clock,
268 struct intel_link_m_n *m_n);
269
1da177e4
LT
270/* Interface history:
271 *
272 * 1.1: Original.
0d6aa60b
DA
273 * 1.2: Add Power Management
274 * 1.3: Add vblank support
de227f5f 275 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 276 * 1.5: Add vblank pipe configuration
2228ed67
MD
277 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
278 * - Support vertical blank on secondary display pipe
1da177e4
LT
279 */
280#define DRIVER_MAJOR 1
2228ed67 281#define DRIVER_MINOR 6
1da177e4
LT
282#define DRIVER_PATCHLEVEL 0
283
23bc5982 284#define WATCH_LISTS 0
42d6ab48 285#define WATCH_GTT 0
673a394b 286
0a3e67a4
JB
287struct opregion_header;
288struct opregion_acpi;
289struct opregion_swsci;
290struct opregion_asle;
291
8ee1c3db 292struct intel_opregion {
5bc4418b
BW
293 struct opregion_header __iomem *header;
294 struct opregion_acpi __iomem *acpi;
295 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
296 u32 swsci_gbda_sub_functions;
297 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
298 struct opregion_asle __iomem *asle;
299 void __iomem *vbt;
01fe9dbd 300 u32 __iomem *lid_state;
91a60f20 301 struct work_struct asle_work;
8ee1c3db 302};
44834a67 303#define OPREGION_SIZE (8*1024)
8ee1c3db 304
6ef3d427
CW
305struct intel_overlay;
306struct intel_overlay_error_state;
307
ba8286fa
DV
308struct drm_local_map;
309
7c1c2871 310struct drm_i915_master_private {
ba8286fa 311 struct drm_local_map *sarea;
7c1c2871
DA
312 struct _drm_i915_sarea *sarea_priv;
313};
de151cf6 314#define I915_FENCE_REG_NONE -1
42b5aeab
VS
315#define I915_MAX_NUM_FENCES 32
316/* 32 fences + sign bit for FENCE_REG_NONE */
317#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
318
319struct drm_i915_fence_reg {
007cc8ac 320 struct list_head lru_list;
caea7476 321 struct drm_i915_gem_object *obj;
1690e1eb 322 int pin_count;
de151cf6 323};
7c1c2871 324
9b9d172d 325struct sdvo_device_mapping {
e957d772 326 u8 initialized;
9b9d172d 327 u8 dvo_port;
328 u8 slave_addr;
329 u8 dvo_wiring;
e957d772 330 u8 i2c_pin;
b1083333 331 u8 ddc_pin;
9b9d172d 332};
333
c4a1d9e4
CW
334struct intel_display_error_state;
335
63eeaf38 336struct drm_i915_error_state {
742cbee8 337 struct kref ref;
585b0288
BW
338 struct timeval time;
339
cb383002 340 char error_msg[128];
48b031e3 341 u32 reset_count;
62d5d69b 342 u32 suspend_count;
cb383002 343
585b0288 344 /* Generic register state */
63eeaf38
JB
345 u32 eir;
346 u32 pgtbl_er;
be998e2e 347 u32 ier;
885ea5a8 348 u32 gtier[4];
b9a3906b 349 u32 ccid;
0f3b6849
CW
350 u32 derrmr;
351 u32 forcewake;
585b0288
BW
352 u32 error; /* gen6+ */
353 u32 err_int; /* gen7 */
354 u32 done_reg;
91ec5d11
BW
355 u32 gac_eco;
356 u32 gam_ecochk;
357 u32 gab_ctl;
358 u32 gfx_mode;
585b0288 359 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
360 u64 fence[I915_MAX_NUM_FENCES];
361 struct intel_overlay_error_state *overlay;
362 struct intel_display_error_state *display;
0ca36d78 363 struct drm_i915_error_object *semaphore_obj;
585b0288 364
52d39a21 365 struct drm_i915_error_ring {
372fbb8e 366 bool valid;
362b8af7
BW
367 /* Software tracked state */
368 bool waiting;
369 int hangcheck_score;
370 enum intel_ring_hangcheck_action hangcheck_action;
371 int num_requests;
372
373 /* our own tracking of ring head and tail */
374 u32 cpu_ring_head;
375 u32 cpu_ring_tail;
376
377 u32 semaphore_seqno[I915_NUM_RINGS - 1];
378
379 /* Register state */
380 u32 tail;
381 u32 head;
382 u32 ctl;
383 u32 hws;
384 u32 ipeir;
385 u32 ipehr;
386 u32 instdone;
362b8af7
BW
387 u32 bbstate;
388 u32 instpm;
389 u32 instps;
390 u32 seqno;
391 u64 bbaddr;
50877445 392 u64 acthd;
362b8af7 393 u32 fault_reg;
13ffadd1 394 u64 faddr;
362b8af7
BW
395 u32 rc_psmi; /* sleep state */
396 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
397
52d39a21
CW
398 struct drm_i915_error_object {
399 int page_count;
400 u32 gtt_offset;
401 u32 *pages[0];
ab0e7ff9 402 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 403
52d39a21
CW
404 struct drm_i915_error_request {
405 long jiffies;
406 u32 seqno;
ee4f42b1 407 u32 tail;
52d39a21 408 } *requests;
6c7a01ec
BW
409
410 struct {
411 u32 gfx_mode;
412 union {
413 u64 pdp[4];
414 u32 pp_dir_base;
415 };
416 } vm_info;
ab0e7ff9
CW
417
418 pid_t pid;
419 char comm[TASK_COMM_LEN];
52d39a21 420 } ring[I915_NUM_RINGS];
3a448734 421
9df30794 422 struct drm_i915_error_buffer {
a779e5ab 423 u32 size;
9df30794 424 u32 name;
0201f1ec 425 u32 rseqno, wseqno;
9df30794
CW
426 u32 gtt_offset;
427 u32 read_domains;
428 u32 write_domain;
4b9de737 429 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
430 s32 pinned:2;
431 u32 tiling:2;
432 u32 dirty:1;
433 u32 purgeable:1;
5cc9ed4b 434 u32 userptr:1;
5d1333fc 435 s32 ring:4;
f56383cb 436 u32 cache_level:3;
95f5301d 437 } **active_bo, **pinned_bo;
6c7a01ec 438
95f5301d 439 u32 *active_bo_count, *pinned_bo_count;
3a448734 440 u32 vm_count;
63eeaf38
JB
441};
442
7bd688cd 443struct intel_connector;
820d2d77 444struct intel_encoder;
b8cecdf5 445struct intel_crtc_config;
46f297fb 446struct intel_plane_config;
0e8ffe1b 447struct intel_crtc;
ee9300bb
DV
448struct intel_limit;
449struct dpll;
b8cecdf5 450
e70236a8 451struct drm_i915_display_funcs {
ee5382ae 452 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 453 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
454 void (*disable_fbc)(struct drm_device *dev);
455 int (*get_display_clock_speed)(struct drm_device *dev);
456 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
457 /**
458 * find_dpll() - Find the best values for the PLL
459 * @limit: limits for the PLL
460 * @crtc: current CRTC
461 * @target: target frequency in kHz
462 * @refclk: reference clock frequency in kHz
463 * @match_clock: if provided, @best_clock P divider must
464 * match the P divider from @match_clock
465 * used for LVDS downclocking
466 * @best_clock: best PLL values found
467 *
468 * Returns true on success, false on failure.
469 */
470 bool (*find_dpll)(const struct intel_limit *limit,
a919ff14 471 struct intel_crtc *crtc,
ee9300bb
DV
472 int target, int refclk,
473 struct dpll *match_clock,
474 struct dpll *best_clock);
46ba614c 475 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
476 void (*update_sprite_wm)(struct drm_plane *plane,
477 struct drm_crtc *crtc,
ed57cb8a
DL
478 uint32_t sprite_width, uint32_t sprite_height,
479 int pixel_size, bool enable, bool scaled);
47fab737 480 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
481 /* Returns the active state of the crtc, and if the crtc is active,
482 * fills out the pipe-config with the hw state. */
483 bool (*get_pipe_config)(struct intel_crtc *,
484 struct intel_crtc_config *);
46f297fb
JB
485 void (*get_plane_config)(struct intel_crtc *,
486 struct intel_plane_config *);
c7653199 487 int (*crtc_mode_set)(struct intel_crtc *crtc,
f564048e
EA
488 int x, int y,
489 struct drm_framebuffer *old_fb);
76e5a89c
DV
490 void (*crtc_enable)(struct drm_crtc *crtc);
491 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 492 void (*off)(struct drm_crtc *crtc);
69bfe1a9
JN
493 void (*audio_codec_enable)(struct drm_connector *connector,
494 struct intel_encoder *encoder,
495 struct drm_display_mode *mode);
496 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 497 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 498 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
499 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
500 struct drm_framebuffer *fb,
ed8d1975 501 struct drm_i915_gem_object *obj,
a4872ba6 502 struct intel_engine_cs *ring,
ed8d1975 503 uint32_t flags);
29b9bde6
DV
504 void (*update_primary_plane)(struct drm_crtc *crtc,
505 struct drm_framebuffer *fb,
506 int x, int y);
20afbda2 507 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
508 /* clock updates for mode set */
509 /* cursor updates */
510 /* render clock increase/decrease */
511 /* display clock increase/decrease */
512 /* pll clock increase/decrease */
7bd688cd
JN
513
514 int (*setup_backlight)(struct intel_connector *connector);
7bd688cd
JN
515 uint32_t (*get_backlight)(struct intel_connector *connector);
516 void (*set_backlight)(struct intel_connector *connector,
517 uint32_t level);
518 void (*disable_backlight)(struct intel_connector *connector);
519 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
520};
521
907b28c5 522struct intel_uncore_funcs {
c8d9a590
D
523 void (*force_wake_get)(struct drm_i915_private *dev_priv,
524 int fw_engine);
525 void (*force_wake_put)(struct drm_i915_private *dev_priv,
526 int fw_engine);
0b274481
BW
527
528 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
529 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
530 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
531 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
532
533 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
534 uint8_t val, bool trace);
535 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
536 uint16_t val, bool trace);
537 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
538 uint32_t val, bool trace);
539 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
540 uint64_t val, bool trace);
990bbdad
CW
541};
542
907b28c5
CW
543struct intel_uncore {
544 spinlock_t lock; /** lock is also taken in irq contexts. */
545
546 struct intel_uncore_funcs funcs;
547
548 unsigned fifo_count;
549 unsigned forcewake_count;
aec347ab 550
940aece4
D
551 unsigned fw_rendercount;
552 unsigned fw_mediacount;
553
8232644c 554 struct timer_list force_wake_timer;
907b28c5
CW
555};
556
79fc46df
DL
557#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
558 func(is_mobile) sep \
559 func(is_i85x) sep \
560 func(is_i915g) sep \
561 func(is_i945gm) sep \
562 func(is_g33) sep \
563 func(need_gfx_hws) sep \
564 func(is_g4x) sep \
565 func(is_pineview) sep \
566 func(is_broadwater) sep \
567 func(is_crestline) sep \
568 func(is_ivybridge) sep \
569 func(is_valleyview) sep \
570 func(is_haswell) sep \
7201c0b3 571 func(is_skylake) sep \
b833d685 572 func(is_preliminary) sep \
79fc46df
DL
573 func(has_fbc) sep \
574 func(has_pipe_cxsr) sep \
575 func(has_hotplug) sep \
576 func(cursor_needs_physical) sep \
577 func(has_overlay) sep \
578 func(overlay_needs_physical) sep \
579 func(supports_tv) sep \
dd93be58 580 func(has_llc) sep \
30568c45
DL
581 func(has_ddi) sep \
582 func(has_fpga_dbg)
c96ea64e 583
a587f779
DL
584#define DEFINE_FLAG(name) u8 name:1
585#define SEP_SEMICOLON ;
c96ea64e 586
cfdf1fa2 587struct intel_device_info {
10fce67a 588 u32 display_mmio_offset;
87f1f465 589 u16 device_id;
7eb552ae 590 u8 num_pipes:3;
d615a166 591 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 592 u8 gen;
73ae478c 593 u8 ring_mask; /* Rings supported by the HW */
a587f779 594 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
595 /* Register offsets for the various display pipes and transcoders */
596 int pipe_offsets[I915_MAX_TRANSCODERS];
597 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 598 int palette_offsets[I915_MAX_PIPES];
5efb3e28 599 int cursor_offsets[I915_MAX_PIPES];
cfdf1fa2
KH
600};
601
a587f779
DL
602#undef DEFINE_FLAG
603#undef SEP_SEMICOLON
604
7faf1ab2
DV
605enum i915_cache_level {
606 I915_CACHE_NONE = 0,
350ec881
CW
607 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
608 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
609 caches, eg sampler/render caches, and the
610 large Last-Level-Cache. LLC is coherent with
611 the CPU, but L3 is only visible to the GPU. */
651d794f 612 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
613};
614
e59ec13d
MK
615struct i915_ctx_hang_stats {
616 /* This context had batch pending when hang was declared */
617 unsigned batch_pending;
618
619 /* This context had batch active when hang was declared */
620 unsigned batch_active;
be62acb4
MK
621
622 /* Time when this context was last blamed for a GPU reset */
623 unsigned long guilty_ts;
624
625 /* This context is banned to submit more work */
626 bool banned;
e59ec13d 627};
40521054
BW
628
629/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 630#define DEFAULT_CONTEXT_HANDLE 0
31b7a88d
OM
631/**
632 * struct intel_context - as the name implies, represents a context.
633 * @ref: reference count.
634 * @user_handle: userspace tracking identity for this context.
635 * @remap_slice: l3 row remapping information.
636 * @file_priv: filp associated with this context (NULL for global default
637 * context).
638 * @hang_stats: information about the role of this context in possible GPU
639 * hangs.
640 * @vm: virtual memory space used by this context.
641 * @legacy_hw_ctx: render context backing object and whether it is correctly
642 * initialized (legacy ring submission mechanism only).
643 * @link: link in the global list of contexts.
644 *
645 * Contexts are memory images used by the hardware to store copies of their
646 * internal state.
647 */
273497e5 648struct intel_context {
dce3271b 649 struct kref ref;
821d66dd 650 int user_handle;
3ccfd19d 651 uint8_t remap_slice;
40521054 652 struct drm_i915_file_private *file_priv;
e59ec13d 653 struct i915_ctx_hang_stats hang_stats;
ae6c4806 654 struct i915_hw_ppgtt *ppgtt;
a33afea5 655
c9e003af 656 /* Legacy ring buffer submission */
ea0c76f8
OM
657 struct {
658 struct drm_i915_gem_object *rcs_state;
659 bool initialized;
660 } legacy_hw_ctx;
661
c9e003af 662 /* Execlists */
564ddb2f 663 bool rcs_initialized;
c9e003af
OM
664 struct {
665 struct drm_i915_gem_object *state;
84c2377f 666 struct intel_ringbuffer *ringbuf;
c9e003af
OM
667 } engine[I915_NUM_RINGS];
668
a33afea5 669 struct list_head link;
40521054
BW
670};
671
5c3fe8b0
BW
672struct i915_fbc {
673 unsigned long size;
5e59f717 674 unsigned threshold;
5c3fe8b0
BW
675 unsigned int fb_id;
676 enum plane plane;
677 int y;
678
c4213885 679 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
680 struct drm_mm_node *compressed_llb;
681
da46f936
RV
682 bool false_color;
683
9adccc60
PZ
684 /* Tracks whether the HW is actually enabled, not whether the feature is
685 * possible. */
686 bool enabled;
687
1d73c2a8
RV
688 /* On gen8 some rings cannont perform fbc clean operation so for now
689 * we are doing this on SW with mmio.
690 * This variable works in the opposite information direction
691 * of ring->fbc_dirty telling software on frontbuffer tracking
692 * to perform the cache clean on sw side.
693 */
694 bool need_sw_cache_clean;
695
5c3fe8b0
BW
696 struct intel_fbc_work {
697 struct delayed_work work;
698 struct drm_crtc *crtc;
699 struct drm_framebuffer *fb;
5c3fe8b0
BW
700 } *fbc_work;
701
29ebf90f
CW
702 enum no_fbc_reason {
703 FBC_OK, /* FBC is enabled */
704 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
705 FBC_NO_OUTPUT, /* no outputs enabled to compress */
706 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
707 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
708 FBC_MODE_TOO_LARGE, /* mode too large for compression */
709 FBC_BAD_PLANE, /* fbc not supported on plane */
710 FBC_NOT_TILED, /* buffer not tiled */
711 FBC_MULTIPLE_PIPES, /* more than one pipe active */
712 FBC_MODULE_PARAM,
713 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
714 } no_fbc_reason;
b5e50c3f
JB
715};
716
439d7ac0
PB
717struct i915_drrs {
718 struct intel_connector *connector;
719};
720
2807cf69 721struct intel_dp;
a031d709 722struct i915_psr {
f0355c4a 723 struct mutex lock;
a031d709
RV
724 bool sink_support;
725 bool source_ok;
2807cf69 726 struct intel_dp *enabled;
7c8f8a70
RV
727 bool active;
728 struct delayed_work work;
9ca15301 729 unsigned busy_frontbuffer_bits;
3f51e471 730};
5c3fe8b0 731
3bad0781 732enum intel_pch {
f0350830 733 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
734 PCH_IBX, /* Ibexpeak PCH */
735 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 736 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 737 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 738 PCH_NOP,
3bad0781
ZW
739};
740
988d6ee8
PZ
741enum intel_sbi_destination {
742 SBI_ICLK,
743 SBI_MPHY,
744};
745
b690e96c 746#define QUIRK_PIPEA_FORCE (1<<0)
435793df 747#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 748#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 749#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 750#define QUIRK_PIPEB_FORCE (1<<4)
b690e96c 751
8be48d92 752struct intel_fbdev;
1630fe75 753struct intel_fbc_work;
38651674 754
c2b9152f
DV
755struct intel_gmbus {
756 struct i2c_adapter adapter;
f2ce9faf 757 u32 force_bit;
c2b9152f 758 u32 reg0;
36c785f0 759 u32 gpio_reg;
c167a6fc 760 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
761 struct drm_i915_private *dev_priv;
762};
763
f4c956ad 764struct i915_suspend_saved_registers {
ba8bbcf6
JB
765 u8 saveLBB;
766 u32 saveDSPACNTR;
767 u32 saveDSPBCNTR;
e948e994 768 u32 saveDSPARB;
ba8bbcf6
JB
769 u32 savePIPEACONF;
770 u32 savePIPEBCONF;
771 u32 savePIPEASRC;
772 u32 savePIPEBSRC;
773 u32 saveFPA0;
774 u32 saveFPA1;
775 u32 saveDPLL_A;
776 u32 saveDPLL_A_MD;
777 u32 saveHTOTAL_A;
778 u32 saveHBLANK_A;
779 u32 saveHSYNC_A;
780 u32 saveVTOTAL_A;
781 u32 saveVBLANK_A;
782 u32 saveVSYNC_A;
783 u32 saveBCLRPAT_A;
5586c8bc 784 u32 saveTRANSACONF;
42048781
ZW
785 u32 saveTRANS_HTOTAL_A;
786 u32 saveTRANS_HBLANK_A;
787 u32 saveTRANS_HSYNC_A;
788 u32 saveTRANS_VTOTAL_A;
789 u32 saveTRANS_VBLANK_A;
790 u32 saveTRANS_VSYNC_A;
0da3ea12 791 u32 savePIPEASTAT;
ba8bbcf6
JB
792 u32 saveDSPASTRIDE;
793 u32 saveDSPASIZE;
794 u32 saveDSPAPOS;
585fb111 795 u32 saveDSPAADDR;
ba8bbcf6
JB
796 u32 saveDSPASURF;
797 u32 saveDSPATILEOFF;
798 u32 savePFIT_PGM_RATIOS;
0eb96d6e 799 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
800 u32 saveBLC_PWM_CTL;
801 u32 saveBLC_PWM_CTL2;
07bf139b 802 u32 saveBLC_HIST_CTL_B;
42048781
ZW
803 u32 saveBLC_CPU_PWM_CTL;
804 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
805 u32 saveFPB0;
806 u32 saveFPB1;
807 u32 saveDPLL_B;
808 u32 saveDPLL_B_MD;
809 u32 saveHTOTAL_B;
810 u32 saveHBLANK_B;
811 u32 saveHSYNC_B;
812 u32 saveVTOTAL_B;
813 u32 saveVBLANK_B;
814 u32 saveVSYNC_B;
815 u32 saveBCLRPAT_B;
5586c8bc 816 u32 saveTRANSBCONF;
42048781
ZW
817 u32 saveTRANS_HTOTAL_B;
818 u32 saveTRANS_HBLANK_B;
819 u32 saveTRANS_HSYNC_B;
820 u32 saveTRANS_VTOTAL_B;
821 u32 saveTRANS_VBLANK_B;
822 u32 saveTRANS_VSYNC_B;
0da3ea12 823 u32 savePIPEBSTAT;
ba8bbcf6
JB
824 u32 saveDSPBSTRIDE;
825 u32 saveDSPBSIZE;
826 u32 saveDSPBPOS;
585fb111 827 u32 saveDSPBADDR;
ba8bbcf6
JB
828 u32 saveDSPBSURF;
829 u32 saveDSPBTILEOFF;
585fb111
JB
830 u32 saveVGA0;
831 u32 saveVGA1;
832 u32 saveVGA_PD;
ba8bbcf6
JB
833 u32 saveVGACNTRL;
834 u32 saveADPA;
835 u32 saveLVDS;
585fb111
JB
836 u32 savePP_ON_DELAYS;
837 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
838 u32 saveDVOA;
839 u32 saveDVOB;
840 u32 saveDVOC;
841 u32 savePP_ON;
842 u32 savePP_OFF;
843 u32 savePP_CONTROL;
585fb111 844 u32 savePP_DIVISOR;
ba8bbcf6
JB
845 u32 savePFIT_CONTROL;
846 u32 save_palette_a[256];
847 u32 save_palette_b[256];
ba8bbcf6 848 u32 saveFBC_CONTROL;
0da3ea12
JB
849 u32 saveIER;
850 u32 saveIIR;
851 u32 saveIMR;
42048781
ZW
852 u32 saveDEIER;
853 u32 saveDEIMR;
854 u32 saveGTIER;
855 u32 saveGTIMR;
856 u32 saveFDI_RXA_IMR;
857 u32 saveFDI_RXB_IMR;
1f84e550 858 u32 saveCACHE_MODE_0;
1f84e550 859 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
860 u32 saveSWF0[16];
861 u32 saveSWF1[16];
862 u32 saveSWF2[3];
863 u8 saveMSR;
864 u8 saveSR[8];
123f794f 865 u8 saveGR[25];
ba8bbcf6 866 u8 saveAR_INDEX;
a59e122a 867 u8 saveAR[21];
ba8bbcf6 868 u8 saveDACMASK;
a59e122a 869 u8 saveCR[37];
4b9de737 870 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
871 u32 saveCURACNTR;
872 u32 saveCURAPOS;
873 u32 saveCURABASE;
874 u32 saveCURBCNTR;
875 u32 saveCURBPOS;
876 u32 saveCURBBASE;
877 u32 saveCURSIZE;
a4fc5ed6
KP
878 u32 saveDP_B;
879 u32 saveDP_C;
880 u32 saveDP_D;
881 u32 savePIPEA_GMCH_DATA_M;
882 u32 savePIPEB_GMCH_DATA_M;
883 u32 savePIPEA_GMCH_DATA_N;
884 u32 savePIPEB_GMCH_DATA_N;
885 u32 savePIPEA_DP_LINK_M;
886 u32 savePIPEB_DP_LINK_M;
887 u32 savePIPEA_DP_LINK_N;
888 u32 savePIPEB_DP_LINK_N;
42048781
ZW
889 u32 saveFDI_RXA_CTL;
890 u32 saveFDI_TXA_CTL;
891 u32 saveFDI_RXB_CTL;
892 u32 saveFDI_TXB_CTL;
893 u32 savePFA_CTL_1;
894 u32 savePFB_CTL_1;
895 u32 savePFA_WIN_SZ;
896 u32 savePFB_WIN_SZ;
897 u32 savePFA_WIN_POS;
898 u32 savePFB_WIN_POS;
5586c8bc
ZW
899 u32 savePCH_DREF_CONTROL;
900 u32 saveDISP_ARB_CTL;
901 u32 savePIPEA_DATA_M1;
902 u32 savePIPEA_DATA_N1;
903 u32 savePIPEA_LINK_M1;
904 u32 savePIPEA_LINK_N1;
905 u32 savePIPEB_DATA_M1;
906 u32 savePIPEB_DATA_N1;
907 u32 savePIPEB_LINK_M1;
908 u32 savePIPEB_LINK_N1;
b5b72e89 909 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 910 u32 savePCH_PORT_HOTPLUG;
f4c956ad 911};
c85aa885 912
ddeea5b0
ID
913struct vlv_s0ix_state {
914 /* GAM */
915 u32 wr_watermark;
916 u32 gfx_prio_ctrl;
917 u32 arb_mode;
918 u32 gfx_pend_tlb0;
919 u32 gfx_pend_tlb1;
920 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
921 u32 media_max_req_count;
922 u32 gfx_max_req_count;
923 u32 render_hwsp;
924 u32 ecochk;
925 u32 bsd_hwsp;
926 u32 blt_hwsp;
927 u32 tlb_rd_addr;
928
929 /* MBC */
930 u32 g3dctl;
931 u32 gsckgctl;
932 u32 mbctl;
933
934 /* GCP */
935 u32 ucgctl1;
936 u32 ucgctl3;
937 u32 rcgctl1;
938 u32 rcgctl2;
939 u32 rstctl;
940 u32 misccpctl;
941
942 /* GPM */
943 u32 gfxpause;
944 u32 rpdeuhwtc;
945 u32 rpdeuc;
946 u32 ecobus;
947 u32 pwrdwnupctl;
948 u32 rp_down_timeout;
949 u32 rp_deucsw;
950 u32 rcubmabdtmr;
951 u32 rcedata;
952 u32 spare2gh;
953
954 /* Display 1 CZ domain */
955 u32 gt_imr;
956 u32 gt_ier;
957 u32 pm_imr;
958 u32 pm_ier;
959 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
960
961 /* GT SA CZ domain */
962 u32 tilectl;
963 u32 gt_fifoctl;
964 u32 gtlc_wake_ctrl;
965 u32 gtlc_survive;
966 u32 pmwgicz;
967
968 /* Display 2 CZ domain */
969 u32 gu_ctl0;
970 u32 gu_ctl1;
971 u32 clock_gate_dis2;
972};
973
bf225f20
CW
974struct intel_rps_ei {
975 u32 cz_clock;
976 u32 render_c0;
977 u32 media_c0;
31685c25
D
978};
979
c85aa885 980struct intel_gen6_power_mgmt {
59cdb63d 981 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
982 struct work_struct work;
983 u32 pm_iir;
59cdb63d 984
b39fb297
BW
985 /* Frequencies are stored in potentially platform dependent multiples.
986 * In other words, *_freq needs to be multiplied by X to be interesting.
987 * Soft limits are those which are used for the dynamic reclocking done
988 * by the driver (raise frequencies under heavy loads, and lower for
989 * lighter loads). Hard limits are those imposed by the hardware.
990 *
991 * A distinction is made for overclocking, which is never enabled by
992 * default, and is considered to be above the hard limit if it's
993 * possible at all.
994 */
995 u8 cur_freq; /* Current frequency (cached, may not == HW) */
996 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
997 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
998 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
999 u8 min_freq; /* AKA RPn. Minimum frequency */
1000 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1001 u8 rp1_freq; /* "less than" RP0 power/freqency */
1002 u8 rp0_freq; /* Non-overclocked max frequency. */
67c3bf6f 1003 u32 cz_freq;
1a01ab3b 1004
31685c25 1005 u32 ei_interrupt_count;
1a01ab3b 1006
dd75fdc8
CW
1007 int last_adj;
1008 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1009
c0951f0c 1010 bool enabled;
1a01ab3b 1011 struct delayed_work delayed_resume_work;
4fc688ce 1012
bf225f20
CW
1013 /* manual wa residency calculations */
1014 struct intel_rps_ei up_ei, down_ei;
1015
4fc688ce
JB
1016 /*
1017 * Protects RPS/RC6 register access and PCU communication.
1018 * Must be taken after struct_mutex if nested.
1019 */
1020 struct mutex hw_lock;
c85aa885
DV
1021};
1022
1a240d4d
DV
1023/* defined intel_pm.c */
1024extern spinlock_t mchdev_lock;
1025
c85aa885
DV
1026struct intel_ilk_power_mgmt {
1027 u8 cur_delay;
1028 u8 min_delay;
1029 u8 max_delay;
1030 u8 fmax;
1031 u8 fstart;
1032
1033 u64 last_count1;
1034 unsigned long last_time1;
1035 unsigned long chipset_power;
1036 u64 last_count2;
5ed0bdf2 1037 u64 last_time2;
c85aa885
DV
1038 unsigned long gfx_power;
1039 u8 corr;
1040
1041 int c_m;
1042 int r_t;
3e373948
DV
1043
1044 struct drm_i915_gem_object *pwrctx;
1045 struct drm_i915_gem_object *renderctx;
c85aa885
DV
1046};
1047
c6cb582e
ID
1048struct drm_i915_private;
1049struct i915_power_well;
1050
1051struct i915_power_well_ops {
1052 /*
1053 * Synchronize the well's hw state to match the current sw state, for
1054 * example enable/disable it based on the current refcount. Called
1055 * during driver init and resume time, possibly after first calling
1056 * the enable/disable handlers.
1057 */
1058 void (*sync_hw)(struct drm_i915_private *dev_priv,
1059 struct i915_power_well *power_well);
1060 /*
1061 * Enable the well and resources that depend on it (for example
1062 * interrupts located on the well). Called after the 0->1 refcount
1063 * transition.
1064 */
1065 void (*enable)(struct drm_i915_private *dev_priv,
1066 struct i915_power_well *power_well);
1067 /*
1068 * Disable the well and resources that depend on it. Called after
1069 * the 1->0 refcount transition.
1070 */
1071 void (*disable)(struct drm_i915_private *dev_priv,
1072 struct i915_power_well *power_well);
1073 /* Returns the hw enabled state. */
1074 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1075 struct i915_power_well *power_well);
1076};
1077
a38911a3
WX
1078/* Power well structure for haswell */
1079struct i915_power_well {
c1ca727f 1080 const char *name;
6f3ef5dd 1081 bool always_on;
a38911a3
WX
1082 /* power well enable/disable usage count */
1083 int count;
bfafe93a
ID
1084 /* cached hw enabled state */
1085 bool hw_enabled;
c1ca727f 1086 unsigned long domains;
77961eb9 1087 unsigned long data;
c6cb582e 1088 const struct i915_power_well_ops *ops;
a38911a3
WX
1089};
1090
83c00f55 1091struct i915_power_domains {
baa70707
ID
1092 /*
1093 * Power wells needed for initialization at driver init and suspend
1094 * time are on. They are kept on until after the first modeset.
1095 */
1096 bool init_power_on;
0d116a29 1097 bool initializing;
c1ca727f 1098 int power_well_count;
baa70707 1099
83c00f55 1100 struct mutex lock;
1da51581 1101 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1102 struct i915_power_well *power_wells;
83c00f55
ID
1103};
1104
231f42a4
DV
1105struct i915_dri1_state {
1106 unsigned allow_batchbuffer : 1;
1107 u32 __iomem *gfx_hws_cpu_addr;
1108
1109 unsigned int cpp;
1110 int back_offset;
1111 int front_offset;
1112 int current_page;
1113 int page_flipping;
1114
1115 uint32_t counter;
1116};
1117
db1b76ca
DV
1118struct i915_ums_state {
1119 /**
1120 * Flag if the X Server, and thus DRM, is not currently in
1121 * control of the device.
1122 *
1123 * This is set between LeaveVT and EnterVT. It needs to be
1124 * replaced with a semaphore. It also needs to be
1125 * transitioned away from for kernel modesetting.
1126 */
1127 int mm_suspended;
1128};
1129
35a85ac6 1130#define MAX_L3_SLICES 2
a4da4fa4 1131struct intel_l3_parity {
35a85ac6 1132 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1133 struct work_struct error_work;
35a85ac6 1134 int which_slice;
a4da4fa4
DV
1135};
1136
4b5aed62 1137struct i915_gem_mm {
4b5aed62
DV
1138 /** Memory allocator for GTT stolen memory */
1139 struct drm_mm stolen;
4b5aed62
DV
1140 /** List of all objects in gtt_space. Used to restore gtt
1141 * mappings on resume */
1142 struct list_head bound_list;
1143 /**
1144 * List of objects which are not bound to the GTT (thus
1145 * are idle and not used by the GPU) but still have
1146 * (presumably uncached) pages still attached.
1147 */
1148 struct list_head unbound_list;
1149
1150 /** Usable portion of the GTT for GEM */
1151 unsigned long stolen_base; /* limited to low memory (32-bit) */
1152
4b5aed62
DV
1153 /** PPGTT used for aliasing the PPGTT with the GTT */
1154 struct i915_hw_ppgtt *aliasing_ppgtt;
1155
2cfcd32a 1156 struct notifier_block oom_notifier;
ceabbba5 1157 struct shrinker shrinker;
4b5aed62
DV
1158 bool shrinker_no_lock_stealing;
1159
4b5aed62
DV
1160 /** LRU list of objects with fence regs on them. */
1161 struct list_head fence_list;
1162
1163 /**
1164 * We leave the user IRQ off as much as possible,
1165 * but this means that requests will finish and never
1166 * be retired once the system goes idle. Set a timer to
1167 * fire periodically while the ring is running. When it
1168 * fires, go retire requests.
1169 */
1170 struct delayed_work retire_work;
1171
b29c19b6
CW
1172 /**
1173 * When we detect an idle GPU, we want to turn on
1174 * powersaving features. So once we see that there
1175 * are no more requests outstanding and no more
1176 * arrive within a small period of time, we fire
1177 * off the idle_work.
1178 */
1179 struct delayed_work idle_work;
1180
4b5aed62
DV
1181 /**
1182 * Are we in a non-interruptible section of code like
1183 * modesetting?
1184 */
1185 bool interruptible;
1186
f62a0076
CW
1187 /**
1188 * Is the GPU currently considered idle, or busy executing userspace
1189 * requests? Whilst idle, we attempt to power down the hardware and
1190 * display clocks. In order to reduce the effect on performance, there
1191 * is a slight delay before we do so.
1192 */
1193 bool busy;
1194
bdf1e7e3
DV
1195 /* the indicator for dispatch video commands on two BSD rings */
1196 int bsd_ring_dispatch_index;
1197
4b5aed62
DV
1198 /** Bit 6 swizzling required for X tiling */
1199 uint32_t bit_6_swizzle_x;
1200 /** Bit 6 swizzling required for Y tiling */
1201 uint32_t bit_6_swizzle_y;
1202
4b5aed62 1203 /* accounting, useful for userland debugging */
c20e8355 1204 spinlock_t object_stat_lock;
4b5aed62
DV
1205 size_t object_memory;
1206 u32 object_count;
1207};
1208
edc3d884 1209struct drm_i915_error_state_buf {
0a4cd7c8 1210 struct drm_i915_private *i915;
edc3d884
MK
1211 unsigned bytes;
1212 unsigned size;
1213 int err;
1214 u8 *buf;
1215 loff_t start;
1216 loff_t pos;
1217};
1218
fc16b48b
MK
1219struct i915_error_state_file_priv {
1220 struct drm_device *dev;
1221 struct drm_i915_error_state *error;
1222};
1223
99584db3
DV
1224struct i915_gpu_error {
1225 /* For hangcheck timer */
1226#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1227#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1228 /* Hang gpu twice in this window and your context gets banned */
1229#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1230
99584db3 1231 struct timer_list hangcheck_timer;
99584db3
DV
1232
1233 /* For reset and error_state handling. */
1234 spinlock_t lock;
1235 /* Protected by the above dev->gpu_error.lock. */
1236 struct drm_i915_error_state *first_error;
1237 struct work_struct work;
99584db3 1238
094f9a54
CW
1239
1240 unsigned long missed_irq_rings;
1241
1f83fee0 1242 /**
2ac0f450 1243 * State variable controlling the reset flow and count
1f83fee0 1244 *
2ac0f450
MK
1245 * This is a counter which gets incremented when reset is triggered,
1246 * and again when reset has been handled. So odd values (lowest bit set)
1247 * means that reset is in progress and even values that
1248 * (reset_counter >> 1):th reset was successfully completed.
1249 *
1250 * If reset is not completed succesfully, the I915_WEDGE bit is
1251 * set meaning that hardware is terminally sour and there is no
1252 * recovery. All waiters on the reset_queue will be woken when
1253 * that happens.
1254 *
1255 * This counter is used by the wait_seqno code to notice that reset
1256 * event happened and it needs to restart the entire ioctl (since most
1257 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1258 *
1259 * This is important for lock-free wait paths, where no contended lock
1260 * naturally enforces the correct ordering between the bail-out of the
1261 * waiter and the gpu reset work code.
1f83fee0
DV
1262 */
1263 atomic_t reset_counter;
1264
1f83fee0 1265#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1266#define I915_WEDGED (1 << 31)
1f83fee0
DV
1267
1268 /**
1269 * Waitqueue to signal when the reset has completed. Used by clients
1270 * that wait for dev_priv->mm.wedged to settle.
1271 */
1272 wait_queue_head_t reset_queue;
33196ded 1273
88b4aa87
MK
1274 /* Userspace knobs for gpu hang simulation;
1275 * combines both a ring mask, and extra flags
1276 */
1277 u32 stop_rings;
1278#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1279#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1280
1281 /* For missed irq/seqno simulation. */
1282 unsigned int test_irq_rings;
6689c167
MA
1283
1284 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1285 bool reload_in_reset;
99584db3
DV
1286};
1287
b8efb17b
ZR
1288enum modeset_restore {
1289 MODESET_ON_LID_OPEN,
1290 MODESET_DONE,
1291 MODESET_SUSPENDED,
1292};
1293
6acab15a 1294struct ddi_vbt_port_info {
ce4dd49e
DL
1295 /*
1296 * This is an index in the HDMI/DVI DDI buffer translation table.
1297 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1298 * populate this field.
1299 */
1300#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1301 uint8_t hdmi_level_shift;
311a2094
PZ
1302
1303 uint8_t supports_dvi:1;
1304 uint8_t supports_hdmi:1;
1305 uint8_t supports_dp:1;
6acab15a
PZ
1306};
1307
83a7280e
PB
1308enum drrs_support_type {
1309 DRRS_NOT_SUPPORTED = 0,
1310 STATIC_DRRS_SUPPORT = 1,
1311 SEAMLESS_DRRS_SUPPORT = 2
1312};
1313
41aa3448
RV
1314struct intel_vbt_data {
1315 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1316 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1317
1318 /* Feature bits */
1319 unsigned int int_tv_support:1;
1320 unsigned int lvds_dither:1;
1321 unsigned int lvds_vbt:1;
1322 unsigned int int_crt_support:1;
1323 unsigned int lvds_use_ssc:1;
1324 unsigned int display_clock_mode:1;
1325 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1326 unsigned int has_mipi:1;
41aa3448
RV
1327 int lvds_ssc_freq;
1328 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1329
83a7280e
PB
1330 enum drrs_support_type drrs_type;
1331
41aa3448
RV
1332 /* eDP */
1333 int edp_rate;
1334 int edp_lanes;
1335 int edp_preemphasis;
1336 int edp_vswing;
1337 bool edp_initialized;
1338 bool edp_support;
1339 int edp_bpp;
1340 struct edp_power_seq edp_pps;
1341
f00076d2
JN
1342 struct {
1343 u16 pwm_freq_hz;
39fbc9c8 1344 bool present;
f00076d2 1345 bool active_low_pwm;
1de6068e 1346 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1347 } backlight;
1348
d17c5443
SK
1349 /* MIPI DSI */
1350 struct {
3e6bd011 1351 u16 port;
d17c5443 1352 u16 panel_id;
d3b542fc
SK
1353 struct mipi_config *config;
1354 struct mipi_pps_data *pps;
1355 u8 seq_version;
1356 u32 size;
1357 u8 *data;
1358 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1359 } dsi;
1360
41aa3448
RV
1361 int crt_ddc_pin;
1362
1363 int child_dev_num;
768f69c9 1364 union child_device_config *child_dev;
6acab15a
PZ
1365
1366 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1367};
1368
77c122bc
VS
1369enum intel_ddb_partitioning {
1370 INTEL_DDB_PART_1_2,
1371 INTEL_DDB_PART_5_6, /* IVB+ */
1372};
1373
1fd527cc
VS
1374struct intel_wm_level {
1375 bool enable;
1376 uint32_t pri_val;
1377 uint32_t spr_val;
1378 uint32_t cur_val;
1379 uint32_t fbc_val;
1380};
1381
820c1980 1382struct ilk_wm_values {
609cedef
VS
1383 uint32_t wm_pipe[3];
1384 uint32_t wm_lp[3];
1385 uint32_t wm_lp_spr[3];
1386 uint32_t wm_linetime[3];
1387 bool enable_fbc_wm;
1388 enum intel_ddb_partitioning partitioning;
1389};
1390
c67a470b 1391/*
765dab67
PZ
1392 * This struct helps tracking the state needed for runtime PM, which puts the
1393 * device in PCI D3 state. Notice that when this happens, nothing on the
1394 * graphics device works, even register access, so we don't get interrupts nor
1395 * anything else.
c67a470b 1396 *
765dab67
PZ
1397 * Every piece of our code that needs to actually touch the hardware needs to
1398 * either call intel_runtime_pm_get or call intel_display_power_get with the
1399 * appropriate power domain.
a8a8bd54 1400 *
765dab67
PZ
1401 * Our driver uses the autosuspend delay feature, which means we'll only really
1402 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1403 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1404 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1405 *
1406 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1407 * goes back to false exactly before we reenable the IRQs. We use this variable
1408 * to check if someone is trying to enable/disable IRQs while they're supposed
1409 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1410 * case it happens.
c67a470b 1411 *
765dab67 1412 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1413 */
5d584b2e
PZ
1414struct i915_runtime_pm {
1415 bool suspended;
2aeb7d3a 1416 bool irqs_enabled;
c67a470b
PZ
1417};
1418
926321d5
DV
1419enum intel_pipe_crc_source {
1420 INTEL_PIPE_CRC_SOURCE_NONE,
1421 INTEL_PIPE_CRC_SOURCE_PLANE1,
1422 INTEL_PIPE_CRC_SOURCE_PLANE2,
1423 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1424 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1425 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1426 INTEL_PIPE_CRC_SOURCE_TV,
1427 INTEL_PIPE_CRC_SOURCE_DP_B,
1428 INTEL_PIPE_CRC_SOURCE_DP_C,
1429 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1430 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1431 INTEL_PIPE_CRC_SOURCE_MAX,
1432};
1433
8bf1e9f1 1434struct intel_pipe_crc_entry {
ac2300d4 1435 uint32_t frame;
8bf1e9f1
SH
1436 uint32_t crc[5];
1437};
1438
b2c88f5b 1439#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1440struct intel_pipe_crc {
d538bbdf
DL
1441 spinlock_t lock;
1442 bool opened; /* exclusive access to the result file */
e5f75aca 1443 struct intel_pipe_crc_entry *entries;
926321d5 1444 enum intel_pipe_crc_source source;
d538bbdf 1445 int head, tail;
07144428 1446 wait_queue_head_t wq;
8bf1e9f1
SH
1447};
1448
f99d7069
DV
1449struct i915_frontbuffer_tracking {
1450 struct mutex lock;
1451
1452 /*
1453 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1454 * scheduled flips.
1455 */
1456 unsigned busy_bits;
1457 unsigned flip_bits;
1458};
1459
7225342a
MK
1460struct i915_wa_reg {
1461 u32 addr;
1462 u32 value;
1463 /* bitmask representing WA bits */
1464 u32 mask;
1465};
1466
1467#define I915_MAX_WA_REGS 16
1468
1469struct i915_workarounds {
1470 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1471 u32 count;
1472};
1473
77fec556 1474struct drm_i915_private {
f4c956ad 1475 struct drm_device *dev;
42dcedd4 1476 struct kmem_cache *slab;
f4c956ad 1477
5c969aa7 1478 const struct intel_device_info info;
f4c956ad
DV
1479
1480 int relative_constants_mode;
1481
1482 void __iomem *regs;
1483
907b28c5 1484 struct intel_uncore uncore;
f4c956ad
DV
1485
1486 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1487
28c70f16 1488
f4c956ad
DV
1489 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1490 * controller on different i2c buses. */
1491 struct mutex gmbus_mutex;
1492
1493 /**
1494 * Base address of the gmbus and gpio block.
1495 */
1496 uint32_t gpio_mmio_base;
1497
b6fdd0f2
SS
1498 /* MMIO base address for MIPI regs */
1499 uint32_t mipi_mmio_base;
1500
28c70f16
DV
1501 wait_queue_head_t gmbus_wait_queue;
1502
f4c956ad 1503 struct pci_dev *bridge_dev;
a4872ba6 1504 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1505 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1506 uint32_t last_seqno, next_seqno;
f4c956ad 1507
ba8286fa 1508 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1509 struct resource mch_res;
1510
f4c956ad
DV
1511 /* protects the irq masks */
1512 spinlock_t irq_lock;
1513
84c33a64
SG
1514 /* protects the mmio flip data */
1515 spinlock_t mmio_flip_lock;
1516
f8b79e58
ID
1517 bool display_irqs_enabled;
1518
9ee32fea
DV
1519 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1520 struct pm_qos_request pm_qos;
1521
f4c956ad 1522 /* DPIO indirect register protection */
09153000 1523 struct mutex dpio_lock;
f4c956ad
DV
1524
1525 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1526 union {
1527 u32 irq_mask;
1528 u32 de_irq_mask[I915_MAX_PIPES];
1529 };
f4c956ad 1530 u32 gt_irq_mask;
605cd25b 1531 u32 pm_irq_mask;
a6706b45 1532 u32 pm_rps_events;
91d181dd 1533 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1534
f4c956ad 1535 struct work_struct hotplug_work;
b543fb04
EE
1536 struct {
1537 unsigned long hpd_last_jiffies;
1538 int hpd_cnt;
1539 enum {
1540 HPD_ENABLED = 0,
1541 HPD_DISABLED = 1,
1542 HPD_MARK_DISABLED = 2
1543 } hpd_mark;
1544 } hpd_stats[HPD_NUM_PINS];
142e2398 1545 u32 hpd_event_bits;
6323751d 1546 struct delayed_work hotplug_reenable_work;
f4c956ad 1547
5c3fe8b0 1548 struct i915_fbc fbc;
439d7ac0 1549 struct i915_drrs drrs;
f4c956ad 1550 struct intel_opregion opregion;
41aa3448 1551 struct intel_vbt_data vbt;
f4c956ad 1552
d9ceb816
JB
1553 bool preserve_bios_swizzle;
1554
f4c956ad
DV
1555 /* overlay */
1556 struct intel_overlay *overlay;
f4c956ad 1557
58c68779 1558 /* backlight registers and fields in struct intel_panel */
07f11d49 1559 struct mutex backlight_lock;
31ad8ec6 1560
f4c956ad 1561 /* LVDS info */
f4c956ad
DV
1562 bool no_aux_handshake;
1563
e39b999a
VS
1564 /* protects panel power sequencer state */
1565 struct mutex pps_mutex;
1566
f4c956ad
DV
1567 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1568 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1569 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1570
1571 unsigned int fsb_freq, mem_freq, is_ddr3;
d60c4473 1572 unsigned int vlv_cdclk_freq;
f4c956ad 1573
645416f5
DV
1574 /**
1575 * wq - Driver workqueue for GEM.
1576 *
1577 * NOTE: Work items scheduled here are not allowed to grab any modeset
1578 * locks, for otherwise the flushing done in the pageflip code will
1579 * result in deadlocks.
1580 */
f4c956ad
DV
1581 struct workqueue_struct *wq;
1582
1583 /* Display functions */
1584 struct drm_i915_display_funcs display;
1585
1586 /* PCH chipset type */
1587 enum intel_pch pch_type;
17a303ec 1588 unsigned short pch_id;
f4c956ad
DV
1589
1590 unsigned long quirks;
1591
b8efb17b
ZR
1592 enum modeset_restore modeset_restore;
1593 struct mutex modeset_restore_lock;
673a394b 1594
a7bbbd63 1595 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1596 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1597
4b5aed62 1598 struct i915_gem_mm mm;
ad46cb53
CW
1599 DECLARE_HASHTABLE(mm_structs, 7);
1600 struct mutex mm_lock;
8781342d 1601
8781342d
DV
1602 /* Kernel Modesetting */
1603
9b9d172d 1604 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1605
76c4ac04
DL
1606 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1607 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1608 wait_queue_head_t pending_flip_queue;
1609
c4597872
DV
1610#ifdef CONFIG_DEBUG_FS
1611 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1612#endif
1613
e72f9fbf
DV
1614 int num_shared_dpll;
1615 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
e4607fcf 1616 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1617
7225342a 1618 struct i915_workarounds workarounds;
888b5995 1619
652c393a
JB
1620 /* Reclocking support */
1621 bool render_reclock_avail;
1622 bool lvds_downclock_avail;
18f9ed12
ZY
1623 /* indicates the reduced downclock for LVDS*/
1624 int lvds_downclock;
f99d7069
DV
1625
1626 struct i915_frontbuffer_tracking fb_tracking;
1627
652c393a 1628 u16 orig_clock;
f97108d1 1629
c4804411 1630 bool mchbar_need_disable;
f97108d1 1631
a4da4fa4
DV
1632 struct intel_l3_parity l3_parity;
1633
59124506
BW
1634 /* Cannot be determined by PCIID. You must always read a register. */
1635 size_t ellc_size;
1636
c6a828d3 1637 /* gen6+ rps state */
c85aa885 1638 struct intel_gen6_power_mgmt rps;
c6a828d3 1639
20e4d407
DV
1640 /* ilk-only ips/rps state. Everything in here is protected by the global
1641 * mchdev_lock in intel_pm.c */
c85aa885 1642 struct intel_ilk_power_mgmt ips;
b5e50c3f 1643
83c00f55 1644 struct i915_power_domains power_domains;
a38911a3 1645
a031d709 1646 struct i915_psr psr;
3f51e471 1647
99584db3 1648 struct i915_gpu_error gpu_error;
ae681d96 1649
c9cddffc
JB
1650 struct drm_i915_gem_object *vlv_pctx;
1651
4520f53a 1652#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1653 /* list of fbdev register on this device */
1654 struct intel_fbdev *fbdev;
82e3b8c1 1655 struct work_struct fbdev_suspend_work;
4520f53a 1656#endif
e953fd7b
CW
1657
1658 struct drm_property *broadcast_rgb_property;
3f43c48d 1659 struct drm_property *force_audio_property;
e3689190 1660
254f965c 1661 uint32_t hw_context_size;
a33afea5 1662 struct list_head context_list;
f4c956ad 1663
3e68320e 1664 u32 fdi_rx_config;
68d18ad7 1665
842f1c8b 1666 u32 suspend_count;
f4c956ad 1667 struct i915_suspend_saved_registers regfile;
ddeea5b0 1668 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1669
53615a5e
VS
1670 struct {
1671 /*
1672 * Raw watermark latency values:
1673 * in 0.1us units for WM0,
1674 * in 0.5us units for WM1+.
1675 */
1676 /* primary */
1677 uint16_t pri_latency[5];
1678 /* sprite */
1679 uint16_t spr_latency[5];
1680 /* cursor */
1681 uint16_t cur_latency[5];
609cedef
VS
1682
1683 /* current hardware state */
820c1980 1684 struct ilk_wm_values hw;
53615a5e
VS
1685 } wm;
1686
8a187455
PZ
1687 struct i915_runtime_pm pm;
1688
13cf5504
DA
1689 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1690 u32 long_hpd_port_mask;
1691 u32 short_hpd_port_mask;
1692 struct work_struct dig_port_work;
1693
0e32b39c
DA
1694 /*
1695 * if we get a HPD irq from DP and a HPD irq from non-DP
1696 * the non-DP HPD could block the workqueue on a mode config
1697 * mutex getting, that userspace may have taken. However
1698 * userspace is waiting on the DP workqueue to run which is
1699 * blocked behind the non-DP one.
1700 */
1701 struct workqueue_struct *dp_wq;
1702
69769f9a
VS
1703 uint32_t bios_vgacntr;
1704
231f42a4
DV
1705 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1706 * here! */
1707 struct i915_dri1_state dri1;
db1b76ca
DV
1708 /* Old ums support infrastructure, same warning applies. */
1709 struct i915_ums_state ums;
bdf1e7e3 1710
a83014d3
OM
1711 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1712 struct {
1713 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1714 struct intel_engine_cs *ring,
1715 struct intel_context *ctx,
1716 struct drm_i915_gem_execbuffer2 *args,
1717 struct list_head *vmas,
1718 struct drm_i915_gem_object *batch_obj,
1719 u64 exec_start, u32 flags);
1720 int (*init_rings)(struct drm_device *dev);
1721 void (*cleanup_ring)(struct intel_engine_cs *ring);
1722 void (*stop_ring)(struct intel_engine_cs *ring);
1723 } gt;
1724
bdf1e7e3
DV
1725 /*
1726 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1727 * will be rejected. Instead look for a better place.
1728 */
77fec556 1729};
1da177e4 1730
2c1792a1
CW
1731static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1732{
1733 return dev->dev_private;
1734}
1735
b4519513
CW
1736/* Iterate over initialised rings */
1737#define for_each_ring(ring__, dev_priv__, i__) \
1738 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1739 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1740
b1d7e4b4
WF
1741enum hdmi_force_audio {
1742 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1743 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1744 HDMI_AUDIO_AUTO, /* trust EDID */
1745 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1746};
1747
190d6cd5 1748#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1749
37e680a1
CW
1750struct drm_i915_gem_object_ops {
1751 /* Interface between the GEM object and its backing storage.
1752 * get_pages() is called once prior to the use of the associated set
1753 * of pages before to binding them into the GTT, and put_pages() is
1754 * called after we no longer need them. As we expect there to be
1755 * associated cost with migrating pages between the backing storage
1756 * and making them available for the GPU (e.g. clflush), we may hold
1757 * onto the pages after they are no longer referenced by the GPU
1758 * in case they may be used again shortly (for example migrating the
1759 * pages to a different memory domain within the GTT). put_pages()
1760 * will therefore most likely be called when the object itself is
1761 * being released or under memory pressure (where we attempt to
1762 * reap pages for the shrinker).
1763 */
1764 int (*get_pages)(struct drm_i915_gem_object *);
1765 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
1766 int (*dmabuf_export)(struct drm_i915_gem_object *);
1767 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
1768};
1769
a071fa00
DV
1770/*
1771 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1772 * considered to be the frontbuffer for the given plane interface-vise. This
1773 * doesn't mean that the hw necessarily already scans it out, but that any
1774 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1775 *
1776 * We have one bit per pipe and per scanout plane type.
1777 */
1778#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1779#define INTEL_FRONTBUFFER_BITS \
1780 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1781#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1782 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1783#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1784 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1785#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1786 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1787#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1788 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c
DV
1789#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1790 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 1791
673a394b 1792struct drm_i915_gem_object {
c397b908 1793 struct drm_gem_object base;
673a394b 1794
37e680a1
CW
1795 const struct drm_i915_gem_object_ops *ops;
1796
2f633156
BW
1797 /** List of VMAs backed by this object */
1798 struct list_head vma_list;
1799
c1ad11fc
CW
1800 /** Stolen memory for this object, instead of being backed by shmem. */
1801 struct drm_mm_node *stolen;
35c20a60 1802 struct list_head global_list;
673a394b 1803
69dc4987 1804 struct list_head ring_list;
b25cb2f8
BW
1805 /** Used in execbuf to temporarily hold a ref */
1806 struct list_head obj_exec_link;
673a394b
EA
1807
1808 /**
65ce3027
CW
1809 * This is set if the object is on the active lists (has pending
1810 * rendering and so a non-zero seqno), and is not set if it i s on
1811 * inactive (ready to be unbound) list.
673a394b 1812 */
0206e353 1813 unsigned int active:1;
673a394b
EA
1814
1815 /**
1816 * This is set if the object has been written to since last bound
1817 * to the GTT
1818 */
0206e353 1819 unsigned int dirty:1;
778c3544
DV
1820
1821 /**
1822 * Fence register bits (if any) for this object. Will be set
1823 * as needed when mapped into the GTT.
1824 * Protected by dev->struct_mutex.
778c3544 1825 */
4b9de737 1826 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1827
778c3544
DV
1828 /**
1829 * Advice: are the backing pages purgeable?
1830 */
0206e353 1831 unsigned int madv:2;
778c3544 1832
778c3544
DV
1833 /**
1834 * Current tiling mode for the object.
1835 */
0206e353 1836 unsigned int tiling_mode:2;
5d82e3e6
CW
1837 /**
1838 * Whether the tiling parameters for the currently associated fence
1839 * register have changed. Note that for the purposes of tracking
1840 * tiling changes we also treat the unfenced register, the register
1841 * slot that the object occupies whilst it executes a fenced
1842 * command (such as BLT on gen2/3), as a "fence".
1843 */
1844 unsigned int fence_dirty:1;
778c3544 1845
75e9e915
DV
1846 /**
1847 * Is the object at the current location in the gtt mappable and
1848 * fenceable? Used to avoid costly recalculations.
1849 */
0206e353 1850 unsigned int map_and_fenceable:1;
75e9e915 1851
fb7d516a
DV
1852 /**
1853 * Whether the current gtt mapping needs to be mappable (and isn't just
1854 * mappable by accident). Track pin and fault separate for a more
1855 * accurate mappable working set.
1856 */
0206e353
AJ
1857 unsigned int fault_mappable:1;
1858 unsigned int pin_mappable:1;
cc98b413 1859 unsigned int pin_display:1;
fb7d516a 1860
24f3a8cf
AG
1861 /*
1862 * Is the object to be mapped as read-only to the GPU
1863 * Only honoured if hardware has relevant pte bit
1864 */
1865 unsigned long gt_ro:1;
651d794f 1866 unsigned int cache_level:3;
93dfb40c 1867
9da3da66 1868 unsigned int has_dma_mapping:1;
7bddb01f 1869
a071fa00
DV
1870 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1871
9da3da66 1872 struct sg_table *pages;
a5570178 1873 int pages_pin_count;
673a394b 1874
1286ff73 1875 /* prime dma-buf support */
9a70cc2a
DA
1876 void *dma_buf_vmapping;
1877 int vmapping_count;
1878
a4872ba6 1879 struct intel_engine_cs *ring;
caea7476 1880
1c293ea3 1881 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1882 uint32_t last_read_seqno;
1883 uint32_t last_write_seqno;
caea7476
CW
1884 /** Breadcrumb of last fenced GPU access to the buffer. */
1885 uint32_t last_fenced_seqno;
673a394b 1886
778c3544 1887 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1888 uint32_t stride;
673a394b 1889
80075d49
DV
1890 /** References from framebuffers, locks out tiling changes. */
1891 unsigned long framebuffer_references;
1892
280b713b 1893 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1894 unsigned long *bit_17;
280b713b 1895
79e53945 1896 /** User space pin count and filp owning the pin */
aa5f8021 1897 unsigned long user_pin_count;
79e53945 1898 struct drm_file *pin_filp;
71acb5eb
DA
1899
1900 /** for phy allocated objects */
ba8286fa 1901 struct drm_dma_handle *phys_handle;
673a394b 1902
5cc9ed4b
CW
1903 union {
1904 struct i915_gem_userptr {
1905 uintptr_t ptr;
1906 unsigned read_only :1;
1907 unsigned workers :4;
1908#define I915_GEM_USERPTR_MAX_WORKERS 15
1909
ad46cb53
CW
1910 struct i915_mm_struct *mm;
1911 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
1912 struct work_struct *work;
1913 } userptr;
1914 };
1915};
62b8b215 1916#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1917
a071fa00
DV
1918void i915_gem_track_fb(struct drm_i915_gem_object *old,
1919 struct drm_i915_gem_object *new,
1920 unsigned frontbuffer_bits);
1921
673a394b
EA
1922/**
1923 * Request queue structure.
1924 *
1925 * The request queue allows us to note sequence numbers that have been emitted
1926 * and may be associated with active buffers to be retired.
1927 *
1928 * By keeping this list, we can avoid having to do questionable
1929 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1930 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1931 */
1932struct drm_i915_gem_request {
852835f3 1933 /** On Which ring this request was generated */
a4872ba6 1934 struct intel_engine_cs *ring;
852835f3 1935
673a394b
EA
1936 /** GEM sequence number associated with this request. */
1937 uint32_t seqno;
1938
7d736f4f
MK
1939 /** Position in the ringbuffer of the start of the request */
1940 u32 head;
1941
1942 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1943 u32 tail;
1944
0e50e96b 1945 /** Context related to this request */
273497e5 1946 struct intel_context *ctx;
0e50e96b 1947
7d736f4f
MK
1948 /** Batch buffer related to this request if any */
1949 struct drm_i915_gem_object *batch_obj;
1950
673a394b
EA
1951 /** Time at which this request was emitted, in jiffies. */
1952 unsigned long emitted_jiffies;
1953
b962442e 1954 /** global list entry for this request */
673a394b 1955 struct list_head list;
b962442e 1956
f787a5f5 1957 struct drm_i915_file_private *file_priv;
b962442e
EA
1958 /** file_priv list entry for this request */
1959 struct list_head client_list;
673a394b
EA
1960};
1961
1962struct drm_i915_file_private {
b29c19b6 1963 struct drm_i915_private *dev_priv;
ab0e7ff9 1964 struct drm_file *file;
b29c19b6 1965
673a394b 1966 struct {
99057c81 1967 spinlock_t lock;
b962442e 1968 struct list_head request_list;
b29c19b6 1969 struct delayed_work idle_work;
673a394b 1970 } mm;
40521054 1971 struct idr context_idr;
e59ec13d 1972
b29c19b6 1973 atomic_t rps_wait_boost;
a4872ba6 1974 struct intel_engine_cs *bsd_ring;
673a394b
EA
1975};
1976
351e3db2
BV
1977/*
1978 * A command that requires special handling by the command parser.
1979 */
1980struct drm_i915_cmd_descriptor {
1981 /*
1982 * Flags describing how the command parser processes the command.
1983 *
1984 * CMD_DESC_FIXED: The command has a fixed length if this is set,
1985 * a length mask if not set
1986 * CMD_DESC_SKIP: The command is allowed but does not follow the
1987 * standard length encoding for the opcode range in
1988 * which it falls
1989 * CMD_DESC_REJECT: The command is never allowed
1990 * CMD_DESC_REGISTER: The command should be checked against the
1991 * register whitelist for the appropriate ring
1992 * CMD_DESC_MASTER: The command is allowed if the submitting process
1993 * is the DRM master
1994 */
1995 u32 flags;
1996#define CMD_DESC_FIXED (1<<0)
1997#define CMD_DESC_SKIP (1<<1)
1998#define CMD_DESC_REJECT (1<<2)
1999#define CMD_DESC_REGISTER (1<<3)
2000#define CMD_DESC_BITMASK (1<<4)
2001#define CMD_DESC_MASTER (1<<5)
2002
2003 /*
2004 * The command's unique identification bits and the bitmask to get them.
2005 * This isn't strictly the opcode field as defined in the spec and may
2006 * also include type, subtype, and/or subop fields.
2007 */
2008 struct {
2009 u32 value;
2010 u32 mask;
2011 } cmd;
2012
2013 /*
2014 * The command's length. The command is either fixed length (i.e. does
2015 * not include a length field) or has a length field mask. The flag
2016 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2017 * a length mask. All command entries in a command table must include
2018 * length information.
2019 */
2020 union {
2021 u32 fixed;
2022 u32 mask;
2023 } length;
2024
2025 /*
2026 * Describes where to find a register address in the command to check
2027 * against the ring's register whitelist. Only valid if flags has the
2028 * CMD_DESC_REGISTER bit set.
2029 */
2030 struct {
2031 u32 offset;
2032 u32 mask;
2033 } reg;
2034
2035#define MAX_CMD_DESC_BITMASKS 3
2036 /*
2037 * Describes command checks where a particular dword is masked and
2038 * compared against an expected value. If the command does not match
2039 * the expected value, the parser rejects it. Only valid if flags has
2040 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2041 * are valid.
d4d48035
BV
2042 *
2043 * If the check specifies a non-zero condition_mask then the parser
2044 * only performs the check when the bits specified by condition_mask
2045 * are non-zero.
351e3db2
BV
2046 */
2047 struct {
2048 u32 offset;
2049 u32 mask;
2050 u32 expected;
d4d48035
BV
2051 u32 condition_offset;
2052 u32 condition_mask;
351e3db2
BV
2053 } bits[MAX_CMD_DESC_BITMASKS];
2054};
2055
2056/*
2057 * A table of commands requiring special handling by the command parser.
2058 *
2059 * Each ring has an array of tables. Each table consists of an array of command
2060 * descriptors, which must be sorted with command opcodes in ascending order.
2061 */
2062struct drm_i915_cmd_table {
2063 const struct drm_i915_cmd_descriptor *table;
2064 int count;
2065};
2066
dbbe9127 2067/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2068#define __I915__(p) ({ \
2069 struct drm_i915_private *__p; \
2070 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2071 __p = (struct drm_i915_private *)p; \
2072 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2073 __p = to_i915((struct drm_device *)p); \
2074 else \
2075 BUILD_BUG(); \
2076 __p; \
2077})
dbbe9127 2078#define INTEL_INFO(p) (&__I915__(p)->info)
87f1f465 2079#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
cae5852d 2080
87f1f465
CW
2081#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2082#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2083#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2084#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2085#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2086#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2087#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2088#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2089#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2090#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2091#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2092#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2093#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2094#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2095#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2096#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2097#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2098#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2099#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2100 INTEL_DEVID(dev) == 0x0152 || \
2101 INTEL_DEVID(dev) == 0x015a)
2102#define IS_SNB_GT1(dev) (INTEL_DEVID(dev) == 0x0102 || \
2103 INTEL_DEVID(dev) == 0x0106 || \
2104 INTEL_DEVID(dev) == 0x010A)
70a3eb7a 2105#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
6df4027b 2106#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
4cae9ae0 2107#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
8179f1f0 2108#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
7201c0b3 2109#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
cae5852d 2110#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2111#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2112 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2113#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
87f1f465
CW
2114 ((INTEL_DEVID(dev) & 0xf) == 0x2 || \
2115 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
2116 (INTEL_DEVID(dev) & 0xf) == 0xe))
a0fcbd95
RV
2117#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2118 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2119#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2120 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2121#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2122 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2123/* ULX machines are also considered ULT. */
87f1f465
CW
2124#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2125 INTEL_DEVID(dev) == 0x0A1E)
b833d685 2126#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2127
85436696
JB
2128/*
2129 * The genX designation typically refers to the render engine, so render
2130 * capability related checks should use IS_GEN, while display and other checks
2131 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2132 * chips, etc.).
2133 */
cae5852d
ZN
2134#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2135#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2136#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2137#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2138#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2139#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2140#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
b71252dc 2141#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
cae5852d 2142
73ae478c
BW
2143#define RENDER_RING (1<<RCS)
2144#define BSD_RING (1<<VCS)
2145#define BLT_RING (1<<BCS)
2146#define VEBOX_RING (1<<VECS)
845f74a7 2147#define BSD2_RING (1<<VCS2)
63c42e56 2148#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2149#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2150#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2151#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2152#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2153#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
f2fbc690 2154 __I915__(dev)->ellc_size)
cae5852d
ZN
2155#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2156
254f965c 2157#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2158#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c
JB
2159#define USES_PPGTT(dev) (i915.enable_ppgtt)
2160#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
1d2a314c 2161
05394f39 2162#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2163#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2164
b45305fc
DV
2165/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2166#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
2167/*
2168 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2169 * even when in MSI mode. This results in spurious interrupt warnings if the
2170 * legacy irq no. is shared with another device. The kernel then disables that
2171 * interrupt source and so prevents the other device from working properly.
2172 */
2173#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2174#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2175
cae5852d
ZN
2176/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2177 * rows, which changed the alignment requirements and fence programming.
2178 */
2179#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2180 IS_I915GM(dev)))
2181#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2182#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2183#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
2184#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2185#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2186
2187#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2188#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2189#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2190
dbf7786e 2191#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2192
dd93be58 2193#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2194#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
ed8546ac 2195#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
6157d3c8 2196#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
fd7f8cce 2197 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
58abf1da
RV
2198#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2199#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
affa9354 2200
17a303ec
PZ
2201#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2202#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2203#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2204#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2205#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2206#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2207#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2208#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
17a303ec 2209
f2fbc690 2210#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2211#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2212#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
2213#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2214#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2215#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2216#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2217
5fafe292
SJ
2218#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2219
040d2baa
BW
2220/* DPF == dynamic parity feature */
2221#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2222#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2223
c8735b0c
BW
2224#define GT_FREQUENCY_MULTIPLIER 50
2225
05394f39
CW
2226#include "i915_trace.h"
2227
baa70943 2228extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2229extern int i915_max_ioctl;
2230
fc49b3da
ID
2231extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2232extern int i915_resume_legacy(struct drm_device *dev);
7c1c2871
DA
2233extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2234extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2235
d330a953
JN
2236/* i915_params.c */
2237struct i915_params {
2238 int modeset;
2239 int panel_ignore_lid;
2240 unsigned int powersave;
2241 int semaphores;
2242 unsigned int lvds_downclock;
2243 int lvds_channel_mode;
2244 int panel_use_ssc;
2245 int vbt_sdvo_panel_type;
2246 int enable_rc6;
2247 int enable_fbc;
d330a953 2248 int enable_ppgtt;
127f1003 2249 int enable_execlists;
d330a953
JN
2250 int enable_psr;
2251 unsigned int preliminary_hw_support;
2252 int disable_power_well;
2253 int enable_ips;
e5aa6541 2254 int invert_brightness;
351e3db2 2255 int enable_cmd_parser;
e5aa6541
DL
2256 /* leave bools at the end to not create holes */
2257 bool enable_hangcheck;
2258 bool fastboot;
d330a953
JN
2259 bool prefault_disable;
2260 bool reset;
a0bae57f 2261 bool disable_display;
7a10dfa6 2262 bool disable_vtd_wa;
84c33a64 2263 int use_mmio_flip;
5978118c 2264 bool mmio_debug;
d330a953
JN
2265};
2266extern struct i915_params i915 __read_mostly;
2267
1da177e4 2268 /* i915_dma.c */
d05c617e 2269void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 2270extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 2271extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2272extern int i915_driver_unload(struct drm_device *);
2885f6ac 2273extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2274extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2275extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2276 struct drm_file *file);
673a394b 2277extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2278 struct drm_file *file);
84b1fd10 2279extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 2280#ifdef CONFIG_COMPAT
0d6aa60b
DA
2281extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2282 unsigned long arg);
c43b5634 2283#endif
673a394b 2284extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
2285 struct drm_clip_rect *box,
2286 int DR1, int DR4);
8e96d9c4 2287extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 2288extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2289extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2290extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2291extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2292extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2293int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
1d0d343a 2294void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
7648fa99 2295
1da177e4 2296/* i915_irq.c */
10cd45b6 2297void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2298__printf(3, 4)
2299void i915_handle_error(struct drm_device *dev, bool wedged,
2300 const char *fmt, ...);
1da177e4 2301
76c3552f
D
2302void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2303 int new_delay);
b963291c
DV
2304extern void intel_irq_init(struct drm_i915_private *dev_priv);
2305extern void intel_hpd_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2306int intel_irq_install(struct drm_i915_private *dev_priv);
2307void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5
CW
2308
2309extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2310extern void intel_uncore_early_sanitize(struct drm_device *dev,
2311 bool restore_forcewake);
907b28c5 2312extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2313extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2314extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2315extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
b1f14ad0 2316
7c463586 2317void
50227e1c 2318i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2319 u32 status_mask);
7c463586
KP
2320
2321void
50227e1c 2322i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2323 u32 status_mask);
7c463586 2324
f8b79e58
ID
2325void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2326void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
47339cd9
DV
2327void
2328ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2329void
2330ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2331void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2332 uint32_t interrupt_mask,
2333 uint32_t enabled_irq_mask);
2334#define ibx_enable_display_interrupt(dev_priv, bits) \
2335 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2336#define ibx_disable_display_interrupt(dev_priv, bits) \
2337 ibx_display_interrupt_update((dev_priv), (bits), 0)
f8b79e58 2338
673a394b
EA
2339/* i915_gem.c */
2340int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2341 struct drm_file *file_priv);
2342int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2343 struct drm_file *file_priv);
2344int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2345 struct drm_file *file_priv);
2346int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2347 struct drm_file *file_priv);
2348int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2349 struct drm_file *file_priv);
de151cf6
JB
2350int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2351 struct drm_file *file_priv);
673a394b
EA
2352int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2353 struct drm_file *file_priv);
2354int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2355 struct drm_file *file_priv);
ba8b7ccb
OM
2356void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2357 struct intel_engine_cs *ring);
2358void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2359 struct drm_file *file,
2360 struct intel_engine_cs *ring,
2361 struct drm_i915_gem_object *obj);
a83014d3
OM
2362int i915_gem_ringbuffer_submission(struct drm_device *dev,
2363 struct drm_file *file,
2364 struct intel_engine_cs *ring,
2365 struct intel_context *ctx,
2366 struct drm_i915_gem_execbuffer2 *args,
2367 struct list_head *vmas,
2368 struct drm_i915_gem_object *batch_obj,
2369 u64 exec_start, u32 flags);
673a394b
EA
2370int i915_gem_execbuffer(struct drm_device *dev, void *data,
2371 struct drm_file *file_priv);
76446cac
JB
2372int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2373 struct drm_file *file_priv);
673a394b
EA
2374int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2375 struct drm_file *file_priv);
2376int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2377 struct drm_file *file_priv);
2378int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2379 struct drm_file *file_priv);
199adf40
BW
2380int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2381 struct drm_file *file);
2382int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2383 struct drm_file *file);
673a394b
EA
2384int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2385 struct drm_file *file_priv);
3ef94daa
CW
2386int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2387 struct drm_file *file_priv);
673a394b
EA
2388int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2389 struct drm_file *file_priv);
2390int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2391 struct drm_file *file_priv);
2392int i915_gem_set_tiling(struct drm_device *dev, void *data,
2393 struct drm_file *file_priv);
2394int i915_gem_get_tiling(struct drm_device *dev, void *data,
2395 struct drm_file *file_priv);
5cc9ed4b
CW
2396int i915_gem_init_userptr(struct drm_device *dev);
2397int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2398 struct drm_file *file);
5a125c3c
EA
2399int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2400 struct drm_file *file_priv);
23ba4fd0
BW
2401int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2402 struct drm_file *file_priv);
673a394b 2403void i915_gem_load(struct drm_device *dev);
21ab4e74
CW
2404unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
2405 long target,
2406 unsigned flags);
2407#define I915_SHRINK_PURGEABLE 0x1
2408#define I915_SHRINK_UNBOUND 0x2
2409#define I915_SHRINK_BOUND 0x4
42dcedd4
CW
2410void *i915_gem_object_alloc(struct drm_device *dev);
2411void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2412void i915_gem_object_init(struct drm_i915_gem_object *obj,
2413 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2414struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2415 size_t size);
7e0d96bc
BW
2416void i915_init_vm(struct drm_i915_private *dev_priv,
2417 struct i915_address_space *vm);
673a394b 2418void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2419void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2420
1ec9e26d
DV
2421#define PIN_MAPPABLE 0x1
2422#define PIN_NONBLOCK 0x2
bf3d149b 2423#define PIN_GLOBAL 0x4
d23db88c
CW
2424#define PIN_OFFSET_BIAS 0x8
2425#define PIN_OFFSET_MASK (~4095)
2021746e 2426int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 2427 struct i915_address_space *vm,
2021746e 2428 uint32_t alignment,
d23db88c 2429 uint64_t flags);
07fe0b12 2430int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2431int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2432void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2433void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 2434void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 2435
4c914c0c
BV
2436int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2437 int *needs_clflush);
2438
37e680a1 2439int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
2440static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2441{
67d5a50c
ID
2442 struct sg_page_iter sg_iter;
2443
2444 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 2445 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
2446
2447 return NULL;
9da3da66 2448}
a5570178
CW
2449static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2450{
2451 BUG_ON(obj->pages == NULL);
2452 obj->pages_pin_count++;
2453}
2454static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2455{
2456 BUG_ON(obj->pages_pin_count == 0);
2457 obj->pages_pin_count--;
2458}
2459
54cf91dc 2460int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2461int i915_gem_object_sync(struct drm_i915_gem_object *obj,
a4872ba6 2462 struct intel_engine_cs *to);
e2d05a8b 2463void i915_vma_move_to_active(struct i915_vma *vma,
a4872ba6 2464 struct intel_engine_cs *ring);
ff72145b
DA
2465int i915_gem_dumb_create(struct drm_file *file_priv,
2466 struct drm_device *dev,
2467 struct drm_mode_create_dumb *args);
2468int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2469 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2470/**
2471 * Returns true if seq1 is later than seq2.
2472 */
2473static inline bool
2474i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2475{
2476 return (int32_t)(seq1 - seq2) >= 0;
2477}
2478
fca26bb4
MK
2479int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2480int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2481int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2482int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2483
d8ffa60b
DV
2484bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2485void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
1690e1eb 2486
8d9fc7fd 2487struct drm_i915_gem_request *
a4872ba6 2488i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2489
b29c19b6 2490bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2491void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2492int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2493 bool interruptible);
84c33a64
SG
2494int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno);
2495
1f83fee0
DV
2496static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2497{
2498 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2499 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2500}
2501
2502static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2503{
2ac0f450
MK
2504 return atomic_read(&error->reset_counter) & I915_WEDGED;
2505}
2506
2507static inline u32 i915_reset_count(struct i915_gpu_error *error)
2508{
2509 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2510}
a71d8d94 2511
88b4aa87
MK
2512static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2513{
2514 return dev_priv->gpu_error.stop_rings == 0 ||
2515 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2516}
2517
2518static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2519{
2520 return dev_priv->gpu_error.stop_rings == 0 ||
2521 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2522}
2523
069efc1d 2524void i915_gem_reset(struct drm_device *dev);
000433b6 2525bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2526int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2527int __must_check i915_gem_init(struct drm_device *dev);
a83014d3 2528int i915_gem_init_rings(struct drm_device *dev);
f691e2f4 2529int __must_check i915_gem_init_hw(struct drm_device *dev);
a4872ba6 2530int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
f691e2f4 2531void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2532void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2533int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2534int __must_check i915_gem_suspend(struct drm_device *dev);
a4872ba6 2535int __i915_add_request(struct intel_engine_cs *ring,
0025c077 2536 struct drm_file *file,
7d736f4f 2537 struct drm_i915_gem_object *batch_obj,
0025c077
MK
2538 u32 *seqno);
2539#define i915_add_request(ring, seqno) \
854c94a7 2540 __i915_add_request(ring, NULL, NULL, seqno)
a4872ba6 2541int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
199b2bc2 2542 uint32_t seqno);
de151cf6 2543int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2544int __must_check
2545i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2546 bool write);
2547int __must_check
dabdfe02
CW
2548i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2549int __must_check
2da3b9b9
CW
2550i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2551 u32 alignment,
a4872ba6 2552 struct intel_engine_cs *pipelined);
cc98b413 2553void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
00731155 2554int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 2555 int align);
b29c19b6 2556int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2557void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2558
0fa87796
ID
2559uint32_t
2560i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2561uint32_t
d865110c
ID
2562i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2563 int tiling_mode, bool fenced);
467cffba 2564
e4ffd173
CW
2565int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2566 enum i915_cache_level cache_level);
2567
1286ff73
DV
2568struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2569 struct dma_buf *dma_buf);
2570
2571struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2572 struct drm_gem_object *gem_obj, int flags);
2573
19b2dbde
CW
2574void i915_gem_restore_fences(struct drm_device *dev);
2575
a70a3148
BW
2576unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2577 struct i915_address_space *vm);
2578bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2579bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2580 struct i915_address_space *vm);
2581unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2582 struct i915_address_space *vm);
2583struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2584 struct i915_address_space *vm);
accfef2e
BW
2585struct i915_vma *
2586i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2587 struct i915_address_space *vm);
5c2abbea
BW
2588
2589struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
d7f46fc4
BW
2590static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2591 struct i915_vma *vma;
2592 list_for_each_entry(vma, &obj->vma_list, vma_link)
2593 if (vma->pin_count > 0)
2594 return true;
2595 return false;
2596}
5c2abbea 2597
a70a3148 2598/* Some GGTT VM helpers */
5dc383b0 2599#define i915_obj_to_ggtt(obj) \
a70a3148
BW
2600 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2601static inline bool i915_is_ggtt(struct i915_address_space *vm)
2602{
2603 struct i915_address_space *ggtt =
2604 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2605 return vm == ggtt;
2606}
2607
841cd773
DV
2608static inline struct i915_hw_ppgtt *
2609i915_vm_to_ppgtt(struct i915_address_space *vm)
2610{
2611 WARN_ON(i915_is_ggtt(vm));
2612
2613 return container_of(vm, struct i915_hw_ppgtt, base);
2614}
2615
2616
a70a3148
BW
2617static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2618{
5dc383b0 2619 return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
a70a3148
BW
2620}
2621
2622static inline unsigned long
2623i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2624{
5dc383b0 2625 return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
a70a3148
BW
2626}
2627
2628static inline unsigned long
2629i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2630{
5dc383b0 2631 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
a70a3148 2632}
c37e2204
BW
2633
2634static inline int __must_check
2635i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2636 uint32_t alignment,
1ec9e26d 2637 unsigned flags)
c37e2204 2638{
5dc383b0
DV
2639 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2640 alignment, flags | PIN_GLOBAL);
c37e2204 2641}
a70a3148 2642
b287110e
DV
2643static inline int
2644i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2645{
2646 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2647}
2648
2649void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2650
254f965c 2651/* i915_gem_context.c */
8245be31 2652int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2653void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 2654void i915_gem_context_reset(struct drm_device *dev);
e422b888 2655int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 2656int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 2657void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
a4872ba6 2658int i915_switch_context(struct intel_engine_cs *ring,
273497e5
OM
2659 struct intel_context *to);
2660struct intel_context *
41bde553 2661i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 2662void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
2663struct drm_i915_gem_object *
2664i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 2665static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 2666{
691e6415 2667 kref_get(&ctx->ref);
dce3271b
MK
2668}
2669
273497e5 2670static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 2671{
691e6415 2672 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
2673}
2674
273497e5 2675static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 2676{
821d66dd 2677 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
2678}
2679
84624813
BW
2680int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2681 struct drm_file *file);
2682int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2683 struct drm_file *file);
1286ff73 2684
679845ed
BW
2685/* i915_gem_evict.c */
2686int __must_check i915_gem_evict_something(struct drm_device *dev,
2687 struct i915_address_space *vm,
2688 int min_size,
2689 unsigned alignment,
2690 unsigned cache_level,
d23db88c
CW
2691 unsigned long start,
2692 unsigned long end,
1ec9e26d 2693 unsigned flags);
679845ed
BW
2694int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2695int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 2696
0260c420 2697/* belongs in i915_gem_gtt.h */
d09105c6 2698static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2699{
2700 if (INTEL_INFO(dev)->gen < 6)
2701 intel_gtt_chipset_flush();
2702}
246cbfb5 2703
9797fbfb
CW
2704/* i915_gem_stolen.c */
2705int i915_gem_init_stolen(struct drm_device *dev);
5e59f717 2706int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
11be49eb 2707void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2708void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2709struct drm_i915_gem_object *
2710i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2711struct drm_i915_gem_object *
2712i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2713 u32 stolen_offset,
2714 u32 gtt_offset,
2715 u32 size);
9797fbfb 2716
673a394b 2717/* i915_gem_tiling.c */
2c1792a1 2718static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 2719{
50227e1c 2720 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
2721
2722 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2723 obj->tiling_mode != I915_TILING_NONE;
2724}
2725
673a394b 2726void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2727void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2728void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2729
2730/* i915_gem_debug.c */
23bc5982
CW
2731#if WATCH_LISTS
2732int i915_verify_lists(struct drm_device *dev);
673a394b 2733#else
23bc5982 2734#define i915_verify_lists(dev) 0
673a394b 2735#endif
1da177e4 2736
2017263e 2737/* i915_debugfs.c */
27c202ad
BG
2738int i915_debugfs_init(struct drm_minor *minor);
2739void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 2740#ifdef CONFIG_DEBUG_FS
07144428
DL
2741void intel_display_crc_init(struct drm_device *dev);
2742#else
f8c168fa 2743static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 2744#endif
84734a04
MK
2745
2746/* i915_gpu_error.c */
edc3d884
MK
2747__printf(2, 3)
2748void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2749int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2750 const struct i915_error_state_file_priv *error);
4dc955f7 2751int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 2752 struct drm_i915_private *i915,
4dc955f7
MK
2753 size_t count, loff_t pos);
2754static inline void i915_error_state_buf_release(
2755 struct drm_i915_error_state_buf *eb)
2756{
2757 kfree(eb->buf);
2758}
58174462
MK
2759void i915_capture_error_state(struct drm_device *dev, bool wedge,
2760 const char *error_msg);
84734a04
MK
2761void i915_error_state_get(struct drm_device *dev,
2762 struct i915_error_state_file_priv *error_priv);
2763void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2764void i915_destroy_error_state(struct drm_device *dev);
2765
2766void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
0a4cd7c8 2767const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 2768
351e3db2 2769/* i915_cmd_parser.c */
d728c8ef 2770int i915_cmd_parser_get_version(void);
a4872ba6
OM
2771int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2772void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2773bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2774int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2
BV
2775 struct drm_i915_gem_object *batch_obj,
2776 u32 batch_start_offset,
2777 bool is_master);
2778
317c35d1
JB
2779/* i915_suspend.c */
2780extern int i915_save_state(struct drm_device *dev);
2781extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2782
d8157a36
DV
2783/* i915_ums.c */
2784void i915_save_display_reg(struct drm_device *dev);
2785void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2786
0136db58
BW
2787/* i915_sysfs.c */
2788void i915_setup_sysfs(struct drm_device *dev_priv);
2789void i915_teardown_sysfs(struct drm_device *dev_priv);
2790
f899fc64
CW
2791/* intel_i2c.c */
2792extern int intel_setup_gmbus(struct drm_device *dev);
2793extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2794static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2795{
2ed06c93 2796 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2797}
2798
2799extern struct i2c_adapter *intel_gmbus_get_adapter(
2800 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2801extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2802extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2803static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2804{
2805 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2806}
f899fc64
CW
2807extern void intel_i2c_reset(struct drm_device *dev);
2808
3b617967 2809/* intel_opregion.c */
44834a67 2810#ifdef CONFIG_ACPI
27d50c82 2811extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
2812extern void intel_opregion_init(struct drm_device *dev);
2813extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2814extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
2815extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2816 bool enable);
ecbc5cf3
JN
2817extern int intel_opregion_notify_adapter(struct drm_device *dev,
2818 pci_power_t state);
65e082c9 2819#else
27d50c82 2820static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
2821static inline void intel_opregion_init(struct drm_device *dev) { return; }
2822static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2823static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
2824static inline int
2825intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2826{
2827 return 0;
2828}
ecbc5cf3
JN
2829static inline int
2830intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2831{
2832 return 0;
2833}
65e082c9 2834#endif
8ee1c3db 2835
723bfd70
JB
2836/* intel_acpi.c */
2837#ifdef CONFIG_ACPI
2838extern void intel_register_dsm_handler(void);
2839extern void intel_unregister_dsm_handler(void);
2840#else
2841static inline void intel_register_dsm_handler(void) { return; }
2842static inline void intel_unregister_dsm_handler(void) { return; }
2843#endif /* CONFIG_ACPI */
2844
79e53945 2845/* modesetting */
f817586c 2846extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 2847extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2848extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2849extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 2850extern void intel_connector_unregister(struct intel_connector *);
28d52043 2851extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2852extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2853 bool force_restore);
44cec740 2854extern void i915_redisable_vga(struct drm_device *dev);
04098753 2855extern void i915_redisable_vga_power_on(struct drm_device *dev);
ee5382ae 2856extern bool intel_fbc_enabled(struct drm_device *dev);
1d73c2a8 2857extern void bdw_fbc_sw_flush(struct drm_device *dev, u32 value);
43a9539f 2858extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2859extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2860extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2861extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84 2862extern void valleyview_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
2863extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
2864 bool enable);
0206e353
AJ
2865extern void intel_detect_pch(struct drm_device *dev);
2866extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2867extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2868
2911a35b 2869extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2870int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2871 struct drm_file *file);
b6359918
MK
2872int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2873 struct drm_file *file);
575155a9 2874
84c33a64
SG
2875void intel_notify_mmio_flip(struct intel_engine_cs *ring);
2876
6ef3d427
CW
2877/* overlay */
2878extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2879extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2880 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2881
2882extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2883extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2884 struct drm_device *dev,
2885 struct intel_display_error_state *error);
6ef3d427 2886
b7287d80
BW
2887/* On SNB platform, before reading ring registers forcewake bit
2888 * must be set to prevent GT core from power down and stale values being
2889 * returned.
2890 */
c8d9a590
D
2891void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2892void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
e998c40f 2893void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
b7287d80 2894
42c0526c
BW
2895int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2896int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2897
2898/* intel_sideband.c */
64936258
JN
2899u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2900void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2901u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
2902u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2903void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2904u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2905void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2906u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2907void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
2908u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2909void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
2910u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2911void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
2912u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2913void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
2914u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2915 enum intel_sbi_destination destination);
2916void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2917 enum intel_sbi_destination destination);
e9fe51c6
SK
2918u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2919void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 2920
2ec3815f
VS
2921int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2922int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
42c0526c 2923
c8d9a590
D
2924#define FORCEWAKE_RENDER (1 << 0)
2925#define FORCEWAKE_MEDIA (1 << 1)
2926#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2927
2928
0b274481
BW
2929#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2930#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2931
2932#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2933#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2934#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2935#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2936
2937#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2938#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2939#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2940#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2941
698b3135
CW
2942/* Be very careful with read/write 64-bit values. On 32-bit machines, they
2943 * will be implemented using 2 32-bit writes in an arbitrary order with
2944 * an arbitrary delay between them. This can cause the hardware to
2945 * act upon the intermediate value, possibly leading to corruption and
2946 * machine death. You have been warned.
2947 */
0b274481
BW
2948#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2949#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 2950
50877445
CW
2951#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
2952 u32 upper = I915_READ(upper_reg); \
2953 u32 lower = I915_READ(lower_reg); \
2954 u32 tmp = I915_READ(upper_reg); \
2955 if (upper != tmp) { \
2956 upper = tmp; \
2957 lower = I915_READ(lower_reg); \
2958 WARN_ON(I915_READ(upper_reg) != upper); \
2959 } \
2960 (u64)upper << 32 | lower; })
2961
cae5852d
ZN
2962#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2963#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2964
55bc60db
VS
2965/* "Broadcast RGB" property */
2966#define INTEL_BROADCAST_RGB_AUTO 0
2967#define INTEL_BROADCAST_RGB_FULL 1
2968#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2969
766aa1c4
VS
2970static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2971{
92e23b99 2972 if (IS_VALLEYVIEW(dev))
766aa1c4 2973 return VLV_VGACNTRL;
92e23b99
SJ
2974 else if (INTEL_INFO(dev)->gen >= 5)
2975 return CPU_VGACNTRL;
766aa1c4
VS
2976 else
2977 return VGACNTRL;
2978}
2979
2bb4629a
VS
2980static inline void __user *to_user_ptr(u64 address)
2981{
2982 return (void __user *)(uintptr_t)address;
2983}
2984
df97729f
ID
2985static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2986{
2987 unsigned long j = msecs_to_jiffies(m);
2988
2989 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2990}
2991
2992static inline unsigned long
2993timespec_to_jiffies_timeout(const struct timespec *value)
2994{
2995 unsigned long j = timespec_to_jiffies(value);
2996
2997 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2998}
2999
dce56b3c
PZ
3000/*
3001 * If you need to wait X milliseconds between events A and B, but event B
3002 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3003 * when event A happened, then just before event B you call this function and
3004 * pass the timestamp as the first argument, and X as the second argument.
3005 */
3006static inline void
3007wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3008{
ec5e0cfb 3009 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3010
3011 /*
3012 * Don't re-read the value of "jiffies" every time since it may change
3013 * behind our back and break the math.
3014 */
3015 tmp_jiffies = jiffies;
3016 target_jiffies = timestamp_jiffies +
3017 msecs_to_jiffies_timeout(to_wait_ms);
3018
3019 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3020 remaining_jiffies = target_jiffies - tmp_jiffies;
3021 while (remaining_jiffies)
3022 remaining_jiffies =
3023 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3024 }
3025}
3026
1da177e4 3027#endif