]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Use alphabetical names for transcoders too
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0839ccb8 38#include <linux/io-mapping.h>
f899fc64 39#include <linux/i2c.h>
c167a6fc 40#include <linux/i2c-algo-bit.h>
0ade6386 41#include <drm/intel-gtt.h>
aaa6fd2a 42#include <linux/backlight.h>
2911a35b 43#include <linux/intel-iommu.h>
742cbee8 44#include <linux/kref.h>
9ee32fea 45#include <linux/pm_qos.h>
585fb111 46
1da177e4
LT
47/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
673a394b 54#define DRIVER_DATE "20080730"
1da177e4 55
317c35d1
JB
56enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
9db4a9c7
JB
59 PIPE_C,
60 I915_MAX_PIPES
317c35d1 61};
9db4a9c7 62#define pipe_name(p) ((p) + 'A')
317c35d1 63
a5c961d1
PZ
64enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69};
70#define transcoder_name(t) ((t) + 'A')
71
80824003
JB
72enum plane {
73 PLANE_A = 0,
74 PLANE_B,
9db4a9c7 75 PLANE_C,
80824003 76};
9db4a9c7 77#define plane_name(p) ((p) + 'A')
52440211 78
2b139522
ED
79enum port {
80 PORT_A = 0,
81 PORT_B,
82 PORT_C,
83 PORT_D,
84 PORT_E,
85 I915_MAX_PORTS
86};
87#define port_name(p) ((p) + 'A')
88
1d843f9d
EE
89enum hpd_pin {
90 HPD_NONE = 0,
91 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
92 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
93 HPD_CRT,
94 HPD_SDVO_B,
95 HPD_SDVO_C,
96 HPD_PORT_B,
97 HPD_PORT_C,
98 HPD_PORT_D,
99 HPD_NUM_PINS
100};
101
2a2d5482
CW
102#define I915_GEM_GPU_DOMAINS \
103 (I915_GEM_DOMAIN_RENDER | \
104 I915_GEM_DOMAIN_SAMPLER | \
105 I915_GEM_DOMAIN_COMMAND | \
106 I915_GEM_DOMAIN_INSTRUCTION | \
107 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 108
7eb552ae 109#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
9db4a9c7 110
6c2b7c12
DV
111#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
112 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
113 if ((intel_encoder)->base.crtc == (__crtc))
114
ee7b9f93
JB
115struct intel_pch_pll {
116 int refcount; /* count of number of CRTCs sharing this PLL */
117 int active; /* count of number of active CRTCs (i.e. DPMS on) */
118 bool on; /* is the PLL actually active? Disabled during modeset */
119 int pll_reg;
120 int fp0_reg;
121 int fp1_reg;
122};
123#define I915_NUM_PLLS 2
124
e69d0bc1
DV
125/* Used by dp and fdi links */
126struct intel_link_m_n {
127 uint32_t tu;
128 uint32_t gmch_m;
129 uint32_t gmch_n;
130 uint32_t link_m;
131 uint32_t link_n;
132};
133
134void intel_link_compute_m_n(int bpp, int nlanes,
135 int pixel_clock, int link_clock,
136 struct intel_link_m_n *m_n);
137
6441ab5f
PZ
138struct intel_ddi_plls {
139 int spll_refcount;
140 int wrpll1_refcount;
141 int wrpll2_refcount;
142};
143
1da177e4
LT
144/* Interface history:
145 *
146 * 1.1: Original.
0d6aa60b
DA
147 * 1.2: Add Power Management
148 * 1.3: Add vblank support
de227f5f 149 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 150 * 1.5: Add vblank pipe configuration
2228ed67
MD
151 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
152 * - Support vertical blank on secondary display pipe
1da177e4
LT
153 */
154#define DRIVER_MAJOR 1
2228ed67 155#define DRIVER_MINOR 6
1da177e4
LT
156#define DRIVER_PATCHLEVEL 0
157
673a394b 158#define WATCH_COHERENCY 0
23bc5982 159#define WATCH_LISTS 0
42d6ab48 160#define WATCH_GTT 0
673a394b 161
71acb5eb
DA
162#define I915_GEM_PHYS_CURSOR_0 1
163#define I915_GEM_PHYS_CURSOR_1 2
164#define I915_GEM_PHYS_OVERLAY_REGS 3
165#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
166
167struct drm_i915_gem_phys_object {
168 int id;
169 struct page **page_list;
170 drm_dma_handle_t *handle;
05394f39 171 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
172};
173
0a3e67a4
JB
174struct opregion_header;
175struct opregion_acpi;
176struct opregion_swsci;
177struct opregion_asle;
8d715f00 178struct drm_i915_private;
0a3e67a4 179
8ee1c3db 180struct intel_opregion {
5bc4418b
BW
181 struct opregion_header __iomem *header;
182 struct opregion_acpi __iomem *acpi;
183 struct opregion_swsci __iomem *swsci;
184 struct opregion_asle __iomem *asle;
185 void __iomem *vbt;
01fe9dbd 186 u32 __iomem *lid_state;
8ee1c3db 187};
44834a67 188#define OPREGION_SIZE (8*1024)
8ee1c3db 189
6ef3d427
CW
190struct intel_overlay;
191struct intel_overlay_error_state;
192
7c1c2871
DA
193struct drm_i915_master_private {
194 drm_local_map_t *sarea;
195 struct _drm_i915_sarea *sarea_priv;
196};
de151cf6 197#define I915_FENCE_REG_NONE -1
42b5aeab
VS
198#define I915_MAX_NUM_FENCES 32
199/* 32 fences + sign bit for FENCE_REG_NONE */
200#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
201
202struct drm_i915_fence_reg {
007cc8ac 203 struct list_head lru_list;
caea7476 204 struct drm_i915_gem_object *obj;
1690e1eb 205 int pin_count;
de151cf6 206};
7c1c2871 207
9b9d172d 208struct sdvo_device_mapping {
e957d772 209 u8 initialized;
9b9d172d 210 u8 dvo_port;
211 u8 slave_addr;
212 u8 dvo_wiring;
e957d772 213 u8 i2c_pin;
b1083333 214 u8 ddc_pin;
9b9d172d 215};
216
c4a1d9e4
CW
217struct intel_display_error_state;
218
63eeaf38 219struct drm_i915_error_state {
742cbee8 220 struct kref ref;
63eeaf38
JB
221 u32 eir;
222 u32 pgtbl_er;
be998e2e 223 u32 ier;
b9a3906b 224 u32 ccid;
0f3b6849
CW
225 u32 derrmr;
226 u32 forcewake;
9574b3fe 227 bool waiting[I915_NUM_RINGS];
9db4a9c7 228 u32 pipestat[I915_MAX_PIPES];
c1cd90ed
DV
229 u32 tail[I915_NUM_RINGS];
230 u32 head[I915_NUM_RINGS];
0f3b6849 231 u32 ctl[I915_NUM_RINGS];
d27b1e0e
DV
232 u32 ipeir[I915_NUM_RINGS];
233 u32 ipehr[I915_NUM_RINGS];
234 u32 instdone[I915_NUM_RINGS];
235 u32 acthd[I915_NUM_RINGS];
7e3b8737 236 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
df2b23d9 237 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
12f55818 238 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
7e3b8737
DV
239 /* our own tracking of ring head and tail */
240 u32 cpu_ring_head[I915_NUM_RINGS];
241 u32 cpu_ring_tail[I915_NUM_RINGS];
1d8f38f4 242 u32 error; /* gen6+ */
71e172e8 243 u32 err_int; /* gen7 */
c1cd90ed
DV
244 u32 instpm[I915_NUM_RINGS];
245 u32 instps[I915_NUM_RINGS];
050ee91f 246 u32 extra_instdone[I915_NUM_INSTDONE_REG];
d27b1e0e 247 u32 seqno[I915_NUM_RINGS];
9df30794 248 u64 bbaddr;
33f3f518
DV
249 u32 fault_reg[I915_NUM_RINGS];
250 u32 done_reg;
c1cd90ed 251 u32 faddr[I915_NUM_RINGS];
4b9de737 252 u64 fence[I915_MAX_NUM_FENCES];
63eeaf38 253 struct timeval time;
52d39a21
CW
254 struct drm_i915_error_ring {
255 struct drm_i915_error_object {
256 int page_count;
257 u32 gtt_offset;
258 u32 *pages[0];
8c123e54 259 } *ringbuffer, *batchbuffer, *ctx;
52d39a21
CW
260 struct drm_i915_error_request {
261 long jiffies;
262 u32 seqno;
ee4f42b1 263 u32 tail;
52d39a21
CW
264 } *requests;
265 int num_requests;
266 } ring[I915_NUM_RINGS];
9df30794 267 struct drm_i915_error_buffer {
a779e5ab 268 u32 size;
9df30794 269 u32 name;
0201f1ec 270 u32 rseqno, wseqno;
9df30794
CW
271 u32 gtt_offset;
272 u32 read_domains;
273 u32 write_domain;
4b9de737 274 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
275 s32 pinned:2;
276 u32 tiling:2;
277 u32 dirty:1;
278 u32 purgeable:1;
5d1333fc 279 s32 ring:4;
93dfb40c 280 u32 cache_level:2;
c724e8a9
CW
281 } *active_bo, *pinned_bo;
282 u32 active_bo_count, pinned_bo_count;
6ef3d427 283 struct intel_overlay_error_state *overlay;
c4a1d9e4 284 struct intel_display_error_state *display;
63eeaf38
JB
285};
286
b8cecdf5 287struct intel_crtc_config;
0e8ffe1b 288struct intel_crtc;
b8cecdf5 289
e70236a8 290struct drm_i915_display_funcs {
ee5382ae 291 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
292 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
293 void (*disable_fbc)(struct drm_device *dev);
294 int (*get_display_clock_speed)(struct drm_device *dev);
295 int (*get_fifo_size)(struct drm_device *dev, int plane);
d210246a 296 void (*update_wm)(struct drm_device *dev);
b840d907
JB
297 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
298 uint32_t sprite_width, int pixel_size);
1f8eeabf
ED
299 void (*update_linetime_wm)(struct drm_device *dev, int pipe,
300 struct drm_display_mode *mode);
47fab737 301 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
302 /* Returns the active state of the crtc, and if the crtc is active,
303 * fills out the pipe-config with the hw state. */
304 bool (*get_pipe_config)(struct intel_crtc *,
305 struct intel_crtc_config *);
f564048e 306 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
307 int x, int y,
308 struct drm_framebuffer *old_fb);
76e5a89c
DV
309 void (*crtc_enable)(struct drm_crtc *crtc);
310 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 311 void (*off)(struct drm_crtc *crtc);
e0dac65e
WF
312 void (*write_eld)(struct drm_connector *connector,
313 struct drm_crtc *crtc);
674cf967 314 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 315 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
316 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
317 struct drm_framebuffer *fb,
318 struct drm_i915_gem_object *obj);
17638cd6
JB
319 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
320 int x, int y);
20afbda2 321 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
322 /* clock updates for mode set */
323 /* cursor updates */
324 /* render clock increase/decrease */
325 /* display clock increase/decrease */
326 /* pll clock increase/decrease */
e70236a8
JB
327};
328
990bbdad
CW
329struct drm_i915_gt_funcs {
330 void (*force_wake_get)(struct drm_i915_private *dev_priv);
331 void (*force_wake_put)(struct drm_i915_private *dev_priv);
332};
333
c96ea64e
DV
334#define DEV_INFO_FLAGS \
335 DEV_INFO_FLAG(is_mobile) DEV_INFO_SEP \
336 DEV_INFO_FLAG(is_i85x) DEV_INFO_SEP \
337 DEV_INFO_FLAG(is_i915g) DEV_INFO_SEP \
338 DEV_INFO_FLAG(is_i945gm) DEV_INFO_SEP \
339 DEV_INFO_FLAG(is_g33) DEV_INFO_SEP \
340 DEV_INFO_FLAG(need_gfx_hws) DEV_INFO_SEP \
341 DEV_INFO_FLAG(is_g4x) DEV_INFO_SEP \
342 DEV_INFO_FLAG(is_pineview) DEV_INFO_SEP \
343 DEV_INFO_FLAG(is_broadwater) DEV_INFO_SEP \
344 DEV_INFO_FLAG(is_crestline) DEV_INFO_SEP \
345 DEV_INFO_FLAG(is_ivybridge) DEV_INFO_SEP \
346 DEV_INFO_FLAG(is_valleyview) DEV_INFO_SEP \
347 DEV_INFO_FLAG(is_haswell) DEV_INFO_SEP \
348 DEV_INFO_FLAG(has_force_wake) DEV_INFO_SEP \
349 DEV_INFO_FLAG(has_fbc) DEV_INFO_SEP \
350 DEV_INFO_FLAG(has_pipe_cxsr) DEV_INFO_SEP \
351 DEV_INFO_FLAG(has_hotplug) DEV_INFO_SEP \
352 DEV_INFO_FLAG(cursor_needs_physical) DEV_INFO_SEP \
353 DEV_INFO_FLAG(has_overlay) DEV_INFO_SEP \
354 DEV_INFO_FLAG(overlay_needs_physical) DEV_INFO_SEP \
355 DEV_INFO_FLAG(supports_tv) DEV_INFO_SEP \
356 DEV_INFO_FLAG(has_bsd_ring) DEV_INFO_SEP \
357 DEV_INFO_FLAG(has_blt_ring) DEV_INFO_SEP \
358 DEV_INFO_FLAG(has_llc)
359
cfdf1fa2 360struct intel_device_info {
10fce67a 361 u32 display_mmio_offset;
7eb552ae 362 u8 num_pipes:3;
c96c3a8c 363 u8 gen;
0206e353
AJ
364 u8 is_mobile:1;
365 u8 is_i85x:1;
366 u8 is_i915g:1;
367 u8 is_i945gm:1;
368 u8 is_g33:1;
369 u8 need_gfx_hws:1;
370 u8 is_g4x:1;
371 u8 is_pineview:1;
372 u8 is_broadwater:1;
373 u8 is_crestline:1;
374 u8 is_ivybridge:1;
70a3eb7a 375 u8 is_valleyview:1;
b7884eb4 376 u8 has_force_wake:1;
4cae9ae0 377 u8 is_haswell:1;
0206e353
AJ
378 u8 has_fbc:1;
379 u8 has_pipe_cxsr:1;
380 u8 has_hotplug:1;
381 u8 cursor_needs_physical:1;
382 u8 has_overlay:1;
383 u8 overlay_needs_physical:1;
384 u8 supports_tv:1;
385 u8 has_bsd_ring:1;
386 u8 has_blt_ring:1;
3d29b842 387 u8 has_llc:1;
cfdf1fa2
KH
388};
389
7faf1ab2
DV
390enum i915_cache_level {
391 I915_CACHE_NONE = 0,
392 I915_CACHE_LLC,
393 I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
394};
395
5d4545ae
BW
396/* The Graphics Translation Table is the way in which GEN hardware translates a
397 * Graphics Virtual Address into a Physical Address. In addition to the normal
398 * collateral associated with any va->pa translations GEN hardware also has a
399 * portion of the GTT which can be mapped by the CPU and remain both coherent
400 * and correct (in cases like swizzling). That region is referred to as GMADR in
401 * the spec.
402 */
403struct i915_gtt {
404 unsigned long start; /* Start offset of used GTT */
405 size_t total; /* Total size GTT can map */
baa09f5f 406 size_t stolen_size; /* Total size of stolen memory */
5d4545ae
BW
407
408 unsigned long mappable_end; /* End offset that we can CPU map */
409 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
410 phys_addr_t mappable_base; /* PA of our GMADR */
411
412 /** "Graphics Stolen Memory" holds the global PTEs */
413 void __iomem *gsm;
a81cc00c
BW
414
415 bool do_idle_maps;
9c61a32d
BW
416 dma_addr_t scratch_page_dma;
417 struct page *scratch_page;
7faf1ab2
DV
418
419 /* global gtt ops */
baa09f5f 420 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
41907ddc
BW
421 size_t *stolen, phys_addr_t *mappable_base,
422 unsigned long *mappable_end);
baa09f5f 423 void (*gtt_remove)(struct drm_device *dev);
7faf1ab2
DV
424 void (*gtt_clear_range)(struct drm_device *dev,
425 unsigned int first_entry,
426 unsigned int num_entries);
427 void (*gtt_insert_entries)(struct drm_device *dev,
428 struct sg_table *st,
429 unsigned int pg_start,
430 enum i915_cache_level cache_level);
5d4545ae 431};
a54c0c27 432#define gtt_total_entries(gtt) ((gtt).total >> PAGE_SHIFT)
5d4545ae 433
1d2a314c
DV
434#define I915_PPGTT_PD_ENTRIES 512
435#define I915_PPGTT_PT_ENTRIES 1024
436struct i915_hw_ppgtt {
8f2c59f0 437 struct drm_device *dev;
1d2a314c
DV
438 unsigned num_pd_entries;
439 struct page **pt_pages;
440 uint32_t pd_offset;
441 dma_addr_t *pt_dma_addr;
442 dma_addr_t scratch_page_dma_addr;
def886c3
DV
443
444 /* pte functions, mirroring the interface of the global gtt. */
445 void (*clear_range)(struct i915_hw_ppgtt *ppgtt,
446 unsigned int first_entry,
447 unsigned int num_entries);
448 void (*insert_entries)(struct i915_hw_ppgtt *ppgtt,
449 struct sg_table *st,
450 unsigned int pg_start,
451 enum i915_cache_level cache_level);
b7c36d25 452 int (*enable)(struct drm_device *dev);
3440d265 453 void (*cleanup)(struct i915_hw_ppgtt *ppgtt);
1d2a314c
DV
454};
455
40521054
BW
456
457/* This must match up with the value previously used for execbuf2.rsvd1. */
458#define DEFAULT_CONTEXT_ID 0
459struct i915_hw_context {
460 int id;
e0556841 461 bool is_initialized;
40521054
BW
462 struct drm_i915_file_private *file_priv;
463 struct intel_ring_buffer *ring;
464 struct drm_i915_gem_object *obj;
465};
466
b5e50c3f 467enum no_fbc_reason {
bed4a673 468 FBC_NO_OUTPUT, /* no outputs enabled to compress */
b5e50c3f
JB
469 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
470 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
471 FBC_MODE_TOO_LARGE, /* mode too large for compression */
472 FBC_BAD_PLANE, /* fbc not supported on plane */
473 FBC_NOT_TILED, /* buffer not tiled */
9c928d16 474 FBC_MULTIPLE_PIPES, /* more than one pipe active */
c1a9f047 475 FBC_MODULE_PARAM,
b5e50c3f
JB
476};
477
3bad0781 478enum intel_pch {
f0350830 479 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
480 PCH_IBX, /* Ibexpeak PCH */
481 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 482 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 483 PCH_NOP,
3bad0781
ZW
484};
485
988d6ee8
PZ
486enum intel_sbi_destination {
487 SBI_ICLK,
488 SBI_MPHY,
489};
490
b690e96c 491#define QUIRK_PIPEA_FORCE (1<<0)
435793df 492#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 493#define QUIRK_INVERT_BRIGHTNESS (1<<2)
b690e96c 494
8be48d92 495struct intel_fbdev;
1630fe75 496struct intel_fbc_work;
38651674 497
c2b9152f
DV
498struct intel_gmbus {
499 struct i2c_adapter adapter;
f2ce9faf 500 u32 force_bit;
c2b9152f 501 u32 reg0;
36c785f0 502 u32 gpio_reg;
c167a6fc 503 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
504 struct drm_i915_private *dev_priv;
505};
506
f4c956ad 507struct i915_suspend_saved_registers {
ba8bbcf6
JB
508 u8 saveLBB;
509 u32 saveDSPACNTR;
510 u32 saveDSPBCNTR;
e948e994 511 u32 saveDSPARB;
ba8bbcf6
JB
512 u32 savePIPEACONF;
513 u32 savePIPEBCONF;
514 u32 savePIPEASRC;
515 u32 savePIPEBSRC;
516 u32 saveFPA0;
517 u32 saveFPA1;
518 u32 saveDPLL_A;
519 u32 saveDPLL_A_MD;
520 u32 saveHTOTAL_A;
521 u32 saveHBLANK_A;
522 u32 saveHSYNC_A;
523 u32 saveVTOTAL_A;
524 u32 saveVBLANK_A;
525 u32 saveVSYNC_A;
526 u32 saveBCLRPAT_A;
5586c8bc 527 u32 saveTRANSACONF;
42048781
ZW
528 u32 saveTRANS_HTOTAL_A;
529 u32 saveTRANS_HBLANK_A;
530 u32 saveTRANS_HSYNC_A;
531 u32 saveTRANS_VTOTAL_A;
532 u32 saveTRANS_VBLANK_A;
533 u32 saveTRANS_VSYNC_A;
0da3ea12 534 u32 savePIPEASTAT;
ba8bbcf6
JB
535 u32 saveDSPASTRIDE;
536 u32 saveDSPASIZE;
537 u32 saveDSPAPOS;
585fb111 538 u32 saveDSPAADDR;
ba8bbcf6
JB
539 u32 saveDSPASURF;
540 u32 saveDSPATILEOFF;
541 u32 savePFIT_PGM_RATIOS;
0eb96d6e 542 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
543 u32 saveBLC_PWM_CTL;
544 u32 saveBLC_PWM_CTL2;
42048781
ZW
545 u32 saveBLC_CPU_PWM_CTL;
546 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
547 u32 saveFPB0;
548 u32 saveFPB1;
549 u32 saveDPLL_B;
550 u32 saveDPLL_B_MD;
551 u32 saveHTOTAL_B;
552 u32 saveHBLANK_B;
553 u32 saveHSYNC_B;
554 u32 saveVTOTAL_B;
555 u32 saveVBLANK_B;
556 u32 saveVSYNC_B;
557 u32 saveBCLRPAT_B;
5586c8bc 558 u32 saveTRANSBCONF;
42048781
ZW
559 u32 saveTRANS_HTOTAL_B;
560 u32 saveTRANS_HBLANK_B;
561 u32 saveTRANS_HSYNC_B;
562 u32 saveTRANS_VTOTAL_B;
563 u32 saveTRANS_VBLANK_B;
564 u32 saveTRANS_VSYNC_B;
0da3ea12 565 u32 savePIPEBSTAT;
ba8bbcf6
JB
566 u32 saveDSPBSTRIDE;
567 u32 saveDSPBSIZE;
568 u32 saveDSPBPOS;
585fb111 569 u32 saveDSPBADDR;
ba8bbcf6
JB
570 u32 saveDSPBSURF;
571 u32 saveDSPBTILEOFF;
585fb111
JB
572 u32 saveVGA0;
573 u32 saveVGA1;
574 u32 saveVGA_PD;
ba8bbcf6
JB
575 u32 saveVGACNTRL;
576 u32 saveADPA;
577 u32 saveLVDS;
585fb111
JB
578 u32 savePP_ON_DELAYS;
579 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
580 u32 saveDVOA;
581 u32 saveDVOB;
582 u32 saveDVOC;
583 u32 savePP_ON;
584 u32 savePP_OFF;
585 u32 savePP_CONTROL;
585fb111 586 u32 savePP_DIVISOR;
ba8bbcf6
JB
587 u32 savePFIT_CONTROL;
588 u32 save_palette_a[256];
589 u32 save_palette_b[256];
06027f91 590 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
591 u32 saveFBC_CFB_BASE;
592 u32 saveFBC_LL_BASE;
593 u32 saveFBC_CONTROL;
594 u32 saveFBC_CONTROL2;
0da3ea12
JB
595 u32 saveIER;
596 u32 saveIIR;
597 u32 saveIMR;
42048781
ZW
598 u32 saveDEIER;
599 u32 saveDEIMR;
600 u32 saveGTIER;
601 u32 saveGTIMR;
602 u32 saveFDI_RXA_IMR;
603 u32 saveFDI_RXB_IMR;
1f84e550 604 u32 saveCACHE_MODE_0;
1f84e550 605 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
606 u32 saveSWF0[16];
607 u32 saveSWF1[16];
608 u32 saveSWF2[3];
609 u8 saveMSR;
610 u8 saveSR[8];
123f794f 611 u8 saveGR[25];
ba8bbcf6 612 u8 saveAR_INDEX;
a59e122a 613 u8 saveAR[21];
ba8bbcf6 614 u8 saveDACMASK;
a59e122a 615 u8 saveCR[37];
4b9de737 616 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
617 u32 saveCURACNTR;
618 u32 saveCURAPOS;
619 u32 saveCURABASE;
620 u32 saveCURBCNTR;
621 u32 saveCURBPOS;
622 u32 saveCURBBASE;
623 u32 saveCURSIZE;
a4fc5ed6
KP
624 u32 saveDP_B;
625 u32 saveDP_C;
626 u32 saveDP_D;
627 u32 savePIPEA_GMCH_DATA_M;
628 u32 savePIPEB_GMCH_DATA_M;
629 u32 savePIPEA_GMCH_DATA_N;
630 u32 savePIPEB_GMCH_DATA_N;
631 u32 savePIPEA_DP_LINK_M;
632 u32 savePIPEB_DP_LINK_M;
633 u32 savePIPEA_DP_LINK_N;
634 u32 savePIPEB_DP_LINK_N;
42048781
ZW
635 u32 saveFDI_RXA_CTL;
636 u32 saveFDI_TXA_CTL;
637 u32 saveFDI_RXB_CTL;
638 u32 saveFDI_TXB_CTL;
639 u32 savePFA_CTL_1;
640 u32 savePFB_CTL_1;
641 u32 savePFA_WIN_SZ;
642 u32 savePFB_WIN_SZ;
643 u32 savePFA_WIN_POS;
644 u32 savePFB_WIN_POS;
5586c8bc
ZW
645 u32 savePCH_DREF_CONTROL;
646 u32 saveDISP_ARB_CTL;
647 u32 savePIPEA_DATA_M1;
648 u32 savePIPEA_DATA_N1;
649 u32 savePIPEA_LINK_M1;
650 u32 savePIPEA_LINK_N1;
651 u32 savePIPEB_DATA_M1;
652 u32 savePIPEB_DATA_N1;
653 u32 savePIPEB_LINK_M1;
654 u32 savePIPEB_LINK_N1;
b5b72e89 655 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 656 u32 savePCH_PORT_HOTPLUG;
f4c956ad 657};
c85aa885
DV
658
659struct intel_gen6_power_mgmt {
660 struct work_struct work;
661 u32 pm_iir;
662 /* lock - irqsave spinlock that protectects the work_struct and
663 * pm_iir. */
664 spinlock_t lock;
665
666 /* The below variables an all the rps hw state are protected by
667 * dev->struct mutext. */
668 u8 cur_delay;
669 u8 min_delay;
670 u8 max_delay;
31c77388 671 u8 hw_max;
1a01ab3b
JB
672
673 struct delayed_work delayed_resume_work;
4fc688ce
JB
674
675 /*
676 * Protects RPS/RC6 register access and PCU communication.
677 * Must be taken after struct_mutex if nested.
678 */
679 struct mutex hw_lock;
c85aa885
DV
680};
681
1a240d4d
DV
682/* defined intel_pm.c */
683extern spinlock_t mchdev_lock;
684
c85aa885
DV
685struct intel_ilk_power_mgmt {
686 u8 cur_delay;
687 u8 min_delay;
688 u8 max_delay;
689 u8 fmax;
690 u8 fstart;
691
692 u64 last_count1;
693 unsigned long last_time1;
694 unsigned long chipset_power;
695 u64 last_count2;
696 struct timespec last_time2;
697 unsigned long gfx_power;
698 u8 corr;
699
700 int c_m;
701 int r_t;
3e373948
DV
702
703 struct drm_i915_gem_object *pwrctx;
704 struct drm_i915_gem_object *renderctx;
c85aa885
DV
705};
706
231f42a4
DV
707struct i915_dri1_state {
708 unsigned allow_batchbuffer : 1;
709 u32 __iomem *gfx_hws_cpu_addr;
710
711 unsigned int cpp;
712 int back_offset;
713 int front_offset;
714 int current_page;
715 int page_flipping;
716
717 uint32_t counter;
718};
719
a4da4fa4
DV
720struct intel_l3_parity {
721 u32 *remap_info;
722 struct work_struct error_work;
723};
724
4b5aed62 725struct i915_gem_mm {
4b5aed62
DV
726 /** Memory allocator for GTT stolen memory */
727 struct drm_mm stolen;
728 /** Memory allocator for GTT */
729 struct drm_mm gtt_space;
730 /** List of all objects in gtt_space. Used to restore gtt
731 * mappings on resume */
732 struct list_head bound_list;
733 /**
734 * List of objects which are not bound to the GTT (thus
735 * are idle and not used by the GPU) but still have
736 * (presumably uncached) pages still attached.
737 */
738 struct list_head unbound_list;
739
740 /** Usable portion of the GTT for GEM */
741 unsigned long stolen_base; /* limited to low memory (32-bit) */
742
743 int gtt_mtrr;
744
745 /** PPGTT used for aliasing the PPGTT with the GTT */
746 struct i915_hw_ppgtt *aliasing_ppgtt;
747
748 struct shrinker inactive_shrinker;
749 bool shrinker_no_lock_stealing;
750
751 /**
752 * List of objects currently involved in rendering.
753 *
754 * Includes buffers having the contents of their GPU caches
755 * flushed, not necessarily primitives. last_rendering_seqno
756 * represents when the rendering involved will be completed.
757 *
758 * A reference is held on the buffer while on this list.
759 */
760 struct list_head active_list;
761
762 /**
763 * LRU list of objects which are not in the ringbuffer and
764 * are ready to unbind, but are still in the GTT.
765 *
766 * last_rendering_seqno is 0 while an object is in this list.
767 *
768 * A reference is not held on the buffer while on this list,
769 * as merely being GTT-bound shouldn't prevent its being
770 * freed, and we'll pull it off the list in the free path.
771 */
772 struct list_head inactive_list;
773
774 /** LRU list of objects with fence regs on them. */
775 struct list_head fence_list;
776
777 /**
778 * We leave the user IRQ off as much as possible,
779 * but this means that requests will finish and never
780 * be retired once the system goes idle. Set a timer to
781 * fire periodically while the ring is running. When it
782 * fires, go retire requests.
783 */
784 struct delayed_work retire_work;
785
786 /**
787 * Are we in a non-interruptible section of code like
788 * modesetting?
789 */
790 bool interruptible;
791
792 /**
793 * Flag if the X Server, and thus DRM, is not currently in
794 * control of the device.
795 *
796 * This is set between LeaveVT and EnterVT. It needs to be
797 * replaced with a semaphore. It also needs to be
798 * transitioned away from for kernel modesetting.
799 */
800 int suspended;
801
4b5aed62
DV
802 /** Bit 6 swizzling required for X tiling */
803 uint32_t bit_6_swizzle_x;
804 /** Bit 6 swizzling required for Y tiling */
805 uint32_t bit_6_swizzle_y;
806
807 /* storage for physical objects */
808 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
809
810 /* accounting, useful for userland debugging */
811 size_t object_memory;
812 u32 object_count;
813};
814
99584db3
DV
815struct i915_gpu_error {
816 /* For hangcheck timer */
817#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
818#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
819 struct timer_list hangcheck_timer;
820 int hangcheck_count;
821 uint32_t last_acthd[I915_NUM_RINGS];
822 uint32_t prev_instdone[I915_NUM_INSTDONE_REG];
823
824 /* For reset and error_state handling. */
825 spinlock_t lock;
826 /* Protected by the above dev->gpu_error.lock. */
827 struct drm_i915_error_state *first_error;
828 struct work_struct work;
99584db3
DV
829
830 unsigned long last_reset;
831
1f83fee0 832 /**
f69061be 833 * State variable and reset counter controlling the reset flow
1f83fee0 834 *
f69061be
DV
835 * Upper bits are for the reset counter. This counter is used by the
836 * wait_seqno code to race-free noticed that a reset event happened and
837 * that it needs to restart the entire ioctl (since most likely the
838 * seqno it waited for won't ever signal anytime soon).
839 *
840 * This is important for lock-free wait paths, where no contended lock
841 * naturally enforces the correct ordering between the bail-out of the
842 * waiter and the gpu reset work code.
1f83fee0
DV
843 *
844 * Lowest bit controls the reset state machine: Set means a reset is in
845 * progress. This state will (presuming we don't have any bugs) decay
846 * into either unset (successful reset) or the special WEDGED value (hw
847 * terminally sour). All waiters on the reset_queue will be woken when
848 * that happens.
849 */
850 atomic_t reset_counter;
851
852 /**
853 * Special values/flags for reset_counter
854 *
855 * Note that the code relies on
856 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
857 * being true.
858 */
859#define I915_RESET_IN_PROGRESS_FLAG 1
860#define I915_WEDGED 0xffffffff
861
862 /**
863 * Waitqueue to signal when the reset has completed. Used by clients
864 * that wait for dev_priv->mm.wedged to settle.
865 */
866 wait_queue_head_t reset_queue;
33196ded 867
99584db3
DV
868 /* For gpu hang simulation. */
869 unsigned int stop_rings;
870};
871
b8efb17b
ZR
872enum modeset_restore {
873 MODESET_ON_LID_OPEN,
874 MODESET_DONE,
875 MODESET_SUSPENDED,
876};
877
f4c956ad
DV
878typedef struct drm_i915_private {
879 struct drm_device *dev;
42dcedd4 880 struct kmem_cache *slab;
f4c956ad
DV
881
882 const struct intel_device_info *info;
883
884 int relative_constants_mode;
885
886 void __iomem *regs;
887
888 struct drm_i915_gt_funcs gt;
889 /** gt_fifo_count and the subsequent register write are synchronized
890 * with dev->struct_mutex. */
891 unsigned gt_fifo_count;
892 /** forcewake_count is protected by gt_lock */
893 unsigned forcewake_count;
894 /** gt_lock is also taken in irq contexts. */
99057c81 895 spinlock_t gt_lock;
f4c956ad
DV
896
897 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
898
28c70f16 899
f4c956ad
DV
900 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
901 * controller on different i2c buses. */
902 struct mutex gmbus_mutex;
903
904 /**
905 * Base address of the gmbus and gpio block.
906 */
907 uint32_t gpio_mmio_base;
908
28c70f16
DV
909 wait_queue_head_t gmbus_wait_queue;
910
f4c956ad
DV
911 struct pci_dev *bridge_dev;
912 struct intel_ring_buffer ring[I915_NUM_RINGS];
f72b3435 913 uint32_t last_seqno, next_seqno;
f4c956ad
DV
914
915 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
916 struct resource mch_res;
917
918 atomic_t irq_received;
919
920 /* protects the irq masks */
921 spinlock_t irq_lock;
922
9ee32fea
DV
923 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
924 struct pm_qos_request pm_qos;
925
f4c956ad 926 /* DPIO indirect register protection */
09153000 927 struct mutex dpio_lock;
f4c956ad
DV
928
929 /** Cached value of IMR to avoid reads in updating the bitfield */
f4c956ad
DV
930 u32 irq_mask;
931 u32 gt_irq_mask;
f4c956ad 932
f4c956ad 933 struct work_struct hotplug_work;
52d7eced 934 bool enable_hotplug_processing;
b543fb04
EE
935 struct {
936 unsigned long hpd_last_jiffies;
937 int hpd_cnt;
938 enum {
939 HPD_ENABLED = 0,
940 HPD_DISABLED = 1,
941 HPD_MARK_DISABLED = 2
942 } hpd_mark;
943 } hpd_stats[HPD_NUM_PINS];
ac4c16c5 944 struct timer_list hotplug_reenable_timer;
f4c956ad 945
f4c956ad 946 int num_pch_pll;
7f1f3851 947 int num_plane;
f4c956ad 948
f4c956ad
DV
949 unsigned long cfb_size;
950 unsigned int cfb_fb;
951 enum plane cfb_plane;
952 int cfb_y;
953 struct intel_fbc_work *fbc_work;
954
955 struct intel_opregion opregion;
956
957 /* overlay */
958 struct intel_overlay *overlay;
2c6602df 959 unsigned int sprite_scaling_enabled;
f4c956ad 960
31ad8ec6
JN
961 /* backlight */
962 struct {
963 int level;
964 bool enabled;
965 struct backlight_device *device;
966 } backlight;
967
f4c956ad 968 /* LVDS info */
f4c956ad
DV
969 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
970 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
971
972 /* Feature bits from the VBIOS */
973 unsigned int int_tv_support:1;
974 unsigned int lvds_dither:1;
975 unsigned int lvds_vbt:1;
976 unsigned int int_crt_support:1;
977 unsigned int lvds_use_ssc:1;
978 unsigned int display_clock_mode:1;
3f704fa2 979 unsigned int fdi_rx_polarity_inverted:1;
f4c956ad
DV
980 int lvds_ssc_freq;
981 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
f4c956ad
DV
982 struct {
983 int rate;
984 int lanes;
985 int preemphasis;
986 int vswing;
987
988 bool initialized;
989 bool support;
990 int bpp;
991 struct edp_power_seq pps;
992 } edp;
993 bool no_aux_handshake;
994
995 int crt_ddc_pin;
996 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
997 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
998 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
999
1000 unsigned int fsb_freq, mem_freq, is_ddr3;
1001
f4c956ad
DV
1002 struct workqueue_struct *wq;
1003
1004 /* Display functions */
1005 struct drm_i915_display_funcs display;
1006
1007 /* PCH chipset type */
1008 enum intel_pch pch_type;
17a303ec 1009 unsigned short pch_id;
f4c956ad
DV
1010
1011 unsigned long quirks;
1012
b8efb17b
ZR
1013 enum modeset_restore modeset_restore;
1014 struct mutex modeset_restore_lock;
673a394b 1015
5d4545ae
BW
1016 struct i915_gtt gtt;
1017
4b5aed62 1018 struct i915_gem_mm mm;
8781342d 1019
8781342d
DV
1020 /* Kernel Modesetting */
1021
9b9d172d 1022 struct sdvo_device_mapping sdvo_mappings[2];
a3e17eb8
ZY
1023 /* indicate whether the LVDS_BORDER should be enabled or not */
1024 unsigned int lvds_border_bits;
1d8e1c75
CW
1025 /* Panel fitter placement and size for Ironlake+ */
1026 u32 pch_pf_pos, pch_pf_size;
652c393a 1027
27f8227b
JB
1028 struct drm_crtc *plane_to_crtc_mapping[3];
1029 struct drm_crtc *pipe_to_crtc_mapping[3];
6b95a207
KH
1030 wait_queue_head_t pending_flip_queue;
1031
ee7b9f93 1032 struct intel_pch_pll pch_plls[I915_NUM_PLLS];
6441ab5f 1033 struct intel_ddi_plls ddi_plls;
ee7b9f93 1034
652c393a
JB
1035 /* Reclocking support */
1036 bool render_reclock_avail;
1037 bool lvds_downclock_avail;
18f9ed12
ZY
1038 /* indicates the reduced downclock for LVDS*/
1039 int lvds_downclock;
652c393a 1040 u16 orig_clock;
6363ee6f
ZY
1041 int child_dev_num;
1042 struct child_device_config *child_dev;
f97108d1 1043
c4804411 1044 bool mchbar_need_disable;
f97108d1 1045
a4da4fa4
DV
1046 struct intel_l3_parity l3_parity;
1047
c6a828d3 1048 /* gen6+ rps state */
c85aa885 1049 struct intel_gen6_power_mgmt rps;
c6a828d3 1050
20e4d407
DV
1051 /* ilk-only ips/rps state. Everything in here is protected by the global
1052 * mchdev_lock in intel_pm.c */
c85aa885 1053 struct intel_ilk_power_mgmt ips;
b5e50c3f
JB
1054
1055 enum no_fbc_reason no_fbc_reason;
38651674 1056
20bf377e
JB
1057 struct drm_mm_node *compressed_fb;
1058 struct drm_mm_node *compressed_llb;
34dc4d44 1059
99584db3 1060 struct i915_gpu_error gpu_error;
ae681d96 1061
8be48d92
DA
1062 /* list of fbdev register on this device */
1063 struct intel_fbdev *fbdev;
e953fd7b 1064
073f34d9
JB
1065 /*
1066 * The console may be contended at resume, but we don't
1067 * want it to block on it.
1068 */
1069 struct work_struct console_resume_work;
1070
e953fd7b 1071 struct drm_property *broadcast_rgb_property;
3f43c48d 1072 struct drm_property *force_audio_property;
e3689190 1073
254f965c
BW
1074 bool hw_contexts_disabled;
1075 uint32_t hw_context_size;
f4c956ad 1076
3e68320e 1077 u32 fdi_rx_config;
68d18ad7 1078
f4c956ad 1079 struct i915_suspend_saved_registers regfile;
231f42a4
DV
1080
1081 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1082 * here! */
1083 struct i915_dri1_state dri1;
1da177e4
LT
1084} drm_i915_private_t;
1085
b4519513
CW
1086/* Iterate over initialised rings */
1087#define for_each_ring(ring__, dev_priv__, i__) \
1088 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1089 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1090
b1d7e4b4
WF
1091enum hdmi_force_audio {
1092 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1093 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1094 HDMI_AUDIO_AUTO, /* trust EDID */
1095 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1096};
1097
ed2f3452
CW
1098#define I915_GTT_RESERVED ((struct drm_mm_node *)0x1)
1099
37e680a1
CW
1100struct drm_i915_gem_object_ops {
1101 /* Interface between the GEM object and its backing storage.
1102 * get_pages() is called once prior to the use of the associated set
1103 * of pages before to binding them into the GTT, and put_pages() is
1104 * called after we no longer need them. As we expect there to be
1105 * associated cost with migrating pages between the backing storage
1106 * and making them available for the GPU (e.g. clflush), we may hold
1107 * onto the pages after they are no longer referenced by the GPU
1108 * in case they may be used again shortly (for example migrating the
1109 * pages to a different memory domain within the GTT). put_pages()
1110 * will therefore most likely be called when the object itself is
1111 * being released or under memory pressure (where we attempt to
1112 * reap pages for the shrinker).
1113 */
1114 int (*get_pages)(struct drm_i915_gem_object *);
1115 void (*put_pages)(struct drm_i915_gem_object *);
1116};
1117
673a394b 1118struct drm_i915_gem_object {
c397b908 1119 struct drm_gem_object base;
673a394b 1120
37e680a1
CW
1121 const struct drm_i915_gem_object_ops *ops;
1122
673a394b
EA
1123 /** Current space allocated to this object in the GTT, if any. */
1124 struct drm_mm_node *gtt_space;
c1ad11fc
CW
1125 /** Stolen memory for this object, instead of being backed by shmem. */
1126 struct drm_mm_node *stolen;
93a37f20 1127 struct list_head gtt_list;
673a394b 1128
65ce3027 1129 /** This object's place on the active/inactive lists */
69dc4987
CW
1130 struct list_head ring_list;
1131 struct list_head mm_list;
432e58ed
CW
1132 /** This object's place in the batchbuffer or on the eviction list */
1133 struct list_head exec_list;
673a394b
EA
1134
1135 /**
65ce3027
CW
1136 * This is set if the object is on the active lists (has pending
1137 * rendering and so a non-zero seqno), and is not set if it i s on
1138 * inactive (ready to be unbound) list.
673a394b 1139 */
0206e353 1140 unsigned int active:1;
673a394b
EA
1141
1142 /**
1143 * This is set if the object has been written to since last bound
1144 * to the GTT
1145 */
0206e353 1146 unsigned int dirty:1;
778c3544
DV
1147
1148 /**
1149 * Fence register bits (if any) for this object. Will be set
1150 * as needed when mapped into the GTT.
1151 * Protected by dev->struct_mutex.
778c3544 1152 */
4b9de737 1153 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1154
778c3544
DV
1155 /**
1156 * Advice: are the backing pages purgeable?
1157 */
0206e353 1158 unsigned int madv:2;
778c3544 1159
778c3544
DV
1160 /**
1161 * Current tiling mode for the object.
1162 */
0206e353 1163 unsigned int tiling_mode:2;
5d82e3e6
CW
1164 /**
1165 * Whether the tiling parameters for the currently associated fence
1166 * register have changed. Note that for the purposes of tracking
1167 * tiling changes we also treat the unfenced register, the register
1168 * slot that the object occupies whilst it executes a fenced
1169 * command (such as BLT on gen2/3), as a "fence".
1170 */
1171 unsigned int fence_dirty:1;
778c3544
DV
1172
1173 /** How many users have pinned this object in GTT space. The following
1174 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1175 * (via user_pin_count), execbuffer (objects are not allowed multiple
1176 * times for the same batchbuffer), and the framebuffer code. When
1177 * switching/pageflipping, the framebuffer code has at most two buffers
1178 * pinned per crtc.
1179 *
1180 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1181 * bits with absolutely no headroom. So use 4 bits. */
0206e353 1182 unsigned int pin_count:4;
778c3544 1183#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 1184
75e9e915
DV
1185 /**
1186 * Is the object at the current location in the gtt mappable and
1187 * fenceable? Used to avoid costly recalculations.
1188 */
0206e353 1189 unsigned int map_and_fenceable:1;
75e9e915 1190
fb7d516a
DV
1191 /**
1192 * Whether the current gtt mapping needs to be mappable (and isn't just
1193 * mappable by accident). Track pin and fault separate for a more
1194 * accurate mappable working set.
1195 */
0206e353
AJ
1196 unsigned int fault_mappable:1;
1197 unsigned int pin_mappable:1;
fb7d516a 1198
caea7476
CW
1199 /*
1200 * Is the GPU currently using a fence to access this buffer,
1201 */
1202 unsigned int pending_fenced_gpu_access:1;
1203 unsigned int fenced_gpu_access:1;
1204
93dfb40c
CW
1205 unsigned int cache_level:2;
1206
7bddb01f 1207 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1208 unsigned int has_global_gtt_mapping:1;
9da3da66 1209 unsigned int has_dma_mapping:1;
7bddb01f 1210
9da3da66 1211 struct sg_table *pages;
a5570178 1212 int pages_pin_count;
673a394b 1213
1286ff73 1214 /* prime dma-buf support */
9a70cc2a
DA
1215 void *dma_buf_vmapping;
1216 int vmapping_count;
1217
67731b87
CW
1218 /**
1219 * Used for performing relocations during execbuffer insertion.
1220 */
1221 struct hlist_node exec_node;
1222 unsigned long exec_handle;
6fe4f140 1223 struct drm_i915_gem_exec_object2 *exec_entry;
67731b87 1224
673a394b
EA
1225 /**
1226 * Current offset of the object in GTT space.
1227 *
1228 * This is the same as gtt_space->start
1229 */
1230 uint32_t gtt_offset;
e67b8ce1 1231
caea7476
CW
1232 struct intel_ring_buffer *ring;
1233
1c293ea3 1234 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1235 uint32_t last_read_seqno;
1236 uint32_t last_write_seqno;
caea7476
CW
1237 /** Breadcrumb of last fenced GPU access to the buffer. */
1238 uint32_t last_fenced_seqno;
673a394b 1239
778c3544 1240 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1241 uint32_t stride;
673a394b 1242
280b713b 1243 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1244 unsigned long *bit_17;
280b713b 1245
79e53945
JB
1246 /** User space pin count and filp owning the pin */
1247 uint32_t user_pin_count;
1248 struct drm_file *pin_filp;
71acb5eb
DA
1249
1250 /** for phy allocated objects */
1251 struct drm_i915_gem_phys_object *phys_obj;
673a394b 1252};
b45305fc 1253#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
673a394b 1254
62b8b215 1255#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1256
673a394b
EA
1257/**
1258 * Request queue structure.
1259 *
1260 * The request queue allows us to note sequence numbers that have been emitted
1261 * and may be associated with active buffers to be retired.
1262 *
1263 * By keeping this list, we can avoid having to do questionable
1264 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1265 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1266 */
1267struct drm_i915_gem_request {
852835f3
ZN
1268 /** On Which ring this request was generated */
1269 struct intel_ring_buffer *ring;
1270
673a394b
EA
1271 /** GEM sequence number associated with this request. */
1272 uint32_t seqno;
1273
a71d8d94
CW
1274 /** Postion in the ringbuffer of the end of the request */
1275 u32 tail;
1276
673a394b
EA
1277 /** Time at which this request was emitted, in jiffies. */
1278 unsigned long emitted_jiffies;
1279
b962442e 1280 /** global list entry for this request */
673a394b 1281 struct list_head list;
b962442e 1282
f787a5f5 1283 struct drm_i915_file_private *file_priv;
b962442e
EA
1284 /** file_priv list entry for this request */
1285 struct list_head client_list;
673a394b
EA
1286};
1287
1288struct drm_i915_file_private {
1289 struct {
99057c81 1290 spinlock_t lock;
b962442e 1291 struct list_head request_list;
673a394b 1292 } mm;
40521054 1293 struct idr context_idr;
673a394b
EA
1294};
1295
cae5852d
ZN
1296#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1297
1298#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1299#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1300#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1301#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1302#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1303#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1304#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1305#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1306#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1307#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1308#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1309#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1310#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1311#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1312#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1313#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1314#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1315#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
4b65177b 1316#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
8ab43976
JB
1317#define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
1318 (dev)->pci_device == 0x0152 || \
1319 (dev)->pci_device == 0x015a)
6547fbdb
DV
1320#define IS_SNB_GT1(dev) ((dev)->pci_device == 0x0102 || \
1321 (dev)->pci_device == 0x0106 || \
1322 (dev)->pci_device == 0x010A)
70a3eb7a 1323#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1324#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
cae5852d 1325#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
d567b07f
PZ
1326#define IS_ULT(dev) (IS_HASWELL(dev) && \
1327 ((dev)->pci_device & 0xFF00) == 0x0A00)
cae5852d 1328
85436696
JB
1329/*
1330 * The genX designation typically refers to the render engine, so render
1331 * capability related checks should use IS_GEN, while display and other checks
1332 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1333 * chips, etc.).
1334 */
cae5852d
ZN
1335#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1336#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1337#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1338#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1339#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1340#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
cae5852d
ZN
1341
1342#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1343#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
3d29b842 1344#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
cae5852d
ZN
1345#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1346
254f965c 1347#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
93553609 1348#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1d2a314c 1349
05394f39 1350#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1351#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1352
b45305fc
DV
1353/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1354#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1355
cae5852d
ZN
1356/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1357 * rows, which changed the alignment requirements and fence programming.
1358 */
1359#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1360 IS_I915GM(dev)))
1361#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1362#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1363#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1364#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1365#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1366#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1367/* dsparb controlled by hw only */
1368#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1369
1370#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1371#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1372#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1373
eceae481 1374#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
cae5852d 1375
affa9354 1376#define HAS_DDI(dev) (IS_HASWELL(dev))
86d52df6 1377#define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
affa9354 1378
17a303ec
PZ
1379#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1380#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1381#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1382#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1383#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1384#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1385
cae5852d 1386#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
eb877ebf 1387#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1388#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1389#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 1390#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 1391#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 1392
b7884eb4
DV
1393#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1394
f27b9265 1395#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
e1ef7cc2 1396
c8735b0c
BW
1397#define GT_FREQUENCY_MULTIPLIER 50
1398
05394f39
CW
1399#include "i915_trace.h"
1400
83b7f9ac
ED
1401/**
1402 * RC6 is a special power stage which allows the GPU to enter an very
1403 * low-voltage mode when idle, using down to 0V while at this stage. This
1404 * stage is entered automatically when the GPU is idle when RC6 support is
1405 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1406 *
1407 * There are different RC6 modes available in Intel GPU, which differentiate
1408 * among each other with the latency required to enter and leave RC6 and
1409 * voltage consumed by the GPU in different states.
1410 *
1411 * The combination of the following flags define which states GPU is allowed
1412 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1413 * RC6pp is deepest RC6. Their support by hardware varies according to the
1414 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1415 * which brings the most power savings; deeper states save more power, but
1416 * require higher latency to switch to and wake up.
1417 */
1418#define INTEL_RC6_ENABLE (1<<0)
1419#define INTEL_RC6p_ENABLE (1<<1)
1420#define INTEL_RC6pp_ENABLE (1<<2)
1421
c153f45f 1422extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 1423extern int i915_max_ioctl;
a35d9d3c
BW
1424extern unsigned int i915_fbpercrtc __always_unused;
1425extern int i915_panel_ignore_lid __read_mostly;
1426extern unsigned int i915_powersave __read_mostly;
f45b5557 1427extern int i915_semaphores __read_mostly;
a35d9d3c 1428extern unsigned int i915_lvds_downclock __read_mostly;
121d527a 1429extern int i915_lvds_channel_mode __read_mostly;
4415e63b 1430extern int i915_panel_use_ssc __read_mostly;
a35d9d3c 1431extern int i915_vbt_sdvo_panel_type __read_mostly;
c0f372b3 1432extern int i915_enable_rc6 __read_mostly;
4415e63b 1433extern int i915_enable_fbc __read_mostly;
a35d9d3c 1434extern bool i915_enable_hangcheck __read_mostly;
650dc07e 1435extern int i915_enable_ppgtt __read_mostly;
0a3af268 1436extern unsigned int i915_preliminary_hw_support __read_mostly;
2124b72e 1437extern int i915_disable_power_well __read_mostly;
b3a83639 1438
6a9ee8af
DA
1439extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1440extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1441extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1442extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1443
1da177e4 1444 /* i915_dma.c */
d05c617e 1445void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 1446extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1447extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1448extern int i915_driver_unload(struct drm_device *);
673a394b 1449extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1450extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1451extern void i915_driver_preclose(struct drm_device *dev,
1452 struct drm_file *file_priv);
673a394b
EA
1453extern void i915_driver_postclose(struct drm_device *dev,
1454 struct drm_file *file_priv);
84b1fd10 1455extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 1456#ifdef CONFIG_COMPAT
0d6aa60b
DA
1457extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1458 unsigned long arg);
c43b5634 1459#endif
673a394b 1460extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1461 struct drm_clip_rect *box,
1462 int DR1, int DR4);
8e96d9c4 1463extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 1464extern int i915_reset(struct drm_device *dev);
7648fa99
JB
1465extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1466extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1467extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1468extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1469
073f34d9 1470extern void intel_console_resume(struct work_struct *work);
af6061af 1471
1da177e4 1472/* i915_irq.c */
f65d9421 1473void i915_hangcheck_elapsed(unsigned long data);
527f9e90 1474void i915_handle_error(struct drm_device *dev, bool wedged);
1da177e4 1475
f71d4af4 1476extern void intel_irq_init(struct drm_device *dev);
20afbda2 1477extern void intel_hpd_init(struct drm_device *dev);
990bbdad 1478extern void intel_gt_init(struct drm_device *dev);
16995a9f 1479extern void intel_gt_reset(struct drm_device *dev);
b1f14ad0 1480
742cbee8
DV
1481void i915_error_state_free(struct kref *error_ref);
1482
7c463586
KP
1483void
1484i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1485
1486void
1487i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1488
0206e353 1489void intel_enable_asle(struct drm_device *dev);
01c66889 1490
3bd3c932
CW
1491#ifdef CONFIG_DEBUG_FS
1492extern void i915_destroy_error_state(struct drm_device *dev);
1493#else
1494#define i915_destroy_error_state(x)
1495#endif
1496
7c463586 1497
673a394b
EA
1498/* i915_gem.c */
1499int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1500 struct drm_file *file_priv);
1501int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1502 struct drm_file *file_priv);
1503int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1504 struct drm_file *file_priv);
1505int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1506 struct drm_file *file_priv);
1507int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1508 struct drm_file *file_priv);
de151cf6
JB
1509int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1510 struct drm_file *file_priv);
673a394b
EA
1511int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1512 struct drm_file *file_priv);
1513int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1514 struct drm_file *file_priv);
1515int i915_gem_execbuffer(struct drm_device *dev, void *data,
1516 struct drm_file *file_priv);
76446cac
JB
1517int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1518 struct drm_file *file_priv);
673a394b
EA
1519int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1520 struct drm_file *file_priv);
1521int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1522 struct drm_file *file_priv);
1523int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1524 struct drm_file *file_priv);
199adf40
BW
1525int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1526 struct drm_file *file);
1527int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1528 struct drm_file *file);
673a394b
EA
1529int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1530 struct drm_file *file_priv);
3ef94daa
CW
1531int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1532 struct drm_file *file_priv);
673a394b
EA
1533int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1534 struct drm_file *file_priv);
1535int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1536 struct drm_file *file_priv);
1537int i915_gem_set_tiling(struct drm_device *dev, void *data,
1538 struct drm_file *file_priv);
1539int i915_gem_get_tiling(struct drm_device *dev, void *data,
1540 struct drm_file *file_priv);
5a125c3c
EA
1541int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1542 struct drm_file *file_priv);
23ba4fd0
BW
1543int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1544 struct drm_file *file_priv);
673a394b 1545void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
1546void *i915_gem_object_alloc(struct drm_device *dev);
1547void i915_gem_object_free(struct drm_i915_gem_object *obj);
673a394b 1548int i915_gem_init_object(struct drm_gem_object *obj);
37e680a1
CW
1549void i915_gem_object_init(struct drm_i915_gem_object *obj,
1550 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
1551struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1552 size_t size);
673a394b 1553void i915_gem_free_object(struct drm_gem_object *obj);
42dcedd4 1554
2021746e
CW
1555int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1556 uint32_t alignment,
86a1ee26
CW
1557 bool map_and_fenceable,
1558 bool nonblocking);
05394f39 1559void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
2021746e 1560int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
dd624afd 1561int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
05394f39 1562void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1563void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1564
37e680a1 1565int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
1566static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1567{
67d5a50c
ID
1568 struct sg_page_iter sg_iter;
1569
1570 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 1571 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
1572
1573 return NULL;
9da3da66 1574}
a5570178
CW
1575static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1576{
1577 BUG_ON(obj->pages == NULL);
1578 obj->pages_pin_count++;
1579}
1580static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1581{
1582 BUG_ON(obj->pages_pin_count == 0);
1583 obj->pages_pin_count--;
1584}
1585
54cf91dc 1586int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b
BW
1587int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1588 struct intel_ring_buffer *to);
54cf91dc 1589void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
9d773091 1590 struct intel_ring_buffer *ring);
54cf91dc 1591
ff72145b
DA
1592int i915_gem_dumb_create(struct drm_file *file_priv,
1593 struct drm_device *dev,
1594 struct drm_mode_create_dumb *args);
1595int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1596 uint32_t handle, uint64_t *offset);
1597int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
0206e353 1598 uint32_t handle);
f787a5f5
CW
1599/**
1600 * Returns true if seq1 is later than seq2.
1601 */
1602static inline bool
1603i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1604{
1605 return (int32_t)(seq1 - seq2) >= 0;
1606}
1607
fca26bb4
MK
1608int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
1609int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 1610int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 1611int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 1612
9a5a53b3 1613static inline bool
1690e1eb
CW
1614i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1615{
1616 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1617 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1618 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
1619 return true;
1620 } else
1621 return false;
1690e1eb
CW
1622}
1623
1624static inline void
1625i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1626{
1627 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1628 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1629 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1630 }
1631}
1632
b09a1fec 1633void i915_gem_retire_requests(struct drm_device *dev);
a71d8d94 1634void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
33196ded 1635int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 1636 bool interruptible);
1f83fee0
DV
1637static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
1638{
1639 return unlikely(atomic_read(&error->reset_counter)
1640 & I915_RESET_IN_PROGRESS_FLAG);
1641}
1642
1643static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
1644{
1645 return atomic_read(&error->reset_counter) == I915_WEDGED;
1646}
a71d8d94 1647
069efc1d 1648void i915_gem_reset(struct drm_device *dev);
05394f39 1649void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
2021746e
CW
1650int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1651 uint32_t read_domains,
1652 uint32_t write_domain);
a8198eea 1653int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 1654int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 1655int __must_check i915_gem_init_hw(struct drm_device *dev);
b9524a1e 1656void i915_gem_l3_remap(struct drm_device *dev);
f691e2f4 1657void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 1658void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 1659int __must_check i915_gpu_idle(struct drm_device *dev);
2021746e 1660int __must_check i915_gem_idle(struct drm_device *dev);
3bb73aba
CW
1661int i915_add_request(struct intel_ring_buffer *ring,
1662 struct drm_file *file,
acb868d3 1663 u32 *seqno);
199b2bc2
BW
1664int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1665 uint32_t seqno);
de151cf6 1666int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
1667int __must_check
1668i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1669 bool write);
1670int __must_check
dabdfe02
CW
1671i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1672int __must_check
2da3b9b9
CW
1673i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1674 u32 alignment,
2021746e 1675 struct intel_ring_buffer *pipelined);
71acb5eb 1676int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 1677 struct drm_i915_gem_object *obj,
6eeefaf3
CW
1678 int id,
1679 int align);
71acb5eb 1680void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 1681 struct drm_i915_gem_object *obj);
71acb5eb 1682void i915_gem_free_all_phys_object(struct drm_device *dev);
05394f39 1683void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 1684
0fa87796
ID
1685uint32_t
1686i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 1687uint32_t
d865110c
ID
1688i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1689 int tiling_mode, bool fenced);
467cffba 1690
e4ffd173
CW
1691int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1692 enum i915_cache_level cache_level);
1693
1286ff73
DV
1694struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1695 struct dma_buf *dma_buf);
1696
1697struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1698 struct drm_gem_object *gem_obj, int flags);
1699
254f965c
BW
1700/* i915_gem_context.c */
1701void i915_gem_context_init(struct drm_device *dev);
1702void i915_gem_context_fini(struct drm_device *dev);
254f965c 1703void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841
BW
1704int i915_switch_context(struct intel_ring_buffer *ring,
1705 struct drm_file *file, int to_id);
84624813
BW
1706int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
1707 struct drm_file *file);
1708int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1709 struct drm_file *file);
1286ff73 1710
76aaf220 1711/* i915_gem_gtt.c */
1d2a314c 1712void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
7bddb01f
DV
1713void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1714 struct drm_i915_gem_object *obj,
1715 enum i915_cache_level cache_level);
1716void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1717 struct drm_i915_gem_object *obj);
1d2a314c 1718
76aaf220 1719void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907
DV
1720int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1721void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
e4ffd173 1722 enum i915_cache_level cache_level);
05394f39 1723void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
74163907 1724void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
d7e5008f
BW
1725void i915_gem_init_global_gtt(struct drm_device *dev);
1726void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
1727 unsigned long mappable_end, unsigned long end);
e76e9aeb 1728int i915_gem_gtt_init(struct drm_device *dev);
d09105c6 1729static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
1730{
1731 if (INTEL_INFO(dev)->gen < 6)
1732 intel_gtt_chipset_flush();
1733}
1734
76aaf220 1735
b47eb4a2 1736/* i915_gem_evict.c */
2021746e 1737int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
42d6ab48
CW
1738 unsigned alignment,
1739 unsigned cache_level,
86a1ee26
CW
1740 bool mappable,
1741 bool nonblock);
6c085a72 1742int i915_gem_evict_everything(struct drm_device *dev);
b47eb4a2 1743
9797fbfb
CW
1744/* i915_gem_stolen.c */
1745int i915_gem_init_stolen(struct drm_device *dev);
11be49eb
CW
1746int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
1747void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 1748void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
1749struct drm_i915_gem_object *
1750i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
1751struct drm_i915_gem_object *
1752i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
1753 u32 stolen_offset,
1754 u32 gtt_offset,
1755 u32 size);
0104fdbb 1756void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
9797fbfb 1757
673a394b 1758/* i915_gem_tiling.c */
e9b73c67
CW
1759inline static bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
1760{
1761 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
1762
1763 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
1764 obj->tiling_mode != I915_TILING_NONE;
1765}
1766
673a394b 1767void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
1768void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1769void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
1770
1771/* i915_gem_debug.c */
05394f39 1772void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1773 const char *where, uint32_t mark);
23bc5982
CW
1774#if WATCH_LISTS
1775int i915_verify_lists(struct drm_device *dev);
673a394b 1776#else
23bc5982 1777#define i915_verify_lists(dev) 0
673a394b 1778#endif
05394f39
CW
1779void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1780 int handle);
1781void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1782 const char *where, uint32_t mark);
1da177e4 1783
2017263e 1784/* i915_debugfs.c */
27c202ad
BG
1785int i915_debugfs_init(struct drm_minor *minor);
1786void i915_debugfs_cleanup(struct drm_minor *minor);
2017263e 1787
317c35d1
JB
1788/* i915_suspend.c */
1789extern int i915_save_state(struct drm_device *dev);
1790extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 1791
d8157a36
DV
1792/* i915_ums.c */
1793void i915_save_display_reg(struct drm_device *dev);
1794void i915_restore_display_reg(struct drm_device *dev);
317c35d1 1795
0136db58
BW
1796/* i915_sysfs.c */
1797void i915_setup_sysfs(struct drm_device *dev_priv);
1798void i915_teardown_sysfs(struct drm_device *dev_priv);
1799
f899fc64
CW
1800/* intel_i2c.c */
1801extern int intel_setup_gmbus(struct drm_device *dev);
1802extern void intel_teardown_gmbus(struct drm_device *dev);
3bd7d909
DK
1803extern inline bool intel_gmbus_is_port_valid(unsigned port)
1804{
2ed06c93 1805 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
1806}
1807
1808extern struct i2c_adapter *intel_gmbus_get_adapter(
1809 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
1810extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1811extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
b8232e90
CW
1812extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1813{
1814 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1815}
f899fc64
CW
1816extern void intel_i2c_reset(struct drm_device *dev);
1817
3b617967 1818/* intel_opregion.c */
44834a67
CW
1819extern int intel_opregion_setup(struct drm_device *dev);
1820#ifdef CONFIG_ACPI
1821extern void intel_opregion_init(struct drm_device *dev);
1822extern void intel_opregion_fini(struct drm_device *dev);
3b617967
CW
1823extern void intel_opregion_asle_intr(struct drm_device *dev);
1824extern void intel_opregion_gse_intr(struct drm_device *dev);
1825extern void intel_opregion_enable_asle(struct drm_device *dev);
65e082c9 1826#else
44834a67
CW
1827static inline void intel_opregion_init(struct drm_device *dev) { return; }
1828static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967
CW
1829static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1830static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1831static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
65e082c9 1832#endif
8ee1c3db 1833
723bfd70
JB
1834/* intel_acpi.c */
1835#ifdef CONFIG_ACPI
1836extern void intel_register_dsm_handler(void);
1837extern void intel_unregister_dsm_handler(void);
1838#else
1839static inline void intel_register_dsm_handler(void) { return; }
1840static inline void intel_unregister_dsm_handler(void) { return; }
1841#endif /* CONFIG_ACPI */
1842
79e53945 1843/* modesetting */
f817586c 1844extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 1845extern void intel_modeset_init(struct drm_device *dev);
2c7111db 1846extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 1847extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 1848extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
1849extern void intel_modeset_setup_hw_state(struct drm_device *dev,
1850 bool force_restore);
44cec740 1851extern void i915_redisable_vga(struct drm_device *dev);
ee5382ae 1852extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 1853extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 1854extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 1855extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 1856extern void gen6_set_rps(struct drm_device *dev, u8 val);
0206e353
AJ
1857extern void intel_detect_pch(struct drm_device *dev);
1858extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 1859extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 1860
2911a35b 1861extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
1862int i915_reg_read_ioctl(struct drm_device *dev, void *data,
1863 struct drm_file *file);
575155a9 1864
6ef3d427 1865/* overlay */
3bd3c932 1866#ifdef CONFIG_DEBUG_FS
6ef3d427
CW
1867extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1868extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
c4a1d9e4
CW
1869
1870extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1871extern void intel_display_print_error_state(struct seq_file *m,
1872 struct drm_device *dev,
1873 struct intel_display_error_state *error);
3bd3c932 1874#endif
6ef3d427 1875
b7287d80
BW
1876/* On SNB platform, before reading ring registers forcewake bit
1877 * must be set to prevent GT core from power down and stale values being
1878 * returned.
1879 */
fcca7926
BW
1880void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1881void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
67a3744f 1882int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
b7287d80 1883
42c0526c
BW
1884int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
1885int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
a0e4e199
JB
1886int valleyview_punit_read(struct drm_i915_private *dev_priv, u8 addr, u32 *val);
1887int valleyview_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
42c0526c 1888
5f75377d 1889#define __i915_read(x, y) \
f7000883 1890 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
fcca7926 1891
5f75377d
KP
1892__i915_read(8, b)
1893__i915_read(16, w)
1894__i915_read(32, l)
1895__i915_read(64, q)
1896#undef __i915_read
1897
1898#define __i915_write(x, y) \
f7000883
AK
1899 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
1900
5f75377d
KP
1901__i915_write(8, b)
1902__i915_write(16, w)
1903__i915_write(32, l)
1904__i915_write(64, q)
1905#undef __i915_write
1906
1907#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1908#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1909
1910#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1911#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1912#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1913#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1914
1915#define I915_READ(reg) i915_read32(dev_priv, (reg))
1916#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
cae5852d
ZN
1917#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1918#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
5f75377d
KP
1919
1920#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1921#define I915_READ64(reg) i915_read64(dev_priv, (reg))
cae5852d
ZN
1922
1923#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1924#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1925
55bc60db
VS
1926/* "Broadcast RGB" property */
1927#define INTEL_BROADCAST_RGB_AUTO 0
1928#define INTEL_BROADCAST_RGB_FULL 1
1929#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 1930
766aa1c4
VS
1931static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
1932{
1933 if (HAS_PCH_SPLIT(dev))
1934 return CPU_VGACNTRL;
1935 else if (IS_VALLEYVIEW(dev))
1936 return VLV_VGACNTRL;
1937 else
1938 return VGACNTRL;
1939}
1940
2bb4629a
VS
1941static inline void __user *to_user_ptr(u64 address)
1942{
1943 return (void __user *)(uintptr_t)address;
1944}
1945
1da177e4 1946#endif