]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915/bxt: limit WaDisableMaskBasedCammingInRCC to stepping A
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
585fb111 36#include "i915_reg.h"
79e53945 37#include "intel_bios.h"
8187a2b7 38#include "intel_ringbuffer.h"
b20385f1 39#include "intel_lrc.h"
0260c420 40#include "i915_gem_gtt.h"
564ddb2f 41#include "i915_gem_render_state.h"
0839ccb8 42#include <linux/io-mapping.h>
f899fc64 43#include <linux/i2c.h>
c167a6fc 44#include <linux/i2c-algo-bit.h>
0ade6386 45#include <drm/intel-gtt.h>
ba8286fa 46#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
d9fc9413 47#include <drm/drm_gem.h>
aaa6fd2a 48#include <linux/backlight.h>
5cc9ed4b 49#include <linux/hashtable.h>
2911a35b 50#include <linux/intel-iommu.h>
742cbee8 51#include <linux/kref.h>
9ee32fea 52#include <linux/pm_qos.h>
585fb111 53
1da177e4
LT
54/* General customization:
55 */
56
1da177e4
LT
57#define DRIVER_NAME "i915"
58#define DRIVER_DESC "Intel Graphics"
214a2b7f 59#define DRIVER_DATE "20150508"
1da177e4 60
c883ef1b 61#undef WARN_ON
5f77eeb0
DV
62/* Many gcc seem to no see through this and fall over :( */
63#if 0
64#define WARN_ON(x) ({ \
65 bool __i915_warn_cond = (x); \
66 if (__builtin_constant_p(__i915_warn_cond)) \
67 BUILD_BUG_ON(__i915_warn_cond); \
68 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
69#else
70#define WARN_ON(x) WARN((x), "WARN_ON(" #x ")")
71#endif
72
cd9bfacb
JN
73#undef WARN_ON_ONCE
74#define WARN_ON_ONCE(x) WARN_ONCE((x), "WARN_ON_ONCE(" #x ")")
75
5f77eeb0
DV
76#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
77 (long) (x), __func__);
c883ef1b 78
e2c719b7
RC
79/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
80 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
81 * which may not necessarily be a user visible problem. This will either
82 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
83 * enable distros and users to tailor their preferred amount of i915 abrt
84 * spam.
85 */
86#define I915_STATE_WARN(condition, format...) ({ \
87 int __ret_warn_on = !!(condition); \
88 if (unlikely(__ret_warn_on)) { \
89 if (i915.verbose_state_checks) \
2f3408c7 90 WARN(1, format); \
e2c719b7
RC
91 else \
92 DRM_ERROR(format); \
93 } \
94 unlikely(__ret_warn_on); \
95})
96
97#define I915_STATE_WARN_ON(condition) ({ \
98 int __ret_warn_on = !!(condition); \
99 if (unlikely(__ret_warn_on)) { \
100 if (i915.verbose_state_checks) \
2f3408c7 101 WARN(1, "WARN_ON(" #condition ")\n"); \
e2c719b7
RC
102 else \
103 DRM_ERROR("WARN_ON(" #condition ")\n"); \
104 } \
105 unlikely(__ret_warn_on); \
106})
c883ef1b 107
317c35d1 108enum pipe {
752aa88a 109 INVALID_PIPE = -1,
317c35d1
JB
110 PIPE_A = 0,
111 PIPE_B,
9db4a9c7 112 PIPE_C,
a57c774a
AK
113 _PIPE_EDP,
114 I915_MAX_PIPES = _PIPE_EDP
317c35d1 115};
9db4a9c7 116#define pipe_name(p) ((p) + 'A')
317c35d1 117
a5c961d1
PZ
118enum transcoder {
119 TRANSCODER_A = 0,
120 TRANSCODER_B,
121 TRANSCODER_C,
a57c774a
AK
122 TRANSCODER_EDP,
123 I915_MAX_TRANSCODERS
a5c961d1
PZ
124};
125#define transcoder_name(t) ((t) + 'A')
126
84139d1e
DL
127/*
128 * This is the maximum (across all platforms) number of planes (primary +
129 * sprites) that can be active at the same time on one pipe.
130 *
131 * This value doesn't count the cursor plane.
132 */
8232edb5 133#define I915_MAX_PLANES 4
84139d1e 134
80824003
JB
135enum plane {
136 PLANE_A = 0,
137 PLANE_B,
9db4a9c7 138 PLANE_C,
80824003 139};
9db4a9c7 140#define plane_name(p) ((p) + 'A')
52440211 141
d615a166 142#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 143
2b139522
ED
144enum port {
145 PORT_A = 0,
146 PORT_B,
147 PORT_C,
148 PORT_D,
149 PORT_E,
150 I915_MAX_PORTS
151};
152#define port_name(p) ((p) + 'A')
153
a09caddd 154#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
155
156enum dpio_channel {
157 DPIO_CH0,
158 DPIO_CH1
159};
160
161enum dpio_phy {
162 DPIO_PHY0,
163 DPIO_PHY1
164};
165
b97186f0
PZ
166enum intel_display_power_domain {
167 POWER_DOMAIN_PIPE_A,
168 POWER_DOMAIN_PIPE_B,
169 POWER_DOMAIN_PIPE_C,
170 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
171 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
172 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
173 POWER_DOMAIN_TRANSCODER_A,
174 POWER_DOMAIN_TRANSCODER_B,
175 POWER_DOMAIN_TRANSCODER_C,
f52e353e 176 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
177 POWER_DOMAIN_PORT_DDI_A_2_LANES,
178 POWER_DOMAIN_PORT_DDI_A_4_LANES,
179 POWER_DOMAIN_PORT_DDI_B_2_LANES,
180 POWER_DOMAIN_PORT_DDI_B_4_LANES,
181 POWER_DOMAIN_PORT_DDI_C_2_LANES,
182 POWER_DOMAIN_PORT_DDI_C_4_LANES,
183 POWER_DOMAIN_PORT_DDI_D_2_LANES,
184 POWER_DOMAIN_PORT_DDI_D_4_LANES,
185 POWER_DOMAIN_PORT_DSI,
186 POWER_DOMAIN_PORT_CRT,
187 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 188 POWER_DOMAIN_VGA,
fbeeaa23 189 POWER_DOMAIN_AUDIO,
bd2bb1b9 190 POWER_DOMAIN_PLLS,
1407121a
S
191 POWER_DOMAIN_AUX_A,
192 POWER_DOMAIN_AUX_B,
193 POWER_DOMAIN_AUX_C,
194 POWER_DOMAIN_AUX_D,
baa70707 195 POWER_DOMAIN_INIT,
bddc7645
ID
196
197 POWER_DOMAIN_NUM,
b97186f0
PZ
198};
199
200#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
201#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
202 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
203#define POWER_DOMAIN_TRANSCODER(tran) \
204 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
205 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 206
1d843f9d
EE
207enum hpd_pin {
208 HPD_NONE = 0,
209 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
210 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
211 HPD_CRT,
212 HPD_SDVO_B,
213 HPD_SDVO_C,
214 HPD_PORT_B,
215 HPD_PORT_C,
216 HPD_PORT_D,
217 HPD_NUM_PINS
218};
219
2a2d5482
CW
220#define I915_GEM_GPU_DOMAINS \
221 (I915_GEM_DOMAIN_RENDER | \
222 I915_GEM_DOMAIN_SAMPLER | \
223 I915_GEM_DOMAIN_COMMAND | \
224 I915_GEM_DOMAIN_INSTRUCTION | \
225 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 226
055e393f
DL
227#define for_each_pipe(__dev_priv, __p) \
228 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
dd740780
DL
229#define for_each_plane(__dev_priv, __pipe, __p) \
230 for ((__p) = 0; \
231 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
232 (__p)++)
3bdcfc0c
DL
233#define for_each_sprite(__dev_priv, __p, __s) \
234 for ((__s) = 0; \
235 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
236 (__s)++)
9db4a9c7 237
d79b814d
DL
238#define for_each_crtc(dev, crtc) \
239 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
240
27321ae8
ML
241#define for_each_intel_plane(dev, intel_plane) \
242 list_for_each_entry(intel_plane, \
243 &dev->mode_config.plane_list, \
244 base.head)
245
d063ae48
DL
246#define for_each_intel_crtc(dev, intel_crtc) \
247 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
248
b2784e15
DL
249#define for_each_intel_encoder(dev, intel_encoder) \
250 list_for_each_entry(intel_encoder, \
251 &(dev)->mode_config.encoder_list, \
252 base.head)
253
3a3371ff
ACO
254#define for_each_intel_connector(dev, intel_connector) \
255 list_for_each_entry(intel_connector, \
256 &dev->mode_config.connector_list, \
257 base.head)
258
6c2b7c12
DV
259#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
260 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
261 if ((intel_encoder)->base.crtc == (__crtc))
262
53f5e3ca
JB
263#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
264 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
265 if ((intel_connector)->base.encoder == (__encoder))
266
b04c5bd6
BF
267#define for_each_power_domain(domain, mask) \
268 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
269 if ((1 << (domain)) & (mask))
270
e7b903d2 271struct drm_i915_private;
ad46cb53 272struct i915_mm_struct;
5cc9ed4b 273struct i915_mmu_object;
e7b903d2 274
46edb027
DV
275enum intel_dpll_id {
276 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
277 /* real shared dpll ids must be >= 0 */
9cd86933
DV
278 DPLL_ID_PCH_PLL_A = 0,
279 DPLL_ID_PCH_PLL_B = 1,
429d47d5 280 /* hsw/bdw */
9cd86933
DV
281 DPLL_ID_WRPLL1 = 0,
282 DPLL_ID_WRPLL2 = 1,
429d47d5
S
283 /* skl */
284 DPLL_ID_SKL_DPLL1 = 0,
285 DPLL_ID_SKL_DPLL2 = 1,
286 DPLL_ID_SKL_DPLL3 = 2,
46edb027 287};
429d47d5 288#define I915_NUM_PLLS 3
46edb027 289
5358901f 290struct intel_dpll_hw_state {
dcfc3552 291 /* i9xx, pch plls */
66e985c0 292 uint32_t dpll;
8bcc2795 293 uint32_t dpll_md;
66e985c0
DV
294 uint32_t fp0;
295 uint32_t fp1;
dcfc3552
DL
296
297 /* hsw, bdw */
d452c5b6 298 uint32_t wrpll;
d1a2dc78
S
299
300 /* skl */
301 /*
302 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
71cd8423 303 * lower part of ctrl1 and they get shifted into position when writing
d1a2dc78
S
304 * the register. This allows us to easily compare the state to share
305 * the DPLL.
306 */
307 uint32_t ctrl1;
308 /* HDMI only, 0 when used for DP */
309 uint32_t cfgcr1, cfgcr2;
dfb82408
S
310
311 /* bxt */
b6dc71f3 312 uint32_t ebb0, pll0, pll1, pll2, pll3, pll6, pll8, pll10, pcsdw12;
5358901f
DV
313};
314
3e369b76 315struct intel_shared_dpll_config {
1e6f2ddc 316 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
3e369b76
ACO
317 struct intel_dpll_hw_state hw_state;
318};
319
320struct intel_shared_dpll {
321 struct intel_shared_dpll_config config;
8bd31e67
ACO
322 struct intel_shared_dpll_config *new_config;
323
ee7b9f93
JB
324 int active; /* count of number of active CRTCs (i.e. DPMS on) */
325 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
326 const char *name;
327 /* should match the index in the dev_priv->shared_dplls array */
328 enum intel_dpll_id id;
96f6128c
DV
329 /* The mode_set hook is optional and should be used together with the
330 * intel_prepare_shared_dpll function. */
15bdd4cf
DV
331 void (*mode_set)(struct drm_i915_private *dev_priv,
332 struct intel_shared_dpll *pll);
e7b903d2
DV
333 void (*enable)(struct drm_i915_private *dev_priv,
334 struct intel_shared_dpll *pll);
335 void (*disable)(struct drm_i915_private *dev_priv,
336 struct intel_shared_dpll *pll);
5358901f
DV
337 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
338 struct intel_shared_dpll *pll,
339 struct intel_dpll_hw_state *hw_state);
ee7b9f93 340};
ee7b9f93 341
429d47d5
S
342#define SKL_DPLL0 0
343#define SKL_DPLL1 1
344#define SKL_DPLL2 2
345#define SKL_DPLL3 3
346
e69d0bc1
DV
347/* Used by dp and fdi links */
348struct intel_link_m_n {
349 uint32_t tu;
350 uint32_t gmch_m;
351 uint32_t gmch_n;
352 uint32_t link_m;
353 uint32_t link_n;
354};
355
356void intel_link_compute_m_n(int bpp, int nlanes,
357 int pixel_clock, int link_clock,
358 struct intel_link_m_n *m_n);
359
1da177e4
LT
360/* Interface history:
361 *
362 * 1.1: Original.
0d6aa60b
DA
363 * 1.2: Add Power Management
364 * 1.3: Add vblank support
de227f5f 365 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 366 * 1.5: Add vblank pipe configuration
2228ed67
MD
367 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
368 * - Support vertical blank on secondary display pipe
1da177e4
LT
369 */
370#define DRIVER_MAJOR 1
2228ed67 371#define DRIVER_MINOR 6
1da177e4
LT
372#define DRIVER_PATCHLEVEL 0
373
23bc5982 374#define WATCH_LISTS 0
673a394b 375
0a3e67a4
JB
376struct opregion_header;
377struct opregion_acpi;
378struct opregion_swsci;
379struct opregion_asle;
380
8ee1c3db 381struct intel_opregion {
5bc4418b
BW
382 struct opregion_header __iomem *header;
383 struct opregion_acpi __iomem *acpi;
384 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
385 u32 swsci_gbda_sub_functions;
386 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
387 struct opregion_asle __iomem *asle;
388 void __iomem *vbt;
01fe9dbd 389 u32 __iomem *lid_state;
91a60f20 390 struct work_struct asle_work;
8ee1c3db 391};
44834a67 392#define OPREGION_SIZE (8*1024)
8ee1c3db 393
6ef3d427
CW
394struct intel_overlay;
395struct intel_overlay_error_state;
396
de151cf6 397#define I915_FENCE_REG_NONE -1
42b5aeab
VS
398#define I915_MAX_NUM_FENCES 32
399/* 32 fences + sign bit for FENCE_REG_NONE */
400#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
401
402struct drm_i915_fence_reg {
007cc8ac 403 struct list_head lru_list;
caea7476 404 struct drm_i915_gem_object *obj;
1690e1eb 405 int pin_count;
de151cf6 406};
7c1c2871 407
9b9d172d 408struct sdvo_device_mapping {
e957d772 409 u8 initialized;
9b9d172d 410 u8 dvo_port;
411 u8 slave_addr;
412 u8 dvo_wiring;
e957d772 413 u8 i2c_pin;
b1083333 414 u8 ddc_pin;
9b9d172d 415};
416
c4a1d9e4
CW
417struct intel_display_error_state;
418
63eeaf38 419struct drm_i915_error_state {
742cbee8 420 struct kref ref;
585b0288
BW
421 struct timeval time;
422
cb383002 423 char error_msg[128];
48b031e3 424 u32 reset_count;
62d5d69b 425 u32 suspend_count;
cb383002 426
585b0288 427 /* Generic register state */
63eeaf38
JB
428 u32 eir;
429 u32 pgtbl_er;
be998e2e 430 u32 ier;
885ea5a8 431 u32 gtier[4];
b9a3906b 432 u32 ccid;
0f3b6849
CW
433 u32 derrmr;
434 u32 forcewake;
585b0288
BW
435 u32 error; /* gen6+ */
436 u32 err_int; /* gen7 */
6c826f34
MK
437 u32 fault_data0; /* gen8, gen9 */
438 u32 fault_data1; /* gen8, gen9 */
585b0288 439 u32 done_reg;
91ec5d11
BW
440 u32 gac_eco;
441 u32 gam_ecochk;
442 u32 gab_ctl;
443 u32 gfx_mode;
585b0288 444 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
445 u64 fence[I915_MAX_NUM_FENCES];
446 struct intel_overlay_error_state *overlay;
447 struct intel_display_error_state *display;
0ca36d78 448 struct drm_i915_error_object *semaphore_obj;
585b0288 449
52d39a21 450 struct drm_i915_error_ring {
372fbb8e 451 bool valid;
362b8af7
BW
452 /* Software tracked state */
453 bool waiting;
454 int hangcheck_score;
455 enum intel_ring_hangcheck_action hangcheck_action;
456 int num_requests;
457
458 /* our own tracking of ring head and tail */
459 u32 cpu_ring_head;
460 u32 cpu_ring_tail;
461
462 u32 semaphore_seqno[I915_NUM_RINGS - 1];
463
464 /* Register state */
94f8cf10 465 u32 start;
362b8af7
BW
466 u32 tail;
467 u32 head;
468 u32 ctl;
469 u32 hws;
470 u32 ipeir;
471 u32 ipehr;
472 u32 instdone;
362b8af7
BW
473 u32 bbstate;
474 u32 instpm;
475 u32 instps;
476 u32 seqno;
477 u64 bbaddr;
50877445 478 u64 acthd;
362b8af7 479 u32 fault_reg;
13ffadd1 480 u64 faddr;
362b8af7
BW
481 u32 rc_psmi; /* sleep state */
482 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
483
52d39a21
CW
484 struct drm_i915_error_object {
485 int page_count;
486 u32 gtt_offset;
487 u32 *pages[0];
ab0e7ff9 488 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 489
52d39a21
CW
490 struct drm_i915_error_request {
491 long jiffies;
492 u32 seqno;
ee4f42b1 493 u32 tail;
52d39a21 494 } *requests;
6c7a01ec
BW
495
496 struct {
497 u32 gfx_mode;
498 union {
499 u64 pdp[4];
500 u32 pp_dir_base;
501 };
502 } vm_info;
ab0e7ff9
CW
503
504 pid_t pid;
505 char comm[TASK_COMM_LEN];
52d39a21 506 } ring[I915_NUM_RINGS];
3a448734 507
9df30794 508 struct drm_i915_error_buffer {
a779e5ab 509 u32 size;
9df30794 510 u32 name;
0201f1ec 511 u32 rseqno, wseqno;
9df30794
CW
512 u32 gtt_offset;
513 u32 read_domains;
514 u32 write_domain;
4b9de737 515 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
516 s32 pinned:2;
517 u32 tiling:2;
518 u32 dirty:1;
519 u32 purgeable:1;
5cc9ed4b 520 u32 userptr:1;
5d1333fc 521 s32 ring:4;
f56383cb 522 u32 cache_level:3;
95f5301d 523 } **active_bo, **pinned_bo;
6c7a01ec 524
95f5301d 525 u32 *active_bo_count, *pinned_bo_count;
3a448734 526 u32 vm_count;
63eeaf38
JB
527};
528
7bd688cd 529struct intel_connector;
820d2d77 530struct intel_encoder;
5cec258b 531struct intel_crtc_state;
5724dbd1 532struct intel_initial_plane_config;
0e8ffe1b 533struct intel_crtc;
ee9300bb
DV
534struct intel_limit;
535struct dpll;
b8cecdf5 536
e70236a8 537struct drm_i915_display_funcs {
ee5382ae 538 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 539 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
540 void (*disable_fbc)(struct drm_device *dev);
541 int (*get_display_clock_speed)(struct drm_device *dev);
542 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
543 /**
544 * find_dpll() - Find the best values for the PLL
545 * @limit: limits for the PLL
546 * @crtc: current CRTC
547 * @target: target frequency in kHz
548 * @refclk: reference clock frequency in kHz
549 * @match_clock: if provided, @best_clock P divider must
550 * match the P divider from @match_clock
551 * used for LVDS downclocking
552 * @best_clock: best PLL values found
553 *
554 * Returns true on success, false on failure.
555 */
556 bool (*find_dpll)(const struct intel_limit *limit,
a93e255f 557 struct intel_crtc_state *crtc_state,
ee9300bb
DV
558 int target, int refclk,
559 struct dpll *match_clock,
560 struct dpll *best_clock);
46ba614c 561 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
562 void (*update_sprite_wm)(struct drm_plane *plane,
563 struct drm_crtc *crtc,
ed57cb8a
DL
564 uint32_t sprite_width, uint32_t sprite_height,
565 int pixel_size, bool enable, bool scaled);
679dacd4 566 void (*modeset_global_resources)(struct drm_atomic_state *state);
0e8ffe1b
DV
567 /* Returns the active state of the crtc, and if the crtc is active,
568 * fills out the pipe-config with the hw state. */
569 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 570 struct intel_crtc_state *);
5724dbd1
DL
571 void (*get_initial_plane_config)(struct intel_crtc *,
572 struct intel_initial_plane_config *);
190f68c5
ACO
573 int (*crtc_compute_clock)(struct intel_crtc *crtc,
574 struct intel_crtc_state *crtc_state);
76e5a89c
DV
575 void (*crtc_enable)(struct drm_crtc *crtc);
576 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 577 void (*off)(struct drm_crtc *crtc);
69bfe1a9
JN
578 void (*audio_codec_enable)(struct drm_connector *connector,
579 struct intel_encoder *encoder,
580 struct drm_display_mode *mode);
581 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 582 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 583 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
584 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
585 struct drm_framebuffer *fb,
ed8d1975 586 struct drm_i915_gem_object *obj,
a4872ba6 587 struct intel_engine_cs *ring,
ed8d1975 588 uint32_t flags);
29b9bde6
DV
589 void (*update_primary_plane)(struct drm_crtc *crtc,
590 struct drm_framebuffer *fb,
591 int x, int y);
20afbda2 592 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
593 /* clock updates for mode set */
594 /* cursor updates */
595 /* render clock increase/decrease */
596 /* display clock increase/decrease */
597 /* pll clock increase/decrease */
7bd688cd 598
6517d273 599 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
7bd688cd
JN
600 uint32_t (*get_backlight)(struct intel_connector *connector);
601 void (*set_backlight)(struct intel_connector *connector,
602 uint32_t level);
603 void (*disable_backlight)(struct intel_connector *connector);
604 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
605};
606
48c1026a
MK
607enum forcewake_domain_id {
608 FW_DOMAIN_ID_RENDER = 0,
609 FW_DOMAIN_ID_BLITTER,
610 FW_DOMAIN_ID_MEDIA,
611
612 FW_DOMAIN_ID_COUNT
613};
614
615enum forcewake_domains {
616 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
617 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
618 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
619 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
620 FORCEWAKE_BLITTER |
621 FORCEWAKE_MEDIA)
622};
623
907b28c5 624struct intel_uncore_funcs {
c8d9a590 625 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 626 enum forcewake_domains domains);
c8d9a590 627 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 628 enum forcewake_domains domains);
0b274481
BW
629
630 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
631 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
632 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
633 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
634
635 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
636 uint8_t val, bool trace);
637 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
638 uint16_t val, bool trace);
639 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
640 uint32_t val, bool trace);
641 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
642 uint64_t val, bool trace);
990bbdad
CW
643};
644
907b28c5
CW
645struct intel_uncore {
646 spinlock_t lock; /** lock is also taken in irq contexts. */
647
648 struct intel_uncore_funcs funcs;
649
650 unsigned fifo_count;
48c1026a 651 enum forcewake_domains fw_domains;
b2cff0db
CW
652
653 struct intel_uncore_forcewake_domain {
654 struct drm_i915_private *i915;
48c1026a 655 enum forcewake_domain_id id;
b2cff0db
CW
656 unsigned wake_count;
657 struct timer_list timer;
05a2fb15
MK
658 u32 reg_set;
659 u32 val_set;
660 u32 val_clear;
661 u32 reg_ack;
662 u32 reg_post;
663 u32 val_reset;
b2cff0db 664 } fw_domain[FW_DOMAIN_ID_COUNT];
b2cff0db
CW
665};
666
667/* Iterate over initialised fw domains */
668#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
669 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
670 (i__) < FW_DOMAIN_ID_COUNT; \
671 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
672 if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
673
674#define for_each_fw_domain(domain__, dev_priv__, i__) \
675 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
907b28c5 676
dc174300
SS
677enum csr_state {
678 FW_UNINITIALIZED = 0,
679 FW_LOADED,
680 FW_FAILED
681};
682
eb805623
DV
683struct intel_csr {
684 const char *fw_path;
685 __be32 *dmc_payload;
686 uint32_t dmc_fw_size;
687 uint32_t mmio_count;
688 uint32_t mmioaddr[8];
689 uint32_t mmiodata[8];
dc174300 690 enum csr_state state;
eb805623
DV
691};
692
79fc46df
DL
693#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
694 func(is_mobile) sep \
695 func(is_i85x) sep \
696 func(is_i915g) sep \
697 func(is_i945gm) sep \
698 func(is_g33) sep \
699 func(need_gfx_hws) sep \
700 func(is_g4x) sep \
701 func(is_pineview) sep \
702 func(is_broadwater) sep \
703 func(is_crestline) sep \
704 func(is_ivybridge) sep \
705 func(is_valleyview) sep \
706 func(is_haswell) sep \
7201c0b3 707 func(is_skylake) sep \
b833d685 708 func(is_preliminary) sep \
79fc46df
DL
709 func(has_fbc) sep \
710 func(has_pipe_cxsr) sep \
711 func(has_hotplug) sep \
712 func(cursor_needs_physical) sep \
713 func(has_overlay) sep \
714 func(overlay_needs_physical) sep \
715 func(supports_tv) sep \
dd93be58 716 func(has_llc) sep \
30568c45
DL
717 func(has_ddi) sep \
718 func(has_fpga_dbg)
c96ea64e 719
a587f779
DL
720#define DEFINE_FLAG(name) u8 name:1
721#define SEP_SEMICOLON ;
c96ea64e 722
cfdf1fa2 723struct intel_device_info {
10fce67a 724 u32 display_mmio_offset;
87f1f465 725 u16 device_id;
7eb552ae 726 u8 num_pipes:3;
d615a166 727 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 728 u8 gen;
73ae478c 729 u8 ring_mask; /* Rings supported by the HW */
a587f779 730 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
731 /* Register offsets for the various display pipes and transcoders */
732 int pipe_offsets[I915_MAX_TRANSCODERS];
733 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 734 int palette_offsets[I915_MAX_PIPES];
5efb3e28 735 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
736
737 /* Slice/subslice/EU info */
738 u8 slice_total;
739 u8 subslice_total;
740 u8 subslice_per_slice;
741 u8 eu_total;
742 u8 eu_per_subslice;
b7668791
DL
743 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
744 u8 subslice_7eu[3];
3873218f
JM
745 u8 has_slice_pg:1;
746 u8 has_subslice_pg:1;
747 u8 has_eu_pg:1;
cfdf1fa2
KH
748};
749
a587f779
DL
750#undef DEFINE_FLAG
751#undef SEP_SEMICOLON
752
7faf1ab2
DV
753enum i915_cache_level {
754 I915_CACHE_NONE = 0,
350ec881
CW
755 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
756 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
757 caches, eg sampler/render caches, and the
758 large Last-Level-Cache. LLC is coherent with
759 the CPU, but L3 is only visible to the GPU. */
651d794f 760 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
761};
762
e59ec13d
MK
763struct i915_ctx_hang_stats {
764 /* This context had batch pending when hang was declared */
765 unsigned batch_pending;
766
767 /* This context had batch active when hang was declared */
768 unsigned batch_active;
be62acb4
MK
769
770 /* Time when this context was last blamed for a GPU reset */
771 unsigned long guilty_ts;
772
676fa572
CW
773 /* If the contexts causes a second GPU hang within this time,
774 * it is permanently banned from submitting any more work.
775 */
776 unsigned long ban_period_seconds;
777
be62acb4
MK
778 /* This context is banned to submit more work */
779 bool banned;
e59ec13d 780};
40521054
BW
781
782/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 783#define DEFAULT_CONTEXT_HANDLE 0
31b7a88d
OM
784/**
785 * struct intel_context - as the name implies, represents a context.
786 * @ref: reference count.
787 * @user_handle: userspace tracking identity for this context.
788 * @remap_slice: l3 row remapping information.
789 * @file_priv: filp associated with this context (NULL for global default
790 * context).
791 * @hang_stats: information about the role of this context in possible GPU
792 * hangs.
7df113e4 793 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
794 * @legacy_hw_ctx: render context backing object and whether it is correctly
795 * initialized (legacy ring submission mechanism only).
796 * @link: link in the global list of contexts.
797 *
798 * Contexts are memory images used by the hardware to store copies of their
799 * internal state.
800 */
273497e5 801struct intel_context {
dce3271b 802 struct kref ref;
821d66dd 803 int user_handle;
3ccfd19d 804 uint8_t remap_slice;
40521054 805 struct drm_i915_file_private *file_priv;
e59ec13d 806 struct i915_ctx_hang_stats hang_stats;
ae6c4806 807 struct i915_hw_ppgtt *ppgtt;
a33afea5 808
c9e003af 809 /* Legacy ring buffer submission */
ea0c76f8
OM
810 struct {
811 struct drm_i915_gem_object *rcs_state;
812 bool initialized;
813 } legacy_hw_ctx;
814
c9e003af 815 /* Execlists */
564ddb2f 816 bool rcs_initialized;
c9e003af
OM
817 struct {
818 struct drm_i915_gem_object *state;
84c2377f 819 struct intel_ringbuffer *ringbuf;
a7cbedec 820 int pin_count;
c9e003af
OM
821 } engine[I915_NUM_RINGS];
822
a33afea5 823 struct list_head link;
40521054
BW
824};
825
a4001f1b
PZ
826enum fb_op_origin {
827 ORIGIN_GTT,
828 ORIGIN_CPU,
829 ORIGIN_CS,
830 ORIGIN_FLIP,
831};
832
5c3fe8b0 833struct i915_fbc {
60ee5cd2 834 unsigned long uncompressed_size;
5e59f717 835 unsigned threshold;
5c3fe8b0 836 unsigned int fb_id;
dbef0f15
PZ
837 unsigned int possible_framebuffer_bits;
838 unsigned int busy_bits;
e35fef21 839 struct intel_crtc *crtc;
5c3fe8b0
BW
840 int y;
841
c4213885 842 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
843 struct drm_mm_node *compressed_llb;
844
da46f936
RV
845 bool false_color;
846
9adccc60
PZ
847 /* Tracks whether the HW is actually enabled, not whether the feature is
848 * possible. */
849 bool enabled;
850
5c3fe8b0
BW
851 struct intel_fbc_work {
852 struct delayed_work work;
853 struct drm_crtc *crtc;
854 struct drm_framebuffer *fb;
5c3fe8b0
BW
855 } *fbc_work;
856
29ebf90f
CW
857 enum no_fbc_reason {
858 FBC_OK, /* FBC is enabled */
859 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
860 FBC_NO_OUTPUT, /* no outputs enabled to compress */
861 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
862 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
863 FBC_MODE_TOO_LARGE, /* mode too large for compression */
864 FBC_BAD_PLANE, /* fbc not supported on plane */
865 FBC_NOT_TILED, /* buffer not tiled */
866 FBC_MULTIPLE_PIPES, /* more than one pipe active */
867 FBC_MODULE_PARAM,
868 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
869 } no_fbc_reason;
b5e50c3f
JB
870};
871
96178eeb
VK
872/**
873 * HIGH_RR is the highest eDP panel refresh rate read from EDID
874 * LOW_RR is the lowest eDP panel refresh rate found from EDID
875 * parsing for same resolution.
876 */
877enum drrs_refresh_rate_type {
878 DRRS_HIGH_RR,
879 DRRS_LOW_RR,
880 DRRS_MAX_RR, /* RR count */
881};
882
883enum drrs_support_type {
884 DRRS_NOT_SUPPORTED = 0,
885 STATIC_DRRS_SUPPORT = 1,
886 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
887};
888
2807cf69 889struct intel_dp;
96178eeb
VK
890struct i915_drrs {
891 struct mutex mutex;
892 struct delayed_work work;
893 struct intel_dp *dp;
894 unsigned busy_frontbuffer_bits;
895 enum drrs_refresh_rate_type refresh_rate_type;
896 enum drrs_support_type type;
897};
898
a031d709 899struct i915_psr {
f0355c4a 900 struct mutex lock;
a031d709
RV
901 bool sink_support;
902 bool source_ok;
2807cf69 903 struct intel_dp *enabled;
7c8f8a70
RV
904 bool active;
905 struct delayed_work work;
9ca15301 906 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
907 bool psr2_support;
908 bool aux_frame_sync;
3f51e471 909};
5c3fe8b0 910
3bad0781 911enum intel_pch {
f0350830 912 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
913 PCH_IBX, /* Ibexpeak PCH */
914 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 915 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 916 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 917 PCH_NOP,
3bad0781
ZW
918};
919
988d6ee8
PZ
920enum intel_sbi_destination {
921 SBI_ICLK,
922 SBI_MPHY,
923};
924
b690e96c 925#define QUIRK_PIPEA_FORCE (1<<0)
435793df 926#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 927#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 928#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 929#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 930#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 931
8be48d92 932struct intel_fbdev;
1630fe75 933struct intel_fbc_work;
38651674 934
c2b9152f
DV
935struct intel_gmbus {
936 struct i2c_adapter adapter;
f2ce9faf 937 u32 force_bit;
c2b9152f 938 u32 reg0;
36c785f0 939 u32 gpio_reg;
c167a6fc 940 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
941 struct drm_i915_private *dev_priv;
942};
943
f4c956ad 944struct i915_suspend_saved_registers {
e948e994 945 u32 saveDSPARB;
ba8bbcf6 946 u32 saveLVDS;
585fb111
JB
947 u32 savePP_ON_DELAYS;
948 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
949 u32 savePP_ON;
950 u32 savePP_OFF;
951 u32 savePP_CONTROL;
585fb111 952 u32 savePP_DIVISOR;
ba8bbcf6 953 u32 saveFBC_CONTROL;
1f84e550 954 u32 saveCACHE_MODE_0;
1f84e550 955 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
956 u32 saveSWF0[16];
957 u32 saveSWF1[16];
958 u32 saveSWF2[3];
4b9de737 959 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 960 u32 savePCH_PORT_HOTPLUG;
9f49c376 961 u16 saveGCDGMBUS;
f4c956ad 962};
c85aa885 963
ddeea5b0
ID
964struct vlv_s0ix_state {
965 /* GAM */
966 u32 wr_watermark;
967 u32 gfx_prio_ctrl;
968 u32 arb_mode;
969 u32 gfx_pend_tlb0;
970 u32 gfx_pend_tlb1;
971 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
972 u32 media_max_req_count;
973 u32 gfx_max_req_count;
974 u32 render_hwsp;
975 u32 ecochk;
976 u32 bsd_hwsp;
977 u32 blt_hwsp;
978 u32 tlb_rd_addr;
979
980 /* MBC */
981 u32 g3dctl;
982 u32 gsckgctl;
983 u32 mbctl;
984
985 /* GCP */
986 u32 ucgctl1;
987 u32 ucgctl3;
988 u32 rcgctl1;
989 u32 rcgctl2;
990 u32 rstctl;
991 u32 misccpctl;
992
993 /* GPM */
994 u32 gfxpause;
995 u32 rpdeuhwtc;
996 u32 rpdeuc;
997 u32 ecobus;
998 u32 pwrdwnupctl;
999 u32 rp_down_timeout;
1000 u32 rp_deucsw;
1001 u32 rcubmabdtmr;
1002 u32 rcedata;
1003 u32 spare2gh;
1004
1005 /* Display 1 CZ domain */
1006 u32 gt_imr;
1007 u32 gt_ier;
1008 u32 pm_imr;
1009 u32 pm_ier;
1010 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1011
1012 /* GT SA CZ domain */
1013 u32 tilectl;
1014 u32 gt_fifoctl;
1015 u32 gtlc_wake_ctrl;
1016 u32 gtlc_survive;
1017 u32 pmwgicz;
1018
1019 /* Display 2 CZ domain */
1020 u32 gu_ctl0;
1021 u32 gu_ctl1;
9c25210f 1022 u32 pcbr;
ddeea5b0
ID
1023 u32 clock_gate_dis2;
1024};
1025
bf225f20
CW
1026struct intel_rps_ei {
1027 u32 cz_clock;
1028 u32 render_c0;
1029 u32 media_c0;
31685c25
D
1030};
1031
c85aa885 1032struct intel_gen6_power_mgmt {
d4d70aa5
ID
1033 /*
1034 * work, interrupts_enabled and pm_iir are protected by
1035 * dev_priv->irq_lock
1036 */
c85aa885 1037 struct work_struct work;
d4d70aa5 1038 bool interrupts_enabled;
c85aa885 1039 u32 pm_iir;
59cdb63d 1040
b39fb297
BW
1041 /* Frequencies are stored in potentially platform dependent multiples.
1042 * In other words, *_freq needs to be multiplied by X to be interesting.
1043 * Soft limits are those which are used for the dynamic reclocking done
1044 * by the driver (raise frequencies under heavy loads, and lower for
1045 * lighter loads). Hard limits are those imposed by the hardware.
1046 *
1047 * A distinction is made for overclocking, which is never enabled by
1048 * default, and is considered to be above the hard limit if it's
1049 * possible at all.
1050 */
1051 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1052 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1053 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1054 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1055 u8 min_freq; /* AKA RPn. Minimum frequency */
aed242ff 1056 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1057 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1058 u8 rp1_freq; /* "less than" RP0 power/freqency */
1059 u8 rp0_freq; /* Non-overclocked max frequency. */
67c3bf6f 1060 u32 cz_freq;
1a01ab3b 1061
8fb55197
CW
1062 u8 up_threshold; /* Current %busy required to uplock */
1063 u8 down_threshold; /* Current %busy required to downclock */
1064
dd75fdc8
CW
1065 int last_adj;
1066 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1067
c0951f0c 1068 bool enabled;
1a01ab3b 1069 struct delayed_work delayed_resume_work;
1854d5ca
CW
1070 struct list_head clients;
1071 unsigned boosts;
4fc688ce 1072
bf225f20
CW
1073 /* manual wa residency calculations */
1074 struct intel_rps_ei up_ei, down_ei;
1075
4fc688ce
JB
1076 /*
1077 * Protects RPS/RC6 register access and PCU communication.
1078 * Must be taken after struct_mutex if nested.
1079 */
1080 struct mutex hw_lock;
c85aa885
DV
1081};
1082
1a240d4d
DV
1083/* defined intel_pm.c */
1084extern spinlock_t mchdev_lock;
1085
c85aa885
DV
1086struct intel_ilk_power_mgmt {
1087 u8 cur_delay;
1088 u8 min_delay;
1089 u8 max_delay;
1090 u8 fmax;
1091 u8 fstart;
1092
1093 u64 last_count1;
1094 unsigned long last_time1;
1095 unsigned long chipset_power;
1096 u64 last_count2;
5ed0bdf2 1097 u64 last_time2;
c85aa885
DV
1098 unsigned long gfx_power;
1099 u8 corr;
1100
1101 int c_m;
1102 int r_t;
1103};
1104
c6cb582e
ID
1105struct drm_i915_private;
1106struct i915_power_well;
1107
1108struct i915_power_well_ops {
1109 /*
1110 * Synchronize the well's hw state to match the current sw state, for
1111 * example enable/disable it based on the current refcount. Called
1112 * during driver init and resume time, possibly after first calling
1113 * the enable/disable handlers.
1114 */
1115 void (*sync_hw)(struct drm_i915_private *dev_priv,
1116 struct i915_power_well *power_well);
1117 /*
1118 * Enable the well and resources that depend on it (for example
1119 * interrupts located on the well). Called after the 0->1 refcount
1120 * transition.
1121 */
1122 void (*enable)(struct drm_i915_private *dev_priv,
1123 struct i915_power_well *power_well);
1124 /*
1125 * Disable the well and resources that depend on it. Called after
1126 * the 1->0 refcount transition.
1127 */
1128 void (*disable)(struct drm_i915_private *dev_priv,
1129 struct i915_power_well *power_well);
1130 /* Returns the hw enabled state. */
1131 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1132 struct i915_power_well *power_well);
1133};
1134
a38911a3
WX
1135/* Power well structure for haswell */
1136struct i915_power_well {
c1ca727f 1137 const char *name;
6f3ef5dd 1138 bool always_on;
a38911a3
WX
1139 /* power well enable/disable usage count */
1140 int count;
bfafe93a
ID
1141 /* cached hw enabled state */
1142 bool hw_enabled;
c1ca727f 1143 unsigned long domains;
77961eb9 1144 unsigned long data;
c6cb582e 1145 const struct i915_power_well_ops *ops;
a38911a3
WX
1146};
1147
83c00f55 1148struct i915_power_domains {
baa70707
ID
1149 /*
1150 * Power wells needed for initialization at driver init and suspend
1151 * time are on. They are kept on until after the first modeset.
1152 */
1153 bool init_power_on;
0d116a29 1154 bool initializing;
c1ca727f 1155 int power_well_count;
baa70707 1156
83c00f55 1157 struct mutex lock;
1da51581 1158 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1159 struct i915_power_well *power_wells;
83c00f55
ID
1160};
1161
35a85ac6 1162#define MAX_L3_SLICES 2
a4da4fa4 1163struct intel_l3_parity {
35a85ac6 1164 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1165 struct work_struct error_work;
35a85ac6 1166 int which_slice;
a4da4fa4
DV
1167};
1168
4b5aed62 1169struct i915_gem_mm {
4b5aed62
DV
1170 /** Memory allocator for GTT stolen memory */
1171 struct drm_mm stolen;
4b5aed62
DV
1172 /** List of all objects in gtt_space. Used to restore gtt
1173 * mappings on resume */
1174 struct list_head bound_list;
1175 /**
1176 * List of objects which are not bound to the GTT (thus
1177 * are idle and not used by the GPU) but still have
1178 * (presumably uncached) pages still attached.
1179 */
1180 struct list_head unbound_list;
1181
1182 /** Usable portion of the GTT for GEM */
1183 unsigned long stolen_base; /* limited to low memory (32-bit) */
1184
4b5aed62
DV
1185 /** PPGTT used for aliasing the PPGTT with the GTT */
1186 struct i915_hw_ppgtt *aliasing_ppgtt;
1187
2cfcd32a 1188 struct notifier_block oom_notifier;
ceabbba5 1189 struct shrinker shrinker;
4b5aed62
DV
1190 bool shrinker_no_lock_stealing;
1191
4b5aed62
DV
1192 /** LRU list of objects with fence regs on them. */
1193 struct list_head fence_list;
1194
1195 /**
1196 * We leave the user IRQ off as much as possible,
1197 * but this means that requests will finish and never
1198 * be retired once the system goes idle. Set a timer to
1199 * fire periodically while the ring is running. When it
1200 * fires, go retire requests.
1201 */
1202 struct delayed_work retire_work;
1203
b29c19b6
CW
1204 /**
1205 * When we detect an idle GPU, we want to turn on
1206 * powersaving features. So once we see that there
1207 * are no more requests outstanding and no more
1208 * arrive within a small period of time, we fire
1209 * off the idle_work.
1210 */
1211 struct delayed_work idle_work;
1212
4b5aed62
DV
1213 /**
1214 * Are we in a non-interruptible section of code like
1215 * modesetting?
1216 */
1217 bool interruptible;
1218
f62a0076
CW
1219 /**
1220 * Is the GPU currently considered idle, or busy executing userspace
1221 * requests? Whilst idle, we attempt to power down the hardware and
1222 * display clocks. In order to reduce the effect on performance, there
1223 * is a slight delay before we do so.
1224 */
1225 bool busy;
1226
bdf1e7e3
DV
1227 /* the indicator for dispatch video commands on two BSD rings */
1228 int bsd_ring_dispatch_index;
1229
4b5aed62
DV
1230 /** Bit 6 swizzling required for X tiling */
1231 uint32_t bit_6_swizzle_x;
1232 /** Bit 6 swizzling required for Y tiling */
1233 uint32_t bit_6_swizzle_y;
1234
4b5aed62 1235 /* accounting, useful for userland debugging */
c20e8355 1236 spinlock_t object_stat_lock;
4b5aed62
DV
1237 size_t object_memory;
1238 u32 object_count;
1239};
1240
edc3d884 1241struct drm_i915_error_state_buf {
0a4cd7c8 1242 struct drm_i915_private *i915;
edc3d884
MK
1243 unsigned bytes;
1244 unsigned size;
1245 int err;
1246 u8 *buf;
1247 loff_t start;
1248 loff_t pos;
1249};
1250
fc16b48b
MK
1251struct i915_error_state_file_priv {
1252 struct drm_device *dev;
1253 struct drm_i915_error_state *error;
1254};
1255
99584db3
DV
1256struct i915_gpu_error {
1257 /* For hangcheck timer */
1258#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1259#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1260 /* Hang gpu twice in this window and your context gets banned */
1261#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1262
737b1506
CW
1263 struct workqueue_struct *hangcheck_wq;
1264 struct delayed_work hangcheck_work;
99584db3
DV
1265
1266 /* For reset and error_state handling. */
1267 spinlock_t lock;
1268 /* Protected by the above dev->gpu_error.lock. */
1269 struct drm_i915_error_state *first_error;
094f9a54
CW
1270
1271 unsigned long missed_irq_rings;
1272
1f83fee0 1273 /**
2ac0f450 1274 * State variable controlling the reset flow and count
1f83fee0 1275 *
2ac0f450
MK
1276 * This is a counter which gets incremented when reset is triggered,
1277 * and again when reset has been handled. So odd values (lowest bit set)
1278 * means that reset is in progress and even values that
1279 * (reset_counter >> 1):th reset was successfully completed.
1280 *
1281 * If reset is not completed succesfully, the I915_WEDGE bit is
1282 * set meaning that hardware is terminally sour and there is no
1283 * recovery. All waiters on the reset_queue will be woken when
1284 * that happens.
1285 *
1286 * This counter is used by the wait_seqno code to notice that reset
1287 * event happened and it needs to restart the entire ioctl (since most
1288 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1289 *
1290 * This is important for lock-free wait paths, where no contended lock
1291 * naturally enforces the correct ordering between the bail-out of the
1292 * waiter and the gpu reset work code.
1f83fee0
DV
1293 */
1294 atomic_t reset_counter;
1295
1f83fee0 1296#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1297#define I915_WEDGED (1 << 31)
1f83fee0
DV
1298
1299 /**
1300 * Waitqueue to signal when the reset has completed. Used by clients
1301 * that wait for dev_priv->mm.wedged to settle.
1302 */
1303 wait_queue_head_t reset_queue;
33196ded 1304
88b4aa87
MK
1305 /* Userspace knobs for gpu hang simulation;
1306 * combines both a ring mask, and extra flags
1307 */
1308 u32 stop_rings;
1309#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1310#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1311
1312 /* For missed irq/seqno simulation. */
1313 unsigned int test_irq_rings;
6689c167
MA
1314
1315 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1316 bool reload_in_reset;
99584db3
DV
1317};
1318
b8efb17b
ZR
1319enum modeset_restore {
1320 MODESET_ON_LID_OPEN,
1321 MODESET_DONE,
1322 MODESET_SUSPENDED,
1323};
1324
6acab15a 1325struct ddi_vbt_port_info {
ce4dd49e
DL
1326 /*
1327 * This is an index in the HDMI/DVI DDI buffer translation table.
1328 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1329 * populate this field.
1330 */
1331#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1332 uint8_t hdmi_level_shift;
311a2094
PZ
1333
1334 uint8_t supports_dvi:1;
1335 uint8_t supports_hdmi:1;
1336 uint8_t supports_dp:1;
6acab15a
PZ
1337};
1338
bfd7ebda
RV
1339enum psr_lines_to_wait {
1340 PSR_0_LINES_TO_WAIT = 0,
1341 PSR_1_LINE_TO_WAIT,
1342 PSR_4_LINES_TO_WAIT,
1343 PSR_8_LINES_TO_WAIT
83a7280e
PB
1344};
1345
41aa3448
RV
1346struct intel_vbt_data {
1347 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1348 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1349
1350 /* Feature bits */
1351 unsigned int int_tv_support:1;
1352 unsigned int lvds_dither:1;
1353 unsigned int lvds_vbt:1;
1354 unsigned int int_crt_support:1;
1355 unsigned int lvds_use_ssc:1;
1356 unsigned int display_clock_mode:1;
1357 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1358 unsigned int has_mipi:1;
41aa3448
RV
1359 int lvds_ssc_freq;
1360 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1361
83a7280e
PB
1362 enum drrs_support_type drrs_type;
1363
41aa3448
RV
1364 /* eDP */
1365 int edp_rate;
1366 int edp_lanes;
1367 int edp_preemphasis;
1368 int edp_vswing;
1369 bool edp_initialized;
1370 bool edp_support;
1371 int edp_bpp;
1372 struct edp_power_seq edp_pps;
1373
bfd7ebda
RV
1374 struct {
1375 bool full_link;
1376 bool require_aux_wakeup;
1377 int idle_frames;
1378 enum psr_lines_to_wait lines_to_wait;
1379 int tp1_wakeup_time;
1380 int tp2_tp3_wakeup_time;
1381 } psr;
1382
f00076d2
JN
1383 struct {
1384 u16 pwm_freq_hz;
39fbc9c8 1385 bool present;
f00076d2 1386 bool active_low_pwm;
1de6068e 1387 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1388 } backlight;
1389
d17c5443
SK
1390 /* MIPI DSI */
1391 struct {
3e6bd011 1392 u16 port;
d17c5443 1393 u16 panel_id;
d3b542fc
SK
1394 struct mipi_config *config;
1395 struct mipi_pps_data *pps;
1396 u8 seq_version;
1397 u32 size;
1398 u8 *data;
1399 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1400 } dsi;
1401
41aa3448
RV
1402 int crt_ddc_pin;
1403
1404 int child_dev_num;
768f69c9 1405 union child_device_config *child_dev;
6acab15a
PZ
1406
1407 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1408};
1409
77c122bc
VS
1410enum intel_ddb_partitioning {
1411 INTEL_DDB_PART_1_2,
1412 INTEL_DDB_PART_5_6, /* IVB+ */
1413};
1414
1fd527cc
VS
1415struct intel_wm_level {
1416 bool enable;
1417 uint32_t pri_val;
1418 uint32_t spr_val;
1419 uint32_t cur_val;
1420 uint32_t fbc_val;
1421};
1422
820c1980 1423struct ilk_wm_values {
609cedef
VS
1424 uint32_t wm_pipe[3];
1425 uint32_t wm_lp[3];
1426 uint32_t wm_lp_spr[3];
1427 uint32_t wm_linetime[3];
1428 bool enable_fbc_wm;
1429 enum intel_ddb_partitioning partitioning;
1430};
1431
0018fda1 1432struct vlv_wm_values {
ae80152d
VS
1433 struct {
1434 uint16_t primary;
1435 uint16_t sprite[2];
1436 uint8_t cursor;
1437 } pipe[3];
1438
1439 struct {
1440 uint16_t plane;
1441 uint8_t cursor;
1442 } sr;
1443
0018fda1
VS
1444 struct {
1445 uint8_t cursor;
1446 uint8_t sprite[2];
1447 uint8_t primary;
1448 } ddl[3];
1449};
1450
c193924e 1451struct skl_ddb_entry {
16160e3d 1452 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1453};
1454
1455static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1456{
16160e3d 1457 return entry->end - entry->start;
c193924e
DL
1458}
1459
08db6652
DL
1460static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1461 const struct skl_ddb_entry *e2)
1462{
1463 if (e1->start == e2->start && e1->end == e2->end)
1464 return true;
1465
1466 return false;
1467}
1468
c193924e 1469struct skl_ddb_allocation {
34bb56af 1470 struct skl_ddb_entry pipe[I915_MAX_PIPES];
2cd601c6
CK
1471 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
1472 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* y-plane */
c193924e
DL
1473 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1474};
1475
2ac96d2a
PB
1476struct skl_wm_values {
1477 bool dirty[I915_MAX_PIPES];
c193924e 1478 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1479 uint32_t wm_linetime[I915_MAX_PIPES];
1480 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1481 uint32_t cursor[I915_MAX_PIPES][8];
1482 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1483 uint32_t cursor_trans[I915_MAX_PIPES];
1484};
1485
1486struct skl_wm_level {
1487 bool plane_en[I915_MAX_PLANES];
b99f58da 1488 bool cursor_en;
2ac96d2a
PB
1489 uint16_t plane_res_b[I915_MAX_PLANES];
1490 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1491 uint16_t cursor_res_b;
1492 uint8_t cursor_res_l;
1493};
1494
c67a470b 1495/*
765dab67
PZ
1496 * This struct helps tracking the state needed for runtime PM, which puts the
1497 * device in PCI D3 state. Notice that when this happens, nothing on the
1498 * graphics device works, even register access, so we don't get interrupts nor
1499 * anything else.
c67a470b 1500 *
765dab67
PZ
1501 * Every piece of our code that needs to actually touch the hardware needs to
1502 * either call intel_runtime_pm_get or call intel_display_power_get with the
1503 * appropriate power domain.
a8a8bd54 1504 *
765dab67
PZ
1505 * Our driver uses the autosuspend delay feature, which means we'll only really
1506 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1507 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1508 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1509 *
1510 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1511 * goes back to false exactly before we reenable the IRQs. We use this variable
1512 * to check if someone is trying to enable/disable IRQs while they're supposed
1513 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1514 * case it happens.
c67a470b 1515 *
765dab67 1516 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1517 */
5d584b2e
PZ
1518struct i915_runtime_pm {
1519 bool suspended;
2aeb7d3a 1520 bool irqs_enabled;
c67a470b
PZ
1521};
1522
926321d5
DV
1523enum intel_pipe_crc_source {
1524 INTEL_PIPE_CRC_SOURCE_NONE,
1525 INTEL_PIPE_CRC_SOURCE_PLANE1,
1526 INTEL_PIPE_CRC_SOURCE_PLANE2,
1527 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1528 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1529 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1530 INTEL_PIPE_CRC_SOURCE_TV,
1531 INTEL_PIPE_CRC_SOURCE_DP_B,
1532 INTEL_PIPE_CRC_SOURCE_DP_C,
1533 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1534 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1535 INTEL_PIPE_CRC_SOURCE_MAX,
1536};
1537
8bf1e9f1 1538struct intel_pipe_crc_entry {
ac2300d4 1539 uint32_t frame;
8bf1e9f1
SH
1540 uint32_t crc[5];
1541};
1542
b2c88f5b 1543#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1544struct intel_pipe_crc {
d538bbdf
DL
1545 spinlock_t lock;
1546 bool opened; /* exclusive access to the result file */
e5f75aca 1547 struct intel_pipe_crc_entry *entries;
926321d5 1548 enum intel_pipe_crc_source source;
d538bbdf 1549 int head, tail;
07144428 1550 wait_queue_head_t wq;
8bf1e9f1
SH
1551};
1552
f99d7069
DV
1553struct i915_frontbuffer_tracking {
1554 struct mutex lock;
1555
1556 /*
1557 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1558 * scheduled flips.
1559 */
1560 unsigned busy_bits;
1561 unsigned flip_bits;
1562};
1563
7225342a
MK
1564struct i915_wa_reg {
1565 u32 addr;
1566 u32 value;
1567 /* bitmask representing WA bits */
1568 u32 mask;
1569};
1570
1571#define I915_MAX_WA_REGS 16
1572
1573struct i915_workarounds {
1574 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1575 u32 count;
1576};
1577
cf9d2890
YZ
1578struct i915_virtual_gpu {
1579 bool active;
1580};
1581
77fec556 1582struct drm_i915_private {
f4c956ad 1583 struct drm_device *dev;
efab6d8d 1584 struct kmem_cache *objects;
e20d2ab7 1585 struct kmem_cache *vmas;
efab6d8d 1586 struct kmem_cache *requests;
f4c956ad 1587
5c969aa7 1588 const struct intel_device_info info;
f4c956ad
DV
1589
1590 int relative_constants_mode;
1591
1592 void __iomem *regs;
1593
907b28c5 1594 struct intel_uncore uncore;
f4c956ad 1595
cf9d2890
YZ
1596 struct i915_virtual_gpu vgpu;
1597
eb805623
DV
1598 struct intel_csr csr;
1599
1600 /* Display CSR-related protection */
1601 struct mutex csr_lock;
1602
5ea6e5e3 1603 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1604
f4c956ad
DV
1605 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1606 * controller on different i2c buses. */
1607 struct mutex gmbus_mutex;
1608
1609 /**
1610 * Base address of the gmbus and gpio block.
1611 */
1612 uint32_t gpio_mmio_base;
1613
b6fdd0f2
SS
1614 /* MMIO base address for MIPI regs */
1615 uint32_t mipi_mmio_base;
1616
28c70f16
DV
1617 wait_queue_head_t gmbus_wait_queue;
1618
f4c956ad 1619 struct pci_dev *bridge_dev;
a4872ba6 1620 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1621 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1622 uint32_t last_seqno, next_seqno;
f4c956ad 1623
ba8286fa 1624 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1625 struct resource mch_res;
1626
f4c956ad
DV
1627 /* protects the irq masks */
1628 spinlock_t irq_lock;
1629
84c33a64
SG
1630 /* protects the mmio flip data */
1631 spinlock_t mmio_flip_lock;
1632
f8b79e58
ID
1633 bool display_irqs_enabled;
1634
9ee32fea
DV
1635 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1636 struct pm_qos_request pm_qos;
1637
f4c956ad 1638 /* DPIO indirect register protection */
09153000 1639 struct mutex dpio_lock;
f4c956ad
DV
1640
1641 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1642 union {
1643 u32 irq_mask;
1644 u32 de_irq_mask[I915_MAX_PIPES];
1645 };
f4c956ad 1646 u32 gt_irq_mask;
605cd25b 1647 u32 pm_irq_mask;
a6706b45 1648 u32 pm_rps_events;
91d181dd 1649 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1650
f4c956ad 1651 struct work_struct hotplug_work;
b543fb04
EE
1652 struct {
1653 unsigned long hpd_last_jiffies;
1654 int hpd_cnt;
1655 enum {
1656 HPD_ENABLED = 0,
1657 HPD_DISABLED = 1,
1658 HPD_MARK_DISABLED = 2
1659 } hpd_mark;
1660 } hpd_stats[HPD_NUM_PINS];
142e2398 1661 u32 hpd_event_bits;
6323751d 1662 struct delayed_work hotplug_reenable_work;
f4c956ad 1663
5c3fe8b0 1664 struct i915_fbc fbc;
439d7ac0 1665 struct i915_drrs drrs;
f4c956ad 1666 struct intel_opregion opregion;
41aa3448 1667 struct intel_vbt_data vbt;
f4c956ad 1668
d9ceb816
JB
1669 bool preserve_bios_swizzle;
1670
f4c956ad
DV
1671 /* overlay */
1672 struct intel_overlay *overlay;
f4c956ad 1673
58c68779 1674 /* backlight registers and fields in struct intel_panel */
07f11d49 1675 struct mutex backlight_lock;
31ad8ec6 1676
f4c956ad 1677 /* LVDS info */
f4c956ad
DV
1678 bool no_aux_handshake;
1679
e39b999a
VS
1680 /* protects panel power sequencer state */
1681 struct mutex pps_mutex;
1682
f4c956ad
DV
1683 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1684 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1685 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1686
1687 unsigned int fsb_freq, mem_freq, is_ddr3;
164dfd28 1688 unsigned int cdclk_freq;
6bcda4f0 1689 unsigned int hpll_freq;
f4c956ad 1690
645416f5
DV
1691 /**
1692 * wq - Driver workqueue for GEM.
1693 *
1694 * NOTE: Work items scheduled here are not allowed to grab any modeset
1695 * locks, for otherwise the flushing done in the pageflip code will
1696 * result in deadlocks.
1697 */
f4c956ad
DV
1698 struct workqueue_struct *wq;
1699
1700 /* Display functions */
1701 struct drm_i915_display_funcs display;
1702
1703 /* PCH chipset type */
1704 enum intel_pch pch_type;
17a303ec 1705 unsigned short pch_id;
f4c956ad
DV
1706
1707 unsigned long quirks;
1708
b8efb17b
ZR
1709 enum modeset_restore modeset_restore;
1710 struct mutex modeset_restore_lock;
673a394b 1711
a7bbbd63 1712 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1713 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1714
4b5aed62 1715 struct i915_gem_mm mm;
ad46cb53
CW
1716 DECLARE_HASHTABLE(mm_structs, 7);
1717 struct mutex mm_lock;
8781342d 1718
8781342d
DV
1719 /* Kernel Modesetting */
1720
9b9d172d 1721 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1722
76c4ac04
DL
1723 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1724 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1725 wait_queue_head_t pending_flip_queue;
1726
c4597872
DV
1727#ifdef CONFIG_DEBUG_FS
1728 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1729#endif
1730
e72f9fbf
DV
1731 int num_shared_dpll;
1732 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
e4607fcf 1733 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1734
7225342a 1735 struct i915_workarounds workarounds;
888b5995 1736
652c393a
JB
1737 /* Reclocking support */
1738 bool render_reclock_avail;
1739 bool lvds_downclock_avail;
18f9ed12
ZY
1740 /* indicates the reduced downclock for LVDS*/
1741 int lvds_downclock;
f99d7069
DV
1742
1743 struct i915_frontbuffer_tracking fb_tracking;
1744
652c393a 1745 u16 orig_clock;
f97108d1 1746
c4804411 1747 bool mchbar_need_disable;
f97108d1 1748
a4da4fa4
DV
1749 struct intel_l3_parity l3_parity;
1750
59124506
BW
1751 /* Cannot be determined by PCIID. You must always read a register. */
1752 size_t ellc_size;
1753
c6a828d3 1754 /* gen6+ rps state */
c85aa885 1755 struct intel_gen6_power_mgmt rps;
c6a828d3 1756
20e4d407
DV
1757 /* ilk-only ips/rps state. Everything in here is protected by the global
1758 * mchdev_lock in intel_pm.c */
c85aa885 1759 struct intel_ilk_power_mgmt ips;
b5e50c3f 1760
83c00f55 1761 struct i915_power_domains power_domains;
a38911a3 1762
a031d709 1763 struct i915_psr psr;
3f51e471 1764
99584db3 1765 struct i915_gpu_error gpu_error;
ae681d96 1766
c9cddffc
JB
1767 struct drm_i915_gem_object *vlv_pctx;
1768
4520f53a 1769#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1770 /* list of fbdev register on this device */
1771 struct intel_fbdev *fbdev;
82e3b8c1 1772 struct work_struct fbdev_suspend_work;
4520f53a 1773#endif
e953fd7b
CW
1774
1775 struct drm_property *broadcast_rgb_property;
3f43c48d 1776 struct drm_property *force_audio_property;
e3689190 1777
58fddc28
ID
1778 /* hda/i915 audio component */
1779 bool audio_component_registered;
1780
254f965c 1781 uint32_t hw_context_size;
a33afea5 1782 struct list_head context_list;
f4c956ad 1783
3e68320e 1784 u32 fdi_rx_config;
68d18ad7 1785
70722468
VS
1786 u32 chv_phy_control;
1787
842f1c8b 1788 u32 suspend_count;
f4c956ad 1789 struct i915_suspend_saved_registers regfile;
ddeea5b0 1790 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1791
53615a5e
VS
1792 struct {
1793 /*
1794 * Raw watermark latency values:
1795 * in 0.1us units for WM0,
1796 * in 0.5us units for WM1+.
1797 */
1798 /* primary */
1799 uint16_t pri_latency[5];
1800 /* sprite */
1801 uint16_t spr_latency[5];
1802 /* cursor */
1803 uint16_t cur_latency[5];
2af30a5c
PB
1804 /*
1805 * Raw watermark memory latency values
1806 * for SKL for all 8 levels
1807 * in 1us units.
1808 */
1809 uint16_t skl_latency[8];
609cedef 1810
2d41c0b5
PB
1811 /*
1812 * The skl_wm_values structure is a bit too big for stack
1813 * allocation, so we keep the staging struct where we store
1814 * intermediate results here instead.
1815 */
1816 struct skl_wm_values skl_results;
1817
609cedef 1818 /* current hardware state */
2d41c0b5
PB
1819 union {
1820 struct ilk_wm_values hw;
1821 struct skl_wm_values skl_hw;
0018fda1 1822 struct vlv_wm_values vlv;
2d41c0b5 1823 };
53615a5e
VS
1824 } wm;
1825
8a187455
PZ
1826 struct i915_runtime_pm pm;
1827
13cf5504
DA
1828 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1829 u32 long_hpd_port_mask;
1830 u32 short_hpd_port_mask;
1831 struct work_struct dig_port_work;
1832
0e32b39c
DA
1833 /*
1834 * if we get a HPD irq from DP and a HPD irq from non-DP
1835 * the non-DP HPD could block the workqueue on a mode config
1836 * mutex getting, that userspace may have taken. However
1837 * userspace is waiting on the DP workqueue to run which is
1838 * blocked behind the non-DP one.
1839 */
1840 struct workqueue_struct *dp_wq;
1841
a83014d3
OM
1842 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1843 struct {
f3dc74c0
JH
1844 int (*execbuf_submit)(struct drm_device *dev, struct drm_file *file,
1845 struct intel_engine_cs *ring,
1846 struct intel_context *ctx,
1847 struct drm_i915_gem_execbuffer2 *args,
1848 struct list_head *vmas,
1849 struct drm_i915_gem_object *batch_obj,
1850 u64 exec_start, u32 flags);
a83014d3
OM
1851 int (*init_rings)(struct drm_device *dev);
1852 void (*cleanup_ring)(struct intel_engine_cs *ring);
1853 void (*stop_ring)(struct intel_engine_cs *ring);
1854 } gt;
1855
9e458034
SJ
1856 bool edp_low_vswing;
1857
bdf1e7e3
DV
1858 /*
1859 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1860 * will be rejected. Instead look for a better place.
1861 */
77fec556 1862};
1da177e4 1863
2c1792a1
CW
1864static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1865{
1866 return dev->dev_private;
1867}
1868
888d0d42
ID
1869static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1870{
1871 return to_i915(dev_get_drvdata(dev));
1872}
1873
b4519513
CW
1874/* Iterate over initialised rings */
1875#define for_each_ring(ring__, dev_priv__, i__) \
1876 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1877 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1878
b1d7e4b4
WF
1879enum hdmi_force_audio {
1880 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1881 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1882 HDMI_AUDIO_AUTO, /* trust EDID */
1883 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1884};
1885
190d6cd5 1886#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1887
37e680a1
CW
1888struct drm_i915_gem_object_ops {
1889 /* Interface between the GEM object and its backing storage.
1890 * get_pages() is called once prior to the use of the associated set
1891 * of pages before to binding them into the GTT, and put_pages() is
1892 * called after we no longer need them. As we expect there to be
1893 * associated cost with migrating pages between the backing storage
1894 * and making them available for the GPU (e.g. clflush), we may hold
1895 * onto the pages after they are no longer referenced by the GPU
1896 * in case they may be used again shortly (for example migrating the
1897 * pages to a different memory domain within the GTT). put_pages()
1898 * will therefore most likely be called when the object itself is
1899 * being released or under memory pressure (where we attempt to
1900 * reap pages for the shrinker).
1901 */
1902 int (*get_pages)(struct drm_i915_gem_object *);
1903 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
1904 int (*dmabuf_export)(struct drm_i915_gem_object *);
1905 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
1906};
1907
a071fa00
DV
1908/*
1909 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1910 * considered to be the frontbuffer for the given plane interface-vise. This
1911 * doesn't mean that the hw necessarily already scans it out, but that any
1912 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1913 *
1914 * We have one bit per pipe and per scanout plane type.
1915 */
1916#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1917#define INTEL_FRONTBUFFER_BITS \
1918 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1919#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1920 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1921#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1922 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1923#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1924 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1925#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1926 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c
DV
1927#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1928 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 1929
673a394b 1930struct drm_i915_gem_object {
c397b908 1931 struct drm_gem_object base;
673a394b 1932
37e680a1
CW
1933 const struct drm_i915_gem_object_ops *ops;
1934
2f633156
BW
1935 /** List of VMAs backed by this object */
1936 struct list_head vma_list;
1937
c1ad11fc
CW
1938 /** Stolen memory for this object, instead of being backed by shmem. */
1939 struct drm_mm_node *stolen;
35c20a60 1940 struct list_head global_list;
673a394b 1941
69dc4987 1942 struct list_head ring_list;
b25cb2f8
BW
1943 /** Used in execbuf to temporarily hold a ref */
1944 struct list_head obj_exec_link;
673a394b 1945
8d9d5744 1946 struct list_head batch_pool_link;
493018dc 1947
673a394b 1948 /**
65ce3027
CW
1949 * This is set if the object is on the active lists (has pending
1950 * rendering and so a non-zero seqno), and is not set if it i s on
1951 * inactive (ready to be unbound) list.
673a394b 1952 */
0206e353 1953 unsigned int active:1;
673a394b
EA
1954
1955 /**
1956 * This is set if the object has been written to since last bound
1957 * to the GTT
1958 */
0206e353 1959 unsigned int dirty:1;
778c3544
DV
1960
1961 /**
1962 * Fence register bits (if any) for this object. Will be set
1963 * as needed when mapped into the GTT.
1964 * Protected by dev->struct_mutex.
778c3544 1965 */
4b9de737 1966 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1967
778c3544
DV
1968 /**
1969 * Advice: are the backing pages purgeable?
1970 */
0206e353 1971 unsigned int madv:2;
778c3544 1972
778c3544
DV
1973 /**
1974 * Current tiling mode for the object.
1975 */
0206e353 1976 unsigned int tiling_mode:2;
5d82e3e6
CW
1977 /**
1978 * Whether the tiling parameters for the currently associated fence
1979 * register have changed. Note that for the purposes of tracking
1980 * tiling changes we also treat the unfenced register, the register
1981 * slot that the object occupies whilst it executes a fenced
1982 * command (such as BLT on gen2/3), as a "fence".
1983 */
1984 unsigned int fence_dirty:1;
778c3544 1985
75e9e915
DV
1986 /**
1987 * Is the object at the current location in the gtt mappable and
1988 * fenceable? Used to avoid costly recalculations.
1989 */
0206e353 1990 unsigned int map_and_fenceable:1;
75e9e915 1991
fb7d516a
DV
1992 /**
1993 * Whether the current gtt mapping needs to be mappable (and isn't just
1994 * mappable by accident). Track pin and fault separate for a more
1995 * accurate mappable working set.
1996 */
0206e353 1997 unsigned int fault_mappable:1;
fb7d516a 1998
24f3a8cf
AG
1999 /*
2000 * Is the object to be mapped as read-only to the GPU
2001 * Only honoured if hardware has relevant pte bit
2002 */
2003 unsigned long gt_ro:1;
651d794f 2004 unsigned int cache_level:3;
0f71979a 2005 unsigned int cache_dirty:1;
93dfb40c 2006
9da3da66 2007 unsigned int has_dma_mapping:1;
7bddb01f 2008
a071fa00
DV
2009 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2010
8a0c39b1
TU
2011 unsigned int pin_display;
2012
9da3da66 2013 struct sg_table *pages;
a5570178 2014 int pages_pin_count;
ee286370
CW
2015 struct get_page {
2016 struct scatterlist *sg;
2017 int last;
2018 } get_page;
673a394b 2019
1286ff73 2020 /* prime dma-buf support */
9a70cc2a
DA
2021 void *dma_buf_vmapping;
2022 int vmapping_count;
2023
1c293ea3 2024 /** Breadcrumb of last rendering to the buffer. */
97b2a6a1
JH
2025 struct drm_i915_gem_request *last_read_req;
2026 struct drm_i915_gem_request *last_write_req;
caea7476 2027 /** Breadcrumb of last fenced GPU access to the buffer. */
97b2a6a1 2028 struct drm_i915_gem_request *last_fenced_req;
673a394b 2029
778c3544 2030 /** Current tiling stride for the object, if it's tiled. */
de151cf6 2031 uint32_t stride;
673a394b 2032
80075d49
DV
2033 /** References from framebuffers, locks out tiling changes. */
2034 unsigned long framebuffer_references;
2035
280b713b 2036 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2037 unsigned long *bit_17;
280b713b 2038
5cc9ed4b 2039 union {
6a2c4232
CW
2040 /** for phy allocated objects */
2041 struct drm_dma_handle *phys_handle;
2042
5cc9ed4b
CW
2043 struct i915_gem_userptr {
2044 uintptr_t ptr;
2045 unsigned read_only :1;
2046 unsigned workers :4;
2047#define I915_GEM_USERPTR_MAX_WORKERS 15
2048
ad46cb53
CW
2049 struct i915_mm_struct *mm;
2050 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2051 struct work_struct *work;
2052 } userptr;
2053 };
2054};
62b8b215 2055#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 2056
a071fa00
DV
2057void i915_gem_track_fb(struct drm_i915_gem_object *old,
2058 struct drm_i915_gem_object *new,
2059 unsigned frontbuffer_bits);
2060
673a394b
EA
2061/**
2062 * Request queue structure.
2063 *
2064 * The request queue allows us to note sequence numbers that have been emitted
2065 * and may be associated with active buffers to be retired.
2066 *
97b2a6a1
JH
2067 * By keeping this list, we can avoid having to do questionable sequence
2068 * number comparisons on buffer last_read|write_seqno. It also allows an
2069 * emission time to be associated with the request for tracking how far ahead
2070 * of the GPU the submission is.
b3a38998
NH
2071 *
2072 * The requests are reference counted, so upon creation they should have an
2073 * initial reference taken using kref_init
673a394b
EA
2074 */
2075struct drm_i915_gem_request {
abfe262a
JH
2076 struct kref ref;
2077
852835f3 2078 /** On Which ring this request was generated */
efab6d8d 2079 struct drm_i915_private *i915;
a4872ba6 2080 struct intel_engine_cs *ring;
852835f3 2081
673a394b
EA
2082 /** GEM sequence number associated with this request. */
2083 uint32_t seqno;
2084
7d736f4f
MK
2085 /** Position in the ringbuffer of the start of the request */
2086 u32 head;
2087
72f95afa
NH
2088 /**
2089 * Position in the ringbuffer of the start of the postfix.
2090 * This is required to calculate the maximum available ringbuffer
2091 * space without overwriting the postfix.
2092 */
2093 u32 postfix;
2094
2095 /** Position in the ringbuffer of the end of the whole request */
a71d8d94
CW
2096 u32 tail;
2097
b3a38998 2098 /**
a8c6ecb3 2099 * Context and ring buffer related to this request
b3a38998
NH
2100 * Contexts are refcounted, so when this request is associated with a
2101 * context, we must increment the context's refcount, to guarantee that
2102 * it persists while any request is linked to it. Requests themselves
2103 * are also refcounted, so the request will only be freed when the last
2104 * reference to it is dismissed, and the code in
2105 * i915_gem_request_free() will then decrement the refcount on the
2106 * context.
2107 */
273497e5 2108 struct intel_context *ctx;
98e1bd4a 2109 struct intel_ringbuffer *ringbuf;
0e50e96b 2110
7d736f4f
MK
2111 /** Batch buffer related to this request if any */
2112 struct drm_i915_gem_object *batch_obj;
2113
673a394b
EA
2114 /** Time at which this request was emitted, in jiffies. */
2115 unsigned long emitted_jiffies;
2116
b962442e 2117 /** global list entry for this request */
673a394b 2118 struct list_head list;
b962442e 2119
f787a5f5 2120 struct drm_i915_file_private *file_priv;
b962442e
EA
2121 /** file_priv list entry for this request */
2122 struct list_head client_list;
67e2937b 2123
071c92de
MK
2124 /** process identifier submitting this request */
2125 struct pid *pid;
2126
6d3d8274
NH
2127 /**
2128 * The ELSP only accepts two elements at a time, so we queue
2129 * context/tail pairs on a given queue (ring->execlist_queue) until the
2130 * hardware is available. The queue serves a double purpose: we also use
2131 * it to keep track of the up to 2 contexts currently in the hardware
2132 * (usually one in execution and the other queued up by the GPU): We
2133 * only remove elements from the head of the queue when the hardware
2134 * informs us that an element has been completed.
2135 *
2136 * All accesses to the queue are mediated by a spinlock
2137 * (ring->execlist_lock).
2138 */
2139
2140 /** Execlist link in the submission queue.*/
2141 struct list_head execlist_link;
2142
2143 /** Execlists no. of times this request has been sent to the ELSP */
2144 int elsp_submitted;
2145
673a394b
EA
2146};
2147
6689cb2b
JH
2148int i915_gem_request_alloc(struct intel_engine_cs *ring,
2149 struct intel_context *ctx);
abfe262a
JH
2150void i915_gem_request_free(struct kref *req_ref);
2151
b793a00a
JH
2152static inline uint32_t
2153i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2154{
2155 return req ? req->seqno : 0;
2156}
2157
2158static inline struct intel_engine_cs *
2159i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2160{
2161 return req ? req->ring : NULL;
2162}
2163
b2cfe0ab 2164static inline struct drm_i915_gem_request *
abfe262a
JH
2165i915_gem_request_reference(struct drm_i915_gem_request *req)
2166{
b2cfe0ab
CW
2167 if (req)
2168 kref_get(&req->ref);
2169 return req;
abfe262a
JH
2170}
2171
2172static inline void
2173i915_gem_request_unreference(struct drm_i915_gem_request *req)
2174{
f245860e 2175 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
abfe262a
JH
2176 kref_put(&req->ref, i915_gem_request_free);
2177}
2178
41037f9f
CW
2179static inline void
2180i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2181{
b833bb61
ML
2182 struct drm_device *dev;
2183
2184 if (!req)
2185 return;
41037f9f 2186
b833bb61
ML
2187 dev = req->ring->dev;
2188 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
41037f9f 2189 mutex_unlock(&dev->struct_mutex);
41037f9f
CW
2190}
2191
abfe262a
JH
2192static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2193 struct drm_i915_gem_request *src)
2194{
2195 if (src)
2196 i915_gem_request_reference(src);
2197
2198 if (*pdst)
2199 i915_gem_request_unreference(*pdst);
2200
2201 *pdst = src;
2202}
2203
1b5a433a
JH
2204/*
2205 * XXX: i915_gem_request_completed should be here but currently needs the
2206 * definition of i915_seqno_passed() which is below. It will be moved in
2207 * a later patch when the call to i915_seqno_passed() is obsoleted...
2208 */
2209
673a394b 2210struct drm_i915_file_private {
b29c19b6 2211 struct drm_i915_private *dev_priv;
ab0e7ff9 2212 struct drm_file *file;
b29c19b6 2213
673a394b 2214 struct {
99057c81 2215 spinlock_t lock;
b962442e 2216 struct list_head request_list;
673a394b 2217 } mm;
40521054 2218 struct idr context_idr;
e59ec13d 2219
1854d5ca
CW
2220 struct list_head rps_boost;
2221 struct intel_engine_cs *bsd_ring;
2222
2223 unsigned rps_boosts;
673a394b
EA
2224};
2225
351e3db2
BV
2226/*
2227 * A command that requires special handling by the command parser.
2228 */
2229struct drm_i915_cmd_descriptor {
2230 /*
2231 * Flags describing how the command parser processes the command.
2232 *
2233 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2234 * a length mask if not set
2235 * CMD_DESC_SKIP: The command is allowed but does not follow the
2236 * standard length encoding for the opcode range in
2237 * which it falls
2238 * CMD_DESC_REJECT: The command is never allowed
2239 * CMD_DESC_REGISTER: The command should be checked against the
2240 * register whitelist for the appropriate ring
2241 * CMD_DESC_MASTER: The command is allowed if the submitting process
2242 * is the DRM master
2243 */
2244 u32 flags;
2245#define CMD_DESC_FIXED (1<<0)
2246#define CMD_DESC_SKIP (1<<1)
2247#define CMD_DESC_REJECT (1<<2)
2248#define CMD_DESC_REGISTER (1<<3)
2249#define CMD_DESC_BITMASK (1<<4)
2250#define CMD_DESC_MASTER (1<<5)
2251
2252 /*
2253 * The command's unique identification bits and the bitmask to get them.
2254 * This isn't strictly the opcode field as defined in the spec and may
2255 * also include type, subtype, and/or subop fields.
2256 */
2257 struct {
2258 u32 value;
2259 u32 mask;
2260 } cmd;
2261
2262 /*
2263 * The command's length. The command is either fixed length (i.e. does
2264 * not include a length field) or has a length field mask. The flag
2265 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2266 * a length mask. All command entries in a command table must include
2267 * length information.
2268 */
2269 union {
2270 u32 fixed;
2271 u32 mask;
2272 } length;
2273
2274 /*
2275 * Describes where to find a register address in the command to check
2276 * against the ring's register whitelist. Only valid if flags has the
2277 * CMD_DESC_REGISTER bit set.
2278 */
2279 struct {
2280 u32 offset;
2281 u32 mask;
2282 } reg;
2283
2284#define MAX_CMD_DESC_BITMASKS 3
2285 /*
2286 * Describes command checks where a particular dword is masked and
2287 * compared against an expected value. If the command does not match
2288 * the expected value, the parser rejects it. Only valid if flags has
2289 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2290 * are valid.
d4d48035
BV
2291 *
2292 * If the check specifies a non-zero condition_mask then the parser
2293 * only performs the check when the bits specified by condition_mask
2294 * are non-zero.
351e3db2
BV
2295 */
2296 struct {
2297 u32 offset;
2298 u32 mask;
2299 u32 expected;
d4d48035
BV
2300 u32 condition_offset;
2301 u32 condition_mask;
351e3db2
BV
2302 } bits[MAX_CMD_DESC_BITMASKS];
2303};
2304
2305/*
2306 * A table of commands requiring special handling by the command parser.
2307 *
2308 * Each ring has an array of tables. Each table consists of an array of command
2309 * descriptors, which must be sorted with command opcodes in ascending order.
2310 */
2311struct drm_i915_cmd_table {
2312 const struct drm_i915_cmd_descriptor *table;
2313 int count;
2314};
2315
dbbe9127 2316/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2317#define __I915__(p) ({ \
2318 struct drm_i915_private *__p; \
2319 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2320 __p = (struct drm_i915_private *)p; \
2321 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2322 __p = to_i915((struct drm_device *)p); \
2323 else \
2324 BUILD_BUG(); \
2325 __p; \
2326})
dbbe9127 2327#define INTEL_INFO(p) (&__I915__(p)->info)
87f1f465 2328#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
e90a21d4 2329#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
cae5852d 2330
87f1f465
CW
2331#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2332#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2333#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2334#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2335#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2336#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2337#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2338#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2339#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2340#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2341#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2342#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2343#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2344#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2345#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2346#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2347#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2348#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2349#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2350 INTEL_DEVID(dev) == 0x0152 || \
2351 INTEL_DEVID(dev) == 0x015a)
70a3eb7a 2352#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
6df4027b 2353#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
4cae9ae0 2354#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
8179f1f0 2355#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
7201c0b3 2356#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
1feed885 2357#define IS_BROXTON(dev) (!INTEL_INFO(dev)->is_skylake && IS_GEN9(dev))
cae5852d 2358#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2359#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2360 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2361#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
6b96d705 2362 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
0dc6f20b 2363 (INTEL_DEVID(dev) & 0xf) == 0xb || \
87f1f465 2364 (INTEL_DEVID(dev) & 0xf) == 0xe))
a0fcbd95
RV
2365#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2366 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2367#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2368 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2369#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2370 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2371/* ULX machines are also considered ULT. */
87f1f465
CW
2372#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2373 INTEL_DEVID(dev) == 0x0A1E)
b833d685 2374#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2375
e90a21d4
HN
2376#define SKL_REVID_A0 (0x0)
2377#define SKL_REVID_B0 (0x1)
2378#define SKL_REVID_C0 (0x2)
2379#define SKL_REVID_D0 (0x3)
8bc0ccf6 2380#define SKL_REVID_E0 (0x4)
e90a21d4 2381
6c74c87f
NH
2382#define BXT_REVID_A0 (0x0)
2383#define BXT_REVID_B0 (0x3)
2384#define BXT_REVID_C0 (0x6)
2385
85436696
JB
2386/*
2387 * The genX designation typically refers to the render engine, so render
2388 * capability related checks should use IS_GEN, while display and other checks
2389 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2390 * chips, etc.).
2391 */
cae5852d
ZN
2392#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2393#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2394#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2395#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2396#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2397#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2398#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
b71252dc 2399#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
cae5852d 2400
73ae478c
BW
2401#define RENDER_RING (1<<RCS)
2402#define BSD_RING (1<<VCS)
2403#define BLT_RING (1<<BCS)
2404#define VEBOX_RING (1<<VECS)
845f74a7 2405#define BSD2_RING (1<<VCS2)
63c42e56 2406#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2407#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2408#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2409#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2410#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2411#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
f2fbc690 2412 __I915__(dev)->ellc_size)
cae5852d
ZN
2413#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2414
254f965c 2415#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2416#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c
JB
2417#define USES_PPGTT(dev) (i915.enable_ppgtt)
2418#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
1d2a314c 2419
05394f39 2420#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2421#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2422
b45305fc
DV
2423/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2424#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
2425/*
2426 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2427 * even when in MSI mode. This results in spurious interrupt warnings if the
2428 * legacy irq no. is shared with another device. The kernel then disables that
2429 * interrupt source and so prevents the other device from working properly.
2430 */
2431#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2432#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2433
cae5852d
ZN
2434/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2435 * rows, which changed the alignment requirements and fence programming.
2436 */
2437#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2438 IS_I915GM(dev)))
2439#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2440#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2441#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
2442#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2443#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2444
2445#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2446#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2447#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2448
dbf7786e 2449#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2450
0c9b3715
JN
2451#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2452 INTEL_INFO(dev)->gen >= 9)
2453
dd93be58 2454#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2455#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48 2456#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
e3d99845
SJ
2457 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2458 IS_SKYLAKE(dev))
6157d3c8 2459#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
00776511
SS
2460 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
2461 IS_SKYLAKE(dev))
58abf1da
RV
2462#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2463#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
affa9354 2464
eb805623
DV
2465#define HAS_CSR(dev) (IS_SKYLAKE(dev))
2466
17a303ec
PZ
2467#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2468#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2469#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2470#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2471#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2472#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2473#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2474#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
17a303ec 2475
f2fbc690 2476#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2477#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2478#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
2479#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2480#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2481#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2482#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2483
5fafe292
SJ
2484#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2485
040d2baa
BW
2486/* DPF == dynamic parity feature */
2487#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2488#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2489
c8735b0c 2490#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2491#define GEN9_FREQ_SCALER 3
c8735b0c 2492
05394f39
CW
2493#include "i915_trace.h"
2494
baa70943 2495extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2496extern int i915_max_ioctl;
2497
fc49b3da
ID
2498extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2499extern int i915_resume_legacy(struct drm_device *dev);
7c1c2871 2500
d330a953
JN
2501/* i915_params.c */
2502struct i915_params {
2503 int modeset;
2504 int panel_ignore_lid;
d330a953
JN
2505 int semaphores;
2506 unsigned int lvds_downclock;
2507 int lvds_channel_mode;
2508 int panel_use_ssc;
2509 int vbt_sdvo_panel_type;
2510 int enable_rc6;
2511 int enable_fbc;
d330a953 2512 int enable_ppgtt;
127f1003 2513 int enable_execlists;
d330a953
JN
2514 int enable_psr;
2515 unsigned int preliminary_hw_support;
2516 int disable_power_well;
2517 int enable_ips;
e5aa6541 2518 int invert_brightness;
351e3db2 2519 int enable_cmd_parser;
e5aa6541
DL
2520 /* leave bools at the end to not create holes */
2521 bool enable_hangcheck;
2522 bool fastboot;
d330a953 2523 bool prefault_disable;
5bedeb2d 2524 bool load_detect_test;
d330a953 2525 bool reset;
a0bae57f 2526 bool disable_display;
7a10dfa6 2527 bool disable_vtd_wa;
84c33a64 2528 int use_mmio_flip;
48572edd 2529 int mmio_debug;
e2c719b7 2530 bool verbose_state_checks;
b2e7723b 2531 bool nuclear_pageflip;
9e458034 2532 int edp_vswing;
d330a953
JN
2533};
2534extern struct i915_params i915 __read_mostly;
2535
1da177e4 2536 /* i915_dma.c */
22eae947 2537extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2538extern int i915_driver_unload(struct drm_device *);
2885f6ac 2539extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2540extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2541extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2542 struct drm_file *file);
673a394b 2543extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2544 struct drm_file *file);
84b1fd10 2545extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 2546#ifdef CONFIG_COMPAT
0d6aa60b
DA
2547extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2548 unsigned long arg);
c43b5634 2549#endif
8e96d9c4 2550extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 2551extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2552extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2553extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2554extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2555extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2556int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
1d0d343a 2557void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
eb805623 2558void i915_firmware_load_error_print(const char *fw_path, int err);
7648fa99 2559
1da177e4 2560/* i915_irq.c */
10cd45b6 2561void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2562__printf(3, 4)
2563void i915_handle_error(struct drm_device *dev, bool wedged,
2564 const char *fmt, ...);
1da177e4 2565
b963291c
DV
2566extern void intel_irq_init(struct drm_i915_private *dev_priv);
2567extern void intel_hpd_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2568int intel_irq_install(struct drm_i915_private *dev_priv);
2569void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5
CW
2570
2571extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2572extern void intel_uncore_early_sanitize(struct drm_device *dev,
2573 bool restore_forcewake);
907b28c5 2574extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2575extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2576extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2577extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
48c1026a 2578const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2579void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2580 enum forcewake_domains domains);
59bad947 2581void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2582 enum forcewake_domains domains);
a6111f7b
CW
2583/* Like above but the caller must manage the uncore.lock itself.
2584 * Must be used with I915_READ_FW and friends.
2585 */
2586void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2587 enum forcewake_domains domains);
2588void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2589 enum forcewake_domains domains);
59bad947 2590void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
cf9d2890
YZ
2591static inline bool intel_vgpu_active(struct drm_device *dev)
2592{
2593 return to_i915(dev)->vgpu.active;
2594}
b1f14ad0 2595
7c463586 2596void
50227e1c 2597i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2598 u32 status_mask);
7c463586
KP
2599
2600void
50227e1c 2601i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2602 u32 status_mask);
7c463586 2603
f8b79e58
ID
2604void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2605void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
47339cd9
DV
2606void
2607ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2608void
2609ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2610void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2611 uint32_t interrupt_mask,
2612 uint32_t enabled_irq_mask);
2613#define ibx_enable_display_interrupt(dev_priv, bits) \
2614 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2615#define ibx_disable_display_interrupt(dev_priv, bits) \
2616 ibx_display_interrupt_update((dev_priv), (bits), 0)
f8b79e58 2617
673a394b 2618/* i915_gem.c */
673a394b
EA
2619int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2620 struct drm_file *file_priv);
2621int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2622 struct drm_file *file_priv);
2623int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2624 struct drm_file *file_priv);
2625int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2626 struct drm_file *file_priv);
de151cf6
JB
2627int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2628 struct drm_file *file_priv);
673a394b
EA
2629int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2630 struct drm_file *file_priv);
2631int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2632 struct drm_file *file_priv);
ba8b7ccb
OM
2633void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2634 struct intel_engine_cs *ring);
2635void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2636 struct drm_file *file,
2637 struct intel_engine_cs *ring,
2638 struct drm_i915_gem_object *obj);
a83014d3
OM
2639int i915_gem_ringbuffer_submission(struct drm_device *dev,
2640 struct drm_file *file,
2641 struct intel_engine_cs *ring,
2642 struct intel_context *ctx,
2643 struct drm_i915_gem_execbuffer2 *args,
2644 struct list_head *vmas,
2645 struct drm_i915_gem_object *batch_obj,
2646 u64 exec_start, u32 flags);
673a394b
EA
2647int i915_gem_execbuffer(struct drm_device *dev, void *data,
2648 struct drm_file *file_priv);
76446cac
JB
2649int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2650 struct drm_file *file_priv);
673a394b
EA
2651int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2652 struct drm_file *file_priv);
199adf40
BW
2653int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2654 struct drm_file *file);
2655int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2656 struct drm_file *file);
673a394b
EA
2657int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2658 struct drm_file *file_priv);
3ef94daa
CW
2659int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2660 struct drm_file *file_priv);
673a394b
EA
2661int i915_gem_set_tiling(struct drm_device *dev, void *data,
2662 struct drm_file *file_priv);
2663int i915_gem_get_tiling(struct drm_device *dev, void *data,
2664 struct drm_file *file_priv);
5cc9ed4b
CW
2665int i915_gem_init_userptr(struct drm_device *dev);
2666int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2667 struct drm_file *file);
5a125c3c
EA
2668int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2669 struct drm_file *file_priv);
23ba4fd0
BW
2670int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2671 struct drm_file *file_priv);
673a394b 2672void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
2673void *i915_gem_object_alloc(struct drm_device *dev);
2674void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2675void i915_gem_object_init(struct drm_i915_gem_object *obj,
2676 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2677struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2678 size_t size);
7e0d96bc
BW
2679void i915_init_vm(struct drm_i915_private *dev_priv,
2680 struct i915_address_space *vm);
673a394b 2681void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2682void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2683
0875546c
DV
2684/* Flags used by pin/bind&friends. */
2685#define PIN_MAPPABLE (1<<0)
2686#define PIN_NONBLOCK (1<<1)
2687#define PIN_GLOBAL (1<<2)
2688#define PIN_OFFSET_BIAS (1<<3)
2689#define PIN_USER (1<<4)
2690#define PIN_UPDATE (1<<5)
d23db88c 2691#define PIN_OFFSET_MASK (~4095)
ec7adb6e
JL
2692int __must_check
2693i915_gem_object_pin(struct drm_i915_gem_object *obj,
2694 struct i915_address_space *vm,
2695 uint32_t alignment,
2696 uint64_t flags);
2697int __must_check
2698i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2699 const struct i915_ggtt_view *view,
2700 uint32_t alignment,
2701 uint64_t flags);
fe14d5f4
TU
2702
2703int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2704 u32 flags);
07fe0b12 2705int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2706int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2707void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2708void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 2709
4c914c0c
BV
2710int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2711 int *needs_clflush);
2712
37e680a1 2713int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
ee286370
CW
2714
2715static inline int __sg_page_count(struct scatterlist *sg)
9da3da66 2716{
ee286370
CW
2717 return sg->length >> PAGE_SHIFT;
2718}
67d5a50c 2719
ee286370
CW
2720static inline struct page *
2721i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
9da3da66 2722{
ee286370
CW
2723 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2724 return NULL;
67d5a50c 2725
ee286370
CW
2726 if (n < obj->get_page.last) {
2727 obj->get_page.sg = obj->pages->sgl;
2728 obj->get_page.last = 0;
2729 }
67d5a50c 2730
ee286370
CW
2731 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2732 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2733 if (unlikely(sg_is_chain(obj->get_page.sg)))
2734 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2735 }
67d5a50c 2736
ee286370 2737 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
9da3da66 2738}
ee286370 2739
a5570178
CW
2740static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2741{
2742 BUG_ON(obj->pages == NULL);
2743 obj->pages_pin_count++;
2744}
2745static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2746{
2747 BUG_ON(obj->pages_pin_count == 0);
2748 obj->pages_pin_count--;
2749}
2750
54cf91dc 2751int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2752int i915_gem_object_sync(struct drm_i915_gem_object *obj,
a4872ba6 2753 struct intel_engine_cs *to);
e2d05a8b 2754void i915_vma_move_to_active(struct i915_vma *vma,
a4872ba6 2755 struct intel_engine_cs *ring);
ff72145b
DA
2756int i915_gem_dumb_create(struct drm_file *file_priv,
2757 struct drm_device *dev,
2758 struct drm_mode_create_dumb *args);
da6b51d0
DA
2759int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2760 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2761/**
2762 * Returns true if seq1 is later than seq2.
2763 */
2764static inline bool
2765i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2766{
2767 return (int32_t)(seq1 - seq2) >= 0;
2768}
2769
1b5a433a
JH
2770static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2771 bool lazy_coherency)
2772{
2773 u32 seqno;
2774
2775 BUG_ON(req == NULL);
2776
2777 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2778
2779 return i915_seqno_passed(seqno, req->seqno);
2780}
2781
fca26bb4
MK
2782int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2783int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2784int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2785int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2786
d8ffa60b
DV
2787bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2788void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
1690e1eb 2789
8d9fc7fd 2790struct drm_i915_gem_request *
a4872ba6 2791i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2792
b29c19b6 2793bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2794void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2795int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2796 bool interruptible);
b6660d59 2797int __must_check i915_gem_check_olr(struct drm_i915_gem_request *req);
84c33a64 2798
1f83fee0
DV
2799static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2800{
2801 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2802 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2803}
2804
2805static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2806{
2ac0f450
MK
2807 return atomic_read(&error->reset_counter) & I915_WEDGED;
2808}
2809
2810static inline u32 i915_reset_count(struct i915_gpu_error *error)
2811{
2812 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2813}
a71d8d94 2814
88b4aa87
MK
2815static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2816{
2817 return dev_priv->gpu_error.stop_rings == 0 ||
2818 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2819}
2820
2821static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2822{
2823 return dev_priv->gpu_error.stop_rings == 0 ||
2824 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2825}
2826
069efc1d 2827void i915_gem_reset(struct drm_device *dev);
000433b6 2828bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1070a42b 2829int __must_check i915_gem_init(struct drm_device *dev);
a83014d3 2830int i915_gem_init_rings(struct drm_device *dev);
f691e2f4 2831int __must_check i915_gem_init_hw(struct drm_device *dev);
a4872ba6 2832int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
f691e2f4 2833void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2834void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2835int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2836int __must_check i915_gem_suspend(struct drm_device *dev);
a4872ba6 2837int __i915_add_request(struct intel_engine_cs *ring,
0025c077 2838 struct drm_file *file,
9400ae5c
JH
2839 struct drm_i915_gem_object *batch_obj);
2840#define i915_add_request(ring) \
2841 __i915_add_request(ring, NULL, NULL)
9c654818 2842int __i915_wait_request(struct drm_i915_gem_request *req,
16e9a21f
ACO
2843 unsigned reset_counter,
2844 bool interruptible,
2845 s64 *timeout,
2846 struct drm_i915_file_private *file_priv);
a4b3a571 2847int __must_check i915_wait_request(struct drm_i915_gem_request *req);
de151cf6 2848int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e 2849int __must_check
2e2f351d
CW
2850i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
2851 bool readonly);
2852int __must_check
2021746e
CW
2853i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2854 bool write);
2855int __must_check
dabdfe02
CW
2856i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2857int __must_check
2da3b9b9
CW
2858i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2859 u32 alignment,
e6617330
TU
2860 struct intel_engine_cs *pipelined,
2861 const struct i915_ggtt_view *view);
2862void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
2863 const struct i915_ggtt_view *view);
00731155 2864int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 2865 int align);
b29c19b6 2866int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2867void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2868
0fa87796
ID
2869uint32_t
2870i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2871uint32_t
d865110c
ID
2872i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2873 int tiling_mode, bool fenced);
467cffba 2874
e4ffd173
CW
2875int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2876 enum i915_cache_level cache_level);
2877
1286ff73
DV
2878struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2879 struct dma_buf *dma_buf);
2880
2881struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2882 struct drm_gem_object *gem_obj, int flags);
2883
19b2dbde
CW
2884void i915_gem_restore_fences(struct drm_device *dev);
2885
ec7adb6e
JL
2886unsigned long
2887i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
9abc4648 2888 const struct i915_ggtt_view *view);
ec7adb6e
JL
2889unsigned long
2890i915_gem_obj_offset(struct drm_i915_gem_object *o,
2891 struct i915_address_space *vm);
2892static inline unsigned long
2893i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
fe14d5f4 2894{
9abc4648 2895 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
fe14d5f4 2896}
ec7adb6e 2897
a70a3148 2898bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
ec7adb6e 2899bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
9abc4648 2900 const struct i915_ggtt_view *view);
a70a3148 2901bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
ec7adb6e 2902 struct i915_address_space *vm);
fe14d5f4 2903
a70a3148
BW
2904unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2905 struct i915_address_space *vm);
fe14d5f4 2906struct i915_vma *
ec7adb6e
JL
2907i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2908 struct i915_address_space *vm);
2909struct i915_vma *
2910i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
2911 const struct i915_ggtt_view *view);
fe14d5f4 2912
accfef2e
BW
2913struct i915_vma *
2914i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
ec7adb6e
JL
2915 struct i915_address_space *vm);
2916struct i915_vma *
2917i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2918 const struct i915_ggtt_view *view);
5c2abbea 2919
ec7adb6e
JL
2920static inline struct i915_vma *
2921i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
2922{
2923 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
d7f46fc4 2924}
ec7adb6e 2925bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
5c2abbea 2926
a70a3148 2927/* Some GGTT VM helpers */
5dc383b0 2928#define i915_obj_to_ggtt(obj) \
a70a3148
BW
2929 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2930static inline bool i915_is_ggtt(struct i915_address_space *vm)
2931{
2932 struct i915_address_space *ggtt =
2933 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2934 return vm == ggtt;
2935}
2936
841cd773
DV
2937static inline struct i915_hw_ppgtt *
2938i915_vm_to_ppgtt(struct i915_address_space *vm)
2939{
2940 WARN_ON(i915_is_ggtt(vm));
2941
2942 return container_of(vm, struct i915_hw_ppgtt, base);
2943}
2944
2945
a70a3148
BW
2946static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2947{
9abc4648 2948 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
a70a3148
BW
2949}
2950
2951static inline unsigned long
2952i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2953{
5dc383b0 2954 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
a70a3148 2955}
c37e2204
BW
2956
2957static inline int __must_check
2958i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2959 uint32_t alignment,
1ec9e26d 2960 unsigned flags)
c37e2204 2961{
5dc383b0
DV
2962 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2963 alignment, flags | PIN_GLOBAL);
c37e2204 2964}
a70a3148 2965
b287110e
DV
2966static inline int
2967i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2968{
2969 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2970}
2971
e6617330
TU
2972void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
2973 const struct i915_ggtt_view *view);
2974static inline void
2975i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
2976{
2977 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
2978}
b287110e 2979
254f965c 2980/* i915_gem_context.c */
8245be31 2981int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2982void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 2983void i915_gem_context_reset(struct drm_device *dev);
e422b888 2984int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 2985int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 2986void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
a4872ba6 2987int i915_switch_context(struct intel_engine_cs *ring,
273497e5
OM
2988 struct intel_context *to);
2989struct intel_context *
41bde553 2990i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 2991void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
2992struct drm_i915_gem_object *
2993i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 2994static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 2995{
691e6415 2996 kref_get(&ctx->ref);
dce3271b
MK
2997}
2998
273497e5 2999static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 3000{
691e6415 3001 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3002}
3003
273497e5 3004static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 3005{
821d66dd 3006 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3007}
3008
84624813
BW
3009int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3010 struct drm_file *file);
3011int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3012 struct drm_file *file);
c9dc0f35
CW
3013int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3014 struct drm_file *file_priv);
3015int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3016 struct drm_file *file_priv);
1286ff73 3017
679845ed
BW
3018/* i915_gem_evict.c */
3019int __must_check i915_gem_evict_something(struct drm_device *dev,
3020 struct i915_address_space *vm,
3021 int min_size,
3022 unsigned alignment,
3023 unsigned cache_level,
d23db88c
CW
3024 unsigned long start,
3025 unsigned long end,
1ec9e26d 3026 unsigned flags);
679845ed
BW
3027int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
3028int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 3029
0260c420 3030/* belongs in i915_gem_gtt.h */
d09105c6 3031static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
3032{
3033 if (INTEL_INFO(dev)->gen < 6)
3034 intel_gtt_chipset_flush();
3035}
246cbfb5 3036
9797fbfb
CW
3037/* i915_gem_stolen.c */
3038int i915_gem_init_stolen(struct drm_device *dev);
5e59f717 3039int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
11be49eb 3040void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 3041void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3042struct drm_i915_gem_object *
3043i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3044struct drm_i915_gem_object *
3045i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3046 u32 stolen_offset,
3047 u32 gtt_offset,
3048 u32 size);
9797fbfb 3049
be6a0376
DV
3050/* i915_gem_shrinker.c */
3051unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
3052 long target,
3053 unsigned flags);
3054#define I915_SHRINK_PURGEABLE 0x1
3055#define I915_SHRINK_UNBOUND 0x2
3056#define I915_SHRINK_BOUND 0x4
3057unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3058void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3059
3060
673a394b 3061/* i915_gem_tiling.c */
2c1792a1 3062static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3063{
50227e1c 3064 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
3065
3066 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3067 obj->tiling_mode != I915_TILING_NONE;
3068}
3069
673a394b 3070void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
3071void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3072void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
3073
3074/* i915_gem_debug.c */
23bc5982
CW
3075#if WATCH_LISTS
3076int i915_verify_lists(struct drm_device *dev);
673a394b 3077#else
23bc5982 3078#define i915_verify_lists(dev) 0
673a394b 3079#endif
1da177e4 3080
2017263e 3081/* i915_debugfs.c */
27c202ad
BG
3082int i915_debugfs_init(struct drm_minor *minor);
3083void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 3084#ifdef CONFIG_DEBUG_FS
249e87de 3085int i915_debugfs_connector_add(struct drm_connector *connector);
07144428
DL
3086void intel_display_crc_init(struct drm_device *dev);
3087#else
249e87de 3088static inline int i915_debugfs_connector_add(struct drm_connector *connector) {}
f8c168fa 3089static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 3090#endif
84734a04
MK
3091
3092/* i915_gpu_error.c */
edc3d884
MK
3093__printf(2, 3)
3094void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3095int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3096 const struct i915_error_state_file_priv *error);
4dc955f7 3097int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3098 struct drm_i915_private *i915,
4dc955f7
MK
3099 size_t count, loff_t pos);
3100static inline void i915_error_state_buf_release(
3101 struct drm_i915_error_state_buf *eb)
3102{
3103 kfree(eb->buf);
3104}
58174462
MK
3105void i915_capture_error_state(struct drm_device *dev, bool wedge,
3106 const char *error_msg);
84734a04
MK
3107void i915_error_state_get(struct drm_device *dev,
3108 struct i915_error_state_file_priv *error_priv);
3109void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3110void i915_destroy_error_state(struct drm_device *dev);
3111
3112void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
0a4cd7c8 3113const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3114
351e3db2 3115/* i915_cmd_parser.c */
d728c8ef 3116int i915_cmd_parser_get_version(void);
a4872ba6
OM
3117int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3118void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3119bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3120int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2 3121 struct drm_i915_gem_object *batch_obj,
78a42377 3122 struct drm_i915_gem_object *shadow_batch_obj,
351e3db2 3123 u32 batch_start_offset,
b9ffd80e 3124 u32 batch_len,
351e3db2
BV
3125 bool is_master);
3126
317c35d1
JB
3127/* i915_suspend.c */
3128extern int i915_save_state(struct drm_device *dev);
3129extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3130
0136db58
BW
3131/* i915_sysfs.c */
3132void i915_setup_sysfs(struct drm_device *dev_priv);
3133void i915_teardown_sysfs(struct drm_device *dev_priv);
3134
f899fc64
CW
3135/* intel_i2c.c */
3136extern int intel_setup_gmbus(struct drm_device *dev);
3137extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3138extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3139 unsigned int pin);
3bd7d909 3140
0184df46
JN
3141extern struct i2c_adapter *
3142intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3143extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3144extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3145static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3146{
3147 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3148}
f899fc64
CW
3149extern void intel_i2c_reset(struct drm_device *dev);
3150
3b617967 3151/* intel_opregion.c */
44834a67 3152#ifdef CONFIG_ACPI
27d50c82 3153extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
3154extern void intel_opregion_init(struct drm_device *dev);
3155extern void intel_opregion_fini(struct drm_device *dev);
3b617967 3156extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
3157extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3158 bool enable);
ecbc5cf3
JN
3159extern int intel_opregion_notify_adapter(struct drm_device *dev,
3160 pci_power_t state);
65e082c9 3161#else
27d50c82 3162static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
3163static inline void intel_opregion_init(struct drm_device *dev) { return; }
3164static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 3165static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
3166static inline int
3167intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3168{
3169 return 0;
3170}
ecbc5cf3
JN
3171static inline int
3172intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3173{
3174 return 0;
3175}
65e082c9 3176#endif
8ee1c3db 3177
723bfd70
JB
3178/* intel_acpi.c */
3179#ifdef CONFIG_ACPI
3180extern void intel_register_dsm_handler(void);
3181extern void intel_unregister_dsm_handler(void);
3182#else
3183static inline void intel_register_dsm_handler(void) { return; }
3184static inline void intel_unregister_dsm_handler(void) { return; }
3185#endif /* CONFIG_ACPI */
3186
79e53945 3187/* modesetting */
f817586c 3188extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3189extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3190extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3191extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 3192extern void intel_connector_unregister(struct intel_connector *);
28d52043 3193extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
3194extern void intel_modeset_setup_hw_state(struct drm_device *dev,
3195 bool force_restore);
44cec740 3196extern void i915_redisable_vga(struct drm_device *dev);
04098753 3197extern void i915_redisable_vga_power_on(struct drm_device *dev);
7648fa99 3198extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 3199extern void intel_init_pch_refclk(struct drm_device *dev);
ffe02b40 3200extern void intel_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
3201extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3202 bool enable);
0206e353
AJ
3203extern void intel_detect_pch(struct drm_device *dev);
3204extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 3205extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 3206
2911a35b 3207extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
3208int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3209 struct drm_file *file);
b6359918
MK
3210int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3211 struct drm_file *file);
575155a9 3212
6ef3d427
CW
3213/* overlay */
3214extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
3215extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3216 struct intel_overlay_error_state *error);
c4a1d9e4
CW
3217
3218extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 3219extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3220 struct drm_device *dev,
3221 struct intel_display_error_state *error);
6ef3d427 3222
151a49d0
TR
3223int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3224int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3225
3226/* intel_sideband.c */
707b6e3d
D
3227u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3228void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3229u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
3230u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3231void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3232u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3233void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3234u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3235void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3236u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3237void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
3238u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3239void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3240u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3241void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3242u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3243 enum intel_sbi_destination destination);
3244void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3245 enum intel_sbi_destination destination);
e9fe51c6
SK
3246u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3247void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3248
616bc820
VS
3249int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3250int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3251
0b274481
BW
3252#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3253#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3254
3255#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3256#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3257#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3258#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3259
3260#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3261#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3262#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3263#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3264
698b3135
CW
3265/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3266 * will be implemented using 2 32-bit writes in an arbitrary order with
3267 * an arbitrary delay between them. This can cause the hardware to
3268 * act upon the intermediate value, possibly leading to corruption and
3269 * machine death. You have been warned.
3270 */
0b274481
BW
3271#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3272#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3273
50877445
CW
3274#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3275 u32 upper = I915_READ(upper_reg); \
3276 u32 lower = I915_READ(lower_reg); \
3277 u32 tmp = I915_READ(upper_reg); \
3278 if (upper != tmp) { \
3279 upper = tmp; \
3280 lower = I915_READ(lower_reg); \
3281 WARN_ON(I915_READ(upper_reg) != upper); \
3282 } \
3283 (u64)upper << 32 | lower; })
3284
cae5852d
ZN
3285#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3286#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3287
a6111f7b
CW
3288/* These are untraced mmio-accessors that are only valid to be used inside
3289 * criticial sections inside IRQ handlers where forcewake is explicitly
3290 * controlled.
3291 * Think twice, and think again, before using these.
3292 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3293 * intel_uncore_forcewake_irqunlock().
3294 */
3295#define I915_READ_FW(reg__) readl(dev_priv->regs + (reg__))
3296#define I915_WRITE_FW(reg__, val__) writel(val__, dev_priv->regs + (reg__))
3297#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3298
55bc60db
VS
3299/* "Broadcast RGB" property */
3300#define INTEL_BROADCAST_RGB_AUTO 0
3301#define INTEL_BROADCAST_RGB_FULL 1
3302#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3303
766aa1c4
VS
3304static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3305{
92e23b99 3306 if (IS_VALLEYVIEW(dev))
766aa1c4 3307 return VLV_VGACNTRL;
92e23b99
SJ
3308 else if (INTEL_INFO(dev)->gen >= 5)
3309 return CPU_VGACNTRL;
766aa1c4
VS
3310 else
3311 return VGACNTRL;
3312}
3313
2bb4629a
VS
3314static inline void __user *to_user_ptr(u64 address)
3315{
3316 return (void __user *)(uintptr_t)address;
3317}
3318
df97729f
ID
3319static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3320{
3321 unsigned long j = msecs_to_jiffies(m);
3322
3323 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3324}
3325
7bd0e226
DV
3326static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3327{
3328 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3329}
3330
df97729f
ID
3331static inline unsigned long
3332timespec_to_jiffies_timeout(const struct timespec *value)
3333{
3334 unsigned long j = timespec_to_jiffies(value);
3335
3336 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3337}
3338
dce56b3c
PZ
3339/*
3340 * If you need to wait X milliseconds between events A and B, but event B
3341 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3342 * when event A happened, then just before event B you call this function and
3343 * pass the timestamp as the first argument, and X as the second argument.
3344 */
3345static inline void
3346wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3347{
ec5e0cfb 3348 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3349
3350 /*
3351 * Don't re-read the value of "jiffies" every time since it may change
3352 * behind our back and break the math.
3353 */
3354 tmp_jiffies = jiffies;
3355 target_jiffies = timestamp_jiffies +
3356 msecs_to_jiffies_timeout(to_wait_ms);
3357
3358 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3359 remaining_jiffies = target_jiffies - tmp_jiffies;
3360 while (remaining_jiffies)
3361 remaining_jiffies =
3362 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3363 }
3364}
3365
581c26e8
JH
3366static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3367 struct drm_i915_gem_request *req)
3368{
3369 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3370 i915_gem_request_assign(&ring->trace_irq_req, req);
3371}
3372
1da177e4 3373#endif