]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Fix up map and fenceable for VMA
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0839ccb8 38#include <linux/io-mapping.h>
f899fc64 39#include <linux/i2c.h>
c167a6fc 40#include <linux/i2c-algo-bit.h>
0ade6386 41#include <drm/intel-gtt.h>
aaa6fd2a 42#include <linux/backlight.h>
2911a35b 43#include <linux/intel-iommu.h>
742cbee8 44#include <linux/kref.h>
9ee32fea 45#include <linux/pm_qos.h>
585fb111 46
1da177e4
LT
47/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
673a394b 54#define DRIVER_DATE "20080730"
1da177e4 55
317c35d1
JB
56enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
9db4a9c7
JB
59 PIPE_C,
60 I915_MAX_PIPES
317c35d1 61};
9db4a9c7 62#define pipe_name(p) ((p) + 'A')
317c35d1 63
a5c961d1
PZ
64enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69};
70#define transcoder_name(t) ((t) + 'A')
71
80824003
JB
72enum plane {
73 PLANE_A = 0,
74 PLANE_B,
9db4a9c7 75 PLANE_C,
80824003 76};
9db4a9c7 77#define plane_name(p) ((p) + 'A')
52440211 78
06da8da2
VS
79#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
80
2b139522
ED
81enum port {
82 PORT_A = 0,
83 PORT_B,
84 PORT_C,
85 PORT_D,
86 PORT_E,
87 I915_MAX_PORTS
88};
89#define port_name(p) ((p) + 'A')
90
b97186f0
PZ
91enum intel_display_power_domain {
92 POWER_DOMAIN_PIPE_A,
93 POWER_DOMAIN_PIPE_B,
94 POWER_DOMAIN_PIPE_C,
95 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
96 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
97 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
98 POWER_DOMAIN_TRANSCODER_A,
99 POWER_DOMAIN_TRANSCODER_B,
100 POWER_DOMAIN_TRANSCODER_C,
101 POWER_DOMAIN_TRANSCODER_EDP = POWER_DOMAIN_TRANSCODER_A + 0xF,
102};
103
104#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
105#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
106 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
107#define POWER_DOMAIN_TRANSCODER(tran) ((tran) + POWER_DOMAIN_TRANSCODER_A)
108
1d843f9d
EE
109enum hpd_pin {
110 HPD_NONE = 0,
111 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
112 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
113 HPD_CRT,
114 HPD_SDVO_B,
115 HPD_SDVO_C,
116 HPD_PORT_B,
117 HPD_PORT_C,
118 HPD_PORT_D,
119 HPD_NUM_PINS
120};
121
2a2d5482
CW
122#define I915_GEM_GPU_DOMAINS \
123 (I915_GEM_DOMAIN_RENDER | \
124 I915_GEM_DOMAIN_SAMPLER | \
125 I915_GEM_DOMAIN_COMMAND | \
126 I915_GEM_DOMAIN_INSTRUCTION | \
127 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 128
7eb552ae 129#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
9db4a9c7 130
6c2b7c12
DV
131#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
132 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
133 if ((intel_encoder)->base.crtc == (__crtc))
134
e7b903d2
DV
135struct drm_i915_private;
136
46edb027
DV
137enum intel_dpll_id {
138 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
139 /* real shared dpll ids must be >= 0 */
140 DPLL_ID_PCH_PLL_A,
141 DPLL_ID_PCH_PLL_B,
142};
143#define I915_NUM_PLLS 2
144
5358901f 145struct intel_dpll_hw_state {
66e985c0 146 uint32_t dpll;
8bcc2795 147 uint32_t dpll_md;
66e985c0
DV
148 uint32_t fp0;
149 uint32_t fp1;
5358901f
DV
150};
151
e72f9fbf 152struct intel_shared_dpll {
ee7b9f93
JB
153 int refcount; /* count of number of CRTCs sharing this PLL */
154 int active; /* count of number of active CRTCs (i.e. DPMS on) */
155 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
156 const char *name;
157 /* should match the index in the dev_priv->shared_dplls array */
158 enum intel_dpll_id id;
5358901f 159 struct intel_dpll_hw_state hw_state;
15bdd4cf
DV
160 void (*mode_set)(struct drm_i915_private *dev_priv,
161 struct intel_shared_dpll *pll);
e7b903d2
DV
162 void (*enable)(struct drm_i915_private *dev_priv,
163 struct intel_shared_dpll *pll);
164 void (*disable)(struct drm_i915_private *dev_priv,
165 struct intel_shared_dpll *pll);
5358901f
DV
166 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
167 struct intel_shared_dpll *pll,
168 struct intel_dpll_hw_state *hw_state);
ee7b9f93 169};
ee7b9f93 170
e69d0bc1
DV
171/* Used by dp and fdi links */
172struct intel_link_m_n {
173 uint32_t tu;
174 uint32_t gmch_m;
175 uint32_t gmch_n;
176 uint32_t link_m;
177 uint32_t link_n;
178};
179
180void intel_link_compute_m_n(int bpp, int nlanes,
181 int pixel_clock, int link_clock,
182 struct intel_link_m_n *m_n);
183
6441ab5f
PZ
184struct intel_ddi_plls {
185 int spll_refcount;
186 int wrpll1_refcount;
187 int wrpll2_refcount;
188};
189
1da177e4
LT
190/* Interface history:
191 *
192 * 1.1: Original.
0d6aa60b
DA
193 * 1.2: Add Power Management
194 * 1.3: Add vblank support
de227f5f 195 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 196 * 1.5: Add vblank pipe configuration
2228ed67
MD
197 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
198 * - Support vertical blank on secondary display pipe
1da177e4
LT
199 */
200#define DRIVER_MAJOR 1
2228ed67 201#define DRIVER_MINOR 6
1da177e4
LT
202#define DRIVER_PATCHLEVEL 0
203
673a394b 204#define WATCH_COHERENCY 0
23bc5982 205#define WATCH_LISTS 0
42d6ab48 206#define WATCH_GTT 0
673a394b 207
71acb5eb
DA
208#define I915_GEM_PHYS_CURSOR_0 1
209#define I915_GEM_PHYS_CURSOR_1 2
210#define I915_GEM_PHYS_OVERLAY_REGS 3
211#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
212
213struct drm_i915_gem_phys_object {
214 int id;
215 struct page **page_list;
216 drm_dma_handle_t *handle;
05394f39 217 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
218};
219
0a3e67a4
JB
220struct opregion_header;
221struct opregion_acpi;
222struct opregion_swsci;
223struct opregion_asle;
224
8ee1c3db 225struct intel_opregion {
5bc4418b
BW
226 struct opregion_header __iomem *header;
227 struct opregion_acpi __iomem *acpi;
228 struct opregion_swsci __iomem *swsci;
229 struct opregion_asle __iomem *asle;
230 void __iomem *vbt;
01fe9dbd 231 u32 __iomem *lid_state;
8ee1c3db 232};
44834a67 233#define OPREGION_SIZE (8*1024)
8ee1c3db 234
6ef3d427
CW
235struct intel_overlay;
236struct intel_overlay_error_state;
237
7c1c2871
DA
238struct drm_i915_master_private {
239 drm_local_map_t *sarea;
240 struct _drm_i915_sarea *sarea_priv;
241};
de151cf6 242#define I915_FENCE_REG_NONE -1
42b5aeab
VS
243#define I915_MAX_NUM_FENCES 32
244/* 32 fences + sign bit for FENCE_REG_NONE */
245#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
246
247struct drm_i915_fence_reg {
007cc8ac 248 struct list_head lru_list;
caea7476 249 struct drm_i915_gem_object *obj;
1690e1eb 250 int pin_count;
de151cf6 251};
7c1c2871 252
9b9d172d 253struct sdvo_device_mapping {
e957d772 254 u8 initialized;
9b9d172d 255 u8 dvo_port;
256 u8 slave_addr;
257 u8 dvo_wiring;
e957d772 258 u8 i2c_pin;
b1083333 259 u8 ddc_pin;
9b9d172d 260};
261
c4a1d9e4
CW
262struct intel_display_error_state;
263
63eeaf38 264struct drm_i915_error_state {
742cbee8 265 struct kref ref;
63eeaf38
JB
266 u32 eir;
267 u32 pgtbl_er;
be998e2e 268 u32 ier;
b9a3906b 269 u32 ccid;
0f3b6849
CW
270 u32 derrmr;
271 u32 forcewake;
9574b3fe 272 bool waiting[I915_NUM_RINGS];
9db4a9c7 273 u32 pipestat[I915_MAX_PIPES];
c1cd90ed
DV
274 u32 tail[I915_NUM_RINGS];
275 u32 head[I915_NUM_RINGS];
0f3b6849 276 u32 ctl[I915_NUM_RINGS];
d27b1e0e
DV
277 u32 ipeir[I915_NUM_RINGS];
278 u32 ipehr[I915_NUM_RINGS];
279 u32 instdone[I915_NUM_RINGS];
280 u32 acthd[I915_NUM_RINGS];
7e3b8737 281 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
df2b23d9 282 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
12f55818 283 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
7e3b8737
DV
284 /* our own tracking of ring head and tail */
285 u32 cpu_ring_head[I915_NUM_RINGS];
286 u32 cpu_ring_tail[I915_NUM_RINGS];
1d8f38f4 287 u32 error; /* gen6+ */
71e172e8 288 u32 err_int; /* gen7 */
c1cd90ed
DV
289 u32 instpm[I915_NUM_RINGS];
290 u32 instps[I915_NUM_RINGS];
050ee91f 291 u32 extra_instdone[I915_NUM_INSTDONE_REG];
d27b1e0e 292 u32 seqno[I915_NUM_RINGS];
9df30794 293 u64 bbaddr;
33f3f518
DV
294 u32 fault_reg[I915_NUM_RINGS];
295 u32 done_reg;
c1cd90ed 296 u32 faddr[I915_NUM_RINGS];
4b9de737 297 u64 fence[I915_MAX_NUM_FENCES];
63eeaf38 298 struct timeval time;
52d39a21
CW
299 struct drm_i915_error_ring {
300 struct drm_i915_error_object {
301 int page_count;
302 u32 gtt_offset;
303 u32 *pages[0];
8c123e54 304 } *ringbuffer, *batchbuffer, *ctx;
52d39a21
CW
305 struct drm_i915_error_request {
306 long jiffies;
307 u32 seqno;
ee4f42b1 308 u32 tail;
52d39a21
CW
309 } *requests;
310 int num_requests;
311 } ring[I915_NUM_RINGS];
9df30794 312 struct drm_i915_error_buffer {
a779e5ab 313 u32 size;
9df30794 314 u32 name;
0201f1ec 315 u32 rseqno, wseqno;
9df30794
CW
316 u32 gtt_offset;
317 u32 read_domains;
318 u32 write_domain;
4b9de737 319 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
320 s32 pinned:2;
321 u32 tiling:2;
322 u32 dirty:1;
323 u32 purgeable:1;
5d1333fc 324 s32 ring:4;
93dfb40c 325 u32 cache_level:2;
c724e8a9
CW
326 } *active_bo, *pinned_bo;
327 u32 active_bo_count, pinned_bo_count;
6ef3d427 328 struct intel_overlay_error_state *overlay;
c4a1d9e4 329 struct intel_display_error_state *display;
63eeaf38
JB
330};
331
b8cecdf5 332struct intel_crtc_config;
0e8ffe1b 333struct intel_crtc;
ee9300bb
DV
334struct intel_limit;
335struct dpll;
b8cecdf5 336
e70236a8 337struct drm_i915_display_funcs {
ee5382ae 338 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
339 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
340 void (*disable_fbc)(struct drm_device *dev);
341 int (*get_display_clock_speed)(struct drm_device *dev);
342 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
343 /**
344 * find_dpll() - Find the best values for the PLL
345 * @limit: limits for the PLL
346 * @crtc: current CRTC
347 * @target: target frequency in kHz
348 * @refclk: reference clock frequency in kHz
349 * @match_clock: if provided, @best_clock P divider must
350 * match the P divider from @match_clock
351 * used for LVDS downclocking
352 * @best_clock: best PLL values found
353 *
354 * Returns true on success, false on failure.
355 */
356 bool (*find_dpll)(const struct intel_limit *limit,
357 struct drm_crtc *crtc,
358 int target, int refclk,
359 struct dpll *match_clock,
360 struct dpll *best_clock);
d210246a 361 void (*update_wm)(struct drm_device *dev);
b840d907 362 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
4c4ff43a 363 uint32_t sprite_width, int pixel_size,
bdd57d03 364 bool enable, bool scaled);
47fab737 365 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
366 /* Returns the active state of the crtc, and if the crtc is active,
367 * fills out the pipe-config with the hw state. */
368 bool (*get_pipe_config)(struct intel_crtc *,
369 struct intel_crtc_config *);
f1f644dc 370 void (*get_clock)(struct intel_crtc *, struct intel_crtc_config *);
f564048e 371 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
372 int x, int y,
373 struct drm_framebuffer *old_fb);
76e5a89c
DV
374 void (*crtc_enable)(struct drm_crtc *crtc);
375 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 376 void (*off)(struct drm_crtc *crtc);
e0dac65e
WF
377 void (*write_eld)(struct drm_connector *connector,
378 struct drm_crtc *crtc);
674cf967 379 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 380 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
381 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
382 struct drm_framebuffer *fb,
383 struct drm_i915_gem_object *obj);
17638cd6
JB
384 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
385 int x, int y);
20afbda2 386 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
387 /* clock updates for mode set */
388 /* cursor updates */
389 /* render clock increase/decrease */
390 /* display clock increase/decrease */
391 /* pll clock increase/decrease */
e70236a8
JB
392};
393
907b28c5 394struct intel_uncore_funcs {
990bbdad
CW
395 void (*force_wake_get)(struct drm_i915_private *dev_priv);
396 void (*force_wake_put)(struct drm_i915_private *dev_priv);
397};
398
907b28c5
CW
399struct intel_uncore {
400 spinlock_t lock; /** lock is also taken in irq contexts. */
401
402 struct intel_uncore_funcs funcs;
403
404 unsigned fifo_count;
405 unsigned forcewake_count;
406};
407
79fc46df
DL
408#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
409 func(is_mobile) sep \
410 func(is_i85x) sep \
411 func(is_i915g) sep \
412 func(is_i945gm) sep \
413 func(is_g33) sep \
414 func(need_gfx_hws) sep \
415 func(is_g4x) sep \
416 func(is_pineview) sep \
417 func(is_broadwater) sep \
418 func(is_crestline) sep \
419 func(is_ivybridge) sep \
420 func(is_valleyview) sep \
421 func(is_haswell) sep \
422 func(has_force_wake) sep \
423 func(has_fbc) sep \
424 func(has_pipe_cxsr) sep \
425 func(has_hotplug) sep \
426 func(cursor_needs_physical) sep \
427 func(has_overlay) sep \
428 func(overlay_needs_physical) sep \
429 func(supports_tv) sep \
430 func(has_bsd_ring) sep \
431 func(has_blt_ring) sep \
f72a1183 432 func(has_vebox_ring) sep \
dd93be58 433 func(has_llc) sep \
30568c45
DL
434 func(has_ddi) sep \
435 func(has_fpga_dbg)
c96ea64e 436
a587f779
DL
437#define DEFINE_FLAG(name) u8 name:1
438#define SEP_SEMICOLON ;
c96ea64e 439
cfdf1fa2 440struct intel_device_info {
10fce67a 441 u32 display_mmio_offset;
7eb552ae 442 u8 num_pipes:3;
c96c3a8c 443 u8 gen;
a587f779 444 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
cfdf1fa2
KH
445};
446
a587f779
DL
447#undef DEFINE_FLAG
448#undef SEP_SEMICOLON
449
7faf1ab2
DV
450enum i915_cache_level {
451 I915_CACHE_NONE = 0,
350ec881
CW
452 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
453 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
454 caches, eg sampler/render caches, and the
455 large Last-Level-Cache. LLC is coherent with
456 the CPU, but L3 is only visible to the GPU. */
7faf1ab2
DV
457};
458
2d04befb
KG
459typedef uint32_t gen6_gtt_pte_t;
460
853ba5d2 461struct i915_address_space {
93bd8649 462 struct drm_mm mm;
853ba5d2 463 struct drm_device *dev;
a7bbbd63 464 struct list_head global_link;
853ba5d2
BW
465 unsigned long start; /* Start offset always 0 for dri2 */
466 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
467
468 struct {
469 dma_addr_t addr;
470 struct page *page;
471 } scratch;
472
5cef07e1
BW
473 /**
474 * List of objects currently involved in rendering.
475 *
476 * Includes buffers having the contents of their GPU caches
477 * flushed, not necessarily primitives. last_rendering_seqno
478 * represents when the rendering involved will be completed.
479 *
480 * A reference is held on the buffer while on this list.
481 */
482 struct list_head active_list;
483
484 /**
485 * LRU list of objects which are not in the ringbuffer and
486 * are ready to unbind, but are still in the GTT.
487 *
488 * last_rendering_seqno is 0 while an object is in this list.
489 *
490 * A reference is not held on the buffer while on this list,
491 * as merely being GTT-bound shouldn't prevent its being
492 * freed, and we'll pull it off the list in the free path.
493 */
494 struct list_head inactive_list;
495
853ba5d2
BW
496 /* FIXME: Need a more generic return type */
497 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
498 enum i915_cache_level level);
499 void (*clear_range)(struct i915_address_space *vm,
500 unsigned int first_entry,
501 unsigned int num_entries);
502 void (*insert_entries)(struct i915_address_space *vm,
503 struct sg_table *st,
504 unsigned int first_entry,
505 enum i915_cache_level cache_level);
506 void (*cleanup)(struct i915_address_space *vm);
507};
508
5d4545ae
BW
509/* The Graphics Translation Table is the way in which GEN hardware translates a
510 * Graphics Virtual Address into a Physical Address. In addition to the normal
511 * collateral associated with any va->pa translations GEN hardware also has a
512 * portion of the GTT which can be mapped by the CPU and remain both coherent
513 * and correct (in cases like swizzling). That region is referred to as GMADR in
514 * the spec.
515 */
516struct i915_gtt {
853ba5d2 517 struct i915_address_space base;
baa09f5f 518 size_t stolen_size; /* Total size of stolen memory */
5d4545ae
BW
519
520 unsigned long mappable_end; /* End offset that we can CPU map */
521 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
522 phys_addr_t mappable_base; /* PA of our GMADR */
523
524 /** "Graphics Stolen Memory" holds the global PTEs */
525 void __iomem *gsm;
a81cc00c
BW
526
527 bool do_idle_maps;
7faf1ab2 528
911bdf0a
BW
529 int mtrr;
530
7faf1ab2 531 /* global gtt ops */
baa09f5f 532 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
41907ddc
BW
533 size_t *stolen, phys_addr_t *mappable_base,
534 unsigned long *mappable_end);
5d4545ae 535};
853ba5d2 536#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
5d4545ae 537
1d2a314c 538struct i915_hw_ppgtt {
853ba5d2 539 struct i915_address_space base;
1d2a314c
DV
540 unsigned num_pd_entries;
541 struct page **pt_pages;
542 uint32_t pd_offset;
543 dma_addr_t *pt_dma_addr;
def886c3 544
b7c36d25 545 int (*enable)(struct drm_device *dev);
1d2a314c
DV
546};
547
0b02e798
BW
548/**
549 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
550 * VMA's presence cannot be guaranteed before binding, or after unbinding the
551 * object into/from the address space.
552 *
553 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
2f633156
BW
554 * will always be <= an objects lifetime. So object refcounting should cover us.
555 */
556struct i915_vma {
557 struct drm_mm_node node;
558 struct drm_i915_gem_object *obj;
559 struct i915_address_space *vm;
560
561 struct list_head vma_link; /* Link in the object's VMA list */
562};
563
e59ec13d
MK
564struct i915_ctx_hang_stats {
565 /* This context had batch pending when hang was declared */
566 unsigned batch_pending;
567
568 /* This context had batch active when hang was declared */
569 unsigned batch_active;
570};
40521054
BW
571
572/* This must match up with the value previously used for execbuf2.rsvd1. */
573#define DEFAULT_CONTEXT_ID 0
574struct i915_hw_context {
dce3271b 575 struct kref ref;
40521054 576 int id;
e0556841 577 bool is_initialized;
40521054
BW
578 struct drm_i915_file_private *file_priv;
579 struct intel_ring_buffer *ring;
580 struct drm_i915_gem_object *obj;
e59ec13d 581 struct i915_ctx_hang_stats hang_stats;
40521054
BW
582};
583
5c3fe8b0
BW
584struct i915_fbc {
585 unsigned long size;
586 unsigned int fb_id;
587 enum plane plane;
588 int y;
589
590 struct drm_mm_node *compressed_fb;
591 struct drm_mm_node *compressed_llb;
592
593 struct intel_fbc_work {
594 struct delayed_work work;
595 struct drm_crtc *crtc;
596 struct drm_framebuffer *fb;
597 int interval;
598 } *fbc_work;
599
29ebf90f
CW
600 enum no_fbc_reason {
601 FBC_OK, /* FBC is enabled */
602 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
603 FBC_NO_OUTPUT, /* no outputs enabled to compress */
604 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
605 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
606 FBC_MODE_TOO_LARGE, /* mode too large for compression */
607 FBC_BAD_PLANE, /* fbc not supported on plane */
608 FBC_NOT_TILED, /* buffer not tiled */
609 FBC_MULTIPLE_PIPES, /* more than one pipe active */
610 FBC_MODULE_PARAM,
611 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
612 } no_fbc_reason;
b5e50c3f
JB
613};
614
3f51e471
RV
615enum no_psr_reason {
616 PSR_NO_SOURCE, /* Not supported on platform */
617 PSR_NO_SINK, /* Not supported by panel */
105b7c11 618 PSR_MODULE_PARAM,
3f51e471
RV
619 PSR_CRTC_NOT_ACTIVE,
620 PSR_PWR_WELL_ENABLED,
621 PSR_NOT_TILED,
622 PSR_SPRITE_ENABLED,
623 PSR_S3D_ENABLED,
624 PSR_INTERLACED_ENABLED,
625 PSR_HSW_NOT_DDIA,
626};
5c3fe8b0 627
3bad0781 628enum intel_pch {
f0350830 629 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
630 PCH_IBX, /* Ibexpeak PCH */
631 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 632 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 633 PCH_NOP,
3bad0781
ZW
634};
635
988d6ee8
PZ
636enum intel_sbi_destination {
637 SBI_ICLK,
638 SBI_MPHY,
639};
640
b690e96c 641#define QUIRK_PIPEA_FORCE (1<<0)
435793df 642#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 643#define QUIRK_INVERT_BRIGHTNESS (1<<2)
e85843be 644#define QUIRK_NO_PCH_PWM_ENABLE (1<<3)
b690e96c 645
8be48d92 646struct intel_fbdev;
1630fe75 647struct intel_fbc_work;
38651674 648
c2b9152f
DV
649struct intel_gmbus {
650 struct i2c_adapter adapter;
f2ce9faf 651 u32 force_bit;
c2b9152f 652 u32 reg0;
36c785f0 653 u32 gpio_reg;
c167a6fc 654 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
655 struct drm_i915_private *dev_priv;
656};
657
f4c956ad 658struct i915_suspend_saved_registers {
ba8bbcf6
JB
659 u8 saveLBB;
660 u32 saveDSPACNTR;
661 u32 saveDSPBCNTR;
e948e994 662 u32 saveDSPARB;
ba8bbcf6
JB
663 u32 savePIPEACONF;
664 u32 savePIPEBCONF;
665 u32 savePIPEASRC;
666 u32 savePIPEBSRC;
667 u32 saveFPA0;
668 u32 saveFPA1;
669 u32 saveDPLL_A;
670 u32 saveDPLL_A_MD;
671 u32 saveHTOTAL_A;
672 u32 saveHBLANK_A;
673 u32 saveHSYNC_A;
674 u32 saveVTOTAL_A;
675 u32 saveVBLANK_A;
676 u32 saveVSYNC_A;
677 u32 saveBCLRPAT_A;
5586c8bc 678 u32 saveTRANSACONF;
42048781
ZW
679 u32 saveTRANS_HTOTAL_A;
680 u32 saveTRANS_HBLANK_A;
681 u32 saveTRANS_HSYNC_A;
682 u32 saveTRANS_VTOTAL_A;
683 u32 saveTRANS_VBLANK_A;
684 u32 saveTRANS_VSYNC_A;
0da3ea12 685 u32 savePIPEASTAT;
ba8bbcf6
JB
686 u32 saveDSPASTRIDE;
687 u32 saveDSPASIZE;
688 u32 saveDSPAPOS;
585fb111 689 u32 saveDSPAADDR;
ba8bbcf6
JB
690 u32 saveDSPASURF;
691 u32 saveDSPATILEOFF;
692 u32 savePFIT_PGM_RATIOS;
0eb96d6e 693 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
694 u32 saveBLC_PWM_CTL;
695 u32 saveBLC_PWM_CTL2;
42048781
ZW
696 u32 saveBLC_CPU_PWM_CTL;
697 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
698 u32 saveFPB0;
699 u32 saveFPB1;
700 u32 saveDPLL_B;
701 u32 saveDPLL_B_MD;
702 u32 saveHTOTAL_B;
703 u32 saveHBLANK_B;
704 u32 saveHSYNC_B;
705 u32 saveVTOTAL_B;
706 u32 saveVBLANK_B;
707 u32 saveVSYNC_B;
708 u32 saveBCLRPAT_B;
5586c8bc 709 u32 saveTRANSBCONF;
42048781
ZW
710 u32 saveTRANS_HTOTAL_B;
711 u32 saveTRANS_HBLANK_B;
712 u32 saveTRANS_HSYNC_B;
713 u32 saveTRANS_VTOTAL_B;
714 u32 saveTRANS_VBLANK_B;
715 u32 saveTRANS_VSYNC_B;
0da3ea12 716 u32 savePIPEBSTAT;
ba8bbcf6
JB
717 u32 saveDSPBSTRIDE;
718 u32 saveDSPBSIZE;
719 u32 saveDSPBPOS;
585fb111 720 u32 saveDSPBADDR;
ba8bbcf6
JB
721 u32 saveDSPBSURF;
722 u32 saveDSPBTILEOFF;
585fb111
JB
723 u32 saveVGA0;
724 u32 saveVGA1;
725 u32 saveVGA_PD;
ba8bbcf6
JB
726 u32 saveVGACNTRL;
727 u32 saveADPA;
728 u32 saveLVDS;
585fb111
JB
729 u32 savePP_ON_DELAYS;
730 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
731 u32 saveDVOA;
732 u32 saveDVOB;
733 u32 saveDVOC;
734 u32 savePP_ON;
735 u32 savePP_OFF;
736 u32 savePP_CONTROL;
585fb111 737 u32 savePP_DIVISOR;
ba8bbcf6
JB
738 u32 savePFIT_CONTROL;
739 u32 save_palette_a[256];
740 u32 save_palette_b[256];
06027f91 741 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
742 u32 saveFBC_CFB_BASE;
743 u32 saveFBC_LL_BASE;
744 u32 saveFBC_CONTROL;
745 u32 saveFBC_CONTROL2;
0da3ea12
JB
746 u32 saveIER;
747 u32 saveIIR;
748 u32 saveIMR;
42048781
ZW
749 u32 saveDEIER;
750 u32 saveDEIMR;
751 u32 saveGTIER;
752 u32 saveGTIMR;
753 u32 saveFDI_RXA_IMR;
754 u32 saveFDI_RXB_IMR;
1f84e550 755 u32 saveCACHE_MODE_0;
1f84e550 756 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
757 u32 saveSWF0[16];
758 u32 saveSWF1[16];
759 u32 saveSWF2[3];
760 u8 saveMSR;
761 u8 saveSR[8];
123f794f 762 u8 saveGR[25];
ba8bbcf6 763 u8 saveAR_INDEX;
a59e122a 764 u8 saveAR[21];
ba8bbcf6 765 u8 saveDACMASK;
a59e122a 766 u8 saveCR[37];
4b9de737 767 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
768 u32 saveCURACNTR;
769 u32 saveCURAPOS;
770 u32 saveCURABASE;
771 u32 saveCURBCNTR;
772 u32 saveCURBPOS;
773 u32 saveCURBBASE;
774 u32 saveCURSIZE;
a4fc5ed6
KP
775 u32 saveDP_B;
776 u32 saveDP_C;
777 u32 saveDP_D;
778 u32 savePIPEA_GMCH_DATA_M;
779 u32 savePIPEB_GMCH_DATA_M;
780 u32 savePIPEA_GMCH_DATA_N;
781 u32 savePIPEB_GMCH_DATA_N;
782 u32 savePIPEA_DP_LINK_M;
783 u32 savePIPEB_DP_LINK_M;
784 u32 savePIPEA_DP_LINK_N;
785 u32 savePIPEB_DP_LINK_N;
42048781
ZW
786 u32 saveFDI_RXA_CTL;
787 u32 saveFDI_TXA_CTL;
788 u32 saveFDI_RXB_CTL;
789 u32 saveFDI_TXB_CTL;
790 u32 savePFA_CTL_1;
791 u32 savePFB_CTL_1;
792 u32 savePFA_WIN_SZ;
793 u32 savePFB_WIN_SZ;
794 u32 savePFA_WIN_POS;
795 u32 savePFB_WIN_POS;
5586c8bc
ZW
796 u32 savePCH_DREF_CONTROL;
797 u32 saveDISP_ARB_CTL;
798 u32 savePIPEA_DATA_M1;
799 u32 savePIPEA_DATA_N1;
800 u32 savePIPEA_LINK_M1;
801 u32 savePIPEA_LINK_N1;
802 u32 savePIPEB_DATA_M1;
803 u32 savePIPEB_DATA_N1;
804 u32 savePIPEB_LINK_M1;
805 u32 savePIPEB_LINK_N1;
b5b72e89 806 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 807 u32 savePCH_PORT_HOTPLUG;
f4c956ad 808};
c85aa885
DV
809
810struct intel_gen6_power_mgmt {
59cdb63d 811 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
812 struct work_struct work;
813 u32 pm_iir;
59cdb63d
DV
814
815 /* On vlv we need to manually drop to Vmin with a delayed work. */
816 struct delayed_work vlv_work;
c85aa885
DV
817
818 /* The below variables an all the rps hw state are protected by
819 * dev->struct mutext. */
820 u8 cur_delay;
821 u8 min_delay;
822 u8 max_delay;
52ceb908 823 u8 rpe_delay;
31c77388 824 u8 hw_max;
1a01ab3b
JB
825
826 struct delayed_work delayed_resume_work;
4fc688ce
JB
827
828 /*
829 * Protects RPS/RC6 register access and PCU communication.
830 * Must be taken after struct_mutex if nested.
831 */
832 struct mutex hw_lock;
c85aa885
DV
833};
834
1a240d4d
DV
835/* defined intel_pm.c */
836extern spinlock_t mchdev_lock;
837
c85aa885
DV
838struct intel_ilk_power_mgmt {
839 u8 cur_delay;
840 u8 min_delay;
841 u8 max_delay;
842 u8 fmax;
843 u8 fstart;
844
845 u64 last_count1;
846 unsigned long last_time1;
847 unsigned long chipset_power;
848 u64 last_count2;
849 struct timespec last_time2;
850 unsigned long gfx_power;
851 u8 corr;
852
853 int c_m;
854 int r_t;
3e373948
DV
855
856 struct drm_i915_gem_object *pwrctx;
857 struct drm_i915_gem_object *renderctx;
c85aa885
DV
858};
859
a38911a3
WX
860/* Power well structure for haswell */
861struct i915_power_well {
862 struct drm_device *device;
863 spinlock_t lock;
864 /* power well enable/disable usage count */
865 int count;
866 int i915_request;
867};
868
231f42a4
DV
869struct i915_dri1_state {
870 unsigned allow_batchbuffer : 1;
871 u32 __iomem *gfx_hws_cpu_addr;
872
873 unsigned int cpp;
874 int back_offset;
875 int front_offset;
876 int current_page;
877 int page_flipping;
878
879 uint32_t counter;
880};
881
db1b76ca
DV
882struct i915_ums_state {
883 /**
884 * Flag if the X Server, and thus DRM, is not currently in
885 * control of the device.
886 *
887 * This is set between LeaveVT and EnterVT. It needs to be
888 * replaced with a semaphore. It also needs to be
889 * transitioned away from for kernel modesetting.
890 */
891 int mm_suspended;
892};
893
a4da4fa4
DV
894struct intel_l3_parity {
895 u32 *remap_info;
896 struct work_struct error_work;
897};
898
4b5aed62 899struct i915_gem_mm {
4b5aed62
DV
900 /** Memory allocator for GTT stolen memory */
901 struct drm_mm stolen;
4b5aed62
DV
902 /** List of all objects in gtt_space. Used to restore gtt
903 * mappings on resume */
904 struct list_head bound_list;
905 /**
906 * List of objects which are not bound to the GTT (thus
907 * are idle and not used by the GPU) but still have
908 * (presumably uncached) pages still attached.
909 */
910 struct list_head unbound_list;
911
912 /** Usable portion of the GTT for GEM */
913 unsigned long stolen_base; /* limited to low memory (32-bit) */
914
4b5aed62
DV
915 /** PPGTT used for aliasing the PPGTT with the GTT */
916 struct i915_hw_ppgtt *aliasing_ppgtt;
917
918 struct shrinker inactive_shrinker;
919 bool shrinker_no_lock_stealing;
920
4b5aed62
DV
921 /** LRU list of objects with fence regs on them. */
922 struct list_head fence_list;
923
924 /**
925 * We leave the user IRQ off as much as possible,
926 * but this means that requests will finish and never
927 * be retired once the system goes idle. Set a timer to
928 * fire periodically while the ring is running. When it
929 * fires, go retire requests.
930 */
931 struct delayed_work retire_work;
932
933 /**
934 * Are we in a non-interruptible section of code like
935 * modesetting?
936 */
937 bool interruptible;
938
4b5aed62
DV
939 /** Bit 6 swizzling required for X tiling */
940 uint32_t bit_6_swizzle_x;
941 /** Bit 6 swizzling required for Y tiling */
942 uint32_t bit_6_swizzle_y;
943
944 /* storage for physical objects */
945 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
946
947 /* accounting, useful for userland debugging */
c20e8355 948 spinlock_t object_stat_lock;
4b5aed62
DV
949 size_t object_memory;
950 u32 object_count;
951};
952
edc3d884
MK
953struct drm_i915_error_state_buf {
954 unsigned bytes;
955 unsigned size;
956 int err;
957 u8 *buf;
958 loff_t start;
959 loff_t pos;
960};
961
fc16b48b
MK
962struct i915_error_state_file_priv {
963 struct drm_device *dev;
964 struct drm_i915_error_state *error;
965};
966
99584db3
DV
967struct i915_gpu_error {
968 /* For hangcheck timer */
969#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
970#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
971 struct timer_list hangcheck_timer;
99584db3
DV
972
973 /* For reset and error_state handling. */
974 spinlock_t lock;
975 /* Protected by the above dev->gpu_error.lock. */
976 struct drm_i915_error_state *first_error;
977 struct work_struct work;
99584db3
DV
978
979 unsigned long last_reset;
980
1f83fee0 981 /**
f69061be 982 * State variable and reset counter controlling the reset flow
1f83fee0 983 *
f69061be
DV
984 * Upper bits are for the reset counter. This counter is used by the
985 * wait_seqno code to race-free noticed that a reset event happened and
986 * that it needs to restart the entire ioctl (since most likely the
987 * seqno it waited for won't ever signal anytime soon).
988 *
989 * This is important for lock-free wait paths, where no contended lock
990 * naturally enforces the correct ordering between the bail-out of the
991 * waiter and the gpu reset work code.
1f83fee0
DV
992 *
993 * Lowest bit controls the reset state machine: Set means a reset is in
994 * progress. This state will (presuming we don't have any bugs) decay
995 * into either unset (successful reset) or the special WEDGED value (hw
996 * terminally sour). All waiters on the reset_queue will be woken when
997 * that happens.
998 */
999 atomic_t reset_counter;
1000
1001 /**
1002 * Special values/flags for reset_counter
1003 *
1004 * Note that the code relies on
1005 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
1006 * being true.
1007 */
1008#define I915_RESET_IN_PROGRESS_FLAG 1
1009#define I915_WEDGED 0xffffffff
1010
1011 /**
1012 * Waitqueue to signal when the reset has completed. Used by clients
1013 * that wait for dev_priv->mm.wedged to settle.
1014 */
1015 wait_queue_head_t reset_queue;
33196ded 1016
99584db3
DV
1017 /* For gpu hang simulation. */
1018 unsigned int stop_rings;
1019};
1020
b8efb17b
ZR
1021enum modeset_restore {
1022 MODESET_ON_LID_OPEN,
1023 MODESET_DONE,
1024 MODESET_SUSPENDED,
1025};
1026
41aa3448
RV
1027struct intel_vbt_data {
1028 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1029 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1030
1031 /* Feature bits */
1032 unsigned int int_tv_support:1;
1033 unsigned int lvds_dither:1;
1034 unsigned int lvds_vbt:1;
1035 unsigned int int_crt_support:1;
1036 unsigned int lvds_use_ssc:1;
1037 unsigned int display_clock_mode:1;
1038 unsigned int fdi_rx_polarity_inverted:1;
1039 int lvds_ssc_freq;
1040 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1041
1042 /* eDP */
1043 int edp_rate;
1044 int edp_lanes;
1045 int edp_preemphasis;
1046 int edp_vswing;
1047 bool edp_initialized;
1048 bool edp_support;
1049 int edp_bpp;
1050 struct edp_power_seq edp_pps;
1051
1052 int crt_ddc_pin;
1053
1054 int child_dev_num;
1055 struct child_device_config *child_dev;
1056};
1057
77c122bc
VS
1058enum intel_ddb_partitioning {
1059 INTEL_DDB_PART_1_2,
1060 INTEL_DDB_PART_5_6, /* IVB+ */
1061};
1062
f4c956ad
DV
1063typedef struct drm_i915_private {
1064 struct drm_device *dev;
42dcedd4 1065 struct kmem_cache *slab;
f4c956ad
DV
1066
1067 const struct intel_device_info *info;
1068
1069 int relative_constants_mode;
1070
1071 void __iomem *regs;
1072
907b28c5 1073 struct intel_uncore uncore;
f4c956ad
DV
1074
1075 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1076
28c70f16 1077
f4c956ad
DV
1078 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1079 * controller on different i2c buses. */
1080 struct mutex gmbus_mutex;
1081
1082 /**
1083 * Base address of the gmbus and gpio block.
1084 */
1085 uint32_t gpio_mmio_base;
1086
28c70f16
DV
1087 wait_queue_head_t gmbus_wait_queue;
1088
f4c956ad
DV
1089 struct pci_dev *bridge_dev;
1090 struct intel_ring_buffer ring[I915_NUM_RINGS];
f72b3435 1091 uint32_t last_seqno, next_seqno;
f4c956ad
DV
1092
1093 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
1094 struct resource mch_res;
1095
1096 atomic_t irq_received;
1097
1098 /* protects the irq masks */
1099 spinlock_t irq_lock;
1100
9ee32fea
DV
1101 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1102 struct pm_qos_request pm_qos;
1103
f4c956ad 1104 /* DPIO indirect register protection */
09153000 1105 struct mutex dpio_lock;
f4c956ad
DV
1106
1107 /** Cached value of IMR to avoid reads in updating the bitfield */
f4c956ad
DV
1108 u32 irq_mask;
1109 u32 gt_irq_mask;
f4c956ad 1110
f4c956ad 1111 struct work_struct hotplug_work;
52d7eced 1112 bool enable_hotplug_processing;
b543fb04
EE
1113 struct {
1114 unsigned long hpd_last_jiffies;
1115 int hpd_cnt;
1116 enum {
1117 HPD_ENABLED = 0,
1118 HPD_DISABLED = 1,
1119 HPD_MARK_DISABLED = 2
1120 } hpd_mark;
1121 } hpd_stats[HPD_NUM_PINS];
142e2398 1122 u32 hpd_event_bits;
ac4c16c5 1123 struct timer_list hotplug_reenable_timer;
f4c956ad 1124
7f1f3851 1125 int num_plane;
f4c956ad 1126
5c3fe8b0 1127 struct i915_fbc fbc;
f4c956ad 1128 struct intel_opregion opregion;
41aa3448 1129 struct intel_vbt_data vbt;
f4c956ad
DV
1130
1131 /* overlay */
1132 struct intel_overlay *overlay;
2c6602df 1133 unsigned int sprite_scaling_enabled;
f4c956ad 1134
31ad8ec6
JN
1135 /* backlight */
1136 struct {
1137 int level;
1138 bool enabled;
8ba2d185 1139 spinlock_t lock; /* bl registers and the above bl fields */
31ad8ec6
JN
1140 struct backlight_device *device;
1141 } backlight;
1142
f4c956ad 1143 /* LVDS info */
f4c956ad
DV
1144 bool no_aux_handshake;
1145
f4c956ad
DV
1146 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1147 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1148 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1149
1150 unsigned int fsb_freq, mem_freq, is_ddr3;
1151
f4c956ad
DV
1152 struct workqueue_struct *wq;
1153
1154 /* Display functions */
1155 struct drm_i915_display_funcs display;
1156
1157 /* PCH chipset type */
1158 enum intel_pch pch_type;
17a303ec 1159 unsigned short pch_id;
f4c956ad
DV
1160
1161 unsigned long quirks;
1162
b8efb17b
ZR
1163 enum modeset_restore modeset_restore;
1164 struct mutex modeset_restore_lock;
673a394b 1165
a7bbbd63 1166 struct list_head vm_list; /* Global list of all address spaces */
853ba5d2 1167 struct i915_gtt gtt; /* VMA representing the global address space */
5d4545ae 1168
4b5aed62 1169 struct i915_gem_mm mm;
8781342d 1170
8781342d
DV
1171 /* Kernel Modesetting */
1172
9b9d172d 1173 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1174
27f8227b
JB
1175 struct drm_crtc *plane_to_crtc_mapping[3];
1176 struct drm_crtc *pipe_to_crtc_mapping[3];
6b95a207
KH
1177 wait_queue_head_t pending_flip_queue;
1178
e72f9fbf
DV
1179 int num_shared_dpll;
1180 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
6441ab5f 1181 struct intel_ddi_plls ddi_plls;
ee7b9f93 1182
652c393a
JB
1183 /* Reclocking support */
1184 bool render_reclock_avail;
1185 bool lvds_downclock_avail;
18f9ed12
ZY
1186 /* indicates the reduced downclock for LVDS*/
1187 int lvds_downclock;
652c393a 1188 u16 orig_clock;
f97108d1 1189
c4804411 1190 bool mchbar_need_disable;
f97108d1 1191
a4da4fa4
DV
1192 struct intel_l3_parity l3_parity;
1193
59124506
BW
1194 /* Cannot be determined by PCIID. You must always read a register. */
1195 size_t ellc_size;
1196
c6a828d3 1197 /* gen6+ rps state */
c85aa885 1198 struct intel_gen6_power_mgmt rps;
c6a828d3 1199
20e4d407
DV
1200 /* ilk-only ips/rps state. Everything in here is protected by the global
1201 * mchdev_lock in intel_pm.c */
c85aa885 1202 struct intel_ilk_power_mgmt ips;
b5e50c3f 1203
a38911a3
WX
1204 /* Haswell power well */
1205 struct i915_power_well power_well;
1206
3f51e471
RV
1207 enum no_psr_reason no_psr_reason;
1208
99584db3 1209 struct i915_gpu_error gpu_error;
ae681d96 1210
c9cddffc
JB
1211 struct drm_i915_gem_object *vlv_pctx;
1212
8be48d92
DA
1213 /* list of fbdev register on this device */
1214 struct intel_fbdev *fbdev;
e953fd7b 1215
073f34d9
JB
1216 /*
1217 * The console may be contended at resume, but we don't
1218 * want it to block on it.
1219 */
1220 struct work_struct console_resume_work;
1221
e953fd7b 1222 struct drm_property *broadcast_rgb_property;
3f43c48d 1223 struct drm_property *force_audio_property;
e3689190 1224
254f965c
BW
1225 bool hw_contexts_disabled;
1226 uint32_t hw_context_size;
f4c956ad 1227
3e68320e 1228 u32 fdi_rx_config;
68d18ad7 1229
f4c956ad 1230 struct i915_suspend_saved_registers regfile;
231f42a4 1231
53615a5e
VS
1232 struct {
1233 /*
1234 * Raw watermark latency values:
1235 * in 0.1us units for WM0,
1236 * in 0.5us units for WM1+.
1237 */
1238 /* primary */
1239 uint16_t pri_latency[5];
1240 /* sprite */
1241 uint16_t spr_latency[5];
1242 /* cursor */
1243 uint16_t cur_latency[5];
1244 } wm;
1245
231f42a4
DV
1246 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1247 * here! */
1248 struct i915_dri1_state dri1;
db1b76ca
DV
1249 /* Old ums support infrastructure, same warning applies. */
1250 struct i915_ums_state ums;
1da177e4
LT
1251} drm_i915_private_t;
1252
2c1792a1
CW
1253static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1254{
1255 return dev->dev_private;
1256}
1257
b4519513
CW
1258/* Iterate over initialised rings */
1259#define for_each_ring(ring__, dev_priv__, i__) \
1260 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1261 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1262
b1d7e4b4
WF
1263enum hdmi_force_audio {
1264 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1265 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1266 HDMI_AUDIO_AUTO, /* trust EDID */
1267 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1268};
1269
190d6cd5 1270#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1271
37e680a1
CW
1272struct drm_i915_gem_object_ops {
1273 /* Interface between the GEM object and its backing storage.
1274 * get_pages() is called once prior to the use of the associated set
1275 * of pages before to binding them into the GTT, and put_pages() is
1276 * called after we no longer need them. As we expect there to be
1277 * associated cost with migrating pages between the backing storage
1278 * and making them available for the GPU (e.g. clflush), we may hold
1279 * onto the pages after they are no longer referenced by the GPU
1280 * in case they may be used again shortly (for example migrating the
1281 * pages to a different memory domain within the GTT). put_pages()
1282 * will therefore most likely be called when the object itself is
1283 * being released or under memory pressure (where we attempt to
1284 * reap pages for the shrinker).
1285 */
1286 int (*get_pages)(struct drm_i915_gem_object *);
1287 void (*put_pages)(struct drm_i915_gem_object *);
1288};
1289
673a394b 1290struct drm_i915_gem_object {
c397b908 1291 struct drm_gem_object base;
673a394b 1292
37e680a1
CW
1293 const struct drm_i915_gem_object_ops *ops;
1294
2f633156
BW
1295 /** List of VMAs backed by this object */
1296 struct list_head vma_list;
1297
c1ad11fc
CW
1298 /** Stolen memory for this object, instead of being backed by shmem. */
1299 struct drm_mm_node *stolen;
35c20a60 1300 struct list_head global_list;
673a394b 1301
65ce3027 1302 /** This object's place on the active/inactive lists */
69dc4987
CW
1303 struct list_head ring_list;
1304 struct list_head mm_list;
432e58ed
CW
1305 /** This object's place in the batchbuffer or on the eviction list */
1306 struct list_head exec_list;
673a394b
EA
1307
1308 /**
65ce3027
CW
1309 * This is set if the object is on the active lists (has pending
1310 * rendering and so a non-zero seqno), and is not set if it i s on
1311 * inactive (ready to be unbound) list.
673a394b 1312 */
0206e353 1313 unsigned int active:1;
673a394b
EA
1314
1315 /**
1316 * This is set if the object has been written to since last bound
1317 * to the GTT
1318 */
0206e353 1319 unsigned int dirty:1;
778c3544
DV
1320
1321 /**
1322 * Fence register bits (if any) for this object. Will be set
1323 * as needed when mapped into the GTT.
1324 * Protected by dev->struct_mutex.
778c3544 1325 */
4b9de737 1326 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1327
778c3544
DV
1328 /**
1329 * Advice: are the backing pages purgeable?
1330 */
0206e353 1331 unsigned int madv:2;
778c3544 1332
778c3544
DV
1333 /**
1334 * Current tiling mode for the object.
1335 */
0206e353 1336 unsigned int tiling_mode:2;
5d82e3e6
CW
1337 /**
1338 * Whether the tiling parameters for the currently associated fence
1339 * register have changed. Note that for the purposes of tracking
1340 * tiling changes we also treat the unfenced register, the register
1341 * slot that the object occupies whilst it executes a fenced
1342 * command (such as BLT on gen2/3), as a "fence".
1343 */
1344 unsigned int fence_dirty:1;
778c3544
DV
1345
1346 /** How many users have pinned this object in GTT space. The following
1347 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1348 * (via user_pin_count), execbuffer (objects are not allowed multiple
1349 * times for the same batchbuffer), and the framebuffer code. When
1350 * switching/pageflipping, the framebuffer code has at most two buffers
1351 * pinned per crtc.
1352 *
1353 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1354 * bits with absolutely no headroom. So use 4 bits. */
0206e353 1355 unsigned int pin_count:4;
778c3544 1356#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 1357
75e9e915
DV
1358 /**
1359 * Is the object at the current location in the gtt mappable and
1360 * fenceable? Used to avoid costly recalculations.
1361 */
0206e353 1362 unsigned int map_and_fenceable:1;
75e9e915 1363
fb7d516a
DV
1364 /**
1365 * Whether the current gtt mapping needs to be mappable (and isn't just
1366 * mappable by accident). Track pin and fault separate for a more
1367 * accurate mappable working set.
1368 */
0206e353
AJ
1369 unsigned int fault_mappable:1;
1370 unsigned int pin_mappable:1;
fb7d516a 1371
caea7476
CW
1372 /*
1373 * Is the GPU currently using a fence to access this buffer,
1374 */
1375 unsigned int pending_fenced_gpu_access:1;
1376 unsigned int fenced_gpu_access:1;
1377
93dfb40c
CW
1378 unsigned int cache_level:2;
1379
7bddb01f 1380 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1381 unsigned int has_global_gtt_mapping:1;
9da3da66 1382 unsigned int has_dma_mapping:1;
7bddb01f 1383
9da3da66 1384 struct sg_table *pages;
a5570178 1385 int pages_pin_count;
673a394b 1386
1286ff73 1387 /* prime dma-buf support */
9a70cc2a
DA
1388 void *dma_buf_vmapping;
1389 int vmapping_count;
1390
67731b87
CW
1391 /**
1392 * Used for performing relocations during execbuffer insertion.
1393 */
1394 struct hlist_node exec_node;
1395 unsigned long exec_handle;
6fe4f140 1396 struct drm_i915_gem_exec_object2 *exec_entry;
67731b87 1397
caea7476
CW
1398 struct intel_ring_buffer *ring;
1399
1c293ea3 1400 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1401 uint32_t last_read_seqno;
1402 uint32_t last_write_seqno;
caea7476
CW
1403 /** Breadcrumb of last fenced GPU access to the buffer. */
1404 uint32_t last_fenced_seqno;
673a394b 1405
778c3544 1406 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1407 uint32_t stride;
673a394b 1408
280b713b 1409 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1410 unsigned long *bit_17;
280b713b 1411
79e53945
JB
1412 /** User space pin count and filp owning the pin */
1413 uint32_t user_pin_count;
1414 struct drm_file *pin_filp;
71acb5eb
DA
1415
1416 /** for phy allocated objects */
1417 struct drm_i915_gem_phys_object *phys_obj;
673a394b 1418};
b45305fc 1419#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
673a394b 1420
62b8b215 1421#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1422
673a394b
EA
1423/**
1424 * Request queue structure.
1425 *
1426 * The request queue allows us to note sequence numbers that have been emitted
1427 * and may be associated with active buffers to be retired.
1428 *
1429 * By keeping this list, we can avoid having to do questionable
1430 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1431 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1432 */
1433struct drm_i915_gem_request {
852835f3
ZN
1434 /** On Which ring this request was generated */
1435 struct intel_ring_buffer *ring;
1436
673a394b
EA
1437 /** GEM sequence number associated with this request. */
1438 uint32_t seqno;
1439
7d736f4f
MK
1440 /** Position in the ringbuffer of the start of the request */
1441 u32 head;
1442
1443 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1444 u32 tail;
1445
0e50e96b
MK
1446 /** Context related to this request */
1447 struct i915_hw_context *ctx;
1448
7d736f4f
MK
1449 /** Batch buffer related to this request if any */
1450 struct drm_i915_gem_object *batch_obj;
1451
673a394b
EA
1452 /** Time at which this request was emitted, in jiffies. */
1453 unsigned long emitted_jiffies;
1454
b962442e 1455 /** global list entry for this request */
673a394b 1456 struct list_head list;
b962442e 1457
f787a5f5 1458 struct drm_i915_file_private *file_priv;
b962442e
EA
1459 /** file_priv list entry for this request */
1460 struct list_head client_list;
673a394b
EA
1461};
1462
1463struct drm_i915_file_private {
1464 struct {
99057c81 1465 spinlock_t lock;
b962442e 1466 struct list_head request_list;
673a394b 1467 } mm;
40521054 1468 struct idr context_idr;
e59ec13d
MK
1469
1470 struct i915_ctx_hang_stats hang_stats;
673a394b
EA
1471};
1472
2c1792a1 1473#define INTEL_INFO(dev) (to_i915(dev)->info)
cae5852d
ZN
1474
1475#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1476#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1477#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1478#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1479#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1480#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1481#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1482#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1483#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1484#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1485#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1486#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1487#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1488#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1489#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1490#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1491#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1492#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
4b65177b 1493#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
8ab43976
JB
1494#define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
1495 (dev)->pci_device == 0x0152 || \
1496 (dev)->pci_device == 0x015a)
6547fbdb
DV
1497#define IS_SNB_GT1(dev) ((dev)->pci_device == 0x0102 || \
1498 (dev)->pci_device == 0x0106 || \
1499 (dev)->pci_device == 0x010A)
70a3eb7a 1500#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1501#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
cae5852d 1502#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
d567b07f
PZ
1503#define IS_ULT(dev) (IS_HASWELL(dev) && \
1504 ((dev)->pci_device & 0xFF00) == 0x0A00)
cae5852d 1505
85436696
JB
1506/*
1507 * The genX designation typically refers to the render engine, so render
1508 * capability related checks should use IS_GEN, while display and other checks
1509 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1510 * chips, etc.).
1511 */
cae5852d
ZN
1512#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1513#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1514#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1515#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1516#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1517#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
cae5852d
ZN
1518
1519#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1520#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
f72a1183 1521#define HAS_VEBOX(dev) (INTEL_INFO(dev)->has_vebox_ring)
3d29b842 1522#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
cae5852d
ZN
1523#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1524
254f965c 1525#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
93553609 1526#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1d2a314c 1527
05394f39 1528#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1529#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1530
b45305fc
DV
1531/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1532#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1533
cae5852d
ZN
1534/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1535 * rows, which changed the alignment requirements and fence programming.
1536 */
1537#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1538 IS_I915GM(dev)))
1539#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1540#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1541#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1542#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1543#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1544#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1545/* dsparb controlled by hw only */
1546#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1547
1548#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1549#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1550#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1551
f5adf94e
DL
1552#define HAS_IPS(dev) (IS_ULT(dev))
1553
eceae481 1554#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
cae5852d 1555
dd93be58 1556#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
86d52df6 1557#define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
30568c45 1558#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
affa9354 1559
17a303ec
PZ
1560#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1561#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1562#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1563#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1564#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1565#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1566
2c1792a1 1567#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
eb877ebf 1568#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1569#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1570#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 1571#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 1572#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 1573
b7884eb4
DV
1574#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1575
f27b9265 1576#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
e1ef7cc2 1577
c8735b0c
BW
1578#define GT_FREQUENCY_MULTIPLIER 50
1579
05394f39
CW
1580#include "i915_trace.h"
1581
83b7f9ac
ED
1582/**
1583 * RC6 is a special power stage which allows the GPU to enter an very
1584 * low-voltage mode when idle, using down to 0V while at this stage. This
1585 * stage is entered automatically when the GPU is idle when RC6 support is
1586 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1587 *
1588 * There are different RC6 modes available in Intel GPU, which differentiate
1589 * among each other with the latency required to enter and leave RC6 and
1590 * voltage consumed by the GPU in different states.
1591 *
1592 * The combination of the following flags define which states GPU is allowed
1593 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1594 * RC6pp is deepest RC6. Their support by hardware varies according to the
1595 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1596 * which brings the most power savings; deeper states save more power, but
1597 * require higher latency to switch to and wake up.
1598 */
1599#define INTEL_RC6_ENABLE (1<<0)
1600#define INTEL_RC6p_ENABLE (1<<1)
1601#define INTEL_RC6pp_ENABLE (1<<2)
1602
c153f45f 1603extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 1604extern int i915_max_ioctl;
a35d9d3c
BW
1605extern unsigned int i915_fbpercrtc __always_unused;
1606extern int i915_panel_ignore_lid __read_mostly;
1607extern unsigned int i915_powersave __read_mostly;
f45b5557 1608extern int i915_semaphores __read_mostly;
a35d9d3c 1609extern unsigned int i915_lvds_downclock __read_mostly;
121d527a 1610extern int i915_lvds_channel_mode __read_mostly;
4415e63b 1611extern int i915_panel_use_ssc __read_mostly;
a35d9d3c 1612extern int i915_vbt_sdvo_panel_type __read_mostly;
c0f372b3 1613extern int i915_enable_rc6 __read_mostly;
4415e63b 1614extern int i915_enable_fbc __read_mostly;
a35d9d3c 1615extern bool i915_enable_hangcheck __read_mostly;
650dc07e 1616extern int i915_enable_ppgtt __read_mostly;
105b7c11 1617extern int i915_enable_psr __read_mostly;
0a3af268 1618extern unsigned int i915_preliminary_hw_support __read_mostly;
2124b72e 1619extern int i915_disable_power_well __read_mostly;
3c4ca58c 1620extern int i915_enable_ips __read_mostly;
2385bdf0 1621extern bool i915_fastboot __read_mostly;
0b74b508 1622extern bool i915_prefault_disable __read_mostly;
b3a83639 1623
6a9ee8af
DA
1624extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1625extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1626extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1627extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1628
1da177e4 1629 /* i915_dma.c */
d05c617e 1630void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 1631extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1632extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1633extern int i915_driver_unload(struct drm_device *);
673a394b 1634extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1635extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1636extern void i915_driver_preclose(struct drm_device *dev,
1637 struct drm_file *file_priv);
673a394b
EA
1638extern void i915_driver_postclose(struct drm_device *dev,
1639 struct drm_file *file_priv);
84b1fd10 1640extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 1641#ifdef CONFIG_COMPAT
0d6aa60b
DA
1642extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1643 unsigned long arg);
c43b5634 1644#endif
673a394b 1645extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1646 struct drm_clip_rect *box,
1647 int DR1, int DR4);
8e96d9c4 1648extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 1649extern int i915_reset(struct drm_device *dev);
7648fa99
JB
1650extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1651extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1652extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1653extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1654
073f34d9 1655extern void intel_console_resume(struct work_struct *work);
af6061af 1656
1da177e4 1657/* i915_irq.c */
10cd45b6 1658void i915_queue_hangcheck(struct drm_device *dev);
f65d9421 1659void i915_hangcheck_elapsed(unsigned long data);
527f9e90 1660void i915_handle_error(struct drm_device *dev, bool wedged);
1da177e4 1661
f71d4af4 1662extern void intel_irq_init(struct drm_device *dev);
20afbda2 1663extern void intel_hpd_init(struct drm_device *dev);
907b28c5
CW
1664extern void intel_pm_init(struct drm_device *dev);
1665
1666extern void intel_uncore_sanitize(struct drm_device *dev);
1667extern void intel_uncore_early_sanitize(struct drm_device *dev);
1668extern void intel_uncore_init(struct drm_device *dev);
1669extern void intel_uncore_reset(struct drm_device *dev);
1670extern void intel_uncore_clear_errors(struct drm_device *dev);
1671extern void intel_uncore_check_errors(struct drm_device *dev);
b1f14ad0 1672
7c463586
KP
1673void
1674i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1675
1676void
1677i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1678
673a394b
EA
1679/* i915_gem.c */
1680int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1681 struct drm_file *file_priv);
1682int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1683 struct drm_file *file_priv);
1684int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1685 struct drm_file *file_priv);
1686int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1687 struct drm_file *file_priv);
1688int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1689 struct drm_file *file_priv);
de151cf6
JB
1690int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1691 struct drm_file *file_priv);
673a394b
EA
1692int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1693 struct drm_file *file_priv);
1694int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1695 struct drm_file *file_priv);
1696int i915_gem_execbuffer(struct drm_device *dev, void *data,
1697 struct drm_file *file_priv);
76446cac
JB
1698int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1699 struct drm_file *file_priv);
673a394b
EA
1700int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1701 struct drm_file *file_priv);
1702int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1703 struct drm_file *file_priv);
1704int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1705 struct drm_file *file_priv);
199adf40
BW
1706int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1707 struct drm_file *file);
1708int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1709 struct drm_file *file);
673a394b
EA
1710int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1711 struct drm_file *file_priv);
3ef94daa
CW
1712int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1713 struct drm_file *file_priv);
673a394b
EA
1714int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1715 struct drm_file *file_priv);
1716int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1717 struct drm_file *file_priv);
1718int i915_gem_set_tiling(struct drm_device *dev, void *data,
1719 struct drm_file *file_priv);
1720int i915_gem_get_tiling(struct drm_device *dev, void *data,
1721 struct drm_file *file_priv);
5a125c3c
EA
1722int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1723 struct drm_file *file_priv);
23ba4fd0
BW
1724int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1725 struct drm_file *file_priv);
673a394b 1726void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
1727void *i915_gem_object_alloc(struct drm_device *dev);
1728void i915_gem_object_free(struct drm_i915_gem_object *obj);
673a394b 1729int i915_gem_init_object(struct drm_gem_object *obj);
37e680a1
CW
1730void i915_gem_object_init(struct drm_i915_gem_object *obj,
1731 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
1732struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1733 size_t size);
673a394b 1734void i915_gem_free_object(struct drm_gem_object *obj);
2f633156
BW
1735struct i915_vma *i915_gem_vma_create(struct drm_i915_gem_object *obj,
1736 struct i915_address_space *vm);
1737void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 1738
2021746e 1739int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 1740 struct i915_address_space *vm,
2021746e 1741 uint32_t alignment,
86a1ee26
CW
1742 bool map_and_fenceable,
1743 bool nonblocking);
05394f39 1744void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
07fe0b12
BW
1745int __must_check i915_vma_unbind(struct i915_vma *vma);
1746int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
dd624afd 1747int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
05394f39 1748void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1749void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1750
37e680a1 1751int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
1752static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1753{
67d5a50c
ID
1754 struct sg_page_iter sg_iter;
1755
1756 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 1757 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
1758
1759 return NULL;
9da3da66 1760}
a5570178
CW
1761static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1762{
1763 BUG_ON(obj->pages == NULL);
1764 obj->pages_pin_count++;
1765}
1766static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1767{
1768 BUG_ON(obj->pages_pin_count == 0);
1769 obj->pages_pin_count--;
1770}
1771
54cf91dc 1772int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b
BW
1773int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1774 struct intel_ring_buffer *to);
54cf91dc 1775void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
9d773091 1776 struct intel_ring_buffer *ring);
54cf91dc 1777
ff72145b
DA
1778int i915_gem_dumb_create(struct drm_file *file_priv,
1779 struct drm_device *dev,
1780 struct drm_mode_create_dumb *args);
1781int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1782 uint32_t handle, uint64_t *offset);
1783int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
0206e353 1784 uint32_t handle);
f787a5f5
CW
1785/**
1786 * Returns true if seq1 is later than seq2.
1787 */
1788static inline bool
1789i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1790{
1791 return (int32_t)(seq1 - seq2) >= 0;
1792}
1793
fca26bb4
MK
1794int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
1795int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 1796int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 1797int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 1798
9a5a53b3 1799static inline bool
1690e1eb
CW
1800i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1801{
1802 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1803 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1804 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
1805 return true;
1806 } else
1807 return false;
1690e1eb
CW
1808}
1809
1810static inline void
1811i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1812{
1813 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1814 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
b8c3af76 1815 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
1690e1eb
CW
1816 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1817 }
1818}
1819
b09a1fec 1820void i915_gem_retire_requests(struct drm_device *dev);
a71d8d94 1821void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
33196ded 1822int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 1823 bool interruptible);
1f83fee0
DV
1824static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
1825{
1826 return unlikely(atomic_read(&error->reset_counter)
1827 & I915_RESET_IN_PROGRESS_FLAG);
1828}
1829
1830static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
1831{
1832 return atomic_read(&error->reset_counter) == I915_WEDGED;
1833}
a71d8d94 1834
069efc1d 1835void i915_gem_reset(struct drm_device *dev);
05394f39 1836void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
2021746e
CW
1837int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1838 uint32_t read_domains,
1839 uint32_t write_domain);
a8198eea 1840int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 1841int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 1842int __must_check i915_gem_init_hw(struct drm_device *dev);
b9524a1e 1843void i915_gem_l3_remap(struct drm_device *dev);
f691e2f4 1844void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 1845void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 1846int __must_check i915_gpu_idle(struct drm_device *dev);
2021746e 1847int __must_check i915_gem_idle(struct drm_device *dev);
0025c077
MK
1848int __i915_add_request(struct intel_ring_buffer *ring,
1849 struct drm_file *file,
7d736f4f 1850 struct drm_i915_gem_object *batch_obj,
0025c077
MK
1851 u32 *seqno);
1852#define i915_add_request(ring, seqno) \
854c94a7 1853 __i915_add_request(ring, NULL, NULL, seqno)
199b2bc2
BW
1854int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1855 uint32_t seqno);
de151cf6 1856int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
1857int __must_check
1858i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1859 bool write);
1860int __must_check
dabdfe02
CW
1861i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1862int __must_check
2da3b9b9
CW
1863i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1864 u32 alignment,
2021746e 1865 struct intel_ring_buffer *pipelined);
71acb5eb 1866int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 1867 struct drm_i915_gem_object *obj,
6eeefaf3
CW
1868 int id,
1869 int align);
71acb5eb 1870void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 1871 struct drm_i915_gem_object *obj);
71acb5eb 1872void i915_gem_free_all_phys_object(struct drm_device *dev);
05394f39 1873void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 1874
0fa87796
ID
1875uint32_t
1876i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 1877uint32_t
d865110c
ID
1878i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1879 int tiling_mode, bool fenced);
467cffba 1880
e4ffd173
CW
1881int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1882 enum i915_cache_level cache_level);
1883
1286ff73
DV
1884struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1885 struct dma_buf *dma_buf);
1886
1887struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1888 struct drm_gem_object *gem_obj, int flags);
1889
19b2dbde
CW
1890void i915_gem_restore_fences(struct drm_device *dev);
1891
a70a3148
BW
1892unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
1893 struct i915_address_space *vm);
1894bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
1895bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
1896 struct i915_address_space *vm);
1897unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
1898 struct i915_address_space *vm);
1899struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
1900 struct i915_address_space *vm);
1901/* Some GGTT VM helpers */
1902#define obj_to_ggtt(obj) \
1903 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
1904static inline bool i915_is_ggtt(struct i915_address_space *vm)
1905{
1906 struct i915_address_space *ggtt =
1907 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
1908 return vm == ggtt;
1909}
1910
1911static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
1912{
1913 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
1914}
1915
1916static inline unsigned long
1917i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
1918{
1919 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
1920}
1921
1922static inline unsigned long
1923i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
1924{
1925 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
1926}
c37e2204
BW
1927
1928static inline int __must_check
1929i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
1930 uint32_t alignment,
1931 bool map_and_fenceable,
1932 bool nonblocking)
1933{
1934 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
1935 map_and_fenceable, nonblocking);
1936}
a70a3148
BW
1937#undef obj_to_ggtt
1938
254f965c
BW
1939/* i915_gem_context.c */
1940void i915_gem_context_init(struct drm_device *dev);
1941void i915_gem_context_fini(struct drm_device *dev);
254f965c 1942void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841
BW
1943int i915_switch_context(struct intel_ring_buffer *ring,
1944 struct drm_file *file, int to_id);
dce3271b
MK
1945void i915_gem_context_free(struct kref *ctx_ref);
1946static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
1947{
1948 kref_get(&ctx->ref);
1949}
1950
1951static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
1952{
1953 kref_put(&ctx->ref, i915_gem_context_free);
1954}
1955
c0bb617a 1956struct i915_ctx_hang_stats * __must_check
11fa3384 1957i915_gem_context_get_hang_stats(struct drm_device *dev,
c0bb617a
MK
1958 struct drm_file *file,
1959 u32 id);
84624813
BW
1960int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
1961 struct drm_file *file);
1962int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1963 struct drm_file *file);
1286ff73 1964
76aaf220 1965/* i915_gem_gtt.c */
1d2a314c 1966void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
7bddb01f
DV
1967void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1968 struct drm_i915_gem_object *obj,
1969 enum i915_cache_level cache_level);
1970void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1971 struct drm_i915_gem_object *obj);
1d2a314c 1972
76aaf220 1973void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907
DV
1974int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1975void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
e4ffd173 1976 enum i915_cache_level cache_level);
05394f39 1977void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
74163907 1978void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
d7e5008f
BW
1979void i915_gem_init_global_gtt(struct drm_device *dev);
1980void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
1981 unsigned long mappable_end, unsigned long end);
e76e9aeb 1982int i915_gem_gtt_init(struct drm_device *dev);
d09105c6 1983static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
1984{
1985 if (INTEL_INFO(dev)->gen < 6)
1986 intel_gtt_chipset_flush();
1987}
1988
76aaf220 1989
b47eb4a2 1990/* i915_gem_evict.c */
f6cd1f15
BW
1991int __must_check i915_gem_evict_something(struct drm_device *dev,
1992 struct i915_address_space *vm,
1993 int min_size,
42d6ab48
CW
1994 unsigned alignment,
1995 unsigned cache_level,
86a1ee26
CW
1996 bool mappable,
1997 bool nonblock);
6c085a72 1998int i915_gem_evict_everything(struct drm_device *dev);
b47eb4a2 1999
9797fbfb
CW
2000/* i915_gem_stolen.c */
2001int i915_gem_init_stolen(struct drm_device *dev);
11be49eb
CW
2002int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2003void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2004void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2005struct drm_i915_gem_object *
2006i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2007struct drm_i915_gem_object *
2008i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2009 u32 stolen_offset,
2010 u32 gtt_offset,
2011 u32 size);
0104fdbb 2012void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
9797fbfb 2013
673a394b 2014/* i915_gem_tiling.c */
2c1792a1 2015static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67
CW
2016{
2017 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2018
2019 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2020 obj->tiling_mode != I915_TILING_NONE;
2021}
2022
673a394b 2023void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2024void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2025void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2026
2027/* i915_gem_debug.c */
05394f39 2028void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 2029 const char *where, uint32_t mark);
23bc5982
CW
2030#if WATCH_LISTS
2031int i915_verify_lists(struct drm_device *dev);
673a394b 2032#else
23bc5982 2033#define i915_verify_lists(dev) 0
673a394b 2034#endif
05394f39
CW
2035void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
2036 int handle);
2037void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 2038 const char *where, uint32_t mark);
1da177e4 2039
2017263e 2040/* i915_debugfs.c */
27c202ad
BG
2041int i915_debugfs_init(struct drm_minor *minor);
2042void i915_debugfs_cleanup(struct drm_minor *minor);
84734a04
MK
2043
2044/* i915_gpu_error.c */
edc3d884
MK
2045__printf(2, 3)
2046void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2047int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2048 const struct i915_error_state_file_priv *error);
4dc955f7
MK
2049int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2050 size_t count, loff_t pos);
2051static inline void i915_error_state_buf_release(
2052 struct drm_i915_error_state_buf *eb)
2053{
2054 kfree(eb->buf);
2055}
84734a04
MK
2056void i915_capture_error_state(struct drm_device *dev);
2057void i915_error_state_get(struct drm_device *dev,
2058 struct i915_error_state_file_priv *error_priv);
2059void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2060void i915_destroy_error_state(struct drm_device *dev);
2061
2062void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2063const char *i915_cache_level_str(int type);
2017263e 2064
317c35d1
JB
2065/* i915_suspend.c */
2066extern int i915_save_state(struct drm_device *dev);
2067extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2068
d8157a36
DV
2069/* i915_ums.c */
2070void i915_save_display_reg(struct drm_device *dev);
2071void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2072
0136db58
BW
2073/* i915_sysfs.c */
2074void i915_setup_sysfs(struct drm_device *dev_priv);
2075void i915_teardown_sysfs(struct drm_device *dev_priv);
2076
f899fc64
CW
2077/* intel_i2c.c */
2078extern int intel_setup_gmbus(struct drm_device *dev);
2079extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2080static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2081{
2ed06c93 2082 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2083}
2084
2085extern struct i2c_adapter *intel_gmbus_get_adapter(
2086 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2087extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2088extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2089static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2090{
2091 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2092}
f899fc64
CW
2093extern void intel_i2c_reset(struct drm_device *dev);
2094
3b617967 2095/* intel_opregion.c */
44834a67
CW
2096extern int intel_opregion_setup(struct drm_device *dev);
2097#ifdef CONFIG_ACPI
2098extern void intel_opregion_init(struct drm_device *dev);
2099extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2100extern void intel_opregion_asle_intr(struct drm_device *dev);
65e082c9 2101#else
44834a67
CW
2102static inline void intel_opregion_init(struct drm_device *dev) { return; }
2103static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2104static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
65e082c9 2105#endif
8ee1c3db 2106
723bfd70
JB
2107/* intel_acpi.c */
2108#ifdef CONFIG_ACPI
2109extern void intel_register_dsm_handler(void);
2110extern void intel_unregister_dsm_handler(void);
2111#else
2112static inline void intel_register_dsm_handler(void) { return; }
2113static inline void intel_unregister_dsm_handler(void) { return; }
2114#endif /* CONFIG_ACPI */
2115
79e53945 2116/* modesetting */
f817586c 2117extern void intel_modeset_init_hw(struct drm_device *dev);
7d708ee4 2118extern void intel_modeset_suspend_hw(struct drm_device *dev);
79e53945 2119extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2120extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2121extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 2122extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2123extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2124 bool force_restore);
44cec740 2125extern void i915_redisable_vga(struct drm_device *dev);
ee5382ae 2126extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 2127extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2128extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2129extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2130extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84
JB
2131extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2132extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2133extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
0206e353
AJ
2134extern void intel_detect_pch(struct drm_device *dev);
2135extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2136extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2137
2911a35b 2138extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2139int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2140 struct drm_file *file);
575155a9 2141
6ef3d427
CW
2142/* overlay */
2143extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2144extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2145 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2146
2147extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2148extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2149 struct drm_device *dev,
2150 struct intel_display_error_state *error);
6ef3d427 2151
b7287d80
BW
2152/* On SNB platform, before reading ring registers forcewake bit
2153 * must be set to prevent GT core from power down and stale values being
2154 * returned.
2155 */
fcca7926
BW
2156void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
2157void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
b7287d80 2158
42c0526c
BW
2159int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2160int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2161
2162/* intel_sideband.c */
64936258
JN
2163u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2164void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2165u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
ae99258f
JN
2166u32 vlv_dpio_read(struct drm_i915_private *dev_priv, int reg);
2167void vlv_dpio_write(struct drm_i915_private *dev_priv, int reg, u32 val);
59de0813
JN
2168u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2169 enum intel_sbi_destination destination);
2170void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2171 enum intel_sbi_destination destination);
0a073b84 2172
855ba3be
JB
2173int vlv_gpu_freq(int ddr_freq, int val);
2174int vlv_freq_opcode(int ddr_freq, int val);
42c0526c 2175
6af5d92f 2176#define __i915_read(x) \
dba8e41f 2177 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg, bool trace);
6af5d92f
CW
2178__i915_read(8)
2179__i915_read(16)
2180__i915_read(32)
2181__i915_read(64)
5f75377d
KP
2182#undef __i915_read
2183
6af5d92f 2184#define __i915_write(x) \
dba8e41f 2185 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val, bool trace);
6af5d92f
CW
2186__i915_write(8)
2187__i915_write(16)
2188__i915_write(32)
2189__i915_write(64)
5f75377d
KP
2190#undef __i915_write
2191
dba8e41f
CW
2192#define I915_READ8(reg) i915_read8(dev_priv, (reg), true)
2193#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val), true)
5f75377d 2194
dba8e41f
CW
2195#define I915_READ16(reg) i915_read16(dev_priv, (reg), true)
2196#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val), true)
2197#define I915_READ16_NOTRACE(reg) i915_read16(dev_priv, (reg), false)
2198#define I915_WRITE16_NOTRACE(reg, val) i915_write16(dev_priv, (reg), (val), false)
5f75377d 2199
dba8e41f
CW
2200#define I915_READ(reg) i915_read32(dev_priv, (reg), true)
2201#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val), true)
2202#define I915_READ_NOTRACE(reg) i915_read32(dev_priv, (reg), false)
2203#define I915_WRITE_NOTRACE(reg, val) i915_write32(dev_priv, (reg), (val), false)
5f75377d 2204
dba8e41f
CW
2205#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val), true)
2206#define I915_READ64(reg) i915_read64(dev_priv, (reg), true)
cae5852d
ZN
2207
2208#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2209#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2210
55bc60db
VS
2211/* "Broadcast RGB" property */
2212#define INTEL_BROADCAST_RGB_AUTO 0
2213#define INTEL_BROADCAST_RGB_FULL 1
2214#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2215
766aa1c4
VS
2216static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2217{
2218 if (HAS_PCH_SPLIT(dev))
2219 return CPU_VGACNTRL;
2220 else if (IS_VALLEYVIEW(dev))
2221 return VLV_VGACNTRL;
2222 else
2223 return VGACNTRL;
2224}
2225
2bb4629a
VS
2226static inline void __user *to_user_ptr(u64 address)
2227{
2228 return (void __user *)(uintptr_t)address;
2229}
2230
df97729f
ID
2231static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2232{
2233 unsigned long j = msecs_to_jiffies(m);
2234
2235 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2236}
2237
2238static inline unsigned long
2239timespec_to_jiffies_timeout(const struct timespec *value)
2240{
2241 unsigned long j = timespec_to_jiffies(value);
2242
2243 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2244}
2245
1da177e4 2246#endif