]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Re-enable FBC WM if the watermark is good on gen6+
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0839ccb8 38#include <linux/io-mapping.h>
f899fc64 39#include <linux/i2c.h>
c167a6fc 40#include <linux/i2c-algo-bit.h>
0ade6386 41#include <drm/intel-gtt.h>
aaa6fd2a 42#include <linux/backlight.h>
2911a35b 43#include <linux/intel-iommu.h>
742cbee8 44#include <linux/kref.h>
9ee32fea 45#include <linux/pm_qos.h>
585fb111 46
1da177e4
LT
47/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
673a394b 54#define DRIVER_DATE "20080730"
1da177e4 55
317c35d1
JB
56enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
9db4a9c7
JB
59 PIPE_C,
60 I915_MAX_PIPES
317c35d1 61};
9db4a9c7 62#define pipe_name(p) ((p) + 'A')
317c35d1 63
a5c961d1
PZ
64enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69};
70#define transcoder_name(t) ((t) + 'A')
71
80824003
JB
72enum plane {
73 PLANE_A = 0,
74 PLANE_B,
9db4a9c7 75 PLANE_C,
80824003 76};
9db4a9c7 77#define plane_name(p) ((p) + 'A')
52440211 78
06da8da2
VS
79#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
80
2b139522
ED
81enum port {
82 PORT_A = 0,
83 PORT_B,
84 PORT_C,
85 PORT_D,
86 PORT_E,
87 I915_MAX_PORTS
88};
89#define port_name(p) ((p) + 'A')
90
b97186f0
PZ
91enum intel_display_power_domain {
92 POWER_DOMAIN_PIPE_A,
93 POWER_DOMAIN_PIPE_B,
94 POWER_DOMAIN_PIPE_C,
95 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
96 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
97 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
98 POWER_DOMAIN_TRANSCODER_A,
99 POWER_DOMAIN_TRANSCODER_B,
100 POWER_DOMAIN_TRANSCODER_C,
101 POWER_DOMAIN_TRANSCODER_EDP = POWER_DOMAIN_TRANSCODER_A + 0xF,
102};
103
104#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
105#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
106 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
107#define POWER_DOMAIN_TRANSCODER(tran) ((tran) + POWER_DOMAIN_TRANSCODER_A)
108
1d843f9d
EE
109enum hpd_pin {
110 HPD_NONE = 0,
111 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
112 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
113 HPD_CRT,
114 HPD_SDVO_B,
115 HPD_SDVO_C,
116 HPD_PORT_B,
117 HPD_PORT_C,
118 HPD_PORT_D,
119 HPD_NUM_PINS
120};
121
2a2d5482
CW
122#define I915_GEM_GPU_DOMAINS \
123 (I915_GEM_DOMAIN_RENDER | \
124 I915_GEM_DOMAIN_SAMPLER | \
125 I915_GEM_DOMAIN_COMMAND | \
126 I915_GEM_DOMAIN_INSTRUCTION | \
127 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 128
7eb552ae 129#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
9db4a9c7 130
6c2b7c12
DV
131#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
132 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
133 if ((intel_encoder)->base.crtc == (__crtc))
134
ee7b9f93
JB
135struct intel_pch_pll {
136 int refcount; /* count of number of CRTCs sharing this PLL */
137 int active; /* count of number of active CRTCs (i.e. DPMS on) */
138 bool on; /* is the PLL actually active? Disabled during modeset */
139 int pll_reg;
140 int fp0_reg;
141 int fp1_reg;
142};
143#define I915_NUM_PLLS 2
144
e69d0bc1
DV
145/* Used by dp and fdi links */
146struct intel_link_m_n {
147 uint32_t tu;
148 uint32_t gmch_m;
149 uint32_t gmch_n;
150 uint32_t link_m;
151 uint32_t link_n;
152};
153
154void intel_link_compute_m_n(int bpp, int nlanes,
155 int pixel_clock, int link_clock,
156 struct intel_link_m_n *m_n);
157
6441ab5f
PZ
158struct intel_ddi_plls {
159 int spll_refcount;
160 int wrpll1_refcount;
161 int wrpll2_refcount;
162};
163
1da177e4
LT
164/* Interface history:
165 *
166 * 1.1: Original.
0d6aa60b
DA
167 * 1.2: Add Power Management
168 * 1.3: Add vblank support
de227f5f 169 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 170 * 1.5: Add vblank pipe configuration
2228ed67
MD
171 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
172 * - Support vertical blank on secondary display pipe
1da177e4
LT
173 */
174#define DRIVER_MAJOR 1
2228ed67 175#define DRIVER_MINOR 6
1da177e4
LT
176#define DRIVER_PATCHLEVEL 0
177
673a394b 178#define WATCH_COHERENCY 0
23bc5982 179#define WATCH_LISTS 0
42d6ab48 180#define WATCH_GTT 0
673a394b 181
71acb5eb
DA
182#define I915_GEM_PHYS_CURSOR_0 1
183#define I915_GEM_PHYS_CURSOR_1 2
184#define I915_GEM_PHYS_OVERLAY_REGS 3
185#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
186
187struct drm_i915_gem_phys_object {
188 int id;
189 struct page **page_list;
190 drm_dma_handle_t *handle;
05394f39 191 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
192};
193
0a3e67a4
JB
194struct opregion_header;
195struct opregion_acpi;
196struct opregion_swsci;
197struct opregion_asle;
8d715f00 198struct drm_i915_private;
0a3e67a4 199
8ee1c3db 200struct intel_opregion {
5bc4418b
BW
201 struct opregion_header __iomem *header;
202 struct opregion_acpi __iomem *acpi;
203 struct opregion_swsci __iomem *swsci;
204 struct opregion_asle __iomem *asle;
205 void __iomem *vbt;
01fe9dbd 206 u32 __iomem *lid_state;
8ee1c3db 207};
44834a67 208#define OPREGION_SIZE (8*1024)
8ee1c3db 209
6ef3d427
CW
210struct intel_overlay;
211struct intel_overlay_error_state;
212
7c1c2871
DA
213struct drm_i915_master_private {
214 drm_local_map_t *sarea;
215 struct _drm_i915_sarea *sarea_priv;
216};
de151cf6 217#define I915_FENCE_REG_NONE -1
42b5aeab
VS
218#define I915_MAX_NUM_FENCES 32
219/* 32 fences + sign bit for FENCE_REG_NONE */
220#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
221
222struct drm_i915_fence_reg {
007cc8ac 223 struct list_head lru_list;
caea7476 224 struct drm_i915_gem_object *obj;
1690e1eb 225 int pin_count;
de151cf6 226};
7c1c2871 227
9b9d172d 228struct sdvo_device_mapping {
e957d772 229 u8 initialized;
9b9d172d 230 u8 dvo_port;
231 u8 slave_addr;
232 u8 dvo_wiring;
e957d772 233 u8 i2c_pin;
b1083333 234 u8 ddc_pin;
9b9d172d 235};
236
c4a1d9e4
CW
237struct intel_display_error_state;
238
63eeaf38 239struct drm_i915_error_state {
742cbee8 240 struct kref ref;
63eeaf38
JB
241 u32 eir;
242 u32 pgtbl_er;
be998e2e 243 u32 ier;
b9a3906b 244 u32 ccid;
0f3b6849
CW
245 u32 derrmr;
246 u32 forcewake;
9574b3fe 247 bool waiting[I915_NUM_RINGS];
9db4a9c7 248 u32 pipestat[I915_MAX_PIPES];
c1cd90ed
DV
249 u32 tail[I915_NUM_RINGS];
250 u32 head[I915_NUM_RINGS];
0f3b6849 251 u32 ctl[I915_NUM_RINGS];
d27b1e0e
DV
252 u32 ipeir[I915_NUM_RINGS];
253 u32 ipehr[I915_NUM_RINGS];
254 u32 instdone[I915_NUM_RINGS];
255 u32 acthd[I915_NUM_RINGS];
7e3b8737 256 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
df2b23d9 257 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
12f55818 258 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
7e3b8737
DV
259 /* our own tracking of ring head and tail */
260 u32 cpu_ring_head[I915_NUM_RINGS];
261 u32 cpu_ring_tail[I915_NUM_RINGS];
1d8f38f4 262 u32 error; /* gen6+ */
71e172e8 263 u32 err_int; /* gen7 */
c1cd90ed
DV
264 u32 instpm[I915_NUM_RINGS];
265 u32 instps[I915_NUM_RINGS];
050ee91f 266 u32 extra_instdone[I915_NUM_INSTDONE_REG];
d27b1e0e 267 u32 seqno[I915_NUM_RINGS];
9df30794 268 u64 bbaddr;
33f3f518
DV
269 u32 fault_reg[I915_NUM_RINGS];
270 u32 done_reg;
c1cd90ed 271 u32 faddr[I915_NUM_RINGS];
4b9de737 272 u64 fence[I915_MAX_NUM_FENCES];
63eeaf38 273 struct timeval time;
52d39a21
CW
274 struct drm_i915_error_ring {
275 struct drm_i915_error_object {
276 int page_count;
277 u32 gtt_offset;
278 u32 *pages[0];
8c123e54 279 } *ringbuffer, *batchbuffer, *ctx;
52d39a21
CW
280 struct drm_i915_error_request {
281 long jiffies;
282 u32 seqno;
ee4f42b1 283 u32 tail;
52d39a21
CW
284 } *requests;
285 int num_requests;
286 } ring[I915_NUM_RINGS];
9df30794 287 struct drm_i915_error_buffer {
a779e5ab 288 u32 size;
9df30794 289 u32 name;
0201f1ec 290 u32 rseqno, wseqno;
9df30794
CW
291 u32 gtt_offset;
292 u32 read_domains;
293 u32 write_domain;
4b9de737 294 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
295 s32 pinned:2;
296 u32 tiling:2;
297 u32 dirty:1;
298 u32 purgeable:1;
5d1333fc 299 s32 ring:4;
93dfb40c 300 u32 cache_level:2;
c724e8a9
CW
301 } *active_bo, *pinned_bo;
302 u32 active_bo_count, pinned_bo_count;
6ef3d427 303 struct intel_overlay_error_state *overlay;
c4a1d9e4 304 struct intel_display_error_state *display;
63eeaf38
JB
305};
306
b8cecdf5 307struct intel_crtc_config;
0e8ffe1b 308struct intel_crtc;
b8cecdf5 309
e70236a8 310struct drm_i915_display_funcs {
ee5382ae 311 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
312 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
313 void (*disable_fbc)(struct drm_device *dev);
314 int (*get_display_clock_speed)(struct drm_device *dev);
315 int (*get_fifo_size)(struct drm_device *dev, int plane);
d210246a 316 void (*update_wm)(struct drm_device *dev);
b840d907
JB
317 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
318 uint32_t sprite_width, int pixel_size);
1f8eeabf
ED
319 void (*update_linetime_wm)(struct drm_device *dev, int pipe,
320 struct drm_display_mode *mode);
47fab737 321 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
322 /* Returns the active state of the crtc, and if the crtc is active,
323 * fills out the pipe-config with the hw state. */
324 bool (*get_pipe_config)(struct intel_crtc *,
325 struct intel_crtc_config *);
f564048e 326 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
327 int x, int y,
328 struct drm_framebuffer *old_fb);
76e5a89c
DV
329 void (*crtc_enable)(struct drm_crtc *crtc);
330 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 331 void (*off)(struct drm_crtc *crtc);
e0dac65e
WF
332 void (*write_eld)(struct drm_connector *connector,
333 struct drm_crtc *crtc);
674cf967 334 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 335 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
336 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
337 struct drm_framebuffer *fb,
338 struct drm_i915_gem_object *obj);
17638cd6
JB
339 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
340 int x, int y);
20afbda2 341 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
342 /* clock updates for mode set */
343 /* cursor updates */
344 /* render clock increase/decrease */
345 /* display clock increase/decrease */
346 /* pll clock increase/decrease */
e70236a8
JB
347};
348
990bbdad
CW
349struct drm_i915_gt_funcs {
350 void (*force_wake_get)(struct drm_i915_private *dev_priv);
351 void (*force_wake_put)(struct drm_i915_private *dev_priv);
352};
353
79fc46df
DL
354#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
355 func(is_mobile) sep \
356 func(is_i85x) sep \
357 func(is_i915g) sep \
358 func(is_i945gm) sep \
359 func(is_g33) sep \
360 func(need_gfx_hws) sep \
361 func(is_g4x) sep \
362 func(is_pineview) sep \
363 func(is_broadwater) sep \
364 func(is_crestline) sep \
365 func(is_ivybridge) sep \
366 func(is_valleyview) sep \
367 func(is_haswell) sep \
368 func(has_force_wake) sep \
369 func(has_fbc) sep \
370 func(has_pipe_cxsr) sep \
371 func(has_hotplug) sep \
372 func(cursor_needs_physical) sep \
373 func(has_overlay) sep \
374 func(overlay_needs_physical) sep \
375 func(supports_tv) sep \
376 func(has_bsd_ring) sep \
377 func(has_blt_ring) sep \
dd93be58 378 func(has_llc) sep \
30568c45
DL
379 func(has_ddi) sep \
380 func(has_fpga_dbg)
c96ea64e 381
a587f779
DL
382#define DEFINE_FLAG(name) u8 name:1
383#define SEP_SEMICOLON ;
384
cfdf1fa2 385struct intel_device_info {
10fce67a 386 u32 display_mmio_offset;
7eb552ae 387 u8 num_pipes:3;
c96c3a8c 388 u8 gen;
a587f779 389 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
cfdf1fa2
KH
390};
391
a587f779
DL
392#undef DEFINE_FLAG
393#undef SEP_SEMICOLON
394
7faf1ab2
DV
395enum i915_cache_level {
396 I915_CACHE_NONE = 0,
397 I915_CACHE_LLC,
398 I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
399};
400
2d04befb
KG
401typedef uint32_t gen6_gtt_pte_t;
402
5d4545ae
BW
403/* The Graphics Translation Table is the way in which GEN hardware translates a
404 * Graphics Virtual Address into a Physical Address. In addition to the normal
405 * collateral associated with any va->pa translations GEN hardware also has a
406 * portion of the GTT which can be mapped by the CPU and remain both coherent
407 * and correct (in cases like swizzling). That region is referred to as GMADR in
408 * the spec.
409 */
410struct i915_gtt {
411 unsigned long start; /* Start offset of used GTT */
412 size_t total; /* Total size GTT can map */
baa09f5f 413 size_t stolen_size; /* Total size of stolen memory */
5d4545ae
BW
414
415 unsigned long mappable_end; /* End offset that we can CPU map */
416 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
417 phys_addr_t mappable_base; /* PA of our GMADR */
418
419 /** "Graphics Stolen Memory" holds the global PTEs */
420 void __iomem *gsm;
a81cc00c
BW
421
422 bool do_idle_maps;
9c61a32d
BW
423 dma_addr_t scratch_page_dma;
424 struct page *scratch_page;
7faf1ab2
DV
425
426 /* global gtt ops */
baa09f5f 427 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
41907ddc
BW
428 size_t *stolen, phys_addr_t *mappable_base,
429 unsigned long *mappable_end);
baa09f5f 430 void (*gtt_remove)(struct drm_device *dev);
7faf1ab2
DV
431 void (*gtt_clear_range)(struct drm_device *dev,
432 unsigned int first_entry,
433 unsigned int num_entries);
434 void (*gtt_insert_entries)(struct drm_device *dev,
435 struct sg_table *st,
436 unsigned int pg_start,
437 enum i915_cache_level cache_level);
2d04befb
KG
438 gen6_gtt_pte_t (*pte_encode)(struct drm_device *dev,
439 dma_addr_t addr,
440 enum i915_cache_level level);
5d4545ae 441};
a54c0c27 442#define gtt_total_entries(gtt) ((gtt).total >> PAGE_SHIFT)
5d4545ae 443
1d2a314c
DV
444#define I915_PPGTT_PD_ENTRIES 512
445#define I915_PPGTT_PT_ENTRIES 1024
446struct i915_hw_ppgtt {
8f2c59f0 447 struct drm_device *dev;
1d2a314c
DV
448 unsigned num_pd_entries;
449 struct page **pt_pages;
450 uint32_t pd_offset;
451 dma_addr_t *pt_dma_addr;
452 dma_addr_t scratch_page_dma_addr;
def886c3
DV
453
454 /* pte functions, mirroring the interface of the global gtt. */
455 void (*clear_range)(struct i915_hw_ppgtt *ppgtt,
456 unsigned int first_entry,
457 unsigned int num_entries);
458 void (*insert_entries)(struct i915_hw_ppgtt *ppgtt,
459 struct sg_table *st,
460 unsigned int pg_start,
461 enum i915_cache_level cache_level);
2d04befb
KG
462 gen6_gtt_pte_t (*pte_encode)(struct drm_device *dev,
463 dma_addr_t addr,
464 enum i915_cache_level level);
b7c36d25 465 int (*enable)(struct drm_device *dev);
3440d265 466 void (*cleanup)(struct i915_hw_ppgtt *ppgtt);
1d2a314c
DV
467};
468
40521054
BW
469
470/* This must match up with the value previously used for execbuf2.rsvd1. */
471#define DEFAULT_CONTEXT_ID 0
472struct i915_hw_context {
dce3271b 473 struct kref ref;
40521054 474 int id;
e0556841 475 bool is_initialized;
40521054
BW
476 struct drm_i915_file_private *file_priv;
477 struct intel_ring_buffer *ring;
478 struct drm_i915_gem_object *obj;
479};
480
b5e50c3f 481enum no_fbc_reason {
bed4a673 482 FBC_NO_OUTPUT, /* no outputs enabled to compress */
b5e50c3f
JB
483 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
484 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
485 FBC_MODE_TOO_LARGE, /* mode too large for compression */
486 FBC_BAD_PLANE, /* fbc not supported on plane */
487 FBC_NOT_TILED, /* buffer not tiled */
9c928d16 488 FBC_MULTIPLE_PIPES, /* more than one pipe active */
c1a9f047 489 FBC_MODULE_PARAM,
b5e50c3f
JB
490};
491
3bad0781 492enum intel_pch {
f0350830 493 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
494 PCH_IBX, /* Ibexpeak PCH */
495 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 496 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 497 PCH_NOP,
3bad0781
ZW
498};
499
988d6ee8
PZ
500enum intel_sbi_destination {
501 SBI_ICLK,
502 SBI_MPHY,
503};
504
b690e96c 505#define QUIRK_PIPEA_FORCE (1<<0)
435793df 506#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 507#define QUIRK_INVERT_BRIGHTNESS (1<<2)
b690e96c 508
8be48d92 509struct intel_fbdev;
1630fe75 510struct intel_fbc_work;
38651674 511
c2b9152f
DV
512struct intel_gmbus {
513 struct i2c_adapter adapter;
f2ce9faf 514 u32 force_bit;
c2b9152f 515 u32 reg0;
36c785f0 516 u32 gpio_reg;
c167a6fc 517 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
518 struct drm_i915_private *dev_priv;
519};
520
f4c956ad 521struct i915_suspend_saved_registers {
ba8bbcf6
JB
522 u8 saveLBB;
523 u32 saveDSPACNTR;
524 u32 saveDSPBCNTR;
e948e994 525 u32 saveDSPARB;
ba8bbcf6
JB
526 u32 savePIPEACONF;
527 u32 savePIPEBCONF;
528 u32 savePIPEASRC;
529 u32 savePIPEBSRC;
530 u32 saveFPA0;
531 u32 saveFPA1;
532 u32 saveDPLL_A;
533 u32 saveDPLL_A_MD;
534 u32 saveHTOTAL_A;
535 u32 saveHBLANK_A;
536 u32 saveHSYNC_A;
537 u32 saveVTOTAL_A;
538 u32 saveVBLANK_A;
539 u32 saveVSYNC_A;
540 u32 saveBCLRPAT_A;
5586c8bc 541 u32 saveTRANSACONF;
42048781
ZW
542 u32 saveTRANS_HTOTAL_A;
543 u32 saveTRANS_HBLANK_A;
544 u32 saveTRANS_HSYNC_A;
545 u32 saveTRANS_VTOTAL_A;
546 u32 saveTRANS_VBLANK_A;
547 u32 saveTRANS_VSYNC_A;
0da3ea12 548 u32 savePIPEASTAT;
ba8bbcf6
JB
549 u32 saveDSPASTRIDE;
550 u32 saveDSPASIZE;
551 u32 saveDSPAPOS;
585fb111 552 u32 saveDSPAADDR;
ba8bbcf6
JB
553 u32 saveDSPASURF;
554 u32 saveDSPATILEOFF;
555 u32 savePFIT_PGM_RATIOS;
0eb96d6e 556 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
557 u32 saveBLC_PWM_CTL;
558 u32 saveBLC_PWM_CTL2;
42048781
ZW
559 u32 saveBLC_CPU_PWM_CTL;
560 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
561 u32 saveFPB0;
562 u32 saveFPB1;
563 u32 saveDPLL_B;
564 u32 saveDPLL_B_MD;
565 u32 saveHTOTAL_B;
566 u32 saveHBLANK_B;
567 u32 saveHSYNC_B;
568 u32 saveVTOTAL_B;
569 u32 saveVBLANK_B;
570 u32 saveVSYNC_B;
571 u32 saveBCLRPAT_B;
5586c8bc 572 u32 saveTRANSBCONF;
42048781
ZW
573 u32 saveTRANS_HTOTAL_B;
574 u32 saveTRANS_HBLANK_B;
575 u32 saveTRANS_HSYNC_B;
576 u32 saveTRANS_VTOTAL_B;
577 u32 saveTRANS_VBLANK_B;
578 u32 saveTRANS_VSYNC_B;
0da3ea12 579 u32 savePIPEBSTAT;
ba8bbcf6
JB
580 u32 saveDSPBSTRIDE;
581 u32 saveDSPBSIZE;
582 u32 saveDSPBPOS;
585fb111 583 u32 saveDSPBADDR;
ba8bbcf6
JB
584 u32 saveDSPBSURF;
585 u32 saveDSPBTILEOFF;
585fb111
JB
586 u32 saveVGA0;
587 u32 saveVGA1;
588 u32 saveVGA_PD;
ba8bbcf6
JB
589 u32 saveVGACNTRL;
590 u32 saveADPA;
591 u32 saveLVDS;
585fb111
JB
592 u32 savePP_ON_DELAYS;
593 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
594 u32 saveDVOA;
595 u32 saveDVOB;
596 u32 saveDVOC;
597 u32 savePP_ON;
598 u32 savePP_OFF;
599 u32 savePP_CONTROL;
585fb111 600 u32 savePP_DIVISOR;
ba8bbcf6
JB
601 u32 savePFIT_CONTROL;
602 u32 save_palette_a[256];
603 u32 save_palette_b[256];
06027f91 604 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
605 u32 saveFBC_CFB_BASE;
606 u32 saveFBC_LL_BASE;
607 u32 saveFBC_CONTROL;
608 u32 saveFBC_CONTROL2;
0da3ea12
JB
609 u32 saveIER;
610 u32 saveIIR;
611 u32 saveIMR;
42048781
ZW
612 u32 saveDEIER;
613 u32 saveDEIMR;
614 u32 saveGTIER;
615 u32 saveGTIMR;
616 u32 saveFDI_RXA_IMR;
617 u32 saveFDI_RXB_IMR;
1f84e550 618 u32 saveCACHE_MODE_0;
1f84e550 619 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
620 u32 saveSWF0[16];
621 u32 saveSWF1[16];
622 u32 saveSWF2[3];
623 u8 saveMSR;
624 u8 saveSR[8];
123f794f 625 u8 saveGR[25];
ba8bbcf6 626 u8 saveAR_INDEX;
a59e122a 627 u8 saveAR[21];
ba8bbcf6 628 u8 saveDACMASK;
a59e122a 629 u8 saveCR[37];
4b9de737 630 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
631 u32 saveCURACNTR;
632 u32 saveCURAPOS;
633 u32 saveCURABASE;
634 u32 saveCURBCNTR;
635 u32 saveCURBPOS;
636 u32 saveCURBBASE;
637 u32 saveCURSIZE;
a4fc5ed6
KP
638 u32 saveDP_B;
639 u32 saveDP_C;
640 u32 saveDP_D;
641 u32 savePIPEA_GMCH_DATA_M;
642 u32 savePIPEB_GMCH_DATA_M;
643 u32 savePIPEA_GMCH_DATA_N;
644 u32 savePIPEB_GMCH_DATA_N;
645 u32 savePIPEA_DP_LINK_M;
646 u32 savePIPEB_DP_LINK_M;
647 u32 savePIPEA_DP_LINK_N;
648 u32 savePIPEB_DP_LINK_N;
42048781
ZW
649 u32 saveFDI_RXA_CTL;
650 u32 saveFDI_TXA_CTL;
651 u32 saveFDI_RXB_CTL;
652 u32 saveFDI_TXB_CTL;
653 u32 savePFA_CTL_1;
654 u32 savePFB_CTL_1;
655 u32 savePFA_WIN_SZ;
656 u32 savePFB_WIN_SZ;
657 u32 savePFA_WIN_POS;
658 u32 savePFB_WIN_POS;
5586c8bc
ZW
659 u32 savePCH_DREF_CONTROL;
660 u32 saveDISP_ARB_CTL;
661 u32 savePIPEA_DATA_M1;
662 u32 savePIPEA_DATA_N1;
663 u32 savePIPEA_LINK_M1;
664 u32 savePIPEA_LINK_N1;
665 u32 savePIPEB_DATA_M1;
666 u32 savePIPEB_DATA_N1;
667 u32 savePIPEB_LINK_M1;
668 u32 savePIPEB_LINK_N1;
b5b72e89 669 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 670 u32 savePCH_PORT_HOTPLUG;
f4c956ad 671};
c85aa885
DV
672
673struct intel_gen6_power_mgmt {
674 struct work_struct work;
52ceb908 675 struct delayed_work vlv_work;
c85aa885
DV
676 u32 pm_iir;
677 /* lock - irqsave spinlock that protectects the work_struct and
678 * pm_iir. */
679 spinlock_t lock;
680
681 /* The below variables an all the rps hw state are protected by
682 * dev->struct mutext. */
683 u8 cur_delay;
684 u8 min_delay;
685 u8 max_delay;
52ceb908 686 u8 rpe_delay;
31c77388 687 u8 hw_max;
1a01ab3b
JB
688
689 struct delayed_work delayed_resume_work;
4fc688ce
JB
690
691 /*
692 * Protects RPS/RC6 register access and PCU communication.
693 * Must be taken after struct_mutex if nested.
694 */
695 struct mutex hw_lock;
c85aa885
DV
696};
697
1a240d4d
DV
698/* defined intel_pm.c */
699extern spinlock_t mchdev_lock;
700
c85aa885
DV
701struct intel_ilk_power_mgmt {
702 u8 cur_delay;
703 u8 min_delay;
704 u8 max_delay;
705 u8 fmax;
706 u8 fstart;
707
708 u64 last_count1;
709 unsigned long last_time1;
710 unsigned long chipset_power;
711 u64 last_count2;
712 struct timespec last_time2;
713 unsigned long gfx_power;
714 u8 corr;
715
716 int c_m;
717 int r_t;
3e373948
DV
718
719 struct drm_i915_gem_object *pwrctx;
720 struct drm_i915_gem_object *renderctx;
c85aa885
DV
721};
722
231f42a4
DV
723struct i915_dri1_state {
724 unsigned allow_batchbuffer : 1;
725 u32 __iomem *gfx_hws_cpu_addr;
726
727 unsigned int cpp;
728 int back_offset;
729 int front_offset;
730 int current_page;
731 int page_flipping;
732
733 uint32_t counter;
734};
735
a4da4fa4
DV
736struct intel_l3_parity {
737 u32 *remap_info;
738 struct work_struct error_work;
739};
740
4b5aed62 741struct i915_gem_mm {
4b5aed62
DV
742 /** Memory allocator for GTT stolen memory */
743 struct drm_mm stolen;
744 /** Memory allocator for GTT */
745 struct drm_mm gtt_space;
746 /** List of all objects in gtt_space. Used to restore gtt
747 * mappings on resume */
748 struct list_head bound_list;
749 /**
750 * List of objects which are not bound to the GTT (thus
751 * are idle and not used by the GPU) but still have
752 * (presumably uncached) pages still attached.
753 */
754 struct list_head unbound_list;
755
756 /** Usable portion of the GTT for GEM */
757 unsigned long stolen_base; /* limited to low memory (32-bit) */
758
759 int gtt_mtrr;
760
761 /** PPGTT used for aliasing the PPGTT with the GTT */
762 struct i915_hw_ppgtt *aliasing_ppgtt;
763
764 struct shrinker inactive_shrinker;
765 bool shrinker_no_lock_stealing;
766
767 /**
768 * List of objects currently involved in rendering.
769 *
770 * Includes buffers having the contents of their GPU caches
771 * flushed, not necessarily primitives. last_rendering_seqno
772 * represents when the rendering involved will be completed.
773 *
774 * A reference is held on the buffer while on this list.
775 */
776 struct list_head active_list;
777
778 /**
779 * LRU list of objects which are not in the ringbuffer and
780 * are ready to unbind, but are still in the GTT.
781 *
782 * last_rendering_seqno is 0 while an object is in this list.
783 *
784 * A reference is not held on the buffer while on this list,
785 * as merely being GTT-bound shouldn't prevent its being
786 * freed, and we'll pull it off the list in the free path.
787 */
788 struct list_head inactive_list;
789
790 /** LRU list of objects with fence regs on them. */
791 struct list_head fence_list;
792
793 /**
794 * We leave the user IRQ off as much as possible,
795 * but this means that requests will finish and never
796 * be retired once the system goes idle. Set a timer to
797 * fire periodically while the ring is running. When it
798 * fires, go retire requests.
799 */
800 struct delayed_work retire_work;
801
802 /**
803 * Are we in a non-interruptible section of code like
804 * modesetting?
805 */
806 bool interruptible;
807
808 /**
809 * Flag if the X Server, and thus DRM, is not currently in
810 * control of the device.
811 *
812 * This is set between LeaveVT and EnterVT. It needs to be
813 * replaced with a semaphore. It also needs to be
814 * transitioned away from for kernel modesetting.
815 */
816 int suspended;
817
4b5aed62
DV
818 /** Bit 6 swizzling required for X tiling */
819 uint32_t bit_6_swizzle_x;
820 /** Bit 6 swizzling required for Y tiling */
821 uint32_t bit_6_swizzle_y;
822
823 /* storage for physical objects */
824 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
825
826 /* accounting, useful for userland debugging */
827 size_t object_memory;
828 u32 object_count;
829};
830
99584db3
DV
831struct i915_gpu_error {
832 /* For hangcheck timer */
833#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
834#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
835 struct timer_list hangcheck_timer;
836 int hangcheck_count;
837 uint32_t last_acthd[I915_NUM_RINGS];
838 uint32_t prev_instdone[I915_NUM_INSTDONE_REG];
839
840 /* For reset and error_state handling. */
841 spinlock_t lock;
842 /* Protected by the above dev->gpu_error.lock. */
843 struct drm_i915_error_state *first_error;
844 struct work_struct work;
99584db3
DV
845
846 unsigned long last_reset;
847
1f83fee0 848 /**
f69061be 849 * State variable and reset counter controlling the reset flow
1f83fee0 850 *
f69061be
DV
851 * Upper bits are for the reset counter. This counter is used by the
852 * wait_seqno code to race-free noticed that a reset event happened and
853 * that it needs to restart the entire ioctl (since most likely the
854 * seqno it waited for won't ever signal anytime soon).
855 *
856 * This is important for lock-free wait paths, where no contended lock
857 * naturally enforces the correct ordering between the bail-out of the
858 * waiter and the gpu reset work code.
1f83fee0
DV
859 *
860 * Lowest bit controls the reset state machine: Set means a reset is in
861 * progress. This state will (presuming we don't have any bugs) decay
862 * into either unset (successful reset) or the special WEDGED value (hw
863 * terminally sour). All waiters on the reset_queue will be woken when
864 * that happens.
865 */
866 atomic_t reset_counter;
867
868 /**
869 * Special values/flags for reset_counter
870 *
871 * Note that the code relies on
872 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
873 * being true.
874 */
875#define I915_RESET_IN_PROGRESS_FLAG 1
876#define I915_WEDGED 0xffffffff
877
878 /**
879 * Waitqueue to signal when the reset has completed. Used by clients
880 * that wait for dev_priv->mm.wedged to settle.
881 */
882 wait_queue_head_t reset_queue;
33196ded 883
99584db3
DV
884 /* For gpu hang simulation. */
885 unsigned int stop_rings;
886};
887
b8efb17b
ZR
888enum modeset_restore {
889 MODESET_ON_LID_OPEN,
890 MODESET_DONE,
891 MODESET_SUSPENDED,
892};
893
f4c956ad
DV
894typedef struct drm_i915_private {
895 struct drm_device *dev;
42dcedd4 896 struct kmem_cache *slab;
f4c956ad
DV
897
898 const struct intel_device_info *info;
899
900 int relative_constants_mode;
901
902 void __iomem *regs;
903
904 struct drm_i915_gt_funcs gt;
905 /** gt_fifo_count and the subsequent register write are synchronized
906 * with dev->struct_mutex. */
907 unsigned gt_fifo_count;
908 /** forcewake_count is protected by gt_lock */
909 unsigned forcewake_count;
910 /** gt_lock is also taken in irq contexts. */
99057c81 911 spinlock_t gt_lock;
f4c956ad
DV
912
913 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
914
28c70f16 915
f4c956ad
DV
916 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
917 * controller on different i2c buses. */
918 struct mutex gmbus_mutex;
919
920 /**
921 * Base address of the gmbus and gpio block.
922 */
923 uint32_t gpio_mmio_base;
924
28c70f16
DV
925 wait_queue_head_t gmbus_wait_queue;
926
f4c956ad
DV
927 struct pci_dev *bridge_dev;
928 struct intel_ring_buffer ring[I915_NUM_RINGS];
f72b3435 929 uint32_t last_seqno, next_seqno;
f4c956ad
DV
930
931 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
932 struct resource mch_res;
933
934 atomic_t irq_received;
935
936 /* protects the irq masks */
937 spinlock_t irq_lock;
938
9ee32fea
DV
939 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
940 struct pm_qos_request pm_qos;
941
f4c956ad 942 /* DPIO indirect register protection */
09153000 943 struct mutex dpio_lock;
f4c956ad
DV
944
945 /** Cached value of IMR to avoid reads in updating the bitfield */
f4c956ad
DV
946 u32 irq_mask;
947 u32 gt_irq_mask;
f4c956ad 948
f4c956ad 949 struct work_struct hotplug_work;
52d7eced 950 bool enable_hotplug_processing;
b543fb04
EE
951 struct {
952 unsigned long hpd_last_jiffies;
953 int hpd_cnt;
954 enum {
955 HPD_ENABLED = 0,
956 HPD_DISABLED = 1,
957 HPD_MARK_DISABLED = 2
958 } hpd_mark;
959 } hpd_stats[HPD_NUM_PINS];
142e2398 960 u32 hpd_event_bits;
ac4c16c5 961 struct timer_list hotplug_reenable_timer;
f4c956ad 962
f4c956ad 963 int num_pch_pll;
7f1f3851 964 int num_plane;
f4c956ad 965
f4c956ad
DV
966 unsigned long cfb_size;
967 unsigned int cfb_fb;
968 enum plane cfb_plane;
969 int cfb_y;
970 struct intel_fbc_work *fbc_work;
971
972 struct intel_opregion opregion;
973
974 /* overlay */
975 struct intel_overlay *overlay;
2c6602df 976 unsigned int sprite_scaling_enabled;
f4c956ad 977
31ad8ec6
JN
978 /* backlight */
979 struct {
980 int level;
981 bool enabled;
8ba2d185 982 spinlock_t lock; /* bl registers and the above bl fields */
31ad8ec6
JN
983 struct backlight_device *device;
984 } backlight;
985
f4c956ad 986 /* LVDS info */
f4c956ad
DV
987 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
988 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
989
990 /* Feature bits from the VBIOS */
991 unsigned int int_tv_support:1;
992 unsigned int lvds_dither:1;
993 unsigned int lvds_vbt:1;
994 unsigned int int_crt_support:1;
995 unsigned int lvds_use_ssc:1;
996 unsigned int display_clock_mode:1;
3f704fa2 997 unsigned int fdi_rx_polarity_inverted:1;
f4c956ad
DV
998 int lvds_ssc_freq;
999 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
f4c956ad
DV
1000 struct {
1001 int rate;
1002 int lanes;
1003 int preemphasis;
1004 int vswing;
1005
1006 bool initialized;
1007 bool support;
1008 int bpp;
1009 struct edp_power_seq pps;
1010 } edp;
1011 bool no_aux_handshake;
1012
1013 int crt_ddc_pin;
1014 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1015 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1016 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1017
1018 unsigned int fsb_freq, mem_freq, is_ddr3;
1019
f4c956ad
DV
1020 struct workqueue_struct *wq;
1021
1022 /* Display functions */
1023 struct drm_i915_display_funcs display;
1024
1025 /* PCH chipset type */
1026 enum intel_pch pch_type;
17a303ec 1027 unsigned short pch_id;
f4c956ad
DV
1028
1029 unsigned long quirks;
1030
b8efb17b
ZR
1031 enum modeset_restore modeset_restore;
1032 struct mutex modeset_restore_lock;
673a394b 1033
5d4545ae
BW
1034 struct i915_gtt gtt;
1035
4b5aed62 1036 struct i915_gem_mm mm;
8781342d 1037
8781342d
DV
1038 /* Kernel Modesetting */
1039
9b9d172d 1040 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1041
27f8227b
JB
1042 struct drm_crtc *plane_to_crtc_mapping[3];
1043 struct drm_crtc *pipe_to_crtc_mapping[3];
6b95a207
KH
1044 wait_queue_head_t pending_flip_queue;
1045
ee7b9f93 1046 struct intel_pch_pll pch_plls[I915_NUM_PLLS];
6441ab5f 1047 struct intel_ddi_plls ddi_plls;
ee7b9f93 1048
652c393a
JB
1049 /* Reclocking support */
1050 bool render_reclock_avail;
1051 bool lvds_downclock_avail;
18f9ed12
ZY
1052 /* indicates the reduced downclock for LVDS*/
1053 int lvds_downclock;
652c393a 1054 u16 orig_clock;
6363ee6f
ZY
1055 int child_dev_num;
1056 struct child_device_config *child_dev;
f97108d1 1057
c4804411 1058 bool mchbar_need_disable;
f97108d1 1059
a4da4fa4
DV
1060 struct intel_l3_parity l3_parity;
1061
c6a828d3 1062 /* gen6+ rps state */
c85aa885 1063 struct intel_gen6_power_mgmt rps;
c6a828d3 1064
20e4d407
DV
1065 /* ilk-only ips/rps state. Everything in here is protected by the global
1066 * mchdev_lock in intel_pm.c */
c85aa885 1067 struct intel_ilk_power_mgmt ips;
b5e50c3f
JB
1068
1069 enum no_fbc_reason no_fbc_reason;
38651674 1070
20bf377e
JB
1071 struct drm_mm_node *compressed_fb;
1072 struct drm_mm_node *compressed_llb;
34dc4d44 1073
99584db3 1074 struct i915_gpu_error gpu_error;
ae681d96 1075
8be48d92
DA
1076 /* list of fbdev register on this device */
1077 struct intel_fbdev *fbdev;
e953fd7b 1078
073f34d9
JB
1079 /*
1080 * The console may be contended at resume, but we don't
1081 * want it to block on it.
1082 */
1083 struct work_struct console_resume_work;
1084
e953fd7b 1085 struct drm_property *broadcast_rgb_property;
3f43c48d 1086 struct drm_property *force_audio_property;
e3689190 1087
254f965c
BW
1088 bool hw_contexts_disabled;
1089 uint32_t hw_context_size;
f4c956ad 1090
3e68320e 1091 u32 fdi_rx_config;
68d18ad7 1092
f4c956ad 1093 struct i915_suspend_saved_registers regfile;
231f42a4
DV
1094
1095 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1096 * here! */
1097 struct i915_dri1_state dri1;
1da177e4
LT
1098} drm_i915_private_t;
1099
b4519513
CW
1100/* Iterate over initialised rings */
1101#define for_each_ring(ring__, dev_priv__, i__) \
1102 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1103 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1104
b1d7e4b4
WF
1105enum hdmi_force_audio {
1106 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1107 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1108 HDMI_AUDIO_AUTO, /* trust EDID */
1109 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1110};
1111
ed2f3452
CW
1112#define I915_GTT_RESERVED ((struct drm_mm_node *)0x1)
1113
37e680a1
CW
1114struct drm_i915_gem_object_ops {
1115 /* Interface between the GEM object and its backing storage.
1116 * get_pages() is called once prior to the use of the associated set
1117 * of pages before to binding them into the GTT, and put_pages() is
1118 * called after we no longer need them. As we expect there to be
1119 * associated cost with migrating pages between the backing storage
1120 * and making them available for the GPU (e.g. clflush), we may hold
1121 * onto the pages after they are no longer referenced by the GPU
1122 * in case they may be used again shortly (for example migrating the
1123 * pages to a different memory domain within the GTT). put_pages()
1124 * will therefore most likely be called when the object itself is
1125 * being released or under memory pressure (where we attempt to
1126 * reap pages for the shrinker).
1127 */
1128 int (*get_pages)(struct drm_i915_gem_object *);
1129 void (*put_pages)(struct drm_i915_gem_object *);
1130};
1131
673a394b 1132struct drm_i915_gem_object {
c397b908 1133 struct drm_gem_object base;
673a394b 1134
37e680a1
CW
1135 const struct drm_i915_gem_object_ops *ops;
1136
673a394b
EA
1137 /** Current space allocated to this object in the GTT, if any. */
1138 struct drm_mm_node *gtt_space;
c1ad11fc
CW
1139 /** Stolen memory for this object, instead of being backed by shmem. */
1140 struct drm_mm_node *stolen;
93a37f20 1141 struct list_head gtt_list;
673a394b 1142
65ce3027 1143 /** This object's place on the active/inactive lists */
69dc4987
CW
1144 struct list_head ring_list;
1145 struct list_head mm_list;
432e58ed
CW
1146 /** This object's place in the batchbuffer or on the eviction list */
1147 struct list_head exec_list;
673a394b
EA
1148
1149 /**
65ce3027
CW
1150 * This is set if the object is on the active lists (has pending
1151 * rendering and so a non-zero seqno), and is not set if it i s on
1152 * inactive (ready to be unbound) list.
673a394b 1153 */
0206e353 1154 unsigned int active:1;
673a394b
EA
1155
1156 /**
1157 * This is set if the object has been written to since last bound
1158 * to the GTT
1159 */
0206e353 1160 unsigned int dirty:1;
778c3544
DV
1161
1162 /**
1163 * Fence register bits (if any) for this object. Will be set
1164 * as needed when mapped into the GTT.
1165 * Protected by dev->struct_mutex.
778c3544 1166 */
4b9de737 1167 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1168
778c3544
DV
1169 /**
1170 * Advice: are the backing pages purgeable?
1171 */
0206e353 1172 unsigned int madv:2;
778c3544 1173
778c3544
DV
1174 /**
1175 * Current tiling mode for the object.
1176 */
0206e353 1177 unsigned int tiling_mode:2;
5d82e3e6
CW
1178 /**
1179 * Whether the tiling parameters for the currently associated fence
1180 * register have changed. Note that for the purposes of tracking
1181 * tiling changes we also treat the unfenced register, the register
1182 * slot that the object occupies whilst it executes a fenced
1183 * command (such as BLT on gen2/3), as a "fence".
1184 */
1185 unsigned int fence_dirty:1;
778c3544
DV
1186
1187 /** How many users have pinned this object in GTT space. The following
1188 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1189 * (via user_pin_count), execbuffer (objects are not allowed multiple
1190 * times for the same batchbuffer), and the framebuffer code. When
1191 * switching/pageflipping, the framebuffer code has at most two buffers
1192 * pinned per crtc.
1193 *
1194 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1195 * bits with absolutely no headroom. So use 4 bits. */
0206e353 1196 unsigned int pin_count:4;
778c3544 1197#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 1198
75e9e915
DV
1199 /**
1200 * Is the object at the current location in the gtt mappable and
1201 * fenceable? Used to avoid costly recalculations.
1202 */
0206e353 1203 unsigned int map_and_fenceable:1;
75e9e915 1204
fb7d516a
DV
1205 /**
1206 * Whether the current gtt mapping needs to be mappable (and isn't just
1207 * mappable by accident). Track pin and fault separate for a more
1208 * accurate mappable working set.
1209 */
0206e353
AJ
1210 unsigned int fault_mappable:1;
1211 unsigned int pin_mappable:1;
fb7d516a 1212
caea7476
CW
1213 /*
1214 * Is the GPU currently using a fence to access this buffer,
1215 */
1216 unsigned int pending_fenced_gpu_access:1;
1217 unsigned int fenced_gpu_access:1;
1218
93dfb40c
CW
1219 unsigned int cache_level:2;
1220
7bddb01f 1221 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1222 unsigned int has_global_gtt_mapping:1;
9da3da66 1223 unsigned int has_dma_mapping:1;
7bddb01f 1224
9da3da66 1225 struct sg_table *pages;
a5570178 1226 int pages_pin_count;
673a394b 1227
1286ff73 1228 /* prime dma-buf support */
9a70cc2a
DA
1229 void *dma_buf_vmapping;
1230 int vmapping_count;
1231
67731b87
CW
1232 /**
1233 * Used for performing relocations during execbuffer insertion.
1234 */
1235 struct hlist_node exec_node;
1236 unsigned long exec_handle;
6fe4f140 1237 struct drm_i915_gem_exec_object2 *exec_entry;
67731b87 1238
673a394b
EA
1239 /**
1240 * Current offset of the object in GTT space.
1241 *
1242 * This is the same as gtt_space->start
1243 */
1244 uint32_t gtt_offset;
e67b8ce1 1245
caea7476
CW
1246 struct intel_ring_buffer *ring;
1247
1c293ea3 1248 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1249 uint32_t last_read_seqno;
1250 uint32_t last_write_seqno;
caea7476
CW
1251 /** Breadcrumb of last fenced GPU access to the buffer. */
1252 uint32_t last_fenced_seqno;
673a394b 1253
778c3544 1254 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1255 uint32_t stride;
673a394b 1256
280b713b 1257 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1258 unsigned long *bit_17;
280b713b 1259
79e53945
JB
1260 /** User space pin count and filp owning the pin */
1261 uint32_t user_pin_count;
1262 struct drm_file *pin_filp;
71acb5eb
DA
1263
1264 /** for phy allocated objects */
1265 struct drm_i915_gem_phys_object *phys_obj;
673a394b 1266};
b45305fc 1267#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
673a394b 1268
62b8b215 1269#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1270
673a394b
EA
1271/**
1272 * Request queue structure.
1273 *
1274 * The request queue allows us to note sequence numbers that have been emitted
1275 * and may be associated with active buffers to be retired.
1276 *
1277 * By keeping this list, we can avoid having to do questionable
1278 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1279 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1280 */
1281struct drm_i915_gem_request {
852835f3
ZN
1282 /** On Which ring this request was generated */
1283 struct intel_ring_buffer *ring;
1284
673a394b
EA
1285 /** GEM sequence number associated with this request. */
1286 uint32_t seqno;
1287
a71d8d94
CW
1288 /** Postion in the ringbuffer of the end of the request */
1289 u32 tail;
1290
0e50e96b
MK
1291 /** Context related to this request */
1292 struct i915_hw_context *ctx;
1293
673a394b
EA
1294 /** Time at which this request was emitted, in jiffies. */
1295 unsigned long emitted_jiffies;
1296
b962442e 1297 /** global list entry for this request */
673a394b 1298 struct list_head list;
b962442e 1299
f787a5f5 1300 struct drm_i915_file_private *file_priv;
b962442e
EA
1301 /** file_priv list entry for this request */
1302 struct list_head client_list;
673a394b
EA
1303};
1304
1305struct drm_i915_file_private {
1306 struct {
99057c81 1307 spinlock_t lock;
b962442e 1308 struct list_head request_list;
673a394b 1309 } mm;
40521054 1310 struct idr context_idr;
673a394b
EA
1311};
1312
cae5852d
ZN
1313#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1314
1315#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1316#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1317#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1318#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1319#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1320#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1321#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1322#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1323#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1324#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1325#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1326#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1327#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1328#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1329#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1330#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1331#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1332#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
4b65177b 1333#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
8ab43976
JB
1334#define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
1335 (dev)->pci_device == 0x0152 || \
1336 (dev)->pci_device == 0x015a)
6547fbdb
DV
1337#define IS_SNB_GT1(dev) ((dev)->pci_device == 0x0102 || \
1338 (dev)->pci_device == 0x0106 || \
1339 (dev)->pci_device == 0x010A)
70a3eb7a 1340#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1341#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
cae5852d 1342#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
d567b07f
PZ
1343#define IS_ULT(dev) (IS_HASWELL(dev) && \
1344 ((dev)->pci_device & 0xFF00) == 0x0A00)
cae5852d 1345
85436696
JB
1346/*
1347 * The genX designation typically refers to the render engine, so render
1348 * capability related checks should use IS_GEN, while display and other checks
1349 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1350 * chips, etc.).
1351 */
cae5852d
ZN
1352#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1353#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1354#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1355#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1356#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1357#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
cae5852d
ZN
1358
1359#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1360#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
3d29b842 1361#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
cae5852d
ZN
1362#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1363
254f965c 1364#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
93553609 1365#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1d2a314c 1366
05394f39 1367#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1368#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1369
b45305fc
DV
1370/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1371#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1372
cae5852d
ZN
1373/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1374 * rows, which changed the alignment requirements and fence programming.
1375 */
1376#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1377 IS_I915GM(dev)))
1378#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1379#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1380#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1381#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1382#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1383#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1384/* dsparb controlled by hw only */
1385#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1386
1387#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1388#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1389#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1390
eceae481 1391#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
cae5852d 1392
dd93be58 1393#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
86d52df6 1394#define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
30568c45 1395#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
affa9354 1396
17a303ec
PZ
1397#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1398#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1399#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1400#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1401#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1402#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1403
cae5852d 1404#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
eb877ebf 1405#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1406#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1407#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 1408#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 1409#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 1410
b7884eb4
DV
1411#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1412
f27b9265 1413#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
e1ef7cc2 1414
c8735b0c
BW
1415#define GT_FREQUENCY_MULTIPLIER 50
1416
05394f39
CW
1417#include "i915_trace.h"
1418
83b7f9ac
ED
1419/**
1420 * RC6 is a special power stage which allows the GPU to enter an very
1421 * low-voltage mode when idle, using down to 0V while at this stage. This
1422 * stage is entered automatically when the GPU is idle when RC6 support is
1423 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1424 *
1425 * There are different RC6 modes available in Intel GPU, which differentiate
1426 * among each other with the latency required to enter and leave RC6 and
1427 * voltage consumed by the GPU in different states.
1428 *
1429 * The combination of the following flags define which states GPU is allowed
1430 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1431 * RC6pp is deepest RC6. Their support by hardware varies according to the
1432 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1433 * which brings the most power savings; deeper states save more power, but
1434 * require higher latency to switch to and wake up.
1435 */
1436#define INTEL_RC6_ENABLE (1<<0)
1437#define INTEL_RC6p_ENABLE (1<<1)
1438#define INTEL_RC6pp_ENABLE (1<<2)
1439
c153f45f 1440extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 1441extern int i915_max_ioctl;
a35d9d3c
BW
1442extern unsigned int i915_fbpercrtc __always_unused;
1443extern int i915_panel_ignore_lid __read_mostly;
1444extern unsigned int i915_powersave __read_mostly;
f45b5557 1445extern int i915_semaphores __read_mostly;
a35d9d3c 1446extern unsigned int i915_lvds_downclock __read_mostly;
121d527a 1447extern int i915_lvds_channel_mode __read_mostly;
4415e63b 1448extern int i915_panel_use_ssc __read_mostly;
a35d9d3c 1449extern int i915_vbt_sdvo_panel_type __read_mostly;
c0f372b3 1450extern int i915_enable_rc6 __read_mostly;
4415e63b 1451extern int i915_enable_fbc __read_mostly;
a35d9d3c 1452extern bool i915_enable_hangcheck __read_mostly;
650dc07e 1453extern int i915_enable_ppgtt __read_mostly;
0a3af268 1454extern unsigned int i915_preliminary_hw_support __read_mostly;
2124b72e 1455extern int i915_disable_power_well __read_mostly;
b3a83639 1456
6a9ee8af
DA
1457extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1458extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1459extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1460extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1461
1da177e4 1462 /* i915_dma.c */
d05c617e 1463void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 1464extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1465extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1466extern int i915_driver_unload(struct drm_device *);
673a394b 1467extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1468extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1469extern void i915_driver_preclose(struct drm_device *dev,
1470 struct drm_file *file_priv);
673a394b
EA
1471extern void i915_driver_postclose(struct drm_device *dev,
1472 struct drm_file *file_priv);
84b1fd10 1473extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 1474#ifdef CONFIG_COMPAT
0d6aa60b
DA
1475extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1476 unsigned long arg);
c43b5634 1477#endif
673a394b 1478extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1479 struct drm_clip_rect *box,
1480 int DR1, int DR4);
8e96d9c4 1481extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 1482extern int i915_reset(struct drm_device *dev);
7648fa99
JB
1483extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1484extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1485extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1486extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1487
073f34d9 1488extern void intel_console_resume(struct work_struct *work);
af6061af 1489
1da177e4 1490/* i915_irq.c */
f65d9421 1491void i915_hangcheck_elapsed(unsigned long data);
527f9e90 1492void i915_handle_error(struct drm_device *dev, bool wedged);
1da177e4 1493
f71d4af4 1494extern void intel_irq_init(struct drm_device *dev);
20afbda2 1495extern void intel_hpd_init(struct drm_device *dev);
990bbdad 1496extern void intel_gt_init(struct drm_device *dev);
16995a9f 1497extern void intel_gt_reset(struct drm_device *dev);
b1f14ad0 1498
742cbee8
DV
1499void i915_error_state_free(struct kref *error_ref);
1500
7c463586
KP
1501void
1502i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1503
1504void
1505i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1506
3bd3c932
CW
1507#ifdef CONFIG_DEBUG_FS
1508extern void i915_destroy_error_state(struct drm_device *dev);
1509#else
1510#define i915_destroy_error_state(x)
1511#endif
1512
7c463586 1513
673a394b
EA
1514/* i915_gem.c */
1515int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1516 struct drm_file *file_priv);
1517int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1518 struct drm_file *file_priv);
1519int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1520 struct drm_file *file_priv);
1521int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1522 struct drm_file *file_priv);
1523int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1524 struct drm_file *file_priv);
de151cf6
JB
1525int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1526 struct drm_file *file_priv);
673a394b
EA
1527int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1528 struct drm_file *file_priv);
1529int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1530 struct drm_file *file_priv);
1531int i915_gem_execbuffer(struct drm_device *dev, void *data,
1532 struct drm_file *file_priv);
76446cac
JB
1533int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1534 struct drm_file *file_priv);
673a394b
EA
1535int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1536 struct drm_file *file_priv);
1537int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1538 struct drm_file *file_priv);
1539int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1540 struct drm_file *file_priv);
199adf40
BW
1541int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1542 struct drm_file *file);
1543int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1544 struct drm_file *file);
673a394b
EA
1545int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1546 struct drm_file *file_priv);
3ef94daa
CW
1547int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1548 struct drm_file *file_priv);
673a394b
EA
1549int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1550 struct drm_file *file_priv);
1551int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1552 struct drm_file *file_priv);
1553int i915_gem_set_tiling(struct drm_device *dev, void *data,
1554 struct drm_file *file_priv);
1555int i915_gem_get_tiling(struct drm_device *dev, void *data,
1556 struct drm_file *file_priv);
5a125c3c
EA
1557int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1558 struct drm_file *file_priv);
23ba4fd0
BW
1559int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1560 struct drm_file *file_priv);
673a394b 1561void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
1562void *i915_gem_object_alloc(struct drm_device *dev);
1563void i915_gem_object_free(struct drm_i915_gem_object *obj);
673a394b 1564int i915_gem_init_object(struct drm_gem_object *obj);
37e680a1
CW
1565void i915_gem_object_init(struct drm_i915_gem_object *obj,
1566 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
1567struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1568 size_t size);
673a394b 1569void i915_gem_free_object(struct drm_gem_object *obj);
42dcedd4 1570
2021746e
CW
1571int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1572 uint32_t alignment,
86a1ee26
CW
1573 bool map_and_fenceable,
1574 bool nonblocking);
05394f39 1575void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
2021746e 1576int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
dd624afd 1577int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
05394f39 1578void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1579void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1580
37e680a1 1581int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
1582static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1583{
67d5a50c
ID
1584 struct sg_page_iter sg_iter;
1585
1586 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 1587 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
1588
1589 return NULL;
9da3da66 1590}
a5570178
CW
1591static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1592{
1593 BUG_ON(obj->pages == NULL);
1594 obj->pages_pin_count++;
1595}
1596static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1597{
1598 BUG_ON(obj->pages_pin_count == 0);
1599 obj->pages_pin_count--;
1600}
1601
54cf91dc 1602int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b
BW
1603int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1604 struct intel_ring_buffer *to);
54cf91dc 1605void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
9d773091 1606 struct intel_ring_buffer *ring);
54cf91dc 1607
ff72145b
DA
1608int i915_gem_dumb_create(struct drm_file *file_priv,
1609 struct drm_device *dev,
1610 struct drm_mode_create_dumb *args);
1611int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1612 uint32_t handle, uint64_t *offset);
1613int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
0206e353 1614 uint32_t handle);
f787a5f5
CW
1615/**
1616 * Returns true if seq1 is later than seq2.
1617 */
1618static inline bool
1619i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1620{
1621 return (int32_t)(seq1 - seq2) >= 0;
1622}
1623
fca26bb4
MK
1624int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
1625int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 1626int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 1627int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 1628
9a5a53b3 1629static inline bool
1690e1eb
CW
1630i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1631{
1632 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1633 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1634 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
1635 return true;
1636 } else
1637 return false;
1690e1eb
CW
1638}
1639
1640static inline void
1641i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1642{
1643 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1644 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1645 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1646 }
1647}
1648
b09a1fec 1649void i915_gem_retire_requests(struct drm_device *dev);
a71d8d94 1650void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
33196ded 1651int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 1652 bool interruptible);
1f83fee0
DV
1653static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
1654{
1655 return unlikely(atomic_read(&error->reset_counter)
1656 & I915_RESET_IN_PROGRESS_FLAG);
1657}
1658
1659static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
1660{
1661 return atomic_read(&error->reset_counter) == I915_WEDGED;
1662}
a71d8d94 1663
069efc1d 1664void i915_gem_reset(struct drm_device *dev);
05394f39 1665void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
2021746e
CW
1666int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1667 uint32_t read_domains,
1668 uint32_t write_domain);
a8198eea 1669int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 1670int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 1671int __must_check i915_gem_init_hw(struct drm_device *dev);
b9524a1e 1672void i915_gem_l3_remap(struct drm_device *dev);
f691e2f4 1673void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 1674void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 1675int __must_check i915_gpu_idle(struct drm_device *dev);
2021746e 1676int __must_check i915_gem_idle(struct drm_device *dev);
3bb73aba
CW
1677int i915_add_request(struct intel_ring_buffer *ring,
1678 struct drm_file *file,
acb868d3 1679 u32 *seqno);
199b2bc2
BW
1680int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1681 uint32_t seqno);
de151cf6 1682int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
1683int __must_check
1684i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1685 bool write);
1686int __must_check
dabdfe02
CW
1687i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1688int __must_check
2da3b9b9
CW
1689i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1690 u32 alignment,
2021746e 1691 struct intel_ring_buffer *pipelined);
71acb5eb 1692int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 1693 struct drm_i915_gem_object *obj,
6eeefaf3
CW
1694 int id,
1695 int align);
71acb5eb 1696void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 1697 struct drm_i915_gem_object *obj);
71acb5eb 1698void i915_gem_free_all_phys_object(struct drm_device *dev);
05394f39 1699void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 1700
0fa87796
ID
1701uint32_t
1702i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 1703uint32_t
d865110c
ID
1704i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1705 int tiling_mode, bool fenced);
467cffba 1706
e4ffd173
CW
1707int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1708 enum i915_cache_level cache_level);
1709
1286ff73
DV
1710struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1711 struct dma_buf *dma_buf);
1712
1713struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1714 struct drm_gem_object *gem_obj, int flags);
1715
254f965c
BW
1716/* i915_gem_context.c */
1717void i915_gem_context_init(struct drm_device *dev);
1718void i915_gem_context_fini(struct drm_device *dev);
254f965c 1719void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841
BW
1720int i915_switch_context(struct intel_ring_buffer *ring,
1721 struct drm_file *file, int to_id);
dce3271b
MK
1722void i915_gem_context_free(struct kref *ctx_ref);
1723static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
1724{
1725 kref_get(&ctx->ref);
1726}
1727
1728static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
1729{
1730 kref_put(&ctx->ref, i915_gem_context_free);
1731}
1732
84624813
BW
1733int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
1734 struct drm_file *file);
1735int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1736 struct drm_file *file);
1286ff73 1737
76aaf220 1738/* i915_gem_gtt.c */
1d2a314c 1739void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
7bddb01f
DV
1740void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1741 struct drm_i915_gem_object *obj,
1742 enum i915_cache_level cache_level);
1743void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1744 struct drm_i915_gem_object *obj);
1d2a314c 1745
76aaf220 1746void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907
DV
1747int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1748void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
e4ffd173 1749 enum i915_cache_level cache_level);
05394f39 1750void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
74163907 1751void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
d7e5008f
BW
1752void i915_gem_init_global_gtt(struct drm_device *dev);
1753void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
1754 unsigned long mappable_end, unsigned long end);
e76e9aeb 1755int i915_gem_gtt_init(struct drm_device *dev);
d09105c6 1756static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
1757{
1758 if (INTEL_INFO(dev)->gen < 6)
1759 intel_gtt_chipset_flush();
1760}
1761
76aaf220 1762
b47eb4a2 1763/* i915_gem_evict.c */
2021746e 1764int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
42d6ab48
CW
1765 unsigned alignment,
1766 unsigned cache_level,
86a1ee26
CW
1767 bool mappable,
1768 bool nonblock);
6c085a72 1769int i915_gem_evict_everything(struct drm_device *dev);
b47eb4a2 1770
9797fbfb
CW
1771/* i915_gem_stolen.c */
1772int i915_gem_init_stolen(struct drm_device *dev);
11be49eb
CW
1773int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
1774void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 1775void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
1776struct drm_i915_gem_object *
1777i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
1778struct drm_i915_gem_object *
1779i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
1780 u32 stolen_offset,
1781 u32 gtt_offset,
1782 u32 size);
0104fdbb 1783void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
9797fbfb 1784
673a394b 1785/* i915_gem_tiling.c */
e9b73c67
CW
1786inline static bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
1787{
1788 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
1789
1790 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
1791 obj->tiling_mode != I915_TILING_NONE;
1792}
1793
673a394b 1794void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
1795void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1796void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
1797
1798/* i915_gem_debug.c */
05394f39 1799void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1800 const char *where, uint32_t mark);
23bc5982
CW
1801#if WATCH_LISTS
1802int i915_verify_lists(struct drm_device *dev);
673a394b 1803#else
23bc5982 1804#define i915_verify_lists(dev) 0
673a394b 1805#endif
05394f39
CW
1806void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1807 int handle);
1808void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1809 const char *where, uint32_t mark);
1da177e4 1810
2017263e 1811/* i915_debugfs.c */
27c202ad
BG
1812int i915_debugfs_init(struct drm_minor *minor);
1813void i915_debugfs_cleanup(struct drm_minor *minor);
2017263e 1814
317c35d1
JB
1815/* i915_suspend.c */
1816extern int i915_save_state(struct drm_device *dev);
1817extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 1818
d8157a36
DV
1819/* i915_ums.c */
1820void i915_save_display_reg(struct drm_device *dev);
1821void i915_restore_display_reg(struct drm_device *dev);
317c35d1 1822
0136db58
BW
1823/* i915_sysfs.c */
1824void i915_setup_sysfs(struct drm_device *dev_priv);
1825void i915_teardown_sysfs(struct drm_device *dev_priv);
1826
f899fc64
CW
1827/* intel_i2c.c */
1828extern int intel_setup_gmbus(struct drm_device *dev);
1829extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 1830static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 1831{
2ed06c93 1832 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
1833}
1834
1835extern struct i2c_adapter *intel_gmbus_get_adapter(
1836 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
1837extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1838extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 1839static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
1840{
1841 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1842}
f899fc64
CW
1843extern void intel_i2c_reset(struct drm_device *dev);
1844
3b617967 1845/* intel_opregion.c */
44834a67
CW
1846extern int intel_opregion_setup(struct drm_device *dev);
1847#ifdef CONFIG_ACPI
1848extern void intel_opregion_init(struct drm_device *dev);
1849extern void intel_opregion_fini(struct drm_device *dev);
3b617967 1850extern void intel_opregion_asle_intr(struct drm_device *dev);
65e082c9 1851#else
44834a67
CW
1852static inline void intel_opregion_init(struct drm_device *dev) { return; }
1853static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 1854static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
65e082c9 1855#endif
8ee1c3db 1856
723bfd70
JB
1857/* intel_acpi.c */
1858#ifdef CONFIG_ACPI
1859extern void intel_register_dsm_handler(void);
1860extern void intel_unregister_dsm_handler(void);
1861#else
1862static inline void intel_register_dsm_handler(void) { return; }
1863static inline void intel_unregister_dsm_handler(void) { return; }
1864#endif /* CONFIG_ACPI */
1865
79e53945 1866/* modesetting */
f817586c 1867extern void intel_modeset_init_hw(struct drm_device *dev);
7d708ee4 1868extern void intel_modeset_suspend_hw(struct drm_device *dev);
79e53945 1869extern void intel_modeset_init(struct drm_device *dev);
2c7111db 1870extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 1871extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 1872extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
1873extern void intel_modeset_setup_hw_state(struct drm_device *dev,
1874 bool force_restore);
44cec740 1875extern void i915_redisable_vga(struct drm_device *dev);
ee5382ae 1876extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 1877extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 1878extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 1879extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 1880extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84
JB
1881extern void valleyview_set_rps(struct drm_device *dev, u8 val);
1882extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
1883extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
0206e353
AJ
1884extern void intel_detect_pch(struct drm_device *dev);
1885extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 1886extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 1887
2911a35b 1888extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
1889int i915_reg_read_ioctl(struct drm_device *dev, void *data,
1890 struct drm_file *file);
575155a9 1891
6ef3d427 1892/* overlay */
3bd3c932 1893#ifdef CONFIG_DEBUG_FS
6ef3d427
CW
1894extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1895extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
c4a1d9e4
CW
1896
1897extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1898extern void intel_display_print_error_state(struct seq_file *m,
1899 struct drm_device *dev,
1900 struct intel_display_error_state *error);
3bd3c932 1901#endif
6ef3d427 1902
b7287d80
BW
1903/* On SNB platform, before reading ring registers forcewake bit
1904 * must be set to prevent GT core from power down and stale values being
1905 * returned.
1906 */
fcca7926
BW
1907void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1908void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
67a3744f 1909int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
b7287d80 1910
42c0526c
BW
1911int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
1912int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
a0e4e199
JB
1913int valleyview_punit_read(struct drm_i915_private *dev_priv, u8 addr, u32 *val);
1914int valleyview_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
0a073b84
JB
1915int valleyview_nc_read(struct drm_i915_private *dev_priv, u8 addr, u32 *val);
1916
855ba3be
JB
1917int vlv_gpu_freq(int ddr_freq, int val);
1918int vlv_freq_opcode(int ddr_freq, int val);
42c0526c 1919
5f75377d 1920#define __i915_read(x, y) \
f7000883 1921 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
fcca7926 1922
5f75377d
KP
1923__i915_read(8, b)
1924__i915_read(16, w)
1925__i915_read(32, l)
1926__i915_read(64, q)
1927#undef __i915_read
1928
1929#define __i915_write(x, y) \
f7000883
AK
1930 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
1931
5f75377d
KP
1932__i915_write(8, b)
1933__i915_write(16, w)
1934__i915_write(32, l)
1935__i915_write(64, q)
1936#undef __i915_write
1937
1938#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1939#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1940
1941#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1942#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1943#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1944#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1945
1946#define I915_READ(reg) i915_read32(dev_priv, (reg))
1947#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
cae5852d
ZN
1948#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1949#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
5f75377d
KP
1950
1951#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1952#define I915_READ64(reg) i915_read64(dev_priv, (reg))
cae5852d
ZN
1953
1954#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1955#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1956
55bc60db
VS
1957/* "Broadcast RGB" property */
1958#define INTEL_BROADCAST_RGB_AUTO 0
1959#define INTEL_BROADCAST_RGB_FULL 1
1960#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 1961
766aa1c4
VS
1962static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
1963{
1964 if (HAS_PCH_SPLIT(dev))
1965 return CPU_VGACNTRL;
1966 else if (IS_VALLEYVIEW(dev))
1967 return VLV_VGACNTRL;
1968 else
1969 return VGACNTRL;
1970}
1971
2bb4629a
VS
1972static inline void __user *to_user_ptr(u64 address)
1973{
1974 return (void __user *)(uintptr_t)address;
1975}
1976
1da177e4 1977#endif