]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: enable only the needed power domains during modeset
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0839ccb8 38#include <linux/io-mapping.h>
f899fc64 39#include <linux/i2c.h>
c167a6fc 40#include <linux/i2c-algo-bit.h>
0ade6386 41#include <drm/intel-gtt.h>
aaa6fd2a 42#include <linux/backlight.h>
2911a35b 43#include <linux/intel-iommu.h>
742cbee8 44#include <linux/kref.h>
9ee32fea 45#include <linux/pm_qos.h>
585fb111 46
1da177e4
LT
47/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
673a394b 54#define DRIVER_DATE "20080730"
1da177e4 55
317c35d1
JB
56enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
9db4a9c7
JB
59 PIPE_C,
60 I915_MAX_PIPES
317c35d1 61};
9db4a9c7 62#define pipe_name(p) ((p) + 'A')
317c35d1 63
a5c961d1
PZ
64enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69};
70#define transcoder_name(t) ((t) + 'A')
71
80824003
JB
72enum plane {
73 PLANE_A = 0,
74 PLANE_B,
9db4a9c7 75 PLANE_C,
80824003 76};
9db4a9c7 77#define plane_name(p) ((p) + 'A')
52440211 78
06da8da2
VS
79#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
80
2b139522
ED
81enum port {
82 PORT_A = 0,
83 PORT_B,
84 PORT_C,
85 PORT_D,
86 PORT_E,
87 I915_MAX_PORTS
88};
89#define port_name(p) ((p) + 'A')
90
b97186f0
PZ
91enum intel_display_power_domain {
92 POWER_DOMAIN_PIPE_A,
93 POWER_DOMAIN_PIPE_B,
94 POWER_DOMAIN_PIPE_C,
95 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
96 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
97 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
98 POWER_DOMAIN_TRANSCODER_A,
99 POWER_DOMAIN_TRANSCODER_B,
100 POWER_DOMAIN_TRANSCODER_C,
f52e353e 101 POWER_DOMAIN_TRANSCODER_EDP,
cdf8dd7f 102 POWER_DOMAIN_VGA,
bddc7645
ID
103
104 POWER_DOMAIN_NUM,
b97186f0
PZ
105};
106
bddc7645
ID
107#define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
108
b97186f0
PZ
109#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
110#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
111 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
112#define POWER_DOMAIN_TRANSCODER(tran) \
113 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
114 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 115
bddc7645
ID
116#define HSW_ALWAYS_ON_POWER_DOMAINS ( \
117 BIT(POWER_DOMAIN_PIPE_A) | \
118 BIT(POWER_DOMAIN_TRANSCODER_EDP))
119
1d843f9d
EE
120enum hpd_pin {
121 HPD_NONE = 0,
122 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
123 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
124 HPD_CRT,
125 HPD_SDVO_B,
126 HPD_SDVO_C,
127 HPD_PORT_B,
128 HPD_PORT_C,
129 HPD_PORT_D,
130 HPD_NUM_PINS
131};
132
2a2d5482
CW
133#define I915_GEM_GPU_DOMAINS \
134 (I915_GEM_DOMAIN_RENDER | \
135 I915_GEM_DOMAIN_SAMPLER | \
136 I915_GEM_DOMAIN_COMMAND | \
137 I915_GEM_DOMAIN_INSTRUCTION | \
138 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 139
7eb552ae 140#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
9db4a9c7 141
6c2b7c12
DV
142#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
143 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
144 if ((intel_encoder)->base.crtc == (__crtc))
145
e7b903d2
DV
146struct drm_i915_private;
147
46edb027
DV
148enum intel_dpll_id {
149 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
150 /* real shared dpll ids must be >= 0 */
151 DPLL_ID_PCH_PLL_A,
152 DPLL_ID_PCH_PLL_B,
153};
154#define I915_NUM_PLLS 2
155
5358901f 156struct intel_dpll_hw_state {
66e985c0 157 uint32_t dpll;
8bcc2795 158 uint32_t dpll_md;
66e985c0
DV
159 uint32_t fp0;
160 uint32_t fp1;
5358901f
DV
161};
162
e72f9fbf 163struct intel_shared_dpll {
ee7b9f93
JB
164 int refcount; /* count of number of CRTCs sharing this PLL */
165 int active; /* count of number of active CRTCs (i.e. DPMS on) */
166 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
167 const char *name;
168 /* should match the index in the dev_priv->shared_dplls array */
169 enum intel_dpll_id id;
5358901f 170 struct intel_dpll_hw_state hw_state;
15bdd4cf
DV
171 void (*mode_set)(struct drm_i915_private *dev_priv,
172 struct intel_shared_dpll *pll);
e7b903d2
DV
173 void (*enable)(struct drm_i915_private *dev_priv,
174 struct intel_shared_dpll *pll);
175 void (*disable)(struct drm_i915_private *dev_priv,
176 struct intel_shared_dpll *pll);
5358901f
DV
177 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
178 struct intel_shared_dpll *pll,
179 struct intel_dpll_hw_state *hw_state);
ee7b9f93 180};
ee7b9f93 181
e69d0bc1
DV
182/* Used by dp and fdi links */
183struct intel_link_m_n {
184 uint32_t tu;
185 uint32_t gmch_m;
186 uint32_t gmch_n;
187 uint32_t link_m;
188 uint32_t link_n;
189};
190
191void intel_link_compute_m_n(int bpp, int nlanes,
192 int pixel_clock, int link_clock,
193 struct intel_link_m_n *m_n);
194
6441ab5f
PZ
195struct intel_ddi_plls {
196 int spll_refcount;
197 int wrpll1_refcount;
198 int wrpll2_refcount;
199};
200
1da177e4
LT
201/* Interface history:
202 *
203 * 1.1: Original.
0d6aa60b
DA
204 * 1.2: Add Power Management
205 * 1.3: Add vblank support
de227f5f 206 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 207 * 1.5: Add vblank pipe configuration
2228ed67
MD
208 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
209 * - Support vertical blank on secondary display pipe
1da177e4
LT
210 */
211#define DRIVER_MAJOR 1
2228ed67 212#define DRIVER_MINOR 6
1da177e4
LT
213#define DRIVER_PATCHLEVEL 0
214
23bc5982 215#define WATCH_LISTS 0
42d6ab48 216#define WATCH_GTT 0
673a394b 217
71acb5eb
DA
218#define I915_GEM_PHYS_CURSOR_0 1
219#define I915_GEM_PHYS_CURSOR_1 2
220#define I915_GEM_PHYS_OVERLAY_REGS 3
221#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
222
223struct drm_i915_gem_phys_object {
224 int id;
225 struct page **page_list;
226 drm_dma_handle_t *handle;
05394f39 227 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
228};
229
0a3e67a4
JB
230struct opregion_header;
231struct opregion_acpi;
232struct opregion_swsci;
233struct opregion_asle;
234
8ee1c3db 235struct intel_opregion {
5bc4418b
BW
236 struct opregion_header __iomem *header;
237 struct opregion_acpi __iomem *acpi;
238 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
239 u32 swsci_gbda_sub_functions;
240 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
241 struct opregion_asle __iomem *asle;
242 void __iomem *vbt;
01fe9dbd 243 u32 __iomem *lid_state;
8ee1c3db 244};
44834a67 245#define OPREGION_SIZE (8*1024)
8ee1c3db 246
6ef3d427
CW
247struct intel_overlay;
248struct intel_overlay_error_state;
249
7c1c2871
DA
250struct drm_i915_master_private {
251 drm_local_map_t *sarea;
252 struct _drm_i915_sarea *sarea_priv;
253};
de151cf6 254#define I915_FENCE_REG_NONE -1
42b5aeab
VS
255#define I915_MAX_NUM_FENCES 32
256/* 32 fences + sign bit for FENCE_REG_NONE */
257#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
258
259struct drm_i915_fence_reg {
007cc8ac 260 struct list_head lru_list;
caea7476 261 struct drm_i915_gem_object *obj;
1690e1eb 262 int pin_count;
de151cf6 263};
7c1c2871 264
9b9d172d 265struct sdvo_device_mapping {
e957d772 266 u8 initialized;
9b9d172d 267 u8 dvo_port;
268 u8 slave_addr;
269 u8 dvo_wiring;
e957d772 270 u8 i2c_pin;
b1083333 271 u8 ddc_pin;
9b9d172d 272};
273
c4a1d9e4
CW
274struct intel_display_error_state;
275
63eeaf38 276struct drm_i915_error_state {
742cbee8 277 struct kref ref;
63eeaf38
JB
278 u32 eir;
279 u32 pgtbl_er;
be998e2e 280 u32 ier;
b9a3906b 281 u32 ccid;
0f3b6849
CW
282 u32 derrmr;
283 u32 forcewake;
9574b3fe 284 bool waiting[I915_NUM_RINGS];
9db4a9c7 285 u32 pipestat[I915_MAX_PIPES];
c1cd90ed
DV
286 u32 tail[I915_NUM_RINGS];
287 u32 head[I915_NUM_RINGS];
0f3b6849 288 u32 ctl[I915_NUM_RINGS];
d27b1e0e
DV
289 u32 ipeir[I915_NUM_RINGS];
290 u32 ipehr[I915_NUM_RINGS];
291 u32 instdone[I915_NUM_RINGS];
292 u32 acthd[I915_NUM_RINGS];
7e3b8737 293 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
df2b23d9 294 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
12f55818 295 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
7e3b8737
DV
296 /* our own tracking of ring head and tail */
297 u32 cpu_ring_head[I915_NUM_RINGS];
298 u32 cpu_ring_tail[I915_NUM_RINGS];
1d8f38f4 299 u32 error; /* gen6+ */
71e172e8 300 u32 err_int; /* gen7 */
c1cd90ed
DV
301 u32 instpm[I915_NUM_RINGS];
302 u32 instps[I915_NUM_RINGS];
050ee91f 303 u32 extra_instdone[I915_NUM_INSTDONE_REG];
d27b1e0e 304 u32 seqno[I915_NUM_RINGS];
9df30794 305 u64 bbaddr;
33f3f518
DV
306 u32 fault_reg[I915_NUM_RINGS];
307 u32 done_reg;
c1cd90ed 308 u32 faddr[I915_NUM_RINGS];
4b9de737 309 u64 fence[I915_MAX_NUM_FENCES];
63eeaf38 310 struct timeval time;
52d39a21
CW
311 struct drm_i915_error_ring {
312 struct drm_i915_error_object {
313 int page_count;
314 u32 gtt_offset;
315 u32 *pages[0];
8c123e54 316 } *ringbuffer, *batchbuffer, *ctx;
52d39a21
CW
317 struct drm_i915_error_request {
318 long jiffies;
319 u32 seqno;
ee4f42b1 320 u32 tail;
52d39a21
CW
321 } *requests;
322 int num_requests;
323 } ring[I915_NUM_RINGS];
9df30794 324 struct drm_i915_error_buffer {
a779e5ab 325 u32 size;
9df30794 326 u32 name;
0201f1ec 327 u32 rseqno, wseqno;
9df30794
CW
328 u32 gtt_offset;
329 u32 read_domains;
330 u32 write_domain;
4b9de737 331 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
332 s32 pinned:2;
333 u32 tiling:2;
334 u32 dirty:1;
335 u32 purgeable:1;
5d1333fc 336 s32 ring:4;
f56383cb 337 u32 cache_level:3;
95f5301d
BW
338 } **active_bo, **pinned_bo;
339 u32 *active_bo_count, *pinned_bo_count;
6ef3d427 340 struct intel_overlay_error_state *overlay;
c4a1d9e4 341 struct intel_display_error_state *display;
da661464
MK
342 int hangcheck_score[I915_NUM_RINGS];
343 enum intel_ring_hangcheck_action hangcheck_action[I915_NUM_RINGS];
63eeaf38
JB
344};
345
b8cecdf5 346struct intel_crtc_config;
0e8ffe1b 347struct intel_crtc;
ee9300bb
DV
348struct intel_limit;
349struct dpll;
b8cecdf5 350
e70236a8 351struct drm_i915_display_funcs {
ee5382ae 352 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
353 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
354 void (*disable_fbc)(struct drm_device *dev);
355 int (*get_display_clock_speed)(struct drm_device *dev);
356 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
357 /**
358 * find_dpll() - Find the best values for the PLL
359 * @limit: limits for the PLL
360 * @crtc: current CRTC
361 * @target: target frequency in kHz
362 * @refclk: reference clock frequency in kHz
363 * @match_clock: if provided, @best_clock P divider must
364 * match the P divider from @match_clock
365 * used for LVDS downclocking
366 * @best_clock: best PLL values found
367 *
368 * Returns true on success, false on failure.
369 */
370 bool (*find_dpll)(const struct intel_limit *limit,
371 struct drm_crtc *crtc,
372 int target, int refclk,
373 struct dpll *match_clock,
374 struct dpll *best_clock);
46ba614c 375 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
376 void (*update_sprite_wm)(struct drm_plane *plane,
377 struct drm_crtc *crtc,
4c4ff43a 378 uint32_t sprite_width, int pixel_size,
bdd57d03 379 bool enable, bool scaled);
47fab737 380 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
381 /* Returns the active state of the crtc, and if the crtc is active,
382 * fills out the pipe-config with the hw state. */
383 bool (*get_pipe_config)(struct intel_crtc *,
384 struct intel_crtc_config *);
f564048e 385 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
386 int x, int y,
387 struct drm_framebuffer *old_fb);
76e5a89c
DV
388 void (*crtc_enable)(struct drm_crtc *crtc);
389 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 390 void (*off)(struct drm_crtc *crtc);
e0dac65e 391 void (*write_eld)(struct drm_connector *connector,
34427052
JN
392 struct drm_crtc *crtc,
393 struct drm_display_mode *mode);
674cf967 394 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 395 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
396 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
397 struct drm_framebuffer *fb,
ed8d1975
KP
398 struct drm_i915_gem_object *obj,
399 uint32_t flags);
17638cd6
JB
400 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
401 int x, int y);
20afbda2 402 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
403 /* clock updates for mode set */
404 /* cursor updates */
405 /* render clock increase/decrease */
406 /* display clock increase/decrease */
407 /* pll clock increase/decrease */
e70236a8
JB
408};
409
907b28c5 410struct intel_uncore_funcs {
990bbdad
CW
411 void (*force_wake_get)(struct drm_i915_private *dev_priv);
412 void (*force_wake_put)(struct drm_i915_private *dev_priv);
0b274481
BW
413
414 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
415 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
416 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
417 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
418
419 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
420 uint8_t val, bool trace);
421 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
422 uint16_t val, bool trace);
423 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
424 uint32_t val, bool trace);
425 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
426 uint64_t val, bool trace);
990bbdad
CW
427};
428
907b28c5
CW
429struct intel_uncore {
430 spinlock_t lock; /** lock is also taken in irq contexts. */
431
432 struct intel_uncore_funcs funcs;
433
434 unsigned fifo_count;
435 unsigned forcewake_count;
aec347ab
CW
436
437 struct delayed_work force_wake_work;
907b28c5
CW
438};
439
79fc46df
DL
440#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
441 func(is_mobile) sep \
442 func(is_i85x) sep \
443 func(is_i915g) sep \
444 func(is_i945gm) sep \
445 func(is_g33) sep \
446 func(need_gfx_hws) sep \
447 func(is_g4x) sep \
448 func(is_pineview) sep \
449 func(is_broadwater) sep \
450 func(is_crestline) sep \
451 func(is_ivybridge) sep \
452 func(is_valleyview) sep \
453 func(is_haswell) sep \
b833d685 454 func(is_preliminary) sep \
79fc46df
DL
455 func(has_fbc) sep \
456 func(has_pipe_cxsr) sep \
457 func(has_hotplug) sep \
458 func(cursor_needs_physical) sep \
459 func(has_overlay) sep \
460 func(overlay_needs_physical) sep \
461 func(supports_tv) sep \
dd93be58 462 func(has_llc) sep \
30568c45
DL
463 func(has_ddi) sep \
464 func(has_fpga_dbg)
c96ea64e 465
a587f779
DL
466#define DEFINE_FLAG(name) u8 name:1
467#define SEP_SEMICOLON ;
c96ea64e 468
cfdf1fa2 469struct intel_device_info {
10fce67a 470 u32 display_mmio_offset;
7eb552ae 471 u8 num_pipes:3;
c96c3a8c 472 u8 gen;
73ae478c 473 u8 ring_mask; /* Rings supported by the HW */
a587f779 474 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
cfdf1fa2
KH
475};
476
a587f779
DL
477#undef DEFINE_FLAG
478#undef SEP_SEMICOLON
479
7faf1ab2
DV
480enum i915_cache_level {
481 I915_CACHE_NONE = 0,
350ec881
CW
482 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
483 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
484 caches, eg sampler/render caches, and the
485 large Last-Level-Cache. LLC is coherent with
486 the CPU, but L3 is only visible to the GPU. */
651d794f 487 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
488};
489
2d04befb
KG
490typedef uint32_t gen6_gtt_pte_t;
491
853ba5d2 492struct i915_address_space {
93bd8649 493 struct drm_mm mm;
853ba5d2 494 struct drm_device *dev;
a7bbbd63 495 struct list_head global_link;
853ba5d2
BW
496 unsigned long start; /* Start offset always 0 for dri2 */
497 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
498
499 struct {
500 dma_addr_t addr;
501 struct page *page;
502 } scratch;
503
5cef07e1
BW
504 /**
505 * List of objects currently involved in rendering.
506 *
507 * Includes buffers having the contents of their GPU caches
508 * flushed, not necessarily primitives. last_rendering_seqno
509 * represents when the rendering involved will be completed.
510 *
511 * A reference is held on the buffer while on this list.
512 */
513 struct list_head active_list;
514
515 /**
516 * LRU list of objects which are not in the ringbuffer and
517 * are ready to unbind, but are still in the GTT.
518 *
519 * last_rendering_seqno is 0 while an object is in this list.
520 *
521 * A reference is not held on the buffer while on this list,
522 * as merely being GTT-bound shouldn't prevent its being
523 * freed, and we'll pull it off the list in the free path.
524 */
525 struct list_head inactive_list;
526
853ba5d2
BW
527 /* FIXME: Need a more generic return type */
528 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
529 enum i915_cache_level level);
530 void (*clear_range)(struct i915_address_space *vm,
531 unsigned int first_entry,
532 unsigned int num_entries);
533 void (*insert_entries)(struct i915_address_space *vm,
534 struct sg_table *st,
535 unsigned int first_entry,
536 enum i915_cache_level cache_level);
537 void (*cleanup)(struct i915_address_space *vm);
538};
539
5d4545ae
BW
540/* The Graphics Translation Table is the way in which GEN hardware translates a
541 * Graphics Virtual Address into a Physical Address. In addition to the normal
542 * collateral associated with any va->pa translations GEN hardware also has a
543 * portion of the GTT which can be mapped by the CPU and remain both coherent
544 * and correct (in cases like swizzling). That region is referred to as GMADR in
545 * the spec.
546 */
547struct i915_gtt {
853ba5d2 548 struct i915_address_space base;
baa09f5f 549 size_t stolen_size; /* Total size of stolen memory */
5d4545ae
BW
550
551 unsigned long mappable_end; /* End offset that we can CPU map */
552 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
553 phys_addr_t mappable_base; /* PA of our GMADR */
554
555 /** "Graphics Stolen Memory" holds the global PTEs */
556 void __iomem *gsm;
a81cc00c
BW
557
558 bool do_idle_maps;
7faf1ab2 559
911bdf0a 560 int mtrr;
7faf1ab2
DV
561
562 /* global gtt ops */
baa09f5f 563 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
41907ddc
BW
564 size_t *stolen, phys_addr_t *mappable_base,
565 unsigned long *mappable_end);
5d4545ae 566};
853ba5d2 567#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
5d4545ae 568
1d2a314c 569struct i915_hw_ppgtt {
853ba5d2 570 struct i915_address_space base;
1d2a314c
DV
571 unsigned num_pd_entries;
572 struct page **pt_pages;
573 uint32_t pd_offset;
574 dma_addr_t *pt_dma_addr;
def886c3 575
b7c36d25 576 int (*enable)(struct drm_device *dev);
1d2a314c
DV
577};
578
0b02e798
BW
579/**
580 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
581 * VMA's presence cannot be guaranteed before binding, or after unbinding the
582 * object into/from the address space.
583 *
584 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
2f633156
BW
585 * will always be <= an objects lifetime. So object refcounting should cover us.
586 */
587struct i915_vma {
588 struct drm_mm_node node;
589 struct drm_i915_gem_object *obj;
590 struct i915_address_space *vm;
591
ca191b13
BW
592 /** This object's place on the active/inactive lists */
593 struct list_head mm_list;
594
2f633156 595 struct list_head vma_link; /* Link in the object's VMA list */
82a55ad1
BW
596
597 /** This vma's place in the batchbuffer or on the eviction list */
598 struct list_head exec_list;
599
27173f1f
BW
600 /**
601 * Used for performing relocations during execbuffer insertion.
602 */
603 struct hlist_node exec_node;
604 unsigned long exec_handle;
605 struct drm_i915_gem_exec_object2 *exec_entry;
606
1d2a314c
DV
607};
608
e59ec13d
MK
609struct i915_ctx_hang_stats {
610 /* This context had batch pending when hang was declared */
611 unsigned batch_pending;
612
613 /* This context had batch active when hang was declared */
614 unsigned batch_active;
be62acb4
MK
615
616 /* Time when this context was last blamed for a GPU reset */
617 unsigned long guilty_ts;
618
619 /* This context is banned to submit more work */
620 bool banned;
e59ec13d 621};
40521054
BW
622
623/* This must match up with the value previously used for execbuf2.rsvd1. */
624#define DEFAULT_CONTEXT_ID 0
625struct i915_hw_context {
dce3271b 626 struct kref ref;
40521054 627 int id;
e0556841 628 bool is_initialized;
3ccfd19d 629 uint8_t remap_slice;
40521054
BW
630 struct drm_i915_file_private *file_priv;
631 struct intel_ring_buffer *ring;
632 struct drm_i915_gem_object *obj;
e59ec13d 633 struct i915_ctx_hang_stats hang_stats;
a33afea5
BW
634
635 struct list_head link;
40521054
BW
636};
637
5c3fe8b0
BW
638struct i915_fbc {
639 unsigned long size;
640 unsigned int fb_id;
641 enum plane plane;
642 int y;
643
644 struct drm_mm_node *compressed_fb;
645 struct drm_mm_node *compressed_llb;
646
647 struct intel_fbc_work {
648 struct delayed_work work;
649 struct drm_crtc *crtc;
650 struct drm_framebuffer *fb;
651 int interval;
652 } *fbc_work;
653
29ebf90f
CW
654 enum no_fbc_reason {
655 FBC_OK, /* FBC is enabled */
656 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
657 FBC_NO_OUTPUT, /* no outputs enabled to compress */
658 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
659 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
660 FBC_MODE_TOO_LARGE, /* mode too large for compression */
661 FBC_BAD_PLANE, /* fbc not supported on plane */
662 FBC_NOT_TILED, /* buffer not tiled */
663 FBC_MULTIPLE_PIPES, /* more than one pipe active */
664 FBC_MODULE_PARAM,
665 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
666 } no_fbc_reason;
b5e50c3f
JB
667};
668
a031d709
RV
669struct i915_psr {
670 bool sink_support;
671 bool source_ok;
3f51e471 672};
5c3fe8b0 673
3bad0781 674enum intel_pch {
f0350830 675 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
676 PCH_IBX, /* Ibexpeak PCH */
677 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 678 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 679 PCH_NOP,
3bad0781
ZW
680};
681
988d6ee8
PZ
682enum intel_sbi_destination {
683 SBI_ICLK,
684 SBI_MPHY,
685};
686
b690e96c 687#define QUIRK_PIPEA_FORCE (1<<0)
435793df 688#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 689#define QUIRK_INVERT_BRIGHTNESS (1<<2)
e85843be 690#define QUIRK_NO_PCH_PWM_ENABLE (1<<3)
b690e96c 691
8be48d92 692struct intel_fbdev;
1630fe75 693struct intel_fbc_work;
38651674 694
c2b9152f
DV
695struct intel_gmbus {
696 struct i2c_adapter adapter;
f2ce9faf 697 u32 force_bit;
c2b9152f 698 u32 reg0;
36c785f0 699 u32 gpio_reg;
c167a6fc 700 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
701 struct drm_i915_private *dev_priv;
702};
703
f4c956ad 704struct i915_suspend_saved_registers {
ba8bbcf6
JB
705 u8 saveLBB;
706 u32 saveDSPACNTR;
707 u32 saveDSPBCNTR;
e948e994 708 u32 saveDSPARB;
ba8bbcf6
JB
709 u32 savePIPEACONF;
710 u32 savePIPEBCONF;
711 u32 savePIPEASRC;
712 u32 savePIPEBSRC;
713 u32 saveFPA0;
714 u32 saveFPA1;
715 u32 saveDPLL_A;
716 u32 saveDPLL_A_MD;
717 u32 saveHTOTAL_A;
718 u32 saveHBLANK_A;
719 u32 saveHSYNC_A;
720 u32 saveVTOTAL_A;
721 u32 saveVBLANK_A;
722 u32 saveVSYNC_A;
723 u32 saveBCLRPAT_A;
5586c8bc 724 u32 saveTRANSACONF;
42048781
ZW
725 u32 saveTRANS_HTOTAL_A;
726 u32 saveTRANS_HBLANK_A;
727 u32 saveTRANS_HSYNC_A;
728 u32 saveTRANS_VTOTAL_A;
729 u32 saveTRANS_VBLANK_A;
730 u32 saveTRANS_VSYNC_A;
0da3ea12 731 u32 savePIPEASTAT;
ba8bbcf6
JB
732 u32 saveDSPASTRIDE;
733 u32 saveDSPASIZE;
734 u32 saveDSPAPOS;
585fb111 735 u32 saveDSPAADDR;
ba8bbcf6
JB
736 u32 saveDSPASURF;
737 u32 saveDSPATILEOFF;
738 u32 savePFIT_PGM_RATIOS;
0eb96d6e 739 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
740 u32 saveBLC_PWM_CTL;
741 u32 saveBLC_PWM_CTL2;
42048781
ZW
742 u32 saveBLC_CPU_PWM_CTL;
743 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
744 u32 saveFPB0;
745 u32 saveFPB1;
746 u32 saveDPLL_B;
747 u32 saveDPLL_B_MD;
748 u32 saveHTOTAL_B;
749 u32 saveHBLANK_B;
750 u32 saveHSYNC_B;
751 u32 saveVTOTAL_B;
752 u32 saveVBLANK_B;
753 u32 saveVSYNC_B;
754 u32 saveBCLRPAT_B;
5586c8bc 755 u32 saveTRANSBCONF;
42048781
ZW
756 u32 saveTRANS_HTOTAL_B;
757 u32 saveTRANS_HBLANK_B;
758 u32 saveTRANS_HSYNC_B;
759 u32 saveTRANS_VTOTAL_B;
760 u32 saveTRANS_VBLANK_B;
761 u32 saveTRANS_VSYNC_B;
0da3ea12 762 u32 savePIPEBSTAT;
ba8bbcf6
JB
763 u32 saveDSPBSTRIDE;
764 u32 saveDSPBSIZE;
765 u32 saveDSPBPOS;
585fb111 766 u32 saveDSPBADDR;
ba8bbcf6
JB
767 u32 saveDSPBSURF;
768 u32 saveDSPBTILEOFF;
585fb111
JB
769 u32 saveVGA0;
770 u32 saveVGA1;
771 u32 saveVGA_PD;
ba8bbcf6
JB
772 u32 saveVGACNTRL;
773 u32 saveADPA;
774 u32 saveLVDS;
585fb111
JB
775 u32 savePP_ON_DELAYS;
776 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
777 u32 saveDVOA;
778 u32 saveDVOB;
779 u32 saveDVOC;
780 u32 savePP_ON;
781 u32 savePP_OFF;
782 u32 savePP_CONTROL;
585fb111 783 u32 savePP_DIVISOR;
ba8bbcf6
JB
784 u32 savePFIT_CONTROL;
785 u32 save_palette_a[256];
786 u32 save_palette_b[256];
06027f91 787 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
788 u32 saveFBC_CFB_BASE;
789 u32 saveFBC_LL_BASE;
790 u32 saveFBC_CONTROL;
791 u32 saveFBC_CONTROL2;
0da3ea12
JB
792 u32 saveIER;
793 u32 saveIIR;
794 u32 saveIMR;
42048781
ZW
795 u32 saveDEIER;
796 u32 saveDEIMR;
797 u32 saveGTIER;
798 u32 saveGTIMR;
799 u32 saveFDI_RXA_IMR;
800 u32 saveFDI_RXB_IMR;
1f84e550 801 u32 saveCACHE_MODE_0;
1f84e550 802 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
803 u32 saveSWF0[16];
804 u32 saveSWF1[16];
805 u32 saveSWF2[3];
806 u8 saveMSR;
807 u8 saveSR[8];
123f794f 808 u8 saveGR[25];
ba8bbcf6 809 u8 saveAR_INDEX;
a59e122a 810 u8 saveAR[21];
ba8bbcf6 811 u8 saveDACMASK;
a59e122a 812 u8 saveCR[37];
4b9de737 813 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
814 u32 saveCURACNTR;
815 u32 saveCURAPOS;
816 u32 saveCURABASE;
817 u32 saveCURBCNTR;
818 u32 saveCURBPOS;
819 u32 saveCURBBASE;
820 u32 saveCURSIZE;
a4fc5ed6
KP
821 u32 saveDP_B;
822 u32 saveDP_C;
823 u32 saveDP_D;
824 u32 savePIPEA_GMCH_DATA_M;
825 u32 savePIPEB_GMCH_DATA_M;
826 u32 savePIPEA_GMCH_DATA_N;
827 u32 savePIPEB_GMCH_DATA_N;
828 u32 savePIPEA_DP_LINK_M;
829 u32 savePIPEB_DP_LINK_M;
830 u32 savePIPEA_DP_LINK_N;
831 u32 savePIPEB_DP_LINK_N;
42048781
ZW
832 u32 saveFDI_RXA_CTL;
833 u32 saveFDI_TXA_CTL;
834 u32 saveFDI_RXB_CTL;
835 u32 saveFDI_TXB_CTL;
836 u32 savePFA_CTL_1;
837 u32 savePFB_CTL_1;
838 u32 savePFA_WIN_SZ;
839 u32 savePFB_WIN_SZ;
840 u32 savePFA_WIN_POS;
841 u32 savePFB_WIN_POS;
5586c8bc
ZW
842 u32 savePCH_DREF_CONTROL;
843 u32 saveDISP_ARB_CTL;
844 u32 savePIPEA_DATA_M1;
845 u32 savePIPEA_DATA_N1;
846 u32 savePIPEA_LINK_M1;
847 u32 savePIPEA_LINK_N1;
848 u32 savePIPEB_DATA_M1;
849 u32 savePIPEB_DATA_N1;
850 u32 savePIPEB_LINK_M1;
851 u32 savePIPEB_LINK_N1;
b5b72e89 852 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 853 u32 savePCH_PORT_HOTPLUG;
f4c956ad 854};
c85aa885
DV
855
856struct intel_gen6_power_mgmt {
59cdb63d 857 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
858 struct work_struct work;
859 u32 pm_iir;
59cdb63d 860
c85aa885
DV
861 /* The below variables an all the rps hw state are protected by
862 * dev->struct mutext. */
863 u8 cur_delay;
864 u8 min_delay;
865 u8 max_delay;
52ceb908 866 u8 rpe_delay;
dd75fdc8
CW
867 u8 rp1_delay;
868 u8 rp0_delay;
31c77388 869 u8 hw_max;
1a01ab3b 870
dd75fdc8
CW
871 int last_adj;
872 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
873
c0951f0c 874 bool enabled;
1a01ab3b 875 struct delayed_work delayed_resume_work;
4fc688ce
JB
876
877 /*
878 * Protects RPS/RC6 register access and PCU communication.
879 * Must be taken after struct_mutex if nested.
880 */
881 struct mutex hw_lock;
c85aa885
DV
882};
883
1a240d4d
DV
884/* defined intel_pm.c */
885extern spinlock_t mchdev_lock;
886
c85aa885
DV
887struct intel_ilk_power_mgmt {
888 u8 cur_delay;
889 u8 min_delay;
890 u8 max_delay;
891 u8 fmax;
892 u8 fstart;
893
894 u64 last_count1;
895 unsigned long last_time1;
896 unsigned long chipset_power;
897 u64 last_count2;
898 struct timespec last_time2;
899 unsigned long gfx_power;
900 u8 corr;
901
902 int c_m;
903 int r_t;
3e373948
DV
904
905 struct drm_i915_gem_object *pwrctx;
906 struct drm_i915_gem_object *renderctx;
c85aa885
DV
907};
908
a38911a3
WX
909/* Power well structure for haswell */
910struct i915_power_well {
911 struct drm_device *device;
959cbc1b 912 struct mutex lock;
a38911a3
WX
913 /* power well enable/disable usage count */
914 int count;
915 int i915_request;
916};
917
231f42a4
DV
918struct i915_dri1_state {
919 unsigned allow_batchbuffer : 1;
920 u32 __iomem *gfx_hws_cpu_addr;
921
922 unsigned int cpp;
923 int back_offset;
924 int front_offset;
925 int current_page;
926 int page_flipping;
927
928 uint32_t counter;
929};
930
db1b76ca
DV
931struct i915_ums_state {
932 /**
933 * Flag if the X Server, and thus DRM, is not currently in
934 * control of the device.
935 *
936 * This is set between LeaveVT and EnterVT. It needs to be
937 * replaced with a semaphore. It also needs to be
938 * transitioned away from for kernel modesetting.
939 */
940 int mm_suspended;
941};
942
35a85ac6 943#define MAX_L3_SLICES 2
a4da4fa4 944struct intel_l3_parity {
35a85ac6 945 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 946 struct work_struct error_work;
35a85ac6 947 int which_slice;
a4da4fa4
DV
948};
949
4b5aed62 950struct i915_gem_mm {
4b5aed62
DV
951 /** Memory allocator for GTT stolen memory */
952 struct drm_mm stolen;
4b5aed62
DV
953 /** List of all objects in gtt_space. Used to restore gtt
954 * mappings on resume */
955 struct list_head bound_list;
956 /**
957 * List of objects which are not bound to the GTT (thus
958 * are idle and not used by the GPU) but still have
959 * (presumably uncached) pages still attached.
960 */
961 struct list_head unbound_list;
962
963 /** Usable portion of the GTT for GEM */
964 unsigned long stolen_base; /* limited to low memory (32-bit) */
965
4b5aed62
DV
966 /** PPGTT used for aliasing the PPGTT with the GTT */
967 struct i915_hw_ppgtt *aliasing_ppgtt;
968
969 struct shrinker inactive_shrinker;
970 bool shrinker_no_lock_stealing;
971
4b5aed62
DV
972 /** LRU list of objects with fence regs on them. */
973 struct list_head fence_list;
974
975 /**
976 * We leave the user IRQ off as much as possible,
977 * but this means that requests will finish and never
978 * be retired once the system goes idle. Set a timer to
979 * fire periodically while the ring is running. When it
980 * fires, go retire requests.
981 */
982 struct delayed_work retire_work;
983
b29c19b6
CW
984 /**
985 * When we detect an idle GPU, we want to turn on
986 * powersaving features. So once we see that there
987 * are no more requests outstanding and no more
988 * arrive within a small period of time, we fire
989 * off the idle_work.
990 */
991 struct delayed_work idle_work;
992
4b5aed62
DV
993 /**
994 * Are we in a non-interruptible section of code like
995 * modesetting?
996 */
997 bool interruptible;
998
4b5aed62
DV
999 /** Bit 6 swizzling required for X tiling */
1000 uint32_t bit_6_swizzle_x;
1001 /** Bit 6 swizzling required for Y tiling */
1002 uint32_t bit_6_swizzle_y;
1003
1004 /* storage for physical objects */
1005 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
1006
1007 /* accounting, useful for userland debugging */
c20e8355 1008 spinlock_t object_stat_lock;
4b5aed62
DV
1009 size_t object_memory;
1010 u32 object_count;
1011};
1012
edc3d884
MK
1013struct drm_i915_error_state_buf {
1014 unsigned bytes;
1015 unsigned size;
1016 int err;
1017 u8 *buf;
1018 loff_t start;
1019 loff_t pos;
1020};
1021
fc16b48b
MK
1022struct i915_error_state_file_priv {
1023 struct drm_device *dev;
1024 struct drm_i915_error_state *error;
1025};
1026
99584db3
DV
1027struct i915_gpu_error {
1028 /* For hangcheck timer */
1029#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1030#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1031 /* Hang gpu twice in this window and your context gets banned */
1032#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1033
99584db3 1034 struct timer_list hangcheck_timer;
99584db3
DV
1035
1036 /* For reset and error_state handling. */
1037 spinlock_t lock;
1038 /* Protected by the above dev->gpu_error.lock. */
1039 struct drm_i915_error_state *first_error;
1040 struct work_struct work;
99584db3 1041
094f9a54
CW
1042
1043 unsigned long missed_irq_rings;
1044
1f83fee0 1045 /**
f69061be 1046 * State variable and reset counter controlling the reset flow
1f83fee0 1047 *
f69061be
DV
1048 * Upper bits are for the reset counter. This counter is used by the
1049 * wait_seqno code to race-free noticed that a reset event happened and
1050 * that it needs to restart the entire ioctl (since most likely the
1051 * seqno it waited for won't ever signal anytime soon).
1052 *
1053 * This is important for lock-free wait paths, where no contended lock
1054 * naturally enforces the correct ordering between the bail-out of the
1055 * waiter and the gpu reset work code.
1f83fee0
DV
1056 *
1057 * Lowest bit controls the reset state machine: Set means a reset is in
1058 * progress. This state will (presuming we don't have any bugs) decay
1059 * into either unset (successful reset) or the special WEDGED value (hw
1060 * terminally sour). All waiters on the reset_queue will be woken when
1061 * that happens.
1062 */
1063 atomic_t reset_counter;
1064
1065 /**
1066 * Special values/flags for reset_counter
1067 *
1068 * Note that the code relies on
1069 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
1070 * being true.
1071 */
1072#define I915_RESET_IN_PROGRESS_FLAG 1
1073#define I915_WEDGED 0xffffffff
1074
1075 /**
1076 * Waitqueue to signal when the reset has completed. Used by clients
1077 * that wait for dev_priv->mm.wedged to settle.
1078 */
1079 wait_queue_head_t reset_queue;
33196ded 1080
99584db3
DV
1081 /* For gpu hang simulation. */
1082 unsigned int stop_rings;
094f9a54
CW
1083
1084 /* For missed irq/seqno simulation. */
1085 unsigned int test_irq_rings;
99584db3
DV
1086};
1087
b8efb17b
ZR
1088enum modeset_restore {
1089 MODESET_ON_LID_OPEN,
1090 MODESET_DONE,
1091 MODESET_SUSPENDED,
1092};
1093
6acab15a
PZ
1094struct ddi_vbt_port_info {
1095 uint8_t hdmi_level_shift;
311a2094
PZ
1096
1097 uint8_t supports_dvi:1;
1098 uint8_t supports_hdmi:1;
1099 uint8_t supports_dp:1;
6acab15a
PZ
1100};
1101
41aa3448
RV
1102struct intel_vbt_data {
1103 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1104 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1105
1106 /* Feature bits */
1107 unsigned int int_tv_support:1;
1108 unsigned int lvds_dither:1;
1109 unsigned int lvds_vbt:1;
1110 unsigned int int_crt_support:1;
1111 unsigned int lvds_use_ssc:1;
1112 unsigned int display_clock_mode:1;
1113 unsigned int fdi_rx_polarity_inverted:1;
1114 int lvds_ssc_freq;
1115 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1116
1117 /* eDP */
1118 int edp_rate;
1119 int edp_lanes;
1120 int edp_preemphasis;
1121 int edp_vswing;
1122 bool edp_initialized;
1123 bool edp_support;
1124 int edp_bpp;
1125 struct edp_power_seq edp_pps;
1126
d17c5443
SK
1127 /* MIPI DSI */
1128 struct {
1129 u16 panel_id;
1130 } dsi;
1131
41aa3448
RV
1132 int crt_ddc_pin;
1133
1134 int child_dev_num;
768f69c9 1135 union child_device_config *child_dev;
6acab15a
PZ
1136
1137 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1138};
1139
77c122bc
VS
1140enum intel_ddb_partitioning {
1141 INTEL_DDB_PART_1_2,
1142 INTEL_DDB_PART_5_6, /* IVB+ */
1143};
1144
1fd527cc
VS
1145struct intel_wm_level {
1146 bool enable;
1147 uint32_t pri_val;
1148 uint32_t spr_val;
1149 uint32_t cur_val;
1150 uint32_t fbc_val;
1151};
1152
609cedef
VS
1153struct hsw_wm_values {
1154 uint32_t wm_pipe[3];
1155 uint32_t wm_lp[3];
1156 uint32_t wm_lp_spr[3];
1157 uint32_t wm_linetime[3];
1158 bool enable_fbc_wm;
1159 enum intel_ddb_partitioning partitioning;
1160};
1161
c67a470b
PZ
1162/*
1163 * This struct tracks the state needed for the Package C8+ feature.
1164 *
1165 * Package states C8 and deeper are really deep PC states that can only be
1166 * reached when all the devices on the system allow it, so even if the graphics
1167 * device allows PC8+, it doesn't mean the system will actually get to these
1168 * states.
1169 *
1170 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1171 * is disabled and the GPU is idle. When these conditions are met, we manually
1172 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1173 * refclk to Fclk.
1174 *
1175 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1176 * the state of some registers, so when we come back from PC8+ we need to
1177 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1178 * need to take care of the registers kept by RC6.
1179 *
1180 * The interrupt disabling is part of the requirements. We can only leave the
1181 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1182 * can lock the machine.
1183 *
1184 * Ideally every piece of our code that needs PC8+ disabled would call
1185 * hsw_disable_package_c8, which would increment disable_count and prevent the
1186 * system from reaching PC8+. But we don't have a symmetric way to do this for
1187 * everything, so we have the requirements_met and gpu_idle variables. When we
1188 * switch requirements_met or gpu_idle to true we decrease disable_count, and
1189 * increase it in the opposite case. The requirements_met variable is true when
1190 * all the CRTCs, encoders and the power well are disabled. The gpu_idle
1191 * variable is true when the GPU is idle.
1192 *
1193 * In addition to everything, we only actually enable PC8+ if disable_count
1194 * stays at zero for at least some seconds. This is implemented with the
1195 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1196 * consecutive times when all screens are disabled and some background app
1197 * queries the state of our connectors, or we have some application constantly
1198 * waking up to use the GPU. Only after the enable_work function actually
1199 * enables PC8+ the "enable" variable will become true, which means that it can
1200 * be false even if disable_count is 0.
1201 *
1202 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1203 * goes back to false exactly before we reenable the IRQs. We use this variable
1204 * to check if someone is trying to enable/disable IRQs while they're supposed
1205 * to be disabled. This shouldn't happen and we'll print some error messages in
1206 * case it happens, but if it actually happens we'll also update the variables
1207 * inside struct regsave so when we restore the IRQs they will contain the
1208 * latest expected values.
1209 *
1210 * For more, read "Display Sequences for Package C8" on our documentation.
1211 */
1212struct i915_package_c8 {
1213 bool requirements_met;
1214 bool gpu_idle;
1215 bool irqs_disabled;
1216 /* Only true after the delayed work task actually enables it. */
1217 bool enabled;
1218 int disable_count;
1219 struct mutex lock;
1220 struct delayed_work enable_work;
1221
1222 struct {
1223 uint32_t deimr;
1224 uint32_t sdeimr;
1225 uint32_t gtimr;
1226 uint32_t gtier;
1227 uint32_t gen6_pmimr;
1228 } regsave;
1229};
1230
926321d5
DV
1231enum intel_pipe_crc_source {
1232 INTEL_PIPE_CRC_SOURCE_NONE,
1233 INTEL_PIPE_CRC_SOURCE_PLANE1,
1234 INTEL_PIPE_CRC_SOURCE_PLANE2,
1235 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1236 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1237 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1238 INTEL_PIPE_CRC_SOURCE_TV,
1239 INTEL_PIPE_CRC_SOURCE_DP_B,
1240 INTEL_PIPE_CRC_SOURCE_DP_C,
1241 INTEL_PIPE_CRC_SOURCE_DP_D,
926321d5
DV
1242 INTEL_PIPE_CRC_SOURCE_MAX,
1243};
1244
8bf1e9f1 1245struct intel_pipe_crc_entry {
ac2300d4 1246 uint32_t frame;
8bf1e9f1
SH
1247 uint32_t crc[5];
1248};
1249
b2c88f5b 1250#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1251struct intel_pipe_crc {
be5c7a90 1252 atomic_t available; /* exclusive access to the device */
e5f75aca 1253 struct intel_pipe_crc_entry *entries;
926321d5 1254 enum intel_pipe_crc_source source;
b2c88f5b 1255 atomic_t head, tail;
07144428 1256 wait_queue_head_t wq;
8bf1e9f1
SH
1257};
1258
f4c956ad
DV
1259typedef struct drm_i915_private {
1260 struct drm_device *dev;
42dcedd4 1261 struct kmem_cache *slab;
f4c956ad
DV
1262
1263 const struct intel_device_info *info;
1264
1265 int relative_constants_mode;
1266
1267 void __iomem *regs;
1268
907b28c5 1269 struct intel_uncore uncore;
f4c956ad
DV
1270
1271 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1272
28c70f16 1273
f4c956ad
DV
1274 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1275 * controller on different i2c buses. */
1276 struct mutex gmbus_mutex;
1277
1278 /**
1279 * Base address of the gmbus and gpio block.
1280 */
1281 uint32_t gpio_mmio_base;
1282
28c70f16
DV
1283 wait_queue_head_t gmbus_wait_queue;
1284
f4c956ad
DV
1285 struct pci_dev *bridge_dev;
1286 struct intel_ring_buffer ring[I915_NUM_RINGS];
f72b3435 1287 uint32_t last_seqno, next_seqno;
f4c956ad
DV
1288
1289 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
1290 struct resource mch_res;
1291
1292 atomic_t irq_received;
1293
1294 /* protects the irq masks */
1295 spinlock_t irq_lock;
1296
9ee32fea
DV
1297 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1298 struct pm_qos_request pm_qos;
1299
f4c956ad 1300 /* DPIO indirect register protection */
09153000 1301 struct mutex dpio_lock;
f4c956ad
DV
1302
1303 /** Cached value of IMR to avoid reads in updating the bitfield */
f4c956ad
DV
1304 u32 irq_mask;
1305 u32 gt_irq_mask;
605cd25b 1306 u32 pm_irq_mask;
f4c956ad 1307
f4c956ad 1308 struct work_struct hotplug_work;
52d7eced 1309 bool enable_hotplug_processing;
b543fb04
EE
1310 struct {
1311 unsigned long hpd_last_jiffies;
1312 int hpd_cnt;
1313 enum {
1314 HPD_ENABLED = 0,
1315 HPD_DISABLED = 1,
1316 HPD_MARK_DISABLED = 2
1317 } hpd_mark;
1318 } hpd_stats[HPD_NUM_PINS];
142e2398 1319 u32 hpd_event_bits;
ac4c16c5 1320 struct timer_list hotplug_reenable_timer;
f4c956ad 1321
7f1f3851 1322 int num_plane;
f4c956ad 1323
5c3fe8b0 1324 struct i915_fbc fbc;
f4c956ad 1325 struct intel_opregion opregion;
41aa3448 1326 struct intel_vbt_data vbt;
f4c956ad
DV
1327
1328 /* overlay */
1329 struct intel_overlay *overlay;
2c6602df 1330 unsigned int sprite_scaling_enabled;
f4c956ad 1331
31ad8ec6
JN
1332 /* backlight */
1333 struct {
1334 int level;
1335 bool enabled;
8ba2d185 1336 spinlock_t lock; /* bl registers and the above bl fields */
31ad8ec6
JN
1337 struct backlight_device *device;
1338 } backlight;
1339
f4c956ad 1340 /* LVDS info */
f4c956ad
DV
1341 bool no_aux_handshake;
1342
f4c956ad
DV
1343 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1344 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1345 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1346
1347 unsigned int fsb_freq, mem_freq, is_ddr3;
1348
645416f5
DV
1349 /**
1350 * wq - Driver workqueue for GEM.
1351 *
1352 * NOTE: Work items scheduled here are not allowed to grab any modeset
1353 * locks, for otherwise the flushing done in the pageflip code will
1354 * result in deadlocks.
1355 */
f4c956ad
DV
1356 struct workqueue_struct *wq;
1357
1358 /* Display functions */
1359 struct drm_i915_display_funcs display;
1360
1361 /* PCH chipset type */
1362 enum intel_pch pch_type;
17a303ec 1363 unsigned short pch_id;
f4c956ad
DV
1364
1365 unsigned long quirks;
1366
b8efb17b
ZR
1367 enum modeset_restore modeset_restore;
1368 struct mutex modeset_restore_lock;
673a394b 1369
a7bbbd63 1370 struct list_head vm_list; /* Global list of all address spaces */
853ba5d2 1371 struct i915_gtt gtt; /* VMA representing the global address space */
5d4545ae 1372
4b5aed62 1373 struct i915_gem_mm mm;
8781342d 1374
8781342d
DV
1375 /* Kernel Modesetting */
1376
9b9d172d 1377 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1378
27f8227b
JB
1379 struct drm_crtc *plane_to_crtc_mapping[3];
1380 struct drm_crtc *pipe_to_crtc_mapping[3];
6b95a207
KH
1381 wait_queue_head_t pending_flip_queue;
1382
e72f9fbf
DV
1383 int num_shared_dpll;
1384 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
6441ab5f 1385 struct intel_ddi_plls ddi_plls;
ee7b9f93 1386
652c393a
JB
1387 /* Reclocking support */
1388 bool render_reclock_avail;
1389 bool lvds_downclock_avail;
18f9ed12
ZY
1390 /* indicates the reduced downclock for LVDS*/
1391 int lvds_downclock;
652c393a 1392 u16 orig_clock;
f97108d1 1393
c4804411 1394 bool mchbar_need_disable;
f97108d1 1395
a4da4fa4
DV
1396 struct intel_l3_parity l3_parity;
1397
59124506
BW
1398 /* Cannot be determined by PCIID. You must always read a register. */
1399 size_t ellc_size;
1400
c6a828d3 1401 /* gen6+ rps state */
c85aa885 1402 struct intel_gen6_power_mgmt rps;
c6a828d3 1403
20e4d407
DV
1404 /* ilk-only ips/rps state. Everything in here is protected by the global
1405 * mchdev_lock in intel_pm.c */
c85aa885 1406 struct intel_ilk_power_mgmt ips;
b5e50c3f 1407
a38911a3
WX
1408 /* Haswell power well */
1409 struct i915_power_well power_well;
1410
a031d709 1411 struct i915_psr psr;
3f51e471 1412
99584db3 1413 struct i915_gpu_error gpu_error;
ae681d96 1414
c9cddffc
JB
1415 struct drm_i915_gem_object *vlv_pctx;
1416
4520f53a 1417#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1418 /* list of fbdev register on this device */
1419 struct intel_fbdev *fbdev;
4520f53a 1420#endif
e953fd7b 1421
073f34d9
JB
1422 /*
1423 * The console may be contended at resume, but we don't
1424 * want it to block on it.
1425 */
1426 struct work_struct console_resume_work;
1427
e953fd7b 1428 struct drm_property *broadcast_rgb_property;
3f43c48d 1429 struct drm_property *force_audio_property;
e3689190 1430
254f965c
BW
1431 bool hw_contexts_disabled;
1432 uint32_t hw_context_size;
a33afea5 1433 struct list_head context_list;
f4c956ad 1434
3e68320e 1435 u32 fdi_rx_config;
68d18ad7 1436
f4c956ad 1437 struct i915_suspend_saved_registers regfile;
231f42a4 1438
53615a5e
VS
1439 struct {
1440 /*
1441 * Raw watermark latency values:
1442 * in 0.1us units for WM0,
1443 * in 0.5us units for WM1+.
1444 */
1445 /* primary */
1446 uint16_t pri_latency[5];
1447 /* sprite */
1448 uint16_t spr_latency[5];
1449 /* cursor */
1450 uint16_t cur_latency[5];
609cedef
VS
1451
1452 /* current hardware state */
1453 struct hsw_wm_values hw;
53615a5e
VS
1454 } wm;
1455
c67a470b
PZ
1456 struct i915_package_c8 pc8;
1457
231f42a4
DV
1458 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1459 * here! */
1460 struct i915_dri1_state dri1;
db1b76ca
DV
1461 /* Old ums support infrastructure, same warning applies. */
1462 struct i915_ums_state ums;
8bf1e9f1
SH
1463
1464#ifdef CONFIG_DEBUG_FS
1465 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1466#endif
1da177e4
LT
1467} drm_i915_private_t;
1468
2c1792a1
CW
1469static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1470{
1471 return dev->dev_private;
1472}
1473
b4519513
CW
1474/* Iterate over initialised rings */
1475#define for_each_ring(ring__, dev_priv__, i__) \
1476 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1477 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1478
b1d7e4b4
WF
1479enum hdmi_force_audio {
1480 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1481 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1482 HDMI_AUDIO_AUTO, /* trust EDID */
1483 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1484};
1485
190d6cd5 1486#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1487
37e680a1
CW
1488struct drm_i915_gem_object_ops {
1489 /* Interface between the GEM object and its backing storage.
1490 * get_pages() is called once prior to the use of the associated set
1491 * of pages before to binding them into the GTT, and put_pages() is
1492 * called after we no longer need them. As we expect there to be
1493 * associated cost with migrating pages between the backing storage
1494 * and making them available for the GPU (e.g. clflush), we may hold
1495 * onto the pages after they are no longer referenced by the GPU
1496 * in case they may be used again shortly (for example migrating the
1497 * pages to a different memory domain within the GTT). put_pages()
1498 * will therefore most likely be called when the object itself is
1499 * being released or under memory pressure (where we attempt to
1500 * reap pages for the shrinker).
1501 */
1502 int (*get_pages)(struct drm_i915_gem_object *);
1503 void (*put_pages)(struct drm_i915_gem_object *);
1504};
1505
673a394b 1506struct drm_i915_gem_object {
c397b908 1507 struct drm_gem_object base;
673a394b 1508
37e680a1
CW
1509 const struct drm_i915_gem_object_ops *ops;
1510
2f633156
BW
1511 /** List of VMAs backed by this object */
1512 struct list_head vma_list;
1513
c1ad11fc
CW
1514 /** Stolen memory for this object, instead of being backed by shmem. */
1515 struct drm_mm_node *stolen;
35c20a60 1516 struct list_head global_list;
673a394b 1517
69dc4987 1518 struct list_head ring_list;
b25cb2f8
BW
1519 /** Used in execbuf to temporarily hold a ref */
1520 struct list_head obj_exec_link;
673a394b
EA
1521
1522 /**
65ce3027
CW
1523 * This is set if the object is on the active lists (has pending
1524 * rendering and so a non-zero seqno), and is not set if it i s on
1525 * inactive (ready to be unbound) list.
673a394b 1526 */
0206e353 1527 unsigned int active:1;
673a394b
EA
1528
1529 /**
1530 * This is set if the object has been written to since last bound
1531 * to the GTT
1532 */
0206e353 1533 unsigned int dirty:1;
778c3544
DV
1534
1535 /**
1536 * Fence register bits (if any) for this object. Will be set
1537 * as needed when mapped into the GTT.
1538 * Protected by dev->struct_mutex.
778c3544 1539 */
4b9de737 1540 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1541
778c3544
DV
1542 /**
1543 * Advice: are the backing pages purgeable?
1544 */
0206e353 1545 unsigned int madv:2;
778c3544 1546
778c3544
DV
1547 /**
1548 * Current tiling mode for the object.
1549 */
0206e353 1550 unsigned int tiling_mode:2;
5d82e3e6
CW
1551 /**
1552 * Whether the tiling parameters for the currently associated fence
1553 * register have changed. Note that for the purposes of tracking
1554 * tiling changes we also treat the unfenced register, the register
1555 * slot that the object occupies whilst it executes a fenced
1556 * command (such as BLT on gen2/3), as a "fence".
1557 */
1558 unsigned int fence_dirty:1;
778c3544
DV
1559
1560 /** How many users have pinned this object in GTT space. The following
1561 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1562 * (via user_pin_count), execbuffer (objects are not allowed multiple
1563 * times for the same batchbuffer), and the framebuffer code. When
1564 * switching/pageflipping, the framebuffer code has at most two buffers
1565 * pinned per crtc.
1566 *
1567 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1568 * bits with absolutely no headroom. So use 4 bits. */
0206e353 1569 unsigned int pin_count:4;
778c3544 1570#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 1571
75e9e915
DV
1572 /**
1573 * Is the object at the current location in the gtt mappable and
1574 * fenceable? Used to avoid costly recalculations.
1575 */
0206e353 1576 unsigned int map_and_fenceable:1;
75e9e915 1577
fb7d516a
DV
1578 /**
1579 * Whether the current gtt mapping needs to be mappable (and isn't just
1580 * mappable by accident). Track pin and fault separate for a more
1581 * accurate mappable working set.
1582 */
0206e353
AJ
1583 unsigned int fault_mappable:1;
1584 unsigned int pin_mappable:1;
cc98b413 1585 unsigned int pin_display:1;
fb7d516a 1586
caea7476
CW
1587 /*
1588 * Is the GPU currently using a fence to access this buffer,
1589 */
1590 unsigned int pending_fenced_gpu_access:1;
1591 unsigned int fenced_gpu_access:1;
1592
651d794f 1593 unsigned int cache_level:3;
93dfb40c 1594
7bddb01f 1595 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1596 unsigned int has_global_gtt_mapping:1;
9da3da66 1597 unsigned int has_dma_mapping:1;
7bddb01f 1598
9da3da66 1599 struct sg_table *pages;
a5570178 1600 int pages_pin_count;
673a394b 1601
1286ff73 1602 /* prime dma-buf support */
9a70cc2a
DA
1603 void *dma_buf_vmapping;
1604 int vmapping_count;
1605
caea7476
CW
1606 struct intel_ring_buffer *ring;
1607
1c293ea3 1608 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1609 uint32_t last_read_seqno;
1610 uint32_t last_write_seqno;
caea7476
CW
1611 /** Breadcrumb of last fenced GPU access to the buffer. */
1612 uint32_t last_fenced_seqno;
673a394b 1613
778c3544 1614 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1615 uint32_t stride;
673a394b 1616
80075d49
DV
1617 /** References from framebuffers, locks out tiling changes. */
1618 unsigned long framebuffer_references;
1619
280b713b 1620 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1621 unsigned long *bit_17;
280b713b 1622
79e53945 1623 /** User space pin count and filp owning the pin */
aa5f8021 1624 unsigned long user_pin_count;
79e53945 1625 struct drm_file *pin_filp;
71acb5eb
DA
1626
1627 /** for phy allocated objects */
1628 struct drm_i915_gem_phys_object *phys_obj;
673a394b 1629};
b45305fc 1630#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
673a394b 1631
62b8b215 1632#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1633
673a394b
EA
1634/**
1635 * Request queue structure.
1636 *
1637 * The request queue allows us to note sequence numbers that have been emitted
1638 * and may be associated with active buffers to be retired.
1639 *
1640 * By keeping this list, we can avoid having to do questionable
1641 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1642 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1643 */
1644struct drm_i915_gem_request {
852835f3
ZN
1645 /** On Which ring this request was generated */
1646 struct intel_ring_buffer *ring;
1647
673a394b
EA
1648 /** GEM sequence number associated with this request. */
1649 uint32_t seqno;
1650
7d736f4f
MK
1651 /** Position in the ringbuffer of the start of the request */
1652 u32 head;
1653
1654 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1655 u32 tail;
1656
0e50e96b
MK
1657 /** Context related to this request */
1658 struct i915_hw_context *ctx;
1659
7d736f4f
MK
1660 /** Batch buffer related to this request if any */
1661 struct drm_i915_gem_object *batch_obj;
1662
673a394b
EA
1663 /** Time at which this request was emitted, in jiffies. */
1664 unsigned long emitted_jiffies;
1665
b962442e 1666 /** global list entry for this request */
673a394b 1667 struct list_head list;
b962442e 1668
f787a5f5 1669 struct drm_i915_file_private *file_priv;
b962442e
EA
1670 /** file_priv list entry for this request */
1671 struct list_head client_list;
673a394b
EA
1672};
1673
1674struct drm_i915_file_private {
b29c19b6
CW
1675 struct drm_i915_private *dev_priv;
1676
673a394b 1677 struct {
99057c81 1678 spinlock_t lock;
b962442e 1679 struct list_head request_list;
b29c19b6 1680 struct delayed_work idle_work;
673a394b 1681 } mm;
40521054 1682 struct idr context_idr;
e59ec13d
MK
1683
1684 struct i915_ctx_hang_stats hang_stats;
b29c19b6 1685 atomic_t rps_wait_boost;
673a394b
EA
1686};
1687
2c1792a1 1688#define INTEL_INFO(dev) (to_i915(dev)->info)
cae5852d 1689
ffbab09b
VS
1690#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1691#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
cae5852d 1692#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
ffbab09b 1693#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
cae5852d 1694#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
ffbab09b
VS
1695#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1696#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
cae5852d
ZN
1697#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1698#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1699#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
ffbab09b 1700#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
cae5852d 1701#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
ffbab09b
VS
1702#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1703#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
cae5852d
ZN
1704#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1705#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
ffbab09b 1706#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
4b65177b 1707#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
ffbab09b
VS
1708#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1709 (dev)->pdev->device == 0x0152 || \
1710 (dev)->pdev->device == 0x015a)
1711#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1712 (dev)->pdev->device == 0x0106 || \
1713 (dev)->pdev->device == 0x010A)
70a3eb7a 1714#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1715#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
cae5852d 1716#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 1717#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
ffbab09b 1718 ((dev)->pdev->device & 0xFF00) == 0x0C00)
d567b07f 1719#define IS_ULT(dev) (IS_HASWELL(dev) && \
ffbab09b 1720 ((dev)->pdev->device & 0xFF00) == 0x0A00)
9435373e 1721#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
ffbab09b 1722 ((dev)->pdev->device & 0x00F0) == 0x0020)
b833d685 1723#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 1724
85436696
JB
1725/*
1726 * The genX designation typically refers to the render engine, so render
1727 * capability related checks should use IS_GEN, while display and other checks
1728 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1729 * chips, etc.).
1730 */
cae5852d
ZN
1731#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1732#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1733#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1734#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1735#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1736#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
cae5852d 1737
73ae478c
BW
1738#define RENDER_RING (1<<RCS)
1739#define BSD_RING (1<<VCS)
1740#define BLT_RING (1<<BCS)
1741#define VEBOX_RING (1<<VECS)
1742#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
1743#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
1744#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
3d29b842 1745#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
651d794f 1746#define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
cae5852d
ZN
1747#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1748
254f965c 1749#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
93553609 1750#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1d2a314c 1751
05394f39 1752#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1753#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1754
b45305fc
DV
1755/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1756#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1757
cae5852d
ZN
1758/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1759 * rows, which changed the alignment requirements and fence programming.
1760 */
1761#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1762 IS_I915GM(dev)))
1763#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1764#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1765#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
1766#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1767#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
1768
1769#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1770#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1771#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1772
f5adf94e
DL
1773#define HAS_IPS(dev) (IS_ULT(dev))
1774
dd93be58 1775#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
86d52df6 1776#define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
30568c45 1777#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
18b5992c 1778#define HAS_PSR(dev) (IS_HASWELL(dev))
affa9354 1779
17a303ec
PZ
1780#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1781#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1782#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1783#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1784#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1785#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1786
2c1792a1 1787#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
eb877ebf 1788#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1789#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1790#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 1791#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 1792#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 1793
040d2baa
BW
1794/* DPF == dynamic parity feature */
1795#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1796#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 1797
c8735b0c
BW
1798#define GT_FREQUENCY_MULTIPLIER 50
1799
05394f39
CW
1800#include "i915_trace.h"
1801
baa70943 1802extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639 1803extern int i915_max_ioctl;
a35d9d3c
BW
1804extern unsigned int i915_fbpercrtc __always_unused;
1805extern int i915_panel_ignore_lid __read_mostly;
1806extern unsigned int i915_powersave __read_mostly;
f45b5557 1807extern int i915_semaphores __read_mostly;
a35d9d3c 1808extern unsigned int i915_lvds_downclock __read_mostly;
121d527a 1809extern int i915_lvds_channel_mode __read_mostly;
4415e63b 1810extern int i915_panel_use_ssc __read_mostly;
a35d9d3c 1811extern int i915_vbt_sdvo_panel_type __read_mostly;
c0f372b3 1812extern int i915_enable_rc6 __read_mostly;
4415e63b 1813extern int i915_enable_fbc __read_mostly;
a35d9d3c 1814extern bool i915_enable_hangcheck __read_mostly;
650dc07e 1815extern int i915_enable_ppgtt __read_mostly;
105b7c11 1816extern int i915_enable_psr __read_mostly;
0a3af268 1817extern unsigned int i915_preliminary_hw_support __read_mostly;
2124b72e 1818extern int i915_disable_power_well __read_mostly;
3c4ca58c 1819extern int i915_enable_ips __read_mostly;
2385bdf0 1820extern bool i915_fastboot __read_mostly;
c67a470b 1821extern int i915_enable_pc8 __read_mostly;
90058745 1822extern int i915_pc8_timeout __read_mostly;
0b74b508 1823extern bool i915_prefault_disable __read_mostly;
b3a83639 1824
6a9ee8af
DA
1825extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1826extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1827extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1828extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1829
1da177e4 1830 /* i915_dma.c */
d05c617e 1831void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 1832extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1833extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1834extern int i915_driver_unload(struct drm_device *);
673a394b 1835extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1836extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1837extern void i915_driver_preclose(struct drm_device *dev,
1838 struct drm_file *file_priv);
673a394b
EA
1839extern void i915_driver_postclose(struct drm_device *dev,
1840 struct drm_file *file_priv);
84b1fd10 1841extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 1842#ifdef CONFIG_COMPAT
0d6aa60b
DA
1843extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1844 unsigned long arg);
c43b5634 1845#endif
673a394b 1846extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1847 struct drm_clip_rect *box,
1848 int DR1, int DR4);
8e96d9c4 1849extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 1850extern int i915_reset(struct drm_device *dev);
7648fa99
JB
1851extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1852extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1853extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1854extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1855
073f34d9 1856extern void intel_console_resume(struct work_struct *work);
af6061af 1857
1da177e4 1858/* i915_irq.c */
10cd45b6 1859void i915_queue_hangcheck(struct drm_device *dev);
527f9e90 1860void i915_handle_error(struct drm_device *dev, bool wedged);
1da177e4 1861
f71d4af4 1862extern void intel_irq_init(struct drm_device *dev);
e1b4d303 1863extern void intel_pm_init(struct drm_device *dev);
20afbda2 1864extern void intel_hpd_init(struct drm_device *dev);
907b28c5
CW
1865extern void intel_pm_init(struct drm_device *dev);
1866
1867extern void intel_uncore_sanitize(struct drm_device *dev);
1868extern void intel_uncore_early_sanitize(struct drm_device *dev);
1869extern void intel_uncore_init(struct drm_device *dev);
907b28c5
CW
1870extern void intel_uncore_clear_errors(struct drm_device *dev);
1871extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 1872extern void intel_uncore_fini(struct drm_device *dev);
b1f14ad0 1873
7c463586
KP
1874void
1875i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1876
1877void
1878i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1879
673a394b
EA
1880/* i915_gem.c */
1881int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1882 struct drm_file *file_priv);
1883int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1884 struct drm_file *file_priv);
1885int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1886 struct drm_file *file_priv);
1887int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1888 struct drm_file *file_priv);
1889int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1890 struct drm_file *file_priv);
de151cf6
JB
1891int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1892 struct drm_file *file_priv);
673a394b
EA
1893int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1894 struct drm_file *file_priv);
1895int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1896 struct drm_file *file_priv);
1897int i915_gem_execbuffer(struct drm_device *dev, void *data,
1898 struct drm_file *file_priv);
76446cac
JB
1899int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1900 struct drm_file *file_priv);
673a394b
EA
1901int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1902 struct drm_file *file_priv);
1903int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1904 struct drm_file *file_priv);
1905int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1906 struct drm_file *file_priv);
199adf40
BW
1907int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1908 struct drm_file *file);
1909int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1910 struct drm_file *file);
673a394b
EA
1911int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1912 struct drm_file *file_priv);
3ef94daa
CW
1913int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1914 struct drm_file *file_priv);
673a394b
EA
1915int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1916 struct drm_file *file_priv);
1917int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1918 struct drm_file *file_priv);
1919int i915_gem_set_tiling(struct drm_device *dev, void *data,
1920 struct drm_file *file_priv);
1921int i915_gem_get_tiling(struct drm_device *dev, void *data,
1922 struct drm_file *file_priv);
5a125c3c
EA
1923int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1924 struct drm_file *file_priv);
23ba4fd0
BW
1925int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1926 struct drm_file *file_priv);
673a394b 1927void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
1928void *i915_gem_object_alloc(struct drm_device *dev);
1929void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
1930void i915_gem_object_init(struct drm_i915_gem_object *obj,
1931 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
1932struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1933 size_t size);
673a394b 1934void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 1935void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 1936
2021746e 1937int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 1938 struct i915_address_space *vm,
2021746e 1939 uint32_t alignment,
86a1ee26
CW
1940 bool map_and_fenceable,
1941 bool nonblocking);
05394f39 1942void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
07fe0b12
BW
1943int __must_check i915_vma_unbind(struct i915_vma *vma);
1944int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
dd624afd 1945int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
05394f39 1946void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1947void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1948
37e680a1 1949int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
1950static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1951{
67d5a50c
ID
1952 struct sg_page_iter sg_iter;
1953
1954 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 1955 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
1956
1957 return NULL;
9da3da66 1958}
a5570178
CW
1959static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1960{
1961 BUG_ON(obj->pages == NULL);
1962 obj->pages_pin_count++;
1963}
1964static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1965{
1966 BUG_ON(obj->pages_pin_count == 0);
1967 obj->pages_pin_count--;
1968}
1969
54cf91dc 1970int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b
BW
1971int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1972 struct intel_ring_buffer *to);
e2d05a8b
BW
1973void i915_vma_move_to_active(struct i915_vma *vma,
1974 struct intel_ring_buffer *ring);
ff72145b
DA
1975int i915_gem_dumb_create(struct drm_file *file_priv,
1976 struct drm_device *dev,
1977 struct drm_mode_create_dumb *args);
1978int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1979 uint32_t handle, uint64_t *offset);
f787a5f5
CW
1980/**
1981 * Returns true if seq1 is later than seq2.
1982 */
1983static inline bool
1984i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1985{
1986 return (int32_t)(seq1 - seq2) >= 0;
1987}
1988
fca26bb4
MK
1989int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
1990int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 1991int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 1992int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 1993
9a5a53b3 1994static inline bool
1690e1eb
CW
1995i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1996{
1997 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1998 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1999 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
2000 return true;
2001 } else
2002 return false;
1690e1eb
CW
2003}
2004
2005static inline void
2006i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
2007{
2008 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2009 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
b8c3af76 2010 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
1690e1eb
CW
2011 dev_priv->fence_regs[obj->fence_reg].pin_count--;
2012 }
2013}
2014
b29c19b6 2015bool i915_gem_retire_requests(struct drm_device *dev);
a71d8d94 2016void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
33196ded 2017int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2018 bool interruptible);
1f83fee0
DV
2019static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2020{
2021 return unlikely(atomic_read(&error->reset_counter)
2022 & I915_RESET_IN_PROGRESS_FLAG);
2023}
2024
2025static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2026{
2027 return atomic_read(&error->reset_counter) == I915_WEDGED;
2028}
a71d8d94 2029
069efc1d 2030void i915_gem_reset(struct drm_device *dev);
000433b6 2031bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2032int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2033int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 2034int __must_check i915_gem_init_hw(struct drm_device *dev);
c3787e2e 2035int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
f691e2f4 2036void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2037void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2038int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2039int __must_check i915_gem_suspend(struct drm_device *dev);
0025c077
MK
2040int __i915_add_request(struct intel_ring_buffer *ring,
2041 struct drm_file *file,
7d736f4f 2042 struct drm_i915_gem_object *batch_obj,
0025c077
MK
2043 u32 *seqno);
2044#define i915_add_request(ring, seqno) \
854c94a7 2045 __i915_add_request(ring, NULL, NULL, seqno)
199b2bc2
BW
2046int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
2047 uint32_t seqno);
de151cf6 2048int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2049int __must_check
2050i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2051 bool write);
2052int __must_check
dabdfe02
CW
2053i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2054int __must_check
2da3b9b9
CW
2055i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2056 u32 alignment,
2021746e 2057 struct intel_ring_buffer *pipelined);
cc98b413 2058void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
71acb5eb 2059int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 2060 struct drm_i915_gem_object *obj,
6eeefaf3
CW
2061 int id,
2062 int align);
71acb5eb 2063void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 2064 struct drm_i915_gem_object *obj);
71acb5eb 2065void i915_gem_free_all_phys_object(struct drm_device *dev);
b29c19b6 2066int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2067void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2068
0fa87796
ID
2069uint32_t
2070i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2071uint32_t
d865110c
ID
2072i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2073 int tiling_mode, bool fenced);
467cffba 2074
e4ffd173
CW
2075int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2076 enum i915_cache_level cache_level);
2077
1286ff73
DV
2078struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2079 struct dma_buf *dma_buf);
2080
2081struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2082 struct drm_gem_object *gem_obj, int flags);
2083
19b2dbde
CW
2084void i915_gem_restore_fences(struct drm_device *dev);
2085
a70a3148
BW
2086unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2087 struct i915_address_space *vm);
2088bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2089bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2090 struct i915_address_space *vm);
2091unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2092 struct i915_address_space *vm);
2093struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2094 struct i915_address_space *vm);
accfef2e
BW
2095struct i915_vma *
2096i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2097 struct i915_address_space *vm);
5c2abbea
BW
2098
2099struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
2100
a70a3148
BW
2101/* Some GGTT VM helpers */
2102#define obj_to_ggtt(obj) \
2103 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2104static inline bool i915_is_ggtt(struct i915_address_space *vm)
2105{
2106 struct i915_address_space *ggtt =
2107 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2108 return vm == ggtt;
2109}
2110
2111static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2112{
2113 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2114}
2115
2116static inline unsigned long
2117i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2118{
2119 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2120}
2121
2122static inline unsigned long
2123i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2124{
2125 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2126}
c37e2204
BW
2127
2128static inline int __must_check
2129i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2130 uint32_t alignment,
2131 bool map_and_fenceable,
2132 bool nonblocking)
2133{
2134 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
2135 map_and_fenceable, nonblocking);
2136}
a70a3148 2137
254f965c
BW
2138/* i915_gem_context.c */
2139void i915_gem_context_init(struct drm_device *dev);
2140void i915_gem_context_fini(struct drm_device *dev);
254f965c 2141void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841
BW
2142int i915_switch_context(struct intel_ring_buffer *ring,
2143 struct drm_file *file, int to_id);
dce3271b
MK
2144void i915_gem_context_free(struct kref *ctx_ref);
2145static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2146{
2147 kref_get(&ctx->ref);
2148}
2149
2150static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2151{
2152 kref_put(&ctx->ref, i915_gem_context_free);
2153}
2154
c0bb617a 2155struct i915_ctx_hang_stats * __must_check
11fa3384 2156i915_gem_context_get_hang_stats(struct drm_device *dev,
c0bb617a
MK
2157 struct drm_file *file,
2158 u32 id);
84624813
BW
2159int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2160 struct drm_file *file);
2161int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2162 struct drm_file *file);
1286ff73 2163
76aaf220 2164/* i915_gem_gtt.c */
1d2a314c 2165void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
7bddb01f
DV
2166void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
2167 struct drm_i915_gem_object *obj,
2168 enum i915_cache_level cache_level);
2169void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
2170 struct drm_i915_gem_object *obj);
1d2a314c 2171
76aaf220 2172void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907
DV
2173int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
2174void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
e4ffd173 2175 enum i915_cache_level cache_level);
05394f39 2176void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
74163907 2177void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
d7e5008f
BW
2178void i915_gem_init_global_gtt(struct drm_device *dev);
2179void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2180 unsigned long mappable_end, unsigned long end);
e76e9aeb 2181int i915_gem_gtt_init(struct drm_device *dev);
d09105c6 2182static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2183{
2184 if (INTEL_INFO(dev)->gen < 6)
2185 intel_gtt_chipset_flush();
2186}
2187
76aaf220 2188
b47eb4a2 2189/* i915_gem_evict.c */
f6cd1f15
BW
2190int __must_check i915_gem_evict_something(struct drm_device *dev,
2191 struct i915_address_space *vm,
2192 int min_size,
42d6ab48
CW
2193 unsigned alignment,
2194 unsigned cache_level,
86a1ee26
CW
2195 bool mappable,
2196 bool nonblock);
68c8c17f 2197int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
6c085a72 2198int i915_gem_evict_everything(struct drm_device *dev);
b47eb4a2 2199
9797fbfb
CW
2200/* i915_gem_stolen.c */
2201int i915_gem_init_stolen(struct drm_device *dev);
11be49eb
CW
2202int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2203void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2204void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2205struct drm_i915_gem_object *
2206i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2207struct drm_i915_gem_object *
2208i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2209 u32 stolen_offset,
2210 u32 gtt_offset,
2211 u32 size);
0104fdbb 2212void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
9797fbfb 2213
673a394b 2214/* i915_gem_tiling.c */
2c1792a1 2215static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67
CW
2216{
2217 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2218
2219 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2220 obj->tiling_mode != I915_TILING_NONE;
2221}
2222
673a394b 2223void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2224void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2225void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2226
2227/* i915_gem_debug.c */
23bc5982
CW
2228#if WATCH_LISTS
2229int i915_verify_lists(struct drm_device *dev);
673a394b 2230#else
23bc5982 2231#define i915_verify_lists(dev) 0
673a394b 2232#endif
1da177e4 2233
2017263e 2234/* i915_debugfs.c */
27c202ad
BG
2235int i915_debugfs_init(struct drm_minor *minor);
2236void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 2237#ifdef CONFIG_DEBUG_FS
07144428
DL
2238void intel_display_crc_init(struct drm_device *dev);
2239#else
f8c168fa 2240static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 2241#endif
84734a04
MK
2242
2243/* i915_gpu_error.c */
edc3d884
MK
2244__printf(2, 3)
2245void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2246int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2247 const struct i915_error_state_file_priv *error);
4dc955f7
MK
2248int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2249 size_t count, loff_t pos);
2250static inline void i915_error_state_buf_release(
2251 struct drm_i915_error_state_buf *eb)
2252{
2253 kfree(eb->buf);
2254}
84734a04
MK
2255void i915_capture_error_state(struct drm_device *dev);
2256void i915_error_state_get(struct drm_device *dev,
2257 struct i915_error_state_file_priv *error_priv);
2258void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2259void i915_destroy_error_state(struct drm_device *dev);
2260
2261void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2262const char *i915_cache_level_str(int type);
2017263e 2263
317c35d1
JB
2264/* i915_suspend.c */
2265extern int i915_save_state(struct drm_device *dev);
2266extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2267
d8157a36
DV
2268/* i915_ums.c */
2269void i915_save_display_reg(struct drm_device *dev);
2270void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2271
0136db58
BW
2272/* i915_sysfs.c */
2273void i915_setup_sysfs(struct drm_device *dev_priv);
2274void i915_teardown_sysfs(struct drm_device *dev_priv);
2275
f899fc64
CW
2276/* intel_i2c.c */
2277extern int intel_setup_gmbus(struct drm_device *dev);
2278extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2279static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2280{
2ed06c93 2281 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2282}
2283
2284extern struct i2c_adapter *intel_gmbus_get_adapter(
2285 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2286extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2287extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2288static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2289{
2290 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2291}
f899fc64
CW
2292extern void intel_i2c_reset(struct drm_device *dev);
2293
3b617967 2294/* intel_opregion.c */
9c4b0a68 2295struct intel_encoder;
44834a67
CW
2296extern int intel_opregion_setup(struct drm_device *dev);
2297#ifdef CONFIG_ACPI
2298extern void intel_opregion_init(struct drm_device *dev);
2299extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2300extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
2301extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2302 bool enable);
ecbc5cf3
JN
2303extern int intel_opregion_notify_adapter(struct drm_device *dev,
2304 pci_power_t state);
65e082c9 2305#else
44834a67
CW
2306static inline void intel_opregion_init(struct drm_device *dev) { return; }
2307static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2308static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
2309static inline int
2310intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2311{
2312 return 0;
2313}
ecbc5cf3
JN
2314static inline int
2315intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2316{
2317 return 0;
2318}
65e082c9 2319#endif
8ee1c3db 2320
723bfd70
JB
2321/* intel_acpi.c */
2322#ifdef CONFIG_ACPI
2323extern void intel_register_dsm_handler(void);
2324extern void intel_unregister_dsm_handler(void);
2325#else
2326static inline void intel_register_dsm_handler(void) { return; }
2327static inline void intel_unregister_dsm_handler(void) { return; }
2328#endif /* CONFIG_ACPI */
2329
79e53945 2330/* modesetting */
f817586c 2331extern void intel_modeset_init_hw(struct drm_device *dev);
7d708ee4 2332extern void intel_modeset_suspend_hw(struct drm_device *dev);
79e53945 2333extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2334extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2335extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 2336extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2337extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2338 bool force_restore);
44cec740 2339extern void i915_redisable_vga(struct drm_device *dev);
ee5382ae 2340extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 2341extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2342extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2343extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2344extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84
JB
2345extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2346extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2347extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
0206e353
AJ
2348extern void intel_detect_pch(struct drm_device *dev);
2349extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2350extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2351
2911a35b 2352extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2353int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2354 struct drm_file *file);
575155a9 2355
6ef3d427
CW
2356/* overlay */
2357extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2358extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2359 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2360
2361extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2362extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2363 struct drm_device *dev,
2364 struct intel_display_error_state *error);
6ef3d427 2365
b7287d80
BW
2366/* On SNB platform, before reading ring registers forcewake bit
2367 * must be set to prevent GT core from power down and stale values being
2368 * returned.
2369 */
fcca7926
BW
2370void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
2371void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
b7287d80 2372
42c0526c
BW
2373int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2374int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2375
2376/* intel_sideband.c */
64936258
JN
2377u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2378void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2379u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
2380u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2381void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2382u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2383void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2384u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2385void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2386u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2387void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
2388u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2389void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
2390u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2391 enum intel_sbi_destination destination);
2392void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2393 enum intel_sbi_destination destination);
0a073b84 2394
855ba3be
JB
2395int vlv_gpu_freq(int ddr_freq, int val);
2396int vlv_freq_opcode(int ddr_freq, int val);
42c0526c 2397
0b274481
BW
2398#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2399#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2400
2401#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2402#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2403#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2404#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2405
2406#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2407#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2408#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2409#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2410
2411#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2412#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d
ZN
2413
2414#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2415#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2416
55bc60db
VS
2417/* "Broadcast RGB" property */
2418#define INTEL_BROADCAST_RGB_AUTO 0
2419#define INTEL_BROADCAST_RGB_FULL 1
2420#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2421
766aa1c4
VS
2422static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2423{
2424 if (HAS_PCH_SPLIT(dev))
2425 return CPU_VGACNTRL;
2426 else if (IS_VALLEYVIEW(dev))
2427 return VLV_VGACNTRL;
2428 else
2429 return VGACNTRL;
2430}
2431
2bb4629a
VS
2432static inline void __user *to_user_ptr(u64 address)
2433{
2434 return (void __user *)(uintptr_t)address;
2435}
2436
df97729f
ID
2437static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2438{
2439 unsigned long j = msecs_to_jiffies(m);
2440
2441 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2442}
2443
2444static inline unsigned long
2445timespec_to_jiffies_timeout(const struct timespec *value)
2446{
2447 unsigned long j = timespec_to_jiffies(value);
2448
2449 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2450}
2451
1da177e4 2452#endif