]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Add RP0/RP1/RPn render P state thresholds in VLV sysfs
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0260c420 38#include "i915_gem_gtt.h"
0839ccb8 39#include <linux/io-mapping.h>
f899fc64 40#include <linux/i2c.h>
c167a6fc 41#include <linux/i2c-algo-bit.h>
0ade6386 42#include <drm/intel-gtt.h>
aaa6fd2a 43#include <linux/backlight.h>
5cc9ed4b 44#include <linux/hashtable.h>
2911a35b 45#include <linux/intel-iommu.h>
742cbee8 46#include <linux/kref.h>
9ee32fea 47#include <linux/pm_qos.h>
585fb111 48
1da177e4
LT
49/* General customization:
50 */
51
52#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
53
54#define DRIVER_NAME "i915"
55#define DRIVER_DESC "Intel Graphics"
34882298 56#define DRIVER_DATE "20140620"
1da177e4 57
317c35d1 58enum pipe {
752aa88a 59 INVALID_PIPE = -1,
317c35d1
JB
60 PIPE_A = 0,
61 PIPE_B,
9db4a9c7 62 PIPE_C,
a57c774a
AK
63 _PIPE_EDP,
64 I915_MAX_PIPES = _PIPE_EDP
317c35d1 65};
9db4a9c7 66#define pipe_name(p) ((p) + 'A')
317c35d1 67
a5c961d1
PZ
68enum transcoder {
69 TRANSCODER_A = 0,
70 TRANSCODER_B,
71 TRANSCODER_C,
a57c774a
AK
72 TRANSCODER_EDP,
73 I915_MAX_TRANSCODERS
a5c961d1
PZ
74};
75#define transcoder_name(t) ((t) + 'A')
76
80824003
JB
77enum plane {
78 PLANE_A = 0,
79 PLANE_B,
9db4a9c7 80 PLANE_C,
80824003 81};
9db4a9c7 82#define plane_name(p) ((p) + 'A')
52440211 83
d615a166 84#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 85
2b139522
ED
86enum port {
87 PORT_A = 0,
88 PORT_B,
89 PORT_C,
90 PORT_D,
91 PORT_E,
92 I915_MAX_PORTS
93};
94#define port_name(p) ((p) + 'A')
95
a09caddd 96#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
97
98enum dpio_channel {
99 DPIO_CH0,
100 DPIO_CH1
101};
102
103enum dpio_phy {
104 DPIO_PHY0,
105 DPIO_PHY1
106};
107
b97186f0
PZ
108enum intel_display_power_domain {
109 POWER_DOMAIN_PIPE_A,
110 POWER_DOMAIN_PIPE_B,
111 POWER_DOMAIN_PIPE_C,
112 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
113 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
114 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
115 POWER_DOMAIN_TRANSCODER_A,
116 POWER_DOMAIN_TRANSCODER_B,
117 POWER_DOMAIN_TRANSCODER_C,
f52e353e 118 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
119 POWER_DOMAIN_PORT_DDI_A_2_LANES,
120 POWER_DOMAIN_PORT_DDI_A_4_LANES,
121 POWER_DOMAIN_PORT_DDI_B_2_LANES,
122 POWER_DOMAIN_PORT_DDI_B_4_LANES,
123 POWER_DOMAIN_PORT_DDI_C_2_LANES,
124 POWER_DOMAIN_PORT_DDI_C_4_LANES,
125 POWER_DOMAIN_PORT_DDI_D_2_LANES,
126 POWER_DOMAIN_PORT_DDI_D_4_LANES,
127 POWER_DOMAIN_PORT_DSI,
128 POWER_DOMAIN_PORT_CRT,
129 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 130 POWER_DOMAIN_VGA,
fbeeaa23 131 POWER_DOMAIN_AUDIO,
bd2bb1b9 132 POWER_DOMAIN_PLLS,
baa70707 133 POWER_DOMAIN_INIT,
bddc7645
ID
134
135 POWER_DOMAIN_NUM,
b97186f0
PZ
136};
137
138#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
139#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
140 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
141#define POWER_DOMAIN_TRANSCODER(tran) \
142 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
143 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 144
1d843f9d
EE
145enum hpd_pin {
146 HPD_NONE = 0,
147 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
148 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
149 HPD_CRT,
150 HPD_SDVO_B,
151 HPD_SDVO_C,
152 HPD_PORT_B,
153 HPD_PORT_C,
154 HPD_PORT_D,
155 HPD_NUM_PINS
156};
157
2a2d5482
CW
158#define I915_GEM_GPU_DOMAINS \
159 (I915_GEM_DOMAIN_RENDER | \
160 I915_GEM_DOMAIN_SAMPLER | \
161 I915_GEM_DOMAIN_COMMAND | \
162 I915_GEM_DOMAIN_INSTRUCTION | \
163 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 164
7eb552ae 165#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
d615a166 166#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
9db4a9c7 167
d79b814d
DL
168#define for_each_crtc(dev, crtc) \
169 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
170
d063ae48
DL
171#define for_each_intel_crtc(dev, intel_crtc) \
172 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
173
6c2b7c12
DV
174#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
175 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
176 if ((intel_encoder)->base.crtc == (__crtc))
177
53f5e3ca
JB
178#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
179 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
180 if ((intel_connector)->base.encoder == (__encoder))
181
e7b903d2 182struct drm_i915_private;
5cc9ed4b 183struct i915_mmu_object;
e7b903d2 184
46edb027
DV
185enum intel_dpll_id {
186 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
187 /* real shared dpll ids must be >= 0 */
9cd86933
DV
188 DPLL_ID_PCH_PLL_A = 0,
189 DPLL_ID_PCH_PLL_B = 1,
190 DPLL_ID_WRPLL1 = 0,
191 DPLL_ID_WRPLL2 = 1,
46edb027
DV
192};
193#define I915_NUM_PLLS 2
194
5358901f 195struct intel_dpll_hw_state {
66e985c0 196 uint32_t dpll;
8bcc2795 197 uint32_t dpll_md;
66e985c0
DV
198 uint32_t fp0;
199 uint32_t fp1;
d452c5b6 200 uint32_t wrpll;
5358901f
DV
201};
202
e72f9fbf 203struct intel_shared_dpll {
ee7b9f93
JB
204 int refcount; /* count of number of CRTCs sharing this PLL */
205 int active; /* count of number of active CRTCs (i.e. DPMS on) */
206 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
207 const char *name;
208 /* should match the index in the dev_priv->shared_dplls array */
209 enum intel_dpll_id id;
5358901f 210 struct intel_dpll_hw_state hw_state;
96f6128c
DV
211 /* The mode_set hook is optional and should be used together with the
212 * intel_prepare_shared_dpll function. */
15bdd4cf
DV
213 void (*mode_set)(struct drm_i915_private *dev_priv,
214 struct intel_shared_dpll *pll);
e7b903d2
DV
215 void (*enable)(struct drm_i915_private *dev_priv,
216 struct intel_shared_dpll *pll);
217 void (*disable)(struct drm_i915_private *dev_priv,
218 struct intel_shared_dpll *pll);
5358901f
DV
219 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
220 struct intel_shared_dpll *pll,
221 struct intel_dpll_hw_state *hw_state);
ee7b9f93 222};
ee7b9f93 223
e69d0bc1
DV
224/* Used by dp and fdi links */
225struct intel_link_m_n {
226 uint32_t tu;
227 uint32_t gmch_m;
228 uint32_t gmch_n;
229 uint32_t link_m;
230 uint32_t link_n;
231};
232
233void intel_link_compute_m_n(int bpp, int nlanes,
234 int pixel_clock, int link_clock,
235 struct intel_link_m_n *m_n);
236
1da177e4
LT
237/* Interface history:
238 *
239 * 1.1: Original.
0d6aa60b
DA
240 * 1.2: Add Power Management
241 * 1.3: Add vblank support
de227f5f 242 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 243 * 1.5: Add vblank pipe configuration
2228ed67
MD
244 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
245 * - Support vertical blank on secondary display pipe
1da177e4
LT
246 */
247#define DRIVER_MAJOR 1
2228ed67 248#define DRIVER_MINOR 6
1da177e4
LT
249#define DRIVER_PATCHLEVEL 0
250
23bc5982 251#define WATCH_LISTS 0
42d6ab48 252#define WATCH_GTT 0
673a394b 253
0a3e67a4
JB
254struct opregion_header;
255struct opregion_acpi;
256struct opregion_swsci;
257struct opregion_asle;
258
8ee1c3db 259struct intel_opregion {
5bc4418b
BW
260 struct opregion_header __iomem *header;
261 struct opregion_acpi __iomem *acpi;
262 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
263 u32 swsci_gbda_sub_functions;
264 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
265 struct opregion_asle __iomem *asle;
266 void __iomem *vbt;
01fe9dbd 267 u32 __iomem *lid_state;
91a60f20 268 struct work_struct asle_work;
8ee1c3db 269};
44834a67 270#define OPREGION_SIZE (8*1024)
8ee1c3db 271
6ef3d427
CW
272struct intel_overlay;
273struct intel_overlay_error_state;
274
7c1c2871
DA
275struct drm_i915_master_private {
276 drm_local_map_t *sarea;
277 struct _drm_i915_sarea *sarea_priv;
278};
de151cf6 279#define I915_FENCE_REG_NONE -1
42b5aeab
VS
280#define I915_MAX_NUM_FENCES 32
281/* 32 fences + sign bit for FENCE_REG_NONE */
282#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
283
284struct drm_i915_fence_reg {
007cc8ac 285 struct list_head lru_list;
caea7476 286 struct drm_i915_gem_object *obj;
1690e1eb 287 int pin_count;
de151cf6 288};
7c1c2871 289
9b9d172d 290struct sdvo_device_mapping {
e957d772 291 u8 initialized;
9b9d172d 292 u8 dvo_port;
293 u8 slave_addr;
294 u8 dvo_wiring;
e957d772 295 u8 i2c_pin;
b1083333 296 u8 ddc_pin;
9b9d172d 297};
298
c4a1d9e4
CW
299struct intel_display_error_state;
300
63eeaf38 301struct drm_i915_error_state {
742cbee8 302 struct kref ref;
585b0288
BW
303 struct timeval time;
304
cb383002 305 char error_msg[128];
48b031e3 306 u32 reset_count;
62d5d69b 307 u32 suspend_count;
cb383002 308
585b0288 309 /* Generic register state */
63eeaf38
JB
310 u32 eir;
311 u32 pgtbl_er;
be998e2e 312 u32 ier;
b9a3906b 313 u32 ccid;
0f3b6849
CW
314 u32 derrmr;
315 u32 forcewake;
585b0288
BW
316 u32 error; /* gen6+ */
317 u32 err_int; /* gen7 */
318 u32 done_reg;
91ec5d11
BW
319 u32 gac_eco;
320 u32 gam_ecochk;
321 u32 gab_ctl;
322 u32 gfx_mode;
585b0288 323 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
324 u64 fence[I915_MAX_NUM_FENCES];
325 struct intel_overlay_error_state *overlay;
326 struct intel_display_error_state *display;
0ca36d78 327 struct drm_i915_error_object *semaphore_obj;
585b0288 328
52d39a21 329 struct drm_i915_error_ring {
372fbb8e 330 bool valid;
362b8af7
BW
331 /* Software tracked state */
332 bool waiting;
333 int hangcheck_score;
334 enum intel_ring_hangcheck_action hangcheck_action;
335 int num_requests;
336
337 /* our own tracking of ring head and tail */
338 u32 cpu_ring_head;
339 u32 cpu_ring_tail;
340
341 u32 semaphore_seqno[I915_NUM_RINGS - 1];
342
343 /* Register state */
344 u32 tail;
345 u32 head;
346 u32 ctl;
347 u32 hws;
348 u32 ipeir;
349 u32 ipehr;
350 u32 instdone;
362b8af7
BW
351 u32 bbstate;
352 u32 instpm;
353 u32 instps;
354 u32 seqno;
355 u64 bbaddr;
50877445 356 u64 acthd;
362b8af7 357 u32 fault_reg;
13ffadd1 358 u64 faddr;
362b8af7
BW
359 u32 rc_psmi; /* sleep state */
360 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
361
52d39a21
CW
362 struct drm_i915_error_object {
363 int page_count;
364 u32 gtt_offset;
365 u32 *pages[0];
ab0e7ff9 366 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 367
52d39a21
CW
368 struct drm_i915_error_request {
369 long jiffies;
370 u32 seqno;
ee4f42b1 371 u32 tail;
52d39a21 372 } *requests;
6c7a01ec
BW
373
374 struct {
375 u32 gfx_mode;
376 union {
377 u64 pdp[4];
378 u32 pp_dir_base;
379 };
380 } vm_info;
ab0e7ff9
CW
381
382 pid_t pid;
383 char comm[TASK_COMM_LEN];
52d39a21 384 } ring[I915_NUM_RINGS];
9df30794 385 struct drm_i915_error_buffer {
a779e5ab 386 u32 size;
9df30794 387 u32 name;
0201f1ec 388 u32 rseqno, wseqno;
9df30794
CW
389 u32 gtt_offset;
390 u32 read_domains;
391 u32 write_domain;
4b9de737 392 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
393 s32 pinned:2;
394 u32 tiling:2;
395 u32 dirty:1;
396 u32 purgeable:1;
5cc9ed4b 397 u32 userptr:1;
5d1333fc 398 s32 ring:4;
f56383cb 399 u32 cache_level:3;
95f5301d 400 } **active_bo, **pinned_bo;
6c7a01ec 401
95f5301d 402 u32 *active_bo_count, *pinned_bo_count;
63eeaf38
JB
403};
404
7bd688cd 405struct intel_connector;
b8cecdf5 406struct intel_crtc_config;
46f297fb 407struct intel_plane_config;
0e8ffe1b 408struct intel_crtc;
ee9300bb
DV
409struct intel_limit;
410struct dpll;
b8cecdf5 411
e70236a8 412struct drm_i915_display_funcs {
ee5382ae 413 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 414 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
415 void (*disable_fbc)(struct drm_device *dev);
416 int (*get_display_clock_speed)(struct drm_device *dev);
417 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
418 /**
419 * find_dpll() - Find the best values for the PLL
420 * @limit: limits for the PLL
421 * @crtc: current CRTC
422 * @target: target frequency in kHz
423 * @refclk: reference clock frequency in kHz
424 * @match_clock: if provided, @best_clock P divider must
425 * match the P divider from @match_clock
426 * used for LVDS downclocking
427 * @best_clock: best PLL values found
428 *
429 * Returns true on success, false on failure.
430 */
431 bool (*find_dpll)(const struct intel_limit *limit,
432 struct drm_crtc *crtc,
433 int target, int refclk,
434 struct dpll *match_clock,
435 struct dpll *best_clock);
46ba614c 436 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
437 void (*update_sprite_wm)(struct drm_plane *plane,
438 struct drm_crtc *crtc,
4c4ff43a 439 uint32_t sprite_width, int pixel_size,
bdd57d03 440 bool enable, bool scaled);
47fab737 441 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
442 /* Returns the active state of the crtc, and if the crtc is active,
443 * fills out the pipe-config with the hw state. */
444 bool (*get_pipe_config)(struct intel_crtc *,
445 struct intel_crtc_config *);
46f297fb
JB
446 void (*get_plane_config)(struct intel_crtc *,
447 struct intel_plane_config *);
f564048e 448 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
449 int x, int y,
450 struct drm_framebuffer *old_fb);
76e5a89c
DV
451 void (*crtc_enable)(struct drm_crtc *crtc);
452 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 453 void (*off)(struct drm_crtc *crtc);
e0dac65e 454 void (*write_eld)(struct drm_connector *connector,
34427052
JN
455 struct drm_crtc *crtc,
456 struct drm_display_mode *mode);
674cf967 457 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 458 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
459 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
460 struct drm_framebuffer *fb,
ed8d1975 461 struct drm_i915_gem_object *obj,
a4872ba6 462 struct intel_engine_cs *ring,
ed8d1975 463 uint32_t flags);
29b9bde6
DV
464 void (*update_primary_plane)(struct drm_crtc *crtc,
465 struct drm_framebuffer *fb,
466 int x, int y);
20afbda2 467 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
468 /* clock updates for mode set */
469 /* cursor updates */
470 /* render clock increase/decrease */
471 /* display clock increase/decrease */
472 /* pll clock increase/decrease */
7bd688cd
JN
473
474 int (*setup_backlight)(struct intel_connector *connector);
7bd688cd
JN
475 uint32_t (*get_backlight)(struct intel_connector *connector);
476 void (*set_backlight)(struct intel_connector *connector,
477 uint32_t level);
478 void (*disable_backlight)(struct intel_connector *connector);
479 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
480};
481
907b28c5 482struct intel_uncore_funcs {
c8d9a590
D
483 void (*force_wake_get)(struct drm_i915_private *dev_priv,
484 int fw_engine);
485 void (*force_wake_put)(struct drm_i915_private *dev_priv,
486 int fw_engine);
0b274481
BW
487
488 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
489 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
490 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
491 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
492
493 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
494 uint8_t val, bool trace);
495 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
496 uint16_t val, bool trace);
497 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
498 uint32_t val, bool trace);
499 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
500 uint64_t val, bool trace);
990bbdad
CW
501};
502
907b28c5
CW
503struct intel_uncore {
504 spinlock_t lock; /** lock is also taken in irq contexts. */
505
506 struct intel_uncore_funcs funcs;
507
508 unsigned fifo_count;
509 unsigned forcewake_count;
aec347ab 510
940aece4
D
511 unsigned fw_rendercount;
512 unsigned fw_mediacount;
513
8232644c 514 struct timer_list force_wake_timer;
907b28c5
CW
515};
516
79fc46df
DL
517#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
518 func(is_mobile) sep \
519 func(is_i85x) sep \
520 func(is_i915g) sep \
521 func(is_i945gm) sep \
522 func(is_g33) sep \
523 func(need_gfx_hws) sep \
524 func(is_g4x) sep \
525 func(is_pineview) sep \
526 func(is_broadwater) sep \
527 func(is_crestline) sep \
528 func(is_ivybridge) sep \
529 func(is_valleyview) sep \
530 func(is_haswell) sep \
b833d685 531 func(is_preliminary) sep \
79fc46df
DL
532 func(has_fbc) sep \
533 func(has_pipe_cxsr) sep \
534 func(has_hotplug) sep \
535 func(cursor_needs_physical) sep \
536 func(has_overlay) sep \
537 func(overlay_needs_physical) sep \
538 func(supports_tv) sep \
dd93be58 539 func(has_llc) sep \
30568c45
DL
540 func(has_ddi) sep \
541 func(has_fpga_dbg)
c96ea64e 542
a587f779
DL
543#define DEFINE_FLAG(name) u8 name:1
544#define SEP_SEMICOLON ;
c96ea64e 545
cfdf1fa2 546struct intel_device_info {
10fce67a 547 u32 display_mmio_offset;
7eb552ae 548 u8 num_pipes:3;
d615a166 549 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 550 u8 gen;
73ae478c 551 u8 ring_mask; /* Rings supported by the HW */
a587f779 552 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
553 /* Register offsets for the various display pipes and transcoders */
554 int pipe_offsets[I915_MAX_TRANSCODERS];
555 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 556 int palette_offsets[I915_MAX_PIPES];
5efb3e28 557 int cursor_offsets[I915_MAX_PIPES];
cfdf1fa2
KH
558};
559
a587f779
DL
560#undef DEFINE_FLAG
561#undef SEP_SEMICOLON
562
7faf1ab2
DV
563enum i915_cache_level {
564 I915_CACHE_NONE = 0,
350ec881
CW
565 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
566 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
567 caches, eg sampler/render caches, and the
568 large Last-Level-Cache. LLC is coherent with
569 the CPU, but L3 is only visible to the GPU. */
651d794f 570 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
571};
572
e59ec13d
MK
573struct i915_ctx_hang_stats {
574 /* This context had batch pending when hang was declared */
575 unsigned batch_pending;
576
577 /* This context had batch active when hang was declared */
578 unsigned batch_active;
be62acb4
MK
579
580 /* Time when this context was last blamed for a GPU reset */
581 unsigned long guilty_ts;
582
583 /* This context is banned to submit more work */
584 bool banned;
e59ec13d 585};
40521054
BW
586
587/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 588#define DEFAULT_CONTEXT_HANDLE 0
31b7a88d
OM
589/**
590 * struct intel_context - as the name implies, represents a context.
591 * @ref: reference count.
592 * @user_handle: userspace tracking identity for this context.
593 * @remap_slice: l3 row remapping information.
594 * @file_priv: filp associated with this context (NULL for global default
595 * context).
596 * @hang_stats: information about the role of this context in possible GPU
597 * hangs.
598 * @vm: virtual memory space used by this context.
599 * @legacy_hw_ctx: render context backing object and whether it is correctly
600 * initialized (legacy ring submission mechanism only).
601 * @link: link in the global list of contexts.
602 *
603 * Contexts are memory images used by the hardware to store copies of their
604 * internal state.
605 */
273497e5 606struct intel_context {
dce3271b 607 struct kref ref;
821d66dd 608 int user_handle;
3ccfd19d 609 uint8_t remap_slice;
40521054 610 struct drm_i915_file_private *file_priv;
e59ec13d 611 struct i915_ctx_hang_stats hang_stats;
c7c48dfd 612 struct i915_address_space *vm;
a33afea5 613
ea0c76f8
OM
614 struct {
615 struct drm_i915_gem_object *rcs_state;
616 bool initialized;
617 } legacy_hw_ctx;
618
a33afea5 619 struct list_head link;
40521054
BW
620};
621
5c3fe8b0
BW
622struct i915_fbc {
623 unsigned long size;
5e59f717 624 unsigned threshold;
5c3fe8b0
BW
625 unsigned int fb_id;
626 enum plane plane;
627 int y;
628
c4213885 629 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
630 struct drm_mm_node *compressed_llb;
631
632 struct intel_fbc_work {
633 struct delayed_work work;
634 struct drm_crtc *crtc;
635 struct drm_framebuffer *fb;
5c3fe8b0
BW
636 } *fbc_work;
637
29ebf90f
CW
638 enum no_fbc_reason {
639 FBC_OK, /* FBC is enabled */
640 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
641 FBC_NO_OUTPUT, /* no outputs enabled to compress */
642 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
643 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
644 FBC_MODE_TOO_LARGE, /* mode too large for compression */
645 FBC_BAD_PLANE, /* fbc not supported on plane */
646 FBC_NOT_TILED, /* buffer not tiled */
647 FBC_MULTIPLE_PIPES, /* more than one pipe active */
648 FBC_MODULE_PARAM,
649 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
650 } no_fbc_reason;
b5e50c3f
JB
651};
652
439d7ac0
PB
653struct i915_drrs {
654 struct intel_connector *connector;
655};
656
a031d709
RV
657struct i915_psr {
658 bool sink_support;
659 bool source_ok;
6118efe5 660 bool setup_done;
7c8f8a70
RV
661 bool enabled;
662 bool active;
663 struct delayed_work work;
3f51e471 664};
5c3fe8b0 665
3bad0781 666enum intel_pch {
f0350830 667 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
668 PCH_IBX, /* Ibexpeak PCH */
669 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 670 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 671 PCH_NOP,
3bad0781
ZW
672};
673
988d6ee8
PZ
674enum intel_sbi_destination {
675 SBI_ICLK,
676 SBI_MPHY,
677};
678
b690e96c 679#define QUIRK_PIPEA_FORCE (1<<0)
435793df 680#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 681#define QUIRK_INVERT_BRIGHTNESS (1<<2)
b690e96c 682
8be48d92 683struct intel_fbdev;
1630fe75 684struct intel_fbc_work;
38651674 685
c2b9152f
DV
686struct intel_gmbus {
687 struct i2c_adapter adapter;
f2ce9faf 688 u32 force_bit;
c2b9152f 689 u32 reg0;
36c785f0 690 u32 gpio_reg;
c167a6fc 691 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
692 struct drm_i915_private *dev_priv;
693};
694
f4c956ad 695struct i915_suspend_saved_registers {
ba8bbcf6
JB
696 u8 saveLBB;
697 u32 saveDSPACNTR;
698 u32 saveDSPBCNTR;
e948e994 699 u32 saveDSPARB;
ba8bbcf6
JB
700 u32 savePIPEACONF;
701 u32 savePIPEBCONF;
702 u32 savePIPEASRC;
703 u32 savePIPEBSRC;
704 u32 saveFPA0;
705 u32 saveFPA1;
706 u32 saveDPLL_A;
707 u32 saveDPLL_A_MD;
708 u32 saveHTOTAL_A;
709 u32 saveHBLANK_A;
710 u32 saveHSYNC_A;
711 u32 saveVTOTAL_A;
712 u32 saveVBLANK_A;
713 u32 saveVSYNC_A;
714 u32 saveBCLRPAT_A;
5586c8bc 715 u32 saveTRANSACONF;
42048781
ZW
716 u32 saveTRANS_HTOTAL_A;
717 u32 saveTRANS_HBLANK_A;
718 u32 saveTRANS_HSYNC_A;
719 u32 saveTRANS_VTOTAL_A;
720 u32 saveTRANS_VBLANK_A;
721 u32 saveTRANS_VSYNC_A;
0da3ea12 722 u32 savePIPEASTAT;
ba8bbcf6
JB
723 u32 saveDSPASTRIDE;
724 u32 saveDSPASIZE;
725 u32 saveDSPAPOS;
585fb111 726 u32 saveDSPAADDR;
ba8bbcf6
JB
727 u32 saveDSPASURF;
728 u32 saveDSPATILEOFF;
729 u32 savePFIT_PGM_RATIOS;
0eb96d6e 730 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
731 u32 saveBLC_PWM_CTL;
732 u32 saveBLC_PWM_CTL2;
07bf139b 733 u32 saveBLC_HIST_CTL_B;
42048781
ZW
734 u32 saveBLC_CPU_PWM_CTL;
735 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
736 u32 saveFPB0;
737 u32 saveFPB1;
738 u32 saveDPLL_B;
739 u32 saveDPLL_B_MD;
740 u32 saveHTOTAL_B;
741 u32 saveHBLANK_B;
742 u32 saveHSYNC_B;
743 u32 saveVTOTAL_B;
744 u32 saveVBLANK_B;
745 u32 saveVSYNC_B;
746 u32 saveBCLRPAT_B;
5586c8bc 747 u32 saveTRANSBCONF;
42048781
ZW
748 u32 saveTRANS_HTOTAL_B;
749 u32 saveTRANS_HBLANK_B;
750 u32 saveTRANS_HSYNC_B;
751 u32 saveTRANS_VTOTAL_B;
752 u32 saveTRANS_VBLANK_B;
753 u32 saveTRANS_VSYNC_B;
0da3ea12 754 u32 savePIPEBSTAT;
ba8bbcf6
JB
755 u32 saveDSPBSTRIDE;
756 u32 saveDSPBSIZE;
757 u32 saveDSPBPOS;
585fb111 758 u32 saveDSPBADDR;
ba8bbcf6
JB
759 u32 saveDSPBSURF;
760 u32 saveDSPBTILEOFF;
585fb111
JB
761 u32 saveVGA0;
762 u32 saveVGA1;
763 u32 saveVGA_PD;
ba8bbcf6
JB
764 u32 saveVGACNTRL;
765 u32 saveADPA;
766 u32 saveLVDS;
585fb111
JB
767 u32 savePP_ON_DELAYS;
768 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
769 u32 saveDVOA;
770 u32 saveDVOB;
771 u32 saveDVOC;
772 u32 savePP_ON;
773 u32 savePP_OFF;
774 u32 savePP_CONTROL;
585fb111 775 u32 savePP_DIVISOR;
ba8bbcf6
JB
776 u32 savePFIT_CONTROL;
777 u32 save_palette_a[256];
778 u32 save_palette_b[256];
ba8bbcf6 779 u32 saveFBC_CONTROL;
0da3ea12
JB
780 u32 saveIER;
781 u32 saveIIR;
782 u32 saveIMR;
42048781
ZW
783 u32 saveDEIER;
784 u32 saveDEIMR;
785 u32 saveGTIER;
786 u32 saveGTIMR;
787 u32 saveFDI_RXA_IMR;
788 u32 saveFDI_RXB_IMR;
1f84e550 789 u32 saveCACHE_MODE_0;
1f84e550 790 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
791 u32 saveSWF0[16];
792 u32 saveSWF1[16];
793 u32 saveSWF2[3];
794 u8 saveMSR;
795 u8 saveSR[8];
123f794f 796 u8 saveGR[25];
ba8bbcf6 797 u8 saveAR_INDEX;
a59e122a 798 u8 saveAR[21];
ba8bbcf6 799 u8 saveDACMASK;
a59e122a 800 u8 saveCR[37];
4b9de737 801 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
802 u32 saveCURACNTR;
803 u32 saveCURAPOS;
804 u32 saveCURABASE;
805 u32 saveCURBCNTR;
806 u32 saveCURBPOS;
807 u32 saveCURBBASE;
808 u32 saveCURSIZE;
a4fc5ed6
KP
809 u32 saveDP_B;
810 u32 saveDP_C;
811 u32 saveDP_D;
812 u32 savePIPEA_GMCH_DATA_M;
813 u32 savePIPEB_GMCH_DATA_M;
814 u32 savePIPEA_GMCH_DATA_N;
815 u32 savePIPEB_GMCH_DATA_N;
816 u32 savePIPEA_DP_LINK_M;
817 u32 savePIPEB_DP_LINK_M;
818 u32 savePIPEA_DP_LINK_N;
819 u32 savePIPEB_DP_LINK_N;
42048781
ZW
820 u32 saveFDI_RXA_CTL;
821 u32 saveFDI_TXA_CTL;
822 u32 saveFDI_RXB_CTL;
823 u32 saveFDI_TXB_CTL;
824 u32 savePFA_CTL_1;
825 u32 savePFB_CTL_1;
826 u32 savePFA_WIN_SZ;
827 u32 savePFB_WIN_SZ;
828 u32 savePFA_WIN_POS;
829 u32 savePFB_WIN_POS;
5586c8bc
ZW
830 u32 savePCH_DREF_CONTROL;
831 u32 saveDISP_ARB_CTL;
832 u32 savePIPEA_DATA_M1;
833 u32 savePIPEA_DATA_N1;
834 u32 savePIPEA_LINK_M1;
835 u32 savePIPEA_LINK_N1;
836 u32 savePIPEB_DATA_M1;
837 u32 savePIPEB_DATA_N1;
838 u32 savePIPEB_LINK_M1;
839 u32 savePIPEB_LINK_N1;
b5b72e89 840 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 841 u32 savePCH_PORT_HOTPLUG;
f4c956ad 842};
c85aa885 843
ddeea5b0
ID
844struct vlv_s0ix_state {
845 /* GAM */
846 u32 wr_watermark;
847 u32 gfx_prio_ctrl;
848 u32 arb_mode;
849 u32 gfx_pend_tlb0;
850 u32 gfx_pend_tlb1;
851 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
852 u32 media_max_req_count;
853 u32 gfx_max_req_count;
854 u32 render_hwsp;
855 u32 ecochk;
856 u32 bsd_hwsp;
857 u32 blt_hwsp;
858 u32 tlb_rd_addr;
859
860 /* MBC */
861 u32 g3dctl;
862 u32 gsckgctl;
863 u32 mbctl;
864
865 /* GCP */
866 u32 ucgctl1;
867 u32 ucgctl3;
868 u32 rcgctl1;
869 u32 rcgctl2;
870 u32 rstctl;
871 u32 misccpctl;
872
873 /* GPM */
874 u32 gfxpause;
875 u32 rpdeuhwtc;
876 u32 rpdeuc;
877 u32 ecobus;
878 u32 pwrdwnupctl;
879 u32 rp_down_timeout;
880 u32 rp_deucsw;
881 u32 rcubmabdtmr;
882 u32 rcedata;
883 u32 spare2gh;
884
885 /* Display 1 CZ domain */
886 u32 gt_imr;
887 u32 gt_ier;
888 u32 pm_imr;
889 u32 pm_ier;
890 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
891
892 /* GT SA CZ domain */
893 u32 tilectl;
894 u32 gt_fifoctl;
895 u32 gtlc_wake_ctrl;
896 u32 gtlc_survive;
897 u32 pmwgicz;
898
899 /* Display 2 CZ domain */
900 u32 gu_ctl0;
901 u32 gu_ctl1;
902 u32 clock_gate_dis2;
903};
904
bf225f20
CW
905struct intel_rps_ei {
906 u32 cz_clock;
907 u32 render_c0;
908 u32 media_c0;
31685c25
D
909};
910
c85aa885 911struct intel_gen6_power_mgmt {
59cdb63d 912 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
913 struct work_struct work;
914 u32 pm_iir;
59cdb63d 915
b39fb297
BW
916 /* Frequencies are stored in potentially platform dependent multiples.
917 * In other words, *_freq needs to be multiplied by X to be interesting.
918 * Soft limits are those which are used for the dynamic reclocking done
919 * by the driver (raise frequencies under heavy loads, and lower for
920 * lighter loads). Hard limits are those imposed by the hardware.
921 *
922 * A distinction is made for overclocking, which is never enabled by
923 * default, and is considered to be above the hard limit if it's
924 * possible at all.
925 */
926 u8 cur_freq; /* Current frequency (cached, may not == HW) */
927 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
928 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
929 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
930 u8 min_freq; /* AKA RPn. Minimum frequency */
931 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
932 u8 rp1_freq; /* "less than" RP0 power/freqency */
933 u8 rp0_freq; /* Non-overclocked max frequency. */
1a01ab3b 934
31685c25
D
935 u32 ei_interrupt_count;
936
dd75fdc8
CW
937 int last_adj;
938 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
939
c0951f0c 940 bool enabled;
1a01ab3b 941 struct delayed_work delayed_resume_work;
4fc688ce 942
bf225f20
CW
943 /* manual wa residency calculations */
944 struct intel_rps_ei up_ei, down_ei;
945
4fc688ce
JB
946 /*
947 * Protects RPS/RC6 register access and PCU communication.
948 * Must be taken after struct_mutex if nested.
949 */
950 struct mutex hw_lock;
c85aa885
DV
951};
952
1a240d4d
DV
953/* defined intel_pm.c */
954extern spinlock_t mchdev_lock;
955
c85aa885
DV
956struct intel_ilk_power_mgmt {
957 u8 cur_delay;
958 u8 min_delay;
959 u8 max_delay;
960 u8 fmax;
961 u8 fstart;
962
963 u64 last_count1;
964 unsigned long last_time1;
965 unsigned long chipset_power;
966 u64 last_count2;
967 struct timespec last_time2;
968 unsigned long gfx_power;
969 u8 corr;
970
971 int c_m;
972 int r_t;
3e373948
DV
973
974 struct drm_i915_gem_object *pwrctx;
975 struct drm_i915_gem_object *renderctx;
c85aa885
DV
976};
977
c6cb582e
ID
978struct drm_i915_private;
979struct i915_power_well;
980
981struct i915_power_well_ops {
982 /*
983 * Synchronize the well's hw state to match the current sw state, for
984 * example enable/disable it based on the current refcount. Called
985 * during driver init and resume time, possibly after first calling
986 * the enable/disable handlers.
987 */
988 void (*sync_hw)(struct drm_i915_private *dev_priv,
989 struct i915_power_well *power_well);
990 /*
991 * Enable the well and resources that depend on it (for example
992 * interrupts located on the well). Called after the 0->1 refcount
993 * transition.
994 */
995 void (*enable)(struct drm_i915_private *dev_priv,
996 struct i915_power_well *power_well);
997 /*
998 * Disable the well and resources that depend on it. Called after
999 * the 1->0 refcount transition.
1000 */
1001 void (*disable)(struct drm_i915_private *dev_priv,
1002 struct i915_power_well *power_well);
1003 /* Returns the hw enabled state. */
1004 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1005 struct i915_power_well *power_well);
1006};
1007
a38911a3
WX
1008/* Power well structure for haswell */
1009struct i915_power_well {
c1ca727f 1010 const char *name;
6f3ef5dd 1011 bool always_on;
a38911a3
WX
1012 /* power well enable/disable usage count */
1013 int count;
bfafe93a
ID
1014 /* cached hw enabled state */
1015 bool hw_enabled;
c1ca727f 1016 unsigned long domains;
77961eb9 1017 unsigned long data;
c6cb582e 1018 const struct i915_power_well_ops *ops;
a38911a3
WX
1019};
1020
83c00f55 1021struct i915_power_domains {
baa70707
ID
1022 /*
1023 * Power wells needed for initialization at driver init and suspend
1024 * time are on. They are kept on until after the first modeset.
1025 */
1026 bool init_power_on;
0d116a29 1027 bool initializing;
c1ca727f 1028 int power_well_count;
baa70707 1029
83c00f55 1030 struct mutex lock;
1da51581 1031 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1032 struct i915_power_well *power_wells;
83c00f55
ID
1033};
1034
231f42a4
DV
1035struct i915_dri1_state {
1036 unsigned allow_batchbuffer : 1;
1037 u32 __iomem *gfx_hws_cpu_addr;
1038
1039 unsigned int cpp;
1040 int back_offset;
1041 int front_offset;
1042 int current_page;
1043 int page_flipping;
1044
1045 uint32_t counter;
1046};
1047
db1b76ca
DV
1048struct i915_ums_state {
1049 /**
1050 * Flag if the X Server, and thus DRM, is not currently in
1051 * control of the device.
1052 *
1053 * This is set between LeaveVT and EnterVT. It needs to be
1054 * replaced with a semaphore. It also needs to be
1055 * transitioned away from for kernel modesetting.
1056 */
1057 int mm_suspended;
1058};
1059
35a85ac6 1060#define MAX_L3_SLICES 2
a4da4fa4 1061struct intel_l3_parity {
35a85ac6 1062 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1063 struct work_struct error_work;
35a85ac6 1064 int which_slice;
a4da4fa4
DV
1065};
1066
4b5aed62 1067struct i915_gem_mm {
4b5aed62
DV
1068 /** Memory allocator for GTT stolen memory */
1069 struct drm_mm stolen;
4b5aed62
DV
1070 /** List of all objects in gtt_space. Used to restore gtt
1071 * mappings on resume */
1072 struct list_head bound_list;
1073 /**
1074 * List of objects which are not bound to the GTT (thus
1075 * are idle and not used by the GPU) but still have
1076 * (presumably uncached) pages still attached.
1077 */
1078 struct list_head unbound_list;
1079
1080 /** Usable portion of the GTT for GEM */
1081 unsigned long stolen_base; /* limited to low memory (32-bit) */
1082
4b5aed62
DV
1083 /** PPGTT used for aliasing the PPGTT with the GTT */
1084 struct i915_hw_ppgtt *aliasing_ppgtt;
1085
2cfcd32a 1086 struct notifier_block oom_notifier;
ceabbba5 1087 struct shrinker shrinker;
4b5aed62
DV
1088 bool shrinker_no_lock_stealing;
1089
4b5aed62
DV
1090 /** LRU list of objects with fence regs on them. */
1091 struct list_head fence_list;
1092
1093 /**
1094 * We leave the user IRQ off as much as possible,
1095 * but this means that requests will finish and never
1096 * be retired once the system goes idle. Set a timer to
1097 * fire periodically while the ring is running. When it
1098 * fires, go retire requests.
1099 */
1100 struct delayed_work retire_work;
1101
b29c19b6
CW
1102 /**
1103 * When we detect an idle GPU, we want to turn on
1104 * powersaving features. So once we see that there
1105 * are no more requests outstanding and no more
1106 * arrive within a small period of time, we fire
1107 * off the idle_work.
1108 */
1109 struct delayed_work idle_work;
1110
4b5aed62
DV
1111 /**
1112 * Are we in a non-interruptible section of code like
1113 * modesetting?
1114 */
1115 bool interruptible;
1116
f62a0076
CW
1117 /**
1118 * Is the GPU currently considered idle, or busy executing userspace
1119 * requests? Whilst idle, we attempt to power down the hardware and
1120 * display clocks. In order to reduce the effect on performance, there
1121 * is a slight delay before we do so.
1122 */
1123 bool busy;
1124
bdf1e7e3
DV
1125 /* the indicator for dispatch video commands on two BSD rings */
1126 int bsd_ring_dispatch_index;
1127
4b5aed62
DV
1128 /** Bit 6 swizzling required for X tiling */
1129 uint32_t bit_6_swizzle_x;
1130 /** Bit 6 swizzling required for Y tiling */
1131 uint32_t bit_6_swizzle_y;
1132
4b5aed62 1133 /* accounting, useful for userland debugging */
c20e8355 1134 spinlock_t object_stat_lock;
4b5aed62
DV
1135 size_t object_memory;
1136 u32 object_count;
1137};
1138
edc3d884
MK
1139struct drm_i915_error_state_buf {
1140 unsigned bytes;
1141 unsigned size;
1142 int err;
1143 u8 *buf;
1144 loff_t start;
1145 loff_t pos;
1146};
1147
fc16b48b
MK
1148struct i915_error_state_file_priv {
1149 struct drm_device *dev;
1150 struct drm_i915_error_state *error;
1151};
1152
99584db3
DV
1153struct i915_gpu_error {
1154 /* For hangcheck timer */
1155#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1156#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1157 /* Hang gpu twice in this window and your context gets banned */
1158#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1159
99584db3 1160 struct timer_list hangcheck_timer;
99584db3
DV
1161
1162 /* For reset and error_state handling. */
1163 spinlock_t lock;
1164 /* Protected by the above dev->gpu_error.lock. */
1165 struct drm_i915_error_state *first_error;
1166 struct work_struct work;
99584db3 1167
094f9a54
CW
1168
1169 unsigned long missed_irq_rings;
1170
1f83fee0 1171 /**
2ac0f450 1172 * State variable controlling the reset flow and count
1f83fee0 1173 *
2ac0f450
MK
1174 * This is a counter which gets incremented when reset is triggered,
1175 * and again when reset has been handled. So odd values (lowest bit set)
1176 * means that reset is in progress and even values that
1177 * (reset_counter >> 1):th reset was successfully completed.
1178 *
1179 * If reset is not completed succesfully, the I915_WEDGE bit is
1180 * set meaning that hardware is terminally sour and there is no
1181 * recovery. All waiters on the reset_queue will be woken when
1182 * that happens.
1183 *
1184 * This counter is used by the wait_seqno code to notice that reset
1185 * event happened and it needs to restart the entire ioctl (since most
1186 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1187 *
1188 * This is important for lock-free wait paths, where no contended lock
1189 * naturally enforces the correct ordering between the bail-out of the
1190 * waiter and the gpu reset work code.
1f83fee0
DV
1191 */
1192 atomic_t reset_counter;
1193
1f83fee0 1194#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1195#define I915_WEDGED (1 << 31)
1f83fee0
DV
1196
1197 /**
1198 * Waitqueue to signal when the reset has completed. Used by clients
1199 * that wait for dev_priv->mm.wedged to settle.
1200 */
1201 wait_queue_head_t reset_queue;
33196ded 1202
88b4aa87
MK
1203 /* Userspace knobs for gpu hang simulation;
1204 * combines both a ring mask, and extra flags
1205 */
1206 u32 stop_rings;
1207#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1208#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1209
1210 /* For missed irq/seqno simulation. */
1211 unsigned int test_irq_rings;
99584db3
DV
1212};
1213
b8efb17b
ZR
1214enum modeset_restore {
1215 MODESET_ON_LID_OPEN,
1216 MODESET_DONE,
1217 MODESET_SUSPENDED,
1218};
1219
6acab15a
PZ
1220struct ddi_vbt_port_info {
1221 uint8_t hdmi_level_shift;
311a2094
PZ
1222
1223 uint8_t supports_dvi:1;
1224 uint8_t supports_hdmi:1;
1225 uint8_t supports_dp:1;
6acab15a
PZ
1226};
1227
83a7280e
PB
1228enum drrs_support_type {
1229 DRRS_NOT_SUPPORTED = 0,
1230 STATIC_DRRS_SUPPORT = 1,
1231 SEAMLESS_DRRS_SUPPORT = 2
1232};
1233
41aa3448
RV
1234struct intel_vbt_data {
1235 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1236 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1237
1238 /* Feature bits */
1239 unsigned int int_tv_support:1;
1240 unsigned int lvds_dither:1;
1241 unsigned int lvds_vbt:1;
1242 unsigned int int_crt_support:1;
1243 unsigned int lvds_use_ssc:1;
1244 unsigned int display_clock_mode:1;
1245 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1246 unsigned int has_mipi:1;
41aa3448
RV
1247 int lvds_ssc_freq;
1248 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1249
83a7280e
PB
1250 enum drrs_support_type drrs_type;
1251
41aa3448
RV
1252 /* eDP */
1253 int edp_rate;
1254 int edp_lanes;
1255 int edp_preemphasis;
1256 int edp_vswing;
1257 bool edp_initialized;
1258 bool edp_support;
1259 int edp_bpp;
1260 struct edp_power_seq edp_pps;
1261
f00076d2
JN
1262 struct {
1263 u16 pwm_freq_hz;
39fbc9c8 1264 bool present;
f00076d2
JN
1265 bool active_low_pwm;
1266 } backlight;
1267
d17c5443
SK
1268 /* MIPI DSI */
1269 struct {
3e6bd011 1270 u16 port;
d17c5443 1271 u16 panel_id;
d3b542fc
SK
1272 struct mipi_config *config;
1273 struct mipi_pps_data *pps;
1274 u8 seq_version;
1275 u32 size;
1276 u8 *data;
1277 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1278 } dsi;
1279
41aa3448
RV
1280 int crt_ddc_pin;
1281
1282 int child_dev_num;
768f69c9 1283 union child_device_config *child_dev;
6acab15a
PZ
1284
1285 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1286};
1287
77c122bc
VS
1288enum intel_ddb_partitioning {
1289 INTEL_DDB_PART_1_2,
1290 INTEL_DDB_PART_5_6, /* IVB+ */
1291};
1292
1fd527cc
VS
1293struct intel_wm_level {
1294 bool enable;
1295 uint32_t pri_val;
1296 uint32_t spr_val;
1297 uint32_t cur_val;
1298 uint32_t fbc_val;
1299};
1300
820c1980 1301struct ilk_wm_values {
609cedef
VS
1302 uint32_t wm_pipe[3];
1303 uint32_t wm_lp[3];
1304 uint32_t wm_lp_spr[3];
1305 uint32_t wm_linetime[3];
1306 bool enable_fbc_wm;
1307 enum intel_ddb_partitioning partitioning;
1308};
1309
c67a470b 1310/*
765dab67
PZ
1311 * This struct helps tracking the state needed for runtime PM, which puts the
1312 * device in PCI D3 state. Notice that when this happens, nothing on the
1313 * graphics device works, even register access, so we don't get interrupts nor
1314 * anything else.
c67a470b 1315 *
765dab67
PZ
1316 * Every piece of our code that needs to actually touch the hardware needs to
1317 * either call intel_runtime_pm_get or call intel_display_power_get with the
1318 * appropriate power domain.
a8a8bd54 1319 *
765dab67
PZ
1320 * Our driver uses the autosuspend delay feature, which means we'll only really
1321 * suspend if we stay with zero refcount for a certain amount of time. The
1322 * default value is currently very conservative (see intel_init_runtime_pm), but
1323 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1324 *
1325 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1326 * goes back to false exactly before we reenable the IRQs. We use this variable
1327 * to check if someone is trying to enable/disable IRQs while they're supposed
1328 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1329 * case it happens.
c67a470b 1330 *
765dab67 1331 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1332 */
5d584b2e
PZ
1333struct i915_runtime_pm {
1334 bool suspended;
1335 bool irqs_disabled;
c67a470b
PZ
1336};
1337
926321d5
DV
1338enum intel_pipe_crc_source {
1339 INTEL_PIPE_CRC_SOURCE_NONE,
1340 INTEL_PIPE_CRC_SOURCE_PLANE1,
1341 INTEL_PIPE_CRC_SOURCE_PLANE2,
1342 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1343 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1344 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1345 INTEL_PIPE_CRC_SOURCE_TV,
1346 INTEL_PIPE_CRC_SOURCE_DP_B,
1347 INTEL_PIPE_CRC_SOURCE_DP_C,
1348 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1349 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1350 INTEL_PIPE_CRC_SOURCE_MAX,
1351};
1352
8bf1e9f1 1353struct intel_pipe_crc_entry {
ac2300d4 1354 uint32_t frame;
8bf1e9f1
SH
1355 uint32_t crc[5];
1356};
1357
b2c88f5b 1358#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1359struct intel_pipe_crc {
d538bbdf
DL
1360 spinlock_t lock;
1361 bool opened; /* exclusive access to the result file */
e5f75aca 1362 struct intel_pipe_crc_entry *entries;
926321d5 1363 enum intel_pipe_crc_source source;
d538bbdf 1364 int head, tail;
07144428 1365 wait_queue_head_t wq;
8bf1e9f1
SH
1366};
1367
f99d7069
DV
1368struct i915_frontbuffer_tracking {
1369 struct mutex lock;
1370
1371 /*
1372 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1373 * scheduled flips.
1374 */
1375 unsigned busy_bits;
1376 unsigned flip_bits;
1377};
1378
77fec556 1379struct drm_i915_private {
f4c956ad 1380 struct drm_device *dev;
42dcedd4 1381 struct kmem_cache *slab;
f4c956ad 1382
5c969aa7 1383 const struct intel_device_info info;
f4c956ad
DV
1384
1385 int relative_constants_mode;
1386
1387 void __iomem *regs;
1388
907b28c5 1389 struct intel_uncore uncore;
f4c956ad
DV
1390
1391 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1392
28c70f16 1393
f4c956ad
DV
1394 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1395 * controller on different i2c buses. */
1396 struct mutex gmbus_mutex;
1397
1398 /**
1399 * Base address of the gmbus and gpio block.
1400 */
1401 uint32_t gpio_mmio_base;
1402
b6fdd0f2
SS
1403 /* MMIO base address for MIPI regs */
1404 uint32_t mipi_mmio_base;
1405
28c70f16
DV
1406 wait_queue_head_t gmbus_wait_queue;
1407
f4c956ad 1408 struct pci_dev *bridge_dev;
a4872ba6 1409 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1410 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1411 uint32_t last_seqno, next_seqno;
f4c956ad
DV
1412
1413 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
1414 struct resource mch_res;
1415
f4c956ad
DV
1416 /* protects the irq masks */
1417 spinlock_t irq_lock;
1418
84c33a64
SG
1419 /* protects the mmio flip data */
1420 spinlock_t mmio_flip_lock;
1421
f8b79e58
ID
1422 bool display_irqs_enabled;
1423
9ee32fea
DV
1424 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1425 struct pm_qos_request pm_qos;
1426
f4c956ad 1427 /* DPIO indirect register protection */
09153000 1428 struct mutex dpio_lock;
f4c956ad
DV
1429
1430 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1431 union {
1432 u32 irq_mask;
1433 u32 de_irq_mask[I915_MAX_PIPES];
1434 };
f4c956ad 1435 u32 gt_irq_mask;
605cd25b 1436 u32 pm_irq_mask;
a6706b45 1437 u32 pm_rps_events;
91d181dd 1438 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1439
f4c956ad 1440 struct work_struct hotplug_work;
52d7eced 1441 bool enable_hotplug_processing;
b543fb04
EE
1442 struct {
1443 unsigned long hpd_last_jiffies;
1444 int hpd_cnt;
1445 enum {
1446 HPD_ENABLED = 0,
1447 HPD_DISABLED = 1,
1448 HPD_MARK_DISABLED = 2
1449 } hpd_mark;
1450 } hpd_stats[HPD_NUM_PINS];
142e2398 1451 u32 hpd_event_bits;
ac4c16c5 1452 struct timer_list hotplug_reenable_timer;
f4c956ad 1453
5c3fe8b0 1454 struct i915_fbc fbc;
439d7ac0 1455 struct i915_drrs drrs;
f4c956ad 1456 struct intel_opregion opregion;
41aa3448 1457 struct intel_vbt_data vbt;
f4c956ad
DV
1458
1459 /* overlay */
1460 struct intel_overlay *overlay;
f4c956ad 1461
58c68779
JN
1462 /* backlight registers and fields in struct intel_panel */
1463 spinlock_t backlight_lock;
31ad8ec6 1464
f4c956ad 1465 /* LVDS info */
f4c956ad
DV
1466 bool no_aux_handshake;
1467
f4c956ad
DV
1468 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1469 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1470 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1471
1472 unsigned int fsb_freq, mem_freq, is_ddr3;
d60c4473 1473 unsigned int vlv_cdclk_freq;
f4c956ad 1474
645416f5
DV
1475 /**
1476 * wq - Driver workqueue for GEM.
1477 *
1478 * NOTE: Work items scheduled here are not allowed to grab any modeset
1479 * locks, for otherwise the flushing done in the pageflip code will
1480 * result in deadlocks.
1481 */
f4c956ad
DV
1482 struct workqueue_struct *wq;
1483
1484 /* Display functions */
1485 struct drm_i915_display_funcs display;
1486
1487 /* PCH chipset type */
1488 enum intel_pch pch_type;
17a303ec 1489 unsigned short pch_id;
f4c956ad
DV
1490
1491 unsigned long quirks;
1492
b8efb17b
ZR
1493 enum modeset_restore modeset_restore;
1494 struct mutex modeset_restore_lock;
673a394b 1495
a7bbbd63 1496 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1497 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1498
4b5aed62 1499 struct i915_gem_mm mm;
5cc9ed4b
CW
1500#if defined(CONFIG_MMU_NOTIFIER)
1501 DECLARE_HASHTABLE(mmu_notifiers, 7);
1502#endif
8781342d 1503
8781342d
DV
1504 /* Kernel Modesetting */
1505
9b9d172d 1506 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1507
76c4ac04
DL
1508 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1509 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1510 wait_queue_head_t pending_flip_queue;
1511
c4597872
DV
1512#ifdef CONFIG_DEBUG_FS
1513 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1514#endif
1515
e72f9fbf
DV
1516 int num_shared_dpll;
1517 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
e4607fcf 1518 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1519
652c393a
JB
1520 /* Reclocking support */
1521 bool render_reclock_avail;
1522 bool lvds_downclock_avail;
18f9ed12
ZY
1523 /* indicates the reduced downclock for LVDS*/
1524 int lvds_downclock;
f99d7069
DV
1525
1526 struct i915_frontbuffer_tracking fb_tracking;
1527
652c393a 1528 u16 orig_clock;
f97108d1 1529
c4804411 1530 bool mchbar_need_disable;
f97108d1 1531
a4da4fa4
DV
1532 struct intel_l3_parity l3_parity;
1533
59124506
BW
1534 /* Cannot be determined by PCIID. You must always read a register. */
1535 size_t ellc_size;
1536
c6a828d3 1537 /* gen6+ rps state */
c85aa885 1538 struct intel_gen6_power_mgmt rps;
c6a828d3 1539
20e4d407
DV
1540 /* ilk-only ips/rps state. Everything in here is protected by the global
1541 * mchdev_lock in intel_pm.c */
c85aa885 1542 struct intel_ilk_power_mgmt ips;
b5e50c3f 1543
83c00f55 1544 struct i915_power_domains power_domains;
a38911a3 1545
a031d709 1546 struct i915_psr psr;
3f51e471 1547
99584db3 1548 struct i915_gpu_error gpu_error;
ae681d96 1549
c9cddffc
JB
1550 struct drm_i915_gem_object *vlv_pctx;
1551
4520f53a 1552#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1553 /* list of fbdev register on this device */
1554 struct intel_fbdev *fbdev;
4520f53a 1555#endif
e953fd7b 1556
073f34d9
JB
1557 /*
1558 * The console may be contended at resume, but we don't
1559 * want it to block on it.
1560 */
1561 struct work_struct console_resume_work;
1562
e953fd7b 1563 struct drm_property *broadcast_rgb_property;
3f43c48d 1564 struct drm_property *force_audio_property;
e3689190 1565
254f965c 1566 uint32_t hw_context_size;
a33afea5 1567 struct list_head context_list;
f4c956ad 1568
3e68320e 1569 u32 fdi_rx_config;
68d18ad7 1570
842f1c8b 1571 u32 suspend_count;
f4c956ad 1572 struct i915_suspend_saved_registers regfile;
ddeea5b0 1573 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1574
53615a5e
VS
1575 struct {
1576 /*
1577 * Raw watermark latency values:
1578 * in 0.1us units for WM0,
1579 * in 0.5us units for WM1+.
1580 */
1581 /* primary */
1582 uint16_t pri_latency[5];
1583 /* sprite */
1584 uint16_t spr_latency[5];
1585 /* cursor */
1586 uint16_t cur_latency[5];
609cedef
VS
1587
1588 /* current hardware state */
820c1980 1589 struct ilk_wm_values hw;
53615a5e
VS
1590 } wm;
1591
8a187455
PZ
1592 struct i915_runtime_pm pm;
1593
13cf5504
DA
1594 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1595 u32 long_hpd_port_mask;
1596 u32 short_hpd_port_mask;
1597 struct work_struct dig_port_work;
1598
231f42a4
DV
1599 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1600 * here! */
1601 struct i915_dri1_state dri1;
db1b76ca
DV
1602 /* Old ums support infrastructure, same warning applies. */
1603 struct i915_ums_state ums;
bdf1e7e3
DV
1604
1605 /*
1606 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1607 * will be rejected. Instead look for a better place.
1608 */
77fec556 1609};
1da177e4 1610
2c1792a1
CW
1611static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1612{
1613 return dev->dev_private;
1614}
1615
b4519513
CW
1616/* Iterate over initialised rings */
1617#define for_each_ring(ring__, dev_priv__, i__) \
1618 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1619 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1620
b1d7e4b4
WF
1621enum hdmi_force_audio {
1622 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1623 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1624 HDMI_AUDIO_AUTO, /* trust EDID */
1625 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1626};
1627
190d6cd5 1628#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1629
37e680a1
CW
1630struct drm_i915_gem_object_ops {
1631 /* Interface between the GEM object and its backing storage.
1632 * get_pages() is called once prior to the use of the associated set
1633 * of pages before to binding them into the GTT, and put_pages() is
1634 * called after we no longer need them. As we expect there to be
1635 * associated cost with migrating pages between the backing storage
1636 * and making them available for the GPU (e.g. clflush), we may hold
1637 * onto the pages after they are no longer referenced by the GPU
1638 * in case they may be used again shortly (for example migrating the
1639 * pages to a different memory domain within the GTT). put_pages()
1640 * will therefore most likely be called when the object itself is
1641 * being released or under memory pressure (where we attempt to
1642 * reap pages for the shrinker).
1643 */
1644 int (*get_pages)(struct drm_i915_gem_object *);
1645 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
1646 int (*dmabuf_export)(struct drm_i915_gem_object *);
1647 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
1648};
1649
a071fa00
DV
1650/*
1651 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1652 * considered to be the frontbuffer for the given plane interface-vise. This
1653 * doesn't mean that the hw necessarily already scans it out, but that any
1654 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1655 *
1656 * We have one bit per pipe and per scanout plane type.
1657 */
1658#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1659#define INTEL_FRONTBUFFER_BITS \
1660 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1661#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1662 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1663#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1664 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1665#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1666 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1667#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1668 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c
DV
1669#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1670 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 1671
673a394b 1672struct drm_i915_gem_object {
c397b908 1673 struct drm_gem_object base;
673a394b 1674
37e680a1
CW
1675 const struct drm_i915_gem_object_ops *ops;
1676
2f633156
BW
1677 /** List of VMAs backed by this object */
1678 struct list_head vma_list;
1679
c1ad11fc
CW
1680 /** Stolen memory for this object, instead of being backed by shmem. */
1681 struct drm_mm_node *stolen;
35c20a60 1682 struct list_head global_list;
673a394b 1683
69dc4987 1684 struct list_head ring_list;
b25cb2f8
BW
1685 /** Used in execbuf to temporarily hold a ref */
1686 struct list_head obj_exec_link;
673a394b
EA
1687
1688 /**
65ce3027
CW
1689 * This is set if the object is on the active lists (has pending
1690 * rendering and so a non-zero seqno), and is not set if it i s on
1691 * inactive (ready to be unbound) list.
673a394b 1692 */
0206e353 1693 unsigned int active:1;
673a394b
EA
1694
1695 /**
1696 * This is set if the object has been written to since last bound
1697 * to the GTT
1698 */
0206e353 1699 unsigned int dirty:1;
778c3544
DV
1700
1701 /**
1702 * Fence register bits (if any) for this object. Will be set
1703 * as needed when mapped into the GTT.
1704 * Protected by dev->struct_mutex.
778c3544 1705 */
4b9de737 1706 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1707
778c3544
DV
1708 /**
1709 * Advice: are the backing pages purgeable?
1710 */
0206e353 1711 unsigned int madv:2;
778c3544 1712
778c3544
DV
1713 /**
1714 * Current tiling mode for the object.
1715 */
0206e353 1716 unsigned int tiling_mode:2;
5d82e3e6
CW
1717 /**
1718 * Whether the tiling parameters for the currently associated fence
1719 * register have changed. Note that for the purposes of tracking
1720 * tiling changes we also treat the unfenced register, the register
1721 * slot that the object occupies whilst it executes a fenced
1722 * command (such as BLT on gen2/3), as a "fence".
1723 */
1724 unsigned int fence_dirty:1;
778c3544 1725
75e9e915
DV
1726 /**
1727 * Is the object at the current location in the gtt mappable and
1728 * fenceable? Used to avoid costly recalculations.
1729 */
0206e353 1730 unsigned int map_and_fenceable:1;
75e9e915 1731
fb7d516a
DV
1732 /**
1733 * Whether the current gtt mapping needs to be mappable (and isn't just
1734 * mappable by accident). Track pin and fault separate for a more
1735 * accurate mappable working set.
1736 */
0206e353
AJ
1737 unsigned int fault_mappable:1;
1738 unsigned int pin_mappable:1;
cc98b413 1739 unsigned int pin_display:1;
fb7d516a 1740
24f3a8cf
AG
1741 /*
1742 * Is the object to be mapped as read-only to the GPU
1743 * Only honoured if hardware has relevant pte bit
1744 */
1745 unsigned long gt_ro:1;
1746
caea7476
CW
1747 /*
1748 * Is the GPU currently using a fence to access this buffer,
1749 */
1750 unsigned int pending_fenced_gpu_access:1;
1751 unsigned int fenced_gpu_access:1;
1752
651d794f 1753 unsigned int cache_level:3;
93dfb40c 1754
7bddb01f 1755 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1756 unsigned int has_global_gtt_mapping:1;
9da3da66 1757 unsigned int has_dma_mapping:1;
7bddb01f 1758
a071fa00
DV
1759 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1760
9da3da66 1761 struct sg_table *pages;
a5570178 1762 int pages_pin_count;
673a394b 1763
1286ff73 1764 /* prime dma-buf support */
9a70cc2a
DA
1765 void *dma_buf_vmapping;
1766 int vmapping_count;
1767
a4872ba6 1768 struct intel_engine_cs *ring;
caea7476 1769
1c293ea3 1770 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1771 uint32_t last_read_seqno;
1772 uint32_t last_write_seqno;
caea7476
CW
1773 /** Breadcrumb of last fenced GPU access to the buffer. */
1774 uint32_t last_fenced_seqno;
673a394b 1775
778c3544 1776 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1777 uint32_t stride;
673a394b 1778
80075d49
DV
1779 /** References from framebuffers, locks out tiling changes. */
1780 unsigned long framebuffer_references;
1781
280b713b 1782 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1783 unsigned long *bit_17;
280b713b 1784
79e53945 1785 /** User space pin count and filp owning the pin */
aa5f8021 1786 unsigned long user_pin_count;
79e53945 1787 struct drm_file *pin_filp;
71acb5eb
DA
1788
1789 /** for phy allocated objects */
00731155 1790 drm_dma_handle_t *phys_handle;
673a394b 1791
5cc9ed4b
CW
1792 union {
1793 struct i915_gem_userptr {
1794 uintptr_t ptr;
1795 unsigned read_only :1;
1796 unsigned workers :4;
1797#define I915_GEM_USERPTR_MAX_WORKERS 15
1798
1799 struct mm_struct *mm;
1800 struct i915_mmu_object *mn;
1801 struct work_struct *work;
1802 } userptr;
1803 };
1804};
62b8b215 1805#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1806
a071fa00
DV
1807void i915_gem_track_fb(struct drm_i915_gem_object *old,
1808 struct drm_i915_gem_object *new,
1809 unsigned frontbuffer_bits);
1810
673a394b
EA
1811/**
1812 * Request queue structure.
1813 *
1814 * The request queue allows us to note sequence numbers that have been emitted
1815 * and may be associated with active buffers to be retired.
1816 *
1817 * By keeping this list, we can avoid having to do questionable
1818 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1819 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1820 */
1821struct drm_i915_gem_request {
852835f3 1822 /** On Which ring this request was generated */
a4872ba6 1823 struct intel_engine_cs *ring;
852835f3 1824
673a394b
EA
1825 /** GEM sequence number associated with this request. */
1826 uint32_t seqno;
1827
7d736f4f
MK
1828 /** Position in the ringbuffer of the start of the request */
1829 u32 head;
1830
1831 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1832 u32 tail;
1833
0e50e96b 1834 /** Context related to this request */
273497e5 1835 struct intel_context *ctx;
0e50e96b 1836
7d736f4f
MK
1837 /** Batch buffer related to this request if any */
1838 struct drm_i915_gem_object *batch_obj;
1839
673a394b
EA
1840 /** Time at which this request was emitted, in jiffies. */
1841 unsigned long emitted_jiffies;
1842
b962442e 1843 /** global list entry for this request */
673a394b 1844 struct list_head list;
b962442e 1845
f787a5f5 1846 struct drm_i915_file_private *file_priv;
b962442e
EA
1847 /** file_priv list entry for this request */
1848 struct list_head client_list;
673a394b
EA
1849};
1850
1851struct drm_i915_file_private {
b29c19b6 1852 struct drm_i915_private *dev_priv;
ab0e7ff9 1853 struct drm_file *file;
b29c19b6 1854
673a394b 1855 struct {
99057c81 1856 spinlock_t lock;
b962442e 1857 struct list_head request_list;
b29c19b6 1858 struct delayed_work idle_work;
673a394b 1859 } mm;
40521054 1860 struct idr context_idr;
e59ec13d 1861
b29c19b6 1862 atomic_t rps_wait_boost;
a4872ba6 1863 struct intel_engine_cs *bsd_ring;
673a394b
EA
1864};
1865
351e3db2
BV
1866/*
1867 * A command that requires special handling by the command parser.
1868 */
1869struct drm_i915_cmd_descriptor {
1870 /*
1871 * Flags describing how the command parser processes the command.
1872 *
1873 * CMD_DESC_FIXED: The command has a fixed length if this is set,
1874 * a length mask if not set
1875 * CMD_DESC_SKIP: The command is allowed but does not follow the
1876 * standard length encoding for the opcode range in
1877 * which it falls
1878 * CMD_DESC_REJECT: The command is never allowed
1879 * CMD_DESC_REGISTER: The command should be checked against the
1880 * register whitelist for the appropriate ring
1881 * CMD_DESC_MASTER: The command is allowed if the submitting process
1882 * is the DRM master
1883 */
1884 u32 flags;
1885#define CMD_DESC_FIXED (1<<0)
1886#define CMD_DESC_SKIP (1<<1)
1887#define CMD_DESC_REJECT (1<<2)
1888#define CMD_DESC_REGISTER (1<<3)
1889#define CMD_DESC_BITMASK (1<<4)
1890#define CMD_DESC_MASTER (1<<5)
1891
1892 /*
1893 * The command's unique identification bits and the bitmask to get them.
1894 * This isn't strictly the opcode field as defined in the spec and may
1895 * also include type, subtype, and/or subop fields.
1896 */
1897 struct {
1898 u32 value;
1899 u32 mask;
1900 } cmd;
1901
1902 /*
1903 * The command's length. The command is either fixed length (i.e. does
1904 * not include a length field) or has a length field mask. The flag
1905 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
1906 * a length mask. All command entries in a command table must include
1907 * length information.
1908 */
1909 union {
1910 u32 fixed;
1911 u32 mask;
1912 } length;
1913
1914 /*
1915 * Describes where to find a register address in the command to check
1916 * against the ring's register whitelist. Only valid if flags has the
1917 * CMD_DESC_REGISTER bit set.
1918 */
1919 struct {
1920 u32 offset;
1921 u32 mask;
1922 } reg;
1923
1924#define MAX_CMD_DESC_BITMASKS 3
1925 /*
1926 * Describes command checks where a particular dword is masked and
1927 * compared against an expected value. If the command does not match
1928 * the expected value, the parser rejects it. Only valid if flags has
1929 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
1930 * are valid.
d4d48035
BV
1931 *
1932 * If the check specifies a non-zero condition_mask then the parser
1933 * only performs the check when the bits specified by condition_mask
1934 * are non-zero.
351e3db2
BV
1935 */
1936 struct {
1937 u32 offset;
1938 u32 mask;
1939 u32 expected;
d4d48035
BV
1940 u32 condition_offset;
1941 u32 condition_mask;
351e3db2
BV
1942 } bits[MAX_CMD_DESC_BITMASKS];
1943};
1944
1945/*
1946 * A table of commands requiring special handling by the command parser.
1947 *
1948 * Each ring has an array of tables. Each table consists of an array of command
1949 * descriptors, which must be sorted with command opcodes in ascending order.
1950 */
1951struct drm_i915_cmd_table {
1952 const struct drm_i915_cmd_descriptor *table;
1953 int count;
1954};
1955
5c969aa7 1956#define INTEL_INFO(dev) (&to_i915(dev)->info)
cae5852d 1957
ffbab09b
VS
1958#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1959#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
cae5852d 1960#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
ffbab09b 1961#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
cae5852d 1962#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
ffbab09b
VS
1963#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1964#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
cae5852d
ZN
1965#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1966#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1967#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
ffbab09b 1968#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
cae5852d 1969#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
ffbab09b
VS
1970#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1971#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
cae5852d
ZN
1972#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1973#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
ffbab09b 1974#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
4b65177b 1975#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
ffbab09b
VS
1976#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1977 (dev)->pdev->device == 0x0152 || \
1978 (dev)->pdev->device == 0x015a)
1979#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1980 (dev)->pdev->device == 0x0106 || \
1981 (dev)->pdev->device == 0x010A)
70a3eb7a 1982#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
6df4027b 1983#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
4cae9ae0 1984#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
8179f1f0 1985#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
cae5852d 1986#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 1987#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
ffbab09b 1988 ((dev)->pdev->device & 0xFF00) == 0x0C00)
5dd8c4c3
BW
1989#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
1990 (((dev)->pdev->device & 0xf) == 0x2 || \
1991 ((dev)->pdev->device & 0xf) == 0x6 || \
1992 ((dev)->pdev->device & 0xf) == 0xe))
1993#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
ffbab09b 1994 ((dev)->pdev->device & 0xFF00) == 0x0A00)
5dd8c4c3 1995#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
9435373e 1996#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
ffbab09b 1997 ((dev)->pdev->device & 0x00F0) == 0x0020)
9bbfd20a
PZ
1998/* ULX machines are also considered ULT. */
1999#define IS_HSW_ULX(dev) ((dev)->pdev->device == 0x0A0E || \
2000 (dev)->pdev->device == 0x0A1E)
b833d685 2001#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2002
85436696
JB
2003/*
2004 * The genX designation typically refers to the render engine, so render
2005 * capability related checks should use IS_GEN, while display and other checks
2006 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2007 * chips, etc.).
2008 */
cae5852d
ZN
2009#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2010#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2011#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2012#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2013#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2014#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2015#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
cae5852d 2016
73ae478c
BW
2017#define RENDER_RING (1<<RCS)
2018#define BSD_RING (1<<VCS)
2019#define BLT_RING (1<<BCS)
2020#define VEBOX_RING (1<<VECS)
845f74a7 2021#define BSD2_RING (1<<VCS2)
63c42e56 2022#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2023#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2024#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2025#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2026#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2027#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2028 to_i915(dev)->ellc_size)
cae5852d
ZN
2029#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2030
254f965c 2031#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
7365fb78
JB
2032#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6)
2033#define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 && !IS_GEN8(dev))
c5dc5cec 2034#define USES_PPGTT(dev) intel_enable_ppgtt(dev, false)
7e0d96bc 2035#define USES_FULL_PPGTT(dev) intel_enable_ppgtt(dev, true)
1d2a314c 2036
05394f39 2037#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2038#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2039
b45305fc
DV
2040/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2041#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
2042/*
2043 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2044 * even when in MSI mode. This results in spurious interrupt warnings if the
2045 * legacy irq no. is shared with another device. The kernel then disables that
2046 * interrupt source and so prevents the other device from working properly.
2047 */
2048#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2049#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2050
cae5852d
ZN
2051/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2052 * rows, which changed the alignment requirements and fence programming.
2053 */
2054#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2055 IS_I915GM(dev)))
2056#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2057#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2058#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
2059#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2060#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2061
2062#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2063#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2064#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2065
2a114cc1 2066#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2067
dd93be58 2068#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2069#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
ed8546ac 2070#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
6157d3c8 2071#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
fd7f8cce 2072 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
affa9354 2073
17a303ec
PZ
2074#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2075#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2076#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2077#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2078#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2079#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2080
2c1792a1 2081#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
eb877ebf 2082#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
2083#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2084#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2085#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2086#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2087
040d2baa
BW
2088/* DPF == dynamic parity feature */
2089#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2090#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2091
c8735b0c
BW
2092#define GT_FREQUENCY_MULTIPLIER 50
2093
05394f39
CW
2094#include "i915_trace.h"
2095
baa70943 2096extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2097extern int i915_max_ioctl;
2098
6a9ee8af
DA
2099extern int i915_suspend(struct drm_device *dev, pm_message_t state);
2100extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
2101extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2102extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2103
d330a953
JN
2104/* i915_params.c */
2105struct i915_params {
2106 int modeset;
2107 int panel_ignore_lid;
2108 unsigned int powersave;
2109 int semaphores;
2110 unsigned int lvds_downclock;
2111 int lvds_channel_mode;
2112 int panel_use_ssc;
2113 int vbt_sdvo_panel_type;
2114 int enable_rc6;
2115 int enable_fbc;
d330a953
JN
2116 int enable_ppgtt;
2117 int enable_psr;
2118 unsigned int preliminary_hw_support;
2119 int disable_power_well;
2120 int enable_ips;
e5aa6541 2121 int invert_brightness;
351e3db2 2122 int enable_cmd_parser;
e5aa6541
DL
2123 /* leave bools at the end to not create holes */
2124 bool enable_hangcheck;
2125 bool fastboot;
d330a953
JN
2126 bool prefault_disable;
2127 bool reset;
a0bae57f 2128 bool disable_display;
7a10dfa6 2129 bool disable_vtd_wa;
84c33a64 2130 int use_mmio_flip;
d330a953
JN
2131};
2132extern struct i915_params i915 __read_mostly;
2133
1da177e4 2134 /* i915_dma.c */
d05c617e 2135void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 2136extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 2137extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2138extern int i915_driver_unload(struct drm_device *);
2885f6ac 2139extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2140extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2141extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2142 struct drm_file *file);
673a394b 2143extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2144 struct drm_file *file);
84b1fd10 2145extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 2146#ifdef CONFIG_COMPAT
0d6aa60b
DA
2147extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2148 unsigned long arg);
c43b5634 2149#endif
673a394b 2150extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
2151 struct drm_clip_rect *box,
2152 int DR1, int DR4);
8e96d9c4 2153extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 2154extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2155extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2156extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2157extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2158extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2159int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2160
073f34d9 2161extern void intel_console_resume(struct work_struct *work);
af6061af 2162
1da177e4 2163/* i915_irq.c */
10cd45b6 2164void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2165__printf(3, 4)
2166void i915_handle_error(struct drm_device *dev, bool wedged,
2167 const char *fmt, ...);
1da177e4 2168
76c3552f
D
2169void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2170 int new_delay);
f71d4af4 2171extern void intel_irq_init(struct drm_device *dev);
20afbda2 2172extern void intel_hpd_init(struct drm_device *dev);
907b28c5
CW
2173
2174extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2175extern void intel_uncore_early_sanitize(struct drm_device *dev,
2176 bool restore_forcewake);
907b28c5 2177extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2178extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2179extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2180extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
b1f14ad0 2181
7c463586 2182void
50227e1c 2183i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2184 u32 status_mask);
7c463586
KP
2185
2186void
50227e1c 2187i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2188 u32 status_mask);
7c463586 2189
f8b79e58
ID
2190void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2191void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2192
673a394b
EA
2193/* i915_gem.c */
2194int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2195 struct drm_file *file_priv);
2196int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2197 struct drm_file *file_priv);
2198int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2199 struct drm_file *file_priv);
2200int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2201 struct drm_file *file_priv);
2202int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2203 struct drm_file *file_priv);
de151cf6
JB
2204int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2205 struct drm_file *file_priv);
673a394b
EA
2206int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2207 struct drm_file *file_priv);
2208int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2209 struct drm_file *file_priv);
2210int i915_gem_execbuffer(struct drm_device *dev, void *data,
2211 struct drm_file *file_priv);
76446cac
JB
2212int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2213 struct drm_file *file_priv);
673a394b
EA
2214int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2215 struct drm_file *file_priv);
2216int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2217 struct drm_file *file_priv);
2218int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2219 struct drm_file *file_priv);
199adf40
BW
2220int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2221 struct drm_file *file);
2222int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2223 struct drm_file *file);
673a394b
EA
2224int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2225 struct drm_file *file_priv);
3ef94daa
CW
2226int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2227 struct drm_file *file_priv);
673a394b
EA
2228int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2229 struct drm_file *file_priv);
2230int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2231 struct drm_file *file_priv);
2232int i915_gem_set_tiling(struct drm_device *dev, void *data,
2233 struct drm_file *file_priv);
2234int i915_gem_get_tiling(struct drm_device *dev, void *data,
2235 struct drm_file *file_priv);
5cc9ed4b
CW
2236int i915_gem_init_userptr(struct drm_device *dev);
2237int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2238 struct drm_file *file);
5a125c3c
EA
2239int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2240 struct drm_file *file_priv);
23ba4fd0
BW
2241int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2242 struct drm_file *file_priv);
673a394b 2243void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
2244void *i915_gem_object_alloc(struct drm_device *dev);
2245void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2246void i915_gem_object_init(struct drm_i915_gem_object *obj,
2247 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2248struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2249 size_t size);
7e0d96bc
BW
2250void i915_init_vm(struct drm_i915_private *dev_priv,
2251 struct i915_address_space *vm);
673a394b 2252void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2253void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2254
1ec9e26d
DV
2255#define PIN_MAPPABLE 0x1
2256#define PIN_NONBLOCK 0x2
bf3d149b 2257#define PIN_GLOBAL 0x4
d23db88c
CW
2258#define PIN_OFFSET_BIAS 0x8
2259#define PIN_OFFSET_MASK (~4095)
2021746e 2260int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 2261 struct i915_address_space *vm,
2021746e 2262 uint32_t alignment,
d23db88c 2263 uint64_t flags);
07fe0b12 2264int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2265int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2266void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2267void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 2268void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 2269
4c914c0c
BV
2270int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2271 int *needs_clflush);
2272
37e680a1 2273int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
2274static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2275{
67d5a50c
ID
2276 struct sg_page_iter sg_iter;
2277
2278 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 2279 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
2280
2281 return NULL;
9da3da66 2282}
a5570178
CW
2283static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2284{
2285 BUG_ON(obj->pages == NULL);
2286 obj->pages_pin_count++;
2287}
2288static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2289{
2290 BUG_ON(obj->pages_pin_count == 0);
2291 obj->pages_pin_count--;
2292}
2293
54cf91dc 2294int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2295int i915_gem_object_sync(struct drm_i915_gem_object *obj,
a4872ba6 2296 struct intel_engine_cs *to);
e2d05a8b 2297void i915_vma_move_to_active(struct i915_vma *vma,
a4872ba6 2298 struct intel_engine_cs *ring);
ff72145b
DA
2299int i915_gem_dumb_create(struct drm_file *file_priv,
2300 struct drm_device *dev,
2301 struct drm_mode_create_dumb *args);
2302int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2303 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2304/**
2305 * Returns true if seq1 is later than seq2.
2306 */
2307static inline bool
2308i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2309{
2310 return (int32_t)(seq1 - seq2) >= 0;
2311}
2312
fca26bb4
MK
2313int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2314int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2315int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2316int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2317
d8ffa60b
DV
2318bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2319void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
1690e1eb 2320
8d9fc7fd 2321struct drm_i915_gem_request *
a4872ba6 2322i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2323
b29c19b6 2324bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2325void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2326int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2327 bool interruptible);
84c33a64
SG
2328int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno);
2329
1f83fee0
DV
2330static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2331{
2332 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2333 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2334}
2335
2336static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2337{
2ac0f450
MK
2338 return atomic_read(&error->reset_counter) & I915_WEDGED;
2339}
2340
2341static inline u32 i915_reset_count(struct i915_gpu_error *error)
2342{
2343 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2344}
a71d8d94 2345
88b4aa87
MK
2346static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2347{
2348 return dev_priv->gpu_error.stop_rings == 0 ||
2349 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2350}
2351
2352static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2353{
2354 return dev_priv->gpu_error.stop_rings == 0 ||
2355 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2356}
2357
069efc1d 2358void i915_gem_reset(struct drm_device *dev);
000433b6 2359bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2360int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2361int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 2362int __must_check i915_gem_init_hw(struct drm_device *dev);
a4872ba6 2363int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
f691e2f4 2364void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2365void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2366int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2367int __must_check i915_gem_suspend(struct drm_device *dev);
a4872ba6 2368int __i915_add_request(struct intel_engine_cs *ring,
0025c077 2369 struct drm_file *file,
7d736f4f 2370 struct drm_i915_gem_object *batch_obj,
0025c077
MK
2371 u32 *seqno);
2372#define i915_add_request(ring, seqno) \
854c94a7 2373 __i915_add_request(ring, NULL, NULL, seqno)
a4872ba6 2374int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
199b2bc2 2375 uint32_t seqno);
de151cf6 2376int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2377int __must_check
2378i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2379 bool write);
2380int __must_check
dabdfe02
CW
2381i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2382int __must_check
2da3b9b9
CW
2383i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2384 u32 alignment,
a4872ba6 2385 struct intel_engine_cs *pipelined);
cc98b413 2386void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
00731155 2387int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 2388 int align);
b29c19b6 2389int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2390void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2391
0fa87796
ID
2392uint32_t
2393i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2394uint32_t
d865110c
ID
2395i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2396 int tiling_mode, bool fenced);
467cffba 2397
e4ffd173
CW
2398int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2399 enum i915_cache_level cache_level);
2400
1286ff73
DV
2401struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2402 struct dma_buf *dma_buf);
2403
2404struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2405 struct drm_gem_object *gem_obj, int flags);
2406
19b2dbde
CW
2407void i915_gem_restore_fences(struct drm_device *dev);
2408
a70a3148
BW
2409unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2410 struct i915_address_space *vm);
2411bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2412bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2413 struct i915_address_space *vm);
2414unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2415 struct i915_address_space *vm);
2416struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2417 struct i915_address_space *vm);
accfef2e
BW
2418struct i915_vma *
2419i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2420 struct i915_address_space *vm);
5c2abbea
BW
2421
2422struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
d7f46fc4
BW
2423static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2424 struct i915_vma *vma;
2425 list_for_each_entry(vma, &obj->vma_list, vma_link)
2426 if (vma->pin_count > 0)
2427 return true;
2428 return false;
2429}
5c2abbea 2430
a70a3148
BW
2431/* Some GGTT VM helpers */
2432#define obj_to_ggtt(obj) \
2433 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2434static inline bool i915_is_ggtt(struct i915_address_space *vm)
2435{
2436 struct i915_address_space *ggtt =
2437 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2438 return vm == ggtt;
2439}
2440
2441static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2442{
2443 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2444}
2445
2446static inline unsigned long
2447i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2448{
2449 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2450}
2451
2452static inline unsigned long
2453i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2454{
2455 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2456}
c37e2204
BW
2457
2458static inline int __must_check
2459i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2460 uint32_t alignment,
1ec9e26d 2461 unsigned flags)
c37e2204 2462{
bf3d149b 2463 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment, flags | PIN_GLOBAL);
c37e2204 2464}
a70a3148 2465
b287110e
DV
2466static inline int
2467i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2468{
2469 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2470}
2471
2472void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2473
254f965c 2474/* i915_gem_context.c */
0eea67eb 2475#define ctx_to_ppgtt(ctx) container_of((ctx)->vm, struct i915_hw_ppgtt, base)
8245be31 2476int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2477void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 2478void i915_gem_context_reset(struct drm_device *dev);
e422b888 2479int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 2480int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 2481void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
a4872ba6 2482int i915_switch_context(struct intel_engine_cs *ring,
273497e5
OM
2483 struct intel_context *to);
2484struct intel_context *
41bde553 2485i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 2486void i915_gem_context_free(struct kref *ctx_ref);
273497e5 2487static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 2488{
691e6415 2489 kref_get(&ctx->ref);
dce3271b
MK
2490}
2491
273497e5 2492static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 2493{
691e6415 2494 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
2495}
2496
273497e5 2497static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 2498{
821d66dd 2499 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
2500}
2501
84624813
BW
2502int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2503 struct drm_file *file);
2504int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2505 struct drm_file *file);
1286ff73 2506
9d0a6fa6 2507/* i915_gem_render_state.c */
a4872ba6 2508int i915_gem_render_state_init(struct intel_engine_cs *ring);
679845ed
BW
2509/* i915_gem_evict.c */
2510int __must_check i915_gem_evict_something(struct drm_device *dev,
2511 struct i915_address_space *vm,
2512 int min_size,
2513 unsigned alignment,
2514 unsigned cache_level,
d23db88c
CW
2515 unsigned long start,
2516 unsigned long end,
1ec9e26d 2517 unsigned flags);
679845ed
BW
2518int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2519int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 2520
0260c420 2521/* belongs in i915_gem_gtt.h */
d09105c6 2522static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2523{
2524 if (INTEL_INFO(dev)->gen < 6)
2525 intel_gtt_chipset_flush();
2526}
246cbfb5 2527
9797fbfb
CW
2528/* i915_gem_stolen.c */
2529int i915_gem_init_stolen(struct drm_device *dev);
5e59f717 2530int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
11be49eb 2531void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2532void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2533struct drm_i915_gem_object *
2534i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2535struct drm_i915_gem_object *
2536i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2537 u32 stolen_offset,
2538 u32 gtt_offset,
2539 u32 size);
9797fbfb 2540
673a394b 2541/* i915_gem_tiling.c */
2c1792a1 2542static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 2543{
50227e1c 2544 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
2545
2546 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2547 obj->tiling_mode != I915_TILING_NONE;
2548}
2549
673a394b 2550void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2551void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2552void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2553
2554/* i915_gem_debug.c */
23bc5982
CW
2555#if WATCH_LISTS
2556int i915_verify_lists(struct drm_device *dev);
673a394b 2557#else
23bc5982 2558#define i915_verify_lists(dev) 0
673a394b 2559#endif
1da177e4 2560
2017263e 2561/* i915_debugfs.c */
27c202ad
BG
2562int i915_debugfs_init(struct drm_minor *minor);
2563void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 2564#ifdef CONFIG_DEBUG_FS
07144428
DL
2565void intel_display_crc_init(struct drm_device *dev);
2566#else
f8c168fa 2567static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 2568#endif
84734a04
MK
2569
2570/* i915_gpu_error.c */
edc3d884
MK
2571__printf(2, 3)
2572void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2573int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2574 const struct i915_error_state_file_priv *error);
4dc955f7
MK
2575int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2576 size_t count, loff_t pos);
2577static inline void i915_error_state_buf_release(
2578 struct drm_i915_error_state_buf *eb)
2579{
2580 kfree(eb->buf);
2581}
58174462
MK
2582void i915_capture_error_state(struct drm_device *dev, bool wedge,
2583 const char *error_msg);
84734a04
MK
2584void i915_error_state_get(struct drm_device *dev,
2585 struct i915_error_state_file_priv *error_priv);
2586void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2587void i915_destroy_error_state(struct drm_device *dev);
2588
2589void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2590const char *i915_cache_level_str(int type);
2017263e 2591
351e3db2 2592/* i915_cmd_parser.c */
d728c8ef 2593int i915_cmd_parser_get_version(void);
a4872ba6
OM
2594int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2595void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2596bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2597int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2
BV
2598 struct drm_i915_gem_object *batch_obj,
2599 u32 batch_start_offset,
2600 bool is_master);
2601
317c35d1
JB
2602/* i915_suspend.c */
2603extern int i915_save_state(struct drm_device *dev);
2604extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2605
d8157a36
DV
2606/* i915_ums.c */
2607void i915_save_display_reg(struct drm_device *dev);
2608void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2609
0136db58
BW
2610/* i915_sysfs.c */
2611void i915_setup_sysfs(struct drm_device *dev_priv);
2612void i915_teardown_sysfs(struct drm_device *dev_priv);
2613
f899fc64
CW
2614/* intel_i2c.c */
2615extern int intel_setup_gmbus(struct drm_device *dev);
2616extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2617static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2618{
2ed06c93 2619 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2620}
2621
2622extern struct i2c_adapter *intel_gmbus_get_adapter(
2623 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2624extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2625extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2626static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2627{
2628 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2629}
f899fc64
CW
2630extern void intel_i2c_reset(struct drm_device *dev);
2631
3b617967 2632/* intel_opregion.c */
9c4b0a68 2633struct intel_encoder;
44834a67 2634#ifdef CONFIG_ACPI
27d50c82 2635extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
2636extern void intel_opregion_init(struct drm_device *dev);
2637extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2638extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
2639extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2640 bool enable);
ecbc5cf3
JN
2641extern int intel_opregion_notify_adapter(struct drm_device *dev,
2642 pci_power_t state);
65e082c9 2643#else
27d50c82 2644static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
2645static inline void intel_opregion_init(struct drm_device *dev) { return; }
2646static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2647static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
2648static inline int
2649intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2650{
2651 return 0;
2652}
ecbc5cf3
JN
2653static inline int
2654intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2655{
2656 return 0;
2657}
65e082c9 2658#endif
8ee1c3db 2659
723bfd70
JB
2660/* intel_acpi.c */
2661#ifdef CONFIG_ACPI
2662extern void intel_register_dsm_handler(void);
2663extern void intel_unregister_dsm_handler(void);
2664#else
2665static inline void intel_register_dsm_handler(void) { return; }
2666static inline void intel_unregister_dsm_handler(void) { return; }
2667#endif /* CONFIG_ACPI */
2668
79e53945 2669/* modesetting */
f817586c 2670extern void intel_modeset_init_hw(struct drm_device *dev);
7d708ee4 2671extern void intel_modeset_suspend_hw(struct drm_device *dev);
79e53945 2672extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2673extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2674extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 2675extern void intel_connector_unregister(struct intel_connector *);
28d52043 2676extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2677extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2678 bool force_restore);
44cec740 2679extern void i915_redisable_vga(struct drm_device *dev);
04098753 2680extern void i915_redisable_vga_power_on(struct drm_device *dev);
ee5382ae 2681extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 2682extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2683extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2684extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2685extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84 2686extern void valleyview_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
2687extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
2688 bool enable);
0206e353
AJ
2689extern void intel_detect_pch(struct drm_device *dev);
2690extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2691extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2692
2911a35b 2693extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2694int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2695 struct drm_file *file);
b6359918
MK
2696int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2697 struct drm_file *file);
575155a9 2698
84c33a64
SG
2699void intel_notify_mmio_flip(struct intel_engine_cs *ring);
2700
6ef3d427
CW
2701/* overlay */
2702extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2703extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2704 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2705
2706extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2707extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2708 struct drm_device *dev,
2709 struct intel_display_error_state *error);
6ef3d427 2710
b7287d80
BW
2711/* On SNB platform, before reading ring registers forcewake bit
2712 * must be set to prevent GT core from power down and stale values being
2713 * returned.
2714 */
c8d9a590
D
2715void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2716void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
e998c40f 2717void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
b7287d80 2718
42c0526c
BW
2719int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2720int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2721
2722/* intel_sideband.c */
64936258
JN
2723u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2724void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2725u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
2726u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2727void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2728u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2729void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2730u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2731void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
2732u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2733void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
2734u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2735void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
2736u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2737void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
2738u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2739 enum intel_sbi_destination destination);
2740void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2741 enum intel_sbi_destination destination);
e9fe51c6
SK
2742u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2743void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 2744
2ec3815f
VS
2745int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2746int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
42c0526c 2747
c8d9a590
D
2748#define FORCEWAKE_RENDER (1 << 0)
2749#define FORCEWAKE_MEDIA (1 << 1)
2750#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2751
2752
0b274481
BW
2753#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2754#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2755
2756#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2757#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2758#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2759#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2760
2761#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2762#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2763#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2764#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2765
698b3135
CW
2766/* Be very careful with read/write 64-bit values. On 32-bit machines, they
2767 * will be implemented using 2 32-bit writes in an arbitrary order with
2768 * an arbitrary delay between them. This can cause the hardware to
2769 * act upon the intermediate value, possibly leading to corruption and
2770 * machine death. You have been warned.
2771 */
0b274481
BW
2772#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2773#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 2774
50877445
CW
2775#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
2776 u32 upper = I915_READ(upper_reg); \
2777 u32 lower = I915_READ(lower_reg); \
2778 u32 tmp = I915_READ(upper_reg); \
2779 if (upper != tmp) { \
2780 upper = tmp; \
2781 lower = I915_READ(lower_reg); \
2782 WARN_ON(I915_READ(upper_reg) != upper); \
2783 } \
2784 (u64)upper << 32 | lower; })
2785
cae5852d
ZN
2786#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2787#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2788
55bc60db
VS
2789/* "Broadcast RGB" property */
2790#define INTEL_BROADCAST_RGB_AUTO 0
2791#define INTEL_BROADCAST_RGB_FULL 1
2792#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2793
766aa1c4
VS
2794static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2795{
2796 if (HAS_PCH_SPLIT(dev))
2797 return CPU_VGACNTRL;
2798 else if (IS_VALLEYVIEW(dev))
2799 return VLV_VGACNTRL;
2800 else
2801 return VGACNTRL;
2802}
2803
2bb4629a
VS
2804static inline void __user *to_user_ptr(u64 address)
2805{
2806 return (void __user *)(uintptr_t)address;
2807}
2808
df97729f
ID
2809static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2810{
2811 unsigned long j = msecs_to_jiffies(m);
2812
2813 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2814}
2815
2816static inline unsigned long
2817timespec_to_jiffies_timeout(const struct timespec *value)
2818{
2819 unsigned long j = timespec_to_jiffies(value);
2820
2821 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2822}
2823
dce56b3c
PZ
2824/*
2825 * If you need to wait X milliseconds between events A and B, but event B
2826 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2827 * when event A happened, then just before event B you call this function and
2828 * pass the timestamp as the first argument, and X as the second argument.
2829 */
2830static inline void
2831wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2832{
ec5e0cfb 2833 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
2834
2835 /*
2836 * Don't re-read the value of "jiffies" every time since it may change
2837 * behind our back and break the math.
2838 */
2839 tmp_jiffies = jiffies;
2840 target_jiffies = timestamp_jiffies +
2841 msecs_to_jiffies_timeout(to_wait_ms);
2842
2843 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
2844 remaining_jiffies = target_jiffies - tmp_jiffies;
2845 while (remaining_jiffies)
2846 remaining_jiffies =
2847 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
2848 }
2849}
2850
1da177e4 2851#endif