]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Make vlv and chv forcewake put generic.
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
b20385f1 38#include "intel_lrc.h"
0260c420 39#include "i915_gem_gtt.h"
564ddb2f 40#include "i915_gem_render_state.h"
0839ccb8 41#include <linux/io-mapping.h>
f899fc64 42#include <linux/i2c.h>
c167a6fc 43#include <linux/i2c-algo-bit.h>
0ade6386 44#include <drm/intel-gtt.h>
ba8286fa 45#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
d9fc9413 46#include <drm/drm_gem.h>
aaa6fd2a 47#include <linux/backlight.h>
5cc9ed4b 48#include <linux/hashtable.h>
2911a35b 49#include <linux/intel-iommu.h>
742cbee8 50#include <linux/kref.h>
9ee32fea 51#include <linux/pm_qos.h>
585fb111 52
1da177e4
LT
53/* General customization:
54 */
55
1da177e4
LT
56#define DRIVER_NAME "i915"
57#define DRIVER_DESC "Intel Graphics"
0a0c0018 58#define DRIVER_DATE "20150117"
1da177e4 59
c883ef1b 60#undef WARN_ON
5f77eeb0
DV
61/* Many gcc seem to no see through this and fall over :( */
62#if 0
63#define WARN_ON(x) ({ \
64 bool __i915_warn_cond = (x); \
65 if (__builtin_constant_p(__i915_warn_cond)) \
66 BUILD_BUG_ON(__i915_warn_cond); \
67 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
68#else
69#define WARN_ON(x) WARN((x), "WARN_ON(" #x ")")
70#endif
71
72#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
73 (long) (x), __func__);
c883ef1b 74
e2c719b7
RC
75/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
76 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
77 * which may not necessarily be a user visible problem. This will either
78 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
79 * enable distros and users to tailor their preferred amount of i915 abrt
80 * spam.
81 */
82#define I915_STATE_WARN(condition, format...) ({ \
83 int __ret_warn_on = !!(condition); \
84 if (unlikely(__ret_warn_on)) { \
85 if (i915.verbose_state_checks) \
2f3408c7 86 WARN(1, format); \
e2c719b7
RC
87 else \
88 DRM_ERROR(format); \
89 } \
90 unlikely(__ret_warn_on); \
91})
92
93#define I915_STATE_WARN_ON(condition) ({ \
94 int __ret_warn_on = !!(condition); \
95 if (unlikely(__ret_warn_on)) { \
96 if (i915.verbose_state_checks) \
2f3408c7 97 WARN(1, "WARN_ON(" #condition ")\n"); \
e2c719b7
RC
98 else \
99 DRM_ERROR("WARN_ON(" #condition ")\n"); \
100 } \
101 unlikely(__ret_warn_on); \
102})
103
317c35d1 104enum pipe {
752aa88a 105 INVALID_PIPE = -1,
317c35d1
JB
106 PIPE_A = 0,
107 PIPE_B,
9db4a9c7 108 PIPE_C,
a57c774a
AK
109 _PIPE_EDP,
110 I915_MAX_PIPES = _PIPE_EDP
317c35d1 111};
9db4a9c7 112#define pipe_name(p) ((p) + 'A')
317c35d1 113
a5c961d1
PZ
114enum transcoder {
115 TRANSCODER_A = 0,
116 TRANSCODER_B,
117 TRANSCODER_C,
a57c774a
AK
118 TRANSCODER_EDP,
119 I915_MAX_TRANSCODERS
a5c961d1
PZ
120};
121#define transcoder_name(t) ((t) + 'A')
122
84139d1e
DL
123/*
124 * This is the maximum (across all platforms) number of planes (primary +
125 * sprites) that can be active at the same time on one pipe.
126 *
127 * This value doesn't count the cursor plane.
128 */
129#define I915_MAX_PLANES 3
130
80824003
JB
131enum plane {
132 PLANE_A = 0,
133 PLANE_B,
9db4a9c7 134 PLANE_C,
80824003 135};
9db4a9c7 136#define plane_name(p) ((p) + 'A')
52440211 137
d615a166 138#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 139
2b139522
ED
140enum port {
141 PORT_A = 0,
142 PORT_B,
143 PORT_C,
144 PORT_D,
145 PORT_E,
146 I915_MAX_PORTS
147};
148#define port_name(p) ((p) + 'A')
149
a09caddd 150#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
151
152enum dpio_channel {
153 DPIO_CH0,
154 DPIO_CH1
155};
156
157enum dpio_phy {
158 DPIO_PHY0,
159 DPIO_PHY1
160};
161
b97186f0
PZ
162enum intel_display_power_domain {
163 POWER_DOMAIN_PIPE_A,
164 POWER_DOMAIN_PIPE_B,
165 POWER_DOMAIN_PIPE_C,
166 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
167 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
168 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
169 POWER_DOMAIN_TRANSCODER_A,
170 POWER_DOMAIN_TRANSCODER_B,
171 POWER_DOMAIN_TRANSCODER_C,
f52e353e 172 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
173 POWER_DOMAIN_PORT_DDI_A_2_LANES,
174 POWER_DOMAIN_PORT_DDI_A_4_LANES,
175 POWER_DOMAIN_PORT_DDI_B_2_LANES,
176 POWER_DOMAIN_PORT_DDI_B_4_LANES,
177 POWER_DOMAIN_PORT_DDI_C_2_LANES,
178 POWER_DOMAIN_PORT_DDI_C_4_LANES,
179 POWER_DOMAIN_PORT_DDI_D_2_LANES,
180 POWER_DOMAIN_PORT_DDI_D_4_LANES,
181 POWER_DOMAIN_PORT_DSI,
182 POWER_DOMAIN_PORT_CRT,
183 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 184 POWER_DOMAIN_VGA,
fbeeaa23 185 POWER_DOMAIN_AUDIO,
bd2bb1b9 186 POWER_DOMAIN_PLLS,
baa70707 187 POWER_DOMAIN_INIT,
bddc7645
ID
188
189 POWER_DOMAIN_NUM,
b97186f0
PZ
190};
191
192#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
193#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
194 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
195#define POWER_DOMAIN_TRANSCODER(tran) \
196 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
197 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 198
1d843f9d
EE
199enum hpd_pin {
200 HPD_NONE = 0,
201 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
202 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
203 HPD_CRT,
204 HPD_SDVO_B,
205 HPD_SDVO_C,
206 HPD_PORT_B,
207 HPD_PORT_C,
208 HPD_PORT_D,
209 HPD_NUM_PINS
210};
211
2a2d5482
CW
212#define I915_GEM_GPU_DOMAINS \
213 (I915_GEM_DOMAIN_RENDER | \
214 I915_GEM_DOMAIN_SAMPLER | \
215 I915_GEM_DOMAIN_COMMAND | \
216 I915_GEM_DOMAIN_INSTRUCTION | \
217 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 218
055e393f
DL
219#define for_each_pipe(__dev_priv, __p) \
220 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
2d025a5b
DL
221#define for_each_plane(pipe, p) \
222 for ((p) = 0; (p) < INTEL_INFO(dev)->num_sprites[(pipe)] + 1; (p)++)
d615a166 223#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
9db4a9c7 224
d79b814d
DL
225#define for_each_crtc(dev, crtc) \
226 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
227
d063ae48
DL
228#define for_each_intel_crtc(dev, intel_crtc) \
229 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
230
b2784e15
DL
231#define for_each_intel_encoder(dev, intel_encoder) \
232 list_for_each_entry(intel_encoder, \
233 &(dev)->mode_config.encoder_list, \
234 base.head)
235
6c2b7c12
DV
236#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
237 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
238 if ((intel_encoder)->base.crtc == (__crtc))
239
53f5e3ca
JB
240#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
241 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
242 if ((intel_connector)->base.encoder == (__encoder))
243
b04c5bd6
BF
244#define for_each_power_domain(domain, mask) \
245 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
246 if ((1 << (domain)) & (mask))
247
e7b903d2 248struct drm_i915_private;
ad46cb53 249struct i915_mm_struct;
5cc9ed4b 250struct i915_mmu_object;
e7b903d2 251
46edb027
DV
252enum intel_dpll_id {
253 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
254 /* real shared dpll ids must be >= 0 */
9cd86933
DV
255 DPLL_ID_PCH_PLL_A = 0,
256 DPLL_ID_PCH_PLL_B = 1,
429d47d5 257 /* hsw/bdw */
9cd86933
DV
258 DPLL_ID_WRPLL1 = 0,
259 DPLL_ID_WRPLL2 = 1,
429d47d5
S
260 /* skl */
261 DPLL_ID_SKL_DPLL1 = 0,
262 DPLL_ID_SKL_DPLL2 = 1,
263 DPLL_ID_SKL_DPLL3 = 2,
46edb027 264};
429d47d5 265#define I915_NUM_PLLS 3
46edb027 266
5358901f 267struct intel_dpll_hw_state {
dcfc3552 268 /* i9xx, pch plls */
66e985c0 269 uint32_t dpll;
8bcc2795 270 uint32_t dpll_md;
66e985c0
DV
271 uint32_t fp0;
272 uint32_t fp1;
dcfc3552
DL
273
274 /* hsw, bdw */
d452c5b6 275 uint32_t wrpll;
d1a2dc78
S
276
277 /* skl */
278 /*
279 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
280 * lower part of crtl1 and they get shifted into position when writing
281 * the register. This allows us to easily compare the state to share
282 * the DPLL.
283 */
284 uint32_t ctrl1;
285 /* HDMI only, 0 when used for DP */
286 uint32_t cfgcr1, cfgcr2;
5358901f
DV
287};
288
3e369b76 289struct intel_shared_dpll_config {
1e6f2ddc 290 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
3e369b76
ACO
291 struct intel_dpll_hw_state hw_state;
292};
293
294struct intel_shared_dpll {
295 struct intel_shared_dpll_config config;
8bd31e67
ACO
296 struct intel_shared_dpll_config *new_config;
297
ee7b9f93
JB
298 int active; /* count of number of active CRTCs (i.e. DPMS on) */
299 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
300 const char *name;
301 /* should match the index in the dev_priv->shared_dplls array */
302 enum intel_dpll_id id;
96f6128c
DV
303 /* The mode_set hook is optional and should be used together with the
304 * intel_prepare_shared_dpll function. */
15bdd4cf
DV
305 void (*mode_set)(struct drm_i915_private *dev_priv,
306 struct intel_shared_dpll *pll);
e7b903d2
DV
307 void (*enable)(struct drm_i915_private *dev_priv,
308 struct intel_shared_dpll *pll);
309 void (*disable)(struct drm_i915_private *dev_priv,
310 struct intel_shared_dpll *pll);
5358901f
DV
311 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
312 struct intel_shared_dpll *pll,
313 struct intel_dpll_hw_state *hw_state);
ee7b9f93 314};
ee7b9f93 315
429d47d5
S
316#define SKL_DPLL0 0
317#define SKL_DPLL1 1
318#define SKL_DPLL2 2
319#define SKL_DPLL3 3
320
e69d0bc1
DV
321/* Used by dp and fdi links */
322struct intel_link_m_n {
323 uint32_t tu;
324 uint32_t gmch_m;
325 uint32_t gmch_n;
326 uint32_t link_m;
327 uint32_t link_n;
328};
329
330void intel_link_compute_m_n(int bpp, int nlanes,
331 int pixel_clock, int link_clock,
332 struct intel_link_m_n *m_n);
333
1da177e4
LT
334/* Interface history:
335 *
336 * 1.1: Original.
0d6aa60b
DA
337 * 1.2: Add Power Management
338 * 1.3: Add vblank support
de227f5f 339 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 340 * 1.5: Add vblank pipe configuration
2228ed67
MD
341 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
342 * - Support vertical blank on secondary display pipe
1da177e4
LT
343 */
344#define DRIVER_MAJOR 1
2228ed67 345#define DRIVER_MINOR 6
1da177e4
LT
346#define DRIVER_PATCHLEVEL 0
347
23bc5982 348#define WATCH_LISTS 0
673a394b 349
0a3e67a4
JB
350struct opregion_header;
351struct opregion_acpi;
352struct opregion_swsci;
353struct opregion_asle;
354
8ee1c3db 355struct intel_opregion {
5bc4418b
BW
356 struct opregion_header __iomem *header;
357 struct opregion_acpi __iomem *acpi;
358 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
359 u32 swsci_gbda_sub_functions;
360 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
361 struct opregion_asle __iomem *asle;
362 void __iomem *vbt;
01fe9dbd 363 u32 __iomem *lid_state;
91a60f20 364 struct work_struct asle_work;
8ee1c3db 365};
44834a67 366#define OPREGION_SIZE (8*1024)
8ee1c3db 367
6ef3d427
CW
368struct intel_overlay;
369struct intel_overlay_error_state;
370
de151cf6 371#define I915_FENCE_REG_NONE -1
42b5aeab
VS
372#define I915_MAX_NUM_FENCES 32
373/* 32 fences + sign bit for FENCE_REG_NONE */
374#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
375
376struct drm_i915_fence_reg {
007cc8ac 377 struct list_head lru_list;
caea7476 378 struct drm_i915_gem_object *obj;
1690e1eb 379 int pin_count;
de151cf6 380};
7c1c2871 381
9b9d172d 382struct sdvo_device_mapping {
e957d772 383 u8 initialized;
9b9d172d 384 u8 dvo_port;
385 u8 slave_addr;
386 u8 dvo_wiring;
e957d772 387 u8 i2c_pin;
b1083333 388 u8 ddc_pin;
9b9d172d 389};
390
c4a1d9e4
CW
391struct intel_display_error_state;
392
63eeaf38 393struct drm_i915_error_state {
742cbee8 394 struct kref ref;
585b0288
BW
395 struct timeval time;
396
cb383002 397 char error_msg[128];
48b031e3 398 u32 reset_count;
62d5d69b 399 u32 suspend_count;
cb383002 400
585b0288 401 /* Generic register state */
63eeaf38
JB
402 u32 eir;
403 u32 pgtbl_er;
be998e2e 404 u32 ier;
885ea5a8 405 u32 gtier[4];
b9a3906b 406 u32 ccid;
0f3b6849
CW
407 u32 derrmr;
408 u32 forcewake;
585b0288
BW
409 u32 error; /* gen6+ */
410 u32 err_int; /* gen7 */
411 u32 done_reg;
91ec5d11
BW
412 u32 gac_eco;
413 u32 gam_ecochk;
414 u32 gab_ctl;
415 u32 gfx_mode;
585b0288 416 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
417 u64 fence[I915_MAX_NUM_FENCES];
418 struct intel_overlay_error_state *overlay;
419 struct intel_display_error_state *display;
0ca36d78 420 struct drm_i915_error_object *semaphore_obj;
585b0288 421
52d39a21 422 struct drm_i915_error_ring {
372fbb8e 423 bool valid;
362b8af7
BW
424 /* Software tracked state */
425 bool waiting;
426 int hangcheck_score;
427 enum intel_ring_hangcheck_action hangcheck_action;
428 int num_requests;
429
430 /* our own tracking of ring head and tail */
431 u32 cpu_ring_head;
432 u32 cpu_ring_tail;
433
434 u32 semaphore_seqno[I915_NUM_RINGS - 1];
435
436 /* Register state */
437 u32 tail;
438 u32 head;
439 u32 ctl;
440 u32 hws;
441 u32 ipeir;
442 u32 ipehr;
443 u32 instdone;
362b8af7
BW
444 u32 bbstate;
445 u32 instpm;
446 u32 instps;
447 u32 seqno;
448 u64 bbaddr;
50877445 449 u64 acthd;
362b8af7 450 u32 fault_reg;
13ffadd1 451 u64 faddr;
362b8af7
BW
452 u32 rc_psmi; /* sleep state */
453 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
454
52d39a21
CW
455 struct drm_i915_error_object {
456 int page_count;
457 u32 gtt_offset;
458 u32 *pages[0];
ab0e7ff9 459 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 460
52d39a21
CW
461 struct drm_i915_error_request {
462 long jiffies;
463 u32 seqno;
ee4f42b1 464 u32 tail;
52d39a21 465 } *requests;
6c7a01ec
BW
466
467 struct {
468 u32 gfx_mode;
469 union {
470 u64 pdp[4];
471 u32 pp_dir_base;
472 };
473 } vm_info;
ab0e7ff9
CW
474
475 pid_t pid;
476 char comm[TASK_COMM_LEN];
52d39a21 477 } ring[I915_NUM_RINGS];
3a448734 478
9df30794 479 struct drm_i915_error_buffer {
a779e5ab 480 u32 size;
9df30794 481 u32 name;
0201f1ec 482 u32 rseqno, wseqno;
9df30794
CW
483 u32 gtt_offset;
484 u32 read_domains;
485 u32 write_domain;
4b9de737 486 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
487 s32 pinned:2;
488 u32 tiling:2;
489 u32 dirty:1;
490 u32 purgeable:1;
5cc9ed4b 491 u32 userptr:1;
5d1333fc 492 s32 ring:4;
f56383cb 493 u32 cache_level:3;
95f5301d 494 } **active_bo, **pinned_bo;
6c7a01ec 495
95f5301d 496 u32 *active_bo_count, *pinned_bo_count;
3a448734 497 u32 vm_count;
63eeaf38
JB
498};
499
7bd688cd 500struct intel_connector;
820d2d77 501struct intel_encoder;
5cec258b 502struct intel_crtc_state;
46f297fb 503struct intel_plane_config;
0e8ffe1b 504struct intel_crtc;
ee9300bb
DV
505struct intel_limit;
506struct dpll;
b8cecdf5 507
e70236a8 508struct drm_i915_display_funcs {
ee5382ae 509 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 510 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
511 void (*disable_fbc)(struct drm_device *dev);
512 int (*get_display_clock_speed)(struct drm_device *dev);
513 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
514 /**
515 * find_dpll() - Find the best values for the PLL
516 * @limit: limits for the PLL
517 * @crtc: current CRTC
518 * @target: target frequency in kHz
519 * @refclk: reference clock frequency in kHz
520 * @match_clock: if provided, @best_clock P divider must
521 * match the P divider from @match_clock
522 * used for LVDS downclocking
523 * @best_clock: best PLL values found
524 *
525 * Returns true on success, false on failure.
526 */
527 bool (*find_dpll)(const struct intel_limit *limit,
a919ff14 528 struct intel_crtc *crtc,
ee9300bb
DV
529 int target, int refclk,
530 struct dpll *match_clock,
531 struct dpll *best_clock);
46ba614c 532 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
533 void (*update_sprite_wm)(struct drm_plane *plane,
534 struct drm_crtc *crtc,
ed57cb8a
DL
535 uint32_t sprite_width, uint32_t sprite_height,
536 int pixel_size, bool enable, bool scaled);
47fab737 537 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
538 /* Returns the active state of the crtc, and if the crtc is active,
539 * fills out the pipe-config with the hw state. */
540 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 541 struct intel_crtc_state *);
46f297fb
JB
542 void (*get_plane_config)(struct intel_crtc *,
543 struct intel_plane_config *);
190f68c5
ACO
544 int (*crtc_compute_clock)(struct intel_crtc *crtc,
545 struct intel_crtc_state *crtc_state);
76e5a89c
DV
546 void (*crtc_enable)(struct drm_crtc *crtc);
547 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 548 void (*off)(struct drm_crtc *crtc);
69bfe1a9
JN
549 void (*audio_codec_enable)(struct drm_connector *connector,
550 struct intel_encoder *encoder,
551 struct drm_display_mode *mode);
552 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 553 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 554 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
555 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
556 struct drm_framebuffer *fb,
ed8d1975 557 struct drm_i915_gem_object *obj,
a4872ba6 558 struct intel_engine_cs *ring,
ed8d1975 559 uint32_t flags);
29b9bde6
DV
560 void (*update_primary_plane)(struct drm_crtc *crtc,
561 struct drm_framebuffer *fb,
562 int x, int y);
20afbda2 563 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
564 /* clock updates for mode set */
565 /* cursor updates */
566 /* render clock increase/decrease */
567 /* display clock increase/decrease */
568 /* pll clock increase/decrease */
7bd688cd 569
6517d273 570 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
7bd688cd
JN
571 uint32_t (*get_backlight)(struct intel_connector *connector);
572 void (*set_backlight)(struct intel_connector *connector,
573 uint32_t level);
574 void (*disable_backlight)(struct intel_connector *connector);
575 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
576};
577
907b28c5 578struct intel_uncore_funcs {
c8d9a590
D
579 void (*force_wake_get)(struct drm_i915_private *dev_priv,
580 int fw_engine);
581 void (*force_wake_put)(struct drm_i915_private *dev_priv,
582 int fw_engine);
0b274481
BW
583
584 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
585 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
586 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
587 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
588
589 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
590 uint8_t val, bool trace);
591 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
592 uint16_t val, bool trace);
593 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
594 uint32_t val, bool trace);
595 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
596 uint64_t val, bool trace);
990bbdad
CW
597};
598
b2cff0db
CW
599enum {
600 FW_DOMAIN_ID_RENDER = 0,
601 FW_DOMAIN_ID_BLITTER,
602 FW_DOMAIN_ID_MEDIA,
603
604 FW_DOMAIN_ID_COUNT
605};
606
907b28c5
CW
607struct intel_uncore {
608 spinlock_t lock; /** lock is also taken in irq contexts. */
609
610 struct intel_uncore_funcs funcs;
611
612 unsigned fifo_count;
b2cff0db
CW
613 unsigned fw_domains;
614
615 struct intel_uncore_forcewake_domain {
616 struct drm_i915_private *i915;
617 int id;
618 unsigned wake_count;
619 struct timer_list timer;
05a2fb15
MK
620 u32 reg_set;
621 u32 val_set;
622 u32 val_clear;
623 u32 reg_ack;
624 u32 reg_post;
625 u32 val_reset;
b2cff0db
CW
626 } fw_domain[FW_DOMAIN_ID_COUNT];
627#define FORCEWAKE_RENDER (1 << FW_DOMAIN_ID_RENDER)
628#define FORCEWAKE_BLITTER (1 << FW_DOMAIN_ID_BLITTER)
629#define FORCEWAKE_MEDIA (1 << FW_DOMAIN_ID_MEDIA)
630#define FORCEWAKE_ALL (FORCEWAKE_RENDER | \
631 FORCEWAKE_BLITTER | \
632 FORCEWAKE_MEDIA)
633};
634
635/* Iterate over initialised fw domains */
636#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
637 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
638 (i__) < FW_DOMAIN_ID_COUNT; \
639 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
640 if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
641
642#define for_each_fw_domain(domain__, dev_priv__, i__) \
643 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
907b28c5 644
79fc46df
DL
645#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
646 func(is_mobile) sep \
647 func(is_i85x) sep \
648 func(is_i915g) sep \
649 func(is_i945gm) sep \
650 func(is_g33) sep \
651 func(need_gfx_hws) sep \
652 func(is_g4x) sep \
653 func(is_pineview) sep \
654 func(is_broadwater) sep \
655 func(is_crestline) sep \
656 func(is_ivybridge) sep \
657 func(is_valleyview) sep \
658 func(is_haswell) sep \
7201c0b3 659 func(is_skylake) sep \
b833d685 660 func(is_preliminary) sep \
79fc46df
DL
661 func(has_fbc) sep \
662 func(has_pipe_cxsr) sep \
663 func(has_hotplug) sep \
664 func(cursor_needs_physical) sep \
665 func(has_overlay) sep \
666 func(overlay_needs_physical) sep \
667 func(supports_tv) sep \
dd93be58 668 func(has_llc) sep \
30568c45
DL
669 func(has_ddi) sep \
670 func(has_fpga_dbg)
c96ea64e 671
a587f779
DL
672#define DEFINE_FLAG(name) u8 name:1
673#define SEP_SEMICOLON ;
c96ea64e 674
cfdf1fa2 675struct intel_device_info {
10fce67a 676 u32 display_mmio_offset;
87f1f465 677 u16 device_id;
7eb552ae 678 u8 num_pipes:3;
d615a166 679 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 680 u8 gen;
73ae478c 681 u8 ring_mask; /* Rings supported by the HW */
a587f779 682 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
683 /* Register offsets for the various display pipes and transcoders */
684 int pipe_offsets[I915_MAX_TRANSCODERS];
685 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 686 int palette_offsets[I915_MAX_PIPES];
5efb3e28 687 int cursor_offsets[I915_MAX_PIPES];
693d11c3 688 unsigned int eu_total;
cfdf1fa2
KH
689};
690
a587f779
DL
691#undef DEFINE_FLAG
692#undef SEP_SEMICOLON
693
7faf1ab2
DV
694enum i915_cache_level {
695 I915_CACHE_NONE = 0,
350ec881
CW
696 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
697 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
698 caches, eg sampler/render caches, and the
699 large Last-Level-Cache. LLC is coherent with
700 the CPU, but L3 is only visible to the GPU. */
651d794f 701 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
702};
703
e59ec13d
MK
704struct i915_ctx_hang_stats {
705 /* This context had batch pending when hang was declared */
706 unsigned batch_pending;
707
708 /* This context had batch active when hang was declared */
709 unsigned batch_active;
be62acb4
MK
710
711 /* Time when this context was last blamed for a GPU reset */
712 unsigned long guilty_ts;
713
676fa572
CW
714 /* If the contexts causes a second GPU hang within this time,
715 * it is permanently banned from submitting any more work.
716 */
717 unsigned long ban_period_seconds;
718
be62acb4
MK
719 /* This context is banned to submit more work */
720 bool banned;
e59ec13d 721};
40521054
BW
722
723/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 724#define DEFAULT_CONTEXT_HANDLE 0
31b7a88d
OM
725/**
726 * struct intel_context - as the name implies, represents a context.
727 * @ref: reference count.
728 * @user_handle: userspace tracking identity for this context.
729 * @remap_slice: l3 row remapping information.
730 * @file_priv: filp associated with this context (NULL for global default
731 * context).
732 * @hang_stats: information about the role of this context in possible GPU
733 * hangs.
734 * @vm: virtual memory space used by this context.
735 * @legacy_hw_ctx: render context backing object and whether it is correctly
736 * initialized (legacy ring submission mechanism only).
737 * @link: link in the global list of contexts.
738 *
739 * Contexts are memory images used by the hardware to store copies of their
740 * internal state.
741 */
273497e5 742struct intel_context {
dce3271b 743 struct kref ref;
821d66dd 744 int user_handle;
3ccfd19d 745 uint8_t remap_slice;
40521054 746 struct drm_i915_file_private *file_priv;
e59ec13d 747 struct i915_ctx_hang_stats hang_stats;
ae6c4806 748 struct i915_hw_ppgtt *ppgtt;
a33afea5 749
c9e003af 750 /* Legacy ring buffer submission */
ea0c76f8
OM
751 struct {
752 struct drm_i915_gem_object *rcs_state;
753 bool initialized;
754 } legacy_hw_ctx;
755
c9e003af 756 /* Execlists */
564ddb2f 757 bool rcs_initialized;
c9e003af
OM
758 struct {
759 struct drm_i915_gem_object *state;
84c2377f 760 struct intel_ringbuffer *ringbuf;
dcb4c12a 761 int unpin_count;
c9e003af
OM
762 } engine[I915_NUM_RINGS];
763
a33afea5 764 struct list_head link;
40521054
BW
765};
766
5c3fe8b0
BW
767struct i915_fbc {
768 unsigned long size;
5e59f717 769 unsigned threshold;
5c3fe8b0
BW
770 unsigned int fb_id;
771 enum plane plane;
772 int y;
773
c4213885 774 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
775 struct drm_mm_node *compressed_llb;
776
da46f936
RV
777 bool false_color;
778
9adccc60
PZ
779 /* Tracks whether the HW is actually enabled, not whether the feature is
780 * possible. */
781 bool enabled;
782
1d73c2a8
RV
783 /* On gen8 some rings cannont perform fbc clean operation so for now
784 * we are doing this on SW with mmio.
785 * This variable works in the opposite information direction
786 * of ring->fbc_dirty telling software on frontbuffer tracking
787 * to perform the cache clean on sw side.
788 */
789 bool need_sw_cache_clean;
790
5c3fe8b0
BW
791 struct intel_fbc_work {
792 struct delayed_work work;
793 struct drm_crtc *crtc;
794 struct drm_framebuffer *fb;
5c3fe8b0
BW
795 } *fbc_work;
796
29ebf90f
CW
797 enum no_fbc_reason {
798 FBC_OK, /* FBC is enabled */
799 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
800 FBC_NO_OUTPUT, /* no outputs enabled to compress */
801 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
802 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
803 FBC_MODE_TOO_LARGE, /* mode too large for compression */
804 FBC_BAD_PLANE, /* fbc not supported on plane */
805 FBC_NOT_TILED, /* buffer not tiled */
806 FBC_MULTIPLE_PIPES, /* more than one pipe active */
807 FBC_MODULE_PARAM,
808 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
809 } no_fbc_reason;
b5e50c3f
JB
810};
811
96178eeb
VK
812/**
813 * HIGH_RR is the highest eDP panel refresh rate read from EDID
814 * LOW_RR is the lowest eDP panel refresh rate found from EDID
815 * parsing for same resolution.
816 */
817enum drrs_refresh_rate_type {
818 DRRS_HIGH_RR,
819 DRRS_LOW_RR,
820 DRRS_MAX_RR, /* RR count */
821};
822
823enum drrs_support_type {
824 DRRS_NOT_SUPPORTED = 0,
825 STATIC_DRRS_SUPPORT = 1,
826 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
827};
828
2807cf69 829struct intel_dp;
96178eeb
VK
830struct i915_drrs {
831 struct mutex mutex;
832 struct delayed_work work;
833 struct intel_dp *dp;
834 unsigned busy_frontbuffer_bits;
835 enum drrs_refresh_rate_type refresh_rate_type;
836 enum drrs_support_type type;
837};
838
a031d709 839struct i915_psr {
f0355c4a 840 struct mutex lock;
a031d709
RV
841 bool sink_support;
842 bool source_ok;
2807cf69 843 struct intel_dp *enabled;
7c8f8a70
RV
844 bool active;
845 struct delayed_work work;
9ca15301 846 unsigned busy_frontbuffer_bits;
0243f7ba 847 bool link_standby;
3f51e471 848};
5c3fe8b0 849
3bad0781 850enum intel_pch {
f0350830 851 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
852 PCH_IBX, /* Ibexpeak PCH */
853 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 854 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 855 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 856 PCH_NOP,
3bad0781
ZW
857};
858
988d6ee8
PZ
859enum intel_sbi_destination {
860 SBI_ICLK,
861 SBI_MPHY,
862};
863
b690e96c 864#define QUIRK_PIPEA_FORCE (1<<0)
435793df 865#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 866#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 867#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 868#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 869#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 870
8be48d92 871struct intel_fbdev;
1630fe75 872struct intel_fbc_work;
38651674 873
c2b9152f
DV
874struct intel_gmbus {
875 struct i2c_adapter adapter;
f2ce9faf 876 u32 force_bit;
c2b9152f 877 u32 reg0;
36c785f0 878 u32 gpio_reg;
c167a6fc 879 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
880 struct drm_i915_private *dev_priv;
881};
882
f4c956ad 883struct i915_suspend_saved_registers {
ba8bbcf6
JB
884 u8 saveLBB;
885 u32 saveDSPACNTR;
886 u32 saveDSPBCNTR;
e948e994 887 u32 saveDSPARB;
ba8bbcf6
JB
888 u32 savePIPEACONF;
889 u32 savePIPEBCONF;
890 u32 savePIPEASRC;
891 u32 savePIPEBSRC;
892 u32 saveFPA0;
893 u32 saveFPA1;
894 u32 saveDPLL_A;
895 u32 saveDPLL_A_MD;
896 u32 saveHTOTAL_A;
897 u32 saveHBLANK_A;
898 u32 saveHSYNC_A;
899 u32 saveVTOTAL_A;
900 u32 saveVBLANK_A;
901 u32 saveVSYNC_A;
902 u32 saveBCLRPAT_A;
5586c8bc 903 u32 saveTRANSACONF;
42048781
ZW
904 u32 saveTRANS_HTOTAL_A;
905 u32 saveTRANS_HBLANK_A;
906 u32 saveTRANS_HSYNC_A;
907 u32 saveTRANS_VTOTAL_A;
908 u32 saveTRANS_VBLANK_A;
909 u32 saveTRANS_VSYNC_A;
0da3ea12 910 u32 savePIPEASTAT;
ba8bbcf6
JB
911 u32 saveDSPASTRIDE;
912 u32 saveDSPASIZE;
913 u32 saveDSPAPOS;
585fb111 914 u32 saveDSPAADDR;
ba8bbcf6
JB
915 u32 saveDSPASURF;
916 u32 saveDSPATILEOFF;
917 u32 savePFIT_PGM_RATIOS;
0eb96d6e 918 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
919 u32 saveBLC_PWM_CTL;
920 u32 saveBLC_PWM_CTL2;
42048781
ZW
921 u32 saveBLC_CPU_PWM_CTL;
922 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
923 u32 saveFPB0;
924 u32 saveFPB1;
925 u32 saveDPLL_B;
926 u32 saveDPLL_B_MD;
927 u32 saveHTOTAL_B;
928 u32 saveHBLANK_B;
929 u32 saveHSYNC_B;
930 u32 saveVTOTAL_B;
931 u32 saveVBLANK_B;
932 u32 saveVSYNC_B;
933 u32 saveBCLRPAT_B;
5586c8bc 934 u32 saveTRANSBCONF;
42048781
ZW
935 u32 saveTRANS_HTOTAL_B;
936 u32 saveTRANS_HBLANK_B;
937 u32 saveTRANS_HSYNC_B;
938 u32 saveTRANS_VTOTAL_B;
939 u32 saveTRANS_VBLANK_B;
940 u32 saveTRANS_VSYNC_B;
0da3ea12 941 u32 savePIPEBSTAT;
ba8bbcf6
JB
942 u32 saveDSPBSTRIDE;
943 u32 saveDSPBSIZE;
944 u32 saveDSPBPOS;
585fb111 945 u32 saveDSPBADDR;
ba8bbcf6
JB
946 u32 saveDSPBSURF;
947 u32 saveDSPBTILEOFF;
585fb111
JB
948 u32 saveVGA0;
949 u32 saveVGA1;
950 u32 saveVGA_PD;
ba8bbcf6
JB
951 u32 saveVGACNTRL;
952 u32 saveADPA;
953 u32 saveLVDS;
585fb111
JB
954 u32 savePP_ON_DELAYS;
955 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
956 u32 saveDVOA;
957 u32 saveDVOB;
958 u32 saveDVOC;
959 u32 savePP_ON;
960 u32 savePP_OFF;
961 u32 savePP_CONTROL;
585fb111 962 u32 savePP_DIVISOR;
ba8bbcf6
JB
963 u32 savePFIT_CONTROL;
964 u32 save_palette_a[256];
965 u32 save_palette_b[256];
ba8bbcf6 966 u32 saveFBC_CONTROL;
0da3ea12
JB
967 u32 saveIER;
968 u32 saveIIR;
969 u32 saveIMR;
42048781
ZW
970 u32 saveDEIER;
971 u32 saveDEIMR;
972 u32 saveGTIER;
973 u32 saveGTIMR;
974 u32 saveFDI_RXA_IMR;
975 u32 saveFDI_RXB_IMR;
1f84e550 976 u32 saveCACHE_MODE_0;
1f84e550 977 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
978 u32 saveSWF0[16];
979 u32 saveSWF1[16];
980 u32 saveSWF2[3];
981 u8 saveMSR;
982 u8 saveSR[8];
123f794f 983 u8 saveGR[25];
ba8bbcf6 984 u8 saveAR_INDEX;
a59e122a 985 u8 saveAR[21];
ba8bbcf6 986 u8 saveDACMASK;
a59e122a 987 u8 saveCR[37];
4b9de737 988 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
989 u32 saveCURACNTR;
990 u32 saveCURAPOS;
991 u32 saveCURABASE;
992 u32 saveCURBCNTR;
993 u32 saveCURBPOS;
994 u32 saveCURBBASE;
995 u32 saveCURSIZE;
a4fc5ed6
KP
996 u32 saveDP_B;
997 u32 saveDP_C;
998 u32 saveDP_D;
999 u32 savePIPEA_GMCH_DATA_M;
1000 u32 savePIPEB_GMCH_DATA_M;
1001 u32 savePIPEA_GMCH_DATA_N;
1002 u32 savePIPEB_GMCH_DATA_N;
1003 u32 savePIPEA_DP_LINK_M;
1004 u32 savePIPEB_DP_LINK_M;
1005 u32 savePIPEA_DP_LINK_N;
1006 u32 savePIPEB_DP_LINK_N;
42048781
ZW
1007 u32 saveFDI_RXA_CTL;
1008 u32 saveFDI_TXA_CTL;
1009 u32 saveFDI_RXB_CTL;
1010 u32 saveFDI_TXB_CTL;
1011 u32 savePFA_CTL_1;
1012 u32 savePFB_CTL_1;
1013 u32 savePFA_WIN_SZ;
1014 u32 savePFB_WIN_SZ;
1015 u32 savePFA_WIN_POS;
1016 u32 savePFB_WIN_POS;
5586c8bc
ZW
1017 u32 savePCH_DREF_CONTROL;
1018 u32 saveDISP_ARB_CTL;
1019 u32 savePIPEA_DATA_M1;
1020 u32 savePIPEA_DATA_N1;
1021 u32 savePIPEA_LINK_M1;
1022 u32 savePIPEA_LINK_N1;
1023 u32 savePIPEB_DATA_M1;
1024 u32 savePIPEB_DATA_N1;
1025 u32 savePIPEB_LINK_M1;
1026 u32 savePIPEB_LINK_N1;
b5b72e89 1027 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 1028 u32 savePCH_PORT_HOTPLUG;
9f49c376 1029 u16 saveGCDGMBUS;
f4c956ad 1030};
c85aa885 1031
ddeea5b0
ID
1032struct vlv_s0ix_state {
1033 /* GAM */
1034 u32 wr_watermark;
1035 u32 gfx_prio_ctrl;
1036 u32 arb_mode;
1037 u32 gfx_pend_tlb0;
1038 u32 gfx_pend_tlb1;
1039 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1040 u32 media_max_req_count;
1041 u32 gfx_max_req_count;
1042 u32 render_hwsp;
1043 u32 ecochk;
1044 u32 bsd_hwsp;
1045 u32 blt_hwsp;
1046 u32 tlb_rd_addr;
1047
1048 /* MBC */
1049 u32 g3dctl;
1050 u32 gsckgctl;
1051 u32 mbctl;
1052
1053 /* GCP */
1054 u32 ucgctl1;
1055 u32 ucgctl3;
1056 u32 rcgctl1;
1057 u32 rcgctl2;
1058 u32 rstctl;
1059 u32 misccpctl;
1060
1061 /* GPM */
1062 u32 gfxpause;
1063 u32 rpdeuhwtc;
1064 u32 rpdeuc;
1065 u32 ecobus;
1066 u32 pwrdwnupctl;
1067 u32 rp_down_timeout;
1068 u32 rp_deucsw;
1069 u32 rcubmabdtmr;
1070 u32 rcedata;
1071 u32 spare2gh;
1072
1073 /* Display 1 CZ domain */
1074 u32 gt_imr;
1075 u32 gt_ier;
1076 u32 pm_imr;
1077 u32 pm_ier;
1078 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1079
1080 /* GT SA CZ domain */
1081 u32 tilectl;
1082 u32 gt_fifoctl;
1083 u32 gtlc_wake_ctrl;
1084 u32 gtlc_survive;
1085 u32 pmwgicz;
1086
1087 /* Display 2 CZ domain */
1088 u32 gu_ctl0;
1089 u32 gu_ctl1;
1090 u32 clock_gate_dis2;
1091};
1092
bf225f20
CW
1093struct intel_rps_ei {
1094 u32 cz_clock;
1095 u32 render_c0;
1096 u32 media_c0;
31685c25
D
1097};
1098
c85aa885 1099struct intel_gen6_power_mgmt {
d4d70aa5
ID
1100 /*
1101 * work, interrupts_enabled and pm_iir are protected by
1102 * dev_priv->irq_lock
1103 */
c85aa885 1104 struct work_struct work;
d4d70aa5 1105 bool interrupts_enabled;
c85aa885 1106 u32 pm_iir;
59cdb63d 1107
b39fb297
BW
1108 /* Frequencies are stored in potentially platform dependent multiples.
1109 * In other words, *_freq needs to be multiplied by X to be interesting.
1110 * Soft limits are those which are used for the dynamic reclocking done
1111 * by the driver (raise frequencies under heavy loads, and lower for
1112 * lighter loads). Hard limits are those imposed by the hardware.
1113 *
1114 * A distinction is made for overclocking, which is never enabled by
1115 * default, and is considered to be above the hard limit if it's
1116 * possible at all.
1117 */
1118 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1119 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1120 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1121 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1122 u8 min_freq; /* AKA RPn. Minimum frequency */
1123 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1124 u8 rp1_freq; /* "less than" RP0 power/freqency */
1125 u8 rp0_freq; /* Non-overclocked max frequency. */
67c3bf6f 1126 u32 cz_freq;
1a01ab3b 1127
31685c25 1128 u32 ei_interrupt_count;
1a01ab3b 1129
dd75fdc8
CW
1130 int last_adj;
1131 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1132
c0951f0c 1133 bool enabled;
1a01ab3b 1134 struct delayed_work delayed_resume_work;
4fc688ce 1135
bf225f20
CW
1136 /* manual wa residency calculations */
1137 struct intel_rps_ei up_ei, down_ei;
1138
4fc688ce
JB
1139 /*
1140 * Protects RPS/RC6 register access and PCU communication.
1141 * Must be taken after struct_mutex if nested.
1142 */
1143 struct mutex hw_lock;
c85aa885
DV
1144};
1145
1a240d4d
DV
1146/* defined intel_pm.c */
1147extern spinlock_t mchdev_lock;
1148
c85aa885
DV
1149struct intel_ilk_power_mgmt {
1150 u8 cur_delay;
1151 u8 min_delay;
1152 u8 max_delay;
1153 u8 fmax;
1154 u8 fstart;
1155
1156 u64 last_count1;
1157 unsigned long last_time1;
1158 unsigned long chipset_power;
1159 u64 last_count2;
5ed0bdf2 1160 u64 last_time2;
c85aa885
DV
1161 unsigned long gfx_power;
1162 u8 corr;
1163
1164 int c_m;
1165 int r_t;
3e373948
DV
1166
1167 struct drm_i915_gem_object *pwrctx;
1168 struct drm_i915_gem_object *renderctx;
c85aa885
DV
1169};
1170
c6cb582e
ID
1171struct drm_i915_private;
1172struct i915_power_well;
1173
1174struct i915_power_well_ops {
1175 /*
1176 * Synchronize the well's hw state to match the current sw state, for
1177 * example enable/disable it based on the current refcount. Called
1178 * during driver init and resume time, possibly after first calling
1179 * the enable/disable handlers.
1180 */
1181 void (*sync_hw)(struct drm_i915_private *dev_priv,
1182 struct i915_power_well *power_well);
1183 /*
1184 * Enable the well and resources that depend on it (for example
1185 * interrupts located on the well). Called after the 0->1 refcount
1186 * transition.
1187 */
1188 void (*enable)(struct drm_i915_private *dev_priv,
1189 struct i915_power_well *power_well);
1190 /*
1191 * Disable the well and resources that depend on it. Called after
1192 * the 1->0 refcount transition.
1193 */
1194 void (*disable)(struct drm_i915_private *dev_priv,
1195 struct i915_power_well *power_well);
1196 /* Returns the hw enabled state. */
1197 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1198 struct i915_power_well *power_well);
1199};
1200
a38911a3
WX
1201/* Power well structure for haswell */
1202struct i915_power_well {
c1ca727f 1203 const char *name;
6f3ef5dd 1204 bool always_on;
a38911a3
WX
1205 /* power well enable/disable usage count */
1206 int count;
bfafe93a
ID
1207 /* cached hw enabled state */
1208 bool hw_enabled;
c1ca727f 1209 unsigned long domains;
77961eb9 1210 unsigned long data;
c6cb582e 1211 const struct i915_power_well_ops *ops;
a38911a3
WX
1212};
1213
83c00f55 1214struct i915_power_domains {
baa70707
ID
1215 /*
1216 * Power wells needed for initialization at driver init and suspend
1217 * time are on. They are kept on until after the first modeset.
1218 */
1219 bool init_power_on;
0d116a29 1220 bool initializing;
c1ca727f 1221 int power_well_count;
baa70707 1222
83c00f55 1223 struct mutex lock;
1da51581 1224 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1225 struct i915_power_well *power_wells;
83c00f55
ID
1226};
1227
35a85ac6 1228#define MAX_L3_SLICES 2
a4da4fa4 1229struct intel_l3_parity {
35a85ac6 1230 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1231 struct work_struct error_work;
35a85ac6 1232 int which_slice;
a4da4fa4
DV
1233};
1234
493018dc
BV
1235struct i915_gem_batch_pool {
1236 struct drm_device *dev;
1237 struct list_head cache_list;
1238};
1239
4b5aed62 1240struct i915_gem_mm {
4b5aed62
DV
1241 /** Memory allocator for GTT stolen memory */
1242 struct drm_mm stolen;
4b5aed62
DV
1243 /** List of all objects in gtt_space. Used to restore gtt
1244 * mappings on resume */
1245 struct list_head bound_list;
1246 /**
1247 * List of objects which are not bound to the GTT (thus
1248 * are idle and not used by the GPU) but still have
1249 * (presumably uncached) pages still attached.
1250 */
1251 struct list_head unbound_list;
1252
493018dc
BV
1253 /*
1254 * A pool of objects to use as shadow copies of client batch buffers
1255 * when the command parser is enabled. Prevents the client from
1256 * modifying the batch contents after software parsing.
1257 */
1258 struct i915_gem_batch_pool batch_pool;
1259
4b5aed62
DV
1260 /** Usable portion of the GTT for GEM */
1261 unsigned long stolen_base; /* limited to low memory (32-bit) */
1262
4b5aed62
DV
1263 /** PPGTT used for aliasing the PPGTT with the GTT */
1264 struct i915_hw_ppgtt *aliasing_ppgtt;
1265
2cfcd32a 1266 struct notifier_block oom_notifier;
ceabbba5 1267 struct shrinker shrinker;
4b5aed62
DV
1268 bool shrinker_no_lock_stealing;
1269
4b5aed62
DV
1270 /** LRU list of objects with fence regs on them. */
1271 struct list_head fence_list;
1272
1273 /**
1274 * We leave the user IRQ off as much as possible,
1275 * but this means that requests will finish and never
1276 * be retired once the system goes idle. Set a timer to
1277 * fire periodically while the ring is running. When it
1278 * fires, go retire requests.
1279 */
1280 struct delayed_work retire_work;
1281
b29c19b6
CW
1282 /**
1283 * When we detect an idle GPU, we want to turn on
1284 * powersaving features. So once we see that there
1285 * are no more requests outstanding and no more
1286 * arrive within a small period of time, we fire
1287 * off the idle_work.
1288 */
1289 struct delayed_work idle_work;
1290
4b5aed62
DV
1291 /**
1292 * Are we in a non-interruptible section of code like
1293 * modesetting?
1294 */
1295 bool interruptible;
1296
f62a0076
CW
1297 /**
1298 * Is the GPU currently considered idle, or busy executing userspace
1299 * requests? Whilst idle, we attempt to power down the hardware and
1300 * display clocks. In order to reduce the effect on performance, there
1301 * is a slight delay before we do so.
1302 */
1303 bool busy;
1304
bdf1e7e3
DV
1305 /* the indicator for dispatch video commands on two BSD rings */
1306 int bsd_ring_dispatch_index;
1307
4b5aed62
DV
1308 /** Bit 6 swizzling required for X tiling */
1309 uint32_t bit_6_swizzle_x;
1310 /** Bit 6 swizzling required for Y tiling */
1311 uint32_t bit_6_swizzle_y;
1312
4b5aed62 1313 /* accounting, useful for userland debugging */
c20e8355 1314 spinlock_t object_stat_lock;
4b5aed62
DV
1315 size_t object_memory;
1316 u32 object_count;
1317};
1318
edc3d884 1319struct drm_i915_error_state_buf {
0a4cd7c8 1320 struct drm_i915_private *i915;
edc3d884
MK
1321 unsigned bytes;
1322 unsigned size;
1323 int err;
1324 u8 *buf;
1325 loff_t start;
1326 loff_t pos;
1327};
1328
fc16b48b
MK
1329struct i915_error_state_file_priv {
1330 struct drm_device *dev;
1331 struct drm_i915_error_state *error;
1332};
1333
99584db3
DV
1334struct i915_gpu_error {
1335 /* For hangcheck timer */
1336#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1337#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1338 /* Hang gpu twice in this window and your context gets banned */
1339#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1340
99584db3 1341 struct timer_list hangcheck_timer;
99584db3
DV
1342
1343 /* For reset and error_state handling. */
1344 spinlock_t lock;
1345 /* Protected by the above dev->gpu_error.lock. */
1346 struct drm_i915_error_state *first_error;
1347 struct work_struct work;
99584db3 1348
094f9a54
CW
1349
1350 unsigned long missed_irq_rings;
1351
1f83fee0 1352 /**
2ac0f450 1353 * State variable controlling the reset flow and count
1f83fee0 1354 *
2ac0f450
MK
1355 * This is a counter which gets incremented when reset is triggered,
1356 * and again when reset has been handled. So odd values (lowest bit set)
1357 * means that reset is in progress and even values that
1358 * (reset_counter >> 1):th reset was successfully completed.
1359 *
1360 * If reset is not completed succesfully, the I915_WEDGE bit is
1361 * set meaning that hardware is terminally sour and there is no
1362 * recovery. All waiters on the reset_queue will be woken when
1363 * that happens.
1364 *
1365 * This counter is used by the wait_seqno code to notice that reset
1366 * event happened and it needs to restart the entire ioctl (since most
1367 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1368 *
1369 * This is important for lock-free wait paths, where no contended lock
1370 * naturally enforces the correct ordering between the bail-out of the
1371 * waiter and the gpu reset work code.
1f83fee0
DV
1372 */
1373 atomic_t reset_counter;
1374
1f83fee0 1375#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1376#define I915_WEDGED (1 << 31)
1f83fee0
DV
1377
1378 /**
1379 * Waitqueue to signal when the reset has completed. Used by clients
1380 * that wait for dev_priv->mm.wedged to settle.
1381 */
1382 wait_queue_head_t reset_queue;
33196ded 1383
88b4aa87
MK
1384 /* Userspace knobs for gpu hang simulation;
1385 * combines both a ring mask, and extra flags
1386 */
1387 u32 stop_rings;
1388#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1389#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1390
1391 /* For missed irq/seqno simulation. */
1392 unsigned int test_irq_rings;
6689c167
MA
1393
1394 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1395 bool reload_in_reset;
99584db3
DV
1396};
1397
b8efb17b
ZR
1398enum modeset_restore {
1399 MODESET_ON_LID_OPEN,
1400 MODESET_DONE,
1401 MODESET_SUSPENDED,
1402};
1403
6acab15a 1404struct ddi_vbt_port_info {
ce4dd49e
DL
1405 /*
1406 * This is an index in the HDMI/DVI DDI buffer translation table.
1407 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1408 * populate this field.
1409 */
1410#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1411 uint8_t hdmi_level_shift;
311a2094
PZ
1412
1413 uint8_t supports_dvi:1;
1414 uint8_t supports_hdmi:1;
1415 uint8_t supports_dp:1;
6acab15a
PZ
1416};
1417
bfd7ebda
RV
1418enum psr_lines_to_wait {
1419 PSR_0_LINES_TO_WAIT = 0,
1420 PSR_1_LINE_TO_WAIT,
1421 PSR_4_LINES_TO_WAIT,
1422 PSR_8_LINES_TO_WAIT
1423};
1424
41aa3448
RV
1425struct intel_vbt_data {
1426 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1427 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1428
1429 /* Feature bits */
1430 unsigned int int_tv_support:1;
1431 unsigned int lvds_dither:1;
1432 unsigned int lvds_vbt:1;
1433 unsigned int int_crt_support:1;
1434 unsigned int lvds_use_ssc:1;
1435 unsigned int display_clock_mode:1;
1436 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1437 unsigned int has_mipi:1;
41aa3448
RV
1438 int lvds_ssc_freq;
1439 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1440
83a7280e
PB
1441 enum drrs_support_type drrs_type;
1442
41aa3448
RV
1443 /* eDP */
1444 int edp_rate;
1445 int edp_lanes;
1446 int edp_preemphasis;
1447 int edp_vswing;
1448 bool edp_initialized;
1449 bool edp_support;
1450 int edp_bpp;
1451 struct edp_power_seq edp_pps;
1452
bfd7ebda
RV
1453 struct {
1454 bool full_link;
1455 bool require_aux_wakeup;
1456 int idle_frames;
1457 enum psr_lines_to_wait lines_to_wait;
1458 int tp1_wakeup_time;
1459 int tp2_tp3_wakeup_time;
1460 } psr;
1461
f00076d2
JN
1462 struct {
1463 u16 pwm_freq_hz;
39fbc9c8 1464 bool present;
f00076d2 1465 bool active_low_pwm;
1de6068e 1466 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1467 } backlight;
1468
d17c5443
SK
1469 /* MIPI DSI */
1470 struct {
3e6bd011 1471 u16 port;
d17c5443 1472 u16 panel_id;
d3b542fc
SK
1473 struct mipi_config *config;
1474 struct mipi_pps_data *pps;
1475 u8 seq_version;
1476 u32 size;
1477 u8 *data;
1478 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1479 } dsi;
1480
41aa3448
RV
1481 int crt_ddc_pin;
1482
1483 int child_dev_num;
768f69c9 1484 union child_device_config *child_dev;
6acab15a
PZ
1485
1486 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1487};
1488
77c122bc
VS
1489enum intel_ddb_partitioning {
1490 INTEL_DDB_PART_1_2,
1491 INTEL_DDB_PART_5_6, /* IVB+ */
1492};
1493
1fd527cc
VS
1494struct intel_wm_level {
1495 bool enable;
1496 uint32_t pri_val;
1497 uint32_t spr_val;
1498 uint32_t cur_val;
1499 uint32_t fbc_val;
1500};
1501
820c1980 1502struct ilk_wm_values {
609cedef
VS
1503 uint32_t wm_pipe[3];
1504 uint32_t wm_lp[3];
1505 uint32_t wm_lp_spr[3];
1506 uint32_t wm_linetime[3];
1507 bool enable_fbc_wm;
1508 enum intel_ddb_partitioning partitioning;
1509};
1510
c193924e 1511struct skl_ddb_entry {
16160e3d 1512 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1513};
1514
1515static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1516{
16160e3d 1517 return entry->end - entry->start;
c193924e
DL
1518}
1519
08db6652
DL
1520static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1521 const struct skl_ddb_entry *e2)
1522{
1523 if (e1->start == e2->start && e1->end == e2->end)
1524 return true;
1525
1526 return false;
1527}
1528
c193924e 1529struct skl_ddb_allocation {
34bb56af 1530 struct skl_ddb_entry pipe[I915_MAX_PIPES];
c193924e
DL
1531 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
1532 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1533};
1534
2ac96d2a
PB
1535struct skl_wm_values {
1536 bool dirty[I915_MAX_PIPES];
c193924e 1537 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1538 uint32_t wm_linetime[I915_MAX_PIPES];
1539 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1540 uint32_t cursor[I915_MAX_PIPES][8];
1541 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1542 uint32_t cursor_trans[I915_MAX_PIPES];
1543};
1544
1545struct skl_wm_level {
1546 bool plane_en[I915_MAX_PLANES];
b99f58da 1547 bool cursor_en;
2ac96d2a
PB
1548 uint16_t plane_res_b[I915_MAX_PLANES];
1549 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1550 uint16_t cursor_res_b;
1551 uint8_t cursor_res_l;
1552};
1553
c67a470b 1554/*
765dab67
PZ
1555 * This struct helps tracking the state needed for runtime PM, which puts the
1556 * device in PCI D3 state. Notice that when this happens, nothing on the
1557 * graphics device works, even register access, so we don't get interrupts nor
1558 * anything else.
c67a470b 1559 *
765dab67
PZ
1560 * Every piece of our code that needs to actually touch the hardware needs to
1561 * either call intel_runtime_pm_get or call intel_display_power_get with the
1562 * appropriate power domain.
a8a8bd54 1563 *
765dab67
PZ
1564 * Our driver uses the autosuspend delay feature, which means we'll only really
1565 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1566 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1567 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1568 *
1569 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1570 * goes back to false exactly before we reenable the IRQs. We use this variable
1571 * to check if someone is trying to enable/disable IRQs while they're supposed
1572 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1573 * case it happens.
c67a470b 1574 *
765dab67 1575 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1576 */
5d584b2e
PZ
1577struct i915_runtime_pm {
1578 bool suspended;
2aeb7d3a 1579 bool irqs_enabled;
c67a470b
PZ
1580};
1581
926321d5
DV
1582enum intel_pipe_crc_source {
1583 INTEL_PIPE_CRC_SOURCE_NONE,
1584 INTEL_PIPE_CRC_SOURCE_PLANE1,
1585 INTEL_PIPE_CRC_SOURCE_PLANE2,
1586 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1587 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1588 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1589 INTEL_PIPE_CRC_SOURCE_TV,
1590 INTEL_PIPE_CRC_SOURCE_DP_B,
1591 INTEL_PIPE_CRC_SOURCE_DP_C,
1592 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1593 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1594 INTEL_PIPE_CRC_SOURCE_MAX,
1595};
1596
8bf1e9f1 1597struct intel_pipe_crc_entry {
ac2300d4 1598 uint32_t frame;
8bf1e9f1
SH
1599 uint32_t crc[5];
1600};
1601
b2c88f5b 1602#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1603struct intel_pipe_crc {
d538bbdf
DL
1604 spinlock_t lock;
1605 bool opened; /* exclusive access to the result file */
e5f75aca 1606 struct intel_pipe_crc_entry *entries;
926321d5 1607 enum intel_pipe_crc_source source;
d538bbdf 1608 int head, tail;
07144428 1609 wait_queue_head_t wq;
8bf1e9f1
SH
1610};
1611
f99d7069
DV
1612struct i915_frontbuffer_tracking {
1613 struct mutex lock;
1614
1615 /*
1616 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1617 * scheduled flips.
1618 */
1619 unsigned busy_bits;
1620 unsigned flip_bits;
1621};
1622
7225342a
MK
1623struct i915_wa_reg {
1624 u32 addr;
1625 u32 value;
1626 /* bitmask representing WA bits */
1627 u32 mask;
1628};
1629
1630#define I915_MAX_WA_REGS 16
1631
1632struct i915_workarounds {
1633 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1634 u32 count;
1635};
1636
77fec556 1637struct drm_i915_private {
f4c956ad 1638 struct drm_device *dev;
42dcedd4 1639 struct kmem_cache *slab;
f4c956ad 1640
5c969aa7 1641 const struct intel_device_info info;
f4c956ad
DV
1642
1643 int relative_constants_mode;
1644
1645 void __iomem *regs;
1646
907b28c5 1647 struct intel_uncore uncore;
f4c956ad
DV
1648
1649 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1650
28c70f16 1651
f4c956ad
DV
1652 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1653 * controller on different i2c buses. */
1654 struct mutex gmbus_mutex;
1655
1656 /**
1657 * Base address of the gmbus and gpio block.
1658 */
1659 uint32_t gpio_mmio_base;
1660
b6fdd0f2
SS
1661 /* MMIO base address for MIPI regs */
1662 uint32_t mipi_mmio_base;
1663
28c70f16
DV
1664 wait_queue_head_t gmbus_wait_queue;
1665
f4c956ad 1666 struct pci_dev *bridge_dev;
a4872ba6 1667 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1668 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1669 uint32_t last_seqno, next_seqno;
f4c956ad 1670
ba8286fa 1671 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1672 struct resource mch_res;
1673
f4c956ad
DV
1674 /* protects the irq masks */
1675 spinlock_t irq_lock;
1676
84c33a64
SG
1677 /* protects the mmio flip data */
1678 spinlock_t mmio_flip_lock;
1679
f8b79e58
ID
1680 bool display_irqs_enabled;
1681
9ee32fea
DV
1682 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1683 struct pm_qos_request pm_qos;
1684
f4c956ad 1685 /* DPIO indirect register protection */
09153000 1686 struct mutex dpio_lock;
f4c956ad
DV
1687
1688 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1689 union {
1690 u32 irq_mask;
1691 u32 de_irq_mask[I915_MAX_PIPES];
1692 };
f4c956ad 1693 u32 gt_irq_mask;
605cd25b 1694 u32 pm_irq_mask;
a6706b45 1695 u32 pm_rps_events;
91d181dd 1696 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1697
f4c956ad 1698 struct work_struct hotplug_work;
b543fb04
EE
1699 struct {
1700 unsigned long hpd_last_jiffies;
1701 int hpd_cnt;
1702 enum {
1703 HPD_ENABLED = 0,
1704 HPD_DISABLED = 1,
1705 HPD_MARK_DISABLED = 2
1706 } hpd_mark;
1707 } hpd_stats[HPD_NUM_PINS];
142e2398 1708 u32 hpd_event_bits;
6323751d 1709 struct delayed_work hotplug_reenable_work;
f4c956ad 1710
5c3fe8b0 1711 struct i915_fbc fbc;
439d7ac0 1712 struct i915_drrs drrs;
f4c956ad 1713 struct intel_opregion opregion;
41aa3448 1714 struct intel_vbt_data vbt;
f4c956ad 1715
d9ceb816
JB
1716 bool preserve_bios_swizzle;
1717
f4c956ad
DV
1718 /* overlay */
1719 struct intel_overlay *overlay;
f4c956ad 1720
58c68779 1721 /* backlight registers and fields in struct intel_panel */
07f11d49 1722 struct mutex backlight_lock;
31ad8ec6 1723
f4c956ad 1724 /* LVDS info */
f4c956ad
DV
1725 bool no_aux_handshake;
1726
e39b999a
VS
1727 /* protects panel power sequencer state */
1728 struct mutex pps_mutex;
1729
f4c956ad
DV
1730 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1731 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1732 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1733
1734 unsigned int fsb_freq, mem_freq, is_ddr3;
d60c4473 1735 unsigned int vlv_cdclk_freq;
6bcda4f0 1736 unsigned int hpll_freq;
f4c956ad 1737
645416f5
DV
1738 /**
1739 * wq - Driver workqueue for GEM.
1740 *
1741 * NOTE: Work items scheduled here are not allowed to grab any modeset
1742 * locks, for otherwise the flushing done in the pageflip code will
1743 * result in deadlocks.
1744 */
f4c956ad
DV
1745 struct workqueue_struct *wq;
1746
1747 /* Display functions */
1748 struct drm_i915_display_funcs display;
1749
1750 /* PCH chipset type */
1751 enum intel_pch pch_type;
17a303ec 1752 unsigned short pch_id;
f4c956ad
DV
1753
1754 unsigned long quirks;
1755
b8efb17b
ZR
1756 enum modeset_restore modeset_restore;
1757 struct mutex modeset_restore_lock;
673a394b 1758
a7bbbd63 1759 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1760 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1761
4b5aed62 1762 struct i915_gem_mm mm;
ad46cb53
CW
1763 DECLARE_HASHTABLE(mm_structs, 7);
1764 struct mutex mm_lock;
8781342d 1765
8781342d
DV
1766 /* Kernel Modesetting */
1767
9b9d172d 1768 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1769
76c4ac04
DL
1770 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1771 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1772 wait_queue_head_t pending_flip_queue;
1773
c4597872
DV
1774#ifdef CONFIG_DEBUG_FS
1775 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1776#endif
1777
e72f9fbf
DV
1778 int num_shared_dpll;
1779 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
e4607fcf 1780 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1781
7225342a 1782 struct i915_workarounds workarounds;
888b5995 1783
652c393a
JB
1784 /* Reclocking support */
1785 bool render_reclock_avail;
1786 bool lvds_downclock_avail;
18f9ed12
ZY
1787 /* indicates the reduced downclock for LVDS*/
1788 int lvds_downclock;
f99d7069
DV
1789
1790 struct i915_frontbuffer_tracking fb_tracking;
1791
652c393a 1792 u16 orig_clock;
f97108d1 1793
c4804411 1794 bool mchbar_need_disable;
f97108d1 1795
a4da4fa4
DV
1796 struct intel_l3_parity l3_parity;
1797
59124506
BW
1798 /* Cannot be determined by PCIID. You must always read a register. */
1799 size_t ellc_size;
1800
c6a828d3 1801 /* gen6+ rps state */
c85aa885 1802 struct intel_gen6_power_mgmt rps;
c6a828d3 1803
20e4d407
DV
1804 /* ilk-only ips/rps state. Everything in here is protected by the global
1805 * mchdev_lock in intel_pm.c */
c85aa885 1806 struct intel_ilk_power_mgmt ips;
b5e50c3f 1807
83c00f55 1808 struct i915_power_domains power_domains;
a38911a3 1809
a031d709 1810 struct i915_psr psr;
3f51e471 1811
99584db3 1812 struct i915_gpu_error gpu_error;
ae681d96 1813
c9cddffc
JB
1814 struct drm_i915_gem_object *vlv_pctx;
1815
4520f53a 1816#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1817 /* list of fbdev register on this device */
1818 struct intel_fbdev *fbdev;
82e3b8c1 1819 struct work_struct fbdev_suspend_work;
4520f53a 1820#endif
e953fd7b
CW
1821
1822 struct drm_property *broadcast_rgb_property;
3f43c48d 1823 struct drm_property *force_audio_property;
e3689190 1824
58fddc28
ID
1825 /* hda/i915 audio component */
1826 bool audio_component_registered;
1827
254f965c 1828 uint32_t hw_context_size;
a33afea5 1829 struct list_head context_list;
f4c956ad 1830
3e68320e 1831 u32 fdi_rx_config;
68d18ad7 1832
842f1c8b 1833 u32 suspend_count;
f4c956ad 1834 struct i915_suspend_saved_registers regfile;
ddeea5b0 1835 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1836
53615a5e
VS
1837 struct {
1838 /*
1839 * Raw watermark latency values:
1840 * in 0.1us units for WM0,
1841 * in 0.5us units for WM1+.
1842 */
1843 /* primary */
1844 uint16_t pri_latency[5];
1845 /* sprite */
1846 uint16_t spr_latency[5];
1847 /* cursor */
1848 uint16_t cur_latency[5];
2af30a5c
PB
1849 /*
1850 * Raw watermark memory latency values
1851 * for SKL for all 8 levels
1852 * in 1us units.
1853 */
1854 uint16_t skl_latency[8];
609cedef 1855
2d41c0b5
PB
1856 /*
1857 * The skl_wm_values structure is a bit too big for stack
1858 * allocation, so we keep the staging struct where we store
1859 * intermediate results here instead.
1860 */
1861 struct skl_wm_values skl_results;
1862
609cedef 1863 /* current hardware state */
2d41c0b5
PB
1864 union {
1865 struct ilk_wm_values hw;
1866 struct skl_wm_values skl_hw;
1867 };
53615a5e
VS
1868 } wm;
1869
8a187455
PZ
1870 struct i915_runtime_pm pm;
1871
13cf5504
DA
1872 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1873 u32 long_hpd_port_mask;
1874 u32 short_hpd_port_mask;
1875 struct work_struct dig_port_work;
1876
0e32b39c
DA
1877 /*
1878 * if we get a HPD irq from DP and a HPD irq from non-DP
1879 * the non-DP HPD could block the workqueue on a mode config
1880 * mutex getting, that userspace may have taken. However
1881 * userspace is waiting on the DP workqueue to run which is
1882 * blocked behind the non-DP one.
1883 */
1884 struct workqueue_struct *dp_wq;
1885
a83014d3
OM
1886 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1887 struct {
1888 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1889 struct intel_engine_cs *ring,
1890 struct intel_context *ctx,
1891 struct drm_i915_gem_execbuffer2 *args,
1892 struct list_head *vmas,
1893 struct drm_i915_gem_object *batch_obj,
1894 u64 exec_start, u32 flags);
1895 int (*init_rings)(struct drm_device *dev);
1896 void (*cleanup_ring)(struct intel_engine_cs *ring);
1897 void (*stop_ring)(struct intel_engine_cs *ring);
1898 } gt;
1899
67e2937b
JH
1900 uint32_t request_uniq;
1901
bdf1e7e3
DV
1902 /*
1903 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1904 * will be rejected. Instead look for a better place.
1905 */
77fec556 1906};
1da177e4 1907
2c1792a1
CW
1908static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1909{
1910 return dev->dev_private;
1911}
1912
888d0d42
ID
1913static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1914{
1915 return to_i915(dev_get_drvdata(dev));
1916}
1917
b4519513
CW
1918/* Iterate over initialised rings */
1919#define for_each_ring(ring__, dev_priv__, i__) \
1920 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1921 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1922
b1d7e4b4
WF
1923enum hdmi_force_audio {
1924 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1925 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1926 HDMI_AUDIO_AUTO, /* trust EDID */
1927 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1928};
1929
190d6cd5 1930#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1931
37e680a1
CW
1932struct drm_i915_gem_object_ops {
1933 /* Interface between the GEM object and its backing storage.
1934 * get_pages() is called once prior to the use of the associated set
1935 * of pages before to binding them into the GTT, and put_pages() is
1936 * called after we no longer need them. As we expect there to be
1937 * associated cost with migrating pages between the backing storage
1938 * and making them available for the GPU (e.g. clflush), we may hold
1939 * onto the pages after they are no longer referenced by the GPU
1940 * in case they may be used again shortly (for example migrating the
1941 * pages to a different memory domain within the GTT). put_pages()
1942 * will therefore most likely be called when the object itself is
1943 * being released or under memory pressure (where we attempt to
1944 * reap pages for the shrinker).
1945 */
1946 int (*get_pages)(struct drm_i915_gem_object *);
1947 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
1948 int (*dmabuf_export)(struct drm_i915_gem_object *);
1949 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
1950};
1951
a071fa00
DV
1952/*
1953 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1954 * considered to be the frontbuffer for the given plane interface-vise. This
1955 * doesn't mean that the hw necessarily already scans it out, but that any
1956 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1957 *
1958 * We have one bit per pipe and per scanout plane type.
1959 */
1960#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1961#define INTEL_FRONTBUFFER_BITS \
1962 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1963#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1964 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1965#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1966 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1967#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1968 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1969#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1970 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c
DV
1971#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1972 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 1973
673a394b 1974struct drm_i915_gem_object {
c397b908 1975 struct drm_gem_object base;
673a394b 1976
37e680a1
CW
1977 const struct drm_i915_gem_object_ops *ops;
1978
2f633156
BW
1979 /** List of VMAs backed by this object */
1980 struct list_head vma_list;
1981
c1ad11fc
CW
1982 /** Stolen memory for this object, instead of being backed by shmem. */
1983 struct drm_mm_node *stolen;
35c20a60 1984 struct list_head global_list;
673a394b 1985
69dc4987 1986 struct list_head ring_list;
b25cb2f8
BW
1987 /** Used in execbuf to temporarily hold a ref */
1988 struct list_head obj_exec_link;
673a394b 1989
493018dc
BV
1990 struct list_head batch_pool_list;
1991
673a394b 1992 /**
65ce3027
CW
1993 * This is set if the object is on the active lists (has pending
1994 * rendering and so a non-zero seqno), and is not set if it i s on
1995 * inactive (ready to be unbound) list.
673a394b 1996 */
0206e353 1997 unsigned int active:1;
673a394b
EA
1998
1999 /**
2000 * This is set if the object has been written to since last bound
2001 * to the GTT
2002 */
0206e353 2003 unsigned int dirty:1;
778c3544
DV
2004
2005 /**
2006 * Fence register bits (if any) for this object. Will be set
2007 * as needed when mapped into the GTT.
2008 * Protected by dev->struct_mutex.
778c3544 2009 */
4b9de737 2010 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 2011
778c3544
DV
2012 /**
2013 * Advice: are the backing pages purgeable?
2014 */
0206e353 2015 unsigned int madv:2;
778c3544 2016
778c3544
DV
2017 /**
2018 * Current tiling mode for the object.
2019 */
0206e353 2020 unsigned int tiling_mode:2;
5d82e3e6
CW
2021 /**
2022 * Whether the tiling parameters for the currently associated fence
2023 * register have changed. Note that for the purposes of tracking
2024 * tiling changes we also treat the unfenced register, the register
2025 * slot that the object occupies whilst it executes a fenced
2026 * command (such as BLT on gen2/3), as a "fence".
2027 */
2028 unsigned int fence_dirty:1;
778c3544 2029
75e9e915
DV
2030 /**
2031 * Is the object at the current location in the gtt mappable and
2032 * fenceable? Used to avoid costly recalculations.
2033 */
0206e353 2034 unsigned int map_and_fenceable:1;
75e9e915 2035
fb7d516a
DV
2036 /**
2037 * Whether the current gtt mapping needs to be mappable (and isn't just
2038 * mappable by accident). Track pin and fault separate for a more
2039 * accurate mappable working set.
2040 */
0206e353
AJ
2041 unsigned int fault_mappable:1;
2042 unsigned int pin_mappable:1;
cc98b413 2043 unsigned int pin_display:1;
fb7d516a 2044
24f3a8cf
AG
2045 /*
2046 * Is the object to be mapped as read-only to the GPU
2047 * Only honoured if hardware has relevant pte bit
2048 */
2049 unsigned long gt_ro:1;
651d794f 2050 unsigned int cache_level:3;
93dfb40c 2051
9da3da66 2052 unsigned int has_dma_mapping:1;
7bddb01f 2053
a071fa00
DV
2054 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2055
9da3da66 2056 struct sg_table *pages;
a5570178 2057 int pages_pin_count;
673a394b 2058
1286ff73 2059 /* prime dma-buf support */
9a70cc2a
DA
2060 void *dma_buf_vmapping;
2061 int vmapping_count;
2062
1c293ea3 2063 /** Breadcrumb of last rendering to the buffer. */
97b2a6a1
JH
2064 struct drm_i915_gem_request *last_read_req;
2065 struct drm_i915_gem_request *last_write_req;
caea7476 2066 /** Breadcrumb of last fenced GPU access to the buffer. */
97b2a6a1 2067 struct drm_i915_gem_request *last_fenced_req;
673a394b 2068
778c3544 2069 /** Current tiling stride for the object, if it's tiled. */
de151cf6 2070 uint32_t stride;
673a394b 2071
80075d49
DV
2072 /** References from framebuffers, locks out tiling changes. */
2073 unsigned long framebuffer_references;
2074
280b713b 2075 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2076 unsigned long *bit_17;
280b713b 2077
5cc9ed4b 2078 union {
6a2c4232
CW
2079 /** for phy allocated objects */
2080 struct drm_dma_handle *phys_handle;
2081
5cc9ed4b
CW
2082 struct i915_gem_userptr {
2083 uintptr_t ptr;
2084 unsigned read_only :1;
2085 unsigned workers :4;
2086#define I915_GEM_USERPTR_MAX_WORKERS 15
2087
ad46cb53
CW
2088 struct i915_mm_struct *mm;
2089 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2090 struct work_struct *work;
2091 } userptr;
2092 };
2093};
62b8b215 2094#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 2095
a071fa00
DV
2096void i915_gem_track_fb(struct drm_i915_gem_object *old,
2097 struct drm_i915_gem_object *new,
2098 unsigned frontbuffer_bits);
2099
673a394b
EA
2100/**
2101 * Request queue structure.
2102 *
2103 * The request queue allows us to note sequence numbers that have been emitted
2104 * and may be associated with active buffers to be retired.
2105 *
97b2a6a1
JH
2106 * By keeping this list, we can avoid having to do questionable sequence
2107 * number comparisons on buffer last_read|write_seqno. It also allows an
2108 * emission time to be associated with the request for tracking how far ahead
2109 * of the GPU the submission is.
673a394b
EA
2110 */
2111struct drm_i915_gem_request {
abfe262a
JH
2112 struct kref ref;
2113
852835f3 2114 /** On Which ring this request was generated */
a4872ba6 2115 struct intel_engine_cs *ring;
852835f3 2116
673a394b
EA
2117 /** GEM sequence number associated with this request. */
2118 uint32_t seqno;
2119
7d736f4f
MK
2120 /** Position in the ringbuffer of the start of the request */
2121 u32 head;
2122
72f95afa
NH
2123 /**
2124 * Position in the ringbuffer of the start of the postfix.
2125 * This is required to calculate the maximum available ringbuffer
2126 * space without overwriting the postfix.
2127 */
2128 u32 postfix;
2129
2130 /** Position in the ringbuffer of the end of the whole request */
a71d8d94
CW
2131 u32 tail;
2132
0e50e96b 2133 /** Context related to this request */
273497e5 2134 struct intel_context *ctx;
0e50e96b 2135
7d736f4f
MK
2136 /** Batch buffer related to this request if any */
2137 struct drm_i915_gem_object *batch_obj;
2138
673a394b
EA
2139 /** Time at which this request was emitted, in jiffies. */
2140 unsigned long emitted_jiffies;
2141
b962442e 2142 /** global list entry for this request */
673a394b 2143 struct list_head list;
b962442e 2144
f787a5f5 2145 struct drm_i915_file_private *file_priv;
b962442e
EA
2146 /** file_priv list entry for this request */
2147 struct list_head client_list;
67e2937b
JH
2148
2149 uint32_t uniq;
6d3d8274
NH
2150
2151 /**
2152 * The ELSP only accepts two elements at a time, so we queue
2153 * context/tail pairs on a given queue (ring->execlist_queue) until the
2154 * hardware is available. The queue serves a double purpose: we also use
2155 * it to keep track of the up to 2 contexts currently in the hardware
2156 * (usually one in execution and the other queued up by the GPU): We
2157 * only remove elements from the head of the queue when the hardware
2158 * informs us that an element has been completed.
2159 *
2160 * All accesses to the queue are mediated by a spinlock
2161 * (ring->execlist_lock).
2162 */
2163
2164 /** Execlist link in the submission queue.*/
2165 struct list_head execlist_link;
2166
2167 /** Execlists no. of times this request has been sent to the ELSP */
2168 int elsp_submitted;
2169
673a394b
EA
2170};
2171
abfe262a
JH
2172void i915_gem_request_free(struct kref *req_ref);
2173
b793a00a
JH
2174static inline uint32_t
2175i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2176{
2177 return req ? req->seqno : 0;
2178}
2179
2180static inline struct intel_engine_cs *
2181i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2182{
2183 return req ? req->ring : NULL;
2184}
2185
abfe262a
JH
2186static inline void
2187i915_gem_request_reference(struct drm_i915_gem_request *req)
2188{
2189 kref_get(&req->ref);
2190}
2191
2192static inline void
2193i915_gem_request_unreference(struct drm_i915_gem_request *req)
2194{
f245860e 2195 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
abfe262a
JH
2196 kref_put(&req->ref, i915_gem_request_free);
2197}
2198
2199static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2200 struct drm_i915_gem_request *src)
2201{
2202 if (src)
2203 i915_gem_request_reference(src);
2204
2205 if (*pdst)
2206 i915_gem_request_unreference(*pdst);
2207
2208 *pdst = src;
2209}
2210
1b5a433a
JH
2211/*
2212 * XXX: i915_gem_request_completed should be here but currently needs the
2213 * definition of i915_seqno_passed() which is below. It will be moved in
2214 * a later patch when the call to i915_seqno_passed() is obsoleted...
2215 */
2216
673a394b 2217struct drm_i915_file_private {
b29c19b6 2218 struct drm_i915_private *dev_priv;
ab0e7ff9 2219 struct drm_file *file;
b29c19b6 2220
673a394b 2221 struct {
99057c81 2222 spinlock_t lock;
b962442e 2223 struct list_head request_list;
b29c19b6 2224 struct delayed_work idle_work;
673a394b 2225 } mm;
40521054 2226 struct idr context_idr;
e59ec13d 2227
b29c19b6 2228 atomic_t rps_wait_boost;
a4872ba6 2229 struct intel_engine_cs *bsd_ring;
673a394b
EA
2230};
2231
351e3db2
BV
2232/*
2233 * A command that requires special handling by the command parser.
2234 */
2235struct drm_i915_cmd_descriptor {
2236 /*
2237 * Flags describing how the command parser processes the command.
2238 *
2239 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2240 * a length mask if not set
2241 * CMD_DESC_SKIP: The command is allowed but does not follow the
2242 * standard length encoding for the opcode range in
2243 * which it falls
2244 * CMD_DESC_REJECT: The command is never allowed
2245 * CMD_DESC_REGISTER: The command should be checked against the
2246 * register whitelist for the appropriate ring
2247 * CMD_DESC_MASTER: The command is allowed if the submitting process
2248 * is the DRM master
2249 */
2250 u32 flags;
2251#define CMD_DESC_FIXED (1<<0)
2252#define CMD_DESC_SKIP (1<<1)
2253#define CMD_DESC_REJECT (1<<2)
2254#define CMD_DESC_REGISTER (1<<3)
2255#define CMD_DESC_BITMASK (1<<4)
2256#define CMD_DESC_MASTER (1<<5)
2257
2258 /*
2259 * The command's unique identification bits and the bitmask to get them.
2260 * This isn't strictly the opcode field as defined in the spec and may
2261 * also include type, subtype, and/or subop fields.
2262 */
2263 struct {
2264 u32 value;
2265 u32 mask;
2266 } cmd;
2267
2268 /*
2269 * The command's length. The command is either fixed length (i.e. does
2270 * not include a length field) or has a length field mask. The flag
2271 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2272 * a length mask. All command entries in a command table must include
2273 * length information.
2274 */
2275 union {
2276 u32 fixed;
2277 u32 mask;
2278 } length;
2279
2280 /*
2281 * Describes where to find a register address in the command to check
2282 * against the ring's register whitelist. Only valid if flags has the
2283 * CMD_DESC_REGISTER bit set.
2284 */
2285 struct {
2286 u32 offset;
2287 u32 mask;
2288 } reg;
2289
2290#define MAX_CMD_DESC_BITMASKS 3
2291 /*
2292 * Describes command checks where a particular dword is masked and
2293 * compared against an expected value. If the command does not match
2294 * the expected value, the parser rejects it. Only valid if flags has
2295 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2296 * are valid.
d4d48035
BV
2297 *
2298 * If the check specifies a non-zero condition_mask then the parser
2299 * only performs the check when the bits specified by condition_mask
2300 * are non-zero.
351e3db2
BV
2301 */
2302 struct {
2303 u32 offset;
2304 u32 mask;
2305 u32 expected;
d4d48035
BV
2306 u32 condition_offset;
2307 u32 condition_mask;
351e3db2
BV
2308 } bits[MAX_CMD_DESC_BITMASKS];
2309};
2310
2311/*
2312 * A table of commands requiring special handling by the command parser.
2313 *
2314 * Each ring has an array of tables. Each table consists of an array of command
2315 * descriptors, which must be sorted with command opcodes in ascending order.
2316 */
2317struct drm_i915_cmd_table {
2318 const struct drm_i915_cmd_descriptor *table;
2319 int count;
2320};
2321
dbbe9127 2322/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2323#define __I915__(p) ({ \
2324 struct drm_i915_private *__p; \
2325 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2326 __p = (struct drm_i915_private *)p; \
2327 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2328 __p = to_i915((struct drm_device *)p); \
2329 else \
2330 BUILD_BUG(); \
2331 __p; \
2332})
dbbe9127 2333#define INTEL_INFO(p) (&__I915__(p)->info)
87f1f465 2334#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
cae5852d 2335
87f1f465
CW
2336#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2337#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2338#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2339#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2340#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2341#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2342#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2343#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2344#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2345#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2346#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2347#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2348#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2349#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2350#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2351#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2352#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2353#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2354#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2355 INTEL_DEVID(dev) == 0x0152 || \
2356 INTEL_DEVID(dev) == 0x015a)
2357#define IS_SNB_GT1(dev) (INTEL_DEVID(dev) == 0x0102 || \
2358 INTEL_DEVID(dev) == 0x0106 || \
2359 INTEL_DEVID(dev) == 0x010A)
70a3eb7a 2360#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
6df4027b 2361#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
4cae9ae0 2362#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
8179f1f0 2363#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
7201c0b3 2364#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
cae5852d 2365#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2366#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2367 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2368#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
87f1f465
CW
2369 ((INTEL_DEVID(dev) & 0xf) == 0x2 || \
2370 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
2371 (INTEL_DEVID(dev) & 0xf) == 0xe))
a0fcbd95
RV
2372#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2373 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2374#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2375 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2376#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2377 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2378/* ULX machines are also considered ULT. */
87f1f465
CW
2379#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2380 INTEL_DEVID(dev) == 0x0A1E)
b833d685 2381#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2382
85436696
JB
2383/*
2384 * The genX designation typically refers to the render engine, so render
2385 * capability related checks should use IS_GEN, while display and other checks
2386 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2387 * chips, etc.).
2388 */
cae5852d
ZN
2389#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2390#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2391#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2392#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2393#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2394#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2395#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
b71252dc 2396#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
cae5852d 2397
73ae478c
BW
2398#define RENDER_RING (1<<RCS)
2399#define BSD_RING (1<<VCS)
2400#define BLT_RING (1<<BCS)
2401#define VEBOX_RING (1<<VECS)
845f74a7 2402#define BSD2_RING (1<<VCS2)
63c42e56 2403#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2404#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2405#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2406#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2407#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2408#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
f2fbc690 2409 __I915__(dev)->ellc_size)
cae5852d
ZN
2410#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2411
254f965c 2412#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2413#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c
JB
2414#define USES_PPGTT(dev) (i915.enable_ppgtt)
2415#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
1d2a314c 2416
05394f39 2417#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2418#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2419
b45305fc
DV
2420/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2421#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
2422/*
2423 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2424 * even when in MSI mode. This results in spurious interrupt warnings if the
2425 * legacy irq no. is shared with another device. The kernel then disables that
2426 * interrupt source and so prevents the other device from working properly.
2427 */
2428#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2429#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2430
cae5852d
ZN
2431/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2432 * rows, which changed the alignment requirements and fence programming.
2433 */
2434#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2435 IS_I915GM(dev)))
2436#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2437#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2438#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
2439#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2440#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2441
2442#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2443#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2444#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2445
dbf7786e 2446#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2447
dd93be58 2448#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2449#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48
RV
2450#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2451 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
6157d3c8 2452#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
fd7f8cce 2453 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
58abf1da
RV
2454#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2455#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
affa9354 2456
17a303ec
PZ
2457#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2458#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2459#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2460#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2461#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2462#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2463#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2464#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
17a303ec 2465
f2fbc690 2466#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2467#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2468#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
2469#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2470#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2471#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2472#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2473
5fafe292
SJ
2474#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2475
040d2baa
BW
2476/* DPF == dynamic parity feature */
2477#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2478#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2479
c8735b0c
BW
2480#define GT_FREQUENCY_MULTIPLIER 50
2481
05394f39
CW
2482#include "i915_trace.h"
2483
baa70943 2484extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2485extern int i915_max_ioctl;
2486
fc49b3da
ID
2487extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2488extern int i915_resume_legacy(struct drm_device *dev);
7c1c2871
DA
2489extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2490extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2491
d330a953
JN
2492/* i915_params.c */
2493struct i915_params {
2494 int modeset;
2495 int panel_ignore_lid;
2496 unsigned int powersave;
2497 int semaphores;
2498 unsigned int lvds_downclock;
2499 int lvds_channel_mode;
2500 int panel_use_ssc;
2501 int vbt_sdvo_panel_type;
2502 int enable_rc6;
2503 int enable_fbc;
d330a953 2504 int enable_ppgtt;
127f1003 2505 int enable_execlists;
d330a953
JN
2506 int enable_psr;
2507 unsigned int preliminary_hw_support;
2508 int disable_power_well;
2509 int enable_ips;
e5aa6541 2510 int invert_brightness;
351e3db2 2511 int enable_cmd_parser;
e5aa6541
DL
2512 /* leave bools at the end to not create holes */
2513 bool enable_hangcheck;
2514 bool fastboot;
d330a953
JN
2515 bool prefault_disable;
2516 bool reset;
a0bae57f 2517 bool disable_display;
7a10dfa6 2518 bool disable_vtd_wa;
84c33a64 2519 int use_mmio_flip;
5978118c 2520 bool mmio_debug;
e2c719b7 2521 bool verbose_state_checks;
d330a953
JN
2522};
2523extern struct i915_params i915 __read_mostly;
2524
1da177e4 2525 /* i915_dma.c */
22eae947 2526extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2527extern int i915_driver_unload(struct drm_device *);
2885f6ac 2528extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2529extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2530extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2531 struct drm_file *file);
673a394b 2532extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2533 struct drm_file *file);
84b1fd10 2534extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 2535#ifdef CONFIG_COMPAT
0d6aa60b
DA
2536extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2537 unsigned long arg);
c43b5634 2538#endif
8e96d9c4 2539extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 2540extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2541extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2542extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2543extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2544extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2545int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
1d0d343a 2546void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
7648fa99 2547
1da177e4 2548/* i915_irq.c */
10cd45b6 2549void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2550__printf(3, 4)
2551void i915_handle_error(struct drm_device *dev, bool wedged,
2552 const char *fmt, ...);
1da177e4 2553
b963291c
DV
2554extern void intel_irq_init(struct drm_i915_private *dev_priv);
2555extern void intel_hpd_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2556int intel_irq_install(struct drm_i915_private *dev_priv);
2557void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5
CW
2558
2559extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2560extern void intel_uncore_early_sanitize(struct drm_device *dev,
2561 bool restore_forcewake);
907b28c5 2562extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2563extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2564extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2565extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
05a2fb15 2566const char *intel_uncore_forcewake_domain_to_str(const int domain_id);
b1f14ad0 2567
7c463586 2568void
50227e1c 2569i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2570 u32 status_mask);
7c463586
KP
2571
2572void
50227e1c 2573i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2574 u32 status_mask);
7c463586 2575
f8b79e58
ID
2576void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2577void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
47339cd9
DV
2578void
2579ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2580void
2581ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2582void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2583 uint32_t interrupt_mask,
2584 uint32_t enabled_irq_mask);
2585#define ibx_enable_display_interrupt(dev_priv, bits) \
2586 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2587#define ibx_disable_display_interrupt(dev_priv, bits) \
2588 ibx_display_interrupt_update((dev_priv), (bits), 0)
f8b79e58 2589
673a394b 2590/* i915_gem.c */
673a394b
EA
2591int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2592 struct drm_file *file_priv);
2593int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2594 struct drm_file *file_priv);
2595int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2596 struct drm_file *file_priv);
2597int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2598 struct drm_file *file_priv);
de151cf6
JB
2599int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2600 struct drm_file *file_priv);
673a394b
EA
2601int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2602 struct drm_file *file_priv);
2603int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2604 struct drm_file *file_priv);
ba8b7ccb
OM
2605void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2606 struct intel_engine_cs *ring);
2607void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2608 struct drm_file *file,
2609 struct intel_engine_cs *ring,
2610 struct drm_i915_gem_object *obj);
a83014d3
OM
2611int i915_gem_ringbuffer_submission(struct drm_device *dev,
2612 struct drm_file *file,
2613 struct intel_engine_cs *ring,
2614 struct intel_context *ctx,
2615 struct drm_i915_gem_execbuffer2 *args,
2616 struct list_head *vmas,
2617 struct drm_i915_gem_object *batch_obj,
2618 u64 exec_start, u32 flags);
673a394b
EA
2619int i915_gem_execbuffer(struct drm_device *dev, void *data,
2620 struct drm_file *file_priv);
76446cac
JB
2621int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2622 struct drm_file *file_priv);
673a394b
EA
2623int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2624 struct drm_file *file_priv);
199adf40
BW
2625int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2626 struct drm_file *file);
2627int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2628 struct drm_file *file);
673a394b
EA
2629int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2630 struct drm_file *file_priv);
3ef94daa
CW
2631int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2632 struct drm_file *file_priv);
673a394b
EA
2633int i915_gem_set_tiling(struct drm_device *dev, void *data,
2634 struct drm_file *file_priv);
2635int i915_gem_get_tiling(struct drm_device *dev, void *data,
2636 struct drm_file *file_priv);
5cc9ed4b
CW
2637int i915_gem_init_userptr(struct drm_device *dev);
2638int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2639 struct drm_file *file);
5a125c3c
EA
2640int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2641 struct drm_file *file_priv);
23ba4fd0
BW
2642int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2643 struct drm_file *file_priv);
673a394b 2644void i915_gem_load(struct drm_device *dev);
21ab4e74
CW
2645unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
2646 long target,
2647 unsigned flags);
2648#define I915_SHRINK_PURGEABLE 0x1
2649#define I915_SHRINK_UNBOUND 0x2
2650#define I915_SHRINK_BOUND 0x4
42dcedd4
CW
2651void *i915_gem_object_alloc(struct drm_device *dev);
2652void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2653void i915_gem_object_init(struct drm_i915_gem_object *obj,
2654 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2655struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2656 size_t size);
7e0d96bc
BW
2657void i915_init_vm(struct drm_i915_private *dev_priv,
2658 struct i915_address_space *vm);
673a394b 2659void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2660void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2661
1ec9e26d
DV
2662#define PIN_MAPPABLE 0x1
2663#define PIN_NONBLOCK 0x2
bf3d149b 2664#define PIN_GLOBAL 0x4
d23db88c
CW
2665#define PIN_OFFSET_BIAS 0x8
2666#define PIN_OFFSET_MASK (~4095)
fe14d5f4
TU
2667int __must_check i915_gem_object_pin_view(struct drm_i915_gem_object *obj,
2668 struct i915_address_space *vm,
2669 uint32_t alignment,
2670 uint64_t flags,
2671 const struct i915_ggtt_view *view);
2672static inline
2021746e 2673int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 2674 struct i915_address_space *vm,
2021746e 2675 uint32_t alignment,
fe14d5f4
TU
2676 uint64_t flags)
2677{
2678 return i915_gem_object_pin_view(obj, vm, alignment, flags,
2679 &i915_ggtt_view_normal);
2680}
2681
2682int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2683 u32 flags);
07fe0b12 2684int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2685int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2686void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2687void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 2688
4c914c0c
BV
2689int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2690 int *needs_clflush);
2691
37e680a1 2692int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
2693static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2694{
67d5a50c
ID
2695 struct sg_page_iter sg_iter;
2696
2697 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 2698 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
2699
2700 return NULL;
9da3da66 2701}
a5570178
CW
2702static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2703{
2704 BUG_ON(obj->pages == NULL);
2705 obj->pages_pin_count++;
2706}
2707static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2708{
2709 BUG_ON(obj->pages_pin_count == 0);
2710 obj->pages_pin_count--;
2711}
2712
54cf91dc 2713int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2714int i915_gem_object_sync(struct drm_i915_gem_object *obj,
a4872ba6 2715 struct intel_engine_cs *to);
e2d05a8b 2716void i915_vma_move_to_active(struct i915_vma *vma,
a4872ba6 2717 struct intel_engine_cs *ring);
ff72145b
DA
2718int i915_gem_dumb_create(struct drm_file *file_priv,
2719 struct drm_device *dev,
2720 struct drm_mode_create_dumb *args);
da6b51d0
DA
2721int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2722 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2723/**
2724 * Returns true if seq1 is later than seq2.
2725 */
2726static inline bool
2727i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2728{
2729 return (int32_t)(seq1 - seq2) >= 0;
2730}
2731
1b5a433a
JH
2732static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2733 bool lazy_coherency)
2734{
2735 u32 seqno;
2736
2737 BUG_ON(req == NULL);
2738
2739 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2740
2741 return i915_seqno_passed(seqno, req->seqno);
2742}
2743
fca26bb4
MK
2744int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2745int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2746int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2747int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2748
d8ffa60b
DV
2749bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2750void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
1690e1eb 2751
8d9fc7fd 2752struct drm_i915_gem_request *
a4872ba6 2753i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2754
b29c19b6 2755bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2756void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2757int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2758 bool interruptible);
b6660d59 2759int __must_check i915_gem_check_olr(struct drm_i915_gem_request *req);
84c33a64 2760
1f83fee0
DV
2761static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2762{
2763 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2764 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2765}
2766
2767static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2768{
2ac0f450
MK
2769 return atomic_read(&error->reset_counter) & I915_WEDGED;
2770}
2771
2772static inline u32 i915_reset_count(struct i915_gpu_error *error)
2773{
2774 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2775}
a71d8d94 2776
88b4aa87
MK
2777static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2778{
2779 return dev_priv->gpu_error.stop_rings == 0 ||
2780 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2781}
2782
2783static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2784{
2785 return dev_priv->gpu_error.stop_rings == 0 ||
2786 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2787}
2788
069efc1d 2789void i915_gem_reset(struct drm_device *dev);
000433b6 2790bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2791int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2792int __must_check i915_gem_init(struct drm_device *dev);
a83014d3 2793int i915_gem_init_rings(struct drm_device *dev);
f691e2f4 2794int __must_check i915_gem_init_hw(struct drm_device *dev);
a4872ba6 2795int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
f691e2f4 2796void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2797void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2798int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2799int __must_check i915_gem_suspend(struct drm_device *dev);
a4872ba6 2800int __i915_add_request(struct intel_engine_cs *ring,
0025c077 2801 struct drm_file *file,
9400ae5c
JH
2802 struct drm_i915_gem_object *batch_obj);
2803#define i915_add_request(ring) \
2804 __i915_add_request(ring, NULL, NULL)
9c654818 2805int __i915_wait_request(struct drm_i915_gem_request *req,
16e9a21f
ACO
2806 unsigned reset_counter,
2807 bool interruptible,
2808 s64 *timeout,
2809 struct drm_i915_file_private *file_priv);
a4b3a571 2810int __must_check i915_wait_request(struct drm_i915_gem_request *req);
de151cf6 2811int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2812int __must_check
2813i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2814 bool write);
2815int __must_check
dabdfe02
CW
2816i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2817int __must_check
2da3b9b9
CW
2818i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2819 u32 alignment,
a4872ba6 2820 struct intel_engine_cs *pipelined);
cc98b413 2821void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
00731155 2822int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 2823 int align);
b29c19b6 2824int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2825void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2826
0fa87796
ID
2827uint32_t
2828i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2829uint32_t
d865110c
ID
2830i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2831 int tiling_mode, bool fenced);
467cffba 2832
e4ffd173
CW
2833int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2834 enum i915_cache_level cache_level);
2835
1286ff73
DV
2836struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2837 struct dma_buf *dma_buf);
2838
2839struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2840 struct drm_gem_object *gem_obj, int flags);
2841
19b2dbde
CW
2842void i915_gem_restore_fences(struct drm_device *dev);
2843
fe14d5f4
TU
2844unsigned long i915_gem_obj_offset_view(struct drm_i915_gem_object *o,
2845 struct i915_address_space *vm,
2846 enum i915_ggtt_view_type view);
2847static inline
a70a3148 2848unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
fe14d5f4
TU
2849 struct i915_address_space *vm)
2850{
2851 return i915_gem_obj_offset_view(o, vm, I915_GGTT_VIEW_NORMAL);
2852}
a70a3148 2853bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
fe14d5f4
TU
2854bool i915_gem_obj_bound_view(struct drm_i915_gem_object *o,
2855 struct i915_address_space *vm,
2856 enum i915_ggtt_view_type view);
2857static inline
a70a3148 2858bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
fe14d5f4
TU
2859 struct i915_address_space *vm)
2860{
2861 return i915_gem_obj_bound_view(o, vm, I915_GGTT_VIEW_NORMAL);
2862}
2863
a70a3148
BW
2864unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2865 struct i915_address_space *vm);
fe14d5f4
TU
2866struct i915_vma *i915_gem_obj_to_vma_view(struct drm_i915_gem_object *obj,
2867 struct i915_address_space *vm,
2868 const struct i915_ggtt_view *view);
2869static inline
a70a3148 2870struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
fe14d5f4
TU
2871 struct i915_address_space *vm)
2872{
2873 return i915_gem_obj_to_vma_view(obj, vm, &i915_ggtt_view_normal);
2874}
2875
2876struct i915_vma *
2877i915_gem_obj_lookup_or_create_vma_view(struct drm_i915_gem_object *obj,
2878 struct i915_address_space *vm,
2879 const struct i915_ggtt_view *view);
2880
2881static inline
accfef2e
BW
2882struct i915_vma *
2883i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
fe14d5f4
TU
2884 struct i915_address_space *vm)
2885{
2886 return i915_gem_obj_lookup_or_create_vma_view(obj, vm,
2887 &i915_ggtt_view_normal);
2888}
5c2abbea
BW
2889
2890struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
d7f46fc4
BW
2891static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2892 struct i915_vma *vma;
2893 list_for_each_entry(vma, &obj->vma_list, vma_link)
2894 if (vma->pin_count > 0)
2895 return true;
2896 return false;
2897}
5c2abbea 2898
a70a3148 2899/* Some GGTT VM helpers */
5dc383b0 2900#define i915_obj_to_ggtt(obj) \
a70a3148
BW
2901 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2902static inline bool i915_is_ggtt(struct i915_address_space *vm)
2903{
2904 struct i915_address_space *ggtt =
2905 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2906 return vm == ggtt;
2907}
2908
841cd773
DV
2909static inline struct i915_hw_ppgtt *
2910i915_vm_to_ppgtt(struct i915_address_space *vm)
2911{
2912 WARN_ON(i915_is_ggtt(vm));
2913
2914 return container_of(vm, struct i915_hw_ppgtt, base);
2915}
2916
2917
a70a3148
BW
2918static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2919{
5dc383b0 2920 return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
a70a3148
BW
2921}
2922
2923static inline unsigned long
2924i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2925{
5dc383b0 2926 return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
a70a3148
BW
2927}
2928
2929static inline unsigned long
2930i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2931{
5dc383b0 2932 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
a70a3148 2933}
c37e2204
BW
2934
2935static inline int __must_check
2936i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2937 uint32_t alignment,
1ec9e26d 2938 unsigned flags)
c37e2204 2939{
5dc383b0
DV
2940 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2941 alignment, flags | PIN_GLOBAL);
c37e2204 2942}
a70a3148 2943
b287110e
DV
2944static inline int
2945i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2946{
2947 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2948}
2949
2950void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2951
254f965c 2952/* i915_gem_context.c */
8245be31 2953int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2954void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 2955void i915_gem_context_reset(struct drm_device *dev);
e422b888 2956int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 2957int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 2958void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
a4872ba6 2959int i915_switch_context(struct intel_engine_cs *ring,
273497e5
OM
2960 struct intel_context *to);
2961struct intel_context *
41bde553 2962i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 2963void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
2964struct drm_i915_gem_object *
2965i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 2966static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 2967{
691e6415 2968 kref_get(&ctx->ref);
dce3271b
MK
2969}
2970
273497e5 2971static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 2972{
691e6415 2973 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
2974}
2975
273497e5 2976static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 2977{
821d66dd 2978 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
2979}
2980
84624813
BW
2981int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2982 struct drm_file *file);
2983int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2984 struct drm_file *file);
c9dc0f35
CW
2985int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
2986 struct drm_file *file_priv);
2987int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
2988 struct drm_file *file_priv);
1286ff73 2989
679845ed
BW
2990/* i915_gem_evict.c */
2991int __must_check i915_gem_evict_something(struct drm_device *dev,
2992 struct i915_address_space *vm,
2993 int min_size,
2994 unsigned alignment,
2995 unsigned cache_level,
d23db88c
CW
2996 unsigned long start,
2997 unsigned long end,
1ec9e26d 2998 unsigned flags);
679845ed
BW
2999int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
3000int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 3001
0260c420 3002/* belongs in i915_gem_gtt.h */
d09105c6 3003static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
3004{
3005 if (INTEL_INFO(dev)->gen < 6)
3006 intel_gtt_chipset_flush();
3007}
246cbfb5 3008
9797fbfb
CW
3009/* i915_gem_stolen.c */
3010int i915_gem_init_stolen(struct drm_device *dev);
5e59f717 3011int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
11be49eb 3012void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 3013void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3014struct drm_i915_gem_object *
3015i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3016struct drm_i915_gem_object *
3017i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3018 u32 stolen_offset,
3019 u32 gtt_offset,
3020 u32 size);
9797fbfb 3021
673a394b 3022/* i915_gem_tiling.c */
2c1792a1 3023static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3024{
50227e1c 3025 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
3026
3027 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3028 obj->tiling_mode != I915_TILING_NONE;
3029}
3030
673a394b 3031void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
3032void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3033void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
3034
3035/* i915_gem_debug.c */
23bc5982
CW
3036#if WATCH_LISTS
3037int i915_verify_lists(struct drm_device *dev);
673a394b 3038#else
23bc5982 3039#define i915_verify_lists(dev) 0
673a394b 3040#endif
1da177e4 3041
2017263e 3042/* i915_debugfs.c */
27c202ad
BG
3043int i915_debugfs_init(struct drm_minor *minor);
3044void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 3045#ifdef CONFIG_DEBUG_FS
07144428
DL
3046void intel_display_crc_init(struct drm_device *dev);
3047#else
f8c168fa 3048static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 3049#endif
84734a04
MK
3050
3051/* i915_gpu_error.c */
edc3d884
MK
3052__printf(2, 3)
3053void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3054int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3055 const struct i915_error_state_file_priv *error);
4dc955f7 3056int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3057 struct drm_i915_private *i915,
4dc955f7
MK
3058 size_t count, loff_t pos);
3059static inline void i915_error_state_buf_release(
3060 struct drm_i915_error_state_buf *eb)
3061{
3062 kfree(eb->buf);
3063}
58174462
MK
3064void i915_capture_error_state(struct drm_device *dev, bool wedge,
3065 const char *error_msg);
84734a04
MK
3066void i915_error_state_get(struct drm_device *dev,
3067 struct i915_error_state_file_priv *error_priv);
3068void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3069void i915_destroy_error_state(struct drm_device *dev);
3070
3071void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
0a4cd7c8 3072const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3073
493018dc
BV
3074/* i915_gem_batch_pool.c */
3075void i915_gem_batch_pool_init(struct drm_device *dev,
3076 struct i915_gem_batch_pool *pool);
3077void i915_gem_batch_pool_fini(struct i915_gem_batch_pool *pool);
3078struct drm_i915_gem_object*
3079i915_gem_batch_pool_get(struct i915_gem_batch_pool *pool, size_t size);
3080
351e3db2 3081/* i915_cmd_parser.c */
d728c8ef 3082int i915_cmd_parser_get_version(void);
a4872ba6
OM
3083int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3084void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3085bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3086int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2 3087 struct drm_i915_gem_object *batch_obj,
78a42377 3088 struct drm_i915_gem_object *shadow_batch_obj,
351e3db2 3089 u32 batch_start_offset,
b9ffd80e 3090 u32 batch_len,
351e3db2
BV
3091 bool is_master);
3092
317c35d1
JB
3093/* i915_suspend.c */
3094extern int i915_save_state(struct drm_device *dev);
3095extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3096
d8157a36
DV
3097/* i915_ums.c */
3098void i915_save_display_reg(struct drm_device *dev);
3099void i915_restore_display_reg(struct drm_device *dev);
317c35d1 3100
0136db58
BW
3101/* i915_sysfs.c */
3102void i915_setup_sysfs(struct drm_device *dev_priv);
3103void i915_teardown_sysfs(struct drm_device *dev_priv);
3104
f899fc64
CW
3105/* intel_i2c.c */
3106extern int intel_setup_gmbus(struct drm_device *dev);
3107extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 3108static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 3109{
2ed06c93 3110 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
3111}
3112
3113extern struct i2c_adapter *intel_gmbus_get_adapter(
3114 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
3115extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3116extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3117static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3118{
3119 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3120}
f899fc64
CW
3121extern void intel_i2c_reset(struct drm_device *dev);
3122
3b617967 3123/* intel_opregion.c */
44834a67 3124#ifdef CONFIG_ACPI
27d50c82 3125extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
3126extern void intel_opregion_init(struct drm_device *dev);
3127extern void intel_opregion_fini(struct drm_device *dev);
3b617967 3128extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
3129extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3130 bool enable);
ecbc5cf3
JN
3131extern int intel_opregion_notify_adapter(struct drm_device *dev,
3132 pci_power_t state);
65e082c9 3133#else
27d50c82 3134static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
3135static inline void intel_opregion_init(struct drm_device *dev) { return; }
3136static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 3137static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
3138static inline int
3139intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3140{
3141 return 0;
3142}
ecbc5cf3
JN
3143static inline int
3144intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3145{
3146 return 0;
3147}
65e082c9 3148#endif
8ee1c3db 3149
723bfd70
JB
3150/* intel_acpi.c */
3151#ifdef CONFIG_ACPI
3152extern void intel_register_dsm_handler(void);
3153extern void intel_unregister_dsm_handler(void);
3154#else
3155static inline void intel_register_dsm_handler(void) { return; }
3156static inline void intel_unregister_dsm_handler(void) { return; }
3157#endif /* CONFIG_ACPI */
3158
79e53945 3159/* modesetting */
f817586c 3160extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3161extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3162extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3163extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 3164extern void intel_connector_unregister(struct intel_connector *);
28d52043 3165extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
3166extern void intel_modeset_setup_hw_state(struct drm_device *dev,
3167 bool force_restore);
44cec740 3168extern void i915_redisable_vga(struct drm_device *dev);
04098753 3169extern void i915_redisable_vga_power_on(struct drm_device *dev);
7648fa99 3170extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 3171extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 3172extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84 3173extern void valleyview_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
3174extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3175 bool enable);
0206e353
AJ
3176extern void intel_detect_pch(struct drm_device *dev);
3177extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 3178extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 3179
2911a35b 3180extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
3181int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3182 struct drm_file *file);
b6359918
MK
3183int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3184 struct drm_file *file);
575155a9 3185
84c33a64
SG
3186void intel_notify_mmio_flip(struct intel_engine_cs *ring);
3187
6ef3d427
CW
3188/* overlay */
3189extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
3190extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3191 struct intel_overlay_error_state *error);
c4a1d9e4
CW
3192
3193extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 3194extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3195 struct drm_device *dev,
3196 struct intel_display_error_state *error);
6ef3d427 3197
b7287d80
BW
3198/* On SNB platform, before reading ring registers forcewake bit
3199 * must be set to prevent GT core from power down and stale values being
3200 * returned.
3201 */
b2cff0db
CW
3202void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv,
3203 unsigned fw_domains);
3204void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv,
3205 unsigned fw_domains);
e998c40f 3206void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
b7287d80 3207
151a49d0
TR
3208int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3209int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3210
3211/* intel_sideband.c */
707b6e3d
D
3212u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3213void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3214u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
3215u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3216void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3217u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3218void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3219u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3220void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3221u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3222void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
3223u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3224void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3225u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3226void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3227u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3228 enum intel_sbi_destination destination);
3229void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3230 enum intel_sbi_destination destination);
e9fe51c6
SK
3231u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3232void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3233
2ec3815f
VS
3234int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
3235int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
42c0526c 3236
0b274481
BW
3237#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3238#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3239
3240#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3241#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3242#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3243#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3244
3245#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3246#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3247#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3248#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3249
698b3135
CW
3250/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3251 * will be implemented using 2 32-bit writes in an arbitrary order with
3252 * an arbitrary delay between them. This can cause the hardware to
3253 * act upon the intermediate value, possibly leading to corruption and
3254 * machine death. You have been warned.
3255 */
0b274481
BW
3256#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3257#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3258
50877445
CW
3259#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3260 u32 upper = I915_READ(upper_reg); \
3261 u32 lower = I915_READ(lower_reg); \
3262 u32 tmp = I915_READ(upper_reg); \
3263 if (upper != tmp) { \
3264 upper = tmp; \
3265 lower = I915_READ(lower_reg); \
3266 WARN_ON(I915_READ(upper_reg) != upper); \
3267 } \
3268 (u64)upper << 32 | lower; })
3269
cae5852d
ZN
3270#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3271#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3272
55bc60db
VS
3273/* "Broadcast RGB" property */
3274#define INTEL_BROADCAST_RGB_AUTO 0
3275#define INTEL_BROADCAST_RGB_FULL 1
3276#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3277
766aa1c4
VS
3278static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3279{
92e23b99 3280 if (IS_VALLEYVIEW(dev))
766aa1c4 3281 return VLV_VGACNTRL;
92e23b99
SJ
3282 else if (INTEL_INFO(dev)->gen >= 5)
3283 return CPU_VGACNTRL;
766aa1c4
VS
3284 else
3285 return VGACNTRL;
3286}
3287
2bb4629a
VS
3288static inline void __user *to_user_ptr(u64 address)
3289{
3290 return (void __user *)(uintptr_t)address;
3291}
3292
df97729f
ID
3293static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3294{
3295 unsigned long j = msecs_to_jiffies(m);
3296
3297 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3298}
3299
7bd0e226
DV
3300static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3301{
3302 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3303}
3304
df97729f
ID
3305static inline unsigned long
3306timespec_to_jiffies_timeout(const struct timespec *value)
3307{
3308 unsigned long j = timespec_to_jiffies(value);
3309
3310 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3311}
3312
dce56b3c
PZ
3313/*
3314 * If you need to wait X milliseconds between events A and B, but event B
3315 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3316 * when event A happened, then just before event B you call this function and
3317 * pass the timestamp as the first argument, and X as the second argument.
3318 */
3319static inline void
3320wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3321{
ec5e0cfb 3322 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3323
3324 /*
3325 * Don't re-read the value of "jiffies" every time since it may change
3326 * behind our back and break the math.
3327 */
3328 tmp_jiffies = jiffies;
3329 target_jiffies = timestamp_jiffies +
3330 msecs_to_jiffies_timeout(to_wait_ms);
3331
3332 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3333 remaining_jiffies = target_jiffies - tmp_jiffies;
3334 while (remaining_jiffies)
3335 remaining_jiffies =
3336 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3337 }
3338}
3339
581c26e8
JH
3340static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3341 struct drm_i915_gem_request *req)
3342{
3343 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3344 i915_gem_request_assign(&ring->trace_irq_req, req);
3345}
3346
1da177e4 3347#endif