]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Kill fbc_wm_enabled from intel_wm_config
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0839ccb8 38#include <linux/io-mapping.h>
f899fc64 39#include <linux/i2c.h>
c167a6fc 40#include <linux/i2c-algo-bit.h>
0ade6386 41#include <drm/intel-gtt.h>
aaa6fd2a 42#include <linux/backlight.h>
2911a35b 43#include <linux/intel-iommu.h>
742cbee8 44#include <linux/kref.h>
9ee32fea 45#include <linux/pm_qos.h>
585fb111 46
1da177e4
LT
47/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
673a394b 54#define DRIVER_DATE "20080730"
1da177e4 55
317c35d1
JB
56enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
9db4a9c7
JB
59 PIPE_C,
60 I915_MAX_PIPES
317c35d1 61};
9db4a9c7 62#define pipe_name(p) ((p) + 'A')
317c35d1 63
a5c961d1
PZ
64enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69};
70#define transcoder_name(t) ((t) + 'A')
71
80824003
JB
72enum plane {
73 PLANE_A = 0,
74 PLANE_B,
9db4a9c7 75 PLANE_C,
80824003 76};
9db4a9c7 77#define plane_name(p) ((p) + 'A')
52440211 78
06da8da2
VS
79#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
80
2b139522
ED
81enum port {
82 PORT_A = 0,
83 PORT_B,
84 PORT_C,
85 PORT_D,
86 PORT_E,
87 I915_MAX_PORTS
88};
89#define port_name(p) ((p) + 'A')
90
b97186f0
PZ
91enum intel_display_power_domain {
92 POWER_DOMAIN_PIPE_A,
93 POWER_DOMAIN_PIPE_B,
94 POWER_DOMAIN_PIPE_C,
95 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
96 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
97 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
98 POWER_DOMAIN_TRANSCODER_A,
99 POWER_DOMAIN_TRANSCODER_B,
100 POWER_DOMAIN_TRANSCODER_C,
101 POWER_DOMAIN_TRANSCODER_EDP = POWER_DOMAIN_TRANSCODER_A + 0xF,
cdf8dd7f 102 POWER_DOMAIN_VGA,
b97186f0
PZ
103};
104
105#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
106#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
107 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
108#define POWER_DOMAIN_TRANSCODER(tran) ((tran) + POWER_DOMAIN_TRANSCODER_A)
109
1d843f9d
EE
110enum hpd_pin {
111 HPD_NONE = 0,
112 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
113 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
114 HPD_CRT,
115 HPD_SDVO_B,
116 HPD_SDVO_C,
117 HPD_PORT_B,
118 HPD_PORT_C,
119 HPD_PORT_D,
120 HPD_NUM_PINS
121};
122
2a2d5482
CW
123#define I915_GEM_GPU_DOMAINS \
124 (I915_GEM_DOMAIN_RENDER | \
125 I915_GEM_DOMAIN_SAMPLER | \
126 I915_GEM_DOMAIN_COMMAND | \
127 I915_GEM_DOMAIN_INSTRUCTION | \
128 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 129
7eb552ae 130#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
9db4a9c7 131
6c2b7c12
DV
132#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
133 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
134 if ((intel_encoder)->base.crtc == (__crtc))
135
e7b903d2
DV
136struct drm_i915_private;
137
46edb027
DV
138enum intel_dpll_id {
139 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
140 /* real shared dpll ids must be >= 0 */
141 DPLL_ID_PCH_PLL_A,
142 DPLL_ID_PCH_PLL_B,
143};
144#define I915_NUM_PLLS 2
145
5358901f 146struct intel_dpll_hw_state {
66e985c0 147 uint32_t dpll;
8bcc2795 148 uint32_t dpll_md;
66e985c0
DV
149 uint32_t fp0;
150 uint32_t fp1;
5358901f
DV
151};
152
e72f9fbf 153struct intel_shared_dpll {
ee7b9f93
JB
154 int refcount; /* count of number of CRTCs sharing this PLL */
155 int active; /* count of number of active CRTCs (i.e. DPMS on) */
156 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
157 const char *name;
158 /* should match the index in the dev_priv->shared_dplls array */
159 enum intel_dpll_id id;
5358901f 160 struct intel_dpll_hw_state hw_state;
15bdd4cf
DV
161 void (*mode_set)(struct drm_i915_private *dev_priv,
162 struct intel_shared_dpll *pll);
e7b903d2
DV
163 void (*enable)(struct drm_i915_private *dev_priv,
164 struct intel_shared_dpll *pll);
165 void (*disable)(struct drm_i915_private *dev_priv,
166 struct intel_shared_dpll *pll);
5358901f
DV
167 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
168 struct intel_shared_dpll *pll,
169 struct intel_dpll_hw_state *hw_state);
ee7b9f93 170};
ee7b9f93 171
e69d0bc1
DV
172/* Used by dp and fdi links */
173struct intel_link_m_n {
174 uint32_t tu;
175 uint32_t gmch_m;
176 uint32_t gmch_n;
177 uint32_t link_m;
178 uint32_t link_n;
179};
180
181void intel_link_compute_m_n(int bpp, int nlanes,
182 int pixel_clock, int link_clock,
183 struct intel_link_m_n *m_n);
184
6441ab5f
PZ
185struct intel_ddi_plls {
186 int spll_refcount;
187 int wrpll1_refcount;
188 int wrpll2_refcount;
189};
190
1da177e4
LT
191/* Interface history:
192 *
193 * 1.1: Original.
0d6aa60b
DA
194 * 1.2: Add Power Management
195 * 1.3: Add vblank support
de227f5f 196 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 197 * 1.5: Add vblank pipe configuration
2228ed67
MD
198 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
199 * - Support vertical blank on secondary display pipe
1da177e4
LT
200 */
201#define DRIVER_MAJOR 1
2228ed67 202#define DRIVER_MINOR 6
1da177e4
LT
203#define DRIVER_PATCHLEVEL 0
204
23bc5982 205#define WATCH_LISTS 0
42d6ab48 206#define WATCH_GTT 0
673a394b 207
71acb5eb
DA
208#define I915_GEM_PHYS_CURSOR_0 1
209#define I915_GEM_PHYS_CURSOR_1 2
210#define I915_GEM_PHYS_OVERLAY_REGS 3
211#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
212
213struct drm_i915_gem_phys_object {
214 int id;
215 struct page **page_list;
216 drm_dma_handle_t *handle;
05394f39 217 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
218};
219
0a3e67a4
JB
220struct opregion_header;
221struct opregion_acpi;
222struct opregion_swsci;
223struct opregion_asle;
224
8ee1c3db 225struct intel_opregion {
5bc4418b
BW
226 struct opregion_header __iomem *header;
227 struct opregion_acpi __iomem *acpi;
228 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
229 u32 swsci_gbda_sub_functions;
230 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
231 struct opregion_asle __iomem *asle;
232 void __iomem *vbt;
01fe9dbd 233 u32 __iomem *lid_state;
8ee1c3db 234};
44834a67 235#define OPREGION_SIZE (8*1024)
8ee1c3db 236
6ef3d427
CW
237struct intel_overlay;
238struct intel_overlay_error_state;
239
7c1c2871
DA
240struct drm_i915_master_private {
241 drm_local_map_t *sarea;
242 struct _drm_i915_sarea *sarea_priv;
243};
de151cf6 244#define I915_FENCE_REG_NONE -1
42b5aeab
VS
245#define I915_MAX_NUM_FENCES 32
246/* 32 fences + sign bit for FENCE_REG_NONE */
247#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
248
249struct drm_i915_fence_reg {
007cc8ac 250 struct list_head lru_list;
caea7476 251 struct drm_i915_gem_object *obj;
1690e1eb 252 int pin_count;
de151cf6 253};
7c1c2871 254
9b9d172d 255struct sdvo_device_mapping {
e957d772 256 u8 initialized;
9b9d172d 257 u8 dvo_port;
258 u8 slave_addr;
259 u8 dvo_wiring;
e957d772 260 u8 i2c_pin;
b1083333 261 u8 ddc_pin;
9b9d172d 262};
263
c4a1d9e4
CW
264struct intel_display_error_state;
265
63eeaf38 266struct drm_i915_error_state {
742cbee8 267 struct kref ref;
63eeaf38
JB
268 u32 eir;
269 u32 pgtbl_er;
be998e2e 270 u32 ier;
b9a3906b 271 u32 ccid;
0f3b6849
CW
272 u32 derrmr;
273 u32 forcewake;
9574b3fe 274 bool waiting[I915_NUM_RINGS];
9db4a9c7 275 u32 pipestat[I915_MAX_PIPES];
c1cd90ed
DV
276 u32 tail[I915_NUM_RINGS];
277 u32 head[I915_NUM_RINGS];
0f3b6849 278 u32 ctl[I915_NUM_RINGS];
d27b1e0e
DV
279 u32 ipeir[I915_NUM_RINGS];
280 u32 ipehr[I915_NUM_RINGS];
281 u32 instdone[I915_NUM_RINGS];
282 u32 acthd[I915_NUM_RINGS];
7e3b8737 283 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
df2b23d9 284 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
12f55818 285 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
7e3b8737
DV
286 /* our own tracking of ring head and tail */
287 u32 cpu_ring_head[I915_NUM_RINGS];
288 u32 cpu_ring_tail[I915_NUM_RINGS];
1d8f38f4 289 u32 error; /* gen6+ */
71e172e8 290 u32 err_int; /* gen7 */
c1cd90ed
DV
291 u32 instpm[I915_NUM_RINGS];
292 u32 instps[I915_NUM_RINGS];
050ee91f 293 u32 extra_instdone[I915_NUM_INSTDONE_REG];
d27b1e0e 294 u32 seqno[I915_NUM_RINGS];
9df30794 295 u64 bbaddr;
33f3f518
DV
296 u32 fault_reg[I915_NUM_RINGS];
297 u32 done_reg;
c1cd90ed 298 u32 faddr[I915_NUM_RINGS];
4b9de737 299 u64 fence[I915_MAX_NUM_FENCES];
63eeaf38 300 struct timeval time;
52d39a21
CW
301 struct drm_i915_error_ring {
302 struct drm_i915_error_object {
303 int page_count;
304 u32 gtt_offset;
305 u32 *pages[0];
8c123e54 306 } *ringbuffer, *batchbuffer, *ctx;
52d39a21
CW
307 struct drm_i915_error_request {
308 long jiffies;
309 u32 seqno;
ee4f42b1 310 u32 tail;
52d39a21
CW
311 } *requests;
312 int num_requests;
313 } ring[I915_NUM_RINGS];
9df30794 314 struct drm_i915_error_buffer {
a779e5ab 315 u32 size;
9df30794 316 u32 name;
0201f1ec 317 u32 rseqno, wseqno;
9df30794
CW
318 u32 gtt_offset;
319 u32 read_domains;
320 u32 write_domain;
4b9de737 321 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
322 s32 pinned:2;
323 u32 tiling:2;
324 u32 dirty:1;
325 u32 purgeable:1;
5d1333fc 326 s32 ring:4;
f56383cb 327 u32 cache_level:3;
95f5301d
BW
328 } **active_bo, **pinned_bo;
329 u32 *active_bo_count, *pinned_bo_count;
6ef3d427 330 struct intel_overlay_error_state *overlay;
c4a1d9e4 331 struct intel_display_error_state *display;
da661464
MK
332 int hangcheck_score[I915_NUM_RINGS];
333 enum intel_ring_hangcheck_action hangcheck_action[I915_NUM_RINGS];
63eeaf38
JB
334};
335
b8cecdf5 336struct intel_crtc_config;
0e8ffe1b 337struct intel_crtc;
ee9300bb
DV
338struct intel_limit;
339struct dpll;
b8cecdf5 340
e70236a8 341struct drm_i915_display_funcs {
ee5382ae 342 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
343 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
344 void (*disable_fbc)(struct drm_device *dev);
345 int (*get_display_clock_speed)(struct drm_device *dev);
346 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
347 /**
348 * find_dpll() - Find the best values for the PLL
349 * @limit: limits for the PLL
350 * @crtc: current CRTC
351 * @target: target frequency in kHz
352 * @refclk: reference clock frequency in kHz
353 * @match_clock: if provided, @best_clock P divider must
354 * match the P divider from @match_clock
355 * used for LVDS downclocking
356 * @best_clock: best PLL values found
357 *
358 * Returns true on success, false on failure.
359 */
360 bool (*find_dpll)(const struct intel_limit *limit,
361 struct drm_crtc *crtc,
362 int target, int refclk,
363 struct dpll *match_clock,
364 struct dpll *best_clock);
46ba614c 365 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
366 void (*update_sprite_wm)(struct drm_plane *plane,
367 struct drm_crtc *crtc,
4c4ff43a 368 uint32_t sprite_width, int pixel_size,
bdd57d03 369 bool enable, bool scaled);
47fab737 370 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
371 /* Returns the active state of the crtc, and if the crtc is active,
372 * fills out the pipe-config with the hw state. */
373 bool (*get_pipe_config)(struct intel_crtc *,
374 struct intel_crtc_config *);
f564048e 375 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
376 int x, int y,
377 struct drm_framebuffer *old_fb);
76e5a89c
DV
378 void (*crtc_enable)(struct drm_crtc *crtc);
379 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 380 void (*off)(struct drm_crtc *crtc);
e0dac65e
WF
381 void (*write_eld)(struct drm_connector *connector,
382 struct drm_crtc *crtc);
674cf967 383 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 384 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
385 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
386 struct drm_framebuffer *fb,
ed8d1975
KP
387 struct drm_i915_gem_object *obj,
388 uint32_t flags);
17638cd6
JB
389 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
390 int x, int y);
20afbda2 391 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
392 /* clock updates for mode set */
393 /* cursor updates */
394 /* render clock increase/decrease */
395 /* display clock increase/decrease */
396 /* pll clock increase/decrease */
e70236a8
JB
397};
398
907b28c5 399struct intel_uncore_funcs {
990bbdad
CW
400 void (*force_wake_get)(struct drm_i915_private *dev_priv);
401 void (*force_wake_put)(struct drm_i915_private *dev_priv);
0b274481
BW
402
403 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
404 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
405 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
406 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
407
408 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
409 uint8_t val, bool trace);
410 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
411 uint16_t val, bool trace);
412 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
413 uint32_t val, bool trace);
414 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
415 uint64_t val, bool trace);
990bbdad
CW
416};
417
907b28c5
CW
418struct intel_uncore {
419 spinlock_t lock; /** lock is also taken in irq contexts. */
420
421 struct intel_uncore_funcs funcs;
422
423 unsigned fifo_count;
424 unsigned forcewake_count;
aec347ab
CW
425
426 struct delayed_work force_wake_work;
907b28c5
CW
427};
428
79fc46df
DL
429#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
430 func(is_mobile) sep \
431 func(is_i85x) sep \
432 func(is_i915g) sep \
433 func(is_i945gm) sep \
434 func(is_g33) sep \
435 func(need_gfx_hws) sep \
436 func(is_g4x) sep \
437 func(is_pineview) sep \
438 func(is_broadwater) sep \
439 func(is_crestline) sep \
440 func(is_ivybridge) sep \
441 func(is_valleyview) sep \
442 func(is_haswell) sep \
b833d685 443 func(is_preliminary) sep \
79fc46df
DL
444 func(has_fbc) sep \
445 func(has_pipe_cxsr) sep \
446 func(has_hotplug) sep \
447 func(cursor_needs_physical) sep \
448 func(has_overlay) sep \
449 func(overlay_needs_physical) sep \
450 func(supports_tv) sep \
451 func(has_bsd_ring) sep \
452 func(has_blt_ring) sep \
f72a1183 453 func(has_vebox_ring) sep \
dd93be58 454 func(has_llc) sep \
30568c45
DL
455 func(has_ddi) sep \
456 func(has_fpga_dbg)
c96ea64e 457
a587f779
DL
458#define DEFINE_FLAG(name) u8 name:1
459#define SEP_SEMICOLON ;
c96ea64e 460
cfdf1fa2 461struct intel_device_info {
10fce67a 462 u32 display_mmio_offset;
7eb552ae 463 u8 num_pipes:3;
c96c3a8c 464 u8 gen;
a587f779 465 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
cfdf1fa2
KH
466};
467
a587f779
DL
468#undef DEFINE_FLAG
469#undef SEP_SEMICOLON
470
7faf1ab2
DV
471enum i915_cache_level {
472 I915_CACHE_NONE = 0,
350ec881
CW
473 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
474 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
475 caches, eg sampler/render caches, and the
476 large Last-Level-Cache. LLC is coherent with
477 the CPU, but L3 is only visible to the GPU. */
651d794f 478 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
479};
480
2d04befb
KG
481typedef uint32_t gen6_gtt_pte_t;
482
853ba5d2 483struct i915_address_space {
93bd8649 484 struct drm_mm mm;
853ba5d2 485 struct drm_device *dev;
a7bbbd63 486 struct list_head global_link;
853ba5d2
BW
487 unsigned long start; /* Start offset always 0 for dri2 */
488 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
489
490 struct {
491 dma_addr_t addr;
492 struct page *page;
493 } scratch;
494
5cef07e1
BW
495 /**
496 * List of objects currently involved in rendering.
497 *
498 * Includes buffers having the contents of their GPU caches
499 * flushed, not necessarily primitives. last_rendering_seqno
500 * represents when the rendering involved will be completed.
501 *
502 * A reference is held on the buffer while on this list.
503 */
504 struct list_head active_list;
505
506 /**
507 * LRU list of objects which are not in the ringbuffer and
508 * are ready to unbind, but are still in the GTT.
509 *
510 * last_rendering_seqno is 0 while an object is in this list.
511 *
512 * A reference is not held on the buffer while on this list,
513 * as merely being GTT-bound shouldn't prevent its being
514 * freed, and we'll pull it off the list in the free path.
515 */
516 struct list_head inactive_list;
517
853ba5d2
BW
518 /* FIXME: Need a more generic return type */
519 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
520 enum i915_cache_level level);
521 void (*clear_range)(struct i915_address_space *vm,
522 unsigned int first_entry,
523 unsigned int num_entries);
524 void (*insert_entries)(struct i915_address_space *vm,
525 struct sg_table *st,
526 unsigned int first_entry,
527 enum i915_cache_level cache_level);
528 void (*cleanup)(struct i915_address_space *vm);
529};
530
5d4545ae
BW
531/* The Graphics Translation Table is the way in which GEN hardware translates a
532 * Graphics Virtual Address into a Physical Address. In addition to the normal
533 * collateral associated with any va->pa translations GEN hardware also has a
534 * portion of the GTT which can be mapped by the CPU and remain both coherent
535 * and correct (in cases like swizzling). That region is referred to as GMADR in
536 * the spec.
537 */
538struct i915_gtt {
853ba5d2 539 struct i915_address_space base;
baa09f5f 540 size_t stolen_size; /* Total size of stolen memory */
5d4545ae
BW
541
542 unsigned long mappable_end; /* End offset that we can CPU map */
543 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
544 phys_addr_t mappable_base; /* PA of our GMADR */
545
546 /** "Graphics Stolen Memory" holds the global PTEs */
547 void __iomem *gsm;
a81cc00c
BW
548
549 bool do_idle_maps;
7faf1ab2 550
911bdf0a 551 int mtrr;
7faf1ab2
DV
552
553 /* global gtt ops */
baa09f5f 554 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
41907ddc
BW
555 size_t *stolen, phys_addr_t *mappable_base,
556 unsigned long *mappable_end);
5d4545ae 557};
853ba5d2 558#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
5d4545ae 559
1d2a314c 560struct i915_hw_ppgtt {
853ba5d2 561 struct i915_address_space base;
1d2a314c
DV
562 unsigned num_pd_entries;
563 struct page **pt_pages;
564 uint32_t pd_offset;
565 dma_addr_t *pt_dma_addr;
def886c3 566
b7c36d25 567 int (*enable)(struct drm_device *dev);
1d2a314c
DV
568};
569
0b02e798
BW
570/**
571 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
572 * VMA's presence cannot be guaranteed before binding, or after unbinding the
573 * object into/from the address space.
574 *
575 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
2f633156
BW
576 * will always be <= an objects lifetime. So object refcounting should cover us.
577 */
578struct i915_vma {
579 struct drm_mm_node node;
580 struct drm_i915_gem_object *obj;
581 struct i915_address_space *vm;
582
ca191b13
BW
583 /** This object's place on the active/inactive lists */
584 struct list_head mm_list;
585
2f633156 586 struct list_head vma_link; /* Link in the object's VMA list */
82a55ad1
BW
587
588 /** This vma's place in the batchbuffer or on the eviction list */
589 struct list_head exec_list;
590
27173f1f
BW
591 /**
592 * Used for performing relocations during execbuffer insertion.
593 */
594 struct hlist_node exec_node;
595 unsigned long exec_handle;
596 struct drm_i915_gem_exec_object2 *exec_entry;
597
1d2a314c
DV
598};
599
e59ec13d
MK
600struct i915_ctx_hang_stats {
601 /* This context had batch pending when hang was declared */
602 unsigned batch_pending;
603
604 /* This context had batch active when hang was declared */
605 unsigned batch_active;
be62acb4
MK
606
607 /* Time when this context was last blamed for a GPU reset */
608 unsigned long guilty_ts;
609
610 /* This context is banned to submit more work */
611 bool banned;
e59ec13d 612};
40521054
BW
613
614/* This must match up with the value previously used for execbuf2.rsvd1. */
615#define DEFAULT_CONTEXT_ID 0
616struct i915_hw_context {
dce3271b 617 struct kref ref;
40521054 618 int id;
e0556841 619 bool is_initialized;
3ccfd19d 620 uint8_t remap_slice;
40521054
BW
621 struct drm_i915_file_private *file_priv;
622 struct intel_ring_buffer *ring;
623 struct drm_i915_gem_object *obj;
e59ec13d 624 struct i915_ctx_hang_stats hang_stats;
a33afea5
BW
625
626 struct list_head link;
40521054
BW
627};
628
5c3fe8b0
BW
629struct i915_fbc {
630 unsigned long size;
631 unsigned int fb_id;
632 enum plane plane;
633 int y;
634
635 struct drm_mm_node *compressed_fb;
636 struct drm_mm_node *compressed_llb;
637
638 struct intel_fbc_work {
639 struct delayed_work work;
640 struct drm_crtc *crtc;
641 struct drm_framebuffer *fb;
642 int interval;
643 } *fbc_work;
644
29ebf90f
CW
645 enum no_fbc_reason {
646 FBC_OK, /* FBC is enabled */
647 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
648 FBC_NO_OUTPUT, /* no outputs enabled to compress */
649 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
650 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
651 FBC_MODE_TOO_LARGE, /* mode too large for compression */
652 FBC_BAD_PLANE, /* fbc not supported on plane */
653 FBC_NOT_TILED, /* buffer not tiled */
654 FBC_MULTIPLE_PIPES, /* more than one pipe active */
655 FBC_MODULE_PARAM,
656 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
657 } no_fbc_reason;
b5e50c3f
JB
658};
659
a031d709
RV
660struct i915_psr {
661 bool sink_support;
662 bool source_ok;
3f51e471 663};
5c3fe8b0 664
3bad0781 665enum intel_pch {
f0350830 666 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
667 PCH_IBX, /* Ibexpeak PCH */
668 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 669 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 670 PCH_NOP,
3bad0781
ZW
671};
672
988d6ee8
PZ
673enum intel_sbi_destination {
674 SBI_ICLK,
675 SBI_MPHY,
676};
677
b690e96c 678#define QUIRK_PIPEA_FORCE (1<<0)
435793df 679#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 680#define QUIRK_INVERT_BRIGHTNESS (1<<2)
e85843be 681#define QUIRK_NO_PCH_PWM_ENABLE (1<<3)
b690e96c 682
8be48d92 683struct intel_fbdev;
1630fe75 684struct intel_fbc_work;
38651674 685
c2b9152f
DV
686struct intel_gmbus {
687 struct i2c_adapter adapter;
f2ce9faf 688 u32 force_bit;
c2b9152f 689 u32 reg0;
36c785f0 690 u32 gpio_reg;
c167a6fc 691 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
692 struct drm_i915_private *dev_priv;
693};
694
f4c956ad 695struct i915_suspend_saved_registers {
ba8bbcf6
JB
696 u8 saveLBB;
697 u32 saveDSPACNTR;
698 u32 saveDSPBCNTR;
e948e994 699 u32 saveDSPARB;
ba8bbcf6
JB
700 u32 savePIPEACONF;
701 u32 savePIPEBCONF;
702 u32 savePIPEASRC;
703 u32 savePIPEBSRC;
704 u32 saveFPA0;
705 u32 saveFPA1;
706 u32 saveDPLL_A;
707 u32 saveDPLL_A_MD;
708 u32 saveHTOTAL_A;
709 u32 saveHBLANK_A;
710 u32 saveHSYNC_A;
711 u32 saveVTOTAL_A;
712 u32 saveVBLANK_A;
713 u32 saveVSYNC_A;
714 u32 saveBCLRPAT_A;
5586c8bc 715 u32 saveTRANSACONF;
42048781
ZW
716 u32 saveTRANS_HTOTAL_A;
717 u32 saveTRANS_HBLANK_A;
718 u32 saveTRANS_HSYNC_A;
719 u32 saveTRANS_VTOTAL_A;
720 u32 saveTRANS_VBLANK_A;
721 u32 saveTRANS_VSYNC_A;
0da3ea12 722 u32 savePIPEASTAT;
ba8bbcf6
JB
723 u32 saveDSPASTRIDE;
724 u32 saveDSPASIZE;
725 u32 saveDSPAPOS;
585fb111 726 u32 saveDSPAADDR;
ba8bbcf6
JB
727 u32 saveDSPASURF;
728 u32 saveDSPATILEOFF;
729 u32 savePFIT_PGM_RATIOS;
0eb96d6e 730 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
731 u32 saveBLC_PWM_CTL;
732 u32 saveBLC_PWM_CTL2;
42048781
ZW
733 u32 saveBLC_CPU_PWM_CTL;
734 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
735 u32 saveFPB0;
736 u32 saveFPB1;
737 u32 saveDPLL_B;
738 u32 saveDPLL_B_MD;
739 u32 saveHTOTAL_B;
740 u32 saveHBLANK_B;
741 u32 saveHSYNC_B;
742 u32 saveVTOTAL_B;
743 u32 saveVBLANK_B;
744 u32 saveVSYNC_B;
745 u32 saveBCLRPAT_B;
5586c8bc 746 u32 saveTRANSBCONF;
42048781
ZW
747 u32 saveTRANS_HTOTAL_B;
748 u32 saveTRANS_HBLANK_B;
749 u32 saveTRANS_HSYNC_B;
750 u32 saveTRANS_VTOTAL_B;
751 u32 saveTRANS_VBLANK_B;
752 u32 saveTRANS_VSYNC_B;
0da3ea12 753 u32 savePIPEBSTAT;
ba8bbcf6
JB
754 u32 saveDSPBSTRIDE;
755 u32 saveDSPBSIZE;
756 u32 saveDSPBPOS;
585fb111 757 u32 saveDSPBADDR;
ba8bbcf6
JB
758 u32 saveDSPBSURF;
759 u32 saveDSPBTILEOFF;
585fb111
JB
760 u32 saveVGA0;
761 u32 saveVGA1;
762 u32 saveVGA_PD;
ba8bbcf6
JB
763 u32 saveVGACNTRL;
764 u32 saveADPA;
765 u32 saveLVDS;
585fb111
JB
766 u32 savePP_ON_DELAYS;
767 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
768 u32 saveDVOA;
769 u32 saveDVOB;
770 u32 saveDVOC;
771 u32 savePP_ON;
772 u32 savePP_OFF;
773 u32 savePP_CONTROL;
585fb111 774 u32 savePP_DIVISOR;
ba8bbcf6
JB
775 u32 savePFIT_CONTROL;
776 u32 save_palette_a[256];
777 u32 save_palette_b[256];
06027f91 778 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
779 u32 saveFBC_CFB_BASE;
780 u32 saveFBC_LL_BASE;
781 u32 saveFBC_CONTROL;
782 u32 saveFBC_CONTROL2;
0da3ea12
JB
783 u32 saveIER;
784 u32 saveIIR;
785 u32 saveIMR;
42048781
ZW
786 u32 saveDEIER;
787 u32 saveDEIMR;
788 u32 saveGTIER;
789 u32 saveGTIMR;
790 u32 saveFDI_RXA_IMR;
791 u32 saveFDI_RXB_IMR;
1f84e550 792 u32 saveCACHE_MODE_0;
1f84e550 793 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
794 u32 saveSWF0[16];
795 u32 saveSWF1[16];
796 u32 saveSWF2[3];
797 u8 saveMSR;
798 u8 saveSR[8];
123f794f 799 u8 saveGR[25];
ba8bbcf6 800 u8 saveAR_INDEX;
a59e122a 801 u8 saveAR[21];
ba8bbcf6 802 u8 saveDACMASK;
a59e122a 803 u8 saveCR[37];
4b9de737 804 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
805 u32 saveCURACNTR;
806 u32 saveCURAPOS;
807 u32 saveCURABASE;
808 u32 saveCURBCNTR;
809 u32 saveCURBPOS;
810 u32 saveCURBBASE;
811 u32 saveCURSIZE;
a4fc5ed6
KP
812 u32 saveDP_B;
813 u32 saveDP_C;
814 u32 saveDP_D;
815 u32 savePIPEA_GMCH_DATA_M;
816 u32 savePIPEB_GMCH_DATA_M;
817 u32 savePIPEA_GMCH_DATA_N;
818 u32 savePIPEB_GMCH_DATA_N;
819 u32 savePIPEA_DP_LINK_M;
820 u32 savePIPEB_DP_LINK_M;
821 u32 savePIPEA_DP_LINK_N;
822 u32 savePIPEB_DP_LINK_N;
42048781
ZW
823 u32 saveFDI_RXA_CTL;
824 u32 saveFDI_TXA_CTL;
825 u32 saveFDI_RXB_CTL;
826 u32 saveFDI_TXB_CTL;
827 u32 savePFA_CTL_1;
828 u32 savePFB_CTL_1;
829 u32 savePFA_WIN_SZ;
830 u32 savePFB_WIN_SZ;
831 u32 savePFA_WIN_POS;
832 u32 savePFB_WIN_POS;
5586c8bc
ZW
833 u32 savePCH_DREF_CONTROL;
834 u32 saveDISP_ARB_CTL;
835 u32 savePIPEA_DATA_M1;
836 u32 savePIPEA_DATA_N1;
837 u32 savePIPEA_LINK_M1;
838 u32 savePIPEA_LINK_N1;
839 u32 savePIPEB_DATA_M1;
840 u32 savePIPEB_DATA_N1;
841 u32 savePIPEB_LINK_M1;
842 u32 savePIPEB_LINK_N1;
b5b72e89 843 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 844 u32 savePCH_PORT_HOTPLUG;
f4c956ad 845};
c85aa885
DV
846
847struct intel_gen6_power_mgmt {
59cdb63d 848 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
849 struct work_struct work;
850 u32 pm_iir;
59cdb63d 851
c85aa885
DV
852 /* The below variables an all the rps hw state are protected by
853 * dev->struct mutext. */
854 u8 cur_delay;
855 u8 min_delay;
856 u8 max_delay;
52ceb908 857 u8 rpe_delay;
dd75fdc8
CW
858 u8 rp1_delay;
859 u8 rp0_delay;
31c77388 860 u8 hw_max;
1a01ab3b 861
dd75fdc8
CW
862 int last_adj;
863 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
864
c0951f0c 865 bool enabled;
1a01ab3b 866 struct delayed_work delayed_resume_work;
4fc688ce
JB
867
868 /*
869 * Protects RPS/RC6 register access and PCU communication.
870 * Must be taken after struct_mutex if nested.
871 */
872 struct mutex hw_lock;
c85aa885
DV
873};
874
1a240d4d
DV
875/* defined intel_pm.c */
876extern spinlock_t mchdev_lock;
877
c85aa885
DV
878struct intel_ilk_power_mgmt {
879 u8 cur_delay;
880 u8 min_delay;
881 u8 max_delay;
882 u8 fmax;
883 u8 fstart;
884
885 u64 last_count1;
886 unsigned long last_time1;
887 unsigned long chipset_power;
888 u64 last_count2;
889 struct timespec last_time2;
890 unsigned long gfx_power;
891 u8 corr;
892
893 int c_m;
894 int r_t;
3e373948
DV
895
896 struct drm_i915_gem_object *pwrctx;
897 struct drm_i915_gem_object *renderctx;
c85aa885
DV
898};
899
a38911a3
WX
900/* Power well structure for haswell */
901struct i915_power_well {
902 struct drm_device *device;
903 spinlock_t lock;
904 /* power well enable/disable usage count */
905 int count;
906 int i915_request;
907};
908
231f42a4
DV
909struct i915_dri1_state {
910 unsigned allow_batchbuffer : 1;
911 u32 __iomem *gfx_hws_cpu_addr;
912
913 unsigned int cpp;
914 int back_offset;
915 int front_offset;
916 int current_page;
917 int page_flipping;
918
919 uint32_t counter;
920};
921
db1b76ca
DV
922struct i915_ums_state {
923 /**
924 * Flag if the X Server, and thus DRM, is not currently in
925 * control of the device.
926 *
927 * This is set between LeaveVT and EnterVT. It needs to be
928 * replaced with a semaphore. It also needs to be
929 * transitioned away from for kernel modesetting.
930 */
931 int mm_suspended;
932};
933
35a85ac6 934#define MAX_L3_SLICES 2
a4da4fa4 935struct intel_l3_parity {
35a85ac6 936 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 937 struct work_struct error_work;
35a85ac6 938 int which_slice;
a4da4fa4
DV
939};
940
4b5aed62 941struct i915_gem_mm {
4b5aed62
DV
942 /** Memory allocator for GTT stolen memory */
943 struct drm_mm stolen;
4b5aed62
DV
944 /** List of all objects in gtt_space. Used to restore gtt
945 * mappings on resume */
946 struct list_head bound_list;
947 /**
948 * List of objects which are not bound to the GTT (thus
949 * are idle and not used by the GPU) but still have
950 * (presumably uncached) pages still attached.
951 */
952 struct list_head unbound_list;
953
954 /** Usable portion of the GTT for GEM */
955 unsigned long stolen_base; /* limited to low memory (32-bit) */
956
4b5aed62
DV
957 /** PPGTT used for aliasing the PPGTT with the GTT */
958 struct i915_hw_ppgtt *aliasing_ppgtt;
959
960 struct shrinker inactive_shrinker;
961 bool shrinker_no_lock_stealing;
962
4b5aed62
DV
963 /** LRU list of objects with fence regs on them. */
964 struct list_head fence_list;
965
966 /**
967 * We leave the user IRQ off as much as possible,
968 * but this means that requests will finish and never
969 * be retired once the system goes idle. Set a timer to
970 * fire periodically while the ring is running. When it
971 * fires, go retire requests.
972 */
973 struct delayed_work retire_work;
974
b29c19b6
CW
975 /**
976 * When we detect an idle GPU, we want to turn on
977 * powersaving features. So once we see that there
978 * are no more requests outstanding and no more
979 * arrive within a small period of time, we fire
980 * off the idle_work.
981 */
982 struct delayed_work idle_work;
983
4b5aed62
DV
984 /**
985 * Are we in a non-interruptible section of code like
986 * modesetting?
987 */
988 bool interruptible;
989
4b5aed62
DV
990 /** Bit 6 swizzling required for X tiling */
991 uint32_t bit_6_swizzle_x;
992 /** Bit 6 swizzling required for Y tiling */
993 uint32_t bit_6_swizzle_y;
994
995 /* storage for physical objects */
996 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
997
998 /* accounting, useful for userland debugging */
c20e8355 999 spinlock_t object_stat_lock;
4b5aed62
DV
1000 size_t object_memory;
1001 u32 object_count;
1002};
1003
edc3d884
MK
1004struct drm_i915_error_state_buf {
1005 unsigned bytes;
1006 unsigned size;
1007 int err;
1008 u8 *buf;
1009 loff_t start;
1010 loff_t pos;
1011};
1012
fc16b48b
MK
1013struct i915_error_state_file_priv {
1014 struct drm_device *dev;
1015 struct drm_i915_error_state *error;
1016};
1017
99584db3
DV
1018struct i915_gpu_error {
1019 /* For hangcheck timer */
1020#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1021#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1022 /* Hang gpu twice in this window and your context gets banned */
1023#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1024
99584db3 1025 struct timer_list hangcheck_timer;
99584db3
DV
1026
1027 /* For reset and error_state handling. */
1028 spinlock_t lock;
1029 /* Protected by the above dev->gpu_error.lock. */
1030 struct drm_i915_error_state *first_error;
1031 struct work_struct work;
99584db3 1032
094f9a54
CW
1033
1034 unsigned long missed_irq_rings;
1035
1f83fee0 1036 /**
f69061be 1037 * State variable and reset counter controlling the reset flow
1f83fee0 1038 *
f69061be
DV
1039 * Upper bits are for the reset counter. This counter is used by the
1040 * wait_seqno code to race-free noticed that a reset event happened and
1041 * that it needs to restart the entire ioctl (since most likely the
1042 * seqno it waited for won't ever signal anytime soon).
1043 *
1044 * This is important for lock-free wait paths, where no contended lock
1045 * naturally enforces the correct ordering between the bail-out of the
1046 * waiter and the gpu reset work code.
1f83fee0
DV
1047 *
1048 * Lowest bit controls the reset state machine: Set means a reset is in
1049 * progress. This state will (presuming we don't have any bugs) decay
1050 * into either unset (successful reset) or the special WEDGED value (hw
1051 * terminally sour). All waiters on the reset_queue will be woken when
1052 * that happens.
1053 */
1054 atomic_t reset_counter;
1055
1056 /**
1057 * Special values/flags for reset_counter
1058 *
1059 * Note that the code relies on
1060 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
1061 * being true.
1062 */
1063#define I915_RESET_IN_PROGRESS_FLAG 1
1064#define I915_WEDGED 0xffffffff
1065
1066 /**
1067 * Waitqueue to signal when the reset has completed. Used by clients
1068 * that wait for dev_priv->mm.wedged to settle.
1069 */
1070 wait_queue_head_t reset_queue;
33196ded 1071
99584db3
DV
1072 /* For gpu hang simulation. */
1073 unsigned int stop_rings;
094f9a54
CW
1074
1075 /* For missed irq/seqno simulation. */
1076 unsigned int test_irq_rings;
99584db3
DV
1077};
1078
b8efb17b
ZR
1079enum modeset_restore {
1080 MODESET_ON_LID_OPEN,
1081 MODESET_DONE,
1082 MODESET_SUSPENDED,
1083};
1084
6acab15a
PZ
1085struct ddi_vbt_port_info {
1086 uint8_t hdmi_level_shift;
311a2094
PZ
1087
1088 uint8_t supports_dvi:1;
1089 uint8_t supports_hdmi:1;
1090 uint8_t supports_dp:1;
6acab15a
PZ
1091};
1092
41aa3448
RV
1093struct intel_vbt_data {
1094 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1095 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1096
1097 /* Feature bits */
1098 unsigned int int_tv_support:1;
1099 unsigned int lvds_dither:1;
1100 unsigned int lvds_vbt:1;
1101 unsigned int int_crt_support:1;
1102 unsigned int lvds_use_ssc:1;
1103 unsigned int display_clock_mode:1;
1104 unsigned int fdi_rx_polarity_inverted:1;
1105 int lvds_ssc_freq;
1106 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1107
1108 /* eDP */
1109 int edp_rate;
1110 int edp_lanes;
1111 int edp_preemphasis;
1112 int edp_vswing;
1113 bool edp_initialized;
1114 bool edp_support;
1115 int edp_bpp;
1116 struct edp_power_seq edp_pps;
1117
d17c5443
SK
1118 /* MIPI DSI */
1119 struct {
1120 u16 panel_id;
1121 } dsi;
1122
41aa3448
RV
1123 int crt_ddc_pin;
1124
1125 int child_dev_num;
768f69c9 1126 union child_device_config *child_dev;
6acab15a
PZ
1127
1128 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1129};
1130
77c122bc
VS
1131enum intel_ddb_partitioning {
1132 INTEL_DDB_PART_1_2,
1133 INTEL_DDB_PART_5_6, /* IVB+ */
1134};
1135
1fd527cc
VS
1136struct intel_wm_level {
1137 bool enable;
1138 uint32_t pri_val;
1139 uint32_t spr_val;
1140 uint32_t cur_val;
1141 uint32_t fbc_val;
1142};
1143
c67a470b
PZ
1144/*
1145 * This struct tracks the state needed for the Package C8+ feature.
1146 *
1147 * Package states C8 and deeper are really deep PC states that can only be
1148 * reached when all the devices on the system allow it, so even if the graphics
1149 * device allows PC8+, it doesn't mean the system will actually get to these
1150 * states.
1151 *
1152 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1153 * is disabled and the GPU is idle. When these conditions are met, we manually
1154 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1155 * refclk to Fclk.
1156 *
1157 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1158 * the state of some registers, so when we come back from PC8+ we need to
1159 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1160 * need to take care of the registers kept by RC6.
1161 *
1162 * The interrupt disabling is part of the requirements. We can only leave the
1163 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1164 * can lock the machine.
1165 *
1166 * Ideally every piece of our code that needs PC8+ disabled would call
1167 * hsw_disable_package_c8, which would increment disable_count and prevent the
1168 * system from reaching PC8+. But we don't have a symmetric way to do this for
1169 * everything, so we have the requirements_met and gpu_idle variables. When we
1170 * switch requirements_met or gpu_idle to true we decrease disable_count, and
1171 * increase it in the opposite case. The requirements_met variable is true when
1172 * all the CRTCs, encoders and the power well are disabled. The gpu_idle
1173 * variable is true when the GPU is idle.
1174 *
1175 * In addition to everything, we only actually enable PC8+ if disable_count
1176 * stays at zero for at least some seconds. This is implemented with the
1177 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1178 * consecutive times when all screens are disabled and some background app
1179 * queries the state of our connectors, or we have some application constantly
1180 * waking up to use the GPU. Only after the enable_work function actually
1181 * enables PC8+ the "enable" variable will become true, which means that it can
1182 * be false even if disable_count is 0.
1183 *
1184 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1185 * goes back to false exactly before we reenable the IRQs. We use this variable
1186 * to check if someone is trying to enable/disable IRQs while they're supposed
1187 * to be disabled. This shouldn't happen and we'll print some error messages in
1188 * case it happens, but if it actually happens we'll also update the variables
1189 * inside struct regsave so when we restore the IRQs they will contain the
1190 * latest expected values.
1191 *
1192 * For more, read "Display Sequences for Package C8" on our documentation.
1193 */
1194struct i915_package_c8 {
1195 bool requirements_met;
1196 bool gpu_idle;
1197 bool irqs_disabled;
1198 /* Only true after the delayed work task actually enables it. */
1199 bool enabled;
1200 int disable_count;
1201 struct mutex lock;
1202 struct delayed_work enable_work;
1203
1204 struct {
1205 uint32_t deimr;
1206 uint32_t sdeimr;
1207 uint32_t gtimr;
1208 uint32_t gtier;
1209 uint32_t gen6_pmimr;
1210 } regsave;
1211};
1212
f4c956ad
DV
1213typedef struct drm_i915_private {
1214 struct drm_device *dev;
42dcedd4 1215 struct kmem_cache *slab;
f4c956ad
DV
1216
1217 const struct intel_device_info *info;
1218
1219 int relative_constants_mode;
1220
1221 void __iomem *regs;
1222
907b28c5 1223 struct intel_uncore uncore;
f4c956ad
DV
1224
1225 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1226
28c70f16 1227
f4c956ad
DV
1228 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1229 * controller on different i2c buses. */
1230 struct mutex gmbus_mutex;
1231
1232 /**
1233 * Base address of the gmbus and gpio block.
1234 */
1235 uint32_t gpio_mmio_base;
1236
28c70f16
DV
1237 wait_queue_head_t gmbus_wait_queue;
1238
f4c956ad
DV
1239 struct pci_dev *bridge_dev;
1240 struct intel_ring_buffer ring[I915_NUM_RINGS];
f72b3435 1241 uint32_t last_seqno, next_seqno;
f4c956ad
DV
1242
1243 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
1244 struct resource mch_res;
1245
1246 atomic_t irq_received;
1247
1248 /* protects the irq masks */
1249 spinlock_t irq_lock;
1250
9ee32fea
DV
1251 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1252 struct pm_qos_request pm_qos;
1253
f4c956ad 1254 /* DPIO indirect register protection */
09153000 1255 struct mutex dpio_lock;
f4c956ad
DV
1256
1257 /** Cached value of IMR to avoid reads in updating the bitfield */
f4c956ad
DV
1258 u32 irq_mask;
1259 u32 gt_irq_mask;
605cd25b 1260 u32 pm_irq_mask;
f4c956ad 1261
f4c956ad 1262 struct work_struct hotplug_work;
52d7eced 1263 bool enable_hotplug_processing;
b543fb04
EE
1264 struct {
1265 unsigned long hpd_last_jiffies;
1266 int hpd_cnt;
1267 enum {
1268 HPD_ENABLED = 0,
1269 HPD_DISABLED = 1,
1270 HPD_MARK_DISABLED = 2
1271 } hpd_mark;
1272 } hpd_stats[HPD_NUM_PINS];
142e2398 1273 u32 hpd_event_bits;
ac4c16c5 1274 struct timer_list hotplug_reenable_timer;
f4c956ad 1275
7f1f3851 1276 int num_plane;
f4c956ad 1277
5c3fe8b0 1278 struct i915_fbc fbc;
f4c956ad 1279 struct intel_opregion opregion;
41aa3448 1280 struct intel_vbt_data vbt;
f4c956ad
DV
1281
1282 /* overlay */
1283 struct intel_overlay *overlay;
2c6602df 1284 unsigned int sprite_scaling_enabled;
f4c956ad 1285
31ad8ec6
JN
1286 /* backlight */
1287 struct {
1288 int level;
1289 bool enabled;
8ba2d185 1290 spinlock_t lock; /* bl registers and the above bl fields */
31ad8ec6
JN
1291 struct backlight_device *device;
1292 } backlight;
1293
f4c956ad 1294 /* LVDS info */
f4c956ad
DV
1295 bool no_aux_handshake;
1296
f4c956ad
DV
1297 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1298 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1299 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1300
1301 unsigned int fsb_freq, mem_freq, is_ddr3;
1302
645416f5
DV
1303 /**
1304 * wq - Driver workqueue for GEM.
1305 *
1306 * NOTE: Work items scheduled here are not allowed to grab any modeset
1307 * locks, for otherwise the flushing done in the pageflip code will
1308 * result in deadlocks.
1309 */
f4c956ad
DV
1310 struct workqueue_struct *wq;
1311
1312 /* Display functions */
1313 struct drm_i915_display_funcs display;
1314
1315 /* PCH chipset type */
1316 enum intel_pch pch_type;
17a303ec 1317 unsigned short pch_id;
f4c956ad
DV
1318
1319 unsigned long quirks;
1320
b8efb17b
ZR
1321 enum modeset_restore modeset_restore;
1322 struct mutex modeset_restore_lock;
673a394b 1323
a7bbbd63 1324 struct list_head vm_list; /* Global list of all address spaces */
853ba5d2 1325 struct i915_gtt gtt; /* VMA representing the global address space */
5d4545ae 1326
4b5aed62 1327 struct i915_gem_mm mm;
8781342d 1328
8781342d
DV
1329 /* Kernel Modesetting */
1330
9b9d172d 1331 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1332
27f8227b
JB
1333 struct drm_crtc *plane_to_crtc_mapping[3];
1334 struct drm_crtc *pipe_to_crtc_mapping[3];
6b95a207
KH
1335 wait_queue_head_t pending_flip_queue;
1336
e72f9fbf
DV
1337 int num_shared_dpll;
1338 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
6441ab5f 1339 struct intel_ddi_plls ddi_plls;
ee7b9f93 1340
652c393a
JB
1341 /* Reclocking support */
1342 bool render_reclock_avail;
1343 bool lvds_downclock_avail;
18f9ed12
ZY
1344 /* indicates the reduced downclock for LVDS*/
1345 int lvds_downclock;
652c393a 1346 u16 orig_clock;
f97108d1 1347
c4804411 1348 bool mchbar_need_disable;
f97108d1 1349
a4da4fa4
DV
1350 struct intel_l3_parity l3_parity;
1351
59124506
BW
1352 /* Cannot be determined by PCIID. You must always read a register. */
1353 size_t ellc_size;
1354
c6a828d3 1355 /* gen6+ rps state */
c85aa885 1356 struct intel_gen6_power_mgmt rps;
c6a828d3 1357
20e4d407
DV
1358 /* ilk-only ips/rps state. Everything in here is protected by the global
1359 * mchdev_lock in intel_pm.c */
c85aa885 1360 struct intel_ilk_power_mgmt ips;
b5e50c3f 1361
a38911a3
WX
1362 /* Haswell power well */
1363 struct i915_power_well power_well;
1364
a031d709 1365 struct i915_psr psr;
3f51e471 1366
99584db3 1367 struct i915_gpu_error gpu_error;
ae681d96 1368
c9cddffc
JB
1369 struct drm_i915_gem_object *vlv_pctx;
1370
4520f53a 1371#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1372 /* list of fbdev register on this device */
1373 struct intel_fbdev *fbdev;
4520f53a 1374#endif
e953fd7b 1375
073f34d9
JB
1376 /*
1377 * The console may be contended at resume, but we don't
1378 * want it to block on it.
1379 */
1380 struct work_struct console_resume_work;
1381
e953fd7b 1382 struct drm_property *broadcast_rgb_property;
3f43c48d 1383 struct drm_property *force_audio_property;
e3689190 1384
254f965c
BW
1385 bool hw_contexts_disabled;
1386 uint32_t hw_context_size;
a33afea5 1387 struct list_head context_list;
f4c956ad 1388
3e68320e 1389 u32 fdi_rx_config;
68d18ad7 1390
f4c956ad 1391 struct i915_suspend_saved_registers regfile;
231f42a4 1392
53615a5e
VS
1393 struct {
1394 /*
1395 * Raw watermark latency values:
1396 * in 0.1us units for WM0,
1397 * in 0.5us units for WM1+.
1398 */
1399 /* primary */
1400 uint16_t pri_latency[5];
1401 /* sprite */
1402 uint16_t spr_latency[5];
1403 /* cursor */
1404 uint16_t cur_latency[5];
1405 } wm;
1406
c67a470b
PZ
1407 struct i915_package_c8 pc8;
1408
231f42a4
DV
1409 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1410 * here! */
1411 struct i915_dri1_state dri1;
db1b76ca
DV
1412 /* Old ums support infrastructure, same warning applies. */
1413 struct i915_ums_state ums;
1da177e4
LT
1414} drm_i915_private_t;
1415
2c1792a1
CW
1416static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1417{
1418 return dev->dev_private;
1419}
1420
b4519513
CW
1421/* Iterate over initialised rings */
1422#define for_each_ring(ring__, dev_priv__, i__) \
1423 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1424 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1425
b1d7e4b4
WF
1426enum hdmi_force_audio {
1427 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1428 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1429 HDMI_AUDIO_AUTO, /* trust EDID */
1430 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1431};
1432
190d6cd5 1433#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1434
37e680a1
CW
1435struct drm_i915_gem_object_ops {
1436 /* Interface between the GEM object and its backing storage.
1437 * get_pages() is called once prior to the use of the associated set
1438 * of pages before to binding them into the GTT, and put_pages() is
1439 * called after we no longer need them. As we expect there to be
1440 * associated cost with migrating pages between the backing storage
1441 * and making them available for the GPU (e.g. clflush), we may hold
1442 * onto the pages after they are no longer referenced by the GPU
1443 * in case they may be used again shortly (for example migrating the
1444 * pages to a different memory domain within the GTT). put_pages()
1445 * will therefore most likely be called when the object itself is
1446 * being released or under memory pressure (where we attempt to
1447 * reap pages for the shrinker).
1448 */
1449 int (*get_pages)(struct drm_i915_gem_object *);
1450 void (*put_pages)(struct drm_i915_gem_object *);
1451};
1452
673a394b 1453struct drm_i915_gem_object {
c397b908 1454 struct drm_gem_object base;
673a394b 1455
37e680a1
CW
1456 const struct drm_i915_gem_object_ops *ops;
1457
2f633156
BW
1458 /** List of VMAs backed by this object */
1459 struct list_head vma_list;
1460
c1ad11fc
CW
1461 /** Stolen memory for this object, instead of being backed by shmem. */
1462 struct drm_mm_node *stolen;
35c20a60 1463 struct list_head global_list;
673a394b 1464
69dc4987 1465 struct list_head ring_list;
b25cb2f8
BW
1466 /** Used in execbuf to temporarily hold a ref */
1467 struct list_head obj_exec_link;
673a394b
EA
1468
1469 /**
65ce3027
CW
1470 * This is set if the object is on the active lists (has pending
1471 * rendering and so a non-zero seqno), and is not set if it i s on
1472 * inactive (ready to be unbound) list.
673a394b 1473 */
0206e353 1474 unsigned int active:1;
673a394b
EA
1475
1476 /**
1477 * This is set if the object has been written to since last bound
1478 * to the GTT
1479 */
0206e353 1480 unsigned int dirty:1;
778c3544
DV
1481
1482 /**
1483 * Fence register bits (if any) for this object. Will be set
1484 * as needed when mapped into the GTT.
1485 * Protected by dev->struct_mutex.
778c3544 1486 */
4b9de737 1487 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1488
778c3544
DV
1489 /**
1490 * Advice: are the backing pages purgeable?
1491 */
0206e353 1492 unsigned int madv:2;
778c3544 1493
778c3544
DV
1494 /**
1495 * Current tiling mode for the object.
1496 */
0206e353 1497 unsigned int tiling_mode:2;
5d82e3e6
CW
1498 /**
1499 * Whether the tiling parameters for the currently associated fence
1500 * register have changed. Note that for the purposes of tracking
1501 * tiling changes we also treat the unfenced register, the register
1502 * slot that the object occupies whilst it executes a fenced
1503 * command (such as BLT on gen2/3), as a "fence".
1504 */
1505 unsigned int fence_dirty:1;
778c3544
DV
1506
1507 /** How many users have pinned this object in GTT space. The following
1508 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1509 * (via user_pin_count), execbuffer (objects are not allowed multiple
1510 * times for the same batchbuffer), and the framebuffer code. When
1511 * switching/pageflipping, the framebuffer code has at most two buffers
1512 * pinned per crtc.
1513 *
1514 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1515 * bits with absolutely no headroom. So use 4 bits. */
0206e353 1516 unsigned int pin_count:4;
778c3544 1517#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 1518
75e9e915
DV
1519 /**
1520 * Is the object at the current location in the gtt mappable and
1521 * fenceable? Used to avoid costly recalculations.
1522 */
0206e353 1523 unsigned int map_and_fenceable:1;
75e9e915 1524
fb7d516a
DV
1525 /**
1526 * Whether the current gtt mapping needs to be mappable (and isn't just
1527 * mappable by accident). Track pin and fault separate for a more
1528 * accurate mappable working set.
1529 */
0206e353
AJ
1530 unsigned int fault_mappable:1;
1531 unsigned int pin_mappable:1;
cc98b413 1532 unsigned int pin_display:1;
fb7d516a 1533
caea7476
CW
1534 /*
1535 * Is the GPU currently using a fence to access this buffer,
1536 */
1537 unsigned int pending_fenced_gpu_access:1;
1538 unsigned int fenced_gpu_access:1;
1539
651d794f 1540 unsigned int cache_level:3;
93dfb40c 1541
7bddb01f 1542 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1543 unsigned int has_global_gtt_mapping:1;
9da3da66 1544 unsigned int has_dma_mapping:1;
7bddb01f 1545
9da3da66 1546 struct sg_table *pages;
a5570178 1547 int pages_pin_count;
673a394b 1548
1286ff73 1549 /* prime dma-buf support */
9a70cc2a
DA
1550 void *dma_buf_vmapping;
1551 int vmapping_count;
1552
caea7476
CW
1553 struct intel_ring_buffer *ring;
1554
1c293ea3 1555 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1556 uint32_t last_read_seqno;
1557 uint32_t last_write_seqno;
caea7476
CW
1558 /** Breadcrumb of last fenced GPU access to the buffer. */
1559 uint32_t last_fenced_seqno;
673a394b 1560
778c3544 1561 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1562 uint32_t stride;
673a394b 1563
280b713b 1564 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1565 unsigned long *bit_17;
280b713b 1566
79e53945
JB
1567 /** User space pin count and filp owning the pin */
1568 uint32_t user_pin_count;
1569 struct drm_file *pin_filp;
71acb5eb
DA
1570
1571 /** for phy allocated objects */
1572 struct drm_i915_gem_phys_object *phys_obj;
673a394b 1573};
b45305fc 1574#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
673a394b 1575
62b8b215 1576#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1577
673a394b
EA
1578/**
1579 * Request queue structure.
1580 *
1581 * The request queue allows us to note sequence numbers that have been emitted
1582 * and may be associated with active buffers to be retired.
1583 *
1584 * By keeping this list, we can avoid having to do questionable
1585 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1586 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1587 */
1588struct drm_i915_gem_request {
852835f3
ZN
1589 /** On Which ring this request was generated */
1590 struct intel_ring_buffer *ring;
1591
673a394b
EA
1592 /** GEM sequence number associated with this request. */
1593 uint32_t seqno;
1594
7d736f4f
MK
1595 /** Position in the ringbuffer of the start of the request */
1596 u32 head;
1597
1598 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1599 u32 tail;
1600
0e50e96b
MK
1601 /** Context related to this request */
1602 struct i915_hw_context *ctx;
1603
7d736f4f
MK
1604 /** Batch buffer related to this request if any */
1605 struct drm_i915_gem_object *batch_obj;
1606
673a394b
EA
1607 /** Time at which this request was emitted, in jiffies. */
1608 unsigned long emitted_jiffies;
1609
b962442e 1610 /** global list entry for this request */
673a394b 1611 struct list_head list;
b962442e 1612
f787a5f5 1613 struct drm_i915_file_private *file_priv;
b962442e
EA
1614 /** file_priv list entry for this request */
1615 struct list_head client_list;
673a394b
EA
1616};
1617
1618struct drm_i915_file_private {
b29c19b6
CW
1619 struct drm_i915_private *dev_priv;
1620
673a394b 1621 struct {
99057c81 1622 spinlock_t lock;
b962442e 1623 struct list_head request_list;
b29c19b6 1624 struct delayed_work idle_work;
673a394b 1625 } mm;
40521054 1626 struct idr context_idr;
e59ec13d
MK
1627
1628 struct i915_ctx_hang_stats hang_stats;
b29c19b6 1629 atomic_t rps_wait_boost;
673a394b
EA
1630};
1631
2c1792a1 1632#define INTEL_INFO(dev) (to_i915(dev)->info)
cae5852d 1633
ffbab09b
VS
1634#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1635#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
cae5852d 1636#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
ffbab09b 1637#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
cae5852d 1638#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
ffbab09b
VS
1639#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1640#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
cae5852d
ZN
1641#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1642#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1643#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
ffbab09b 1644#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
cae5852d 1645#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
ffbab09b
VS
1646#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1647#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
cae5852d
ZN
1648#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1649#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
ffbab09b 1650#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
4b65177b 1651#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
ffbab09b
VS
1652#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1653 (dev)->pdev->device == 0x0152 || \
1654 (dev)->pdev->device == 0x015a)
1655#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1656 (dev)->pdev->device == 0x0106 || \
1657 (dev)->pdev->device == 0x010A)
70a3eb7a 1658#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1659#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
cae5852d 1660#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 1661#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
ffbab09b 1662 ((dev)->pdev->device & 0xFF00) == 0x0C00)
d567b07f 1663#define IS_ULT(dev) (IS_HASWELL(dev) && \
ffbab09b 1664 ((dev)->pdev->device & 0xFF00) == 0x0A00)
9435373e 1665#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
ffbab09b 1666 ((dev)->pdev->device & 0x00F0) == 0x0020)
b833d685 1667#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 1668
85436696
JB
1669/*
1670 * The genX designation typically refers to the render engine, so render
1671 * capability related checks should use IS_GEN, while display and other checks
1672 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1673 * chips, etc.).
1674 */
cae5852d
ZN
1675#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1676#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1677#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1678#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1679#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1680#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
cae5852d
ZN
1681
1682#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1683#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
f72a1183 1684#define HAS_VEBOX(dev) (INTEL_INFO(dev)->has_vebox_ring)
3d29b842 1685#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
651d794f 1686#define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
cae5852d
ZN
1687#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1688
254f965c 1689#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
93553609 1690#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1d2a314c 1691
05394f39 1692#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1693#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1694
b45305fc
DV
1695/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1696#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1697
cae5852d
ZN
1698/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1699 * rows, which changed the alignment requirements and fence programming.
1700 */
1701#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1702 IS_I915GM(dev)))
1703#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1704#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1705#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
1706#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1707#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
1708
1709#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1710#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1711#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1712
f5adf94e
DL
1713#define HAS_IPS(dev) (IS_ULT(dev))
1714
dd93be58 1715#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
86d52df6 1716#define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
30568c45 1717#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
18b5992c 1718#define HAS_PSR(dev) (IS_HASWELL(dev))
affa9354 1719
17a303ec
PZ
1720#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1721#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1722#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1723#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1724#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1725#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1726
2c1792a1 1727#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
eb877ebf 1728#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1729#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1730#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 1731#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 1732#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 1733
040d2baa
BW
1734/* DPF == dynamic parity feature */
1735#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1736#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 1737
c8735b0c
BW
1738#define GT_FREQUENCY_MULTIPLIER 50
1739
05394f39
CW
1740#include "i915_trace.h"
1741
83b7f9ac
ED
1742/**
1743 * RC6 is a special power stage which allows the GPU to enter an very
1744 * low-voltage mode when idle, using down to 0V while at this stage. This
1745 * stage is entered automatically when the GPU is idle when RC6 support is
1746 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1747 *
1748 * There are different RC6 modes available in Intel GPU, which differentiate
1749 * among each other with the latency required to enter and leave RC6 and
1750 * voltage consumed by the GPU in different states.
1751 *
1752 * The combination of the following flags define which states GPU is allowed
1753 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1754 * RC6pp is deepest RC6. Their support by hardware varies according to the
1755 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1756 * which brings the most power savings; deeper states save more power, but
1757 * require higher latency to switch to and wake up.
1758 */
1759#define INTEL_RC6_ENABLE (1<<0)
1760#define INTEL_RC6p_ENABLE (1<<1)
1761#define INTEL_RC6pp_ENABLE (1<<2)
1762
baa70943 1763extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639 1764extern int i915_max_ioctl;
a35d9d3c
BW
1765extern unsigned int i915_fbpercrtc __always_unused;
1766extern int i915_panel_ignore_lid __read_mostly;
1767extern unsigned int i915_powersave __read_mostly;
f45b5557 1768extern int i915_semaphores __read_mostly;
a35d9d3c 1769extern unsigned int i915_lvds_downclock __read_mostly;
121d527a 1770extern int i915_lvds_channel_mode __read_mostly;
4415e63b 1771extern int i915_panel_use_ssc __read_mostly;
a35d9d3c 1772extern int i915_vbt_sdvo_panel_type __read_mostly;
c0f372b3 1773extern int i915_enable_rc6 __read_mostly;
4415e63b 1774extern int i915_enable_fbc __read_mostly;
a35d9d3c 1775extern bool i915_enable_hangcheck __read_mostly;
650dc07e 1776extern int i915_enable_ppgtt __read_mostly;
105b7c11 1777extern int i915_enable_psr __read_mostly;
0a3af268 1778extern unsigned int i915_preliminary_hw_support __read_mostly;
2124b72e 1779extern int i915_disable_power_well __read_mostly;
3c4ca58c 1780extern int i915_enable_ips __read_mostly;
2385bdf0 1781extern bool i915_fastboot __read_mostly;
c67a470b 1782extern int i915_enable_pc8 __read_mostly;
90058745 1783extern int i915_pc8_timeout __read_mostly;
0b74b508 1784extern bool i915_prefault_disable __read_mostly;
b3a83639 1785
6a9ee8af
DA
1786extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1787extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1788extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1789extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1790
1da177e4 1791 /* i915_dma.c */
d05c617e 1792void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 1793extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1794extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1795extern int i915_driver_unload(struct drm_device *);
673a394b 1796extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1797extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1798extern void i915_driver_preclose(struct drm_device *dev,
1799 struct drm_file *file_priv);
673a394b
EA
1800extern void i915_driver_postclose(struct drm_device *dev,
1801 struct drm_file *file_priv);
84b1fd10 1802extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 1803#ifdef CONFIG_COMPAT
0d6aa60b
DA
1804extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1805 unsigned long arg);
c43b5634 1806#endif
673a394b 1807extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1808 struct drm_clip_rect *box,
1809 int DR1, int DR4);
8e96d9c4 1810extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 1811extern int i915_reset(struct drm_device *dev);
7648fa99
JB
1812extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1813extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1814extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1815extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1816
073f34d9 1817extern void intel_console_resume(struct work_struct *work);
af6061af 1818
1da177e4 1819/* i915_irq.c */
10cd45b6 1820void i915_queue_hangcheck(struct drm_device *dev);
527f9e90 1821void i915_handle_error(struct drm_device *dev, bool wedged);
1da177e4 1822
f71d4af4 1823extern void intel_irq_init(struct drm_device *dev);
e1b4d303 1824extern void intel_pm_init(struct drm_device *dev);
20afbda2 1825extern void intel_hpd_init(struct drm_device *dev);
907b28c5
CW
1826extern void intel_pm_init(struct drm_device *dev);
1827
1828extern void intel_uncore_sanitize(struct drm_device *dev);
1829extern void intel_uncore_early_sanitize(struct drm_device *dev);
1830extern void intel_uncore_init(struct drm_device *dev);
907b28c5
CW
1831extern void intel_uncore_clear_errors(struct drm_device *dev);
1832extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 1833extern void intel_uncore_fini(struct drm_device *dev);
b1f14ad0 1834
7c463586
KP
1835void
1836i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1837
1838void
1839i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1840
673a394b
EA
1841/* i915_gem.c */
1842int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1843 struct drm_file *file_priv);
1844int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1845 struct drm_file *file_priv);
1846int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1847 struct drm_file *file_priv);
1848int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1849 struct drm_file *file_priv);
1850int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1851 struct drm_file *file_priv);
de151cf6
JB
1852int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1853 struct drm_file *file_priv);
673a394b
EA
1854int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1855 struct drm_file *file_priv);
1856int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1857 struct drm_file *file_priv);
1858int i915_gem_execbuffer(struct drm_device *dev, void *data,
1859 struct drm_file *file_priv);
76446cac
JB
1860int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1861 struct drm_file *file_priv);
673a394b
EA
1862int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1863 struct drm_file *file_priv);
1864int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1865 struct drm_file *file_priv);
1866int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1867 struct drm_file *file_priv);
199adf40
BW
1868int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1869 struct drm_file *file);
1870int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1871 struct drm_file *file);
673a394b
EA
1872int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1873 struct drm_file *file_priv);
3ef94daa
CW
1874int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1875 struct drm_file *file_priv);
673a394b
EA
1876int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1877 struct drm_file *file_priv);
1878int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1879 struct drm_file *file_priv);
1880int i915_gem_set_tiling(struct drm_device *dev, void *data,
1881 struct drm_file *file_priv);
1882int i915_gem_get_tiling(struct drm_device *dev, void *data,
1883 struct drm_file *file_priv);
5a125c3c
EA
1884int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1885 struct drm_file *file_priv);
23ba4fd0
BW
1886int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1887 struct drm_file *file_priv);
673a394b 1888void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
1889void *i915_gem_object_alloc(struct drm_device *dev);
1890void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
1891void i915_gem_object_init(struct drm_i915_gem_object *obj,
1892 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
1893struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1894 size_t size);
673a394b 1895void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 1896void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 1897
2021746e 1898int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 1899 struct i915_address_space *vm,
2021746e 1900 uint32_t alignment,
86a1ee26
CW
1901 bool map_and_fenceable,
1902 bool nonblocking);
05394f39 1903void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
07fe0b12
BW
1904int __must_check i915_vma_unbind(struct i915_vma *vma);
1905int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
dd624afd 1906int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
05394f39 1907void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1908void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1909
37e680a1 1910int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
1911static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1912{
67d5a50c
ID
1913 struct sg_page_iter sg_iter;
1914
1915 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 1916 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
1917
1918 return NULL;
9da3da66 1919}
a5570178
CW
1920static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1921{
1922 BUG_ON(obj->pages == NULL);
1923 obj->pages_pin_count++;
1924}
1925static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1926{
1927 BUG_ON(obj->pages_pin_count == 0);
1928 obj->pages_pin_count--;
1929}
1930
54cf91dc 1931int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b
BW
1932int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1933 struct intel_ring_buffer *to);
e2d05a8b
BW
1934void i915_vma_move_to_active(struct i915_vma *vma,
1935 struct intel_ring_buffer *ring);
ff72145b
DA
1936int i915_gem_dumb_create(struct drm_file *file_priv,
1937 struct drm_device *dev,
1938 struct drm_mode_create_dumb *args);
1939int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1940 uint32_t handle, uint64_t *offset);
f787a5f5
CW
1941/**
1942 * Returns true if seq1 is later than seq2.
1943 */
1944static inline bool
1945i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1946{
1947 return (int32_t)(seq1 - seq2) >= 0;
1948}
1949
fca26bb4
MK
1950int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
1951int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 1952int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 1953int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 1954
9a5a53b3 1955static inline bool
1690e1eb
CW
1956i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1957{
1958 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1959 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1960 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
1961 return true;
1962 } else
1963 return false;
1690e1eb
CW
1964}
1965
1966static inline void
1967i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1968{
1969 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1970 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
b8c3af76 1971 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
1690e1eb
CW
1972 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1973 }
1974}
1975
b29c19b6 1976bool i915_gem_retire_requests(struct drm_device *dev);
a71d8d94 1977void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
33196ded 1978int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 1979 bool interruptible);
1f83fee0
DV
1980static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
1981{
1982 return unlikely(atomic_read(&error->reset_counter)
1983 & I915_RESET_IN_PROGRESS_FLAG);
1984}
1985
1986static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
1987{
1988 return atomic_read(&error->reset_counter) == I915_WEDGED;
1989}
a71d8d94 1990
069efc1d 1991void i915_gem_reset(struct drm_device *dev);
000433b6 1992bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 1993int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 1994int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 1995int __must_check i915_gem_init_hw(struct drm_device *dev);
c3787e2e 1996int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
f691e2f4 1997void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 1998void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 1999int __must_check i915_gpu_idle(struct drm_device *dev);
2021746e 2000int __must_check i915_gem_idle(struct drm_device *dev);
0025c077
MK
2001int __i915_add_request(struct intel_ring_buffer *ring,
2002 struct drm_file *file,
7d736f4f 2003 struct drm_i915_gem_object *batch_obj,
0025c077
MK
2004 u32 *seqno);
2005#define i915_add_request(ring, seqno) \
854c94a7 2006 __i915_add_request(ring, NULL, NULL, seqno)
199b2bc2
BW
2007int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
2008 uint32_t seqno);
de151cf6 2009int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2010int __must_check
2011i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2012 bool write);
2013int __must_check
dabdfe02
CW
2014i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2015int __must_check
2da3b9b9
CW
2016i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2017 u32 alignment,
2021746e 2018 struct intel_ring_buffer *pipelined);
cc98b413 2019void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
71acb5eb 2020int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 2021 struct drm_i915_gem_object *obj,
6eeefaf3
CW
2022 int id,
2023 int align);
71acb5eb 2024void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 2025 struct drm_i915_gem_object *obj);
71acb5eb 2026void i915_gem_free_all_phys_object(struct drm_device *dev);
b29c19b6 2027int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2028void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2029
0fa87796
ID
2030uint32_t
2031i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2032uint32_t
d865110c
ID
2033i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2034 int tiling_mode, bool fenced);
467cffba 2035
e4ffd173
CW
2036int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2037 enum i915_cache_level cache_level);
2038
1286ff73
DV
2039struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2040 struct dma_buf *dma_buf);
2041
2042struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2043 struct drm_gem_object *gem_obj, int flags);
2044
19b2dbde
CW
2045void i915_gem_restore_fences(struct drm_device *dev);
2046
a70a3148
BW
2047unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2048 struct i915_address_space *vm);
2049bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2050bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2051 struct i915_address_space *vm);
2052unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2053 struct i915_address_space *vm);
2054struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2055 struct i915_address_space *vm);
accfef2e
BW
2056struct i915_vma *
2057i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2058 struct i915_address_space *vm);
5c2abbea
BW
2059
2060struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
2061
a70a3148
BW
2062/* Some GGTT VM helpers */
2063#define obj_to_ggtt(obj) \
2064 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2065static inline bool i915_is_ggtt(struct i915_address_space *vm)
2066{
2067 struct i915_address_space *ggtt =
2068 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2069 return vm == ggtt;
2070}
2071
2072static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2073{
2074 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2075}
2076
2077static inline unsigned long
2078i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2079{
2080 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2081}
2082
2083static inline unsigned long
2084i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2085{
2086 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2087}
c37e2204
BW
2088
2089static inline int __must_check
2090i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2091 uint32_t alignment,
2092 bool map_and_fenceable,
2093 bool nonblocking)
2094{
2095 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
2096 map_and_fenceable, nonblocking);
2097}
a70a3148 2098
254f965c
BW
2099/* i915_gem_context.c */
2100void i915_gem_context_init(struct drm_device *dev);
2101void i915_gem_context_fini(struct drm_device *dev);
254f965c 2102void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841
BW
2103int i915_switch_context(struct intel_ring_buffer *ring,
2104 struct drm_file *file, int to_id);
dce3271b
MK
2105void i915_gem_context_free(struct kref *ctx_ref);
2106static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2107{
2108 kref_get(&ctx->ref);
2109}
2110
2111static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2112{
2113 kref_put(&ctx->ref, i915_gem_context_free);
2114}
2115
c0bb617a 2116struct i915_ctx_hang_stats * __must_check
11fa3384 2117i915_gem_context_get_hang_stats(struct drm_device *dev,
c0bb617a
MK
2118 struct drm_file *file,
2119 u32 id);
84624813
BW
2120int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2121 struct drm_file *file);
2122int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2123 struct drm_file *file);
1286ff73 2124
76aaf220 2125/* i915_gem_gtt.c */
1d2a314c 2126void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
7bddb01f
DV
2127void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
2128 struct drm_i915_gem_object *obj,
2129 enum i915_cache_level cache_level);
2130void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
2131 struct drm_i915_gem_object *obj);
1d2a314c 2132
76aaf220 2133void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907
DV
2134int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
2135void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
e4ffd173 2136 enum i915_cache_level cache_level);
05394f39 2137void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
74163907 2138void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
d7e5008f
BW
2139void i915_gem_init_global_gtt(struct drm_device *dev);
2140void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2141 unsigned long mappable_end, unsigned long end);
e76e9aeb 2142int i915_gem_gtt_init(struct drm_device *dev);
d09105c6 2143static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2144{
2145 if (INTEL_INFO(dev)->gen < 6)
2146 intel_gtt_chipset_flush();
2147}
2148
76aaf220 2149
b47eb4a2 2150/* i915_gem_evict.c */
f6cd1f15
BW
2151int __must_check i915_gem_evict_something(struct drm_device *dev,
2152 struct i915_address_space *vm,
2153 int min_size,
42d6ab48
CW
2154 unsigned alignment,
2155 unsigned cache_level,
86a1ee26
CW
2156 bool mappable,
2157 bool nonblock);
68c8c17f 2158int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
6c085a72 2159int i915_gem_evict_everything(struct drm_device *dev);
b47eb4a2 2160
9797fbfb
CW
2161/* i915_gem_stolen.c */
2162int i915_gem_init_stolen(struct drm_device *dev);
11be49eb
CW
2163int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2164void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2165void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2166struct drm_i915_gem_object *
2167i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2168struct drm_i915_gem_object *
2169i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2170 u32 stolen_offset,
2171 u32 gtt_offset,
2172 u32 size);
0104fdbb 2173void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
9797fbfb 2174
673a394b 2175/* i915_gem_tiling.c */
2c1792a1 2176static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67
CW
2177{
2178 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2179
2180 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2181 obj->tiling_mode != I915_TILING_NONE;
2182}
2183
673a394b 2184void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2185void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2186void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2187
2188/* i915_gem_debug.c */
23bc5982
CW
2189#if WATCH_LISTS
2190int i915_verify_lists(struct drm_device *dev);
673a394b 2191#else
23bc5982 2192#define i915_verify_lists(dev) 0
673a394b 2193#endif
1da177e4 2194
2017263e 2195/* i915_debugfs.c */
27c202ad
BG
2196int i915_debugfs_init(struct drm_minor *minor);
2197void i915_debugfs_cleanup(struct drm_minor *minor);
84734a04
MK
2198
2199/* i915_gpu_error.c */
edc3d884
MK
2200__printf(2, 3)
2201void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2202int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2203 const struct i915_error_state_file_priv *error);
4dc955f7
MK
2204int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2205 size_t count, loff_t pos);
2206static inline void i915_error_state_buf_release(
2207 struct drm_i915_error_state_buf *eb)
2208{
2209 kfree(eb->buf);
2210}
84734a04
MK
2211void i915_capture_error_state(struct drm_device *dev);
2212void i915_error_state_get(struct drm_device *dev,
2213 struct i915_error_state_file_priv *error_priv);
2214void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2215void i915_destroy_error_state(struct drm_device *dev);
2216
2217void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2218const char *i915_cache_level_str(int type);
2017263e 2219
317c35d1
JB
2220/* i915_suspend.c */
2221extern int i915_save_state(struct drm_device *dev);
2222extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2223
d8157a36
DV
2224/* i915_ums.c */
2225void i915_save_display_reg(struct drm_device *dev);
2226void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2227
0136db58
BW
2228/* i915_sysfs.c */
2229void i915_setup_sysfs(struct drm_device *dev_priv);
2230void i915_teardown_sysfs(struct drm_device *dev_priv);
2231
f899fc64
CW
2232/* intel_i2c.c */
2233extern int intel_setup_gmbus(struct drm_device *dev);
2234extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2235static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2236{
2ed06c93 2237 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2238}
2239
2240extern struct i2c_adapter *intel_gmbus_get_adapter(
2241 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2242extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2243extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2244static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2245{
2246 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2247}
f899fc64
CW
2248extern void intel_i2c_reset(struct drm_device *dev);
2249
3b617967 2250/* intel_opregion.c */
9c4b0a68 2251struct intel_encoder;
44834a67
CW
2252extern int intel_opregion_setup(struct drm_device *dev);
2253#ifdef CONFIG_ACPI
2254extern void intel_opregion_init(struct drm_device *dev);
2255extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2256extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
2257extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2258 bool enable);
ecbc5cf3
JN
2259extern int intel_opregion_notify_adapter(struct drm_device *dev,
2260 pci_power_t state);
65e082c9 2261#else
44834a67
CW
2262static inline void intel_opregion_init(struct drm_device *dev) { return; }
2263static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2264static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
2265static inline int
2266intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2267{
2268 return 0;
2269}
ecbc5cf3
JN
2270static inline int
2271intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2272{
2273 return 0;
2274}
65e082c9 2275#endif
8ee1c3db 2276
723bfd70
JB
2277/* intel_acpi.c */
2278#ifdef CONFIG_ACPI
2279extern void intel_register_dsm_handler(void);
2280extern void intel_unregister_dsm_handler(void);
2281#else
2282static inline void intel_register_dsm_handler(void) { return; }
2283static inline void intel_unregister_dsm_handler(void) { return; }
2284#endif /* CONFIG_ACPI */
2285
79e53945 2286/* modesetting */
f817586c 2287extern void intel_modeset_init_hw(struct drm_device *dev);
7d708ee4 2288extern void intel_modeset_suspend_hw(struct drm_device *dev);
79e53945 2289extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2290extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2291extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 2292extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2293extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2294 bool force_restore);
44cec740 2295extern void i915_redisable_vga(struct drm_device *dev);
ee5382ae 2296extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 2297extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2298extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2299extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2300extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84
JB
2301extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2302extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2303extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
0206e353
AJ
2304extern void intel_detect_pch(struct drm_device *dev);
2305extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2306extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2307
2911a35b 2308extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2309int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2310 struct drm_file *file);
575155a9 2311
6ef3d427
CW
2312/* overlay */
2313extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2314extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2315 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2316
2317extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2318extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2319 struct drm_device *dev,
2320 struct intel_display_error_state *error);
6ef3d427 2321
b7287d80
BW
2322/* On SNB platform, before reading ring registers forcewake bit
2323 * must be set to prevent GT core from power down and stale values being
2324 * returned.
2325 */
fcca7926
BW
2326void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
2327void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
b7287d80 2328
42c0526c
BW
2329int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2330int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2331
2332/* intel_sideband.c */
64936258
JN
2333u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2334void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2335u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
2336u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2337void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2338u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2339void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2340u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2341void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2342u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2343void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
2344u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2345void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
2346u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2347 enum intel_sbi_destination destination);
2348void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2349 enum intel_sbi_destination destination);
0a073b84 2350
855ba3be
JB
2351int vlv_gpu_freq(int ddr_freq, int val);
2352int vlv_freq_opcode(int ddr_freq, int val);
42c0526c 2353
0b274481
BW
2354#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2355#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2356
2357#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2358#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2359#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2360#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2361
2362#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2363#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2364#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2365#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2366
2367#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2368#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d
ZN
2369
2370#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2371#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2372
55bc60db
VS
2373/* "Broadcast RGB" property */
2374#define INTEL_BROADCAST_RGB_AUTO 0
2375#define INTEL_BROADCAST_RGB_FULL 1
2376#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2377
766aa1c4
VS
2378static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2379{
2380 if (HAS_PCH_SPLIT(dev))
2381 return CPU_VGACNTRL;
2382 else if (IS_VALLEYVIEW(dev))
2383 return VLV_VGACNTRL;
2384 else
2385 return VGACNTRL;
2386}
2387
2bb4629a
VS
2388static inline void __user *to_user_ptr(u64 address)
2389{
2390 return (void __user *)(uintptr_t)address;
2391}
2392
df97729f
ID
2393static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2394{
2395 unsigned long j = msecs_to_jiffies(m);
2396
2397 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2398}
2399
2400static inline unsigned long
2401timespec_to_jiffies_timeout(const struct timespec *value)
2402{
2403 unsigned long j = timespec_to_jiffies(value);
2404
2405 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2406}
2407
1da177e4 2408#endif