]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Align intel_dsi*.c files a bit
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0260c420 38#include "i915_gem_gtt.h"
0839ccb8 39#include <linux/io-mapping.h>
f899fc64 40#include <linux/i2c.h>
c167a6fc 41#include <linux/i2c-algo-bit.h>
0ade6386 42#include <drm/intel-gtt.h>
aaa6fd2a 43#include <linux/backlight.h>
5cc9ed4b 44#include <linux/hashtable.h>
2911a35b 45#include <linux/intel-iommu.h>
742cbee8 46#include <linux/kref.h>
9ee32fea 47#include <linux/pm_qos.h>
585fb111 48
1da177e4
LT
49/* General customization:
50 */
51
52#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
53
54#define DRIVER_NAME "i915"
55#define DRIVER_DESC "Intel Graphics"
72b79c9b 56#define DRIVER_DATE "20140725"
1da177e4 57
317c35d1 58enum pipe {
752aa88a 59 INVALID_PIPE = -1,
317c35d1
JB
60 PIPE_A = 0,
61 PIPE_B,
9db4a9c7 62 PIPE_C,
a57c774a
AK
63 _PIPE_EDP,
64 I915_MAX_PIPES = _PIPE_EDP
317c35d1 65};
9db4a9c7 66#define pipe_name(p) ((p) + 'A')
317c35d1 67
a5c961d1
PZ
68enum transcoder {
69 TRANSCODER_A = 0,
70 TRANSCODER_B,
71 TRANSCODER_C,
a57c774a
AK
72 TRANSCODER_EDP,
73 I915_MAX_TRANSCODERS
a5c961d1
PZ
74};
75#define transcoder_name(t) ((t) + 'A')
76
80824003
JB
77enum plane {
78 PLANE_A = 0,
79 PLANE_B,
9db4a9c7 80 PLANE_C,
80824003 81};
9db4a9c7 82#define plane_name(p) ((p) + 'A')
52440211 83
d615a166 84#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 85
2b139522
ED
86enum port {
87 PORT_A = 0,
88 PORT_B,
89 PORT_C,
90 PORT_D,
91 PORT_E,
92 I915_MAX_PORTS
93};
94#define port_name(p) ((p) + 'A')
95
a09caddd 96#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
97
98enum dpio_channel {
99 DPIO_CH0,
100 DPIO_CH1
101};
102
103enum dpio_phy {
104 DPIO_PHY0,
105 DPIO_PHY1
106};
107
b97186f0
PZ
108enum intel_display_power_domain {
109 POWER_DOMAIN_PIPE_A,
110 POWER_DOMAIN_PIPE_B,
111 POWER_DOMAIN_PIPE_C,
112 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
113 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
114 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
115 POWER_DOMAIN_TRANSCODER_A,
116 POWER_DOMAIN_TRANSCODER_B,
117 POWER_DOMAIN_TRANSCODER_C,
f52e353e 118 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
119 POWER_DOMAIN_PORT_DDI_A_2_LANES,
120 POWER_DOMAIN_PORT_DDI_A_4_LANES,
121 POWER_DOMAIN_PORT_DDI_B_2_LANES,
122 POWER_DOMAIN_PORT_DDI_B_4_LANES,
123 POWER_DOMAIN_PORT_DDI_C_2_LANES,
124 POWER_DOMAIN_PORT_DDI_C_4_LANES,
125 POWER_DOMAIN_PORT_DDI_D_2_LANES,
126 POWER_DOMAIN_PORT_DDI_D_4_LANES,
127 POWER_DOMAIN_PORT_DSI,
128 POWER_DOMAIN_PORT_CRT,
129 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 130 POWER_DOMAIN_VGA,
fbeeaa23 131 POWER_DOMAIN_AUDIO,
bd2bb1b9 132 POWER_DOMAIN_PLLS,
baa70707 133 POWER_DOMAIN_INIT,
bddc7645
ID
134
135 POWER_DOMAIN_NUM,
b97186f0
PZ
136};
137
138#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
139#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
140 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
141#define POWER_DOMAIN_TRANSCODER(tran) \
142 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
143 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 144
1d843f9d
EE
145enum hpd_pin {
146 HPD_NONE = 0,
147 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
148 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
149 HPD_CRT,
150 HPD_SDVO_B,
151 HPD_SDVO_C,
152 HPD_PORT_B,
153 HPD_PORT_C,
154 HPD_PORT_D,
155 HPD_NUM_PINS
156};
157
2a2d5482
CW
158#define I915_GEM_GPU_DOMAINS \
159 (I915_GEM_DOMAIN_RENDER | \
160 I915_GEM_DOMAIN_SAMPLER | \
161 I915_GEM_DOMAIN_COMMAND | \
162 I915_GEM_DOMAIN_INSTRUCTION | \
163 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 164
7eb552ae 165#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
d615a166 166#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
9db4a9c7 167
d79b814d
DL
168#define for_each_crtc(dev, crtc) \
169 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
170
d063ae48
DL
171#define for_each_intel_crtc(dev, intel_crtc) \
172 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
173
6c2b7c12
DV
174#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
175 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
176 if ((intel_encoder)->base.crtc == (__crtc))
177
53f5e3ca
JB
178#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
179 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
180 if ((intel_connector)->base.encoder == (__encoder))
181
b04c5bd6
BF
182#define for_each_power_domain(domain, mask) \
183 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
184 if ((1 << (domain)) & (mask))
185
e7b903d2 186struct drm_i915_private;
5cc9ed4b 187struct i915_mmu_object;
e7b903d2 188
46edb027
DV
189enum intel_dpll_id {
190 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
191 /* real shared dpll ids must be >= 0 */
9cd86933
DV
192 DPLL_ID_PCH_PLL_A = 0,
193 DPLL_ID_PCH_PLL_B = 1,
194 DPLL_ID_WRPLL1 = 0,
195 DPLL_ID_WRPLL2 = 1,
46edb027
DV
196};
197#define I915_NUM_PLLS 2
198
5358901f 199struct intel_dpll_hw_state {
dcfc3552 200 /* i9xx, pch plls */
66e985c0 201 uint32_t dpll;
8bcc2795 202 uint32_t dpll_md;
66e985c0
DV
203 uint32_t fp0;
204 uint32_t fp1;
dcfc3552
DL
205
206 /* hsw, bdw */
d452c5b6 207 uint32_t wrpll;
5358901f
DV
208};
209
e72f9fbf 210struct intel_shared_dpll {
ee7b9f93
JB
211 int refcount; /* count of number of CRTCs sharing this PLL */
212 int active; /* count of number of active CRTCs (i.e. DPMS on) */
213 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
214 const char *name;
215 /* should match the index in the dev_priv->shared_dplls array */
216 enum intel_dpll_id id;
5358901f 217 struct intel_dpll_hw_state hw_state;
96f6128c
DV
218 /* The mode_set hook is optional and should be used together with the
219 * intel_prepare_shared_dpll function. */
15bdd4cf
DV
220 void (*mode_set)(struct drm_i915_private *dev_priv,
221 struct intel_shared_dpll *pll);
e7b903d2
DV
222 void (*enable)(struct drm_i915_private *dev_priv,
223 struct intel_shared_dpll *pll);
224 void (*disable)(struct drm_i915_private *dev_priv,
225 struct intel_shared_dpll *pll);
5358901f
DV
226 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
227 struct intel_shared_dpll *pll,
228 struct intel_dpll_hw_state *hw_state);
ee7b9f93 229};
ee7b9f93 230
e69d0bc1
DV
231/* Used by dp and fdi links */
232struct intel_link_m_n {
233 uint32_t tu;
234 uint32_t gmch_m;
235 uint32_t gmch_n;
236 uint32_t link_m;
237 uint32_t link_n;
238};
239
240void intel_link_compute_m_n(int bpp, int nlanes,
241 int pixel_clock, int link_clock,
242 struct intel_link_m_n *m_n);
243
1da177e4
LT
244/* Interface history:
245 *
246 * 1.1: Original.
0d6aa60b
DA
247 * 1.2: Add Power Management
248 * 1.3: Add vblank support
de227f5f 249 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 250 * 1.5: Add vblank pipe configuration
2228ed67
MD
251 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
252 * - Support vertical blank on secondary display pipe
1da177e4
LT
253 */
254#define DRIVER_MAJOR 1
2228ed67 255#define DRIVER_MINOR 6
1da177e4
LT
256#define DRIVER_PATCHLEVEL 0
257
23bc5982 258#define WATCH_LISTS 0
42d6ab48 259#define WATCH_GTT 0
673a394b 260
0a3e67a4
JB
261struct opregion_header;
262struct opregion_acpi;
263struct opregion_swsci;
264struct opregion_asle;
265
8ee1c3db 266struct intel_opregion {
5bc4418b
BW
267 struct opregion_header __iomem *header;
268 struct opregion_acpi __iomem *acpi;
269 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
270 u32 swsci_gbda_sub_functions;
271 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
272 struct opregion_asle __iomem *asle;
273 void __iomem *vbt;
01fe9dbd 274 u32 __iomem *lid_state;
91a60f20 275 struct work_struct asle_work;
8ee1c3db 276};
44834a67 277#define OPREGION_SIZE (8*1024)
8ee1c3db 278
6ef3d427
CW
279struct intel_overlay;
280struct intel_overlay_error_state;
281
7c1c2871
DA
282struct drm_i915_master_private {
283 drm_local_map_t *sarea;
284 struct _drm_i915_sarea *sarea_priv;
285};
de151cf6 286#define I915_FENCE_REG_NONE -1
42b5aeab
VS
287#define I915_MAX_NUM_FENCES 32
288/* 32 fences + sign bit for FENCE_REG_NONE */
289#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
290
291struct drm_i915_fence_reg {
007cc8ac 292 struct list_head lru_list;
caea7476 293 struct drm_i915_gem_object *obj;
1690e1eb 294 int pin_count;
de151cf6 295};
7c1c2871 296
9b9d172d 297struct sdvo_device_mapping {
e957d772 298 u8 initialized;
9b9d172d 299 u8 dvo_port;
300 u8 slave_addr;
301 u8 dvo_wiring;
e957d772 302 u8 i2c_pin;
b1083333 303 u8 ddc_pin;
9b9d172d 304};
305
c4a1d9e4
CW
306struct intel_display_error_state;
307
63eeaf38 308struct drm_i915_error_state {
742cbee8 309 struct kref ref;
585b0288
BW
310 struct timeval time;
311
cb383002 312 char error_msg[128];
48b031e3 313 u32 reset_count;
62d5d69b 314 u32 suspend_count;
cb383002 315
585b0288 316 /* Generic register state */
63eeaf38
JB
317 u32 eir;
318 u32 pgtbl_er;
be998e2e 319 u32 ier;
885ea5a8 320 u32 gtier[4];
b9a3906b 321 u32 ccid;
0f3b6849
CW
322 u32 derrmr;
323 u32 forcewake;
585b0288
BW
324 u32 error; /* gen6+ */
325 u32 err_int; /* gen7 */
326 u32 done_reg;
91ec5d11
BW
327 u32 gac_eco;
328 u32 gam_ecochk;
329 u32 gab_ctl;
330 u32 gfx_mode;
585b0288 331 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
332 u64 fence[I915_MAX_NUM_FENCES];
333 struct intel_overlay_error_state *overlay;
334 struct intel_display_error_state *display;
0ca36d78 335 struct drm_i915_error_object *semaphore_obj;
585b0288 336
52d39a21 337 struct drm_i915_error_ring {
372fbb8e 338 bool valid;
362b8af7
BW
339 /* Software tracked state */
340 bool waiting;
341 int hangcheck_score;
342 enum intel_ring_hangcheck_action hangcheck_action;
343 int num_requests;
344
345 /* our own tracking of ring head and tail */
346 u32 cpu_ring_head;
347 u32 cpu_ring_tail;
348
349 u32 semaphore_seqno[I915_NUM_RINGS - 1];
350
351 /* Register state */
352 u32 tail;
353 u32 head;
354 u32 ctl;
355 u32 hws;
356 u32 ipeir;
357 u32 ipehr;
358 u32 instdone;
362b8af7
BW
359 u32 bbstate;
360 u32 instpm;
361 u32 instps;
362 u32 seqno;
363 u64 bbaddr;
50877445 364 u64 acthd;
362b8af7 365 u32 fault_reg;
13ffadd1 366 u64 faddr;
362b8af7
BW
367 u32 rc_psmi; /* sleep state */
368 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
369
52d39a21
CW
370 struct drm_i915_error_object {
371 int page_count;
372 u32 gtt_offset;
373 u32 *pages[0];
ab0e7ff9 374 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 375
52d39a21
CW
376 struct drm_i915_error_request {
377 long jiffies;
378 u32 seqno;
ee4f42b1 379 u32 tail;
52d39a21 380 } *requests;
6c7a01ec
BW
381
382 struct {
383 u32 gfx_mode;
384 union {
385 u64 pdp[4];
386 u32 pp_dir_base;
387 };
388 } vm_info;
ab0e7ff9
CW
389
390 pid_t pid;
391 char comm[TASK_COMM_LEN];
52d39a21 392 } ring[I915_NUM_RINGS];
9df30794 393 struct drm_i915_error_buffer {
a779e5ab 394 u32 size;
9df30794 395 u32 name;
0201f1ec 396 u32 rseqno, wseqno;
9df30794
CW
397 u32 gtt_offset;
398 u32 read_domains;
399 u32 write_domain;
4b9de737 400 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
401 s32 pinned:2;
402 u32 tiling:2;
403 u32 dirty:1;
404 u32 purgeable:1;
5cc9ed4b 405 u32 userptr:1;
5d1333fc 406 s32 ring:4;
f56383cb 407 u32 cache_level:3;
95f5301d 408 } **active_bo, **pinned_bo;
6c7a01ec 409
95f5301d 410 u32 *active_bo_count, *pinned_bo_count;
63eeaf38
JB
411};
412
7bd688cd 413struct intel_connector;
b8cecdf5 414struct intel_crtc_config;
46f297fb 415struct intel_plane_config;
0e8ffe1b 416struct intel_crtc;
ee9300bb
DV
417struct intel_limit;
418struct dpll;
b8cecdf5 419
e70236a8 420struct drm_i915_display_funcs {
ee5382ae 421 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 422 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
423 void (*disable_fbc)(struct drm_device *dev);
424 int (*get_display_clock_speed)(struct drm_device *dev);
425 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
426 /**
427 * find_dpll() - Find the best values for the PLL
428 * @limit: limits for the PLL
429 * @crtc: current CRTC
430 * @target: target frequency in kHz
431 * @refclk: reference clock frequency in kHz
432 * @match_clock: if provided, @best_clock P divider must
433 * match the P divider from @match_clock
434 * used for LVDS downclocking
435 * @best_clock: best PLL values found
436 *
437 * Returns true on success, false on failure.
438 */
439 bool (*find_dpll)(const struct intel_limit *limit,
440 struct drm_crtc *crtc,
441 int target, int refclk,
442 struct dpll *match_clock,
443 struct dpll *best_clock);
46ba614c 444 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
445 void (*update_sprite_wm)(struct drm_plane *plane,
446 struct drm_crtc *crtc,
ed57cb8a
DL
447 uint32_t sprite_width, uint32_t sprite_height,
448 int pixel_size, bool enable, bool scaled);
47fab737 449 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
450 /* Returns the active state of the crtc, and if the crtc is active,
451 * fills out the pipe-config with the hw state. */
452 bool (*get_pipe_config)(struct intel_crtc *,
453 struct intel_crtc_config *);
46f297fb
JB
454 void (*get_plane_config)(struct intel_crtc *,
455 struct intel_plane_config *);
f564048e 456 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
457 int x, int y,
458 struct drm_framebuffer *old_fb);
76e5a89c
DV
459 void (*crtc_enable)(struct drm_crtc *crtc);
460 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 461 void (*off)(struct drm_crtc *crtc);
e0dac65e 462 void (*write_eld)(struct drm_connector *connector,
34427052
JN
463 struct drm_crtc *crtc,
464 struct drm_display_mode *mode);
674cf967 465 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 466 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
467 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
468 struct drm_framebuffer *fb,
ed8d1975 469 struct drm_i915_gem_object *obj,
a4872ba6 470 struct intel_engine_cs *ring,
ed8d1975 471 uint32_t flags);
29b9bde6
DV
472 void (*update_primary_plane)(struct drm_crtc *crtc,
473 struct drm_framebuffer *fb,
474 int x, int y);
20afbda2 475 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
476 /* clock updates for mode set */
477 /* cursor updates */
478 /* render clock increase/decrease */
479 /* display clock increase/decrease */
480 /* pll clock increase/decrease */
7bd688cd
JN
481
482 int (*setup_backlight)(struct intel_connector *connector);
7bd688cd
JN
483 uint32_t (*get_backlight)(struct intel_connector *connector);
484 void (*set_backlight)(struct intel_connector *connector,
485 uint32_t level);
486 void (*disable_backlight)(struct intel_connector *connector);
487 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
488};
489
907b28c5 490struct intel_uncore_funcs {
c8d9a590
D
491 void (*force_wake_get)(struct drm_i915_private *dev_priv,
492 int fw_engine);
493 void (*force_wake_put)(struct drm_i915_private *dev_priv,
494 int fw_engine);
0b274481
BW
495
496 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
497 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
498 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
499 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
500
501 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
502 uint8_t val, bool trace);
503 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
504 uint16_t val, bool trace);
505 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
506 uint32_t val, bool trace);
507 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
508 uint64_t val, bool trace);
990bbdad
CW
509};
510
907b28c5
CW
511struct intel_uncore {
512 spinlock_t lock; /** lock is also taken in irq contexts. */
513
514 struct intel_uncore_funcs funcs;
515
516 unsigned fifo_count;
517 unsigned forcewake_count;
aec347ab 518
940aece4
D
519 unsigned fw_rendercount;
520 unsigned fw_mediacount;
521
8232644c 522 struct timer_list force_wake_timer;
907b28c5
CW
523};
524
79fc46df
DL
525#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
526 func(is_mobile) sep \
527 func(is_i85x) sep \
528 func(is_i915g) sep \
529 func(is_i945gm) sep \
530 func(is_g33) sep \
531 func(need_gfx_hws) sep \
532 func(is_g4x) sep \
533 func(is_pineview) sep \
534 func(is_broadwater) sep \
535 func(is_crestline) sep \
536 func(is_ivybridge) sep \
537 func(is_valleyview) sep \
538 func(is_haswell) sep \
b833d685 539 func(is_preliminary) sep \
79fc46df
DL
540 func(has_fbc) sep \
541 func(has_pipe_cxsr) sep \
542 func(has_hotplug) sep \
543 func(cursor_needs_physical) sep \
544 func(has_overlay) sep \
545 func(overlay_needs_physical) sep \
546 func(supports_tv) sep \
dd93be58 547 func(has_llc) sep \
30568c45
DL
548 func(has_ddi) sep \
549 func(has_fpga_dbg)
c96ea64e 550
a587f779
DL
551#define DEFINE_FLAG(name) u8 name:1
552#define SEP_SEMICOLON ;
c96ea64e 553
cfdf1fa2 554struct intel_device_info {
10fce67a 555 u32 display_mmio_offset;
7eb552ae 556 u8 num_pipes:3;
d615a166 557 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 558 u8 gen;
73ae478c 559 u8 ring_mask; /* Rings supported by the HW */
a587f779 560 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
561 /* Register offsets for the various display pipes and transcoders */
562 int pipe_offsets[I915_MAX_TRANSCODERS];
563 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 564 int palette_offsets[I915_MAX_PIPES];
5efb3e28 565 int cursor_offsets[I915_MAX_PIPES];
cfdf1fa2
KH
566};
567
a587f779
DL
568#undef DEFINE_FLAG
569#undef SEP_SEMICOLON
570
7faf1ab2
DV
571enum i915_cache_level {
572 I915_CACHE_NONE = 0,
350ec881
CW
573 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
574 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
575 caches, eg sampler/render caches, and the
576 large Last-Level-Cache. LLC is coherent with
577 the CPU, but L3 is only visible to the GPU. */
651d794f 578 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
579};
580
e59ec13d
MK
581struct i915_ctx_hang_stats {
582 /* This context had batch pending when hang was declared */
583 unsigned batch_pending;
584
585 /* This context had batch active when hang was declared */
586 unsigned batch_active;
be62acb4
MK
587
588 /* Time when this context was last blamed for a GPU reset */
589 unsigned long guilty_ts;
590
591 /* This context is banned to submit more work */
592 bool banned;
e59ec13d 593};
40521054
BW
594
595/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 596#define DEFAULT_CONTEXT_HANDLE 0
31b7a88d
OM
597/**
598 * struct intel_context - as the name implies, represents a context.
599 * @ref: reference count.
600 * @user_handle: userspace tracking identity for this context.
601 * @remap_slice: l3 row remapping information.
602 * @file_priv: filp associated with this context (NULL for global default
603 * context).
604 * @hang_stats: information about the role of this context in possible GPU
605 * hangs.
606 * @vm: virtual memory space used by this context.
607 * @legacy_hw_ctx: render context backing object and whether it is correctly
608 * initialized (legacy ring submission mechanism only).
609 * @link: link in the global list of contexts.
610 *
611 * Contexts are memory images used by the hardware to store copies of their
612 * internal state.
613 */
273497e5 614struct intel_context {
dce3271b 615 struct kref ref;
821d66dd 616 int user_handle;
3ccfd19d 617 uint8_t remap_slice;
40521054 618 struct drm_i915_file_private *file_priv;
e59ec13d 619 struct i915_ctx_hang_stats hang_stats;
c7c48dfd 620 struct i915_address_space *vm;
a33afea5 621
ea0c76f8
OM
622 struct {
623 struct drm_i915_gem_object *rcs_state;
624 bool initialized;
625 } legacy_hw_ctx;
626
a33afea5 627 struct list_head link;
40521054
BW
628};
629
5c3fe8b0
BW
630struct i915_fbc {
631 unsigned long size;
5e59f717 632 unsigned threshold;
5c3fe8b0
BW
633 unsigned int fb_id;
634 enum plane plane;
635 int y;
636
c4213885 637 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
638 struct drm_mm_node *compressed_llb;
639
640 struct intel_fbc_work {
641 struct delayed_work work;
642 struct drm_crtc *crtc;
643 struct drm_framebuffer *fb;
5c3fe8b0
BW
644 } *fbc_work;
645
29ebf90f
CW
646 enum no_fbc_reason {
647 FBC_OK, /* FBC is enabled */
648 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
649 FBC_NO_OUTPUT, /* no outputs enabled to compress */
650 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
651 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
652 FBC_MODE_TOO_LARGE, /* mode too large for compression */
653 FBC_BAD_PLANE, /* fbc not supported on plane */
654 FBC_NOT_TILED, /* buffer not tiled */
655 FBC_MULTIPLE_PIPES, /* more than one pipe active */
656 FBC_MODULE_PARAM,
657 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
658 } no_fbc_reason;
b5e50c3f
JB
659};
660
439d7ac0
PB
661struct i915_drrs {
662 struct intel_connector *connector;
663};
664
2807cf69 665struct intel_dp;
a031d709 666struct i915_psr {
f0355c4a 667 struct mutex lock;
a031d709
RV
668 bool sink_support;
669 bool source_ok;
2807cf69 670 struct intel_dp *enabled;
7c8f8a70
RV
671 bool active;
672 struct delayed_work work;
9ca15301 673 unsigned busy_frontbuffer_bits;
3f51e471 674};
5c3fe8b0 675
3bad0781 676enum intel_pch {
f0350830 677 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
678 PCH_IBX, /* Ibexpeak PCH */
679 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 680 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 681 PCH_NOP,
3bad0781
ZW
682};
683
988d6ee8
PZ
684enum intel_sbi_destination {
685 SBI_ICLK,
686 SBI_MPHY,
687};
688
b690e96c 689#define QUIRK_PIPEA_FORCE (1<<0)
435793df 690#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 691#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 692#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b690e96c 693
8be48d92 694struct intel_fbdev;
1630fe75 695struct intel_fbc_work;
38651674 696
c2b9152f
DV
697struct intel_gmbus {
698 struct i2c_adapter adapter;
f2ce9faf 699 u32 force_bit;
c2b9152f 700 u32 reg0;
36c785f0 701 u32 gpio_reg;
c167a6fc 702 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
703 struct drm_i915_private *dev_priv;
704};
705
f4c956ad 706struct i915_suspend_saved_registers {
ba8bbcf6
JB
707 u8 saveLBB;
708 u32 saveDSPACNTR;
709 u32 saveDSPBCNTR;
e948e994 710 u32 saveDSPARB;
ba8bbcf6
JB
711 u32 savePIPEACONF;
712 u32 savePIPEBCONF;
713 u32 savePIPEASRC;
714 u32 savePIPEBSRC;
715 u32 saveFPA0;
716 u32 saveFPA1;
717 u32 saveDPLL_A;
718 u32 saveDPLL_A_MD;
719 u32 saveHTOTAL_A;
720 u32 saveHBLANK_A;
721 u32 saveHSYNC_A;
722 u32 saveVTOTAL_A;
723 u32 saveVBLANK_A;
724 u32 saveVSYNC_A;
725 u32 saveBCLRPAT_A;
5586c8bc 726 u32 saveTRANSACONF;
42048781
ZW
727 u32 saveTRANS_HTOTAL_A;
728 u32 saveTRANS_HBLANK_A;
729 u32 saveTRANS_HSYNC_A;
730 u32 saveTRANS_VTOTAL_A;
731 u32 saveTRANS_VBLANK_A;
732 u32 saveTRANS_VSYNC_A;
0da3ea12 733 u32 savePIPEASTAT;
ba8bbcf6
JB
734 u32 saveDSPASTRIDE;
735 u32 saveDSPASIZE;
736 u32 saveDSPAPOS;
585fb111 737 u32 saveDSPAADDR;
ba8bbcf6
JB
738 u32 saveDSPASURF;
739 u32 saveDSPATILEOFF;
740 u32 savePFIT_PGM_RATIOS;
0eb96d6e 741 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
742 u32 saveBLC_PWM_CTL;
743 u32 saveBLC_PWM_CTL2;
07bf139b 744 u32 saveBLC_HIST_CTL_B;
42048781
ZW
745 u32 saveBLC_CPU_PWM_CTL;
746 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
747 u32 saveFPB0;
748 u32 saveFPB1;
749 u32 saveDPLL_B;
750 u32 saveDPLL_B_MD;
751 u32 saveHTOTAL_B;
752 u32 saveHBLANK_B;
753 u32 saveHSYNC_B;
754 u32 saveVTOTAL_B;
755 u32 saveVBLANK_B;
756 u32 saveVSYNC_B;
757 u32 saveBCLRPAT_B;
5586c8bc 758 u32 saveTRANSBCONF;
42048781
ZW
759 u32 saveTRANS_HTOTAL_B;
760 u32 saveTRANS_HBLANK_B;
761 u32 saveTRANS_HSYNC_B;
762 u32 saveTRANS_VTOTAL_B;
763 u32 saveTRANS_VBLANK_B;
764 u32 saveTRANS_VSYNC_B;
0da3ea12 765 u32 savePIPEBSTAT;
ba8bbcf6
JB
766 u32 saveDSPBSTRIDE;
767 u32 saveDSPBSIZE;
768 u32 saveDSPBPOS;
585fb111 769 u32 saveDSPBADDR;
ba8bbcf6
JB
770 u32 saveDSPBSURF;
771 u32 saveDSPBTILEOFF;
585fb111
JB
772 u32 saveVGA0;
773 u32 saveVGA1;
774 u32 saveVGA_PD;
ba8bbcf6
JB
775 u32 saveVGACNTRL;
776 u32 saveADPA;
777 u32 saveLVDS;
585fb111
JB
778 u32 savePP_ON_DELAYS;
779 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
780 u32 saveDVOA;
781 u32 saveDVOB;
782 u32 saveDVOC;
783 u32 savePP_ON;
784 u32 savePP_OFF;
785 u32 savePP_CONTROL;
585fb111 786 u32 savePP_DIVISOR;
ba8bbcf6
JB
787 u32 savePFIT_CONTROL;
788 u32 save_palette_a[256];
789 u32 save_palette_b[256];
ba8bbcf6 790 u32 saveFBC_CONTROL;
0da3ea12
JB
791 u32 saveIER;
792 u32 saveIIR;
793 u32 saveIMR;
42048781
ZW
794 u32 saveDEIER;
795 u32 saveDEIMR;
796 u32 saveGTIER;
797 u32 saveGTIMR;
798 u32 saveFDI_RXA_IMR;
799 u32 saveFDI_RXB_IMR;
1f84e550 800 u32 saveCACHE_MODE_0;
1f84e550 801 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
802 u32 saveSWF0[16];
803 u32 saveSWF1[16];
804 u32 saveSWF2[3];
805 u8 saveMSR;
806 u8 saveSR[8];
123f794f 807 u8 saveGR[25];
ba8bbcf6 808 u8 saveAR_INDEX;
a59e122a 809 u8 saveAR[21];
ba8bbcf6 810 u8 saveDACMASK;
a59e122a 811 u8 saveCR[37];
4b9de737 812 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
813 u32 saveCURACNTR;
814 u32 saveCURAPOS;
815 u32 saveCURABASE;
816 u32 saveCURBCNTR;
817 u32 saveCURBPOS;
818 u32 saveCURBBASE;
819 u32 saveCURSIZE;
a4fc5ed6
KP
820 u32 saveDP_B;
821 u32 saveDP_C;
822 u32 saveDP_D;
823 u32 savePIPEA_GMCH_DATA_M;
824 u32 savePIPEB_GMCH_DATA_M;
825 u32 savePIPEA_GMCH_DATA_N;
826 u32 savePIPEB_GMCH_DATA_N;
827 u32 savePIPEA_DP_LINK_M;
828 u32 savePIPEB_DP_LINK_M;
829 u32 savePIPEA_DP_LINK_N;
830 u32 savePIPEB_DP_LINK_N;
42048781
ZW
831 u32 saveFDI_RXA_CTL;
832 u32 saveFDI_TXA_CTL;
833 u32 saveFDI_RXB_CTL;
834 u32 saveFDI_TXB_CTL;
835 u32 savePFA_CTL_1;
836 u32 savePFB_CTL_1;
837 u32 savePFA_WIN_SZ;
838 u32 savePFB_WIN_SZ;
839 u32 savePFA_WIN_POS;
840 u32 savePFB_WIN_POS;
5586c8bc
ZW
841 u32 savePCH_DREF_CONTROL;
842 u32 saveDISP_ARB_CTL;
843 u32 savePIPEA_DATA_M1;
844 u32 savePIPEA_DATA_N1;
845 u32 savePIPEA_LINK_M1;
846 u32 savePIPEA_LINK_N1;
847 u32 savePIPEB_DATA_M1;
848 u32 savePIPEB_DATA_N1;
849 u32 savePIPEB_LINK_M1;
850 u32 savePIPEB_LINK_N1;
b5b72e89 851 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 852 u32 savePCH_PORT_HOTPLUG;
f4c956ad 853};
c85aa885 854
ddeea5b0
ID
855struct vlv_s0ix_state {
856 /* GAM */
857 u32 wr_watermark;
858 u32 gfx_prio_ctrl;
859 u32 arb_mode;
860 u32 gfx_pend_tlb0;
861 u32 gfx_pend_tlb1;
862 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
863 u32 media_max_req_count;
864 u32 gfx_max_req_count;
865 u32 render_hwsp;
866 u32 ecochk;
867 u32 bsd_hwsp;
868 u32 blt_hwsp;
869 u32 tlb_rd_addr;
870
871 /* MBC */
872 u32 g3dctl;
873 u32 gsckgctl;
874 u32 mbctl;
875
876 /* GCP */
877 u32 ucgctl1;
878 u32 ucgctl3;
879 u32 rcgctl1;
880 u32 rcgctl2;
881 u32 rstctl;
882 u32 misccpctl;
883
884 /* GPM */
885 u32 gfxpause;
886 u32 rpdeuhwtc;
887 u32 rpdeuc;
888 u32 ecobus;
889 u32 pwrdwnupctl;
890 u32 rp_down_timeout;
891 u32 rp_deucsw;
892 u32 rcubmabdtmr;
893 u32 rcedata;
894 u32 spare2gh;
895
896 /* Display 1 CZ domain */
897 u32 gt_imr;
898 u32 gt_ier;
899 u32 pm_imr;
900 u32 pm_ier;
901 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
902
903 /* GT SA CZ domain */
904 u32 tilectl;
905 u32 gt_fifoctl;
906 u32 gtlc_wake_ctrl;
907 u32 gtlc_survive;
908 u32 pmwgicz;
909
910 /* Display 2 CZ domain */
911 u32 gu_ctl0;
912 u32 gu_ctl1;
913 u32 clock_gate_dis2;
914};
915
bf225f20
CW
916struct intel_rps_ei {
917 u32 cz_clock;
918 u32 render_c0;
919 u32 media_c0;
31685c25
D
920};
921
c85aa885 922struct intel_gen6_power_mgmt {
59cdb63d 923 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
924 struct work_struct work;
925 u32 pm_iir;
59cdb63d 926
b39fb297
BW
927 /* Frequencies are stored in potentially platform dependent multiples.
928 * In other words, *_freq needs to be multiplied by X to be interesting.
929 * Soft limits are those which are used for the dynamic reclocking done
930 * by the driver (raise frequencies under heavy loads, and lower for
931 * lighter loads). Hard limits are those imposed by the hardware.
932 *
933 * A distinction is made for overclocking, which is never enabled by
934 * default, and is considered to be above the hard limit if it's
935 * possible at all.
936 */
937 u8 cur_freq; /* Current frequency (cached, may not == HW) */
938 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
939 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
940 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
941 u8 min_freq; /* AKA RPn. Minimum frequency */
942 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
943 u8 rp1_freq; /* "less than" RP0 power/freqency */
944 u8 rp0_freq; /* Non-overclocked max frequency. */
67c3bf6f 945 u32 cz_freq;
1a01ab3b 946
31685c25
D
947 u32 ei_interrupt_count;
948
dd75fdc8
CW
949 int last_adj;
950 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
951
c0951f0c 952 bool enabled;
1a01ab3b 953 struct delayed_work delayed_resume_work;
4fc688ce 954
bf225f20
CW
955 /* manual wa residency calculations */
956 struct intel_rps_ei up_ei, down_ei;
957
4fc688ce
JB
958 /*
959 * Protects RPS/RC6 register access and PCU communication.
960 * Must be taken after struct_mutex if nested.
961 */
962 struct mutex hw_lock;
c85aa885
DV
963};
964
1a240d4d
DV
965/* defined intel_pm.c */
966extern spinlock_t mchdev_lock;
967
c85aa885
DV
968struct intel_ilk_power_mgmt {
969 u8 cur_delay;
970 u8 min_delay;
971 u8 max_delay;
972 u8 fmax;
973 u8 fstart;
974
975 u64 last_count1;
976 unsigned long last_time1;
977 unsigned long chipset_power;
978 u64 last_count2;
979 struct timespec last_time2;
980 unsigned long gfx_power;
981 u8 corr;
982
983 int c_m;
984 int r_t;
3e373948
DV
985
986 struct drm_i915_gem_object *pwrctx;
987 struct drm_i915_gem_object *renderctx;
c85aa885
DV
988};
989
c6cb582e
ID
990struct drm_i915_private;
991struct i915_power_well;
992
993struct i915_power_well_ops {
994 /*
995 * Synchronize the well's hw state to match the current sw state, for
996 * example enable/disable it based on the current refcount. Called
997 * during driver init and resume time, possibly after first calling
998 * the enable/disable handlers.
999 */
1000 void (*sync_hw)(struct drm_i915_private *dev_priv,
1001 struct i915_power_well *power_well);
1002 /*
1003 * Enable the well and resources that depend on it (for example
1004 * interrupts located on the well). Called after the 0->1 refcount
1005 * transition.
1006 */
1007 void (*enable)(struct drm_i915_private *dev_priv,
1008 struct i915_power_well *power_well);
1009 /*
1010 * Disable the well and resources that depend on it. Called after
1011 * the 1->0 refcount transition.
1012 */
1013 void (*disable)(struct drm_i915_private *dev_priv,
1014 struct i915_power_well *power_well);
1015 /* Returns the hw enabled state. */
1016 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1017 struct i915_power_well *power_well);
1018};
1019
a38911a3
WX
1020/* Power well structure for haswell */
1021struct i915_power_well {
c1ca727f 1022 const char *name;
6f3ef5dd 1023 bool always_on;
a38911a3
WX
1024 /* power well enable/disable usage count */
1025 int count;
bfafe93a
ID
1026 /* cached hw enabled state */
1027 bool hw_enabled;
c1ca727f 1028 unsigned long domains;
77961eb9 1029 unsigned long data;
c6cb582e 1030 const struct i915_power_well_ops *ops;
a38911a3
WX
1031};
1032
83c00f55 1033struct i915_power_domains {
baa70707
ID
1034 /*
1035 * Power wells needed for initialization at driver init and suspend
1036 * time are on. They are kept on until after the first modeset.
1037 */
1038 bool init_power_on;
0d116a29 1039 bool initializing;
c1ca727f 1040 int power_well_count;
baa70707 1041
83c00f55 1042 struct mutex lock;
1da51581 1043 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1044 struct i915_power_well *power_wells;
83c00f55
ID
1045};
1046
231f42a4
DV
1047struct i915_dri1_state {
1048 unsigned allow_batchbuffer : 1;
1049 u32 __iomem *gfx_hws_cpu_addr;
1050
1051 unsigned int cpp;
1052 int back_offset;
1053 int front_offset;
1054 int current_page;
1055 int page_flipping;
1056
1057 uint32_t counter;
1058};
1059
db1b76ca
DV
1060struct i915_ums_state {
1061 /**
1062 * Flag if the X Server, and thus DRM, is not currently in
1063 * control of the device.
1064 *
1065 * This is set between LeaveVT and EnterVT. It needs to be
1066 * replaced with a semaphore. It also needs to be
1067 * transitioned away from for kernel modesetting.
1068 */
1069 int mm_suspended;
1070};
1071
35a85ac6 1072#define MAX_L3_SLICES 2
a4da4fa4 1073struct intel_l3_parity {
35a85ac6 1074 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1075 struct work_struct error_work;
35a85ac6 1076 int which_slice;
a4da4fa4
DV
1077};
1078
4b5aed62 1079struct i915_gem_mm {
4b5aed62
DV
1080 /** Memory allocator for GTT stolen memory */
1081 struct drm_mm stolen;
4b5aed62
DV
1082 /** List of all objects in gtt_space. Used to restore gtt
1083 * mappings on resume */
1084 struct list_head bound_list;
1085 /**
1086 * List of objects which are not bound to the GTT (thus
1087 * are idle and not used by the GPU) but still have
1088 * (presumably uncached) pages still attached.
1089 */
1090 struct list_head unbound_list;
1091
1092 /** Usable portion of the GTT for GEM */
1093 unsigned long stolen_base; /* limited to low memory (32-bit) */
1094
4b5aed62
DV
1095 /** PPGTT used for aliasing the PPGTT with the GTT */
1096 struct i915_hw_ppgtt *aliasing_ppgtt;
1097
2cfcd32a 1098 struct notifier_block oom_notifier;
ceabbba5 1099 struct shrinker shrinker;
4b5aed62
DV
1100 bool shrinker_no_lock_stealing;
1101
4b5aed62
DV
1102 /** LRU list of objects with fence regs on them. */
1103 struct list_head fence_list;
1104
1105 /**
1106 * We leave the user IRQ off as much as possible,
1107 * but this means that requests will finish and never
1108 * be retired once the system goes idle. Set a timer to
1109 * fire periodically while the ring is running. When it
1110 * fires, go retire requests.
1111 */
1112 struct delayed_work retire_work;
1113
b29c19b6
CW
1114 /**
1115 * When we detect an idle GPU, we want to turn on
1116 * powersaving features. So once we see that there
1117 * are no more requests outstanding and no more
1118 * arrive within a small period of time, we fire
1119 * off the idle_work.
1120 */
1121 struct delayed_work idle_work;
1122
4b5aed62
DV
1123 /**
1124 * Are we in a non-interruptible section of code like
1125 * modesetting?
1126 */
1127 bool interruptible;
1128
f62a0076
CW
1129 /**
1130 * Is the GPU currently considered idle, or busy executing userspace
1131 * requests? Whilst idle, we attempt to power down the hardware and
1132 * display clocks. In order to reduce the effect on performance, there
1133 * is a slight delay before we do so.
1134 */
1135 bool busy;
1136
bdf1e7e3
DV
1137 /* the indicator for dispatch video commands on two BSD rings */
1138 int bsd_ring_dispatch_index;
1139
4b5aed62
DV
1140 /** Bit 6 swizzling required for X tiling */
1141 uint32_t bit_6_swizzle_x;
1142 /** Bit 6 swizzling required for Y tiling */
1143 uint32_t bit_6_swizzle_y;
1144
4b5aed62 1145 /* accounting, useful for userland debugging */
c20e8355 1146 spinlock_t object_stat_lock;
4b5aed62
DV
1147 size_t object_memory;
1148 u32 object_count;
1149};
1150
edc3d884
MK
1151struct drm_i915_error_state_buf {
1152 unsigned bytes;
1153 unsigned size;
1154 int err;
1155 u8 *buf;
1156 loff_t start;
1157 loff_t pos;
1158};
1159
fc16b48b
MK
1160struct i915_error_state_file_priv {
1161 struct drm_device *dev;
1162 struct drm_i915_error_state *error;
1163};
1164
99584db3
DV
1165struct i915_gpu_error {
1166 /* For hangcheck timer */
1167#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1168#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1169 /* Hang gpu twice in this window and your context gets banned */
1170#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1171
99584db3 1172 struct timer_list hangcheck_timer;
99584db3
DV
1173
1174 /* For reset and error_state handling. */
1175 spinlock_t lock;
1176 /* Protected by the above dev->gpu_error.lock. */
1177 struct drm_i915_error_state *first_error;
1178 struct work_struct work;
99584db3 1179
094f9a54
CW
1180
1181 unsigned long missed_irq_rings;
1182
1f83fee0 1183 /**
2ac0f450 1184 * State variable controlling the reset flow and count
1f83fee0 1185 *
2ac0f450
MK
1186 * This is a counter which gets incremented when reset is triggered,
1187 * and again when reset has been handled. So odd values (lowest bit set)
1188 * means that reset is in progress and even values that
1189 * (reset_counter >> 1):th reset was successfully completed.
1190 *
1191 * If reset is not completed succesfully, the I915_WEDGE bit is
1192 * set meaning that hardware is terminally sour and there is no
1193 * recovery. All waiters on the reset_queue will be woken when
1194 * that happens.
1195 *
1196 * This counter is used by the wait_seqno code to notice that reset
1197 * event happened and it needs to restart the entire ioctl (since most
1198 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1199 *
1200 * This is important for lock-free wait paths, where no contended lock
1201 * naturally enforces the correct ordering between the bail-out of the
1202 * waiter and the gpu reset work code.
1f83fee0
DV
1203 */
1204 atomic_t reset_counter;
1205
1f83fee0 1206#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1207#define I915_WEDGED (1 << 31)
1f83fee0
DV
1208
1209 /**
1210 * Waitqueue to signal when the reset has completed. Used by clients
1211 * that wait for dev_priv->mm.wedged to settle.
1212 */
1213 wait_queue_head_t reset_queue;
33196ded 1214
88b4aa87
MK
1215 /* Userspace knobs for gpu hang simulation;
1216 * combines both a ring mask, and extra flags
1217 */
1218 u32 stop_rings;
1219#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1220#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1221
1222 /* For missed irq/seqno simulation. */
1223 unsigned int test_irq_rings;
99584db3
DV
1224};
1225
b8efb17b
ZR
1226enum modeset_restore {
1227 MODESET_ON_LID_OPEN,
1228 MODESET_DONE,
1229 MODESET_SUSPENDED,
1230};
1231
6acab15a
PZ
1232struct ddi_vbt_port_info {
1233 uint8_t hdmi_level_shift;
311a2094
PZ
1234
1235 uint8_t supports_dvi:1;
1236 uint8_t supports_hdmi:1;
1237 uint8_t supports_dp:1;
6acab15a
PZ
1238};
1239
83a7280e
PB
1240enum drrs_support_type {
1241 DRRS_NOT_SUPPORTED = 0,
1242 STATIC_DRRS_SUPPORT = 1,
1243 SEAMLESS_DRRS_SUPPORT = 2
1244};
1245
41aa3448
RV
1246struct intel_vbt_data {
1247 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1248 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1249
1250 /* Feature bits */
1251 unsigned int int_tv_support:1;
1252 unsigned int lvds_dither:1;
1253 unsigned int lvds_vbt:1;
1254 unsigned int int_crt_support:1;
1255 unsigned int lvds_use_ssc:1;
1256 unsigned int display_clock_mode:1;
1257 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1258 unsigned int has_mipi:1;
41aa3448
RV
1259 int lvds_ssc_freq;
1260 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1261
83a7280e
PB
1262 enum drrs_support_type drrs_type;
1263
41aa3448
RV
1264 /* eDP */
1265 int edp_rate;
1266 int edp_lanes;
1267 int edp_preemphasis;
1268 int edp_vswing;
1269 bool edp_initialized;
1270 bool edp_support;
1271 int edp_bpp;
1272 struct edp_power_seq edp_pps;
1273
f00076d2
JN
1274 struct {
1275 u16 pwm_freq_hz;
39fbc9c8 1276 bool present;
f00076d2 1277 bool active_low_pwm;
1de6068e 1278 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1279 } backlight;
1280
d17c5443
SK
1281 /* MIPI DSI */
1282 struct {
3e6bd011 1283 u16 port;
d17c5443 1284 u16 panel_id;
d3b542fc
SK
1285 struct mipi_config *config;
1286 struct mipi_pps_data *pps;
1287 u8 seq_version;
1288 u32 size;
1289 u8 *data;
1290 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1291 } dsi;
1292
41aa3448
RV
1293 int crt_ddc_pin;
1294
1295 int child_dev_num;
768f69c9 1296 union child_device_config *child_dev;
6acab15a
PZ
1297
1298 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1299};
1300
77c122bc
VS
1301enum intel_ddb_partitioning {
1302 INTEL_DDB_PART_1_2,
1303 INTEL_DDB_PART_5_6, /* IVB+ */
1304};
1305
1fd527cc
VS
1306struct intel_wm_level {
1307 bool enable;
1308 uint32_t pri_val;
1309 uint32_t spr_val;
1310 uint32_t cur_val;
1311 uint32_t fbc_val;
1312};
1313
820c1980 1314struct ilk_wm_values {
609cedef
VS
1315 uint32_t wm_pipe[3];
1316 uint32_t wm_lp[3];
1317 uint32_t wm_lp_spr[3];
1318 uint32_t wm_linetime[3];
1319 bool enable_fbc_wm;
1320 enum intel_ddb_partitioning partitioning;
1321};
1322
c67a470b 1323/*
765dab67
PZ
1324 * This struct helps tracking the state needed for runtime PM, which puts the
1325 * device in PCI D3 state. Notice that when this happens, nothing on the
1326 * graphics device works, even register access, so we don't get interrupts nor
1327 * anything else.
c67a470b 1328 *
765dab67
PZ
1329 * Every piece of our code that needs to actually touch the hardware needs to
1330 * either call intel_runtime_pm_get or call intel_display_power_get with the
1331 * appropriate power domain.
a8a8bd54 1332 *
765dab67
PZ
1333 * Our driver uses the autosuspend delay feature, which means we'll only really
1334 * suspend if we stay with zero refcount for a certain amount of time. The
1335 * default value is currently very conservative (see intel_init_runtime_pm), but
1336 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1337 *
1338 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1339 * goes back to false exactly before we reenable the IRQs. We use this variable
1340 * to check if someone is trying to enable/disable IRQs while they're supposed
1341 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1342 * case it happens.
c67a470b 1343 *
765dab67 1344 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1345 */
5d584b2e
PZ
1346struct i915_runtime_pm {
1347 bool suspended;
9df7575f 1348 bool _irqs_disabled;
c67a470b
PZ
1349};
1350
926321d5
DV
1351enum intel_pipe_crc_source {
1352 INTEL_PIPE_CRC_SOURCE_NONE,
1353 INTEL_PIPE_CRC_SOURCE_PLANE1,
1354 INTEL_PIPE_CRC_SOURCE_PLANE2,
1355 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1356 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1357 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1358 INTEL_PIPE_CRC_SOURCE_TV,
1359 INTEL_PIPE_CRC_SOURCE_DP_B,
1360 INTEL_PIPE_CRC_SOURCE_DP_C,
1361 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1362 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1363 INTEL_PIPE_CRC_SOURCE_MAX,
1364};
1365
8bf1e9f1 1366struct intel_pipe_crc_entry {
ac2300d4 1367 uint32_t frame;
8bf1e9f1
SH
1368 uint32_t crc[5];
1369};
1370
b2c88f5b 1371#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1372struct intel_pipe_crc {
d538bbdf
DL
1373 spinlock_t lock;
1374 bool opened; /* exclusive access to the result file */
e5f75aca 1375 struct intel_pipe_crc_entry *entries;
926321d5 1376 enum intel_pipe_crc_source source;
d538bbdf 1377 int head, tail;
07144428 1378 wait_queue_head_t wq;
8bf1e9f1
SH
1379};
1380
f99d7069
DV
1381struct i915_frontbuffer_tracking {
1382 struct mutex lock;
1383
1384 /*
1385 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1386 * scheduled flips.
1387 */
1388 unsigned busy_bits;
1389 unsigned flip_bits;
1390};
1391
77fec556 1392struct drm_i915_private {
f4c956ad 1393 struct drm_device *dev;
42dcedd4 1394 struct kmem_cache *slab;
f4c956ad 1395
5c969aa7 1396 const struct intel_device_info info;
f4c956ad
DV
1397
1398 int relative_constants_mode;
1399
1400 void __iomem *regs;
1401
907b28c5 1402 struct intel_uncore uncore;
f4c956ad
DV
1403
1404 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1405
28c70f16 1406
f4c956ad
DV
1407 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1408 * controller on different i2c buses. */
1409 struct mutex gmbus_mutex;
1410
1411 /**
1412 * Base address of the gmbus and gpio block.
1413 */
1414 uint32_t gpio_mmio_base;
1415
b6fdd0f2
SS
1416 /* MMIO base address for MIPI regs */
1417 uint32_t mipi_mmio_base;
1418
28c70f16
DV
1419 wait_queue_head_t gmbus_wait_queue;
1420
f4c956ad 1421 struct pci_dev *bridge_dev;
a4872ba6 1422 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1423 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1424 uint32_t last_seqno, next_seqno;
f4c956ad
DV
1425
1426 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
1427 struct resource mch_res;
1428
f4c956ad
DV
1429 /* protects the irq masks */
1430 spinlock_t irq_lock;
1431
84c33a64
SG
1432 /* protects the mmio flip data */
1433 spinlock_t mmio_flip_lock;
1434
f8b79e58
ID
1435 bool display_irqs_enabled;
1436
9ee32fea
DV
1437 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1438 struct pm_qos_request pm_qos;
1439
f4c956ad 1440 /* DPIO indirect register protection */
09153000 1441 struct mutex dpio_lock;
f4c956ad
DV
1442
1443 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1444 union {
1445 u32 irq_mask;
1446 u32 de_irq_mask[I915_MAX_PIPES];
1447 };
f4c956ad 1448 u32 gt_irq_mask;
605cd25b 1449 u32 pm_irq_mask;
a6706b45 1450 u32 pm_rps_events;
91d181dd 1451 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1452
f4c956ad 1453 struct work_struct hotplug_work;
b543fb04
EE
1454 struct {
1455 unsigned long hpd_last_jiffies;
1456 int hpd_cnt;
1457 enum {
1458 HPD_ENABLED = 0,
1459 HPD_DISABLED = 1,
1460 HPD_MARK_DISABLED = 2
1461 } hpd_mark;
1462 } hpd_stats[HPD_NUM_PINS];
142e2398 1463 u32 hpd_event_bits;
ac4c16c5 1464 struct timer_list hotplug_reenable_timer;
f4c956ad 1465
5c3fe8b0 1466 struct i915_fbc fbc;
439d7ac0 1467 struct i915_drrs drrs;
f4c956ad 1468 struct intel_opregion opregion;
41aa3448 1469 struct intel_vbt_data vbt;
f4c956ad
DV
1470
1471 /* overlay */
1472 struct intel_overlay *overlay;
f4c956ad 1473
58c68779
JN
1474 /* backlight registers and fields in struct intel_panel */
1475 spinlock_t backlight_lock;
31ad8ec6 1476
f4c956ad 1477 /* LVDS info */
f4c956ad
DV
1478 bool no_aux_handshake;
1479
f4c956ad
DV
1480 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1481 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1482 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1483
1484 unsigned int fsb_freq, mem_freq, is_ddr3;
d60c4473 1485 unsigned int vlv_cdclk_freq;
f4c956ad 1486
645416f5
DV
1487 /**
1488 * wq - Driver workqueue for GEM.
1489 *
1490 * NOTE: Work items scheduled here are not allowed to grab any modeset
1491 * locks, for otherwise the flushing done in the pageflip code will
1492 * result in deadlocks.
1493 */
f4c956ad
DV
1494 struct workqueue_struct *wq;
1495
1496 /* Display functions */
1497 struct drm_i915_display_funcs display;
1498
1499 /* PCH chipset type */
1500 enum intel_pch pch_type;
17a303ec 1501 unsigned short pch_id;
f4c956ad
DV
1502
1503 unsigned long quirks;
1504
b8efb17b
ZR
1505 enum modeset_restore modeset_restore;
1506 struct mutex modeset_restore_lock;
673a394b 1507
a7bbbd63 1508 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1509 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1510
4b5aed62 1511 struct i915_gem_mm mm;
5cc9ed4b
CW
1512#if defined(CONFIG_MMU_NOTIFIER)
1513 DECLARE_HASHTABLE(mmu_notifiers, 7);
1514#endif
8781342d 1515
8781342d
DV
1516 /* Kernel Modesetting */
1517
9b9d172d 1518 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1519
76c4ac04
DL
1520 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1521 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1522 wait_queue_head_t pending_flip_queue;
1523
c4597872
DV
1524#ifdef CONFIG_DEBUG_FS
1525 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1526#endif
1527
e72f9fbf
DV
1528 int num_shared_dpll;
1529 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
e4607fcf 1530 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1531
652c393a
JB
1532 /* Reclocking support */
1533 bool render_reclock_avail;
1534 bool lvds_downclock_avail;
18f9ed12
ZY
1535 /* indicates the reduced downclock for LVDS*/
1536 int lvds_downclock;
f99d7069
DV
1537
1538 struct i915_frontbuffer_tracking fb_tracking;
1539
652c393a 1540 u16 orig_clock;
f97108d1 1541
c4804411 1542 bool mchbar_need_disable;
f97108d1 1543
a4da4fa4
DV
1544 struct intel_l3_parity l3_parity;
1545
59124506
BW
1546 /* Cannot be determined by PCIID. You must always read a register. */
1547 size_t ellc_size;
1548
c6a828d3 1549 /* gen6+ rps state */
c85aa885 1550 struct intel_gen6_power_mgmt rps;
c6a828d3 1551
20e4d407
DV
1552 /* ilk-only ips/rps state. Everything in here is protected by the global
1553 * mchdev_lock in intel_pm.c */
c85aa885 1554 struct intel_ilk_power_mgmt ips;
b5e50c3f 1555
83c00f55 1556 struct i915_power_domains power_domains;
a38911a3 1557
a031d709 1558 struct i915_psr psr;
3f51e471 1559
99584db3 1560 struct i915_gpu_error gpu_error;
ae681d96 1561
c9cddffc
JB
1562 struct drm_i915_gem_object *vlv_pctx;
1563
4520f53a 1564#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1565 /* list of fbdev register on this device */
1566 struct intel_fbdev *fbdev;
4520f53a 1567#endif
e953fd7b 1568
073f34d9
JB
1569 /*
1570 * The console may be contended at resume, but we don't
1571 * want it to block on it.
1572 */
1573 struct work_struct console_resume_work;
1574
e953fd7b 1575 struct drm_property *broadcast_rgb_property;
3f43c48d 1576 struct drm_property *force_audio_property;
e3689190 1577
254f965c 1578 uint32_t hw_context_size;
a33afea5 1579 struct list_head context_list;
f4c956ad 1580
3e68320e 1581 u32 fdi_rx_config;
68d18ad7 1582
842f1c8b 1583 u32 suspend_count;
f4c956ad 1584 struct i915_suspend_saved_registers regfile;
ddeea5b0 1585 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1586
53615a5e
VS
1587 struct {
1588 /*
1589 * Raw watermark latency values:
1590 * in 0.1us units for WM0,
1591 * in 0.5us units for WM1+.
1592 */
1593 /* primary */
1594 uint16_t pri_latency[5];
1595 /* sprite */
1596 uint16_t spr_latency[5];
1597 /* cursor */
1598 uint16_t cur_latency[5];
609cedef
VS
1599
1600 /* current hardware state */
820c1980 1601 struct ilk_wm_values hw;
53615a5e
VS
1602 } wm;
1603
8a187455
PZ
1604 struct i915_runtime_pm pm;
1605
13cf5504
DA
1606 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1607 u32 long_hpd_port_mask;
1608 u32 short_hpd_port_mask;
1609 struct work_struct dig_port_work;
1610
0e32b39c
DA
1611 /*
1612 * if we get a HPD irq from DP and a HPD irq from non-DP
1613 * the non-DP HPD could block the workqueue on a mode config
1614 * mutex getting, that userspace may have taken. However
1615 * userspace is waiting on the DP workqueue to run which is
1616 * blocked behind the non-DP one.
1617 */
1618 struct workqueue_struct *dp_wq;
1619
231f42a4
DV
1620 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1621 * here! */
1622 struct i915_dri1_state dri1;
db1b76ca
DV
1623 /* Old ums support infrastructure, same warning applies. */
1624 struct i915_ums_state ums;
bdf1e7e3
DV
1625
1626 /*
1627 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1628 * will be rejected. Instead look for a better place.
1629 */
77fec556 1630};
1da177e4 1631
2c1792a1
CW
1632static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1633{
1634 return dev->dev_private;
1635}
1636
b4519513
CW
1637/* Iterate over initialised rings */
1638#define for_each_ring(ring__, dev_priv__, i__) \
1639 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1640 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1641
b1d7e4b4
WF
1642enum hdmi_force_audio {
1643 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1644 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1645 HDMI_AUDIO_AUTO, /* trust EDID */
1646 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1647};
1648
190d6cd5 1649#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1650
37e680a1
CW
1651struct drm_i915_gem_object_ops {
1652 /* Interface between the GEM object and its backing storage.
1653 * get_pages() is called once prior to the use of the associated set
1654 * of pages before to binding them into the GTT, and put_pages() is
1655 * called after we no longer need them. As we expect there to be
1656 * associated cost with migrating pages between the backing storage
1657 * and making them available for the GPU (e.g. clflush), we may hold
1658 * onto the pages after they are no longer referenced by the GPU
1659 * in case they may be used again shortly (for example migrating the
1660 * pages to a different memory domain within the GTT). put_pages()
1661 * will therefore most likely be called when the object itself is
1662 * being released or under memory pressure (where we attempt to
1663 * reap pages for the shrinker).
1664 */
1665 int (*get_pages)(struct drm_i915_gem_object *);
1666 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
1667 int (*dmabuf_export)(struct drm_i915_gem_object *);
1668 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
1669};
1670
a071fa00
DV
1671/*
1672 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1673 * considered to be the frontbuffer for the given plane interface-vise. This
1674 * doesn't mean that the hw necessarily already scans it out, but that any
1675 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1676 *
1677 * We have one bit per pipe and per scanout plane type.
1678 */
1679#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1680#define INTEL_FRONTBUFFER_BITS \
1681 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1682#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1683 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1684#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1685 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1686#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1687 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1688#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1689 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c
DV
1690#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1691 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 1692
673a394b 1693struct drm_i915_gem_object {
c397b908 1694 struct drm_gem_object base;
673a394b 1695
37e680a1
CW
1696 const struct drm_i915_gem_object_ops *ops;
1697
2f633156
BW
1698 /** List of VMAs backed by this object */
1699 struct list_head vma_list;
1700
c1ad11fc
CW
1701 /** Stolen memory for this object, instead of being backed by shmem. */
1702 struct drm_mm_node *stolen;
35c20a60 1703 struct list_head global_list;
673a394b 1704
69dc4987 1705 struct list_head ring_list;
b25cb2f8
BW
1706 /** Used in execbuf to temporarily hold a ref */
1707 struct list_head obj_exec_link;
673a394b
EA
1708
1709 /**
65ce3027
CW
1710 * This is set if the object is on the active lists (has pending
1711 * rendering and so a non-zero seqno), and is not set if it i s on
1712 * inactive (ready to be unbound) list.
673a394b 1713 */
0206e353 1714 unsigned int active:1;
673a394b
EA
1715
1716 /**
1717 * This is set if the object has been written to since last bound
1718 * to the GTT
1719 */
0206e353 1720 unsigned int dirty:1;
778c3544
DV
1721
1722 /**
1723 * Fence register bits (if any) for this object. Will be set
1724 * as needed when mapped into the GTT.
1725 * Protected by dev->struct_mutex.
778c3544 1726 */
4b9de737 1727 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1728
778c3544
DV
1729 /**
1730 * Advice: are the backing pages purgeable?
1731 */
0206e353 1732 unsigned int madv:2;
778c3544 1733
778c3544
DV
1734 /**
1735 * Current tiling mode for the object.
1736 */
0206e353 1737 unsigned int tiling_mode:2;
5d82e3e6
CW
1738 /**
1739 * Whether the tiling parameters for the currently associated fence
1740 * register have changed. Note that for the purposes of tracking
1741 * tiling changes we also treat the unfenced register, the register
1742 * slot that the object occupies whilst it executes a fenced
1743 * command (such as BLT on gen2/3), as a "fence".
1744 */
1745 unsigned int fence_dirty:1;
778c3544 1746
75e9e915
DV
1747 /**
1748 * Is the object at the current location in the gtt mappable and
1749 * fenceable? Used to avoid costly recalculations.
1750 */
0206e353 1751 unsigned int map_and_fenceable:1;
75e9e915 1752
fb7d516a
DV
1753 /**
1754 * Whether the current gtt mapping needs to be mappable (and isn't just
1755 * mappable by accident). Track pin and fault separate for a more
1756 * accurate mappable working set.
1757 */
0206e353
AJ
1758 unsigned int fault_mappable:1;
1759 unsigned int pin_mappable:1;
cc98b413 1760 unsigned int pin_display:1;
fb7d516a 1761
24f3a8cf
AG
1762 /*
1763 * Is the object to be mapped as read-only to the GPU
1764 * Only honoured if hardware has relevant pte bit
1765 */
1766 unsigned long gt_ro:1;
1767
caea7476
CW
1768 /*
1769 * Is the GPU currently using a fence to access this buffer,
1770 */
1771 unsigned int pending_fenced_gpu_access:1;
1772 unsigned int fenced_gpu_access:1;
1773
651d794f 1774 unsigned int cache_level:3;
93dfb40c 1775
7bddb01f 1776 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1777 unsigned int has_global_gtt_mapping:1;
9da3da66 1778 unsigned int has_dma_mapping:1;
7bddb01f 1779
a071fa00
DV
1780 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1781
9da3da66 1782 struct sg_table *pages;
a5570178 1783 int pages_pin_count;
673a394b 1784
1286ff73 1785 /* prime dma-buf support */
9a70cc2a
DA
1786 void *dma_buf_vmapping;
1787 int vmapping_count;
1788
a4872ba6 1789 struct intel_engine_cs *ring;
caea7476 1790
1c293ea3 1791 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1792 uint32_t last_read_seqno;
1793 uint32_t last_write_seqno;
caea7476
CW
1794 /** Breadcrumb of last fenced GPU access to the buffer. */
1795 uint32_t last_fenced_seqno;
673a394b 1796
778c3544 1797 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1798 uint32_t stride;
673a394b 1799
80075d49
DV
1800 /** References from framebuffers, locks out tiling changes. */
1801 unsigned long framebuffer_references;
1802
280b713b 1803 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1804 unsigned long *bit_17;
280b713b 1805
79e53945 1806 /** User space pin count and filp owning the pin */
aa5f8021 1807 unsigned long user_pin_count;
79e53945 1808 struct drm_file *pin_filp;
71acb5eb
DA
1809
1810 /** for phy allocated objects */
00731155 1811 drm_dma_handle_t *phys_handle;
673a394b 1812
5cc9ed4b
CW
1813 union {
1814 struct i915_gem_userptr {
1815 uintptr_t ptr;
1816 unsigned read_only :1;
1817 unsigned workers :4;
1818#define I915_GEM_USERPTR_MAX_WORKERS 15
1819
1820 struct mm_struct *mm;
1821 struct i915_mmu_object *mn;
1822 struct work_struct *work;
1823 } userptr;
1824 };
1825};
62b8b215 1826#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1827
a071fa00
DV
1828void i915_gem_track_fb(struct drm_i915_gem_object *old,
1829 struct drm_i915_gem_object *new,
1830 unsigned frontbuffer_bits);
1831
673a394b
EA
1832/**
1833 * Request queue structure.
1834 *
1835 * The request queue allows us to note sequence numbers that have been emitted
1836 * and may be associated with active buffers to be retired.
1837 *
1838 * By keeping this list, we can avoid having to do questionable
1839 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1840 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1841 */
1842struct drm_i915_gem_request {
852835f3 1843 /** On Which ring this request was generated */
a4872ba6 1844 struct intel_engine_cs *ring;
852835f3 1845
673a394b
EA
1846 /** GEM sequence number associated with this request. */
1847 uint32_t seqno;
1848
7d736f4f
MK
1849 /** Position in the ringbuffer of the start of the request */
1850 u32 head;
1851
1852 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1853 u32 tail;
1854
0e50e96b 1855 /** Context related to this request */
273497e5 1856 struct intel_context *ctx;
0e50e96b 1857
7d736f4f
MK
1858 /** Batch buffer related to this request if any */
1859 struct drm_i915_gem_object *batch_obj;
1860
673a394b
EA
1861 /** Time at which this request was emitted, in jiffies. */
1862 unsigned long emitted_jiffies;
1863
b962442e 1864 /** global list entry for this request */
673a394b 1865 struct list_head list;
b962442e 1866
f787a5f5 1867 struct drm_i915_file_private *file_priv;
b962442e
EA
1868 /** file_priv list entry for this request */
1869 struct list_head client_list;
673a394b
EA
1870};
1871
1872struct drm_i915_file_private {
b29c19b6 1873 struct drm_i915_private *dev_priv;
ab0e7ff9 1874 struct drm_file *file;
b29c19b6 1875
673a394b 1876 struct {
99057c81 1877 spinlock_t lock;
b962442e 1878 struct list_head request_list;
b29c19b6 1879 struct delayed_work idle_work;
673a394b 1880 } mm;
40521054 1881 struct idr context_idr;
e59ec13d 1882
b29c19b6 1883 atomic_t rps_wait_boost;
a4872ba6 1884 struct intel_engine_cs *bsd_ring;
673a394b
EA
1885};
1886
351e3db2
BV
1887/*
1888 * A command that requires special handling by the command parser.
1889 */
1890struct drm_i915_cmd_descriptor {
1891 /*
1892 * Flags describing how the command parser processes the command.
1893 *
1894 * CMD_DESC_FIXED: The command has a fixed length if this is set,
1895 * a length mask if not set
1896 * CMD_DESC_SKIP: The command is allowed but does not follow the
1897 * standard length encoding for the opcode range in
1898 * which it falls
1899 * CMD_DESC_REJECT: The command is never allowed
1900 * CMD_DESC_REGISTER: The command should be checked against the
1901 * register whitelist for the appropriate ring
1902 * CMD_DESC_MASTER: The command is allowed if the submitting process
1903 * is the DRM master
1904 */
1905 u32 flags;
1906#define CMD_DESC_FIXED (1<<0)
1907#define CMD_DESC_SKIP (1<<1)
1908#define CMD_DESC_REJECT (1<<2)
1909#define CMD_DESC_REGISTER (1<<3)
1910#define CMD_DESC_BITMASK (1<<4)
1911#define CMD_DESC_MASTER (1<<5)
1912
1913 /*
1914 * The command's unique identification bits and the bitmask to get them.
1915 * This isn't strictly the opcode field as defined in the spec and may
1916 * also include type, subtype, and/or subop fields.
1917 */
1918 struct {
1919 u32 value;
1920 u32 mask;
1921 } cmd;
1922
1923 /*
1924 * The command's length. The command is either fixed length (i.e. does
1925 * not include a length field) or has a length field mask. The flag
1926 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
1927 * a length mask. All command entries in a command table must include
1928 * length information.
1929 */
1930 union {
1931 u32 fixed;
1932 u32 mask;
1933 } length;
1934
1935 /*
1936 * Describes where to find a register address in the command to check
1937 * against the ring's register whitelist. Only valid if flags has the
1938 * CMD_DESC_REGISTER bit set.
1939 */
1940 struct {
1941 u32 offset;
1942 u32 mask;
1943 } reg;
1944
1945#define MAX_CMD_DESC_BITMASKS 3
1946 /*
1947 * Describes command checks where a particular dword is masked and
1948 * compared against an expected value. If the command does not match
1949 * the expected value, the parser rejects it. Only valid if flags has
1950 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
1951 * are valid.
d4d48035
BV
1952 *
1953 * If the check specifies a non-zero condition_mask then the parser
1954 * only performs the check when the bits specified by condition_mask
1955 * are non-zero.
351e3db2
BV
1956 */
1957 struct {
1958 u32 offset;
1959 u32 mask;
1960 u32 expected;
d4d48035
BV
1961 u32 condition_offset;
1962 u32 condition_mask;
351e3db2
BV
1963 } bits[MAX_CMD_DESC_BITMASKS];
1964};
1965
1966/*
1967 * A table of commands requiring special handling by the command parser.
1968 *
1969 * Each ring has an array of tables. Each table consists of an array of command
1970 * descriptors, which must be sorted with command opcodes in ascending order.
1971 */
1972struct drm_i915_cmd_table {
1973 const struct drm_i915_cmd_descriptor *table;
1974 int count;
1975};
1976
5c969aa7 1977#define INTEL_INFO(dev) (&to_i915(dev)->info)
cae5852d 1978
ffbab09b
VS
1979#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1980#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
cae5852d 1981#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
ffbab09b 1982#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
cae5852d 1983#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
ffbab09b
VS
1984#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1985#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
cae5852d
ZN
1986#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1987#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1988#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
ffbab09b 1989#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
cae5852d 1990#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
ffbab09b
VS
1991#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1992#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
cae5852d
ZN
1993#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1994#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
ffbab09b 1995#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
4b65177b 1996#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
ffbab09b
VS
1997#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1998 (dev)->pdev->device == 0x0152 || \
1999 (dev)->pdev->device == 0x015a)
2000#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
2001 (dev)->pdev->device == 0x0106 || \
2002 (dev)->pdev->device == 0x010A)
70a3eb7a 2003#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
6df4027b 2004#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
4cae9ae0 2005#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
8179f1f0 2006#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
cae5852d 2007#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2008#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
ffbab09b 2009 ((dev)->pdev->device & 0xFF00) == 0x0C00)
5dd8c4c3
BW
2010#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
2011 (((dev)->pdev->device & 0xf) == 0x2 || \
2012 ((dev)->pdev->device & 0xf) == 0x6 || \
2013 ((dev)->pdev->device & 0xf) == 0xe))
2014#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
ffbab09b 2015 ((dev)->pdev->device & 0xFF00) == 0x0A00)
5dd8c4c3 2016#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
9435373e 2017#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
ffbab09b 2018 ((dev)->pdev->device & 0x00F0) == 0x0020)
9bbfd20a
PZ
2019/* ULX machines are also considered ULT. */
2020#define IS_HSW_ULX(dev) ((dev)->pdev->device == 0x0A0E || \
2021 (dev)->pdev->device == 0x0A1E)
b833d685 2022#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2023
85436696
JB
2024/*
2025 * The genX designation typically refers to the render engine, so render
2026 * capability related checks should use IS_GEN, while display and other checks
2027 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2028 * chips, etc.).
2029 */
cae5852d
ZN
2030#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2031#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2032#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2033#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2034#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2035#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2036#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
cae5852d 2037
73ae478c
BW
2038#define RENDER_RING (1<<RCS)
2039#define BSD_RING (1<<VCS)
2040#define BLT_RING (1<<BCS)
2041#define VEBOX_RING (1<<VECS)
845f74a7 2042#define BSD2_RING (1<<VCS2)
63c42e56 2043#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2044#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2045#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2046#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2047#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2048#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2049 to_i915(dev)->ellc_size)
cae5852d
ZN
2050#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2051
254f965c 2052#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
7365fb78
JB
2053#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6)
2054#define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 && !IS_GEN8(dev))
c5dc5cec 2055#define USES_PPGTT(dev) intel_enable_ppgtt(dev, false)
7e0d96bc 2056#define USES_FULL_PPGTT(dev) intel_enable_ppgtt(dev, true)
1d2a314c 2057
05394f39 2058#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2059#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2060
b45305fc
DV
2061/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2062#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
2063/*
2064 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2065 * even when in MSI mode. This results in spurious interrupt warnings if the
2066 * legacy irq no. is shared with another device. The kernel then disables that
2067 * interrupt source and so prevents the other device from working properly.
2068 */
2069#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2070#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2071
cae5852d
ZN
2072/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2073 * rows, which changed the alignment requirements and fence programming.
2074 */
2075#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2076 IS_I915GM(dev)))
2077#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2078#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2079#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
2080#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2081#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2082
2083#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2084#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2085#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2086
2a114cc1 2087#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2088
dd93be58 2089#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2090#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
ed8546ac 2091#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
6157d3c8 2092#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
fd7f8cce 2093 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
affa9354 2094
17a303ec
PZ
2095#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2096#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2097#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2098#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2099#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2100#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2101
2c1792a1 2102#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
eb877ebf 2103#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
2104#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2105#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2106#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2107#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2108
5fafe292
SJ
2109#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2110
040d2baa
BW
2111/* DPF == dynamic parity feature */
2112#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2113#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2114
c8735b0c
BW
2115#define GT_FREQUENCY_MULTIPLIER 50
2116
05394f39
CW
2117#include "i915_trace.h"
2118
baa70943 2119extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2120extern int i915_max_ioctl;
2121
6a9ee8af
DA
2122extern int i915_suspend(struct drm_device *dev, pm_message_t state);
2123extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
2124extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2125extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2126
d330a953
JN
2127/* i915_params.c */
2128struct i915_params {
2129 int modeset;
2130 int panel_ignore_lid;
2131 unsigned int powersave;
2132 int semaphores;
2133 unsigned int lvds_downclock;
2134 int lvds_channel_mode;
2135 int panel_use_ssc;
2136 int vbt_sdvo_panel_type;
2137 int enable_rc6;
2138 int enable_fbc;
d330a953
JN
2139 int enable_ppgtt;
2140 int enable_psr;
2141 unsigned int preliminary_hw_support;
2142 int disable_power_well;
2143 int enable_ips;
e5aa6541 2144 int invert_brightness;
351e3db2 2145 int enable_cmd_parser;
e5aa6541
DL
2146 /* leave bools at the end to not create holes */
2147 bool enable_hangcheck;
2148 bool fastboot;
d330a953
JN
2149 bool prefault_disable;
2150 bool reset;
a0bae57f 2151 bool disable_display;
7a10dfa6 2152 bool disable_vtd_wa;
84c33a64 2153 int use_mmio_flip;
5978118c 2154 bool mmio_debug;
d330a953
JN
2155};
2156extern struct i915_params i915 __read_mostly;
2157
1da177e4 2158 /* i915_dma.c */
d05c617e 2159void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 2160extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 2161extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2162extern int i915_driver_unload(struct drm_device *);
2885f6ac 2163extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2164extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2165extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2166 struct drm_file *file);
673a394b 2167extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2168 struct drm_file *file);
84b1fd10 2169extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 2170#ifdef CONFIG_COMPAT
0d6aa60b
DA
2171extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2172 unsigned long arg);
c43b5634 2173#endif
673a394b 2174extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
2175 struct drm_clip_rect *box,
2176 int DR1, int DR4);
8e96d9c4 2177extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 2178extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2179extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2180extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2181extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2182extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2183int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2184
073f34d9 2185extern void intel_console_resume(struct work_struct *work);
af6061af 2186
1da177e4 2187/* i915_irq.c */
10cd45b6 2188void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2189__printf(3, 4)
2190void i915_handle_error(struct drm_device *dev, bool wedged,
2191 const char *fmt, ...);
1da177e4 2192
76c3552f
D
2193void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2194 int new_delay);
f71d4af4 2195extern void intel_irq_init(struct drm_device *dev);
20afbda2 2196extern void intel_hpd_init(struct drm_device *dev);
907b28c5
CW
2197
2198extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2199extern void intel_uncore_early_sanitize(struct drm_device *dev,
2200 bool restore_forcewake);
907b28c5 2201extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2202extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2203extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2204extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
b1f14ad0 2205
7c463586 2206void
50227e1c 2207i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2208 u32 status_mask);
7c463586
KP
2209
2210void
50227e1c 2211i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2212 u32 status_mask);
7c463586 2213
f8b79e58
ID
2214void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2215void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2216
673a394b
EA
2217/* i915_gem.c */
2218int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2219 struct drm_file *file_priv);
2220int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2221 struct drm_file *file_priv);
2222int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2223 struct drm_file *file_priv);
2224int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2225 struct drm_file *file_priv);
2226int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2227 struct drm_file *file_priv);
de151cf6
JB
2228int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2229 struct drm_file *file_priv);
673a394b
EA
2230int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2231 struct drm_file *file_priv);
2232int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2233 struct drm_file *file_priv);
2234int i915_gem_execbuffer(struct drm_device *dev, void *data,
2235 struct drm_file *file_priv);
76446cac
JB
2236int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2237 struct drm_file *file_priv);
673a394b
EA
2238int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2239 struct drm_file *file_priv);
2240int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2241 struct drm_file *file_priv);
2242int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2243 struct drm_file *file_priv);
199adf40
BW
2244int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2245 struct drm_file *file);
2246int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2247 struct drm_file *file);
673a394b
EA
2248int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2249 struct drm_file *file_priv);
3ef94daa
CW
2250int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2251 struct drm_file *file_priv);
673a394b
EA
2252int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2253 struct drm_file *file_priv);
2254int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2255 struct drm_file *file_priv);
2256int i915_gem_set_tiling(struct drm_device *dev, void *data,
2257 struct drm_file *file_priv);
2258int i915_gem_get_tiling(struct drm_device *dev, void *data,
2259 struct drm_file *file_priv);
5cc9ed4b
CW
2260int i915_gem_init_userptr(struct drm_device *dev);
2261int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2262 struct drm_file *file);
5a125c3c
EA
2263int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2264 struct drm_file *file_priv);
23ba4fd0
BW
2265int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2266 struct drm_file *file_priv);
673a394b 2267void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
2268void *i915_gem_object_alloc(struct drm_device *dev);
2269void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2270void i915_gem_object_init(struct drm_i915_gem_object *obj,
2271 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2272struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2273 size_t size);
7e0d96bc
BW
2274void i915_init_vm(struct drm_i915_private *dev_priv,
2275 struct i915_address_space *vm);
673a394b 2276void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2277void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2278
1ec9e26d
DV
2279#define PIN_MAPPABLE 0x1
2280#define PIN_NONBLOCK 0x2
bf3d149b 2281#define PIN_GLOBAL 0x4
d23db88c
CW
2282#define PIN_OFFSET_BIAS 0x8
2283#define PIN_OFFSET_MASK (~4095)
2021746e 2284int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 2285 struct i915_address_space *vm,
2021746e 2286 uint32_t alignment,
d23db88c 2287 uint64_t flags);
07fe0b12 2288int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2289int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2290void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2291void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 2292void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 2293
4c914c0c
BV
2294int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2295 int *needs_clflush);
2296
37e680a1 2297int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
2298static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2299{
67d5a50c
ID
2300 struct sg_page_iter sg_iter;
2301
2302 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 2303 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
2304
2305 return NULL;
9da3da66 2306}
a5570178
CW
2307static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2308{
2309 BUG_ON(obj->pages == NULL);
2310 obj->pages_pin_count++;
2311}
2312static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2313{
2314 BUG_ON(obj->pages_pin_count == 0);
2315 obj->pages_pin_count--;
2316}
2317
54cf91dc 2318int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2319int i915_gem_object_sync(struct drm_i915_gem_object *obj,
a4872ba6 2320 struct intel_engine_cs *to);
e2d05a8b 2321void i915_vma_move_to_active(struct i915_vma *vma,
a4872ba6 2322 struct intel_engine_cs *ring);
ff72145b
DA
2323int i915_gem_dumb_create(struct drm_file *file_priv,
2324 struct drm_device *dev,
2325 struct drm_mode_create_dumb *args);
2326int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2327 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2328/**
2329 * Returns true if seq1 is later than seq2.
2330 */
2331static inline bool
2332i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2333{
2334 return (int32_t)(seq1 - seq2) >= 0;
2335}
2336
fca26bb4
MK
2337int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2338int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2339int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2340int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2341
d8ffa60b
DV
2342bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2343void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
1690e1eb 2344
8d9fc7fd 2345struct drm_i915_gem_request *
a4872ba6 2346i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2347
b29c19b6 2348bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2349void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2350int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2351 bool interruptible);
84c33a64
SG
2352int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno);
2353
1f83fee0
DV
2354static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2355{
2356 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2357 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2358}
2359
2360static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2361{
2ac0f450
MK
2362 return atomic_read(&error->reset_counter) & I915_WEDGED;
2363}
2364
2365static inline u32 i915_reset_count(struct i915_gpu_error *error)
2366{
2367 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2368}
a71d8d94 2369
88b4aa87
MK
2370static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2371{
2372 return dev_priv->gpu_error.stop_rings == 0 ||
2373 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2374}
2375
2376static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2377{
2378 return dev_priv->gpu_error.stop_rings == 0 ||
2379 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2380}
2381
069efc1d 2382void i915_gem_reset(struct drm_device *dev);
000433b6 2383bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2384int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2385int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 2386int __must_check i915_gem_init_hw(struct drm_device *dev);
a4872ba6 2387int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
f691e2f4 2388void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2389void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2390int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2391int __must_check i915_gem_suspend(struct drm_device *dev);
a4872ba6 2392int __i915_add_request(struct intel_engine_cs *ring,
0025c077 2393 struct drm_file *file,
7d736f4f 2394 struct drm_i915_gem_object *batch_obj,
0025c077
MK
2395 u32 *seqno);
2396#define i915_add_request(ring, seqno) \
854c94a7 2397 __i915_add_request(ring, NULL, NULL, seqno)
a4872ba6 2398int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
199b2bc2 2399 uint32_t seqno);
de151cf6 2400int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2401int __must_check
2402i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2403 bool write);
2404int __must_check
dabdfe02
CW
2405i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2406int __must_check
2da3b9b9
CW
2407i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2408 u32 alignment,
a4872ba6 2409 struct intel_engine_cs *pipelined);
cc98b413 2410void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
00731155 2411int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 2412 int align);
b29c19b6 2413int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2414void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2415
0fa87796
ID
2416uint32_t
2417i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2418uint32_t
d865110c
ID
2419i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2420 int tiling_mode, bool fenced);
467cffba 2421
e4ffd173
CW
2422int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2423 enum i915_cache_level cache_level);
2424
1286ff73
DV
2425struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2426 struct dma_buf *dma_buf);
2427
2428struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2429 struct drm_gem_object *gem_obj, int flags);
2430
19b2dbde
CW
2431void i915_gem_restore_fences(struct drm_device *dev);
2432
a70a3148
BW
2433unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2434 struct i915_address_space *vm);
2435bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2436bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2437 struct i915_address_space *vm);
2438unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2439 struct i915_address_space *vm);
2440struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2441 struct i915_address_space *vm);
accfef2e
BW
2442struct i915_vma *
2443i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2444 struct i915_address_space *vm);
5c2abbea
BW
2445
2446struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
d7f46fc4
BW
2447static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2448 struct i915_vma *vma;
2449 list_for_each_entry(vma, &obj->vma_list, vma_link)
2450 if (vma->pin_count > 0)
2451 return true;
2452 return false;
2453}
5c2abbea 2454
a70a3148
BW
2455/* Some GGTT VM helpers */
2456#define obj_to_ggtt(obj) \
2457 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2458static inline bool i915_is_ggtt(struct i915_address_space *vm)
2459{
2460 struct i915_address_space *ggtt =
2461 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2462 return vm == ggtt;
2463}
2464
2465static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2466{
2467 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2468}
2469
2470static inline unsigned long
2471i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2472{
2473 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2474}
2475
2476static inline unsigned long
2477i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2478{
2479 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2480}
c37e2204
BW
2481
2482static inline int __must_check
2483i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2484 uint32_t alignment,
1ec9e26d 2485 unsigned flags)
c37e2204 2486{
bf3d149b 2487 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment, flags | PIN_GLOBAL);
c37e2204 2488}
a70a3148 2489
b287110e
DV
2490static inline int
2491i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2492{
2493 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2494}
2495
2496void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2497
254f965c 2498/* i915_gem_context.c */
0eea67eb 2499#define ctx_to_ppgtt(ctx) container_of((ctx)->vm, struct i915_hw_ppgtt, base)
8245be31 2500int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2501void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 2502void i915_gem_context_reset(struct drm_device *dev);
e422b888 2503int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 2504int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 2505void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
a4872ba6 2506int i915_switch_context(struct intel_engine_cs *ring,
273497e5
OM
2507 struct intel_context *to);
2508struct intel_context *
41bde553 2509i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 2510void i915_gem_context_free(struct kref *ctx_ref);
273497e5 2511static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 2512{
691e6415 2513 kref_get(&ctx->ref);
dce3271b
MK
2514}
2515
273497e5 2516static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 2517{
691e6415 2518 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
2519}
2520
273497e5 2521static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 2522{
821d66dd 2523 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
2524}
2525
84624813
BW
2526int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2527 struct drm_file *file);
2528int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2529 struct drm_file *file);
1286ff73 2530
9d0a6fa6 2531/* i915_gem_render_state.c */
a4872ba6 2532int i915_gem_render_state_init(struct intel_engine_cs *ring);
679845ed
BW
2533/* i915_gem_evict.c */
2534int __must_check i915_gem_evict_something(struct drm_device *dev,
2535 struct i915_address_space *vm,
2536 int min_size,
2537 unsigned alignment,
2538 unsigned cache_level,
d23db88c
CW
2539 unsigned long start,
2540 unsigned long end,
1ec9e26d 2541 unsigned flags);
679845ed
BW
2542int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2543int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 2544
0260c420 2545/* belongs in i915_gem_gtt.h */
d09105c6 2546static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2547{
2548 if (INTEL_INFO(dev)->gen < 6)
2549 intel_gtt_chipset_flush();
2550}
246cbfb5 2551
9797fbfb
CW
2552/* i915_gem_stolen.c */
2553int i915_gem_init_stolen(struct drm_device *dev);
5e59f717 2554int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
11be49eb 2555void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2556void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2557struct drm_i915_gem_object *
2558i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2559struct drm_i915_gem_object *
2560i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2561 u32 stolen_offset,
2562 u32 gtt_offset,
2563 u32 size);
9797fbfb 2564
673a394b 2565/* i915_gem_tiling.c */
2c1792a1 2566static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 2567{
50227e1c 2568 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
2569
2570 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2571 obj->tiling_mode != I915_TILING_NONE;
2572}
2573
673a394b 2574void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2575void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2576void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2577
2578/* i915_gem_debug.c */
23bc5982
CW
2579#if WATCH_LISTS
2580int i915_verify_lists(struct drm_device *dev);
673a394b 2581#else
23bc5982 2582#define i915_verify_lists(dev) 0
673a394b 2583#endif
1da177e4 2584
2017263e 2585/* i915_debugfs.c */
27c202ad
BG
2586int i915_debugfs_init(struct drm_minor *minor);
2587void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 2588#ifdef CONFIG_DEBUG_FS
07144428
DL
2589void intel_display_crc_init(struct drm_device *dev);
2590#else
f8c168fa 2591static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 2592#endif
84734a04
MK
2593
2594/* i915_gpu_error.c */
edc3d884
MK
2595__printf(2, 3)
2596void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2597int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2598 const struct i915_error_state_file_priv *error);
4dc955f7
MK
2599int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2600 size_t count, loff_t pos);
2601static inline void i915_error_state_buf_release(
2602 struct drm_i915_error_state_buf *eb)
2603{
2604 kfree(eb->buf);
2605}
58174462
MK
2606void i915_capture_error_state(struct drm_device *dev, bool wedge,
2607 const char *error_msg);
84734a04
MK
2608void i915_error_state_get(struct drm_device *dev,
2609 struct i915_error_state_file_priv *error_priv);
2610void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2611void i915_destroy_error_state(struct drm_device *dev);
2612
2613void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2614const char *i915_cache_level_str(int type);
2017263e 2615
351e3db2 2616/* i915_cmd_parser.c */
d728c8ef 2617int i915_cmd_parser_get_version(void);
a4872ba6
OM
2618int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2619void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2620bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2621int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2
BV
2622 struct drm_i915_gem_object *batch_obj,
2623 u32 batch_start_offset,
2624 bool is_master);
2625
317c35d1
JB
2626/* i915_suspend.c */
2627extern int i915_save_state(struct drm_device *dev);
2628extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2629
d8157a36
DV
2630/* i915_ums.c */
2631void i915_save_display_reg(struct drm_device *dev);
2632void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2633
0136db58
BW
2634/* i915_sysfs.c */
2635void i915_setup_sysfs(struct drm_device *dev_priv);
2636void i915_teardown_sysfs(struct drm_device *dev_priv);
2637
f899fc64
CW
2638/* intel_i2c.c */
2639extern int intel_setup_gmbus(struct drm_device *dev);
2640extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2641static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2642{
2ed06c93 2643 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2644}
2645
2646extern struct i2c_adapter *intel_gmbus_get_adapter(
2647 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2648extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2649extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2650static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2651{
2652 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2653}
f899fc64
CW
2654extern void intel_i2c_reset(struct drm_device *dev);
2655
3b617967 2656/* intel_opregion.c */
9c4b0a68 2657struct intel_encoder;
44834a67 2658#ifdef CONFIG_ACPI
27d50c82 2659extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
2660extern void intel_opregion_init(struct drm_device *dev);
2661extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2662extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
2663extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2664 bool enable);
ecbc5cf3
JN
2665extern int intel_opregion_notify_adapter(struct drm_device *dev,
2666 pci_power_t state);
65e082c9 2667#else
27d50c82 2668static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
2669static inline void intel_opregion_init(struct drm_device *dev) { return; }
2670static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2671static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
2672static inline int
2673intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2674{
2675 return 0;
2676}
ecbc5cf3
JN
2677static inline int
2678intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2679{
2680 return 0;
2681}
65e082c9 2682#endif
8ee1c3db 2683
723bfd70
JB
2684/* intel_acpi.c */
2685#ifdef CONFIG_ACPI
2686extern void intel_register_dsm_handler(void);
2687extern void intel_unregister_dsm_handler(void);
2688#else
2689static inline void intel_register_dsm_handler(void) { return; }
2690static inline void intel_unregister_dsm_handler(void) { return; }
2691#endif /* CONFIG_ACPI */
2692
79e53945 2693/* modesetting */
f817586c 2694extern void intel_modeset_init_hw(struct drm_device *dev);
7d708ee4 2695extern void intel_modeset_suspend_hw(struct drm_device *dev);
79e53945 2696extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2697extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2698extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 2699extern void intel_connector_unregister(struct intel_connector *);
28d52043 2700extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2701extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2702 bool force_restore);
44cec740 2703extern void i915_redisable_vga(struct drm_device *dev);
04098753 2704extern void i915_redisable_vga_power_on(struct drm_device *dev);
ee5382ae 2705extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 2706extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2707extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2708extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2709extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84 2710extern void valleyview_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
2711extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
2712 bool enable);
0206e353
AJ
2713extern void intel_detect_pch(struct drm_device *dev);
2714extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2715extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2716
2911a35b 2717extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2718int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2719 struct drm_file *file);
b6359918
MK
2720int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2721 struct drm_file *file);
575155a9 2722
84c33a64
SG
2723void intel_notify_mmio_flip(struct intel_engine_cs *ring);
2724
6ef3d427
CW
2725/* overlay */
2726extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2727extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2728 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2729
2730extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2731extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2732 struct drm_device *dev,
2733 struct intel_display_error_state *error);
6ef3d427 2734
b7287d80
BW
2735/* On SNB platform, before reading ring registers forcewake bit
2736 * must be set to prevent GT core from power down and stale values being
2737 * returned.
2738 */
c8d9a590
D
2739void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2740void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
e998c40f 2741void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
b7287d80 2742
42c0526c
BW
2743int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2744int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2745
2746/* intel_sideband.c */
64936258
JN
2747u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2748void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2749u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
2750u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2751void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2752u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2753void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2754u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2755void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
2756u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2757void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
2758u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2759void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
2760u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2761void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
2762u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2763 enum intel_sbi_destination destination);
2764void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2765 enum intel_sbi_destination destination);
e9fe51c6
SK
2766u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2767void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 2768
2ec3815f
VS
2769int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2770int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
42c0526c 2771
c8d9a590
D
2772#define FORCEWAKE_RENDER (1 << 0)
2773#define FORCEWAKE_MEDIA (1 << 1)
2774#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2775
2776
0b274481
BW
2777#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2778#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2779
2780#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2781#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2782#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2783#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2784
2785#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2786#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2787#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2788#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2789
698b3135
CW
2790/* Be very careful with read/write 64-bit values. On 32-bit machines, they
2791 * will be implemented using 2 32-bit writes in an arbitrary order with
2792 * an arbitrary delay between them. This can cause the hardware to
2793 * act upon the intermediate value, possibly leading to corruption and
2794 * machine death. You have been warned.
2795 */
0b274481
BW
2796#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2797#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 2798
50877445
CW
2799#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
2800 u32 upper = I915_READ(upper_reg); \
2801 u32 lower = I915_READ(lower_reg); \
2802 u32 tmp = I915_READ(upper_reg); \
2803 if (upper != tmp) { \
2804 upper = tmp; \
2805 lower = I915_READ(lower_reg); \
2806 WARN_ON(I915_READ(upper_reg) != upper); \
2807 } \
2808 (u64)upper << 32 | lower; })
2809
cae5852d
ZN
2810#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2811#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2812
55bc60db
VS
2813/* "Broadcast RGB" property */
2814#define INTEL_BROADCAST_RGB_AUTO 0
2815#define INTEL_BROADCAST_RGB_FULL 1
2816#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2817
766aa1c4
VS
2818static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2819{
92e23b99 2820 if (IS_VALLEYVIEW(dev))
766aa1c4 2821 return VLV_VGACNTRL;
92e23b99
SJ
2822 else if (INTEL_INFO(dev)->gen >= 5)
2823 return CPU_VGACNTRL;
766aa1c4
VS
2824 else
2825 return VGACNTRL;
2826}
2827
2bb4629a
VS
2828static inline void __user *to_user_ptr(u64 address)
2829{
2830 return (void __user *)(uintptr_t)address;
2831}
2832
df97729f
ID
2833static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2834{
2835 unsigned long j = msecs_to_jiffies(m);
2836
2837 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2838}
2839
2840static inline unsigned long
2841timespec_to_jiffies_timeout(const struct timespec *value)
2842{
2843 unsigned long j = timespec_to_jiffies(value);
2844
2845 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2846}
2847
dce56b3c
PZ
2848/*
2849 * If you need to wait X milliseconds between events A and B, but event B
2850 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2851 * when event A happened, then just before event B you call this function and
2852 * pass the timestamp as the first argument, and X as the second argument.
2853 */
2854static inline void
2855wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2856{
ec5e0cfb 2857 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
2858
2859 /*
2860 * Don't re-read the value of "jiffies" every time since it may change
2861 * behind our back and break the math.
2862 */
2863 tmp_jiffies = jiffies;
2864 target_jiffies = timestamp_jiffies +
2865 msecs_to_jiffies_timeout(to_wait_ms);
2866
2867 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
2868 remaining_jiffies = target_jiffies - tmp_jiffies;
2869 while (remaining_jiffies)
2870 remaining_jiffies =
2871 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
2872 }
2873}
2874
1da177e4 2875#endif