]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Remove fenced_gpu_access and pending_fenced_gpu_access
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0260c420 38#include "i915_gem_gtt.h"
0839ccb8 39#include <linux/io-mapping.h>
f899fc64 40#include <linux/i2c.h>
c167a6fc 41#include <linux/i2c-algo-bit.h>
0ade6386 42#include <drm/intel-gtt.h>
aaa6fd2a 43#include <linux/backlight.h>
5cc9ed4b 44#include <linux/hashtable.h>
2911a35b 45#include <linux/intel-iommu.h>
742cbee8 46#include <linux/kref.h>
9ee32fea 47#include <linux/pm_qos.h>
585fb111 48
1da177e4
LT
49/* General customization:
50 */
51
52#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
53
54#define DRIVER_NAME "i915"
55#define DRIVER_DESC "Intel Graphics"
2c0827cf 56#define DRIVER_DATE "20140808"
1da177e4 57
317c35d1 58enum pipe {
752aa88a 59 INVALID_PIPE = -1,
317c35d1
JB
60 PIPE_A = 0,
61 PIPE_B,
9db4a9c7 62 PIPE_C,
a57c774a
AK
63 _PIPE_EDP,
64 I915_MAX_PIPES = _PIPE_EDP
317c35d1 65};
9db4a9c7 66#define pipe_name(p) ((p) + 'A')
317c35d1 67
a5c961d1
PZ
68enum transcoder {
69 TRANSCODER_A = 0,
70 TRANSCODER_B,
71 TRANSCODER_C,
a57c774a
AK
72 TRANSCODER_EDP,
73 I915_MAX_TRANSCODERS
a5c961d1
PZ
74};
75#define transcoder_name(t) ((t) + 'A')
76
80824003
JB
77enum plane {
78 PLANE_A = 0,
79 PLANE_B,
9db4a9c7 80 PLANE_C,
80824003 81};
9db4a9c7 82#define plane_name(p) ((p) + 'A')
52440211 83
d615a166 84#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 85
2b139522
ED
86enum port {
87 PORT_A = 0,
88 PORT_B,
89 PORT_C,
90 PORT_D,
91 PORT_E,
92 I915_MAX_PORTS
93};
94#define port_name(p) ((p) + 'A')
95
a09caddd 96#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
97
98enum dpio_channel {
99 DPIO_CH0,
100 DPIO_CH1
101};
102
103enum dpio_phy {
104 DPIO_PHY0,
105 DPIO_PHY1
106};
107
b97186f0
PZ
108enum intel_display_power_domain {
109 POWER_DOMAIN_PIPE_A,
110 POWER_DOMAIN_PIPE_B,
111 POWER_DOMAIN_PIPE_C,
112 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
113 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
114 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
115 POWER_DOMAIN_TRANSCODER_A,
116 POWER_DOMAIN_TRANSCODER_B,
117 POWER_DOMAIN_TRANSCODER_C,
f52e353e 118 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
119 POWER_DOMAIN_PORT_DDI_A_2_LANES,
120 POWER_DOMAIN_PORT_DDI_A_4_LANES,
121 POWER_DOMAIN_PORT_DDI_B_2_LANES,
122 POWER_DOMAIN_PORT_DDI_B_4_LANES,
123 POWER_DOMAIN_PORT_DDI_C_2_LANES,
124 POWER_DOMAIN_PORT_DDI_C_4_LANES,
125 POWER_DOMAIN_PORT_DDI_D_2_LANES,
126 POWER_DOMAIN_PORT_DDI_D_4_LANES,
127 POWER_DOMAIN_PORT_DSI,
128 POWER_DOMAIN_PORT_CRT,
129 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 130 POWER_DOMAIN_VGA,
fbeeaa23 131 POWER_DOMAIN_AUDIO,
bd2bb1b9 132 POWER_DOMAIN_PLLS,
baa70707 133 POWER_DOMAIN_INIT,
bddc7645
ID
134
135 POWER_DOMAIN_NUM,
b97186f0
PZ
136};
137
138#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
139#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
140 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
141#define POWER_DOMAIN_TRANSCODER(tran) \
142 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
143 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 144
1d843f9d
EE
145enum hpd_pin {
146 HPD_NONE = 0,
147 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
148 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
149 HPD_CRT,
150 HPD_SDVO_B,
151 HPD_SDVO_C,
152 HPD_PORT_B,
153 HPD_PORT_C,
154 HPD_PORT_D,
155 HPD_NUM_PINS
156};
157
2a2d5482
CW
158#define I915_GEM_GPU_DOMAINS \
159 (I915_GEM_DOMAIN_RENDER | \
160 I915_GEM_DOMAIN_SAMPLER | \
161 I915_GEM_DOMAIN_COMMAND | \
162 I915_GEM_DOMAIN_INSTRUCTION | \
163 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 164
7eb552ae 165#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
d615a166 166#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
9db4a9c7 167
d79b814d
DL
168#define for_each_crtc(dev, crtc) \
169 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
170
d063ae48
DL
171#define for_each_intel_crtc(dev, intel_crtc) \
172 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
173
b2784e15
DL
174#define for_each_intel_encoder(dev, intel_encoder) \
175 list_for_each_entry(intel_encoder, \
176 &(dev)->mode_config.encoder_list, \
177 base.head)
178
6c2b7c12
DV
179#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
180 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
181 if ((intel_encoder)->base.crtc == (__crtc))
182
53f5e3ca
JB
183#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
184 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
185 if ((intel_connector)->base.encoder == (__encoder))
186
b04c5bd6
BF
187#define for_each_power_domain(domain, mask) \
188 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
189 if ((1 << (domain)) & (mask))
190
e7b903d2 191struct drm_i915_private;
5cc9ed4b 192struct i915_mmu_object;
e7b903d2 193
46edb027
DV
194enum intel_dpll_id {
195 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
196 /* real shared dpll ids must be >= 0 */
9cd86933
DV
197 DPLL_ID_PCH_PLL_A = 0,
198 DPLL_ID_PCH_PLL_B = 1,
199 DPLL_ID_WRPLL1 = 0,
200 DPLL_ID_WRPLL2 = 1,
46edb027
DV
201};
202#define I915_NUM_PLLS 2
203
5358901f 204struct intel_dpll_hw_state {
dcfc3552 205 /* i9xx, pch plls */
66e985c0 206 uint32_t dpll;
8bcc2795 207 uint32_t dpll_md;
66e985c0
DV
208 uint32_t fp0;
209 uint32_t fp1;
dcfc3552
DL
210
211 /* hsw, bdw */
d452c5b6 212 uint32_t wrpll;
5358901f
DV
213};
214
e72f9fbf 215struct intel_shared_dpll {
ee7b9f93
JB
216 int refcount; /* count of number of CRTCs sharing this PLL */
217 int active; /* count of number of active CRTCs (i.e. DPMS on) */
218 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
219 const char *name;
220 /* should match the index in the dev_priv->shared_dplls array */
221 enum intel_dpll_id id;
5358901f 222 struct intel_dpll_hw_state hw_state;
96f6128c
DV
223 /* The mode_set hook is optional and should be used together with the
224 * intel_prepare_shared_dpll function. */
15bdd4cf
DV
225 void (*mode_set)(struct drm_i915_private *dev_priv,
226 struct intel_shared_dpll *pll);
e7b903d2
DV
227 void (*enable)(struct drm_i915_private *dev_priv,
228 struct intel_shared_dpll *pll);
229 void (*disable)(struct drm_i915_private *dev_priv,
230 struct intel_shared_dpll *pll);
5358901f
DV
231 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
232 struct intel_shared_dpll *pll,
233 struct intel_dpll_hw_state *hw_state);
ee7b9f93 234};
ee7b9f93 235
e69d0bc1
DV
236/* Used by dp and fdi links */
237struct intel_link_m_n {
238 uint32_t tu;
239 uint32_t gmch_m;
240 uint32_t gmch_n;
241 uint32_t link_m;
242 uint32_t link_n;
243};
244
245void intel_link_compute_m_n(int bpp, int nlanes,
246 int pixel_clock, int link_clock,
247 struct intel_link_m_n *m_n);
248
1da177e4
LT
249/* Interface history:
250 *
251 * 1.1: Original.
0d6aa60b
DA
252 * 1.2: Add Power Management
253 * 1.3: Add vblank support
de227f5f 254 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 255 * 1.5: Add vblank pipe configuration
2228ed67
MD
256 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
257 * - Support vertical blank on secondary display pipe
1da177e4
LT
258 */
259#define DRIVER_MAJOR 1
2228ed67 260#define DRIVER_MINOR 6
1da177e4
LT
261#define DRIVER_PATCHLEVEL 0
262
23bc5982 263#define WATCH_LISTS 0
42d6ab48 264#define WATCH_GTT 0
673a394b 265
0a3e67a4
JB
266struct opregion_header;
267struct opregion_acpi;
268struct opregion_swsci;
269struct opregion_asle;
270
8ee1c3db 271struct intel_opregion {
5bc4418b
BW
272 struct opregion_header __iomem *header;
273 struct opregion_acpi __iomem *acpi;
274 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
275 u32 swsci_gbda_sub_functions;
276 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
277 struct opregion_asle __iomem *asle;
278 void __iomem *vbt;
01fe9dbd 279 u32 __iomem *lid_state;
91a60f20 280 struct work_struct asle_work;
8ee1c3db 281};
44834a67 282#define OPREGION_SIZE (8*1024)
8ee1c3db 283
6ef3d427
CW
284struct intel_overlay;
285struct intel_overlay_error_state;
286
7c1c2871
DA
287struct drm_i915_master_private {
288 drm_local_map_t *sarea;
289 struct _drm_i915_sarea *sarea_priv;
290};
de151cf6 291#define I915_FENCE_REG_NONE -1
42b5aeab
VS
292#define I915_MAX_NUM_FENCES 32
293/* 32 fences + sign bit for FENCE_REG_NONE */
294#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
295
296struct drm_i915_fence_reg {
007cc8ac 297 struct list_head lru_list;
caea7476 298 struct drm_i915_gem_object *obj;
1690e1eb 299 int pin_count;
de151cf6 300};
7c1c2871 301
9b9d172d 302struct sdvo_device_mapping {
e957d772 303 u8 initialized;
9b9d172d 304 u8 dvo_port;
305 u8 slave_addr;
306 u8 dvo_wiring;
e957d772 307 u8 i2c_pin;
b1083333 308 u8 ddc_pin;
9b9d172d 309};
310
c4a1d9e4
CW
311struct intel_display_error_state;
312
63eeaf38 313struct drm_i915_error_state {
742cbee8 314 struct kref ref;
585b0288
BW
315 struct timeval time;
316
cb383002 317 char error_msg[128];
48b031e3 318 u32 reset_count;
62d5d69b 319 u32 suspend_count;
cb383002 320
585b0288 321 /* Generic register state */
63eeaf38
JB
322 u32 eir;
323 u32 pgtbl_er;
be998e2e 324 u32 ier;
885ea5a8 325 u32 gtier[4];
b9a3906b 326 u32 ccid;
0f3b6849
CW
327 u32 derrmr;
328 u32 forcewake;
585b0288
BW
329 u32 error; /* gen6+ */
330 u32 err_int; /* gen7 */
331 u32 done_reg;
91ec5d11
BW
332 u32 gac_eco;
333 u32 gam_ecochk;
334 u32 gab_ctl;
335 u32 gfx_mode;
585b0288 336 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
337 u64 fence[I915_MAX_NUM_FENCES];
338 struct intel_overlay_error_state *overlay;
339 struct intel_display_error_state *display;
0ca36d78 340 struct drm_i915_error_object *semaphore_obj;
585b0288 341
52d39a21 342 struct drm_i915_error_ring {
372fbb8e 343 bool valid;
362b8af7
BW
344 /* Software tracked state */
345 bool waiting;
346 int hangcheck_score;
347 enum intel_ring_hangcheck_action hangcheck_action;
348 int num_requests;
349
350 /* our own tracking of ring head and tail */
351 u32 cpu_ring_head;
352 u32 cpu_ring_tail;
353
354 u32 semaphore_seqno[I915_NUM_RINGS - 1];
355
356 /* Register state */
357 u32 tail;
358 u32 head;
359 u32 ctl;
360 u32 hws;
361 u32 ipeir;
362 u32 ipehr;
363 u32 instdone;
362b8af7
BW
364 u32 bbstate;
365 u32 instpm;
366 u32 instps;
367 u32 seqno;
368 u64 bbaddr;
50877445 369 u64 acthd;
362b8af7 370 u32 fault_reg;
13ffadd1 371 u64 faddr;
362b8af7
BW
372 u32 rc_psmi; /* sleep state */
373 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
374
52d39a21
CW
375 struct drm_i915_error_object {
376 int page_count;
377 u32 gtt_offset;
378 u32 *pages[0];
ab0e7ff9 379 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 380
52d39a21
CW
381 struct drm_i915_error_request {
382 long jiffies;
383 u32 seqno;
ee4f42b1 384 u32 tail;
52d39a21 385 } *requests;
6c7a01ec
BW
386
387 struct {
388 u32 gfx_mode;
389 union {
390 u64 pdp[4];
391 u32 pp_dir_base;
392 };
393 } vm_info;
ab0e7ff9
CW
394
395 pid_t pid;
396 char comm[TASK_COMM_LEN];
52d39a21 397 } ring[I915_NUM_RINGS];
9df30794 398 struct drm_i915_error_buffer {
a779e5ab 399 u32 size;
9df30794 400 u32 name;
0201f1ec 401 u32 rseqno, wseqno;
9df30794
CW
402 u32 gtt_offset;
403 u32 read_domains;
404 u32 write_domain;
4b9de737 405 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
406 s32 pinned:2;
407 u32 tiling:2;
408 u32 dirty:1;
409 u32 purgeable:1;
5cc9ed4b 410 u32 userptr:1;
5d1333fc 411 s32 ring:4;
f56383cb 412 u32 cache_level:3;
95f5301d 413 } **active_bo, **pinned_bo;
6c7a01ec 414
95f5301d 415 u32 *active_bo_count, *pinned_bo_count;
63eeaf38
JB
416};
417
7bd688cd 418struct intel_connector;
b8cecdf5 419struct intel_crtc_config;
46f297fb 420struct intel_plane_config;
0e8ffe1b 421struct intel_crtc;
ee9300bb
DV
422struct intel_limit;
423struct dpll;
b8cecdf5 424
e70236a8 425struct drm_i915_display_funcs {
ee5382ae 426 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 427 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
428 void (*disable_fbc)(struct drm_device *dev);
429 int (*get_display_clock_speed)(struct drm_device *dev);
430 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
431 /**
432 * find_dpll() - Find the best values for the PLL
433 * @limit: limits for the PLL
434 * @crtc: current CRTC
435 * @target: target frequency in kHz
436 * @refclk: reference clock frequency in kHz
437 * @match_clock: if provided, @best_clock P divider must
438 * match the P divider from @match_clock
439 * used for LVDS downclocking
440 * @best_clock: best PLL values found
441 *
442 * Returns true on success, false on failure.
443 */
444 bool (*find_dpll)(const struct intel_limit *limit,
445 struct drm_crtc *crtc,
446 int target, int refclk,
447 struct dpll *match_clock,
448 struct dpll *best_clock);
46ba614c 449 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
450 void (*update_sprite_wm)(struct drm_plane *plane,
451 struct drm_crtc *crtc,
ed57cb8a
DL
452 uint32_t sprite_width, uint32_t sprite_height,
453 int pixel_size, bool enable, bool scaled);
47fab737 454 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
455 /* Returns the active state of the crtc, and if the crtc is active,
456 * fills out the pipe-config with the hw state. */
457 bool (*get_pipe_config)(struct intel_crtc *,
458 struct intel_crtc_config *);
46f297fb
JB
459 void (*get_plane_config)(struct intel_crtc *,
460 struct intel_plane_config *);
f564048e 461 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
462 int x, int y,
463 struct drm_framebuffer *old_fb);
76e5a89c
DV
464 void (*crtc_enable)(struct drm_crtc *crtc);
465 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 466 void (*off)(struct drm_crtc *crtc);
e0dac65e 467 void (*write_eld)(struct drm_connector *connector,
34427052
JN
468 struct drm_crtc *crtc,
469 struct drm_display_mode *mode);
674cf967 470 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 471 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
472 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
473 struct drm_framebuffer *fb,
ed8d1975 474 struct drm_i915_gem_object *obj,
a4872ba6 475 struct intel_engine_cs *ring,
ed8d1975 476 uint32_t flags);
29b9bde6
DV
477 void (*update_primary_plane)(struct drm_crtc *crtc,
478 struct drm_framebuffer *fb,
479 int x, int y);
20afbda2 480 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
481 /* clock updates for mode set */
482 /* cursor updates */
483 /* render clock increase/decrease */
484 /* display clock increase/decrease */
485 /* pll clock increase/decrease */
7bd688cd
JN
486
487 int (*setup_backlight)(struct intel_connector *connector);
7bd688cd
JN
488 uint32_t (*get_backlight)(struct intel_connector *connector);
489 void (*set_backlight)(struct intel_connector *connector,
490 uint32_t level);
491 void (*disable_backlight)(struct intel_connector *connector);
492 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
493};
494
907b28c5 495struct intel_uncore_funcs {
c8d9a590
D
496 void (*force_wake_get)(struct drm_i915_private *dev_priv,
497 int fw_engine);
498 void (*force_wake_put)(struct drm_i915_private *dev_priv,
499 int fw_engine);
0b274481
BW
500
501 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
502 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
503 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
504 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
505
506 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
507 uint8_t val, bool trace);
508 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
509 uint16_t val, bool trace);
510 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
511 uint32_t val, bool trace);
512 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
513 uint64_t val, bool trace);
990bbdad
CW
514};
515
907b28c5
CW
516struct intel_uncore {
517 spinlock_t lock; /** lock is also taken in irq contexts. */
518
519 struct intel_uncore_funcs funcs;
520
521 unsigned fifo_count;
522 unsigned forcewake_count;
aec347ab 523
940aece4
D
524 unsigned fw_rendercount;
525 unsigned fw_mediacount;
526
8232644c 527 struct timer_list force_wake_timer;
907b28c5
CW
528};
529
79fc46df
DL
530#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
531 func(is_mobile) sep \
532 func(is_i85x) sep \
533 func(is_i915g) sep \
534 func(is_i945gm) sep \
535 func(is_g33) sep \
536 func(need_gfx_hws) sep \
537 func(is_g4x) sep \
538 func(is_pineview) sep \
539 func(is_broadwater) sep \
540 func(is_crestline) sep \
541 func(is_ivybridge) sep \
542 func(is_valleyview) sep \
543 func(is_haswell) sep \
b833d685 544 func(is_preliminary) sep \
79fc46df
DL
545 func(has_fbc) sep \
546 func(has_pipe_cxsr) sep \
547 func(has_hotplug) sep \
548 func(cursor_needs_physical) sep \
549 func(has_overlay) sep \
550 func(overlay_needs_physical) sep \
551 func(supports_tv) sep \
dd93be58 552 func(has_llc) sep \
30568c45
DL
553 func(has_ddi) sep \
554 func(has_fpga_dbg)
c96ea64e 555
a587f779
DL
556#define DEFINE_FLAG(name) u8 name:1
557#define SEP_SEMICOLON ;
c96ea64e 558
cfdf1fa2 559struct intel_device_info {
10fce67a 560 u32 display_mmio_offset;
7eb552ae 561 u8 num_pipes:3;
d615a166 562 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 563 u8 gen;
73ae478c 564 u8 ring_mask; /* Rings supported by the HW */
a587f779 565 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
566 /* Register offsets for the various display pipes and transcoders */
567 int pipe_offsets[I915_MAX_TRANSCODERS];
568 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 569 int palette_offsets[I915_MAX_PIPES];
5efb3e28 570 int cursor_offsets[I915_MAX_PIPES];
cfdf1fa2
KH
571};
572
a587f779
DL
573#undef DEFINE_FLAG
574#undef SEP_SEMICOLON
575
7faf1ab2
DV
576enum i915_cache_level {
577 I915_CACHE_NONE = 0,
350ec881
CW
578 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
579 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
580 caches, eg sampler/render caches, and the
581 large Last-Level-Cache. LLC is coherent with
582 the CPU, but L3 is only visible to the GPU. */
651d794f 583 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
584};
585
e59ec13d
MK
586struct i915_ctx_hang_stats {
587 /* This context had batch pending when hang was declared */
588 unsigned batch_pending;
589
590 /* This context had batch active when hang was declared */
591 unsigned batch_active;
be62acb4
MK
592
593 /* Time when this context was last blamed for a GPU reset */
594 unsigned long guilty_ts;
595
596 /* This context is banned to submit more work */
597 bool banned;
e59ec13d 598};
40521054
BW
599
600/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 601#define DEFAULT_CONTEXT_HANDLE 0
31b7a88d
OM
602/**
603 * struct intel_context - as the name implies, represents a context.
604 * @ref: reference count.
605 * @user_handle: userspace tracking identity for this context.
606 * @remap_slice: l3 row remapping information.
607 * @file_priv: filp associated with this context (NULL for global default
608 * context).
609 * @hang_stats: information about the role of this context in possible GPU
610 * hangs.
611 * @vm: virtual memory space used by this context.
612 * @legacy_hw_ctx: render context backing object and whether it is correctly
613 * initialized (legacy ring submission mechanism only).
614 * @link: link in the global list of contexts.
615 *
616 * Contexts are memory images used by the hardware to store copies of their
617 * internal state.
618 */
273497e5 619struct intel_context {
dce3271b 620 struct kref ref;
821d66dd 621 int user_handle;
3ccfd19d 622 uint8_t remap_slice;
40521054 623 struct drm_i915_file_private *file_priv;
e59ec13d 624 struct i915_ctx_hang_stats hang_stats;
c7c48dfd 625 struct i915_address_space *vm;
a33afea5 626
ea0c76f8
OM
627 struct {
628 struct drm_i915_gem_object *rcs_state;
629 bool initialized;
630 } legacy_hw_ctx;
631
a33afea5 632 struct list_head link;
40521054
BW
633};
634
5c3fe8b0
BW
635struct i915_fbc {
636 unsigned long size;
5e59f717 637 unsigned threshold;
5c3fe8b0
BW
638 unsigned int fb_id;
639 enum plane plane;
640 int y;
641
c4213885 642 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
643 struct drm_mm_node *compressed_llb;
644
da46f936
RV
645 bool false_color;
646
5c3fe8b0
BW
647 struct intel_fbc_work {
648 struct delayed_work work;
649 struct drm_crtc *crtc;
650 struct drm_framebuffer *fb;
5c3fe8b0
BW
651 } *fbc_work;
652
29ebf90f
CW
653 enum no_fbc_reason {
654 FBC_OK, /* FBC is enabled */
655 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
656 FBC_NO_OUTPUT, /* no outputs enabled to compress */
657 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
658 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
659 FBC_MODE_TOO_LARGE, /* mode too large for compression */
660 FBC_BAD_PLANE, /* fbc not supported on plane */
661 FBC_NOT_TILED, /* buffer not tiled */
662 FBC_MULTIPLE_PIPES, /* more than one pipe active */
663 FBC_MODULE_PARAM,
664 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
665 } no_fbc_reason;
b5e50c3f
JB
666};
667
439d7ac0
PB
668struct i915_drrs {
669 struct intel_connector *connector;
670};
671
2807cf69 672struct intel_dp;
a031d709 673struct i915_psr {
f0355c4a 674 struct mutex lock;
a031d709
RV
675 bool sink_support;
676 bool source_ok;
2807cf69 677 struct intel_dp *enabled;
7c8f8a70
RV
678 bool active;
679 struct delayed_work work;
9ca15301 680 unsigned busy_frontbuffer_bits;
3f51e471 681};
5c3fe8b0 682
3bad0781 683enum intel_pch {
f0350830 684 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
685 PCH_IBX, /* Ibexpeak PCH */
686 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 687 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 688 PCH_NOP,
3bad0781
ZW
689};
690
988d6ee8
PZ
691enum intel_sbi_destination {
692 SBI_ICLK,
693 SBI_MPHY,
694};
695
b690e96c 696#define QUIRK_PIPEA_FORCE (1<<0)
435793df 697#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 698#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 699#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b690e96c 700
8be48d92 701struct intel_fbdev;
1630fe75 702struct intel_fbc_work;
38651674 703
c2b9152f
DV
704struct intel_gmbus {
705 struct i2c_adapter adapter;
f2ce9faf 706 u32 force_bit;
c2b9152f 707 u32 reg0;
36c785f0 708 u32 gpio_reg;
c167a6fc 709 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
710 struct drm_i915_private *dev_priv;
711};
712
f4c956ad 713struct i915_suspend_saved_registers {
ba8bbcf6
JB
714 u8 saveLBB;
715 u32 saveDSPACNTR;
716 u32 saveDSPBCNTR;
e948e994 717 u32 saveDSPARB;
ba8bbcf6
JB
718 u32 savePIPEACONF;
719 u32 savePIPEBCONF;
720 u32 savePIPEASRC;
721 u32 savePIPEBSRC;
722 u32 saveFPA0;
723 u32 saveFPA1;
724 u32 saveDPLL_A;
725 u32 saveDPLL_A_MD;
726 u32 saveHTOTAL_A;
727 u32 saveHBLANK_A;
728 u32 saveHSYNC_A;
729 u32 saveVTOTAL_A;
730 u32 saveVBLANK_A;
731 u32 saveVSYNC_A;
732 u32 saveBCLRPAT_A;
5586c8bc 733 u32 saveTRANSACONF;
42048781
ZW
734 u32 saveTRANS_HTOTAL_A;
735 u32 saveTRANS_HBLANK_A;
736 u32 saveTRANS_HSYNC_A;
737 u32 saveTRANS_VTOTAL_A;
738 u32 saveTRANS_VBLANK_A;
739 u32 saveTRANS_VSYNC_A;
0da3ea12 740 u32 savePIPEASTAT;
ba8bbcf6
JB
741 u32 saveDSPASTRIDE;
742 u32 saveDSPASIZE;
743 u32 saveDSPAPOS;
585fb111 744 u32 saveDSPAADDR;
ba8bbcf6
JB
745 u32 saveDSPASURF;
746 u32 saveDSPATILEOFF;
747 u32 savePFIT_PGM_RATIOS;
0eb96d6e 748 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
749 u32 saveBLC_PWM_CTL;
750 u32 saveBLC_PWM_CTL2;
07bf139b 751 u32 saveBLC_HIST_CTL_B;
42048781
ZW
752 u32 saveBLC_CPU_PWM_CTL;
753 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
754 u32 saveFPB0;
755 u32 saveFPB1;
756 u32 saveDPLL_B;
757 u32 saveDPLL_B_MD;
758 u32 saveHTOTAL_B;
759 u32 saveHBLANK_B;
760 u32 saveHSYNC_B;
761 u32 saveVTOTAL_B;
762 u32 saveVBLANK_B;
763 u32 saveVSYNC_B;
764 u32 saveBCLRPAT_B;
5586c8bc 765 u32 saveTRANSBCONF;
42048781
ZW
766 u32 saveTRANS_HTOTAL_B;
767 u32 saveTRANS_HBLANK_B;
768 u32 saveTRANS_HSYNC_B;
769 u32 saveTRANS_VTOTAL_B;
770 u32 saveTRANS_VBLANK_B;
771 u32 saveTRANS_VSYNC_B;
0da3ea12 772 u32 savePIPEBSTAT;
ba8bbcf6
JB
773 u32 saveDSPBSTRIDE;
774 u32 saveDSPBSIZE;
775 u32 saveDSPBPOS;
585fb111 776 u32 saveDSPBADDR;
ba8bbcf6
JB
777 u32 saveDSPBSURF;
778 u32 saveDSPBTILEOFF;
585fb111
JB
779 u32 saveVGA0;
780 u32 saveVGA1;
781 u32 saveVGA_PD;
ba8bbcf6
JB
782 u32 saveVGACNTRL;
783 u32 saveADPA;
784 u32 saveLVDS;
585fb111
JB
785 u32 savePP_ON_DELAYS;
786 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
787 u32 saveDVOA;
788 u32 saveDVOB;
789 u32 saveDVOC;
790 u32 savePP_ON;
791 u32 savePP_OFF;
792 u32 savePP_CONTROL;
585fb111 793 u32 savePP_DIVISOR;
ba8bbcf6
JB
794 u32 savePFIT_CONTROL;
795 u32 save_palette_a[256];
796 u32 save_palette_b[256];
ba8bbcf6 797 u32 saveFBC_CONTROL;
0da3ea12
JB
798 u32 saveIER;
799 u32 saveIIR;
800 u32 saveIMR;
42048781
ZW
801 u32 saveDEIER;
802 u32 saveDEIMR;
803 u32 saveGTIER;
804 u32 saveGTIMR;
805 u32 saveFDI_RXA_IMR;
806 u32 saveFDI_RXB_IMR;
1f84e550 807 u32 saveCACHE_MODE_0;
1f84e550 808 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
809 u32 saveSWF0[16];
810 u32 saveSWF1[16];
811 u32 saveSWF2[3];
812 u8 saveMSR;
813 u8 saveSR[8];
123f794f 814 u8 saveGR[25];
ba8bbcf6 815 u8 saveAR_INDEX;
a59e122a 816 u8 saveAR[21];
ba8bbcf6 817 u8 saveDACMASK;
a59e122a 818 u8 saveCR[37];
4b9de737 819 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
820 u32 saveCURACNTR;
821 u32 saveCURAPOS;
822 u32 saveCURABASE;
823 u32 saveCURBCNTR;
824 u32 saveCURBPOS;
825 u32 saveCURBBASE;
826 u32 saveCURSIZE;
a4fc5ed6
KP
827 u32 saveDP_B;
828 u32 saveDP_C;
829 u32 saveDP_D;
830 u32 savePIPEA_GMCH_DATA_M;
831 u32 savePIPEB_GMCH_DATA_M;
832 u32 savePIPEA_GMCH_DATA_N;
833 u32 savePIPEB_GMCH_DATA_N;
834 u32 savePIPEA_DP_LINK_M;
835 u32 savePIPEB_DP_LINK_M;
836 u32 savePIPEA_DP_LINK_N;
837 u32 savePIPEB_DP_LINK_N;
42048781
ZW
838 u32 saveFDI_RXA_CTL;
839 u32 saveFDI_TXA_CTL;
840 u32 saveFDI_RXB_CTL;
841 u32 saveFDI_TXB_CTL;
842 u32 savePFA_CTL_1;
843 u32 savePFB_CTL_1;
844 u32 savePFA_WIN_SZ;
845 u32 savePFB_WIN_SZ;
846 u32 savePFA_WIN_POS;
847 u32 savePFB_WIN_POS;
5586c8bc
ZW
848 u32 savePCH_DREF_CONTROL;
849 u32 saveDISP_ARB_CTL;
850 u32 savePIPEA_DATA_M1;
851 u32 savePIPEA_DATA_N1;
852 u32 savePIPEA_LINK_M1;
853 u32 savePIPEA_LINK_N1;
854 u32 savePIPEB_DATA_M1;
855 u32 savePIPEB_DATA_N1;
856 u32 savePIPEB_LINK_M1;
857 u32 savePIPEB_LINK_N1;
b5b72e89 858 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 859 u32 savePCH_PORT_HOTPLUG;
f4c956ad 860};
c85aa885 861
ddeea5b0
ID
862struct vlv_s0ix_state {
863 /* GAM */
864 u32 wr_watermark;
865 u32 gfx_prio_ctrl;
866 u32 arb_mode;
867 u32 gfx_pend_tlb0;
868 u32 gfx_pend_tlb1;
869 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
870 u32 media_max_req_count;
871 u32 gfx_max_req_count;
872 u32 render_hwsp;
873 u32 ecochk;
874 u32 bsd_hwsp;
875 u32 blt_hwsp;
876 u32 tlb_rd_addr;
877
878 /* MBC */
879 u32 g3dctl;
880 u32 gsckgctl;
881 u32 mbctl;
882
883 /* GCP */
884 u32 ucgctl1;
885 u32 ucgctl3;
886 u32 rcgctl1;
887 u32 rcgctl2;
888 u32 rstctl;
889 u32 misccpctl;
890
891 /* GPM */
892 u32 gfxpause;
893 u32 rpdeuhwtc;
894 u32 rpdeuc;
895 u32 ecobus;
896 u32 pwrdwnupctl;
897 u32 rp_down_timeout;
898 u32 rp_deucsw;
899 u32 rcubmabdtmr;
900 u32 rcedata;
901 u32 spare2gh;
902
903 /* Display 1 CZ domain */
904 u32 gt_imr;
905 u32 gt_ier;
906 u32 pm_imr;
907 u32 pm_ier;
908 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
909
910 /* GT SA CZ domain */
911 u32 tilectl;
912 u32 gt_fifoctl;
913 u32 gtlc_wake_ctrl;
914 u32 gtlc_survive;
915 u32 pmwgicz;
916
917 /* Display 2 CZ domain */
918 u32 gu_ctl0;
919 u32 gu_ctl1;
920 u32 clock_gate_dis2;
921};
922
bf225f20
CW
923struct intel_rps_ei {
924 u32 cz_clock;
925 u32 render_c0;
926 u32 media_c0;
31685c25
D
927};
928
c85aa885 929struct intel_gen6_power_mgmt {
59cdb63d 930 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
931 struct work_struct work;
932 u32 pm_iir;
59cdb63d 933
b39fb297
BW
934 /* Frequencies are stored in potentially platform dependent multiples.
935 * In other words, *_freq needs to be multiplied by X to be interesting.
936 * Soft limits are those which are used for the dynamic reclocking done
937 * by the driver (raise frequencies under heavy loads, and lower for
938 * lighter loads). Hard limits are those imposed by the hardware.
939 *
940 * A distinction is made for overclocking, which is never enabled by
941 * default, and is considered to be above the hard limit if it's
942 * possible at all.
943 */
944 u8 cur_freq; /* Current frequency (cached, may not == HW) */
945 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
946 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
947 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
948 u8 min_freq; /* AKA RPn. Minimum frequency */
949 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
950 u8 rp1_freq; /* "less than" RP0 power/freqency */
951 u8 rp0_freq; /* Non-overclocked max frequency. */
67c3bf6f 952 u32 cz_freq;
1a01ab3b 953
31685c25
D
954 u32 ei_interrupt_count;
955
dd75fdc8
CW
956 int last_adj;
957 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
958
c0951f0c 959 bool enabled;
1a01ab3b 960 struct delayed_work delayed_resume_work;
4fc688ce 961
bf225f20
CW
962 /* manual wa residency calculations */
963 struct intel_rps_ei up_ei, down_ei;
964
4fc688ce
JB
965 /*
966 * Protects RPS/RC6 register access and PCU communication.
967 * Must be taken after struct_mutex if nested.
968 */
969 struct mutex hw_lock;
c85aa885
DV
970};
971
1a240d4d
DV
972/* defined intel_pm.c */
973extern spinlock_t mchdev_lock;
974
c85aa885
DV
975struct intel_ilk_power_mgmt {
976 u8 cur_delay;
977 u8 min_delay;
978 u8 max_delay;
979 u8 fmax;
980 u8 fstart;
981
982 u64 last_count1;
983 unsigned long last_time1;
984 unsigned long chipset_power;
985 u64 last_count2;
986 struct timespec last_time2;
987 unsigned long gfx_power;
988 u8 corr;
989
990 int c_m;
991 int r_t;
3e373948
DV
992
993 struct drm_i915_gem_object *pwrctx;
994 struct drm_i915_gem_object *renderctx;
c85aa885
DV
995};
996
c6cb582e
ID
997struct drm_i915_private;
998struct i915_power_well;
999
1000struct i915_power_well_ops {
1001 /*
1002 * Synchronize the well's hw state to match the current sw state, for
1003 * example enable/disable it based on the current refcount. Called
1004 * during driver init and resume time, possibly after first calling
1005 * the enable/disable handlers.
1006 */
1007 void (*sync_hw)(struct drm_i915_private *dev_priv,
1008 struct i915_power_well *power_well);
1009 /*
1010 * Enable the well and resources that depend on it (for example
1011 * interrupts located on the well). Called after the 0->1 refcount
1012 * transition.
1013 */
1014 void (*enable)(struct drm_i915_private *dev_priv,
1015 struct i915_power_well *power_well);
1016 /*
1017 * Disable the well and resources that depend on it. Called after
1018 * the 1->0 refcount transition.
1019 */
1020 void (*disable)(struct drm_i915_private *dev_priv,
1021 struct i915_power_well *power_well);
1022 /* Returns the hw enabled state. */
1023 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1024 struct i915_power_well *power_well);
1025};
1026
a38911a3
WX
1027/* Power well structure for haswell */
1028struct i915_power_well {
c1ca727f 1029 const char *name;
6f3ef5dd 1030 bool always_on;
a38911a3
WX
1031 /* power well enable/disable usage count */
1032 int count;
bfafe93a
ID
1033 /* cached hw enabled state */
1034 bool hw_enabled;
c1ca727f 1035 unsigned long domains;
77961eb9 1036 unsigned long data;
c6cb582e 1037 const struct i915_power_well_ops *ops;
a38911a3
WX
1038};
1039
83c00f55 1040struct i915_power_domains {
baa70707
ID
1041 /*
1042 * Power wells needed for initialization at driver init and suspend
1043 * time are on. They are kept on until after the first modeset.
1044 */
1045 bool init_power_on;
0d116a29 1046 bool initializing;
c1ca727f 1047 int power_well_count;
baa70707 1048
83c00f55 1049 struct mutex lock;
1da51581 1050 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1051 struct i915_power_well *power_wells;
83c00f55
ID
1052};
1053
231f42a4
DV
1054struct i915_dri1_state {
1055 unsigned allow_batchbuffer : 1;
1056 u32 __iomem *gfx_hws_cpu_addr;
1057
1058 unsigned int cpp;
1059 int back_offset;
1060 int front_offset;
1061 int current_page;
1062 int page_flipping;
1063
1064 uint32_t counter;
1065};
1066
db1b76ca
DV
1067struct i915_ums_state {
1068 /**
1069 * Flag if the X Server, and thus DRM, is not currently in
1070 * control of the device.
1071 *
1072 * This is set between LeaveVT and EnterVT. It needs to be
1073 * replaced with a semaphore. It also needs to be
1074 * transitioned away from for kernel modesetting.
1075 */
1076 int mm_suspended;
1077};
1078
35a85ac6 1079#define MAX_L3_SLICES 2
a4da4fa4 1080struct intel_l3_parity {
35a85ac6 1081 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1082 struct work_struct error_work;
35a85ac6 1083 int which_slice;
a4da4fa4
DV
1084};
1085
4b5aed62 1086struct i915_gem_mm {
4b5aed62
DV
1087 /** Memory allocator for GTT stolen memory */
1088 struct drm_mm stolen;
4b5aed62
DV
1089 /** List of all objects in gtt_space. Used to restore gtt
1090 * mappings on resume */
1091 struct list_head bound_list;
1092 /**
1093 * List of objects which are not bound to the GTT (thus
1094 * are idle and not used by the GPU) but still have
1095 * (presumably uncached) pages still attached.
1096 */
1097 struct list_head unbound_list;
1098
1099 /** Usable portion of the GTT for GEM */
1100 unsigned long stolen_base; /* limited to low memory (32-bit) */
1101
4b5aed62
DV
1102 /** PPGTT used for aliasing the PPGTT with the GTT */
1103 struct i915_hw_ppgtt *aliasing_ppgtt;
1104
2cfcd32a 1105 struct notifier_block oom_notifier;
ceabbba5 1106 struct shrinker shrinker;
4b5aed62
DV
1107 bool shrinker_no_lock_stealing;
1108
4b5aed62
DV
1109 /** LRU list of objects with fence regs on them. */
1110 struct list_head fence_list;
1111
1112 /**
1113 * We leave the user IRQ off as much as possible,
1114 * but this means that requests will finish and never
1115 * be retired once the system goes idle. Set a timer to
1116 * fire periodically while the ring is running. When it
1117 * fires, go retire requests.
1118 */
1119 struct delayed_work retire_work;
1120
b29c19b6
CW
1121 /**
1122 * When we detect an idle GPU, we want to turn on
1123 * powersaving features. So once we see that there
1124 * are no more requests outstanding and no more
1125 * arrive within a small period of time, we fire
1126 * off the idle_work.
1127 */
1128 struct delayed_work idle_work;
1129
4b5aed62
DV
1130 /**
1131 * Are we in a non-interruptible section of code like
1132 * modesetting?
1133 */
1134 bool interruptible;
1135
f62a0076
CW
1136 /**
1137 * Is the GPU currently considered idle, or busy executing userspace
1138 * requests? Whilst idle, we attempt to power down the hardware and
1139 * display clocks. In order to reduce the effect on performance, there
1140 * is a slight delay before we do so.
1141 */
1142 bool busy;
1143
bdf1e7e3
DV
1144 /* the indicator for dispatch video commands on two BSD rings */
1145 int bsd_ring_dispatch_index;
1146
4b5aed62
DV
1147 /** Bit 6 swizzling required for X tiling */
1148 uint32_t bit_6_swizzle_x;
1149 /** Bit 6 swizzling required for Y tiling */
1150 uint32_t bit_6_swizzle_y;
1151
4b5aed62 1152 /* accounting, useful for userland debugging */
c20e8355 1153 spinlock_t object_stat_lock;
4b5aed62
DV
1154 size_t object_memory;
1155 u32 object_count;
1156};
1157
edc3d884
MK
1158struct drm_i915_error_state_buf {
1159 unsigned bytes;
1160 unsigned size;
1161 int err;
1162 u8 *buf;
1163 loff_t start;
1164 loff_t pos;
1165};
1166
fc16b48b
MK
1167struct i915_error_state_file_priv {
1168 struct drm_device *dev;
1169 struct drm_i915_error_state *error;
1170};
1171
99584db3
DV
1172struct i915_gpu_error {
1173 /* For hangcheck timer */
1174#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1175#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1176 /* Hang gpu twice in this window and your context gets banned */
1177#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1178
99584db3 1179 struct timer_list hangcheck_timer;
99584db3
DV
1180
1181 /* For reset and error_state handling. */
1182 spinlock_t lock;
1183 /* Protected by the above dev->gpu_error.lock. */
1184 struct drm_i915_error_state *first_error;
1185 struct work_struct work;
99584db3 1186
094f9a54
CW
1187
1188 unsigned long missed_irq_rings;
1189
1f83fee0 1190 /**
2ac0f450 1191 * State variable controlling the reset flow and count
1f83fee0 1192 *
2ac0f450
MK
1193 * This is a counter which gets incremented when reset is triggered,
1194 * and again when reset has been handled. So odd values (lowest bit set)
1195 * means that reset is in progress and even values that
1196 * (reset_counter >> 1):th reset was successfully completed.
1197 *
1198 * If reset is not completed succesfully, the I915_WEDGE bit is
1199 * set meaning that hardware is terminally sour and there is no
1200 * recovery. All waiters on the reset_queue will be woken when
1201 * that happens.
1202 *
1203 * This counter is used by the wait_seqno code to notice that reset
1204 * event happened and it needs to restart the entire ioctl (since most
1205 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1206 *
1207 * This is important for lock-free wait paths, where no contended lock
1208 * naturally enforces the correct ordering between the bail-out of the
1209 * waiter and the gpu reset work code.
1f83fee0
DV
1210 */
1211 atomic_t reset_counter;
1212
1f83fee0 1213#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1214#define I915_WEDGED (1 << 31)
1f83fee0
DV
1215
1216 /**
1217 * Waitqueue to signal when the reset has completed. Used by clients
1218 * that wait for dev_priv->mm.wedged to settle.
1219 */
1220 wait_queue_head_t reset_queue;
33196ded 1221
88b4aa87
MK
1222 /* Userspace knobs for gpu hang simulation;
1223 * combines both a ring mask, and extra flags
1224 */
1225 u32 stop_rings;
1226#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1227#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1228
1229 /* For missed irq/seqno simulation. */
1230 unsigned int test_irq_rings;
99584db3
DV
1231};
1232
b8efb17b
ZR
1233enum modeset_restore {
1234 MODESET_ON_LID_OPEN,
1235 MODESET_DONE,
1236 MODESET_SUSPENDED,
1237};
1238
6acab15a 1239struct ddi_vbt_port_info {
ce4dd49e
DL
1240 /*
1241 * This is an index in the HDMI/DVI DDI buffer translation table.
1242 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1243 * populate this field.
1244 */
1245#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1246 uint8_t hdmi_level_shift;
311a2094
PZ
1247
1248 uint8_t supports_dvi:1;
1249 uint8_t supports_hdmi:1;
1250 uint8_t supports_dp:1;
6acab15a
PZ
1251};
1252
83a7280e
PB
1253enum drrs_support_type {
1254 DRRS_NOT_SUPPORTED = 0,
1255 STATIC_DRRS_SUPPORT = 1,
1256 SEAMLESS_DRRS_SUPPORT = 2
1257};
1258
41aa3448
RV
1259struct intel_vbt_data {
1260 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1261 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1262
1263 /* Feature bits */
1264 unsigned int int_tv_support:1;
1265 unsigned int lvds_dither:1;
1266 unsigned int lvds_vbt:1;
1267 unsigned int int_crt_support:1;
1268 unsigned int lvds_use_ssc:1;
1269 unsigned int display_clock_mode:1;
1270 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1271 unsigned int has_mipi:1;
41aa3448
RV
1272 int lvds_ssc_freq;
1273 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1274
83a7280e
PB
1275 enum drrs_support_type drrs_type;
1276
41aa3448
RV
1277 /* eDP */
1278 int edp_rate;
1279 int edp_lanes;
1280 int edp_preemphasis;
1281 int edp_vswing;
1282 bool edp_initialized;
1283 bool edp_support;
1284 int edp_bpp;
1285 struct edp_power_seq edp_pps;
1286
f00076d2
JN
1287 struct {
1288 u16 pwm_freq_hz;
39fbc9c8 1289 bool present;
f00076d2 1290 bool active_low_pwm;
1de6068e 1291 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1292 } backlight;
1293
d17c5443
SK
1294 /* MIPI DSI */
1295 struct {
3e6bd011 1296 u16 port;
d17c5443 1297 u16 panel_id;
d3b542fc
SK
1298 struct mipi_config *config;
1299 struct mipi_pps_data *pps;
1300 u8 seq_version;
1301 u32 size;
1302 u8 *data;
1303 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1304 } dsi;
1305
41aa3448
RV
1306 int crt_ddc_pin;
1307
1308 int child_dev_num;
768f69c9 1309 union child_device_config *child_dev;
6acab15a
PZ
1310
1311 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1312};
1313
77c122bc
VS
1314enum intel_ddb_partitioning {
1315 INTEL_DDB_PART_1_2,
1316 INTEL_DDB_PART_5_6, /* IVB+ */
1317};
1318
1fd527cc
VS
1319struct intel_wm_level {
1320 bool enable;
1321 uint32_t pri_val;
1322 uint32_t spr_val;
1323 uint32_t cur_val;
1324 uint32_t fbc_val;
1325};
1326
820c1980 1327struct ilk_wm_values {
609cedef
VS
1328 uint32_t wm_pipe[3];
1329 uint32_t wm_lp[3];
1330 uint32_t wm_lp_spr[3];
1331 uint32_t wm_linetime[3];
1332 bool enable_fbc_wm;
1333 enum intel_ddb_partitioning partitioning;
1334};
1335
c67a470b 1336/*
765dab67
PZ
1337 * This struct helps tracking the state needed for runtime PM, which puts the
1338 * device in PCI D3 state. Notice that when this happens, nothing on the
1339 * graphics device works, even register access, so we don't get interrupts nor
1340 * anything else.
c67a470b 1341 *
765dab67
PZ
1342 * Every piece of our code that needs to actually touch the hardware needs to
1343 * either call intel_runtime_pm_get or call intel_display_power_get with the
1344 * appropriate power domain.
a8a8bd54 1345 *
765dab67
PZ
1346 * Our driver uses the autosuspend delay feature, which means we'll only really
1347 * suspend if we stay with zero refcount for a certain amount of time. The
1348 * default value is currently very conservative (see intel_init_runtime_pm), but
1349 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1350 *
1351 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1352 * goes back to false exactly before we reenable the IRQs. We use this variable
1353 * to check if someone is trying to enable/disable IRQs while they're supposed
1354 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1355 * case it happens.
c67a470b 1356 *
765dab67 1357 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1358 */
5d584b2e
PZ
1359struct i915_runtime_pm {
1360 bool suspended;
9df7575f 1361 bool _irqs_disabled;
c67a470b
PZ
1362};
1363
926321d5
DV
1364enum intel_pipe_crc_source {
1365 INTEL_PIPE_CRC_SOURCE_NONE,
1366 INTEL_PIPE_CRC_SOURCE_PLANE1,
1367 INTEL_PIPE_CRC_SOURCE_PLANE2,
1368 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1369 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1370 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1371 INTEL_PIPE_CRC_SOURCE_TV,
1372 INTEL_PIPE_CRC_SOURCE_DP_B,
1373 INTEL_PIPE_CRC_SOURCE_DP_C,
1374 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1375 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1376 INTEL_PIPE_CRC_SOURCE_MAX,
1377};
1378
8bf1e9f1 1379struct intel_pipe_crc_entry {
ac2300d4 1380 uint32_t frame;
8bf1e9f1
SH
1381 uint32_t crc[5];
1382};
1383
b2c88f5b 1384#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1385struct intel_pipe_crc {
d538bbdf
DL
1386 spinlock_t lock;
1387 bool opened; /* exclusive access to the result file */
e5f75aca 1388 struct intel_pipe_crc_entry *entries;
926321d5 1389 enum intel_pipe_crc_source source;
d538bbdf 1390 int head, tail;
07144428 1391 wait_queue_head_t wq;
8bf1e9f1
SH
1392};
1393
f99d7069
DV
1394struct i915_frontbuffer_tracking {
1395 struct mutex lock;
1396
1397 /*
1398 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1399 * scheduled flips.
1400 */
1401 unsigned busy_bits;
1402 unsigned flip_bits;
1403};
1404
77fec556 1405struct drm_i915_private {
f4c956ad 1406 struct drm_device *dev;
42dcedd4 1407 struct kmem_cache *slab;
f4c956ad 1408
5c969aa7 1409 const struct intel_device_info info;
f4c956ad
DV
1410
1411 int relative_constants_mode;
1412
1413 void __iomem *regs;
1414
907b28c5 1415 struct intel_uncore uncore;
f4c956ad
DV
1416
1417 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1418
28c70f16 1419
f4c956ad
DV
1420 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1421 * controller on different i2c buses. */
1422 struct mutex gmbus_mutex;
1423
1424 /**
1425 * Base address of the gmbus and gpio block.
1426 */
1427 uint32_t gpio_mmio_base;
1428
b6fdd0f2
SS
1429 /* MMIO base address for MIPI regs */
1430 uint32_t mipi_mmio_base;
1431
28c70f16
DV
1432 wait_queue_head_t gmbus_wait_queue;
1433
f4c956ad 1434 struct pci_dev *bridge_dev;
a4872ba6 1435 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1436 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1437 uint32_t last_seqno, next_seqno;
f4c956ad
DV
1438
1439 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
1440 struct resource mch_res;
1441
f4c956ad
DV
1442 /* protects the irq masks */
1443 spinlock_t irq_lock;
1444
84c33a64
SG
1445 /* protects the mmio flip data */
1446 spinlock_t mmio_flip_lock;
1447
f8b79e58
ID
1448 bool display_irqs_enabled;
1449
9ee32fea
DV
1450 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1451 struct pm_qos_request pm_qos;
1452
f4c956ad 1453 /* DPIO indirect register protection */
09153000 1454 struct mutex dpio_lock;
f4c956ad
DV
1455
1456 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1457 union {
1458 u32 irq_mask;
1459 u32 de_irq_mask[I915_MAX_PIPES];
1460 };
f4c956ad 1461 u32 gt_irq_mask;
605cd25b 1462 u32 pm_irq_mask;
a6706b45 1463 u32 pm_rps_events;
91d181dd 1464 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1465
f4c956ad 1466 struct work_struct hotplug_work;
b543fb04
EE
1467 struct {
1468 unsigned long hpd_last_jiffies;
1469 int hpd_cnt;
1470 enum {
1471 HPD_ENABLED = 0,
1472 HPD_DISABLED = 1,
1473 HPD_MARK_DISABLED = 2
1474 } hpd_mark;
1475 } hpd_stats[HPD_NUM_PINS];
142e2398 1476 u32 hpd_event_bits;
ac4c16c5 1477 struct timer_list hotplug_reenable_timer;
f4c956ad 1478
5c3fe8b0 1479 struct i915_fbc fbc;
439d7ac0 1480 struct i915_drrs drrs;
f4c956ad 1481 struct intel_opregion opregion;
41aa3448 1482 struct intel_vbt_data vbt;
f4c956ad
DV
1483
1484 /* overlay */
1485 struct intel_overlay *overlay;
f4c956ad 1486
58c68779
JN
1487 /* backlight registers and fields in struct intel_panel */
1488 spinlock_t backlight_lock;
31ad8ec6 1489
f4c956ad 1490 /* LVDS info */
f4c956ad
DV
1491 bool no_aux_handshake;
1492
f4c956ad
DV
1493 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1494 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1495 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1496
1497 unsigned int fsb_freq, mem_freq, is_ddr3;
d60c4473 1498 unsigned int vlv_cdclk_freq;
f4c956ad 1499
645416f5
DV
1500 /**
1501 * wq - Driver workqueue for GEM.
1502 *
1503 * NOTE: Work items scheduled here are not allowed to grab any modeset
1504 * locks, for otherwise the flushing done in the pageflip code will
1505 * result in deadlocks.
1506 */
f4c956ad
DV
1507 struct workqueue_struct *wq;
1508
1509 /* Display functions */
1510 struct drm_i915_display_funcs display;
1511
1512 /* PCH chipset type */
1513 enum intel_pch pch_type;
17a303ec 1514 unsigned short pch_id;
f4c956ad
DV
1515
1516 unsigned long quirks;
1517
b8efb17b
ZR
1518 enum modeset_restore modeset_restore;
1519 struct mutex modeset_restore_lock;
673a394b 1520
a7bbbd63 1521 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1522 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1523
4b5aed62 1524 struct i915_gem_mm mm;
5cc9ed4b
CW
1525#if defined(CONFIG_MMU_NOTIFIER)
1526 DECLARE_HASHTABLE(mmu_notifiers, 7);
1527#endif
8781342d 1528
8781342d
DV
1529 /* Kernel Modesetting */
1530
9b9d172d 1531 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1532
76c4ac04
DL
1533 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1534 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1535 wait_queue_head_t pending_flip_queue;
1536
c4597872
DV
1537#ifdef CONFIG_DEBUG_FS
1538 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1539#endif
1540
e72f9fbf
DV
1541 int num_shared_dpll;
1542 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
e4607fcf 1543 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1544
652c393a
JB
1545 /* Reclocking support */
1546 bool render_reclock_avail;
1547 bool lvds_downclock_avail;
18f9ed12
ZY
1548 /* indicates the reduced downclock for LVDS*/
1549 int lvds_downclock;
f99d7069
DV
1550
1551 struct i915_frontbuffer_tracking fb_tracking;
1552
652c393a 1553 u16 orig_clock;
f97108d1 1554
c4804411 1555 bool mchbar_need_disable;
f97108d1 1556
a4da4fa4
DV
1557 struct intel_l3_parity l3_parity;
1558
59124506
BW
1559 /* Cannot be determined by PCIID. You must always read a register. */
1560 size_t ellc_size;
1561
c6a828d3 1562 /* gen6+ rps state */
c85aa885 1563 struct intel_gen6_power_mgmt rps;
c6a828d3 1564
20e4d407
DV
1565 /* ilk-only ips/rps state. Everything in here is protected by the global
1566 * mchdev_lock in intel_pm.c */
c85aa885 1567 struct intel_ilk_power_mgmt ips;
b5e50c3f 1568
83c00f55 1569 struct i915_power_domains power_domains;
a38911a3 1570
a031d709 1571 struct i915_psr psr;
3f51e471 1572
99584db3 1573 struct i915_gpu_error gpu_error;
ae681d96 1574
c9cddffc
JB
1575 struct drm_i915_gem_object *vlv_pctx;
1576
4520f53a 1577#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1578 /* list of fbdev register on this device */
1579 struct intel_fbdev *fbdev;
4520f53a 1580#endif
e953fd7b 1581
073f34d9
JB
1582 /*
1583 * The console may be contended at resume, but we don't
1584 * want it to block on it.
1585 */
1586 struct work_struct console_resume_work;
1587
e953fd7b 1588 struct drm_property *broadcast_rgb_property;
3f43c48d 1589 struct drm_property *force_audio_property;
e3689190 1590
254f965c 1591 uint32_t hw_context_size;
a33afea5 1592 struct list_head context_list;
f4c956ad 1593
3e68320e 1594 u32 fdi_rx_config;
68d18ad7 1595
842f1c8b 1596 u32 suspend_count;
f4c956ad 1597 struct i915_suspend_saved_registers regfile;
ddeea5b0 1598 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1599
53615a5e
VS
1600 struct {
1601 /*
1602 * Raw watermark latency values:
1603 * in 0.1us units for WM0,
1604 * in 0.5us units for WM1+.
1605 */
1606 /* primary */
1607 uint16_t pri_latency[5];
1608 /* sprite */
1609 uint16_t spr_latency[5];
1610 /* cursor */
1611 uint16_t cur_latency[5];
609cedef
VS
1612
1613 /* current hardware state */
820c1980 1614 struct ilk_wm_values hw;
53615a5e
VS
1615 } wm;
1616
8a187455
PZ
1617 struct i915_runtime_pm pm;
1618
13cf5504
DA
1619 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1620 u32 long_hpd_port_mask;
1621 u32 short_hpd_port_mask;
1622 struct work_struct dig_port_work;
1623
0e32b39c
DA
1624 /*
1625 * if we get a HPD irq from DP and a HPD irq from non-DP
1626 * the non-DP HPD could block the workqueue on a mode config
1627 * mutex getting, that userspace may have taken. However
1628 * userspace is waiting on the DP workqueue to run which is
1629 * blocked behind the non-DP one.
1630 */
1631 struct workqueue_struct *dp_wq;
1632
231f42a4
DV
1633 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1634 * here! */
1635 struct i915_dri1_state dri1;
db1b76ca
DV
1636 /* Old ums support infrastructure, same warning applies. */
1637 struct i915_ums_state ums;
bdf1e7e3
DV
1638
1639 /*
1640 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1641 * will be rejected. Instead look for a better place.
1642 */
77fec556 1643};
1da177e4 1644
2c1792a1
CW
1645static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1646{
1647 return dev->dev_private;
1648}
1649
b4519513
CW
1650/* Iterate over initialised rings */
1651#define for_each_ring(ring__, dev_priv__, i__) \
1652 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1653 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1654
b1d7e4b4
WF
1655enum hdmi_force_audio {
1656 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1657 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1658 HDMI_AUDIO_AUTO, /* trust EDID */
1659 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1660};
1661
190d6cd5 1662#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1663
37e680a1
CW
1664struct drm_i915_gem_object_ops {
1665 /* Interface between the GEM object and its backing storage.
1666 * get_pages() is called once prior to the use of the associated set
1667 * of pages before to binding them into the GTT, and put_pages() is
1668 * called after we no longer need them. As we expect there to be
1669 * associated cost with migrating pages between the backing storage
1670 * and making them available for the GPU (e.g. clflush), we may hold
1671 * onto the pages after they are no longer referenced by the GPU
1672 * in case they may be used again shortly (for example migrating the
1673 * pages to a different memory domain within the GTT). put_pages()
1674 * will therefore most likely be called when the object itself is
1675 * being released or under memory pressure (where we attempt to
1676 * reap pages for the shrinker).
1677 */
1678 int (*get_pages)(struct drm_i915_gem_object *);
1679 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
1680 int (*dmabuf_export)(struct drm_i915_gem_object *);
1681 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
1682};
1683
a071fa00
DV
1684/*
1685 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1686 * considered to be the frontbuffer for the given plane interface-vise. This
1687 * doesn't mean that the hw necessarily already scans it out, but that any
1688 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1689 *
1690 * We have one bit per pipe and per scanout plane type.
1691 */
1692#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1693#define INTEL_FRONTBUFFER_BITS \
1694 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1695#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1696 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1697#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1698 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1699#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1700 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1701#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1702 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c
DV
1703#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1704 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 1705
673a394b 1706struct drm_i915_gem_object {
c397b908 1707 struct drm_gem_object base;
673a394b 1708
37e680a1
CW
1709 const struct drm_i915_gem_object_ops *ops;
1710
2f633156
BW
1711 /** List of VMAs backed by this object */
1712 struct list_head vma_list;
1713
c1ad11fc
CW
1714 /** Stolen memory for this object, instead of being backed by shmem. */
1715 struct drm_mm_node *stolen;
35c20a60 1716 struct list_head global_list;
673a394b 1717
69dc4987 1718 struct list_head ring_list;
b25cb2f8
BW
1719 /** Used in execbuf to temporarily hold a ref */
1720 struct list_head obj_exec_link;
673a394b
EA
1721
1722 /**
65ce3027
CW
1723 * This is set if the object is on the active lists (has pending
1724 * rendering and so a non-zero seqno), and is not set if it i s on
1725 * inactive (ready to be unbound) list.
673a394b 1726 */
0206e353 1727 unsigned int active:1;
673a394b
EA
1728
1729 /**
1730 * This is set if the object has been written to since last bound
1731 * to the GTT
1732 */
0206e353 1733 unsigned int dirty:1;
778c3544
DV
1734
1735 /**
1736 * Fence register bits (if any) for this object. Will be set
1737 * as needed when mapped into the GTT.
1738 * Protected by dev->struct_mutex.
778c3544 1739 */
4b9de737 1740 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1741
778c3544
DV
1742 /**
1743 * Advice: are the backing pages purgeable?
1744 */
0206e353 1745 unsigned int madv:2;
778c3544 1746
778c3544
DV
1747 /**
1748 * Current tiling mode for the object.
1749 */
0206e353 1750 unsigned int tiling_mode:2;
5d82e3e6
CW
1751 /**
1752 * Whether the tiling parameters for the currently associated fence
1753 * register have changed. Note that for the purposes of tracking
1754 * tiling changes we also treat the unfenced register, the register
1755 * slot that the object occupies whilst it executes a fenced
1756 * command (such as BLT on gen2/3), as a "fence".
1757 */
1758 unsigned int fence_dirty:1;
778c3544 1759
75e9e915
DV
1760 /**
1761 * Is the object at the current location in the gtt mappable and
1762 * fenceable? Used to avoid costly recalculations.
1763 */
0206e353 1764 unsigned int map_and_fenceable:1;
75e9e915 1765
fb7d516a
DV
1766 /**
1767 * Whether the current gtt mapping needs to be mappable (and isn't just
1768 * mappable by accident). Track pin and fault separate for a more
1769 * accurate mappable working set.
1770 */
0206e353
AJ
1771 unsigned int fault_mappable:1;
1772 unsigned int pin_mappable:1;
cc98b413 1773 unsigned int pin_display:1;
fb7d516a 1774
24f3a8cf
AG
1775 /*
1776 * Is the object to be mapped as read-only to the GPU
1777 * Only honoured if hardware has relevant pte bit
1778 */
1779 unsigned long gt_ro:1;
651d794f 1780 unsigned int cache_level:3;
93dfb40c 1781
7bddb01f 1782 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1783 unsigned int has_global_gtt_mapping:1;
9da3da66 1784 unsigned int has_dma_mapping:1;
7bddb01f 1785
a071fa00
DV
1786 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1787
9da3da66 1788 struct sg_table *pages;
a5570178 1789 int pages_pin_count;
673a394b 1790
1286ff73 1791 /* prime dma-buf support */
9a70cc2a
DA
1792 void *dma_buf_vmapping;
1793 int vmapping_count;
1794
a4872ba6 1795 struct intel_engine_cs *ring;
caea7476 1796
1c293ea3 1797 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1798 uint32_t last_read_seqno;
1799 uint32_t last_write_seqno;
caea7476
CW
1800 /** Breadcrumb of last fenced GPU access to the buffer. */
1801 uint32_t last_fenced_seqno;
673a394b 1802
778c3544 1803 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1804 uint32_t stride;
673a394b 1805
80075d49
DV
1806 /** References from framebuffers, locks out tiling changes. */
1807 unsigned long framebuffer_references;
1808
280b713b 1809 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1810 unsigned long *bit_17;
280b713b 1811
79e53945 1812 /** User space pin count and filp owning the pin */
aa5f8021 1813 unsigned long user_pin_count;
79e53945 1814 struct drm_file *pin_filp;
71acb5eb
DA
1815
1816 /** for phy allocated objects */
00731155 1817 drm_dma_handle_t *phys_handle;
673a394b 1818
5cc9ed4b
CW
1819 union {
1820 struct i915_gem_userptr {
1821 uintptr_t ptr;
1822 unsigned read_only :1;
1823 unsigned workers :4;
1824#define I915_GEM_USERPTR_MAX_WORKERS 15
1825
1826 struct mm_struct *mm;
1827 struct i915_mmu_object *mn;
1828 struct work_struct *work;
1829 } userptr;
1830 };
1831};
62b8b215 1832#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1833
a071fa00
DV
1834void i915_gem_track_fb(struct drm_i915_gem_object *old,
1835 struct drm_i915_gem_object *new,
1836 unsigned frontbuffer_bits);
1837
673a394b
EA
1838/**
1839 * Request queue structure.
1840 *
1841 * The request queue allows us to note sequence numbers that have been emitted
1842 * and may be associated with active buffers to be retired.
1843 *
1844 * By keeping this list, we can avoid having to do questionable
1845 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1846 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1847 */
1848struct drm_i915_gem_request {
852835f3 1849 /** On Which ring this request was generated */
a4872ba6 1850 struct intel_engine_cs *ring;
852835f3 1851
673a394b
EA
1852 /** GEM sequence number associated with this request. */
1853 uint32_t seqno;
1854
7d736f4f
MK
1855 /** Position in the ringbuffer of the start of the request */
1856 u32 head;
1857
1858 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1859 u32 tail;
1860
0e50e96b 1861 /** Context related to this request */
273497e5 1862 struct intel_context *ctx;
0e50e96b 1863
7d736f4f
MK
1864 /** Batch buffer related to this request if any */
1865 struct drm_i915_gem_object *batch_obj;
1866
673a394b
EA
1867 /** Time at which this request was emitted, in jiffies. */
1868 unsigned long emitted_jiffies;
1869
b962442e 1870 /** global list entry for this request */
673a394b 1871 struct list_head list;
b962442e 1872
f787a5f5 1873 struct drm_i915_file_private *file_priv;
b962442e
EA
1874 /** file_priv list entry for this request */
1875 struct list_head client_list;
673a394b
EA
1876};
1877
1878struct drm_i915_file_private {
b29c19b6 1879 struct drm_i915_private *dev_priv;
ab0e7ff9 1880 struct drm_file *file;
b29c19b6 1881
673a394b 1882 struct {
99057c81 1883 spinlock_t lock;
b962442e 1884 struct list_head request_list;
b29c19b6 1885 struct delayed_work idle_work;
673a394b 1886 } mm;
40521054 1887 struct idr context_idr;
e59ec13d 1888
b29c19b6 1889 atomic_t rps_wait_boost;
a4872ba6 1890 struct intel_engine_cs *bsd_ring;
673a394b
EA
1891};
1892
351e3db2
BV
1893/*
1894 * A command that requires special handling by the command parser.
1895 */
1896struct drm_i915_cmd_descriptor {
1897 /*
1898 * Flags describing how the command parser processes the command.
1899 *
1900 * CMD_DESC_FIXED: The command has a fixed length if this is set,
1901 * a length mask if not set
1902 * CMD_DESC_SKIP: The command is allowed but does not follow the
1903 * standard length encoding for the opcode range in
1904 * which it falls
1905 * CMD_DESC_REJECT: The command is never allowed
1906 * CMD_DESC_REGISTER: The command should be checked against the
1907 * register whitelist for the appropriate ring
1908 * CMD_DESC_MASTER: The command is allowed if the submitting process
1909 * is the DRM master
1910 */
1911 u32 flags;
1912#define CMD_DESC_FIXED (1<<0)
1913#define CMD_DESC_SKIP (1<<1)
1914#define CMD_DESC_REJECT (1<<2)
1915#define CMD_DESC_REGISTER (1<<3)
1916#define CMD_DESC_BITMASK (1<<4)
1917#define CMD_DESC_MASTER (1<<5)
1918
1919 /*
1920 * The command's unique identification bits and the bitmask to get them.
1921 * This isn't strictly the opcode field as defined in the spec and may
1922 * also include type, subtype, and/or subop fields.
1923 */
1924 struct {
1925 u32 value;
1926 u32 mask;
1927 } cmd;
1928
1929 /*
1930 * The command's length. The command is either fixed length (i.e. does
1931 * not include a length field) or has a length field mask. The flag
1932 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
1933 * a length mask. All command entries in a command table must include
1934 * length information.
1935 */
1936 union {
1937 u32 fixed;
1938 u32 mask;
1939 } length;
1940
1941 /*
1942 * Describes where to find a register address in the command to check
1943 * against the ring's register whitelist. Only valid if flags has the
1944 * CMD_DESC_REGISTER bit set.
1945 */
1946 struct {
1947 u32 offset;
1948 u32 mask;
1949 } reg;
1950
1951#define MAX_CMD_DESC_BITMASKS 3
1952 /*
1953 * Describes command checks where a particular dword is masked and
1954 * compared against an expected value. If the command does not match
1955 * the expected value, the parser rejects it. Only valid if flags has
1956 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
1957 * are valid.
d4d48035
BV
1958 *
1959 * If the check specifies a non-zero condition_mask then the parser
1960 * only performs the check when the bits specified by condition_mask
1961 * are non-zero.
351e3db2
BV
1962 */
1963 struct {
1964 u32 offset;
1965 u32 mask;
1966 u32 expected;
d4d48035
BV
1967 u32 condition_offset;
1968 u32 condition_mask;
351e3db2
BV
1969 } bits[MAX_CMD_DESC_BITMASKS];
1970};
1971
1972/*
1973 * A table of commands requiring special handling by the command parser.
1974 *
1975 * Each ring has an array of tables. Each table consists of an array of command
1976 * descriptors, which must be sorted with command opcodes in ascending order.
1977 */
1978struct drm_i915_cmd_table {
1979 const struct drm_i915_cmd_descriptor *table;
1980 int count;
1981};
1982
5c969aa7 1983#define INTEL_INFO(dev) (&to_i915(dev)->info)
cae5852d 1984
ffbab09b
VS
1985#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1986#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
cae5852d 1987#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
ffbab09b 1988#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
cae5852d 1989#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
ffbab09b
VS
1990#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1991#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
cae5852d
ZN
1992#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1993#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1994#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
ffbab09b 1995#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
cae5852d 1996#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
ffbab09b
VS
1997#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1998#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
cae5852d
ZN
1999#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2000#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
ffbab09b 2001#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
4b65177b 2002#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
ffbab09b
VS
2003#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
2004 (dev)->pdev->device == 0x0152 || \
2005 (dev)->pdev->device == 0x015a)
2006#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
2007 (dev)->pdev->device == 0x0106 || \
2008 (dev)->pdev->device == 0x010A)
70a3eb7a 2009#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
6df4027b 2010#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
4cae9ae0 2011#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
8179f1f0 2012#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
cae5852d 2013#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2014#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
ffbab09b 2015 ((dev)->pdev->device & 0xFF00) == 0x0C00)
5dd8c4c3
BW
2016#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
2017 (((dev)->pdev->device & 0xf) == 0x2 || \
2018 ((dev)->pdev->device & 0xf) == 0x6 || \
2019 ((dev)->pdev->device & 0xf) == 0xe))
2020#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
ffbab09b 2021 ((dev)->pdev->device & 0xFF00) == 0x0A00)
5dd8c4c3 2022#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
9435373e 2023#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
ffbab09b 2024 ((dev)->pdev->device & 0x00F0) == 0x0020)
9bbfd20a
PZ
2025/* ULX machines are also considered ULT. */
2026#define IS_HSW_ULX(dev) ((dev)->pdev->device == 0x0A0E || \
2027 (dev)->pdev->device == 0x0A1E)
b833d685 2028#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2029
85436696
JB
2030/*
2031 * The genX designation typically refers to the render engine, so render
2032 * capability related checks should use IS_GEN, while display and other checks
2033 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2034 * chips, etc.).
2035 */
cae5852d
ZN
2036#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2037#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2038#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2039#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2040#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2041#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2042#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
cae5852d 2043
73ae478c
BW
2044#define RENDER_RING (1<<RCS)
2045#define BSD_RING (1<<VCS)
2046#define BLT_RING (1<<BCS)
2047#define VEBOX_RING (1<<VECS)
845f74a7 2048#define BSD2_RING (1<<VCS2)
63c42e56 2049#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2050#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2051#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2052#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2053#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2054#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2055 to_i915(dev)->ellc_size)
cae5852d
ZN
2056#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2057
254f965c 2058#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
7365fb78
JB
2059#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6)
2060#define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 && !IS_GEN8(dev))
692ef70c
JB
2061#define USES_PPGTT(dev) (i915.enable_ppgtt)
2062#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
1d2a314c 2063
05394f39 2064#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2065#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2066
b45305fc
DV
2067/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2068#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
2069/*
2070 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2071 * even when in MSI mode. This results in spurious interrupt warnings if the
2072 * legacy irq no. is shared with another device. The kernel then disables that
2073 * interrupt source and so prevents the other device from working properly.
2074 */
2075#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2076#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2077
cae5852d
ZN
2078/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2079 * rows, which changed the alignment requirements and fence programming.
2080 */
2081#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2082 IS_I915GM(dev)))
2083#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2084#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2085#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
2086#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2087#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2088
2089#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2090#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2091#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2092
2a114cc1 2093#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2094
dd93be58 2095#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2096#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
ed8546ac 2097#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
6157d3c8 2098#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
fd7f8cce 2099 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
affa9354 2100
17a303ec
PZ
2101#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2102#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2103#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2104#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2105#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2106#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2107
2c1792a1 2108#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
eb877ebf 2109#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
2110#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2111#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2112#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2113#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2114
5fafe292
SJ
2115#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2116
040d2baa
BW
2117/* DPF == dynamic parity feature */
2118#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2119#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2120
c8735b0c
BW
2121#define GT_FREQUENCY_MULTIPLIER 50
2122
05394f39
CW
2123#include "i915_trace.h"
2124
baa70943 2125extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2126extern int i915_max_ioctl;
2127
6a9ee8af
DA
2128extern int i915_suspend(struct drm_device *dev, pm_message_t state);
2129extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
2130extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2131extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2132
d330a953
JN
2133/* i915_params.c */
2134struct i915_params {
2135 int modeset;
2136 int panel_ignore_lid;
2137 unsigned int powersave;
2138 int semaphores;
2139 unsigned int lvds_downclock;
2140 int lvds_channel_mode;
2141 int panel_use_ssc;
2142 int vbt_sdvo_panel_type;
2143 int enable_rc6;
2144 int enable_fbc;
d330a953
JN
2145 int enable_ppgtt;
2146 int enable_psr;
2147 unsigned int preliminary_hw_support;
2148 int disable_power_well;
2149 int enable_ips;
e5aa6541 2150 int invert_brightness;
351e3db2 2151 int enable_cmd_parser;
e5aa6541
DL
2152 /* leave bools at the end to not create holes */
2153 bool enable_hangcheck;
2154 bool fastboot;
d330a953
JN
2155 bool prefault_disable;
2156 bool reset;
a0bae57f 2157 bool disable_display;
7a10dfa6 2158 bool disable_vtd_wa;
84c33a64 2159 int use_mmio_flip;
5978118c 2160 bool mmio_debug;
d330a953
JN
2161};
2162extern struct i915_params i915 __read_mostly;
2163
1da177e4 2164 /* i915_dma.c */
d05c617e 2165void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 2166extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 2167extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2168extern int i915_driver_unload(struct drm_device *);
2885f6ac 2169extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2170extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2171extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2172 struct drm_file *file);
673a394b 2173extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2174 struct drm_file *file);
84b1fd10 2175extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 2176#ifdef CONFIG_COMPAT
0d6aa60b
DA
2177extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2178 unsigned long arg);
c43b5634 2179#endif
673a394b 2180extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
2181 struct drm_clip_rect *box,
2182 int DR1, int DR4);
8e96d9c4 2183extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 2184extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2185extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2186extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2187extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2188extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2189int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2190
073f34d9 2191extern void intel_console_resume(struct work_struct *work);
af6061af 2192
1da177e4 2193/* i915_irq.c */
10cd45b6 2194void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2195__printf(3, 4)
2196void i915_handle_error(struct drm_device *dev, bool wedged,
2197 const char *fmt, ...);
1da177e4 2198
76c3552f
D
2199void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2200 int new_delay);
f71d4af4 2201extern void intel_irq_init(struct drm_device *dev);
20afbda2 2202extern void intel_hpd_init(struct drm_device *dev);
907b28c5
CW
2203
2204extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2205extern void intel_uncore_early_sanitize(struct drm_device *dev,
2206 bool restore_forcewake);
907b28c5 2207extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2208extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2209extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2210extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
b1f14ad0 2211
7c463586 2212void
50227e1c 2213i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2214 u32 status_mask);
7c463586
KP
2215
2216void
50227e1c 2217i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2218 u32 status_mask);
7c463586 2219
f8b79e58
ID
2220void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2221void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2222
673a394b
EA
2223/* i915_gem.c */
2224int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2225 struct drm_file *file_priv);
2226int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2227 struct drm_file *file_priv);
2228int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2229 struct drm_file *file_priv);
2230int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2231 struct drm_file *file_priv);
2232int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2233 struct drm_file *file_priv);
de151cf6
JB
2234int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2235 struct drm_file *file_priv);
673a394b
EA
2236int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2237 struct drm_file *file_priv);
2238int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2239 struct drm_file *file_priv);
2240int i915_gem_execbuffer(struct drm_device *dev, void *data,
2241 struct drm_file *file_priv);
76446cac
JB
2242int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2243 struct drm_file *file_priv);
673a394b
EA
2244int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2245 struct drm_file *file_priv);
2246int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2247 struct drm_file *file_priv);
2248int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2249 struct drm_file *file_priv);
199adf40
BW
2250int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2251 struct drm_file *file);
2252int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2253 struct drm_file *file);
673a394b
EA
2254int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2255 struct drm_file *file_priv);
3ef94daa
CW
2256int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2257 struct drm_file *file_priv);
673a394b
EA
2258int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2259 struct drm_file *file_priv);
2260int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2261 struct drm_file *file_priv);
2262int i915_gem_set_tiling(struct drm_device *dev, void *data,
2263 struct drm_file *file_priv);
2264int i915_gem_get_tiling(struct drm_device *dev, void *data,
2265 struct drm_file *file_priv);
5cc9ed4b
CW
2266int i915_gem_init_userptr(struct drm_device *dev);
2267int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2268 struct drm_file *file);
5a125c3c
EA
2269int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2270 struct drm_file *file_priv);
23ba4fd0
BW
2271int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2272 struct drm_file *file_priv);
673a394b 2273void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
2274void *i915_gem_object_alloc(struct drm_device *dev);
2275void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2276void i915_gem_object_init(struct drm_i915_gem_object *obj,
2277 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2278struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2279 size_t size);
7e0d96bc
BW
2280void i915_init_vm(struct drm_i915_private *dev_priv,
2281 struct i915_address_space *vm);
673a394b 2282void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2283void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2284
1ec9e26d
DV
2285#define PIN_MAPPABLE 0x1
2286#define PIN_NONBLOCK 0x2
bf3d149b 2287#define PIN_GLOBAL 0x4
d23db88c
CW
2288#define PIN_OFFSET_BIAS 0x8
2289#define PIN_OFFSET_MASK (~4095)
2021746e 2290int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 2291 struct i915_address_space *vm,
2021746e 2292 uint32_t alignment,
d23db88c 2293 uint64_t flags);
07fe0b12 2294int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2295int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2296void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2297void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 2298void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 2299
4c914c0c
BV
2300int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2301 int *needs_clflush);
2302
37e680a1 2303int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
2304static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2305{
67d5a50c
ID
2306 struct sg_page_iter sg_iter;
2307
2308 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 2309 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
2310
2311 return NULL;
9da3da66 2312}
a5570178
CW
2313static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2314{
2315 BUG_ON(obj->pages == NULL);
2316 obj->pages_pin_count++;
2317}
2318static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2319{
2320 BUG_ON(obj->pages_pin_count == 0);
2321 obj->pages_pin_count--;
2322}
2323
54cf91dc 2324int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2325int i915_gem_object_sync(struct drm_i915_gem_object *obj,
a4872ba6 2326 struct intel_engine_cs *to);
e2d05a8b 2327void i915_vma_move_to_active(struct i915_vma *vma,
a4872ba6 2328 struct intel_engine_cs *ring);
ff72145b
DA
2329int i915_gem_dumb_create(struct drm_file *file_priv,
2330 struct drm_device *dev,
2331 struct drm_mode_create_dumb *args);
2332int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2333 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2334/**
2335 * Returns true if seq1 is later than seq2.
2336 */
2337static inline bool
2338i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2339{
2340 return (int32_t)(seq1 - seq2) >= 0;
2341}
2342
fca26bb4
MK
2343int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2344int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2345int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2346int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2347
d8ffa60b
DV
2348bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2349void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
1690e1eb 2350
8d9fc7fd 2351struct drm_i915_gem_request *
a4872ba6 2352i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2353
b29c19b6 2354bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2355void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2356int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2357 bool interruptible);
84c33a64
SG
2358int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno);
2359
1f83fee0
DV
2360static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2361{
2362 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2363 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2364}
2365
2366static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2367{
2ac0f450
MK
2368 return atomic_read(&error->reset_counter) & I915_WEDGED;
2369}
2370
2371static inline u32 i915_reset_count(struct i915_gpu_error *error)
2372{
2373 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2374}
a71d8d94 2375
88b4aa87
MK
2376static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2377{
2378 return dev_priv->gpu_error.stop_rings == 0 ||
2379 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2380}
2381
2382static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2383{
2384 return dev_priv->gpu_error.stop_rings == 0 ||
2385 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2386}
2387
069efc1d 2388void i915_gem_reset(struct drm_device *dev);
000433b6 2389bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2390int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2391int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 2392int __must_check i915_gem_init_hw(struct drm_device *dev);
a4872ba6 2393int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
f691e2f4 2394void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2395void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2396int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2397int __must_check i915_gem_suspend(struct drm_device *dev);
a4872ba6 2398int __i915_add_request(struct intel_engine_cs *ring,
0025c077 2399 struct drm_file *file,
7d736f4f 2400 struct drm_i915_gem_object *batch_obj,
0025c077
MK
2401 u32 *seqno);
2402#define i915_add_request(ring, seqno) \
854c94a7 2403 __i915_add_request(ring, NULL, NULL, seqno)
a4872ba6 2404int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
199b2bc2 2405 uint32_t seqno);
de151cf6 2406int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2407int __must_check
2408i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2409 bool write);
2410int __must_check
dabdfe02
CW
2411i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2412int __must_check
2da3b9b9
CW
2413i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2414 u32 alignment,
a4872ba6 2415 struct intel_engine_cs *pipelined);
cc98b413 2416void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
00731155 2417int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 2418 int align);
b29c19b6 2419int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2420void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2421
0fa87796
ID
2422uint32_t
2423i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2424uint32_t
d865110c
ID
2425i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2426 int tiling_mode, bool fenced);
467cffba 2427
e4ffd173
CW
2428int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2429 enum i915_cache_level cache_level);
2430
1286ff73
DV
2431struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2432 struct dma_buf *dma_buf);
2433
2434struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2435 struct drm_gem_object *gem_obj, int flags);
2436
19b2dbde
CW
2437void i915_gem_restore_fences(struct drm_device *dev);
2438
a70a3148
BW
2439unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2440 struct i915_address_space *vm);
2441bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2442bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2443 struct i915_address_space *vm);
2444unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2445 struct i915_address_space *vm);
2446struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2447 struct i915_address_space *vm);
accfef2e
BW
2448struct i915_vma *
2449i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2450 struct i915_address_space *vm);
5c2abbea
BW
2451
2452struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
d7f46fc4
BW
2453static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2454 struct i915_vma *vma;
2455 list_for_each_entry(vma, &obj->vma_list, vma_link)
2456 if (vma->pin_count > 0)
2457 return true;
2458 return false;
2459}
5c2abbea 2460
a70a3148
BW
2461/* Some GGTT VM helpers */
2462#define obj_to_ggtt(obj) \
2463 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2464static inline bool i915_is_ggtt(struct i915_address_space *vm)
2465{
2466 struct i915_address_space *ggtt =
2467 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2468 return vm == ggtt;
2469}
2470
2471static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2472{
2473 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2474}
2475
2476static inline unsigned long
2477i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2478{
2479 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2480}
2481
2482static inline unsigned long
2483i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2484{
2485 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2486}
c37e2204
BW
2487
2488static inline int __must_check
2489i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2490 uint32_t alignment,
1ec9e26d 2491 unsigned flags)
c37e2204 2492{
bf3d149b 2493 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment, flags | PIN_GLOBAL);
c37e2204 2494}
a70a3148 2495
b287110e
DV
2496static inline int
2497i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2498{
2499 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2500}
2501
2502void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2503
254f965c 2504/* i915_gem_context.c */
0eea67eb 2505#define ctx_to_ppgtt(ctx) container_of((ctx)->vm, struct i915_hw_ppgtt, base)
8245be31 2506int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2507void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 2508void i915_gem_context_reset(struct drm_device *dev);
e422b888 2509int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 2510int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 2511void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
a4872ba6 2512int i915_switch_context(struct intel_engine_cs *ring,
273497e5
OM
2513 struct intel_context *to);
2514struct intel_context *
41bde553 2515i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 2516void i915_gem_context_free(struct kref *ctx_ref);
273497e5 2517static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 2518{
691e6415 2519 kref_get(&ctx->ref);
dce3271b
MK
2520}
2521
273497e5 2522static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 2523{
691e6415 2524 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
2525}
2526
273497e5 2527static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 2528{
821d66dd 2529 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
2530}
2531
84624813
BW
2532int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2533 struct drm_file *file);
2534int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2535 struct drm_file *file);
1286ff73 2536
9d0a6fa6 2537/* i915_gem_render_state.c */
a4872ba6 2538int i915_gem_render_state_init(struct intel_engine_cs *ring);
679845ed
BW
2539/* i915_gem_evict.c */
2540int __must_check i915_gem_evict_something(struct drm_device *dev,
2541 struct i915_address_space *vm,
2542 int min_size,
2543 unsigned alignment,
2544 unsigned cache_level,
d23db88c
CW
2545 unsigned long start,
2546 unsigned long end,
1ec9e26d 2547 unsigned flags);
679845ed
BW
2548int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2549int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 2550
0260c420 2551/* belongs in i915_gem_gtt.h */
d09105c6 2552static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2553{
2554 if (INTEL_INFO(dev)->gen < 6)
2555 intel_gtt_chipset_flush();
2556}
246cbfb5 2557
9797fbfb
CW
2558/* i915_gem_stolen.c */
2559int i915_gem_init_stolen(struct drm_device *dev);
5e59f717 2560int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
11be49eb 2561void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2562void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2563struct drm_i915_gem_object *
2564i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2565struct drm_i915_gem_object *
2566i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2567 u32 stolen_offset,
2568 u32 gtt_offset,
2569 u32 size);
9797fbfb 2570
673a394b 2571/* i915_gem_tiling.c */
2c1792a1 2572static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 2573{
50227e1c 2574 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
2575
2576 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2577 obj->tiling_mode != I915_TILING_NONE;
2578}
2579
673a394b 2580void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2581void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2582void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2583
2584/* i915_gem_debug.c */
23bc5982
CW
2585#if WATCH_LISTS
2586int i915_verify_lists(struct drm_device *dev);
673a394b 2587#else
23bc5982 2588#define i915_verify_lists(dev) 0
673a394b 2589#endif
1da177e4 2590
2017263e 2591/* i915_debugfs.c */
27c202ad
BG
2592int i915_debugfs_init(struct drm_minor *minor);
2593void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 2594#ifdef CONFIG_DEBUG_FS
07144428
DL
2595void intel_display_crc_init(struct drm_device *dev);
2596#else
f8c168fa 2597static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 2598#endif
84734a04
MK
2599
2600/* i915_gpu_error.c */
edc3d884
MK
2601__printf(2, 3)
2602void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2603int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2604 const struct i915_error_state_file_priv *error);
4dc955f7
MK
2605int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2606 size_t count, loff_t pos);
2607static inline void i915_error_state_buf_release(
2608 struct drm_i915_error_state_buf *eb)
2609{
2610 kfree(eb->buf);
2611}
58174462
MK
2612void i915_capture_error_state(struct drm_device *dev, bool wedge,
2613 const char *error_msg);
84734a04
MK
2614void i915_error_state_get(struct drm_device *dev,
2615 struct i915_error_state_file_priv *error_priv);
2616void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2617void i915_destroy_error_state(struct drm_device *dev);
2618
2619void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2620const char *i915_cache_level_str(int type);
2017263e 2621
351e3db2 2622/* i915_cmd_parser.c */
d728c8ef 2623int i915_cmd_parser_get_version(void);
a4872ba6
OM
2624int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2625void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2626bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2627int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2
BV
2628 struct drm_i915_gem_object *batch_obj,
2629 u32 batch_start_offset,
2630 bool is_master);
2631
317c35d1
JB
2632/* i915_suspend.c */
2633extern int i915_save_state(struct drm_device *dev);
2634extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2635
d8157a36
DV
2636/* i915_ums.c */
2637void i915_save_display_reg(struct drm_device *dev);
2638void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2639
0136db58
BW
2640/* i915_sysfs.c */
2641void i915_setup_sysfs(struct drm_device *dev_priv);
2642void i915_teardown_sysfs(struct drm_device *dev_priv);
2643
f899fc64
CW
2644/* intel_i2c.c */
2645extern int intel_setup_gmbus(struct drm_device *dev);
2646extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2647static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2648{
2ed06c93 2649 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2650}
2651
2652extern struct i2c_adapter *intel_gmbus_get_adapter(
2653 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2654extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2655extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2656static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2657{
2658 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2659}
f899fc64
CW
2660extern void intel_i2c_reset(struct drm_device *dev);
2661
3b617967 2662/* intel_opregion.c */
9c4b0a68 2663struct intel_encoder;
44834a67 2664#ifdef CONFIG_ACPI
27d50c82 2665extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
2666extern void intel_opregion_init(struct drm_device *dev);
2667extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2668extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
2669extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2670 bool enable);
ecbc5cf3
JN
2671extern int intel_opregion_notify_adapter(struct drm_device *dev,
2672 pci_power_t state);
65e082c9 2673#else
27d50c82 2674static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
2675static inline void intel_opregion_init(struct drm_device *dev) { return; }
2676static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2677static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
2678static inline int
2679intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2680{
2681 return 0;
2682}
ecbc5cf3
JN
2683static inline int
2684intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2685{
2686 return 0;
2687}
65e082c9 2688#endif
8ee1c3db 2689
723bfd70
JB
2690/* intel_acpi.c */
2691#ifdef CONFIG_ACPI
2692extern void intel_register_dsm_handler(void);
2693extern void intel_unregister_dsm_handler(void);
2694#else
2695static inline void intel_register_dsm_handler(void) { return; }
2696static inline void intel_unregister_dsm_handler(void) { return; }
2697#endif /* CONFIG_ACPI */
2698
79e53945 2699/* modesetting */
f817586c 2700extern void intel_modeset_init_hw(struct drm_device *dev);
7d708ee4 2701extern void intel_modeset_suspend_hw(struct drm_device *dev);
79e53945 2702extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2703extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2704extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 2705extern void intel_connector_unregister(struct intel_connector *);
28d52043 2706extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2707extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2708 bool force_restore);
44cec740 2709extern void i915_redisable_vga(struct drm_device *dev);
04098753 2710extern void i915_redisable_vga_power_on(struct drm_device *dev);
ee5382ae 2711extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 2712extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2713extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2714extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2715extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84 2716extern void valleyview_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
2717extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
2718 bool enable);
0206e353
AJ
2719extern void intel_detect_pch(struct drm_device *dev);
2720extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2721extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2722
2911a35b 2723extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2724int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2725 struct drm_file *file);
b6359918
MK
2726int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2727 struct drm_file *file);
575155a9 2728
84c33a64
SG
2729void intel_notify_mmio_flip(struct intel_engine_cs *ring);
2730
6ef3d427
CW
2731/* overlay */
2732extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2733extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2734 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2735
2736extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2737extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2738 struct drm_device *dev,
2739 struct intel_display_error_state *error);
6ef3d427 2740
b7287d80
BW
2741/* On SNB platform, before reading ring registers forcewake bit
2742 * must be set to prevent GT core from power down and stale values being
2743 * returned.
2744 */
c8d9a590
D
2745void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2746void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
e998c40f 2747void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
b7287d80 2748
42c0526c
BW
2749int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2750int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2751
2752/* intel_sideband.c */
64936258
JN
2753u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2754void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2755u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
2756u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2757void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2758u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2759void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2760u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2761void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
2762u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2763void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
2764u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2765void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
2766u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2767void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
2768u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2769 enum intel_sbi_destination destination);
2770void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2771 enum intel_sbi_destination destination);
e9fe51c6
SK
2772u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2773void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 2774
2ec3815f
VS
2775int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2776int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
42c0526c 2777
c8d9a590
D
2778#define FORCEWAKE_RENDER (1 << 0)
2779#define FORCEWAKE_MEDIA (1 << 1)
2780#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2781
2782
0b274481
BW
2783#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2784#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2785
2786#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2787#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2788#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2789#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2790
2791#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2792#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2793#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2794#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2795
698b3135
CW
2796/* Be very careful with read/write 64-bit values. On 32-bit machines, they
2797 * will be implemented using 2 32-bit writes in an arbitrary order with
2798 * an arbitrary delay between them. This can cause the hardware to
2799 * act upon the intermediate value, possibly leading to corruption and
2800 * machine death. You have been warned.
2801 */
0b274481
BW
2802#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2803#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 2804
50877445
CW
2805#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
2806 u32 upper = I915_READ(upper_reg); \
2807 u32 lower = I915_READ(lower_reg); \
2808 u32 tmp = I915_READ(upper_reg); \
2809 if (upper != tmp) { \
2810 upper = tmp; \
2811 lower = I915_READ(lower_reg); \
2812 WARN_ON(I915_READ(upper_reg) != upper); \
2813 } \
2814 (u64)upper << 32 | lower; })
2815
cae5852d
ZN
2816#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2817#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2818
55bc60db
VS
2819/* "Broadcast RGB" property */
2820#define INTEL_BROADCAST_RGB_AUTO 0
2821#define INTEL_BROADCAST_RGB_FULL 1
2822#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2823
766aa1c4
VS
2824static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2825{
92e23b99 2826 if (IS_VALLEYVIEW(dev))
766aa1c4 2827 return VLV_VGACNTRL;
92e23b99
SJ
2828 else if (INTEL_INFO(dev)->gen >= 5)
2829 return CPU_VGACNTRL;
766aa1c4
VS
2830 else
2831 return VGACNTRL;
2832}
2833
2bb4629a
VS
2834static inline void __user *to_user_ptr(u64 address)
2835{
2836 return (void __user *)(uintptr_t)address;
2837}
2838
df97729f
ID
2839static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2840{
2841 unsigned long j = msecs_to_jiffies(m);
2842
2843 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2844}
2845
2846static inline unsigned long
2847timespec_to_jiffies_timeout(const struct timespec *value)
2848{
2849 unsigned long j = timespec_to_jiffies(value);
2850
2851 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2852}
2853
dce56b3c
PZ
2854/*
2855 * If you need to wait X milliseconds between events A and B, but event B
2856 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2857 * when event A happened, then just before event B you call this function and
2858 * pass the timestamp as the first argument, and X as the second argument.
2859 */
2860static inline void
2861wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2862{
ec5e0cfb 2863 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
2864
2865 /*
2866 * Don't re-read the value of "jiffies" every time since it may change
2867 * behind our back and break the math.
2868 */
2869 tmp_jiffies = jiffies;
2870 target_jiffies = timestamp_jiffies +
2871 msecs_to_jiffies_timeout(to_wait_ms);
2872
2873 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
2874 remaining_jiffies = target_jiffies - tmp_jiffies;
2875 while (remaining_jiffies)
2876 remaining_jiffies =
2877 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
2878 }
2879}
2880
1da177e4 2881#endif