]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
Revert "drm/i915: Parsing LFP brightness control from VBT"
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
b20385f1 38#include "intel_lrc.h"
0260c420 39#include "i915_gem_gtt.h"
564ddb2f 40#include "i915_gem_render_state.h"
0839ccb8 41#include <linux/io-mapping.h>
f899fc64 42#include <linux/i2c.h>
c167a6fc 43#include <linux/i2c-algo-bit.h>
0ade6386 44#include <drm/intel-gtt.h>
ba8286fa 45#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
d9fc9413 46#include <drm/drm_gem.h>
aaa6fd2a 47#include <linux/backlight.h>
5cc9ed4b 48#include <linux/hashtable.h>
2911a35b 49#include <linux/intel-iommu.h>
742cbee8 50#include <linux/kref.h>
9ee32fea 51#include <linux/pm_qos.h>
585fb111 52
1da177e4
LT
53/* General customization:
54 */
55
1da177e4
LT
56#define DRIVER_NAME "i915"
57#define DRIVER_DESC "Intel Graphics"
0e2cfc00 58#define DRIVER_DATE "20141219"
1da177e4 59
c883ef1b 60#undef WARN_ON
5f77eeb0
DV
61/* Many gcc seem to no see through this and fall over :( */
62#if 0
63#define WARN_ON(x) ({ \
64 bool __i915_warn_cond = (x); \
65 if (__builtin_constant_p(__i915_warn_cond)) \
66 BUILD_BUG_ON(__i915_warn_cond); \
67 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
68#else
69#define WARN_ON(x) WARN((x), "WARN_ON(" #x ")")
70#endif
71
72#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
73 (long) (x), __func__);
c883ef1b 74
e2c719b7
RC
75/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
76 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
77 * which may not necessarily be a user visible problem. This will either
78 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
79 * enable distros and users to tailor their preferred amount of i915 abrt
80 * spam.
81 */
82#define I915_STATE_WARN(condition, format...) ({ \
83 int __ret_warn_on = !!(condition); \
84 if (unlikely(__ret_warn_on)) { \
85 if (i915.verbose_state_checks) \
86 __WARN_printf(format); \
87 else \
88 DRM_ERROR(format); \
89 } \
90 unlikely(__ret_warn_on); \
91})
92
93#define I915_STATE_WARN_ON(condition) ({ \
94 int __ret_warn_on = !!(condition); \
95 if (unlikely(__ret_warn_on)) { \
96 if (i915.verbose_state_checks) \
97 __WARN_printf("WARN_ON(" #condition ")\n"); \
98 else \
99 DRM_ERROR("WARN_ON(" #condition ")\n"); \
100 } \
101 unlikely(__ret_warn_on); \
102})
103
317c35d1 104enum pipe {
752aa88a 105 INVALID_PIPE = -1,
317c35d1
JB
106 PIPE_A = 0,
107 PIPE_B,
9db4a9c7 108 PIPE_C,
a57c774a
AK
109 _PIPE_EDP,
110 I915_MAX_PIPES = _PIPE_EDP
317c35d1 111};
9db4a9c7 112#define pipe_name(p) ((p) + 'A')
317c35d1 113
a5c961d1
PZ
114enum transcoder {
115 TRANSCODER_A = 0,
116 TRANSCODER_B,
117 TRANSCODER_C,
a57c774a
AK
118 TRANSCODER_EDP,
119 I915_MAX_TRANSCODERS
a5c961d1
PZ
120};
121#define transcoder_name(t) ((t) + 'A')
122
84139d1e
DL
123/*
124 * This is the maximum (across all platforms) number of planes (primary +
125 * sprites) that can be active at the same time on one pipe.
126 *
127 * This value doesn't count the cursor plane.
128 */
129#define I915_MAX_PLANES 3
130
80824003
JB
131enum plane {
132 PLANE_A = 0,
133 PLANE_B,
9db4a9c7 134 PLANE_C,
80824003 135};
9db4a9c7 136#define plane_name(p) ((p) + 'A')
52440211 137
d615a166 138#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 139
2b139522
ED
140enum port {
141 PORT_A = 0,
142 PORT_B,
143 PORT_C,
144 PORT_D,
145 PORT_E,
146 I915_MAX_PORTS
147};
148#define port_name(p) ((p) + 'A')
149
a09caddd 150#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
151
152enum dpio_channel {
153 DPIO_CH0,
154 DPIO_CH1
155};
156
157enum dpio_phy {
158 DPIO_PHY0,
159 DPIO_PHY1
160};
161
b97186f0
PZ
162enum intel_display_power_domain {
163 POWER_DOMAIN_PIPE_A,
164 POWER_DOMAIN_PIPE_B,
165 POWER_DOMAIN_PIPE_C,
166 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
167 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
168 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
169 POWER_DOMAIN_TRANSCODER_A,
170 POWER_DOMAIN_TRANSCODER_B,
171 POWER_DOMAIN_TRANSCODER_C,
f52e353e 172 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
173 POWER_DOMAIN_PORT_DDI_A_2_LANES,
174 POWER_DOMAIN_PORT_DDI_A_4_LANES,
175 POWER_DOMAIN_PORT_DDI_B_2_LANES,
176 POWER_DOMAIN_PORT_DDI_B_4_LANES,
177 POWER_DOMAIN_PORT_DDI_C_2_LANES,
178 POWER_DOMAIN_PORT_DDI_C_4_LANES,
179 POWER_DOMAIN_PORT_DDI_D_2_LANES,
180 POWER_DOMAIN_PORT_DDI_D_4_LANES,
181 POWER_DOMAIN_PORT_DSI,
182 POWER_DOMAIN_PORT_CRT,
183 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 184 POWER_DOMAIN_VGA,
fbeeaa23 185 POWER_DOMAIN_AUDIO,
bd2bb1b9 186 POWER_DOMAIN_PLLS,
baa70707 187 POWER_DOMAIN_INIT,
bddc7645
ID
188
189 POWER_DOMAIN_NUM,
b97186f0
PZ
190};
191
192#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
193#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
194 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
195#define POWER_DOMAIN_TRANSCODER(tran) \
196 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
197 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 198
1d843f9d
EE
199enum hpd_pin {
200 HPD_NONE = 0,
201 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
202 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
203 HPD_CRT,
204 HPD_SDVO_B,
205 HPD_SDVO_C,
206 HPD_PORT_B,
207 HPD_PORT_C,
208 HPD_PORT_D,
209 HPD_NUM_PINS
210};
211
2a2d5482
CW
212#define I915_GEM_GPU_DOMAINS \
213 (I915_GEM_DOMAIN_RENDER | \
214 I915_GEM_DOMAIN_SAMPLER | \
215 I915_GEM_DOMAIN_COMMAND | \
216 I915_GEM_DOMAIN_INSTRUCTION | \
217 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 218
055e393f
DL
219#define for_each_pipe(__dev_priv, __p) \
220 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
2d025a5b
DL
221#define for_each_plane(pipe, p) \
222 for ((p) = 0; (p) < INTEL_INFO(dev)->num_sprites[(pipe)] + 1; (p)++)
d615a166 223#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
9db4a9c7 224
d79b814d
DL
225#define for_each_crtc(dev, crtc) \
226 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
227
d063ae48
DL
228#define for_each_intel_crtc(dev, intel_crtc) \
229 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
230
b2784e15
DL
231#define for_each_intel_encoder(dev, intel_encoder) \
232 list_for_each_entry(intel_encoder, \
233 &(dev)->mode_config.encoder_list, \
234 base.head)
235
6c2b7c12
DV
236#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
237 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
238 if ((intel_encoder)->base.crtc == (__crtc))
239
53f5e3ca
JB
240#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
241 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
242 if ((intel_connector)->base.encoder == (__encoder))
243
b04c5bd6
BF
244#define for_each_power_domain(domain, mask) \
245 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
246 if ((1 << (domain)) & (mask))
247
e7b903d2 248struct drm_i915_private;
ad46cb53 249struct i915_mm_struct;
5cc9ed4b 250struct i915_mmu_object;
e7b903d2 251
46edb027
DV
252enum intel_dpll_id {
253 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
254 /* real shared dpll ids must be >= 0 */
9cd86933
DV
255 DPLL_ID_PCH_PLL_A = 0,
256 DPLL_ID_PCH_PLL_B = 1,
429d47d5 257 /* hsw/bdw */
9cd86933
DV
258 DPLL_ID_WRPLL1 = 0,
259 DPLL_ID_WRPLL2 = 1,
429d47d5
S
260 /* skl */
261 DPLL_ID_SKL_DPLL1 = 0,
262 DPLL_ID_SKL_DPLL2 = 1,
263 DPLL_ID_SKL_DPLL3 = 2,
46edb027 264};
429d47d5 265#define I915_NUM_PLLS 3
46edb027 266
5358901f 267struct intel_dpll_hw_state {
dcfc3552 268 /* i9xx, pch plls */
66e985c0 269 uint32_t dpll;
8bcc2795 270 uint32_t dpll_md;
66e985c0
DV
271 uint32_t fp0;
272 uint32_t fp1;
dcfc3552
DL
273
274 /* hsw, bdw */
d452c5b6 275 uint32_t wrpll;
d1a2dc78
S
276
277 /* skl */
278 /*
279 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
280 * lower part of crtl1 and they get shifted into position when writing
281 * the register. This allows us to easily compare the state to share
282 * the DPLL.
283 */
284 uint32_t ctrl1;
285 /* HDMI only, 0 when used for DP */
286 uint32_t cfgcr1, cfgcr2;
5358901f
DV
287};
288
3e369b76 289struct intel_shared_dpll_config {
1e6f2ddc 290 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
3e369b76
ACO
291 struct intel_dpll_hw_state hw_state;
292};
293
294struct intel_shared_dpll {
295 struct intel_shared_dpll_config config;
8bd31e67
ACO
296 struct intel_shared_dpll_config *new_config;
297
ee7b9f93
JB
298 int active; /* count of number of active CRTCs (i.e. DPMS on) */
299 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
300 const char *name;
301 /* should match the index in the dev_priv->shared_dplls array */
302 enum intel_dpll_id id;
96f6128c
DV
303 /* The mode_set hook is optional and should be used together with the
304 * intel_prepare_shared_dpll function. */
15bdd4cf
DV
305 void (*mode_set)(struct drm_i915_private *dev_priv,
306 struct intel_shared_dpll *pll);
e7b903d2
DV
307 void (*enable)(struct drm_i915_private *dev_priv,
308 struct intel_shared_dpll *pll);
309 void (*disable)(struct drm_i915_private *dev_priv,
310 struct intel_shared_dpll *pll);
5358901f
DV
311 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
312 struct intel_shared_dpll *pll,
313 struct intel_dpll_hw_state *hw_state);
ee7b9f93 314};
ee7b9f93 315
429d47d5
S
316#define SKL_DPLL0 0
317#define SKL_DPLL1 1
318#define SKL_DPLL2 2
319#define SKL_DPLL3 3
320
e69d0bc1
DV
321/* Used by dp and fdi links */
322struct intel_link_m_n {
323 uint32_t tu;
324 uint32_t gmch_m;
325 uint32_t gmch_n;
326 uint32_t link_m;
327 uint32_t link_n;
328};
329
330void intel_link_compute_m_n(int bpp, int nlanes,
331 int pixel_clock, int link_clock,
332 struct intel_link_m_n *m_n);
333
1da177e4
LT
334/* Interface history:
335 *
336 * 1.1: Original.
0d6aa60b
DA
337 * 1.2: Add Power Management
338 * 1.3: Add vblank support
de227f5f 339 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 340 * 1.5: Add vblank pipe configuration
2228ed67
MD
341 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
342 * - Support vertical blank on secondary display pipe
1da177e4
LT
343 */
344#define DRIVER_MAJOR 1
2228ed67 345#define DRIVER_MINOR 6
1da177e4
LT
346#define DRIVER_PATCHLEVEL 0
347
23bc5982 348#define WATCH_LISTS 0
673a394b 349
0a3e67a4
JB
350struct opregion_header;
351struct opregion_acpi;
352struct opregion_swsci;
353struct opregion_asle;
354
8ee1c3db 355struct intel_opregion {
5bc4418b
BW
356 struct opregion_header __iomem *header;
357 struct opregion_acpi __iomem *acpi;
358 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
359 u32 swsci_gbda_sub_functions;
360 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
361 struct opregion_asle __iomem *asle;
362 void __iomem *vbt;
01fe9dbd 363 u32 __iomem *lid_state;
91a60f20 364 struct work_struct asle_work;
8ee1c3db 365};
44834a67 366#define OPREGION_SIZE (8*1024)
8ee1c3db 367
6ef3d427
CW
368struct intel_overlay;
369struct intel_overlay_error_state;
370
de151cf6 371#define I915_FENCE_REG_NONE -1
42b5aeab
VS
372#define I915_MAX_NUM_FENCES 32
373/* 32 fences + sign bit for FENCE_REG_NONE */
374#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
375
376struct drm_i915_fence_reg {
007cc8ac 377 struct list_head lru_list;
caea7476 378 struct drm_i915_gem_object *obj;
1690e1eb 379 int pin_count;
de151cf6 380};
7c1c2871 381
9b9d172d 382struct sdvo_device_mapping {
e957d772 383 u8 initialized;
9b9d172d 384 u8 dvo_port;
385 u8 slave_addr;
386 u8 dvo_wiring;
e957d772 387 u8 i2c_pin;
b1083333 388 u8 ddc_pin;
9b9d172d 389};
390
c4a1d9e4
CW
391struct intel_display_error_state;
392
63eeaf38 393struct drm_i915_error_state {
742cbee8 394 struct kref ref;
585b0288
BW
395 struct timeval time;
396
cb383002 397 char error_msg[128];
48b031e3 398 u32 reset_count;
62d5d69b 399 u32 suspend_count;
cb383002 400
585b0288 401 /* Generic register state */
63eeaf38
JB
402 u32 eir;
403 u32 pgtbl_er;
be998e2e 404 u32 ier;
885ea5a8 405 u32 gtier[4];
b9a3906b 406 u32 ccid;
0f3b6849
CW
407 u32 derrmr;
408 u32 forcewake;
585b0288
BW
409 u32 error; /* gen6+ */
410 u32 err_int; /* gen7 */
411 u32 done_reg;
91ec5d11
BW
412 u32 gac_eco;
413 u32 gam_ecochk;
414 u32 gab_ctl;
415 u32 gfx_mode;
585b0288 416 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
417 u64 fence[I915_MAX_NUM_FENCES];
418 struct intel_overlay_error_state *overlay;
419 struct intel_display_error_state *display;
0ca36d78 420 struct drm_i915_error_object *semaphore_obj;
585b0288 421
52d39a21 422 struct drm_i915_error_ring {
372fbb8e 423 bool valid;
362b8af7
BW
424 /* Software tracked state */
425 bool waiting;
426 int hangcheck_score;
427 enum intel_ring_hangcheck_action hangcheck_action;
428 int num_requests;
429
430 /* our own tracking of ring head and tail */
431 u32 cpu_ring_head;
432 u32 cpu_ring_tail;
433
434 u32 semaphore_seqno[I915_NUM_RINGS - 1];
435
436 /* Register state */
437 u32 tail;
438 u32 head;
439 u32 ctl;
440 u32 hws;
441 u32 ipeir;
442 u32 ipehr;
443 u32 instdone;
362b8af7
BW
444 u32 bbstate;
445 u32 instpm;
446 u32 instps;
447 u32 seqno;
448 u64 bbaddr;
50877445 449 u64 acthd;
362b8af7 450 u32 fault_reg;
13ffadd1 451 u64 faddr;
362b8af7
BW
452 u32 rc_psmi; /* sleep state */
453 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
454
52d39a21
CW
455 struct drm_i915_error_object {
456 int page_count;
457 u32 gtt_offset;
458 u32 *pages[0];
ab0e7ff9 459 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 460
52d39a21
CW
461 struct drm_i915_error_request {
462 long jiffies;
463 u32 seqno;
ee4f42b1 464 u32 tail;
52d39a21 465 } *requests;
6c7a01ec
BW
466
467 struct {
468 u32 gfx_mode;
469 union {
470 u64 pdp[4];
471 u32 pp_dir_base;
472 };
473 } vm_info;
ab0e7ff9
CW
474
475 pid_t pid;
476 char comm[TASK_COMM_LEN];
52d39a21 477 } ring[I915_NUM_RINGS];
3a448734 478
9df30794 479 struct drm_i915_error_buffer {
a779e5ab 480 u32 size;
9df30794 481 u32 name;
0201f1ec 482 u32 rseqno, wseqno;
9df30794
CW
483 u32 gtt_offset;
484 u32 read_domains;
485 u32 write_domain;
4b9de737 486 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
487 s32 pinned:2;
488 u32 tiling:2;
489 u32 dirty:1;
490 u32 purgeable:1;
5cc9ed4b 491 u32 userptr:1;
5d1333fc 492 s32 ring:4;
f56383cb 493 u32 cache_level:3;
95f5301d 494 } **active_bo, **pinned_bo;
6c7a01ec 495
95f5301d 496 u32 *active_bo_count, *pinned_bo_count;
3a448734 497 u32 vm_count;
63eeaf38
JB
498};
499
7bd688cd 500struct intel_connector;
820d2d77 501struct intel_encoder;
b8cecdf5 502struct intel_crtc_config;
46f297fb 503struct intel_plane_config;
0e8ffe1b 504struct intel_crtc;
ee9300bb
DV
505struct intel_limit;
506struct dpll;
b8cecdf5 507
e70236a8 508struct drm_i915_display_funcs {
ee5382ae 509 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 510 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
511 void (*disable_fbc)(struct drm_device *dev);
512 int (*get_display_clock_speed)(struct drm_device *dev);
513 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
514 /**
515 * find_dpll() - Find the best values for the PLL
516 * @limit: limits for the PLL
517 * @crtc: current CRTC
518 * @target: target frequency in kHz
519 * @refclk: reference clock frequency in kHz
520 * @match_clock: if provided, @best_clock P divider must
521 * match the P divider from @match_clock
522 * used for LVDS downclocking
523 * @best_clock: best PLL values found
524 *
525 * Returns true on success, false on failure.
526 */
527 bool (*find_dpll)(const struct intel_limit *limit,
a919ff14 528 struct intel_crtc *crtc,
ee9300bb
DV
529 int target, int refclk,
530 struct dpll *match_clock,
531 struct dpll *best_clock);
46ba614c 532 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
533 void (*update_sprite_wm)(struct drm_plane *plane,
534 struct drm_crtc *crtc,
ed57cb8a
DL
535 uint32_t sprite_width, uint32_t sprite_height,
536 int pixel_size, bool enable, bool scaled);
47fab737 537 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
538 /* Returns the active state of the crtc, and if the crtc is active,
539 * fills out the pipe-config with the hw state. */
540 bool (*get_pipe_config)(struct intel_crtc *,
541 struct intel_crtc_config *);
46f297fb
JB
542 void (*get_plane_config)(struct intel_crtc *,
543 struct intel_plane_config *);
8bd31e67 544 int (*crtc_compute_clock)(struct intel_crtc *crtc);
76e5a89c
DV
545 void (*crtc_enable)(struct drm_crtc *crtc);
546 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 547 void (*off)(struct drm_crtc *crtc);
69bfe1a9
JN
548 void (*audio_codec_enable)(struct drm_connector *connector,
549 struct intel_encoder *encoder,
550 struct drm_display_mode *mode);
551 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 552 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 553 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
554 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
555 struct drm_framebuffer *fb,
ed8d1975 556 struct drm_i915_gem_object *obj,
a4872ba6 557 struct intel_engine_cs *ring,
ed8d1975 558 uint32_t flags);
29b9bde6
DV
559 void (*update_primary_plane)(struct drm_crtc *crtc,
560 struct drm_framebuffer *fb,
561 int x, int y);
20afbda2 562 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
563 /* clock updates for mode set */
564 /* cursor updates */
565 /* render clock increase/decrease */
566 /* display clock increase/decrease */
567 /* pll clock increase/decrease */
7bd688cd 568
6517d273 569 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
7bd688cd
JN
570 uint32_t (*get_backlight)(struct intel_connector *connector);
571 void (*set_backlight)(struct intel_connector *connector,
572 uint32_t level);
573 void (*disable_backlight)(struct intel_connector *connector);
574 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
575};
576
907b28c5 577struct intel_uncore_funcs {
c8d9a590
D
578 void (*force_wake_get)(struct drm_i915_private *dev_priv,
579 int fw_engine);
580 void (*force_wake_put)(struct drm_i915_private *dev_priv,
581 int fw_engine);
0b274481
BW
582
583 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
584 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
585 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
586 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
587
588 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
589 uint8_t val, bool trace);
590 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
591 uint16_t val, bool trace);
592 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
593 uint32_t val, bool trace);
594 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
595 uint64_t val, bool trace);
990bbdad
CW
596};
597
907b28c5
CW
598struct intel_uncore {
599 spinlock_t lock; /** lock is also taken in irq contexts. */
600
601 struct intel_uncore_funcs funcs;
602
603 unsigned fifo_count;
604 unsigned forcewake_count;
aec347ab 605
940aece4
D
606 unsigned fw_rendercount;
607 unsigned fw_mediacount;
38cff0b1 608 unsigned fw_blittercount;
940aece4 609
8232644c 610 struct timer_list force_wake_timer;
907b28c5
CW
611};
612
79fc46df
DL
613#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
614 func(is_mobile) sep \
615 func(is_i85x) sep \
616 func(is_i915g) sep \
617 func(is_i945gm) sep \
618 func(is_g33) sep \
619 func(need_gfx_hws) sep \
620 func(is_g4x) sep \
621 func(is_pineview) sep \
622 func(is_broadwater) sep \
623 func(is_crestline) sep \
624 func(is_ivybridge) sep \
625 func(is_valleyview) sep \
626 func(is_haswell) sep \
7201c0b3 627 func(is_skylake) sep \
b833d685 628 func(is_preliminary) sep \
79fc46df
DL
629 func(has_fbc) sep \
630 func(has_pipe_cxsr) sep \
631 func(has_hotplug) sep \
632 func(cursor_needs_physical) sep \
633 func(has_overlay) sep \
634 func(overlay_needs_physical) sep \
635 func(supports_tv) sep \
dd93be58 636 func(has_llc) sep \
30568c45
DL
637 func(has_ddi) sep \
638 func(has_fpga_dbg)
c96ea64e 639
a587f779
DL
640#define DEFINE_FLAG(name) u8 name:1
641#define SEP_SEMICOLON ;
c96ea64e 642
cfdf1fa2 643struct intel_device_info {
10fce67a 644 u32 display_mmio_offset;
87f1f465 645 u16 device_id;
7eb552ae 646 u8 num_pipes:3;
d615a166 647 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 648 u8 gen;
73ae478c 649 u8 ring_mask; /* Rings supported by the HW */
a587f779 650 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
651 /* Register offsets for the various display pipes and transcoders */
652 int pipe_offsets[I915_MAX_TRANSCODERS];
653 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 654 int palette_offsets[I915_MAX_PIPES];
5efb3e28 655 int cursor_offsets[I915_MAX_PIPES];
cfdf1fa2
KH
656};
657
a587f779
DL
658#undef DEFINE_FLAG
659#undef SEP_SEMICOLON
660
7faf1ab2
DV
661enum i915_cache_level {
662 I915_CACHE_NONE = 0,
350ec881
CW
663 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
664 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
665 caches, eg sampler/render caches, and the
666 large Last-Level-Cache. LLC is coherent with
667 the CPU, but L3 is only visible to the GPU. */
651d794f 668 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
669};
670
e59ec13d
MK
671struct i915_ctx_hang_stats {
672 /* This context had batch pending when hang was declared */
673 unsigned batch_pending;
674
675 /* This context had batch active when hang was declared */
676 unsigned batch_active;
be62acb4
MK
677
678 /* Time when this context was last blamed for a GPU reset */
679 unsigned long guilty_ts;
680
681 /* This context is banned to submit more work */
682 bool banned;
e59ec13d 683};
40521054
BW
684
685/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 686#define DEFAULT_CONTEXT_HANDLE 0
31b7a88d
OM
687/**
688 * struct intel_context - as the name implies, represents a context.
689 * @ref: reference count.
690 * @user_handle: userspace tracking identity for this context.
691 * @remap_slice: l3 row remapping information.
692 * @file_priv: filp associated with this context (NULL for global default
693 * context).
694 * @hang_stats: information about the role of this context in possible GPU
695 * hangs.
696 * @vm: virtual memory space used by this context.
697 * @legacy_hw_ctx: render context backing object and whether it is correctly
698 * initialized (legacy ring submission mechanism only).
699 * @link: link in the global list of contexts.
700 *
701 * Contexts are memory images used by the hardware to store copies of their
702 * internal state.
703 */
273497e5 704struct intel_context {
dce3271b 705 struct kref ref;
821d66dd 706 int user_handle;
3ccfd19d 707 uint8_t remap_slice;
40521054 708 struct drm_i915_file_private *file_priv;
e59ec13d 709 struct i915_ctx_hang_stats hang_stats;
ae6c4806 710 struct i915_hw_ppgtt *ppgtt;
a33afea5 711
c9e003af 712 /* Legacy ring buffer submission */
ea0c76f8
OM
713 struct {
714 struct drm_i915_gem_object *rcs_state;
715 bool initialized;
716 } legacy_hw_ctx;
717
c9e003af 718 /* Execlists */
564ddb2f 719 bool rcs_initialized;
c9e003af
OM
720 struct {
721 struct drm_i915_gem_object *state;
84c2377f 722 struct intel_ringbuffer *ringbuf;
dcb4c12a 723 int unpin_count;
c9e003af
OM
724 } engine[I915_NUM_RINGS];
725
a33afea5 726 struct list_head link;
40521054
BW
727};
728
5c3fe8b0
BW
729struct i915_fbc {
730 unsigned long size;
5e59f717 731 unsigned threshold;
5c3fe8b0
BW
732 unsigned int fb_id;
733 enum plane plane;
734 int y;
735
c4213885 736 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
737 struct drm_mm_node *compressed_llb;
738
da46f936
RV
739 bool false_color;
740
9adccc60
PZ
741 /* Tracks whether the HW is actually enabled, not whether the feature is
742 * possible. */
743 bool enabled;
744
1d73c2a8
RV
745 /* On gen8 some rings cannont perform fbc clean operation so for now
746 * we are doing this on SW with mmio.
747 * This variable works in the opposite information direction
748 * of ring->fbc_dirty telling software on frontbuffer tracking
749 * to perform the cache clean on sw side.
750 */
751 bool need_sw_cache_clean;
752
5c3fe8b0
BW
753 struct intel_fbc_work {
754 struct delayed_work work;
755 struct drm_crtc *crtc;
756 struct drm_framebuffer *fb;
5c3fe8b0
BW
757 } *fbc_work;
758
29ebf90f
CW
759 enum no_fbc_reason {
760 FBC_OK, /* FBC is enabled */
761 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
762 FBC_NO_OUTPUT, /* no outputs enabled to compress */
763 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
764 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
765 FBC_MODE_TOO_LARGE, /* mode too large for compression */
766 FBC_BAD_PLANE, /* fbc not supported on plane */
767 FBC_NOT_TILED, /* buffer not tiled */
768 FBC_MULTIPLE_PIPES, /* more than one pipe active */
769 FBC_MODULE_PARAM,
770 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
771 } no_fbc_reason;
b5e50c3f
JB
772};
773
439d7ac0
PB
774struct i915_drrs {
775 struct intel_connector *connector;
776};
777
2807cf69 778struct intel_dp;
a031d709 779struct i915_psr {
f0355c4a 780 struct mutex lock;
a031d709
RV
781 bool sink_support;
782 bool source_ok;
2807cf69 783 struct intel_dp *enabled;
7c8f8a70
RV
784 bool active;
785 struct delayed_work work;
9ca15301 786 unsigned busy_frontbuffer_bits;
3f51e471 787};
5c3fe8b0 788
3bad0781 789enum intel_pch {
f0350830 790 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
791 PCH_IBX, /* Ibexpeak PCH */
792 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 793 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 794 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 795 PCH_NOP,
3bad0781
ZW
796};
797
988d6ee8
PZ
798enum intel_sbi_destination {
799 SBI_ICLK,
800 SBI_MPHY,
801};
802
b690e96c 803#define QUIRK_PIPEA_FORCE (1<<0)
435793df 804#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 805#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 806#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 807#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 808#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 809
8be48d92 810struct intel_fbdev;
1630fe75 811struct intel_fbc_work;
38651674 812
c2b9152f
DV
813struct intel_gmbus {
814 struct i2c_adapter adapter;
f2ce9faf 815 u32 force_bit;
c2b9152f 816 u32 reg0;
36c785f0 817 u32 gpio_reg;
c167a6fc 818 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
819 struct drm_i915_private *dev_priv;
820};
821
f4c956ad 822struct i915_suspend_saved_registers {
ba8bbcf6
JB
823 u8 saveLBB;
824 u32 saveDSPACNTR;
825 u32 saveDSPBCNTR;
e948e994 826 u32 saveDSPARB;
ba8bbcf6
JB
827 u32 savePIPEACONF;
828 u32 savePIPEBCONF;
829 u32 savePIPEASRC;
830 u32 savePIPEBSRC;
831 u32 saveFPA0;
832 u32 saveFPA1;
833 u32 saveDPLL_A;
834 u32 saveDPLL_A_MD;
835 u32 saveHTOTAL_A;
836 u32 saveHBLANK_A;
837 u32 saveHSYNC_A;
838 u32 saveVTOTAL_A;
839 u32 saveVBLANK_A;
840 u32 saveVSYNC_A;
841 u32 saveBCLRPAT_A;
5586c8bc 842 u32 saveTRANSACONF;
42048781
ZW
843 u32 saveTRANS_HTOTAL_A;
844 u32 saveTRANS_HBLANK_A;
845 u32 saveTRANS_HSYNC_A;
846 u32 saveTRANS_VTOTAL_A;
847 u32 saveTRANS_VBLANK_A;
848 u32 saveTRANS_VSYNC_A;
0da3ea12 849 u32 savePIPEASTAT;
ba8bbcf6
JB
850 u32 saveDSPASTRIDE;
851 u32 saveDSPASIZE;
852 u32 saveDSPAPOS;
585fb111 853 u32 saveDSPAADDR;
ba8bbcf6
JB
854 u32 saveDSPASURF;
855 u32 saveDSPATILEOFF;
856 u32 savePFIT_PGM_RATIOS;
0eb96d6e 857 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
858 u32 saveBLC_PWM_CTL;
859 u32 saveBLC_PWM_CTL2;
42048781
ZW
860 u32 saveBLC_CPU_PWM_CTL;
861 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
862 u32 saveFPB0;
863 u32 saveFPB1;
864 u32 saveDPLL_B;
865 u32 saveDPLL_B_MD;
866 u32 saveHTOTAL_B;
867 u32 saveHBLANK_B;
868 u32 saveHSYNC_B;
869 u32 saveVTOTAL_B;
870 u32 saveVBLANK_B;
871 u32 saveVSYNC_B;
872 u32 saveBCLRPAT_B;
5586c8bc 873 u32 saveTRANSBCONF;
42048781
ZW
874 u32 saveTRANS_HTOTAL_B;
875 u32 saveTRANS_HBLANK_B;
876 u32 saveTRANS_HSYNC_B;
877 u32 saveTRANS_VTOTAL_B;
878 u32 saveTRANS_VBLANK_B;
879 u32 saveTRANS_VSYNC_B;
0da3ea12 880 u32 savePIPEBSTAT;
ba8bbcf6
JB
881 u32 saveDSPBSTRIDE;
882 u32 saveDSPBSIZE;
883 u32 saveDSPBPOS;
585fb111 884 u32 saveDSPBADDR;
ba8bbcf6
JB
885 u32 saveDSPBSURF;
886 u32 saveDSPBTILEOFF;
585fb111
JB
887 u32 saveVGA0;
888 u32 saveVGA1;
889 u32 saveVGA_PD;
ba8bbcf6
JB
890 u32 saveVGACNTRL;
891 u32 saveADPA;
892 u32 saveLVDS;
585fb111
JB
893 u32 savePP_ON_DELAYS;
894 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
895 u32 saveDVOA;
896 u32 saveDVOB;
897 u32 saveDVOC;
898 u32 savePP_ON;
899 u32 savePP_OFF;
900 u32 savePP_CONTROL;
585fb111 901 u32 savePP_DIVISOR;
ba8bbcf6
JB
902 u32 savePFIT_CONTROL;
903 u32 save_palette_a[256];
904 u32 save_palette_b[256];
ba8bbcf6 905 u32 saveFBC_CONTROL;
0da3ea12
JB
906 u32 saveIER;
907 u32 saveIIR;
908 u32 saveIMR;
42048781
ZW
909 u32 saveDEIER;
910 u32 saveDEIMR;
911 u32 saveGTIER;
912 u32 saveGTIMR;
913 u32 saveFDI_RXA_IMR;
914 u32 saveFDI_RXB_IMR;
1f84e550 915 u32 saveCACHE_MODE_0;
1f84e550 916 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
917 u32 saveSWF0[16];
918 u32 saveSWF1[16];
919 u32 saveSWF2[3];
920 u8 saveMSR;
921 u8 saveSR[8];
123f794f 922 u8 saveGR[25];
ba8bbcf6 923 u8 saveAR_INDEX;
a59e122a 924 u8 saveAR[21];
ba8bbcf6 925 u8 saveDACMASK;
a59e122a 926 u8 saveCR[37];
4b9de737 927 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
928 u32 saveCURACNTR;
929 u32 saveCURAPOS;
930 u32 saveCURABASE;
931 u32 saveCURBCNTR;
932 u32 saveCURBPOS;
933 u32 saveCURBBASE;
934 u32 saveCURSIZE;
a4fc5ed6
KP
935 u32 saveDP_B;
936 u32 saveDP_C;
937 u32 saveDP_D;
938 u32 savePIPEA_GMCH_DATA_M;
939 u32 savePIPEB_GMCH_DATA_M;
940 u32 savePIPEA_GMCH_DATA_N;
941 u32 savePIPEB_GMCH_DATA_N;
942 u32 savePIPEA_DP_LINK_M;
943 u32 savePIPEB_DP_LINK_M;
944 u32 savePIPEA_DP_LINK_N;
945 u32 savePIPEB_DP_LINK_N;
42048781
ZW
946 u32 saveFDI_RXA_CTL;
947 u32 saveFDI_TXA_CTL;
948 u32 saveFDI_RXB_CTL;
949 u32 saveFDI_TXB_CTL;
950 u32 savePFA_CTL_1;
951 u32 savePFB_CTL_1;
952 u32 savePFA_WIN_SZ;
953 u32 savePFB_WIN_SZ;
954 u32 savePFA_WIN_POS;
955 u32 savePFB_WIN_POS;
5586c8bc
ZW
956 u32 savePCH_DREF_CONTROL;
957 u32 saveDISP_ARB_CTL;
958 u32 savePIPEA_DATA_M1;
959 u32 savePIPEA_DATA_N1;
960 u32 savePIPEA_LINK_M1;
961 u32 savePIPEA_LINK_N1;
962 u32 savePIPEB_DATA_M1;
963 u32 savePIPEB_DATA_N1;
964 u32 savePIPEB_LINK_M1;
965 u32 savePIPEB_LINK_N1;
b5b72e89 966 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 967 u32 savePCH_PORT_HOTPLUG;
f4c956ad 968};
c85aa885 969
ddeea5b0
ID
970struct vlv_s0ix_state {
971 /* GAM */
972 u32 wr_watermark;
973 u32 gfx_prio_ctrl;
974 u32 arb_mode;
975 u32 gfx_pend_tlb0;
976 u32 gfx_pend_tlb1;
977 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
978 u32 media_max_req_count;
979 u32 gfx_max_req_count;
980 u32 render_hwsp;
981 u32 ecochk;
982 u32 bsd_hwsp;
983 u32 blt_hwsp;
984 u32 tlb_rd_addr;
985
986 /* MBC */
987 u32 g3dctl;
988 u32 gsckgctl;
989 u32 mbctl;
990
991 /* GCP */
992 u32 ucgctl1;
993 u32 ucgctl3;
994 u32 rcgctl1;
995 u32 rcgctl2;
996 u32 rstctl;
997 u32 misccpctl;
998
999 /* GPM */
1000 u32 gfxpause;
1001 u32 rpdeuhwtc;
1002 u32 rpdeuc;
1003 u32 ecobus;
1004 u32 pwrdwnupctl;
1005 u32 rp_down_timeout;
1006 u32 rp_deucsw;
1007 u32 rcubmabdtmr;
1008 u32 rcedata;
1009 u32 spare2gh;
1010
1011 /* Display 1 CZ domain */
1012 u32 gt_imr;
1013 u32 gt_ier;
1014 u32 pm_imr;
1015 u32 pm_ier;
1016 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1017
1018 /* GT SA CZ domain */
1019 u32 tilectl;
1020 u32 gt_fifoctl;
1021 u32 gtlc_wake_ctrl;
1022 u32 gtlc_survive;
1023 u32 pmwgicz;
1024
1025 /* Display 2 CZ domain */
1026 u32 gu_ctl0;
1027 u32 gu_ctl1;
1028 u32 clock_gate_dis2;
1029};
1030
bf225f20
CW
1031struct intel_rps_ei {
1032 u32 cz_clock;
1033 u32 render_c0;
1034 u32 media_c0;
31685c25
D
1035};
1036
c85aa885 1037struct intel_gen6_power_mgmt {
d4d70aa5
ID
1038 /*
1039 * work, interrupts_enabled and pm_iir are protected by
1040 * dev_priv->irq_lock
1041 */
c85aa885 1042 struct work_struct work;
d4d70aa5 1043 bool interrupts_enabled;
c85aa885 1044 u32 pm_iir;
59cdb63d 1045
b39fb297
BW
1046 /* Frequencies are stored in potentially platform dependent multiples.
1047 * In other words, *_freq needs to be multiplied by X to be interesting.
1048 * Soft limits are those which are used for the dynamic reclocking done
1049 * by the driver (raise frequencies under heavy loads, and lower for
1050 * lighter loads). Hard limits are those imposed by the hardware.
1051 *
1052 * A distinction is made for overclocking, which is never enabled by
1053 * default, and is considered to be above the hard limit if it's
1054 * possible at all.
1055 */
1056 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1057 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1058 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1059 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1060 u8 min_freq; /* AKA RPn. Minimum frequency */
1061 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1062 u8 rp1_freq; /* "less than" RP0 power/freqency */
1063 u8 rp0_freq; /* Non-overclocked max frequency. */
67c3bf6f 1064 u32 cz_freq;
1a01ab3b 1065
31685c25 1066 u32 ei_interrupt_count;
1a01ab3b 1067
dd75fdc8
CW
1068 int last_adj;
1069 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1070
c0951f0c 1071 bool enabled;
1a01ab3b 1072 struct delayed_work delayed_resume_work;
4fc688ce 1073
bf225f20
CW
1074 /* manual wa residency calculations */
1075 struct intel_rps_ei up_ei, down_ei;
1076
4fc688ce
JB
1077 /*
1078 * Protects RPS/RC6 register access and PCU communication.
1079 * Must be taken after struct_mutex if nested.
1080 */
1081 struct mutex hw_lock;
c85aa885
DV
1082};
1083
1a240d4d
DV
1084/* defined intel_pm.c */
1085extern spinlock_t mchdev_lock;
1086
c85aa885
DV
1087struct intel_ilk_power_mgmt {
1088 u8 cur_delay;
1089 u8 min_delay;
1090 u8 max_delay;
1091 u8 fmax;
1092 u8 fstart;
1093
1094 u64 last_count1;
1095 unsigned long last_time1;
1096 unsigned long chipset_power;
1097 u64 last_count2;
5ed0bdf2 1098 u64 last_time2;
c85aa885
DV
1099 unsigned long gfx_power;
1100 u8 corr;
1101
1102 int c_m;
1103 int r_t;
3e373948
DV
1104
1105 struct drm_i915_gem_object *pwrctx;
1106 struct drm_i915_gem_object *renderctx;
c85aa885
DV
1107};
1108
c6cb582e
ID
1109struct drm_i915_private;
1110struct i915_power_well;
1111
1112struct i915_power_well_ops {
1113 /*
1114 * Synchronize the well's hw state to match the current sw state, for
1115 * example enable/disable it based on the current refcount. Called
1116 * during driver init and resume time, possibly after first calling
1117 * the enable/disable handlers.
1118 */
1119 void (*sync_hw)(struct drm_i915_private *dev_priv,
1120 struct i915_power_well *power_well);
1121 /*
1122 * Enable the well and resources that depend on it (for example
1123 * interrupts located on the well). Called after the 0->1 refcount
1124 * transition.
1125 */
1126 void (*enable)(struct drm_i915_private *dev_priv,
1127 struct i915_power_well *power_well);
1128 /*
1129 * Disable the well and resources that depend on it. Called after
1130 * the 1->0 refcount transition.
1131 */
1132 void (*disable)(struct drm_i915_private *dev_priv,
1133 struct i915_power_well *power_well);
1134 /* Returns the hw enabled state. */
1135 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1136 struct i915_power_well *power_well);
1137};
1138
a38911a3
WX
1139/* Power well structure for haswell */
1140struct i915_power_well {
c1ca727f 1141 const char *name;
6f3ef5dd 1142 bool always_on;
a38911a3
WX
1143 /* power well enable/disable usage count */
1144 int count;
bfafe93a
ID
1145 /* cached hw enabled state */
1146 bool hw_enabled;
c1ca727f 1147 unsigned long domains;
77961eb9 1148 unsigned long data;
c6cb582e 1149 const struct i915_power_well_ops *ops;
a38911a3
WX
1150};
1151
83c00f55 1152struct i915_power_domains {
baa70707
ID
1153 /*
1154 * Power wells needed for initialization at driver init and suspend
1155 * time are on. They are kept on until after the first modeset.
1156 */
1157 bool init_power_on;
0d116a29 1158 bool initializing;
c1ca727f 1159 int power_well_count;
baa70707 1160
83c00f55 1161 struct mutex lock;
1da51581 1162 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1163 struct i915_power_well *power_wells;
83c00f55
ID
1164};
1165
35a85ac6 1166#define MAX_L3_SLICES 2
a4da4fa4 1167struct intel_l3_parity {
35a85ac6 1168 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1169 struct work_struct error_work;
35a85ac6 1170 int which_slice;
a4da4fa4
DV
1171};
1172
493018dc
BV
1173struct i915_gem_batch_pool {
1174 struct drm_device *dev;
1175 struct list_head cache_list;
1176};
1177
4b5aed62 1178struct i915_gem_mm {
4b5aed62
DV
1179 /** Memory allocator for GTT stolen memory */
1180 struct drm_mm stolen;
4b5aed62
DV
1181 /** List of all objects in gtt_space. Used to restore gtt
1182 * mappings on resume */
1183 struct list_head bound_list;
1184 /**
1185 * List of objects which are not bound to the GTT (thus
1186 * are idle and not used by the GPU) but still have
1187 * (presumably uncached) pages still attached.
1188 */
1189 struct list_head unbound_list;
1190
493018dc
BV
1191 /*
1192 * A pool of objects to use as shadow copies of client batch buffers
1193 * when the command parser is enabled. Prevents the client from
1194 * modifying the batch contents after software parsing.
1195 */
1196 struct i915_gem_batch_pool batch_pool;
1197
4b5aed62
DV
1198 /** Usable portion of the GTT for GEM */
1199 unsigned long stolen_base; /* limited to low memory (32-bit) */
1200
4b5aed62
DV
1201 /** PPGTT used for aliasing the PPGTT with the GTT */
1202 struct i915_hw_ppgtt *aliasing_ppgtt;
1203
2cfcd32a 1204 struct notifier_block oom_notifier;
ceabbba5 1205 struct shrinker shrinker;
4b5aed62
DV
1206 bool shrinker_no_lock_stealing;
1207
4b5aed62
DV
1208 /** LRU list of objects with fence regs on them. */
1209 struct list_head fence_list;
1210
1211 /**
1212 * We leave the user IRQ off as much as possible,
1213 * but this means that requests will finish and never
1214 * be retired once the system goes idle. Set a timer to
1215 * fire periodically while the ring is running. When it
1216 * fires, go retire requests.
1217 */
1218 struct delayed_work retire_work;
1219
b29c19b6
CW
1220 /**
1221 * When we detect an idle GPU, we want to turn on
1222 * powersaving features. So once we see that there
1223 * are no more requests outstanding and no more
1224 * arrive within a small period of time, we fire
1225 * off the idle_work.
1226 */
1227 struct delayed_work idle_work;
1228
4b5aed62
DV
1229 /**
1230 * Are we in a non-interruptible section of code like
1231 * modesetting?
1232 */
1233 bool interruptible;
1234
f62a0076
CW
1235 /**
1236 * Is the GPU currently considered idle, or busy executing userspace
1237 * requests? Whilst idle, we attempt to power down the hardware and
1238 * display clocks. In order to reduce the effect on performance, there
1239 * is a slight delay before we do so.
1240 */
1241 bool busy;
1242
bdf1e7e3
DV
1243 /* the indicator for dispatch video commands on two BSD rings */
1244 int bsd_ring_dispatch_index;
1245
4b5aed62
DV
1246 /** Bit 6 swizzling required for X tiling */
1247 uint32_t bit_6_swizzle_x;
1248 /** Bit 6 swizzling required for Y tiling */
1249 uint32_t bit_6_swizzle_y;
1250
4b5aed62 1251 /* accounting, useful for userland debugging */
c20e8355 1252 spinlock_t object_stat_lock;
4b5aed62
DV
1253 size_t object_memory;
1254 u32 object_count;
1255};
1256
edc3d884 1257struct drm_i915_error_state_buf {
0a4cd7c8 1258 struct drm_i915_private *i915;
edc3d884
MK
1259 unsigned bytes;
1260 unsigned size;
1261 int err;
1262 u8 *buf;
1263 loff_t start;
1264 loff_t pos;
1265};
1266
fc16b48b
MK
1267struct i915_error_state_file_priv {
1268 struct drm_device *dev;
1269 struct drm_i915_error_state *error;
1270};
1271
99584db3
DV
1272struct i915_gpu_error {
1273 /* For hangcheck timer */
1274#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1275#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1276 /* Hang gpu twice in this window and your context gets banned */
1277#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1278
99584db3 1279 struct timer_list hangcheck_timer;
99584db3
DV
1280
1281 /* For reset and error_state handling. */
1282 spinlock_t lock;
1283 /* Protected by the above dev->gpu_error.lock. */
1284 struct drm_i915_error_state *first_error;
1285 struct work_struct work;
99584db3 1286
094f9a54
CW
1287
1288 unsigned long missed_irq_rings;
1289
1f83fee0 1290 /**
2ac0f450 1291 * State variable controlling the reset flow and count
1f83fee0 1292 *
2ac0f450
MK
1293 * This is a counter which gets incremented when reset is triggered,
1294 * and again when reset has been handled. So odd values (lowest bit set)
1295 * means that reset is in progress and even values that
1296 * (reset_counter >> 1):th reset was successfully completed.
1297 *
1298 * If reset is not completed succesfully, the I915_WEDGE bit is
1299 * set meaning that hardware is terminally sour and there is no
1300 * recovery. All waiters on the reset_queue will be woken when
1301 * that happens.
1302 *
1303 * This counter is used by the wait_seqno code to notice that reset
1304 * event happened and it needs to restart the entire ioctl (since most
1305 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1306 *
1307 * This is important for lock-free wait paths, where no contended lock
1308 * naturally enforces the correct ordering between the bail-out of the
1309 * waiter and the gpu reset work code.
1f83fee0
DV
1310 */
1311 atomic_t reset_counter;
1312
1f83fee0 1313#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1314#define I915_WEDGED (1 << 31)
1f83fee0
DV
1315
1316 /**
1317 * Waitqueue to signal when the reset has completed. Used by clients
1318 * that wait for dev_priv->mm.wedged to settle.
1319 */
1320 wait_queue_head_t reset_queue;
33196ded 1321
88b4aa87
MK
1322 /* Userspace knobs for gpu hang simulation;
1323 * combines both a ring mask, and extra flags
1324 */
1325 u32 stop_rings;
1326#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1327#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1328
1329 /* For missed irq/seqno simulation. */
1330 unsigned int test_irq_rings;
6689c167
MA
1331
1332 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1333 bool reload_in_reset;
99584db3
DV
1334};
1335
b8efb17b
ZR
1336enum modeset_restore {
1337 MODESET_ON_LID_OPEN,
1338 MODESET_DONE,
1339 MODESET_SUSPENDED,
1340};
1341
6acab15a 1342struct ddi_vbt_port_info {
ce4dd49e
DL
1343 /*
1344 * This is an index in the HDMI/DVI DDI buffer translation table.
1345 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1346 * populate this field.
1347 */
1348#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1349 uint8_t hdmi_level_shift;
311a2094
PZ
1350
1351 uint8_t supports_dvi:1;
1352 uint8_t supports_hdmi:1;
1353 uint8_t supports_dp:1;
6acab15a
PZ
1354};
1355
83a7280e
PB
1356enum drrs_support_type {
1357 DRRS_NOT_SUPPORTED = 0,
1358 STATIC_DRRS_SUPPORT = 1,
1359 SEAMLESS_DRRS_SUPPORT = 2
1360};
1361
bfd7ebda
RV
1362enum psr_lines_to_wait {
1363 PSR_0_LINES_TO_WAIT = 0,
1364 PSR_1_LINE_TO_WAIT,
1365 PSR_4_LINES_TO_WAIT,
1366 PSR_8_LINES_TO_WAIT
1367};
1368
41aa3448
RV
1369struct intel_vbt_data {
1370 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1371 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1372
1373 /* Feature bits */
1374 unsigned int int_tv_support:1;
1375 unsigned int lvds_dither:1;
1376 unsigned int lvds_vbt:1;
1377 unsigned int int_crt_support:1;
1378 unsigned int lvds_use_ssc:1;
1379 unsigned int display_clock_mode:1;
1380 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1381 unsigned int has_mipi:1;
41aa3448
RV
1382 int lvds_ssc_freq;
1383 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1384
83a7280e
PB
1385 enum drrs_support_type drrs_type;
1386
41aa3448
RV
1387 /* eDP */
1388 int edp_rate;
1389 int edp_lanes;
1390 int edp_preemphasis;
1391 int edp_vswing;
1392 bool edp_initialized;
1393 bool edp_support;
1394 int edp_bpp;
1395 struct edp_power_seq edp_pps;
1396
bfd7ebda
RV
1397 struct {
1398 bool full_link;
1399 bool require_aux_wakeup;
1400 int idle_frames;
1401 enum psr_lines_to_wait lines_to_wait;
1402 int tp1_wakeup_time;
1403 int tp2_tp3_wakeup_time;
1404 } psr;
1405
f00076d2
JN
1406 struct {
1407 u16 pwm_freq_hz;
39fbc9c8 1408 bool present;
f00076d2 1409 bool active_low_pwm;
1de6068e 1410 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1411 } backlight;
1412
d17c5443
SK
1413 /* MIPI DSI */
1414 struct {
3e6bd011 1415 u16 port;
d17c5443 1416 u16 panel_id;
d3b542fc
SK
1417 struct mipi_config *config;
1418 struct mipi_pps_data *pps;
1419 u8 seq_version;
1420 u32 size;
1421 u8 *data;
1422 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1423 } dsi;
1424
41aa3448
RV
1425 int crt_ddc_pin;
1426
1427 int child_dev_num;
768f69c9 1428 union child_device_config *child_dev;
6acab15a
PZ
1429
1430 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1431};
1432
77c122bc
VS
1433enum intel_ddb_partitioning {
1434 INTEL_DDB_PART_1_2,
1435 INTEL_DDB_PART_5_6, /* IVB+ */
1436};
1437
1fd527cc
VS
1438struct intel_wm_level {
1439 bool enable;
1440 uint32_t pri_val;
1441 uint32_t spr_val;
1442 uint32_t cur_val;
1443 uint32_t fbc_val;
1444};
1445
820c1980 1446struct ilk_wm_values {
609cedef
VS
1447 uint32_t wm_pipe[3];
1448 uint32_t wm_lp[3];
1449 uint32_t wm_lp_spr[3];
1450 uint32_t wm_linetime[3];
1451 bool enable_fbc_wm;
1452 enum intel_ddb_partitioning partitioning;
1453};
1454
c193924e 1455struct skl_ddb_entry {
16160e3d 1456 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1457};
1458
1459static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1460{
16160e3d 1461 return entry->end - entry->start;
c193924e
DL
1462}
1463
08db6652
DL
1464static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1465 const struct skl_ddb_entry *e2)
1466{
1467 if (e1->start == e2->start && e1->end == e2->end)
1468 return true;
1469
1470 return false;
1471}
1472
c193924e 1473struct skl_ddb_allocation {
34bb56af 1474 struct skl_ddb_entry pipe[I915_MAX_PIPES];
c193924e
DL
1475 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
1476 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1477};
1478
2ac96d2a
PB
1479struct skl_wm_values {
1480 bool dirty[I915_MAX_PIPES];
c193924e 1481 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1482 uint32_t wm_linetime[I915_MAX_PIPES];
1483 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1484 uint32_t cursor[I915_MAX_PIPES][8];
1485 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1486 uint32_t cursor_trans[I915_MAX_PIPES];
1487};
1488
1489struct skl_wm_level {
1490 bool plane_en[I915_MAX_PLANES];
b99f58da 1491 bool cursor_en;
2ac96d2a
PB
1492 uint16_t plane_res_b[I915_MAX_PLANES];
1493 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1494 uint16_t cursor_res_b;
1495 uint8_t cursor_res_l;
1496};
1497
c67a470b 1498/*
765dab67
PZ
1499 * This struct helps tracking the state needed for runtime PM, which puts the
1500 * device in PCI D3 state. Notice that when this happens, nothing on the
1501 * graphics device works, even register access, so we don't get interrupts nor
1502 * anything else.
c67a470b 1503 *
765dab67
PZ
1504 * Every piece of our code that needs to actually touch the hardware needs to
1505 * either call intel_runtime_pm_get or call intel_display_power_get with the
1506 * appropriate power domain.
a8a8bd54 1507 *
765dab67
PZ
1508 * Our driver uses the autosuspend delay feature, which means we'll only really
1509 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1510 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1511 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1512 *
1513 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1514 * goes back to false exactly before we reenable the IRQs. We use this variable
1515 * to check if someone is trying to enable/disable IRQs while they're supposed
1516 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1517 * case it happens.
c67a470b 1518 *
765dab67 1519 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1520 */
5d584b2e
PZ
1521struct i915_runtime_pm {
1522 bool suspended;
2aeb7d3a 1523 bool irqs_enabled;
c67a470b
PZ
1524};
1525
926321d5
DV
1526enum intel_pipe_crc_source {
1527 INTEL_PIPE_CRC_SOURCE_NONE,
1528 INTEL_PIPE_CRC_SOURCE_PLANE1,
1529 INTEL_PIPE_CRC_SOURCE_PLANE2,
1530 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1531 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1532 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1533 INTEL_PIPE_CRC_SOURCE_TV,
1534 INTEL_PIPE_CRC_SOURCE_DP_B,
1535 INTEL_PIPE_CRC_SOURCE_DP_C,
1536 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1537 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1538 INTEL_PIPE_CRC_SOURCE_MAX,
1539};
1540
8bf1e9f1 1541struct intel_pipe_crc_entry {
ac2300d4 1542 uint32_t frame;
8bf1e9f1
SH
1543 uint32_t crc[5];
1544};
1545
b2c88f5b 1546#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1547struct intel_pipe_crc {
d538bbdf
DL
1548 spinlock_t lock;
1549 bool opened; /* exclusive access to the result file */
e5f75aca 1550 struct intel_pipe_crc_entry *entries;
926321d5 1551 enum intel_pipe_crc_source source;
d538bbdf 1552 int head, tail;
07144428 1553 wait_queue_head_t wq;
8bf1e9f1
SH
1554};
1555
f99d7069
DV
1556struct i915_frontbuffer_tracking {
1557 struct mutex lock;
1558
1559 /*
1560 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1561 * scheduled flips.
1562 */
1563 unsigned busy_bits;
1564 unsigned flip_bits;
1565};
1566
7225342a
MK
1567struct i915_wa_reg {
1568 u32 addr;
1569 u32 value;
1570 /* bitmask representing WA bits */
1571 u32 mask;
1572};
1573
1574#define I915_MAX_WA_REGS 16
1575
1576struct i915_workarounds {
1577 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1578 u32 count;
1579};
1580
77fec556 1581struct drm_i915_private {
f4c956ad 1582 struct drm_device *dev;
42dcedd4 1583 struct kmem_cache *slab;
f4c956ad 1584
5c969aa7 1585 const struct intel_device_info info;
f4c956ad
DV
1586
1587 int relative_constants_mode;
1588
1589 void __iomem *regs;
1590
907b28c5 1591 struct intel_uncore uncore;
f4c956ad
DV
1592
1593 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1594
28c70f16 1595
f4c956ad
DV
1596 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1597 * controller on different i2c buses. */
1598 struct mutex gmbus_mutex;
1599
1600 /**
1601 * Base address of the gmbus and gpio block.
1602 */
1603 uint32_t gpio_mmio_base;
1604
b6fdd0f2
SS
1605 /* MMIO base address for MIPI regs */
1606 uint32_t mipi_mmio_base;
1607
28c70f16
DV
1608 wait_queue_head_t gmbus_wait_queue;
1609
f4c956ad 1610 struct pci_dev *bridge_dev;
a4872ba6 1611 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1612 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1613 uint32_t last_seqno, next_seqno;
f4c956ad 1614
ba8286fa 1615 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1616 struct resource mch_res;
1617
f4c956ad
DV
1618 /* protects the irq masks */
1619 spinlock_t irq_lock;
1620
84c33a64
SG
1621 /* protects the mmio flip data */
1622 spinlock_t mmio_flip_lock;
1623
f8b79e58
ID
1624 bool display_irqs_enabled;
1625
9ee32fea
DV
1626 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1627 struct pm_qos_request pm_qos;
1628
f4c956ad 1629 /* DPIO indirect register protection */
09153000 1630 struct mutex dpio_lock;
f4c956ad
DV
1631
1632 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1633 union {
1634 u32 irq_mask;
1635 u32 de_irq_mask[I915_MAX_PIPES];
1636 };
f4c956ad 1637 u32 gt_irq_mask;
605cd25b 1638 u32 pm_irq_mask;
a6706b45 1639 u32 pm_rps_events;
91d181dd 1640 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1641
f4c956ad 1642 struct work_struct hotplug_work;
b543fb04
EE
1643 struct {
1644 unsigned long hpd_last_jiffies;
1645 int hpd_cnt;
1646 enum {
1647 HPD_ENABLED = 0,
1648 HPD_DISABLED = 1,
1649 HPD_MARK_DISABLED = 2
1650 } hpd_mark;
1651 } hpd_stats[HPD_NUM_PINS];
142e2398 1652 u32 hpd_event_bits;
6323751d 1653 struct delayed_work hotplug_reenable_work;
f4c956ad 1654
5c3fe8b0 1655 struct i915_fbc fbc;
439d7ac0 1656 struct i915_drrs drrs;
f4c956ad 1657 struct intel_opregion opregion;
41aa3448 1658 struct intel_vbt_data vbt;
f4c956ad 1659
d9ceb816
JB
1660 bool preserve_bios_swizzle;
1661
f4c956ad
DV
1662 /* overlay */
1663 struct intel_overlay *overlay;
f4c956ad 1664
58c68779 1665 /* backlight registers and fields in struct intel_panel */
07f11d49 1666 struct mutex backlight_lock;
31ad8ec6 1667
f4c956ad 1668 /* LVDS info */
f4c956ad
DV
1669 bool no_aux_handshake;
1670
e39b999a
VS
1671 /* protects panel power sequencer state */
1672 struct mutex pps_mutex;
1673
f4c956ad
DV
1674 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1675 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1676 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1677
1678 unsigned int fsb_freq, mem_freq, is_ddr3;
d60c4473 1679 unsigned int vlv_cdclk_freq;
6bcda4f0 1680 unsigned int hpll_freq;
f4c956ad 1681
645416f5
DV
1682 /**
1683 * wq - Driver workqueue for GEM.
1684 *
1685 * NOTE: Work items scheduled here are not allowed to grab any modeset
1686 * locks, for otherwise the flushing done in the pageflip code will
1687 * result in deadlocks.
1688 */
f4c956ad
DV
1689 struct workqueue_struct *wq;
1690
1691 /* Display functions */
1692 struct drm_i915_display_funcs display;
1693
1694 /* PCH chipset type */
1695 enum intel_pch pch_type;
17a303ec 1696 unsigned short pch_id;
f4c956ad
DV
1697
1698 unsigned long quirks;
1699
b8efb17b
ZR
1700 enum modeset_restore modeset_restore;
1701 struct mutex modeset_restore_lock;
673a394b 1702
a7bbbd63 1703 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1704 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1705
4b5aed62 1706 struct i915_gem_mm mm;
ad46cb53
CW
1707 DECLARE_HASHTABLE(mm_structs, 7);
1708 struct mutex mm_lock;
8781342d 1709
8781342d
DV
1710 /* Kernel Modesetting */
1711
9b9d172d 1712 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1713
76c4ac04
DL
1714 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1715 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1716 wait_queue_head_t pending_flip_queue;
1717
c4597872
DV
1718#ifdef CONFIG_DEBUG_FS
1719 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1720#endif
1721
e72f9fbf
DV
1722 int num_shared_dpll;
1723 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
e4607fcf 1724 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1725
7225342a 1726 struct i915_workarounds workarounds;
888b5995 1727
652c393a
JB
1728 /* Reclocking support */
1729 bool render_reclock_avail;
1730 bool lvds_downclock_avail;
18f9ed12
ZY
1731 /* indicates the reduced downclock for LVDS*/
1732 int lvds_downclock;
f99d7069
DV
1733
1734 struct i915_frontbuffer_tracking fb_tracking;
1735
652c393a 1736 u16 orig_clock;
f97108d1 1737
c4804411 1738 bool mchbar_need_disable;
f97108d1 1739
a4da4fa4
DV
1740 struct intel_l3_parity l3_parity;
1741
59124506
BW
1742 /* Cannot be determined by PCIID. You must always read a register. */
1743 size_t ellc_size;
1744
c6a828d3 1745 /* gen6+ rps state */
c85aa885 1746 struct intel_gen6_power_mgmt rps;
c6a828d3 1747
20e4d407
DV
1748 /* ilk-only ips/rps state. Everything in here is protected by the global
1749 * mchdev_lock in intel_pm.c */
c85aa885 1750 struct intel_ilk_power_mgmt ips;
b5e50c3f 1751
83c00f55 1752 struct i915_power_domains power_domains;
a38911a3 1753
a031d709 1754 struct i915_psr psr;
3f51e471 1755
99584db3 1756 struct i915_gpu_error gpu_error;
ae681d96 1757
c9cddffc
JB
1758 struct drm_i915_gem_object *vlv_pctx;
1759
4520f53a 1760#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1761 /* list of fbdev register on this device */
1762 struct intel_fbdev *fbdev;
82e3b8c1 1763 struct work_struct fbdev_suspend_work;
4520f53a 1764#endif
e953fd7b
CW
1765
1766 struct drm_property *broadcast_rgb_property;
3f43c48d 1767 struct drm_property *force_audio_property;
e3689190 1768
254f965c 1769 uint32_t hw_context_size;
a33afea5 1770 struct list_head context_list;
f4c956ad 1771
3e68320e 1772 u32 fdi_rx_config;
68d18ad7 1773
842f1c8b 1774 u32 suspend_count;
f4c956ad 1775 struct i915_suspend_saved_registers regfile;
ddeea5b0 1776 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1777
53615a5e
VS
1778 struct {
1779 /*
1780 * Raw watermark latency values:
1781 * in 0.1us units for WM0,
1782 * in 0.5us units for WM1+.
1783 */
1784 /* primary */
1785 uint16_t pri_latency[5];
1786 /* sprite */
1787 uint16_t spr_latency[5];
1788 /* cursor */
1789 uint16_t cur_latency[5];
2af30a5c
PB
1790 /*
1791 * Raw watermark memory latency values
1792 * for SKL for all 8 levels
1793 * in 1us units.
1794 */
1795 uint16_t skl_latency[8];
609cedef 1796
2d41c0b5
PB
1797 /*
1798 * The skl_wm_values structure is a bit too big for stack
1799 * allocation, so we keep the staging struct where we store
1800 * intermediate results here instead.
1801 */
1802 struct skl_wm_values skl_results;
1803
609cedef 1804 /* current hardware state */
2d41c0b5
PB
1805 union {
1806 struct ilk_wm_values hw;
1807 struct skl_wm_values skl_hw;
1808 };
53615a5e
VS
1809 } wm;
1810
8a187455
PZ
1811 struct i915_runtime_pm pm;
1812
13cf5504
DA
1813 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1814 u32 long_hpd_port_mask;
1815 u32 short_hpd_port_mask;
1816 struct work_struct dig_port_work;
1817
0e32b39c
DA
1818 /*
1819 * if we get a HPD irq from DP and a HPD irq from non-DP
1820 * the non-DP HPD could block the workqueue on a mode config
1821 * mutex getting, that userspace may have taken. However
1822 * userspace is waiting on the DP workqueue to run which is
1823 * blocked behind the non-DP one.
1824 */
1825 struct workqueue_struct *dp_wq;
1826
69769f9a
VS
1827 uint32_t bios_vgacntr;
1828
a83014d3
OM
1829 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1830 struct {
1831 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1832 struct intel_engine_cs *ring,
1833 struct intel_context *ctx,
1834 struct drm_i915_gem_execbuffer2 *args,
1835 struct list_head *vmas,
1836 struct drm_i915_gem_object *batch_obj,
1837 u64 exec_start, u32 flags);
1838 int (*init_rings)(struct drm_device *dev);
1839 void (*cleanup_ring)(struct intel_engine_cs *ring);
1840 void (*stop_ring)(struct intel_engine_cs *ring);
1841 } gt;
1842
67e2937b
JH
1843 uint32_t request_uniq;
1844
bdf1e7e3
DV
1845 /*
1846 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1847 * will be rejected. Instead look for a better place.
1848 */
77fec556 1849};
1da177e4 1850
2c1792a1
CW
1851static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1852{
1853 return dev->dev_private;
1854}
1855
b4519513
CW
1856/* Iterate over initialised rings */
1857#define for_each_ring(ring__, dev_priv__, i__) \
1858 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1859 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1860
b1d7e4b4
WF
1861enum hdmi_force_audio {
1862 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1863 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1864 HDMI_AUDIO_AUTO, /* trust EDID */
1865 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1866};
1867
190d6cd5 1868#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1869
37e680a1
CW
1870struct drm_i915_gem_object_ops {
1871 /* Interface between the GEM object and its backing storage.
1872 * get_pages() is called once prior to the use of the associated set
1873 * of pages before to binding them into the GTT, and put_pages() is
1874 * called after we no longer need them. As we expect there to be
1875 * associated cost with migrating pages between the backing storage
1876 * and making them available for the GPU (e.g. clflush), we may hold
1877 * onto the pages after they are no longer referenced by the GPU
1878 * in case they may be used again shortly (for example migrating the
1879 * pages to a different memory domain within the GTT). put_pages()
1880 * will therefore most likely be called when the object itself is
1881 * being released or under memory pressure (where we attempt to
1882 * reap pages for the shrinker).
1883 */
1884 int (*get_pages)(struct drm_i915_gem_object *);
1885 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
1886 int (*dmabuf_export)(struct drm_i915_gem_object *);
1887 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
1888};
1889
a071fa00
DV
1890/*
1891 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1892 * considered to be the frontbuffer for the given plane interface-vise. This
1893 * doesn't mean that the hw necessarily already scans it out, but that any
1894 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1895 *
1896 * We have one bit per pipe and per scanout plane type.
1897 */
1898#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1899#define INTEL_FRONTBUFFER_BITS \
1900 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1901#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1902 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1903#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1904 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1905#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1906 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1907#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1908 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c
DV
1909#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1910 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 1911
673a394b 1912struct drm_i915_gem_object {
c397b908 1913 struct drm_gem_object base;
673a394b 1914
37e680a1
CW
1915 const struct drm_i915_gem_object_ops *ops;
1916
2f633156
BW
1917 /** List of VMAs backed by this object */
1918 struct list_head vma_list;
1919
c1ad11fc
CW
1920 /** Stolen memory for this object, instead of being backed by shmem. */
1921 struct drm_mm_node *stolen;
35c20a60 1922 struct list_head global_list;
673a394b 1923
69dc4987 1924 struct list_head ring_list;
b25cb2f8
BW
1925 /** Used in execbuf to temporarily hold a ref */
1926 struct list_head obj_exec_link;
673a394b 1927
493018dc
BV
1928 struct list_head batch_pool_list;
1929
673a394b 1930 /**
65ce3027
CW
1931 * This is set if the object is on the active lists (has pending
1932 * rendering and so a non-zero seqno), and is not set if it i s on
1933 * inactive (ready to be unbound) list.
673a394b 1934 */
0206e353 1935 unsigned int active:1;
673a394b
EA
1936
1937 /**
1938 * This is set if the object has been written to since last bound
1939 * to the GTT
1940 */
0206e353 1941 unsigned int dirty:1;
778c3544
DV
1942
1943 /**
1944 * Fence register bits (if any) for this object. Will be set
1945 * as needed when mapped into the GTT.
1946 * Protected by dev->struct_mutex.
778c3544 1947 */
4b9de737 1948 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1949
778c3544
DV
1950 /**
1951 * Advice: are the backing pages purgeable?
1952 */
0206e353 1953 unsigned int madv:2;
778c3544 1954
778c3544
DV
1955 /**
1956 * Current tiling mode for the object.
1957 */
0206e353 1958 unsigned int tiling_mode:2;
5d82e3e6
CW
1959 /**
1960 * Whether the tiling parameters for the currently associated fence
1961 * register have changed. Note that for the purposes of tracking
1962 * tiling changes we also treat the unfenced register, the register
1963 * slot that the object occupies whilst it executes a fenced
1964 * command (such as BLT on gen2/3), as a "fence".
1965 */
1966 unsigned int fence_dirty:1;
778c3544 1967
75e9e915
DV
1968 /**
1969 * Is the object at the current location in the gtt mappable and
1970 * fenceable? Used to avoid costly recalculations.
1971 */
0206e353 1972 unsigned int map_and_fenceable:1;
75e9e915 1973
fb7d516a
DV
1974 /**
1975 * Whether the current gtt mapping needs to be mappable (and isn't just
1976 * mappable by accident). Track pin and fault separate for a more
1977 * accurate mappable working set.
1978 */
0206e353
AJ
1979 unsigned int fault_mappable:1;
1980 unsigned int pin_mappable:1;
cc98b413 1981 unsigned int pin_display:1;
fb7d516a 1982
24f3a8cf
AG
1983 /*
1984 * Is the object to be mapped as read-only to the GPU
1985 * Only honoured if hardware has relevant pte bit
1986 */
1987 unsigned long gt_ro:1;
651d794f 1988 unsigned int cache_level:3;
93dfb40c 1989
9da3da66 1990 unsigned int has_dma_mapping:1;
7bddb01f 1991
a071fa00
DV
1992 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1993
9da3da66 1994 struct sg_table *pages;
a5570178 1995 int pages_pin_count;
673a394b 1996
1286ff73 1997 /* prime dma-buf support */
9a70cc2a
DA
1998 void *dma_buf_vmapping;
1999 int vmapping_count;
2000
1c293ea3 2001 /** Breadcrumb of last rendering to the buffer. */
97b2a6a1
JH
2002 struct drm_i915_gem_request *last_read_req;
2003 struct drm_i915_gem_request *last_write_req;
caea7476 2004 /** Breadcrumb of last fenced GPU access to the buffer. */
97b2a6a1 2005 struct drm_i915_gem_request *last_fenced_req;
673a394b 2006
778c3544 2007 /** Current tiling stride for the object, if it's tiled. */
de151cf6 2008 uint32_t stride;
673a394b 2009
80075d49
DV
2010 /** References from framebuffers, locks out tiling changes. */
2011 unsigned long framebuffer_references;
2012
280b713b 2013 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2014 unsigned long *bit_17;
280b713b 2015
5cc9ed4b 2016 union {
6a2c4232
CW
2017 /** for phy allocated objects */
2018 struct drm_dma_handle *phys_handle;
2019
5cc9ed4b
CW
2020 struct i915_gem_userptr {
2021 uintptr_t ptr;
2022 unsigned read_only :1;
2023 unsigned workers :4;
2024#define I915_GEM_USERPTR_MAX_WORKERS 15
2025
ad46cb53
CW
2026 struct i915_mm_struct *mm;
2027 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2028 struct work_struct *work;
2029 } userptr;
2030 };
2031};
62b8b215 2032#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 2033
a071fa00
DV
2034void i915_gem_track_fb(struct drm_i915_gem_object *old,
2035 struct drm_i915_gem_object *new,
2036 unsigned frontbuffer_bits);
2037
673a394b
EA
2038/**
2039 * Request queue structure.
2040 *
2041 * The request queue allows us to note sequence numbers that have been emitted
2042 * and may be associated with active buffers to be retired.
2043 *
97b2a6a1
JH
2044 * By keeping this list, we can avoid having to do questionable sequence
2045 * number comparisons on buffer last_read|write_seqno. It also allows an
2046 * emission time to be associated with the request for tracking how far ahead
2047 * of the GPU the submission is.
673a394b
EA
2048 */
2049struct drm_i915_gem_request {
abfe262a
JH
2050 struct kref ref;
2051
852835f3 2052 /** On Which ring this request was generated */
a4872ba6 2053 struct intel_engine_cs *ring;
852835f3 2054
673a394b
EA
2055 /** GEM sequence number associated with this request. */
2056 uint32_t seqno;
2057
7d736f4f
MK
2058 /** Position in the ringbuffer of the start of the request */
2059 u32 head;
2060
2061 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
2062 u32 tail;
2063
0e50e96b 2064 /** Context related to this request */
273497e5 2065 struct intel_context *ctx;
0e50e96b 2066
7d736f4f
MK
2067 /** Batch buffer related to this request if any */
2068 struct drm_i915_gem_object *batch_obj;
2069
673a394b
EA
2070 /** Time at which this request was emitted, in jiffies. */
2071 unsigned long emitted_jiffies;
2072
b962442e 2073 /** global list entry for this request */
673a394b 2074 struct list_head list;
b962442e 2075
f787a5f5 2076 struct drm_i915_file_private *file_priv;
b962442e
EA
2077 /** file_priv list entry for this request */
2078 struct list_head client_list;
67e2937b
JH
2079
2080 uint32_t uniq;
673a394b
EA
2081};
2082
abfe262a
JH
2083void i915_gem_request_free(struct kref *req_ref);
2084
b793a00a
JH
2085static inline uint32_t
2086i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2087{
2088 return req ? req->seqno : 0;
2089}
2090
2091static inline struct intel_engine_cs *
2092i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2093{
2094 return req ? req->ring : NULL;
2095}
2096
abfe262a
JH
2097static inline void
2098i915_gem_request_reference(struct drm_i915_gem_request *req)
2099{
2100 kref_get(&req->ref);
2101}
2102
2103static inline void
2104i915_gem_request_unreference(struct drm_i915_gem_request *req)
2105{
f245860e 2106 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
abfe262a
JH
2107 kref_put(&req->ref, i915_gem_request_free);
2108}
2109
2110static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2111 struct drm_i915_gem_request *src)
2112{
2113 if (src)
2114 i915_gem_request_reference(src);
2115
2116 if (*pdst)
2117 i915_gem_request_unreference(*pdst);
2118
2119 *pdst = src;
2120}
2121
1b5a433a
JH
2122/*
2123 * XXX: i915_gem_request_completed should be here but currently needs the
2124 * definition of i915_seqno_passed() which is below. It will be moved in
2125 * a later patch when the call to i915_seqno_passed() is obsoleted...
2126 */
2127
673a394b 2128struct drm_i915_file_private {
b29c19b6 2129 struct drm_i915_private *dev_priv;
ab0e7ff9 2130 struct drm_file *file;
b29c19b6 2131
673a394b 2132 struct {
99057c81 2133 spinlock_t lock;
b962442e 2134 struct list_head request_list;
b29c19b6 2135 struct delayed_work idle_work;
673a394b 2136 } mm;
40521054 2137 struct idr context_idr;
e59ec13d 2138
b29c19b6 2139 atomic_t rps_wait_boost;
a4872ba6 2140 struct intel_engine_cs *bsd_ring;
673a394b
EA
2141};
2142
351e3db2
BV
2143/*
2144 * A command that requires special handling by the command parser.
2145 */
2146struct drm_i915_cmd_descriptor {
2147 /*
2148 * Flags describing how the command parser processes the command.
2149 *
2150 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2151 * a length mask if not set
2152 * CMD_DESC_SKIP: The command is allowed but does not follow the
2153 * standard length encoding for the opcode range in
2154 * which it falls
2155 * CMD_DESC_REJECT: The command is never allowed
2156 * CMD_DESC_REGISTER: The command should be checked against the
2157 * register whitelist for the appropriate ring
2158 * CMD_DESC_MASTER: The command is allowed if the submitting process
2159 * is the DRM master
2160 */
2161 u32 flags;
2162#define CMD_DESC_FIXED (1<<0)
2163#define CMD_DESC_SKIP (1<<1)
2164#define CMD_DESC_REJECT (1<<2)
2165#define CMD_DESC_REGISTER (1<<3)
2166#define CMD_DESC_BITMASK (1<<4)
2167#define CMD_DESC_MASTER (1<<5)
2168
2169 /*
2170 * The command's unique identification bits and the bitmask to get them.
2171 * This isn't strictly the opcode field as defined in the spec and may
2172 * also include type, subtype, and/or subop fields.
2173 */
2174 struct {
2175 u32 value;
2176 u32 mask;
2177 } cmd;
2178
2179 /*
2180 * The command's length. The command is either fixed length (i.e. does
2181 * not include a length field) or has a length field mask. The flag
2182 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2183 * a length mask. All command entries in a command table must include
2184 * length information.
2185 */
2186 union {
2187 u32 fixed;
2188 u32 mask;
2189 } length;
2190
2191 /*
2192 * Describes where to find a register address in the command to check
2193 * against the ring's register whitelist. Only valid if flags has the
2194 * CMD_DESC_REGISTER bit set.
2195 */
2196 struct {
2197 u32 offset;
2198 u32 mask;
2199 } reg;
2200
2201#define MAX_CMD_DESC_BITMASKS 3
2202 /*
2203 * Describes command checks where a particular dword is masked and
2204 * compared against an expected value. If the command does not match
2205 * the expected value, the parser rejects it. Only valid if flags has
2206 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2207 * are valid.
d4d48035
BV
2208 *
2209 * If the check specifies a non-zero condition_mask then the parser
2210 * only performs the check when the bits specified by condition_mask
2211 * are non-zero.
351e3db2
BV
2212 */
2213 struct {
2214 u32 offset;
2215 u32 mask;
2216 u32 expected;
d4d48035
BV
2217 u32 condition_offset;
2218 u32 condition_mask;
351e3db2
BV
2219 } bits[MAX_CMD_DESC_BITMASKS];
2220};
2221
2222/*
2223 * A table of commands requiring special handling by the command parser.
2224 *
2225 * Each ring has an array of tables. Each table consists of an array of command
2226 * descriptors, which must be sorted with command opcodes in ascending order.
2227 */
2228struct drm_i915_cmd_table {
2229 const struct drm_i915_cmd_descriptor *table;
2230 int count;
2231};
2232
dbbe9127 2233/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2234#define __I915__(p) ({ \
2235 struct drm_i915_private *__p; \
2236 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2237 __p = (struct drm_i915_private *)p; \
2238 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2239 __p = to_i915((struct drm_device *)p); \
2240 else \
2241 BUILD_BUG(); \
2242 __p; \
2243})
dbbe9127 2244#define INTEL_INFO(p) (&__I915__(p)->info)
87f1f465 2245#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
cae5852d 2246
87f1f465
CW
2247#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2248#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2249#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2250#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2251#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2252#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2253#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2254#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2255#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2256#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2257#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2258#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2259#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2260#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2261#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2262#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2263#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2264#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2265#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2266 INTEL_DEVID(dev) == 0x0152 || \
2267 INTEL_DEVID(dev) == 0x015a)
2268#define IS_SNB_GT1(dev) (INTEL_DEVID(dev) == 0x0102 || \
2269 INTEL_DEVID(dev) == 0x0106 || \
2270 INTEL_DEVID(dev) == 0x010A)
70a3eb7a 2271#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
6df4027b 2272#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
4cae9ae0 2273#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
8179f1f0 2274#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
7201c0b3 2275#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
cae5852d 2276#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2277#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2278 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2279#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
87f1f465
CW
2280 ((INTEL_DEVID(dev) & 0xf) == 0x2 || \
2281 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
2282 (INTEL_DEVID(dev) & 0xf) == 0xe))
a0fcbd95
RV
2283#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2284 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2285#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2286 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2287#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2288 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2289/* ULX machines are also considered ULT. */
87f1f465
CW
2290#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2291 INTEL_DEVID(dev) == 0x0A1E)
b833d685 2292#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2293
85436696
JB
2294/*
2295 * The genX designation typically refers to the render engine, so render
2296 * capability related checks should use IS_GEN, while display and other checks
2297 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2298 * chips, etc.).
2299 */
cae5852d
ZN
2300#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2301#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2302#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2303#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2304#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2305#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2306#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
b71252dc 2307#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
cae5852d 2308
73ae478c
BW
2309#define RENDER_RING (1<<RCS)
2310#define BSD_RING (1<<VCS)
2311#define BLT_RING (1<<BCS)
2312#define VEBOX_RING (1<<VECS)
845f74a7 2313#define BSD2_RING (1<<VCS2)
63c42e56 2314#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2315#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2316#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2317#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2318#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2319#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
f2fbc690 2320 __I915__(dev)->ellc_size)
cae5852d
ZN
2321#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2322
254f965c 2323#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2324#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c
JB
2325#define USES_PPGTT(dev) (i915.enable_ppgtt)
2326#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
1d2a314c 2327
05394f39 2328#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2329#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2330
b45305fc
DV
2331/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2332#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
2333/*
2334 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2335 * even when in MSI mode. This results in spurious interrupt warnings if the
2336 * legacy irq no. is shared with another device. The kernel then disables that
2337 * interrupt source and so prevents the other device from working properly.
2338 */
2339#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2340#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2341
cae5852d
ZN
2342/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2343 * rows, which changed the alignment requirements and fence programming.
2344 */
2345#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2346 IS_I915GM(dev)))
2347#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2348#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2349#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
2350#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2351#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2352
2353#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2354#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2355#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2356
dbf7786e 2357#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2358
dd93be58 2359#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2360#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48
RV
2361#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2362 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
6157d3c8 2363#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
fd7f8cce 2364 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
58abf1da
RV
2365#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2366#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
affa9354 2367
17a303ec
PZ
2368#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2369#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2370#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2371#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2372#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2373#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2374#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2375#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
17a303ec 2376
f2fbc690 2377#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2378#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2379#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
2380#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2381#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2382#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2383#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2384
5fafe292
SJ
2385#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2386
040d2baa
BW
2387/* DPF == dynamic parity feature */
2388#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2389#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2390
c8735b0c
BW
2391#define GT_FREQUENCY_MULTIPLIER 50
2392
05394f39
CW
2393#include "i915_trace.h"
2394
baa70943 2395extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2396extern int i915_max_ioctl;
2397
fc49b3da
ID
2398extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2399extern int i915_resume_legacy(struct drm_device *dev);
7c1c2871
DA
2400extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2401extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2402
d330a953
JN
2403/* i915_params.c */
2404struct i915_params {
2405 int modeset;
2406 int panel_ignore_lid;
2407 unsigned int powersave;
2408 int semaphores;
2409 unsigned int lvds_downclock;
2410 int lvds_channel_mode;
2411 int panel_use_ssc;
2412 int vbt_sdvo_panel_type;
2413 int enable_rc6;
2414 int enable_fbc;
d330a953 2415 int enable_ppgtt;
127f1003 2416 int enable_execlists;
d330a953
JN
2417 int enable_psr;
2418 unsigned int preliminary_hw_support;
2419 int disable_power_well;
2420 int enable_ips;
e5aa6541 2421 int invert_brightness;
351e3db2 2422 int enable_cmd_parser;
e5aa6541
DL
2423 /* leave bools at the end to not create holes */
2424 bool enable_hangcheck;
2425 bool fastboot;
d330a953
JN
2426 bool prefault_disable;
2427 bool reset;
a0bae57f 2428 bool disable_display;
7a10dfa6 2429 bool disable_vtd_wa;
84c33a64 2430 int use_mmio_flip;
5978118c 2431 bool mmio_debug;
e2c719b7 2432 bool verbose_state_checks;
d330a953
JN
2433};
2434extern struct i915_params i915 __read_mostly;
2435
1da177e4 2436 /* i915_dma.c */
22eae947 2437extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2438extern int i915_driver_unload(struct drm_device *);
2885f6ac 2439extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2440extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2441extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2442 struct drm_file *file);
673a394b 2443extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2444 struct drm_file *file);
84b1fd10 2445extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 2446#ifdef CONFIG_COMPAT
0d6aa60b
DA
2447extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2448 unsigned long arg);
c43b5634 2449#endif
8e96d9c4 2450extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 2451extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2452extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2453extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2454extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2455extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2456int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
1d0d343a 2457void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
7648fa99 2458
1da177e4 2459/* i915_irq.c */
10cd45b6 2460void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2461__printf(3, 4)
2462void i915_handle_error(struct drm_device *dev, bool wedged,
2463 const char *fmt, ...);
1da177e4 2464
b963291c
DV
2465extern void intel_irq_init(struct drm_i915_private *dev_priv);
2466extern void intel_hpd_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2467int intel_irq_install(struct drm_i915_private *dev_priv);
2468void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5
CW
2469
2470extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2471extern void intel_uncore_early_sanitize(struct drm_device *dev,
2472 bool restore_forcewake);
907b28c5 2473extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2474extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2475extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2476extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
b1f14ad0 2477
7c463586 2478void
50227e1c 2479i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2480 u32 status_mask);
7c463586
KP
2481
2482void
50227e1c 2483i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2484 u32 status_mask);
7c463586 2485
f8b79e58
ID
2486void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2487void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
47339cd9
DV
2488void
2489ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2490void
2491ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2492void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2493 uint32_t interrupt_mask,
2494 uint32_t enabled_irq_mask);
2495#define ibx_enable_display_interrupt(dev_priv, bits) \
2496 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2497#define ibx_disable_display_interrupt(dev_priv, bits) \
2498 ibx_display_interrupt_update((dev_priv), (bits), 0)
f8b79e58 2499
673a394b 2500/* i915_gem.c */
673a394b
EA
2501int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2502 struct drm_file *file_priv);
2503int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2504 struct drm_file *file_priv);
2505int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2506 struct drm_file *file_priv);
2507int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2508 struct drm_file *file_priv);
de151cf6
JB
2509int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2510 struct drm_file *file_priv);
673a394b
EA
2511int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2512 struct drm_file *file_priv);
2513int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2514 struct drm_file *file_priv);
ba8b7ccb
OM
2515void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2516 struct intel_engine_cs *ring);
2517void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2518 struct drm_file *file,
2519 struct intel_engine_cs *ring,
2520 struct drm_i915_gem_object *obj);
a83014d3
OM
2521int i915_gem_ringbuffer_submission(struct drm_device *dev,
2522 struct drm_file *file,
2523 struct intel_engine_cs *ring,
2524 struct intel_context *ctx,
2525 struct drm_i915_gem_execbuffer2 *args,
2526 struct list_head *vmas,
2527 struct drm_i915_gem_object *batch_obj,
2528 u64 exec_start, u32 flags);
673a394b
EA
2529int i915_gem_execbuffer(struct drm_device *dev, void *data,
2530 struct drm_file *file_priv);
76446cac
JB
2531int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2532 struct drm_file *file_priv);
673a394b
EA
2533int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2534 struct drm_file *file_priv);
199adf40
BW
2535int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2536 struct drm_file *file);
2537int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2538 struct drm_file *file);
673a394b
EA
2539int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2540 struct drm_file *file_priv);
3ef94daa
CW
2541int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2542 struct drm_file *file_priv);
673a394b
EA
2543int i915_gem_set_tiling(struct drm_device *dev, void *data,
2544 struct drm_file *file_priv);
2545int i915_gem_get_tiling(struct drm_device *dev, void *data,
2546 struct drm_file *file_priv);
5cc9ed4b
CW
2547int i915_gem_init_userptr(struct drm_device *dev);
2548int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2549 struct drm_file *file);
5a125c3c
EA
2550int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2551 struct drm_file *file_priv);
23ba4fd0
BW
2552int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2553 struct drm_file *file_priv);
673a394b 2554void i915_gem_load(struct drm_device *dev);
21ab4e74
CW
2555unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
2556 long target,
2557 unsigned flags);
2558#define I915_SHRINK_PURGEABLE 0x1
2559#define I915_SHRINK_UNBOUND 0x2
2560#define I915_SHRINK_BOUND 0x4
42dcedd4
CW
2561void *i915_gem_object_alloc(struct drm_device *dev);
2562void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2563void i915_gem_object_init(struct drm_i915_gem_object *obj,
2564 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2565struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2566 size_t size);
7e0d96bc
BW
2567void i915_init_vm(struct drm_i915_private *dev_priv,
2568 struct i915_address_space *vm);
673a394b 2569void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2570void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2571
1ec9e26d
DV
2572#define PIN_MAPPABLE 0x1
2573#define PIN_NONBLOCK 0x2
bf3d149b 2574#define PIN_GLOBAL 0x4
d23db88c
CW
2575#define PIN_OFFSET_BIAS 0x8
2576#define PIN_OFFSET_MASK (~4095)
fe14d5f4
TU
2577int __must_check i915_gem_object_pin_view(struct drm_i915_gem_object *obj,
2578 struct i915_address_space *vm,
2579 uint32_t alignment,
2580 uint64_t flags,
2581 const struct i915_ggtt_view *view);
2582static inline
2021746e 2583int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 2584 struct i915_address_space *vm,
2021746e 2585 uint32_t alignment,
fe14d5f4
TU
2586 uint64_t flags)
2587{
2588 return i915_gem_object_pin_view(obj, vm, alignment, flags,
2589 &i915_ggtt_view_normal);
2590}
2591
2592int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2593 u32 flags);
07fe0b12 2594int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2595int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2596void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2597void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 2598
4c914c0c
BV
2599int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2600 int *needs_clflush);
2601
37e680a1 2602int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
2603static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2604{
67d5a50c
ID
2605 struct sg_page_iter sg_iter;
2606
2607 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 2608 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
2609
2610 return NULL;
9da3da66 2611}
a5570178
CW
2612static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2613{
2614 BUG_ON(obj->pages == NULL);
2615 obj->pages_pin_count++;
2616}
2617static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2618{
2619 BUG_ON(obj->pages_pin_count == 0);
2620 obj->pages_pin_count--;
2621}
2622
54cf91dc 2623int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2624int i915_gem_object_sync(struct drm_i915_gem_object *obj,
a4872ba6 2625 struct intel_engine_cs *to);
e2d05a8b 2626void i915_vma_move_to_active(struct i915_vma *vma,
a4872ba6 2627 struct intel_engine_cs *ring);
ff72145b
DA
2628int i915_gem_dumb_create(struct drm_file *file_priv,
2629 struct drm_device *dev,
2630 struct drm_mode_create_dumb *args);
355a7018
TH
2631int i915_gem_dumb_map_offset(struct drm_file *file_priv,
2632 struct drm_device *dev, uint32_t handle,
2633 uint64_t *offset);
f787a5f5
CW
2634/**
2635 * Returns true if seq1 is later than seq2.
2636 */
2637static inline bool
2638i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2639{
2640 return (int32_t)(seq1 - seq2) >= 0;
2641}
2642
1b5a433a
JH
2643static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2644 bool lazy_coherency)
2645{
2646 u32 seqno;
2647
2648 BUG_ON(req == NULL);
2649
2650 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2651
2652 return i915_seqno_passed(seqno, req->seqno);
2653}
2654
fca26bb4
MK
2655int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2656int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2657int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2658int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2659
d8ffa60b
DV
2660bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2661void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
1690e1eb 2662
8d9fc7fd 2663struct drm_i915_gem_request *
a4872ba6 2664i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2665
b29c19b6 2666bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2667void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2668int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2669 bool interruptible);
b6660d59 2670int __must_check i915_gem_check_olr(struct drm_i915_gem_request *req);
84c33a64 2671
1f83fee0
DV
2672static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2673{
2674 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2675 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2676}
2677
2678static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2679{
2ac0f450
MK
2680 return atomic_read(&error->reset_counter) & I915_WEDGED;
2681}
2682
2683static inline u32 i915_reset_count(struct i915_gpu_error *error)
2684{
2685 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2686}
a71d8d94 2687
88b4aa87
MK
2688static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2689{
2690 return dev_priv->gpu_error.stop_rings == 0 ||
2691 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2692}
2693
2694static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2695{
2696 return dev_priv->gpu_error.stop_rings == 0 ||
2697 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2698}
2699
069efc1d 2700void i915_gem_reset(struct drm_device *dev);
000433b6 2701bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2702int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2703int __must_check i915_gem_init(struct drm_device *dev);
a83014d3 2704int i915_gem_init_rings(struct drm_device *dev);
f691e2f4 2705int __must_check i915_gem_init_hw(struct drm_device *dev);
a4872ba6 2706int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
f691e2f4 2707void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2708void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2709int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2710int __must_check i915_gem_suspend(struct drm_device *dev);
a4872ba6 2711int __i915_add_request(struct intel_engine_cs *ring,
0025c077 2712 struct drm_file *file,
9400ae5c
JH
2713 struct drm_i915_gem_object *batch_obj);
2714#define i915_add_request(ring) \
2715 __i915_add_request(ring, NULL, NULL)
9c654818 2716int __i915_wait_request(struct drm_i915_gem_request *req,
16e9a21f
ACO
2717 unsigned reset_counter,
2718 bool interruptible,
2719 s64 *timeout,
2720 struct drm_i915_file_private *file_priv);
a4b3a571 2721int __must_check i915_wait_request(struct drm_i915_gem_request *req);
de151cf6 2722int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2723int __must_check
2724i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2725 bool write);
2726int __must_check
dabdfe02
CW
2727i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2728int __must_check
2da3b9b9
CW
2729i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2730 u32 alignment,
a4872ba6 2731 struct intel_engine_cs *pipelined);
cc98b413 2732void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
00731155 2733int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 2734 int align);
b29c19b6 2735int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2736void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2737
0fa87796
ID
2738uint32_t
2739i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2740uint32_t
d865110c
ID
2741i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2742 int tiling_mode, bool fenced);
467cffba 2743
e4ffd173
CW
2744int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2745 enum i915_cache_level cache_level);
2746
1286ff73
DV
2747struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2748 struct dma_buf *dma_buf);
2749
2750struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2751 struct drm_gem_object *gem_obj, int flags);
2752
19b2dbde
CW
2753void i915_gem_restore_fences(struct drm_device *dev);
2754
fe14d5f4
TU
2755unsigned long i915_gem_obj_offset_view(struct drm_i915_gem_object *o,
2756 struct i915_address_space *vm,
2757 enum i915_ggtt_view_type view);
2758static inline
a70a3148 2759unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
fe14d5f4
TU
2760 struct i915_address_space *vm)
2761{
2762 return i915_gem_obj_offset_view(o, vm, I915_GGTT_VIEW_NORMAL);
2763}
a70a3148 2764bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
fe14d5f4
TU
2765bool i915_gem_obj_bound_view(struct drm_i915_gem_object *o,
2766 struct i915_address_space *vm,
2767 enum i915_ggtt_view_type view);
2768static inline
a70a3148 2769bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
fe14d5f4
TU
2770 struct i915_address_space *vm)
2771{
2772 return i915_gem_obj_bound_view(o, vm, I915_GGTT_VIEW_NORMAL);
2773}
2774
a70a3148
BW
2775unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2776 struct i915_address_space *vm);
fe14d5f4
TU
2777struct i915_vma *i915_gem_obj_to_vma_view(struct drm_i915_gem_object *obj,
2778 struct i915_address_space *vm,
2779 const struct i915_ggtt_view *view);
2780static inline
a70a3148 2781struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
fe14d5f4
TU
2782 struct i915_address_space *vm)
2783{
2784 return i915_gem_obj_to_vma_view(obj, vm, &i915_ggtt_view_normal);
2785}
2786
2787struct i915_vma *
2788i915_gem_obj_lookup_or_create_vma_view(struct drm_i915_gem_object *obj,
2789 struct i915_address_space *vm,
2790 const struct i915_ggtt_view *view);
2791
2792static inline
accfef2e
BW
2793struct i915_vma *
2794i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
fe14d5f4
TU
2795 struct i915_address_space *vm)
2796{
2797 return i915_gem_obj_lookup_or_create_vma_view(obj, vm,
2798 &i915_ggtt_view_normal);
2799}
5c2abbea
BW
2800
2801struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
d7f46fc4
BW
2802static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2803 struct i915_vma *vma;
2804 list_for_each_entry(vma, &obj->vma_list, vma_link)
2805 if (vma->pin_count > 0)
2806 return true;
2807 return false;
2808}
5c2abbea 2809
a70a3148 2810/* Some GGTT VM helpers */
5dc383b0 2811#define i915_obj_to_ggtt(obj) \
a70a3148
BW
2812 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2813static inline bool i915_is_ggtt(struct i915_address_space *vm)
2814{
2815 struct i915_address_space *ggtt =
2816 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2817 return vm == ggtt;
2818}
2819
841cd773
DV
2820static inline struct i915_hw_ppgtt *
2821i915_vm_to_ppgtt(struct i915_address_space *vm)
2822{
2823 WARN_ON(i915_is_ggtt(vm));
2824
2825 return container_of(vm, struct i915_hw_ppgtt, base);
2826}
2827
2828
a70a3148
BW
2829static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2830{
5dc383b0 2831 return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
a70a3148
BW
2832}
2833
2834static inline unsigned long
2835i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2836{
5dc383b0 2837 return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
a70a3148
BW
2838}
2839
2840static inline unsigned long
2841i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2842{
5dc383b0 2843 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
a70a3148 2844}
c37e2204
BW
2845
2846static inline int __must_check
2847i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2848 uint32_t alignment,
1ec9e26d 2849 unsigned flags)
c37e2204 2850{
5dc383b0
DV
2851 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2852 alignment, flags | PIN_GLOBAL);
c37e2204 2853}
a70a3148 2854
b287110e
DV
2855static inline int
2856i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2857{
2858 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2859}
2860
2861void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2862
254f965c 2863/* i915_gem_context.c */
8245be31 2864int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2865void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 2866void i915_gem_context_reset(struct drm_device *dev);
e422b888 2867int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 2868int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 2869void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
a4872ba6 2870int i915_switch_context(struct intel_engine_cs *ring,
273497e5
OM
2871 struct intel_context *to);
2872struct intel_context *
41bde553 2873i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 2874void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
2875struct drm_i915_gem_object *
2876i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 2877static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 2878{
691e6415 2879 kref_get(&ctx->ref);
dce3271b
MK
2880}
2881
273497e5 2882static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 2883{
691e6415 2884 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
2885}
2886
273497e5 2887static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 2888{
821d66dd 2889 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
2890}
2891
84624813
BW
2892int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2893 struct drm_file *file);
2894int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2895 struct drm_file *file);
1286ff73 2896
679845ed
BW
2897/* i915_gem_evict.c */
2898int __must_check i915_gem_evict_something(struct drm_device *dev,
2899 struct i915_address_space *vm,
2900 int min_size,
2901 unsigned alignment,
2902 unsigned cache_level,
d23db88c
CW
2903 unsigned long start,
2904 unsigned long end,
1ec9e26d 2905 unsigned flags);
679845ed
BW
2906int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2907int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 2908
0260c420 2909/* belongs in i915_gem_gtt.h */
d09105c6 2910static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2911{
2912 if (INTEL_INFO(dev)->gen < 6)
2913 intel_gtt_chipset_flush();
2914}
246cbfb5 2915
9797fbfb
CW
2916/* i915_gem_stolen.c */
2917int i915_gem_init_stolen(struct drm_device *dev);
5e59f717 2918int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
11be49eb 2919void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2920void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2921struct drm_i915_gem_object *
2922i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2923struct drm_i915_gem_object *
2924i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2925 u32 stolen_offset,
2926 u32 gtt_offset,
2927 u32 size);
9797fbfb 2928
673a394b 2929/* i915_gem_tiling.c */
2c1792a1 2930static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 2931{
50227e1c 2932 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
2933
2934 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2935 obj->tiling_mode != I915_TILING_NONE;
2936}
2937
673a394b 2938void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2939void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2940void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2941
2942/* i915_gem_debug.c */
23bc5982
CW
2943#if WATCH_LISTS
2944int i915_verify_lists(struct drm_device *dev);
673a394b 2945#else
23bc5982 2946#define i915_verify_lists(dev) 0
673a394b 2947#endif
1da177e4 2948
2017263e 2949/* i915_debugfs.c */
27c202ad
BG
2950int i915_debugfs_init(struct drm_minor *minor);
2951void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 2952#ifdef CONFIG_DEBUG_FS
07144428
DL
2953void intel_display_crc_init(struct drm_device *dev);
2954#else
f8c168fa 2955static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 2956#endif
84734a04
MK
2957
2958/* i915_gpu_error.c */
edc3d884
MK
2959__printf(2, 3)
2960void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2961int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2962 const struct i915_error_state_file_priv *error);
4dc955f7 2963int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 2964 struct drm_i915_private *i915,
4dc955f7
MK
2965 size_t count, loff_t pos);
2966static inline void i915_error_state_buf_release(
2967 struct drm_i915_error_state_buf *eb)
2968{
2969 kfree(eb->buf);
2970}
58174462
MK
2971void i915_capture_error_state(struct drm_device *dev, bool wedge,
2972 const char *error_msg);
84734a04
MK
2973void i915_error_state_get(struct drm_device *dev,
2974 struct i915_error_state_file_priv *error_priv);
2975void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2976void i915_destroy_error_state(struct drm_device *dev);
2977
2978void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
0a4cd7c8 2979const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 2980
493018dc
BV
2981/* i915_gem_batch_pool.c */
2982void i915_gem_batch_pool_init(struct drm_device *dev,
2983 struct i915_gem_batch_pool *pool);
2984void i915_gem_batch_pool_fini(struct i915_gem_batch_pool *pool);
2985struct drm_i915_gem_object*
2986i915_gem_batch_pool_get(struct i915_gem_batch_pool *pool, size_t size);
2987
351e3db2 2988/* i915_cmd_parser.c */
d728c8ef 2989int i915_cmd_parser_get_version(void);
a4872ba6
OM
2990int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2991void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2992bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2993int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2 2994 struct drm_i915_gem_object *batch_obj,
78a42377 2995 struct drm_i915_gem_object *shadow_batch_obj,
351e3db2 2996 u32 batch_start_offset,
b9ffd80e 2997 u32 batch_len,
351e3db2
BV
2998 bool is_master);
2999
317c35d1
JB
3000/* i915_suspend.c */
3001extern int i915_save_state(struct drm_device *dev);
3002extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3003
d8157a36
DV
3004/* i915_ums.c */
3005void i915_save_display_reg(struct drm_device *dev);
3006void i915_restore_display_reg(struct drm_device *dev);
317c35d1 3007
0136db58
BW
3008/* i915_sysfs.c */
3009void i915_setup_sysfs(struct drm_device *dev_priv);
3010void i915_teardown_sysfs(struct drm_device *dev_priv);
3011
f899fc64
CW
3012/* intel_i2c.c */
3013extern int intel_setup_gmbus(struct drm_device *dev);
3014extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 3015static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 3016{
2ed06c93 3017 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
3018}
3019
3020extern struct i2c_adapter *intel_gmbus_get_adapter(
3021 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
3022extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3023extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3024static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3025{
3026 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3027}
f899fc64
CW
3028extern void intel_i2c_reset(struct drm_device *dev);
3029
3b617967 3030/* intel_opregion.c */
44834a67 3031#ifdef CONFIG_ACPI
27d50c82 3032extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
3033extern void intel_opregion_init(struct drm_device *dev);
3034extern void intel_opregion_fini(struct drm_device *dev);
3b617967 3035extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
3036extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3037 bool enable);
ecbc5cf3
JN
3038extern int intel_opregion_notify_adapter(struct drm_device *dev,
3039 pci_power_t state);
65e082c9 3040#else
27d50c82 3041static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
3042static inline void intel_opregion_init(struct drm_device *dev) { return; }
3043static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 3044static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
3045static inline int
3046intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3047{
3048 return 0;
3049}
ecbc5cf3
JN
3050static inline int
3051intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3052{
3053 return 0;
3054}
65e082c9 3055#endif
8ee1c3db 3056
723bfd70
JB
3057/* intel_acpi.c */
3058#ifdef CONFIG_ACPI
3059extern void intel_register_dsm_handler(void);
3060extern void intel_unregister_dsm_handler(void);
3061#else
3062static inline void intel_register_dsm_handler(void) { return; }
3063static inline void intel_unregister_dsm_handler(void) { return; }
3064#endif /* CONFIG_ACPI */
3065
79e53945 3066/* modesetting */
f817586c 3067extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3068extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3069extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3070extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 3071extern void intel_connector_unregister(struct intel_connector *);
28d52043 3072extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
3073extern void intel_modeset_setup_hw_state(struct drm_device *dev,
3074 bool force_restore);
44cec740 3075extern void i915_redisable_vga(struct drm_device *dev);
04098753 3076extern void i915_redisable_vga_power_on(struct drm_device *dev);
7648fa99 3077extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 3078extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 3079extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84 3080extern void valleyview_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
3081extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3082 bool enable);
0206e353
AJ
3083extern void intel_detect_pch(struct drm_device *dev);
3084extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 3085extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 3086
2911a35b 3087extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
3088int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3089 struct drm_file *file);
b6359918
MK
3090int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3091 struct drm_file *file);
575155a9 3092
84c33a64
SG
3093void intel_notify_mmio_flip(struct intel_engine_cs *ring);
3094
6ef3d427
CW
3095/* overlay */
3096extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
3097extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3098 struct intel_overlay_error_state *error);
c4a1d9e4
CW
3099
3100extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 3101extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3102 struct drm_device *dev,
3103 struct intel_display_error_state *error);
6ef3d427 3104
b7287d80
BW
3105/* On SNB platform, before reading ring registers forcewake bit
3106 * must be set to prevent GT core from power down and stale values being
3107 * returned.
3108 */
c8d9a590
D
3109void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
3110void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
e998c40f 3111void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
b7287d80 3112
151a49d0
TR
3113int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3114int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3115
3116/* intel_sideband.c */
64936258
JN
3117u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
3118void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
3119u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
3120u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3121void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3122u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3123void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3124u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3125void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3126u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3127void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
3128u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3129void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3130u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3131void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3132u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3133 enum intel_sbi_destination destination);
3134void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3135 enum intel_sbi_destination destination);
e9fe51c6
SK
3136u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3137void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3138
2ec3815f
VS
3139int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
3140int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
42c0526c 3141
c8d9a590
D
3142#define FORCEWAKE_RENDER (1 << 0)
3143#define FORCEWAKE_MEDIA (1 << 1)
38cff0b1
ZW
3144#define FORCEWAKE_BLITTER (1 << 2)
3145#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA | \
3146 FORCEWAKE_BLITTER)
c8d9a590
D
3147
3148
0b274481
BW
3149#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3150#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3151
3152#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3153#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3154#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3155#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3156
3157#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3158#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3159#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3160#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3161
698b3135
CW
3162/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3163 * will be implemented using 2 32-bit writes in an arbitrary order with
3164 * an arbitrary delay between them. This can cause the hardware to
3165 * act upon the intermediate value, possibly leading to corruption and
3166 * machine death. You have been warned.
3167 */
0b274481
BW
3168#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3169#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3170
50877445
CW
3171#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3172 u32 upper = I915_READ(upper_reg); \
3173 u32 lower = I915_READ(lower_reg); \
3174 u32 tmp = I915_READ(upper_reg); \
3175 if (upper != tmp) { \
3176 upper = tmp; \
3177 lower = I915_READ(lower_reg); \
3178 WARN_ON(I915_READ(upper_reg) != upper); \
3179 } \
3180 (u64)upper << 32 | lower; })
3181
cae5852d
ZN
3182#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3183#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3184
55bc60db
VS
3185/* "Broadcast RGB" property */
3186#define INTEL_BROADCAST_RGB_AUTO 0
3187#define INTEL_BROADCAST_RGB_FULL 1
3188#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3189
766aa1c4
VS
3190static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3191{
92e23b99 3192 if (IS_VALLEYVIEW(dev))
766aa1c4 3193 return VLV_VGACNTRL;
92e23b99
SJ
3194 else if (INTEL_INFO(dev)->gen >= 5)
3195 return CPU_VGACNTRL;
766aa1c4
VS
3196 else
3197 return VGACNTRL;
3198}
3199
2bb4629a
VS
3200static inline void __user *to_user_ptr(u64 address)
3201{
3202 return (void __user *)(uintptr_t)address;
3203}
3204
df97729f
ID
3205static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3206{
3207 unsigned long j = msecs_to_jiffies(m);
3208
3209 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3210}
3211
3212static inline unsigned long
3213timespec_to_jiffies_timeout(const struct timespec *value)
3214{
3215 unsigned long j = timespec_to_jiffies(value);
3216
3217 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3218}
3219
dce56b3c
PZ
3220/*
3221 * If you need to wait X milliseconds between events A and B, but event B
3222 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3223 * when event A happened, then just before event B you call this function and
3224 * pass the timestamp as the first argument, and X as the second argument.
3225 */
3226static inline void
3227wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3228{
ec5e0cfb 3229 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3230
3231 /*
3232 * Don't re-read the value of "jiffies" every time since it may change
3233 * behind our back and break the math.
3234 */
3235 tmp_jiffies = jiffies;
3236 target_jiffies = timestamp_jiffies +
3237 msecs_to_jiffies_timeout(to_wait_ms);
3238
3239 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3240 remaining_jiffies = target_jiffies - tmp_jiffies;
3241 while (remaining_jiffies)
3242 remaining_jiffies =
3243 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3244 }
3245}
3246
581c26e8
JH
3247static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3248 struct drm_i915_gem_request *req)
3249{
3250 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3251 i915_gem_request_assign(&ring->trace_irq_req, req);
3252}
3253
1da177e4 3254#endif