]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Tune down sink crc timeout dmesg output
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
b20385f1 38#include "intel_lrc.h"
0260c420 39#include "i915_gem_gtt.h"
564ddb2f 40#include "i915_gem_render_state.h"
0839ccb8 41#include <linux/io-mapping.h>
f899fc64 42#include <linux/i2c.h>
c167a6fc 43#include <linux/i2c-algo-bit.h>
0ade6386 44#include <drm/intel-gtt.h>
ba8286fa 45#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
d9fc9413 46#include <drm/drm_gem.h>
aaa6fd2a 47#include <linux/backlight.h>
5cc9ed4b 48#include <linux/hashtable.h>
2911a35b 49#include <linux/intel-iommu.h>
742cbee8 50#include <linux/kref.h>
9ee32fea 51#include <linux/pm_qos.h>
585fb111 52
1da177e4
LT
53/* General customization:
54 */
55
1da177e4
LT
56#define DRIVER_NAME "i915"
57#define DRIVER_DESC "Intel Graphics"
69f627f5 58#define DRIVER_DATE "20141107"
1da177e4 59
c883ef1b
MK
60#undef WARN_ON
61#define WARN_ON(x) WARN(x, "WARN_ON(" #x ")")
62
317c35d1 63enum pipe {
752aa88a 64 INVALID_PIPE = -1,
317c35d1
JB
65 PIPE_A = 0,
66 PIPE_B,
9db4a9c7 67 PIPE_C,
a57c774a
AK
68 _PIPE_EDP,
69 I915_MAX_PIPES = _PIPE_EDP
317c35d1 70};
9db4a9c7 71#define pipe_name(p) ((p) + 'A')
317c35d1 72
a5c961d1
PZ
73enum transcoder {
74 TRANSCODER_A = 0,
75 TRANSCODER_B,
76 TRANSCODER_C,
a57c774a
AK
77 TRANSCODER_EDP,
78 I915_MAX_TRANSCODERS
a5c961d1
PZ
79};
80#define transcoder_name(t) ((t) + 'A')
81
84139d1e
DL
82/*
83 * This is the maximum (across all platforms) number of planes (primary +
84 * sprites) that can be active at the same time on one pipe.
85 *
86 * This value doesn't count the cursor plane.
87 */
88#define I915_MAX_PLANES 3
89
80824003
JB
90enum plane {
91 PLANE_A = 0,
92 PLANE_B,
9db4a9c7 93 PLANE_C,
80824003 94};
9db4a9c7 95#define plane_name(p) ((p) + 'A')
52440211 96
d615a166 97#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 98
2b139522
ED
99enum port {
100 PORT_A = 0,
101 PORT_B,
102 PORT_C,
103 PORT_D,
104 PORT_E,
105 I915_MAX_PORTS
106};
107#define port_name(p) ((p) + 'A')
108
a09caddd 109#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
110
111enum dpio_channel {
112 DPIO_CH0,
113 DPIO_CH1
114};
115
116enum dpio_phy {
117 DPIO_PHY0,
118 DPIO_PHY1
119};
120
b97186f0
PZ
121enum intel_display_power_domain {
122 POWER_DOMAIN_PIPE_A,
123 POWER_DOMAIN_PIPE_B,
124 POWER_DOMAIN_PIPE_C,
125 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
126 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
127 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
128 POWER_DOMAIN_TRANSCODER_A,
129 POWER_DOMAIN_TRANSCODER_B,
130 POWER_DOMAIN_TRANSCODER_C,
f52e353e 131 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
132 POWER_DOMAIN_PORT_DDI_A_2_LANES,
133 POWER_DOMAIN_PORT_DDI_A_4_LANES,
134 POWER_DOMAIN_PORT_DDI_B_2_LANES,
135 POWER_DOMAIN_PORT_DDI_B_4_LANES,
136 POWER_DOMAIN_PORT_DDI_C_2_LANES,
137 POWER_DOMAIN_PORT_DDI_C_4_LANES,
138 POWER_DOMAIN_PORT_DDI_D_2_LANES,
139 POWER_DOMAIN_PORT_DDI_D_4_LANES,
140 POWER_DOMAIN_PORT_DSI,
141 POWER_DOMAIN_PORT_CRT,
142 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 143 POWER_DOMAIN_VGA,
fbeeaa23 144 POWER_DOMAIN_AUDIO,
bd2bb1b9 145 POWER_DOMAIN_PLLS,
baa70707 146 POWER_DOMAIN_INIT,
bddc7645
ID
147
148 POWER_DOMAIN_NUM,
b97186f0
PZ
149};
150
151#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
152#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
153 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
154#define POWER_DOMAIN_TRANSCODER(tran) \
155 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
156 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 157
1d843f9d
EE
158enum hpd_pin {
159 HPD_NONE = 0,
160 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
161 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
162 HPD_CRT,
163 HPD_SDVO_B,
164 HPD_SDVO_C,
165 HPD_PORT_B,
166 HPD_PORT_C,
167 HPD_PORT_D,
168 HPD_NUM_PINS
169};
170
2a2d5482
CW
171#define I915_GEM_GPU_DOMAINS \
172 (I915_GEM_DOMAIN_RENDER | \
173 I915_GEM_DOMAIN_SAMPLER | \
174 I915_GEM_DOMAIN_COMMAND | \
175 I915_GEM_DOMAIN_INSTRUCTION | \
176 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 177
055e393f
DL
178#define for_each_pipe(__dev_priv, __p) \
179 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
2d025a5b
DL
180#define for_each_plane(pipe, p) \
181 for ((p) = 0; (p) < INTEL_INFO(dev)->num_sprites[(pipe)] + 1; (p)++)
d615a166 182#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
9db4a9c7 183
d79b814d
DL
184#define for_each_crtc(dev, crtc) \
185 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
186
d063ae48
DL
187#define for_each_intel_crtc(dev, intel_crtc) \
188 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
189
b2784e15
DL
190#define for_each_intel_encoder(dev, intel_encoder) \
191 list_for_each_entry(intel_encoder, \
192 &(dev)->mode_config.encoder_list, \
193 base.head)
194
6c2b7c12
DV
195#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
196 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
197 if ((intel_encoder)->base.crtc == (__crtc))
198
53f5e3ca
JB
199#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
200 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
201 if ((intel_connector)->base.encoder == (__encoder))
202
b04c5bd6
BF
203#define for_each_power_domain(domain, mask) \
204 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
205 if ((1 << (domain)) & (mask))
206
e7b903d2 207struct drm_i915_private;
ad46cb53 208struct i915_mm_struct;
5cc9ed4b 209struct i915_mmu_object;
e7b903d2 210
46edb027
DV
211enum intel_dpll_id {
212 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
213 /* real shared dpll ids must be >= 0 */
9cd86933
DV
214 DPLL_ID_PCH_PLL_A = 0,
215 DPLL_ID_PCH_PLL_B = 1,
429d47d5 216 /* hsw/bdw */
9cd86933
DV
217 DPLL_ID_WRPLL1 = 0,
218 DPLL_ID_WRPLL2 = 1,
429d47d5
S
219 /* skl */
220 DPLL_ID_SKL_DPLL1 = 0,
221 DPLL_ID_SKL_DPLL2 = 1,
222 DPLL_ID_SKL_DPLL3 = 2,
46edb027 223};
429d47d5 224#define I915_NUM_PLLS 3
46edb027 225
5358901f 226struct intel_dpll_hw_state {
dcfc3552 227 /* i9xx, pch plls */
66e985c0 228 uint32_t dpll;
8bcc2795 229 uint32_t dpll_md;
66e985c0
DV
230 uint32_t fp0;
231 uint32_t fp1;
dcfc3552
DL
232
233 /* hsw, bdw */
d452c5b6 234 uint32_t wrpll;
d1a2dc78
S
235
236 /* skl */
237 /*
238 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
239 * lower part of crtl1 and they get shifted into position when writing
240 * the register. This allows us to easily compare the state to share
241 * the DPLL.
242 */
243 uint32_t ctrl1;
244 /* HDMI only, 0 when used for DP */
245 uint32_t cfgcr1, cfgcr2;
5358901f
DV
246};
247
3e369b76 248struct intel_shared_dpll_config {
1e6f2ddc 249 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
3e369b76
ACO
250 struct intel_dpll_hw_state hw_state;
251};
252
253struct intel_shared_dpll {
254 struct intel_shared_dpll_config config;
8bd31e67
ACO
255 struct intel_shared_dpll_config *new_config;
256
ee7b9f93
JB
257 int active; /* count of number of active CRTCs (i.e. DPMS on) */
258 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
259 const char *name;
260 /* should match the index in the dev_priv->shared_dplls array */
261 enum intel_dpll_id id;
96f6128c
DV
262 /* The mode_set hook is optional and should be used together with the
263 * intel_prepare_shared_dpll function. */
15bdd4cf
DV
264 void (*mode_set)(struct drm_i915_private *dev_priv,
265 struct intel_shared_dpll *pll);
e7b903d2
DV
266 void (*enable)(struct drm_i915_private *dev_priv,
267 struct intel_shared_dpll *pll);
268 void (*disable)(struct drm_i915_private *dev_priv,
269 struct intel_shared_dpll *pll);
5358901f
DV
270 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
271 struct intel_shared_dpll *pll,
272 struct intel_dpll_hw_state *hw_state);
ee7b9f93 273};
ee7b9f93 274
429d47d5
S
275#define SKL_DPLL0 0
276#define SKL_DPLL1 1
277#define SKL_DPLL2 2
278#define SKL_DPLL3 3
279
e69d0bc1
DV
280/* Used by dp and fdi links */
281struct intel_link_m_n {
282 uint32_t tu;
283 uint32_t gmch_m;
284 uint32_t gmch_n;
285 uint32_t link_m;
286 uint32_t link_n;
287};
288
289void intel_link_compute_m_n(int bpp, int nlanes,
290 int pixel_clock, int link_clock,
291 struct intel_link_m_n *m_n);
292
1da177e4
LT
293/* Interface history:
294 *
295 * 1.1: Original.
0d6aa60b
DA
296 * 1.2: Add Power Management
297 * 1.3: Add vblank support
de227f5f 298 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 299 * 1.5: Add vblank pipe configuration
2228ed67
MD
300 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
301 * - Support vertical blank on secondary display pipe
1da177e4
LT
302 */
303#define DRIVER_MAJOR 1
2228ed67 304#define DRIVER_MINOR 6
1da177e4
LT
305#define DRIVER_PATCHLEVEL 0
306
23bc5982 307#define WATCH_LISTS 0
673a394b 308
0a3e67a4
JB
309struct opregion_header;
310struct opregion_acpi;
311struct opregion_swsci;
312struct opregion_asle;
313
8ee1c3db 314struct intel_opregion {
5bc4418b
BW
315 struct opregion_header __iomem *header;
316 struct opregion_acpi __iomem *acpi;
317 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
318 u32 swsci_gbda_sub_functions;
319 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
320 struct opregion_asle __iomem *asle;
321 void __iomem *vbt;
01fe9dbd 322 u32 __iomem *lid_state;
91a60f20 323 struct work_struct asle_work;
8ee1c3db 324};
44834a67 325#define OPREGION_SIZE (8*1024)
8ee1c3db 326
6ef3d427
CW
327struct intel_overlay;
328struct intel_overlay_error_state;
329
ba8286fa
DV
330struct drm_local_map;
331
7c1c2871 332struct drm_i915_master_private {
ba8286fa 333 struct drm_local_map *sarea;
7c1c2871
DA
334 struct _drm_i915_sarea *sarea_priv;
335};
de151cf6 336#define I915_FENCE_REG_NONE -1
42b5aeab
VS
337#define I915_MAX_NUM_FENCES 32
338/* 32 fences + sign bit for FENCE_REG_NONE */
339#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
340
341struct drm_i915_fence_reg {
007cc8ac 342 struct list_head lru_list;
caea7476 343 struct drm_i915_gem_object *obj;
1690e1eb 344 int pin_count;
de151cf6 345};
7c1c2871 346
9b9d172d 347struct sdvo_device_mapping {
e957d772 348 u8 initialized;
9b9d172d 349 u8 dvo_port;
350 u8 slave_addr;
351 u8 dvo_wiring;
e957d772 352 u8 i2c_pin;
b1083333 353 u8 ddc_pin;
9b9d172d 354};
355
c4a1d9e4
CW
356struct intel_display_error_state;
357
63eeaf38 358struct drm_i915_error_state {
742cbee8 359 struct kref ref;
585b0288
BW
360 struct timeval time;
361
cb383002 362 char error_msg[128];
48b031e3 363 u32 reset_count;
62d5d69b 364 u32 suspend_count;
cb383002 365
585b0288 366 /* Generic register state */
63eeaf38
JB
367 u32 eir;
368 u32 pgtbl_er;
be998e2e 369 u32 ier;
885ea5a8 370 u32 gtier[4];
b9a3906b 371 u32 ccid;
0f3b6849
CW
372 u32 derrmr;
373 u32 forcewake;
585b0288
BW
374 u32 error; /* gen6+ */
375 u32 err_int; /* gen7 */
376 u32 done_reg;
91ec5d11
BW
377 u32 gac_eco;
378 u32 gam_ecochk;
379 u32 gab_ctl;
380 u32 gfx_mode;
585b0288 381 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
382 u64 fence[I915_MAX_NUM_FENCES];
383 struct intel_overlay_error_state *overlay;
384 struct intel_display_error_state *display;
0ca36d78 385 struct drm_i915_error_object *semaphore_obj;
585b0288 386
52d39a21 387 struct drm_i915_error_ring {
372fbb8e 388 bool valid;
362b8af7
BW
389 /* Software tracked state */
390 bool waiting;
391 int hangcheck_score;
392 enum intel_ring_hangcheck_action hangcheck_action;
393 int num_requests;
394
395 /* our own tracking of ring head and tail */
396 u32 cpu_ring_head;
397 u32 cpu_ring_tail;
398
399 u32 semaphore_seqno[I915_NUM_RINGS - 1];
400
401 /* Register state */
402 u32 tail;
403 u32 head;
404 u32 ctl;
405 u32 hws;
406 u32 ipeir;
407 u32 ipehr;
408 u32 instdone;
362b8af7
BW
409 u32 bbstate;
410 u32 instpm;
411 u32 instps;
412 u32 seqno;
413 u64 bbaddr;
50877445 414 u64 acthd;
362b8af7 415 u32 fault_reg;
13ffadd1 416 u64 faddr;
362b8af7
BW
417 u32 rc_psmi; /* sleep state */
418 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
419
52d39a21
CW
420 struct drm_i915_error_object {
421 int page_count;
422 u32 gtt_offset;
423 u32 *pages[0];
ab0e7ff9 424 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 425
52d39a21
CW
426 struct drm_i915_error_request {
427 long jiffies;
428 u32 seqno;
ee4f42b1 429 u32 tail;
52d39a21 430 } *requests;
6c7a01ec
BW
431
432 struct {
433 u32 gfx_mode;
434 union {
435 u64 pdp[4];
436 u32 pp_dir_base;
437 };
438 } vm_info;
ab0e7ff9
CW
439
440 pid_t pid;
441 char comm[TASK_COMM_LEN];
52d39a21 442 } ring[I915_NUM_RINGS];
3a448734 443
9df30794 444 struct drm_i915_error_buffer {
a779e5ab 445 u32 size;
9df30794 446 u32 name;
0201f1ec 447 u32 rseqno, wseqno;
9df30794
CW
448 u32 gtt_offset;
449 u32 read_domains;
450 u32 write_domain;
4b9de737 451 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
452 s32 pinned:2;
453 u32 tiling:2;
454 u32 dirty:1;
455 u32 purgeable:1;
5cc9ed4b 456 u32 userptr:1;
5d1333fc 457 s32 ring:4;
f56383cb 458 u32 cache_level:3;
95f5301d 459 } **active_bo, **pinned_bo;
6c7a01ec 460
95f5301d 461 u32 *active_bo_count, *pinned_bo_count;
3a448734 462 u32 vm_count;
63eeaf38
JB
463};
464
7bd688cd 465struct intel_connector;
820d2d77 466struct intel_encoder;
b8cecdf5 467struct intel_crtc_config;
46f297fb 468struct intel_plane_config;
0e8ffe1b 469struct intel_crtc;
ee9300bb
DV
470struct intel_limit;
471struct dpll;
b8cecdf5 472
e70236a8 473struct drm_i915_display_funcs {
ee5382ae 474 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 475 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
476 void (*disable_fbc)(struct drm_device *dev);
477 int (*get_display_clock_speed)(struct drm_device *dev);
478 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
479 /**
480 * find_dpll() - Find the best values for the PLL
481 * @limit: limits for the PLL
482 * @crtc: current CRTC
483 * @target: target frequency in kHz
484 * @refclk: reference clock frequency in kHz
485 * @match_clock: if provided, @best_clock P divider must
486 * match the P divider from @match_clock
487 * used for LVDS downclocking
488 * @best_clock: best PLL values found
489 *
490 * Returns true on success, false on failure.
491 */
492 bool (*find_dpll)(const struct intel_limit *limit,
a919ff14 493 struct intel_crtc *crtc,
ee9300bb
DV
494 int target, int refclk,
495 struct dpll *match_clock,
496 struct dpll *best_clock);
46ba614c 497 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
498 void (*update_sprite_wm)(struct drm_plane *plane,
499 struct drm_crtc *crtc,
ed57cb8a
DL
500 uint32_t sprite_width, uint32_t sprite_height,
501 int pixel_size, bool enable, bool scaled);
47fab737 502 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
503 /* Returns the active state of the crtc, and if the crtc is active,
504 * fills out the pipe-config with the hw state. */
505 bool (*get_pipe_config)(struct intel_crtc *,
506 struct intel_crtc_config *);
46f297fb
JB
507 void (*get_plane_config)(struct intel_crtc *,
508 struct intel_plane_config *);
8bd31e67 509 int (*crtc_compute_clock)(struct intel_crtc *crtc);
76e5a89c
DV
510 void (*crtc_enable)(struct drm_crtc *crtc);
511 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 512 void (*off)(struct drm_crtc *crtc);
69bfe1a9
JN
513 void (*audio_codec_enable)(struct drm_connector *connector,
514 struct intel_encoder *encoder,
515 struct drm_display_mode *mode);
516 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 517 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 518 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
519 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
520 struct drm_framebuffer *fb,
ed8d1975 521 struct drm_i915_gem_object *obj,
a4872ba6 522 struct intel_engine_cs *ring,
ed8d1975 523 uint32_t flags);
29b9bde6
DV
524 void (*update_primary_plane)(struct drm_crtc *crtc,
525 struct drm_framebuffer *fb,
526 int x, int y);
20afbda2 527 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
528 /* clock updates for mode set */
529 /* cursor updates */
530 /* render clock increase/decrease */
531 /* display clock increase/decrease */
532 /* pll clock increase/decrease */
7bd688cd 533
6517d273 534 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
7bd688cd
JN
535 uint32_t (*get_backlight)(struct intel_connector *connector);
536 void (*set_backlight)(struct intel_connector *connector,
537 uint32_t level);
538 void (*disable_backlight)(struct intel_connector *connector);
539 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
540};
541
907b28c5 542struct intel_uncore_funcs {
c8d9a590
D
543 void (*force_wake_get)(struct drm_i915_private *dev_priv,
544 int fw_engine);
545 void (*force_wake_put)(struct drm_i915_private *dev_priv,
546 int fw_engine);
0b274481
BW
547
548 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
549 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
550 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
551 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
552
553 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
554 uint8_t val, bool trace);
555 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
556 uint16_t val, bool trace);
557 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
558 uint32_t val, bool trace);
559 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
560 uint64_t val, bool trace);
990bbdad
CW
561};
562
907b28c5
CW
563struct intel_uncore {
564 spinlock_t lock; /** lock is also taken in irq contexts. */
565
566 struct intel_uncore_funcs funcs;
567
568 unsigned fifo_count;
569 unsigned forcewake_count;
aec347ab 570
940aece4
D
571 unsigned fw_rendercount;
572 unsigned fw_mediacount;
38cff0b1 573 unsigned fw_blittercount;
940aece4 574
8232644c 575 struct timer_list force_wake_timer;
907b28c5
CW
576};
577
79fc46df
DL
578#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
579 func(is_mobile) sep \
580 func(is_i85x) sep \
581 func(is_i915g) sep \
582 func(is_i945gm) sep \
583 func(is_g33) sep \
584 func(need_gfx_hws) sep \
585 func(is_g4x) sep \
586 func(is_pineview) sep \
587 func(is_broadwater) sep \
588 func(is_crestline) sep \
589 func(is_ivybridge) sep \
590 func(is_valleyview) sep \
591 func(is_haswell) sep \
7201c0b3 592 func(is_skylake) sep \
b833d685 593 func(is_preliminary) sep \
79fc46df
DL
594 func(has_fbc) sep \
595 func(has_pipe_cxsr) sep \
596 func(has_hotplug) sep \
597 func(cursor_needs_physical) sep \
598 func(has_overlay) sep \
599 func(overlay_needs_physical) sep \
600 func(supports_tv) sep \
dd93be58 601 func(has_llc) sep \
30568c45
DL
602 func(has_ddi) sep \
603 func(has_fpga_dbg)
c96ea64e 604
a587f779
DL
605#define DEFINE_FLAG(name) u8 name:1
606#define SEP_SEMICOLON ;
c96ea64e 607
cfdf1fa2 608struct intel_device_info {
10fce67a 609 u32 display_mmio_offset;
87f1f465 610 u16 device_id;
7eb552ae 611 u8 num_pipes:3;
d615a166 612 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 613 u8 gen;
73ae478c 614 u8 ring_mask; /* Rings supported by the HW */
a587f779 615 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
616 /* Register offsets for the various display pipes and transcoders */
617 int pipe_offsets[I915_MAX_TRANSCODERS];
618 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 619 int palette_offsets[I915_MAX_PIPES];
5efb3e28 620 int cursor_offsets[I915_MAX_PIPES];
cfdf1fa2
KH
621};
622
a587f779
DL
623#undef DEFINE_FLAG
624#undef SEP_SEMICOLON
625
7faf1ab2
DV
626enum i915_cache_level {
627 I915_CACHE_NONE = 0,
350ec881
CW
628 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
629 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
630 caches, eg sampler/render caches, and the
631 large Last-Level-Cache. LLC is coherent with
632 the CPU, but L3 is only visible to the GPU. */
651d794f 633 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
634};
635
e59ec13d
MK
636struct i915_ctx_hang_stats {
637 /* This context had batch pending when hang was declared */
638 unsigned batch_pending;
639
640 /* This context had batch active when hang was declared */
641 unsigned batch_active;
be62acb4
MK
642
643 /* Time when this context was last blamed for a GPU reset */
644 unsigned long guilty_ts;
645
646 /* This context is banned to submit more work */
647 bool banned;
e59ec13d 648};
40521054
BW
649
650/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 651#define DEFAULT_CONTEXT_HANDLE 0
31b7a88d
OM
652/**
653 * struct intel_context - as the name implies, represents a context.
654 * @ref: reference count.
655 * @user_handle: userspace tracking identity for this context.
656 * @remap_slice: l3 row remapping information.
657 * @file_priv: filp associated with this context (NULL for global default
658 * context).
659 * @hang_stats: information about the role of this context in possible GPU
660 * hangs.
661 * @vm: virtual memory space used by this context.
662 * @legacy_hw_ctx: render context backing object and whether it is correctly
663 * initialized (legacy ring submission mechanism only).
664 * @link: link in the global list of contexts.
665 *
666 * Contexts are memory images used by the hardware to store copies of their
667 * internal state.
668 */
273497e5 669struct intel_context {
dce3271b 670 struct kref ref;
821d66dd 671 int user_handle;
3ccfd19d 672 uint8_t remap_slice;
40521054 673 struct drm_i915_file_private *file_priv;
e59ec13d 674 struct i915_ctx_hang_stats hang_stats;
ae6c4806 675 struct i915_hw_ppgtt *ppgtt;
a33afea5 676
c9e003af 677 /* Legacy ring buffer submission */
ea0c76f8
OM
678 struct {
679 struct drm_i915_gem_object *rcs_state;
680 bool initialized;
681 } legacy_hw_ctx;
682
c9e003af 683 /* Execlists */
564ddb2f 684 bool rcs_initialized;
c9e003af
OM
685 struct {
686 struct drm_i915_gem_object *state;
84c2377f 687 struct intel_ringbuffer *ringbuf;
c9e003af
OM
688 } engine[I915_NUM_RINGS];
689
a33afea5 690 struct list_head link;
40521054
BW
691};
692
5c3fe8b0
BW
693struct i915_fbc {
694 unsigned long size;
5e59f717 695 unsigned threshold;
5c3fe8b0
BW
696 unsigned int fb_id;
697 enum plane plane;
698 int y;
699
c4213885 700 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
701 struct drm_mm_node *compressed_llb;
702
da46f936
RV
703 bool false_color;
704
9adccc60
PZ
705 /* Tracks whether the HW is actually enabled, not whether the feature is
706 * possible. */
707 bool enabled;
708
1d73c2a8
RV
709 /* On gen8 some rings cannont perform fbc clean operation so for now
710 * we are doing this on SW with mmio.
711 * This variable works in the opposite information direction
712 * of ring->fbc_dirty telling software on frontbuffer tracking
713 * to perform the cache clean on sw side.
714 */
715 bool need_sw_cache_clean;
716
5c3fe8b0
BW
717 struct intel_fbc_work {
718 struct delayed_work work;
719 struct drm_crtc *crtc;
720 struct drm_framebuffer *fb;
5c3fe8b0
BW
721 } *fbc_work;
722
29ebf90f
CW
723 enum no_fbc_reason {
724 FBC_OK, /* FBC is enabled */
725 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
726 FBC_NO_OUTPUT, /* no outputs enabled to compress */
727 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
728 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
729 FBC_MODE_TOO_LARGE, /* mode too large for compression */
730 FBC_BAD_PLANE, /* fbc not supported on plane */
731 FBC_NOT_TILED, /* buffer not tiled */
732 FBC_MULTIPLE_PIPES, /* more than one pipe active */
733 FBC_MODULE_PARAM,
734 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
735 } no_fbc_reason;
b5e50c3f
JB
736};
737
439d7ac0
PB
738struct i915_drrs {
739 struct intel_connector *connector;
740};
741
2807cf69 742struct intel_dp;
a031d709 743struct i915_psr {
f0355c4a 744 struct mutex lock;
a031d709
RV
745 bool sink_support;
746 bool source_ok;
2807cf69 747 struct intel_dp *enabled;
7c8f8a70
RV
748 bool active;
749 struct delayed_work work;
9ca15301 750 unsigned busy_frontbuffer_bits;
3f51e471 751};
5c3fe8b0 752
3bad0781 753enum intel_pch {
f0350830 754 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
755 PCH_IBX, /* Ibexpeak PCH */
756 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 757 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 758 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 759 PCH_NOP,
3bad0781
ZW
760};
761
988d6ee8
PZ
762enum intel_sbi_destination {
763 SBI_ICLK,
764 SBI_MPHY,
765};
766
b690e96c 767#define QUIRK_PIPEA_FORCE (1<<0)
435793df 768#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 769#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 770#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 771#define QUIRK_PIPEB_FORCE (1<<4)
b690e96c 772
8be48d92 773struct intel_fbdev;
1630fe75 774struct intel_fbc_work;
38651674 775
c2b9152f
DV
776struct intel_gmbus {
777 struct i2c_adapter adapter;
f2ce9faf 778 u32 force_bit;
c2b9152f 779 u32 reg0;
36c785f0 780 u32 gpio_reg;
c167a6fc 781 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
782 struct drm_i915_private *dev_priv;
783};
784
f4c956ad 785struct i915_suspend_saved_registers {
ba8bbcf6
JB
786 u8 saveLBB;
787 u32 saveDSPACNTR;
788 u32 saveDSPBCNTR;
e948e994 789 u32 saveDSPARB;
ba8bbcf6
JB
790 u32 savePIPEACONF;
791 u32 savePIPEBCONF;
792 u32 savePIPEASRC;
793 u32 savePIPEBSRC;
794 u32 saveFPA0;
795 u32 saveFPA1;
796 u32 saveDPLL_A;
797 u32 saveDPLL_A_MD;
798 u32 saveHTOTAL_A;
799 u32 saveHBLANK_A;
800 u32 saveHSYNC_A;
801 u32 saveVTOTAL_A;
802 u32 saveVBLANK_A;
803 u32 saveVSYNC_A;
804 u32 saveBCLRPAT_A;
5586c8bc 805 u32 saveTRANSACONF;
42048781
ZW
806 u32 saveTRANS_HTOTAL_A;
807 u32 saveTRANS_HBLANK_A;
808 u32 saveTRANS_HSYNC_A;
809 u32 saveTRANS_VTOTAL_A;
810 u32 saveTRANS_VBLANK_A;
811 u32 saveTRANS_VSYNC_A;
0da3ea12 812 u32 savePIPEASTAT;
ba8bbcf6
JB
813 u32 saveDSPASTRIDE;
814 u32 saveDSPASIZE;
815 u32 saveDSPAPOS;
585fb111 816 u32 saveDSPAADDR;
ba8bbcf6
JB
817 u32 saveDSPASURF;
818 u32 saveDSPATILEOFF;
819 u32 savePFIT_PGM_RATIOS;
0eb96d6e 820 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
821 u32 saveBLC_PWM_CTL;
822 u32 saveBLC_PWM_CTL2;
42048781
ZW
823 u32 saveBLC_CPU_PWM_CTL;
824 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
825 u32 saveFPB0;
826 u32 saveFPB1;
827 u32 saveDPLL_B;
828 u32 saveDPLL_B_MD;
829 u32 saveHTOTAL_B;
830 u32 saveHBLANK_B;
831 u32 saveHSYNC_B;
832 u32 saveVTOTAL_B;
833 u32 saveVBLANK_B;
834 u32 saveVSYNC_B;
835 u32 saveBCLRPAT_B;
5586c8bc 836 u32 saveTRANSBCONF;
42048781
ZW
837 u32 saveTRANS_HTOTAL_B;
838 u32 saveTRANS_HBLANK_B;
839 u32 saveTRANS_HSYNC_B;
840 u32 saveTRANS_VTOTAL_B;
841 u32 saveTRANS_VBLANK_B;
842 u32 saveTRANS_VSYNC_B;
0da3ea12 843 u32 savePIPEBSTAT;
ba8bbcf6
JB
844 u32 saveDSPBSTRIDE;
845 u32 saveDSPBSIZE;
846 u32 saveDSPBPOS;
585fb111 847 u32 saveDSPBADDR;
ba8bbcf6
JB
848 u32 saveDSPBSURF;
849 u32 saveDSPBTILEOFF;
585fb111
JB
850 u32 saveVGA0;
851 u32 saveVGA1;
852 u32 saveVGA_PD;
ba8bbcf6
JB
853 u32 saveVGACNTRL;
854 u32 saveADPA;
855 u32 saveLVDS;
585fb111
JB
856 u32 savePP_ON_DELAYS;
857 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
858 u32 saveDVOA;
859 u32 saveDVOB;
860 u32 saveDVOC;
861 u32 savePP_ON;
862 u32 savePP_OFF;
863 u32 savePP_CONTROL;
585fb111 864 u32 savePP_DIVISOR;
ba8bbcf6
JB
865 u32 savePFIT_CONTROL;
866 u32 save_palette_a[256];
867 u32 save_palette_b[256];
ba8bbcf6 868 u32 saveFBC_CONTROL;
0da3ea12
JB
869 u32 saveIER;
870 u32 saveIIR;
871 u32 saveIMR;
42048781
ZW
872 u32 saveDEIER;
873 u32 saveDEIMR;
874 u32 saveGTIER;
875 u32 saveGTIMR;
876 u32 saveFDI_RXA_IMR;
877 u32 saveFDI_RXB_IMR;
1f84e550 878 u32 saveCACHE_MODE_0;
1f84e550 879 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
880 u32 saveSWF0[16];
881 u32 saveSWF1[16];
882 u32 saveSWF2[3];
883 u8 saveMSR;
884 u8 saveSR[8];
123f794f 885 u8 saveGR[25];
ba8bbcf6 886 u8 saveAR_INDEX;
a59e122a 887 u8 saveAR[21];
ba8bbcf6 888 u8 saveDACMASK;
a59e122a 889 u8 saveCR[37];
4b9de737 890 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
891 u32 saveCURACNTR;
892 u32 saveCURAPOS;
893 u32 saveCURABASE;
894 u32 saveCURBCNTR;
895 u32 saveCURBPOS;
896 u32 saveCURBBASE;
897 u32 saveCURSIZE;
a4fc5ed6
KP
898 u32 saveDP_B;
899 u32 saveDP_C;
900 u32 saveDP_D;
901 u32 savePIPEA_GMCH_DATA_M;
902 u32 savePIPEB_GMCH_DATA_M;
903 u32 savePIPEA_GMCH_DATA_N;
904 u32 savePIPEB_GMCH_DATA_N;
905 u32 savePIPEA_DP_LINK_M;
906 u32 savePIPEB_DP_LINK_M;
907 u32 savePIPEA_DP_LINK_N;
908 u32 savePIPEB_DP_LINK_N;
42048781
ZW
909 u32 saveFDI_RXA_CTL;
910 u32 saveFDI_TXA_CTL;
911 u32 saveFDI_RXB_CTL;
912 u32 saveFDI_TXB_CTL;
913 u32 savePFA_CTL_1;
914 u32 savePFB_CTL_1;
915 u32 savePFA_WIN_SZ;
916 u32 savePFB_WIN_SZ;
917 u32 savePFA_WIN_POS;
918 u32 savePFB_WIN_POS;
5586c8bc
ZW
919 u32 savePCH_DREF_CONTROL;
920 u32 saveDISP_ARB_CTL;
921 u32 savePIPEA_DATA_M1;
922 u32 savePIPEA_DATA_N1;
923 u32 savePIPEA_LINK_M1;
924 u32 savePIPEA_LINK_N1;
925 u32 savePIPEB_DATA_M1;
926 u32 savePIPEB_DATA_N1;
927 u32 savePIPEB_LINK_M1;
928 u32 savePIPEB_LINK_N1;
b5b72e89 929 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 930 u32 savePCH_PORT_HOTPLUG;
f4c956ad 931};
c85aa885 932
ddeea5b0
ID
933struct vlv_s0ix_state {
934 /* GAM */
935 u32 wr_watermark;
936 u32 gfx_prio_ctrl;
937 u32 arb_mode;
938 u32 gfx_pend_tlb0;
939 u32 gfx_pend_tlb1;
940 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
941 u32 media_max_req_count;
942 u32 gfx_max_req_count;
943 u32 render_hwsp;
944 u32 ecochk;
945 u32 bsd_hwsp;
946 u32 blt_hwsp;
947 u32 tlb_rd_addr;
948
949 /* MBC */
950 u32 g3dctl;
951 u32 gsckgctl;
952 u32 mbctl;
953
954 /* GCP */
955 u32 ucgctl1;
956 u32 ucgctl3;
957 u32 rcgctl1;
958 u32 rcgctl2;
959 u32 rstctl;
960 u32 misccpctl;
961
962 /* GPM */
963 u32 gfxpause;
964 u32 rpdeuhwtc;
965 u32 rpdeuc;
966 u32 ecobus;
967 u32 pwrdwnupctl;
968 u32 rp_down_timeout;
969 u32 rp_deucsw;
970 u32 rcubmabdtmr;
971 u32 rcedata;
972 u32 spare2gh;
973
974 /* Display 1 CZ domain */
975 u32 gt_imr;
976 u32 gt_ier;
977 u32 pm_imr;
978 u32 pm_ier;
979 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
980
981 /* GT SA CZ domain */
982 u32 tilectl;
983 u32 gt_fifoctl;
984 u32 gtlc_wake_ctrl;
985 u32 gtlc_survive;
986 u32 pmwgicz;
987
988 /* Display 2 CZ domain */
989 u32 gu_ctl0;
990 u32 gu_ctl1;
991 u32 clock_gate_dis2;
992};
993
bf225f20
CW
994struct intel_rps_ei {
995 u32 cz_clock;
996 u32 render_c0;
997 u32 media_c0;
31685c25
D
998};
999
c85aa885 1000struct intel_gen6_power_mgmt {
59cdb63d 1001 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
1002 struct work_struct work;
1003 u32 pm_iir;
59cdb63d 1004
b39fb297
BW
1005 /* Frequencies are stored in potentially platform dependent multiples.
1006 * In other words, *_freq needs to be multiplied by X to be interesting.
1007 * Soft limits are those which are used for the dynamic reclocking done
1008 * by the driver (raise frequencies under heavy loads, and lower for
1009 * lighter loads). Hard limits are those imposed by the hardware.
1010 *
1011 * A distinction is made for overclocking, which is never enabled by
1012 * default, and is considered to be above the hard limit if it's
1013 * possible at all.
1014 */
1015 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1016 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1017 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1018 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1019 u8 min_freq; /* AKA RPn. Minimum frequency */
1020 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1021 u8 rp1_freq; /* "less than" RP0 power/freqency */
1022 u8 rp0_freq; /* Non-overclocked max frequency. */
67c3bf6f 1023 u32 cz_freq;
1a01ab3b 1024
31685c25 1025 u32 ei_interrupt_count;
1a01ab3b 1026
dd75fdc8
CW
1027 int last_adj;
1028 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1029
c0951f0c 1030 bool enabled;
1a01ab3b 1031 struct delayed_work delayed_resume_work;
4fc688ce 1032
bf225f20
CW
1033 /* manual wa residency calculations */
1034 struct intel_rps_ei up_ei, down_ei;
1035
4fc688ce
JB
1036 /*
1037 * Protects RPS/RC6 register access and PCU communication.
1038 * Must be taken after struct_mutex if nested.
1039 */
1040 struct mutex hw_lock;
c85aa885
DV
1041};
1042
1a240d4d
DV
1043/* defined intel_pm.c */
1044extern spinlock_t mchdev_lock;
1045
c85aa885
DV
1046struct intel_ilk_power_mgmt {
1047 u8 cur_delay;
1048 u8 min_delay;
1049 u8 max_delay;
1050 u8 fmax;
1051 u8 fstart;
1052
1053 u64 last_count1;
1054 unsigned long last_time1;
1055 unsigned long chipset_power;
1056 u64 last_count2;
5ed0bdf2 1057 u64 last_time2;
c85aa885
DV
1058 unsigned long gfx_power;
1059 u8 corr;
1060
1061 int c_m;
1062 int r_t;
3e373948
DV
1063
1064 struct drm_i915_gem_object *pwrctx;
1065 struct drm_i915_gem_object *renderctx;
c85aa885
DV
1066};
1067
c6cb582e
ID
1068struct drm_i915_private;
1069struct i915_power_well;
1070
1071struct i915_power_well_ops {
1072 /*
1073 * Synchronize the well's hw state to match the current sw state, for
1074 * example enable/disable it based on the current refcount. Called
1075 * during driver init and resume time, possibly after first calling
1076 * the enable/disable handlers.
1077 */
1078 void (*sync_hw)(struct drm_i915_private *dev_priv,
1079 struct i915_power_well *power_well);
1080 /*
1081 * Enable the well and resources that depend on it (for example
1082 * interrupts located on the well). Called after the 0->1 refcount
1083 * transition.
1084 */
1085 void (*enable)(struct drm_i915_private *dev_priv,
1086 struct i915_power_well *power_well);
1087 /*
1088 * Disable the well and resources that depend on it. Called after
1089 * the 1->0 refcount transition.
1090 */
1091 void (*disable)(struct drm_i915_private *dev_priv,
1092 struct i915_power_well *power_well);
1093 /* Returns the hw enabled state. */
1094 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1095 struct i915_power_well *power_well);
1096};
1097
a38911a3
WX
1098/* Power well structure for haswell */
1099struct i915_power_well {
c1ca727f 1100 const char *name;
6f3ef5dd 1101 bool always_on;
a38911a3
WX
1102 /* power well enable/disable usage count */
1103 int count;
bfafe93a
ID
1104 /* cached hw enabled state */
1105 bool hw_enabled;
c1ca727f 1106 unsigned long domains;
77961eb9 1107 unsigned long data;
c6cb582e 1108 const struct i915_power_well_ops *ops;
a38911a3
WX
1109};
1110
83c00f55 1111struct i915_power_domains {
baa70707
ID
1112 /*
1113 * Power wells needed for initialization at driver init and suspend
1114 * time are on. They are kept on until after the first modeset.
1115 */
1116 bool init_power_on;
0d116a29 1117 bool initializing;
c1ca727f 1118 int power_well_count;
baa70707 1119
83c00f55 1120 struct mutex lock;
1da51581 1121 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1122 struct i915_power_well *power_wells;
83c00f55
ID
1123};
1124
231f42a4
DV
1125struct i915_dri1_state {
1126 unsigned allow_batchbuffer : 1;
1127 u32 __iomem *gfx_hws_cpu_addr;
1128
1129 unsigned int cpp;
1130 int back_offset;
1131 int front_offset;
1132 int current_page;
1133 int page_flipping;
1134
1135 uint32_t counter;
1136};
1137
db1b76ca
DV
1138struct i915_ums_state {
1139 /**
1140 * Flag if the X Server, and thus DRM, is not currently in
1141 * control of the device.
1142 *
1143 * This is set between LeaveVT and EnterVT. It needs to be
1144 * replaced with a semaphore. It also needs to be
1145 * transitioned away from for kernel modesetting.
1146 */
1147 int mm_suspended;
1148};
1149
35a85ac6 1150#define MAX_L3_SLICES 2
a4da4fa4 1151struct intel_l3_parity {
35a85ac6 1152 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1153 struct work_struct error_work;
35a85ac6 1154 int which_slice;
a4da4fa4
DV
1155};
1156
4b5aed62 1157struct i915_gem_mm {
4b5aed62
DV
1158 /** Memory allocator for GTT stolen memory */
1159 struct drm_mm stolen;
4b5aed62
DV
1160 /** List of all objects in gtt_space. Used to restore gtt
1161 * mappings on resume */
1162 struct list_head bound_list;
1163 /**
1164 * List of objects which are not bound to the GTT (thus
1165 * are idle and not used by the GPU) but still have
1166 * (presumably uncached) pages still attached.
1167 */
1168 struct list_head unbound_list;
1169
1170 /** Usable portion of the GTT for GEM */
1171 unsigned long stolen_base; /* limited to low memory (32-bit) */
1172
4b5aed62
DV
1173 /** PPGTT used for aliasing the PPGTT with the GTT */
1174 struct i915_hw_ppgtt *aliasing_ppgtt;
1175
2cfcd32a 1176 struct notifier_block oom_notifier;
ceabbba5 1177 struct shrinker shrinker;
4b5aed62
DV
1178 bool shrinker_no_lock_stealing;
1179
4b5aed62
DV
1180 /** LRU list of objects with fence regs on them. */
1181 struct list_head fence_list;
1182
1183 /**
1184 * We leave the user IRQ off as much as possible,
1185 * but this means that requests will finish and never
1186 * be retired once the system goes idle. Set a timer to
1187 * fire periodically while the ring is running. When it
1188 * fires, go retire requests.
1189 */
1190 struct delayed_work retire_work;
1191
b29c19b6
CW
1192 /**
1193 * When we detect an idle GPU, we want to turn on
1194 * powersaving features. So once we see that there
1195 * are no more requests outstanding and no more
1196 * arrive within a small period of time, we fire
1197 * off the idle_work.
1198 */
1199 struct delayed_work idle_work;
1200
4b5aed62
DV
1201 /**
1202 * Are we in a non-interruptible section of code like
1203 * modesetting?
1204 */
1205 bool interruptible;
1206
f62a0076
CW
1207 /**
1208 * Is the GPU currently considered idle, or busy executing userspace
1209 * requests? Whilst idle, we attempt to power down the hardware and
1210 * display clocks. In order to reduce the effect on performance, there
1211 * is a slight delay before we do so.
1212 */
1213 bool busy;
1214
bdf1e7e3
DV
1215 /* the indicator for dispatch video commands on two BSD rings */
1216 int bsd_ring_dispatch_index;
1217
4b5aed62
DV
1218 /** Bit 6 swizzling required for X tiling */
1219 uint32_t bit_6_swizzle_x;
1220 /** Bit 6 swizzling required for Y tiling */
1221 uint32_t bit_6_swizzle_y;
1222
4b5aed62 1223 /* accounting, useful for userland debugging */
c20e8355 1224 spinlock_t object_stat_lock;
4b5aed62
DV
1225 size_t object_memory;
1226 u32 object_count;
1227};
1228
edc3d884 1229struct drm_i915_error_state_buf {
0a4cd7c8 1230 struct drm_i915_private *i915;
edc3d884
MK
1231 unsigned bytes;
1232 unsigned size;
1233 int err;
1234 u8 *buf;
1235 loff_t start;
1236 loff_t pos;
1237};
1238
fc16b48b
MK
1239struct i915_error_state_file_priv {
1240 struct drm_device *dev;
1241 struct drm_i915_error_state *error;
1242};
1243
99584db3
DV
1244struct i915_gpu_error {
1245 /* For hangcheck timer */
1246#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1247#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1248 /* Hang gpu twice in this window and your context gets banned */
1249#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1250
99584db3 1251 struct timer_list hangcheck_timer;
99584db3
DV
1252
1253 /* For reset and error_state handling. */
1254 spinlock_t lock;
1255 /* Protected by the above dev->gpu_error.lock. */
1256 struct drm_i915_error_state *first_error;
1257 struct work_struct work;
99584db3 1258
094f9a54
CW
1259
1260 unsigned long missed_irq_rings;
1261
1f83fee0 1262 /**
2ac0f450 1263 * State variable controlling the reset flow and count
1f83fee0 1264 *
2ac0f450
MK
1265 * This is a counter which gets incremented when reset is triggered,
1266 * and again when reset has been handled. So odd values (lowest bit set)
1267 * means that reset is in progress and even values that
1268 * (reset_counter >> 1):th reset was successfully completed.
1269 *
1270 * If reset is not completed succesfully, the I915_WEDGE bit is
1271 * set meaning that hardware is terminally sour and there is no
1272 * recovery. All waiters on the reset_queue will be woken when
1273 * that happens.
1274 *
1275 * This counter is used by the wait_seqno code to notice that reset
1276 * event happened and it needs to restart the entire ioctl (since most
1277 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1278 *
1279 * This is important for lock-free wait paths, where no contended lock
1280 * naturally enforces the correct ordering between the bail-out of the
1281 * waiter and the gpu reset work code.
1f83fee0
DV
1282 */
1283 atomic_t reset_counter;
1284
1f83fee0 1285#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1286#define I915_WEDGED (1 << 31)
1f83fee0
DV
1287
1288 /**
1289 * Waitqueue to signal when the reset has completed. Used by clients
1290 * that wait for dev_priv->mm.wedged to settle.
1291 */
1292 wait_queue_head_t reset_queue;
33196ded 1293
88b4aa87
MK
1294 /* Userspace knobs for gpu hang simulation;
1295 * combines both a ring mask, and extra flags
1296 */
1297 u32 stop_rings;
1298#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1299#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1300
1301 /* For missed irq/seqno simulation. */
1302 unsigned int test_irq_rings;
6689c167
MA
1303
1304 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1305 bool reload_in_reset;
99584db3
DV
1306};
1307
b8efb17b
ZR
1308enum modeset_restore {
1309 MODESET_ON_LID_OPEN,
1310 MODESET_DONE,
1311 MODESET_SUSPENDED,
1312};
1313
6acab15a 1314struct ddi_vbt_port_info {
ce4dd49e
DL
1315 /*
1316 * This is an index in the HDMI/DVI DDI buffer translation table.
1317 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1318 * populate this field.
1319 */
1320#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1321 uint8_t hdmi_level_shift;
311a2094
PZ
1322
1323 uint8_t supports_dvi:1;
1324 uint8_t supports_hdmi:1;
1325 uint8_t supports_dp:1;
6acab15a
PZ
1326};
1327
83a7280e
PB
1328enum drrs_support_type {
1329 DRRS_NOT_SUPPORTED = 0,
1330 STATIC_DRRS_SUPPORT = 1,
1331 SEAMLESS_DRRS_SUPPORT = 2
1332};
1333
41aa3448
RV
1334struct intel_vbt_data {
1335 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1336 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1337
1338 /* Feature bits */
1339 unsigned int int_tv_support:1;
1340 unsigned int lvds_dither:1;
1341 unsigned int lvds_vbt:1;
1342 unsigned int int_crt_support:1;
1343 unsigned int lvds_use_ssc:1;
1344 unsigned int display_clock_mode:1;
1345 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1346 unsigned int has_mipi:1;
41aa3448
RV
1347 int lvds_ssc_freq;
1348 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1349
83a7280e
PB
1350 enum drrs_support_type drrs_type;
1351
41aa3448
RV
1352 /* eDP */
1353 int edp_rate;
1354 int edp_lanes;
1355 int edp_preemphasis;
1356 int edp_vswing;
1357 bool edp_initialized;
1358 bool edp_support;
1359 int edp_bpp;
1360 struct edp_power_seq edp_pps;
1361
f00076d2
JN
1362 struct {
1363 u16 pwm_freq_hz;
39fbc9c8 1364 bool present;
f00076d2 1365 bool active_low_pwm;
1de6068e 1366 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1367 } backlight;
1368
d17c5443
SK
1369 /* MIPI DSI */
1370 struct {
3e6bd011 1371 u16 port;
d17c5443 1372 u16 panel_id;
d3b542fc
SK
1373 struct mipi_config *config;
1374 struct mipi_pps_data *pps;
1375 u8 seq_version;
1376 u32 size;
1377 u8 *data;
1378 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1379 } dsi;
1380
41aa3448
RV
1381 int crt_ddc_pin;
1382
1383 int child_dev_num;
768f69c9 1384 union child_device_config *child_dev;
6acab15a
PZ
1385
1386 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1387};
1388
77c122bc
VS
1389enum intel_ddb_partitioning {
1390 INTEL_DDB_PART_1_2,
1391 INTEL_DDB_PART_5_6, /* IVB+ */
1392};
1393
1fd527cc
VS
1394struct intel_wm_level {
1395 bool enable;
1396 uint32_t pri_val;
1397 uint32_t spr_val;
1398 uint32_t cur_val;
1399 uint32_t fbc_val;
1400};
1401
820c1980 1402struct ilk_wm_values {
609cedef
VS
1403 uint32_t wm_pipe[3];
1404 uint32_t wm_lp[3];
1405 uint32_t wm_lp_spr[3];
1406 uint32_t wm_linetime[3];
1407 bool enable_fbc_wm;
1408 enum intel_ddb_partitioning partitioning;
1409};
1410
c193924e 1411struct skl_ddb_entry {
16160e3d 1412 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1413};
1414
1415static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1416{
16160e3d 1417 return entry->end - entry->start;
c193924e
DL
1418}
1419
08db6652
DL
1420static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1421 const struct skl_ddb_entry *e2)
1422{
1423 if (e1->start == e2->start && e1->end == e2->end)
1424 return true;
1425
1426 return false;
1427}
1428
c193924e 1429struct skl_ddb_allocation {
34bb56af 1430 struct skl_ddb_entry pipe[I915_MAX_PIPES];
c193924e
DL
1431 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
1432 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1433};
1434
2ac96d2a
PB
1435struct skl_wm_values {
1436 bool dirty[I915_MAX_PIPES];
c193924e 1437 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1438 uint32_t wm_linetime[I915_MAX_PIPES];
1439 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1440 uint32_t cursor[I915_MAX_PIPES][8];
1441 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1442 uint32_t cursor_trans[I915_MAX_PIPES];
1443};
1444
1445struct skl_wm_level {
1446 bool plane_en[I915_MAX_PLANES];
b99f58da 1447 bool cursor_en;
2ac96d2a
PB
1448 uint16_t plane_res_b[I915_MAX_PLANES];
1449 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1450 uint16_t cursor_res_b;
1451 uint8_t cursor_res_l;
1452};
1453
c67a470b 1454/*
765dab67
PZ
1455 * This struct helps tracking the state needed for runtime PM, which puts the
1456 * device in PCI D3 state. Notice that when this happens, nothing on the
1457 * graphics device works, even register access, so we don't get interrupts nor
1458 * anything else.
c67a470b 1459 *
765dab67
PZ
1460 * Every piece of our code that needs to actually touch the hardware needs to
1461 * either call intel_runtime_pm_get or call intel_display_power_get with the
1462 * appropriate power domain.
a8a8bd54 1463 *
765dab67
PZ
1464 * Our driver uses the autosuspend delay feature, which means we'll only really
1465 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1466 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1467 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1468 *
1469 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1470 * goes back to false exactly before we reenable the IRQs. We use this variable
1471 * to check if someone is trying to enable/disable IRQs while they're supposed
1472 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1473 * case it happens.
c67a470b 1474 *
765dab67 1475 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1476 */
5d584b2e
PZ
1477struct i915_runtime_pm {
1478 bool suspended;
2aeb7d3a 1479 bool irqs_enabled;
c67a470b
PZ
1480};
1481
926321d5
DV
1482enum intel_pipe_crc_source {
1483 INTEL_PIPE_CRC_SOURCE_NONE,
1484 INTEL_PIPE_CRC_SOURCE_PLANE1,
1485 INTEL_PIPE_CRC_SOURCE_PLANE2,
1486 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1487 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1488 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1489 INTEL_PIPE_CRC_SOURCE_TV,
1490 INTEL_PIPE_CRC_SOURCE_DP_B,
1491 INTEL_PIPE_CRC_SOURCE_DP_C,
1492 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1493 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1494 INTEL_PIPE_CRC_SOURCE_MAX,
1495};
1496
8bf1e9f1 1497struct intel_pipe_crc_entry {
ac2300d4 1498 uint32_t frame;
8bf1e9f1
SH
1499 uint32_t crc[5];
1500};
1501
b2c88f5b 1502#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1503struct intel_pipe_crc {
d538bbdf
DL
1504 spinlock_t lock;
1505 bool opened; /* exclusive access to the result file */
e5f75aca 1506 struct intel_pipe_crc_entry *entries;
926321d5 1507 enum intel_pipe_crc_source source;
d538bbdf 1508 int head, tail;
07144428 1509 wait_queue_head_t wq;
8bf1e9f1
SH
1510};
1511
f99d7069
DV
1512struct i915_frontbuffer_tracking {
1513 struct mutex lock;
1514
1515 /*
1516 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1517 * scheduled flips.
1518 */
1519 unsigned busy_bits;
1520 unsigned flip_bits;
1521};
1522
7225342a
MK
1523struct i915_wa_reg {
1524 u32 addr;
1525 u32 value;
1526 /* bitmask representing WA bits */
1527 u32 mask;
1528};
1529
1530#define I915_MAX_WA_REGS 16
1531
1532struct i915_workarounds {
1533 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1534 u32 count;
1535};
1536
77fec556 1537struct drm_i915_private {
f4c956ad 1538 struct drm_device *dev;
42dcedd4 1539 struct kmem_cache *slab;
f4c956ad 1540
5c969aa7 1541 const struct intel_device_info info;
f4c956ad
DV
1542
1543 int relative_constants_mode;
1544
1545 void __iomem *regs;
1546
907b28c5 1547 struct intel_uncore uncore;
f4c956ad
DV
1548
1549 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1550
28c70f16 1551
f4c956ad
DV
1552 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1553 * controller on different i2c buses. */
1554 struct mutex gmbus_mutex;
1555
1556 /**
1557 * Base address of the gmbus and gpio block.
1558 */
1559 uint32_t gpio_mmio_base;
1560
b6fdd0f2
SS
1561 /* MMIO base address for MIPI regs */
1562 uint32_t mipi_mmio_base;
1563
28c70f16
DV
1564 wait_queue_head_t gmbus_wait_queue;
1565
f4c956ad 1566 struct pci_dev *bridge_dev;
a4872ba6 1567 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1568 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1569 uint32_t last_seqno, next_seqno;
f4c956ad 1570
ba8286fa 1571 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1572 struct resource mch_res;
1573
f4c956ad
DV
1574 /* protects the irq masks */
1575 spinlock_t irq_lock;
1576
84c33a64
SG
1577 /* protects the mmio flip data */
1578 spinlock_t mmio_flip_lock;
1579
f8b79e58
ID
1580 bool display_irqs_enabled;
1581
9ee32fea
DV
1582 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1583 struct pm_qos_request pm_qos;
1584
f4c956ad 1585 /* DPIO indirect register protection */
09153000 1586 struct mutex dpio_lock;
f4c956ad
DV
1587
1588 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1589 union {
1590 u32 irq_mask;
1591 u32 de_irq_mask[I915_MAX_PIPES];
1592 };
f4c956ad 1593 u32 gt_irq_mask;
605cd25b 1594 u32 pm_irq_mask;
a6706b45 1595 u32 pm_rps_events;
91d181dd 1596 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1597
f4c956ad 1598 struct work_struct hotplug_work;
b543fb04
EE
1599 struct {
1600 unsigned long hpd_last_jiffies;
1601 int hpd_cnt;
1602 enum {
1603 HPD_ENABLED = 0,
1604 HPD_DISABLED = 1,
1605 HPD_MARK_DISABLED = 2
1606 } hpd_mark;
1607 } hpd_stats[HPD_NUM_PINS];
142e2398 1608 u32 hpd_event_bits;
6323751d 1609 struct delayed_work hotplug_reenable_work;
f4c956ad 1610
5c3fe8b0 1611 struct i915_fbc fbc;
439d7ac0 1612 struct i915_drrs drrs;
f4c956ad 1613 struct intel_opregion opregion;
41aa3448 1614 struct intel_vbt_data vbt;
f4c956ad 1615
d9ceb816
JB
1616 bool preserve_bios_swizzle;
1617
f4c956ad
DV
1618 /* overlay */
1619 struct intel_overlay *overlay;
f4c956ad 1620
58c68779 1621 /* backlight registers and fields in struct intel_panel */
07f11d49 1622 struct mutex backlight_lock;
31ad8ec6 1623
f4c956ad 1624 /* LVDS info */
f4c956ad
DV
1625 bool no_aux_handshake;
1626
e39b999a
VS
1627 /* protects panel power sequencer state */
1628 struct mutex pps_mutex;
1629
f4c956ad
DV
1630 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1631 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1632 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1633
1634 unsigned int fsb_freq, mem_freq, is_ddr3;
d60c4473 1635 unsigned int vlv_cdclk_freq;
6bcda4f0 1636 unsigned int hpll_freq;
f4c956ad 1637
645416f5
DV
1638 /**
1639 * wq - Driver workqueue for GEM.
1640 *
1641 * NOTE: Work items scheduled here are not allowed to grab any modeset
1642 * locks, for otherwise the flushing done in the pageflip code will
1643 * result in deadlocks.
1644 */
f4c956ad
DV
1645 struct workqueue_struct *wq;
1646
1647 /* Display functions */
1648 struct drm_i915_display_funcs display;
1649
1650 /* PCH chipset type */
1651 enum intel_pch pch_type;
17a303ec 1652 unsigned short pch_id;
f4c956ad
DV
1653
1654 unsigned long quirks;
1655
b8efb17b
ZR
1656 enum modeset_restore modeset_restore;
1657 struct mutex modeset_restore_lock;
673a394b 1658
a7bbbd63 1659 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1660 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1661
4b5aed62 1662 struct i915_gem_mm mm;
ad46cb53
CW
1663 DECLARE_HASHTABLE(mm_structs, 7);
1664 struct mutex mm_lock;
8781342d 1665
8781342d
DV
1666 /* Kernel Modesetting */
1667
9b9d172d 1668 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1669
76c4ac04
DL
1670 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1671 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1672 wait_queue_head_t pending_flip_queue;
1673
c4597872
DV
1674#ifdef CONFIG_DEBUG_FS
1675 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1676#endif
1677
e72f9fbf
DV
1678 int num_shared_dpll;
1679 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
e4607fcf 1680 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1681
7225342a 1682 struct i915_workarounds workarounds;
888b5995 1683
652c393a
JB
1684 /* Reclocking support */
1685 bool render_reclock_avail;
1686 bool lvds_downclock_avail;
18f9ed12
ZY
1687 /* indicates the reduced downclock for LVDS*/
1688 int lvds_downclock;
f99d7069
DV
1689
1690 struct i915_frontbuffer_tracking fb_tracking;
1691
652c393a 1692 u16 orig_clock;
f97108d1 1693
c4804411 1694 bool mchbar_need_disable;
f97108d1 1695
a4da4fa4
DV
1696 struct intel_l3_parity l3_parity;
1697
59124506
BW
1698 /* Cannot be determined by PCIID. You must always read a register. */
1699 size_t ellc_size;
1700
c6a828d3 1701 /* gen6+ rps state */
c85aa885 1702 struct intel_gen6_power_mgmt rps;
c6a828d3 1703
20e4d407
DV
1704 /* ilk-only ips/rps state. Everything in here is protected by the global
1705 * mchdev_lock in intel_pm.c */
c85aa885 1706 struct intel_ilk_power_mgmt ips;
b5e50c3f 1707
83c00f55 1708 struct i915_power_domains power_domains;
a38911a3 1709
a031d709 1710 struct i915_psr psr;
3f51e471 1711
99584db3 1712 struct i915_gpu_error gpu_error;
ae681d96 1713
c9cddffc
JB
1714 struct drm_i915_gem_object *vlv_pctx;
1715
4520f53a 1716#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1717 /* list of fbdev register on this device */
1718 struct intel_fbdev *fbdev;
82e3b8c1 1719 struct work_struct fbdev_suspend_work;
4520f53a 1720#endif
e953fd7b
CW
1721
1722 struct drm_property *broadcast_rgb_property;
3f43c48d 1723 struct drm_property *force_audio_property;
e3689190 1724
254f965c 1725 uint32_t hw_context_size;
a33afea5 1726 struct list_head context_list;
f4c956ad 1727
3e68320e 1728 u32 fdi_rx_config;
68d18ad7 1729
842f1c8b 1730 u32 suspend_count;
f4c956ad 1731 struct i915_suspend_saved_registers regfile;
ddeea5b0 1732 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1733
53615a5e
VS
1734 struct {
1735 /*
1736 * Raw watermark latency values:
1737 * in 0.1us units for WM0,
1738 * in 0.5us units for WM1+.
1739 */
1740 /* primary */
1741 uint16_t pri_latency[5];
1742 /* sprite */
1743 uint16_t spr_latency[5];
1744 /* cursor */
1745 uint16_t cur_latency[5];
2af30a5c
PB
1746 /*
1747 * Raw watermark memory latency values
1748 * for SKL for all 8 levels
1749 * in 1us units.
1750 */
1751 uint16_t skl_latency[8];
609cedef 1752
2d41c0b5
PB
1753 /*
1754 * The skl_wm_values structure is a bit too big for stack
1755 * allocation, so we keep the staging struct where we store
1756 * intermediate results here instead.
1757 */
1758 struct skl_wm_values skl_results;
1759
609cedef 1760 /* current hardware state */
2d41c0b5
PB
1761 union {
1762 struct ilk_wm_values hw;
1763 struct skl_wm_values skl_hw;
1764 };
53615a5e
VS
1765 } wm;
1766
8a187455
PZ
1767 struct i915_runtime_pm pm;
1768
13cf5504
DA
1769 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1770 u32 long_hpd_port_mask;
1771 u32 short_hpd_port_mask;
1772 struct work_struct dig_port_work;
1773
0e32b39c
DA
1774 /*
1775 * if we get a HPD irq from DP and a HPD irq from non-DP
1776 * the non-DP HPD could block the workqueue on a mode config
1777 * mutex getting, that userspace may have taken. However
1778 * userspace is waiting on the DP workqueue to run which is
1779 * blocked behind the non-DP one.
1780 */
1781 struct workqueue_struct *dp_wq;
1782
69769f9a
VS
1783 uint32_t bios_vgacntr;
1784
231f42a4
DV
1785 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1786 * here! */
1787 struct i915_dri1_state dri1;
db1b76ca
DV
1788 /* Old ums support infrastructure, same warning applies. */
1789 struct i915_ums_state ums;
bdf1e7e3 1790
a83014d3
OM
1791 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1792 struct {
1793 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1794 struct intel_engine_cs *ring,
1795 struct intel_context *ctx,
1796 struct drm_i915_gem_execbuffer2 *args,
1797 struct list_head *vmas,
1798 struct drm_i915_gem_object *batch_obj,
1799 u64 exec_start, u32 flags);
1800 int (*init_rings)(struct drm_device *dev);
1801 void (*cleanup_ring)(struct intel_engine_cs *ring);
1802 void (*stop_ring)(struct intel_engine_cs *ring);
1803 } gt;
1804
bdf1e7e3
DV
1805 /*
1806 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1807 * will be rejected. Instead look for a better place.
1808 */
77fec556 1809};
1da177e4 1810
2c1792a1
CW
1811static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1812{
1813 return dev->dev_private;
1814}
1815
b4519513
CW
1816/* Iterate over initialised rings */
1817#define for_each_ring(ring__, dev_priv__, i__) \
1818 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1819 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1820
b1d7e4b4
WF
1821enum hdmi_force_audio {
1822 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1823 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1824 HDMI_AUDIO_AUTO, /* trust EDID */
1825 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1826};
1827
190d6cd5 1828#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1829
37e680a1
CW
1830struct drm_i915_gem_object_ops {
1831 /* Interface between the GEM object and its backing storage.
1832 * get_pages() is called once prior to the use of the associated set
1833 * of pages before to binding them into the GTT, and put_pages() is
1834 * called after we no longer need them. As we expect there to be
1835 * associated cost with migrating pages between the backing storage
1836 * and making them available for the GPU (e.g. clflush), we may hold
1837 * onto the pages after they are no longer referenced by the GPU
1838 * in case they may be used again shortly (for example migrating the
1839 * pages to a different memory domain within the GTT). put_pages()
1840 * will therefore most likely be called when the object itself is
1841 * being released or under memory pressure (where we attempt to
1842 * reap pages for the shrinker).
1843 */
1844 int (*get_pages)(struct drm_i915_gem_object *);
1845 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
1846 int (*dmabuf_export)(struct drm_i915_gem_object *);
1847 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
1848};
1849
a071fa00
DV
1850/*
1851 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1852 * considered to be the frontbuffer for the given plane interface-vise. This
1853 * doesn't mean that the hw necessarily already scans it out, but that any
1854 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1855 *
1856 * We have one bit per pipe and per scanout plane type.
1857 */
1858#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1859#define INTEL_FRONTBUFFER_BITS \
1860 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1861#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1862 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1863#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1864 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1865#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1866 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1867#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1868 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c
DV
1869#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1870 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 1871
673a394b 1872struct drm_i915_gem_object {
c397b908 1873 struct drm_gem_object base;
673a394b 1874
37e680a1
CW
1875 const struct drm_i915_gem_object_ops *ops;
1876
2f633156
BW
1877 /** List of VMAs backed by this object */
1878 struct list_head vma_list;
1879
c1ad11fc
CW
1880 /** Stolen memory for this object, instead of being backed by shmem. */
1881 struct drm_mm_node *stolen;
35c20a60 1882 struct list_head global_list;
673a394b 1883
69dc4987 1884 struct list_head ring_list;
b25cb2f8
BW
1885 /** Used in execbuf to temporarily hold a ref */
1886 struct list_head obj_exec_link;
673a394b
EA
1887
1888 /**
65ce3027
CW
1889 * This is set if the object is on the active lists (has pending
1890 * rendering and so a non-zero seqno), and is not set if it i s on
1891 * inactive (ready to be unbound) list.
673a394b 1892 */
0206e353 1893 unsigned int active:1;
673a394b
EA
1894
1895 /**
1896 * This is set if the object has been written to since last bound
1897 * to the GTT
1898 */
0206e353 1899 unsigned int dirty:1;
778c3544
DV
1900
1901 /**
1902 * Fence register bits (if any) for this object. Will be set
1903 * as needed when mapped into the GTT.
1904 * Protected by dev->struct_mutex.
778c3544 1905 */
4b9de737 1906 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1907
778c3544
DV
1908 /**
1909 * Advice: are the backing pages purgeable?
1910 */
0206e353 1911 unsigned int madv:2;
778c3544 1912
778c3544
DV
1913 /**
1914 * Current tiling mode for the object.
1915 */
0206e353 1916 unsigned int tiling_mode:2;
5d82e3e6
CW
1917 /**
1918 * Whether the tiling parameters for the currently associated fence
1919 * register have changed. Note that for the purposes of tracking
1920 * tiling changes we also treat the unfenced register, the register
1921 * slot that the object occupies whilst it executes a fenced
1922 * command (such as BLT on gen2/3), as a "fence".
1923 */
1924 unsigned int fence_dirty:1;
778c3544 1925
75e9e915
DV
1926 /**
1927 * Is the object at the current location in the gtt mappable and
1928 * fenceable? Used to avoid costly recalculations.
1929 */
0206e353 1930 unsigned int map_and_fenceable:1;
75e9e915 1931
fb7d516a
DV
1932 /**
1933 * Whether the current gtt mapping needs to be mappable (and isn't just
1934 * mappable by accident). Track pin and fault separate for a more
1935 * accurate mappable working set.
1936 */
0206e353
AJ
1937 unsigned int fault_mappable:1;
1938 unsigned int pin_mappable:1;
cc98b413 1939 unsigned int pin_display:1;
fb7d516a 1940
24f3a8cf
AG
1941 /*
1942 * Is the object to be mapped as read-only to the GPU
1943 * Only honoured if hardware has relevant pte bit
1944 */
1945 unsigned long gt_ro:1;
651d794f 1946 unsigned int cache_level:3;
93dfb40c 1947
9da3da66 1948 unsigned int has_dma_mapping:1;
7bddb01f 1949
a071fa00
DV
1950 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1951
9da3da66 1952 struct sg_table *pages;
a5570178 1953 int pages_pin_count;
673a394b 1954
1286ff73 1955 /* prime dma-buf support */
9a70cc2a
DA
1956 void *dma_buf_vmapping;
1957 int vmapping_count;
1958
a4872ba6 1959 struct intel_engine_cs *ring;
caea7476 1960
1c293ea3 1961 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1962 uint32_t last_read_seqno;
1963 uint32_t last_write_seqno;
caea7476
CW
1964 /** Breadcrumb of last fenced GPU access to the buffer. */
1965 uint32_t last_fenced_seqno;
673a394b 1966
778c3544 1967 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1968 uint32_t stride;
673a394b 1969
80075d49
DV
1970 /** References from framebuffers, locks out tiling changes. */
1971 unsigned long framebuffer_references;
1972
280b713b 1973 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1974 unsigned long *bit_17;
280b713b 1975
79e53945 1976 /** User space pin count and filp owning the pin */
aa5f8021 1977 unsigned long user_pin_count;
79e53945 1978 struct drm_file *pin_filp;
71acb5eb 1979
5cc9ed4b 1980 union {
6a2c4232
CW
1981 /** for phy allocated objects */
1982 struct drm_dma_handle *phys_handle;
1983
5cc9ed4b
CW
1984 struct i915_gem_userptr {
1985 uintptr_t ptr;
1986 unsigned read_only :1;
1987 unsigned workers :4;
1988#define I915_GEM_USERPTR_MAX_WORKERS 15
1989
ad46cb53
CW
1990 struct i915_mm_struct *mm;
1991 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
1992 struct work_struct *work;
1993 } userptr;
1994 };
1995};
62b8b215 1996#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1997
a071fa00
DV
1998void i915_gem_track_fb(struct drm_i915_gem_object *old,
1999 struct drm_i915_gem_object *new,
2000 unsigned frontbuffer_bits);
2001
673a394b
EA
2002/**
2003 * Request queue structure.
2004 *
2005 * The request queue allows us to note sequence numbers that have been emitted
2006 * and may be associated with active buffers to be retired.
2007 *
2008 * By keeping this list, we can avoid having to do questionable
2009 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
2010 * an emission time with seqnos for tracking how far ahead of the GPU we are.
2011 */
2012struct drm_i915_gem_request {
852835f3 2013 /** On Which ring this request was generated */
a4872ba6 2014 struct intel_engine_cs *ring;
852835f3 2015
673a394b
EA
2016 /** GEM sequence number associated with this request. */
2017 uint32_t seqno;
2018
7d736f4f
MK
2019 /** Position in the ringbuffer of the start of the request */
2020 u32 head;
2021
2022 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
2023 u32 tail;
2024
0e50e96b 2025 /** Context related to this request */
273497e5 2026 struct intel_context *ctx;
0e50e96b 2027
7d736f4f
MK
2028 /** Batch buffer related to this request if any */
2029 struct drm_i915_gem_object *batch_obj;
2030
673a394b
EA
2031 /** Time at which this request was emitted, in jiffies. */
2032 unsigned long emitted_jiffies;
2033
b962442e 2034 /** global list entry for this request */
673a394b 2035 struct list_head list;
b962442e 2036
f787a5f5 2037 struct drm_i915_file_private *file_priv;
b962442e
EA
2038 /** file_priv list entry for this request */
2039 struct list_head client_list;
673a394b
EA
2040};
2041
2042struct drm_i915_file_private {
b29c19b6 2043 struct drm_i915_private *dev_priv;
ab0e7ff9 2044 struct drm_file *file;
b29c19b6 2045
673a394b 2046 struct {
99057c81 2047 spinlock_t lock;
b962442e 2048 struct list_head request_list;
b29c19b6 2049 struct delayed_work idle_work;
673a394b 2050 } mm;
40521054 2051 struct idr context_idr;
e59ec13d 2052
b29c19b6 2053 atomic_t rps_wait_boost;
a4872ba6 2054 struct intel_engine_cs *bsd_ring;
673a394b
EA
2055};
2056
351e3db2
BV
2057/*
2058 * A command that requires special handling by the command parser.
2059 */
2060struct drm_i915_cmd_descriptor {
2061 /*
2062 * Flags describing how the command parser processes the command.
2063 *
2064 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2065 * a length mask if not set
2066 * CMD_DESC_SKIP: The command is allowed but does not follow the
2067 * standard length encoding for the opcode range in
2068 * which it falls
2069 * CMD_DESC_REJECT: The command is never allowed
2070 * CMD_DESC_REGISTER: The command should be checked against the
2071 * register whitelist for the appropriate ring
2072 * CMD_DESC_MASTER: The command is allowed if the submitting process
2073 * is the DRM master
2074 */
2075 u32 flags;
2076#define CMD_DESC_FIXED (1<<0)
2077#define CMD_DESC_SKIP (1<<1)
2078#define CMD_DESC_REJECT (1<<2)
2079#define CMD_DESC_REGISTER (1<<3)
2080#define CMD_DESC_BITMASK (1<<4)
2081#define CMD_DESC_MASTER (1<<5)
2082
2083 /*
2084 * The command's unique identification bits and the bitmask to get them.
2085 * This isn't strictly the opcode field as defined in the spec and may
2086 * also include type, subtype, and/or subop fields.
2087 */
2088 struct {
2089 u32 value;
2090 u32 mask;
2091 } cmd;
2092
2093 /*
2094 * The command's length. The command is either fixed length (i.e. does
2095 * not include a length field) or has a length field mask. The flag
2096 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2097 * a length mask. All command entries in a command table must include
2098 * length information.
2099 */
2100 union {
2101 u32 fixed;
2102 u32 mask;
2103 } length;
2104
2105 /*
2106 * Describes where to find a register address in the command to check
2107 * against the ring's register whitelist. Only valid if flags has the
2108 * CMD_DESC_REGISTER bit set.
2109 */
2110 struct {
2111 u32 offset;
2112 u32 mask;
2113 } reg;
2114
2115#define MAX_CMD_DESC_BITMASKS 3
2116 /*
2117 * Describes command checks where a particular dword is masked and
2118 * compared against an expected value. If the command does not match
2119 * the expected value, the parser rejects it. Only valid if flags has
2120 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2121 * are valid.
d4d48035
BV
2122 *
2123 * If the check specifies a non-zero condition_mask then the parser
2124 * only performs the check when the bits specified by condition_mask
2125 * are non-zero.
351e3db2
BV
2126 */
2127 struct {
2128 u32 offset;
2129 u32 mask;
2130 u32 expected;
d4d48035
BV
2131 u32 condition_offset;
2132 u32 condition_mask;
351e3db2
BV
2133 } bits[MAX_CMD_DESC_BITMASKS];
2134};
2135
2136/*
2137 * A table of commands requiring special handling by the command parser.
2138 *
2139 * Each ring has an array of tables. Each table consists of an array of command
2140 * descriptors, which must be sorted with command opcodes in ascending order.
2141 */
2142struct drm_i915_cmd_table {
2143 const struct drm_i915_cmd_descriptor *table;
2144 int count;
2145};
2146
dbbe9127 2147/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2148#define __I915__(p) ({ \
2149 struct drm_i915_private *__p; \
2150 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2151 __p = (struct drm_i915_private *)p; \
2152 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2153 __p = to_i915((struct drm_device *)p); \
2154 else \
2155 BUILD_BUG(); \
2156 __p; \
2157})
dbbe9127 2158#define INTEL_INFO(p) (&__I915__(p)->info)
87f1f465 2159#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
cae5852d 2160
87f1f465
CW
2161#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2162#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2163#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2164#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2165#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2166#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2167#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2168#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2169#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2170#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2171#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2172#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2173#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2174#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2175#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2176#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2177#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2178#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2179#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2180 INTEL_DEVID(dev) == 0x0152 || \
2181 INTEL_DEVID(dev) == 0x015a)
2182#define IS_SNB_GT1(dev) (INTEL_DEVID(dev) == 0x0102 || \
2183 INTEL_DEVID(dev) == 0x0106 || \
2184 INTEL_DEVID(dev) == 0x010A)
70a3eb7a 2185#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
6df4027b 2186#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
4cae9ae0 2187#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
8179f1f0 2188#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
7201c0b3 2189#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
cae5852d 2190#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2191#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2192 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2193#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
87f1f465
CW
2194 ((INTEL_DEVID(dev) & 0xf) == 0x2 || \
2195 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
2196 (INTEL_DEVID(dev) & 0xf) == 0xe))
a0fcbd95
RV
2197#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2198 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2199#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2200 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2201#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2202 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2203/* ULX machines are also considered ULT. */
87f1f465
CW
2204#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2205 INTEL_DEVID(dev) == 0x0A1E)
b833d685 2206#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2207
85436696
JB
2208/*
2209 * The genX designation typically refers to the render engine, so render
2210 * capability related checks should use IS_GEN, while display and other checks
2211 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2212 * chips, etc.).
2213 */
cae5852d
ZN
2214#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2215#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2216#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2217#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2218#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2219#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2220#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
b71252dc 2221#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
cae5852d 2222
73ae478c
BW
2223#define RENDER_RING (1<<RCS)
2224#define BSD_RING (1<<VCS)
2225#define BLT_RING (1<<BCS)
2226#define VEBOX_RING (1<<VECS)
845f74a7 2227#define BSD2_RING (1<<VCS2)
63c42e56 2228#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2229#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2230#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2231#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2232#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2233#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
f2fbc690 2234 __I915__(dev)->ellc_size)
cae5852d
ZN
2235#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2236
254f965c 2237#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2238#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c
JB
2239#define USES_PPGTT(dev) (i915.enable_ppgtt)
2240#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
1d2a314c 2241
05394f39 2242#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2243#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2244
b45305fc
DV
2245/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2246#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
2247/*
2248 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2249 * even when in MSI mode. This results in spurious interrupt warnings if the
2250 * legacy irq no. is shared with another device. The kernel then disables that
2251 * interrupt source and so prevents the other device from working properly.
2252 */
2253#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2254#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2255
cae5852d
ZN
2256/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2257 * rows, which changed the alignment requirements and fence programming.
2258 */
2259#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2260 IS_I915GM(dev)))
2261#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2262#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2263#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
2264#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2265#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2266
2267#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2268#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2269#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2270
dbf7786e 2271#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2272
dd93be58 2273#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2274#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
ed8546ac 2275#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
6157d3c8 2276#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
fd7f8cce 2277 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
58abf1da
RV
2278#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2279#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
affa9354 2280
17a303ec
PZ
2281#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2282#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2283#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2284#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2285#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2286#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2287#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2288#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
17a303ec 2289
f2fbc690 2290#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2291#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2292#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
2293#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2294#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2295#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2296#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2297
5fafe292
SJ
2298#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2299
040d2baa
BW
2300/* DPF == dynamic parity feature */
2301#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2302#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2303
c8735b0c
BW
2304#define GT_FREQUENCY_MULTIPLIER 50
2305
05394f39
CW
2306#include "i915_trace.h"
2307
baa70943 2308extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2309extern int i915_max_ioctl;
2310
fc49b3da
ID
2311extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2312extern int i915_resume_legacy(struct drm_device *dev);
7c1c2871
DA
2313extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2314extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2315
d330a953
JN
2316/* i915_params.c */
2317struct i915_params {
2318 int modeset;
2319 int panel_ignore_lid;
2320 unsigned int powersave;
2321 int semaphores;
2322 unsigned int lvds_downclock;
2323 int lvds_channel_mode;
2324 int panel_use_ssc;
2325 int vbt_sdvo_panel_type;
2326 int enable_rc6;
2327 int enable_fbc;
d330a953 2328 int enable_ppgtt;
127f1003 2329 int enable_execlists;
d330a953
JN
2330 int enable_psr;
2331 unsigned int preliminary_hw_support;
2332 int disable_power_well;
2333 int enable_ips;
e5aa6541 2334 int invert_brightness;
351e3db2 2335 int enable_cmd_parser;
e5aa6541
DL
2336 /* leave bools at the end to not create holes */
2337 bool enable_hangcheck;
2338 bool fastboot;
d330a953
JN
2339 bool prefault_disable;
2340 bool reset;
a0bae57f 2341 bool disable_display;
7a10dfa6 2342 bool disable_vtd_wa;
84c33a64 2343 int use_mmio_flip;
5978118c 2344 bool mmio_debug;
d330a953
JN
2345};
2346extern struct i915_params i915 __read_mostly;
2347
1da177e4 2348 /* i915_dma.c */
d05c617e 2349void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 2350extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 2351extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2352extern int i915_driver_unload(struct drm_device *);
2885f6ac 2353extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2354extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2355extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2356 struct drm_file *file);
673a394b 2357extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2358 struct drm_file *file);
84b1fd10 2359extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 2360#ifdef CONFIG_COMPAT
0d6aa60b
DA
2361extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2362 unsigned long arg);
c43b5634 2363#endif
673a394b 2364extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
2365 struct drm_clip_rect *box,
2366 int DR1, int DR4);
8e96d9c4 2367extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 2368extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2369extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2370extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2371extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2372extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2373int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
1d0d343a 2374void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
7648fa99 2375
1da177e4 2376/* i915_irq.c */
10cd45b6 2377void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2378__printf(3, 4)
2379void i915_handle_error(struct drm_device *dev, bool wedged,
2380 const char *fmt, ...);
1da177e4 2381
b963291c
DV
2382extern void intel_irq_init(struct drm_i915_private *dev_priv);
2383extern void intel_hpd_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2384int intel_irq_install(struct drm_i915_private *dev_priv);
2385void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5
CW
2386
2387extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2388extern void intel_uncore_early_sanitize(struct drm_device *dev,
2389 bool restore_forcewake);
907b28c5 2390extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2391extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2392extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2393extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
b1f14ad0 2394
7c463586 2395void
50227e1c 2396i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2397 u32 status_mask);
7c463586
KP
2398
2399void
50227e1c 2400i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2401 u32 status_mask);
7c463586 2402
f8b79e58
ID
2403void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2404void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
47339cd9
DV
2405void
2406ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2407void
2408ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2409void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2410 uint32_t interrupt_mask,
2411 uint32_t enabled_irq_mask);
2412#define ibx_enable_display_interrupt(dev_priv, bits) \
2413 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2414#define ibx_disable_display_interrupt(dev_priv, bits) \
2415 ibx_display_interrupt_update((dev_priv), (bits), 0)
f8b79e58 2416
673a394b
EA
2417/* i915_gem.c */
2418int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2419 struct drm_file *file_priv);
2420int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2421 struct drm_file *file_priv);
2422int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2423 struct drm_file *file_priv);
2424int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2425 struct drm_file *file_priv);
2426int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2427 struct drm_file *file_priv);
de151cf6
JB
2428int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2429 struct drm_file *file_priv);
673a394b
EA
2430int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2431 struct drm_file *file_priv);
2432int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2433 struct drm_file *file_priv);
ba8b7ccb
OM
2434void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2435 struct intel_engine_cs *ring);
2436void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2437 struct drm_file *file,
2438 struct intel_engine_cs *ring,
2439 struct drm_i915_gem_object *obj);
a83014d3
OM
2440int i915_gem_ringbuffer_submission(struct drm_device *dev,
2441 struct drm_file *file,
2442 struct intel_engine_cs *ring,
2443 struct intel_context *ctx,
2444 struct drm_i915_gem_execbuffer2 *args,
2445 struct list_head *vmas,
2446 struct drm_i915_gem_object *batch_obj,
2447 u64 exec_start, u32 flags);
673a394b
EA
2448int i915_gem_execbuffer(struct drm_device *dev, void *data,
2449 struct drm_file *file_priv);
76446cac
JB
2450int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2451 struct drm_file *file_priv);
673a394b
EA
2452int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2453 struct drm_file *file_priv);
2454int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2455 struct drm_file *file_priv);
2456int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2457 struct drm_file *file_priv);
199adf40
BW
2458int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2459 struct drm_file *file);
2460int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2461 struct drm_file *file);
673a394b
EA
2462int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2463 struct drm_file *file_priv);
3ef94daa
CW
2464int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2465 struct drm_file *file_priv);
673a394b
EA
2466int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2467 struct drm_file *file_priv);
2468int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2469 struct drm_file *file_priv);
2470int i915_gem_set_tiling(struct drm_device *dev, void *data,
2471 struct drm_file *file_priv);
2472int i915_gem_get_tiling(struct drm_device *dev, void *data,
2473 struct drm_file *file_priv);
5cc9ed4b
CW
2474int i915_gem_init_userptr(struct drm_device *dev);
2475int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2476 struct drm_file *file);
5a125c3c
EA
2477int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2478 struct drm_file *file_priv);
23ba4fd0
BW
2479int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2480 struct drm_file *file_priv);
673a394b 2481void i915_gem_load(struct drm_device *dev);
21ab4e74
CW
2482unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
2483 long target,
2484 unsigned flags);
2485#define I915_SHRINK_PURGEABLE 0x1
2486#define I915_SHRINK_UNBOUND 0x2
2487#define I915_SHRINK_BOUND 0x4
42dcedd4
CW
2488void *i915_gem_object_alloc(struct drm_device *dev);
2489void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2490void i915_gem_object_init(struct drm_i915_gem_object *obj,
2491 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2492struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2493 size_t size);
7e0d96bc
BW
2494void i915_init_vm(struct drm_i915_private *dev_priv,
2495 struct i915_address_space *vm);
673a394b 2496void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2497void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2498
1ec9e26d
DV
2499#define PIN_MAPPABLE 0x1
2500#define PIN_NONBLOCK 0x2
bf3d149b 2501#define PIN_GLOBAL 0x4
d23db88c
CW
2502#define PIN_OFFSET_BIAS 0x8
2503#define PIN_OFFSET_MASK (~4095)
2021746e 2504int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 2505 struct i915_address_space *vm,
2021746e 2506 uint32_t alignment,
d23db88c 2507 uint64_t flags);
07fe0b12 2508int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2509int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2510void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2511void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 2512void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 2513
4c914c0c
BV
2514int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2515 int *needs_clflush);
2516
37e680a1 2517int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
2518static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2519{
67d5a50c
ID
2520 struct sg_page_iter sg_iter;
2521
2522 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 2523 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
2524
2525 return NULL;
9da3da66 2526}
a5570178
CW
2527static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2528{
2529 BUG_ON(obj->pages == NULL);
2530 obj->pages_pin_count++;
2531}
2532static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2533{
2534 BUG_ON(obj->pages_pin_count == 0);
2535 obj->pages_pin_count--;
2536}
2537
54cf91dc 2538int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2539int i915_gem_object_sync(struct drm_i915_gem_object *obj,
a4872ba6 2540 struct intel_engine_cs *to);
e2d05a8b 2541void i915_vma_move_to_active(struct i915_vma *vma,
a4872ba6 2542 struct intel_engine_cs *ring);
ff72145b
DA
2543int i915_gem_dumb_create(struct drm_file *file_priv,
2544 struct drm_device *dev,
2545 struct drm_mode_create_dumb *args);
2546int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2547 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2548/**
2549 * Returns true if seq1 is later than seq2.
2550 */
2551static inline bool
2552i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2553{
2554 return (int32_t)(seq1 - seq2) >= 0;
2555}
2556
fca26bb4
MK
2557int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2558int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2559int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2560int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2561
d8ffa60b
DV
2562bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2563void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
1690e1eb 2564
8d9fc7fd 2565struct drm_i915_gem_request *
a4872ba6 2566i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2567
b29c19b6 2568bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2569void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2570int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2571 bool interruptible);
84c33a64
SG
2572int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno);
2573
1f83fee0
DV
2574static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2575{
2576 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2577 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2578}
2579
2580static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2581{
2ac0f450
MK
2582 return atomic_read(&error->reset_counter) & I915_WEDGED;
2583}
2584
2585static inline u32 i915_reset_count(struct i915_gpu_error *error)
2586{
2587 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2588}
a71d8d94 2589
88b4aa87
MK
2590static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2591{
2592 return dev_priv->gpu_error.stop_rings == 0 ||
2593 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2594}
2595
2596static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2597{
2598 return dev_priv->gpu_error.stop_rings == 0 ||
2599 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2600}
2601
069efc1d 2602void i915_gem_reset(struct drm_device *dev);
000433b6 2603bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2604int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2605int __must_check i915_gem_init(struct drm_device *dev);
a83014d3 2606int i915_gem_init_rings(struct drm_device *dev);
f691e2f4 2607int __must_check i915_gem_init_hw(struct drm_device *dev);
a4872ba6 2608int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
f691e2f4 2609void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2610void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2611int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2612int __must_check i915_gem_suspend(struct drm_device *dev);
a4872ba6 2613int __i915_add_request(struct intel_engine_cs *ring,
0025c077 2614 struct drm_file *file,
7d736f4f 2615 struct drm_i915_gem_object *batch_obj,
0025c077
MK
2616 u32 *seqno);
2617#define i915_add_request(ring, seqno) \
854c94a7 2618 __i915_add_request(ring, NULL, NULL, seqno)
16e9a21f
ACO
2619int __i915_wait_seqno(struct intel_engine_cs *ring, u32 seqno,
2620 unsigned reset_counter,
2621 bool interruptible,
2622 s64 *timeout,
2623 struct drm_i915_file_private *file_priv);
a4872ba6 2624int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
199b2bc2 2625 uint32_t seqno);
de151cf6 2626int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2627int __must_check
2628i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2629 bool write);
2630int __must_check
dabdfe02
CW
2631i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2632int __must_check
2da3b9b9
CW
2633i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2634 u32 alignment,
a4872ba6 2635 struct intel_engine_cs *pipelined);
cc98b413 2636void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
00731155 2637int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 2638 int align);
b29c19b6 2639int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2640void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2641
0fa87796
ID
2642uint32_t
2643i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2644uint32_t
d865110c
ID
2645i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2646 int tiling_mode, bool fenced);
467cffba 2647
e4ffd173
CW
2648int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2649 enum i915_cache_level cache_level);
2650
1286ff73
DV
2651struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2652 struct dma_buf *dma_buf);
2653
2654struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2655 struct drm_gem_object *gem_obj, int flags);
2656
19b2dbde
CW
2657void i915_gem_restore_fences(struct drm_device *dev);
2658
a70a3148
BW
2659unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2660 struct i915_address_space *vm);
2661bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2662bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2663 struct i915_address_space *vm);
2664unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2665 struct i915_address_space *vm);
2666struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2667 struct i915_address_space *vm);
accfef2e
BW
2668struct i915_vma *
2669i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2670 struct i915_address_space *vm);
5c2abbea
BW
2671
2672struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
d7f46fc4
BW
2673static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2674 struct i915_vma *vma;
2675 list_for_each_entry(vma, &obj->vma_list, vma_link)
2676 if (vma->pin_count > 0)
2677 return true;
2678 return false;
2679}
5c2abbea 2680
a70a3148 2681/* Some GGTT VM helpers */
5dc383b0 2682#define i915_obj_to_ggtt(obj) \
a70a3148
BW
2683 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2684static inline bool i915_is_ggtt(struct i915_address_space *vm)
2685{
2686 struct i915_address_space *ggtt =
2687 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2688 return vm == ggtt;
2689}
2690
841cd773
DV
2691static inline struct i915_hw_ppgtt *
2692i915_vm_to_ppgtt(struct i915_address_space *vm)
2693{
2694 WARN_ON(i915_is_ggtt(vm));
2695
2696 return container_of(vm, struct i915_hw_ppgtt, base);
2697}
2698
2699
a70a3148
BW
2700static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2701{
5dc383b0 2702 return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
a70a3148
BW
2703}
2704
2705static inline unsigned long
2706i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2707{
5dc383b0 2708 return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
a70a3148
BW
2709}
2710
2711static inline unsigned long
2712i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2713{
5dc383b0 2714 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
a70a3148 2715}
c37e2204
BW
2716
2717static inline int __must_check
2718i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2719 uint32_t alignment,
1ec9e26d 2720 unsigned flags)
c37e2204 2721{
5dc383b0
DV
2722 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2723 alignment, flags | PIN_GLOBAL);
c37e2204 2724}
a70a3148 2725
b287110e
DV
2726static inline int
2727i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2728{
2729 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2730}
2731
2732void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2733
254f965c 2734/* i915_gem_context.c */
8245be31 2735int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2736void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 2737void i915_gem_context_reset(struct drm_device *dev);
e422b888 2738int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 2739int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 2740void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
a4872ba6 2741int i915_switch_context(struct intel_engine_cs *ring,
273497e5
OM
2742 struct intel_context *to);
2743struct intel_context *
41bde553 2744i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 2745void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
2746struct drm_i915_gem_object *
2747i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 2748static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 2749{
691e6415 2750 kref_get(&ctx->ref);
dce3271b
MK
2751}
2752
273497e5 2753static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 2754{
691e6415 2755 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
2756}
2757
273497e5 2758static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 2759{
821d66dd 2760 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
2761}
2762
84624813
BW
2763int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2764 struct drm_file *file);
2765int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2766 struct drm_file *file);
1286ff73 2767
679845ed
BW
2768/* i915_gem_evict.c */
2769int __must_check i915_gem_evict_something(struct drm_device *dev,
2770 struct i915_address_space *vm,
2771 int min_size,
2772 unsigned alignment,
2773 unsigned cache_level,
d23db88c
CW
2774 unsigned long start,
2775 unsigned long end,
1ec9e26d 2776 unsigned flags);
679845ed
BW
2777int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2778int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 2779
0260c420 2780/* belongs in i915_gem_gtt.h */
d09105c6 2781static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2782{
2783 if (INTEL_INFO(dev)->gen < 6)
2784 intel_gtt_chipset_flush();
2785}
246cbfb5 2786
9797fbfb
CW
2787/* i915_gem_stolen.c */
2788int i915_gem_init_stolen(struct drm_device *dev);
5e59f717 2789int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
11be49eb 2790void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2791void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2792struct drm_i915_gem_object *
2793i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2794struct drm_i915_gem_object *
2795i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2796 u32 stolen_offset,
2797 u32 gtt_offset,
2798 u32 size);
9797fbfb 2799
673a394b 2800/* i915_gem_tiling.c */
2c1792a1 2801static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 2802{
50227e1c 2803 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
2804
2805 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2806 obj->tiling_mode != I915_TILING_NONE;
2807}
2808
673a394b 2809void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2810void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2811void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2812
2813/* i915_gem_debug.c */
23bc5982
CW
2814#if WATCH_LISTS
2815int i915_verify_lists(struct drm_device *dev);
673a394b 2816#else
23bc5982 2817#define i915_verify_lists(dev) 0
673a394b 2818#endif
1da177e4 2819
2017263e 2820/* i915_debugfs.c */
27c202ad
BG
2821int i915_debugfs_init(struct drm_minor *minor);
2822void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 2823#ifdef CONFIG_DEBUG_FS
07144428
DL
2824void intel_display_crc_init(struct drm_device *dev);
2825#else
f8c168fa 2826static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 2827#endif
84734a04
MK
2828
2829/* i915_gpu_error.c */
edc3d884
MK
2830__printf(2, 3)
2831void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2832int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2833 const struct i915_error_state_file_priv *error);
4dc955f7 2834int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 2835 struct drm_i915_private *i915,
4dc955f7
MK
2836 size_t count, loff_t pos);
2837static inline void i915_error_state_buf_release(
2838 struct drm_i915_error_state_buf *eb)
2839{
2840 kfree(eb->buf);
2841}
58174462
MK
2842void i915_capture_error_state(struct drm_device *dev, bool wedge,
2843 const char *error_msg);
84734a04
MK
2844void i915_error_state_get(struct drm_device *dev,
2845 struct i915_error_state_file_priv *error_priv);
2846void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2847void i915_destroy_error_state(struct drm_device *dev);
2848
2849void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
0a4cd7c8 2850const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 2851
351e3db2 2852/* i915_cmd_parser.c */
d728c8ef 2853int i915_cmd_parser_get_version(void);
a4872ba6
OM
2854int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2855void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2856bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2857int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2
BV
2858 struct drm_i915_gem_object *batch_obj,
2859 u32 batch_start_offset,
2860 bool is_master);
2861
317c35d1
JB
2862/* i915_suspend.c */
2863extern int i915_save_state(struct drm_device *dev);
2864extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2865
d8157a36
DV
2866/* i915_ums.c */
2867void i915_save_display_reg(struct drm_device *dev);
2868void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2869
0136db58
BW
2870/* i915_sysfs.c */
2871void i915_setup_sysfs(struct drm_device *dev_priv);
2872void i915_teardown_sysfs(struct drm_device *dev_priv);
2873
f899fc64
CW
2874/* intel_i2c.c */
2875extern int intel_setup_gmbus(struct drm_device *dev);
2876extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2877static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2878{
2ed06c93 2879 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2880}
2881
2882extern struct i2c_adapter *intel_gmbus_get_adapter(
2883 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2884extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2885extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2886static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2887{
2888 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2889}
f899fc64
CW
2890extern void intel_i2c_reset(struct drm_device *dev);
2891
3b617967 2892/* intel_opregion.c */
44834a67 2893#ifdef CONFIG_ACPI
27d50c82 2894extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
2895extern void intel_opregion_init(struct drm_device *dev);
2896extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2897extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
2898extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2899 bool enable);
ecbc5cf3
JN
2900extern int intel_opregion_notify_adapter(struct drm_device *dev,
2901 pci_power_t state);
65e082c9 2902#else
27d50c82 2903static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
2904static inline void intel_opregion_init(struct drm_device *dev) { return; }
2905static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2906static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
2907static inline int
2908intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2909{
2910 return 0;
2911}
ecbc5cf3
JN
2912static inline int
2913intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2914{
2915 return 0;
2916}
65e082c9 2917#endif
8ee1c3db 2918
723bfd70
JB
2919/* intel_acpi.c */
2920#ifdef CONFIG_ACPI
2921extern void intel_register_dsm_handler(void);
2922extern void intel_unregister_dsm_handler(void);
2923#else
2924static inline void intel_register_dsm_handler(void) { return; }
2925static inline void intel_unregister_dsm_handler(void) { return; }
2926#endif /* CONFIG_ACPI */
2927
79e53945 2928/* modesetting */
f817586c 2929extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 2930extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2931extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2932extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 2933extern void intel_connector_unregister(struct intel_connector *);
28d52043 2934extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2935extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2936 bool force_restore);
44cec740 2937extern void i915_redisable_vga(struct drm_device *dev);
04098753 2938extern void i915_redisable_vga_power_on(struct drm_device *dev);
ee5382ae 2939extern bool intel_fbc_enabled(struct drm_device *dev);
1d73c2a8 2940extern void bdw_fbc_sw_flush(struct drm_device *dev, u32 value);
43a9539f 2941extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2942extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2943extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2944extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84 2945extern void valleyview_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
2946extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
2947 bool enable);
0206e353
AJ
2948extern void intel_detect_pch(struct drm_device *dev);
2949extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2950extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2951
2911a35b 2952extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2953int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2954 struct drm_file *file);
b6359918
MK
2955int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2956 struct drm_file *file);
575155a9 2957
84c33a64
SG
2958void intel_notify_mmio_flip(struct intel_engine_cs *ring);
2959
6ef3d427
CW
2960/* overlay */
2961extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2962extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2963 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2964
2965extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2966extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2967 struct drm_device *dev,
2968 struct intel_display_error_state *error);
6ef3d427 2969
b7287d80
BW
2970/* On SNB platform, before reading ring registers forcewake bit
2971 * must be set to prevent GT core from power down and stale values being
2972 * returned.
2973 */
c8d9a590
D
2974void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2975void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
e998c40f 2976void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
b7287d80 2977
42c0526c
BW
2978int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2979int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2980
2981/* intel_sideband.c */
64936258
JN
2982u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2983void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2984u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
2985u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2986void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2987u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2988void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2989u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2990void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
2991u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2992void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
2993u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2994void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
2995u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2996void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
2997u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2998 enum intel_sbi_destination destination);
2999void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3000 enum intel_sbi_destination destination);
e9fe51c6
SK
3001u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3002void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3003
2ec3815f
VS
3004int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
3005int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
42c0526c 3006
c8d9a590
D
3007#define FORCEWAKE_RENDER (1 << 0)
3008#define FORCEWAKE_MEDIA (1 << 1)
38cff0b1
ZW
3009#define FORCEWAKE_BLITTER (1 << 2)
3010#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA | \
3011 FORCEWAKE_BLITTER)
c8d9a590
D
3012
3013
0b274481
BW
3014#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3015#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3016
3017#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3018#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3019#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3020#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3021
3022#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3023#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3024#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3025#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3026
698b3135
CW
3027/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3028 * will be implemented using 2 32-bit writes in an arbitrary order with
3029 * an arbitrary delay between them. This can cause the hardware to
3030 * act upon the intermediate value, possibly leading to corruption and
3031 * machine death. You have been warned.
3032 */
0b274481
BW
3033#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3034#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3035
50877445
CW
3036#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3037 u32 upper = I915_READ(upper_reg); \
3038 u32 lower = I915_READ(lower_reg); \
3039 u32 tmp = I915_READ(upper_reg); \
3040 if (upper != tmp) { \
3041 upper = tmp; \
3042 lower = I915_READ(lower_reg); \
3043 WARN_ON(I915_READ(upper_reg) != upper); \
3044 } \
3045 (u64)upper << 32 | lower; })
3046
cae5852d
ZN
3047#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3048#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3049
55bc60db
VS
3050/* "Broadcast RGB" property */
3051#define INTEL_BROADCAST_RGB_AUTO 0
3052#define INTEL_BROADCAST_RGB_FULL 1
3053#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3054
766aa1c4
VS
3055static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3056{
92e23b99 3057 if (IS_VALLEYVIEW(dev))
766aa1c4 3058 return VLV_VGACNTRL;
92e23b99
SJ
3059 else if (INTEL_INFO(dev)->gen >= 5)
3060 return CPU_VGACNTRL;
766aa1c4
VS
3061 else
3062 return VGACNTRL;
3063}
3064
2bb4629a
VS
3065static inline void __user *to_user_ptr(u64 address)
3066{
3067 return (void __user *)(uintptr_t)address;
3068}
3069
df97729f
ID
3070static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3071{
3072 unsigned long j = msecs_to_jiffies(m);
3073
3074 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3075}
3076
3077static inline unsigned long
3078timespec_to_jiffies_timeout(const struct timespec *value)
3079{
3080 unsigned long j = timespec_to_jiffies(value);
3081
3082 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3083}
3084
dce56b3c
PZ
3085/*
3086 * If you need to wait X milliseconds between events A and B, but event B
3087 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3088 * when event A happened, then just before event B you call this function and
3089 * pass the timestamp as the first argument, and X as the second argument.
3090 */
3091static inline void
3092wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3093{
ec5e0cfb 3094 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3095
3096 /*
3097 * Don't re-read the value of "jiffies" every time since it may change
3098 * behind our back and break the math.
3099 */
3100 tmp_jiffies = jiffies;
3101 target_jiffies = timestamp_jiffies +
3102 msecs_to_jiffies_timeout(to_wait_ms);
3103
3104 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3105 remaining_jiffies = target_jiffies - tmp_jiffies;
3106 while (remaining_jiffies)
3107 remaining_jiffies =
3108 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3109 }
3110}
3111
1da177e4 3112#endif