]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915/skl: Implement WaDisablePartialResolveInVc
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
585fb111 36#include "i915_reg.h"
79e53945 37#include "intel_bios.h"
8187a2b7 38#include "intel_ringbuffer.h"
b20385f1 39#include "intel_lrc.h"
0260c420 40#include "i915_gem_gtt.h"
564ddb2f 41#include "i915_gem_render_state.h"
0839ccb8 42#include <linux/io-mapping.h>
f899fc64 43#include <linux/i2c.h>
c167a6fc 44#include <linux/i2c-algo-bit.h>
0ade6386 45#include <drm/intel-gtt.h>
ba8286fa 46#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
d9fc9413 47#include <drm/drm_gem.h>
aaa6fd2a 48#include <linux/backlight.h>
5cc9ed4b 49#include <linux/hashtable.h>
2911a35b 50#include <linux/intel-iommu.h>
742cbee8 51#include <linux/kref.h>
9ee32fea 52#include <linux/pm_qos.h>
585fb111 53
1da177e4
LT
54/* General customization:
55 */
56
1da177e4
LT
57#define DRIVER_NAME "i915"
58#define DRIVER_DESC "Intel Graphics"
1293eaa3 59#define DRIVER_DATE "20150130"
1da177e4 60
c883ef1b 61#undef WARN_ON
5f77eeb0
DV
62/* Many gcc seem to no see through this and fall over :( */
63#if 0
64#define WARN_ON(x) ({ \
65 bool __i915_warn_cond = (x); \
66 if (__builtin_constant_p(__i915_warn_cond)) \
67 BUILD_BUG_ON(__i915_warn_cond); \
68 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
69#else
70#define WARN_ON(x) WARN((x), "WARN_ON(" #x ")")
71#endif
72
73#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
74 (long) (x), __func__);
c883ef1b 75
e2c719b7
RC
76/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
77 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
78 * which may not necessarily be a user visible problem. This will either
79 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
80 * enable distros and users to tailor their preferred amount of i915 abrt
81 * spam.
82 */
83#define I915_STATE_WARN(condition, format...) ({ \
84 int __ret_warn_on = !!(condition); \
85 if (unlikely(__ret_warn_on)) { \
86 if (i915.verbose_state_checks) \
2f3408c7 87 WARN(1, format); \
e2c719b7
RC
88 else \
89 DRM_ERROR(format); \
90 } \
91 unlikely(__ret_warn_on); \
92})
93
94#define I915_STATE_WARN_ON(condition) ({ \
95 int __ret_warn_on = !!(condition); \
96 if (unlikely(__ret_warn_on)) { \
97 if (i915.verbose_state_checks) \
2f3408c7 98 WARN(1, "WARN_ON(" #condition ")\n"); \
e2c719b7
RC
99 else \
100 DRM_ERROR("WARN_ON(" #condition ")\n"); \
101 } \
102 unlikely(__ret_warn_on); \
103})
104
317c35d1 105enum pipe {
752aa88a 106 INVALID_PIPE = -1,
317c35d1
JB
107 PIPE_A = 0,
108 PIPE_B,
9db4a9c7 109 PIPE_C,
a57c774a
AK
110 _PIPE_EDP,
111 I915_MAX_PIPES = _PIPE_EDP
317c35d1 112};
9db4a9c7 113#define pipe_name(p) ((p) + 'A')
317c35d1 114
a5c961d1
PZ
115enum transcoder {
116 TRANSCODER_A = 0,
117 TRANSCODER_B,
118 TRANSCODER_C,
a57c774a
AK
119 TRANSCODER_EDP,
120 I915_MAX_TRANSCODERS
a5c961d1
PZ
121};
122#define transcoder_name(t) ((t) + 'A')
123
84139d1e
DL
124/*
125 * This is the maximum (across all platforms) number of planes (primary +
126 * sprites) that can be active at the same time on one pipe.
127 *
128 * This value doesn't count the cursor plane.
129 */
130#define I915_MAX_PLANES 3
131
80824003
JB
132enum plane {
133 PLANE_A = 0,
134 PLANE_B,
9db4a9c7 135 PLANE_C,
80824003 136};
9db4a9c7 137#define plane_name(p) ((p) + 'A')
52440211 138
d615a166 139#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 140
2b139522
ED
141enum port {
142 PORT_A = 0,
143 PORT_B,
144 PORT_C,
145 PORT_D,
146 PORT_E,
147 I915_MAX_PORTS
148};
149#define port_name(p) ((p) + 'A')
150
a09caddd 151#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
152
153enum dpio_channel {
154 DPIO_CH0,
155 DPIO_CH1
156};
157
158enum dpio_phy {
159 DPIO_PHY0,
160 DPIO_PHY1
161};
162
b97186f0
PZ
163enum intel_display_power_domain {
164 POWER_DOMAIN_PIPE_A,
165 POWER_DOMAIN_PIPE_B,
166 POWER_DOMAIN_PIPE_C,
167 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
168 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
169 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
170 POWER_DOMAIN_TRANSCODER_A,
171 POWER_DOMAIN_TRANSCODER_B,
172 POWER_DOMAIN_TRANSCODER_C,
f52e353e 173 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
174 POWER_DOMAIN_PORT_DDI_A_2_LANES,
175 POWER_DOMAIN_PORT_DDI_A_4_LANES,
176 POWER_DOMAIN_PORT_DDI_B_2_LANES,
177 POWER_DOMAIN_PORT_DDI_B_4_LANES,
178 POWER_DOMAIN_PORT_DDI_C_2_LANES,
179 POWER_DOMAIN_PORT_DDI_C_4_LANES,
180 POWER_DOMAIN_PORT_DDI_D_2_LANES,
181 POWER_DOMAIN_PORT_DDI_D_4_LANES,
182 POWER_DOMAIN_PORT_DSI,
183 POWER_DOMAIN_PORT_CRT,
184 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 185 POWER_DOMAIN_VGA,
fbeeaa23 186 POWER_DOMAIN_AUDIO,
bd2bb1b9 187 POWER_DOMAIN_PLLS,
1407121a
S
188 POWER_DOMAIN_AUX_A,
189 POWER_DOMAIN_AUX_B,
190 POWER_DOMAIN_AUX_C,
191 POWER_DOMAIN_AUX_D,
baa70707 192 POWER_DOMAIN_INIT,
bddc7645
ID
193
194 POWER_DOMAIN_NUM,
b97186f0
PZ
195};
196
197#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
198#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
199 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
200#define POWER_DOMAIN_TRANSCODER(tran) \
201 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
202 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 203
1d843f9d
EE
204enum hpd_pin {
205 HPD_NONE = 0,
206 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
207 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
208 HPD_CRT,
209 HPD_SDVO_B,
210 HPD_SDVO_C,
211 HPD_PORT_B,
212 HPD_PORT_C,
213 HPD_PORT_D,
214 HPD_NUM_PINS
215};
216
2a2d5482
CW
217#define I915_GEM_GPU_DOMAINS \
218 (I915_GEM_DOMAIN_RENDER | \
219 I915_GEM_DOMAIN_SAMPLER | \
220 I915_GEM_DOMAIN_COMMAND | \
221 I915_GEM_DOMAIN_INSTRUCTION | \
222 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 223
055e393f
DL
224#define for_each_pipe(__dev_priv, __p) \
225 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
2d025a5b
DL
226#define for_each_plane(pipe, p) \
227 for ((p) = 0; (p) < INTEL_INFO(dev)->num_sprites[(pipe)] + 1; (p)++)
d615a166 228#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
9db4a9c7 229
d79b814d
DL
230#define for_each_crtc(dev, crtc) \
231 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
232
d063ae48
DL
233#define for_each_intel_crtc(dev, intel_crtc) \
234 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
235
b2784e15
DL
236#define for_each_intel_encoder(dev, intel_encoder) \
237 list_for_each_entry(intel_encoder, \
238 &(dev)->mode_config.encoder_list, \
239 base.head)
240
6c2b7c12
DV
241#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
242 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
243 if ((intel_encoder)->base.crtc == (__crtc))
244
53f5e3ca
JB
245#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
246 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
247 if ((intel_connector)->base.encoder == (__encoder))
248
b04c5bd6
BF
249#define for_each_power_domain(domain, mask) \
250 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
251 if ((1 << (domain)) & (mask))
252
e7b903d2 253struct drm_i915_private;
ad46cb53 254struct i915_mm_struct;
5cc9ed4b 255struct i915_mmu_object;
e7b903d2 256
46edb027
DV
257enum intel_dpll_id {
258 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
259 /* real shared dpll ids must be >= 0 */
9cd86933
DV
260 DPLL_ID_PCH_PLL_A = 0,
261 DPLL_ID_PCH_PLL_B = 1,
429d47d5 262 /* hsw/bdw */
9cd86933
DV
263 DPLL_ID_WRPLL1 = 0,
264 DPLL_ID_WRPLL2 = 1,
429d47d5
S
265 /* skl */
266 DPLL_ID_SKL_DPLL1 = 0,
267 DPLL_ID_SKL_DPLL2 = 1,
268 DPLL_ID_SKL_DPLL3 = 2,
46edb027 269};
429d47d5 270#define I915_NUM_PLLS 3
46edb027 271
5358901f 272struct intel_dpll_hw_state {
dcfc3552 273 /* i9xx, pch plls */
66e985c0 274 uint32_t dpll;
8bcc2795 275 uint32_t dpll_md;
66e985c0
DV
276 uint32_t fp0;
277 uint32_t fp1;
dcfc3552
DL
278
279 /* hsw, bdw */
d452c5b6 280 uint32_t wrpll;
d1a2dc78
S
281
282 /* skl */
283 /*
284 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
285 * lower part of crtl1 and they get shifted into position when writing
286 * the register. This allows us to easily compare the state to share
287 * the DPLL.
288 */
289 uint32_t ctrl1;
290 /* HDMI only, 0 when used for DP */
291 uint32_t cfgcr1, cfgcr2;
5358901f
DV
292};
293
3e369b76 294struct intel_shared_dpll_config {
1e6f2ddc 295 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
3e369b76
ACO
296 struct intel_dpll_hw_state hw_state;
297};
298
299struct intel_shared_dpll {
300 struct intel_shared_dpll_config config;
8bd31e67
ACO
301 struct intel_shared_dpll_config *new_config;
302
ee7b9f93
JB
303 int active; /* count of number of active CRTCs (i.e. DPMS on) */
304 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
305 const char *name;
306 /* should match the index in the dev_priv->shared_dplls array */
307 enum intel_dpll_id id;
96f6128c
DV
308 /* The mode_set hook is optional and should be used together with the
309 * intel_prepare_shared_dpll function. */
15bdd4cf
DV
310 void (*mode_set)(struct drm_i915_private *dev_priv,
311 struct intel_shared_dpll *pll);
e7b903d2
DV
312 void (*enable)(struct drm_i915_private *dev_priv,
313 struct intel_shared_dpll *pll);
314 void (*disable)(struct drm_i915_private *dev_priv,
315 struct intel_shared_dpll *pll);
5358901f
DV
316 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
317 struct intel_shared_dpll *pll,
318 struct intel_dpll_hw_state *hw_state);
ee7b9f93 319};
ee7b9f93 320
429d47d5
S
321#define SKL_DPLL0 0
322#define SKL_DPLL1 1
323#define SKL_DPLL2 2
324#define SKL_DPLL3 3
325
e69d0bc1
DV
326/* Used by dp and fdi links */
327struct intel_link_m_n {
328 uint32_t tu;
329 uint32_t gmch_m;
330 uint32_t gmch_n;
331 uint32_t link_m;
332 uint32_t link_n;
333};
334
335void intel_link_compute_m_n(int bpp, int nlanes,
336 int pixel_clock, int link_clock,
337 struct intel_link_m_n *m_n);
338
1da177e4
LT
339/* Interface history:
340 *
341 * 1.1: Original.
0d6aa60b
DA
342 * 1.2: Add Power Management
343 * 1.3: Add vblank support
de227f5f 344 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 345 * 1.5: Add vblank pipe configuration
2228ed67
MD
346 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
347 * - Support vertical blank on secondary display pipe
1da177e4
LT
348 */
349#define DRIVER_MAJOR 1
2228ed67 350#define DRIVER_MINOR 6
1da177e4
LT
351#define DRIVER_PATCHLEVEL 0
352
23bc5982 353#define WATCH_LISTS 0
673a394b 354
0a3e67a4
JB
355struct opregion_header;
356struct opregion_acpi;
357struct opregion_swsci;
358struct opregion_asle;
359
8ee1c3db 360struct intel_opregion {
5bc4418b
BW
361 struct opregion_header __iomem *header;
362 struct opregion_acpi __iomem *acpi;
363 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
364 u32 swsci_gbda_sub_functions;
365 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
366 struct opregion_asle __iomem *asle;
367 void __iomem *vbt;
01fe9dbd 368 u32 __iomem *lid_state;
91a60f20 369 struct work_struct asle_work;
8ee1c3db 370};
44834a67 371#define OPREGION_SIZE (8*1024)
8ee1c3db 372
6ef3d427
CW
373struct intel_overlay;
374struct intel_overlay_error_state;
375
de151cf6 376#define I915_FENCE_REG_NONE -1
42b5aeab
VS
377#define I915_MAX_NUM_FENCES 32
378/* 32 fences + sign bit for FENCE_REG_NONE */
379#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
380
381struct drm_i915_fence_reg {
007cc8ac 382 struct list_head lru_list;
caea7476 383 struct drm_i915_gem_object *obj;
1690e1eb 384 int pin_count;
de151cf6 385};
7c1c2871 386
9b9d172d 387struct sdvo_device_mapping {
e957d772 388 u8 initialized;
9b9d172d 389 u8 dvo_port;
390 u8 slave_addr;
391 u8 dvo_wiring;
e957d772 392 u8 i2c_pin;
b1083333 393 u8 ddc_pin;
9b9d172d 394};
395
c4a1d9e4
CW
396struct intel_display_error_state;
397
63eeaf38 398struct drm_i915_error_state {
742cbee8 399 struct kref ref;
585b0288
BW
400 struct timeval time;
401
cb383002 402 char error_msg[128];
48b031e3 403 u32 reset_count;
62d5d69b 404 u32 suspend_count;
cb383002 405
585b0288 406 /* Generic register state */
63eeaf38
JB
407 u32 eir;
408 u32 pgtbl_er;
be998e2e 409 u32 ier;
885ea5a8 410 u32 gtier[4];
b9a3906b 411 u32 ccid;
0f3b6849
CW
412 u32 derrmr;
413 u32 forcewake;
585b0288
BW
414 u32 error; /* gen6+ */
415 u32 err_int; /* gen7 */
416 u32 done_reg;
91ec5d11
BW
417 u32 gac_eco;
418 u32 gam_ecochk;
419 u32 gab_ctl;
420 u32 gfx_mode;
585b0288 421 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
422 u64 fence[I915_MAX_NUM_FENCES];
423 struct intel_overlay_error_state *overlay;
424 struct intel_display_error_state *display;
0ca36d78 425 struct drm_i915_error_object *semaphore_obj;
585b0288 426
52d39a21 427 struct drm_i915_error_ring {
372fbb8e 428 bool valid;
362b8af7
BW
429 /* Software tracked state */
430 bool waiting;
431 int hangcheck_score;
432 enum intel_ring_hangcheck_action hangcheck_action;
433 int num_requests;
434
435 /* our own tracking of ring head and tail */
436 u32 cpu_ring_head;
437 u32 cpu_ring_tail;
438
439 u32 semaphore_seqno[I915_NUM_RINGS - 1];
440
441 /* Register state */
442 u32 tail;
443 u32 head;
444 u32 ctl;
445 u32 hws;
446 u32 ipeir;
447 u32 ipehr;
448 u32 instdone;
362b8af7
BW
449 u32 bbstate;
450 u32 instpm;
451 u32 instps;
452 u32 seqno;
453 u64 bbaddr;
50877445 454 u64 acthd;
362b8af7 455 u32 fault_reg;
13ffadd1 456 u64 faddr;
362b8af7
BW
457 u32 rc_psmi; /* sleep state */
458 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
459
52d39a21
CW
460 struct drm_i915_error_object {
461 int page_count;
462 u32 gtt_offset;
463 u32 *pages[0];
ab0e7ff9 464 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 465
52d39a21
CW
466 struct drm_i915_error_request {
467 long jiffies;
468 u32 seqno;
ee4f42b1 469 u32 tail;
52d39a21 470 } *requests;
6c7a01ec
BW
471
472 struct {
473 u32 gfx_mode;
474 union {
475 u64 pdp[4];
476 u32 pp_dir_base;
477 };
478 } vm_info;
ab0e7ff9
CW
479
480 pid_t pid;
481 char comm[TASK_COMM_LEN];
52d39a21 482 } ring[I915_NUM_RINGS];
3a448734 483
9df30794 484 struct drm_i915_error_buffer {
a779e5ab 485 u32 size;
9df30794 486 u32 name;
0201f1ec 487 u32 rseqno, wseqno;
9df30794
CW
488 u32 gtt_offset;
489 u32 read_domains;
490 u32 write_domain;
4b9de737 491 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
492 s32 pinned:2;
493 u32 tiling:2;
494 u32 dirty:1;
495 u32 purgeable:1;
5cc9ed4b 496 u32 userptr:1;
5d1333fc 497 s32 ring:4;
f56383cb 498 u32 cache_level:3;
95f5301d 499 } **active_bo, **pinned_bo;
6c7a01ec 500
95f5301d 501 u32 *active_bo_count, *pinned_bo_count;
3a448734 502 u32 vm_count;
63eeaf38
JB
503};
504
7bd688cd 505struct intel_connector;
820d2d77 506struct intel_encoder;
5cec258b 507struct intel_crtc_state;
5724dbd1 508struct intel_initial_plane_config;
0e8ffe1b 509struct intel_crtc;
ee9300bb
DV
510struct intel_limit;
511struct dpll;
b8cecdf5 512
e70236a8 513struct drm_i915_display_funcs {
ee5382ae 514 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 515 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
516 void (*disable_fbc)(struct drm_device *dev);
517 int (*get_display_clock_speed)(struct drm_device *dev);
518 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
519 /**
520 * find_dpll() - Find the best values for the PLL
521 * @limit: limits for the PLL
522 * @crtc: current CRTC
523 * @target: target frequency in kHz
524 * @refclk: reference clock frequency in kHz
525 * @match_clock: if provided, @best_clock P divider must
526 * match the P divider from @match_clock
527 * used for LVDS downclocking
528 * @best_clock: best PLL values found
529 *
530 * Returns true on success, false on failure.
531 */
532 bool (*find_dpll)(const struct intel_limit *limit,
a919ff14 533 struct intel_crtc *crtc,
ee9300bb
DV
534 int target, int refclk,
535 struct dpll *match_clock,
536 struct dpll *best_clock);
46ba614c 537 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
538 void (*update_sprite_wm)(struct drm_plane *plane,
539 struct drm_crtc *crtc,
ed57cb8a
DL
540 uint32_t sprite_width, uint32_t sprite_height,
541 int pixel_size, bool enable, bool scaled);
47fab737 542 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
543 /* Returns the active state of the crtc, and if the crtc is active,
544 * fills out the pipe-config with the hw state. */
545 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 546 struct intel_crtc_state *);
5724dbd1
DL
547 void (*get_initial_plane_config)(struct intel_crtc *,
548 struct intel_initial_plane_config *);
190f68c5
ACO
549 int (*crtc_compute_clock)(struct intel_crtc *crtc,
550 struct intel_crtc_state *crtc_state);
76e5a89c
DV
551 void (*crtc_enable)(struct drm_crtc *crtc);
552 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 553 void (*off)(struct drm_crtc *crtc);
69bfe1a9
JN
554 void (*audio_codec_enable)(struct drm_connector *connector,
555 struct intel_encoder *encoder,
556 struct drm_display_mode *mode);
557 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 558 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 559 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
560 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
561 struct drm_framebuffer *fb,
ed8d1975 562 struct drm_i915_gem_object *obj,
a4872ba6 563 struct intel_engine_cs *ring,
ed8d1975 564 uint32_t flags);
29b9bde6
DV
565 void (*update_primary_plane)(struct drm_crtc *crtc,
566 struct drm_framebuffer *fb,
567 int x, int y);
20afbda2 568 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
569 /* clock updates for mode set */
570 /* cursor updates */
571 /* render clock increase/decrease */
572 /* display clock increase/decrease */
573 /* pll clock increase/decrease */
7bd688cd 574
6517d273 575 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
7bd688cd
JN
576 uint32_t (*get_backlight)(struct intel_connector *connector);
577 void (*set_backlight)(struct intel_connector *connector,
578 uint32_t level);
579 void (*disable_backlight)(struct intel_connector *connector);
580 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
581};
582
48c1026a
MK
583enum forcewake_domain_id {
584 FW_DOMAIN_ID_RENDER = 0,
585 FW_DOMAIN_ID_BLITTER,
586 FW_DOMAIN_ID_MEDIA,
587
588 FW_DOMAIN_ID_COUNT
589};
590
591enum forcewake_domains {
592 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
593 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
594 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
595 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
596 FORCEWAKE_BLITTER |
597 FORCEWAKE_MEDIA)
598};
599
907b28c5 600struct intel_uncore_funcs {
c8d9a590 601 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 602 enum forcewake_domains domains);
c8d9a590 603 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 604 enum forcewake_domains domains);
0b274481
BW
605
606 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
607 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
608 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
609 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
610
611 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
612 uint8_t val, bool trace);
613 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
614 uint16_t val, bool trace);
615 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
616 uint32_t val, bool trace);
617 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
618 uint64_t val, bool trace);
990bbdad
CW
619};
620
907b28c5
CW
621struct intel_uncore {
622 spinlock_t lock; /** lock is also taken in irq contexts. */
623
624 struct intel_uncore_funcs funcs;
625
626 unsigned fifo_count;
48c1026a 627 enum forcewake_domains fw_domains;
b2cff0db
CW
628
629 struct intel_uncore_forcewake_domain {
630 struct drm_i915_private *i915;
48c1026a 631 enum forcewake_domain_id id;
b2cff0db
CW
632 unsigned wake_count;
633 struct timer_list timer;
05a2fb15
MK
634 u32 reg_set;
635 u32 val_set;
636 u32 val_clear;
637 u32 reg_ack;
638 u32 reg_post;
639 u32 val_reset;
b2cff0db 640 } fw_domain[FW_DOMAIN_ID_COUNT];
b2cff0db
CW
641};
642
643/* Iterate over initialised fw domains */
644#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
645 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
646 (i__) < FW_DOMAIN_ID_COUNT; \
647 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
648 if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
649
650#define for_each_fw_domain(domain__, dev_priv__, i__) \
651 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
907b28c5 652
79fc46df
DL
653#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
654 func(is_mobile) sep \
655 func(is_i85x) sep \
656 func(is_i915g) sep \
657 func(is_i945gm) sep \
658 func(is_g33) sep \
659 func(need_gfx_hws) sep \
660 func(is_g4x) sep \
661 func(is_pineview) sep \
662 func(is_broadwater) sep \
663 func(is_crestline) sep \
664 func(is_ivybridge) sep \
665 func(is_valleyview) sep \
666 func(is_haswell) sep \
7201c0b3 667 func(is_skylake) sep \
b833d685 668 func(is_preliminary) sep \
79fc46df
DL
669 func(has_fbc) sep \
670 func(has_pipe_cxsr) sep \
671 func(has_hotplug) sep \
672 func(cursor_needs_physical) sep \
673 func(has_overlay) sep \
674 func(overlay_needs_physical) sep \
675 func(supports_tv) sep \
dd93be58 676 func(has_llc) sep \
30568c45
DL
677 func(has_ddi) sep \
678 func(has_fpga_dbg)
c96ea64e 679
a587f779
DL
680#define DEFINE_FLAG(name) u8 name:1
681#define SEP_SEMICOLON ;
c96ea64e 682
cfdf1fa2 683struct intel_device_info {
10fce67a 684 u32 display_mmio_offset;
87f1f465 685 u16 device_id;
7eb552ae 686 u8 num_pipes:3;
d615a166 687 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 688 u8 gen;
73ae478c 689 u8 ring_mask; /* Rings supported by the HW */
a587f779 690 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
691 /* Register offsets for the various display pipes and transcoders */
692 int pipe_offsets[I915_MAX_TRANSCODERS];
693 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 694 int palette_offsets[I915_MAX_PIPES];
5efb3e28 695 int cursor_offsets[I915_MAX_PIPES];
693d11c3 696 unsigned int eu_total;
cfdf1fa2
KH
697};
698
a587f779
DL
699#undef DEFINE_FLAG
700#undef SEP_SEMICOLON
701
7faf1ab2
DV
702enum i915_cache_level {
703 I915_CACHE_NONE = 0,
350ec881
CW
704 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
705 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
706 caches, eg sampler/render caches, and the
707 large Last-Level-Cache. LLC is coherent with
708 the CPU, but L3 is only visible to the GPU. */
651d794f 709 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
710};
711
e59ec13d
MK
712struct i915_ctx_hang_stats {
713 /* This context had batch pending when hang was declared */
714 unsigned batch_pending;
715
716 /* This context had batch active when hang was declared */
717 unsigned batch_active;
be62acb4
MK
718
719 /* Time when this context was last blamed for a GPU reset */
720 unsigned long guilty_ts;
721
676fa572
CW
722 /* If the contexts causes a second GPU hang within this time,
723 * it is permanently banned from submitting any more work.
724 */
725 unsigned long ban_period_seconds;
726
be62acb4
MK
727 /* This context is banned to submit more work */
728 bool banned;
e59ec13d 729};
40521054
BW
730
731/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 732#define DEFAULT_CONTEXT_HANDLE 0
31b7a88d
OM
733/**
734 * struct intel_context - as the name implies, represents a context.
735 * @ref: reference count.
736 * @user_handle: userspace tracking identity for this context.
737 * @remap_slice: l3 row remapping information.
738 * @file_priv: filp associated with this context (NULL for global default
739 * context).
740 * @hang_stats: information about the role of this context in possible GPU
741 * hangs.
742 * @vm: virtual memory space used by this context.
743 * @legacy_hw_ctx: render context backing object and whether it is correctly
744 * initialized (legacy ring submission mechanism only).
745 * @link: link in the global list of contexts.
746 *
747 * Contexts are memory images used by the hardware to store copies of their
748 * internal state.
749 */
273497e5 750struct intel_context {
dce3271b 751 struct kref ref;
821d66dd 752 int user_handle;
3ccfd19d 753 uint8_t remap_slice;
40521054 754 struct drm_i915_file_private *file_priv;
e59ec13d 755 struct i915_ctx_hang_stats hang_stats;
ae6c4806 756 struct i915_hw_ppgtt *ppgtt;
a33afea5 757
c9e003af 758 /* Legacy ring buffer submission */
ea0c76f8
OM
759 struct {
760 struct drm_i915_gem_object *rcs_state;
761 bool initialized;
762 } legacy_hw_ctx;
763
c9e003af 764 /* Execlists */
564ddb2f 765 bool rcs_initialized;
c9e003af
OM
766 struct {
767 struct drm_i915_gem_object *state;
84c2377f 768 struct intel_ringbuffer *ringbuf;
a7cbedec 769 int pin_count;
c9e003af
OM
770 } engine[I915_NUM_RINGS];
771
a33afea5 772 struct list_head link;
40521054
BW
773};
774
5c3fe8b0 775struct i915_fbc {
60ee5cd2 776 unsigned long uncompressed_size;
5e59f717 777 unsigned threshold;
5c3fe8b0 778 unsigned int fb_id;
e35fef21 779 struct intel_crtc *crtc;
5c3fe8b0
BW
780 int y;
781
c4213885 782 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
783 struct drm_mm_node *compressed_llb;
784
da46f936
RV
785 bool false_color;
786
9adccc60
PZ
787 /* Tracks whether the HW is actually enabled, not whether the feature is
788 * possible. */
789 bool enabled;
790
1d73c2a8
RV
791 /* On gen8 some rings cannont perform fbc clean operation so for now
792 * we are doing this on SW with mmio.
793 * This variable works in the opposite information direction
794 * of ring->fbc_dirty telling software on frontbuffer tracking
795 * to perform the cache clean on sw side.
796 */
797 bool need_sw_cache_clean;
798
5c3fe8b0
BW
799 struct intel_fbc_work {
800 struct delayed_work work;
801 struct drm_crtc *crtc;
802 struct drm_framebuffer *fb;
5c3fe8b0
BW
803 } *fbc_work;
804
29ebf90f
CW
805 enum no_fbc_reason {
806 FBC_OK, /* FBC is enabled */
807 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
808 FBC_NO_OUTPUT, /* no outputs enabled to compress */
809 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
810 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
811 FBC_MODE_TOO_LARGE, /* mode too large for compression */
812 FBC_BAD_PLANE, /* fbc not supported on plane */
813 FBC_NOT_TILED, /* buffer not tiled */
814 FBC_MULTIPLE_PIPES, /* more than one pipe active */
815 FBC_MODULE_PARAM,
816 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
817 } no_fbc_reason;
b5e50c3f
JB
818};
819
96178eeb
VK
820/**
821 * HIGH_RR is the highest eDP panel refresh rate read from EDID
822 * LOW_RR is the lowest eDP panel refresh rate found from EDID
823 * parsing for same resolution.
824 */
825enum drrs_refresh_rate_type {
826 DRRS_HIGH_RR,
827 DRRS_LOW_RR,
828 DRRS_MAX_RR, /* RR count */
829};
830
831enum drrs_support_type {
832 DRRS_NOT_SUPPORTED = 0,
833 STATIC_DRRS_SUPPORT = 1,
834 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
835};
836
2807cf69 837struct intel_dp;
96178eeb
VK
838struct i915_drrs {
839 struct mutex mutex;
840 struct delayed_work work;
841 struct intel_dp *dp;
842 unsigned busy_frontbuffer_bits;
843 enum drrs_refresh_rate_type refresh_rate_type;
844 enum drrs_support_type type;
845};
846
a031d709 847struct i915_psr {
f0355c4a 848 struct mutex lock;
a031d709
RV
849 bool sink_support;
850 bool source_ok;
2807cf69 851 struct intel_dp *enabled;
7c8f8a70
RV
852 bool active;
853 struct delayed_work work;
9ca15301 854 unsigned busy_frontbuffer_bits;
0243f7ba 855 bool link_standby;
3f51e471 856};
5c3fe8b0 857
3bad0781 858enum intel_pch {
f0350830 859 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
860 PCH_IBX, /* Ibexpeak PCH */
861 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 862 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 863 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 864 PCH_NOP,
3bad0781
ZW
865};
866
988d6ee8
PZ
867enum intel_sbi_destination {
868 SBI_ICLK,
869 SBI_MPHY,
870};
871
b690e96c 872#define QUIRK_PIPEA_FORCE (1<<0)
435793df 873#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 874#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 875#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 876#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 877#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 878
8be48d92 879struct intel_fbdev;
1630fe75 880struct intel_fbc_work;
38651674 881
c2b9152f
DV
882struct intel_gmbus {
883 struct i2c_adapter adapter;
f2ce9faf 884 u32 force_bit;
c2b9152f 885 u32 reg0;
36c785f0 886 u32 gpio_reg;
c167a6fc 887 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
888 struct drm_i915_private *dev_priv;
889};
890
f4c956ad 891struct i915_suspend_saved_registers {
ba8bbcf6
JB
892 u8 saveLBB;
893 u32 saveDSPACNTR;
894 u32 saveDSPBCNTR;
e948e994 895 u32 saveDSPARB;
ba8bbcf6
JB
896 u32 savePIPEACONF;
897 u32 savePIPEBCONF;
898 u32 savePIPEASRC;
899 u32 savePIPEBSRC;
900 u32 saveFPA0;
901 u32 saveFPA1;
902 u32 saveDPLL_A;
903 u32 saveDPLL_A_MD;
904 u32 saveHTOTAL_A;
905 u32 saveHBLANK_A;
906 u32 saveHSYNC_A;
907 u32 saveVTOTAL_A;
908 u32 saveVBLANK_A;
909 u32 saveVSYNC_A;
910 u32 saveBCLRPAT_A;
5586c8bc 911 u32 saveTRANSACONF;
42048781
ZW
912 u32 saveTRANS_HTOTAL_A;
913 u32 saveTRANS_HBLANK_A;
914 u32 saveTRANS_HSYNC_A;
915 u32 saveTRANS_VTOTAL_A;
916 u32 saveTRANS_VBLANK_A;
917 u32 saveTRANS_VSYNC_A;
0da3ea12 918 u32 savePIPEASTAT;
ba8bbcf6
JB
919 u32 saveDSPASTRIDE;
920 u32 saveDSPASIZE;
921 u32 saveDSPAPOS;
585fb111 922 u32 saveDSPAADDR;
ba8bbcf6
JB
923 u32 saveDSPASURF;
924 u32 saveDSPATILEOFF;
925 u32 savePFIT_PGM_RATIOS;
0eb96d6e 926 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
927 u32 saveBLC_PWM_CTL;
928 u32 saveBLC_PWM_CTL2;
42048781
ZW
929 u32 saveBLC_CPU_PWM_CTL;
930 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
931 u32 saveFPB0;
932 u32 saveFPB1;
933 u32 saveDPLL_B;
934 u32 saveDPLL_B_MD;
935 u32 saveHTOTAL_B;
936 u32 saveHBLANK_B;
937 u32 saveHSYNC_B;
938 u32 saveVTOTAL_B;
939 u32 saveVBLANK_B;
940 u32 saveVSYNC_B;
941 u32 saveBCLRPAT_B;
5586c8bc 942 u32 saveTRANSBCONF;
42048781
ZW
943 u32 saveTRANS_HTOTAL_B;
944 u32 saveTRANS_HBLANK_B;
945 u32 saveTRANS_HSYNC_B;
946 u32 saveTRANS_VTOTAL_B;
947 u32 saveTRANS_VBLANK_B;
948 u32 saveTRANS_VSYNC_B;
0da3ea12 949 u32 savePIPEBSTAT;
ba8bbcf6
JB
950 u32 saveDSPBSTRIDE;
951 u32 saveDSPBSIZE;
952 u32 saveDSPBPOS;
585fb111 953 u32 saveDSPBADDR;
ba8bbcf6
JB
954 u32 saveDSPBSURF;
955 u32 saveDSPBTILEOFF;
585fb111
JB
956 u32 saveVGA0;
957 u32 saveVGA1;
958 u32 saveVGA_PD;
ba8bbcf6
JB
959 u32 saveVGACNTRL;
960 u32 saveADPA;
961 u32 saveLVDS;
585fb111
JB
962 u32 savePP_ON_DELAYS;
963 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
964 u32 saveDVOA;
965 u32 saveDVOB;
966 u32 saveDVOC;
967 u32 savePP_ON;
968 u32 savePP_OFF;
969 u32 savePP_CONTROL;
585fb111 970 u32 savePP_DIVISOR;
ba8bbcf6
JB
971 u32 savePFIT_CONTROL;
972 u32 save_palette_a[256];
973 u32 save_palette_b[256];
ba8bbcf6 974 u32 saveFBC_CONTROL;
0da3ea12
JB
975 u32 saveIER;
976 u32 saveIIR;
977 u32 saveIMR;
42048781
ZW
978 u32 saveDEIER;
979 u32 saveDEIMR;
980 u32 saveGTIER;
981 u32 saveGTIMR;
982 u32 saveFDI_RXA_IMR;
983 u32 saveFDI_RXB_IMR;
1f84e550 984 u32 saveCACHE_MODE_0;
1f84e550 985 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
986 u32 saveSWF0[16];
987 u32 saveSWF1[16];
988 u32 saveSWF2[3];
989 u8 saveMSR;
990 u8 saveSR[8];
123f794f 991 u8 saveGR[25];
ba8bbcf6 992 u8 saveAR_INDEX;
a59e122a 993 u8 saveAR[21];
ba8bbcf6 994 u8 saveDACMASK;
a59e122a 995 u8 saveCR[37];
4b9de737 996 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
997 u32 saveCURACNTR;
998 u32 saveCURAPOS;
999 u32 saveCURABASE;
1000 u32 saveCURBCNTR;
1001 u32 saveCURBPOS;
1002 u32 saveCURBBASE;
1003 u32 saveCURSIZE;
a4fc5ed6
KP
1004 u32 saveDP_B;
1005 u32 saveDP_C;
1006 u32 saveDP_D;
1007 u32 savePIPEA_GMCH_DATA_M;
1008 u32 savePIPEB_GMCH_DATA_M;
1009 u32 savePIPEA_GMCH_DATA_N;
1010 u32 savePIPEB_GMCH_DATA_N;
1011 u32 savePIPEA_DP_LINK_M;
1012 u32 savePIPEB_DP_LINK_M;
1013 u32 savePIPEA_DP_LINK_N;
1014 u32 savePIPEB_DP_LINK_N;
42048781
ZW
1015 u32 saveFDI_RXA_CTL;
1016 u32 saveFDI_TXA_CTL;
1017 u32 saveFDI_RXB_CTL;
1018 u32 saveFDI_TXB_CTL;
1019 u32 savePFA_CTL_1;
1020 u32 savePFB_CTL_1;
1021 u32 savePFA_WIN_SZ;
1022 u32 savePFB_WIN_SZ;
1023 u32 savePFA_WIN_POS;
1024 u32 savePFB_WIN_POS;
5586c8bc
ZW
1025 u32 savePCH_DREF_CONTROL;
1026 u32 saveDISP_ARB_CTL;
1027 u32 savePIPEA_DATA_M1;
1028 u32 savePIPEA_DATA_N1;
1029 u32 savePIPEA_LINK_M1;
1030 u32 savePIPEA_LINK_N1;
1031 u32 savePIPEB_DATA_M1;
1032 u32 savePIPEB_DATA_N1;
1033 u32 savePIPEB_LINK_M1;
1034 u32 savePIPEB_LINK_N1;
b5b72e89 1035 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 1036 u32 savePCH_PORT_HOTPLUG;
9f49c376 1037 u16 saveGCDGMBUS;
f4c956ad 1038};
c85aa885 1039
ddeea5b0
ID
1040struct vlv_s0ix_state {
1041 /* GAM */
1042 u32 wr_watermark;
1043 u32 gfx_prio_ctrl;
1044 u32 arb_mode;
1045 u32 gfx_pend_tlb0;
1046 u32 gfx_pend_tlb1;
1047 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1048 u32 media_max_req_count;
1049 u32 gfx_max_req_count;
1050 u32 render_hwsp;
1051 u32 ecochk;
1052 u32 bsd_hwsp;
1053 u32 blt_hwsp;
1054 u32 tlb_rd_addr;
1055
1056 /* MBC */
1057 u32 g3dctl;
1058 u32 gsckgctl;
1059 u32 mbctl;
1060
1061 /* GCP */
1062 u32 ucgctl1;
1063 u32 ucgctl3;
1064 u32 rcgctl1;
1065 u32 rcgctl2;
1066 u32 rstctl;
1067 u32 misccpctl;
1068
1069 /* GPM */
1070 u32 gfxpause;
1071 u32 rpdeuhwtc;
1072 u32 rpdeuc;
1073 u32 ecobus;
1074 u32 pwrdwnupctl;
1075 u32 rp_down_timeout;
1076 u32 rp_deucsw;
1077 u32 rcubmabdtmr;
1078 u32 rcedata;
1079 u32 spare2gh;
1080
1081 /* Display 1 CZ domain */
1082 u32 gt_imr;
1083 u32 gt_ier;
1084 u32 pm_imr;
1085 u32 pm_ier;
1086 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1087
1088 /* GT SA CZ domain */
1089 u32 tilectl;
1090 u32 gt_fifoctl;
1091 u32 gtlc_wake_ctrl;
1092 u32 gtlc_survive;
1093 u32 pmwgicz;
1094
1095 /* Display 2 CZ domain */
1096 u32 gu_ctl0;
1097 u32 gu_ctl1;
1098 u32 clock_gate_dis2;
1099};
1100
bf225f20
CW
1101struct intel_rps_ei {
1102 u32 cz_clock;
1103 u32 render_c0;
1104 u32 media_c0;
31685c25
D
1105};
1106
c85aa885 1107struct intel_gen6_power_mgmt {
d4d70aa5
ID
1108 /*
1109 * work, interrupts_enabled and pm_iir are protected by
1110 * dev_priv->irq_lock
1111 */
c85aa885 1112 struct work_struct work;
d4d70aa5 1113 bool interrupts_enabled;
c85aa885 1114 u32 pm_iir;
59cdb63d 1115
b39fb297
BW
1116 /* Frequencies are stored in potentially platform dependent multiples.
1117 * In other words, *_freq needs to be multiplied by X to be interesting.
1118 * Soft limits are those which are used for the dynamic reclocking done
1119 * by the driver (raise frequencies under heavy loads, and lower for
1120 * lighter loads). Hard limits are those imposed by the hardware.
1121 *
1122 * A distinction is made for overclocking, which is never enabled by
1123 * default, and is considered to be above the hard limit if it's
1124 * possible at all.
1125 */
1126 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1127 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1128 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1129 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1130 u8 min_freq; /* AKA RPn. Minimum frequency */
1131 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1132 u8 rp1_freq; /* "less than" RP0 power/freqency */
1133 u8 rp0_freq; /* Non-overclocked max frequency. */
67c3bf6f 1134 u32 cz_freq;
1a01ab3b 1135
31685c25 1136 u32 ei_interrupt_count;
1a01ab3b 1137
dd75fdc8
CW
1138 int last_adj;
1139 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1140
c0951f0c 1141 bool enabled;
1a01ab3b 1142 struct delayed_work delayed_resume_work;
4fc688ce 1143
bf225f20
CW
1144 /* manual wa residency calculations */
1145 struct intel_rps_ei up_ei, down_ei;
1146
4fc688ce
JB
1147 /*
1148 * Protects RPS/RC6 register access and PCU communication.
1149 * Must be taken after struct_mutex if nested.
1150 */
1151 struct mutex hw_lock;
c85aa885
DV
1152};
1153
1a240d4d
DV
1154/* defined intel_pm.c */
1155extern spinlock_t mchdev_lock;
1156
c85aa885
DV
1157struct intel_ilk_power_mgmt {
1158 u8 cur_delay;
1159 u8 min_delay;
1160 u8 max_delay;
1161 u8 fmax;
1162 u8 fstart;
1163
1164 u64 last_count1;
1165 unsigned long last_time1;
1166 unsigned long chipset_power;
1167 u64 last_count2;
5ed0bdf2 1168 u64 last_time2;
c85aa885
DV
1169 unsigned long gfx_power;
1170 u8 corr;
1171
1172 int c_m;
1173 int r_t;
3e373948
DV
1174
1175 struct drm_i915_gem_object *pwrctx;
1176 struct drm_i915_gem_object *renderctx;
c85aa885
DV
1177};
1178
c6cb582e
ID
1179struct drm_i915_private;
1180struct i915_power_well;
1181
1182struct i915_power_well_ops {
1183 /*
1184 * Synchronize the well's hw state to match the current sw state, for
1185 * example enable/disable it based on the current refcount. Called
1186 * during driver init and resume time, possibly after first calling
1187 * the enable/disable handlers.
1188 */
1189 void (*sync_hw)(struct drm_i915_private *dev_priv,
1190 struct i915_power_well *power_well);
1191 /*
1192 * Enable the well and resources that depend on it (for example
1193 * interrupts located on the well). Called after the 0->1 refcount
1194 * transition.
1195 */
1196 void (*enable)(struct drm_i915_private *dev_priv,
1197 struct i915_power_well *power_well);
1198 /*
1199 * Disable the well and resources that depend on it. Called after
1200 * the 1->0 refcount transition.
1201 */
1202 void (*disable)(struct drm_i915_private *dev_priv,
1203 struct i915_power_well *power_well);
1204 /* Returns the hw enabled state. */
1205 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1206 struct i915_power_well *power_well);
1207};
1208
a38911a3
WX
1209/* Power well structure for haswell */
1210struct i915_power_well {
c1ca727f 1211 const char *name;
6f3ef5dd 1212 bool always_on;
a38911a3
WX
1213 /* power well enable/disable usage count */
1214 int count;
bfafe93a
ID
1215 /* cached hw enabled state */
1216 bool hw_enabled;
c1ca727f 1217 unsigned long domains;
77961eb9 1218 unsigned long data;
c6cb582e 1219 const struct i915_power_well_ops *ops;
a38911a3
WX
1220};
1221
83c00f55 1222struct i915_power_domains {
baa70707
ID
1223 /*
1224 * Power wells needed for initialization at driver init and suspend
1225 * time are on. They are kept on until after the first modeset.
1226 */
1227 bool init_power_on;
0d116a29 1228 bool initializing;
c1ca727f 1229 int power_well_count;
baa70707 1230
83c00f55 1231 struct mutex lock;
1da51581 1232 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1233 struct i915_power_well *power_wells;
83c00f55
ID
1234};
1235
35a85ac6 1236#define MAX_L3_SLICES 2
a4da4fa4 1237struct intel_l3_parity {
35a85ac6 1238 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1239 struct work_struct error_work;
35a85ac6 1240 int which_slice;
a4da4fa4
DV
1241};
1242
493018dc
BV
1243struct i915_gem_batch_pool {
1244 struct drm_device *dev;
1245 struct list_head cache_list;
1246};
1247
4b5aed62 1248struct i915_gem_mm {
4b5aed62
DV
1249 /** Memory allocator for GTT stolen memory */
1250 struct drm_mm stolen;
4b5aed62
DV
1251 /** List of all objects in gtt_space. Used to restore gtt
1252 * mappings on resume */
1253 struct list_head bound_list;
1254 /**
1255 * List of objects which are not bound to the GTT (thus
1256 * are idle and not used by the GPU) but still have
1257 * (presumably uncached) pages still attached.
1258 */
1259 struct list_head unbound_list;
1260
493018dc
BV
1261 /*
1262 * A pool of objects to use as shadow copies of client batch buffers
1263 * when the command parser is enabled. Prevents the client from
1264 * modifying the batch contents after software parsing.
1265 */
1266 struct i915_gem_batch_pool batch_pool;
1267
4b5aed62
DV
1268 /** Usable portion of the GTT for GEM */
1269 unsigned long stolen_base; /* limited to low memory (32-bit) */
1270
4b5aed62
DV
1271 /** PPGTT used for aliasing the PPGTT with the GTT */
1272 struct i915_hw_ppgtt *aliasing_ppgtt;
1273
2cfcd32a 1274 struct notifier_block oom_notifier;
ceabbba5 1275 struct shrinker shrinker;
4b5aed62
DV
1276 bool shrinker_no_lock_stealing;
1277
4b5aed62
DV
1278 /** LRU list of objects with fence regs on them. */
1279 struct list_head fence_list;
1280
1281 /**
1282 * We leave the user IRQ off as much as possible,
1283 * but this means that requests will finish and never
1284 * be retired once the system goes idle. Set a timer to
1285 * fire periodically while the ring is running. When it
1286 * fires, go retire requests.
1287 */
1288 struct delayed_work retire_work;
1289
b29c19b6
CW
1290 /**
1291 * When we detect an idle GPU, we want to turn on
1292 * powersaving features. So once we see that there
1293 * are no more requests outstanding and no more
1294 * arrive within a small period of time, we fire
1295 * off the idle_work.
1296 */
1297 struct delayed_work idle_work;
1298
4b5aed62
DV
1299 /**
1300 * Are we in a non-interruptible section of code like
1301 * modesetting?
1302 */
1303 bool interruptible;
1304
f62a0076
CW
1305 /**
1306 * Is the GPU currently considered idle, or busy executing userspace
1307 * requests? Whilst idle, we attempt to power down the hardware and
1308 * display clocks. In order to reduce the effect on performance, there
1309 * is a slight delay before we do so.
1310 */
1311 bool busy;
1312
bdf1e7e3
DV
1313 /* the indicator for dispatch video commands on two BSD rings */
1314 int bsd_ring_dispatch_index;
1315
4b5aed62
DV
1316 /** Bit 6 swizzling required for X tiling */
1317 uint32_t bit_6_swizzle_x;
1318 /** Bit 6 swizzling required for Y tiling */
1319 uint32_t bit_6_swizzle_y;
1320
4b5aed62 1321 /* accounting, useful for userland debugging */
c20e8355 1322 spinlock_t object_stat_lock;
4b5aed62
DV
1323 size_t object_memory;
1324 u32 object_count;
1325};
1326
edc3d884 1327struct drm_i915_error_state_buf {
0a4cd7c8 1328 struct drm_i915_private *i915;
edc3d884
MK
1329 unsigned bytes;
1330 unsigned size;
1331 int err;
1332 u8 *buf;
1333 loff_t start;
1334 loff_t pos;
1335};
1336
fc16b48b
MK
1337struct i915_error_state_file_priv {
1338 struct drm_device *dev;
1339 struct drm_i915_error_state *error;
1340};
1341
99584db3
DV
1342struct i915_gpu_error {
1343 /* For hangcheck timer */
1344#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1345#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1346 /* Hang gpu twice in this window and your context gets banned */
1347#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1348
737b1506
CW
1349 struct workqueue_struct *hangcheck_wq;
1350 struct delayed_work hangcheck_work;
99584db3
DV
1351
1352 /* For reset and error_state handling. */
1353 spinlock_t lock;
1354 /* Protected by the above dev->gpu_error.lock. */
1355 struct drm_i915_error_state *first_error;
094f9a54
CW
1356
1357 unsigned long missed_irq_rings;
1358
1f83fee0 1359 /**
2ac0f450 1360 * State variable controlling the reset flow and count
1f83fee0 1361 *
2ac0f450
MK
1362 * This is a counter which gets incremented when reset is triggered,
1363 * and again when reset has been handled. So odd values (lowest bit set)
1364 * means that reset is in progress and even values that
1365 * (reset_counter >> 1):th reset was successfully completed.
1366 *
1367 * If reset is not completed succesfully, the I915_WEDGE bit is
1368 * set meaning that hardware is terminally sour and there is no
1369 * recovery. All waiters on the reset_queue will be woken when
1370 * that happens.
1371 *
1372 * This counter is used by the wait_seqno code to notice that reset
1373 * event happened and it needs to restart the entire ioctl (since most
1374 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1375 *
1376 * This is important for lock-free wait paths, where no contended lock
1377 * naturally enforces the correct ordering between the bail-out of the
1378 * waiter and the gpu reset work code.
1f83fee0
DV
1379 */
1380 atomic_t reset_counter;
1381
1f83fee0 1382#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1383#define I915_WEDGED (1 << 31)
1f83fee0
DV
1384
1385 /**
1386 * Waitqueue to signal when the reset has completed. Used by clients
1387 * that wait for dev_priv->mm.wedged to settle.
1388 */
1389 wait_queue_head_t reset_queue;
33196ded 1390
88b4aa87
MK
1391 /* Userspace knobs for gpu hang simulation;
1392 * combines both a ring mask, and extra flags
1393 */
1394 u32 stop_rings;
1395#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1396#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1397
1398 /* For missed irq/seqno simulation. */
1399 unsigned int test_irq_rings;
6689c167
MA
1400
1401 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1402 bool reload_in_reset;
99584db3
DV
1403};
1404
b8efb17b
ZR
1405enum modeset_restore {
1406 MODESET_ON_LID_OPEN,
1407 MODESET_DONE,
1408 MODESET_SUSPENDED,
1409};
1410
6acab15a 1411struct ddi_vbt_port_info {
ce4dd49e
DL
1412 /*
1413 * This is an index in the HDMI/DVI DDI buffer translation table.
1414 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1415 * populate this field.
1416 */
1417#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1418 uint8_t hdmi_level_shift;
311a2094
PZ
1419
1420 uint8_t supports_dvi:1;
1421 uint8_t supports_hdmi:1;
1422 uint8_t supports_dp:1;
6acab15a
PZ
1423};
1424
bfd7ebda
RV
1425enum psr_lines_to_wait {
1426 PSR_0_LINES_TO_WAIT = 0,
1427 PSR_1_LINE_TO_WAIT,
1428 PSR_4_LINES_TO_WAIT,
1429 PSR_8_LINES_TO_WAIT
1430};
1431
41aa3448
RV
1432struct intel_vbt_data {
1433 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1434 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1435
1436 /* Feature bits */
1437 unsigned int int_tv_support:1;
1438 unsigned int lvds_dither:1;
1439 unsigned int lvds_vbt:1;
1440 unsigned int int_crt_support:1;
1441 unsigned int lvds_use_ssc:1;
1442 unsigned int display_clock_mode:1;
1443 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1444 unsigned int has_mipi:1;
41aa3448
RV
1445 int lvds_ssc_freq;
1446 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1447
83a7280e
PB
1448 enum drrs_support_type drrs_type;
1449
41aa3448
RV
1450 /* eDP */
1451 int edp_rate;
1452 int edp_lanes;
1453 int edp_preemphasis;
1454 int edp_vswing;
1455 bool edp_initialized;
1456 bool edp_support;
1457 int edp_bpp;
1458 struct edp_power_seq edp_pps;
1459
bfd7ebda
RV
1460 struct {
1461 bool full_link;
1462 bool require_aux_wakeup;
1463 int idle_frames;
1464 enum psr_lines_to_wait lines_to_wait;
1465 int tp1_wakeup_time;
1466 int tp2_tp3_wakeup_time;
1467 } psr;
1468
f00076d2
JN
1469 struct {
1470 u16 pwm_freq_hz;
39fbc9c8 1471 bool present;
f00076d2 1472 bool active_low_pwm;
1de6068e 1473 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1474 } backlight;
1475
d17c5443
SK
1476 /* MIPI DSI */
1477 struct {
3e6bd011 1478 u16 port;
d17c5443 1479 u16 panel_id;
d3b542fc
SK
1480 struct mipi_config *config;
1481 struct mipi_pps_data *pps;
1482 u8 seq_version;
1483 u32 size;
1484 u8 *data;
1485 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1486 } dsi;
1487
41aa3448
RV
1488 int crt_ddc_pin;
1489
1490 int child_dev_num;
768f69c9 1491 union child_device_config *child_dev;
6acab15a
PZ
1492
1493 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1494};
1495
77c122bc
VS
1496enum intel_ddb_partitioning {
1497 INTEL_DDB_PART_1_2,
1498 INTEL_DDB_PART_5_6, /* IVB+ */
1499};
1500
1fd527cc
VS
1501struct intel_wm_level {
1502 bool enable;
1503 uint32_t pri_val;
1504 uint32_t spr_val;
1505 uint32_t cur_val;
1506 uint32_t fbc_val;
1507};
1508
820c1980 1509struct ilk_wm_values {
609cedef
VS
1510 uint32_t wm_pipe[3];
1511 uint32_t wm_lp[3];
1512 uint32_t wm_lp_spr[3];
1513 uint32_t wm_linetime[3];
1514 bool enable_fbc_wm;
1515 enum intel_ddb_partitioning partitioning;
1516};
1517
c193924e 1518struct skl_ddb_entry {
16160e3d 1519 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1520};
1521
1522static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1523{
16160e3d 1524 return entry->end - entry->start;
c193924e
DL
1525}
1526
08db6652
DL
1527static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1528 const struct skl_ddb_entry *e2)
1529{
1530 if (e1->start == e2->start && e1->end == e2->end)
1531 return true;
1532
1533 return false;
1534}
1535
c193924e 1536struct skl_ddb_allocation {
34bb56af 1537 struct skl_ddb_entry pipe[I915_MAX_PIPES];
c193924e
DL
1538 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
1539 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1540};
1541
2ac96d2a
PB
1542struct skl_wm_values {
1543 bool dirty[I915_MAX_PIPES];
c193924e 1544 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1545 uint32_t wm_linetime[I915_MAX_PIPES];
1546 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1547 uint32_t cursor[I915_MAX_PIPES][8];
1548 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1549 uint32_t cursor_trans[I915_MAX_PIPES];
1550};
1551
1552struct skl_wm_level {
1553 bool plane_en[I915_MAX_PLANES];
b99f58da 1554 bool cursor_en;
2ac96d2a
PB
1555 uint16_t plane_res_b[I915_MAX_PLANES];
1556 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1557 uint16_t cursor_res_b;
1558 uint8_t cursor_res_l;
1559};
1560
c67a470b 1561/*
765dab67
PZ
1562 * This struct helps tracking the state needed for runtime PM, which puts the
1563 * device in PCI D3 state. Notice that when this happens, nothing on the
1564 * graphics device works, even register access, so we don't get interrupts nor
1565 * anything else.
c67a470b 1566 *
765dab67
PZ
1567 * Every piece of our code that needs to actually touch the hardware needs to
1568 * either call intel_runtime_pm_get or call intel_display_power_get with the
1569 * appropriate power domain.
a8a8bd54 1570 *
765dab67
PZ
1571 * Our driver uses the autosuspend delay feature, which means we'll only really
1572 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1573 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1574 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1575 *
1576 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1577 * goes back to false exactly before we reenable the IRQs. We use this variable
1578 * to check if someone is trying to enable/disable IRQs while they're supposed
1579 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1580 * case it happens.
c67a470b 1581 *
765dab67 1582 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1583 */
5d584b2e
PZ
1584struct i915_runtime_pm {
1585 bool suspended;
2aeb7d3a 1586 bool irqs_enabled;
c67a470b
PZ
1587};
1588
926321d5
DV
1589enum intel_pipe_crc_source {
1590 INTEL_PIPE_CRC_SOURCE_NONE,
1591 INTEL_PIPE_CRC_SOURCE_PLANE1,
1592 INTEL_PIPE_CRC_SOURCE_PLANE2,
1593 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1594 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1595 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1596 INTEL_PIPE_CRC_SOURCE_TV,
1597 INTEL_PIPE_CRC_SOURCE_DP_B,
1598 INTEL_PIPE_CRC_SOURCE_DP_C,
1599 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1600 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1601 INTEL_PIPE_CRC_SOURCE_MAX,
1602};
1603
8bf1e9f1 1604struct intel_pipe_crc_entry {
ac2300d4 1605 uint32_t frame;
8bf1e9f1
SH
1606 uint32_t crc[5];
1607};
1608
b2c88f5b 1609#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1610struct intel_pipe_crc {
d538bbdf
DL
1611 spinlock_t lock;
1612 bool opened; /* exclusive access to the result file */
e5f75aca 1613 struct intel_pipe_crc_entry *entries;
926321d5 1614 enum intel_pipe_crc_source source;
d538bbdf 1615 int head, tail;
07144428 1616 wait_queue_head_t wq;
8bf1e9f1
SH
1617};
1618
f99d7069
DV
1619struct i915_frontbuffer_tracking {
1620 struct mutex lock;
1621
1622 /*
1623 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1624 * scheduled flips.
1625 */
1626 unsigned busy_bits;
1627 unsigned flip_bits;
1628};
1629
7225342a
MK
1630struct i915_wa_reg {
1631 u32 addr;
1632 u32 value;
1633 /* bitmask representing WA bits */
1634 u32 mask;
1635};
1636
1637#define I915_MAX_WA_REGS 16
1638
1639struct i915_workarounds {
1640 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1641 u32 count;
1642};
1643
cf9d2890
YZ
1644struct i915_virtual_gpu {
1645 bool active;
1646};
1647
77fec556 1648struct drm_i915_private {
f4c956ad 1649 struct drm_device *dev;
42dcedd4 1650 struct kmem_cache *slab;
f4c956ad 1651
5c969aa7 1652 const struct intel_device_info info;
f4c956ad
DV
1653
1654 int relative_constants_mode;
1655
1656 void __iomem *regs;
1657
907b28c5 1658 struct intel_uncore uncore;
f4c956ad 1659
cf9d2890
YZ
1660 struct i915_virtual_gpu vgpu;
1661
f4c956ad
DV
1662 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1663
28c70f16 1664
f4c956ad
DV
1665 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1666 * controller on different i2c buses. */
1667 struct mutex gmbus_mutex;
1668
1669 /**
1670 * Base address of the gmbus and gpio block.
1671 */
1672 uint32_t gpio_mmio_base;
1673
b6fdd0f2
SS
1674 /* MMIO base address for MIPI regs */
1675 uint32_t mipi_mmio_base;
1676
28c70f16
DV
1677 wait_queue_head_t gmbus_wait_queue;
1678
f4c956ad 1679 struct pci_dev *bridge_dev;
a4872ba6 1680 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1681 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1682 uint32_t last_seqno, next_seqno;
f4c956ad 1683
ba8286fa 1684 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1685 struct resource mch_res;
1686
f4c956ad
DV
1687 /* protects the irq masks */
1688 spinlock_t irq_lock;
1689
84c33a64
SG
1690 /* protects the mmio flip data */
1691 spinlock_t mmio_flip_lock;
1692
f8b79e58
ID
1693 bool display_irqs_enabled;
1694
9ee32fea
DV
1695 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1696 struct pm_qos_request pm_qos;
1697
f4c956ad 1698 /* DPIO indirect register protection */
09153000 1699 struct mutex dpio_lock;
f4c956ad
DV
1700
1701 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1702 union {
1703 u32 irq_mask;
1704 u32 de_irq_mask[I915_MAX_PIPES];
1705 };
f4c956ad 1706 u32 gt_irq_mask;
605cd25b 1707 u32 pm_irq_mask;
a6706b45 1708 u32 pm_rps_events;
91d181dd 1709 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1710
f4c956ad 1711 struct work_struct hotplug_work;
b543fb04
EE
1712 struct {
1713 unsigned long hpd_last_jiffies;
1714 int hpd_cnt;
1715 enum {
1716 HPD_ENABLED = 0,
1717 HPD_DISABLED = 1,
1718 HPD_MARK_DISABLED = 2
1719 } hpd_mark;
1720 } hpd_stats[HPD_NUM_PINS];
142e2398 1721 u32 hpd_event_bits;
6323751d 1722 struct delayed_work hotplug_reenable_work;
f4c956ad 1723
5c3fe8b0 1724 struct i915_fbc fbc;
439d7ac0 1725 struct i915_drrs drrs;
f4c956ad 1726 struct intel_opregion opregion;
41aa3448 1727 struct intel_vbt_data vbt;
f4c956ad 1728
d9ceb816
JB
1729 bool preserve_bios_swizzle;
1730
f4c956ad
DV
1731 /* overlay */
1732 struct intel_overlay *overlay;
f4c956ad 1733
58c68779 1734 /* backlight registers and fields in struct intel_panel */
07f11d49 1735 struct mutex backlight_lock;
31ad8ec6 1736
f4c956ad 1737 /* LVDS info */
f4c956ad
DV
1738 bool no_aux_handshake;
1739
e39b999a
VS
1740 /* protects panel power sequencer state */
1741 struct mutex pps_mutex;
1742
f4c956ad
DV
1743 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1744 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1745 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1746
1747 unsigned int fsb_freq, mem_freq, is_ddr3;
d60c4473 1748 unsigned int vlv_cdclk_freq;
6bcda4f0 1749 unsigned int hpll_freq;
f4c956ad 1750
645416f5
DV
1751 /**
1752 * wq - Driver workqueue for GEM.
1753 *
1754 * NOTE: Work items scheduled here are not allowed to grab any modeset
1755 * locks, for otherwise the flushing done in the pageflip code will
1756 * result in deadlocks.
1757 */
f4c956ad
DV
1758 struct workqueue_struct *wq;
1759
1760 /* Display functions */
1761 struct drm_i915_display_funcs display;
1762
1763 /* PCH chipset type */
1764 enum intel_pch pch_type;
17a303ec 1765 unsigned short pch_id;
f4c956ad
DV
1766
1767 unsigned long quirks;
1768
b8efb17b
ZR
1769 enum modeset_restore modeset_restore;
1770 struct mutex modeset_restore_lock;
673a394b 1771
a7bbbd63 1772 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1773 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1774
4b5aed62 1775 struct i915_gem_mm mm;
ad46cb53
CW
1776 DECLARE_HASHTABLE(mm_structs, 7);
1777 struct mutex mm_lock;
8781342d 1778
8781342d
DV
1779 /* Kernel Modesetting */
1780
9b9d172d 1781 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1782
76c4ac04
DL
1783 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1784 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1785 wait_queue_head_t pending_flip_queue;
1786
c4597872
DV
1787#ifdef CONFIG_DEBUG_FS
1788 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1789#endif
1790
e72f9fbf
DV
1791 int num_shared_dpll;
1792 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
e4607fcf 1793 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1794
7225342a 1795 struct i915_workarounds workarounds;
888b5995 1796
652c393a
JB
1797 /* Reclocking support */
1798 bool render_reclock_avail;
1799 bool lvds_downclock_avail;
18f9ed12
ZY
1800 /* indicates the reduced downclock for LVDS*/
1801 int lvds_downclock;
f99d7069
DV
1802
1803 struct i915_frontbuffer_tracking fb_tracking;
1804
652c393a 1805 u16 orig_clock;
f97108d1 1806
c4804411 1807 bool mchbar_need_disable;
f97108d1 1808
a4da4fa4
DV
1809 struct intel_l3_parity l3_parity;
1810
59124506
BW
1811 /* Cannot be determined by PCIID. You must always read a register. */
1812 size_t ellc_size;
1813
c6a828d3 1814 /* gen6+ rps state */
c85aa885 1815 struct intel_gen6_power_mgmt rps;
c6a828d3 1816
20e4d407
DV
1817 /* ilk-only ips/rps state. Everything in here is protected by the global
1818 * mchdev_lock in intel_pm.c */
c85aa885 1819 struct intel_ilk_power_mgmt ips;
b5e50c3f 1820
83c00f55 1821 struct i915_power_domains power_domains;
a38911a3 1822
a031d709 1823 struct i915_psr psr;
3f51e471 1824
99584db3 1825 struct i915_gpu_error gpu_error;
ae681d96 1826
c9cddffc
JB
1827 struct drm_i915_gem_object *vlv_pctx;
1828
4520f53a 1829#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1830 /* list of fbdev register on this device */
1831 struct intel_fbdev *fbdev;
82e3b8c1 1832 struct work_struct fbdev_suspend_work;
4520f53a 1833#endif
e953fd7b
CW
1834
1835 struct drm_property *broadcast_rgb_property;
3f43c48d 1836 struct drm_property *force_audio_property;
e3689190 1837
58fddc28
ID
1838 /* hda/i915 audio component */
1839 bool audio_component_registered;
1840
254f965c 1841 uint32_t hw_context_size;
a33afea5 1842 struct list_head context_list;
f4c956ad 1843
3e68320e 1844 u32 fdi_rx_config;
68d18ad7 1845
842f1c8b 1846 u32 suspend_count;
f4c956ad 1847 struct i915_suspend_saved_registers regfile;
ddeea5b0 1848 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1849
53615a5e
VS
1850 struct {
1851 /*
1852 * Raw watermark latency values:
1853 * in 0.1us units for WM0,
1854 * in 0.5us units for WM1+.
1855 */
1856 /* primary */
1857 uint16_t pri_latency[5];
1858 /* sprite */
1859 uint16_t spr_latency[5];
1860 /* cursor */
1861 uint16_t cur_latency[5];
2af30a5c
PB
1862 /*
1863 * Raw watermark memory latency values
1864 * for SKL for all 8 levels
1865 * in 1us units.
1866 */
1867 uint16_t skl_latency[8];
609cedef 1868
2d41c0b5
PB
1869 /*
1870 * The skl_wm_values structure is a bit too big for stack
1871 * allocation, so we keep the staging struct where we store
1872 * intermediate results here instead.
1873 */
1874 struct skl_wm_values skl_results;
1875
609cedef 1876 /* current hardware state */
2d41c0b5
PB
1877 union {
1878 struct ilk_wm_values hw;
1879 struct skl_wm_values skl_hw;
1880 };
53615a5e
VS
1881 } wm;
1882
8a187455
PZ
1883 struct i915_runtime_pm pm;
1884
13cf5504
DA
1885 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1886 u32 long_hpd_port_mask;
1887 u32 short_hpd_port_mask;
1888 struct work_struct dig_port_work;
1889
0e32b39c
DA
1890 /*
1891 * if we get a HPD irq from DP and a HPD irq from non-DP
1892 * the non-DP HPD could block the workqueue on a mode config
1893 * mutex getting, that userspace may have taken. However
1894 * userspace is waiting on the DP workqueue to run which is
1895 * blocked behind the non-DP one.
1896 */
1897 struct workqueue_struct *dp_wq;
1898
a83014d3
OM
1899 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1900 struct {
1901 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1902 struct intel_engine_cs *ring,
1903 struct intel_context *ctx,
1904 struct drm_i915_gem_execbuffer2 *args,
1905 struct list_head *vmas,
1906 struct drm_i915_gem_object *batch_obj,
1907 u64 exec_start, u32 flags);
1908 int (*init_rings)(struct drm_device *dev);
1909 void (*cleanup_ring)(struct intel_engine_cs *ring);
1910 void (*stop_ring)(struct intel_engine_cs *ring);
1911 } gt;
1912
67e2937b
JH
1913 uint32_t request_uniq;
1914
bdf1e7e3
DV
1915 /*
1916 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1917 * will be rejected. Instead look for a better place.
1918 */
77fec556 1919};
1da177e4 1920
2c1792a1
CW
1921static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1922{
1923 return dev->dev_private;
1924}
1925
888d0d42
ID
1926static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1927{
1928 return to_i915(dev_get_drvdata(dev));
1929}
1930
b4519513
CW
1931/* Iterate over initialised rings */
1932#define for_each_ring(ring__, dev_priv__, i__) \
1933 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1934 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1935
b1d7e4b4
WF
1936enum hdmi_force_audio {
1937 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1938 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1939 HDMI_AUDIO_AUTO, /* trust EDID */
1940 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1941};
1942
190d6cd5 1943#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1944
37e680a1
CW
1945struct drm_i915_gem_object_ops {
1946 /* Interface between the GEM object and its backing storage.
1947 * get_pages() is called once prior to the use of the associated set
1948 * of pages before to binding them into the GTT, and put_pages() is
1949 * called after we no longer need them. As we expect there to be
1950 * associated cost with migrating pages between the backing storage
1951 * and making them available for the GPU (e.g. clflush), we may hold
1952 * onto the pages after they are no longer referenced by the GPU
1953 * in case they may be used again shortly (for example migrating the
1954 * pages to a different memory domain within the GTT). put_pages()
1955 * will therefore most likely be called when the object itself is
1956 * being released or under memory pressure (where we attempt to
1957 * reap pages for the shrinker).
1958 */
1959 int (*get_pages)(struct drm_i915_gem_object *);
1960 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
1961 int (*dmabuf_export)(struct drm_i915_gem_object *);
1962 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
1963};
1964
a071fa00
DV
1965/*
1966 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1967 * considered to be the frontbuffer for the given plane interface-vise. This
1968 * doesn't mean that the hw necessarily already scans it out, but that any
1969 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1970 *
1971 * We have one bit per pipe and per scanout plane type.
1972 */
1973#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1974#define INTEL_FRONTBUFFER_BITS \
1975 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1976#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1977 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1978#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1979 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1980#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1981 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1982#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1983 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c
DV
1984#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1985 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 1986
673a394b 1987struct drm_i915_gem_object {
c397b908 1988 struct drm_gem_object base;
673a394b 1989
37e680a1
CW
1990 const struct drm_i915_gem_object_ops *ops;
1991
2f633156
BW
1992 /** List of VMAs backed by this object */
1993 struct list_head vma_list;
1994
c1ad11fc
CW
1995 /** Stolen memory for this object, instead of being backed by shmem. */
1996 struct drm_mm_node *stolen;
35c20a60 1997 struct list_head global_list;
673a394b 1998
69dc4987 1999 struct list_head ring_list;
b25cb2f8
BW
2000 /** Used in execbuf to temporarily hold a ref */
2001 struct list_head obj_exec_link;
673a394b 2002
493018dc
BV
2003 struct list_head batch_pool_list;
2004
673a394b 2005 /**
65ce3027
CW
2006 * This is set if the object is on the active lists (has pending
2007 * rendering and so a non-zero seqno), and is not set if it i s on
2008 * inactive (ready to be unbound) list.
673a394b 2009 */
0206e353 2010 unsigned int active:1;
673a394b
EA
2011
2012 /**
2013 * This is set if the object has been written to since last bound
2014 * to the GTT
2015 */
0206e353 2016 unsigned int dirty:1;
778c3544
DV
2017
2018 /**
2019 * Fence register bits (if any) for this object. Will be set
2020 * as needed when mapped into the GTT.
2021 * Protected by dev->struct_mutex.
778c3544 2022 */
4b9de737 2023 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 2024
778c3544
DV
2025 /**
2026 * Advice: are the backing pages purgeable?
2027 */
0206e353 2028 unsigned int madv:2;
778c3544 2029
778c3544
DV
2030 /**
2031 * Current tiling mode for the object.
2032 */
0206e353 2033 unsigned int tiling_mode:2;
5d82e3e6
CW
2034 /**
2035 * Whether the tiling parameters for the currently associated fence
2036 * register have changed. Note that for the purposes of tracking
2037 * tiling changes we also treat the unfenced register, the register
2038 * slot that the object occupies whilst it executes a fenced
2039 * command (such as BLT on gen2/3), as a "fence".
2040 */
2041 unsigned int fence_dirty:1;
778c3544 2042
75e9e915
DV
2043 /**
2044 * Is the object at the current location in the gtt mappable and
2045 * fenceable? Used to avoid costly recalculations.
2046 */
0206e353 2047 unsigned int map_and_fenceable:1;
75e9e915 2048
fb7d516a
DV
2049 /**
2050 * Whether the current gtt mapping needs to be mappable (and isn't just
2051 * mappable by accident). Track pin and fault separate for a more
2052 * accurate mappable working set.
2053 */
0206e353
AJ
2054 unsigned int fault_mappable:1;
2055 unsigned int pin_mappable:1;
cc98b413 2056 unsigned int pin_display:1;
fb7d516a 2057
24f3a8cf
AG
2058 /*
2059 * Is the object to be mapped as read-only to the GPU
2060 * Only honoured if hardware has relevant pte bit
2061 */
2062 unsigned long gt_ro:1;
651d794f 2063 unsigned int cache_level:3;
0f71979a 2064 unsigned int cache_dirty:1;
93dfb40c 2065
9da3da66 2066 unsigned int has_dma_mapping:1;
7bddb01f 2067
a071fa00
DV
2068 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2069
9da3da66 2070 struct sg_table *pages;
a5570178 2071 int pages_pin_count;
673a394b 2072
1286ff73 2073 /* prime dma-buf support */
9a70cc2a
DA
2074 void *dma_buf_vmapping;
2075 int vmapping_count;
2076
1c293ea3 2077 /** Breadcrumb of last rendering to the buffer. */
97b2a6a1
JH
2078 struct drm_i915_gem_request *last_read_req;
2079 struct drm_i915_gem_request *last_write_req;
caea7476 2080 /** Breadcrumb of last fenced GPU access to the buffer. */
97b2a6a1 2081 struct drm_i915_gem_request *last_fenced_req;
673a394b 2082
778c3544 2083 /** Current tiling stride for the object, if it's tiled. */
de151cf6 2084 uint32_t stride;
673a394b 2085
80075d49
DV
2086 /** References from framebuffers, locks out tiling changes. */
2087 unsigned long framebuffer_references;
2088
280b713b 2089 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2090 unsigned long *bit_17;
280b713b 2091
5cc9ed4b 2092 union {
6a2c4232
CW
2093 /** for phy allocated objects */
2094 struct drm_dma_handle *phys_handle;
2095
5cc9ed4b
CW
2096 struct i915_gem_userptr {
2097 uintptr_t ptr;
2098 unsigned read_only :1;
2099 unsigned workers :4;
2100#define I915_GEM_USERPTR_MAX_WORKERS 15
2101
ad46cb53
CW
2102 struct i915_mm_struct *mm;
2103 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2104 struct work_struct *work;
2105 } userptr;
2106 };
2107};
62b8b215 2108#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 2109
a071fa00
DV
2110void i915_gem_track_fb(struct drm_i915_gem_object *old,
2111 struct drm_i915_gem_object *new,
2112 unsigned frontbuffer_bits);
2113
673a394b
EA
2114/**
2115 * Request queue structure.
2116 *
2117 * The request queue allows us to note sequence numbers that have been emitted
2118 * and may be associated with active buffers to be retired.
2119 *
97b2a6a1
JH
2120 * By keeping this list, we can avoid having to do questionable sequence
2121 * number comparisons on buffer last_read|write_seqno. It also allows an
2122 * emission time to be associated with the request for tracking how far ahead
2123 * of the GPU the submission is.
673a394b
EA
2124 */
2125struct drm_i915_gem_request {
abfe262a
JH
2126 struct kref ref;
2127
852835f3 2128 /** On Which ring this request was generated */
a4872ba6 2129 struct intel_engine_cs *ring;
852835f3 2130
673a394b
EA
2131 /** GEM sequence number associated with this request. */
2132 uint32_t seqno;
2133
7d736f4f
MK
2134 /** Position in the ringbuffer of the start of the request */
2135 u32 head;
2136
72f95afa
NH
2137 /**
2138 * Position in the ringbuffer of the start of the postfix.
2139 * This is required to calculate the maximum available ringbuffer
2140 * space without overwriting the postfix.
2141 */
2142 u32 postfix;
2143
2144 /** Position in the ringbuffer of the end of the whole request */
a71d8d94
CW
2145 u32 tail;
2146
0e50e96b 2147 /** Context related to this request */
273497e5 2148 struct intel_context *ctx;
0e50e96b 2149
7d736f4f
MK
2150 /** Batch buffer related to this request if any */
2151 struct drm_i915_gem_object *batch_obj;
2152
673a394b
EA
2153 /** Time at which this request was emitted, in jiffies. */
2154 unsigned long emitted_jiffies;
2155
b962442e 2156 /** global list entry for this request */
673a394b 2157 struct list_head list;
b962442e 2158
f787a5f5 2159 struct drm_i915_file_private *file_priv;
b962442e
EA
2160 /** file_priv list entry for this request */
2161 struct list_head client_list;
67e2937b
JH
2162
2163 uint32_t uniq;
6d3d8274
NH
2164
2165 /**
2166 * The ELSP only accepts two elements at a time, so we queue
2167 * context/tail pairs on a given queue (ring->execlist_queue) until the
2168 * hardware is available. The queue serves a double purpose: we also use
2169 * it to keep track of the up to 2 contexts currently in the hardware
2170 * (usually one in execution and the other queued up by the GPU): We
2171 * only remove elements from the head of the queue when the hardware
2172 * informs us that an element has been completed.
2173 *
2174 * All accesses to the queue are mediated by a spinlock
2175 * (ring->execlist_lock).
2176 */
2177
2178 /** Execlist link in the submission queue.*/
2179 struct list_head execlist_link;
2180
2181 /** Execlists no. of times this request has been sent to the ELSP */
2182 int elsp_submitted;
2183
673a394b
EA
2184};
2185
abfe262a
JH
2186void i915_gem_request_free(struct kref *req_ref);
2187
b793a00a
JH
2188static inline uint32_t
2189i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2190{
2191 return req ? req->seqno : 0;
2192}
2193
2194static inline struct intel_engine_cs *
2195i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2196{
2197 return req ? req->ring : NULL;
2198}
2199
abfe262a
JH
2200static inline void
2201i915_gem_request_reference(struct drm_i915_gem_request *req)
2202{
2203 kref_get(&req->ref);
2204}
2205
2206static inline void
2207i915_gem_request_unreference(struct drm_i915_gem_request *req)
2208{
f245860e 2209 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
abfe262a
JH
2210 kref_put(&req->ref, i915_gem_request_free);
2211}
2212
2213static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2214 struct drm_i915_gem_request *src)
2215{
2216 if (src)
2217 i915_gem_request_reference(src);
2218
2219 if (*pdst)
2220 i915_gem_request_unreference(*pdst);
2221
2222 *pdst = src;
2223}
2224
1b5a433a
JH
2225/*
2226 * XXX: i915_gem_request_completed should be here but currently needs the
2227 * definition of i915_seqno_passed() which is below. It will be moved in
2228 * a later patch when the call to i915_seqno_passed() is obsoleted...
2229 */
2230
673a394b 2231struct drm_i915_file_private {
b29c19b6 2232 struct drm_i915_private *dev_priv;
ab0e7ff9 2233 struct drm_file *file;
b29c19b6 2234
673a394b 2235 struct {
99057c81 2236 spinlock_t lock;
b962442e 2237 struct list_head request_list;
b29c19b6 2238 struct delayed_work idle_work;
673a394b 2239 } mm;
40521054 2240 struct idr context_idr;
e59ec13d 2241
b29c19b6 2242 atomic_t rps_wait_boost;
a4872ba6 2243 struct intel_engine_cs *bsd_ring;
673a394b
EA
2244};
2245
351e3db2
BV
2246/*
2247 * A command that requires special handling by the command parser.
2248 */
2249struct drm_i915_cmd_descriptor {
2250 /*
2251 * Flags describing how the command parser processes the command.
2252 *
2253 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2254 * a length mask if not set
2255 * CMD_DESC_SKIP: The command is allowed but does not follow the
2256 * standard length encoding for the opcode range in
2257 * which it falls
2258 * CMD_DESC_REJECT: The command is never allowed
2259 * CMD_DESC_REGISTER: The command should be checked against the
2260 * register whitelist for the appropriate ring
2261 * CMD_DESC_MASTER: The command is allowed if the submitting process
2262 * is the DRM master
2263 */
2264 u32 flags;
2265#define CMD_DESC_FIXED (1<<0)
2266#define CMD_DESC_SKIP (1<<1)
2267#define CMD_DESC_REJECT (1<<2)
2268#define CMD_DESC_REGISTER (1<<3)
2269#define CMD_DESC_BITMASK (1<<4)
2270#define CMD_DESC_MASTER (1<<5)
2271
2272 /*
2273 * The command's unique identification bits and the bitmask to get them.
2274 * This isn't strictly the opcode field as defined in the spec and may
2275 * also include type, subtype, and/or subop fields.
2276 */
2277 struct {
2278 u32 value;
2279 u32 mask;
2280 } cmd;
2281
2282 /*
2283 * The command's length. The command is either fixed length (i.e. does
2284 * not include a length field) or has a length field mask. The flag
2285 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2286 * a length mask. All command entries in a command table must include
2287 * length information.
2288 */
2289 union {
2290 u32 fixed;
2291 u32 mask;
2292 } length;
2293
2294 /*
2295 * Describes where to find a register address in the command to check
2296 * against the ring's register whitelist. Only valid if flags has the
2297 * CMD_DESC_REGISTER bit set.
2298 */
2299 struct {
2300 u32 offset;
2301 u32 mask;
2302 } reg;
2303
2304#define MAX_CMD_DESC_BITMASKS 3
2305 /*
2306 * Describes command checks where a particular dword is masked and
2307 * compared against an expected value. If the command does not match
2308 * the expected value, the parser rejects it. Only valid if flags has
2309 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2310 * are valid.
d4d48035
BV
2311 *
2312 * If the check specifies a non-zero condition_mask then the parser
2313 * only performs the check when the bits specified by condition_mask
2314 * are non-zero.
351e3db2
BV
2315 */
2316 struct {
2317 u32 offset;
2318 u32 mask;
2319 u32 expected;
d4d48035
BV
2320 u32 condition_offset;
2321 u32 condition_mask;
351e3db2
BV
2322 } bits[MAX_CMD_DESC_BITMASKS];
2323};
2324
2325/*
2326 * A table of commands requiring special handling by the command parser.
2327 *
2328 * Each ring has an array of tables. Each table consists of an array of command
2329 * descriptors, which must be sorted with command opcodes in ascending order.
2330 */
2331struct drm_i915_cmd_table {
2332 const struct drm_i915_cmd_descriptor *table;
2333 int count;
2334};
2335
dbbe9127 2336/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2337#define __I915__(p) ({ \
2338 struct drm_i915_private *__p; \
2339 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2340 __p = (struct drm_i915_private *)p; \
2341 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2342 __p = to_i915((struct drm_device *)p); \
2343 else \
2344 BUILD_BUG(); \
2345 __p; \
2346})
dbbe9127 2347#define INTEL_INFO(p) (&__I915__(p)->info)
87f1f465 2348#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
e90a21d4 2349#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
cae5852d 2350
87f1f465
CW
2351#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2352#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2353#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2354#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2355#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2356#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2357#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2358#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2359#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2360#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2361#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2362#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2363#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2364#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2365#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2366#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2367#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2368#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2369#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2370 INTEL_DEVID(dev) == 0x0152 || \
2371 INTEL_DEVID(dev) == 0x015a)
70a3eb7a 2372#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
6df4027b 2373#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
4cae9ae0 2374#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
8179f1f0 2375#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
7201c0b3 2376#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
cae5852d 2377#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2378#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2379 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2380#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
87f1f465
CW
2381 ((INTEL_DEVID(dev) & 0xf) == 0x2 || \
2382 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
2383 (INTEL_DEVID(dev) & 0xf) == 0xe))
a0fcbd95
RV
2384#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2385 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2386#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2387 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2388#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2389 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2390/* ULX machines are also considered ULT. */
87f1f465
CW
2391#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2392 INTEL_DEVID(dev) == 0x0A1E)
b833d685 2393#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2394
e90a21d4
HN
2395#define SKL_REVID_A0 (0x0)
2396#define SKL_REVID_B0 (0x1)
2397#define SKL_REVID_C0 (0x2)
2398#define SKL_REVID_D0 (0x3)
2399
85436696
JB
2400/*
2401 * The genX designation typically refers to the render engine, so render
2402 * capability related checks should use IS_GEN, while display and other checks
2403 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2404 * chips, etc.).
2405 */
cae5852d
ZN
2406#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2407#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2408#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2409#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2410#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2411#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2412#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
b71252dc 2413#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
cae5852d 2414
73ae478c
BW
2415#define RENDER_RING (1<<RCS)
2416#define BSD_RING (1<<VCS)
2417#define BLT_RING (1<<BCS)
2418#define VEBOX_RING (1<<VECS)
845f74a7 2419#define BSD2_RING (1<<VCS2)
63c42e56 2420#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2421#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2422#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2423#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2424#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2425#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
f2fbc690 2426 __I915__(dev)->ellc_size)
cae5852d
ZN
2427#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2428
254f965c 2429#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2430#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c
JB
2431#define USES_PPGTT(dev) (i915.enable_ppgtt)
2432#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
1d2a314c 2433
05394f39 2434#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2435#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2436
b45305fc
DV
2437/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2438#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
2439/*
2440 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2441 * even when in MSI mode. This results in spurious interrupt warnings if the
2442 * legacy irq no. is shared with another device. The kernel then disables that
2443 * interrupt source and so prevents the other device from working properly.
2444 */
2445#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2446#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2447
cae5852d
ZN
2448/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2449 * rows, which changed the alignment requirements and fence programming.
2450 */
2451#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2452 IS_I915GM(dev)))
2453#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2454#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2455#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
2456#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2457#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2458
2459#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2460#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2461#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2462
dbf7786e 2463#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2464
dd93be58 2465#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2466#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48 2467#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
e3d99845
SJ
2468 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2469 IS_SKYLAKE(dev))
6157d3c8 2470#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
fd7f8cce 2471 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
58abf1da
RV
2472#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2473#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
affa9354 2474
17a303ec
PZ
2475#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2476#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2477#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2478#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2479#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2480#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2481#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2482#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
17a303ec 2483
f2fbc690 2484#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2485#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2486#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
2487#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2488#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2489#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2490#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2491
5fafe292
SJ
2492#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2493
040d2baa
BW
2494/* DPF == dynamic parity feature */
2495#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2496#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2497
c8735b0c
BW
2498#define GT_FREQUENCY_MULTIPLIER 50
2499
05394f39
CW
2500#include "i915_trace.h"
2501
baa70943 2502extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2503extern int i915_max_ioctl;
2504
fc49b3da
ID
2505extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2506extern int i915_resume_legacy(struct drm_device *dev);
7c1c2871 2507
d330a953
JN
2508/* i915_params.c */
2509struct i915_params {
2510 int modeset;
2511 int panel_ignore_lid;
2512 unsigned int powersave;
2513 int semaphores;
2514 unsigned int lvds_downclock;
2515 int lvds_channel_mode;
2516 int panel_use_ssc;
2517 int vbt_sdvo_panel_type;
2518 int enable_rc6;
2519 int enable_fbc;
d330a953 2520 int enable_ppgtt;
127f1003 2521 int enable_execlists;
d330a953
JN
2522 int enable_psr;
2523 unsigned int preliminary_hw_support;
2524 int disable_power_well;
2525 int enable_ips;
e5aa6541 2526 int invert_brightness;
351e3db2 2527 int enable_cmd_parser;
e5aa6541
DL
2528 /* leave bools at the end to not create holes */
2529 bool enable_hangcheck;
2530 bool fastboot;
d330a953
JN
2531 bool prefault_disable;
2532 bool reset;
a0bae57f 2533 bool disable_display;
7a10dfa6 2534 bool disable_vtd_wa;
84c33a64 2535 int use_mmio_flip;
5978118c 2536 bool mmio_debug;
e2c719b7 2537 bool verbose_state_checks;
b2e7723b 2538 bool nuclear_pageflip;
d330a953
JN
2539};
2540extern struct i915_params i915 __read_mostly;
2541
1da177e4 2542 /* i915_dma.c */
22eae947 2543extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2544extern int i915_driver_unload(struct drm_device *);
2885f6ac 2545extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2546extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2547extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2548 struct drm_file *file);
673a394b 2549extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2550 struct drm_file *file);
84b1fd10 2551extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 2552#ifdef CONFIG_COMPAT
0d6aa60b
DA
2553extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2554 unsigned long arg);
c43b5634 2555#endif
8e96d9c4 2556extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 2557extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2558extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2559extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2560extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2561extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2562int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
1d0d343a 2563void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
7648fa99 2564
1da177e4 2565/* i915_irq.c */
10cd45b6 2566void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2567__printf(3, 4)
2568void i915_handle_error(struct drm_device *dev, bool wedged,
2569 const char *fmt, ...);
1da177e4 2570
b963291c
DV
2571extern void intel_irq_init(struct drm_i915_private *dev_priv);
2572extern void intel_hpd_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2573int intel_irq_install(struct drm_i915_private *dev_priv);
2574void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5
CW
2575
2576extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2577extern void intel_uncore_early_sanitize(struct drm_device *dev,
2578 bool restore_forcewake);
907b28c5 2579extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2580extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2581extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2582extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
48c1026a 2583const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2584void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2585 enum forcewake_domains domains);
59bad947 2586void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2587 enum forcewake_domains domains);
59bad947 2588void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
cf9d2890
YZ
2589static inline bool intel_vgpu_active(struct drm_device *dev)
2590{
2591 return to_i915(dev)->vgpu.active;
2592}
b1f14ad0 2593
7c463586 2594void
50227e1c 2595i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2596 u32 status_mask);
7c463586
KP
2597
2598void
50227e1c 2599i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2600 u32 status_mask);
7c463586 2601
f8b79e58
ID
2602void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2603void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
47339cd9
DV
2604void
2605ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2606void
2607ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2608void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2609 uint32_t interrupt_mask,
2610 uint32_t enabled_irq_mask);
2611#define ibx_enable_display_interrupt(dev_priv, bits) \
2612 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2613#define ibx_disable_display_interrupt(dev_priv, bits) \
2614 ibx_display_interrupt_update((dev_priv), (bits), 0)
f8b79e58 2615
673a394b 2616/* i915_gem.c */
673a394b
EA
2617int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2618 struct drm_file *file_priv);
2619int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2620 struct drm_file *file_priv);
2621int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2622 struct drm_file *file_priv);
2623int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2624 struct drm_file *file_priv);
de151cf6
JB
2625int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2626 struct drm_file *file_priv);
673a394b
EA
2627int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2628 struct drm_file *file_priv);
2629int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2630 struct drm_file *file_priv);
ba8b7ccb
OM
2631void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2632 struct intel_engine_cs *ring);
2633void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2634 struct drm_file *file,
2635 struct intel_engine_cs *ring,
2636 struct drm_i915_gem_object *obj);
a83014d3
OM
2637int i915_gem_ringbuffer_submission(struct drm_device *dev,
2638 struct drm_file *file,
2639 struct intel_engine_cs *ring,
2640 struct intel_context *ctx,
2641 struct drm_i915_gem_execbuffer2 *args,
2642 struct list_head *vmas,
2643 struct drm_i915_gem_object *batch_obj,
2644 u64 exec_start, u32 flags);
673a394b
EA
2645int i915_gem_execbuffer(struct drm_device *dev, void *data,
2646 struct drm_file *file_priv);
76446cac
JB
2647int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2648 struct drm_file *file_priv);
673a394b
EA
2649int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2650 struct drm_file *file_priv);
199adf40
BW
2651int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2652 struct drm_file *file);
2653int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2654 struct drm_file *file);
673a394b
EA
2655int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2656 struct drm_file *file_priv);
3ef94daa
CW
2657int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2658 struct drm_file *file_priv);
673a394b
EA
2659int i915_gem_set_tiling(struct drm_device *dev, void *data,
2660 struct drm_file *file_priv);
2661int i915_gem_get_tiling(struct drm_device *dev, void *data,
2662 struct drm_file *file_priv);
5cc9ed4b
CW
2663int i915_gem_init_userptr(struct drm_device *dev);
2664int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2665 struct drm_file *file);
5a125c3c
EA
2666int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2667 struct drm_file *file_priv);
23ba4fd0
BW
2668int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2669 struct drm_file *file_priv);
673a394b 2670void i915_gem_load(struct drm_device *dev);
21ab4e74
CW
2671unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
2672 long target,
2673 unsigned flags);
2674#define I915_SHRINK_PURGEABLE 0x1
2675#define I915_SHRINK_UNBOUND 0x2
2676#define I915_SHRINK_BOUND 0x4
42dcedd4
CW
2677void *i915_gem_object_alloc(struct drm_device *dev);
2678void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2679void i915_gem_object_init(struct drm_i915_gem_object *obj,
2680 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2681struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2682 size_t size);
7e0d96bc
BW
2683void i915_init_vm(struct drm_i915_private *dev_priv,
2684 struct i915_address_space *vm);
673a394b 2685void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2686void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2687
1ec9e26d
DV
2688#define PIN_MAPPABLE 0x1
2689#define PIN_NONBLOCK 0x2
bf3d149b 2690#define PIN_GLOBAL 0x4
d23db88c
CW
2691#define PIN_OFFSET_BIAS 0x8
2692#define PIN_OFFSET_MASK (~4095)
fe14d5f4
TU
2693int __must_check i915_gem_object_pin_view(struct drm_i915_gem_object *obj,
2694 struct i915_address_space *vm,
2695 uint32_t alignment,
2696 uint64_t flags,
2697 const struct i915_ggtt_view *view);
2698static inline
2021746e 2699int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 2700 struct i915_address_space *vm,
2021746e 2701 uint32_t alignment,
fe14d5f4
TU
2702 uint64_t flags)
2703{
2704 return i915_gem_object_pin_view(obj, vm, alignment, flags,
2705 &i915_ggtt_view_normal);
2706}
2707
2708int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2709 u32 flags);
07fe0b12 2710int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2711int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2712void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2713void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 2714
4c914c0c
BV
2715int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2716 int *needs_clflush);
2717
37e680a1 2718int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
2719static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2720{
67d5a50c
ID
2721 struct sg_page_iter sg_iter;
2722
2723 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 2724 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
2725
2726 return NULL;
9da3da66 2727}
a5570178
CW
2728static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2729{
2730 BUG_ON(obj->pages == NULL);
2731 obj->pages_pin_count++;
2732}
2733static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2734{
2735 BUG_ON(obj->pages_pin_count == 0);
2736 obj->pages_pin_count--;
2737}
2738
54cf91dc 2739int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2740int i915_gem_object_sync(struct drm_i915_gem_object *obj,
a4872ba6 2741 struct intel_engine_cs *to);
e2d05a8b 2742void i915_vma_move_to_active(struct i915_vma *vma,
a4872ba6 2743 struct intel_engine_cs *ring);
ff72145b
DA
2744int i915_gem_dumb_create(struct drm_file *file_priv,
2745 struct drm_device *dev,
2746 struct drm_mode_create_dumb *args);
da6b51d0
DA
2747int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2748 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2749/**
2750 * Returns true if seq1 is later than seq2.
2751 */
2752static inline bool
2753i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2754{
2755 return (int32_t)(seq1 - seq2) >= 0;
2756}
2757
1b5a433a
JH
2758static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2759 bool lazy_coherency)
2760{
2761 u32 seqno;
2762
2763 BUG_ON(req == NULL);
2764
2765 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2766
2767 return i915_seqno_passed(seqno, req->seqno);
2768}
2769
fca26bb4
MK
2770int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2771int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2772int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2773int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2774
d8ffa60b
DV
2775bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2776void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
1690e1eb 2777
8d9fc7fd 2778struct drm_i915_gem_request *
a4872ba6 2779i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2780
b29c19b6 2781bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2782void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2783int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2784 bool interruptible);
b6660d59 2785int __must_check i915_gem_check_olr(struct drm_i915_gem_request *req);
84c33a64 2786
1f83fee0
DV
2787static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2788{
2789 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2790 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2791}
2792
2793static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2794{
2ac0f450
MK
2795 return atomic_read(&error->reset_counter) & I915_WEDGED;
2796}
2797
2798static inline u32 i915_reset_count(struct i915_gpu_error *error)
2799{
2800 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2801}
a71d8d94 2802
88b4aa87
MK
2803static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2804{
2805 return dev_priv->gpu_error.stop_rings == 0 ||
2806 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2807}
2808
2809static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2810{
2811 return dev_priv->gpu_error.stop_rings == 0 ||
2812 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2813}
2814
069efc1d 2815void i915_gem_reset(struct drm_device *dev);
000433b6 2816bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2817int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2818int __must_check i915_gem_init(struct drm_device *dev);
a83014d3 2819int i915_gem_init_rings(struct drm_device *dev);
f691e2f4 2820int __must_check i915_gem_init_hw(struct drm_device *dev);
a4872ba6 2821int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
f691e2f4 2822void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2823void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2824int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2825int __must_check i915_gem_suspend(struct drm_device *dev);
a4872ba6 2826int __i915_add_request(struct intel_engine_cs *ring,
0025c077 2827 struct drm_file *file,
9400ae5c
JH
2828 struct drm_i915_gem_object *batch_obj);
2829#define i915_add_request(ring) \
2830 __i915_add_request(ring, NULL, NULL)
9c654818 2831int __i915_wait_request(struct drm_i915_gem_request *req,
16e9a21f
ACO
2832 unsigned reset_counter,
2833 bool interruptible,
2834 s64 *timeout,
2835 struct drm_i915_file_private *file_priv);
a4b3a571 2836int __must_check i915_wait_request(struct drm_i915_gem_request *req);
de151cf6 2837int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2838int __must_check
2839i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2840 bool write);
2841int __must_check
dabdfe02
CW
2842i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2843int __must_check
2da3b9b9
CW
2844i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2845 u32 alignment,
a4872ba6 2846 struct intel_engine_cs *pipelined);
cc98b413 2847void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
00731155 2848int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 2849 int align);
b29c19b6 2850int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2851void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2852
0fa87796
ID
2853uint32_t
2854i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2855uint32_t
d865110c
ID
2856i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2857 int tiling_mode, bool fenced);
467cffba 2858
e4ffd173
CW
2859int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2860 enum i915_cache_level cache_level);
2861
1286ff73
DV
2862struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2863 struct dma_buf *dma_buf);
2864
2865struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2866 struct drm_gem_object *gem_obj, int flags);
2867
19b2dbde
CW
2868void i915_gem_restore_fences(struct drm_device *dev);
2869
fe14d5f4
TU
2870unsigned long i915_gem_obj_offset_view(struct drm_i915_gem_object *o,
2871 struct i915_address_space *vm,
2872 enum i915_ggtt_view_type view);
2873static inline
a70a3148 2874unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
fe14d5f4
TU
2875 struct i915_address_space *vm)
2876{
2877 return i915_gem_obj_offset_view(o, vm, I915_GGTT_VIEW_NORMAL);
2878}
a70a3148 2879bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
fe14d5f4
TU
2880bool i915_gem_obj_bound_view(struct drm_i915_gem_object *o,
2881 struct i915_address_space *vm,
2882 enum i915_ggtt_view_type view);
2883static inline
a70a3148 2884bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
fe14d5f4
TU
2885 struct i915_address_space *vm)
2886{
2887 return i915_gem_obj_bound_view(o, vm, I915_GGTT_VIEW_NORMAL);
2888}
2889
a70a3148
BW
2890unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2891 struct i915_address_space *vm);
fe14d5f4
TU
2892struct i915_vma *i915_gem_obj_to_vma_view(struct drm_i915_gem_object *obj,
2893 struct i915_address_space *vm,
2894 const struct i915_ggtt_view *view);
2895static inline
a70a3148 2896struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
fe14d5f4
TU
2897 struct i915_address_space *vm)
2898{
2899 return i915_gem_obj_to_vma_view(obj, vm, &i915_ggtt_view_normal);
2900}
2901
2902struct i915_vma *
2903i915_gem_obj_lookup_or_create_vma_view(struct drm_i915_gem_object *obj,
2904 struct i915_address_space *vm,
2905 const struct i915_ggtt_view *view);
2906
2907static inline
accfef2e
BW
2908struct i915_vma *
2909i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
fe14d5f4
TU
2910 struct i915_address_space *vm)
2911{
2912 return i915_gem_obj_lookup_or_create_vma_view(obj, vm,
2913 &i915_ggtt_view_normal);
2914}
5c2abbea
BW
2915
2916struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
d7f46fc4
BW
2917static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2918 struct i915_vma *vma;
2919 list_for_each_entry(vma, &obj->vma_list, vma_link)
2920 if (vma->pin_count > 0)
2921 return true;
2922 return false;
2923}
5c2abbea 2924
a70a3148 2925/* Some GGTT VM helpers */
5dc383b0 2926#define i915_obj_to_ggtt(obj) \
a70a3148
BW
2927 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2928static inline bool i915_is_ggtt(struct i915_address_space *vm)
2929{
2930 struct i915_address_space *ggtt =
2931 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2932 return vm == ggtt;
2933}
2934
841cd773
DV
2935static inline struct i915_hw_ppgtt *
2936i915_vm_to_ppgtt(struct i915_address_space *vm)
2937{
2938 WARN_ON(i915_is_ggtt(vm));
2939
2940 return container_of(vm, struct i915_hw_ppgtt, base);
2941}
2942
2943
a70a3148
BW
2944static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2945{
5dc383b0 2946 return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
a70a3148
BW
2947}
2948
2949static inline unsigned long
2950i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2951{
5dc383b0 2952 return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
a70a3148
BW
2953}
2954
2955static inline unsigned long
2956i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2957{
5dc383b0 2958 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
a70a3148 2959}
c37e2204
BW
2960
2961static inline int __must_check
2962i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2963 uint32_t alignment,
1ec9e26d 2964 unsigned flags)
c37e2204 2965{
5dc383b0
DV
2966 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2967 alignment, flags | PIN_GLOBAL);
c37e2204 2968}
a70a3148 2969
b287110e
DV
2970static inline int
2971i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2972{
2973 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2974}
2975
2976void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2977
254f965c 2978/* i915_gem_context.c */
8245be31 2979int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2980void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 2981void i915_gem_context_reset(struct drm_device *dev);
e422b888 2982int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 2983int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 2984void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
a4872ba6 2985int i915_switch_context(struct intel_engine_cs *ring,
273497e5
OM
2986 struct intel_context *to);
2987struct intel_context *
41bde553 2988i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 2989void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
2990struct drm_i915_gem_object *
2991i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 2992static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 2993{
691e6415 2994 kref_get(&ctx->ref);
dce3271b
MK
2995}
2996
273497e5 2997static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 2998{
691e6415 2999 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3000}
3001
273497e5 3002static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 3003{
821d66dd 3004 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3005}
3006
84624813
BW
3007int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3008 struct drm_file *file);
3009int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3010 struct drm_file *file);
c9dc0f35
CW
3011int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3012 struct drm_file *file_priv);
3013int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3014 struct drm_file *file_priv);
1286ff73 3015
679845ed
BW
3016/* i915_gem_evict.c */
3017int __must_check i915_gem_evict_something(struct drm_device *dev,
3018 struct i915_address_space *vm,
3019 int min_size,
3020 unsigned alignment,
3021 unsigned cache_level,
d23db88c
CW
3022 unsigned long start,
3023 unsigned long end,
1ec9e26d 3024 unsigned flags);
679845ed
BW
3025int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
3026int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 3027
0260c420 3028/* belongs in i915_gem_gtt.h */
d09105c6 3029static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
3030{
3031 if (INTEL_INFO(dev)->gen < 6)
3032 intel_gtt_chipset_flush();
3033}
246cbfb5 3034
9797fbfb
CW
3035/* i915_gem_stolen.c */
3036int i915_gem_init_stolen(struct drm_device *dev);
5e59f717 3037int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
11be49eb 3038void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 3039void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3040struct drm_i915_gem_object *
3041i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3042struct drm_i915_gem_object *
3043i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3044 u32 stolen_offset,
3045 u32 gtt_offset,
3046 u32 size);
9797fbfb 3047
673a394b 3048/* i915_gem_tiling.c */
2c1792a1 3049static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3050{
50227e1c 3051 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
3052
3053 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3054 obj->tiling_mode != I915_TILING_NONE;
3055}
3056
673a394b 3057void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
3058void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3059void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
3060
3061/* i915_gem_debug.c */
23bc5982
CW
3062#if WATCH_LISTS
3063int i915_verify_lists(struct drm_device *dev);
673a394b 3064#else
23bc5982 3065#define i915_verify_lists(dev) 0
673a394b 3066#endif
1da177e4 3067
2017263e 3068/* i915_debugfs.c */
27c202ad
BG
3069int i915_debugfs_init(struct drm_minor *minor);
3070void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 3071#ifdef CONFIG_DEBUG_FS
07144428
DL
3072void intel_display_crc_init(struct drm_device *dev);
3073#else
f8c168fa 3074static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 3075#endif
84734a04
MK
3076
3077/* i915_gpu_error.c */
edc3d884
MK
3078__printf(2, 3)
3079void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3080int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3081 const struct i915_error_state_file_priv *error);
4dc955f7 3082int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3083 struct drm_i915_private *i915,
4dc955f7
MK
3084 size_t count, loff_t pos);
3085static inline void i915_error_state_buf_release(
3086 struct drm_i915_error_state_buf *eb)
3087{
3088 kfree(eb->buf);
3089}
58174462
MK
3090void i915_capture_error_state(struct drm_device *dev, bool wedge,
3091 const char *error_msg);
84734a04
MK
3092void i915_error_state_get(struct drm_device *dev,
3093 struct i915_error_state_file_priv *error_priv);
3094void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3095void i915_destroy_error_state(struct drm_device *dev);
3096
3097void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
0a4cd7c8 3098const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3099
493018dc
BV
3100/* i915_gem_batch_pool.c */
3101void i915_gem_batch_pool_init(struct drm_device *dev,
3102 struct i915_gem_batch_pool *pool);
3103void i915_gem_batch_pool_fini(struct i915_gem_batch_pool *pool);
3104struct drm_i915_gem_object*
3105i915_gem_batch_pool_get(struct i915_gem_batch_pool *pool, size_t size);
3106
351e3db2 3107/* i915_cmd_parser.c */
d728c8ef 3108int i915_cmd_parser_get_version(void);
a4872ba6
OM
3109int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3110void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3111bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3112int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2 3113 struct drm_i915_gem_object *batch_obj,
78a42377 3114 struct drm_i915_gem_object *shadow_batch_obj,
351e3db2 3115 u32 batch_start_offset,
b9ffd80e 3116 u32 batch_len,
351e3db2
BV
3117 bool is_master);
3118
317c35d1
JB
3119/* i915_suspend.c */
3120extern int i915_save_state(struct drm_device *dev);
3121extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3122
d8157a36
DV
3123/* i915_ums.c */
3124void i915_save_display_reg(struct drm_device *dev);
3125void i915_restore_display_reg(struct drm_device *dev);
317c35d1 3126
0136db58
BW
3127/* i915_sysfs.c */
3128void i915_setup_sysfs(struct drm_device *dev_priv);
3129void i915_teardown_sysfs(struct drm_device *dev_priv);
3130
f899fc64
CW
3131/* intel_i2c.c */
3132extern int intel_setup_gmbus(struct drm_device *dev);
3133extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 3134static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 3135{
2ed06c93 3136 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
3137}
3138
3139extern struct i2c_adapter *intel_gmbus_get_adapter(
3140 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
3141extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3142extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3143static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3144{
3145 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3146}
f899fc64
CW
3147extern void intel_i2c_reset(struct drm_device *dev);
3148
3b617967 3149/* intel_opregion.c */
44834a67 3150#ifdef CONFIG_ACPI
27d50c82 3151extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
3152extern void intel_opregion_init(struct drm_device *dev);
3153extern void intel_opregion_fini(struct drm_device *dev);
3b617967 3154extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
3155extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3156 bool enable);
ecbc5cf3
JN
3157extern int intel_opregion_notify_adapter(struct drm_device *dev,
3158 pci_power_t state);
65e082c9 3159#else
27d50c82 3160static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
3161static inline void intel_opregion_init(struct drm_device *dev) { return; }
3162static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 3163static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
3164static inline int
3165intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3166{
3167 return 0;
3168}
ecbc5cf3
JN
3169static inline int
3170intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3171{
3172 return 0;
3173}
65e082c9 3174#endif
8ee1c3db 3175
723bfd70
JB
3176/* intel_acpi.c */
3177#ifdef CONFIG_ACPI
3178extern void intel_register_dsm_handler(void);
3179extern void intel_unregister_dsm_handler(void);
3180#else
3181static inline void intel_register_dsm_handler(void) { return; }
3182static inline void intel_unregister_dsm_handler(void) { return; }
3183#endif /* CONFIG_ACPI */
3184
79e53945 3185/* modesetting */
f817586c 3186extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3187extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3188extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3189extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 3190extern void intel_connector_unregister(struct intel_connector *);
28d52043 3191extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
3192extern void intel_modeset_setup_hw_state(struct drm_device *dev,
3193 bool force_restore);
44cec740 3194extern void i915_redisable_vga(struct drm_device *dev);
04098753 3195extern void i915_redisable_vga_power_on(struct drm_device *dev);
7648fa99 3196extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 3197extern void intel_init_pch_refclk(struct drm_device *dev);
ffe02b40 3198extern void intel_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
3199extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3200 bool enable);
0206e353
AJ
3201extern void intel_detect_pch(struct drm_device *dev);
3202extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 3203extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 3204
2911a35b 3205extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
3206int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3207 struct drm_file *file);
b6359918
MK
3208int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3209 struct drm_file *file);
575155a9 3210
6ef3d427
CW
3211/* overlay */
3212extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
3213extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3214 struct intel_overlay_error_state *error);
c4a1d9e4
CW
3215
3216extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 3217extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3218 struct drm_device *dev,
3219 struct intel_display_error_state *error);
6ef3d427 3220
151a49d0
TR
3221int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3222int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3223
3224/* intel_sideband.c */
707b6e3d
D
3225u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3226void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3227u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
3228u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3229void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3230u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3231void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3232u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3233void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3234u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3235void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
3236u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3237void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3238u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3239void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3240u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3241 enum intel_sbi_destination destination);
3242void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3243 enum intel_sbi_destination destination);
e9fe51c6
SK
3244u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3245void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3246
616bc820
VS
3247int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3248int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
42c0526c 3249
0b274481
BW
3250#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3251#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3252
3253#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3254#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3255#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3256#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3257
3258#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3259#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3260#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3261#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3262
698b3135
CW
3263/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3264 * will be implemented using 2 32-bit writes in an arbitrary order with
3265 * an arbitrary delay between them. This can cause the hardware to
3266 * act upon the intermediate value, possibly leading to corruption and
3267 * machine death. You have been warned.
3268 */
0b274481
BW
3269#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3270#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3271
50877445
CW
3272#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3273 u32 upper = I915_READ(upper_reg); \
3274 u32 lower = I915_READ(lower_reg); \
3275 u32 tmp = I915_READ(upper_reg); \
3276 if (upper != tmp) { \
3277 upper = tmp; \
3278 lower = I915_READ(lower_reg); \
3279 WARN_ON(I915_READ(upper_reg) != upper); \
3280 } \
3281 (u64)upper << 32 | lower; })
3282
cae5852d
ZN
3283#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3284#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3285
55bc60db
VS
3286/* "Broadcast RGB" property */
3287#define INTEL_BROADCAST_RGB_AUTO 0
3288#define INTEL_BROADCAST_RGB_FULL 1
3289#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3290
766aa1c4
VS
3291static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3292{
92e23b99 3293 if (IS_VALLEYVIEW(dev))
766aa1c4 3294 return VLV_VGACNTRL;
92e23b99
SJ
3295 else if (INTEL_INFO(dev)->gen >= 5)
3296 return CPU_VGACNTRL;
766aa1c4
VS
3297 else
3298 return VGACNTRL;
3299}
3300
2bb4629a
VS
3301static inline void __user *to_user_ptr(u64 address)
3302{
3303 return (void __user *)(uintptr_t)address;
3304}
3305
df97729f
ID
3306static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3307{
3308 unsigned long j = msecs_to_jiffies(m);
3309
3310 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3311}
3312
7bd0e226
DV
3313static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3314{
3315 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3316}
3317
df97729f
ID
3318static inline unsigned long
3319timespec_to_jiffies_timeout(const struct timespec *value)
3320{
3321 unsigned long j = timespec_to_jiffies(value);
3322
3323 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3324}
3325
dce56b3c
PZ
3326/*
3327 * If you need to wait X milliseconds between events A and B, but event B
3328 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3329 * when event A happened, then just before event B you call this function and
3330 * pass the timestamp as the first argument, and X as the second argument.
3331 */
3332static inline void
3333wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3334{
ec5e0cfb 3335 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3336
3337 /*
3338 * Don't re-read the value of "jiffies" every time since it may change
3339 * behind our back and break the math.
3340 */
3341 tmp_jiffies = jiffies;
3342 target_jiffies = timestamp_jiffies +
3343 msecs_to_jiffies_timeout(to_wait_ms);
3344
3345 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3346 remaining_jiffies = target_jiffies - tmp_jiffies;
3347 while (remaining_jiffies)
3348 remaining_jiffies =
3349 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3350 }
3351}
3352
581c26e8
JH
3353static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3354 struct drm_i915_gem_request *req)
3355{
3356 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3357 i915_gem_request_assign(&ring->trace_irq_req, req);
3358}
3359
1da177e4 3360#endif