]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Basic shared dpll support for WRPLLs
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0260c420 38#include "i915_gem_gtt.h"
0839ccb8 39#include <linux/io-mapping.h>
f899fc64 40#include <linux/i2c.h>
c167a6fc 41#include <linux/i2c-algo-bit.h>
0ade6386 42#include <drm/intel-gtt.h>
aaa6fd2a 43#include <linux/backlight.h>
5cc9ed4b 44#include <linux/hashtable.h>
2911a35b 45#include <linux/intel-iommu.h>
742cbee8 46#include <linux/kref.h>
9ee32fea 47#include <linux/pm_qos.h>
585fb111 48
1da177e4
LT
49/* General customization:
50 */
51
52#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
53
54#define DRIVER_NAME "i915"
55#define DRIVER_DESC "Intel Graphics"
34882298 56#define DRIVER_DATE "20140620"
1da177e4 57
317c35d1 58enum pipe {
752aa88a 59 INVALID_PIPE = -1,
317c35d1
JB
60 PIPE_A = 0,
61 PIPE_B,
9db4a9c7 62 PIPE_C,
a57c774a
AK
63 _PIPE_EDP,
64 I915_MAX_PIPES = _PIPE_EDP
317c35d1 65};
9db4a9c7 66#define pipe_name(p) ((p) + 'A')
317c35d1 67
a5c961d1
PZ
68enum transcoder {
69 TRANSCODER_A = 0,
70 TRANSCODER_B,
71 TRANSCODER_C,
a57c774a
AK
72 TRANSCODER_EDP,
73 I915_MAX_TRANSCODERS
a5c961d1
PZ
74};
75#define transcoder_name(t) ((t) + 'A')
76
80824003
JB
77enum plane {
78 PLANE_A = 0,
79 PLANE_B,
9db4a9c7 80 PLANE_C,
80824003 81};
9db4a9c7 82#define plane_name(p) ((p) + 'A')
52440211 83
d615a166 84#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 85
2b139522
ED
86enum port {
87 PORT_A = 0,
88 PORT_B,
89 PORT_C,
90 PORT_D,
91 PORT_E,
92 I915_MAX_PORTS
93};
94#define port_name(p) ((p) + 'A')
95
a09caddd 96#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
97
98enum dpio_channel {
99 DPIO_CH0,
100 DPIO_CH1
101};
102
103enum dpio_phy {
104 DPIO_PHY0,
105 DPIO_PHY1
106};
107
b97186f0
PZ
108enum intel_display_power_domain {
109 POWER_DOMAIN_PIPE_A,
110 POWER_DOMAIN_PIPE_B,
111 POWER_DOMAIN_PIPE_C,
112 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
113 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
114 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
115 POWER_DOMAIN_TRANSCODER_A,
116 POWER_DOMAIN_TRANSCODER_B,
117 POWER_DOMAIN_TRANSCODER_C,
f52e353e 118 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
119 POWER_DOMAIN_PORT_DDI_A_2_LANES,
120 POWER_DOMAIN_PORT_DDI_A_4_LANES,
121 POWER_DOMAIN_PORT_DDI_B_2_LANES,
122 POWER_DOMAIN_PORT_DDI_B_4_LANES,
123 POWER_DOMAIN_PORT_DDI_C_2_LANES,
124 POWER_DOMAIN_PORT_DDI_C_4_LANES,
125 POWER_DOMAIN_PORT_DDI_D_2_LANES,
126 POWER_DOMAIN_PORT_DDI_D_4_LANES,
127 POWER_DOMAIN_PORT_DSI,
128 POWER_DOMAIN_PORT_CRT,
129 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 130 POWER_DOMAIN_VGA,
fbeeaa23 131 POWER_DOMAIN_AUDIO,
baa70707 132 POWER_DOMAIN_INIT,
bddc7645
ID
133
134 POWER_DOMAIN_NUM,
b97186f0
PZ
135};
136
137#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
138#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
139 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
140#define POWER_DOMAIN_TRANSCODER(tran) \
141 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
142 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 143
1d843f9d
EE
144enum hpd_pin {
145 HPD_NONE = 0,
146 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
147 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
148 HPD_CRT,
149 HPD_SDVO_B,
150 HPD_SDVO_C,
151 HPD_PORT_B,
152 HPD_PORT_C,
153 HPD_PORT_D,
154 HPD_NUM_PINS
155};
156
2a2d5482
CW
157#define I915_GEM_GPU_DOMAINS \
158 (I915_GEM_DOMAIN_RENDER | \
159 I915_GEM_DOMAIN_SAMPLER | \
160 I915_GEM_DOMAIN_COMMAND | \
161 I915_GEM_DOMAIN_INSTRUCTION | \
162 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 163
7eb552ae 164#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
d615a166 165#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
9db4a9c7 166
d79b814d
DL
167#define for_each_crtc(dev, crtc) \
168 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
169
d063ae48
DL
170#define for_each_intel_crtc(dev, intel_crtc) \
171 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
172
6c2b7c12
DV
173#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
174 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
175 if ((intel_encoder)->base.crtc == (__crtc))
176
53f5e3ca
JB
177#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
178 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
179 if ((intel_connector)->base.encoder == (__encoder))
180
e7b903d2 181struct drm_i915_private;
5cc9ed4b 182struct i915_mmu_object;
e7b903d2 183
46edb027
DV
184enum intel_dpll_id {
185 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
186 /* real shared dpll ids must be >= 0 */
9cd86933
DV
187 DPLL_ID_PCH_PLL_A = 0,
188 DPLL_ID_PCH_PLL_B = 1,
189 DPLL_ID_WRPLL1 = 0,
190 DPLL_ID_WRPLL2 = 1,
46edb027
DV
191};
192#define I915_NUM_PLLS 2
193
5358901f 194struct intel_dpll_hw_state {
66e985c0 195 uint32_t dpll;
8bcc2795 196 uint32_t dpll_md;
66e985c0
DV
197 uint32_t fp0;
198 uint32_t fp1;
5358901f
DV
199};
200
e72f9fbf 201struct intel_shared_dpll {
ee7b9f93
JB
202 int refcount; /* count of number of CRTCs sharing this PLL */
203 int active; /* count of number of active CRTCs (i.e. DPMS on) */
204 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
205 const char *name;
206 /* should match the index in the dev_priv->shared_dplls array */
207 enum intel_dpll_id id;
5358901f 208 struct intel_dpll_hw_state hw_state;
15bdd4cf
DV
209 void (*mode_set)(struct drm_i915_private *dev_priv,
210 struct intel_shared_dpll *pll);
e7b903d2
DV
211 void (*enable)(struct drm_i915_private *dev_priv,
212 struct intel_shared_dpll *pll);
213 void (*disable)(struct drm_i915_private *dev_priv,
214 struct intel_shared_dpll *pll);
5358901f
DV
215 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
216 struct intel_shared_dpll *pll,
217 struct intel_dpll_hw_state *hw_state);
ee7b9f93 218};
ee7b9f93 219
e69d0bc1
DV
220/* Used by dp and fdi links */
221struct intel_link_m_n {
222 uint32_t tu;
223 uint32_t gmch_m;
224 uint32_t gmch_n;
225 uint32_t link_m;
226 uint32_t link_n;
227};
228
229void intel_link_compute_m_n(int bpp, int nlanes,
230 int pixel_clock, int link_clock,
231 struct intel_link_m_n *m_n);
232
6441ab5f 233struct intel_ddi_plls {
6441ab5f
PZ
234 int wrpll1_refcount;
235 int wrpll2_refcount;
236};
237
1da177e4
LT
238/* Interface history:
239 *
240 * 1.1: Original.
0d6aa60b
DA
241 * 1.2: Add Power Management
242 * 1.3: Add vblank support
de227f5f 243 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 244 * 1.5: Add vblank pipe configuration
2228ed67
MD
245 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
246 * - Support vertical blank on secondary display pipe
1da177e4
LT
247 */
248#define DRIVER_MAJOR 1
2228ed67 249#define DRIVER_MINOR 6
1da177e4
LT
250#define DRIVER_PATCHLEVEL 0
251
23bc5982 252#define WATCH_LISTS 0
42d6ab48 253#define WATCH_GTT 0
673a394b 254
0a3e67a4
JB
255struct opregion_header;
256struct opregion_acpi;
257struct opregion_swsci;
258struct opregion_asle;
259
8ee1c3db 260struct intel_opregion {
5bc4418b
BW
261 struct opregion_header __iomem *header;
262 struct opregion_acpi __iomem *acpi;
263 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
264 u32 swsci_gbda_sub_functions;
265 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
266 struct opregion_asle __iomem *asle;
267 void __iomem *vbt;
01fe9dbd 268 u32 __iomem *lid_state;
91a60f20 269 struct work_struct asle_work;
8ee1c3db 270};
44834a67 271#define OPREGION_SIZE (8*1024)
8ee1c3db 272
6ef3d427
CW
273struct intel_overlay;
274struct intel_overlay_error_state;
275
7c1c2871
DA
276struct drm_i915_master_private {
277 drm_local_map_t *sarea;
278 struct _drm_i915_sarea *sarea_priv;
279};
de151cf6 280#define I915_FENCE_REG_NONE -1
42b5aeab
VS
281#define I915_MAX_NUM_FENCES 32
282/* 32 fences + sign bit for FENCE_REG_NONE */
283#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
284
285struct drm_i915_fence_reg {
007cc8ac 286 struct list_head lru_list;
caea7476 287 struct drm_i915_gem_object *obj;
1690e1eb 288 int pin_count;
de151cf6 289};
7c1c2871 290
9b9d172d 291struct sdvo_device_mapping {
e957d772 292 u8 initialized;
9b9d172d 293 u8 dvo_port;
294 u8 slave_addr;
295 u8 dvo_wiring;
e957d772 296 u8 i2c_pin;
b1083333 297 u8 ddc_pin;
9b9d172d 298};
299
c4a1d9e4
CW
300struct intel_display_error_state;
301
63eeaf38 302struct drm_i915_error_state {
742cbee8 303 struct kref ref;
585b0288
BW
304 struct timeval time;
305
cb383002 306 char error_msg[128];
48b031e3 307 u32 reset_count;
62d5d69b 308 u32 suspend_count;
cb383002 309
585b0288 310 /* Generic register state */
63eeaf38
JB
311 u32 eir;
312 u32 pgtbl_er;
be998e2e 313 u32 ier;
b9a3906b 314 u32 ccid;
0f3b6849
CW
315 u32 derrmr;
316 u32 forcewake;
585b0288
BW
317 u32 error; /* gen6+ */
318 u32 err_int; /* gen7 */
319 u32 done_reg;
91ec5d11
BW
320 u32 gac_eco;
321 u32 gam_ecochk;
322 u32 gab_ctl;
323 u32 gfx_mode;
585b0288 324 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
325 u64 fence[I915_MAX_NUM_FENCES];
326 struct intel_overlay_error_state *overlay;
327 struct intel_display_error_state *display;
0ca36d78 328 struct drm_i915_error_object *semaphore_obj;
585b0288 329
52d39a21 330 struct drm_i915_error_ring {
372fbb8e 331 bool valid;
362b8af7
BW
332 /* Software tracked state */
333 bool waiting;
334 int hangcheck_score;
335 enum intel_ring_hangcheck_action hangcheck_action;
336 int num_requests;
337
338 /* our own tracking of ring head and tail */
339 u32 cpu_ring_head;
340 u32 cpu_ring_tail;
341
342 u32 semaphore_seqno[I915_NUM_RINGS - 1];
343
344 /* Register state */
345 u32 tail;
346 u32 head;
347 u32 ctl;
348 u32 hws;
349 u32 ipeir;
350 u32 ipehr;
351 u32 instdone;
362b8af7
BW
352 u32 bbstate;
353 u32 instpm;
354 u32 instps;
355 u32 seqno;
356 u64 bbaddr;
50877445 357 u64 acthd;
362b8af7 358 u32 fault_reg;
13ffadd1 359 u64 faddr;
362b8af7
BW
360 u32 rc_psmi; /* sleep state */
361 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
362
52d39a21
CW
363 struct drm_i915_error_object {
364 int page_count;
365 u32 gtt_offset;
366 u32 *pages[0];
ab0e7ff9 367 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 368
52d39a21
CW
369 struct drm_i915_error_request {
370 long jiffies;
371 u32 seqno;
ee4f42b1 372 u32 tail;
52d39a21 373 } *requests;
6c7a01ec
BW
374
375 struct {
376 u32 gfx_mode;
377 union {
378 u64 pdp[4];
379 u32 pp_dir_base;
380 };
381 } vm_info;
ab0e7ff9
CW
382
383 pid_t pid;
384 char comm[TASK_COMM_LEN];
52d39a21 385 } ring[I915_NUM_RINGS];
9df30794 386 struct drm_i915_error_buffer {
a779e5ab 387 u32 size;
9df30794 388 u32 name;
0201f1ec 389 u32 rseqno, wseqno;
9df30794
CW
390 u32 gtt_offset;
391 u32 read_domains;
392 u32 write_domain;
4b9de737 393 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
394 s32 pinned:2;
395 u32 tiling:2;
396 u32 dirty:1;
397 u32 purgeable:1;
5cc9ed4b 398 u32 userptr:1;
5d1333fc 399 s32 ring:4;
f56383cb 400 u32 cache_level:3;
95f5301d 401 } **active_bo, **pinned_bo;
6c7a01ec 402
95f5301d 403 u32 *active_bo_count, *pinned_bo_count;
63eeaf38
JB
404};
405
7bd688cd 406struct intel_connector;
b8cecdf5 407struct intel_crtc_config;
46f297fb 408struct intel_plane_config;
0e8ffe1b 409struct intel_crtc;
ee9300bb
DV
410struct intel_limit;
411struct dpll;
b8cecdf5 412
e70236a8 413struct drm_i915_display_funcs {
ee5382ae 414 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 415 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
416 void (*disable_fbc)(struct drm_device *dev);
417 int (*get_display_clock_speed)(struct drm_device *dev);
418 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
419 /**
420 * find_dpll() - Find the best values for the PLL
421 * @limit: limits for the PLL
422 * @crtc: current CRTC
423 * @target: target frequency in kHz
424 * @refclk: reference clock frequency in kHz
425 * @match_clock: if provided, @best_clock P divider must
426 * match the P divider from @match_clock
427 * used for LVDS downclocking
428 * @best_clock: best PLL values found
429 *
430 * Returns true on success, false on failure.
431 */
432 bool (*find_dpll)(const struct intel_limit *limit,
433 struct drm_crtc *crtc,
434 int target, int refclk,
435 struct dpll *match_clock,
436 struct dpll *best_clock);
46ba614c 437 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
438 void (*update_sprite_wm)(struct drm_plane *plane,
439 struct drm_crtc *crtc,
4c4ff43a 440 uint32_t sprite_width, int pixel_size,
bdd57d03 441 bool enable, bool scaled);
47fab737 442 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
443 /* Returns the active state of the crtc, and if the crtc is active,
444 * fills out the pipe-config with the hw state. */
445 bool (*get_pipe_config)(struct intel_crtc *,
446 struct intel_crtc_config *);
46f297fb
JB
447 void (*get_plane_config)(struct intel_crtc *,
448 struct intel_plane_config *);
f564048e 449 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
450 int x, int y,
451 struct drm_framebuffer *old_fb);
76e5a89c
DV
452 void (*crtc_enable)(struct drm_crtc *crtc);
453 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 454 void (*off)(struct drm_crtc *crtc);
e0dac65e 455 void (*write_eld)(struct drm_connector *connector,
34427052
JN
456 struct drm_crtc *crtc,
457 struct drm_display_mode *mode);
674cf967 458 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 459 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
460 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
461 struct drm_framebuffer *fb,
ed8d1975 462 struct drm_i915_gem_object *obj,
a4872ba6 463 struct intel_engine_cs *ring,
ed8d1975 464 uint32_t flags);
29b9bde6
DV
465 void (*update_primary_plane)(struct drm_crtc *crtc,
466 struct drm_framebuffer *fb,
467 int x, int y);
20afbda2 468 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
469 /* clock updates for mode set */
470 /* cursor updates */
471 /* render clock increase/decrease */
472 /* display clock increase/decrease */
473 /* pll clock increase/decrease */
7bd688cd
JN
474
475 int (*setup_backlight)(struct intel_connector *connector);
7bd688cd
JN
476 uint32_t (*get_backlight)(struct intel_connector *connector);
477 void (*set_backlight)(struct intel_connector *connector,
478 uint32_t level);
479 void (*disable_backlight)(struct intel_connector *connector);
480 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
481};
482
907b28c5 483struct intel_uncore_funcs {
c8d9a590
D
484 void (*force_wake_get)(struct drm_i915_private *dev_priv,
485 int fw_engine);
486 void (*force_wake_put)(struct drm_i915_private *dev_priv,
487 int fw_engine);
0b274481
BW
488
489 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
490 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
491 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
492 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
493
494 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
495 uint8_t val, bool trace);
496 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
497 uint16_t val, bool trace);
498 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
499 uint32_t val, bool trace);
500 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
501 uint64_t val, bool trace);
990bbdad
CW
502};
503
907b28c5
CW
504struct intel_uncore {
505 spinlock_t lock; /** lock is also taken in irq contexts. */
506
507 struct intel_uncore_funcs funcs;
508
509 unsigned fifo_count;
510 unsigned forcewake_count;
aec347ab 511
940aece4
D
512 unsigned fw_rendercount;
513 unsigned fw_mediacount;
514
8232644c 515 struct timer_list force_wake_timer;
907b28c5
CW
516};
517
79fc46df
DL
518#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
519 func(is_mobile) sep \
520 func(is_i85x) sep \
521 func(is_i915g) sep \
522 func(is_i945gm) sep \
523 func(is_g33) sep \
524 func(need_gfx_hws) sep \
525 func(is_g4x) sep \
526 func(is_pineview) sep \
527 func(is_broadwater) sep \
528 func(is_crestline) sep \
529 func(is_ivybridge) sep \
530 func(is_valleyview) sep \
531 func(is_haswell) sep \
b833d685 532 func(is_preliminary) sep \
79fc46df
DL
533 func(has_fbc) sep \
534 func(has_pipe_cxsr) sep \
535 func(has_hotplug) sep \
536 func(cursor_needs_physical) sep \
537 func(has_overlay) sep \
538 func(overlay_needs_physical) sep \
539 func(supports_tv) sep \
dd93be58 540 func(has_llc) sep \
30568c45
DL
541 func(has_ddi) sep \
542 func(has_fpga_dbg)
c96ea64e 543
a587f779
DL
544#define DEFINE_FLAG(name) u8 name:1
545#define SEP_SEMICOLON ;
c96ea64e 546
cfdf1fa2 547struct intel_device_info {
10fce67a 548 u32 display_mmio_offset;
7eb552ae 549 u8 num_pipes:3;
d615a166 550 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 551 u8 gen;
73ae478c 552 u8 ring_mask; /* Rings supported by the HW */
a587f779 553 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
554 /* Register offsets for the various display pipes and transcoders */
555 int pipe_offsets[I915_MAX_TRANSCODERS];
556 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 557 int palette_offsets[I915_MAX_PIPES];
5efb3e28 558 int cursor_offsets[I915_MAX_PIPES];
cfdf1fa2
KH
559};
560
a587f779
DL
561#undef DEFINE_FLAG
562#undef SEP_SEMICOLON
563
7faf1ab2
DV
564enum i915_cache_level {
565 I915_CACHE_NONE = 0,
350ec881
CW
566 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
567 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
568 caches, eg sampler/render caches, and the
569 large Last-Level-Cache. LLC is coherent with
570 the CPU, but L3 is only visible to the GPU. */
651d794f 571 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
572};
573
e59ec13d
MK
574struct i915_ctx_hang_stats {
575 /* This context had batch pending when hang was declared */
576 unsigned batch_pending;
577
578 /* This context had batch active when hang was declared */
579 unsigned batch_active;
be62acb4
MK
580
581 /* Time when this context was last blamed for a GPU reset */
582 unsigned long guilty_ts;
583
584 /* This context is banned to submit more work */
585 bool banned;
e59ec13d 586};
40521054
BW
587
588/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 589#define DEFAULT_CONTEXT_HANDLE 0
31b7a88d
OM
590/**
591 * struct intel_context - as the name implies, represents a context.
592 * @ref: reference count.
593 * @user_handle: userspace tracking identity for this context.
594 * @remap_slice: l3 row remapping information.
595 * @file_priv: filp associated with this context (NULL for global default
596 * context).
597 * @hang_stats: information about the role of this context in possible GPU
598 * hangs.
599 * @vm: virtual memory space used by this context.
600 * @legacy_hw_ctx: render context backing object and whether it is correctly
601 * initialized (legacy ring submission mechanism only).
602 * @link: link in the global list of contexts.
603 *
604 * Contexts are memory images used by the hardware to store copies of their
605 * internal state.
606 */
273497e5 607struct intel_context {
dce3271b 608 struct kref ref;
821d66dd 609 int user_handle;
3ccfd19d 610 uint8_t remap_slice;
40521054 611 struct drm_i915_file_private *file_priv;
e59ec13d 612 struct i915_ctx_hang_stats hang_stats;
c7c48dfd 613 struct i915_address_space *vm;
a33afea5 614
ea0c76f8
OM
615 struct {
616 struct drm_i915_gem_object *rcs_state;
617 bool initialized;
618 } legacy_hw_ctx;
619
a33afea5 620 struct list_head link;
40521054
BW
621};
622
5c3fe8b0
BW
623struct i915_fbc {
624 unsigned long size;
5e59f717 625 unsigned threshold;
5c3fe8b0
BW
626 unsigned int fb_id;
627 enum plane plane;
628 int y;
629
c4213885 630 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
631 struct drm_mm_node *compressed_llb;
632
633 struct intel_fbc_work {
634 struct delayed_work work;
635 struct drm_crtc *crtc;
636 struct drm_framebuffer *fb;
5c3fe8b0
BW
637 } *fbc_work;
638
29ebf90f
CW
639 enum no_fbc_reason {
640 FBC_OK, /* FBC is enabled */
641 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
642 FBC_NO_OUTPUT, /* no outputs enabled to compress */
643 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
644 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
645 FBC_MODE_TOO_LARGE, /* mode too large for compression */
646 FBC_BAD_PLANE, /* fbc not supported on plane */
647 FBC_NOT_TILED, /* buffer not tiled */
648 FBC_MULTIPLE_PIPES, /* more than one pipe active */
649 FBC_MODULE_PARAM,
650 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
651 } no_fbc_reason;
b5e50c3f
JB
652};
653
439d7ac0
PB
654struct i915_drrs {
655 struct intel_connector *connector;
656};
657
a031d709
RV
658struct i915_psr {
659 bool sink_support;
660 bool source_ok;
6118efe5 661 bool setup_done;
7c8f8a70
RV
662 bool enabled;
663 bool active;
664 struct delayed_work work;
3f51e471 665};
5c3fe8b0 666
3bad0781 667enum intel_pch {
f0350830 668 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
669 PCH_IBX, /* Ibexpeak PCH */
670 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 671 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 672 PCH_NOP,
3bad0781
ZW
673};
674
988d6ee8
PZ
675enum intel_sbi_destination {
676 SBI_ICLK,
677 SBI_MPHY,
678};
679
b690e96c 680#define QUIRK_PIPEA_FORCE (1<<0)
435793df 681#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 682#define QUIRK_INVERT_BRIGHTNESS (1<<2)
b690e96c 683
8be48d92 684struct intel_fbdev;
1630fe75 685struct intel_fbc_work;
38651674 686
c2b9152f
DV
687struct intel_gmbus {
688 struct i2c_adapter adapter;
f2ce9faf 689 u32 force_bit;
c2b9152f 690 u32 reg0;
36c785f0 691 u32 gpio_reg;
c167a6fc 692 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
693 struct drm_i915_private *dev_priv;
694};
695
f4c956ad 696struct i915_suspend_saved_registers {
ba8bbcf6
JB
697 u8 saveLBB;
698 u32 saveDSPACNTR;
699 u32 saveDSPBCNTR;
e948e994 700 u32 saveDSPARB;
ba8bbcf6
JB
701 u32 savePIPEACONF;
702 u32 savePIPEBCONF;
703 u32 savePIPEASRC;
704 u32 savePIPEBSRC;
705 u32 saveFPA0;
706 u32 saveFPA1;
707 u32 saveDPLL_A;
708 u32 saveDPLL_A_MD;
709 u32 saveHTOTAL_A;
710 u32 saveHBLANK_A;
711 u32 saveHSYNC_A;
712 u32 saveVTOTAL_A;
713 u32 saveVBLANK_A;
714 u32 saveVSYNC_A;
715 u32 saveBCLRPAT_A;
5586c8bc 716 u32 saveTRANSACONF;
42048781
ZW
717 u32 saveTRANS_HTOTAL_A;
718 u32 saveTRANS_HBLANK_A;
719 u32 saveTRANS_HSYNC_A;
720 u32 saveTRANS_VTOTAL_A;
721 u32 saveTRANS_VBLANK_A;
722 u32 saveTRANS_VSYNC_A;
0da3ea12 723 u32 savePIPEASTAT;
ba8bbcf6
JB
724 u32 saveDSPASTRIDE;
725 u32 saveDSPASIZE;
726 u32 saveDSPAPOS;
585fb111 727 u32 saveDSPAADDR;
ba8bbcf6
JB
728 u32 saveDSPASURF;
729 u32 saveDSPATILEOFF;
730 u32 savePFIT_PGM_RATIOS;
0eb96d6e 731 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
732 u32 saveBLC_PWM_CTL;
733 u32 saveBLC_PWM_CTL2;
07bf139b 734 u32 saveBLC_HIST_CTL_B;
42048781
ZW
735 u32 saveBLC_CPU_PWM_CTL;
736 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
737 u32 saveFPB0;
738 u32 saveFPB1;
739 u32 saveDPLL_B;
740 u32 saveDPLL_B_MD;
741 u32 saveHTOTAL_B;
742 u32 saveHBLANK_B;
743 u32 saveHSYNC_B;
744 u32 saveVTOTAL_B;
745 u32 saveVBLANK_B;
746 u32 saveVSYNC_B;
747 u32 saveBCLRPAT_B;
5586c8bc 748 u32 saveTRANSBCONF;
42048781
ZW
749 u32 saveTRANS_HTOTAL_B;
750 u32 saveTRANS_HBLANK_B;
751 u32 saveTRANS_HSYNC_B;
752 u32 saveTRANS_VTOTAL_B;
753 u32 saveTRANS_VBLANK_B;
754 u32 saveTRANS_VSYNC_B;
0da3ea12 755 u32 savePIPEBSTAT;
ba8bbcf6
JB
756 u32 saveDSPBSTRIDE;
757 u32 saveDSPBSIZE;
758 u32 saveDSPBPOS;
585fb111 759 u32 saveDSPBADDR;
ba8bbcf6
JB
760 u32 saveDSPBSURF;
761 u32 saveDSPBTILEOFF;
585fb111
JB
762 u32 saveVGA0;
763 u32 saveVGA1;
764 u32 saveVGA_PD;
ba8bbcf6
JB
765 u32 saveVGACNTRL;
766 u32 saveADPA;
767 u32 saveLVDS;
585fb111
JB
768 u32 savePP_ON_DELAYS;
769 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
770 u32 saveDVOA;
771 u32 saveDVOB;
772 u32 saveDVOC;
773 u32 savePP_ON;
774 u32 savePP_OFF;
775 u32 savePP_CONTROL;
585fb111 776 u32 savePP_DIVISOR;
ba8bbcf6
JB
777 u32 savePFIT_CONTROL;
778 u32 save_palette_a[256];
779 u32 save_palette_b[256];
ba8bbcf6 780 u32 saveFBC_CONTROL;
0da3ea12
JB
781 u32 saveIER;
782 u32 saveIIR;
783 u32 saveIMR;
42048781
ZW
784 u32 saveDEIER;
785 u32 saveDEIMR;
786 u32 saveGTIER;
787 u32 saveGTIMR;
788 u32 saveFDI_RXA_IMR;
789 u32 saveFDI_RXB_IMR;
1f84e550 790 u32 saveCACHE_MODE_0;
1f84e550 791 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
792 u32 saveSWF0[16];
793 u32 saveSWF1[16];
794 u32 saveSWF2[3];
795 u8 saveMSR;
796 u8 saveSR[8];
123f794f 797 u8 saveGR[25];
ba8bbcf6 798 u8 saveAR_INDEX;
a59e122a 799 u8 saveAR[21];
ba8bbcf6 800 u8 saveDACMASK;
a59e122a 801 u8 saveCR[37];
4b9de737 802 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
803 u32 saveCURACNTR;
804 u32 saveCURAPOS;
805 u32 saveCURABASE;
806 u32 saveCURBCNTR;
807 u32 saveCURBPOS;
808 u32 saveCURBBASE;
809 u32 saveCURSIZE;
a4fc5ed6
KP
810 u32 saveDP_B;
811 u32 saveDP_C;
812 u32 saveDP_D;
813 u32 savePIPEA_GMCH_DATA_M;
814 u32 savePIPEB_GMCH_DATA_M;
815 u32 savePIPEA_GMCH_DATA_N;
816 u32 savePIPEB_GMCH_DATA_N;
817 u32 savePIPEA_DP_LINK_M;
818 u32 savePIPEB_DP_LINK_M;
819 u32 savePIPEA_DP_LINK_N;
820 u32 savePIPEB_DP_LINK_N;
42048781
ZW
821 u32 saveFDI_RXA_CTL;
822 u32 saveFDI_TXA_CTL;
823 u32 saveFDI_RXB_CTL;
824 u32 saveFDI_TXB_CTL;
825 u32 savePFA_CTL_1;
826 u32 savePFB_CTL_1;
827 u32 savePFA_WIN_SZ;
828 u32 savePFB_WIN_SZ;
829 u32 savePFA_WIN_POS;
830 u32 savePFB_WIN_POS;
5586c8bc
ZW
831 u32 savePCH_DREF_CONTROL;
832 u32 saveDISP_ARB_CTL;
833 u32 savePIPEA_DATA_M1;
834 u32 savePIPEA_DATA_N1;
835 u32 savePIPEA_LINK_M1;
836 u32 savePIPEA_LINK_N1;
837 u32 savePIPEB_DATA_M1;
838 u32 savePIPEB_DATA_N1;
839 u32 savePIPEB_LINK_M1;
840 u32 savePIPEB_LINK_N1;
b5b72e89 841 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 842 u32 savePCH_PORT_HOTPLUG;
f4c956ad 843};
c85aa885 844
ddeea5b0
ID
845struct vlv_s0ix_state {
846 /* GAM */
847 u32 wr_watermark;
848 u32 gfx_prio_ctrl;
849 u32 arb_mode;
850 u32 gfx_pend_tlb0;
851 u32 gfx_pend_tlb1;
852 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
853 u32 media_max_req_count;
854 u32 gfx_max_req_count;
855 u32 render_hwsp;
856 u32 ecochk;
857 u32 bsd_hwsp;
858 u32 blt_hwsp;
859 u32 tlb_rd_addr;
860
861 /* MBC */
862 u32 g3dctl;
863 u32 gsckgctl;
864 u32 mbctl;
865
866 /* GCP */
867 u32 ucgctl1;
868 u32 ucgctl3;
869 u32 rcgctl1;
870 u32 rcgctl2;
871 u32 rstctl;
872 u32 misccpctl;
873
874 /* GPM */
875 u32 gfxpause;
876 u32 rpdeuhwtc;
877 u32 rpdeuc;
878 u32 ecobus;
879 u32 pwrdwnupctl;
880 u32 rp_down_timeout;
881 u32 rp_deucsw;
882 u32 rcubmabdtmr;
883 u32 rcedata;
884 u32 spare2gh;
885
886 /* Display 1 CZ domain */
887 u32 gt_imr;
888 u32 gt_ier;
889 u32 pm_imr;
890 u32 pm_ier;
891 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
892
893 /* GT SA CZ domain */
894 u32 tilectl;
895 u32 gt_fifoctl;
896 u32 gtlc_wake_ctrl;
897 u32 gtlc_survive;
898 u32 pmwgicz;
899
900 /* Display 2 CZ domain */
901 u32 gu_ctl0;
902 u32 gu_ctl1;
903 u32 clock_gate_dis2;
904};
905
31685c25
D
906struct intel_rps_ei_calc {
907 u32 cz_ts_ei;
908 u32 render_ei_c0;
909 u32 media_ei_c0;
910};
911
c85aa885 912struct intel_gen6_power_mgmt {
59cdb63d 913 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
914 struct work_struct work;
915 u32 pm_iir;
59cdb63d 916
b39fb297
BW
917 /* Frequencies are stored in potentially platform dependent multiples.
918 * In other words, *_freq needs to be multiplied by X to be interesting.
919 * Soft limits are those which are used for the dynamic reclocking done
920 * by the driver (raise frequencies under heavy loads, and lower for
921 * lighter loads). Hard limits are those imposed by the hardware.
922 *
923 * A distinction is made for overclocking, which is never enabled by
924 * default, and is considered to be above the hard limit if it's
925 * possible at all.
926 */
927 u8 cur_freq; /* Current frequency (cached, may not == HW) */
928 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
929 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
930 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
931 u8 min_freq; /* AKA RPn. Minimum frequency */
932 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
933 u8 rp1_freq; /* "less than" RP0 power/freqency */
934 u8 rp0_freq; /* Non-overclocked max frequency. */
1a01ab3b 935
31685c25
D
936 u32 ei_interrupt_count;
937
dd75fdc8
CW
938 int last_adj;
939 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
940
c0951f0c 941 bool enabled;
1a01ab3b 942 struct delayed_work delayed_resume_work;
4fc688ce
JB
943
944 /*
945 * Protects RPS/RC6 register access and PCU communication.
946 * Must be taken after struct_mutex if nested.
947 */
948 struct mutex hw_lock;
c85aa885
DV
949};
950
1a240d4d
DV
951/* defined intel_pm.c */
952extern spinlock_t mchdev_lock;
953
c85aa885
DV
954struct intel_ilk_power_mgmt {
955 u8 cur_delay;
956 u8 min_delay;
957 u8 max_delay;
958 u8 fmax;
959 u8 fstart;
960
961 u64 last_count1;
962 unsigned long last_time1;
963 unsigned long chipset_power;
964 u64 last_count2;
965 struct timespec last_time2;
966 unsigned long gfx_power;
967 u8 corr;
968
969 int c_m;
970 int r_t;
3e373948
DV
971
972 struct drm_i915_gem_object *pwrctx;
973 struct drm_i915_gem_object *renderctx;
c85aa885
DV
974};
975
c6cb582e
ID
976struct drm_i915_private;
977struct i915_power_well;
978
979struct i915_power_well_ops {
980 /*
981 * Synchronize the well's hw state to match the current sw state, for
982 * example enable/disable it based on the current refcount. Called
983 * during driver init and resume time, possibly after first calling
984 * the enable/disable handlers.
985 */
986 void (*sync_hw)(struct drm_i915_private *dev_priv,
987 struct i915_power_well *power_well);
988 /*
989 * Enable the well and resources that depend on it (for example
990 * interrupts located on the well). Called after the 0->1 refcount
991 * transition.
992 */
993 void (*enable)(struct drm_i915_private *dev_priv,
994 struct i915_power_well *power_well);
995 /*
996 * Disable the well and resources that depend on it. Called after
997 * the 1->0 refcount transition.
998 */
999 void (*disable)(struct drm_i915_private *dev_priv,
1000 struct i915_power_well *power_well);
1001 /* Returns the hw enabled state. */
1002 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1003 struct i915_power_well *power_well);
1004};
1005
a38911a3
WX
1006/* Power well structure for haswell */
1007struct i915_power_well {
c1ca727f 1008 const char *name;
6f3ef5dd 1009 bool always_on;
a38911a3
WX
1010 /* power well enable/disable usage count */
1011 int count;
bfafe93a
ID
1012 /* cached hw enabled state */
1013 bool hw_enabled;
c1ca727f 1014 unsigned long domains;
77961eb9 1015 unsigned long data;
c6cb582e 1016 const struct i915_power_well_ops *ops;
a38911a3
WX
1017};
1018
83c00f55 1019struct i915_power_domains {
baa70707
ID
1020 /*
1021 * Power wells needed for initialization at driver init and suspend
1022 * time are on. They are kept on until after the first modeset.
1023 */
1024 bool init_power_on;
0d116a29 1025 bool initializing;
c1ca727f 1026 int power_well_count;
baa70707 1027
83c00f55 1028 struct mutex lock;
1da51581 1029 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1030 struct i915_power_well *power_wells;
83c00f55
ID
1031};
1032
231f42a4
DV
1033struct i915_dri1_state {
1034 unsigned allow_batchbuffer : 1;
1035 u32 __iomem *gfx_hws_cpu_addr;
1036
1037 unsigned int cpp;
1038 int back_offset;
1039 int front_offset;
1040 int current_page;
1041 int page_flipping;
1042
1043 uint32_t counter;
1044};
1045
db1b76ca
DV
1046struct i915_ums_state {
1047 /**
1048 * Flag if the X Server, and thus DRM, is not currently in
1049 * control of the device.
1050 *
1051 * This is set between LeaveVT and EnterVT. It needs to be
1052 * replaced with a semaphore. It also needs to be
1053 * transitioned away from for kernel modesetting.
1054 */
1055 int mm_suspended;
1056};
1057
35a85ac6 1058#define MAX_L3_SLICES 2
a4da4fa4 1059struct intel_l3_parity {
35a85ac6 1060 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1061 struct work_struct error_work;
35a85ac6 1062 int which_slice;
a4da4fa4
DV
1063};
1064
4b5aed62 1065struct i915_gem_mm {
4b5aed62
DV
1066 /** Memory allocator for GTT stolen memory */
1067 struct drm_mm stolen;
4b5aed62
DV
1068 /** List of all objects in gtt_space. Used to restore gtt
1069 * mappings on resume */
1070 struct list_head bound_list;
1071 /**
1072 * List of objects which are not bound to the GTT (thus
1073 * are idle and not used by the GPU) but still have
1074 * (presumably uncached) pages still attached.
1075 */
1076 struct list_head unbound_list;
1077
1078 /** Usable portion of the GTT for GEM */
1079 unsigned long stolen_base; /* limited to low memory (32-bit) */
1080
4b5aed62
DV
1081 /** PPGTT used for aliasing the PPGTT with the GTT */
1082 struct i915_hw_ppgtt *aliasing_ppgtt;
1083
2cfcd32a 1084 struct notifier_block oom_notifier;
ceabbba5 1085 struct shrinker shrinker;
4b5aed62
DV
1086 bool shrinker_no_lock_stealing;
1087
4b5aed62
DV
1088 /** LRU list of objects with fence regs on them. */
1089 struct list_head fence_list;
1090
1091 /**
1092 * We leave the user IRQ off as much as possible,
1093 * but this means that requests will finish and never
1094 * be retired once the system goes idle. Set a timer to
1095 * fire periodically while the ring is running. When it
1096 * fires, go retire requests.
1097 */
1098 struct delayed_work retire_work;
1099
b29c19b6
CW
1100 /**
1101 * When we detect an idle GPU, we want to turn on
1102 * powersaving features. So once we see that there
1103 * are no more requests outstanding and no more
1104 * arrive within a small period of time, we fire
1105 * off the idle_work.
1106 */
1107 struct delayed_work idle_work;
1108
4b5aed62
DV
1109 /**
1110 * Are we in a non-interruptible section of code like
1111 * modesetting?
1112 */
1113 bool interruptible;
1114
f62a0076
CW
1115 /**
1116 * Is the GPU currently considered idle, or busy executing userspace
1117 * requests? Whilst idle, we attempt to power down the hardware and
1118 * display clocks. In order to reduce the effect on performance, there
1119 * is a slight delay before we do so.
1120 */
1121 bool busy;
1122
bdf1e7e3
DV
1123 /* the indicator for dispatch video commands on two BSD rings */
1124 int bsd_ring_dispatch_index;
1125
4b5aed62
DV
1126 /** Bit 6 swizzling required for X tiling */
1127 uint32_t bit_6_swizzle_x;
1128 /** Bit 6 swizzling required for Y tiling */
1129 uint32_t bit_6_swizzle_y;
1130
4b5aed62 1131 /* accounting, useful for userland debugging */
c20e8355 1132 spinlock_t object_stat_lock;
4b5aed62
DV
1133 size_t object_memory;
1134 u32 object_count;
1135};
1136
edc3d884
MK
1137struct drm_i915_error_state_buf {
1138 unsigned bytes;
1139 unsigned size;
1140 int err;
1141 u8 *buf;
1142 loff_t start;
1143 loff_t pos;
1144};
1145
fc16b48b
MK
1146struct i915_error_state_file_priv {
1147 struct drm_device *dev;
1148 struct drm_i915_error_state *error;
1149};
1150
99584db3
DV
1151struct i915_gpu_error {
1152 /* For hangcheck timer */
1153#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1154#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1155 /* Hang gpu twice in this window and your context gets banned */
1156#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1157
99584db3 1158 struct timer_list hangcheck_timer;
99584db3
DV
1159
1160 /* For reset and error_state handling. */
1161 spinlock_t lock;
1162 /* Protected by the above dev->gpu_error.lock. */
1163 struct drm_i915_error_state *first_error;
1164 struct work_struct work;
99584db3 1165
094f9a54
CW
1166
1167 unsigned long missed_irq_rings;
1168
1f83fee0 1169 /**
2ac0f450 1170 * State variable controlling the reset flow and count
1f83fee0 1171 *
2ac0f450
MK
1172 * This is a counter which gets incremented when reset is triggered,
1173 * and again when reset has been handled. So odd values (lowest bit set)
1174 * means that reset is in progress and even values that
1175 * (reset_counter >> 1):th reset was successfully completed.
1176 *
1177 * If reset is not completed succesfully, the I915_WEDGE bit is
1178 * set meaning that hardware is terminally sour and there is no
1179 * recovery. All waiters on the reset_queue will be woken when
1180 * that happens.
1181 *
1182 * This counter is used by the wait_seqno code to notice that reset
1183 * event happened and it needs to restart the entire ioctl (since most
1184 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1185 *
1186 * This is important for lock-free wait paths, where no contended lock
1187 * naturally enforces the correct ordering between the bail-out of the
1188 * waiter and the gpu reset work code.
1f83fee0
DV
1189 */
1190 atomic_t reset_counter;
1191
1f83fee0 1192#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1193#define I915_WEDGED (1 << 31)
1f83fee0
DV
1194
1195 /**
1196 * Waitqueue to signal when the reset has completed. Used by clients
1197 * that wait for dev_priv->mm.wedged to settle.
1198 */
1199 wait_queue_head_t reset_queue;
33196ded 1200
88b4aa87
MK
1201 /* Userspace knobs for gpu hang simulation;
1202 * combines both a ring mask, and extra flags
1203 */
1204 u32 stop_rings;
1205#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1206#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1207
1208 /* For missed irq/seqno simulation. */
1209 unsigned int test_irq_rings;
99584db3
DV
1210};
1211
b8efb17b
ZR
1212enum modeset_restore {
1213 MODESET_ON_LID_OPEN,
1214 MODESET_DONE,
1215 MODESET_SUSPENDED,
1216};
1217
6acab15a
PZ
1218struct ddi_vbt_port_info {
1219 uint8_t hdmi_level_shift;
311a2094
PZ
1220
1221 uint8_t supports_dvi:1;
1222 uint8_t supports_hdmi:1;
1223 uint8_t supports_dp:1;
6acab15a
PZ
1224};
1225
83a7280e
PB
1226enum drrs_support_type {
1227 DRRS_NOT_SUPPORTED = 0,
1228 STATIC_DRRS_SUPPORT = 1,
1229 SEAMLESS_DRRS_SUPPORT = 2
1230};
1231
41aa3448
RV
1232struct intel_vbt_data {
1233 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1234 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1235
1236 /* Feature bits */
1237 unsigned int int_tv_support:1;
1238 unsigned int lvds_dither:1;
1239 unsigned int lvds_vbt:1;
1240 unsigned int int_crt_support:1;
1241 unsigned int lvds_use_ssc:1;
1242 unsigned int display_clock_mode:1;
1243 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1244 unsigned int has_mipi:1;
41aa3448
RV
1245 int lvds_ssc_freq;
1246 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1247
83a7280e
PB
1248 enum drrs_support_type drrs_type;
1249
41aa3448
RV
1250 /* eDP */
1251 int edp_rate;
1252 int edp_lanes;
1253 int edp_preemphasis;
1254 int edp_vswing;
1255 bool edp_initialized;
1256 bool edp_support;
1257 int edp_bpp;
1258 struct edp_power_seq edp_pps;
1259
f00076d2
JN
1260 struct {
1261 u16 pwm_freq_hz;
39fbc9c8 1262 bool present;
f00076d2
JN
1263 bool active_low_pwm;
1264 } backlight;
1265
d17c5443
SK
1266 /* MIPI DSI */
1267 struct {
3e6bd011 1268 u16 port;
d17c5443 1269 u16 panel_id;
d3b542fc
SK
1270 struct mipi_config *config;
1271 struct mipi_pps_data *pps;
1272 u8 seq_version;
1273 u32 size;
1274 u8 *data;
1275 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1276 } dsi;
1277
41aa3448
RV
1278 int crt_ddc_pin;
1279
1280 int child_dev_num;
768f69c9 1281 union child_device_config *child_dev;
6acab15a
PZ
1282
1283 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1284};
1285
77c122bc
VS
1286enum intel_ddb_partitioning {
1287 INTEL_DDB_PART_1_2,
1288 INTEL_DDB_PART_5_6, /* IVB+ */
1289};
1290
1fd527cc
VS
1291struct intel_wm_level {
1292 bool enable;
1293 uint32_t pri_val;
1294 uint32_t spr_val;
1295 uint32_t cur_val;
1296 uint32_t fbc_val;
1297};
1298
820c1980 1299struct ilk_wm_values {
609cedef
VS
1300 uint32_t wm_pipe[3];
1301 uint32_t wm_lp[3];
1302 uint32_t wm_lp_spr[3];
1303 uint32_t wm_linetime[3];
1304 bool enable_fbc_wm;
1305 enum intel_ddb_partitioning partitioning;
1306};
1307
c67a470b 1308/*
765dab67
PZ
1309 * This struct helps tracking the state needed for runtime PM, which puts the
1310 * device in PCI D3 state. Notice that when this happens, nothing on the
1311 * graphics device works, even register access, so we don't get interrupts nor
1312 * anything else.
c67a470b 1313 *
765dab67
PZ
1314 * Every piece of our code that needs to actually touch the hardware needs to
1315 * either call intel_runtime_pm_get or call intel_display_power_get with the
1316 * appropriate power domain.
a8a8bd54 1317 *
765dab67
PZ
1318 * Our driver uses the autosuspend delay feature, which means we'll only really
1319 * suspend if we stay with zero refcount for a certain amount of time. The
1320 * default value is currently very conservative (see intel_init_runtime_pm), but
1321 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1322 *
1323 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1324 * goes back to false exactly before we reenable the IRQs. We use this variable
1325 * to check if someone is trying to enable/disable IRQs while they're supposed
1326 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1327 * case it happens.
c67a470b 1328 *
765dab67 1329 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1330 */
5d584b2e
PZ
1331struct i915_runtime_pm {
1332 bool suspended;
1333 bool irqs_disabled;
c67a470b
PZ
1334};
1335
926321d5
DV
1336enum intel_pipe_crc_source {
1337 INTEL_PIPE_CRC_SOURCE_NONE,
1338 INTEL_PIPE_CRC_SOURCE_PLANE1,
1339 INTEL_PIPE_CRC_SOURCE_PLANE2,
1340 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1341 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1342 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1343 INTEL_PIPE_CRC_SOURCE_TV,
1344 INTEL_PIPE_CRC_SOURCE_DP_B,
1345 INTEL_PIPE_CRC_SOURCE_DP_C,
1346 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1347 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1348 INTEL_PIPE_CRC_SOURCE_MAX,
1349};
1350
8bf1e9f1 1351struct intel_pipe_crc_entry {
ac2300d4 1352 uint32_t frame;
8bf1e9f1
SH
1353 uint32_t crc[5];
1354};
1355
b2c88f5b 1356#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1357struct intel_pipe_crc {
d538bbdf
DL
1358 spinlock_t lock;
1359 bool opened; /* exclusive access to the result file */
e5f75aca 1360 struct intel_pipe_crc_entry *entries;
926321d5 1361 enum intel_pipe_crc_source source;
d538bbdf 1362 int head, tail;
07144428 1363 wait_queue_head_t wq;
8bf1e9f1
SH
1364};
1365
f99d7069
DV
1366struct i915_frontbuffer_tracking {
1367 struct mutex lock;
1368
1369 /*
1370 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1371 * scheduled flips.
1372 */
1373 unsigned busy_bits;
1374 unsigned flip_bits;
1375};
1376
77fec556 1377struct drm_i915_private {
f4c956ad 1378 struct drm_device *dev;
42dcedd4 1379 struct kmem_cache *slab;
f4c956ad 1380
5c969aa7 1381 const struct intel_device_info info;
f4c956ad
DV
1382
1383 int relative_constants_mode;
1384
1385 void __iomem *regs;
1386
907b28c5 1387 struct intel_uncore uncore;
f4c956ad
DV
1388
1389 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1390
28c70f16 1391
f4c956ad
DV
1392 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1393 * controller on different i2c buses. */
1394 struct mutex gmbus_mutex;
1395
1396 /**
1397 * Base address of the gmbus and gpio block.
1398 */
1399 uint32_t gpio_mmio_base;
1400
b6fdd0f2
SS
1401 /* MMIO base address for MIPI regs */
1402 uint32_t mipi_mmio_base;
1403
28c70f16
DV
1404 wait_queue_head_t gmbus_wait_queue;
1405
f4c956ad 1406 struct pci_dev *bridge_dev;
a4872ba6 1407 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1408 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1409 uint32_t last_seqno, next_seqno;
f4c956ad
DV
1410
1411 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
1412 struct resource mch_res;
1413
f4c956ad
DV
1414 /* protects the irq masks */
1415 spinlock_t irq_lock;
1416
84c33a64
SG
1417 /* protects the mmio flip data */
1418 spinlock_t mmio_flip_lock;
1419
f8b79e58
ID
1420 bool display_irqs_enabled;
1421
9ee32fea
DV
1422 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1423 struct pm_qos_request pm_qos;
1424
f4c956ad 1425 /* DPIO indirect register protection */
09153000 1426 struct mutex dpio_lock;
f4c956ad
DV
1427
1428 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1429 union {
1430 u32 irq_mask;
1431 u32 de_irq_mask[I915_MAX_PIPES];
1432 };
f4c956ad 1433 u32 gt_irq_mask;
605cd25b 1434 u32 pm_irq_mask;
a6706b45 1435 u32 pm_rps_events;
91d181dd 1436 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1437
f4c956ad 1438 struct work_struct hotplug_work;
52d7eced 1439 bool enable_hotplug_processing;
b543fb04
EE
1440 struct {
1441 unsigned long hpd_last_jiffies;
1442 int hpd_cnt;
1443 enum {
1444 HPD_ENABLED = 0,
1445 HPD_DISABLED = 1,
1446 HPD_MARK_DISABLED = 2
1447 } hpd_mark;
1448 } hpd_stats[HPD_NUM_PINS];
142e2398 1449 u32 hpd_event_bits;
ac4c16c5 1450 struct timer_list hotplug_reenable_timer;
f4c956ad 1451
5c3fe8b0 1452 struct i915_fbc fbc;
439d7ac0 1453 struct i915_drrs drrs;
f4c956ad 1454 struct intel_opregion opregion;
41aa3448 1455 struct intel_vbt_data vbt;
f4c956ad
DV
1456
1457 /* overlay */
1458 struct intel_overlay *overlay;
f4c956ad 1459
58c68779
JN
1460 /* backlight registers and fields in struct intel_panel */
1461 spinlock_t backlight_lock;
31ad8ec6 1462
f4c956ad 1463 /* LVDS info */
f4c956ad
DV
1464 bool no_aux_handshake;
1465
f4c956ad
DV
1466 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1467 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1468 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1469
1470 unsigned int fsb_freq, mem_freq, is_ddr3;
d60c4473 1471 unsigned int vlv_cdclk_freq;
f4c956ad 1472
645416f5
DV
1473 /**
1474 * wq - Driver workqueue for GEM.
1475 *
1476 * NOTE: Work items scheduled here are not allowed to grab any modeset
1477 * locks, for otherwise the flushing done in the pageflip code will
1478 * result in deadlocks.
1479 */
f4c956ad
DV
1480 struct workqueue_struct *wq;
1481
1482 /* Display functions */
1483 struct drm_i915_display_funcs display;
1484
1485 /* PCH chipset type */
1486 enum intel_pch pch_type;
17a303ec 1487 unsigned short pch_id;
f4c956ad
DV
1488
1489 unsigned long quirks;
1490
b8efb17b
ZR
1491 enum modeset_restore modeset_restore;
1492 struct mutex modeset_restore_lock;
673a394b 1493
a7bbbd63 1494 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1495 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1496
4b5aed62 1497 struct i915_gem_mm mm;
5cc9ed4b
CW
1498#if defined(CONFIG_MMU_NOTIFIER)
1499 DECLARE_HASHTABLE(mmu_notifiers, 7);
1500#endif
8781342d 1501
8781342d
DV
1502 /* Kernel Modesetting */
1503
9b9d172d 1504 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1505
76c4ac04
DL
1506 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1507 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1508 wait_queue_head_t pending_flip_queue;
1509
c4597872
DV
1510#ifdef CONFIG_DEBUG_FS
1511 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1512#endif
1513
e72f9fbf
DV
1514 int num_shared_dpll;
1515 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
6441ab5f 1516 struct intel_ddi_plls ddi_plls;
e4607fcf 1517 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1518
652c393a
JB
1519 /* Reclocking support */
1520 bool render_reclock_avail;
1521 bool lvds_downclock_avail;
18f9ed12
ZY
1522 /* indicates the reduced downclock for LVDS*/
1523 int lvds_downclock;
f99d7069
DV
1524
1525 struct i915_frontbuffer_tracking fb_tracking;
1526
652c393a 1527 u16 orig_clock;
f97108d1 1528
c4804411 1529 bool mchbar_need_disable;
f97108d1 1530
a4da4fa4
DV
1531 struct intel_l3_parity l3_parity;
1532
59124506
BW
1533 /* Cannot be determined by PCIID. You must always read a register. */
1534 size_t ellc_size;
1535
c6a828d3 1536 /* gen6+ rps state */
c85aa885 1537 struct intel_gen6_power_mgmt rps;
c6a828d3 1538
31685c25
D
1539 /* rps wa up ei calculation */
1540 struct intel_rps_ei_calc rps_up_ei;
1541
1542 /* rps wa down ei calculation */
1543 struct intel_rps_ei_calc rps_down_ei;
1544
1545
20e4d407
DV
1546 /* ilk-only ips/rps state. Everything in here is protected by the global
1547 * mchdev_lock in intel_pm.c */
c85aa885 1548 struct intel_ilk_power_mgmt ips;
b5e50c3f 1549
83c00f55 1550 struct i915_power_domains power_domains;
a38911a3 1551
a031d709 1552 struct i915_psr psr;
3f51e471 1553
99584db3 1554 struct i915_gpu_error gpu_error;
ae681d96 1555
c9cddffc
JB
1556 struct drm_i915_gem_object *vlv_pctx;
1557
4520f53a 1558#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1559 /* list of fbdev register on this device */
1560 struct intel_fbdev *fbdev;
4520f53a 1561#endif
e953fd7b 1562
073f34d9
JB
1563 /*
1564 * The console may be contended at resume, but we don't
1565 * want it to block on it.
1566 */
1567 struct work_struct console_resume_work;
1568
e953fd7b 1569 struct drm_property *broadcast_rgb_property;
3f43c48d 1570 struct drm_property *force_audio_property;
e3689190 1571
254f965c 1572 uint32_t hw_context_size;
a33afea5 1573 struct list_head context_list;
f4c956ad 1574
3e68320e 1575 u32 fdi_rx_config;
68d18ad7 1576
842f1c8b 1577 u32 suspend_count;
f4c956ad 1578 struct i915_suspend_saved_registers regfile;
ddeea5b0 1579 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1580
53615a5e
VS
1581 struct {
1582 /*
1583 * Raw watermark latency values:
1584 * in 0.1us units for WM0,
1585 * in 0.5us units for WM1+.
1586 */
1587 /* primary */
1588 uint16_t pri_latency[5];
1589 /* sprite */
1590 uint16_t spr_latency[5];
1591 /* cursor */
1592 uint16_t cur_latency[5];
609cedef
VS
1593
1594 /* current hardware state */
820c1980 1595 struct ilk_wm_values hw;
53615a5e
VS
1596 } wm;
1597
8a187455
PZ
1598 struct i915_runtime_pm pm;
1599
13cf5504
DA
1600 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1601 u32 long_hpd_port_mask;
1602 u32 short_hpd_port_mask;
1603 struct work_struct dig_port_work;
1604
231f42a4
DV
1605 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1606 * here! */
1607 struct i915_dri1_state dri1;
db1b76ca
DV
1608 /* Old ums support infrastructure, same warning applies. */
1609 struct i915_ums_state ums;
bdf1e7e3
DV
1610
1611 /*
1612 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1613 * will be rejected. Instead look for a better place.
1614 */
77fec556 1615};
1da177e4 1616
2c1792a1
CW
1617static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1618{
1619 return dev->dev_private;
1620}
1621
b4519513
CW
1622/* Iterate over initialised rings */
1623#define for_each_ring(ring__, dev_priv__, i__) \
1624 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1625 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1626
b1d7e4b4
WF
1627enum hdmi_force_audio {
1628 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1629 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1630 HDMI_AUDIO_AUTO, /* trust EDID */
1631 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1632};
1633
190d6cd5 1634#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1635
37e680a1
CW
1636struct drm_i915_gem_object_ops {
1637 /* Interface between the GEM object and its backing storage.
1638 * get_pages() is called once prior to the use of the associated set
1639 * of pages before to binding them into the GTT, and put_pages() is
1640 * called after we no longer need them. As we expect there to be
1641 * associated cost with migrating pages between the backing storage
1642 * and making them available for the GPU (e.g. clflush), we may hold
1643 * onto the pages after they are no longer referenced by the GPU
1644 * in case they may be used again shortly (for example migrating the
1645 * pages to a different memory domain within the GTT). put_pages()
1646 * will therefore most likely be called when the object itself is
1647 * being released or under memory pressure (where we attempt to
1648 * reap pages for the shrinker).
1649 */
1650 int (*get_pages)(struct drm_i915_gem_object *);
1651 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
1652 int (*dmabuf_export)(struct drm_i915_gem_object *);
1653 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
1654};
1655
a071fa00
DV
1656/*
1657 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1658 * considered to be the frontbuffer for the given plane interface-vise. This
1659 * doesn't mean that the hw necessarily already scans it out, but that any
1660 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1661 *
1662 * We have one bit per pipe and per scanout plane type.
1663 */
1664#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1665#define INTEL_FRONTBUFFER_BITS \
1666 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1667#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1668 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1669#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1670 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1671#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1672 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1673#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1674 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c
DV
1675#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1676 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 1677
673a394b 1678struct drm_i915_gem_object {
c397b908 1679 struct drm_gem_object base;
673a394b 1680
37e680a1
CW
1681 const struct drm_i915_gem_object_ops *ops;
1682
2f633156
BW
1683 /** List of VMAs backed by this object */
1684 struct list_head vma_list;
1685
c1ad11fc
CW
1686 /** Stolen memory for this object, instead of being backed by shmem. */
1687 struct drm_mm_node *stolen;
35c20a60 1688 struct list_head global_list;
673a394b 1689
69dc4987 1690 struct list_head ring_list;
b25cb2f8
BW
1691 /** Used in execbuf to temporarily hold a ref */
1692 struct list_head obj_exec_link;
673a394b
EA
1693
1694 /**
65ce3027
CW
1695 * This is set if the object is on the active lists (has pending
1696 * rendering and so a non-zero seqno), and is not set if it i s on
1697 * inactive (ready to be unbound) list.
673a394b 1698 */
0206e353 1699 unsigned int active:1;
673a394b
EA
1700
1701 /**
1702 * This is set if the object has been written to since last bound
1703 * to the GTT
1704 */
0206e353 1705 unsigned int dirty:1;
778c3544
DV
1706
1707 /**
1708 * Fence register bits (if any) for this object. Will be set
1709 * as needed when mapped into the GTT.
1710 * Protected by dev->struct_mutex.
778c3544 1711 */
4b9de737 1712 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1713
778c3544
DV
1714 /**
1715 * Advice: are the backing pages purgeable?
1716 */
0206e353 1717 unsigned int madv:2;
778c3544 1718
778c3544
DV
1719 /**
1720 * Current tiling mode for the object.
1721 */
0206e353 1722 unsigned int tiling_mode:2;
5d82e3e6
CW
1723 /**
1724 * Whether the tiling parameters for the currently associated fence
1725 * register have changed. Note that for the purposes of tracking
1726 * tiling changes we also treat the unfenced register, the register
1727 * slot that the object occupies whilst it executes a fenced
1728 * command (such as BLT on gen2/3), as a "fence".
1729 */
1730 unsigned int fence_dirty:1;
778c3544 1731
75e9e915
DV
1732 /**
1733 * Is the object at the current location in the gtt mappable and
1734 * fenceable? Used to avoid costly recalculations.
1735 */
0206e353 1736 unsigned int map_and_fenceable:1;
75e9e915 1737
fb7d516a
DV
1738 /**
1739 * Whether the current gtt mapping needs to be mappable (and isn't just
1740 * mappable by accident). Track pin and fault separate for a more
1741 * accurate mappable working set.
1742 */
0206e353
AJ
1743 unsigned int fault_mappable:1;
1744 unsigned int pin_mappable:1;
cc98b413 1745 unsigned int pin_display:1;
fb7d516a 1746
24f3a8cf
AG
1747 /*
1748 * Is the object to be mapped as read-only to the GPU
1749 * Only honoured if hardware has relevant pte bit
1750 */
1751 unsigned long gt_ro:1;
1752
caea7476
CW
1753 /*
1754 * Is the GPU currently using a fence to access this buffer,
1755 */
1756 unsigned int pending_fenced_gpu_access:1;
1757 unsigned int fenced_gpu_access:1;
1758
651d794f 1759 unsigned int cache_level:3;
93dfb40c 1760
7bddb01f 1761 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1762 unsigned int has_global_gtt_mapping:1;
9da3da66 1763 unsigned int has_dma_mapping:1;
7bddb01f 1764
a071fa00
DV
1765 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1766
9da3da66 1767 struct sg_table *pages;
a5570178 1768 int pages_pin_count;
673a394b 1769
1286ff73 1770 /* prime dma-buf support */
9a70cc2a
DA
1771 void *dma_buf_vmapping;
1772 int vmapping_count;
1773
a4872ba6 1774 struct intel_engine_cs *ring;
caea7476 1775
1c293ea3 1776 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1777 uint32_t last_read_seqno;
1778 uint32_t last_write_seqno;
caea7476
CW
1779 /** Breadcrumb of last fenced GPU access to the buffer. */
1780 uint32_t last_fenced_seqno;
673a394b 1781
778c3544 1782 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1783 uint32_t stride;
673a394b 1784
80075d49
DV
1785 /** References from framebuffers, locks out tiling changes. */
1786 unsigned long framebuffer_references;
1787
280b713b 1788 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1789 unsigned long *bit_17;
280b713b 1790
79e53945 1791 /** User space pin count and filp owning the pin */
aa5f8021 1792 unsigned long user_pin_count;
79e53945 1793 struct drm_file *pin_filp;
71acb5eb
DA
1794
1795 /** for phy allocated objects */
00731155 1796 drm_dma_handle_t *phys_handle;
673a394b 1797
5cc9ed4b
CW
1798 union {
1799 struct i915_gem_userptr {
1800 uintptr_t ptr;
1801 unsigned read_only :1;
1802 unsigned workers :4;
1803#define I915_GEM_USERPTR_MAX_WORKERS 15
1804
1805 struct mm_struct *mm;
1806 struct i915_mmu_object *mn;
1807 struct work_struct *work;
1808 } userptr;
1809 };
1810};
62b8b215 1811#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1812
a071fa00
DV
1813void i915_gem_track_fb(struct drm_i915_gem_object *old,
1814 struct drm_i915_gem_object *new,
1815 unsigned frontbuffer_bits);
1816
673a394b
EA
1817/**
1818 * Request queue structure.
1819 *
1820 * The request queue allows us to note sequence numbers that have been emitted
1821 * and may be associated with active buffers to be retired.
1822 *
1823 * By keeping this list, we can avoid having to do questionable
1824 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1825 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1826 */
1827struct drm_i915_gem_request {
852835f3 1828 /** On Which ring this request was generated */
a4872ba6 1829 struct intel_engine_cs *ring;
852835f3 1830
673a394b
EA
1831 /** GEM sequence number associated with this request. */
1832 uint32_t seqno;
1833
7d736f4f
MK
1834 /** Position in the ringbuffer of the start of the request */
1835 u32 head;
1836
1837 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1838 u32 tail;
1839
0e50e96b 1840 /** Context related to this request */
273497e5 1841 struct intel_context *ctx;
0e50e96b 1842
7d736f4f
MK
1843 /** Batch buffer related to this request if any */
1844 struct drm_i915_gem_object *batch_obj;
1845
673a394b
EA
1846 /** Time at which this request was emitted, in jiffies. */
1847 unsigned long emitted_jiffies;
1848
b962442e 1849 /** global list entry for this request */
673a394b 1850 struct list_head list;
b962442e 1851
f787a5f5 1852 struct drm_i915_file_private *file_priv;
b962442e
EA
1853 /** file_priv list entry for this request */
1854 struct list_head client_list;
673a394b
EA
1855};
1856
1857struct drm_i915_file_private {
b29c19b6 1858 struct drm_i915_private *dev_priv;
ab0e7ff9 1859 struct drm_file *file;
b29c19b6 1860
673a394b 1861 struct {
99057c81 1862 spinlock_t lock;
b962442e 1863 struct list_head request_list;
b29c19b6 1864 struct delayed_work idle_work;
673a394b 1865 } mm;
40521054 1866 struct idr context_idr;
e59ec13d 1867
b29c19b6 1868 atomic_t rps_wait_boost;
a4872ba6 1869 struct intel_engine_cs *bsd_ring;
673a394b
EA
1870};
1871
351e3db2
BV
1872/*
1873 * A command that requires special handling by the command parser.
1874 */
1875struct drm_i915_cmd_descriptor {
1876 /*
1877 * Flags describing how the command parser processes the command.
1878 *
1879 * CMD_DESC_FIXED: The command has a fixed length if this is set,
1880 * a length mask if not set
1881 * CMD_DESC_SKIP: The command is allowed but does not follow the
1882 * standard length encoding for the opcode range in
1883 * which it falls
1884 * CMD_DESC_REJECT: The command is never allowed
1885 * CMD_DESC_REGISTER: The command should be checked against the
1886 * register whitelist for the appropriate ring
1887 * CMD_DESC_MASTER: The command is allowed if the submitting process
1888 * is the DRM master
1889 */
1890 u32 flags;
1891#define CMD_DESC_FIXED (1<<0)
1892#define CMD_DESC_SKIP (1<<1)
1893#define CMD_DESC_REJECT (1<<2)
1894#define CMD_DESC_REGISTER (1<<3)
1895#define CMD_DESC_BITMASK (1<<4)
1896#define CMD_DESC_MASTER (1<<5)
1897
1898 /*
1899 * The command's unique identification bits and the bitmask to get them.
1900 * This isn't strictly the opcode field as defined in the spec and may
1901 * also include type, subtype, and/or subop fields.
1902 */
1903 struct {
1904 u32 value;
1905 u32 mask;
1906 } cmd;
1907
1908 /*
1909 * The command's length. The command is either fixed length (i.e. does
1910 * not include a length field) or has a length field mask. The flag
1911 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
1912 * a length mask. All command entries in a command table must include
1913 * length information.
1914 */
1915 union {
1916 u32 fixed;
1917 u32 mask;
1918 } length;
1919
1920 /*
1921 * Describes where to find a register address in the command to check
1922 * against the ring's register whitelist. Only valid if flags has the
1923 * CMD_DESC_REGISTER bit set.
1924 */
1925 struct {
1926 u32 offset;
1927 u32 mask;
1928 } reg;
1929
1930#define MAX_CMD_DESC_BITMASKS 3
1931 /*
1932 * Describes command checks where a particular dword is masked and
1933 * compared against an expected value. If the command does not match
1934 * the expected value, the parser rejects it. Only valid if flags has
1935 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
1936 * are valid.
d4d48035
BV
1937 *
1938 * If the check specifies a non-zero condition_mask then the parser
1939 * only performs the check when the bits specified by condition_mask
1940 * are non-zero.
351e3db2
BV
1941 */
1942 struct {
1943 u32 offset;
1944 u32 mask;
1945 u32 expected;
d4d48035
BV
1946 u32 condition_offset;
1947 u32 condition_mask;
351e3db2
BV
1948 } bits[MAX_CMD_DESC_BITMASKS];
1949};
1950
1951/*
1952 * A table of commands requiring special handling by the command parser.
1953 *
1954 * Each ring has an array of tables. Each table consists of an array of command
1955 * descriptors, which must be sorted with command opcodes in ascending order.
1956 */
1957struct drm_i915_cmd_table {
1958 const struct drm_i915_cmd_descriptor *table;
1959 int count;
1960};
1961
5c969aa7 1962#define INTEL_INFO(dev) (&to_i915(dev)->info)
cae5852d 1963
ffbab09b
VS
1964#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1965#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
cae5852d 1966#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
ffbab09b 1967#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
cae5852d 1968#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
ffbab09b
VS
1969#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1970#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
cae5852d
ZN
1971#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1972#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1973#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
ffbab09b 1974#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
cae5852d 1975#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
ffbab09b
VS
1976#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1977#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
cae5852d
ZN
1978#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1979#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
ffbab09b 1980#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
4b65177b 1981#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
ffbab09b
VS
1982#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1983 (dev)->pdev->device == 0x0152 || \
1984 (dev)->pdev->device == 0x015a)
1985#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1986 (dev)->pdev->device == 0x0106 || \
1987 (dev)->pdev->device == 0x010A)
70a3eb7a 1988#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
6df4027b 1989#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
4cae9ae0 1990#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
8179f1f0 1991#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
cae5852d 1992#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 1993#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
ffbab09b 1994 ((dev)->pdev->device & 0xFF00) == 0x0C00)
5dd8c4c3
BW
1995#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
1996 (((dev)->pdev->device & 0xf) == 0x2 || \
1997 ((dev)->pdev->device & 0xf) == 0x6 || \
1998 ((dev)->pdev->device & 0xf) == 0xe))
1999#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
ffbab09b 2000 ((dev)->pdev->device & 0xFF00) == 0x0A00)
5dd8c4c3 2001#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
9435373e 2002#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
ffbab09b 2003 ((dev)->pdev->device & 0x00F0) == 0x0020)
9bbfd20a
PZ
2004/* ULX machines are also considered ULT. */
2005#define IS_HSW_ULX(dev) ((dev)->pdev->device == 0x0A0E || \
2006 (dev)->pdev->device == 0x0A1E)
b833d685 2007#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2008
85436696
JB
2009/*
2010 * The genX designation typically refers to the render engine, so render
2011 * capability related checks should use IS_GEN, while display and other checks
2012 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2013 * chips, etc.).
2014 */
cae5852d
ZN
2015#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2016#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2017#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2018#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2019#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2020#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2021#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
cae5852d 2022
73ae478c
BW
2023#define RENDER_RING (1<<RCS)
2024#define BSD_RING (1<<VCS)
2025#define BLT_RING (1<<BCS)
2026#define VEBOX_RING (1<<VECS)
845f74a7 2027#define BSD2_RING (1<<VCS2)
63c42e56 2028#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2029#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2030#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2031#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2032#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2033#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2034 to_i915(dev)->ellc_size)
cae5852d
ZN
2035#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2036
254f965c 2037#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
7365fb78
JB
2038#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6)
2039#define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 && !IS_GEN8(dev))
c5dc5cec 2040#define USES_PPGTT(dev) intel_enable_ppgtt(dev, false)
7e0d96bc 2041#define USES_FULL_PPGTT(dev) intel_enable_ppgtt(dev, true)
1d2a314c 2042
05394f39 2043#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2044#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2045
b45305fc
DV
2046/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2047#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
2048/*
2049 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2050 * even when in MSI mode. This results in spurious interrupt warnings if the
2051 * legacy irq no. is shared with another device. The kernel then disables that
2052 * interrupt source and so prevents the other device from working properly.
2053 */
2054#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2055#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2056
cae5852d
ZN
2057/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2058 * rows, which changed the alignment requirements and fence programming.
2059 */
2060#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2061 IS_I915GM(dev)))
2062#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2063#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2064#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
2065#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2066#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2067
2068#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2069#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2070#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2071
2a114cc1 2072#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2073
dd93be58 2074#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2075#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
ed8546ac 2076#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
6157d3c8 2077#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
fd7f8cce 2078 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
affa9354 2079
17a303ec
PZ
2080#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2081#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2082#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2083#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2084#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2085#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2086
2c1792a1 2087#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
eb877ebf 2088#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
2089#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2090#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2091#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2092#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2093
040d2baa
BW
2094/* DPF == dynamic parity feature */
2095#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2096#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2097
c8735b0c
BW
2098#define GT_FREQUENCY_MULTIPLIER 50
2099
05394f39
CW
2100#include "i915_trace.h"
2101
baa70943 2102extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2103extern int i915_max_ioctl;
2104
6a9ee8af
DA
2105extern int i915_suspend(struct drm_device *dev, pm_message_t state);
2106extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
2107extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2108extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2109
d330a953
JN
2110/* i915_params.c */
2111struct i915_params {
2112 int modeset;
2113 int panel_ignore_lid;
2114 unsigned int powersave;
2115 int semaphores;
2116 unsigned int lvds_downclock;
2117 int lvds_channel_mode;
2118 int panel_use_ssc;
2119 int vbt_sdvo_panel_type;
2120 int enable_rc6;
2121 int enable_fbc;
d330a953
JN
2122 int enable_ppgtt;
2123 int enable_psr;
2124 unsigned int preliminary_hw_support;
2125 int disable_power_well;
2126 int enable_ips;
e5aa6541 2127 int invert_brightness;
351e3db2 2128 int enable_cmd_parser;
e5aa6541
DL
2129 /* leave bools at the end to not create holes */
2130 bool enable_hangcheck;
2131 bool fastboot;
d330a953
JN
2132 bool prefault_disable;
2133 bool reset;
a0bae57f 2134 bool disable_display;
7a10dfa6 2135 bool disable_vtd_wa;
84c33a64 2136 int use_mmio_flip;
d330a953
JN
2137};
2138extern struct i915_params i915 __read_mostly;
2139
1da177e4 2140 /* i915_dma.c */
d05c617e 2141void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 2142extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 2143extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2144extern int i915_driver_unload(struct drm_device *);
2885f6ac 2145extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2146extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2147extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2148 struct drm_file *file);
673a394b 2149extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2150 struct drm_file *file);
84b1fd10 2151extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 2152#ifdef CONFIG_COMPAT
0d6aa60b
DA
2153extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2154 unsigned long arg);
c43b5634 2155#endif
673a394b 2156extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
2157 struct drm_clip_rect *box,
2158 int DR1, int DR4);
8e96d9c4 2159extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 2160extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2161extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2162extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2163extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2164extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2165int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2166
073f34d9 2167extern void intel_console_resume(struct work_struct *work);
af6061af 2168
1da177e4 2169/* i915_irq.c */
10cd45b6 2170void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2171__printf(3, 4)
2172void i915_handle_error(struct drm_device *dev, bool wedged,
2173 const char *fmt, ...);
1da177e4 2174
76c3552f
D
2175void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2176 int new_delay);
f71d4af4 2177extern void intel_irq_init(struct drm_device *dev);
20afbda2 2178extern void intel_hpd_init(struct drm_device *dev);
907b28c5
CW
2179
2180extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2181extern void intel_uncore_early_sanitize(struct drm_device *dev,
2182 bool restore_forcewake);
907b28c5 2183extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2184extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2185extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2186extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
b1f14ad0 2187
7c463586 2188void
50227e1c 2189i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2190 u32 status_mask);
7c463586
KP
2191
2192void
50227e1c 2193i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2194 u32 status_mask);
7c463586 2195
f8b79e58
ID
2196void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2197void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2198
673a394b
EA
2199/* i915_gem.c */
2200int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2201 struct drm_file *file_priv);
2202int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2203 struct drm_file *file_priv);
2204int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2205 struct drm_file *file_priv);
2206int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2207 struct drm_file *file_priv);
2208int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2209 struct drm_file *file_priv);
de151cf6
JB
2210int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2211 struct drm_file *file_priv);
673a394b
EA
2212int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2213 struct drm_file *file_priv);
2214int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2215 struct drm_file *file_priv);
2216int i915_gem_execbuffer(struct drm_device *dev, void *data,
2217 struct drm_file *file_priv);
76446cac
JB
2218int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2219 struct drm_file *file_priv);
673a394b
EA
2220int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2221 struct drm_file *file_priv);
2222int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2223 struct drm_file *file_priv);
2224int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2225 struct drm_file *file_priv);
199adf40
BW
2226int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2227 struct drm_file *file);
2228int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2229 struct drm_file *file);
673a394b
EA
2230int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2231 struct drm_file *file_priv);
3ef94daa
CW
2232int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2233 struct drm_file *file_priv);
673a394b
EA
2234int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2235 struct drm_file *file_priv);
2236int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2237 struct drm_file *file_priv);
2238int i915_gem_set_tiling(struct drm_device *dev, void *data,
2239 struct drm_file *file_priv);
2240int i915_gem_get_tiling(struct drm_device *dev, void *data,
2241 struct drm_file *file_priv);
5cc9ed4b
CW
2242int i915_gem_init_userptr(struct drm_device *dev);
2243int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2244 struct drm_file *file);
5a125c3c
EA
2245int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2246 struct drm_file *file_priv);
23ba4fd0
BW
2247int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2248 struct drm_file *file_priv);
673a394b 2249void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
2250void *i915_gem_object_alloc(struct drm_device *dev);
2251void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2252void i915_gem_object_init(struct drm_i915_gem_object *obj,
2253 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2254struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2255 size_t size);
7e0d96bc
BW
2256void i915_init_vm(struct drm_i915_private *dev_priv,
2257 struct i915_address_space *vm);
673a394b 2258void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2259void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2260
1ec9e26d
DV
2261#define PIN_MAPPABLE 0x1
2262#define PIN_NONBLOCK 0x2
bf3d149b 2263#define PIN_GLOBAL 0x4
d23db88c
CW
2264#define PIN_OFFSET_BIAS 0x8
2265#define PIN_OFFSET_MASK (~4095)
2021746e 2266int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 2267 struct i915_address_space *vm,
2021746e 2268 uint32_t alignment,
d23db88c 2269 uint64_t flags);
07fe0b12 2270int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2271int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2272void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2273void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 2274void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 2275
4c914c0c
BV
2276int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2277 int *needs_clflush);
2278
37e680a1 2279int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
2280static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2281{
67d5a50c
ID
2282 struct sg_page_iter sg_iter;
2283
2284 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 2285 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
2286
2287 return NULL;
9da3da66 2288}
a5570178
CW
2289static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2290{
2291 BUG_ON(obj->pages == NULL);
2292 obj->pages_pin_count++;
2293}
2294static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2295{
2296 BUG_ON(obj->pages_pin_count == 0);
2297 obj->pages_pin_count--;
2298}
2299
54cf91dc 2300int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2301int i915_gem_object_sync(struct drm_i915_gem_object *obj,
a4872ba6 2302 struct intel_engine_cs *to);
e2d05a8b 2303void i915_vma_move_to_active(struct i915_vma *vma,
a4872ba6 2304 struct intel_engine_cs *ring);
ff72145b
DA
2305int i915_gem_dumb_create(struct drm_file *file_priv,
2306 struct drm_device *dev,
2307 struct drm_mode_create_dumb *args);
2308int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2309 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2310/**
2311 * Returns true if seq1 is later than seq2.
2312 */
2313static inline bool
2314i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2315{
2316 return (int32_t)(seq1 - seq2) >= 0;
2317}
2318
fca26bb4
MK
2319int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2320int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2321int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2322int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2323
d8ffa60b
DV
2324bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2325void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
1690e1eb 2326
8d9fc7fd 2327struct drm_i915_gem_request *
a4872ba6 2328i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2329
b29c19b6 2330bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2331void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2332int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2333 bool interruptible);
84c33a64
SG
2334int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno);
2335
1f83fee0
DV
2336static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2337{
2338 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2339 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2340}
2341
2342static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2343{
2ac0f450
MK
2344 return atomic_read(&error->reset_counter) & I915_WEDGED;
2345}
2346
2347static inline u32 i915_reset_count(struct i915_gpu_error *error)
2348{
2349 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2350}
a71d8d94 2351
88b4aa87
MK
2352static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2353{
2354 return dev_priv->gpu_error.stop_rings == 0 ||
2355 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2356}
2357
2358static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2359{
2360 return dev_priv->gpu_error.stop_rings == 0 ||
2361 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2362}
2363
069efc1d 2364void i915_gem_reset(struct drm_device *dev);
000433b6 2365bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2366int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2367int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 2368int __must_check i915_gem_init_hw(struct drm_device *dev);
a4872ba6 2369int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
f691e2f4 2370void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2371void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2372int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2373int __must_check i915_gem_suspend(struct drm_device *dev);
a4872ba6 2374int __i915_add_request(struct intel_engine_cs *ring,
0025c077 2375 struct drm_file *file,
7d736f4f 2376 struct drm_i915_gem_object *batch_obj,
0025c077
MK
2377 u32 *seqno);
2378#define i915_add_request(ring, seqno) \
854c94a7 2379 __i915_add_request(ring, NULL, NULL, seqno)
a4872ba6 2380int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
199b2bc2 2381 uint32_t seqno);
de151cf6 2382int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2383int __must_check
2384i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2385 bool write);
2386int __must_check
dabdfe02
CW
2387i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2388int __must_check
2da3b9b9
CW
2389i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2390 u32 alignment,
a4872ba6 2391 struct intel_engine_cs *pipelined);
cc98b413 2392void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
00731155 2393int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 2394 int align);
b29c19b6 2395int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2396void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2397
0fa87796
ID
2398uint32_t
2399i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2400uint32_t
d865110c
ID
2401i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2402 int tiling_mode, bool fenced);
467cffba 2403
e4ffd173
CW
2404int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2405 enum i915_cache_level cache_level);
2406
1286ff73
DV
2407struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2408 struct dma_buf *dma_buf);
2409
2410struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2411 struct drm_gem_object *gem_obj, int flags);
2412
19b2dbde
CW
2413void i915_gem_restore_fences(struct drm_device *dev);
2414
a70a3148
BW
2415unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2416 struct i915_address_space *vm);
2417bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2418bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2419 struct i915_address_space *vm);
2420unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2421 struct i915_address_space *vm);
2422struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2423 struct i915_address_space *vm);
accfef2e
BW
2424struct i915_vma *
2425i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2426 struct i915_address_space *vm);
5c2abbea
BW
2427
2428struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
d7f46fc4
BW
2429static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2430 struct i915_vma *vma;
2431 list_for_each_entry(vma, &obj->vma_list, vma_link)
2432 if (vma->pin_count > 0)
2433 return true;
2434 return false;
2435}
5c2abbea 2436
a70a3148
BW
2437/* Some GGTT VM helpers */
2438#define obj_to_ggtt(obj) \
2439 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2440static inline bool i915_is_ggtt(struct i915_address_space *vm)
2441{
2442 struct i915_address_space *ggtt =
2443 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2444 return vm == ggtt;
2445}
2446
2447static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2448{
2449 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2450}
2451
2452static inline unsigned long
2453i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2454{
2455 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2456}
2457
2458static inline unsigned long
2459i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2460{
2461 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2462}
c37e2204
BW
2463
2464static inline int __must_check
2465i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2466 uint32_t alignment,
1ec9e26d 2467 unsigned flags)
c37e2204 2468{
bf3d149b 2469 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment, flags | PIN_GLOBAL);
c37e2204 2470}
a70a3148 2471
b287110e
DV
2472static inline int
2473i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2474{
2475 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2476}
2477
2478void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2479
254f965c 2480/* i915_gem_context.c */
0eea67eb 2481#define ctx_to_ppgtt(ctx) container_of((ctx)->vm, struct i915_hw_ppgtt, base)
8245be31 2482int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2483void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 2484void i915_gem_context_reset(struct drm_device *dev);
e422b888 2485int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 2486int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 2487void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
a4872ba6 2488int i915_switch_context(struct intel_engine_cs *ring,
273497e5
OM
2489 struct intel_context *to);
2490struct intel_context *
41bde553 2491i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 2492void i915_gem_context_free(struct kref *ctx_ref);
273497e5 2493static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 2494{
691e6415 2495 kref_get(&ctx->ref);
dce3271b
MK
2496}
2497
273497e5 2498static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 2499{
691e6415 2500 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
2501}
2502
273497e5 2503static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 2504{
821d66dd 2505 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
2506}
2507
84624813
BW
2508int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2509 struct drm_file *file);
2510int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2511 struct drm_file *file);
1286ff73 2512
9d0a6fa6 2513/* i915_gem_render_state.c */
a4872ba6 2514int i915_gem_render_state_init(struct intel_engine_cs *ring);
679845ed
BW
2515/* i915_gem_evict.c */
2516int __must_check i915_gem_evict_something(struct drm_device *dev,
2517 struct i915_address_space *vm,
2518 int min_size,
2519 unsigned alignment,
2520 unsigned cache_level,
d23db88c
CW
2521 unsigned long start,
2522 unsigned long end,
1ec9e26d 2523 unsigned flags);
679845ed
BW
2524int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2525int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 2526
0260c420 2527/* belongs in i915_gem_gtt.h */
d09105c6 2528static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2529{
2530 if (INTEL_INFO(dev)->gen < 6)
2531 intel_gtt_chipset_flush();
2532}
246cbfb5 2533
9797fbfb
CW
2534/* i915_gem_stolen.c */
2535int i915_gem_init_stolen(struct drm_device *dev);
5e59f717 2536int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
11be49eb 2537void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2538void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2539struct drm_i915_gem_object *
2540i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2541struct drm_i915_gem_object *
2542i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2543 u32 stolen_offset,
2544 u32 gtt_offset,
2545 u32 size);
9797fbfb 2546
673a394b 2547/* i915_gem_tiling.c */
2c1792a1 2548static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 2549{
50227e1c 2550 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
2551
2552 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2553 obj->tiling_mode != I915_TILING_NONE;
2554}
2555
673a394b 2556void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2557void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2558void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2559
2560/* i915_gem_debug.c */
23bc5982
CW
2561#if WATCH_LISTS
2562int i915_verify_lists(struct drm_device *dev);
673a394b 2563#else
23bc5982 2564#define i915_verify_lists(dev) 0
673a394b 2565#endif
1da177e4 2566
2017263e 2567/* i915_debugfs.c */
27c202ad
BG
2568int i915_debugfs_init(struct drm_minor *minor);
2569void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 2570#ifdef CONFIG_DEBUG_FS
07144428
DL
2571void intel_display_crc_init(struct drm_device *dev);
2572#else
f8c168fa 2573static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 2574#endif
84734a04
MK
2575
2576/* i915_gpu_error.c */
edc3d884
MK
2577__printf(2, 3)
2578void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2579int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2580 const struct i915_error_state_file_priv *error);
4dc955f7
MK
2581int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2582 size_t count, loff_t pos);
2583static inline void i915_error_state_buf_release(
2584 struct drm_i915_error_state_buf *eb)
2585{
2586 kfree(eb->buf);
2587}
58174462
MK
2588void i915_capture_error_state(struct drm_device *dev, bool wedge,
2589 const char *error_msg);
84734a04
MK
2590void i915_error_state_get(struct drm_device *dev,
2591 struct i915_error_state_file_priv *error_priv);
2592void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2593void i915_destroy_error_state(struct drm_device *dev);
2594
2595void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2596const char *i915_cache_level_str(int type);
2017263e 2597
351e3db2 2598/* i915_cmd_parser.c */
d728c8ef 2599int i915_cmd_parser_get_version(void);
a4872ba6
OM
2600int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2601void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2602bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2603int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2
BV
2604 struct drm_i915_gem_object *batch_obj,
2605 u32 batch_start_offset,
2606 bool is_master);
2607
317c35d1
JB
2608/* i915_suspend.c */
2609extern int i915_save_state(struct drm_device *dev);
2610extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2611
d8157a36
DV
2612/* i915_ums.c */
2613void i915_save_display_reg(struct drm_device *dev);
2614void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2615
0136db58
BW
2616/* i915_sysfs.c */
2617void i915_setup_sysfs(struct drm_device *dev_priv);
2618void i915_teardown_sysfs(struct drm_device *dev_priv);
2619
f899fc64
CW
2620/* intel_i2c.c */
2621extern int intel_setup_gmbus(struct drm_device *dev);
2622extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2623static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2624{
2ed06c93 2625 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2626}
2627
2628extern struct i2c_adapter *intel_gmbus_get_adapter(
2629 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2630extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2631extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2632static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2633{
2634 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2635}
f899fc64
CW
2636extern void intel_i2c_reset(struct drm_device *dev);
2637
3b617967 2638/* intel_opregion.c */
9c4b0a68 2639struct intel_encoder;
44834a67 2640#ifdef CONFIG_ACPI
27d50c82 2641extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
2642extern void intel_opregion_init(struct drm_device *dev);
2643extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2644extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
2645extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2646 bool enable);
ecbc5cf3
JN
2647extern int intel_opregion_notify_adapter(struct drm_device *dev,
2648 pci_power_t state);
65e082c9 2649#else
27d50c82 2650static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
2651static inline void intel_opregion_init(struct drm_device *dev) { return; }
2652static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2653static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
2654static inline int
2655intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2656{
2657 return 0;
2658}
ecbc5cf3
JN
2659static inline int
2660intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2661{
2662 return 0;
2663}
65e082c9 2664#endif
8ee1c3db 2665
723bfd70
JB
2666/* intel_acpi.c */
2667#ifdef CONFIG_ACPI
2668extern void intel_register_dsm_handler(void);
2669extern void intel_unregister_dsm_handler(void);
2670#else
2671static inline void intel_register_dsm_handler(void) { return; }
2672static inline void intel_unregister_dsm_handler(void) { return; }
2673#endif /* CONFIG_ACPI */
2674
79e53945 2675/* modesetting */
f817586c 2676extern void intel_modeset_init_hw(struct drm_device *dev);
7d708ee4 2677extern void intel_modeset_suspend_hw(struct drm_device *dev);
79e53945 2678extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2679extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2680extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 2681extern void intel_connector_unregister(struct intel_connector *);
28d52043 2682extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2683extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2684 bool force_restore);
44cec740 2685extern void i915_redisable_vga(struct drm_device *dev);
04098753 2686extern void i915_redisable_vga_power_on(struct drm_device *dev);
ee5382ae 2687extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 2688extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2689extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2690extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2691extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84
JB
2692extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2693extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2694extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
5209b1f4
ID
2695extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
2696 bool enable);
0206e353
AJ
2697extern void intel_detect_pch(struct drm_device *dev);
2698extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2699extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2700
2911a35b 2701extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2702int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2703 struct drm_file *file);
b6359918
MK
2704int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2705 struct drm_file *file);
575155a9 2706
84c33a64
SG
2707void intel_notify_mmio_flip(struct intel_engine_cs *ring);
2708
6ef3d427
CW
2709/* overlay */
2710extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2711extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2712 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2713
2714extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2715extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2716 struct drm_device *dev,
2717 struct intel_display_error_state *error);
6ef3d427 2718
b7287d80
BW
2719/* On SNB platform, before reading ring registers forcewake bit
2720 * must be set to prevent GT core from power down and stale values being
2721 * returned.
2722 */
c8d9a590
D
2723void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2724void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
e998c40f 2725void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
b7287d80 2726
42c0526c
BW
2727int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2728int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2729
2730/* intel_sideband.c */
64936258
JN
2731u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2732void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2733u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
2734u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2735void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2736u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2737void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2738u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2739void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
2740u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2741void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
2742u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2743void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
2744u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2745void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
2746u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2747 enum intel_sbi_destination destination);
2748void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2749 enum intel_sbi_destination destination);
e9fe51c6
SK
2750u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2751void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 2752
2ec3815f
VS
2753int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2754int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
42c0526c 2755
c8d9a590
D
2756#define FORCEWAKE_RENDER (1 << 0)
2757#define FORCEWAKE_MEDIA (1 << 1)
2758#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2759
2760
0b274481
BW
2761#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2762#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2763
2764#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2765#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2766#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2767#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2768
2769#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2770#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2771#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2772#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2773
698b3135
CW
2774/* Be very careful with read/write 64-bit values. On 32-bit machines, they
2775 * will be implemented using 2 32-bit writes in an arbitrary order with
2776 * an arbitrary delay between them. This can cause the hardware to
2777 * act upon the intermediate value, possibly leading to corruption and
2778 * machine death. You have been warned.
2779 */
0b274481
BW
2780#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2781#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 2782
50877445
CW
2783#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
2784 u32 upper = I915_READ(upper_reg); \
2785 u32 lower = I915_READ(lower_reg); \
2786 u32 tmp = I915_READ(upper_reg); \
2787 if (upper != tmp) { \
2788 upper = tmp; \
2789 lower = I915_READ(lower_reg); \
2790 WARN_ON(I915_READ(upper_reg) != upper); \
2791 } \
2792 (u64)upper << 32 | lower; })
2793
cae5852d
ZN
2794#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2795#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2796
55bc60db
VS
2797/* "Broadcast RGB" property */
2798#define INTEL_BROADCAST_RGB_AUTO 0
2799#define INTEL_BROADCAST_RGB_FULL 1
2800#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2801
766aa1c4
VS
2802static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2803{
2804 if (HAS_PCH_SPLIT(dev))
2805 return CPU_VGACNTRL;
2806 else if (IS_VALLEYVIEW(dev))
2807 return VLV_VGACNTRL;
2808 else
2809 return VGACNTRL;
2810}
2811
2bb4629a
VS
2812static inline void __user *to_user_ptr(u64 address)
2813{
2814 return (void __user *)(uintptr_t)address;
2815}
2816
df97729f
ID
2817static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2818{
2819 unsigned long j = msecs_to_jiffies(m);
2820
2821 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2822}
2823
2824static inline unsigned long
2825timespec_to_jiffies_timeout(const struct timespec *value)
2826{
2827 unsigned long j = timespec_to_jiffies(value);
2828
2829 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2830}
2831
dce56b3c
PZ
2832/*
2833 * If you need to wait X milliseconds between events A and B, but event B
2834 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2835 * when event A happened, then just before event B you call this function and
2836 * pass the timestamp as the first argument, and X as the second argument.
2837 */
2838static inline void
2839wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2840{
ec5e0cfb 2841 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
2842
2843 /*
2844 * Don't re-read the value of "jiffies" every time since it may change
2845 * behind our back and break the math.
2846 */
2847 tmp_jiffies = jiffies;
2848 target_jiffies = timestamp_jiffies +
2849 msecs_to_jiffies_timeout(to_wait_ms);
2850
2851 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
2852 remaining_jiffies = target_jiffies - tmp_jiffies;
2853 while (remaining_jiffies)
2854 remaining_jiffies =
2855 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
2856 }
2857}
2858
1da177e4 2859#endif