]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Keep a list of all contexts
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0839ccb8 38#include <linux/io-mapping.h>
f899fc64 39#include <linux/i2c.h>
c167a6fc 40#include <linux/i2c-algo-bit.h>
0ade6386 41#include <drm/intel-gtt.h>
aaa6fd2a 42#include <linux/backlight.h>
2911a35b 43#include <linux/intel-iommu.h>
742cbee8 44#include <linux/kref.h>
9ee32fea 45#include <linux/pm_qos.h>
585fb111 46
1da177e4
LT
47/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
673a394b 54#define DRIVER_DATE "20080730"
1da177e4 55
317c35d1
JB
56enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
9db4a9c7
JB
59 PIPE_C,
60 I915_MAX_PIPES
317c35d1 61};
9db4a9c7 62#define pipe_name(p) ((p) + 'A')
317c35d1 63
a5c961d1
PZ
64enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69};
70#define transcoder_name(t) ((t) + 'A')
71
80824003
JB
72enum plane {
73 PLANE_A = 0,
74 PLANE_B,
9db4a9c7 75 PLANE_C,
80824003 76};
9db4a9c7 77#define plane_name(p) ((p) + 'A')
52440211 78
06da8da2
VS
79#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
80
2b139522
ED
81enum port {
82 PORT_A = 0,
83 PORT_B,
84 PORT_C,
85 PORT_D,
86 PORT_E,
87 I915_MAX_PORTS
88};
89#define port_name(p) ((p) + 'A')
90
b97186f0
PZ
91enum intel_display_power_domain {
92 POWER_DOMAIN_PIPE_A,
93 POWER_DOMAIN_PIPE_B,
94 POWER_DOMAIN_PIPE_C,
95 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
96 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
97 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
98 POWER_DOMAIN_TRANSCODER_A,
99 POWER_DOMAIN_TRANSCODER_B,
100 POWER_DOMAIN_TRANSCODER_C,
101 POWER_DOMAIN_TRANSCODER_EDP = POWER_DOMAIN_TRANSCODER_A + 0xF,
102};
103
104#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
105#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
106 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
107#define POWER_DOMAIN_TRANSCODER(tran) ((tran) + POWER_DOMAIN_TRANSCODER_A)
108
1d843f9d
EE
109enum hpd_pin {
110 HPD_NONE = 0,
111 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
112 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
113 HPD_CRT,
114 HPD_SDVO_B,
115 HPD_SDVO_C,
116 HPD_PORT_B,
117 HPD_PORT_C,
118 HPD_PORT_D,
119 HPD_NUM_PINS
120};
121
2a2d5482
CW
122#define I915_GEM_GPU_DOMAINS \
123 (I915_GEM_DOMAIN_RENDER | \
124 I915_GEM_DOMAIN_SAMPLER | \
125 I915_GEM_DOMAIN_COMMAND | \
126 I915_GEM_DOMAIN_INSTRUCTION | \
127 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 128
7eb552ae 129#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
9db4a9c7 130
6c2b7c12
DV
131#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
132 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
133 if ((intel_encoder)->base.crtc == (__crtc))
134
e7b903d2
DV
135struct drm_i915_private;
136
46edb027
DV
137enum intel_dpll_id {
138 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
139 /* real shared dpll ids must be >= 0 */
140 DPLL_ID_PCH_PLL_A,
141 DPLL_ID_PCH_PLL_B,
142};
143#define I915_NUM_PLLS 2
144
5358901f 145struct intel_dpll_hw_state {
66e985c0 146 uint32_t dpll;
8bcc2795 147 uint32_t dpll_md;
66e985c0
DV
148 uint32_t fp0;
149 uint32_t fp1;
5358901f
DV
150};
151
e72f9fbf 152struct intel_shared_dpll {
ee7b9f93
JB
153 int refcount; /* count of number of CRTCs sharing this PLL */
154 int active; /* count of number of active CRTCs (i.e. DPMS on) */
155 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
156 const char *name;
157 /* should match the index in the dev_priv->shared_dplls array */
158 enum intel_dpll_id id;
5358901f 159 struct intel_dpll_hw_state hw_state;
15bdd4cf
DV
160 void (*mode_set)(struct drm_i915_private *dev_priv,
161 struct intel_shared_dpll *pll);
e7b903d2
DV
162 void (*enable)(struct drm_i915_private *dev_priv,
163 struct intel_shared_dpll *pll);
164 void (*disable)(struct drm_i915_private *dev_priv,
165 struct intel_shared_dpll *pll);
5358901f
DV
166 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
167 struct intel_shared_dpll *pll,
168 struct intel_dpll_hw_state *hw_state);
ee7b9f93 169};
ee7b9f93 170
e69d0bc1
DV
171/* Used by dp and fdi links */
172struct intel_link_m_n {
173 uint32_t tu;
174 uint32_t gmch_m;
175 uint32_t gmch_n;
176 uint32_t link_m;
177 uint32_t link_n;
178};
179
180void intel_link_compute_m_n(int bpp, int nlanes,
181 int pixel_clock, int link_clock,
182 struct intel_link_m_n *m_n);
183
6441ab5f
PZ
184struct intel_ddi_plls {
185 int spll_refcount;
186 int wrpll1_refcount;
187 int wrpll2_refcount;
188};
189
1da177e4
LT
190/* Interface history:
191 *
192 * 1.1: Original.
0d6aa60b
DA
193 * 1.2: Add Power Management
194 * 1.3: Add vblank support
de227f5f 195 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 196 * 1.5: Add vblank pipe configuration
2228ed67
MD
197 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
198 * - Support vertical blank on secondary display pipe
1da177e4
LT
199 */
200#define DRIVER_MAJOR 1
2228ed67 201#define DRIVER_MINOR 6
1da177e4
LT
202#define DRIVER_PATCHLEVEL 0
203
23bc5982 204#define WATCH_LISTS 0
42d6ab48 205#define WATCH_GTT 0
673a394b 206
71acb5eb
DA
207#define I915_GEM_PHYS_CURSOR_0 1
208#define I915_GEM_PHYS_CURSOR_1 2
209#define I915_GEM_PHYS_OVERLAY_REGS 3
210#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
211
212struct drm_i915_gem_phys_object {
213 int id;
214 struct page **page_list;
215 drm_dma_handle_t *handle;
05394f39 216 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
217};
218
0a3e67a4
JB
219struct opregion_header;
220struct opregion_acpi;
221struct opregion_swsci;
222struct opregion_asle;
223
8ee1c3db 224struct intel_opregion {
5bc4418b
BW
225 struct opregion_header __iomem *header;
226 struct opregion_acpi __iomem *acpi;
227 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
228 u32 swsci_gbda_sub_functions;
229 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
230 struct opregion_asle __iomem *asle;
231 void __iomem *vbt;
01fe9dbd 232 u32 __iomem *lid_state;
8ee1c3db 233};
44834a67 234#define OPREGION_SIZE (8*1024)
8ee1c3db 235
6ef3d427
CW
236struct intel_overlay;
237struct intel_overlay_error_state;
238
7c1c2871
DA
239struct drm_i915_master_private {
240 drm_local_map_t *sarea;
241 struct _drm_i915_sarea *sarea_priv;
242};
de151cf6 243#define I915_FENCE_REG_NONE -1
42b5aeab
VS
244#define I915_MAX_NUM_FENCES 32
245/* 32 fences + sign bit for FENCE_REG_NONE */
246#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
247
248struct drm_i915_fence_reg {
007cc8ac 249 struct list_head lru_list;
caea7476 250 struct drm_i915_gem_object *obj;
1690e1eb 251 int pin_count;
de151cf6 252};
7c1c2871 253
9b9d172d 254struct sdvo_device_mapping {
e957d772 255 u8 initialized;
9b9d172d 256 u8 dvo_port;
257 u8 slave_addr;
258 u8 dvo_wiring;
e957d772 259 u8 i2c_pin;
b1083333 260 u8 ddc_pin;
9b9d172d 261};
262
c4a1d9e4
CW
263struct intel_display_error_state;
264
63eeaf38 265struct drm_i915_error_state {
742cbee8 266 struct kref ref;
63eeaf38
JB
267 u32 eir;
268 u32 pgtbl_er;
be998e2e 269 u32 ier;
b9a3906b 270 u32 ccid;
0f3b6849
CW
271 u32 derrmr;
272 u32 forcewake;
9574b3fe 273 bool waiting[I915_NUM_RINGS];
9db4a9c7 274 u32 pipestat[I915_MAX_PIPES];
c1cd90ed
DV
275 u32 tail[I915_NUM_RINGS];
276 u32 head[I915_NUM_RINGS];
0f3b6849 277 u32 ctl[I915_NUM_RINGS];
d27b1e0e
DV
278 u32 ipeir[I915_NUM_RINGS];
279 u32 ipehr[I915_NUM_RINGS];
280 u32 instdone[I915_NUM_RINGS];
281 u32 acthd[I915_NUM_RINGS];
7e3b8737 282 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
df2b23d9 283 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
12f55818 284 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
7e3b8737
DV
285 /* our own tracking of ring head and tail */
286 u32 cpu_ring_head[I915_NUM_RINGS];
287 u32 cpu_ring_tail[I915_NUM_RINGS];
1d8f38f4 288 u32 error; /* gen6+ */
71e172e8 289 u32 err_int; /* gen7 */
c1cd90ed
DV
290 u32 instpm[I915_NUM_RINGS];
291 u32 instps[I915_NUM_RINGS];
050ee91f 292 u32 extra_instdone[I915_NUM_INSTDONE_REG];
d27b1e0e 293 u32 seqno[I915_NUM_RINGS];
9df30794 294 u64 bbaddr;
33f3f518
DV
295 u32 fault_reg[I915_NUM_RINGS];
296 u32 done_reg;
c1cd90ed 297 u32 faddr[I915_NUM_RINGS];
4b9de737 298 u64 fence[I915_MAX_NUM_FENCES];
63eeaf38 299 struct timeval time;
52d39a21
CW
300 struct drm_i915_error_ring {
301 struct drm_i915_error_object {
302 int page_count;
303 u32 gtt_offset;
304 u32 *pages[0];
8c123e54 305 } *ringbuffer, *batchbuffer, *ctx;
52d39a21
CW
306 struct drm_i915_error_request {
307 long jiffies;
308 u32 seqno;
ee4f42b1 309 u32 tail;
52d39a21
CW
310 } *requests;
311 int num_requests;
312 } ring[I915_NUM_RINGS];
9df30794 313 struct drm_i915_error_buffer {
a779e5ab 314 u32 size;
9df30794 315 u32 name;
0201f1ec 316 u32 rseqno, wseqno;
9df30794
CW
317 u32 gtt_offset;
318 u32 read_domains;
319 u32 write_domain;
4b9de737 320 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
321 s32 pinned:2;
322 u32 tiling:2;
323 u32 dirty:1;
324 u32 purgeable:1;
5d1333fc 325 s32 ring:4;
93dfb40c 326 u32 cache_level:2;
95f5301d
BW
327 } **active_bo, **pinned_bo;
328 u32 *active_bo_count, *pinned_bo_count;
6ef3d427 329 struct intel_overlay_error_state *overlay;
c4a1d9e4 330 struct intel_display_error_state *display;
da661464
MK
331 int hangcheck_score[I915_NUM_RINGS];
332 enum intel_ring_hangcheck_action hangcheck_action[I915_NUM_RINGS];
63eeaf38
JB
333};
334
b8cecdf5 335struct intel_crtc_config;
0e8ffe1b 336struct intel_crtc;
ee9300bb
DV
337struct intel_limit;
338struct dpll;
b8cecdf5 339
e70236a8 340struct drm_i915_display_funcs {
ee5382ae 341 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
342 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
343 void (*disable_fbc)(struct drm_device *dev);
344 int (*get_display_clock_speed)(struct drm_device *dev);
345 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
346 /**
347 * find_dpll() - Find the best values for the PLL
348 * @limit: limits for the PLL
349 * @crtc: current CRTC
350 * @target: target frequency in kHz
351 * @refclk: reference clock frequency in kHz
352 * @match_clock: if provided, @best_clock P divider must
353 * match the P divider from @match_clock
354 * used for LVDS downclocking
355 * @best_clock: best PLL values found
356 *
357 * Returns true on success, false on failure.
358 */
359 bool (*find_dpll)(const struct intel_limit *limit,
360 struct drm_crtc *crtc,
361 int target, int refclk,
362 struct dpll *match_clock,
363 struct dpll *best_clock);
46ba614c 364 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
365 void (*update_sprite_wm)(struct drm_plane *plane,
366 struct drm_crtc *crtc,
4c4ff43a 367 uint32_t sprite_width, int pixel_size,
bdd57d03 368 bool enable, bool scaled);
47fab737 369 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
370 /* Returns the active state of the crtc, and if the crtc is active,
371 * fills out the pipe-config with the hw state. */
372 bool (*get_pipe_config)(struct intel_crtc *,
373 struct intel_crtc_config *);
f564048e 374 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
375 int x, int y,
376 struct drm_framebuffer *old_fb);
76e5a89c
DV
377 void (*crtc_enable)(struct drm_crtc *crtc);
378 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 379 void (*off)(struct drm_crtc *crtc);
e0dac65e
WF
380 void (*write_eld)(struct drm_connector *connector,
381 struct drm_crtc *crtc);
674cf967 382 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 383 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
384 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
385 struct drm_framebuffer *fb,
ed8d1975
KP
386 struct drm_i915_gem_object *obj,
387 uint32_t flags);
17638cd6
JB
388 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
389 int x, int y);
20afbda2 390 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
391 /* clock updates for mode set */
392 /* cursor updates */
393 /* render clock increase/decrease */
394 /* display clock increase/decrease */
395 /* pll clock increase/decrease */
e70236a8
JB
396};
397
907b28c5 398struct intel_uncore_funcs {
990bbdad
CW
399 void (*force_wake_get)(struct drm_i915_private *dev_priv);
400 void (*force_wake_put)(struct drm_i915_private *dev_priv);
401};
402
907b28c5
CW
403struct intel_uncore {
404 spinlock_t lock; /** lock is also taken in irq contexts. */
405
406 struct intel_uncore_funcs funcs;
407
408 unsigned fifo_count;
409 unsigned forcewake_count;
410};
411
79fc46df
DL
412#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
413 func(is_mobile) sep \
414 func(is_i85x) sep \
415 func(is_i915g) sep \
416 func(is_i945gm) sep \
417 func(is_g33) sep \
418 func(need_gfx_hws) sep \
419 func(is_g4x) sep \
420 func(is_pineview) sep \
421 func(is_broadwater) sep \
422 func(is_crestline) sep \
423 func(is_ivybridge) sep \
424 func(is_valleyview) sep \
425 func(is_haswell) sep \
b833d685 426 func(is_preliminary) sep \
79fc46df
DL
427 func(has_force_wake) sep \
428 func(has_fbc) sep \
429 func(has_pipe_cxsr) sep \
430 func(has_hotplug) sep \
431 func(cursor_needs_physical) sep \
432 func(has_overlay) sep \
433 func(overlay_needs_physical) sep \
434 func(supports_tv) sep \
435 func(has_bsd_ring) sep \
436 func(has_blt_ring) sep \
f72a1183 437 func(has_vebox_ring) sep \
dd93be58 438 func(has_llc) sep \
30568c45
DL
439 func(has_ddi) sep \
440 func(has_fpga_dbg)
c96ea64e 441
a587f779
DL
442#define DEFINE_FLAG(name) u8 name:1
443#define SEP_SEMICOLON ;
c96ea64e 444
cfdf1fa2 445struct intel_device_info {
10fce67a 446 u32 display_mmio_offset;
7eb552ae 447 u8 num_pipes:3;
c96c3a8c 448 u8 gen;
a587f779 449 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
cfdf1fa2
KH
450};
451
a587f779
DL
452#undef DEFINE_FLAG
453#undef SEP_SEMICOLON
454
7faf1ab2
DV
455enum i915_cache_level {
456 I915_CACHE_NONE = 0,
350ec881
CW
457 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
458 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
459 caches, eg sampler/render caches, and the
460 large Last-Level-Cache. LLC is coherent with
461 the CPU, but L3 is only visible to the GPU. */
651d794f 462 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
463};
464
2d04befb
KG
465typedef uint32_t gen6_gtt_pte_t;
466
853ba5d2 467struct i915_address_space {
93bd8649 468 struct drm_mm mm;
853ba5d2 469 struct drm_device *dev;
a7bbbd63 470 struct list_head global_link;
853ba5d2
BW
471 unsigned long start; /* Start offset always 0 for dri2 */
472 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
473
474 struct {
475 dma_addr_t addr;
476 struct page *page;
477 } scratch;
478
5cef07e1
BW
479 /**
480 * List of objects currently involved in rendering.
481 *
482 * Includes buffers having the contents of their GPU caches
483 * flushed, not necessarily primitives. last_rendering_seqno
484 * represents when the rendering involved will be completed.
485 *
486 * A reference is held on the buffer while on this list.
487 */
488 struct list_head active_list;
489
490 /**
491 * LRU list of objects which are not in the ringbuffer and
492 * are ready to unbind, but are still in the GTT.
493 *
494 * last_rendering_seqno is 0 while an object is in this list.
495 *
496 * A reference is not held on the buffer while on this list,
497 * as merely being GTT-bound shouldn't prevent its being
498 * freed, and we'll pull it off the list in the free path.
499 */
500 struct list_head inactive_list;
501
853ba5d2
BW
502 /* FIXME: Need a more generic return type */
503 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
504 enum i915_cache_level level);
505 void (*clear_range)(struct i915_address_space *vm,
506 unsigned int first_entry,
507 unsigned int num_entries);
508 void (*insert_entries)(struct i915_address_space *vm,
509 struct sg_table *st,
510 unsigned int first_entry,
511 enum i915_cache_level cache_level);
512 void (*cleanup)(struct i915_address_space *vm);
513};
514
5d4545ae
BW
515/* The Graphics Translation Table is the way in which GEN hardware translates a
516 * Graphics Virtual Address into a Physical Address. In addition to the normal
517 * collateral associated with any va->pa translations GEN hardware also has a
518 * portion of the GTT which can be mapped by the CPU and remain both coherent
519 * and correct (in cases like swizzling). That region is referred to as GMADR in
520 * the spec.
521 */
522struct i915_gtt {
853ba5d2 523 struct i915_address_space base;
baa09f5f 524 size_t stolen_size; /* Total size of stolen memory */
5d4545ae
BW
525
526 unsigned long mappable_end; /* End offset that we can CPU map */
527 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
528 phys_addr_t mappable_base; /* PA of our GMADR */
529
530 /** "Graphics Stolen Memory" holds the global PTEs */
531 void __iomem *gsm;
a81cc00c
BW
532
533 bool do_idle_maps;
7faf1ab2 534
911bdf0a 535 int mtrr;
7faf1ab2
DV
536
537 /* global gtt ops */
baa09f5f 538 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
41907ddc
BW
539 size_t *stolen, phys_addr_t *mappable_base,
540 unsigned long *mappable_end);
5d4545ae 541};
853ba5d2 542#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
5d4545ae 543
1d2a314c 544struct i915_hw_ppgtt {
853ba5d2 545 struct i915_address_space base;
1d2a314c
DV
546 unsigned num_pd_entries;
547 struct page **pt_pages;
548 uint32_t pd_offset;
549 dma_addr_t *pt_dma_addr;
def886c3 550
b7c36d25 551 int (*enable)(struct drm_device *dev);
1d2a314c
DV
552};
553
0b02e798
BW
554/**
555 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
556 * VMA's presence cannot be guaranteed before binding, or after unbinding the
557 * object into/from the address space.
558 *
559 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
2f633156
BW
560 * will always be <= an objects lifetime. So object refcounting should cover us.
561 */
562struct i915_vma {
563 struct drm_mm_node node;
564 struct drm_i915_gem_object *obj;
565 struct i915_address_space *vm;
566
ca191b13
BW
567 /** This object's place on the active/inactive lists */
568 struct list_head mm_list;
569
2f633156 570 struct list_head vma_link; /* Link in the object's VMA list */
82a55ad1
BW
571
572 /** This vma's place in the batchbuffer or on the eviction list */
573 struct list_head exec_list;
574
27173f1f
BW
575 /**
576 * Used for performing relocations during execbuffer insertion.
577 */
578 struct hlist_node exec_node;
579 unsigned long exec_handle;
580 struct drm_i915_gem_exec_object2 *exec_entry;
581
1d2a314c
DV
582};
583
e59ec13d
MK
584struct i915_ctx_hang_stats {
585 /* This context had batch pending when hang was declared */
586 unsigned batch_pending;
587
588 /* This context had batch active when hang was declared */
589 unsigned batch_active;
be62acb4
MK
590
591 /* Time when this context was last blamed for a GPU reset */
592 unsigned long guilty_ts;
593
594 /* This context is banned to submit more work */
595 bool banned;
e59ec13d 596};
40521054
BW
597
598/* This must match up with the value previously used for execbuf2.rsvd1. */
599#define DEFAULT_CONTEXT_ID 0
600struct i915_hw_context {
dce3271b 601 struct kref ref;
40521054 602 int id;
e0556841 603 bool is_initialized;
40521054
BW
604 struct drm_i915_file_private *file_priv;
605 struct intel_ring_buffer *ring;
606 struct drm_i915_gem_object *obj;
e59ec13d 607 struct i915_ctx_hang_stats hang_stats;
a33afea5
BW
608
609 struct list_head link;
40521054
BW
610};
611
5c3fe8b0
BW
612struct i915_fbc {
613 unsigned long size;
614 unsigned int fb_id;
615 enum plane plane;
616 int y;
617
618 struct drm_mm_node *compressed_fb;
619 struct drm_mm_node *compressed_llb;
620
621 struct intel_fbc_work {
622 struct delayed_work work;
623 struct drm_crtc *crtc;
624 struct drm_framebuffer *fb;
625 int interval;
626 } *fbc_work;
627
29ebf90f
CW
628 enum no_fbc_reason {
629 FBC_OK, /* FBC is enabled */
630 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
631 FBC_NO_OUTPUT, /* no outputs enabled to compress */
632 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
633 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
634 FBC_MODE_TOO_LARGE, /* mode too large for compression */
635 FBC_BAD_PLANE, /* fbc not supported on plane */
636 FBC_NOT_TILED, /* buffer not tiled */
637 FBC_MULTIPLE_PIPES, /* more than one pipe active */
638 FBC_MODULE_PARAM,
639 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
640 } no_fbc_reason;
b5e50c3f
JB
641};
642
3f51e471
RV
643enum no_psr_reason {
644 PSR_NO_SOURCE, /* Not supported on platform */
645 PSR_NO_SINK, /* Not supported by panel */
105b7c11 646 PSR_MODULE_PARAM,
3f51e471
RV
647 PSR_CRTC_NOT_ACTIVE,
648 PSR_PWR_WELL_ENABLED,
649 PSR_NOT_TILED,
650 PSR_SPRITE_ENABLED,
651 PSR_S3D_ENABLED,
652 PSR_INTERLACED_ENABLED,
653 PSR_HSW_NOT_DDIA,
654};
5c3fe8b0 655
3bad0781 656enum intel_pch {
f0350830 657 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
658 PCH_IBX, /* Ibexpeak PCH */
659 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 660 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 661 PCH_NOP,
3bad0781
ZW
662};
663
988d6ee8
PZ
664enum intel_sbi_destination {
665 SBI_ICLK,
666 SBI_MPHY,
667};
668
b690e96c 669#define QUIRK_PIPEA_FORCE (1<<0)
435793df 670#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 671#define QUIRK_INVERT_BRIGHTNESS (1<<2)
e85843be 672#define QUIRK_NO_PCH_PWM_ENABLE (1<<3)
b690e96c 673
8be48d92 674struct intel_fbdev;
1630fe75 675struct intel_fbc_work;
38651674 676
c2b9152f
DV
677struct intel_gmbus {
678 struct i2c_adapter adapter;
f2ce9faf 679 u32 force_bit;
c2b9152f 680 u32 reg0;
36c785f0 681 u32 gpio_reg;
c167a6fc 682 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
683 struct drm_i915_private *dev_priv;
684};
685
f4c956ad 686struct i915_suspend_saved_registers {
ba8bbcf6
JB
687 u8 saveLBB;
688 u32 saveDSPACNTR;
689 u32 saveDSPBCNTR;
e948e994 690 u32 saveDSPARB;
ba8bbcf6
JB
691 u32 savePIPEACONF;
692 u32 savePIPEBCONF;
693 u32 savePIPEASRC;
694 u32 savePIPEBSRC;
695 u32 saveFPA0;
696 u32 saveFPA1;
697 u32 saveDPLL_A;
698 u32 saveDPLL_A_MD;
699 u32 saveHTOTAL_A;
700 u32 saveHBLANK_A;
701 u32 saveHSYNC_A;
702 u32 saveVTOTAL_A;
703 u32 saveVBLANK_A;
704 u32 saveVSYNC_A;
705 u32 saveBCLRPAT_A;
5586c8bc 706 u32 saveTRANSACONF;
42048781
ZW
707 u32 saveTRANS_HTOTAL_A;
708 u32 saveTRANS_HBLANK_A;
709 u32 saveTRANS_HSYNC_A;
710 u32 saveTRANS_VTOTAL_A;
711 u32 saveTRANS_VBLANK_A;
712 u32 saveTRANS_VSYNC_A;
0da3ea12 713 u32 savePIPEASTAT;
ba8bbcf6
JB
714 u32 saveDSPASTRIDE;
715 u32 saveDSPASIZE;
716 u32 saveDSPAPOS;
585fb111 717 u32 saveDSPAADDR;
ba8bbcf6
JB
718 u32 saveDSPASURF;
719 u32 saveDSPATILEOFF;
720 u32 savePFIT_PGM_RATIOS;
0eb96d6e 721 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
722 u32 saveBLC_PWM_CTL;
723 u32 saveBLC_PWM_CTL2;
42048781
ZW
724 u32 saveBLC_CPU_PWM_CTL;
725 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
726 u32 saveFPB0;
727 u32 saveFPB1;
728 u32 saveDPLL_B;
729 u32 saveDPLL_B_MD;
730 u32 saveHTOTAL_B;
731 u32 saveHBLANK_B;
732 u32 saveHSYNC_B;
733 u32 saveVTOTAL_B;
734 u32 saveVBLANK_B;
735 u32 saveVSYNC_B;
736 u32 saveBCLRPAT_B;
5586c8bc 737 u32 saveTRANSBCONF;
42048781
ZW
738 u32 saveTRANS_HTOTAL_B;
739 u32 saveTRANS_HBLANK_B;
740 u32 saveTRANS_HSYNC_B;
741 u32 saveTRANS_VTOTAL_B;
742 u32 saveTRANS_VBLANK_B;
743 u32 saveTRANS_VSYNC_B;
0da3ea12 744 u32 savePIPEBSTAT;
ba8bbcf6
JB
745 u32 saveDSPBSTRIDE;
746 u32 saveDSPBSIZE;
747 u32 saveDSPBPOS;
585fb111 748 u32 saveDSPBADDR;
ba8bbcf6
JB
749 u32 saveDSPBSURF;
750 u32 saveDSPBTILEOFF;
585fb111
JB
751 u32 saveVGA0;
752 u32 saveVGA1;
753 u32 saveVGA_PD;
ba8bbcf6
JB
754 u32 saveVGACNTRL;
755 u32 saveADPA;
756 u32 saveLVDS;
585fb111
JB
757 u32 savePP_ON_DELAYS;
758 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
759 u32 saveDVOA;
760 u32 saveDVOB;
761 u32 saveDVOC;
762 u32 savePP_ON;
763 u32 savePP_OFF;
764 u32 savePP_CONTROL;
585fb111 765 u32 savePP_DIVISOR;
ba8bbcf6
JB
766 u32 savePFIT_CONTROL;
767 u32 save_palette_a[256];
768 u32 save_palette_b[256];
06027f91 769 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
770 u32 saveFBC_CFB_BASE;
771 u32 saveFBC_LL_BASE;
772 u32 saveFBC_CONTROL;
773 u32 saveFBC_CONTROL2;
0da3ea12
JB
774 u32 saveIER;
775 u32 saveIIR;
776 u32 saveIMR;
42048781
ZW
777 u32 saveDEIER;
778 u32 saveDEIMR;
779 u32 saveGTIER;
780 u32 saveGTIMR;
781 u32 saveFDI_RXA_IMR;
782 u32 saveFDI_RXB_IMR;
1f84e550 783 u32 saveCACHE_MODE_0;
1f84e550 784 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
785 u32 saveSWF0[16];
786 u32 saveSWF1[16];
787 u32 saveSWF2[3];
788 u8 saveMSR;
789 u8 saveSR[8];
123f794f 790 u8 saveGR[25];
ba8bbcf6 791 u8 saveAR_INDEX;
a59e122a 792 u8 saveAR[21];
ba8bbcf6 793 u8 saveDACMASK;
a59e122a 794 u8 saveCR[37];
4b9de737 795 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
796 u32 saveCURACNTR;
797 u32 saveCURAPOS;
798 u32 saveCURABASE;
799 u32 saveCURBCNTR;
800 u32 saveCURBPOS;
801 u32 saveCURBBASE;
802 u32 saveCURSIZE;
a4fc5ed6
KP
803 u32 saveDP_B;
804 u32 saveDP_C;
805 u32 saveDP_D;
806 u32 savePIPEA_GMCH_DATA_M;
807 u32 savePIPEB_GMCH_DATA_M;
808 u32 savePIPEA_GMCH_DATA_N;
809 u32 savePIPEB_GMCH_DATA_N;
810 u32 savePIPEA_DP_LINK_M;
811 u32 savePIPEB_DP_LINK_M;
812 u32 savePIPEA_DP_LINK_N;
813 u32 savePIPEB_DP_LINK_N;
42048781
ZW
814 u32 saveFDI_RXA_CTL;
815 u32 saveFDI_TXA_CTL;
816 u32 saveFDI_RXB_CTL;
817 u32 saveFDI_TXB_CTL;
818 u32 savePFA_CTL_1;
819 u32 savePFB_CTL_1;
820 u32 savePFA_WIN_SZ;
821 u32 savePFB_WIN_SZ;
822 u32 savePFA_WIN_POS;
823 u32 savePFB_WIN_POS;
5586c8bc
ZW
824 u32 savePCH_DREF_CONTROL;
825 u32 saveDISP_ARB_CTL;
826 u32 savePIPEA_DATA_M1;
827 u32 savePIPEA_DATA_N1;
828 u32 savePIPEA_LINK_M1;
829 u32 savePIPEA_LINK_N1;
830 u32 savePIPEB_DATA_M1;
831 u32 savePIPEB_DATA_N1;
832 u32 savePIPEB_LINK_M1;
833 u32 savePIPEB_LINK_N1;
b5b72e89 834 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 835 u32 savePCH_PORT_HOTPLUG;
f4c956ad 836};
c85aa885
DV
837
838struct intel_gen6_power_mgmt {
59cdb63d 839 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
840 struct work_struct work;
841 u32 pm_iir;
59cdb63d
DV
842
843 /* On vlv we need to manually drop to Vmin with a delayed work. */
844 struct delayed_work vlv_work;
c85aa885
DV
845
846 /* The below variables an all the rps hw state are protected by
847 * dev->struct mutext. */
848 u8 cur_delay;
849 u8 min_delay;
850 u8 max_delay;
52ceb908 851 u8 rpe_delay;
31c77388 852 u8 hw_max;
1a01ab3b
JB
853
854 struct delayed_work delayed_resume_work;
4fc688ce
JB
855
856 /*
857 * Protects RPS/RC6 register access and PCU communication.
858 * Must be taken after struct_mutex if nested.
859 */
860 struct mutex hw_lock;
c85aa885
DV
861};
862
1a240d4d
DV
863/* defined intel_pm.c */
864extern spinlock_t mchdev_lock;
865
c85aa885
DV
866struct intel_ilk_power_mgmt {
867 u8 cur_delay;
868 u8 min_delay;
869 u8 max_delay;
870 u8 fmax;
871 u8 fstart;
872
873 u64 last_count1;
874 unsigned long last_time1;
875 unsigned long chipset_power;
876 u64 last_count2;
877 struct timespec last_time2;
878 unsigned long gfx_power;
879 u8 corr;
880
881 int c_m;
882 int r_t;
3e373948
DV
883
884 struct drm_i915_gem_object *pwrctx;
885 struct drm_i915_gem_object *renderctx;
c85aa885
DV
886};
887
a38911a3
WX
888/* Power well structure for haswell */
889struct i915_power_well {
890 struct drm_device *device;
891 spinlock_t lock;
892 /* power well enable/disable usage count */
893 int count;
894 int i915_request;
895};
896
231f42a4
DV
897struct i915_dri1_state {
898 unsigned allow_batchbuffer : 1;
899 u32 __iomem *gfx_hws_cpu_addr;
900
901 unsigned int cpp;
902 int back_offset;
903 int front_offset;
904 int current_page;
905 int page_flipping;
906
907 uint32_t counter;
908};
909
db1b76ca
DV
910struct i915_ums_state {
911 /**
912 * Flag if the X Server, and thus DRM, is not currently in
913 * control of the device.
914 *
915 * This is set between LeaveVT and EnterVT. It needs to be
916 * replaced with a semaphore. It also needs to be
917 * transitioned away from for kernel modesetting.
918 */
919 int mm_suspended;
920};
921
35a85ac6 922#define MAX_L3_SLICES 2
a4da4fa4 923struct intel_l3_parity {
35a85ac6 924 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 925 struct work_struct error_work;
35a85ac6 926 int which_slice;
a4da4fa4
DV
927};
928
4b5aed62 929struct i915_gem_mm {
4b5aed62
DV
930 /** Memory allocator for GTT stolen memory */
931 struct drm_mm stolen;
4b5aed62
DV
932 /** List of all objects in gtt_space. Used to restore gtt
933 * mappings on resume */
934 struct list_head bound_list;
935 /**
936 * List of objects which are not bound to the GTT (thus
937 * are idle and not used by the GPU) but still have
938 * (presumably uncached) pages still attached.
939 */
940 struct list_head unbound_list;
941
942 /** Usable portion of the GTT for GEM */
943 unsigned long stolen_base; /* limited to low memory (32-bit) */
944
4b5aed62
DV
945 /** PPGTT used for aliasing the PPGTT with the GTT */
946 struct i915_hw_ppgtt *aliasing_ppgtt;
947
948 struct shrinker inactive_shrinker;
949 bool shrinker_no_lock_stealing;
950
4b5aed62
DV
951 /** LRU list of objects with fence regs on them. */
952 struct list_head fence_list;
953
954 /**
955 * We leave the user IRQ off as much as possible,
956 * but this means that requests will finish and never
957 * be retired once the system goes idle. Set a timer to
958 * fire periodically while the ring is running. When it
959 * fires, go retire requests.
960 */
961 struct delayed_work retire_work;
962
963 /**
964 * Are we in a non-interruptible section of code like
965 * modesetting?
966 */
967 bool interruptible;
968
4b5aed62
DV
969 /** Bit 6 swizzling required for X tiling */
970 uint32_t bit_6_swizzle_x;
971 /** Bit 6 swizzling required for Y tiling */
972 uint32_t bit_6_swizzle_y;
973
974 /* storage for physical objects */
975 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
976
977 /* accounting, useful for userland debugging */
c20e8355 978 spinlock_t object_stat_lock;
4b5aed62
DV
979 size_t object_memory;
980 u32 object_count;
981};
982
edc3d884
MK
983struct drm_i915_error_state_buf {
984 unsigned bytes;
985 unsigned size;
986 int err;
987 u8 *buf;
988 loff_t start;
989 loff_t pos;
990};
991
fc16b48b
MK
992struct i915_error_state_file_priv {
993 struct drm_device *dev;
994 struct drm_i915_error_state *error;
995};
996
99584db3
DV
997struct i915_gpu_error {
998 /* For hangcheck timer */
999#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1000#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1001 /* Hang gpu twice in this window and your context gets banned */
1002#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1003
99584db3 1004 struct timer_list hangcheck_timer;
99584db3
DV
1005
1006 /* For reset and error_state handling. */
1007 spinlock_t lock;
1008 /* Protected by the above dev->gpu_error.lock. */
1009 struct drm_i915_error_state *first_error;
1010 struct work_struct work;
99584db3 1011
1f83fee0 1012 /**
f69061be 1013 * State variable and reset counter controlling the reset flow
1f83fee0 1014 *
f69061be
DV
1015 * Upper bits are for the reset counter. This counter is used by the
1016 * wait_seqno code to race-free noticed that a reset event happened and
1017 * that it needs to restart the entire ioctl (since most likely the
1018 * seqno it waited for won't ever signal anytime soon).
1019 *
1020 * This is important for lock-free wait paths, where no contended lock
1021 * naturally enforces the correct ordering between the bail-out of the
1022 * waiter and the gpu reset work code.
1f83fee0
DV
1023 *
1024 * Lowest bit controls the reset state machine: Set means a reset is in
1025 * progress. This state will (presuming we don't have any bugs) decay
1026 * into either unset (successful reset) or the special WEDGED value (hw
1027 * terminally sour). All waiters on the reset_queue will be woken when
1028 * that happens.
1029 */
1030 atomic_t reset_counter;
1031
1032 /**
1033 * Special values/flags for reset_counter
1034 *
1035 * Note that the code relies on
1036 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
1037 * being true.
1038 */
1039#define I915_RESET_IN_PROGRESS_FLAG 1
1040#define I915_WEDGED 0xffffffff
1041
1042 /**
1043 * Waitqueue to signal when the reset has completed. Used by clients
1044 * that wait for dev_priv->mm.wedged to settle.
1045 */
1046 wait_queue_head_t reset_queue;
33196ded 1047
99584db3
DV
1048 /* For gpu hang simulation. */
1049 unsigned int stop_rings;
1050};
1051
b8efb17b
ZR
1052enum modeset_restore {
1053 MODESET_ON_LID_OPEN,
1054 MODESET_DONE,
1055 MODESET_SUSPENDED,
1056};
1057
41aa3448
RV
1058struct intel_vbt_data {
1059 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1060 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1061
1062 /* Feature bits */
1063 unsigned int int_tv_support:1;
1064 unsigned int lvds_dither:1;
1065 unsigned int lvds_vbt:1;
1066 unsigned int int_crt_support:1;
1067 unsigned int lvds_use_ssc:1;
1068 unsigned int display_clock_mode:1;
1069 unsigned int fdi_rx_polarity_inverted:1;
1070 int lvds_ssc_freq;
1071 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1072
1073 /* eDP */
1074 int edp_rate;
1075 int edp_lanes;
1076 int edp_preemphasis;
1077 int edp_vswing;
1078 bool edp_initialized;
1079 bool edp_support;
1080 int edp_bpp;
1081 struct edp_power_seq edp_pps;
1082
d17c5443
SK
1083 /* MIPI DSI */
1084 struct {
1085 u16 panel_id;
1086 } dsi;
1087
41aa3448
RV
1088 int crt_ddc_pin;
1089
1090 int child_dev_num;
1091 struct child_device_config *child_dev;
1092};
1093
77c122bc
VS
1094enum intel_ddb_partitioning {
1095 INTEL_DDB_PART_1_2,
1096 INTEL_DDB_PART_5_6, /* IVB+ */
1097};
1098
1fd527cc
VS
1099struct intel_wm_level {
1100 bool enable;
1101 uint32_t pri_val;
1102 uint32_t spr_val;
1103 uint32_t cur_val;
1104 uint32_t fbc_val;
1105};
1106
c67a470b
PZ
1107/*
1108 * This struct tracks the state needed for the Package C8+ feature.
1109 *
1110 * Package states C8 and deeper are really deep PC states that can only be
1111 * reached when all the devices on the system allow it, so even if the graphics
1112 * device allows PC8+, it doesn't mean the system will actually get to these
1113 * states.
1114 *
1115 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1116 * is disabled and the GPU is idle. When these conditions are met, we manually
1117 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1118 * refclk to Fclk.
1119 *
1120 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1121 * the state of some registers, so when we come back from PC8+ we need to
1122 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1123 * need to take care of the registers kept by RC6.
1124 *
1125 * The interrupt disabling is part of the requirements. We can only leave the
1126 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1127 * can lock the machine.
1128 *
1129 * Ideally every piece of our code that needs PC8+ disabled would call
1130 * hsw_disable_package_c8, which would increment disable_count and prevent the
1131 * system from reaching PC8+. But we don't have a symmetric way to do this for
1132 * everything, so we have the requirements_met and gpu_idle variables. When we
1133 * switch requirements_met or gpu_idle to true we decrease disable_count, and
1134 * increase it in the opposite case. The requirements_met variable is true when
1135 * all the CRTCs, encoders and the power well are disabled. The gpu_idle
1136 * variable is true when the GPU is idle.
1137 *
1138 * In addition to everything, we only actually enable PC8+ if disable_count
1139 * stays at zero for at least some seconds. This is implemented with the
1140 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1141 * consecutive times when all screens are disabled and some background app
1142 * queries the state of our connectors, or we have some application constantly
1143 * waking up to use the GPU. Only after the enable_work function actually
1144 * enables PC8+ the "enable" variable will become true, which means that it can
1145 * be false even if disable_count is 0.
1146 *
1147 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1148 * goes back to false exactly before we reenable the IRQs. We use this variable
1149 * to check if someone is trying to enable/disable IRQs while they're supposed
1150 * to be disabled. This shouldn't happen and we'll print some error messages in
1151 * case it happens, but if it actually happens we'll also update the variables
1152 * inside struct regsave so when we restore the IRQs they will contain the
1153 * latest expected values.
1154 *
1155 * For more, read "Display Sequences for Package C8" on our documentation.
1156 */
1157struct i915_package_c8 {
1158 bool requirements_met;
1159 bool gpu_idle;
1160 bool irqs_disabled;
1161 /* Only true after the delayed work task actually enables it. */
1162 bool enabled;
1163 int disable_count;
1164 struct mutex lock;
1165 struct delayed_work enable_work;
1166
1167 struct {
1168 uint32_t deimr;
1169 uint32_t sdeimr;
1170 uint32_t gtimr;
1171 uint32_t gtier;
1172 uint32_t gen6_pmimr;
1173 } regsave;
1174};
1175
f4c956ad
DV
1176typedef struct drm_i915_private {
1177 struct drm_device *dev;
42dcedd4 1178 struct kmem_cache *slab;
f4c956ad
DV
1179
1180 const struct intel_device_info *info;
1181
1182 int relative_constants_mode;
1183
1184 void __iomem *regs;
1185
907b28c5 1186 struct intel_uncore uncore;
f4c956ad
DV
1187
1188 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1189
28c70f16 1190
f4c956ad
DV
1191 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1192 * controller on different i2c buses. */
1193 struct mutex gmbus_mutex;
1194
1195 /**
1196 * Base address of the gmbus and gpio block.
1197 */
1198 uint32_t gpio_mmio_base;
1199
28c70f16
DV
1200 wait_queue_head_t gmbus_wait_queue;
1201
f4c956ad
DV
1202 struct pci_dev *bridge_dev;
1203 struct intel_ring_buffer ring[I915_NUM_RINGS];
f72b3435 1204 uint32_t last_seqno, next_seqno;
f4c956ad
DV
1205
1206 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
1207 struct resource mch_res;
1208
1209 atomic_t irq_received;
1210
1211 /* protects the irq masks */
1212 spinlock_t irq_lock;
1213
9ee32fea
DV
1214 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1215 struct pm_qos_request pm_qos;
1216
f4c956ad 1217 /* DPIO indirect register protection */
09153000 1218 struct mutex dpio_lock;
f4c956ad
DV
1219
1220 /** Cached value of IMR to avoid reads in updating the bitfield */
f4c956ad
DV
1221 u32 irq_mask;
1222 u32 gt_irq_mask;
605cd25b 1223 u32 pm_irq_mask;
f4c956ad 1224
f4c956ad 1225 struct work_struct hotplug_work;
52d7eced 1226 bool enable_hotplug_processing;
b543fb04
EE
1227 struct {
1228 unsigned long hpd_last_jiffies;
1229 int hpd_cnt;
1230 enum {
1231 HPD_ENABLED = 0,
1232 HPD_DISABLED = 1,
1233 HPD_MARK_DISABLED = 2
1234 } hpd_mark;
1235 } hpd_stats[HPD_NUM_PINS];
142e2398 1236 u32 hpd_event_bits;
ac4c16c5 1237 struct timer_list hotplug_reenable_timer;
f4c956ad 1238
7f1f3851 1239 int num_plane;
f4c956ad 1240
5c3fe8b0 1241 struct i915_fbc fbc;
f4c956ad 1242 struct intel_opregion opregion;
41aa3448 1243 struct intel_vbt_data vbt;
f4c956ad
DV
1244
1245 /* overlay */
1246 struct intel_overlay *overlay;
2c6602df 1247 unsigned int sprite_scaling_enabled;
f4c956ad 1248
31ad8ec6
JN
1249 /* backlight */
1250 struct {
1251 int level;
1252 bool enabled;
8ba2d185 1253 spinlock_t lock; /* bl registers and the above bl fields */
31ad8ec6
JN
1254 struct backlight_device *device;
1255 } backlight;
1256
f4c956ad 1257 /* LVDS info */
f4c956ad
DV
1258 bool no_aux_handshake;
1259
f4c956ad
DV
1260 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1261 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1262 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1263
1264 unsigned int fsb_freq, mem_freq, is_ddr3;
1265
645416f5
DV
1266 /**
1267 * wq - Driver workqueue for GEM.
1268 *
1269 * NOTE: Work items scheduled here are not allowed to grab any modeset
1270 * locks, for otherwise the flushing done in the pageflip code will
1271 * result in deadlocks.
1272 */
f4c956ad
DV
1273 struct workqueue_struct *wq;
1274
1275 /* Display functions */
1276 struct drm_i915_display_funcs display;
1277
1278 /* PCH chipset type */
1279 enum intel_pch pch_type;
17a303ec 1280 unsigned short pch_id;
f4c956ad
DV
1281
1282 unsigned long quirks;
1283
b8efb17b
ZR
1284 enum modeset_restore modeset_restore;
1285 struct mutex modeset_restore_lock;
673a394b 1286
a7bbbd63 1287 struct list_head vm_list; /* Global list of all address spaces */
853ba5d2 1288 struct i915_gtt gtt; /* VMA representing the global address space */
5d4545ae 1289
4b5aed62 1290 struct i915_gem_mm mm;
8781342d 1291
8781342d
DV
1292 /* Kernel Modesetting */
1293
9b9d172d 1294 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1295
27f8227b
JB
1296 struct drm_crtc *plane_to_crtc_mapping[3];
1297 struct drm_crtc *pipe_to_crtc_mapping[3];
6b95a207
KH
1298 wait_queue_head_t pending_flip_queue;
1299
e72f9fbf
DV
1300 int num_shared_dpll;
1301 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
6441ab5f 1302 struct intel_ddi_plls ddi_plls;
ee7b9f93 1303
652c393a
JB
1304 /* Reclocking support */
1305 bool render_reclock_avail;
1306 bool lvds_downclock_avail;
18f9ed12
ZY
1307 /* indicates the reduced downclock for LVDS*/
1308 int lvds_downclock;
652c393a 1309 u16 orig_clock;
f97108d1 1310
c4804411 1311 bool mchbar_need_disable;
f97108d1 1312
a4da4fa4
DV
1313 struct intel_l3_parity l3_parity;
1314
59124506
BW
1315 /* Cannot be determined by PCIID. You must always read a register. */
1316 size_t ellc_size;
1317
c6a828d3 1318 /* gen6+ rps state */
c85aa885 1319 struct intel_gen6_power_mgmt rps;
c6a828d3 1320
20e4d407
DV
1321 /* ilk-only ips/rps state. Everything in here is protected by the global
1322 * mchdev_lock in intel_pm.c */
c85aa885 1323 struct intel_ilk_power_mgmt ips;
b5e50c3f 1324
a38911a3
WX
1325 /* Haswell power well */
1326 struct i915_power_well power_well;
1327
3f51e471
RV
1328 enum no_psr_reason no_psr_reason;
1329
99584db3 1330 struct i915_gpu_error gpu_error;
ae681d96 1331
c9cddffc
JB
1332 struct drm_i915_gem_object *vlv_pctx;
1333
8be48d92
DA
1334 /* list of fbdev register on this device */
1335 struct intel_fbdev *fbdev;
e953fd7b 1336
073f34d9
JB
1337 /*
1338 * The console may be contended at resume, but we don't
1339 * want it to block on it.
1340 */
1341 struct work_struct console_resume_work;
1342
e953fd7b 1343 struct drm_property *broadcast_rgb_property;
3f43c48d 1344 struct drm_property *force_audio_property;
e3689190 1345
254f965c
BW
1346 bool hw_contexts_disabled;
1347 uint32_t hw_context_size;
a33afea5 1348 struct list_head context_list;
f4c956ad 1349
3e68320e 1350 u32 fdi_rx_config;
68d18ad7 1351
f4c956ad 1352 struct i915_suspend_saved_registers regfile;
231f42a4 1353
53615a5e
VS
1354 struct {
1355 /*
1356 * Raw watermark latency values:
1357 * in 0.1us units for WM0,
1358 * in 0.5us units for WM1+.
1359 */
1360 /* primary */
1361 uint16_t pri_latency[5];
1362 /* sprite */
1363 uint16_t spr_latency[5];
1364 /* cursor */
1365 uint16_t cur_latency[5];
1366 } wm;
1367
c67a470b
PZ
1368 struct i915_package_c8 pc8;
1369
231f42a4
DV
1370 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1371 * here! */
1372 struct i915_dri1_state dri1;
db1b76ca
DV
1373 /* Old ums support infrastructure, same warning applies. */
1374 struct i915_ums_state ums;
1da177e4
LT
1375} drm_i915_private_t;
1376
2c1792a1
CW
1377static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1378{
1379 return dev->dev_private;
1380}
1381
b4519513
CW
1382/* Iterate over initialised rings */
1383#define for_each_ring(ring__, dev_priv__, i__) \
1384 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1385 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1386
b1d7e4b4
WF
1387enum hdmi_force_audio {
1388 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1389 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1390 HDMI_AUDIO_AUTO, /* trust EDID */
1391 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1392};
1393
190d6cd5 1394#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1395
37e680a1
CW
1396struct drm_i915_gem_object_ops {
1397 /* Interface between the GEM object and its backing storage.
1398 * get_pages() is called once prior to the use of the associated set
1399 * of pages before to binding them into the GTT, and put_pages() is
1400 * called after we no longer need them. As we expect there to be
1401 * associated cost with migrating pages between the backing storage
1402 * and making them available for the GPU (e.g. clflush), we may hold
1403 * onto the pages after they are no longer referenced by the GPU
1404 * in case they may be used again shortly (for example migrating the
1405 * pages to a different memory domain within the GTT). put_pages()
1406 * will therefore most likely be called when the object itself is
1407 * being released or under memory pressure (where we attempt to
1408 * reap pages for the shrinker).
1409 */
1410 int (*get_pages)(struct drm_i915_gem_object *);
1411 void (*put_pages)(struct drm_i915_gem_object *);
1412};
1413
673a394b 1414struct drm_i915_gem_object {
c397b908 1415 struct drm_gem_object base;
673a394b 1416
37e680a1
CW
1417 const struct drm_i915_gem_object_ops *ops;
1418
2f633156
BW
1419 /** List of VMAs backed by this object */
1420 struct list_head vma_list;
1421
c1ad11fc
CW
1422 /** Stolen memory for this object, instead of being backed by shmem. */
1423 struct drm_mm_node *stolen;
35c20a60 1424 struct list_head global_list;
673a394b 1425
69dc4987 1426 struct list_head ring_list;
b25cb2f8
BW
1427 /** Used in execbuf to temporarily hold a ref */
1428 struct list_head obj_exec_link;
673a394b
EA
1429
1430 /**
65ce3027
CW
1431 * This is set if the object is on the active lists (has pending
1432 * rendering and so a non-zero seqno), and is not set if it i s on
1433 * inactive (ready to be unbound) list.
673a394b 1434 */
0206e353 1435 unsigned int active:1;
673a394b
EA
1436
1437 /**
1438 * This is set if the object has been written to since last bound
1439 * to the GTT
1440 */
0206e353 1441 unsigned int dirty:1;
778c3544
DV
1442
1443 /**
1444 * Fence register bits (if any) for this object. Will be set
1445 * as needed when mapped into the GTT.
1446 * Protected by dev->struct_mutex.
778c3544 1447 */
4b9de737 1448 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1449
778c3544
DV
1450 /**
1451 * Advice: are the backing pages purgeable?
1452 */
0206e353 1453 unsigned int madv:2;
778c3544 1454
778c3544
DV
1455 /**
1456 * Current tiling mode for the object.
1457 */
0206e353 1458 unsigned int tiling_mode:2;
5d82e3e6
CW
1459 /**
1460 * Whether the tiling parameters for the currently associated fence
1461 * register have changed. Note that for the purposes of tracking
1462 * tiling changes we also treat the unfenced register, the register
1463 * slot that the object occupies whilst it executes a fenced
1464 * command (such as BLT on gen2/3), as a "fence".
1465 */
1466 unsigned int fence_dirty:1;
778c3544
DV
1467
1468 /** How many users have pinned this object in GTT space. The following
1469 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1470 * (via user_pin_count), execbuffer (objects are not allowed multiple
1471 * times for the same batchbuffer), and the framebuffer code. When
1472 * switching/pageflipping, the framebuffer code has at most two buffers
1473 * pinned per crtc.
1474 *
1475 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1476 * bits with absolutely no headroom. So use 4 bits. */
0206e353 1477 unsigned int pin_count:4;
778c3544 1478#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 1479
75e9e915
DV
1480 /**
1481 * Is the object at the current location in the gtt mappable and
1482 * fenceable? Used to avoid costly recalculations.
1483 */
0206e353 1484 unsigned int map_and_fenceable:1;
75e9e915 1485
fb7d516a
DV
1486 /**
1487 * Whether the current gtt mapping needs to be mappable (and isn't just
1488 * mappable by accident). Track pin and fault separate for a more
1489 * accurate mappable working set.
1490 */
0206e353
AJ
1491 unsigned int fault_mappable:1;
1492 unsigned int pin_mappable:1;
cc98b413 1493 unsigned int pin_display:1;
fb7d516a 1494
caea7476
CW
1495 /*
1496 * Is the GPU currently using a fence to access this buffer,
1497 */
1498 unsigned int pending_fenced_gpu_access:1;
1499 unsigned int fenced_gpu_access:1;
1500
651d794f 1501 unsigned int cache_level:3;
93dfb40c 1502
7bddb01f 1503 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1504 unsigned int has_global_gtt_mapping:1;
9da3da66 1505 unsigned int has_dma_mapping:1;
7bddb01f 1506
9da3da66 1507 struct sg_table *pages;
a5570178 1508 int pages_pin_count;
673a394b 1509
1286ff73 1510 /* prime dma-buf support */
9a70cc2a
DA
1511 void *dma_buf_vmapping;
1512 int vmapping_count;
1513
caea7476
CW
1514 struct intel_ring_buffer *ring;
1515
1c293ea3 1516 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1517 uint32_t last_read_seqno;
1518 uint32_t last_write_seqno;
caea7476
CW
1519 /** Breadcrumb of last fenced GPU access to the buffer. */
1520 uint32_t last_fenced_seqno;
673a394b 1521
778c3544 1522 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1523 uint32_t stride;
673a394b 1524
280b713b 1525 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1526 unsigned long *bit_17;
280b713b 1527
79e53945
JB
1528 /** User space pin count and filp owning the pin */
1529 uint32_t user_pin_count;
1530 struct drm_file *pin_filp;
71acb5eb
DA
1531
1532 /** for phy allocated objects */
1533 struct drm_i915_gem_phys_object *phys_obj;
673a394b 1534};
b45305fc 1535#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
673a394b 1536
62b8b215 1537#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1538
673a394b
EA
1539/**
1540 * Request queue structure.
1541 *
1542 * The request queue allows us to note sequence numbers that have been emitted
1543 * and may be associated with active buffers to be retired.
1544 *
1545 * By keeping this list, we can avoid having to do questionable
1546 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1547 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1548 */
1549struct drm_i915_gem_request {
852835f3
ZN
1550 /** On Which ring this request was generated */
1551 struct intel_ring_buffer *ring;
1552
673a394b
EA
1553 /** GEM sequence number associated with this request. */
1554 uint32_t seqno;
1555
7d736f4f
MK
1556 /** Position in the ringbuffer of the start of the request */
1557 u32 head;
1558
1559 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1560 u32 tail;
1561
0e50e96b
MK
1562 /** Context related to this request */
1563 struct i915_hw_context *ctx;
1564
7d736f4f
MK
1565 /** Batch buffer related to this request if any */
1566 struct drm_i915_gem_object *batch_obj;
1567
673a394b
EA
1568 /** Time at which this request was emitted, in jiffies. */
1569 unsigned long emitted_jiffies;
1570
b962442e 1571 /** global list entry for this request */
673a394b 1572 struct list_head list;
b962442e 1573
f787a5f5 1574 struct drm_i915_file_private *file_priv;
b962442e
EA
1575 /** file_priv list entry for this request */
1576 struct list_head client_list;
673a394b
EA
1577};
1578
1579struct drm_i915_file_private {
1580 struct {
99057c81 1581 spinlock_t lock;
b962442e 1582 struct list_head request_list;
673a394b 1583 } mm;
40521054 1584 struct idr context_idr;
e59ec13d
MK
1585
1586 struct i915_ctx_hang_stats hang_stats;
673a394b
EA
1587};
1588
2c1792a1 1589#define INTEL_INFO(dev) (to_i915(dev)->info)
cae5852d
ZN
1590
1591#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1592#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1593#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1594#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1595#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1596#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1597#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1598#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1599#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1600#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1601#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1602#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1603#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1604#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1605#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1606#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
cae5852d 1607#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
4b65177b 1608#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
8ab43976
JB
1609#define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
1610 (dev)->pci_device == 0x0152 || \
1611 (dev)->pci_device == 0x015a)
6547fbdb
DV
1612#define IS_SNB_GT1(dev) ((dev)->pci_device == 0x0102 || \
1613 (dev)->pci_device == 0x0106 || \
1614 (dev)->pci_device == 0x010A)
70a3eb7a 1615#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1616#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
cae5852d 1617#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c
PZ
1618#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
1619 ((dev)->pci_device & 0xFF00) == 0x0C00)
d567b07f
PZ
1620#define IS_ULT(dev) (IS_HASWELL(dev) && \
1621 ((dev)->pci_device & 0xFF00) == 0x0A00)
9435373e
RV
1622#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
1623 ((dev)->pci_device & 0x00F0) == 0x0020)
b833d685 1624#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 1625
85436696
JB
1626/*
1627 * The genX designation typically refers to the render engine, so render
1628 * capability related checks should use IS_GEN, while display and other checks
1629 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1630 * chips, etc.).
1631 */
cae5852d
ZN
1632#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1633#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1634#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1635#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1636#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1637#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
cae5852d
ZN
1638
1639#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1640#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
f72a1183 1641#define HAS_VEBOX(dev) (INTEL_INFO(dev)->has_vebox_ring)
3d29b842 1642#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
651d794f 1643#define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
cae5852d
ZN
1644#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1645
254f965c 1646#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
93553609 1647#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1d2a314c 1648
05394f39 1649#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1650#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1651
b45305fc
DV
1652/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1653#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1654
cae5852d
ZN
1655/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1656 * rows, which changed the alignment requirements and fence programming.
1657 */
1658#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1659 IS_I915GM(dev)))
1660#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1661#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1662#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1663#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1664#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1665#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
1666
1667#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1668#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1669#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1670
f5adf94e
DL
1671#define HAS_IPS(dev) (IS_ULT(dev))
1672
dd93be58 1673#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
86d52df6 1674#define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
30568c45 1675#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
affa9354 1676
17a303ec
PZ
1677#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1678#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1679#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1680#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1681#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1682#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1683
2c1792a1 1684#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
eb877ebf 1685#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1686#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1687#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 1688#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 1689#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 1690
b7884eb4
DV
1691#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1692
f27b9265 1693#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
35a85ac6 1694#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_GPU_CACHE(dev))
e1ef7cc2 1695
c8735b0c
BW
1696#define GT_FREQUENCY_MULTIPLIER 50
1697
05394f39
CW
1698#include "i915_trace.h"
1699
83b7f9ac
ED
1700/**
1701 * RC6 is a special power stage which allows the GPU to enter an very
1702 * low-voltage mode when idle, using down to 0V while at this stage. This
1703 * stage is entered automatically when the GPU is idle when RC6 support is
1704 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1705 *
1706 * There are different RC6 modes available in Intel GPU, which differentiate
1707 * among each other with the latency required to enter and leave RC6 and
1708 * voltage consumed by the GPU in different states.
1709 *
1710 * The combination of the following flags define which states GPU is allowed
1711 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1712 * RC6pp is deepest RC6. Their support by hardware varies according to the
1713 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1714 * which brings the most power savings; deeper states save more power, but
1715 * require higher latency to switch to and wake up.
1716 */
1717#define INTEL_RC6_ENABLE (1<<0)
1718#define INTEL_RC6p_ENABLE (1<<1)
1719#define INTEL_RC6pp_ENABLE (1<<2)
1720
baa70943 1721extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639 1722extern int i915_max_ioctl;
a35d9d3c
BW
1723extern unsigned int i915_fbpercrtc __always_unused;
1724extern int i915_panel_ignore_lid __read_mostly;
1725extern unsigned int i915_powersave __read_mostly;
f45b5557 1726extern int i915_semaphores __read_mostly;
a35d9d3c 1727extern unsigned int i915_lvds_downclock __read_mostly;
121d527a 1728extern int i915_lvds_channel_mode __read_mostly;
4415e63b 1729extern int i915_panel_use_ssc __read_mostly;
a35d9d3c 1730extern int i915_vbt_sdvo_panel_type __read_mostly;
c0f372b3 1731extern int i915_enable_rc6 __read_mostly;
4415e63b 1732extern int i915_enable_fbc __read_mostly;
a35d9d3c 1733extern bool i915_enable_hangcheck __read_mostly;
650dc07e 1734extern int i915_enable_ppgtt __read_mostly;
105b7c11 1735extern int i915_enable_psr __read_mostly;
0a3af268 1736extern unsigned int i915_preliminary_hw_support __read_mostly;
2124b72e 1737extern int i915_disable_power_well __read_mostly;
3c4ca58c 1738extern int i915_enable_ips __read_mostly;
2385bdf0 1739extern bool i915_fastboot __read_mostly;
c67a470b 1740extern int i915_enable_pc8 __read_mostly;
90058745 1741extern int i915_pc8_timeout __read_mostly;
0b74b508 1742extern bool i915_prefault_disable __read_mostly;
b3a83639 1743
6a9ee8af
DA
1744extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1745extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1746extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1747extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1748
1da177e4 1749 /* i915_dma.c */
d05c617e 1750void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 1751extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1752extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1753extern int i915_driver_unload(struct drm_device *);
673a394b 1754extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1755extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1756extern void i915_driver_preclose(struct drm_device *dev,
1757 struct drm_file *file_priv);
673a394b
EA
1758extern void i915_driver_postclose(struct drm_device *dev,
1759 struct drm_file *file_priv);
84b1fd10 1760extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 1761#ifdef CONFIG_COMPAT
0d6aa60b
DA
1762extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1763 unsigned long arg);
c43b5634 1764#endif
673a394b 1765extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1766 struct drm_clip_rect *box,
1767 int DR1, int DR4);
8e96d9c4 1768extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 1769extern int i915_reset(struct drm_device *dev);
7648fa99
JB
1770extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1771extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1772extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1773extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1774
073f34d9 1775extern void intel_console_resume(struct work_struct *work);
af6061af 1776
1da177e4 1777/* i915_irq.c */
10cd45b6 1778void i915_queue_hangcheck(struct drm_device *dev);
527f9e90 1779void i915_handle_error(struct drm_device *dev, bool wedged);
1da177e4 1780
f71d4af4 1781extern void intel_irq_init(struct drm_device *dev);
e1b4d303 1782extern void intel_pm_init(struct drm_device *dev);
20afbda2 1783extern void intel_hpd_init(struct drm_device *dev);
907b28c5
CW
1784extern void intel_pm_init(struct drm_device *dev);
1785
1786extern void intel_uncore_sanitize(struct drm_device *dev);
1787extern void intel_uncore_early_sanitize(struct drm_device *dev);
1788extern void intel_uncore_init(struct drm_device *dev);
907b28c5
CW
1789extern void intel_uncore_clear_errors(struct drm_device *dev);
1790extern void intel_uncore_check_errors(struct drm_device *dev);
b1f14ad0 1791
7c463586
KP
1792void
1793i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1794
1795void
1796i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1797
673a394b
EA
1798/* i915_gem.c */
1799int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1800 struct drm_file *file_priv);
1801int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1802 struct drm_file *file_priv);
1803int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1804 struct drm_file *file_priv);
1805int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1806 struct drm_file *file_priv);
1807int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1808 struct drm_file *file_priv);
de151cf6
JB
1809int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1810 struct drm_file *file_priv);
673a394b
EA
1811int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1812 struct drm_file *file_priv);
1813int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1814 struct drm_file *file_priv);
1815int i915_gem_execbuffer(struct drm_device *dev, void *data,
1816 struct drm_file *file_priv);
76446cac
JB
1817int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1818 struct drm_file *file_priv);
673a394b
EA
1819int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1820 struct drm_file *file_priv);
1821int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1822 struct drm_file *file_priv);
1823int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1824 struct drm_file *file_priv);
199adf40
BW
1825int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1826 struct drm_file *file);
1827int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1828 struct drm_file *file);
673a394b
EA
1829int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1830 struct drm_file *file_priv);
3ef94daa
CW
1831int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1832 struct drm_file *file_priv);
673a394b
EA
1833int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1834 struct drm_file *file_priv);
1835int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1836 struct drm_file *file_priv);
1837int i915_gem_set_tiling(struct drm_device *dev, void *data,
1838 struct drm_file *file_priv);
1839int i915_gem_get_tiling(struct drm_device *dev, void *data,
1840 struct drm_file *file_priv);
5a125c3c
EA
1841int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1842 struct drm_file *file_priv);
23ba4fd0
BW
1843int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1844 struct drm_file *file_priv);
673a394b 1845void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
1846void *i915_gem_object_alloc(struct drm_device *dev);
1847void i915_gem_object_free(struct drm_i915_gem_object *obj);
673a394b 1848int i915_gem_init_object(struct drm_gem_object *obj);
37e680a1
CW
1849void i915_gem_object_init(struct drm_i915_gem_object *obj,
1850 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
1851struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1852 size_t size);
673a394b 1853void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 1854void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 1855
2021746e 1856int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 1857 struct i915_address_space *vm,
2021746e 1858 uint32_t alignment,
86a1ee26
CW
1859 bool map_and_fenceable,
1860 bool nonblocking);
05394f39 1861void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
07fe0b12
BW
1862int __must_check i915_vma_unbind(struct i915_vma *vma);
1863int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
dd624afd 1864int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
05394f39 1865void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1866void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1867
37e680a1 1868int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
1869static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1870{
67d5a50c
ID
1871 struct sg_page_iter sg_iter;
1872
1873 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 1874 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
1875
1876 return NULL;
9da3da66 1877}
a5570178
CW
1878static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1879{
1880 BUG_ON(obj->pages == NULL);
1881 obj->pages_pin_count++;
1882}
1883static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1884{
1885 BUG_ON(obj->pages_pin_count == 0);
1886 obj->pages_pin_count--;
1887}
1888
54cf91dc 1889int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b
BW
1890int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1891 struct intel_ring_buffer *to);
54cf91dc 1892void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
9d773091 1893 struct intel_ring_buffer *ring);
54cf91dc 1894
ff72145b
DA
1895int i915_gem_dumb_create(struct drm_file *file_priv,
1896 struct drm_device *dev,
1897 struct drm_mode_create_dumb *args);
1898int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1899 uint32_t handle, uint64_t *offset);
f787a5f5
CW
1900/**
1901 * Returns true if seq1 is later than seq2.
1902 */
1903static inline bool
1904i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1905{
1906 return (int32_t)(seq1 - seq2) >= 0;
1907}
1908
fca26bb4
MK
1909int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
1910int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 1911int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 1912int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 1913
9a5a53b3 1914static inline bool
1690e1eb
CW
1915i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1916{
1917 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1918 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1919 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
1920 return true;
1921 } else
1922 return false;
1690e1eb
CW
1923}
1924
1925static inline void
1926i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1927{
1928 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1929 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
b8c3af76 1930 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
1690e1eb
CW
1931 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1932 }
1933}
1934
b09a1fec 1935void i915_gem_retire_requests(struct drm_device *dev);
a71d8d94 1936void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
33196ded 1937int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 1938 bool interruptible);
1f83fee0
DV
1939static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
1940{
1941 return unlikely(atomic_read(&error->reset_counter)
1942 & I915_RESET_IN_PROGRESS_FLAG);
1943}
1944
1945static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
1946{
1947 return atomic_read(&error->reset_counter) == I915_WEDGED;
1948}
a71d8d94 1949
069efc1d 1950void i915_gem_reset(struct drm_device *dev);
000433b6 1951bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 1952int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 1953int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 1954int __must_check i915_gem_init_hw(struct drm_device *dev);
c3787e2e 1955int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
f691e2f4 1956void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 1957void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 1958int __must_check i915_gpu_idle(struct drm_device *dev);
2021746e 1959int __must_check i915_gem_idle(struct drm_device *dev);
0025c077
MK
1960int __i915_add_request(struct intel_ring_buffer *ring,
1961 struct drm_file *file,
7d736f4f 1962 struct drm_i915_gem_object *batch_obj,
0025c077
MK
1963 u32 *seqno);
1964#define i915_add_request(ring, seqno) \
854c94a7 1965 __i915_add_request(ring, NULL, NULL, seqno)
199b2bc2
BW
1966int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1967 uint32_t seqno);
de151cf6 1968int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
1969int __must_check
1970i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1971 bool write);
1972int __must_check
dabdfe02
CW
1973i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1974int __must_check
2da3b9b9
CW
1975i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1976 u32 alignment,
2021746e 1977 struct intel_ring_buffer *pipelined);
cc98b413 1978void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
71acb5eb 1979int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 1980 struct drm_i915_gem_object *obj,
6eeefaf3
CW
1981 int id,
1982 int align);
71acb5eb 1983void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 1984 struct drm_i915_gem_object *obj);
71acb5eb 1985void i915_gem_free_all_phys_object(struct drm_device *dev);
05394f39 1986void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 1987
0fa87796
ID
1988uint32_t
1989i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 1990uint32_t
d865110c
ID
1991i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1992 int tiling_mode, bool fenced);
467cffba 1993
e4ffd173
CW
1994int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1995 enum i915_cache_level cache_level);
1996
1286ff73
DV
1997struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1998 struct dma_buf *dma_buf);
1999
2000struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2001 struct drm_gem_object *gem_obj, int flags);
2002
19b2dbde
CW
2003void i915_gem_restore_fences(struct drm_device *dev);
2004
a70a3148
BW
2005unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2006 struct i915_address_space *vm);
2007bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2008bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2009 struct i915_address_space *vm);
2010unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2011 struct i915_address_space *vm);
2012struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2013 struct i915_address_space *vm);
accfef2e
BW
2014struct i915_vma *
2015i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2016 struct i915_address_space *vm);
a70a3148
BW
2017/* Some GGTT VM helpers */
2018#define obj_to_ggtt(obj) \
2019 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2020static inline bool i915_is_ggtt(struct i915_address_space *vm)
2021{
2022 struct i915_address_space *ggtt =
2023 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2024 return vm == ggtt;
2025}
2026
2027static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2028{
2029 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2030}
2031
2032static inline unsigned long
2033i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2034{
2035 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2036}
2037
2038static inline unsigned long
2039i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2040{
2041 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2042}
c37e2204
BW
2043
2044static inline int __must_check
2045i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2046 uint32_t alignment,
2047 bool map_and_fenceable,
2048 bool nonblocking)
2049{
2050 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
2051 map_and_fenceable, nonblocking);
2052}
a70a3148
BW
2053#undef obj_to_ggtt
2054
254f965c
BW
2055/* i915_gem_context.c */
2056void i915_gem_context_init(struct drm_device *dev);
2057void i915_gem_context_fini(struct drm_device *dev);
254f965c 2058void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841
BW
2059int i915_switch_context(struct intel_ring_buffer *ring,
2060 struct drm_file *file, int to_id);
dce3271b
MK
2061void i915_gem_context_free(struct kref *ctx_ref);
2062static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2063{
2064 kref_get(&ctx->ref);
2065}
2066
2067static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2068{
2069 kref_put(&ctx->ref, i915_gem_context_free);
2070}
2071
c0bb617a 2072struct i915_ctx_hang_stats * __must_check
11fa3384 2073i915_gem_context_get_hang_stats(struct drm_device *dev,
c0bb617a
MK
2074 struct drm_file *file,
2075 u32 id);
84624813
BW
2076int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2077 struct drm_file *file);
2078int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2079 struct drm_file *file);
1286ff73 2080
76aaf220 2081/* i915_gem_gtt.c */
1d2a314c 2082void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
7bddb01f
DV
2083void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
2084 struct drm_i915_gem_object *obj,
2085 enum i915_cache_level cache_level);
2086void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
2087 struct drm_i915_gem_object *obj);
1d2a314c 2088
76aaf220 2089void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907
DV
2090int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
2091void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
e4ffd173 2092 enum i915_cache_level cache_level);
05394f39 2093void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
74163907 2094void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
d7e5008f
BW
2095void i915_gem_init_global_gtt(struct drm_device *dev);
2096void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2097 unsigned long mappable_end, unsigned long end);
e76e9aeb 2098int i915_gem_gtt_init(struct drm_device *dev);
d09105c6 2099static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2100{
2101 if (INTEL_INFO(dev)->gen < 6)
2102 intel_gtt_chipset_flush();
2103}
2104
76aaf220 2105
b47eb4a2 2106/* i915_gem_evict.c */
f6cd1f15
BW
2107int __must_check i915_gem_evict_something(struct drm_device *dev,
2108 struct i915_address_space *vm,
2109 int min_size,
42d6ab48
CW
2110 unsigned alignment,
2111 unsigned cache_level,
86a1ee26
CW
2112 bool mappable,
2113 bool nonblock);
68c8c17f 2114int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
6c085a72 2115int i915_gem_evict_everything(struct drm_device *dev);
b47eb4a2 2116
9797fbfb
CW
2117/* i915_gem_stolen.c */
2118int i915_gem_init_stolen(struct drm_device *dev);
11be49eb
CW
2119int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2120void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2121void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2122struct drm_i915_gem_object *
2123i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2124struct drm_i915_gem_object *
2125i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2126 u32 stolen_offset,
2127 u32 gtt_offset,
2128 u32 size);
0104fdbb 2129void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
9797fbfb 2130
673a394b 2131/* i915_gem_tiling.c */
2c1792a1 2132static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67
CW
2133{
2134 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2135
2136 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2137 obj->tiling_mode != I915_TILING_NONE;
2138}
2139
673a394b 2140void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2141void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2142void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2143
2144/* i915_gem_debug.c */
23bc5982
CW
2145#if WATCH_LISTS
2146int i915_verify_lists(struct drm_device *dev);
673a394b 2147#else
23bc5982 2148#define i915_verify_lists(dev) 0
673a394b 2149#endif
1da177e4 2150
2017263e 2151/* i915_debugfs.c */
27c202ad
BG
2152int i915_debugfs_init(struct drm_minor *minor);
2153void i915_debugfs_cleanup(struct drm_minor *minor);
84734a04
MK
2154
2155/* i915_gpu_error.c */
edc3d884
MK
2156__printf(2, 3)
2157void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2158int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2159 const struct i915_error_state_file_priv *error);
4dc955f7
MK
2160int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2161 size_t count, loff_t pos);
2162static inline void i915_error_state_buf_release(
2163 struct drm_i915_error_state_buf *eb)
2164{
2165 kfree(eb->buf);
2166}
84734a04
MK
2167void i915_capture_error_state(struct drm_device *dev);
2168void i915_error_state_get(struct drm_device *dev,
2169 struct i915_error_state_file_priv *error_priv);
2170void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2171void i915_destroy_error_state(struct drm_device *dev);
2172
2173void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2174const char *i915_cache_level_str(int type);
2017263e 2175
317c35d1
JB
2176/* i915_suspend.c */
2177extern int i915_save_state(struct drm_device *dev);
2178extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2179
d8157a36
DV
2180/* i915_ums.c */
2181void i915_save_display_reg(struct drm_device *dev);
2182void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2183
0136db58
BW
2184/* i915_sysfs.c */
2185void i915_setup_sysfs(struct drm_device *dev_priv);
2186void i915_teardown_sysfs(struct drm_device *dev_priv);
2187
f899fc64
CW
2188/* intel_i2c.c */
2189extern int intel_setup_gmbus(struct drm_device *dev);
2190extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2191static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2192{
2ed06c93 2193 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2194}
2195
2196extern struct i2c_adapter *intel_gmbus_get_adapter(
2197 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2198extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2199extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2200static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2201{
2202 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2203}
f899fc64
CW
2204extern void intel_i2c_reset(struct drm_device *dev);
2205
3b617967 2206/* intel_opregion.c */
9c4b0a68 2207struct intel_encoder;
44834a67
CW
2208extern int intel_opregion_setup(struct drm_device *dev);
2209#ifdef CONFIG_ACPI
2210extern void intel_opregion_init(struct drm_device *dev);
2211extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2212extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
2213extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2214 bool enable);
ecbc5cf3
JN
2215extern int intel_opregion_notify_adapter(struct drm_device *dev,
2216 pci_power_t state);
65e082c9 2217#else
44834a67
CW
2218static inline void intel_opregion_init(struct drm_device *dev) { return; }
2219static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2220static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
2221static inline int
2222intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2223{
2224 return 0;
2225}
ecbc5cf3
JN
2226static inline int
2227intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2228{
2229 return 0;
2230}
65e082c9 2231#endif
8ee1c3db 2232
723bfd70
JB
2233/* intel_acpi.c */
2234#ifdef CONFIG_ACPI
2235extern void intel_register_dsm_handler(void);
2236extern void intel_unregister_dsm_handler(void);
2237#else
2238static inline void intel_register_dsm_handler(void) { return; }
2239static inline void intel_unregister_dsm_handler(void) { return; }
2240#endif /* CONFIG_ACPI */
2241
79e53945 2242/* modesetting */
f817586c 2243extern void intel_modeset_init_hw(struct drm_device *dev);
7d708ee4 2244extern void intel_modeset_suspend_hw(struct drm_device *dev);
79e53945 2245extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2246extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2247extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 2248extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2249extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2250 bool force_restore);
44cec740 2251extern void i915_redisable_vga(struct drm_device *dev);
ee5382ae 2252extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 2253extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2254extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2255extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2256extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84
JB
2257extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2258extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2259extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
0206e353
AJ
2260extern void intel_detect_pch(struct drm_device *dev);
2261extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2262extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2263
2911a35b 2264extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2265int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2266 struct drm_file *file);
575155a9 2267
6ef3d427
CW
2268/* overlay */
2269extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2270extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2271 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2272
2273extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2274extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2275 struct drm_device *dev,
2276 struct intel_display_error_state *error);
6ef3d427 2277
b7287d80
BW
2278/* On SNB platform, before reading ring registers forcewake bit
2279 * must be set to prevent GT core from power down and stale values being
2280 * returned.
2281 */
fcca7926
BW
2282void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
2283void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
b7287d80 2284
42c0526c
BW
2285int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2286int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2287
2288/* intel_sideband.c */
64936258
JN
2289u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2290void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2291u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
2292u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2293void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2294u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2295void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2296u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2297void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2298u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2299void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
2300u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2301void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
2302u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2303 enum intel_sbi_destination destination);
2304void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2305 enum intel_sbi_destination destination);
0a073b84 2306
855ba3be
JB
2307int vlv_gpu_freq(int ddr_freq, int val);
2308int vlv_freq_opcode(int ddr_freq, int val);
42c0526c 2309
6af5d92f 2310#define __i915_read(x) \
dba8e41f 2311 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg, bool trace);
6af5d92f
CW
2312__i915_read(8)
2313__i915_read(16)
2314__i915_read(32)
2315__i915_read(64)
5f75377d
KP
2316#undef __i915_read
2317
6af5d92f 2318#define __i915_write(x) \
dba8e41f 2319 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val, bool trace);
6af5d92f
CW
2320__i915_write(8)
2321__i915_write(16)
2322__i915_write(32)
2323__i915_write(64)
5f75377d
KP
2324#undef __i915_write
2325
dba8e41f
CW
2326#define I915_READ8(reg) i915_read8(dev_priv, (reg), true)
2327#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val), true)
5f75377d 2328
dba8e41f
CW
2329#define I915_READ16(reg) i915_read16(dev_priv, (reg), true)
2330#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val), true)
2331#define I915_READ16_NOTRACE(reg) i915_read16(dev_priv, (reg), false)
2332#define I915_WRITE16_NOTRACE(reg, val) i915_write16(dev_priv, (reg), (val), false)
5f75377d 2333
dba8e41f
CW
2334#define I915_READ(reg) i915_read32(dev_priv, (reg), true)
2335#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val), true)
2336#define I915_READ_NOTRACE(reg) i915_read32(dev_priv, (reg), false)
2337#define I915_WRITE_NOTRACE(reg, val) i915_write32(dev_priv, (reg), (val), false)
5f75377d 2338
dba8e41f
CW
2339#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val), true)
2340#define I915_READ64(reg) i915_read64(dev_priv, (reg), true)
cae5852d
ZN
2341
2342#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2343#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2344
55bc60db
VS
2345/* "Broadcast RGB" property */
2346#define INTEL_BROADCAST_RGB_AUTO 0
2347#define INTEL_BROADCAST_RGB_FULL 1
2348#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2349
766aa1c4
VS
2350static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2351{
2352 if (HAS_PCH_SPLIT(dev))
2353 return CPU_VGACNTRL;
2354 else if (IS_VALLEYVIEW(dev))
2355 return VLV_VGACNTRL;
2356 else
2357 return VGACNTRL;
2358}
2359
2bb4629a
VS
2360static inline void __user *to_user_ptr(u64 address)
2361{
2362 return (void __user *)(uintptr_t)address;
2363}
2364
df97729f
ID
2365static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2366{
2367 unsigned long j = msecs_to_jiffies(m);
2368
2369 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2370}
2371
2372static inline unsigned long
2373timespec_to_jiffies_timeout(const struct timespec *value)
2374{
2375 unsigned long j = timespec_to_jiffies(value);
2376
2377 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2378}
2379
1da177e4 2380#endif