]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Boost RPS frequency for CPU stalls
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0839ccb8 38#include <linux/io-mapping.h>
f899fc64 39#include <linux/i2c.h>
c167a6fc 40#include <linux/i2c-algo-bit.h>
0ade6386 41#include <drm/intel-gtt.h>
aaa6fd2a 42#include <linux/backlight.h>
2911a35b 43#include <linux/intel-iommu.h>
742cbee8 44#include <linux/kref.h>
9ee32fea 45#include <linux/pm_qos.h>
585fb111 46
1da177e4
LT
47/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
673a394b 54#define DRIVER_DATE "20080730"
1da177e4 55
317c35d1
JB
56enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
9db4a9c7
JB
59 PIPE_C,
60 I915_MAX_PIPES
317c35d1 61};
9db4a9c7 62#define pipe_name(p) ((p) + 'A')
317c35d1 63
a5c961d1
PZ
64enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69};
70#define transcoder_name(t) ((t) + 'A')
71
80824003
JB
72enum plane {
73 PLANE_A = 0,
74 PLANE_B,
9db4a9c7 75 PLANE_C,
80824003 76};
9db4a9c7 77#define plane_name(p) ((p) + 'A')
52440211 78
06da8da2
VS
79#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
80
2b139522
ED
81enum port {
82 PORT_A = 0,
83 PORT_B,
84 PORT_C,
85 PORT_D,
86 PORT_E,
87 I915_MAX_PORTS
88};
89#define port_name(p) ((p) + 'A')
90
b97186f0
PZ
91enum intel_display_power_domain {
92 POWER_DOMAIN_PIPE_A,
93 POWER_DOMAIN_PIPE_B,
94 POWER_DOMAIN_PIPE_C,
95 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
96 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
97 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
98 POWER_DOMAIN_TRANSCODER_A,
99 POWER_DOMAIN_TRANSCODER_B,
100 POWER_DOMAIN_TRANSCODER_C,
101 POWER_DOMAIN_TRANSCODER_EDP = POWER_DOMAIN_TRANSCODER_A + 0xF,
cdf8dd7f 102 POWER_DOMAIN_VGA,
b97186f0
PZ
103};
104
105#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
106#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
107 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
108#define POWER_DOMAIN_TRANSCODER(tran) ((tran) + POWER_DOMAIN_TRANSCODER_A)
109
1d843f9d
EE
110enum hpd_pin {
111 HPD_NONE = 0,
112 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
113 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
114 HPD_CRT,
115 HPD_SDVO_B,
116 HPD_SDVO_C,
117 HPD_PORT_B,
118 HPD_PORT_C,
119 HPD_PORT_D,
120 HPD_NUM_PINS
121};
122
2a2d5482
CW
123#define I915_GEM_GPU_DOMAINS \
124 (I915_GEM_DOMAIN_RENDER | \
125 I915_GEM_DOMAIN_SAMPLER | \
126 I915_GEM_DOMAIN_COMMAND | \
127 I915_GEM_DOMAIN_INSTRUCTION | \
128 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 129
7eb552ae 130#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
9db4a9c7 131
6c2b7c12
DV
132#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
133 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
134 if ((intel_encoder)->base.crtc == (__crtc))
135
e7b903d2
DV
136struct drm_i915_private;
137
46edb027
DV
138enum intel_dpll_id {
139 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
140 /* real shared dpll ids must be >= 0 */
141 DPLL_ID_PCH_PLL_A,
142 DPLL_ID_PCH_PLL_B,
143};
144#define I915_NUM_PLLS 2
145
5358901f 146struct intel_dpll_hw_state {
66e985c0 147 uint32_t dpll;
8bcc2795 148 uint32_t dpll_md;
66e985c0
DV
149 uint32_t fp0;
150 uint32_t fp1;
5358901f
DV
151};
152
e72f9fbf 153struct intel_shared_dpll {
ee7b9f93
JB
154 int refcount; /* count of number of CRTCs sharing this PLL */
155 int active; /* count of number of active CRTCs (i.e. DPMS on) */
156 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
157 const char *name;
158 /* should match the index in the dev_priv->shared_dplls array */
159 enum intel_dpll_id id;
5358901f 160 struct intel_dpll_hw_state hw_state;
15bdd4cf
DV
161 void (*mode_set)(struct drm_i915_private *dev_priv,
162 struct intel_shared_dpll *pll);
e7b903d2
DV
163 void (*enable)(struct drm_i915_private *dev_priv,
164 struct intel_shared_dpll *pll);
165 void (*disable)(struct drm_i915_private *dev_priv,
166 struct intel_shared_dpll *pll);
5358901f
DV
167 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
168 struct intel_shared_dpll *pll,
169 struct intel_dpll_hw_state *hw_state);
ee7b9f93 170};
ee7b9f93 171
e69d0bc1
DV
172/* Used by dp and fdi links */
173struct intel_link_m_n {
174 uint32_t tu;
175 uint32_t gmch_m;
176 uint32_t gmch_n;
177 uint32_t link_m;
178 uint32_t link_n;
179};
180
181void intel_link_compute_m_n(int bpp, int nlanes,
182 int pixel_clock, int link_clock,
183 struct intel_link_m_n *m_n);
184
6441ab5f
PZ
185struct intel_ddi_plls {
186 int spll_refcount;
187 int wrpll1_refcount;
188 int wrpll2_refcount;
189};
190
1da177e4
LT
191/* Interface history:
192 *
193 * 1.1: Original.
0d6aa60b
DA
194 * 1.2: Add Power Management
195 * 1.3: Add vblank support
de227f5f 196 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 197 * 1.5: Add vblank pipe configuration
2228ed67
MD
198 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
199 * - Support vertical blank on secondary display pipe
1da177e4
LT
200 */
201#define DRIVER_MAJOR 1
2228ed67 202#define DRIVER_MINOR 6
1da177e4
LT
203#define DRIVER_PATCHLEVEL 0
204
23bc5982 205#define WATCH_LISTS 0
42d6ab48 206#define WATCH_GTT 0
673a394b 207
71acb5eb
DA
208#define I915_GEM_PHYS_CURSOR_0 1
209#define I915_GEM_PHYS_CURSOR_1 2
210#define I915_GEM_PHYS_OVERLAY_REGS 3
211#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
212
213struct drm_i915_gem_phys_object {
214 int id;
215 struct page **page_list;
216 drm_dma_handle_t *handle;
05394f39 217 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
218};
219
0a3e67a4
JB
220struct opregion_header;
221struct opregion_acpi;
222struct opregion_swsci;
223struct opregion_asle;
224
8ee1c3db 225struct intel_opregion {
5bc4418b
BW
226 struct opregion_header __iomem *header;
227 struct opregion_acpi __iomem *acpi;
228 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
229 u32 swsci_gbda_sub_functions;
230 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
231 struct opregion_asle __iomem *asle;
232 void __iomem *vbt;
01fe9dbd 233 u32 __iomem *lid_state;
8ee1c3db 234};
44834a67 235#define OPREGION_SIZE (8*1024)
8ee1c3db 236
6ef3d427
CW
237struct intel_overlay;
238struct intel_overlay_error_state;
239
7c1c2871
DA
240struct drm_i915_master_private {
241 drm_local_map_t *sarea;
242 struct _drm_i915_sarea *sarea_priv;
243};
de151cf6 244#define I915_FENCE_REG_NONE -1
42b5aeab
VS
245#define I915_MAX_NUM_FENCES 32
246/* 32 fences + sign bit for FENCE_REG_NONE */
247#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
248
249struct drm_i915_fence_reg {
007cc8ac 250 struct list_head lru_list;
caea7476 251 struct drm_i915_gem_object *obj;
1690e1eb 252 int pin_count;
de151cf6 253};
7c1c2871 254
9b9d172d 255struct sdvo_device_mapping {
e957d772 256 u8 initialized;
9b9d172d 257 u8 dvo_port;
258 u8 slave_addr;
259 u8 dvo_wiring;
e957d772 260 u8 i2c_pin;
b1083333 261 u8 ddc_pin;
9b9d172d 262};
263
c4a1d9e4
CW
264struct intel_display_error_state;
265
63eeaf38 266struct drm_i915_error_state {
742cbee8 267 struct kref ref;
63eeaf38
JB
268 u32 eir;
269 u32 pgtbl_er;
be998e2e 270 u32 ier;
b9a3906b 271 u32 ccid;
0f3b6849
CW
272 u32 derrmr;
273 u32 forcewake;
9574b3fe 274 bool waiting[I915_NUM_RINGS];
9db4a9c7 275 u32 pipestat[I915_MAX_PIPES];
c1cd90ed
DV
276 u32 tail[I915_NUM_RINGS];
277 u32 head[I915_NUM_RINGS];
0f3b6849 278 u32 ctl[I915_NUM_RINGS];
d27b1e0e
DV
279 u32 ipeir[I915_NUM_RINGS];
280 u32 ipehr[I915_NUM_RINGS];
281 u32 instdone[I915_NUM_RINGS];
282 u32 acthd[I915_NUM_RINGS];
7e3b8737 283 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
df2b23d9 284 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
12f55818 285 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
7e3b8737
DV
286 /* our own tracking of ring head and tail */
287 u32 cpu_ring_head[I915_NUM_RINGS];
288 u32 cpu_ring_tail[I915_NUM_RINGS];
1d8f38f4 289 u32 error; /* gen6+ */
71e172e8 290 u32 err_int; /* gen7 */
c1cd90ed
DV
291 u32 instpm[I915_NUM_RINGS];
292 u32 instps[I915_NUM_RINGS];
050ee91f 293 u32 extra_instdone[I915_NUM_INSTDONE_REG];
d27b1e0e 294 u32 seqno[I915_NUM_RINGS];
9df30794 295 u64 bbaddr;
33f3f518
DV
296 u32 fault_reg[I915_NUM_RINGS];
297 u32 done_reg;
c1cd90ed 298 u32 faddr[I915_NUM_RINGS];
4b9de737 299 u64 fence[I915_MAX_NUM_FENCES];
63eeaf38 300 struct timeval time;
52d39a21
CW
301 struct drm_i915_error_ring {
302 struct drm_i915_error_object {
303 int page_count;
304 u32 gtt_offset;
305 u32 *pages[0];
8c123e54 306 } *ringbuffer, *batchbuffer, *ctx;
52d39a21
CW
307 struct drm_i915_error_request {
308 long jiffies;
309 u32 seqno;
ee4f42b1 310 u32 tail;
52d39a21
CW
311 } *requests;
312 int num_requests;
313 } ring[I915_NUM_RINGS];
9df30794 314 struct drm_i915_error_buffer {
a779e5ab 315 u32 size;
9df30794 316 u32 name;
0201f1ec 317 u32 rseqno, wseqno;
9df30794
CW
318 u32 gtt_offset;
319 u32 read_domains;
320 u32 write_domain;
4b9de737 321 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
322 s32 pinned:2;
323 u32 tiling:2;
324 u32 dirty:1;
325 u32 purgeable:1;
5d1333fc 326 s32 ring:4;
f56383cb 327 u32 cache_level:3;
95f5301d
BW
328 } **active_bo, **pinned_bo;
329 u32 *active_bo_count, *pinned_bo_count;
6ef3d427 330 struct intel_overlay_error_state *overlay;
c4a1d9e4 331 struct intel_display_error_state *display;
da661464
MK
332 int hangcheck_score[I915_NUM_RINGS];
333 enum intel_ring_hangcheck_action hangcheck_action[I915_NUM_RINGS];
63eeaf38
JB
334};
335
b8cecdf5 336struct intel_crtc_config;
0e8ffe1b 337struct intel_crtc;
ee9300bb
DV
338struct intel_limit;
339struct dpll;
b8cecdf5 340
e70236a8 341struct drm_i915_display_funcs {
ee5382ae 342 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
343 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
344 void (*disable_fbc)(struct drm_device *dev);
345 int (*get_display_clock_speed)(struct drm_device *dev);
346 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
347 /**
348 * find_dpll() - Find the best values for the PLL
349 * @limit: limits for the PLL
350 * @crtc: current CRTC
351 * @target: target frequency in kHz
352 * @refclk: reference clock frequency in kHz
353 * @match_clock: if provided, @best_clock P divider must
354 * match the P divider from @match_clock
355 * used for LVDS downclocking
356 * @best_clock: best PLL values found
357 *
358 * Returns true on success, false on failure.
359 */
360 bool (*find_dpll)(const struct intel_limit *limit,
361 struct drm_crtc *crtc,
362 int target, int refclk,
363 struct dpll *match_clock,
364 struct dpll *best_clock);
46ba614c 365 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
366 void (*update_sprite_wm)(struct drm_plane *plane,
367 struct drm_crtc *crtc,
4c4ff43a 368 uint32_t sprite_width, int pixel_size,
bdd57d03 369 bool enable, bool scaled);
47fab737 370 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
371 /* Returns the active state of the crtc, and if the crtc is active,
372 * fills out the pipe-config with the hw state. */
373 bool (*get_pipe_config)(struct intel_crtc *,
374 struct intel_crtc_config *);
f564048e 375 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
376 int x, int y,
377 struct drm_framebuffer *old_fb);
76e5a89c
DV
378 void (*crtc_enable)(struct drm_crtc *crtc);
379 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 380 void (*off)(struct drm_crtc *crtc);
e0dac65e
WF
381 void (*write_eld)(struct drm_connector *connector,
382 struct drm_crtc *crtc);
674cf967 383 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 384 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
385 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
386 struct drm_framebuffer *fb,
ed8d1975
KP
387 struct drm_i915_gem_object *obj,
388 uint32_t flags);
17638cd6
JB
389 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
390 int x, int y);
20afbda2 391 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
392 /* clock updates for mode set */
393 /* cursor updates */
394 /* render clock increase/decrease */
395 /* display clock increase/decrease */
396 /* pll clock increase/decrease */
e70236a8
JB
397};
398
907b28c5 399struct intel_uncore_funcs {
990bbdad
CW
400 void (*force_wake_get)(struct drm_i915_private *dev_priv);
401 void (*force_wake_put)(struct drm_i915_private *dev_priv);
402};
403
907b28c5
CW
404struct intel_uncore {
405 spinlock_t lock; /** lock is also taken in irq contexts. */
406
407 struct intel_uncore_funcs funcs;
408
409 unsigned fifo_count;
410 unsigned forcewake_count;
aec347ab
CW
411
412 struct delayed_work force_wake_work;
907b28c5
CW
413};
414
79fc46df
DL
415#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
416 func(is_mobile) sep \
417 func(is_i85x) sep \
418 func(is_i915g) sep \
419 func(is_i945gm) sep \
420 func(is_g33) sep \
421 func(need_gfx_hws) sep \
422 func(is_g4x) sep \
423 func(is_pineview) sep \
424 func(is_broadwater) sep \
425 func(is_crestline) sep \
426 func(is_ivybridge) sep \
427 func(is_valleyview) sep \
428 func(is_haswell) sep \
b833d685 429 func(is_preliminary) sep \
79fc46df
DL
430 func(has_force_wake) sep \
431 func(has_fbc) sep \
432 func(has_pipe_cxsr) sep \
433 func(has_hotplug) sep \
434 func(cursor_needs_physical) sep \
435 func(has_overlay) sep \
436 func(overlay_needs_physical) sep \
437 func(supports_tv) sep \
438 func(has_bsd_ring) sep \
439 func(has_blt_ring) sep \
f72a1183 440 func(has_vebox_ring) sep \
dd93be58 441 func(has_llc) sep \
30568c45
DL
442 func(has_ddi) sep \
443 func(has_fpga_dbg)
c96ea64e 444
a587f779
DL
445#define DEFINE_FLAG(name) u8 name:1
446#define SEP_SEMICOLON ;
c96ea64e 447
cfdf1fa2 448struct intel_device_info {
10fce67a 449 u32 display_mmio_offset;
7eb552ae 450 u8 num_pipes:3;
c96c3a8c 451 u8 gen;
a587f779 452 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
cfdf1fa2
KH
453};
454
a587f779
DL
455#undef DEFINE_FLAG
456#undef SEP_SEMICOLON
457
7faf1ab2
DV
458enum i915_cache_level {
459 I915_CACHE_NONE = 0,
350ec881
CW
460 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
461 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
462 caches, eg sampler/render caches, and the
463 large Last-Level-Cache. LLC is coherent with
464 the CPU, but L3 is only visible to the GPU. */
651d794f 465 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
466};
467
2d04befb
KG
468typedef uint32_t gen6_gtt_pte_t;
469
853ba5d2 470struct i915_address_space {
93bd8649 471 struct drm_mm mm;
853ba5d2 472 struct drm_device *dev;
a7bbbd63 473 struct list_head global_link;
853ba5d2
BW
474 unsigned long start; /* Start offset always 0 for dri2 */
475 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
476
477 struct {
478 dma_addr_t addr;
479 struct page *page;
480 } scratch;
481
5cef07e1
BW
482 /**
483 * List of objects currently involved in rendering.
484 *
485 * Includes buffers having the contents of their GPU caches
486 * flushed, not necessarily primitives. last_rendering_seqno
487 * represents when the rendering involved will be completed.
488 *
489 * A reference is held on the buffer while on this list.
490 */
491 struct list_head active_list;
492
493 /**
494 * LRU list of objects which are not in the ringbuffer and
495 * are ready to unbind, but are still in the GTT.
496 *
497 * last_rendering_seqno is 0 while an object is in this list.
498 *
499 * A reference is not held on the buffer while on this list,
500 * as merely being GTT-bound shouldn't prevent its being
501 * freed, and we'll pull it off the list in the free path.
502 */
503 struct list_head inactive_list;
504
853ba5d2
BW
505 /* FIXME: Need a more generic return type */
506 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
507 enum i915_cache_level level);
508 void (*clear_range)(struct i915_address_space *vm,
509 unsigned int first_entry,
510 unsigned int num_entries);
511 void (*insert_entries)(struct i915_address_space *vm,
512 struct sg_table *st,
513 unsigned int first_entry,
514 enum i915_cache_level cache_level);
515 void (*cleanup)(struct i915_address_space *vm);
516};
517
5d4545ae
BW
518/* The Graphics Translation Table is the way in which GEN hardware translates a
519 * Graphics Virtual Address into a Physical Address. In addition to the normal
520 * collateral associated with any va->pa translations GEN hardware also has a
521 * portion of the GTT which can be mapped by the CPU and remain both coherent
522 * and correct (in cases like swizzling). That region is referred to as GMADR in
523 * the spec.
524 */
525struct i915_gtt {
853ba5d2 526 struct i915_address_space base;
baa09f5f 527 size_t stolen_size; /* Total size of stolen memory */
5d4545ae
BW
528
529 unsigned long mappable_end; /* End offset that we can CPU map */
530 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
531 phys_addr_t mappable_base; /* PA of our GMADR */
532
533 /** "Graphics Stolen Memory" holds the global PTEs */
534 void __iomem *gsm;
a81cc00c
BW
535
536 bool do_idle_maps;
7faf1ab2 537
911bdf0a 538 int mtrr;
7faf1ab2
DV
539
540 /* global gtt ops */
baa09f5f 541 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
41907ddc
BW
542 size_t *stolen, phys_addr_t *mappable_base,
543 unsigned long *mappable_end);
5d4545ae 544};
853ba5d2 545#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
5d4545ae 546
1d2a314c 547struct i915_hw_ppgtt {
853ba5d2 548 struct i915_address_space base;
1d2a314c
DV
549 unsigned num_pd_entries;
550 struct page **pt_pages;
551 uint32_t pd_offset;
552 dma_addr_t *pt_dma_addr;
def886c3 553
b7c36d25 554 int (*enable)(struct drm_device *dev);
1d2a314c
DV
555};
556
0b02e798
BW
557/**
558 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
559 * VMA's presence cannot be guaranteed before binding, or after unbinding the
560 * object into/from the address space.
561 *
562 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
2f633156
BW
563 * will always be <= an objects lifetime. So object refcounting should cover us.
564 */
565struct i915_vma {
566 struct drm_mm_node node;
567 struct drm_i915_gem_object *obj;
568 struct i915_address_space *vm;
569
ca191b13
BW
570 /** This object's place on the active/inactive lists */
571 struct list_head mm_list;
572
2f633156 573 struct list_head vma_link; /* Link in the object's VMA list */
82a55ad1
BW
574
575 /** This vma's place in the batchbuffer or on the eviction list */
576 struct list_head exec_list;
577
27173f1f
BW
578 /**
579 * Used for performing relocations during execbuffer insertion.
580 */
581 struct hlist_node exec_node;
582 unsigned long exec_handle;
583 struct drm_i915_gem_exec_object2 *exec_entry;
584
1d2a314c
DV
585};
586
e59ec13d
MK
587struct i915_ctx_hang_stats {
588 /* This context had batch pending when hang was declared */
589 unsigned batch_pending;
590
591 /* This context had batch active when hang was declared */
592 unsigned batch_active;
be62acb4
MK
593
594 /* Time when this context was last blamed for a GPU reset */
595 unsigned long guilty_ts;
596
597 /* This context is banned to submit more work */
598 bool banned;
e59ec13d 599};
40521054
BW
600
601/* This must match up with the value previously used for execbuf2.rsvd1. */
602#define DEFAULT_CONTEXT_ID 0
603struct i915_hw_context {
dce3271b 604 struct kref ref;
40521054 605 int id;
e0556841 606 bool is_initialized;
3ccfd19d 607 uint8_t remap_slice;
40521054
BW
608 struct drm_i915_file_private *file_priv;
609 struct intel_ring_buffer *ring;
610 struct drm_i915_gem_object *obj;
e59ec13d 611 struct i915_ctx_hang_stats hang_stats;
a33afea5
BW
612
613 struct list_head link;
40521054
BW
614};
615
5c3fe8b0
BW
616struct i915_fbc {
617 unsigned long size;
618 unsigned int fb_id;
619 enum plane plane;
620 int y;
621
622 struct drm_mm_node *compressed_fb;
623 struct drm_mm_node *compressed_llb;
624
625 struct intel_fbc_work {
626 struct delayed_work work;
627 struct drm_crtc *crtc;
628 struct drm_framebuffer *fb;
629 int interval;
630 } *fbc_work;
631
29ebf90f
CW
632 enum no_fbc_reason {
633 FBC_OK, /* FBC is enabled */
634 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
635 FBC_NO_OUTPUT, /* no outputs enabled to compress */
636 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
637 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
638 FBC_MODE_TOO_LARGE, /* mode too large for compression */
639 FBC_BAD_PLANE, /* fbc not supported on plane */
640 FBC_NOT_TILED, /* buffer not tiled */
641 FBC_MULTIPLE_PIPES, /* more than one pipe active */
642 FBC_MODULE_PARAM,
643 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
644 } no_fbc_reason;
b5e50c3f
JB
645};
646
3f51e471
RV
647enum no_psr_reason {
648 PSR_NO_SOURCE, /* Not supported on platform */
649 PSR_NO_SINK, /* Not supported by panel */
105b7c11 650 PSR_MODULE_PARAM,
3f51e471
RV
651 PSR_CRTC_NOT_ACTIVE,
652 PSR_PWR_WELL_ENABLED,
653 PSR_NOT_TILED,
654 PSR_SPRITE_ENABLED,
655 PSR_S3D_ENABLED,
656 PSR_INTERLACED_ENABLED,
657 PSR_HSW_NOT_DDIA,
658};
5c3fe8b0 659
3bad0781 660enum intel_pch {
f0350830 661 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
662 PCH_IBX, /* Ibexpeak PCH */
663 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 664 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 665 PCH_NOP,
3bad0781
ZW
666};
667
988d6ee8
PZ
668enum intel_sbi_destination {
669 SBI_ICLK,
670 SBI_MPHY,
671};
672
b690e96c 673#define QUIRK_PIPEA_FORCE (1<<0)
435793df 674#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 675#define QUIRK_INVERT_BRIGHTNESS (1<<2)
e85843be 676#define QUIRK_NO_PCH_PWM_ENABLE (1<<3)
b690e96c 677
8be48d92 678struct intel_fbdev;
1630fe75 679struct intel_fbc_work;
38651674 680
c2b9152f
DV
681struct intel_gmbus {
682 struct i2c_adapter adapter;
f2ce9faf 683 u32 force_bit;
c2b9152f 684 u32 reg0;
36c785f0 685 u32 gpio_reg;
c167a6fc 686 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
687 struct drm_i915_private *dev_priv;
688};
689
f4c956ad 690struct i915_suspend_saved_registers {
ba8bbcf6
JB
691 u8 saveLBB;
692 u32 saveDSPACNTR;
693 u32 saveDSPBCNTR;
e948e994 694 u32 saveDSPARB;
ba8bbcf6
JB
695 u32 savePIPEACONF;
696 u32 savePIPEBCONF;
697 u32 savePIPEASRC;
698 u32 savePIPEBSRC;
699 u32 saveFPA0;
700 u32 saveFPA1;
701 u32 saveDPLL_A;
702 u32 saveDPLL_A_MD;
703 u32 saveHTOTAL_A;
704 u32 saveHBLANK_A;
705 u32 saveHSYNC_A;
706 u32 saveVTOTAL_A;
707 u32 saveVBLANK_A;
708 u32 saveVSYNC_A;
709 u32 saveBCLRPAT_A;
5586c8bc 710 u32 saveTRANSACONF;
42048781
ZW
711 u32 saveTRANS_HTOTAL_A;
712 u32 saveTRANS_HBLANK_A;
713 u32 saveTRANS_HSYNC_A;
714 u32 saveTRANS_VTOTAL_A;
715 u32 saveTRANS_VBLANK_A;
716 u32 saveTRANS_VSYNC_A;
0da3ea12 717 u32 savePIPEASTAT;
ba8bbcf6
JB
718 u32 saveDSPASTRIDE;
719 u32 saveDSPASIZE;
720 u32 saveDSPAPOS;
585fb111 721 u32 saveDSPAADDR;
ba8bbcf6
JB
722 u32 saveDSPASURF;
723 u32 saveDSPATILEOFF;
724 u32 savePFIT_PGM_RATIOS;
0eb96d6e 725 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
726 u32 saveBLC_PWM_CTL;
727 u32 saveBLC_PWM_CTL2;
42048781
ZW
728 u32 saveBLC_CPU_PWM_CTL;
729 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
730 u32 saveFPB0;
731 u32 saveFPB1;
732 u32 saveDPLL_B;
733 u32 saveDPLL_B_MD;
734 u32 saveHTOTAL_B;
735 u32 saveHBLANK_B;
736 u32 saveHSYNC_B;
737 u32 saveVTOTAL_B;
738 u32 saveVBLANK_B;
739 u32 saveVSYNC_B;
740 u32 saveBCLRPAT_B;
5586c8bc 741 u32 saveTRANSBCONF;
42048781
ZW
742 u32 saveTRANS_HTOTAL_B;
743 u32 saveTRANS_HBLANK_B;
744 u32 saveTRANS_HSYNC_B;
745 u32 saveTRANS_VTOTAL_B;
746 u32 saveTRANS_VBLANK_B;
747 u32 saveTRANS_VSYNC_B;
0da3ea12 748 u32 savePIPEBSTAT;
ba8bbcf6
JB
749 u32 saveDSPBSTRIDE;
750 u32 saveDSPBSIZE;
751 u32 saveDSPBPOS;
585fb111 752 u32 saveDSPBADDR;
ba8bbcf6
JB
753 u32 saveDSPBSURF;
754 u32 saveDSPBTILEOFF;
585fb111
JB
755 u32 saveVGA0;
756 u32 saveVGA1;
757 u32 saveVGA_PD;
ba8bbcf6
JB
758 u32 saveVGACNTRL;
759 u32 saveADPA;
760 u32 saveLVDS;
585fb111
JB
761 u32 savePP_ON_DELAYS;
762 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
763 u32 saveDVOA;
764 u32 saveDVOB;
765 u32 saveDVOC;
766 u32 savePP_ON;
767 u32 savePP_OFF;
768 u32 savePP_CONTROL;
585fb111 769 u32 savePP_DIVISOR;
ba8bbcf6
JB
770 u32 savePFIT_CONTROL;
771 u32 save_palette_a[256];
772 u32 save_palette_b[256];
06027f91 773 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
774 u32 saveFBC_CFB_BASE;
775 u32 saveFBC_LL_BASE;
776 u32 saveFBC_CONTROL;
777 u32 saveFBC_CONTROL2;
0da3ea12
JB
778 u32 saveIER;
779 u32 saveIIR;
780 u32 saveIMR;
42048781
ZW
781 u32 saveDEIER;
782 u32 saveDEIMR;
783 u32 saveGTIER;
784 u32 saveGTIMR;
785 u32 saveFDI_RXA_IMR;
786 u32 saveFDI_RXB_IMR;
1f84e550 787 u32 saveCACHE_MODE_0;
1f84e550 788 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
789 u32 saveSWF0[16];
790 u32 saveSWF1[16];
791 u32 saveSWF2[3];
792 u8 saveMSR;
793 u8 saveSR[8];
123f794f 794 u8 saveGR[25];
ba8bbcf6 795 u8 saveAR_INDEX;
a59e122a 796 u8 saveAR[21];
ba8bbcf6 797 u8 saveDACMASK;
a59e122a 798 u8 saveCR[37];
4b9de737 799 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
800 u32 saveCURACNTR;
801 u32 saveCURAPOS;
802 u32 saveCURABASE;
803 u32 saveCURBCNTR;
804 u32 saveCURBPOS;
805 u32 saveCURBBASE;
806 u32 saveCURSIZE;
a4fc5ed6
KP
807 u32 saveDP_B;
808 u32 saveDP_C;
809 u32 saveDP_D;
810 u32 savePIPEA_GMCH_DATA_M;
811 u32 savePIPEB_GMCH_DATA_M;
812 u32 savePIPEA_GMCH_DATA_N;
813 u32 savePIPEB_GMCH_DATA_N;
814 u32 savePIPEA_DP_LINK_M;
815 u32 savePIPEB_DP_LINK_M;
816 u32 savePIPEA_DP_LINK_N;
817 u32 savePIPEB_DP_LINK_N;
42048781
ZW
818 u32 saveFDI_RXA_CTL;
819 u32 saveFDI_TXA_CTL;
820 u32 saveFDI_RXB_CTL;
821 u32 saveFDI_TXB_CTL;
822 u32 savePFA_CTL_1;
823 u32 savePFB_CTL_1;
824 u32 savePFA_WIN_SZ;
825 u32 savePFB_WIN_SZ;
826 u32 savePFA_WIN_POS;
827 u32 savePFB_WIN_POS;
5586c8bc
ZW
828 u32 savePCH_DREF_CONTROL;
829 u32 saveDISP_ARB_CTL;
830 u32 savePIPEA_DATA_M1;
831 u32 savePIPEA_DATA_N1;
832 u32 savePIPEA_LINK_M1;
833 u32 savePIPEA_LINK_N1;
834 u32 savePIPEB_DATA_M1;
835 u32 savePIPEB_DATA_N1;
836 u32 savePIPEB_LINK_M1;
837 u32 savePIPEB_LINK_N1;
b5b72e89 838 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 839 u32 savePCH_PORT_HOTPLUG;
f4c956ad 840};
c85aa885
DV
841
842struct intel_gen6_power_mgmt {
59cdb63d 843 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
844 struct work_struct work;
845 u32 pm_iir;
59cdb63d 846
c85aa885
DV
847 /* The below variables an all the rps hw state are protected by
848 * dev->struct mutext. */
849 u8 cur_delay;
850 u8 min_delay;
851 u8 max_delay;
52ceb908 852 u8 rpe_delay;
31c77388 853 u8 hw_max;
1a01ab3b
JB
854
855 struct delayed_work delayed_resume_work;
4fc688ce
JB
856
857 /*
858 * Protects RPS/RC6 register access and PCU communication.
859 * Must be taken after struct_mutex if nested.
860 */
861 struct mutex hw_lock;
c85aa885
DV
862};
863
1a240d4d
DV
864/* defined intel_pm.c */
865extern spinlock_t mchdev_lock;
866
c85aa885
DV
867struct intel_ilk_power_mgmt {
868 u8 cur_delay;
869 u8 min_delay;
870 u8 max_delay;
871 u8 fmax;
872 u8 fstart;
873
874 u64 last_count1;
875 unsigned long last_time1;
876 unsigned long chipset_power;
877 u64 last_count2;
878 struct timespec last_time2;
879 unsigned long gfx_power;
880 u8 corr;
881
882 int c_m;
883 int r_t;
3e373948
DV
884
885 struct drm_i915_gem_object *pwrctx;
886 struct drm_i915_gem_object *renderctx;
c85aa885
DV
887};
888
a38911a3
WX
889/* Power well structure for haswell */
890struct i915_power_well {
891 struct drm_device *device;
892 spinlock_t lock;
893 /* power well enable/disable usage count */
894 int count;
895 int i915_request;
896};
897
231f42a4
DV
898struct i915_dri1_state {
899 unsigned allow_batchbuffer : 1;
900 u32 __iomem *gfx_hws_cpu_addr;
901
902 unsigned int cpp;
903 int back_offset;
904 int front_offset;
905 int current_page;
906 int page_flipping;
907
908 uint32_t counter;
909};
910
db1b76ca
DV
911struct i915_ums_state {
912 /**
913 * Flag if the X Server, and thus DRM, is not currently in
914 * control of the device.
915 *
916 * This is set between LeaveVT and EnterVT. It needs to be
917 * replaced with a semaphore. It also needs to be
918 * transitioned away from for kernel modesetting.
919 */
920 int mm_suspended;
921};
922
35a85ac6 923#define MAX_L3_SLICES 2
a4da4fa4 924struct intel_l3_parity {
35a85ac6 925 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 926 struct work_struct error_work;
35a85ac6 927 int which_slice;
a4da4fa4
DV
928};
929
4b5aed62 930struct i915_gem_mm {
4b5aed62
DV
931 /** Memory allocator for GTT stolen memory */
932 struct drm_mm stolen;
4b5aed62
DV
933 /** List of all objects in gtt_space. Used to restore gtt
934 * mappings on resume */
935 struct list_head bound_list;
936 /**
937 * List of objects which are not bound to the GTT (thus
938 * are idle and not used by the GPU) but still have
939 * (presumably uncached) pages still attached.
940 */
941 struct list_head unbound_list;
942
943 /** Usable portion of the GTT for GEM */
944 unsigned long stolen_base; /* limited to low memory (32-bit) */
945
4b5aed62
DV
946 /** PPGTT used for aliasing the PPGTT with the GTT */
947 struct i915_hw_ppgtt *aliasing_ppgtt;
948
949 struct shrinker inactive_shrinker;
950 bool shrinker_no_lock_stealing;
951
4b5aed62
DV
952 /** LRU list of objects with fence regs on them. */
953 struct list_head fence_list;
954
955 /**
956 * We leave the user IRQ off as much as possible,
957 * but this means that requests will finish and never
958 * be retired once the system goes idle. Set a timer to
959 * fire periodically while the ring is running. When it
960 * fires, go retire requests.
961 */
962 struct delayed_work retire_work;
963
b29c19b6
CW
964 /**
965 * When we detect an idle GPU, we want to turn on
966 * powersaving features. So once we see that there
967 * are no more requests outstanding and no more
968 * arrive within a small period of time, we fire
969 * off the idle_work.
970 */
971 struct delayed_work idle_work;
972
4b5aed62
DV
973 /**
974 * Are we in a non-interruptible section of code like
975 * modesetting?
976 */
977 bool interruptible;
978
4b5aed62
DV
979 /** Bit 6 swizzling required for X tiling */
980 uint32_t bit_6_swizzle_x;
981 /** Bit 6 swizzling required for Y tiling */
982 uint32_t bit_6_swizzle_y;
983
984 /* storage for physical objects */
985 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
986
987 /* accounting, useful for userland debugging */
c20e8355 988 spinlock_t object_stat_lock;
4b5aed62
DV
989 size_t object_memory;
990 u32 object_count;
991};
992
edc3d884
MK
993struct drm_i915_error_state_buf {
994 unsigned bytes;
995 unsigned size;
996 int err;
997 u8 *buf;
998 loff_t start;
999 loff_t pos;
1000};
1001
fc16b48b
MK
1002struct i915_error_state_file_priv {
1003 struct drm_device *dev;
1004 struct drm_i915_error_state *error;
1005};
1006
99584db3
DV
1007struct i915_gpu_error {
1008 /* For hangcheck timer */
1009#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1010#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1011 /* Hang gpu twice in this window and your context gets banned */
1012#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1013
99584db3 1014 struct timer_list hangcheck_timer;
99584db3
DV
1015
1016 /* For reset and error_state handling. */
1017 spinlock_t lock;
1018 /* Protected by the above dev->gpu_error.lock. */
1019 struct drm_i915_error_state *first_error;
1020 struct work_struct work;
99584db3 1021
094f9a54
CW
1022
1023 unsigned long missed_irq_rings;
1024
1f83fee0 1025 /**
f69061be 1026 * State variable and reset counter controlling the reset flow
1f83fee0 1027 *
f69061be
DV
1028 * Upper bits are for the reset counter. This counter is used by the
1029 * wait_seqno code to race-free noticed that a reset event happened and
1030 * that it needs to restart the entire ioctl (since most likely the
1031 * seqno it waited for won't ever signal anytime soon).
1032 *
1033 * This is important for lock-free wait paths, where no contended lock
1034 * naturally enforces the correct ordering between the bail-out of the
1035 * waiter and the gpu reset work code.
1f83fee0
DV
1036 *
1037 * Lowest bit controls the reset state machine: Set means a reset is in
1038 * progress. This state will (presuming we don't have any bugs) decay
1039 * into either unset (successful reset) or the special WEDGED value (hw
1040 * terminally sour). All waiters on the reset_queue will be woken when
1041 * that happens.
1042 */
1043 atomic_t reset_counter;
1044
1045 /**
1046 * Special values/flags for reset_counter
1047 *
1048 * Note that the code relies on
1049 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
1050 * being true.
1051 */
1052#define I915_RESET_IN_PROGRESS_FLAG 1
1053#define I915_WEDGED 0xffffffff
1054
1055 /**
1056 * Waitqueue to signal when the reset has completed. Used by clients
1057 * that wait for dev_priv->mm.wedged to settle.
1058 */
1059 wait_queue_head_t reset_queue;
33196ded 1060
99584db3
DV
1061 /* For gpu hang simulation. */
1062 unsigned int stop_rings;
094f9a54
CW
1063
1064 /* For missed irq/seqno simulation. */
1065 unsigned int test_irq_rings;
99584db3
DV
1066};
1067
b8efb17b
ZR
1068enum modeset_restore {
1069 MODESET_ON_LID_OPEN,
1070 MODESET_DONE,
1071 MODESET_SUSPENDED,
1072};
1073
6acab15a
PZ
1074struct ddi_vbt_port_info {
1075 uint8_t hdmi_level_shift;
311a2094
PZ
1076
1077 uint8_t supports_dvi:1;
1078 uint8_t supports_hdmi:1;
1079 uint8_t supports_dp:1;
6acab15a
PZ
1080};
1081
41aa3448
RV
1082struct intel_vbt_data {
1083 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1084 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1085
1086 /* Feature bits */
1087 unsigned int int_tv_support:1;
1088 unsigned int lvds_dither:1;
1089 unsigned int lvds_vbt:1;
1090 unsigned int int_crt_support:1;
1091 unsigned int lvds_use_ssc:1;
1092 unsigned int display_clock_mode:1;
1093 unsigned int fdi_rx_polarity_inverted:1;
1094 int lvds_ssc_freq;
1095 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1096
1097 /* eDP */
1098 int edp_rate;
1099 int edp_lanes;
1100 int edp_preemphasis;
1101 int edp_vswing;
1102 bool edp_initialized;
1103 bool edp_support;
1104 int edp_bpp;
1105 struct edp_power_seq edp_pps;
1106
d17c5443
SK
1107 /* MIPI DSI */
1108 struct {
1109 u16 panel_id;
1110 } dsi;
1111
41aa3448
RV
1112 int crt_ddc_pin;
1113
1114 int child_dev_num;
768f69c9 1115 union child_device_config *child_dev;
6acab15a
PZ
1116
1117 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1118};
1119
77c122bc
VS
1120enum intel_ddb_partitioning {
1121 INTEL_DDB_PART_1_2,
1122 INTEL_DDB_PART_5_6, /* IVB+ */
1123};
1124
1fd527cc
VS
1125struct intel_wm_level {
1126 bool enable;
1127 uint32_t pri_val;
1128 uint32_t spr_val;
1129 uint32_t cur_val;
1130 uint32_t fbc_val;
1131};
1132
c67a470b
PZ
1133/*
1134 * This struct tracks the state needed for the Package C8+ feature.
1135 *
1136 * Package states C8 and deeper are really deep PC states that can only be
1137 * reached when all the devices on the system allow it, so even if the graphics
1138 * device allows PC8+, it doesn't mean the system will actually get to these
1139 * states.
1140 *
1141 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1142 * is disabled and the GPU is idle. When these conditions are met, we manually
1143 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1144 * refclk to Fclk.
1145 *
1146 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1147 * the state of some registers, so when we come back from PC8+ we need to
1148 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1149 * need to take care of the registers kept by RC6.
1150 *
1151 * The interrupt disabling is part of the requirements. We can only leave the
1152 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1153 * can lock the machine.
1154 *
1155 * Ideally every piece of our code that needs PC8+ disabled would call
1156 * hsw_disable_package_c8, which would increment disable_count and prevent the
1157 * system from reaching PC8+. But we don't have a symmetric way to do this for
1158 * everything, so we have the requirements_met and gpu_idle variables. When we
1159 * switch requirements_met or gpu_idle to true we decrease disable_count, and
1160 * increase it in the opposite case. The requirements_met variable is true when
1161 * all the CRTCs, encoders and the power well are disabled. The gpu_idle
1162 * variable is true when the GPU is idle.
1163 *
1164 * In addition to everything, we only actually enable PC8+ if disable_count
1165 * stays at zero for at least some seconds. This is implemented with the
1166 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1167 * consecutive times when all screens are disabled and some background app
1168 * queries the state of our connectors, or we have some application constantly
1169 * waking up to use the GPU. Only after the enable_work function actually
1170 * enables PC8+ the "enable" variable will become true, which means that it can
1171 * be false even if disable_count is 0.
1172 *
1173 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1174 * goes back to false exactly before we reenable the IRQs. We use this variable
1175 * to check if someone is trying to enable/disable IRQs while they're supposed
1176 * to be disabled. This shouldn't happen and we'll print some error messages in
1177 * case it happens, but if it actually happens we'll also update the variables
1178 * inside struct regsave so when we restore the IRQs they will contain the
1179 * latest expected values.
1180 *
1181 * For more, read "Display Sequences for Package C8" on our documentation.
1182 */
1183struct i915_package_c8 {
1184 bool requirements_met;
1185 bool gpu_idle;
1186 bool irqs_disabled;
1187 /* Only true after the delayed work task actually enables it. */
1188 bool enabled;
1189 int disable_count;
1190 struct mutex lock;
1191 struct delayed_work enable_work;
1192
1193 struct {
1194 uint32_t deimr;
1195 uint32_t sdeimr;
1196 uint32_t gtimr;
1197 uint32_t gtier;
1198 uint32_t gen6_pmimr;
1199 } regsave;
1200};
1201
f4c956ad
DV
1202typedef struct drm_i915_private {
1203 struct drm_device *dev;
42dcedd4 1204 struct kmem_cache *slab;
f4c956ad
DV
1205
1206 const struct intel_device_info *info;
1207
1208 int relative_constants_mode;
1209
1210 void __iomem *regs;
1211
907b28c5 1212 struct intel_uncore uncore;
f4c956ad
DV
1213
1214 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1215
28c70f16 1216
f4c956ad
DV
1217 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1218 * controller on different i2c buses. */
1219 struct mutex gmbus_mutex;
1220
1221 /**
1222 * Base address of the gmbus and gpio block.
1223 */
1224 uint32_t gpio_mmio_base;
1225
28c70f16
DV
1226 wait_queue_head_t gmbus_wait_queue;
1227
f4c956ad
DV
1228 struct pci_dev *bridge_dev;
1229 struct intel_ring_buffer ring[I915_NUM_RINGS];
f72b3435 1230 uint32_t last_seqno, next_seqno;
f4c956ad
DV
1231
1232 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
1233 struct resource mch_res;
1234
1235 atomic_t irq_received;
1236
1237 /* protects the irq masks */
1238 spinlock_t irq_lock;
1239
9ee32fea
DV
1240 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1241 struct pm_qos_request pm_qos;
1242
f4c956ad 1243 /* DPIO indirect register protection */
09153000 1244 struct mutex dpio_lock;
f4c956ad
DV
1245
1246 /** Cached value of IMR to avoid reads in updating the bitfield */
f4c956ad
DV
1247 u32 irq_mask;
1248 u32 gt_irq_mask;
605cd25b 1249 u32 pm_irq_mask;
f4c956ad 1250
f4c956ad 1251 struct work_struct hotplug_work;
52d7eced 1252 bool enable_hotplug_processing;
b543fb04
EE
1253 struct {
1254 unsigned long hpd_last_jiffies;
1255 int hpd_cnt;
1256 enum {
1257 HPD_ENABLED = 0,
1258 HPD_DISABLED = 1,
1259 HPD_MARK_DISABLED = 2
1260 } hpd_mark;
1261 } hpd_stats[HPD_NUM_PINS];
142e2398 1262 u32 hpd_event_bits;
ac4c16c5 1263 struct timer_list hotplug_reenable_timer;
f4c956ad 1264
7f1f3851 1265 int num_plane;
f4c956ad 1266
5c3fe8b0 1267 struct i915_fbc fbc;
f4c956ad 1268 struct intel_opregion opregion;
41aa3448 1269 struct intel_vbt_data vbt;
f4c956ad
DV
1270
1271 /* overlay */
1272 struct intel_overlay *overlay;
2c6602df 1273 unsigned int sprite_scaling_enabled;
f4c956ad 1274
31ad8ec6
JN
1275 /* backlight */
1276 struct {
1277 int level;
1278 bool enabled;
8ba2d185 1279 spinlock_t lock; /* bl registers and the above bl fields */
31ad8ec6
JN
1280 struct backlight_device *device;
1281 } backlight;
1282
f4c956ad 1283 /* LVDS info */
f4c956ad
DV
1284 bool no_aux_handshake;
1285
f4c956ad
DV
1286 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1287 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1288 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1289
1290 unsigned int fsb_freq, mem_freq, is_ddr3;
1291
645416f5
DV
1292 /**
1293 * wq - Driver workqueue for GEM.
1294 *
1295 * NOTE: Work items scheduled here are not allowed to grab any modeset
1296 * locks, for otherwise the flushing done in the pageflip code will
1297 * result in deadlocks.
1298 */
f4c956ad
DV
1299 struct workqueue_struct *wq;
1300
1301 /* Display functions */
1302 struct drm_i915_display_funcs display;
1303
1304 /* PCH chipset type */
1305 enum intel_pch pch_type;
17a303ec 1306 unsigned short pch_id;
f4c956ad
DV
1307
1308 unsigned long quirks;
1309
b8efb17b
ZR
1310 enum modeset_restore modeset_restore;
1311 struct mutex modeset_restore_lock;
673a394b 1312
a7bbbd63 1313 struct list_head vm_list; /* Global list of all address spaces */
853ba5d2 1314 struct i915_gtt gtt; /* VMA representing the global address space */
5d4545ae 1315
4b5aed62 1316 struct i915_gem_mm mm;
8781342d 1317
8781342d
DV
1318 /* Kernel Modesetting */
1319
9b9d172d 1320 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1321
27f8227b
JB
1322 struct drm_crtc *plane_to_crtc_mapping[3];
1323 struct drm_crtc *pipe_to_crtc_mapping[3];
6b95a207
KH
1324 wait_queue_head_t pending_flip_queue;
1325
e72f9fbf
DV
1326 int num_shared_dpll;
1327 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
6441ab5f 1328 struct intel_ddi_plls ddi_plls;
ee7b9f93 1329
652c393a
JB
1330 /* Reclocking support */
1331 bool render_reclock_avail;
1332 bool lvds_downclock_avail;
18f9ed12
ZY
1333 /* indicates the reduced downclock for LVDS*/
1334 int lvds_downclock;
652c393a 1335 u16 orig_clock;
f97108d1 1336
c4804411 1337 bool mchbar_need_disable;
f97108d1 1338
a4da4fa4
DV
1339 struct intel_l3_parity l3_parity;
1340
59124506
BW
1341 /* Cannot be determined by PCIID. You must always read a register. */
1342 size_t ellc_size;
1343
c6a828d3 1344 /* gen6+ rps state */
c85aa885 1345 struct intel_gen6_power_mgmt rps;
c6a828d3 1346
20e4d407
DV
1347 /* ilk-only ips/rps state. Everything in here is protected by the global
1348 * mchdev_lock in intel_pm.c */
c85aa885 1349 struct intel_ilk_power_mgmt ips;
b5e50c3f 1350
a38911a3
WX
1351 /* Haswell power well */
1352 struct i915_power_well power_well;
1353
3f51e471
RV
1354 enum no_psr_reason no_psr_reason;
1355
99584db3 1356 struct i915_gpu_error gpu_error;
ae681d96 1357
c9cddffc
JB
1358 struct drm_i915_gem_object *vlv_pctx;
1359
8be48d92
DA
1360 /* list of fbdev register on this device */
1361 struct intel_fbdev *fbdev;
e953fd7b 1362
073f34d9
JB
1363 /*
1364 * The console may be contended at resume, but we don't
1365 * want it to block on it.
1366 */
1367 struct work_struct console_resume_work;
1368
e953fd7b 1369 struct drm_property *broadcast_rgb_property;
3f43c48d 1370 struct drm_property *force_audio_property;
e3689190 1371
254f965c
BW
1372 bool hw_contexts_disabled;
1373 uint32_t hw_context_size;
a33afea5 1374 struct list_head context_list;
f4c956ad 1375
3e68320e 1376 u32 fdi_rx_config;
68d18ad7 1377
f4c956ad 1378 struct i915_suspend_saved_registers regfile;
231f42a4 1379
53615a5e
VS
1380 struct {
1381 /*
1382 * Raw watermark latency values:
1383 * in 0.1us units for WM0,
1384 * in 0.5us units for WM1+.
1385 */
1386 /* primary */
1387 uint16_t pri_latency[5];
1388 /* sprite */
1389 uint16_t spr_latency[5];
1390 /* cursor */
1391 uint16_t cur_latency[5];
1392 } wm;
1393
c67a470b
PZ
1394 struct i915_package_c8 pc8;
1395
231f42a4
DV
1396 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1397 * here! */
1398 struct i915_dri1_state dri1;
db1b76ca
DV
1399 /* Old ums support infrastructure, same warning applies. */
1400 struct i915_ums_state ums;
1da177e4
LT
1401} drm_i915_private_t;
1402
2c1792a1
CW
1403static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1404{
1405 return dev->dev_private;
1406}
1407
b4519513
CW
1408/* Iterate over initialised rings */
1409#define for_each_ring(ring__, dev_priv__, i__) \
1410 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1411 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1412
b1d7e4b4
WF
1413enum hdmi_force_audio {
1414 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1415 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1416 HDMI_AUDIO_AUTO, /* trust EDID */
1417 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1418};
1419
190d6cd5 1420#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1421
37e680a1
CW
1422struct drm_i915_gem_object_ops {
1423 /* Interface between the GEM object and its backing storage.
1424 * get_pages() is called once prior to the use of the associated set
1425 * of pages before to binding them into the GTT, and put_pages() is
1426 * called after we no longer need them. As we expect there to be
1427 * associated cost with migrating pages between the backing storage
1428 * and making them available for the GPU (e.g. clflush), we may hold
1429 * onto the pages after they are no longer referenced by the GPU
1430 * in case they may be used again shortly (for example migrating the
1431 * pages to a different memory domain within the GTT). put_pages()
1432 * will therefore most likely be called when the object itself is
1433 * being released or under memory pressure (where we attempt to
1434 * reap pages for the shrinker).
1435 */
1436 int (*get_pages)(struct drm_i915_gem_object *);
1437 void (*put_pages)(struct drm_i915_gem_object *);
1438};
1439
673a394b 1440struct drm_i915_gem_object {
c397b908 1441 struct drm_gem_object base;
673a394b 1442
37e680a1
CW
1443 const struct drm_i915_gem_object_ops *ops;
1444
2f633156
BW
1445 /** List of VMAs backed by this object */
1446 struct list_head vma_list;
1447
c1ad11fc
CW
1448 /** Stolen memory for this object, instead of being backed by shmem. */
1449 struct drm_mm_node *stolen;
35c20a60 1450 struct list_head global_list;
673a394b 1451
69dc4987 1452 struct list_head ring_list;
b25cb2f8
BW
1453 /** Used in execbuf to temporarily hold a ref */
1454 struct list_head obj_exec_link;
673a394b
EA
1455
1456 /**
65ce3027
CW
1457 * This is set if the object is on the active lists (has pending
1458 * rendering and so a non-zero seqno), and is not set if it i s on
1459 * inactive (ready to be unbound) list.
673a394b 1460 */
0206e353 1461 unsigned int active:1;
673a394b
EA
1462
1463 /**
1464 * This is set if the object has been written to since last bound
1465 * to the GTT
1466 */
0206e353 1467 unsigned int dirty:1;
778c3544
DV
1468
1469 /**
1470 * Fence register bits (if any) for this object. Will be set
1471 * as needed when mapped into the GTT.
1472 * Protected by dev->struct_mutex.
778c3544 1473 */
4b9de737 1474 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1475
778c3544
DV
1476 /**
1477 * Advice: are the backing pages purgeable?
1478 */
0206e353 1479 unsigned int madv:2;
778c3544 1480
778c3544
DV
1481 /**
1482 * Current tiling mode for the object.
1483 */
0206e353 1484 unsigned int tiling_mode:2;
5d82e3e6
CW
1485 /**
1486 * Whether the tiling parameters for the currently associated fence
1487 * register have changed. Note that for the purposes of tracking
1488 * tiling changes we also treat the unfenced register, the register
1489 * slot that the object occupies whilst it executes a fenced
1490 * command (such as BLT on gen2/3), as a "fence".
1491 */
1492 unsigned int fence_dirty:1;
778c3544
DV
1493
1494 /** How many users have pinned this object in GTT space. The following
1495 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1496 * (via user_pin_count), execbuffer (objects are not allowed multiple
1497 * times for the same batchbuffer), and the framebuffer code. When
1498 * switching/pageflipping, the framebuffer code has at most two buffers
1499 * pinned per crtc.
1500 *
1501 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1502 * bits with absolutely no headroom. So use 4 bits. */
0206e353 1503 unsigned int pin_count:4;
778c3544 1504#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 1505
75e9e915
DV
1506 /**
1507 * Is the object at the current location in the gtt mappable and
1508 * fenceable? Used to avoid costly recalculations.
1509 */
0206e353 1510 unsigned int map_and_fenceable:1;
75e9e915 1511
fb7d516a
DV
1512 /**
1513 * Whether the current gtt mapping needs to be mappable (and isn't just
1514 * mappable by accident). Track pin and fault separate for a more
1515 * accurate mappable working set.
1516 */
0206e353
AJ
1517 unsigned int fault_mappable:1;
1518 unsigned int pin_mappable:1;
cc98b413 1519 unsigned int pin_display:1;
fb7d516a 1520
caea7476
CW
1521 /*
1522 * Is the GPU currently using a fence to access this buffer,
1523 */
1524 unsigned int pending_fenced_gpu_access:1;
1525 unsigned int fenced_gpu_access:1;
1526
651d794f 1527 unsigned int cache_level:3;
93dfb40c 1528
7bddb01f 1529 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1530 unsigned int has_global_gtt_mapping:1;
9da3da66 1531 unsigned int has_dma_mapping:1;
7bddb01f 1532
9da3da66 1533 struct sg_table *pages;
a5570178 1534 int pages_pin_count;
673a394b 1535
1286ff73 1536 /* prime dma-buf support */
9a70cc2a
DA
1537 void *dma_buf_vmapping;
1538 int vmapping_count;
1539
caea7476
CW
1540 struct intel_ring_buffer *ring;
1541
1c293ea3 1542 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1543 uint32_t last_read_seqno;
1544 uint32_t last_write_seqno;
caea7476
CW
1545 /** Breadcrumb of last fenced GPU access to the buffer. */
1546 uint32_t last_fenced_seqno;
673a394b 1547
778c3544 1548 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1549 uint32_t stride;
673a394b 1550
280b713b 1551 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1552 unsigned long *bit_17;
280b713b 1553
79e53945
JB
1554 /** User space pin count and filp owning the pin */
1555 uint32_t user_pin_count;
1556 struct drm_file *pin_filp;
71acb5eb
DA
1557
1558 /** for phy allocated objects */
1559 struct drm_i915_gem_phys_object *phys_obj;
673a394b 1560};
b45305fc 1561#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
673a394b 1562
62b8b215 1563#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1564
673a394b
EA
1565/**
1566 * Request queue structure.
1567 *
1568 * The request queue allows us to note sequence numbers that have been emitted
1569 * and may be associated with active buffers to be retired.
1570 *
1571 * By keeping this list, we can avoid having to do questionable
1572 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1573 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1574 */
1575struct drm_i915_gem_request {
852835f3
ZN
1576 /** On Which ring this request was generated */
1577 struct intel_ring_buffer *ring;
1578
673a394b
EA
1579 /** GEM sequence number associated with this request. */
1580 uint32_t seqno;
1581
7d736f4f
MK
1582 /** Position in the ringbuffer of the start of the request */
1583 u32 head;
1584
1585 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1586 u32 tail;
1587
0e50e96b
MK
1588 /** Context related to this request */
1589 struct i915_hw_context *ctx;
1590
7d736f4f
MK
1591 /** Batch buffer related to this request if any */
1592 struct drm_i915_gem_object *batch_obj;
1593
673a394b
EA
1594 /** Time at which this request was emitted, in jiffies. */
1595 unsigned long emitted_jiffies;
1596
b962442e 1597 /** global list entry for this request */
673a394b 1598 struct list_head list;
b962442e 1599
f787a5f5 1600 struct drm_i915_file_private *file_priv;
b962442e
EA
1601 /** file_priv list entry for this request */
1602 struct list_head client_list;
673a394b
EA
1603};
1604
1605struct drm_i915_file_private {
b29c19b6
CW
1606 struct drm_i915_private *dev_priv;
1607
673a394b 1608 struct {
99057c81 1609 spinlock_t lock;
b962442e 1610 struct list_head request_list;
b29c19b6 1611 struct delayed_work idle_work;
673a394b 1612 } mm;
40521054 1613 struct idr context_idr;
e59ec13d
MK
1614
1615 struct i915_ctx_hang_stats hang_stats;
b29c19b6 1616 atomic_t rps_wait_boost;
673a394b
EA
1617};
1618
2c1792a1 1619#define INTEL_INFO(dev) (to_i915(dev)->info)
cae5852d
ZN
1620
1621#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1622#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1623#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1624#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1625#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1626#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1627#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1628#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1629#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1630#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1631#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1632#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1633#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1634#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1635#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1636#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
cae5852d 1637#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
4b65177b 1638#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
8ab43976
JB
1639#define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
1640 (dev)->pci_device == 0x0152 || \
1641 (dev)->pci_device == 0x015a)
6547fbdb
DV
1642#define IS_SNB_GT1(dev) ((dev)->pci_device == 0x0102 || \
1643 (dev)->pci_device == 0x0106 || \
1644 (dev)->pci_device == 0x010A)
70a3eb7a 1645#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1646#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
cae5852d 1647#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c
PZ
1648#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
1649 ((dev)->pci_device & 0xFF00) == 0x0C00)
d567b07f
PZ
1650#define IS_ULT(dev) (IS_HASWELL(dev) && \
1651 ((dev)->pci_device & 0xFF00) == 0x0A00)
9435373e
RV
1652#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
1653 ((dev)->pci_device & 0x00F0) == 0x0020)
b833d685 1654#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 1655
85436696
JB
1656/*
1657 * The genX designation typically refers to the render engine, so render
1658 * capability related checks should use IS_GEN, while display and other checks
1659 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1660 * chips, etc.).
1661 */
cae5852d
ZN
1662#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1663#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1664#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1665#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1666#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1667#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
cae5852d
ZN
1668
1669#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1670#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
f72a1183 1671#define HAS_VEBOX(dev) (INTEL_INFO(dev)->has_vebox_ring)
3d29b842 1672#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
651d794f 1673#define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
cae5852d
ZN
1674#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1675
254f965c 1676#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
93553609 1677#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1d2a314c 1678
05394f39 1679#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1680#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1681
b45305fc
DV
1682/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1683#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1684
cae5852d
ZN
1685/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1686 * rows, which changed the alignment requirements and fence programming.
1687 */
1688#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1689 IS_I915GM(dev)))
1690#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1691#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1692#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
1693#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1694#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
1695
1696#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1697#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1698#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1699
f5adf94e
DL
1700#define HAS_IPS(dev) (IS_ULT(dev))
1701
dd93be58 1702#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
86d52df6 1703#define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
30568c45 1704#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
18b5992c 1705#define HAS_PSR(dev) (IS_HASWELL(dev))
affa9354 1706
17a303ec
PZ
1707#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1708#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1709#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1710#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1711#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1712#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1713
2c1792a1 1714#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
eb877ebf 1715#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1716#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1717#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 1718#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 1719#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 1720
b7884eb4
DV
1721#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1722
040d2baa
BW
1723/* DPF == dynamic parity feature */
1724#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1725#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 1726
c8735b0c
BW
1727#define GT_FREQUENCY_MULTIPLIER 50
1728
05394f39
CW
1729#include "i915_trace.h"
1730
83b7f9ac
ED
1731/**
1732 * RC6 is a special power stage which allows the GPU to enter an very
1733 * low-voltage mode when idle, using down to 0V while at this stage. This
1734 * stage is entered automatically when the GPU is idle when RC6 support is
1735 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1736 *
1737 * There are different RC6 modes available in Intel GPU, which differentiate
1738 * among each other with the latency required to enter and leave RC6 and
1739 * voltage consumed by the GPU in different states.
1740 *
1741 * The combination of the following flags define which states GPU is allowed
1742 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1743 * RC6pp is deepest RC6. Their support by hardware varies according to the
1744 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1745 * which brings the most power savings; deeper states save more power, but
1746 * require higher latency to switch to and wake up.
1747 */
1748#define INTEL_RC6_ENABLE (1<<0)
1749#define INTEL_RC6p_ENABLE (1<<1)
1750#define INTEL_RC6pp_ENABLE (1<<2)
1751
baa70943 1752extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639 1753extern int i915_max_ioctl;
a35d9d3c
BW
1754extern unsigned int i915_fbpercrtc __always_unused;
1755extern int i915_panel_ignore_lid __read_mostly;
1756extern unsigned int i915_powersave __read_mostly;
f45b5557 1757extern int i915_semaphores __read_mostly;
a35d9d3c 1758extern unsigned int i915_lvds_downclock __read_mostly;
121d527a 1759extern int i915_lvds_channel_mode __read_mostly;
4415e63b 1760extern int i915_panel_use_ssc __read_mostly;
a35d9d3c 1761extern int i915_vbt_sdvo_panel_type __read_mostly;
c0f372b3 1762extern int i915_enable_rc6 __read_mostly;
4415e63b 1763extern int i915_enable_fbc __read_mostly;
a35d9d3c 1764extern bool i915_enable_hangcheck __read_mostly;
650dc07e 1765extern int i915_enable_ppgtt __read_mostly;
105b7c11 1766extern int i915_enable_psr __read_mostly;
0a3af268 1767extern unsigned int i915_preliminary_hw_support __read_mostly;
2124b72e 1768extern int i915_disable_power_well __read_mostly;
3c4ca58c 1769extern int i915_enable_ips __read_mostly;
2385bdf0 1770extern bool i915_fastboot __read_mostly;
c67a470b 1771extern int i915_enable_pc8 __read_mostly;
90058745 1772extern int i915_pc8_timeout __read_mostly;
0b74b508 1773extern bool i915_prefault_disable __read_mostly;
b3a83639 1774
6a9ee8af
DA
1775extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1776extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1777extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1778extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1779
1da177e4 1780 /* i915_dma.c */
d05c617e 1781void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 1782extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1783extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1784extern int i915_driver_unload(struct drm_device *);
673a394b 1785extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1786extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1787extern void i915_driver_preclose(struct drm_device *dev,
1788 struct drm_file *file_priv);
673a394b
EA
1789extern void i915_driver_postclose(struct drm_device *dev,
1790 struct drm_file *file_priv);
84b1fd10 1791extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 1792#ifdef CONFIG_COMPAT
0d6aa60b
DA
1793extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1794 unsigned long arg);
c43b5634 1795#endif
673a394b 1796extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1797 struct drm_clip_rect *box,
1798 int DR1, int DR4);
8e96d9c4 1799extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 1800extern int i915_reset(struct drm_device *dev);
7648fa99
JB
1801extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1802extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1803extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1804extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1805
073f34d9 1806extern void intel_console_resume(struct work_struct *work);
af6061af 1807
1da177e4 1808/* i915_irq.c */
10cd45b6 1809void i915_queue_hangcheck(struct drm_device *dev);
527f9e90 1810void i915_handle_error(struct drm_device *dev, bool wedged);
1da177e4 1811
f71d4af4 1812extern void intel_irq_init(struct drm_device *dev);
e1b4d303 1813extern void intel_pm_init(struct drm_device *dev);
20afbda2 1814extern void intel_hpd_init(struct drm_device *dev);
907b28c5
CW
1815extern void intel_pm_init(struct drm_device *dev);
1816
1817extern void intel_uncore_sanitize(struct drm_device *dev);
1818extern void intel_uncore_early_sanitize(struct drm_device *dev);
1819extern void intel_uncore_init(struct drm_device *dev);
907b28c5
CW
1820extern void intel_uncore_clear_errors(struct drm_device *dev);
1821extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 1822extern void intel_uncore_fini(struct drm_device *dev);
b1f14ad0 1823
7c463586
KP
1824void
1825i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1826
1827void
1828i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1829
673a394b
EA
1830/* i915_gem.c */
1831int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1832 struct drm_file *file_priv);
1833int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1834 struct drm_file *file_priv);
1835int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1836 struct drm_file *file_priv);
1837int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1838 struct drm_file *file_priv);
1839int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1840 struct drm_file *file_priv);
de151cf6
JB
1841int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1842 struct drm_file *file_priv);
673a394b
EA
1843int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1844 struct drm_file *file_priv);
1845int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1846 struct drm_file *file_priv);
1847int i915_gem_execbuffer(struct drm_device *dev, void *data,
1848 struct drm_file *file_priv);
76446cac
JB
1849int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1850 struct drm_file *file_priv);
673a394b
EA
1851int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1852 struct drm_file *file_priv);
1853int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1854 struct drm_file *file_priv);
1855int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1856 struct drm_file *file_priv);
199adf40
BW
1857int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1858 struct drm_file *file);
1859int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1860 struct drm_file *file);
673a394b
EA
1861int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1862 struct drm_file *file_priv);
3ef94daa
CW
1863int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1864 struct drm_file *file_priv);
673a394b
EA
1865int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1866 struct drm_file *file_priv);
1867int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1868 struct drm_file *file_priv);
1869int i915_gem_set_tiling(struct drm_device *dev, void *data,
1870 struct drm_file *file_priv);
1871int i915_gem_get_tiling(struct drm_device *dev, void *data,
1872 struct drm_file *file_priv);
5a125c3c
EA
1873int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1874 struct drm_file *file_priv);
23ba4fd0
BW
1875int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1876 struct drm_file *file_priv);
673a394b 1877void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
1878void *i915_gem_object_alloc(struct drm_device *dev);
1879void i915_gem_object_free(struct drm_i915_gem_object *obj);
673a394b 1880int i915_gem_init_object(struct drm_gem_object *obj);
37e680a1
CW
1881void i915_gem_object_init(struct drm_i915_gem_object *obj,
1882 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
1883struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1884 size_t size);
673a394b 1885void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 1886void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 1887
2021746e 1888int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 1889 struct i915_address_space *vm,
2021746e 1890 uint32_t alignment,
86a1ee26
CW
1891 bool map_and_fenceable,
1892 bool nonblocking);
05394f39 1893void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
07fe0b12
BW
1894int __must_check i915_vma_unbind(struct i915_vma *vma);
1895int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
dd624afd 1896int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
05394f39 1897void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1898void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1899
37e680a1 1900int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
1901static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1902{
67d5a50c
ID
1903 struct sg_page_iter sg_iter;
1904
1905 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 1906 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
1907
1908 return NULL;
9da3da66 1909}
a5570178
CW
1910static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1911{
1912 BUG_ON(obj->pages == NULL);
1913 obj->pages_pin_count++;
1914}
1915static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1916{
1917 BUG_ON(obj->pages_pin_count == 0);
1918 obj->pages_pin_count--;
1919}
1920
54cf91dc 1921int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b
BW
1922int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1923 struct intel_ring_buffer *to);
e2d05a8b
BW
1924void i915_vma_move_to_active(struct i915_vma *vma,
1925 struct intel_ring_buffer *ring);
ff72145b
DA
1926int i915_gem_dumb_create(struct drm_file *file_priv,
1927 struct drm_device *dev,
1928 struct drm_mode_create_dumb *args);
1929int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1930 uint32_t handle, uint64_t *offset);
f787a5f5
CW
1931/**
1932 * Returns true if seq1 is later than seq2.
1933 */
1934static inline bool
1935i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1936{
1937 return (int32_t)(seq1 - seq2) >= 0;
1938}
1939
fca26bb4
MK
1940int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
1941int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 1942int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 1943int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 1944
9a5a53b3 1945static inline bool
1690e1eb
CW
1946i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1947{
1948 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1949 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1950 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
1951 return true;
1952 } else
1953 return false;
1690e1eb
CW
1954}
1955
1956static inline void
1957i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1958{
1959 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1960 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
b8c3af76 1961 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
1690e1eb
CW
1962 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1963 }
1964}
1965
b29c19b6 1966bool i915_gem_retire_requests(struct drm_device *dev);
a71d8d94 1967void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
33196ded 1968int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 1969 bool interruptible);
1f83fee0
DV
1970static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
1971{
1972 return unlikely(atomic_read(&error->reset_counter)
1973 & I915_RESET_IN_PROGRESS_FLAG);
1974}
1975
1976static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
1977{
1978 return atomic_read(&error->reset_counter) == I915_WEDGED;
1979}
a71d8d94 1980
069efc1d 1981void i915_gem_reset(struct drm_device *dev);
000433b6 1982bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 1983int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 1984int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 1985int __must_check i915_gem_init_hw(struct drm_device *dev);
c3787e2e 1986int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
f691e2f4 1987void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 1988void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 1989int __must_check i915_gpu_idle(struct drm_device *dev);
2021746e 1990int __must_check i915_gem_idle(struct drm_device *dev);
0025c077
MK
1991int __i915_add_request(struct intel_ring_buffer *ring,
1992 struct drm_file *file,
7d736f4f 1993 struct drm_i915_gem_object *batch_obj,
0025c077
MK
1994 u32 *seqno);
1995#define i915_add_request(ring, seqno) \
854c94a7 1996 __i915_add_request(ring, NULL, NULL, seqno)
199b2bc2
BW
1997int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1998 uint32_t seqno);
de151cf6 1999int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2000int __must_check
2001i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2002 bool write);
2003int __must_check
dabdfe02
CW
2004i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2005int __must_check
2da3b9b9
CW
2006i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2007 u32 alignment,
2021746e 2008 struct intel_ring_buffer *pipelined);
cc98b413 2009void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
71acb5eb 2010int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 2011 struct drm_i915_gem_object *obj,
6eeefaf3
CW
2012 int id,
2013 int align);
71acb5eb 2014void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 2015 struct drm_i915_gem_object *obj);
71acb5eb 2016void i915_gem_free_all_phys_object(struct drm_device *dev);
b29c19b6 2017int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2018void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2019
0fa87796
ID
2020uint32_t
2021i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2022uint32_t
d865110c
ID
2023i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2024 int tiling_mode, bool fenced);
467cffba 2025
e4ffd173
CW
2026int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2027 enum i915_cache_level cache_level);
2028
1286ff73
DV
2029struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2030 struct dma_buf *dma_buf);
2031
2032struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2033 struct drm_gem_object *gem_obj, int flags);
2034
19b2dbde
CW
2035void i915_gem_restore_fences(struct drm_device *dev);
2036
a70a3148
BW
2037unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2038 struct i915_address_space *vm);
2039bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2040bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2041 struct i915_address_space *vm);
2042unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2043 struct i915_address_space *vm);
2044struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2045 struct i915_address_space *vm);
accfef2e
BW
2046struct i915_vma *
2047i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2048 struct i915_address_space *vm);
5c2abbea
BW
2049
2050struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
2051
a70a3148
BW
2052/* Some GGTT VM helpers */
2053#define obj_to_ggtt(obj) \
2054 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2055static inline bool i915_is_ggtt(struct i915_address_space *vm)
2056{
2057 struct i915_address_space *ggtt =
2058 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2059 return vm == ggtt;
2060}
2061
2062static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2063{
2064 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2065}
2066
2067static inline unsigned long
2068i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2069{
2070 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2071}
2072
2073static inline unsigned long
2074i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2075{
2076 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2077}
c37e2204
BW
2078
2079static inline int __must_check
2080i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2081 uint32_t alignment,
2082 bool map_and_fenceable,
2083 bool nonblocking)
2084{
2085 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
2086 map_and_fenceable, nonblocking);
2087}
a70a3148 2088
254f965c
BW
2089/* i915_gem_context.c */
2090void i915_gem_context_init(struct drm_device *dev);
2091void i915_gem_context_fini(struct drm_device *dev);
254f965c 2092void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841
BW
2093int i915_switch_context(struct intel_ring_buffer *ring,
2094 struct drm_file *file, int to_id);
dce3271b
MK
2095void i915_gem_context_free(struct kref *ctx_ref);
2096static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2097{
2098 kref_get(&ctx->ref);
2099}
2100
2101static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2102{
2103 kref_put(&ctx->ref, i915_gem_context_free);
2104}
2105
c0bb617a 2106struct i915_ctx_hang_stats * __must_check
11fa3384 2107i915_gem_context_get_hang_stats(struct drm_device *dev,
c0bb617a
MK
2108 struct drm_file *file,
2109 u32 id);
84624813
BW
2110int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2111 struct drm_file *file);
2112int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2113 struct drm_file *file);
1286ff73 2114
76aaf220 2115/* i915_gem_gtt.c */
1d2a314c 2116void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
7bddb01f
DV
2117void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
2118 struct drm_i915_gem_object *obj,
2119 enum i915_cache_level cache_level);
2120void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
2121 struct drm_i915_gem_object *obj);
1d2a314c 2122
76aaf220 2123void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907
DV
2124int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
2125void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
e4ffd173 2126 enum i915_cache_level cache_level);
05394f39 2127void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
74163907 2128void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
d7e5008f
BW
2129void i915_gem_init_global_gtt(struct drm_device *dev);
2130void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2131 unsigned long mappable_end, unsigned long end);
e76e9aeb 2132int i915_gem_gtt_init(struct drm_device *dev);
d09105c6 2133static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2134{
2135 if (INTEL_INFO(dev)->gen < 6)
2136 intel_gtt_chipset_flush();
2137}
2138
76aaf220 2139
b47eb4a2 2140/* i915_gem_evict.c */
f6cd1f15
BW
2141int __must_check i915_gem_evict_something(struct drm_device *dev,
2142 struct i915_address_space *vm,
2143 int min_size,
42d6ab48
CW
2144 unsigned alignment,
2145 unsigned cache_level,
86a1ee26
CW
2146 bool mappable,
2147 bool nonblock);
68c8c17f 2148int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
6c085a72 2149int i915_gem_evict_everything(struct drm_device *dev);
b47eb4a2 2150
9797fbfb
CW
2151/* i915_gem_stolen.c */
2152int i915_gem_init_stolen(struct drm_device *dev);
11be49eb
CW
2153int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2154void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2155void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2156struct drm_i915_gem_object *
2157i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2158struct drm_i915_gem_object *
2159i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2160 u32 stolen_offset,
2161 u32 gtt_offset,
2162 u32 size);
0104fdbb 2163void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
9797fbfb 2164
673a394b 2165/* i915_gem_tiling.c */
2c1792a1 2166static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67
CW
2167{
2168 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2169
2170 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2171 obj->tiling_mode != I915_TILING_NONE;
2172}
2173
673a394b 2174void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2175void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2176void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2177
2178/* i915_gem_debug.c */
23bc5982
CW
2179#if WATCH_LISTS
2180int i915_verify_lists(struct drm_device *dev);
673a394b 2181#else
23bc5982 2182#define i915_verify_lists(dev) 0
673a394b 2183#endif
1da177e4 2184
2017263e 2185/* i915_debugfs.c */
27c202ad
BG
2186int i915_debugfs_init(struct drm_minor *minor);
2187void i915_debugfs_cleanup(struct drm_minor *minor);
84734a04
MK
2188
2189/* i915_gpu_error.c */
edc3d884
MK
2190__printf(2, 3)
2191void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2192int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2193 const struct i915_error_state_file_priv *error);
4dc955f7
MK
2194int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2195 size_t count, loff_t pos);
2196static inline void i915_error_state_buf_release(
2197 struct drm_i915_error_state_buf *eb)
2198{
2199 kfree(eb->buf);
2200}
84734a04
MK
2201void i915_capture_error_state(struct drm_device *dev);
2202void i915_error_state_get(struct drm_device *dev,
2203 struct i915_error_state_file_priv *error_priv);
2204void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2205void i915_destroy_error_state(struct drm_device *dev);
2206
2207void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2208const char *i915_cache_level_str(int type);
2017263e 2209
317c35d1
JB
2210/* i915_suspend.c */
2211extern int i915_save_state(struct drm_device *dev);
2212extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2213
d8157a36
DV
2214/* i915_ums.c */
2215void i915_save_display_reg(struct drm_device *dev);
2216void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2217
0136db58
BW
2218/* i915_sysfs.c */
2219void i915_setup_sysfs(struct drm_device *dev_priv);
2220void i915_teardown_sysfs(struct drm_device *dev_priv);
2221
f899fc64
CW
2222/* intel_i2c.c */
2223extern int intel_setup_gmbus(struct drm_device *dev);
2224extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2225static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2226{
2ed06c93 2227 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2228}
2229
2230extern struct i2c_adapter *intel_gmbus_get_adapter(
2231 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2232extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2233extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2234static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2235{
2236 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2237}
f899fc64
CW
2238extern void intel_i2c_reset(struct drm_device *dev);
2239
3b617967 2240/* intel_opregion.c */
9c4b0a68 2241struct intel_encoder;
44834a67
CW
2242extern int intel_opregion_setup(struct drm_device *dev);
2243#ifdef CONFIG_ACPI
2244extern void intel_opregion_init(struct drm_device *dev);
2245extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2246extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
2247extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2248 bool enable);
ecbc5cf3
JN
2249extern int intel_opregion_notify_adapter(struct drm_device *dev,
2250 pci_power_t state);
65e082c9 2251#else
44834a67
CW
2252static inline void intel_opregion_init(struct drm_device *dev) { return; }
2253static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2254static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
2255static inline int
2256intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2257{
2258 return 0;
2259}
ecbc5cf3
JN
2260static inline int
2261intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2262{
2263 return 0;
2264}
65e082c9 2265#endif
8ee1c3db 2266
723bfd70
JB
2267/* intel_acpi.c */
2268#ifdef CONFIG_ACPI
2269extern void intel_register_dsm_handler(void);
2270extern void intel_unregister_dsm_handler(void);
2271#else
2272static inline void intel_register_dsm_handler(void) { return; }
2273static inline void intel_unregister_dsm_handler(void) { return; }
2274#endif /* CONFIG_ACPI */
2275
79e53945 2276/* modesetting */
f817586c 2277extern void intel_modeset_init_hw(struct drm_device *dev);
7d708ee4 2278extern void intel_modeset_suspend_hw(struct drm_device *dev);
79e53945 2279extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2280extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2281extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 2282extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2283extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2284 bool force_restore);
44cec740 2285extern void i915_redisable_vga(struct drm_device *dev);
ee5382ae 2286extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 2287extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2288extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2289extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2290extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84
JB
2291extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2292extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2293extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
0206e353
AJ
2294extern void intel_detect_pch(struct drm_device *dev);
2295extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2296extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2297
2911a35b 2298extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2299int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2300 struct drm_file *file);
575155a9 2301
6ef3d427
CW
2302/* overlay */
2303extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2304extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2305 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2306
2307extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2308extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2309 struct drm_device *dev,
2310 struct intel_display_error_state *error);
6ef3d427 2311
b7287d80
BW
2312/* On SNB platform, before reading ring registers forcewake bit
2313 * must be set to prevent GT core from power down and stale values being
2314 * returned.
2315 */
fcca7926
BW
2316void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
2317void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
b7287d80 2318
42c0526c
BW
2319int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2320int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2321
2322/* intel_sideband.c */
64936258
JN
2323u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2324void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2325u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
2326u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2327void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2328u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2329void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2330u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2331void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2332u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2333void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
2334u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2335void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
2336u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2337 enum intel_sbi_destination destination);
2338void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2339 enum intel_sbi_destination destination);
0a073b84 2340
855ba3be
JB
2341int vlv_gpu_freq(int ddr_freq, int val);
2342int vlv_freq_opcode(int ddr_freq, int val);
42c0526c 2343
6af5d92f 2344#define __i915_read(x) \
dba8e41f 2345 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg, bool trace);
6af5d92f
CW
2346__i915_read(8)
2347__i915_read(16)
2348__i915_read(32)
2349__i915_read(64)
5f75377d
KP
2350#undef __i915_read
2351
6af5d92f 2352#define __i915_write(x) \
dba8e41f 2353 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val, bool trace);
6af5d92f
CW
2354__i915_write(8)
2355__i915_write(16)
2356__i915_write(32)
2357__i915_write(64)
5f75377d
KP
2358#undef __i915_write
2359
dba8e41f
CW
2360#define I915_READ8(reg) i915_read8(dev_priv, (reg), true)
2361#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val), true)
5f75377d 2362
dba8e41f
CW
2363#define I915_READ16(reg) i915_read16(dev_priv, (reg), true)
2364#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val), true)
2365#define I915_READ16_NOTRACE(reg) i915_read16(dev_priv, (reg), false)
2366#define I915_WRITE16_NOTRACE(reg, val) i915_write16(dev_priv, (reg), (val), false)
5f75377d 2367
dba8e41f
CW
2368#define I915_READ(reg) i915_read32(dev_priv, (reg), true)
2369#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val), true)
2370#define I915_READ_NOTRACE(reg) i915_read32(dev_priv, (reg), false)
2371#define I915_WRITE_NOTRACE(reg, val) i915_write32(dev_priv, (reg), (val), false)
5f75377d 2372
dba8e41f
CW
2373#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val), true)
2374#define I915_READ64(reg) i915_read64(dev_priv, (reg), true)
cae5852d
ZN
2375
2376#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2377#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2378
55bc60db
VS
2379/* "Broadcast RGB" property */
2380#define INTEL_BROADCAST_RGB_AUTO 0
2381#define INTEL_BROADCAST_RGB_FULL 1
2382#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2383
766aa1c4
VS
2384static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2385{
2386 if (HAS_PCH_SPLIT(dev))
2387 return CPU_VGACNTRL;
2388 else if (IS_VALLEYVIEW(dev))
2389 return VLV_VGACNTRL;
2390 else
2391 return VGACNTRL;
2392}
2393
2bb4629a
VS
2394static inline void __user *to_user_ptr(u64 address)
2395{
2396 return (void __user *)(uintptr_t)address;
2397}
2398
df97729f
ID
2399static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2400{
2401 unsigned long j = msecs_to_jiffies(m);
2402
2403 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2404}
2405
2406static inline unsigned long
2407timespec_to_jiffies_timeout(const struct timespec *value)
2408{
2409 unsigned long j = timespec_to_jiffies(value);
2410
2411 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2412}
2413
1da177e4 2414#endif