]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Reduce duplicated forcewake logic
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
b20385f1 38#include "intel_lrc.h"
0260c420 39#include "i915_gem_gtt.h"
564ddb2f 40#include "i915_gem_render_state.h"
0839ccb8 41#include <linux/io-mapping.h>
f899fc64 42#include <linux/i2c.h>
c167a6fc 43#include <linux/i2c-algo-bit.h>
0ade6386 44#include <drm/intel-gtt.h>
ba8286fa 45#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
d9fc9413 46#include <drm/drm_gem.h>
aaa6fd2a 47#include <linux/backlight.h>
5cc9ed4b 48#include <linux/hashtable.h>
2911a35b 49#include <linux/intel-iommu.h>
742cbee8 50#include <linux/kref.h>
9ee32fea 51#include <linux/pm_qos.h>
585fb111 52
1da177e4
LT
53/* General customization:
54 */
55
1da177e4
LT
56#define DRIVER_NAME "i915"
57#define DRIVER_DESC "Intel Graphics"
0a0c0018 58#define DRIVER_DATE "20150117"
1da177e4 59
c883ef1b 60#undef WARN_ON
5f77eeb0
DV
61/* Many gcc seem to no see through this and fall over :( */
62#if 0
63#define WARN_ON(x) ({ \
64 bool __i915_warn_cond = (x); \
65 if (__builtin_constant_p(__i915_warn_cond)) \
66 BUILD_BUG_ON(__i915_warn_cond); \
67 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
68#else
69#define WARN_ON(x) WARN((x), "WARN_ON(" #x ")")
70#endif
71
72#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
73 (long) (x), __func__);
c883ef1b 74
e2c719b7
RC
75/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
76 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
77 * which may not necessarily be a user visible problem. This will either
78 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
79 * enable distros and users to tailor their preferred amount of i915 abrt
80 * spam.
81 */
82#define I915_STATE_WARN(condition, format...) ({ \
83 int __ret_warn_on = !!(condition); \
84 if (unlikely(__ret_warn_on)) { \
85 if (i915.verbose_state_checks) \
2f3408c7 86 WARN(1, format); \
e2c719b7
RC
87 else \
88 DRM_ERROR(format); \
89 } \
90 unlikely(__ret_warn_on); \
91})
92
93#define I915_STATE_WARN_ON(condition) ({ \
94 int __ret_warn_on = !!(condition); \
95 if (unlikely(__ret_warn_on)) { \
96 if (i915.verbose_state_checks) \
2f3408c7 97 WARN(1, "WARN_ON(" #condition ")\n"); \
e2c719b7
RC
98 else \
99 DRM_ERROR("WARN_ON(" #condition ")\n"); \
100 } \
101 unlikely(__ret_warn_on); \
102})
103
317c35d1 104enum pipe {
752aa88a 105 INVALID_PIPE = -1,
317c35d1
JB
106 PIPE_A = 0,
107 PIPE_B,
9db4a9c7 108 PIPE_C,
a57c774a
AK
109 _PIPE_EDP,
110 I915_MAX_PIPES = _PIPE_EDP
317c35d1 111};
9db4a9c7 112#define pipe_name(p) ((p) + 'A')
317c35d1 113
a5c961d1
PZ
114enum transcoder {
115 TRANSCODER_A = 0,
116 TRANSCODER_B,
117 TRANSCODER_C,
a57c774a
AK
118 TRANSCODER_EDP,
119 I915_MAX_TRANSCODERS
a5c961d1
PZ
120};
121#define transcoder_name(t) ((t) + 'A')
122
84139d1e
DL
123/*
124 * This is the maximum (across all platforms) number of planes (primary +
125 * sprites) that can be active at the same time on one pipe.
126 *
127 * This value doesn't count the cursor plane.
128 */
129#define I915_MAX_PLANES 3
130
80824003
JB
131enum plane {
132 PLANE_A = 0,
133 PLANE_B,
9db4a9c7 134 PLANE_C,
80824003 135};
9db4a9c7 136#define plane_name(p) ((p) + 'A')
52440211 137
d615a166 138#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 139
2b139522
ED
140enum port {
141 PORT_A = 0,
142 PORT_B,
143 PORT_C,
144 PORT_D,
145 PORT_E,
146 I915_MAX_PORTS
147};
148#define port_name(p) ((p) + 'A')
149
a09caddd 150#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
151
152enum dpio_channel {
153 DPIO_CH0,
154 DPIO_CH1
155};
156
157enum dpio_phy {
158 DPIO_PHY0,
159 DPIO_PHY1
160};
161
b97186f0
PZ
162enum intel_display_power_domain {
163 POWER_DOMAIN_PIPE_A,
164 POWER_DOMAIN_PIPE_B,
165 POWER_DOMAIN_PIPE_C,
166 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
167 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
168 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
169 POWER_DOMAIN_TRANSCODER_A,
170 POWER_DOMAIN_TRANSCODER_B,
171 POWER_DOMAIN_TRANSCODER_C,
f52e353e 172 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
173 POWER_DOMAIN_PORT_DDI_A_2_LANES,
174 POWER_DOMAIN_PORT_DDI_A_4_LANES,
175 POWER_DOMAIN_PORT_DDI_B_2_LANES,
176 POWER_DOMAIN_PORT_DDI_B_4_LANES,
177 POWER_DOMAIN_PORT_DDI_C_2_LANES,
178 POWER_DOMAIN_PORT_DDI_C_4_LANES,
179 POWER_DOMAIN_PORT_DDI_D_2_LANES,
180 POWER_DOMAIN_PORT_DDI_D_4_LANES,
181 POWER_DOMAIN_PORT_DSI,
182 POWER_DOMAIN_PORT_CRT,
183 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 184 POWER_DOMAIN_VGA,
fbeeaa23 185 POWER_DOMAIN_AUDIO,
bd2bb1b9 186 POWER_DOMAIN_PLLS,
baa70707 187 POWER_DOMAIN_INIT,
bddc7645
ID
188
189 POWER_DOMAIN_NUM,
b97186f0
PZ
190};
191
192#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
193#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
194 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
195#define POWER_DOMAIN_TRANSCODER(tran) \
196 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
197 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 198
1d843f9d
EE
199enum hpd_pin {
200 HPD_NONE = 0,
201 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
202 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
203 HPD_CRT,
204 HPD_SDVO_B,
205 HPD_SDVO_C,
206 HPD_PORT_B,
207 HPD_PORT_C,
208 HPD_PORT_D,
209 HPD_NUM_PINS
210};
211
2a2d5482
CW
212#define I915_GEM_GPU_DOMAINS \
213 (I915_GEM_DOMAIN_RENDER | \
214 I915_GEM_DOMAIN_SAMPLER | \
215 I915_GEM_DOMAIN_COMMAND | \
216 I915_GEM_DOMAIN_INSTRUCTION | \
217 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 218
055e393f
DL
219#define for_each_pipe(__dev_priv, __p) \
220 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
2d025a5b
DL
221#define for_each_plane(pipe, p) \
222 for ((p) = 0; (p) < INTEL_INFO(dev)->num_sprites[(pipe)] + 1; (p)++)
d615a166 223#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
9db4a9c7 224
d79b814d
DL
225#define for_each_crtc(dev, crtc) \
226 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
227
d063ae48
DL
228#define for_each_intel_crtc(dev, intel_crtc) \
229 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
230
b2784e15
DL
231#define for_each_intel_encoder(dev, intel_encoder) \
232 list_for_each_entry(intel_encoder, \
233 &(dev)->mode_config.encoder_list, \
234 base.head)
235
6c2b7c12
DV
236#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
237 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
238 if ((intel_encoder)->base.crtc == (__crtc))
239
53f5e3ca
JB
240#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
241 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
242 if ((intel_connector)->base.encoder == (__encoder))
243
b04c5bd6
BF
244#define for_each_power_domain(domain, mask) \
245 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
246 if ((1 << (domain)) & (mask))
247
e7b903d2 248struct drm_i915_private;
ad46cb53 249struct i915_mm_struct;
5cc9ed4b 250struct i915_mmu_object;
e7b903d2 251
46edb027
DV
252enum intel_dpll_id {
253 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
254 /* real shared dpll ids must be >= 0 */
9cd86933
DV
255 DPLL_ID_PCH_PLL_A = 0,
256 DPLL_ID_PCH_PLL_B = 1,
429d47d5 257 /* hsw/bdw */
9cd86933
DV
258 DPLL_ID_WRPLL1 = 0,
259 DPLL_ID_WRPLL2 = 1,
429d47d5
S
260 /* skl */
261 DPLL_ID_SKL_DPLL1 = 0,
262 DPLL_ID_SKL_DPLL2 = 1,
263 DPLL_ID_SKL_DPLL3 = 2,
46edb027 264};
429d47d5 265#define I915_NUM_PLLS 3
46edb027 266
5358901f 267struct intel_dpll_hw_state {
dcfc3552 268 /* i9xx, pch plls */
66e985c0 269 uint32_t dpll;
8bcc2795 270 uint32_t dpll_md;
66e985c0
DV
271 uint32_t fp0;
272 uint32_t fp1;
dcfc3552
DL
273
274 /* hsw, bdw */
d452c5b6 275 uint32_t wrpll;
d1a2dc78
S
276
277 /* skl */
278 /*
279 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
280 * lower part of crtl1 and they get shifted into position when writing
281 * the register. This allows us to easily compare the state to share
282 * the DPLL.
283 */
284 uint32_t ctrl1;
285 /* HDMI only, 0 when used for DP */
286 uint32_t cfgcr1, cfgcr2;
5358901f
DV
287};
288
3e369b76 289struct intel_shared_dpll_config {
1e6f2ddc 290 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
3e369b76
ACO
291 struct intel_dpll_hw_state hw_state;
292};
293
294struct intel_shared_dpll {
295 struct intel_shared_dpll_config config;
8bd31e67
ACO
296 struct intel_shared_dpll_config *new_config;
297
ee7b9f93
JB
298 int active; /* count of number of active CRTCs (i.e. DPMS on) */
299 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
300 const char *name;
301 /* should match the index in the dev_priv->shared_dplls array */
302 enum intel_dpll_id id;
96f6128c
DV
303 /* The mode_set hook is optional and should be used together with the
304 * intel_prepare_shared_dpll function. */
15bdd4cf
DV
305 void (*mode_set)(struct drm_i915_private *dev_priv,
306 struct intel_shared_dpll *pll);
e7b903d2
DV
307 void (*enable)(struct drm_i915_private *dev_priv,
308 struct intel_shared_dpll *pll);
309 void (*disable)(struct drm_i915_private *dev_priv,
310 struct intel_shared_dpll *pll);
5358901f
DV
311 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
312 struct intel_shared_dpll *pll,
313 struct intel_dpll_hw_state *hw_state);
ee7b9f93 314};
ee7b9f93 315
429d47d5
S
316#define SKL_DPLL0 0
317#define SKL_DPLL1 1
318#define SKL_DPLL2 2
319#define SKL_DPLL3 3
320
e69d0bc1
DV
321/* Used by dp and fdi links */
322struct intel_link_m_n {
323 uint32_t tu;
324 uint32_t gmch_m;
325 uint32_t gmch_n;
326 uint32_t link_m;
327 uint32_t link_n;
328};
329
330void intel_link_compute_m_n(int bpp, int nlanes,
331 int pixel_clock, int link_clock,
332 struct intel_link_m_n *m_n);
333
1da177e4
LT
334/* Interface history:
335 *
336 * 1.1: Original.
0d6aa60b
DA
337 * 1.2: Add Power Management
338 * 1.3: Add vblank support
de227f5f 339 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 340 * 1.5: Add vblank pipe configuration
2228ed67
MD
341 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
342 * - Support vertical blank on secondary display pipe
1da177e4
LT
343 */
344#define DRIVER_MAJOR 1
2228ed67 345#define DRIVER_MINOR 6
1da177e4
LT
346#define DRIVER_PATCHLEVEL 0
347
23bc5982 348#define WATCH_LISTS 0
673a394b 349
0a3e67a4
JB
350struct opregion_header;
351struct opregion_acpi;
352struct opregion_swsci;
353struct opregion_asle;
354
8ee1c3db 355struct intel_opregion {
5bc4418b
BW
356 struct opregion_header __iomem *header;
357 struct opregion_acpi __iomem *acpi;
358 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
359 u32 swsci_gbda_sub_functions;
360 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
361 struct opregion_asle __iomem *asle;
362 void __iomem *vbt;
01fe9dbd 363 u32 __iomem *lid_state;
91a60f20 364 struct work_struct asle_work;
8ee1c3db 365};
44834a67 366#define OPREGION_SIZE (8*1024)
8ee1c3db 367
6ef3d427
CW
368struct intel_overlay;
369struct intel_overlay_error_state;
370
de151cf6 371#define I915_FENCE_REG_NONE -1
42b5aeab
VS
372#define I915_MAX_NUM_FENCES 32
373/* 32 fences + sign bit for FENCE_REG_NONE */
374#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
375
376struct drm_i915_fence_reg {
007cc8ac 377 struct list_head lru_list;
caea7476 378 struct drm_i915_gem_object *obj;
1690e1eb 379 int pin_count;
de151cf6 380};
7c1c2871 381
9b9d172d 382struct sdvo_device_mapping {
e957d772 383 u8 initialized;
9b9d172d 384 u8 dvo_port;
385 u8 slave_addr;
386 u8 dvo_wiring;
e957d772 387 u8 i2c_pin;
b1083333 388 u8 ddc_pin;
9b9d172d 389};
390
c4a1d9e4
CW
391struct intel_display_error_state;
392
63eeaf38 393struct drm_i915_error_state {
742cbee8 394 struct kref ref;
585b0288
BW
395 struct timeval time;
396
cb383002 397 char error_msg[128];
48b031e3 398 u32 reset_count;
62d5d69b 399 u32 suspend_count;
cb383002 400
585b0288 401 /* Generic register state */
63eeaf38
JB
402 u32 eir;
403 u32 pgtbl_er;
be998e2e 404 u32 ier;
885ea5a8 405 u32 gtier[4];
b9a3906b 406 u32 ccid;
0f3b6849
CW
407 u32 derrmr;
408 u32 forcewake;
585b0288
BW
409 u32 error; /* gen6+ */
410 u32 err_int; /* gen7 */
411 u32 done_reg;
91ec5d11
BW
412 u32 gac_eco;
413 u32 gam_ecochk;
414 u32 gab_ctl;
415 u32 gfx_mode;
585b0288 416 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
417 u64 fence[I915_MAX_NUM_FENCES];
418 struct intel_overlay_error_state *overlay;
419 struct intel_display_error_state *display;
0ca36d78 420 struct drm_i915_error_object *semaphore_obj;
585b0288 421
52d39a21 422 struct drm_i915_error_ring {
372fbb8e 423 bool valid;
362b8af7
BW
424 /* Software tracked state */
425 bool waiting;
426 int hangcheck_score;
427 enum intel_ring_hangcheck_action hangcheck_action;
428 int num_requests;
429
430 /* our own tracking of ring head and tail */
431 u32 cpu_ring_head;
432 u32 cpu_ring_tail;
433
434 u32 semaphore_seqno[I915_NUM_RINGS - 1];
435
436 /* Register state */
437 u32 tail;
438 u32 head;
439 u32 ctl;
440 u32 hws;
441 u32 ipeir;
442 u32 ipehr;
443 u32 instdone;
362b8af7
BW
444 u32 bbstate;
445 u32 instpm;
446 u32 instps;
447 u32 seqno;
448 u64 bbaddr;
50877445 449 u64 acthd;
362b8af7 450 u32 fault_reg;
13ffadd1 451 u64 faddr;
362b8af7
BW
452 u32 rc_psmi; /* sleep state */
453 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
454
52d39a21
CW
455 struct drm_i915_error_object {
456 int page_count;
457 u32 gtt_offset;
458 u32 *pages[0];
ab0e7ff9 459 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 460
52d39a21
CW
461 struct drm_i915_error_request {
462 long jiffies;
463 u32 seqno;
ee4f42b1 464 u32 tail;
52d39a21 465 } *requests;
6c7a01ec
BW
466
467 struct {
468 u32 gfx_mode;
469 union {
470 u64 pdp[4];
471 u32 pp_dir_base;
472 };
473 } vm_info;
ab0e7ff9
CW
474
475 pid_t pid;
476 char comm[TASK_COMM_LEN];
52d39a21 477 } ring[I915_NUM_RINGS];
3a448734 478
9df30794 479 struct drm_i915_error_buffer {
a779e5ab 480 u32 size;
9df30794 481 u32 name;
0201f1ec 482 u32 rseqno, wseqno;
9df30794
CW
483 u32 gtt_offset;
484 u32 read_domains;
485 u32 write_domain;
4b9de737 486 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
487 s32 pinned:2;
488 u32 tiling:2;
489 u32 dirty:1;
490 u32 purgeable:1;
5cc9ed4b 491 u32 userptr:1;
5d1333fc 492 s32 ring:4;
f56383cb 493 u32 cache_level:3;
95f5301d 494 } **active_bo, **pinned_bo;
6c7a01ec 495
95f5301d 496 u32 *active_bo_count, *pinned_bo_count;
3a448734 497 u32 vm_count;
63eeaf38
JB
498};
499
7bd688cd 500struct intel_connector;
820d2d77 501struct intel_encoder;
5cec258b 502struct intel_crtc_state;
46f297fb 503struct intel_plane_config;
0e8ffe1b 504struct intel_crtc;
ee9300bb
DV
505struct intel_limit;
506struct dpll;
b8cecdf5 507
e70236a8 508struct drm_i915_display_funcs {
ee5382ae 509 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 510 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
511 void (*disable_fbc)(struct drm_device *dev);
512 int (*get_display_clock_speed)(struct drm_device *dev);
513 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
514 /**
515 * find_dpll() - Find the best values for the PLL
516 * @limit: limits for the PLL
517 * @crtc: current CRTC
518 * @target: target frequency in kHz
519 * @refclk: reference clock frequency in kHz
520 * @match_clock: if provided, @best_clock P divider must
521 * match the P divider from @match_clock
522 * used for LVDS downclocking
523 * @best_clock: best PLL values found
524 *
525 * Returns true on success, false on failure.
526 */
527 bool (*find_dpll)(const struct intel_limit *limit,
a919ff14 528 struct intel_crtc *crtc,
ee9300bb
DV
529 int target, int refclk,
530 struct dpll *match_clock,
531 struct dpll *best_clock);
46ba614c 532 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
533 void (*update_sprite_wm)(struct drm_plane *plane,
534 struct drm_crtc *crtc,
ed57cb8a
DL
535 uint32_t sprite_width, uint32_t sprite_height,
536 int pixel_size, bool enable, bool scaled);
47fab737 537 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
538 /* Returns the active state of the crtc, and if the crtc is active,
539 * fills out the pipe-config with the hw state. */
540 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 541 struct intel_crtc_state *);
46f297fb
JB
542 void (*get_plane_config)(struct intel_crtc *,
543 struct intel_plane_config *);
190f68c5
ACO
544 int (*crtc_compute_clock)(struct intel_crtc *crtc,
545 struct intel_crtc_state *crtc_state);
76e5a89c
DV
546 void (*crtc_enable)(struct drm_crtc *crtc);
547 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 548 void (*off)(struct drm_crtc *crtc);
69bfe1a9
JN
549 void (*audio_codec_enable)(struct drm_connector *connector,
550 struct intel_encoder *encoder,
551 struct drm_display_mode *mode);
552 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 553 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 554 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
555 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
556 struct drm_framebuffer *fb,
ed8d1975 557 struct drm_i915_gem_object *obj,
a4872ba6 558 struct intel_engine_cs *ring,
ed8d1975 559 uint32_t flags);
29b9bde6
DV
560 void (*update_primary_plane)(struct drm_crtc *crtc,
561 struct drm_framebuffer *fb,
562 int x, int y);
20afbda2 563 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
564 /* clock updates for mode set */
565 /* cursor updates */
566 /* render clock increase/decrease */
567 /* display clock increase/decrease */
568 /* pll clock increase/decrease */
7bd688cd 569
6517d273 570 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
7bd688cd
JN
571 uint32_t (*get_backlight)(struct intel_connector *connector);
572 void (*set_backlight)(struct intel_connector *connector,
573 uint32_t level);
574 void (*disable_backlight)(struct intel_connector *connector);
575 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
576};
577
907b28c5 578struct intel_uncore_funcs {
c8d9a590
D
579 void (*force_wake_get)(struct drm_i915_private *dev_priv,
580 int fw_engine);
581 void (*force_wake_put)(struct drm_i915_private *dev_priv,
582 int fw_engine);
0b274481
BW
583
584 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
585 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
586 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
587 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
588
589 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
590 uint8_t val, bool trace);
591 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
592 uint16_t val, bool trace);
593 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
594 uint32_t val, bool trace);
595 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
596 uint64_t val, bool trace);
990bbdad
CW
597};
598
b2cff0db
CW
599enum {
600 FW_DOMAIN_ID_RENDER = 0,
601 FW_DOMAIN_ID_BLITTER,
602 FW_DOMAIN_ID_MEDIA,
603
604 FW_DOMAIN_ID_COUNT
605};
606
907b28c5
CW
607struct intel_uncore {
608 spinlock_t lock; /** lock is also taken in irq contexts. */
609
610 struct intel_uncore_funcs funcs;
611
612 unsigned fifo_count;
b2cff0db
CW
613 unsigned fw_domains;
614
615 struct intel_uncore_forcewake_domain {
616 struct drm_i915_private *i915;
617 int id;
618 unsigned wake_count;
619 struct timer_list timer;
620 } fw_domain[FW_DOMAIN_ID_COUNT];
621#define FORCEWAKE_RENDER (1 << FW_DOMAIN_ID_RENDER)
622#define FORCEWAKE_BLITTER (1 << FW_DOMAIN_ID_BLITTER)
623#define FORCEWAKE_MEDIA (1 << FW_DOMAIN_ID_MEDIA)
624#define FORCEWAKE_ALL (FORCEWAKE_RENDER | \
625 FORCEWAKE_BLITTER | \
626 FORCEWAKE_MEDIA)
627};
628
629/* Iterate over initialised fw domains */
630#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
631 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
632 (i__) < FW_DOMAIN_ID_COUNT; \
633 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
634 if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
635
636#define for_each_fw_domain(domain__, dev_priv__, i__) \
637 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
907b28c5 638
79fc46df
DL
639#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
640 func(is_mobile) sep \
641 func(is_i85x) sep \
642 func(is_i915g) sep \
643 func(is_i945gm) sep \
644 func(is_g33) sep \
645 func(need_gfx_hws) sep \
646 func(is_g4x) sep \
647 func(is_pineview) sep \
648 func(is_broadwater) sep \
649 func(is_crestline) sep \
650 func(is_ivybridge) sep \
651 func(is_valleyview) sep \
652 func(is_haswell) sep \
7201c0b3 653 func(is_skylake) sep \
b833d685 654 func(is_preliminary) sep \
79fc46df
DL
655 func(has_fbc) sep \
656 func(has_pipe_cxsr) sep \
657 func(has_hotplug) sep \
658 func(cursor_needs_physical) sep \
659 func(has_overlay) sep \
660 func(overlay_needs_physical) sep \
661 func(supports_tv) sep \
dd93be58 662 func(has_llc) sep \
30568c45
DL
663 func(has_ddi) sep \
664 func(has_fpga_dbg)
c96ea64e 665
a587f779
DL
666#define DEFINE_FLAG(name) u8 name:1
667#define SEP_SEMICOLON ;
c96ea64e 668
cfdf1fa2 669struct intel_device_info {
10fce67a 670 u32 display_mmio_offset;
87f1f465 671 u16 device_id;
7eb552ae 672 u8 num_pipes:3;
d615a166 673 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 674 u8 gen;
73ae478c 675 u8 ring_mask; /* Rings supported by the HW */
a587f779 676 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
677 /* Register offsets for the various display pipes and transcoders */
678 int pipe_offsets[I915_MAX_TRANSCODERS];
679 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 680 int palette_offsets[I915_MAX_PIPES];
5efb3e28 681 int cursor_offsets[I915_MAX_PIPES];
693d11c3 682 unsigned int eu_total;
cfdf1fa2
KH
683};
684
a587f779
DL
685#undef DEFINE_FLAG
686#undef SEP_SEMICOLON
687
7faf1ab2
DV
688enum i915_cache_level {
689 I915_CACHE_NONE = 0,
350ec881
CW
690 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
691 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
692 caches, eg sampler/render caches, and the
693 large Last-Level-Cache. LLC is coherent with
694 the CPU, but L3 is only visible to the GPU. */
651d794f 695 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
696};
697
e59ec13d
MK
698struct i915_ctx_hang_stats {
699 /* This context had batch pending when hang was declared */
700 unsigned batch_pending;
701
702 /* This context had batch active when hang was declared */
703 unsigned batch_active;
be62acb4
MK
704
705 /* Time when this context was last blamed for a GPU reset */
706 unsigned long guilty_ts;
707
676fa572
CW
708 /* If the contexts causes a second GPU hang within this time,
709 * it is permanently banned from submitting any more work.
710 */
711 unsigned long ban_period_seconds;
712
be62acb4
MK
713 /* This context is banned to submit more work */
714 bool banned;
e59ec13d 715};
40521054
BW
716
717/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 718#define DEFAULT_CONTEXT_HANDLE 0
31b7a88d
OM
719/**
720 * struct intel_context - as the name implies, represents a context.
721 * @ref: reference count.
722 * @user_handle: userspace tracking identity for this context.
723 * @remap_slice: l3 row remapping information.
724 * @file_priv: filp associated with this context (NULL for global default
725 * context).
726 * @hang_stats: information about the role of this context in possible GPU
727 * hangs.
728 * @vm: virtual memory space used by this context.
729 * @legacy_hw_ctx: render context backing object and whether it is correctly
730 * initialized (legacy ring submission mechanism only).
731 * @link: link in the global list of contexts.
732 *
733 * Contexts are memory images used by the hardware to store copies of their
734 * internal state.
735 */
273497e5 736struct intel_context {
dce3271b 737 struct kref ref;
821d66dd 738 int user_handle;
3ccfd19d 739 uint8_t remap_slice;
40521054 740 struct drm_i915_file_private *file_priv;
e59ec13d 741 struct i915_ctx_hang_stats hang_stats;
ae6c4806 742 struct i915_hw_ppgtt *ppgtt;
a33afea5 743
c9e003af 744 /* Legacy ring buffer submission */
ea0c76f8
OM
745 struct {
746 struct drm_i915_gem_object *rcs_state;
747 bool initialized;
748 } legacy_hw_ctx;
749
c9e003af 750 /* Execlists */
564ddb2f 751 bool rcs_initialized;
c9e003af
OM
752 struct {
753 struct drm_i915_gem_object *state;
84c2377f 754 struct intel_ringbuffer *ringbuf;
dcb4c12a 755 int unpin_count;
c9e003af
OM
756 } engine[I915_NUM_RINGS];
757
a33afea5 758 struct list_head link;
40521054
BW
759};
760
5c3fe8b0
BW
761struct i915_fbc {
762 unsigned long size;
5e59f717 763 unsigned threshold;
5c3fe8b0
BW
764 unsigned int fb_id;
765 enum plane plane;
766 int y;
767
c4213885 768 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
769 struct drm_mm_node *compressed_llb;
770
da46f936
RV
771 bool false_color;
772
9adccc60
PZ
773 /* Tracks whether the HW is actually enabled, not whether the feature is
774 * possible. */
775 bool enabled;
776
1d73c2a8
RV
777 /* On gen8 some rings cannont perform fbc clean operation so for now
778 * we are doing this on SW with mmio.
779 * This variable works in the opposite information direction
780 * of ring->fbc_dirty telling software on frontbuffer tracking
781 * to perform the cache clean on sw side.
782 */
783 bool need_sw_cache_clean;
784
5c3fe8b0
BW
785 struct intel_fbc_work {
786 struct delayed_work work;
787 struct drm_crtc *crtc;
788 struct drm_framebuffer *fb;
5c3fe8b0
BW
789 } *fbc_work;
790
29ebf90f
CW
791 enum no_fbc_reason {
792 FBC_OK, /* FBC is enabled */
793 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
794 FBC_NO_OUTPUT, /* no outputs enabled to compress */
795 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
796 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
797 FBC_MODE_TOO_LARGE, /* mode too large for compression */
798 FBC_BAD_PLANE, /* fbc not supported on plane */
799 FBC_NOT_TILED, /* buffer not tiled */
800 FBC_MULTIPLE_PIPES, /* more than one pipe active */
801 FBC_MODULE_PARAM,
802 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
803 } no_fbc_reason;
b5e50c3f
JB
804};
805
96178eeb
VK
806/**
807 * HIGH_RR is the highest eDP panel refresh rate read from EDID
808 * LOW_RR is the lowest eDP panel refresh rate found from EDID
809 * parsing for same resolution.
810 */
811enum drrs_refresh_rate_type {
812 DRRS_HIGH_RR,
813 DRRS_LOW_RR,
814 DRRS_MAX_RR, /* RR count */
815};
816
817enum drrs_support_type {
818 DRRS_NOT_SUPPORTED = 0,
819 STATIC_DRRS_SUPPORT = 1,
820 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
821};
822
2807cf69 823struct intel_dp;
96178eeb
VK
824struct i915_drrs {
825 struct mutex mutex;
826 struct delayed_work work;
827 struct intel_dp *dp;
828 unsigned busy_frontbuffer_bits;
829 enum drrs_refresh_rate_type refresh_rate_type;
830 enum drrs_support_type type;
831};
832
a031d709 833struct i915_psr {
f0355c4a 834 struct mutex lock;
a031d709
RV
835 bool sink_support;
836 bool source_ok;
2807cf69 837 struct intel_dp *enabled;
7c8f8a70
RV
838 bool active;
839 struct delayed_work work;
9ca15301 840 unsigned busy_frontbuffer_bits;
0243f7ba 841 bool link_standby;
3f51e471 842};
5c3fe8b0 843
3bad0781 844enum intel_pch {
f0350830 845 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
846 PCH_IBX, /* Ibexpeak PCH */
847 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 848 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 849 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 850 PCH_NOP,
3bad0781
ZW
851};
852
988d6ee8
PZ
853enum intel_sbi_destination {
854 SBI_ICLK,
855 SBI_MPHY,
856};
857
b690e96c 858#define QUIRK_PIPEA_FORCE (1<<0)
435793df 859#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 860#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 861#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 862#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 863#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 864
8be48d92 865struct intel_fbdev;
1630fe75 866struct intel_fbc_work;
38651674 867
c2b9152f
DV
868struct intel_gmbus {
869 struct i2c_adapter adapter;
f2ce9faf 870 u32 force_bit;
c2b9152f 871 u32 reg0;
36c785f0 872 u32 gpio_reg;
c167a6fc 873 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
874 struct drm_i915_private *dev_priv;
875};
876
f4c956ad 877struct i915_suspend_saved_registers {
ba8bbcf6
JB
878 u8 saveLBB;
879 u32 saveDSPACNTR;
880 u32 saveDSPBCNTR;
e948e994 881 u32 saveDSPARB;
ba8bbcf6
JB
882 u32 savePIPEACONF;
883 u32 savePIPEBCONF;
884 u32 savePIPEASRC;
885 u32 savePIPEBSRC;
886 u32 saveFPA0;
887 u32 saveFPA1;
888 u32 saveDPLL_A;
889 u32 saveDPLL_A_MD;
890 u32 saveHTOTAL_A;
891 u32 saveHBLANK_A;
892 u32 saveHSYNC_A;
893 u32 saveVTOTAL_A;
894 u32 saveVBLANK_A;
895 u32 saveVSYNC_A;
896 u32 saveBCLRPAT_A;
5586c8bc 897 u32 saveTRANSACONF;
42048781
ZW
898 u32 saveTRANS_HTOTAL_A;
899 u32 saveTRANS_HBLANK_A;
900 u32 saveTRANS_HSYNC_A;
901 u32 saveTRANS_VTOTAL_A;
902 u32 saveTRANS_VBLANK_A;
903 u32 saveTRANS_VSYNC_A;
0da3ea12 904 u32 savePIPEASTAT;
ba8bbcf6
JB
905 u32 saveDSPASTRIDE;
906 u32 saveDSPASIZE;
907 u32 saveDSPAPOS;
585fb111 908 u32 saveDSPAADDR;
ba8bbcf6
JB
909 u32 saveDSPASURF;
910 u32 saveDSPATILEOFF;
911 u32 savePFIT_PGM_RATIOS;
0eb96d6e 912 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
913 u32 saveBLC_PWM_CTL;
914 u32 saveBLC_PWM_CTL2;
42048781
ZW
915 u32 saveBLC_CPU_PWM_CTL;
916 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
917 u32 saveFPB0;
918 u32 saveFPB1;
919 u32 saveDPLL_B;
920 u32 saveDPLL_B_MD;
921 u32 saveHTOTAL_B;
922 u32 saveHBLANK_B;
923 u32 saveHSYNC_B;
924 u32 saveVTOTAL_B;
925 u32 saveVBLANK_B;
926 u32 saveVSYNC_B;
927 u32 saveBCLRPAT_B;
5586c8bc 928 u32 saveTRANSBCONF;
42048781
ZW
929 u32 saveTRANS_HTOTAL_B;
930 u32 saveTRANS_HBLANK_B;
931 u32 saveTRANS_HSYNC_B;
932 u32 saveTRANS_VTOTAL_B;
933 u32 saveTRANS_VBLANK_B;
934 u32 saveTRANS_VSYNC_B;
0da3ea12 935 u32 savePIPEBSTAT;
ba8bbcf6
JB
936 u32 saveDSPBSTRIDE;
937 u32 saveDSPBSIZE;
938 u32 saveDSPBPOS;
585fb111 939 u32 saveDSPBADDR;
ba8bbcf6
JB
940 u32 saveDSPBSURF;
941 u32 saveDSPBTILEOFF;
585fb111
JB
942 u32 saveVGA0;
943 u32 saveVGA1;
944 u32 saveVGA_PD;
ba8bbcf6
JB
945 u32 saveVGACNTRL;
946 u32 saveADPA;
947 u32 saveLVDS;
585fb111
JB
948 u32 savePP_ON_DELAYS;
949 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
950 u32 saveDVOA;
951 u32 saveDVOB;
952 u32 saveDVOC;
953 u32 savePP_ON;
954 u32 savePP_OFF;
955 u32 savePP_CONTROL;
585fb111 956 u32 savePP_DIVISOR;
ba8bbcf6
JB
957 u32 savePFIT_CONTROL;
958 u32 save_palette_a[256];
959 u32 save_palette_b[256];
ba8bbcf6 960 u32 saveFBC_CONTROL;
0da3ea12
JB
961 u32 saveIER;
962 u32 saveIIR;
963 u32 saveIMR;
42048781
ZW
964 u32 saveDEIER;
965 u32 saveDEIMR;
966 u32 saveGTIER;
967 u32 saveGTIMR;
968 u32 saveFDI_RXA_IMR;
969 u32 saveFDI_RXB_IMR;
1f84e550 970 u32 saveCACHE_MODE_0;
1f84e550 971 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
972 u32 saveSWF0[16];
973 u32 saveSWF1[16];
974 u32 saveSWF2[3];
975 u8 saveMSR;
976 u8 saveSR[8];
123f794f 977 u8 saveGR[25];
ba8bbcf6 978 u8 saveAR_INDEX;
a59e122a 979 u8 saveAR[21];
ba8bbcf6 980 u8 saveDACMASK;
a59e122a 981 u8 saveCR[37];
4b9de737 982 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
983 u32 saveCURACNTR;
984 u32 saveCURAPOS;
985 u32 saveCURABASE;
986 u32 saveCURBCNTR;
987 u32 saveCURBPOS;
988 u32 saveCURBBASE;
989 u32 saveCURSIZE;
a4fc5ed6
KP
990 u32 saveDP_B;
991 u32 saveDP_C;
992 u32 saveDP_D;
993 u32 savePIPEA_GMCH_DATA_M;
994 u32 savePIPEB_GMCH_DATA_M;
995 u32 savePIPEA_GMCH_DATA_N;
996 u32 savePIPEB_GMCH_DATA_N;
997 u32 savePIPEA_DP_LINK_M;
998 u32 savePIPEB_DP_LINK_M;
999 u32 savePIPEA_DP_LINK_N;
1000 u32 savePIPEB_DP_LINK_N;
42048781
ZW
1001 u32 saveFDI_RXA_CTL;
1002 u32 saveFDI_TXA_CTL;
1003 u32 saveFDI_RXB_CTL;
1004 u32 saveFDI_TXB_CTL;
1005 u32 savePFA_CTL_1;
1006 u32 savePFB_CTL_1;
1007 u32 savePFA_WIN_SZ;
1008 u32 savePFB_WIN_SZ;
1009 u32 savePFA_WIN_POS;
1010 u32 savePFB_WIN_POS;
5586c8bc
ZW
1011 u32 savePCH_DREF_CONTROL;
1012 u32 saveDISP_ARB_CTL;
1013 u32 savePIPEA_DATA_M1;
1014 u32 savePIPEA_DATA_N1;
1015 u32 savePIPEA_LINK_M1;
1016 u32 savePIPEA_LINK_N1;
1017 u32 savePIPEB_DATA_M1;
1018 u32 savePIPEB_DATA_N1;
1019 u32 savePIPEB_LINK_M1;
1020 u32 savePIPEB_LINK_N1;
b5b72e89 1021 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 1022 u32 savePCH_PORT_HOTPLUG;
9f49c376 1023 u16 saveGCDGMBUS;
f4c956ad 1024};
c85aa885 1025
ddeea5b0
ID
1026struct vlv_s0ix_state {
1027 /* GAM */
1028 u32 wr_watermark;
1029 u32 gfx_prio_ctrl;
1030 u32 arb_mode;
1031 u32 gfx_pend_tlb0;
1032 u32 gfx_pend_tlb1;
1033 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1034 u32 media_max_req_count;
1035 u32 gfx_max_req_count;
1036 u32 render_hwsp;
1037 u32 ecochk;
1038 u32 bsd_hwsp;
1039 u32 blt_hwsp;
1040 u32 tlb_rd_addr;
1041
1042 /* MBC */
1043 u32 g3dctl;
1044 u32 gsckgctl;
1045 u32 mbctl;
1046
1047 /* GCP */
1048 u32 ucgctl1;
1049 u32 ucgctl3;
1050 u32 rcgctl1;
1051 u32 rcgctl2;
1052 u32 rstctl;
1053 u32 misccpctl;
1054
1055 /* GPM */
1056 u32 gfxpause;
1057 u32 rpdeuhwtc;
1058 u32 rpdeuc;
1059 u32 ecobus;
1060 u32 pwrdwnupctl;
1061 u32 rp_down_timeout;
1062 u32 rp_deucsw;
1063 u32 rcubmabdtmr;
1064 u32 rcedata;
1065 u32 spare2gh;
1066
1067 /* Display 1 CZ domain */
1068 u32 gt_imr;
1069 u32 gt_ier;
1070 u32 pm_imr;
1071 u32 pm_ier;
1072 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1073
1074 /* GT SA CZ domain */
1075 u32 tilectl;
1076 u32 gt_fifoctl;
1077 u32 gtlc_wake_ctrl;
1078 u32 gtlc_survive;
1079 u32 pmwgicz;
1080
1081 /* Display 2 CZ domain */
1082 u32 gu_ctl0;
1083 u32 gu_ctl1;
1084 u32 clock_gate_dis2;
1085};
1086
bf225f20
CW
1087struct intel_rps_ei {
1088 u32 cz_clock;
1089 u32 render_c0;
1090 u32 media_c0;
31685c25
D
1091};
1092
c85aa885 1093struct intel_gen6_power_mgmt {
d4d70aa5
ID
1094 /*
1095 * work, interrupts_enabled and pm_iir are protected by
1096 * dev_priv->irq_lock
1097 */
c85aa885 1098 struct work_struct work;
d4d70aa5 1099 bool interrupts_enabled;
c85aa885 1100 u32 pm_iir;
59cdb63d 1101
b39fb297
BW
1102 /* Frequencies are stored in potentially platform dependent multiples.
1103 * In other words, *_freq needs to be multiplied by X to be interesting.
1104 * Soft limits are those which are used for the dynamic reclocking done
1105 * by the driver (raise frequencies under heavy loads, and lower for
1106 * lighter loads). Hard limits are those imposed by the hardware.
1107 *
1108 * A distinction is made for overclocking, which is never enabled by
1109 * default, and is considered to be above the hard limit if it's
1110 * possible at all.
1111 */
1112 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1113 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1114 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1115 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1116 u8 min_freq; /* AKA RPn. Minimum frequency */
1117 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1118 u8 rp1_freq; /* "less than" RP0 power/freqency */
1119 u8 rp0_freq; /* Non-overclocked max frequency. */
67c3bf6f 1120 u32 cz_freq;
1a01ab3b 1121
31685c25 1122 u32 ei_interrupt_count;
1a01ab3b 1123
dd75fdc8
CW
1124 int last_adj;
1125 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1126
c0951f0c 1127 bool enabled;
1a01ab3b 1128 struct delayed_work delayed_resume_work;
4fc688ce 1129
bf225f20
CW
1130 /* manual wa residency calculations */
1131 struct intel_rps_ei up_ei, down_ei;
1132
4fc688ce
JB
1133 /*
1134 * Protects RPS/RC6 register access and PCU communication.
1135 * Must be taken after struct_mutex if nested.
1136 */
1137 struct mutex hw_lock;
c85aa885
DV
1138};
1139
1a240d4d
DV
1140/* defined intel_pm.c */
1141extern spinlock_t mchdev_lock;
1142
c85aa885
DV
1143struct intel_ilk_power_mgmt {
1144 u8 cur_delay;
1145 u8 min_delay;
1146 u8 max_delay;
1147 u8 fmax;
1148 u8 fstart;
1149
1150 u64 last_count1;
1151 unsigned long last_time1;
1152 unsigned long chipset_power;
1153 u64 last_count2;
5ed0bdf2 1154 u64 last_time2;
c85aa885
DV
1155 unsigned long gfx_power;
1156 u8 corr;
1157
1158 int c_m;
1159 int r_t;
3e373948
DV
1160
1161 struct drm_i915_gem_object *pwrctx;
1162 struct drm_i915_gem_object *renderctx;
c85aa885
DV
1163};
1164
c6cb582e
ID
1165struct drm_i915_private;
1166struct i915_power_well;
1167
1168struct i915_power_well_ops {
1169 /*
1170 * Synchronize the well's hw state to match the current sw state, for
1171 * example enable/disable it based on the current refcount. Called
1172 * during driver init and resume time, possibly after first calling
1173 * the enable/disable handlers.
1174 */
1175 void (*sync_hw)(struct drm_i915_private *dev_priv,
1176 struct i915_power_well *power_well);
1177 /*
1178 * Enable the well and resources that depend on it (for example
1179 * interrupts located on the well). Called after the 0->1 refcount
1180 * transition.
1181 */
1182 void (*enable)(struct drm_i915_private *dev_priv,
1183 struct i915_power_well *power_well);
1184 /*
1185 * Disable the well and resources that depend on it. Called after
1186 * the 1->0 refcount transition.
1187 */
1188 void (*disable)(struct drm_i915_private *dev_priv,
1189 struct i915_power_well *power_well);
1190 /* Returns the hw enabled state. */
1191 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1192 struct i915_power_well *power_well);
1193};
1194
a38911a3
WX
1195/* Power well structure for haswell */
1196struct i915_power_well {
c1ca727f 1197 const char *name;
6f3ef5dd 1198 bool always_on;
a38911a3
WX
1199 /* power well enable/disable usage count */
1200 int count;
bfafe93a
ID
1201 /* cached hw enabled state */
1202 bool hw_enabled;
c1ca727f 1203 unsigned long domains;
77961eb9 1204 unsigned long data;
c6cb582e 1205 const struct i915_power_well_ops *ops;
a38911a3
WX
1206};
1207
83c00f55 1208struct i915_power_domains {
baa70707
ID
1209 /*
1210 * Power wells needed for initialization at driver init and suspend
1211 * time are on. They are kept on until after the first modeset.
1212 */
1213 bool init_power_on;
0d116a29 1214 bool initializing;
c1ca727f 1215 int power_well_count;
baa70707 1216
83c00f55 1217 struct mutex lock;
1da51581 1218 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1219 struct i915_power_well *power_wells;
83c00f55
ID
1220};
1221
35a85ac6 1222#define MAX_L3_SLICES 2
a4da4fa4 1223struct intel_l3_parity {
35a85ac6 1224 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1225 struct work_struct error_work;
35a85ac6 1226 int which_slice;
a4da4fa4
DV
1227};
1228
493018dc
BV
1229struct i915_gem_batch_pool {
1230 struct drm_device *dev;
1231 struct list_head cache_list;
1232};
1233
4b5aed62 1234struct i915_gem_mm {
4b5aed62
DV
1235 /** Memory allocator for GTT stolen memory */
1236 struct drm_mm stolen;
4b5aed62
DV
1237 /** List of all objects in gtt_space. Used to restore gtt
1238 * mappings on resume */
1239 struct list_head bound_list;
1240 /**
1241 * List of objects which are not bound to the GTT (thus
1242 * are idle and not used by the GPU) but still have
1243 * (presumably uncached) pages still attached.
1244 */
1245 struct list_head unbound_list;
1246
493018dc
BV
1247 /*
1248 * A pool of objects to use as shadow copies of client batch buffers
1249 * when the command parser is enabled. Prevents the client from
1250 * modifying the batch contents after software parsing.
1251 */
1252 struct i915_gem_batch_pool batch_pool;
1253
4b5aed62
DV
1254 /** Usable portion of the GTT for GEM */
1255 unsigned long stolen_base; /* limited to low memory (32-bit) */
1256
4b5aed62
DV
1257 /** PPGTT used for aliasing the PPGTT with the GTT */
1258 struct i915_hw_ppgtt *aliasing_ppgtt;
1259
2cfcd32a 1260 struct notifier_block oom_notifier;
ceabbba5 1261 struct shrinker shrinker;
4b5aed62
DV
1262 bool shrinker_no_lock_stealing;
1263
4b5aed62
DV
1264 /** LRU list of objects with fence regs on them. */
1265 struct list_head fence_list;
1266
1267 /**
1268 * We leave the user IRQ off as much as possible,
1269 * but this means that requests will finish and never
1270 * be retired once the system goes idle. Set a timer to
1271 * fire periodically while the ring is running. When it
1272 * fires, go retire requests.
1273 */
1274 struct delayed_work retire_work;
1275
b29c19b6
CW
1276 /**
1277 * When we detect an idle GPU, we want to turn on
1278 * powersaving features. So once we see that there
1279 * are no more requests outstanding and no more
1280 * arrive within a small period of time, we fire
1281 * off the idle_work.
1282 */
1283 struct delayed_work idle_work;
1284
4b5aed62
DV
1285 /**
1286 * Are we in a non-interruptible section of code like
1287 * modesetting?
1288 */
1289 bool interruptible;
1290
f62a0076
CW
1291 /**
1292 * Is the GPU currently considered idle, or busy executing userspace
1293 * requests? Whilst idle, we attempt to power down the hardware and
1294 * display clocks. In order to reduce the effect on performance, there
1295 * is a slight delay before we do so.
1296 */
1297 bool busy;
1298
bdf1e7e3
DV
1299 /* the indicator for dispatch video commands on two BSD rings */
1300 int bsd_ring_dispatch_index;
1301
4b5aed62
DV
1302 /** Bit 6 swizzling required for X tiling */
1303 uint32_t bit_6_swizzle_x;
1304 /** Bit 6 swizzling required for Y tiling */
1305 uint32_t bit_6_swizzle_y;
1306
4b5aed62 1307 /* accounting, useful for userland debugging */
c20e8355 1308 spinlock_t object_stat_lock;
4b5aed62
DV
1309 size_t object_memory;
1310 u32 object_count;
1311};
1312
edc3d884 1313struct drm_i915_error_state_buf {
0a4cd7c8 1314 struct drm_i915_private *i915;
edc3d884
MK
1315 unsigned bytes;
1316 unsigned size;
1317 int err;
1318 u8 *buf;
1319 loff_t start;
1320 loff_t pos;
1321};
1322
fc16b48b
MK
1323struct i915_error_state_file_priv {
1324 struct drm_device *dev;
1325 struct drm_i915_error_state *error;
1326};
1327
99584db3
DV
1328struct i915_gpu_error {
1329 /* For hangcheck timer */
1330#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1331#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1332 /* Hang gpu twice in this window and your context gets banned */
1333#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1334
99584db3 1335 struct timer_list hangcheck_timer;
99584db3
DV
1336
1337 /* For reset and error_state handling. */
1338 spinlock_t lock;
1339 /* Protected by the above dev->gpu_error.lock. */
1340 struct drm_i915_error_state *first_error;
1341 struct work_struct work;
99584db3 1342
094f9a54
CW
1343
1344 unsigned long missed_irq_rings;
1345
1f83fee0 1346 /**
2ac0f450 1347 * State variable controlling the reset flow and count
1f83fee0 1348 *
2ac0f450
MK
1349 * This is a counter which gets incremented when reset is triggered,
1350 * and again when reset has been handled. So odd values (lowest bit set)
1351 * means that reset is in progress and even values that
1352 * (reset_counter >> 1):th reset was successfully completed.
1353 *
1354 * If reset is not completed succesfully, the I915_WEDGE bit is
1355 * set meaning that hardware is terminally sour and there is no
1356 * recovery. All waiters on the reset_queue will be woken when
1357 * that happens.
1358 *
1359 * This counter is used by the wait_seqno code to notice that reset
1360 * event happened and it needs to restart the entire ioctl (since most
1361 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1362 *
1363 * This is important for lock-free wait paths, where no contended lock
1364 * naturally enforces the correct ordering between the bail-out of the
1365 * waiter and the gpu reset work code.
1f83fee0
DV
1366 */
1367 atomic_t reset_counter;
1368
1f83fee0 1369#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1370#define I915_WEDGED (1 << 31)
1f83fee0
DV
1371
1372 /**
1373 * Waitqueue to signal when the reset has completed. Used by clients
1374 * that wait for dev_priv->mm.wedged to settle.
1375 */
1376 wait_queue_head_t reset_queue;
33196ded 1377
88b4aa87
MK
1378 /* Userspace knobs for gpu hang simulation;
1379 * combines both a ring mask, and extra flags
1380 */
1381 u32 stop_rings;
1382#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1383#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1384
1385 /* For missed irq/seqno simulation. */
1386 unsigned int test_irq_rings;
6689c167
MA
1387
1388 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1389 bool reload_in_reset;
99584db3
DV
1390};
1391
b8efb17b
ZR
1392enum modeset_restore {
1393 MODESET_ON_LID_OPEN,
1394 MODESET_DONE,
1395 MODESET_SUSPENDED,
1396};
1397
6acab15a 1398struct ddi_vbt_port_info {
ce4dd49e
DL
1399 /*
1400 * This is an index in the HDMI/DVI DDI buffer translation table.
1401 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1402 * populate this field.
1403 */
1404#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1405 uint8_t hdmi_level_shift;
311a2094
PZ
1406
1407 uint8_t supports_dvi:1;
1408 uint8_t supports_hdmi:1;
1409 uint8_t supports_dp:1;
6acab15a
PZ
1410};
1411
bfd7ebda
RV
1412enum psr_lines_to_wait {
1413 PSR_0_LINES_TO_WAIT = 0,
1414 PSR_1_LINE_TO_WAIT,
1415 PSR_4_LINES_TO_WAIT,
1416 PSR_8_LINES_TO_WAIT
1417};
1418
41aa3448
RV
1419struct intel_vbt_data {
1420 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1421 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1422
1423 /* Feature bits */
1424 unsigned int int_tv_support:1;
1425 unsigned int lvds_dither:1;
1426 unsigned int lvds_vbt:1;
1427 unsigned int int_crt_support:1;
1428 unsigned int lvds_use_ssc:1;
1429 unsigned int display_clock_mode:1;
1430 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1431 unsigned int has_mipi:1;
41aa3448
RV
1432 int lvds_ssc_freq;
1433 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1434
83a7280e
PB
1435 enum drrs_support_type drrs_type;
1436
41aa3448
RV
1437 /* eDP */
1438 int edp_rate;
1439 int edp_lanes;
1440 int edp_preemphasis;
1441 int edp_vswing;
1442 bool edp_initialized;
1443 bool edp_support;
1444 int edp_bpp;
1445 struct edp_power_seq edp_pps;
1446
bfd7ebda
RV
1447 struct {
1448 bool full_link;
1449 bool require_aux_wakeup;
1450 int idle_frames;
1451 enum psr_lines_to_wait lines_to_wait;
1452 int tp1_wakeup_time;
1453 int tp2_tp3_wakeup_time;
1454 } psr;
1455
f00076d2
JN
1456 struct {
1457 u16 pwm_freq_hz;
39fbc9c8 1458 bool present;
f00076d2 1459 bool active_low_pwm;
1de6068e 1460 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1461 } backlight;
1462
d17c5443
SK
1463 /* MIPI DSI */
1464 struct {
3e6bd011 1465 u16 port;
d17c5443 1466 u16 panel_id;
d3b542fc
SK
1467 struct mipi_config *config;
1468 struct mipi_pps_data *pps;
1469 u8 seq_version;
1470 u32 size;
1471 u8 *data;
1472 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1473 } dsi;
1474
41aa3448
RV
1475 int crt_ddc_pin;
1476
1477 int child_dev_num;
768f69c9 1478 union child_device_config *child_dev;
6acab15a
PZ
1479
1480 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1481};
1482
77c122bc
VS
1483enum intel_ddb_partitioning {
1484 INTEL_DDB_PART_1_2,
1485 INTEL_DDB_PART_5_6, /* IVB+ */
1486};
1487
1fd527cc
VS
1488struct intel_wm_level {
1489 bool enable;
1490 uint32_t pri_val;
1491 uint32_t spr_val;
1492 uint32_t cur_val;
1493 uint32_t fbc_val;
1494};
1495
820c1980 1496struct ilk_wm_values {
609cedef
VS
1497 uint32_t wm_pipe[3];
1498 uint32_t wm_lp[3];
1499 uint32_t wm_lp_spr[3];
1500 uint32_t wm_linetime[3];
1501 bool enable_fbc_wm;
1502 enum intel_ddb_partitioning partitioning;
1503};
1504
c193924e 1505struct skl_ddb_entry {
16160e3d 1506 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1507};
1508
1509static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1510{
16160e3d 1511 return entry->end - entry->start;
c193924e
DL
1512}
1513
08db6652
DL
1514static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1515 const struct skl_ddb_entry *e2)
1516{
1517 if (e1->start == e2->start && e1->end == e2->end)
1518 return true;
1519
1520 return false;
1521}
1522
c193924e 1523struct skl_ddb_allocation {
34bb56af 1524 struct skl_ddb_entry pipe[I915_MAX_PIPES];
c193924e
DL
1525 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
1526 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1527};
1528
2ac96d2a
PB
1529struct skl_wm_values {
1530 bool dirty[I915_MAX_PIPES];
c193924e 1531 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1532 uint32_t wm_linetime[I915_MAX_PIPES];
1533 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1534 uint32_t cursor[I915_MAX_PIPES][8];
1535 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1536 uint32_t cursor_trans[I915_MAX_PIPES];
1537};
1538
1539struct skl_wm_level {
1540 bool plane_en[I915_MAX_PLANES];
b99f58da 1541 bool cursor_en;
2ac96d2a
PB
1542 uint16_t plane_res_b[I915_MAX_PLANES];
1543 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1544 uint16_t cursor_res_b;
1545 uint8_t cursor_res_l;
1546};
1547
c67a470b 1548/*
765dab67
PZ
1549 * This struct helps tracking the state needed for runtime PM, which puts the
1550 * device in PCI D3 state. Notice that when this happens, nothing on the
1551 * graphics device works, even register access, so we don't get interrupts nor
1552 * anything else.
c67a470b 1553 *
765dab67
PZ
1554 * Every piece of our code that needs to actually touch the hardware needs to
1555 * either call intel_runtime_pm_get or call intel_display_power_get with the
1556 * appropriate power domain.
a8a8bd54 1557 *
765dab67
PZ
1558 * Our driver uses the autosuspend delay feature, which means we'll only really
1559 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1560 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1561 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1562 *
1563 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1564 * goes back to false exactly before we reenable the IRQs. We use this variable
1565 * to check if someone is trying to enable/disable IRQs while they're supposed
1566 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1567 * case it happens.
c67a470b 1568 *
765dab67 1569 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1570 */
5d584b2e
PZ
1571struct i915_runtime_pm {
1572 bool suspended;
2aeb7d3a 1573 bool irqs_enabled;
c67a470b
PZ
1574};
1575
926321d5
DV
1576enum intel_pipe_crc_source {
1577 INTEL_PIPE_CRC_SOURCE_NONE,
1578 INTEL_PIPE_CRC_SOURCE_PLANE1,
1579 INTEL_PIPE_CRC_SOURCE_PLANE2,
1580 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1581 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1582 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1583 INTEL_PIPE_CRC_SOURCE_TV,
1584 INTEL_PIPE_CRC_SOURCE_DP_B,
1585 INTEL_PIPE_CRC_SOURCE_DP_C,
1586 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1587 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1588 INTEL_PIPE_CRC_SOURCE_MAX,
1589};
1590
8bf1e9f1 1591struct intel_pipe_crc_entry {
ac2300d4 1592 uint32_t frame;
8bf1e9f1
SH
1593 uint32_t crc[5];
1594};
1595
b2c88f5b 1596#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1597struct intel_pipe_crc {
d538bbdf
DL
1598 spinlock_t lock;
1599 bool opened; /* exclusive access to the result file */
e5f75aca 1600 struct intel_pipe_crc_entry *entries;
926321d5 1601 enum intel_pipe_crc_source source;
d538bbdf 1602 int head, tail;
07144428 1603 wait_queue_head_t wq;
8bf1e9f1
SH
1604};
1605
f99d7069
DV
1606struct i915_frontbuffer_tracking {
1607 struct mutex lock;
1608
1609 /*
1610 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1611 * scheduled flips.
1612 */
1613 unsigned busy_bits;
1614 unsigned flip_bits;
1615};
1616
7225342a
MK
1617struct i915_wa_reg {
1618 u32 addr;
1619 u32 value;
1620 /* bitmask representing WA bits */
1621 u32 mask;
1622};
1623
1624#define I915_MAX_WA_REGS 16
1625
1626struct i915_workarounds {
1627 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1628 u32 count;
1629};
1630
77fec556 1631struct drm_i915_private {
f4c956ad 1632 struct drm_device *dev;
42dcedd4 1633 struct kmem_cache *slab;
f4c956ad 1634
5c969aa7 1635 const struct intel_device_info info;
f4c956ad
DV
1636
1637 int relative_constants_mode;
1638
1639 void __iomem *regs;
1640
907b28c5 1641 struct intel_uncore uncore;
f4c956ad
DV
1642
1643 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1644
28c70f16 1645
f4c956ad
DV
1646 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1647 * controller on different i2c buses. */
1648 struct mutex gmbus_mutex;
1649
1650 /**
1651 * Base address of the gmbus and gpio block.
1652 */
1653 uint32_t gpio_mmio_base;
1654
b6fdd0f2
SS
1655 /* MMIO base address for MIPI regs */
1656 uint32_t mipi_mmio_base;
1657
28c70f16
DV
1658 wait_queue_head_t gmbus_wait_queue;
1659
f4c956ad 1660 struct pci_dev *bridge_dev;
a4872ba6 1661 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1662 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1663 uint32_t last_seqno, next_seqno;
f4c956ad 1664
ba8286fa 1665 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1666 struct resource mch_res;
1667
f4c956ad
DV
1668 /* protects the irq masks */
1669 spinlock_t irq_lock;
1670
84c33a64
SG
1671 /* protects the mmio flip data */
1672 spinlock_t mmio_flip_lock;
1673
f8b79e58
ID
1674 bool display_irqs_enabled;
1675
9ee32fea
DV
1676 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1677 struct pm_qos_request pm_qos;
1678
f4c956ad 1679 /* DPIO indirect register protection */
09153000 1680 struct mutex dpio_lock;
f4c956ad
DV
1681
1682 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1683 union {
1684 u32 irq_mask;
1685 u32 de_irq_mask[I915_MAX_PIPES];
1686 };
f4c956ad 1687 u32 gt_irq_mask;
605cd25b 1688 u32 pm_irq_mask;
a6706b45 1689 u32 pm_rps_events;
91d181dd 1690 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1691
f4c956ad 1692 struct work_struct hotplug_work;
b543fb04
EE
1693 struct {
1694 unsigned long hpd_last_jiffies;
1695 int hpd_cnt;
1696 enum {
1697 HPD_ENABLED = 0,
1698 HPD_DISABLED = 1,
1699 HPD_MARK_DISABLED = 2
1700 } hpd_mark;
1701 } hpd_stats[HPD_NUM_PINS];
142e2398 1702 u32 hpd_event_bits;
6323751d 1703 struct delayed_work hotplug_reenable_work;
f4c956ad 1704
5c3fe8b0 1705 struct i915_fbc fbc;
439d7ac0 1706 struct i915_drrs drrs;
f4c956ad 1707 struct intel_opregion opregion;
41aa3448 1708 struct intel_vbt_data vbt;
f4c956ad 1709
d9ceb816
JB
1710 bool preserve_bios_swizzle;
1711
f4c956ad
DV
1712 /* overlay */
1713 struct intel_overlay *overlay;
f4c956ad 1714
58c68779 1715 /* backlight registers and fields in struct intel_panel */
07f11d49 1716 struct mutex backlight_lock;
31ad8ec6 1717
f4c956ad 1718 /* LVDS info */
f4c956ad
DV
1719 bool no_aux_handshake;
1720
e39b999a
VS
1721 /* protects panel power sequencer state */
1722 struct mutex pps_mutex;
1723
f4c956ad
DV
1724 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1725 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1726 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1727
1728 unsigned int fsb_freq, mem_freq, is_ddr3;
d60c4473 1729 unsigned int vlv_cdclk_freq;
6bcda4f0 1730 unsigned int hpll_freq;
f4c956ad 1731
645416f5
DV
1732 /**
1733 * wq - Driver workqueue for GEM.
1734 *
1735 * NOTE: Work items scheduled here are not allowed to grab any modeset
1736 * locks, for otherwise the flushing done in the pageflip code will
1737 * result in deadlocks.
1738 */
f4c956ad
DV
1739 struct workqueue_struct *wq;
1740
1741 /* Display functions */
1742 struct drm_i915_display_funcs display;
1743
1744 /* PCH chipset type */
1745 enum intel_pch pch_type;
17a303ec 1746 unsigned short pch_id;
f4c956ad
DV
1747
1748 unsigned long quirks;
1749
b8efb17b
ZR
1750 enum modeset_restore modeset_restore;
1751 struct mutex modeset_restore_lock;
673a394b 1752
a7bbbd63 1753 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1754 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1755
4b5aed62 1756 struct i915_gem_mm mm;
ad46cb53
CW
1757 DECLARE_HASHTABLE(mm_structs, 7);
1758 struct mutex mm_lock;
8781342d 1759
8781342d
DV
1760 /* Kernel Modesetting */
1761
9b9d172d 1762 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1763
76c4ac04
DL
1764 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1765 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1766 wait_queue_head_t pending_flip_queue;
1767
c4597872
DV
1768#ifdef CONFIG_DEBUG_FS
1769 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1770#endif
1771
e72f9fbf
DV
1772 int num_shared_dpll;
1773 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
e4607fcf 1774 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1775
7225342a 1776 struct i915_workarounds workarounds;
888b5995 1777
652c393a
JB
1778 /* Reclocking support */
1779 bool render_reclock_avail;
1780 bool lvds_downclock_avail;
18f9ed12
ZY
1781 /* indicates the reduced downclock for LVDS*/
1782 int lvds_downclock;
f99d7069
DV
1783
1784 struct i915_frontbuffer_tracking fb_tracking;
1785
652c393a 1786 u16 orig_clock;
f97108d1 1787
c4804411 1788 bool mchbar_need_disable;
f97108d1 1789
a4da4fa4
DV
1790 struct intel_l3_parity l3_parity;
1791
59124506
BW
1792 /* Cannot be determined by PCIID. You must always read a register. */
1793 size_t ellc_size;
1794
c6a828d3 1795 /* gen6+ rps state */
c85aa885 1796 struct intel_gen6_power_mgmt rps;
c6a828d3 1797
20e4d407
DV
1798 /* ilk-only ips/rps state. Everything in here is protected by the global
1799 * mchdev_lock in intel_pm.c */
c85aa885 1800 struct intel_ilk_power_mgmt ips;
b5e50c3f 1801
83c00f55 1802 struct i915_power_domains power_domains;
a38911a3 1803
a031d709 1804 struct i915_psr psr;
3f51e471 1805
99584db3 1806 struct i915_gpu_error gpu_error;
ae681d96 1807
c9cddffc
JB
1808 struct drm_i915_gem_object *vlv_pctx;
1809
4520f53a 1810#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1811 /* list of fbdev register on this device */
1812 struct intel_fbdev *fbdev;
82e3b8c1 1813 struct work_struct fbdev_suspend_work;
4520f53a 1814#endif
e953fd7b
CW
1815
1816 struct drm_property *broadcast_rgb_property;
3f43c48d 1817 struct drm_property *force_audio_property;
e3689190 1818
58fddc28
ID
1819 /* hda/i915 audio component */
1820 bool audio_component_registered;
1821
254f965c 1822 uint32_t hw_context_size;
a33afea5 1823 struct list_head context_list;
f4c956ad 1824
3e68320e 1825 u32 fdi_rx_config;
68d18ad7 1826
842f1c8b 1827 u32 suspend_count;
f4c956ad 1828 struct i915_suspend_saved_registers regfile;
ddeea5b0 1829 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1830
53615a5e
VS
1831 struct {
1832 /*
1833 * Raw watermark latency values:
1834 * in 0.1us units for WM0,
1835 * in 0.5us units for WM1+.
1836 */
1837 /* primary */
1838 uint16_t pri_latency[5];
1839 /* sprite */
1840 uint16_t spr_latency[5];
1841 /* cursor */
1842 uint16_t cur_latency[5];
2af30a5c
PB
1843 /*
1844 * Raw watermark memory latency values
1845 * for SKL for all 8 levels
1846 * in 1us units.
1847 */
1848 uint16_t skl_latency[8];
609cedef 1849
2d41c0b5
PB
1850 /*
1851 * The skl_wm_values structure is a bit too big for stack
1852 * allocation, so we keep the staging struct where we store
1853 * intermediate results here instead.
1854 */
1855 struct skl_wm_values skl_results;
1856
609cedef 1857 /* current hardware state */
2d41c0b5
PB
1858 union {
1859 struct ilk_wm_values hw;
1860 struct skl_wm_values skl_hw;
1861 };
53615a5e
VS
1862 } wm;
1863
8a187455
PZ
1864 struct i915_runtime_pm pm;
1865
13cf5504
DA
1866 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1867 u32 long_hpd_port_mask;
1868 u32 short_hpd_port_mask;
1869 struct work_struct dig_port_work;
1870
0e32b39c
DA
1871 /*
1872 * if we get a HPD irq from DP and a HPD irq from non-DP
1873 * the non-DP HPD could block the workqueue on a mode config
1874 * mutex getting, that userspace may have taken. However
1875 * userspace is waiting on the DP workqueue to run which is
1876 * blocked behind the non-DP one.
1877 */
1878 struct workqueue_struct *dp_wq;
1879
a83014d3
OM
1880 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1881 struct {
1882 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1883 struct intel_engine_cs *ring,
1884 struct intel_context *ctx,
1885 struct drm_i915_gem_execbuffer2 *args,
1886 struct list_head *vmas,
1887 struct drm_i915_gem_object *batch_obj,
1888 u64 exec_start, u32 flags);
1889 int (*init_rings)(struct drm_device *dev);
1890 void (*cleanup_ring)(struct intel_engine_cs *ring);
1891 void (*stop_ring)(struct intel_engine_cs *ring);
1892 } gt;
1893
67e2937b
JH
1894 uint32_t request_uniq;
1895
bdf1e7e3
DV
1896 /*
1897 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1898 * will be rejected. Instead look for a better place.
1899 */
77fec556 1900};
1da177e4 1901
2c1792a1
CW
1902static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1903{
1904 return dev->dev_private;
1905}
1906
888d0d42
ID
1907static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1908{
1909 return to_i915(dev_get_drvdata(dev));
1910}
1911
b4519513
CW
1912/* Iterate over initialised rings */
1913#define for_each_ring(ring__, dev_priv__, i__) \
1914 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1915 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1916
b1d7e4b4
WF
1917enum hdmi_force_audio {
1918 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1919 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1920 HDMI_AUDIO_AUTO, /* trust EDID */
1921 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1922};
1923
190d6cd5 1924#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1925
37e680a1
CW
1926struct drm_i915_gem_object_ops {
1927 /* Interface between the GEM object and its backing storage.
1928 * get_pages() is called once prior to the use of the associated set
1929 * of pages before to binding them into the GTT, and put_pages() is
1930 * called after we no longer need them. As we expect there to be
1931 * associated cost with migrating pages between the backing storage
1932 * and making them available for the GPU (e.g. clflush), we may hold
1933 * onto the pages after they are no longer referenced by the GPU
1934 * in case they may be used again shortly (for example migrating the
1935 * pages to a different memory domain within the GTT). put_pages()
1936 * will therefore most likely be called when the object itself is
1937 * being released or under memory pressure (where we attempt to
1938 * reap pages for the shrinker).
1939 */
1940 int (*get_pages)(struct drm_i915_gem_object *);
1941 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
1942 int (*dmabuf_export)(struct drm_i915_gem_object *);
1943 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
1944};
1945
a071fa00
DV
1946/*
1947 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1948 * considered to be the frontbuffer for the given plane interface-vise. This
1949 * doesn't mean that the hw necessarily already scans it out, but that any
1950 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1951 *
1952 * We have one bit per pipe and per scanout plane type.
1953 */
1954#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1955#define INTEL_FRONTBUFFER_BITS \
1956 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1957#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1958 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1959#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1960 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1961#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1962 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1963#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1964 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c
DV
1965#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1966 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 1967
673a394b 1968struct drm_i915_gem_object {
c397b908 1969 struct drm_gem_object base;
673a394b 1970
37e680a1
CW
1971 const struct drm_i915_gem_object_ops *ops;
1972
2f633156
BW
1973 /** List of VMAs backed by this object */
1974 struct list_head vma_list;
1975
c1ad11fc
CW
1976 /** Stolen memory for this object, instead of being backed by shmem. */
1977 struct drm_mm_node *stolen;
35c20a60 1978 struct list_head global_list;
673a394b 1979
69dc4987 1980 struct list_head ring_list;
b25cb2f8
BW
1981 /** Used in execbuf to temporarily hold a ref */
1982 struct list_head obj_exec_link;
673a394b 1983
493018dc
BV
1984 struct list_head batch_pool_list;
1985
673a394b 1986 /**
65ce3027
CW
1987 * This is set if the object is on the active lists (has pending
1988 * rendering and so a non-zero seqno), and is not set if it i s on
1989 * inactive (ready to be unbound) list.
673a394b 1990 */
0206e353 1991 unsigned int active:1;
673a394b
EA
1992
1993 /**
1994 * This is set if the object has been written to since last bound
1995 * to the GTT
1996 */
0206e353 1997 unsigned int dirty:1;
778c3544
DV
1998
1999 /**
2000 * Fence register bits (if any) for this object. Will be set
2001 * as needed when mapped into the GTT.
2002 * Protected by dev->struct_mutex.
778c3544 2003 */
4b9de737 2004 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 2005
778c3544
DV
2006 /**
2007 * Advice: are the backing pages purgeable?
2008 */
0206e353 2009 unsigned int madv:2;
778c3544 2010
778c3544
DV
2011 /**
2012 * Current tiling mode for the object.
2013 */
0206e353 2014 unsigned int tiling_mode:2;
5d82e3e6
CW
2015 /**
2016 * Whether the tiling parameters for the currently associated fence
2017 * register have changed. Note that for the purposes of tracking
2018 * tiling changes we also treat the unfenced register, the register
2019 * slot that the object occupies whilst it executes a fenced
2020 * command (such as BLT on gen2/3), as a "fence".
2021 */
2022 unsigned int fence_dirty:1;
778c3544 2023
75e9e915
DV
2024 /**
2025 * Is the object at the current location in the gtt mappable and
2026 * fenceable? Used to avoid costly recalculations.
2027 */
0206e353 2028 unsigned int map_and_fenceable:1;
75e9e915 2029
fb7d516a
DV
2030 /**
2031 * Whether the current gtt mapping needs to be mappable (and isn't just
2032 * mappable by accident). Track pin and fault separate for a more
2033 * accurate mappable working set.
2034 */
0206e353
AJ
2035 unsigned int fault_mappable:1;
2036 unsigned int pin_mappable:1;
cc98b413 2037 unsigned int pin_display:1;
fb7d516a 2038
24f3a8cf
AG
2039 /*
2040 * Is the object to be mapped as read-only to the GPU
2041 * Only honoured if hardware has relevant pte bit
2042 */
2043 unsigned long gt_ro:1;
651d794f 2044 unsigned int cache_level:3;
93dfb40c 2045
9da3da66 2046 unsigned int has_dma_mapping:1;
7bddb01f 2047
a071fa00
DV
2048 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2049
9da3da66 2050 struct sg_table *pages;
a5570178 2051 int pages_pin_count;
673a394b 2052
1286ff73 2053 /* prime dma-buf support */
9a70cc2a
DA
2054 void *dma_buf_vmapping;
2055 int vmapping_count;
2056
1c293ea3 2057 /** Breadcrumb of last rendering to the buffer. */
97b2a6a1
JH
2058 struct drm_i915_gem_request *last_read_req;
2059 struct drm_i915_gem_request *last_write_req;
caea7476 2060 /** Breadcrumb of last fenced GPU access to the buffer. */
97b2a6a1 2061 struct drm_i915_gem_request *last_fenced_req;
673a394b 2062
778c3544 2063 /** Current tiling stride for the object, if it's tiled. */
de151cf6 2064 uint32_t stride;
673a394b 2065
80075d49
DV
2066 /** References from framebuffers, locks out tiling changes. */
2067 unsigned long framebuffer_references;
2068
280b713b 2069 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2070 unsigned long *bit_17;
280b713b 2071
5cc9ed4b 2072 union {
6a2c4232
CW
2073 /** for phy allocated objects */
2074 struct drm_dma_handle *phys_handle;
2075
5cc9ed4b
CW
2076 struct i915_gem_userptr {
2077 uintptr_t ptr;
2078 unsigned read_only :1;
2079 unsigned workers :4;
2080#define I915_GEM_USERPTR_MAX_WORKERS 15
2081
ad46cb53
CW
2082 struct i915_mm_struct *mm;
2083 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2084 struct work_struct *work;
2085 } userptr;
2086 };
2087};
62b8b215 2088#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 2089
a071fa00
DV
2090void i915_gem_track_fb(struct drm_i915_gem_object *old,
2091 struct drm_i915_gem_object *new,
2092 unsigned frontbuffer_bits);
2093
673a394b
EA
2094/**
2095 * Request queue structure.
2096 *
2097 * The request queue allows us to note sequence numbers that have been emitted
2098 * and may be associated with active buffers to be retired.
2099 *
97b2a6a1
JH
2100 * By keeping this list, we can avoid having to do questionable sequence
2101 * number comparisons on buffer last_read|write_seqno. It also allows an
2102 * emission time to be associated with the request for tracking how far ahead
2103 * of the GPU the submission is.
673a394b
EA
2104 */
2105struct drm_i915_gem_request {
abfe262a
JH
2106 struct kref ref;
2107
852835f3 2108 /** On Which ring this request was generated */
a4872ba6 2109 struct intel_engine_cs *ring;
852835f3 2110
673a394b
EA
2111 /** GEM sequence number associated with this request. */
2112 uint32_t seqno;
2113
7d736f4f
MK
2114 /** Position in the ringbuffer of the start of the request */
2115 u32 head;
2116
72f95afa
NH
2117 /**
2118 * Position in the ringbuffer of the start of the postfix.
2119 * This is required to calculate the maximum available ringbuffer
2120 * space without overwriting the postfix.
2121 */
2122 u32 postfix;
2123
2124 /** Position in the ringbuffer of the end of the whole request */
a71d8d94
CW
2125 u32 tail;
2126
0e50e96b 2127 /** Context related to this request */
273497e5 2128 struct intel_context *ctx;
0e50e96b 2129
7d736f4f
MK
2130 /** Batch buffer related to this request if any */
2131 struct drm_i915_gem_object *batch_obj;
2132
673a394b
EA
2133 /** Time at which this request was emitted, in jiffies. */
2134 unsigned long emitted_jiffies;
2135
b962442e 2136 /** global list entry for this request */
673a394b 2137 struct list_head list;
b962442e 2138
f787a5f5 2139 struct drm_i915_file_private *file_priv;
b962442e
EA
2140 /** file_priv list entry for this request */
2141 struct list_head client_list;
67e2937b
JH
2142
2143 uint32_t uniq;
6d3d8274
NH
2144
2145 /**
2146 * The ELSP only accepts two elements at a time, so we queue
2147 * context/tail pairs on a given queue (ring->execlist_queue) until the
2148 * hardware is available. The queue serves a double purpose: we also use
2149 * it to keep track of the up to 2 contexts currently in the hardware
2150 * (usually one in execution and the other queued up by the GPU): We
2151 * only remove elements from the head of the queue when the hardware
2152 * informs us that an element has been completed.
2153 *
2154 * All accesses to the queue are mediated by a spinlock
2155 * (ring->execlist_lock).
2156 */
2157
2158 /** Execlist link in the submission queue.*/
2159 struct list_head execlist_link;
2160
2161 /** Execlists no. of times this request has been sent to the ELSP */
2162 int elsp_submitted;
2163
673a394b
EA
2164};
2165
abfe262a
JH
2166void i915_gem_request_free(struct kref *req_ref);
2167
b793a00a
JH
2168static inline uint32_t
2169i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2170{
2171 return req ? req->seqno : 0;
2172}
2173
2174static inline struct intel_engine_cs *
2175i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2176{
2177 return req ? req->ring : NULL;
2178}
2179
abfe262a
JH
2180static inline void
2181i915_gem_request_reference(struct drm_i915_gem_request *req)
2182{
2183 kref_get(&req->ref);
2184}
2185
2186static inline void
2187i915_gem_request_unreference(struct drm_i915_gem_request *req)
2188{
f245860e 2189 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
abfe262a
JH
2190 kref_put(&req->ref, i915_gem_request_free);
2191}
2192
2193static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2194 struct drm_i915_gem_request *src)
2195{
2196 if (src)
2197 i915_gem_request_reference(src);
2198
2199 if (*pdst)
2200 i915_gem_request_unreference(*pdst);
2201
2202 *pdst = src;
2203}
2204
1b5a433a
JH
2205/*
2206 * XXX: i915_gem_request_completed should be here but currently needs the
2207 * definition of i915_seqno_passed() which is below. It will be moved in
2208 * a later patch when the call to i915_seqno_passed() is obsoleted...
2209 */
2210
673a394b 2211struct drm_i915_file_private {
b29c19b6 2212 struct drm_i915_private *dev_priv;
ab0e7ff9 2213 struct drm_file *file;
b29c19b6 2214
673a394b 2215 struct {
99057c81 2216 spinlock_t lock;
b962442e 2217 struct list_head request_list;
b29c19b6 2218 struct delayed_work idle_work;
673a394b 2219 } mm;
40521054 2220 struct idr context_idr;
e59ec13d 2221
b29c19b6 2222 atomic_t rps_wait_boost;
a4872ba6 2223 struct intel_engine_cs *bsd_ring;
673a394b
EA
2224};
2225
351e3db2
BV
2226/*
2227 * A command that requires special handling by the command parser.
2228 */
2229struct drm_i915_cmd_descriptor {
2230 /*
2231 * Flags describing how the command parser processes the command.
2232 *
2233 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2234 * a length mask if not set
2235 * CMD_DESC_SKIP: The command is allowed but does not follow the
2236 * standard length encoding for the opcode range in
2237 * which it falls
2238 * CMD_DESC_REJECT: The command is never allowed
2239 * CMD_DESC_REGISTER: The command should be checked against the
2240 * register whitelist for the appropriate ring
2241 * CMD_DESC_MASTER: The command is allowed if the submitting process
2242 * is the DRM master
2243 */
2244 u32 flags;
2245#define CMD_DESC_FIXED (1<<0)
2246#define CMD_DESC_SKIP (1<<1)
2247#define CMD_DESC_REJECT (1<<2)
2248#define CMD_DESC_REGISTER (1<<3)
2249#define CMD_DESC_BITMASK (1<<4)
2250#define CMD_DESC_MASTER (1<<5)
2251
2252 /*
2253 * The command's unique identification bits and the bitmask to get them.
2254 * This isn't strictly the opcode field as defined in the spec and may
2255 * also include type, subtype, and/or subop fields.
2256 */
2257 struct {
2258 u32 value;
2259 u32 mask;
2260 } cmd;
2261
2262 /*
2263 * The command's length. The command is either fixed length (i.e. does
2264 * not include a length field) or has a length field mask. The flag
2265 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2266 * a length mask. All command entries in a command table must include
2267 * length information.
2268 */
2269 union {
2270 u32 fixed;
2271 u32 mask;
2272 } length;
2273
2274 /*
2275 * Describes where to find a register address in the command to check
2276 * against the ring's register whitelist. Only valid if flags has the
2277 * CMD_DESC_REGISTER bit set.
2278 */
2279 struct {
2280 u32 offset;
2281 u32 mask;
2282 } reg;
2283
2284#define MAX_CMD_DESC_BITMASKS 3
2285 /*
2286 * Describes command checks where a particular dword is masked and
2287 * compared against an expected value. If the command does not match
2288 * the expected value, the parser rejects it. Only valid if flags has
2289 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2290 * are valid.
d4d48035
BV
2291 *
2292 * If the check specifies a non-zero condition_mask then the parser
2293 * only performs the check when the bits specified by condition_mask
2294 * are non-zero.
351e3db2
BV
2295 */
2296 struct {
2297 u32 offset;
2298 u32 mask;
2299 u32 expected;
d4d48035
BV
2300 u32 condition_offset;
2301 u32 condition_mask;
351e3db2
BV
2302 } bits[MAX_CMD_DESC_BITMASKS];
2303};
2304
2305/*
2306 * A table of commands requiring special handling by the command parser.
2307 *
2308 * Each ring has an array of tables. Each table consists of an array of command
2309 * descriptors, which must be sorted with command opcodes in ascending order.
2310 */
2311struct drm_i915_cmd_table {
2312 const struct drm_i915_cmd_descriptor *table;
2313 int count;
2314};
2315
dbbe9127 2316/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2317#define __I915__(p) ({ \
2318 struct drm_i915_private *__p; \
2319 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2320 __p = (struct drm_i915_private *)p; \
2321 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2322 __p = to_i915((struct drm_device *)p); \
2323 else \
2324 BUILD_BUG(); \
2325 __p; \
2326})
dbbe9127 2327#define INTEL_INFO(p) (&__I915__(p)->info)
87f1f465 2328#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
cae5852d 2329
87f1f465
CW
2330#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2331#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2332#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2333#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2334#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2335#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2336#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2337#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2338#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2339#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2340#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2341#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2342#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2343#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2344#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2345#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2346#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2347#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2348#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2349 INTEL_DEVID(dev) == 0x0152 || \
2350 INTEL_DEVID(dev) == 0x015a)
2351#define IS_SNB_GT1(dev) (INTEL_DEVID(dev) == 0x0102 || \
2352 INTEL_DEVID(dev) == 0x0106 || \
2353 INTEL_DEVID(dev) == 0x010A)
70a3eb7a 2354#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
6df4027b 2355#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
4cae9ae0 2356#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
8179f1f0 2357#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
7201c0b3 2358#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
cae5852d 2359#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2360#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2361 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2362#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
87f1f465
CW
2363 ((INTEL_DEVID(dev) & 0xf) == 0x2 || \
2364 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
2365 (INTEL_DEVID(dev) & 0xf) == 0xe))
a0fcbd95
RV
2366#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2367 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2368#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2369 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2370#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2371 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2372/* ULX machines are also considered ULT. */
87f1f465
CW
2373#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2374 INTEL_DEVID(dev) == 0x0A1E)
b833d685 2375#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2376
85436696
JB
2377/*
2378 * The genX designation typically refers to the render engine, so render
2379 * capability related checks should use IS_GEN, while display and other checks
2380 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2381 * chips, etc.).
2382 */
cae5852d
ZN
2383#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2384#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2385#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2386#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2387#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2388#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2389#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
b71252dc 2390#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
cae5852d 2391
73ae478c
BW
2392#define RENDER_RING (1<<RCS)
2393#define BSD_RING (1<<VCS)
2394#define BLT_RING (1<<BCS)
2395#define VEBOX_RING (1<<VECS)
845f74a7 2396#define BSD2_RING (1<<VCS2)
63c42e56 2397#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2398#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2399#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2400#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2401#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2402#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
f2fbc690 2403 __I915__(dev)->ellc_size)
cae5852d
ZN
2404#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2405
254f965c 2406#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2407#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c
JB
2408#define USES_PPGTT(dev) (i915.enable_ppgtt)
2409#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
1d2a314c 2410
05394f39 2411#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2412#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2413
b45305fc
DV
2414/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2415#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
2416/*
2417 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2418 * even when in MSI mode. This results in spurious interrupt warnings if the
2419 * legacy irq no. is shared with another device. The kernel then disables that
2420 * interrupt source and so prevents the other device from working properly.
2421 */
2422#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2423#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2424
cae5852d
ZN
2425/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2426 * rows, which changed the alignment requirements and fence programming.
2427 */
2428#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2429 IS_I915GM(dev)))
2430#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2431#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2432#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
2433#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2434#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2435
2436#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2437#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2438#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2439
dbf7786e 2440#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2441
dd93be58 2442#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2443#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48
RV
2444#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2445 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
6157d3c8 2446#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
fd7f8cce 2447 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
58abf1da
RV
2448#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2449#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
affa9354 2450
17a303ec
PZ
2451#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2452#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2453#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2454#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2455#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2456#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2457#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2458#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
17a303ec 2459
f2fbc690 2460#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2461#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2462#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
2463#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2464#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2465#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2466#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2467
5fafe292
SJ
2468#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2469
040d2baa
BW
2470/* DPF == dynamic parity feature */
2471#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2472#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2473
c8735b0c
BW
2474#define GT_FREQUENCY_MULTIPLIER 50
2475
05394f39
CW
2476#include "i915_trace.h"
2477
baa70943 2478extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2479extern int i915_max_ioctl;
2480
fc49b3da
ID
2481extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2482extern int i915_resume_legacy(struct drm_device *dev);
7c1c2871
DA
2483extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2484extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2485
d330a953
JN
2486/* i915_params.c */
2487struct i915_params {
2488 int modeset;
2489 int panel_ignore_lid;
2490 unsigned int powersave;
2491 int semaphores;
2492 unsigned int lvds_downclock;
2493 int lvds_channel_mode;
2494 int panel_use_ssc;
2495 int vbt_sdvo_panel_type;
2496 int enable_rc6;
2497 int enable_fbc;
d330a953 2498 int enable_ppgtt;
127f1003 2499 int enable_execlists;
d330a953
JN
2500 int enable_psr;
2501 unsigned int preliminary_hw_support;
2502 int disable_power_well;
2503 int enable_ips;
e5aa6541 2504 int invert_brightness;
351e3db2 2505 int enable_cmd_parser;
e5aa6541
DL
2506 /* leave bools at the end to not create holes */
2507 bool enable_hangcheck;
2508 bool fastboot;
d330a953
JN
2509 bool prefault_disable;
2510 bool reset;
a0bae57f 2511 bool disable_display;
7a10dfa6 2512 bool disable_vtd_wa;
84c33a64 2513 int use_mmio_flip;
5978118c 2514 bool mmio_debug;
e2c719b7 2515 bool verbose_state_checks;
d330a953
JN
2516};
2517extern struct i915_params i915 __read_mostly;
2518
1da177e4 2519 /* i915_dma.c */
22eae947 2520extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2521extern int i915_driver_unload(struct drm_device *);
2885f6ac 2522extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2523extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2524extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2525 struct drm_file *file);
673a394b 2526extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2527 struct drm_file *file);
84b1fd10 2528extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 2529#ifdef CONFIG_COMPAT
0d6aa60b
DA
2530extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2531 unsigned long arg);
c43b5634 2532#endif
8e96d9c4 2533extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 2534extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2535extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2536extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2537extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2538extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2539int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
1d0d343a 2540void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
7648fa99 2541
1da177e4 2542/* i915_irq.c */
10cd45b6 2543void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2544__printf(3, 4)
2545void i915_handle_error(struct drm_device *dev, bool wedged,
2546 const char *fmt, ...);
1da177e4 2547
b963291c
DV
2548extern void intel_irq_init(struct drm_i915_private *dev_priv);
2549extern void intel_hpd_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2550int intel_irq_install(struct drm_i915_private *dev_priv);
2551void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5
CW
2552
2553extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2554extern void intel_uncore_early_sanitize(struct drm_device *dev,
2555 bool restore_forcewake);
907b28c5 2556extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2557extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2558extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2559extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
b1f14ad0 2560
7c463586 2561void
50227e1c 2562i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2563 u32 status_mask);
7c463586
KP
2564
2565void
50227e1c 2566i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2567 u32 status_mask);
7c463586 2568
f8b79e58
ID
2569void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2570void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
47339cd9
DV
2571void
2572ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2573void
2574ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2575void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2576 uint32_t interrupt_mask,
2577 uint32_t enabled_irq_mask);
2578#define ibx_enable_display_interrupt(dev_priv, bits) \
2579 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2580#define ibx_disable_display_interrupt(dev_priv, bits) \
2581 ibx_display_interrupt_update((dev_priv), (bits), 0)
f8b79e58 2582
673a394b 2583/* i915_gem.c */
673a394b
EA
2584int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2585 struct drm_file *file_priv);
2586int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2587 struct drm_file *file_priv);
2588int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2589 struct drm_file *file_priv);
2590int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2591 struct drm_file *file_priv);
de151cf6
JB
2592int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2593 struct drm_file *file_priv);
673a394b
EA
2594int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2595 struct drm_file *file_priv);
2596int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2597 struct drm_file *file_priv);
ba8b7ccb
OM
2598void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2599 struct intel_engine_cs *ring);
2600void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2601 struct drm_file *file,
2602 struct intel_engine_cs *ring,
2603 struct drm_i915_gem_object *obj);
a83014d3
OM
2604int i915_gem_ringbuffer_submission(struct drm_device *dev,
2605 struct drm_file *file,
2606 struct intel_engine_cs *ring,
2607 struct intel_context *ctx,
2608 struct drm_i915_gem_execbuffer2 *args,
2609 struct list_head *vmas,
2610 struct drm_i915_gem_object *batch_obj,
2611 u64 exec_start, u32 flags);
673a394b
EA
2612int i915_gem_execbuffer(struct drm_device *dev, void *data,
2613 struct drm_file *file_priv);
76446cac
JB
2614int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2615 struct drm_file *file_priv);
673a394b
EA
2616int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2617 struct drm_file *file_priv);
199adf40
BW
2618int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2619 struct drm_file *file);
2620int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2621 struct drm_file *file);
673a394b
EA
2622int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2623 struct drm_file *file_priv);
3ef94daa
CW
2624int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2625 struct drm_file *file_priv);
673a394b
EA
2626int i915_gem_set_tiling(struct drm_device *dev, void *data,
2627 struct drm_file *file_priv);
2628int i915_gem_get_tiling(struct drm_device *dev, void *data,
2629 struct drm_file *file_priv);
5cc9ed4b
CW
2630int i915_gem_init_userptr(struct drm_device *dev);
2631int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2632 struct drm_file *file);
5a125c3c
EA
2633int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2634 struct drm_file *file_priv);
23ba4fd0
BW
2635int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2636 struct drm_file *file_priv);
673a394b 2637void i915_gem_load(struct drm_device *dev);
21ab4e74
CW
2638unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
2639 long target,
2640 unsigned flags);
2641#define I915_SHRINK_PURGEABLE 0x1
2642#define I915_SHRINK_UNBOUND 0x2
2643#define I915_SHRINK_BOUND 0x4
42dcedd4
CW
2644void *i915_gem_object_alloc(struct drm_device *dev);
2645void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2646void i915_gem_object_init(struct drm_i915_gem_object *obj,
2647 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2648struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2649 size_t size);
7e0d96bc
BW
2650void i915_init_vm(struct drm_i915_private *dev_priv,
2651 struct i915_address_space *vm);
673a394b 2652void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2653void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2654
1ec9e26d
DV
2655#define PIN_MAPPABLE 0x1
2656#define PIN_NONBLOCK 0x2
bf3d149b 2657#define PIN_GLOBAL 0x4
d23db88c
CW
2658#define PIN_OFFSET_BIAS 0x8
2659#define PIN_OFFSET_MASK (~4095)
fe14d5f4
TU
2660int __must_check i915_gem_object_pin_view(struct drm_i915_gem_object *obj,
2661 struct i915_address_space *vm,
2662 uint32_t alignment,
2663 uint64_t flags,
2664 const struct i915_ggtt_view *view);
2665static inline
2021746e 2666int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 2667 struct i915_address_space *vm,
2021746e 2668 uint32_t alignment,
fe14d5f4
TU
2669 uint64_t flags)
2670{
2671 return i915_gem_object_pin_view(obj, vm, alignment, flags,
2672 &i915_ggtt_view_normal);
2673}
2674
2675int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2676 u32 flags);
07fe0b12 2677int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2678int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2679void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2680void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 2681
4c914c0c
BV
2682int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2683 int *needs_clflush);
2684
37e680a1 2685int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
2686static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2687{
67d5a50c
ID
2688 struct sg_page_iter sg_iter;
2689
2690 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 2691 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
2692
2693 return NULL;
9da3da66 2694}
a5570178
CW
2695static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2696{
2697 BUG_ON(obj->pages == NULL);
2698 obj->pages_pin_count++;
2699}
2700static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2701{
2702 BUG_ON(obj->pages_pin_count == 0);
2703 obj->pages_pin_count--;
2704}
2705
54cf91dc 2706int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2707int i915_gem_object_sync(struct drm_i915_gem_object *obj,
a4872ba6 2708 struct intel_engine_cs *to);
e2d05a8b 2709void i915_vma_move_to_active(struct i915_vma *vma,
a4872ba6 2710 struct intel_engine_cs *ring);
ff72145b
DA
2711int i915_gem_dumb_create(struct drm_file *file_priv,
2712 struct drm_device *dev,
2713 struct drm_mode_create_dumb *args);
da6b51d0
DA
2714int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2715 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2716/**
2717 * Returns true if seq1 is later than seq2.
2718 */
2719static inline bool
2720i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2721{
2722 return (int32_t)(seq1 - seq2) >= 0;
2723}
2724
1b5a433a
JH
2725static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2726 bool lazy_coherency)
2727{
2728 u32 seqno;
2729
2730 BUG_ON(req == NULL);
2731
2732 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2733
2734 return i915_seqno_passed(seqno, req->seqno);
2735}
2736
fca26bb4
MK
2737int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2738int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2739int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2740int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2741
d8ffa60b
DV
2742bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2743void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
1690e1eb 2744
8d9fc7fd 2745struct drm_i915_gem_request *
a4872ba6 2746i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2747
b29c19b6 2748bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2749void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2750int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2751 bool interruptible);
b6660d59 2752int __must_check i915_gem_check_olr(struct drm_i915_gem_request *req);
84c33a64 2753
1f83fee0
DV
2754static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2755{
2756 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2757 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2758}
2759
2760static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2761{
2ac0f450
MK
2762 return atomic_read(&error->reset_counter) & I915_WEDGED;
2763}
2764
2765static inline u32 i915_reset_count(struct i915_gpu_error *error)
2766{
2767 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2768}
a71d8d94 2769
88b4aa87
MK
2770static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2771{
2772 return dev_priv->gpu_error.stop_rings == 0 ||
2773 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2774}
2775
2776static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2777{
2778 return dev_priv->gpu_error.stop_rings == 0 ||
2779 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2780}
2781
069efc1d 2782void i915_gem_reset(struct drm_device *dev);
000433b6 2783bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2784int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2785int __must_check i915_gem_init(struct drm_device *dev);
a83014d3 2786int i915_gem_init_rings(struct drm_device *dev);
f691e2f4 2787int __must_check i915_gem_init_hw(struct drm_device *dev);
a4872ba6 2788int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
f691e2f4 2789void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2790void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2791int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2792int __must_check i915_gem_suspend(struct drm_device *dev);
a4872ba6 2793int __i915_add_request(struct intel_engine_cs *ring,
0025c077 2794 struct drm_file *file,
9400ae5c
JH
2795 struct drm_i915_gem_object *batch_obj);
2796#define i915_add_request(ring) \
2797 __i915_add_request(ring, NULL, NULL)
9c654818 2798int __i915_wait_request(struct drm_i915_gem_request *req,
16e9a21f
ACO
2799 unsigned reset_counter,
2800 bool interruptible,
2801 s64 *timeout,
2802 struct drm_i915_file_private *file_priv);
a4b3a571 2803int __must_check i915_wait_request(struct drm_i915_gem_request *req);
de151cf6 2804int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2805int __must_check
2806i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2807 bool write);
2808int __must_check
dabdfe02
CW
2809i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2810int __must_check
2da3b9b9
CW
2811i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2812 u32 alignment,
a4872ba6 2813 struct intel_engine_cs *pipelined);
cc98b413 2814void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
00731155 2815int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 2816 int align);
b29c19b6 2817int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2818void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2819
0fa87796
ID
2820uint32_t
2821i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2822uint32_t
d865110c
ID
2823i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2824 int tiling_mode, bool fenced);
467cffba 2825
e4ffd173
CW
2826int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2827 enum i915_cache_level cache_level);
2828
1286ff73
DV
2829struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2830 struct dma_buf *dma_buf);
2831
2832struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2833 struct drm_gem_object *gem_obj, int flags);
2834
19b2dbde
CW
2835void i915_gem_restore_fences(struct drm_device *dev);
2836
fe14d5f4
TU
2837unsigned long i915_gem_obj_offset_view(struct drm_i915_gem_object *o,
2838 struct i915_address_space *vm,
2839 enum i915_ggtt_view_type view);
2840static inline
a70a3148 2841unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
fe14d5f4
TU
2842 struct i915_address_space *vm)
2843{
2844 return i915_gem_obj_offset_view(o, vm, I915_GGTT_VIEW_NORMAL);
2845}
a70a3148 2846bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
fe14d5f4
TU
2847bool i915_gem_obj_bound_view(struct drm_i915_gem_object *o,
2848 struct i915_address_space *vm,
2849 enum i915_ggtt_view_type view);
2850static inline
a70a3148 2851bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
fe14d5f4
TU
2852 struct i915_address_space *vm)
2853{
2854 return i915_gem_obj_bound_view(o, vm, I915_GGTT_VIEW_NORMAL);
2855}
2856
a70a3148
BW
2857unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2858 struct i915_address_space *vm);
fe14d5f4
TU
2859struct i915_vma *i915_gem_obj_to_vma_view(struct drm_i915_gem_object *obj,
2860 struct i915_address_space *vm,
2861 const struct i915_ggtt_view *view);
2862static inline
a70a3148 2863struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
fe14d5f4
TU
2864 struct i915_address_space *vm)
2865{
2866 return i915_gem_obj_to_vma_view(obj, vm, &i915_ggtt_view_normal);
2867}
2868
2869struct i915_vma *
2870i915_gem_obj_lookup_or_create_vma_view(struct drm_i915_gem_object *obj,
2871 struct i915_address_space *vm,
2872 const struct i915_ggtt_view *view);
2873
2874static inline
accfef2e
BW
2875struct i915_vma *
2876i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
fe14d5f4
TU
2877 struct i915_address_space *vm)
2878{
2879 return i915_gem_obj_lookup_or_create_vma_view(obj, vm,
2880 &i915_ggtt_view_normal);
2881}
5c2abbea
BW
2882
2883struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
d7f46fc4
BW
2884static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2885 struct i915_vma *vma;
2886 list_for_each_entry(vma, &obj->vma_list, vma_link)
2887 if (vma->pin_count > 0)
2888 return true;
2889 return false;
2890}
5c2abbea 2891
a70a3148 2892/* Some GGTT VM helpers */
5dc383b0 2893#define i915_obj_to_ggtt(obj) \
a70a3148
BW
2894 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2895static inline bool i915_is_ggtt(struct i915_address_space *vm)
2896{
2897 struct i915_address_space *ggtt =
2898 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2899 return vm == ggtt;
2900}
2901
841cd773
DV
2902static inline struct i915_hw_ppgtt *
2903i915_vm_to_ppgtt(struct i915_address_space *vm)
2904{
2905 WARN_ON(i915_is_ggtt(vm));
2906
2907 return container_of(vm, struct i915_hw_ppgtt, base);
2908}
2909
2910
a70a3148
BW
2911static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2912{
5dc383b0 2913 return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
a70a3148
BW
2914}
2915
2916static inline unsigned long
2917i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2918{
5dc383b0 2919 return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
a70a3148
BW
2920}
2921
2922static inline unsigned long
2923i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2924{
5dc383b0 2925 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
a70a3148 2926}
c37e2204
BW
2927
2928static inline int __must_check
2929i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2930 uint32_t alignment,
1ec9e26d 2931 unsigned flags)
c37e2204 2932{
5dc383b0
DV
2933 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2934 alignment, flags | PIN_GLOBAL);
c37e2204 2935}
a70a3148 2936
b287110e
DV
2937static inline int
2938i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2939{
2940 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2941}
2942
2943void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2944
254f965c 2945/* i915_gem_context.c */
8245be31 2946int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2947void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 2948void i915_gem_context_reset(struct drm_device *dev);
e422b888 2949int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 2950int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 2951void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
a4872ba6 2952int i915_switch_context(struct intel_engine_cs *ring,
273497e5
OM
2953 struct intel_context *to);
2954struct intel_context *
41bde553 2955i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 2956void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
2957struct drm_i915_gem_object *
2958i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 2959static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 2960{
691e6415 2961 kref_get(&ctx->ref);
dce3271b
MK
2962}
2963
273497e5 2964static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 2965{
691e6415 2966 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
2967}
2968
273497e5 2969static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 2970{
821d66dd 2971 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
2972}
2973
84624813
BW
2974int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2975 struct drm_file *file);
2976int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2977 struct drm_file *file);
c9dc0f35
CW
2978int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
2979 struct drm_file *file_priv);
2980int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
2981 struct drm_file *file_priv);
1286ff73 2982
679845ed
BW
2983/* i915_gem_evict.c */
2984int __must_check i915_gem_evict_something(struct drm_device *dev,
2985 struct i915_address_space *vm,
2986 int min_size,
2987 unsigned alignment,
2988 unsigned cache_level,
d23db88c
CW
2989 unsigned long start,
2990 unsigned long end,
1ec9e26d 2991 unsigned flags);
679845ed
BW
2992int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2993int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 2994
0260c420 2995/* belongs in i915_gem_gtt.h */
d09105c6 2996static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2997{
2998 if (INTEL_INFO(dev)->gen < 6)
2999 intel_gtt_chipset_flush();
3000}
246cbfb5 3001
9797fbfb
CW
3002/* i915_gem_stolen.c */
3003int i915_gem_init_stolen(struct drm_device *dev);
5e59f717 3004int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
11be49eb 3005void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 3006void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3007struct drm_i915_gem_object *
3008i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3009struct drm_i915_gem_object *
3010i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3011 u32 stolen_offset,
3012 u32 gtt_offset,
3013 u32 size);
9797fbfb 3014
673a394b 3015/* i915_gem_tiling.c */
2c1792a1 3016static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3017{
50227e1c 3018 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
3019
3020 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3021 obj->tiling_mode != I915_TILING_NONE;
3022}
3023
673a394b 3024void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
3025void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3026void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
3027
3028/* i915_gem_debug.c */
23bc5982
CW
3029#if WATCH_LISTS
3030int i915_verify_lists(struct drm_device *dev);
673a394b 3031#else
23bc5982 3032#define i915_verify_lists(dev) 0
673a394b 3033#endif
1da177e4 3034
2017263e 3035/* i915_debugfs.c */
27c202ad
BG
3036int i915_debugfs_init(struct drm_minor *minor);
3037void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 3038#ifdef CONFIG_DEBUG_FS
07144428
DL
3039void intel_display_crc_init(struct drm_device *dev);
3040#else
f8c168fa 3041static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 3042#endif
84734a04
MK
3043
3044/* i915_gpu_error.c */
edc3d884
MK
3045__printf(2, 3)
3046void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3047int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3048 const struct i915_error_state_file_priv *error);
4dc955f7 3049int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3050 struct drm_i915_private *i915,
4dc955f7
MK
3051 size_t count, loff_t pos);
3052static inline void i915_error_state_buf_release(
3053 struct drm_i915_error_state_buf *eb)
3054{
3055 kfree(eb->buf);
3056}
58174462
MK
3057void i915_capture_error_state(struct drm_device *dev, bool wedge,
3058 const char *error_msg);
84734a04
MK
3059void i915_error_state_get(struct drm_device *dev,
3060 struct i915_error_state_file_priv *error_priv);
3061void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3062void i915_destroy_error_state(struct drm_device *dev);
3063
3064void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
0a4cd7c8 3065const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3066
493018dc
BV
3067/* i915_gem_batch_pool.c */
3068void i915_gem_batch_pool_init(struct drm_device *dev,
3069 struct i915_gem_batch_pool *pool);
3070void i915_gem_batch_pool_fini(struct i915_gem_batch_pool *pool);
3071struct drm_i915_gem_object*
3072i915_gem_batch_pool_get(struct i915_gem_batch_pool *pool, size_t size);
3073
351e3db2 3074/* i915_cmd_parser.c */
d728c8ef 3075int i915_cmd_parser_get_version(void);
a4872ba6
OM
3076int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3077void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3078bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3079int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2 3080 struct drm_i915_gem_object *batch_obj,
78a42377 3081 struct drm_i915_gem_object *shadow_batch_obj,
351e3db2 3082 u32 batch_start_offset,
b9ffd80e 3083 u32 batch_len,
351e3db2
BV
3084 bool is_master);
3085
317c35d1
JB
3086/* i915_suspend.c */
3087extern int i915_save_state(struct drm_device *dev);
3088extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3089
d8157a36
DV
3090/* i915_ums.c */
3091void i915_save_display_reg(struct drm_device *dev);
3092void i915_restore_display_reg(struct drm_device *dev);
317c35d1 3093
0136db58
BW
3094/* i915_sysfs.c */
3095void i915_setup_sysfs(struct drm_device *dev_priv);
3096void i915_teardown_sysfs(struct drm_device *dev_priv);
3097
f899fc64
CW
3098/* intel_i2c.c */
3099extern int intel_setup_gmbus(struct drm_device *dev);
3100extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 3101static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 3102{
2ed06c93 3103 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
3104}
3105
3106extern struct i2c_adapter *intel_gmbus_get_adapter(
3107 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
3108extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3109extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3110static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3111{
3112 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3113}
f899fc64
CW
3114extern void intel_i2c_reset(struct drm_device *dev);
3115
3b617967 3116/* intel_opregion.c */
44834a67 3117#ifdef CONFIG_ACPI
27d50c82 3118extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
3119extern void intel_opregion_init(struct drm_device *dev);
3120extern void intel_opregion_fini(struct drm_device *dev);
3b617967 3121extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
3122extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3123 bool enable);
ecbc5cf3
JN
3124extern int intel_opregion_notify_adapter(struct drm_device *dev,
3125 pci_power_t state);
65e082c9 3126#else
27d50c82 3127static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
3128static inline void intel_opregion_init(struct drm_device *dev) { return; }
3129static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 3130static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
3131static inline int
3132intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3133{
3134 return 0;
3135}
ecbc5cf3
JN
3136static inline int
3137intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3138{
3139 return 0;
3140}
65e082c9 3141#endif
8ee1c3db 3142
723bfd70
JB
3143/* intel_acpi.c */
3144#ifdef CONFIG_ACPI
3145extern void intel_register_dsm_handler(void);
3146extern void intel_unregister_dsm_handler(void);
3147#else
3148static inline void intel_register_dsm_handler(void) { return; }
3149static inline void intel_unregister_dsm_handler(void) { return; }
3150#endif /* CONFIG_ACPI */
3151
79e53945 3152/* modesetting */
f817586c 3153extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3154extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3155extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3156extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 3157extern void intel_connector_unregister(struct intel_connector *);
28d52043 3158extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
3159extern void intel_modeset_setup_hw_state(struct drm_device *dev,
3160 bool force_restore);
44cec740 3161extern void i915_redisable_vga(struct drm_device *dev);
04098753 3162extern void i915_redisable_vga_power_on(struct drm_device *dev);
7648fa99 3163extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 3164extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 3165extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84 3166extern void valleyview_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
3167extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3168 bool enable);
0206e353
AJ
3169extern void intel_detect_pch(struct drm_device *dev);
3170extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 3171extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 3172
2911a35b 3173extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
3174int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3175 struct drm_file *file);
b6359918
MK
3176int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3177 struct drm_file *file);
575155a9 3178
84c33a64
SG
3179void intel_notify_mmio_flip(struct intel_engine_cs *ring);
3180
6ef3d427
CW
3181/* overlay */
3182extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
3183extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3184 struct intel_overlay_error_state *error);
c4a1d9e4
CW
3185
3186extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 3187extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3188 struct drm_device *dev,
3189 struct intel_display_error_state *error);
6ef3d427 3190
b7287d80
BW
3191/* On SNB platform, before reading ring registers forcewake bit
3192 * must be set to prevent GT core from power down and stale values being
3193 * returned.
3194 */
b2cff0db
CW
3195void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv,
3196 unsigned fw_domains);
3197void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv,
3198 unsigned fw_domains);
e998c40f 3199void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
b7287d80 3200
151a49d0
TR
3201int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3202int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3203
3204/* intel_sideband.c */
707b6e3d
D
3205u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3206void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3207u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
3208u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3209void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3210u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3211void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3212u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3213void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3214u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3215void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
3216u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3217void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3218u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3219void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3220u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3221 enum intel_sbi_destination destination);
3222void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3223 enum intel_sbi_destination destination);
e9fe51c6
SK
3224u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3225void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3226
2ec3815f
VS
3227int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
3228int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
42c0526c 3229
0b274481
BW
3230#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3231#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3232
3233#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3234#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3235#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3236#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3237
3238#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3239#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3240#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3241#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3242
698b3135
CW
3243/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3244 * will be implemented using 2 32-bit writes in an arbitrary order with
3245 * an arbitrary delay between them. This can cause the hardware to
3246 * act upon the intermediate value, possibly leading to corruption and
3247 * machine death. You have been warned.
3248 */
0b274481
BW
3249#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3250#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3251
50877445
CW
3252#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3253 u32 upper = I915_READ(upper_reg); \
3254 u32 lower = I915_READ(lower_reg); \
3255 u32 tmp = I915_READ(upper_reg); \
3256 if (upper != tmp) { \
3257 upper = tmp; \
3258 lower = I915_READ(lower_reg); \
3259 WARN_ON(I915_READ(upper_reg) != upper); \
3260 } \
3261 (u64)upper << 32 | lower; })
3262
cae5852d
ZN
3263#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3264#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3265
55bc60db
VS
3266/* "Broadcast RGB" property */
3267#define INTEL_BROADCAST_RGB_AUTO 0
3268#define INTEL_BROADCAST_RGB_FULL 1
3269#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3270
766aa1c4
VS
3271static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3272{
92e23b99 3273 if (IS_VALLEYVIEW(dev))
766aa1c4 3274 return VLV_VGACNTRL;
92e23b99
SJ
3275 else if (INTEL_INFO(dev)->gen >= 5)
3276 return CPU_VGACNTRL;
766aa1c4
VS
3277 else
3278 return VGACNTRL;
3279}
3280
2bb4629a
VS
3281static inline void __user *to_user_ptr(u64 address)
3282{
3283 return (void __user *)(uintptr_t)address;
3284}
3285
df97729f
ID
3286static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3287{
3288 unsigned long j = msecs_to_jiffies(m);
3289
3290 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3291}
3292
7bd0e226
DV
3293static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3294{
3295 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3296}
3297
df97729f
ID
3298static inline unsigned long
3299timespec_to_jiffies_timeout(const struct timespec *value)
3300{
3301 unsigned long j = timespec_to_jiffies(value);
3302
3303 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3304}
3305
dce56b3c
PZ
3306/*
3307 * If you need to wait X milliseconds between events A and B, but event B
3308 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3309 * when event A happened, then just before event B you call this function and
3310 * pass the timestamp as the first argument, and X as the second argument.
3311 */
3312static inline void
3313wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3314{
ec5e0cfb 3315 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3316
3317 /*
3318 * Don't re-read the value of "jiffies" every time since it may change
3319 * behind our back and break the math.
3320 */
3321 tmp_jiffies = jiffies;
3322 target_jiffies = timestamp_jiffies +
3323 msecs_to_jiffies_timeout(to_wait_ms);
3324
3325 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3326 remaining_jiffies = target_jiffies - tmp_jiffies;
3327 while (remaining_jiffies)
3328 remaining_jiffies =
3329 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3330 }
3331}
3332
581c26e8
JH
3333static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3334 struct drm_i915_gem_request *req)
3335{
3336 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3337 i915_gem_request_assign(&ring->trace_irq_req, req);
3338}
3339
1da177e4 3340#endif