]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: don't reference null pointer at i915_sink_crc
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0839ccb8 38#include <linux/io-mapping.h>
f899fc64 39#include <linux/i2c.h>
c167a6fc 40#include <linux/i2c-algo-bit.h>
0ade6386 41#include <drm/intel-gtt.h>
aaa6fd2a 42#include <linux/backlight.h>
2911a35b 43#include <linux/intel-iommu.h>
742cbee8 44#include <linux/kref.h>
9ee32fea 45#include <linux/pm_qos.h>
585fb111 46
1da177e4
LT
47/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
673a394b 54#define DRIVER_DATE "20080730"
1da177e4 55
317c35d1 56enum pipe {
752aa88a 57 INVALID_PIPE = -1,
317c35d1
JB
58 PIPE_A = 0,
59 PIPE_B,
9db4a9c7 60 PIPE_C,
a57c774a
AK
61 _PIPE_EDP,
62 I915_MAX_PIPES = _PIPE_EDP
317c35d1 63};
9db4a9c7 64#define pipe_name(p) ((p) + 'A')
317c35d1 65
a5c961d1
PZ
66enum transcoder {
67 TRANSCODER_A = 0,
68 TRANSCODER_B,
69 TRANSCODER_C,
a57c774a
AK
70 TRANSCODER_EDP,
71 I915_MAX_TRANSCODERS
a5c961d1
PZ
72};
73#define transcoder_name(t) ((t) + 'A')
74
80824003
JB
75enum plane {
76 PLANE_A = 0,
77 PLANE_B,
9db4a9c7 78 PLANE_C,
80824003 79};
9db4a9c7 80#define plane_name(p) ((p) + 'A')
52440211 81
22d3fd46 82#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites + (s) + 'A')
06da8da2 83
2b139522
ED
84enum port {
85 PORT_A = 0,
86 PORT_B,
87 PORT_C,
88 PORT_D,
89 PORT_E,
90 I915_MAX_PORTS
91};
92#define port_name(p) ((p) + 'A')
93
e4607fcf
CML
94#define I915_NUM_PHYS_VLV 1
95
96enum dpio_channel {
97 DPIO_CH0,
98 DPIO_CH1
99};
100
101enum dpio_phy {
102 DPIO_PHY0,
103 DPIO_PHY1
104};
105
b97186f0
PZ
106enum intel_display_power_domain {
107 POWER_DOMAIN_PIPE_A,
108 POWER_DOMAIN_PIPE_B,
109 POWER_DOMAIN_PIPE_C,
110 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
111 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
112 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
113 POWER_DOMAIN_TRANSCODER_A,
114 POWER_DOMAIN_TRANSCODER_B,
115 POWER_DOMAIN_TRANSCODER_C,
f52e353e 116 POWER_DOMAIN_TRANSCODER_EDP,
cdf8dd7f 117 POWER_DOMAIN_VGA,
fbeeaa23 118 POWER_DOMAIN_AUDIO,
baa70707 119 POWER_DOMAIN_INIT,
bddc7645
ID
120
121 POWER_DOMAIN_NUM,
b97186f0
PZ
122};
123
bddc7645
ID
124#define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
125
b97186f0
PZ
126#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
127#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
128 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
129#define POWER_DOMAIN_TRANSCODER(tran) \
130 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
131 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 132
bddc7645
ID
133#define HSW_ALWAYS_ON_POWER_DOMAINS ( \
134 BIT(POWER_DOMAIN_PIPE_A) | \
135 BIT(POWER_DOMAIN_TRANSCODER_EDP))
6745a2ce
PZ
136#define BDW_ALWAYS_ON_POWER_DOMAINS ( \
137 BIT(POWER_DOMAIN_PIPE_A) | \
138 BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
139 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
bddc7645 140
1d843f9d
EE
141enum hpd_pin {
142 HPD_NONE = 0,
143 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
144 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
145 HPD_CRT,
146 HPD_SDVO_B,
147 HPD_SDVO_C,
148 HPD_PORT_B,
149 HPD_PORT_C,
150 HPD_PORT_D,
151 HPD_NUM_PINS
152};
153
2a2d5482
CW
154#define I915_GEM_GPU_DOMAINS \
155 (I915_GEM_DOMAIN_RENDER | \
156 I915_GEM_DOMAIN_SAMPLER | \
157 I915_GEM_DOMAIN_COMMAND | \
158 I915_GEM_DOMAIN_INSTRUCTION | \
159 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 160
7eb552ae 161#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
9db4a9c7 162
6c2b7c12
DV
163#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
164 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
165 if ((intel_encoder)->base.crtc == (__crtc))
166
53f5e3ca
JB
167#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
168 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
169 if ((intel_connector)->base.encoder == (__encoder))
170
e7b903d2
DV
171struct drm_i915_private;
172
46edb027
DV
173enum intel_dpll_id {
174 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
175 /* real shared dpll ids must be >= 0 */
176 DPLL_ID_PCH_PLL_A,
177 DPLL_ID_PCH_PLL_B,
178};
179#define I915_NUM_PLLS 2
180
5358901f 181struct intel_dpll_hw_state {
66e985c0 182 uint32_t dpll;
8bcc2795 183 uint32_t dpll_md;
66e985c0
DV
184 uint32_t fp0;
185 uint32_t fp1;
5358901f
DV
186};
187
e72f9fbf 188struct intel_shared_dpll {
ee7b9f93
JB
189 int refcount; /* count of number of CRTCs sharing this PLL */
190 int active; /* count of number of active CRTCs (i.e. DPMS on) */
191 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
192 const char *name;
193 /* should match the index in the dev_priv->shared_dplls array */
194 enum intel_dpll_id id;
5358901f 195 struct intel_dpll_hw_state hw_state;
15bdd4cf
DV
196 void (*mode_set)(struct drm_i915_private *dev_priv,
197 struct intel_shared_dpll *pll);
e7b903d2
DV
198 void (*enable)(struct drm_i915_private *dev_priv,
199 struct intel_shared_dpll *pll);
200 void (*disable)(struct drm_i915_private *dev_priv,
201 struct intel_shared_dpll *pll);
5358901f
DV
202 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
203 struct intel_shared_dpll *pll,
204 struct intel_dpll_hw_state *hw_state);
ee7b9f93 205};
ee7b9f93 206
e69d0bc1
DV
207/* Used by dp and fdi links */
208struct intel_link_m_n {
209 uint32_t tu;
210 uint32_t gmch_m;
211 uint32_t gmch_n;
212 uint32_t link_m;
213 uint32_t link_n;
214};
215
216void intel_link_compute_m_n(int bpp, int nlanes,
217 int pixel_clock, int link_clock,
218 struct intel_link_m_n *m_n);
219
6441ab5f
PZ
220struct intel_ddi_plls {
221 int spll_refcount;
222 int wrpll1_refcount;
223 int wrpll2_refcount;
224};
225
1da177e4
LT
226/* Interface history:
227 *
228 * 1.1: Original.
0d6aa60b
DA
229 * 1.2: Add Power Management
230 * 1.3: Add vblank support
de227f5f 231 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 232 * 1.5: Add vblank pipe configuration
2228ed67
MD
233 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
234 * - Support vertical blank on secondary display pipe
1da177e4
LT
235 */
236#define DRIVER_MAJOR 1
2228ed67 237#define DRIVER_MINOR 6
1da177e4
LT
238#define DRIVER_PATCHLEVEL 0
239
23bc5982 240#define WATCH_LISTS 0
42d6ab48 241#define WATCH_GTT 0
673a394b 242
71acb5eb
DA
243#define I915_GEM_PHYS_CURSOR_0 1
244#define I915_GEM_PHYS_CURSOR_1 2
245#define I915_GEM_PHYS_OVERLAY_REGS 3
246#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
247
248struct drm_i915_gem_phys_object {
249 int id;
250 struct page **page_list;
251 drm_dma_handle_t *handle;
05394f39 252 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
253};
254
0a3e67a4
JB
255struct opregion_header;
256struct opregion_acpi;
257struct opregion_swsci;
258struct opregion_asle;
259
8ee1c3db 260struct intel_opregion {
5bc4418b
BW
261 struct opregion_header __iomem *header;
262 struct opregion_acpi __iomem *acpi;
263 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
264 u32 swsci_gbda_sub_functions;
265 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
266 struct opregion_asle __iomem *asle;
267 void __iomem *vbt;
01fe9dbd 268 u32 __iomem *lid_state;
91a60f20 269 struct work_struct asle_work;
8ee1c3db 270};
44834a67 271#define OPREGION_SIZE (8*1024)
8ee1c3db 272
6ef3d427
CW
273struct intel_overlay;
274struct intel_overlay_error_state;
275
7c1c2871
DA
276struct drm_i915_master_private {
277 drm_local_map_t *sarea;
278 struct _drm_i915_sarea *sarea_priv;
279};
de151cf6 280#define I915_FENCE_REG_NONE -1
42b5aeab
VS
281#define I915_MAX_NUM_FENCES 32
282/* 32 fences + sign bit for FENCE_REG_NONE */
283#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
284
285struct drm_i915_fence_reg {
007cc8ac 286 struct list_head lru_list;
caea7476 287 struct drm_i915_gem_object *obj;
1690e1eb 288 int pin_count;
de151cf6 289};
7c1c2871 290
9b9d172d 291struct sdvo_device_mapping {
e957d772 292 u8 initialized;
9b9d172d 293 u8 dvo_port;
294 u8 slave_addr;
295 u8 dvo_wiring;
e957d772 296 u8 i2c_pin;
b1083333 297 u8 ddc_pin;
9b9d172d 298};
299
c4a1d9e4
CW
300struct intel_display_error_state;
301
63eeaf38 302struct drm_i915_error_state {
742cbee8 303 struct kref ref;
585b0288
BW
304 struct timeval time;
305
306 /* Generic register state */
63eeaf38
JB
307 u32 eir;
308 u32 pgtbl_er;
be998e2e 309 u32 ier;
b9a3906b 310 u32 ccid;
0f3b6849
CW
311 u32 derrmr;
312 u32 forcewake;
585b0288
BW
313 u32 error; /* gen6+ */
314 u32 err_int; /* gen7 */
315 u32 done_reg;
91ec5d11
BW
316 u32 gac_eco;
317 u32 gam_ecochk;
318 u32 gab_ctl;
319 u32 gfx_mode;
585b0288 320 u32 extra_instdone[I915_NUM_INSTDONE_REG];
9db4a9c7 321 u32 pipestat[I915_MAX_PIPES];
585b0288
BW
322 u64 fence[I915_MAX_NUM_FENCES];
323 struct intel_overlay_error_state *overlay;
324 struct intel_display_error_state *display;
325
52d39a21 326 struct drm_i915_error_ring {
372fbb8e 327 bool valid;
362b8af7
BW
328 /* Software tracked state */
329 bool waiting;
330 int hangcheck_score;
331 enum intel_ring_hangcheck_action hangcheck_action;
332 int num_requests;
333
334 /* our own tracking of ring head and tail */
335 u32 cpu_ring_head;
336 u32 cpu_ring_tail;
337
338 u32 semaphore_seqno[I915_NUM_RINGS - 1];
339
340 /* Register state */
341 u32 tail;
342 u32 head;
343 u32 ctl;
344 u32 hws;
345 u32 ipeir;
346 u32 ipehr;
347 u32 instdone;
348 u32 acthd;
349 u32 bbstate;
350 u32 instpm;
351 u32 instps;
352 u32 seqno;
353 u64 bbaddr;
354 u32 fault_reg;
355 u32 faddr;
356 u32 rc_psmi; /* sleep state */
357 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
358
52d39a21
CW
359 struct drm_i915_error_object {
360 int page_count;
361 u32 gtt_offset;
362 u32 *pages[0];
362b8af7
BW
363 } *ringbuffer, *batchbuffer, *ctx, *hws_page;
364
52d39a21
CW
365 struct drm_i915_error_request {
366 long jiffies;
367 u32 seqno;
ee4f42b1 368 u32 tail;
52d39a21 369 } *requests;
6c7a01ec
BW
370
371 struct {
372 u32 gfx_mode;
373 union {
374 u64 pdp[4];
375 u32 pp_dir_base;
376 };
377 } vm_info;
52d39a21 378 } ring[I915_NUM_RINGS];
9df30794 379 struct drm_i915_error_buffer {
a779e5ab 380 u32 size;
9df30794 381 u32 name;
0201f1ec 382 u32 rseqno, wseqno;
9df30794
CW
383 u32 gtt_offset;
384 u32 read_domains;
385 u32 write_domain;
4b9de737 386 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
387 s32 pinned:2;
388 u32 tiling:2;
389 u32 dirty:1;
390 u32 purgeable:1;
5d1333fc 391 s32 ring:4;
f56383cb 392 u32 cache_level:3;
95f5301d 393 } **active_bo, **pinned_bo;
6c7a01ec 394
95f5301d 395 u32 *active_bo_count, *pinned_bo_count;
63eeaf38
JB
396};
397
7bd688cd 398struct intel_connector;
b8cecdf5 399struct intel_crtc_config;
0e8ffe1b 400struct intel_crtc;
ee9300bb
DV
401struct intel_limit;
402struct dpll;
b8cecdf5 403
e70236a8 404struct drm_i915_display_funcs {
ee5382ae 405 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 406 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
407 void (*disable_fbc)(struct drm_device *dev);
408 int (*get_display_clock_speed)(struct drm_device *dev);
409 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
410 /**
411 * find_dpll() - Find the best values for the PLL
412 * @limit: limits for the PLL
413 * @crtc: current CRTC
414 * @target: target frequency in kHz
415 * @refclk: reference clock frequency in kHz
416 * @match_clock: if provided, @best_clock P divider must
417 * match the P divider from @match_clock
418 * used for LVDS downclocking
419 * @best_clock: best PLL values found
420 *
421 * Returns true on success, false on failure.
422 */
423 bool (*find_dpll)(const struct intel_limit *limit,
424 struct drm_crtc *crtc,
425 int target, int refclk,
426 struct dpll *match_clock,
427 struct dpll *best_clock);
46ba614c 428 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
429 void (*update_sprite_wm)(struct drm_plane *plane,
430 struct drm_crtc *crtc,
4c4ff43a 431 uint32_t sprite_width, int pixel_size,
bdd57d03 432 bool enable, bool scaled);
47fab737 433 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
434 /* Returns the active state of the crtc, and if the crtc is active,
435 * fills out the pipe-config with the hw state. */
436 bool (*get_pipe_config)(struct intel_crtc *,
437 struct intel_crtc_config *);
f564048e 438 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
439 int x, int y,
440 struct drm_framebuffer *old_fb);
76e5a89c
DV
441 void (*crtc_enable)(struct drm_crtc *crtc);
442 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 443 void (*off)(struct drm_crtc *crtc);
e0dac65e 444 void (*write_eld)(struct drm_connector *connector,
34427052
JN
445 struct drm_crtc *crtc,
446 struct drm_display_mode *mode);
674cf967 447 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 448 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
449 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
450 struct drm_framebuffer *fb,
ed8d1975
KP
451 struct drm_i915_gem_object *obj,
452 uint32_t flags);
17638cd6
JB
453 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
454 int x, int y);
20afbda2 455 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
456 /* clock updates for mode set */
457 /* cursor updates */
458 /* render clock increase/decrease */
459 /* display clock increase/decrease */
460 /* pll clock increase/decrease */
7bd688cd
JN
461
462 int (*setup_backlight)(struct intel_connector *connector);
7bd688cd
JN
463 uint32_t (*get_backlight)(struct intel_connector *connector);
464 void (*set_backlight)(struct intel_connector *connector,
465 uint32_t level);
466 void (*disable_backlight)(struct intel_connector *connector);
467 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
468};
469
907b28c5 470struct intel_uncore_funcs {
c8d9a590
D
471 void (*force_wake_get)(struct drm_i915_private *dev_priv,
472 int fw_engine);
473 void (*force_wake_put)(struct drm_i915_private *dev_priv,
474 int fw_engine);
0b274481
BW
475
476 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
477 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
478 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
479 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
480
481 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
482 uint8_t val, bool trace);
483 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
484 uint16_t val, bool trace);
485 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
486 uint32_t val, bool trace);
487 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
488 uint64_t val, bool trace);
990bbdad
CW
489};
490
907b28c5
CW
491struct intel_uncore {
492 spinlock_t lock; /** lock is also taken in irq contexts. */
493
494 struct intel_uncore_funcs funcs;
495
496 unsigned fifo_count;
497 unsigned forcewake_count;
aec347ab 498
940aece4
D
499 unsigned fw_rendercount;
500 unsigned fw_mediacount;
501
aec347ab 502 struct delayed_work force_wake_work;
907b28c5
CW
503};
504
79fc46df
DL
505#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
506 func(is_mobile) sep \
507 func(is_i85x) sep \
508 func(is_i915g) sep \
509 func(is_i945gm) sep \
510 func(is_g33) sep \
511 func(need_gfx_hws) sep \
512 func(is_g4x) sep \
513 func(is_pineview) sep \
514 func(is_broadwater) sep \
515 func(is_crestline) sep \
516 func(is_ivybridge) sep \
517 func(is_valleyview) sep \
518 func(is_haswell) sep \
b833d685 519 func(is_preliminary) sep \
79fc46df
DL
520 func(has_fbc) sep \
521 func(has_pipe_cxsr) sep \
522 func(has_hotplug) sep \
523 func(cursor_needs_physical) sep \
524 func(has_overlay) sep \
525 func(overlay_needs_physical) sep \
526 func(supports_tv) sep \
dd93be58 527 func(has_llc) sep \
30568c45
DL
528 func(has_ddi) sep \
529 func(has_fpga_dbg)
c96ea64e 530
a587f779
DL
531#define DEFINE_FLAG(name) u8 name:1
532#define SEP_SEMICOLON ;
c96ea64e 533
cfdf1fa2 534struct intel_device_info {
10fce67a 535 u32 display_mmio_offset;
7eb552ae 536 u8 num_pipes:3;
22d3fd46 537 u8 num_sprites:2;
c96c3a8c 538 u8 gen;
73ae478c 539 u8 ring_mask; /* Rings supported by the HW */
a587f779 540 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
541 /* Register offsets for the various display pipes and transcoders */
542 int pipe_offsets[I915_MAX_TRANSCODERS];
543 int trans_offsets[I915_MAX_TRANSCODERS];
544 int dpll_offsets[I915_MAX_PIPES];
545 int dpll_md_offsets[I915_MAX_PIPES];
546 int palette_offsets[I915_MAX_PIPES];
cfdf1fa2
KH
547};
548
a587f779
DL
549#undef DEFINE_FLAG
550#undef SEP_SEMICOLON
551
7faf1ab2
DV
552enum i915_cache_level {
553 I915_CACHE_NONE = 0,
350ec881
CW
554 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
555 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
556 caches, eg sampler/render caches, and the
557 large Last-Level-Cache. LLC is coherent with
558 the CPU, but L3 is only visible to the GPU. */
651d794f 559 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
560};
561
2d04befb
KG
562typedef uint32_t gen6_gtt_pte_t;
563
6f65e29a
BW
564/**
565 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
566 * VMA's presence cannot be guaranteed before binding, or after unbinding the
567 * object into/from the address space.
568 *
569 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
570 * will always be <= an objects lifetime. So object refcounting should cover us.
571 */
572struct i915_vma {
573 struct drm_mm_node node;
574 struct drm_i915_gem_object *obj;
575 struct i915_address_space *vm;
576
577 /** This object's place on the active/inactive lists */
578 struct list_head mm_list;
579
580 struct list_head vma_link; /* Link in the object's VMA list */
581
582 /** This vma's place in the batchbuffer or on the eviction list */
583 struct list_head exec_list;
584
585 /**
586 * Used for performing relocations during execbuffer insertion.
587 */
588 struct hlist_node exec_node;
589 unsigned long exec_handle;
590 struct drm_i915_gem_exec_object2 *exec_entry;
591
592 /**
593 * How many users have pinned this object in GTT space. The following
594 * users can each hold at most one reference: pwrite/pread, pin_ioctl
595 * (via user_pin_count), execbuffer (objects are not allowed multiple
596 * times for the same batchbuffer), and the framebuffer code. When
597 * switching/pageflipping, the framebuffer code has at most two buffers
598 * pinned per crtc.
599 *
600 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
601 * bits with absolutely no headroom. So use 4 bits. */
602 unsigned int pin_count:4;
603#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
604
605 /** Unmap an object from an address space. This usually consists of
606 * setting the valid PTE entries to a reserved scratch page. */
607 void (*unbind_vma)(struct i915_vma *vma);
608 /* Map an object into an address space with the given cache flags. */
609#define GLOBAL_BIND (1<<0)
610 void (*bind_vma)(struct i915_vma *vma,
611 enum i915_cache_level cache_level,
612 u32 flags);
613};
614
853ba5d2 615struct i915_address_space {
93bd8649 616 struct drm_mm mm;
853ba5d2 617 struct drm_device *dev;
a7bbbd63 618 struct list_head global_link;
853ba5d2
BW
619 unsigned long start; /* Start offset always 0 for dri2 */
620 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
621
622 struct {
623 dma_addr_t addr;
624 struct page *page;
625 } scratch;
626
5cef07e1
BW
627 /**
628 * List of objects currently involved in rendering.
629 *
630 * Includes buffers having the contents of their GPU caches
631 * flushed, not necessarily primitives. last_rendering_seqno
632 * represents when the rendering involved will be completed.
633 *
634 * A reference is held on the buffer while on this list.
635 */
636 struct list_head active_list;
637
638 /**
639 * LRU list of objects which are not in the ringbuffer and
640 * are ready to unbind, but are still in the GTT.
641 *
642 * last_rendering_seqno is 0 while an object is in this list.
643 *
644 * A reference is not held on the buffer while on this list,
645 * as merely being GTT-bound shouldn't prevent its being
646 * freed, and we'll pull it off the list in the free path.
647 */
648 struct list_head inactive_list;
649
853ba5d2
BW
650 /* FIXME: Need a more generic return type */
651 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
b35b380e
BW
652 enum i915_cache_level level,
653 bool valid); /* Create a valid PTE */
853ba5d2
BW
654 void (*clear_range)(struct i915_address_space *vm,
655 unsigned int first_entry,
828c7908
BW
656 unsigned int num_entries,
657 bool use_scratch);
853ba5d2
BW
658 void (*insert_entries)(struct i915_address_space *vm,
659 struct sg_table *st,
660 unsigned int first_entry,
661 enum i915_cache_level cache_level);
662 void (*cleanup)(struct i915_address_space *vm);
663};
664
5d4545ae
BW
665/* The Graphics Translation Table is the way in which GEN hardware translates a
666 * Graphics Virtual Address into a Physical Address. In addition to the normal
667 * collateral associated with any va->pa translations GEN hardware also has a
668 * portion of the GTT which can be mapped by the CPU and remain both coherent
669 * and correct (in cases like swizzling). That region is referred to as GMADR in
670 * the spec.
671 */
672struct i915_gtt {
853ba5d2 673 struct i915_address_space base;
baa09f5f 674 size_t stolen_size; /* Total size of stolen memory */
5d4545ae
BW
675
676 unsigned long mappable_end; /* End offset that we can CPU map */
677 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
678 phys_addr_t mappable_base; /* PA of our GMADR */
679
680 /** "Graphics Stolen Memory" holds the global PTEs */
681 void __iomem *gsm;
a81cc00c
BW
682
683 bool do_idle_maps;
7faf1ab2 684
911bdf0a 685 int mtrr;
7faf1ab2
DV
686
687 /* global gtt ops */
baa09f5f 688 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
41907ddc
BW
689 size_t *stolen, phys_addr_t *mappable_base,
690 unsigned long *mappable_end);
5d4545ae 691};
853ba5d2 692#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
5d4545ae 693
1d2a314c 694struct i915_hw_ppgtt {
853ba5d2 695 struct i915_address_space base;
c7c48dfd 696 struct kref ref;
c8d4c0d6 697 struct drm_mm_node node;
1d2a314c 698 unsigned num_pd_entries;
37aca44a
BW
699 union {
700 struct page **pt_pages;
701 struct page *gen8_pt_pages;
702 };
703 struct page *pd_pages;
704 int num_pd_pages;
705 int num_pt_pages;
706 union {
707 uint32_t pd_offset;
708 dma_addr_t pd_dma_addr[4];
709 };
710 union {
711 dma_addr_t *pt_dma_addr;
712 dma_addr_t *gen8_pt_dma_addr[4];
713 };
27173f1f 714
a3d67d23 715 int (*enable)(struct i915_hw_ppgtt *ppgtt);
eeb9488e
BW
716 int (*switch_mm)(struct i915_hw_ppgtt *ppgtt,
717 struct intel_ring_buffer *ring,
718 bool synchronous);
87d60b63 719 void (*debug_dump)(struct i915_hw_ppgtt *ppgtt, struct seq_file *m);
1d2a314c
DV
720};
721
e59ec13d
MK
722struct i915_ctx_hang_stats {
723 /* This context had batch pending when hang was declared */
724 unsigned batch_pending;
725
726 /* This context had batch active when hang was declared */
727 unsigned batch_active;
be62acb4
MK
728
729 /* Time when this context was last blamed for a GPU reset */
730 unsigned long guilty_ts;
731
732 /* This context is banned to submit more work */
733 bool banned;
e59ec13d 734};
40521054
BW
735
736/* This must match up with the value previously used for execbuf2.rsvd1. */
737#define DEFAULT_CONTEXT_ID 0
738struct i915_hw_context {
dce3271b 739 struct kref ref;
40521054 740 int id;
e0556841 741 bool is_initialized;
3ccfd19d 742 uint8_t remap_slice;
40521054 743 struct drm_i915_file_private *file_priv;
0009e46c 744 struct intel_ring_buffer *last_ring;
40521054 745 struct drm_i915_gem_object *obj;
e59ec13d 746 struct i915_ctx_hang_stats hang_stats;
c7c48dfd 747 struct i915_address_space *vm;
a33afea5
BW
748
749 struct list_head link;
40521054
BW
750};
751
5c3fe8b0
BW
752struct i915_fbc {
753 unsigned long size;
754 unsigned int fb_id;
755 enum plane plane;
756 int y;
757
758 struct drm_mm_node *compressed_fb;
759 struct drm_mm_node *compressed_llb;
760
761 struct intel_fbc_work {
762 struct delayed_work work;
763 struct drm_crtc *crtc;
764 struct drm_framebuffer *fb;
5c3fe8b0
BW
765 } *fbc_work;
766
29ebf90f
CW
767 enum no_fbc_reason {
768 FBC_OK, /* FBC is enabled */
769 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
770 FBC_NO_OUTPUT, /* no outputs enabled to compress */
771 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
772 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
773 FBC_MODE_TOO_LARGE, /* mode too large for compression */
774 FBC_BAD_PLANE, /* fbc not supported on plane */
775 FBC_NOT_TILED, /* buffer not tiled */
776 FBC_MULTIPLE_PIPES, /* more than one pipe active */
777 FBC_MODULE_PARAM,
778 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
779 } no_fbc_reason;
b5e50c3f
JB
780};
781
a031d709
RV
782struct i915_psr {
783 bool sink_support;
784 bool source_ok;
3f51e471 785};
5c3fe8b0 786
3bad0781 787enum intel_pch {
f0350830 788 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
789 PCH_IBX, /* Ibexpeak PCH */
790 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 791 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 792 PCH_NOP,
3bad0781
ZW
793};
794
988d6ee8
PZ
795enum intel_sbi_destination {
796 SBI_ICLK,
797 SBI_MPHY,
798};
799
b690e96c 800#define QUIRK_PIPEA_FORCE (1<<0)
435793df 801#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 802#define QUIRK_INVERT_BRIGHTNESS (1<<2)
b690e96c 803
8be48d92 804struct intel_fbdev;
1630fe75 805struct intel_fbc_work;
38651674 806
c2b9152f
DV
807struct intel_gmbus {
808 struct i2c_adapter adapter;
f2ce9faf 809 u32 force_bit;
c2b9152f 810 u32 reg0;
36c785f0 811 u32 gpio_reg;
c167a6fc 812 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
813 struct drm_i915_private *dev_priv;
814};
815
f4c956ad 816struct i915_suspend_saved_registers {
ba8bbcf6
JB
817 u8 saveLBB;
818 u32 saveDSPACNTR;
819 u32 saveDSPBCNTR;
e948e994 820 u32 saveDSPARB;
ba8bbcf6
JB
821 u32 savePIPEACONF;
822 u32 savePIPEBCONF;
823 u32 savePIPEASRC;
824 u32 savePIPEBSRC;
825 u32 saveFPA0;
826 u32 saveFPA1;
827 u32 saveDPLL_A;
828 u32 saveDPLL_A_MD;
829 u32 saveHTOTAL_A;
830 u32 saveHBLANK_A;
831 u32 saveHSYNC_A;
832 u32 saveVTOTAL_A;
833 u32 saveVBLANK_A;
834 u32 saveVSYNC_A;
835 u32 saveBCLRPAT_A;
5586c8bc 836 u32 saveTRANSACONF;
42048781
ZW
837 u32 saveTRANS_HTOTAL_A;
838 u32 saveTRANS_HBLANK_A;
839 u32 saveTRANS_HSYNC_A;
840 u32 saveTRANS_VTOTAL_A;
841 u32 saveTRANS_VBLANK_A;
842 u32 saveTRANS_VSYNC_A;
0da3ea12 843 u32 savePIPEASTAT;
ba8bbcf6
JB
844 u32 saveDSPASTRIDE;
845 u32 saveDSPASIZE;
846 u32 saveDSPAPOS;
585fb111 847 u32 saveDSPAADDR;
ba8bbcf6
JB
848 u32 saveDSPASURF;
849 u32 saveDSPATILEOFF;
850 u32 savePFIT_PGM_RATIOS;
0eb96d6e 851 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
852 u32 saveBLC_PWM_CTL;
853 u32 saveBLC_PWM_CTL2;
07bf139b 854 u32 saveBLC_HIST_CTL_B;
42048781
ZW
855 u32 saveBLC_CPU_PWM_CTL;
856 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
857 u32 saveFPB0;
858 u32 saveFPB1;
859 u32 saveDPLL_B;
860 u32 saveDPLL_B_MD;
861 u32 saveHTOTAL_B;
862 u32 saveHBLANK_B;
863 u32 saveHSYNC_B;
864 u32 saveVTOTAL_B;
865 u32 saveVBLANK_B;
866 u32 saveVSYNC_B;
867 u32 saveBCLRPAT_B;
5586c8bc 868 u32 saveTRANSBCONF;
42048781
ZW
869 u32 saveTRANS_HTOTAL_B;
870 u32 saveTRANS_HBLANK_B;
871 u32 saveTRANS_HSYNC_B;
872 u32 saveTRANS_VTOTAL_B;
873 u32 saveTRANS_VBLANK_B;
874 u32 saveTRANS_VSYNC_B;
0da3ea12 875 u32 savePIPEBSTAT;
ba8bbcf6
JB
876 u32 saveDSPBSTRIDE;
877 u32 saveDSPBSIZE;
878 u32 saveDSPBPOS;
585fb111 879 u32 saveDSPBADDR;
ba8bbcf6
JB
880 u32 saveDSPBSURF;
881 u32 saveDSPBTILEOFF;
585fb111
JB
882 u32 saveVGA0;
883 u32 saveVGA1;
884 u32 saveVGA_PD;
ba8bbcf6
JB
885 u32 saveVGACNTRL;
886 u32 saveADPA;
887 u32 saveLVDS;
585fb111
JB
888 u32 savePP_ON_DELAYS;
889 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
890 u32 saveDVOA;
891 u32 saveDVOB;
892 u32 saveDVOC;
893 u32 savePP_ON;
894 u32 savePP_OFF;
895 u32 savePP_CONTROL;
585fb111 896 u32 savePP_DIVISOR;
ba8bbcf6
JB
897 u32 savePFIT_CONTROL;
898 u32 save_palette_a[256];
899 u32 save_palette_b[256];
ba8bbcf6 900 u32 saveFBC_CONTROL;
0da3ea12
JB
901 u32 saveIER;
902 u32 saveIIR;
903 u32 saveIMR;
42048781
ZW
904 u32 saveDEIER;
905 u32 saveDEIMR;
906 u32 saveGTIER;
907 u32 saveGTIMR;
908 u32 saveFDI_RXA_IMR;
909 u32 saveFDI_RXB_IMR;
1f84e550 910 u32 saveCACHE_MODE_0;
1f84e550 911 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
912 u32 saveSWF0[16];
913 u32 saveSWF1[16];
914 u32 saveSWF2[3];
915 u8 saveMSR;
916 u8 saveSR[8];
123f794f 917 u8 saveGR[25];
ba8bbcf6 918 u8 saveAR_INDEX;
a59e122a 919 u8 saveAR[21];
ba8bbcf6 920 u8 saveDACMASK;
a59e122a 921 u8 saveCR[37];
4b9de737 922 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
923 u32 saveCURACNTR;
924 u32 saveCURAPOS;
925 u32 saveCURABASE;
926 u32 saveCURBCNTR;
927 u32 saveCURBPOS;
928 u32 saveCURBBASE;
929 u32 saveCURSIZE;
a4fc5ed6
KP
930 u32 saveDP_B;
931 u32 saveDP_C;
932 u32 saveDP_D;
933 u32 savePIPEA_GMCH_DATA_M;
934 u32 savePIPEB_GMCH_DATA_M;
935 u32 savePIPEA_GMCH_DATA_N;
936 u32 savePIPEB_GMCH_DATA_N;
937 u32 savePIPEA_DP_LINK_M;
938 u32 savePIPEB_DP_LINK_M;
939 u32 savePIPEA_DP_LINK_N;
940 u32 savePIPEB_DP_LINK_N;
42048781
ZW
941 u32 saveFDI_RXA_CTL;
942 u32 saveFDI_TXA_CTL;
943 u32 saveFDI_RXB_CTL;
944 u32 saveFDI_TXB_CTL;
945 u32 savePFA_CTL_1;
946 u32 savePFB_CTL_1;
947 u32 savePFA_WIN_SZ;
948 u32 savePFB_WIN_SZ;
949 u32 savePFA_WIN_POS;
950 u32 savePFB_WIN_POS;
5586c8bc
ZW
951 u32 savePCH_DREF_CONTROL;
952 u32 saveDISP_ARB_CTL;
953 u32 savePIPEA_DATA_M1;
954 u32 savePIPEA_DATA_N1;
955 u32 savePIPEA_LINK_M1;
956 u32 savePIPEA_LINK_N1;
957 u32 savePIPEB_DATA_M1;
958 u32 savePIPEB_DATA_N1;
959 u32 savePIPEB_LINK_M1;
960 u32 savePIPEB_LINK_N1;
b5b72e89 961 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 962 u32 savePCH_PORT_HOTPLUG;
f4c956ad 963};
c85aa885
DV
964
965struct intel_gen6_power_mgmt {
59cdb63d 966 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
967 struct work_struct work;
968 u32 pm_iir;
59cdb63d 969
c85aa885
DV
970 u8 cur_delay;
971 u8 min_delay;
972 u8 max_delay;
52ceb908 973 u8 rpe_delay;
dd75fdc8
CW
974 u8 rp1_delay;
975 u8 rp0_delay;
31c77388 976 u8 hw_max;
1a01ab3b 977
27544369
D
978 bool rp_up_masked;
979 bool rp_down_masked;
980
dd75fdc8
CW
981 int last_adj;
982 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
983
c0951f0c 984 bool enabled;
1a01ab3b 985 struct delayed_work delayed_resume_work;
4fc688ce
JB
986
987 /*
988 * Protects RPS/RC6 register access and PCU communication.
989 * Must be taken after struct_mutex if nested.
990 */
991 struct mutex hw_lock;
c85aa885
DV
992};
993
1a240d4d
DV
994/* defined intel_pm.c */
995extern spinlock_t mchdev_lock;
996
c85aa885
DV
997struct intel_ilk_power_mgmt {
998 u8 cur_delay;
999 u8 min_delay;
1000 u8 max_delay;
1001 u8 fmax;
1002 u8 fstart;
1003
1004 u64 last_count1;
1005 unsigned long last_time1;
1006 unsigned long chipset_power;
1007 u64 last_count2;
1008 struct timespec last_time2;
1009 unsigned long gfx_power;
1010 u8 corr;
1011
1012 int c_m;
1013 int r_t;
3e373948
DV
1014
1015 struct drm_i915_gem_object *pwrctx;
1016 struct drm_i915_gem_object *renderctx;
c85aa885
DV
1017};
1018
a38911a3
WX
1019/* Power well structure for haswell */
1020struct i915_power_well {
c1ca727f 1021 const char *name;
6f3ef5dd 1022 bool always_on;
a38911a3
WX
1023 /* power well enable/disable usage count */
1024 int count;
c1ca727f
ID
1025 unsigned long domains;
1026 void *data;
1027 void (*set)(struct drm_device *dev, struct i915_power_well *power_well,
1028 bool enable);
1029 bool (*is_enabled)(struct drm_device *dev,
1030 struct i915_power_well *power_well);
a38911a3
WX
1031};
1032
83c00f55 1033struct i915_power_domains {
baa70707
ID
1034 /*
1035 * Power wells needed for initialization at driver init and suspend
1036 * time are on. They are kept on until after the first modeset.
1037 */
1038 bool init_power_on;
c1ca727f 1039 int power_well_count;
baa70707 1040
83c00f55 1041 struct mutex lock;
1da51581 1042 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1043 struct i915_power_well *power_wells;
83c00f55
ID
1044};
1045
231f42a4
DV
1046struct i915_dri1_state {
1047 unsigned allow_batchbuffer : 1;
1048 u32 __iomem *gfx_hws_cpu_addr;
1049
1050 unsigned int cpp;
1051 int back_offset;
1052 int front_offset;
1053 int current_page;
1054 int page_flipping;
1055
1056 uint32_t counter;
1057};
1058
db1b76ca
DV
1059struct i915_ums_state {
1060 /**
1061 * Flag if the X Server, and thus DRM, is not currently in
1062 * control of the device.
1063 *
1064 * This is set between LeaveVT and EnterVT. It needs to be
1065 * replaced with a semaphore. It also needs to be
1066 * transitioned away from for kernel modesetting.
1067 */
1068 int mm_suspended;
1069};
1070
35a85ac6 1071#define MAX_L3_SLICES 2
a4da4fa4 1072struct intel_l3_parity {
35a85ac6 1073 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1074 struct work_struct error_work;
35a85ac6 1075 int which_slice;
a4da4fa4
DV
1076};
1077
4b5aed62 1078struct i915_gem_mm {
4b5aed62
DV
1079 /** Memory allocator for GTT stolen memory */
1080 struct drm_mm stolen;
4b5aed62
DV
1081 /** List of all objects in gtt_space. Used to restore gtt
1082 * mappings on resume */
1083 struct list_head bound_list;
1084 /**
1085 * List of objects which are not bound to the GTT (thus
1086 * are idle and not used by the GPU) but still have
1087 * (presumably uncached) pages still attached.
1088 */
1089 struct list_head unbound_list;
1090
1091 /** Usable portion of the GTT for GEM */
1092 unsigned long stolen_base; /* limited to low memory (32-bit) */
1093
4b5aed62
DV
1094 /** PPGTT used for aliasing the PPGTT with the GTT */
1095 struct i915_hw_ppgtt *aliasing_ppgtt;
1096
1097 struct shrinker inactive_shrinker;
1098 bool shrinker_no_lock_stealing;
1099
4b5aed62
DV
1100 /** LRU list of objects with fence regs on them. */
1101 struct list_head fence_list;
1102
1103 /**
1104 * We leave the user IRQ off as much as possible,
1105 * but this means that requests will finish and never
1106 * be retired once the system goes idle. Set a timer to
1107 * fire periodically while the ring is running. When it
1108 * fires, go retire requests.
1109 */
1110 struct delayed_work retire_work;
1111
b29c19b6
CW
1112 /**
1113 * When we detect an idle GPU, we want to turn on
1114 * powersaving features. So once we see that there
1115 * are no more requests outstanding and no more
1116 * arrive within a small period of time, we fire
1117 * off the idle_work.
1118 */
1119 struct delayed_work idle_work;
1120
4b5aed62
DV
1121 /**
1122 * Are we in a non-interruptible section of code like
1123 * modesetting?
1124 */
1125 bool interruptible;
1126
4b5aed62
DV
1127 /** Bit 6 swizzling required for X tiling */
1128 uint32_t bit_6_swizzle_x;
1129 /** Bit 6 swizzling required for Y tiling */
1130 uint32_t bit_6_swizzle_y;
1131
1132 /* storage for physical objects */
1133 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
1134
1135 /* accounting, useful for userland debugging */
c20e8355 1136 spinlock_t object_stat_lock;
4b5aed62
DV
1137 size_t object_memory;
1138 u32 object_count;
1139};
1140
edc3d884
MK
1141struct drm_i915_error_state_buf {
1142 unsigned bytes;
1143 unsigned size;
1144 int err;
1145 u8 *buf;
1146 loff_t start;
1147 loff_t pos;
1148};
1149
fc16b48b
MK
1150struct i915_error_state_file_priv {
1151 struct drm_device *dev;
1152 struct drm_i915_error_state *error;
1153};
1154
99584db3
DV
1155struct i915_gpu_error {
1156 /* For hangcheck timer */
1157#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1158#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1159 /* Hang gpu twice in this window and your context gets banned */
1160#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1161
99584db3 1162 struct timer_list hangcheck_timer;
99584db3
DV
1163
1164 /* For reset and error_state handling. */
1165 spinlock_t lock;
1166 /* Protected by the above dev->gpu_error.lock. */
1167 struct drm_i915_error_state *first_error;
1168 struct work_struct work;
99584db3 1169
094f9a54
CW
1170
1171 unsigned long missed_irq_rings;
1172
1f83fee0 1173 /**
2ac0f450 1174 * State variable controlling the reset flow and count
1f83fee0 1175 *
2ac0f450
MK
1176 * This is a counter which gets incremented when reset is triggered,
1177 * and again when reset has been handled. So odd values (lowest bit set)
1178 * means that reset is in progress and even values that
1179 * (reset_counter >> 1):th reset was successfully completed.
1180 *
1181 * If reset is not completed succesfully, the I915_WEDGE bit is
1182 * set meaning that hardware is terminally sour and there is no
1183 * recovery. All waiters on the reset_queue will be woken when
1184 * that happens.
1185 *
1186 * This counter is used by the wait_seqno code to notice that reset
1187 * event happened and it needs to restart the entire ioctl (since most
1188 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1189 *
1190 * This is important for lock-free wait paths, where no contended lock
1191 * naturally enforces the correct ordering between the bail-out of the
1192 * waiter and the gpu reset work code.
1f83fee0
DV
1193 */
1194 atomic_t reset_counter;
1195
1f83fee0 1196#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1197#define I915_WEDGED (1 << 31)
1f83fee0
DV
1198
1199 /**
1200 * Waitqueue to signal when the reset has completed. Used by clients
1201 * that wait for dev_priv->mm.wedged to settle.
1202 */
1203 wait_queue_head_t reset_queue;
33196ded 1204
99584db3
DV
1205 /* For gpu hang simulation. */
1206 unsigned int stop_rings;
094f9a54
CW
1207
1208 /* For missed irq/seqno simulation. */
1209 unsigned int test_irq_rings;
99584db3
DV
1210};
1211
b8efb17b
ZR
1212enum modeset_restore {
1213 MODESET_ON_LID_OPEN,
1214 MODESET_DONE,
1215 MODESET_SUSPENDED,
1216};
1217
6acab15a
PZ
1218struct ddi_vbt_port_info {
1219 uint8_t hdmi_level_shift;
311a2094
PZ
1220
1221 uint8_t supports_dvi:1;
1222 uint8_t supports_hdmi:1;
1223 uint8_t supports_dp:1;
6acab15a
PZ
1224};
1225
41aa3448
RV
1226struct intel_vbt_data {
1227 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1228 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1229
1230 /* Feature bits */
1231 unsigned int int_tv_support:1;
1232 unsigned int lvds_dither:1;
1233 unsigned int lvds_vbt:1;
1234 unsigned int int_crt_support:1;
1235 unsigned int lvds_use_ssc:1;
1236 unsigned int display_clock_mode:1;
1237 unsigned int fdi_rx_polarity_inverted:1;
1238 int lvds_ssc_freq;
1239 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1240
1241 /* eDP */
1242 int edp_rate;
1243 int edp_lanes;
1244 int edp_preemphasis;
1245 int edp_vswing;
1246 bool edp_initialized;
1247 bool edp_support;
1248 int edp_bpp;
1249 struct edp_power_seq edp_pps;
1250
f00076d2
JN
1251 struct {
1252 u16 pwm_freq_hz;
1253 bool active_low_pwm;
1254 } backlight;
1255
d17c5443
SK
1256 /* MIPI DSI */
1257 struct {
1258 u16 panel_id;
1259 } dsi;
1260
41aa3448
RV
1261 int crt_ddc_pin;
1262
1263 int child_dev_num;
768f69c9 1264 union child_device_config *child_dev;
6acab15a
PZ
1265
1266 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1267};
1268
77c122bc
VS
1269enum intel_ddb_partitioning {
1270 INTEL_DDB_PART_1_2,
1271 INTEL_DDB_PART_5_6, /* IVB+ */
1272};
1273
1fd527cc
VS
1274struct intel_wm_level {
1275 bool enable;
1276 uint32_t pri_val;
1277 uint32_t spr_val;
1278 uint32_t cur_val;
1279 uint32_t fbc_val;
1280};
1281
820c1980 1282struct ilk_wm_values {
609cedef
VS
1283 uint32_t wm_pipe[3];
1284 uint32_t wm_lp[3];
1285 uint32_t wm_lp_spr[3];
1286 uint32_t wm_linetime[3];
1287 bool enable_fbc_wm;
1288 enum intel_ddb_partitioning partitioning;
1289};
1290
c67a470b
PZ
1291/*
1292 * This struct tracks the state needed for the Package C8+ feature.
1293 *
1294 * Package states C8 and deeper are really deep PC states that can only be
1295 * reached when all the devices on the system allow it, so even if the graphics
1296 * device allows PC8+, it doesn't mean the system will actually get to these
1297 * states.
1298 *
1299 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1300 * is disabled and the GPU is idle. When these conditions are met, we manually
1301 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1302 * refclk to Fclk.
1303 *
1304 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1305 * the state of some registers, so when we come back from PC8+ we need to
1306 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1307 * need to take care of the registers kept by RC6.
1308 *
1309 * The interrupt disabling is part of the requirements. We can only leave the
1310 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1311 * can lock the machine.
1312 *
1313 * Ideally every piece of our code that needs PC8+ disabled would call
1314 * hsw_disable_package_c8, which would increment disable_count and prevent the
1315 * system from reaching PC8+. But we don't have a symmetric way to do this for
1316 * everything, so we have the requirements_met and gpu_idle variables. When we
1317 * switch requirements_met or gpu_idle to true we decrease disable_count, and
1318 * increase it in the opposite case. The requirements_met variable is true when
1319 * all the CRTCs, encoders and the power well are disabled. The gpu_idle
1320 * variable is true when the GPU is idle.
1321 *
1322 * In addition to everything, we only actually enable PC8+ if disable_count
1323 * stays at zero for at least some seconds. This is implemented with the
1324 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1325 * consecutive times when all screens are disabled and some background app
1326 * queries the state of our connectors, or we have some application constantly
1327 * waking up to use the GPU. Only after the enable_work function actually
1328 * enables PC8+ the "enable" variable will become true, which means that it can
1329 * be false even if disable_count is 0.
1330 *
1331 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1332 * goes back to false exactly before we reenable the IRQs. We use this variable
1333 * to check if someone is trying to enable/disable IRQs while they're supposed
1334 * to be disabled. This shouldn't happen and we'll print some error messages in
1335 * case it happens, but if it actually happens we'll also update the variables
1336 * inside struct regsave so when we restore the IRQs they will contain the
1337 * latest expected values.
1338 *
1339 * For more, read "Display Sequences for Package C8" on our documentation.
1340 */
1341struct i915_package_c8 {
1342 bool requirements_met;
1343 bool gpu_idle;
1344 bool irqs_disabled;
1345 /* Only true after the delayed work task actually enables it. */
1346 bool enabled;
1347 int disable_count;
1348 struct mutex lock;
1349 struct delayed_work enable_work;
1350
1351 struct {
1352 uint32_t deimr;
1353 uint32_t sdeimr;
1354 uint32_t gtimr;
1355 uint32_t gtier;
1356 uint32_t gen6_pmimr;
1357 } regsave;
1358};
1359
8a187455
PZ
1360struct i915_runtime_pm {
1361 bool suspended;
1362};
1363
926321d5
DV
1364enum intel_pipe_crc_source {
1365 INTEL_PIPE_CRC_SOURCE_NONE,
1366 INTEL_PIPE_CRC_SOURCE_PLANE1,
1367 INTEL_PIPE_CRC_SOURCE_PLANE2,
1368 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1369 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1370 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1371 INTEL_PIPE_CRC_SOURCE_TV,
1372 INTEL_PIPE_CRC_SOURCE_DP_B,
1373 INTEL_PIPE_CRC_SOURCE_DP_C,
1374 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1375 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1376 INTEL_PIPE_CRC_SOURCE_MAX,
1377};
1378
8bf1e9f1 1379struct intel_pipe_crc_entry {
ac2300d4 1380 uint32_t frame;
8bf1e9f1
SH
1381 uint32_t crc[5];
1382};
1383
b2c88f5b 1384#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1385struct intel_pipe_crc {
d538bbdf
DL
1386 spinlock_t lock;
1387 bool opened; /* exclusive access to the result file */
e5f75aca 1388 struct intel_pipe_crc_entry *entries;
926321d5 1389 enum intel_pipe_crc_source source;
d538bbdf 1390 int head, tail;
07144428 1391 wait_queue_head_t wq;
8bf1e9f1
SH
1392};
1393
f4c956ad
DV
1394typedef struct drm_i915_private {
1395 struct drm_device *dev;
42dcedd4 1396 struct kmem_cache *slab;
f4c956ad 1397
5c969aa7 1398 const struct intel_device_info info;
f4c956ad
DV
1399
1400 int relative_constants_mode;
1401
1402 void __iomem *regs;
1403
907b28c5 1404 struct intel_uncore uncore;
f4c956ad
DV
1405
1406 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1407
28c70f16 1408
f4c956ad
DV
1409 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1410 * controller on different i2c buses. */
1411 struct mutex gmbus_mutex;
1412
1413 /**
1414 * Base address of the gmbus and gpio block.
1415 */
1416 uint32_t gpio_mmio_base;
1417
28c70f16
DV
1418 wait_queue_head_t gmbus_wait_queue;
1419
f4c956ad
DV
1420 struct pci_dev *bridge_dev;
1421 struct intel_ring_buffer ring[I915_NUM_RINGS];
f72b3435 1422 uint32_t last_seqno, next_seqno;
f4c956ad
DV
1423
1424 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
1425 struct resource mch_res;
1426
f4c956ad
DV
1427 /* protects the irq masks */
1428 spinlock_t irq_lock;
1429
9ee32fea
DV
1430 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1431 struct pm_qos_request pm_qos;
1432
f4c956ad 1433 /* DPIO indirect register protection */
09153000 1434 struct mutex dpio_lock;
f4c956ad
DV
1435
1436 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1437 union {
1438 u32 irq_mask;
1439 u32 de_irq_mask[I915_MAX_PIPES];
1440 };
f4c956ad 1441 u32 gt_irq_mask;
605cd25b 1442 u32 pm_irq_mask;
91d181dd 1443 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1444
f4c956ad 1445 struct work_struct hotplug_work;
52d7eced 1446 bool enable_hotplug_processing;
b543fb04
EE
1447 struct {
1448 unsigned long hpd_last_jiffies;
1449 int hpd_cnt;
1450 enum {
1451 HPD_ENABLED = 0,
1452 HPD_DISABLED = 1,
1453 HPD_MARK_DISABLED = 2
1454 } hpd_mark;
1455 } hpd_stats[HPD_NUM_PINS];
142e2398 1456 u32 hpd_event_bits;
ac4c16c5 1457 struct timer_list hotplug_reenable_timer;
f4c956ad 1458
5c3fe8b0 1459 struct i915_fbc fbc;
f4c956ad 1460 struct intel_opregion opregion;
41aa3448 1461 struct intel_vbt_data vbt;
f4c956ad
DV
1462
1463 /* overlay */
1464 struct intel_overlay *overlay;
f4c956ad 1465
58c68779
JN
1466 /* backlight registers and fields in struct intel_panel */
1467 spinlock_t backlight_lock;
31ad8ec6 1468
f4c956ad 1469 /* LVDS info */
f4c956ad
DV
1470 bool no_aux_handshake;
1471
f4c956ad
DV
1472 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1473 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1474 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1475
1476 unsigned int fsb_freq, mem_freq, is_ddr3;
1477
645416f5
DV
1478 /**
1479 * wq - Driver workqueue for GEM.
1480 *
1481 * NOTE: Work items scheduled here are not allowed to grab any modeset
1482 * locks, for otherwise the flushing done in the pageflip code will
1483 * result in deadlocks.
1484 */
f4c956ad
DV
1485 struct workqueue_struct *wq;
1486
1487 /* Display functions */
1488 struct drm_i915_display_funcs display;
1489
1490 /* PCH chipset type */
1491 enum intel_pch pch_type;
17a303ec 1492 unsigned short pch_id;
f4c956ad
DV
1493
1494 unsigned long quirks;
1495
b8efb17b
ZR
1496 enum modeset_restore modeset_restore;
1497 struct mutex modeset_restore_lock;
673a394b 1498
a7bbbd63 1499 struct list_head vm_list; /* Global list of all address spaces */
853ba5d2 1500 struct i915_gtt gtt; /* VMA representing the global address space */
5d4545ae 1501
4b5aed62 1502 struct i915_gem_mm mm;
8781342d 1503
8781342d
DV
1504 /* Kernel Modesetting */
1505
9b9d172d 1506 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1507
76c4ac04
DL
1508 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1509 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1510 wait_queue_head_t pending_flip_queue;
1511
c4597872
DV
1512#ifdef CONFIG_DEBUG_FS
1513 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1514#endif
1515
e72f9fbf
DV
1516 int num_shared_dpll;
1517 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
6441ab5f 1518 struct intel_ddi_plls ddi_plls;
e4607fcf 1519 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1520
652c393a
JB
1521 /* Reclocking support */
1522 bool render_reclock_avail;
1523 bool lvds_downclock_avail;
18f9ed12
ZY
1524 /* indicates the reduced downclock for LVDS*/
1525 int lvds_downclock;
652c393a 1526 u16 orig_clock;
f97108d1 1527
c4804411 1528 bool mchbar_need_disable;
f97108d1 1529
a4da4fa4
DV
1530 struct intel_l3_parity l3_parity;
1531
59124506
BW
1532 /* Cannot be determined by PCIID. You must always read a register. */
1533 size_t ellc_size;
1534
c6a828d3 1535 /* gen6+ rps state */
c85aa885 1536 struct intel_gen6_power_mgmt rps;
c6a828d3 1537
20e4d407
DV
1538 /* ilk-only ips/rps state. Everything in here is protected by the global
1539 * mchdev_lock in intel_pm.c */
c85aa885 1540 struct intel_ilk_power_mgmt ips;
b5e50c3f 1541
83c00f55 1542 struct i915_power_domains power_domains;
a38911a3 1543
a031d709 1544 struct i915_psr psr;
3f51e471 1545
99584db3 1546 struct i915_gpu_error gpu_error;
ae681d96 1547
c9cddffc
JB
1548 struct drm_i915_gem_object *vlv_pctx;
1549
4520f53a 1550#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1551 /* list of fbdev register on this device */
1552 struct intel_fbdev *fbdev;
4520f53a 1553#endif
e953fd7b 1554
073f34d9
JB
1555 /*
1556 * The console may be contended at resume, but we don't
1557 * want it to block on it.
1558 */
1559 struct work_struct console_resume_work;
1560
e953fd7b 1561 struct drm_property *broadcast_rgb_property;
3f43c48d 1562 struct drm_property *force_audio_property;
e3689190 1563
254f965c 1564 uint32_t hw_context_size;
a33afea5 1565 struct list_head context_list;
f4c956ad 1566
3e68320e 1567 u32 fdi_rx_config;
68d18ad7 1568
f4c956ad 1569 struct i915_suspend_saved_registers regfile;
231f42a4 1570
53615a5e
VS
1571 struct {
1572 /*
1573 * Raw watermark latency values:
1574 * in 0.1us units for WM0,
1575 * in 0.5us units for WM1+.
1576 */
1577 /* primary */
1578 uint16_t pri_latency[5];
1579 /* sprite */
1580 uint16_t spr_latency[5];
1581 /* cursor */
1582 uint16_t cur_latency[5];
609cedef
VS
1583
1584 /* current hardware state */
820c1980 1585 struct ilk_wm_values hw;
53615a5e
VS
1586 } wm;
1587
c67a470b
PZ
1588 struct i915_package_c8 pc8;
1589
8a187455
PZ
1590 struct i915_runtime_pm pm;
1591
231f42a4
DV
1592 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1593 * here! */
1594 struct i915_dri1_state dri1;
db1b76ca
DV
1595 /* Old ums support infrastructure, same warning applies. */
1596 struct i915_ums_state ums;
1da177e4
LT
1597} drm_i915_private_t;
1598
2c1792a1
CW
1599static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1600{
1601 return dev->dev_private;
1602}
1603
b4519513
CW
1604/* Iterate over initialised rings */
1605#define for_each_ring(ring__, dev_priv__, i__) \
1606 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1607 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1608
b1d7e4b4
WF
1609enum hdmi_force_audio {
1610 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1611 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1612 HDMI_AUDIO_AUTO, /* trust EDID */
1613 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1614};
1615
190d6cd5 1616#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1617
37e680a1
CW
1618struct drm_i915_gem_object_ops {
1619 /* Interface between the GEM object and its backing storage.
1620 * get_pages() is called once prior to the use of the associated set
1621 * of pages before to binding them into the GTT, and put_pages() is
1622 * called after we no longer need them. As we expect there to be
1623 * associated cost with migrating pages between the backing storage
1624 * and making them available for the GPU (e.g. clflush), we may hold
1625 * onto the pages after they are no longer referenced by the GPU
1626 * in case they may be used again shortly (for example migrating the
1627 * pages to a different memory domain within the GTT). put_pages()
1628 * will therefore most likely be called when the object itself is
1629 * being released or under memory pressure (where we attempt to
1630 * reap pages for the shrinker).
1631 */
1632 int (*get_pages)(struct drm_i915_gem_object *);
1633 void (*put_pages)(struct drm_i915_gem_object *);
1634};
1635
673a394b 1636struct drm_i915_gem_object {
c397b908 1637 struct drm_gem_object base;
673a394b 1638
37e680a1
CW
1639 const struct drm_i915_gem_object_ops *ops;
1640
2f633156
BW
1641 /** List of VMAs backed by this object */
1642 struct list_head vma_list;
1643
c1ad11fc
CW
1644 /** Stolen memory for this object, instead of being backed by shmem. */
1645 struct drm_mm_node *stolen;
35c20a60 1646 struct list_head global_list;
673a394b 1647
69dc4987 1648 struct list_head ring_list;
b25cb2f8
BW
1649 /** Used in execbuf to temporarily hold a ref */
1650 struct list_head obj_exec_link;
673a394b
EA
1651
1652 /**
65ce3027
CW
1653 * This is set if the object is on the active lists (has pending
1654 * rendering and so a non-zero seqno), and is not set if it i s on
1655 * inactive (ready to be unbound) list.
673a394b 1656 */
0206e353 1657 unsigned int active:1;
673a394b
EA
1658
1659 /**
1660 * This is set if the object has been written to since last bound
1661 * to the GTT
1662 */
0206e353 1663 unsigned int dirty:1;
778c3544
DV
1664
1665 /**
1666 * Fence register bits (if any) for this object. Will be set
1667 * as needed when mapped into the GTT.
1668 * Protected by dev->struct_mutex.
778c3544 1669 */
4b9de737 1670 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1671
778c3544
DV
1672 /**
1673 * Advice: are the backing pages purgeable?
1674 */
0206e353 1675 unsigned int madv:2;
778c3544 1676
778c3544
DV
1677 /**
1678 * Current tiling mode for the object.
1679 */
0206e353 1680 unsigned int tiling_mode:2;
5d82e3e6
CW
1681 /**
1682 * Whether the tiling parameters for the currently associated fence
1683 * register have changed. Note that for the purposes of tracking
1684 * tiling changes we also treat the unfenced register, the register
1685 * slot that the object occupies whilst it executes a fenced
1686 * command (such as BLT on gen2/3), as a "fence".
1687 */
1688 unsigned int fence_dirty:1;
778c3544 1689
75e9e915
DV
1690 /**
1691 * Is the object at the current location in the gtt mappable and
1692 * fenceable? Used to avoid costly recalculations.
1693 */
0206e353 1694 unsigned int map_and_fenceable:1;
75e9e915 1695
fb7d516a
DV
1696 /**
1697 * Whether the current gtt mapping needs to be mappable (and isn't just
1698 * mappable by accident). Track pin and fault separate for a more
1699 * accurate mappable working set.
1700 */
0206e353
AJ
1701 unsigned int fault_mappable:1;
1702 unsigned int pin_mappable:1;
cc98b413 1703 unsigned int pin_display:1;
fb7d516a 1704
caea7476
CW
1705 /*
1706 * Is the GPU currently using a fence to access this buffer,
1707 */
1708 unsigned int pending_fenced_gpu_access:1;
1709 unsigned int fenced_gpu_access:1;
1710
651d794f 1711 unsigned int cache_level:3;
93dfb40c 1712
7bddb01f 1713 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1714 unsigned int has_global_gtt_mapping:1;
9da3da66 1715 unsigned int has_dma_mapping:1;
7bddb01f 1716
9da3da66 1717 struct sg_table *pages;
a5570178 1718 int pages_pin_count;
673a394b 1719
1286ff73 1720 /* prime dma-buf support */
9a70cc2a
DA
1721 void *dma_buf_vmapping;
1722 int vmapping_count;
1723
caea7476
CW
1724 struct intel_ring_buffer *ring;
1725
1c293ea3 1726 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1727 uint32_t last_read_seqno;
1728 uint32_t last_write_seqno;
caea7476
CW
1729 /** Breadcrumb of last fenced GPU access to the buffer. */
1730 uint32_t last_fenced_seqno;
673a394b 1731
778c3544 1732 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1733 uint32_t stride;
673a394b 1734
80075d49
DV
1735 /** References from framebuffers, locks out tiling changes. */
1736 unsigned long framebuffer_references;
1737
280b713b 1738 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1739 unsigned long *bit_17;
280b713b 1740
79e53945 1741 /** User space pin count and filp owning the pin */
aa5f8021 1742 unsigned long user_pin_count;
79e53945 1743 struct drm_file *pin_filp;
71acb5eb
DA
1744
1745 /** for phy allocated objects */
1746 struct drm_i915_gem_phys_object *phys_obj;
673a394b 1747};
b45305fc 1748#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
673a394b 1749
62b8b215 1750#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1751
673a394b
EA
1752/**
1753 * Request queue structure.
1754 *
1755 * The request queue allows us to note sequence numbers that have been emitted
1756 * and may be associated with active buffers to be retired.
1757 *
1758 * By keeping this list, we can avoid having to do questionable
1759 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1760 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1761 */
1762struct drm_i915_gem_request {
852835f3
ZN
1763 /** On Which ring this request was generated */
1764 struct intel_ring_buffer *ring;
1765
673a394b
EA
1766 /** GEM sequence number associated with this request. */
1767 uint32_t seqno;
1768
7d736f4f
MK
1769 /** Position in the ringbuffer of the start of the request */
1770 u32 head;
1771
1772 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1773 u32 tail;
1774
0e50e96b
MK
1775 /** Context related to this request */
1776 struct i915_hw_context *ctx;
1777
7d736f4f
MK
1778 /** Batch buffer related to this request if any */
1779 struct drm_i915_gem_object *batch_obj;
1780
673a394b
EA
1781 /** Time at which this request was emitted, in jiffies. */
1782 unsigned long emitted_jiffies;
1783
b962442e 1784 /** global list entry for this request */
673a394b 1785 struct list_head list;
b962442e 1786
f787a5f5 1787 struct drm_i915_file_private *file_priv;
b962442e
EA
1788 /** file_priv list entry for this request */
1789 struct list_head client_list;
673a394b
EA
1790};
1791
1792struct drm_i915_file_private {
b29c19b6
CW
1793 struct drm_i915_private *dev_priv;
1794
673a394b 1795 struct {
99057c81 1796 spinlock_t lock;
b962442e 1797 struct list_head request_list;
b29c19b6 1798 struct delayed_work idle_work;
673a394b 1799 } mm;
40521054 1800 struct idr context_idr;
e59ec13d 1801
0eea67eb 1802 struct i915_hw_context *private_default_ctx;
b29c19b6 1803 atomic_t rps_wait_boost;
673a394b
EA
1804};
1805
5c969aa7 1806#define INTEL_INFO(dev) (&to_i915(dev)->info)
cae5852d 1807
ffbab09b
VS
1808#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1809#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
cae5852d 1810#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
ffbab09b 1811#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
cae5852d 1812#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
ffbab09b
VS
1813#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1814#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
cae5852d
ZN
1815#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1816#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1817#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
ffbab09b 1818#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
cae5852d 1819#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
ffbab09b
VS
1820#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1821#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
cae5852d
ZN
1822#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1823#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
ffbab09b 1824#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
4b65177b 1825#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
ffbab09b
VS
1826#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1827 (dev)->pdev->device == 0x0152 || \
1828 (dev)->pdev->device == 0x015a)
1829#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1830 (dev)->pdev->device == 0x0106 || \
1831 (dev)->pdev->device == 0x010A)
70a3eb7a 1832#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1833#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
4e8058a2 1834#define IS_BROADWELL(dev) (INTEL_INFO(dev)->gen == 8)
cae5852d 1835#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 1836#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
ffbab09b 1837 ((dev)->pdev->device & 0xFF00) == 0x0C00)
5dd8c4c3
BW
1838#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
1839 (((dev)->pdev->device & 0xf) == 0x2 || \
1840 ((dev)->pdev->device & 0xf) == 0x6 || \
1841 ((dev)->pdev->device & 0xf) == 0xe))
1842#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
ffbab09b 1843 ((dev)->pdev->device & 0xFF00) == 0x0A00)
5dd8c4c3 1844#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
9435373e 1845#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
ffbab09b 1846 ((dev)->pdev->device & 0x00F0) == 0x0020)
b833d685 1847#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 1848
85436696
JB
1849/*
1850 * The genX designation typically refers to the render engine, so render
1851 * capability related checks should use IS_GEN, while display and other checks
1852 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1853 * chips, etc.).
1854 */
cae5852d
ZN
1855#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1856#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1857#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1858#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1859#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1860#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 1861#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
cae5852d 1862
73ae478c
BW
1863#define RENDER_RING (1<<RCS)
1864#define BSD_RING (1<<VCS)
1865#define BLT_RING (1<<BCS)
1866#define VEBOX_RING (1<<VECS)
1867#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
1868#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
1869#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
3d29b842 1870#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
651d794f 1871#define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
cae5852d
ZN
1872#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1873
254f965c 1874#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
246cbfb5 1875#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6 && !IS_VALLEYVIEW(dev))
c5dc5cec
BW
1876#define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev) \
1877 && !IS_BROADWELL(dev))
1878#define USES_PPGTT(dev) intel_enable_ppgtt(dev, false)
7e0d96bc 1879#define USES_FULL_PPGTT(dev) intel_enable_ppgtt(dev, true)
1d2a314c 1880
05394f39 1881#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1882#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1883
b45305fc
DV
1884/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1885#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1886
cae5852d
ZN
1887/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1888 * rows, which changed the alignment requirements and fence programming.
1889 */
1890#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1891 IS_I915GM(dev)))
1892#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1893#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1894#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
1895#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1896#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
1897
1898#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1899#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 1900#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1901
2a114cc1 1902#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 1903
dd93be58 1904#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 1905#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
ed8546ac 1906#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
7c6c2652 1907#define HAS_PC8(dev) (IS_HASWELL(dev)) /* XXX HSW:ULX */
df4547d8 1908#define HAS_RUNTIME_PM(dev) (IS_HASWELL(dev))
affa9354 1909
17a303ec
PZ
1910#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1911#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1912#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1913#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1914#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1915#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1916
2c1792a1 1917#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
eb877ebf 1918#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1919#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1920#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 1921#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 1922#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 1923
040d2baa
BW
1924/* DPF == dynamic parity feature */
1925#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1926#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 1927
c8735b0c
BW
1928#define GT_FREQUENCY_MULTIPLIER 50
1929
05394f39
CW
1930#include "i915_trace.h"
1931
baa70943 1932extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
1933extern int i915_max_ioctl;
1934
6a9ee8af
DA
1935extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1936extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1937extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1938extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1939
d330a953
JN
1940/* i915_params.c */
1941struct i915_params {
1942 int modeset;
1943 int panel_ignore_lid;
1944 unsigned int powersave;
1945 int semaphores;
1946 unsigned int lvds_downclock;
1947 int lvds_channel_mode;
1948 int panel_use_ssc;
1949 int vbt_sdvo_panel_type;
1950 int enable_rc6;
1951 int enable_fbc;
d330a953
JN
1952 int enable_ppgtt;
1953 int enable_psr;
1954 unsigned int preliminary_hw_support;
1955 int disable_power_well;
1956 int enable_ips;
d330a953
JN
1957 int enable_pc8;
1958 int pc8_timeout;
e5aa6541
DL
1959 int invert_brightness;
1960 /* leave bools at the end to not create holes */
1961 bool enable_hangcheck;
1962 bool fastboot;
d330a953
JN
1963 bool prefault_disable;
1964 bool reset;
a0bae57f 1965 bool disable_display;
d330a953
JN
1966};
1967extern struct i915_params i915 __read_mostly;
1968
1da177e4 1969 /* i915_dma.c */
d05c617e 1970void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 1971extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1972extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1973extern int i915_driver_unload(struct drm_device *);
673a394b 1974extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1975extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1976extern void i915_driver_preclose(struct drm_device *dev,
1977 struct drm_file *file_priv);
673a394b
EA
1978extern void i915_driver_postclose(struct drm_device *dev,
1979 struct drm_file *file_priv);
84b1fd10 1980extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 1981#ifdef CONFIG_COMPAT
0d6aa60b
DA
1982extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1983 unsigned long arg);
c43b5634 1984#endif
673a394b 1985extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1986 struct drm_clip_rect *box,
1987 int DR1, int DR4);
8e96d9c4 1988extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 1989extern int i915_reset(struct drm_device *dev);
7648fa99
JB
1990extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1991extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1992extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1993extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1994
073f34d9 1995extern void intel_console_resume(struct work_struct *work);
af6061af 1996
1da177e4 1997/* i915_irq.c */
10cd45b6 1998void i915_queue_hangcheck(struct drm_device *dev);
527f9e90 1999void i915_handle_error(struct drm_device *dev, bool wedged);
1da177e4 2000
76c3552f
D
2001void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2002 int new_delay);
f71d4af4 2003extern void intel_irq_init(struct drm_device *dev);
20afbda2 2004extern void intel_hpd_init(struct drm_device *dev);
907b28c5
CW
2005
2006extern void intel_uncore_sanitize(struct drm_device *dev);
2007extern void intel_uncore_early_sanitize(struct drm_device *dev);
2008extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2009extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2010extern void intel_uncore_fini(struct drm_device *dev);
b1f14ad0 2011
7c463586 2012void
755e9019
ID
2013i915_enable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe,
2014 u32 status_mask);
7c463586
KP
2015
2016void
755e9019
ID
2017i915_disable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe,
2018 u32 status_mask);
7c463586 2019
673a394b
EA
2020/* i915_gem.c */
2021int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2022 struct drm_file *file_priv);
2023int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2024 struct drm_file *file_priv);
2025int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2026 struct drm_file *file_priv);
2027int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2028 struct drm_file *file_priv);
2029int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2030 struct drm_file *file_priv);
de151cf6
JB
2031int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2032 struct drm_file *file_priv);
673a394b
EA
2033int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2034 struct drm_file *file_priv);
2035int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2036 struct drm_file *file_priv);
2037int i915_gem_execbuffer(struct drm_device *dev, void *data,
2038 struct drm_file *file_priv);
76446cac
JB
2039int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2040 struct drm_file *file_priv);
673a394b
EA
2041int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2042 struct drm_file *file_priv);
2043int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2044 struct drm_file *file_priv);
2045int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2046 struct drm_file *file_priv);
199adf40
BW
2047int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2048 struct drm_file *file);
2049int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2050 struct drm_file *file);
673a394b
EA
2051int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2052 struct drm_file *file_priv);
3ef94daa
CW
2053int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2054 struct drm_file *file_priv);
673a394b
EA
2055int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2056 struct drm_file *file_priv);
2057int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2058 struct drm_file *file_priv);
2059int i915_gem_set_tiling(struct drm_device *dev, void *data,
2060 struct drm_file *file_priv);
2061int i915_gem_get_tiling(struct drm_device *dev, void *data,
2062 struct drm_file *file_priv);
5a125c3c
EA
2063int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2064 struct drm_file *file_priv);
23ba4fd0
BW
2065int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2066 struct drm_file *file_priv);
673a394b 2067void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
2068void *i915_gem_object_alloc(struct drm_device *dev);
2069void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2070void i915_gem_object_init(struct drm_i915_gem_object *obj,
2071 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2072struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2073 size_t size);
7e0d96bc
BW
2074void i915_init_vm(struct drm_i915_private *dev_priv,
2075 struct i915_address_space *vm);
673a394b 2076void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2077void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2078
2021746e 2079int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 2080 struct i915_address_space *vm,
2021746e 2081 uint32_t alignment,
86a1ee26
CW
2082 bool map_and_fenceable,
2083 bool nonblocking);
d7f46fc4 2084void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
07fe0b12
BW
2085int __must_check i915_vma_unbind(struct i915_vma *vma);
2086int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
dd624afd 2087int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2088void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2089void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 2090void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 2091
37e680a1 2092int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
2093static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2094{
67d5a50c
ID
2095 struct sg_page_iter sg_iter;
2096
2097 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 2098 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
2099
2100 return NULL;
9da3da66 2101}
a5570178
CW
2102static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2103{
2104 BUG_ON(obj->pages == NULL);
2105 obj->pages_pin_count++;
2106}
2107static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2108{
2109 BUG_ON(obj->pages_pin_count == 0);
2110 obj->pages_pin_count--;
2111}
2112
54cf91dc 2113int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b
BW
2114int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2115 struct intel_ring_buffer *to);
e2d05a8b
BW
2116void i915_vma_move_to_active(struct i915_vma *vma,
2117 struct intel_ring_buffer *ring);
ff72145b
DA
2118int i915_gem_dumb_create(struct drm_file *file_priv,
2119 struct drm_device *dev,
2120 struct drm_mode_create_dumb *args);
2121int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2122 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2123/**
2124 * Returns true if seq1 is later than seq2.
2125 */
2126static inline bool
2127i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2128{
2129 return (int32_t)(seq1 - seq2) >= 0;
2130}
2131
fca26bb4
MK
2132int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2133int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2134int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2135int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2136
9a5a53b3 2137static inline bool
1690e1eb
CW
2138i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
2139{
2140 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2141 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2142 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
2143 return true;
2144 } else
2145 return false;
1690e1eb
CW
2146}
2147
2148static inline void
2149i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
2150{
2151 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2152 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
b8c3af76 2153 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
1690e1eb
CW
2154 dev_priv->fence_regs[obj->fence_reg].pin_count--;
2155 }
2156}
2157
b29c19b6 2158bool i915_gem_retire_requests(struct drm_device *dev);
a71d8d94 2159void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
33196ded 2160int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2161 bool interruptible);
1f83fee0
DV
2162static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2163{
2164 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2165 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2166}
2167
2168static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2169{
2ac0f450
MK
2170 return atomic_read(&error->reset_counter) & I915_WEDGED;
2171}
2172
2173static inline u32 i915_reset_count(struct i915_gpu_error *error)
2174{
2175 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2176}
a71d8d94 2177
069efc1d 2178void i915_gem_reset(struct drm_device *dev);
000433b6 2179bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2180int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2181int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 2182int __must_check i915_gem_init_hw(struct drm_device *dev);
c3787e2e 2183int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
f691e2f4 2184void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2185void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2186int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2187int __must_check i915_gem_suspend(struct drm_device *dev);
0025c077
MK
2188int __i915_add_request(struct intel_ring_buffer *ring,
2189 struct drm_file *file,
7d736f4f 2190 struct drm_i915_gem_object *batch_obj,
0025c077
MK
2191 u32 *seqno);
2192#define i915_add_request(ring, seqno) \
854c94a7 2193 __i915_add_request(ring, NULL, NULL, seqno)
199b2bc2
BW
2194int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
2195 uint32_t seqno);
de151cf6 2196int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2197int __must_check
2198i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2199 bool write);
2200int __must_check
dabdfe02
CW
2201i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2202int __must_check
2da3b9b9
CW
2203i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2204 u32 alignment,
2021746e 2205 struct intel_ring_buffer *pipelined);
cc98b413 2206void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
71acb5eb 2207int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 2208 struct drm_i915_gem_object *obj,
6eeefaf3
CW
2209 int id,
2210 int align);
71acb5eb 2211void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 2212 struct drm_i915_gem_object *obj);
71acb5eb 2213void i915_gem_free_all_phys_object(struct drm_device *dev);
b29c19b6 2214int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2215void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2216
0fa87796
ID
2217uint32_t
2218i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2219uint32_t
d865110c
ID
2220i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2221 int tiling_mode, bool fenced);
467cffba 2222
e4ffd173
CW
2223int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2224 enum i915_cache_level cache_level);
2225
1286ff73
DV
2226struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2227 struct dma_buf *dma_buf);
2228
2229struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2230 struct drm_gem_object *gem_obj, int flags);
2231
19b2dbde
CW
2232void i915_gem_restore_fences(struct drm_device *dev);
2233
a70a3148
BW
2234unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2235 struct i915_address_space *vm);
2236bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2237bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2238 struct i915_address_space *vm);
2239unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2240 struct i915_address_space *vm);
2241struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2242 struct i915_address_space *vm);
accfef2e
BW
2243struct i915_vma *
2244i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2245 struct i915_address_space *vm);
5c2abbea
BW
2246
2247struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
d7f46fc4
BW
2248static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2249 struct i915_vma *vma;
2250 list_for_each_entry(vma, &obj->vma_list, vma_link)
2251 if (vma->pin_count > 0)
2252 return true;
2253 return false;
2254}
5c2abbea 2255
a70a3148
BW
2256/* Some GGTT VM helpers */
2257#define obj_to_ggtt(obj) \
2258 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2259static inline bool i915_is_ggtt(struct i915_address_space *vm)
2260{
2261 struct i915_address_space *ggtt =
2262 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2263 return vm == ggtt;
2264}
2265
2266static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2267{
2268 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2269}
2270
2271static inline unsigned long
2272i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2273{
2274 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2275}
2276
2277static inline unsigned long
2278i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2279{
2280 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2281}
c37e2204
BW
2282
2283static inline int __must_check
2284i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2285 uint32_t alignment,
2286 bool map_and_fenceable,
2287 bool nonblocking)
2288{
2289 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
2290 map_and_fenceable, nonblocking);
2291}
a70a3148 2292
254f965c 2293/* i915_gem_context.c */
0eea67eb 2294#define ctx_to_ppgtt(ctx) container_of((ctx)->vm, struct i915_hw_ppgtt, base)
8245be31 2295int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2296void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 2297void i915_gem_context_reset(struct drm_device *dev);
e422b888 2298int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 2299int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 2300void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841 2301int i915_switch_context(struct intel_ring_buffer *ring,
41bde553
BW
2302 struct drm_file *file, struct i915_hw_context *to);
2303struct i915_hw_context *
2304i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b
MK
2305void i915_gem_context_free(struct kref *ctx_ref);
2306static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2307{
c482972a
BW
2308 if (ctx->obj && HAS_HW_CONTEXTS(ctx->obj->base.dev))
2309 kref_get(&ctx->ref);
dce3271b
MK
2310}
2311
2312static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2313{
c482972a
BW
2314 if (ctx->obj && HAS_HW_CONTEXTS(ctx->obj->base.dev))
2315 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
2316}
2317
3fac8978
MK
2318static inline bool i915_gem_context_is_default(const struct i915_hw_context *c)
2319{
2320 return c->id == DEFAULT_CONTEXT_ID;
2321}
2322
84624813
BW
2323int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2324 struct drm_file *file);
2325int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2326 struct drm_file *file);
1286ff73 2327
679845ed
BW
2328/* i915_gem_evict.c */
2329int __must_check i915_gem_evict_something(struct drm_device *dev,
2330 struct i915_address_space *vm,
2331 int min_size,
2332 unsigned alignment,
2333 unsigned cache_level,
2334 bool mappable,
2335 bool nonblock);
2336int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2337int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 2338
76aaf220 2339/* i915_gem_gtt.c */
828c7908
BW
2340void i915_check_and_clear_faults(struct drm_device *dev);
2341void i915_gem_suspend_gtt_mappings(struct drm_device *dev);
76aaf220 2342void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907 2343int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
74163907 2344void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
d7e5008f
BW
2345void i915_gem_init_global_gtt(struct drm_device *dev);
2346void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2347 unsigned long mappable_end, unsigned long end);
e76e9aeb 2348int i915_gem_gtt_init(struct drm_device *dev);
d09105c6 2349static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2350{
2351 if (INTEL_INFO(dev)->gen < 6)
2352 intel_gtt_chipset_flush();
2353}
246cbfb5
BW
2354int i915_gem_init_ppgtt(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt);
2355static inline bool intel_enable_ppgtt(struct drm_device *dev, bool full)
2356{
d330a953 2357 if (i915.enable_ppgtt == 0 || !HAS_ALIASING_PPGTT(dev))
246cbfb5 2358 return false;
e76e9aeb 2359
d330a953 2360 if (i915.enable_ppgtt == 1 && full)
7e0d96bc 2361 return false;
76aaf220 2362
246cbfb5
BW
2363#ifdef CONFIG_INTEL_IOMMU
2364 /* Disable ppgtt on SNB if VT-d is on. */
2365 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
2366 DRM_INFO("Disabling PPGTT because VT-d is on\n");
2367 return false;
2368 }
2369#endif
2370
7e0d96bc
BW
2371 if (full)
2372 return HAS_PPGTT(dev);
2373 else
2374 return HAS_ALIASING_PPGTT(dev);
246cbfb5
BW
2375}
2376
c7c48dfd
BW
2377static inline void ppgtt_release(struct kref *kref)
2378{
2379 struct i915_hw_ppgtt *ppgtt = container_of(kref, struct i915_hw_ppgtt, ref);
679845ed
BW
2380 struct drm_device *dev = ppgtt->base.dev;
2381 struct drm_i915_private *dev_priv = dev->dev_private;
2382 struct i915_address_space *vm = &ppgtt->base;
2383
2384 if (ppgtt == dev_priv->mm.aliasing_ppgtt ||
2385 (list_empty(&vm->active_list) && list_empty(&vm->inactive_list))) {
2386 ppgtt->base.cleanup(&ppgtt->base);
2387 return;
2388 }
2389
2390 /*
2391 * Make sure vmas are unbound before we take down the drm_mm
2392 *
2393 * FIXME: Proper refcounting should take care of this, this shouldn't be
2394 * needed at all.
2395 */
2396 if (!list_empty(&vm->active_list)) {
2397 struct i915_vma *vma;
2398
2399 list_for_each_entry(vma, &vm->active_list, mm_list)
2400 if (WARN_ON(list_empty(&vma->vma_link) ||
2401 list_is_singular(&vma->vma_link)))
2402 break;
2403
2404 i915_gem_evict_vm(&ppgtt->base, true);
2405 } else {
2406 i915_gem_retire_requests(dev);
2407 i915_gem_evict_vm(&ppgtt->base, false);
2408 }
c7c48dfd
BW
2409
2410 ppgtt->base.cleanup(&ppgtt->base);
2411}
b47eb4a2 2412
9797fbfb
CW
2413/* i915_gem_stolen.c */
2414int i915_gem_init_stolen(struct drm_device *dev);
11be49eb
CW
2415int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2416void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2417void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2418struct drm_i915_gem_object *
2419i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2420struct drm_i915_gem_object *
2421i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2422 u32 stolen_offset,
2423 u32 gtt_offset,
2424 u32 size);
0104fdbb 2425void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
9797fbfb 2426
673a394b 2427/* i915_gem_tiling.c */
2c1792a1 2428static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67
CW
2429{
2430 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2431
2432 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2433 obj->tiling_mode != I915_TILING_NONE;
2434}
2435
673a394b 2436void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2437void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2438void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2439
2440/* i915_gem_debug.c */
23bc5982
CW
2441#if WATCH_LISTS
2442int i915_verify_lists(struct drm_device *dev);
673a394b 2443#else
23bc5982 2444#define i915_verify_lists(dev) 0
673a394b 2445#endif
1da177e4 2446
2017263e 2447/* i915_debugfs.c */
27c202ad
BG
2448int i915_debugfs_init(struct drm_minor *minor);
2449void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 2450#ifdef CONFIG_DEBUG_FS
07144428
DL
2451void intel_display_crc_init(struct drm_device *dev);
2452#else
f8c168fa 2453static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 2454#endif
84734a04
MK
2455
2456/* i915_gpu_error.c */
edc3d884
MK
2457__printf(2, 3)
2458void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2459int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2460 const struct i915_error_state_file_priv *error);
4dc955f7
MK
2461int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2462 size_t count, loff_t pos);
2463static inline void i915_error_state_buf_release(
2464 struct drm_i915_error_state_buf *eb)
2465{
2466 kfree(eb->buf);
2467}
84734a04
MK
2468void i915_capture_error_state(struct drm_device *dev);
2469void i915_error_state_get(struct drm_device *dev,
2470 struct i915_error_state_file_priv *error_priv);
2471void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2472void i915_destroy_error_state(struct drm_device *dev);
2473
2474void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2475const char *i915_cache_level_str(int type);
2017263e 2476
317c35d1
JB
2477/* i915_suspend.c */
2478extern int i915_save_state(struct drm_device *dev);
2479extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2480
d8157a36
DV
2481/* i915_ums.c */
2482void i915_save_display_reg(struct drm_device *dev);
2483void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2484
0136db58
BW
2485/* i915_sysfs.c */
2486void i915_setup_sysfs(struct drm_device *dev_priv);
2487void i915_teardown_sysfs(struct drm_device *dev_priv);
2488
f899fc64
CW
2489/* intel_i2c.c */
2490extern int intel_setup_gmbus(struct drm_device *dev);
2491extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2492static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2493{
2ed06c93 2494 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2495}
2496
2497extern struct i2c_adapter *intel_gmbus_get_adapter(
2498 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2499extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2500extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2501static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2502{
2503 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2504}
f899fc64
CW
2505extern void intel_i2c_reset(struct drm_device *dev);
2506
3b617967 2507/* intel_opregion.c */
9c4b0a68 2508struct intel_encoder;
44834a67
CW
2509extern int intel_opregion_setup(struct drm_device *dev);
2510#ifdef CONFIG_ACPI
2511extern void intel_opregion_init(struct drm_device *dev);
2512extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2513extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
2514extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2515 bool enable);
ecbc5cf3
JN
2516extern int intel_opregion_notify_adapter(struct drm_device *dev,
2517 pci_power_t state);
65e082c9 2518#else
44834a67
CW
2519static inline void intel_opregion_init(struct drm_device *dev) { return; }
2520static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2521static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
2522static inline int
2523intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2524{
2525 return 0;
2526}
ecbc5cf3
JN
2527static inline int
2528intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2529{
2530 return 0;
2531}
65e082c9 2532#endif
8ee1c3db 2533
723bfd70
JB
2534/* intel_acpi.c */
2535#ifdef CONFIG_ACPI
2536extern void intel_register_dsm_handler(void);
2537extern void intel_unregister_dsm_handler(void);
2538#else
2539static inline void intel_register_dsm_handler(void) { return; }
2540static inline void intel_unregister_dsm_handler(void) { return; }
2541#endif /* CONFIG_ACPI */
2542
79e53945 2543/* modesetting */
f817586c 2544extern void intel_modeset_init_hw(struct drm_device *dev);
7d708ee4 2545extern void intel_modeset_suspend_hw(struct drm_device *dev);
79e53945 2546extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2547extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2548extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 2549extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2550extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2551 bool force_restore);
44cec740 2552extern void i915_redisable_vga(struct drm_device *dev);
ee5382ae 2553extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 2554extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2555extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2556extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2557extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84
JB
2558extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2559extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2560extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
0206e353
AJ
2561extern void intel_detect_pch(struct drm_device *dev);
2562extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2563extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2564
2911a35b 2565extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2566int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2567 struct drm_file *file);
b6359918
MK
2568int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2569 struct drm_file *file);
575155a9 2570
6ef3d427
CW
2571/* overlay */
2572extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2573extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2574 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2575
2576extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2577extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2578 struct drm_device *dev,
2579 struct intel_display_error_state *error);
6ef3d427 2580
b7287d80
BW
2581/* On SNB platform, before reading ring registers forcewake bit
2582 * must be set to prevent GT core from power down and stale values being
2583 * returned.
2584 */
c8d9a590
D
2585void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2586void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
b7287d80 2587
42c0526c
BW
2588int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2589int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2590
2591/* intel_sideband.c */
64936258
JN
2592u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2593void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2594u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
2595u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2596void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2597u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2598void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2599u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2600void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
2601u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2602void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
2603u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2604void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
2605u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2606void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
2607u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2608 enum intel_sbi_destination destination);
2609void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2610 enum intel_sbi_destination destination);
e9fe51c6
SK
2611u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2612void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 2613
2ec3815f
VS
2614int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2615int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
42c0526c 2616
940aece4
D
2617void vlv_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2618void vlv_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
2619
2620#define FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg) \
2621 (((reg) >= 0x2000 && (reg) < 0x4000) ||\
2622 ((reg) >= 0x5000 && (reg) < 0x8000) ||\
2623 ((reg) >= 0xB000 && (reg) < 0x12000) ||\
2624 ((reg) >= 0x2E000 && (reg) < 0x30000))
2625
2626#define FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg)\
2627 (((reg) >= 0x12000 && (reg) < 0x14000) ||\
2628 ((reg) >= 0x22000 && (reg) < 0x24000) ||\
2629 ((reg) >= 0x30000 && (reg) < 0x40000))
2630
c8d9a590
D
2631#define FORCEWAKE_RENDER (1 << 0)
2632#define FORCEWAKE_MEDIA (1 << 1)
2633#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2634
2635
0b274481
BW
2636#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2637#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2638
2639#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2640#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2641#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2642#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2643
2644#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2645#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2646#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2647#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2648
2649#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2650#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d
ZN
2651
2652#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2653#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2654
55bc60db
VS
2655/* "Broadcast RGB" property */
2656#define INTEL_BROADCAST_RGB_AUTO 0
2657#define INTEL_BROADCAST_RGB_FULL 1
2658#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2659
766aa1c4
VS
2660static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2661{
2662 if (HAS_PCH_SPLIT(dev))
2663 return CPU_VGACNTRL;
2664 else if (IS_VALLEYVIEW(dev))
2665 return VLV_VGACNTRL;
2666 else
2667 return VGACNTRL;
2668}
2669
2bb4629a
VS
2670static inline void __user *to_user_ptr(u64 address)
2671{
2672 return (void __user *)(uintptr_t)address;
2673}
2674
df97729f
ID
2675static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2676{
2677 unsigned long j = msecs_to_jiffies(m);
2678
2679 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2680}
2681
2682static inline unsigned long
2683timespec_to_jiffies_timeout(const struct timespec *value)
2684{
2685 unsigned long j = timespec_to_jiffies(value);
2686
2687 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2688}
2689
dce56b3c
PZ
2690/*
2691 * If you need to wait X milliseconds between events A and B, but event B
2692 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2693 * when event A happened, then just before event B you call this function and
2694 * pass the timestamp as the first argument, and X as the second argument.
2695 */
2696static inline void
2697wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2698{
ec5e0cfb 2699 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
2700
2701 /*
2702 * Don't re-read the value of "jiffies" every time since it may change
2703 * behind our back and break the math.
2704 */
2705 tmp_jiffies = jiffies;
2706 target_jiffies = timestamp_jiffies +
2707 msecs_to_jiffies_timeout(to_wait_ms);
2708
2709 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
2710 remaining_jiffies = target_jiffies - tmp_jiffies;
2711 while (remaining_jiffies)
2712 remaining_jiffies =
2713 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
2714 }
2715}
2716
1da177e4 2717#endif