]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915/vlv: Modifying WA 'WaDisableL3Bank2xClockGate for vlv
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0260c420 38#include "i915_gem_gtt.h"
0839ccb8 39#include <linux/io-mapping.h>
f899fc64 40#include <linux/i2c.h>
c167a6fc 41#include <linux/i2c-algo-bit.h>
0ade6386 42#include <drm/intel-gtt.h>
aaa6fd2a 43#include <linux/backlight.h>
5cc9ed4b 44#include <linux/hashtable.h>
2911a35b 45#include <linux/intel-iommu.h>
742cbee8 46#include <linux/kref.h>
9ee32fea 47#include <linux/pm_qos.h>
585fb111 48
1da177e4
LT
49/* General customization:
50 */
51
52#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
53
54#define DRIVER_NAME "i915"
55#define DRIVER_DESC "Intel Graphics"
673a394b 56#define DRIVER_DATE "20080730"
1da177e4 57
317c35d1 58enum pipe {
752aa88a 59 INVALID_PIPE = -1,
317c35d1
JB
60 PIPE_A = 0,
61 PIPE_B,
9db4a9c7 62 PIPE_C,
a57c774a
AK
63 _PIPE_EDP,
64 I915_MAX_PIPES = _PIPE_EDP
317c35d1 65};
9db4a9c7 66#define pipe_name(p) ((p) + 'A')
317c35d1 67
a5c961d1
PZ
68enum transcoder {
69 TRANSCODER_A = 0,
70 TRANSCODER_B,
71 TRANSCODER_C,
a57c774a
AK
72 TRANSCODER_EDP,
73 I915_MAX_TRANSCODERS
a5c961d1
PZ
74};
75#define transcoder_name(t) ((t) + 'A')
76
80824003
JB
77enum plane {
78 PLANE_A = 0,
79 PLANE_B,
9db4a9c7 80 PLANE_C,
80824003 81};
9db4a9c7 82#define plane_name(p) ((p) + 'A')
52440211 83
d615a166 84#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 85
2b139522
ED
86enum port {
87 PORT_A = 0,
88 PORT_B,
89 PORT_C,
90 PORT_D,
91 PORT_E,
92 I915_MAX_PORTS
93};
94#define port_name(p) ((p) + 'A')
95
a09caddd 96#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
97
98enum dpio_channel {
99 DPIO_CH0,
100 DPIO_CH1
101};
102
103enum dpio_phy {
104 DPIO_PHY0,
105 DPIO_PHY1
106};
107
b97186f0
PZ
108enum intel_display_power_domain {
109 POWER_DOMAIN_PIPE_A,
110 POWER_DOMAIN_PIPE_B,
111 POWER_DOMAIN_PIPE_C,
112 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
113 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
114 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
115 POWER_DOMAIN_TRANSCODER_A,
116 POWER_DOMAIN_TRANSCODER_B,
117 POWER_DOMAIN_TRANSCODER_C,
f52e353e 118 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
119 POWER_DOMAIN_PORT_DDI_A_2_LANES,
120 POWER_DOMAIN_PORT_DDI_A_4_LANES,
121 POWER_DOMAIN_PORT_DDI_B_2_LANES,
122 POWER_DOMAIN_PORT_DDI_B_4_LANES,
123 POWER_DOMAIN_PORT_DDI_C_2_LANES,
124 POWER_DOMAIN_PORT_DDI_C_4_LANES,
125 POWER_DOMAIN_PORT_DDI_D_2_LANES,
126 POWER_DOMAIN_PORT_DDI_D_4_LANES,
127 POWER_DOMAIN_PORT_DSI,
128 POWER_DOMAIN_PORT_CRT,
129 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 130 POWER_DOMAIN_VGA,
fbeeaa23 131 POWER_DOMAIN_AUDIO,
baa70707 132 POWER_DOMAIN_INIT,
bddc7645
ID
133
134 POWER_DOMAIN_NUM,
b97186f0
PZ
135};
136
137#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
138#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
139 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
140#define POWER_DOMAIN_TRANSCODER(tran) \
141 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
142 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 143
1d843f9d
EE
144enum hpd_pin {
145 HPD_NONE = 0,
146 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
147 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
148 HPD_CRT,
149 HPD_SDVO_B,
150 HPD_SDVO_C,
151 HPD_PORT_B,
152 HPD_PORT_C,
153 HPD_PORT_D,
154 HPD_NUM_PINS
155};
156
2a2d5482
CW
157#define I915_GEM_GPU_DOMAINS \
158 (I915_GEM_DOMAIN_RENDER | \
159 I915_GEM_DOMAIN_SAMPLER | \
160 I915_GEM_DOMAIN_COMMAND | \
161 I915_GEM_DOMAIN_INSTRUCTION | \
162 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 163
7eb552ae 164#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
d615a166 165#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
9db4a9c7 166
d79b814d
DL
167#define for_each_crtc(dev, crtc) \
168 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
169
d063ae48
DL
170#define for_each_intel_crtc(dev, intel_crtc) \
171 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
172
6c2b7c12
DV
173#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
174 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
175 if ((intel_encoder)->base.crtc == (__crtc))
176
53f5e3ca
JB
177#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
178 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
179 if ((intel_connector)->base.encoder == (__encoder))
180
e7b903d2 181struct drm_i915_private;
5cc9ed4b 182struct i915_mmu_object;
e7b903d2 183
46edb027
DV
184enum intel_dpll_id {
185 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
186 /* real shared dpll ids must be >= 0 */
187 DPLL_ID_PCH_PLL_A,
188 DPLL_ID_PCH_PLL_B,
189};
190#define I915_NUM_PLLS 2
191
5358901f 192struct intel_dpll_hw_state {
66e985c0 193 uint32_t dpll;
8bcc2795 194 uint32_t dpll_md;
66e985c0
DV
195 uint32_t fp0;
196 uint32_t fp1;
5358901f
DV
197};
198
e72f9fbf 199struct intel_shared_dpll {
ee7b9f93
JB
200 int refcount; /* count of number of CRTCs sharing this PLL */
201 int active; /* count of number of active CRTCs (i.e. DPMS on) */
202 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
203 const char *name;
204 /* should match the index in the dev_priv->shared_dplls array */
205 enum intel_dpll_id id;
5358901f 206 struct intel_dpll_hw_state hw_state;
15bdd4cf
DV
207 void (*mode_set)(struct drm_i915_private *dev_priv,
208 struct intel_shared_dpll *pll);
e7b903d2
DV
209 void (*enable)(struct drm_i915_private *dev_priv,
210 struct intel_shared_dpll *pll);
211 void (*disable)(struct drm_i915_private *dev_priv,
212 struct intel_shared_dpll *pll);
5358901f
DV
213 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
214 struct intel_shared_dpll *pll,
215 struct intel_dpll_hw_state *hw_state);
ee7b9f93 216};
ee7b9f93 217
e69d0bc1
DV
218/* Used by dp and fdi links */
219struct intel_link_m_n {
220 uint32_t tu;
221 uint32_t gmch_m;
222 uint32_t gmch_n;
223 uint32_t link_m;
224 uint32_t link_n;
225};
226
227void intel_link_compute_m_n(int bpp, int nlanes,
228 int pixel_clock, int link_clock,
229 struct intel_link_m_n *m_n);
230
6441ab5f
PZ
231struct intel_ddi_plls {
232 int spll_refcount;
233 int wrpll1_refcount;
234 int wrpll2_refcount;
235};
236
1da177e4
LT
237/* Interface history:
238 *
239 * 1.1: Original.
0d6aa60b
DA
240 * 1.2: Add Power Management
241 * 1.3: Add vblank support
de227f5f 242 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 243 * 1.5: Add vblank pipe configuration
2228ed67
MD
244 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
245 * - Support vertical blank on secondary display pipe
1da177e4
LT
246 */
247#define DRIVER_MAJOR 1
2228ed67 248#define DRIVER_MINOR 6
1da177e4
LT
249#define DRIVER_PATCHLEVEL 0
250
23bc5982 251#define WATCH_LISTS 0
42d6ab48 252#define WATCH_GTT 0
673a394b 253
71acb5eb
DA
254#define I915_GEM_PHYS_CURSOR_0 1
255#define I915_GEM_PHYS_CURSOR_1 2
256#define I915_GEM_PHYS_OVERLAY_REGS 3
257#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
258
259struct drm_i915_gem_phys_object {
260 int id;
261 struct page **page_list;
262 drm_dma_handle_t *handle;
05394f39 263 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
264};
265
0a3e67a4
JB
266struct opregion_header;
267struct opregion_acpi;
268struct opregion_swsci;
269struct opregion_asle;
270
8ee1c3db 271struct intel_opregion {
5bc4418b
BW
272 struct opregion_header __iomem *header;
273 struct opregion_acpi __iomem *acpi;
274 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
275 u32 swsci_gbda_sub_functions;
276 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
277 struct opregion_asle __iomem *asle;
278 void __iomem *vbt;
01fe9dbd 279 u32 __iomem *lid_state;
91a60f20 280 struct work_struct asle_work;
8ee1c3db 281};
44834a67 282#define OPREGION_SIZE (8*1024)
8ee1c3db 283
6ef3d427
CW
284struct intel_overlay;
285struct intel_overlay_error_state;
286
7c1c2871
DA
287struct drm_i915_master_private {
288 drm_local_map_t *sarea;
289 struct _drm_i915_sarea *sarea_priv;
290};
de151cf6 291#define I915_FENCE_REG_NONE -1
42b5aeab
VS
292#define I915_MAX_NUM_FENCES 32
293/* 32 fences + sign bit for FENCE_REG_NONE */
294#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
295
296struct drm_i915_fence_reg {
007cc8ac 297 struct list_head lru_list;
caea7476 298 struct drm_i915_gem_object *obj;
1690e1eb 299 int pin_count;
de151cf6 300};
7c1c2871 301
9b9d172d 302struct sdvo_device_mapping {
e957d772 303 u8 initialized;
9b9d172d 304 u8 dvo_port;
305 u8 slave_addr;
306 u8 dvo_wiring;
e957d772 307 u8 i2c_pin;
b1083333 308 u8 ddc_pin;
9b9d172d 309};
310
c4a1d9e4
CW
311struct intel_display_error_state;
312
63eeaf38 313struct drm_i915_error_state {
742cbee8 314 struct kref ref;
585b0288
BW
315 struct timeval time;
316
cb383002 317 char error_msg[128];
48b031e3 318 u32 reset_count;
62d5d69b 319 u32 suspend_count;
cb383002 320
585b0288 321 /* Generic register state */
63eeaf38
JB
322 u32 eir;
323 u32 pgtbl_er;
be998e2e 324 u32 ier;
b9a3906b 325 u32 ccid;
0f3b6849
CW
326 u32 derrmr;
327 u32 forcewake;
585b0288
BW
328 u32 error; /* gen6+ */
329 u32 err_int; /* gen7 */
330 u32 done_reg;
91ec5d11
BW
331 u32 gac_eco;
332 u32 gam_ecochk;
333 u32 gab_ctl;
334 u32 gfx_mode;
585b0288 335 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
336 u64 fence[I915_MAX_NUM_FENCES];
337 struct intel_overlay_error_state *overlay;
338 struct intel_display_error_state *display;
339
52d39a21 340 struct drm_i915_error_ring {
372fbb8e 341 bool valid;
362b8af7
BW
342 /* Software tracked state */
343 bool waiting;
344 int hangcheck_score;
345 enum intel_ring_hangcheck_action hangcheck_action;
346 int num_requests;
347
348 /* our own tracking of ring head and tail */
349 u32 cpu_ring_head;
350 u32 cpu_ring_tail;
351
352 u32 semaphore_seqno[I915_NUM_RINGS - 1];
353
354 /* Register state */
355 u32 tail;
356 u32 head;
357 u32 ctl;
358 u32 hws;
359 u32 ipeir;
360 u32 ipehr;
361 u32 instdone;
362b8af7
BW
362 u32 bbstate;
363 u32 instpm;
364 u32 instps;
365 u32 seqno;
366 u64 bbaddr;
50877445 367 u64 acthd;
362b8af7 368 u32 fault_reg;
13ffadd1 369 u64 faddr;
362b8af7
BW
370 u32 rc_psmi; /* sleep state */
371 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
372
52d39a21
CW
373 struct drm_i915_error_object {
374 int page_count;
375 u32 gtt_offset;
376 u32 *pages[0];
ab0e7ff9 377 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 378
52d39a21
CW
379 struct drm_i915_error_request {
380 long jiffies;
381 u32 seqno;
ee4f42b1 382 u32 tail;
52d39a21 383 } *requests;
6c7a01ec
BW
384
385 struct {
386 u32 gfx_mode;
387 union {
388 u64 pdp[4];
389 u32 pp_dir_base;
390 };
391 } vm_info;
ab0e7ff9
CW
392
393 pid_t pid;
394 char comm[TASK_COMM_LEN];
52d39a21 395 } ring[I915_NUM_RINGS];
9df30794 396 struct drm_i915_error_buffer {
a779e5ab 397 u32 size;
9df30794 398 u32 name;
0201f1ec 399 u32 rseqno, wseqno;
9df30794
CW
400 u32 gtt_offset;
401 u32 read_domains;
402 u32 write_domain;
4b9de737 403 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
404 s32 pinned:2;
405 u32 tiling:2;
406 u32 dirty:1;
407 u32 purgeable:1;
5cc9ed4b 408 u32 userptr:1;
5d1333fc 409 s32 ring:4;
f56383cb 410 u32 cache_level:3;
95f5301d 411 } **active_bo, **pinned_bo;
6c7a01ec 412
95f5301d 413 u32 *active_bo_count, *pinned_bo_count;
63eeaf38
JB
414};
415
7bd688cd 416struct intel_connector;
b8cecdf5 417struct intel_crtc_config;
46f297fb 418struct intel_plane_config;
0e8ffe1b 419struct intel_crtc;
ee9300bb
DV
420struct intel_limit;
421struct dpll;
b8cecdf5 422
e70236a8 423struct drm_i915_display_funcs {
ee5382ae 424 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 425 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
426 void (*disable_fbc)(struct drm_device *dev);
427 int (*get_display_clock_speed)(struct drm_device *dev);
428 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
429 /**
430 * find_dpll() - Find the best values for the PLL
431 * @limit: limits for the PLL
432 * @crtc: current CRTC
433 * @target: target frequency in kHz
434 * @refclk: reference clock frequency in kHz
435 * @match_clock: if provided, @best_clock P divider must
436 * match the P divider from @match_clock
437 * used for LVDS downclocking
438 * @best_clock: best PLL values found
439 *
440 * Returns true on success, false on failure.
441 */
442 bool (*find_dpll)(const struct intel_limit *limit,
443 struct drm_crtc *crtc,
444 int target, int refclk,
445 struct dpll *match_clock,
446 struct dpll *best_clock);
46ba614c 447 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
448 void (*update_sprite_wm)(struct drm_plane *plane,
449 struct drm_crtc *crtc,
4c4ff43a 450 uint32_t sprite_width, int pixel_size,
bdd57d03 451 bool enable, bool scaled);
47fab737 452 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
453 /* Returns the active state of the crtc, and if the crtc is active,
454 * fills out the pipe-config with the hw state. */
455 bool (*get_pipe_config)(struct intel_crtc *,
456 struct intel_crtc_config *);
46f297fb
JB
457 void (*get_plane_config)(struct intel_crtc *,
458 struct intel_plane_config *);
f564048e 459 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
460 int x, int y,
461 struct drm_framebuffer *old_fb);
76e5a89c
DV
462 void (*crtc_enable)(struct drm_crtc *crtc);
463 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 464 void (*off)(struct drm_crtc *crtc);
e0dac65e 465 void (*write_eld)(struct drm_connector *connector,
34427052
JN
466 struct drm_crtc *crtc,
467 struct drm_display_mode *mode);
674cf967 468 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 469 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
470 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
471 struct drm_framebuffer *fb,
ed8d1975 472 struct drm_i915_gem_object *obj,
a4872ba6 473 struct intel_engine_cs *ring,
ed8d1975 474 uint32_t flags);
29b9bde6
DV
475 void (*update_primary_plane)(struct drm_crtc *crtc,
476 struct drm_framebuffer *fb,
477 int x, int y);
20afbda2 478 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
479 /* clock updates for mode set */
480 /* cursor updates */
481 /* render clock increase/decrease */
482 /* display clock increase/decrease */
483 /* pll clock increase/decrease */
7bd688cd
JN
484
485 int (*setup_backlight)(struct intel_connector *connector);
7bd688cd
JN
486 uint32_t (*get_backlight)(struct intel_connector *connector);
487 void (*set_backlight)(struct intel_connector *connector,
488 uint32_t level);
489 void (*disable_backlight)(struct intel_connector *connector);
490 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
491};
492
907b28c5 493struct intel_uncore_funcs {
c8d9a590
D
494 void (*force_wake_get)(struct drm_i915_private *dev_priv,
495 int fw_engine);
496 void (*force_wake_put)(struct drm_i915_private *dev_priv,
497 int fw_engine);
0b274481
BW
498
499 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
500 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
501 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
502 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
503
504 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
505 uint8_t val, bool trace);
506 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
507 uint16_t val, bool trace);
508 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
509 uint32_t val, bool trace);
510 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
511 uint64_t val, bool trace);
990bbdad
CW
512};
513
907b28c5
CW
514struct intel_uncore {
515 spinlock_t lock; /** lock is also taken in irq contexts. */
516
517 struct intel_uncore_funcs funcs;
518
519 unsigned fifo_count;
520 unsigned forcewake_count;
aec347ab 521
940aece4
D
522 unsigned fw_rendercount;
523 unsigned fw_mediacount;
524
8232644c 525 struct timer_list force_wake_timer;
907b28c5
CW
526};
527
79fc46df
DL
528#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
529 func(is_mobile) sep \
530 func(is_i85x) sep \
531 func(is_i915g) sep \
532 func(is_i945gm) sep \
533 func(is_g33) sep \
534 func(need_gfx_hws) sep \
535 func(is_g4x) sep \
536 func(is_pineview) sep \
537 func(is_broadwater) sep \
538 func(is_crestline) sep \
539 func(is_ivybridge) sep \
540 func(is_valleyview) sep \
541 func(is_haswell) sep \
b833d685 542 func(is_preliminary) sep \
79fc46df
DL
543 func(has_fbc) sep \
544 func(has_pipe_cxsr) sep \
545 func(has_hotplug) sep \
546 func(cursor_needs_physical) sep \
547 func(has_overlay) sep \
548 func(overlay_needs_physical) sep \
549 func(supports_tv) sep \
dd93be58 550 func(has_llc) sep \
30568c45
DL
551 func(has_ddi) sep \
552 func(has_fpga_dbg)
c96ea64e 553
a587f779
DL
554#define DEFINE_FLAG(name) u8 name:1
555#define SEP_SEMICOLON ;
c96ea64e 556
cfdf1fa2 557struct intel_device_info {
10fce67a 558 u32 display_mmio_offset;
7eb552ae 559 u8 num_pipes:3;
d615a166 560 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 561 u8 gen;
73ae478c 562 u8 ring_mask; /* Rings supported by the HW */
a587f779 563 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
564 /* Register offsets for the various display pipes and transcoders */
565 int pipe_offsets[I915_MAX_TRANSCODERS];
566 int trans_offsets[I915_MAX_TRANSCODERS];
567 int dpll_offsets[I915_MAX_PIPES];
568 int dpll_md_offsets[I915_MAX_PIPES];
569 int palette_offsets[I915_MAX_PIPES];
5efb3e28 570 int cursor_offsets[I915_MAX_PIPES];
cfdf1fa2
KH
571};
572
a587f779
DL
573#undef DEFINE_FLAG
574#undef SEP_SEMICOLON
575
7faf1ab2
DV
576enum i915_cache_level {
577 I915_CACHE_NONE = 0,
350ec881
CW
578 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
579 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
580 caches, eg sampler/render caches, and the
581 large Last-Level-Cache. LLC is coherent with
582 the CPU, but L3 is only visible to the GPU. */
651d794f 583 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
584};
585
e59ec13d
MK
586struct i915_ctx_hang_stats {
587 /* This context had batch pending when hang was declared */
588 unsigned batch_pending;
589
590 /* This context had batch active when hang was declared */
591 unsigned batch_active;
be62acb4
MK
592
593 /* Time when this context was last blamed for a GPU reset */
594 unsigned long guilty_ts;
595
596 /* This context is banned to submit more work */
597 bool banned;
e59ec13d 598};
40521054
BW
599
600/* This must match up with the value previously used for execbuf2.rsvd1. */
601#define DEFAULT_CONTEXT_ID 0
273497e5 602struct intel_context {
dce3271b 603 struct kref ref;
40521054 604 int id;
e0556841 605 bool is_initialized;
3ccfd19d 606 uint8_t remap_slice;
40521054 607 struct drm_i915_file_private *file_priv;
a4872ba6 608 struct intel_engine_cs *last_ring;
40521054 609 struct drm_i915_gem_object *obj;
e59ec13d 610 struct i915_ctx_hang_stats hang_stats;
c7c48dfd 611 struct i915_address_space *vm;
a33afea5
BW
612
613 struct list_head link;
40521054
BW
614};
615
5c3fe8b0
BW
616struct i915_fbc {
617 unsigned long size;
618 unsigned int fb_id;
619 enum plane plane;
620 int y;
621
622 struct drm_mm_node *compressed_fb;
623 struct drm_mm_node *compressed_llb;
624
625 struct intel_fbc_work {
626 struct delayed_work work;
627 struct drm_crtc *crtc;
628 struct drm_framebuffer *fb;
5c3fe8b0
BW
629 } *fbc_work;
630
29ebf90f
CW
631 enum no_fbc_reason {
632 FBC_OK, /* FBC is enabled */
633 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
634 FBC_NO_OUTPUT, /* no outputs enabled to compress */
635 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
636 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
637 FBC_MODE_TOO_LARGE, /* mode too large for compression */
638 FBC_BAD_PLANE, /* fbc not supported on plane */
639 FBC_NOT_TILED, /* buffer not tiled */
640 FBC_MULTIPLE_PIPES, /* more than one pipe active */
641 FBC_MODULE_PARAM,
642 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
643 } no_fbc_reason;
b5e50c3f
JB
644};
645
439d7ac0
PB
646struct i915_drrs {
647 struct intel_connector *connector;
648};
649
a031d709
RV
650struct i915_psr {
651 bool sink_support;
652 bool source_ok;
3f51e471 653};
5c3fe8b0 654
3bad0781 655enum intel_pch {
f0350830 656 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
657 PCH_IBX, /* Ibexpeak PCH */
658 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 659 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 660 PCH_NOP,
3bad0781
ZW
661};
662
988d6ee8
PZ
663enum intel_sbi_destination {
664 SBI_ICLK,
665 SBI_MPHY,
666};
667
b690e96c 668#define QUIRK_PIPEA_FORCE (1<<0)
435793df 669#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 670#define QUIRK_INVERT_BRIGHTNESS (1<<2)
b690e96c 671
8be48d92 672struct intel_fbdev;
1630fe75 673struct intel_fbc_work;
38651674 674
c2b9152f
DV
675struct intel_gmbus {
676 struct i2c_adapter adapter;
f2ce9faf 677 u32 force_bit;
c2b9152f 678 u32 reg0;
36c785f0 679 u32 gpio_reg;
c167a6fc 680 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
681 struct drm_i915_private *dev_priv;
682};
683
f4c956ad 684struct i915_suspend_saved_registers {
ba8bbcf6
JB
685 u8 saveLBB;
686 u32 saveDSPACNTR;
687 u32 saveDSPBCNTR;
e948e994 688 u32 saveDSPARB;
ba8bbcf6
JB
689 u32 savePIPEACONF;
690 u32 savePIPEBCONF;
691 u32 savePIPEASRC;
692 u32 savePIPEBSRC;
693 u32 saveFPA0;
694 u32 saveFPA1;
695 u32 saveDPLL_A;
696 u32 saveDPLL_A_MD;
697 u32 saveHTOTAL_A;
698 u32 saveHBLANK_A;
699 u32 saveHSYNC_A;
700 u32 saveVTOTAL_A;
701 u32 saveVBLANK_A;
702 u32 saveVSYNC_A;
703 u32 saveBCLRPAT_A;
5586c8bc 704 u32 saveTRANSACONF;
42048781
ZW
705 u32 saveTRANS_HTOTAL_A;
706 u32 saveTRANS_HBLANK_A;
707 u32 saveTRANS_HSYNC_A;
708 u32 saveTRANS_VTOTAL_A;
709 u32 saveTRANS_VBLANK_A;
710 u32 saveTRANS_VSYNC_A;
0da3ea12 711 u32 savePIPEASTAT;
ba8bbcf6
JB
712 u32 saveDSPASTRIDE;
713 u32 saveDSPASIZE;
714 u32 saveDSPAPOS;
585fb111 715 u32 saveDSPAADDR;
ba8bbcf6
JB
716 u32 saveDSPASURF;
717 u32 saveDSPATILEOFF;
718 u32 savePFIT_PGM_RATIOS;
0eb96d6e 719 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
720 u32 saveBLC_PWM_CTL;
721 u32 saveBLC_PWM_CTL2;
07bf139b 722 u32 saveBLC_HIST_CTL_B;
42048781
ZW
723 u32 saveBLC_CPU_PWM_CTL;
724 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
725 u32 saveFPB0;
726 u32 saveFPB1;
727 u32 saveDPLL_B;
728 u32 saveDPLL_B_MD;
729 u32 saveHTOTAL_B;
730 u32 saveHBLANK_B;
731 u32 saveHSYNC_B;
732 u32 saveVTOTAL_B;
733 u32 saveVBLANK_B;
734 u32 saveVSYNC_B;
735 u32 saveBCLRPAT_B;
5586c8bc 736 u32 saveTRANSBCONF;
42048781
ZW
737 u32 saveTRANS_HTOTAL_B;
738 u32 saveTRANS_HBLANK_B;
739 u32 saveTRANS_HSYNC_B;
740 u32 saveTRANS_VTOTAL_B;
741 u32 saveTRANS_VBLANK_B;
742 u32 saveTRANS_VSYNC_B;
0da3ea12 743 u32 savePIPEBSTAT;
ba8bbcf6
JB
744 u32 saveDSPBSTRIDE;
745 u32 saveDSPBSIZE;
746 u32 saveDSPBPOS;
585fb111 747 u32 saveDSPBADDR;
ba8bbcf6
JB
748 u32 saveDSPBSURF;
749 u32 saveDSPBTILEOFF;
585fb111
JB
750 u32 saveVGA0;
751 u32 saveVGA1;
752 u32 saveVGA_PD;
ba8bbcf6
JB
753 u32 saveVGACNTRL;
754 u32 saveADPA;
755 u32 saveLVDS;
585fb111
JB
756 u32 savePP_ON_DELAYS;
757 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
758 u32 saveDVOA;
759 u32 saveDVOB;
760 u32 saveDVOC;
761 u32 savePP_ON;
762 u32 savePP_OFF;
763 u32 savePP_CONTROL;
585fb111 764 u32 savePP_DIVISOR;
ba8bbcf6
JB
765 u32 savePFIT_CONTROL;
766 u32 save_palette_a[256];
767 u32 save_palette_b[256];
ba8bbcf6 768 u32 saveFBC_CONTROL;
0da3ea12
JB
769 u32 saveIER;
770 u32 saveIIR;
771 u32 saveIMR;
42048781
ZW
772 u32 saveDEIER;
773 u32 saveDEIMR;
774 u32 saveGTIER;
775 u32 saveGTIMR;
776 u32 saveFDI_RXA_IMR;
777 u32 saveFDI_RXB_IMR;
1f84e550 778 u32 saveCACHE_MODE_0;
1f84e550 779 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
780 u32 saveSWF0[16];
781 u32 saveSWF1[16];
782 u32 saveSWF2[3];
783 u8 saveMSR;
784 u8 saveSR[8];
123f794f 785 u8 saveGR[25];
ba8bbcf6 786 u8 saveAR_INDEX;
a59e122a 787 u8 saveAR[21];
ba8bbcf6 788 u8 saveDACMASK;
a59e122a 789 u8 saveCR[37];
4b9de737 790 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
791 u32 saveCURACNTR;
792 u32 saveCURAPOS;
793 u32 saveCURABASE;
794 u32 saveCURBCNTR;
795 u32 saveCURBPOS;
796 u32 saveCURBBASE;
797 u32 saveCURSIZE;
a4fc5ed6
KP
798 u32 saveDP_B;
799 u32 saveDP_C;
800 u32 saveDP_D;
801 u32 savePIPEA_GMCH_DATA_M;
802 u32 savePIPEB_GMCH_DATA_M;
803 u32 savePIPEA_GMCH_DATA_N;
804 u32 savePIPEB_GMCH_DATA_N;
805 u32 savePIPEA_DP_LINK_M;
806 u32 savePIPEB_DP_LINK_M;
807 u32 savePIPEA_DP_LINK_N;
808 u32 savePIPEB_DP_LINK_N;
42048781
ZW
809 u32 saveFDI_RXA_CTL;
810 u32 saveFDI_TXA_CTL;
811 u32 saveFDI_RXB_CTL;
812 u32 saveFDI_TXB_CTL;
813 u32 savePFA_CTL_1;
814 u32 savePFB_CTL_1;
815 u32 savePFA_WIN_SZ;
816 u32 savePFB_WIN_SZ;
817 u32 savePFA_WIN_POS;
818 u32 savePFB_WIN_POS;
5586c8bc
ZW
819 u32 savePCH_DREF_CONTROL;
820 u32 saveDISP_ARB_CTL;
821 u32 savePIPEA_DATA_M1;
822 u32 savePIPEA_DATA_N1;
823 u32 savePIPEA_LINK_M1;
824 u32 savePIPEA_LINK_N1;
825 u32 savePIPEB_DATA_M1;
826 u32 savePIPEB_DATA_N1;
827 u32 savePIPEB_LINK_M1;
828 u32 savePIPEB_LINK_N1;
b5b72e89 829 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 830 u32 savePCH_PORT_HOTPLUG;
f4c956ad 831};
c85aa885 832
ddeea5b0
ID
833struct vlv_s0ix_state {
834 /* GAM */
835 u32 wr_watermark;
836 u32 gfx_prio_ctrl;
837 u32 arb_mode;
838 u32 gfx_pend_tlb0;
839 u32 gfx_pend_tlb1;
840 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
841 u32 media_max_req_count;
842 u32 gfx_max_req_count;
843 u32 render_hwsp;
844 u32 ecochk;
845 u32 bsd_hwsp;
846 u32 blt_hwsp;
847 u32 tlb_rd_addr;
848
849 /* MBC */
850 u32 g3dctl;
851 u32 gsckgctl;
852 u32 mbctl;
853
854 /* GCP */
855 u32 ucgctl1;
856 u32 ucgctl3;
857 u32 rcgctl1;
858 u32 rcgctl2;
859 u32 rstctl;
860 u32 misccpctl;
861
862 /* GPM */
863 u32 gfxpause;
864 u32 rpdeuhwtc;
865 u32 rpdeuc;
866 u32 ecobus;
867 u32 pwrdwnupctl;
868 u32 rp_down_timeout;
869 u32 rp_deucsw;
870 u32 rcubmabdtmr;
871 u32 rcedata;
872 u32 spare2gh;
873
874 /* Display 1 CZ domain */
875 u32 gt_imr;
876 u32 gt_ier;
877 u32 pm_imr;
878 u32 pm_ier;
879 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
880
881 /* GT SA CZ domain */
882 u32 tilectl;
883 u32 gt_fifoctl;
884 u32 gtlc_wake_ctrl;
885 u32 gtlc_survive;
886 u32 pmwgicz;
887
888 /* Display 2 CZ domain */
889 u32 gu_ctl0;
890 u32 gu_ctl1;
891 u32 clock_gate_dis2;
892};
893
c85aa885 894struct intel_gen6_power_mgmt {
59cdb63d 895 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
896 struct work_struct work;
897 u32 pm_iir;
59cdb63d 898
b39fb297
BW
899 /* Frequencies are stored in potentially platform dependent multiples.
900 * In other words, *_freq needs to be multiplied by X to be interesting.
901 * Soft limits are those which are used for the dynamic reclocking done
902 * by the driver (raise frequencies under heavy loads, and lower for
903 * lighter loads). Hard limits are those imposed by the hardware.
904 *
905 * A distinction is made for overclocking, which is never enabled by
906 * default, and is considered to be above the hard limit if it's
907 * possible at all.
908 */
909 u8 cur_freq; /* Current frequency (cached, may not == HW) */
910 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
911 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
912 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
913 u8 min_freq; /* AKA RPn. Minimum frequency */
914 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
915 u8 rp1_freq; /* "less than" RP0 power/freqency */
916 u8 rp0_freq; /* Non-overclocked max frequency. */
1a01ab3b 917
dd75fdc8
CW
918 int last_adj;
919 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
920
c0951f0c 921 bool enabled;
1a01ab3b 922 struct delayed_work delayed_resume_work;
4fc688ce
JB
923
924 /*
925 * Protects RPS/RC6 register access and PCU communication.
926 * Must be taken after struct_mutex if nested.
927 */
928 struct mutex hw_lock;
c85aa885
DV
929};
930
1a240d4d
DV
931/* defined intel_pm.c */
932extern spinlock_t mchdev_lock;
933
c85aa885
DV
934struct intel_ilk_power_mgmt {
935 u8 cur_delay;
936 u8 min_delay;
937 u8 max_delay;
938 u8 fmax;
939 u8 fstart;
940
941 u64 last_count1;
942 unsigned long last_time1;
943 unsigned long chipset_power;
944 u64 last_count2;
945 struct timespec last_time2;
946 unsigned long gfx_power;
947 u8 corr;
948
949 int c_m;
950 int r_t;
3e373948
DV
951
952 struct drm_i915_gem_object *pwrctx;
953 struct drm_i915_gem_object *renderctx;
c85aa885
DV
954};
955
c6cb582e
ID
956struct drm_i915_private;
957struct i915_power_well;
958
959struct i915_power_well_ops {
960 /*
961 * Synchronize the well's hw state to match the current sw state, for
962 * example enable/disable it based on the current refcount. Called
963 * during driver init and resume time, possibly after first calling
964 * the enable/disable handlers.
965 */
966 void (*sync_hw)(struct drm_i915_private *dev_priv,
967 struct i915_power_well *power_well);
968 /*
969 * Enable the well and resources that depend on it (for example
970 * interrupts located on the well). Called after the 0->1 refcount
971 * transition.
972 */
973 void (*enable)(struct drm_i915_private *dev_priv,
974 struct i915_power_well *power_well);
975 /*
976 * Disable the well and resources that depend on it. Called after
977 * the 1->0 refcount transition.
978 */
979 void (*disable)(struct drm_i915_private *dev_priv,
980 struct i915_power_well *power_well);
981 /* Returns the hw enabled state. */
982 bool (*is_enabled)(struct drm_i915_private *dev_priv,
983 struct i915_power_well *power_well);
984};
985
a38911a3
WX
986/* Power well structure for haswell */
987struct i915_power_well {
c1ca727f 988 const char *name;
6f3ef5dd 989 bool always_on;
a38911a3
WX
990 /* power well enable/disable usage count */
991 int count;
c1ca727f 992 unsigned long domains;
77961eb9 993 unsigned long data;
c6cb582e 994 const struct i915_power_well_ops *ops;
a38911a3
WX
995};
996
83c00f55 997struct i915_power_domains {
baa70707
ID
998 /*
999 * Power wells needed for initialization at driver init and suspend
1000 * time are on. They are kept on until after the first modeset.
1001 */
1002 bool init_power_on;
0d116a29 1003 bool initializing;
c1ca727f 1004 int power_well_count;
baa70707 1005
83c00f55 1006 struct mutex lock;
1da51581 1007 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1008 struct i915_power_well *power_wells;
83c00f55
ID
1009};
1010
231f42a4
DV
1011struct i915_dri1_state {
1012 unsigned allow_batchbuffer : 1;
1013 u32 __iomem *gfx_hws_cpu_addr;
1014
1015 unsigned int cpp;
1016 int back_offset;
1017 int front_offset;
1018 int current_page;
1019 int page_flipping;
1020
1021 uint32_t counter;
1022};
1023
db1b76ca
DV
1024struct i915_ums_state {
1025 /**
1026 * Flag if the X Server, and thus DRM, is not currently in
1027 * control of the device.
1028 *
1029 * This is set between LeaveVT and EnterVT. It needs to be
1030 * replaced with a semaphore. It also needs to be
1031 * transitioned away from for kernel modesetting.
1032 */
1033 int mm_suspended;
1034};
1035
35a85ac6 1036#define MAX_L3_SLICES 2
a4da4fa4 1037struct intel_l3_parity {
35a85ac6 1038 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1039 struct work_struct error_work;
35a85ac6 1040 int which_slice;
a4da4fa4
DV
1041};
1042
4b5aed62 1043struct i915_gem_mm {
4b5aed62
DV
1044 /** Memory allocator for GTT stolen memory */
1045 struct drm_mm stolen;
4b5aed62
DV
1046 /** List of all objects in gtt_space. Used to restore gtt
1047 * mappings on resume */
1048 struct list_head bound_list;
1049 /**
1050 * List of objects which are not bound to the GTT (thus
1051 * are idle and not used by the GPU) but still have
1052 * (presumably uncached) pages still attached.
1053 */
1054 struct list_head unbound_list;
1055
1056 /** Usable portion of the GTT for GEM */
1057 unsigned long stolen_base; /* limited to low memory (32-bit) */
1058
4b5aed62
DV
1059 /** PPGTT used for aliasing the PPGTT with the GTT */
1060 struct i915_hw_ppgtt *aliasing_ppgtt;
1061
2cfcd32a 1062 struct notifier_block oom_notifier;
ceabbba5 1063 struct shrinker shrinker;
4b5aed62
DV
1064 bool shrinker_no_lock_stealing;
1065
4b5aed62
DV
1066 /** LRU list of objects with fence regs on them. */
1067 struct list_head fence_list;
1068
1069 /**
1070 * We leave the user IRQ off as much as possible,
1071 * but this means that requests will finish and never
1072 * be retired once the system goes idle. Set a timer to
1073 * fire periodically while the ring is running. When it
1074 * fires, go retire requests.
1075 */
1076 struct delayed_work retire_work;
1077
b29c19b6
CW
1078 /**
1079 * When we detect an idle GPU, we want to turn on
1080 * powersaving features. So once we see that there
1081 * are no more requests outstanding and no more
1082 * arrive within a small period of time, we fire
1083 * off the idle_work.
1084 */
1085 struct delayed_work idle_work;
1086
4b5aed62
DV
1087 /**
1088 * Are we in a non-interruptible section of code like
1089 * modesetting?
1090 */
1091 bool interruptible;
1092
f62a0076
CW
1093 /**
1094 * Is the GPU currently considered idle, or busy executing userspace
1095 * requests? Whilst idle, we attempt to power down the hardware and
1096 * display clocks. In order to reduce the effect on performance, there
1097 * is a slight delay before we do so.
1098 */
1099 bool busy;
1100
bdf1e7e3
DV
1101 /* the indicator for dispatch video commands on two BSD rings */
1102 int bsd_ring_dispatch_index;
1103
4b5aed62
DV
1104 /** Bit 6 swizzling required for X tiling */
1105 uint32_t bit_6_swizzle_x;
1106 /** Bit 6 swizzling required for Y tiling */
1107 uint32_t bit_6_swizzle_y;
1108
1109 /* storage for physical objects */
1110 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
1111
1112 /* accounting, useful for userland debugging */
c20e8355 1113 spinlock_t object_stat_lock;
4b5aed62
DV
1114 size_t object_memory;
1115 u32 object_count;
1116};
1117
edc3d884
MK
1118struct drm_i915_error_state_buf {
1119 unsigned bytes;
1120 unsigned size;
1121 int err;
1122 u8 *buf;
1123 loff_t start;
1124 loff_t pos;
1125};
1126
fc16b48b
MK
1127struct i915_error_state_file_priv {
1128 struct drm_device *dev;
1129 struct drm_i915_error_state *error;
1130};
1131
99584db3
DV
1132struct i915_gpu_error {
1133 /* For hangcheck timer */
1134#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1135#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1136 /* Hang gpu twice in this window and your context gets banned */
1137#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1138
99584db3 1139 struct timer_list hangcheck_timer;
99584db3
DV
1140
1141 /* For reset and error_state handling. */
1142 spinlock_t lock;
1143 /* Protected by the above dev->gpu_error.lock. */
1144 struct drm_i915_error_state *first_error;
1145 struct work_struct work;
99584db3 1146
094f9a54
CW
1147
1148 unsigned long missed_irq_rings;
1149
1f83fee0 1150 /**
2ac0f450 1151 * State variable controlling the reset flow and count
1f83fee0 1152 *
2ac0f450
MK
1153 * This is a counter which gets incremented when reset is triggered,
1154 * and again when reset has been handled. So odd values (lowest bit set)
1155 * means that reset is in progress and even values that
1156 * (reset_counter >> 1):th reset was successfully completed.
1157 *
1158 * If reset is not completed succesfully, the I915_WEDGE bit is
1159 * set meaning that hardware is terminally sour and there is no
1160 * recovery. All waiters on the reset_queue will be woken when
1161 * that happens.
1162 *
1163 * This counter is used by the wait_seqno code to notice that reset
1164 * event happened and it needs to restart the entire ioctl (since most
1165 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1166 *
1167 * This is important for lock-free wait paths, where no contended lock
1168 * naturally enforces the correct ordering between the bail-out of the
1169 * waiter and the gpu reset work code.
1f83fee0
DV
1170 */
1171 atomic_t reset_counter;
1172
1f83fee0 1173#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1174#define I915_WEDGED (1 << 31)
1f83fee0
DV
1175
1176 /**
1177 * Waitqueue to signal when the reset has completed. Used by clients
1178 * that wait for dev_priv->mm.wedged to settle.
1179 */
1180 wait_queue_head_t reset_queue;
33196ded 1181
88b4aa87
MK
1182 /* Userspace knobs for gpu hang simulation;
1183 * combines both a ring mask, and extra flags
1184 */
1185 u32 stop_rings;
1186#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1187#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1188
1189 /* For missed irq/seqno simulation. */
1190 unsigned int test_irq_rings;
99584db3
DV
1191};
1192
b8efb17b
ZR
1193enum modeset_restore {
1194 MODESET_ON_LID_OPEN,
1195 MODESET_DONE,
1196 MODESET_SUSPENDED,
1197};
1198
6acab15a
PZ
1199struct ddi_vbt_port_info {
1200 uint8_t hdmi_level_shift;
311a2094
PZ
1201
1202 uint8_t supports_dvi:1;
1203 uint8_t supports_hdmi:1;
1204 uint8_t supports_dp:1;
6acab15a
PZ
1205};
1206
83a7280e
PB
1207enum drrs_support_type {
1208 DRRS_NOT_SUPPORTED = 0,
1209 STATIC_DRRS_SUPPORT = 1,
1210 SEAMLESS_DRRS_SUPPORT = 2
1211};
1212
41aa3448
RV
1213struct intel_vbt_data {
1214 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1215 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1216
1217 /* Feature bits */
1218 unsigned int int_tv_support:1;
1219 unsigned int lvds_dither:1;
1220 unsigned int lvds_vbt:1;
1221 unsigned int int_crt_support:1;
1222 unsigned int lvds_use_ssc:1;
1223 unsigned int display_clock_mode:1;
1224 unsigned int fdi_rx_polarity_inverted:1;
1225 int lvds_ssc_freq;
1226 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1227
83a7280e
PB
1228 enum drrs_support_type drrs_type;
1229
41aa3448
RV
1230 /* eDP */
1231 int edp_rate;
1232 int edp_lanes;
1233 int edp_preemphasis;
1234 int edp_vswing;
1235 bool edp_initialized;
1236 bool edp_support;
1237 int edp_bpp;
1238 struct edp_power_seq edp_pps;
1239
f00076d2
JN
1240 struct {
1241 u16 pwm_freq_hz;
39fbc9c8 1242 bool present;
f00076d2
JN
1243 bool active_low_pwm;
1244 } backlight;
1245
d17c5443
SK
1246 /* MIPI DSI */
1247 struct {
1248 u16 panel_id;
d3b542fc
SK
1249 struct mipi_config *config;
1250 struct mipi_pps_data *pps;
1251 u8 seq_version;
1252 u32 size;
1253 u8 *data;
1254 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1255 } dsi;
1256
41aa3448
RV
1257 int crt_ddc_pin;
1258
1259 int child_dev_num;
768f69c9 1260 union child_device_config *child_dev;
6acab15a
PZ
1261
1262 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1263};
1264
77c122bc
VS
1265enum intel_ddb_partitioning {
1266 INTEL_DDB_PART_1_2,
1267 INTEL_DDB_PART_5_6, /* IVB+ */
1268};
1269
1fd527cc
VS
1270struct intel_wm_level {
1271 bool enable;
1272 uint32_t pri_val;
1273 uint32_t spr_val;
1274 uint32_t cur_val;
1275 uint32_t fbc_val;
1276};
1277
820c1980 1278struct ilk_wm_values {
609cedef
VS
1279 uint32_t wm_pipe[3];
1280 uint32_t wm_lp[3];
1281 uint32_t wm_lp_spr[3];
1282 uint32_t wm_linetime[3];
1283 bool enable_fbc_wm;
1284 enum intel_ddb_partitioning partitioning;
1285};
1286
c67a470b 1287/*
765dab67
PZ
1288 * This struct helps tracking the state needed for runtime PM, which puts the
1289 * device in PCI D3 state. Notice that when this happens, nothing on the
1290 * graphics device works, even register access, so we don't get interrupts nor
1291 * anything else.
c67a470b 1292 *
765dab67
PZ
1293 * Every piece of our code that needs to actually touch the hardware needs to
1294 * either call intel_runtime_pm_get or call intel_display_power_get with the
1295 * appropriate power domain.
a8a8bd54 1296 *
765dab67
PZ
1297 * Our driver uses the autosuspend delay feature, which means we'll only really
1298 * suspend if we stay with zero refcount for a certain amount of time. The
1299 * default value is currently very conservative (see intel_init_runtime_pm), but
1300 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1301 *
1302 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1303 * goes back to false exactly before we reenable the IRQs. We use this variable
1304 * to check if someone is trying to enable/disable IRQs while they're supposed
1305 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1306 * case it happens.
c67a470b 1307 *
765dab67 1308 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1309 */
5d584b2e
PZ
1310struct i915_runtime_pm {
1311 bool suspended;
1312 bool irqs_disabled;
c67a470b
PZ
1313};
1314
926321d5
DV
1315enum intel_pipe_crc_source {
1316 INTEL_PIPE_CRC_SOURCE_NONE,
1317 INTEL_PIPE_CRC_SOURCE_PLANE1,
1318 INTEL_PIPE_CRC_SOURCE_PLANE2,
1319 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1320 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1321 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1322 INTEL_PIPE_CRC_SOURCE_TV,
1323 INTEL_PIPE_CRC_SOURCE_DP_B,
1324 INTEL_PIPE_CRC_SOURCE_DP_C,
1325 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1326 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1327 INTEL_PIPE_CRC_SOURCE_MAX,
1328};
1329
8bf1e9f1 1330struct intel_pipe_crc_entry {
ac2300d4 1331 uint32_t frame;
8bf1e9f1
SH
1332 uint32_t crc[5];
1333};
1334
b2c88f5b 1335#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1336struct intel_pipe_crc {
d538bbdf
DL
1337 spinlock_t lock;
1338 bool opened; /* exclusive access to the result file */
e5f75aca 1339 struct intel_pipe_crc_entry *entries;
926321d5 1340 enum intel_pipe_crc_source source;
d538bbdf 1341 int head, tail;
07144428 1342 wait_queue_head_t wq;
8bf1e9f1
SH
1343};
1344
77fec556 1345struct drm_i915_private {
f4c956ad 1346 struct drm_device *dev;
42dcedd4 1347 struct kmem_cache *slab;
f4c956ad 1348
5c969aa7 1349 const struct intel_device_info info;
f4c956ad
DV
1350
1351 int relative_constants_mode;
1352
1353 void __iomem *regs;
1354
907b28c5 1355 struct intel_uncore uncore;
f4c956ad
DV
1356
1357 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1358
28c70f16 1359
f4c956ad
DV
1360 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1361 * controller on different i2c buses. */
1362 struct mutex gmbus_mutex;
1363
1364 /**
1365 * Base address of the gmbus and gpio block.
1366 */
1367 uint32_t gpio_mmio_base;
1368
b6fdd0f2
SS
1369 /* MMIO base address for MIPI regs */
1370 uint32_t mipi_mmio_base;
1371
28c70f16
DV
1372 wait_queue_head_t gmbus_wait_queue;
1373
f4c956ad 1374 struct pci_dev *bridge_dev;
a4872ba6 1375 struct intel_engine_cs ring[I915_NUM_RINGS];
f72b3435 1376 uint32_t last_seqno, next_seqno;
f4c956ad
DV
1377
1378 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
1379 struct resource mch_res;
1380
f4c956ad
DV
1381 /* protects the irq masks */
1382 spinlock_t irq_lock;
1383
f8b79e58
ID
1384 bool display_irqs_enabled;
1385
9ee32fea
DV
1386 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1387 struct pm_qos_request pm_qos;
1388
f4c956ad 1389 /* DPIO indirect register protection */
09153000 1390 struct mutex dpio_lock;
f4c956ad
DV
1391
1392 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1393 union {
1394 u32 irq_mask;
1395 u32 de_irq_mask[I915_MAX_PIPES];
1396 };
f4c956ad 1397 u32 gt_irq_mask;
605cd25b 1398 u32 pm_irq_mask;
a6706b45 1399 u32 pm_rps_events;
91d181dd 1400 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1401
f4c956ad 1402 struct work_struct hotplug_work;
52d7eced 1403 bool enable_hotplug_processing;
b543fb04
EE
1404 struct {
1405 unsigned long hpd_last_jiffies;
1406 int hpd_cnt;
1407 enum {
1408 HPD_ENABLED = 0,
1409 HPD_DISABLED = 1,
1410 HPD_MARK_DISABLED = 2
1411 } hpd_mark;
1412 } hpd_stats[HPD_NUM_PINS];
142e2398 1413 u32 hpd_event_bits;
ac4c16c5 1414 struct timer_list hotplug_reenable_timer;
f4c956ad 1415
5c3fe8b0 1416 struct i915_fbc fbc;
439d7ac0 1417 struct i915_drrs drrs;
f4c956ad 1418 struct intel_opregion opregion;
41aa3448 1419 struct intel_vbt_data vbt;
f4c956ad
DV
1420
1421 /* overlay */
1422 struct intel_overlay *overlay;
f4c956ad 1423
58c68779
JN
1424 /* backlight registers and fields in struct intel_panel */
1425 spinlock_t backlight_lock;
31ad8ec6 1426
f4c956ad 1427 /* LVDS info */
f4c956ad
DV
1428 bool no_aux_handshake;
1429
f4c956ad
DV
1430 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1431 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1432 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1433
1434 unsigned int fsb_freq, mem_freq, is_ddr3;
d60c4473 1435 unsigned int vlv_cdclk_freq;
f4c956ad 1436
645416f5
DV
1437 /**
1438 * wq - Driver workqueue for GEM.
1439 *
1440 * NOTE: Work items scheduled here are not allowed to grab any modeset
1441 * locks, for otherwise the flushing done in the pageflip code will
1442 * result in deadlocks.
1443 */
f4c956ad
DV
1444 struct workqueue_struct *wq;
1445
1446 /* Display functions */
1447 struct drm_i915_display_funcs display;
1448
1449 /* PCH chipset type */
1450 enum intel_pch pch_type;
17a303ec 1451 unsigned short pch_id;
f4c956ad
DV
1452
1453 unsigned long quirks;
1454
b8efb17b
ZR
1455 enum modeset_restore modeset_restore;
1456 struct mutex modeset_restore_lock;
673a394b 1457
a7bbbd63 1458 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1459 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1460
4b5aed62 1461 struct i915_gem_mm mm;
5cc9ed4b
CW
1462#if defined(CONFIG_MMU_NOTIFIER)
1463 DECLARE_HASHTABLE(mmu_notifiers, 7);
1464#endif
8781342d 1465
8781342d
DV
1466 /* Kernel Modesetting */
1467
9b9d172d 1468 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1469
76c4ac04
DL
1470 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1471 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1472 wait_queue_head_t pending_flip_queue;
1473
c4597872
DV
1474#ifdef CONFIG_DEBUG_FS
1475 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1476#endif
1477
e72f9fbf
DV
1478 int num_shared_dpll;
1479 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
6441ab5f 1480 struct intel_ddi_plls ddi_plls;
e4607fcf 1481 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1482
652c393a
JB
1483 /* Reclocking support */
1484 bool render_reclock_avail;
1485 bool lvds_downclock_avail;
18f9ed12
ZY
1486 /* indicates the reduced downclock for LVDS*/
1487 int lvds_downclock;
652c393a 1488 u16 orig_clock;
f97108d1 1489
c4804411 1490 bool mchbar_need_disable;
f97108d1 1491
a4da4fa4
DV
1492 struct intel_l3_parity l3_parity;
1493
59124506
BW
1494 /* Cannot be determined by PCIID. You must always read a register. */
1495 size_t ellc_size;
1496
c6a828d3 1497 /* gen6+ rps state */
c85aa885 1498 struct intel_gen6_power_mgmt rps;
c6a828d3 1499
20e4d407
DV
1500 /* ilk-only ips/rps state. Everything in here is protected by the global
1501 * mchdev_lock in intel_pm.c */
c85aa885 1502 struct intel_ilk_power_mgmt ips;
b5e50c3f 1503
83c00f55 1504 struct i915_power_domains power_domains;
a38911a3 1505
a031d709 1506 struct i915_psr psr;
3f51e471 1507
99584db3 1508 struct i915_gpu_error gpu_error;
ae681d96 1509
c9cddffc
JB
1510 struct drm_i915_gem_object *vlv_pctx;
1511
4520f53a 1512#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1513 /* list of fbdev register on this device */
1514 struct intel_fbdev *fbdev;
4520f53a 1515#endif
e953fd7b 1516
073f34d9
JB
1517 /*
1518 * The console may be contended at resume, but we don't
1519 * want it to block on it.
1520 */
1521 struct work_struct console_resume_work;
1522
e953fd7b 1523 struct drm_property *broadcast_rgb_property;
3f43c48d 1524 struct drm_property *force_audio_property;
e3689190 1525
254f965c 1526 uint32_t hw_context_size;
a33afea5 1527 struct list_head context_list;
f4c956ad 1528
3e68320e 1529 u32 fdi_rx_config;
68d18ad7 1530
842f1c8b 1531 u32 suspend_count;
f4c956ad 1532 struct i915_suspend_saved_registers regfile;
ddeea5b0 1533 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1534
53615a5e
VS
1535 struct {
1536 /*
1537 * Raw watermark latency values:
1538 * in 0.1us units for WM0,
1539 * in 0.5us units for WM1+.
1540 */
1541 /* primary */
1542 uint16_t pri_latency[5];
1543 /* sprite */
1544 uint16_t spr_latency[5];
1545 /* cursor */
1546 uint16_t cur_latency[5];
609cedef
VS
1547
1548 /* current hardware state */
820c1980 1549 struct ilk_wm_values hw;
53615a5e
VS
1550 } wm;
1551
8a187455
PZ
1552 struct i915_runtime_pm pm;
1553
231f42a4
DV
1554 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1555 * here! */
1556 struct i915_dri1_state dri1;
db1b76ca
DV
1557 /* Old ums support infrastructure, same warning applies. */
1558 struct i915_ums_state ums;
bdf1e7e3
DV
1559
1560 /*
1561 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1562 * will be rejected. Instead look for a better place.
1563 */
77fec556 1564};
1da177e4 1565
2c1792a1
CW
1566static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1567{
1568 return dev->dev_private;
1569}
1570
b4519513
CW
1571/* Iterate over initialised rings */
1572#define for_each_ring(ring__, dev_priv__, i__) \
1573 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1574 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1575
b1d7e4b4
WF
1576enum hdmi_force_audio {
1577 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1578 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1579 HDMI_AUDIO_AUTO, /* trust EDID */
1580 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1581};
1582
190d6cd5 1583#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1584
37e680a1
CW
1585struct drm_i915_gem_object_ops {
1586 /* Interface between the GEM object and its backing storage.
1587 * get_pages() is called once prior to the use of the associated set
1588 * of pages before to binding them into the GTT, and put_pages() is
1589 * called after we no longer need them. As we expect there to be
1590 * associated cost with migrating pages between the backing storage
1591 * and making them available for the GPU (e.g. clflush), we may hold
1592 * onto the pages after they are no longer referenced by the GPU
1593 * in case they may be used again shortly (for example migrating the
1594 * pages to a different memory domain within the GTT). put_pages()
1595 * will therefore most likely be called when the object itself is
1596 * being released or under memory pressure (where we attempt to
1597 * reap pages for the shrinker).
1598 */
1599 int (*get_pages)(struct drm_i915_gem_object *);
1600 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
1601 int (*dmabuf_export)(struct drm_i915_gem_object *);
1602 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
1603};
1604
673a394b 1605struct drm_i915_gem_object {
c397b908 1606 struct drm_gem_object base;
673a394b 1607
37e680a1
CW
1608 const struct drm_i915_gem_object_ops *ops;
1609
2f633156
BW
1610 /** List of VMAs backed by this object */
1611 struct list_head vma_list;
1612
c1ad11fc
CW
1613 /** Stolen memory for this object, instead of being backed by shmem. */
1614 struct drm_mm_node *stolen;
35c20a60 1615 struct list_head global_list;
673a394b 1616
69dc4987 1617 struct list_head ring_list;
b25cb2f8
BW
1618 /** Used in execbuf to temporarily hold a ref */
1619 struct list_head obj_exec_link;
673a394b
EA
1620
1621 /**
65ce3027
CW
1622 * This is set if the object is on the active lists (has pending
1623 * rendering and so a non-zero seqno), and is not set if it i s on
1624 * inactive (ready to be unbound) list.
673a394b 1625 */
0206e353 1626 unsigned int active:1;
673a394b
EA
1627
1628 /**
1629 * This is set if the object has been written to since last bound
1630 * to the GTT
1631 */
0206e353 1632 unsigned int dirty:1;
778c3544
DV
1633
1634 /**
1635 * Fence register bits (if any) for this object. Will be set
1636 * as needed when mapped into the GTT.
1637 * Protected by dev->struct_mutex.
778c3544 1638 */
4b9de737 1639 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1640
778c3544
DV
1641 /**
1642 * Advice: are the backing pages purgeable?
1643 */
0206e353 1644 unsigned int madv:2;
778c3544 1645
778c3544
DV
1646 /**
1647 * Current tiling mode for the object.
1648 */
0206e353 1649 unsigned int tiling_mode:2;
5d82e3e6
CW
1650 /**
1651 * Whether the tiling parameters for the currently associated fence
1652 * register have changed. Note that for the purposes of tracking
1653 * tiling changes we also treat the unfenced register, the register
1654 * slot that the object occupies whilst it executes a fenced
1655 * command (such as BLT on gen2/3), as a "fence".
1656 */
1657 unsigned int fence_dirty:1;
778c3544 1658
75e9e915
DV
1659 /**
1660 * Is the object at the current location in the gtt mappable and
1661 * fenceable? Used to avoid costly recalculations.
1662 */
0206e353 1663 unsigned int map_and_fenceable:1;
75e9e915 1664
fb7d516a
DV
1665 /**
1666 * Whether the current gtt mapping needs to be mappable (and isn't just
1667 * mappable by accident). Track pin and fault separate for a more
1668 * accurate mappable working set.
1669 */
0206e353
AJ
1670 unsigned int fault_mappable:1;
1671 unsigned int pin_mappable:1;
cc98b413 1672 unsigned int pin_display:1;
fb7d516a 1673
caea7476
CW
1674 /*
1675 * Is the GPU currently using a fence to access this buffer,
1676 */
1677 unsigned int pending_fenced_gpu_access:1;
1678 unsigned int fenced_gpu_access:1;
1679
651d794f 1680 unsigned int cache_level:3;
93dfb40c 1681
7bddb01f 1682 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1683 unsigned int has_global_gtt_mapping:1;
9da3da66 1684 unsigned int has_dma_mapping:1;
7bddb01f 1685
9da3da66 1686 struct sg_table *pages;
a5570178 1687 int pages_pin_count;
673a394b 1688
1286ff73 1689 /* prime dma-buf support */
9a70cc2a
DA
1690 void *dma_buf_vmapping;
1691 int vmapping_count;
1692
a4872ba6 1693 struct intel_engine_cs *ring;
caea7476 1694
1c293ea3 1695 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1696 uint32_t last_read_seqno;
1697 uint32_t last_write_seqno;
caea7476
CW
1698 /** Breadcrumb of last fenced GPU access to the buffer. */
1699 uint32_t last_fenced_seqno;
673a394b 1700
778c3544 1701 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1702 uint32_t stride;
673a394b 1703
80075d49
DV
1704 /** References from framebuffers, locks out tiling changes. */
1705 unsigned long framebuffer_references;
1706
280b713b 1707 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1708 unsigned long *bit_17;
280b713b 1709
79e53945 1710 /** User space pin count and filp owning the pin */
aa5f8021 1711 unsigned long user_pin_count;
79e53945 1712 struct drm_file *pin_filp;
71acb5eb
DA
1713
1714 /** for phy allocated objects */
1715 struct drm_i915_gem_phys_object *phys_obj;
673a394b 1716
5cc9ed4b
CW
1717 union {
1718 struct i915_gem_userptr {
1719 uintptr_t ptr;
1720 unsigned read_only :1;
1721 unsigned workers :4;
1722#define I915_GEM_USERPTR_MAX_WORKERS 15
1723
1724 struct mm_struct *mm;
1725 struct i915_mmu_object *mn;
1726 struct work_struct *work;
1727 } userptr;
1728 };
1729};
62b8b215 1730#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1731
673a394b
EA
1732/**
1733 * Request queue structure.
1734 *
1735 * The request queue allows us to note sequence numbers that have been emitted
1736 * and may be associated with active buffers to be retired.
1737 *
1738 * By keeping this list, we can avoid having to do questionable
1739 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1740 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1741 */
1742struct drm_i915_gem_request {
852835f3 1743 /** On Which ring this request was generated */
a4872ba6 1744 struct intel_engine_cs *ring;
852835f3 1745
673a394b
EA
1746 /** GEM sequence number associated with this request. */
1747 uint32_t seqno;
1748
7d736f4f
MK
1749 /** Position in the ringbuffer of the start of the request */
1750 u32 head;
1751
1752 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1753 u32 tail;
1754
0e50e96b 1755 /** Context related to this request */
273497e5 1756 struct intel_context *ctx;
0e50e96b 1757
7d736f4f
MK
1758 /** Batch buffer related to this request if any */
1759 struct drm_i915_gem_object *batch_obj;
1760
673a394b
EA
1761 /** Time at which this request was emitted, in jiffies. */
1762 unsigned long emitted_jiffies;
1763
b962442e 1764 /** global list entry for this request */
673a394b 1765 struct list_head list;
b962442e 1766
f787a5f5 1767 struct drm_i915_file_private *file_priv;
b962442e
EA
1768 /** file_priv list entry for this request */
1769 struct list_head client_list;
673a394b
EA
1770};
1771
1772struct drm_i915_file_private {
b29c19b6 1773 struct drm_i915_private *dev_priv;
ab0e7ff9 1774 struct drm_file *file;
b29c19b6 1775
673a394b 1776 struct {
99057c81 1777 spinlock_t lock;
b962442e 1778 struct list_head request_list;
b29c19b6 1779 struct delayed_work idle_work;
673a394b 1780 } mm;
40521054 1781 struct idr context_idr;
e59ec13d 1782
b29c19b6 1783 atomic_t rps_wait_boost;
a4872ba6 1784 struct intel_engine_cs *bsd_ring;
673a394b
EA
1785};
1786
351e3db2
BV
1787/*
1788 * A command that requires special handling by the command parser.
1789 */
1790struct drm_i915_cmd_descriptor {
1791 /*
1792 * Flags describing how the command parser processes the command.
1793 *
1794 * CMD_DESC_FIXED: The command has a fixed length if this is set,
1795 * a length mask if not set
1796 * CMD_DESC_SKIP: The command is allowed but does not follow the
1797 * standard length encoding for the opcode range in
1798 * which it falls
1799 * CMD_DESC_REJECT: The command is never allowed
1800 * CMD_DESC_REGISTER: The command should be checked against the
1801 * register whitelist for the appropriate ring
1802 * CMD_DESC_MASTER: The command is allowed if the submitting process
1803 * is the DRM master
1804 */
1805 u32 flags;
1806#define CMD_DESC_FIXED (1<<0)
1807#define CMD_DESC_SKIP (1<<1)
1808#define CMD_DESC_REJECT (1<<2)
1809#define CMD_DESC_REGISTER (1<<3)
1810#define CMD_DESC_BITMASK (1<<4)
1811#define CMD_DESC_MASTER (1<<5)
1812
1813 /*
1814 * The command's unique identification bits and the bitmask to get them.
1815 * This isn't strictly the opcode field as defined in the spec and may
1816 * also include type, subtype, and/or subop fields.
1817 */
1818 struct {
1819 u32 value;
1820 u32 mask;
1821 } cmd;
1822
1823 /*
1824 * The command's length. The command is either fixed length (i.e. does
1825 * not include a length field) or has a length field mask. The flag
1826 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
1827 * a length mask. All command entries in a command table must include
1828 * length information.
1829 */
1830 union {
1831 u32 fixed;
1832 u32 mask;
1833 } length;
1834
1835 /*
1836 * Describes where to find a register address in the command to check
1837 * against the ring's register whitelist. Only valid if flags has the
1838 * CMD_DESC_REGISTER bit set.
1839 */
1840 struct {
1841 u32 offset;
1842 u32 mask;
1843 } reg;
1844
1845#define MAX_CMD_DESC_BITMASKS 3
1846 /*
1847 * Describes command checks where a particular dword is masked and
1848 * compared against an expected value. If the command does not match
1849 * the expected value, the parser rejects it. Only valid if flags has
1850 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
1851 * are valid.
d4d48035
BV
1852 *
1853 * If the check specifies a non-zero condition_mask then the parser
1854 * only performs the check when the bits specified by condition_mask
1855 * are non-zero.
351e3db2
BV
1856 */
1857 struct {
1858 u32 offset;
1859 u32 mask;
1860 u32 expected;
d4d48035
BV
1861 u32 condition_offset;
1862 u32 condition_mask;
351e3db2
BV
1863 } bits[MAX_CMD_DESC_BITMASKS];
1864};
1865
1866/*
1867 * A table of commands requiring special handling by the command parser.
1868 *
1869 * Each ring has an array of tables. Each table consists of an array of command
1870 * descriptors, which must be sorted with command opcodes in ascending order.
1871 */
1872struct drm_i915_cmd_table {
1873 const struct drm_i915_cmd_descriptor *table;
1874 int count;
1875};
1876
5c969aa7 1877#define INTEL_INFO(dev) (&to_i915(dev)->info)
cae5852d 1878
ffbab09b
VS
1879#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1880#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
cae5852d 1881#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
ffbab09b 1882#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
cae5852d 1883#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
ffbab09b
VS
1884#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1885#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
cae5852d
ZN
1886#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1887#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1888#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
ffbab09b 1889#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
cae5852d 1890#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
ffbab09b
VS
1891#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1892#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
cae5852d
ZN
1893#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1894#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
ffbab09b 1895#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
4b65177b 1896#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
ffbab09b
VS
1897#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1898 (dev)->pdev->device == 0x0152 || \
1899 (dev)->pdev->device == 0x015a)
1900#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1901 (dev)->pdev->device == 0x0106 || \
1902 (dev)->pdev->device == 0x010A)
70a3eb7a 1903#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
6df4027b 1904#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
4cae9ae0 1905#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
8179f1f0 1906#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
cae5852d 1907#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 1908#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
ffbab09b 1909 ((dev)->pdev->device & 0xFF00) == 0x0C00)
5dd8c4c3
BW
1910#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
1911 (((dev)->pdev->device & 0xf) == 0x2 || \
1912 ((dev)->pdev->device & 0xf) == 0x6 || \
1913 ((dev)->pdev->device & 0xf) == 0xe))
1914#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
ffbab09b 1915 ((dev)->pdev->device & 0xFF00) == 0x0A00)
5dd8c4c3 1916#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
9435373e 1917#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
ffbab09b 1918 ((dev)->pdev->device & 0x00F0) == 0x0020)
b833d685 1919#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 1920
85436696
JB
1921/*
1922 * The genX designation typically refers to the render engine, so render
1923 * capability related checks should use IS_GEN, while display and other checks
1924 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1925 * chips, etc.).
1926 */
cae5852d
ZN
1927#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1928#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1929#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1930#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1931#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1932#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 1933#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
cae5852d 1934
73ae478c
BW
1935#define RENDER_RING (1<<RCS)
1936#define BSD_RING (1<<VCS)
1937#define BLT_RING (1<<BCS)
1938#define VEBOX_RING (1<<VECS)
845f74a7 1939#define BSD2_RING (1<<VCS2)
63c42e56 1940#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 1941#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
1942#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
1943#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
1944#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
1945#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
1946 to_i915(dev)->ellc_size)
cae5852d
ZN
1947#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1948
254f965c 1949#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
3f1d896c
VS
1950#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6 && \
1951 (!IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
1952#define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 \
1953 && !IS_GEN8(dev))
c5dc5cec 1954#define USES_PPGTT(dev) intel_enable_ppgtt(dev, false)
7e0d96bc 1955#define USES_FULL_PPGTT(dev) intel_enable_ppgtt(dev, true)
1d2a314c 1956
05394f39 1957#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1958#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1959
b45305fc
DV
1960/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1961#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
1962/*
1963 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
1964 * even when in MSI mode. This results in spurious interrupt warnings if the
1965 * legacy irq no. is shared with another device. The kernel then disables that
1966 * interrupt source and so prevents the other device from working properly.
1967 */
1968#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
1969#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 1970
cae5852d
ZN
1971/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1972 * rows, which changed the alignment requirements and fence programming.
1973 */
1974#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1975 IS_I915GM(dev)))
1976#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1977#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1978#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
1979#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1980#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
1981
1982#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1983#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 1984#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1985
2a114cc1 1986#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 1987
dd93be58 1988#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 1989#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
ed8546ac 1990#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
6157d3c8 1991#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
fd7f8cce 1992 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
affa9354 1993
17a303ec
PZ
1994#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1995#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1996#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1997#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1998#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1999#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2000
2c1792a1 2001#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
eb877ebf 2002#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
2003#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2004#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2005#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2006#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2007
040d2baa
BW
2008/* DPF == dynamic parity feature */
2009#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2010#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2011
c8735b0c
BW
2012#define GT_FREQUENCY_MULTIPLIER 50
2013
05394f39
CW
2014#include "i915_trace.h"
2015
baa70943 2016extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2017extern int i915_max_ioctl;
2018
6a9ee8af
DA
2019extern int i915_suspend(struct drm_device *dev, pm_message_t state);
2020extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
2021extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2022extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2023
d330a953
JN
2024/* i915_params.c */
2025struct i915_params {
2026 int modeset;
2027 int panel_ignore_lid;
2028 unsigned int powersave;
2029 int semaphores;
2030 unsigned int lvds_downclock;
2031 int lvds_channel_mode;
2032 int panel_use_ssc;
2033 int vbt_sdvo_panel_type;
2034 int enable_rc6;
2035 int enable_fbc;
d330a953
JN
2036 int enable_ppgtt;
2037 int enable_psr;
2038 unsigned int preliminary_hw_support;
2039 int disable_power_well;
2040 int enable_ips;
e5aa6541 2041 int invert_brightness;
351e3db2 2042 int enable_cmd_parser;
e5aa6541
DL
2043 /* leave bools at the end to not create holes */
2044 bool enable_hangcheck;
2045 bool fastboot;
d330a953
JN
2046 bool prefault_disable;
2047 bool reset;
a0bae57f 2048 bool disable_display;
7a10dfa6 2049 bool disable_vtd_wa;
d330a953
JN
2050};
2051extern struct i915_params i915 __read_mostly;
2052
1da177e4 2053 /* i915_dma.c */
d05c617e 2054void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 2055extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 2056extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2057extern int i915_driver_unload(struct drm_device *);
673a394b 2058extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 2059extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
2060extern void i915_driver_preclose(struct drm_device *dev,
2061 struct drm_file *file_priv);
673a394b
EA
2062extern void i915_driver_postclose(struct drm_device *dev,
2063 struct drm_file *file_priv);
84b1fd10 2064extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 2065#ifdef CONFIG_COMPAT
0d6aa60b
DA
2066extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2067 unsigned long arg);
c43b5634 2068#endif
673a394b 2069extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
2070 struct drm_clip_rect *box,
2071 int DR1, int DR4);
8e96d9c4 2072extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 2073extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2074extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2075extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2076extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2077extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2078int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2079
073f34d9 2080extern void intel_console_resume(struct work_struct *work);
af6061af 2081
1da177e4 2082/* i915_irq.c */
10cd45b6 2083void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2084__printf(3, 4)
2085void i915_handle_error(struct drm_device *dev, bool wedged,
2086 const char *fmt, ...);
1da177e4 2087
76c3552f
D
2088void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2089 int new_delay);
f71d4af4 2090extern void intel_irq_init(struct drm_device *dev);
20afbda2 2091extern void intel_hpd_init(struct drm_device *dev);
907b28c5
CW
2092
2093extern void intel_uncore_sanitize(struct drm_device *dev);
2094extern void intel_uncore_early_sanitize(struct drm_device *dev);
2095extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2096extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2097extern void intel_uncore_fini(struct drm_device *dev);
b1f14ad0 2098
7c463586 2099void
50227e1c 2100i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2101 u32 status_mask);
7c463586
KP
2102
2103void
50227e1c 2104i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2105 u32 status_mask);
7c463586 2106
f8b79e58
ID
2107void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2108void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2109
673a394b
EA
2110/* i915_gem.c */
2111int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2112 struct drm_file *file_priv);
2113int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2114 struct drm_file *file_priv);
2115int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2116 struct drm_file *file_priv);
2117int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2118 struct drm_file *file_priv);
2119int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2120 struct drm_file *file_priv);
de151cf6
JB
2121int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2122 struct drm_file *file_priv);
673a394b
EA
2123int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2124 struct drm_file *file_priv);
2125int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2126 struct drm_file *file_priv);
2127int i915_gem_execbuffer(struct drm_device *dev, void *data,
2128 struct drm_file *file_priv);
76446cac
JB
2129int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2130 struct drm_file *file_priv);
673a394b
EA
2131int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2132 struct drm_file *file_priv);
2133int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2134 struct drm_file *file_priv);
2135int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2136 struct drm_file *file_priv);
199adf40
BW
2137int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2138 struct drm_file *file);
2139int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2140 struct drm_file *file);
673a394b
EA
2141int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2142 struct drm_file *file_priv);
3ef94daa
CW
2143int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2144 struct drm_file *file_priv);
673a394b
EA
2145int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2146 struct drm_file *file_priv);
2147int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2148 struct drm_file *file_priv);
2149int i915_gem_set_tiling(struct drm_device *dev, void *data,
2150 struct drm_file *file_priv);
2151int i915_gem_get_tiling(struct drm_device *dev, void *data,
2152 struct drm_file *file_priv);
5cc9ed4b
CW
2153int i915_gem_init_userptr(struct drm_device *dev);
2154int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2155 struct drm_file *file);
5a125c3c
EA
2156int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2157 struct drm_file *file_priv);
23ba4fd0
BW
2158int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2159 struct drm_file *file_priv);
673a394b 2160void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
2161void *i915_gem_object_alloc(struct drm_device *dev);
2162void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2163void i915_gem_object_init(struct drm_i915_gem_object *obj,
2164 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2165struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2166 size_t size);
7e0d96bc
BW
2167void i915_init_vm(struct drm_i915_private *dev_priv,
2168 struct i915_address_space *vm);
673a394b 2169void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2170void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2171
1ec9e26d
DV
2172#define PIN_MAPPABLE 0x1
2173#define PIN_NONBLOCK 0x2
bf3d149b 2174#define PIN_GLOBAL 0x4
2021746e 2175int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 2176 struct i915_address_space *vm,
2021746e 2177 uint32_t alignment,
1ec9e26d 2178 unsigned flags);
07fe0b12 2179int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2180int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2181void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2182void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 2183void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 2184
4c914c0c
BV
2185int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2186 int *needs_clflush);
2187
37e680a1 2188int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
2189static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2190{
67d5a50c
ID
2191 struct sg_page_iter sg_iter;
2192
2193 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 2194 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
2195
2196 return NULL;
9da3da66 2197}
a5570178
CW
2198static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2199{
2200 BUG_ON(obj->pages == NULL);
2201 obj->pages_pin_count++;
2202}
2203static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2204{
2205 BUG_ON(obj->pages_pin_count == 0);
2206 obj->pages_pin_count--;
2207}
2208
54cf91dc 2209int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2210int i915_gem_object_sync(struct drm_i915_gem_object *obj,
a4872ba6 2211 struct intel_engine_cs *to);
e2d05a8b 2212void i915_vma_move_to_active(struct i915_vma *vma,
a4872ba6 2213 struct intel_engine_cs *ring);
ff72145b
DA
2214int i915_gem_dumb_create(struct drm_file *file_priv,
2215 struct drm_device *dev,
2216 struct drm_mode_create_dumb *args);
2217int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2218 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2219/**
2220 * Returns true if seq1 is later than seq2.
2221 */
2222static inline bool
2223i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2224{
2225 return (int32_t)(seq1 - seq2) >= 0;
2226}
2227
fca26bb4
MK
2228int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2229int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2230int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2231int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2232
d8ffa60b
DV
2233bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2234void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
1690e1eb 2235
8d9fc7fd 2236struct drm_i915_gem_request *
a4872ba6 2237i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2238
b29c19b6 2239bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2240void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2241int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2242 bool interruptible);
1f83fee0
DV
2243static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2244{
2245 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2246 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2247}
2248
2249static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2250{
2ac0f450
MK
2251 return atomic_read(&error->reset_counter) & I915_WEDGED;
2252}
2253
2254static inline u32 i915_reset_count(struct i915_gpu_error *error)
2255{
2256 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2257}
a71d8d94 2258
88b4aa87
MK
2259static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2260{
2261 return dev_priv->gpu_error.stop_rings == 0 ||
2262 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2263}
2264
2265static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2266{
2267 return dev_priv->gpu_error.stop_rings == 0 ||
2268 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2269}
2270
069efc1d 2271void i915_gem_reset(struct drm_device *dev);
000433b6 2272bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2273int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2274int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 2275int __must_check i915_gem_init_hw(struct drm_device *dev);
a4872ba6 2276int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
f691e2f4 2277void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2278void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2279int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2280int __must_check i915_gem_suspend(struct drm_device *dev);
a4872ba6 2281int __i915_add_request(struct intel_engine_cs *ring,
0025c077 2282 struct drm_file *file,
7d736f4f 2283 struct drm_i915_gem_object *batch_obj,
0025c077
MK
2284 u32 *seqno);
2285#define i915_add_request(ring, seqno) \
854c94a7 2286 __i915_add_request(ring, NULL, NULL, seqno)
a4872ba6 2287int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
199b2bc2 2288 uint32_t seqno);
de151cf6 2289int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2290int __must_check
2291i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2292 bool write);
2293int __must_check
dabdfe02
CW
2294i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2295int __must_check
2da3b9b9
CW
2296i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2297 u32 alignment,
a4872ba6 2298 struct intel_engine_cs *pipelined);
cc98b413 2299void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
71acb5eb 2300int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 2301 struct drm_i915_gem_object *obj,
6eeefaf3
CW
2302 int id,
2303 int align);
71acb5eb 2304void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 2305 struct drm_i915_gem_object *obj);
71acb5eb 2306void i915_gem_free_all_phys_object(struct drm_device *dev);
b29c19b6 2307int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2308void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2309
0fa87796
ID
2310uint32_t
2311i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2312uint32_t
d865110c
ID
2313i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2314 int tiling_mode, bool fenced);
467cffba 2315
e4ffd173
CW
2316int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2317 enum i915_cache_level cache_level);
2318
1286ff73
DV
2319struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2320 struct dma_buf *dma_buf);
2321
2322struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2323 struct drm_gem_object *gem_obj, int flags);
2324
19b2dbde
CW
2325void i915_gem_restore_fences(struct drm_device *dev);
2326
a70a3148
BW
2327unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2328 struct i915_address_space *vm);
2329bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2330bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2331 struct i915_address_space *vm);
2332unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2333 struct i915_address_space *vm);
2334struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2335 struct i915_address_space *vm);
accfef2e
BW
2336struct i915_vma *
2337i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2338 struct i915_address_space *vm);
5c2abbea
BW
2339
2340struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
d7f46fc4
BW
2341static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2342 struct i915_vma *vma;
2343 list_for_each_entry(vma, &obj->vma_list, vma_link)
2344 if (vma->pin_count > 0)
2345 return true;
2346 return false;
2347}
5c2abbea 2348
a70a3148
BW
2349/* Some GGTT VM helpers */
2350#define obj_to_ggtt(obj) \
2351 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2352static inline bool i915_is_ggtt(struct i915_address_space *vm)
2353{
2354 struct i915_address_space *ggtt =
2355 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2356 return vm == ggtt;
2357}
2358
2359static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2360{
2361 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2362}
2363
2364static inline unsigned long
2365i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2366{
2367 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2368}
2369
2370static inline unsigned long
2371i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2372{
2373 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2374}
c37e2204
BW
2375
2376static inline int __must_check
2377i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2378 uint32_t alignment,
1ec9e26d 2379 unsigned flags)
c37e2204 2380{
bf3d149b 2381 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment, flags | PIN_GLOBAL);
c37e2204 2382}
a70a3148 2383
b287110e
DV
2384static inline int
2385i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2386{
2387 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2388}
2389
2390void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2391
254f965c 2392/* i915_gem_context.c */
0eea67eb 2393#define ctx_to_ppgtt(ctx) container_of((ctx)->vm, struct i915_hw_ppgtt, base)
8245be31 2394int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2395void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 2396void i915_gem_context_reset(struct drm_device *dev);
e422b888 2397int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 2398int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 2399void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
a4872ba6 2400int i915_switch_context(struct intel_engine_cs *ring,
273497e5
OM
2401 struct intel_context *to);
2402struct intel_context *
41bde553 2403i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 2404void i915_gem_context_free(struct kref *ctx_ref);
273497e5 2405static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 2406{
691e6415 2407 kref_get(&ctx->ref);
dce3271b
MK
2408}
2409
273497e5 2410static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 2411{
691e6415 2412 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
2413}
2414
273497e5 2415static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978
MK
2416{
2417 return c->id == DEFAULT_CONTEXT_ID;
2418}
2419
84624813
BW
2420int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2421 struct drm_file *file);
2422int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2423 struct drm_file *file);
1286ff73 2424
9d0a6fa6 2425/* i915_gem_render_state.c */
a4872ba6 2426int i915_gem_render_state_init(struct intel_engine_cs *ring);
679845ed
BW
2427/* i915_gem_evict.c */
2428int __must_check i915_gem_evict_something(struct drm_device *dev,
2429 struct i915_address_space *vm,
2430 int min_size,
2431 unsigned alignment,
2432 unsigned cache_level,
1ec9e26d 2433 unsigned flags);
679845ed
BW
2434int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2435int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 2436
0260c420 2437/* belongs in i915_gem_gtt.h */
d09105c6 2438static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2439{
2440 if (INTEL_INFO(dev)->gen < 6)
2441 intel_gtt_chipset_flush();
2442}
246cbfb5 2443
9797fbfb
CW
2444/* i915_gem_stolen.c */
2445int i915_gem_init_stolen(struct drm_device *dev);
11be49eb
CW
2446int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2447void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2448void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2449struct drm_i915_gem_object *
2450i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2451struct drm_i915_gem_object *
2452i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2453 u32 stolen_offset,
2454 u32 gtt_offset,
2455 u32 size);
0104fdbb 2456void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
9797fbfb 2457
673a394b 2458/* i915_gem_tiling.c */
2c1792a1 2459static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 2460{
50227e1c 2461 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
2462
2463 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2464 obj->tiling_mode != I915_TILING_NONE;
2465}
2466
673a394b 2467void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2468void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2469void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2470
2471/* i915_gem_debug.c */
23bc5982
CW
2472#if WATCH_LISTS
2473int i915_verify_lists(struct drm_device *dev);
673a394b 2474#else
23bc5982 2475#define i915_verify_lists(dev) 0
673a394b 2476#endif
1da177e4 2477
2017263e 2478/* i915_debugfs.c */
27c202ad
BG
2479int i915_debugfs_init(struct drm_minor *minor);
2480void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 2481#ifdef CONFIG_DEBUG_FS
07144428
DL
2482void intel_display_crc_init(struct drm_device *dev);
2483#else
f8c168fa 2484static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 2485#endif
84734a04
MK
2486
2487/* i915_gpu_error.c */
edc3d884
MK
2488__printf(2, 3)
2489void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2490int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2491 const struct i915_error_state_file_priv *error);
4dc955f7
MK
2492int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2493 size_t count, loff_t pos);
2494static inline void i915_error_state_buf_release(
2495 struct drm_i915_error_state_buf *eb)
2496{
2497 kfree(eb->buf);
2498}
58174462
MK
2499void i915_capture_error_state(struct drm_device *dev, bool wedge,
2500 const char *error_msg);
84734a04
MK
2501void i915_error_state_get(struct drm_device *dev,
2502 struct i915_error_state_file_priv *error_priv);
2503void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2504void i915_destroy_error_state(struct drm_device *dev);
2505
2506void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2507const char *i915_cache_level_str(int type);
2017263e 2508
351e3db2 2509/* i915_cmd_parser.c */
d728c8ef 2510int i915_cmd_parser_get_version(void);
a4872ba6
OM
2511int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2512void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2513bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2514int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2
BV
2515 struct drm_i915_gem_object *batch_obj,
2516 u32 batch_start_offset,
2517 bool is_master);
2518
317c35d1
JB
2519/* i915_suspend.c */
2520extern int i915_save_state(struct drm_device *dev);
2521extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2522
d8157a36
DV
2523/* i915_ums.c */
2524void i915_save_display_reg(struct drm_device *dev);
2525void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2526
0136db58
BW
2527/* i915_sysfs.c */
2528void i915_setup_sysfs(struct drm_device *dev_priv);
2529void i915_teardown_sysfs(struct drm_device *dev_priv);
2530
f899fc64
CW
2531/* intel_i2c.c */
2532extern int intel_setup_gmbus(struct drm_device *dev);
2533extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2534static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2535{
2ed06c93 2536 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2537}
2538
2539extern struct i2c_adapter *intel_gmbus_get_adapter(
2540 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2541extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2542extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2543static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2544{
2545 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2546}
f899fc64
CW
2547extern void intel_i2c_reset(struct drm_device *dev);
2548
3b617967 2549/* intel_opregion.c */
9c4b0a68 2550struct intel_encoder;
44834a67 2551#ifdef CONFIG_ACPI
27d50c82 2552extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
2553extern void intel_opregion_init(struct drm_device *dev);
2554extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2555extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
2556extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2557 bool enable);
ecbc5cf3
JN
2558extern int intel_opregion_notify_adapter(struct drm_device *dev,
2559 pci_power_t state);
65e082c9 2560#else
27d50c82 2561static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
2562static inline void intel_opregion_init(struct drm_device *dev) { return; }
2563static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2564static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
2565static inline int
2566intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2567{
2568 return 0;
2569}
ecbc5cf3
JN
2570static inline int
2571intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2572{
2573 return 0;
2574}
65e082c9 2575#endif
8ee1c3db 2576
723bfd70
JB
2577/* intel_acpi.c */
2578#ifdef CONFIG_ACPI
2579extern void intel_register_dsm_handler(void);
2580extern void intel_unregister_dsm_handler(void);
2581#else
2582static inline void intel_register_dsm_handler(void) { return; }
2583static inline void intel_unregister_dsm_handler(void) { return; }
2584#endif /* CONFIG_ACPI */
2585
79e53945 2586/* modesetting */
f817586c 2587extern void intel_modeset_init_hw(struct drm_device *dev);
7d708ee4 2588extern void intel_modeset_suspend_hw(struct drm_device *dev);
79e53945 2589extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2590extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2591extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 2592extern void intel_connector_unregister(struct intel_connector *);
28d52043 2593extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2594extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2595 bool force_restore);
44cec740 2596extern void i915_redisable_vga(struct drm_device *dev);
04098753 2597extern void i915_redisable_vga_power_on(struct drm_device *dev);
ee5382ae 2598extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 2599extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2600extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2601extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2602extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84
JB
2603extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2604extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2605extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
0206e353
AJ
2606extern void intel_detect_pch(struct drm_device *dev);
2607extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2608extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2609
2911a35b 2610extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2611int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2612 struct drm_file *file);
b6359918
MK
2613int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2614 struct drm_file *file);
575155a9 2615
6ef3d427
CW
2616/* overlay */
2617extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2618extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2619 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2620
2621extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2622extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2623 struct drm_device *dev,
2624 struct intel_display_error_state *error);
6ef3d427 2625
b7287d80
BW
2626/* On SNB platform, before reading ring registers forcewake bit
2627 * must be set to prevent GT core from power down and stale values being
2628 * returned.
2629 */
c8d9a590
D
2630void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2631void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
e998c40f 2632void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
b7287d80 2633
42c0526c
BW
2634int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2635int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2636
2637/* intel_sideband.c */
64936258
JN
2638u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2639void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2640u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
2641u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2642void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2643u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2644void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2645u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2646void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
2647u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2648void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
2649u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2650void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
2651u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2652void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
2653u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2654 enum intel_sbi_destination destination);
2655void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2656 enum intel_sbi_destination destination);
e9fe51c6
SK
2657u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2658void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 2659
2ec3815f
VS
2660int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2661int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
42c0526c 2662
c8d9a590
D
2663#define FORCEWAKE_RENDER (1 << 0)
2664#define FORCEWAKE_MEDIA (1 << 1)
2665#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2666
2667
0b274481
BW
2668#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2669#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2670
2671#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2672#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2673#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2674#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2675
2676#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2677#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2678#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2679#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2680
698b3135
CW
2681/* Be very careful with read/write 64-bit values. On 32-bit machines, they
2682 * will be implemented using 2 32-bit writes in an arbitrary order with
2683 * an arbitrary delay between them. This can cause the hardware to
2684 * act upon the intermediate value, possibly leading to corruption and
2685 * machine death. You have been warned.
2686 */
0b274481
BW
2687#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2688#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 2689
50877445
CW
2690#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
2691 u32 upper = I915_READ(upper_reg); \
2692 u32 lower = I915_READ(lower_reg); \
2693 u32 tmp = I915_READ(upper_reg); \
2694 if (upper != tmp) { \
2695 upper = tmp; \
2696 lower = I915_READ(lower_reg); \
2697 WARN_ON(I915_READ(upper_reg) != upper); \
2698 } \
2699 (u64)upper << 32 | lower; })
2700
cae5852d
ZN
2701#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2702#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2703
55bc60db
VS
2704/* "Broadcast RGB" property */
2705#define INTEL_BROADCAST_RGB_AUTO 0
2706#define INTEL_BROADCAST_RGB_FULL 1
2707#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2708
766aa1c4
VS
2709static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2710{
2711 if (HAS_PCH_SPLIT(dev))
2712 return CPU_VGACNTRL;
2713 else if (IS_VALLEYVIEW(dev))
2714 return VLV_VGACNTRL;
2715 else
2716 return VGACNTRL;
2717}
2718
2bb4629a
VS
2719static inline void __user *to_user_ptr(u64 address)
2720{
2721 return (void __user *)(uintptr_t)address;
2722}
2723
df97729f
ID
2724static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2725{
2726 unsigned long j = msecs_to_jiffies(m);
2727
2728 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2729}
2730
2731static inline unsigned long
2732timespec_to_jiffies_timeout(const struct timespec *value)
2733{
2734 unsigned long j = timespec_to_jiffies(value);
2735
2736 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2737}
2738
dce56b3c
PZ
2739/*
2740 * If you need to wait X milliseconds between events A and B, but event B
2741 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2742 * when event A happened, then just before event B you call this function and
2743 * pass the timestamp as the first argument, and X as the second argument.
2744 */
2745static inline void
2746wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2747{
ec5e0cfb 2748 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
2749
2750 /*
2751 * Don't re-read the value of "jiffies" every time since it may change
2752 * behind our back and break the math.
2753 */
2754 tmp_jiffies = jiffies;
2755 target_jiffies = timestamp_jiffies +
2756 msecs_to_jiffies_timeout(to_wait_ms);
2757
2758 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
2759 remaining_jiffies = target_jiffies - tmp_jiffies;
2760 while (remaining_jiffies)
2761 remaining_jiffies =
2762 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
2763 }
2764}
2765
1da177e4 2766#endif