]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
Revert "drm/i915: Enable full PPGTT on gen7"
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
b20385f1 38#include "intel_lrc.h"
0260c420 39#include "i915_gem_gtt.h"
564ddb2f 40#include "i915_gem_render_state.h"
0839ccb8 41#include <linux/io-mapping.h>
f899fc64 42#include <linux/i2c.h>
c167a6fc 43#include <linux/i2c-algo-bit.h>
0ade6386 44#include <drm/intel-gtt.h>
ba8286fa 45#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
d9fc9413 46#include <drm/drm_gem.h>
aaa6fd2a 47#include <linux/backlight.h>
5cc9ed4b 48#include <linux/hashtable.h>
2911a35b 49#include <linux/intel-iommu.h>
742cbee8 50#include <linux/kref.h>
9ee32fea 51#include <linux/pm_qos.h>
585fb111 52
1da177e4
LT
53/* General customization:
54 */
55
1da177e4
LT
56#define DRIVER_NAME "i915"
57#define DRIVER_DESC "Intel Graphics"
b7277357 58#define DRIVER_DATE "20141003"
1da177e4 59
317c35d1 60enum pipe {
752aa88a 61 INVALID_PIPE = -1,
317c35d1
JB
62 PIPE_A = 0,
63 PIPE_B,
9db4a9c7 64 PIPE_C,
a57c774a
AK
65 _PIPE_EDP,
66 I915_MAX_PIPES = _PIPE_EDP
317c35d1 67};
9db4a9c7 68#define pipe_name(p) ((p) + 'A')
317c35d1 69
a5c961d1
PZ
70enum transcoder {
71 TRANSCODER_A = 0,
72 TRANSCODER_B,
73 TRANSCODER_C,
a57c774a
AK
74 TRANSCODER_EDP,
75 I915_MAX_TRANSCODERS
a5c961d1
PZ
76};
77#define transcoder_name(t) ((t) + 'A')
78
84139d1e
DL
79/*
80 * This is the maximum (across all platforms) number of planes (primary +
81 * sprites) that can be active at the same time on one pipe.
82 *
83 * This value doesn't count the cursor plane.
84 */
85#define I915_MAX_PLANES 3
86
80824003
JB
87enum plane {
88 PLANE_A = 0,
89 PLANE_B,
9db4a9c7 90 PLANE_C,
80824003 91};
9db4a9c7 92#define plane_name(p) ((p) + 'A')
52440211 93
d615a166 94#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 95
2b139522
ED
96enum port {
97 PORT_A = 0,
98 PORT_B,
99 PORT_C,
100 PORT_D,
101 PORT_E,
102 I915_MAX_PORTS
103};
104#define port_name(p) ((p) + 'A')
105
a09caddd 106#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
107
108enum dpio_channel {
109 DPIO_CH0,
110 DPIO_CH1
111};
112
113enum dpio_phy {
114 DPIO_PHY0,
115 DPIO_PHY1
116};
117
b97186f0
PZ
118enum intel_display_power_domain {
119 POWER_DOMAIN_PIPE_A,
120 POWER_DOMAIN_PIPE_B,
121 POWER_DOMAIN_PIPE_C,
122 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
123 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
124 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
125 POWER_DOMAIN_TRANSCODER_A,
126 POWER_DOMAIN_TRANSCODER_B,
127 POWER_DOMAIN_TRANSCODER_C,
f52e353e 128 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
129 POWER_DOMAIN_PORT_DDI_A_2_LANES,
130 POWER_DOMAIN_PORT_DDI_A_4_LANES,
131 POWER_DOMAIN_PORT_DDI_B_2_LANES,
132 POWER_DOMAIN_PORT_DDI_B_4_LANES,
133 POWER_DOMAIN_PORT_DDI_C_2_LANES,
134 POWER_DOMAIN_PORT_DDI_C_4_LANES,
135 POWER_DOMAIN_PORT_DDI_D_2_LANES,
136 POWER_DOMAIN_PORT_DDI_D_4_LANES,
137 POWER_DOMAIN_PORT_DSI,
138 POWER_DOMAIN_PORT_CRT,
139 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 140 POWER_DOMAIN_VGA,
fbeeaa23 141 POWER_DOMAIN_AUDIO,
bd2bb1b9 142 POWER_DOMAIN_PLLS,
baa70707 143 POWER_DOMAIN_INIT,
bddc7645
ID
144
145 POWER_DOMAIN_NUM,
b97186f0
PZ
146};
147
148#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
149#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
150 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
151#define POWER_DOMAIN_TRANSCODER(tran) \
152 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
153 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 154
1d843f9d
EE
155enum hpd_pin {
156 HPD_NONE = 0,
157 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
158 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
159 HPD_CRT,
160 HPD_SDVO_B,
161 HPD_SDVO_C,
162 HPD_PORT_B,
163 HPD_PORT_C,
164 HPD_PORT_D,
165 HPD_NUM_PINS
166};
167
2a2d5482
CW
168#define I915_GEM_GPU_DOMAINS \
169 (I915_GEM_DOMAIN_RENDER | \
170 I915_GEM_DOMAIN_SAMPLER | \
171 I915_GEM_DOMAIN_COMMAND | \
172 I915_GEM_DOMAIN_INSTRUCTION | \
173 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 174
055e393f
DL
175#define for_each_pipe(__dev_priv, __p) \
176 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
2d025a5b
DL
177#define for_each_plane(pipe, p) \
178 for ((p) = 0; (p) < INTEL_INFO(dev)->num_sprites[(pipe)] + 1; (p)++)
d615a166 179#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
9db4a9c7 180
d79b814d
DL
181#define for_each_crtc(dev, crtc) \
182 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
183
d063ae48
DL
184#define for_each_intel_crtc(dev, intel_crtc) \
185 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
186
b2784e15
DL
187#define for_each_intel_encoder(dev, intel_encoder) \
188 list_for_each_entry(intel_encoder, \
189 &(dev)->mode_config.encoder_list, \
190 base.head)
191
6c2b7c12
DV
192#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
193 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
194 if ((intel_encoder)->base.crtc == (__crtc))
195
53f5e3ca
JB
196#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
197 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
198 if ((intel_connector)->base.encoder == (__encoder))
199
b04c5bd6
BF
200#define for_each_power_domain(domain, mask) \
201 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
202 if ((1 << (domain)) & (mask))
203
e7b903d2 204struct drm_i915_private;
ad46cb53 205struct i915_mm_struct;
5cc9ed4b 206struct i915_mmu_object;
e7b903d2 207
46edb027
DV
208enum intel_dpll_id {
209 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
210 /* real shared dpll ids must be >= 0 */
9cd86933
DV
211 DPLL_ID_PCH_PLL_A = 0,
212 DPLL_ID_PCH_PLL_B = 1,
213 DPLL_ID_WRPLL1 = 0,
214 DPLL_ID_WRPLL2 = 1,
46edb027
DV
215};
216#define I915_NUM_PLLS 2
217
5358901f 218struct intel_dpll_hw_state {
dcfc3552 219 /* i9xx, pch plls */
66e985c0 220 uint32_t dpll;
8bcc2795 221 uint32_t dpll_md;
66e985c0
DV
222 uint32_t fp0;
223 uint32_t fp1;
dcfc3552
DL
224
225 /* hsw, bdw */
d452c5b6 226 uint32_t wrpll;
5358901f
DV
227};
228
e72f9fbf 229struct intel_shared_dpll {
ee7b9f93
JB
230 int refcount; /* count of number of CRTCs sharing this PLL */
231 int active; /* count of number of active CRTCs (i.e. DPMS on) */
232 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
233 const char *name;
234 /* should match the index in the dev_priv->shared_dplls array */
235 enum intel_dpll_id id;
5358901f 236 struct intel_dpll_hw_state hw_state;
96f6128c
DV
237 /* The mode_set hook is optional and should be used together with the
238 * intel_prepare_shared_dpll function. */
15bdd4cf
DV
239 void (*mode_set)(struct drm_i915_private *dev_priv,
240 struct intel_shared_dpll *pll);
e7b903d2
DV
241 void (*enable)(struct drm_i915_private *dev_priv,
242 struct intel_shared_dpll *pll);
243 void (*disable)(struct drm_i915_private *dev_priv,
244 struct intel_shared_dpll *pll);
5358901f
DV
245 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
246 struct intel_shared_dpll *pll,
247 struct intel_dpll_hw_state *hw_state);
ee7b9f93 248};
ee7b9f93 249
e69d0bc1
DV
250/* Used by dp and fdi links */
251struct intel_link_m_n {
252 uint32_t tu;
253 uint32_t gmch_m;
254 uint32_t gmch_n;
255 uint32_t link_m;
256 uint32_t link_n;
257};
258
259void intel_link_compute_m_n(int bpp, int nlanes,
260 int pixel_clock, int link_clock,
261 struct intel_link_m_n *m_n);
262
1da177e4
LT
263/* Interface history:
264 *
265 * 1.1: Original.
0d6aa60b
DA
266 * 1.2: Add Power Management
267 * 1.3: Add vblank support
de227f5f 268 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 269 * 1.5: Add vblank pipe configuration
2228ed67
MD
270 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
271 * - Support vertical blank on secondary display pipe
1da177e4
LT
272 */
273#define DRIVER_MAJOR 1
2228ed67 274#define DRIVER_MINOR 6
1da177e4
LT
275#define DRIVER_PATCHLEVEL 0
276
23bc5982 277#define WATCH_LISTS 0
42d6ab48 278#define WATCH_GTT 0
673a394b 279
0a3e67a4
JB
280struct opregion_header;
281struct opregion_acpi;
282struct opregion_swsci;
283struct opregion_asle;
284
8ee1c3db 285struct intel_opregion {
5bc4418b
BW
286 struct opregion_header __iomem *header;
287 struct opregion_acpi __iomem *acpi;
288 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
289 u32 swsci_gbda_sub_functions;
290 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
291 struct opregion_asle __iomem *asle;
292 void __iomem *vbt;
01fe9dbd 293 u32 __iomem *lid_state;
91a60f20 294 struct work_struct asle_work;
8ee1c3db 295};
44834a67 296#define OPREGION_SIZE (8*1024)
8ee1c3db 297
6ef3d427
CW
298struct intel_overlay;
299struct intel_overlay_error_state;
300
ba8286fa
DV
301struct drm_local_map;
302
7c1c2871 303struct drm_i915_master_private {
ba8286fa 304 struct drm_local_map *sarea;
7c1c2871
DA
305 struct _drm_i915_sarea *sarea_priv;
306};
de151cf6 307#define I915_FENCE_REG_NONE -1
42b5aeab
VS
308#define I915_MAX_NUM_FENCES 32
309/* 32 fences + sign bit for FENCE_REG_NONE */
310#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
311
312struct drm_i915_fence_reg {
007cc8ac 313 struct list_head lru_list;
caea7476 314 struct drm_i915_gem_object *obj;
1690e1eb 315 int pin_count;
de151cf6 316};
7c1c2871 317
9b9d172d 318struct sdvo_device_mapping {
e957d772 319 u8 initialized;
9b9d172d 320 u8 dvo_port;
321 u8 slave_addr;
322 u8 dvo_wiring;
e957d772 323 u8 i2c_pin;
b1083333 324 u8 ddc_pin;
9b9d172d 325};
326
c4a1d9e4
CW
327struct intel_display_error_state;
328
63eeaf38 329struct drm_i915_error_state {
742cbee8 330 struct kref ref;
585b0288
BW
331 struct timeval time;
332
cb383002 333 char error_msg[128];
48b031e3 334 u32 reset_count;
62d5d69b 335 u32 suspend_count;
cb383002 336
585b0288 337 /* Generic register state */
63eeaf38
JB
338 u32 eir;
339 u32 pgtbl_er;
be998e2e 340 u32 ier;
885ea5a8 341 u32 gtier[4];
b9a3906b 342 u32 ccid;
0f3b6849
CW
343 u32 derrmr;
344 u32 forcewake;
585b0288
BW
345 u32 error; /* gen6+ */
346 u32 err_int; /* gen7 */
347 u32 done_reg;
91ec5d11
BW
348 u32 gac_eco;
349 u32 gam_ecochk;
350 u32 gab_ctl;
351 u32 gfx_mode;
585b0288 352 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
353 u64 fence[I915_MAX_NUM_FENCES];
354 struct intel_overlay_error_state *overlay;
355 struct intel_display_error_state *display;
0ca36d78 356 struct drm_i915_error_object *semaphore_obj;
585b0288 357
52d39a21 358 struct drm_i915_error_ring {
372fbb8e 359 bool valid;
362b8af7
BW
360 /* Software tracked state */
361 bool waiting;
362 int hangcheck_score;
363 enum intel_ring_hangcheck_action hangcheck_action;
364 int num_requests;
365
366 /* our own tracking of ring head and tail */
367 u32 cpu_ring_head;
368 u32 cpu_ring_tail;
369
370 u32 semaphore_seqno[I915_NUM_RINGS - 1];
371
372 /* Register state */
373 u32 tail;
374 u32 head;
375 u32 ctl;
376 u32 hws;
377 u32 ipeir;
378 u32 ipehr;
379 u32 instdone;
362b8af7
BW
380 u32 bbstate;
381 u32 instpm;
382 u32 instps;
383 u32 seqno;
384 u64 bbaddr;
50877445 385 u64 acthd;
362b8af7 386 u32 fault_reg;
13ffadd1 387 u64 faddr;
362b8af7
BW
388 u32 rc_psmi; /* sleep state */
389 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
390
52d39a21
CW
391 struct drm_i915_error_object {
392 int page_count;
393 u32 gtt_offset;
394 u32 *pages[0];
ab0e7ff9 395 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 396
52d39a21
CW
397 struct drm_i915_error_request {
398 long jiffies;
399 u32 seqno;
ee4f42b1 400 u32 tail;
52d39a21 401 } *requests;
6c7a01ec
BW
402
403 struct {
404 u32 gfx_mode;
405 union {
406 u64 pdp[4];
407 u32 pp_dir_base;
408 };
409 } vm_info;
ab0e7ff9
CW
410
411 pid_t pid;
412 char comm[TASK_COMM_LEN];
52d39a21 413 } ring[I915_NUM_RINGS];
3a448734 414
9df30794 415 struct drm_i915_error_buffer {
a779e5ab 416 u32 size;
9df30794 417 u32 name;
0201f1ec 418 u32 rseqno, wseqno;
9df30794
CW
419 u32 gtt_offset;
420 u32 read_domains;
421 u32 write_domain;
4b9de737 422 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
423 s32 pinned:2;
424 u32 tiling:2;
425 u32 dirty:1;
426 u32 purgeable:1;
5cc9ed4b 427 u32 userptr:1;
5d1333fc 428 s32 ring:4;
f56383cb 429 u32 cache_level:3;
95f5301d 430 } **active_bo, **pinned_bo;
6c7a01ec 431
95f5301d 432 u32 *active_bo_count, *pinned_bo_count;
3a448734 433 u32 vm_count;
63eeaf38
JB
434};
435
7bd688cd 436struct intel_connector;
b8cecdf5 437struct intel_crtc_config;
46f297fb 438struct intel_plane_config;
0e8ffe1b 439struct intel_crtc;
ee9300bb
DV
440struct intel_limit;
441struct dpll;
b8cecdf5 442
e70236a8 443struct drm_i915_display_funcs {
ee5382ae 444 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 445 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
446 void (*disable_fbc)(struct drm_device *dev);
447 int (*get_display_clock_speed)(struct drm_device *dev);
448 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
449 /**
450 * find_dpll() - Find the best values for the PLL
451 * @limit: limits for the PLL
452 * @crtc: current CRTC
453 * @target: target frequency in kHz
454 * @refclk: reference clock frequency in kHz
455 * @match_clock: if provided, @best_clock P divider must
456 * match the P divider from @match_clock
457 * used for LVDS downclocking
458 * @best_clock: best PLL values found
459 *
460 * Returns true on success, false on failure.
461 */
462 bool (*find_dpll)(const struct intel_limit *limit,
463 struct drm_crtc *crtc,
464 int target, int refclk,
465 struct dpll *match_clock,
466 struct dpll *best_clock);
46ba614c 467 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
468 void (*update_sprite_wm)(struct drm_plane *plane,
469 struct drm_crtc *crtc,
ed57cb8a
DL
470 uint32_t sprite_width, uint32_t sprite_height,
471 int pixel_size, bool enable, bool scaled);
47fab737 472 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
473 /* Returns the active state of the crtc, and if the crtc is active,
474 * fills out the pipe-config with the hw state. */
475 bool (*get_pipe_config)(struct intel_crtc *,
476 struct intel_crtc_config *);
46f297fb
JB
477 void (*get_plane_config)(struct intel_crtc *,
478 struct intel_plane_config *);
f564048e 479 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
480 int x, int y,
481 struct drm_framebuffer *old_fb);
76e5a89c
DV
482 void (*crtc_enable)(struct drm_crtc *crtc);
483 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 484 void (*off)(struct drm_crtc *crtc);
e0dac65e 485 void (*write_eld)(struct drm_connector *connector,
34427052
JN
486 struct drm_crtc *crtc,
487 struct drm_display_mode *mode);
674cf967 488 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 489 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
490 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
491 struct drm_framebuffer *fb,
ed8d1975 492 struct drm_i915_gem_object *obj,
a4872ba6 493 struct intel_engine_cs *ring,
ed8d1975 494 uint32_t flags);
29b9bde6
DV
495 void (*update_primary_plane)(struct drm_crtc *crtc,
496 struct drm_framebuffer *fb,
497 int x, int y);
20afbda2 498 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
499 /* clock updates for mode set */
500 /* cursor updates */
501 /* render clock increase/decrease */
502 /* display clock increase/decrease */
503 /* pll clock increase/decrease */
7bd688cd
JN
504
505 int (*setup_backlight)(struct intel_connector *connector);
7bd688cd
JN
506 uint32_t (*get_backlight)(struct intel_connector *connector);
507 void (*set_backlight)(struct intel_connector *connector,
508 uint32_t level);
509 void (*disable_backlight)(struct intel_connector *connector);
510 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
511};
512
907b28c5 513struct intel_uncore_funcs {
c8d9a590
D
514 void (*force_wake_get)(struct drm_i915_private *dev_priv,
515 int fw_engine);
516 void (*force_wake_put)(struct drm_i915_private *dev_priv,
517 int fw_engine);
0b274481
BW
518
519 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
520 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
521 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
522 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
523
524 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
525 uint8_t val, bool trace);
526 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
527 uint16_t val, bool trace);
528 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
529 uint32_t val, bool trace);
530 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
531 uint64_t val, bool trace);
990bbdad
CW
532};
533
907b28c5
CW
534struct intel_uncore {
535 spinlock_t lock; /** lock is also taken in irq contexts. */
536
537 struct intel_uncore_funcs funcs;
538
539 unsigned fifo_count;
540 unsigned forcewake_count;
aec347ab 541
940aece4
D
542 unsigned fw_rendercount;
543 unsigned fw_mediacount;
544
8232644c 545 struct timer_list force_wake_timer;
907b28c5
CW
546};
547
79fc46df
DL
548#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
549 func(is_mobile) sep \
550 func(is_i85x) sep \
551 func(is_i915g) sep \
552 func(is_i945gm) sep \
553 func(is_g33) sep \
554 func(need_gfx_hws) sep \
555 func(is_g4x) sep \
556 func(is_pineview) sep \
557 func(is_broadwater) sep \
558 func(is_crestline) sep \
559 func(is_ivybridge) sep \
560 func(is_valleyview) sep \
561 func(is_haswell) sep \
7201c0b3 562 func(is_skylake) sep \
b833d685 563 func(is_preliminary) sep \
79fc46df
DL
564 func(has_fbc) sep \
565 func(has_pipe_cxsr) sep \
566 func(has_hotplug) sep \
567 func(cursor_needs_physical) sep \
568 func(has_overlay) sep \
569 func(overlay_needs_physical) sep \
570 func(supports_tv) sep \
dd93be58 571 func(has_llc) sep \
30568c45
DL
572 func(has_ddi) sep \
573 func(has_fpga_dbg)
c96ea64e 574
a587f779
DL
575#define DEFINE_FLAG(name) u8 name:1
576#define SEP_SEMICOLON ;
c96ea64e 577
cfdf1fa2 578struct intel_device_info {
10fce67a 579 u32 display_mmio_offset;
87f1f465 580 u16 device_id;
7eb552ae 581 u8 num_pipes:3;
d615a166 582 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 583 u8 gen;
73ae478c 584 u8 ring_mask; /* Rings supported by the HW */
a587f779 585 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
586 /* Register offsets for the various display pipes and transcoders */
587 int pipe_offsets[I915_MAX_TRANSCODERS];
588 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 589 int palette_offsets[I915_MAX_PIPES];
5efb3e28 590 int cursor_offsets[I915_MAX_PIPES];
cfdf1fa2
KH
591};
592
a587f779
DL
593#undef DEFINE_FLAG
594#undef SEP_SEMICOLON
595
7faf1ab2
DV
596enum i915_cache_level {
597 I915_CACHE_NONE = 0,
350ec881
CW
598 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
599 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
600 caches, eg sampler/render caches, and the
601 large Last-Level-Cache. LLC is coherent with
602 the CPU, but L3 is only visible to the GPU. */
651d794f 603 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
604};
605
e59ec13d
MK
606struct i915_ctx_hang_stats {
607 /* This context had batch pending when hang was declared */
608 unsigned batch_pending;
609
610 /* This context had batch active when hang was declared */
611 unsigned batch_active;
be62acb4
MK
612
613 /* Time when this context was last blamed for a GPU reset */
614 unsigned long guilty_ts;
615
616 /* This context is banned to submit more work */
617 bool banned;
e59ec13d 618};
40521054
BW
619
620/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 621#define DEFAULT_CONTEXT_HANDLE 0
31b7a88d
OM
622/**
623 * struct intel_context - as the name implies, represents a context.
624 * @ref: reference count.
625 * @user_handle: userspace tracking identity for this context.
626 * @remap_slice: l3 row remapping information.
627 * @file_priv: filp associated with this context (NULL for global default
628 * context).
629 * @hang_stats: information about the role of this context in possible GPU
630 * hangs.
631 * @vm: virtual memory space used by this context.
632 * @legacy_hw_ctx: render context backing object and whether it is correctly
633 * initialized (legacy ring submission mechanism only).
634 * @link: link in the global list of contexts.
635 *
636 * Contexts are memory images used by the hardware to store copies of their
637 * internal state.
638 */
273497e5 639struct intel_context {
dce3271b 640 struct kref ref;
821d66dd 641 int user_handle;
3ccfd19d 642 uint8_t remap_slice;
40521054 643 struct drm_i915_file_private *file_priv;
e59ec13d 644 struct i915_ctx_hang_stats hang_stats;
ae6c4806 645 struct i915_hw_ppgtt *ppgtt;
a33afea5 646
c9e003af 647 /* Legacy ring buffer submission */
ea0c76f8
OM
648 struct {
649 struct drm_i915_gem_object *rcs_state;
650 bool initialized;
651 } legacy_hw_ctx;
652
c9e003af 653 /* Execlists */
564ddb2f 654 bool rcs_initialized;
c9e003af
OM
655 struct {
656 struct drm_i915_gem_object *state;
84c2377f 657 struct intel_ringbuffer *ringbuf;
c9e003af
OM
658 } engine[I915_NUM_RINGS];
659
a33afea5 660 struct list_head link;
40521054
BW
661};
662
5c3fe8b0
BW
663struct i915_fbc {
664 unsigned long size;
5e59f717 665 unsigned threshold;
5c3fe8b0
BW
666 unsigned int fb_id;
667 enum plane plane;
668 int y;
669
c4213885 670 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
671 struct drm_mm_node *compressed_llb;
672
da46f936
RV
673 bool false_color;
674
9adccc60
PZ
675 /* Tracks whether the HW is actually enabled, not whether the feature is
676 * possible. */
677 bool enabled;
678
1d73c2a8
RV
679 /* On gen8 some rings cannont perform fbc clean operation so for now
680 * we are doing this on SW with mmio.
681 * This variable works in the opposite information direction
682 * of ring->fbc_dirty telling software on frontbuffer tracking
683 * to perform the cache clean on sw side.
684 */
685 bool need_sw_cache_clean;
686
5c3fe8b0
BW
687 struct intel_fbc_work {
688 struct delayed_work work;
689 struct drm_crtc *crtc;
690 struct drm_framebuffer *fb;
5c3fe8b0
BW
691 } *fbc_work;
692
29ebf90f
CW
693 enum no_fbc_reason {
694 FBC_OK, /* FBC is enabled */
695 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
696 FBC_NO_OUTPUT, /* no outputs enabled to compress */
697 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
698 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
699 FBC_MODE_TOO_LARGE, /* mode too large for compression */
700 FBC_BAD_PLANE, /* fbc not supported on plane */
701 FBC_NOT_TILED, /* buffer not tiled */
702 FBC_MULTIPLE_PIPES, /* more than one pipe active */
703 FBC_MODULE_PARAM,
704 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
705 } no_fbc_reason;
b5e50c3f
JB
706};
707
439d7ac0
PB
708struct i915_drrs {
709 struct intel_connector *connector;
710};
711
2807cf69 712struct intel_dp;
a031d709 713struct i915_psr {
f0355c4a 714 struct mutex lock;
a031d709
RV
715 bool sink_support;
716 bool source_ok;
2807cf69 717 struct intel_dp *enabled;
7c8f8a70
RV
718 bool active;
719 struct delayed_work work;
9ca15301 720 unsigned busy_frontbuffer_bits;
3f51e471 721};
5c3fe8b0 722
3bad0781 723enum intel_pch {
f0350830 724 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
725 PCH_IBX, /* Ibexpeak PCH */
726 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 727 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 728 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 729 PCH_NOP,
3bad0781
ZW
730};
731
988d6ee8
PZ
732enum intel_sbi_destination {
733 SBI_ICLK,
734 SBI_MPHY,
735};
736
b690e96c 737#define QUIRK_PIPEA_FORCE (1<<0)
435793df 738#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 739#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 740#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 741#define QUIRK_PIPEB_FORCE (1<<4)
b690e96c 742
8be48d92 743struct intel_fbdev;
1630fe75 744struct intel_fbc_work;
38651674 745
c2b9152f
DV
746struct intel_gmbus {
747 struct i2c_adapter adapter;
f2ce9faf 748 u32 force_bit;
c2b9152f 749 u32 reg0;
36c785f0 750 u32 gpio_reg;
c167a6fc 751 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
752 struct drm_i915_private *dev_priv;
753};
754
f4c956ad 755struct i915_suspend_saved_registers {
ba8bbcf6
JB
756 u8 saveLBB;
757 u32 saveDSPACNTR;
758 u32 saveDSPBCNTR;
e948e994 759 u32 saveDSPARB;
ba8bbcf6
JB
760 u32 savePIPEACONF;
761 u32 savePIPEBCONF;
762 u32 savePIPEASRC;
763 u32 savePIPEBSRC;
764 u32 saveFPA0;
765 u32 saveFPA1;
766 u32 saveDPLL_A;
767 u32 saveDPLL_A_MD;
768 u32 saveHTOTAL_A;
769 u32 saveHBLANK_A;
770 u32 saveHSYNC_A;
771 u32 saveVTOTAL_A;
772 u32 saveVBLANK_A;
773 u32 saveVSYNC_A;
774 u32 saveBCLRPAT_A;
5586c8bc 775 u32 saveTRANSACONF;
42048781
ZW
776 u32 saveTRANS_HTOTAL_A;
777 u32 saveTRANS_HBLANK_A;
778 u32 saveTRANS_HSYNC_A;
779 u32 saveTRANS_VTOTAL_A;
780 u32 saveTRANS_VBLANK_A;
781 u32 saveTRANS_VSYNC_A;
0da3ea12 782 u32 savePIPEASTAT;
ba8bbcf6
JB
783 u32 saveDSPASTRIDE;
784 u32 saveDSPASIZE;
785 u32 saveDSPAPOS;
585fb111 786 u32 saveDSPAADDR;
ba8bbcf6
JB
787 u32 saveDSPASURF;
788 u32 saveDSPATILEOFF;
789 u32 savePFIT_PGM_RATIOS;
0eb96d6e 790 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
791 u32 saveBLC_PWM_CTL;
792 u32 saveBLC_PWM_CTL2;
07bf139b 793 u32 saveBLC_HIST_CTL_B;
42048781
ZW
794 u32 saveBLC_CPU_PWM_CTL;
795 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
796 u32 saveFPB0;
797 u32 saveFPB1;
798 u32 saveDPLL_B;
799 u32 saveDPLL_B_MD;
800 u32 saveHTOTAL_B;
801 u32 saveHBLANK_B;
802 u32 saveHSYNC_B;
803 u32 saveVTOTAL_B;
804 u32 saveVBLANK_B;
805 u32 saveVSYNC_B;
806 u32 saveBCLRPAT_B;
5586c8bc 807 u32 saveTRANSBCONF;
42048781
ZW
808 u32 saveTRANS_HTOTAL_B;
809 u32 saveTRANS_HBLANK_B;
810 u32 saveTRANS_HSYNC_B;
811 u32 saveTRANS_VTOTAL_B;
812 u32 saveTRANS_VBLANK_B;
813 u32 saveTRANS_VSYNC_B;
0da3ea12 814 u32 savePIPEBSTAT;
ba8bbcf6
JB
815 u32 saveDSPBSTRIDE;
816 u32 saveDSPBSIZE;
817 u32 saveDSPBPOS;
585fb111 818 u32 saveDSPBADDR;
ba8bbcf6
JB
819 u32 saveDSPBSURF;
820 u32 saveDSPBTILEOFF;
585fb111
JB
821 u32 saveVGA0;
822 u32 saveVGA1;
823 u32 saveVGA_PD;
ba8bbcf6
JB
824 u32 saveVGACNTRL;
825 u32 saveADPA;
826 u32 saveLVDS;
585fb111
JB
827 u32 savePP_ON_DELAYS;
828 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
829 u32 saveDVOA;
830 u32 saveDVOB;
831 u32 saveDVOC;
832 u32 savePP_ON;
833 u32 savePP_OFF;
834 u32 savePP_CONTROL;
585fb111 835 u32 savePP_DIVISOR;
ba8bbcf6
JB
836 u32 savePFIT_CONTROL;
837 u32 save_palette_a[256];
838 u32 save_palette_b[256];
ba8bbcf6 839 u32 saveFBC_CONTROL;
0da3ea12
JB
840 u32 saveIER;
841 u32 saveIIR;
842 u32 saveIMR;
42048781
ZW
843 u32 saveDEIER;
844 u32 saveDEIMR;
845 u32 saveGTIER;
846 u32 saveGTIMR;
847 u32 saveFDI_RXA_IMR;
848 u32 saveFDI_RXB_IMR;
1f84e550 849 u32 saveCACHE_MODE_0;
1f84e550 850 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
851 u32 saveSWF0[16];
852 u32 saveSWF1[16];
853 u32 saveSWF2[3];
854 u8 saveMSR;
855 u8 saveSR[8];
123f794f 856 u8 saveGR[25];
ba8bbcf6 857 u8 saveAR_INDEX;
a59e122a 858 u8 saveAR[21];
ba8bbcf6 859 u8 saveDACMASK;
a59e122a 860 u8 saveCR[37];
4b9de737 861 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
862 u32 saveCURACNTR;
863 u32 saveCURAPOS;
864 u32 saveCURABASE;
865 u32 saveCURBCNTR;
866 u32 saveCURBPOS;
867 u32 saveCURBBASE;
868 u32 saveCURSIZE;
a4fc5ed6
KP
869 u32 saveDP_B;
870 u32 saveDP_C;
871 u32 saveDP_D;
872 u32 savePIPEA_GMCH_DATA_M;
873 u32 savePIPEB_GMCH_DATA_M;
874 u32 savePIPEA_GMCH_DATA_N;
875 u32 savePIPEB_GMCH_DATA_N;
876 u32 savePIPEA_DP_LINK_M;
877 u32 savePIPEB_DP_LINK_M;
878 u32 savePIPEA_DP_LINK_N;
879 u32 savePIPEB_DP_LINK_N;
42048781
ZW
880 u32 saveFDI_RXA_CTL;
881 u32 saveFDI_TXA_CTL;
882 u32 saveFDI_RXB_CTL;
883 u32 saveFDI_TXB_CTL;
884 u32 savePFA_CTL_1;
885 u32 savePFB_CTL_1;
886 u32 savePFA_WIN_SZ;
887 u32 savePFB_WIN_SZ;
888 u32 savePFA_WIN_POS;
889 u32 savePFB_WIN_POS;
5586c8bc
ZW
890 u32 savePCH_DREF_CONTROL;
891 u32 saveDISP_ARB_CTL;
892 u32 savePIPEA_DATA_M1;
893 u32 savePIPEA_DATA_N1;
894 u32 savePIPEA_LINK_M1;
895 u32 savePIPEA_LINK_N1;
896 u32 savePIPEB_DATA_M1;
897 u32 savePIPEB_DATA_N1;
898 u32 savePIPEB_LINK_M1;
899 u32 savePIPEB_LINK_N1;
b5b72e89 900 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 901 u32 savePCH_PORT_HOTPLUG;
f4c956ad 902};
c85aa885 903
ddeea5b0
ID
904struct vlv_s0ix_state {
905 /* GAM */
906 u32 wr_watermark;
907 u32 gfx_prio_ctrl;
908 u32 arb_mode;
909 u32 gfx_pend_tlb0;
910 u32 gfx_pend_tlb1;
911 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
912 u32 media_max_req_count;
913 u32 gfx_max_req_count;
914 u32 render_hwsp;
915 u32 ecochk;
916 u32 bsd_hwsp;
917 u32 blt_hwsp;
918 u32 tlb_rd_addr;
919
920 /* MBC */
921 u32 g3dctl;
922 u32 gsckgctl;
923 u32 mbctl;
924
925 /* GCP */
926 u32 ucgctl1;
927 u32 ucgctl3;
928 u32 rcgctl1;
929 u32 rcgctl2;
930 u32 rstctl;
931 u32 misccpctl;
932
933 /* GPM */
934 u32 gfxpause;
935 u32 rpdeuhwtc;
936 u32 rpdeuc;
937 u32 ecobus;
938 u32 pwrdwnupctl;
939 u32 rp_down_timeout;
940 u32 rp_deucsw;
941 u32 rcubmabdtmr;
942 u32 rcedata;
943 u32 spare2gh;
944
945 /* Display 1 CZ domain */
946 u32 gt_imr;
947 u32 gt_ier;
948 u32 pm_imr;
949 u32 pm_ier;
950 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
951
952 /* GT SA CZ domain */
953 u32 tilectl;
954 u32 gt_fifoctl;
955 u32 gtlc_wake_ctrl;
956 u32 gtlc_survive;
957 u32 pmwgicz;
958
959 /* Display 2 CZ domain */
960 u32 gu_ctl0;
961 u32 gu_ctl1;
962 u32 clock_gate_dis2;
963};
964
bf225f20
CW
965struct intel_rps_ei {
966 u32 cz_clock;
967 u32 render_c0;
968 u32 media_c0;
31685c25
D
969};
970
c85aa885 971struct intel_gen6_power_mgmt {
59cdb63d 972 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
973 struct work_struct work;
974 u32 pm_iir;
59cdb63d 975
b39fb297
BW
976 /* Frequencies are stored in potentially platform dependent multiples.
977 * In other words, *_freq needs to be multiplied by X to be interesting.
978 * Soft limits are those which are used for the dynamic reclocking done
979 * by the driver (raise frequencies under heavy loads, and lower for
980 * lighter loads). Hard limits are those imposed by the hardware.
981 *
982 * A distinction is made for overclocking, which is never enabled by
983 * default, and is considered to be above the hard limit if it's
984 * possible at all.
985 */
986 u8 cur_freq; /* Current frequency (cached, may not == HW) */
987 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
988 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
989 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
990 u8 min_freq; /* AKA RPn. Minimum frequency */
991 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
992 u8 rp1_freq; /* "less than" RP0 power/freqency */
993 u8 rp0_freq; /* Non-overclocked max frequency. */
67c3bf6f 994 u32 cz_freq;
1a01ab3b 995
31685c25 996 u32 ei_interrupt_count;
1a01ab3b 997
dd75fdc8
CW
998 int last_adj;
999 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1000
c0951f0c 1001 bool enabled;
1a01ab3b 1002 struct delayed_work delayed_resume_work;
4fc688ce 1003
bf225f20
CW
1004 /* manual wa residency calculations */
1005 struct intel_rps_ei up_ei, down_ei;
1006
4fc688ce
JB
1007 /*
1008 * Protects RPS/RC6 register access and PCU communication.
1009 * Must be taken after struct_mutex if nested.
1010 */
1011 struct mutex hw_lock;
c85aa885
DV
1012};
1013
1a240d4d
DV
1014/* defined intel_pm.c */
1015extern spinlock_t mchdev_lock;
1016
c85aa885
DV
1017struct intel_ilk_power_mgmt {
1018 u8 cur_delay;
1019 u8 min_delay;
1020 u8 max_delay;
1021 u8 fmax;
1022 u8 fstart;
1023
1024 u64 last_count1;
1025 unsigned long last_time1;
1026 unsigned long chipset_power;
1027 u64 last_count2;
5ed0bdf2 1028 u64 last_time2;
c85aa885
DV
1029 unsigned long gfx_power;
1030 u8 corr;
1031
1032 int c_m;
1033 int r_t;
3e373948
DV
1034
1035 struct drm_i915_gem_object *pwrctx;
1036 struct drm_i915_gem_object *renderctx;
c85aa885
DV
1037};
1038
c6cb582e
ID
1039struct drm_i915_private;
1040struct i915_power_well;
1041
1042struct i915_power_well_ops {
1043 /*
1044 * Synchronize the well's hw state to match the current sw state, for
1045 * example enable/disable it based on the current refcount. Called
1046 * during driver init and resume time, possibly after first calling
1047 * the enable/disable handlers.
1048 */
1049 void (*sync_hw)(struct drm_i915_private *dev_priv,
1050 struct i915_power_well *power_well);
1051 /*
1052 * Enable the well and resources that depend on it (for example
1053 * interrupts located on the well). Called after the 0->1 refcount
1054 * transition.
1055 */
1056 void (*enable)(struct drm_i915_private *dev_priv,
1057 struct i915_power_well *power_well);
1058 /*
1059 * Disable the well and resources that depend on it. Called after
1060 * the 1->0 refcount transition.
1061 */
1062 void (*disable)(struct drm_i915_private *dev_priv,
1063 struct i915_power_well *power_well);
1064 /* Returns the hw enabled state. */
1065 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1066 struct i915_power_well *power_well);
1067};
1068
a38911a3
WX
1069/* Power well structure for haswell */
1070struct i915_power_well {
c1ca727f 1071 const char *name;
6f3ef5dd 1072 bool always_on;
a38911a3
WX
1073 /* power well enable/disable usage count */
1074 int count;
bfafe93a
ID
1075 /* cached hw enabled state */
1076 bool hw_enabled;
c1ca727f 1077 unsigned long domains;
77961eb9 1078 unsigned long data;
c6cb582e 1079 const struct i915_power_well_ops *ops;
a38911a3
WX
1080};
1081
83c00f55 1082struct i915_power_domains {
baa70707
ID
1083 /*
1084 * Power wells needed for initialization at driver init and suspend
1085 * time are on. They are kept on until after the first modeset.
1086 */
1087 bool init_power_on;
0d116a29 1088 bool initializing;
c1ca727f 1089 int power_well_count;
baa70707 1090
83c00f55 1091 struct mutex lock;
1da51581 1092 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1093 struct i915_power_well *power_wells;
83c00f55
ID
1094};
1095
231f42a4
DV
1096struct i915_dri1_state {
1097 unsigned allow_batchbuffer : 1;
1098 u32 __iomem *gfx_hws_cpu_addr;
1099
1100 unsigned int cpp;
1101 int back_offset;
1102 int front_offset;
1103 int current_page;
1104 int page_flipping;
1105
1106 uint32_t counter;
1107};
1108
db1b76ca
DV
1109struct i915_ums_state {
1110 /**
1111 * Flag if the X Server, and thus DRM, is not currently in
1112 * control of the device.
1113 *
1114 * This is set between LeaveVT and EnterVT. It needs to be
1115 * replaced with a semaphore. It also needs to be
1116 * transitioned away from for kernel modesetting.
1117 */
1118 int mm_suspended;
1119};
1120
35a85ac6 1121#define MAX_L3_SLICES 2
a4da4fa4 1122struct intel_l3_parity {
35a85ac6 1123 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1124 struct work_struct error_work;
35a85ac6 1125 int which_slice;
a4da4fa4
DV
1126};
1127
4b5aed62 1128struct i915_gem_mm {
4b5aed62
DV
1129 /** Memory allocator for GTT stolen memory */
1130 struct drm_mm stolen;
4b5aed62
DV
1131 /** List of all objects in gtt_space. Used to restore gtt
1132 * mappings on resume */
1133 struct list_head bound_list;
1134 /**
1135 * List of objects which are not bound to the GTT (thus
1136 * are idle and not used by the GPU) but still have
1137 * (presumably uncached) pages still attached.
1138 */
1139 struct list_head unbound_list;
1140
1141 /** Usable portion of the GTT for GEM */
1142 unsigned long stolen_base; /* limited to low memory (32-bit) */
1143
4b5aed62
DV
1144 /** PPGTT used for aliasing the PPGTT with the GTT */
1145 struct i915_hw_ppgtt *aliasing_ppgtt;
1146
2cfcd32a 1147 struct notifier_block oom_notifier;
ceabbba5 1148 struct shrinker shrinker;
4b5aed62
DV
1149 bool shrinker_no_lock_stealing;
1150
4b5aed62
DV
1151 /** LRU list of objects with fence regs on them. */
1152 struct list_head fence_list;
1153
1154 /**
1155 * We leave the user IRQ off as much as possible,
1156 * but this means that requests will finish and never
1157 * be retired once the system goes idle. Set a timer to
1158 * fire periodically while the ring is running. When it
1159 * fires, go retire requests.
1160 */
1161 struct delayed_work retire_work;
1162
b29c19b6
CW
1163 /**
1164 * When we detect an idle GPU, we want to turn on
1165 * powersaving features. So once we see that there
1166 * are no more requests outstanding and no more
1167 * arrive within a small period of time, we fire
1168 * off the idle_work.
1169 */
1170 struct delayed_work idle_work;
1171
4b5aed62
DV
1172 /**
1173 * Are we in a non-interruptible section of code like
1174 * modesetting?
1175 */
1176 bool interruptible;
1177
f62a0076
CW
1178 /**
1179 * Is the GPU currently considered idle, or busy executing userspace
1180 * requests? Whilst idle, we attempt to power down the hardware and
1181 * display clocks. In order to reduce the effect on performance, there
1182 * is a slight delay before we do so.
1183 */
1184 bool busy;
1185
bdf1e7e3
DV
1186 /* the indicator for dispatch video commands on two BSD rings */
1187 int bsd_ring_dispatch_index;
1188
4b5aed62
DV
1189 /** Bit 6 swizzling required for X tiling */
1190 uint32_t bit_6_swizzle_x;
1191 /** Bit 6 swizzling required for Y tiling */
1192 uint32_t bit_6_swizzle_y;
1193
4b5aed62 1194 /* accounting, useful for userland debugging */
c20e8355 1195 spinlock_t object_stat_lock;
4b5aed62
DV
1196 size_t object_memory;
1197 u32 object_count;
1198};
1199
edc3d884 1200struct drm_i915_error_state_buf {
0a4cd7c8 1201 struct drm_i915_private *i915;
edc3d884
MK
1202 unsigned bytes;
1203 unsigned size;
1204 int err;
1205 u8 *buf;
1206 loff_t start;
1207 loff_t pos;
1208};
1209
fc16b48b
MK
1210struct i915_error_state_file_priv {
1211 struct drm_device *dev;
1212 struct drm_i915_error_state *error;
1213};
1214
99584db3
DV
1215struct i915_gpu_error {
1216 /* For hangcheck timer */
1217#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1218#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1219 /* Hang gpu twice in this window and your context gets banned */
1220#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1221
99584db3 1222 struct timer_list hangcheck_timer;
99584db3
DV
1223
1224 /* For reset and error_state handling. */
1225 spinlock_t lock;
1226 /* Protected by the above dev->gpu_error.lock. */
1227 struct drm_i915_error_state *first_error;
1228 struct work_struct work;
99584db3 1229
094f9a54
CW
1230
1231 unsigned long missed_irq_rings;
1232
1f83fee0 1233 /**
2ac0f450 1234 * State variable controlling the reset flow and count
1f83fee0 1235 *
2ac0f450
MK
1236 * This is a counter which gets incremented when reset is triggered,
1237 * and again when reset has been handled. So odd values (lowest bit set)
1238 * means that reset is in progress and even values that
1239 * (reset_counter >> 1):th reset was successfully completed.
1240 *
1241 * If reset is not completed succesfully, the I915_WEDGE bit is
1242 * set meaning that hardware is terminally sour and there is no
1243 * recovery. All waiters on the reset_queue will be woken when
1244 * that happens.
1245 *
1246 * This counter is used by the wait_seqno code to notice that reset
1247 * event happened and it needs to restart the entire ioctl (since most
1248 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1249 *
1250 * This is important for lock-free wait paths, where no contended lock
1251 * naturally enforces the correct ordering between the bail-out of the
1252 * waiter and the gpu reset work code.
1f83fee0
DV
1253 */
1254 atomic_t reset_counter;
1255
1f83fee0 1256#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1257#define I915_WEDGED (1 << 31)
1f83fee0
DV
1258
1259 /**
1260 * Waitqueue to signal when the reset has completed. Used by clients
1261 * that wait for dev_priv->mm.wedged to settle.
1262 */
1263 wait_queue_head_t reset_queue;
33196ded 1264
88b4aa87
MK
1265 /* Userspace knobs for gpu hang simulation;
1266 * combines both a ring mask, and extra flags
1267 */
1268 u32 stop_rings;
1269#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1270#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1271
1272 /* For missed irq/seqno simulation. */
1273 unsigned int test_irq_rings;
6689c167
MA
1274
1275 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1276 bool reload_in_reset;
99584db3
DV
1277};
1278
b8efb17b
ZR
1279enum modeset_restore {
1280 MODESET_ON_LID_OPEN,
1281 MODESET_DONE,
1282 MODESET_SUSPENDED,
1283};
1284
6acab15a 1285struct ddi_vbt_port_info {
ce4dd49e
DL
1286 /*
1287 * This is an index in the HDMI/DVI DDI buffer translation table.
1288 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1289 * populate this field.
1290 */
1291#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1292 uint8_t hdmi_level_shift;
311a2094
PZ
1293
1294 uint8_t supports_dvi:1;
1295 uint8_t supports_hdmi:1;
1296 uint8_t supports_dp:1;
6acab15a
PZ
1297};
1298
83a7280e
PB
1299enum drrs_support_type {
1300 DRRS_NOT_SUPPORTED = 0,
1301 STATIC_DRRS_SUPPORT = 1,
1302 SEAMLESS_DRRS_SUPPORT = 2
1303};
1304
41aa3448
RV
1305struct intel_vbt_data {
1306 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1307 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1308
1309 /* Feature bits */
1310 unsigned int int_tv_support:1;
1311 unsigned int lvds_dither:1;
1312 unsigned int lvds_vbt:1;
1313 unsigned int int_crt_support:1;
1314 unsigned int lvds_use_ssc:1;
1315 unsigned int display_clock_mode:1;
1316 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1317 unsigned int has_mipi:1;
41aa3448
RV
1318 int lvds_ssc_freq;
1319 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1320
83a7280e
PB
1321 enum drrs_support_type drrs_type;
1322
41aa3448
RV
1323 /* eDP */
1324 int edp_rate;
1325 int edp_lanes;
1326 int edp_preemphasis;
1327 int edp_vswing;
1328 bool edp_initialized;
1329 bool edp_support;
1330 int edp_bpp;
1331 struct edp_power_seq edp_pps;
1332
f00076d2
JN
1333 struct {
1334 u16 pwm_freq_hz;
39fbc9c8 1335 bool present;
f00076d2 1336 bool active_low_pwm;
1de6068e 1337 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1338 } backlight;
1339
d17c5443
SK
1340 /* MIPI DSI */
1341 struct {
3e6bd011 1342 u16 port;
d17c5443 1343 u16 panel_id;
d3b542fc
SK
1344 struct mipi_config *config;
1345 struct mipi_pps_data *pps;
1346 u8 seq_version;
1347 u32 size;
1348 u8 *data;
1349 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1350 } dsi;
1351
41aa3448
RV
1352 int crt_ddc_pin;
1353
1354 int child_dev_num;
768f69c9 1355 union child_device_config *child_dev;
6acab15a
PZ
1356
1357 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1358};
1359
77c122bc
VS
1360enum intel_ddb_partitioning {
1361 INTEL_DDB_PART_1_2,
1362 INTEL_DDB_PART_5_6, /* IVB+ */
1363};
1364
1fd527cc
VS
1365struct intel_wm_level {
1366 bool enable;
1367 uint32_t pri_val;
1368 uint32_t spr_val;
1369 uint32_t cur_val;
1370 uint32_t fbc_val;
1371};
1372
820c1980 1373struct ilk_wm_values {
609cedef
VS
1374 uint32_t wm_pipe[3];
1375 uint32_t wm_lp[3];
1376 uint32_t wm_lp_spr[3];
1377 uint32_t wm_linetime[3];
1378 bool enable_fbc_wm;
1379 enum intel_ddb_partitioning partitioning;
1380};
1381
c67a470b 1382/*
765dab67
PZ
1383 * This struct helps tracking the state needed for runtime PM, which puts the
1384 * device in PCI D3 state. Notice that when this happens, nothing on the
1385 * graphics device works, even register access, so we don't get interrupts nor
1386 * anything else.
c67a470b 1387 *
765dab67
PZ
1388 * Every piece of our code that needs to actually touch the hardware needs to
1389 * either call intel_runtime_pm_get or call intel_display_power_get with the
1390 * appropriate power domain.
a8a8bd54 1391 *
765dab67
PZ
1392 * Our driver uses the autosuspend delay feature, which means we'll only really
1393 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1394 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1395 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1396 *
1397 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1398 * goes back to false exactly before we reenable the IRQs. We use this variable
1399 * to check if someone is trying to enable/disable IRQs while they're supposed
1400 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1401 * case it happens.
c67a470b 1402 *
765dab67 1403 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1404 */
5d584b2e
PZ
1405struct i915_runtime_pm {
1406 bool suspended;
2aeb7d3a 1407 bool irqs_enabled;
c67a470b
PZ
1408};
1409
926321d5
DV
1410enum intel_pipe_crc_source {
1411 INTEL_PIPE_CRC_SOURCE_NONE,
1412 INTEL_PIPE_CRC_SOURCE_PLANE1,
1413 INTEL_PIPE_CRC_SOURCE_PLANE2,
1414 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1415 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1416 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1417 INTEL_PIPE_CRC_SOURCE_TV,
1418 INTEL_PIPE_CRC_SOURCE_DP_B,
1419 INTEL_PIPE_CRC_SOURCE_DP_C,
1420 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1421 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1422 INTEL_PIPE_CRC_SOURCE_MAX,
1423};
1424
8bf1e9f1 1425struct intel_pipe_crc_entry {
ac2300d4 1426 uint32_t frame;
8bf1e9f1
SH
1427 uint32_t crc[5];
1428};
1429
b2c88f5b 1430#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1431struct intel_pipe_crc {
d538bbdf
DL
1432 spinlock_t lock;
1433 bool opened; /* exclusive access to the result file */
e5f75aca 1434 struct intel_pipe_crc_entry *entries;
926321d5 1435 enum intel_pipe_crc_source source;
d538bbdf 1436 int head, tail;
07144428 1437 wait_queue_head_t wq;
8bf1e9f1
SH
1438};
1439
f99d7069
DV
1440struct i915_frontbuffer_tracking {
1441 struct mutex lock;
1442
1443 /*
1444 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1445 * scheduled flips.
1446 */
1447 unsigned busy_bits;
1448 unsigned flip_bits;
1449};
1450
77fec556 1451struct drm_i915_private {
f4c956ad 1452 struct drm_device *dev;
42dcedd4 1453 struct kmem_cache *slab;
f4c956ad 1454
5c969aa7 1455 const struct intel_device_info info;
f4c956ad
DV
1456
1457 int relative_constants_mode;
1458
1459 void __iomem *regs;
1460
907b28c5 1461 struct intel_uncore uncore;
f4c956ad
DV
1462
1463 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1464
28c70f16 1465
f4c956ad
DV
1466 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1467 * controller on different i2c buses. */
1468 struct mutex gmbus_mutex;
1469
1470 /**
1471 * Base address of the gmbus and gpio block.
1472 */
1473 uint32_t gpio_mmio_base;
1474
b6fdd0f2
SS
1475 /* MMIO base address for MIPI regs */
1476 uint32_t mipi_mmio_base;
1477
28c70f16
DV
1478 wait_queue_head_t gmbus_wait_queue;
1479
f4c956ad 1480 struct pci_dev *bridge_dev;
a4872ba6 1481 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1482 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1483 uint32_t last_seqno, next_seqno;
f4c956ad 1484
ba8286fa 1485 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1486 struct resource mch_res;
1487
f4c956ad
DV
1488 /* protects the irq masks */
1489 spinlock_t irq_lock;
1490
84c33a64
SG
1491 /* protects the mmio flip data */
1492 spinlock_t mmio_flip_lock;
1493
f8b79e58
ID
1494 bool display_irqs_enabled;
1495
9ee32fea
DV
1496 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1497 struct pm_qos_request pm_qos;
1498
f4c956ad 1499 /* DPIO indirect register protection */
09153000 1500 struct mutex dpio_lock;
f4c956ad
DV
1501
1502 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1503 union {
1504 u32 irq_mask;
1505 u32 de_irq_mask[I915_MAX_PIPES];
1506 };
f4c956ad 1507 u32 gt_irq_mask;
605cd25b 1508 u32 pm_irq_mask;
a6706b45 1509 u32 pm_rps_events;
91d181dd 1510 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1511
f4c956ad 1512 struct work_struct hotplug_work;
b543fb04
EE
1513 struct {
1514 unsigned long hpd_last_jiffies;
1515 int hpd_cnt;
1516 enum {
1517 HPD_ENABLED = 0,
1518 HPD_DISABLED = 1,
1519 HPD_MARK_DISABLED = 2
1520 } hpd_mark;
1521 } hpd_stats[HPD_NUM_PINS];
142e2398 1522 u32 hpd_event_bits;
6323751d 1523 struct delayed_work hotplug_reenable_work;
f4c956ad 1524
5c3fe8b0 1525 struct i915_fbc fbc;
439d7ac0 1526 struct i915_drrs drrs;
f4c956ad 1527 struct intel_opregion opregion;
41aa3448 1528 struct intel_vbt_data vbt;
f4c956ad
DV
1529
1530 /* overlay */
1531 struct intel_overlay *overlay;
f4c956ad 1532
58c68779 1533 /* backlight registers and fields in struct intel_panel */
07f11d49 1534 struct mutex backlight_lock;
31ad8ec6 1535
f4c956ad 1536 /* LVDS info */
f4c956ad
DV
1537 bool no_aux_handshake;
1538
e39b999a
VS
1539 /* protects panel power sequencer state */
1540 struct mutex pps_mutex;
1541
f4c956ad
DV
1542 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1543 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1544 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1545
1546 unsigned int fsb_freq, mem_freq, is_ddr3;
d60c4473 1547 unsigned int vlv_cdclk_freq;
f4c956ad 1548
645416f5
DV
1549 /**
1550 * wq - Driver workqueue for GEM.
1551 *
1552 * NOTE: Work items scheduled here are not allowed to grab any modeset
1553 * locks, for otherwise the flushing done in the pageflip code will
1554 * result in deadlocks.
1555 */
f4c956ad
DV
1556 struct workqueue_struct *wq;
1557
1558 /* Display functions */
1559 struct drm_i915_display_funcs display;
1560
1561 /* PCH chipset type */
1562 enum intel_pch pch_type;
17a303ec 1563 unsigned short pch_id;
f4c956ad
DV
1564
1565 unsigned long quirks;
1566
b8efb17b
ZR
1567 enum modeset_restore modeset_restore;
1568 struct mutex modeset_restore_lock;
673a394b 1569
a7bbbd63 1570 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1571 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1572
4b5aed62 1573 struct i915_gem_mm mm;
ad46cb53
CW
1574 DECLARE_HASHTABLE(mm_structs, 7);
1575 struct mutex mm_lock;
8781342d 1576
8781342d
DV
1577 /* Kernel Modesetting */
1578
9b9d172d 1579 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1580
76c4ac04
DL
1581 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1582 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1583 wait_queue_head_t pending_flip_queue;
1584
c4597872
DV
1585#ifdef CONFIG_DEBUG_FS
1586 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1587#endif
1588
e72f9fbf
DV
1589 int num_shared_dpll;
1590 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
e4607fcf 1591 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1592
888b5995
AS
1593 /*
1594 * workarounds are currently applied at different places and
1595 * changes are being done to consolidate them so exact count is
1596 * not clear at this point, use a max value for now.
1597 */
1598#define I915_MAX_WA_REGS 16
1599 struct {
1600 u32 addr;
1601 u32 value;
1602 /* bitmask representing WA bits */
1603 u32 mask;
1604 } intel_wa_regs[I915_MAX_WA_REGS];
1605 u32 num_wa_regs;
1606
652c393a
JB
1607 /* Reclocking support */
1608 bool render_reclock_avail;
1609 bool lvds_downclock_avail;
18f9ed12
ZY
1610 /* indicates the reduced downclock for LVDS*/
1611 int lvds_downclock;
f99d7069
DV
1612
1613 struct i915_frontbuffer_tracking fb_tracking;
1614
652c393a 1615 u16 orig_clock;
f97108d1 1616
c4804411 1617 bool mchbar_need_disable;
f97108d1 1618
a4da4fa4
DV
1619 struct intel_l3_parity l3_parity;
1620
59124506
BW
1621 /* Cannot be determined by PCIID. You must always read a register. */
1622 size_t ellc_size;
1623
c6a828d3 1624 /* gen6+ rps state */
c85aa885 1625 struct intel_gen6_power_mgmt rps;
c6a828d3 1626
20e4d407
DV
1627 /* ilk-only ips/rps state. Everything in here is protected by the global
1628 * mchdev_lock in intel_pm.c */
c85aa885 1629 struct intel_ilk_power_mgmt ips;
b5e50c3f 1630
83c00f55 1631 struct i915_power_domains power_domains;
a38911a3 1632
a031d709 1633 struct i915_psr psr;
3f51e471 1634
99584db3 1635 struct i915_gpu_error gpu_error;
ae681d96 1636
c9cddffc
JB
1637 struct drm_i915_gem_object *vlv_pctx;
1638
4520f53a 1639#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1640 /* list of fbdev register on this device */
1641 struct intel_fbdev *fbdev;
82e3b8c1 1642 struct work_struct fbdev_suspend_work;
4520f53a 1643#endif
e953fd7b
CW
1644
1645 struct drm_property *broadcast_rgb_property;
3f43c48d 1646 struct drm_property *force_audio_property;
e3689190 1647
254f965c 1648 uint32_t hw_context_size;
a33afea5 1649 struct list_head context_list;
f4c956ad 1650
3e68320e 1651 u32 fdi_rx_config;
68d18ad7 1652
842f1c8b 1653 u32 suspend_count;
f4c956ad 1654 struct i915_suspend_saved_registers regfile;
ddeea5b0 1655 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1656
53615a5e
VS
1657 struct {
1658 /*
1659 * Raw watermark latency values:
1660 * in 0.1us units for WM0,
1661 * in 0.5us units for WM1+.
1662 */
1663 /* primary */
1664 uint16_t pri_latency[5];
1665 /* sprite */
1666 uint16_t spr_latency[5];
1667 /* cursor */
1668 uint16_t cur_latency[5];
609cedef
VS
1669
1670 /* current hardware state */
820c1980 1671 struct ilk_wm_values hw;
53615a5e
VS
1672 } wm;
1673
8a187455
PZ
1674 struct i915_runtime_pm pm;
1675
13cf5504
DA
1676 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1677 u32 long_hpd_port_mask;
1678 u32 short_hpd_port_mask;
1679 struct work_struct dig_port_work;
1680
0e32b39c
DA
1681 /*
1682 * if we get a HPD irq from DP and a HPD irq from non-DP
1683 * the non-DP HPD could block the workqueue on a mode config
1684 * mutex getting, that userspace may have taken. However
1685 * userspace is waiting on the DP workqueue to run which is
1686 * blocked behind the non-DP one.
1687 */
1688 struct workqueue_struct *dp_wq;
1689
69769f9a
VS
1690 uint32_t bios_vgacntr;
1691
231f42a4
DV
1692 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1693 * here! */
1694 struct i915_dri1_state dri1;
db1b76ca
DV
1695 /* Old ums support infrastructure, same warning applies. */
1696 struct i915_ums_state ums;
bdf1e7e3 1697
a83014d3
OM
1698 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1699 struct {
1700 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1701 struct intel_engine_cs *ring,
1702 struct intel_context *ctx,
1703 struct drm_i915_gem_execbuffer2 *args,
1704 struct list_head *vmas,
1705 struct drm_i915_gem_object *batch_obj,
1706 u64 exec_start, u32 flags);
1707 int (*init_rings)(struct drm_device *dev);
1708 void (*cleanup_ring)(struct intel_engine_cs *ring);
1709 void (*stop_ring)(struct intel_engine_cs *ring);
1710 } gt;
1711
bdf1e7e3
DV
1712 /*
1713 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1714 * will be rejected. Instead look for a better place.
1715 */
77fec556 1716};
1da177e4 1717
2c1792a1
CW
1718static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1719{
1720 return dev->dev_private;
1721}
1722
b4519513
CW
1723/* Iterate over initialised rings */
1724#define for_each_ring(ring__, dev_priv__, i__) \
1725 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1726 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1727
b1d7e4b4
WF
1728enum hdmi_force_audio {
1729 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1730 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1731 HDMI_AUDIO_AUTO, /* trust EDID */
1732 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1733};
1734
190d6cd5 1735#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1736
37e680a1
CW
1737struct drm_i915_gem_object_ops {
1738 /* Interface between the GEM object and its backing storage.
1739 * get_pages() is called once prior to the use of the associated set
1740 * of pages before to binding them into the GTT, and put_pages() is
1741 * called after we no longer need them. As we expect there to be
1742 * associated cost with migrating pages between the backing storage
1743 * and making them available for the GPU (e.g. clflush), we may hold
1744 * onto the pages after they are no longer referenced by the GPU
1745 * in case they may be used again shortly (for example migrating the
1746 * pages to a different memory domain within the GTT). put_pages()
1747 * will therefore most likely be called when the object itself is
1748 * being released or under memory pressure (where we attempt to
1749 * reap pages for the shrinker).
1750 */
1751 int (*get_pages)(struct drm_i915_gem_object *);
1752 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
1753 int (*dmabuf_export)(struct drm_i915_gem_object *);
1754 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
1755};
1756
a071fa00
DV
1757/*
1758 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1759 * considered to be the frontbuffer for the given plane interface-vise. This
1760 * doesn't mean that the hw necessarily already scans it out, but that any
1761 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1762 *
1763 * We have one bit per pipe and per scanout plane type.
1764 */
1765#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1766#define INTEL_FRONTBUFFER_BITS \
1767 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1768#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1769 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1770#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1771 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1772#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1773 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1774#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1775 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c
DV
1776#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1777 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 1778
673a394b 1779struct drm_i915_gem_object {
c397b908 1780 struct drm_gem_object base;
673a394b 1781
37e680a1
CW
1782 const struct drm_i915_gem_object_ops *ops;
1783
2f633156
BW
1784 /** List of VMAs backed by this object */
1785 struct list_head vma_list;
1786
c1ad11fc
CW
1787 /** Stolen memory for this object, instead of being backed by shmem. */
1788 struct drm_mm_node *stolen;
35c20a60 1789 struct list_head global_list;
673a394b 1790
69dc4987 1791 struct list_head ring_list;
b25cb2f8
BW
1792 /** Used in execbuf to temporarily hold a ref */
1793 struct list_head obj_exec_link;
673a394b
EA
1794
1795 /**
65ce3027
CW
1796 * This is set if the object is on the active lists (has pending
1797 * rendering and so a non-zero seqno), and is not set if it i s on
1798 * inactive (ready to be unbound) list.
673a394b 1799 */
0206e353 1800 unsigned int active:1;
673a394b
EA
1801
1802 /**
1803 * This is set if the object has been written to since last bound
1804 * to the GTT
1805 */
0206e353 1806 unsigned int dirty:1;
778c3544
DV
1807
1808 /**
1809 * Fence register bits (if any) for this object. Will be set
1810 * as needed when mapped into the GTT.
1811 * Protected by dev->struct_mutex.
778c3544 1812 */
4b9de737 1813 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1814
778c3544
DV
1815 /**
1816 * Advice: are the backing pages purgeable?
1817 */
0206e353 1818 unsigned int madv:2;
778c3544 1819
778c3544
DV
1820 /**
1821 * Current tiling mode for the object.
1822 */
0206e353 1823 unsigned int tiling_mode:2;
5d82e3e6
CW
1824 /**
1825 * Whether the tiling parameters for the currently associated fence
1826 * register have changed. Note that for the purposes of tracking
1827 * tiling changes we also treat the unfenced register, the register
1828 * slot that the object occupies whilst it executes a fenced
1829 * command (such as BLT on gen2/3), as a "fence".
1830 */
1831 unsigned int fence_dirty:1;
778c3544 1832
75e9e915
DV
1833 /**
1834 * Is the object at the current location in the gtt mappable and
1835 * fenceable? Used to avoid costly recalculations.
1836 */
0206e353 1837 unsigned int map_and_fenceable:1;
75e9e915 1838
fb7d516a
DV
1839 /**
1840 * Whether the current gtt mapping needs to be mappable (and isn't just
1841 * mappable by accident). Track pin and fault separate for a more
1842 * accurate mappable working set.
1843 */
0206e353
AJ
1844 unsigned int fault_mappable:1;
1845 unsigned int pin_mappable:1;
cc98b413 1846 unsigned int pin_display:1;
fb7d516a 1847
24f3a8cf
AG
1848 /*
1849 * Is the object to be mapped as read-only to the GPU
1850 * Only honoured if hardware has relevant pte bit
1851 */
1852 unsigned long gt_ro:1;
651d794f 1853 unsigned int cache_level:3;
93dfb40c 1854
7bddb01f 1855 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1856 unsigned int has_global_gtt_mapping:1;
9da3da66 1857 unsigned int has_dma_mapping:1;
7bddb01f 1858
a071fa00
DV
1859 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1860
9da3da66 1861 struct sg_table *pages;
a5570178 1862 int pages_pin_count;
673a394b 1863
1286ff73 1864 /* prime dma-buf support */
9a70cc2a
DA
1865 void *dma_buf_vmapping;
1866 int vmapping_count;
1867
a4872ba6 1868 struct intel_engine_cs *ring;
caea7476 1869
1c293ea3 1870 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1871 uint32_t last_read_seqno;
1872 uint32_t last_write_seqno;
caea7476
CW
1873 /** Breadcrumb of last fenced GPU access to the buffer. */
1874 uint32_t last_fenced_seqno;
673a394b 1875
778c3544 1876 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1877 uint32_t stride;
673a394b 1878
80075d49
DV
1879 /** References from framebuffers, locks out tiling changes. */
1880 unsigned long framebuffer_references;
1881
280b713b 1882 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1883 unsigned long *bit_17;
280b713b 1884
79e53945 1885 /** User space pin count and filp owning the pin */
aa5f8021 1886 unsigned long user_pin_count;
79e53945 1887 struct drm_file *pin_filp;
71acb5eb
DA
1888
1889 /** for phy allocated objects */
ba8286fa 1890 struct drm_dma_handle *phys_handle;
673a394b 1891
5cc9ed4b
CW
1892 union {
1893 struct i915_gem_userptr {
1894 uintptr_t ptr;
1895 unsigned read_only :1;
1896 unsigned workers :4;
1897#define I915_GEM_USERPTR_MAX_WORKERS 15
1898
ad46cb53
CW
1899 struct i915_mm_struct *mm;
1900 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
1901 struct work_struct *work;
1902 } userptr;
1903 };
1904};
62b8b215 1905#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1906
a071fa00
DV
1907void i915_gem_track_fb(struct drm_i915_gem_object *old,
1908 struct drm_i915_gem_object *new,
1909 unsigned frontbuffer_bits);
1910
673a394b
EA
1911/**
1912 * Request queue structure.
1913 *
1914 * The request queue allows us to note sequence numbers that have been emitted
1915 * and may be associated with active buffers to be retired.
1916 *
1917 * By keeping this list, we can avoid having to do questionable
1918 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1919 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1920 */
1921struct drm_i915_gem_request {
852835f3 1922 /** On Which ring this request was generated */
a4872ba6 1923 struct intel_engine_cs *ring;
852835f3 1924
673a394b
EA
1925 /** GEM sequence number associated with this request. */
1926 uint32_t seqno;
1927
7d736f4f
MK
1928 /** Position in the ringbuffer of the start of the request */
1929 u32 head;
1930
1931 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1932 u32 tail;
1933
0e50e96b 1934 /** Context related to this request */
273497e5 1935 struct intel_context *ctx;
0e50e96b 1936
7d736f4f
MK
1937 /** Batch buffer related to this request if any */
1938 struct drm_i915_gem_object *batch_obj;
1939
673a394b
EA
1940 /** Time at which this request was emitted, in jiffies. */
1941 unsigned long emitted_jiffies;
1942
b962442e 1943 /** global list entry for this request */
673a394b 1944 struct list_head list;
b962442e 1945
f787a5f5 1946 struct drm_i915_file_private *file_priv;
b962442e
EA
1947 /** file_priv list entry for this request */
1948 struct list_head client_list;
673a394b
EA
1949};
1950
1951struct drm_i915_file_private {
b29c19b6 1952 struct drm_i915_private *dev_priv;
ab0e7ff9 1953 struct drm_file *file;
b29c19b6 1954
673a394b 1955 struct {
99057c81 1956 spinlock_t lock;
b962442e 1957 struct list_head request_list;
b29c19b6 1958 struct delayed_work idle_work;
673a394b 1959 } mm;
40521054 1960 struct idr context_idr;
e59ec13d 1961
b29c19b6 1962 atomic_t rps_wait_boost;
a4872ba6 1963 struct intel_engine_cs *bsd_ring;
673a394b
EA
1964};
1965
351e3db2
BV
1966/*
1967 * A command that requires special handling by the command parser.
1968 */
1969struct drm_i915_cmd_descriptor {
1970 /*
1971 * Flags describing how the command parser processes the command.
1972 *
1973 * CMD_DESC_FIXED: The command has a fixed length if this is set,
1974 * a length mask if not set
1975 * CMD_DESC_SKIP: The command is allowed but does not follow the
1976 * standard length encoding for the opcode range in
1977 * which it falls
1978 * CMD_DESC_REJECT: The command is never allowed
1979 * CMD_DESC_REGISTER: The command should be checked against the
1980 * register whitelist for the appropriate ring
1981 * CMD_DESC_MASTER: The command is allowed if the submitting process
1982 * is the DRM master
1983 */
1984 u32 flags;
1985#define CMD_DESC_FIXED (1<<0)
1986#define CMD_DESC_SKIP (1<<1)
1987#define CMD_DESC_REJECT (1<<2)
1988#define CMD_DESC_REGISTER (1<<3)
1989#define CMD_DESC_BITMASK (1<<4)
1990#define CMD_DESC_MASTER (1<<5)
1991
1992 /*
1993 * The command's unique identification bits and the bitmask to get them.
1994 * This isn't strictly the opcode field as defined in the spec and may
1995 * also include type, subtype, and/or subop fields.
1996 */
1997 struct {
1998 u32 value;
1999 u32 mask;
2000 } cmd;
2001
2002 /*
2003 * The command's length. The command is either fixed length (i.e. does
2004 * not include a length field) or has a length field mask. The flag
2005 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2006 * a length mask. All command entries in a command table must include
2007 * length information.
2008 */
2009 union {
2010 u32 fixed;
2011 u32 mask;
2012 } length;
2013
2014 /*
2015 * Describes where to find a register address in the command to check
2016 * against the ring's register whitelist. Only valid if flags has the
2017 * CMD_DESC_REGISTER bit set.
2018 */
2019 struct {
2020 u32 offset;
2021 u32 mask;
2022 } reg;
2023
2024#define MAX_CMD_DESC_BITMASKS 3
2025 /*
2026 * Describes command checks where a particular dword is masked and
2027 * compared against an expected value. If the command does not match
2028 * the expected value, the parser rejects it. Only valid if flags has
2029 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2030 * are valid.
d4d48035
BV
2031 *
2032 * If the check specifies a non-zero condition_mask then the parser
2033 * only performs the check when the bits specified by condition_mask
2034 * are non-zero.
351e3db2
BV
2035 */
2036 struct {
2037 u32 offset;
2038 u32 mask;
2039 u32 expected;
d4d48035
BV
2040 u32 condition_offset;
2041 u32 condition_mask;
351e3db2
BV
2042 } bits[MAX_CMD_DESC_BITMASKS];
2043};
2044
2045/*
2046 * A table of commands requiring special handling by the command parser.
2047 *
2048 * Each ring has an array of tables. Each table consists of an array of command
2049 * descriptors, which must be sorted with command opcodes in ascending order.
2050 */
2051struct drm_i915_cmd_table {
2052 const struct drm_i915_cmd_descriptor *table;
2053 int count;
2054};
2055
dbbe9127 2056/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2057#define __I915__(p) ({ \
2058 struct drm_i915_private *__p; \
2059 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2060 __p = (struct drm_i915_private *)p; \
2061 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2062 __p = to_i915((struct drm_device *)p); \
2063 else \
2064 BUILD_BUG(); \
2065 __p; \
2066})
dbbe9127 2067#define INTEL_INFO(p) (&__I915__(p)->info)
87f1f465 2068#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
cae5852d 2069
87f1f465
CW
2070#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2071#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2072#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2073#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2074#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2075#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2076#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2077#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2078#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2079#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2080#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2081#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2082#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2083#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2084#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2085#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2086#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2087#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2088#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2089 INTEL_DEVID(dev) == 0x0152 || \
2090 INTEL_DEVID(dev) == 0x015a)
2091#define IS_SNB_GT1(dev) (INTEL_DEVID(dev) == 0x0102 || \
2092 INTEL_DEVID(dev) == 0x0106 || \
2093 INTEL_DEVID(dev) == 0x010A)
70a3eb7a 2094#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
6df4027b 2095#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
4cae9ae0 2096#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
8179f1f0 2097#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
7201c0b3 2098#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
cae5852d 2099#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2100#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2101 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2102#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
87f1f465
CW
2103 ((INTEL_DEVID(dev) & 0xf) == 0x2 || \
2104 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
2105 (INTEL_DEVID(dev) & 0xf) == 0xe))
a0fcbd95
RV
2106#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2107 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2108#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2109 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
5dd8c4c3 2110#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
9435373e 2111#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2112 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2113/* ULX machines are also considered ULT. */
87f1f465
CW
2114#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2115 INTEL_DEVID(dev) == 0x0A1E)
b833d685 2116#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2117
85436696
JB
2118/*
2119 * The genX designation typically refers to the render engine, so render
2120 * capability related checks should use IS_GEN, while display and other checks
2121 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2122 * chips, etc.).
2123 */
cae5852d
ZN
2124#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2125#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2126#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2127#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2128#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2129#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2130#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
b71252dc 2131#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
cae5852d 2132
73ae478c
BW
2133#define RENDER_RING (1<<RCS)
2134#define BSD_RING (1<<VCS)
2135#define BLT_RING (1<<BCS)
2136#define VEBOX_RING (1<<VECS)
845f74a7 2137#define BSD2_RING (1<<VCS2)
63c42e56 2138#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2139#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2140#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2141#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2142#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2143#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2144 to_i915(dev)->ellc_size)
cae5852d
ZN
2145#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2146
254f965c 2147#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2148#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c
JB
2149#define USES_PPGTT(dev) (i915.enable_ppgtt)
2150#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
1d2a314c 2151
05394f39 2152#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2153#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2154
b45305fc
DV
2155/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2156#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
2157/*
2158 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2159 * even when in MSI mode. This results in spurious interrupt warnings if the
2160 * legacy irq no. is shared with another device. The kernel then disables that
2161 * interrupt source and so prevents the other device from working properly.
2162 */
2163#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2164#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2165
cae5852d
ZN
2166/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2167 * rows, which changed the alignment requirements and fence programming.
2168 */
2169#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2170 IS_I915GM(dev)))
2171#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2172#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2173#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
2174#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2175#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2176
2177#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2178#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2179#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2180
2a114cc1 2181#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2182
dd93be58 2183#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2184#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
ed8546ac 2185#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
6157d3c8 2186#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
fd7f8cce 2187 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
affa9354 2188
17a303ec
PZ
2189#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2190#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2191#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2192#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2193#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2194#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2195#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2196#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
17a303ec 2197
2c1792a1 2198#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
e7e7ea20 2199#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2200#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
2201#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2202#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2203#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2204#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2205
5fafe292
SJ
2206#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2207
040d2baa
BW
2208/* DPF == dynamic parity feature */
2209#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2210#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2211
c8735b0c
BW
2212#define GT_FREQUENCY_MULTIPLIER 50
2213
05394f39
CW
2214#include "i915_trace.h"
2215
baa70943 2216extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2217extern int i915_max_ioctl;
2218
6a9ee8af
DA
2219extern int i915_suspend(struct drm_device *dev, pm_message_t state);
2220extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
2221extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2222extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2223
d330a953
JN
2224/* i915_params.c */
2225struct i915_params {
2226 int modeset;
2227 int panel_ignore_lid;
2228 unsigned int powersave;
2229 int semaphores;
2230 unsigned int lvds_downclock;
2231 int lvds_channel_mode;
2232 int panel_use_ssc;
2233 int vbt_sdvo_panel_type;
2234 int enable_rc6;
2235 int enable_fbc;
d330a953 2236 int enable_ppgtt;
127f1003 2237 int enable_execlists;
d330a953
JN
2238 int enable_psr;
2239 unsigned int preliminary_hw_support;
2240 int disable_power_well;
2241 int enable_ips;
e5aa6541 2242 int invert_brightness;
351e3db2 2243 int enable_cmd_parser;
e5aa6541
DL
2244 /* leave bools at the end to not create holes */
2245 bool enable_hangcheck;
2246 bool fastboot;
d330a953
JN
2247 bool prefault_disable;
2248 bool reset;
a0bae57f 2249 bool disable_display;
7a10dfa6 2250 bool disable_vtd_wa;
84c33a64 2251 int use_mmio_flip;
5978118c 2252 bool mmio_debug;
d330a953
JN
2253};
2254extern struct i915_params i915 __read_mostly;
2255
1da177e4 2256 /* i915_dma.c */
d05c617e 2257void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 2258extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 2259extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2260extern int i915_driver_unload(struct drm_device *);
2885f6ac 2261extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2262extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2263extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2264 struct drm_file *file);
673a394b 2265extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2266 struct drm_file *file);
84b1fd10 2267extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 2268#ifdef CONFIG_COMPAT
0d6aa60b
DA
2269extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2270 unsigned long arg);
c43b5634 2271#endif
673a394b 2272extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
2273 struct drm_clip_rect *box,
2274 int DR1, int DR4);
8e96d9c4 2275extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 2276extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2277extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2278extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2279extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2280extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2281int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
1d0d343a 2282void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
7648fa99 2283
1da177e4 2284/* i915_irq.c */
10cd45b6 2285void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2286__printf(3, 4)
2287void i915_handle_error(struct drm_device *dev, bool wedged,
2288 const char *fmt, ...);
1da177e4 2289
76c3552f
D
2290void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2291 int new_delay);
b963291c
DV
2292extern void intel_irq_init(struct drm_i915_private *dev_priv);
2293extern void intel_hpd_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2294int intel_irq_install(struct drm_i915_private *dev_priv);
2295void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5
CW
2296
2297extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2298extern void intel_uncore_early_sanitize(struct drm_device *dev,
2299 bool restore_forcewake);
907b28c5 2300extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2301extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2302extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2303extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
b1f14ad0 2304
7c463586 2305void
50227e1c 2306i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2307 u32 status_mask);
7c463586
KP
2308
2309void
50227e1c 2310i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2311 u32 status_mask);
7c463586 2312
f8b79e58
ID
2313void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2314void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2315
673a394b
EA
2316/* i915_gem.c */
2317int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2318 struct drm_file *file_priv);
2319int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2320 struct drm_file *file_priv);
2321int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2322 struct drm_file *file_priv);
2323int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2324 struct drm_file *file_priv);
2325int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2326 struct drm_file *file_priv);
de151cf6
JB
2327int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2328 struct drm_file *file_priv);
673a394b
EA
2329int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2330 struct drm_file *file_priv);
2331int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2332 struct drm_file *file_priv);
ba8b7ccb
OM
2333void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2334 struct intel_engine_cs *ring);
2335void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2336 struct drm_file *file,
2337 struct intel_engine_cs *ring,
2338 struct drm_i915_gem_object *obj);
a83014d3
OM
2339int i915_gem_ringbuffer_submission(struct drm_device *dev,
2340 struct drm_file *file,
2341 struct intel_engine_cs *ring,
2342 struct intel_context *ctx,
2343 struct drm_i915_gem_execbuffer2 *args,
2344 struct list_head *vmas,
2345 struct drm_i915_gem_object *batch_obj,
2346 u64 exec_start, u32 flags);
673a394b
EA
2347int i915_gem_execbuffer(struct drm_device *dev, void *data,
2348 struct drm_file *file_priv);
76446cac
JB
2349int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2350 struct drm_file *file_priv);
673a394b
EA
2351int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2352 struct drm_file *file_priv);
2353int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2354 struct drm_file *file_priv);
2355int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2356 struct drm_file *file_priv);
199adf40
BW
2357int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2358 struct drm_file *file);
2359int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2360 struct drm_file *file);
673a394b
EA
2361int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2362 struct drm_file *file_priv);
3ef94daa
CW
2363int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2364 struct drm_file *file_priv);
673a394b
EA
2365int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2366 struct drm_file *file_priv);
2367int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2368 struct drm_file *file_priv);
2369int i915_gem_set_tiling(struct drm_device *dev, void *data,
2370 struct drm_file *file_priv);
2371int i915_gem_get_tiling(struct drm_device *dev, void *data,
2372 struct drm_file *file_priv);
5cc9ed4b
CW
2373int i915_gem_init_userptr(struct drm_device *dev);
2374int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2375 struct drm_file *file);
5a125c3c
EA
2376int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2377 struct drm_file *file_priv);
23ba4fd0
BW
2378int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2379 struct drm_file *file_priv);
673a394b 2380void i915_gem_load(struct drm_device *dev);
21ab4e74
CW
2381unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
2382 long target,
2383 unsigned flags);
2384#define I915_SHRINK_PURGEABLE 0x1
2385#define I915_SHRINK_UNBOUND 0x2
2386#define I915_SHRINK_BOUND 0x4
42dcedd4
CW
2387void *i915_gem_object_alloc(struct drm_device *dev);
2388void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2389void i915_gem_object_init(struct drm_i915_gem_object *obj,
2390 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2391struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2392 size_t size);
7e0d96bc
BW
2393void i915_init_vm(struct drm_i915_private *dev_priv,
2394 struct i915_address_space *vm);
673a394b 2395void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2396void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2397
1ec9e26d
DV
2398#define PIN_MAPPABLE 0x1
2399#define PIN_NONBLOCK 0x2
bf3d149b 2400#define PIN_GLOBAL 0x4
d23db88c
CW
2401#define PIN_OFFSET_BIAS 0x8
2402#define PIN_OFFSET_MASK (~4095)
2021746e 2403int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 2404 struct i915_address_space *vm,
2021746e 2405 uint32_t alignment,
d23db88c 2406 uint64_t flags);
07fe0b12 2407int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2408int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2409void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2410void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 2411void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 2412
4c914c0c
BV
2413int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2414 int *needs_clflush);
2415
37e680a1 2416int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
2417static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2418{
67d5a50c
ID
2419 struct sg_page_iter sg_iter;
2420
2421 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 2422 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
2423
2424 return NULL;
9da3da66 2425}
a5570178
CW
2426static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2427{
2428 BUG_ON(obj->pages == NULL);
2429 obj->pages_pin_count++;
2430}
2431static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2432{
2433 BUG_ON(obj->pages_pin_count == 0);
2434 obj->pages_pin_count--;
2435}
2436
54cf91dc 2437int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2438int i915_gem_object_sync(struct drm_i915_gem_object *obj,
a4872ba6 2439 struct intel_engine_cs *to);
e2d05a8b 2440void i915_vma_move_to_active(struct i915_vma *vma,
a4872ba6 2441 struct intel_engine_cs *ring);
ff72145b
DA
2442int i915_gem_dumb_create(struct drm_file *file_priv,
2443 struct drm_device *dev,
2444 struct drm_mode_create_dumb *args);
2445int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2446 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2447/**
2448 * Returns true if seq1 is later than seq2.
2449 */
2450static inline bool
2451i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2452{
2453 return (int32_t)(seq1 - seq2) >= 0;
2454}
2455
fca26bb4
MK
2456int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2457int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2458int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2459int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2460
d8ffa60b
DV
2461bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2462void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
1690e1eb 2463
8d9fc7fd 2464struct drm_i915_gem_request *
a4872ba6 2465i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2466
b29c19b6 2467bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2468void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2469int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2470 bool interruptible);
84c33a64
SG
2471int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno);
2472
1f83fee0
DV
2473static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2474{
2475 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2476 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2477}
2478
2479static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2480{
2ac0f450
MK
2481 return atomic_read(&error->reset_counter) & I915_WEDGED;
2482}
2483
2484static inline u32 i915_reset_count(struct i915_gpu_error *error)
2485{
2486 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2487}
a71d8d94 2488
88b4aa87
MK
2489static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2490{
2491 return dev_priv->gpu_error.stop_rings == 0 ||
2492 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2493}
2494
2495static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2496{
2497 return dev_priv->gpu_error.stop_rings == 0 ||
2498 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2499}
2500
069efc1d 2501void i915_gem_reset(struct drm_device *dev);
000433b6 2502bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2503int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2504int __must_check i915_gem_init(struct drm_device *dev);
a83014d3 2505int i915_gem_init_rings(struct drm_device *dev);
f691e2f4 2506int __must_check i915_gem_init_hw(struct drm_device *dev);
a4872ba6 2507int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
f691e2f4 2508void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2509void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2510int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2511int __must_check i915_gem_suspend(struct drm_device *dev);
a4872ba6 2512int __i915_add_request(struct intel_engine_cs *ring,
0025c077 2513 struct drm_file *file,
7d736f4f 2514 struct drm_i915_gem_object *batch_obj,
0025c077
MK
2515 u32 *seqno);
2516#define i915_add_request(ring, seqno) \
854c94a7 2517 __i915_add_request(ring, NULL, NULL, seqno)
a4872ba6 2518int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
199b2bc2 2519 uint32_t seqno);
de151cf6 2520int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2521int __must_check
2522i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2523 bool write);
2524int __must_check
dabdfe02
CW
2525i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2526int __must_check
2da3b9b9
CW
2527i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2528 u32 alignment,
a4872ba6 2529 struct intel_engine_cs *pipelined);
cc98b413 2530void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
00731155 2531int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 2532 int align);
b29c19b6 2533int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2534void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2535
0fa87796
ID
2536uint32_t
2537i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2538uint32_t
d865110c
ID
2539i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2540 int tiling_mode, bool fenced);
467cffba 2541
e4ffd173
CW
2542int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2543 enum i915_cache_level cache_level);
2544
1286ff73
DV
2545struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2546 struct dma_buf *dma_buf);
2547
2548struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2549 struct drm_gem_object *gem_obj, int flags);
2550
19b2dbde
CW
2551void i915_gem_restore_fences(struct drm_device *dev);
2552
a70a3148
BW
2553unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2554 struct i915_address_space *vm);
2555bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2556bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2557 struct i915_address_space *vm);
2558unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2559 struct i915_address_space *vm);
2560struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2561 struct i915_address_space *vm);
accfef2e
BW
2562struct i915_vma *
2563i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2564 struct i915_address_space *vm);
5c2abbea
BW
2565
2566struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
d7f46fc4
BW
2567static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2568 struct i915_vma *vma;
2569 list_for_each_entry(vma, &obj->vma_list, vma_link)
2570 if (vma->pin_count > 0)
2571 return true;
2572 return false;
2573}
5c2abbea 2574
a70a3148 2575/* Some GGTT VM helpers */
5dc383b0 2576#define i915_obj_to_ggtt(obj) \
a70a3148
BW
2577 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2578static inline bool i915_is_ggtt(struct i915_address_space *vm)
2579{
2580 struct i915_address_space *ggtt =
2581 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2582 return vm == ggtt;
2583}
2584
841cd773
DV
2585static inline struct i915_hw_ppgtt *
2586i915_vm_to_ppgtt(struct i915_address_space *vm)
2587{
2588 WARN_ON(i915_is_ggtt(vm));
2589
2590 return container_of(vm, struct i915_hw_ppgtt, base);
2591}
2592
2593
a70a3148
BW
2594static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2595{
5dc383b0 2596 return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
a70a3148
BW
2597}
2598
2599static inline unsigned long
2600i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2601{
5dc383b0 2602 return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
a70a3148
BW
2603}
2604
2605static inline unsigned long
2606i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2607{
5dc383b0 2608 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
a70a3148 2609}
c37e2204
BW
2610
2611static inline int __must_check
2612i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2613 uint32_t alignment,
1ec9e26d 2614 unsigned flags)
c37e2204 2615{
5dc383b0
DV
2616 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2617 alignment, flags | PIN_GLOBAL);
c37e2204 2618}
a70a3148 2619
b287110e
DV
2620static inline int
2621i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2622{
2623 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2624}
2625
2626void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2627
254f965c 2628/* i915_gem_context.c */
8245be31 2629int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2630void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 2631void i915_gem_context_reset(struct drm_device *dev);
e422b888 2632int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 2633int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 2634void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
a4872ba6 2635int i915_switch_context(struct intel_engine_cs *ring,
273497e5
OM
2636 struct intel_context *to);
2637struct intel_context *
41bde553 2638i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 2639void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
2640struct drm_i915_gem_object *
2641i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 2642static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 2643{
691e6415 2644 kref_get(&ctx->ref);
dce3271b
MK
2645}
2646
273497e5 2647static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 2648{
691e6415 2649 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
2650}
2651
273497e5 2652static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 2653{
821d66dd 2654 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
2655}
2656
84624813
BW
2657int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2658 struct drm_file *file);
2659int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2660 struct drm_file *file);
1286ff73 2661
679845ed
BW
2662/* i915_gem_evict.c */
2663int __must_check i915_gem_evict_something(struct drm_device *dev,
2664 struct i915_address_space *vm,
2665 int min_size,
2666 unsigned alignment,
2667 unsigned cache_level,
d23db88c
CW
2668 unsigned long start,
2669 unsigned long end,
1ec9e26d 2670 unsigned flags);
679845ed
BW
2671int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2672int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 2673
0260c420 2674/* belongs in i915_gem_gtt.h */
d09105c6 2675static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2676{
2677 if (INTEL_INFO(dev)->gen < 6)
2678 intel_gtt_chipset_flush();
2679}
246cbfb5 2680
9797fbfb
CW
2681/* i915_gem_stolen.c */
2682int i915_gem_init_stolen(struct drm_device *dev);
5e59f717 2683int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
11be49eb 2684void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2685void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2686struct drm_i915_gem_object *
2687i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2688struct drm_i915_gem_object *
2689i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2690 u32 stolen_offset,
2691 u32 gtt_offset,
2692 u32 size);
9797fbfb 2693
673a394b 2694/* i915_gem_tiling.c */
2c1792a1 2695static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 2696{
50227e1c 2697 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
2698
2699 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2700 obj->tiling_mode != I915_TILING_NONE;
2701}
2702
673a394b 2703void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2704void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2705void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2706
2707/* i915_gem_debug.c */
23bc5982
CW
2708#if WATCH_LISTS
2709int i915_verify_lists(struct drm_device *dev);
673a394b 2710#else
23bc5982 2711#define i915_verify_lists(dev) 0
673a394b 2712#endif
1da177e4 2713
2017263e 2714/* i915_debugfs.c */
27c202ad
BG
2715int i915_debugfs_init(struct drm_minor *minor);
2716void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 2717#ifdef CONFIG_DEBUG_FS
07144428
DL
2718void intel_display_crc_init(struct drm_device *dev);
2719#else
f8c168fa 2720static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 2721#endif
84734a04
MK
2722
2723/* i915_gpu_error.c */
edc3d884
MK
2724__printf(2, 3)
2725void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2726int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2727 const struct i915_error_state_file_priv *error);
4dc955f7 2728int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 2729 struct drm_i915_private *i915,
4dc955f7
MK
2730 size_t count, loff_t pos);
2731static inline void i915_error_state_buf_release(
2732 struct drm_i915_error_state_buf *eb)
2733{
2734 kfree(eb->buf);
2735}
58174462
MK
2736void i915_capture_error_state(struct drm_device *dev, bool wedge,
2737 const char *error_msg);
84734a04
MK
2738void i915_error_state_get(struct drm_device *dev,
2739 struct i915_error_state_file_priv *error_priv);
2740void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2741void i915_destroy_error_state(struct drm_device *dev);
2742
2743void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
0a4cd7c8 2744const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 2745
351e3db2 2746/* i915_cmd_parser.c */
d728c8ef 2747int i915_cmd_parser_get_version(void);
a4872ba6
OM
2748int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2749void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2750bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2751int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2
BV
2752 struct drm_i915_gem_object *batch_obj,
2753 u32 batch_start_offset,
2754 bool is_master);
2755
317c35d1
JB
2756/* i915_suspend.c */
2757extern int i915_save_state(struct drm_device *dev);
2758extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2759
d8157a36
DV
2760/* i915_ums.c */
2761void i915_save_display_reg(struct drm_device *dev);
2762void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2763
0136db58
BW
2764/* i915_sysfs.c */
2765void i915_setup_sysfs(struct drm_device *dev_priv);
2766void i915_teardown_sysfs(struct drm_device *dev_priv);
2767
f899fc64
CW
2768/* intel_i2c.c */
2769extern int intel_setup_gmbus(struct drm_device *dev);
2770extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2771static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2772{
2ed06c93 2773 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2774}
2775
2776extern struct i2c_adapter *intel_gmbus_get_adapter(
2777 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2778extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2779extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2780static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2781{
2782 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2783}
f899fc64
CW
2784extern void intel_i2c_reset(struct drm_device *dev);
2785
3b617967 2786/* intel_opregion.c */
9c4b0a68 2787struct intel_encoder;
44834a67 2788#ifdef CONFIG_ACPI
27d50c82 2789extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
2790extern void intel_opregion_init(struct drm_device *dev);
2791extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2792extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
2793extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2794 bool enable);
ecbc5cf3
JN
2795extern int intel_opregion_notify_adapter(struct drm_device *dev,
2796 pci_power_t state);
65e082c9 2797#else
27d50c82 2798static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
2799static inline void intel_opregion_init(struct drm_device *dev) { return; }
2800static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2801static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
2802static inline int
2803intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2804{
2805 return 0;
2806}
ecbc5cf3
JN
2807static inline int
2808intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2809{
2810 return 0;
2811}
65e082c9 2812#endif
8ee1c3db 2813
723bfd70
JB
2814/* intel_acpi.c */
2815#ifdef CONFIG_ACPI
2816extern void intel_register_dsm_handler(void);
2817extern void intel_unregister_dsm_handler(void);
2818#else
2819static inline void intel_register_dsm_handler(void) { return; }
2820static inline void intel_unregister_dsm_handler(void) { return; }
2821#endif /* CONFIG_ACPI */
2822
79e53945 2823/* modesetting */
f817586c 2824extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 2825extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2826extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2827extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 2828extern void intel_connector_unregister(struct intel_connector *);
28d52043 2829extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2830extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2831 bool force_restore);
44cec740 2832extern void i915_redisable_vga(struct drm_device *dev);
04098753 2833extern void i915_redisable_vga_power_on(struct drm_device *dev);
ee5382ae 2834extern bool intel_fbc_enabled(struct drm_device *dev);
1d73c2a8 2835extern void bdw_fbc_sw_flush(struct drm_device *dev, u32 value);
43a9539f 2836extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2837extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2838extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2839extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84 2840extern void valleyview_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
2841extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
2842 bool enable);
0206e353
AJ
2843extern void intel_detect_pch(struct drm_device *dev);
2844extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2845extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2846
2911a35b 2847extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2848int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2849 struct drm_file *file);
b6359918
MK
2850int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2851 struct drm_file *file);
575155a9 2852
84c33a64
SG
2853void intel_notify_mmio_flip(struct intel_engine_cs *ring);
2854
6ef3d427
CW
2855/* overlay */
2856extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2857extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2858 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2859
2860extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2861extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2862 struct drm_device *dev,
2863 struct intel_display_error_state *error);
6ef3d427 2864
b7287d80
BW
2865/* On SNB platform, before reading ring registers forcewake bit
2866 * must be set to prevent GT core from power down and stale values being
2867 * returned.
2868 */
c8d9a590
D
2869void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2870void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
e998c40f 2871void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
b7287d80 2872
42c0526c
BW
2873int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2874int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2875
2876/* intel_sideband.c */
64936258
JN
2877u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2878void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2879u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
2880u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2881void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2882u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2883void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2884u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2885void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
2886u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2887void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
2888u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2889void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
2890u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2891void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
2892u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2893 enum intel_sbi_destination destination);
2894void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2895 enum intel_sbi_destination destination);
e9fe51c6
SK
2896u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2897void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 2898
2ec3815f
VS
2899int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2900int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
42c0526c 2901
c8d9a590
D
2902#define FORCEWAKE_RENDER (1 << 0)
2903#define FORCEWAKE_MEDIA (1 << 1)
2904#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2905
2906
0b274481
BW
2907#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2908#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2909
2910#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2911#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2912#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2913#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2914
2915#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2916#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2917#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2918#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2919
698b3135
CW
2920/* Be very careful with read/write 64-bit values. On 32-bit machines, they
2921 * will be implemented using 2 32-bit writes in an arbitrary order with
2922 * an arbitrary delay between them. This can cause the hardware to
2923 * act upon the intermediate value, possibly leading to corruption and
2924 * machine death. You have been warned.
2925 */
0b274481
BW
2926#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2927#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 2928
50877445
CW
2929#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
2930 u32 upper = I915_READ(upper_reg); \
2931 u32 lower = I915_READ(lower_reg); \
2932 u32 tmp = I915_READ(upper_reg); \
2933 if (upper != tmp) { \
2934 upper = tmp; \
2935 lower = I915_READ(lower_reg); \
2936 WARN_ON(I915_READ(upper_reg) != upper); \
2937 } \
2938 (u64)upper << 32 | lower; })
2939
cae5852d
ZN
2940#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2941#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2942
55bc60db
VS
2943/* "Broadcast RGB" property */
2944#define INTEL_BROADCAST_RGB_AUTO 0
2945#define INTEL_BROADCAST_RGB_FULL 1
2946#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2947
766aa1c4
VS
2948static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2949{
92e23b99 2950 if (IS_VALLEYVIEW(dev))
766aa1c4 2951 return VLV_VGACNTRL;
92e23b99
SJ
2952 else if (INTEL_INFO(dev)->gen >= 5)
2953 return CPU_VGACNTRL;
766aa1c4
VS
2954 else
2955 return VGACNTRL;
2956}
2957
2bb4629a
VS
2958static inline void __user *to_user_ptr(u64 address)
2959{
2960 return (void __user *)(uintptr_t)address;
2961}
2962
df97729f
ID
2963static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2964{
2965 unsigned long j = msecs_to_jiffies(m);
2966
2967 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2968}
2969
2970static inline unsigned long
2971timespec_to_jiffies_timeout(const struct timespec *value)
2972{
2973 unsigned long j = timespec_to_jiffies(value);
2974
2975 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2976}
2977
dce56b3c
PZ
2978/*
2979 * If you need to wait X milliseconds between events A and B, but event B
2980 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2981 * when event A happened, then just before event B you call this function and
2982 * pass the timestamp as the first argument, and X as the second argument.
2983 */
2984static inline void
2985wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2986{
ec5e0cfb 2987 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
2988
2989 /*
2990 * Don't re-read the value of "jiffies" every time since it may change
2991 * behind our back and break the math.
2992 */
2993 tmp_jiffies = jiffies;
2994 target_jiffies = timestamp_jiffies +
2995 msecs_to_jiffies_timeout(to_wait_ms);
2996
2997 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
2998 remaining_jiffies = target_jiffies - tmp_jiffies;
2999 while (remaining_jiffies)
3000 remaining_jiffies =
3001 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3002 }
3003}
3004
1da177e4 3005#endif