]>
Commit | Line | Data |
---|---|---|
1da177e4 LT |
1 | /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*- |
2 | */ | |
0d6aa60b | 3 | /* |
bc54fd1a | 4 | * |
1da177e4 LT |
5 | * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. |
6 | * All Rights Reserved. | |
bc54fd1a DA |
7 | * |
8 | * Permission is hereby granted, free of charge, to any person obtaining a | |
9 | * copy of this software and associated documentation files (the | |
10 | * "Software"), to deal in the Software without restriction, including | |
11 | * without limitation the rights to use, copy, modify, merge, publish, | |
12 | * distribute, sub license, and/or sell copies of the Software, and to | |
13 | * permit persons to whom the Software is furnished to do so, subject to | |
14 | * the following conditions: | |
15 | * | |
16 | * The above copyright notice and this permission notice (including the | |
17 | * next paragraph) shall be included in all copies or substantial portions | |
18 | * of the Software. | |
19 | * | |
20 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS | |
21 | * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF | |
22 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. | |
23 | * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR | |
24 | * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, | |
25 | * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE | |
26 | * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. | |
27 | * | |
0d6aa60b | 28 | */ |
1da177e4 LT |
29 | |
30 | #ifndef _I915_DRV_H_ | |
31 | #define _I915_DRV_H_ | |
32 | ||
e9b73c67 CW |
33 | #include <uapi/drm/i915_drm.h> |
34 | ||
585fb111 | 35 | #include "i915_reg.h" |
79e53945 | 36 | #include "intel_bios.h" |
8187a2b7 | 37 | #include "intel_ringbuffer.h" |
0839ccb8 | 38 | #include <linux/io-mapping.h> |
f899fc64 | 39 | #include <linux/i2c.h> |
c167a6fc | 40 | #include <linux/i2c-algo-bit.h> |
0ade6386 | 41 | #include <drm/intel-gtt.h> |
aaa6fd2a | 42 | #include <linux/backlight.h> |
2911a35b | 43 | #include <linux/intel-iommu.h> |
742cbee8 | 44 | #include <linux/kref.h> |
9ee32fea | 45 | #include <linux/pm_qos.h> |
585fb111 | 46 | |
1da177e4 LT |
47 | /* General customization: |
48 | */ | |
49 | ||
50 | #define DRIVER_AUTHOR "Tungsten Graphics, Inc." | |
51 | ||
52 | #define DRIVER_NAME "i915" | |
53 | #define DRIVER_DESC "Intel Graphics" | |
673a394b | 54 | #define DRIVER_DATE "20080730" |
1da177e4 | 55 | |
317c35d1 JB |
56 | enum pipe { |
57 | PIPE_A = 0, | |
58 | PIPE_B, | |
9db4a9c7 JB |
59 | PIPE_C, |
60 | I915_MAX_PIPES | |
317c35d1 | 61 | }; |
9db4a9c7 | 62 | #define pipe_name(p) ((p) + 'A') |
317c35d1 | 63 | |
a5c961d1 PZ |
64 | enum transcoder { |
65 | TRANSCODER_A = 0, | |
66 | TRANSCODER_B, | |
67 | TRANSCODER_C, | |
68 | TRANSCODER_EDP = 0xF, | |
69 | }; | |
70 | #define transcoder_name(t) ((t) + 'A') | |
71 | ||
80824003 JB |
72 | enum plane { |
73 | PLANE_A = 0, | |
74 | PLANE_B, | |
9db4a9c7 | 75 | PLANE_C, |
80824003 | 76 | }; |
9db4a9c7 | 77 | #define plane_name(p) ((p) + 'A') |
52440211 | 78 | |
06da8da2 VS |
79 | #define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A') |
80 | ||
2b139522 ED |
81 | enum port { |
82 | PORT_A = 0, | |
83 | PORT_B, | |
84 | PORT_C, | |
85 | PORT_D, | |
86 | PORT_E, | |
87 | I915_MAX_PORTS | |
88 | }; | |
89 | #define port_name(p) ((p) + 'A') | |
90 | ||
b97186f0 PZ |
91 | enum intel_display_power_domain { |
92 | POWER_DOMAIN_PIPE_A, | |
93 | POWER_DOMAIN_PIPE_B, | |
94 | POWER_DOMAIN_PIPE_C, | |
95 | POWER_DOMAIN_PIPE_A_PANEL_FITTER, | |
96 | POWER_DOMAIN_PIPE_B_PANEL_FITTER, | |
97 | POWER_DOMAIN_PIPE_C_PANEL_FITTER, | |
98 | POWER_DOMAIN_TRANSCODER_A, | |
99 | POWER_DOMAIN_TRANSCODER_B, | |
100 | POWER_DOMAIN_TRANSCODER_C, | |
101 | POWER_DOMAIN_TRANSCODER_EDP = POWER_DOMAIN_TRANSCODER_A + 0xF, | |
cdf8dd7f | 102 | POWER_DOMAIN_VGA, |
b97186f0 PZ |
103 | }; |
104 | ||
105 | #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A) | |
106 | #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \ | |
107 | ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER) | |
108 | #define POWER_DOMAIN_TRANSCODER(tran) ((tran) + POWER_DOMAIN_TRANSCODER_A) | |
109 | ||
1d843f9d EE |
110 | enum hpd_pin { |
111 | HPD_NONE = 0, | |
112 | HPD_PORT_A = HPD_NONE, /* PORT_A is internal */ | |
113 | HPD_TV = HPD_NONE, /* TV is known to be unreliable */ | |
114 | HPD_CRT, | |
115 | HPD_SDVO_B, | |
116 | HPD_SDVO_C, | |
117 | HPD_PORT_B, | |
118 | HPD_PORT_C, | |
119 | HPD_PORT_D, | |
120 | HPD_NUM_PINS | |
121 | }; | |
122 | ||
2a2d5482 CW |
123 | #define I915_GEM_GPU_DOMAINS \ |
124 | (I915_GEM_DOMAIN_RENDER | \ | |
125 | I915_GEM_DOMAIN_SAMPLER | \ | |
126 | I915_GEM_DOMAIN_COMMAND | \ | |
127 | I915_GEM_DOMAIN_INSTRUCTION | \ | |
128 | I915_GEM_DOMAIN_VERTEX) | |
62fdfeaf | 129 | |
7eb552ae | 130 | #define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++) |
9db4a9c7 | 131 | |
6c2b7c12 DV |
132 | #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \ |
133 | list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \ | |
134 | if ((intel_encoder)->base.crtc == (__crtc)) | |
135 | ||
e7b903d2 DV |
136 | struct drm_i915_private; |
137 | ||
46edb027 DV |
138 | enum intel_dpll_id { |
139 | DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */ | |
140 | /* real shared dpll ids must be >= 0 */ | |
141 | DPLL_ID_PCH_PLL_A, | |
142 | DPLL_ID_PCH_PLL_B, | |
143 | }; | |
144 | #define I915_NUM_PLLS 2 | |
145 | ||
5358901f | 146 | struct intel_dpll_hw_state { |
66e985c0 | 147 | uint32_t dpll; |
8bcc2795 | 148 | uint32_t dpll_md; |
66e985c0 DV |
149 | uint32_t fp0; |
150 | uint32_t fp1; | |
5358901f DV |
151 | }; |
152 | ||
e72f9fbf | 153 | struct intel_shared_dpll { |
ee7b9f93 JB |
154 | int refcount; /* count of number of CRTCs sharing this PLL */ |
155 | int active; /* count of number of active CRTCs (i.e. DPMS on) */ | |
156 | bool on; /* is the PLL actually active? Disabled during modeset */ | |
46edb027 DV |
157 | const char *name; |
158 | /* should match the index in the dev_priv->shared_dplls array */ | |
159 | enum intel_dpll_id id; | |
5358901f | 160 | struct intel_dpll_hw_state hw_state; |
15bdd4cf DV |
161 | void (*mode_set)(struct drm_i915_private *dev_priv, |
162 | struct intel_shared_dpll *pll); | |
e7b903d2 DV |
163 | void (*enable)(struct drm_i915_private *dev_priv, |
164 | struct intel_shared_dpll *pll); | |
165 | void (*disable)(struct drm_i915_private *dev_priv, | |
166 | struct intel_shared_dpll *pll); | |
5358901f DV |
167 | bool (*get_hw_state)(struct drm_i915_private *dev_priv, |
168 | struct intel_shared_dpll *pll, | |
169 | struct intel_dpll_hw_state *hw_state); | |
ee7b9f93 | 170 | }; |
ee7b9f93 | 171 | |
e69d0bc1 DV |
172 | /* Used by dp and fdi links */ |
173 | struct intel_link_m_n { | |
174 | uint32_t tu; | |
175 | uint32_t gmch_m; | |
176 | uint32_t gmch_n; | |
177 | uint32_t link_m; | |
178 | uint32_t link_n; | |
179 | }; | |
180 | ||
181 | void intel_link_compute_m_n(int bpp, int nlanes, | |
182 | int pixel_clock, int link_clock, | |
183 | struct intel_link_m_n *m_n); | |
184 | ||
6441ab5f PZ |
185 | struct intel_ddi_plls { |
186 | int spll_refcount; | |
187 | int wrpll1_refcount; | |
188 | int wrpll2_refcount; | |
189 | }; | |
190 | ||
1da177e4 LT |
191 | /* Interface history: |
192 | * | |
193 | * 1.1: Original. | |
0d6aa60b DA |
194 | * 1.2: Add Power Management |
195 | * 1.3: Add vblank support | |
de227f5f | 196 | * 1.4: Fix cmdbuffer path, add heap destroy |
702880f2 | 197 | * 1.5: Add vblank pipe configuration |
2228ed67 MD |
198 | * 1.6: - New ioctl for scheduling buffer swaps on vertical blank |
199 | * - Support vertical blank on secondary display pipe | |
1da177e4 LT |
200 | */ |
201 | #define DRIVER_MAJOR 1 | |
2228ed67 | 202 | #define DRIVER_MINOR 6 |
1da177e4 LT |
203 | #define DRIVER_PATCHLEVEL 0 |
204 | ||
23bc5982 | 205 | #define WATCH_LISTS 0 |
42d6ab48 | 206 | #define WATCH_GTT 0 |
673a394b | 207 | |
71acb5eb DA |
208 | #define I915_GEM_PHYS_CURSOR_0 1 |
209 | #define I915_GEM_PHYS_CURSOR_1 2 | |
210 | #define I915_GEM_PHYS_OVERLAY_REGS 3 | |
211 | #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS) | |
212 | ||
213 | struct drm_i915_gem_phys_object { | |
214 | int id; | |
215 | struct page **page_list; | |
216 | drm_dma_handle_t *handle; | |
05394f39 | 217 | struct drm_i915_gem_object *cur_obj; |
71acb5eb DA |
218 | }; |
219 | ||
0a3e67a4 JB |
220 | struct opregion_header; |
221 | struct opregion_acpi; | |
222 | struct opregion_swsci; | |
223 | struct opregion_asle; | |
224 | ||
8ee1c3db | 225 | struct intel_opregion { |
5bc4418b BW |
226 | struct opregion_header __iomem *header; |
227 | struct opregion_acpi __iomem *acpi; | |
228 | struct opregion_swsci __iomem *swsci; | |
ebde53c7 JN |
229 | u32 swsci_gbda_sub_functions; |
230 | u32 swsci_sbcb_sub_functions; | |
5bc4418b BW |
231 | struct opregion_asle __iomem *asle; |
232 | void __iomem *vbt; | |
01fe9dbd | 233 | u32 __iomem *lid_state; |
8ee1c3db | 234 | }; |
44834a67 | 235 | #define OPREGION_SIZE (8*1024) |
8ee1c3db | 236 | |
6ef3d427 CW |
237 | struct intel_overlay; |
238 | struct intel_overlay_error_state; | |
239 | ||
7c1c2871 DA |
240 | struct drm_i915_master_private { |
241 | drm_local_map_t *sarea; | |
242 | struct _drm_i915_sarea *sarea_priv; | |
243 | }; | |
de151cf6 | 244 | #define I915_FENCE_REG_NONE -1 |
42b5aeab VS |
245 | #define I915_MAX_NUM_FENCES 32 |
246 | /* 32 fences + sign bit for FENCE_REG_NONE */ | |
247 | #define I915_MAX_NUM_FENCE_BITS 6 | |
de151cf6 JB |
248 | |
249 | struct drm_i915_fence_reg { | |
007cc8ac | 250 | struct list_head lru_list; |
caea7476 | 251 | struct drm_i915_gem_object *obj; |
1690e1eb | 252 | int pin_count; |
de151cf6 | 253 | }; |
7c1c2871 | 254 | |
9b9d172d | 255 | struct sdvo_device_mapping { |
e957d772 | 256 | u8 initialized; |
9b9d172d | 257 | u8 dvo_port; |
258 | u8 slave_addr; | |
259 | u8 dvo_wiring; | |
e957d772 | 260 | u8 i2c_pin; |
b1083333 | 261 | u8 ddc_pin; |
9b9d172d | 262 | }; |
263 | ||
c4a1d9e4 CW |
264 | struct intel_display_error_state; |
265 | ||
63eeaf38 | 266 | struct drm_i915_error_state { |
742cbee8 | 267 | struct kref ref; |
63eeaf38 JB |
268 | u32 eir; |
269 | u32 pgtbl_er; | |
be998e2e | 270 | u32 ier; |
b9a3906b | 271 | u32 ccid; |
0f3b6849 CW |
272 | u32 derrmr; |
273 | u32 forcewake; | |
9574b3fe | 274 | bool waiting[I915_NUM_RINGS]; |
9db4a9c7 | 275 | u32 pipestat[I915_MAX_PIPES]; |
c1cd90ed DV |
276 | u32 tail[I915_NUM_RINGS]; |
277 | u32 head[I915_NUM_RINGS]; | |
0f3b6849 | 278 | u32 ctl[I915_NUM_RINGS]; |
d27b1e0e DV |
279 | u32 ipeir[I915_NUM_RINGS]; |
280 | u32 ipehr[I915_NUM_RINGS]; | |
281 | u32 instdone[I915_NUM_RINGS]; | |
282 | u32 acthd[I915_NUM_RINGS]; | |
7e3b8737 | 283 | u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1]; |
df2b23d9 | 284 | u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1]; |
12f55818 | 285 | u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */ |
7e3b8737 DV |
286 | /* our own tracking of ring head and tail */ |
287 | u32 cpu_ring_head[I915_NUM_RINGS]; | |
288 | u32 cpu_ring_tail[I915_NUM_RINGS]; | |
1d8f38f4 | 289 | u32 error; /* gen6+ */ |
71e172e8 | 290 | u32 err_int; /* gen7 */ |
c1cd90ed DV |
291 | u32 instpm[I915_NUM_RINGS]; |
292 | u32 instps[I915_NUM_RINGS]; | |
050ee91f | 293 | u32 extra_instdone[I915_NUM_INSTDONE_REG]; |
d27b1e0e | 294 | u32 seqno[I915_NUM_RINGS]; |
9df30794 | 295 | u64 bbaddr; |
33f3f518 DV |
296 | u32 fault_reg[I915_NUM_RINGS]; |
297 | u32 done_reg; | |
c1cd90ed | 298 | u32 faddr[I915_NUM_RINGS]; |
4b9de737 | 299 | u64 fence[I915_MAX_NUM_FENCES]; |
63eeaf38 | 300 | struct timeval time; |
52d39a21 CW |
301 | struct drm_i915_error_ring { |
302 | struct drm_i915_error_object { | |
303 | int page_count; | |
304 | u32 gtt_offset; | |
305 | u32 *pages[0]; | |
8c123e54 | 306 | } *ringbuffer, *batchbuffer, *ctx; |
52d39a21 CW |
307 | struct drm_i915_error_request { |
308 | long jiffies; | |
309 | u32 seqno; | |
ee4f42b1 | 310 | u32 tail; |
52d39a21 CW |
311 | } *requests; |
312 | int num_requests; | |
313 | } ring[I915_NUM_RINGS]; | |
9df30794 | 314 | struct drm_i915_error_buffer { |
a779e5ab | 315 | u32 size; |
9df30794 | 316 | u32 name; |
0201f1ec | 317 | u32 rseqno, wseqno; |
9df30794 CW |
318 | u32 gtt_offset; |
319 | u32 read_domains; | |
320 | u32 write_domain; | |
4b9de737 | 321 | s32 fence_reg:I915_MAX_NUM_FENCE_BITS; |
9df30794 CW |
322 | s32 pinned:2; |
323 | u32 tiling:2; | |
324 | u32 dirty:1; | |
325 | u32 purgeable:1; | |
5d1333fc | 326 | s32 ring:4; |
f56383cb | 327 | u32 cache_level:3; |
95f5301d BW |
328 | } **active_bo, **pinned_bo; |
329 | u32 *active_bo_count, *pinned_bo_count; | |
6ef3d427 | 330 | struct intel_overlay_error_state *overlay; |
c4a1d9e4 | 331 | struct intel_display_error_state *display; |
da661464 MK |
332 | int hangcheck_score[I915_NUM_RINGS]; |
333 | enum intel_ring_hangcheck_action hangcheck_action[I915_NUM_RINGS]; | |
63eeaf38 JB |
334 | }; |
335 | ||
b8cecdf5 | 336 | struct intel_crtc_config; |
0e8ffe1b | 337 | struct intel_crtc; |
ee9300bb DV |
338 | struct intel_limit; |
339 | struct dpll; | |
b8cecdf5 | 340 | |
e70236a8 | 341 | struct drm_i915_display_funcs { |
ee5382ae | 342 | bool (*fbc_enabled)(struct drm_device *dev); |
e70236a8 JB |
343 | void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval); |
344 | void (*disable_fbc)(struct drm_device *dev); | |
345 | int (*get_display_clock_speed)(struct drm_device *dev); | |
346 | int (*get_fifo_size)(struct drm_device *dev, int plane); | |
ee9300bb DV |
347 | /** |
348 | * find_dpll() - Find the best values for the PLL | |
349 | * @limit: limits for the PLL | |
350 | * @crtc: current CRTC | |
351 | * @target: target frequency in kHz | |
352 | * @refclk: reference clock frequency in kHz | |
353 | * @match_clock: if provided, @best_clock P divider must | |
354 | * match the P divider from @match_clock | |
355 | * used for LVDS downclocking | |
356 | * @best_clock: best PLL values found | |
357 | * | |
358 | * Returns true on success, false on failure. | |
359 | */ | |
360 | bool (*find_dpll)(const struct intel_limit *limit, | |
361 | struct drm_crtc *crtc, | |
362 | int target, int refclk, | |
363 | struct dpll *match_clock, | |
364 | struct dpll *best_clock); | |
46ba614c | 365 | void (*update_wm)(struct drm_crtc *crtc); |
adf3d35e VS |
366 | void (*update_sprite_wm)(struct drm_plane *plane, |
367 | struct drm_crtc *crtc, | |
4c4ff43a | 368 | uint32_t sprite_width, int pixel_size, |
bdd57d03 | 369 | bool enable, bool scaled); |
47fab737 | 370 | void (*modeset_global_resources)(struct drm_device *dev); |
0e8ffe1b DV |
371 | /* Returns the active state of the crtc, and if the crtc is active, |
372 | * fills out the pipe-config with the hw state. */ | |
373 | bool (*get_pipe_config)(struct intel_crtc *, | |
374 | struct intel_crtc_config *); | |
f564048e | 375 | int (*crtc_mode_set)(struct drm_crtc *crtc, |
f564048e EA |
376 | int x, int y, |
377 | struct drm_framebuffer *old_fb); | |
76e5a89c DV |
378 | void (*crtc_enable)(struct drm_crtc *crtc); |
379 | void (*crtc_disable)(struct drm_crtc *crtc); | |
ee7b9f93 | 380 | void (*off)(struct drm_crtc *crtc); |
e0dac65e WF |
381 | void (*write_eld)(struct drm_connector *connector, |
382 | struct drm_crtc *crtc); | |
674cf967 | 383 | void (*fdi_link_train)(struct drm_crtc *crtc); |
6067aaea | 384 | void (*init_clock_gating)(struct drm_device *dev); |
8c9f3aaf JB |
385 | int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc, |
386 | struct drm_framebuffer *fb, | |
ed8d1975 KP |
387 | struct drm_i915_gem_object *obj, |
388 | uint32_t flags); | |
17638cd6 JB |
389 | int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb, |
390 | int x, int y); | |
20afbda2 | 391 | void (*hpd_irq_setup)(struct drm_device *dev); |
e70236a8 JB |
392 | /* clock updates for mode set */ |
393 | /* cursor updates */ | |
394 | /* render clock increase/decrease */ | |
395 | /* display clock increase/decrease */ | |
396 | /* pll clock increase/decrease */ | |
e70236a8 JB |
397 | }; |
398 | ||
907b28c5 | 399 | struct intel_uncore_funcs { |
990bbdad CW |
400 | void (*force_wake_get)(struct drm_i915_private *dev_priv); |
401 | void (*force_wake_put)(struct drm_i915_private *dev_priv); | |
402 | }; | |
403 | ||
907b28c5 CW |
404 | struct intel_uncore { |
405 | spinlock_t lock; /** lock is also taken in irq contexts. */ | |
406 | ||
407 | struct intel_uncore_funcs funcs; | |
408 | ||
409 | unsigned fifo_count; | |
410 | unsigned forcewake_count; | |
aec347ab CW |
411 | |
412 | struct delayed_work force_wake_work; | |
907b28c5 CW |
413 | }; |
414 | ||
79fc46df DL |
415 | #define DEV_INFO_FOR_EACH_FLAG(func, sep) \ |
416 | func(is_mobile) sep \ | |
417 | func(is_i85x) sep \ | |
418 | func(is_i915g) sep \ | |
419 | func(is_i945gm) sep \ | |
420 | func(is_g33) sep \ | |
421 | func(need_gfx_hws) sep \ | |
422 | func(is_g4x) sep \ | |
423 | func(is_pineview) sep \ | |
424 | func(is_broadwater) sep \ | |
425 | func(is_crestline) sep \ | |
426 | func(is_ivybridge) sep \ | |
427 | func(is_valleyview) sep \ | |
428 | func(is_haswell) sep \ | |
b833d685 | 429 | func(is_preliminary) sep \ |
79fc46df DL |
430 | func(has_force_wake) sep \ |
431 | func(has_fbc) sep \ | |
432 | func(has_pipe_cxsr) sep \ | |
433 | func(has_hotplug) sep \ | |
434 | func(cursor_needs_physical) sep \ | |
435 | func(has_overlay) sep \ | |
436 | func(overlay_needs_physical) sep \ | |
437 | func(supports_tv) sep \ | |
438 | func(has_bsd_ring) sep \ | |
439 | func(has_blt_ring) sep \ | |
f72a1183 | 440 | func(has_vebox_ring) sep \ |
dd93be58 | 441 | func(has_llc) sep \ |
30568c45 DL |
442 | func(has_ddi) sep \ |
443 | func(has_fpga_dbg) | |
c96ea64e | 444 | |
a587f779 DL |
445 | #define DEFINE_FLAG(name) u8 name:1 |
446 | #define SEP_SEMICOLON ; | |
c96ea64e | 447 | |
cfdf1fa2 | 448 | struct intel_device_info { |
10fce67a | 449 | u32 display_mmio_offset; |
7eb552ae | 450 | u8 num_pipes:3; |
c96c3a8c | 451 | u8 gen; |
a587f779 | 452 | DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON); |
cfdf1fa2 KH |
453 | }; |
454 | ||
a587f779 DL |
455 | #undef DEFINE_FLAG |
456 | #undef SEP_SEMICOLON | |
457 | ||
7faf1ab2 DV |
458 | enum i915_cache_level { |
459 | I915_CACHE_NONE = 0, | |
350ec881 CW |
460 | I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */ |
461 | I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc | |
462 | caches, eg sampler/render caches, and the | |
463 | large Last-Level-Cache. LLC is coherent with | |
464 | the CPU, but L3 is only visible to the GPU. */ | |
651d794f | 465 | I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */ |
7faf1ab2 DV |
466 | }; |
467 | ||
2d04befb KG |
468 | typedef uint32_t gen6_gtt_pte_t; |
469 | ||
853ba5d2 | 470 | struct i915_address_space { |
93bd8649 | 471 | struct drm_mm mm; |
853ba5d2 | 472 | struct drm_device *dev; |
a7bbbd63 | 473 | struct list_head global_link; |
853ba5d2 BW |
474 | unsigned long start; /* Start offset always 0 for dri2 */ |
475 | size_t total; /* size addr space maps (ex. 2GB for ggtt) */ | |
476 | ||
477 | struct { | |
478 | dma_addr_t addr; | |
479 | struct page *page; | |
480 | } scratch; | |
481 | ||
5cef07e1 BW |
482 | /** |
483 | * List of objects currently involved in rendering. | |
484 | * | |
485 | * Includes buffers having the contents of their GPU caches | |
486 | * flushed, not necessarily primitives. last_rendering_seqno | |
487 | * represents when the rendering involved will be completed. | |
488 | * | |
489 | * A reference is held on the buffer while on this list. | |
490 | */ | |
491 | struct list_head active_list; | |
492 | ||
493 | /** | |
494 | * LRU list of objects which are not in the ringbuffer and | |
495 | * are ready to unbind, but are still in the GTT. | |
496 | * | |
497 | * last_rendering_seqno is 0 while an object is in this list. | |
498 | * | |
499 | * A reference is not held on the buffer while on this list, | |
500 | * as merely being GTT-bound shouldn't prevent its being | |
501 | * freed, and we'll pull it off the list in the free path. | |
502 | */ | |
503 | struct list_head inactive_list; | |
504 | ||
853ba5d2 BW |
505 | /* FIXME: Need a more generic return type */ |
506 | gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr, | |
507 | enum i915_cache_level level); | |
508 | void (*clear_range)(struct i915_address_space *vm, | |
509 | unsigned int first_entry, | |
510 | unsigned int num_entries); | |
511 | void (*insert_entries)(struct i915_address_space *vm, | |
512 | struct sg_table *st, | |
513 | unsigned int first_entry, | |
514 | enum i915_cache_level cache_level); | |
515 | void (*cleanup)(struct i915_address_space *vm); | |
516 | }; | |
517 | ||
5d4545ae BW |
518 | /* The Graphics Translation Table is the way in which GEN hardware translates a |
519 | * Graphics Virtual Address into a Physical Address. In addition to the normal | |
520 | * collateral associated with any va->pa translations GEN hardware also has a | |
521 | * portion of the GTT which can be mapped by the CPU and remain both coherent | |
522 | * and correct (in cases like swizzling). That region is referred to as GMADR in | |
523 | * the spec. | |
524 | */ | |
525 | struct i915_gtt { | |
853ba5d2 | 526 | struct i915_address_space base; |
baa09f5f | 527 | size_t stolen_size; /* Total size of stolen memory */ |
5d4545ae BW |
528 | |
529 | unsigned long mappable_end; /* End offset that we can CPU map */ | |
530 | struct io_mapping *mappable; /* Mapping to our CPU mappable region */ | |
531 | phys_addr_t mappable_base; /* PA of our GMADR */ | |
532 | ||
533 | /** "Graphics Stolen Memory" holds the global PTEs */ | |
534 | void __iomem *gsm; | |
a81cc00c BW |
535 | |
536 | bool do_idle_maps; | |
7faf1ab2 | 537 | |
911bdf0a | 538 | int mtrr; |
7faf1ab2 DV |
539 | |
540 | /* global gtt ops */ | |
baa09f5f | 541 | int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total, |
41907ddc BW |
542 | size_t *stolen, phys_addr_t *mappable_base, |
543 | unsigned long *mappable_end); | |
5d4545ae | 544 | }; |
853ba5d2 | 545 | #define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT) |
5d4545ae | 546 | |
1d2a314c | 547 | struct i915_hw_ppgtt { |
853ba5d2 | 548 | struct i915_address_space base; |
1d2a314c DV |
549 | unsigned num_pd_entries; |
550 | struct page **pt_pages; | |
551 | uint32_t pd_offset; | |
552 | dma_addr_t *pt_dma_addr; | |
def886c3 | 553 | |
b7c36d25 | 554 | int (*enable)(struct drm_device *dev); |
1d2a314c DV |
555 | }; |
556 | ||
0b02e798 BW |
557 | /** |
558 | * A VMA represents a GEM BO that is bound into an address space. Therefore, a | |
559 | * VMA's presence cannot be guaranteed before binding, or after unbinding the | |
560 | * object into/from the address space. | |
561 | * | |
562 | * To make things as simple as possible (ie. no refcounting), a VMA's lifetime | |
2f633156 BW |
563 | * will always be <= an objects lifetime. So object refcounting should cover us. |
564 | */ | |
565 | struct i915_vma { | |
566 | struct drm_mm_node node; | |
567 | struct drm_i915_gem_object *obj; | |
568 | struct i915_address_space *vm; | |
569 | ||
ca191b13 BW |
570 | /** This object's place on the active/inactive lists */ |
571 | struct list_head mm_list; | |
572 | ||
2f633156 | 573 | struct list_head vma_link; /* Link in the object's VMA list */ |
82a55ad1 BW |
574 | |
575 | /** This vma's place in the batchbuffer or on the eviction list */ | |
576 | struct list_head exec_list; | |
577 | ||
27173f1f BW |
578 | /** |
579 | * Used for performing relocations during execbuffer insertion. | |
580 | */ | |
581 | struct hlist_node exec_node; | |
582 | unsigned long exec_handle; | |
583 | struct drm_i915_gem_exec_object2 *exec_entry; | |
584 | ||
1d2a314c DV |
585 | }; |
586 | ||
e59ec13d MK |
587 | struct i915_ctx_hang_stats { |
588 | /* This context had batch pending when hang was declared */ | |
589 | unsigned batch_pending; | |
590 | ||
591 | /* This context had batch active when hang was declared */ | |
592 | unsigned batch_active; | |
be62acb4 MK |
593 | |
594 | /* Time when this context was last blamed for a GPU reset */ | |
595 | unsigned long guilty_ts; | |
596 | ||
597 | /* This context is banned to submit more work */ | |
598 | bool banned; | |
e59ec13d | 599 | }; |
40521054 BW |
600 | |
601 | /* This must match up with the value previously used for execbuf2.rsvd1. */ | |
602 | #define DEFAULT_CONTEXT_ID 0 | |
603 | struct i915_hw_context { | |
dce3271b | 604 | struct kref ref; |
40521054 | 605 | int id; |
e0556841 | 606 | bool is_initialized; |
3ccfd19d | 607 | uint8_t remap_slice; |
40521054 BW |
608 | struct drm_i915_file_private *file_priv; |
609 | struct intel_ring_buffer *ring; | |
610 | struct drm_i915_gem_object *obj; | |
e59ec13d | 611 | struct i915_ctx_hang_stats hang_stats; |
a33afea5 BW |
612 | |
613 | struct list_head link; | |
40521054 BW |
614 | }; |
615 | ||
5c3fe8b0 BW |
616 | struct i915_fbc { |
617 | unsigned long size; | |
618 | unsigned int fb_id; | |
619 | enum plane plane; | |
620 | int y; | |
621 | ||
622 | struct drm_mm_node *compressed_fb; | |
623 | struct drm_mm_node *compressed_llb; | |
624 | ||
625 | struct intel_fbc_work { | |
626 | struct delayed_work work; | |
627 | struct drm_crtc *crtc; | |
628 | struct drm_framebuffer *fb; | |
629 | int interval; | |
630 | } *fbc_work; | |
631 | ||
29ebf90f CW |
632 | enum no_fbc_reason { |
633 | FBC_OK, /* FBC is enabled */ | |
634 | FBC_UNSUPPORTED, /* FBC is not supported by this chipset */ | |
5c3fe8b0 BW |
635 | FBC_NO_OUTPUT, /* no outputs enabled to compress */ |
636 | FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */ | |
637 | FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */ | |
638 | FBC_MODE_TOO_LARGE, /* mode too large for compression */ | |
639 | FBC_BAD_PLANE, /* fbc not supported on plane */ | |
640 | FBC_NOT_TILED, /* buffer not tiled */ | |
641 | FBC_MULTIPLE_PIPES, /* more than one pipe active */ | |
642 | FBC_MODULE_PARAM, | |
643 | FBC_CHIP_DEFAULT, /* disabled by default on this chip */ | |
644 | } no_fbc_reason; | |
b5e50c3f JB |
645 | }; |
646 | ||
3f51e471 RV |
647 | enum no_psr_reason { |
648 | PSR_NO_SOURCE, /* Not supported on platform */ | |
649 | PSR_NO_SINK, /* Not supported by panel */ | |
105b7c11 | 650 | PSR_MODULE_PARAM, |
3f51e471 RV |
651 | PSR_CRTC_NOT_ACTIVE, |
652 | PSR_PWR_WELL_ENABLED, | |
653 | PSR_NOT_TILED, | |
654 | PSR_SPRITE_ENABLED, | |
655 | PSR_S3D_ENABLED, | |
656 | PSR_INTERLACED_ENABLED, | |
657 | PSR_HSW_NOT_DDIA, | |
658 | }; | |
5c3fe8b0 | 659 | |
3bad0781 | 660 | enum intel_pch { |
f0350830 | 661 | PCH_NONE = 0, /* No PCH present */ |
3bad0781 ZW |
662 | PCH_IBX, /* Ibexpeak PCH */ |
663 | PCH_CPT, /* Cougarpoint PCH */ | |
eb877ebf | 664 | PCH_LPT, /* Lynxpoint PCH */ |
40c7ead9 | 665 | PCH_NOP, |
3bad0781 ZW |
666 | }; |
667 | ||
988d6ee8 PZ |
668 | enum intel_sbi_destination { |
669 | SBI_ICLK, | |
670 | SBI_MPHY, | |
671 | }; | |
672 | ||
b690e96c | 673 | #define QUIRK_PIPEA_FORCE (1<<0) |
435793df | 674 | #define QUIRK_LVDS_SSC_DISABLE (1<<1) |
4dca20ef | 675 | #define QUIRK_INVERT_BRIGHTNESS (1<<2) |
e85843be | 676 | #define QUIRK_NO_PCH_PWM_ENABLE (1<<3) |
b690e96c | 677 | |
8be48d92 | 678 | struct intel_fbdev; |
1630fe75 | 679 | struct intel_fbc_work; |
38651674 | 680 | |
c2b9152f DV |
681 | struct intel_gmbus { |
682 | struct i2c_adapter adapter; | |
f2ce9faf | 683 | u32 force_bit; |
c2b9152f | 684 | u32 reg0; |
36c785f0 | 685 | u32 gpio_reg; |
c167a6fc | 686 | struct i2c_algo_bit_data bit_algo; |
c2b9152f DV |
687 | struct drm_i915_private *dev_priv; |
688 | }; | |
689 | ||
f4c956ad | 690 | struct i915_suspend_saved_registers { |
ba8bbcf6 JB |
691 | u8 saveLBB; |
692 | u32 saveDSPACNTR; | |
693 | u32 saveDSPBCNTR; | |
e948e994 | 694 | u32 saveDSPARB; |
ba8bbcf6 JB |
695 | u32 savePIPEACONF; |
696 | u32 savePIPEBCONF; | |
697 | u32 savePIPEASRC; | |
698 | u32 savePIPEBSRC; | |
699 | u32 saveFPA0; | |
700 | u32 saveFPA1; | |
701 | u32 saveDPLL_A; | |
702 | u32 saveDPLL_A_MD; | |
703 | u32 saveHTOTAL_A; | |
704 | u32 saveHBLANK_A; | |
705 | u32 saveHSYNC_A; | |
706 | u32 saveVTOTAL_A; | |
707 | u32 saveVBLANK_A; | |
708 | u32 saveVSYNC_A; | |
709 | u32 saveBCLRPAT_A; | |
5586c8bc | 710 | u32 saveTRANSACONF; |
42048781 ZW |
711 | u32 saveTRANS_HTOTAL_A; |
712 | u32 saveTRANS_HBLANK_A; | |
713 | u32 saveTRANS_HSYNC_A; | |
714 | u32 saveTRANS_VTOTAL_A; | |
715 | u32 saveTRANS_VBLANK_A; | |
716 | u32 saveTRANS_VSYNC_A; | |
0da3ea12 | 717 | u32 savePIPEASTAT; |
ba8bbcf6 JB |
718 | u32 saveDSPASTRIDE; |
719 | u32 saveDSPASIZE; | |
720 | u32 saveDSPAPOS; | |
585fb111 | 721 | u32 saveDSPAADDR; |
ba8bbcf6 JB |
722 | u32 saveDSPASURF; |
723 | u32 saveDSPATILEOFF; | |
724 | u32 savePFIT_PGM_RATIOS; | |
0eb96d6e | 725 | u32 saveBLC_HIST_CTL; |
ba8bbcf6 JB |
726 | u32 saveBLC_PWM_CTL; |
727 | u32 saveBLC_PWM_CTL2; | |
42048781 ZW |
728 | u32 saveBLC_CPU_PWM_CTL; |
729 | u32 saveBLC_CPU_PWM_CTL2; | |
ba8bbcf6 JB |
730 | u32 saveFPB0; |
731 | u32 saveFPB1; | |
732 | u32 saveDPLL_B; | |
733 | u32 saveDPLL_B_MD; | |
734 | u32 saveHTOTAL_B; | |
735 | u32 saveHBLANK_B; | |
736 | u32 saveHSYNC_B; | |
737 | u32 saveVTOTAL_B; | |
738 | u32 saveVBLANK_B; | |
739 | u32 saveVSYNC_B; | |
740 | u32 saveBCLRPAT_B; | |
5586c8bc | 741 | u32 saveTRANSBCONF; |
42048781 ZW |
742 | u32 saveTRANS_HTOTAL_B; |
743 | u32 saveTRANS_HBLANK_B; | |
744 | u32 saveTRANS_HSYNC_B; | |
745 | u32 saveTRANS_VTOTAL_B; | |
746 | u32 saveTRANS_VBLANK_B; | |
747 | u32 saveTRANS_VSYNC_B; | |
0da3ea12 | 748 | u32 savePIPEBSTAT; |
ba8bbcf6 JB |
749 | u32 saveDSPBSTRIDE; |
750 | u32 saveDSPBSIZE; | |
751 | u32 saveDSPBPOS; | |
585fb111 | 752 | u32 saveDSPBADDR; |
ba8bbcf6 JB |
753 | u32 saveDSPBSURF; |
754 | u32 saveDSPBTILEOFF; | |
585fb111 JB |
755 | u32 saveVGA0; |
756 | u32 saveVGA1; | |
757 | u32 saveVGA_PD; | |
ba8bbcf6 JB |
758 | u32 saveVGACNTRL; |
759 | u32 saveADPA; | |
760 | u32 saveLVDS; | |
585fb111 JB |
761 | u32 savePP_ON_DELAYS; |
762 | u32 savePP_OFF_DELAYS; | |
ba8bbcf6 JB |
763 | u32 saveDVOA; |
764 | u32 saveDVOB; | |
765 | u32 saveDVOC; | |
766 | u32 savePP_ON; | |
767 | u32 savePP_OFF; | |
768 | u32 savePP_CONTROL; | |
585fb111 | 769 | u32 savePP_DIVISOR; |
ba8bbcf6 JB |
770 | u32 savePFIT_CONTROL; |
771 | u32 save_palette_a[256]; | |
772 | u32 save_palette_b[256]; | |
06027f91 | 773 | u32 saveDPFC_CB_BASE; |
ba8bbcf6 JB |
774 | u32 saveFBC_CFB_BASE; |
775 | u32 saveFBC_LL_BASE; | |
776 | u32 saveFBC_CONTROL; | |
777 | u32 saveFBC_CONTROL2; | |
0da3ea12 JB |
778 | u32 saveIER; |
779 | u32 saveIIR; | |
780 | u32 saveIMR; | |
42048781 ZW |
781 | u32 saveDEIER; |
782 | u32 saveDEIMR; | |
783 | u32 saveGTIER; | |
784 | u32 saveGTIMR; | |
785 | u32 saveFDI_RXA_IMR; | |
786 | u32 saveFDI_RXB_IMR; | |
1f84e550 | 787 | u32 saveCACHE_MODE_0; |
1f84e550 | 788 | u32 saveMI_ARB_STATE; |
ba8bbcf6 JB |
789 | u32 saveSWF0[16]; |
790 | u32 saveSWF1[16]; | |
791 | u32 saveSWF2[3]; | |
792 | u8 saveMSR; | |
793 | u8 saveSR[8]; | |
123f794f | 794 | u8 saveGR[25]; |
ba8bbcf6 | 795 | u8 saveAR_INDEX; |
a59e122a | 796 | u8 saveAR[21]; |
ba8bbcf6 | 797 | u8 saveDACMASK; |
a59e122a | 798 | u8 saveCR[37]; |
4b9de737 | 799 | uint64_t saveFENCE[I915_MAX_NUM_FENCES]; |
1fd1c624 EA |
800 | u32 saveCURACNTR; |
801 | u32 saveCURAPOS; | |
802 | u32 saveCURABASE; | |
803 | u32 saveCURBCNTR; | |
804 | u32 saveCURBPOS; | |
805 | u32 saveCURBBASE; | |
806 | u32 saveCURSIZE; | |
a4fc5ed6 KP |
807 | u32 saveDP_B; |
808 | u32 saveDP_C; | |
809 | u32 saveDP_D; | |
810 | u32 savePIPEA_GMCH_DATA_M; | |
811 | u32 savePIPEB_GMCH_DATA_M; | |
812 | u32 savePIPEA_GMCH_DATA_N; | |
813 | u32 savePIPEB_GMCH_DATA_N; | |
814 | u32 savePIPEA_DP_LINK_M; | |
815 | u32 savePIPEB_DP_LINK_M; | |
816 | u32 savePIPEA_DP_LINK_N; | |
817 | u32 savePIPEB_DP_LINK_N; | |
42048781 ZW |
818 | u32 saveFDI_RXA_CTL; |
819 | u32 saveFDI_TXA_CTL; | |
820 | u32 saveFDI_RXB_CTL; | |
821 | u32 saveFDI_TXB_CTL; | |
822 | u32 savePFA_CTL_1; | |
823 | u32 savePFB_CTL_1; | |
824 | u32 savePFA_WIN_SZ; | |
825 | u32 savePFB_WIN_SZ; | |
826 | u32 savePFA_WIN_POS; | |
827 | u32 savePFB_WIN_POS; | |
5586c8bc ZW |
828 | u32 savePCH_DREF_CONTROL; |
829 | u32 saveDISP_ARB_CTL; | |
830 | u32 savePIPEA_DATA_M1; | |
831 | u32 savePIPEA_DATA_N1; | |
832 | u32 savePIPEA_LINK_M1; | |
833 | u32 savePIPEA_LINK_N1; | |
834 | u32 savePIPEB_DATA_M1; | |
835 | u32 savePIPEB_DATA_N1; | |
836 | u32 savePIPEB_LINK_M1; | |
837 | u32 savePIPEB_LINK_N1; | |
b5b72e89 | 838 | u32 saveMCHBAR_RENDER_STANDBY; |
cda2bb78 | 839 | u32 savePCH_PORT_HOTPLUG; |
f4c956ad | 840 | }; |
c85aa885 DV |
841 | |
842 | struct intel_gen6_power_mgmt { | |
59cdb63d | 843 | /* work and pm_iir are protected by dev_priv->irq_lock */ |
c85aa885 DV |
844 | struct work_struct work; |
845 | u32 pm_iir; | |
59cdb63d DV |
846 | |
847 | /* On vlv we need to manually drop to Vmin with a delayed work. */ | |
848 | struct delayed_work vlv_work; | |
c85aa885 DV |
849 | |
850 | /* The below variables an all the rps hw state are protected by | |
851 | * dev->struct mutext. */ | |
852 | u8 cur_delay; | |
853 | u8 min_delay; | |
854 | u8 max_delay; | |
52ceb908 | 855 | u8 rpe_delay; |
31c77388 | 856 | u8 hw_max; |
1a01ab3b JB |
857 | |
858 | struct delayed_work delayed_resume_work; | |
4fc688ce JB |
859 | |
860 | /* | |
861 | * Protects RPS/RC6 register access and PCU communication. | |
862 | * Must be taken after struct_mutex if nested. | |
863 | */ | |
864 | struct mutex hw_lock; | |
c85aa885 DV |
865 | }; |
866 | ||
1a240d4d DV |
867 | /* defined intel_pm.c */ |
868 | extern spinlock_t mchdev_lock; | |
869 | ||
c85aa885 DV |
870 | struct intel_ilk_power_mgmt { |
871 | u8 cur_delay; | |
872 | u8 min_delay; | |
873 | u8 max_delay; | |
874 | u8 fmax; | |
875 | u8 fstart; | |
876 | ||
877 | u64 last_count1; | |
878 | unsigned long last_time1; | |
879 | unsigned long chipset_power; | |
880 | u64 last_count2; | |
881 | struct timespec last_time2; | |
882 | unsigned long gfx_power; | |
883 | u8 corr; | |
884 | ||
885 | int c_m; | |
886 | int r_t; | |
3e373948 DV |
887 | |
888 | struct drm_i915_gem_object *pwrctx; | |
889 | struct drm_i915_gem_object *renderctx; | |
c85aa885 DV |
890 | }; |
891 | ||
a38911a3 WX |
892 | /* Power well structure for haswell */ |
893 | struct i915_power_well { | |
894 | struct drm_device *device; | |
895 | spinlock_t lock; | |
896 | /* power well enable/disable usage count */ | |
897 | int count; | |
898 | int i915_request; | |
899 | }; | |
900 | ||
231f42a4 DV |
901 | struct i915_dri1_state { |
902 | unsigned allow_batchbuffer : 1; | |
903 | u32 __iomem *gfx_hws_cpu_addr; | |
904 | ||
905 | unsigned int cpp; | |
906 | int back_offset; | |
907 | int front_offset; | |
908 | int current_page; | |
909 | int page_flipping; | |
910 | ||
911 | uint32_t counter; | |
912 | }; | |
913 | ||
db1b76ca DV |
914 | struct i915_ums_state { |
915 | /** | |
916 | * Flag if the X Server, and thus DRM, is not currently in | |
917 | * control of the device. | |
918 | * | |
919 | * This is set between LeaveVT and EnterVT. It needs to be | |
920 | * replaced with a semaphore. It also needs to be | |
921 | * transitioned away from for kernel modesetting. | |
922 | */ | |
923 | int mm_suspended; | |
924 | }; | |
925 | ||
35a85ac6 | 926 | #define MAX_L3_SLICES 2 |
a4da4fa4 | 927 | struct intel_l3_parity { |
35a85ac6 | 928 | u32 *remap_info[MAX_L3_SLICES]; |
a4da4fa4 | 929 | struct work_struct error_work; |
35a85ac6 | 930 | int which_slice; |
a4da4fa4 DV |
931 | }; |
932 | ||
4b5aed62 | 933 | struct i915_gem_mm { |
4b5aed62 DV |
934 | /** Memory allocator for GTT stolen memory */ |
935 | struct drm_mm stolen; | |
4b5aed62 DV |
936 | /** List of all objects in gtt_space. Used to restore gtt |
937 | * mappings on resume */ | |
938 | struct list_head bound_list; | |
939 | /** | |
940 | * List of objects which are not bound to the GTT (thus | |
941 | * are idle and not used by the GPU) but still have | |
942 | * (presumably uncached) pages still attached. | |
943 | */ | |
944 | struct list_head unbound_list; | |
945 | ||
946 | /** Usable portion of the GTT for GEM */ | |
947 | unsigned long stolen_base; /* limited to low memory (32-bit) */ | |
948 | ||
4b5aed62 DV |
949 | /** PPGTT used for aliasing the PPGTT with the GTT */ |
950 | struct i915_hw_ppgtt *aliasing_ppgtt; | |
951 | ||
952 | struct shrinker inactive_shrinker; | |
953 | bool shrinker_no_lock_stealing; | |
954 | ||
4b5aed62 DV |
955 | /** LRU list of objects with fence regs on them. */ |
956 | struct list_head fence_list; | |
957 | ||
958 | /** | |
959 | * We leave the user IRQ off as much as possible, | |
960 | * but this means that requests will finish and never | |
961 | * be retired once the system goes idle. Set a timer to | |
962 | * fire periodically while the ring is running. When it | |
963 | * fires, go retire requests. | |
964 | */ | |
965 | struct delayed_work retire_work; | |
966 | ||
967 | /** | |
968 | * Are we in a non-interruptible section of code like | |
969 | * modesetting? | |
970 | */ | |
971 | bool interruptible; | |
972 | ||
4b5aed62 DV |
973 | /** Bit 6 swizzling required for X tiling */ |
974 | uint32_t bit_6_swizzle_x; | |
975 | /** Bit 6 swizzling required for Y tiling */ | |
976 | uint32_t bit_6_swizzle_y; | |
977 | ||
978 | /* storage for physical objects */ | |
979 | struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT]; | |
980 | ||
981 | /* accounting, useful for userland debugging */ | |
c20e8355 | 982 | spinlock_t object_stat_lock; |
4b5aed62 DV |
983 | size_t object_memory; |
984 | u32 object_count; | |
985 | }; | |
986 | ||
edc3d884 MK |
987 | struct drm_i915_error_state_buf { |
988 | unsigned bytes; | |
989 | unsigned size; | |
990 | int err; | |
991 | u8 *buf; | |
992 | loff_t start; | |
993 | loff_t pos; | |
994 | }; | |
995 | ||
fc16b48b MK |
996 | struct i915_error_state_file_priv { |
997 | struct drm_device *dev; | |
998 | struct drm_i915_error_state *error; | |
999 | }; | |
1000 | ||
99584db3 DV |
1001 | struct i915_gpu_error { |
1002 | /* For hangcheck timer */ | |
1003 | #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */ | |
1004 | #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD) | |
be62acb4 MK |
1005 | /* Hang gpu twice in this window and your context gets banned */ |
1006 | #define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000) | |
1007 | ||
99584db3 | 1008 | struct timer_list hangcheck_timer; |
99584db3 DV |
1009 | |
1010 | /* For reset and error_state handling. */ | |
1011 | spinlock_t lock; | |
1012 | /* Protected by the above dev->gpu_error.lock. */ | |
1013 | struct drm_i915_error_state *first_error; | |
1014 | struct work_struct work; | |
99584db3 | 1015 | |
1f83fee0 | 1016 | /** |
f69061be | 1017 | * State variable and reset counter controlling the reset flow |
1f83fee0 | 1018 | * |
f69061be DV |
1019 | * Upper bits are for the reset counter. This counter is used by the |
1020 | * wait_seqno code to race-free noticed that a reset event happened and | |
1021 | * that it needs to restart the entire ioctl (since most likely the | |
1022 | * seqno it waited for won't ever signal anytime soon). | |
1023 | * | |
1024 | * This is important for lock-free wait paths, where no contended lock | |
1025 | * naturally enforces the correct ordering between the bail-out of the | |
1026 | * waiter and the gpu reset work code. | |
1f83fee0 DV |
1027 | * |
1028 | * Lowest bit controls the reset state machine: Set means a reset is in | |
1029 | * progress. This state will (presuming we don't have any bugs) decay | |
1030 | * into either unset (successful reset) or the special WEDGED value (hw | |
1031 | * terminally sour). All waiters on the reset_queue will be woken when | |
1032 | * that happens. | |
1033 | */ | |
1034 | atomic_t reset_counter; | |
1035 | ||
1036 | /** | |
1037 | * Special values/flags for reset_counter | |
1038 | * | |
1039 | * Note that the code relies on | |
1040 | * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG | |
1041 | * being true. | |
1042 | */ | |
1043 | #define I915_RESET_IN_PROGRESS_FLAG 1 | |
1044 | #define I915_WEDGED 0xffffffff | |
1045 | ||
1046 | /** | |
1047 | * Waitqueue to signal when the reset has completed. Used by clients | |
1048 | * that wait for dev_priv->mm.wedged to settle. | |
1049 | */ | |
1050 | wait_queue_head_t reset_queue; | |
33196ded | 1051 | |
99584db3 DV |
1052 | /* For gpu hang simulation. */ |
1053 | unsigned int stop_rings; | |
1054 | }; | |
1055 | ||
b8efb17b ZR |
1056 | enum modeset_restore { |
1057 | MODESET_ON_LID_OPEN, | |
1058 | MODESET_DONE, | |
1059 | MODESET_SUSPENDED, | |
1060 | }; | |
1061 | ||
6acab15a PZ |
1062 | struct ddi_vbt_port_info { |
1063 | uint8_t hdmi_level_shift; | |
311a2094 PZ |
1064 | |
1065 | uint8_t supports_dvi:1; | |
1066 | uint8_t supports_hdmi:1; | |
1067 | uint8_t supports_dp:1; | |
6acab15a PZ |
1068 | }; |
1069 | ||
41aa3448 RV |
1070 | struct intel_vbt_data { |
1071 | struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */ | |
1072 | struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */ | |
1073 | ||
1074 | /* Feature bits */ | |
1075 | unsigned int int_tv_support:1; | |
1076 | unsigned int lvds_dither:1; | |
1077 | unsigned int lvds_vbt:1; | |
1078 | unsigned int int_crt_support:1; | |
1079 | unsigned int lvds_use_ssc:1; | |
1080 | unsigned int display_clock_mode:1; | |
1081 | unsigned int fdi_rx_polarity_inverted:1; | |
1082 | int lvds_ssc_freq; | |
1083 | unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */ | |
1084 | ||
1085 | /* eDP */ | |
1086 | int edp_rate; | |
1087 | int edp_lanes; | |
1088 | int edp_preemphasis; | |
1089 | int edp_vswing; | |
1090 | bool edp_initialized; | |
1091 | bool edp_support; | |
1092 | int edp_bpp; | |
1093 | struct edp_power_seq edp_pps; | |
1094 | ||
d17c5443 SK |
1095 | /* MIPI DSI */ |
1096 | struct { | |
1097 | u16 panel_id; | |
1098 | } dsi; | |
1099 | ||
41aa3448 RV |
1100 | int crt_ddc_pin; |
1101 | ||
1102 | int child_dev_num; | |
768f69c9 | 1103 | union child_device_config *child_dev; |
6acab15a PZ |
1104 | |
1105 | struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS]; | |
41aa3448 RV |
1106 | }; |
1107 | ||
77c122bc VS |
1108 | enum intel_ddb_partitioning { |
1109 | INTEL_DDB_PART_1_2, | |
1110 | INTEL_DDB_PART_5_6, /* IVB+ */ | |
1111 | }; | |
1112 | ||
1fd527cc VS |
1113 | struct intel_wm_level { |
1114 | bool enable; | |
1115 | uint32_t pri_val; | |
1116 | uint32_t spr_val; | |
1117 | uint32_t cur_val; | |
1118 | uint32_t fbc_val; | |
1119 | }; | |
1120 | ||
c67a470b PZ |
1121 | /* |
1122 | * This struct tracks the state needed for the Package C8+ feature. | |
1123 | * | |
1124 | * Package states C8 and deeper are really deep PC states that can only be | |
1125 | * reached when all the devices on the system allow it, so even if the graphics | |
1126 | * device allows PC8+, it doesn't mean the system will actually get to these | |
1127 | * states. | |
1128 | * | |
1129 | * Our driver only allows PC8+ when all the outputs are disabled, the power well | |
1130 | * is disabled and the GPU is idle. When these conditions are met, we manually | |
1131 | * do the other conditions: disable the interrupts, clocks and switch LCPLL | |
1132 | * refclk to Fclk. | |
1133 | * | |
1134 | * When we really reach PC8 or deeper states (not just when we allow it) we lose | |
1135 | * the state of some registers, so when we come back from PC8+ we need to | |
1136 | * restore this state. We don't get into PC8+ if we're not in RC6, so we don't | |
1137 | * need to take care of the registers kept by RC6. | |
1138 | * | |
1139 | * The interrupt disabling is part of the requirements. We can only leave the | |
1140 | * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we | |
1141 | * can lock the machine. | |
1142 | * | |
1143 | * Ideally every piece of our code that needs PC8+ disabled would call | |
1144 | * hsw_disable_package_c8, which would increment disable_count and prevent the | |
1145 | * system from reaching PC8+. But we don't have a symmetric way to do this for | |
1146 | * everything, so we have the requirements_met and gpu_idle variables. When we | |
1147 | * switch requirements_met or gpu_idle to true we decrease disable_count, and | |
1148 | * increase it in the opposite case. The requirements_met variable is true when | |
1149 | * all the CRTCs, encoders and the power well are disabled. The gpu_idle | |
1150 | * variable is true when the GPU is idle. | |
1151 | * | |
1152 | * In addition to everything, we only actually enable PC8+ if disable_count | |
1153 | * stays at zero for at least some seconds. This is implemented with the | |
1154 | * enable_work variable. We do this so we don't enable/disable PC8 dozens of | |
1155 | * consecutive times when all screens are disabled and some background app | |
1156 | * queries the state of our connectors, or we have some application constantly | |
1157 | * waking up to use the GPU. Only after the enable_work function actually | |
1158 | * enables PC8+ the "enable" variable will become true, which means that it can | |
1159 | * be false even if disable_count is 0. | |
1160 | * | |
1161 | * The irqs_disabled variable becomes true exactly after we disable the IRQs and | |
1162 | * goes back to false exactly before we reenable the IRQs. We use this variable | |
1163 | * to check if someone is trying to enable/disable IRQs while they're supposed | |
1164 | * to be disabled. This shouldn't happen and we'll print some error messages in | |
1165 | * case it happens, but if it actually happens we'll also update the variables | |
1166 | * inside struct regsave so when we restore the IRQs they will contain the | |
1167 | * latest expected values. | |
1168 | * | |
1169 | * For more, read "Display Sequences for Package C8" on our documentation. | |
1170 | */ | |
1171 | struct i915_package_c8 { | |
1172 | bool requirements_met; | |
1173 | bool gpu_idle; | |
1174 | bool irqs_disabled; | |
1175 | /* Only true after the delayed work task actually enables it. */ | |
1176 | bool enabled; | |
1177 | int disable_count; | |
1178 | struct mutex lock; | |
1179 | struct delayed_work enable_work; | |
1180 | ||
1181 | struct { | |
1182 | uint32_t deimr; | |
1183 | uint32_t sdeimr; | |
1184 | uint32_t gtimr; | |
1185 | uint32_t gtier; | |
1186 | uint32_t gen6_pmimr; | |
1187 | } regsave; | |
1188 | }; | |
1189 | ||
f4c956ad DV |
1190 | typedef struct drm_i915_private { |
1191 | struct drm_device *dev; | |
42dcedd4 | 1192 | struct kmem_cache *slab; |
f4c956ad DV |
1193 | |
1194 | const struct intel_device_info *info; | |
1195 | ||
1196 | int relative_constants_mode; | |
1197 | ||
1198 | void __iomem *regs; | |
1199 | ||
907b28c5 | 1200 | struct intel_uncore uncore; |
f4c956ad DV |
1201 | |
1202 | struct intel_gmbus gmbus[GMBUS_NUM_PORTS]; | |
1203 | ||
28c70f16 | 1204 | |
f4c956ad DV |
1205 | /** gmbus_mutex protects against concurrent usage of the single hw gmbus |
1206 | * controller on different i2c buses. */ | |
1207 | struct mutex gmbus_mutex; | |
1208 | ||
1209 | /** | |
1210 | * Base address of the gmbus and gpio block. | |
1211 | */ | |
1212 | uint32_t gpio_mmio_base; | |
1213 | ||
28c70f16 DV |
1214 | wait_queue_head_t gmbus_wait_queue; |
1215 | ||
f4c956ad DV |
1216 | struct pci_dev *bridge_dev; |
1217 | struct intel_ring_buffer ring[I915_NUM_RINGS]; | |
f72b3435 | 1218 | uint32_t last_seqno, next_seqno; |
f4c956ad DV |
1219 | |
1220 | drm_dma_handle_t *status_page_dmah; | |
f4c956ad DV |
1221 | struct resource mch_res; |
1222 | ||
1223 | atomic_t irq_received; | |
1224 | ||
1225 | /* protects the irq masks */ | |
1226 | spinlock_t irq_lock; | |
1227 | ||
9ee32fea DV |
1228 | /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */ |
1229 | struct pm_qos_request pm_qos; | |
1230 | ||
f4c956ad | 1231 | /* DPIO indirect register protection */ |
09153000 | 1232 | struct mutex dpio_lock; |
f4c956ad DV |
1233 | |
1234 | /** Cached value of IMR to avoid reads in updating the bitfield */ | |
f4c956ad DV |
1235 | u32 irq_mask; |
1236 | u32 gt_irq_mask; | |
605cd25b | 1237 | u32 pm_irq_mask; |
f4c956ad | 1238 | |
f4c956ad | 1239 | struct work_struct hotplug_work; |
52d7eced | 1240 | bool enable_hotplug_processing; |
b543fb04 EE |
1241 | struct { |
1242 | unsigned long hpd_last_jiffies; | |
1243 | int hpd_cnt; | |
1244 | enum { | |
1245 | HPD_ENABLED = 0, | |
1246 | HPD_DISABLED = 1, | |
1247 | HPD_MARK_DISABLED = 2 | |
1248 | } hpd_mark; | |
1249 | } hpd_stats[HPD_NUM_PINS]; | |
142e2398 | 1250 | u32 hpd_event_bits; |
ac4c16c5 | 1251 | struct timer_list hotplug_reenable_timer; |
f4c956ad | 1252 | |
7f1f3851 | 1253 | int num_plane; |
f4c956ad | 1254 | |
5c3fe8b0 | 1255 | struct i915_fbc fbc; |
f4c956ad | 1256 | struct intel_opregion opregion; |
41aa3448 | 1257 | struct intel_vbt_data vbt; |
f4c956ad DV |
1258 | |
1259 | /* overlay */ | |
1260 | struct intel_overlay *overlay; | |
2c6602df | 1261 | unsigned int sprite_scaling_enabled; |
f4c956ad | 1262 | |
31ad8ec6 JN |
1263 | /* backlight */ |
1264 | struct { | |
1265 | int level; | |
1266 | bool enabled; | |
8ba2d185 | 1267 | spinlock_t lock; /* bl registers and the above bl fields */ |
31ad8ec6 JN |
1268 | struct backlight_device *device; |
1269 | } backlight; | |
1270 | ||
f4c956ad | 1271 | /* LVDS info */ |
f4c956ad DV |
1272 | bool no_aux_handshake; |
1273 | ||
f4c956ad DV |
1274 | struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */ |
1275 | int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */ | |
1276 | int num_fence_regs; /* 8 on pre-965, 16 otherwise */ | |
1277 | ||
1278 | unsigned int fsb_freq, mem_freq, is_ddr3; | |
1279 | ||
645416f5 DV |
1280 | /** |
1281 | * wq - Driver workqueue for GEM. | |
1282 | * | |
1283 | * NOTE: Work items scheduled here are not allowed to grab any modeset | |
1284 | * locks, for otherwise the flushing done in the pageflip code will | |
1285 | * result in deadlocks. | |
1286 | */ | |
f4c956ad DV |
1287 | struct workqueue_struct *wq; |
1288 | ||
1289 | /* Display functions */ | |
1290 | struct drm_i915_display_funcs display; | |
1291 | ||
1292 | /* PCH chipset type */ | |
1293 | enum intel_pch pch_type; | |
17a303ec | 1294 | unsigned short pch_id; |
f4c956ad DV |
1295 | |
1296 | unsigned long quirks; | |
1297 | ||
b8efb17b ZR |
1298 | enum modeset_restore modeset_restore; |
1299 | struct mutex modeset_restore_lock; | |
673a394b | 1300 | |
a7bbbd63 | 1301 | struct list_head vm_list; /* Global list of all address spaces */ |
853ba5d2 | 1302 | struct i915_gtt gtt; /* VMA representing the global address space */ |
5d4545ae | 1303 | |
4b5aed62 | 1304 | struct i915_gem_mm mm; |
8781342d | 1305 | |
8781342d DV |
1306 | /* Kernel Modesetting */ |
1307 | ||
9b9d172d | 1308 | struct sdvo_device_mapping sdvo_mappings[2]; |
652c393a | 1309 | |
27f8227b JB |
1310 | struct drm_crtc *plane_to_crtc_mapping[3]; |
1311 | struct drm_crtc *pipe_to_crtc_mapping[3]; | |
6b95a207 KH |
1312 | wait_queue_head_t pending_flip_queue; |
1313 | ||
e72f9fbf DV |
1314 | int num_shared_dpll; |
1315 | struct intel_shared_dpll shared_dplls[I915_NUM_PLLS]; | |
6441ab5f | 1316 | struct intel_ddi_plls ddi_plls; |
ee7b9f93 | 1317 | |
652c393a JB |
1318 | /* Reclocking support */ |
1319 | bool render_reclock_avail; | |
1320 | bool lvds_downclock_avail; | |
18f9ed12 ZY |
1321 | /* indicates the reduced downclock for LVDS*/ |
1322 | int lvds_downclock; | |
652c393a | 1323 | u16 orig_clock; |
f97108d1 | 1324 | |
c4804411 | 1325 | bool mchbar_need_disable; |
f97108d1 | 1326 | |
a4da4fa4 DV |
1327 | struct intel_l3_parity l3_parity; |
1328 | ||
59124506 BW |
1329 | /* Cannot be determined by PCIID. You must always read a register. */ |
1330 | size_t ellc_size; | |
1331 | ||
c6a828d3 | 1332 | /* gen6+ rps state */ |
c85aa885 | 1333 | struct intel_gen6_power_mgmt rps; |
c6a828d3 | 1334 | |
20e4d407 DV |
1335 | /* ilk-only ips/rps state. Everything in here is protected by the global |
1336 | * mchdev_lock in intel_pm.c */ | |
c85aa885 | 1337 | struct intel_ilk_power_mgmt ips; |
b5e50c3f | 1338 | |
a38911a3 WX |
1339 | /* Haswell power well */ |
1340 | struct i915_power_well power_well; | |
1341 | ||
3f51e471 RV |
1342 | enum no_psr_reason no_psr_reason; |
1343 | ||
99584db3 | 1344 | struct i915_gpu_error gpu_error; |
ae681d96 | 1345 | |
c9cddffc JB |
1346 | struct drm_i915_gem_object *vlv_pctx; |
1347 | ||
8be48d92 DA |
1348 | /* list of fbdev register on this device */ |
1349 | struct intel_fbdev *fbdev; | |
e953fd7b | 1350 | |
073f34d9 JB |
1351 | /* |
1352 | * The console may be contended at resume, but we don't | |
1353 | * want it to block on it. | |
1354 | */ | |
1355 | struct work_struct console_resume_work; | |
1356 | ||
e953fd7b | 1357 | struct drm_property *broadcast_rgb_property; |
3f43c48d | 1358 | struct drm_property *force_audio_property; |
e3689190 | 1359 | |
254f965c BW |
1360 | bool hw_contexts_disabled; |
1361 | uint32_t hw_context_size; | |
a33afea5 | 1362 | struct list_head context_list; |
f4c956ad | 1363 | |
3e68320e | 1364 | u32 fdi_rx_config; |
68d18ad7 | 1365 | |
f4c956ad | 1366 | struct i915_suspend_saved_registers regfile; |
231f42a4 | 1367 | |
53615a5e VS |
1368 | struct { |
1369 | /* | |
1370 | * Raw watermark latency values: | |
1371 | * in 0.1us units for WM0, | |
1372 | * in 0.5us units for WM1+. | |
1373 | */ | |
1374 | /* primary */ | |
1375 | uint16_t pri_latency[5]; | |
1376 | /* sprite */ | |
1377 | uint16_t spr_latency[5]; | |
1378 | /* cursor */ | |
1379 | uint16_t cur_latency[5]; | |
1380 | } wm; | |
1381 | ||
c67a470b PZ |
1382 | struct i915_package_c8 pc8; |
1383 | ||
231f42a4 DV |
1384 | /* Old dri1 support infrastructure, beware the dragons ya fools entering |
1385 | * here! */ | |
1386 | struct i915_dri1_state dri1; | |
db1b76ca DV |
1387 | /* Old ums support infrastructure, same warning applies. */ |
1388 | struct i915_ums_state ums; | |
1da177e4 LT |
1389 | } drm_i915_private_t; |
1390 | ||
2c1792a1 CW |
1391 | static inline struct drm_i915_private *to_i915(const struct drm_device *dev) |
1392 | { | |
1393 | return dev->dev_private; | |
1394 | } | |
1395 | ||
b4519513 CW |
1396 | /* Iterate over initialised rings */ |
1397 | #define for_each_ring(ring__, dev_priv__, i__) \ | |
1398 | for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \ | |
1399 | if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__))) | |
1400 | ||
b1d7e4b4 WF |
1401 | enum hdmi_force_audio { |
1402 | HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */ | |
1403 | HDMI_AUDIO_OFF, /* force turn off HDMI audio */ | |
1404 | HDMI_AUDIO_AUTO, /* trust EDID */ | |
1405 | HDMI_AUDIO_ON, /* force turn on HDMI audio */ | |
1406 | }; | |
1407 | ||
190d6cd5 | 1408 | #define I915_GTT_OFFSET_NONE ((u32)-1) |
ed2f3452 | 1409 | |
37e680a1 CW |
1410 | struct drm_i915_gem_object_ops { |
1411 | /* Interface between the GEM object and its backing storage. | |
1412 | * get_pages() is called once prior to the use of the associated set | |
1413 | * of pages before to binding them into the GTT, and put_pages() is | |
1414 | * called after we no longer need them. As we expect there to be | |
1415 | * associated cost with migrating pages between the backing storage | |
1416 | * and making them available for the GPU (e.g. clflush), we may hold | |
1417 | * onto the pages after they are no longer referenced by the GPU | |
1418 | * in case they may be used again shortly (for example migrating the | |
1419 | * pages to a different memory domain within the GTT). put_pages() | |
1420 | * will therefore most likely be called when the object itself is | |
1421 | * being released or under memory pressure (where we attempt to | |
1422 | * reap pages for the shrinker). | |
1423 | */ | |
1424 | int (*get_pages)(struct drm_i915_gem_object *); | |
1425 | void (*put_pages)(struct drm_i915_gem_object *); | |
1426 | }; | |
1427 | ||
673a394b | 1428 | struct drm_i915_gem_object { |
c397b908 | 1429 | struct drm_gem_object base; |
673a394b | 1430 | |
37e680a1 CW |
1431 | const struct drm_i915_gem_object_ops *ops; |
1432 | ||
2f633156 BW |
1433 | /** List of VMAs backed by this object */ |
1434 | struct list_head vma_list; | |
1435 | ||
c1ad11fc CW |
1436 | /** Stolen memory for this object, instead of being backed by shmem. */ |
1437 | struct drm_mm_node *stolen; | |
35c20a60 | 1438 | struct list_head global_list; |
673a394b | 1439 | |
69dc4987 | 1440 | struct list_head ring_list; |
b25cb2f8 BW |
1441 | /** Used in execbuf to temporarily hold a ref */ |
1442 | struct list_head obj_exec_link; | |
673a394b EA |
1443 | |
1444 | /** | |
65ce3027 CW |
1445 | * This is set if the object is on the active lists (has pending |
1446 | * rendering and so a non-zero seqno), and is not set if it i s on | |
1447 | * inactive (ready to be unbound) list. | |
673a394b | 1448 | */ |
0206e353 | 1449 | unsigned int active:1; |
673a394b EA |
1450 | |
1451 | /** | |
1452 | * This is set if the object has been written to since last bound | |
1453 | * to the GTT | |
1454 | */ | |
0206e353 | 1455 | unsigned int dirty:1; |
778c3544 DV |
1456 | |
1457 | /** | |
1458 | * Fence register bits (if any) for this object. Will be set | |
1459 | * as needed when mapped into the GTT. | |
1460 | * Protected by dev->struct_mutex. | |
778c3544 | 1461 | */ |
4b9de737 | 1462 | signed int fence_reg:I915_MAX_NUM_FENCE_BITS; |
778c3544 | 1463 | |
778c3544 DV |
1464 | /** |
1465 | * Advice: are the backing pages purgeable? | |
1466 | */ | |
0206e353 | 1467 | unsigned int madv:2; |
778c3544 | 1468 | |
778c3544 DV |
1469 | /** |
1470 | * Current tiling mode for the object. | |
1471 | */ | |
0206e353 | 1472 | unsigned int tiling_mode:2; |
5d82e3e6 CW |
1473 | /** |
1474 | * Whether the tiling parameters for the currently associated fence | |
1475 | * register have changed. Note that for the purposes of tracking | |
1476 | * tiling changes we also treat the unfenced register, the register | |
1477 | * slot that the object occupies whilst it executes a fenced | |
1478 | * command (such as BLT on gen2/3), as a "fence". | |
1479 | */ | |
1480 | unsigned int fence_dirty:1; | |
778c3544 DV |
1481 | |
1482 | /** How many users have pinned this object in GTT space. The following | |
1483 | * users can each hold at most one reference: pwrite/pread, pin_ioctl | |
1484 | * (via user_pin_count), execbuffer (objects are not allowed multiple | |
1485 | * times for the same batchbuffer), and the framebuffer code. When | |
1486 | * switching/pageflipping, the framebuffer code has at most two buffers | |
1487 | * pinned per crtc. | |
1488 | * | |
1489 | * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3 | |
1490 | * bits with absolutely no headroom. So use 4 bits. */ | |
0206e353 | 1491 | unsigned int pin_count:4; |
778c3544 | 1492 | #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf |
673a394b | 1493 | |
75e9e915 DV |
1494 | /** |
1495 | * Is the object at the current location in the gtt mappable and | |
1496 | * fenceable? Used to avoid costly recalculations. | |
1497 | */ | |
0206e353 | 1498 | unsigned int map_and_fenceable:1; |
75e9e915 | 1499 | |
fb7d516a DV |
1500 | /** |
1501 | * Whether the current gtt mapping needs to be mappable (and isn't just | |
1502 | * mappable by accident). Track pin and fault separate for a more | |
1503 | * accurate mappable working set. | |
1504 | */ | |
0206e353 AJ |
1505 | unsigned int fault_mappable:1; |
1506 | unsigned int pin_mappable:1; | |
cc98b413 | 1507 | unsigned int pin_display:1; |
fb7d516a | 1508 | |
caea7476 CW |
1509 | /* |
1510 | * Is the GPU currently using a fence to access this buffer, | |
1511 | */ | |
1512 | unsigned int pending_fenced_gpu_access:1; | |
1513 | unsigned int fenced_gpu_access:1; | |
1514 | ||
651d794f | 1515 | unsigned int cache_level:3; |
93dfb40c | 1516 | |
7bddb01f | 1517 | unsigned int has_aliasing_ppgtt_mapping:1; |
74898d7e | 1518 | unsigned int has_global_gtt_mapping:1; |
9da3da66 | 1519 | unsigned int has_dma_mapping:1; |
7bddb01f | 1520 | |
9da3da66 | 1521 | struct sg_table *pages; |
a5570178 | 1522 | int pages_pin_count; |
673a394b | 1523 | |
1286ff73 | 1524 | /* prime dma-buf support */ |
9a70cc2a DA |
1525 | void *dma_buf_vmapping; |
1526 | int vmapping_count; | |
1527 | ||
caea7476 CW |
1528 | struct intel_ring_buffer *ring; |
1529 | ||
1c293ea3 | 1530 | /** Breadcrumb of last rendering to the buffer. */ |
0201f1ec CW |
1531 | uint32_t last_read_seqno; |
1532 | uint32_t last_write_seqno; | |
caea7476 CW |
1533 | /** Breadcrumb of last fenced GPU access to the buffer. */ |
1534 | uint32_t last_fenced_seqno; | |
673a394b | 1535 | |
778c3544 | 1536 | /** Current tiling stride for the object, if it's tiled. */ |
de151cf6 | 1537 | uint32_t stride; |
673a394b | 1538 | |
280b713b | 1539 | /** Record of address bit 17 of each page at last unbind. */ |
d312ec25 | 1540 | unsigned long *bit_17; |
280b713b | 1541 | |
79e53945 JB |
1542 | /** User space pin count and filp owning the pin */ |
1543 | uint32_t user_pin_count; | |
1544 | struct drm_file *pin_filp; | |
71acb5eb DA |
1545 | |
1546 | /** for phy allocated objects */ | |
1547 | struct drm_i915_gem_phys_object *phys_obj; | |
673a394b | 1548 | }; |
b45305fc | 1549 | #define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base) |
673a394b | 1550 | |
62b8b215 | 1551 | #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base) |
23010e43 | 1552 | |
673a394b EA |
1553 | /** |
1554 | * Request queue structure. | |
1555 | * | |
1556 | * The request queue allows us to note sequence numbers that have been emitted | |
1557 | * and may be associated with active buffers to be retired. | |
1558 | * | |
1559 | * By keeping this list, we can avoid having to do questionable | |
1560 | * sequence-number comparisons on buffer last_rendering_seqnos, and associate | |
1561 | * an emission time with seqnos for tracking how far ahead of the GPU we are. | |
1562 | */ | |
1563 | struct drm_i915_gem_request { | |
852835f3 ZN |
1564 | /** On Which ring this request was generated */ |
1565 | struct intel_ring_buffer *ring; | |
1566 | ||
673a394b EA |
1567 | /** GEM sequence number associated with this request. */ |
1568 | uint32_t seqno; | |
1569 | ||
7d736f4f MK |
1570 | /** Position in the ringbuffer of the start of the request */ |
1571 | u32 head; | |
1572 | ||
1573 | /** Position in the ringbuffer of the end of the request */ | |
a71d8d94 CW |
1574 | u32 tail; |
1575 | ||
0e50e96b MK |
1576 | /** Context related to this request */ |
1577 | struct i915_hw_context *ctx; | |
1578 | ||
7d736f4f MK |
1579 | /** Batch buffer related to this request if any */ |
1580 | struct drm_i915_gem_object *batch_obj; | |
1581 | ||
673a394b EA |
1582 | /** Time at which this request was emitted, in jiffies. */ |
1583 | unsigned long emitted_jiffies; | |
1584 | ||
b962442e | 1585 | /** global list entry for this request */ |
673a394b | 1586 | struct list_head list; |
b962442e | 1587 | |
f787a5f5 | 1588 | struct drm_i915_file_private *file_priv; |
b962442e EA |
1589 | /** file_priv list entry for this request */ |
1590 | struct list_head client_list; | |
673a394b EA |
1591 | }; |
1592 | ||
1593 | struct drm_i915_file_private { | |
1594 | struct { | |
99057c81 | 1595 | spinlock_t lock; |
b962442e | 1596 | struct list_head request_list; |
673a394b | 1597 | } mm; |
40521054 | 1598 | struct idr context_idr; |
e59ec13d MK |
1599 | |
1600 | struct i915_ctx_hang_stats hang_stats; | |
673a394b EA |
1601 | }; |
1602 | ||
2c1792a1 | 1603 | #define INTEL_INFO(dev) (to_i915(dev)->info) |
cae5852d ZN |
1604 | |
1605 | #define IS_I830(dev) ((dev)->pci_device == 0x3577) | |
1606 | #define IS_845G(dev) ((dev)->pci_device == 0x2562) | |
1607 | #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x) | |
1608 | #define IS_I865G(dev) ((dev)->pci_device == 0x2572) | |
1609 | #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g) | |
1610 | #define IS_I915GM(dev) ((dev)->pci_device == 0x2592) | |
1611 | #define IS_I945G(dev) ((dev)->pci_device == 0x2772) | |
1612 | #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm) | |
1613 | #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater) | |
1614 | #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline) | |
1615 | #define IS_GM45(dev) ((dev)->pci_device == 0x2A42) | |
1616 | #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x) | |
1617 | #define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001) | |
1618 | #define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011) | |
1619 | #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview) | |
1620 | #define IS_G33(dev) (INTEL_INFO(dev)->is_g33) | |
cae5852d | 1621 | #define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046) |
4b65177b | 1622 | #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge) |
8ab43976 JB |
1623 | #define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \ |
1624 | (dev)->pci_device == 0x0152 || \ | |
1625 | (dev)->pci_device == 0x015a) | |
6547fbdb DV |
1626 | #define IS_SNB_GT1(dev) ((dev)->pci_device == 0x0102 || \ |
1627 | (dev)->pci_device == 0x0106 || \ | |
1628 | (dev)->pci_device == 0x010A) | |
70a3eb7a | 1629 | #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview) |
4cae9ae0 | 1630 | #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell) |
cae5852d | 1631 | #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile) |
ed1c9e2c PZ |
1632 | #define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \ |
1633 | ((dev)->pci_device & 0xFF00) == 0x0C00) | |
d567b07f PZ |
1634 | #define IS_ULT(dev) (IS_HASWELL(dev) && \ |
1635 | ((dev)->pci_device & 0xFF00) == 0x0A00) | |
9435373e RV |
1636 | #define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \ |
1637 | ((dev)->pci_device & 0x00F0) == 0x0020) | |
b833d685 | 1638 | #define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary) |
cae5852d | 1639 | |
85436696 JB |
1640 | /* |
1641 | * The genX designation typically refers to the render engine, so render | |
1642 | * capability related checks should use IS_GEN, while display and other checks | |
1643 | * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular | |
1644 | * chips, etc.). | |
1645 | */ | |
cae5852d ZN |
1646 | #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2) |
1647 | #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3) | |
1648 | #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4) | |
1649 | #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5) | |
1650 | #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6) | |
85436696 | 1651 | #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7) |
cae5852d ZN |
1652 | |
1653 | #define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring) | |
1654 | #define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring) | |
f72a1183 | 1655 | #define HAS_VEBOX(dev) (INTEL_INFO(dev)->has_vebox_ring) |
3d29b842 | 1656 | #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc) |
651d794f | 1657 | #define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size) |
cae5852d ZN |
1658 | #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws) |
1659 | ||
254f965c | 1660 | #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6) |
93553609 | 1661 | #define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev)) |
1d2a314c | 1662 | |
05394f39 | 1663 | #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay) |
cae5852d ZN |
1664 | #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical) |
1665 | ||
b45305fc DV |
1666 | /* Early gen2 have a totally busted CS tlb and require pinned batches. */ |
1667 | #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev)) | |
1668 | ||
cae5852d ZN |
1669 | /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte |
1670 | * rows, which changed the alignment requirements and fence programming. | |
1671 | */ | |
1672 | #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \ | |
1673 | IS_I915GM(dev))) | |
1674 | #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) | |
1675 | #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev)) | |
1676 | #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev)) | |
cae5852d ZN |
1677 | #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv) |
1678 | #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug) | |
cae5852d ZN |
1679 | |
1680 | #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2) | |
1681 | #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr) | |
1682 | #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc) | |
cae5852d | 1683 | |
f5adf94e DL |
1684 | #define HAS_IPS(dev) (IS_ULT(dev)) |
1685 | ||
dd93be58 | 1686 | #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi) |
86d52df6 | 1687 | #define HAS_POWER_WELL(dev) (IS_HASWELL(dev)) |
30568c45 | 1688 | #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg) |
18b5992c | 1689 | #define HAS_PSR(dev) (IS_HASWELL(dev)) |
affa9354 | 1690 | |
17a303ec PZ |
1691 | #define INTEL_PCH_DEVICE_ID_MASK 0xff00 |
1692 | #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00 | |
1693 | #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00 | |
1694 | #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00 | |
1695 | #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00 | |
1696 | #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00 | |
1697 | ||
2c1792a1 | 1698 | #define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type) |
eb877ebf | 1699 | #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT) |
cae5852d ZN |
1700 | #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT) |
1701 | #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX) | |
40c7ead9 | 1702 | #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP) |
45e6e3a1 | 1703 | #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE) |
cae5852d | 1704 | |
b7884eb4 DV |
1705 | #define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake) |
1706 | ||
040d2baa BW |
1707 | /* DPF == dynamic parity feature */ |
1708 | #define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) | |
1709 | #define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev)) | |
e1ef7cc2 | 1710 | |
c8735b0c BW |
1711 | #define GT_FREQUENCY_MULTIPLIER 50 |
1712 | ||
05394f39 CW |
1713 | #include "i915_trace.h" |
1714 | ||
83b7f9ac ED |
1715 | /** |
1716 | * RC6 is a special power stage which allows the GPU to enter an very | |
1717 | * low-voltage mode when idle, using down to 0V while at this stage. This | |
1718 | * stage is entered automatically when the GPU is idle when RC6 support is | |
1719 | * enabled, and as soon as new workload arises GPU wakes up automatically as well. | |
1720 | * | |
1721 | * There are different RC6 modes available in Intel GPU, which differentiate | |
1722 | * among each other with the latency required to enter and leave RC6 and | |
1723 | * voltage consumed by the GPU in different states. | |
1724 | * | |
1725 | * The combination of the following flags define which states GPU is allowed | |
1726 | * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and | |
1727 | * RC6pp is deepest RC6. Their support by hardware varies according to the | |
1728 | * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one | |
1729 | * which brings the most power savings; deeper states save more power, but | |
1730 | * require higher latency to switch to and wake up. | |
1731 | */ | |
1732 | #define INTEL_RC6_ENABLE (1<<0) | |
1733 | #define INTEL_RC6p_ENABLE (1<<1) | |
1734 | #define INTEL_RC6pp_ENABLE (1<<2) | |
1735 | ||
baa70943 | 1736 | extern const struct drm_ioctl_desc i915_ioctls[]; |
b3a83639 | 1737 | extern int i915_max_ioctl; |
a35d9d3c BW |
1738 | extern unsigned int i915_fbpercrtc __always_unused; |
1739 | extern int i915_panel_ignore_lid __read_mostly; | |
1740 | extern unsigned int i915_powersave __read_mostly; | |
f45b5557 | 1741 | extern int i915_semaphores __read_mostly; |
a35d9d3c | 1742 | extern unsigned int i915_lvds_downclock __read_mostly; |
121d527a | 1743 | extern int i915_lvds_channel_mode __read_mostly; |
4415e63b | 1744 | extern int i915_panel_use_ssc __read_mostly; |
a35d9d3c | 1745 | extern int i915_vbt_sdvo_panel_type __read_mostly; |
c0f372b3 | 1746 | extern int i915_enable_rc6 __read_mostly; |
4415e63b | 1747 | extern int i915_enable_fbc __read_mostly; |
a35d9d3c | 1748 | extern bool i915_enable_hangcheck __read_mostly; |
650dc07e | 1749 | extern int i915_enable_ppgtt __read_mostly; |
105b7c11 | 1750 | extern int i915_enable_psr __read_mostly; |
0a3af268 | 1751 | extern unsigned int i915_preliminary_hw_support __read_mostly; |
2124b72e | 1752 | extern int i915_disable_power_well __read_mostly; |
3c4ca58c | 1753 | extern int i915_enable_ips __read_mostly; |
2385bdf0 | 1754 | extern bool i915_fastboot __read_mostly; |
c67a470b | 1755 | extern int i915_enable_pc8 __read_mostly; |
90058745 | 1756 | extern int i915_pc8_timeout __read_mostly; |
0b74b508 | 1757 | extern bool i915_prefault_disable __read_mostly; |
b3a83639 | 1758 | |
6a9ee8af DA |
1759 | extern int i915_suspend(struct drm_device *dev, pm_message_t state); |
1760 | extern int i915_resume(struct drm_device *dev); | |
7c1c2871 DA |
1761 | extern int i915_master_create(struct drm_device *dev, struct drm_master *master); |
1762 | extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master); | |
1763 | ||
1da177e4 | 1764 | /* i915_dma.c */ |
d05c617e | 1765 | void i915_update_dri1_breadcrumb(struct drm_device *dev); |
84b1fd10 | 1766 | extern void i915_kernel_lost_context(struct drm_device * dev); |
22eae947 | 1767 | extern int i915_driver_load(struct drm_device *, unsigned long flags); |
ba8bbcf6 | 1768 | extern int i915_driver_unload(struct drm_device *); |
673a394b | 1769 | extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv); |
84b1fd10 | 1770 | extern void i915_driver_lastclose(struct drm_device * dev); |
6c340eac EA |
1771 | extern void i915_driver_preclose(struct drm_device *dev, |
1772 | struct drm_file *file_priv); | |
673a394b EA |
1773 | extern void i915_driver_postclose(struct drm_device *dev, |
1774 | struct drm_file *file_priv); | |
84b1fd10 | 1775 | extern int i915_driver_device_is_agp(struct drm_device * dev); |
c43b5634 | 1776 | #ifdef CONFIG_COMPAT |
0d6aa60b DA |
1777 | extern long i915_compat_ioctl(struct file *filp, unsigned int cmd, |
1778 | unsigned long arg); | |
c43b5634 | 1779 | #endif |
673a394b | 1780 | extern int i915_emit_box(struct drm_device *dev, |
c4e7a414 CW |
1781 | struct drm_clip_rect *box, |
1782 | int DR1, int DR4); | |
8e96d9c4 | 1783 | extern int intel_gpu_reset(struct drm_device *dev); |
d4b8bb2a | 1784 | extern int i915_reset(struct drm_device *dev); |
7648fa99 JB |
1785 | extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv); |
1786 | extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv); | |
1787 | extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv); | |
1788 | extern void i915_update_gfx_val(struct drm_i915_private *dev_priv); | |
1789 | ||
073f34d9 | 1790 | extern void intel_console_resume(struct work_struct *work); |
af6061af | 1791 | |
1da177e4 | 1792 | /* i915_irq.c */ |
10cd45b6 | 1793 | void i915_queue_hangcheck(struct drm_device *dev); |
527f9e90 | 1794 | void i915_handle_error(struct drm_device *dev, bool wedged); |
1da177e4 | 1795 | |
f71d4af4 | 1796 | extern void intel_irq_init(struct drm_device *dev); |
e1b4d303 | 1797 | extern void intel_pm_init(struct drm_device *dev); |
20afbda2 | 1798 | extern void intel_hpd_init(struct drm_device *dev); |
907b28c5 CW |
1799 | extern void intel_pm_init(struct drm_device *dev); |
1800 | ||
1801 | extern void intel_uncore_sanitize(struct drm_device *dev); | |
1802 | extern void intel_uncore_early_sanitize(struct drm_device *dev); | |
1803 | extern void intel_uncore_init(struct drm_device *dev); | |
907b28c5 CW |
1804 | extern void intel_uncore_clear_errors(struct drm_device *dev); |
1805 | extern void intel_uncore_check_errors(struct drm_device *dev); | |
aec347ab | 1806 | extern void intel_uncore_fini(struct drm_device *dev); |
b1f14ad0 | 1807 | |
7c463586 KP |
1808 | void |
1809 | i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask); | |
1810 | ||
1811 | void | |
1812 | i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask); | |
1813 | ||
673a394b EA |
1814 | /* i915_gem.c */ |
1815 | int i915_gem_init_ioctl(struct drm_device *dev, void *data, | |
1816 | struct drm_file *file_priv); | |
1817 | int i915_gem_create_ioctl(struct drm_device *dev, void *data, | |
1818 | struct drm_file *file_priv); | |
1819 | int i915_gem_pread_ioctl(struct drm_device *dev, void *data, | |
1820 | struct drm_file *file_priv); | |
1821 | int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data, | |
1822 | struct drm_file *file_priv); | |
1823 | int i915_gem_mmap_ioctl(struct drm_device *dev, void *data, | |
1824 | struct drm_file *file_priv); | |
de151cf6 JB |
1825 | int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data, |
1826 | struct drm_file *file_priv); | |
673a394b EA |
1827 | int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data, |
1828 | struct drm_file *file_priv); | |
1829 | int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data, | |
1830 | struct drm_file *file_priv); | |
1831 | int i915_gem_execbuffer(struct drm_device *dev, void *data, | |
1832 | struct drm_file *file_priv); | |
76446cac JB |
1833 | int i915_gem_execbuffer2(struct drm_device *dev, void *data, |
1834 | struct drm_file *file_priv); | |
673a394b EA |
1835 | int i915_gem_pin_ioctl(struct drm_device *dev, void *data, |
1836 | struct drm_file *file_priv); | |
1837 | int i915_gem_unpin_ioctl(struct drm_device *dev, void *data, | |
1838 | struct drm_file *file_priv); | |
1839 | int i915_gem_busy_ioctl(struct drm_device *dev, void *data, | |
1840 | struct drm_file *file_priv); | |
199adf40 BW |
1841 | int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data, |
1842 | struct drm_file *file); | |
1843 | int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data, | |
1844 | struct drm_file *file); | |
673a394b EA |
1845 | int i915_gem_throttle_ioctl(struct drm_device *dev, void *data, |
1846 | struct drm_file *file_priv); | |
3ef94daa CW |
1847 | int i915_gem_madvise_ioctl(struct drm_device *dev, void *data, |
1848 | struct drm_file *file_priv); | |
673a394b EA |
1849 | int i915_gem_entervt_ioctl(struct drm_device *dev, void *data, |
1850 | struct drm_file *file_priv); | |
1851 | int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data, | |
1852 | struct drm_file *file_priv); | |
1853 | int i915_gem_set_tiling(struct drm_device *dev, void *data, | |
1854 | struct drm_file *file_priv); | |
1855 | int i915_gem_get_tiling(struct drm_device *dev, void *data, | |
1856 | struct drm_file *file_priv); | |
5a125c3c EA |
1857 | int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data, |
1858 | struct drm_file *file_priv); | |
23ba4fd0 BW |
1859 | int i915_gem_wait_ioctl(struct drm_device *dev, void *data, |
1860 | struct drm_file *file_priv); | |
673a394b | 1861 | void i915_gem_load(struct drm_device *dev); |
42dcedd4 CW |
1862 | void *i915_gem_object_alloc(struct drm_device *dev); |
1863 | void i915_gem_object_free(struct drm_i915_gem_object *obj); | |
673a394b | 1864 | int i915_gem_init_object(struct drm_gem_object *obj); |
37e680a1 CW |
1865 | void i915_gem_object_init(struct drm_i915_gem_object *obj, |
1866 | const struct drm_i915_gem_object_ops *ops); | |
05394f39 CW |
1867 | struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev, |
1868 | size_t size); | |
673a394b | 1869 | void i915_gem_free_object(struct drm_gem_object *obj); |
2f633156 | 1870 | void i915_gem_vma_destroy(struct i915_vma *vma); |
42dcedd4 | 1871 | |
2021746e | 1872 | int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj, |
c37e2204 | 1873 | struct i915_address_space *vm, |
2021746e | 1874 | uint32_t alignment, |
86a1ee26 CW |
1875 | bool map_and_fenceable, |
1876 | bool nonblocking); | |
05394f39 | 1877 | void i915_gem_object_unpin(struct drm_i915_gem_object *obj); |
07fe0b12 BW |
1878 | int __must_check i915_vma_unbind(struct i915_vma *vma); |
1879 | int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj); | |
dd624afd | 1880 | int i915_gem_object_put_pages(struct drm_i915_gem_object *obj); |
05394f39 | 1881 | void i915_gem_release_mmap(struct drm_i915_gem_object *obj); |
673a394b | 1882 | void i915_gem_lastclose(struct drm_device *dev); |
f787a5f5 | 1883 | |
37e680a1 | 1884 | int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj); |
9da3da66 CW |
1885 | static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n) |
1886 | { | |
67d5a50c ID |
1887 | struct sg_page_iter sg_iter; |
1888 | ||
1889 | for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n) | |
2db76d7c | 1890 | return sg_page_iter_page(&sg_iter); |
67d5a50c ID |
1891 | |
1892 | return NULL; | |
9da3da66 | 1893 | } |
a5570178 CW |
1894 | static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj) |
1895 | { | |
1896 | BUG_ON(obj->pages == NULL); | |
1897 | obj->pages_pin_count++; | |
1898 | } | |
1899 | static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj) | |
1900 | { | |
1901 | BUG_ON(obj->pages_pin_count == 0); | |
1902 | obj->pages_pin_count--; | |
1903 | } | |
1904 | ||
54cf91dc | 1905 | int __must_check i915_mutex_lock_interruptible(struct drm_device *dev); |
2911a35b BW |
1906 | int i915_gem_object_sync(struct drm_i915_gem_object *obj, |
1907 | struct intel_ring_buffer *to); | |
e2d05a8b BW |
1908 | void i915_vma_move_to_active(struct i915_vma *vma, |
1909 | struct intel_ring_buffer *ring); | |
ff72145b DA |
1910 | int i915_gem_dumb_create(struct drm_file *file_priv, |
1911 | struct drm_device *dev, | |
1912 | struct drm_mode_create_dumb *args); | |
1913 | int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev, | |
1914 | uint32_t handle, uint64_t *offset); | |
f787a5f5 CW |
1915 | /** |
1916 | * Returns true if seq1 is later than seq2. | |
1917 | */ | |
1918 | static inline bool | |
1919 | i915_seqno_passed(uint32_t seq1, uint32_t seq2) | |
1920 | { | |
1921 | return (int32_t)(seq1 - seq2) >= 0; | |
1922 | } | |
1923 | ||
fca26bb4 MK |
1924 | int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno); |
1925 | int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno); | |
06d98131 | 1926 | int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj); |
d9e86c0e | 1927 | int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj); |
2021746e | 1928 | |
9a5a53b3 | 1929 | static inline bool |
1690e1eb CW |
1930 | i915_gem_object_pin_fence(struct drm_i915_gem_object *obj) |
1931 | { | |
1932 | if (obj->fence_reg != I915_FENCE_REG_NONE) { | |
1933 | struct drm_i915_private *dev_priv = obj->base.dev->dev_private; | |
1934 | dev_priv->fence_regs[obj->fence_reg].pin_count++; | |
9a5a53b3 CW |
1935 | return true; |
1936 | } else | |
1937 | return false; | |
1690e1eb CW |
1938 | } |
1939 | ||
1940 | static inline void | |
1941 | i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj) | |
1942 | { | |
1943 | if (obj->fence_reg != I915_FENCE_REG_NONE) { | |
1944 | struct drm_i915_private *dev_priv = obj->base.dev->dev_private; | |
b8c3af76 | 1945 | WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0); |
1690e1eb CW |
1946 | dev_priv->fence_regs[obj->fence_reg].pin_count--; |
1947 | } | |
1948 | } | |
1949 | ||
b09a1fec | 1950 | void i915_gem_retire_requests(struct drm_device *dev); |
a71d8d94 | 1951 | void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring); |
33196ded | 1952 | int __must_check i915_gem_check_wedge(struct i915_gpu_error *error, |
d6b2c790 | 1953 | bool interruptible); |
1f83fee0 DV |
1954 | static inline bool i915_reset_in_progress(struct i915_gpu_error *error) |
1955 | { | |
1956 | return unlikely(atomic_read(&error->reset_counter) | |
1957 | & I915_RESET_IN_PROGRESS_FLAG); | |
1958 | } | |
1959 | ||
1960 | static inline bool i915_terminally_wedged(struct i915_gpu_error *error) | |
1961 | { | |
1962 | return atomic_read(&error->reset_counter) == I915_WEDGED; | |
1963 | } | |
a71d8d94 | 1964 | |
069efc1d | 1965 | void i915_gem_reset(struct drm_device *dev); |
000433b6 | 1966 | bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force); |
a8198eea | 1967 | int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj); |
1070a42b | 1968 | int __must_check i915_gem_init(struct drm_device *dev); |
f691e2f4 | 1969 | int __must_check i915_gem_init_hw(struct drm_device *dev); |
c3787e2e | 1970 | int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice); |
f691e2f4 | 1971 | void i915_gem_init_swizzling(struct drm_device *dev); |
79e53945 | 1972 | void i915_gem_cleanup_ringbuffer(struct drm_device *dev); |
b2da9fe5 | 1973 | int __must_check i915_gpu_idle(struct drm_device *dev); |
2021746e | 1974 | int __must_check i915_gem_idle(struct drm_device *dev); |
0025c077 MK |
1975 | int __i915_add_request(struct intel_ring_buffer *ring, |
1976 | struct drm_file *file, | |
7d736f4f | 1977 | struct drm_i915_gem_object *batch_obj, |
0025c077 MK |
1978 | u32 *seqno); |
1979 | #define i915_add_request(ring, seqno) \ | |
854c94a7 | 1980 | __i915_add_request(ring, NULL, NULL, seqno) |
199b2bc2 BW |
1981 | int __must_check i915_wait_seqno(struct intel_ring_buffer *ring, |
1982 | uint32_t seqno); | |
de151cf6 | 1983 | int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf); |
2021746e CW |
1984 | int __must_check |
1985 | i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, | |
1986 | bool write); | |
1987 | int __must_check | |
dabdfe02 CW |
1988 | i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write); |
1989 | int __must_check | |
2da3b9b9 CW |
1990 | i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj, |
1991 | u32 alignment, | |
2021746e | 1992 | struct intel_ring_buffer *pipelined); |
cc98b413 | 1993 | void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj); |
71acb5eb | 1994 | int i915_gem_attach_phys_object(struct drm_device *dev, |
05394f39 | 1995 | struct drm_i915_gem_object *obj, |
6eeefaf3 CW |
1996 | int id, |
1997 | int align); | |
71acb5eb | 1998 | void i915_gem_detach_phys_object(struct drm_device *dev, |
05394f39 | 1999 | struct drm_i915_gem_object *obj); |
71acb5eb | 2000 | void i915_gem_free_all_phys_object(struct drm_device *dev); |
05394f39 | 2001 | void i915_gem_release(struct drm_device *dev, struct drm_file *file); |
673a394b | 2002 | |
0fa87796 ID |
2003 | uint32_t |
2004 | i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode); | |
467cffba | 2005 | uint32_t |
d865110c ID |
2006 | i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size, |
2007 | int tiling_mode, bool fenced); | |
467cffba | 2008 | |
e4ffd173 CW |
2009 | int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj, |
2010 | enum i915_cache_level cache_level); | |
2011 | ||
1286ff73 DV |
2012 | struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev, |
2013 | struct dma_buf *dma_buf); | |
2014 | ||
2015 | struct dma_buf *i915_gem_prime_export(struct drm_device *dev, | |
2016 | struct drm_gem_object *gem_obj, int flags); | |
2017 | ||
19b2dbde CW |
2018 | void i915_gem_restore_fences(struct drm_device *dev); |
2019 | ||
a70a3148 BW |
2020 | unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o, |
2021 | struct i915_address_space *vm); | |
2022 | bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o); | |
2023 | bool i915_gem_obj_bound(struct drm_i915_gem_object *o, | |
2024 | struct i915_address_space *vm); | |
2025 | unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o, | |
2026 | struct i915_address_space *vm); | |
2027 | struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj, | |
2028 | struct i915_address_space *vm); | |
accfef2e BW |
2029 | struct i915_vma * |
2030 | i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj, | |
2031 | struct i915_address_space *vm); | |
5c2abbea BW |
2032 | |
2033 | struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj); | |
2034 | ||
a70a3148 BW |
2035 | /* Some GGTT VM helpers */ |
2036 | #define obj_to_ggtt(obj) \ | |
2037 | (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base) | |
2038 | static inline bool i915_is_ggtt(struct i915_address_space *vm) | |
2039 | { | |
2040 | struct i915_address_space *ggtt = | |
2041 | &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base; | |
2042 | return vm == ggtt; | |
2043 | } | |
2044 | ||
2045 | static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj) | |
2046 | { | |
2047 | return i915_gem_obj_bound(obj, obj_to_ggtt(obj)); | |
2048 | } | |
2049 | ||
2050 | static inline unsigned long | |
2051 | i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj) | |
2052 | { | |
2053 | return i915_gem_obj_offset(obj, obj_to_ggtt(obj)); | |
2054 | } | |
2055 | ||
2056 | static inline unsigned long | |
2057 | i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj) | |
2058 | { | |
2059 | return i915_gem_obj_size(obj, obj_to_ggtt(obj)); | |
2060 | } | |
c37e2204 BW |
2061 | |
2062 | static inline int __must_check | |
2063 | i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj, | |
2064 | uint32_t alignment, | |
2065 | bool map_and_fenceable, | |
2066 | bool nonblocking) | |
2067 | { | |
2068 | return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment, | |
2069 | map_and_fenceable, nonblocking); | |
2070 | } | |
a70a3148 | 2071 | |
254f965c BW |
2072 | /* i915_gem_context.c */ |
2073 | void i915_gem_context_init(struct drm_device *dev); | |
2074 | void i915_gem_context_fini(struct drm_device *dev); | |
254f965c | 2075 | void i915_gem_context_close(struct drm_device *dev, struct drm_file *file); |
e0556841 BW |
2076 | int i915_switch_context(struct intel_ring_buffer *ring, |
2077 | struct drm_file *file, int to_id); | |
dce3271b MK |
2078 | void i915_gem_context_free(struct kref *ctx_ref); |
2079 | static inline void i915_gem_context_reference(struct i915_hw_context *ctx) | |
2080 | { | |
2081 | kref_get(&ctx->ref); | |
2082 | } | |
2083 | ||
2084 | static inline void i915_gem_context_unreference(struct i915_hw_context *ctx) | |
2085 | { | |
2086 | kref_put(&ctx->ref, i915_gem_context_free); | |
2087 | } | |
2088 | ||
c0bb617a | 2089 | struct i915_ctx_hang_stats * __must_check |
11fa3384 | 2090 | i915_gem_context_get_hang_stats(struct drm_device *dev, |
c0bb617a MK |
2091 | struct drm_file *file, |
2092 | u32 id); | |
84624813 BW |
2093 | int i915_gem_context_create_ioctl(struct drm_device *dev, void *data, |
2094 | struct drm_file *file); | |
2095 | int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data, | |
2096 | struct drm_file *file); | |
1286ff73 | 2097 | |
76aaf220 | 2098 | /* i915_gem_gtt.c */ |
1d2a314c | 2099 | void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev); |
7bddb01f DV |
2100 | void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt, |
2101 | struct drm_i915_gem_object *obj, | |
2102 | enum i915_cache_level cache_level); | |
2103 | void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt, | |
2104 | struct drm_i915_gem_object *obj); | |
1d2a314c | 2105 | |
76aaf220 | 2106 | void i915_gem_restore_gtt_mappings(struct drm_device *dev); |
74163907 DV |
2107 | int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj); |
2108 | void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj, | |
e4ffd173 | 2109 | enum i915_cache_level cache_level); |
05394f39 | 2110 | void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj); |
74163907 | 2111 | void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj); |
d7e5008f BW |
2112 | void i915_gem_init_global_gtt(struct drm_device *dev); |
2113 | void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start, | |
2114 | unsigned long mappable_end, unsigned long end); | |
e76e9aeb | 2115 | int i915_gem_gtt_init(struct drm_device *dev); |
d09105c6 | 2116 | static inline void i915_gem_chipset_flush(struct drm_device *dev) |
e76e9aeb BW |
2117 | { |
2118 | if (INTEL_INFO(dev)->gen < 6) | |
2119 | intel_gtt_chipset_flush(); | |
2120 | } | |
2121 | ||
76aaf220 | 2122 | |
b47eb4a2 | 2123 | /* i915_gem_evict.c */ |
f6cd1f15 BW |
2124 | int __must_check i915_gem_evict_something(struct drm_device *dev, |
2125 | struct i915_address_space *vm, | |
2126 | int min_size, | |
42d6ab48 CW |
2127 | unsigned alignment, |
2128 | unsigned cache_level, | |
86a1ee26 CW |
2129 | bool mappable, |
2130 | bool nonblock); | |
68c8c17f | 2131 | int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle); |
6c085a72 | 2132 | int i915_gem_evict_everything(struct drm_device *dev); |
b47eb4a2 | 2133 | |
9797fbfb CW |
2134 | /* i915_gem_stolen.c */ |
2135 | int i915_gem_init_stolen(struct drm_device *dev); | |
11be49eb CW |
2136 | int i915_gem_stolen_setup_compression(struct drm_device *dev, int size); |
2137 | void i915_gem_stolen_cleanup_compression(struct drm_device *dev); | |
9797fbfb | 2138 | void i915_gem_cleanup_stolen(struct drm_device *dev); |
0104fdbb CW |
2139 | struct drm_i915_gem_object * |
2140 | i915_gem_object_create_stolen(struct drm_device *dev, u32 size); | |
866d12b4 CW |
2141 | struct drm_i915_gem_object * |
2142 | i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev, | |
2143 | u32 stolen_offset, | |
2144 | u32 gtt_offset, | |
2145 | u32 size); | |
0104fdbb | 2146 | void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj); |
9797fbfb | 2147 | |
673a394b | 2148 | /* i915_gem_tiling.c */ |
2c1792a1 | 2149 | static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj) |
e9b73c67 CW |
2150 | { |
2151 | drm_i915_private_t *dev_priv = obj->base.dev->dev_private; | |
2152 | ||
2153 | return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 && | |
2154 | obj->tiling_mode != I915_TILING_NONE; | |
2155 | } | |
2156 | ||
673a394b | 2157 | void i915_gem_detect_bit_6_swizzle(struct drm_device *dev); |
05394f39 CW |
2158 | void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj); |
2159 | void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj); | |
673a394b EA |
2160 | |
2161 | /* i915_gem_debug.c */ | |
23bc5982 CW |
2162 | #if WATCH_LISTS |
2163 | int i915_verify_lists(struct drm_device *dev); | |
673a394b | 2164 | #else |
23bc5982 | 2165 | #define i915_verify_lists(dev) 0 |
673a394b | 2166 | #endif |
1da177e4 | 2167 | |
2017263e | 2168 | /* i915_debugfs.c */ |
27c202ad BG |
2169 | int i915_debugfs_init(struct drm_minor *minor); |
2170 | void i915_debugfs_cleanup(struct drm_minor *minor); | |
84734a04 MK |
2171 | |
2172 | /* i915_gpu_error.c */ | |
edc3d884 MK |
2173 | __printf(2, 3) |
2174 | void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...); | |
fc16b48b MK |
2175 | int i915_error_state_to_str(struct drm_i915_error_state_buf *estr, |
2176 | const struct i915_error_state_file_priv *error); | |
4dc955f7 MK |
2177 | int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb, |
2178 | size_t count, loff_t pos); | |
2179 | static inline void i915_error_state_buf_release( | |
2180 | struct drm_i915_error_state_buf *eb) | |
2181 | { | |
2182 | kfree(eb->buf); | |
2183 | } | |
84734a04 MK |
2184 | void i915_capture_error_state(struct drm_device *dev); |
2185 | void i915_error_state_get(struct drm_device *dev, | |
2186 | struct i915_error_state_file_priv *error_priv); | |
2187 | void i915_error_state_put(struct i915_error_state_file_priv *error_priv); | |
2188 | void i915_destroy_error_state(struct drm_device *dev); | |
2189 | ||
2190 | void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone); | |
2191 | const char *i915_cache_level_str(int type); | |
2017263e | 2192 | |
317c35d1 JB |
2193 | /* i915_suspend.c */ |
2194 | extern int i915_save_state(struct drm_device *dev); | |
2195 | extern int i915_restore_state(struct drm_device *dev); | |
0a3e67a4 | 2196 | |
d8157a36 DV |
2197 | /* i915_ums.c */ |
2198 | void i915_save_display_reg(struct drm_device *dev); | |
2199 | void i915_restore_display_reg(struct drm_device *dev); | |
317c35d1 | 2200 | |
0136db58 BW |
2201 | /* i915_sysfs.c */ |
2202 | void i915_setup_sysfs(struct drm_device *dev_priv); | |
2203 | void i915_teardown_sysfs(struct drm_device *dev_priv); | |
2204 | ||
f899fc64 CW |
2205 | /* intel_i2c.c */ |
2206 | extern int intel_setup_gmbus(struct drm_device *dev); | |
2207 | extern void intel_teardown_gmbus(struct drm_device *dev); | |
8f375e10 | 2208 | static inline bool intel_gmbus_is_port_valid(unsigned port) |
3bd7d909 | 2209 | { |
2ed06c93 | 2210 | return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD); |
3bd7d909 DK |
2211 | } |
2212 | ||
2213 | extern struct i2c_adapter *intel_gmbus_get_adapter( | |
2214 | struct drm_i915_private *dev_priv, unsigned port); | |
e957d772 CW |
2215 | extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed); |
2216 | extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit); | |
8f375e10 | 2217 | static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter) |
b8232e90 CW |
2218 | { |
2219 | return container_of(adapter, struct intel_gmbus, adapter)->force_bit; | |
2220 | } | |
f899fc64 CW |
2221 | extern void intel_i2c_reset(struct drm_device *dev); |
2222 | ||
3b617967 | 2223 | /* intel_opregion.c */ |
9c4b0a68 | 2224 | struct intel_encoder; |
44834a67 CW |
2225 | extern int intel_opregion_setup(struct drm_device *dev); |
2226 | #ifdef CONFIG_ACPI | |
2227 | extern void intel_opregion_init(struct drm_device *dev); | |
2228 | extern void intel_opregion_fini(struct drm_device *dev); | |
3b617967 | 2229 | extern void intel_opregion_asle_intr(struct drm_device *dev); |
9c4b0a68 JN |
2230 | extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, |
2231 | bool enable); | |
ecbc5cf3 JN |
2232 | extern int intel_opregion_notify_adapter(struct drm_device *dev, |
2233 | pci_power_t state); | |
65e082c9 | 2234 | #else |
44834a67 CW |
2235 | static inline void intel_opregion_init(struct drm_device *dev) { return; } |
2236 | static inline void intel_opregion_fini(struct drm_device *dev) { return; } | |
3b617967 | 2237 | static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; } |
9c4b0a68 JN |
2238 | static inline int |
2239 | intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable) | |
2240 | { | |
2241 | return 0; | |
2242 | } | |
ecbc5cf3 JN |
2243 | static inline int |
2244 | intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state) | |
2245 | { | |
2246 | return 0; | |
2247 | } | |
65e082c9 | 2248 | #endif |
8ee1c3db | 2249 | |
723bfd70 JB |
2250 | /* intel_acpi.c */ |
2251 | #ifdef CONFIG_ACPI | |
2252 | extern void intel_register_dsm_handler(void); | |
2253 | extern void intel_unregister_dsm_handler(void); | |
2254 | #else | |
2255 | static inline void intel_register_dsm_handler(void) { return; } | |
2256 | static inline void intel_unregister_dsm_handler(void) { return; } | |
2257 | #endif /* CONFIG_ACPI */ | |
2258 | ||
79e53945 | 2259 | /* modesetting */ |
f817586c | 2260 | extern void intel_modeset_init_hw(struct drm_device *dev); |
7d708ee4 | 2261 | extern void intel_modeset_suspend_hw(struct drm_device *dev); |
79e53945 | 2262 | extern void intel_modeset_init(struct drm_device *dev); |
2c7111db | 2263 | extern void intel_modeset_gem_init(struct drm_device *dev); |
79e53945 | 2264 | extern void intel_modeset_cleanup(struct drm_device *dev); |
28d52043 | 2265 | extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state); |
45e2b5f6 DV |
2266 | extern void intel_modeset_setup_hw_state(struct drm_device *dev, |
2267 | bool force_restore); | |
44cec740 | 2268 | extern void i915_redisable_vga(struct drm_device *dev); |
ee5382ae | 2269 | extern bool intel_fbc_enabled(struct drm_device *dev); |
43a9539f | 2270 | extern void intel_disable_fbc(struct drm_device *dev); |
7648fa99 | 2271 | extern bool ironlake_set_drps(struct drm_device *dev, u8 val); |
dde86e2d | 2272 | extern void intel_init_pch_refclk(struct drm_device *dev); |
3b8d8d91 | 2273 | extern void gen6_set_rps(struct drm_device *dev, u8 val); |
0a073b84 JB |
2274 | extern void valleyview_set_rps(struct drm_device *dev, u8 val); |
2275 | extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv); | |
2276 | extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv); | |
0206e353 AJ |
2277 | extern void intel_detect_pch(struct drm_device *dev); |
2278 | extern int intel_trans_dp_port_sel(struct drm_crtc *crtc); | |
0136db58 | 2279 | extern int intel_enable_rc6(const struct drm_device *dev); |
3bad0781 | 2280 | |
2911a35b | 2281 | extern bool i915_semaphore_is_enabled(struct drm_device *dev); |
c0c7babc BW |
2282 | int i915_reg_read_ioctl(struct drm_device *dev, void *data, |
2283 | struct drm_file *file); | |
575155a9 | 2284 | |
6ef3d427 CW |
2285 | /* overlay */ |
2286 | extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev); | |
edc3d884 MK |
2287 | extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e, |
2288 | struct intel_overlay_error_state *error); | |
c4a1d9e4 CW |
2289 | |
2290 | extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev); | |
edc3d884 | 2291 | extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e, |
c4a1d9e4 CW |
2292 | struct drm_device *dev, |
2293 | struct intel_display_error_state *error); | |
6ef3d427 | 2294 | |
b7287d80 BW |
2295 | /* On SNB platform, before reading ring registers forcewake bit |
2296 | * must be set to prevent GT core from power down and stale values being | |
2297 | * returned. | |
2298 | */ | |
fcca7926 BW |
2299 | void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv); |
2300 | void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv); | |
b7287d80 | 2301 | |
42c0526c BW |
2302 | int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val); |
2303 | int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val); | |
59de0813 JN |
2304 | |
2305 | /* intel_sideband.c */ | |
64936258 JN |
2306 | u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr); |
2307 | void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val); | |
2308 | u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr); | |
e9f882a3 JN |
2309 | u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg); |
2310 | void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val); | |
2311 | u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg); | |
2312 | void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val); | |
2313 | u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg); | |
2314 | void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val); | |
2315 | u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg); | |
2316 | void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val); | |
5e69f97f CML |
2317 | u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg); |
2318 | void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val); | |
59de0813 JN |
2319 | u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg, |
2320 | enum intel_sbi_destination destination); | |
2321 | void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value, | |
2322 | enum intel_sbi_destination destination); | |
0a073b84 | 2323 | |
855ba3be JB |
2324 | int vlv_gpu_freq(int ddr_freq, int val); |
2325 | int vlv_freq_opcode(int ddr_freq, int val); | |
42c0526c | 2326 | |
6af5d92f | 2327 | #define __i915_read(x) \ |
dba8e41f | 2328 | u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg, bool trace); |
6af5d92f CW |
2329 | __i915_read(8) |
2330 | __i915_read(16) | |
2331 | __i915_read(32) | |
2332 | __i915_read(64) | |
5f75377d KP |
2333 | #undef __i915_read |
2334 | ||
6af5d92f | 2335 | #define __i915_write(x) \ |
dba8e41f | 2336 | void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val, bool trace); |
6af5d92f CW |
2337 | __i915_write(8) |
2338 | __i915_write(16) | |
2339 | __i915_write(32) | |
2340 | __i915_write(64) | |
5f75377d KP |
2341 | #undef __i915_write |
2342 | ||
dba8e41f CW |
2343 | #define I915_READ8(reg) i915_read8(dev_priv, (reg), true) |
2344 | #define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val), true) | |
5f75377d | 2345 | |
dba8e41f CW |
2346 | #define I915_READ16(reg) i915_read16(dev_priv, (reg), true) |
2347 | #define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val), true) | |
2348 | #define I915_READ16_NOTRACE(reg) i915_read16(dev_priv, (reg), false) | |
2349 | #define I915_WRITE16_NOTRACE(reg, val) i915_write16(dev_priv, (reg), (val), false) | |
5f75377d | 2350 | |
dba8e41f CW |
2351 | #define I915_READ(reg) i915_read32(dev_priv, (reg), true) |
2352 | #define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val), true) | |
2353 | #define I915_READ_NOTRACE(reg) i915_read32(dev_priv, (reg), false) | |
2354 | #define I915_WRITE_NOTRACE(reg, val) i915_write32(dev_priv, (reg), (val), false) | |
5f75377d | 2355 | |
dba8e41f CW |
2356 | #define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val), true) |
2357 | #define I915_READ64(reg) i915_read64(dev_priv, (reg), true) | |
cae5852d ZN |
2358 | |
2359 | #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg) | |
2360 | #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg) | |
2361 | ||
55bc60db VS |
2362 | /* "Broadcast RGB" property */ |
2363 | #define INTEL_BROADCAST_RGB_AUTO 0 | |
2364 | #define INTEL_BROADCAST_RGB_FULL 1 | |
2365 | #define INTEL_BROADCAST_RGB_LIMITED 2 | |
ba4f01a3 | 2366 | |
766aa1c4 VS |
2367 | static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev) |
2368 | { | |
2369 | if (HAS_PCH_SPLIT(dev)) | |
2370 | return CPU_VGACNTRL; | |
2371 | else if (IS_VALLEYVIEW(dev)) | |
2372 | return VLV_VGACNTRL; | |
2373 | else | |
2374 | return VGACNTRL; | |
2375 | } | |
2376 | ||
2bb4629a VS |
2377 | static inline void __user *to_user_ptr(u64 address) |
2378 | { | |
2379 | return (void __user *)(uintptr_t)address; | |
2380 | } | |
2381 | ||
df97729f ID |
2382 | static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m) |
2383 | { | |
2384 | unsigned long j = msecs_to_jiffies(m); | |
2385 | ||
2386 | return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1); | |
2387 | } | |
2388 | ||
2389 | static inline unsigned long | |
2390 | timespec_to_jiffies_timeout(const struct timespec *value) | |
2391 | { | |
2392 | unsigned long j = timespec_to_jiffies(value); | |
2393 | ||
2394 | return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1); | |
2395 | } | |
2396 | ||
1da177e4 | 2397 | #endif |