]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Use for_each_intel_crtc() when iterating through intel_crtcs
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0260c420 38#include "i915_gem_gtt.h"
0839ccb8 39#include <linux/io-mapping.h>
f899fc64 40#include <linux/i2c.h>
c167a6fc 41#include <linux/i2c-algo-bit.h>
0ade6386 42#include <drm/intel-gtt.h>
aaa6fd2a 43#include <linux/backlight.h>
2911a35b 44#include <linux/intel-iommu.h>
742cbee8 45#include <linux/kref.h>
9ee32fea 46#include <linux/pm_qos.h>
585fb111 47
1da177e4
LT
48/* General customization:
49 */
50
51#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
52
53#define DRIVER_NAME "i915"
54#define DRIVER_DESC "Intel Graphics"
673a394b 55#define DRIVER_DATE "20080730"
1da177e4 56
317c35d1 57enum pipe {
752aa88a 58 INVALID_PIPE = -1,
317c35d1
JB
59 PIPE_A = 0,
60 PIPE_B,
9db4a9c7 61 PIPE_C,
a57c774a
AK
62 _PIPE_EDP,
63 I915_MAX_PIPES = _PIPE_EDP
317c35d1 64};
9db4a9c7 65#define pipe_name(p) ((p) + 'A')
317c35d1 66
a5c961d1
PZ
67enum transcoder {
68 TRANSCODER_A = 0,
69 TRANSCODER_B,
70 TRANSCODER_C,
a57c774a
AK
71 TRANSCODER_EDP,
72 I915_MAX_TRANSCODERS
a5c961d1
PZ
73};
74#define transcoder_name(t) ((t) + 'A')
75
80824003
JB
76enum plane {
77 PLANE_A = 0,
78 PLANE_B,
9db4a9c7 79 PLANE_C,
80824003 80};
9db4a9c7 81#define plane_name(p) ((p) + 'A')
52440211 82
d615a166 83#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 84
2b139522
ED
85enum port {
86 PORT_A = 0,
87 PORT_B,
88 PORT_C,
89 PORT_D,
90 PORT_E,
91 I915_MAX_PORTS
92};
93#define port_name(p) ((p) + 'A')
94
a09caddd 95#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
96
97enum dpio_channel {
98 DPIO_CH0,
99 DPIO_CH1
100};
101
102enum dpio_phy {
103 DPIO_PHY0,
104 DPIO_PHY1
105};
106
b97186f0
PZ
107enum intel_display_power_domain {
108 POWER_DOMAIN_PIPE_A,
109 POWER_DOMAIN_PIPE_B,
110 POWER_DOMAIN_PIPE_C,
111 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
112 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
113 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
114 POWER_DOMAIN_TRANSCODER_A,
115 POWER_DOMAIN_TRANSCODER_B,
116 POWER_DOMAIN_TRANSCODER_C,
f52e353e 117 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
118 POWER_DOMAIN_PORT_DDI_A_2_LANES,
119 POWER_DOMAIN_PORT_DDI_A_4_LANES,
120 POWER_DOMAIN_PORT_DDI_B_2_LANES,
121 POWER_DOMAIN_PORT_DDI_B_4_LANES,
122 POWER_DOMAIN_PORT_DDI_C_2_LANES,
123 POWER_DOMAIN_PORT_DDI_C_4_LANES,
124 POWER_DOMAIN_PORT_DDI_D_2_LANES,
125 POWER_DOMAIN_PORT_DDI_D_4_LANES,
126 POWER_DOMAIN_PORT_DSI,
127 POWER_DOMAIN_PORT_CRT,
128 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 129 POWER_DOMAIN_VGA,
fbeeaa23 130 POWER_DOMAIN_AUDIO,
baa70707 131 POWER_DOMAIN_INIT,
bddc7645
ID
132
133 POWER_DOMAIN_NUM,
b97186f0
PZ
134};
135
136#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
137#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
138 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
139#define POWER_DOMAIN_TRANSCODER(tran) \
140 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
141 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 142
1d843f9d
EE
143enum hpd_pin {
144 HPD_NONE = 0,
145 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
146 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
147 HPD_CRT,
148 HPD_SDVO_B,
149 HPD_SDVO_C,
150 HPD_PORT_B,
151 HPD_PORT_C,
152 HPD_PORT_D,
153 HPD_NUM_PINS
154};
155
2a2d5482
CW
156#define I915_GEM_GPU_DOMAINS \
157 (I915_GEM_DOMAIN_RENDER | \
158 I915_GEM_DOMAIN_SAMPLER | \
159 I915_GEM_DOMAIN_COMMAND | \
160 I915_GEM_DOMAIN_INSTRUCTION | \
161 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 162
7eb552ae 163#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
d615a166 164#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
9db4a9c7 165
d063ae48
DL
166#define for_each_intel_crtc(dev, intel_crtc) \
167 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
168
6c2b7c12
DV
169#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
170 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
171 if ((intel_encoder)->base.crtc == (__crtc))
172
53f5e3ca
JB
173#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
174 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
175 if ((intel_connector)->base.encoder == (__encoder))
176
e7b903d2
DV
177struct drm_i915_private;
178
46edb027
DV
179enum intel_dpll_id {
180 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
181 /* real shared dpll ids must be >= 0 */
182 DPLL_ID_PCH_PLL_A,
183 DPLL_ID_PCH_PLL_B,
184};
185#define I915_NUM_PLLS 2
186
5358901f 187struct intel_dpll_hw_state {
66e985c0 188 uint32_t dpll;
8bcc2795 189 uint32_t dpll_md;
66e985c0
DV
190 uint32_t fp0;
191 uint32_t fp1;
5358901f
DV
192};
193
e72f9fbf 194struct intel_shared_dpll {
ee7b9f93
JB
195 int refcount; /* count of number of CRTCs sharing this PLL */
196 int active; /* count of number of active CRTCs (i.e. DPMS on) */
197 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
198 const char *name;
199 /* should match the index in the dev_priv->shared_dplls array */
200 enum intel_dpll_id id;
5358901f 201 struct intel_dpll_hw_state hw_state;
15bdd4cf
DV
202 void (*mode_set)(struct drm_i915_private *dev_priv,
203 struct intel_shared_dpll *pll);
e7b903d2
DV
204 void (*enable)(struct drm_i915_private *dev_priv,
205 struct intel_shared_dpll *pll);
206 void (*disable)(struct drm_i915_private *dev_priv,
207 struct intel_shared_dpll *pll);
5358901f
DV
208 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
209 struct intel_shared_dpll *pll,
210 struct intel_dpll_hw_state *hw_state);
ee7b9f93 211};
ee7b9f93 212
e69d0bc1
DV
213/* Used by dp and fdi links */
214struct intel_link_m_n {
215 uint32_t tu;
216 uint32_t gmch_m;
217 uint32_t gmch_n;
218 uint32_t link_m;
219 uint32_t link_n;
220};
221
222void intel_link_compute_m_n(int bpp, int nlanes,
223 int pixel_clock, int link_clock,
224 struct intel_link_m_n *m_n);
225
6441ab5f
PZ
226struct intel_ddi_plls {
227 int spll_refcount;
228 int wrpll1_refcount;
229 int wrpll2_refcount;
230};
231
1da177e4
LT
232/* Interface history:
233 *
234 * 1.1: Original.
0d6aa60b
DA
235 * 1.2: Add Power Management
236 * 1.3: Add vblank support
de227f5f 237 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 238 * 1.5: Add vblank pipe configuration
2228ed67
MD
239 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
240 * - Support vertical blank on secondary display pipe
1da177e4
LT
241 */
242#define DRIVER_MAJOR 1
2228ed67 243#define DRIVER_MINOR 6
1da177e4
LT
244#define DRIVER_PATCHLEVEL 0
245
23bc5982 246#define WATCH_LISTS 0
42d6ab48 247#define WATCH_GTT 0
673a394b 248
71acb5eb
DA
249#define I915_GEM_PHYS_CURSOR_0 1
250#define I915_GEM_PHYS_CURSOR_1 2
251#define I915_GEM_PHYS_OVERLAY_REGS 3
252#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
253
254struct drm_i915_gem_phys_object {
255 int id;
256 struct page **page_list;
257 drm_dma_handle_t *handle;
05394f39 258 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
259};
260
0a3e67a4
JB
261struct opregion_header;
262struct opregion_acpi;
263struct opregion_swsci;
264struct opregion_asle;
265
8ee1c3db 266struct intel_opregion {
5bc4418b
BW
267 struct opregion_header __iomem *header;
268 struct opregion_acpi __iomem *acpi;
269 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
270 u32 swsci_gbda_sub_functions;
271 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
272 struct opregion_asle __iomem *asle;
273 void __iomem *vbt;
01fe9dbd 274 u32 __iomem *lid_state;
91a60f20 275 struct work_struct asle_work;
8ee1c3db 276};
44834a67 277#define OPREGION_SIZE (8*1024)
8ee1c3db 278
6ef3d427
CW
279struct intel_overlay;
280struct intel_overlay_error_state;
281
7c1c2871
DA
282struct drm_i915_master_private {
283 drm_local_map_t *sarea;
284 struct _drm_i915_sarea *sarea_priv;
285};
de151cf6 286#define I915_FENCE_REG_NONE -1
42b5aeab
VS
287#define I915_MAX_NUM_FENCES 32
288/* 32 fences + sign bit for FENCE_REG_NONE */
289#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
290
291struct drm_i915_fence_reg {
007cc8ac 292 struct list_head lru_list;
caea7476 293 struct drm_i915_gem_object *obj;
1690e1eb 294 int pin_count;
de151cf6 295};
7c1c2871 296
9b9d172d 297struct sdvo_device_mapping {
e957d772 298 u8 initialized;
9b9d172d 299 u8 dvo_port;
300 u8 slave_addr;
301 u8 dvo_wiring;
e957d772 302 u8 i2c_pin;
b1083333 303 u8 ddc_pin;
9b9d172d 304};
305
c4a1d9e4
CW
306struct intel_display_error_state;
307
63eeaf38 308struct drm_i915_error_state {
742cbee8 309 struct kref ref;
585b0288
BW
310 struct timeval time;
311
cb383002 312 char error_msg[128];
48b031e3 313 u32 reset_count;
62d5d69b 314 u32 suspend_count;
cb383002 315
585b0288 316 /* Generic register state */
63eeaf38
JB
317 u32 eir;
318 u32 pgtbl_er;
be998e2e 319 u32 ier;
b9a3906b 320 u32 ccid;
0f3b6849
CW
321 u32 derrmr;
322 u32 forcewake;
585b0288
BW
323 u32 error; /* gen6+ */
324 u32 err_int; /* gen7 */
325 u32 done_reg;
91ec5d11
BW
326 u32 gac_eco;
327 u32 gam_ecochk;
328 u32 gab_ctl;
329 u32 gfx_mode;
585b0288 330 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
331 u64 fence[I915_MAX_NUM_FENCES];
332 struct intel_overlay_error_state *overlay;
333 struct intel_display_error_state *display;
334
52d39a21 335 struct drm_i915_error_ring {
372fbb8e 336 bool valid;
362b8af7
BW
337 /* Software tracked state */
338 bool waiting;
339 int hangcheck_score;
340 enum intel_ring_hangcheck_action hangcheck_action;
341 int num_requests;
342
343 /* our own tracking of ring head and tail */
344 u32 cpu_ring_head;
345 u32 cpu_ring_tail;
346
347 u32 semaphore_seqno[I915_NUM_RINGS - 1];
348
349 /* Register state */
350 u32 tail;
351 u32 head;
352 u32 ctl;
353 u32 hws;
354 u32 ipeir;
355 u32 ipehr;
356 u32 instdone;
362b8af7
BW
357 u32 bbstate;
358 u32 instpm;
359 u32 instps;
360 u32 seqno;
361 u64 bbaddr;
50877445 362 u64 acthd;
362b8af7 363 u32 fault_reg;
13ffadd1 364 u64 faddr;
362b8af7
BW
365 u32 rc_psmi; /* sleep state */
366 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
367
52d39a21
CW
368 struct drm_i915_error_object {
369 int page_count;
370 u32 gtt_offset;
371 u32 *pages[0];
ab0e7ff9 372 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 373
52d39a21
CW
374 struct drm_i915_error_request {
375 long jiffies;
376 u32 seqno;
ee4f42b1 377 u32 tail;
52d39a21 378 } *requests;
6c7a01ec
BW
379
380 struct {
381 u32 gfx_mode;
382 union {
383 u64 pdp[4];
384 u32 pp_dir_base;
385 };
386 } vm_info;
ab0e7ff9
CW
387
388 pid_t pid;
389 char comm[TASK_COMM_LEN];
52d39a21 390 } ring[I915_NUM_RINGS];
9df30794 391 struct drm_i915_error_buffer {
a779e5ab 392 u32 size;
9df30794 393 u32 name;
0201f1ec 394 u32 rseqno, wseqno;
9df30794
CW
395 u32 gtt_offset;
396 u32 read_domains;
397 u32 write_domain;
4b9de737 398 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
399 s32 pinned:2;
400 u32 tiling:2;
401 u32 dirty:1;
402 u32 purgeable:1;
5d1333fc 403 s32 ring:4;
f56383cb 404 u32 cache_level:3;
95f5301d 405 } **active_bo, **pinned_bo;
6c7a01ec 406
95f5301d 407 u32 *active_bo_count, *pinned_bo_count;
63eeaf38
JB
408};
409
7bd688cd 410struct intel_connector;
b8cecdf5 411struct intel_crtc_config;
46f297fb 412struct intel_plane_config;
0e8ffe1b 413struct intel_crtc;
ee9300bb
DV
414struct intel_limit;
415struct dpll;
b8cecdf5 416
e70236a8 417struct drm_i915_display_funcs {
ee5382ae 418 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 419 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
420 void (*disable_fbc)(struct drm_device *dev);
421 int (*get_display_clock_speed)(struct drm_device *dev);
422 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
423 /**
424 * find_dpll() - Find the best values for the PLL
425 * @limit: limits for the PLL
426 * @crtc: current CRTC
427 * @target: target frequency in kHz
428 * @refclk: reference clock frequency in kHz
429 * @match_clock: if provided, @best_clock P divider must
430 * match the P divider from @match_clock
431 * used for LVDS downclocking
432 * @best_clock: best PLL values found
433 *
434 * Returns true on success, false on failure.
435 */
436 bool (*find_dpll)(const struct intel_limit *limit,
437 struct drm_crtc *crtc,
438 int target, int refclk,
439 struct dpll *match_clock,
440 struct dpll *best_clock);
46ba614c 441 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
442 void (*update_sprite_wm)(struct drm_plane *plane,
443 struct drm_crtc *crtc,
4c4ff43a 444 uint32_t sprite_width, int pixel_size,
bdd57d03 445 bool enable, bool scaled);
47fab737 446 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
447 /* Returns the active state of the crtc, and if the crtc is active,
448 * fills out the pipe-config with the hw state. */
449 bool (*get_pipe_config)(struct intel_crtc *,
450 struct intel_crtc_config *);
46f297fb
JB
451 void (*get_plane_config)(struct intel_crtc *,
452 struct intel_plane_config *);
f564048e 453 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
454 int x, int y,
455 struct drm_framebuffer *old_fb);
76e5a89c
DV
456 void (*crtc_enable)(struct drm_crtc *crtc);
457 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 458 void (*off)(struct drm_crtc *crtc);
e0dac65e 459 void (*write_eld)(struct drm_connector *connector,
34427052
JN
460 struct drm_crtc *crtc,
461 struct drm_display_mode *mode);
674cf967 462 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 463 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
464 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
465 struct drm_framebuffer *fb,
ed8d1975
KP
466 struct drm_i915_gem_object *obj,
467 uint32_t flags);
262ca2b0
MR
468 int (*update_primary_plane)(struct drm_crtc *crtc,
469 struct drm_framebuffer *fb,
470 int x, int y);
20afbda2 471 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
472 /* clock updates for mode set */
473 /* cursor updates */
474 /* render clock increase/decrease */
475 /* display clock increase/decrease */
476 /* pll clock increase/decrease */
7bd688cd
JN
477
478 int (*setup_backlight)(struct intel_connector *connector);
7bd688cd
JN
479 uint32_t (*get_backlight)(struct intel_connector *connector);
480 void (*set_backlight)(struct intel_connector *connector,
481 uint32_t level);
482 void (*disable_backlight)(struct intel_connector *connector);
483 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
484};
485
907b28c5 486struct intel_uncore_funcs {
c8d9a590
D
487 void (*force_wake_get)(struct drm_i915_private *dev_priv,
488 int fw_engine);
489 void (*force_wake_put)(struct drm_i915_private *dev_priv,
490 int fw_engine);
0b274481
BW
491
492 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
493 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
494 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
495 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
496
497 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
498 uint8_t val, bool trace);
499 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
500 uint16_t val, bool trace);
501 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
502 uint32_t val, bool trace);
503 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
504 uint64_t val, bool trace);
990bbdad
CW
505};
506
907b28c5
CW
507struct intel_uncore {
508 spinlock_t lock; /** lock is also taken in irq contexts. */
509
510 struct intel_uncore_funcs funcs;
511
512 unsigned fifo_count;
513 unsigned forcewake_count;
aec347ab 514
940aece4
D
515 unsigned fw_rendercount;
516 unsigned fw_mediacount;
517
8232644c 518 struct timer_list force_wake_timer;
907b28c5
CW
519};
520
79fc46df
DL
521#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
522 func(is_mobile) sep \
523 func(is_i85x) sep \
524 func(is_i915g) sep \
525 func(is_i945gm) sep \
526 func(is_g33) sep \
527 func(need_gfx_hws) sep \
528 func(is_g4x) sep \
529 func(is_pineview) sep \
530 func(is_broadwater) sep \
531 func(is_crestline) sep \
532 func(is_ivybridge) sep \
533 func(is_valleyview) sep \
534 func(is_haswell) sep \
b833d685 535 func(is_preliminary) sep \
79fc46df
DL
536 func(has_fbc) sep \
537 func(has_pipe_cxsr) sep \
538 func(has_hotplug) sep \
539 func(cursor_needs_physical) sep \
540 func(has_overlay) sep \
541 func(overlay_needs_physical) sep \
542 func(supports_tv) sep \
dd93be58 543 func(has_llc) sep \
30568c45
DL
544 func(has_ddi) sep \
545 func(has_fpga_dbg)
c96ea64e 546
a587f779
DL
547#define DEFINE_FLAG(name) u8 name:1
548#define SEP_SEMICOLON ;
c96ea64e 549
cfdf1fa2 550struct intel_device_info {
10fce67a 551 u32 display_mmio_offset;
7eb552ae 552 u8 num_pipes:3;
d615a166 553 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 554 u8 gen;
73ae478c 555 u8 ring_mask; /* Rings supported by the HW */
a587f779 556 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
557 /* Register offsets for the various display pipes and transcoders */
558 int pipe_offsets[I915_MAX_TRANSCODERS];
559 int trans_offsets[I915_MAX_TRANSCODERS];
560 int dpll_offsets[I915_MAX_PIPES];
561 int dpll_md_offsets[I915_MAX_PIPES];
562 int palette_offsets[I915_MAX_PIPES];
cfdf1fa2
KH
563};
564
a587f779
DL
565#undef DEFINE_FLAG
566#undef SEP_SEMICOLON
567
7faf1ab2
DV
568enum i915_cache_level {
569 I915_CACHE_NONE = 0,
350ec881
CW
570 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
571 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
572 caches, eg sampler/render caches, and the
573 large Last-Level-Cache. LLC is coherent with
574 the CPU, but L3 is only visible to the GPU. */
651d794f 575 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
576};
577
e59ec13d
MK
578struct i915_ctx_hang_stats {
579 /* This context had batch pending when hang was declared */
580 unsigned batch_pending;
581
582 /* This context had batch active when hang was declared */
583 unsigned batch_active;
be62acb4
MK
584
585 /* Time when this context was last blamed for a GPU reset */
586 unsigned long guilty_ts;
587
588 /* This context is banned to submit more work */
589 bool banned;
e59ec13d 590};
40521054
BW
591
592/* This must match up with the value previously used for execbuf2.rsvd1. */
593#define DEFAULT_CONTEXT_ID 0
594struct i915_hw_context {
dce3271b 595 struct kref ref;
40521054 596 int id;
e0556841 597 bool is_initialized;
3ccfd19d 598 uint8_t remap_slice;
40521054 599 struct drm_i915_file_private *file_priv;
0009e46c 600 struct intel_ring_buffer *last_ring;
40521054 601 struct drm_i915_gem_object *obj;
e59ec13d 602 struct i915_ctx_hang_stats hang_stats;
c7c48dfd 603 struct i915_address_space *vm;
a33afea5
BW
604
605 struct list_head link;
40521054
BW
606};
607
5c3fe8b0
BW
608struct i915_fbc {
609 unsigned long size;
610 unsigned int fb_id;
611 enum plane plane;
612 int y;
613
614 struct drm_mm_node *compressed_fb;
615 struct drm_mm_node *compressed_llb;
616
617 struct intel_fbc_work {
618 struct delayed_work work;
619 struct drm_crtc *crtc;
620 struct drm_framebuffer *fb;
5c3fe8b0
BW
621 } *fbc_work;
622
29ebf90f
CW
623 enum no_fbc_reason {
624 FBC_OK, /* FBC is enabled */
625 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
626 FBC_NO_OUTPUT, /* no outputs enabled to compress */
627 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
628 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
629 FBC_MODE_TOO_LARGE, /* mode too large for compression */
630 FBC_BAD_PLANE, /* fbc not supported on plane */
631 FBC_NOT_TILED, /* buffer not tiled */
632 FBC_MULTIPLE_PIPES, /* more than one pipe active */
633 FBC_MODULE_PARAM,
634 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
635 } no_fbc_reason;
b5e50c3f
JB
636};
637
439d7ac0
PB
638struct i915_drrs {
639 struct intel_connector *connector;
640};
641
a031d709
RV
642struct i915_psr {
643 bool sink_support;
644 bool source_ok;
3f51e471 645};
5c3fe8b0 646
3bad0781 647enum intel_pch {
f0350830 648 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
649 PCH_IBX, /* Ibexpeak PCH */
650 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 651 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 652 PCH_NOP,
3bad0781
ZW
653};
654
988d6ee8
PZ
655enum intel_sbi_destination {
656 SBI_ICLK,
657 SBI_MPHY,
658};
659
b690e96c 660#define QUIRK_PIPEA_FORCE (1<<0)
435793df 661#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 662#define QUIRK_INVERT_BRIGHTNESS (1<<2)
b690e96c 663
8be48d92 664struct intel_fbdev;
1630fe75 665struct intel_fbc_work;
38651674 666
c2b9152f
DV
667struct intel_gmbus {
668 struct i2c_adapter adapter;
f2ce9faf 669 u32 force_bit;
c2b9152f 670 u32 reg0;
36c785f0 671 u32 gpio_reg;
c167a6fc 672 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
673 struct drm_i915_private *dev_priv;
674};
675
f4c956ad 676struct i915_suspend_saved_registers {
ba8bbcf6
JB
677 u8 saveLBB;
678 u32 saveDSPACNTR;
679 u32 saveDSPBCNTR;
e948e994 680 u32 saveDSPARB;
ba8bbcf6
JB
681 u32 savePIPEACONF;
682 u32 savePIPEBCONF;
683 u32 savePIPEASRC;
684 u32 savePIPEBSRC;
685 u32 saveFPA0;
686 u32 saveFPA1;
687 u32 saveDPLL_A;
688 u32 saveDPLL_A_MD;
689 u32 saveHTOTAL_A;
690 u32 saveHBLANK_A;
691 u32 saveHSYNC_A;
692 u32 saveVTOTAL_A;
693 u32 saveVBLANK_A;
694 u32 saveVSYNC_A;
695 u32 saveBCLRPAT_A;
5586c8bc 696 u32 saveTRANSACONF;
42048781
ZW
697 u32 saveTRANS_HTOTAL_A;
698 u32 saveTRANS_HBLANK_A;
699 u32 saveTRANS_HSYNC_A;
700 u32 saveTRANS_VTOTAL_A;
701 u32 saveTRANS_VBLANK_A;
702 u32 saveTRANS_VSYNC_A;
0da3ea12 703 u32 savePIPEASTAT;
ba8bbcf6
JB
704 u32 saveDSPASTRIDE;
705 u32 saveDSPASIZE;
706 u32 saveDSPAPOS;
585fb111 707 u32 saveDSPAADDR;
ba8bbcf6
JB
708 u32 saveDSPASURF;
709 u32 saveDSPATILEOFF;
710 u32 savePFIT_PGM_RATIOS;
0eb96d6e 711 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
712 u32 saveBLC_PWM_CTL;
713 u32 saveBLC_PWM_CTL2;
07bf139b 714 u32 saveBLC_HIST_CTL_B;
42048781
ZW
715 u32 saveBLC_CPU_PWM_CTL;
716 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
717 u32 saveFPB0;
718 u32 saveFPB1;
719 u32 saveDPLL_B;
720 u32 saveDPLL_B_MD;
721 u32 saveHTOTAL_B;
722 u32 saveHBLANK_B;
723 u32 saveHSYNC_B;
724 u32 saveVTOTAL_B;
725 u32 saveVBLANK_B;
726 u32 saveVSYNC_B;
727 u32 saveBCLRPAT_B;
5586c8bc 728 u32 saveTRANSBCONF;
42048781
ZW
729 u32 saveTRANS_HTOTAL_B;
730 u32 saveTRANS_HBLANK_B;
731 u32 saveTRANS_HSYNC_B;
732 u32 saveTRANS_VTOTAL_B;
733 u32 saveTRANS_VBLANK_B;
734 u32 saveTRANS_VSYNC_B;
0da3ea12 735 u32 savePIPEBSTAT;
ba8bbcf6
JB
736 u32 saveDSPBSTRIDE;
737 u32 saveDSPBSIZE;
738 u32 saveDSPBPOS;
585fb111 739 u32 saveDSPBADDR;
ba8bbcf6
JB
740 u32 saveDSPBSURF;
741 u32 saveDSPBTILEOFF;
585fb111
JB
742 u32 saveVGA0;
743 u32 saveVGA1;
744 u32 saveVGA_PD;
ba8bbcf6
JB
745 u32 saveVGACNTRL;
746 u32 saveADPA;
747 u32 saveLVDS;
585fb111
JB
748 u32 savePP_ON_DELAYS;
749 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
750 u32 saveDVOA;
751 u32 saveDVOB;
752 u32 saveDVOC;
753 u32 savePP_ON;
754 u32 savePP_OFF;
755 u32 savePP_CONTROL;
585fb111 756 u32 savePP_DIVISOR;
ba8bbcf6
JB
757 u32 savePFIT_CONTROL;
758 u32 save_palette_a[256];
759 u32 save_palette_b[256];
ba8bbcf6 760 u32 saveFBC_CONTROL;
0da3ea12
JB
761 u32 saveIER;
762 u32 saveIIR;
763 u32 saveIMR;
42048781
ZW
764 u32 saveDEIER;
765 u32 saveDEIMR;
766 u32 saveGTIER;
767 u32 saveGTIMR;
768 u32 saveFDI_RXA_IMR;
769 u32 saveFDI_RXB_IMR;
1f84e550 770 u32 saveCACHE_MODE_0;
1f84e550 771 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
772 u32 saveSWF0[16];
773 u32 saveSWF1[16];
774 u32 saveSWF2[3];
775 u8 saveMSR;
776 u8 saveSR[8];
123f794f 777 u8 saveGR[25];
ba8bbcf6 778 u8 saveAR_INDEX;
a59e122a 779 u8 saveAR[21];
ba8bbcf6 780 u8 saveDACMASK;
a59e122a 781 u8 saveCR[37];
4b9de737 782 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
783 u32 saveCURACNTR;
784 u32 saveCURAPOS;
785 u32 saveCURABASE;
786 u32 saveCURBCNTR;
787 u32 saveCURBPOS;
788 u32 saveCURBBASE;
789 u32 saveCURSIZE;
a4fc5ed6
KP
790 u32 saveDP_B;
791 u32 saveDP_C;
792 u32 saveDP_D;
793 u32 savePIPEA_GMCH_DATA_M;
794 u32 savePIPEB_GMCH_DATA_M;
795 u32 savePIPEA_GMCH_DATA_N;
796 u32 savePIPEB_GMCH_DATA_N;
797 u32 savePIPEA_DP_LINK_M;
798 u32 savePIPEB_DP_LINK_M;
799 u32 savePIPEA_DP_LINK_N;
800 u32 savePIPEB_DP_LINK_N;
42048781
ZW
801 u32 saveFDI_RXA_CTL;
802 u32 saveFDI_TXA_CTL;
803 u32 saveFDI_RXB_CTL;
804 u32 saveFDI_TXB_CTL;
805 u32 savePFA_CTL_1;
806 u32 savePFB_CTL_1;
807 u32 savePFA_WIN_SZ;
808 u32 savePFB_WIN_SZ;
809 u32 savePFA_WIN_POS;
810 u32 savePFB_WIN_POS;
5586c8bc
ZW
811 u32 savePCH_DREF_CONTROL;
812 u32 saveDISP_ARB_CTL;
813 u32 savePIPEA_DATA_M1;
814 u32 savePIPEA_DATA_N1;
815 u32 savePIPEA_LINK_M1;
816 u32 savePIPEA_LINK_N1;
817 u32 savePIPEB_DATA_M1;
818 u32 savePIPEB_DATA_N1;
819 u32 savePIPEB_LINK_M1;
820 u32 savePIPEB_LINK_N1;
b5b72e89 821 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 822 u32 savePCH_PORT_HOTPLUG;
f4c956ad 823};
c85aa885 824
ddeea5b0
ID
825struct vlv_s0ix_state {
826 /* GAM */
827 u32 wr_watermark;
828 u32 gfx_prio_ctrl;
829 u32 arb_mode;
830 u32 gfx_pend_tlb0;
831 u32 gfx_pend_tlb1;
832 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
833 u32 media_max_req_count;
834 u32 gfx_max_req_count;
835 u32 render_hwsp;
836 u32 ecochk;
837 u32 bsd_hwsp;
838 u32 blt_hwsp;
839 u32 tlb_rd_addr;
840
841 /* MBC */
842 u32 g3dctl;
843 u32 gsckgctl;
844 u32 mbctl;
845
846 /* GCP */
847 u32 ucgctl1;
848 u32 ucgctl3;
849 u32 rcgctl1;
850 u32 rcgctl2;
851 u32 rstctl;
852 u32 misccpctl;
853
854 /* GPM */
855 u32 gfxpause;
856 u32 rpdeuhwtc;
857 u32 rpdeuc;
858 u32 ecobus;
859 u32 pwrdwnupctl;
860 u32 rp_down_timeout;
861 u32 rp_deucsw;
862 u32 rcubmabdtmr;
863 u32 rcedata;
864 u32 spare2gh;
865
866 /* Display 1 CZ domain */
867 u32 gt_imr;
868 u32 gt_ier;
869 u32 pm_imr;
870 u32 pm_ier;
871 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
872
873 /* GT SA CZ domain */
874 u32 tilectl;
875 u32 gt_fifoctl;
876 u32 gtlc_wake_ctrl;
877 u32 gtlc_survive;
878 u32 pmwgicz;
879
880 /* Display 2 CZ domain */
881 u32 gu_ctl0;
882 u32 gu_ctl1;
883 u32 clock_gate_dis2;
884};
885
c85aa885 886struct intel_gen6_power_mgmt {
59cdb63d 887 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
888 struct work_struct work;
889 u32 pm_iir;
59cdb63d 890
b39fb297
BW
891 /* Frequencies are stored in potentially platform dependent multiples.
892 * In other words, *_freq needs to be multiplied by X to be interesting.
893 * Soft limits are those which are used for the dynamic reclocking done
894 * by the driver (raise frequencies under heavy loads, and lower for
895 * lighter loads). Hard limits are those imposed by the hardware.
896 *
897 * A distinction is made for overclocking, which is never enabled by
898 * default, and is considered to be above the hard limit if it's
899 * possible at all.
900 */
901 u8 cur_freq; /* Current frequency (cached, may not == HW) */
902 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
903 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
904 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
905 u8 min_freq; /* AKA RPn. Minimum frequency */
906 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
907 u8 rp1_freq; /* "less than" RP0 power/freqency */
908 u8 rp0_freq; /* Non-overclocked max frequency. */
1a01ab3b 909
dd75fdc8
CW
910 int last_adj;
911 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
912
c0951f0c 913 bool enabled;
1a01ab3b 914 struct delayed_work delayed_resume_work;
4fc688ce
JB
915
916 /*
917 * Protects RPS/RC6 register access and PCU communication.
918 * Must be taken after struct_mutex if nested.
919 */
920 struct mutex hw_lock;
c85aa885
DV
921};
922
1a240d4d
DV
923/* defined intel_pm.c */
924extern spinlock_t mchdev_lock;
925
c85aa885
DV
926struct intel_ilk_power_mgmt {
927 u8 cur_delay;
928 u8 min_delay;
929 u8 max_delay;
930 u8 fmax;
931 u8 fstart;
932
933 u64 last_count1;
934 unsigned long last_time1;
935 unsigned long chipset_power;
936 u64 last_count2;
937 struct timespec last_time2;
938 unsigned long gfx_power;
939 u8 corr;
940
941 int c_m;
942 int r_t;
3e373948
DV
943
944 struct drm_i915_gem_object *pwrctx;
945 struct drm_i915_gem_object *renderctx;
c85aa885
DV
946};
947
c6cb582e
ID
948struct drm_i915_private;
949struct i915_power_well;
950
951struct i915_power_well_ops {
952 /*
953 * Synchronize the well's hw state to match the current sw state, for
954 * example enable/disable it based on the current refcount. Called
955 * during driver init and resume time, possibly after first calling
956 * the enable/disable handlers.
957 */
958 void (*sync_hw)(struct drm_i915_private *dev_priv,
959 struct i915_power_well *power_well);
960 /*
961 * Enable the well and resources that depend on it (for example
962 * interrupts located on the well). Called after the 0->1 refcount
963 * transition.
964 */
965 void (*enable)(struct drm_i915_private *dev_priv,
966 struct i915_power_well *power_well);
967 /*
968 * Disable the well and resources that depend on it. Called after
969 * the 1->0 refcount transition.
970 */
971 void (*disable)(struct drm_i915_private *dev_priv,
972 struct i915_power_well *power_well);
973 /* Returns the hw enabled state. */
974 bool (*is_enabled)(struct drm_i915_private *dev_priv,
975 struct i915_power_well *power_well);
976};
977
a38911a3
WX
978/* Power well structure for haswell */
979struct i915_power_well {
c1ca727f 980 const char *name;
6f3ef5dd 981 bool always_on;
a38911a3
WX
982 /* power well enable/disable usage count */
983 int count;
c1ca727f 984 unsigned long domains;
77961eb9 985 unsigned long data;
c6cb582e 986 const struct i915_power_well_ops *ops;
a38911a3
WX
987};
988
83c00f55 989struct i915_power_domains {
baa70707
ID
990 /*
991 * Power wells needed for initialization at driver init and suspend
992 * time are on. They are kept on until after the first modeset.
993 */
994 bool init_power_on;
0d116a29 995 bool initializing;
c1ca727f 996 int power_well_count;
baa70707 997
83c00f55 998 struct mutex lock;
1da51581 999 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1000 struct i915_power_well *power_wells;
83c00f55
ID
1001};
1002
231f42a4
DV
1003struct i915_dri1_state {
1004 unsigned allow_batchbuffer : 1;
1005 u32 __iomem *gfx_hws_cpu_addr;
1006
1007 unsigned int cpp;
1008 int back_offset;
1009 int front_offset;
1010 int current_page;
1011 int page_flipping;
1012
1013 uint32_t counter;
1014};
1015
db1b76ca
DV
1016struct i915_ums_state {
1017 /**
1018 * Flag if the X Server, and thus DRM, is not currently in
1019 * control of the device.
1020 *
1021 * This is set between LeaveVT and EnterVT. It needs to be
1022 * replaced with a semaphore. It also needs to be
1023 * transitioned away from for kernel modesetting.
1024 */
1025 int mm_suspended;
1026};
1027
35a85ac6 1028#define MAX_L3_SLICES 2
a4da4fa4 1029struct intel_l3_parity {
35a85ac6 1030 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1031 struct work_struct error_work;
35a85ac6 1032 int which_slice;
a4da4fa4
DV
1033};
1034
4b5aed62 1035struct i915_gem_mm {
4b5aed62
DV
1036 /** Memory allocator for GTT stolen memory */
1037 struct drm_mm stolen;
4b5aed62
DV
1038 /** List of all objects in gtt_space. Used to restore gtt
1039 * mappings on resume */
1040 struct list_head bound_list;
1041 /**
1042 * List of objects which are not bound to the GTT (thus
1043 * are idle and not used by the GPU) but still have
1044 * (presumably uncached) pages still attached.
1045 */
1046 struct list_head unbound_list;
1047
1048 /** Usable portion of the GTT for GEM */
1049 unsigned long stolen_base; /* limited to low memory (32-bit) */
1050
4b5aed62
DV
1051 /** PPGTT used for aliasing the PPGTT with the GTT */
1052 struct i915_hw_ppgtt *aliasing_ppgtt;
1053
1054 struct shrinker inactive_shrinker;
1055 bool shrinker_no_lock_stealing;
1056
4b5aed62
DV
1057 /** LRU list of objects with fence regs on them. */
1058 struct list_head fence_list;
1059
1060 /**
1061 * We leave the user IRQ off as much as possible,
1062 * but this means that requests will finish and never
1063 * be retired once the system goes idle. Set a timer to
1064 * fire periodically while the ring is running. When it
1065 * fires, go retire requests.
1066 */
1067 struct delayed_work retire_work;
1068
b29c19b6
CW
1069 /**
1070 * When we detect an idle GPU, we want to turn on
1071 * powersaving features. So once we see that there
1072 * are no more requests outstanding and no more
1073 * arrive within a small period of time, we fire
1074 * off the idle_work.
1075 */
1076 struct delayed_work idle_work;
1077
4b5aed62
DV
1078 /**
1079 * Are we in a non-interruptible section of code like
1080 * modesetting?
1081 */
1082 bool interruptible;
1083
f62a0076
CW
1084 /**
1085 * Is the GPU currently considered idle, or busy executing userspace
1086 * requests? Whilst idle, we attempt to power down the hardware and
1087 * display clocks. In order to reduce the effect on performance, there
1088 * is a slight delay before we do so.
1089 */
1090 bool busy;
1091
4b5aed62
DV
1092 /** Bit 6 swizzling required for X tiling */
1093 uint32_t bit_6_swizzle_x;
1094 /** Bit 6 swizzling required for Y tiling */
1095 uint32_t bit_6_swizzle_y;
1096
1097 /* storage for physical objects */
1098 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
1099
1100 /* accounting, useful for userland debugging */
c20e8355 1101 spinlock_t object_stat_lock;
4b5aed62
DV
1102 size_t object_memory;
1103 u32 object_count;
1104};
1105
edc3d884
MK
1106struct drm_i915_error_state_buf {
1107 unsigned bytes;
1108 unsigned size;
1109 int err;
1110 u8 *buf;
1111 loff_t start;
1112 loff_t pos;
1113};
1114
fc16b48b
MK
1115struct i915_error_state_file_priv {
1116 struct drm_device *dev;
1117 struct drm_i915_error_state *error;
1118};
1119
99584db3
DV
1120struct i915_gpu_error {
1121 /* For hangcheck timer */
1122#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1123#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1124 /* Hang gpu twice in this window and your context gets banned */
1125#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1126
99584db3 1127 struct timer_list hangcheck_timer;
99584db3
DV
1128
1129 /* For reset and error_state handling. */
1130 spinlock_t lock;
1131 /* Protected by the above dev->gpu_error.lock. */
1132 struct drm_i915_error_state *first_error;
1133 struct work_struct work;
99584db3 1134
094f9a54
CW
1135
1136 unsigned long missed_irq_rings;
1137
1f83fee0 1138 /**
2ac0f450 1139 * State variable controlling the reset flow and count
1f83fee0 1140 *
2ac0f450
MK
1141 * This is a counter which gets incremented when reset is triggered,
1142 * and again when reset has been handled. So odd values (lowest bit set)
1143 * means that reset is in progress and even values that
1144 * (reset_counter >> 1):th reset was successfully completed.
1145 *
1146 * If reset is not completed succesfully, the I915_WEDGE bit is
1147 * set meaning that hardware is terminally sour and there is no
1148 * recovery. All waiters on the reset_queue will be woken when
1149 * that happens.
1150 *
1151 * This counter is used by the wait_seqno code to notice that reset
1152 * event happened and it needs to restart the entire ioctl (since most
1153 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1154 *
1155 * This is important for lock-free wait paths, where no contended lock
1156 * naturally enforces the correct ordering between the bail-out of the
1157 * waiter and the gpu reset work code.
1f83fee0
DV
1158 */
1159 atomic_t reset_counter;
1160
1f83fee0 1161#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1162#define I915_WEDGED (1 << 31)
1f83fee0
DV
1163
1164 /**
1165 * Waitqueue to signal when the reset has completed. Used by clients
1166 * that wait for dev_priv->mm.wedged to settle.
1167 */
1168 wait_queue_head_t reset_queue;
33196ded 1169
88b4aa87
MK
1170 /* Userspace knobs for gpu hang simulation;
1171 * combines both a ring mask, and extra flags
1172 */
1173 u32 stop_rings;
1174#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1175#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1176
1177 /* For missed irq/seqno simulation. */
1178 unsigned int test_irq_rings;
99584db3
DV
1179};
1180
b8efb17b
ZR
1181enum modeset_restore {
1182 MODESET_ON_LID_OPEN,
1183 MODESET_DONE,
1184 MODESET_SUSPENDED,
1185};
1186
6acab15a
PZ
1187struct ddi_vbt_port_info {
1188 uint8_t hdmi_level_shift;
311a2094
PZ
1189
1190 uint8_t supports_dvi:1;
1191 uint8_t supports_hdmi:1;
1192 uint8_t supports_dp:1;
6acab15a
PZ
1193};
1194
83a7280e
PB
1195enum drrs_support_type {
1196 DRRS_NOT_SUPPORTED = 0,
1197 STATIC_DRRS_SUPPORT = 1,
1198 SEAMLESS_DRRS_SUPPORT = 2
1199};
1200
41aa3448
RV
1201struct intel_vbt_data {
1202 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1203 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1204
1205 /* Feature bits */
1206 unsigned int int_tv_support:1;
1207 unsigned int lvds_dither:1;
1208 unsigned int lvds_vbt:1;
1209 unsigned int int_crt_support:1;
1210 unsigned int lvds_use_ssc:1;
1211 unsigned int display_clock_mode:1;
1212 unsigned int fdi_rx_polarity_inverted:1;
1213 int lvds_ssc_freq;
1214 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1215
83a7280e
PB
1216 enum drrs_support_type drrs_type;
1217
41aa3448
RV
1218 /* eDP */
1219 int edp_rate;
1220 int edp_lanes;
1221 int edp_preemphasis;
1222 int edp_vswing;
1223 bool edp_initialized;
1224 bool edp_support;
1225 int edp_bpp;
1226 struct edp_power_seq edp_pps;
1227
f00076d2
JN
1228 struct {
1229 u16 pwm_freq_hz;
39fbc9c8 1230 bool present;
f00076d2
JN
1231 bool active_low_pwm;
1232 } backlight;
1233
d17c5443
SK
1234 /* MIPI DSI */
1235 struct {
1236 u16 panel_id;
d3b542fc
SK
1237 struct mipi_config *config;
1238 struct mipi_pps_data *pps;
1239 u8 seq_version;
1240 u32 size;
1241 u8 *data;
1242 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1243 } dsi;
1244
41aa3448
RV
1245 int crt_ddc_pin;
1246
1247 int child_dev_num;
768f69c9 1248 union child_device_config *child_dev;
6acab15a
PZ
1249
1250 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1251};
1252
77c122bc
VS
1253enum intel_ddb_partitioning {
1254 INTEL_DDB_PART_1_2,
1255 INTEL_DDB_PART_5_6, /* IVB+ */
1256};
1257
1fd527cc
VS
1258struct intel_wm_level {
1259 bool enable;
1260 uint32_t pri_val;
1261 uint32_t spr_val;
1262 uint32_t cur_val;
1263 uint32_t fbc_val;
1264};
1265
820c1980 1266struct ilk_wm_values {
609cedef
VS
1267 uint32_t wm_pipe[3];
1268 uint32_t wm_lp[3];
1269 uint32_t wm_lp_spr[3];
1270 uint32_t wm_linetime[3];
1271 bool enable_fbc_wm;
1272 enum intel_ddb_partitioning partitioning;
1273};
1274
c67a470b 1275/*
765dab67
PZ
1276 * This struct helps tracking the state needed for runtime PM, which puts the
1277 * device in PCI D3 state. Notice that when this happens, nothing on the
1278 * graphics device works, even register access, so we don't get interrupts nor
1279 * anything else.
c67a470b 1280 *
765dab67
PZ
1281 * Every piece of our code that needs to actually touch the hardware needs to
1282 * either call intel_runtime_pm_get or call intel_display_power_get with the
1283 * appropriate power domain.
a8a8bd54 1284 *
765dab67
PZ
1285 * Our driver uses the autosuspend delay feature, which means we'll only really
1286 * suspend if we stay with zero refcount for a certain amount of time. The
1287 * default value is currently very conservative (see intel_init_runtime_pm), but
1288 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1289 *
1290 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1291 * goes back to false exactly before we reenable the IRQs. We use this variable
1292 * to check if someone is trying to enable/disable IRQs while they're supposed
1293 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1294 * case it happens.
c67a470b 1295 *
765dab67 1296 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1297 */
5d584b2e
PZ
1298struct i915_runtime_pm {
1299 bool suspended;
1300 bool irqs_disabled;
c67a470b
PZ
1301};
1302
926321d5
DV
1303enum intel_pipe_crc_source {
1304 INTEL_PIPE_CRC_SOURCE_NONE,
1305 INTEL_PIPE_CRC_SOURCE_PLANE1,
1306 INTEL_PIPE_CRC_SOURCE_PLANE2,
1307 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1308 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1309 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1310 INTEL_PIPE_CRC_SOURCE_TV,
1311 INTEL_PIPE_CRC_SOURCE_DP_B,
1312 INTEL_PIPE_CRC_SOURCE_DP_C,
1313 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1314 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1315 INTEL_PIPE_CRC_SOURCE_MAX,
1316};
1317
8bf1e9f1 1318struct intel_pipe_crc_entry {
ac2300d4 1319 uint32_t frame;
8bf1e9f1
SH
1320 uint32_t crc[5];
1321};
1322
b2c88f5b 1323#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1324struct intel_pipe_crc {
d538bbdf
DL
1325 spinlock_t lock;
1326 bool opened; /* exclusive access to the result file */
e5f75aca 1327 struct intel_pipe_crc_entry *entries;
926321d5 1328 enum intel_pipe_crc_source source;
d538bbdf 1329 int head, tail;
07144428 1330 wait_queue_head_t wq;
8bf1e9f1
SH
1331};
1332
77fec556 1333struct drm_i915_private {
f4c956ad 1334 struct drm_device *dev;
42dcedd4 1335 struct kmem_cache *slab;
f4c956ad 1336
5c969aa7 1337 const struct intel_device_info info;
f4c956ad
DV
1338
1339 int relative_constants_mode;
1340
1341 void __iomem *regs;
1342
907b28c5 1343 struct intel_uncore uncore;
f4c956ad
DV
1344
1345 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1346
28c70f16 1347
f4c956ad
DV
1348 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1349 * controller on different i2c buses. */
1350 struct mutex gmbus_mutex;
1351
1352 /**
1353 * Base address of the gmbus and gpio block.
1354 */
1355 uint32_t gpio_mmio_base;
1356
28c70f16
DV
1357 wait_queue_head_t gmbus_wait_queue;
1358
f4c956ad
DV
1359 struct pci_dev *bridge_dev;
1360 struct intel_ring_buffer ring[I915_NUM_RINGS];
f72b3435 1361 uint32_t last_seqno, next_seqno;
f4c956ad
DV
1362
1363 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
1364 struct resource mch_res;
1365
f4c956ad
DV
1366 /* protects the irq masks */
1367 spinlock_t irq_lock;
1368
f8b79e58
ID
1369 bool display_irqs_enabled;
1370
9ee32fea
DV
1371 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1372 struct pm_qos_request pm_qos;
1373
f4c956ad 1374 /* DPIO indirect register protection */
09153000 1375 struct mutex dpio_lock;
f4c956ad
DV
1376
1377 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1378 union {
1379 u32 irq_mask;
1380 u32 de_irq_mask[I915_MAX_PIPES];
1381 };
f4c956ad 1382 u32 gt_irq_mask;
605cd25b 1383 u32 pm_irq_mask;
a6706b45 1384 u32 pm_rps_events;
91d181dd 1385 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1386
f4c956ad 1387 struct work_struct hotplug_work;
52d7eced 1388 bool enable_hotplug_processing;
b543fb04
EE
1389 struct {
1390 unsigned long hpd_last_jiffies;
1391 int hpd_cnt;
1392 enum {
1393 HPD_ENABLED = 0,
1394 HPD_DISABLED = 1,
1395 HPD_MARK_DISABLED = 2
1396 } hpd_mark;
1397 } hpd_stats[HPD_NUM_PINS];
142e2398 1398 u32 hpd_event_bits;
ac4c16c5 1399 struct timer_list hotplug_reenable_timer;
f4c956ad 1400
5c3fe8b0 1401 struct i915_fbc fbc;
439d7ac0 1402 struct i915_drrs drrs;
f4c956ad 1403 struct intel_opregion opregion;
41aa3448 1404 struct intel_vbt_data vbt;
f4c956ad
DV
1405
1406 /* overlay */
1407 struct intel_overlay *overlay;
f4c956ad 1408
58c68779
JN
1409 /* backlight registers and fields in struct intel_panel */
1410 spinlock_t backlight_lock;
31ad8ec6 1411
f4c956ad 1412 /* LVDS info */
f4c956ad
DV
1413 bool no_aux_handshake;
1414
f4c956ad
DV
1415 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1416 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1417 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1418
1419 unsigned int fsb_freq, mem_freq, is_ddr3;
d60c4473 1420 unsigned int vlv_cdclk_freq;
f4c956ad 1421
645416f5
DV
1422 /**
1423 * wq - Driver workqueue for GEM.
1424 *
1425 * NOTE: Work items scheduled here are not allowed to grab any modeset
1426 * locks, for otherwise the flushing done in the pageflip code will
1427 * result in deadlocks.
1428 */
f4c956ad
DV
1429 struct workqueue_struct *wq;
1430
1431 /* Display functions */
1432 struct drm_i915_display_funcs display;
1433
1434 /* PCH chipset type */
1435 enum intel_pch pch_type;
17a303ec 1436 unsigned short pch_id;
f4c956ad
DV
1437
1438 unsigned long quirks;
1439
b8efb17b
ZR
1440 enum modeset_restore modeset_restore;
1441 struct mutex modeset_restore_lock;
673a394b 1442
a7bbbd63 1443 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1444 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1445
4b5aed62 1446 struct i915_gem_mm mm;
8781342d 1447
8781342d
DV
1448 /* Kernel Modesetting */
1449
9b9d172d 1450 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1451
76c4ac04
DL
1452 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1453 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1454 wait_queue_head_t pending_flip_queue;
1455
c4597872
DV
1456#ifdef CONFIG_DEBUG_FS
1457 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1458#endif
1459
e72f9fbf
DV
1460 int num_shared_dpll;
1461 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
6441ab5f 1462 struct intel_ddi_plls ddi_plls;
e4607fcf 1463 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1464
652c393a
JB
1465 /* Reclocking support */
1466 bool render_reclock_avail;
1467 bool lvds_downclock_avail;
18f9ed12
ZY
1468 /* indicates the reduced downclock for LVDS*/
1469 int lvds_downclock;
652c393a 1470 u16 orig_clock;
f97108d1 1471
c4804411 1472 bool mchbar_need_disable;
f97108d1 1473
a4da4fa4
DV
1474 struct intel_l3_parity l3_parity;
1475
59124506
BW
1476 /* Cannot be determined by PCIID. You must always read a register. */
1477 size_t ellc_size;
1478
c6a828d3 1479 /* gen6+ rps state */
c85aa885 1480 struct intel_gen6_power_mgmt rps;
c6a828d3 1481
20e4d407
DV
1482 /* ilk-only ips/rps state. Everything in here is protected by the global
1483 * mchdev_lock in intel_pm.c */
c85aa885 1484 struct intel_ilk_power_mgmt ips;
b5e50c3f 1485
83c00f55 1486 struct i915_power_domains power_domains;
a38911a3 1487
a031d709 1488 struct i915_psr psr;
3f51e471 1489
99584db3 1490 struct i915_gpu_error gpu_error;
ae681d96 1491
c9cddffc
JB
1492 struct drm_i915_gem_object *vlv_pctx;
1493
4520f53a 1494#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1495 /* list of fbdev register on this device */
1496 struct intel_fbdev *fbdev;
4520f53a 1497#endif
e953fd7b 1498
073f34d9
JB
1499 /*
1500 * The console may be contended at resume, but we don't
1501 * want it to block on it.
1502 */
1503 struct work_struct console_resume_work;
1504
e953fd7b 1505 struct drm_property *broadcast_rgb_property;
3f43c48d 1506 struct drm_property *force_audio_property;
e3689190 1507
254f965c 1508 uint32_t hw_context_size;
a33afea5 1509 struct list_head context_list;
f4c956ad 1510
3e68320e 1511 u32 fdi_rx_config;
68d18ad7 1512
842f1c8b 1513 u32 suspend_count;
f4c956ad 1514 struct i915_suspend_saved_registers regfile;
ddeea5b0 1515 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1516
53615a5e
VS
1517 struct {
1518 /*
1519 * Raw watermark latency values:
1520 * in 0.1us units for WM0,
1521 * in 0.5us units for WM1+.
1522 */
1523 /* primary */
1524 uint16_t pri_latency[5];
1525 /* sprite */
1526 uint16_t spr_latency[5];
1527 /* cursor */
1528 uint16_t cur_latency[5];
609cedef
VS
1529
1530 /* current hardware state */
820c1980 1531 struct ilk_wm_values hw;
53615a5e
VS
1532 } wm;
1533
8a187455
PZ
1534 struct i915_runtime_pm pm;
1535
231f42a4
DV
1536 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1537 * here! */
1538 struct i915_dri1_state dri1;
db1b76ca
DV
1539 /* Old ums support infrastructure, same warning applies. */
1540 struct i915_ums_state ums;
a8ebba75
ZY
1541 /* the indicator for dispatch video commands on two BSD rings */
1542 int ring_index;
77fec556 1543};
1da177e4 1544
2c1792a1
CW
1545static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1546{
1547 return dev->dev_private;
1548}
1549
b4519513
CW
1550/* Iterate over initialised rings */
1551#define for_each_ring(ring__, dev_priv__, i__) \
1552 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1553 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1554
b1d7e4b4
WF
1555enum hdmi_force_audio {
1556 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1557 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1558 HDMI_AUDIO_AUTO, /* trust EDID */
1559 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1560};
1561
190d6cd5 1562#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1563
37e680a1
CW
1564struct drm_i915_gem_object_ops {
1565 /* Interface between the GEM object and its backing storage.
1566 * get_pages() is called once prior to the use of the associated set
1567 * of pages before to binding them into the GTT, and put_pages() is
1568 * called after we no longer need them. As we expect there to be
1569 * associated cost with migrating pages between the backing storage
1570 * and making them available for the GPU (e.g. clflush), we may hold
1571 * onto the pages after they are no longer referenced by the GPU
1572 * in case they may be used again shortly (for example migrating the
1573 * pages to a different memory domain within the GTT). put_pages()
1574 * will therefore most likely be called when the object itself is
1575 * being released or under memory pressure (where we attempt to
1576 * reap pages for the shrinker).
1577 */
1578 int (*get_pages)(struct drm_i915_gem_object *);
1579 void (*put_pages)(struct drm_i915_gem_object *);
1580};
1581
673a394b 1582struct drm_i915_gem_object {
c397b908 1583 struct drm_gem_object base;
673a394b 1584
37e680a1
CW
1585 const struct drm_i915_gem_object_ops *ops;
1586
2f633156
BW
1587 /** List of VMAs backed by this object */
1588 struct list_head vma_list;
1589
c1ad11fc
CW
1590 /** Stolen memory for this object, instead of being backed by shmem. */
1591 struct drm_mm_node *stolen;
35c20a60 1592 struct list_head global_list;
673a394b 1593
69dc4987 1594 struct list_head ring_list;
b25cb2f8
BW
1595 /** Used in execbuf to temporarily hold a ref */
1596 struct list_head obj_exec_link;
673a394b
EA
1597
1598 /**
65ce3027
CW
1599 * This is set if the object is on the active lists (has pending
1600 * rendering and so a non-zero seqno), and is not set if it i s on
1601 * inactive (ready to be unbound) list.
673a394b 1602 */
0206e353 1603 unsigned int active:1;
673a394b
EA
1604
1605 /**
1606 * This is set if the object has been written to since last bound
1607 * to the GTT
1608 */
0206e353 1609 unsigned int dirty:1;
778c3544
DV
1610
1611 /**
1612 * Fence register bits (if any) for this object. Will be set
1613 * as needed when mapped into the GTT.
1614 * Protected by dev->struct_mutex.
778c3544 1615 */
4b9de737 1616 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1617
778c3544
DV
1618 /**
1619 * Advice: are the backing pages purgeable?
1620 */
0206e353 1621 unsigned int madv:2;
778c3544 1622
778c3544
DV
1623 /**
1624 * Current tiling mode for the object.
1625 */
0206e353 1626 unsigned int tiling_mode:2;
5d82e3e6
CW
1627 /**
1628 * Whether the tiling parameters for the currently associated fence
1629 * register have changed. Note that for the purposes of tracking
1630 * tiling changes we also treat the unfenced register, the register
1631 * slot that the object occupies whilst it executes a fenced
1632 * command (such as BLT on gen2/3), as a "fence".
1633 */
1634 unsigned int fence_dirty:1;
778c3544 1635
75e9e915
DV
1636 /**
1637 * Is the object at the current location in the gtt mappable and
1638 * fenceable? Used to avoid costly recalculations.
1639 */
0206e353 1640 unsigned int map_and_fenceable:1;
75e9e915 1641
fb7d516a
DV
1642 /**
1643 * Whether the current gtt mapping needs to be mappable (and isn't just
1644 * mappable by accident). Track pin and fault separate for a more
1645 * accurate mappable working set.
1646 */
0206e353
AJ
1647 unsigned int fault_mappable:1;
1648 unsigned int pin_mappable:1;
cc98b413 1649 unsigned int pin_display:1;
fb7d516a 1650
caea7476
CW
1651 /*
1652 * Is the GPU currently using a fence to access this buffer,
1653 */
1654 unsigned int pending_fenced_gpu_access:1;
1655 unsigned int fenced_gpu_access:1;
1656
651d794f 1657 unsigned int cache_level:3;
93dfb40c 1658
7bddb01f 1659 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1660 unsigned int has_global_gtt_mapping:1;
9da3da66 1661 unsigned int has_dma_mapping:1;
7bddb01f 1662
9da3da66 1663 struct sg_table *pages;
a5570178 1664 int pages_pin_count;
673a394b 1665
1286ff73 1666 /* prime dma-buf support */
9a70cc2a
DA
1667 void *dma_buf_vmapping;
1668 int vmapping_count;
1669
caea7476
CW
1670 struct intel_ring_buffer *ring;
1671
1c293ea3 1672 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1673 uint32_t last_read_seqno;
1674 uint32_t last_write_seqno;
caea7476
CW
1675 /** Breadcrumb of last fenced GPU access to the buffer. */
1676 uint32_t last_fenced_seqno;
673a394b 1677
778c3544 1678 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1679 uint32_t stride;
673a394b 1680
80075d49
DV
1681 /** References from framebuffers, locks out tiling changes. */
1682 unsigned long framebuffer_references;
1683
280b713b 1684 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1685 unsigned long *bit_17;
280b713b 1686
79e53945 1687 /** User space pin count and filp owning the pin */
aa5f8021 1688 unsigned long user_pin_count;
79e53945 1689 struct drm_file *pin_filp;
71acb5eb
DA
1690
1691 /** for phy allocated objects */
1692 struct drm_i915_gem_phys_object *phys_obj;
673a394b
EA
1693};
1694
62b8b215 1695#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1696
673a394b
EA
1697/**
1698 * Request queue structure.
1699 *
1700 * The request queue allows us to note sequence numbers that have been emitted
1701 * and may be associated with active buffers to be retired.
1702 *
1703 * By keeping this list, we can avoid having to do questionable
1704 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1705 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1706 */
1707struct drm_i915_gem_request {
852835f3
ZN
1708 /** On Which ring this request was generated */
1709 struct intel_ring_buffer *ring;
1710
673a394b
EA
1711 /** GEM sequence number associated with this request. */
1712 uint32_t seqno;
1713
7d736f4f
MK
1714 /** Position in the ringbuffer of the start of the request */
1715 u32 head;
1716
1717 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1718 u32 tail;
1719
0e50e96b
MK
1720 /** Context related to this request */
1721 struct i915_hw_context *ctx;
1722
7d736f4f
MK
1723 /** Batch buffer related to this request if any */
1724 struct drm_i915_gem_object *batch_obj;
1725
673a394b
EA
1726 /** Time at which this request was emitted, in jiffies. */
1727 unsigned long emitted_jiffies;
1728
b962442e 1729 /** global list entry for this request */
673a394b 1730 struct list_head list;
b962442e 1731
f787a5f5 1732 struct drm_i915_file_private *file_priv;
b962442e
EA
1733 /** file_priv list entry for this request */
1734 struct list_head client_list;
673a394b
EA
1735};
1736
1737struct drm_i915_file_private {
b29c19b6 1738 struct drm_i915_private *dev_priv;
ab0e7ff9 1739 struct drm_file *file;
b29c19b6 1740
673a394b 1741 struct {
99057c81 1742 spinlock_t lock;
b962442e 1743 struct list_head request_list;
b29c19b6 1744 struct delayed_work idle_work;
673a394b 1745 } mm;
40521054 1746 struct idr context_idr;
e59ec13d 1747
0eea67eb 1748 struct i915_hw_context *private_default_ctx;
b29c19b6 1749 atomic_t rps_wait_boost;
a8ebba75 1750 struct intel_ring_buffer *bsd_ring;
673a394b
EA
1751};
1752
351e3db2
BV
1753/*
1754 * A command that requires special handling by the command parser.
1755 */
1756struct drm_i915_cmd_descriptor {
1757 /*
1758 * Flags describing how the command parser processes the command.
1759 *
1760 * CMD_DESC_FIXED: The command has a fixed length if this is set,
1761 * a length mask if not set
1762 * CMD_DESC_SKIP: The command is allowed but does not follow the
1763 * standard length encoding for the opcode range in
1764 * which it falls
1765 * CMD_DESC_REJECT: The command is never allowed
1766 * CMD_DESC_REGISTER: The command should be checked against the
1767 * register whitelist for the appropriate ring
1768 * CMD_DESC_MASTER: The command is allowed if the submitting process
1769 * is the DRM master
1770 */
1771 u32 flags;
1772#define CMD_DESC_FIXED (1<<0)
1773#define CMD_DESC_SKIP (1<<1)
1774#define CMD_DESC_REJECT (1<<2)
1775#define CMD_DESC_REGISTER (1<<3)
1776#define CMD_DESC_BITMASK (1<<4)
1777#define CMD_DESC_MASTER (1<<5)
1778
1779 /*
1780 * The command's unique identification bits and the bitmask to get them.
1781 * This isn't strictly the opcode field as defined in the spec and may
1782 * also include type, subtype, and/or subop fields.
1783 */
1784 struct {
1785 u32 value;
1786 u32 mask;
1787 } cmd;
1788
1789 /*
1790 * The command's length. The command is either fixed length (i.e. does
1791 * not include a length field) or has a length field mask. The flag
1792 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
1793 * a length mask. All command entries in a command table must include
1794 * length information.
1795 */
1796 union {
1797 u32 fixed;
1798 u32 mask;
1799 } length;
1800
1801 /*
1802 * Describes where to find a register address in the command to check
1803 * against the ring's register whitelist. Only valid if flags has the
1804 * CMD_DESC_REGISTER bit set.
1805 */
1806 struct {
1807 u32 offset;
1808 u32 mask;
1809 } reg;
1810
1811#define MAX_CMD_DESC_BITMASKS 3
1812 /*
1813 * Describes command checks where a particular dword is masked and
1814 * compared against an expected value. If the command does not match
1815 * the expected value, the parser rejects it. Only valid if flags has
1816 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
1817 * are valid.
d4d48035
BV
1818 *
1819 * If the check specifies a non-zero condition_mask then the parser
1820 * only performs the check when the bits specified by condition_mask
1821 * are non-zero.
351e3db2
BV
1822 */
1823 struct {
1824 u32 offset;
1825 u32 mask;
1826 u32 expected;
d4d48035
BV
1827 u32 condition_offset;
1828 u32 condition_mask;
351e3db2
BV
1829 } bits[MAX_CMD_DESC_BITMASKS];
1830};
1831
1832/*
1833 * A table of commands requiring special handling by the command parser.
1834 *
1835 * Each ring has an array of tables. Each table consists of an array of command
1836 * descriptors, which must be sorted with command opcodes in ascending order.
1837 */
1838struct drm_i915_cmd_table {
1839 const struct drm_i915_cmd_descriptor *table;
1840 int count;
1841};
1842
5c969aa7 1843#define INTEL_INFO(dev) (&to_i915(dev)->info)
cae5852d 1844
ffbab09b
VS
1845#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1846#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
cae5852d 1847#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
ffbab09b 1848#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
cae5852d 1849#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
ffbab09b
VS
1850#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1851#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
cae5852d
ZN
1852#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1853#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1854#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
ffbab09b 1855#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
cae5852d 1856#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
ffbab09b
VS
1857#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1858#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
cae5852d
ZN
1859#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1860#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
ffbab09b 1861#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
4b65177b 1862#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
ffbab09b
VS
1863#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1864 (dev)->pdev->device == 0x0152 || \
1865 (dev)->pdev->device == 0x015a)
1866#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1867 (dev)->pdev->device == 0x0106 || \
1868 (dev)->pdev->device == 0x010A)
70a3eb7a 1869#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
6df4027b 1870#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
4cae9ae0 1871#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
8179f1f0 1872#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
cae5852d 1873#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 1874#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
ffbab09b 1875 ((dev)->pdev->device & 0xFF00) == 0x0C00)
5dd8c4c3
BW
1876#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
1877 (((dev)->pdev->device & 0xf) == 0x2 || \
1878 ((dev)->pdev->device & 0xf) == 0x6 || \
1879 ((dev)->pdev->device & 0xf) == 0xe))
1880#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
ffbab09b 1881 ((dev)->pdev->device & 0xFF00) == 0x0A00)
5dd8c4c3 1882#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
9435373e 1883#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
ffbab09b 1884 ((dev)->pdev->device & 0x00F0) == 0x0020)
b833d685 1885#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 1886
85436696
JB
1887/*
1888 * The genX designation typically refers to the render engine, so render
1889 * capability related checks should use IS_GEN, while display and other checks
1890 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1891 * chips, etc.).
1892 */
cae5852d
ZN
1893#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1894#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1895#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1896#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1897#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1898#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 1899#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
cae5852d 1900
73ae478c
BW
1901#define RENDER_RING (1<<RCS)
1902#define BSD_RING (1<<VCS)
1903#define BLT_RING (1<<BCS)
1904#define VEBOX_RING (1<<VECS)
845f74a7 1905#define BSD2_RING (1<<VCS2)
63c42e56 1906#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 1907#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
1908#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
1909#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
1910#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
1911#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
1912 to_i915(dev)->ellc_size)
cae5852d
ZN
1913#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1914
254f965c 1915#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
3f1d896c
VS
1916#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6 && \
1917 (!IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
1918#define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 \
1919 && !IS_GEN8(dev))
c5dc5cec 1920#define USES_PPGTT(dev) intel_enable_ppgtt(dev, false)
7e0d96bc 1921#define USES_FULL_PPGTT(dev) intel_enable_ppgtt(dev, true)
1d2a314c 1922
05394f39 1923#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1924#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1925
b45305fc
DV
1926/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1927#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
1928/*
1929 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
1930 * even when in MSI mode. This results in spurious interrupt warnings if the
1931 * legacy irq no. is shared with another device. The kernel then disables that
1932 * interrupt source and so prevents the other device from working properly.
1933 */
1934#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
1935#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 1936
cae5852d
ZN
1937/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1938 * rows, which changed the alignment requirements and fence programming.
1939 */
1940#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1941 IS_I915GM(dev)))
1942#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1943#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1944#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
1945#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1946#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
1947
1948#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1949#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 1950#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1951
2a114cc1 1952#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 1953
dd93be58 1954#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 1955#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
ed8546ac 1956#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
6157d3c8 1957#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
fd7f8cce 1958 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
affa9354 1959
17a303ec
PZ
1960#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1961#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1962#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1963#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1964#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1965#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1966
2c1792a1 1967#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
eb877ebf 1968#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1969#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1970#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 1971#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 1972#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 1973
040d2baa
BW
1974/* DPF == dynamic parity feature */
1975#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1976#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 1977
c8735b0c
BW
1978#define GT_FREQUENCY_MULTIPLIER 50
1979
05394f39
CW
1980#include "i915_trace.h"
1981
baa70943 1982extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
1983extern int i915_max_ioctl;
1984
6a9ee8af
DA
1985extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1986extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1987extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1988extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1989
d330a953
JN
1990/* i915_params.c */
1991struct i915_params {
1992 int modeset;
1993 int panel_ignore_lid;
1994 unsigned int powersave;
1995 int semaphores;
1996 unsigned int lvds_downclock;
1997 int lvds_channel_mode;
1998 int panel_use_ssc;
1999 int vbt_sdvo_panel_type;
2000 int enable_rc6;
2001 int enable_fbc;
d330a953
JN
2002 int enable_ppgtt;
2003 int enable_psr;
2004 unsigned int preliminary_hw_support;
2005 int disable_power_well;
2006 int enable_ips;
e5aa6541 2007 int invert_brightness;
351e3db2 2008 int enable_cmd_parser;
e5aa6541
DL
2009 /* leave bools at the end to not create holes */
2010 bool enable_hangcheck;
2011 bool fastboot;
d330a953
JN
2012 bool prefault_disable;
2013 bool reset;
a0bae57f 2014 bool disable_display;
7a10dfa6 2015 bool disable_vtd_wa;
d330a953
JN
2016};
2017extern struct i915_params i915 __read_mostly;
2018
1da177e4 2019 /* i915_dma.c */
d05c617e 2020void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 2021extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 2022extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2023extern int i915_driver_unload(struct drm_device *);
673a394b 2024extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 2025extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
2026extern void i915_driver_preclose(struct drm_device *dev,
2027 struct drm_file *file_priv);
673a394b
EA
2028extern void i915_driver_postclose(struct drm_device *dev,
2029 struct drm_file *file_priv);
84b1fd10 2030extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 2031#ifdef CONFIG_COMPAT
0d6aa60b
DA
2032extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2033 unsigned long arg);
c43b5634 2034#endif
673a394b 2035extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
2036 struct drm_clip_rect *box,
2037 int DR1, int DR4);
8e96d9c4 2038extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 2039extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2040extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2041extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2042extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2043extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2044int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2045
073f34d9 2046extern void intel_console_resume(struct work_struct *work);
af6061af 2047
1da177e4 2048/* i915_irq.c */
10cd45b6 2049void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2050__printf(3, 4)
2051void i915_handle_error(struct drm_device *dev, bool wedged,
2052 const char *fmt, ...);
1da177e4 2053
76c3552f
D
2054void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2055 int new_delay);
f71d4af4 2056extern void intel_irq_init(struct drm_device *dev);
20afbda2 2057extern void intel_hpd_init(struct drm_device *dev);
907b28c5
CW
2058
2059extern void intel_uncore_sanitize(struct drm_device *dev);
2060extern void intel_uncore_early_sanitize(struct drm_device *dev);
2061extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2062extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2063extern void intel_uncore_fini(struct drm_device *dev);
b1f14ad0 2064
7c463586 2065void
50227e1c 2066i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2067 u32 status_mask);
7c463586
KP
2068
2069void
50227e1c 2070i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2071 u32 status_mask);
7c463586 2072
f8b79e58
ID
2073void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2074void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2075
673a394b
EA
2076/* i915_gem.c */
2077int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2078 struct drm_file *file_priv);
2079int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2080 struct drm_file *file_priv);
2081int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2082 struct drm_file *file_priv);
2083int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2084 struct drm_file *file_priv);
2085int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2086 struct drm_file *file_priv);
de151cf6
JB
2087int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2088 struct drm_file *file_priv);
673a394b
EA
2089int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2090 struct drm_file *file_priv);
2091int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2092 struct drm_file *file_priv);
2093int i915_gem_execbuffer(struct drm_device *dev, void *data,
2094 struct drm_file *file_priv);
76446cac
JB
2095int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2096 struct drm_file *file_priv);
673a394b
EA
2097int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2098 struct drm_file *file_priv);
2099int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2100 struct drm_file *file_priv);
2101int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2102 struct drm_file *file_priv);
199adf40
BW
2103int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2104 struct drm_file *file);
2105int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2106 struct drm_file *file);
673a394b
EA
2107int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2108 struct drm_file *file_priv);
3ef94daa
CW
2109int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2110 struct drm_file *file_priv);
673a394b
EA
2111int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2112 struct drm_file *file_priv);
2113int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2114 struct drm_file *file_priv);
2115int i915_gem_set_tiling(struct drm_device *dev, void *data,
2116 struct drm_file *file_priv);
2117int i915_gem_get_tiling(struct drm_device *dev, void *data,
2118 struct drm_file *file_priv);
5a125c3c
EA
2119int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2120 struct drm_file *file_priv);
23ba4fd0
BW
2121int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2122 struct drm_file *file_priv);
673a394b 2123void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
2124void *i915_gem_object_alloc(struct drm_device *dev);
2125void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2126void i915_gem_object_init(struct drm_i915_gem_object *obj,
2127 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2128struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2129 size_t size);
7e0d96bc
BW
2130void i915_init_vm(struct drm_i915_private *dev_priv,
2131 struct i915_address_space *vm);
673a394b 2132void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2133void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2134
1ec9e26d
DV
2135#define PIN_MAPPABLE 0x1
2136#define PIN_NONBLOCK 0x2
bf3d149b 2137#define PIN_GLOBAL 0x4
2021746e 2138int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 2139 struct i915_address_space *vm,
2021746e 2140 uint32_t alignment,
1ec9e26d 2141 unsigned flags);
07fe0b12 2142int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2143int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2144void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2145void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 2146void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 2147
4c914c0c
BV
2148int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2149 int *needs_clflush);
2150
37e680a1 2151int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
2152static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2153{
67d5a50c
ID
2154 struct sg_page_iter sg_iter;
2155
2156 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 2157 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
2158
2159 return NULL;
9da3da66 2160}
a5570178
CW
2161static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2162{
2163 BUG_ON(obj->pages == NULL);
2164 obj->pages_pin_count++;
2165}
2166static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2167{
2168 BUG_ON(obj->pages_pin_count == 0);
2169 obj->pages_pin_count--;
2170}
2171
54cf91dc 2172int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b
BW
2173int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2174 struct intel_ring_buffer *to);
e2d05a8b
BW
2175void i915_vma_move_to_active(struct i915_vma *vma,
2176 struct intel_ring_buffer *ring);
ff72145b
DA
2177int i915_gem_dumb_create(struct drm_file *file_priv,
2178 struct drm_device *dev,
2179 struct drm_mode_create_dumb *args);
2180int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2181 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2182/**
2183 * Returns true if seq1 is later than seq2.
2184 */
2185static inline bool
2186i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2187{
2188 return (int32_t)(seq1 - seq2) >= 0;
2189}
2190
fca26bb4
MK
2191int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2192int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2193int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2194int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2195
d8ffa60b
DV
2196bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2197void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
1690e1eb 2198
8d9fc7fd
CW
2199struct drm_i915_gem_request *
2200i915_gem_find_active_request(struct intel_ring_buffer *ring);
2201
b29c19b6 2202bool i915_gem_retire_requests(struct drm_device *dev);
1cf0ba14 2203void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
33196ded 2204int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2205 bool interruptible);
1f83fee0
DV
2206static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2207{
2208 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2209 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2210}
2211
2212static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2213{
2ac0f450
MK
2214 return atomic_read(&error->reset_counter) & I915_WEDGED;
2215}
2216
2217static inline u32 i915_reset_count(struct i915_gpu_error *error)
2218{
2219 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2220}
a71d8d94 2221
88b4aa87
MK
2222static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2223{
2224 return dev_priv->gpu_error.stop_rings == 0 ||
2225 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2226}
2227
2228static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2229{
2230 return dev_priv->gpu_error.stop_rings == 0 ||
2231 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2232}
2233
069efc1d 2234void i915_gem_reset(struct drm_device *dev);
000433b6 2235bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2236int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2237int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 2238int __must_check i915_gem_init_hw(struct drm_device *dev);
c3787e2e 2239int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
f691e2f4 2240void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2241void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2242int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2243int __must_check i915_gem_suspend(struct drm_device *dev);
0025c077
MK
2244int __i915_add_request(struct intel_ring_buffer *ring,
2245 struct drm_file *file,
7d736f4f 2246 struct drm_i915_gem_object *batch_obj,
0025c077
MK
2247 u32 *seqno);
2248#define i915_add_request(ring, seqno) \
854c94a7 2249 __i915_add_request(ring, NULL, NULL, seqno)
199b2bc2
BW
2250int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
2251 uint32_t seqno);
de151cf6 2252int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2253int __must_check
2254i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2255 bool write);
2256int __must_check
dabdfe02
CW
2257i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2258int __must_check
2da3b9b9
CW
2259i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2260 u32 alignment,
2021746e 2261 struct intel_ring_buffer *pipelined);
cc98b413 2262void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
71acb5eb 2263int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 2264 struct drm_i915_gem_object *obj,
6eeefaf3
CW
2265 int id,
2266 int align);
71acb5eb 2267void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 2268 struct drm_i915_gem_object *obj);
71acb5eb 2269void i915_gem_free_all_phys_object(struct drm_device *dev);
b29c19b6 2270int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2271void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2272
0fa87796
ID
2273uint32_t
2274i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2275uint32_t
d865110c
ID
2276i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2277 int tiling_mode, bool fenced);
467cffba 2278
e4ffd173
CW
2279int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2280 enum i915_cache_level cache_level);
2281
1286ff73
DV
2282struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2283 struct dma_buf *dma_buf);
2284
2285struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2286 struct drm_gem_object *gem_obj, int flags);
2287
19b2dbde
CW
2288void i915_gem_restore_fences(struct drm_device *dev);
2289
a70a3148
BW
2290unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2291 struct i915_address_space *vm);
2292bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2293bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2294 struct i915_address_space *vm);
2295unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2296 struct i915_address_space *vm);
2297struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2298 struct i915_address_space *vm);
accfef2e
BW
2299struct i915_vma *
2300i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2301 struct i915_address_space *vm);
5c2abbea
BW
2302
2303struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
d7f46fc4
BW
2304static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2305 struct i915_vma *vma;
2306 list_for_each_entry(vma, &obj->vma_list, vma_link)
2307 if (vma->pin_count > 0)
2308 return true;
2309 return false;
2310}
5c2abbea 2311
a70a3148
BW
2312/* Some GGTT VM helpers */
2313#define obj_to_ggtt(obj) \
2314 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2315static inline bool i915_is_ggtt(struct i915_address_space *vm)
2316{
2317 struct i915_address_space *ggtt =
2318 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2319 return vm == ggtt;
2320}
2321
2322static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2323{
2324 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2325}
2326
2327static inline unsigned long
2328i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2329{
2330 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2331}
2332
2333static inline unsigned long
2334i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2335{
2336 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2337}
c37e2204
BW
2338
2339static inline int __must_check
2340i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2341 uint32_t alignment,
1ec9e26d 2342 unsigned flags)
c37e2204 2343{
bf3d149b 2344 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment, flags | PIN_GLOBAL);
c37e2204 2345}
a70a3148 2346
b287110e
DV
2347static inline int
2348i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2349{
2350 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2351}
2352
2353void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2354
254f965c 2355/* i915_gem_context.c */
0eea67eb 2356#define ctx_to_ppgtt(ctx) container_of((ctx)->vm, struct i915_hw_ppgtt, base)
8245be31 2357int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2358void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 2359void i915_gem_context_reset(struct drm_device *dev);
e422b888 2360int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 2361int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 2362void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841 2363int i915_switch_context(struct intel_ring_buffer *ring,
691e6415 2364 struct i915_hw_context *to);
41bde553
BW
2365struct i915_hw_context *
2366i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b
MK
2367void i915_gem_context_free(struct kref *ctx_ref);
2368static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2369{
691e6415 2370 kref_get(&ctx->ref);
dce3271b
MK
2371}
2372
2373static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2374{
691e6415 2375 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
2376}
2377
3fac8978
MK
2378static inline bool i915_gem_context_is_default(const struct i915_hw_context *c)
2379{
2380 return c->id == DEFAULT_CONTEXT_ID;
2381}
2382
84624813
BW
2383int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2384 struct drm_file *file);
2385int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2386 struct drm_file *file);
1286ff73 2387
679845ed
BW
2388/* i915_gem_evict.c */
2389int __must_check i915_gem_evict_something(struct drm_device *dev,
2390 struct i915_address_space *vm,
2391 int min_size,
2392 unsigned alignment,
2393 unsigned cache_level,
1ec9e26d 2394 unsigned flags);
679845ed
BW
2395int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2396int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 2397
0260c420 2398/* belongs in i915_gem_gtt.h */
d09105c6 2399static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2400{
2401 if (INTEL_INFO(dev)->gen < 6)
2402 intel_gtt_chipset_flush();
2403}
246cbfb5 2404
9797fbfb
CW
2405/* i915_gem_stolen.c */
2406int i915_gem_init_stolen(struct drm_device *dev);
11be49eb
CW
2407int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2408void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2409void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2410struct drm_i915_gem_object *
2411i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2412struct drm_i915_gem_object *
2413i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2414 u32 stolen_offset,
2415 u32 gtt_offset,
2416 u32 size);
0104fdbb 2417void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
9797fbfb 2418
673a394b 2419/* i915_gem_tiling.c */
2c1792a1 2420static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 2421{
50227e1c 2422 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
2423
2424 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2425 obj->tiling_mode != I915_TILING_NONE;
2426}
2427
673a394b 2428void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2429void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2430void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2431
2432/* i915_gem_debug.c */
23bc5982
CW
2433#if WATCH_LISTS
2434int i915_verify_lists(struct drm_device *dev);
673a394b 2435#else
23bc5982 2436#define i915_verify_lists(dev) 0
673a394b 2437#endif
1da177e4 2438
2017263e 2439/* i915_debugfs.c */
27c202ad
BG
2440int i915_debugfs_init(struct drm_minor *minor);
2441void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 2442#ifdef CONFIG_DEBUG_FS
07144428
DL
2443void intel_display_crc_init(struct drm_device *dev);
2444#else
f8c168fa 2445static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 2446#endif
84734a04
MK
2447
2448/* i915_gpu_error.c */
edc3d884
MK
2449__printf(2, 3)
2450void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2451int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2452 const struct i915_error_state_file_priv *error);
4dc955f7
MK
2453int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2454 size_t count, loff_t pos);
2455static inline void i915_error_state_buf_release(
2456 struct drm_i915_error_state_buf *eb)
2457{
2458 kfree(eb->buf);
2459}
58174462
MK
2460void i915_capture_error_state(struct drm_device *dev, bool wedge,
2461 const char *error_msg);
84734a04
MK
2462void i915_error_state_get(struct drm_device *dev,
2463 struct i915_error_state_file_priv *error_priv);
2464void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2465void i915_destroy_error_state(struct drm_device *dev);
2466
2467void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2468const char *i915_cache_level_str(int type);
2017263e 2469
351e3db2 2470/* i915_cmd_parser.c */
d728c8ef 2471int i915_cmd_parser_get_version(void);
44e895a8
BV
2472int i915_cmd_parser_init_ring(struct intel_ring_buffer *ring);
2473void i915_cmd_parser_fini_ring(struct intel_ring_buffer *ring);
351e3db2
BV
2474bool i915_needs_cmd_parser(struct intel_ring_buffer *ring);
2475int i915_parse_cmds(struct intel_ring_buffer *ring,
2476 struct drm_i915_gem_object *batch_obj,
2477 u32 batch_start_offset,
2478 bool is_master);
2479
317c35d1
JB
2480/* i915_suspend.c */
2481extern int i915_save_state(struct drm_device *dev);
2482extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2483
d8157a36
DV
2484/* i915_ums.c */
2485void i915_save_display_reg(struct drm_device *dev);
2486void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2487
0136db58
BW
2488/* i915_sysfs.c */
2489void i915_setup_sysfs(struct drm_device *dev_priv);
2490void i915_teardown_sysfs(struct drm_device *dev_priv);
2491
f899fc64
CW
2492/* intel_i2c.c */
2493extern int intel_setup_gmbus(struct drm_device *dev);
2494extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2495static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2496{
2ed06c93 2497 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2498}
2499
2500extern struct i2c_adapter *intel_gmbus_get_adapter(
2501 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2502extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2503extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2504static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2505{
2506 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2507}
f899fc64
CW
2508extern void intel_i2c_reset(struct drm_device *dev);
2509
3b617967 2510/* intel_opregion.c */
9c4b0a68 2511struct intel_encoder;
44834a67 2512#ifdef CONFIG_ACPI
27d50c82 2513extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
2514extern void intel_opregion_init(struct drm_device *dev);
2515extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2516extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
2517extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2518 bool enable);
ecbc5cf3
JN
2519extern int intel_opregion_notify_adapter(struct drm_device *dev,
2520 pci_power_t state);
65e082c9 2521#else
27d50c82 2522static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
2523static inline void intel_opregion_init(struct drm_device *dev) { return; }
2524static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2525static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
2526static inline int
2527intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2528{
2529 return 0;
2530}
ecbc5cf3
JN
2531static inline int
2532intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2533{
2534 return 0;
2535}
65e082c9 2536#endif
8ee1c3db 2537
723bfd70
JB
2538/* intel_acpi.c */
2539#ifdef CONFIG_ACPI
2540extern void intel_register_dsm_handler(void);
2541extern void intel_unregister_dsm_handler(void);
2542#else
2543static inline void intel_register_dsm_handler(void) { return; }
2544static inline void intel_unregister_dsm_handler(void) { return; }
2545#endif /* CONFIG_ACPI */
2546
79e53945 2547/* modesetting */
f817586c 2548extern void intel_modeset_init_hw(struct drm_device *dev);
7d708ee4 2549extern void intel_modeset_suspend_hw(struct drm_device *dev);
79e53945 2550extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2551extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2552extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 2553extern void intel_connector_unregister(struct intel_connector *);
28d52043 2554extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2555extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2556 bool force_restore);
44cec740 2557extern void i915_redisable_vga(struct drm_device *dev);
04098753 2558extern void i915_redisable_vga_power_on(struct drm_device *dev);
ee5382ae 2559extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 2560extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2561extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2562extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2563extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84
JB
2564extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2565extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2566extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
0206e353
AJ
2567extern void intel_detect_pch(struct drm_device *dev);
2568extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2569extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2570
2911a35b 2571extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2572int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2573 struct drm_file *file);
b6359918
MK
2574int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2575 struct drm_file *file);
575155a9 2576
6ef3d427
CW
2577/* overlay */
2578extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2579extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2580 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2581
2582extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2583extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2584 struct drm_device *dev,
2585 struct intel_display_error_state *error);
6ef3d427 2586
b7287d80
BW
2587/* On SNB platform, before reading ring registers forcewake bit
2588 * must be set to prevent GT core from power down and stale values being
2589 * returned.
2590 */
c8d9a590
D
2591void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2592void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
e998c40f 2593void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
b7287d80 2594
42c0526c
BW
2595int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2596int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2597
2598/* intel_sideband.c */
64936258
JN
2599u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2600void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2601u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
2602u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2603void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2604u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2605void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2606u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2607void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
2608u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2609void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
2610u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2611void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
2612u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2613void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
2614u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2615 enum intel_sbi_destination destination);
2616void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2617 enum intel_sbi_destination destination);
e9fe51c6
SK
2618u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2619void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 2620
2ec3815f
VS
2621int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2622int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
42c0526c 2623
c8d9a590
D
2624#define FORCEWAKE_RENDER (1 << 0)
2625#define FORCEWAKE_MEDIA (1 << 1)
2626#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2627
2628
0b274481
BW
2629#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2630#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2631
2632#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2633#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2634#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2635#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2636
2637#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2638#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2639#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2640#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2641
698b3135
CW
2642/* Be very careful with read/write 64-bit values. On 32-bit machines, they
2643 * will be implemented using 2 32-bit writes in an arbitrary order with
2644 * an arbitrary delay between them. This can cause the hardware to
2645 * act upon the intermediate value, possibly leading to corruption and
2646 * machine death. You have been warned.
2647 */
0b274481
BW
2648#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2649#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 2650
50877445
CW
2651#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
2652 u32 upper = I915_READ(upper_reg); \
2653 u32 lower = I915_READ(lower_reg); \
2654 u32 tmp = I915_READ(upper_reg); \
2655 if (upper != tmp) { \
2656 upper = tmp; \
2657 lower = I915_READ(lower_reg); \
2658 WARN_ON(I915_READ(upper_reg) != upper); \
2659 } \
2660 (u64)upper << 32 | lower; })
2661
cae5852d
ZN
2662#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2663#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2664
55bc60db
VS
2665/* "Broadcast RGB" property */
2666#define INTEL_BROADCAST_RGB_AUTO 0
2667#define INTEL_BROADCAST_RGB_FULL 1
2668#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2669
766aa1c4
VS
2670static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2671{
2672 if (HAS_PCH_SPLIT(dev))
2673 return CPU_VGACNTRL;
2674 else if (IS_VALLEYVIEW(dev))
2675 return VLV_VGACNTRL;
2676 else
2677 return VGACNTRL;
2678}
2679
2bb4629a
VS
2680static inline void __user *to_user_ptr(u64 address)
2681{
2682 return (void __user *)(uintptr_t)address;
2683}
2684
df97729f
ID
2685static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2686{
2687 unsigned long j = msecs_to_jiffies(m);
2688
2689 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2690}
2691
2692static inline unsigned long
2693timespec_to_jiffies_timeout(const struct timespec *value)
2694{
2695 unsigned long j = timespec_to_jiffies(value);
2696
2697 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2698}
2699
dce56b3c
PZ
2700/*
2701 * If you need to wait X milliseconds between events A and B, but event B
2702 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2703 * when event A happened, then just before event B you call this function and
2704 * pass the timestamp as the first argument, and X as the second argument.
2705 */
2706static inline void
2707wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2708{
ec5e0cfb 2709 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
2710
2711 /*
2712 * Don't re-read the value of "jiffies" every time since it may change
2713 * behind our back and break the math.
2714 */
2715 tmp_jiffies = jiffies;
2716 target_jiffies = timestamp_jiffies +
2717 msecs_to_jiffies_timeout(to_wait_ms);
2718
2719 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
2720 remaining_jiffies = target_jiffies - tmp_jiffies;
2721 while (remaining_jiffies)
2722 remaining_jiffies =
2723 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
2724 }
2725}
2726
1da177e4 2727#endif