]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: fix up the relocate_entry refactoring
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0839ccb8 38#include <linux/io-mapping.h>
f899fc64 39#include <linux/i2c.h>
c167a6fc 40#include <linux/i2c-algo-bit.h>
0ade6386 41#include <drm/intel-gtt.h>
aaa6fd2a 42#include <linux/backlight.h>
2911a35b 43#include <linux/intel-iommu.h>
742cbee8 44#include <linux/kref.h>
9ee32fea 45#include <linux/pm_qos.h>
585fb111 46
1da177e4
LT
47/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
673a394b 54#define DRIVER_DATE "20080730"
1da177e4 55
317c35d1
JB
56enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
9db4a9c7
JB
59 PIPE_C,
60 I915_MAX_PIPES
317c35d1 61};
9db4a9c7 62#define pipe_name(p) ((p) + 'A')
317c35d1 63
a5c961d1
PZ
64enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69};
70#define transcoder_name(t) ((t) + 'A')
71
80824003
JB
72enum plane {
73 PLANE_A = 0,
74 PLANE_B,
9db4a9c7 75 PLANE_C,
80824003 76};
9db4a9c7 77#define plane_name(p) ((p) + 'A')
52440211 78
06da8da2
VS
79#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
80
2b139522
ED
81enum port {
82 PORT_A = 0,
83 PORT_B,
84 PORT_C,
85 PORT_D,
86 PORT_E,
87 I915_MAX_PORTS
88};
89#define port_name(p) ((p) + 'A')
90
b97186f0
PZ
91enum intel_display_power_domain {
92 POWER_DOMAIN_PIPE_A,
93 POWER_DOMAIN_PIPE_B,
94 POWER_DOMAIN_PIPE_C,
95 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
96 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
97 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
98 POWER_DOMAIN_TRANSCODER_A,
99 POWER_DOMAIN_TRANSCODER_B,
100 POWER_DOMAIN_TRANSCODER_C,
101 POWER_DOMAIN_TRANSCODER_EDP = POWER_DOMAIN_TRANSCODER_A + 0xF,
102};
103
104#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
105#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
106 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
107#define POWER_DOMAIN_TRANSCODER(tran) ((tran) + POWER_DOMAIN_TRANSCODER_A)
108
1d843f9d
EE
109enum hpd_pin {
110 HPD_NONE = 0,
111 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
112 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
113 HPD_CRT,
114 HPD_SDVO_B,
115 HPD_SDVO_C,
116 HPD_PORT_B,
117 HPD_PORT_C,
118 HPD_PORT_D,
119 HPD_NUM_PINS
120};
121
2a2d5482
CW
122#define I915_GEM_GPU_DOMAINS \
123 (I915_GEM_DOMAIN_RENDER | \
124 I915_GEM_DOMAIN_SAMPLER | \
125 I915_GEM_DOMAIN_COMMAND | \
126 I915_GEM_DOMAIN_INSTRUCTION | \
127 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 128
7eb552ae 129#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
9db4a9c7 130
6c2b7c12
DV
131#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
132 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
133 if ((intel_encoder)->base.crtc == (__crtc))
134
e7b903d2
DV
135struct drm_i915_private;
136
46edb027
DV
137enum intel_dpll_id {
138 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
139 /* real shared dpll ids must be >= 0 */
140 DPLL_ID_PCH_PLL_A,
141 DPLL_ID_PCH_PLL_B,
142};
143#define I915_NUM_PLLS 2
144
5358901f 145struct intel_dpll_hw_state {
66e985c0 146 uint32_t dpll;
8bcc2795 147 uint32_t dpll_md;
66e985c0
DV
148 uint32_t fp0;
149 uint32_t fp1;
5358901f
DV
150};
151
e72f9fbf 152struct intel_shared_dpll {
ee7b9f93
JB
153 int refcount; /* count of number of CRTCs sharing this PLL */
154 int active; /* count of number of active CRTCs (i.e. DPMS on) */
155 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
156 const char *name;
157 /* should match the index in the dev_priv->shared_dplls array */
158 enum intel_dpll_id id;
5358901f 159 struct intel_dpll_hw_state hw_state;
15bdd4cf
DV
160 void (*mode_set)(struct drm_i915_private *dev_priv,
161 struct intel_shared_dpll *pll);
e7b903d2
DV
162 void (*enable)(struct drm_i915_private *dev_priv,
163 struct intel_shared_dpll *pll);
164 void (*disable)(struct drm_i915_private *dev_priv,
165 struct intel_shared_dpll *pll);
5358901f
DV
166 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
167 struct intel_shared_dpll *pll,
168 struct intel_dpll_hw_state *hw_state);
ee7b9f93 169};
ee7b9f93 170
e69d0bc1
DV
171/* Used by dp and fdi links */
172struct intel_link_m_n {
173 uint32_t tu;
174 uint32_t gmch_m;
175 uint32_t gmch_n;
176 uint32_t link_m;
177 uint32_t link_n;
178};
179
180void intel_link_compute_m_n(int bpp, int nlanes,
181 int pixel_clock, int link_clock,
182 struct intel_link_m_n *m_n);
183
6441ab5f
PZ
184struct intel_ddi_plls {
185 int spll_refcount;
186 int wrpll1_refcount;
187 int wrpll2_refcount;
188};
189
1da177e4
LT
190/* Interface history:
191 *
192 * 1.1: Original.
0d6aa60b
DA
193 * 1.2: Add Power Management
194 * 1.3: Add vblank support
de227f5f 195 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 196 * 1.5: Add vblank pipe configuration
2228ed67
MD
197 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
198 * - Support vertical blank on secondary display pipe
1da177e4
LT
199 */
200#define DRIVER_MAJOR 1
2228ed67 201#define DRIVER_MINOR 6
1da177e4
LT
202#define DRIVER_PATCHLEVEL 0
203
23bc5982 204#define WATCH_LISTS 0
42d6ab48 205#define WATCH_GTT 0
673a394b 206
71acb5eb
DA
207#define I915_GEM_PHYS_CURSOR_0 1
208#define I915_GEM_PHYS_CURSOR_1 2
209#define I915_GEM_PHYS_OVERLAY_REGS 3
210#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
211
212struct drm_i915_gem_phys_object {
213 int id;
214 struct page **page_list;
215 drm_dma_handle_t *handle;
05394f39 216 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
217};
218
0a3e67a4
JB
219struct opregion_header;
220struct opregion_acpi;
221struct opregion_swsci;
222struct opregion_asle;
223
8ee1c3db 224struct intel_opregion {
5bc4418b
BW
225 struct opregion_header __iomem *header;
226 struct opregion_acpi __iomem *acpi;
227 struct opregion_swsci __iomem *swsci;
228 struct opregion_asle __iomem *asle;
229 void __iomem *vbt;
01fe9dbd 230 u32 __iomem *lid_state;
8ee1c3db 231};
44834a67 232#define OPREGION_SIZE (8*1024)
8ee1c3db 233
6ef3d427
CW
234struct intel_overlay;
235struct intel_overlay_error_state;
236
7c1c2871
DA
237struct drm_i915_master_private {
238 drm_local_map_t *sarea;
239 struct _drm_i915_sarea *sarea_priv;
240};
de151cf6 241#define I915_FENCE_REG_NONE -1
42b5aeab
VS
242#define I915_MAX_NUM_FENCES 32
243/* 32 fences + sign bit for FENCE_REG_NONE */
244#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
245
246struct drm_i915_fence_reg {
007cc8ac 247 struct list_head lru_list;
caea7476 248 struct drm_i915_gem_object *obj;
1690e1eb 249 int pin_count;
de151cf6 250};
7c1c2871 251
9b9d172d 252struct sdvo_device_mapping {
e957d772 253 u8 initialized;
9b9d172d 254 u8 dvo_port;
255 u8 slave_addr;
256 u8 dvo_wiring;
e957d772 257 u8 i2c_pin;
b1083333 258 u8 ddc_pin;
9b9d172d 259};
260
c4a1d9e4
CW
261struct intel_display_error_state;
262
63eeaf38 263struct drm_i915_error_state {
742cbee8 264 struct kref ref;
63eeaf38
JB
265 u32 eir;
266 u32 pgtbl_er;
be998e2e 267 u32 ier;
b9a3906b 268 u32 ccid;
0f3b6849
CW
269 u32 derrmr;
270 u32 forcewake;
9574b3fe 271 bool waiting[I915_NUM_RINGS];
9db4a9c7 272 u32 pipestat[I915_MAX_PIPES];
c1cd90ed
DV
273 u32 tail[I915_NUM_RINGS];
274 u32 head[I915_NUM_RINGS];
0f3b6849 275 u32 ctl[I915_NUM_RINGS];
d27b1e0e
DV
276 u32 ipeir[I915_NUM_RINGS];
277 u32 ipehr[I915_NUM_RINGS];
278 u32 instdone[I915_NUM_RINGS];
279 u32 acthd[I915_NUM_RINGS];
7e3b8737 280 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
df2b23d9 281 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
12f55818 282 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
7e3b8737
DV
283 /* our own tracking of ring head and tail */
284 u32 cpu_ring_head[I915_NUM_RINGS];
285 u32 cpu_ring_tail[I915_NUM_RINGS];
1d8f38f4 286 u32 error; /* gen6+ */
71e172e8 287 u32 err_int; /* gen7 */
c1cd90ed
DV
288 u32 instpm[I915_NUM_RINGS];
289 u32 instps[I915_NUM_RINGS];
050ee91f 290 u32 extra_instdone[I915_NUM_INSTDONE_REG];
d27b1e0e 291 u32 seqno[I915_NUM_RINGS];
9df30794 292 u64 bbaddr;
33f3f518
DV
293 u32 fault_reg[I915_NUM_RINGS];
294 u32 done_reg;
c1cd90ed 295 u32 faddr[I915_NUM_RINGS];
4b9de737 296 u64 fence[I915_MAX_NUM_FENCES];
63eeaf38 297 struct timeval time;
52d39a21
CW
298 struct drm_i915_error_ring {
299 struct drm_i915_error_object {
300 int page_count;
301 u32 gtt_offset;
302 u32 *pages[0];
8c123e54 303 } *ringbuffer, *batchbuffer, *ctx;
52d39a21
CW
304 struct drm_i915_error_request {
305 long jiffies;
306 u32 seqno;
ee4f42b1 307 u32 tail;
52d39a21
CW
308 } *requests;
309 int num_requests;
310 } ring[I915_NUM_RINGS];
9df30794 311 struct drm_i915_error_buffer {
a779e5ab 312 u32 size;
9df30794 313 u32 name;
0201f1ec 314 u32 rseqno, wseqno;
9df30794
CW
315 u32 gtt_offset;
316 u32 read_domains;
317 u32 write_domain;
4b9de737 318 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
319 s32 pinned:2;
320 u32 tiling:2;
321 u32 dirty:1;
322 u32 purgeable:1;
5d1333fc 323 s32 ring:4;
93dfb40c 324 u32 cache_level:2;
95f5301d
BW
325 } **active_bo, **pinned_bo;
326 u32 *active_bo_count, *pinned_bo_count;
6ef3d427 327 struct intel_overlay_error_state *overlay;
c4a1d9e4 328 struct intel_display_error_state *display;
63eeaf38
JB
329};
330
b8cecdf5 331struct intel_crtc_config;
0e8ffe1b 332struct intel_crtc;
ee9300bb
DV
333struct intel_limit;
334struct dpll;
b8cecdf5 335
e70236a8 336struct drm_i915_display_funcs {
ee5382ae 337 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
338 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
339 void (*disable_fbc)(struct drm_device *dev);
340 int (*get_display_clock_speed)(struct drm_device *dev);
341 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
342 /**
343 * find_dpll() - Find the best values for the PLL
344 * @limit: limits for the PLL
345 * @crtc: current CRTC
346 * @target: target frequency in kHz
347 * @refclk: reference clock frequency in kHz
348 * @match_clock: if provided, @best_clock P divider must
349 * match the P divider from @match_clock
350 * used for LVDS downclocking
351 * @best_clock: best PLL values found
352 *
353 * Returns true on success, false on failure.
354 */
355 bool (*find_dpll)(const struct intel_limit *limit,
356 struct drm_crtc *crtc,
357 int target, int refclk,
358 struct dpll *match_clock,
359 struct dpll *best_clock);
d210246a 360 void (*update_wm)(struct drm_device *dev);
adf3d35e
VS
361 void (*update_sprite_wm)(struct drm_plane *plane,
362 struct drm_crtc *crtc,
4c4ff43a 363 uint32_t sprite_width, int pixel_size,
bdd57d03 364 bool enable, bool scaled);
47fab737 365 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
366 /* Returns the active state of the crtc, and if the crtc is active,
367 * fills out the pipe-config with the hw state. */
368 bool (*get_pipe_config)(struct intel_crtc *,
369 struct intel_crtc_config *);
f1f644dc 370 void (*get_clock)(struct intel_crtc *, struct intel_crtc_config *);
f564048e 371 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
372 int x, int y,
373 struct drm_framebuffer *old_fb);
76e5a89c
DV
374 void (*crtc_enable)(struct drm_crtc *crtc);
375 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 376 void (*off)(struct drm_crtc *crtc);
e0dac65e
WF
377 void (*write_eld)(struct drm_connector *connector,
378 struct drm_crtc *crtc);
674cf967 379 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 380 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
381 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
382 struct drm_framebuffer *fb,
ed8d1975
KP
383 struct drm_i915_gem_object *obj,
384 uint32_t flags);
17638cd6
JB
385 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
386 int x, int y);
20afbda2 387 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
388 /* clock updates for mode set */
389 /* cursor updates */
390 /* render clock increase/decrease */
391 /* display clock increase/decrease */
392 /* pll clock increase/decrease */
e70236a8
JB
393};
394
907b28c5 395struct intel_uncore_funcs {
990bbdad
CW
396 void (*force_wake_get)(struct drm_i915_private *dev_priv);
397 void (*force_wake_put)(struct drm_i915_private *dev_priv);
398};
399
907b28c5
CW
400struct intel_uncore {
401 spinlock_t lock; /** lock is also taken in irq contexts. */
402
403 struct intel_uncore_funcs funcs;
404
405 unsigned fifo_count;
406 unsigned forcewake_count;
407};
408
79fc46df
DL
409#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
410 func(is_mobile) sep \
411 func(is_i85x) sep \
412 func(is_i915g) sep \
413 func(is_i945gm) sep \
414 func(is_g33) sep \
415 func(need_gfx_hws) sep \
416 func(is_g4x) sep \
417 func(is_pineview) sep \
418 func(is_broadwater) sep \
419 func(is_crestline) sep \
420 func(is_ivybridge) sep \
421 func(is_valleyview) sep \
422 func(is_haswell) sep \
423 func(has_force_wake) sep \
424 func(has_fbc) sep \
425 func(has_pipe_cxsr) sep \
426 func(has_hotplug) sep \
427 func(cursor_needs_physical) sep \
428 func(has_overlay) sep \
429 func(overlay_needs_physical) sep \
430 func(supports_tv) sep \
431 func(has_bsd_ring) sep \
432 func(has_blt_ring) sep \
f72a1183 433 func(has_vebox_ring) sep \
dd93be58 434 func(has_llc) sep \
30568c45
DL
435 func(has_ddi) sep \
436 func(has_fpga_dbg)
c96ea64e 437
a587f779
DL
438#define DEFINE_FLAG(name) u8 name:1
439#define SEP_SEMICOLON ;
c96ea64e 440
cfdf1fa2 441struct intel_device_info {
10fce67a 442 u32 display_mmio_offset;
7eb552ae 443 u8 num_pipes:3;
c96c3a8c 444 u8 gen;
a587f779 445 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
cfdf1fa2
KH
446};
447
a587f779
DL
448#undef DEFINE_FLAG
449#undef SEP_SEMICOLON
450
7faf1ab2
DV
451enum i915_cache_level {
452 I915_CACHE_NONE = 0,
350ec881
CW
453 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
454 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
455 caches, eg sampler/render caches, and the
456 large Last-Level-Cache. LLC is coherent with
457 the CPU, but L3 is only visible to the GPU. */
651d794f 458 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
459};
460
2d04befb
KG
461typedef uint32_t gen6_gtt_pte_t;
462
853ba5d2 463struct i915_address_space {
93bd8649 464 struct drm_mm mm;
853ba5d2 465 struct drm_device *dev;
a7bbbd63 466 struct list_head global_link;
853ba5d2
BW
467 unsigned long start; /* Start offset always 0 for dri2 */
468 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
469
470 struct {
471 dma_addr_t addr;
472 struct page *page;
473 } scratch;
474
5cef07e1
BW
475 /**
476 * List of objects currently involved in rendering.
477 *
478 * Includes buffers having the contents of their GPU caches
479 * flushed, not necessarily primitives. last_rendering_seqno
480 * represents when the rendering involved will be completed.
481 *
482 * A reference is held on the buffer while on this list.
483 */
484 struct list_head active_list;
485
486 /**
487 * LRU list of objects which are not in the ringbuffer and
488 * are ready to unbind, but are still in the GTT.
489 *
490 * last_rendering_seqno is 0 while an object is in this list.
491 *
492 * A reference is not held on the buffer while on this list,
493 * as merely being GTT-bound shouldn't prevent its being
494 * freed, and we'll pull it off the list in the free path.
495 */
496 struct list_head inactive_list;
497
853ba5d2
BW
498 /* FIXME: Need a more generic return type */
499 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
500 enum i915_cache_level level);
501 void (*clear_range)(struct i915_address_space *vm,
502 unsigned int first_entry,
503 unsigned int num_entries);
504 void (*insert_entries)(struct i915_address_space *vm,
505 struct sg_table *st,
506 unsigned int first_entry,
507 enum i915_cache_level cache_level);
508 void (*cleanup)(struct i915_address_space *vm);
509};
510
5d4545ae
BW
511/* The Graphics Translation Table is the way in which GEN hardware translates a
512 * Graphics Virtual Address into a Physical Address. In addition to the normal
513 * collateral associated with any va->pa translations GEN hardware also has a
514 * portion of the GTT which can be mapped by the CPU and remain both coherent
515 * and correct (in cases like swizzling). That region is referred to as GMADR in
516 * the spec.
517 */
518struct i915_gtt {
853ba5d2 519 struct i915_address_space base;
baa09f5f 520 size_t stolen_size; /* Total size of stolen memory */
5d4545ae
BW
521
522 unsigned long mappable_end; /* End offset that we can CPU map */
523 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
524 phys_addr_t mappable_base; /* PA of our GMADR */
525
526 /** "Graphics Stolen Memory" holds the global PTEs */
527 void __iomem *gsm;
a81cc00c
BW
528
529 bool do_idle_maps;
7faf1ab2 530
911bdf0a 531 int mtrr;
7faf1ab2
DV
532
533 /* global gtt ops */
baa09f5f 534 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
41907ddc
BW
535 size_t *stolen, phys_addr_t *mappable_base,
536 unsigned long *mappable_end);
5d4545ae 537};
853ba5d2 538#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
5d4545ae 539
1d2a314c 540struct i915_hw_ppgtt {
853ba5d2 541 struct i915_address_space base;
1d2a314c
DV
542 unsigned num_pd_entries;
543 struct page **pt_pages;
544 uint32_t pd_offset;
545 dma_addr_t *pt_dma_addr;
def886c3 546
b7c36d25 547 int (*enable)(struct drm_device *dev);
1d2a314c
DV
548};
549
0b02e798
BW
550/**
551 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
552 * VMA's presence cannot be guaranteed before binding, or after unbinding the
553 * object into/from the address space.
554 *
555 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
2f633156
BW
556 * will always be <= an objects lifetime. So object refcounting should cover us.
557 */
558struct i915_vma {
559 struct drm_mm_node node;
560 struct drm_i915_gem_object *obj;
561 struct i915_address_space *vm;
562
ca191b13
BW
563 /** This object's place on the active/inactive lists */
564 struct list_head mm_list;
565
2f633156 566 struct list_head vma_link; /* Link in the object's VMA list */
82a55ad1
BW
567
568 /** This vma's place in the batchbuffer or on the eviction list */
569 struct list_head exec_list;
570
1d2a314c
DV
571};
572
e59ec13d
MK
573struct i915_ctx_hang_stats {
574 /* This context had batch pending when hang was declared */
575 unsigned batch_pending;
576
577 /* This context had batch active when hang was declared */
578 unsigned batch_active;
579};
40521054
BW
580
581/* This must match up with the value previously used for execbuf2.rsvd1. */
582#define DEFAULT_CONTEXT_ID 0
583struct i915_hw_context {
dce3271b 584 struct kref ref;
40521054 585 int id;
e0556841 586 bool is_initialized;
40521054
BW
587 struct drm_i915_file_private *file_priv;
588 struct intel_ring_buffer *ring;
589 struct drm_i915_gem_object *obj;
e59ec13d 590 struct i915_ctx_hang_stats hang_stats;
40521054
BW
591};
592
5c3fe8b0
BW
593struct i915_fbc {
594 unsigned long size;
595 unsigned int fb_id;
596 enum plane plane;
597 int y;
598
599 struct drm_mm_node *compressed_fb;
600 struct drm_mm_node *compressed_llb;
601
602 struct intel_fbc_work {
603 struct delayed_work work;
604 struct drm_crtc *crtc;
605 struct drm_framebuffer *fb;
606 int interval;
607 } *fbc_work;
608
29ebf90f
CW
609 enum no_fbc_reason {
610 FBC_OK, /* FBC is enabled */
611 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
612 FBC_NO_OUTPUT, /* no outputs enabled to compress */
613 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
614 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
615 FBC_MODE_TOO_LARGE, /* mode too large for compression */
616 FBC_BAD_PLANE, /* fbc not supported on plane */
617 FBC_NOT_TILED, /* buffer not tiled */
618 FBC_MULTIPLE_PIPES, /* more than one pipe active */
619 FBC_MODULE_PARAM,
620 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
621 } no_fbc_reason;
b5e50c3f
JB
622};
623
3f51e471
RV
624enum no_psr_reason {
625 PSR_NO_SOURCE, /* Not supported on platform */
626 PSR_NO_SINK, /* Not supported by panel */
105b7c11 627 PSR_MODULE_PARAM,
3f51e471
RV
628 PSR_CRTC_NOT_ACTIVE,
629 PSR_PWR_WELL_ENABLED,
630 PSR_NOT_TILED,
631 PSR_SPRITE_ENABLED,
632 PSR_S3D_ENABLED,
633 PSR_INTERLACED_ENABLED,
634 PSR_HSW_NOT_DDIA,
635};
5c3fe8b0 636
3bad0781 637enum intel_pch {
f0350830 638 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
639 PCH_IBX, /* Ibexpeak PCH */
640 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 641 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 642 PCH_NOP,
3bad0781
ZW
643};
644
988d6ee8
PZ
645enum intel_sbi_destination {
646 SBI_ICLK,
647 SBI_MPHY,
648};
649
b690e96c 650#define QUIRK_PIPEA_FORCE (1<<0)
435793df 651#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 652#define QUIRK_INVERT_BRIGHTNESS (1<<2)
e85843be 653#define QUIRK_NO_PCH_PWM_ENABLE (1<<3)
b690e96c 654
8be48d92 655struct intel_fbdev;
1630fe75 656struct intel_fbc_work;
38651674 657
c2b9152f
DV
658struct intel_gmbus {
659 struct i2c_adapter adapter;
f2ce9faf 660 u32 force_bit;
c2b9152f 661 u32 reg0;
36c785f0 662 u32 gpio_reg;
c167a6fc 663 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
664 struct drm_i915_private *dev_priv;
665};
666
f4c956ad 667struct i915_suspend_saved_registers {
ba8bbcf6
JB
668 u8 saveLBB;
669 u32 saveDSPACNTR;
670 u32 saveDSPBCNTR;
e948e994 671 u32 saveDSPARB;
ba8bbcf6
JB
672 u32 savePIPEACONF;
673 u32 savePIPEBCONF;
674 u32 savePIPEASRC;
675 u32 savePIPEBSRC;
676 u32 saveFPA0;
677 u32 saveFPA1;
678 u32 saveDPLL_A;
679 u32 saveDPLL_A_MD;
680 u32 saveHTOTAL_A;
681 u32 saveHBLANK_A;
682 u32 saveHSYNC_A;
683 u32 saveVTOTAL_A;
684 u32 saveVBLANK_A;
685 u32 saveVSYNC_A;
686 u32 saveBCLRPAT_A;
5586c8bc 687 u32 saveTRANSACONF;
42048781
ZW
688 u32 saveTRANS_HTOTAL_A;
689 u32 saveTRANS_HBLANK_A;
690 u32 saveTRANS_HSYNC_A;
691 u32 saveTRANS_VTOTAL_A;
692 u32 saveTRANS_VBLANK_A;
693 u32 saveTRANS_VSYNC_A;
0da3ea12 694 u32 savePIPEASTAT;
ba8bbcf6
JB
695 u32 saveDSPASTRIDE;
696 u32 saveDSPASIZE;
697 u32 saveDSPAPOS;
585fb111 698 u32 saveDSPAADDR;
ba8bbcf6
JB
699 u32 saveDSPASURF;
700 u32 saveDSPATILEOFF;
701 u32 savePFIT_PGM_RATIOS;
0eb96d6e 702 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
703 u32 saveBLC_PWM_CTL;
704 u32 saveBLC_PWM_CTL2;
42048781
ZW
705 u32 saveBLC_CPU_PWM_CTL;
706 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
707 u32 saveFPB0;
708 u32 saveFPB1;
709 u32 saveDPLL_B;
710 u32 saveDPLL_B_MD;
711 u32 saveHTOTAL_B;
712 u32 saveHBLANK_B;
713 u32 saveHSYNC_B;
714 u32 saveVTOTAL_B;
715 u32 saveVBLANK_B;
716 u32 saveVSYNC_B;
717 u32 saveBCLRPAT_B;
5586c8bc 718 u32 saveTRANSBCONF;
42048781
ZW
719 u32 saveTRANS_HTOTAL_B;
720 u32 saveTRANS_HBLANK_B;
721 u32 saveTRANS_HSYNC_B;
722 u32 saveTRANS_VTOTAL_B;
723 u32 saveTRANS_VBLANK_B;
724 u32 saveTRANS_VSYNC_B;
0da3ea12 725 u32 savePIPEBSTAT;
ba8bbcf6
JB
726 u32 saveDSPBSTRIDE;
727 u32 saveDSPBSIZE;
728 u32 saveDSPBPOS;
585fb111 729 u32 saveDSPBADDR;
ba8bbcf6
JB
730 u32 saveDSPBSURF;
731 u32 saveDSPBTILEOFF;
585fb111
JB
732 u32 saveVGA0;
733 u32 saveVGA1;
734 u32 saveVGA_PD;
ba8bbcf6
JB
735 u32 saveVGACNTRL;
736 u32 saveADPA;
737 u32 saveLVDS;
585fb111
JB
738 u32 savePP_ON_DELAYS;
739 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
740 u32 saveDVOA;
741 u32 saveDVOB;
742 u32 saveDVOC;
743 u32 savePP_ON;
744 u32 savePP_OFF;
745 u32 savePP_CONTROL;
585fb111 746 u32 savePP_DIVISOR;
ba8bbcf6
JB
747 u32 savePFIT_CONTROL;
748 u32 save_palette_a[256];
749 u32 save_palette_b[256];
06027f91 750 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
751 u32 saveFBC_CFB_BASE;
752 u32 saveFBC_LL_BASE;
753 u32 saveFBC_CONTROL;
754 u32 saveFBC_CONTROL2;
0da3ea12
JB
755 u32 saveIER;
756 u32 saveIIR;
757 u32 saveIMR;
42048781
ZW
758 u32 saveDEIER;
759 u32 saveDEIMR;
760 u32 saveGTIER;
761 u32 saveGTIMR;
762 u32 saveFDI_RXA_IMR;
763 u32 saveFDI_RXB_IMR;
1f84e550 764 u32 saveCACHE_MODE_0;
1f84e550 765 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
766 u32 saveSWF0[16];
767 u32 saveSWF1[16];
768 u32 saveSWF2[3];
769 u8 saveMSR;
770 u8 saveSR[8];
123f794f 771 u8 saveGR[25];
ba8bbcf6 772 u8 saveAR_INDEX;
a59e122a 773 u8 saveAR[21];
ba8bbcf6 774 u8 saveDACMASK;
a59e122a 775 u8 saveCR[37];
4b9de737 776 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
777 u32 saveCURACNTR;
778 u32 saveCURAPOS;
779 u32 saveCURABASE;
780 u32 saveCURBCNTR;
781 u32 saveCURBPOS;
782 u32 saveCURBBASE;
783 u32 saveCURSIZE;
a4fc5ed6
KP
784 u32 saveDP_B;
785 u32 saveDP_C;
786 u32 saveDP_D;
787 u32 savePIPEA_GMCH_DATA_M;
788 u32 savePIPEB_GMCH_DATA_M;
789 u32 savePIPEA_GMCH_DATA_N;
790 u32 savePIPEB_GMCH_DATA_N;
791 u32 savePIPEA_DP_LINK_M;
792 u32 savePIPEB_DP_LINK_M;
793 u32 savePIPEA_DP_LINK_N;
794 u32 savePIPEB_DP_LINK_N;
42048781
ZW
795 u32 saveFDI_RXA_CTL;
796 u32 saveFDI_TXA_CTL;
797 u32 saveFDI_RXB_CTL;
798 u32 saveFDI_TXB_CTL;
799 u32 savePFA_CTL_1;
800 u32 savePFB_CTL_1;
801 u32 savePFA_WIN_SZ;
802 u32 savePFB_WIN_SZ;
803 u32 savePFA_WIN_POS;
804 u32 savePFB_WIN_POS;
5586c8bc
ZW
805 u32 savePCH_DREF_CONTROL;
806 u32 saveDISP_ARB_CTL;
807 u32 savePIPEA_DATA_M1;
808 u32 savePIPEA_DATA_N1;
809 u32 savePIPEA_LINK_M1;
810 u32 savePIPEA_LINK_N1;
811 u32 savePIPEB_DATA_M1;
812 u32 savePIPEB_DATA_N1;
813 u32 savePIPEB_LINK_M1;
814 u32 savePIPEB_LINK_N1;
b5b72e89 815 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 816 u32 savePCH_PORT_HOTPLUG;
f4c956ad 817};
c85aa885
DV
818
819struct intel_gen6_power_mgmt {
59cdb63d 820 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
821 struct work_struct work;
822 u32 pm_iir;
59cdb63d
DV
823
824 /* On vlv we need to manually drop to Vmin with a delayed work. */
825 struct delayed_work vlv_work;
c85aa885
DV
826
827 /* The below variables an all the rps hw state are protected by
828 * dev->struct mutext. */
829 u8 cur_delay;
830 u8 min_delay;
831 u8 max_delay;
52ceb908 832 u8 rpe_delay;
31c77388 833 u8 hw_max;
1a01ab3b
JB
834
835 struct delayed_work delayed_resume_work;
4fc688ce
JB
836
837 /*
838 * Protects RPS/RC6 register access and PCU communication.
839 * Must be taken after struct_mutex if nested.
840 */
841 struct mutex hw_lock;
c85aa885
DV
842};
843
1a240d4d
DV
844/* defined intel_pm.c */
845extern spinlock_t mchdev_lock;
846
c85aa885
DV
847struct intel_ilk_power_mgmt {
848 u8 cur_delay;
849 u8 min_delay;
850 u8 max_delay;
851 u8 fmax;
852 u8 fstart;
853
854 u64 last_count1;
855 unsigned long last_time1;
856 unsigned long chipset_power;
857 u64 last_count2;
858 struct timespec last_time2;
859 unsigned long gfx_power;
860 u8 corr;
861
862 int c_m;
863 int r_t;
3e373948
DV
864
865 struct drm_i915_gem_object *pwrctx;
866 struct drm_i915_gem_object *renderctx;
c85aa885
DV
867};
868
a38911a3
WX
869/* Power well structure for haswell */
870struct i915_power_well {
871 struct drm_device *device;
872 spinlock_t lock;
873 /* power well enable/disable usage count */
874 int count;
875 int i915_request;
876};
877
231f42a4
DV
878struct i915_dri1_state {
879 unsigned allow_batchbuffer : 1;
880 u32 __iomem *gfx_hws_cpu_addr;
881
882 unsigned int cpp;
883 int back_offset;
884 int front_offset;
885 int current_page;
886 int page_flipping;
887
888 uint32_t counter;
889};
890
db1b76ca
DV
891struct i915_ums_state {
892 /**
893 * Flag if the X Server, and thus DRM, is not currently in
894 * control of the device.
895 *
896 * This is set between LeaveVT and EnterVT. It needs to be
897 * replaced with a semaphore. It also needs to be
898 * transitioned away from for kernel modesetting.
899 */
900 int mm_suspended;
901};
902
a4da4fa4
DV
903struct intel_l3_parity {
904 u32 *remap_info;
905 struct work_struct error_work;
906};
907
4b5aed62 908struct i915_gem_mm {
4b5aed62
DV
909 /** Memory allocator for GTT stolen memory */
910 struct drm_mm stolen;
4b5aed62
DV
911 /** List of all objects in gtt_space. Used to restore gtt
912 * mappings on resume */
913 struct list_head bound_list;
914 /**
915 * List of objects which are not bound to the GTT (thus
916 * are idle and not used by the GPU) but still have
917 * (presumably uncached) pages still attached.
918 */
919 struct list_head unbound_list;
920
921 /** Usable portion of the GTT for GEM */
922 unsigned long stolen_base; /* limited to low memory (32-bit) */
923
4b5aed62
DV
924 /** PPGTT used for aliasing the PPGTT with the GTT */
925 struct i915_hw_ppgtt *aliasing_ppgtt;
926
927 struct shrinker inactive_shrinker;
928 bool shrinker_no_lock_stealing;
929
4b5aed62
DV
930 /** LRU list of objects with fence regs on them. */
931 struct list_head fence_list;
932
933 /**
934 * We leave the user IRQ off as much as possible,
935 * but this means that requests will finish and never
936 * be retired once the system goes idle. Set a timer to
937 * fire periodically while the ring is running. When it
938 * fires, go retire requests.
939 */
940 struct delayed_work retire_work;
941
942 /**
943 * Are we in a non-interruptible section of code like
944 * modesetting?
945 */
946 bool interruptible;
947
4b5aed62
DV
948 /** Bit 6 swizzling required for X tiling */
949 uint32_t bit_6_swizzle_x;
950 /** Bit 6 swizzling required for Y tiling */
951 uint32_t bit_6_swizzle_y;
952
953 /* storage for physical objects */
954 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
955
956 /* accounting, useful for userland debugging */
c20e8355 957 spinlock_t object_stat_lock;
4b5aed62
DV
958 size_t object_memory;
959 u32 object_count;
960};
961
edc3d884
MK
962struct drm_i915_error_state_buf {
963 unsigned bytes;
964 unsigned size;
965 int err;
966 u8 *buf;
967 loff_t start;
968 loff_t pos;
969};
970
fc16b48b
MK
971struct i915_error_state_file_priv {
972 struct drm_device *dev;
973 struct drm_i915_error_state *error;
974};
975
99584db3
DV
976struct i915_gpu_error {
977 /* For hangcheck timer */
978#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
979#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
980 struct timer_list hangcheck_timer;
99584db3
DV
981
982 /* For reset and error_state handling. */
983 spinlock_t lock;
984 /* Protected by the above dev->gpu_error.lock. */
985 struct drm_i915_error_state *first_error;
986 struct work_struct work;
99584db3
DV
987
988 unsigned long last_reset;
989
1f83fee0 990 /**
f69061be 991 * State variable and reset counter controlling the reset flow
1f83fee0 992 *
f69061be
DV
993 * Upper bits are for the reset counter. This counter is used by the
994 * wait_seqno code to race-free noticed that a reset event happened and
995 * that it needs to restart the entire ioctl (since most likely the
996 * seqno it waited for won't ever signal anytime soon).
997 *
998 * This is important for lock-free wait paths, where no contended lock
999 * naturally enforces the correct ordering between the bail-out of the
1000 * waiter and the gpu reset work code.
1f83fee0
DV
1001 *
1002 * Lowest bit controls the reset state machine: Set means a reset is in
1003 * progress. This state will (presuming we don't have any bugs) decay
1004 * into either unset (successful reset) or the special WEDGED value (hw
1005 * terminally sour). All waiters on the reset_queue will be woken when
1006 * that happens.
1007 */
1008 atomic_t reset_counter;
1009
1010 /**
1011 * Special values/flags for reset_counter
1012 *
1013 * Note that the code relies on
1014 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
1015 * being true.
1016 */
1017#define I915_RESET_IN_PROGRESS_FLAG 1
1018#define I915_WEDGED 0xffffffff
1019
1020 /**
1021 * Waitqueue to signal when the reset has completed. Used by clients
1022 * that wait for dev_priv->mm.wedged to settle.
1023 */
1024 wait_queue_head_t reset_queue;
33196ded 1025
99584db3
DV
1026 /* For gpu hang simulation. */
1027 unsigned int stop_rings;
1028};
1029
b8efb17b
ZR
1030enum modeset_restore {
1031 MODESET_ON_LID_OPEN,
1032 MODESET_DONE,
1033 MODESET_SUSPENDED,
1034};
1035
41aa3448
RV
1036struct intel_vbt_data {
1037 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1038 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1039
1040 /* Feature bits */
1041 unsigned int int_tv_support:1;
1042 unsigned int lvds_dither:1;
1043 unsigned int lvds_vbt:1;
1044 unsigned int int_crt_support:1;
1045 unsigned int lvds_use_ssc:1;
1046 unsigned int display_clock_mode:1;
1047 unsigned int fdi_rx_polarity_inverted:1;
1048 int lvds_ssc_freq;
1049 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1050
1051 /* eDP */
1052 int edp_rate;
1053 int edp_lanes;
1054 int edp_preemphasis;
1055 int edp_vswing;
1056 bool edp_initialized;
1057 bool edp_support;
1058 int edp_bpp;
1059 struct edp_power_seq edp_pps;
1060
1061 int crt_ddc_pin;
1062
1063 int child_dev_num;
1064 struct child_device_config *child_dev;
1065};
1066
77c122bc
VS
1067enum intel_ddb_partitioning {
1068 INTEL_DDB_PART_1_2,
1069 INTEL_DDB_PART_5_6, /* IVB+ */
1070};
1071
1fd527cc
VS
1072struct intel_wm_level {
1073 bool enable;
1074 uint32_t pri_val;
1075 uint32_t spr_val;
1076 uint32_t cur_val;
1077 uint32_t fbc_val;
1078};
1079
c67a470b
PZ
1080/*
1081 * This struct tracks the state needed for the Package C8+ feature.
1082 *
1083 * Package states C8 and deeper are really deep PC states that can only be
1084 * reached when all the devices on the system allow it, so even if the graphics
1085 * device allows PC8+, it doesn't mean the system will actually get to these
1086 * states.
1087 *
1088 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1089 * is disabled and the GPU is idle. When these conditions are met, we manually
1090 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1091 * refclk to Fclk.
1092 *
1093 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1094 * the state of some registers, so when we come back from PC8+ we need to
1095 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1096 * need to take care of the registers kept by RC6.
1097 *
1098 * The interrupt disabling is part of the requirements. We can only leave the
1099 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1100 * can lock the machine.
1101 *
1102 * Ideally every piece of our code that needs PC8+ disabled would call
1103 * hsw_disable_package_c8, which would increment disable_count and prevent the
1104 * system from reaching PC8+. But we don't have a symmetric way to do this for
1105 * everything, so we have the requirements_met and gpu_idle variables. When we
1106 * switch requirements_met or gpu_idle to true we decrease disable_count, and
1107 * increase it in the opposite case. The requirements_met variable is true when
1108 * all the CRTCs, encoders and the power well are disabled. The gpu_idle
1109 * variable is true when the GPU is idle.
1110 *
1111 * In addition to everything, we only actually enable PC8+ if disable_count
1112 * stays at zero for at least some seconds. This is implemented with the
1113 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1114 * consecutive times when all screens are disabled and some background app
1115 * queries the state of our connectors, or we have some application constantly
1116 * waking up to use the GPU. Only after the enable_work function actually
1117 * enables PC8+ the "enable" variable will become true, which means that it can
1118 * be false even if disable_count is 0.
1119 *
1120 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1121 * goes back to false exactly before we reenable the IRQs. We use this variable
1122 * to check if someone is trying to enable/disable IRQs while they're supposed
1123 * to be disabled. This shouldn't happen and we'll print some error messages in
1124 * case it happens, but if it actually happens we'll also update the variables
1125 * inside struct regsave so when we restore the IRQs they will contain the
1126 * latest expected values.
1127 *
1128 * For more, read "Display Sequences for Package C8" on our documentation.
1129 */
1130struct i915_package_c8 {
1131 bool requirements_met;
1132 bool gpu_idle;
1133 bool irqs_disabled;
1134 /* Only true after the delayed work task actually enables it. */
1135 bool enabled;
1136 int disable_count;
1137 struct mutex lock;
1138 struct delayed_work enable_work;
1139
1140 struct {
1141 uint32_t deimr;
1142 uint32_t sdeimr;
1143 uint32_t gtimr;
1144 uint32_t gtier;
1145 uint32_t gen6_pmimr;
1146 } regsave;
1147};
1148
f4c956ad
DV
1149typedef struct drm_i915_private {
1150 struct drm_device *dev;
42dcedd4 1151 struct kmem_cache *slab;
f4c956ad
DV
1152
1153 const struct intel_device_info *info;
1154
1155 int relative_constants_mode;
1156
1157 void __iomem *regs;
1158
907b28c5 1159 struct intel_uncore uncore;
f4c956ad
DV
1160
1161 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1162
28c70f16 1163
f4c956ad
DV
1164 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1165 * controller on different i2c buses. */
1166 struct mutex gmbus_mutex;
1167
1168 /**
1169 * Base address of the gmbus and gpio block.
1170 */
1171 uint32_t gpio_mmio_base;
1172
28c70f16
DV
1173 wait_queue_head_t gmbus_wait_queue;
1174
f4c956ad
DV
1175 struct pci_dev *bridge_dev;
1176 struct intel_ring_buffer ring[I915_NUM_RINGS];
f72b3435 1177 uint32_t last_seqno, next_seqno;
f4c956ad
DV
1178
1179 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
1180 struct resource mch_res;
1181
1182 atomic_t irq_received;
1183
1184 /* protects the irq masks */
1185 spinlock_t irq_lock;
1186
9ee32fea
DV
1187 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1188 struct pm_qos_request pm_qos;
1189
f4c956ad 1190 /* DPIO indirect register protection */
09153000 1191 struct mutex dpio_lock;
f4c956ad
DV
1192
1193 /** Cached value of IMR to avoid reads in updating the bitfield */
f4c956ad
DV
1194 u32 irq_mask;
1195 u32 gt_irq_mask;
605cd25b 1196 u32 pm_irq_mask;
f4c956ad 1197
f4c956ad 1198 struct work_struct hotplug_work;
52d7eced 1199 bool enable_hotplug_processing;
b543fb04
EE
1200 struct {
1201 unsigned long hpd_last_jiffies;
1202 int hpd_cnt;
1203 enum {
1204 HPD_ENABLED = 0,
1205 HPD_DISABLED = 1,
1206 HPD_MARK_DISABLED = 2
1207 } hpd_mark;
1208 } hpd_stats[HPD_NUM_PINS];
142e2398 1209 u32 hpd_event_bits;
ac4c16c5 1210 struct timer_list hotplug_reenable_timer;
f4c956ad 1211
7f1f3851 1212 int num_plane;
f4c956ad 1213
5c3fe8b0 1214 struct i915_fbc fbc;
f4c956ad 1215 struct intel_opregion opregion;
41aa3448 1216 struct intel_vbt_data vbt;
f4c956ad
DV
1217
1218 /* overlay */
1219 struct intel_overlay *overlay;
2c6602df 1220 unsigned int sprite_scaling_enabled;
f4c956ad 1221
31ad8ec6
JN
1222 /* backlight */
1223 struct {
1224 int level;
1225 bool enabled;
8ba2d185 1226 spinlock_t lock; /* bl registers and the above bl fields */
31ad8ec6
JN
1227 struct backlight_device *device;
1228 } backlight;
1229
f4c956ad 1230 /* LVDS info */
f4c956ad
DV
1231 bool no_aux_handshake;
1232
f4c956ad
DV
1233 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1234 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1235 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1236
1237 unsigned int fsb_freq, mem_freq, is_ddr3;
1238
f4c956ad
DV
1239 struct workqueue_struct *wq;
1240
1241 /* Display functions */
1242 struct drm_i915_display_funcs display;
1243
1244 /* PCH chipset type */
1245 enum intel_pch pch_type;
17a303ec 1246 unsigned short pch_id;
f4c956ad
DV
1247
1248 unsigned long quirks;
1249
b8efb17b
ZR
1250 enum modeset_restore modeset_restore;
1251 struct mutex modeset_restore_lock;
673a394b 1252
a7bbbd63 1253 struct list_head vm_list; /* Global list of all address spaces */
853ba5d2 1254 struct i915_gtt gtt; /* VMA representing the global address space */
5d4545ae 1255
4b5aed62 1256 struct i915_gem_mm mm;
8781342d 1257
8781342d
DV
1258 /* Kernel Modesetting */
1259
9b9d172d 1260 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1261
27f8227b
JB
1262 struct drm_crtc *plane_to_crtc_mapping[3];
1263 struct drm_crtc *pipe_to_crtc_mapping[3];
6b95a207
KH
1264 wait_queue_head_t pending_flip_queue;
1265
e72f9fbf
DV
1266 int num_shared_dpll;
1267 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
6441ab5f 1268 struct intel_ddi_plls ddi_plls;
ee7b9f93 1269
652c393a
JB
1270 /* Reclocking support */
1271 bool render_reclock_avail;
1272 bool lvds_downclock_avail;
18f9ed12
ZY
1273 /* indicates the reduced downclock for LVDS*/
1274 int lvds_downclock;
652c393a 1275 u16 orig_clock;
f97108d1 1276
c4804411 1277 bool mchbar_need_disable;
f97108d1 1278
a4da4fa4
DV
1279 struct intel_l3_parity l3_parity;
1280
59124506
BW
1281 /* Cannot be determined by PCIID. You must always read a register. */
1282 size_t ellc_size;
1283
c6a828d3 1284 /* gen6+ rps state */
c85aa885 1285 struct intel_gen6_power_mgmt rps;
c6a828d3 1286
20e4d407
DV
1287 /* ilk-only ips/rps state. Everything in here is protected by the global
1288 * mchdev_lock in intel_pm.c */
c85aa885 1289 struct intel_ilk_power_mgmt ips;
b5e50c3f 1290
a38911a3
WX
1291 /* Haswell power well */
1292 struct i915_power_well power_well;
1293
3f51e471
RV
1294 enum no_psr_reason no_psr_reason;
1295
99584db3 1296 struct i915_gpu_error gpu_error;
ae681d96 1297
c9cddffc
JB
1298 struct drm_i915_gem_object *vlv_pctx;
1299
8be48d92
DA
1300 /* list of fbdev register on this device */
1301 struct intel_fbdev *fbdev;
e953fd7b 1302
073f34d9
JB
1303 /*
1304 * The console may be contended at resume, but we don't
1305 * want it to block on it.
1306 */
1307 struct work_struct console_resume_work;
1308
e953fd7b 1309 struct drm_property *broadcast_rgb_property;
3f43c48d 1310 struct drm_property *force_audio_property;
e3689190 1311
254f965c
BW
1312 bool hw_contexts_disabled;
1313 uint32_t hw_context_size;
f4c956ad 1314
3e68320e 1315 u32 fdi_rx_config;
68d18ad7 1316
f4c956ad 1317 struct i915_suspend_saved_registers regfile;
231f42a4 1318
53615a5e
VS
1319 struct {
1320 /*
1321 * Raw watermark latency values:
1322 * in 0.1us units for WM0,
1323 * in 0.5us units for WM1+.
1324 */
1325 /* primary */
1326 uint16_t pri_latency[5];
1327 /* sprite */
1328 uint16_t spr_latency[5];
1329 /* cursor */
1330 uint16_t cur_latency[5];
1331 } wm;
1332
c67a470b
PZ
1333 struct i915_package_c8 pc8;
1334
231f42a4
DV
1335 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1336 * here! */
1337 struct i915_dri1_state dri1;
db1b76ca
DV
1338 /* Old ums support infrastructure, same warning applies. */
1339 struct i915_ums_state ums;
1da177e4
LT
1340} drm_i915_private_t;
1341
2c1792a1
CW
1342static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1343{
1344 return dev->dev_private;
1345}
1346
b4519513
CW
1347/* Iterate over initialised rings */
1348#define for_each_ring(ring__, dev_priv__, i__) \
1349 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1350 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1351
b1d7e4b4
WF
1352enum hdmi_force_audio {
1353 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1354 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1355 HDMI_AUDIO_AUTO, /* trust EDID */
1356 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1357};
1358
190d6cd5 1359#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1360
37e680a1
CW
1361struct drm_i915_gem_object_ops {
1362 /* Interface between the GEM object and its backing storage.
1363 * get_pages() is called once prior to the use of the associated set
1364 * of pages before to binding them into the GTT, and put_pages() is
1365 * called after we no longer need them. As we expect there to be
1366 * associated cost with migrating pages between the backing storage
1367 * and making them available for the GPU (e.g. clflush), we may hold
1368 * onto the pages after they are no longer referenced by the GPU
1369 * in case they may be used again shortly (for example migrating the
1370 * pages to a different memory domain within the GTT). put_pages()
1371 * will therefore most likely be called when the object itself is
1372 * being released or under memory pressure (where we attempt to
1373 * reap pages for the shrinker).
1374 */
1375 int (*get_pages)(struct drm_i915_gem_object *);
1376 void (*put_pages)(struct drm_i915_gem_object *);
1377};
1378
673a394b 1379struct drm_i915_gem_object {
c397b908 1380 struct drm_gem_object base;
673a394b 1381
37e680a1
CW
1382 const struct drm_i915_gem_object_ops *ops;
1383
2f633156
BW
1384 /** List of VMAs backed by this object */
1385 struct list_head vma_list;
1386
c1ad11fc
CW
1387 /** Stolen memory for this object, instead of being backed by shmem. */
1388 struct drm_mm_node *stolen;
35c20a60 1389 struct list_head global_list;
673a394b 1390
69dc4987 1391 struct list_head ring_list;
b25cb2f8
BW
1392 /** Used in execbuf to temporarily hold a ref */
1393 struct list_head obj_exec_link;
432e58ed
CW
1394 /** This object's place in the batchbuffer or on the eviction list */
1395 struct list_head exec_list;
673a394b
EA
1396
1397 /**
65ce3027
CW
1398 * This is set if the object is on the active lists (has pending
1399 * rendering and so a non-zero seqno), and is not set if it i s on
1400 * inactive (ready to be unbound) list.
673a394b 1401 */
0206e353 1402 unsigned int active:1;
673a394b
EA
1403
1404 /**
1405 * This is set if the object has been written to since last bound
1406 * to the GTT
1407 */
0206e353 1408 unsigned int dirty:1;
778c3544
DV
1409
1410 /**
1411 * Fence register bits (if any) for this object. Will be set
1412 * as needed when mapped into the GTT.
1413 * Protected by dev->struct_mutex.
778c3544 1414 */
4b9de737 1415 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1416
778c3544
DV
1417 /**
1418 * Advice: are the backing pages purgeable?
1419 */
0206e353 1420 unsigned int madv:2;
778c3544 1421
778c3544
DV
1422 /**
1423 * Current tiling mode for the object.
1424 */
0206e353 1425 unsigned int tiling_mode:2;
5d82e3e6
CW
1426 /**
1427 * Whether the tiling parameters for the currently associated fence
1428 * register have changed. Note that for the purposes of tracking
1429 * tiling changes we also treat the unfenced register, the register
1430 * slot that the object occupies whilst it executes a fenced
1431 * command (such as BLT on gen2/3), as a "fence".
1432 */
1433 unsigned int fence_dirty:1;
778c3544
DV
1434
1435 /** How many users have pinned this object in GTT space. The following
1436 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1437 * (via user_pin_count), execbuffer (objects are not allowed multiple
1438 * times for the same batchbuffer), and the framebuffer code. When
1439 * switching/pageflipping, the framebuffer code has at most two buffers
1440 * pinned per crtc.
1441 *
1442 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1443 * bits with absolutely no headroom. So use 4 bits. */
0206e353 1444 unsigned int pin_count:4;
778c3544 1445#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 1446
75e9e915
DV
1447 /**
1448 * Is the object at the current location in the gtt mappable and
1449 * fenceable? Used to avoid costly recalculations.
1450 */
0206e353 1451 unsigned int map_and_fenceable:1;
75e9e915 1452
fb7d516a
DV
1453 /**
1454 * Whether the current gtt mapping needs to be mappable (and isn't just
1455 * mappable by accident). Track pin and fault separate for a more
1456 * accurate mappable working set.
1457 */
0206e353
AJ
1458 unsigned int fault_mappable:1;
1459 unsigned int pin_mappable:1;
cc98b413 1460 unsigned int pin_display:1;
fb7d516a 1461
caea7476
CW
1462 /*
1463 * Is the GPU currently using a fence to access this buffer,
1464 */
1465 unsigned int pending_fenced_gpu_access:1;
1466 unsigned int fenced_gpu_access:1;
1467
651d794f 1468 unsigned int cache_level:3;
93dfb40c 1469
7bddb01f 1470 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1471 unsigned int has_global_gtt_mapping:1;
9da3da66 1472 unsigned int has_dma_mapping:1;
7bddb01f 1473
9da3da66 1474 struct sg_table *pages;
a5570178 1475 int pages_pin_count;
673a394b 1476
1286ff73 1477 /* prime dma-buf support */
9a70cc2a
DA
1478 void *dma_buf_vmapping;
1479 int vmapping_count;
1480
67731b87
CW
1481 /**
1482 * Used for performing relocations during execbuffer insertion.
1483 */
1484 struct hlist_node exec_node;
1485 unsigned long exec_handle;
6fe4f140 1486 struct drm_i915_gem_exec_object2 *exec_entry;
67731b87 1487
caea7476
CW
1488 struct intel_ring_buffer *ring;
1489
1c293ea3 1490 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1491 uint32_t last_read_seqno;
1492 uint32_t last_write_seqno;
caea7476
CW
1493 /** Breadcrumb of last fenced GPU access to the buffer. */
1494 uint32_t last_fenced_seqno;
673a394b 1495
778c3544 1496 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1497 uint32_t stride;
673a394b 1498
280b713b 1499 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1500 unsigned long *bit_17;
280b713b 1501
79e53945
JB
1502 /** User space pin count and filp owning the pin */
1503 uint32_t user_pin_count;
1504 struct drm_file *pin_filp;
71acb5eb
DA
1505
1506 /** for phy allocated objects */
1507 struct drm_i915_gem_phys_object *phys_obj;
673a394b 1508};
b45305fc 1509#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
673a394b 1510
62b8b215 1511#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1512
673a394b
EA
1513/**
1514 * Request queue structure.
1515 *
1516 * The request queue allows us to note sequence numbers that have been emitted
1517 * and may be associated with active buffers to be retired.
1518 *
1519 * By keeping this list, we can avoid having to do questionable
1520 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1521 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1522 */
1523struct drm_i915_gem_request {
852835f3
ZN
1524 /** On Which ring this request was generated */
1525 struct intel_ring_buffer *ring;
1526
673a394b
EA
1527 /** GEM sequence number associated with this request. */
1528 uint32_t seqno;
1529
7d736f4f
MK
1530 /** Position in the ringbuffer of the start of the request */
1531 u32 head;
1532
1533 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1534 u32 tail;
1535
0e50e96b
MK
1536 /** Context related to this request */
1537 struct i915_hw_context *ctx;
1538
7d736f4f
MK
1539 /** Batch buffer related to this request if any */
1540 struct drm_i915_gem_object *batch_obj;
1541
673a394b
EA
1542 /** Time at which this request was emitted, in jiffies. */
1543 unsigned long emitted_jiffies;
1544
b962442e 1545 /** global list entry for this request */
673a394b 1546 struct list_head list;
b962442e 1547
f787a5f5 1548 struct drm_i915_file_private *file_priv;
b962442e
EA
1549 /** file_priv list entry for this request */
1550 struct list_head client_list;
673a394b
EA
1551};
1552
1553struct drm_i915_file_private {
1554 struct {
99057c81 1555 spinlock_t lock;
b962442e 1556 struct list_head request_list;
673a394b 1557 } mm;
40521054 1558 struct idr context_idr;
e59ec13d
MK
1559
1560 struct i915_ctx_hang_stats hang_stats;
673a394b
EA
1561};
1562
2c1792a1 1563#define INTEL_INFO(dev) (to_i915(dev)->info)
cae5852d
ZN
1564
1565#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1566#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1567#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1568#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1569#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1570#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1571#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1572#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1573#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1574#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1575#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1576#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1577#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1578#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1579#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1580#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
cae5852d 1581#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
4b65177b 1582#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
8ab43976
JB
1583#define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
1584 (dev)->pci_device == 0x0152 || \
1585 (dev)->pci_device == 0x015a)
6547fbdb
DV
1586#define IS_SNB_GT1(dev) ((dev)->pci_device == 0x0102 || \
1587 (dev)->pci_device == 0x0106 || \
1588 (dev)->pci_device == 0x010A)
70a3eb7a 1589#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1590#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
cae5852d 1591#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c
PZ
1592#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
1593 ((dev)->pci_device & 0xFF00) == 0x0C00)
d567b07f
PZ
1594#define IS_ULT(dev) (IS_HASWELL(dev) && \
1595 ((dev)->pci_device & 0xFF00) == 0x0A00)
cae5852d 1596
85436696
JB
1597/*
1598 * The genX designation typically refers to the render engine, so render
1599 * capability related checks should use IS_GEN, while display and other checks
1600 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1601 * chips, etc.).
1602 */
cae5852d
ZN
1603#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1604#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1605#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1606#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1607#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1608#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
cae5852d
ZN
1609
1610#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1611#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
f72a1183 1612#define HAS_VEBOX(dev) (INTEL_INFO(dev)->has_vebox_ring)
3d29b842 1613#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
651d794f 1614#define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
cae5852d
ZN
1615#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1616
254f965c 1617#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
93553609 1618#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1d2a314c 1619
05394f39 1620#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1621#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1622
b45305fc
DV
1623/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1624#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1625
cae5852d
ZN
1626/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1627 * rows, which changed the alignment requirements and fence programming.
1628 */
1629#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1630 IS_I915GM(dev)))
1631#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1632#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1633#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1634#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1635#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1636#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
1637
1638#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1639#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1640#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1641
f5adf94e
DL
1642#define HAS_IPS(dev) (IS_ULT(dev))
1643
dd93be58 1644#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
86d52df6 1645#define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
30568c45 1646#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
affa9354 1647
17a303ec
PZ
1648#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1649#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1650#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1651#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1652#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1653#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1654
2c1792a1 1655#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
eb877ebf 1656#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1657#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1658#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 1659#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 1660#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 1661
b7884eb4
DV
1662#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1663
f27b9265 1664#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
e1ef7cc2 1665
c8735b0c
BW
1666#define GT_FREQUENCY_MULTIPLIER 50
1667
05394f39
CW
1668#include "i915_trace.h"
1669
83b7f9ac
ED
1670/**
1671 * RC6 is a special power stage which allows the GPU to enter an very
1672 * low-voltage mode when idle, using down to 0V while at this stage. This
1673 * stage is entered automatically when the GPU is idle when RC6 support is
1674 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1675 *
1676 * There are different RC6 modes available in Intel GPU, which differentiate
1677 * among each other with the latency required to enter and leave RC6 and
1678 * voltage consumed by the GPU in different states.
1679 *
1680 * The combination of the following flags define which states GPU is allowed
1681 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1682 * RC6pp is deepest RC6. Their support by hardware varies according to the
1683 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1684 * which brings the most power savings; deeper states save more power, but
1685 * require higher latency to switch to and wake up.
1686 */
1687#define INTEL_RC6_ENABLE (1<<0)
1688#define INTEL_RC6p_ENABLE (1<<1)
1689#define INTEL_RC6pp_ENABLE (1<<2)
1690
baa70943 1691extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639 1692extern int i915_max_ioctl;
a35d9d3c
BW
1693extern unsigned int i915_fbpercrtc __always_unused;
1694extern int i915_panel_ignore_lid __read_mostly;
1695extern unsigned int i915_powersave __read_mostly;
f45b5557 1696extern int i915_semaphores __read_mostly;
a35d9d3c 1697extern unsigned int i915_lvds_downclock __read_mostly;
121d527a 1698extern int i915_lvds_channel_mode __read_mostly;
4415e63b 1699extern int i915_panel_use_ssc __read_mostly;
a35d9d3c 1700extern int i915_vbt_sdvo_panel_type __read_mostly;
c0f372b3 1701extern int i915_enable_rc6 __read_mostly;
4415e63b 1702extern int i915_enable_fbc __read_mostly;
a35d9d3c 1703extern bool i915_enable_hangcheck __read_mostly;
650dc07e 1704extern int i915_enable_ppgtt __read_mostly;
105b7c11 1705extern int i915_enable_psr __read_mostly;
0a3af268 1706extern unsigned int i915_preliminary_hw_support __read_mostly;
2124b72e 1707extern int i915_disable_power_well __read_mostly;
3c4ca58c 1708extern int i915_enable_ips __read_mostly;
2385bdf0 1709extern bool i915_fastboot __read_mostly;
c67a470b 1710extern int i915_enable_pc8 __read_mostly;
90058745 1711extern int i915_pc8_timeout __read_mostly;
0b74b508 1712extern bool i915_prefault_disable __read_mostly;
b3a83639 1713
6a9ee8af
DA
1714extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1715extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1716extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1717extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1718
1da177e4 1719 /* i915_dma.c */
d05c617e 1720void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 1721extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1722extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1723extern int i915_driver_unload(struct drm_device *);
673a394b 1724extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1725extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1726extern void i915_driver_preclose(struct drm_device *dev,
1727 struct drm_file *file_priv);
673a394b
EA
1728extern void i915_driver_postclose(struct drm_device *dev,
1729 struct drm_file *file_priv);
84b1fd10 1730extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 1731#ifdef CONFIG_COMPAT
0d6aa60b
DA
1732extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1733 unsigned long arg);
c43b5634 1734#endif
673a394b 1735extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1736 struct drm_clip_rect *box,
1737 int DR1, int DR4);
8e96d9c4 1738extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 1739extern int i915_reset(struct drm_device *dev);
7648fa99
JB
1740extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1741extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1742extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1743extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1744
073f34d9 1745extern void intel_console_resume(struct work_struct *work);
af6061af 1746
1da177e4 1747/* i915_irq.c */
10cd45b6 1748void i915_queue_hangcheck(struct drm_device *dev);
527f9e90 1749void i915_handle_error(struct drm_device *dev, bool wedged);
1da177e4 1750
f71d4af4 1751extern void intel_irq_init(struct drm_device *dev);
e1b4d303 1752extern void intel_pm_init(struct drm_device *dev);
20afbda2 1753extern void intel_hpd_init(struct drm_device *dev);
907b28c5
CW
1754extern void intel_pm_init(struct drm_device *dev);
1755
1756extern void intel_uncore_sanitize(struct drm_device *dev);
1757extern void intel_uncore_early_sanitize(struct drm_device *dev);
1758extern void intel_uncore_init(struct drm_device *dev);
907b28c5
CW
1759extern void intel_uncore_clear_errors(struct drm_device *dev);
1760extern void intel_uncore_check_errors(struct drm_device *dev);
b1f14ad0 1761
7c463586
KP
1762void
1763i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1764
1765void
1766i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1767
673a394b
EA
1768/* i915_gem.c */
1769int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1770 struct drm_file *file_priv);
1771int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1772 struct drm_file *file_priv);
1773int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1774 struct drm_file *file_priv);
1775int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1776 struct drm_file *file_priv);
1777int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1778 struct drm_file *file_priv);
de151cf6
JB
1779int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1780 struct drm_file *file_priv);
673a394b
EA
1781int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1782 struct drm_file *file_priv);
1783int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1784 struct drm_file *file_priv);
1785int i915_gem_execbuffer(struct drm_device *dev, void *data,
1786 struct drm_file *file_priv);
76446cac
JB
1787int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1788 struct drm_file *file_priv);
673a394b
EA
1789int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1790 struct drm_file *file_priv);
1791int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1792 struct drm_file *file_priv);
1793int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1794 struct drm_file *file_priv);
199adf40
BW
1795int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1796 struct drm_file *file);
1797int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1798 struct drm_file *file);
673a394b
EA
1799int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1800 struct drm_file *file_priv);
3ef94daa
CW
1801int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1802 struct drm_file *file_priv);
673a394b
EA
1803int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1804 struct drm_file *file_priv);
1805int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1806 struct drm_file *file_priv);
1807int i915_gem_set_tiling(struct drm_device *dev, void *data,
1808 struct drm_file *file_priv);
1809int i915_gem_get_tiling(struct drm_device *dev, void *data,
1810 struct drm_file *file_priv);
5a125c3c
EA
1811int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1812 struct drm_file *file_priv);
23ba4fd0
BW
1813int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1814 struct drm_file *file_priv);
673a394b 1815void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
1816void *i915_gem_object_alloc(struct drm_device *dev);
1817void i915_gem_object_free(struct drm_i915_gem_object *obj);
673a394b 1818int i915_gem_init_object(struct drm_gem_object *obj);
37e680a1
CW
1819void i915_gem_object_init(struct drm_i915_gem_object *obj,
1820 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
1821struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1822 size_t size);
673a394b 1823void i915_gem_free_object(struct drm_gem_object *obj);
2f633156
BW
1824struct i915_vma *i915_gem_vma_create(struct drm_i915_gem_object *obj,
1825 struct i915_address_space *vm);
1826void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 1827
2021746e 1828int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 1829 struct i915_address_space *vm,
2021746e 1830 uint32_t alignment,
86a1ee26
CW
1831 bool map_and_fenceable,
1832 bool nonblocking);
05394f39 1833void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
07fe0b12
BW
1834int __must_check i915_vma_unbind(struct i915_vma *vma);
1835int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
dd624afd 1836int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
05394f39 1837void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1838void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1839
37e680a1 1840int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
1841static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1842{
67d5a50c
ID
1843 struct sg_page_iter sg_iter;
1844
1845 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 1846 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
1847
1848 return NULL;
9da3da66 1849}
a5570178
CW
1850static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1851{
1852 BUG_ON(obj->pages == NULL);
1853 obj->pages_pin_count++;
1854}
1855static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1856{
1857 BUG_ON(obj->pages_pin_count == 0);
1858 obj->pages_pin_count--;
1859}
1860
54cf91dc 1861int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b
BW
1862int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1863 struct intel_ring_buffer *to);
54cf91dc 1864void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
9d773091 1865 struct intel_ring_buffer *ring);
54cf91dc 1866
ff72145b
DA
1867int i915_gem_dumb_create(struct drm_file *file_priv,
1868 struct drm_device *dev,
1869 struct drm_mode_create_dumb *args);
1870int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1871 uint32_t handle, uint64_t *offset);
f787a5f5
CW
1872/**
1873 * Returns true if seq1 is later than seq2.
1874 */
1875static inline bool
1876i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1877{
1878 return (int32_t)(seq1 - seq2) >= 0;
1879}
1880
fca26bb4
MK
1881int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
1882int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 1883int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 1884int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 1885
9a5a53b3 1886static inline bool
1690e1eb
CW
1887i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1888{
1889 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1890 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1891 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
1892 return true;
1893 } else
1894 return false;
1690e1eb
CW
1895}
1896
1897static inline void
1898i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1899{
1900 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1901 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
b8c3af76 1902 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
1690e1eb
CW
1903 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1904 }
1905}
1906
b09a1fec 1907void i915_gem_retire_requests(struct drm_device *dev);
a71d8d94 1908void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
33196ded 1909int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 1910 bool interruptible);
1f83fee0
DV
1911static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
1912{
1913 return unlikely(atomic_read(&error->reset_counter)
1914 & I915_RESET_IN_PROGRESS_FLAG);
1915}
1916
1917static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
1918{
1919 return atomic_read(&error->reset_counter) == I915_WEDGED;
1920}
a71d8d94 1921
069efc1d 1922void i915_gem_reset(struct drm_device *dev);
000433b6 1923bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 1924int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 1925int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 1926int __must_check i915_gem_init_hw(struct drm_device *dev);
b9524a1e 1927void i915_gem_l3_remap(struct drm_device *dev);
f691e2f4 1928void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 1929void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 1930int __must_check i915_gpu_idle(struct drm_device *dev);
2021746e 1931int __must_check i915_gem_idle(struct drm_device *dev);
0025c077
MK
1932int __i915_add_request(struct intel_ring_buffer *ring,
1933 struct drm_file *file,
7d736f4f 1934 struct drm_i915_gem_object *batch_obj,
0025c077
MK
1935 u32 *seqno);
1936#define i915_add_request(ring, seqno) \
854c94a7 1937 __i915_add_request(ring, NULL, NULL, seqno)
199b2bc2
BW
1938int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1939 uint32_t seqno);
de151cf6 1940int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
1941int __must_check
1942i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1943 bool write);
1944int __must_check
dabdfe02
CW
1945i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1946int __must_check
2da3b9b9
CW
1947i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1948 u32 alignment,
2021746e 1949 struct intel_ring_buffer *pipelined);
cc98b413 1950void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
71acb5eb 1951int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 1952 struct drm_i915_gem_object *obj,
6eeefaf3
CW
1953 int id,
1954 int align);
71acb5eb 1955void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 1956 struct drm_i915_gem_object *obj);
71acb5eb 1957void i915_gem_free_all_phys_object(struct drm_device *dev);
05394f39 1958void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 1959
0fa87796
ID
1960uint32_t
1961i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 1962uint32_t
d865110c
ID
1963i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1964 int tiling_mode, bool fenced);
467cffba 1965
e4ffd173
CW
1966int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1967 enum i915_cache_level cache_level);
1968
1286ff73
DV
1969struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1970 struct dma_buf *dma_buf);
1971
1972struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1973 struct drm_gem_object *gem_obj, int flags);
1974
19b2dbde
CW
1975void i915_gem_restore_fences(struct drm_device *dev);
1976
a70a3148
BW
1977unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
1978 struct i915_address_space *vm);
1979bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
1980bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
1981 struct i915_address_space *vm);
1982unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
1983 struct i915_address_space *vm);
1984struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
1985 struct i915_address_space *vm);
accfef2e
BW
1986struct i915_vma *
1987i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
1988 struct i915_address_space *vm);
a70a3148
BW
1989/* Some GGTT VM helpers */
1990#define obj_to_ggtt(obj) \
1991 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
1992static inline bool i915_is_ggtt(struct i915_address_space *vm)
1993{
1994 struct i915_address_space *ggtt =
1995 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
1996 return vm == ggtt;
1997}
1998
1999static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2000{
2001 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2002}
2003
2004static inline unsigned long
2005i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2006{
2007 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2008}
2009
2010static inline unsigned long
2011i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2012{
2013 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2014}
c37e2204
BW
2015
2016static inline int __must_check
2017i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2018 uint32_t alignment,
2019 bool map_and_fenceable,
2020 bool nonblocking)
2021{
2022 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
2023 map_and_fenceable, nonblocking);
2024}
a70a3148
BW
2025#undef obj_to_ggtt
2026
254f965c
BW
2027/* i915_gem_context.c */
2028void i915_gem_context_init(struct drm_device *dev);
2029void i915_gem_context_fini(struct drm_device *dev);
254f965c 2030void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841
BW
2031int i915_switch_context(struct intel_ring_buffer *ring,
2032 struct drm_file *file, int to_id);
dce3271b
MK
2033void i915_gem_context_free(struct kref *ctx_ref);
2034static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2035{
2036 kref_get(&ctx->ref);
2037}
2038
2039static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2040{
2041 kref_put(&ctx->ref, i915_gem_context_free);
2042}
2043
c0bb617a 2044struct i915_ctx_hang_stats * __must_check
11fa3384 2045i915_gem_context_get_hang_stats(struct drm_device *dev,
c0bb617a
MK
2046 struct drm_file *file,
2047 u32 id);
84624813
BW
2048int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2049 struct drm_file *file);
2050int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2051 struct drm_file *file);
1286ff73 2052
76aaf220 2053/* i915_gem_gtt.c */
1d2a314c 2054void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
7bddb01f
DV
2055void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
2056 struct drm_i915_gem_object *obj,
2057 enum i915_cache_level cache_level);
2058void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
2059 struct drm_i915_gem_object *obj);
1d2a314c 2060
76aaf220 2061void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907
DV
2062int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
2063void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
e4ffd173 2064 enum i915_cache_level cache_level);
05394f39 2065void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
74163907 2066void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
d7e5008f
BW
2067void i915_gem_init_global_gtt(struct drm_device *dev);
2068void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2069 unsigned long mappable_end, unsigned long end);
e76e9aeb 2070int i915_gem_gtt_init(struct drm_device *dev);
d09105c6 2071static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2072{
2073 if (INTEL_INFO(dev)->gen < 6)
2074 intel_gtt_chipset_flush();
2075}
2076
76aaf220 2077
b47eb4a2 2078/* i915_gem_evict.c */
f6cd1f15
BW
2079int __must_check i915_gem_evict_something(struct drm_device *dev,
2080 struct i915_address_space *vm,
2081 int min_size,
42d6ab48
CW
2082 unsigned alignment,
2083 unsigned cache_level,
86a1ee26
CW
2084 bool mappable,
2085 bool nonblock);
6c085a72 2086int i915_gem_evict_everything(struct drm_device *dev);
b47eb4a2 2087
9797fbfb
CW
2088/* i915_gem_stolen.c */
2089int i915_gem_init_stolen(struct drm_device *dev);
11be49eb
CW
2090int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2091void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2092void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2093struct drm_i915_gem_object *
2094i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2095struct drm_i915_gem_object *
2096i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2097 u32 stolen_offset,
2098 u32 gtt_offset,
2099 u32 size);
0104fdbb 2100void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
9797fbfb 2101
673a394b 2102/* i915_gem_tiling.c */
2c1792a1 2103static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67
CW
2104{
2105 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2106
2107 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2108 obj->tiling_mode != I915_TILING_NONE;
2109}
2110
673a394b 2111void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2112void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2113void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2114
2115/* i915_gem_debug.c */
23bc5982
CW
2116#if WATCH_LISTS
2117int i915_verify_lists(struct drm_device *dev);
673a394b 2118#else
23bc5982 2119#define i915_verify_lists(dev) 0
673a394b 2120#endif
1da177e4 2121
2017263e 2122/* i915_debugfs.c */
27c202ad
BG
2123int i915_debugfs_init(struct drm_minor *minor);
2124void i915_debugfs_cleanup(struct drm_minor *minor);
84734a04
MK
2125
2126/* i915_gpu_error.c */
edc3d884
MK
2127__printf(2, 3)
2128void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2129int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2130 const struct i915_error_state_file_priv *error);
4dc955f7
MK
2131int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2132 size_t count, loff_t pos);
2133static inline void i915_error_state_buf_release(
2134 struct drm_i915_error_state_buf *eb)
2135{
2136 kfree(eb->buf);
2137}
84734a04
MK
2138void i915_capture_error_state(struct drm_device *dev);
2139void i915_error_state_get(struct drm_device *dev,
2140 struct i915_error_state_file_priv *error_priv);
2141void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2142void i915_destroy_error_state(struct drm_device *dev);
2143
2144void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2145const char *i915_cache_level_str(int type);
2017263e 2146
317c35d1
JB
2147/* i915_suspend.c */
2148extern int i915_save_state(struct drm_device *dev);
2149extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2150
d8157a36
DV
2151/* i915_ums.c */
2152void i915_save_display_reg(struct drm_device *dev);
2153void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2154
0136db58
BW
2155/* i915_sysfs.c */
2156void i915_setup_sysfs(struct drm_device *dev_priv);
2157void i915_teardown_sysfs(struct drm_device *dev_priv);
2158
f899fc64
CW
2159/* intel_i2c.c */
2160extern int intel_setup_gmbus(struct drm_device *dev);
2161extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2162static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2163{
2ed06c93 2164 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2165}
2166
2167extern struct i2c_adapter *intel_gmbus_get_adapter(
2168 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2169extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2170extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2171static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2172{
2173 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2174}
f899fc64
CW
2175extern void intel_i2c_reset(struct drm_device *dev);
2176
3b617967 2177/* intel_opregion.c */
44834a67
CW
2178extern int intel_opregion_setup(struct drm_device *dev);
2179#ifdef CONFIG_ACPI
2180extern void intel_opregion_init(struct drm_device *dev);
2181extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2182extern void intel_opregion_asle_intr(struct drm_device *dev);
65e082c9 2183#else
44834a67
CW
2184static inline void intel_opregion_init(struct drm_device *dev) { return; }
2185static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2186static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
65e082c9 2187#endif
8ee1c3db 2188
723bfd70
JB
2189/* intel_acpi.c */
2190#ifdef CONFIG_ACPI
2191extern void intel_register_dsm_handler(void);
2192extern void intel_unregister_dsm_handler(void);
2193#else
2194static inline void intel_register_dsm_handler(void) { return; }
2195static inline void intel_unregister_dsm_handler(void) { return; }
2196#endif /* CONFIG_ACPI */
2197
79e53945 2198/* modesetting */
f817586c 2199extern void intel_modeset_init_hw(struct drm_device *dev);
7d708ee4 2200extern void intel_modeset_suspend_hw(struct drm_device *dev);
79e53945 2201extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2202extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2203extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 2204extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2205extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2206 bool force_restore);
44cec740 2207extern void i915_redisable_vga(struct drm_device *dev);
ee5382ae 2208extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 2209extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2210extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2211extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2212extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84
JB
2213extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2214extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2215extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
0206e353
AJ
2216extern void intel_detect_pch(struct drm_device *dev);
2217extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2218extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2219
2911a35b 2220extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2221int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2222 struct drm_file *file);
575155a9 2223
6ef3d427
CW
2224/* overlay */
2225extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2226extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2227 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2228
2229extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2230extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2231 struct drm_device *dev,
2232 struct intel_display_error_state *error);
6ef3d427 2233
b7287d80
BW
2234/* On SNB platform, before reading ring registers forcewake bit
2235 * must be set to prevent GT core from power down and stale values being
2236 * returned.
2237 */
fcca7926
BW
2238void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
2239void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
b7287d80 2240
42c0526c
BW
2241int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2242int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2243
2244/* intel_sideband.c */
64936258
JN
2245u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2246void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2247u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
ae99258f
JN
2248u32 vlv_dpio_read(struct drm_i915_private *dev_priv, int reg);
2249void vlv_dpio_write(struct drm_i915_private *dev_priv, int reg, u32 val);
59de0813
JN
2250u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2251 enum intel_sbi_destination destination);
2252void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2253 enum intel_sbi_destination destination);
0a073b84 2254
855ba3be
JB
2255int vlv_gpu_freq(int ddr_freq, int val);
2256int vlv_freq_opcode(int ddr_freq, int val);
42c0526c 2257
6af5d92f 2258#define __i915_read(x) \
dba8e41f 2259 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg, bool trace);
6af5d92f
CW
2260__i915_read(8)
2261__i915_read(16)
2262__i915_read(32)
2263__i915_read(64)
5f75377d
KP
2264#undef __i915_read
2265
6af5d92f 2266#define __i915_write(x) \
dba8e41f 2267 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val, bool trace);
6af5d92f
CW
2268__i915_write(8)
2269__i915_write(16)
2270__i915_write(32)
2271__i915_write(64)
5f75377d
KP
2272#undef __i915_write
2273
dba8e41f
CW
2274#define I915_READ8(reg) i915_read8(dev_priv, (reg), true)
2275#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val), true)
5f75377d 2276
dba8e41f
CW
2277#define I915_READ16(reg) i915_read16(dev_priv, (reg), true)
2278#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val), true)
2279#define I915_READ16_NOTRACE(reg) i915_read16(dev_priv, (reg), false)
2280#define I915_WRITE16_NOTRACE(reg, val) i915_write16(dev_priv, (reg), (val), false)
5f75377d 2281
dba8e41f
CW
2282#define I915_READ(reg) i915_read32(dev_priv, (reg), true)
2283#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val), true)
2284#define I915_READ_NOTRACE(reg) i915_read32(dev_priv, (reg), false)
2285#define I915_WRITE_NOTRACE(reg, val) i915_write32(dev_priv, (reg), (val), false)
5f75377d 2286
dba8e41f
CW
2287#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val), true)
2288#define I915_READ64(reg) i915_read64(dev_priv, (reg), true)
cae5852d
ZN
2289
2290#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2291#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2292
55bc60db
VS
2293/* "Broadcast RGB" property */
2294#define INTEL_BROADCAST_RGB_AUTO 0
2295#define INTEL_BROADCAST_RGB_FULL 1
2296#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2297
766aa1c4
VS
2298static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2299{
2300 if (HAS_PCH_SPLIT(dev))
2301 return CPU_VGACNTRL;
2302 else if (IS_VALLEYVIEW(dev))
2303 return VLV_VGACNTRL;
2304 else
2305 return VGACNTRL;
2306}
2307
2bb4629a
VS
2308static inline void __user *to_user_ptr(u64 address)
2309{
2310 return (void __user *)(uintptr_t)address;
2311}
2312
df97729f
ID
2313static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2314{
2315 unsigned long j = msecs_to_jiffies(m);
2316
2317 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2318}
2319
2320static inline unsigned long
2321timespec_to_jiffies_timeout(const struct timespec *value)
2322{
2323 unsigned long j = timespec_to_jiffies(value);
2324
2325 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2326}
2327
1da177e4 2328#endif