]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: add init power domain to always-on power wells
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0839ccb8 38#include <linux/io-mapping.h>
f899fc64 39#include <linux/i2c.h>
c167a6fc 40#include <linux/i2c-algo-bit.h>
0ade6386 41#include <drm/intel-gtt.h>
aaa6fd2a 42#include <linux/backlight.h>
2911a35b 43#include <linux/intel-iommu.h>
742cbee8 44#include <linux/kref.h>
9ee32fea 45#include <linux/pm_qos.h>
585fb111 46
1da177e4
LT
47/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
673a394b 54#define DRIVER_DATE "20080730"
1da177e4 55
317c35d1 56enum pipe {
752aa88a 57 INVALID_PIPE = -1,
317c35d1
JB
58 PIPE_A = 0,
59 PIPE_B,
9db4a9c7 60 PIPE_C,
a57c774a
AK
61 _PIPE_EDP,
62 I915_MAX_PIPES = _PIPE_EDP
317c35d1 63};
9db4a9c7 64#define pipe_name(p) ((p) + 'A')
317c35d1 65
a5c961d1
PZ
66enum transcoder {
67 TRANSCODER_A = 0,
68 TRANSCODER_B,
69 TRANSCODER_C,
a57c774a
AK
70 TRANSCODER_EDP,
71 I915_MAX_TRANSCODERS
a5c961d1
PZ
72};
73#define transcoder_name(t) ((t) + 'A')
74
80824003
JB
75enum plane {
76 PLANE_A = 0,
77 PLANE_B,
9db4a9c7 78 PLANE_C,
80824003 79};
9db4a9c7 80#define plane_name(p) ((p) + 'A')
52440211 81
d615a166 82#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 83
2b139522
ED
84enum port {
85 PORT_A = 0,
86 PORT_B,
87 PORT_C,
88 PORT_D,
89 PORT_E,
90 I915_MAX_PORTS
91};
92#define port_name(p) ((p) + 'A')
93
e4607fcf
CML
94#define I915_NUM_PHYS_VLV 1
95
96enum dpio_channel {
97 DPIO_CH0,
98 DPIO_CH1
99};
100
101enum dpio_phy {
102 DPIO_PHY0,
103 DPIO_PHY1
104};
105
b97186f0
PZ
106enum intel_display_power_domain {
107 POWER_DOMAIN_PIPE_A,
108 POWER_DOMAIN_PIPE_B,
109 POWER_DOMAIN_PIPE_C,
110 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
111 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
112 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
113 POWER_DOMAIN_TRANSCODER_A,
114 POWER_DOMAIN_TRANSCODER_B,
115 POWER_DOMAIN_TRANSCODER_C,
f52e353e 116 POWER_DOMAIN_TRANSCODER_EDP,
cdf8dd7f 117 POWER_DOMAIN_VGA,
fbeeaa23 118 POWER_DOMAIN_AUDIO,
baa70707 119 POWER_DOMAIN_INIT,
bddc7645
ID
120
121 POWER_DOMAIN_NUM,
b97186f0
PZ
122};
123
124#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
125#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
126 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
127#define POWER_DOMAIN_TRANSCODER(tran) \
128 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
129 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 130
1d843f9d
EE
131enum hpd_pin {
132 HPD_NONE = 0,
133 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
134 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
135 HPD_CRT,
136 HPD_SDVO_B,
137 HPD_SDVO_C,
138 HPD_PORT_B,
139 HPD_PORT_C,
140 HPD_PORT_D,
141 HPD_NUM_PINS
142};
143
2a2d5482
CW
144#define I915_GEM_GPU_DOMAINS \
145 (I915_GEM_DOMAIN_RENDER | \
146 I915_GEM_DOMAIN_SAMPLER | \
147 I915_GEM_DOMAIN_COMMAND | \
148 I915_GEM_DOMAIN_INSTRUCTION | \
149 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 150
7eb552ae 151#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
d615a166 152#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
9db4a9c7 153
6c2b7c12
DV
154#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
155 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
156 if ((intel_encoder)->base.crtc == (__crtc))
157
53f5e3ca
JB
158#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
159 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
160 if ((intel_connector)->base.encoder == (__encoder))
161
e7b903d2
DV
162struct drm_i915_private;
163
46edb027
DV
164enum intel_dpll_id {
165 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
166 /* real shared dpll ids must be >= 0 */
167 DPLL_ID_PCH_PLL_A,
168 DPLL_ID_PCH_PLL_B,
169};
170#define I915_NUM_PLLS 2
171
5358901f 172struct intel_dpll_hw_state {
66e985c0 173 uint32_t dpll;
8bcc2795 174 uint32_t dpll_md;
66e985c0
DV
175 uint32_t fp0;
176 uint32_t fp1;
5358901f
DV
177};
178
e72f9fbf 179struct intel_shared_dpll {
ee7b9f93
JB
180 int refcount; /* count of number of CRTCs sharing this PLL */
181 int active; /* count of number of active CRTCs (i.e. DPMS on) */
182 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
183 const char *name;
184 /* should match the index in the dev_priv->shared_dplls array */
185 enum intel_dpll_id id;
5358901f 186 struct intel_dpll_hw_state hw_state;
15bdd4cf
DV
187 void (*mode_set)(struct drm_i915_private *dev_priv,
188 struct intel_shared_dpll *pll);
e7b903d2
DV
189 void (*enable)(struct drm_i915_private *dev_priv,
190 struct intel_shared_dpll *pll);
191 void (*disable)(struct drm_i915_private *dev_priv,
192 struct intel_shared_dpll *pll);
5358901f
DV
193 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
194 struct intel_shared_dpll *pll,
195 struct intel_dpll_hw_state *hw_state);
ee7b9f93 196};
ee7b9f93 197
e69d0bc1
DV
198/* Used by dp and fdi links */
199struct intel_link_m_n {
200 uint32_t tu;
201 uint32_t gmch_m;
202 uint32_t gmch_n;
203 uint32_t link_m;
204 uint32_t link_n;
205};
206
207void intel_link_compute_m_n(int bpp, int nlanes,
208 int pixel_clock, int link_clock,
209 struct intel_link_m_n *m_n);
210
6441ab5f
PZ
211struct intel_ddi_plls {
212 int spll_refcount;
213 int wrpll1_refcount;
214 int wrpll2_refcount;
215};
216
1da177e4
LT
217/* Interface history:
218 *
219 * 1.1: Original.
0d6aa60b
DA
220 * 1.2: Add Power Management
221 * 1.3: Add vblank support
de227f5f 222 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 223 * 1.5: Add vblank pipe configuration
2228ed67
MD
224 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
225 * - Support vertical blank on secondary display pipe
1da177e4
LT
226 */
227#define DRIVER_MAJOR 1
2228ed67 228#define DRIVER_MINOR 6
1da177e4
LT
229#define DRIVER_PATCHLEVEL 0
230
23bc5982 231#define WATCH_LISTS 0
42d6ab48 232#define WATCH_GTT 0
673a394b 233
71acb5eb
DA
234#define I915_GEM_PHYS_CURSOR_0 1
235#define I915_GEM_PHYS_CURSOR_1 2
236#define I915_GEM_PHYS_OVERLAY_REGS 3
237#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
238
239struct drm_i915_gem_phys_object {
240 int id;
241 struct page **page_list;
242 drm_dma_handle_t *handle;
05394f39 243 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
244};
245
0a3e67a4
JB
246struct opregion_header;
247struct opregion_acpi;
248struct opregion_swsci;
249struct opregion_asle;
250
8ee1c3db 251struct intel_opregion {
5bc4418b
BW
252 struct opregion_header __iomem *header;
253 struct opregion_acpi __iomem *acpi;
254 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
255 u32 swsci_gbda_sub_functions;
256 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
257 struct opregion_asle __iomem *asle;
258 void __iomem *vbt;
01fe9dbd 259 u32 __iomem *lid_state;
91a60f20 260 struct work_struct asle_work;
8ee1c3db 261};
44834a67 262#define OPREGION_SIZE (8*1024)
8ee1c3db 263
6ef3d427
CW
264struct intel_overlay;
265struct intel_overlay_error_state;
266
7c1c2871
DA
267struct drm_i915_master_private {
268 drm_local_map_t *sarea;
269 struct _drm_i915_sarea *sarea_priv;
270};
de151cf6 271#define I915_FENCE_REG_NONE -1
42b5aeab
VS
272#define I915_MAX_NUM_FENCES 32
273/* 32 fences + sign bit for FENCE_REG_NONE */
274#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
275
276struct drm_i915_fence_reg {
007cc8ac 277 struct list_head lru_list;
caea7476 278 struct drm_i915_gem_object *obj;
1690e1eb 279 int pin_count;
de151cf6 280};
7c1c2871 281
9b9d172d 282struct sdvo_device_mapping {
e957d772 283 u8 initialized;
9b9d172d 284 u8 dvo_port;
285 u8 slave_addr;
286 u8 dvo_wiring;
e957d772 287 u8 i2c_pin;
b1083333 288 u8 ddc_pin;
9b9d172d 289};
290
c4a1d9e4
CW
291struct intel_display_error_state;
292
63eeaf38 293struct drm_i915_error_state {
742cbee8 294 struct kref ref;
585b0288
BW
295 struct timeval time;
296
cb383002 297 char error_msg[128];
48b031e3 298 u32 reset_count;
62d5d69b 299 u32 suspend_count;
cb383002 300
585b0288 301 /* Generic register state */
63eeaf38
JB
302 u32 eir;
303 u32 pgtbl_er;
be998e2e 304 u32 ier;
b9a3906b 305 u32 ccid;
0f3b6849
CW
306 u32 derrmr;
307 u32 forcewake;
585b0288
BW
308 u32 error; /* gen6+ */
309 u32 err_int; /* gen7 */
310 u32 done_reg;
91ec5d11
BW
311 u32 gac_eco;
312 u32 gam_ecochk;
313 u32 gab_ctl;
314 u32 gfx_mode;
585b0288 315 u32 extra_instdone[I915_NUM_INSTDONE_REG];
9db4a9c7 316 u32 pipestat[I915_MAX_PIPES];
585b0288
BW
317 u64 fence[I915_MAX_NUM_FENCES];
318 struct intel_overlay_error_state *overlay;
319 struct intel_display_error_state *display;
320
52d39a21 321 struct drm_i915_error_ring {
372fbb8e 322 bool valid;
362b8af7
BW
323 /* Software tracked state */
324 bool waiting;
325 int hangcheck_score;
326 enum intel_ring_hangcheck_action hangcheck_action;
327 int num_requests;
328
329 /* our own tracking of ring head and tail */
330 u32 cpu_ring_head;
331 u32 cpu_ring_tail;
332
333 u32 semaphore_seqno[I915_NUM_RINGS - 1];
334
335 /* Register state */
336 u32 tail;
337 u32 head;
338 u32 ctl;
339 u32 hws;
340 u32 ipeir;
341 u32 ipehr;
342 u32 instdone;
343 u32 acthd;
344 u32 bbstate;
345 u32 instpm;
346 u32 instps;
347 u32 seqno;
348 u64 bbaddr;
349 u32 fault_reg;
350 u32 faddr;
351 u32 rc_psmi; /* sleep state */
352 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
353
52d39a21
CW
354 struct drm_i915_error_object {
355 int page_count;
356 u32 gtt_offset;
357 u32 *pages[0];
ab0e7ff9 358 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 359
52d39a21
CW
360 struct drm_i915_error_request {
361 long jiffies;
362 u32 seqno;
ee4f42b1 363 u32 tail;
52d39a21 364 } *requests;
6c7a01ec
BW
365
366 struct {
367 u32 gfx_mode;
368 union {
369 u64 pdp[4];
370 u32 pp_dir_base;
371 };
372 } vm_info;
ab0e7ff9
CW
373
374 pid_t pid;
375 char comm[TASK_COMM_LEN];
52d39a21 376 } ring[I915_NUM_RINGS];
9df30794 377 struct drm_i915_error_buffer {
a779e5ab 378 u32 size;
9df30794 379 u32 name;
0201f1ec 380 u32 rseqno, wseqno;
9df30794
CW
381 u32 gtt_offset;
382 u32 read_domains;
383 u32 write_domain;
4b9de737 384 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
385 s32 pinned:2;
386 u32 tiling:2;
387 u32 dirty:1;
388 u32 purgeable:1;
5d1333fc 389 s32 ring:4;
f56383cb 390 u32 cache_level:3;
95f5301d 391 } **active_bo, **pinned_bo;
6c7a01ec 392
95f5301d 393 u32 *active_bo_count, *pinned_bo_count;
63eeaf38
JB
394};
395
7bd688cd 396struct intel_connector;
b8cecdf5 397struct intel_crtc_config;
0e8ffe1b 398struct intel_crtc;
ee9300bb
DV
399struct intel_limit;
400struct dpll;
b8cecdf5 401
e70236a8 402struct drm_i915_display_funcs {
ee5382ae 403 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 404 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
405 void (*disable_fbc)(struct drm_device *dev);
406 int (*get_display_clock_speed)(struct drm_device *dev);
407 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
408 /**
409 * find_dpll() - Find the best values for the PLL
410 * @limit: limits for the PLL
411 * @crtc: current CRTC
412 * @target: target frequency in kHz
413 * @refclk: reference clock frequency in kHz
414 * @match_clock: if provided, @best_clock P divider must
415 * match the P divider from @match_clock
416 * used for LVDS downclocking
417 * @best_clock: best PLL values found
418 *
419 * Returns true on success, false on failure.
420 */
421 bool (*find_dpll)(const struct intel_limit *limit,
422 struct drm_crtc *crtc,
423 int target, int refclk,
424 struct dpll *match_clock,
425 struct dpll *best_clock);
46ba614c 426 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
427 void (*update_sprite_wm)(struct drm_plane *plane,
428 struct drm_crtc *crtc,
4c4ff43a 429 uint32_t sprite_width, int pixel_size,
bdd57d03 430 bool enable, bool scaled);
47fab737 431 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
432 /* Returns the active state of the crtc, and if the crtc is active,
433 * fills out the pipe-config with the hw state. */
434 bool (*get_pipe_config)(struct intel_crtc *,
435 struct intel_crtc_config *);
f564048e 436 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
437 int x, int y,
438 struct drm_framebuffer *old_fb);
76e5a89c
DV
439 void (*crtc_enable)(struct drm_crtc *crtc);
440 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 441 void (*off)(struct drm_crtc *crtc);
e0dac65e 442 void (*write_eld)(struct drm_connector *connector,
34427052
JN
443 struct drm_crtc *crtc,
444 struct drm_display_mode *mode);
674cf967 445 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 446 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
447 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
448 struct drm_framebuffer *fb,
ed8d1975
KP
449 struct drm_i915_gem_object *obj,
450 uint32_t flags);
17638cd6
JB
451 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
452 int x, int y);
20afbda2 453 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
454 /* clock updates for mode set */
455 /* cursor updates */
456 /* render clock increase/decrease */
457 /* display clock increase/decrease */
458 /* pll clock increase/decrease */
7bd688cd
JN
459
460 int (*setup_backlight)(struct intel_connector *connector);
7bd688cd
JN
461 uint32_t (*get_backlight)(struct intel_connector *connector);
462 void (*set_backlight)(struct intel_connector *connector,
463 uint32_t level);
464 void (*disable_backlight)(struct intel_connector *connector);
465 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
466};
467
907b28c5 468struct intel_uncore_funcs {
c8d9a590
D
469 void (*force_wake_get)(struct drm_i915_private *dev_priv,
470 int fw_engine);
471 void (*force_wake_put)(struct drm_i915_private *dev_priv,
472 int fw_engine);
0b274481
BW
473
474 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
475 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
476 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
477 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
478
479 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
480 uint8_t val, bool trace);
481 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
482 uint16_t val, bool trace);
483 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
484 uint32_t val, bool trace);
485 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
486 uint64_t val, bool trace);
990bbdad
CW
487};
488
907b28c5
CW
489struct intel_uncore {
490 spinlock_t lock; /** lock is also taken in irq contexts. */
491
492 struct intel_uncore_funcs funcs;
493
494 unsigned fifo_count;
495 unsigned forcewake_count;
aec347ab 496
940aece4
D
497 unsigned fw_rendercount;
498 unsigned fw_mediacount;
499
8232644c 500 struct timer_list force_wake_timer;
907b28c5
CW
501};
502
79fc46df
DL
503#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
504 func(is_mobile) sep \
505 func(is_i85x) sep \
506 func(is_i915g) sep \
507 func(is_i945gm) sep \
508 func(is_g33) sep \
509 func(need_gfx_hws) sep \
510 func(is_g4x) sep \
511 func(is_pineview) sep \
512 func(is_broadwater) sep \
513 func(is_crestline) sep \
514 func(is_ivybridge) sep \
515 func(is_valleyview) sep \
516 func(is_haswell) sep \
b833d685 517 func(is_preliminary) sep \
79fc46df
DL
518 func(has_fbc) sep \
519 func(has_pipe_cxsr) sep \
520 func(has_hotplug) sep \
521 func(cursor_needs_physical) sep \
522 func(has_overlay) sep \
523 func(overlay_needs_physical) sep \
524 func(supports_tv) sep \
dd93be58 525 func(has_llc) sep \
30568c45
DL
526 func(has_ddi) sep \
527 func(has_fpga_dbg)
c96ea64e 528
a587f779
DL
529#define DEFINE_FLAG(name) u8 name:1
530#define SEP_SEMICOLON ;
c96ea64e 531
cfdf1fa2 532struct intel_device_info {
10fce67a 533 u32 display_mmio_offset;
7eb552ae 534 u8 num_pipes:3;
d615a166 535 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 536 u8 gen;
73ae478c 537 u8 ring_mask; /* Rings supported by the HW */
a587f779 538 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
539 /* Register offsets for the various display pipes and transcoders */
540 int pipe_offsets[I915_MAX_TRANSCODERS];
541 int trans_offsets[I915_MAX_TRANSCODERS];
542 int dpll_offsets[I915_MAX_PIPES];
543 int dpll_md_offsets[I915_MAX_PIPES];
544 int palette_offsets[I915_MAX_PIPES];
cfdf1fa2
KH
545};
546
a587f779
DL
547#undef DEFINE_FLAG
548#undef SEP_SEMICOLON
549
7faf1ab2
DV
550enum i915_cache_level {
551 I915_CACHE_NONE = 0,
350ec881
CW
552 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
553 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
554 caches, eg sampler/render caches, and the
555 large Last-Level-Cache. LLC is coherent with
556 the CPU, but L3 is only visible to the GPU. */
651d794f 557 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
558};
559
2d04befb
KG
560typedef uint32_t gen6_gtt_pte_t;
561
6f65e29a
BW
562/**
563 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
564 * VMA's presence cannot be guaranteed before binding, or after unbinding the
565 * object into/from the address space.
566 *
567 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
568 * will always be <= an objects lifetime. So object refcounting should cover us.
569 */
570struct i915_vma {
571 struct drm_mm_node node;
572 struct drm_i915_gem_object *obj;
573 struct i915_address_space *vm;
574
575 /** This object's place on the active/inactive lists */
576 struct list_head mm_list;
577
578 struct list_head vma_link; /* Link in the object's VMA list */
579
580 /** This vma's place in the batchbuffer or on the eviction list */
581 struct list_head exec_list;
582
583 /**
584 * Used for performing relocations during execbuffer insertion.
585 */
586 struct hlist_node exec_node;
587 unsigned long exec_handle;
588 struct drm_i915_gem_exec_object2 *exec_entry;
589
590 /**
591 * How many users have pinned this object in GTT space. The following
592 * users can each hold at most one reference: pwrite/pread, pin_ioctl
593 * (via user_pin_count), execbuffer (objects are not allowed multiple
594 * times for the same batchbuffer), and the framebuffer code. When
595 * switching/pageflipping, the framebuffer code has at most two buffers
596 * pinned per crtc.
597 *
598 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
599 * bits with absolutely no headroom. So use 4 bits. */
600 unsigned int pin_count:4;
601#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
602
603 /** Unmap an object from an address space. This usually consists of
604 * setting the valid PTE entries to a reserved scratch page. */
605 void (*unbind_vma)(struct i915_vma *vma);
606 /* Map an object into an address space with the given cache flags. */
607#define GLOBAL_BIND (1<<0)
608 void (*bind_vma)(struct i915_vma *vma,
609 enum i915_cache_level cache_level,
610 u32 flags);
611};
612
853ba5d2 613struct i915_address_space {
93bd8649 614 struct drm_mm mm;
853ba5d2 615 struct drm_device *dev;
a7bbbd63 616 struct list_head global_link;
853ba5d2
BW
617 unsigned long start; /* Start offset always 0 for dri2 */
618 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
619
620 struct {
621 dma_addr_t addr;
622 struct page *page;
623 } scratch;
624
5cef07e1
BW
625 /**
626 * List of objects currently involved in rendering.
627 *
628 * Includes buffers having the contents of their GPU caches
629 * flushed, not necessarily primitives. last_rendering_seqno
630 * represents when the rendering involved will be completed.
631 *
632 * A reference is held on the buffer while on this list.
633 */
634 struct list_head active_list;
635
636 /**
637 * LRU list of objects which are not in the ringbuffer and
638 * are ready to unbind, but are still in the GTT.
639 *
640 * last_rendering_seqno is 0 while an object is in this list.
641 *
642 * A reference is not held on the buffer while on this list,
643 * as merely being GTT-bound shouldn't prevent its being
644 * freed, and we'll pull it off the list in the free path.
645 */
646 struct list_head inactive_list;
647
853ba5d2
BW
648 /* FIXME: Need a more generic return type */
649 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
b35b380e
BW
650 enum i915_cache_level level,
651 bool valid); /* Create a valid PTE */
853ba5d2 652 void (*clear_range)(struct i915_address_space *vm,
782f1495
BW
653 uint64_t start,
654 uint64_t length,
828c7908 655 bool use_scratch);
853ba5d2
BW
656 void (*insert_entries)(struct i915_address_space *vm,
657 struct sg_table *st,
782f1495 658 uint64_t start,
853ba5d2
BW
659 enum i915_cache_level cache_level);
660 void (*cleanup)(struct i915_address_space *vm);
661};
662
5d4545ae
BW
663/* The Graphics Translation Table is the way in which GEN hardware translates a
664 * Graphics Virtual Address into a Physical Address. In addition to the normal
665 * collateral associated with any va->pa translations GEN hardware also has a
666 * portion of the GTT which can be mapped by the CPU and remain both coherent
667 * and correct (in cases like swizzling). That region is referred to as GMADR in
668 * the spec.
669 */
670struct i915_gtt {
853ba5d2 671 struct i915_address_space base;
baa09f5f 672 size_t stolen_size; /* Total size of stolen memory */
5d4545ae
BW
673
674 unsigned long mappable_end; /* End offset that we can CPU map */
675 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
676 phys_addr_t mappable_base; /* PA of our GMADR */
677
678 /** "Graphics Stolen Memory" holds the global PTEs */
679 void __iomem *gsm;
a81cc00c
BW
680
681 bool do_idle_maps;
7faf1ab2 682
911bdf0a 683 int mtrr;
7faf1ab2
DV
684
685 /* global gtt ops */
baa09f5f 686 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
41907ddc
BW
687 size_t *stolen, phys_addr_t *mappable_base,
688 unsigned long *mappable_end);
5d4545ae 689};
853ba5d2 690#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
5d4545ae 691
7ad47cf2 692#define GEN8_LEGACY_PDPS 4
1d2a314c 693struct i915_hw_ppgtt {
853ba5d2 694 struct i915_address_space base;
c7c48dfd 695 struct kref ref;
c8d4c0d6 696 struct drm_mm_node node;
1d2a314c 697 unsigned num_pd_entries;
5abbcca3 698 unsigned num_pd_pages; /* gen8+ */
37aca44a
BW
699 union {
700 struct page **pt_pages;
7ad47cf2 701 struct page **gen8_pt_pages[GEN8_LEGACY_PDPS];
37aca44a
BW
702 };
703 struct page *pd_pages;
37aca44a
BW
704 union {
705 uint32_t pd_offset;
7ad47cf2 706 dma_addr_t pd_dma_addr[GEN8_LEGACY_PDPS];
37aca44a
BW
707 };
708 union {
709 dma_addr_t *pt_dma_addr;
710 dma_addr_t *gen8_pt_dma_addr[4];
711 };
27173f1f 712
a3d67d23 713 int (*enable)(struct i915_hw_ppgtt *ppgtt);
eeb9488e
BW
714 int (*switch_mm)(struct i915_hw_ppgtt *ppgtt,
715 struct intel_ring_buffer *ring,
716 bool synchronous);
87d60b63 717 void (*debug_dump)(struct i915_hw_ppgtt *ppgtt, struct seq_file *m);
1d2a314c
DV
718};
719
e59ec13d
MK
720struct i915_ctx_hang_stats {
721 /* This context had batch pending when hang was declared */
722 unsigned batch_pending;
723
724 /* This context had batch active when hang was declared */
725 unsigned batch_active;
be62acb4
MK
726
727 /* Time when this context was last blamed for a GPU reset */
728 unsigned long guilty_ts;
729
730 /* This context is banned to submit more work */
731 bool banned;
e59ec13d 732};
40521054
BW
733
734/* This must match up with the value previously used for execbuf2.rsvd1. */
735#define DEFAULT_CONTEXT_ID 0
736struct i915_hw_context {
dce3271b 737 struct kref ref;
40521054 738 int id;
e0556841 739 bool is_initialized;
3ccfd19d 740 uint8_t remap_slice;
40521054 741 struct drm_i915_file_private *file_priv;
0009e46c 742 struct intel_ring_buffer *last_ring;
40521054 743 struct drm_i915_gem_object *obj;
e59ec13d 744 struct i915_ctx_hang_stats hang_stats;
c7c48dfd 745 struct i915_address_space *vm;
a33afea5
BW
746
747 struct list_head link;
40521054
BW
748};
749
5c3fe8b0
BW
750struct i915_fbc {
751 unsigned long size;
752 unsigned int fb_id;
753 enum plane plane;
754 int y;
755
756 struct drm_mm_node *compressed_fb;
757 struct drm_mm_node *compressed_llb;
758
759 struct intel_fbc_work {
760 struct delayed_work work;
761 struct drm_crtc *crtc;
762 struct drm_framebuffer *fb;
5c3fe8b0
BW
763 } *fbc_work;
764
29ebf90f
CW
765 enum no_fbc_reason {
766 FBC_OK, /* FBC is enabled */
767 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
768 FBC_NO_OUTPUT, /* no outputs enabled to compress */
769 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
770 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
771 FBC_MODE_TOO_LARGE, /* mode too large for compression */
772 FBC_BAD_PLANE, /* fbc not supported on plane */
773 FBC_NOT_TILED, /* buffer not tiled */
774 FBC_MULTIPLE_PIPES, /* more than one pipe active */
775 FBC_MODULE_PARAM,
776 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
777 } no_fbc_reason;
b5e50c3f
JB
778};
779
a031d709
RV
780struct i915_psr {
781 bool sink_support;
782 bool source_ok;
3f51e471 783};
5c3fe8b0 784
3bad0781 785enum intel_pch {
f0350830 786 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
787 PCH_IBX, /* Ibexpeak PCH */
788 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 789 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 790 PCH_NOP,
3bad0781
ZW
791};
792
988d6ee8
PZ
793enum intel_sbi_destination {
794 SBI_ICLK,
795 SBI_MPHY,
796};
797
b690e96c 798#define QUIRK_PIPEA_FORCE (1<<0)
435793df 799#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 800#define QUIRK_INVERT_BRIGHTNESS (1<<2)
b690e96c 801
8be48d92 802struct intel_fbdev;
1630fe75 803struct intel_fbc_work;
38651674 804
c2b9152f
DV
805struct intel_gmbus {
806 struct i2c_adapter adapter;
f2ce9faf 807 u32 force_bit;
c2b9152f 808 u32 reg0;
36c785f0 809 u32 gpio_reg;
c167a6fc 810 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
811 struct drm_i915_private *dev_priv;
812};
813
f4c956ad 814struct i915_suspend_saved_registers {
ba8bbcf6
JB
815 u8 saveLBB;
816 u32 saveDSPACNTR;
817 u32 saveDSPBCNTR;
e948e994 818 u32 saveDSPARB;
ba8bbcf6
JB
819 u32 savePIPEACONF;
820 u32 savePIPEBCONF;
821 u32 savePIPEASRC;
822 u32 savePIPEBSRC;
823 u32 saveFPA0;
824 u32 saveFPA1;
825 u32 saveDPLL_A;
826 u32 saveDPLL_A_MD;
827 u32 saveHTOTAL_A;
828 u32 saveHBLANK_A;
829 u32 saveHSYNC_A;
830 u32 saveVTOTAL_A;
831 u32 saveVBLANK_A;
832 u32 saveVSYNC_A;
833 u32 saveBCLRPAT_A;
5586c8bc 834 u32 saveTRANSACONF;
42048781
ZW
835 u32 saveTRANS_HTOTAL_A;
836 u32 saveTRANS_HBLANK_A;
837 u32 saveTRANS_HSYNC_A;
838 u32 saveTRANS_VTOTAL_A;
839 u32 saveTRANS_VBLANK_A;
840 u32 saveTRANS_VSYNC_A;
0da3ea12 841 u32 savePIPEASTAT;
ba8bbcf6
JB
842 u32 saveDSPASTRIDE;
843 u32 saveDSPASIZE;
844 u32 saveDSPAPOS;
585fb111 845 u32 saveDSPAADDR;
ba8bbcf6
JB
846 u32 saveDSPASURF;
847 u32 saveDSPATILEOFF;
848 u32 savePFIT_PGM_RATIOS;
0eb96d6e 849 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
850 u32 saveBLC_PWM_CTL;
851 u32 saveBLC_PWM_CTL2;
07bf139b 852 u32 saveBLC_HIST_CTL_B;
42048781
ZW
853 u32 saveBLC_CPU_PWM_CTL;
854 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
855 u32 saveFPB0;
856 u32 saveFPB1;
857 u32 saveDPLL_B;
858 u32 saveDPLL_B_MD;
859 u32 saveHTOTAL_B;
860 u32 saveHBLANK_B;
861 u32 saveHSYNC_B;
862 u32 saveVTOTAL_B;
863 u32 saveVBLANK_B;
864 u32 saveVSYNC_B;
865 u32 saveBCLRPAT_B;
5586c8bc 866 u32 saveTRANSBCONF;
42048781
ZW
867 u32 saveTRANS_HTOTAL_B;
868 u32 saveTRANS_HBLANK_B;
869 u32 saveTRANS_HSYNC_B;
870 u32 saveTRANS_VTOTAL_B;
871 u32 saveTRANS_VBLANK_B;
872 u32 saveTRANS_VSYNC_B;
0da3ea12 873 u32 savePIPEBSTAT;
ba8bbcf6
JB
874 u32 saveDSPBSTRIDE;
875 u32 saveDSPBSIZE;
876 u32 saveDSPBPOS;
585fb111 877 u32 saveDSPBADDR;
ba8bbcf6
JB
878 u32 saveDSPBSURF;
879 u32 saveDSPBTILEOFF;
585fb111
JB
880 u32 saveVGA0;
881 u32 saveVGA1;
882 u32 saveVGA_PD;
ba8bbcf6
JB
883 u32 saveVGACNTRL;
884 u32 saveADPA;
885 u32 saveLVDS;
585fb111
JB
886 u32 savePP_ON_DELAYS;
887 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
888 u32 saveDVOA;
889 u32 saveDVOB;
890 u32 saveDVOC;
891 u32 savePP_ON;
892 u32 savePP_OFF;
893 u32 savePP_CONTROL;
585fb111 894 u32 savePP_DIVISOR;
ba8bbcf6
JB
895 u32 savePFIT_CONTROL;
896 u32 save_palette_a[256];
897 u32 save_palette_b[256];
ba8bbcf6 898 u32 saveFBC_CONTROL;
0da3ea12
JB
899 u32 saveIER;
900 u32 saveIIR;
901 u32 saveIMR;
42048781
ZW
902 u32 saveDEIER;
903 u32 saveDEIMR;
904 u32 saveGTIER;
905 u32 saveGTIMR;
906 u32 saveFDI_RXA_IMR;
907 u32 saveFDI_RXB_IMR;
1f84e550 908 u32 saveCACHE_MODE_0;
1f84e550 909 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
910 u32 saveSWF0[16];
911 u32 saveSWF1[16];
912 u32 saveSWF2[3];
913 u8 saveMSR;
914 u8 saveSR[8];
123f794f 915 u8 saveGR[25];
ba8bbcf6 916 u8 saveAR_INDEX;
a59e122a 917 u8 saveAR[21];
ba8bbcf6 918 u8 saveDACMASK;
a59e122a 919 u8 saveCR[37];
4b9de737 920 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
921 u32 saveCURACNTR;
922 u32 saveCURAPOS;
923 u32 saveCURABASE;
924 u32 saveCURBCNTR;
925 u32 saveCURBPOS;
926 u32 saveCURBBASE;
927 u32 saveCURSIZE;
a4fc5ed6
KP
928 u32 saveDP_B;
929 u32 saveDP_C;
930 u32 saveDP_D;
931 u32 savePIPEA_GMCH_DATA_M;
932 u32 savePIPEB_GMCH_DATA_M;
933 u32 savePIPEA_GMCH_DATA_N;
934 u32 savePIPEB_GMCH_DATA_N;
935 u32 savePIPEA_DP_LINK_M;
936 u32 savePIPEB_DP_LINK_M;
937 u32 savePIPEA_DP_LINK_N;
938 u32 savePIPEB_DP_LINK_N;
42048781
ZW
939 u32 saveFDI_RXA_CTL;
940 u32 saveFDI_TXA_CTL;
941 u32 saveFDI_RXB_CTL;
942 u32 saveFDI_TXB_CTL;
943 u32 savePFA_CTL_1;
944 u32 savePFB_CTL_1;
945 u32 savePFA_WIN_SZ;
946 u32 savePFB_WIN_SZ;
947 u32 savePFA_WIN_POS;
948 u32 savePFB_WIN_POS;
5586c8bc
ZW
949 u32 savePCH_DREF_CONTROL;
950 u32 saveDISP_ARB_CTL;
951 u32 savePIPEA_DATA_M1;
952 u32 savePIPEA_DATA_N1;
953 u32 savePIPEA_LINK_M1;
954 u32 savePIPEA_LINK_N1;
955 u32 savePIPEB_DATA_M1;
956 u32 savePIPEB_DATA_N1;
957 u32 savePIPEB_LINK_M1;
958 u32 savePIPEB_LINK_N1;
b5b72e89 959 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 960 u32 savePCH_PORT_HOTPLUG;
f4c956ad 961};
c85aa885
DV
962
963struct intel_gen6_power_mgmt {
59cdb63d 964 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
965 struct work_struct work;
966 u32 pm_iir;
59cdb63d 967
c85aa885
DV
968 u8 cur_delay;
969 u8 min_delay;
970 u8 max_delay;
52ceb908 971 u8 rpe_delay;
dd75fdc8
CW
972 u8 rp1_delay;
973 u8 rp0_delay;
31c77388 974 u8 hw_max;
1a01ab3b 975
27544369
D
976 bool rp_up_masked;
977 bool rp_down_masked;
978
dd75fdc8
CW
979 int last_adj;
980 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
981
c0951f0c 982 bool enabled;
1a01ab3b 983 struct delayed_work delayed_resume_work;
4fc688ce
JB
984
985 /*
986 * Protects RPS/RC6 register access and PCU communication.
987 * Must be taken after struct_mutex if nested.
988 */
989 struct mutex hw_lock;
c85aa885
DV
990};
991
1a240d4d
DV
992/* defined intel_pm.c */
993extern spinlock_t mchdev_lock;
994
c85aa885
DV
995struct intel_ilk_power_mgmt {
996 u8 cur_delay;
997 u8 min_delay;
998 u8 max_delay;
999 u8 fmax;
1000 u8 fstart;
1001
1002 u64 last_count1;
1003 unsigned long last_time1;
1004 unsigned long chipset_power;
1005 u64 last_count2;
1006 struct timespec last_time2;
1007 unsigned long gfx_power;
1008 u8 corr;
1009
1010 int c_m;
1011 int r_t;
3e373948
DV
1012
1013 struct drm_i915_gem_object *pwrctx;
1014 struct drm_i915_gem_object *renderctx;
c85aa885
DV
1015};
1016
a38911a3
WX
1017/* Power well structure for haswell */
1018struct i915_power_well {
c1ca727f 1019 const char *name;
6f3ef5dd 1020 bool always_on;
a38911a3
WX
1021 /* power well enable/disable usage count */
1022 int count;
c1ca727f
ID
1023 unsigned long domains;
1024 void *data;
da7e29bd 1025 void (*set)(struct drm_i915_private *dev_priv, struct i915_power_well *power_well,
c1ca727f 1026 bool enable);
da7e29bd 1027 bool (*is_enabled)(struct drm_i915_private *dev_priv,
c1ca727f 1028 struct i915_power_well *power_well);
a38911a3
WX
1029};
1030
83c00f55 1031struct i915_power_domains {
baa70707
ID
1032 /*
1033 * Power wells needed for initialization at driver init and suspend
1034 * time are on. They are kept on until after the first modeset.
1035 */
1036 bool init_power_on;
c1ca727f 1037 int power_well_count;
baa70707 1038
83c00f55 1039 struct mutex lock;
1da51581 1040 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1041 struct i915_power_well *power_wells;
83c00f55
ID
1042};
1043
231f42a4
DV
1044struct i915_dri1_state {
1045 unsigned allow_batchbuffer : 1;
1046 u32 __iomem *gfx_hws_cpu_addr;
1047
1048 unsigned int cpp;
1049 int back_offset;
1050 int front_offset;
1051 int current_page;
1052 int page_flipping;
1053
1054 uint32_t counter;
1055};
1056
db1b76ca
DV
1057struct i915_ums_state {
1058 /**
1059 * Flag if the X Server, and thus DRM, is not currently in
1060 * control of the device.
1061 *
1062 * This is set between LeaveVT and EnterVT. It needs to be
1063 * replaced with a semaphore. It also needs to be
1064 * transitioned away from for kernel modesetting.
1065 */
1066 int mm_suspended;
1067};
1068
35a85ac6 1069#define MAX_L3_SLICES 2
a4da4fa4 1070struct intel_l3_parity {
35a85ac6 1071 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1072 struct work_struct error_work;
35a85ac6 1073 int which_slice;
a4da4fa4
DV
1074};
1075
4b5aed62 1076struct i915_gem_mm {
4b5aed62
DV
1077 /** Memory allocator for GTT stolen memory */
1078 struct drm_mm stolen;
4b5aed62
DV
1079 /** List of all objects in gtt_space. Used to restore gtt
1080 * mappings on resume */
1081 struct list_head bound_list;
1082 /**
1083 * List of objects which are not bound to the GTT (thus
1084 * are idle and not used by the GPU) but still have
1085 * (presumably uncached) pages still attached.
1086 */
1087 struct list_head unbound_list;
1088
1089 /** Usable portion of the GTT for GEM */
1090 unsigned long stolen_base; /* limited to low memory (32-bit) */
1091
4b5aed62
DV
1092 /** PPGTT used for aliasing the PPGTT with the GTT */
1093 struct i915_hw_ppgtt *aliasing_ppgtt;
1094
1095 struct shrinker inactive_shrinker;
1096 bool shrinker_no_lock_stealing;
1097
4b5aed62
DV
1098 /** LRU list of objects with fence regs on them. */
1099 struct list_head fence_list;
1100
1101 /**
1102 * We leave the user IRQ off as much as possible,
1103 * but this means that requests will finish and never
1104 * be retired once the system goes idle. Set a timer to
1105 * fire periodically while the ring is running. When it
1106 * fires, go retire requests.
1107 */
1108 struct delayed_work retire_work;
1109
b29c19b6
CW
1110 /**
1111 * When we detect an idle GPU, we want to turn on
1112 * powersaving features. So once we see that there
1113 * are no more requests outstanding and no more
1114 * arrive within a small period of time, we fire
1115 * off the idle_work.
1116 */
1117 struct delayed_work idle_work;
1118
4b5aed62
DV
1119 /**
1120 * Are we in a non-interruptible section of code like
1121 * modesetting?
1122 */
1123 bool interruptible;
1124
f62a0076
CW
1125 /**
1126 * Is the GPU currently considered idle, or busy executing userspace
1127 * requests? Whilst idle, we attempt to power down the hardware and
1128 * display clocks. In order to reduce the effect on performance, there
1129 * is a slight delay before we do so.
1130 */
1131 bool busy;
1132
4b5aed62
DV
1133 /** Bit 6 swizzling required for X tiling */
1134 uint32_t bit_6_swizzle_x;
1135 /** Bit 6 swizzling required for Y tiling */
1136 uint32_t bit_6_swizzle_y;
1137
1138 /* storage for physical objects */
1139 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
1140
1141 /* accounting, useful for userland debugging */
c20e8355 1142 spinlock_t object_stat_lock;
4b5aed62
DV
1143 size_t object_memory;
1144 u32 object_count;
1145};
1146
edc3d884
MK
1147struct drm_i915_error_state_buf {
1148 unsigned bytes;
1149 unsigned size;
1150 int err;
1151 u8 *buf;
1152 loff_t start;
1153 loff_t pos;
1154};
1155
fc16b48b
MK
1156struct i915_error_state_file_priv {
1157 struct drm_device *dev;
1158 struct drm_i915_error_state *error;
1159};
1160
99584db3
DV
1161struct i915_gpu_error {
1162 /* For hangcheck timer */
1163#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1164#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1165 /* Hang gpu twice in this window and your context gets banned */
1166#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1167
99584db3 1168 struct timer_list hangcheck_timer;
99584db3
DV
1169
1170 /* For reset and error_state handling. */
1171 spinlock_t lock;
1172 /* Protected by the above dev->gpu_error.lock. */
1173 struct drm_i915_error_state *first_error;
1174 struct work_struct work;
99584db3 1175
094f9a54
CW
1176
1177 unsigned long missed_irq_rings;
1178
1f83fee0 1179 /**
2ac0f450 1180 * State variable controlling the reset flow and count
1f83fee0 1181 *
2ac0f450
MK
1182 * This is a counter which gets incremented when reset is triggered,
1183 * and again when reset has been handled. So odd values (lowest bit set)
1184 * means that reset is in progress and even values that
1185 * (reset_counter >> 1):th reset was successfully completed.
1186 *
1187 * If reset is not completed succesfully, the I915_WEDGE bit is
1188 * set meaning that hardware is terminally sour and there is no
1189 * recovery. All waiters on the reset_queue will be woken when
1190 * that happens.
1191 *
1192 * This counter is used by the wait_seqno code to notice that reset
1193 * event happened and it needs to restart the entire ioctl (since most
1194 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1195 *
1196 * This is important for lock-free wait paths, where no contended lock
1197 * naturally enforces the correct ordering between the bail-out of the
1198 * waiter and the gpu reset work code.
1f83fee0
DV
1199 */
1200 atomic_t reset_counter;
1201
1f83fee0 1202#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1203#define I915_WEDGED (1 << 31)
1f83fee0
DV
1204
1205 /**
1206 * Waitqueue to signal when the reset has completed. Used by clients
1207 * that wait for dev_priv->mm.wedged to settle.
1208 */
1209 wait_queue_head_t reset_queue;
33196ded 1210
99584db3
DV
1211 /* For gpu hang simulation. */
1212 unsigned int stop_rings;
094f9a54
CW
1213
1214 /* For missed irq/seqno simulation. */
1215 unsigned int test_irq_rings;
99584db3
DV
1216};
1217
b8efb17b
ZR
1218enum modeset_restore {
1219 MODESET_ON_LID_OPEN,
1220 MODESET_DONE,
1221 MODESET_SUSPENDED,
1222};
1223
6acab15a
PZ
1224struct ddi_vbt_port_info {
1225 uint8_t hdmi_level_shift;
311a2094
PZ
1226
1227 uint8_t supports_dvi:1;
1228 uint8_t supports_hdmi:1;
1229 uint8_t supports_dp:1;
6acab15a
PZ
1230};
1231
41aa3448
RV
1232struct intel_vbt_data {
1233 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1234 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1235
1236 /* Feature bits */
1237 unsigned int int_tv_support:1;
1238 unsigned int lvds_dither:1;
1239 unsigned int lvds_vbt:1;
1240 unsigned int int_crt_support:1;
1241 unsigned int lvds_use_ssc:1;
1242 unsigned int display_clock_mode:1;
1243 unsigned int fdi_rx_polarity_inverted:1;
1244 int lvds_ssc_freq;
1245 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1246
1247 /* eDP */
1248 int edp_rate;
1249 int edp_lanes;
1250 int edp_preemphasis;
1251 int edp_vswing;
1252 bool edp_initialized;
1253 bool edp_support;
1254 int edp_bpp;
1255 struct edp_power_seq edp_pps;
1256
f00076d2
JN
1257 struct {
1258 u16 pwm_freq_hz;
1259 bool active_low_pwm;
1260 } backlight;
1261
d17c5443
SK
1262 /* MIPI DSI */
1263 struct {
1264 u16 panel_id;
1265 } dsi;
1266
41aa3448
RV
1267 int crt_ddc_pin;
1268
1269 int child_dev_num;
768f69c9 1270 union child_device_config *child_dev;
6acab15a
PZ
1271
1272 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1273};
1274
77c122bc
VS
1275enum intel_ddb_partitioning {
1276 INTEL_DDB_PART_1_2,
1277 INTEL_DDB_PART_5_6, /* IVB+ */
1278};
1279
1fd527cc
VS
1280struct intel_wm_level {
1281 bool enable;
1282 uint32_t pri_val;
1283 uint32_t spr_val;
1284 uint32_t cur_val;
1285 uint32_t fbc_val;
1286};
1287
820c1980 1288struct ilk_wm_values {
609cedef
VS
1289 uint32_t wm_pipe[3];
1290 uint32_t wm_lp[3];
1291 uint32_t wm_lp_spr[3];
1292 uint32_t wm_linetime[3];
1293 bool enable_fbc_wm;
1294 enum intel_ddb_partitioning partitioning;
1295};
1296
c67a470b
PZ
1297/*
1298 * This struct tracks the state needed for the Package C8+ feature.
1299 *
1300 * Package states C8 and deeper are really deep PC states that can only be
1301 * reached when all the devices on the system allow it, so even if the graphics
1302 * device allows PC8+, it doesn't mean the system will actually get to these
1303 * states.
1304 *
1305 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1306 * is disabled and the GPU is idle. When these conditions are met, we manually
1307 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1308 * refclk to Fclk.
1309 *
1310 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1311 * the state of some registers, so when we come back from PC8+ we need to
1312 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1313 * need to take care of the registers kept by RC6.
1314 *
1315 * The interrupt disabling is part of the requirements. We can only leave the
1316 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1317 * can lock the machine.
1318 *
1319 * Ideally every piece of our code that needs PC8+ disabled would call
1320 * hsw_disable_package_c8, which would increment disable_count and prevent the
1321 * system from reaching PC8+. But we don't have a symmetric way to do this for
86c4ec0d
PZ
1322 * everything, so we have the requirements_met variable. When we switch
1323 * requirements_met to true we decrease disable_count, and increase it in the
1324 * opposite case. The requirements_met variable is true when all the CRTCs,
1325 * encoders and the power well are disabled.
c67a470b
PZ
1326 *
1327 * In addition to everything, we only actually enable PC8+ if disable_count
1328 * stays at zero for at least some seconds. This is implemented with the
1329 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1330 * consecutive times when all screens are disabled and some background app
1331 * queries the state of our connectors, or we have some application constantly
1332 * waking up to use the GPU. Only after the enable_work function actually
1333 * enables PC8+ the "enable" variable will become true, which means that it can
1334 * be false even if disable_count is 0.
1335 *
1336 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1337 * goes back to false exactly before we reenable the IRQs. We use this variable
1338 * to check if someone is trying to enable/disable IRQs while they're supposed
1339 * to be disabled. This shouldn't happen and we'll print some error messages in
1340 * case it happens, but if it actually happens we'll also update the variables
1341 * inside struct regsave so when we restore the IRQs they will contain the
1342 * latest expected values.
1343 *
1344 * For more, read "Display Sequences for Package C8" on our documentation.
1345 */
1346struct i915_package_c8 {
1347 bool requirements_met;
c67a470b
PZ
1348 bool irqs_disabled;
1349 /* Only true after the delayed work task actually enables it. */
1350 bool enabled;
1351 int disable_count;
1352 struct mutex lock;
1353 struct delayed_work enable_work;
1354
1355 struct {
1356 uint32_t deimr;
1357 uint32_t sdeimr;
1358 uint32_t gtimr;
1359 uint32_t gtier;
1360 uint32_t gen6_pmimr;
1361 } regsave;
1362};
1363
8a187455
PZ
1364struct i915_runtime_pm {
1365 bool suspended;
1366};
1367
926321d5
DV
1368enum intel_pipe_crc_source {
1369 INTEL_PIPE_CRC_SOURCE_NONE,
1370 INTEL_PIPE_CRC_SOURCE_PLANE1,
1371 INTEL_PIPE_CRC_SOURCE_PLANE2,
1372 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1373 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1374 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1375 INTEL_PIPE_CRC_SOURCE_TV,
1376 INTEL_PIPE_CRC_SOURCE_DP_B,
1377 INTEL_PIPE_CRC_SOURCE_DP_C,
1378 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1379 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1380 INTEL_PIPE_CRC_SOURCE_MAX,
1381};
1382
8bf1e9f1 1383struct intel_pipe_crc_entry {
ac2300d4 1384 uint32_t frame;
8bf1e9f1
SH
1385 uint32_t crc[5];
1386};
1387
b2c88f5b 1388#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1389struct intel_pipe_crc {
d538bbdf
DL
1390 spinlock_t lock;
1391 bool opened; /* exclusive access to the result file */
e5f75aca 1392 struct intel_pipe_crc_entry *entries;
926321d5 1393 enum intel_pipe_crc_source source;
d538bbdf 1394 int head, tail;
07144428 1395 wait_queue_head_t wq;
8bf1e9f1
SH
1396};
1397
f4c956ad
DV
1398typedef struct drm_i915_private {
1399 struct drm_device *dev;
42dcedd4 1400 struct kmem_cache *slab;
f4c956ad 1401
5c969aa7 1402 const struct intel_device_info info;
f4c956ad
DV
1403
1404 int relative_constants_mode;
1405
1406 void __iomem *regs;
1407
907b28c5 1408 struct intel_uncore uncore;
f4c956ad
DV
1409
1410 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1411
28c70f16 1412
f4c956ad
DV
1413 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1414 * controller on different i2c buses. */
1415 struct mutex gmbus_mutex;
1416
1417 /**
1418 * Base address of the gmbus and gpio block.
1419 */
1420 uint32_t gpio_mmio_base;
1421
28c70f16
DV
1422 wait_queue_head_t gmbus_wait_queue;
1423
f4c956ad
DV
1424 struct pci_dev *bridge_dev;
1425 struct intel_ring_buffer ring[I915_NUM_RINGS];
f72b3435 1426 uint32_t last_seqno, next_seqno;
f4c956ad
DV
1427
1428 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
1429 struct resource mch_res;
1430
f4c956ad
DV
1431 /* protects the irq masks */
1432 spinlock_t irq_lock;
1433
9ee32fea
DV
1434 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1435 struct pm_qos_request pm_qos;
1436
f4c956ad 1437 /* DPIO indirect register protection */
09153000 1438 struct mutex dpio_lock;
f4c956ad
DV
1439
1440 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1441 union {
1442 u32 irq_mask;
1443 u32 de_irq_mask[I915_MAX_PIPES];
1444 };
f4c956ad 1445 u32 gt_irq_mask;
605cd25b 1446 u32 pm_irq_mask;
91d181dd 1447 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1448
f4c956ad 1449 struct work_struct hotplug_work;
52d7eced 1450 bool enable_hotplug_processing;
b543fb04
EE
1451 struct {
1452 unsigned long hpd_last_jiffies;
1453 int hpd_cnt;
1454 enum {
1455 HPD_ENABLED = 0,
1456 HPD_DISABLED = 1,
1457 HPD_MARK_DISABLED = 2
1458 } hpd_mark;
1459 } hpd_stats[HPD_NUM_PINS];
142e2398 1460 u32 hpd_event_bits;
ac4c16c5 1461 struct timer_list hotplug_reenable_timer;
f4c956ad 1462
5c3fe8b0 1463 struct i915_fbc fbc;
f4c956ad 1464 struct intel_opregion opregion;
41aa3448 1465 struct intel_vbt_data vbt;
f4c956ad
DV
1466
1467 /* overlay */
1468 struct intel_overlay *overlay;
f4c956ad 1469
58c68779
JN
1470 /* backlight registers and fields in struct intel_panel */
1471 spinlock_t backlight_lock;
31ad8ec6 1472
f4c956ad 1473 /* LVDS info */
f4c956ad
DV
1474 bool no_aux_handshake;
1475
f4c956ad
DV
1476 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1477 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1478 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1479
1480 unsigned int fsb_freq, mem_freq, is_ddr3;
1481
645416f5
DV
1482 /**
1483 * wq - Driver workqueue for GEM.
1484 *
1485 * NOTE: Work items scheduled here are not allowed to grab any modeset
1486 * locks, for otherwise the flushing done in the pageflip code will
1487 * result in deadlocks.
1488 */
f4c956ad
DV
1489 struct workqueue_struct *wq;
1490
1491 /* Display functions */
1492 struct drm_i915_display_funcs display;
1493
1494 /* PCH chipset type */
1495 enum intel_pch pch_type;
17a303ec 1496 unsigned short pch_id;
f4c956ad
DV
1497
1498 unsigned long quirks;
1499
b8efb17b
ZR
1500 enum modeset_restore modeset_restore;
1501 struct mutex modeset_restore_lock;
673a394b 1502
a7bbbd63 1503 struct list_head vm_list; /* Global list of all address spaces */
853ba5d2 1504 struct i915_gtt gtt; /* VMA representing the global address space */
5d4545ae 1505
4b5aed62 1506 struct i915_gem_mm mm;
8781342d 1507
8781342d
DV
1508 /* Kernel Modesetting */
1509
9b9d172d 1510 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1511
76c4ac04
DL
1512 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1513 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1514 wait_queue_head_t pending_flip_queue;
1515
c4597872
DV
1516#ifdef CONFIG_DEBUG_FS
1517 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1518#endif
1519
e72f9fbf
DV
1520 int num_shared_dpll;
1521 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
6441ab5f 1522 struct intel_ddi_plls ddi_plls;
e4607fcf 1523 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1524
652c393a
JB
1525 /* Reclocking support */
1526 bool render_reclock_avail;
1527 bool lvds_downclock_avail;
18f9ed12
ZY
1528 /* indicates the reduced downclock for LVDS*/
1529 int lvds_downclock;
652c393a 1530 u16 orig_clock;
f97108d1 1531
c4804411 1532 bool mchbar_need_disable;
f97108d1 1533
a4da4fa4
DV
1534 struct intel_l3_parity l3_parity;
1535
59124506
BW
1536 /* Cannot be determined by PCIID. You must always read a register. */
1537 size_t ellc_size;
1538
c6a828d3 1539 /* gen6+ rps state */
c85aa885 1540 struct intel_gen6_power_mgmt rps;
c6a828d3 1541
20e4d407
DV
1542 /* ilk-only ips/rps state. Everything in here is protected by the global
1543 * mchdev_lock in intel_pm.c */
c85aa885 1544 struct intel_ilk_power_mgmt ips;
b5e50c3f 1545
83c00f55 1546 struct i915_power_domains power_domains;
a38911a3 1547
a031d709 1548 struct i915_psr psr;
3f51e471 1549
99584db3 1550 struct i915_gpu_error gpu_error;
ae681d96 1551
c9cddffc
JB
1552 struct drm_i915_gem_object *vlv_pctx;
1553
4520f53a 1554#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1555 /* list of fbdev register on this device */
1556 struct intel_fbdev *fbdev;
4520f53a 1557#endif
e953fd7b 1558
073f34d9
JB
1559 /*
1560 * The console may be contended at resume, but we don't
1561 * want it to block on it.
1562 */
1563 struct work_struct console_resume_work;
1564
e953fd7b 1565 struct drm_property *broadcast_rgb_property;
3f43c48d 1566 struct drm_property *force_audio_property;
e3689190 1567
254f965c 1568 uint32_t hw_context_size;
a33afea5 1569 struct list_head context_list;
f4c956ad 1570
3e68320e 1571 u32 fdi_rx_config;
68d18ad7 1572
f4c956ad 1573 struct i915_suspend_saved_registers regfile;
231f42a4 1574
53615a5e
VS
1575 struct {
1576 /*
1577 * Raw watermark latency values:
1578 * in 0.1us units for WM0,
1579 * in 0.5us units for WM1+.
1580 */
1581 /* primary */
1582 uint16_t pri_latency[5];
1583 /* sprite */
1584 uint16_t spr_latency[5];
1585 /* cursor */
1586 uint16_t cur_latency[5];
609cedef
VS
1587
1588 /* current hardware state */
820c1980 1589 struct ilk_wm_values hw;
53615a5e
VS
1590 } wm;
1591
c67a470b
PZ
1592 struct i915_package_c8 pc8;
1593
8a187455
PZ
1594 struct i915_runtime_pm pm;
1595
231f42a4
DV
1596 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1597 * here! */
1598 struct i915_dri1_state dri1;
db1b76ca
DV
1599 /* Old ums support infrastructure, same warning applies. */
1600 struct i915_ums_state ums;
62d5d69b
MK
1601
1602 u32 suspend_count;
1da177e4
LT
1603} drm_i915_private_t;
1604
2c1792a1
CW
1605static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1606{
1607 return dev->dev_private;
1608}
1609
b4519513
CW
1610/* Iterate over initialised rings */
1611#define for_each_ring(ring__, dev_priv__, i__) \
1612 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1613 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1614
b1d7e4b4
WF
1615enum hdmi_force_audio {
1616 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1617 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1618 HDMI_AUDIO_AUTO, /* trust EDID */
1619 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1620};
1621
190d6cd5 1622#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1623
37e680a1
CW
1624struct drm_i915_gem_object_ops {
1625 /* Interface between the GEM object and its backing storage.
1626 * get_pages() is called once prior to the use of the associated set
1627 * of pages before to binding them into the GTT, and put_pages() is
1628 * called after we no longer need them. As we expect there to be
1629 * associated cost with migrating pages between the backing storage
1630 * and making them available for the GPU (e.g. clflush), we may hold
1631 * onto the pages after they are no longer referenced by the GPU
1632 * in case they may be used again shortly (for example migrating the
1633 * pages to a different memory domain within the GTT). put_pages()
1634 * will therefore most likely be called when the object itself is
1635 * being released or under memory pressure (where we attempt to
1636 * reap pages for the shrinker).
1637 */
1638 int (*get_pages)(struct drm_i915_gem_object *);
1639 void (*put_pages)(struct drm_i915_gem_object *);
1640};
1641
673a394b 1642struct drm_i915_gem_object {
c397b908 1643 struct drm_gem_object base;
673a394b 1644
37e680a1
CW
1645 const struct drm_i915_gem_object_ops *ops;
1646
2f633156
BW
1647 /** List of VMAs backed by this object */
1648 struct list_head vma_list;
1649
c1ad11fc
CW
1650 /** Stolen memory for this object, instead of being backed by shmem. */
1651 struct drm_mm_node *stolen;
35c20a60 1652 struct list_head global_list;
673a394b 1653
69dc4987 1654 struct list_head ring_list;
b25cb2f8
BW
1655 /** Used in execbuf to temporarily hold a ref */
1656 struct list_head obj_exec_link;
673a394b
EA
1657
1658 /**
65ce3027
CW
1659 * This is set if the object is on the active lists (has pending
1660 * rendering and so a non-zero seqno), and is not set if it i s on
1661 * inactive (ready to be unbound) list.
673a394b 1662 */
0206e353 1663 unsigned int active:1;
673a394b
EA
1664
1665 /**
1666 * This is set if the object has been written to since last bound
1667 * to the GTT
1668 */
0206e353 1669 unsigned int dirty:1;
778c3544
DV
1670
1671 /**
1672 * Fence register bits (if any) for this object. Will be set
1673 * as needed when mapped into the GTT.
1674 * Protected by dev->struct_mutex.
778c3544 1675 */
4b9de737 1676 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1677
778c3544
DV
1678 /**
1679 * Advice: are the backing pages purgeable?
1680 */
0206e353 1681 unsigned int madv:2;
778c3544 1682
778c3544
DV
1683 /**
1684 * Current tiling mode for the object.
1685 */
0206e353 1686 unsigned int tiling_mode:2;
5d82e3e6
CW
1687 /**
1688 * Whether the tiling parameters for the currently associated fence
1689 * register have changed. Note that for the purposes of tracking
1690 * tiling changes we also treat the unfenced register, the register
1691 * slot that the object occupies whilst it executes a fenced
1692 * command (such as BLT on gen2/3), as a "fence".
1693 */
1694 unsigned int fence_dirty:1;
778c3544 1695
75e9e915
DV
1696 /**
1697 * Is the object at the current location in the gtt mappable and
1698 * fenceable? Used to avoid costly recalculations.
1699 */
0206e353 1700 unsigned int map_and_fenceable:1;
75e9e915 1701
fb7d516a
DV
1702 /**
1703 * Whether the current gtt mapping needs to be mappable (and isn't just
1704 * mappable by accident). Track pin and fault separate for a more
1705 * accurate mappable working set.
1706 */
0206e353
AJ
1707 unsigned int fault_mappable:1;
1708 unsigned int pin_mappable:1;
cc98b413 1709 unsigned int pin_display:1;
fb7d516a 1710
caea7476
CW
1711 /*
1712 * Is the GPU currently using a fence to access this buffer,
1713 */
1714 unsigned int pending_fenced_gpu_access:1;
1715 unsigned int fenced_gpu_access:1;
1716
651d794f 1717 unsigned int cache_level:3;
93dfb40c 1718
7bddb01f 1719 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1720 unsigned int has_global_gtt_mapping:1;
9da3da66 1721 unsigned int has_dma_mapping:1;
7bddb01f 1722
9da3da66 1723 struct sg_table *pages;
a5570178 1724 int pages_pin_count;
673a394b 1725
1286ff73 1726 /* prime dma-buf support */
9a70cc2a
DA
1727 void *dma_buf_vmapping;
1728 int vmapping_count;
1729
caea7476
CW
1730 struct intel_ring_buffer *ring;
1731
1c293ea3 1732 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1733 uint32_t last_read_seqno;
1734 uint32_t last_write_seqno;
caea7476
CW
1735 /** Breadcrumb of last fenced GPU access to the buffer. */
1736 uint32_t last_fenced_seqno;
673a394b 1737
778c3544 1738 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1739 uint32_t stride;
673a394b 1740
80075d49
DV
1741 /** References from framebuffers, locks out tiling changes. */
1742 unsigned long framebuffer_references;
1743
280b713b 1744 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1745 unsigned long *bit_17;
280b713b 1746
79e53945 1747 /** User space pin count and filp owning the pin */
aa5f8021 1748 unsigned long user_pin_count;
79e53945 1749 struct drm_file *pin_filp;
71acb5eb
DA
1750
1751 /** for phy allocated objects */
1752 struct drm_i915_gem_phys_object *phys_obj;
673a394b
EA
1753};
1754
62b8b215 1755#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1756
673a394b
EA
1757/**
1758 * Request queue structure.
1759 *
1760 * The request queue allows us to note sequence numbers that have been emitted
1761 * and may be associated with active buffers to be retired.
1762 *
1763 * By keeping this list, we can avoid having to do questionable
1764 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1765 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1766 */
1767struct drm_i915_gem_request {
852835f3
ZN
1768 /** On Which ring this request was generated */
1769 struct intel_ring_buffer *ring;
1770
673a394b
EA
1771 /** GEM sequence number associated with this request. */
1772 uint32_t seqno;
1773
7d736f4f
MK
1774 /** Position in the ringbuffer of the start of the request */
1775 u32 head;
1776
1777 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1778 u32 tail;
1779
0e50e96b
MK
1780 /** Context related to this request */
1781 struct i915_hw_context *ctx;
1782
7d736f4f
MK
1783 /** Batch buffer related to this request if any */
1784 struct drm_i915_gem_object *batch_obj;
1785
673a394b
EA
1786 /** Time at which this request was emitted, in jiffies. */
1787 unsigned long emitted_jiffies;
1788
b962442e 1789 /** global list entry for this request */
673a394b 1790 struct list_head list;
b962442e 1791
f787a5f5 1792 struct drm_i915_file_private *file_priv;
b962442e
EA
1793 /** file_priv list entry for this request */
1794 struct list_head client_list;
673a394b
EA
1795};
1796
1797struct drm_i915_file_private {
b29c19b6 1798 struct drm_i915_private *dev_priv;
ab0e7ff9 1799 struct drm_file *file;
b29c19b6 1800
673a394b 1801 struct {
99057c81 1802 spinlock_t lock;
b962442e 1803 struct list_head request_list;
b29c19b6 1804 struct delayed_work idle_work;
673a394b 1805 } mm;
40521054 1806 struct idr context_idr;
e59ec13d 1807
0eea67eb 1808 struct i915_hw_context *private_default_ctx;
b29c19b6 1809 atomic_t rps_wait_boost;
673a394b
EA
1810};
1811
5c969aa7 1812#define INTEL_INFO(dev) (&to_i915(dev)->info)
cae5852d 1813
ffbab09b
VS
1814#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1815#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
cae5852d 1816#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
ffbab09b 1817#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
cae5852d 1818#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
ffbab09b
VS
1819#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1820#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
cae5852d
ZN
1821#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1822#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1823#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
ffbab09b 1824#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
cae5852d 1825#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
ffbab09b
VS
1826#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1827#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
cae5852d
ZN
1828#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1829#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
ffbab09b 1830#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
4b65177b 1831#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
ffbab09b
VS
1832#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1833 (dev)->pdev->device == 0x0152 || \
1834 (dev)->pdev->device == 0x015a)
1835#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1836 (dev)->pdev->device == 0x0106 || \
1837 (dev)->pdev->device == 0x010A)
70a3eb7a 1838#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1839#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
4e8058a2 1840#define IS_BROADWELL(dev) (INTEL_INFO(dev)->gen == 8)
cae5852d 1841#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 1842#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
ffbab09b 1843 ((dev)->pdev->device & 0xFF00) == 0x0C00)
5dd8c4c3
BW
1844#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
1845 (((dev)->pdev->device & 0xf) == 0x2 || \
1846 ((dev)->pdev->device & 0xf) == 0x6 || \
1847 ((dev)->pdev->device & 0xf) == 0xe))
1848#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
ffbab09b 1849 ((dev)->pdev->device & 0xFF00) == 0x0A00)
5dd8c4c3 1850#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
9435373e 1851#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
ffbab09b 1852 ((dev)->pdev->device & 0x00F0) == 0x0020)
b833d685 1853#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 1854
85436696
JB
1855/*
1856 * The genX designation typically refers to the render engine, so render
1857 * capability related checks should use IS_GEN, while display and other checks
1858 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1859 * chips, etc.).
1860 */
cae5852d
ZN
1861#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1862#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1863#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1864#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1865#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1866#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 1867#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
cae5852d 1868
73ae478c
BW
1869#define RENDER_RING (1<<RCS)
1870#define BSD_RING (1<<VCS)
1871#define BLT_RING (1<<BCS)
1872#define VEBOX_RING (1<<VECS)
1873#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
1874#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
1875#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
3d29b842 1876#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
651d794f 1877#define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
cae5852d
ZN
1878#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1879
254f965c 1880#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
246cbfb5 1881#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6 && !IS_VALLEYVIEW(dev))
c5dc5cec
BW
1882#define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev) \
1883 && !IS_BROADWELL(dev))
1884#define USES_PPGTT(dev) intel_enable_ppgtt(dev, false)
7e0d96bc 1885#define USES_FULL_PPGTT(dev) intel_enable_ppgtt(dev, true)
1d2a314c 1886
05394f39 1887#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1888#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1889
b45305fc
DV
1890/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1891#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1892
cae5852d
ZN
1893/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1894 * rows, which changed the alignment requirements and fence programming.
1895 */
1896#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1897 IS_I915GM(dev)))
1898#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1899#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1900#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
1901#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1902#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
1903
1904#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1905#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 1906#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1907
2a114cc1 1908#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 1909
dd93be58 1910#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 1911#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
ed8546ac 1912#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
7c6c2652 1913#define HAS_PC8(dev) (IS_HASWELL(dev)) /* XXX HSW:ULX */
df4547d8 1914#define HAS_RUNTIME_PM(dev) (IS_HASWELL(dev))
affa9354 1915
17a303ec
PZ
1916#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1917#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1918#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1919#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1920#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1921#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1922
2c1792a1 1923#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
eb877ebf 1924#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1925#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1926#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 1927#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 1928#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 1929
040d2baa
BW
1930/* DPF == dynamic parity feature */
1931#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1932#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 1933
c8735b0c
BW
1934#define GT_FREQUENCY_MULTIPLIER 50
1935
05394f39
CW
1936#include "i915_trace.h"
1937
baa70943 1938extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
1939extern int i915_max_ioctl;
1940
6a9ee8af
DA
1941extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1942extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1943extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1944extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1945
d330a953
JN
1946/* i915_params.c */
1947struct i915_params {
1948 int modeset;
1949 int panel_ignore_lid;
1950 unsigned int powersave;
1951 int semaphores;
1952 unsigned int lvds_downclock;
1953 int lvds_channel_mode;
1954 int panel_use_ssc;
1955 int vbt_sdvo_panel_type;
1956 int enable_rc6;
1957 int enable_fbc;
d330a953
JN
1958 int enable_ppgtt;
1959 int enable_psr;
1960 unsigned int preliminary_hw_support;
1961 int disable_power_well;
1962 int enable_ips;
d330a953
JN
1963 int enable_pc8;
1964 int pc8_timeout;
e5aa6541
DL
1965 int invert_brightness;
1966 /* leave bools at the end to not create holes */
1967 bool enable_hangcheck;
1968 bool fastboot;
d330a953
JN
1969 bool prefault_disable;
1970 bool reset;
a0bae57f 1971 bool disable_display;
d330a953
JN
1972};
1973extern struct i915_params i915 __read_mostly;
1974
1da177e4 1975 /* i915_dma.c */
d05c617e 1976void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 1977extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1978extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1979extern int i915_driver_unload(struct drm_device *);
673a394b 1980extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1981extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1982extern void i915_driver_preclose(struct drm_device *dev,
1983 struct drm_file *file_priv);
673a394b
EA
1984extern void i915_driver_postclose(struct drm_device *dev,
1985 struct drm_file *file_priv);
84b1fd10 1986extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 1987#ifdef CONFIG_COMPAT
0d6aa60b
DA
1988extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1989 unsigned long arg);
c43b5634 1990#endif
673a394b 1991extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1992 struct drm_clip_rect *box,
1993 int DR1, int DR4);
8e96d9c4 1994extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 1995extern int i915_reset(struct drm_device *dev);
7648fa99
JB
1996extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1997extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1998extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1999extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2000
073f34d9 2001extern void intel_console_resume(struct work_struct *work);
af6061af 2002
1da177e4 2003/* i915_irq.c */
10cd45b6 2004void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2005__printf(3, 4)
2006void i915_handle_error(struct drm_device *dev, bool wedged,
2007 const char *fmt, ...);
1da177e4 2008
76c3552f
D
2009void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2010 int new_delay);
f71d4af4 2011extern void intel_irq_init(struct drm_device *dev);
20afbda2 2012extern void intel_hpd_init(struct drm_device *dev);
907b28c5
CW
2013
2014extern void intel_uncore_sanitize(struct drm_device *dev);
2015extern void intel_uncore_early_sanitize(struct drm_device *dev);
2016extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2017extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2018extern void intel_uncore_fini(struct drm_device *dev);
b1f14ad0 2019
7c463586 2020void
755e9019
ID
2021i915_enable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe,
2022 u32 status_mask);
7c463586
KP
2023
2024void
755e9019
ID
2025i915_disable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe,
2026 u32 status_mask);
7c463586 2027
673a394b
EA
2028/* i915_gem.c */
2029int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2030 struct drm_file *file_priv);
2031int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2032 struct drm_file *file_priv);
2033int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2034 struct drm_file *file_priv);
2035int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2036 struct drm_file *file_priv);
2037int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2038 struct drm_file *file_priv);
de151cf6
JB
2039int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2040 struct drm_file *file_priv);
673a394b
EA
2041int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2042 struct drm_file *file_priv);
2043int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2044 struct drm_file *file_priv);
2045int i915_gem_execbuffer(struct drm_device *dev, void *data,
2046 struct drm_file *file_priv);
76446cac
JB
2047int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2048 struct drm_file *file_priv);
673a394b
EA
2049int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2050 struct drm_file *file_priv);
2051int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2052 struct drm_file *file_priv);
2053int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2054 struct drm_file *file_priv);
199adf40
BW
2055int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2056 struct drm_file *file);
2057int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2058 struct drm_file *file);
673a394b
EA
2059int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2060 struct drm_file *file_priv);
3ef94daa
CW
2061int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2062 struct drm_file *file_priv);
673a394b
EA
2063int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2064 struct drm_file *file_priv);
2065int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2066 struct drm_file *file_priv);
2067int i915_gem_set_tiling(struct drm_device *dev, void *data,
2068 struct drm_file *file_priv);
2069int i915_gem_get_tiling(struct drm_device *dev, void *data,
2070 struct drm_file *file_priv);
5a125c3c
EA
2071int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2072 struct drm_file *file_priv);
23ba4fd0
BW
2073int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2074 struct drm_file *file_priv);
673a394b 2075void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
2076void *i915_gem_object_alloc(struct drm_device *dev);
2077void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2078void i915_gem_object_init(struct drm_i915_gem_object *obj,
2079 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2080struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2081 size_t size);
7e0d96bc
BW
2082void i915_init_vm(struct drm_i915_private *dev_priv,
2083 struct i915_address_space *vm);
673a394b 2084void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2085void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2086
1ec9e26d
DV
2087#define PIN_MAPPABLE 0x1
2088#define PIN_NONBLOCK 0x2
bf3d149b 2089#define PIN_GLOBAL 0x4
2021746e 2090int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 2091 struct i915_address_space *vm,
2021746e 2092 uint32_t alignment,
1ec9e26d 2093 unsigned flags);
07fe0b12 2094int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2095int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2096void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2097void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 2098void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 2099
37e680a1 2100int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
2101static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2102{
67d5a50c
ID
2103 struct sg_page_iter sg_iter;
2104
2105 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 2106 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
2107
2108 return NULL;
9da3da66 2109}
a5570178
CW
2110static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2111{
2112 BUG_ON(obj->pages == NULL);
2113 obj->pages_pin_count++;
2114}
2115static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2116{
2117 BUG_ON(obj->pages_pin_count == 0);
2118 obj->pages_pin_count--;
2119}
2120
54cf91dc 2121int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b
BW
2122int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2123 struct intel_ring_buffer *to);
e2d05a8b
BW
2124void i915_vma_move_to_active(struct i915_vma *vma,
2125 struct intel_ring_buffer *ring);
ff72145b
DA
2126int i915_gem_dumb_create(struct drm_file *file_priv,
2127 struct drm_device *dev,
2128 struct drm_mode_create_dumb *args);
2129int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2130 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2131/**
2132 * Returns true if seq1 is later than seq2.
2133 */
2134static inline bool
2135i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2136{
2137 return (int32_t)(seq1 - seq2) >= 0;
2138}
2139
fca26bb4
MK
2140int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2141int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2142int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2143int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2144
9a5a53b3 2145static inline bool
1690e1eb
CW
2146i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
2147{
2148 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2149 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2150 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
2151 return true;
2152 } else
2153 return false;
1690e1eb
CW
2154}
2155
2156static inline void
2157i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
2158{
2159 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2160 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
b8c3af76 2161 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
1690e1eb
CW
2162 dev_priv->fence_regs[obj->fence_reg].pin_count--;
2163 }
2164}
2165
8d9fc7fd
CW
2166struct drm_i915_gem_request *
2167i915_gem_find_active_request(struct intel_ring_buffer *ring);
2168
b29c19b6 2169bool i915_gem_retire_requests(struct drm_device *dev);
33196ded 2170int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2171 bool interruptible);
1f83fee0
DV
2172static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2173{
2174 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2175 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2176}
2177
2178static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2179{
2ac0f450
MK
2180 return atomic_read(&error->reset_counter) & I915_WEDGED;
2181}
2182
2183static inline u32 i915_reset_count(struct i915_gpu_error *error)
2184{
2185 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2186}
a71d8d94 2187
069efc1d 2188void i915_gem_reset(struct drm_device *dev);
000433b6 2189bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2190int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2191int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 2192int __must_check i915_gem_init_hw(struct drm_device *dev);
c3787e2e 2193int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
f691e2f4 2194void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2195void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2196int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2197int __must_check i915_gem_suspend(struct drm_device *dev);
0025c077
MK
2198int __i915_add_request(struct intel_ring_buffer *ring,
2199 struct drm_file *file,
7d736f4f 2200 struct drm_i915_gem_object *batch_obj,
0025c077
MK
2201 u32 *seqno);
2202#define i915_add_request(ring, seqno) \
854c94a7 2203 __i915_add_request(ring, NULL, NULL, seqno)
199b2bc2
BW
2204int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
2205 uint32_t seqno);
de151cf6 2206int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2207int __must_check
2208i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2209 bool write);
2210int __must_check
dabdfe02
CW
2211i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2212int __must_check
2da3b9b9
CW
2213i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2214 u32 alignment,
2021746e 2215 struct intel_ring_buffer *pipelined);
cc98b413 2216void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
71acb5eb 2217int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 2218 struct drm_i915_gem_object *obj,
6eeefaf3
CW
2219 int id,
2220 int align);
71acb5eb 2221void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 2222 struct drm_i915_gem_object *obj);
71acb5eb 2223void i915_gem_free_all_phys_object(struct drm_device *dev);
b29c19b6 2224int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2225void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2226
0fa87796
ID
2227uint32_t
2228i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2229uint32_t
d865110c
ID
2230i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2231 int tiling_mode, bool fenced);
467cffba 2232
e4ffd173
CW
2233int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2234 enum i915_cache_level cache_level);
2235
1286ff73
DV
2236struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2237 struct dma_buf *dma_buf);
2238
2239struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2240 struct drm_gem_object *gem_obj, int flags);
2241
19b2dbde
CW
2242void i915_gem_restore_fences(struct drm_device *dev);
2243
a70a3148
BW
2244unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2245 struct i915_address_space *vm);
2246bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2247bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2248 struct i915_address_space *vm);
2249unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2250 struct i915_address_space *vm);
2251struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2252 struct i915_address_space *vm);
accfef2e
BW
2253struct i915_vma *
2254i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2255 struct i915_address_space *vm);
5c2abbea
BW
2256
2257struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
d7f46fc4
BW
2258static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2259 struct i915_vma *vma;
2260 list_for_each_entry(vma, &obj->vma_list, vma_link)
2261 if (vma->pin_count > 0)
2262 return true;
2263 return false;
2264}
5c2abbea 2265
a70a3148
BW
2266/* Some GGTT VM helpers */
2267#define obj_to_ggtt(obj) \
2268 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2269static inline bool i915_is_ggtt(struct i915_address_space *vm)
2270{
2271 struct i915_address_space *ggtt =
2272 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2273 return vm == ggtt;
2274}
2275
2276static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2277{
2278 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2279}
2280
2281static inline unsigned long
2282i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2283{
2284 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2285}
2286
2287static inline unsigned long
2288i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2289{
2290 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2291}
c37e2204
BW
2292
2293static inline int __must_check
2294i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2295 uint32_t alignment,
1ec9e26d 2296 unsigned flags)
c37e2204 2297{
bf3d149b 2298 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment, flags | PIN_GLOBAL);
c37e2204 2299}
a70a3148 2300
b287110e
DV
2301static inline int
2302i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2303{
2304 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2305}
2306
2307void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2308
254f965c 2309/* i915_gem_context.c */
0eea67eb 2310#define ctx_to_ppgtt(ctx) container_of((ctx)->vm, struct i915_hw_ppgtt, base)
8245be31 2311int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2312void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 2313void i915_gem_context_reset(struct drm_device *dev);
e422b888 2314int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 2315int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 2316void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841 2317int i915_switch_context(struct intel_ring_buffer *ring,
41bde553
BW
2318 struct drm_file *file, struct i915_hw_context *to);
2319struct i915_hw_context *
2320i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b
MK
2321void i915_gem_context_free(struct kref *ctx_ref);
2322static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2323{
c482972a
BW
2324 if (ctx->obj && HAS_HW_CONTEXTS(ctx->obj->base.dev))
2325 kref_get(&ctx->ref);
dce3271b
MK
2326}
2327
2328static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2329{
c482972a
BW
2330 if (ctx->obj && HAS_HW_CONTEXTS(ctx->obj->base.dev))
2331 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
2332}
2333
3fac8978
MK
2334static inline bool i915_gem_context_is_default(const struct i915_hw_context *c)
2335{
2336 return c->id == DEFAULT_CONTEXT_ID;
2337}
2338
84624813
BW
2339int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2340 struct drm_file *file);
2341int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2342 struct drm_file *file);
1286ff73 2343
679845ed
BW
2344/* i915_gem_evict.c */
2345int __must_check i915_gem_evict_something(struct drm_device *dev,
2346 struct i915_address_space *vm,
2347 int min_size,
2348 unsigned alignment,
2349 unsigned cache_level,
1ec9e26d 2350 unsigned flags);
679845ed
BW
2351int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2352int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 2353
76aaf220 2354/* i915_gem_gtt.c */
828c7908
BW
2355void i915_check_and_clear_faults(struct drm_device *dev);
2356void i915_gem_suspend_gtt_mappings(struct drm_device *dev);
76aaf220 2357void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907 2358int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
74163907 2359void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
d7e5008f
BW
2360void i915_gem_init_global_gtt(struct drm_device *dev);
2361void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2362 unsigned long mappable_end, unsigned long end);
e76e9aeb 2363int i915_gem_gtt_init(struct drm_device *dev);
d09105c6 2364static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2365{
2366 if (INTEL_INFO(dev)->gen < 6)
2367 intel_gtt_chipset_flush();
2368}
246cbfb5 2369int i915_gem_init_ppgtt(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt);
93a25a9e 2370bool intel_enable_ppgtt(struct drm_device *dev, bool full);
246cbfb5 2371
9797fbfb
CW
2372/* i915_gem_stolen.c */
2373int i915_gem_init_stolen(struct drm_device *dev);
11be49eb
CW
2374int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2375void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2376void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2377struct drm_i915_gem_object *
2378i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2379struct drm_i915_gem_object *
2380i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2381 u32 stolen_offset,
2382 u32 gtt_offset,
2383 u32 size);
0104fdbb 2384void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
9797fbfb 2385
673a394b 2386/* i915_gem_tiling.c */
2c1792a1 2387static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67
CW
2388{
2389 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2390
2391 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2392 obj->tiling_mode != I915_TILING_NONE;
2393}
2394
673a394b 2395void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2396void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2397void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2398
2399/* i915_gem_debug.c */
23bc5982
CW
2400#if WATCH_LISTS
2401int i915_verify_lists(struct drm_device *dev);
673a394b 2402#else
23bc5982 2403#define i915_verify_lists(dev) 0
673a394b 2404#endif
1da177e4 2405
2017263e 2406/* i915_debugfs.c */
27c202ad
BG
2407int i915_debugfs_init(struct drm_minor *minor);
2408void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 2409#ifdef CONFIG_DEBUG_FS
07144428
DL
2410void intel_display_crc_init(struct drm_device *dev);
2411#else
f8c168fa 2412static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 2413#endif
84734a04
MK
2414
2415/* i915_gpu_error.c */
edc3d884
MK
2416__printf(2, 3)
2417void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2418int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2419 const struct i915_error_state_file_priv *error);
4dc955f7
MK
2420int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2421 size_t count, loff_t pos);
2422static inline void i915_error_state_buf_release(
2423 struct drm_i915_error_state_buf *eb)
2424{
2425 kfree(eb->buf);
2426}
58174462
MK
2427void i915_capture_error_state(struct drm_device *dev, bool wedge,
2428 const char *error_msg);
84734a04
MK
2429void i915_error_state_get(struct drm_device *dev,
2430 struct i915_error_state_file_priv *error_priv);
2431void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2432void i915_destroy_error_state(struct drm_device *dev);
2433
2434void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2435const char *i915_cache_level_str(int type);
2017263e 2436
317c35d1
JB
2437/* i915_suspend.c */
2438extern int i915_save_state(struct drm_device *dev);
2439extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2440
d8157a36
DV
2441/* i915_ums.c */
2442void i915_save_display_reg(struct drm_device *dev);
2443void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2444
0136db58
BW
2445/* i915_sysfs.c */
2446void i915_setup_sysfs(struct drm_device *dev_priv);
2447void i915_teardown_sysfs(struct drm_device *dev_priv);
2448
f899fc64
CW
2449/* intel_i2c.c */
2450extern int intel_setup_gmbus(struct drm_device *dev);
2451extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2452static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2453{
2ed06c93 2454 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2455}
2456
2457extern struct i2c_adapter *intel_gmbus_get_adapter(
2458 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2459extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2460extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2461static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2462{
2463 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2464}
f899fc64
CW
2465extern void intel_i2c_reset(struct drm_device *dev);
2466
3b617967 2467/* intel_opregion.c */
9c4b0a68 2468struct intel_encoder;
44834a67
CW
2469extern int intel_opregion_setup(struct drm_device *dev);
2470#ifdef CONFIG_ACPI
2471extern void intel_opregion_init(struct drm_device *dev);
2472extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2473extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
2474extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2475 bool enable);
ecbc5cf3
JN
2476extern int intel_opregion_notify_adapter(struct drm_device *dev,
2477 pci_power_t state);
65e082c9 2478#else
44834a67
CW
2479static inline void intel_opregion_init(struct drm_device *dev) { return; }
2480static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2481static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
2482static inline int
2483intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2484{
2485 return 0;
2486}
ecbc5cf3
JN
2487static inline int
2488intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2489{
2490 return 0;
2491}
65e082c9 2492#endif
8ee1c3db 2493
723bfd70
JB
2494/* intel_acpi.c */
2495#ifdef CONFIG_ACPI
2496extern void intel_register_dsm_handler(void);
2497extern void intel_unregister_dsm_handler(void);
2498#else
2499static inline void intel_register_dsm_handler(void) { return; }
2500static inline void intel_unregister_dsm_handler(void) { return; }
2501#endif /* CONFIG_ACPI */
2502
79e53945 2503/* modesetting */
f817586c 2504extern void intel_modeset_init_hw(struct drm_device *dev);
7d708ee4 2505extern void intel_modeset_suspend_hw(struct drm_device *dev);
79e53945 2506extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2507extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2508extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 2509extern void intel_connector_unregister(struct intel_connector *);
28d52043 2510extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2511extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2512 bool force_restore);
44cec740 2513extern void i915_redisable_vga(struct drm_device *dev);
04098753 2514extern void i915_redisable_vga_power_on(struct drm_device *dev);
ee5382ae 2515extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 2516extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2517extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2518extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2519extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84
JB
2520extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2521extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2522extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
0206e353
AJ
2523extern void intel_detect_pch(struct drm_device *dev);
2524extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2525extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2526
2911a35b 2527extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2528int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2529 struct drm_file *file);
b6359918
MK
2530int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2531 struct drm_file *file);
575155a9 2532
6ef3d427
CW
2533/* overlay */
2534extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2535extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2536 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2537
2538extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2539extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2540 struct drm_device *dev,
2541 struct intel_display_error_state *error);
6ef3d427 2542
b7287d80
BW
2543/* On SNB platform, before reading ring registers forcewake bit
2544 * must be set to prevent GT core from power down and stale values being
2545 * returned.
2546 */
c8d9a590
D
2547void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2548void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
e998c40f 2549void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
b7287d80 2550
42c0526c
BW
2551int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2552int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2553
2554/* intel_sideband.c */
64936258
JN
2555u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2556void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2557u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
2558u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2559void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2560u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2561void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2562u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2563void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
2564u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2565void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
2566u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2567void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
2568u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2569void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
2570u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2571 enum intel_sbi_destination destination);
2572void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2573 enum intel_sbi_destination destination);
e9fe51c6
SK
2574u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2575void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 2576
2ec3815f
VS
2577int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2578int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
42c0526c 2579
940aece4
D
2580void vlv_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2581void vlv_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
2582
2583#define FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg) \
2584 (((reg) >= 0x2000 && (reg) < 0x4000) ||\
2585 ((reg) >= 0x5000 && (reg) < 0x8000) ||\
2586 ((reg) >= 0xB000 && (reg) < 0x12000) ||\
2587 ((reg) >= 0x2E000 && (reg) < 0x30000))
2588
2589#define FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg)\
2590 (((reg) >= 0x12000 && (reg) < 0x14000) ||\
2591 ((reg) >= 0x22000 && (reg) < 0x24000) ||\
2592 ((reg) >= 0x30000 && (reg) < 0x40000))
2593
c8d9a590
D
2594#define FORCEWAKE_RENDER (1 << 0)
2595#define FORCEWAKE_MEDIA (1 << 1)
2596#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2597
2598
0b274481
BW
2599#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2600#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2601
2602#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2603#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2604#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2605#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2606
2607#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2608#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2609#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2610#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2611
2612#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2613#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d
ZN
2614
2615#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2616#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2617
55bc60db
VS
2618/* "Broadcast RGB" property */
2619#define INTEL_BROADCAST_RGB_AUTO 0
2620#define INTEL_BROADCAST_RGB_FULL 1
2621#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2622
766aa1c4
VS
2623static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2624{
2625 if (HAS_PCH_SPLIT(dev))
2626 return CPU_VGACNTRL;
2627 else if (IS_VALLEYVIEW(dev))
2628 return VLV_VGACNTRL;
2629 else
2630 return VGACNTRL;
2631}
2632
2bb4629a
VS
2633static inline void __user *to_user_ptr(u64 address)
2634{
2635 return (void __user *)(uintptr_t)address;
2636}
2637
df97729f
ID
2638static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2639{
2640 unsigned long j = msecs_to_jiffies(m);
2641
2642 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2643}
2644
2645static inline unsigned long
2646timespec_to_jiffies_timeout(const struct timespec *value)
2647{
2648 unsigned long j = timespec_to_jiffies(value);
2649
2650 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2651}
2652
dce56b3c
PZ
2653/*
2654 * If you need to wait X milliseconds between events A and B, but event B
2655 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2656 * when event A happened, then just before event B you call this function and
2657 * pass the timestamp as the first argument, and X as the second argument.
2658 */
2659static inline void
2660wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2661{
ec5e0cfb 2662 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
2663
2664 /*
2665 * Don't re-read the value of "jiffies" every time since it may change
2666 * behind our back and break the math.
2667 */
2668 tmp_jiffies = jiffies;
2669 target_jiffies = timestamp_jiffies +
2670 msecs_to_jiffies_timeout(to_wait_ms);
2671
2672 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
2673 remaining_jiffies = target_jiffies - tmp_jiffies;
2674 while (remaining_jiffies)
2675 remaining_jiffies =
2676 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
2677 }
2678}
2679
1da177e4 2680#endif