]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Always call fence-lost prior to removing the fence
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0839ccb8 38#include <linux/io-mapping.h>
f899fc64 39#include <linux/i2c.h>
c167a6fc 40#include <linux/i2c-algo-bit.h>
0ade6386 41#include <drm/intel-gtt.h>
aaa6fd2a 42#include <linux/backlight.h>
2911a35b 43#include <linux/intel-iommu.h>
742cbee8 44#include <linux/kref.h>
9ee32fea 45#include <linux/pm_qos.h>
585fb111 46
1da177e4
LT
47/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
673a394b 54#define DRIVER_DATE "20080730"
1da177e4 55
317c35d1
JB
56enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
9db4a9c7
JB
59 PIPE_C,
60 I915_MAX_PIPES
317c35d1 61};
9db4a9c7 62#define pipe_name(p) ((p) + 'A')
317c35d1 63
a5c961d1
PZ
64enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69};
70#define transcoder_name(t) ((t) + 'A')
71
80824003
JB
72enum plane {
73 PLANE_A = 0,
74 PLANE_B,
9db4a9c7 75 PLANE_C,
80824003 76};
9db4a9c7 77#define plane_name(p) ((p) + 'A')
52440211 78
2b139522
ED
79enum port {
80 PORT_A = 0,
81 PORT_B,
82 PORT_C,
83 PORT_D,
84 PORT_E,
85 I915_MAX_PORTS
86};
87#define port_name(p) ((p) + 'A')
88
2a2d5482
CW
89#define I915_GEM_GPU_DOMAINS \
90 (I915_GEM_DOMAIN_RENDER | \
91 I915_GEM_DOMAIN_SAMPLER | \
92 I915_GEM_DOMAIN_COMMAND | \
93 I915_GEM_DOMAIN_INSTRUCTION | \
94 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 95
7eb552ae 96#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
9db4a9c7 97
6c2b7c12
DV
98#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
99 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
100 if ((intel_encoder)->base.crtc == (__crtc))
101
ee7b9f93
JB
102struct intel_pch_pll {
103 int refcount; /* count of number of CRTCs sharing this PLL */
104 int active; /* count of number of active CRTCs (i.e. DPMS on) */
105 bool on; /* is the PLL actually active? Disabled during modeset */
106 int pll_reg;
107 int fp0_reg;
108 int fp1_reg;
109};
110#define I915_NUM_PLLS 2
111
e69d0bc1
DV
112/* Used by dp and fdi links */
113struct intel_link_m_n {
114 uint32_t tu;
115 uint32_t gmch_m;
116 uint32_t gmch_n;
117 uint32_t link_m;
118 uint32_t link_n;
119};
120
121void intel_link_compute_m_n(int bpp, int nlanes,
122 int pixel_clock, int link_clock,
123 struct intel_link_m_n *m_n);
124
6441ab5f
PZ
125struct intel_ddi_plls {
126 int spll_refcount;
127 int wrpll1_refcount;
128 int wrpll2_refcount;
129};
130
1da177e4
LT
131/* Interface history:
132 *
133 * 1.1: Original.
0d6aa60b
DA
134 * 1.2: Add Power Management
135 * 1.3: Add vblank support
de227f5f 136 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 137 * 1.5: Add vblank pipe configuration
2228ed67
MD
138 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
139 * - Support vertical blank on secondary display pipe
1da177e4
LT
140 */
141#define DRIVER_MAJOR 1
2228ed67 142#define DRIVER_MINOR 6
1da177e4
LT
143#define DRIVER_PATCHLEVEL 0
144
673a394b 145#define WATCH_COHERENCY 0
23bc5982 146#define WATCH_LISTS 0
42d6ab48 147#define WATCH_GTT 0
673a394b 148
71acb5eb
DA
149#define I915_GEM_PHYS_CURSOR_0 1
150#define I915_GEM_PHYS_CURSOR_1 2
151#define I915_GEM_PHYS_OVERLAY_REGS 3
152#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
153
154struct drm_i915_gem_phys_object {
155 int id;
156 struct page **page_list;
157 drm_dma_handle_t *handle;
05394f39 158 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
159};
160
0a3e67a4
JB
161struct opregion_header;
162struct opregion_acpi;
163struct opregion_swsci;
164struct opregion_asle;
8d715f00 165struct drm_i915_private;
0a3e67a4 166
8ee1c3db 167struct intel_opregion {
5bc4418b
BW
168 struct opregion_header __iomem *header;
169 struct opregion_acpi __iomem *acpi;
170 struct opregion_swsci __iomem *swsci;
171 struct opregion_asle __iomem *asle;
172 void __iomem *vbt;
01fe9dbd 173 u32 __iomem *lid_state;
8ee1c3db 174};
44834a67 175#define OPREGION_SIZE (8*1024)
8ee1c3db 176
6ef3d427
CW
177struct intel_overlay;
178struct intel_overlay_error_state;
179
7c1c2871
DA
180struct drm_i915_master_private {
181 drm_local_map_t *sarea;
182 struct _drm_i915_sarea *sarea_priv;
183};
de151cf6 184#define I915_FENCE_REG_NONE -1
4b9de737
DV
185#define I915_MAX_NUM_FENCES 16
186/* 16 fences + sign bit for FENCE_REG_NONE */
187#define I915_MAX_NUM_FENCE_BITS 5
de151cf6
JB
188
189struct drm_i915_fence_reg {
007cc8ac 190 struct list_head lru_list;
caea7476 191 struct drm_i915_gem_object *obj;
1690e1eb 192 int pin_count;
de151cf6 193};
7c1c2871 194
9b9d172d 195struct sdvo_device_mapping {
e957d772 196 u8 initialized;
9b9d172d 197 u8 dvo_port;
198 u8 slave_addr;
199 u8 dvo_wiring;
e957d772 200 u8 i2c_pin;
b1083333 201 u8 ddc_pin;
9b9d172d 202};
203
c4a1d9e4
CW
204struct intel_display_error_state;
205
63eeaf38 206struct drm_i915_error_state {
742cbee8 207 struct kref ref;
63eeaf38
JB
208 u32 eir;
209 u32 pgtbl_er;
be998e2e 210 u32 ier;
b9a3906b 211 u32 ccid;
0f3b6849
CW
212 u32 derrmr;
213 u32 forcewake;
9574b3fe 214 bool waiting[I915_NUM_RINGS];
9db4a9c7 215 u32 pipestat[I915_MAX_PIPES];
c1cd90ed
DV
216 u32 tail[I915_NUM_RINGS];
217 u32 head[I915_NUM_RINGS];
0f3b6849 218 u32 ctl[I915_NUM_RINGS];
d27b1e0e
DV
219 u32 ipeir[I915_NUM_RINGS];
220 u32 ipehr[I915_NUM_RINGS];
221 u32 instdone[I915_NUM_RINGS];
222 u32 acthd[I915_NUM_RINGS];
7e3b8737 223 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
df2b23d9 224 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
12f55818 225 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
7e3b8737
DV
226 /* our own tracking of ring head and tail */
227 u32 cpu_ring_head[I915_NUM_RINGS];
228 u32 cpu_ring_tail[I915_NUM_RINGS];
1d8f38f4 229 u32 error; /* gen6+ */
71e172e8 230 u32 err_int; /* gen7 */
c1cd90ed
DV
231 u32 instpm[I915_NUM_RINGS];
232 u32 instps[I915_NUM_RINGS];
050ee91f 233 u32 extra_instdone[I915_NUM_INSTDONE_REG];
d27b1e0e 234 u32 seqno[I915_NUM_RINGS];
9df30794 235 u64 bbaddr;
33f3f518
DV
236 u32 fault_reg[I915_NUM_RINGS];
237 u32 done_reg;
c1cd90ed 238 u32 faddr[I915_NUM_RINGS];
4b9de737 239 u64 fence[I915_MAX_NUM_FENCES];
63eeaf38 240 struct timeval time;
52d39a21
CW
241 struct drm_i915_error_ring {
242 struct drm_i915_error_object {
243 int page_count;
244 u32 gtt_offset;
245 u32 *pages[0];
8c123e54 246 } *ringbuffer, *batchbuffer, *ctx;
52d39a21
CW
247 struct drm_i915_error_request {
248 long jiffies;
249 u32 seqno;
ee4f42b1 250 u32 tail;
52d39a21
CW
251 } *requests;
252 int num_requests;
253 } ring[I915_NUM_RINGS];
9df30794 254 struct drm_i915_error_buffer {
a779e5ab 255 u32 size;
9df30794 256 u32 name;
0201f1ec 257 u32 rseqno, wseqno;
9df30794
CW
258 u32 gtt_offset;
259 u32 read_domains;
260 u32 write_domain;
4b9de737 261 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
262 s32 pinned:2;
263 u32 tiling:2;
264 u32 dirty:1;
265 u32 purgeable:1;
5d1333fc 266 s32 ring:4;
93dfb40c 267 u32 cache_level:2;
c724e8a9
CW
268 } *active_bo, *pinned_bo;
269 u32 active_bo_count, pinned_bo_count;
6ef3d427 270 struct intel_overlay_error_state *overlay;
c4a1d9e4 271 struct intel_display_error_state *display;
63eeaf38
JB
272};
273
e70236a8 274struct drm_i915_display_funcs {
ee5382ae 275 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
276 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
277 void (*disable_fbc)(struct drm_device *dev);
278 int (*get_display_clock_speed)(struct drm_device *dev);
279 int (*get_fifo_size)(struct drm_device *dev, int plane);
d210246a 280 void (*update_wm)(struct drm_device *dev);
b840d907
JB
281 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
282 uint32_t sprite_width, int pixel_size);
1f8eeabf
ED
283 void (*update_linetime_wm)(struct drm_device *dev, int pipe,
284 struct drm_display_mode *mode);
47fab737 285 void (*modeset_global_resources)(struct drm_device *dev);
f564048e
EA
286 int (*crtc_mode_set)(struct drm_crtc *crtc,
287 struct drm_display_mode *mode,
288 struct drm_display_mode *adjusted_mode,
289 int x, int y,
290 struct drm_framebuffer *old_fb);
76e5a89c
DV
291 void (*crtc_enable)(struct drm_crtc *crtc);
292 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 293 void (*off)(struct drm_crtc *crtc);
e0dac65e
WF
294 void (*write_eld)(struct drm_connector *connector,
295 struct drm_crtc *crtc);
674cf967 296 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 297 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
298 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
299 struct drm_framebuffer *fb,
300 struct drm_i915_gem_object *obj);
17638cd6
JB
301 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
302 int x, int y);
20afbda2 303 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
304 /* clock updates for mode set */
305 /* cursor updates */
306 /* render clock increase/decrease */
307 /* display clock increase/decrease */
308 /* pll clock increase/decrease */
e70236a8
JB
309};
310
990bbdad
CW
311struct drm_i915_gt_funcs {
312 void (*force_wake_get)(struct drm_i915_private *dev_priv);
313 void (*force_wake_put)(struct drm_i915_private *dev_priv);
314};
315
c96ea64e
DV
316#define DEV_INFO_FLAGS \
317 DEV_INFO_FLAG(is_mobile) DEV_INFO_SEP \
318 DEV_INFO_FLAG(is_i85x) DEV_INFO_SEP \
319 DEV_INFO_FLAG(is_i915g) DEV_INFO_SEP \
320 DEV_INFO_FLAG(is_i945gm) DEV_INFO_SEP \
321 DEV_INFO_FLAG(is_g33) DEV_INFO_SEP \
322 DEV_INFO_FLAG(need_gfx_hws) DEV_INFO_SEP \
323 DEV_INFO_FLAG(is_g4x) DEV_INFO_SEP \
324 DEV_INFO_FLAG(is_pineview) DEV_INFO_SEP \
325 DEV_INFO_FLAG(is_broadwater) DEV_INFO_SEP \
326 DEV_INFO_FLAG(is_crestline) DEV_INFO_SEP \
327 DEV_INFO_FLAG(is_ivybridge) DEV_INFO_SEP \
328 DEV_INFO_FLAG(is_valleyview) DEV_INFO_SEP \
329 DEV_INFO_FLAG(is_haswell) DEV_INFO_SEP \
330 DEV_INFO_FLAG(has_force_wake) DEV_INFO_SEP \
331 DEV_INFO_FLAG(has_fbc) DEV_INFO_SEP \
332 DEV_INFO_FLAG(has_pipe_cxsr) DEV_INFO_SEP \
333 DEV_INFO_FLAG(has_hotplug) DEV_INFO_SEP \
334 DEV_INFO_FLAG(cursor_needs_physical) DEV_INFO_SEP \
335 DEV_INFO_FLAG(has_overlay) DEV_INFO_SEP \
336 DEV_INFO_FLAG(overlay_needs_physical) DEV_INFO_SEP \
337 DEV_INFO_FLAG(supports_tv) DEV_INFO_SEP \
338 DEV_INFO_FLAG(has_bsd_ring) DEV_INFO_SEP \
339 DEV_INFO_FLAG(has_blt_ring) DEV_INFO_SEP \
340 DEV_INFO_FLAG(has_llc)
341
cfdf1fa2 342struct intel_device_info {
10fce67a 343 u32 display_mmio_offset;
7eb552ae 344 u8 num_pipes:3;
c96c3a8c 345 u8 gen;
0206e353
AJ
346 u8 is_mobile:1;
347 u8 is_i85x:1;
348 u8 is_i915g:1;
349 u8 is_i945gm:1;
350 u8 is_g33:1;
351 u8 need_gfx_hws:1;
352 u8 is_g4x:1;
353 u8 is_pineview:1;
354 u8 is_broadwater:1;
355 u8 is_crestline:1;
356 u8 is_ivybridge:1;
70a3eb7a 357 u8 is_valleyview:1;
b7884eb4 358 u8 has_force_wake:1;
4cae9ae0 359 u8 is_haswell:1;
0206e353
AJ
360 u8 has_fbc:1;
361 u8 has_pipe_cxsr:1;
362 u8 has_hotplug:1;
363 u8 cursor_needs_physical:1;
364 u8 has_overlay:1;
365 u8 overlay_needs_physical:1;
366 u8 supports_tv:1;
367 u8 has_bsd_ring:1;
368 u8 has_blt_ring:1;
3d29b842 369 u8 has_llc:1;
cfdf1fa2
KH
370};
371
7faf1ab2
DV
372enum i915_cache_level {
373 I915_CACHE_NONE = 0,
374 I915_CACHE_LLC,
375 I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
376};
377
5d4545ae
BW
378/* The Graphics Translation Table is the way in which GEN hardware translates a
379 * Graphics Virtual Address into a Physical Address. In addition to the normal
380 * collateral associated with any va->pa translations GEN hardware also has a
381 * portion of the GTT which can be mapped by the CPU and remain both coherent
382 * and correct (in cases like swizzling). That region is referred to as GMADR in
383 * the spec.
384 */
385struct i915_gtt {
386 unsigned long start; /* Start offset of used GTT */
387 size_t total; /* Total size GTT can map */
baa09f5f 388 size_t stolen_size; /* Total size of stolen memory */
5d4545ae
BW
389
390 unsigned long mappable_end; /* End offset that we can CPU map */
391 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
392 phys_addr_t mappable_base; /* PA of our GMADR */
393
394 /** "Graphics Stolen Memory" holds the global PTEs */
395 void __iomem *gsm;
a81cc00c
BW
396
397 bool do_idle_maps;
9c61a32d
BW
398 dma_addr_t scratch_page_dma;
399 struct page *scratch_page;
7faf1ab2
DV
400
401 /* global gtt ops */
baa09f5f 402 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
41907ddc
BW
403 size_t *stolen, phys_addr_t *mappable_base,
404 unsigned long *mappable_end);
baa09f5f 405 void (*gtt_remove)(struct drm_device *dev);
7faf1ab2
DV
406 void (*gtt_clear_range)(struct drm_device *dev,
407 unsigned int first_entry,
408 unsigned int num_entries);
409 void (*gtt_insert_entries)(struct drm_device *dev,
410 struct sg_table *st,
411 unsigned int pg_start,
412 enum i915_cache_level cache_level);
5d4545ae 413};
a54c0c27 414#define gtt_total_entries(gtt) ((gtt).total >> PAGE_SHIFT)
5d4545ae 415
1d2a314c
DV
416#define I915_PPGTT_PD_ENTRIES 512
417#define I915_PPGTT_PT_ENTRIES 1024
418struct i915_hw_ppgtt {
8f2c59f0 419 struct drm_device *dev;
1d2a314c
DV
420 unsigned num_pd_entries;
421 struct page **pt_pages;
422 uint32_t pd_offset;
423 dma_addr_t *pt_dma_addr;
424 dma_addr_t scratch_page_dma_addr;
def886c3
DV
425
426 /* pte functions, mirroring the interface of the global gtt. */
427 void (*clear_range)(struct i915_hw_ppgtt *ppgtt,
428 unsigned int first_entry,
429 unsigned int num_entries);
430 void (*insert_entries)(struct i915_hw_ppgtt *ppgtt,
431 struct sg_table *st,
432 unsigned int pg_start,
433 enum i915_cache_level cache_level);
3440d265 434 void (*cleanup)(struct i915_hw_ppgtt *ppgtt);
1d2a314c
DV
435};
436
40521054
BW
437
438/* This must match up with the value previously used for execbuf2.rsvd1. */
439#define DEFAULT_CONTEXT_ID 0
440struct i915_hw_context {
441 int id;
e0556841 442 bool is_initialized;
40521054
BW
443 struct drm_i915_file_private *file_priv;
444 struct intel_ring_buffer *ring;
445 struct drm_i915_gem_object *obj;
446};
447
b5e50c3f 448enum no_fbc_reason {
bed4a673 449 FBC_NO_OUTPUT, /* no outputs enabled to compress */
b5e50c3f
JB
450 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
451 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
452 FBC_MODE_TOO_LARGE, /* mode too large for compression */
453 FBC_BAD_PLANE, /* fbc not supported on plane */
454 FBC_NOT_TILED, /* buffer not tiled */
9c928d16 455 FBC_MULTIPLE_PIPES, /* more than one pipe active */
c1a9f047 456 FBC_MODULE_PARAM,
b5e50c3f
JB
457};
458
3bad0781 459enum intel_pch {
f0350830 460 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
461 PCH_IBX, /* Ibexpeak PCH */
462 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 463 PCH_LPT, /* Lynxpoint PCH */
3bad0781
ZW
464};
465
988d6ee8
PZ
466enum intel_sbi_destination {
467 SBI_ICLK,
468 SBI_MPHY,
469};
470
b690e96c 471#define QUIRK_PIPEA_FORCE (1<<0)
435793df 472#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 473#define QUIRK_INVERT_BRIGHTNESS (1<<2)
b690e96c 474
8be48d92 475struct intel_fbdev;
1630fe75 476struct intel_fbc_work;
38651674 477
c2b9152f
DV
478struct intel_gmbus {
479 struct i2c_adapter adapter;
f2ce9faf 480 u32 force_bit;
c2b9152f 481 u32 reg0;
36c785f0 482 u32 gpio_reg;
c167a6fc 483 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
484 struct drm_i915_private *dev_priv;
485};
486
f4c956ad 487struct i915_suspend_saved_registers {
ba8bbcf6
JB
488 u8 saveLBB;
489 u32 saveDSPACNTR;
490 u32 saveDSPBCNTR;
e948e994 491 u32 saveDSPARB;
ba8bbcf6
JB
492 u32 savePIPEACONF;
493 u32 savePIPEBCONF;
494 u32 savePIPEASRC;
495 u32 savePIPEBSRC;
496 u32 saveFPA0;
497 u32 saveFPA1;
498 u32 saveDPLL_A;
499 u32 saveDPLL_A_MD;
500 u32 saveHTOTAL_A;
501 u32 saveHBLANK_A;
502 u32 saveHSYNC_A;
503 u32 saveVTOTAL_A;
504 u32 saveVBLANK_A;
505 u32 saveVSYNC_A;
506 u32 saveBCLRPAT_A;
5586c8bc 507 u32 saveTRANSACONF;
42048781
ZW
508 u32 saveTRANS_HTOTAL_A;
509 u32 saveTRANS_HBLANK_A;
510 u32 saveTRANS_HSYNC_A;
511 u32 saveTRANS_VTOTAL_A;
512 u32 saveTRANS_VBLANK_A;
513 u32 saveTRANS_VSYNC_A;
0da3ea12 514 u32 savePIPEASTAT;
ba8bbcf6
JB
515 u32 saveDSPASTRIDE;
516 u32 saveDSPASIZE;
517 u32 saveDSPAPOS;
585fb111 518 u32 saveDSPAADDR;
ba8bbcf6
JB
519 u32 saveDSPASURF;
520 u32 saveDSPATILEOFF;
521 u32 savePFIT_PGM_RATIOS;
0eb96d6e 522 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
523 u32 saveBLC_PWM_CTL;
524 u32 saveBLC_PWM_CTL2;
42048781
ZW
525 u32 saveBLC_CPU_PWM_CTL;
526 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
527 u32 saveFPB0;
528 u32 saveFPB1;
529 u32 saveDPLL_B;
530 u32 saveDPLL_B_MD;
531 u32 saveHTOTAL_B;
532 u32 saveHBLANK_B;
533 u32 saveHSYNC_B;
534 u32 saveVTOTAL_B;
535 u32 saveVBLANK_B;
536 u32 saveVSYNC_B;
537 u32 saveBCLRPAT_B;
5586c8bc 538 u32 saveTRANSBCONF;
42048781
ZW
539 u32 saveTRANS_HTOTAL_B;
540 u32 saveTRANS_HBLANK_B;
541 u32 saveTRANS_HSYNC_B;
542 u32 saveTRANS_VTOTAL_B;
543 u32 saveTRANS_VBLANK_B;
544 u32 saveTRANS_VSYNC_B;
0da3ea12 545 u32 savePIPEBSTAT;
ba8bbcf6
JB
546 u32 saveDSPBSTRIDE;
547 u32 saveDSPBSIZE;
548 u32 saveDSPBPOS;
585fb111 549 u32 saveDSPBADDR;
ba8bbcf6
JB
550 u32 saveDSPBSURF;
551 u32 saveDSPBTILEOFF;
585fb111
JB
552 u32 saveVGA0;
553 u32 saveVGA1;
554 u32 saveVGA_PD;
ba8bbcf6
JB
555 u32 saveVGACNTRL;
556 u32 saveADPA;
557 u32 saveLVDS;
585fb111
JB
558 u32 savePP_ON_DELAYS;
559 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
560 u32 saveDVOA;
561 u32 saveDVOB;
562 u32 saveDVOC;
563 u32 savePP_ON;
564 u32 savePP_OFF;
565 u32 savePP_CONTROL;
585fb111 566 u32 savePP_DIVISOR;
ba8bbcf6
JB
567 u32 savePFIT_CONTROL;
568 u32 save_palette_a[256];
569 u32 save_palette_b[256];
06027f91 570 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
571 u32 saveFBC_CFB_BASE;
572 u32 saveFBC_LL_BASE;
573 u32 saveFBC_CONTROL;
574 u32 saveFBC_CONTROL2;
0da3ea12
JB
575 u32 saveIER;
576 u32 saveIIR;
577 u32 saveIMR;
42048781
ZW
578 u32 saveDEIER;
579 u32 saveDEIMR;
580 u32 saveGTIER;
581 u32 saveGTIMR;
582 u32 saveFDI_RXA_IMR;
583 u32 saveFDI_RXB_IMR;
1f84e550 584 u32 saveCACHE_MODE_0;
1f84e550 585 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
586 u32 saveSWF0[16];
587 u32 saveSWF1[16];
588 u32 saveSWF2[3];
589 u8 saveMSR;
590 u8 saveSR[8];
123f794f 591 u8 saveGR[25];
ba8bbcf6 592 u8 saveAR_INDEX;
a59e122a 593 u8 saveAR[21];
ba8bbcf6 594 u8 saveDACMASK;
a59e122a 595 u8 saveCR[37];
4b9de737 596 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
597 u32 saveCURACNTR;
598 u32 saveCURAPOS;
599 u32 saveCURABASE;
600 u32 saveCURBCNTR;
601 u32 saveCURBPOS;
602 u32 saveCURBBASE;
603 u32 saveCURSIZE;
a4fc5ed6
KP
604 u32 saveDP_B;
605 u32 saveDP_C;
606 u32 saveDP_D;
607 u32 savePIPEA_GMCH_DATA_M;
608 u32 savePIPEB_GMCH_DATA_M;
609 u32 savePIPEA_GMCH_DATA_N;
610 u32 savePIPEB_GMCH_DATA_N;
611 u32 savePIPEA_DP_LINK_M;
612 u32 savePIPEB_DP_LINK_M;
613 u32 savePIPEA_DP_LINK_N;
614 u32 savePIPEB_DP_LINK_N;
42048781
ZW
615 u32 saveFDI_RXA_CTL;
616 u32 saveFDI_TXA_CTL;
617 u32 saveFDI_RXB_CTL;
618 u32 saveFDI_TXB_CTL;
619 u32 savePFA_CTL_1;
620 u32 savePFB_CTL_1;
621 u32 savePFA_WIN_SZ;
622 u32 savePFB_WIN_SZ;
623 u32 savePFA_WIN_POS;
624 u32 savePFB_WIN_POS;
5586c8bc
ZW
625 u32 savePCH_DREF_CONTROL;
626 u32 saveDISP_ARB_CTL;
627 u32 savePIPEA_DATA_M1;
628 u32 savePIPEA_DATA_N1;
629 u32 savePIPEA_LINK_M1;
630 u32 savePIPEA_LINK_N1;
631 u32 savePIPEB_DATA_M1;
632 u32 savePIPEB_DATA_N1;
633 u32 savePIPEB_LINK_M1;
634 u32 savePIPEB_LINK_N1;
b5b72e89 635 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 636 u32 savePCH_PORT_HOTPLUG;
f4c956ad 637};
c85aa885
DV
638
639struct intel_gen6_power_mgmt {
640 struct work_struct work;
641 u32 pm_iir;
642 /* lock - irqsave spinlock that protectects the work_struct and
643 * pm_iir. */
644 spinlock_t lock;
645
646 /* The below variables an all the rps hw state are protected by
647 * dev->struct mutext. */
648 u8 cur_delay;
649 u8 min_delay;
650 u8 max_delay;
1a01ab3b
JB
651
652 struct delayed_work delayed_resume_work;
4fc688ce
JB
653
654 /*
655 * Protects RPS/RC6 register access and PCU communication.
656 * Must be taken after struct_mutex if nested.
657 */
658 struct mutex hw_lock;
c85aa885
DV
659};
660
1a240d4d
DV
661/* defined intel_pm.c */
662extern spinlock_t mchdev_lock;
663
c85aa885
DV
664struct intel_ilk_power_mgmt {
665 u8 cur_delay;
666 u8 min_delay;
667 u8 max_delay;
668 u8 fmax;
669 u8 fstart;
670
671 u64 last_count1;
672 unsigned long last_time1;
673 unsigned long chipset_power;
674 u64 last_count2;
675 struct timespec last_time2;
676 unsigned long gfx_power;
677 u8 corr;
678
679 int c_m;
680 int r_t;
3e373948
DV
681
682 struct drm_i915_gem_object *pwrctx;
683 struct drm_i915_gem_object *renderctx;
c85aa885
DV
684};
685
231f42a4
DV
686struct i915_dri1_state {
687 unsigned allow_batchbuffer : 1;
688 u32 __iomem *gfx_hws_cpu_addr;
689
690 unsigned int cpp;
691 int back_offset;
692 int front_offset;
693 int current_page;
694 int page_flipping;
695
696 uint32_t counter;
697};
698
a4da4fa4
DV
699struct intel_l3_parity {
700 u32 *remap_info;
701 struct work_struct error_work;
702};
703
4b5aed62 704struct i915_gem_mm {
4b5aed62
DV
705 /** Memory allocator for GTT stolen memory */
706 struct drm_mm stolen;
707 /** Memory allocator for GTT */
708 struct drm_mm gtt_space;
709 /** List of all objects in gtt_space. Used to restore gtt
710 * mappings on resume */
711 struct list_head bound_list;
712 /**
713 * List of objects which are not bound to the GTT (thus
714 * are idle and not used by the GPU) but still have
715 * (presumably uncached) pages still attached.
716 */
717 struct list_head unbound_list;
718
719 /** Usable portion of the GTT for GEM */
720 unsigned long stolen_base; /* limited to low memory (32-bit) */
721
722 int gtt_mtrr;
723
724 /** PPGTT used for aliasing the PPGTT with the GTT */
725 struct i915_hw_ppgtt *aliasing_ppgtt;
726
727 struct shrinker inactive_shrinker;
728 bool shrinker_no_lock_stealing;
729
730 /**
731 * List of objects currently involved in rendering.
732 *
733 * Includes buffers having the contents of their GPU caches
734 * flushed, not necessarily primitives. last_rendering_seqno
735 * represents when the rendering involved will be completed.
736 *
737 * A reference is held on the buffer while on this list.
738 */
739 struct list_head active_list;
740
741 /**
742 * LRU list of objects which are not in the ringbuffer and
743 * are ready to unbind, but are still in the GTT.
744 *
745 * last_rendering_seqno is 0 while an object is in this list.
746 *
747 * A reference is not held on the buffer while on this list,
748 * as merely being GTT-bound shouldn't prevent its being
749 * freed, and we'll pull it off the list in the free path.
750 */
751 struct list_head inactive_list;
752
753 /** LRU list of objects with fence regs on them. */
754 struct list_head fence_list;
755
756 /**
757 * We leave the user IRQ off as much as possible,
758 * but this means that requests will finish and never
759 * be retired once the system goes idle. Set a timer to
760 * fire periodically while the ring is running. When it
761 * fires, go retire requests.
762 */
763 struct delayed_work retire_work;
764
765 /**
766 * Are we in a non-interruptible section of code like
767 * modesetting?
768 */
769 bool interruptible;
770
771 /**
772 * Flag if the X Server, and thus DRM, is not currently in
773 * control of the device.
774 *
775 * This is set between LeaveVT and EnterVT. It needs to be
776 * replaced with a semaphore. It also needs to be
777 * transitioned away from for kernel modesetting.
778 */
779 int suspended;
780
4b5aed62
DV
781 /** Bit 6 swizzling required for X tiling */
782 uint32_t bit_6_swizzle_x;
783 /** Bit 6 swizzling required for Y tiling */
784 uint32_t bit_6_swizzle_y;
785
786 /* storage for physical objects */
787 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
788
789 /* accounting, useful for userland debugging */
790 size_t object_memory;
791 u32 object_count;
792};
793
99584db3
DV
794struct i915_gpu_error {
795 /* For hangcheck timer */
796#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
797#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
798 struct timer_list hangcheck_timer;
799 int hangcheck_count;
800 uint32_t last_acthd[I915_NUM_RINGS];
801 uint32_t prev_instdone[I915_NUM_INSTDONE_REG];
802
803 /* For reset and error_state handling. */
804 spinlock_t lock;
805 /* Protected by the above dev->gpu_error.lock. */
806 struct drm_i915_error_state *first_error;
807 struct work_struct work;
99584db3
DV
808
809 unsigned long last_reset;
810
1f83fee0 811 /**
f69061be 812 * State variable and reset counter controlling the reset flow
1f83fee0 813 *
f69061be
DV
814 * Upper bits are for the reset counter. This counter is used by the
815 * wait_seqno code to race-free noticed that a reset event happened and
816 * that it needs to restart the entire ioctl (since most likely the
817 * seqno it waited for won't ever signal anytime soon).
818 *
819 * This is important for lock-free wait paths, where no contended lock
820 * naturally enforces the correct ordering between the bail-out of the
821 * waiter and the gpu reset work code.
1f83fee0
DV
822 *
823 * Lowest bit controls the reset state machine: Set means a reset is in
824 * progress. This state will (presuming we don't have any bugs) decay
825 * into either unset (successful reset) or the special WEDGED value (hw
826 * terminally sour). All waiters on the reset_queue will be woken when
827 * that happens.
828 */
829 atomic_t reset_counter;
830
831 /**
832 * Special values/flags for reset_counter
833 *
834 * Note that the code relies on
835 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
836 * being true.
837 */
838#define I915_RESET_IN_PROGRESS_FLAG 1
839#define I915_WEDGED 0xffffffff
840
841 /**
842 * Waitqueue to signal when the reset has completed. Used by clients
843 * that wait for dev_priv->mm.wedged to settle.
844 */
845 wait_queue_head_t reset_queue;
33196ded 846
99584db3
DV
847 /* For gpu hang simulation. */
848 unsigned int stop_rings;
849};
850
b8efb17b
ZR
851enum modeset_restore {
852 MODESET_ON_LID_OPEN,
853 MODESET_DONE,
854 MODESET_SUSPENDED,
855};
856
f4c956ad
DV
857typedef struct drm_i915_private {
858 struct drm_device *dev;
42dcedd4 859 struct kmem_cache *slab;
f4c956ad
DV
860
861 const struct intel_device_info *info;
862
863 int relative_constants_mode;
864
865 void __iomem *regs;
866
867 struct drm_i915_gt_funcs gt;
868 /** gt_fifo_count and the subsequent register write are synchronized
869 * with dev->struct_mutex. */
870 unsigned gt_fifo_count;
871 /** forcewake_count is protected by gt_lock */
872 unsigned forcewake_count;
873 /** gt_lock is also taken in irq contexts. */
99057c81 874 spinlock_t gt_lock;
f4c956ad
DV
875
876 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
877
28c70f16 878
f4c956ad
DV
879 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
880 * controller on different i2c buses. */
881 struct mutex gmbus_mutex;
882
883 /**
884 * Base address of the gmbus and gpio block.
885 */
886 uint32_t gpio_mmio_base;
887
28c70f16
DV
888 wait_queue_head_t gmbus_wait_queue;
889
f4c956ad
DV
890 struct pci_dev *bridge_dev;
891 struct intel_ring_buffer ring[I915_NUM_RINGS];
f72b3435 892 uint32_t last_seqno, next_seqno;
f4c956ad
DV
893
894 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
895 struct resource mch_res;
896
897 atomic_t irq_received;
898
899 /* protects the irq masks */
900 spinlock_t irq_lock;
901
9ee32fea
DV
902 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
903 struct pm_qos_request pm_qos;
904
f4c956ad 905 /* DPIO indirect register protection */
09153000 906 struct mutex dpio_lock;
f4c956ad
DV
907
908 /** Cached value of IMR to avoid reads in updating the bitfield */
f4c956ad
DV
909 u32 irq_mask;
910 u32 gt_irq_mask;
f4c956ad
DV
911
912 u32 hotplug_supported_mask;
913 struct work_struct hotplug_work;
52d7eced 914 bool enable_hotplug_processing;
f4c956ad 915
f4c956ad
DV
916 int num_pch_pll;
917
f4c956ad
DV
918 unsigned long cfb_size;
919 unsigned int cfb_fb;
920 enum plane cfb_plane;
921 int cfb_y;
922 struct intel_fbc_work *fbc_work;
923
924 struct intel_opregion opregion;
925
926 /* overlay */
927 struct intel_overlay *overlay;
2c6602df 928 unsigned int sprite_scaling_enabled;
f4c956ad
DV
929
930 /* LVDS info */
931 int backlight_level; /* restore backlight to this value */
932 bool backlight_enabled;
933 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
934 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
935
936 /* Feature bits from the VBIOS */
937 unsigned int int_tv_support:1;
938 unsigned int lvds_dither:1;
939 unsigned int lvds_vbt:1;
940 unsigned int int_crt_support:1;
941 unsigned int lvds_use_ssc:1;
942 unsigned int display_clock_mode:1;
943 int lvds_ssc_freq;
944 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
f4c956ad
DV
945 struct {
946 int rate;
947 int lanes;
948 int preemphasis;
949 int vswing;
950
951 bool initialized;
952 bool support;
953 int bpp;
954 struct edp_power_seq pps;
955 } edp;
956 bool no_aux_handshake;
957
958 int crt_ddc_pin;
959 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
960 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
961 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
962
963 unsigned int fsb_freq, mem_freq, is_ddr3;
964
f4c956ad
DV
965 struct workqueue_struct *wq;
966
967 /* Display functions */
968 struct drm_i915_display_funcs display;
969
970 /* PCH chipset type */
971 enum intel_pch pch_type;
17a303ec 972 unsigned short pch_id;
f4c956ad
DV
973
974 unsigned long quirks;
975
b8efb17b
ZR
976 enum modeset_restore modeset_restore;
977 struct mutex modeset_restore_lock;
673a394b 978
5d4545ae
BW
979 struct i915_gtt gtt;
980
4b5aed62 981 struct i915_gem_mm mm;
8781342d 982
8781342d
DV
983 /* Kernel Modesetting */
984
9b9d172d 985 struct sdvo_device_mapping sdvo_mappings[2];
a3e17eb8
ZY
986 /* indicate whether the LVDS_BORDER should be enabled or not */
987 unsigned int lvds_border_bits;
1d8e1c75
CW
988 /* Panel fitter placement and size for Ironlake+ */
989 u32 pch_pf_pos, pch_pf_size;
652c393a 990
27f8227b
JB
991 struct drm_crtc *plane_to_crtc_mapping[3];
992 struct drm_crtc *pipe_to_crtc_mapping[3];
6b95a207
KH
993 wait_queue_head_t pending_flip_queue;
994
ee7b9f93 995 struct intel_pch_pll pch_plls[I915_NUM_PLLS];
6441ab5f 996 struct intel_ddi_plls ddi_plls;
ee7b9f93 997
652c393a
JB
998 /* Reclocking support */
999 bool render_reclock_avail;
1000 bool lvds_downclock_avail;
18f9ed12
ZY
1001 /* indicates the reduced downclock for LVDS*/
1002 int lvds_downclock;
652c393a 1003 u16 orig_clock;
6363ee6f
ZY
1004 int child_dev_num;
1005 struct child_device_config *child_dev;
f97108d1 1006
c4804411 1007 bool mchbar_need_disable;
f97108d1 1008
a4da4fa4
DV
1009 struct intel_l3_parity l3_parity;
1010
c6a828d3 1011 /* gen6+ rps state */
c85aa885 1012 struct intel_gen6_power_mgmt rps;
c6a828d3 1013
20e4d407
DV
1014 /* ilk-only ips/rps state. Everything in here is protected by the global
1015 * mchdev_lock in intel_pm.c */
c85aa885 1016 struct intel_ilk_power_mgmt ips;
b5e50c3f
JB
1017
1018 enum no_fbc_reason no_fbc_reason;
38651674 1019
20bf377e
JB
1020 struct drm_mm_node *compressed_fb;
1021 struct drm_mm_node *compressed_llb;
34dc4d44 1022
99584db3 1023 struct i915_gpu_error gpu_error;
ae681d96 1024
8be48d92
DA
1025 /* list of fbdev register on this device */
1026 struct intel_fbdev *fbdev;
e953fd7b 1027
073f34d9
JB
1028 /*
1029 * The console may be contended at resume, but we don't
1030 * want it to block on it.
1031 */
1032 struct work_struct console_resume_work;
1033
aaa6fd2a
MG
1034 struct backlight_device *backlight;
1035
e953fd7b 1036 struct drm_property *broadcast_rgb_property;
3f43c48d 1037 struct drm_property *force_audio_property;
e3689190 1038
254f965c
BW
1039 bool hw_contexts_disabled;
1040 uint32_t hw_context_size;
f4c956ad 1041
3e68320e 1042 u32 fdi_rx_config;
68d18ad7 1043
f4c956ad 1044 struct i915_suspend_saved_registers regfile;
231f42a4
DV
1045
1046 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1047 * here! */
1048 struct i915_dri1_state dri1;
1da177e4
LT
1049} drm_i915_private_t;
1050
b4519513
CW
1051/* Iterate over initialised rings */
1052#define for_each_ring(ring__, dev_priv__, i__) \
1053 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1054 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1055
b1d7e4b4
WF
1056enum hdmi_force_audio {
1057 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1058 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1059 HDMI_AUDIO_AUTO, /* trust EDID */
1060 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1061};
1062
ed2f3452
CW
1063#define I915_GTT_RESERVED ((struct drm_mm_node *)0x1)
1064
37e680a1
CW
1065struct drm_i915_gem_object_ops {
1066 /* Interface between the GEM object and its backing storage.
1067 * get_pages() is called once prior to the use of the associated set
1068 * of pages before to binding them into the GTT, and put_pages() is
1069 * called after we no longer need them. As we expect there to be
1070 * associated cost with migrating pages between the backing storage
1071 * and making them available for the GPU (e.g. clflush), we may hold
1072 * onto the pages after they are no longer referenced by the GPU
1073 * in case they may be used again shortly (for example migrating the
1074 * pages to a different memory domain within the GTT). put_pages()
1075 * will therefore most likely be called when the object itself is
1076 * being released or under memory pressure (where we attempt to
1077 * reap pages for the shrinker).
1078 */
1079 int (*get_pages)(struct drm_i915_gem_object *);
1080 void (*put_pages)(struct drm_i915_gem_object *);
1081};
1082
673a394b 1083struct drm_i915_gem_object {
c397b908 1084 struct drm_gem_object base;
673a394b 1085
37e680a1
CW
1086 const struct drm_i915_gem_object_ops *ops;
1087
673a394b
EA
1088 /** Current space allocated to this object in the GTT, if any. */
1089 struct drm_mm_node *gtt_space;
c1ad11fc
CW
1090 /** Stolen memory for this object, instead of being backed by shmem. */
1091 struct drm_mm_node *stolen;
93a37f20 1092 struct list_head gtt_list;
673a394b 1093
65ce3027 1094 /** This object's place on the active/inactive lists */
69dc4987
CW
1095 struct list_head ring_list;
1096 struct list_head mm_list;
432e58ed
CW
1097 /** This object's place in the batchbuffer or on the eviction list */
1098 struct list_head exec_list;
673a394b
EA
1099
1100 /**
65ce3027
CW
1101 * This is set if the object is on the active lists (has pending
1102 * rendering and so a non-zero seqno), and is not set if it i s on
1103 * inactive (ready to be unbound) list.
673a394b 1104 */
0206e353 1105 unsigned int active:1;
673a394b
EA
1106
1107 /**
1108 * This is set if the object has been written to since last bound
1109 * to the GTT
1110 */
0206e353 1111 unsigned int dirty:1;
778c3544
DV
1112
1113 /**
1114 * Fence register bits (if any) for this object. Will be set
1115 * as needed when mapped into the GTT.
1116 * Protected by dev->struct_mutex.
778c3544 1117 */
4b9de737 1118 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1119
778c3544
DV
1120 /**
1121 * Advice: are the backing pages purgeable?
1122 */
0206e353 1123 unsigned int madv:2;
778c3544 1124
778c3544
DV
1125 /**
1126 * Current tiling mode for the object.
1127 */
0206e353 1128 unsigned int tiling_mode:2;
5d82e3e6
CW
1129 /**
1130 * Whether the tiling parameters for the currently associated fence
1131 * register have changed. Note that for the purposes of tracking
1132 * tiling changes we also treat the unfenced register, the register
1133 * slot that the object occupies whilst it executes a fenced
1134 * command (such as BLT on gen2/3), as a "fence".
1135 */
1136 unsigned int fence_dirty:1;
778c3544
DV
1137
1138 /** How many users have pinned this object in GTT space. The following
1139 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1140 * (via user_pin_count), execbuffer (objects are not allowed multiple
1141 * times for the same batchbuffer), and the framebuffer code. When
1142 * switching/pageflipping, the framebuffer code has at most two buffers
1143 * pinned per crtc.
1144 *
1145 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1146 * bits with absolutely no headroom. So use 4 bits. */
0206e353 1147 unsigned int pin_count:4;
778c3544 1148#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 1149
75e9e915
DV
1150 /**
1151 * Is the object at the current location in the gtt mappable and
1152 * fenceable? Used to avoid costly recalculations.
1153 */
0206e353 1154 unsigned int map_and_fenceable:1;
75e9e915 1155
fb7d516a
DV
1156 /**
1157 * Whether the current gtt mapping needs to be mappable (and isn't just
1158 * mappable by accident). Track pin and fault separate for a more
1159 * accurate mappable working set.
1160 */
0206e353
AJ
1161 unsigned int fault_mappable:1;
1162 unsigned int pin_mappable:1;
fb7d516a 1163
caea7476
CW
1164 /*
1165 * Is the GPU currently using a fence to access this buffer,
1166 */
1167 unsigned int pending_fenced_gpu_access:1;
1168 unsigned int fenced_gpu_access:1;
1169
93dfb40c
CW
1170 unsigned int cache_level:2;
1171
7bddb01f 1172 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1173 unsigned int has_global_gtt_mapping:1;
9da3da66 1174 unsigned int has_dma_mapping:1;
7bddb01f 1175
9da3da66 1176 struct sg_table *pages;
a5570178 1177 int pages_pin_count;
673a394b 1178
1286ff73 1179 /* prime dma-buf support */
9a70cc2a
DA
1180 void *dma_buf_vmapping;
1181 int vmapping_count;
1182
67731b87
CW
1183 /**
1184 * Used for performing relocations during execbuffer insertion.
1185 */
1186 struct hlist_node exec_node;
1187 unsigned long exec_handle;
6fe4f140 1188 struct drm_i915_gem_exec_object2 *exec_entry;
67731b87 1189
673a394b
EA
1190 /**
1191 * Current offset of the object in GTT space.
1192 *
1193 * This is the same as gtt_space->start
1194 */
1195 uint32_t gtt_offset;
e67b8ce1 1196
caea7476
CW
1197 struct intel_ring_buffer *ring;
1198
1c293ea3 1199 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1200 uint32_t last_read_seqno;
1201 uint32_t last_write_seqno;
caea7476
CW
1202 /** Breadcrumb of last fenced GPU access to the buffer. */
1203 uint32_t last_fenced_seqno;
673a394b 1204
778c3544 1205 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1206 uint32_t stride;
673a394b 1207
280b713b 1208 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1209 unsigned long *bit_17;
280b713b 1210
79e53945
JB
1211 /** User space pin count and filp owning the pin */
1212 uint32_t user_pin_count;
1213 struct drm_file *pin_filp;
71acb5eb
DA
1214
1215 /** for phy allocated objects */
1216 struct drm_i915_gem_phys_object *phys_obj;
673a394b 1217};
b45305fc 1218#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
673a394b 1219
62b8b215 1220#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1221
673a394b
EA
1222/**
1223 * Request queue structure.
1224 *
1225 * The request queue allows us to note sequence numbers that have been emitted
1226 * and may be associated with active buffers to be retired.
1227 *
1228 * By keeping this list, we can avoid having to do questionable
1229 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1230 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1231 */
1232struct drm_i915_gem_request {
852835f3
ZN
1233 /** On Which ring this request was generated */
1234 struct intel_ring_buffer *ring;
1235
673a394b
EA
1236 /** GEM sequence number associated with this request. */
1237 uint32_t seqno;
1238
a71d8d94
CW
1239 /** Postion in the ringbuffer of the end of the request */
1240 u32 tail;
1241
673a394b
EA
1242 /** Time at which this request was emitted, in jiffies. */
1243 unsigned long emitted_jiffies;
1244
b962442e 1245 /** global list entry for this request */
673a394b 1246 struct list_head list;
b962442e 1247
f787a5f5 1248 struct drm_i915_file_private *file_priv;
b962442e
EA
1249 /** file_priv list entry for this request */
1250 struct list_head client_list;
673a394b
EA
1251};
1252
1253struct drm_i915_file_private {
1254 struct {
99057c81 1255 spinlock_t lock;
b962442e 1256 struct list_head request_list;
673a394b 1257 } mm;
40521054 1258 struct idr context_idr;
673a394b
EA
1259};
1260
cae5852d
ZN
1261#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1262
1263#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1264#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1265#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1266#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1267#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1268#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1269#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1270#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1271#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1272#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1273#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1274#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1275#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1276#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1277#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1278#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1279#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1280#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
4b65177b 1281#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
8ab43976
JB
1282#define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
1283 (dev)->pci_device == 0x0152 || \
1284 (dev)->pci_device == 0x015a)
6547fbdb
DV
1285#define IS_SNB_GT1(dev) ((dev)->pci_device == 0x0102 || \
1286 (dev)->pci_device == 0x0106 || \
1287 (dev)->pci_device == 0x010A)
70a3eb7a 1288#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1289#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
cae5852d 1290#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
d567b07f
PZ
1291#define IS_ULT(dev) (IS_HASWELL(dev) && \
1292 ((dev)->pci_device & 0xFF00) == 0x0A00)
cae5852d 1293
85436696
JB
1294/*
1295 * The genX designation typically refers to the render engine, so render
1296 * capability related checks should use IS_GEN, while display and other checks
1297 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1298 * chips, etc.).
1299 */
cae5852d
ZN
1300#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1301#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1302#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1303#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1304#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1305#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
cae5852d
ZN
1306
1307#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1308#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
3d29b842 1309#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
cae5852d
ZN
1310#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1311
254f965c 1312#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
93553609 1313#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1d2a314c 1314
05394f39 1315#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1316#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1317
b45305fc
DV
1318/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1319#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1320
cae5852d
ZN
1321/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1322 * rows, which changed the alignment requirements and fence programming.
1323 */
1324#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1325 IS_I915GM(dev)))
1326#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1327#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1328#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1329#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1330#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1331#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1332/* dsparb controlled by hw only */
1333#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1334
1335#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1336#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1337#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1338
eceae481 1339#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
cae5852d 1340
affa9354 1341#define HAS_DDI(dev) (IS_HASWELL(dev))
86d52df6 1342#define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
affa9354 1343
17a303ec
PZ
1344#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1345#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1346#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1347#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1348#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1349#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1350
cae5852d 1351#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
eb877ebf 1352#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1353#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1354#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
45e6e3a1 1355#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 1356
b7884eb4
DV
1357#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1358
f27b9265 1359#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
e1ef7cc2 1360
c8735b0c
BW
1361#define GT_FREQUENCY_MULTIPLIER 50
1362
05394f39
CW
1363#include "i915_trace.h"
1364
83b7f9ac
ED
1365/**
1366 * RC6 is a special power stage which allows the GPU to enter an very
1367 * low-voltage mode when idle, using down to 0V while at this stage. This
1368 * stage is entered automatically when the GPU is idle when RC6 support is
1369 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1370 *
1371 * There are different RC6 modes available in Intel GPU, which differentiate
1372 * among each other with the latency required to enter and leave RC6 and
1373 * voltage consumed by the GPU in different states.
1374 *
1375 * The combination of the following flags define which states GPU is allowed
1376 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1377 * RC6pp is deepest RC6. Their support by hardware varies according to the
1378 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1379 * which brings the most power savings; deeper states save more power, but
1380 * require higher latency to switch to and wake up.
1381 */
1382#define INTEL_RC6_ENABLE (1<<0)
1383#define INTEL_RC6p_ENABLE (1<<1)
1384#define INTEL_RC6pp_ENABLE (1<<2)
1385
c153f45f 1386extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 1387extern int i915_max_ioctl;
a35d9d3c
BW
1388extern unsigned int i915_fbpercrtc __always_unused;
1389extern int i915_panel_ignore_lid __read_mostly;
1390extern unsigned int i915_powersave __read_mostly;
f45b5557 1391extern int i915_semaphores __read_mostly;
a35d9d3c 1392extern unsigned int i915_lvds_downclock __read_mostly;
121d527a 1393extern int i915_lvds_channel_mode __read_mostly;
4415e63b 1394extern int i915_panel_use_ssc __read_mostly;
a35d9d3c 1395extern int i915_vbt_sdvo_panel_type __read_mostly;
c0f372b3 1396extern int i915_enable_rc6 __read_mostly;
4415e63b 1397extern int i915_enable_fbc __read_mostly;
a35d9d3c 1398extern bool i915_enable_hangcheck __read_mostly;
650dc07e 1399extern int i915_enable_ppgtt __read_mostly;
0a3af268 1400extern unsigned int i915_preliminary_hw_support __read_mostly;
b3a83639 1401
6a9ee8af
DA
1402extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1403extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1404extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1405extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1406
1da177e4 1407 /* i915_dma.c */
d05c617e 1408void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 1409extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1410extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1411extern int i915_driver_unload(struct drm_device *);
673a394b 1412extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1413extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1414extern void i915_driver_preclose(struct drm_device *dev,
1415 struct drm_file *file_priv);
673a394b
EA
1416extern void i915_driver_postclose(struct drm_device *dev,
1417 struct drm_file *file_priv);
84b1fd10 1418extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 1419#ifdef CONFIG_COMPAT
0d6aa60b
DA
1420extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1421 unsigned long arg);
c43b5634 1422#endif
673a394b 1423extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1424 struct drm_clip_rect *box,
1425 int DR1, int DR4);
8e96d9c4 1426extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 1427extern int i915_reset(struct drm_device *dev);
7648fa99
JB
1428extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1429extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1430extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1431extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1432
073f34d9 1433extern void intel_console_resume(struct work_struct *work);
af6061af 1434
1da177e4 1435/* i915_irq.c */
f65d9421 1436void i915_hangcheck_elapsed(unsigned long data);
527f9e90 1437void i915_handle_error(struct drm_device *dev, bool wedged);
1da177e4 1438
f71d4af4 1439extern void intel_irq_init(struct drm_device *dev);
20afbda2 1440extern void intel_hpd_init(struct drm_device *dev);
990bbdad 1441extern void intel_gt_init(struct drm_device *dev);
16995a9f 1442extern void intel_gt_reset(struct drm_device *dev);
b1f14ad0 1443
742cbee8
DV
1444void i915_error_state_free(struct kref *error_ref);
1445
7c463586
KP
1446void
1447i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1448
1449void
1450i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1451
0206e353 1452void intel_enable_asle(struct drm_device *dev);
01c66889 1453
3bd3c932
CW
1454#ifdef CONFIG_DEBUG_FS
1455extern void i915_destroy_error_state(struct drm_device *dev);
1456#else
1457#define i915_destroy_error_state(x)
1458#endif
1459
7c463586 1460
673a394b
EA
1461/* i915_gem.c */
1462int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1463 struct drm_file *file_priv);
1464int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1465 struct drm_file *file_priv);
1466int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1467 struct drm_file *file_priv);
1468int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1469 struct drm_file *file_priv);
1470int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1471 struct drm_file *file_priv);
de151cf6
JB
1472int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1473 struct drm_file *file_priv);
673a394b
EA
1474int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1475 struct drm_file *file_priv);
1476int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1477 struct drm_file *file_priv);
1478int i915_gem_execbuffer(struct drm_device *dev, void *data,
1479 struct drm_file *file_priv);
76446cac
JB
1480int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1481 struct drm_file *file_priv);
673a394b
EA
1482int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1483 struct drm_file *file_priv);
1484int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1485 struct drm_file *file_priv);
1486int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1487 struct drm_file *file_priv);
199adf40
BW
1488int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1489 struct drm_file *file);
1490int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1491 struct drm_file *file);
673a394b
EA
1492int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1493 struct drm_file *file_priv);
3ef94daa
CW
1494int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1495 struct drm_file *file_priv);
673a394b
EA
1496int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1497 struct drm_file *file_priv);
1498int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1499 struct drm_file *file_priv);
1500int i915_gem_set_tiling(struct drm_device *dev, void *data,
1501 struct drm_file *file_priv);
1502int i915_gem_get_tiling(struct drm_device *dev, void *data,
1503 struct drm_file *file_priv);
5a125c3c
EA
1504int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1505 struct drm_file *file_priv);
23ba4fd0
BW
1506int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1507 struct drm_file *file_priv);
673a394b 1508void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
1509void *i915_gem_object_alloc(struct drm_device *dev);
1510void i915_gem_object_free(struct drm_i915_gem_object *obj);
673a394b 1511int i915_gem_init_object(struct drm_gem_object *obj);
37e680a1
CW
1512void i915_gem_object_init(struct drm_i915_gem_object *obj,
1513 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
1514struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1515 size_t size);
673a394b 1516void i915_gem_free_object(struct drm_gem_object *obj);
42dcedd4 1517
2021746e
CW
1518int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1519 uint32_t alignment,
86a1ee26
CW
1520 bool map_and_fenceable,
1521 bool nonblocking);
05394f39 1522void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
2021746e 1523int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
dd624afd 1524int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
05394f39 1525void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1526void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1527
37e680a1 1528int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
1529static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1530{
67d5a50c
ID
1531 struct sg_page_iter sg_iter;
1532
1533 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
1534 return sg_iter.page;
1535
1536 return NULL;
9da3da66 1537}
a5570178
CW
1538static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1539{
1540 BUG_ON(obj->pages == NULL);
1541 obj->pages_pin_count++;
1542}
1543static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1544{
1545 BUG_ON(obj->pages_pin_count == 0);
1546 obj->pages_pin_count--;
1547}
1548
54cf91dc 1549int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b
BW
1550int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1551 struct intel_ring_buffer *to);
54cf91dc 1552void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
9d773091 1553 struct intel_ring_buffer *ring);
54cf91dc 1554
ff72145b
DA
1555int i915_gem_dumb_create(struct drm_file *file_priv,
1556 struct drm_device *dev,
1557 struct drm_mode_create_dumb *args);
1558int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1559 uint32_t handle, uint64_t *offset);
1560int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
0206e353 1561 uint32_t handle);
f787a5f5
CW
1562/**
1563 * Returns true if seq1 is later than seq2.
1564 */
1565static inline bool
1566i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1567{
1568 return (int32_t)(seq1 - seq2) >= 0;
1569}
1570
fca26bb4
MK
1571int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
1572int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 1573int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 1574int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 1575
9a5a53b3 1576static inline bool
1690e1eb
CW
1577i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1578{
1579 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1580 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1581 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
1582 return true;
1583 } else
1584 return false;
1690e1eb
CW
1585}
1586
1587static inline void
1588i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1589{
1590 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1591 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1592 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1593 }
1594}
1595
b09a1fec 1596void i915_gem_retire_requests(struct drm_device *dev);
a71d8d94 1597void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
33196ded 1598int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 1599 bool interruptible);
1f83fee0
DV
1600static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
1601{
1602 return unlikely(atomic_read(&error->reset_counter)
1603 & I915_RESET_IN_PROGRESS_FLAG);
1604}
1605
1606static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
1607{
1608 return atomic_read(&error->reset_counter) == I915_WEDGED;
1609}
a71d8d94 1610
069efc1d 1611void i915_gem_reset(struct drm_device *dev);
05394f39 1612void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
2021746e
CW
1613int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1614 uint32_t read_domains,
1615 uint32_t write_domain);
a8198eea 1616int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 1617int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 1618int __must_check i915_gem_init_hw(struct drm_device *dev);
b9524a1e 1619void i915_gem_l3_remap(struct drm_device *dev);
f691e2f4 1620void i915_gem_init_swizzling(struct drm_device *dev);
e21af88d 1621void i915_gem_init_ppgtt(struct drm_device *dev);
79e53945 1622void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 1623int __must_check i915_gpu_idle(struct drm_device *dev);
2021746e 1624int __must_check i915_gem_idle(struct drm_device *dev);
3bb73aba
CW
1625int i915_add_request(struct intel_ring_buffer *ring,
1626 struct drm_file *file,
acb868d3 1627 u32 *seqno);
199b2bc2
BW
1628int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1629 uint32_t seqno);
de151cf6 1630int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
1631int __must_check
1632i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1633 bool write);
1634int __must_check
dabdfe02
CW
1635i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1636int __must_check
2da3b9b9
CW
1637i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1638 u32 alignment,
2021746e 1639 struct intel_ring_buffer *pipelined);
71acb5eb 1640int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 1641 struct drm_i915_gem_object *obj,
6eeefaf3
CW
1642 int id,
1643 int align);
71acb5eb 1644void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 1645 struct drm_i915_gem_object *obj);
71acb5eb 1646void i915_gem_free_all_phys_object(struct drm_device *dev);
05394f39 1647void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 1648
0fa87796
ID
1649uint32_t
1650i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 1651uint32_t
d865110c
ID
1652i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1653 int tiling_mode, bool fenced);
467cffba 1654
e4ffd173
CW
1655int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1656 enum i915_cache_level cache_level);
1657
1286ff73
DV
1658struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1659 struct dma_buf *dma_buf);
1660
1661struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1662 struct drm_gem_object *gem_obj, int flags);
1663
254f965c
BW
1664/* i915_gem_context.c */
1665void i915_gem_context_init(struct drm_device *dev);
1666void i915_gem_context_fini(struct drm_device *dev);
254f965c 1667void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841
BW
1668int i915_switch_context(struct intel_ring_buffer *ring,
1669 struct drm_file *file, int to_id);
84624813
BW
1670int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
1671 struct drm_file *file);
1672int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1673 struct drm_file *file);
1286ff73 1674
76aaf220 1675/* i915_gem_gtt.c */
1d2a314c 1676void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
7bddb01f
DV
1677void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1678 struct drm_i915_gem_object *obj,
1679 enum i915_cache_level cache_level);
1680void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1681 struct drm_i915_gem_object *obj);
1d2a314c 1682
76aaf220 1683void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907
DV
1684int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1685void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
e4ffd173 1686 enum i915_cache_level cache_level);
05394f39 1687void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
74163907 1688void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
d7e5008f
BW
1689void i915_gem_init_global_gtt(struct drm_device *dev);
1690void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
1691 unsigned long mappable_end, unsigned long end);
e76e9aeb 1692int i915_gem_gtt_init(struct drm_device *dev);
d09105c6 1693static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
1694{
1695 if (INTEL_INFO(dev)->gen < 6)
1696 intel_gtt_chipset_flush();
1697}
1698
76aaf220 1699
b47eb4a2 1700/* i915_gem_evict.c */
2021746e 1701int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
42d6ab48
CW
1702 unsigned alignment,
1703 unsigned cache_level,
86a1ee26
CW
1704 bool mappable,
1705 bool nonblock);
6c085a72 1706int i915_gem_evict_everything(struct drm_device *dev);
b47eb4a2 1707
9797fbfb
CW
1708/* i915_gem_stolen.c */
1709int i915_gem_init_stolen(struct drm_device *dev);
11be49eb
CW
1710int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
1711void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 1712void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
1713struct drm_i915_gem_object *
1714i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
1715void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
9797fbfb 1716
673a394b 1717/* i915_gem_tiling.c */
e9b73c67
CW
1718inline static bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
1719{
1720 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
1721
1722 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
1723 obj->tiling_mode != I915_TILING_NONE;
1724}
1725
673a394b 1726void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
1727void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1728void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
1729
1730/* i915_gem_debug.c */
05394f39 1731void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1732 const char *where, uint32_t mark);
23bc5982
CW
1733#if WATCH_LISTS
1734int i915_verify_lists(struct drm_device *dev);
673a394b 1735#else
23bc5982 1736#define i915_verify_lists(dev) 0
673a394b 1737#endif
05394f39
CW
1738void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1739 int handle);
1740void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1741 const char *where, uint32_t mark);
1da177e4 1742
2017263e 1743/* i915_debugfs.c */
27c202ad
BG
1744int i915_debugfs_init(struct drm_minor *minor);
1745void i915_debugfs_cleanup(struct drm_minor *minor);
2017263e 1746
317c35d1
JB
1747/* i915_suspend.c */
1748extern int i915_save_state(struct drm_device *dev);
1749extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 1750
d8157a36
DV
1751/* i915_ums.c */
1752void i915_save_display_reg(struct drm_device *dev);
1753void i915_restore_display_reg(struct drm_device *dev);
317c35d1 1754
0136db58
BW
1755/* i915_sysfs.c */
1756void i915_setup_sysfs(struct drm_device *dev_priv);
1757void i915_teardown_sysfs(struct drm_device *dev_priv);
1758
f899fc64
CW
1759/* intel_i2c.c */
1760extern int intel_setup_gmbus(struct drm_device *dev);
1761extern void intel_teardown_gmbus(struct drm_device *dev);
3bd7d909
DK
1762extern inline bool intel_gmbus_is_port_valid(unsigned port)
1763{
2ed06c93 1764 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
1765}
1766
1767extern struct i2c_adapter *intel_gmbus_get_adapter(
1768 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
1769extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1770extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
b8232e90
CW
1771extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1772{
1773 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1774}
f899fc64
CW
1775extern void intel_i2c_reset(struct drm_device *dev);
1776
3b617967 1777/* intel_opregion.c */
44834a67
CW
1778extern int intel_opregion_setup(struct drm_device *dev);
1779#ifdef CONFIG_ACPI
1780extern void intel_opregion_init(struct drm_device *dev);
1781extern void intel_opregion_fini(struct drm_device *dev);
3b617967
CW
1782extern void intel_opregion_asle_intr(struct drm_device *dev);
1783extern void intel_opregion_gse_intr(struct drm_device *dev);
1784extern void intel_opregion_enable_asle(struct drm_device *dev);
65e082c9 1785#else
44834a67
CW
1786static inline void intel_opregion_init(struct drm_device *dev) { return; }
1787static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967
CW
1788static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1789static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1790static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
65e082c9 1791#endif
8ee1c3db 1792
723bfd70
JB
1793/* intel_acpi.c */
1794#ifdef CONFIG_ACPI
1795extern void intel_register_dsm_handler(void);
1796extern void intel_unregister_dsm_handler(void);
1797#else
1798static inline void intel_register_dsm_handler(void) { return; }
1799static inline void intel_unregister_dsm_handler(void) { return; }
1800#endif /* CONFIG_ACPI */
1801
79e53945 1802/* modesetting */
f817586c 1803extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 1804extern void intel_modeset_init(struct drm_device *dev);
2c7111db 1805extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 1806extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 1807extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
1808extern void intel_modeset_setup_hw_state(struct drm_device *dev,
1809 bool force_restore);
44cec740 1810extern void i915_redisable_vga(struct drm_device *dev);
ee5382ae 1811extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 1812extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 1813extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 1814extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 1815extern void gen6_set_rps(struct drm_device *dev, u8 val);
0206e353
AJ
1816extern void intel_detect_pch(struct drm_device *dev);
1817extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 1818extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 1819
2911a35b 1820extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
1821int i915_reg_read_ioctl(struct drm_device *dev, void *data,
1822 struct drm_file *file);
575155a9 1823
6ef3d427 1824/* overlay */
3bd3c932 1825#ifdef CONFIG_DEBUG_FS
6ef3d427
CW
1826extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1827extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
c4a1d9e4
CW
1828
1829extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1830extern void intel_display_print_error_state(struct seq_file *m,
1831 struct drm_device *dev,
1832 struct intel_display_error_state *error);
3bd3c932 1833#endif
6ef3d427 1834
b7287d80
BW
1835/* On SNB platform, before reading ring registers forcewake bit
1836 * must be set to prevent GT core from power down and stale values being
1837 * returned.
1838 */
fcca7926
BW
1839void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1840void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
67a3744f 1841int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
b7287d80 1842
42c0526c
BW
1843int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
1844int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
1845
5f75377d 1846#define __i915_read(x, y) \
f7000883 1847 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
fcca7926 1848
5f75377d
KP
1849__i915_read(8, b)
1850__i915_read(16, w)
1851__i915_read(32, l)
1852__i915_read(64, q)
1853#undef __i915_read
1854
1855#define __i915_write(x, y) \
f7000883
AK
1856 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
1857
5f75377d
KP
1858__i915_write(8, b)
1859__i915_write(16, w)
1860__i915_write(32, l)
1861__i915_write(64, q)
1862#undef __i915_write
1863
1864#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1865#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1866
1867#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1868#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1869#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1870#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1871
1872#define I915_READ(reg) i915_read32(dev_priv, (reg))
1873#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
cae5852d
ZN
1874#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1875#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
5f75377d
KP
1876
1877#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1878#define I915_READ64(reg) i915_read64(dev_priv, (reg))
cae5852d
ZN
1879
1880#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1881#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1882
55bc60db
VS
1883/* "Broadcast RGB" property */
1884#define INTEL_BROADCAST_RGB_AUTO 0
1885#define INTEL_BROADCAST_RGB_FULL 1
1886#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 1887
766aa1c4
VS
1888static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
1889{
1890 if (HAS_PCH_SPLIT(dev))
1891 return CPU_VGACNTRL;
1892 else if (IS_VALLEYVIEW(dev))
1893 return VLV_VGACNTRL;
1894 else
1895 return VGACNTRL;
1896}
1897
2bb4629a
VS
1898static inline void __user *to_user_ptr(u64 address)
1899{
1900 return (void __user *)(uintptr_t)address;
1901}
1902
1da177e4 1903#endif