]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
Revert "drm/i915: Switch planes from transitional helpers to full atomic helpers"
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
585fb111 36#include "i915_reg.h"
79e53945 37#include "intel_bios.h"
8187a2b7 38#include "intel_ringbuffer.h"
b20385f1 39#include "intel_lrc.h"
0260c420 40#include "i915_gem_gtt.h"
564ddb2f 41#include "i915_gem_render_state.h"
0839ccb8 42#include <linux/io-mapping.h>
f899fc64 43#include <linux/i2c.h>
c167a6fc 44#include <linux/i2c-algo-bit.h>
0ade6386 45#include <drm/intel-gtt.h>
ba8286fa 46#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
d9fc9413 47#include <drm/drm_gem.h>
aaa6fd2a 48#include <linux/backlight.h>
5cc9ed4b 49#include <linux/hashtable.h>
2911a35b 50#include <linux/intel-iommu.h>
742cbee8 51#include <linux/kref.h>
9ee32fea 52#include <linux/pm_qos.h>
585fb111 53
1da177e4
LT
54/* General customization:
55 */
56
1da177e4
LT
57#define DRIVER_NAME "i915"
58#define DRIVER_DESC "Intel Graphics"
f89fe1ff 59#define DRIVER_DATE "20150227"
1da177e4 60
c883ef1b 61#undef WARN_ON
5f77eeb0
DV
62/* Many gcc seem to no see through this and fall over :( */
63#if 0
64#define WARN_ON(x) ({ \
65 bool __i915_warn_cond = (x); \
66 if (__builtin_constant_p(__i915_warn_cond)) \
67 BUILD_BUG_ON(__i915_warn_cond); \
68 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
69#else
70#define WARN_ON(x) WARN((x), "WARN_ON(" #x ")")
71#endif
72
73#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
74 (long) (x), __func__);
c883ef1b 75
e2c719b7
RC
76/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
77 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
78 * which may not necessarily be a user visible problem. This will either
79 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
80 * enable distros and users to tailor their preferred amount of i915 abrt
81 * spam.
82 */
83#define I915_STATE_WARN(condition, format...) ({ \
84 int __ret_warn_on = !!(condition); \
85 if (unlikely(__ret_warn_on)) { \
86 if (i915.verbose_state_checks) \
2f3408c7 87 WARN(1, format); \
e2c719b7
RC
88 else \
89 DRM_ERROR(format); \
90 } \
91 unlikely(__ret_warn_on); \
92})
93
94#define I915_STATE_WARN_ON(condition) ({ \
95 int __ret_warn_on = !!(condition); \
96 if (unlikely(__ret_warn_on)) { \
97 if (i915.verbose_state_checks) \
2f3408c7 98 WARN(1, "WARN_ON(" #condition ")\n"); \
e2c719b7
RC
99 else \
100 DRM_ERROR("WARN_ON(" #condition ")\n"); \
101 } \
102 unlikely(__ret_warn_on); \
103})
c883ef1b 104
317c35d1 105enum pipe {
752aa88a 106 INVALID_PIPE = -1,
317c35d1
JB
107 PIPE_A = 0,
108 PIPE_B,
9db4a9c7 109 PIPE_C,
a57c774a
AK
110 _PIPE_EDP,
111 I915_MAX_PIPES = _PIPE_EDP
317c35d1 112};
9db4a9c7 113#define pipe_name(p) ((p) + 'A')
317c35d1 114
a5c961d1
PZ
115enum transcoder {
116 TRANSCODER_A = 0,
117 TRANSCODER_B,
118 TRANSCODER_C,
a57c774a
AK
119 TRANSCODER_EDP,
120 I915_MAX_TRANSCODERS
a5c961d1
PZ
121};
122#define transcoder_name(t) ((t) + 'A')
123
84139d1e
DL
124/*
125 * This is the maximum (across all platforms) number of planes (primary +
126 * sprites) that can be active at the same time on one pipe.
127 *
128 * This value doesn't count the cursor plane.
129 */
130#define I915_MAX_PLANES 3
131
80824003
JB
132enum plane {
133 PLANE_A = 0,
134 PLANE_B,
9db4a9c7 135 PLANE_C,
80824003 136};
9db4a9c7 137#define plane_name(p) ((p) + 'A')
52440211 138
d615a166 139#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 140
2b139522
ED
141enum port {
142 PORT_A = 0,
143 PORT_B,
144 PORT_C,
145 PORT_D,
146 PORT_E,
147 I915_MAX_PORTS
148};
149#define port_name(p) ((p) + 'A')
150
a09caddd 151#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
152
153enum dpio_channel {
154 DPIO_CH0,
155 DPIO_CH1
156};
157
158enum dpio_phy {
159 DPIO_PHY0,
160 DPIO_PHY1
161};
162
b97186f0
PZ
163enum intel_display_power_domain {
164 POWER_DOMAIN_PIPE_A,
165 POWER_DOMAIN_PIPE_B,
166 POWER_DOMAIN_PIPE_C,
167 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
168 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
169 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
170 POWER_DOMAIN_TRANSCODER_A,
171 POWER_DOMAIN_TRANSCODER_B,
172 POWER_DOMAIN_TRANSCODER_C,
f52e353e 173 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
174 POWER_DOMAIN_PORT_DDI_A_2_LANES,
175 POWER_DOMAIN_PORT_DDI_A_4_LANES,
176 POWER_DOMAIN_PORT_DDI_B_2_LANES,
177 POWER_DOMAIN_PORT_DDI_B_4_LANES,
178 POWER_DOMAIN_PORT_DDI_C_2_LANES,
179 POWER_DOMAIN_PORT_DDI_C_4_LANES,
180 POWER_DOMAIN_PORT_DDI_D_2_LANES,
181 POWER_DOMAIN_PORT_DDI_D_4_LANES,
182 POWER_DOMAIN_PORT_DSI,
183 POWER_DOMAIN_PORT_CRT,
184 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 185 POWER_DOMAIN_VGA,
fbeeaa23 186 POWER_DOMAIN_AUDIO,
bd2bb1b9 187 POWER_DOMAIN_PLLS,
1407121a
S
188 POWER_DOMAIN_AUX_A,
189 POWER_DOMAIN_AUX_B,
190 POWER_DOMAIN_AUX_C,
191 POWER_DOMAIN_AUX_D,
baa70707 192 POWER_DOMAIN_INIT,
bddc7645
ID
193
194 POWER_DOMAIN_NUM,
b97186f0
PZ
195};
196
197#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
198#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
199 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
200#define POWER_DOMAIN_TRANSCODER(tran) \
201 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
202 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 203
1d843f9d
EE
204enum hpd_pin {
205 HPD_NONE = 0,
206 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
207 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
208 HPD_CRT,
209 HPD_SDVO_B,
210 HPD_SDVO_C,
211 HPD_PORT_B,
212 HPD_PORT_C,
213 HPD_PORT_D,
214 HPD_NUM_PINS
215};
216
2a2d5482
CW
217#define I915_GEM_GPU_DOMAINS \
218 (I915_GEM_DOMAIN_RENDER | \
219 I915_GEM_DOMAIN_SAMPLER | \
220 I915_GEM_DOMAIN_COMMAND | \
221 I915_GEM_DOMAIN_INSTRUCTION | \
222 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 223
055e393f
DL
224#define for_each_pipe(__dev_priv, __p) \
225 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
dd740780
DL
226#define for_each_plane(__dev_priv, __pipe, __p) \
227 for ((__p) = 0; \
228 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
229 (__p)++)
3bdcfc0c
DL
230#define for_each_sprite(__dev_priv, __p, __s) \
231 for ((__s) = 0; \
232 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
233 (__s)++)
9db4a9c7 234
d79b814d
DL
235#define for_each_crtc(dev, crtc) \
236 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
237
d063ae48
DL
238#define for_each_intel_crtc(dev, intel_crtc) \
239 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
240
b2784e15
DL
241#define for_each_intel_encoder(dev, intel_encoder) \
242 list_for_each_entry(intel_encoder, \
243 &(dev)->mode_config.encoder_list, \
244 base.head)
245
6c2b7c12
DV
246#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
247 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
248 if ((intel_encoder)->base.crtc == (__crtc))
249
53f5e3ca
JB
250#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
251 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
252 if ((intel_connector)->base.encoder == (__encoder))
253
b04c5bd6
BF
254#define for_each_power_domain(domain, mask) \
255 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
256 if ((1 << (domain)) & (mask))
257
e7b903d2 258struct drm_i915_private;
ad46cb53 259struct i915_mm_struct;
5cc9ed4b 260struct i915_mmu_object;
e7b903d2 261
46edb027
DV
262enum intel_dpll_id {
263 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
264 /* real shared dpll ids must be >= 0 */
9cd86933
DV
265 DPLL_ID_PCH_PLL_A = 0,
266 DPLL_ID_PCH_PLL_B = 1,
429d47d5 267 /* hsw/bdw */
9cd86933
DV
268 DPLL_ID_WRPLL1 = 0,
269 DPLL_ID_WRPLL2 = 1,
429d47d5
S
270 /* skl */
271 DPLL_ID_SKL_DPLL1 = 0,
272 DPLL_ID_SKL_DPLL2 = 1,
273 DPLL_ID_SKL_DPLL3 = 2,
46edb027 274};
429d47d5 275#define I915_NUM_PLLS 3
46edb027 276
5358901f 277struct intel_dpll_hw_state {
dcfc3552 278 /* i9xx, pch plls */
66e985c0 279 uint32_t dpll;
8bcc2795 280 uint32_t dpll_md;
66e985c0
DV
281 uint32_t fp0;
282 uint32_t fp1;
dcfc3552
DL
283
284 /* hsw, bdw */
d452c5b6 285 uint32_t wrpll;
d1a2dc78
S
286
287 /* skl */
288 /*
289 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
290 * lower part of crtl1 and they get shifted into position when writing
291 * the register. This allows us to easily compare the state to share
292 * the DPLL.
293 */
294 uint32_t ctrl1;
295 /* HDMI only, 0 when used for DP */
296 uint32_t cfgcr1, cfgcr2;
5358901f
DV
297};
298
3e369b76 299struct intel_shared_dpll_config {
1e6f2ddc 300 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
3e369b76
ACO
301 struct intel_dpll_hw_state hw_state;
302};
303
304struct intel_shared_dpll {
305 struct intel_shared_dpll_config config;
8bd31e67
ACO
306 struct intel_shared_dpll_config *new_config;
307
ee7b9f93
JB
308 int active; /* count of number of active CRTCs (i.e. DPMS on) */
309 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
310 const char *name;
311 /* should match the index in the dev_priv->shared_dplls array */
312 enum intel_dpll_id id;
96f6128c
DV
313 /* The mode_set hook is optional and should be used together with the
314 * intel_prepare_shared_dpll function. */
15bdd4cf
DV
315 void (*mode_set)(struct drm_i915_private *dev_priv,
316 struct intel_shared_dpll *pll);
e7b903d2
DV
317 void (*enable)(struct drm_i915_private *dev_priv,
318 struct intel_shared_dpll *pll);
319 void (*disable)(struct drm_i915_private *dev_priv,
320 struct intel_shared_dpll *pll);
5358901f
DV
321 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
322 struct intel_shared_dpll *pll,
323 struct intel_dpll_hw_state *hw_state);
ee7b9f93 324};
ee7b9f93 325
429d47d5
S
326#define SKL_DPLL0 0
327#define SKL_DPLL1 1
328#define SKL_DPLL2 2
329#define SKL_DPLL3 3
330
e69d0bc1
DV
331/* Used by dp and fdi links */
332struct intel_link_m_n {
333 uint32_t tu;
334 uint32_t gmch_m;
335 uint32_t gmch_n;
336 uint32_t link_m;
337 uint32_t link_n;
338};
339
340void intel_link_compute_m_n(int bpp, int nlanes,
341 int pixel_clock, int link_clock,
342 struct intel_link_m_n *m_n);
343
1da177e4
LT
344/* Interface history:
345 *
346 * 1.1: Original.
0d6aa60b
DA
347 * 1.2: Add Power Management
348 * 1.3: Add vblank support
de227f5f 349 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 350 * 1.5: Add vblank pipe configuration
2228ed67
MD
351 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
352 * - Support vertical blank on secondary display pipe
1da177e4
LT
353 */
354#define DRIVER_MAJOR 1
2228ed67 355#define DRIVER_MINOR 6
1da177e4
LT
356#define DRIVER_PATCHLEVEL 0
357
23bc5982 358#define WATCH_LISTS 0
673a394b 359
0a3e67a4
JB
360struct opregion_header;
361struct opregion_acpi;
362struct opregion_swsci;
363struct opregion_asle;
364
8ee1c3db 365struct intel_opregion {
5bc4418b
BW
366 struct opregion_header __iomem *header;
367 struct opregion_acpi __iomem *acpi;
368 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
369 u32 swsci_gbda_sub_functions;
370 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
371 struct opregion_asle __iomem *asle;
372 void __iomem *vbt;
01fe9dbd 373 u32 __iomem *lid_state;
91a60f20 374 struct work_struct asle_work;
8ee1c3db 375};
44834a67 376#define OPREGION_SIZE (8*1024)
8ee1c3db 377
6ef3d427
CW
378struct intel_overlay;
379struct intel_overlay_error_state;
380
de151cf6 381#define I915_FENCE_REG_NONE -1
42b5aeab
VS
382#define I915_MAX_NUM_FENCES 32
383/* 32 fences + sign bit for FENCE_REG_NONE */
384#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
385
386struct drm_i915_fence_reg {
007cc8ac 387 struct list_head lru_list;
caea7476 388 struct drm_i915_gem_object *obj;
1690e1eb 389 int pin_count;
de151cf6 390};
7c1c2871 391
9b9d172d 392struct sdvo_device_mapping {
e957d772 393 u8 initialized;
9b9d172d 394 u8 dvo_port;
395 u8 slave_addr;
396 u8 dvo_wiring;
e957d772 397 u8 i2c_pin;
b1083333 398 u8 ddc_pin;
9b9d172d 399};
400
c4a1d9e4
CW
401struct intel_display_error_state;
402
63eeaf38 403struct drm_i915_error_state {
742cbee8 404 struct kref ref;
585b0288
BW
405 struct timeval time;
406
cb383002 407 char error_msg[128];
48b031e3 408 u32 reset_count;
62d5d69b 409 u32 suspend_count;
cb383002 410
585b0288 411 /* Generic register state */
63eeaf38
JB
412 u32 eir;
413 u32 pgtbl_er;
be998e2e 414 u32 ier;
885ea5a8 415 u32 gtier[4];
b9a3906b 416 u32 ccid;
0f3b6849
CW
417 u32 derrmr;
418 u32 forcewake;
585b0288
BW
419 u32 error; /* gen6+ */
420 u32 err_int; /* gen7 */
421 u32 done_reg;
91ec5d11
BW
422 u32 gac_eco;
423 u32 gam_ecochk;
424 u32 gab_ctl;
425 u32 gfx_mode;
585b0288 426 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
427 u64 fence[I915_MAX_NUM_FENCES];
428 struct intel_overlay_error_state *overlay;
429 struct intel_display_error_state *display;
0ca36d78 430 struct drm_i915_error_object *semaphore_obj;
585b0288 431
52d39a21 432 struct drm_i915_error_ring {
372fbb8e 433 bool valid;
362b8af7
BW
434 /* Software tracked state */
435 bool waiting;
436 int hangcheck_score;
437 enum intel_ring_hangcheck_action hangcheck_action;
438 int num_requests;
439
440 /* our own tracking of ring head and tail */
441 u32 cpu_ring_head;
442 u32 cpu_ring_tail;
443
444 u32 semaphore_seqno[I915_NUM_RINGS - 1];
445
446 /* Register state */
447 u32 tail;
448 u32 head;
449 u32 ctl;
450 u32 hws;
451 u32 ipeir;
452 u32 ipehr;
453 u32 instdone;
362b8af7
BW
454 u32 bbstate;
455 u32 instpm;
456 u32 instps;
457 u32 seqno;
458 u64 bbaddr;
50877445 459 u64 acthd;
362b8af7 460 u32 fault_reg;
13ffadd1 461 u64 faddr;
362b8af7
BW
462 u32 rc_psmi; /* sleep state */
463 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
464
52d39a21
CW
465 struct drm_i915_error_object {
466 int page_count;
467 u32 gtt_offset;
468 u32 *pages[0];
ab0e7ff9 469 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 470
52d39a21
CW
471 struct drm_i915_error_request {
472 long jiffies;
473 u32 seqno;
ee4f42b1 474 u32 tail;
52d39a21 475 } *requests;
6c7a01ec
BW
476
477 struct {
478 u32 gfx_mode;
479 union {
480 u64 pdp[4];
481 u32 pp_dir_base;
482 };
483 } vm_info;
ab0e7ff9
CW
484
485 pid_t pid;
486 char comm[TASK_COMM_LEN];
52d39a21 487 } ring[I915_NUM_RINGS];
3a448734 488
9df30794 489 struct drm_i915_error_buffer {
a779e5ab 490 u32 size;
9df30794 491 u32 name;
0201f1ec 492 u32 rseqno, wseqno;
9df30794
CW
493 u32 gtt_offset;
494 u32 read_domains;
495 u32 write_domain;
4b9de737 496 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
497 s32 pinned:2;
498 u32 tiling:2;
499 u32 dirty:1;
500 u32 purgeable:1;
5cc9ed4b 501 u32 userptr:1;
5d1333fc 502 s32 ring:4;
f56383cb 503 u32 cache_level:3;
95f5301d 504 } **active_bo, **pinned_bo;
6c7a01ec 505
95f5301d 506 u32 *active_bo_count, *pinned_bo_count;
3a448734 507 u32 vm_count;
63eeaf38
JB
508};
509
7bd688cd 510struct intel_connector;
820d2d77 511struct intel_encoder;
5cec258b 512struct intel_crtc_state;
5724dbd1 513struct intel_initial_plane_config;
0e8ffe1b 514struct intel_crtc;
ee9300bb
DV
515struct intel_limit;
516struct dpll;
b8cecdf5 517
e70236a8 518struct drm_i915_display_funcs {
ee5382ae 519 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 520 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
521 void (*disable_fbc)(struct drm_device *dev);
522 int (*get_display_clock_speed)(struct drm_device *dev);
523 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
524 /**
525 * find_dpll() - Find the best values for the PLL
526 * @limit: limits for the PLL
527 * @crtc: current CRTC
528 * @target: target frequency in kHz
529 * @refclk: reference clock frequency in kHz
530 * @match_clock: if provided, @best_clock P divider must
531 * match the P divider from @match_clock
532 * used for LVDS downclocking
533 * @best_clock: best PLL values found
534 *
535 * Returns true on success, false on failure.
536 */
537 bool (*find_dpll)(const struct intel_limit *limit,
a919ff14 538 struct intel_crtc *crtc,
ee9300bb
DV
539 int target, int refclk,
540 struct dpll *match_clock,
541 struct dpll *best_clock);
46ba614c 542 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
543 void (*update_sprite_wm)(struct drm_plane *plane,
544 struct drm_crtc *crtc,
ed57cb8a
DL
545 uint32_t sprite_width, uint32_t sprite_height,
546 int pixel_size, bool enable, bool scaled);
47fab737 547 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
548 /* Returns the active state of the crtc, and if the crtc is active,
549 * fills out the pipe-config with the hw state. */
550 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 551 struct intel_crtc_state *);
5724dbd1
DL
552 void (*get_initial_plane_config)(struct intel_crtc *,
553 struct intel_initial_plane_config *);
190f68c5
ACO
554 int (*crtc_compute_clock)(struct intel_crtc *crtc,
555 struct intel_crtc_state *crtc_state);
76e5a89c
DV
556 void (*crtc_enable)(struct drm_crtc *crtc);
557 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 558 void (*off)(struct drm_crtc *crtc);
69bfe1a9
JN
559 void (*audio_codec_enable)(struct drm_connector *connector,
560 struct intel_encoder *encoder,
561 struct drm_display_mode *mode);
562 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 563 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 564 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
565 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
566 struct drm_framebuffer *fb,
ed8d1975 567 struct drm_i915_gem_object *obj,
a4872ba6 568 struct intel_engine_cs *ring,
ed8d1975 569 uint32_t flags);
29b9bde6
DV
570 void (*update_primary_plane)(struct drm_crtc *crtc,
571 struct drm_framebuffer *fb,
572 int x, int y);
20afbda2 573 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
574 /* clock updates for mode set */
575 /* cursor updates */
576 /* render clock increase/decrease */
577 /* display clock increase/decrease */
578 /* pll clock increase/decrease */
7bd688cd 579
6517d273 580 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
7bd688cd
JN
581 uint32_t (*get_backlight)(struct intel_connector *connector);
582 void (*set_backlight)(struct intel_connector *connector,
583 uint32_t level);
584 void (*disable_backlight)(struct intel_connector *connector);
585 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
586};
587
48c1026a
MK
588enum forcewake_domain_id {
589 FW_DOMAIN_ID_RENDER = 0,
590 FW_DOMAIN_ID_BLITTER,
591 FW_DOMAIN_ID_MEDIA,
592
593 FW_DOMAIN_ID_COUNT
594};
595
596enum forcewake_domains {
597 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
598 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
599 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
600 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
601 FORCEWAKE_BLITTER |
602 FORCEWAKE_MEDIA)
603};
604
907b28c5 605struct intel_uncore_funcs {
c8d9a590 606 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 607 enum forcewake_domains domains);
c8d9a590 608 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 609 enum forcewake_domains domains);
0b274481
BW
610
611 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
612 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
613 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
614 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
615
616 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
617 uint8_t val, bool trace);
618 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
619 uint16_t val, bool trace);
620 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
621 uint32_t val, bool trace);
622 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
623 uint64_t val, bool trace);
990bbdad
CW
624};
625
907b28c5
CW
626struct intel_uncore {
627 spinlock_t lock; /** lock is also taken in irq contexts. */
628
629 struct intel_uncore_funcs funcs;
630
631 unsigned fifo_count;
48c1026a 632 enum forcewake_domains fw_domains;
b2cff0db
CW
633
634 struct intel_uncore_forcewake_domain {
635 struct drm_i915_private *i915;
48c1026a 636 enum forcewake_domain_id id;
b2cff0db
CW
637 unsigned wake_count;
638 struct timer_list timer;
05a2fb15
MK
639 u32 reg_set;
640 u32 val_set;
641 u32 val_clear;
642 u32 reg_ack;
643 u32 reg_post;
644 u32 val_reset;
b2cff0db 645 } fw_domain[FW_DOMAIN_ID_COUNT];
b2cff0db
CW
646};
647
648/* Iterate over initialised fw domains */
649#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
650 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
651 (i__) < FW_DOMAIN_ID_COUNT; \
652 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
653 if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
654
655#define for_each_fw_domain(domain__, dev_priv__, i__) \
656 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
907b28c5 657
79fc46df
DL
658#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
659 func(is_mobile) sep \
660 func(is_i85x) sep \
661 func(is_i915g) sep \
662 func(is_i945gm) sep \
663 func(is_g33) sep \
664 func(need_gfx_hws) sep \
665 func(is_g4x) sep \
666 func(is_pineview) sep \
667 func(is_broadwater) sep \
668 func(is_crestline) sep \
669 func(is_ivybridge) sep \
670 func(is_valleyview) sep \
671 func(is_haswell) sep \
7201c0b3 672 func(is_skylake) sep \
b833d685 673 func(is_preliminary) sep \
79fc46df
DL
674 func(has_fbc) sep \
675 func(has_pipe_cxsr) sep \
676 func(has_hotplug) sep \
677 func(cursor_needs_physical) sep \
678 func(has_overlay) sep \
679 func(overlay_needs_physical) sep \
680 func(supports_tv) sep \
dd93be58 681 func(has_llc) sep \
30568c45
DL
682 func(has_ddi) sep \
683 func(has_fpga_dbg)
c96ea64e 684
a587f779
DL
685#define DEFINE_FLAG(name) u8 name:1
686#define SEP_SEMICOLON ;
c96ea64e 687
cfdf1fa2 688struct intel_device_info {
10fce67a 689 u32 display_mmio_offset;
87f1f465 690 u16 device_id;
7eb552ae 691 u8 num_pipes:3;
d615a166 692 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 693 u8 gen;
73ae478c 694 u8 ring_mask; /* Rings supported by the HW */
a587f779 695 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
696 /* Register offsets for the various display pipes and transcoders */
697 int pipe_offsets[I915_MAX_TRANSCODERS];
698 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 699 int palette_offsets[I915_MAX_PIPES];
5efb3e28 700 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
701
702 /* Slice/subslice/EU info */
703 u8 slice_total;
704 u8 subslice_total;
705 u8 subslice_per_slice;
706 u8 eu_total;
707 u8 eu_per_subslice;
b7668791
DL
708 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
709 u8 subslice_7eu[3];
3873218f
JM
710 u8 has_slice_pg:1;
711 u8 has_subslice_pg:1;
712 u8 has_eu_pg:1;
cfdf1fa2
KH
713};
714
a587f779
DL
715#undef DEFINE_FLAG
716#undef SEP_SEMICOLON
717
7faf1ab2
DV
718enum i915_cache_level {
719 I915_CACHE_NONE = 0,
350ec881
CW
720 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
721 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
722 caches, eg sampler/render caches, and the
723 large Last-Level-Cache. LLC is coherent with
724 the CPU, but L3 is only visible to the GPU. */
651d794f 725 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
726};
727
e59ec13d
MK
728struct i915_ctx_hang_stats {
729 /* This context had batch pending when hang was declared */
730 unsigned batch_pending;
731
732 /* This context had batch active when hang was declared */
733 unsigned batch_active;
be62acb4
MK
734
735 /* Time when this context was last blamed for a GPU reset */
736 unsigned long guilty_ts;
737
676fa572
CW
738 /* If the contexts causes a second GPU hang within this time,
739 * it is permanently banned from submitting any more work.
740 */
741 unsigned long ban_period_seconds;
742
be62acb4
MK
743 /* This context is banned to submit more work */
744 bool banned;
e59ec13d 745};
40521054
BW
746
747/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 748#define DEFAULT_CONTEXT_HANDLE 0
31b7a88d
OM
749/**
750 * struct intel_context - as the name implies, represents a context.
751 * @ref: reference count.
752 * @user_handle: userspace tracking identity for this context.
753 * @remap_slice: l3 row remapping information.
754 * @file_priv: filp associated with this context (NULL for global default
755 * context).
756 * @hang_stats: information about the role of this context in possible GPU
757 * hangs.
758 * @vm: virtual memory space used by this context.
759 * @legacy_hw_ctx: render context backing object and whether it is correctly
760 * initialized (legacy ring submission mechanism only).
761 * @link: link in the global list of contexts.
762 *
763 * Contexts are memory images used by the hardware to store copies of their
764 * internal state.
765 */
273497e5 766struct intel_context {
dce3271b 767 struct kref ref;
821d66dd 768 int user_handle;
3ccfd19d 769 uint8_t remap_slice;
40521054 770 struct drm_i915_file_private *file_priv;
e59ec13d 771 struct i915_ctx_hang_stats hang_stats;
ae6c4806 772 struct i915_hw_ppgtt *ppgtt;
a33afea5 773
c9e003af 774 /* Legacy ring buffer submission */
ea0c76f8
OM
775 struct {
776 struct drm_i915_gem_object *rcs_state;
777 bool initialized;
778 } legacy_hw_ctx;
779
c9e003af 780 /* Execlists */
564ddb2f 781 bool rcs_initialized;
c9e003af
OM
782 struct {
783 struct drm_i915_gem_object *state;
84c2377f 784 struct intel_ringbuffer *ringbuf;
a7cbedec 785 int pin_count;
c9e003af
OM
786 } engine[I915_NUM_RINGS];
787
a33afea5 788 struct list_head link;
40521054
BW
789};
790
5c3fe8b0 791struct i915_fbc {
60ee5cd2 792 unsigned long uncompressed_size;
5e59f717 793 unsigned threshold;
5c3fe8b0 794 unsigned int fb_id;
e35fef21 795 struct intel_crtc *crtc;
5c3fe8b0
BW
796 int y;
797
c4213885 798 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
799 struct drm_mm_node *compressed_llb;
800
da46f936
RV
801 bool false_color;
802
9adccc60
PZ
803 /* Tracks whether the HW is actually enabled, not whether the feature is
804 * possible. */
805 bool enabled;
806
1d73c2a8
RV
807 /* On gen8 some rings cannont perform fbc clean operation so for now
808 * we are doing this on SW with mmio.
809 * This variable works in the opposite information direction
810 * of ring->fbc_dirty telling software on frontbuffer tracking
811 * to perform the cache clean on sw side.
812 */
813 bool need_sw_cache_clean;
814
5c3fe8b0
BW
815 struct intel_fbc_work {
816 struct delayed_work work;
817 struct drm_crtc *crtc;
818 struct drm_framebuffer *fb;
5c3fe8b0
BW
819 } *fbc_work;
820
29ebf90f
CW
821 enum no_fbc_reason {
822 FBC_OK, /* FBC is enabled */
823 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
824 FBC_NO_OUTPUT, /* no outputs enabled to compress */
825 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
826 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
827 FBC_MODE_TOO_LARGE, /* mode too large for compression */
828 FBC_BAD_PLANE, /* fbc not supported on plane */
829 FBC_NOT_TILED, /* buffer not tiled */
830 FBC_MULTIPLE_PIPES, /* more than one pipe active */
831 FBC_MODULE_PARAM,
832 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
833 } no_fbc_reason;
b5e50c3f
JB
834};
835
96178eeb
VK
836/**
837 * HIGH_RR is the highest eDP panel refresh rate read from EDID
838 * LOW_RR is the lowest eDP panel refresh rate found from EDID
839 * parsing for same resolution.
840 */
841enum drrs_refresh_rate_type {
842 DRRS_HIGH_RR,
843 DRRS_LOW_RR,
844 DRRS_MAX_RR, /* RR count */
845};
846
847enum drrs_support_type {
848 DRRS_NOT_SUPPORTED = 0,
849 STATIC_DRRS_SUPPORT = 1,
850 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
851};
852
2807cf69 853struct intel_dp;
96178eeb
VK
854struct i915_drrs {
855 struct mutex mutex;
856 struct delayed_work work;
857 struct intel_dp *dp;
858 unsigned busy_frontbuffer_bits;
859 enum drrs_refresh_rate_type refresh_rate_type;
860 enum drrs_support_type type;
861};
862
a031d709 863struct i915_psr {
f0355c4a 864 struct mutex lock;
a031d709
RV
865 bool sink_support;
866 bool source_ok;
2807cf69 867 struct intel_dp *enabled;
7c8f8a70
RV
868 bool active;
869 struct delayed_work work;
9ca15301 870 unsigned busy_frontbuffer_bits;
0243f7ba 871 bool link_standby;
3f51e471 872};
5c3fe8b0 873
3bad0781 874enum intel_pch {
f0350830 875 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
876 PCH_IBX, /* Ibexpeak PCH */
877 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 878 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 879 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 880 PCH_NOP,
3bad0781
ZW
881};
882
988d6ee8
PZ
883enum intel_sbi_destination {
884 SBI_ICLK,
885 SBI_MPHY,
886};
887
b690e96c 888#define QUIRK_PIPEA_FORCE (1<<0)
435793df 889#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 890#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 891#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 892#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 893#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 894
8be48d92 895struct intel_fbdev;
1630fe75 896struct intel_fbc_work;
38651674 897
c2b9152f
DV
898struct intel_gmbus {
899 struct i2c_adapter adapter;
f2ce9faf 900 u32 force_bit;
c2b9152f 901 u32 reg0;
36c785f0 902 u32 gpio_reg;
c167a6fc 903 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
904 struct drm_i915_private *dev_priv;
905};
906
f4c956ad 907struct i915_suspend_saved_registers {
e948e994 908 u32 saveDSPARB;
ba8bbcf6 909 u32 saveLVDS;
585fb111
JB
910 u32 savePP_ON_DELAYS;
911 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
912 u32 savePP_ON;
913 u32 savePP_OFF;
914 u32 savePP_CONTROL;
585fb111 915 u32 savePP_DIVISOR;
ba8bbcf6 916 u32 saveFBC_CONTROL;
1f84e550 917 u32 saveCACHE_MODE_0;
1f84e550 918 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
919 u32 saveSWF0[16];
920 u32 saveSWF1[16];
921 u32 saveSWF2[3];
4b9de737 922 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 923 u32 savePCH_PORT_HOTPLUG;
9f49c376 924 u16 saveGCDGMBUS;
f4c956ad 925};
c85aa885 926
ddeea5b0
ID
927struct vlv_s0ix_state {
928 /* GAM */
929 u32 wr_watermark;
930 u32 gfx_prio_ctrl;
931 u32 arb_mode;
932 u32 gfx_pend_tlb0;
933 u32 gfx_pend_tlb1;
934 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
935 u32 media_max_req_count;
936 u32 gfx_max_req_count;
937 u32 render_hwsp;
938 u32 ecochk;
939 u32 bsd_hwsp;
940 u32 blt_hwsp;
941 u32 tlb_rd_addr;
942
943 /* MBC */
944 u32 g3dctl;
945 u32 gsckgctl;
946 u32 mbctl;
947
948 /* GCP */
949 u32 ucgctl1;
950 u32 ucgctl3;
951 u32 rcgctl1;
952 u32 rcgctl2;
953 u32 rstctl;
954 u32 misccpctl;
955
956 /* GPM */
957 u32 gfxpause;
958 u32 rpdeuhwtc;
959 u32 rpdeuc;
960 u32 ecobus;
961 u32 pwrdwnupctl;
962 u32 rp_down_timeout;
963 u32 rp_deucsw;
964 u32 rcubmabdtmr;
965 u32 rcedata;
966 u32 spare2gh;
967
968 /* Display 1 CZ domain */
969 u32 gt_imr;
970 u32 gt_ier;
971 u32 pm_imr;
972 u32 pm_ier;
973 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
974
975 /* GT SA CZ domain */
976 u32 tilectl;
977 u32 gt_fifoctl;
978 u32 gtlc_wake_ctrl;
979 u32 gtlc_survive;
980 u32 pmwgicz;
981
982 /* Display 2 CZ domain */
983 u32 gu_ctl0;
984 u32 gu_ctl1;
985 u32 clock_gate_dis2;
986};
987
bf225f20
CW
988struct intel_rps_ei {
989 u32 cz_clock;
990 u32 render_c0;
991 u32 media_c0;
31685c25
D
992};
993
c85aa885 994struct intel_gen6_power_mgmt {
d4d70aa5
ID
995 /*
996 * work, interrupts_enabled and pm_iir are protected by
997 * dev_priv->irq_lock
998 */
c85aa885 999 struct work_struct work;
d4d70aa5 1000 bool interrupts_enabled;
c85aa885 1001 u32 pm_iir;
59cdb63d 1002
b39fb297
BW
1003 /* Frequencies are stored in potentially platform dependent multiples.
1004 * In other words, *_freq needs to be multiplied by X to be interesting.
1005 * Soft limits are those which are used for the dynamic reclocking done
1006 * by the driver (raise frequencies under heavy loads, and lower for
1007 * lighter loads). Hard limits are those imposed by the hardware.
1008 *
1009 * A distinction is made for overclocking, which is never enabled by
1010 * default, and is considered to be above the hard limit if it's
1011 * possible at all.
1012 */
1013 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1014 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1015 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1016 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1017 u8 min_freq; /* AKA RPn. Minimum frequency */
1018 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1019 u8 rp1_freq; /* "less than" RP0 power/freqency */
1020 u8 rp0_freq; /* Non-overclocked max frequency. */
67c3bf6f 1021 u32 cz_freq;
1a01ab3b 1022
31685c25 1023 u32 ei_interrupt_count;
1a01ab3b 1024
dd75fdc8
CW
1025 int last_adj;
1026 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1027
c0951f0c 1028 bool enabled;
1a01ab3b 1029 struct delayed_work delayed_resume_work;
4fc688ce 1030
bf225f20
CW
1031 /* manual wa residency calculations */
1032 struct intel_rps_ei up_ei, down_ei;
1033
4fc688ce
JB
1034 /*
1035 * Protects RPS/RC6 register access and PCU communication.
1036 * Must be taken after struct_mutex if nested.
1037 */
1038 struct mutex hw_lock;
c85aa885
DV
1039};
1040
1a240d4d
DV
1041/* defined intel_pm.c */
1042extern spinlock_t mchdev_lock;
1043
c85aa885
DV
1044struct intel_ilk_power_mgmt {
1045 u8 cur_delay;
1046 u8 min_delay;
1047 u8 max_delay;
1048 u8 fmax;
1049 u8 fstart;
1050
1051 u64 last_count1;
1052 unsigned long last_time1;
1053 unsigned long chipset_power;
1054 u64 last_count2;
5ed0bdf2 1055 u64 last_time2;
c85aa885
DV
1056 unsigned long gfx_power;
1057 u8 corr;
1058
1059 int c_m;
1060 int r_t;
3e373948
DV
1061
1062 struct drm_i915_gem_object *pwrctx;
1063 struct drm_i915_gem_object *renderctx;
c85aa885
DV
1064};
1065
c6cb582e
ID
1066struct drm_i915_private;
1067struct i915_power_well;
1068
1069struct i915_power_well_ops {
1070 /*
1071 * Synchronize the well's hw state to match the current sw state, for
1072 * example enable/disable it based on the current refcount. Called
1073 * during driver init and resume time, possibly after first calling
1074 * the enable/disable handlers.
1075 */
1076 void (*sync_hw)(struct drm_i915_private *dev_priv,
1077 struct i915_power_well *power_well);
1078 /*
1079 * Enable the well and resources that depend on it (for example
1080 * interrupts located on the well). Called after the 0->1 refcount
1081 * transition.
1082 */
1083 void (*enable)(struct drm_i915_private *dev_priv,
1084 struct i915_power_well *power_well);
1085 /*
1086 * Disable the well and resources that depend on it. Called after
1087 * the 1->0 refcount transition.
1088 */
1089 void (*disable)(struct drm_i915_private *dev_priv,
1090 struct i915_power_well *power_well);
1091 /* Returns the hw enabled state. */
1092 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1093 struct i915_power_well *power_well);
1094};
1095
a38911a3
WX
1096/* Power well structure for haswell */
1097struct i915_power_well {
c1ca727f 1098 const char *name;
6f3ef5dd 1099 bool always_on;
a38911a3
WX
1100 /* power well enable/disable usage count */
1101 int count;
bfafe93a
ID
1102 /* cached hw enabled state */
1103 bool hw_enabled;
c1ca727f 1104 unsigned long domains;
77961eb9 1105 unsigned long data;
c6cb582e 1106 const struct i915_power_well_ops *ops;
a38911a3
WX
1107};
1108
83c00f55 1109struct i915_power_domains {
baa70707
ID
1110 /*
1111 * Power wells needed for initialization at driver init and suspend
1112 * time are on. They are kept on until after the first modeset.
1113 */
1114 bool init_power_on;
0d116a29 1115 bool initializing;
c1ca727f 1116 int power_well_count;
baa70707 1117
83c00f55 1118 struct mutex lock;
1da51581 1119 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1120 struct i915_power_well *power_wells;
83c00f55
ID
1121};
1122
35a85ac6 1123#define MAX_L3_SLICES 2
a4da4fa4 1124struct intel_l3_parity {
35a85ac6 1125 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1126 struct work_struct error_work;
35a85ac6 1127 int which_slice;
a4da4fa4
DV
1128};
1129
493018dc
BV
1130struct i915_gem_batch_pool {
1131 struct drm_device *dev;
1132 struct list_head cache_list;
1133};
1134
4b5aed62 1135struct i915_gem_mm {
4b5aed62
DV
1136 /** Memory allocator for GTT stolen memory */
1137 struct drm_mm stolen;
4b5aed62
DV
1138 /** List of all objects in gtt_space. Used to restore gtt
1139 * mappings on resume */
1140 struct list_head bound_list;
1141 /**
1142 * List of objects which are not bound to the GTT (thus
1143 * are idle and not used by the GPU) but still have
1144 * (presumably uncached) pages still attached.
1145 */
1146 struct list_head unbound_list;
1147
493018dc
BV
1148 /*
1149 * A pool of objects to use as shadow copies of client batch buffers
1150 * when the command parser is enabled. Prevents the client from
1151 * modifying the batch contents after software parsing.
1152 */
1153 struct i915_gem_batch_pool batch_pool;
1154
4b5aed62
DV
1155 /** Usable portion of the GTT for GEM */
1156 unsigned long stolen_base; /* limited to low memory (32-bit) */
1157
4b5aed62
DV
1158 /** PPGTT used for aliasing the PPGTT with the GTT */
1159 struct i915_hw_ppgtt *aliasing_ppgtt;
1160
2cfcd32a 1161 struct notifier_block oom_notifier;
ceabbba5 1162 struct shrinker shrinker;
4b5aed62
DV
1163 bool shrinker_no_lock_stealing;
1164
4b5aed62
DV
1165 /** LRU list of objects with fence regs on them. */
1166 struct list_head fence_list;
1167
1168 /**
1169 * We leave the user IRQ off as much as possible,
1170 * but this means that requests will finish and never
1171 * be retired once the system goes idle. Set a timer to
1172 * fire periodically while the ring is running. When it
1173 * fires, go retire requests.
1174 */
1175 struct delayed_work retire_work;
1176
b29c19b6
CW
1177 /**
1178 * When we detect an idle GPU, we want to turn on
1179 * powersaving features. So once we see that there
1180 * are no more requests outstanding and no more
1181 * arrive within a small period of time, we fire
1182 * off the idle_work.
1183 */
1184 struct delayed_work idle_work;
1185
4b5aed62
DV
1186 /**
1187 * Are we in a non-interruptible section of code like
1188 * modesetting?
1189 */
1190 bool interruptible;
1191
f62a0076
CW
1192 /**
1193 * Is the GPU currently considered idle, or busy executing userspace
1194 * requests? Whilst idle, we attempt to power down the hardware and
1195 * display clocks. In order to reduce the effect on performance, there
1196 * is a slight delay before we do so.
1197 */
1198 bool busy;
1199
bdf1e7e3
DV
1200 /* the indicator for dispatch video commands on two BSD rings */
1201 int bsd_ring_dispatch_index;
1202
4b5aed62
DV
1203 /** Bit 6 swizzling required for X tiling */
1204 uint32_t bit_6_swizzle_x;
1205 /** Bit 6 swizzling required for Y tiling */
1206 uint32_t bit_6_swizzle_y;
1207
4b5aed62 1208 /* accounting, useful for userland debugging */
c20e8355 1209 spinlock_t object_stat_lock;
4b5aed62
DV
1210 size_t object_memory;
1211 u32 object_count;
1212};
1213
edc3d884 1214struct drm_i915_error_state_buf {
0a4cd7c8 1215 struct drm_i915_private *i915;
edc3d884
MK
1216 unsigned bytes;
1217 unsigned size;
1218 int err;
1219 u8 *buf;
1220 loff_t start;
1221 loff_t pos;
1222};
1223
fc16b48b
MK
1224struct i915_error_state_file_priv {
1225 struct drm_device *dev;
1226 struct drm_i915_error_state *error;
1227};
1228
99584db3
DV
1229struct i915_gpu_error {
1230 /* For hangcheck timer */
1231#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1232#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1233 /* Hang gpu twice in this window and your context gets banned */
1234#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1235
737b1506
CW
1236 struct workqueue_struct *hangcheck_wq;
1237 struct delayed_work hangcheck_work;
99584db3
DV
1238
1239 /* For reset and error_state handling. */
1240 spinlock_t lock;
1241 /* Protected by the above dev->gpu_error.lock. */
1242 struct drm_i915_error_state *first_error;
094f9a54
CW
1243
1244 unsigned long missed_irq_rings;
1245
1f83fee0 1246 /**
2ac0f450 1247 * State variable controlling the reset flow and count
1f83fee0 1248 *
2ac0f450
MK
1249 * This is a counter which gets incremented when reset is triggered,
1250 * and again when reset has been handled. So odd values (lowest bit set)
1251 * means that reset is in progress and even values that
1252 * (reset_counter >> 1):th reset was successfully completed.
1253 *
1254 * If reset is not completed succesfully, the I915_WEDGE bit is
1255 * set meaning that hardware is terminally sour and there is no
1256 * recovery. All waiters on the reset_queue will be woken when
1257 * that happens.
1258 *
1259 * This counter is used by the wait_seqno code to notice that reset
1260 * event happened and it needs to restart the entire ioctl (since most
1261 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1262 *
1263 * This is important for lock-free wait paths, where no contended lock
1264 * naturally enforces the correct ordering between the bail-out of the
1265 * waiter and the gpu reset work code.
1f83fee0
DV
1266 */
1267 atomic_t reset_counter;
1268
1f83fee0 1269#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1270#define I915_WEDGED (1 << 31)
1f83fee0
DV
1271
1272 /**
1273 * Waitqueue to signal when the reset has completed. Used by clients
1274 * that wait for dev_priv->mm.wedged to settle.
1275 */
1276 wait_queue_head_t reset_queue;
33196ded 1277
88b4aa87
MK
1278 /* Userspace knobs for gpu hang simulation;
1279 * combines both a ring mask, and extra flags
1280 */
1281 u32 stop_rings;
1282#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1283#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1284
1285 /* For missed irq/seqno simulation. */
1286 unsigned int test_irq_rings;
6689c167
MA
1287
1288 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1289 bool reload_in_reset;
99584db3
DV
1290};
1291
b8efb17b
ZR
1292enum modeset_restore {
1293 MODESET_ON_LID_OPEN,
1294 MODESET_DONE,
1295 MODESET_SUSPENDED,
1296};
1297
6acab15a 1298struct ddi_vbt_port_info {
ce4dd49e
DL
1299 /*
1300 * This is an index in the HDMI/DVI DDI buffer translation table.
1301 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1302 * populate this field.
1303 */
1304#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1305 uint8_t hdmi_level_shift;
311a2094
PZ
1306
1307 uint8_t supports_dvi:1;
1308 uint8_t supports_hdmi:1;
1309 uint8_t supports_dp:1;
6acab15a
PZ
1310};
1311
bfd7ebda
RV
1312enum psr_lines_to_wait {
1313 PSR_0_LINES_TO_WAIT = 0,
1314 PSR_1_LINE_TO_WAIT,
1315 PSR_4_LINES_TO_WAIT,
1316 PSR_8_LINES_TO_WAIT
83a7280e
PB
1317};
1318
41aa3448
RV
1319struct intel_vbt_data {
1320 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1321 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1322
1323 /* Feature bits */
1324 unsigned int int_tv_support:1;
1325 unsigned int lvds_dither:1;
1326 unsigned int lvds_vbt:1;
1327 unsigned int int_crt_support:1;
1328 unsigned int lvds_use_ssc:1;
1329 unsigned int display_clock_mode:1;
1330 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1331 unsigned int has_mipi:1;
41aa3448
RV
1332 int lvds_ssc_freq;
1333 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1334
83a7280e
PB
1335 enum drrs_support_type drrs_type;
1336
41aa3448
RV
1337 /* eDP */
1338 int edp_rate;
1339 int edp_lanes;
1340 int edp_preemphasis;
1341 int edp_vswing;
1342 bool edp_initialized;
1343 bool edp_support;
1344 int edp_bpp;
9a57f5bb 1345 bool edp_low_vswing;
41aa3448
RV
1346 struct edp_power_seq edp_pps;
1347
bfd7ebda
RV
1348 struct {
1349 bool full_link;
1350 bool require_aux_wakeup;
1351 int idle_frames;
1352 enum psr_lines_to_wait lines_to_wait;
1353 int tp1_wakeup_time;
1354 int tp2_tp3_wakeup_time;
1355 } psr;
1356
f00076d2
JN
1357 struct {
1358 u16 pwm_freq_hz;
39fbc9c8 1359 bool present;
f00076d2 1360 bool active_low_pwm;
1de6068e 1361 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1362 } backlight;
1363
d17c5443
SK
1364 /* MIPI DSI */
1365 struct {
3e6bd011 1366 u16 port;
d17c5443 1367 u16 panel_id;
d3b542fc
SK
1368 struct mipi_config *config;
1369 struct mipi_pps_data *pps;
1370 u8 seq_version;
1371 u32 size;
1372 u8 *data;
1373 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1374 } dsi;
1375
41aa3448
RV
1376 int crt_ddc_pin;
1377
1378 int child_dev_num;
768f69c9 1379 union child_device_config *child_dev;
6acab15a
PZ
1380
1381 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1382};
1383
77c122bc
VS
1384enum intel_ddb_partitioning {
1385 INTEL_DDB_PART_1_2,
1386 INTEL_DDB_PART_5_6, /* IVB+ */
1387};
1388
1fd527cc
VS
1389struct intel_wm_level {
1390 bool enable;
1391 uint32_t pri_val;
1392 uint32_t spr_val;
1393 uint32_t cur_val;
1394 uint32_t fbc_val;
1395};
1396
820c1980 1397struct ilk_wm_values {
609cedef
VS
1398 uint32_t wm_pipe[3];
1399 uint32_t wm_lp[3];
1400 uint32_t wm_lp_spr[3];
1401 uint32_t wm_linetime[3];
1402 bool enable_fbc_wm;
1403 enum intel_ddb_partitioning partitioning;
1404};
1405
c193924e 1406struct skl_ddb_entry {
16160e3d 1407 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1408};
1409
1410static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1411{
16160e3d 1412 return entry->end - entry->start;
c193924e
DL
1413}
1414
08db6652
DL
1415static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1416 const struct skl_ddb_entry *e2)
1417{
1418 if (e1->start == e2->start && e1->end == e2->end)
1419 return true;
1420
1421 return false;
1422}
1423
c193924e 1424struct skl_ddb_allocation {
34bb56af 1425 struct skl_ddb_entry pipe[I915_MAX_PIPES];
c193924e
DL
1426 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
1427 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1428};
1429
2ac96d2a
PB
1430struct skl_wm_values {
1431 bool dirty[I915_MAX_PIPES];
c193924e 1432 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1433 uint32_t wm_linetime[I915_MAX_PIPES];
1434 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1435 uint32_t cursor[I915_MAX_PIPES][8];
1436 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1437 uint32_t cursor_trans[I915_MAX_PIPES];
1438};
1439
1440struct skl_wm_level {
1441 bool plane_en[I915_MAX_PLANES];
b99f58da 1442 bool cursor_en;
2ac96d2a
PB
1443 uint16_t plane_res_b[I915_MAX_PLANES];
1444 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1445 uint16_t cursor_res_b;
1446 uint8_t cursor_res_l;
1447};
1448
c67a470b 1449/*
765dab67
PZ
1450 * This struct helps tracking the state needed for runtime PM, which puts the
1451 * device in PCI D3 state. Notice that when this happens, nothing on the
1452 * graphics device works, even register access, so we don't get interrupts nor
1453 * anything else.
c67a470b 1454 *
765dab67
PZ
1455 * Every piece of our code that needs to actually touch the hardware needs to
1456 * either call intel_runtime_pm_get or call intel_display_power_get with the
1457 * appropriate power domain.
a8a8bd54 1458 *
765dab67
PZ
1459 * Our driver uses the autosuspend delay feature, which means we'll only really
1460 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1461 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1462 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1463 *
1464 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1465 * goes back to false exactly before we reenable the IRQs. We use this variable
1466 * to check if someone is trying to enable/disable IRQs while they're supposed
1467 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1468 * case it happens.
c67a470b 1469 *
765dab67 1470 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1471 */
5d584b2e
PZ
1472struct i915_runtime_pm {
1473 bool suspended;
2aeb7d3a 1474 bool irqs_enabled;
c67a470b
PZ
1475};
1476
926321d5
DV
1477enum intel_pipe_crc_source {
1478 INTEL_PIPE_CRC_SOURCE_NONE,
1479 INTEL_PIPE_CRC_SOURCE_PLANE1,
1480 INTEL_PIPE_CRC_SOURCE_PLANE2,
1481 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1482 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1483 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1484 INTEL_PIPE_CRC_SOURCE_TV,
1485 INTEL_PIPE_CRC_SOURCE_DP_B,
1486 INTEL_PIPE_CRC_SOURCE_DP_C,
1487 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1488 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1489 INTEL_PIPE_CRC_SOURCE_MAX,
1490};
1491
8bf1e9f1 1492struct intel_pipe_crc_entry {
ac2300d4 1493 uint32_t frame;
8bf1e9f1
SH
1494 uint32_t crc[5];
1495};
1496
b2c88f5b 1497#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1498struct intel_pipe_crc {
d538bbdf
DL
1499 spinlock_t lock;
1500 bool opened; /* exclusive access to the result file */
e5f75aca 1501 struct intel_pipe_crc_entry *entries;
926321d5 1502 enum intel_pipe_crc_source source;
d538bbdf 1503 int head, tail;
07144428 1504 wait_queue_head_t wq;
8bf1e9f1
SH
1505};
1506
f99d7069
DV
1507struct i915_frontbuffer_tracking {
1508 struct mutex lock;
1509
1510 /*
1511 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1512 * scheduled flips.
1513 */
1514 unsigned busy_bits;
1515 unsigned flip_bits;
1516};
1517
7225342a
MK
1518struct i915_wa_reg {
1519 u32 addr;
1520 u32 value;
1521 /* bitmask representing WA bits */
1522 u32 mask;
1523};
1524
1525#define I915_MAX_WA_REGS 16
1526
1527struct i915_workarounds {
1528 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1529 u32 count;
1530};
1531
cf9d2890
YZ
1532struct i915_virtual_gpu {
1533 bool active;
1534};
1535
77fec556 1536struct drm_i915_private {
f4c956ad 1537 struct drm_device *dev;
42dcedd4 1538 struct kmem_cache *slab;
f4c956ad 1539
5c969aa7 1540 const struct intel_device_info info;
f4c956ad
DV
1541
1542 int relative_constants_mode;
1543
1544 void __iomem *regs;
1545
907b28c5 1546 struct intel_uncore uncore;
f4c956ad 1547
cf9d2890
YZ
1548 struct i915_virtual_gpu vgpu;
1549
f4c956ad
DV
1550 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1551
28c70f16 1552
f4c956ad
DV
1553 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1554 * controller on different i2c buses. */
1555 struct mutex gmbus_mutex;
1556
1557 /**
1558 * Base address of the gmbus and gpio block.
1559 */
1560 uint32_t gpio_mmio_base;
1561
b6fdd0f2
SS
1562 /* MMIO base address for MIPI regs */
1563 uint32_t mipi_mmio_base;
1564
28c70f16
DV
1565 wait_queue_head_t gmbus_wait_queue;
1566
f4c956ad 1567 struct pci_dev *bridge_dev;
a4872ba6 1568 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1569 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1570 uint32_t last_seqno, next_seqno;
f4c956ad 1571
ba8286fa 1572 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1573 struct resource mch_res;
1574
f4c956ad
DV
1575 /* protects the irq masks */
1576 spinlock_t irq_lock;
1577
84c33a64
SG
1578 /* protects the mmio flip data */
1579 spinlock_t mmio_flip_lock;
1580
f8b79e58
ID
1581 bool display_irqs_enabled;
1582
9ee32fea
DV
1583 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1584 struct pm_qos_request pm_qos;
1585
f4c956ad 1586 /* DPIO indirect register protection */
09153000 1587 struct mutex dpio_lock;
f4c956ad
DV
1588
1589 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1590 union {
1591 u32 irq_mask;
1592 u32 de_irq_mask[I915_MAX_PIPES];
1593 };
f4c956ad 1594 u32 gt_irq_mask;
605cd25b 1595 u32 pm_irq_mask;
a6706b45 1596 u32 pm_rps_events;
91d181dd 1597 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1598
f4c956ad 1599 struct work_struct hotplug_work;
b543fb04
EE
1600 struct {
1601 unsigned long hpd_last_jiffies;
1602 int hpd_cnt;
1603 enum {
1604 HPD_ENABLED = 0,
1605 HPD_DISABLED = 1,
1606 HPD_MARK_DISABLED = 2
1607 } hpd_mark;
1608 } hpd_stats[HPD_NUM_PINS];
142e2398 1609 u32 hpd_event_bits;
6323751d 1610 struct delayed_work hotplug_reenable_work;
f4c956ad 1611
5c3fe8b0 1612 struct i915_fbc fbc;
439d7ac0 1613 struct i915_drrs drrs;
f4c956ad 1614 struct intel_opregion opregion;
41aa3448 1615 struct intel_vbt_data vbt;
f4c956ad 1616
d9ceb816
JB
1617 bool preserve_bios_swizzle;
1618
f4c956ad
DV
1619 /* overlay */
1620 struct intel_overlay *overlay;
f4c956ad 1621
58c68779 1622 /* backlight registers and fields in struct intel_panel */
07f11d49 1623 struct mutex backlight_lock;
31ad8ec6 1624
f4c956ad 1625 /* LVDS info */
f4c956ad
DV
1626 bool no_aux_handshake;
1627
e39b999a
VS
1628 /* protects panel power sequencer state */
1629 struct mutex pps_mutex;
1630
f4c956ad
DV
1631 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1632 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1633 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1634
1635 unsigned int fsb_freq, mem_freq, is_ddr3;
d60c4473 1636 unsigned int vlv_cdclk_freq;
6bcda4f0 1637 unsigned int hpll_freq;
f4c956ad 1638
645416f5
DV
1639 /**
1640 * wq - Driver workqueue for GEM.
1641 *
1642 * NOTE: Work items scheduled here are not allowed to grab any modeset
1643 * locks, for otherwise the flushing done in the pageflip code will
1644 * result in deadlocks.
1645 */
f4c956ad
DV
1646 struct workqueue_struct *wq;
1647
1648 /* Display functions */
1649 struct drm_i915_display_funcs display;
1650
1651 /* PCH chipset type */
1652 enum intel_pch pch_type;
17a303ec 1653 unsigned short pch_id;
f4c956ad
DV
1654
1655 unsigned long quirks;
1656
b8efb17b
ZR
1657 enum modeset_restore modeset_restore;
1658 struct mutex modeset_restore_lock;
673a394b 1659
a7bbbd63 1660 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1661 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1662
4b5aed62 1663 struct i915_gem_mm mm;
ad46cb53
CW
1664 DECLARE_HASHTABLE(mm_structs, 7);
1665 struct mutex mm_lock;
8781342d 1666
8781342d
DV
1667 /* Kernel Modesetting */
1668
9b9d172d 1669 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1670
76c4ac04
DL
1671 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1672 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1673 wait_queue_head_t pending_flip_queue;
1674
c4597872
DV
1675#ifdef CONFIG_DEBUG_FS
1676 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1677#endif
1678
e72f9fbf
DV
1679 int num_shared_dpll;
1680 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
e4607fcf 1681 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1682
7225342a 1683 struct i915_workarounds workarounds;
888b5995 1684
652c393a
JB
1685 /* Reclocking support */
1686 bool render_reclock_avail;
1687 bool lvds_downclock_avail;
18f9ed12
ZY
1688 /* indicates the reduced downclock for LVDS*/
1689 int lvds_downclock;
f99d7069
DV
1690
1691 struct i915_frontbuffer_tracking fb_tracking;
1692
652c393a 1693 u16 orig_clock;
f97108d1 1694
c4804411 1695 bool mchbar_need_disable;
f97108d1 1696
a4da4fa4
DV
1697 struct intel_l3_parity l3_parity;
1698
59124506
BW
1699 /* Cannot be determined by PCIID. You must always read a register. */
1700 size_t ellc_size;
1701
c6a828d3 1702 /* gen6+ rps state */
c85aa885 1703 struct intel_gen6_power_mgmt rps;
c6a828d3 1704
20e4d407
DV
1705 /* ilk-only ips/rps state. Everything in here is protected by the global
1706 * mchdev_lock in intel_pm.c */
c85aa885 1707 struct intel_ilk_power_mgmt ips;
b5e50c3f 1708
83c00f55 1709 struct i915_power_domains power_domains;
a38911a3 1710
a031d709 1711 struct i915_psr psr;
3f51e471 1712
99584db3 1713 struct i915_gpu_error gpu_error;
ae681d96 1714
c9cddffc
JB
1715 struct drm_i915_gem_object *vlv_pctx;
1716
4520f53a 1717#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1718 /* list of fbdev register on this device */
1719 struct intel_fbdev *fbdev;
82e3b8c1 1720 struct work_struct fbdev_suspend_work;
4520f53a 1721#endif
e953fd7b
CW
1722
1723 struct drm_property *broadcast_rgb_property;
3f43c48d 1724 struct drm_property *force_audio_property;
e3689190 1725
58fddc28
ID
1726 /* hda/i915 audio component */
1727 bool audio_component_registered;
1728
254f965c 1729 uint32_t hw_context_size;
a33afea5 1730 struct list_head context_list;
f4c956ad 1731
3e68320e 1732 u32 fdi_rx_config;
68d18ad7 1733
842f1c8b 1734 u32 suspend_count;
f4c956ad 1735 struct i915_suspend_saved_registers regfile;
ddeea5b0 1736 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1737
53615a5e
VS
1738 struct {
1739 /*
1740 * Raw watermark latency values:
1741 * in 0.1us units for WM0,
1742 * in 0.5us units for WM1+.
1743 */
1744 /* primary */
1745 uint16_t pri_latency[5];
1746 /* sprite */
1747 uint16_t spr_latency[5];
1748 /* cursor */
1749 uint16_t cur_latency[5];
2af30a5c
PB
1750 /*
1751 * Raw watermark memory latency values
1752 * for SKL for all 8 levels
1753 * in 1us units.
1754 */
1755 uint16_t skl_latency[8];
609cedef 1756
2d41c0b5
PB
1757 /*
1758 * The skl_wm_values structure is a bit too big for stack
1759 * allocation, so we keep the staging struct where we store
1760 * intermediate results here instead.
1761 */
1762 struct skl_wm_values skl_results;
1763
609cedef 1764 /* current hardware state */
2d41c0b5
PB
1765 union {
1766 struct ilk_wm_values hw;
1767 struct skl_wm_values skl_hw;
1768 };
53615a5e
VS
1769 } wm;
1770
8a187455
PZ
1771 struct i915_runtime_pm pm;
1772
13cf5504
DA
1773 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1774 u32 long_hpd_port_mask;
1775 u32 short_hpd_port_mask;
1776 struct work_struct dig_port_work;
1777
0e32b39c
DA
1778 /*
1779 * if we get a HPD irq from DP and a HPD irq from non-DP
1780 * the non-DP HPD could block the workqueue on a mode config
1781 * mutex getting, that userspace may have taken. However
1782 * userspace is waiting on the DP workqueue to run which is
1783 * blocked behind the non-DP one.
1784 */
1785 struct workqueue_struct *dp_wq;
1786
a83014d3
OM
1787 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1788 struct {
1789 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1790 struct intel_engine_cs *ring,
1791 struct intel_context *ctx,
1792 struct drm_i915_gem_execbuffer2 *args,
1793 struct list_head *vmas,
1794 struct drm_i915_gem_object *batch_obj,
1795 u64 exec_start, u32 flags);
1796 int (*init_rings)(struct drm_device *dev);
1797 void (*cleanup_ring)(struct intel_engine_cs *ring);
1798 void (*stop_ring)(struct intel_engine_cs *ring);
1799 } gt;
1800
67e2937b
JH
1801 uint32_t request_uniq;
1802
bdf1e7e3
DV
1803 /*
1804 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1805 * will be rejected. Instead look for a better place.
1806 */
77fec556 1807};
1da177e4 1808
2c1792a1
CW
1809static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1810{
1811 return dev->dev_private;
1812}
1813
888d0d42
ID
1814static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1815{
1816 return to_i915(dev_get_drvdata(dev));
1817}
1818
b4519513
CW
1819/* Iterate over initialised rings */
1820#define for_each_ring(ring__, dev_priv__, i__) \
1821 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1822 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1823
b1d7e4b4
WF
1824enum hdmi_force_audio {
1825 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1826 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1827 HDMI_AUDIO_AUTO, /* trust EDID */
1828 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1829};
1830
190d6cd5 1831#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1832
37e680a1
CW
1833struct drm_i915_gem_object_ops {
1834 /* Interface between the GEM object and its backing storage.
1835 * get_pages() is called once prior to the use of the associated set
1836 * of pages before to binding them into the GTT, and put_pages() is
1837 * called after we no longer need them. As we expect there to be
1838 * associated cost with migrating pages between the backing storage
1839 * and making them available for the GPU (e.g. clflush), we may hold
1840 * onto the pages after they are no longer referenced by the GPU
1841 * in case they may be used again shortly (for example migrating the
1842 * pages to a different memory domain within the GTT). put_pages()
1843 * will therefore most likely be called when the object itself is
1844 * being released or under memory pressure (where we attempt to
1845 * reap pages for the shrinker).
1846 */
1847 int (*get_pages)(struct drm_i915_gem_object *);
1848 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
1849 int (*dmabuf_export)(struct drm_i915_gem_object *);
1850 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
1851};
1852
a071fa00
DV
1853/*
1854 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1855 * considered to be the frontbuffer for the given plane interface-vise. This
1856 * doesn't mean that the hw necessarily already scans it out, but that any
1857 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1858 *
1859 * We have one bit per pipe and per scanout plane type.
1860 */
1861#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1862#define INTEL_FRONTBUFFER_BITS \
1863 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1864#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1865 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1866#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1867 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1868#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1869 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1870#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1871 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c
DV
1872#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1873 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 1874
673a394b 1875struct drm_i915_gem_object {
c397b908 1876 struct drm_gem_object base;
673a394b 1877
37e680a1
CW
1878 const struct drm_i915_gem_object_ops *ops;
1879
2f633156
BW
1880 /** List of VMAs backed by this object */
1881 struct list_head vma_list;
1882
c1ad11fc
CW
1883 /** Stolen memory for this object, instead of being backed by shmem. */
1884 struct drm_mm_node *stolen;
35c20a60 1885 struct list_head global_list;
673a394b 1886
69dc4987 1887 struct list_head ring_list;
b25cb2f8
BW
1888 /** Used in execbuf to temporarily hold a ref */
1889 struct list_head obj_exec_link;
673a394b 1890
493018dc
BV
1891 struct list_head batch_pool_list;
1892
673a394b 1893 /**
65ce3027
CW
1894 * This is set if the object is on the active lists (has pending
1895 * rendering and so a non-zero seqno), and is not set if it i s on
1896 * inactive (ready to be unbound) list.
673a394b 1897 */
0206e353 1898 unsigned int active:1;
673a394b
EA
1899
1900 /**
1901 * This is set if the object has been written to since last bound
1902 * to the GTT
1903 */
0206e353 1904 unsigned int dirty:1;
778c3544
DV
1905
1906 /**
1907 * Fence register bits (if any) for this object. Will be set
1908 * as needed when mapped into the GTT.
1909 * Protected by dev->struct_mutex.
778c3544 1910 */
4b9de737 1911 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1912
778c3544
DV
1913 /**
1914 * Advice: are the backing pages purgeable?
1915 */
0206e353 1916 unsigned int madv:2;
778c3544 1917
778c3544
DV
1918 /**
1919 * Current tiling mode for the object.
1920 */
0206e353 1921 unsigned int tiling_mode:2;
5d82e3e6
CW
1922 /**
1923 * Whether the tiling parameters for the currently associated fence
1924 * register have changed. Note that for the purposes of tracking
1925 * tiling changes we also treat the unfenced register, the register
1926 * slot that the object occupies whilst it executes a fenced
1927 * command (such as BLT on gen2/3), as a "fence".
1928 */
1929 unsigned int fence_dirty:1;
778c3544 1930
75e9e915
DV
1931 /**
1932 * Is the object at the current location in the gtt mappable and
1933 * fenceable? Used to avoid costly recalculations.
1934 */
0206e353 1935 unsigned int map_and_fenceable:1;
75e9e915 1936
fb7d516a
DV
1937 /**
1938 * Whether the current gtt mapping needs to be mappable (and isn't just
1939 * mappable by accident). Track pin and fault separate for a more
1940 * accurate mappable working set.
1941 */
0206e353
AJ
1942 unsigned int fault_mappable:1;
1943 unsigned int pin_mappable:1;
cc98b413 1944 unsigned int pin_display:1;
fb7d516a 1945
24f3a8cf
AG
1946 /*
1947 * Is the object to be mapped as read-only to the GPU
1948 * Only honoured if hardware has relevant pte bit
1949 */
1950 unsigned long gt_ro:1;
651d794f 1951 unsigned int cache_level:3;
0f71979a 1952 unsigned int cache_dirty:1;
93dfb40c 1953
9da3da66 1954 unsigned int has_dma_mapping:1;
7bddb01f 1955
a071fa00
DV
1956 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1957
9da3da66 1958 struct sg_table *pages;
a5570178 1959 int pages_pin_count;
673a394b 1960
1286ff73 1961 /* prime dma-buf support */
9a70cc2a
DA
1962 void *dma_buf_vmapping;
1963 int vmapping_count;
1964
1c293ea3 1965 /** Breadcrumb of last rendering to the buffer. */
97b2a6a1
JH
1966 struct drm_i915_gem_request *last_read_req;
1967 struct drm_i915_gem_request *last_write_req;
caea7476 1968 /** Breadcrumb of last fenced GPU access to the buffer. */
97b2a6a1 1969 struct drm_i915_gem_request *last_fenced_req;
673a394b 1970
778c3544 1971 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1972 uint32_t stride;
673a394b 1973
80075d49
DV
1974 /** References from framebuffers, locks out tiling changes. */
1975 unsigned long framebuffer_references;
1976
280b713b 1977 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1978 unsigned long *bit_17;
280b713b 1979
5cc9ed4b 1980 union {
6a2c4232
CW
1981 /** for phy allocated objects */
1982 struct drm_dma_handle *phys_handle;
1983
5cc9ed4b
CW
1984 struct i915_gem_userptr {
1985 uintptr_t ptr;
1986 unsigned read_only :1;
1987 unsigned workers :4;
1988#define I915_GEM_USERPTR_MAX_WORKERS 15
1989
ad46cb53
CW
1990 struct i915_mm_struct *mm;
1991 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
1992 struct work_struct *work;
1993 } userptr;
1994 };
1995};
62b8b215 1996#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1997
a071fa00
DV
1998void i915_gem_track_fb(struct drm_i915_gem_object *old,
1999 struct drm_i915_gem_object *new,
2000 unsigned frontbuffer_bits);
2001
673a394b
EA
2002/**
2003 * Request queue structure.
2004 *
2005 * The request queue allows us to note sequence numbers that have been emitted
2006 * and may be associated with active buffers to be retired.
2007 *
97b2a6a1
JH
2008 * By keeping this list, we can avoid having to do questionable sequence
2009 * number comparisons on buffer last_read|write_seqno. It also allows an
2010 * emission time to be associated with the request for tracking how far ahead
2011 * of the GPU the submission is.
b3a38998
NH
2012 *
2013 * The requests are reference counted, so upon creation they should have an
2014 * initial reference taken using kref_init
673a394b
EA
2015 */
2016struct drm_i915_gem_request {
abfe262a
JH
2017 struct kref ref;
2018
852835f3 2019 /** On Which ring this request was generated */
a4872ba6 2020 struct intel_engine_cs *ring;
852835f3 2021
673a394b
EA
2022 /** GEM sequence number associated with this request. */
2023 uint32_t seqno;
2024
7d736f4f
MK
2025 /** Position in the ringbuffer of the start of the request */
2026 u32 head;
2027
72f95afa
NH
2028 /**
2029 * Position in the ringbuffer of the start of the postfix.
2030 * This is required to calculate the maximum available ringbuffer
2031 * space without overwriting the postfix.
2032 */
2033 u32 postfix;
2034
2035 /** Position in the ringbuffer of the end of the whole request */
a71d8d94
CW
2036 u32 tail;
2037
b3a38998 2038 /**
a8c6ecb3 2039 * Context and ring buffer related to this request
b3a38998
NH
2040 * Contexts are refcounted, so when this request is associated with a
2041 * context, we must increment the context's refcount, to guarantee that
2042 * it persists while any request is linked to it. Requests themselves
2043 * are also refcounted, so the request will only be freed when the last
2044 * reference to it is dismissed, and the code in
2045 * i915_gem_request_free() will then decrement the refcount on the
2046 * context.
2047 */
273497e5 2048 struct intel_context *ctx;
98e1bd4a 2049 struct intel_ringbuffer *ringbuf;
0e50e96b 2050
7d736f4f
MK
2051 /** Batch buffer related to this request if any */
2052 struct drm_i915_gem_object *batch_obj;
2053
673a394b
EA
2054 /** Time at which this request was emitted, in jiffies. */
2055 unsigned long emitted_jiffies;
2056
b962442e 2057 /** global list entry for this request */
673a394b 2058 struct list_head list;
b962442e 2059
f787a5f5 2060 struct drm_i915_file_private *file_priv;
b962442e
EA
2061 /** file_priv list entry for this request */
2062 struct list_head client_list;
67e2937b 2063
071c92de
MK
2064 /** process identifier submitting this request */
2065 struct pid *pid;
2066
67e2937b 2067 uint32_t uniq;
6d3d8274
NH
2068
2069 /**
2070 * The ELSP only accepts two elements at a time, so we queue
2071 * context/tail pairs on a given queue (ring->execlist_queue) until the
2072 * hardware is available. The queue serves a double purpose: we also use
2073 * it to keep track of the up to 2 contexts currently in the hardware
2074 * (usually one in execution and the other queued up by the GPU): We
2075 * only remove elements from the head of the queue when the hardware
2076 * informs us that an element has been completed.
2077 *
2078 * All accesses to the queue are mediated by a spinlock
2079 * (ring->execlist_lock).
2080 */
2081
2082 /** Execlist link in the submission queue.*/
2083 struct list_head execlist_link;
2084
2085 /** Execlists no. of times this request has been sent to the ELSP */
2086 int elsp_submitted;
2087
673a394b
EA
2088};
2089
abfe262a
JH
2090void i915_gem_request_free(struct kref *req_ref);
2091
b793a00a
JH
2092static inline uint32_t
2093i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2094{
2095 return req ? req->seqno : 0;
2096}
2097
2098static inline struct intel_engine_cs *
2099i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2100{
2101 return req ? req->ring : NULL;
2102}
2103
abfe262a
JH
2104static inline void
2105i915_gem_request_reference(struct drm_i915_gem_request *req)
2106{
2107 kref_get(&req->ref);
2108}
2109
2110static inline void
2111i915_gem_request_unreference(struct drm_i915_gem_request *req)
2112{
f245860e 2113 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
abfe262a
JH
2114 kref_put(&req->ref, i915_gem_request_free);
2115}
2116
2117static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2118 struct drm_i915_gem_request *src)
2119{
2120 if (src)
2121 i915_gem_request_reference(src);
2122
2123 if (*pdst)
2124 i915_gem_request_unreference(*pdst);
2125
2126 *pdst = src;
2127}
2128
1b5a433a
JH
2129/*
2130 * XXX: i915_gem_request_completed should be here but currently needs the
2131 * definition of i915_seqno_passed() which is below. It will be moved in
2132 * a later patch when the call to i915_seqno_passed() is obsoleted...
2133 */
2134
673a394b 2135struct drm_i915_file_private {
b29c19b6 2136 struct drm_i915_private *dev_priv;
ab0e7ff9 2137 struct drm_file *file;
b29c19b6 2138
673a394b 2139 struct {
99057c81 2140 spinlock_t lock;
b962442e 2141 struct list_head request_list;
b29c19b6 2142 struct delayed_work idle_work;
673a394b 2143 } mm;
40521054 2144 struct idr context_idr;
e59ec13d 2145
b29c19b6 2146 atomic_t rps_wait_boost;
a4872ba6 2147 struct intel_engine_cs *bsd_ring;
673a394b
EA
2148};
2149
351e3db2
BV
2150/*
2151 * A command that requires special handling by the command parser.
2152 */
2153struct drm_i915_cmd_descriptor {
2154 /*
2155 * Flags describing how the command parser processes the command.
2156 *
2157 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2158 * a length mask if not set
2159 * CMD_DESC_SKIP: The command is allowed but does not follow the
2160 * standard length encoding for the opcode range in
2161 * which it falls
2162 * CMD_DESC_REJECT: The command is never allowed
2163 * CMD_DESC_REGISTER: The command should be checked against the
2164 * register whitelist for the appropriate ring
2165 * CMD_DESC_MASTER: The command is allowed if the submitting process
2166 * is the DRM master
2167 */
2168 u32 flags;
2169#define CMD_DESC_FIXED (1<<0)
2170#define CMD_DESC_SKIP (1<<1)
2171#define CMD_DESC_REJECT (1<<2)
2172#define CMD_DESC_REGISTER (1<<3)
2173#define CMD_DESC_BITMASK (1<<4)
2174#define CMD_DESC_MASTER (1<<5)
2175
2176 /*
2177 * The command's unique identification bits and the bitmask to get them.
2178 * This isn't strictly the opcode field as defined in the spec and may
2179 * also include type, subtype, and/or subop fields.
2180 */
2181 struct {
2182 u32 value;
2183 u32 mask;
2184 } cmd;
2185
2186 /*
2187 * The command's length. The command is either fixed length (i.e. does
2188 * not include a length field) or has a length field mask. The flag
2189 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2190 * a length mask. All command entries in a command table must include
2191 * length information.
2192 */
2193 union {
2194 u32 fixed;
2195 u32 mask;
2196 } length;
2197
2198 /*
2199 * Describes where to find a register address in the command to check
2200 * against the ring's register whitelist. Only valid if flags has the
2201 * CMD_DESC_REGISTER bit set.
2202 */
2203 struct {
2204 u32 offset;
2205 u32 mask;
2206 } reg;
2207
2208#define MAX_CMD_DESC_BITMASKS 3
2209 /*
2210 * Describes command checks where a particular dword is masked and
2211 * compared against an expected value. If the command does not match
2212 * the expected value, the parser rejects it. Only valid if flags has
2213 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2214 * are valid.
d4d48035
BV
2215 *
2216 * If the check specifies a non-zero condition_mask then the parser
2217 * only performs the check when the bits specified by condition_mask
2218 * are non-zero.
351e3db2
BV
2219 */
2220 struct {
2221 u32 offset;
2222 u32 mask;
2223 u32 expected;
d4d48035
BV
2224 u32 condition_offset;
2225 u32 condition_mask;
351e3db2
BV
2226 } bits[MAX_CMD_DESC_BITMASKS];
2227};
2228
2229/*
2230 * A table of commands requiring special handling by the command parser.
2231 *
2232 * Each ring has an array of tables. Each table consists of an array of command
2233 * descriptors, which must be sorted with command opcodes in ascending order.
2234 */
2235struct drm_i915_cmd_table {
2236 const struct drm_i915_cmd_descriptor *table;
2237 int count;
2238};
2239
dbbe9127 2240/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2241#define __I915__(p) ({ \
2242 struct drm_i915_private *__p; \
2243 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2244 __p = (struct drm_i915_private *)p; \
2245 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2246 __p = to_i915((struct drm_device *)p); \
2247 else \
2248 BUILD_BUG(); \
2249 __p; \
2250})
dbbe9127 2251#define INTEL_INFO(p) (&__I915__(p)->info)
87f1f465 2252#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
e90a21d4 2253#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
cae5852d 2254
87f1f465
CW
2255#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2256#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2257#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2258#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2259#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2260#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2261#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2262#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2263#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2264#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2265#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2266#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2267#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2268#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2269#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2270#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2271#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2272#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2273#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2274 INTEL_DEVID(dev) == 0x0152 || \
2275 INTEL_DEVID(dev) == 0x015a)
70a3eb7a 2276#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
6df4027b 2277#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
4cae9ae0 2278#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
8179f1f0 2279#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
7201c0b3 2280#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
cae5852d 2281#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2282#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2283 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2284#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
6b96d705 2285 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
0dc6f20b 2286 (INTEL_DEVID(dev) & 0xf) == 0xb || \
87f1f465 2287 (INTEL_DEVID(dev) & 0xf) == 0xe))
a0fcbd95
RV
2288#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2289 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2290#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2291 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2292#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2293 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2294/* ULX machines are also considered ULT. */
87f1f465
CW
2295#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2296 INTEL_DEVID(dev) == 0x0A1E)
b833d685 2297#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2298
e90a21d4
HN
2299#define SKL_REVID_A0 (0x0)
2300#define SKL_REVID_B0 (0x1)
2301#define SKL_REVID_C0 (0x2)
2302#define SKL_REVID_D0 (0x3)
8bc0ccf6 2303#define SKL_REVID_E0 (0x4)
e90a21d4 2304
85436696
JB
2305/*
2306 * The genX designation typically refers to the render engine, so render
2307 * capability related checks should use IS_GEN, while display and other checks
2308 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2309 * chips, etc.).
2310 */
cae5852d
ZN
2311#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2312#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2313#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2314#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2315#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2316#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2317#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
b71252dc 2318#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
cae5852d 2319
73ae478c
BW
2320#define RENDER_RING (1<<RCS)
2321#define BSD_RING (1<<VCS)
2322#define BLT_RING (1<<BCS)
2323#define VEBOX_RING (1<<VECS)
845f74a7 2324#define BSD2_RING (1<<VCS2)
63c42e56 2325#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2326#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2327#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2328#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2329#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2330#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
f2fbc690 2331 __I915__(dev)->ellc_size)
cae5852d
ZN
2332#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2333
254f965c 2334#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2335#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c
JB
2336#define USES_PPGTT(dev) (i915.enable_ppgtt)
2337#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
1d2a314c 2338
05394f39 2339#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2340#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2341
b45305fc
DV
2342/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2343#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
2344/*
2345 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2346 * even when in MSI mode. This results in spurious interrupt warnings if the
2347 * legacy irq no. is shared with another device. The kernel then disables that
2348 * interrupt source and so prevents the other device from working properly.
2349 */
2350#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2351#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2352
cae5852d
ZN
2353/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2354 * rows, which changed the alignment requirements and fence programming.
2355 */
2356#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2357 IS_I915GM(dev)))
2358#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2359#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2360#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
2361#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2362#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2363
2364#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2365#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2366#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2367
dbf7786e 2368#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2369
dd93be58 2370#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2371#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48 2372#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
e3d99845
SJ
2373 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2374 IS_SKYLAKE(dev))
6157d3c8 2375#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
fd7f8cce 2376 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
58abf1da
RV
2377#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2378#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
affa9354 2379
17a303ec
PZ
2380#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2381#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2382#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2383#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2384#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2385#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2386#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2387#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
17a303ec 2388
f2fbc690 2389#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2390#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2391#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
2392#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2393#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2394#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2395#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2396
5fafe292
SJ
2397#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2398
040d2baa
BW
2399/* DPF == dynamic parity feature */
2400#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2401#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2402
c8735b0c
BW
2403#define GT_FREQUENCY_MULTIPLIER 50
2404
05394f39
CW
2405#include "i915_trace.h"
2406
baa70943 2407extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2408extern int i915_max_ioctl;
2409
fc49b3da
ID
2410extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2411extern int i915_resume_legacy(struct drm_device *dev);
7c1c2871 2412
d330a953
JN
2413/* i915_params.c */
2414struct i915_params {
2415 int modeset;
2416 int panel_ignore_lid;
2417 unsigned int powersave;
2418 int semaphores;
2419 unsigned int lvds_downclock;
2420 int lvds_channel_mode;
2421 int panel_use_ssc;
2422 int vbt_sdvo_panel_type;
2423 int enable_rc6;
2424 int enable_fbc;
d330a953 2425 int enable_ppgtt;
127f1003 2426 int enable_execlists;
d330a953
JN
2427 int enable_psr;
2428 unsigned int preliminary_hw_support;
2429 int disable_power_well;
2430 int enable_ips;
e5aa6541 2431 int invert_brightness;
351e3db2 2432 int enable_cmd_parser;
e5aa6541
DL
2433 /* leave bools at the end to not create holes */
2434 bool enable_hangcheck;
2435 bool fastboot;
d330a953
JN
2436 bool prefault_disable;
2437 bool reset;
a0bae57f 2438 bool disable_display;
7a10dfa6 2439 bool disable_vtd_wa;
84c33a64 2440 int use_mmio_flip;
5978118c 2441 bool mmio_debug;
e2c719b7 2442 bool verbose_state_checks;
b2e7723b 2443 bool nuclear_pageflip;
d330a953
JN
2444};
2445extern struct i915_params i915 __read_mostly;
2446
1da177e4 2447 /* i915_dma.c */
22eae947 2448extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2449extern int i915_driver_unload(struct drm_device *);
2885f6ac 2450extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2451extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2452extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2453 struct drm_file *file);
673a394b 2454extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2455 struct drm_file *file);
84b1fd10 2456extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 2457#ifdef CONFIG_COMPAT
0d6aa60b
DA
2458extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2459 unsigned long arg);
c43b5634 2460#endif
8e96d9c4 2461extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 2462extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2463extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2464extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2465extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2466extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2467int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
1d0d343a 2468void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
7648fa99 2469
1da177e4 2470/* i915_irq.c */
10cd45b6 2471void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2472__printf(3, 4)
2473void i915_handle_error(struct drm_device *dev, bool wedged,
2474 const char *fmt, ...);
1da177e4 2475
b963291c
DV
2476extern void intel_irq_init(struct drm_i915_private *dev_priv);
2477extern void intel_hpd_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2478int intel_irq_install(struct drm_i915_private *dev_priv);
2479void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5
CW
2480
2481extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2482extern void intel_uncore_early_sanitize(struct drm_device *dev,
2483 bool restore_forcewake);
907b28c5 2484extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2485extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2486extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2487extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
48c1026a 2488const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2489void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2490 enum forcewake_domains domains);
59bad947 2491void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2492 enum forcewake_domains domains);
59bad947 2493void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
cf9d2890
YZ
2494static inline bool intel_vgpu_active(struct drm_device *dev)
2495{
2496 return to_i915(dev)->vgpu.active;
2497}
b1f14ad0 2498
7c463586 2499void
50227e1c 2500i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2501 u32 status_mask);
7c463586
KP
2502
2503void
50227e1c 2504i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2505 u32 status_mask);
7c463586 2506
f8b79e58
ID
2507void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2508void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
47339cd9
DV
2509void
2510ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2511void
2512ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2513void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2514 uint32_t interrupt_mask,
2515 uint32_t enabled_irq_mask);
2516#define ibx_enable_display_interrupt(dev_priv, bits) \
2517 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2518#define ibx_disable_display_interrupt(dev_priv, bits) \
2519 ibx_display_interrupt_update((dev_priv), (bits), 0)
f8b79e58 2520
673a394b 2521/* i915_gem.c */
673a394b
EA
2522int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2523 struct drm_file *file_priv);
2524int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2525 struct drm_file *file_priv);
2526int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2527 struct drm_file *file_priv);
2528int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2529 struct drm_file *file_priv);
de151cf6
JB
2530int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2531 struct drm_file *file_priv);
673a394b
EA
2532int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2533 struct drm_file *file_priv);
2534int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2535 struct drm_file *file_priv);
ba8b7ccb
OM
2536void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2537 struct intel_engine_cs *ring);
2538void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2539 struct drm_file *file,
2540 struct intel_engine_cs *ring,
2541 struct drm_i915_gem_object *obj);
a83014d3
OM
2542int i915_gem_ringbuffer_submission(struct drm_device *dev,
2543 struct drm_file *file,
2544 struct intel_engine_cs *ring,
2545 struct intel_context *ctx,
2546 struct drm_i915_gem_execbuffer2 *args,
2547 struct list_head *vmas,
2548 struct drm_i915_gem_object *batch_obj,
2549 u64 exec_start, u32 flags);
673a394b
EA
2550int i915_gem_execbuffer(struct drm_device *dev, void *data,
2551 struct drm_file *file_priv);
76446cac
JB
2552int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2553 struct drm_file *file_priv);
673a394b
EA
2554int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2555 struct drm_file *file_priv);
199adf40
BW
2556int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2557 struct drm_file *file);
2558int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2559 struct drm_file *file);
673a394b
EA
2560int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2561 struct drm_file *file_priv);
3ef94daa
CW
2562int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2563 struct drm_file *file_priv);
673a394b
EA
2564int i915_gem_set_tiling(struct drm_device *dev, void *data,
2565 struct drm_file *file_priv);
2566int i915_gem_get_tiling(struct drm_device *dev, void *data,
2567 struct drm_file *file_priv);
5cc9ed4b
CW
2568int i915_gem_init_userptr(struct drm_device *dev);
2569int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2570 struct drm_file *file);
5a125c3c
EA
2571int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2572 struct drm_file *file_priv);
23ba4fd0
BW
2573int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2574 struct drm_file *file_priv);
673a394b 2575void i915_gem_load(struct drm_device *dev);
21ab4e74
CW
2576unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
2577 long target,
2578 unsigned flags);
2579#define I915_SHRINK_PURGEABLE 0x1
2580#define I915_SHRINK_UNBOUND 0x2
2581#define I915_SHRINK_BOUND 0x4
42dcedd4
CW
2582void *i915_gem_object_alloc(struct drm_device *dev);
2583void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2584void i915_gem_object_init(struct drm_i915_gem_object *obj,
2585 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2586struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2587 size_t size);
7e0d96bc
BW
2588void i915_init_vm(struct drm_i915_private *dev_priv,
2589 struct i915_address_space *vm);
673a394b 2590void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2591void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2592
1ec9e26d
DV
2593#define PIN_MAPPABLE 0x1
2594#define PIN_NONBLOCK 0x2
bf3d149b 2595#define PIN_GLOBAL 0x4
d23db88c
CW
2596#define PIN_OFFSET_BIAS 0x8
2597#define PIN_OFFSET_MASK (~4095)
fe14d5f4
TU
2598int __must_check i915_gem_object_pin_view(struct drm_i915_gem_object *obj,
2599 struct i915_address_space *vm,
2600 uint32_t alignment,
2601 uint64_t flags,
2602 const struct i915_ggtt_view *view);
2603static inline
2021746e 2604int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 2605 struct i915_address_space *vm,
2021746e 2606 uint32_t alignment,
fe14d5f4
TU
2607 uint64_t flags)
2608{
2609 return i915_gem_object_pin_view(obj, vm, alignment, flags,
2610 &i915_ggtt_view_normal);
2611}
2612
2613int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2614 u32 flags);
07fe0b12 2615int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2616int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2617void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2618void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 2619
4c914c0c
BV
2620int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2621 int *needs_clflush);
2622
37e680a1 2623int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
2624static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2625{
67d5a50c
ID
2626 struct sg_page_iter sg_iter;
2627
2628 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 2629 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
2630
2631 return NULL;
9da3da66 2632}
a5570178
CW
2633static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2634{
2635 BUG_ON(obj->pages == NULL);
2636 obj->pages_pin_count++;
2637}
2638static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2639{
2640 BUG_ON(obj->pages_pin_count == 0);
2641 obj->pages_pin_count--;
2642}
2643
54cf91dc 2644int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2645int i915_gem_object_sync(struct drm_i915_gem_object *obj,
a4872ba6 2646 struct intel_engine_cs *to);
e2d05a8b 2647void i915_vma_move_to_active(struct i915_vma *vma,
a4872ba6 2648 struct intel_engine_cs *ring);
ff72145b
DA
2649int i915_gem_dumb_create(struct drm_file *file_priv,
2650 struct drm_device *dev,
2651 struct drm_mode_create_dumb *args);
da6b51d0
DA
2652int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2653 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2654/**
2655 * Returns true if seq1 is later than seq2.
2656 */
2657static inline bool
2658i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2659{
2660 return (int32_t)(seq1 - seq2) >= 0;
2661}
2662
1b5a433a
JH
2663static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2664 bool lazy_coherency)
2665{
2666 u32 seqno;
2667
2668 BUG_ON(req == NULL);
2669
2670 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2671
2672 return i915_seqno_passed(seqno, req->seqno);
2673}
2674
fca26bb4
MK
2675int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2676int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2677int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2678int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2679
d8ffa60b
DV
2680bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2681void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
1690e1eb 2682
8d9fc7fd 2683struct drm_i915_gem_request *
a4872ba6 2684i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2685
b29c19b6 2686bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2687void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2688int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2689 bool interruptible);
b6660d59 2690int __must_check i915_gem_check_olr(struct drm_i915_gem_request *req);
84c33a64 2691
1f83fee0
DV
2692static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2693{
2694 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2695 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2696}
2697
2698static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2699{
2ac0f450
MK
2700 return atomic_read(&error->reset_counter) & I915_WEDGED;
2701}
2702
2703static inline u32 i915_reset_count(struct i915_gpu_error *error)
2704{
2705 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2706}
a71d8d94 2707
88b4aa87
MK
2708static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2709{
2710 return dev_priv->gpu_error.stop_rings == 0 ||
2711 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2712}
2713
2714static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2715{
2716 return dev_priv->gpu_error.stop_rings == 0 ||
2717 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2718}
2719
069efc1d 2720void i915_gem_reset(struct drm_device *dev);
000433b6 2721bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2722int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2723int __must_check i915_gem_init(struct drm_device *dev);
a83014d3 2724int i915_gem_init_rings(struct drm_device *dev);
f691e2f4 2725int __must_check i915_gem_init_hw(struct drm_device *dev);
a4872ba6 2726int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
f691e2f4 2727void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2728void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2729int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2730int __must_check i915_gem_suspend(struct drm_device *dev);
a4872ba6 2731int __i915_add_request(struct intel_engine_cs *ring,
0025c077 2732 struct drm_file *file,
9400ae5c
JH
2733 struct drm_i915_gem_object *batch_obj);
2734#define i915_add_request(ring) \
2735 __i915_add_request(ring, NULL, NULL)
9c654818 2736int __i915_wait_request(struct drm_i915_gem_request *req,
16e9a21f
ACO
2737 unsigned reset_counter,
2738 bool interruptible,
2739 s64 *timeout,
2740 struct drm_i915_file_private *file_priv);
a4b3a571 2741int __must_check i915_wait_request(struct drm_i915_gem_request *req);
de151cf6 2742int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2743int __must_check
2744i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2745 bool write);
2746int __must_check
dabdfe02
CW
2747i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2748int __must_check
2da3b9b9
CW
2749i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2750 u32 alignment,
a4872ba6 2751 struct intel_engine_cs *pipelined);
cc98b413 2752void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
00731155 2753int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 2754 int align);
b29c19b6 2755int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2756void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2757
0fa87796
ID
2758uint32_t
2759i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2760uint32_t
d865110c
ID
2761i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2762 int tiling_mode, bool fenced);
467cffba 2763
e4ffd173
CW
2764int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2765 enum i915_cache_level cache_level);
2766
1286ff73
DV
2767struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2768 struct dma_buf *dma_buf);
2769
2770struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2771 struct drm_gem_object *gem_obj, int flags);
2772
19b2dbde
CW
2773void i915_gem_restore_fences(struct drm_device *dev);
2774
fe14d5f4
TU
2775unsigned long i915_gem_obj_offset_view(struct drm_i915_gem_object *o,
2776 struct i915_address_space *vm,
2777 enum i915_ggtt_view_type view);
2778static inline
a70a3148 2779unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
fe14d5f4
TU
2780 struct i915_address_space *vm)
2781{
2782 return i915_gem_obj_offset_view(o, vm, I915_GGTT_VIEW_NORMAL);
2783}
a70a3148 2784bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
fe14d5f4
TU
2785bool i915_gem_obj_bound_view(struct drm_i915_gem_object *o,
2786 struct i915_address_space *vm,
2787 enum i915_ggtt_view_type view);
2788static inline
a70a3148 2789bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
fe14d5f4
TU
2790 struct i915_address_space *vm)
2791{
2792 return i915_gem_obj_bound_view(o, vm, I915_GGTT_VIEW_NORMAL);
2793}
2794
a70a3148
BW
2795unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2796 struct i915_address_space *vm);
fe14d5f4
TU
2797struct i915_vma *i915_gem_obj_to_vma_view(struct drm_i915_gem_object *obj,
2798 struct i915_address_space *vm,
2799 const struct i915_ggtt_view *view);
2800static inline
a70a3148 2801struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
fe14d5f4
TU
2802 struct i915_address_space *vm)
2803{
2804 return i915_gem_obj_to_vma_view(obj, vm, &i915_ggtt_view_normal);
2805}
2806
2807struct i915_vma *
2808i915_gem_obj_lookup_or_create_vma_view(struct drm_i915_gem_object *obj,
2809 struct i915_address_space *vm,
2810 const struct i915_ggtt_view *view);
2811
2812static inline
accfef2e
BW
2813struct i915_vma *
2814i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
fe14d5f4
TU
2815 struct i915_address_space *vm)
2816{
2817 return i915_gem_obj_lookup_or_create_vma_view(obj, vm,
2818 &i915_ggtt_view_normal);
2819}
5c2abbea
BW
2820
2821struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
d7f46fc4
BW
2822static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2823 struct i915_vma *vma;
2824 list_for_each_entry(vma, &obj->vma_list, vma_link)
2825 if (vma->pin_count > 0)
2826 return true;
2827 return false;
2828}
5c2abbea 2829
a70a3148 2830/* Some GGTT VM helpers */
5dc383b0 2831#define i915_obj_to_ggtt(obj) \
a70a3148
BW
2832 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2833static inline bool i915_is_ggtt(struct i915_address_space *vm)
2834{
2835 struct i915_address_space *ggtt =
2836 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2837 return vm == ggtt;
2838}
2839
841cd773
DV
2840static inline struct i915_hw_ppgtt *
2841i915_vm_to_ppgtt(struct i915_address_space *vm)
2842{
2843 WARN_ON(i915_is_ggtt(vm));
2844
2845 return container_of(vm, struct i915_hw_ppgtt, base);
2846}
2847
2848
a70a3148
BW
2849static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2850{
5dc383b0 2851 return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
a70a3148
BW
2852}
2853
2854static inline unsigned long
2855i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2856{
5dc383b0 2857 return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
a70a3148
BW
2858}
2859
2860static inline unsigned long
2861i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2862{
5dc383b0 2863 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
a70a3148 2864}
c37e2204
BW
2865
2866static inline int __must_check
2867i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2868 uint32_t alignment,
1ec9e26d 2869 unsigned flags)
c37e2204 2870{
5dc383b0
DV
2871 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2872 alignment, flags | PIN_GLOBAL);
c37e2204 2873}
a70a3148 2874
b287110e
DV
2875static inline int
2876i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2877{
2878 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2879}
2880
2881void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2882
254f965c 2883/* i915_gem_context.c */
8245be31 2884int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2885void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 2886void i915_gem_context_reset(struct drm_device *dev);
e422b888 2887int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 2888int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 2889void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
a4872ba6 2890int i915_switch_context(struct intel_engine_cs *ring,
273497e5
OM
2891 struct intel_context *to);
2892struct intel_context *
41bde553 2893i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 2894void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
2895struct drm_i915_gem_object *
2896i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 2897static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 2898{
691e6415 2899 kref_get(&ctx->ref);
dce3271b
MK
2900}
2901
273497e5 2902static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 2903{
691e6415 2904 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
2905}
2906
273497e5 2907static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 2908{
821d66dd 2909 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
2910}
2911
84624813
BW
2912int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2913 struct drm_file *file);
2914int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2915 struct drm_file *file);
c9dc0f35
CW
2916int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
2917 struct drm_file *file_priv);
2918int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
2919 struct drm_file *file_priv);
1286ff73 2920
679845ed
BW
2921/* i915_gem_evict.c */
2922int __must_check i915_gem_evict_something(struct drm_device *dev,
2923 struct i915_address_space *vm,
2924 int min_size,
2925 unsigned alignment,
2926 unsigned cache_level,
d23db88c
CW
2927 unsigned long start,
2928 unsigned long end,
1ec9e26d 2929 unsigned flags);
679845ed
BW
2930int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2931int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 2932
0260c420 2933/* belongs in i915_gem_gtt.h */
d09105c6 2934static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2935{
2936 if (INTEL_INFO(dev)->gen < 6)
2937 intel_gtt_chipset_flush();
2938}
246cbfb5 2939
9797fbfb
CW
2940/* i915_gem_stolen.c */
2941int i915_gem_init_stolen(struct drm_device *dev);
5e59f717 2942int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
11be49eb 2943void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2944void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2945struct drm_i915_gem_object *
2946i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2947struct drm_i915_gem_object *
2948i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2949 u32 stolen_offset,
2950 u32 gtt_offset,
2951 u32 size);
9797fbfb 2952
673a394b 2953/* i915_gem_tiling.c */
2c1792a1 2954static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 2955{
50227e1c 2956 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
2957
2958 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2959 obj->tiling_mode != I915_TILING_NONE;
2960}
2961
673a394b 2962void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2963void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2964void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2965
2966/* i915_gem_debug.c */
23bc5982
CW
2967#if WATCH_LISTS
2968int i915_verify_lists(struct drm_device *dev);
673a394b 2969#else
23bc5982 2970#define i915_verify_lists(dev) 0
673a394b 2971#endif
1da177e4 2972
2017263e 2973/* i915_debugfs.c */
27c202ad
BG
2974int i915_debugfs_init(struct drm_minor *minor);
2975void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 2976#ifdef CONFIG_DEBUG_FS
07144428
DL
2977void intel_display_crc_init(struct drm_device *dev);
2978#else
f8c168fa 2979static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 2980#endif
84734a04
MK
2981
2982/* i915_gpu_error.c */
edc3d884
MK
2983__printf(2, 3)
2984void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2985int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2986 const struct i915_error_state_file_priv *error);
4dc955f7 2987int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 2988 struct drm_i915_private *i915,
4dc955f7
MK
2989 size_t count, loff_t pos);
2990static inline void i915_error_state_buf_release(
2991 struct drm_i915_error_state_buf *eb)
2992{
2993 kfree(eb->buf);
2994}
58174462
MK
2995void i915_capture_error_state(struct drm_device *dev, bool wedge,
2996 const char *error_msg);
84734a04
MK
2997void i915_error_state_get(struct drm_device *dev,
2998 struct i915_error_state_file_priv *error_priv);
2999void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3000void i915_destroy_error_state(struct drm_device *dev);
3001
3002void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
0a4cd7c8 3003const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3004
493018dc
BV
3005/* i915_gem_batch_pool.c */
3006void i915_gem_batch_pool_init(struct drm_device *dev,
3007 struct i915_gem_batch_pool *pool);
3008void i915_gem_batch_pool_fini(struct i915_gem_batch_pool *pool);
3009struct drm_i915_gem_object*
3010i915_gem_batch_pool_get(struct i915_gem_batch_pool *pool, size_t size);
3011
351e3db2 3012/* i915_cmd_parser.c */
d728c8ef 3013int i915_cmd_parser_get_version(void);
a4872ba6
OM
3014int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3015void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3016bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3017int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2 3018 struct drm_i915_gem_object *batch_obj,
78a42377 3019 struct drm_i915_gem_object *shadow_batch_obj,
351e3db2 3020 u32 batch_start_offset,
b9ffd80e 3021 u32 batch_len,
351e3db2
BV
3022 bool is_master);
3023
317c35d1
JB
3024/* i915_suspend.c */
3025extern int i915_save_state(struct drm_device *dev);
3026extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3027
0136db58
BW
3028/* i915_sysfs.c */
3029void i915_setup_sysfs(struct drm_device *dev_priv);
3030void i915_teardown_sysfs(struct drm_device *dev_priv);
3031
f899fc64
CW
3032/* intel_i2c.c */
3033extern int intel_setup_gmbus(struct drm_device *dev);
3034extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 3035static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 3036{
2ed06c93 3037 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
3038}
3039
3040extern struct i2c_adapter *intel_gmbus_get_adapter(
3041 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
3042extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3043extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3044static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3045{
3046 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3047}
f899fc64
CW
3048extern void intel_i2c_reset(struct drm_device *dev);
3049
3b617967 3050/* intel_opregion.c */
44834a67 3051#ifdef CONFIG_ACPI
27d50c82 3052extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
3053extern void intel_opregion_init(struct drm_device *dev);
3054extern void intel_opregion_fini(struct drm_device *dev);
3b617967 3055extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
3056extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3057 bool enable);
ecbc5cf3
JN
3058extern int intel_opregion_notify_adapter(struct drm_device *dev,
3059 pci_power_t state);
65e082c9 3060#else
27d50c82 3061static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
3062static inline void intel_opregion_init(struct drm_device *dev) { return; }
3063static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 3064static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
3065static inline int
3066intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3067{
3068 return 0;
3069}
ecbc5cf3
JN
3070static inline int
3071intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3072{
3073 return 0;
3074}
65e082c9 3075#endif
8ee1c3db 3076
723bfd70
JB
3077/* intel_acpi.c */
3078#ifdef CONFIG_ACPI
3079extern void intel_register_dsm_handler(void);
3080extern void intel_unregister_dsm_handler(void);
3081#else
3082static inline void intel_register_dsm_handler(void) { return; }
3083static inline void intel_unregister_dsm_handler(void) { return; }
3084#endif /* CONFIG_ACPI */
3085
79e53945 3086/* modesetting */
f817586c 3087extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3088extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3089extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3090extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 3091extern void intel_connector_unregister(struct intel_connector *);
28d52043 3092extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
3093extern void intel_modeset_setup_hw_state(struct drm_device *dev,
3094 bool force_restore);
44cec740 3095extern void i915_redisable_vga(struct drm_device *dev);
04098753 3096extern void i915_redisable_vga_power_on(struct drm_device *dev);
7648fa99 3097extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 3098extern void intel_init_pch_refclk(struct drm_device *dev);
ffe02b40 3099extern void intel_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
3100extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3101 bool enable);
0206e353
AJ
3102extern void intel_detect_pch(struct drm_device *dev);
3103extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 3104extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 3105
2911a35b 3106extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
3107int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3108 struct drm_file *file);
b6359918
MK
3109int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3110 struct drm_file *file);
575155a9 3111
6ef3d427
CW
3112/* overlay */
3113extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
3114extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3115 struct intel_overlay_error_state *error);
c4a1d9e4
CW
3116
3117extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 3118extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3119 struct drm_device *dev,
3120 struct intel_display_error_state *error);
6ef3d427 3121
151a49d0
TR
3122int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3123int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3124
3125/* intel_sideband.c */
707b6e3d
D
3126u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3127void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3128u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
3129u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3130void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3131u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3132void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3133u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3134void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3135u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3136void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
3137u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3138void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3139u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3140void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3141u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3142 enum intel_sbi_destination destination);
3143void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3144 enum intel_sbi_destination destination);
e9fe51c6
SK
3145u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3146void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3147
616bc820
VS
3148int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3149int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3150
0b274481
BW
3151#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3152#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3153
3154#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3155#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3156#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3157#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3158
3159#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3160#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3161#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3162#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3163
698b3135
CW
3164/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3165 * will be implemented using 2 32-bit writes in an arbitrary order with
3166 * an arbitrary delay between them. This can cause the hardware to
3167 * act upon the intermediate value, possibly leading to corruption and
3168 * machine death. You have been warned.
3169 */
0b274481
BW
3170#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3171#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3172
50877445
CW
3173#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3174 u32 upper = I915_READ(upper_reg); \
3175 u32 lower = I915_READ(lower_reg); \
3176 u32 tmp = I915_READ(upper_reg); \
3177 if (upper != tmp) { \
3178 upper = tmp; \
3179 lower = I915_READ(lower_reg); \
3180 WARN_ON(I915_READ(upper_reg) != upper); \
3181 } \
3182 (u64)upper << 32 | lower; })
3183
cae5852d
ZN
3184#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3185#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3186
55bc60db
VS
3187/* "Broadcast RGB" property */
3188#define INTEL_BROADCAST_RGB_AUTO 0
3189#define INTEL_BROADCAST_RGB_FULL 1
3190#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3191
766aa1c4
VS
3192static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3193{
92e23b99 3194 if (IS_VALLEYVIEW(dev))
766aa1c4 3195 return VLV_VGACNTRL;
92e23b99
SJ
3196 else if (INTEL_INFO(dev)->gen >= 5)
3197 return CPU_VGACNTRL;
766aa1c4
VS
3198 else
3199 return VGACNTRL;
3200}
3201
2bb4629a
VS
3202static inline void __user *to_user_ptr(u64 address)
3203{
3204 return (void __user *)(uintptr_t)address;
3205}
3206
df97729f
ID
3207static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3208{
3209 unsigned long j = msecs_to_jiffies(m);
3210
3211 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3212}
3213
7bd0e226
DV
3214static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3215{
3216 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3217}
3218
df97729f
ID
3219static inline unsigned long
3220timespec_to_jiffies_timeout(const struct timespec *value)
3221{
3222 unsigned long j = timespec_to_jiffies(value);
3223
3224 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3225}
3226
dce56b3c
PZ
3227/*
3228 * If you need to wait X milliseconds between events A and B, but event B
3229 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3230 * when event A happened, then just before event B you call this function and
3231 * pass the timestamp as the first argument, and X as the second argument.
3232 */
3233static inline void
3234wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3235{
ec5e0cfb 3236 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3237
3238 /*
3239 * Don't re-read the value of "jiffies" every time since it may change
3240 * behind our back and break the math.
3241 */
3242 tmp_jiffies = jiffies;
3243 target_jiffies = timestamp_jiffies +
3244 msecs_to_jiffies_timeout(to_wait_ms);
3245
3246 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3247 remaining_jiffies = target_jiffies - tmp_jiffies;
3248 while (remaining_jiffies)
3249 remaining_jiffies =
3250 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3251 }
3252}
3253
581c26e8
JH
3254static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3255 struct drm_i915_gem_request *req)
3256{
3257 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3258 i915_gem_request_assign(&ring->trace_irq_req, req);
3259}
3260
1da177e4 3261#endif