]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
drm/i915: Make IS_VALLEYVIEW only take dev_priv
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
5d723d7a 37#include "intel_frontbuffer.h"
760285e7 38#include <drm/i915_drm.h>
79e53945 39#include "i915_drv.h"
c37efb99 40#include "i915_gem_dmabuf.h"
db18b6a6 41#include "intel_dsi.h"
e5510fac 42#include "i915_trace.h"
319c1d42 43#include <drm/drm_atomic.h>
c196e1d6 44#include <drm/drm_atomic_helper.h>
760285e7
DH
45#include <drm/drm_dp_helper.h>
46#include <drm/drm_crtc_helper.h>
465c120c
MR
47#include <drm/drm_plane_helper.h>
48#include <drm/drm_rect.h>
c0f372b3 49#include <linux/dma_remapping.h>
fd8e058a 50#include <linux/reservation.h>
79e53945 51
5a21b665
DV
52static bool is_mmio_work(struct intel_flip_work *work)
53{
54 return work->mmio_work.func;
55}
56
465c120c 57/* Primary plane formats for gen <= 3 */
568db4f2 58static const uint32_t i8xx_primary_formats[] = {
67fe7dc5
DL
59 DRM_FORMAT_C8,
60 DRM_FORMAT_RGB565,
465c120c 61 DRM_FORMAT_XRGB1555,
67fe7dc5 62 DRM_FORMAT_XRGB8888,
465c120c
MR
63};
64
65/* Primary plane formats for gen >= 4 */
568db4f2 66static const uint32_t i965_primary_formats[] = {
6c0fd451
DL
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
70 DRM_FORMAT_XBGR8888,
71 DRM_FORMAT_XRGB2101010,
72 DRM_FORMAT_XBGR2101010,
73};
74
75static const uint32_t skl_primary_formats[] = {
67fe7dc5
DL
76 DRM_FORMAT_C8,
77 DRM_FORMAT_RGB565,
78 DRM_FORMAT_XRGB8888,
465c120c 79 DRM_FORMAT_XBGR8888,
67fe7dc5 80 DRM_FORMAT_ARGB8888,
465c120c
MR
81 DRM_FORMAT_ABGR8888,
82 DRM_FORMAT_XRGB2101010,
465c120c 83 DRM_FORMAT_XBGR2101010,
ea916ea0
KM
84 DRM_FORMAT_YUYV,
85 DRM_FORMAT_YVYU,
86 DRM_FORMAT_UYVY,
87 DRM_FORMAT_VYUY,
465c120c
MR
88};
89
3d7d6510
MR
90/* Cursor formats */
91static const uint32_t intel_cursor_formats[] = {
92 DRM_FORMAT_ARGB8888,
93};
94
f1f644dc 95static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 96 struct intel_crtc_state *pipe_config);
18442d08 97static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 98 struct intel_crtc_state *pipe_config);
f1f644dc 99
eb1bfe80
JB
100static int intel_framebuffer_init(struct drm_device *dev,
101 struct intel_framebuffer *ifb,
102 struct drm_mode_fb_cmd2 *mode_cmd,
103 struct drm_i915_gem_object *obj);
5b18e57c
DV
104static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
105static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
bc58be60 106static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
29407aab 107static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
108 struct intel_link_m_n *m_n,
109 struct intel_link_m_n *m2_n2);
29407aab 110static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97 111static void haswell_set_pipeconf(struct drm_crtc *crtc);
391bf048 112static void haswell_set_pipemisc(struct drm_crtc *crtc);
d288f65f 113static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 114 const struct intel_crtc_state *pipe_config);
d288f65f 115static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 116 const struct intel_crtc_state *pipe_config);
5a21b665
DV
117static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
118static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
549e2bfb
CK
119static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
120 struct intel_crtc_state *crtc_state);
bfd16b2a
ML
121static void skylake_pfit_enable(struct intel_crtc *crtc);
122static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
123static void ironlake_pfit_enable(struct intel_crtc *crtc);
043e9bda 124static void intel_modeset_setup_hw_state(struct drm_device *dev);
2622a081 125static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
4e5ca60f 126static int ilk_max_pixel_rate(struct drm_atomic_state *state);
324513c0 127static int bxt_calc_cdclk(int max_pixclk);
e7457a9a 128
d4906093 129struct intel_limit {
4c5def93
ACO
130 struct {
131 int min, max;
132 } dot, vco, n, m, m1, m2, p, p1;
133
134 struct {
135 int dot_limit;
136 int p2_slow, p2_fast;
137 } p2;
d4906093 138};
79e53945 139
bfa7df01
VS
140/* returns HPLL frequency in kHz */
141static int valleyview_get_vco(struct drm_i915_private *dev_priv)
142{
143 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
144
145 /* Obtain SKU information */
146 mutex_lock(&dev_priv->sb_lock);
147 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
148 CCK_FUSE_HPLL_FREQ_MASK;
149 mutex_unlock(&dev_priv->sb_lock);
150
151 return vco_freq[hpll_freq] * 1000;
152}
153
c30fec65
VS
154int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
155 const char *name, u32 reg, int ref_freq)
bfa7df01
VS
156{
157 u32 val;
158 int divider;
159
bfa7df01
VS
160 mutex_lock(&dev_priv->sb_lock);
161 val = vlv_cck_read(dev_priv, reg);
162 mutex_unlock(&dev_priv->sb_lock);
163
164 divider = val & CCK_FREQUENCY_VALUES;
165
166 WARN((val & CCK_FREQUENCY_STATUS) !=
167 (divider << CCK_FREQUENCY_STATUS_SHIFT),
168 "%s change in progress\n", name);
169
c30fec65
VS
170 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
171}
172
173static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
174 const char *name, u32 reg)
175{
176 if (dev_priv->hpll_freq == 0)
177 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
178
179 return vlv_get_cck_clock(dev_priv, name, reg,
180 dev_priv->hpll_freq);
bfa7df01
VS
181}
182
e7dc33f3
VS
183static int
184intel_pch_rawclk(struct drm_i915_private *dev_priv)
d2acd215 185{
e7dc33f3
VS
186 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
187}
d2acd215 188
e7dc33f3
VS
189static int
190intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
191{
19ab4ed3 192 /* RAWCLK_FREQ_VLV register updated from power well code */
35d38d1f
VS
193 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
194 CCK_DISPLAY_REF_CLOCK_CONTROL);
d2acd215
DV
195}
196
e7dc33f3
VS
197static int
198intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
79e50a4f 199{
79e50a4f
JN
200 uint32_t clkcfg;
201
e7dc33f3 202 /* hrawclock is 1/4 the FSB frequency */
79e50a4f
JN
203 clkcfg = I915_READ(CLKCFG);
204 switch (clkcfg & CLKCFG_FSB_MASK) {
205 case CLKCFG_FSB_400:
e7dc33f3 206 return 100000;
79e50a4f 207 case CLKCFG_FSB_533:
e7dc33f3 208 return 133333;
79e50a4f 209 case CLKCFG_FSB_667:
e7dc33f3 210 return 166667;
79e50a4f 211 case CLKCFG_FSB_800:
e7dc33f3 212 return 200000;
79e50a4f 213 case CLKCFG_FSB_1067:
e7dc33f3 214 return 266667;
79e50a4f 215 case CLKCFG_FSB_1333:
e7dc33f3 216 return 333333;
79e50a4f
JN
217 /* these two are just a guess; one of them might be right */
218 case CLKCFG_FSB_1600:
219 case CLKCFG_FSB_1600_ALT:
e7dc33f3 220 return 400000;
79e50a4f 221 default:
e7dc33f3 222 return 133333;
79e50a4f
JN
223 }
224}
225
19ab4ed3 226void intel_update_rawclk(struct drm_i915_private *dev_priv)
e7dc33f3
VS
227{
228 if (HAS_PCH_SPLIT(dev_priv))
229 dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
230 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
231 dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
232 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
233 dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
234 else
235 return; /* no rawclk on other platforms, or no need to know it */
236
237 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
238}
239
bfa7df01
VS
240static void intel_update_czclk(struct drm_i915_private *dev_priv)
241{
666a4537 242 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
bfa7df01
VS
243 return;
244
245 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
246 CCK_CZ_CLOCK_CONTROL);
247
248 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
249}
250
021357ac 251static inline u32 /* units of 100MHz */
21a727b3
VS
252intel_fdi_link_freq(struct drm_i915_private *dev_priv,
253 const struct intel_crtc_state *pipe_config)
021357ac 254{
21a727b3
VS
255 if (HAS_DDI(dev_priv))
256 return pipe_config->port_clock; /* SPLL */
257 else if (IS_GEN5(dev_priv))
258 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
e3b247da 259 else
21a727b3 260 return 270000;
021357ac
CW
261}
262
1b6f4958 263static const struct intel_limit intel_limits_i8xx_dac = {
0206e353 264 .dot = { .min = 25000, .max = 350000 },
9c333719 265 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 266 .n = { .min = 2, .max = 16 },
0206e353
AJ
267 .m = { .min = 96, .max = 140 },
268 .m1 = { .min = 18, .max = 26 },
269 .m2 = { .min = 6, .max = 16 },
270 .p = { .min = 4, .max = 128 },
271 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
272 .p2 = { .dot_limit = 165000,
273 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
274};
275
1b6f4958 276static const struct intel_limit intel_limits_i8xx_dvo = {
5d536e28 277 .dot = { .min = 25000, .max = 350000 },
9c333719 278 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 279 .n = { .min = 2, .max = 16 },
5d536e28
DV
280 .m = { .min = 96, .max = 140 },
281 .m1 = { .min = 18, .max = 26 },
282 .m2 = { .min = 6, .max = 16 },
283 .p = { .min = 4, .max = 128 },
284 .p1 = { .min = 2, .max = 33 },
285 .p2 = { .dot_limit = 165000,
286 .p2_slow = 4, .p2_fast = 4 },
287};
288
1b6f4958 289static const struct intel_limit intel_limits_i8xx_lvds = {
0206e353 290 .dot = { .min = 25000, .max = 350000 },
9c333719 291 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 292 .n = { .min = 2, .max = 16 },
0206e353
AJ
293 .m = { .min = 96, .max = 140 },
294 .m1 = { .min = 18, .max = 26 },
295 .m2 = { .min = 6, .max = 16 },
296 .p = { .min = 4, .max = 128 },
297 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
298 .p2 = { .dot_limit = 165000,
299 .p2_slow = 14, .p2_fast = 7 },
e4b36699 300};
273e27ca 301
1b6f4958 302static const struct intel_limit intel_limits_i9xx_sdvo = {
0206e353
AJ
303 .dot = { .min = 20000, .max = 400000 },
304 .vco = { .min = 1400000, .max = 2800000 },
305 .n = { .min = 1, .max = 6 },
306 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
307 .m1 = { .min = 8, .max = 18 },
308 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
309 .p = { .min = 5, .max = 80 },
310 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
311 .p2 = { .dot_limit = 200000,
312 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
313};
314
1b6f4958 315static const struct intel_limit intel_limits_i9xx_lvds = {
0206e353
AJ
316 .dot = { .min = 20000, .max = 400000 },
317 .vco = { .min = 1400000, .max = 2800000 },
318 .n = { .min = 1, .max = 6 },
319 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
320 .m1 = { .min = 8, .max = 18 },
321 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
322 .p = { .min = 7, .max = 98 },
323 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
324 .p2 = { .dot_limit = 112000,
325 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
326};
327
273e27ca 328
1b6f4958 329static const struct intel_limit intel_limits_g4x_sdvo = {
273e27ca
EA
330 .dot = { .min = 25000, .max = 270000 },
331 .vco = { .min = 1750000, .max = 3500000},
332 .n = { .min = 1, .max = 4 },
333 .m = { .min = 104, .max = 138 },
334 .m1 = { .min = 17, .max = 23 },
335 .m2 = { .min = 5, .max = 11 },
336 .p = { .min = 10, .max = 30 },
337 .p1 = { .min = 1, .max = 3},
338 .p2 = { .dot_limit = 270000,
339 .p2_slow = 10,
340 .p2_fast = 10
044c7c41 341 },
e4b36699
KP
342};
343
1b6f4958 344static const struct intel_limit intel_limits_g4x_hdmi = {
273e27ca
EA
345 .dot = { .min = 22000, .max = 400000 },
346 .vco = { .min = 1750000, .max = 3500000},
347 .n = { .min = 1, .max = 4 },
348 .m = { .min = 104, .max = 138 },
349 .m1 = { .min = 16, .max = 23 },
350 .m2 = { .min = 5, .max = 11 },
351 .p = { .min = 5, .max = 80 },
352 .p1 = { .min = 1, .max = 8},
353 .p2 = { .dot_limit = 165000,
354 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
355};
356
1b6f4958 357static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
358 .dot = { .min = 20000, .max = 115000 },
359 .vco = { .min = 1750000, .max = 3500000 },
360 .n = { .min = 1, .max = 3 },
361 .m = { .min = 104, .max = 138 },
362 .m1 = { .min = 17, .max = 23 },
363 .m2 = { .min = 5, .max = 11 },
364 .p = { .min = 28, .max = 112 },
365 .p1 = { .min = 2, .max = 8 },
366 .p2 = { .dot_limit = 0,
367 .p2_slow = 14, .p2_fast = 14
044c7c41 368 },
e4b36699
KP
369};
370
1b6f4958 371static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
372 .dot = { .min = 80000, .max = 224000 },
373 .vco = { .min = 1750000, .max = 3500000 },
374 .n = { .min = 1, .max = 3 },
375 .m = { .min = 104, .max = 138 },
376 .m1 = { .min = 17, .max = 23 },
377 .m2 = { .min = 5, .max = 11 },
378 .p = { .min = 14, .max = 42 },
379 .p1 = { .min = 2, .max = 6 },
380 .p2 = { .dot_limit = 0,
381 .p2_slow = 7, .p2_fast = 7
044c7c41 382 },
e4b36699
KP
383};
384
1b6f4958 385static const struct intel_limit intel_limits_pineview_sdvo = {
0206e353
AJ
386 .dot = { .min = 20000, .max = 400000},
387 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 388 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
389 .n = { .min = 3, .max = 6 },
390 .m = { .min = 2, .max = 256 },
273e27ca 391 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
392 .m1 = { .min = 0, .max = 0 },
393 .m2 = { .min = 0, .max = 254 },
394 .p = { .min = 5, .max = 80 },
395 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
396 .p2 = { .dot_limit = 200000,
397 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
398};
399
1b6f4958 400static const struct intel_limit intel_limits_pineview_lvds = {
0206e353
AJ
401 .dot = { .min = 20000, .max = 400000 },
402 .vco = { .min = 1700000, .max = 3500000 },
403 .n = { .min = 3, .max = 6 },
404 .m = { .min = 2, .max = 256 },
405 .m1 = { .min = 0, .max = 0 },
406 .m2 = { .min = 0, .max = 254 },
407 .p = { .min = 7, .max = 112 },
408 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
409 .p2 = { .dot_limit = 112000,
410 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
411};
412
273e27ca
EA
413/* Ironlake / Sandybridge
414 *
415 * We calculate clock using (register_value + 2) for N/M1/M2, so here
416 * the range value for them is (actual_value - 2).
417 */
1b6f4958 418static const struct intel_limit intel_limits_ironlake_dac = {
273e27ca
EA
419 .dot = { .min = 25000, .max = 350000 },
420 .vco = { .min = 1760000, .max = 3510000 },
421 .n = { .min = 1, .max = 5 },
422 .m = { .min = 79, .max = 127 },
423 .m1 = { .min = 12, .max = 22 },
424 .m2 = { .min = 5, .max = 9 },
425 .p = { .min = 5, .max = 80 },
426 .p1 = { .min = 1, .max = 8 },
427 .p2 = { .dot_limit = 225000,
428 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
429};
430
1b6f4958 431static const struct intel_limit intel_limits_ironlake_single_lvds = {
273e27ca
EA
432 .dot = { .min = 25000, .max = 350000 },
433 .vco = { .min = 1760000, .max = 3510000 },
434 .n = { .min = 1, .max = 3 },
435 .m = { .min = 79, .max = 118 },
436 .m1 = { .min = 12, .max = 22 },
437 .m2 = { .min = 5, .max = 9 },
438 .p = { .min = 28, .max = 112 },
439 .p1 = { .min = 2, .max = 8 },
440 .p2 = { .dot_limit = 225000,
441 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
442};
443
1b6f4958 444static const struct intel_limit intel_limits_ironlake_dual_lvds = {
273e27ca
EA
445 .dot = { .min = 25000, .max = 350000 },
446 .vco = { .min = 1760000, .max = 3510000 },
447 .n = { .min = 1, .max = 3 },
448 .m = { .min = 79, .max = 127 },
449 .m1 = { .min = 12, .max = 22 },
450 .m2 = { .min = 5, .max = 9 },
451 .p = { .min = 14, .max = 56 },
452 .p1 = { .min = 2, .max = 8 },
453 .p2 = { .dot_limit = 225000,
454 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
455};
456
273e27ca 457/* LVDS 100mhz refclk limits. */
1b6f4958 458static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
459 .dot = { .min = 25000, .max = 350000 },
460 .vco = { .min = 1760000, .max = 3510000 },
461 .n = { .min = 1, .max = 2 },
462 .m = { .min = 79, .max = 126 },
463 .m1 = { .min = 12, .max = 22 },
464 .m2 = { .min = 5, .max = 9 },
465 .p = { .min = 28, .max = 112 },
0206e353 466 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
467 .p2 = { .dot_limit = 225000,
468 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
469};
470
1b6f4958 471static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
472 .dot = { .min = 25000, .max = 350000 },
473 .vco = { .min = 1760000, .max = 3510000 },
474 .n = { .min = 1, .max = 3 },
475 .m = { .min = 79, .max = 126 },
476 .m1 = { .min = 12, .max = 22 },
477 .m2 = { .min = 5, .max = 9 },
478 .p = { .min = 14, .max = 42 },
0206e353 479 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
480 .p2 = { .dot_limit = 225000,
481 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
482};
483
1b6f4958 484static const struct intel_limit intel_limits_vlv = {
f01b7962
VS
485 /*
486 * These are the data rate limits (measured in fast clocks)
487 * since those are the strictest limits we have. The fast
488 * clock and actual rate limits are more relaxed, so checking
489 * them would make no difference.
490 */
491 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 492 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 493 .n = { .min = 1, .max = 7 },
a0c4da24
JB
494 .m1 = { .min = 2, .max = 3 },
495 .m2 = { .min = 11, .max = 156 },
b99ab663 496 .p1 = { .min = 2, .max = 3 },
5fdc9c49 497 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
498};
499
1b6f4958 500static const struct intel_limit intel_limits_chv = {
ef9348c8
CML
501 /*
502 * These are the data rate limits (measured in fast clocks)
503 * since those are the strictest limits we have. The fast
504 * clock and actual rate limits are more relaxed, so checking
505 * them would make no difference.
506 */
507 .dot = { .min = 25000 * 5, .max = 540000 * 5},
17fe1021 508 .vco = { .min = 4800000, .max = 6480000 },
ef9348c8
CML
509 .n = { .min = 1, .max = 1 },
510 .m1 = { .min = 2, .max = 2 },
511 .m2 = { .min = 24 << 22, .max = 175 << 22 },
512 .p1 = { .min = 2, .max = 4 },
513 .p2 = { .p2_slow = 1, .p2_fast = 14 },
514};
515
1b6f4958 516static const struct intel_limit intel_limits_bxt = {
5ab7b0b7
ID
517 /* FIXME: find real dot limits */
518 .dot = { .min = 0, .max = INT_MAX },
e6292556 519 .vco = { .min = 4800000, .max = 6700000 },
5ab7b0b7
ID
520 .n = { .min = 1, .max = 1 },
521 .m1 = { .min = 2, .max = 2 },
522 /* FIXME: find real m2 limits */
523 .m2 = { .min = 2 << 22, .max = 255 << 22 },
524 .p1 = { .min = 2, .max = 4 },
525 .p2 = { .p2_slow = 1, .p2_fast = 20 },
526};
527
cdba954e
ACO
528static bool
529needs_modeset(struct drm_crtc_state *state)
530{
fc596660 531 return drm_atomic_crtc_needs_modeset(state);
cdba954e
ACO
532}
533
dccbea3b
ID
534/*
535 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
536 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
537 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
538 * The helpers' return value is the rate of the clock that is fed to the
539 * display engine's pipe which can be the above fast dot clock rate or a
540 * divided-down version of it.
541 */
f2b115e6 542/* m1 is reserved as 0 in Pineview, n is a ring counter */
9e2c8475 543static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
79e53945 544{
2177832f
SL
545 clock->m = clock->m2 + 2;
546 clock->p = clock->p1 * clock->p2;
ed5ca77e 547 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 548 return 0;
fb03ac01
VS
549 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
550 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
551
552 return clock->dot;
2177832f
SL
553}
554
7429e9d4
DV
555static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
556{
557 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
558}
559
9e2c8475 560static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
2177832f 561{
7429e9d4 562 clock->m = i9xx_dpll_compute_m(clock);
79e53945 563 clock->p = clock->p1 * clock->p2;
ed5ca77e 564 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
dccbea3b 565 return 0;
fb03ac01
VS
566 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
567 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
568
569 return clock->dot;
79e53945
JB
570}
571
9e2c8475 572static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
589eca67
ID
573{
574 clock->m = clock->m1 * clock->m2;
575 clock->p = clock->p1 * clock->p2;
576 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 577 return 0;
589eca67
ID
578 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
579 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
580
581 return clock->dot / 5;
589eca67
ID
582}
583
9e2c8475 584int chv_calc_dpll_params(int refclk, struct dpll *clock)
ef9348c8
CML
585{
586 clock->m = clock->m1 * clock->m2;
587 clock->p = clock->p1 * clock->p2;
588 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 589 return 0;
ef9348c8
CML
590 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
591 clock->n << 22);
592 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
593
594 return clock->dot / 5;
ef9348c8
CML
595}
596
7c04d1d9 597#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
598/**
599 * Returns whether the given set of divisors are valid for a given refclk with
600 * the given connectors.
601 */
602
e2d214ae 603static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
1b6f4958 604 const struct intel_limit *limit,
9e2c8475 605 const struct dpll *clock)
79e53945 606{
f01b7962
VS
607 if (clock->n < limit->n.min || limit->n.max < clock->n)
608 INTELPllInvalid("n out of range\n");
79e53945 609 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 610 INTELPllInvalid("p1 out of range\n");
79e53945 611 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 612 INTELPllInvalid("m2 out of range\n");
79e53945 613 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 614 INTELPllInvalid("m1 out of range\n");
f01b7962 615
e2d214ae
TU
616 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
617 !IS_CHERRYVIEW(dev_priv) && !IS_BROXTON(dev_priv))
f01b7962
VS
618 if (clock->m1 <= clock->m2)
619 INTELPllInvalid("m1 <= m2\n");
620
e2d214ae
TU
621 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
622 !IS_BROXTON(dev_priv)) {
f01b7962
VS
623 if (clock->p < limit->p.min || limit->p.max < clock->p)
624 INTELPllInvalid("p out of range\n");
625 if (clock->m < limit->m.min || limit->m.max < clock->m)
626 INTELPllInvalid("m out of range\n");
627 }
628
79e53945 629 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 630 INTELPllInvalid("vco out of range\n");
79e53945
JB
631 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
632 * connector, etc., rather than just a single range.
633 */
634 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 635 INTELPllInvalid("dot out of range\n");
79e53945
JB
636
637 return true;
638}
639
3b1429d9 640static int
1b6f4958 641i9xx_select_p2_div(const struct intel_limit *limit,
3b1429d9
VS
642 const struct intel_crtc_state *crtc_state,
643 int target)
79e53945 644{
3b1429d9 645 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 646
2d84d2b3 647 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 648 /*
a210b028
DV
649 * For LVDS just rely on its current settings for dual-channel.
650 * We haven't figured out how to reliably set up different
651 * single/dual channel state, if we even can.
79e53945 652 */
1974cad0 653 if (intel_is_dual_link_lvds(dev))
3b1429d9 654 return limit->p2.p2_fast;
79e53945 655 else
3b1429d9 656 return limit->p2.p2_slow;
79e53945
JB
657 } else {
658 if (target < limit->p2.dot_limit)
3b1429d9 659 return limit->p2.p2_slow;
79e53945 660 else
3b1429d9 661 return limit->p2.p2_fast;
79e53945 662 }
3b1429d9
VS
663}
664
70e8aa21
ACO
665/*
666 * Returns a set of divisors for the desired target clock with the given
667 * refclk, or FALSE. The returned values represent the clock equation:
668 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
669 *
670 * Target and reference clocks are specified in kHz.
671 *
672 * If match_clock is provided, then best_clock P divider must match the P
673 * divider from @match_clock used for LVDS downclocking.
674 */
3b1429d9 675static bool
1b6f4958 676i9xx_find_best_dpll(const struct intel_limit *limit,
3b1429d9 677 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
678 int target, int refclk, struct dpll *match_clock,
679 struct dpll *best_clock)
3b1429d9
VS
680{
681 struct drm_device *dev = crtc_state->base.crtc->dev;
9e2c8475 682 struct dpll clock;
3b1429d9 683 int err = target;
79e53945 684
0206e353 685 memset(best_clock, 0, sizeof(*best_clock));
79e53945 686
3b1429d9
VS
687 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
688
42158660
ZY
689 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
690 clock.m1++) {
691 for (clock.m2 = limit->m2.min;
692 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 693 if (clock.m2 >= clock.m1)
42158660
ZY
694 break;
695 for (clock.n = limit->n.min;
696 clock.n <= limit->n.max; clock.n++) {
697 for (clock.p1 = limit->p1.min;
698 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
699 int this_err;
700
dccbea3b 701 i9xx_calc_dpll_params(refclk, &clock);
e2d214ae
TU
702 if (!intel_PLL_is_valid(to_i915(dev),
703 limit,
ac58c3f0
DV
704 &clock))
705 continue;
706 if (match_clock &&
707 clock.p != match_clock->p)
708 continue;
709
710 this_err = abs(clock.dot - target);
711 if (this_err < err) {
712 *best_clock = clock;
713 err = this_err;
714 }
715 }
716 }
717 }
718 }
719
720 return (err != target);
721}
722
70e8aa21
ACO
723/*
724 * Returns a set of divisors for the desired target clock with the given
725 * refclk, or FALSE. The returned values represent the clock equation:
726 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
727 *
728 * Target and reference clocks are specified in kHz.
729 *
730 * If match_clock is provided, then best_clock P divider must match the P
731 * divider from @match_clock used for LVDS downclocking.
732 */
ac58c3f0 733static bool
1b6f4958 734pnv_find_best_dpll(const struct intel_limit *limit,
a93e255f 735 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
736 int target, int refclk, struct dpll *match_clock,
737 struct dpll *best_clock)
79e53945 738{
3b1429d9 739 struct drm_device *dev = crtc_state->base.crtc->dev;
9e2c8475 740 struct dpll clock;
79e53945
JB
741 int err = target;
742
0206e353 743 memset(best_clock, 0, sizeof(*best_clock));
79e53945 744
3b1429d9
VS
745 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
746
42158660
ZY
747 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
748 clock.m1++) {
749 for (clock.m2 = limit->m2.min;
750 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
751 for (clock.n = limit->n.min;
752 clock.n <= limit->n.max; clock.n++) {
753 for (clock.p1 = limit->p1.min;
754 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
755 int this_err;
756
dccbea3b 757 pnv_calc_dpll_params(refclk, &clock);
e2d214ae
TU
758 if (!intel_PLL_is_valid(to_i915(dev),
759 limit,
1b894b59 760 &clock))
79e53945 761 continue;
cec2f356
SP
762 if (match_clock &&
763 clock.p != match_clock->p)
764 continue;
79e53945
JB
765
766 this_err = abs(clock.dot - target);
767 if (this_err < err) {
768 *best_clock = clock;
769 err = this_err;
770 }
771 }
772 }
773 }
774 }
775
776 return (err != target);
777}
778
997c030c
ACO
779/*
780 * Returns a set of divisors for the desired target clock with the given
781 * refclk, or FALSE. The returned values represent the clock equation:
782 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
70e8aa21
ACO
783 *
784 * Target and reference clocks are specified in kHz.
785 *
786 * If match_clock is provided, then best_clock P divider must match the P
787 * divider from @match_clock used for LVDS downclocking.
997c030c 788 */
d4906093 789static bool
1b6f4958 790g4x_find_best_dpll(const struct intel_limit *limit,
a93e255f 791 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
792 int target, int refclk, struct dpll *match_clock,
793 struct dpll *best_clock)
d4906093 794{
3b1429d9 795 struct drm_device *dev = crtc_state->base.crtc->dev;
9e2c8475 796 struct dpll clock;
d4906093 797 int max_n;
3b1429d9 798 bool found = false;
6ba770dc
AJ
799 /* approximately equals target * 0.00585 */
800 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
801
802 memset(best_clock, 0, sizeof(*best_clock));
3b1429d9
VS
803
804 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
805
d4906093 806 max_n = limit->n.max;
f77f13e2 807 /* based on hardware requirement, prefer smaller n to precision */
d4906093 808 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 809 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
810 for (clock.m1 = limit->m1.max;
811 clock.m1 >= limit->m1.min; clock.m1--) {
812 for (clock.m2 = limit->m2.max;
813 clock.m2 >= limit->m2.min; clock.m2--) {
814 for (clock.p1 = limit->p1.max;
815 clock.p1 >= limit->p1.min; clock.p1--) {
816 int this_err;
817
dccbea3b 818 i9xx_calc_dpll_params(refclk, &clock);
e2d214ae
TU
819 if (!intel_PLL_is_valid(to_i915(dev),
820 limit,
1b894b59 821 &clock))
d4906093 822 continue;
1b894b59
CW
823
824 this_err = abs(clock.dot - target);
d4906093
ML
825 if (this_err < err_most) {
826 *best_clock = clock;
827 err_most = this_err;
828 max_n = clock.n;
829 found = true;
830 }
831 }
832 }
833 }
834 }
2c07245f
ZW
835 return found;
836}
837
d5dd62bd
ID
838/*
839 * Check if the calculated PLL configuration is more optimal compared to the
840 * best configuration and error found so far. Return the calculated error.
841 */
842static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
9e2c8475
ACO
843 const struct dpll *calculated_clock,
844 const struct dpll *best_clock,
d5dd62bd
ID
845 unsigned int best_error_ppm,
846 unsigned int *error_ppm)
847{
9ca3ba01
ID
848 /*
849 * For CHV ignore the error and consider only the P value.
850 * Prefer a bigger P value based on HW requirements.
851 */
920a14b2 852 if (IS_CHERRYVIEW(to_i915(dev))) {
9ca3ba01
ID
853 *error_ppm = 0;
854
855 return calculated_clock->p > best_clock->p;
856 }
857
24be4e46
ID
858 if (WARN_ON_ONCE(!target_freq))
859 return false;
860
d5dd62bd
ID
861 *error_ppm = div_u64(1000000ULL *
862 abs(target_freq - calculated_clock->dot),
863 target_freq);
864 /*
865 * Prefer a better P value over a better (smaller) error if the error
866 * is small. Ensure this preference for future configurations too by
867 * setting the error to 0.
868 */
869 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
870 *error_ppm = 0;
871
872 return true;
873 }
874
875 return *error_ppm + 10 < best_error_ppm;
876}
877
65b3d6a9
ACO
878/*
879 * Returns a set of divisors for the desired target clock with the given
880 * refclk, or FALSE. The returned values represent the clock equation:
881 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
882 */
a0c4da24 883static bool
1b6f4958 884vlv_find_best_dpll(const struct intel_limit *limit,
a93e255f 885 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
886 int target, int refclk, struct dpll *match_clock,
887 struct dpll *best_clock)
a0c4da24 888{
a93e255f 889 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 890 struct drm_device *dev = crtc->base.dev;
9e2c8475 891 struct dpll clock;
69e4f900 892 unsigned int bestppm = 1000000;
27e639bf
VS
893 /* min update 19.2 MHz */
894 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 895 bool found = false;
a0c4da24 896
6b4bf1c4
VS
897 target *= 5; /* fast clock */
898
899 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
900
901 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 902 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 903 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 904 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 905 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 906 clock.p = clock.p1 * clock.p2;
a0c4da24 907 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 908 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
d5dd62bd 909 unsigned int ppm;
69e4f900 910
6b4bf1c4
VS
911 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
912 refclk * clock.m1);
913
dccbea3b 914 vlv_calc_dpll_params(refclk, &clock);
43b0ac53 915
e2d214ae
TU
916 if (!intel_PLL_is_valid(to_i915(dev),
917 limit,
f01b7962 918 &clock))
43b0ac53
VS
919 continue;
920
d5dd62bd
ID
921 if (!vlv_PLL_is_optimal(dev, target,
922 &clock,
923 best_clock,
924 bestppm, &ppm))
925 continue;
6b4bf1c4 926
d5dd62bd
ID
927 *best_clock = clock;
928 bestppm = ppm;
929 found = true;
a0c4da24
JB
930 }
931 }
932 }
933 }
a0c4da24 934
49e497ef 935 return found;
a0c4da24 936}
a4fc5ed6 937
65b3d6a9
ACO
938/*
939 * Returns a set of divisors for the desired target clock with the given
940 * refclk, or FALSE. The returned values represent the clock equation:
941 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
942 */
ef9348c8 943static bool
1b6f4958 944chv_find_best_dpll(const struct intel_limit *limit,
a93e255f 945 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
946 int target, int refclk, struct dpll *match_clock,
947 struct dpll *best_clock)
ef9348c8 948{
a93e255f 949 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 950 struct drm_device *dev = crtc->base.dev;
9ca3ba01 951 unsigned int best_error_ppm;
9e2c8475 952 struct dpll clock;
ef9348c8
CML
953 uint64_t m2;
954 int found = false;
955
956 memset(best_clock, 0, sizeof(*best_clock));
9ca3ba01 957 best_error_ppm = 1000000;
ef9348c8
CML
958
959 /*
960 * Based on hardware doc, the n always set to 1, and m1 always
961 * set to 2. If requires to support 200Mhz refclk, we need to
962 * revisit this because n may not 1 anymore.
963 */
964 clock.n = 1, clock.m1 = 2;
965 target *= 5; /* fast clock */
966
967 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
968 for (clock.p2 = limit->p2.p2_fast;
969 clock.p2 >= limit->p2.p2_slow;
970 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
9ca3ba01 971 unsigned int error_ppm;
ef9348c8
CML
972
973 clock.p = clock.p1 * clock.p2;
974
975 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
976 clock.n) << 22, refclk * clock.m1);
977
978 if (m2 > INT_MAX/clock.m1)
979 continue;
980
981 clock.m2 = m2;
982
dccbea3b 983 chv_calc_dpll_params(refclk, &clock);
ef9348c8 984
e2d214ae 985 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
ef9348c8
CML
986 continue;
987
9ca3ba01
ID
988 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
989 best_error_ppm, &error_ppm))
990 continue;
991
992 *best_clock = clock;
993 best_error_ppm = error_ppm;
994 found = true;
ef9348c8
CML
995 }
996 }
997
998 return found;
999}
1000
5ab7b0b7 1001bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
9e2c8475 1002 struct dpll *best_clock)
5ab7b0b7 1003{
65b3d6a9 1004 int refclk = 100000;
1b6f4958 1005 const struct intel_limit *limit = &intel_limits_bxt;
5ab7b0b7 1006
65b3d6a9 1007 return chv_find_best_dpll(limit, crtc_state,
5ab7b0b7
ID
1008 target_clock, refclk, NULL, best_clock);
1009}
1010
20ddf665
VS
1011bool intel_crtc_active(struct drm_crtc *crtc)
1012{
1013 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1014
1015 /* Be paranoid as we can arrive here with only partial
1016 * state retrieved from the hardware during setup.
1017 *
241bfc38 1018 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
1019 * as Haswell has gained clock readout/fastboot support.
1020 *
66e514c1 1021 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665 1022 * properly reconstruct framebuffers.
c3d1f436
MR
1023 *
1024 * FIXME: The intel_crtc->active here should be switched to
1025 * crtc->state->active once we have proper CRTC states wired up
1026 * for atomic.
20ddf665 1027 */
c3d1f436 1028 return intel_crtc->active && crtc->primary->state->fb &&
6e3c9717 1029 intel_crtc->config->base.adjusted_mode.crtc_clock;
20ddf665
VS
1030}
1031
a5c961d1
PZ
1032enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1033 enum pipe pipe)
1034{
1035 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1036 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1037
6e3c9717 1038 return intel_crtc->config->cpu_transcoder;
a5c961d1
PZ
1039}
1040
fbf49ea2
VS
1041static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1042{
fac5e23e 1043 struct drm_i915_private *dev_priv = to_i915(dev);
f0f59a00 1044 i915_reg_t reg = PIPEDSL(pipe);
fbf49ea2
VS
1045 u32 line1, line2;
1046 u32 line_mask;
1047
1048 if (IS_GEN2(dev))
1049 line_mask = DSL_LINEMASK_GEN2;
1050 else
1051 line_mask = DSL_LINEMASK_GEN3;
1052
1053 line1 = I915_READ(reg) & line_mask;
6adfb1ef 1054 msleep(5);
fbf49ea2
VS
1055 line2 = I915_READ(reg) & line_mask;
1056
1057 return line1 == line2;
1058}
1059
ab7ad7f6
KP
1060/*
1061 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 1062 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
1063 *
1064 * After disabling a pipe, we can't wait for vblank in the usual way,
1065 * spinning on the vblank interrupt status bit, since we won't actually
1066 * see an interrupt when the pipe is disabled.
1067 *
ab7ad7f6
KP
1068 * On Gen4 and above:
1069 * wait for the pipe register state bit to turn off
1070 *
1071 * Otherwise:
1072 * wait for the display line value to settle (it usually
1073 * ends up stopping at the start of the next frame).
58e10eb9 1074 *
9d0498a2 1075 */
575f7ab7 1076static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 1077{
575f7ab7 1078 struct drm_device *dev = crtc->base.dev;
fac5e23e 1079 struct drm_i915_private *dev_priv = to_i915(dev);
6e3c9717 1080 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 1081 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
1082
1083 if (INTEL_INFO(dev)->gen >= 4) {
f0f59a00 1084 i915_reg_t reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
1085
1086 /* Wait for the Pipe State to go off */
b8511f53
CW
1087 if (intel_wait_for_register(dev_priv,
1088 reg, I965_PIPECONF_ACTIVE, 0,
1089 100))
284637d9 1090 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1091 } else {
ab7ad7f6 1092 /* Wait for the display line to settle */
fbf49ea2 1093 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 1094 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1095 }
79e53945
JB
1096}
1097
b24e7179 1098/* Only for pre-ILK configs */
55607e8a
DV
1099void assert_pll(struct drm_i915_private *dev_priv,
1100 enum pipe pipe, bool state)
b24e7179 1101{
b24e7179
JB
1102 u32 val;
1103 bool cur_state;
1104
649636ef 1105 val = I915_READ(DPLL(pipe));
b24e7179 1106 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1107 I915_STATE_WARN(cur_state != state,
b24e7179 1108 "PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1109 onoff(state), onoff(cur_state));
b24e7179 1110}
b24e7179 1111
23538ef1 1112/* XXX: the dsi pll is shared between MIPI DSI ports */
8563b1e8 1113void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
23538ef1
JN
1114{
1115 u32 val;
1116 bool cur_state;
1117
a580516d 1118 mutex_lock(&dev_priv->sb_lock);
23538ef1 1119 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
a580516d 1120 mutex_unlock(&dev_priv->sb_lock);
23538ef1
JN
1121
1122 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1123 I915_STATE_WARN(cur_state != state,
23538ef1 1124 "DSI PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1125 onoff(state), onoff(cur_state));
23538ef1 1126}
23538ef1 1127
040484af
JB
1128static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1129 enum pipe pipe, bool state)
1130{
040484af 1131 bool cur_state;
ad80a810
PZ
1132 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1133 pipe);
040484af 1134
2d1fe073 1135 if (HAS_DDI(dev_priv)) {
affa9354 1136 /* DDI does not have a specific FDI_TX register */
649636ef 1137 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
ad80a810 1138 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7 1139 } else {
649636ef 1140 u32 val = I915_READ(FDI_TX_CTL(pipe));
bf507ef7
ED
1141 cur_state = !!(val & FDI_TX_ENABLE);
1142 }
e2c719b7 1143 I915_STATE_WARN(cur_state != state,
040484af 1144 "FDI TX state assertion failure (expected %s, current %s)\n",
87ad3212 1145 onoff(state), onoff(cur_state));
040484af
JB
1146}
1147#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1148#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1149
1150static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1151 enum pipe pipe, bool state)
1152{
040484af
JB
1153 u32 val;
1154 bool cur_state;
1155
649636ef 1156 val = I915_READ(FDI_RX_CTL(pipe));
d63fa0dc 1157 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1158 I915_STATE_WARN(cur_state != state,
040484af 1159 "FDI RX state assertion failure (expected %s, current %s)\n",
87ad3212 1160 onoff(state), onoff(cur_state));
040484af
JB
1161}
1162#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1163#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1164
1165static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1166 enum pipe pipe)
1167{
040484af
JB
1168 u32 val;
1169
1170 /* ILK FDI PLL is always enabled */
7e22dbbb 1171 if (IS_GEN5(dev_priv))
040484af
JB
1172 return;
1173
bf507ef7 1174 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
2d1fe073 1175 if (HAS_DDI(dev_priv))
bf507ef7
ED
1176 return;
1177
649636ef 1178 val = I915_READ(FDI_TX_CTL(pipe));
e2c719b7 1179 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1180}
1181
55607e8a
DV
1182void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1183 enum pipe pipe, bool state)
040484af 1184{
040484af 1185 u32 val;
55607e8a 1186 bool cur_state;
040484af 1187
649636ef 1188 val = I915_READ(FDI_RX_CTL(pipe));
55607e8a 1189 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1190 I915_STATE_WARN(cur_state != state,
55607e8a 1191 "FDI RX PLL assertion failure (expected %s, current %s)\n",
87ad3212 1192 onoff(state), onoff(cur_state));
040484af
JB
1193}
1194
4f8036a2 1195void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
ea0760cf 1196{
f0f59a00 1197 i915_reg_t pp_reg;
ea0760cf
JB
1198 u32 val;
1199 enum pipe panel_pipe = PIPE_A;
0de3b485 1200 bool locked = true;
ea0760cf 1201
4f8036a2 1202 if (WARN_ON(HAS_DDI(dev_priv)))
bedd4dba
JN
1203 return;
1204
4f8036a2 1205 if (HAS_PCH_SPLIT(dev_priv)) {
bedd4dba
JN
1206 u32 port_sel;
1207
44cb734c
ID
1208 pp_reg = PP_CONTROL(0);
1209 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
bedd4dba
JN
1210
1211 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1212 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1213 panel_pipe = PIPE_B;
1214 /* XXX: else fix for eDP */
4f8036a2 1215 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
bedd4dba 1216 /* presumably write lock depends on pipe, not port select */
44cb734c 1217 pp_reg = PP_CONTROL(pipe);
bedd4dba 1218 panel_pipe = pipe;
ea0760cf 1219 } else {
44cb734c 1220 pp_reg = PP_CONTROL(0);
bedd4dba
JN
1221 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1222 panel_pipe = PIPE_B;
ea0760cf
JB
1223 }
1224
1225 val = I915_READ(pp_reg);
1226 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1227 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1228 locked = false;
1229
e2c719b7 1230 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1231 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1232 pipe_name(pipe));
ea0760cf
JB
1233}
1234
93ce0ba6
JN
1235static void assert_cursor(struct drm_i915_private *dev_priv,
1236 enum pipe pipe, bool state)
1237{
93ce0ba6
JN
1238 bool cur_state;
1239
50a0bc90 1240 if (IS_845G(dev_priv) || IS_I865G(dev_priv))
0b87c24e 1241 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
d9d82081 1242 else
5efb3e28 1243 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1244
e2c719b7 1245 I915_STATE_WARN(cur_state != state,
93ce0ba6 1246 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1247 pipe_name(pipe), onoff(state), onoff(cur_state));
93ce0ba6
JN
1248}
1249#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1250#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1251
b840d907
JB
1252void assert_pipe(struct drm_i915_private *dev_priv,
1253 enum pipe pipe, bool state)
b24e7179 1254{
63d7bbe9 1255 bool cur_state;
702e7a56
PZ
1256 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1257 pipe);
4feed0eb 1258 enum intel_display_power_domain power_domain;
b24e7179 1259
b6b5d049
VS
1260 /* if we need the pipe quirk it must be always on */
1261 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1262 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1263 state = true;
1264
4feed0eb
ID
1265 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1266 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
649636ef 1267 u32 val = I915_READ(PIPECONF(cpu_transcoder));
69310161 1268 cur_state = !!(val & PIPECONF_ENABLE);
4feed0eb
ID
1269
1270 intel_display_power_put(dev_priv, power_domain);
1271 } else {
1272 cur_state = false;
69310161
PZ
1273 }
1274
e2c719b7 1275 I915_STATE_WARN(cur_state != state,
63d7bbe9 1276 "pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1277 pipe_name(pipe), onoff(state), onoff(cur_state));
b24e7179
JB
1278}
1279
931872fc
CW
1280static void assert_plane(struct drm_i915_private *dev_priv,
1281 enum plane plane, bool state)
b24e7179 1282{
b24e7179 1283 u32 val;
931872fc 1284 bool cur_state;
b24e7179 1285
649636ef 1286 val = I915_READ(DSPCNTR(plane));
931872fc 1287 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1288 I915_STATE_WARN(cur_state != state,
931872fc 1289 "plane %c assertion failure (expected %s, current %s)\n",
87ad3212 1290 plane_name(plane), onoff(state), onoff(cur_state));
b24e7179
JB
1291}
1292
931872fc
CW
1293#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1294#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1295
b24e7179
JB
1296static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1297 enum pipe pipe)
1298{
91c8a326 1299 struct drm_device *dev = &dev_priv->drm;
649636ef 1300 int i;
b24e7179 1301
653e1026
VS
1302 /* Primary planes are fixed to pipes on gen4+ */
1303 if (INTEL_INFO(dev)->gen >= 4) {
649636ef 1304 u32 val = I915_READ(DSPCNTR(pipe));
e2c719b7 1305 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1306 "plane %c assertion failure, should be disabled but not\n",
1307 plane_name(pipe));
19ec1358 1308 return;
28c05794 1309 }
19ec1358 1310
b24e7179 1311 /* Need to check both planes against the pipe */
055e393f 1312 for_each_pipe(dev_priv, i) {
649636ef
VS
1313 u32 val = I915_READ(DSPCNTR(i));
1314 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
b24e7179 1315 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1316 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1317 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1318 plane_name(i), pipe_name(pipe));
b24e7179
JB
1319 }
1320}
1321
19332d7a
JB
1322static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1323 enum pipe pipe)
1324{
91c8a326 1325 struct drm_device *dev = &dev_priv->drm;
649636ef 1326 int sprite;
19332d7a 1327
7feb8b88 1328 if (INTEL_INFO(dev)->gen >= 9) {
3bdcfc0c 1329 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1330 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1331 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1332 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1333 sprite, pipe_name(pipe));
1334 }
920a14b2 1335 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3bdcfc0c 1336 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1337 u32 val = I915_READ(SPCNTR(pipe, sprite));
e2c719b7 1338 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1339 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1340 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1341 }
1342 } else if (INTEL_INFO(dev)->gen >= 7) {
649636ef 1343 u32 val = I915_READ(SPRCTL(pipe));
e2c719b7 1344 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1345 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1346 plane_name(pipe), pipe_name(pipe));
1347 } else if (INTEL_INFO(dev)->gen >= 5) {
649636ef 1348 u32 val = I915_READ(DVSCNTR(pipe));
e2c719b7 1349 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1350 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1351 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1352 }
1353}
1354
08c71e5e
VS
1355static void assert_vblank_disabled(struct drm_crtc *crtc)
1356{
e2c719b7 1357 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1358 drm_crtc_vblank_put(crtc);
1359}
1360
7abd4b35
ACO
1361void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1362 enum pipe pipe)
92f2584a 1363{
92f2584a
JB
1364 u32 val;
1365 bool enabled;
1366
649636ef 1367 val = I915_READ(PCH_TRANSCONF(pipe));
92f2584a 1368 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1369 I915_STATE_WARN(enabled,
9db4a9c7
JB
1370 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1371 pipe_name(pipe));
92f2584a
JB
1372}
1373
4e634389
KP
1374static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1375 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1376{
1377 if ((val & DP_PORT_EN) == 0)
1378 return false;
1379
2d1fe073 1380 if (HAS_PCH_CPT(dev_priv)) {
f0f59a00 1381 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
f0575e92
KP
1382 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1383 return false;
2d1fe073 1384 } else if (IS_CHERRYVIEW(dev_priv)) {
44f37d1f
CML
1385 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1386 return false;
f0575e92
KP
1387 } else {
1388 if ((val & DP_PIPE_MASK) != (pipe << 30))
1389 return false;
1390 }
1391 return true;
1392}
1393
1519b995
KP
1394static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1395 enum pipe pipe, u32 val)
1396{
dc0fa718 1397 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1398 return false;
1399
2d1fe073 1400 if (HAS_PCH_CPT(dev_priv)) {
dc0fa718 1401 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1402 return false;
2d1fe073 1403 } else if (IS_CHERRYVIEW(dev_priv)) {
44f37d1f
CML
1404 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1405 return false;
1519b995 1406 } else {
dc0fa718 1407 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1408 return false;
1409 }
1410 return true;
1411}
1412
1413static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1414 enum pipe pipe, u32 val)
1415{
1416 if ((val & LVDS_PORT_EN) == 0)
1417 return false;
1418
2d1fe073 1419 if (HAS_PCH_CPT(dev_priv)) {
1519b995
KP
1420 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1421 return false;
1422 } else {
1423 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1424 return false;
1425 }
1426 return true;
1427}
1428
1429static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1430 enum pipe pipe, u32 val)
1431{
1432 if ((val & ADPA_DAC_ENABLE) == 0)
1433 return false;
2d1fe073 1434 if (HAS_PCH_CPT(dev_priv)) {
1519b995
KP
1435 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1436 return false;
1437 } else {
1438 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1439 return false;
1440 }
1441 return true;
1442}
1443
291906f1 1444static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0f59a00
VS
1445 enum pipe pipe, i915_reg_t reg,
1446 u32 port_sel)
291906f1 1447{
47a05eca 1448 u32 val = I915_READ(reg);
e2c719b7 1449 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1450 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1451 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1452
2d1fe073 1453 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
75c5da27 1454 && (val & DP_PIPEB_SELECT),
de9a35ab 1455 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1456}
1457
1458static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
f0f59a00 1459 enum pipe pipe, i915_reg_t reg)
291906f1 1460{
47a05eca 1461 u32 val = I915_READ(reg);
e2c719b7 1462 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1463 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1464 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1465
2d1fe073 1466 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
75c5da27 1467 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1468 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1469}
1470
1471static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1472 enum pipe pipe)
1473{
291906f1 1474 u32 val;
291906f1 1475
f0575e92
KP
1476 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1477 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1478 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1 1479
649636ef 1480 val = I915_READ(PCH_ADPA);
e2c719b7 1481 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1482 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1483 pipe_name(pipe));
291906f1 1484
649636ef 1485 val = I915_READ(PCH_LVDS);
e2c719b7 1486 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1487 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1488 pipe_name(pipe));
291906f1 1489
e2debe91
PZ
1490 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1491 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1492 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1493}
1494
cd2d34d9
VS
1495static void _vlv_enable_pll(struct intel_crtc *crtc,
1496 const struct intel_crtc_state *pipe_config)
1497{
1498 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1499 enum pipe pipe = crtc->pipe;
1500
1501 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1502 POSTING_READ(DPLL(pipe));
1503 udelay(150);
1504
2c30b43b
CW
1505 if (intel_wait_for_register(dev_priv,
1506 DPLL(pipe),
1507 DPLL_LOCK_VLV,
1508 DPLL_LOCK_VLV,
1509 1))
cd2d34d9
VS
1510 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1511}
1512
d288f65f 1513static void vlv_enable_pll(struct intel_crtc *crtc,
5cec258b 1514 const struct intel_crtc_state *pipe_config)
87442f73 1515{
cd2d34d9 1516 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
8bd3f301 1517 enum pipe pipe = crtc->pipe;
87442f73 1518
8bd3f301 1519 assert_pipe_disabled(dev_priv, pipe);
87442f73 1520
87442f73 1521 /* PLL is protected by panel, make sure we can write it */
7d1a83cb 1522 assert_panel_unlocked(dev_priv, pipe);
87442f73 1523
cd2d34d9
VS
1524 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1525 _vlv_enable_pll(crtc, pipe_config);
426115cf 1526
8bd3f301
VS
1527 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1528 POSTING_READ(DPLL_MD(pipe));
87442f73
DV
1529}
1530
cd2d34d9
VS
1531
1532static void _chv_enable_pll(struct intel_crtc *crtc,
1533 const struct intel_crtc_state *pipe_config)
9d556c99 1534{
cd2d34d9 1535 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
8bd3f301 1536 enum pipe pipe = crtc->pipe;
9d556c99 1537 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1538 u32 tmp;
1539
a580516d 1540 mutex_lock(&dev_priv->sb_lock);
9d556c99
CML
1541
1542 /* Enable back the 10bit clock to display controller */
1543 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1544 tmp |= DPIO_DCLKP_EN;
1545 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1546
54433e91
VS
1547 mutex_unlock(&dev_priv->sb_lock);
1548
9d556c99
CML
1549 /*
1550 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1551 */
1552 udelay(1);
1553
1554 /* Enable PLL */
d288f65f 1555 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1556
1557 /* Check PLL is locked */
6b18826a
CW
1558 if (intel_wait_for_register(dev_priv,
1559 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1560 1))
9d556c99 1561 DRM_ERROR("PLL %d failed to lock\n", pipe);
cd2d34d9
VS
1562}
1563
1564static void chv_enable_pll(struct intel_crtc *crtc,
1565 const struct intel_crtc_state *pipe_config)
1566{
1567 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1568 enum pipe pipe = crtc->pipe;
1569
1570 assert_pipe_disabled(dev_priv, pipe);
1571
1572 /* PLL is protected by panel, make sure we can write it */
1573 assert_panel_unlocked(dev_priv, pipe);
1574
1575 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1576 _chv_enable_pll(crtc, pipe_config);
9d556c99 1577
c231775c
VS
1578 if (pipe != PIPE_A) {
1579 /*
1580 * WaPixelRepeatModeFixForC0:chv
1581 *
1582 * DPLLCMD is AWOL. Use chicken bits to propagate
1583 * the value from DPLLBMD to either pipe B or C.
1584 */
1585 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1586 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1587 I915_WRITE(CBR4_VLV, 0);
1588 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1589
1590 /*
1591 * DPLLB VGA mode also seems to cause problems.
1592 * We should always have it disabled.
1593 */
1594 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1595 } else {
1596 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1597 POSTING_READ(DPLL_MD(pipe));
1598 }
9d556c99
CML
1599}
1600
1c4e0274
VS
1601static int intel_num_dvo_pipes(struct drm_device *dev)
1602{
1603 struct intel_crtc *crtc;
1604 int count = 0;
1605
2d84d2b3 1606 for_each_intel_crtc(dev, crtc) {
3538b9df 1607 count += crtc->base.state->active &&
2d84d2b3
VS
1608 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1609 }
1c4e0274
VS
1610
1611 return count;
1612}
1613
66e3d5c0 1614static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1615{
66e3d5c0 1616 struct drm_device *dev = crtc->base.dev;
fac5e23e 1617 struct drm_i915_private *dev_priv = to_i915(dev);
f0f59a00 1618 i915_reg_t reg = DPLL(crtc->pipe);
6e3c9717 1619 u32 dpll = crtc->config->dpll_hw_state.dpll;
63d7bbe9 1620
66e3d5c0 1621 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1622
63d7bbe9 1623 /* PLL is protected by panel, make sure we can write it */
50a0bc90 1624 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
66e3d5c0 1625 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1626
1c4e0274 1627 /* Enable DVO 2x clock on both PLLs if necessary */
50a0bc90 1628 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev) > 0) {
1c4e0274
VS
1629 /*
1630 * It appears to be important that we don't enable this
1631 * for the current pipe before otherwise configuring the
1632 * PLL. No idea how this should be handled if multiple
1633 * DVO outputs are enabled simultaneosly.
1634 */
1635 dpll |= DPLL_DVO_2X_MODE;
1636 I915_WRITE(DPLL(!crtc->pipe),
1637 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1638 }
66e3d5c0 1639
c2b63374
VS
1640 /*
1641 * Apparently we need to have VGA mode enabled prior to changing
1642 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1643 * dividers, even though the register value does change.
1644 */
1645 I915_WRITE(reg, 0);
1646
8e7a65aa
VS
1647 I915_WRITE(reg, dpll);
1648
66e3d5c0
DV
1649 /* Wait for the clocks to stabilize. */
1650 POSTING_READ(reg);
1651 udelay(150);
1652
1653 if (INTEL_INFO(dev)->gen >= 4) {
1654 I915_WRITE(DPLL_MD(crtc->pipe),
6e3c9717 1655 crtc->config->dpll_hw_state.dpll_md);
66e3d5c0
DV
1656 } else {
1657 /* The pixel multiplier can only be updated once the
1658 * DPLL is enabled and the clocks are stable.
1659 *
1660 * So write it again.
1661 */
1662 I915_WRITE(reg, dpll);
1663 }
63d7bbe9
JB
1664
1665 /* We do this three times for luck */
66e3d5c0 1666 I915_WRITE(reg, dpll);
63d7bbe9
JB
1667 POSTING_READ(reg);
1668 udelay(150); /* wait for warmup */
66e3d5c0 1669 I915_WRITE(reg, dpll);
63d7bbe9
JB
1670 POSTING_READ(reg);
1671 udelay(150); /* wait for warmup */
66e3d5c0 1672 I915_WRITE(reg, dpll);
63d7bbe9
JB
1673 POSTING_READ(reg);
1674 udelay(150); /* wait for warmup */
1675}
1676
1677/**
50b44a44 1678 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1679 * @dev_priv: i915 private structure
1680 * @pipe: pipe PLL to disable
1681 *
1682 * Disable the PLL for @pipe, making sure the pipe is off first.
1683 *
1684 * Note! This is for pre-ILK only.
1685 */
1c4e0274 1686static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1687{
1c4e0274 1688 struct drm_device *dev = crtc->base.dev;
fac5e23e 1689 struct drm_i915_private *dev_priv = to_i915(dev);
1c4e0274
VS
1690 enum pipe pipe = crtc->pipe;
1691
1692 /* Disable DVO 2x clock on both PLLs if necessary */
50a0bc90 1693 if (IS_I830(dev_priv) &&
2d84d2b3 1694 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
3538b9df 1695 !intel_num_dvo_pipes(dev)) {
1c4e0274
VS
1696 I915_WRITE(DPLL(PIPE_B),
1697 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1698 I915_WRITE(DPLL(PIPE_A),
1699 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1700 }
1701
b6b5d049
VS
1702 /* Don't disable pipe or pipe PLLs if needed */
1703 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1704 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1705 return;
1706
1707 /* Make sure the pipe isn't still relying on us */
1708 assert_pipe_disabled(dev_priv, pipe);
1709
b8afb911 1710 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
50b44a44 1711 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1712}
1713
f6071166
JB
1714static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1715{
b8afb911 1716 u32 val;
f6071166
JB
1717
1718 /* Make sure the pipe isn't still relying on us */
1719 assert_pipe_disabled(dev_priv, pipe);
1720
03ed5cbf
VS
1721 val = DPLL_INTEGRATED_REF_CLK_VLV |
1722 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1723 if (pipe != PIPE_A)
1724 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1725
f6071166
JB
1726 I915_WRITE(DPLL(pipe), val);
1727 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1728}
1729
1730static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1731{
d752048d 1732 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1733 u32 val;
1734
a11b0703
VS
1735 /* Make sure the pipe isn't still relying on us */
1736 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1737
60bfe44f
VS
1738 val = DPLL_SSC_REF_CLK_CHV |
1739 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
a11b0703
VS
1740 if (pipe != PIPE_A)
1741 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
03ed5cbf 1742
a11b0703
VS
1743 I915_WRITE(DPLL(pipe), val);
1744 POSTING_READ(DPLL(pipe));
d752048d 1745
a580516d 1746 mutex_lock(&dev_priv->sb_lock);
d752048d
VS
1747
1748 /* Disable 10bit clock to display controller */
1749 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1750 val &= ~DPIO_DCLKP_EN;
1751 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1752
a580516d 1753 mutex_unlock(&dev_priv->sb_lock);
f6071166
JB
1754}
1755
e4607fcf 1756void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1757 struct intel_digital_port *dport,
1758 unsigned int expected_mask)
89b667f8
JB
1759{
1760 u32 port_mask;
f0f59a00 1761 i915_reg_t dpll_reg;
89b667f8 1762
e4607fcf
CML
1763 switch (dport->port) {
1764 case PORT_B:
89b667f8 1765 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1766 dpll_reg = DPLL(0);
e4607fcf
CML
1767 break;
1768 case PORT_C:
89b667f8 1769 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7 1770 dpll_reg = DPLL(0);
9b6de0a1 1771 expected_mask <<= 4;
00fc31b7
CML
1772 break;
1773 case PORT_D:
1774 port_mask = DPLL_PORTD_READY_MASK;
1775 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1776 break;
1777 default:
1778 BUG();
1779 }
89b667f8 1780
370004d3
CW
1781 if (intel_wait_for_register(dev_priv,
1782 dpll_reg, port_mask, expected_mask,
1783 1000))
9b6de0a1
VS
1784 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1785 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
89b667f8
JB
1786}
1787
b8a4f404
PZ
1788static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1789 enum pipe pipe)
040484af 1790{
7c26e5c6 1791 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1792 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
f0f59a00
VS
1793 i915_reg_t reg;
1794 uint32_t val, pipeconf_val;
040484af 1795
040484af 1796 /* Make sure PCH DPLL is enabled */
8106ddbd 1797 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
040484af
JB
1798
1799 /* FDI must be feeding us bits for PCH ports */
1800 assert_fdi_tx_enabled(dev_priv, pipe);
1801 assert_fdi_rx_enabled(dev_priv, pipe);
1802
6e266956 1803 if (HAS_PCH_CPT(dev_priv)) {
23670b32
DV
1804 /* Workaround: Set the timing override bit before enabling the
1805 * pch transcoder. */
1806 reg = TRANS_CHICKEN2(pipe);
1807 val = I915_READ(reg);
1808 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1809 I915_WRITE(reg, val);
59c859d6 1810 }
23670b32 1811
ab9412ba 1812 reg = PCH_TRANSCONF(pipe);
040484af 1813 val = I915_READ(reg);
5f7f726d 1814 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c 1815
2d1fe073 1816 if (HAS_PCH_IBX(dev_priv)) {
e9bcff5c 1817 /*
c5de7c6f
VS
1818 * Make the BPC in transcoder be consistent with
1819 * that in pipeconf reg. For HDMI we must use 8bpc
1820 * here for both 8bpc and 12bpc.
e9bcff5c 1821 */
dfd07d72 1822 val &= ~PIPECONF_BPC_MASK;
2d84d2b3 1823 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
c5de7c6f
VS
1824 val |= PIPECONF_8BPC;
1825 else
1826 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1827 }
5f7f726d
PZ
1828
1829 val &= ~TRANS_INTERLACE_MASK;
1830 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
2d1fe073 1831 if (HAS_PCH_IBX(dev_priv) &&
2d84d2b3 1832 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
1833 val |= TRANS_LEGACY_INTERLACED_ILK;
1834 else
1835 val |= TRANS_INTERLACED;
5f7f726d
PZ
1836 else
1837 val |= TRANS_PROGRESSIVE;
1838
040484af 1839 I915_WRITE(reg, val | TRANS_ENABLE);
650fbd84
CW
1840 if (intel_wait_for_register(dev_priv,
1841 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1842 100))
4bb6f1f3 1843 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
1844}
1845
8fb033d7 1846static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 1847 enum transcoder cpu_transcoder)
040484af 1848{
8fb033d7 1849 u32 val, pipeconf_val;
8fb033d7 1850
8fb033d7 1851 /* FDI must be feeding us bits for PCH ports */
1a240d4d 1852 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 1853 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 1854
223a6fdf 1855 /* Workaround: set timing override bit. */
36c0d0cf 1856 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 1857 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 1858 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
223a6fdf 1859
25f3ef11 1860 val = TRANS_ENABLE;
937bb610 1861 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 1862
9a76b1c6
PZ
1863 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1864 PIPECONF_INTERLACED_ILK)
a35f2679 1865 val |= TRANS_INTERLACED;
8fb033d7
PZ
1866 else
1867 val |= TRANS_PROGRESSIVE;
1868
ab9412ba 1869 I915_WRITE(LPT_TRANSCONF, val);
d9f96244
CW
1870 if (intel_wait_for_register(dev_priv,
1871 LPT_TRANSCONF,
1872 TRANS_STATE_ENABLE,
1873 TRANS_STATE_ENABLE,
1874 100))
937bb610 1875 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
1876}
1877
b8a4f404
PZ
1878static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1879 enum pipe pipe)
040484af 1880{
f0f59a00
VS
1881 i915_reg_t reg;
1882 uint32_t val;
040484af
JB
1883
1884 /* FDI relies on the transcoder */
1885 assert_fdi_tx_disabled(dev_priv, pipe);
1886 assert_fdi_rx_disabled(dev_priv, pipe);
1887
291906f1
JB
1888 /* Ports must be off as well */
1889 assert_pch_ports_disabled(dev_priv, pipe);
1890
ab9412ba 1891 reg = PCH_TRANSCONF(pipe);
040484af
JB
1892 val = I915_READ(reg);
1893 val &= ~TRANS_ENABLE;
1894 I915_WRITE(reg, val);
1895 /* wait for PCH transcoder off, transcoder state */
a7d04662
CW
1896 if (intel_wait_for_register(dev_priv,
1897 reg, TRANS_STATE_ENABLE, 0,
1898 50))
4bb6f1f3 1899 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32 1900
6e266956 1901 if (HAS_PCH_CPT(dev_priv)) {
23670b32
DV
1902 /* Workaround: Clear the timing override chicken bit again. */
1903 reg = TRANS_CHICKEN2(pipe);
1904 val = I915_READ(reg);
1905 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1906 I915_WRITE(reg, val);
1907 }
040484af
JB
1908}
1909
b7076546 1910void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 1911{
8fb033d7
PZ
1912 u32 val;
1913
ab9412ba 1914 val = I915_READ(LPT_TRANSCONF);
8fb033d7 1915 val &= ~TRANS_ENABLE;
ab9412ba 1916 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 1917 /* wait for PCH transcoder off, transcoder state */
dfdb4749
CW
1918 if (intel_wait_for_register(dev_priv,
1919 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1920 50))
8a52fd9f 1921 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
1922
1923 /* Workaround: clear timing override bit. */
36c0d0cf 1924 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 1925 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 1926 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
040484af
JB
1927}
1928
b24e7179 1929/**
309cfea8 1930 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 1931 * @crtc: crtc responsible for the pipe
b24e7179 1932 *
0372264a 1933 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 1934 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 1935 */
e1fdc473 1936static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 1937{
0372264a 1938 struct drm_device *dev = crtc->base.dev;
fac5e23e 1939 struct drm_i915_private *dev_priv = to_i915(dev);
0372264a 1940 enum pipe pipe = crtc->pipe;
1a70a728 1941 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
1a240d4d 1942 enum pipe pch_transcoder;
f0f59a00 1943 i915_reg_t reg;
b24e7179
JB
1944 u32 val;
1945
9e2ee2dd
VS
1946 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1947
58c6eaa2 1948 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1949 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
1950 assert_sprites_disabled(dev_priv, pipe);
1951
2d1fe073 1952 if (HAS_PCH_LPT(dev_priv))
cc391bbb
PZ
1953 pch_transcoder = TRANSCODER_A;
1954 else
1955 pch_transcoder = pipe;
1956
b24e7179
JB
1957 /*
1958 * A pipe without a PLL won't actually be able to drive bits from
1959 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1960 * need the check.
1961 */
09fa8bb9 1962 if (HAS_GMCH_DISPLAY(dev_priv)) {
d7edc4e5 1963 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
23538ef1
JN
1964 assert_dsi_pll_enabled(dev_priv);
1965 else
1966 assert_pll_enabled(dev_priv, pipe);
09fa8bb9 1967 } else {
6e3c9717 1968 if (crtc->config->has_pch_encoder) {
040484af 1969 /* if driving the PCH, we need FDI enabled */
cc391bbb 1970 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
1971 assert_fdi_tx_pll_enabled(dev_priv,
1972 (enum pipe) cpu_transcoder);
040484af
JB
1973 }
1974 /* FIXME: assert CPU port conditions for SNB+ */
1975 }
b24e7179 1976
702e7a56 1977 reg = PIPECONF(cpu_transcoder);
b24e7179 1978 val = I915_READ(reg);
7ad25d48 1979 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
1980 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1981 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 1982 return;
7ad25d48 1983 }
00d70b15
CW
1984
1985 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 1986 POSTING_READ(reg);
b7792d8b
VS
1987
1988 /*
1989 * Until the pipe starts DSL will read as 0, which would cause
1990 * an apparent vblank timestamp jump, which messes up also the
1991 * frame count when it's derived from the timestamps. So let's
1992 * wait for the pipe to start properly before we call
1993 * drm_crtc_vblank_on()
1994 */
1995 if (dev->max_vblank_count == 0 &&
1996 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
1997 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
b24e7179
JB
1998}
1999
2000/**
309cfea8 2001 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2002 * @crtc: crtc whose pipes is to be disabled
b24e7179 2003 *
575f7ab7
VS
2004 * Disable the pipe of @crtc, making sure that various hardware
2005 * specific requirements are met, if applicable, e.g. plane
2006 * disabled, panel fitter off, etc.
b24e7179
JB
2007 *
2008 * Will wait until the pipe has shut down before returning.
2009 */
575f7ab7 2010static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2011{
fac5e23e 2012 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6e3c9717 2013 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 2014 enum pipe pipe = crtc->pipe;
f0f59a00 2015 i915_reg_t reg;
b24e7179
JB
2016 u32 val;
2017
9e2ee2dd
VS
2018 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2019
b24e7179
JB
2020 /*
2021 * Make sure planes won't keep trying to pump pixels to us,
2022 * or we might hang the display.
2023 */
2024 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2025 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2026 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2027
702e7a56 2028 reg = PIPECONF(cpu_transcoder);
b24e7179 2029 val = I915_READ(reg);
00d70b15
CW
2030 if ((val & PIPECONF_ENABLE) == 0)
2031 return;
2032
67adc644
VS
2033 /*
2034 * Double wide has implications for planes
2035 * so best keep it disabled when not needed.
2036 */
6e3c9717 2037 if (crtc->config->double_wide)
67adc644
VS
2038 val &= ~PIPECONF_DOUBLE_WIDE;
2039
2040 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2041 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2042 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2043 val &= ~PIPECONF_ENABLE;
2044
2045 I915_WRITE(reg, val);
2046 if ((val & PIPECONF_ENABLE) == 0)
2047 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2048}
2049
832be82f
VS
2050static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2051{
2052 return IS_GEN2(dev_priv) ? 2048 : 4096;
2053}
2054
27ba3910
VS
2055static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2056 uint64_t fb_modifier, unsigned int cpp)
7b49f948
VS
2057{
2058 switch (fb_modifier) {
2059 case DRM_FORMAT_MOD_NONE:
2060 return cpp;
2061 case I915_FORMAT_MOD_X_TILED:
2062 if (IS_GEN2(dev_priv))
2063 return 128;
2064 else
2065 return 512;
2066 case I915_FORMAT_MOD_Y_TILED:
2067 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2068 return 128;
2069 else
2070 return 512;
2071 case I915_FORMAT_MOD_Yf_TILED:
2072 switch (cpp) {
2073 case 1:
2074 return 64;
2075 case 2:
2076 case 4:
2077 return 128;
2078 case 8:
2079 case 16:
2080 return 256;
2081 default:
2082 MISSING_CASE(cpp);
2083 return cpp;
2084 }
2085 break;
2086 default:
2087 MISSING_CASE(fb_modifier);
2088 return cpp;
2089 }
2090}
2091
832be82f
VS
2092unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2093 uint64_t fb_modifier, unsigned int cpp)
a57ce0b2 2094{
832be82f
VS
2095 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2096 return 1;
2097 else
2098 return intel_tile_size(dev_priv) /
27ba3910 2099 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
6761dd31
TU
2100}
2101
8d0deca8
VS
2102/* Return the tile dimensions in pixel units */
2103static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2104 unsigned int *tile_width,
2105 unsigned int *tile_height,
2106 uint64_t fb_modifier,
2107 unsigned int cpp)
2108{
2109 unsigned int tile_width_bytes =
2110 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2111
2112 *tile_width = tile_width_bytes / cpp;
2113 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2114}
2115
6761dd31
TU
2116unsigned int
2117intel_fb_align_height(struct drm_device *dev, unsigned int height,
832be82f 2118 uint32_t pixel_format, uint64_t fb_modifier)
6761dd31 2119{
832be82f
VS
2120 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2121 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2122
2123 return ALIGN(height, tile_height);
a57ce0b2
JB
2124}
2125
1663b9d6
VS
2126unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2127{
2128 unsigned int size = 0;
2129 int i;
2130
2131 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2132 size += rot_info->plane[i].width * rot_info->plane[i].height;
2133
2134 return size;
2135}
2136
75c82a53 2137static void
3465c580
VS
2138intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2139 const struct drm_framebuffer *fb,
2140 unsigned int rotation)
f64b98cd 2141{
2d7a215f
VS
2142 if (intel_rotation_90_or_270(rotation)) {
2143 *view = i915_ggtt_view_rotated;
2144 view->params.rotated = to_intel_framebuffer(fb)->rot_info;
2145 } else {
2146 *view = i915_ggtt_view_normal;
2147 }
2148}
50470bb0 2149
603525d7 2150static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
4e9a86b6
VS
2151{
2152 if (INTEL_INFO(dev_priv)->gen >= 9)
2153 return 256 * 1024;
985b8bb4 2154 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
666a4537 2155 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4e9a86b6
VS
2156 return 128 * 1024;
2157 else if (INTEL_INFO(dev_priv)->gen >= 4)
2158 return 4 * 1024;
2159 else
44c5905e 2160 return 0;
4e9a86b6
VS
2161}
2162
603525d7
VS
2163static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2164 uint64_t fb_modifier)
2165{
2166 switch (fb_modifier) {
2167 case DRM_FORMAT_MOD_NONE:
2168 return intel_linear_alignment(dev_priv);
2169 case I915_FORMAT_MOD_X_TILED:
2170 if (INTEL_INFO(dev_priv)->gen >= 9)
2171 return 256 * 1024;
2172 return 0;
2173 case I915_FORMAT_MOD_Y_TILED:
2174 case I915_FORMAT_MOD_Yf_TILED:
2175 return 1 * 1024 * 1024;
2176 default:
2177 MISSING_CASE(fb_modifier);
2178 return 0;
2179 }
2180}
2181
058d88c4
CW
2182struct i915_vma *
2183intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
6b95a207 2184{
850c4cdc 2185 struct drm_device *dev = fb->dev;
fac5e23e 2186 struct drm_i915_private *dev_priv = to_i915(dev);
850c4cdc 2187 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2188 struct i915_ggtt_view view;
058d88c4 2189 struct i915_vma *vma;
6b95a207 2190 u32 alignment;
6b95a207 2191
ebcdd39e
MR
2192 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2193
603525d7 2194 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
6b95a207 2195
3465c580 2196 intel_fill_fb_ggtt_view(&view, fb, rotation);
f64b98cd 2197
693db184
CW
2198 /* Note that the w/a also requires 64 PTE of padding following the
2199 * bo. We currently fill all unused PTE with the shadow page and so
2200 * we should always have valid PTE following the scanout preventing
2201 * the VT-d warning.
2202 */
48f112fe 2203 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
693db184
CW
2204 alignment = 256 * 1024;
2205
d6dd6843
PZ
2206 /*
2207 * Global gtt pte registers are special registers which actually forward
2208 * writes to a chunk of system memory. Which means that there is no risk
2209 * that the register values disappear as soon as we call
2210 * intel_runtime_pm_put(), so it is correct to wrap only the
2211 * pin/unpin/fence and not more.
2212 */
2213 intel_runtime_pm_get(dev_priv);
2214
058d88c4 2215 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
49ef5294
CW
2216 if (IS_ERR(vma))
2217 goto err;
6b95a207 2218
05a20d09 2219 if (i915_vma_is_map_and_fenceable(vma)) {
49ef5294
CW
2220 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2221 * fence, whereas 965+ only requires a fence if using
2222 * framebuffer compression. For simplicity, we always, when
2223 * possible, install a fence as the cost is not that onerous.
2224 *
2225 * If we fail to fence the tiled scanout, then either the
2226 * modeset will reject the change (which is highly unlikely as
2227 * the affected systems, all but one, do not have unmappable
2228 * space) or we will not be able to enable full powersaving
2229 * techniques (also likely not to apply due to various limits
2230 * FBC and the like impose on the size of the buffer, which
2231 * presumably we violated anyway with this unmappable buffer).
2232 * Anyway, it is presumably better to stumble onwards with
2233 * something and try to run the system in a "less than optimal"
2234 * mode that matches the user configuration.
2235 */
2236 if (i915_vma_get_fence(vma) == 0)
2237 i915_vma_pin_fence(vma);
9807216f 2238 }
6b95a207 2239
49ef5294 2240err:
d6dd6843 2241 intel_runtime_pm_put(dev_priv);
058d88c4 2242 return vma;
6b95a207
KH
2243}
2244
fb4b8ce1 2245void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
1690e1eb 2246{
82bc3b2d 2247 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2248 struct i915_ggtt_view view;
058d88c4 2249 struct i915_vma *vma;
82bc3b2d 2250
ebcdd39e
MR
2251 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2252
3465c580 2253 intel_fill_fb_ggtt_view(&view, fb, rotation);
05a20d09 2254 vma = i915_gem_object_to_ggtt(obj, &view);
f64b98cd 2255
49ef5294 2256 i915_vma_unpin_fence(vma);
058d88c4 2257 i915_gem_object_unpin_from_display_plane(vma);
1690e1eb
CW
2258}
2259
ef78ec94
VS
2260static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2261 unsigned int rotation)
2262{
2263 if (intel_rotation_90_or_270(rotation))
2264 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2265 else
2266 return fb->pitches[plane];
2267}
2268
6687c906
VS
2269/*
2270 * Convert the x/y offsets into a linear offset.
2271 * Only valid with 0/180 degree rotation, which is fine since linear
2272 * offset is only used with linear buffers on pre-hsw and tiled buffers
2273 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2274 */
2275u32 intel_fb_xy_to_linear(int x, int y,
2949056c
VS
2276 const struct intel_plane_state *state,
2277 int plane)
6687c906 2278{
2949056c 2279 const struct drm_framebuffer *fb = state->base.fb;
6687c906
VS
2280 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2281 unsigned int pitch = fb->pitches[plane];
2282
2283 return y * pitch + x * cpp;
2284}
2285
2286/*
2287 * Add the x/y offsets derived from fb->offsets[] to the user
2288 * specified plane src x/y offsets. The resulting x/y offsets
2289 * specify the start of scanout from the beginning of the gtt mapping.
2290 */
2291void intel_add_fb_offsets(int *x, int *y,
2949056c
VS
2292 const struct intel_plane_state *state,
2293 int plane)
6687c906
VS
2294
2295{
2949056c
VS
2296 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2297 unsigned int rotation = state->base.rotation;
6687c906
VS
2298
2299 if (intel_rotation_90_or_270(rotation)) {
2300 *x += intel_fb->rotated[plane].x;
2301 *y += intel_fb->rotated[plane].y;
2302 } else {
2303 *x += intel_fb->normal[plane].x;
2304 *y += intel_fb->normal[plane].y;
2305 }
2306}
2307
29cf9491 2308/*
29cf9491
VS
2309 * Input tile dimensions and pitch must already be
2310 * rotated to match x and y, and in pixel units.
2311 */
66a2d927
VS
2312static u32 _intel_adjust_tile_offset(int *x, int *y,
2313 unsigned int tile_width,
2314 unsigned int tile_height,
2315 unsigned int tile_size,
2316 unsigned int pitch_tiles,
2317 u32 old_offset,
2318 u32 new_offset)
29cf9491 2319{
b9b24038 2320 unsigned int pitch_pixels = pitch_tiles * tile_width;
29cf9491
VS
2321 unsigned int tiles;
2322
2323 WARN_ON(old_offset & (tile_size - 1));
2324 WARN_ON(new_offset & (tile_size - 1));
2325 WARN_ON(new_offset > old_offset);
2326
2327 tiles = (old_offset - new_offset) / tile_size;
2328
2329 *y += tiles / pitch_tiles * tile_height;
2330 *x += tiles % pitch_tiles * tile_width;
2331
b9b24038
VS
2332 /* minimize x in case it got needlessly big */
2333 *y += *x / pitch_pixels * tile_height;
2334 *x %= pitch_pixels;
2335
29cf9491
VS
2336 return new_offset;
2337}
2338
66a2d927
VS
2339/*
2340 * Adjust the tile offset by moving the difference into
2341 * the x/y offsets.
2342 */
2343static u32 intel_adjust_tile_offset(int *x, int *y,
2344 const struct intel_plane_state *state, int plane,
2345 u32 old_offset, u32 new_offset)
2346{
2347 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2348 const struct drm_framebuffer *fb = state->base.fb;
2349 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2350 unsigned int rotation = state->base.rotation;
2351 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2352
2353 WARN_ON(new_offset > old_offset);
2354
2355 if (fb->modifier[plane] != DRM_FORMAT_MOD_NONE) {
2356 unsigned int tile_size, tile_width, tile_height;
2357 unsigned int pitch_tiles;
2358
2359 tile_size = intel_tile_size(dev_priv);
2360 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2361 fb->modifier[plane], cpp);
2362
2363 if (intel_rotation_90_or_270(rotation)) {
2364 pitch_tiles = pitch / tile_height;
2365 swap(tile_width, tile_height);
2366 } else {
2367 pitch_tiles = pitch / (tile_width * cpp);
2368 }
2369
2370 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2371 tile_size, pitch_tiles,
2372 old_offset, new_offset);
2373 } else {
2374 old_offset += *y * pitch + *x * cpp;
2375
2376 *y = (old_offset - new_offset) / pitch;
2377 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2378 }
2379
2380 return new_offset;
2381}
2382
8d0deca8
VS
2383/*
2384 * Computes the linear offset to the base tile and adjusts
2385 * x, y. bytes per pixel is assumed to be a power-of-two.
2386 *
2387 * In the 90/270 rotated case, x and y are assumed
2388 * to be already rotated to match the rotated GTT view, and
2389 * pitch is the tile_height aligned framebuffer height.
6687c906
VS
2390 *
2391 * This function is used when computing the derived information
2392 * under intel_framebuffer, so using any of that information
2393 * here is not allowed. Anything under drm_framebuffer can be
2394 * used. This is why the user has to pass in the pitch since it
2395 * is specified in the rotated orientation.
8d0deca8 2396 */
6687c906
VS
2397static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2398 int *x, int *y,
2399 const struct drm_framebuffer *fb, int plane,
2400 unsigned int pitch,
2401 unsigned int rotation,
2402 u32 alignment)
c2c75131 2403{
4f2d9934
VS
2404 uint64_t fb_modifier = fb->modifier[plane];
2405 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
6687c906 2406 u32 offset, offset_aligned;
29cf9491 2407
29cf9491
VS
2408 if (alignment)
2409 alignment--;
2410
b5c65338 2411 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
8d0deca8
VS
2412 unsigned int tile_size, tile_width, tile_height;
2413 unsigned int tile_rows, tiles, pitch_tiles;
c2c75131 2414
d843310d 2415 tile_size = intel_tile_size(dev_priv);
8d0deca8
VS
2416 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2417 fb_modifier, cpp);
2418
2419 if (intel_rotation_90_or_270(rotation)) {
2420 pitch_tiles = pitch / tile_height;
2421 swap(tile_width, tile_height);
2422 } else {
2423 pitch_tiles = pitch / (tile_width * cpp);
2424 }
d843310d
VS
2425
2426 tile_rows = *y / tile_height;
2427 *y %= tile_height;
c2c75131 2428
8d0deca8
VS
2429 tiles = *x / tile_width;
2430 *x %= tile_width;
bc752862 2431
29cf9491
VS
2432 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2433 offset_aligned = offset & ~alignment;
bc752862 2434
66a2d927
VS
2435 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2436 tile_size, pitch_tiles,
2437 offset, offset_aligned);
29cf9491 2438 } else {
bc752862 2439 offset = *y * pitch + *x * cpp;
29cf9491
VS
2440 offset_aligned = offset & ~alignment;
2441
4e9a86b6
VS
2442 *y = (offset & alignment) / pitch;
2443 *x = ((offset & alignment) - *y * pitch) / cpp;
bc752862 2444 }
29cf9491
VS
2445
2446 return offset_aligned;
c2c75131
DV
2447}
2448
6687c906 2449u32 intel_compute_tile_offset(int *x, int *y,
2949056c
VS
2450 const struct intel_plane_state *state,
2451 int plane)
6687c906 2452{
2949056c
VS
2453 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2454 const struct drm_framebuffer *fb = state->base.fb;
2455 unsigned int rotation = state->base.rotation;
ef78ec94 2456 int pitch = intel_fb_pitch(fb, plane, rotation);
8d970654
VS
2457 u32 alignment;
2458
2459 /* AUX_DIST needs only 4K alignment */
2460 if (fb->pixel_format == DRM_FORMAT_NV12 && plane == 1)
2461 alignment = 4096;
2462 else
2463 alignment = intel_surf_alignment(dev_priv, fb->modifier[plane]);
6687c906
VS
2464
2465 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2466 rotation, alignment);
2467}
2468
2469/* Convert the fb->offset[] linear offset into x/y offsets */
2470static void intel_fb_offset_to_xy(int *x, int *y,
2471 const struct drm_framebuffer *fb, int plane)
2472{
2473 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2474 unsigned int pitch = fb->pitches[plane];
2475 u32 linear_offset = fb->offsets[plane];
2476
2477 *y = linear_offset / pitch;
2478 *x = linear_offset % pitch / cpp;
2479}
2480
72618ebf
VS
2481static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2482{
2483 switch (fb_modifier) {
2484 case I915_FORMAT_MOD_X_TILED:
2485 return I915_TILING_X;
2486 case I915_FORMAT_MOD_Y_TILED:
2487 return I915_TILING_Y;
2488 default:
2489 return I915_TILING_NONE;
2490 }
2491}
2492
6687c906
VS
2493static int
2494intel_fill_fb_info(struct drm_i915_private *dev_priv,
2495 struct drm_framebuffer *fb)
2496{
2497 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2498 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2499 u32 gtt_offset_rotated = 0;
2500 unsigned int max_size = 0;
2501 uint32_t format = fb->pixel_format;
2502 int i, num_planes = drm_format_num_planes(format);
2503 unsigned int tile_size = intel_tile_size(dev_priv);
2504
2505 for (i = 0; i < num_planes; i++) {
2506 unsigned int width, height;
2507 unsigned int cpp, size;
2508 u32 offset;
2509 int x, y;
2510
2511 cpp = drm_format_plane_cpp(format, i);
2512 width = drm_format_plane_width(fb->width, format, i);
2513 height = drm_format_plane_height(fb->height, format, i);
2514
2515 intel_fb_offset_to_xy(&x, &y, fb, i);
2516
60d5f2a4
VS
2517 /*
2518 * The fence (if used) is aligned to the start of the object
2519 * so having the framebuffer wrap around across the edge of the
2520 * fenced region doesn't really work. We have no API to configure
2521 * the fence start offset within the object (nor could we probably
2522 * on gen2/3). So it's just easier if we just require that the
2523 * fb layout agrees with the fence layout. We already check that the
2524 * fb stride matches the fence stride elsewhere.
2525 */
2526 if (i915_gem_object_is_tiled(intel_fb->obj) &&
2527 (x + width) * cpp > fb->pitches[i]) {
2528 DRM_DEBUG("bad fb plane %d offset: 0x%x\n",
2529 i, fb->offsets[i]);
2530 return -EINVAL;
2531 }
2532
6687c906
VS
2533 /*
2534 * First pixel of the framebuffer from
2535 * the start of the normal gtt mapping.
2536 */
2537 intel_fb->normal[i].x = x;
2538 intel_fb->normal[i].y = y;
2539
2540 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
2541 fb, 0, fb->pitches[i],
cc926387 2542 DRM_ROTATE_0, tile_size);
6687c906
VS
2543 offset /= tile_size;
2544
2545 if (fb->modifier[i] != DRM_FORMAT_MOD_NONE) {
2546 unsigned int tile_width, tile_height;
2547 unsigned int pitch_tiles;
2548 struct drm_rect r;
2549
2550 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2551 fb->modifier[i], cpp);
2552
2553 rot_info->plane[i].offset = offset;
2554 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2555 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2556 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2557
2558 intel_fb->rotated[i].pitch =
2559 rot_info->plane[i].height * tile_height;
2560
2561 /* how many tiles does this plane need */
2562 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2563 /*
2564 * If the plane isn't horizontally tile aligned,
2565 * we need one more tile.
2566 */
2567 if (x != 0)
2568 size++;
2569
2570 /* rotate the x/y offsets to match the GTT view */
2571 r.x1 = x;
2572 r.y1 = y;
2573 r.x2 = x + width;
2574 r.y2 = y + height;
2575 drm_rect_rotate(&r,
2576 rot_info->plane[i].width * tile_width,
2577 rot_info->plane[i].height * tile_height,
cc926387 2578 DRM_ROTATE_270);
6687c906
VS
2579 x = r.x1;
2580 y = r.y1;
2581
2582 /* rotate the tile dimensions to match the GTT view */
2583 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2584 swap(tile_width, tile_height);
2585
2586 /*
2587 * We only keep the x/y offsets, so push all of the
2588 * gtt offset into the x/y offsets.
2589 */
66a2d927
VS
2590 _intel_adjust_tile_offset(&x, &y, tile_size,
2591 tile_width, tile_height, pitch_tiles,
2592 gtt_offset_rotated * tile_size, 0);
6687c906
VS
2593
2594 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2595
2596 /*
2597 * First pixel of the framebuffer from
2598 * the start of the rotated gtt mapping.
2599 */
2600 intel_fb->rotated[i].x = x;
2601 intel_fb->rotated[i].y = y;
2602 } else {
2603 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2604 x * cpp, tile_size);
2605 }
2606
2607 /* how many tiles in total needed in the bo */
2608 max_size = max(max_size, offset + size);
2609 }
2610
2611 if (max_size * tile_size > to_intel_framebuffer(fb)->obj->base.size) {
2612 DRM_DEBUG("fb too big for bo (need %u bytes, have %zu bytes)\n",
2613 max_size * tile_size, to_intel_framebuffer(fb)->obj->base.size);
2614 return -EINVAL;
2615 }
2616
2617 return 0;
2618}
2619
b35d63fa 2620static int i9xx_format_to_fourcc(int format)
46f297fb
JB
2621{
2622 switch (format) {
2623 case DISPPLANE_8BPP:
2624 return DRM_FORMAT_C8;
2625 case DISPPLANE_BGRX555:
2626 return DRM_FORMAT_XRGB1555;
2627 case DISPPLANE_BGRX565:
2628 return DRM_FORMAT_RGB565;
2629 default:
2630 case DISPPLANE_BGRX888:
2631 return DRM_FORMAT_XRGB8888;
2632 case DISPPLANE_RGBX888:
2633 return DRM_FORMAT_XBGR8888;
2634 case DISPPLANE_BGRX101010:
2635 return DRM_FORMAT_XRGB2101010;
2636 case DISPPLANE_RGBX101010:
2637 return DRM_FORMAT_XBGR2101010;
2638 }
2639}
2640
bc8d7dff
DL
2641static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2642{
2643 switch (format) {
2644 case PLANE_CTL_FORMAT_RGB_565:
2645 return DRM_FORMAT_RGB565;
2646 default:
2647 case PLANE_CTL_FORMAT_XRGB_8888:
2648 if (rgb_order) {
2649 if (alpha)
2650 return DRM_FORMAT_ABGR8888;
2651 else
2652 return DRM_FORMAT_XBGR8888;
2653 } else {
2654 if (alpha)
2655 return DRM_FORMAT_ARGB8888;
2656 else
2657 return DRM_FORMAT_XRGB8888;
2658 }
2659 case PLANE_CTL_FORMAT_XRGB_2101010:
2660 if (rgb_order)
2661 return DRM_FORMAT_XBGR2101010;
2662 else
2663 return DRM_FORMAT_XRGB2101010;
2664 }
2665}
2666
5724dbd1 2667static bool
f6936e29
DV
2668intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2669 struct intel_initial_plane_config *plane_config)
46f297fb
JB
2670{
2671 struct drm_device *dev = crtc->base.dev;
3badb49f 2672 struct drm_i915_private *dev_priv = to_i915(dev);
72e96d64 2673 struct i915_ggtt *ggtt = &dev_priv->ggtt;
46f297fb
JB
2674 struct drm_i915_gem_object *obj = NULL;
2675 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2d14030b 2676 struct drm_framebuffer *fb = &plane_config->fb->base;
f37b5c2b
DV
2677 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2678 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2679 PAGE_SIZE);
2680
2681 size_aligned -= base_aligned;
46f297fb 2682
ff2652ea
CW
2683 if (plane_config->size == 0)
2684 return false;
2685
3badb49f
PZ
2686 /* If the FB is too big, just don't use it since fbdev is not very
2687 * important and we should probably use that space with FBC or other
2688 * features. */
72e96d64 2689 if (size_aligned * 2 > ggtt->stolen_usable_size)
3badb49f
PZ
2690 return false;
2691
12c83d99
TU
2692 mutex_lock(&dev->struct_mutex);
2693
f37b5c2b
DV
2694 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2695 base_aligned,
2696 base_aligned,
2697 size_aligned);
12c83d99
TU
2698 if (!obj) {
2699 mutex_unlock(&dev->struct_mutex);
484b41dd 2700 return false;
12c83d99 2701 }
46f297fb 2702
3e510a8e
CW
2703 if (plane_config->tiling == I915_TILING_X)
2704 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
46f297fb 2705
6bf129df
DL
2706 mode_cmd.pixel_format = fb->pixel_format;
2707 mode_cmd.width = fb->width;
2708 mode_cmd.height = fb->height;
2709 mode_cmd.pitches[0] = fb->pitches[0];
18c5247e
DV
2710 mode_cmd.modifier[0] = fb->modifier[0];
2711 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
46f297fb 2712
6bf129df 2713 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
484b41dd 2714 &mode_cmd, obj)) {
46f297fb
JB
2715 DRM_DEBUG_KMS("intel fb init failed\n");
2716 goto out_unref_obj;
2717 }
12c83d99 2718
46f297fb 2719 mutex_unlock(&dev->struct_mutex);
484b41dd 2720
f6936e29 2721 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
484b41dd 2722 return true;
46f297fb
JB
2723
2724out_unref_obj:
f8c417cd 2725 i915_gem_object_put(obj);
46f297fb 2726 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2727 return false;
2728}
2729
5a21b665
DV
2730/* Update plane->state->fb to match plane->fb after driver-internal updates */
2731static void
2732update_state_fb(struct drm_plane *plane)
2733{
2734 if (plane->fb == plane->state->fb)
2735 return;
2736
2737 if (plane->state->fb)
2738 drm_framebuffer_unreference(plane->state->fb);
2739 plane->state->fb = plane->fb;
2740 if (plane->state->fb)
2741 drm_framebuffer_reference(plane->state->fb);
2742}
2743
5724dbd1 2744static void
f6936e29
DV
2745intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2746 struct intel_initial_plane_config *plane_config)
484b41dd
JB
2747{
2748 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 2749 struct drm_i915_private *dev_priv = to_i915(dev);
484b41dd
JB
2750 struct drm_crtc *c;
2751 struct intel_crtc *i;
2ff8fde1 2752 struct drm_i915_gem_object *obj;
88595ac9 2753 struct drm_plane *primary = intel_crtc->base.primary;
be5651f2 2754 struct drm_plane_state *plane_state = primary->state;
200757f5
MR
2755 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2756 struct intel_plane *intel_plane = to_intel_plane(primary);
0a8d8a86
MR
2757 struct intel_plane_state *intel_state =
2758 to_intel_plane_state(plane_state);
88595ac9 2759 struct drm_framebuffer *fb;
484b41dd 2760
2d14030b 2761 if (!plane_config->fb)
484b41dd
JB
2762 return;
2763
f6936e29 2764 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
88595ac9
DV
2765 fb = &plane_config->fb->base;
2766 goto valid_fb;
f55548b5 2767 }
484b41dd 2768
2d14030b 2769 kfree(plane_config->fb);
484b41dd
JB
2770
2771 /*
2772 * Failed to alloc the obj, check to see if we should share
2773 * an fb with another CRTC instead
2774 */
70e1e0ec 2775 for_each_crtc(dev, c) {
484b41dd
JB
2776 i = to_intel_crtc(c);
2777
2778 if (c == &intel_crtc->base)
2779 continue;
2780
2ff8fde1
MR
2781 if (!i->active)
2782 continue;
2783
88595ac9
DV
2784 fb = c->primary->fb;
2785 if (!fb)
484b41dd
JB
2786 continue;
2787
88595ac9 2788 obj = intel_fb_obj(fb);
058d88c4 2789 if (i915_gem_object_ggtt_offset(obj, NULL) == plane_config->base) {
88595ac9
DV
2790 drm_framebuffer_reference(fb);
2791 goto valid_fb;
484b41dd
JB
2792 }
2793 }
88595ac9 2794
200757f5
MR
2795 /*
2796 * We've failed to reconstruct the BIOS FB. Current display state
2797 * indicates that the primary plane is visible, but has a NULL FB,
2798 * which will lead to problems later if we don't fix it up. The
2799 * simplest solution is to just disable the primary plane now and
2800 * pretend the BIOS never had it enabled.
2801 */
936e71e3 2802 to_intel_plane_state(plane_state)->base.visible = false;
200757f5 2803 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
2622a081 2804 intel_pre_disable_primary_noatomic(&intel_crtc->base);
200757f5
MR
2805 intel_plane->disable_plane(primary, &intel_crtc->base);
2806
88595ac9
DV
2807 return;
2808
2809valid_fb:
f44e2659
VS
2810 plane_state->src_x = 0;
2811 plane_state->src_y = 0;
be5651f2
ML
2812 plane_state->src_w = fb->width << 16;
2813 plane_state->src_h = fb->height << 16;
2814
f44e2659
VS
2815 plane_state->crtc_x = 0;
2816 plane_state->crtc_y = 0;
be5651f2
ML
2817 plane_state->crtc_w = fb->width;
2818 plane_state->crtc_h = fb->height;
2819
936e71e3
VS
2820 intel_state->base.src.x1 = plane_state->src_x;
2821 intel_state->base.src.y1 = plane_state->src_y;
2822 intel_state->base.src.x2 = plane_state->src_x + plane_state->src_w;
2823 intel_state->base.src.y2 = plane_state->src_y + plane_state->src_h;
2824 intel_state->base.dst.x1 = plane_state->crtc_x;
2825 intel_state->base.dst.y1 = plane_state->crtc_y;
2826 intel_state->base.dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2827 intel_state->base.dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
0a8d8a86 2828
88595ac9 2829 obj = intel_fb_obj(fb);
3e510a8e 2830 if (i915_gem_object_is_tiled(obj))
88595ac9
DV
2831 dev_priv->preserve_bios_swizzle = true;
2832
be5651f2
ML
2833 drm_framebuffer_reference(fb);
2834 primary->fb = primary->state->fb = fb;
36750f28 2835 primary->crtc = primary->state->crtc = &intel_crtc->base;
36750f28 2836 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
faf5bf0a
CW
2837 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2838 &obj->frontbuffer_bits);
46f297fb
JB
2839}
2840
b63a16f6
VS
2841static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2842 unsigned int rotation)
2843{
2844 int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2845
2846 switch (fb->modifier[plane]) {
2847 case DRM_FORMAT_MOD_NONE:
2848 case I915_FORMAT_MOD_X_TILED:
2849 switch (cpp) {
2850 case 8:
2851 return 4096;
2852 case 4:
2853 case 2:
2854 case 1:
2855 return 8192;
2856 default:
2857 MISSING_CASE(cpp);
2858 break;
2859 }
2860 break;
2861 case I915_FORMAT_MOD_Y_TILED:
2862 case I915_FORMAT_MOD_Yf_TILED:
2863 switch (cpp) {
2864 case 8:
2865 return 2048;
2866 case 4:
2867 return 4096;
2868 case 2:
2869 case 1:
2870 return 8192;
2871 default:
2872 MISSING_CASE(cpp);
2873 break;
2874 }
2875 break;
2876 default:
2877 MISSING_CASE(fb->modifier[plane]);
2878 }
2879
2880 return 2048;
2881}
2882
2883static int skl_check_main_surface(struct intel_plane_state *plane_state)
2884{
2885 const struct drm_i915_private *dev_priv = to_i915(plane_state->base.plane->dev);
2886 const struct drm_framebuffer *fb = plane_state->base.fb;
2887 unsigned int rotation = plane_state->base.rotation;
cc926387
DV
2888 int x = plane_state->base.src.x1 >> 16;
2889 int y = plane_state->base.src.y1 >> 16;
2890 int w = drm_rect_width(&plane_state->base.src) >> 16;
2891 int h = drm_rect_height(&plane_state->base.src) >> 16;
b63a16f6
VS
2892 int max_width = skl_max_plane_width(fb, 0, rotation);
2893 int max_height = 4096;
8d970654 2894 u32 alignment, offset, aux_offset = plane_state->aux.offset;
b63a16f6
VS
2895
2896 if (w > max_width || h > max_height) {
2897 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2898 w, h, max_width, max_height);
2899 return -EINVAL;
2900 }
2901
2902 intel_add_fb_offsets(&x, &y, plane_state, 0);
2903 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
2904
2905 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
2906
8d970654
VS
2907 /*
2908 * AUX surface offset is specified as the distance from the
2909 * main surface offset, and it must be non-negative. Make
2910 * sure that is what we will get.
2911 */
2912 if (offset > aux_offset)
2913 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2914 offset, aux_offset & ~(alignment - 1));
2915
b63a16f6
VS
2916 /*
2917 * When using an X-tiled surface, the plane blows up
2918 * if the x offset + width exceed the stride.
2919 *
2920 * TODO: linear and Y-tiled seem fine, Yf untested,
2921 */
2922 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED) {
2923 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
2924
2925 while ((x + w) * cpp > fb->pitches[0]) {
2926 if (offset == 0) {
2927 DRM_DEBUG_KMS("Unable to find suitable display surface offset\n");
2928 return -EINVAL;
2929 }
2930
2931 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2932 offset, offset - alignment);
2933 }
2934 }
2935
2936 plane_state->main.offset = offset;
2937 plane_state->main.x = x;
2938 plane_state->main.y = y;
2939
2940 return 0;
2941}
2942
8d970654
VS
2943static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
2944{
2945 const struct drm_framebuffer *fb = plane_state->base.fb;
2946 unsigned int rotation = plane_state->base.rotation;
2947 int max_width = skl_max_plane_width(fb, 1, rotation);
2948 int max_height = 4096;
cc926387
DV
2949 int x = plane_state->base.src.x1 >> 17;
2950 int y = plane_state->base.src.y1 >> 17;
2951 int w = drm_rect_width(&plane_state->base.src) >> 17;
2952 int h = drm_rect_height(&plane_state->base.src) >> 17;
8d970654
VS
2953 u32 offset;
2954
2955 intel_add_fb_offsets(&x, &y, plane_state, 1);
2956 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
2957
2958 /* FIXME not quite sure how/if these apply to the chroma plane */
2959 if (w > max_width || h > max_height) {
2960 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
2961 w, h, max_width, max_height);
2962 return -EINVAL;
2963 }
2964
2965 plane_state->aux.offset = offset;
2966 plane_state->aux.x = x;
2967 plane_state->aux.y = y;
2968
2969 return 0;
2970}
2971
b63a16f6
VS
2972int skl_check_plane_surface(struct intel_plane_state *plane_state)
2973{
2974 const struct drm_framebuffer *fb = plane_state->base.fb;
2975 unsigned int rotation = plane_state->base.rotation;
2976 int ret;
2977
2978 /* Rotate src coordinates to match rotated GTT view */
2979 if (intel_rotation_90_or_270(rotation))
cc926387
DV
2980 drm_rect_rotate(&plane_state->base.src,
2981 fb->width, fb->height, DRM_ROTATE_270);
b63a16f6 2982
8d970654
VS
2983 /*
2984 * Handle the AUX surface first since
2985 * the main surface setup depends on it.
2986 */
2987 if (fb->pixel_format == DRM_FORMAT_NV12) {
2988 ret = skl_check_nv12_aux_surface(plane_state);
2989 if (ret)
2990 return ret;
2991 } else {
2992 plane_state->aux.offset = ~0xfff;
2993 plane_state->aux.x = 0;
2994 plane_state->aux.y = 0;
2995 }
2996
b63a16f6
VS
2997 ret = skl_check_main_surface(plane_state);
2998 if (ret)
2999 return ret;
3000
3001 return 0;
3002}
3003
a8d201af
ML
3004static void i9xx_update_primary_plane(struct drm_plane *primary,
3005 const struct intel_crtc_state *crtc_state,
3006 const struct intel_plane_state *plane_state)
81255565 3007{
a8d201af 3008 struct drm_device *dev = primary->dev;
fac5e23e 3009 struct drm_i915_private *dev_priv = to_i915(dev);
a8d201af
ML
3010 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3011 struct drm_framebuffer *fb = plane_state->base.fb;
3012 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
81255565 3013 int plane = intel_crtc->plane;
54ea9da8 3014 u32 linear_offset;
81255565 3015 u32 dspcntr;
f0f59a00 3016 i915_reg_t reg = DSPCNTR(plane);
8d0deca8 3017 unsigned int rotation = plane_state->base.rotation;
936e71e3
VS
3018 int x = plane_state->base.src.x1 >> 16;
3019 int y = plane_state->base.src.y1 >> 16;
c9ba6fad 3020
f45651ba
VS
3021 dspcntr = DISPPLANE_GAMMA_ENABLE;
3022
fdd508a6 3023 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
3024
3025 if (INTEL_INFO(dev)->gen < 4) {
3026 if (intel_crtc->pipe == PIPE_B)
3027 dspcntr |= DISPPLANE_SEL_PIPE_B;
3028
3029 /* pipesrc and dspsize control the size that is scaled from,
3030 * which should always be the user's requested size.
3031 */
3032 I915_WRITE(DSPSIZE(plane),
a8d201af
ML
3033 ((crtc_state->pipe_src_h - 1) << 16) |
3034 (crtc_state->pipe_src_w - 1));
f45651ba 3035 I915_WRITE(DSPPOS(plane), 0);
920a14b2 3036 } else if (IS_CHERRYVIEW(dev_priv) && plane == PLANE_B) {
c14b0485 3037 I915_WRITE(PRIMSIZE(plane),
a8d201af
ML
3038 ((crtc_state->pipe_src_h - 1) << 16) |
3039 (crtc_state->pipe_src_w - 1));
c14b0485
VS
3040 I915_WRITE(PRIMPOS(plane), 0);
3041 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 3042 }
81255565 3043
57779d06
VS
3044 switch (fb->pixel_format) {
3045 case DRM_FORMAT_C8:
81255565
JB
3046 dspcntr |= DISPPLANE_8BPP;
3047 break;
57779d06 3048 case DRM_FORMAT_XRGB1555:
57779d06 3049 dspcntr |= DISPPLANE_BGRX555;
81255565 3050 break;
57779d06
VS
3051 case DRM_FORMAT_RGB565:
3052 dspcntr |= DISPPLANE_BGRX565;
3053 break;
3054 case DRM_FORMAT_XRGB8888:
57779d06
VS
3055 dspcntr |= DISPPLANE_BGRX888;
3056 break;
3057 case DRM_FORMAT_XBGR8888:
57779d06
VS
3058 dspcntr |= DISPPLANE_RGBX888;
3059 break;
3060 case DRM_FORMAT_XRGB2101010:
57779d06
VS
3061 dspcntr |= DISPPLANE_BGRX101010;
3062 break;
3063 case DRM_FORMAT_XBGR2101010:
57779d06 3064 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
3065 break;
3066 default:
baba133a 3067 BUG();
81255565 3068 }
57779d06 3069
72618ebf
VS
3070 if (INTEL_GEN(dev_priv) >= 4 &&
3071 fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
f45651ba 3072 dspcntr |= DISPPLANE_TILED;
81255565 3073
9beb5fea 3074 if (IS_G4X(dev_priv))
de1aa629
VS
3075 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
3076
2949056c 3077 intel_add_fb_offsets(&x, &y, plane_state, 0);
81255565 3078
6687c906 3079 if (INTEL_INFO(dev)->gen >= 4)
c2c75131 3080 intel_crtc->dspaddr_offset =
2949056c 3081 intel_compute_tile_offset(&x, &y, plane_state, 0);
e506a0c6 3082
31ad61e4 3083 if (rotation == DRM_ROTATE_180) {
48404c1e
SJ
3084 dspcntr |= DISPPLANE_ROTATE_180;
3085
a8d201af
ML
3086 x += (crtc_state->pipe_src_w - 1);
3087 y += (crtc_state->pipe_src_h - 1);
48404c1e
SJ
3088 }
3089
2949056c 3090 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
6687c906
VS
3091
3092 if (INTEL_INFO(dev)->gen < 4)
3093 intel_crtc->dspaddr_offset = linear_offset;
3094
2db3366b
PZ
3095 intel_crtc->adjusted_x = x;
3096 intel_crtc->adjusted_y = y;
3097
48404c1e
SJ
3098 I915_WRITE(reg, dspcntr);
3099
01f2c773 3100 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 3101 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d 3102 I915_WRITE(DSPSURF(plane),
6687c906
VS
3103 intel_fb_gtt_offset(fb, rotation) +
3104 intel_crtc->dspaddr_offset);
5eddb70b 3105 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 3106 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 3107 } else
058d88c4 3108 I915_WRITE(DSPADDR(plane), i915_gem_object_ggtt_offset(obj, NULL) + linear_offset);
5eddb70b 3109 POSTING_READ(reg);
17638cd6
JB
3110}
3111
a8d201af
ML
3112static void i9xx_disable_primary_plane(struct drm_plane *primary,
3113 struct drm_crtc *crtc)
17638cd6
JB
3114{
3115 struct drm_device *dev = crtc->dev;
fac5e23e 3116 struct drm_i915_private *dev_priv = to_i915(dev);
17638cd6 3117 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
17638cd6 3118 int plane = intel_crtc->plane;
f45651ba 3119
a8d201af
ML
3120 I915_WRITE(DSPCNTR(plane), 0);
3121 if (INTEL_INFO(dev_priv)->gen >= 4)
fdd508a6 3122 I915_WRITE(DSPSURF(plane), 0);
a8d201af
ML
3123 else
3124 I915_WRITE(DSPADDR(plane), 0);
3125 POSTING_READ(DSPCNTR(plane));
3126}
c9ba6fad 3127
a8d201af
ML
3128static void ironlake_update_primary_plane(struct drm_plane *primary,
3129 const struct intel_crtc_state *crtc_state,
3130 const struct intel_plane_state *plane_state)
3131{
3132 struct drm_device *dev = primary->dev;
fac5e23e 3133 struct drm_i915_private *dev_priv = to_i915(dev);
a8d201af
ML
3134 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3135 struct drm_framebuffer *fb = plane_state->base.fb;
a8d201af 3136 int plane = intel_crtc->plane;
54ea9da8 3137 u32 linear_offset;
a8d201af
ML
3138 u32 dspcntr;
3139 i915_reg_t reg = DSPCNTR(plane);
8d0deca8 3140 unsigned int rotation = plane_state->base.rotation;
936e71e3
VS
3141 int x = plane_state->base.src.x1 >> 16;
3142 int y = plane_state->base.src.y1 >> 16;
c9ba6fad 3143
f45651ba 3144 dspcntr = DISPPLANE_GAMMA_ENABLE;
fdd508a6 3145 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba 3146
8652744b 3147 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
f45651ba 3148 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 3149
57779d06
VS
3150 switch (fb->pixel_format) {
3151 case DRM_FORMAT_C8:
17638cd6
JB
3152 dspcntr |= DISPPLANE_8BPP;
3153 break;
57779d06
VS
3154 case DRM_FORMAT_RGB565:
3155 dspcntr |= DISPPLANE_BGRX565;
17638cd6 3156 break;
57779d06 3157 case DRM_FORMAT_XRGB8888:
57779d06
VS
3158 dspcntr |= DISPPLANE_BGRX888;
3159 break;
3160 case DRM_FORMAT_XBGR8888:
57779d06
VS
3161 dspcntr |= DISPPLANE_RGBX888;
3162 break;
3163 case DRM_FORMAT_XRGB2101010:
57779d06
VS
3164 dspcntr |= DISPPLANE_BGRX101010;
3165 break;
3166 case DRM_FORMAT_XBGR2101010:
57779d06 3167 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
3168 break;
3169 default:
baba133a 3170 BUG();
17638cd6
JB
3171 }
3172
72618ebf 3173 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
17638cd6 3174 dspcntr |= DISPPLANE_TILED;
17638cd6 3175
8652744b 3176 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv))
1f5d76db 3177 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 3178
2949056c 3179 intel_add_fb_offsets(&x, &y, plane_state, 0);
6687c906 3180
c2c75131 3181 intel_crtc->dspaddr_offset =
2949056c 3182 intel_compute_tile_offset(&x, &y, plane_state, 0);
6687c906 3183
31ad61e4 3184 if (rotation == DRM_ROTATE_180) {
48404c1e
SJ
3185 dspcntr |= DISPPLANE_ROTATE_180;
3186
8652744b 3187 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv)) {
a8d201af
ML
3188 x += (crtc_state->pipe_src_w - 1);
3189 y += (crtc_state->pipe_src_h - 1);
48404c1e
SJ
3190 }
3191 }
3192
2949056c 3193 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
6687c906 3194
2db3366b
PZ
3195 intel_crtc->adjusted_x = x;
3196 intel_crtc->adjusted_y = y;
3197
48404c1e 3198 I915_WRITE(reg, dspcntr);
17638cd6 3199
01f2c773 3200 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d 3201 I915_WRITE(DSPSURF(plane),
6687c906
VS
3202 intel_fb_gtt_offset(fb, rotation) +
3203 intel_crtc->dspaddr_offset);
8652744b 3204 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
bc1c91eb
DL
3205 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
3206 } else {
3207 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
3208 I915_WRITE(DSPLINOFF(plane), linear_offset);
3209 }
17638cd6 3210 POSTING_READ(reg);
17638cd6
JB
3211}
3212
7b49f948
VS
3213u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
3214 uint64_t fb_modifier, uint32_t pixel_format)
b321803d 3215{
7b49f948 3216 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
b321803d 3217 return 64;
7b49f948
VS
3218 } else {
3219 int cpp = drm_format_plane_cpp(pixel_format, 0);
3220
27ba3910 3221 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
b321803d
DL
3222 }
3223}
3224
6687c906
VS
3225u32 intel_fb_gtt_offset(struct drm_framebuffer *fb,
3226 unsigned int rotation)
121920fa 3227{
6687c906 3228 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
ce7f1728 3229 struct i915_ggtt_view view;
058d88c4 3230 struct i915_vma *vma;
121920fa 3231
6687c906 3232 intel_fill_fb_ggtt_view(&view, fb, rotation);
dedf278c 3233
058d88c4
CW
3234 vma = i915_gem_object_to_ggtt(obj, &view);
3235 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
3236 view.type))
3237 return -1;
3238
bde13ebd 3239 return i915_ggtt_offset(vma);
121920fa
TU
3240}
3241
e435d6e5
ML
3242static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3243{
3244 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 3245 struct drm_i915_private *dev_priv = to_i915(dev);
e435d6e5
ML
3246
3247 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3248 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3249 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
e435d6e5
ML
3250}
3251
a1b2278e
CK
3252/*
3253 * This function detaches (aka. unbinds) unused scalers in hardware
3254 */
0583236e 3255static void skl_detach_scalers(struct intel_crtc *intel_crtc)
a1b2278e 3256{
a1b2278e
CK
3257 struct intel_crtc_scaler_state *scaler_state;
3258 int i;
3259
a1b2278e
CK
3260 scaler_state = &intel_crtc->config->scaler_state;
3261
3262 /* loop through and disable scalers that aren't in use */
3263 for (i = 0; i < intel_crtc->num_scalers; i++) {
e435d6e5
ML
3264 if (!scaler_state->scalers[i].in_use)
3265 skl_detach_scaler(intel_crtc, i);
a1b2278e
CK
3266 }
3267}
3268
d2196774
VS
3269u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3270 unsigned int rotation)
3271{
3272 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
3273 u32 stride = intel_fb_pitch(fb, plane, rotation);
3274
3275 /*
3276 * The stride is either expressed as a multiple of 64 bytes chunks for
3277 * linear buffers or in number of tiles for tiled buffers.
3278 */
3279 if (intel_rotation_90_or_270(rotation)) {
3280 int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
3281
3282 stride /= intel_tile_height(dev_priv, fb->modifier[0], cpp);
3283 } else {
3284 stride /= intel_fb_stride_alignment(dev_priv, fb->modifier[0],
3285 fb->pixel_format);
3286 }
3287
3288 return stride;
3289}
3290
6156a456 3291u32 skl_plane_ctl_format(uint32_t pixel_format)
70d21f0e 3292{
6156a456 3293 switch (pixel_format) {
d161cf7a 3294 case DRM_FORMAT_C8:
c34ce3d1 3295 return PLANE_CTL_FORMAT_INDEXED;
70d21f0e 3296 case DRM_FORMAT_RGB565:
c34ce3d1 3297 return PLANE_CTL_FORMAT_RGB_565;
70d21f0e 3298 case DRM_FORMAT_XBGR8888:
c34ce3d1 3299 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
6156a456 3300 case DRM_FORMAT_XRGB8888:
c34ce3d1 3301 return PLANE_CTL_FORMAT_XRGB_8888;
6156a456
CK
3302 /*
3303 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3304 * to be already pre-multiplied. We need to add a knob (or a different
3305 * DRM_FORMAT) for user-space to configure that.
3306 */
f75fb42a 3307 case DRM_FORMAT_ABGR8888:
c34ce3d1 3308 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
6156a456 3309 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
6156a456 3310 case DRM_FORMAT_ARGB8888:
c34ce3d1 3311 return PLANE_CTL_FORMAT_XRGB_8888 |
6156a456 3312 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
70d21f0e 3313 case DRM_FORMAT_XRGB2101010:
c34ce3d1 3314 return PLANE_CTL_FORMAT_XRGB_2101010;
70d21f0e 3315 case DRM_FORMAT_XBGR2101010:
c34ce3d1 3316 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
6156a456 3317 case DRM_FORMAT_YUYV:
c34ce3d1 3318 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
6156a456 3319 case DRM_FORMAT_YVYU:
c34ce3d1 3320 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
6156a456 3321 case DRM_FORMAT_UYVY:
c34ce3d1 3322 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
6156a456 3323 case DRM_FORMAT_VYUY:
c34ce3d1 3324 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
70d21f0e 3325 default:
4249eeef 3326 MISSING_CASE(pixel_format);
70d21f0e 3327 }
8cfcba41 3328
c34ce3d1 3329 return 0;
6156a456 3330}
70d21f0e 3331
6156a456
CK
3332u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3333{
6156a456 3334 switch (fb_modifier) {
30af77c4 3335 case DRM_FORMAT_MOD_NONE:
70d21f0e 3336 break;
30af77c4 3337 case I915_FORMAT_MOD_X_TILED:
c34ce3d1 3338 return PLANE_CTL_TILED_X;
b321803d 3339 case I915_FORMAT_MOD_Y_TILED:
c34ce3d1 3340 return PLANE_CTL_TILED_Y;
b321803d 3341 case I915_FORMAT_MOD_Yf_TILED:
c34ce3d1 3342 return PLANE_CTL_TILED_YF;
70d21f0e 3343 default:
6156a456 3344 MISSING_CASE(fb_modifier);
70d21f0e 3345 }
8cfcba41 3346
c34ce3d1 3347 return 0;
6156a456 3348}
70d21f0e 3349
6156a456
CK
3350u32 skl_plane_ctl_rotation(unsigned int rotation)
3351{
3b7a5119 3352 switch (rotation) {
31ad61e4 3353 case DRM_ROTATE_0:
6156a456 3354 break;
1e8df167
SJ
3355 /*
3356 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3357 * while i915 HW rotation is clockwise, thats why this swapping.
3358 */
31ad61e4 3359 case DRM_ROTATE_90:
1e8df167 3360 return PLANE_CTL_ROTATE_270;
31ad61e4 3361 case DRM_ROTATE_180:
c34ce3d1 3362 return PLANE_CTL_ROTATE_180;
31ad61e4 3363 case DRM_ROTATE_270:
1e8df167 3364 return PLANE_CTL_ROTATE_90;
6156a456
CK
3365 default:
3366 MISSING_CASE(rotation);
3367 }
3368
c34ce3d1 3369 return 0;
6156a456
CK
3370}
3371
a8d201af
ML
3372static void skylake_update_primary_plane(struct drm_plane *plane,
3373 const struct intel_crtc_state *crtc_state,
3374 const struct intel_plane_state *plane_state)
6156a456 3375{
a8d201af 3376 struct drm_device *dev = plane->dev;
fac5e23e 3377 struct drm_i915_private *dev_priv = to_i915(dev);
a8d201af
ML
3378 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3379 struct drm_framebuffer *fb = plane_state->base.fb;
62e0fb88 3380 const struct skl_wm_values *wm = &dev_priv->wm.skl_results;
6156a456 3381 int pipe = intel_crtc->pipe;
d2196774 3382 u32 plane_ctl;
a8d201af 3383 unsigned int rotation = plane_state->base.rotation;
d2196774 3384 u32 stride = skl_plane_stride(fb, 0, rotation);
b63a16f6 3385 u32 surf_addr = plane_state->main.offset;
a8d201af 3386 int scaler_id = plane_state->scaler_id;
b63a16f6
VS
3387 int src_x = plane_state->main.x;
3388 int src_y = plane_state->main.y;
936e71e3
VS
3389 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3390 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3391 int dst_x = plane_state->base.dst.x1;
3392 int dst_y = plane_state->base.dst.y1;
3393 int dst_w = drm_rect_width(&plane_state->base.dst);
3394 int dst_h = drm_rect_height(&plane_state->base.dst);
70d21f0e 3395
6156a456
CK
3396 plane_ctl = PLANE_CTL_ENABLE |
3397 PLANE_CTL_PIPE_GAMMA_ENABLE |
3398 PLANE_CTL_PIPE_CSC_ENABLE;
3399
3400 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3401 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
3402 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
6156a456
CK
3403 plane_ctl |= skl_plane_ctl_rotation(rotation);
3404
6687c906
VS
3405 /* Sizes are 0 based */
3406 src_w--;
3407 src_h--;
3408 dst_w--;
3409 dst_h--;
3410
4c0b8a8b
PZ
3411 intel_crtc->dspaddr_offset = surf_addr;
3412
6687c906
VS
3413 intel_crtc->adjusted_x = src_x;
3414 intel_crtc->adjusted_y = src_y;
2db3366b 3415
62e0fb88
L
3416 if (wm->dirty_pipes & drm_crtc_mask(&intel_crtc->base))
3417 skl_write_plane_wm(intel_crtc, wm, 0);
3418
70d21f0e 3419 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
6687c906 3420 I915_WRITE(PLANE_OFFSET(pipe, 0), (src_y << 16) | src_x);
ef78ec94 3421 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
6687c906 3422 I915_WRITE(PLANE_SIZE(pipe, 0), (src_h << 16) | src_w);
6156a456
CK
3423
3424 if (scaler_id >= 0) {
3425 uint32_t ps_ctrl = 0;
3426
3427 WARN_ON(!dst_w || !dst_h);
3428 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3429 crtc_state->scaler_state.scalers[scaler_id].mode;
3430 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3431 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3432 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3433 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3434 I915_WRITE(PLANE_POS(pipe, 0), 0);
3435 } else {
3436 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3437 }
3438
6687c906
VS
3439 I915_WRITE(PLANE_SURF(pipe, 0),
3440 intel_fb_gtt_offset(fb, rotation) + surf_addr);
70d21f0e
DL
3441
3442 POSTING_READ(PLANE_SURF(pipe, 0));
3443}
3444
a8d201af
ML
3445static void skylake_disable_primary_plane(struct drm_plane *primary,
3446 struct drm_crtc *crtc)
17638cd6
JB
3447{
3448 struct drm_device *dev = crtc->dev;
fac5e23e 3449 struct drm_i915_private *dev_priv = to_i915(dev);
62e0fb88
L
3450 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3451 int pipe = intel_crtc->pipe;
3452
ccebc23b
L
3453 /*
3454 * We only populate skl_results on watermark updates, and if the
3455 * plane's visiblity isn't actually changing neither is its watermarks.
3456 */
3457 if (!crtc->primary->state->visible)
3458 skl_write_plane_wm(intel_crtc, &dev_priv->wm.skl_results, 0);
17638cd6 3459
a8d201af
ML
3460 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3461 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3462 POSTING_READ(PLANE_SURF(pipe, 0));
3463}
29b9bde6 3464
a8d201af
ML
3465/* Assume fb object is pinned & idle & fenced and just update base pointers */
3466static int
3467intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3468 int x, int y, enum mode_set_atomic state)
3469{
3470 /* Support for kgdboc is disabled, this needs a major rework. */
3471 DRM_ERROR("legacy panic handler not supported any more.\n");
3472
3473 return -ENODEV;
81255565
JB
3474}
3475
5a21b665
DV
3476static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
3477{
3478 struct intel_crtc *crtc;
3479
91c8a326 3480 for_each_intel_crtc(&dev_priv->drm, crtc)
5a21b665
DV
3481 intel_finish_page_flip_cs(dev_priv, crtc->pipe);
3482}
3483
7514747d
VS
3484static void intel_update_primary_planes(struct drm_device *dev)
3485{
7514747d 3486 struct drm_crtc *crtc;
96a02917 3487
70e1e0ec 3488 for_each_crtc(dev, crtc) {
11c22da6 3489 struct intel_plane *plane = to_intel_plane(crtc->primary);
73974893
ML
3490 struct intel_plane_state *plane_state =
3491 to_intel_plane_state(plane->base.state);
11c22da6 3492
936e71e3 3493 if (plane_state->base.visible)
a8d201af
ML
3494 plane->update_plane(&plane->base,
3495 to_intel_crtc_state(crtc->state),
3496 plane_state);
73974893
ML
3497 }
3498}
3499
3500static int
3501__intel_display_resume(struct drm_device *dev,
3502 struct drm_atomic_state *state)
3503{
3504 struct drm_crtc_state *crtc_state;
3505 struct drm_crtc *crtc;
3506 int i, ret;
11c22da6 3507
73974893
ML
3508 intel_modeset_setup_hw_state(dev);
3509 i915_redisable_vga(dev);
3510
3511 if (!state)
3512 return 0;
3513
3514 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3515 /*
3516 * Force recalculation even if we restore
3517 * current state. With fast modeset this may not result
3518 * in a modeset when the state is compatible.
3519 */
3520 crtc_state->mode_changed = true;
96a02917 3521 }
73974893
ML
3522
3523 /* ignore any reset values/BIOS leftovers in the WM registers */
3524 to_intel_atomic_state(state)->skip_intermediate_wm = true;
3525
3526 ret = drm_atomic_commit(state);
3527
3528 WARN_ON(ret == -EDEADLK);
3529 return ret;
96a02917
VS
3530}
3531
4ac2ba2f
VS
3532static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3533{
ae98104b
VS
3534 return intel_has_gpu_reset(dev_priv) &&
3535 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
4ac2ba2f
VS
3536}
3537
c033666a 3538void intel_prepare_reset(struct drm_i915_private *dev_priv)
7514747d 3539{
73974893
ML
3540 struct drm_device *dev = &dev_priv->drm;
3541 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3542 struct drm_atomic_state *state;
3543 int ret;
3544
73974893
ML
3545 /*
3546 * Need mode_config.mutex so that we don't
3547 * trample ongoing ->detect() and whatnot.
3548 */
3549 mutex_lock(&dev->mode_config.mutex);
3550 drm_modeset_acquire_init(ctx, 0);
3551 while (1) {
3552 ret = drm_modeset_lock_all_ctx(dev, ctx);
3553 if (ret != -EDEADLK)
3554 break;
3555
3556 drm_modeset_backoff(ctx);
3557 }
3558
3559 /* reset doesn't touch the display, but flips might get nuked anyway, */
522a63de 3560 if (!i915.force_reset_modeset_test &&
4ac2ba2f 3561 !gpu_reset_clobbers_display(dev_priv))
7514747d
VS
3562 return;
3563
f98ce92f
VS
3564 /*
3565 * Disabling the crtcs gracefully seems nicer. Also the
3566 * g33 docs say we should at least disable all the planes.
3567 */
73974893
ML
3568 state = drm_atomic_helper_duplicate_state(dev, ctx);
3569 if (IS_ERR(state)) {
3570 ret = PTR_ERR(state);
3571 state = NULL;
3572 DRM_ERROR("Duplicating state failed with %i\n", ret);
3573 goto err;
3574 }
3575
3576 ret = drm_atomic_helper_disable_all(dev, ctx);
3577 if (ret) {
3578 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
3579 goto err;
3580 }
3581
3582 dev_priv->modeset_restore_state = state;
3583 state->acquire_ctx = ctx;
3584 return;
3585
3586err:
3587 drm_atomic_state_free(state);
7514747d
VS
3588}
3589
c033666a 3590void intel_finish_reset(struct drm_i915_private *dev_priv)
7514747d 3591{
73974893
ML
3592 struct drm_device *dev = &dev_priv->drm;
3593 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3594 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3595 int ret;
3596
5a21b665
DV
3597 /*
3598 * Flips in the rings will be nuked by the reset,
3599 * so complete all pending flips so that user space
3600 * will get its events and not get stuck.
3601 */
3602 intel_complete_page_flips(dev_priv);
3603
73974893
ML
3604 dev_priv->modeset_restore_state = NULL;
3605
7514747d 3606 /* reset doesn't touch the display */
4ac2ba2f 3607 if (!gpu_reset_clobbers_display(dev_priv)) {
522a63de
ML
3608 if (!state) {
3609 /*
3610 * Flips in the rings have been nuked by the reset,
3611 * so update the base address of all primary
3612 * planes to the the last fb to make sure we're
3613 * showing the correct fb after a reset.
3614 *
3615 * FIXME: Atomic will make this obsolete since we won't schedule
3616 * CS-based flips (which might get lost in gpu resets) any more.
3617 */
3618 intel_update_primary_planes(dev);
3619 } else {
3620 ret = __intel_display_resume(dev, state);
3621 if (ret)
3622 DRM_ERROR("Restoring old state failed with %i\n", ret);
3623 }
73974893
ML
3624 } else {
3625 /*
3626 * The display has been reset as well,
3627 * so need a full re-initialization.
3628 */
3629 intel_runtime_pm_disable_interrupts(dev_priv);
3630 intel_runtime_pm_enable_interrupts(dev_priv);
7514747d 3631
51f59205 3632 intel_pps_unlock_regs_wa(dev_priv);
73974893 3633 intel_modeset_init_hw(dev);
7514747d 3634
73974893
ML
3635 spin_lock_irq(&dev_priv->irq_lock);
3636 if (dev_priv->display.hpd_irq_setup)
3637 dev_priv->display.hpd_irq_setup(dev_priv);
3638 spin_unlock_irq(&dev_priv->irq_lock);
7514747d 3639
73974893
ML
3640 ret = __intel_display_resume(dev, state);
3641 if (ret)
3642 DRM_ERROR("Restoring old state failed with %i\n", ret);
7514747d 3643
73974893
ML
3644 intel_hpd_init(dev_priv);
3645 }
7514747d 3646
73974893
ML
3647 drm_modeset_drop_locks(ctx);
3648 drm_modeset_acquire_fini(ctx);
3649 mutex_unlock(&dev->mode_config.mutex);
7514747d
VS
3650}
3651
8af29b0c
CW
3652static bool abort_flip_on_reset(struct intel_crtc *crtc)
3653{
3654 struct i915_gpu_error *error = &to_i915(crtc->base.dev)->gpu_error;
3655
3656 if (i915_reset_in_progress(error))
3657 return true;
3658
3659 if (crtc->reset_count != i915_reset_count(error))
3660 return true;
3661
3662 return false;
3663}
3664
7d5e3799
CW
3665static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3666{
5a21b665
DV
3667 struct drm_device *dev = crtc->dev;
3668 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5a21b665
DV
3669 bool pending;
3670
8af29b0c 3671 if (abort_flip_on_reset(intel_crtc))
5a21b665
DV
3672 return false;
3673
3674 spin_lock_irq(&dev->event_lock);
3675 pending = to_intel_crtc(crtc)->flip_work != NULL;
3676 spin_unlock_irq(&dev->event_lock);
3677
3678 return pending;
7d5e3799
CW
3679}
3680
bfd16b2a
ML
3681static void intel_update_pipe_config(struct intel_crtc *crtc,
3682 struct intel_crtc_state *old_crtc_state)
e30e8f75
GP
3683{
3684 struct drm_device *dev = crtc->base.dev;
fac5e23e 3685 struct drm_i915_private *dev_priv = to_i915(dev);
bfd16b2a
ML
3686 struct intel_crtc_state *pipe_config =
3687 to_intel_crtc_state(crtc->base.state);
e30e8f75 3688
bfd16b2a
ML
3689 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3690 crtc->base.mode = crtc->base.state->mode;
3691
3692 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3693 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3694 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
e30e8f75
GP
3695
3696 /*
3697 * Update pipe size and adjust fitter if needed: the reason for this is
3698 * that in compute_mode_changes we check the native mode (not the pfit
3699 * mode) to see if we can flip rather than do a full mode set. In the
3700 * fastboot case, we'll flip, but if we don't update the pipesrc and
3701 * pfit state, we'll end up with a big fb scanned out into the wrong
3702 * sized surface.
e30e8f75
GP
3703 */
3704
e30e8f75 3705 I915_WRITE(PIPESRC(crtc->pipe),
bfd16b2a
ML
3706 ((pipe_config->pipe_src_w - 1) << 16) |
3707 (pipe_config->pipe_src_h - 1));
3708
3709 /* on skylake this is done by detaching scalers */
3710 if (INTEL_INFO(dev)->gen >= 9) {
3711 skl_detach_scalers(crtc);
3712
3713 if (pipe_config->pch_pfit.enabled)
3714 skylake_pfit_enable(crtc);
6e266956 3715 } else if (HAS_PCH_SPLIT(dev_priv)) {
bfd16b2a
ML
3716 if (pipe_config->pch_pfit.enabled)
3717 ironlake_pfit_enable(crtc);
3718 else if (old_crtc_state->pch_pfit.enabled)
3719 ironlake_pfit_disable(crtc, true);
e30e8f75 3720 }
e30e8f75
GP
3721}
3722
5e84e1a4
ZW
3723static void intel_fdi_normal_train(struct drm_crtc *crtc)
3724{
3725 struct drm_device *dev = crtc->dev;
fac5e23e 3726 struct drm_i915_private *dev_priv = to_i915(dev);
5e84e1a4
ZW
3727 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3728 int pipe = intel_crtc->pipe;
f0f59a00
VS
3729 i915_reg_t reg;
3730 u32 temp;
5e84e1a4
ZW
3731
3732 /* enable normal train */
3733 reg = FDI_TX_CTL(pipe);
3734 temp = I915_READ(reg);
fd6b8f43 3735 if (IS_IVYBRIDGE(dev_priv)) {
357555c0
JB
3736 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3737 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
3738 } else {
3739 temp &= ~FDI_LINK_TRAIN_NONE;
3740 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 3741 }
5e84e1a4
ZW
3742 I915_WRITE(reg, temp);
3743
3744 reg = FDI_RX_CTL(pipe);
3745 temp = I915_READ(reg);
6e266956 3746 if (HAS_PCH_CPT(dev_priv)) {
5e84e1a4
ZW
3747 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3748 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3749 } else {
3750 temp &= ~FDI_LINK_TRAIN_NONE;
3751 temp |= FDI_LINK_TRAIN_NONE;
3752 }
3753 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3754
3755 /* wait one idle pattern time */
3756 POSTING_READ(reg);
3757 udelay(1000);
357555c0
JB
3758
3759 /* IVB wants error correction enabled */
fd6b8f43 3760 if (IS_IVYBRIDGE(dev_priv))
357555c0
JB
3761 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3762 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
3763}
3764
8db9d77b
ZW
3765/* The FDI link training functions for ILK/Ibexpeak. */
3766static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3767{
3768 struct drm_device *dev = crtc->dev;
fac5e23e 3769 struct drm_i915_private *dev_priv = to_i915(dev);
8db9d77b
ZW
3770 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3771 int pipe = intel_crtc->pipe;
f0f59a00
VS
3772 i915_reg_t reg;
3773 u32 temp, tries;
8db9d77b 3774
1c8562f6 3775 /* FDI needs bits from pipe first */
0fc932b8 3776 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3777
e1a44743
AJ
3778 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3779 for train result */
5eddb70b
CW
3780 reg = FDI_RX_IMR(pipe);
3781 temp = I915_READ(reg);
e1a44743
AJ
3782 temp &= ~FDI_RX_SYMBOL_LOCK;
3783 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3784 I915_WRITE(reg, temp);
3785 I915_READ(reg);
e1a44743
AJ
3786 udelay(150);
3787
8db9d77b 3788 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3789 reg = FDI_TX_CTL(pipe);
3790 temp = I915_READ(reg);
627eb5a3 3791 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3792 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3793 temp &= ~FDI_LINK_TRAIN_NONE;
3794 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3795 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3796
5eddb70b
CW
3797 reg = FDI_RX_CTL(pipe);
3798 temp = I915_READ(reg);
8db9d77b
ZW
3799 temp &= ~FDI_LINK_TRAIN_NONE;
3800 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3801 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3802
3803 POSTING_READ(reg);
8db9d77b
ZW
3804 udelay(150);
3805
5b2adf89 3806 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3807 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3808 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3809 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3810
5eddb70b 3811 reg = FDI_RX_IIR(pipe);
e1a44743 3812 for (tries = 0; tries < 5; tries++) {
5eddb70b 3813 temp = I915_READ(reg);
8db9d77b
ZW
3814 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3815
3816 if ((temp & FDI_RX_BIT_LOCK)) {
3817 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3818 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3819 break;
3820 }
8db9d77b 3821 }
e1a44743 3822 if (tries == 5)
5eddb70b 3823 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3824
3825 /* Train 2 */
5eddb70b
CW
3826 reg = FDI_TX_CTL(pipe);
3827 temp = I915_READ(reg);
8db9d77b
ZW
3828 temp &= ~FDI_LINK_TRAIN_NONE;
3829 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3830 I915_WRITE(reg, temp);
8db9d77b 3831
5eddb70b
CW
3832 reg = FDI_RX_CTL(pipe);
3833 temp = I915_READ(reg);
8db9d77b
ZW
3834 temp &= ~FDI_LINK_TRAIN_NONE;
3835 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3836 I915_WRITE(reg, temp);
8db9d77b 3837
5eddb70b
CW
3838 POSTING_READ(reg);
3839 udelay(150);
8db9d77b 3840
5eddb70b 3841 reg = FDI_RX_IIR(pipe);
e1a44743 3842 for (tries = 0; tries < 5; tries++) {
5eddb70b 3843 temp = I915_READ(reg);
8db9d77b
ZW
3844 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3845
3846 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3847 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3848 DRM_DEBUG_KMS("FDI train 2 done.\n");
3849 break;
3850 }
8db9d77b 3851 }
e1a44743 3852 if (tries == 5)
5eddb70b 3853 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3854
3855 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3856
8db9d77b
ZW
3857}
3858
0206e353 3859static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3860 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3861 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3862 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3863 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3864};
3865
3866/* The FDI link training functions for SNB/Cougarpoint. */
3867static void gen6_fdi_link_train(struct drm_crtc *crtc)
3868{
3869 struct drm_device *dev = crtc->dev;
fac5e23e 3870 struct drm_i915_private *dev_priv = to_i915(dev);
8db9d77b
ZW
3871 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3872 int pipe = intel_crtc->pipe;
f0f59a00
VS
3873 i915_reg_t reg;
3874 u32 temp, i, retry;
8db9d77b 3875
e1a44743
AJ
3876 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3877 for train result */
5eddb70b
CW
3878 reg = FDI_RX_IMR(pipe);
3879 temp = I915_READ(reg);
e1a44743
AJ
3880 temp &= ~FDI_RX_SYMBOL_LOCK;
3881 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3882 I915_WRITE(reg, temp);
3883
3884 POSTING_READ(reg);
e1a44743
AJ
3885 udelay(150);
3886
8db9d77b 3887 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3888 reg = FDI_TX_CTL(pipe);
3889 temp = I915_READ(reg);
627eb5a3 3890 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3891 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3892 temp &= ~FDI_LINK_TRAIN_NONE;
3893 temp |= FDI_LINK_TRAIN_PATTERN_1;
3894 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3895 /* SNB-B */
3896 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3897 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3898
d74cf324
DV
3899 I915_WRITE(FDI_RX_MISC(pipe),
3900 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3901
5eddb70b
CW
3902 reg = FDI_RX_CTL(pipe);
3903 temp = I915_READ(reg);
6e266956 3904 if (HAS_PCH_CPT(dev_priv)) {
8db9d77b
ZW
3905 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3906 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3907 } else {
3908 temp &= ~FDI_LINK_TRAIN_NONE;
3909 temp |= FDI_LINK_TRAIN_PATTERN_1;
3910 }
5eddb70b
CW
3911 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3912
3913 POSTING_READ(reg);
8db9d77b
ZW
3914 udelay(150);
3915
0206e353 3916 for (i = 0; i < 4; i++) {
5eddb70b
CW
3917 reg = FDI_TX_CTL(pipe);
3918 temp = I915_READ(reg);
8db9d77b
ZW
3919 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3920 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3921 I915_WRITE(reg, temp);
3922
3923 POSTING_READ(reg);
8db9d77b
ZW
3924 udelay(500);
3925
fa37d39e
SP
3926 for (retry = 0; retry < 5; retry++) {
3927 reg = FDI_RX_IIR(pipe);
3928 temp = I915_READ(reg);
3929 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3930 if (temp & FDI_RX_BIT_LOCK) {
3931 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3932 DRM_DEBUG_KMS("FDI train 1 done.\n");
3933 break;
3934 }
3935 udelay(50);
8db9d77b 3936 }
fa37d39e
SP
3937 if (retry < 5)
3938 break;
8db9d77b
ZW
3939 }
3940 if (i == 4)
5eddb70b 3941 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3942
3943 /* Train 2 */
5eddb70b
CW
3944 reg = FDI_TX_CTL(pipe);
3945 temp = I915_READ(reg);
8db9d77b
ZW
3946 temp &= ~FDI_LINK_TRAIN_NONE;
3947 temp |= FDI_LINK_TRAIN_PATTERN_2;
3948 if (IS_GEN6(dev)) {
3949 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3950 /* SNB-B */
3951 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3952 }
5eddb70b 3953 I915_WRITE(reg, temp);
8db9d77b 3954
5eddb70b
CW
3955 reg = FDI_RX_CTL(pipe);
3956 temp = I915_READ(reg);
6e266956 3957 if (HAS_PCH_CPT(dev_priv)) {
8db9d77b
ZW
3958 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3959 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3960 } else {
3961 temp &= ~FDI_LINK_TRAIN_NONE;
3962 temp |= FDI_LINK_TRAIN_PATTERN_2;
3963 }
5eddb70b
CW
3964 I915_WRITE(reg, temp);
3965
3966 POSTING_READ(reg);
8db9d77b
ZW
3967 udelay(150);
3968
0206e353 3969 for (i = 0; i < 4; i++) {
5eddb70b
CW
3970 reg = FDI_TX_CTL(pipe);
3971 temp = I915_READ(reg);
8db9d77b
ZW
3972 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3973 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3974 I915_WRITE(reg, temp);
3975
3976 POSTING_READ(reg);
8db9d77b
ZW
3977 udelay(500);
3978
fa37d39e
SP
3979 for (retry = 0; retry < 5; retry++) {
3980 reg = FDI_RX_IIR(pipe);
3981 temp = I915_READ(reg);
3982 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3983 if (temp & FDI_RX_SYMBOL_LOCK) {
3984 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3985 DRM_DEBUG_KMS("FDI train 2 done.\n");
3986 break;
3987 }
3988 udelay(50);
8db9d77b 3989 }
fa37d39e
SP
3990 if (retry < 5)
3991 break;
8db9d77b
ZW
3992 }
3993 if (i == 4)
5eddb70b 3994 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3995
3996 DRM_DEBUG_KMS("FDI train done.\n");
3997}
3998
357555c0
JB
3999/* Manual link training for Ivy Bridge A0 parts */
4000static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
4001{
4002 struct drm_device *dev = crtc->dev;
fac5e23e 4003 struct drm_i915_private *dev_priv = to_i915(dev);
357555c0
JB
4004 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4005 int pipe = intel_crtc->pipe;
f0f59a00
VS
4006 i915_reg_t reg;
4007 u32 temp, i, j;
357555c0
JB
4008
4009 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4010 for train result */
4011 reg = FDI_RX_IMR(pipe);
4012 temp = I915_READ(reg);
4013 temp &= ~FDI_RX_SYMBOL_LOCK;
4014 temp &= ~FDI_RX_BIT_LOCK;
4015 I915_WRITE(reg, temp);
4016
4017 POSTING_READ(reg);
4018 udelay(150);
4019
01a415fd
DV
4020 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
4021 I915_READ(FDI_RX_IIR(pipe)));
4022
139ccd3f
JB
4023 /* Try each vswing and preemphasis setting twice before moving on */
4024 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
4025 /* disable first in case we need to retry */
4026 reg = FDI_TX_CTL(pipe);
4027 temp = I915_READ(reg);
4028 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
4029 temp &= ~FDI_TX_ENABLE;
4030 I915_WRITE(reg, temp);
357555c0 4031
139ccd3f
JB
4032 reg = FDI_RX_CTL(pipe);
4033 temp = I915_READ(reg);
4034 temp &= ~FDI_LINK_TRAIN_AUTO;
4035 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4036 temp &= ~FDI_RX_ENABLE;
4037 I915_WRITE(reg, temp);
357555c0 4038
139ccd3f 4039 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
4040 reg = FDI_TX_CTL(pipe);
4041 temp = I915_READ(reg);
139ccd3f 4042 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 4043 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
139ccd3f 4044 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 4045 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
4046 temp |= snb_b_fdi_train_param[j/2];
4047 temp |= FDI_COMPOSITE_SYNC;
4048 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 4049
139ccd3f
JB
4050 I915_WRITE(FDI_RX_MISC(pipe),
4051 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 4052
139ccd3f 4053 reg = FDI_RX_CTL(pipe);
357555c0 4054 temp = I915_READ(reg);
139ccd3f
JB
4055 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4056 temp |= FDI_COMPOSITE_SYNC;
4057 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 4058
139ccd3f
JB
4059 POSTING_READ(reg);
4060 udelay(1); /* should be 0.5us */
357555c0 4061
139ccd3f
JB
4062 for (i = 0; i < 4; i++) {
4063 reg = FDI_RX_IIR(pipe);
4064 temp = I915_READ(reg);
4065 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 4066
139ccd3f
JB
4067 if (temp & FDI_RX_BIT_LOCK ||
4068 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4069 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4070 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4071 i);
4072 break;
4073 }
4074 udelay(1); /* should be 0.5us */
4075 }
4076 if (i == 4) {
4077 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4078 continue;
4079 }
357555c0 4080
139ccd3f 4081 /* Train 2 */
357555c0
JB
4082 reg = FDI_TX_CTL(pipe);
4083 temp = I915_READ(reg);
139ccd3f
JB
4084 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4085 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4086 I915_WRITE(reg, temp);
4087
4088 reg = FDI_RX_CTL(pipe);
4089 temp = I915_READ(reg);
4090 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4091 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
4092 I915_WRITE(reg, temp);
4093
4094 POSTING_READ(reg);
139ccd3f 4095 udelay(2); /* should be 1.5us */
357555c0 4096
139ccd3f
JB
4097 for (i = 0; i < 4; i++) {
4098 reg = FDI_RX_IIR(pipe);
4099 temp = I915_READ(reg);
4100 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 4101
139ccd3f
JB
4102 if (temp & FDI_RX_SYMBOL_LOCK ||
4103 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4104 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4105 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4106 i);
4107 goto train_done;
4108 }
4109 udelay(2); /* should be 1.5us */
357555c0 4110 }
139ccd3f
JB
4111 if (i == 4)
4112 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 4113 }
357555c0 4114
139ccd3f 4115train_done:
357555c0
JB
4116 DRM_DEBUG_KMS("FDI train done.\n");
4117}
4118
88cefb6c 4119static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 4120{
88cefb6c 4121 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 4122 struct drm_i915_private *dev_priv = to_i915(dev);
2c07245f 4123 int pipe = intel_crtc->pipe;
f0f59a00
VS
4124 i915_reg_t reg;
4125 u32 temp;
c64e311e 4126
c98e9dcf 4127 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
4128 reg = FDI_RX_CTL(pipe);
4129 temp = I915_READ(reg);
627eb5a3 4130 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
6e3c9717 4131 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
dfd07d72 4132 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
4133 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4134
4135 POSTING_READ(reg);
c98e9dcf
JB
4136 udelay(200);
4137
4138 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
4139 temp = I915_READ(reg);
4140 I915_WRITE(reg, temp | FDI_PCDCLK);
4141
4142 POSTING_READ(reg);
c98e9dcf
JB
4143 udelay(200);
4144
20749730
PZ
4145 /* Enable CPU FDI TX PLL, always on for Ironlake */
4146 reg = FDI_TX_CTL(pipe);
4147 temp = I915_READ(reg);
4148 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4149 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 4150
20749730
PZ
4151 POSTING_READ(reg);
4152 udelay(100);
6be4a607 4153 }
0e23b99d
JB
4154}
4155
88cefb6c
DV
4156static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4157{
4158 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 4159 struct drm_i915_private *dev_priv = to_i915(dev);
88cefb6c 4160 int pipe = intel_crtc->pipe;
f0f59a00
VS
4161 i915_reg_t reg;
4162 u32 temp;
88cefb6c
DV
4163
4164 /* Switch from PCDclk to Rawclk */
4165 reg = FDI_RX_CTL(pipe);
4166 temp = I915_READ(reg);
4167 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4168
4169 /* Disable CPU FDI TX PLL */
4170 reg = FDI_TX_CTL(pipe);
4171 temp = I915_READ(reg);
4172 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4173
4174 POSTING_READ(reg);
4175 udelay(100);
4176
4177 reg = FDI_RX_CTL(pipe);
4178 temp = I915_READ(reg);
4179 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4180
4181 /* Wait for the clocks to turn off. */
4182 POSTING_READ(reg);
4183 udelay(100);
4184}
4185
0fc932b8
JB
4186static void ironlake_fdi_disable(struct drm_crtc *crtc)
4187{
4188 struct drm_device *dev = crtc->dev;
fac5e23e 4189 struct drm_i915_private *dev_priv = to_i915(dev);
0fc932b8
JB
4190 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4191 int pipe = intel_crtc->pipe;
f0f59a00
VS
4192 i915_reg_t reg;
4193 u32 temp;
0fc932b8
JB
4194
4195 /* disable CPU FDI tx and PCH FDI rx */
4196 reg = FDI_TX_CTL(pipe);
4197 temp = I915_READ(reg);
4198 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4199 POSTING_READ(reg);
4200
4201 reg = FDI_RX_CTL(pipe);
4202 temp = I915_READ(reg);
4203 temp &= ~(0x7 << 16);
dfd07d72 4204 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
4205 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4206
4207 POSTING_READ(reg);
4208 udelay(100);
4209
4210 /* Ironlake workaround, disable clock pointer after downing FDI */
6e266956 4211 if (HAS_PCH_IBX(dev_priv))
6f06ce18 4212 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
4213
4214 /* still set train pattern 1 */
4215 reg = FDI_TX_CTL(pipe);
4216 temp = I915_READ(reg);
4217 temp &= ~FDI_LINK_TRAIN_NONE;
4218 temp |= FDI_LINK_TRAIN_PATTERN_1;
4219 I915_WRITE(reg, temp);
4220
4221 reg = FDI_RX_CTL(pipe);
4222 temp = I915_READ(reg);
6e266956 4223 if (HAS_PCH_CPT(dev_priv)) {
0fc932b8
JB
4224 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4225 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4226 } else {
4227 temp &= ~FDI_LINK_TRAIN_NONE;
4228 temp |= FDI_LINK_TRAIN_PATTERN_1;
4229 }
4230 /* BPC in FDI rx is consistent with that in PIPECONF */
4231 temp &= ~(0x07 << 16);
dfd07d72 4232 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
4233 I915_WRITE(reg, temp);
4234
4235 POSTING_READ(reg);
4236 udelay(100);
4237}
4238
5dce5b93
CW
4239bool intel_has_pending_fb_unpin(struct drm_device *dev)
4240{
4241 struct intel_crtc *crtc;
4242
4243 /* Note that we don't need to be called with mode_config.lock here
4244 * as our list of CRTC objects is static for the lifetime of the
4245 * device and so cannot disappear as we iterate. Similarly, we can
4246 * happily treat the predicates as racy, atomic checks as userspace
4247 * cannot claim and pin a new fb without at least acquring the
4248 * struct_mutex and so serialising with us.
4249 */
d3fcc808 4250 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
4251 if (atomic_read(&crtc->unpin_work_count) == 0)
4252 continue;
4253
5a21b665 4254 if (crtc->flip_work)
5dce5b93
CW
4255 intel_wait_for_vblank(dev, crtc->pipe);
4256
4257 return true;
4258 }
4259
4260 return false;
4261}
4262
5a21b665 4263static void page_flip_completed(struct intel_crtc *intel_crtc)
d6bbafa1
CW
4264{
4265 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
5a21b665
DV
4266 struct intel_flip_work *work = intel_crtc->flip_work;
4267
4268 intel_crtc->flip_work = NULL;
d6bbafa1
CW
4269
4270 if (work->event)
560ce1dc 4271 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
d6bbafa1
CW
4272
4273 drm_crtc_vblank_put(&intel_crtc->base);
4274
5a21b665 4275 wake_up_all(&dev_priv->pending_flip_queue);
143f73b3 4276 queue_work(dev_priv->wq, &work->unpin_work);
5a21b665
DV
4277
4278 trace_i915_flip_complete(intel_crtc->plane,
4279 work->pending_flip_obj);
d6bbafa1
CW
4280}
4281
5008e874 4282static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 4283{
0f91128d 4284 struct drm_device *dev = crtc->dev;
fac5e23e 4285 struct drm_i915_private *dev_priv = to_i915(dev);
5008e874 4286 long ret;
e6c3a2a6 4287
2c10d571 4288 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
5008e874
ML
4289
4290 ret = wait_event_interruptible_timeout(
4291 dev_priv->pending_flip_queue,
4292 !intel_crtc_has_pending_flip(crtc),
4293 60*HZ);
4294
4295 if (ret < 0)
4296 return ret;
4297
5a21b665
DV
4298 if (ret == 0) {
4299 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4300 struct intel_flip_work *work;
4301
4302 spin_lock_irq(&dev->event_lock);
4303 work = intel_crtc->flip_work;
4304 if (work && !is_mmio_work(work)) {
4305 WARN_ONCE(1, "Removing stuck page flip\n");
4306 page_flip_completed(intel_crtc);
4307 }
4308 spin_unlock_irq(&dev->event_lock);
4309 }
5bb61643 4310
5008e874 4311 return 0;
e6c3a2a6
CW
4312}
4313
b7076546 4314void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
060f02d8
VS
4315{
4316 u32 temp;
4317
4318 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4319
4320 mutex_lock(&dev_priv->sb_lock);
4321
4322 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4323 temp |= SBI_SSCCTL_DISABLE;
4324 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4325
4326 mutex_unlock(&dev_priv->sb_lock);
4327}
4328
e615efe4
ED
4329/* Program iCLKIP clock to the desired frequency */
4330static void lpt_program_iclkip(struct drm_crtc *crtc)
4331{
64b46a06 4332 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6e3c9717 4333 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
e615efe4
ED
4334 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4335 u32 temp;
4336
060f02d8 4337 lpt_disable_iclkip(dev_priv);
e615efe4 4338
64b46a06
VS
4339 /* The iCLK virtual clock root frequency is in MHz,
4340 * but the adjusted_mode->crtc_clock in in KHz. To get the
4341 * divisors, it is necessary to divide one by another, so we
4342 * convert the virtual clock precision to KHz here for higher
4343 * precision.
4344 */
4345 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
e615efe4
ED
4346 u32 iclk_virtual_root_freq = 172800 * 1000;
4347 u32 iclk_pi_range = 64;
64b46a06 4348 u32 desired_divisor;
e615efe4 4349
64b46a06
VS
4350 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4351 clock << auxdiv);
4352 divsel = (desired_divisor / iclk_pi_range) - 2;
4353 phaseinc = desired_divisor % iclk_pi_range;
e615efe4 4354
64b46a06
VS
4355 /*
4356 * Near 20MHz is a corner case which is
4357 * out of range for the 7-bit divisor
4358 */
4359 if (divsel <= 0x7f)
4360 break;
e615efe4
ED
4361 }
4362
4363 /* This should not happen with any sane values */
4364 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4365 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4366 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4367 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4368
4369 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 4370 clock,
e615efe4
ED
4371 auxdiv,
4372 divsel,
4373 phasedir,
4374 phaseinc);
4375
060f02d8
VS
4376 mutex_lock(&dev_priv->sb_lock);
4377
e615efe4 4378 /* Program SSCDIVINTPHASE6 */
988d6ee8 4379 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
4380 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4381 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4382 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4383 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4384 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4385 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 4386 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
4387
4388 /* Program SSCAUXDIV */
988d6ee8 4389 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
4390 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4391 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 4392 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
4393
4394 /* Enable modulator and associated divider */
988d6ee8 4395 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 4396 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 4397 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4 4398
060f02d8
VS
4399 mutex_unlock(&dev_priv->sb_lock);
4400
e615efe4
ED
4401 /* Wait for initialization time */
4402 udelay(24);
4403
4404 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4405}
4406
8802e5b6
VS
4407int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4408{
4409 u32 divsel, phaseinc, auxdiv;
4410 u32 iclk_virtual_root_freq = 172800 * 1000;
4411 u32 iclk_pi_range = 64;
4412 u32 desired_divisor;
4413 u32 temp;
4414
4415 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4416 return 0;
4417
4418 mutex_lock(&dev_priv->sb_lock);
4419
4420 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4421 if (temp & SBI_SSCCTL_DISABLE) {
4422 mutex_unlock(&dev_priv->sb_lock);
4423 return 0;
4424 }
4425
4426 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4427 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4428 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4429 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4430 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4431
4432 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4433 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4434 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4435
4436 mutex_unlock(&dev_priv->sb_lock);
4437
4438 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4439
4440 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4441 desired_divisor << auxdiv);
4442}
4443
275f01b2
DV
4444static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4445 enum pipe pch_transcoder)
4446{
4447 struct drm_device *dev = crtc->base.dev;
fac5e23e 4448 struct drm_i915_private *dev_priv = to_i915(dev);
6e3c9717 4449 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
275f01b2
DV
4450
4451 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4452 I915_READ(HTOTAL(cpu_transcoder)));
4453 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4454 I915_READ(HBLANK(cpu_transcoder)));
4455 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4456 I915_READ(HSYNC(cpu_transcoder)));
4457
4458 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4459 I915_READ(VTOTAL(cpu_transcoder)));
4460 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4461 I915_READ(VBLANK(cpu_transcoder)));
4462 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4463 I915_READ(VSYNC(cpu_transcoder)));
4464 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4465 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4466}
4467
003632d9 4468static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
1fbc0d78 4469{
fac5e23e 4470 struct drm_i915_private *dev_priv = to_i915(dev);
1fbc0d78
DV
4471 uint32_t temp;
4472
4473 temp = I915_READ(SOUTH_CHICKEN1);
003632d9 4474 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
1fbc0d78
DV
4475 return;
4476
4477 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4478 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4479
003632d9
ACO
4480 temp &= ~FDI_BC_BIFURCATION_SELECT;
4481 if (enable)
4482 temp |= FDI_BC_BIFURCATION_SELECT;
4483
4484 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
1fbc0d78
DV
4485 I915_WRITE(SOUTH_CHICKEN1, temp);
4486 POSTING_READ(SOUTH_CHICKEN1);
4487}
4488
4489static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4490{
4491 struct drm_device *dev = intel_crtc->base.dev;
1fbc0d78
DV
4492
4493 switch (intel_crtc->pipe) {
4494 case PIPE_A:
4495 break;
4496 case PIPE_B:
6e3c9717 4497 if (intel_crtc->config->fdi_lanes > 2)
003632d9 4498 cpt_set_fdi_bc_bifurcation(dev, false);
1fbc0d78 4499 else
003632d9 4500 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4501
4502 break;
4503 case PIPE_C:
003632d9 4504 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4505
4506 break;
4507 default:
4508 BUG();
4509 }
4510}
4511
c48b5305
VS
4512/* Return which DP Port should be selected for Transcoder DP control */
4513static enum port
4514intel_trans_dp_port_sel(struct drm_crtc *crtc)
4515{
4516 struct drm_device *dev = crtc->dev;
4517 struct intel_encoder *encoder;
4518
4519 for_each_encoder_on_crtc(dev, crtc, encoder) {
cca0502b 4520 if (encoder->type == INTEL_OUTPUT_DP ||
c48b5305
VS
4521 encoder->type == INTEL_OUTPUT_EDP)
4522 return enc_to_dig_port(&encoder->base)->port;
4523 }
4524
4525 return -1;
4526}
4527
f67a559d
JB
4528/*
4529 * Enable PCH resources required for PCH ports:
4530 * - PCH PLLs
4531 * - FDI training & RX/TX
4532 * - update transcoder timings
4533 * - DP transcoding bits
4534 * - transcoder
4535 */
4536static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
4537{
4538 struct drm_device *dev = crtc->dev;
fac5e23e 4539 struct drm_i915_private *dev_priv = to_i915(dev);
0e23b99d
JB
4540 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4541 int pipe = intel_crtc->pipe;
f0f59a00 4542 u32 temp;
2c07245f 4543
ab9412ba 4544 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 4545
fd6b8f43 4546 if (IS_IVYBRIDGE(dev_priv))
1fbc0d78
DV
4547 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4548
cd986abb
DV
4549 /* Write the TU size bits before fdi link training, so that error
4550 * detection works. */
4551 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4552 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4553
c98e9dcf 4554 /* For PCH output, training FDI link */
674cf967 4555 dev_priv->display.fdi_link_train(crtc);
2c07245f 4556
3ad8a208
DV
4557 /* We need to program the right clock selection before writing the pixel
4558 * mutliplier into the DPLL. */
6e266956 4559 if (HAS_PCH_CPT(dev_priv)) {
ee7b9f93 4560 u32 sel;
4b645f14 4561
c98e9dcf 4562 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
4563 temp |= TRANS_DPLL_ENABLE(pipe);
4564 sel = TRANS_DPLLB_SEL(pipe);
8106ddbd
ACO
4565 if (intel_crtc->config->shared_dpll ==
4566 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
ee7b9f93
JB
4567 temp |= sel;
4568 else
4569 temp &= ~sel;
c98e9dcf 4570 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 4571 }
5eddb70b 4572
3ad8a208
DV
4573 /* XXX: pch pll's can be enabled any time before we enable the PCH
4574 * transcoder, and we actually should do this to not upset any PCH
4575 * transcoder that already use the clock when we share it.
4576 *
4577 * Note that enable_shared_dpll tries to do the right thing, but
4578 * get_shared_dpll unconditionally resets the pll - we need that to have
4579 * the right LVDS enable sequence. */
85b3894f 4580 intel_enable_shared_dpll(intel_crtc);
3ad8a208 4581
d9b6cb56
JB
4582 /* set transcoder timing, panel must allow it */
4583 assert_panel_unlocked(dev_priv, pipe);
275f01b2 4584 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 4585
303b81e0 4586 intel_fdi_normal_train(crtc);
5e84e1a4 4587
c98e9dcf 4588 /* For PCH DP, enable TRANS_DP_CTL */
6e266956
TU
4589 if (HAS_PCH_CPT(dev_priv) &&
4590 intel_crtc_has_dp_encoder(intel_crtc->config)) {
9c4edaee
VS
4591 const struct drm_display_mode *adjusted_mode =
4592 &intel_crtc->config->base.adjusted_mode;
dfd07d72 4593 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
f0f59a00 4594 i915_reg_t reg = TRANS_DP_CTL(pipe);
5eddb70b
CW
4595 temp = I915_READ(reg);
4596 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
4597 TRANS_DP_SYNC_MASK |
4598 TRANS_DP_BPC_MASK);
e3ef4479 4599 temp |= TRANS_DP_OUTPUT_ENABLE;
9325c9f0 4600 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf 4601
9c4edaee 4602 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 4603 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
9c4edaee 4604 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 4605 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
4606
4607 switch (intel_trans_dp_port_sel(crtc)) {
c48b5305 4608 case PORT_B:
5eddb70b 4609 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf 4610 break;
c48b5305 4611 case PORT_C:
5eddb70b 4612 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf 4613 break;
c48b5305 4614 case PORT_D:
5eddb70b 4615 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
4616 break;
4617 default:
e95d41e1 4618 BUG();
32f9d658 4619 }
2c07245f 4620
5eddb70b 4621 I915_WRITE(reg, temp);
6be4a607 4622 }
b52eb4dc 4623
b8a4f404 4624 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
4625}
4626
1507e5bd
PZ
4627static void lpt_pch_enable(struct drm_crtc *crtc)
4628{
4629 struct drm_device *dev = crtc->dev;
fac5e23e 4630 struct drm_i915_private *dev_priv = to_i915(dev);
1507e5bd 4631 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 4632 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1507e5bd 4633
ab9412ba 4634 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 4635
8c52b5e8 4636 lpt_program_iclkip(crtc);
1507e5bd 4637
0540e488 4638 /* Set transcoder timing. */
275f01b2 4639 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 4640
937bb610 4641 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
4642}
4643
a1520318 4644static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57 4645{
fac5e23e 4646 struct drm_i915_private *dev_priv = to_i915(dev);
f0f59a00 4647 i915_reg_t dslreg = PIPEDSL(pipe);
d4270e57
JB
4648 u32 temp;
4649
4650 temp = I915_READ(dslreg);
4651 udelay(500);
4652 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4653 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4654 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4655 }
4656}
4657
86adf9d7
ML
4658static int
4659skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4660 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4661 int src_w, int src_h, int dst_w, int dst_h)
a1b2278e 4662{
86adf9d7
ML
4663 struct intel_crtc_scaler_state *scaler_state =
4664 &crtc_state->scaler_state;
4665 struct intel_crtc *intel_crtc =
4666 to_intel_crtc(crtc_state->base.crtc);
a1b2278e 4667 int need_scaling;
6156a456
CK
4668
4669 need_scaling = intel_rotation_90_or_270(rotation) ?
4670 (src_h != dst_w || src_w != dst_h):
4671 (src_w != dst_w || src_h != dst_h);
a1b2278e
CK
4672
4673 /*
4674 * if plane is being disabled or scaler is no more required or force detach
4675 * - free scaler binded to this plane/crtc
4676 * - in order to do this, update crtc->scaler_usage
4677 *
4678 * Here scaler state in crtc_state is set free so that
4679 * scaler can be assigned to other user. Actual register
4680 * update to free the scaler is done in plane/panel-fit programming.
4681 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4682 */
86adf9d7 4683 if (force_detach || !need_scaling) {
a1b2278e 4684 if (*scaler_id >= 0) {
86adf9d7 4685 scaler_state->scaler_users &= ~(1 << scaler_user);
a1b2278e
CK
4686 scaler_state->scalers[*scaler_id].in_use = 0;
4687
86adf9d7
ML
4688 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4689 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4690 intel_crtc->pipe, scaler_user, *scaler_id,
a1b2278e
CK
4691 scaler_state->scaler_users);
4692 *scaler_id = -1;
4693 }
4694 return 0;
4695 }
4696
4697 /* range checks */
4698 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4699 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4700
4701 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4702 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
86adf9d7 4703 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
a1b2278e 4704 "size is out of scaler range\n",
86adf9d7 4705 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
a1b2278e
CK
4706 return -EINVAL;
4707 }
4708
86adf9d7
ML
4709 /* mark this plane as a scaler user in crtc_state */
4710 scaler_state->scaler_users |= (1 << scaler_user);
4711 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4712 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4713 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4714 scaler_state->scaler_users);
4715
4716 return 0;
4717}
4718
4719/**
4720 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4721 *
4722 * @state: crtc's scaler state
86adf9d7
ML
4723 *
4724 * Return
4725 * 0 - scaler_usage updated successfully
4726 * error - requested scaling cannot be supported or other error condition
4727 */
e435d6e5 4728int skl_update_scaler_crtc(struct intel_crtc_state *state)
86adf9d7
ML
4729{
4730 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
7c5f93b0 4731 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
86adf9d7 4732
78108b7c
VS
4733 DRM_DEBUG_KMS("Updating scaler for [CRTC:%d:%s] scaler_user index %u.%u\n",
4734 intel_crtc->base.base.id, intel_crtc->base.name,
4735 intel_crtc->pipe, SKL_CRTC_INDEX);
86adf9d7 4736
e435d6e5 4737 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
31ad61e4 4738 &state->scaler_state.scaler_id, DRM_ROTATE_0,
86adf9d7 4739 state->pipe_src_w, state->pipe_src_h,
aad941d5 4740 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
86adf9d7
ML
4741}
4742
4743/**
4744 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4745 *
4746 * @state: crtc's scaler state
86adf9d7
ML
4747 * @plane_state: atomic plane state to update
4748 *
4749 * Return
4750 * 0 - scaler_usage updated successfully
4751 * error - requested scaling cannot be supported or other error condition
4752 */
da20eabd
ML
4753static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4754 struct intel_plane_state *plane_state)
86adf9d7
ML
4755{
4756
4757 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
da20eabd
ML
4758 struct intel_plane *intel_plane =
4759 to_intel_plane(plane_state->base.plane);
86adf9d7
ML
4760 struct drm_framebuffer *fb = plane_state->base.fb;
4761 int ret;
4762
936e71e3 4763 bool force_detach = !fb || !plane_state->base.visible;
86adf9d7 4764
72660ce0
VS
4765 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d:%s] scaler_user index %u.%u\n",
4766 intel_plane->base.base.id, intel_plane->base.name,
4767 intel_crtc->pipe, drm_plane_index(&intel_plane->base));
86adf9d7
ML
4768
4769 ret = skl_update_scaler(crtc_state, force_detach,
4770 drm_plane_index(&intel_plane->base),
4771 &plane_state->scaler_id,
4772 plane_state->base.rotation,
936e71e3
VS
4773 drm_rect_width(&plane_state->base.src) >> 16,
4774 drm_rect_height(&plane_state->base.src) >> 16,
4775 drm_rect_width(&plane_state->base.dst),
4776 drm_rect_height(&plane_state->base.dst));
86adf9d7
ML
4777
4778 if (ret || plane_state->scaler_id < 0)
4779 return ret;
4780
a1b2278e 4781 /* check colorkey */
818ed961 4782 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
72660ce0
VS
4783 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4784 intel_plane->base.base.id,
4785 intel_plane->base.name);
a1b2278e
CK
4786 return -EINVAL;
4787 }
4788
4789 /* Check src format */
86adf9d7
ML
4790 switch (fb->pixel_format) {
4791 case DRM_FORMAT_RGB565:
4792 case DRM_FORMAT_XBGR8888:
4793 case DRM_FORMAT_XRGB8888:
4794 case DRM_FORMAT_ABGR8888:
4795 case DRM_FORMAT_ARGB8888:
4796 case DRM_FORMAT_XRGB2101010:
4797 case DRM_FORMAT_XBGR2101010:
4798 case DRM_FORMAT_YUYV:
4799 case DRM_FORMAT_YVYU:
4800 case DRM_FORMAT_UYVY:
4801 case DRM_FORMAT_VYUY:
4802 break;
4803 default:
72660ce0
VS
4804 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4805 intel_plane->base.base.id, intel_plane->base.name,
4806 fb->base.id, fb->pixel_format);
86adf9d7 4807 return -EINVAL;
a1b2278e
CK
4808 }
4809
a1b2278e
CK
4810 return 0;
4811}
4812
e435d6e5
ML
4813static void skylake_scaler_disable(struct intel_crtc *crtc)
4814{
4815 int i;
4816
4817 for (i = 0; i < crtc->num_scalers; i++)
4818 skl_detach_scaler(crtc, i);
4819}
4820
4821static void skylake_pfit_enable(struct intel_crtc *crtc)
bd2e244f
JB
4822{
4823 struct drm_device *dev = crtc->base.dev;
fac5e23e 4824 struct drm_i915_private *dev_priv = to_i915(dev);
bd2e244f 4825 int pipe = crtc->pipe;
a1b2278e
CK
4826 struct intel_crtc_scaler_state *scaler_state =
4827 &crtc->config->scaler_state;
4828
4829 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4830
6e3c9717 4831 if (crtc->config->pch_pfit.enabled) {
a1b2278e
CK
4832 int id;
4833
4834 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4835 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4836 return;
4837 }
4838
4839 id = scaler_state->scaler_id;
4840 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4841 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4842 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4843 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4844
4845 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
bd2e244f
JB
4846 }
4847}
4848
b074cec8
JB
4849static void ironlake_pfit_enable(struct intel_crtc *crtc)
4850{
4851 struct drm_device *dev = crtc->base.dev;
fac5e23e 4852 struct drm_i915_private *dev_priv = to_i915(dev);
b074cec8
JB
4853 int pipe = crtc->pipe;
4854
6e3c9717 4855 if (crtc->config->pch_pfit.enabled) {
b074cec8
JB
4856 /* Force use of hard-coded filter coefficients
4857 * as some pre-programmed values are broken,
4858 * e.g. x201.
4859 */
fd6b8f43 4860 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
b074cec8
JB
4861 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4862 PF_PIPE_SEL_IVB(pipe));
4863 else
4864 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
6e3c9717
ACO
4865 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4866 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
d4270e57
JB
4867 }
4868}
4869
20bc8673 4870void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4871{
cea165c3 4872 struct drm_device *dev = crtc->base.dev;
fac5e23e 4873 struct drm_i915_private *dev_priv = to_i915(dev);
d77e4531 4874
6e3c9717 4875 if (!crtc->config->ips_enabled)
d77e4531
PZ
4876 return;
4877
307e4498
ML
4878 /*
4879 * We can only enable IPS after we enable a plane and wait for a vblank
4880 * This function is called from post_plane_update, which is run after
4881 * a vblank wait.
4882 */
cea165c3 4883
d77e4531 4884 assert_plane_enabled(dev_priv, crtc->plane);
8652744b 4885 if (IS_BROADWELL(dev_priv)) {
2a114cc1
BW
4886 mutex_lock(&dev_priv->rps.hw_lock);
4887 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4888 mutex_unlock(&dev_priv->rps.hw_lock);
4889 /* Quoting Art Runyan: "its not safe to expect any particular
4890 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4891 * mailbox." Moreover, the mailbox may return a bogus state,
4892 * so we need to just enable it and continue on.
2a114cc1
BW
4893 */
4894 } else {
4895 I915_WRITE(IPS_CTL, IPS_ENABLE);
4896 /* The bit only becomes 1 in the next vblank, so this wait here
4897 * is essentially intel_wait_for_vblank. If we don't have this
4898 * and don't wait for vblanks until the end of crtc_enable, then
4899 * the HW state readout code will complain that the expected
4900 * IPS_CTL value is not the one we read. */
2ec9ba3c
CW
4901 if (intel_wait_for_register(dev_priv,
4902 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4903 50))
2a114cc1
BW
4904 DRM_ERROR("Timed out waiting for IPS enable\n");
4905 }
d77e4531
PZ
4906}
4907
20bc8673 4908void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4909{
4910 struct drm_device *dev = crtc->base.dev;
fac5e23e 4911 struct drm_i915_private *dev_priv = to_i915(dev);
d77e4531 4912
6e3c9717 4913 if (!crtc->config->ips_enabled)
d77e4531
PZ
4914 return;
4915
4916 assert_plane_enabled(dev_priv, crtc->plane);
8652744b 4917 if (IS_BROADWELL(dev_priv)) {
2a114cc1
BW
4918 mutex_lock(&dev_priv->rps.hw_lock);
4919 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4920 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130 4921 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
b85c1ecf
CW
4922 if (intel_wait_for_register(dev_priv,
4923 IPS_CTL, IPS_ENABLE, 0,
4924 42))
23d0b130 4925 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4926 } else {
2a114cc1 4927 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4928 POSTING_READ(IPS_CTL);
4929 }
d77e4531
PZ
4930
4931 /* We need to wait for a vblank before we can disable the plane. */
4932 intel_wait_for_vblank(dev, crtc->pipe);
4933}
4934
7cac945f 4935static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
d3eedb1a 4936{
7cac945f 4937 if (intel_crtc->overlay) {
d3eedb1a 4938 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 4939 struct drm_i915_private *dev_priv = to_i915(dev);
d3eedb1a
VS
4940
4941 mutex_lock(&dev->struct_mutex);
4942 dev_priv->mm.interruptible = false;
4943 (void) intel_overlay_switch_off(intel_crtc->overlay);
4944 dev_priv->mm.interruptible = true;
4945 mutex_unlock(&dev->struct_mutex);
4946 }
4947
4948 /* Let userspace switch the overlay on again. In most cases userspace
4949 * has to recompute where to put it anyway.
4950 */
4951}
4952
87d4300a
ML
4953/**
4954 * intel_post_enable_primary - Perform operations after enabling primary plane
4955 * @crtc: the CRTC whose primary plane was just enabled
4956 *
4957 * Performs potentially sleeping operations that must be done after the primary
4958 * plane is enabled, such as updating FBC and IPS. Note that this may be
4959 * called due to an explicit primary plane update, or due to an implicit
4960 * re-enable that is caused when a sprite plane is updated to no longer
4961 * completely hide the primary plane.
4962 */
4963static void
4964intel_post_enable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4965{
4966 struct drm_device *dev = crtc->dev;
fac5e23e 4967 struct drm_i915_private *dev_priv = to_i915(dev);
a5c4d7bc
VS
4968 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4969 int pipe = intel_crtc->pipe;
a5c4d7bc 4970
87d4300a
ML
4971 /*
4972 * FIXME IPS should be fine as long as one plane is
4973 * enabled, but in practice it seems to have problems
4974 * when going from primary only to sprite only and vice
4975 * versa.
4976 */
a5c4d7bc
VS
4977 hsw_enable_ips(intel_crtc);
4978
f99d7069 4979 /*
87d4300a
ML
4980 * Gen2 reports pipe underruns whenever all planes are disabled.
4981 * So don't enable underrun reporting before at least some planes
4982 * are enabled.
4983 * FIXME: Need to fix the logic to work when we turn off all planes
4984 * but leave the pipe running.
f99d7069 4985 */
87d4300a
ML
4986 if (IS_GEN2(dev))
4987 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4988
aca7b684
VS
4989 /* Underruns don't always raise interrupts, so check manually. */
4990 intel_check_cpu_fifo_underruns(dev_priv);
4991 intel_check_pch_fifo_underruns(dev_priv);
a5c4d7bc
VS
4992}
4993
2622a081 4994/* FIXME move all this to pre_plane_update() with proper state tracking */
87d4300a
ML
4995static void
4996intel_pre_disable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4997{
4998 struct drm_device *dev = crtc->dev;
fac5e23e 4999 struct drm_i915_private *dev_priv = to_i915(dev);
a5c4d7bc
VS
5000 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5001 int pipe = intel_crtc->pipe;
a5c4d7bc 5002
87d4300a
ML
5003 /*
5004 * Gen2 reports pipe underruns whenever all planes are disabled.
5005 * So diasble underrun reporting before all the planes get disabled.
5006 * FIXME: Need to fix the logic to work when we turn off all planes
5007 * but leave the pipe running.
5008 */
5009 if (IS_GEN2(dev))
5010 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
a5c4d7bc 5011
2622a081
VS
5012 /*
5013 * FIXME IPS should be fine as long as one plane is
5014 * enabled, but in practice it seems to have problems
5015 * when going from primary only to sprite only and vice
5016 * versa.
5017 */
5018 hsw_disable_ips(intel_crtc);
5019}
5020
5021/* FIXME get rid of this and use pre_plane_update */
5022static void
5023intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
5024{
5025 struct drm_device *dev = crtc->dev;
fac5e23e 5026 struct drm_i915_private *dev_priv = to_i915(dev);
2622a081
VS
5027 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5028 int pipe = intel_crtc->pipe;
5029
5030 intel_pre_disable_primary(crtc);
5031
87d4300a
ML
5032 /*
5033 * Vblank time updates from the shadow to live plane control register
5034 * are blocked if the memory self-refresh mode is active at that
5035 * moment. So to make sure the plane gets truly disabled, disable
5036 * first the self-refresh mode. The self-refresh enable bit in turn
5037 * will be checked/applied by the HW only at the next frame start
5038 * event which is after the vblank start event, so we need to have a
5039 * wait-for-vblank between disabling the plane and the pipe.
5040 */
49cff963 5041 if (HAS_GMCH_DISPLAY(dev_priv)) {
87d4300a 5042 intel_set_memory_cxsr(dev_priv, false);
262cd2e1
VS
5043 dev_priv->wm.vlv.cxsr = false;
5044 intel_wait_for_vblank(dev, pipe);
5045 }
87d4300a
ML
5046}
5047
5a21b665
DV
5048static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
5049{
5050 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
5051 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5052 struct intel_crtc_state *pipe_config =
5053 to_intel_crtc_state(crtc->base.state);
5a21b665
DV
5054 struct drm_plane *primary = crtc->base.primary;
5055 struct drm_plane_state *old_pri_state =
5056 drm_atomic_get_existing_plane_state(old_state, primary);
5057
5748b6a1 5058 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
5a21b665
DV
5059
5060 crtc->wm.cxsr_allowed = true;
5061
5062 if (pipe_config->update_wm_post && pipe_config->base.active)
5063 intel_update_watermarks(&crtc->base);
5064
5065 if (old_pri_state) {
5066 struct intel_plane_state *primary_state =
5067 to_intel_plane_state(primary->state);
5068 struct intel_plane_state *old_primary_state =
5069 to_intel_plane_state(old_pri_state);
5070
5071 intel_fbc_post_update(crtc);
5072
936e71e3 5073 if (primary_state->base.visible &&
5a21b665 5074 (needs_modeset(&pipe_config->base) ||
936e71e3 5075 !old_primary_state->base.visible))
5a21b665
DV
5076 intel_post_enable_primary(&crtc->base);
5077 }
5078}
5079
5c74cd73 5080static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
ac21b225 5081{
5c74cd73 5082 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
ac21b225 5083 struct drm_device *dev = crtc->base.dev;
fac5e23e 5084 struct drm_i915_private *dev_priv = to_i915(dev);
ab1d3a0e
ML
5085 struct intel_crtc_state *pipe_config =
5086 to_intel_crtc_state(crtc->base.state);
5c74cd73
ML
5087 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5088 struct drm_plane *primary = crtc->base.primary;
5089 struct drm_plane_state *old_pri_state =
5090 drm_atomic_get_existing_plane_state(old_state, primary);
5091 bool modeset = needs_modeset(&pipe_config->base);
ac21b225 5092
5c74cd73
ML
5093 if (old_pri_state) {
5094 struct intel_plane_state *primary_state =
5095 to_intel_plane_state(primary->state);
5096 struct intel_plane_state *old_primary_state =
5097 to_intel_plane_state(old_pri_state);
5098
faf68d92 5099 intel_fbc_pre_update(crtc, pipe_config, primary_state);
31ae71fc 5100
936e71e3
VS
5101 if (old_primary_state->base.visible &&
5102 (modeset || !primary_state->base.visible))
5c74cd73
ML
5103 intel_pre_disable_primary(&crtc->base);
5104 }
852eb00d 5105
49cff963 5106 if (pipe_config->disable_cxsr && HAS_GMCH_DISPLAY(dev_priv)) {
852eb00d 5107 crtc->wm.cxsr_allowed = false;
2dfd178d 5108
2622a081
VS
5109 /*
5110 * Vblank time updates from the shadow to live plane control register
5111 * are blocked if the memory self-refresh mode is active at that
5112 * moment. So to make sure the plane gets truly disabled, disable
5113 * first the self-refresh mode. The self-refresh enable bit in turn
5114 * will be checked/applied by the HW only at the next frame start
5115 * event which is after the vblank start event, so we need to have a
5116 * wait-for-vblank between disabling the plane and the pipe.
5117 */
5118 if (old_crtc_state->base.active) {
2dfd178d 5119 intel_set_memory_cxsr(dev_priv, false);
2622a081
VS
5120 dev_priv->wm.vlv.cxsr = false;
5121 intel_wait_for_vblank(dev, crtc->pipe);
5122 }
852eb00d 5123 }
92826fcd 5124
ed4a6a7c
MR
5125 /*
5126 * IVB workaround: must disable low power watermarks for at least
5127 * one frame before enabling scaling. LP watermarks can be re-enabled
5128 * when scaling is disabled.
5129 *
5130 * WaCxSRDisabledForSpriteScaling:ivb
5131 */
5132 if (pipe_config->disable_lp_wm) {
5133 ilk_disable_lp_wm(dev);
5134 intel_wait_for_vblank(dev, crtc->pipe);
5135 }
5136
5137 /*
5138 * If we're doing a modeset, we're done. No need to do any pre-vblank
5139 * watermark programming here.
5140 */
5141 if (needs_modeset(&pipe_config->base))
5142 return;
5143
5144 /*
5145 * For platforms that support atomic watermarks, program the
5146 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5147 * will be the intermediate values that are safe for both pre- and
5148 * post- vblank; when vblank happens, the 'active' values will be set
5149 * to the final 'target' values and we'll do this again to get the
5150 * optimal watermarks. For gen9+ platforms, the values we program here
5151 * will be the final target values which will get automatically latched
5152 * at vblank time; no further programming will be necessary.
5153 *
5154 * If a platform hasn't been transitioned to atomic watermarks yet,
5155 * we'll continue to update watermarks the old way, if flags tell
5156 * us to.
5157 */
5158 if (dev_priv->display.initial_watermarks != NULL)
5159 dev_priv->display.initial_watermarks(pipe_config);
caed361d 5160 else if (pipe_config->update_wm_pre)
92826fcd 5161 intel_update_watermarks(&crtc->base);
ac21b225
ML
5162}
5163
d032ffa0 5164static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
87d4300a
ML
5165{
5166 struct drm_device *dev = crtc->dev;
5167 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
d032ffa0 5168 struct drm_plane *p;
87d4300a
ML
5169 int pipe = intel_crtc->pipe;
5170
7cac945f 5171 intel_crtc_dpms_overlay_disable(intel_crtc);
27321ae8 5172
d032ffa0
ML
5173 drm_for_each_plane_mask(p, dev, plane_mask)
5174 to_intel_plane(p)->disable_plane(p, crtc);
f98551ae 5175
f99d7069
DV
5176 /*
5177 * FIXME: Once we grow proper nuclear flip support out of this we need
5178 * to compute the mask of flip planes precisely. For the time being
5179 * consider this a flip to a NULL plane.
5180 */
5748b6a1 5181 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
5182}
5183
fb1c98b1 5184static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
fd6bbda9 5185 struct intel_crtc_state *crtc_state,
fb1c98b1
ML
5186 struct drm_atomic_state *old_state)
5187{
5188 struct drm_connector_state *old_conn_state;
5189 struct drm_connector *conn;
5190 int i;
5191
5192 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5193 struct drm_connector_state *conn_state = conn->state;
5194 struct intel_encoder *encoder =
5195 to_intel_encoder(conn_state->best_encoder);
5196
5197 if (conn_state->crtc != crtc)
5198 continue;
5199
5200 if (encoder->pre_pll_enable)
fd6bbda9 5201 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
fb1c98b1
ML
5202 }
5203}
5204
5205static void intel_encoders_pre_enable(struct drm_crtc *crtc,
fd6bbda9 5206 struct intel_crtc_state *crtc_state,
fb1c98b1
ML
5207 struct drm_atomic_state *old_state)
5208{
5209 struct drm_connector_state *old_conn_state;
5210 struct drm_connector *conn;
5211 int i;
5212
5213 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5214 struct drm_connector_state *conn_state = conn->state;
5215 struct intel_encoder *encoder =
5216 to_intel_encoder(conn_state->best_encoder);
5217
5218 if (conn_state->crtc != crtc)
5219 continue;
5220
5221 if (encoder->pre_enable)
fd6bbda9 5222 encoder->pre_enable(encoder, crtc_state, conn_state);
fb1c98b1
ML
5223 }
5224}
5225
5226static void intel_encoders_enable(struct drm_crtc *crtc,
fd6bbda9 5227 struct intel_crtc_state *crtc_state,
fb1c98b1
ML
5228 struct drm_atomic_state *old_state)
5229{
5230 struct drm_connector_state *old_conn_state;
5231 struct drm_connector *conn;
5232 int i;
5233
5234 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5235 struct drm_connector_state *conn_state = conn->state;
5236 struct intel_encoder *encoder =
5237 to_intel_encoder(conn_state->best_encoder);
5238
5239 if (conn_state->crtc != crtc)
5240 continue;
5241
fd6bbda9 5242 encoder->enable(encoder, crtc_state, conn_state);
fb1c98b1
ML
5243 intel_opregion_notify_encoder(encoder, true);
5244 }
5245}
5246
5247static void intel_encoders_disable(struct drm_crtc *crtc,
fd6bbda9 5248 struct intel_crtc_state *old_crtc_state,
fb1c98b1
ML
5249 struct drm_atomic_state *old_state)
5250{
5251 struct drm_connector_state *old_conn_state;
5252 struct drm_connector *conn;
5253 int i;
5254
5255 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5256 struct intel_encoder *encoder =
5257 to_intel_encoder(old_conn_state->best_encoder);
5258
5259 if (old_conn_state->crtc != crtc)
5260 continue;
5261
5262 intel_opregion_notify_encoder(encoder, false);
fd6bbda9 5263 encoder->disable(encoder, old_crtc_state, old_conn_state);
fb1c98b1
ML
5264 }
5265}
5266
5267static void intel_encoders_post_disable(struct drm_crtc *crtc,
fd6bbda9 5268 struct intel_crtc_state *old_crtc_state,
fb1c98b1
ML
5269 struct drm_atomic_state *old_state)
5270{
5271 struct drm_connector_state *old_conn_state;
5272 struct drm_connector *conn;
5273 int i;
5274
5275 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5276 struct intel_encoder *encoder =
5277 to_intel_encoder(old_conn_state->best_encoder);
5278
5279 if (old_conn_state->crtc != crtc)
5280 continue;
5281
5282 if (encoder->post_disable)
fd6bbda9 5283 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
fb1c98b1
ML
5284 }
5285}
5286
5287static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
fd6bbda9 5288 struct intel_crtc_state *old_crtc_state,
fb1c98b1
ML
5289 struct drm_atomic_state *old_state)
5290{
5291 struct drm_connector_state *old_conn_state;
5292 struct drm_connector *conn;
5293 int i;
5294
5295 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5296 struct intel_encoder *encoder =
5297 to_intel_encoder(old_conn_state->best_encoder);
5298
5299 if (old_conn_state->crtc != crtc)
5300 continue;
5301
5302 if (encoder->post_pll_disable)
fd6bbda9 5303 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
fb1c98b1
ML
5304 }
5305}
5306
4a806558
ML
5307static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5308 struct drm_atomic_state *old_state)
f67a559d 5309{
4a806558 5310 struct drm_crtc *crtc = pipe_config->base.crtc;
f67a559d 5311 struct drm_device *dev = crtc->dev;
fac5e23e 5312 struct drm_i915_private *dev_priv = to_i915(dev);
f67a559d
JB
5313 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5314 int pipe = intel_crtc->pipe;
f67a559d 5315
53d9f4e9 5316 if (WARN_ON(intel_crtc->active))
f67a559d
JB
5317 return;
5318
b2c0593a
VS
5319 /*
5320 * Sometimes spurious CPU pipe underruns happen during FDI
5321 * training, at least with VGA+HDMI cloning. Suppress them.
5322 *
5323 * On ILK we get an occasional spurious CPU pipe underruns
5324 * between eDP port A enable and vdd enable. Also PCH port
5325 * enable seems to result in the occasional CPU pipe underrun.
5326 *
5327 * Spurious PCH underruns also occur during PCH enabling.
5328 */
5329 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5330 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
81b088ca
VS
5331 if (intel_crtc->config->has_pch_encoder)
5332 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5333
6e3c9717 5334 if (intel_crtc->config->has_pch_encoder)
b14b1055
DV
5335 intel_prepare_shared_dpll(intel_crtc);
5336
37a5650b 5337 if (intel_crtc_has_dp_encoder(intel_crtc->config))
fe3cd48d 5338 intel_dp_set_m_n(intel_crtc, M1_N1);
29407aab
DV
5339
5340 intel_set_pipe_timings(intel_crtc);
bc58be60 5341 intel_set_pipe_src_size(intel_crtc);
29407aab 5342
6e3c9717 5343 if (intel_crtc->config->has_pch_encoder) {
29407aab 5344 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 5345 &intel_crtc->config->fdi_m_n, NULL);
29407aab
DV
5346 }
5347
5348 ironlake_set_pipeconf(crtc);
5349
f67a559d 5350 intel_crtc->active = true;
8664281b 5351
fd6bbda9 5352 intel_encoders_pre_enable(crtc, pipe_config, old_state);
f67a559d 5353
6e3c9717 5354 if (intel_crtc->config->has_pch_encoder) {
fff367c7
DV
5355 /* Note: FDI PLL enabling _must_ be done before we enable the
5356 * cpu pipes, hence this is separate from all the other fdi/pch
5357 * enabling. */
88cefb6c 5358 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
5359 } else {
5360 assert_fdi_tx_disabled(dev_priv, pipe);
5361 assert_fdi_rx_disabled(dev_priv, pipe);
5362 }
f67a559d 5363
b074cec8 5364 ironlake_pfit_enable(intel_crtc);
f67a559d 5365
9c54c0dd
JB
5366 /*
5367 * On ILK+ LUT must be loaded before the pipe is running but with
5368 * clocks enabled
5369 */
b95c5321 5370 intel_color_load_luts(&pipe_config->base);
9c54c0dd 5371
1d5bf5d9
ID
5372 if (dev_priv->display.initial_watermarks != NULL)
5373 dev_priv->display.initial_watermarks(intel_crtc->config);
e1fdc473 5374 intel_enable_pipe(intel_crtc);
f67a559d 5375
6e3c9717 5376 if (intel_crtc->config->has_pch_encoder)
f67a559d 5377 ironlake_pch_enable(crtc);
c98e9dcf 5378
f9b61ff6
DV
5379 assert_vblank_disabled(crtc);
5380 drm_crtc_vblank_on(crtc);
5381
fd6bbda9 5382 intel_encoders_enable(crtc, pipe_config, old_state);
61b77ddd 5383
6e266956 5384 if (HAS_PCH_CPT(dev_priv))
a1520318 5385 cpt_verify_modeset(dev, intel_crtc->pipe);
37ca8d4c
VS
5386
5387 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5388 if (intel_crtc->config->has_pch_encoder)
5389 intel_wait_for_vblank(dev, pipe);
b2c0593a 5390 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
37ca8d4c 5391 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607
JB
5392}
5393
42db64ef
PZ
5394/* IPS only exists on ULT machines and is tied to pipe A. */
5395static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5396{
50a0bc90 5397 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
42db64ef
PZ
5398}
5399
4a806558
ML
5400static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5401 struct drm_atomic_state *old_state)
4f771f10 5402{
4a806558 5403 struct drm_crtc *crtc = pipe_config->base.crtc;
4f771f10 5404 struct drm_device *dev = crtc->dev;
fac5e23e 5405 struct drm_i915_private *dev_priv = to_i915(dev);
4f771f10 5406 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
99d736a2 5407 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4d1de975 5408 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
4f771f10 5409
53d9f4e9 5410 if (WARN_ON(intel_crtc->active))
4f771f10
PZ
5411 return;
5412
81b088ca
VS
5413 if (intel_crtc->config->has_pch_encoder)
5414 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5415 false);
5416
fd6bbda9 5417 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
95a7a2ae 5418
8106ddbd 5419 if (intel_crtc->config->shared_dpll)
df8ad70c
DV
5420 intel_enable_shared_dpll(intel_crtc);
5421
37a5650b 5422 if (intel_crtc_has_dp_encoder(intel_crtc->config))
fe3cd48d 5423 intel_dp_set_m_n(intel_crtc, M1_N1);
229fca97 5424
d7edc4e5 5425 if (!transcoder_is_dsi(cpu_transcoder))
4d1de975
JN
5426 intel_set_pipe_timings(intel_crtc);
5427
bc58be60 5428 intel_set_pipe_src_size(intel_crtc);
229fca97 5429
4d1de975
JN
5430 if (cpu_transcoder != TRANSCODER_EDP &&
5431 !transcoder_is_dsi(cpu_transcoder)) {
5432 I915_WRITE(PIPE_MULT(cpu_transcoder),
6e3c9717 5433 intel_crtc->config->pixel_multiplier - 1);
ebb69c95
CT
5434 }
5435
6e3c9717 5436 if (intel_crtc->config->has_pch_encoder) {
229fca97 5437 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 5438 &intel_crtc->config->fdi_m_n, NULL);
229fca97
DV
5439 }
5440
d7edc4e5 5441 if (!transcoder_is_dsi(cpu_transcoder))
4d1de975
JN
5442 haswell_set_pipeconf(crtc);
5443
391bf048 5444 haswell_set_pipemisc(crtc);
229fca97 5445
b95c5321 5446 intel_color_set_csc(&pipe_config->base);
229fca97 5447
4f771f10 5448 intel_crtc->active = true;
8664281b 5449
6b698516
DV
5450 if (intel_crtc->config->has_pch_encoder)
5451 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5452 else
5453 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5454
fd6bbda9 5455 intel_encoders_pre_enable(crtc, pipe_config, old_state);
4f771f10 5456
d2d65408 5457 if (intel_crtc->config->has_pch_encoder)
4fe9467d 5458 dev_priv->display.fdi_link_train(crtc);
4fe9467d 5459
d7edc4e5 5460 if (!transcoder_is_dsi(cpu_transcoder))
7d4aefd0 5461 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 5462
1c132b44 5463 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5464 skylake_pfit_enable(intel_crtc);
ff6d9f55 5465 else
1c132b44 5466 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
5467
5468 /*
5469 * On ILK+ LUT must be loaded before the pipe is running but with
5470 * clocks enabled
5471 */
b95c5321 5472 intel_color_load_luts(&pipe_config->base);
4f771f10 5473
1f544388 5474 intel_ddi_set_pipe_settings(crtc);
d7edc4e5 5475 if (!transcoder_is_dsi(cpu_transcoder))
7d4aefd0 5476 intel_ddi_enable_transcoder_func(crtc);
4f771f10 5477
1d5bf5d9
ID
5478 if (dev_priv->display.initial_watermarks != NULL)
5479 dev_priv->display.initial_watermarks(pipe_config);
5480 else
5481 intel_update_watermarks(crtc);
4d1de975
JN
5482
5483 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
d7edc4e5 5484 if (!transcoder_is_dsi(cpu_transcoder))
4d1de975 5485 intel_enable_pipe(intel_crtc);
42db64ef 5486
6e3c9717 5487 if (intel_crtc->config->has_pch_encoder)
1507e5bd 5488 lpt_pch_enable(crtc);
4f771f10 5489
a65347ba 5490 if (intel_crtc->config->dp_encoder_is_mst)
0e32b39c
DA
5491 intel_ddi_set_vc_payload_alloc(crtc, true);
5492
f9b61ff6
DV
5493 assert_vblank_disabled(crtc);
5494 drm_crtc_vblank_on(crtc);
5495
fd6bbda9 5496 intel_encoders_enable(crtc, pipe_config, old_state);
4f771f10 5497
6b698516
DV
5498 if (intel_crtc->config->has_pch_encoder) {
5499 intel_wait_for_vblank(dev, pipe);
5500 intel_wait_for_vblank(dev, pipe);
5501 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
d2d65408
VS
5502 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5503 true);
6b698516 5504 }
d2d65408 5505
e4916946
PZ
5506 /* If we change the relative order between pipe/planes enabling, we need
5507 * to change the workaround. */
99d736a2 5508 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
772c2a51 5509 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
99d736a2
ML
5510 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5511 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5512 }
4f771f10
PZ
5513}
5514
bfd16b2a 5515static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
3f8dce3a
DV
5516{
5517 struct drm_device *dev = crtc->base.dev;
fac5e23e 5518 struct drm_i915_private *dev_priv = to_i915(dev);
3f8dce3a
DV
5519 int pipe = crtc->pipe;
5520
5521 /* To avoid upsetting the power well on haswell only disable the pfit if
5522 * it's in use. The hw state code will make sure we get this right. */
bfd16b2a 5523 if (force || crtc->config->pch_pfit.enabled) {
3f8dce3a
DV
5524 I915_WRITE(PF_CTL(pipe), 0);
5525 I915_WRITE(PF_WIN_POS(pipe), 0);
5526 I915_WRITE(PF_WIN_SZ(pipe), 0);
5527 }
5528}
5529
4a806558
ML
5530static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5531 struct drm_atomic_state *old_state)
6be4a607 5532{
4a806558 5533 struct drm_crtc *crtc = old_crtc_state->base.crtc;
6be4a607 5534 struct drm_device *dev = crtc->dev;
fac5e23e 5535 struct drm_i915_private *dev_priv = to_i915(dev);
6be4a607
JB
5536 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5537 int pipe = intel_crtc->pipe;
b52eb4dc 5538
b2c0593a
VS
5539 /*
5540 * Sometimes spurious CPU pipe underruns happen when the
5541 * pipe is already disabled, but FDI RX/TX is still enabled.
5542 * Happens at least with VGA+HDMI cloning. Suppress them.
5543 */
5544 if (intel_crtc->config->has_pch_encoder) {
5545 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
37ca8d4c 5546 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
b2c0593a 5547 }
37ca8d4c 5548
fd6bbda9 5549 intel_encoders_disable(crtc, old_crtc_state, old_state);
ea9d758d 5550
f9b61ff6
DV
5551 drm_crtc_vblank_off(crtc);
5552 assert_vblank_disabled(crtc);
5553
575f7ab7 5554 intel_disable_pipe(intel_crtc);
32f9d658 5555
bfd16b2a 5556 ironlake_pfit_disable(intel_crtc, false);
2c07245f 5557
b2c0593a 5558 if (intel_crtc->config->has_pch_encoder)
5a74f70a
VS
5559 ironlake_fdi_disable(crtc);
5560
fd6bbda9 5561 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
2c07245f 5562
6e3c9717 5563 if (intel_crtc->config->has_pch_encoder) {
d925c59a 5564 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 5565
6e266956 5566 if (HAS_PCH_CPT(dev_priv)) {
f0f59a00
VS
5567 i915_reg_t reg;
5568 u32 temp;
5569
d925c59a
DV
5570 /* disable TRANS_DP_CTL */
5571 reg = TRANS_DP_CTL(pipe);
5572 temp = I915_READ(reg);
5573 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5574 TRANS_DP_PORT_SEL_MASK);
5575 temp |= TRANS_DP_PORT_SEL_NONE;
5576 I915_WRITE(reg, temp);
5577
5578 /* disable DPLL_SEL */
5579 temp = I915_READ(PCH_DPLL_SEL);
11887397 5580 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 5581 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 5582 }
e3421a18 5583
d925c59a
DV
5584 ironlake_fdi_pll_disable(intel_crtc);
5585 }
81b088ca 5586
b2c0593a 5587 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
81b088ca 5588 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607 5589}
1b3c7a47 5590
4a806558
ML
5591static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5592 struct drm_atomic_state *old_state)
ee7b9f93 5593{
4a806558 5594 struct drm_crtc *crtc = old_crtc_state->base.crtc;
4f771f10 5595 struct drm_device *dev = crtc->dev;
fac5e23e 5596 struct drm_i915_private *dev_priv = to_i915(dev);
ee7b9f93 5597 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 5598 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee7b9f93 5599
d2d65408
VS
5600 if (intel_crtc->config->has_pch_encoder)
5601 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5602 false);
5603
fd6bbda9 5604 intel_encoders_disable(crtc, old_crtc_state, old_state);
4f771f10 5605
f9b61ff6
DV
5606 drm_crtc_vblank_off(crtc);
5607 assert_vblank_disabled(crtc);
5608
4d1de975 5609 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
d7edc4e5 5610 if (!transcoder_is_dsi(cpu_transcoder))
4d1de975 5611 intel_disable_pipe(intel_crtc);
4f771f10 5612
6e3c9717 5613 if (intel_crtc->config->dp_encoder_is_mst)
a4bf214f
VS
5614 intel_ddi_set_vc_payload_alloc(crtc, false);
5615
d7edc4e5 5616 if (!transcoder_is_dsi(cpu_transcoder))
7d4aefd0 5617 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 5618
1c132b44 5619 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5620 skylake_scaler_disable(intel_crtc);
ff6d9f55 5621 else
bfd16b2a 5622 ironlake_pfit_disable(intel_crtc, false);
4f771f10 5623
d7edc4e5 5624 if (!transcoder_is_dsi(cpu_transcoder))
7d4aefd0 5625 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 5626
fd6bbda9 5627 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
81b088ca 5628
b7076546 5629 if (old_crtc_state->has_pch_encoder)
81b088ca
VS
5630 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5631 true);
4f771f10
PZ
5632}
5633
2dd24552
JB
5634static void i9xx_pfit_enable(struct intel_crtc *crtc)
5635{
5636 struct drm_device *dev = crtc->base.dev;
fac5e23e 5637 struct drm_i915_private *dev_priv = to_i915(dev);
6e3c9717 5638 struct intel_crtc_state *pipe_config = crtc->config;
2dd24552 5639
681a8504 5640 if (!pipe_config->gmch_pfit.control)
2dd24552
JB
5641 return;
5642
2dd24552 5643 /*
c0b03411
DV
5644 * The panel fitter should only be adjusted whilst the pipe is disabled,
5645 * according to register description and PRM.
2dd24552 5646 */
c0b03411
DV
5647 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5648 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 5649
b074cec8
JB
5650 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5651 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
5652
5653 /* Border color in case we don't scale up to the full screen. Black by
5654 * default, change to something else for debugging. */
5655 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
5656}
5657
d05410f9
DA
5658static enum intel_display_power_domain port_to_power_domain(enum port port)
5659{
5660 switch (port) {
5661 case PORT_A:
6331a704 5662 return POWER_DOMAIN_PORT_DDI_A_LANES;
d05410f9 5663 case PORT_B:
6331a704 5664 return POWER_DOMAIN_PORT_DDI_B_LANES;
d05410f9 5665 case PORT_C:
6331a704 5666 return POWER_DOMAIN_PORT_DDI_C_LANES;
d05410f9 5667 case PORT_D:
6331a704 5668 return POWER_DOMAIN_PORT_DDI_D_LANES;
d8e19f99 5669 case PORT_E:
6331a704 5670 return POWER_DOMAIN_PORT_DDI_E_LANES;
d05410f9 5671 default:
b9fec167 5672 MISSING_CASE(port);
d05410f9
DA
5673 return POWER_DOMAIN_PORT_OTHER;
5674 }
5675}
5676
25f78f58
VS
5677static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5678{
5679 switch (port) {
5680 case PORT_A:
5681 return POWER_DOMAIN_AUX_A;
5682 case PORT_B:
5683 return POWER_DOMAIN_AUX_B;
5684 case PORT_C:
5685 return POWER_DOMAIN_AUX_C;
5686 case PORT_D:
5687 return POWER_DOMAIN_AUX_D;
5688 case PORT_E:
5689 /* FIXME: Check VBT for actual wiring of PORT E */
5690 return POWER_DOMAIN_AUX_D;
5691 default:
b9fec167 5692 MISSING_CASE(port);
25f78f58
VS
5693 return POWER_DOMAIN_AUX_A;
5694 }
5695}
5696
319be8ae
ID
5697enum intel_display_power_domain
5698intel_display_port_power_domain(struct intel_encoder *intel_encoder)
5699{
4f8036a2 5700 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
319be8ae
ID
5701 struct intel_digital_port *intel_dig_port;
5702
5703 switch (intel_encoder->type) {
5704 case INTEL_OUTPUT_UNKNOWN:
5705 /* Only DDI platforms should ever use this output type */
4f8036a2 5706 WARN_ON_ONCE(!HAS_DDI(dev_priv));
cca0502b 5707 case INTEL_OUTPUT_DP:
319be8ae
ID
5708 case INTEL_OUTPUT_HDMI:
5709 case INTEL_OUTPUT_EDP:
5710 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 5711 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
5712 case INTEL_OUTPUT_DP_MST:
5713 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5714 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
5715 case INTEL_OUTPUT_ANALOG:
5716 return POWER_DOMAIN_PORT_CRT;
5717 case INTEL_OUTPUT_DSI:
5718 return POWER_DOMAIN_PORT_DSI;
5719 default:
5720 return POWER_DOMAIN_PORT_OTHER;
5721 }
5722}
5723
25f78f58
VS
5724enum intel_display_power_domain
5725intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5726{
4f8036a2 5727 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
25f78f58
VS
5728 struct intel_digital_port *intel_dig_port;
5729
5730 switch (intel_encoder->type) {
5731 case INTEL_OUTPUT_UNKNOWN:
651174a4
ID
5732 case INTEL_OUTPUT_HDMI:
5733 /*
5734 * Only DDI platforms should ever use these output types.
5735 * We can get here after the HDMI detect code has already set
5736 * the type of the shared encoder. Since we can't be sure
5737 * what's the status of the given connectors, play safe and
5738 * run the DP detection too.
5739 */
4f8036a2 5740 WARN_ON_ONCE(!HAS_DDI(dev_priv));
cca0502b 5741 case INTEL_OUTPUT_DP:
25f78f58
VS
5742 case INTEL_OUTPUT_EDP:
5743 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5744 return port_to_aux_power_domain(intel_dig_port->port);
5745 case INTEL_OUTPUT_DP_MST:
5746 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5747 return port_to_aux_power_domain(intel_dig_port->port);
5748 default:
b9fec167 5749 MISSING_CASE(intel_encoder->type);
25f78f58
VS
5750 return POWER_DOMAIN_AUX_A;
5751 }
5752}
5753
74bff5f9
ML
5754static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5755 struct intel_crtc_state *crtc_state)
77d22dca 5756{
319be8ae 5757 struct drm_device *dev = crtc->dev;
74bff5f9 5758 struct drm_encoder *encoder;
319be8ae
ID
5759 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5760 enum pipe pipe = intel_crtc->pipe;
77d22dca 5761 unsigned long mask;
74bff5f9 5762 enum transcoder transcoder = crtc_state->cpu_transcoder;
77d22dca 5763
74bff5f9 5764 if (!crtc_state->base.active)
292b990e
ML
5765 return 0;
5766
77d22dca
ID
5767 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5768 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
74bff5f9
ML
5769 if (crtc_state->pch_pfit.enabled ||
5770 crtc_state->pch_pfit.force_thru)
77d22dca
ID
5771 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5772
74bff5f9
ML
5773 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5774 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5775
319be8ae 5776 mask |= BIT(intel_display_port_power_domain(intel_encoder));
74bff5f9 5777 }
319be8ae 5778
15e7ec29
ML
5779 if (crtc_state->shared_dpll)
5780 mask |= BIT(POWER_DOMAIN_PLLS);
5781
77d22dca
ID
5782 return mask;
5783}
5784
74bff5f9
ML
5785static unsigned long
5786modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5787 struct intel_crtc_state *crtc_state)
77d22dca 5788{
fac5e23e 5789 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
292b990e
ML
5790 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5791 enum intel_display_power_domain domain;
5a21b665 5792 unsigned long domains, new_domains, old_domains;
77d22dca 5793
292b990e 5794 old_domains = intel_crtc->enabled_power_domains;
74bff5f9
ML
5795 intel_crtc->enabled_power_domains = new_domains =
5796 get_crtc_power_domains(crtc, crtc_state);
77d22dca 5797
5a21b665 5798 domains = new_domains & ~old_domains;
292b990e
ML
5799
5800 for_each_power_domain(domain, domains)
5801 intel_display_power_get(dev_priv, domain);
5802
5a21b665 5803 return old_domains & ~new_domains;
292b990e
ML
5804}
5805
5806static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5807 unsigned long domains)
5808{
5809 enum intel_display_power_domain domain;
5810
5811 for_each_power_domain(domain, domains)
5812 intel_display_power_put(dev_priv, domain);
5813}
77d22dca 5814
adafdc6f
MK
5815static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5816{
5817 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5818
5819 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5820 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5821 return max_cdclk_freq;
5822 else if (IS_CHERRYVIEW(dev_priv))
5823 return max_cdclk_freq*95/100;
5824 else if (INTEL_INFO(dev_priv)->gen < 4)
5825 return 2*max_cdclk_freq*90/100;
5826 else
5827 return max_cdclk_freq*90/100;
5828}
5829
b2045352
VS
5830static int skl_calc_cdclk(int max_pixclk, int vco);
5831
560a7ae4
DL
5832static void intel_update_max_cdclk(struct drm_device *dev)
5833{
fac5e23e 5834 struct drm_i915_private *dev_priv = to_i915(dev);
560a7ae4 5835
0853723b 5836 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
560a7ae4 5837 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
b2045352
VS
5838 int max_cdclk, vco;
5839
5840 vco = dev_priv->skl_preferred_vco_freq;
63911d72 5841 WARN_ON(vco != 8100000 && vco != 8640000);
560a7ae4 5842
b2045352
VS
5843 /*
5844 * Use the lower (vco 8640) cdclk values as a
5845 * first guess. skl_calc_cdclk() will correct it
5846 * if the preferred vco is 8100 instead.
5847 */
560a7ae4 5848 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
487ed2e4 5849 max_cdclk = 617143;
560a7ae4 5850 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
b2045352 5851 max_cdclk = 540000;
560a7ae4 5852 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
b2045352 5853 max_cdclk = 432000;
560a7ae4 5854 else
487ed2e4 5855 max_cdclk = 308571;
b2045352
VS
5856
5857 dev_priv->max_cdclk_freq = skl_calc_cdclk(max_cdclk, vco);
e2d214ae 5858 } else if (IS_BROXTON(dev_priv)) {
281c114f 5859 dev_priv->max_cdclk_freq = 624000;
8652744b 5860 } else if (IS_BROADWELL(dev_priv)) {
560a7ae4
DL
5861 /*
5862 * FIXME with extra cooling we can allow
5863 * 540 MHz for ULX and 675 Mhz for ULT.
5864 * How can we know if extra cooling is
5865 * available? PCI ID, VTB, something else?
5866 */
5867 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5868 dev_priv->max_cdclk_freq = 450000;
50a0bc90 5869 else if (IS_BDW_ULX(dev_priv))
560a7ae4 5870 dev_priv->max_cdclk_freq = 450000;
50a0bc90 5871 else if (IS_BDW_ULT(dev_priv))
560a7ae4
DL
5872 dev_priv->max_cdclk_freq = 540000;
5873 else
5874 dev_priv->max_cdclk_freq = 675000;
920a14b2 5875 } else if (IS_CHERRYVIEW(dev_priv)) {
0904deaf 5876 dev_priv->max_cdclk_freq = 320000;
11a914c2 5877 } else if (IS_VALLEYVIEW(dev_priv)) {
560a7ae4
DL
5878 dev_priv->max_cdclk_freq = 400000;
5879 } else {
5880 /* otherwise assume cdclk is fixed */
5881 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5882 }
5883
adafdc6f
MK
5884 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5885
560a7ae4
DL
5886 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5887 dev_priv->max_cdclk_freq);
adafdc6f
MK
5888
5889 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5890 dev_priv->max_dotclk_freq);
560a7ae4
DL
5891}
5892
5893static void intel_update_cdclk(struct drm_device *dev)
5894{
fac5e23e 5895 struct drm_i915_private *dev_priv = to_i915(dev);
560a7ae4
DL
5896
5897 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
2f2a121a 5898
83d7c81f 5899 if (INTEL_GEN(dev_priv) >= 9)
709e05c3
VS
5900 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz, VCO: %d kHz, ref: %d kHz\n",
5901 dev_priv->cdclk_freq, dev_priv->cdclk_pll.vco,
5902 dev_priv->cdclk_pll.ref);
2f2a121a
VS
5903 else
5904 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5905 dev_priv->cdclk_freq);
560a7ae4
DL
5906
5907 /*
b5d99ff9
VS
5908 * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
5909 * Programmng [sic] note: bit[9:2] should be programmed to the number
5910 * of cdclk that generates 4MHz reference clock freq which is used to
5911 * generate GMBus clock. This will vary with the cdclk freq.
560a7ae4 5912 */
b5d99ff9 5913 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
560a7ae4 5914 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
560a7ae4
DL
5915}
5916
92891e45
VS
5917/* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5918static int skl_cdclk_decimal(int cdclk)
5919{
5920 return DIV_ROUND_CLOSEST(cdclk - 1000, 500);
5921}
5922
5f199dfa
VS
5923static int bxt_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
5924{
5925 int ratio;
5926
5927 if (cdclk == dev_priv->cdclk_pll.ref)
5928 return 0;
5929
5930 switch (cdclk) {
5931 default:
5932 MISSING_CASE(cdclk);
5933 case 144000:
5934 case 288000:
5935 case 384000:
5936 case 576000:
5937 ratio = 60;
5938 break;
5939 case 624000:
5940 ratio = 65;
5941 break;
5942 }
5943
5944 return dev_priv->cdclk_pll.ref * ratio;
5945}
5946
2b73001e
VS
5947static void bxt_de_pll_disable(struct drm_i915_private *dev_priv)
5948{
5949 I915_WRITE(BXT_DE_PLL_ENABLE, 0);
5950
5951 /* Timeout 200us */
95cac283
CW
5952 if (intel_wait_for_register(dev_priv,
5953 BXT_DE_PLL_ENABLE, BXT_DE_PLL_LOCK, 0,
5954 1))
2b73001e 5955 DRM_ERROR("timeout waiting for DE PLL unlock\n");
83d7c81f
VS
5956
5957 dev_priv->cdclk_pll.vco = 0;
2b73001e
VS
5958}
5959
5f199dfa 5960static void bxt_de_pll_enable(struct drm_i915_private *dev_priv, int vco)
2b73001e 5961{
5f199dfa 5962 int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk_pll.ref);
2b73001e
VS
5963 u32 val;
5964
5965 val = I915_READ(BXT_DE_PLL_CTL);
5966 val &= ~BXT_DE_PLL_RATIO_MASK;
5f199dfa 5967 val |= BXT_DE_PLL_RATIO(ratio);
2b73001e
VS
5968 I915_WRITE(BXT_DE_PLL_CTL, val);
5969
5970 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5971
5972 /* Timeout 200us */
e084e1b9
CW
5973 if (intel_wait_for_register(dev_priv,
5974 BXT_DE_PLL_ENABLE,
5975 BXT_DE_PLL_LOCK,
5976 BXT_DE_PLL_LOCK,
5977 1))
2b73001e 5978 DRM_ERROR("timeout waiting for DE PLL lock\n");
83d7c81f 5979
5f199dfa 5980 dev_priv->cdclk_pll.vco = vco;
2b73001e
VS
5981}
5982
324513c0 5983static void bxt_set_cdclk(struct drm_i915_private *dev_priv, int cdclk)
f8437dd1 5984{
5f199dfa
VS
5985 u32 val, divider;
5986 int vco, ret;
f8437dd1 5987
5f199dfa
VS
5988 vco = bxt_de_pll_vco(dev_priv, cdclk);
5989
5990 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
5991
5992 /* cdclk = vco / 2 / div{1,1.5,2,4} */
5993 switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
5994 case 8:
f8437dd1 5995 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
f8437dd1 5996 break;
5f199dfa 5997 case 4:
f8437dd1 5998 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
f8437dd1 5999 break;
5f199dfa 6000 case 3:
f8437dd1 6001 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
f8437dd1 6002 break;
5f199dfa 6003 case 2:
f8437dd1 6004 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
f8437dd1
VK
6005 break;
6006 default:
5f199dfa
VS
6007 WARN_ON(cdclk != dev_priv->cdclk_pll.ref);
6008 WARN_ON(vco != 0);
f8437dd1 6009
5f199dfa
VS
6010 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
6011 break;
f8437dd1
VK
6012 }
6013
f8437dd1 6014 /* Inform power controller of upcoming frequency change */
5f199dfa 6015 mutex_lock(&dev_priv->rps.hw_lock);
f8437dd1
VK
6016 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
6017 0x80000000);
6018 mutex_unlock(&dev_priv->rps.hw_lock);
6019
6020 if (ret) {
6021 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
9ef56154 6022 ret, cdclk);
f8437dd1
VK
6023 return;
6024 }
6025
5f199dfa
VS
6026 if (dev_priv->cdclk_pll.vco != 0 &&
6027 dev_priv->cdclk_pll.vco != vco)
2b73001e 6028 bxt_de_pll_disable(dev_priv);
f8437dd1 6029
5f199dfa
VS
6030 if (dev_priv->cdclk_pll.vco != vco)
6031 bxt_de_pll_enable(dev_priv, vco);
f8437dd1 6032
5f199dfa
VS
6033 val = divider | skl_cdclk_decimal(cdclk);
6034 /*
6035 * FIXME if only the cd2x divider needs changing, it could be done
6036 * without shutting off the pipe (if only one pipe is active).
6037 */
6038 val |= BXT_CDCLK_CD2X_PIPE_NONE;
6039 /*
6040 * Disable SSA Precharge when CD clock frequency < 500 MHz,
6041 * enable otherwise.
6042 */
6043 if (cdclk >= 500000)
6044 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
6045 I915_WRITE(CDCLK_CTL, val);
f8437dd1
VK
6046
6047 mutex_lock(&dev_priv->rps.hw_lock);
6048 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
9ef56154 6049 DIV_ROUND_UP(cdclk, 25000));
f8437dd1
VK
6050 mutex_unlock(&dev_priv->rps.hw_lock);
6051
6052 if (ret) {
6053 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
9ef56154 6054 ret, cdclk);
f8437dd1
VK
6055 return;
6056 }
6057
91c8a326 6058 intel_update_cdclk(&dev_priv->drm);
f8437dd1
VK
6059}
6060
d66a2194 6061static void bxt_sanitize_cdclk(struct drm_i915_private *dev_priv)
f8437dd1 6062{
d66a2194
ID
6063 u32 cdctl, expected;
6064
91c8a326 6065 intel_update_cdclk(&dev_priv->drm);
f8437dd1 6066
d66a2194
ID
6067 if (dev_priv->cdclk_pll.vco == 0 ||
6068 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
6069 goto sanitize;
6070
6071 /* DPLL okay; verify the cdclock
6072 *
6073 * Some BIOS versions leave an incorrect decimal frequency value and
6074 * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
6075 * so sanitize this register.
6076 */
6077 cdctl = I915_READ(CDCLK_CTL);
6078 /*
6079 * Let's ignore the pipe field, since BIOS could have configured the
6080 * dividers both synching to an active pipe, or asynchronously
6081 * (PIPE_NONE).
6082 */
6083 cdctl &= ~BXT_CDCLK_CD2X_PIPE_NONE;
6084
6085 expected = (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) |
6086 skl_cdclk_decimal(dev_priv->cdclk_freq);
6087 /*
6088 * Disable SSA Precharge when CD clock frequency < 500 MHz,
6089 * enable otherwise.
6090 */
6091 if (dev_priv->cdclk_freq >= 500000)
6092 expected |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
6093
6094 if (cdctl == expected)
6095 /* All well; nothing to sanitize */
6096 return;
6097
6098sanitize:
6099 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
6100
6101 /* force cdclk programming */
6102 dev_priv->cdclk_freq = 0;
6103
6104 /* force full PLL disable + enable */
6105 dev_priv->cdclk_pll.vco = -1;
6106}
6107
324513c0 6108void bxt_init_cdclk(struct drm_i915_private *dev_priv)
d66a2194
ID
6109{
6110 bxt_sanitize_cdclk(dev_priv);
6111
6112 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0)
089c6fd5 6113 return;
c2e001ef 6114
f8437dd1
VK
6115 /*
6116 * FIXME:
6117 * - The initial CDCLK needs to be read from VBT.
6118 * Need to make this change after VBT has changes for BXT.
f8437dd1 6119 */
324513c0 6120 bxt_set_cdclk(dev_priv, bxt_calc_cdclk(0));
f8437dd1
VK
6121}
6122
324513c0 6123void bxt_uninit_cdclk(struct drm_i915_private *dev_priv)
f8437dd1 6124{
324513c0 6125 bxt_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref);
f8437dd1
VK
6126}
6127
a8ca4934
VS
6128static int skl_calc_cdclk(int max_pixclk, int vco)
6129{
63911d72 6130 if (vco == 8640000) {
a8ca4934 6131 if (max_pixclk > 540000)
487ed2e4 6132 return 617143;
a8ca4934
VS
6133 else if (max_pixclk > 432000)
6134 return 540000;
487ed2e4 6135 else if (max_pixclk > 308571)
a8ca4934
VS
6136 return 432000;
6137 else
487ed2e4 6138 return 308571;
a8ca4934 6139 } else {
a8ca4934
VS
6140 if (max_pixclk > 540000)
6141 return 675000;
6142 else if (max_pixclk > 450000)
6143 return 540000;
6144 else if (max_pixclk > 337500)
6145 return 450000;
6146 else
6147 return 337500;
6148 }
6149}
6150
ea61791e
VS
6151static void
6152skl_dpll0_update(struct drm_i915_private *dev_priv)
5d96d8af 6153{
ea61791e 6154 u32 val;
5d96d8af 6155
709e05c3 6156 dev_priv->cdclk_pll.ref = 24000;
1c3f7700 6157 dev_priv->cdclk_pll.vco = 0;
709e05c3 6158
ea61791e 6159 val = I915_READ(LCPLL1_CTL);
1c3f7700 6160 if ((val & LCPLL_PLL_ENABLE) == 0)
ea61791e 6161 return;
5d96d8af 6162
1c3f7700
ID
6163 if (WARN_ON((val & LCPLL_PLL_LOCK) == 0))
6164 return;
9f7eb31a 6165
ea61791e
VS
6166 val = I915_READ(DPLL_CTRL1);
6167
1c3f7700
ID
6168 if (WARN_ON((val & (DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) |
6169 DPLL_CTRL1_SSC(SKL_DPLL0) |
6170 DPLL_CTRL1_OVERRIDE(SKL_DPLL0))) !=
6171 DPLL_CTRL1_OVERRIDE(SKL_DPLL0)))
6172 return;
9f7eb31a 6173
ea61791e
VS
6174 switch (val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) {
6175 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0):
6176 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, SKL_DPLL0):
6177 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, SKL_DPLL0):
6178 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, SKL_DPLL0):
63911d72 6179 dev_priv->cdclk_pll.vco = 8100000;
ea61791e
VS
6180 break;
6181 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0):
6182 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160, SKL_DPLL0):
63911d72 6183 dev_priv->cdclk_pll.vco = 8640000;
ea61791e
VS
6184 break;
6185 default:
6186 MISSING_CASE(val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
ea61791e
VS
6187 break;
6188 }
5d96d8af
DL
6189}
6190
b2045352
VS
6191void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv, int vco)
6192{
6193 bool changed = dev_priv->skl_preferred_vco_freq != vco;
6194
6195 dev_priv->skl_preferred_vco_freq = vco;
6196
6197 if (changed)
91c8a326 6198 intel_update_max_cdclk(&dev_priv->drm);
b2045352
VS
6199}
6200
5d96d8af 6201static void
3861fc60 6202skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
5d96d8af 6203{
a8ca4934 6204 int min_cdclk = skl_calc_cdclk(0, vco);
5d96d8af
DL
6205 u32 val;
6206
63911d72 6207 WARN_ON(vco != 8100000 && vco != 8640000);
b2045352 6208
5d96d8af 6209 /* select the minimum CDCLK before enabling DPLL 0 */
9ef56154 6210 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_cdclk);
5d96d8af
DL
6211 I915_WRITE(CDCLK_CTL, val);
6212 POSTING_READ(CDCLK_CTL);
6213
6214 /*
6215 * We always enable DPLL0 with the lowest link rate possible, but still
6216 * taking into account the VCO required to operate the eDP panel at the
6217 * desired frequency. The usual DP link rates operate with a VCO of
6218 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
6219 * The modeset code is responsible for the selection of the exact link
6220 * rate later on, with the constraint of choosing a frequency that
a8ca4934 6221 * works with vco.
5d96d8af
DL
6222 */
6223 val = I915_READ(DPLL_CTRL1);
6224
6225 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
6226 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
6227 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
63911d72 6228 if (vco == 8640000)
5d96d8af
DL
6229 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
6230 SKL_DPLL0);
6231 else
6232 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
6233 SKL_DPLL0);
6234
6235 I915_WRITE(DPLL_CTRL1, val);
6236 POSTING_READ(DPLL_CTRL1);
6237
6238 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
6239
e24ca054
CW
6240 if (intel_wait_for_register(dev_priv,
6241 LCPLL1_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
6242 5))
5d96d8af 6243 DRM_ERROR("DPLL0 not locked\n");
1cd593e0 6244
63911d72 6245 dev_priv->cdclk_pll.vco = vco;
b2045352
VS
6246
6247 /* We'll want to keep using the current vco from now on. */
6248 skl_set_preferred_cdclk_vco(dev_priv, vco);
5d96d8af
DL
6249}
6250
430e05de
VS
6251static void
6252skl_dpll0_disable(struct drm_i915_private *dev_priv)
6253{
6254 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
8ad32a05
CW
6255 if (intel_wait_for_register(dev_priv,
6256 LCPLL1_CTL, LCPLL_PLL_LOCK, 0,
6257 1))
430e05de 6258 DRM_ERROR("Couldn't disable DPLL0\n");
1cd593e0 6259
63911d72 6260 dev_priv->cdclk_pll.vco = 0;
430e05de
VS
6261}
6262
5d96d8af
DL
6263static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
6264{
6265 int ret;
6266 u32 val;
6267
6268 /* inform PCU we want to change CDCLK */
6269 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
6270 mutex_lock(&dev_priv->rps.hw_lock);
6271 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
6272 mutex_unlock(&dev_priv->rps.hw_lock);
6273
6274 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
6275}
6276
6277static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
6278{
848496e5 6279 return _wait_for(skl_cdclk_pcu_ready(dev_priv), 3000, 10) == 0;
5d96d8af
DL
6280}
6281
1cd593e0 6282static void skl_set_cdclk(struct drm_i915_private *dev_priv, int cdclk, int vco)
5d96d8af 6283{
91c8a326 6284 struct drm_device *dev = &dev_priv->drm;
5d96d8af
DL
6285 u32 freq_select, pcu_ack;
6286
1cd593e0
VS
6287 WARN_ON((cdclk == 24000) != (vco == 0));
6288
63911d72 6289 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
5d96d8af
DL
6290
6291 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
6292 DRM_ERROR("failed to inform PCU about cdclk change\n");
6293 return;
6294 }
6295
6296 /* set CDCLK_CTL */
9ef56154 6297 switch (cdclk) {
5d96d8af
DL
6298 case 450000:
6299 case 432000:
6300 freq_select = CDCLK_FREQ_450_432;
6301 pcu_ack = 1;
6302 break;
6303 case 540000:
6304 freq_select = CDCLK_FREQ_540;
6305 pcu_ack = 2;
6306 break;
487ed2e4 6307 case 308571:
5d96d8af
DL
6308 case 337500:
6309 default:
6310 freq_select = CDCLK_FREQ_337_308;
6311 pcu_ack = 0;
6312 break;
487ed2e4 6313 case 617143:
5d96d8af
DL
6314 case 675000:
6315 freq_select = CDCLK_FREQ_675_617;
6316 pcu_ack = 3;
6317 break;
6318 }
6319
63911d72
VS
6320 if (dev_priv->cdclk_pll.vco != 0 &&
6321 dev_priv->cdclk_pll.vco != vco)
1cd593e0
VS
6322 skl_dpll0_disable(dev_priv);
6323
63911d72 6324 if (dev_priv->cdclk_pll.vco != vco)
1cd593e0
VS
6325 skl_dpll0_enable(dev_priv, vco);
6326
9ef56154 6327 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(cdclk));
5d96d8af
DL
6328 POSTING_READ(CDCLK_CTL);
6329
6330 /* inform PCU of the change */
6331 mutex_lock(&dev_priv->rps.hw_lock);
6332 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
6333 mutex_unlock(&dev_priv->rps.hw_lock);
560a7ae4
DL
6334
6335 intel_update_cdclk(dev);
5d96d8af
DL
6336}
6337
9f7eb31a
VS
6338static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
6339
5d96d8af
DL
6340void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
6341{
709e05c3 6342 skl_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref, 0);
5d96d8af
DL
6343}
6344
6345void skl_init_cdclk(struct drm_i915_private *dev_priv)
6346{
9f7eb31a
VS
6347 int cdclk, vco;
6348
6349 skl_sanitize_cdclk(dev_priv);
5d96d8af 6350
63911d72 6351 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0) {
9f7eb31a
VS
6352 /*
6353 * Use the current vco as our initial
6354 * guess as to what the preferred vco is.
6355 */
6356 if (dev_priv->skl_preferred_vco_freq == 0)
6357 skl_set_preferred_cdclk_vco(dev_priv,
63911d72 6358 dev_priv->cdclk_pll.vco);
70c2c184 6359 return;
1cd593e0 6360 }
5d96d8af 6361
70c2c184
VS
6362 vco = dev_priv->skl_preferred_vco_freq;
6363 if (vco == 0)
63911d72 6364 vco = 8100000;
70c2c184 6365 cdclk = skl_calc_cdclk(0, vco);
5d96d8af 6366
70c2c184 6367 skl_set_cdclk(dev_priv, cdclk, vco);
5d96d8af
DL
6368}
6369
9f7eb31a 6370static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
c73666f3 6371{
09492498 6372 uint32_t cdctl, expected;
c73666f3 6373
f1b391a5
SK
6374 /*
6375 * check if the pre-os intialized the display
6376 * There is SWF18 scratchpad register defined which is set by the
6377 * pre-os which can be used by the OS drivers to check the status
6378 */
6379 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
6380 goto sanitize;
6381
91c8a326 6382 intel_update_cdclk(&dev_priv->drm);
c73666f3 6383 /* Is PLL enabled and locked ? */
1c3f7700
ID
6384 if (dev_priv->cdclk_pll.vco == 0 ||
6385 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
c73666f3
SK
6386 goto sanitize;
6387
6388 /* DPLL okay; verify the cdclock
6389 *
6390 * Noticed in some instances that the freq selection is correct but
6391 * decimal part is programmed wrong from BIOS where pre-os does not
6392 * enable display. Verify the same as well.
6393 */
09492498
VS
6394 cdctl = I915_READ(CDCLK_CTL);
6395 expected = (cdctl & CDCLK_FREQ_SEL_MASK) |
6396 skl_cdclk_decimal(dev_priv->cdclk_freq);
6397 if (cdctl == expected)
c73666f3 6398 /* All well; nothing to sanitize */
9f7eb31a 6399 return;
c89e39f3 6400
9f7eb31a
VS
6401sanitize:
6402 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
c73666f3 6403
9f7eb31a
VS
6404 /* force cdclk programming */
6405 dev_priv->cdclk_freq = 0;
6406 /* force full PLL disable + enable */
63911d72 6407 dev_priv->cdclk_pll.vco = -1;
c73666f3
SK
6408}
6409
30a970c6
JB
6410/* Adjust CDclk dividers to allow high res or save power if possible */
6411static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
6412{
fac5e23e 6413 struct drm_i915_private *dev_priv = to_i915(dev);
30a970c6
JB
6414 u32 val, cmd;
6415
164dfd28
VK
6416 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
6417 != dev_priv->cdclk_freq);
d60c4473 6418
dfcab17e 6419 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 6420 cmd = 2;
dfcab17e 6421 else if (cdclk == 266667)
30a970c6
JB
6422 cmd = 1;
6423 else
6424 cmd = 0;
6425
6426 mutex_lock(&dev_priv->rps.hw_lock);
6427 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6428 val &= ~DSPFREQGUAR_MASK;
6429 val |= (cmd << DSPFREQGUAR_SHIFT);
6430 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6431 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6432 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
6433 50)) {
6434 DRM_ERROR("timed out waiting for CDclk change\n");
6435 }
6436 mutex_unlock(&dev_priv->rps.hw_lock);
6437
54433e91
VS
6438 mutex_lock(&dev_priv->sb_lock);
6439
dfcab17e 6440 if (cdclk == 400000) {
6bcda4f0 6441 u32 divider;
30a970c6 6442
6bcda4f0 6443 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6 6444
30a970c6
JB
6445 /* adjust cdclk divider */
6446 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
87d5d259 6447 val &= ~CCK_FREQUENCY_VALUES;
30a970c6
JB
6448 val |= divider;
6449 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
6450
6451 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
87d5d259 6452 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
a877e801
VS
6453 50))
6454 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
6455 }
6456
30a970c6
JB
6457 /* adjust self-refresh exit latency value */
6458 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
6459 val &= ~0x7f;
6460
6461 /*
6462 * For high bandwidth configs, we set a higher latency in the bunit
6463 * so that the core display fetch happens in time to avoid underruns.
6464 */
dfcab17e 6465 if (cdclk == 400000)
30a970c6
JB
6466 val |= 4500 / 250; /* 4.5 usec */
6467 else
6468 val |= 3000 / 250; /* 3.0 usec */
6469 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
54433e91 6470
a580516d 6471 mutex_unlock(&dev_priv->sb_lock);
30a970c6 6472
b6283055 6473 intel_update_cdclk(dev);
30a970c6
JB
6474}
6475
383c5a6a
VS
6476static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
6477{
fac5e23e 6478 struct drm_i915_private *dev_priv = to_i915(dev);
383c5a6a
VS
6479 u32 val, cmd;
6480
164dfd28
VK
6481 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
6482 != dev_priv->cdclk_freq);
383c5a6a
VS
6483
6484 switch (cdclk) {
383c5a6a
VS
6485 case 333333:
6486 case 320000:
383c5a6a 6487 case 266667:
383c5a6a 6488 case 200000:
383c5a6a
VS
6489 break;
6490 default:
5f77eeb0 6491 MISSING_CASE(cdclk);
383c5a6a
VS
6492 return;
6493 }
6494
9d0d3fda
VS
6495 /*
6496 * Specs are full of misinformation, but testing on actual
6497 * hardware has shown that we just need to write the desired
6498 * CCK divider into the Punit register.
6499 */
6500 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
6501
383c5a6a
VS
6502 mutex_lock(&dev_priv->rps.hw_lock);
6503 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6504 val &= ~DSPFREQGUAR_MASK_CHV;
6505 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
6506 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6507 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6508 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
6509 50)) {
6510 DRM_ERROR("timed out waiting for CDclk change\n");
6511 }
6512 mutex_unlock(&dev_priv->rps.hw_lock);
6513
b6283055 6514 intel_update_cdclk(dev);
383c5a6a
VS
6515}
6516
30a970c6
JB
6517static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
6518 int max_pixclk)
6519{
6bcda4f0 6520 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
6cca3195 6521 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
29dc7ef3 6522
30a970c6
JB
6523 /*
6524 * Really only a few cases to deal with, as only 4 CDclks are supported:
6525 * 200MHz
6526 * 267MHz
29dc7ef3 6527 * 320/333MHz (depends on HPLL freq)
6cca3195
VS
6528 * 400MHz (VLV only)
6529 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6530 * of the lower bin and adjust if needed.
e37c67a1
VS
6531 *
6532 * We seem to get an unstable or solid color picture at 200MHz.
6533 * Not sure what's wrong. For now use 200MHz only when all pipes
6534 * are off.
30a970c6 6535 */
6cca3195
VS
6536 if (!IS_CHERRYVIEW(dev_priv) &&
6537 max_pixclk > freq_320*limit/100)
dfcab17e 6538 return 400000;
6cca3195 6539 else if (max_pixclk > 266667*limit/100)
29dc7ef3 6540 return freq_320;
e37c67a1 6541 else if (max_pixclk > 0)
dfcab17e 6542 return 266667;
e37c67a1
VS
6543 else
6544 return 200000;
30a970c6
JB
6545}
6546
324513c0 6547static int bxt_calc_cdclk(int max_pixclk)
f8437dd1 6548{
760e1477 6549 if (max_pixclk > 576000)
f8437dd1 6550 return 624000;
760e1477 6551 else if (max_pixclk > 384000)
f8437dd1 6552 return 576000;
760e1477 6553 else if (max_pixclk > 288000)
f8437dd1 6554 return 384000;
760e1477 6555 else if (max_pixclk > 144000)
f8437dd1
VK
6556 return 288000;
6557 else
6558 return 144000;
6559}
6560
e8788cbc 6561/* Compute the max pixel clock for new configuration. */
a821fc46
ACO
6562static int intel_mode_max_pixclk(struct drm_device *dev,
6563 struct drm_atomic_state *state)
30a970c6 6564{
565602d7 6565 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fac5e23e 6566 struct drm_i915_private *dev_priv = to_i915(dev);
565602d7
ML
6567 struct drm_crtc *crtc;
6568 struct drm_crtc_state *crtc_state;
6569 unsigned max_pixclk = 0, i;
6570 enum pipe pipe;
30a970c6 6571
565602d7
ML
6572 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6573 sizeof(intel_state->min_pixclk));
304603f4 6574
565602d7
ML
6575 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6576 int pixclk = 0;
6577
6578 if (crtc_state->enable)
6579 pixclk = crtc_state->adjusted_mode.crtc_clock;
304603f4 6580
565602d7 6581 intel_state->min_pixclk[i] = pixclk;
30a970c6
JB
6582 }
6583
565602d7
ML
6584 for_each_pipe(dev_priv, pipe)
6585 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6586
30a970c6
JB
6587 return max_pixclk;
6588}
6589
27c329ed 6590static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
30a970c6 6591{
27c329ed 6592 struct drm_device *dev = state->dev;
fac5e23e 6593 struct drm_i915_private *dev_priv = to_i915(dev);
27c329ed 6594 int max_pixclk = intel_mode_max_pixclk(dev, state);
1a617b77
ML
6595 struct intel_atomic_state *intel_state =
6596 to_intel_atomic_state(state);
30a970c6 6597
1a617b77 6598 intel_state->cdclk = intel_state->dev_cdclk =
27c329ed 6599 valleyview_calc_cdclk(dev_priv, max_pixclk);
0a9ab303 6600
1a617b77
ML
6601 if (!intel_state->active_crtcs)
6602 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6603
27c329ed
ML
6604 return 0;
6605}
304603f4 6606
324513c0 6607static int bxt_modeset_calc_cdclk(struct drm_atomic_state *state)
27c329ed 6608{
4e5ca60f 6609 int max_pixclk = ilk_max_pixel_rate(state);
1a617b77
ML
6610 struct intel_atomic_state *intel_state =
6611 to_intel_atomic_state(state);
85a96e7a 6612
1a617b77 6613 intel_state->cdclk = intel_state->dev_cdclk =
324513c0 6614 bxt_calc_cdclk(max_pixclk);
85a96e7a 6615
1a617b77 6616 if (!intel_state->active_crtcs)
324513c0 6617 intel_state->dev_cdclk = bxt_calc_cdclk(0);
1a617b77 6618
27c329ed 6619 return 0;
30a970c6
JB
6620}
6621
1e69cd74
VS
6622static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6623{
6624 unsigned int credits, default_credits;
6625
6626 if (IS_CHERRYVIEW(dev_priv))
6627 default_credits = PFI_CREDIT(12);
6628 else
6629 default_credits = PFI_CREDIT(8);
6630
bfa7df01 6631 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
1e69cd74
VS
6632 /* CHV suggested value is 31 or 63 */
6633 if (IS_CHERRYVIEW(dev_priv))
fcc0008f 6634 credits = PFI_CREDIT_63;
1e69cd74
VS
6635 else
6636 credits = PFI_CREDIT(15);
6637 } else {
6638 credits = default_credits;
6639 }
6640
6641 /*
6642 * WA - write default credits before re-programming
6643 * FIXME: should we also set the resend bit here?
6644 */
6645 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6646 default_credits);
6647
6648 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6649 credits | PFI_CREDIT_RESEND);
6650
6651 /*
6652 * FIXME is this guaranteed to clear
6653 * immediately or should we poll for it?
6654 */
6655 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6656}
6657
27c329ed 6658static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
30a970c6 6659{
a821fc46 6660 struct drm_device *dev = old_state->dev;
fac5e23e 6661 struct drm_i915_private *dev_priv = to_i915(dev);
1a617b77
ML
6662 struct intel_atomic_state *old_intel_state =
6663 to_intel_atomic_state(old_state);
6664 unsigned req_cdclk = old_intel_state->dev_cdclk;
30a970c6 6665
27c329ed
ML
6666 /*
6667 * FIXME: We can end up here with all power domains off, yet
6668 * with a CDCLK frequency other than the minimum. To account
6669 * for this take the PIPE-A power domain, which covers the HW
6670 * blocks needed for the following programming. This can be
6671 * removed once it's guaranteed that we get here either with
6672 * the minimum CDCLK set, or the required power domains
6673 * enabled.
6674 */
6675 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
738c05c0 6676
920a14b2 6677 if (IS_CHERRYVIEW(dev_priv))
27c329ed
ML
6678 cherryview_set_cdclk(dev, req_cdclk);
6679 else
6680 valleyview_set_cdclk(dev, req_cdclk);
738c05c0 6681
27c329ed 6682 vlv_program_pfi_credits(dev_priv);
1e69cd74 6683
27c329ed 6684 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
30a970c6
JB
6685}
6686
4a806558
ML
6687static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
6688 struct drm_atomic_state *old_state)
89b667f8 6689{
4a806558 6690 struct drm_crtc *crtc = pipe_config->base.crtc;
89b667f8 6691 struct drm_device *dev = crtc->dev;
a72e4c9f 6692 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8 6693 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
89b667f8 6694 int pipe = intel_crtc->pipe;
89b667f8 6695
53d9f4e9 6696 if (WARN_ON(intel_crtc->active))
89b667f8
JB
6697 return;
6698
37a5650b 6699 if (intel_crtc_has_dp_encoder(intel_crtc->config))
fe3cd48d 6700 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6701
6702 intel_set_pipe_timings(intel_crtc);
bc58be60 6703 intel_set_pipe_src_size(intel_crtc);
5b18e57c 6704
920a14b2 6705 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
fac5e23e 6706 struct drm_i915_private *dev_priv = to_i915(dev);
c14b0485
VS
6707
6708 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6709 I915_WRITE(CHV_CANVAS(pipe), 0);
6710 }
6711
5b18e57c
DV
6712 i9xx_set_pipeconf(intel_crtc);
6713
89b667f8 6714 intel_crtc->active = true;
89b667f8 6715
a72e4c9f 6716 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6717
fd6bbda9 6718 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
89b667f8 6719
920a14b2 6720 if (IS_CHERRYVIEW(dev_priv)) {
cd2d34d9
VS
6721 chv_prepare_pll(intel_crtc, intel_crtc->config);
6722 chv_enable_pll(intel_crtc, intel_crtc->config);
6723 } else {
6724 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6725 vlv_enable_pll(intel_crtc, intel_crtc->config);
9d556c99 6726 }
89b667f8 6727
fd6bbda9 6728 intel_encoders_pre_enable(crtc, pipe_config, old_state);
89b667f8 6729
2dd24552
JB
6730 i9xx_pfit_enable(intel_crtc);
6731
b95c5321 6732 intel_color_load_luts(&pipe_config->base);
63cbb074 6733
caed361d 6734 intel_update_watermarks(crtc);
e1fdc473 6735 intel_enable_pipe(intel_crtc);
be6a6f8e 6736
4b3a9526
VS
6737 assert_vblank_disabled(crtc);
6738 drm_crtc_vblank_on(crtc);
6739
fd6bbda9 6740 intel_encoders_enable(crtc, pipe_config, old_state);
89b667f8
JB
6741}
6742
f13c2ef3
DV
6743static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6744{
6745 struct drm_device *dev = crtc->base.dev;
fac5e23e 6746 struct drm_i915_private *dev_priv = to_i915(dev);
f13c2ef3 6747
6e3c9717
ACO
6748 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6749 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
f13c2ef3
DV
6750}
6751
4a806558
ML
6752static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
6753 struct drm_atomic_state *old_state)
79e53945 6754{
4a806558 6755 struct drm_crtc *crtc = pipe_config->base.crtc;
79e53945 6756 struct drm_device *dev = crtc->dev;
a72e4c9f 6757 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 6758 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cd2d34d9 6759 enum pipe pipe = intel_crtc->pipe;
79e53945 6760
53d9f4e9 6761 if (WARN_ON(intel_crtc->active))
f7abfe8b
CW
6762 return;
6763
f13c2ef3
DV
6764 i9xx_set_pll_dividers(intel_crtc);
6765
37a5650b 6766 if (intel_crtc_has_dp_encoder(intel_crtc->config))
fe3cd48d 6767 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6768
6769 intel_set_pipe_timings(intel_crtc);
bc58be60 6770 intel_set_pipe_src_size(intel_crtc);
5b18e57c 6771
5b18e57c
DV
6772 i9xx_set_pipeconf(intel_crtc);
6773
f7abfe8b 6774 intel_crtc->active = true;
6b383a7f 6775
4a3436e8 6776 if (!IS_GEN2(dev))
a72e4c9f 6777 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6778
fd6bbda9 6779 intel_encoders_pre_enable(crtc, pipe_config, old_state);
9d6d9f19 6780
f6736a1a
DV
6781 i9xx_enable_pll(intel_crtc);
6782
2dd24552
JB
6783 i9xx_pfit_enable(intel_crtc);
6784
b95c5321 6785 intel_color_load_luts(&pipe_config->base);
63cbb074 6786
f37fcc2a 6787 intel_update_watermarks(crtc);
e1fdc473 6788 intel_enable_pipe(intel_crtc);
be6a6f8e 6789
4b3a9526
VS
6790 assert_vblank_disabled(crtc);
6791 drm_crtc_vblank_on(crtc);
6792
fd6bbda9 6793 intel_encoders_enable(crtc, pipe_config, old_state);
0b8765c6 6794}
79e53945 6795
87476d63
DV
6796static void i9xx_pfit_disable(struct intel_crtc *crtc)
6797{
6798 struct drm_device *dev = crtc->base.dev;
fac5e23e 6799 struct drm_i915_private *dev_priv = to_i915(dev);
87476d63 6800
6e3c9717 6801 if (!crtc->config->gmch_pfit.control)
328d8e82 6802 return;
87476d63 6803
328d8e82 6804 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 6805
328d8e82
DV
6806 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6807 I915_READ(PFIT_CONTROL));
6808 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
6809}
6810
4a806558
ML
6811static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
6812 struct drm_atomic_state *old_state)
0b8765c6 6813{
4a806558 6814 struct drm_crtc *crtc = old_crtc_state->base.crtc;
0b8765c6 6815 struct drm_device *dev = crtc->dev;
fac5e23e 6816 struct drm_i915_private *dev_priv = to_i915(dev);
0b8765c6
JB
6817 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6818 int pipe = intel_crtc->pipe;
ef9c3aee 6819
6304cd91
VS
6820 /*
6821 * On gen2 planes are double buffered but the pipe isn't, so we must
6822 * wait for planes to fully turn off before disabling the pipe.
6823 */
90e83e53
ACO
6824 if (IS_GEN2(dev))
6825 intel_wait_for_vblank(dev, pipe);
6304cd91 6826
fd6bbda9 6827 intel_encoders_disable(crtc, old_crtc_state, old_state);
4b3a9526 6828
f9b61ff6
DV
6829 drm_crtc_vblank_off(crtc);
6830 assert_vblank_disabled(crtc);
6831
575f7ab7 6832 intel_disable_pipe(intel_crtc);
24a1f16d 6833
87476d63 6834 i9xx_pfit_disable(intel_crtc);
24a1f16d 6835
fd6bbda9 6836 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
89b667f8 6837
d7edc4e5 6838 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
920a14b2 6839 if (IS_CHERRYVIEW(dev_priv))
076ed3b2 6840 chv_disable_pll(dev_priv, pipe);
11a914c2 6841 else if (IS_VALLEYVIEW(dev_priv))
076ed3b2
CML
6842 vlv_disable_pll(dev_priv, pipe);
6843 else
1c4e0274 6844 i9xx_disable_pll(intel_crtc);
076ed3b2 6845 }
0b8765c6 6846
fd6bbda9 6847 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
d6db995f 6848
4a3436e8 6849 if (!IS_GEN2(dev))
a72e4c9f 6850 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
0b8765c6
JB
6851}
6852
b17d48e2
ML
6853static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
6854{
842e0307 6855 struct intel_encoder *encoder;
b17d48e2
ML
6856 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6857 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6858 enum intel_display_power_domain domain;
6859 unsigned long domains;
4a806558
ML
6860 struct drm_atomic_state *state;
6861 struct intel_crtc_state *crtc_state;
6862 int ret;
b17d48e2
ML
6863
6864 if (!intel_crtc->active)
6865 return;
6866
936e71e3 6867 if (to_intel_plane_state(crtc->primary->state)->base.visible) {
5a21b665 6868 WARN_ON(intel_crtc->flip_work);
fc32b1fd 6869
2622a081 6870 intel_pre_disable_primary_noatomic(crtc);
54a41961
ML
6871
6872 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
936e71e3 6873 to_intel_plane_state(crtc->primary->state)->base.visible = false;
a539205a
ML
6874 }
6875
4a806558
ML
6876 state = drm_atomic_state_alloc(crtc->dev);
6877 state->acquire_ctx = crtc->dev->mode_config.acquire_ctx;
6878
6879 /* Everything's already locked, -EDEADLK can't happen. */
6880 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
6881 ret = drm_atomic_add_affected_connectors(state, crtc);
6882
6883 WARN_ON(IS_ERR(crtc_state) || ret);
6884
6885 dev_priv->display.crtc_disable(crtc_state, state);
6886
6887 drm_atomic_state_free(state);
842e0307 6888
78108b7c
VS
6889 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
6890 crtc->base.id, crtc->name);
842e0307
ML
6891
6892 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6893 crtc->state->active = false;
37d9078b 6894 intel_crtc->active = false;
842e0307
ML
6895 crtc->enabled = false;
6896 crtc->state->connector_mask = 0;
6897 crtc->state->encoder_mask = 0;
6898
6899 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6900 encoder->base.crtc = NULL;
6901
58f9c0bc 6902 intel_fbc_disable(intel_crtc);
37d9078b 6903 intel_update_watermarks(crtc);
1f7457b1 6904 intel_disable_shared_dpll(intel_crtc);
b17d48e2
ML
6905
6906 domains = intel_crtc->enabled_power_domains;
6907 for_each_power_domain(domain, domains)
6908 intel_display_power_put(dev_priv, domain);
6909 intel_crtc->enabled_power_domains = 0;
565602d7
ML
6910
6911 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6912 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
b17d48e2
ML
6913}
6914
6b72d486
ML
6915/*
6916 * turn all crtc's off, but do not adjust state
6917 * This has to be paired with a call to intel_modeset_setup_hw_state.
6918 */
70e0bd74 6919int intel_display_suspend(struct drm_device *dev)
ee7b9f93 6920{
e2c8b870 6921 struct drm_i915_private *dev_priv = to_i915(dev);
70e0bd74 6922 struct drm_atomic_state *state;
e2c8b870 6923 int ret;
70e0bd74 6924
e2c8b870
ML
6925 state = drm_atomic_helper_suspend(dev);
6926 ret = PTR_ERR_OR_ZERO(state);
70e0bd74
ML
6927 if (ret)
6928 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
e2c8b870
ML
6929 else
6930 dev_priv->modeset_restore_state = state;
70e0bd74 6931 return ret;
ee7b9f93
JB
6932}
6933
ea5b213a 6934void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 6935{
4ef69c7a 6936 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 6937
ea5b213a
CW
6938 drm_encoder_cleanup(encoder);
6939 kfree(intel_encoder);
7e7d76c3
JB
6940}
6941
0a91ca29
DV
6942/* Cross check the actual hw state with our own modeset state tracking (and it's
6943 * internal consistency). */
5a21b665 6944static void intel_connector_verify_state(struct intel_connector *connector)
79e53945 6945{
5a21b665 6946 struct drm_crtc *crtc = connector->base.state->crtc;
35dd3c64
ML
6947
6948 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6949 connector->base.base.id,
6950 connector->base.name);
6951
0a91ca29 6952 if (connector->get_hw_state(connector)) {
e85376cb 6953 struct intel_encoder *encoder = connector->encoder;
5a21b665 6954 struct drm_connector_state *conn_state = connector->base.state;
0a91ca29 6955
35dd3c64
ML
6956 I915_STATE_WARN(!crtc,
6957 "connector enabled without attached crtc\n");
0a91ca29 6958
35dd3c64
ML
6959 if (!crtc)
6960 return;
6961
6962 I915_STATE_WARN(!crtc->state->active,
6963 "connector is active, but attached crtc isn't\n");
6964
e85376cb 6965 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
35dd3c64
ML
6966 return;
6967
e85376cb 6968 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
35dd3c64
ML
6969 "atomic encoder doesn't match attached encoder\n");
6970
e85376cb 6971 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
35dd3c64
ML
6972 "attached encoder crtc differs from connector crtc\n");
6973 } else {
4d688a2a
ML
6974 I915_STATE_WARN(crtc && crtc->state->active,
6975 "attached crtc is active, but connector isn't\n");
5a21b665 6976 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
35dd3c64 6977 "best encoder set without crtc!\n");
0a91ca29 6978 }
79e53945
JB
6979}
6980
08d9bc92
ACO
6981int intel_connector_init(struct intel_connector *connector)
6982{
5350a031 6983 drm_atomic_helper_connector_reset(&connector->base);
08d9bc92 6984
5350a031 6985 if (!connector->base.state)
08d9bc92
ACO
6986 return -ENOMEM;
6987
08d9bc92
ACO
6988 return 0;
6989}
6990
6991struct intel_connector *intel_connector_alloc(void)
6992{
6993 struct intel_connector *connector;
6994
6995 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6996 if (!connector)
6997 return NULL;
6998
6999 if (intel_connector_init(connector) < 0) {
7000 kfree(connector);
7001 return NULL;
7002 }
7003
7004 return connector;
7005}
7006
f0947c37
DV
7007/* Simple connector->get_hw_state implementation for encoders that support only
7008 * one connector and no cloning and hence the encoder state determines the state
7009 * of the connector. */
7010bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 7011{
24929352 7012 enum pipe pipe = 0;
f0947c37 7013 struct intel_encoder *encoder = connector->encoder;
ea5b213a 7014
f0947c37 7015 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
7016}
7017
6d293983 7018static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
d272ddfa 7019{
6d293983
ACO
7020 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
7021 return crtc_state->fdi_lanes;
d272ddfa
VS
7022
7023 return 0;
7024}
7025
6d293983 7026static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5cec258b 7027 struct intel_crtc_state *pipe_config)
1857e1da 7028{
8652744b 7029 struct drm_i915_private *dev_priv = to_i915(dev);
6d293983
ACO
7030 struct drm_atomic_state *state = pipe_config->base.state;
7031 struct intel_crtc *other_crtc;
7032 struct intel_crtc_state *other_crtc_state;
7033
1857e1da
DV
7034 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
7035 pipe_name(pipe), pipe_config->fdi_lanes);
7036 if (pipe_config->fdi_lanes > 4) {
7037 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
7038 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 7039 return -EINVAL;
1857e1da
DV
7040 }
7041
8652744b 7042 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
1857e1da
DV
7043 if (pipe_config->fdi_lanes > 2) {
7044 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
7045 pipe_config->fdi_lanes);
6d293983 7046 return -EINVAL;
1857e1da 7047 } else {
6d293983 7048 return 0;
1857e1da
DV
7049 }
7050 }
7051
7052 if (INTEL_INFO(dev)->num_pipes == 2)
6d293983 7053 return 0;
1857e1da
DV
7054
7055 /* Ivybridge 3 pipe is really complicated */
7056 switch (pipe) {
7057 case PIPE_A:
6d293983 7058 return 0;
1857e1da 7059 case PIPE_B:
6d293983
ACO
7060 if (pipe_config->fdi_lanes <= 2)
7061 return 0;
7062
7063 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
7064 other_crtc_state =
7065 intel_atomic_get_crtc_state(state, other_crtc);
7066 if (IS_ERR(other_crtc_state))
7067 return PTR_ERR(other_crtc_state);
7068
7069 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
1857e1da
DV
7070 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
7071 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 7072 return -EINVAL;
1857e1da 7073 }
6d293983 7074 return 0;
1857e1da 7075 case PIPE_C:
251cc67c
VS
7076 if (pipe_config->fdi_lanes > 2) {
7077 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
7078 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 7079 return -EINVAL;
251cc67c 7080 }
6d293983
ACO
7081
7082 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
7083 other_crtc_state =
7084 intel_atomic_get_crtc_state(state, other_crtc);
7085 if (IS_ERR(other_crtc_state))
7086 return PTR_ERR(other_crtc_state);
7087
7088 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
1857e1da 7089 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
6d293983 7090 return -EINVAL;
1857e1da 7091 }
6d293983 7092 return 0;
1857e1da
DV
7093 default:
7094 BUG();
7095 }
7096}
7097
e29c22c0
DV
7098#define RETRY 1
7099static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5cec258b 7100 struct intel_crtc_state *pipe_config)
877d48d5 7101{
1857e1da 7102 struct drm_device *dev = intel_crtc->base.dev;
7c5f93b0 7103 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6d293983
ACO
7104 int lane, link_bw, fdi_dotclock, ret;
7105 bool needs_recompute = false;
877d48d5 7106
e29c22c0 7107retry:
877d48d5
DV
7108 /* FDI is a binary signal running at ~2.7GHz, encoding
7109 * each output octet as 10 bits. The actual frequency
7110 * is stored as a divider into a 100MHz clock, and the
7111 * mode pixel clock is stored in units of 1KHz.
7112 * Hence the bw of each lane in terms of the mode signal
7113 * is:
7114 */
21a727b3 7115 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
877d48d5 7116
241bfc38 7117 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 7118
2bd89a07 7119 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
7120 pipe_config->pipe_bpp);
7121
7122 pipe_config->fdi_lanes = lane;
7123
2bd89a07 7124 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 7125 link_bw, &pipe_config->fdi_m_n);
1857e1da 7126
e3b247da 7127 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
6d293983 7128 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
e29c22c0
DV
7129 pipe_config->pipe_bpp -= 2*3;
7130 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
7131 pipe_config->pipe_bpp);
7132 needs_recompute = true;
7133 pipe_config->bw_constrained = true;
7134
7135 goto retry;
7136 }
7137
7138 if (needs_recompute)
7139 return RETRY;
7140
6d293983 7141 return ret;
877d48d5
DV
7142}
7143
8cfb3407
VS
7144static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
7145 struct intel_crtc_state *pipe_config)
7146{
7147 if (pipe_config->pipe_bpp > 24)
7148 return false;
7149
7150 /* HSW can handle pixel rate up to cdclk? */
2d1fe073 7151 if (IS_HASWELL(dev_priv))
8cfb3407
VS
7152 return true;
7153
7154 /*
b432e5cf
VS
7155 * We compare against max which means we must take
7156 * the increased cdclk requirement into account when
7157 * calculating the new cdclk.
7158 *
7159 * Should measure whether using a lower cdclk w/o IPS
8cfb3407
VS
7160 */
7161 return ilk_pipe_pixel_rate(pipe_config) <=
7162 dev_priv->max_cdclk_freq * 95 / 100;
7163}
7164
42db64ef 7165static void hsw_compute_ips_config(struct intel_crtc *crtc,
5cec258b 7166 struct intel_crtc_state *pipe_config)
42db64ef 7167{
8cfb3407 7168 struct drm_device *dev = crtc->base.dev;
fac5e23e 7169 struct drm_i915_private *dev_priv = to_i915(dev);
8cfb3407 7170
d330a953 7171 pipe_config->ips_enabled = i915.enable_ips &&
8cfb3407
VS
7172 hsw_crtc_supports_ips(crtc) &&
7173 pipe_config_supports_ips(dev_priv, pipe_config);
42db64ef
PZ
7174}
7175
39acb4aa
VS
7176static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
7177{
7178 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
7179
7180 /* GDG double wide on either pipe, otherwise pipe A only */
7181 return INTEL_INFO(dev_priv)->gen < 4 &&
7182 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
7183}
7184
a43f6e0f 7185static int intel_crtc_compute_config(struct intel_crtc *crtc,
5cec258b 7186 struct intel_crtc_state *pipe_config)
79e53945 7187{
a43f6e0f 7188 struct drm_device *dev = crtc->base.dev;
fac5e23e 7189 struct drm_i915_private *dev_priv = to_i915(dev);
7c5f93b0 7190 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
f3261156 7191 int clock_limit = dev_priv->max_dotclk_freq;
89749350 7192
cf532bb2 7193 if (INTEL_INFO(dev)->gen < 4) {
f3261156 7194 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
cf532bb2
VS
7195
7196 /*
39acb4aa 7197 * Enable double wide mode when the dot clock
cf532bb2 7198 * is > 90% of the (display) core speed.
cf532bb2 7199 */
39acb4aa
VS
7200 if (intel_crtc_supports_double_wide(crtc) &&
7201 adjusted_mode->crtc_clock > clock_limit) {
f3261156 7202 clock_limit = dev_priv->max_dotclk_freq;
cf532bb2 7203 pipe_config->double_wide = true;
ad3a4479 7204 }
f3261156 7205 }
ad3a4479 7206
f3261156
VS
7207 if (adjusted_mode->crtc_clock > clock_limit) {
7208 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
7209 adjusted_mode->crtc_clock, clock_limit,
7210 yesno(pipe_config->double_wide));
7211 return -EINVAL;
2c07245f 7212 }
89749350 7213
1d1d0e27
VS
7214 /*
7215 * Pipe horizontal size must be even in:
7216 * - DVO ganged mode
7217 * - LVDS dual channel mode
7218 * - Double wide pipe
7219 */
2d84d2b3 7220 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
7221 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
7222 pipe_config->pipe_src_w &= ~1;
7223
8693a824
DL
7224 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
7225 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42 7226 */
9beb5fea 7227 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
aad941d5 7228 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
e29c22c0 7229 return -EINVAL;
44f46b42 7230
50a0bc90 7231 if (HAS_IPS(dev_priv))
a43f6e0f
DV
7232 hsw_compute_ips_config(crtc, pipe_config);
7233
877d48d5 7234 if (pipe_config->has_pch_encoder)
a43f6e0f 7235 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 7236
cf5a15be 7237 return 0;
79e53945
JB
7238}
7239
1652d19e
VS
7240static int skylake_get_display_clock_speed(struct drm_device *dev)
7241{
7242 struct drm_i915_private *dev_priv = to_i915(dev);
ea61791e 7243 uint32_t cdctl;
1652d19e 7244
ea61791e 7245 skl_dpll0_update(dev_priv);
1652d19e 7246
63911d72 7247 if (dev_priv->cdclk_pll.vco == 0)
709e05c3 7248 return dev_priv->cdclk_pll.ref;
1652d19e 7249
ea61791e 7250 cdctl = I915_READ(CDCLK_CTL);
1652d19e 7251
63911d72 7252 if (dev_priv->cdclk_pll.vco == 8640000) {
1652d19e
VS
7253 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
7254 case CDCLK_FREQ_450_432:
7255 return 432000;
7256 case CDCLK_FREQ_337_308:
487ed2e4 7257 return 308571;
ea61791e
VS
7258 case CDCLK_FREQ_540:
7259 return 540000;
1652d19e 7260 case CDCLK_FREQ_675_617:
487ed2e4 7261 return 617143;
1652d19e 7262 default:
ea61791e 7263 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
1652d19e
VS
7264 }
7265 } else {
1652d19e
VS
7266 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
7267 case CDCLK_FREQ_450_432:
7268 return 450000;
7269 case CDCLK_FREQ_337_308:
7270 return 337500;
ea61791e
VS
7271 case CDCLK_FREQ_540:
7272 return 540000;
1652d19e
VS
7273 case CDCLK_FREQ_675_617:
7274 return 675000;
7275 default:
ea61791e 7276 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
1652d19e
VS
7277 }
7278 }
7279
709e05c3 7280 return dev_priv->cdclk_pll.ref;
1652d19e
VS
7281}
7282
83d7c81f
VS
7283static void bxt_de_pll_update(struct drm_i915_private *dev_priv)
7284{
7285 u32 val;
7286
7287 dev_priv->cdclk_pll.ref = 19200;
1c3f7700 7288 dev_priv->cdclk_pll.vco = 0;
83d7c81f
VS
7289
7290 val = I915_READ(BXT_DE_PLL_ENABLE);
1c3f7700 7291 if ((val & BXT_DE_PLL_PLL_ENABLE) == 0)
83d7c81f 7292 return;
83d7c81f 7293
1c3f7700
ID
7294 if (WARN_ON((val & BXT_DE_PLL_LOCK) == 0))
7295 return;
83d7c81f
VS
7296
7297 val = I915_READ(BXT_DE_PLL_CTL);
7298 dev_priv->cdclk_pll.vco = (val & BXT_DE_PLL_RATIO_MASK) *
7299 dev_priv->cdclk_pll.ref;
7300}
7301
acd3f3d3
BP
7302static int broxton_get_display_clock_speed(struct drm_device *dev)
7303{
7304 struct drm_i915_private *dev_priv = to_i915(dev);
f5986242
VS
7305 u32 divider;
7306 int div, vco;
acd3f3d3 7307
83d7c81f
VS
7308 bxt_de_pll_update(dev_priv);
7309
f5986242
VS
7310 vco = dev_priv->cdclk_pll.vco;
7311 if (vco == 0)
7312 return dev_priv->cdclk_pll.ref;
acd3f3d3 7313
f5986242 7314 divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
acd3f3d3 7315
f5986242 7316 switch (divider) {
acd3f3d3 7317 case BXT_CDCLK_CD2X_DIV_SEL_1:
f5986242
VS
7318 div = 2;
7319 break;
acd3f3d3 7320 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
f5986242
VS
7321 div = 3;
7322 break;
acd3f3d3 7323 case BXT_CDCLK_CD2X_DIV_SEL_2:
f5986242
VS
7324 div = 4;
7325 break;
acd3f3d3 7326 case BXT_CDCLK_CD2X_DIV_SEL_4:
f5986242
VS
7327 div = 8;
7328 break;
7329 default:
7330 MISSING_CASE(divider);
7331 return dev_priv->cdclk_pll.ref;
acd3f3d3
BP
7332 }
7333
f5986242 7334 return DIV_ROUND_CLOSEST(vco, div);
acd3f3d3
BP
7335}
7336
1652d19e
VS
7337static int broadwell_get_display_clock_speed(struct drm_device *dev)
7338{
fac5e23e 7339 struct drm_i915_private *dev_priv = to_i915(dev);
1652d19e
VS
7340 uint32_t lcpll = I915_READ(LCPLL_CTL);
7341 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
7342
7343 if (lcpll & LCPLL_CD_SOURCE_FCLK)
7344 return 800000;
7345 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
7346 return 450000;
7347 else if (freq == LCPLL_CLK_FREQ_450)
7348 return 450000;
7349 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
7350 return 540000;
7351 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
7352 return 337500;
7353 else
7354 return 675000;
7355}
7356
7357static int haswell_get_display_clock_speed(struct drm_device *dev)
7358{
fac5e23e 7359 struct drm_i915_private *dev_priv = to_i915(dev);
1652d19e
VS
7360 uint32_t lcpll = I915_READ(LCPLL_CTL);
7361 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
7362
7363 if (lcpll & LCPLL_CD_SOURCE_FCLK)
7364 return 800000;
7365 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
7366 return 450000;
7367 else if (freq == LCPLL_CLK_FREQ_450)
7368 return 450000;
50a0bc90 7369 else if (IS_HSW_ULT(dev_priv))
1652d19e
VS
7370 return 337500;
7371 else
7372 return 540000;
79e53945
JB
7373}
7374
25eb05fc
JB
7375static int valleyview_get_display_clock_speed(struct drm_device *dev)
7376{
bfa7df01
VS
7377 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
7378 CCK_DISPLAY_CLOCK_CONTROL);
25eb05fc
JB
7379}
7380
b37a6434
VS
7381static int ilk_get_display_clock_speed(struct drm_device *dev)
7382{
7383 return 450000;
7384}
7385
e70236a8
JB
7386static int i945_get_display_clock_speed(struct drm_device *dev)
7387{
7388 return 400000;
7389}
79e53945 7390
e70236a8 7391static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 7392{
e907f170 7393 return 333333;
e70236a8 7394}
79e53945 7395
e70236a8
JB
7396static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
7397{
7398 return 200000;
7399}
79e53945 7400
257a7ffc
DV
7401static int pnv_get_display_clock_speed(struct drm_device *dev)
7402{
52a05c30 7403 struct pci_dev *pdev = dev->pdev;
257a7ffc
DV
7404 u16 gcfgc = 0;
7405
52a05c30 7406 pci_read_config_word(pdev, GCFGC, &gcfgc);
257a7ffc
DV
7407
7408 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7409 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
e907f170 7410 return 266667;
257a7ffc 7411 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
e907f170 7412 return 333333;
257a7ffc 7413 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
e907f170 7414 return 444444;
257a7ffc
DV
7415 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
7416 return 200000;
7417 default:
7418 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
7419 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
e907f170 7420 return 133333;
257a7ffc 7421 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
e907f170 7422 return 166667;
257a7ffc
DV
7423 }
7424}
7425
e70236a8
JB
7426static int i915gm_get_display_clock_speed(struct drm_device *dev)
7427{
52a05c30 7428 struct pci_dev *pdev = dev->pdev;
e70236a8 7429 u16 gcfgc = 0;
79e53945 7430
52a05c30 7431 pci_read_config_word(pdev, GCFGC, &gcfgc);
e70236a8
JB
7432
7433 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
e907f170 7434 return 133333;
e70236a8
JB
7435 else {
7436 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7437 case GC_DISPLAY_CLOCK_333_MHZ:
e907f170 7438 return 333333;
e70236a8
JB
7439 default:
7440 case GC_DISPLAY_CLOCK_190_200_MHZ:
7441 return 190000;
79e53945 7442 }
e70236a8
JB
7443 }
7444}
7445
7446static int i865_get_display_clock_speed(struct drm_device *dev)
7447{
e907f170 7448 return 266667;
e70236a8
JB
7449}
7450
1b1d2716 7451static int i85x_get_display_clock_speed(struct drm_device *dev)
e70236a8 7452{
52a05c30 7453 struct pci_dev *pdev = dev->pdev;
e70236a8 7454 u16 hpllcc = 0;
1b1d2716 7455
65cd2b3f
VS
7456 /*
7457 * 852GM/852GMV only supports 133 MHz and the HPLLCC
7458 * encoding is different :(
7459 * FIXME is this the right way to detect 852GM/852GMV?
7460 */
52a05c30 7461 if (pdev->revision == 0x1)
65cd2b3f
VS
7462 return 133333;
7463
52a05c30 7464 pci_bus_read_config_word(pdev->bus,
1b1d2716
VS
7465 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
7466
e70236a8
JB
7467 /* Assume that the hardware is in the high speed state. This
7468 * should be the default.
7469 */
7470 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
7471 case GC_CLOCK_133_200:
1b1d2716 7472 case GC_CLOCK_133_200_2:
e70236a8
JB
7473 case GC_CLOCK_100_200:
7474 return 200000;
7475 case GC_CLOCK_166_250:
7476 return 250000;
7477 case GC_CLOCK_100_133:
e907f170 7478 return 133333;
1b1d2716
VS
7479 case GC_CLOCK_133_266:
7480 case GC_CLOCK_133_266_2:
7481 case GC_CLOCK_166_266:
7482 return 266667;
e70236a8 7483 }
79e53945 7484
e70236a8
JB
7485 /* Shouldn't happen */
7486 return 0;
7487}
79e53945 7488
e70236a8
JB
7489static int i830_get_display_clock_speed(struct drm_device *dev)
7490{
e907f170 7491 return 133333;
79e53945
JB
7492}
7493
34edce2f
VS
7494static unsigned int intel_hpll_vco(struct drm_device *dev)
7495{
fac5e23e 7496 struct drm_i915_private *dev_priv = to_i915(dev);
34edce2f
VS
7497 static const unsigned int blb_vco[8] = {
7498 [0] = 3200000,
7499 [1] = 4000000,
7500 [2] = 5333333,
7501 [3] = 4800000,
7502 [4] = 6400000,
7503 };
7504 static const unsigned int pnv_vco[8] = {
7505 [0] = 3200000,
7506 [1] = 4000000,
7507 [2] = 5333333,
7508 [3] = 4800000,
7509 [4] = 2666667,
7510 };
7511 static const unsigned int cl_vco[8] = {
7512 [0] = 3200000,
7513 [1] = 4000000,
7514 [2] = 5333333,
7515 [3] = 6400000,
7516 [4] = 3333333,
7517 [5] = 3566667,
7518 [6] = 4266667,
7519 };
7520 static const unsigned int elk_vco[8] = {
7521 [0] = 3200000,
7522 [1] = 4000000,
7523 [2] = 5333333,
7524 [3] = 4800000,
7525 };
7526 static const unsigned int ctg_vco[8] = {
7527 [0] = 3200000,
7528 [1] = 4000000,
7529 [2] = 5333333,
7530 [3] = 6400000,
7531 [4] = 2666667,
7532 [5] = 4266667,
7533 };
7534 const unsigned int *vco_table;
7535 unsigned int vco;
7536 uint8_t tmp = 0;
7537
7538 /* FIXME other chipsets? */
50a0bc90 7539 if (IS_GM45(dev_priv))
34edce2f 7540 vco_table = ctg_vco;
9beb5fea 7541 else if (IS_G4X(dev_priv))
34edce2f
VS
7542 vco_table = elk_vco;
7543 else if (IS_CRESTLINE(dev))
7544 vco_table = cl_vco;
7545 else if (IS_PINEVIEW(dev))
7546 vco_table = pnv_vco;
7547 else if (IS_G33(dev))
7548 vco_table = blb_vco;
7549 else
7550 return 0;
7551
7552 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
7553
7554 vco = vco_table[tmp & 0x7];
7555 if (vco == 0)
7556 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7557 else
7558 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7559
7560 return vco;
7561}
7562
7563static int gm45_get_display_clock_speed(struct drm_device *dev)
7564{
52a05c30 7565 struct pci_dev *pdev = dev->pdev;
34edce2f
VS
7566 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7567 uint16_t tmp = 0;
7568
52a05c30 7569 pci_read_config_word(pdev, GCFGC, &tmp);
34edce2f
VS
7570
7571 cdclk_sel = (tmp >> 12) & 0x1;
7572
7573 switch (vco) {
7574 case 2666667:
7575 case 4000000:
7576 case 5333333:
7577 return cdclk_sel ? 333333 : 222222;
7578 case 3200000:
7579 return cdclk_sel ? 320000 : 228571;
7580 default:
7581 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7582 return 222222;
7583 }
7584}
7585
7586static int i965gm_get_display_clock_speed(struct drm_device *dev)
7587{
52a05c30 7588 struct pci_dev *pdev = dev->pdev;
34edce2f
VS
7589 static const uint8_t div_3200[] = { 16, 10, 8 };
7590 static const uint8_t div_4000[] = { 20, 12, 10 };
7591 static const uint8_t div_5333[] = { 24, 16, 14 };
7592 const uint8_t *div_table;
7593 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7594 uint16_t tmp = 0;
7595
52a05c30 7596 pci_read_config_word(pdev, GCFGC, &tmp);
34edce2f
VS
7597
7598 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7599
7600 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7601 goto fail;
7602
7603 switch (vco) {
7604 case 3200000:
7605 div_table = div_3200;
7606 break;
7607 case 4000000:
7608 div_table = div_4000;
7609 break;
7610 case 5333333:
7611 div_table = div_5333;
7612 break;
7613 default:
7614 goto fail;
7615 }
7616
7617 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7618
caf4e252 7619fail:
34edce2f
VS
7620 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7621 return 200000;
7622}
7623
7624static int g33_get_display_clock_speed(struct drm_device *dev)
7625{
52a05c30 7626 struct pci_dev *pdev = dev->pdev;
34edce2f
VS
7627 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7628 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7629 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7630 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7631 const uint8_t *div_table;
7632 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7633 uint16_t tmp = 0;
7634
52a05c30 7635 pci_read_config_word(pdev, GCFGC, &tmp);
34edce2f
VS
7636
7637 cdclk_sel = (tmp >> 4) & 0x7;
7638
7639 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7640 goto fail;
7641
7642 switch (vco) {
7643 case 3200000:
7644 div_table = div_3200;
7645 break;
7646 case 4000000:
7647 div_table = div_4000;
7648 break;
7649 case 4800000:
7650 div_table = div_4800;
7651 break;
7652 case 5333333:
7653 div_table = div_5333;
7654 break;
7655 default:
7656 goto fail;
7657 }
7658
7659 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7660
caf4e252 7661fail:
34edce2f
VS
7662 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7663 return 190476;
7664}
7665
2c07245f 7666static void
a65851af 7667intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 7668{
a65851af
VS
7669 while (*num > DATA_LINK_M_N_MASK ||
7670 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
7671 *num >>= 1;
7672 *den >>= 1;
7673 }
7674}
7675
a65851af
VS
7676static void compute_m_n(unsigned int m, unsigned int n,
7677 uint32_t *ret_m, uint32_t *ret_n)
7678{
7679 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7680 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7681 intel_reduce_m_n_ratio(ret_m, ret_n);
7682}
7683
e69d0bc1
DV
7684void
7685intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7686 int pixel_clock, int link_clock,
7687 struct intel_link_m_n *m_n)
2c07245f 7688{
e69d0bc1 7689 m_n->tu = 64;
a65851af
VS
7690
7691 compute_m_n(bits_per_pixel * pixel_clock,
7692 link_clock * nlanes * 8,
7693 &m_n->gmch_m, &m_n->gmch_n);
7694
7695 compute_m_n(pixel_clock, link_clock,
7696 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
7697}
7698
a7615030
CW
7699static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7700{
d330a953
JN
7701 if (i915.panel_use_ssc >= 0)
7702 return i915.panel_use_ssc != 0;
41aa3448 7703 return dev_priv->vbt.lvds_use_ssc
435793df 7704 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
7705}
7706
7429e9d4 7707static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 7708{
7df00d7a 7709 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 7710}
f47709a9 7711
7429e9d4
DV
7712static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7713{
7714 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
7715}
7716
f47709a9 7717static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
190f68c5 7718 struct intel_crtc_state *crtc_state,
9e2c8475 7719 struct dpll *reduced_clock)
a7516a05 7720{
f47709a9 7721 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
7722 u32 fp, fp2 = 0;
7723
7724 if (IS_PINEVIEW(dev)) {
190f68c5 7725 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7726 if (reduced_clock)
7429e9d4 7727 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 7728 } else {
190f68c5 7729 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7730 if (reduced_clock)
7429e9d4 7731 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
7732 }
7733
190f68c5 7734 crtc_state->dpll_hw_state.fp0 = fp;
a7516a05 7735
f47709a9 7736 crtc->lowfreq_avail = false;
2d84d2b3 7737 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ab585dea 7738 reduced_clock) {
190f68c5 7739 crtc_state->dpll_hw_state.fp1 = fp2;
f47709a9 7740 crtc->lowfreq_avail = true;
a7516a05 7741 } else {
190f68c5 7742 crtc_state->dpll_hw_state.fp1 = fp;
a7516a05
JB
7743 }
7744}
7745
5e69f97f
CML
7746static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7747 pipe)
89b667f8
JB
7748{
7749 u32 reg_val;
7750
7751 /*
7752 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7753 * and set it to a reasonable value instead.
7754 */
ab3c759a 7755 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
7756 reg_val &= 0xffffff00;
7757 reg_val |= 0x00000030;
ab3c759a 7758 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7759
ab3c759a 7760 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7761 reg_val &= 0x8cffffff;
7762 reg_val = 0x8c000000;
ab3c759a 7763 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 7764
ab3c759a 7765 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 7766 reg_val &= 0xffffff00;
ab3c759a 7767 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7768
ab3c759a 7769 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7770 reg_val &= 0x00ffffff;
7771 reg_val |= 0xb0000000;
ab3c759a 7772 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
7773}
7774
b551842d
DV
7775static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7776 struct intel_link_m_n *m_n)
7777{
7778 struct drm_device *dev = crtc->base.dev;
fac5e23e 7779 struct drm_i915_private *dev_priv = to_i915(dev);
b551842d
DV
7780 int pipe = crtc->pipe;
7781
e3b95f1e
DV
7782 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7783 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7784 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7785 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
7786}
7787
7788static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
7789 struct intel_link_m_n *m_n,
7790 struct intel_link_m_n *m2_n2)
b551842d
DV
7791{
7792 struct drm_device *dev = crtc->base.dev;
fac5e23e 7793 struct drm_i915_private *dev_priv = to_i915(dev);
b551842d 7794 int pipe = crtc->pipe;
6e3c9717 7795 enum transcoder transcoder = crtc->config->cpu_transcoder;
b551842d
DV
7796
7797 if (INTEL_INFO(dev)->gen >= 5) {
7798 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7799 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7800 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7801 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
7802 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7803 * for gen < 8) and if DRRS is supported (to make sure the
7804 * registers are not unnecessarily accessed).
7805 */
920a14b2
TU
7806 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
7807 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
f769cd24
VK
7808 I915_WRITE(PIPE_DATA_M2(transcoder),
7809 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7810 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7811 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7812 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7813 }
b551842d 7814 } else {
e3b95f1e
DV
7815 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7816 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7817 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7818 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
7819 }
7820}
7821
fe3cd48d 7822void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
03afc4a2 7823{
fe3cd48d
R
7824 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7825
7826 if (m_n == M1_N1) {
7827 dp_m_n = &crtc->config->dp_m_n;
7828 dp_m2_n2 = &crtc->config->dp_m2_n2;
7829 } else if (m_n == M2_N2) {
7830
7831 /*
7832 * M2_N2 registers are not supported. Hence m2_n2 divider value
7833 * needs to be programmed into M1_N1.
7834 */
7835 dp_m_n = &crtc->config->dp_m2_n2;
7836 } else {
7837 DRM_ERROR("Unsupported divider value\n");
7838 return;
7839 }
7840
6e3c9717
ACO
7841 if (crtc->config->has_pch_encoder)
7842 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
03afc4a2 7843 else
fe3cd48d 7844 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
03afc4a2
DV
7845}
7846
251ac862
DV
7847static void vlv_compute_dpll(struct intel_crtc *crtc,
7848 struct intel_crtc_state *pipe_config)
bdd4b6a6 7849{
03ed5cbf 7850 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
cd2d34d9 7851 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
03ed5cbf
VS
7852 if (crtc->pipe != PIPE_A)
7853 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
bdd4b6a6 7854
cd2d34d9 7855 /* DPLL not used with DSI, but still need the rest set up */
d7edc4e5 7856 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
cd2d34d9
VS
7857 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
7858 DPLL_EXT_BUFFER_ENABLE_VLV;
7859
03ed5cbf
VS
7860 pipe_config->dpll_hw_state.dpll_md =
7861 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
7862}
bdd4b6a6 7863
03ed5cbf
VS
7864static void chv_compute_dpll(struct intel_crtc *crtc,
7865 struct intel_crtc_state *pipe_config)
7866{
7867 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
cd2d34d9 7868 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
03ed5cbf
VS
7869 if (crtc->pipe != PIPE_A)
7870 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7871
cd2d34d9 7872 /* DPLL not used with DSI, but still need the rest set up */
d7edc4e5 7873 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
cd2d34d9
VS
7874 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
7875
03ed5cbf
VS
7876 pipe_config->dpll_hw_state.dpll_md =
7877 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
bdd4b6a6
DV
7878}
7879
d288f65f 7880static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7881 const struct intel_crtc_state *pipe_config)
a0c4da24 7882{
f47709a9 7883 struct drm_device *dev = crtc->base.dev;
fac5e23e 7884 struct drm_i915_private *dev_priv = to_i915(dev);
cd2d34d9 7885 enum pipe pipe = crtc->pipe;
bdd4b6a6 7886 u32 mdiv;
a0c4da24 7887 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 7888 u32 coreclk, reg_val;
a0c4da24 7889
cd2d34d9
VS
7890 /* Enable Refclk */
7891 I915_WRITE(DPLL(pipe),
7892 pipe_config->dpll_hw_state.dpll &
7893 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
7894
7895 /* No need to actually set up the DPLL with DSI */
7896 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7897 return;
7898
a580516d 7899 mutex_lock(&dev_priv->sb_lock);
09153000 7900
d288f65f
VS
7901 bestn = pipe_config->dpll.n;
7902 bestm1 = pipe_config->dpll.m1;
7903 bestm2 = pipe_config->dpll.m2;
7904 bestp1 = pipe_config->dpll.p1;
7905 bestp2 = pipe_config->dpll.p2;
a0c4da24 7906
89b667f8
JB
7907 /* See eDP HDMI DPIO driver vbios notes doc */
7908
7909 /* PLL B needs special handling */
bdd4b6a6 7910 if (pipe == PIPE_B)
5e69f97f 7911 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
7912
7913 /* Set up Tx target for periodic Rcomp update */
ab3c759a 7914 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
7915
7916 /* Disable target IRef on PLL */
ab3c759a 7917 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 7918 reg_val &= 0x00ffffff;
ab3c759a 7919 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
7920
7921 /* Disable fast lock */
ab3c759a 7922 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
7923
7924 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
7925 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7926 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7927 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 7928 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
7929
7930 /*
7931 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7932 * but we don't support that).
7933 * Note: don't use the DAC post divider as it seems unstable.
7934 */
7935 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 7936 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7937
a0c4da24 7938 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 7939 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7940
89b667f8 7941 /* Set HBR and RBR LPF coefficients */
d288f65f 7942 if (pipe_config->port_clock == 162000 ||
2d84d2b3
VS
7943 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
7944 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
ab3c759a 7945 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 7946 0x009f0003);
89b667f8 7947 else
ab3c759a 7948 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
7949 0x00d0000f);
7950
37a5650b 7951 if (intel_crtc_has_dp_encoder(pipe_config)) {
89b667f8 7952 /* Use SSC source */
bdd4b6a6 7953 if (pipe == PIPE_A)
ab3c759a 7954 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7955 0x0df40000);
7956 else
ab3c759a 7957 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7958 0x0df70000);
7959 } else { /* HDMI or VGA */
7960 /* Use bend source */
bdd4b6a6 7961 if (pipe == PIPE_A)
ab3c759a 7962 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7963 0x0df70000);
7964 else
ab3c759a 7965 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7966 0x0df40000);
7967 }
a0c4da24 7968
ab3c759a 7969 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 7970 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
2210ce7f 7971 if (intel_crtc_has_dp_encoder(crtc->config))
89b667f8 7972 coreclk |= 0x01000000;
ab3c759a 7973 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 7974
ab3c759a 7975 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a580516d 7976 mutex_unlock(&dev_priv->sb_lock);
a0c4da24
JB
7977}
7978
d288f65f 7979static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7980 const struct intel_crtc_state *pipe_config)
9d556c99
CML
7981{
7982 struct drm_device *dev = crtc->base.dev;
fac5e23e 7983 struct drm_i915_private *dev_priv = to_i915(dev);
cd2d34d9 7984 enum pipe pipe = crtc->pipe;
9d556c99 7985 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9cbe40c1 7986 u32 loopfilter, tribuf_calcntr;
9d556c99 7987 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
a945ce7e 7988 u32 dpio_val;
9cbe40c1 7989 int vco;
9d556c99 7990
cd2d34d9
VS
7991 /* Enable Refclk and SSC */
7992 I915_WRITE(DPLL(pipe),
7993 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
7994
7995 /* No need to actually set up the DPLL with DSI */
7996 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7997 return;
7998
d288f65f
VS
7999 bestn = pipe_config->dpll.n;
8000 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
8001 bestm1 = pipe_config->dpll.m1;
8002 bestm2 = pipe_config->dpll.m2 >> 22;
8003 bestp1 = pipe_config->dpll.p1;
8004 bestp2 = pipe_config->dpll.p2;
9cbe40c1 8005 vco = pipe_config->dpll.vco;
a945ce7e 8006 dpio_val = 0;
9cbe40c1 8007 loopfilter = 0;
9d556c99 8008
a580516d 8009 mutex_lock(&dev_priv->sb_lock);
9d556c99 8010
9d556c99
CML
8011 /* p1 and p2 divider */
8012 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
8013 5 << DPIO_CHV_S1_DIV_SHIFT |
8014 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
8015 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
8016 1 << DPIO_CHV_K_DIV_SHIFT);
8017
8018 /* Feedback post-divider - m2 */
8019 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
8020
8021 /* Feedback refclk divider - n and m1 */
8022 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
8023 DPIO_CHV_M1_DIV_BY_2 |
8024 1 << DPIO_CHV_N_DIV_SHIFT);
8025
8026 /* M2 fraction division */
25a25dfc 8027 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
9d556c99
CML
8028
8029 /* M2 fraction division enable */
a945ce7e
VP
8030 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
8031 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
8032 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
8033 if (bestm2_frac)
8034 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
8035 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
9d556c99 8036
de3a0fde
VP
8037 /* Program digital lock detect threshold */
8038 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
8039 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
8040 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
8041 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
8042 if (!bestm2_frac)
8043 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
8044 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
8045
9d556c99 8046 /* Loop filter */
9cbe40c1
VP
8047 if (vco == 5400000) {
8048 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
8049 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
8050 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
8051 tribuf_calcntr = 0x9;
8052 } else if (vco <= 6200000) {
8053 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
8054 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
8055 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8056 tribuf_calcntr = 0x9;
8057 } else if (vco <= 6480000) {
8058 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
8059 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
8060 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8061 tribuf_calcntr = 0x8;
8062 } else {
8063 /* Not supported. Apply the same limits as in the max case */
8064 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
8065 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
8066 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8067 tribuf_calcntr = 0;
8068 }
9d556c99
CML
8069 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
8070
968040b2 8071 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
9cbe40c1
VP
8072 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
8073 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
8074 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
8075
9d556c99
CML
8076 /* AFC Recal */
8077 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
8078 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
8079 DPIO_AFC_RECAL);
8080
a580516d 8081 mutex_unlock(&dev_priv->sb_lock);
9d556c99
CML
8082}
8083
d288f65f
VS
8084/**
8085 * vlv_force_pll_on - forcibly enable just the PLL
8086 * @dev_priv: i915 private structure
8087 * @pipe: pipe PLL to enable
8088 * @dpll: PLL configuration
8089 *
8090 * Enable the PLL for @pipe using the supplied @dpll config. To be used
8091 * in cases where we need the PLL enabled even when @pipe is not going to
8092 * be enabled.
8093 */
3f36b937
TU
8094int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
8095 const struct dpll *dpll)
d288f65f
VS
8096{
8097 struct intel_crtc *crtc =
8098 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
3f36b937
TU
8099 struct intel_crtc_state *pipe_config;
8100
8101 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8102 if (!pipe_config)
8103 return -ENOMEM;
8104
8105 pipe_config->base.crtc = &crtc->base;
8106 pipe_config->pixel_multiplier = 1;
8107 pipe_config->dpll = *dpll;
d288f65f 8108
920a14b2 8109 if (IS_CHERRYVIEW(to_i915(dev))) {
3f36b937
TU
8110 chv_compute_dpll(crtc, pipe_config);
8111 chv_prepare_pll(crtc, pipe_config);
8112 chv_enable_pll(crtc, pipe_config);
d288f65f 8113 } else {
3f36b937
TU
8114 vlv_compute_dpll(crtc, pipe_config);
8115 vlv_prepare_pll(crtc, pipe_config);
8116 vlv_enable_pll(crtc, pipe_config);
d288f65f 8117 }
3f36b937
TU
8118
8119 kfree(pipe_config);
8120
8121 return 0;
d288f65f
VS
8122}
8123
8124/**
8125 * vlv_force_pll_off - forcibly disable just the PLL
8126 * @dev_priv: i915 private structure
8127 * @pipe: pipe PLL to disable
8128 *
8129 * Disable the PLL for @pipe. To be used in cases where we need
8130 * the PLL enabled even when @pipe is not going to be enabled.
8131 */
8132void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
8133{
920a14b2 8134 if (IS_CHERRYVIEW(to_i915(dev)))
d288f65f
VS
8135 chv_disable_pll(to_i915(dev), pipe);
8136 else
8137 vlv_disable_pll(to_i915(dev), pipe);
8138}
8139
251ac862
DV
8140static void i9xx_compute_dpll(struct intel_crtc *crtc,
8141 struct intel_crtc_state *crtc_state,
9e2c8475 8142 struct dpll *reduced_clock)
eb1cbe48 8143{
f47709a9 8144 struct drm_device *dev = crtc->base.dev;
fac5e23e 8145 struct drm_i915_private *dev_priv = to_i915(dev);
eb1cbe48 8146 u32 dpll;
190f68c5 8147 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 8148
190f68c5 8149 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 8150
eb1cbe48
DV
8151 dpll = DPLL_VGA_MODE_DIS;
8152
2d84d2b3 8153 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
8154 dpll |= DPLLB_MODE_LVDS;
8155 else
8156 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 8157
50a0bc90 8158 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) || IS_G33(dev_priv)) {
190f68c5 8159 dpll |= (crtc_state->pixel_multiplier - 1)
198a037f 8160 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 8161 }
198a037f 8162
3d6e9ee0
VS
8163 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8164 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
4a33e48d 8165 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 8166
37a5650b 8167 if (intel_crtc_has_dp_encoder(crtc_state))
4a33e48d 8168 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
8169
8170 /* compute bitmask from p1 value */
8171 if (IS_PINEVIEW(dev))
8172 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
8173 else {
8174 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
9beb5fea 8175 if (IS_G4X(dev_priv) && reduced_clock)
eb1cbe48
DV
8176 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
8177 }
8178 switch (clock->p2) {
8179 case 5:
8180 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8181 break;
8182 case 7:
8183 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8184 break;
8185 case 10:
8186 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8187 break;
8188 case 14:
8189 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8190 break;
8191 }
8192 if (INTEL_INFO(dev)->gen >= 4)
8193 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
8194
190f68c5 8195 if (crtc_state->sdvo_tv_clock)
eb1cbe48 8196 dpll |= PLL_REF_INPUT_TVCLKINBC;
2d84d2b3 8197 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ceb41007 8198 intel_panel_use_ssc(dev_priv))
eb1cbe48
DV
8199 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
8200 else
8201 dpll |= PLL_REF_INPUT_DREFCLK;
8202
8203 dpll |= DPLL_VCO_ENABLE;
190f68c5 8204 crtc_state->dpll_hw_state.dpll = dpll;
8bcc2795 8205
eb1cbe48 8206 if (INTEL_INFO(dev)->gen >= 4) {
190f68c5 8207 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
ef1b460d 8208 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
190f68c5 8209 crtc_state->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
8210 }
8211}
8212
251ac862
DV
8213static void i8xx_compute_dpll(struct intel_crtc *crtc,
8214 struct intel_crtc_state *crtc_state,
9e2c8475 8215 struct dpll *reduced_clock)
eb1cbe48 8216{
f47709a9 8217 struct drm_device *dev = crtc->base.dev;
fac5e23e 8218 struct drm_i915_private *dev_priv = to_i915(dev);
eb1cbe48 8219 u32 dpll;
190f68c5 8220 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 8221
190f68c5 8222 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 8223
eb1cbe48
DV
8224 dpll = DPLL_VGA_MODE_DIS;
8225
2d84d2b3 8226 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
8227 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8228 } else {
8229 if (clock->p1 == 2)
8230 dpll |= PLL_P1_DIVIDE_BY_TWO;
8231 else
8232 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8233 if (clock->p2 == 4)
8234 dpll |= PLL_P2_DIVIDE_BY_4;
8235 }
8236
50a0bc90
TU
8237 if (!IS_I830(dev_priv) &&
8238 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
4a33e48d
DV
8239 dpll |= DPLL_DVO_2X_MODE;
8240
2d84d2b3 8241 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ceb41007 8242 intel_panel_use_ssc(dev_priv))
eb1cbe48
DV
8243 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
8244 else
8245 dpll |= PLL_REF_INPUT_DREFCLK;
8246
8247 dpll |= DPLL_VCO_ENABLE;
190f68c5 8248 crtc_state->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
8249}
8250
8a654f3b 8251static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
8252{
8253 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 8254 struct drm_i915_private *dev_priv = to_i915(dev);
b0e77b9c 8255 enum pipe pipe = intel_crtc->pipe;
6e3c9717 8256 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
7c5f93b0 8257 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
1caea6e9
VS
8258 uint32_t crtc_vtotal, crtc_vblank_end;
8259 int vsyncshift = 0;
4d8a62ea
DV
8260
8261 /* We need to be careful not to changed the adjusted mode, for otherwise
8262 * the hw state checker will get angry at the mismatch. */
8263 crtc_vtotal = adjusted_mode->crtc_vtotal;
8264 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 8265
609aeaca 8266 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 8267 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
8268 crtc_vtotal -= 1;
8269 crtc_vblank_end -= 1;
609aeaca 8270
2d84d2b3 8271 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
609aeaca
VS
8272 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
8273 else
8274 vsyncshift = adjusted_mode->crtc_hsync_start -
8275 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
8276 if (vsyncshift < 0)
8277 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
8278 }
8279
8280 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 8281 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 8282
fe2b8f9d 8283 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
8284 (adjusted_mode->crtc_hdisplay - 1) |
8285 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 8286 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
8287 (adjusted_mode->crtc_hblank_start - 1) |
8288 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 8289 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
8290 (adjusted_mode->crtc_hsync_start - 1) |
8291 ((adjusted_mode->crtc_hsync_end - 1) << 16));
8292
fe2b8f9d 8293 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 8294 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 8295 ((crtc_vtotal - 1) << 16));
fe2b8f9d 8296 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 8297 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 8298 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 8299 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
8300 (adjusted_mode->crtc_vsync_start - 1) |
8301 ((adjusted_mode->crtc_vsync_end - 1) << 16));
8302
b5e508d4
PZ
8303 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
8304 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
8305 * documented on the DDI_FUNC_CTL register description, EDP Input Select
8306 * bits. */
772c2a51 8307 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
b5e508d4
PZ
8308 (pipe == PIPE_B || pipe == PIPE_C))
8309 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
8310
bc58be60
JN
8311}
8312
8313static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
8314{
8315 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 8316 struct drm_i915_private *dev_priv = to_i915(dev);
bc58be60
JN
8317 enum pipe pipe = intel_crtc->pipe;
8318
b0e77b9c
PZ
8319 /* pipesrc controls the size that is scaled from, which should
8320 * always be the user's requested size.
8321 */
8322 I915_WRITE(PIPESRC(pipe),
6e3c9717
ACO
8323 ((intel_crtc->config->pipe_src_w - 1) << 16) |
8324 (intel_crtc->config->pipe_src_h - 1));
b0e77b9c
PZ
8325}
8326
1bd1bd80 8327static void intel_get_pipe_timings(struct intel_crtc *crtc,
5cec258b 8328 struct intel_crtc_state *pipe_config)
1bd1bd80
DV
8329{
8330 struct drm_device *dev = crtc->base.dev;
fac5e23e 8331 struct drm_i915_private *dev_priv = to_i915(dev);
1bd1bd80
DV
8332 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
8333 uint32_t tmp;
8334
8335 tmp = I915_READ(HTOTAL(cpu_transcoder));
2d112de7
ACO
8336 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
8337 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 8338 tmp = I915_READ(HBLANK(cpu_transcoder));
2d112de7
ACO
8339 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
8340 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 8341 tmp = I915_READ(HSYNC(cpu_transcoder));
2d112de7
ACO
8342 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
8343 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
8344
8345 tmp = I915_READ(VTOTAL(cpu_transcoder));
2d112de7
ACO
8346 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
8347 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 8348 tmp = I915_READ(VBLANK(cpu_transcoder));
2d112de7
ACO
8349 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
8350 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 8351 tmp = I915_READ(VSYNC(cpu_transcoder));
2d112de7
ACO
8352 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
8353 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
8354
8355 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
2d112de7
ACO
8356 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
8357 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
8358 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
1bd1bd80 8359 }
bc58be60
JN
8360}
8361
8362static void intel_get_pipe_src_size(struct intel_crtc *crtc,
8363 struct intel_crtc_state *pipe_config)
8364{
8365 struct drm_device *dev = crtc->base.dev;
fac5e23e 8366 struct drm_i915_private *dev_priv = to_i915(dev);
bc58be60 8367 u32 tmp;
1bd1bd80
DV
8368
8369 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
8370 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
8371 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
8372
2d112de7
ACO
8373 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
8374 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
8375}
8376
f6a83288 8377void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 8378 struct intel_crtc_state *pipe_config)
babea61d 8379{
2d112de7
ACO
8380 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
8381 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
8382 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
8383 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
babea61d 8384
2d112de7
ACO
8385 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
8386 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
8387 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
8388 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
babea61d 8389
2d112de7 8390 mode->flags = pipe_config->base.adjusted_mode.flags;
cd13f5ab 8391 mode->type = DRM_MODE_TYPE_DRIVER;
babea61d 8392
2d112de7
ACO
8393 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
8394 mode->flags |= pipe_config->base.adjusted_mode.flags;
cd13f5ab
ML
8395
8396 mode->hsync = drm_mode_hsync(mode);
8397 mode->vrefresh = drm_mode_vrefresh(mode);
8398 drm_mode_set_name(mode);
babea61d
JB
8399}
8400
84b046f3
DV
8401static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
8402{
8403 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 8404 struct drm_i915_private *dev_priv = to_i915(dev);
84b046f3
DV
8405 uint32_t pipeconf;
8406
9f11a9e4 8407 pipeconf = 0;
84b046f3 8408
b6b5d049
VS
8409 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
8410 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8411 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 8412
6e3c9717 8413 if (intel_crtc->config->double_wide)
cf532bb2 8414 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 8415
ff9ce46e 8416 /* only g4x and later have fancy bpc/dither controls */
9beb5fea
TU
8417 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
8418 IS_CHERRYVIEW(dev_priv)) {
ff9ce46e 8419 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6e3c9717 8420 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
ff9ce46e 8421 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 8422 PIPECONF_DITHER_TYPE_SP;
84b046f3 8423
6e3c9717 8424 switch (intel_crtc->config->pipe_bpp) {
ff9ce46e
DV
8425 case 18:
8426 pipeconf |= PIPECONF_6BPC;
8427 break;
8428 case 24:
8429 pipeconf |= PIPECONF_8BPC;
8430 break;
8431 case 30:
8432 pipeconf |= PIPECONF_10BPC;
8433 break;
8434 default:
8435 /* Case prevented by intel_choose_pipe_bpp_dither. */
8436 BUG();
84b046f3
DV
8437 }
8438 }
8439
8440 if (HAS_PIPE_CXSR(dev)) {
8441 if (intel_crtc->lowfreq_avail) {
8442 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
8443 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
8444 } else {
8445 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
8446 }
8447 }
8448
6e3c9717 8449 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
efc2cfff 8450 if (INTEL_INFO(dev)->gen < 4 ||
2d84d2b3 8451 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
efc2cfff
VS
8452 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
8453 else
8454 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
8455 } else
84b046f3
DV
8456 pipeconf |= PIPECONF_PROGRESSIVE;
8457
920a14b2 8458 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
666a4537 8459 intel_crtc->config->limited_color_range)
9f11a9e4 8460 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 8461
84b046f3
DV
8462 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
8463 POSTING_READ(PIPECONF(intel_crtc->pipe));
8464}
8465
81c97f52
ACO
8466static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
8467 struct intel_crtc_state *crtc_state)
8468{
8469 struct drm_device *dev = crtc->base.dev;
fac5e23e 8470 struct drm_i915_private *dev_priv = to_i915(dev);
1b6f4958 8471 const struct intel_limit *limit;
81c97f52
ACO
8472 int refclk = 48000;
8473
8474 memset(&crtc_state->dpll_hw_state, 0,
8475 sizeof(crtc_state->dpll_hw_state));
8476
2d84d2b3 8477 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
81c97f52
ACO
8478 if (intel_panel_use_ssc(dev_priv)) {
8479 refclk = dev_priv->vbt.lvds_ssc_freq;
8480 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8481 }
8482
8483 limit = &intel_limits_i8xx_lvds;
2d84d2b3 8484 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
81c97f52
ACO
8485 limit = &intel_limits_i8xx_dvo;
8486 } else {
8487 limit = &intel_limits_i8xx_dac;
8488 }
8489
8490 if (!crtc_state->clock_set &&
8491 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8492 refclk, NULL, &crtc_state->dpll)) {
8493 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8494 return -EINVAL;
8495 }
8496
8497 i8xx_compute_dpll(crtc, crtc_state, NULL);
8498
8499 return 0;
8500}
8501
19ec6693
ACO
8502static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
8503 struct intel_crtc_state *crtc_state)
8504{
8505 struct drm_device *dev = crtc->base.dev;
fac5e23e 8506 struct drm_i915_private *dev_priv = to_i915(dev);
1b6f4958 8507 const struct intel_limit *limit;
19ec6693
ACO
8508 int refclk = 96000;
8509
8510 memset(&crtc_state->dpll_hw_state, 0,
8511 sizeof(crtc_state->dpll_hw_state));
8512
2d84d2b3 8513 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
19ec6693
ACO
8514 if (intel_panel_use_ssc(dev_priv)) {
8515 refclk = dev_priv->vbt.lvds_ssc_freq;
8516 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8517 }
8518
8519 if (intel_is_dual_link_lvds(dev))
8520 limit = &intel_limits_g4x_dual_channel_lvds;
8521 else
8522 limit = &intel_limits_g4x_single_channel_lvds;
2d84d2b3
VS
8523 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
8524 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
19ec6693 8525 limit = &intel_limits_g4x_hdmi;
2d84d2b3 8526 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
19ec6693
ACO
8527 limit = &intel_limits_g4x_sdvo;
8528 } else {
8529 /* The option is for other outputs */
8530 limit = &intel_limits_i9xx_sdvo;
8531 }
8532
8533 if (!crtc_state->clock_set &&
8534 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8535 refclk, NULL, &crtc_state->dpll)) {
8536 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8537 return -EINVAL;
8538 }
8539
8540 i9xx_compute_dpll(crtc, crtc_state, NULL);
8541
8542 return 0;
8543}
8544
70e8aa21
ACO
8545static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
8546 struct intel_crtc_state *crtc_state)
8547{
8548 struct drm_device *dev = crtc->base.dev;
fac5e23e 8549 struct drm_i915_private *dev_priv = to_i915(dev);
1b6f4958 8550 const struct intel_limit *limit;
70e8aa21
ACO
8551 int refclk = 96000;
8552
8553 memset(&crtc_state->dpll_hw_state, 0,
8554 sizeof(crtc_state->dpll_hw_state));
8555
2d84d2b3 8556 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
70e8aa21
ACO
8557 if (intel_panel_use_ssc(dev_priv)) {
8558 refclk = dev_priv->vbt.lvds_ssc_freq;
8559 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8560 }
8561
8562 limit = &intel_limits_pineview_lvds;
8563 } else {
8564 limit = &intel_limits_pineview_sdvo;
8565 }
8566
8567 if (!crtc_state->clock_set &&
8568 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8569 refclk, NULL, &crtc_state->dpll)) {
8570 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8571 return -EINVAL;
8572 }
8573
8574 i9xx_compute_dpll(crtc, crtc_state, NULL);
8575
8576 return 0;
8577}
8578
190f68c5
ACO
8579static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
8580 struct intel_crtc_state *crtc_state)
79e53945 8581{
c7653199 8582 struct drm_device *dev = crtc->base.dev;
fac5e23e 8583 struct drm_i915_private *dev_priv = to_i915(dev);
1b6f4958 8584 const struct intel_limit *limit;
81c97f52 8585 int refclk = 96000;
79e53945 8586
dd3cd74a
ACO
8587 memset(&crtc_state->dpll_hw_state, 0,
8588 sizeof(crtc_state->dpll_hw_state));
8589
2d84d2b3 8590 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
70e8aa21
ACO
8591 if (intel_panel_use_ssc(dev_priv)) {
8592 refclk = dev_priv->vbt.lvds_ssc_freq;
8593 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8594 }
43565a06 8595
70e8aa21
ACO
8596 limit = &intel_limits_i9xx_lvds;
8597 } else {
8598 limit = &intel_limits_i9xx_sdvo;
81c97f52 8599 }
79e53945 8600
70e8aa21
ACO
8601 if (!crtc_state->clock_set &&
8602 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8603 refclk, NULL, &crtc_state->dpll)) {
8604 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8605 return -EINVAL;
f47709a9 8606 }
7026d4ac 8607
81c97f52 8608 i9xx_compute_dpll(crtc, crtc_state, NULL);
79e53945 8609
c8f7a0db 8610 return 0;
f564048e
EA
8611}
8612
65b3d6a9
ACO
8613static int chv_crtc_compute_clock(struct intel_crtc *crtc,
8614 struct intel_crtc_state *crtc_state)
8615{
8616 int refclk = 100000;
1b6f4958 8617 const struct intel_limit *limit = &intel_limits_chv;
65b3d6a9
ACO
8618
8619 memset(&crtc_state->dpll_hw_state, 0,
8620 sizeof(crtc_state->dpll_hw_state));
8621
65b3d6a9
ACO
8622 if (!crtc_state->clock_set &&
8623 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8624 refclk, NULL, &crtc_state->dpll)) {
8625 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8626 return -EINVAL;
8627 }
8628
8629 chv_compute_dpll(crtc, crtc_state);
8630
8631 return 0;
8632}
8633
8634static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
8635 struct intel_crtc_state *crtc_state)
8636{
8637 int refclk = 100000;
1b6f4958 8638 const struct intel_limit *limit = &intel_limits_vlv;
65b3d6a9
ACO
8639
8640 memset(&crtc_state->dpll_hw_state, 0,
8641 sizeof(crtc_state->dpll_hw_state));
8642
65b3d6a9
ACO
8643 if (!crtc_state->clock_set &&
8644 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8645 refclk, NULL, &crtc_state->dpll)) {
8646 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8647 return -EINVAL;
8648 }
8649
8650 vlv_compute_dpll(crtc, crtc_state);
8651
8652 return 0;
8653}
8654
2fa2fe9a 8655static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5cec258b 8656 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
8657{
8658 struct drm_device *dev = crtc->base.dev;
fac5e23e 8659 struct drm_i915_private *dev_priv = to_i915(dev);
2fa2fe9a
DV
8660 uint32_t tmp;
8661
50a0bc90
TU
8662 if (INTEL_GEN(dev_priv) <= 3 &&
8663 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
dc9e7dec
VS
8664 return;
8665
2fa2fe9a 8666 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
8667 if (!(tmp & PFIT_ENABLE))
8668 return;
2fa2fe9a 8669
06922821 8670 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
8671 if (INTEL_INFO(dev)->gen < 4) {
8672 if (crtc->pipe != PIPE_B)
8673 return;
2fa2fe9a
DV
8674 } else {
8675 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8676 return;
8677 }
8678
06922821 8679 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a 8680 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
2fa2fe9a
DV
8681}
8682
acbec814 8683static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8684 struct intel_crtc_state *pipe_config)
acbec814
JB
8685{
8686 struct drm_device *dev = crtc->base.dev;
fac5e23e 8687 struct drm_i915_private *dev_priv = to_i915(dev);
acbec814 8688 int pipe = pipe_config->cpu_transcoder;
9e2c8475 8689 struct dpll clock;
acbec814 8690 u32 mdiv;
662c6ecb 8691 int refclk = 100000;
acbec814 8692
b521973b
VS
8693 /* In case of DSI, DPLL will not be used */
8694 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
f573de5a
SK
8695 return;
8696
a580516d 8697 mutex_lock(&dev_priv->sb_lock);
ab3c759a 8698 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
a580516d 8699 mutex_unlock(&dev_priv->sb_lock);
acbec814
JB
8700
8701 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8702 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8703 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8704 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8705 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8706
dccbea3b 8707 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
acbec814
JB
8708}
8709
5724dbd1
DL
8710static void
8711i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8712 struct intel_initial_plane_config *plane_config)
1ad292b5
JB
8713{
8714 struct drm_device *dev = crtc->base.dev;
fac5e23e 8715 struct drm_i915_private *dev_priv = to_i915(dev);
1ad292b5
JB
8716 u32 val, base, offset;
8717 int pipe = crtc->pipe, plane = crtc->plane;
8718 int fourcc, pixel_format;
6761dd31 8719 unsigned int aligned_height;
b113d5ee 8720 struct drm_framebuffer *fb;
1b842c89 8721 struct intel_framebuffer *intel_fb;
1ad292b5 8722
42a7b088
DL
8723 val = I915_READ(DSPCNTR(plane));
8724 if (!(val & DISPLAY_PLANE_ENABLE))
8725 return;
8726
d9806c9f 8727 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 8728 if (!intel_fb) {
1ad292b5
JB
8729 DRM_DEBUG_KMS("failed to alloc fb\n");
8730 return;
8731 }
8732
1b842c89
DL
8733 fb = &intel_fb->base;
8734
18c5247e
DV
8735 if (INTEL_INFO(dev)->gen >= 4) {
8736 if (val & DISPPLANE_TILED) {
49af449b 8737 plane_config->tiling = I915_TILING_X;
18c5247e
DV
8738 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8739 }
8740 }
1ad292b5
JB
8741
8742 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 8743 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
8744 fb->pixel_format = fourcc;
8745 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
1ad292b5
JB
8746
8747 if (INTEL_INFO(dev)->gen >= 4) {
49af449b 8748 if (plane_config->tiling)
1ad292b5
JB
8749 offset = I915_READ(DSPTILEOFF(plane));
8750 else
8751 offset = I915_READ(DSPLINOFF(plane));
8752 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8753 } else {
8754 base = I915_READ(DSPADDR(plane));
8755 }
8756 plane_config->base = base;
8757
8758 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
8759 fb->width = ((val >> 16) & 0xfff) + 1;
8760 fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
8761
8762 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 8763 fb->pitches[0] = val & 0xffffffc0;
1ad292b5 8764
b113d5ee 8765 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
8766 fb->pixel_format,
8767 fb->modifier[0]);
1ad292b5 8768
f37b5c2b 8769 plane_config->size = fb->pitches[0] * aligned_height;
1ad292b5 8770
2844a921
DL
8771 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8772 pipe_name(pipe), plane, fb->width, fb->height,
8773 fb->bits_per_pixel, base, fb->pitches[0],
8774 plane_config->size);
1ad292b5 8775
2d14030b 8776 plane_config->fb = intel_fb;
1ad292b5
JB
8777}
8778
70b23a98 8779static void chv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8780 struct intel_crtc_state *pipe_config)
70b23a98
VS
8781{
8782 struct drm_device *dev = crtc->base.dev;
fac5e23e 8783 struct drm_i915_private *dev_priv = to_i915(dev);
70b23a98
VS
8784 int pipe = pipe_config->cpu_transcoder;
8785 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9e2c8475 8786 struct dpll clock;
0d7b6b11 8787 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
70b23a98
VS
8788 int refclk = 100000;
8789
b521973b
VS
8790 /* In case of DSI, DPLL will not be used */
8791 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8792 return;
8793
a580516d 8794 mutex_lock(&dev_priv->sb_lock);
70b23a98
VS
8795 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8796 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8797 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8798 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
0d7b6b11 8799 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
a580516d 8800 mutex_unlock(&dev_priv->sb_lock);
70b23a98
VS
8801
8802 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
0d7b6b11
ID
8803 clock.m2 = (pll_dw0 & 0xff) << 22;
8804 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8805 clock.m2 |= pll_dw2 & 0x3fffff;
70b23a98
VS
8806 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8807 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8808 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8809
dccbea3b 8810 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
70b23a98
VS
8811}
8812
0e8ffe1b 8813static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8814 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
8815{
8816 struct drm_device *dev = crtc->base.dev;
fac5e23e 8817 struct drm_i915_private *dev_priv = to_i915(dev);
1729050e 8818 enum intel_display_power_domain power_domain;
0e8ffe1b 8819 uint32_t tmp;
1729050e 8820 bool ret;
0e8ffe1b 8821
1729050e
ID
8822 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8823 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
b5482bd0
ID
8824 return false;
8825
e143a21c 8826 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8106ddbd 8827 pipe_config->shared_dpll = NULL;
eccb140b 8828
1729050e
ID
8829 ret = false;
8830
0e8ffe1b
DV
8831 tmp = I915_READ(PIPECONF(crtc->pipe));
8832 if (!(tmp & PIPECONF_ENABLE))
1729050e 8833 goto out;
0e8ffe1b 8834
9beb5fea
TU
8835 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
8836 IS_CHERRYVIEW(dev_priv)) {
42571aef
VS
8837 switch (tmp & PIPECONF_BPC_MASK) {
8838 case PIPECONF_6BPC:
8839 pipe_config->pipe_bpp = 18;
8840 break;
8841 case PIPECONF_8BPC:
8842 pipe_config->pipe_bpp = 24;
8843 break;
8844 case PIPECONF_10BPC:
8845 pipe_config->pipe_bpp = 30;
8846 break;
8847 default:
8848 break;
8849 }
8850 }
8851
920a14b2 8852 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
666a4537 8853 (tmp & PIPECONF_COLOR_RANGE_SELECT))
b5a9fa09
DV
8854 pipe_config->limited_color_range = true;
8855
282740f7
VS
8856 if (INTEL_INFO(dev)->gen < 4)
8857 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8858
1bd1bd80 8859 intel_get_pipe_timings(crtc, pipe_config);
bc58be60 8860 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 8861
2fa2fe9a
DV
8862 i9xx_get_pfit_config(crtc, pipe_config);
8863
6c49f241 8864 if (INTEL_INFO(dev)->gen >= 4) {
c231775c 8865 /* No way to read it out on pipes B and C */
920a14b2 8866 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
c231775c
VS
8867 tmp = dev_priv->chv_dpll_md[crtc->pipe];
8868 else
8869 tmp = I915_READ(DPLL_MD(crtc->pipe));
6c49f241
DV
8870 pipe_config->pixel_multiplier =
8871 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8872 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 8873 pipe_config->dpll_hw_state.dpll_md = tmp;
50a0bc90
TU
8874 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
8875 IS_G33(dev_priv)) {
6c49f241
DV
8876 tmp = I915_READ(DPLL(crtc->pipe));
8877 pipe_config->pixel_multiplier =
8878 ((tmp & SDVO_MULTIPLIER_MASK)
8879 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8880 } else {
8881 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8882 * port and will be fixed up in the encoder->get_config
8883 * function. */
8884 pipe_config->pixel_multiplier = 1;
8885 }
8bcc2795 8886 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
920a14b2 8887 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
1c4e0274
VS
8888 /*
8889 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8890 * on 830. Filter it out here so that we don't
8891 * report errors due to that.
8892 */
50a0bc90 8893 if (IS_I830(dev_priv))
1c4e0274
VS
8894 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8895
8bcc2795
DV
8896 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8897 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
8898 } else {
8899 /* Mask out read-only status bits. */
8900 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8901 DPLL_PORTC_READY_MASK |
8902 DPLL_PORTB_READY_MASK);
8bcc2795 8903 }
6c49f241 8904
920a14b2 8905 if (IS_CHERRYVIEW(dev_priv))
70b23a98 8906 chv_crtc_clock_get(crtc, pipe_config);
11a914c2 8907 else if (IS_VALLEYVIEW(dev_priv))
acbec814
JB
8908 vlv_crtc_clock_get(crtc, pipe_config);
8909 else
8910 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 8911
0f64614d
VS
8912 /*
8913 * Normally the dotclock is filled in by the encoder .get_config()
8914 * but in case the pipe is enabled w/o any ports we need a sane
8915 * default.
8916 */
8917 pipe_config->base.adjusted_mode.crtc_clock =
8918 pipe_config->port_clock / pipe_config->pixel_multiplier;
8919
1729050e
ID
8920 ret = true;
8921
8922out:
8923 intel_display_power_put(dev_priv, power_domain);
8924
8925 return ret;
0e8ffe1b
DV
8926}
8927
dde86e2d 8928static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67 8929{
fac5e23e 8930 struct drm_i915_private *dev_priv = to_i915(dev);
13d83a67 8931 struct intel_encoder *encoder;
1c1a24d2 8932 int i;
74cfd7ac 8933 u32 val, final;
13d83a67 8934 bool has_lvds = false;
199e5d79 8935 bool has_cpu_edp = false;
199e5d79 8936 bool has_panel = false;
99eb6a01
KP
8937 bool has_ck505 = false;
8938 bool can_ssc = false;
1c1a24d2 8939 bool using_ssc_source = false;
13d83a67
JB
8940
8941 /* We need to take the global config into account */
b2784e15 8942 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
8943 switch (encoder->type) {
8944 case INTEL_OUTPUT_LVDS:
8945 has_panel = true;
8946 has_lvds = true;
8947 break;
8948 case INTEL_OUTPUT_EDP:
8949 has_panel = true;
2de6905f 8950 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
8951 has_cpu_edp = true;
8952 break;
6847d71b
PZ
8953 default:
8954 break;
13d83a67
JB
8955 }
8956 }
8957
6e266956 8958 if (HAS_PCH_IBX(dev_priv)) {
41aa3448 8959 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
8960 can_ssc = has_ck505;
8961 } else {
8962 has_ck505 = false;
8963 can_ssc = true;
8964 }
8965
1c1a24d2
L
8966 /* Check if any DPLLs are using the SSC source */
8967 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8968 u32 temp = I915_READ(PCH_DPLL(i));
8969
8970 if (!(temp & DPLL_VCO_ENABLE))
8971 continue;
8972
8973 if ((temp & PLL_REF_INPUT_MASK) ==
8974 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
8975 using_ssc_source = true;
8976 break;
8977 }
8978 }
8979
8980 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
8981 has_panel, has_lvds, has_ck505, using_ssc_source);
13d83a67
JB
8982
8983 /* Ironlake: try to setup display ref clock before DPLL
8984 * enabling. This is only under driver's control after
8985 * PCH B stepping, previous chipset stepping should be
8986 * ignoring this setting.
8987 */
74cfd7ac
CW
8988 val = I915_READ(PCH_DREF_CONTROL);
8989
8990 /* As we must carefully and slowly disable/enable each source in turn,
8991 * compute the final state we want first and check if we need to
8992 * make any changes at all.
8993 */
8994 final = val;
8995 final &= ~DREF_NONSPREAD_SOURCE_MASK;
8996 if (has_ck505)
8997 final |= DREF_NONSPREAD_CK505_ENABLE;
8998 else
8999 final |= DREF_NONSPREAD_SOURCE_ENABLE;
9000
8c07eb68 9001 final &= ~DREF_SSC_SOURCE_MASK;
74cfd7ac 9002 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8c07eb68 9003 final &= ~DREF_SSC1_ENABLE;
74cfd7ac
CW
9004
9005 if (has_panel) {
9006 final |= DREF_SSC_SOURCE_ENABLE;
9007
9008 if (intel_panel_use_ssc(dev_priv) && can_ssc)
9009 final |= DREF_SSC1_ENABLE;
9010
9011 if (has_cpu_edp) {
9012 if (intel_panel_use_ssc(dev_priv) && can_ssc)
9013 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
9014 else
9015 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
9016 } else
9017 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
1c1a24d2
L
9018 } else if (using_ssc_source) {
9019 final |= DREF_SSC_SOURCE_ENABLE;
9020 final |= DREF_SSC1_ENABLE;
74cfd7ac
CW
9021 }
9022
9023 if (final == val)
9024 return;
9025
13d83a67 9026 /* Always enable nonspread source */
74cfd7ac 9027 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 9028
99eb6a01 9029 if (has_ck505)
74cfd7ac 9030 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 9031 else
74cfd7ac 9032 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 9033
199e5d79 9034 if (has_panel) {
74cfd7ac
CW
9035 val &= ~DREF_SSC_SOURCE_MASK;
9036 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 9037
199e5d79 9038 /* SSC must be turned on before enabling the CPU output */
99eb6a01 9039 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 9040 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 9041 val |= DREF_SSC1_ENABLE;
e77166b5 9042 } else
74cfd7ac 9043 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
9044
9045 /* Get SSC going before enabling the outputs */
74cfd7ac 9046 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
9047 POSTING_READ(PCH_DREF_CONTROL);
9048 udelay(200);
9049
74cfd7ac 9050 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
9051
9052 /* Enable CPU source on CPU attached eDP */
199e5d79 9053 if (has_cpu_edp) {
99eb6a01 9054 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 9055 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 9056 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 9057 } else
74cfd7ac 9058 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 9059 } else
74cfd7ac 9060 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 9061
74cfd7ac 9062 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
9063 POSTING_READ(PCH_DREF_CONTROL);
9064 udelay(200);
9065 } else {
1c1a24d2 9066 DRM_DEBUG_KMS("Disabling CPU source output\n");
199e5d79 9067
74cfd7ac 9068 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
9069
9070 /* Turn off CPU output */
74cfd7ac 9071 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 9072
74cfd7ac 9073 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
9074 POSTING_READ(PCH_DREF_CONTROL);
9075 udelay(200);
9076
1c1a24d2
L
9077 if (!using_ssc_source) {
9078 DRM_DEBUG_KMS("Disabling SSC source\n");
199e5d79 9079
1c1a24d2
L
9080 /* Turn off the SSC source */
9081 val &= ~DREF_SSC_SOURCE_MASK;
9082 val |= DREF_SSC_SOURCE_DISABLE;
f165d283 9083
1c1a24d2
L
9084 /* Turn off SSC1 */
9085 val &= ~DREF_SSC1_ENABLE;
9086
9087 I915_WRITE(PCH_DREF_CONTROL, val);
9088 POSTING_READ(PCH_DREF_CONTROL);
9089 udelay(200);
9090 }
13d83a67 9091 }
74cfd7ac
CW
9092
9093 BUG_ON(val != final);
13d83a67
JB
9094}
9095
f31f2d55 9096static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 9097{
f31f2d55 9098 uint32_t tmp;
dde86e2d 9099
0ff066a9
PZ
9100 tmp = I915_READ(SOUTH_CHICKEN2);
9101 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
9102 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 9103
cf3598c2
ID
9104 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
9105 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
0ff066a9 9106 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 9107
0ff066a9
PZ
9108 tmp = I915_READ(SOUTH_CHICKEN2);
9109 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
9110 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 9111
cf3598c2
ID
9112 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
9113 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
0ff066a9 9114 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
9115}
9116
9117/* WaMPhyProgramming:hsw */
9118static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
9119{
9120 uint32_t tmp;
dde86e2d
PZ
9121
9122 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
9123 tmp &= ~(0xFF << 24);
9124 tmp |= (0x12 << 24);
9125 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
9126
dde86e2d
PZ
9127 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
9128 tmp |= (1 << 11);
9129 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
9130
9131 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
9132 tmp |= (1 << 11);
9133 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
9134
dde86e2d
PZ
9135 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
9136 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
9137 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
9138
9139 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
9140 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
9141 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
9142
0ff066a9
PZ
9143 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
9144 tmp &= ~(7 << 13);
9145 tmp |= (5 << 13);
9146 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 9147
0ff066a9
PZ
9148 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
9149 tmp &= ~(7 << 13);
9150 tmp |= (5 << 13);
9151 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
9152
9153 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
9154 tmp &= ~0xFF;
9155 tmp |= 0x1C;
9156 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
9157
9158 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
9159 tmp &= ~0xFF;
9160 tmp |= 0x1C;
9161 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
9162
9163 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
9164 tmp &= ~(0xFF << 16);
9165 tmp |= (0x1C << 16);
9166 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
9167
9168 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
9169 tmp &= ~(0xFF << 16);
9170 tmp |= (0x1C << 16);
9171 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
9172
0ff066a9
PZ
9173 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
9174 tmp |= (1 << 27);
9175 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 9176
0ff066a9
PZ
9177 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
9178 tmp |= (1 << 27);
9179 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 9180
0ff066a9
PZ
9181 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
9182 tmp &= ~(0xF << 28);
9183 tmp |= (4 << 28);
9184 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 9185
0ff066a9
PZ
9186 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
9187 tmp &= ~(0xF << 28);
9188 tmp |= (4 << 28);
9189 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
9190}
9191
2fa86a1f
PZ
9192/* Implements 3 different sequences from BSpec chapter "Display iCLK
9193 * Programming" based on the parameters passed:
9194 * - Sequence to enable CLKOUT_DP
9195 * - Sequence to enable CLKOUT_DP without spread
9196 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
9197 */
9198static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
9199 bool with_fdi)
f31f2d55 9200{
fac5e23e 9201 struct drm_i915_private *dev_priv = to_i915(dev);
2fa86a1f
PZ
9202 uint32_t reg, tmp;
9203
9204 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
9205 with_spread = true;
4f8036a2
TU
9206 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
9207 with_fdi, "LP PCH doesn't have FDI\n"))
2fa86a1f 9208 with_fdi = false;
f31f2d55 9209
a580516d 9210 mutex_lock(&dev_priv->sb_lock);
f31f2d55
PZ
9211
9212 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9213 tmp &= ~SBI_SSCCTL_DISABLE;
9214 tmp |= SBI_SSCCTL_PATHALT;
9215 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9216
9217 udelay(24);
9218
2fa86a1f
PZ
9219 if (with_spread) {
9220 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9221 tmp &= ~SBI_SSCCTL_PATHALT;
9222 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 9223
2fa86a1f
PZ
9224 if (with_fdi) {
9225 lpt_reset_fdi_mphy(dev_priv);
9226 lpt_program_fdi_mphy(dev_priv);
9227 }
9228 }
dde86e2d 9229
4f8036a2 9230 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
2fa86a1f
PZ
9231 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
9232 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
9233 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246 9234
a580516d 9235 mutex_unlock(&dev_priv->sb_lock);
dde86e2d
PZ
9236}
9237
47701c3b
PZ
9238/* Sequence to disable CLKOUT_DP */
9239static void lpt_disable_clkout_dp(struct drm_device *dev)
9240{
fac5e23e 9241 struct drm_i915_private *dev_priv = to_i915(dev);
47701c3b
PZ
9242 uint32_t reg, tmp;
9243
a580516d 9244 mutex_lock(&dev_priv->sb_lock);
47701c3b 9245
4f8036a2 9246 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
47701c3b
PZ
9247 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
9248 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
9249 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
9250
9251 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9252 if (!(tmp & SBI_SSCCTL_DISABLE)) {
9253 if (!(tmp & SBI_SSCCTL_PATHALT)) {
9254 tmp |= SBI_SSCCTL_PATHALT;
9255 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9256 udelay(32);
9257 }
9258 tmp |= SBI_SSCCTL_DISABLE;
9259 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9260 }
9261
a580516d 9262 mutex_unlock(&dev_priv->sb_lock);
47701c3b
PZ
9263}
9264
f7be2c21
VS
9265#define BEND_IDX(steps) ((50 + (steps)) / 5)
9266
9267static const uint16_t sscdivintphase[] = {
9268 [BEND_IDX( 50)] = 0x3B23,
9269 [BEND_IDX( 45)] = 0x3B23,
9270 [BEND_IDX( 40)] = 0x3C23,
9271 [BEND_IDX( 35)] = 0x3C23,
9272 [BEND_IDX( 30)] = 0x3D23,
9273 [BEND_IDX( 25)] = 0x3D23,
9274 [BEND_IDX( 20)] = 0x3E23,
9275 [BEND_IDX( 15)] = 0x3E23,
9276 [BEND_IDX( 10)] = 0x3F23,
9277 [BEND_IDX( 5)] = 0x3F23,
9278 [BEND_IDX( 0)] = 0x0025,
9279 [BEND_IDX( -5)] = 0x0025,
9280 [BEND_IDX(-10)] = 0x0125,
9281 [BEND_IDX(-15)] = 0x0125,
9282 [BEND_IDX(-20)] = 0x0225,
9283 [BEND_IDX(-25)] = 0x0225,
9284 [BEND_IDX(-30)] = 0x0325,
9285 [BEND_IDX(-35)] = 0x0325,
9286 [BEND_IDX(-40)] = 0x0425,
9287 [BEND_IDX(-45)] = 0x0425,
9288 [BEND_IDX(-50)] = 0x0525,
9289};
9290
9291/*
9292 * Bend CLKOUT_DP
9293 * steps -50 to 50 inclusive, in steps of 5
9294 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
9295 * change in clock period = -(steps / 10) * 5.787 ps
9296 */
9297static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
9298{
9299 uint32_t tmp;
9300 int idx = BEND_IDX(steps);
9301
9302 if (WARN_ON(steps % 5 != 0))
9303 return;
9304
9305 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
9306 return;
9307
9308 mutex_lock(&dev_priv->sb_lock);
9309
9310 if (steps % 10 != 0)
9311 tmp = 0xAAAAAAAB;
9312 else
9313 tmp = 0x00000000;
9314 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
9315
9316 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
9317 tmp &= 0xffff0000;
9318 tmp |= sscdivintphase[idx];
9319 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
9320
9321 mutex_unlock(&dev_priv->sb_lock);
9322}
9323
9324#undef BEND_IDX
9325
bf8fa3d3
PZ
9326static void lpt_init_pch_refclk(struct drm_device *dev)
9327{
bf8fa3d3
PZ
9328 struct intel_encoder *encoder;
9329 bool has_vga = false;
9330
b2784e15 9331 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
9332 switch (encoder->type) {
9333 case INTEL_OUTPUT_ANALOG:
9334 has_vga = true;
9335 break;
6847d71b
PZ
9336 default:
9337 break;
bf8fa3d3
PZ
9338 }
9339 }
9340
f7be2c21
VS
9341 if (has_vga) {
9342 lpt_bend_clkout_dp(to_i915(dev), 0);
47701c3b 9343 lpt_enable_clkout_dp(dev, true, true);
f7be2c21 9344 } else {
47701c3b 9345 lpt_disable_clkout_dp(dev);
f7be2c21 9346 }
bf8fa3d3
PZ
9347}
9348
dde86e2d
PZ
9349/*
9350 * Initialize reference clocks when the driver loads
9351 */
9352void intel_init_pch_refclk(struct drm_device *dev)
9353{
6e266956
TU
9354 struct drm_i915_private *dev_priv = to_i915(dev);
9355
9356 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
dde86e2d 9357 ironlake_init_pch_refclk(dev);
6e266956 9358 else if (HAS_PCH_LPT(dev_priv))
dde86e2d
PZ
9359 lpt_init_pch_refclk(dev);
9360}
9361
6ff93609 9362static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 9363{
fac5e23e 9364 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
79e53945
JB
9365 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9366 int pipe = intel_crtc->pipe;
c8203565
PZ
9367 uint32_t val;
9368
78114071 9369 val = 0;
c8203565 9370
6e3c9717 9371 switch (intel_crtc->config->pipe_bpp) {
c8203565 9372 case 18:
dfd07d72 9373 val |= PIPECONF_6BPC;
c8203565
PZ
9374 break;
9375 case 24:
dfd07d72 9376 val |= PIPECONF_8BPC;
c8203565
PZ
9377 break;
9378 case 30:
dfd07d72 9379 val |= PIPECONF_10BPC;
c8203565
PZ
9380 break;
9381 case 36:
dfd07d72 9382 val |= PIPECONF_12BPC;
c8203565
PZ
9383 break;
9384 default:
cc769b62
PZ
9385 /* Case prevented by intel_choose_pipe_bpp_dither. */
9386 BUG();
c8203565
PZ
9387 }
9388
6e3c9717 9389 if (intel_crtc->config->dither)
c8203565
PZ
9390 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
9391
6e3c9717 9392 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
9393 val |= PIPECONF_INTERLACED_ILK;
9394 else
9395 val |= PIPECONF_PROGRESSIVE;
9396
6e3c9717 9397 if (intel_crtc->config->limited_color_range)
3685a8f3 9398 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 9399
c8203565
PZ
9400 I915_WRITE(PIPECONF(pipe), val);
9401 POSTING_READ(PIPECONF(pipe));
9402}
9403
6ff93609 9404static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 9405{
fac5e23e 9406 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
ee2b0b38 9407 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 9408 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
391bf048 9409 u32 val = 0;
ee2b0b38 9410
391bf048 9411 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
ee2b0b38
PZ
9412 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
9413
6e3c9717 9414 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
9415 val |= PIPECONF_INTERLACED_ILK;
9416 else
9417 val |= PIPECONF_PROGRESSIVE;
9418
702e7a56
PZ
9419 I915_WRITE(PIPECONF(cpu_transcoder), val);
9420 POSTING_READ(PIPECONF(cpu_transcoder));
391bf048
JN
9421}
9422
391bf048
JN
9423static void haswell_set_pipemisc(struct drm_crtc *crtc)
9424{
fac5e23e 9425 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
391bf048 9426 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 9427
391bf048
JN
9428 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
9429 u32 val = 0;
756f85cf 9430
6e3c9717 9431 switch (intel_crtc->config->pipe_bpp) {
756f85cf
PZ
9432 case 18:
9433 val |= PIPEMISC_DITHER_6_BPC;
9434 break;
9435 case 24:
9436 val |= PIPEMISC_DITHER_8_BPC;
9437 break;
9438 case 30:
9439 val |= PIPEMISC_DITHER_10_BPC;
9440 break;
9441 case 36:
9442 val |= PIPEMISC_DITHER_12_BPC;
9443 break;
9444 default:
9445 /* Case prevented by pipe_config_set_bpp. */
9446 BUG();
9447 }
9448
6e3c9717 9449 if (intel_crtc->config->dither)
756f85cf
PZ
9450 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
9451
391bf048 9452 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
756f85cf 9453 }
ee2b0b38
PZ
9454}
9455
d4b1931c
PZ
9456int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
9457{
9458 /*
9459 * Account for spread spectrum to avoid
9460 * oversubscribing the link. Max center spread
9461 * is 2.5%; use 5% for safety's sake.
9462 */
9463 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 9464 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
9465}
9466
7429e9d4 9467static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 9468{
7429e9d4 9469 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
9470}
9471
b75ca6f6
ACO
9472static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
9473 struct intel_crtc_state *crtc_state,
9e2c8475 9474 struct dpll *reduced_clock)
79e53945 9475{
de13a2e3 9476 struct drm_crtc *crtc = &intel_crtc->base;
79e53945 9477 struct drm_device *dev = crtc->dev;
fac5e23e 9478 struct drm_i915_private *dev_priv = to_i915(dev);
b75ca6f6 9479 u32 dpll, fp, fp2;
3d6e9ee0 9480 int factor;
79e53945 9481
c1858123 9482 /* Enable autotuning of the PLL clock (if permissible) */
8febb297 9483 factor = 21;
3d6e9ee0 9484 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
8febb297 9485 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 9486 dev_priv->vbt.lvds_ssc_freq == 100000) ||
6e266956 9487 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
8febb297 9488 factor = 25;
190f68c5 9489 } else if (crtc_state->sdvo_tv_clock)
8febb297 9490 factor = 20;
c1858123 9491
b75ca6f6
ACO
9492 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
9493
190f68c5 9494 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
b75ca6f6
ACO
9495 fp |= FP_CB_TUNE;
9496
9497 if (reduced_clock) {
9498 fp2 = i9xx_dpll_compute_fp(reduced_clock);
2c07245f 9499
b75ca6f6
ACO
9500 if (reduced_clock->m < factor * reduced_clock->n)
9501 fp2 |= FP_CB_TUNE;
9502 } else {
9503 fp2 = fp;
9504 }
9a7c7890 9505
5eddb70b 9506 dpll = 0;
2c07245f 9507
3d6e9ee0 9508 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
a07d6787
EA
9509 dpll |= DPLLB_MODE_LVDS;
9510 else
9511 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 9512
190f68c5 9513 dpll |= (crtc_state->pixel_multiplier - 1)
ef1b460d 9514 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f 9515
3d6e9ee0
VS
9516 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
9517 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
4a33e48d 9518 dpll |= DPLL_SDVO_HIGH_SPEED;
3d6e9ee0 9519
37a5650b 9520 if (intel_crtc_has_dp_encoder(crtc_state))
4a33e48d 9521 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 9522
7d7f8633
VS
9523 /*
9524 * The high speed IO clock is only really required for
9525 * SDVO/HDMI/DP, but we also enable it for CRT to make it
9526 * possible to share the DPLL between CRT and HDMI. Enabling
9527 * the clock needlessly does no real harm, except use up a
9528 * bit of power potentially.
9529 *
9530 * We'll limit this to IVB with 3 pipes, since it has only two
9531 * DPLLs and so DPLL sharing is the only way to get three pipes
9532 * driving PCH ports at the same time. On SNB we could do this,
9533 * and potentially avoid enabling the second DPLL, but it's not
9534 * clear if it''s a win or loss power wise. No point in doing
9535 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
9536 */
9537 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
9538 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
9539 dpll |= DPLL_SDVO_HIGH_SPEED;
9540
a07d6787 9541 /* compute bitmask from p1 value */
190f68c5 9542 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 9543 /* also FPA1 */
190f68c5 9544 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 9545
190f68c5 9546 switch (crtc_state->dpll.p2) {
a07d6787
EA
9547 case 5:
9548 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
9549 break;
9550 case 7:
9551 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
9552 break;
9553 case 10:
9554 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
9555 break;
9556 case 14:
9557 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
9558 break;
79e53945
JB
9559 }
9560
3d6e9ee0
VS
9561 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
9562 intel_panel_use_ssc(dev_priv))
43565a06 9563 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
9564 else
9565 dpll |= PLL_REF_INPUT_DREFCLK;
9566
b75ca6f6
ACO
9567 dpll |= DPLL_VCO_ENABLE;
9568
9569 crtc_state->dpll_hw_state.dpll = dpll;
9570 crtc_state->dpll_hw_state.fp0 = fp;
9571 crtc_state->dpll_hw_state.fp1 = fp2;
de13a2e3
PZ
9572}
9573
190f68c5
ACO
9574static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9575 struct intel_crtc_state *crtc_state)
de13a2e3 9576{
997c030c 9577 struct drm_device *dev = crtc->base.dev;
fac5e23e 9578 struct drm_i915_private *dev_priv = to_i915(dev);
9e2c8475 9579 struct dpll reduced_clock;
7ed9f894 9580 bool has_reduced_clock = false;
e2b78267 9581 struct intel_shared_dpll *pll;
1b6f4958 9582 const struct intel_limit *limit;
997c030c 9583 int refclk = 120000;
de13a2e3 9584
dd3cd74a
ACO
9585 memset(&crtc_state->dpll_hw_state, 0,
9586 sizeof(crtc_state->dpll_hw_state));
9587
ded220e2
ACO
9588 crtc->lowfreq_avail = false;
9589
9590 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
9591 if (!crtc_state->has_pch_encoder)
9592 return 0;
79e53945 9593
2d84d2b3 9594 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
997c030c
ACO
9595 if (intel_panel_use_ssc(dev_priv)) {
9596 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
9597 dev_priv->vbt.lvds_ssc_freq);
9598 refclk = dev_priv->vbt.lvds_ssc_freq;
9599 }
9600
9601 if (intel_is_dual_link_lvds(dev)) {
9602 if (refclk == 100000)
9603 limit = &intel_limits_ironlake_dual_lvds_100m;
9604 else
9605 limit = &intel_limits_ironlake_dual_lvds;
9606 } else {
9607 if (refclk == 100000)
9608 limit = &intel_limits_ironlake_single_lvds_100m;
9609 else
9610 limit = &intel_limits_ironlake_single_lvds;
9611 }
9612 } else {
9613 limit = &intel_limits_ironlake_dac;
9614 }
9615
364ee29d 9616 if (!crtc_state->clock_set &&
997c030c
ACO
9617 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
9618 refclk, NULL, &crtc_state->dpll)) {
364ee29d
ACO
9619 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9620 return -EINVAL;
f47709a9 9621 }
79e53945 9622
b75ca6f6
ACO
9623 ironlake_compute_dpll(crtc, crtc_state,
9624 has_reduced_clock ? &reduced_clock : NULL);
66e985c0 9625
ded220e2
ACO
9626 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
9627 if (pll == NULL) {
9628 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
9629 pipe_name(crtc->pipe));
9630 return -EINVAL;
3fb37703 9631 }
79e53945 9632
2d84d2b3 9633 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ded220e2 9634 has_reduced_clock)
c7653199 9635 crtc->lowfreq_avail = true;
e2b78267 9636
c8f7a0db 9637 return 0;
79e53945
JB
9638}
9639
eb14cb74
VS
9640static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9641 struct intel_link_m_n *m_n)
9642{
9643 struct drm_device *dev = crtc->base.dev;
fac5e23e 9644 struct drm_i915_private *dev_priv = to_i915(dev);
eb14cb74
VS
9645 enum pipe pipe = crtc->pipe;
9646
9647 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9648 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9649 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9650 & ~TU_SIZE_MASK;
9651 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9652 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9653 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9654}
9655
9656static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9657 enum transcoder transcoder,
b95af8be
VK
9658 struct intel_link_m_n *m_n,
9659 struct intel_link_m_n *m2_n2)
72419203
DV
9660{
9661 struct drm_device *dev = crtc->base.dev;
fac5e23e 9662 struct drm_i915_private *dev_priv = to_i915(dev);
eb14cb74 9663 enum pipe pipe = crtc->pipe;
72419203 9664
eb14cb74
VS
9665 if (INTEL_INFO(dev)->gen >= 5) {
9666 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9667 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9668 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9669 & ~TU_SIZE_MASK;
9670 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9671 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9672 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
9673 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9674 * gen < 8) and if DRRS is supported (to make sure the
9675 * registers are not unnecessarily read).
9676 */
9677 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
6e3c9717 9678 crtc->config->has_drrs) {
b95af8be
VK
9679 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9680 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9681 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9682 & ~TU_SIZE_MASK;
9683 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9684 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9685 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9686 }
eb14cb74
VS
9687 } else {
9688 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9689 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9690 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9691 & ~TU_SIZE_MASK;
9692 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9693 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9694 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9695 }
9696}
9697
9698void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 9699 struct intel_crtc_state *pipe_config)
eb14cb74 9700{
681a8504 9701 if (pipe_config->has_pch_encoder)
eb14cb74
VS
9702 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9703 else
9704 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
9705 &pipe_config->dp_m_n,
9706 &pipe_config->dp_m2_n2);
eb14cb74 9707}
72419203 9708
eb14cb74 9709static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5cec258b 9710 struct intel_crtc_state *pipe_config)
eb14cb74
VS
9711{
9712 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 9713 &pipe_config->fdi_m_n, NULL);
72419203
DV
9714}
9715
bd2e244f 9716static void skylake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9717 struct intel_crtc_state *pipe_config)
bd2e244f
JB
9718{
9719 struct drm_device *dev = crtc->base.dev;
fac5e23e 9720 struct drm_i915_private *dev_priv = to_i915(dev);
a1b2278e
CK
9721 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9722 uint32_t ps_ctrl = 0;
9723 int id = -1;
9724 int i;
bd2e244f 9725
a1b2278e
CK
9726 /* find scaler attached to this pipe */
9727 for (i = 0; i < crtc->num_scalers; i++) {
9728 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9729 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9730 id = i;
9731 pipe_config->pch_pfit.enabled = true;
9732 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9733 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9734 break;
9735 }
9736 }
bd2e244f 9737
a1b2278e
CK
9738 scaler_state->scaler_id = id;
9739 if (id >= 0) {
9740 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9741 } else {
9742 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
bd2e244f
JB
9743 }
9744}
9745
5724dbd1
DL
9746static void
9747skylake_get_initial_plane_config(struct intel_crtc *crtc,
9748 struct intel_initial_plane_config *plane_config)
bc8d7dff
DL
9749{
9750 struct drm_device *dev = crtc->base.dev;
fac5e23e 9751 struct drm_i915_private *dev_priv = to_i915(dev);
40f46283 9752 u32 val, base, offset, stride_mult, tiling;
bc8d7dff
DL
9753 int pipe = crtc->pipe;
9754 int fourcc, pixel_format;
6761dd31 9755 unsigned int aligned_height;
bc8d7dff 9756 struct drm_framebuffer *fb;
1b842c89 9757 struct intel_framebuffer *intel_fb;
bc8d7dff 9758
d9806c9f 9759 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9760 if (!intel_fb) {
bc8d7dff
DL
9761 DRM_DEBUG_KMS("failed to alloc fb\n");
9762 return;
9763 }
9764
1b842c89
DL
9765 fb = &intel_fb->base;
9766
bc8d7dff 9767 val = I915_READ(PLANE_CTL(pipe, 0));
42a7b088
DL
9768 if (!(val & PLANE_CTL_ENABLE))
9769 goto error;
9770
bc8d7dff
DL
9771 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9772 fourcc = skl_format_to_fourcc(pixel_format,
9773 val & PLANE_CTL_ORDER_RGBX,
9774 val & PLANE_CTL_ALPHA_MASK);
9775 fb->pixel_format = fourcc;
9776 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9777
40f46283
DL
9778 tiling = val & PLANE_CTL_TILED_MASK;
9779 switch (tiling) {
9780 case PLANE_CTL_TILED_LINEAR:
9781 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9782 break;
9783 case PLANE_CTL_TILED_X:
9784 plane_config->tiling = I915_TILING_X;
9785 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9786 break;
9787 case PLANE_CTL_TILED_Y:
9788 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9789 break;
9790 case PLANE_CTL_TILED_YF:
9791 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9792 break;
9793 default:
9794 MISSING_CASE(tiling);
9795 goto error;
9796 }
9797
bc8d7dff
DL
9798 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9799 plane_config->base = base;
9800
9801 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9802
9803 val = I915_READ(PLANE_SIZE(pipe, 0));
9804 fb->height = ((val >> 16) & 0xfff) + 1;
9805 fb->width = ((val >> 0) & 0x1fff) + 1;
9806
9807 val = I915_READ(PLANE_STRIDE(pipe, 0));
7b49f948 9808 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
40f46283 9809 fb->pixel_format);
bc8d7dff
DL
9810 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9811
9812 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9813 fb->pixel_format,
9814 fb->modifier[0]);
bc8d7dff 9815
f37b5c2b 9816 plane_config->size = fb->pitches[0] * aligned_height;
bc8d7dff
DL
9817
9818 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9819 pipe_name(pipe), fb->width, fb->height,
9820 fb->bits_per_pixel, base, fb->pitches[0],
9821 plane_config->size);
9822
2d14030b 9823 plane_config->fb = intel_fb;
bc8d7dff
DL
9824 return;
9825
9826error:
d1a3a036 9827 kfree(intel_fb);
bc8d7dff
DL
9828}
9829
2fa2fe9a 9830static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9831 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
9832{
9833 struct drm_device *dev = crtc->base.dev;
fac5e23e 9834 struct drm_i915_private *dev_priv = to_i915(dev);
2fa2fe9a
DV
9835 uint32_t tmp;
9836
9837 tmp = I915_READ(PF_CTL(crtc->pipe));
9838
9839 if (tmp & PF_ENABLE) {
fd4daa9c 9840 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
9841 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9842 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
9843
9844 /* We currently do not free assignements of panel fitters on
9845 * ivb/hsw (since we don't use the higher upscaling modes which
9846 * differentiates them) so just WARN about this case for now. */
9847 if (IS_GEN7(dev)) {
9848 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9849 PF_PIPE_SEL_IVB(crtc->pipe));
9850 }
2fa2fe9a 9851 }
79e53945
JB
9852}
9853
5724dbd1
DL
9854static void
9855ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9856 struct intel_initial_plane_config *plane_config)
4c6baa59
JB
9857{
9858 struct drm_device *dev = crtc->base.dev;
fac5e23e 9859 struct drm_i915_private *dev_priv = to_i915(dev);
4c6baa59 9860 u32 val, base, offset;
aeee5a49 9861 int pipe = crtc->pipe;
4c6baa59 9862 int fourcc, pixel_format;
6761dd31 9863 unsigned int aligned_height;
b113d5ee 9864 struct drm_framebuffer *fb;
1b842c89 9865 struct intel_framebuffer *intel_fb;
4c6baa59 9866
42a7b088
DL
9867 val = I915_READ(DSPCNTR(pipe));
9868 if (!(val & DISPLAY_PLANE_ENABLE))
9869 return;
9870
d9806c9f 9871 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9872 if (!intel_fb) {
4c6baa59
JB
9873 DRM_DEBUG_KMS("failed to alloc fb\n");
9874 return;
9875 }
9876
1b842c89
DL
9877 fb = &intel_fb->base;
9878
18c5247e
DV
9879 if (INTEL_INFO(dev)->gen >= 4) {
9880 if (val & DISPPLANE_TILED) {
49af449b 9881 plane_config->tiling = I915_TILING_X;
18c5247e
DV
9882 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9883 }
9884 }
4c6baa59
JB
9885
9886 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 9887 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
9888 fb->pixel_format = fourcc;
9889 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
4c6baa59 9890
aeee5a49 9891 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
8652744b 9892 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
aeee5a49 9893 offset = I915_READ(DSPOFFSET(pipe));
4c6baa59 9894 } else {
49af449b 9895 if (plane_config->tiling)
aeee5a49 9896 offset = I915_READ(DSPTILEOFF(pipe));
4c6baa59 9897 else
aeee5a49 9898 offset = I915_READ(DSPLINOFF(pipe));
4c6baa59
JB
9899 }
9900 plane_config->base = base;
9901
9902 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
9903 fb->width = ((val >> 16) & 0xfff) + 1;
9904 fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
9905
9906 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 9907 fb->pitches[0] = val & 0xffffffc0;
4c6baa59 9908
b113d5ee 9909 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9910 fb->pixel_format,
9911 fb->modifier[0]);
4c6baa59 9912
f37b5c2b 9913 plane_config->size = fb->pitches[0] * aligned_height;
4c6baa59 9914
2844a921
DL
9915 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9916 pipe_name(pipe), fb->width, fb->height,
9917 fb->bits_per_pixel, base, fb->pitches[0],
9918 plane_config->size);
b113d5ee 9919
2d14030b 9920 plane_config->fb = intel_fb;
4c6baa59
JB
9921}
9922
0e8ffe1b 9923static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9924 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9925{
9926 struct drm_device *dev = crtc->base.dev;
fac5e23e 9927 struct drm_i915_private *dev_priv = to_i915(dev);
1729050e 9928 enum intel_display_power_domain power_domain;
0e8ffe1b 9929 uint32_t tmp;
1729050e 9930 bool ret;
0e8ffe1b 9931
1729050e
ID
9932 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9933 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
930e8c9e
PZ
9934 return false;
9935
e143a21c 9936 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8106ddbd 9937 pipe_config->shared_dpll = NULL;
eccb140b 9938
1729050e 9939 ret = false;
0e8ffe1b
DV
9940 tmp = I915_READ(PIPECONF(crtc->pipe));
9941 if (!(tmp & PIPECONF_ENABLE))
1729050e 9942 goto out;
0e8ffe1b 9943
42571aef
VS
9944 switch (tmp & PIPECONF_BPC_MASK) {
9945 case PIPECONF_6BPC:
9946 pipe_config->pipe_bpp = 18;
9947 break;
9948 case PIPECONF_8BPC:
9949 pipe_config->pipe_bpp = 24;
9950 break;
9951 case PIPECONF_10BPC:
9952 pipe_config->pipe_bpp = 30;
9953 break;
9954 case PIPECONF_12BPC:
9955 pipe_config->pipe_bpp = 36;
9956 break;
9957 default:
9958 break;
9959 }
9960
b5a9fa09
DV
9961 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9962 pipe_config->limited_color_range = true;
9963
ab9412ba 9964 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0 9965 struct intel_shared_dpll *pll;
8106ddbd 9966 enum intel_dpll_id pll_id;
66e985c0 9967
88adfff1
DV
9968 pipe_config->has_pch_encoder = true;
9969
627eb5a3
DV
9970 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9971 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9972 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
9973
9974 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 9975
2d1fe073 9976 if (HAS_PCH_IBX(dev_priv)) {
d9a7bc67
ID
9977 /*
9978 * The pipe->pch transcoder and pch transcoder->pll
9979 * mapping is fixed.
9980 */
8106ddbd 9981 pll_id = (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
9982 } else {
9983 tmp = I915_READ(PCH_DPLL_SEL);
9984 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
8106ddbd 9985 pll_id = DPLL_ID_PCH_PLL_B;
c0d43d62 9986 else
8106ddbd 9987 pll_id= DPLL_ID_PCH_PLL_A;
c0d43d62 9988 }
66e985c0 9989
8106ddbd
ACO
9990 pipe_config->shared_dpll =
9991 intel_get_shared_dpll_by_id(dev_priv, pll_id);
9992 pll = pipe_config->shared_dpll;
66e985c0 9993
2edd6443
ACO
9994 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9995 &pipe_config->dpll_hw_state));
c93f54cf
DV
9996
9997 tmp = pipe_config->dpll_hw_state.dpll;
9998 pipe_config->pixel_multiplier =
9999 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
10000 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
10001
10002 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
10003 } else {
10004 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
10005 }
10006
1bd1bd80 10007 intel_get_pipe_timings(crtc, pipe_config);
bc58be60 10008 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 10009
2fa2fe9a
DV
10010 ironlake_get_pfit_config(crtc, pipe_config);
10011
1729050e
ID
10012 ret = true;
10013
10014out:
10015 intel_display_power_put(dev_priv, power_domain);
10016
10017 return ret;
0e8ffe1b
DV
10018}
10019
be256dc7
PZ
10020static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
10021{
91c8a326 10022 struct drm_device *dev = &dev_priv->drm;
be256dc7 10023 struct intel_crtc *crtc;
be256dc7 10024
d3fcc808 10025 for_each_intel_crtc(dev, crtc)
e2c719b7 10026 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
10027 pipe_name(crtc->pipe));
10028
e2c719b7
RC
10029 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
10030 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
01403de3
VS
10031 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
10032 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
44cb734c 10033 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
e2c719b7 10034 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 10035 "CPU PWM1 enabled\n");
772c2a51 10036 if (IS_HASWELL(dev_priv))
e2c719b7 10037 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 10038 "CPU PWM2 enabled\n");
e2c719b7 10039 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 10040 "PCH PWM1 enabled\n");
e2c719b7 10041 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 10042 "Utility pin enabled\n");
e2c719b7 10043 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 10044
9926ada1
PZ
10045 /*
10046 * In theory we can still leave IRQs enabled, as long as only the HPD
10047 * interrupts remain enabled. We used to check for that, but since it's
10048 * gen-specific and since we only disable LCPLL after we fully disable
10049 * the interrupts, the check below should be enough.
10050 */
e2c719b7 10051 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
10052}
10053
9ccd5aeb
PZ
10054static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
10055{
772c2a51 10056 if (IS_HASWELL(dev_priv))
9ccd5aeb
PZ
10057 return I915_READ(D_COMP_HSW);
10058 else
10059 return I915_READ(D_COMP_BDW);
10060}
10061
3c4c9b81
PZ
10062static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
10063{
772c2a51 10064 if (IS_HASWELL(dev_priv)) {
3c4c9b81
PZ
10065 mutex_lock(&dev_priv->rps.hw_lock);
10066 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
10067 val))
79cf219a 10068 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
3c4c9b81
PZ
10069 mutex_unlock(&dev_priv->rps.hw_lock);
10070 } else {
9ccd5aeb
PZ
10071 I915_WRITE(D_COMP_BDW, val);
10072 POSTING_READ(D_COMP_BDW);
3c4c9b81 10073 }
be256dc7
PZ
10074}
10075
10076/*
10077 * This function implements pieces of two sequences from BSpec:
10078 * - Sequence for display software to disable LCPLL
10079 * - Sequence for display software to allow package C8+
10080 * The steps implemented here are just the steps that actually touch the LCPLL
10081 * register. Callers should take care of disabling all the display engine
10082 * functions, doing the mode unset, fixing interrupts, etc.
10083 */
6ff58d53
PZ
10084static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
10085 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
10086{
10087 uint32_t val;
10088
10089 assert_can_disable_lcpll(dev_priv);
10090
10091 val = I915_READ(LCPLL_CTL);
10092
10093 if (switch_to_fclk) {
10094 val |= LCPLL_CD_SOURCE_FCLK;
10095 I915_WRITE(LCPLL_CTL, val);
10096
f53dd63f
ID
10097 if (wait_for_us(I915_READ(LCPLL_CTL) &
10098 LCPLL_CD_SOURCE_FCLK_DONE, 1))
be256dc7
PZ
10099 DRM_ERROR("Switching to FCLK failed\n");
10100
10101 val = I915_READ(LCPLL_CTL);
10102 }
10103
10104 val |= LCPLL_PLL_DISABLE;
10105 I915_WRITE(LCPLL_CTL, val);
10106 POSTING_READ(LCPLL_CTL);
10107
24d8441d 10108 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
be256dc7
PZ
10109 DRM_ERROR("LCPLL still locked\n");
10110
9ccd5aeb 10111 val = hsw_read_dcomp(dev_priv);
be256dc7 10112 val |= D_COMP_COMP_DISABLE;
3c4c9b81 10113 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
10114 ndelay(100);
10115
9ccd5aeb
PZ
10116 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
10117 1))
be256dc7
PZ
10118 DRM_ERROR("D_COMP RCOMP still in progress\n");
10119
10120 if (allow_power_down) {
10121 val = I915_READ(LCPLL_CTL);
10122 val |= LCPLL_POWER_DOWN_ALLOW;
10123 I915_WRITE(LCPLL_CTL, val);
10124 POSTING_READ(LCPLL_CTL);
10125 }
10126}
10127
10128/*
10129 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
10130 * source.
10131 */
6ff58d53 10132static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
10133{
10134 uint32_t val;
10135
10136 val = I915_READ(LCPLL_CTL);
10137
10138 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
10139 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
10140 return;
10141
a8a8bd54
PZ
10142 /*
10143 * Make sure we're not on PC8 state before disabling PC8, otherwise
10144 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
a8a8bd54 10145 */
59bad947 10146 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
215733fa 10147
be256dc7
PZ
10148 if (val & LCPLL_POWER_DOWN_ALLOW) {
10149 val &= ~LCPLL_POWER_DOWN_ALLOW;
10150 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 10151 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
10152 }
10153
9ccd5aeb 10154 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
10155 val |= D_COMP_COMP_FORCE;
10156 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 10157 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
10158
10159 val = I915_READ(LCPLL_CTL);
10160 val &= ~LCPLL_PLL_DISABLE;
10161 I915_WRITE(LCPLL_CTL, val);
10162
93220c08
CW
10163 if (intel_wait_for_register(dev_priv,
10164 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
10165 5))
be256dc7
PZ
10166 DRM_ERROR("LCPLL not locked yet\n");
10167
10168 if (val & LCPLL_CD_SOURCE_FCLK) {
10169 val = I915_READ(LCPLL_CTL);
10170 val &= ~LCPLL_CD_SOURCE_FCLK;
10171 I915_WRITE(LCPLL_CTL, val);
10172
f53dd63f
ID
10173 if (wait_for_us((I915_READ(LCPLL_CTL) &
10174 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
be256dc7
PZ
10175 DRM_ERROR("Switching back to LCPLL failed\n");
10176 }
215733fa 10177
59bad947 10178 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
91c8a326 10179 intel_update_cdclk(&dev_priv->drm);
be256dc7
PZ
10180}
10181
765dab67
PZ
10182/*
10183 * Package states C8 and deeper are really deep PC states that can only be
10184 * reached when all the devices on the system allow it, so even if the graphics
10185 * device allows PC8+, it doesn't mean the system will actually get to these
10186 * states. Our driver only allows PC8+ when going into runtime PM.
10187 *
10188 * The requirements for PC8+ are that all the outputs are disabled, the power
10189 * well is disabled and most interrupts are disabled, and these are also
10190 * requirements for runtime PM. When these conditions are met, we manually do
10191 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
10192 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
10193 * hang the machine.
10194 *
10195 * When we really reach PC8 or deeper states (not just when we allow it) we lose
10196 * the state of some registers, so when we come back from PC8+ we need to
10197 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
10198 * need to take care of the registers kept by RC6. Notice that this happens even
10199 * if we don't put the device in PCI D3 state (which is what currently happens
10200 * because of the runtime PM support).
10201 *
10202 * For more, read "Display Sequences for Package C8" on the hardware
10203 * documentation.
10204 */
a14cb6fc 10205void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 10206{
91c8a326 10207 struct drm_device *dev = &dev_priv->drm;
c67a470b
PZ
10208 uint32_t val;
10209
c67a470b
PZ
10210 DRM_DEBUG_KMS("Enabling package C8+\n");
10211
4f8036a2 10212 if (HAS_PCH_LPT_LP(dev_priv)) {
c67a470b
PZ
10213 val = I915_READ(SOUTH_DSPCLK_GATE_D);
10214 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
10215 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
10216 }
10217
10218 lpt_disable_clkout_dp(dev);
c67a470b
PZ
10219 hsw_disable_lcpll(dev_priv, true, true);
10220}
10221
a14cb6fc 10222void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b 10223{
91c8a326 10224 struct drm_device *dev = &dev_priv->drm;
c67a470b
PZ
10225 uint32_t val;
10226
c67a470b
PZ
10227 DRM_DEBUG_KMS("Disabling package C8+\n");
10228
10229 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
10230 lpt_init_pch_refclk(dev);
10231
4f8036a2 10232 if (HAS_PCH_LPT_LP(dev_priv)) {
c67a470b
PZ
10233 val = I915_READ(SOUTH_DSPCLK_GATE_D);
10234 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
10235 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
10236 }
c67a470b
PZ
10237}
10238
324513c0 10239static void bxt_modeset_commit_cdclk(struct drm_atomic_state *old_state)
f8437dd1 10240{
a821fc46 10241 struct drm_device *dev = old_state->dev;
1a617b77
ML
10242 struct intel_atomic_state *old_intel_state =
10243 to_intel_atomic_state(old_state);
10244 unsigned int req_cdclk = old_intel_state->dev_cdclk;
f8437dd1 10245
324513c0 10246 bxt_set_cdclk(to_i915(dev), req_cdclk);
f8437dd1
VK
10247}
10248
b432e5cf 10249/* compute the max rate for new configuration */
27c329ed 10250static int ilk_max_pixel_rate(struct drm_atomic_state *state)
b432e5cf 10251{
565602d7 10252 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fac5e23e 10253 struct drm_i915_private *dev_priv = to_i915(state->dev);
565602d7
ML
10254 struct drm_crtc *crtc;
10255 struct drm_crtc_state *cstate;
27c329ed 10256 struct intel_crtc_state *crtc_state;
565602d7
ML
10257 unsigned max_pixel_rate = 0, i;
10258 enum pipe pipe;
b432e5cf 10259
565602d7
ML
10260 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
10261 sizeof(intel_state->min_pixclk));
27c329ed 10262
565602d7
ML
10263 for_each_crtc_in_state(state, crtc, cstate, i) {
10264 int pixel_rate;
27c329ed 10265
565602d7
ML
10266 crtc_state = to_intel_crtc_state(cstate);
10267 if (!crtc_state->base.enable) {
10268 intel_state->min_pixclk[i] = 0;
b432e5cf 10269 continue;
565602d7 10270 }
b432e5cf 10271
27c329ed 10272 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
b432e5cf
VS
10273
10274 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
565602d7 10275 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
b432e5cf
VS
10276 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
10277
565602d7 10278 intel_state->min_pixclk[i] = pixel_rate;
b432e5cf
VS
10279 }
10280
565602d7
ML
10281 for_each_pipe(dev_priv, pipe)
10282 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
10283
b432e5cf
VS
10284 return max_pixel_rate;
10285}
10286
10287static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
10288{
fac5e23e 10289 struct drm_i915_private *dev_priv = to_i915(dev);
b432e5cf
VS
10290 uint32_t val, data;
10291 int ret;
10292
10293 if (WARN((I915_READ(LCPLL_CTL) &
10294 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
10295 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
10296 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
10297 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
10298 "trying to change cdclk frequency with cdclk not enabled\n"))
10299 return;
10300
10301 mutex_lock(&dev_priv->rps.hw_lock);
10302 ret = sandybridge_pcode_write(dev_priv,
10303 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
10304 mutex_unlock(&dev_priv->rps.hw_lock);
10305 if (ret) {
10306 DRM_ERROR("failed to inform pcode about cdclk change\n");
10307 return;
10308 }
10309
10310 val = I915_READ(LCPLL_CTL);
10311 val |= LCPLL_CD_SOURCE_FCLK;
10312 I915_WRITE(LCPLL_CTL, val);
10313
5ba00178
TU
10314 if (wait_for_us(I915_READ(LCPLL_CTL) &
10315 LCPLL_CD_SOURCE_FCLK_DONE, 1))
b432e5cf
VS
10316 DRM_ERROR("Switching to FCLK failed\n");
10317
10318 val = I915_READ(LCPLL_CTL);
10319 val &= ~LCPLL_CLK_FREQ_MASK;
10320
10321 switch (cdclk) {
10322 case 450000:
10323 val |= LCPLL_CLK_FREQ_450;
10324 data = 0;
10325 break;
10326 case 540000:
10327 val |= LCPLL_CLK_FREQ_54O_BDW;
10328 data = 1;
10329 break;
10330 case 337500:
10331 val |= LCPLL_CLK_FREQ_337_5_BDW;
10332 data = 2;
10333 break;
10334 case 675000:
10335 val |= LCPLL_CLK_FREQ_675_BDW;
10336 data = 3;
10337 break;
10338 default:
10339 WARN(1, "invalid cdclk frequency\n");
10340 return;
10341 }
10342
10343 I915_WRITE(LCPLL_CTL, val);
10344
10345 val = I915_READ(LCPLL_CTL);
10346 val &= ~LCPLL_CD_SOURCE_FCLK;
10347 I915_WRITE(LCPLL_CTL, val);
10348
5ba00178
TU
10349 if (wait_for_us((I915_READ(LCPLL_CTL) &
10350 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
b432e5cf
VS
10351 DRM_ERROR("Switching back to LCPLL failed\n");
10352
10353 mutex_lock(&dev_priv->rps.hw_lock);
10354 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
10355 mutex_unlock(&dev_priv->rps.hw_lock);
10356
7f1052a8
VS
10357 I915_WRITE(CDCLK_FREQ, DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
10358
b432e5cf
VS
10359 intel_update_cdclk(dev);
10360
10361 WARN(cdclk != dev_priv->cdclk_freq,
10362 "cdclk requested %d kHz but got %d kHz\n",
10363 cdclk, dev_priv->cdclk_freq);
10364}
10365
587c7914
VS
10366static int broadwell_calc_cdclk(int max_pixclk)
10367{
10368 if (max_pixclk > 540000)
10369 return 675000;
10370 else if (max_pixclk > 450000)
10371 return 540000;
10372 else if (max_pixclk > 337500)
10373 return 450000;
10374 else
10375 return 337500;
10376}
10377
27c329ed 10378static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
b432e5cf 10379{
27c329ed 10380 struct drm_i915_private *dev_priv = to_i915(state->dev);
1a617b77 10381 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
27c329ed 10382 int max_pixclk = ilk_max_pixel_rate(state);
b432e5cf
VS
10383 int cdclk;
10384
10385 /*
10386 * FIXME should also account for plane ratio
10387 * once 64bpp pixel formats are supported.
10388 */
587c7914 10389 cdclk = broadwell_calc_cdclk(max_pixclk);
b432e5cf 10390
b432e5cf 10391 if (cdclk > dev_priv->max_cdclk_freq) {
63ba534e
ML
10392 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
10393 cdclk, dev_priv->max_cdclk_freq);
10394 return -EINVAL;
b432e5cf
VS
10395 }
10396
1a617b77
ML
10397 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
10398 if (!intel_state->active_crtcs)
587c7914 10399 intel_state->dev_cdclk = broadwell_calc_cdclk(0);
b432e5cf
VS
10400
10401 return 0;
10402}
10403
27c329ed 10404static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
b432e5cf 10405{
27c329ed 10406 struct drm_device *dev = old_state->dev;
1a617b77
ML
10407 struct intel_atomic_state *old_intel_state =
10408 to_intel_atomic_state(old_state);
10409 unsigned req_cdclk = old_intel_state->dev_cdclk;
b432e5cf 10410
27c329ed 10411 broadwell_set_cdclk(dev, req_cdclk);
b432e5cf
VS
10412}
10413
c89e39f3
CT
10414static int skl_modeset_calc_cdclk(struct drm_atomic_state *state)
10415{
10416 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
10417 struct drm_i915_private *dev_priv = to_i915(state->dev);
10418 const int max_pixclk = ilk_max_pixel_rate(state);
a8ca4934 10419 int vco = intel_state->cdclk_pll_vco;
c89e39f3
CT
10420 int cdclk;
10421
10422 /*
10423 * FIXME should also account for plane ratio
10424 * once 64bpp pixel formats are supported.
10425 */
a8ca4934 10426 cdclk = skl_calc_cdclk(max_pixclk, vco);
c89e39f3
CT
10427
10428 /*
10429 * FIXME move the cdclk caclulation to
10430 * compute_config() so we can fail gracegully.
10431 */
10432 if (cdclk > dev_priv->max_cdclk_freq) {
10433 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
10434 cdclk, dev_priv->max_cdclk_freq);
10435 cdclk = dev_priv->max_cdclk_freq;
10436 }
10437
10438 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
10439 if (!intel_state->active_crtcs)
a8ca4934 10440 intel_state->dev_cdclk = skl_calc_cdclk(0, vco);
c89e39f3
CT
10441
10442 return 0;
10443}
10444
10445static void skl_modeset_commit_cdclk(struct drm_atomic_state *old_state)
10446{
1cd593e0
VS
10447 struct drm_i915_private *dev_priv = to_i915(old_state->dev);
10448 struct intel_atomic_state *intel_state = to_intel_atomic_state(old_state);
10449 unsigned int req_cdclk = intel_state->dev_cdclk;
10450 unsigned int req_vco = intel_state->cdclk_pll_vco;
c89e39f3 10451
1cd593e0 10452 skl_set_cdclk(dev_priv, req_cdclk, req_vco);
c89e39f3
CT
10453}
10454
190f68c5
ACO
10455static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
10456 struct intel_crtc_state *crtc_state)
09b4ddf9 10457{
d7edc4e5 10458 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
af3997b5
MK
10459 if (!intel_ddi_pll_select(crtc, crtc_state))
10460 return -EINVAL;
10461 }
716c2e55 10462
c7653199 10463 crtc->lowfreq_avail = false;
644cef34 10464
c8f7a0db 10465 return 0;
79e53945
JB
10466}
10467
3760b59c
S
10468static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
10469 enum port port,
10470 struct intel_crtc_state *pipe_config)
10471{
8106ddbd
ACO
10472 enum intel_dpll_id id;
10473
3760b59c
S
10474 switch (port) {
10475 case PORT_A:
08250c4b 10476 id = DPLL_ID_SKL_DPLL0;
3760b59c
S
10477 break;
10478 case PORT_B:
08250c4b 10479 id = DPLL_ID_SKL_DPLL1;
3760b59c
S
10480 break;
10481 case PORT_C:
08250c4b 10482 id = DPLL_ID_SKL_DPLL2;
3760b59c
S
10483 break;
10484 default:
10485 DRM_ERROR("Incorrect port type\n");
8106ddbd 10486 return;
3760b59c 10487 }
8106ddbd
ACO
10488
10489 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
3760b59c
S
10490}
10491
96b7dfb7
S
10492static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
10493 enum port port,
5cec258b 10494 struct intel_crtc_state *pipe_config)
96b7dfb7 10495{
8106ddbd 10496 enum intel_dpll_id id;
a3c988ea 10497 u32 temp;
96b7dfb7
S
10498
10499 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
c856052a 10500 id = temp >> (port * 3 + 1);
96b7dfb7 10501
c856052a 10502 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
8106ddbd 10503 return;
8106ddbd
ACO
10504
10505 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
96b7dfb7
S
10506}
10507
7d2c8175
DL
10508static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
10509 enum port port,
5cec258b 10510 struct intel_crtc_state *pipe_config)
7d2c8175 10511{
8106ddbd 10512 enum intel_dpll_id id;
c856052a 10513 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
8106ddbd 10514
c856052a 10515 switch (ddi_pll_sel) {
7d2c8175 10516 case PORT_CLK_SEL_WRPLL1:
8106ddbd 10517 id = DPLL_ID_WRPLL1;
7d2c8175
DL
10518 break;
10519 case PORT_CLK_SEL_WRPLL2:
8106ddbd 10520 id = DPLL_ID_WRPLL2;
7d2c8175 10521 break;
00490c22 10522 case PORT_CLK_SEL_SPLL:
8106ddbd 10523 id = DPLL_ID_SPLL;
79bd23da 10524 break;
9d16da65
ACO
10525 case PORT_CLK_SEL_LCPLL_810:
10526 id = DPLL_ID_LCPLL_810;
10527 break;
10528 case PORT_CLK_SEL_LCPLL_1350:
10529 id = DPLL_ID_LCPLL_1350;
10530 break;
10531 case PORT_CLK_SEL_LCPLL_2700:
10532 id = DPLL_ID_LCPLL_2700;
10533 break;
8106ddbd 10534 default:
c856052a 10535 MISSING_CASE(ddi_pll_sel);
8106ddbd
ACO
10536 /* fall through */
10537 case PORT_CLK_SEL_NONE:
8106ddbd 10538 return;
7d2c8175 10539 }
8106ddbd
ACO
10540
10541 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
7d2c8175
DL
10542}
10543
cf30429e
JN
10544static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
10545 struct intel_crtc_state *pipe_config,
10546 unsigned long *power_domain_mask)
10547{
10548 struct drm_device *dev = crtc->base.dev;
fac5e23e 10549 struct drm_i915_private *dev_priv = to_i915(dev);
cf30429e
JN
10550 enum intel_display_power_domain power_domain;
10551 u32 tmp;
10552
d9a7bc67
ID
10553 /*
10554 * The pipe->transcoder mapping is fixed with the exception of the eDP
10555 * transcoder handled below.
10556 */
cf30429e
JN
10557 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
10558
10559 /*
10560 * XXX: Do intel_display_power_get_if_enabled before reading this (for
10561 * consistency and less surprising code; it's in always on power).
10562 */
10563 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
10564 if (tmp & TRANS_DDI_FUNC_ENABLE) {
10565 enum pipe trans_edp_pipe;
10566 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
10567 default:
10568 WARN(1, "unknown pipe linked to edp transcoder\n");
10569 case TRANS_DDI_EDP_INPUT_A_ONOFF:
10570 case TRANS_DDI_EDP_INPUT_A_ON:
10571 trans_edp_pipe = PIPE_A;
10572 break;
10573 case TRANS_DDI_EDP_INPUT_B_ONOFF:
10574 trans_edp_pipe = PIPE_B;
10575 break;
10576 case TRANS_DDI_EDP_INPUT_C_ONOFF:
10577 trans_edp_pipe = PIPE_C;
10578 break;
10579 }
10580
10581 if (trans_edp_pipe == crtc->pipe)
10582 pipe_config->cpu_transcoder = TRANSCODER_EDP;
10583 }
10584
10585 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
10586 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10587 return false;
10588 *power_domain_mask |= BIT(power_domain);
10589
10590 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
10591
10592 return tmp & PIPECONF_ENABLE;
10593}
10594
4d1de975
JN
10595static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
10596 struct intel_crtc_state *pipe_config,
10597 unsigned long *power_domain_mask)
10598{
10599 struct drm_device *dev = crtc->base.dev;
fac5e23e 10600 struct drm_i915_private *dev_priv = to_i915(dev);
4d1de975
JN
10601 enum intel_display_power_domain power_domain;
10602 enum port port;
10603 enum transcoder cpu_transcoder;
10604 u32 tmp;
10605
4d1de975
JN
10606 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
10607 if (port == PORT_A)
10608 cpu_transcoder = TRANSCODER_DSI_A;
10609 else
10610 cpu_transcoder = TRANSCODER_DSI_C;
10611
10612 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
10613 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10614 continue;
10615 *power_domain_mask |= BIT(power_domain);
10616
db18b6a6
ID
10617 /*
10618 * The PLL needs to be enabled with a valid divider
10619 * configuration, otherwise accessing DSI registers will hang
10620 * the machine. See BSpec North Display Engine
10621 * registers/MIPI[BXT]. We can break out here early, since we
10622 * need the same DSI PLL to be enabled for both DSI ports.
10623 */
10624 if (!intel_dsi_pll_is_enabled(dev_priv))
10625 break;
10626
4d1de975
JN
10627 /* XXX: this works for video mode only */
10628 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
10629 if (!(tmp & DPI_ENABLE))
10630 continue;
10631
10632 tmp = I915_READ(MIPI_CTRL(port));
10633 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
10634 continue;
10635
10636 pipe_config->cpu_transcoder = cpu_transcoder;
4d1de975
JN
10637 break;
10638 }
10639
d7edc4e5 10640 return transcoder_is_dsi(pipe_config->cpu_transcoder);
4d1de975
JN
10641}
10642
26804afd 10643static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
5cec258b 10644 struct intel_crtc_state *pipe_config)
26804afd
DV
10645{
10646 struct drm_device *dev = crtc->base.dev;
fac5e23e 10647 struct drm_i915_private *dev_priv = to_i915(dev);
d452c5b6 10648 struct intel_shared_dpll *pll;
26804afd
DV
10649 enum port port;
10650 uint32_t tmp;
10651
10652 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
10653
10654 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
10655
0853723b 10656 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
96b7dfb7 10657 skylake_get_ddi_pll(dev_priv, port, pipe_config);
e2d214ae 10658 else if (IS_BROXTON(dev_priv))
3760b59c 10659 bxt_get_ddi_pll(dev_priv, port, pipe_config);
96b7dfb7
S
10660 else
10661 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 10662
8106ddbd
ACO
10663 pll = pipe_config->shared_dpll;
10664 if (pll) {
2edd6443
ACO
10665 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
10666 &pipe_config->dpll_hw_state));
d452c5b6
DV
10667 }
10668
26804afd
DV
10669 /*
10670 * Haswell has only FDI/PCH transcoder A. It is which is connected to
10671 * DDI E. So just check whether this pipe is wired to DDI E and whether
10672 * the PCH transcoder is on.
10673 */
ca370455
DL
10674 if (INTEL_INFO(dev)->gen < 9 &&
10675 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
10676 pipe_config->has_pch_encoder = true;
10677
10678 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
10679 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
10680 FDI_DP_PORT_WIDTH_SHIFT) + 1;
10681
10682 ironlake_get_fdi_m_n_config(crtc, pipe_config);
10683 }
10684}
10685
0e8ffe1b 10686static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5cec258b 10687 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
10688{
10689 struct drm_device *dev = crtc->base.dev;
fac5e23e 10690 struct drm_i915_private *dev_priv = to_i915(dev);
1729050e
ID
10691 enum intel_display_power_domain power_domain;
10692 unsigned long power_domain_mask;
cf30429e 10693 bool active;
0e8ffe1b 10694
1729050e
ID
10695 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
10696 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
b5482bd0 10697 return false;
1729050e
ID
10698 power_domain_mask = BIT(power_domain);
10699
8106ddbd 10700 pipe_config->shared_dpll = NULL;
c0d43d62 10701
cf30429e 10702 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
eccb140b 10703
d7edc4e5
VS
10704 if (IS_BROXTON(dev_priv) &&
10705 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
10706 WARN_ON(active);
10707 active = true;
4d1de975
JN
10708 }
10709
cf30429e 10710 if (!active)
1729050e 10711 goto out;
0e8ffe1b 10712
d7edc4e5 10713 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
4d1de975
JN
10714 haswell_get_ddi_port_state(crtc, pipe_config);
10715 intel_get_pipe_timings(crtc, pipe_config);
10716 }
627eb5a3 10717
bc58be60 10718 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 10719
05dc698c
LL
10720 pipe_config->gamma_mode =
10721 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
10722
a1b2278e
CK
10723 if (INTEL_INFO(dev)->gen >= 9) {
10724 skl_init_scalers(dev, crtc, pipe_config);
10725 }
10726
af99ceda
CK
10727 if (INTEL_INFO(dev)->gen >= 9) {
10728 pipe_config->scaler_state.scaler_id = -1;
10729 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10730 }
10731
1729050e
ID
10732 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10733 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10734 power_domain_mask |= BIT(power_domain);
1c132b44 10735 if (INTEL_INFO(dev)->gen >= 9)
bd2e244f 10736 skylake_get_pfit_config(crtc, pipe_config);
ff6d9f55 10737 else
1c132b44 10738 ironlake_get_pfit_config(crtc, pipe_config);
bd2e244f 10739 }
88adfff1 10740
772c2a51 10741 if (IS_HASWELL(dev_priv))
e59150dc
JB
10742 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10743 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 10744
4d1de975
JN
10745 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
10746 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
ebb69c95
CT
10747 pipe_config->pixel_multiplier =
10748 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10749 } else {
10750 pipe_config->pixel_multiplier = 1;
10751 }
6c49f241 10752
1729050e
ID
10753out:
10754 for_each_power_domain(power_domain, power_domain_mask)
10755 intel_display_power_put(dev_priv, power_domain);
10756
cf30429e 10757 return active;
0e8ffe1b
DV
10758}
10759
55a08b3f
ML
10760static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10761 const struct intel_plane_state *plane_state)
560b85bb
CW
10762{
10763 struct drm_device *dev = crtc->dev;
fac5e23e 10764 struct drm_i915_private *dev_priv = to_i915(dev);
560b85bb 10765 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 10766 uint32_t cntl = 0, size = 0;
560b85bb 10767
936e71e3 10768 if (plane_state && plane_state->base.visible) {
55a08b3f
ML
10769 unsigned int width = plane_state->base.crtc_w;
10770 unsigned int height = plane_state->base.crtc_h;
dc41c154
VS
10771 unsigned int stride = roundup_pow_of_two(width) * 4;
10772
10773 switch (stride) {
10774 default:
10775 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10776 width, stride);
10777 stride = 256;
10778 /* fallthrough */
10779 case 256:
10780 case 512:
10781 case 1024:
10782 case 2048:
10783 break;
4b0e333e
CW
10784 }
10785
dc41c154
VS
10786 cntl |= CURSOR_ENABLE |
10787 CURSOR_GAMMA_ENABLE |
10788 CURSOR_FORMAT_ARGB |
10789 CURSOR_STRIDE(stride);
10790
10791 size = (height << 12) | width;
4b0e333e 10792 }
560b85bb 10793
dc41c154
VS
10794 if (intel_crtc->cursor_cntl != 0 &&
10795 (intel_crtc->cursor_base != base ||
10796 intel_crtc->cursor_size != size ||
10797 intel_crtc->cursor_cntl != cntl)) {
10798 /* On these chipsets we can only modify the base/size/stride
10799 * whilst the cursor is disabled.
10800 */
0b87c24e
VS
10801 I915_WRITE(CURCNTR(PIPE_A), 0);
10802 POSTING_READ(CURCNTR(PIPE_A));
dc41c154 10803 intel_crtc->cursor_cntl = 0;
4b0e333e 10804 }
560b85bb 10805
99d1f387 10806 if (intel_crtc->cursor_base != base) {
0b87c24e 10807 I915_WRITE(CURBASE(PIPE_A), base);
99d1f387
VS
10808 intel_crtc->cursor_base = base;
10809 }
4726e0b0 10810
dc41c154
VS
10811 if (intel_crtc->cursor_size != size) {
10812 I915_WRITE(CURSIZE, size);
10813 intel_crtc->cursor_size = size;
4b0e333e 10814 }
560b85bb 10815
4b0e333e 10816 if (intel_crtc->cursor_cntl != cntl) {
0b87c24e
VS
10817 I915_WRITE(CURCNTR(PIPE_A), cntl);
10818 POSTING_READ(CURCNTR(PIPE_A));
4b0e333e 10819 intel_crtc->cursor_cntl = cntl;
560b85bb 10820 }
560b85bb
CW
10821}
10822
55a08b3f
ML
10823static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10824 const struct intel_plane_state *plane_state)
65a21cd6
JB
10825{
10826 struct drm_device *dev = crtc->dev;
fac5e23e 10827 struct drm_i915_private *dev_priv = to_i915(dev);
65a21cd6 10828 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
62e0fb88 10829 const struct skl_wm_values *wm = &dev_priv->wm.skl_results;
65a21cd6 10830 int pipe = intel_crtc->pipe;
663f3122 10831 uint32_t cntl = 0;
4b0e333e 10832
62e0fb88
L
10833 if (INTEL_GEN(dev_priv) >= 9 && wm->dirty_pipes & drm_crtc_mask(crtc))
10834 skl_write_cursor_wm(intel_crtc, wm);
10835
936e71e3 10836 if (plane_state && plane_state->base.visible) {
4b0e333e 10837 cntl = MCURSOR_GAMMA_ENABLE;
55a08b3f 10838 switch (plane_state->base.crtc_w) {
4726e0b0
SK
10839 case 64:
10840 cntl |= CURSOR_MODE_64_ARGB_AX;
10841 break;
10842 case 128:
10843 cntl |= CURSOR_MODE_128_ARGB_AX;
10844 break;
10845 case 256:
10846 cntl |= CURSOR_MODE_256_ARGB_AX;
10847 break;
10848 default:
55a08b3f 10849 MISSING_CASE(plane_state->base.crtc_w);
4726e0b0 10850 return;
65a21cd6 10851 }
4b0e333e 10852 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7 10853
4f8036a2 10854 if (HAS_DDI(dev_priv))
47bf17a7 10855 cntl |= CURSOR_PIPE_CSC_ENABLE;
65a21cd6 10856
31ad61e4 10857 if (plane_state->base.rotation == DRM_ROTATE_180)
55a08b3f
ML
10858 cntl |= CURSOR_ROTATE_180;
10859 }
4398ad45 10860
4b0e333e
CW
10861 if (intel_crtc->cursor_cntl != cntl) {
10862 I915_WRITE(CURCNTR(pipe), cntl);
10863 POSTING_READ(CURCNTR(pipe));
10864 intel_crtc->cursor_cntl = cntl;
65a21cd6 10865 }
4b0e333e 10866
65a21cd6 10867 /* and commit changes on next vblank */
5efb3e28
VS
10868 I915_WRITE(CURBASE(pipe), base);
10869 POSTING_READ(CURBASE(pipe));
99d1f387
VS
10870
10871 intel_crtc->cursor_base = base;
65a21cd6
JB
10872}
10873
cda4b7d3 10874/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f 10875static void intel_crtc_update_cursor(struct drm_crtc *crtc,
55a08b3f 10876 const struct intel_plane_state *plane_state)
cda4b7d3
CW
10877{
10878 struct drm_device *dev = crtc->dev;
fac5e23e 10879 struct drm_i915_private *dev_priv = to_i915(dev);
cda4b7d3
CW
10880 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10881 int pipe = intel_crtc->pipe;
55a08b3f
ML
10882 u32 base = intel_crtc->cursor_addr;
10883 u32 pos = 0;
cda4b7d3 10884
55a08b3f
ML
10885 if (plane_state) {
10886 int x = plane_state->base.crtc_x;
10887 int y = plane_state->base.crtc_y;
cda4b7d3 10888
55a08b3f
ML
10889 if (x < 0) {
10890 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10891 x = -x;
10892 }
10893 pos |= x << CURSOR_X_SHIFT;
cda4b7d3 10894
55a08b3f
ML
10895 if (y < 0) {
10896 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10897 y = -y;
10898 }
10899 pos |= y << CURSOR_Y_SHIFT;
10900
10901 /* ILK+ do this automagically */
49cff963 10902 if (HAS_GMCH_DISPLAY(dev_priv) &&
31ad61e4 10903 plane_state->base.rotation == DRM_ROTATE_180) {
55a08b3f
ML
10904 base += (plane_state->base.crtc_h *
10905 plane_state->base.crtc_w - 1) * 4;
10906 }
cda4b7d3 10907 }
cda4b7d3 10908
5efb3e28
VS
10909 I915_WRITE(CURPOS(pipe), pos);
10910
50a0bc90 10911 if (IS_845G(dev_priv) || IS_I865G(dev_priv))
55a08b3f 10912 i845_update_cursor(crtc, base, plane_state);
5efb3e28 10913 else
55a08b3f 10914 i9xx_update_cursor(crtc, base, plane_state);
cda4b7d3
CW
10915}
10916
50a0bc90 10917static bool cursor_size_ok(struct drm_i915_private *dev_priv,
dc41c154
VS
10918 uint32_t width, uint32_t height)
10919{
10920 if (width == 0 || height == 0)
10921 return false;
10922
10923 /*
10924 * 845g/865g are special in that they are only limited by
10925 * the width of their cursors, the height is arbitrary up to
10926 * the precision of the register. Everything else requires
10927 * square cursors, limited to a few power-of-two sizes.
10928 */
50a0bc90 10929 if (IS_845G(dev_priv) || IS_I865G(dev_priv)) {
dc41c154
VS
10930 if ((width & 63) != 0)
10931 return false;
10932
50a0bc90 10933 if (width > (IS_845G(dev_priv) ? 64 : 512))
dc41c154
VS
10934 return false;
10935
10936 if (height > 1023)
10937 return false;
10938 } else {
10939 switch (width | height) {
10940 case 256:
10941 case 128:
50a0bc90 10942 if (IS_GEN2(dev_priv))
dc41c154
VS
10943 return false;
10944 case 64:
10945 break;
10946 default:
10947 return false;
10948 }
10949 }
10950
10951 return true;
10952}
10953
79e53945
JB
10954/* VESA 640x480x72Hz mode to set on the pipe */
10955static struct drm_display_mode load_detect_mode = {
10956 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10957 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10958};
10959
a8bb6818
DV
10960struct drm_framebuffer *
10961__intel_framebuffer_create(struct drm_device *dev,
10962 struct drm_mode_fb_cmd2 *mode_cmd,
10963 struct drm_i915_gem_object *obj)
d2dff872
CW
10964{
10965 struct intel_framebuffer *intel_fb;
10966 int ret;
10967
10968 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
dcb1394e 10969 if (!intel_fb)
d2dff872 10970 return ERR_PTR(-ENOMEM);
d2dff872
CW
10971
10972 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
10973 if (ret)
10974 goto err;
d2dff872
CW
10975
10976 return &intel_fb->base;
dcb1394e 10977
dd4916c5 10978err:
dd4916c5 10979 kfree(intel_fb);
dd4916c5 10980 return ERR_PTR(ret);
d2dff872
CW
10981}
10982
b5ea642a 10983static struct drm_framebuffer *
a8bb6818
DV
10984intel_framebuffer_create(struct drm_device *dev,
10985 struct drm_mode_fb_cmd2 *mode_cmd,
10986 struct drm_i915_gem_object *obj)
10987{
10988 struct drm_framebuffer *fb;
10989 int ret;
10990
10991 ret = i915_mutex_lock_interruptible(dev);
10992 if (ret)
10993 return ERR_PTR(ret);
10994 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10995 mutex_unlock(&dev->struct_mutex);
10996
10997 return fb;
10998}
10999
d2dff872
CW
11000static u32
11001intel_framebuffer_pitch_for_width(int width, int bpp)
11002{
11003 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
11004 return ALIGN(pitch, 64);
11005}
11006
11007static u32
11008intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
11009{
11010 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 11011 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
11012}
11013
11014static struct drm_framebuffer *
11015intel_framebuffer_create_for_mode(struct drm_device *dev,
11016 struct drm_display_mode *mode,
11017 int depth, int bpp)
11018{
dcb1394e 11019 struct drm_framebuffer *fb;
d2dff872 11020 struct drm_i915_gem_object *obj;
0fed39bd 11021 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872 11022
d37cd8a8 11023 obj = i915_gem_object_create(dev,
d2dff872 11024 intel_framebuffer_size_for_mode(mode, bpp));
fe3db79b
CW
11025 if (IS_ERR(obj))
11026 return ERR_CAST(obj);
d2dff872
CW
11027
11028 mode_cmd.width = mode->hdisplay;
11029 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
11030 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
11031 bpp);
5ca0c34a 11032 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872 11033
dcb1394e
LW
11034 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
11035 if (IS_ERR(fb))
34911fd3 11036 i915_gem_object_put_unlocked(obj);
dcb1394e
LW
11037
11038 return fb;
d2dff872
CW
11039}
11040
11041static struct drm_framebuffer *
11042mode_fits_in_fbdev(struct drm_device *dev,
11043 struct drm_display_mode *mode)
11044{
0695726e 11045#ifdef CONFIG_DRM_FBDEV_EMULATION
fac5e23e 11046 struct drm_i915_private *dev_priv = to_i915(dev);
d2dff872
CW
11047 struct drm_i915_gem_object *obj;
11048 struct drm_framebuffer *fb;
11049
4c0e5528 11050 if (!dev_priv->fbdev)
d2dff872
CW
11051 return NULL;
11052
4c0e5528 11053 if (!dev_priv->fbdev->fb)
d2dff872
CW
11054 return NULL;
11055
4c0e5528
DV
11056 obj = dev_priv->fbdev->fb->obj;
11057 BUG_ON(!obj);
11058
8bcd4553 11059 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
11060 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
11061 fb->bits_per_pixel))
d2dff872
CW
11062 return NULL;
11063
01f2c773 11064 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
11065 return NULL;
11066
edde3617 11067 drm_framebuffer_reference(fb);
d2dff872 11068 return fb;
4520f53a
DV
11069#else
11070 return NULL;
11071#endif
d2dff872
CW
11072}
11073
d3a40d1b
ACO
11074static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
11075 struct drm_crtc *crtc,
11076 struct drm_display_mode *mode,
11077 struct drm_framebuffer *fb,
11078 int x, int y)
11079{
11080 struct drm_plane_state *plane_state;
11081 int hdisplay, vdisplay;
11082 int ret;
11083
11084 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
11085 if (IS_ERR(plane_state))
11086 return PTR_ERR(plane_state);
11087
11088 if (mode)
11089 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
11090 else
11091 hdisplay = vdisplay = 0;
11092
11093 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
11094 if (ret)
11095 return ret;
11096 drm_atomic_set_fb_for_plane(plane_state, fb);
11097 plane_state->crtc_x = 0;
11098 plane_state->crtc_y = 0;
11099 plane_state->crtc_w = hdisplay;
11100 plane_state->crtc_h = vdisplay;
11101 plane_state->src_x = x << 16;
11102 plane_state->src_y = y << 16;
11103 plane_state->src_w = hdisplay << 16;
11104 plane_state->src_h = vdisplay << 16;
11105
11106 return 0;
11107}
11108
d2434ab7 11109bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 11110 struct drm_display_mode *mode,
51fd371b
RC
11111 struct intel_load_detect_pipe *old,
11112 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
11113{
11114 struct intel_crtc *intel_crtc;
d2434ab7
DV
11115 struct intel_encoder *intel_encoder =
11116 intel_attached_encoder(connector);
79e53945 11117 struct drm_crtc *possible_crtc;
4ef69c7a 11118 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
11119 struct drm_crtc *crtc = NULL;
11120 struct drm_device *dev = encoder->dev;
94352cf9 11121 struct drm_framebuffer *fb;
51fd371b 11122 struct drm_mode_config *config = &dev->mode_config;
edde3617 11123 struct drm_atomic_state *state = NULL, *restore_state = NULL;
944b0c76 11124 struct drm_connector_state *connector_state;
4be07317 11125 struct intel_crtc_state *crtc_state;
51fd371b 11126 int ret, i = -1;
79e53945 11127
d2dff872 11128 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 11129 connector->base.id, connector->name,
8e329a03 11130 encoder->base.id, encoder->name);
d2dff872 11131
edde3617
ML
11132 old->restore_state = NULL;
11133
51fd371b
RC
11134retry:
11135 ret = drm_modeset_lock(&config->connection_mutex, ctx);
11136 if (ret)
ad3c558f 11137 goto fail;
6e9f798d 11138
79e53945
JB
11139 /*
11140 * Algorithm gets a little messy:
7a5e4805 11141 *
79e53945
JB
11142 * - if the connector already has an assigned crtc, use it (but make
11143 * sure it's on first)
7a5e4805 11144 *
79e53945
JB
11145 * - try to find the first unused crtc that can drive this connector,
11146 * and use that if we find one
79e53945
JB
11147 */
11148
11149 /* See if we already have a CRTC for this connector */
edde3617
ML
11150 if (connector->state->crtc) {
11151 crtc = connector->state->crtc;
8261b191 11152
51fd371b 11153 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de 11154 if (ret)
ad3c558f 11155 goto fail;
8261b191
CW
11156
11157 /* Make sure the crtc and connector are running */
edde3617 11158 goto found;
79e53945
JB
11159 }
11160
11161 /* Find an unused one (if possible) */
70e1e0ec 11162 for_each_crtc(dev, possible_crtc) {
79e53945
JB
11163 i++;
11164 if (!(encoder->possible_crtcs & (1 << i)))
11165 continue;
edde3617
ML
11166
11167 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
11168 if (ret)
11169 goto fail;
11170
11171 if (possible_crtc->state->enable) {
11172 drm_modeset_unlock(&possible_crtc->mutex);
a459249c 11173 continue;
edde3617 11174 }
a459249c
VS
11175
11176 crtc = possible_crtc;
11177 break;
79e53945
JB
11178 }
11179
11180 /*
11181 * If we didn't find an unused CRTC, don't use any.
11182 */
11183 if (!crtc) {
7173188d 11184 DRM_DEBUG_KMS("no pipe available for load-detect\n");
ad3c558f 11185 goto fail;
79e53945
JB
11186 }
11187
edde3617
ML
11188found:
11189 intel_crtc = to_intel_crtc(crtc);
11190
4d02e2de
DV
11191 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
11192 if (ret)
ad3c558f 11193 goto fail;
79e53945 11194
83a57153 11195 state = drm_atomic_state_alloc(dev);
edde3617
ML
11196 restore_state = drm_atomic_state_alloc(dev);
11197 if (!state || !restore_state) {
11198 ret = -ENOMEM;
11199 goto fail;
11200 }
83a57153
ACO
11201
11202 state->acquire_ctx = ctx;
edde3617 11203 restore_state->acquire_ctx = ctx;
83a57153 11204
944b0c76
ACO
11205 connector_state = drm_atomic_get_connector_state(state, connector);
11206 if (IS_ERR(connector_state)) {
11207 ret = PTR_ERR(connector_state);
11208 goto fail;
11209 }
11210
edde3617
ML
11211 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
11212 if (ret)
11213 goto fail;
944b0c76 11214
4be07317
ACO
11215 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
11216 if (IS_ERR(crtc_state)) {
11217 ret = PTR_ERR(crtc_state);
11218 goto fail;
11219 }
11220
49d6fa21 11221 crtc_state->base.active = crtc_state->base.enable = true;
4be07317 11222
6492711d
CW
11223 if (!mode)
11224 mode = &load_detect_mode;
79e53945 11225
d2dff872
CW
11226 /* We need a framebuffer large enough to accommodate all accesses
11227 * that the plane may generate whilst we perform load detection.
11228 * We can not rely on the fbcon either being present (we get called
11229 * during its initialisation to detect all boot displays, or it may
11230 * not even exist) or that it is large enough to satisfy the
11231 * requested mode.
11232 */
94352cf9
DV
11233 fb = mode_fits_in_fbdev(dev, mode);
11234 if (fb == NULL) {
d2dff872 11235 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9 11236 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
d2dff872
CW
11237 } else
11238 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 11239 if (IS_ERR(fb)) {
d2dff872 11240 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 11241 goto fail;
79e53945 11242 }
79e53945 11243
d3a40d1b
ACO
11244 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
11245 if (ret)
11246 goto fail;
11247
edde3617
ML
11248 drm_framebuffer_unreference(fb);
11249
11250 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
11251 if (ret)
11252 goto fail;
11253
11254 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
11255 if (!ret)
11256 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
11257 if (!ret)
11258 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
11259 if (ret) {
11260 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
11261 goto fail;
11262 }
8c7b5ccb 11263
3ba86073
ML
11264 ret = drm_atomic_commit(state);
11265 if (ret) {
6492711d 11266 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
412b61d8 11267 goto fail;
79e53945 11268 }
edde3617
ML
11269
11270 old->restore_state = restore_state;
7173188d 11271
79e53945 11272 /* let the connector get through one full cycle before testing */
9d0498a2 11273 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 11274 return true;
412b61d8 11275
ad3c558f 11276fail:
e5d958ef 11277 drm_atomic_state_free(state);
edde3617
ML
11278 drm_atomic_state_free(restore_state);
11279 restore_state = state = NULL;
83a57153 11280
51fd371b
RC
11281 if (ret == -EDEADLK) {
11282 drm_modeset_backoff(ctx);
11283 goto retry;
11284 }
11285
412b61d8 11286 return false;
79e53945
JB
11287}
11288
d2434ab7 11289void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
11290 struct intel_load_detect_pipe *old,
11291 struct drm_modeset_acquire_ctx *ctx)
79e53945 11292{
d2434ab7
DV
11293 struct intel_encoder *intel_encoder =
11294 intel_attached_encoder(connector);
4ef69c7a 11295 struct drm_encoder *encoder = &intel_encoder->base;
edde3617 11296 struct drm_atomic_state *state = old->restore_state;
d3a40d1b 11297 int ret;
79e53945 11298
d2dff872 11299 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 11300 connector->base.id, connector->name,
8e329a03 11301 encoder->base.id, encoder->name);
d2dff872 11302
edde3617 11303 if (!state)
0622a53c 11304 return;
79e53945 11305
edde3617
ML
11306 ret = drm_atomic_commit(state);
11307 if (ret) {
11308 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
11309 drm_atomic_state_free(state);
11310 }
79e53945
JB
11311}
11312
da4a1efa 11313static int i9xx_pll_refclk(struct drm_device *dev,
5cec258b 11314 const struct intel_crtc_state *pipe_config)
da4a1efa 11315{
fac5e23e 11316 struct drm_i915_private *dev_priv = to_i915(dev);
da4a1efa
VS
11317 u32 dpll = pipe_config->dpll_hw_state.dpll;
11318
11319 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 11320 return dev_priv->vbt.lvds_ssc_freq;
6e266956 11321 else if (HAS_PCH_SPLIT(dev_priv))
da4a1efa
VS
11322 return 120000;
11323 else if (!IS_GEN2(dev))
11324 return 96000;
11325 else
11326 return 48000;
11327}
11328
79e53945 11329/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc 11330static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 11331 struct intel_crtc_state *pipe_config)
79e53945 11332{
f1f644dc 11333 struct drm_device *dev = crtc->base.dev;
fac5e23e 11334 struct drm_i915_private *dev_priv = to_i915(dev);
f1f644dc 11335 int pipe = pipe_config->cpu_transcoder;
293623f7 11336 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945 11337 u32 fp;
9e2c8475 11338 struct dpll clock;
dccbea3b 11339 int port_clock;
da4a1efa 11340 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
11341
11342 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 11343 fp = pipe_config->dpll_hw_state.fp0;
79e53945 11344 else
293623f7 11345 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
11346
11347 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
11348 if (IS_PINEVIEW(dev)) {
11349 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
11350 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
11351 } else {
11352 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
11353 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
11354 }
11355
a6c45cf0 11356 if (!IS_GEN2(dev)) {
f2b115e6
AJ
11357 if (IS_PINEVIEW(dev))
11358 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
11359 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
11360 else
11361 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
11362 DPLL_FPA01_P1_POST_DIV_SHIFT);
11363
11364 switch (dpll & DPLL_MODE_MASK) {
11365 case DPLLB_MODE_DAC_SERIAL:
11366 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
11367 5 : 10;
11368 break;
11369 case DPLLB_MODE_LVDS:
11370 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
11371 7 : 14;
11372 break;
11373 default:
28c97730 11374 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 11375 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 11376 return;
79e53945
JB
11377 }
11378
ac58c3f0 11379 if (IS_PINEVIEW(dev))
dccbea3b 11380 port_clock = pnv_calc_dpll_params(refclk, &clock);
ac58c3f0 11381 else
dccbea3b 11382 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945 11383 } else {
50a0bc90 11384 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
b1c560d1 11385 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
11386
11387 if (is_lvds) {
11388 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
11389 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
11390
11391 if (lvds & LVDS_CLKB_POWER_UP)
11392 clock.p2 = 7;
11393 else
11394 clock.p2 = 14;
79e53945
JB
11395 } else {
11396 if (dpll & PLL_P1_DIVIDE_BY_TWO)
11397 clock.p1 = 2;
11398 else {
11399 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
11400 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
11401 }
11402 if (dpll & PLL_P2_DIVIDE_BY_4)
11403 clock.p2 = 4;
11404 else
11405 clock.p2 = 2;
79e53945 11406 }
da4a1efa 11407
dccbea3b 11408 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945
JB
11409 }
11410
18442d08
VS
11411 /*
11412 * This value includes pixel_multiplier. We will use
241bfc38 11413 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
11414 * encoder's get_config() function.
11415 */
dccbea3b 11416 pipe_config->port_clock = port_clock;
f1f644dc
JB
11417}
11418
6878da05
VS
11419int intel_dotclock_calculate(int link_freq,
11420 const struct intel_link_m_n *m_n)
f1f644dc 11421{
f1f644dc
JB
11422 /*
11423 * The calculation for the data clock is:
1041a02f 11424 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 11425 * But we want to avoid losing precison if possible, so:
1041a02f 11426 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
11427 *
11428 * and the link clock is simpler:
1041a02f 11429 * link_clock = (m * link_clock) / n
f1f644dc
JB
11430 */
11431
6878da05
VS
11432 if (!m_n->link_n)
11433 return 0;
f1f644dc 11434
6878da05
VS
11435 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
11436}
f1f644dc 11437
18442d08 11438static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 11439 struct intel_crtc_state *pipe_config)
6878da05 11440{
e3b247da 11441 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
79e53945 11442
18442d08
VS
11443 /* read out port_clock from the DPLL */
11444 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 11445
f1f644dc 11446 /*
e3b247da
VS
11447 * In case there is an active pipe without active ports,
11448 * we may need some idea for the dotclock anyway.
11449 * Calculate one based on the FDI configuration.
79e53945 11450 */
2d112de7 11451 pipe_config->base.adjusted_mode.crtc_clock =
21a727b3 11452 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
18442d08 11453 &pipe_config->fdi_m_n);
79e53945
JB
11454}
11455
11456/** Returns the currently programmed mode of the given pipe. */
11457struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
11458 struct drm_crtc *crtc)
11459{
fac5e23e 11460 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 11461 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 11462 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
79e53945 11463 struct drm_display_mode *mode;
3f36b937 11464 struct intel_crtc_state *pipe_config;
fe2b8f9d
PZ
11465 int htot = I915_READ(HTOTAL(cpu_transcoder));
11466 int hsync = I915_READ(HSYNC(cpu_transcoder));
11467 int vtot = I915_READ(VTOTAL(cpu_transcoder));
11468 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 11469 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
11470
11471 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
11472 if (!mode)
11473 return NULL;
11474
3f36b937
TU
11475 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
11476 if (!pipe_config) {
11477 kfree(mode);
11478 return NULL;
11479 }
11480
f1f644dc
JB
11481 /*
11482 * Construct a pipe_config sufficient for getting the clock info
11483 * back out of crtc_clock_get.
11484 *
11485 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
11486 * to use a real value here instead.
11487 */
3f36b937
TU
11488 pipe_config->cpu_transcoder = (enum transcoder) pipe;
11489 pipe_config->pixel_multiplier = 1;
11490 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
11491 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
11492 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
11493 i9xx_crtc_clock_get(intel_crtc, pipe_config);
11494
11495 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
79e53945
JB
11496 mode->hdisplay = (htot & 0xffff) + 1;
11497 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
11498 mode->hsync_start = (hsync & 0xffff) + 1;
11499 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
11500 mode->vdisplay = (vtot & 0xffff) + 1;
11501 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
11502 mode->vsync_start = (vsync & 0xffff) + 1;
11503 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
11504
11505 drm_mode_set_name(mode);
79e53945 11506
3f36b937
TU
11507 kfree(pipe_config);
11508
79e53945
JB
11509 return mode;
11510}
11511
11512static void intel_crtc_destroy(struct drm_crtc *crtc)
11513{
11514 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a 11515 struct drm_device *dev = crtc->dev;
51cbaf01 11516 struct intel_flip_work *work;
67e77c5a 11517
5e2d7afc 11518 spin_lock_irq(&dev->event_lock);
5a21b665
DV
11519 work = intel_crtc->flip_work;
11520 intel_crtc->flip_work = NULL;
11521 spin_unlock_irq(&dev->event_lock);
67e77c5a 11522
5a21b665 11523 if (work) {
51cbaf01
ML
11524 cancel_work_sync(&work->mmio_work);
11525 cancel_work_sync(&work->unpin_work);
5a21b665 11526 kfree(work);
67e77c5a 11527 }
79e53945
JB
11528
11529 drm_crtc_cleanup(crtc);
67e77c5a 11530
79e53945
JB
11531 kfree(intel_crtc);
11532}
11533
6b95a207
KH
11534static void intel_unpin_work_fn(struct work_struct *__work)
11535{
51cbaf01
ML
11536 struct intel_flip_work *work =
11537 container_of(__work, struct intel_flip_work, unpin_work);
5a21b665
DV
11538 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
11539 struct drm_device *dev = crtc->base.dev;
11540 struct drm_plane *primary = crtc->base.primary;
03f476e1 11541
5a21b665
DV
11542 if (is_mmio_work(work))
11543 flush_work(&work->mmio_work);
03f476e1 11544
5a21b665
DV
11545 mutex_lock(&dev->struct_mutex);
11546 intel_unpin_fb_obj(work->old_fb, primary->state->rotation);
f8c417cd 11547 i915_gem_object_put(work->pending_flip_obj);
5a21b665 11548 mutex_unlock(&dev->struct_mutex);
143f73b3 11549
e8a261ea
CW
11550 i915_gem_request_put(work->flip_queued_req);
11551
5748b6a1
CW
11552 intel_frontbuffer_flip_complete(to_i915(dev),
11553 to_intel_plane(primary)->frontbuffer_bit);
5a21b665
DV
11554 intel_fbc_post_update(crtc);
11555 drm_framebuffer_unreference(work->old_fb);
143f73b3 11556
5a21b665
DV
11557 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
11558 atomic_dec(&crtc->unpin_work_count);
a6747b73 11559
5a21b665
DV
11560 kfree(work);
11561}
d9e86c0e 11562
5a21b665
DV
11563/* Is 'a' after or equal to 'b'? */
11564static bool g4x_flip_count_after_eq(u32 a, u32 b)
11565{
11566 return !((a - b) & 0x80000000);
11567}
143f73b3 11568
5a21b665
DV
11569static bool __pageflip_finished_cs(struct intel_crtc *crtc,
11570 struct intel_flip_work *work)
11571{
11572 struct drm_device *dev = crtc->base.dev;
fac5e23e 11573 struct drm_i915_private *dev_priv = to_i915(dev);
143f73b3 11574
8af29b0c 11575 if (abort_flip_on_reset(crtc))
5a21b665 11576 return true;
143f73b3 11577
5a21b665
DV
11578 /*
11579 * The relevant registers doen't exist on pre-ctg.
11580 * As the flip done interrupt doesn't trigger for mmio
11581 * flips on gmch platforms, a flip count check isn't
11582 * really needed there. But since ctg has the registers,
11583 * include it in the check anyway.
11584 */
9beb5fea 11585 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
5a21b665 11586 return true;
b4a98e57 11587
5a21b665
DV
11588 /*
11589 * BDW signals flip done immediately if the plane
11590 * is disabled, even if the plane enable is already
11591 * armed to occur at the next vblank :(
11592 */
f99d7069 11593
5a21b665
DV
11594 /*
11595 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
11596 * used the same base address. In that case the mmio flip might
11597 * have completed, but the CS hasn't even executed the flip yet.
11598 *
11599 * A flip count check isn't enough as the CS might have updated
11600 * the base address just after start of vblank, but before we
11601 * managed to process the interrupt. This means we'd complete the
11602 * CS flip too soon.
11603 *
11604 * Combining both checks should get us a good enough result. It may
11605 * still happen that the CS flip has been executed, but has not
11606 * yet actually completed. But in case the base address is the same
11607 * anyway, we don't really care.
11608 */
11609 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11610 crtc->flip_work->gtt_offset &&
11611 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
11612 crtc->flip_work->flip_count);
11613}
b4a98e57 11614
5a21b665
DV
11615static bool
11616__pageflip_finished_mmio(struct intel_crtc *crtc,
11617 struct intel_flip_work *work)
11618{
11619 /*
11620 * MMIO work completes when vblank is different from
11621 * flip_queued_vblank.
11622 *
11623 * Reset counter value doesn't matter, this is handled by
11624 * i915_wait_request finishing early, so no need to handle
11625 * reset here.
11626 */
11627 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
6b95a207
KH
11628}
11629
51cbaf01
ML
11630
11631static bool pageflip_finished(struct intel_crtc *crtc,
11632 struct intel_flip_work *work)
11633{
11634 if (!atomic_read(&work->pending))
11635 return false;
11636
11637 smp_rmb();
11638
5a21b665
DV
11639 if (is_mmio_work(work))
11640 return __pageflip_finished_mmio(crtc, work);
11641 else
11642 return __pageflip_finished_cs(crtc, work);
11643}
11644
11645void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe)
11646{
91c8a326 11647 struct drm_device *dev = &dev_priv->drm;
5a21b665
DV
11648 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11649 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11650 struct intel_flip_work *work;
11651 unsigned long flags;
11652
11653 /* Ignore early vblank irqs */
11654 if (!crtc)
11655 return;
11656
51cbaf01 11657 /*
5a21b665
DV
11658 * This is called both by irq handlers and the reset code (to complete
11659 * lost pageflips) so needs the full irqsave spinlocks.
51cbaf01 11660 */
5a21b665
DV
11661 spin_lock_irqsave(&dev->event_lock, flags);
11662 work = intel_crtc->flip_work;
11663
11664 if (work != NULL &&
11665 !is_mmio_work(work) &&
11666 pageflip_finished(intel_crtc, work))
11667 page_flip_completed(intel_crtc);
11668
11669 spin_unlock_irqrestore(&dev->event_lock, flags);
75f7f3ec
VS
11670}
11671
51cbaf01 11672void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
6b95a207 11673{
91c8a326 11674 struct drm_device *dev = &dev_priv->drm;
5251f04e
ML
11675 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11676 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
51cbaf01 11677 struct intel_flip_work *work;
6b95a207
KH
11678 unsigned long flags;
11679
5251f04e
ML
11680 /* Ignore early vblank irqs */
11681 if (!crtc)
11682 return;
f326038a
DV
11683
11684 /*
11685 * This is called both by irq handlers and the reset code (to complete
11686 * lost pageflips) so needs the full irqsave spinlocks.
e7d841ca 11687 */
6b95a207 11688 spin_lock_irqsave(&dev->event_lock, flags);
5a21b665 11689 work = intel_crtc->flip_work;
5251f04e 11690
5a21b665
DV
11691 if (work != NULL &&
11692 is_mmio_work(work) &&
11693 pageflip_finished(intel_crtc, work))
11694 page_flip_completed(intel_crtc);
5251f04e 11695
6b95a207
KH
11696 spin_unlock_irqrestore(&dev->event_lock, flags);
11697}
11698
5a21b665
DV
11699static inline void intel_mark_page_flip_active(struct intel_crtc *crtc,
11700 struct intel_flip_work *work)
84c33a64 11701{
5a21b665 11702 work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc);
84c33a64 11703
5a21b665
DV
11704 /* Ensure that the work item is consistent when activating it ... */
11705 smp_mb__before_atomic();
11706 atomic_set(&work->pending, 1);
11707}
a6747b73 11708
5a21b665
DV
11709static int intel_gen2_queue_flip(struct drm_device *dev,
11710 struct drm_crtc *crtc,
11711 struct drm_framebuffer *fb,
11712 struct drm_i915_gem_object *obj,
11713 struct drm_i915_gem_request *req,
11714 uint32_t flags)
11715{
7e37f889 11716 struct intel_ring *ring = req->ring;
5a21b665
DV
11717 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11718 u32 flip_mask;
11719 int ret;
143f73b3 11720
5a21b665
DV
11721 ret = intel_ring_begin(req, 6);
11722 if (ret)
11723 return ret;
143f73b3 11724
5a21b665
DV
11725 /* Can't queue multiple flips, so wait for the previous
11726 * one to finish before executing the next.
11727 */
11728 if (intel_crtc->plane)
11729 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11730 else
11731 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
b5321f30
CW
11732 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11733 intel_ring_emit(ring, MI_NOOP);
11734 intel_ring_emit(ring, MI_DISPLAY_FLIP |
5a21b665 11735 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
b5321f30
CW
11736 intel_ring_emit(ring, fb->pitches[0]);
11737 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11738 intel_ring_emit(ring, 0); /* aux display base address, unused */
143f73b3 11739
5a21b665
DV
11740 return 0;
11741}
84c33a64 11742
5a21b665
DV
11743static int intel_gen3_queue_flip(struct drm_device *dev,
11744 struct drm_crtc *crtc,
11745 struct drm_framebuffer *fb,
11746 struct drm_i915_gem_object *obj,
11747 struct drm_i915_gem_request *req,
11748 uint32_t flags)
11749{
7e37f889 11750 struct intel_ring *ring = req->ring;
5a21b665
DV
11751 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11752 u32 flip_mask;
11753 int ret;
d55dbd06 11754
5a21b665
DV
11755 ret = intel_ring_begin(req, 6);
11756 if (ret)
11757 return ret;
d55dbd06 11758
5a21b665
DV
11759 if (intel_crtc->plane)
11760 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11761 else
11762 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
b5321f30
CW
11763 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11764 intel_ring_emit(ring, MI_NOOP);
11765 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
5a21b665 11766 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
b5321f30
CW
11767 intel_ring_emit(ring, fb->pitches[0]);
11768 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11769 intel_ring_emit(ring, MI_NOOP);
fd8e058a 11770
5a21b665
DV
11771 return 0;
11772}
84c33a64 11773
5a21b665
DV
11774static int intel_gen4_queue_flip(struct drm_device *dev,
11775 struct drm_crtc *crtc,
11776 struct drm_framebuffer *fb,
11777 struct drm_i915_gem_object *obj,
11778 struct drm_i915_gem_request *req,
11779 uint32_t flags)
11780{
7e37f889 11781 struct intel_ring *ring = req->ring;
fac5e23e 11782 struct drm_i915_private *dev_priv = to_i915(dev);
5a21b665
DV
11783 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11784 uint32_t pf, pipesrc;
11785 int ret;
143f73b3 11786
5a21b665
DV
11787 ret = intel_ring_begin(req, 4);
11788 if (ret)
11789 return ret;
143f73b3 11790
5a21b665
DV
11791 /* i965+ uses the linear or tiled offsets from the
11792 * Display Registers (which do not change across a page-flip)
11793 * so we need only reprogram the base address.
11794 */
b5321f30 11795 intel_ring_emit(ring, MI_DISPLAY_FLIP |
5a21b665 11796 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
b5321f30
CW
11797 intel_ring_emit(ring, fb->pitches[0]);
11798 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset |
72618ebf 11799 intel_fb_modifier_to_tiling(fb->modifier[0]));
5a21b665
DV
11800
11801 /* XXX Enabling the panel-fitter across page-flip is so far
11802 * untested on non-native modes, so ignore it for now.
11803 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11804 */
11805 pf = 0;
11806 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
b5321f30 11807 intel_ring_emit(ring, pf | pipesrc);
143f73b3 11808
5a21b665 11809 return 0;
8c9f3aaf
JB
11810}
11811
5a21b665
DV
11812static int intel_gen6_queue_flip(struct drm_device *dev,
11813 struct drm_crtc *crtc,
11814 struct drm_framebuffer *fb,
11815 struct drm_i915_gem_object *obj,
11816 struct drm_i915_gem_request *req,
11817 uint32_t flags)
da20eabd 11818{
7e37f889 11819 struct intel_ring *ring = req->ring;
fac5e23e 11820 struct drm_i915_private *dev_priv = to_i915(dev);
5a21b665
DV
11821 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11822 uint32_t pf, pipesrc;
11823 int ret;
d21fbe87 11824
5a21b665
DV
11825 ret = intel_ring_begin(req, 4);
11826 if (ret)
11827 return ret;
92826fcd 11828
b5321f30 11829 intel_ring_emit(ring, MI_DISPLAY_FLIP |
5a21b665 11830 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
72618ebf
VS
11831 intel_ring_emit(ring, fb->pitches[0] |
11832 intel_fb_modifier_to_tiling(fb->modifier[0]));
b5321f30 11833 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
92826fcd 11834
5a21b665
DV
11835 /* Contrary to the suggestions in the documentation,
11836 * "Enable Panel Fitter" does not seem to be required when page
11837 * flipping with a non-native mode, and worse causes a normal
11838 * modeset to fail.
11839 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11840 */
11841 pf = 0;
11842 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
b5321f30 11843 intel_ring_emit(ring, pf | pipesrc);
7809e5ae 11844
5a21b665 11845 return 0;
7809e5ae
MR
11846}
11847
5a21b665
DV
11848static int intel_gen7_queue_flip(struct drm_device *dev,
11849 struct drm_crtc *crtc,
11850 struct drm_framebuffer *fb,
11851 struct drm_i915_gem_object *obj,
11852 struct drm_i915_gem_request *req,
11853 uint32_t flags)
d21fbe87 11854{
7e37f889 11855 struct intel_ring *ring = req->ring;
5a21b665
DV
11856 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11857 uint32_t plane_bit = 0;
11858 int len, ret;
d21fbe87 11859
5a21b665
DV
11860 switch (intel_crtc->plane) {
11861 case PLANE_A:
11862 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11863 break;
11864 case PLANE_B:
11865 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11866 break;
11867 case PLANE_C:
11868 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11869 break;
11870 default:
11871 WARN_ONCE(1, "unknown plane in flip command\n");
11872 return -ENODEV;
11873 }
11874
11875 len = 4;
b5321f30 11876 if (req->engine->id == RCS) {
5a21b665
DV
11877 len += 6;
11878 /*
11879 * On Gen 8, SRM is now taking an extra dword to accommodate
11880 * 48bits addresses, and we need a NOOP for the batch size to
11881 * stay even.
11882 */
11883 if (IS_GEN8(dev))
11884 len += 2;
11885 }
11886
11887 /*
11888 * BSpec MI_DISPLAY_FLIP for IVB:
11889 * "The full packet must be contained within the same cache line."
11890 *
11891 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11892 * cacheline, if we ever start emitting more commands before
11893 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11894 * then do the cacheline alignment, and finally emit the
11895 * MI_DISPLAY_FLIP.
11896 */
11897 ret = intel_ring_cacheline_align(req);
11898 if (ret)
11899 return ret;
11900
11901 ret = intel_ring_begin(req, len);
11902 if (ret)
11903 return ret;
11904
11905 /* Unmask the flip-done completion message. Note that the bspec says that
11906 * we should do this for both the BCS and RCS, and that we must not unmask
11907 * more than one flip event at any time (or ensure that one flip message
11908 * can be sent by waiting for flip-done prior to queueing new flips).
11909 * Experimentation says that BCS works despite DERRMR masking all
11910 * flip-done completion events and that unmasking all planes at once
11911 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11912 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11913 */
b5321f30
CW
11914 if (req->engine->id == RCS) {
11915 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11916 intel_ring_emit_reg(ring, DERRMR);
11917 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
5a21b665
DV
11918 DERRMR_PIPEB_PRI_FLIP_DONE |
11919 DERRMR_PIPEC_PRI_FLIP_DONE));
11920 if (IS_GEN8(dev))
b5321f30 11921 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
5a21b665
DV
11922 MI_SRM_LRM_GLOBAL_GTT);
11923 else
b5321f30 11924 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
5a21b665 11925 MI_SRM_LRM_GLOBAL_GTT);
b5321f30 11926 intel_ring_emit_reg(ring, DERRMR);
bde13ebd
CW
11927 intel_ring_emit(ring,
11928 i915_ggtt_offset(req->engine->scratch) + 256);
5a21b665 11929 if (IS_GEN8(dev)) {
b5321f30
CW
11930 intel_ring_emit(ring, 0);
11931 intel_ring_emit(ring, MI_NOOP);
5a21b665
DV
11932 }
11933 }
11934
b5321f30 11935 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
72618ebf
VS
11936 intel_ring_emit(ring, fb->pitches[0] |
11937 intel_fb_modifier_to_tiling(fb->modifier[0]));
b5321f30
CW
11938 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11939 intel_ring_emit(ring, (MI_NOOP));
5a21b665
DV
11940
11941 return 0;
11942}
11943
11944static bool use_mmio_flip(struct intel_engine_cs *engine,
11945 struct drm_i915_gem_object *obj)
11946{
c37efb99
CW
11947 struct reservation_object *resv;
11948
5a21b665
DV
11949 /*
11950 * This is not being used for older platforms, because
11951 * non-availability of flip done interrupt forces us to use
11952 * CS flips. Older platforms derive flip done using some clever
11953 * tricks involving the flip_pending status bits and vblank irqs.
11954 * So using MMIO flips there would disrupt this mechanism.
11955 */
11956
11957 if (engine == NULL)
11958 return true;
11959
11960 if (INTEL_GEN(engine->i915) < 5)
11961 return false;
11962
11963 if (i915.use_mmio_flip < 0)
11964 return false;
11965 else if (i915.use_mmio_flip > 0)
11966 return true;
11967 else if (i915.enable_execlists)
11968 return true;
c37efb99
CW
11969
11970 resv = i915_gem_object_get_dmabuf_resv(obj);
11971 if (resv && !reservation_object_test_signaled_rcu(resv, false))
5a21b665 11972 return true;
c37efb99 11973
d72d908b
CW
11974 return engine != i915_gem_active_get_engine(&obj->last_write,
11975 &obj->base.dev->struct_mutex);
5a21b665
DV
11976}
11977
11978static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
11979 unsigned int rotation,
11980 struct intel_flip_work *work)
11981{
11982 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 11983 struct drm_i915_private *dev_priv = to_i915(dev);
5a21b665
DV
11984 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
11985 const enum pipe pipe = intel_crtc->pipe;
d2196774 11986 u32 ctl, stride = skl_plane_stride(fb, 0, rotation);
5a21b665
DV
11987
11988 ctl = I915_READ(PLANE_CTL(pipe, 0));
11989 ctl &= ~PLANE_CTL_TILED_MASK;
11990 switch (fb->modifier[0]) {
11991 case DRM_FORMAT_MOD_NONE:
11992 break;
11993 case I915_FORMAT_MOD_X_TILED:
11994 ctl |= PLANE_CTL_TILED_X;
11995 break;
11996 case I915_FORMAT_MOD_Y_TILED:
11997 ctl |= PLANE_CTL_TILED_Y;
11998 break;
11999 case I915_FORMAT_MOD_Yf_TILED:
12000 ctl |= PLANE_CTL_TILED_YF;
12001 break;
12002 default:
12003 MISSING_CASE(fb->modifier[0]);
12004 }
12005
5a21b665
DV
12006 /*
12007 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
12008 * PLANE_SURF updates, the update is then guaranteed to be atomic.
12009 */
12010 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
12011 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
12012
12013 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
12014 POSTING_READ(PLANE_SURF(pipe, 0));
12015}
12016
12017static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
12018 struct intel_flip_work *work)
12019{
12020 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 12021 struct drm_i915_private *dev_priv = to_i915(dev);
72618ebf 12022 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
5a21b665
DV
12023 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
12024 u32 dspcntr;
12025
12026 dspcntr = I915_READ(reg);
12027
72618ebf 12028 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
5a21b665
DV
12029 dspcntr |= DISPPLANE_TILED;
12030 else
12031 dspcntr &= ~DISPPLANE_TILED;
12032
12033 I915_WRITE(reg, dspcntr);
12034
12035 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
12036 POSTING_READ(DSPSURF(intel_crtc->plane));
12037}
12038
12039static void intel_mmio_flip_work_func(struct work_struct *w)
12040{
12041 struct intel_flip_work *work =
12042 container_of(w, struct intel_flip_work, mmio_work);
12043 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
12044 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
12045 struct intel_framebuffer *intel_fb =
12046 to_intel_framebuffer(crtc->base.primary->fb);
12047 struct drm_i915_gem_object *obj = intel_fb->obj;
c37efb99 12048 struct reservation_object *resv;
5a21b665
DV
12049
12050 if (work->flip_queued_req)
776f3236 12051 WARN_ON(i915_wait_request(work->flip_queued_req,
ea746f36 12052 0, NULL, NO_WAITBOOST));
5a21b665
DV
12053
12054 /* For framebuffer backed by dmabuf, wait for fence */
c37efb99
CW
12055 resv = i915_gem_object_get_dmabuf_resv(obj);
12056 if (resv)
12057 WARN_ON(reservation_object_wait_timeout_rcu(resv, false, false,
5a21b665
DV
12058 MAX_SCHEDULE_TIMEOUT) < 0);
12059
12060 intel_pipe_update_start(crtc);
12061
12062 if (INTEL_GEN(dev_priv) >= 9)
12063 skl_do_mmio_flip(crtc, work->rotation, work);
12064 else
12065 /* use_mmio_flip() retricts MMIO flips to ilk+ */
12066 ilk_do_mmio_flip(crtc, work);
12067
12068 intel_pipe_update_end(crtc, work);
12069}
12070
12071static int intel_default_queue_flip(struct drm_device *dev,
12072 struct drm_crtc *crtc,
12073 struct drm_framebuffer *fb,
12074 struct drm_i915_gem_object *obj,
12075 struct drm_i915_gem_request *req,
12076 uint32_t flags)
12077{
12078 return -ENODEV;
12079}
12080
12081static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv,
12082 struct intel_crtc *intel_crtc,
12083 struct intel_flip_work *work)
12084{
12085 u32 addr, vblank;
12086
12087 if (!atomic_read(&work->pending))
12088 return false;
12089
12090 smp_rmb();
12091
12092 vblank = intel_crtc_get_vblank_counter(intel_crtc);
12093 if (work->flip_ready_vblank == 0) {
12094 if (work->flip_queued_req &&
f69a02c9 12095 !i915_gem_request_completed(work->flip_queued_req))
5a21b665
DV
12096 return false;
12097
12098 work->flip_ready_vblank = vblank;
12099 }
12100
12101 if (vblank - work->flip_ready_vblank < 3)
12102 return false;
12103
12104 /* Potential stall - if we see that the flip has happened,
12105 * assume a missed interrupt. */
12106 if (INTEL_GEN(dev_priv) >= 4)
12107 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
12108 else
12109 addr = I915_READ(DSPADDR(intel_crtc->plane));
12110
12111 /* There is a potential issue here with a false positive after a flip
12112 * to the same address. We could address this by checking for a
12113 * non-incrementing frame counter.
12114 */
12115 return addr == work->gtt_offset;
12116}
12117
12118void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
12119{
91c8a326 12120 struct drm_device *dev = &dev_priv->drm;
5a21b665
DV
12121 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
12122 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12123 struct intel_flip_work *work;
12124
12125 WARN_ON(!in_interrupt());
12126
12127 if (crtc == NULL)
12128 return;
12129
12130 spin_lock(&dev->event_lock);
12131 work = intel_crtc->flip_work;
12132
12133 if (work != NULL && !is_mmio_work(work) &&
12134 __pageflip_stall_check_cs(dev_priv, intel_crtc, work)) {
12135 WARN_ONCE(1,
12136 "Kicking stuck page flip: queued at %d, now %d\n",
12137 work->flip_queued_vblank, intel_crtc_get_vblank_counter(intel_crtc));
12138 page_flip_completed(intel_crtc);
12139 work = NULL;
12140 }
12141
12142 if (work != NULL && !is_mmio_work(work) &&
12143 intel_crtc_get_vblank_counter(intel_crtc) - work->flip_queued_vblank > 1)
12144 intel_queue_rps_boost_for_request(work->flip_queued_req);
12145 spin_unlock(&dev->event_lock);
12146}
12147
12148static int intel_crtc_page_flip(struct drm_crtc *crtc,
12149 struct drm_framebuffer *fb,
12150 struct drm_pending_vblank_event *event,
12151 uint32_t page_flip_flags)
12152{
12153 struct drm_device *dev = crtc->dev;
fac5e23e 12154 struct drm_i915_private *dev_priv = to_i915(dev);
5a21b665
DV
12155 struct drm_framebuffer *old_fb = crtc->primary->fb;
12156 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12157 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12158 struct drm_plane *primary = crtc->primary;
12159 enum pipe pipe = intel_crtc->pipe;
12160 struct intel_flip_work *work;
12161 struct intel_engine_cs *engine;
12162 bool mmio_flip;
8e637178 12163 struct drm_i915_gem_request *request;
058d88c4 12164 struct i915_vma *vma;
5a21b665
DV
12165 int ret;
12166
12167 /*
12168 * drm_mode_page_flip_ioctl() should already catch this, but double
12169 * check to be safe. In the future we may enable pageflipping from
12170 * a disabled primary plane.
12171 */
12172 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
12173 return -EBUSY;
12174
12175 /* Can't change pixel format via MI display flips. */
12176 if (fb->pixel_format != crtc->primary->fb->pixel_format)
12177 return -EINVAL;
12178
12179 /*
12180 * TILEOFF/LINOFF registers can't be changed via MI display flips.
12181 * Note that pitch changes could also affect these register.
12182 */
12183 if (INTEL_INFO(dev)->gen > 3 &&
12184 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
12185 fb->pitches[0] != crtc->primary->fb->pitches[0]))
12186 return -EINVAL;
12187
12188 if (i915_terminally_wedged(&dev_priv->gpu_error))
12189 goto out_hang;
12190
12191 work = kzalloc(sizeof(*work), GFP_KERNEL);
12192 if (work == NULL)
12193 return -ENOMEM;
12194
12195 work->event = event;
12196 work->crtc = crtc;
12197 work->old_fb = old_fb;
12198 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
12199
12200 ret = drm_crtc_vblank_get(crtc);
12201 if (ret)
12202 goto free_work;
12203
12204 /* We borrow the event spin lock for protecting flip_work */
12205 spin_lock_irq(&dev->event_lock);
12206 if (intel_crtc->flip_work) {
12207 /* Before declaring the flip queue wedged, check if
12208 * the hardware completed the operation behind our backs.
12209 */
12210 if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) {
12211 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
12212 page_flip_completed(intel_crtc);
12213 } else {
12214 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
12215 spin_unlock_irq(&dev->event_lock);
12216
12217 drm_crtc_vblank_put(crtc);
12218 kfree(work);
12219 return -EBUSY;
12220 }
12221 }
12222 intel_crtc->flip_work = work;
12223 spin_unlock_irq(&dev->event_lock);
12224
12225 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
12226 flush_workqueue(dev_priv->wq);
12227
12228 /* Reference the objects for the scheduled work. */
12229 drm_framebuffer_reference(work->old_fb);
5a21b665
DV
12230
12231 crtc->primary->fb = fb;
12232 update_state_fb(crtc->primary);
faf68d92 12233
25dc556a 12234 work->pending_flip_obj = i915_gem_object_get(obj);
5a21b665
DV
12235
12236 ret = i915_mutex_lock_interruptible(dev);
12237 if (ret)
12238 goto cleanup;
12239
8af29b0c
CW
12240 intel_crtc->reset_count = i915_reset_count(&dev_priv->gpu_error);
12241 if (i915_reset_in_progress_or_wedged(&dev_priv->gpu_error)) {
5a21b665
DV
12242 ret = -EIO;
12243 goto cleanup;
12244 }
12245
12246 atomic_inc(&intel_crtc->unpin_work_count);
12247
9beb5fea 12248 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
5a21b665
DV
12249 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
12250
920a14b2 12251 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3b3f1650 12252 engine = dev_priv->engine[BCS];
72618ebf 12253 if (fb->modifier[0] != old_fb->modifier[0])
5a21b665
DV
12254 /* vlv: DISPLAY_FLIP fails to change tiling */
12255 engine = NULL;
fd6b8f43 12256 } else if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
3b3f1650 12257 engine = dev_priv->engine[BCS];
5a21b665 12258 } else if (INTEL_INFO(dev)->gen >= 7) {
d72d908b
CW
12259 engine = i915_gem_active_get_engine(&obj->last_write,
12260 &obj->base.dev->struct_mutex);
5a21b665 12261 if (engine == NULL || engine->id != RCS)
3b3f1650 12262 engine = dev_priv->engine[BCS];
5a21b665 12263 } else {
3b3f1650 12264 engine = dev_priv->engine[RCS];
5a21b665
DV
12265 }
12266
12267 mmio_flip = use_mmio_flip(engine, obj);
12268
058d88c4
CW
12269 vma = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
12270 if (IS_ERR(vma)) {
12271 ret = PTR_ERR(vma);
5a21b665 12272 goto cleanup_pending;
058d88c4 12273 }
5a21b665 12274
6687c906 12275 work->gtt_offset = intel_fb_gtt_offset(fb, primary->state->rotation);
5a21b665
DV
12276 work->gtt_offset += intel_crtc->dspaddr_offset;
12277 work->rotation = crtc->primary->state->rotation;
12278
1f061316
PZ
12279 /*
12280 * There's the potential that the next frame will not be compatible with
12281 * FBC, so we want to call pre_update() before the actual page flip.
12282 * The problem is that pre_update() caches some information about the fb
12283 * object, so we want to do this only after the object is pinned. Let's
12284 * be on the safe side and do this immediately before scheduling the
12285 * flip.
12286 */
12287 intel_fbc_pre_update(intel_crtc, intel_crtc->config,
12288 to_intel_plane_state(primary->state));
12289
5a21b665
DV
12290 if (mmio_flip) {
12291 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
12292
d72d908b
CW
12293 work->flip_queued_req = i915_gem_active_get(&obj->last_write,
12294 &obj->base.dev->struct_mutex);
6277c8d0 12295 queue_work(system_unbound_wq, &work->mmio_work);
5a21b665 12296 } else {
8e637178
CW
12297 request = i915_gem_request_alloc(engine, engine->last_context);
12298 if (IS_ERR(request)) {
12299 ret = PTR_ERR(request);
12300 goto cleanup_unpin;
12301 }
12302
a2bc4695 12303 ret = i915_gem_request_await_object(request, obj, false);
8e637178
CW
12304 if (ret)
12305 goto cleanup_request;
12306
5a21b665
DV
12307 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
12308 page_flip_flags);
12309 if (ret)
8e637178 12310 goto cleanup_request;
5a21b665
DV
12311
12312 intel_mark_page_flip_active(intel_crtc, work);
12313
8e637178 12314 work->flip_queued_req = i915_gem_request_get(request);
5a21b665
DV
12315 i915_add_request_no_flush(request);
12316 }
12317
12318 i915_gem_track_fb(intel_fb_obj(old_fb), obj,
12319 to_intel_plane(primary)->frontbuffer_bit);
12320 mutex_unlock(&dev->struct_mutex);
12321
5748b6a1 12322 intel_frontbuffer_flip_prepare(to_i915(dev),
5a21b665
DV
12323 to_intel_plane(primary)->frontbuffer_bit);
12324
12325 trace_i915_flip_request(intel_crtc->plane, obj);
12326
12327 return 0;
12328
8e637178
CW
12329cleanup_request:
12330 i915_add_request_no_flush(request);
5a21b665
DV
12331cleanup_unpin:
12332 intel_unpin_fb_obj(fb, crtc->primary->state->rotation);
12333cleanup_pending:
5a21b665
DV
12334 atomic_dec(&intel_crtc->unpin_work_count);
12335 mutex_unlock(&dev->struct_mutex);
12336cleanup:
12337 crtc->primary->fb = old_fb;
12338 update_state_fb(crtc->primary);
12339
34911fd3 12340 i915_gem_object_put_unlocked(obj);
5a21b665
DV
12341 drm_framebuffer_unreference(work->old_fb);
12342
12343 spin_lock_irq(&dev->event_lock);
12344 intel_crtc->flip_work = NULL;
12345 spin_unlock_irq(&dev->event_lock);
12346
12347 drm_crtc_vblank_put(crtc);
12348free_work:
12349 kfree(work);
12350
12351 if (ret == -EIO) {
12352 struct drm_atomic_state *state;
12353 struct drm_plane_state *plane_state;
12354
12355out_hang:
12356 state = drm_atomic_state_alloc(dev);
12357 if (!state)
12358 return -ENOMEM;
12359 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
12360
12361retry:
12362 plane_state = drm_atomic_get_plane_state(state, primary);
12363 ret = PTR_ERR_OR_ZERO(plane_state);
12364 if (!ret) {
12365 drm_atomic_set_fb_for_plane(plane_state, fb);
12366
12367 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
12368 if (!ret)
12369 ret = drm_atomic_commit(state);
12370 }
12371
12372 if (ret == -EDEADLK) {
12373 drm_modeset_backoff(state->acquire_ctx);
12374 drm_atomic_state_clear(state);
12375 goto retry;
12376 }
12377
12378 if (ret)
12379 drm_atomic_state_free(state);
12380
12381 if (ret == 0 && event) {
12382 spin_lock_irq(&dev->event_lock);
12383 drm_crtc_send_vblank_event(crtc, event);
12384 spin_unlock_irq(&dev->event_lock);
12385 }
12386 }
12387 return ret;
12388}
12389
12390
12391/**
12392 * intel_wm_need_update - Check whether watermarks need updating
12393 * @plane: drm plane
12394 * @state: new plane state
12395 *
12396 * Check current plane state versus the new one to determine whether
12397 * watermarks need to be recalculated.
12398 *
12399 * Returns true or false.
12400 */
12401static bool intel_wm_need_update(struct drm_plane *plane,
12402 struct drm_plane_state *state)
12403{
12404 struct intel_plane_state *new = to_intel_plane_state(state);
12405 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
12406
12407 /* Update watermarks on tiling or size changes. */
936e71e3 12408 if (new->base.visible != cur->base.visible)
5a21b665
DV
12409 return true;
12410
12411 if (!cur->base.fb || !new->base.fb)
12412 return false;
12413
12414 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
12415 cur->base.rotation != new->base.rotation ||
936e71e3
VS
12416 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
12417 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
12418 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
12419 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
5a21b665
DV
12420 return true;
12421
12422 return false;
12423}
12424
12425static bool needs_scaling(struct intel_plane_state *state)
12426{
936e71e3
VS
12427 int src_w = drm_rect_width(&state->base.src) >> 16;
12428 int src_h = drm_rect_height(&state->base.src) >> 16;
12429 int dst_w = drm_rect_width(&state->base.dst);
12430 int dst_h = drm_rect_height(&state->base.dst);
5a21b665
DV
12431
12432 return (src_w != dst_w || src_h != dst_h);
12433}
d21fbe87 12434
da20eabd
ML
12435int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
12436 struct drm_plane_state *plane_state)
12437{
ab1d3a0e 12438 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
da20eabd
ML
12439 struct drm_crtc *crtc = crtc_state->crtc;
12440 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12441 struct drm_plane *plane = plane_state->plane;
12442 struct drm_device *dev = crtc->dev;
ed4a6a7c 12443 struct drm_i915_private *dev_priv = to_i915(dev);
da20eabd
ML
12444 struct intel_plane_state *old_plane_state =
12445 to_intel_plane_state(plane->state);
da20eabd
ML
12446 bool mode_changed = needs_modeset(crtc_state);
12447 bool was_crtc_enabled = crtc->state->active;
12448 bool is_crtc_enabled = crtc_state->active;
da20eabd
ML
12449 bool turn_off, turn_on, visible, was_visible;
12450 struct drm_framebuffer *fb = plane_state->fb;
78108b7c 12451 int ret;
da20eabd 12452
84114990 12453 if (INTEL_GEN(dev) >= 9 && plane->type != DRM_PLANE_TYPE_CURSOR) {
da20eabd
ML
12454 ret = skl_update_scaler_plane(
12455 to_intel_crtc_state(crtc_state),
12456 to_intel_plane_state(plane_state));
12457 if (ret)
12458 return ret;
12459 }
12460
936e71e3
VS
12461 was_visible = old_plane_state->base.visible;
12462 visible = to_intel_plane_state(plane_state)->base.visible;
da20eabd
ML
12463
12464 if (!was_crtc_enabled && WARN_ON(was_visible))
12465 was_visible = false;
12466
35c08f43
ML
12467 /*
12468 * Visibility is calculated as if the crtc was on, but
12469 * after scaler setup everything depends on it being off
12470 * when the crtc isn't active.
f818ffea
VS
12471 *
12472 * FIXME this is wrong for watermarks. Watermarks should also
12473 * be computed as if the pipe would be active. Perhaps move
12474 * per-plane wm computation to the .check_plane() hook, and
12475 * only combine the results from all planes in the current place?
35c08f43
ML
12476 */
12477 if (!is_crtc_enabled)
936e71e3 12478 to_intel_plane_state(plane_state)->base.visible = visible = false;
da20eabd
ML
12479
12480 if (!was_visible && !visible)
12481 return 0;
12482
e8861675
ML
12483 if (fb != old_plane_state->base.fb)
12484 pipe_config->fb_changed = true;
12485
da20eabd
ML
12486 turn_off = was_visible && (!visible || mode_changed);
12487 turn_on = visible && (!was_visible || mode_changed);
12488
72660ce0 12489 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
78108b7c
VS
12490 intel_crtc->base.base.id,
12491 intel_crtc->base.name,
72660ce0
VS
12492 plane->base.id, plane->name,
12493 fb ? fb->base.id : -1);
da20eabd 12494
72660ce0
VS
12495 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
12496 plane->base.id, plane->name,
12497 was_visible, visible,
da20eabd
ML
12498 turn_off, turn_on, mode_changed);
12499
caed361d
VS
12500 if (turn_on) {
12501 pipe_config->update_wm_pre = true;
12502
12503 /* must disable cxsr around plane enable/disable */
12504 if (plane->type != DRM_PLANE_TYPE_CURSOR)
12505 pipe_config->disable_cxsr = true;
12506 } else if (turn_off) {
12507 pipe_config->update_wm_post = true;
92826fcd 12508
852eb00d 12509 /* must disable cxsr around plane enable/disable */
e8861675 12510 if (plane->type != DRM_PLANE_TYPE_CURSOR)
ab1d3a0e 12511 pipe_config->disable_cxsr = true;
852eb00d 12512 } else if (intel_wm_need_update(plane, plane_state)) {
caed361d
VS
12513 /* FIXME bollocks */
12514 pipe_config->update_wm_pre = true;
12515 pipe_config->update_wm_post = true;
852eb00d 12516 }
da20eabd 12517
ed4a6a7c 12518 /* Pre-gen9 platforms need two-step watermark updates */
caed361d
VS
12519 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
12520 INTEL_INFO(dev)->gen < 9 && dev_priv->display.optimize_watermarks)
ed4a6a7c
MR
12521 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
12522
8be6ca85 12523 if (visible || was_visible)
cd202f69 12524 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
a9ff8714 12525
31ae71fc
ML
12526 /*
12527 * WaCxSRDisabledForSpriteScaling:ivb
12528 *
12529 * cstate->update_wm was already set above, so this flag will
12530 * take effect when we commit and program watermarks.
12531 */
fd6b8f43 12532 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev_priv) &&
31ae71fc
ML
12533 needs_scaling(to_intel_plane_state(plane_state)) &&
12534 !needs_scaling(old_plane_state))
12535 pipe_config->disable_lp_wm = true;
d21fbe87 12536
da20eabd
ML
12537 return 0;
12538}
12539
6d3a1ce7
ML
12540static bool encoders_cloneable(const struct intel_encoder *a,
12541 const struct intel_encoder *b)
12542{
12543 /* masks could be asymmetric, so check both ways */
12544 return a == b || (a->cloneable & (1 << b->type) &&
12545 b->cloneable & (1 << a->type));
12546}
12547
12548static bool check_single_encoder_cloning(struct drm_atomic_state *state,
12549 struct intel_crtc *crtc,
12550 struct intel_encoder *encoder)
12551{
12552 struct intel_encoder *source_encoder;
12553 struct drm_connector *connector;
12554 struct drm_connector_state *connector_state;
12555 int i;
12556
12557 for_each_connector_in_state(state, connector, connector_state, i) {
12558 if (connector_state->crtc != &crtc->base)
12559 continue;
12560
12561 source_encoder =
12562 to_intel_encoder(connector_state->best_encoder);
12563 if (!encoders_cloneable(encoder, source_encoder))
12564 return false;
12565 }
12566
12567 return true;
12568}
12569
6d3a1ce7
ML
12570static int intel_crtc_atomic_check(struct drm_crtc *crtc,
12571 struct drm_crtc_state *crtc_state)
12572{
cf5a15be 12573 struct drm_device *dev = crtc->dev;
fac5e23e 12574 struct drm_i915_private *dev_priv = to_i915(dev);
6d3a1ce7 12575 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cf5a15be
ML
12576 struct intel_crtc_state *pipe_config =
12577 to_intel_crtc_state(crtc_state);
6d3a1ce7 12578 struct drm_atomic_state *state = crtc_state->state;
4d20cd86 12579 int ret;
6d3a1ce7
ML
12580 bool mode_changed = needs_modeset(crtc_state);
12581
852eb00d 12582 if (mode_changed && !crtc_state->active)
caed361d 12583 pipe_config->update_wm_post = true;
eddfcbcd 12584
ad421372
ML
12585 if (mode_changed && crtc_state->enable &&
12586 dev_priv->display.crtc_compute_clock &&
8106ddbd 12587 !WARN_ON(pipe_config->shared_dpll)) {
ad421372
ML
12588 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12589 pipe_config);
12590 if (ret)
12591 return ret;
12592 }
12593
82cf435b
LL
12594 if (crtc_state->color_mgmt_changed) {
12595 ret = intel_color_check(crtc, crtc_state);
12596 if (ret)
12597 return ret;
e7852a4b
LL
12598
12599 /*
12600 * Changing color management on Intel hardware is
12601 * handled as part of planes update.
12602 */
12603 crtc_state->planes_changed = true;
82cf435b
LL
12604 }
12605
e435d6e5 12606 ret = 0;
86c8bbbe 12607 if (dev_priv->display.compute_pipe_wm) {
e3bddded 12608 ret = dev_priv->display.compute_pipe_wm(pipe_config);
ed4a6a7c
MR
12609 if (ret) {
12610 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
12611 return ret;
12612 }
12613 }
12614
12615 if (dev_priv->display.compute_intermediate_wm &&
12616 !to_intel_atomic_state(state)->skip_intermediate_wm) {
12617 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
12618 return 0;
12619
12620 /*
12621 * Calculate 'intermediate' watermarks that satisfy both the
12622 * old state and the new state. We can program these
12623 * immediately.
12624 */
12625 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
12626 intel_crtc,
12627 pipe_config);
12628 if (ret) {
12629 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
86c8bbbe 12630 return ret;
ed4a6a7c 12631 }
e3d5457c
VS
12632 } else if (dev_priv->display.compute_intermediate_wm) {
12633 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
12634 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
86c8bbbe
MR
12635 }
12636
e435d6e5
ML
12637 if (INTEL_INFO(dev)->gen >= 9) {
12638 if (mode_changed)
12639 ret = skl_update_scaler_crtc(pipe_config);
12640
12641 if (!ret)
12642 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12643 pipe_config);
12644 }
12645
12646 return ret;
6d3a1ce7
ML
12647}
12648
65b38e0d 12649static const struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160 12650 .mode_set_base_atomic = intel_pipe_set_base_atomic,
5a21b665
DV
12651 .atomic_begin = intel_begin_crtc_commit,
12652 .atomic_flush = intel_finish_crtc_commit,
6d3a1ce7 12653 .atomic_check = intel_crtc_atomic_check,
f6e5b160
CW
12654};
12655
d29b2f9d
ACO
12656static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12657{
12658 struct intel_connector *connector;
12659
12660 for_each_intel_connector(dev, connector) {
8863dc7f
DV
12661 if (connector->base.state->crtc)
12662 drm_connector_unreference(&connector->base);
12663
d29b2f9d
ACO
12664 if (connector->base.encoder) {
12665 connector->base.state->best_encoder =
12666 connector->base.encoder;
12667 connector->base.state->crtc =
12668 connector->base.encoder->crtc;
8863dc7f
DV
12669
12670 drm_connector_reference(&connector->base);
d29b2f9d
ACO
12671 } else {
12672 connector->base.state->best_encoder = NULL;
12673 connector->base.state->crtc = NULL;
12674 }
12675 }
12676}
12677
050f7aeb 12678static void
eba905b2 12679connected_sink_compute_bpp(struct intel_connector *connector,
5cec258b 12680 struct intel_crtc_state *pipe_config)
050f7aeb 12681{
6a2a5c5d 12682 const struct drm_display_info *info = &connector->base.display_info;
050f7aeb
DV
12683 int bpp = pipe_config->pipe_bpp;
12684
12685 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
6a2a5c5d
VS
12686 connector->base.base.id,
12687 connector->base.name);
050f7aeb
DV
12688
12689 /* Don't use an invalid EDID bpc value */
6a2a5c5d 12690 if (info->bpc != 0 && info->bpc * 3 < bpp) {
050f7aeb 12691 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
6a2a5c5d
VS
12692 bpp, info->bpc * 3);
12693 pipe_config->pipe_bpp = info->bpc * 3;
050f7aeb
DV
12694 }
12695
196f954e 12696 /* Clamp bpp to 8 on screens without EDID 1.4 */
6a2a5c5d 12697 if (info->bpc == 0 && bpp > 24) {
196f954e
MK
12698 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
12699 bpp);
12700 pipe_config->pipe_bpp = 24;
050f7aeb
DV
12701 }
12702}
12703
4e53c2e0 12704static int
050f7aeb 12705compute_baseline_pipe_bpp(struct intel_crtc *crtc,
5cec258b 12706 struct intel_crtc_state *pipe_config)
4e53c2e0 12707{
9beb5fea 12708 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1486017f 12709 struct drm_atomic_state *state;
da3ced29
ACO
12710 struct drm_connector *connector;
12711 struct drm_connector_state *connector_state;
1486017f 12712 int bpp, i;
4e53c2e0 12713
9beb5fea
TU
12714 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
12715 IS_CHERRYVIEW(dev_priv)))
4e53c2e0 12716 bpp = 10*3;
9beb5fea 12717 else if (INTEL_GEN(dev_priv) >= 5)
d328c9d7
DV
12718 bpp = 12*3;
12719 else
12720 bpp = 8*3;
12721
4e53c2e0 12722
4e53c2e0
DV
12723 pipe_config->pipe_bpp = bpp;
12724
1486017f
ACO
12725 state = pipe_config->base.state;
12726
4e53c2e0 12727 /* Clamp display bpp to EDID value */
da3ced29
ACO
12728 for_each_connector_in_state(state, connector, connector_state, i) {
12729 if (connector_state->crtc != &crtc->base)
4e53c2e0
DV
12730 continue;
12731
da3ced29
ACO
12732 connected_sink_compute_bpp(to_intel_connector(connector),
12733 pipe_config);
4e53c2e0
DV
12734 }
12735
12736 return bpp;
12737}
12738
644db711
DV
12739static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12740{
12741 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12742 "type: 0x%x flags: 0x%x\n",
1342830c 12743 mode->crtc_clock,
644db711
DV
12744 mode->crtc_hdisplay, mode->crtc_hsync_start,
12745 mode->crtc_hsync_end, mode->crtc_htotal,
12746 mode->crtc_vdisplay, mode->crtc_vsync_start,
12747 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12748}
12749
c0b03411 12750static void intel_dump_pipe_config(struct intel_crtc *crtc,
5cec258b 12751 struct intel_crtc_state *pipe_config,
c0b03411
DV
12752 const char *context)
12753{
6a60cd87 12754 struct drm_device *dev = crtc->base.dev;
4f8036a2 12755 struct drm_i915_private *dev_priv = to_i915(dev);
6a60cd87
CK
12756 struct drm_plane *plane;
12757 struct intel_plane *intel_plane;
12758 struct intel_plane_state *state;
12759 struct drm_framebuffer *fb;
12760
78108b7c
VS
12761 DRM_DEBUG_KMS("[CRTC:%d:%s]%s config %p for pipe %c\n",
12762 crtc->base.base.id, crtc->base.name,
6a60cd87 12763 context, pipe_config, pipe_name(crtc->pipe));
c0b03411 12764
da205630 12765 DRM_DEBUG_KMS("cpu_transcoder: %s\n", transcoder_name(pipe_config->cpu_transcoder));
c0b03411
DV
12766 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12767 pipe_config->pipe_bpp, pipe_config->dither);
12768 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12769 pipe_config->has_pch_encoder,
12770 pipe_config->fdi_lanes,
12771 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12772 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12773 pipe_config->fdi_m_n.tu);
90a6b7b0 12774 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
37a5650b 12775 intel_crtc_has_dp_encoder(pipe_config),
90a6b7b0 12776 pipe_config->lane_count,
eb14cb74
VS
12777 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12778 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12779 pipe_config->dp_m_n.tu);
b95af8be 12780
90a6b7b0 12781 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
37a5650b 12782 intel_crtc_has_dp_encoder(pipe_config),
90a6b7b0 12783 pipe_config->lane_count,
b95af8be
VK
12784 pipe_config->dp_m2_n2.gmch_m,
12785 pipe_config->dp_m2_n2.gmch_n,
12786 pipe_config->dp_m2_n2.link_m,
12787 pipe_config->dp_m2_n2.link_n,
12788 pipe_config->dp_m2_n2.tu);
12789
55072d19
DV
12790 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12791 pipe_config->has_audio,
12792 pipe_config->has_infoframe);
12793
c0b03411 12794 DRM_DEBUG_KMS("requested mode:\n");
2d112de7 12795 drm_mode_debug_printmodeline(&pipe_config->base.mode);
c0b03411 12796 DRM_DEBUG_KMS("adjusted mode:\n");
2d112de7
ACO
12797 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12798 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
d71b8d4a 12799 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
12800 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12801 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
0ec463d3
TU
12802 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12803 crtc->num_scalers,
12804 pipe_config->scaler_state.scaler_users,
12805 pipe_config->scaler_state.scaler_id);
c0b03411
DV
12806 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12807 pipe_config->gmch_pfit.control,
12808 pipe_config->gmch_pfit.pgm_ratios,
12809 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 12810 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 12811 pipe_config->pch_pfit.pos,
fd4daa9c
CW
12812 pipe_config->pch_pfit.size,
12813 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 12814 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 12815 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
6a60cd87 12816
e2d214ae 12817 if (IS_BROXTON(dev_priv)) {
c856052a 12818 DRM_DEBUG_KMS("dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
415ff0f6 12819 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
c8453338 12820 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
415ff0f6 12821 pipe_config->dpll_hw_state.ebb0,
05712c15 12822 pipe_config->dpll_hw_state.ebb4,
415ff0f6
TU
12823 pipe_config->dpll_hw_state.pll0,
12824 pipe_config->dpll_hw_state.pll1,
12825 pipe_config->dpll_hw_state.pll2,
12826 pipe_config->dpll_hw_state.pll3,
12827 pipe_config->dpll_hw_state.pll6,
12828 pipe_config->dpll_hw_state.pll8,
05712c15 12829 pipe_config->dpll_hw_state.pll9,
c8453338 12830 pipe_config->dpll_hw_state.pll10,
415ff0f6 12831 pipe_config->dpll_hw_state.pcsdw12);
0853723b 12832 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
c856052a 12833 DRM_DEBUG_KMS("dpll_hw_state: "
415ff0f6 12834 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
415ff0f6
TU
12835 pipe_config->dpll_hw_state.ctrl1,
12836 pipe_config->dpll_hw_state.cfgcr1,
12837 pipe_config->dpll_hw_state.cfgcr2);
4f8036a2 12838 } else if (HAS_DDI(dev_priv)) {
c856052a 12839 DRM_DEBUG_KMS("dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
00490c22
ML
12840 pipe_config->dpll_hw_state.wrpll,
12841 pipe_config->dpll_hw_state.spll);
415ff0f6
TU
12842 } else {
12843 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12844 "fp0: 0x%x, fp1: 0x%x\n",
12845 pipe_config->dpll_hw_state.dpll,
12846 pipe_config->dpll_hw_state.dpll_md,
12847 pipe_config->dpll_hw_state.fp0,
12848 pipe_config->dpll_hw_state.fp1);
12849 }
12850
6a60cd87
CK
12851 DRM_DEBUG_KMS("planes on this crtc\n");
12852 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
d3828147 12853 char *format_name;
6a60cd87
CK
12854 intel_plane = to_intel_plane(plane);
12855 if (intel_plane->pipe != crtc->pipe)
12856 continue;
12857
12858 state = to_intel_plane_state(plane->state);
12859 fb = state->base.fb;
12860 if (!fb) {
1d577e02
VS
12861 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
12862 plane->base.id, plane->name, state->scaler_id);
6a60cd87
CK
12863 continue;
12864 }
12865
90844f00
EE
12866 format_name = drm_get_format_name(fb->pixel_format);
12867
1d577e02
VS
12868 DRM_DEBUG_KMS("[PLANE:%d:%s] enabled",
12869 plane->base.id, plane->name);
12870 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = %s",
90844f00 12871 fb->base.id, fb->width, fb->height, format_name);
1d577e02
VS
12872 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
12873 state->scaler_id,
936e71e3
VS
12874 state->base.src.x1 >> 16,
12875 state->base.src.y1 >> 16,
12876 drm_rect_width(&state->base.src) >> 16,
12877 drm_rect_height(&state->base.src) >> 16,
12878 state->base.dst.x1, state->base.dst.y1,
12879 drm_rect_width(&state->base.dst),
12880 drm_rect_height(&state->base.dst));
90844f00
EE
12881
12882 kfree(format_name);
6a60cd87 12883 }
c0b03411
DV
12884}
12885
5448a00d 12886static bool check_digital_port_conflicts(struct drm_atomic_state *state)
00f0b378 12887{
5448a00d 12888 struct drm_device *dev = state->dev;
da3ced29 12889 struct drm_connector *connector;
00f0b378 12890 unsigned int used_ports = 0;
477321e0 12891 unsigned int used_mst_ports = 0;
00f0b378
VS
12892
12893 /*
12894 * Walk the connector list instead of the encoder
12895 * list to detect the problem on ddi platforms
12896 * where there's just one encoder per digital port.
12897 */
0bff4858
VS
12898 drm_for_each_connector(connector, dev) {
12899 struct drm_connector_state *connector_state;
12900 struct intel_encoder *encoder;
12901
12902 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12903 if (!connector_state)
12904 connector_state = connector->state;
12905
5448a00d 12906 if (!connector_state->best_encoder)
00f0b378
VS
12907 continue;
12908
5448a00d
ACO
12909 encoder = to_intel_encoder(connector_state->best_encoder);
12910
12911 WARN_ON(!connector_state->crtc);
00f0b378
VS
12912
12913 switch (encoder->type) {
12914 unsigned int port_mask;
12915 case INTEL_OUTPUT_UNKNOWN:
4f8036a2 12916 if (WARN_ON(!HAS_DDI(to_i915(dev))))
00f0b378 12917 break;
cca0502b 12918 case INTEL_OUTPUT_DP:
00f0b378
VS
12919 case INTEL_OUTPUT_HDMI:
12920 case INTEL_OUTPUT_EDP:
12921 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12922
12923 /* the same port mustn't appear more than once */
12924 if (used_ports & port_mask)
12925 return false;
12926
12927 used_ports |= port_mask;
477321e0
VS
12928 break;
12929 case INTEL_OUTPUT_DP_MST:
12930 used_mst_ports |=
12931 1 << enc_to_mst(&encoder->base)->primary->port;
12932 break;
00f0b378
VS
12933 default:
12934 break;
12935 }
12936 }
12937
477321e0
VS
12938 /* can't mix MST and SST/HDMI on the same port */
12939 if (used_ports & used_mst_ports)
12940 return false;
12941
00f0b378
VS
12942 return true;
12943}
12944
83a57153
ACO
12945static void
12946clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12947{
12948 struct drm_crtc_state tmp_state;
663a3640 12949 struct intel_crtc_scaler_state scaler_state;
4978cc93 12950 struct intel_dpll_hw_state dpll_hw_state;
8106ddbd 12951 struct intel_shared_dpll *shared_dpll;
c4e2d043 12952 bool force_thru;
83a57153 12953
7546a384
ACO
12954 /* FIXME: before the switch to atomic started, a new pipe_config was
12955 * kzalloc'd. Code that depends on any field being zero should be
12956 * fixed, so that the crtc_state can be safely duplicated. For now,
12957 * only fields that are know to not cause problems are preserved. */
12958
83a57153 12959 tmp_state = crtc_state->base;
663a3640 12960 scaler_state = crtc_state->scaler_state;
4978cc93
ACO
12961 shared_dpll = crtc_state->shared_dpll;
12962 dpll_hw_state = crtc_state->dpll_hw_state;
c4e2d043 12963 force_thru = crtc_state->pch_pfit.force_thru;
4978cc93 12964
83a57153 12965 memset(crtc_state, 0, sizeof *crtc_state);
4978cc93 12966
83a57153 12967 crtc_state->base = tmp_state;
663a3640 12968 crtc_state->scaler_state = scaler_state;
4978cc93
ACO
12969 crtc_state->shared_dpll = shared_dpll;
12970 crtc_state->dpll_hw_state = dpll_hw_state;
c4e2d043 12971 crtc_state->pch_pfit.force_thru = force_thru;
83a57153
ACO
12972}
12973
548ee15b 12974static int
b8cecdf5 12975intel_modeset_pipe_config(struct drm_crtc *crtc,
b359283a 12976 struct intel_crtc_state *pipe_config)
ee7b9f93 12977{
b359283a 12978 struct drm_atomic_state *state = pipe_config->base.state;
7758a113 12979 struct intel_encoder *encoder;
da3ced29 12980 struct drm_connector *connector;
0b901879 12981 struct drm_connector_state *connector_state;
d328c9d7 12982 int base_bpp, ret = -EINVAL;
0b901879 12983 int i;
e29c22c0 12984 bool retry = true;
ee7b9f93 12985
83a57153 12986 clear_intel_crtc_state(pipe_config);
7758a113 12987
e143a21c
DV
12988 pipe_config->cpu_transcoder =
12989 (enum transcoder) to_intel_crtc(crtc)->pipe;
b8cecdf5 12990
2960bc9c
ID
12991 /*
12992 * Sanitize sync polarity flags based on requested ones. If neither
12993 * positive or negative polarity is requested, treat this as meaning
12994 * negative polarity.
12995 */
2d112de7 12996 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12997 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
2d112de7 12998 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
2960bc9c 12999
2d112de7 13000 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 13001 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
2d112de7 13002 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
2960bc9c 13003
d328c9d7
DV
13004 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
13005 pipe_config);
13006 if (base_bpp < 0)
4e53c2e0
DV
13007 goto fail;
13008
e41a56be
VS
13009 /*
13010 * Determine the real pipe dimensions. Note that stereo modes can
13011 * increase the actual pipe size due to the frame doubling and
13012 * insertion of additional space for blanks between the frame. This
13013 * is stored in the crtc timings. We use the requested mode to do this
13014 * computation to clearly distinguish it from the adjusted mode, which
13015 * can be changed by the connectors in the below retry loop.
13016 */
2d112de7 13017 drm_crtc_get_hv_timing(&pipe_config->base.mode,
ecb7e16b
GP
13018 &pipe_config->pipe_src_w,
13019 &pipe_config->pipe_src_h);
e41a56be 13020
253c84c8
VS
13021 for_each_connector_in_state(state, connector, connector_state, i) {
13022 if (connector_state->crtc != crtc)
13023 continue;
13024
13025 encoder = to_intel_encoder(connector_state->best_encoder);
13026
e25148d0
VS
13027 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
13028 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
13029 goto fail;
13030 }
13031
253c84c8
VS
13032 /*
13033 * Determine output_types before calling the .compute_config()
13034 * hooks so that the hooks can use this information safely.
13035 */
13036 pipe_config->output_types |= 1 << encoder->type;
13037 }
13038
e29c22c0 13039encoder_retry:
ef1b460d 13040 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 13041 pipe_config->port_clock = 0;
ef1b460d 13042 pipe_config->pixel_multiplier = 1;
ff9a6750 13043
135c81b8 13044 /* Fill in default crtc timings, allow encoders to overwrite them. */
2d112de7
ACO
13045 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
13046 CRTC_STEREO_DOUBLE);
135c81b8 13047
7758a113
DV
13048 /* Pass our mode to the connectors and the CRTC to give them a chance to
13049 * adjust it according to limitations or connector properties, and also
13050 * a chance to reject the mode entirely.
47f1c6c9 13051 */
da3ced29 13052 for_each_connector_in_state(state, connector, connector_state, i) {
0b901879 13053 if (connector_state->crtc != crtc)
7758a113 13054 continue;
7ae89233 13055
0b901879
ACO
13056 encoder = to_intel_encoder(connector_state->best_encoder);
13057
0a478c27 13058 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
efea6e8e 13059 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
13060 goto fail;
13061 }
ee7b9f93 13062 }
47f1c6c9 13063
ff9a6750
DV
13064 /* Set default port clock if not overwritten by the encoder. Needs to be
13065 * done afterwards in case the encoder adjusts the mode. */
13066 if (!pipe_config->port_clock)
2d112de7 13067 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
241bfc38 13068 * pipe_config->pixel_multiplier;
ff9a6750 13069
a43f6e0f 13070 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 13071 if (ret < 0) {
7758a113
DV
13072 DRM_DEBUG_KMS("CRTC fixup failed\n");
13073 goto fail;
ee7b9f93 13074 }
e29c22c0
DV
13075
13076 if (ret == RETRY) {
13077 if (WARN(!retry, "loop in pipe configuration computation\n")) {
13078 ret = -EINVAL;
13079 goto fail;
13080 }
13081
13082 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
13083 retry = false;
13084 goto encoder_retry;
13085 }
13086
e8fa4270
DV
13087 /* Dithering seems to not pass-through bits correctly when it should, so
13088 * only enable it on 6bpc panels. */
13089 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
62f0ace5 13090 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
d328c9d7 13091 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
4e53c2e0 13092
7758a113 13093fail:
548ee15b 13094 return ret;
ee7b9f93 13095}
47f1c6c9 13096
ea9d758d 13097static void
4740b0f2 13098intel_modeset_update_crtc_state(struct drm_atomic_state *state)
ea9d758d 13099{
0a9ab303
ACO
13100 struct drm_crtc *crtc;
13101 struct drm_crtc_state *crtc_state;
8a75d157 13102 int i;
ea9d758d 13103
7668851f 13104 /* Double check state. */
8a75d157 13105 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3cb480bc 13106 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
fc467a22
ML
13107
13108 /* Update hwmode for vblank functions */
13109 if (crtc->state->active)
13110 crtc->hwmode = crtc->state->adjusted_mode;
13111 else
13112 crtc->hwmode.crtc_clock = 0;
61067a5e
ML
13113
13114 /*
13115 * Update legacy state to satisfy fbc code. This can
13116 * be removed when fbc uses the atomic state.
13117 */
13118 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
13119 struct drm_plane_state *plane_state = crtc->primary->state;
13120
13121 crtc->primary->fb = plane_state->fb;
13122 crtc->x = plane_state->src_x >> 16;
13123 crtc->y = plane_state->src_y >> 16;
13124 }
ea9d758d 13125 }
ea9d758d
DV
13126}
13127
3bd26263 13128static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 13129{
3bd26263 13130 int diff;
f1f644dc
JB
13131
13132 if (clock1 == clock2)
13133 return true;
13134
13135 if (!clock1 || !clock2)
13136 return false;
13137
13138 diff = abs(clock1 - clock2);
13139
13140 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
13141 return true;
13142
13143 return false;
13144}
13145
cfb23ed6
ML
13146static bool
13147intel_compare_m_n(unsigned int m, unsigned int n,
13148 unsigned int m2, unsigned int n2,
13149 bool exact)
13150{
13151 if (m == m2 && n == n2)
13152 return true;
13153
13154 if (exact || !m || !n || !m2 || !n2)
13155 return false;
13156
13157 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
13158
31d10b57
ML
13159 if (n > n2) {
13160 while (n > n2) {
cfb23ed6
ML
13161 m2 <<= 1;
13162 n2 <<= 1;
13163 }
31d10b57
ML
13164 } else if (n < n2) {
13165 while (n < n2) {
cfb23ed6
ML
13166 m <<= 1;
13167 n <<= 1;
13168 }
13169 }
13170
31d10b57
ML
13171 if (n != n2)
13172 return false;
13173
13174 return intel_fuzzy_clock_check(m, m2);
cfb23ed6
ML
13175}
13176
13177static bool
13178intel_compare_link_m_n(const struct intel_link_m_n *m_n,
13179 struct intel_link_m_n *m2_n2,
13180 bool adjust)
13181{
13182 if (m_n->tu == m2_n2->tu &&
13183 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
13184 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
13185 intel_compare_m_n(m_n->link_m, m_n->link_n,
13186 m2_n2->link_m, m2_n2->link_n, !adjust)) {
13187 if (adjust)
13188 *m2_n2 = *m_n;
13189
13190 return true;
13191 }
13192
13193 return false;
13194}
13195
0e8ffe1b 13196static bool
2fa2fe9a 13197intel_pipe_config_compare(struct drm_device *dev,
5cec258b 13198 struct intel_crtc_state *current_config,
cfb23ed6
ML
13199 struct intel_crtc_state *pipe_config,
13200 bool adjust)
0e8ffe1b 13201{
772c2a51 13202 struct drm_i915_private *dev_priv = to_i915(dev);
cfb23ed6
ML
13203 bool ret = true;
13204
13205#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
13206 do { \
13207 if (!adjust) \
13208 DRM_ERROR(fmt, ##__VA_ARGS__); \
13209 else \
13210 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
13211 } while (0)
13212
66e985c0
DV
13213#define PIPE_CONF_CHECK_X(name) \
13214 if (current_config->name != pipe_config->name) { \
cfb23ed6 13215 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
66e985c0
DV
13216 "(expected 0x%08x, found 0x%08x)\n", \
13217 current_config->name, \
13218 pipe_config->name); \
cfb23ed6 13219 ret = false; \
66e985c0
DV
13220 }
13221
08a24034
DV
13222#define PIPE_CONF_CHECK_I(name) \
13223 if (current_config->name != pipe_config->name) { \
cfb23ed6 13224 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
08a24034
DV
13225 "(expected %i, found %i)\n", \
13226 current_config->name, \
13227 pipe_config->name); \
cfb23ed6
ML
13228 ret = false; \
13229 }
13230
8106ddbd
ACO
13231#define PIPE_CONF_CHECK_P(name) \
13232 if (current_config->name != pipe_config->name) { \
13233 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13234 "(expected %p, found %p)\n", \
13235 current_config->name, \
13236 pipe_config->name); \
13237 ret = false; \
13238 }
13239
cfb23ed6
ML
13240#define PIPE_CONF_CHECK_M_N(name) \
13241 if (!intel_compare_link_m_n(&current_config->name, \
13242 &pipe_config->name,\
13243 adjust)) { \
13244 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13245 "(expected tu %i gmch %i/%i link %i/%i, " \
13246 "found tu %i, gmch %i/%i link %i/%i)\n", \
13247 current_config->name.tu, \
13248 current_config->name.gmch_m, \
13249 current_config->name.gmch_n, \
13250 current_config->name.link_m, \
13251 current_config->name.link_n, \
13252 pipe_config->name.tu, \
13253 pipe_config->name.gmch_m, \
13254 pipe_config->name.gmch_n, \
13255 pipe_config->name.link_m, \
13256 pipe_config->name.link_n); \
13257 ret = false; \
13258 }
13259
55c561a7
DV
13260/* This is required for BDW+ where there is only one set of registers for
13261 * switching between high and low RR.
13262 * This macro can be used whenever a comparison has to be made between one
13263 * hw state and multiple sw state variables.
13264 */
cfb23ed6
ML
13265#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
13266 if (!intel_compare_link_m_n(&current_config->name, \
13267 &pipe_config->name, adjust) && \
13268 !intel_compare_link_m_n(&current_config->alt_name, \
13269 &pipe_config->name, adjust)) { \
13270 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13271 "(expected tu %i gmch %i/%i link %i/%i, " \
13272 "or tu %i gmch %i/%i link %i/%i, " \
13273 "found tu %i, gmch %i/%i link %i/%i)\n", \
13274 current_config->name.tu, \
13275 current_config->name.gmch_m, \
13276 current_config->name.gmch_n, \
13277 current_config->name.link_m, \
13278 current_config->name.link_n, \
13279 current_config->alt_name.tu, \
13280 current_config->alt_name.gmch_m, \
13281 current_config->alt_name.gmch_n, \
13282 current_config->alt_name.link_m, \
13283 current_config->alt_name.link_n, \
13284 pipe_config->name.tu, \
13285 pipe_config->name.gmch_m, \
13286 pipe_config->name.gmch_n, \
13287 pipe_config->name.link_m, \
13288 pipe_config->name.link_n); \
13289 ret = false; \
88adfff1
DV
13290 }
13291
1bd1bd80
DV
13292#define PIPE_CONF_CHECK_FLAGS(name, mask) \
13293 if ((current_config->name ^ pipe_config->name) & (mask)) { \
cfb23ed6 13294 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
13295 "(expected %i, found %i)\n", \
13296 current_config->name & (mask), \
13297 pipe_config->name & (mask)); \
cfb23ed6 13298 ret = false; \
1bd1bd80
DV
13299 }
13300
5e550656
VS
13301#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
13302 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
cfb23ed6 13303 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
5e550656
VS
13304 "(expected %i, found %i)\n", \
13305 current_config->name, \
13306 pipe_config->name); \
cfb23ed6 13307 ret = false; \
5e550656
VS
13308 }
13309
bb760063
DV
13310#define PIPE_CONF_QUIRK(quirk) \
13311 ((current_config->quirks | pipe_config->quirks) & (quirk))
13312
eccb140b
DV
13313 PIPE_CONF_CHECK_I(cpu_transcoder);
13314
08a24034
DV
13315 PIPE_CONF_CHECK_I(has_pch_encoder);
13316 PIPE_CONF_CHECK_I(fdi_lanes);
cfb23ed6 13317 PIPE_CONF_CHECK_M_N(fdi_m_n);
08a24034 13318
90a6b7b0 13319 PIPE_CONF_CHECK_I(lane_count);
95a7a2ae 13320 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
b95af8be
VK
13321
13322 if (INTEL_INFO(dev)->gen < 8) {
cfb23ed6
ML
13323 PIPE_CONF_CHECK_M_N(dp_m_n);
13324
cfb23ed6
ML
13325 if (current_config->has_drrs)
13326 PIPE_CONF_CHECK_M_N(dp_m2_n2);
13327 } else
13328 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
eb14cb74 13329
253c84c8 13330 PIPE_CONF_CHECK_X(output_types);
a65347ba 13331
2d112de7
ACO
13332 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
13333 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
13334 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
13335 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
13336 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
13337 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
1bd1bd80 13338
2d112de7
ACO
13339 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
13340 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
13341 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
13342 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
13343 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
13344 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
1bd1bd80 13345
c93f54cf 13346 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 13347 PIPE_CONF_CHECK_I(has_hdmi_sink);
772c2a51 13348 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
920a14b2 13349 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
b5a9fa09 13350 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 13351 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 13352
9ed109a7
DV
13353 PIPE_CONF_CHECK_I(has_audio);
13354
2d112de7 13355 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
1bd1bd80
DV
13356 DRM_MODE_FLAG_INTERLACE);
13357
bb760063 13358 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
2d112de7 13359 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 13360 DRM_MODE_FLAG_PHSYNC);
2d112de7 13361 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 13362 DRM_MODE_FLAG_NHSYNC);
2d112de7 13363 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 13364 DRM_MODE_FLAG_PVSYNC);
2d112de7 13365 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063
DV
13366 DRM_MODE_FLAG_NVSYNC);
13367 }
045ac3b5 13368
333b8ca8 13369 PIPE_CONF_CHECK_X(gmch_pfit.control);
e2ff2d4a
DV
13370 /* pfit ratios are autocomputed by the hw on gen4+ */
13371 if (INTEL_INFO(dev)->gen < 4)
7f7d8dd6 13372 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
333b8ca8 13373 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
9953599b 13374
bfd16b2a
ML
13375 if (!adjust) {
13376 PIPE_CONF_CHECK_I(pipe_src_w);
13377 PIPE_CONF_CHECK_I(pipe_src_h);
13378
13379 PIPE_CONF_CHECK_I(pch_pfit.enabled);
13380 if (current_config->pch_pfit.enabled) {
13381 PIPE_CONF_CHECK_X(pch_pfit.pos);
13382 PIPE_CONF_CHECK_X(pch_pfit.size);
13383 }
2fa2fe9a 13384
7aefe2b5
ML
13385 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
13386 }
a1b2278e 13387
e59150dc 13388 /* BDW+ don't expose a synchronous way to read the state */
772c2a51 13389 if (IS_HASWELL(dev_priv))
e59150dc 13390 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 13391
282740f7
VS
13392 PIPE_CONF_CHECK_I(double_wide);
13393
8106ddbd 13394 PIPE_CONF_CHECK_P(shared_dpll);
66e985c0 13395 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 13396 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
13397 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
13398 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 13399 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
00490c22 13400 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
3f4cd19f
DL
13401 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
13402 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
13403 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 13404
47eacbab
VS
13405 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
13406 PIPE_CONF_CHECK_X(dsi_pll.div);
13407
9beb5fea 13408 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
42571aef
VS
13409 PIPE_CONF_CHECK_I(pipe_bpp);
13410
2d112de7 13411 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
a9a7e98a 13412 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 13413
66e985c0 13414#undef PIPE_CONF_CHECK_X
08a24034 13415#undef PIPE_CONF_CHECK_I
8106ddbd 13416#undef PIPE_CONF_CHECK_P
1bd1bd80 13417#undef PIPE_CONF_CHECK_FLAGS
5e550656 13418#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 13419#undef PIPE_CONF_QUIRK
cfb23ed6 13420#undef INTEL_ERR_OR_DBG_KMS
88adfff1 13421
cfb23ed6 13422 return ret;
0e8ffe1b
DV
13423}
13424
e3b247da
VS
13425static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
13426 const struct intel_crtc_state *pipe_config)
13427{
13428 if (pipe_config->has_pch_encoder) {
21a727b3 13429 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
e3b247da
VS
13430 &pipe_config->fdi_m_n);
13431 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
13432
13433 /*
13434 * FDI already provided one idea for the dotclock.
13435 * Yell if the encoder disagrees.
13436 */
13437 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
13438 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
13439 fdi_dotclock, dotclock);
13440 }
13441}
13442
c0ead703
ML
13443static void verify_wm_state(struct drm_crtc *crtc,
13444 struct drm_crtc_state *new_state)
08db6652 13445{
e7c84544 13446 struct drm_device *dev = crtc->dev;
fac5e23e 13447 struct drm_i915_private *dev_priv = to_i915(dev);
08db6652 13448 struct skl_ddb_allocation hw_ddb, *sw_ddb;
e7c84544
ML
13449 struct skl_ddb_entry *hw_entry, *sw_entry;
13450 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13451 const enum pipe pipe = intel_crtc->pipe;
08db6652
DL
13452 int plane;
13453
e7c84544 13454 if (INTEL_INFO(dev)->gen < 9 || !new_state->active)
08db6652
DL
13455 return;
13456
13457 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
13458 sw_ddb = &dev_priv->wm.skl_hw.ddb;
13459
e7c84544
ML
13460 /* planes */
13461 for_each_plane(dev_priv, pipe, plane) {
13462 hw_entry = &hw_ddb.plane[pipe][plane];
13463 sw_entry = &sw_ddb->plane[pipe][plane];
08db6652 13464
e7c84544 13465 if (skl_ddb_entry_equal(hw_entry, sw_entry))
08db6652
DL
13466 continue;
13467
e7c84544
ML
13468 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
13469 "(expected (%u,%u), found (%u,%u))\n",
13470 pipe_name(pipe), plane + 1,
13471 sw_entry->start, sw_entry->end,
13472 hw_entry->start, hw_entry->end);
13473 }
08db6652 13474
27082493
L
13475 /*
13476 * cursor
13477 * If the cursor plane isn't active, we may not have updated it's ddb
13478 * allocation. In that case since the ddb allocation will be updated
13479 * once the plane becomes visible, we can skip this check
13480 */
13481 if (intel_crtc->cursor_addr) {
13482 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
13483 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
13484
13485 if (!skl_ddb_entry_equal(hw_entry, sw_entry)) {
13486 DRM_ERROR("mismatch in DDB state pipe %c cursor "
13487 "(expected (%u,%u), found (%u,%u))\n",
13488 pipe_name(pipe),
13489 sw_entry->start, sw_entry->end,
13490 hw_entry->start, hw_entry->end);
13491 }
08db6652
DL
13492 }
13493}
13494
91d1b4bd 13495static void
c0ead703 13496verify_connector_state(struct drm_device *dev, struct drm_crtc *crtc)
8af6cf88 13497{
35dd3c64 13498 struct drm_connector *connector;
8af6cf88 13499
e7c84544 13500 drm_for_each_connector(connector, dev) {
35dd3c64
ML
13501 struct drm_encoder *encoder = connector->encoder;
13502 struct drm_connector_state *state = connector->state;
ad3c558f 13503
e7c84544
ML
13504 if (state->crtc != crtc)
13505 continue;
13506
5a21b665 13507 intel_connector_verify_state(to_intel_connector(connector));
8af6cf88 13508
ad3c558f 13509 I915_STATE_WARN(state->best_encoder != encoder,
35dd3c64 13510 "connector's atomic encoder doesn't match legacy encoder\n");
8af6cf88 13511 }
91d1b4bd
DV
13512}
13513
13514static void
c0ead703 13515verify_encoder_state(struct drm_device *dev)
91d1b4bd
DV
13516{
13517 struct intel_encoder *encoder;
13518 struct intel_connector *connector;
8af6cf88 13519
b2784e15 13520 for_each_intel_encoder(dev, encoder) {
8af6cf88 13521 bool enabled = false;
4d20cd86 13522 enum pipe pipe;
8af6cf88
DV
13523
13524 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
13525 encoder->base.base.id,
8e329a03 13526 encoder->base.name);
8af6cf88 13527
3a3371ff 13528 for_each_intel_connector(dev, connector) {
4d20cd86 13529 if (connector->base.state->best_encoder != &encoder->base)
8af6cf88
DV
13530 continue;
13531 enabled = true;
ad3c558f
ML
13532
13533 I915_STATE_WARN(connector->base.state->crtc !=
13534 encoder->base.crtc,
13535 "connector's crtc doesn't match encoder crtc\n");
8af6cf88 13536 }
0e32b39c 13537
e2c719b7 13538 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
13539 "encoder's enabled state mismatch "
13540 "(expected %i, found %i)\n",
13541 !!encoder->base.crtc, enabled);
7c60d198
ML
13542
13543 if (!encoder->base.crtc) {
4d20cd86 13544 bool active;
7c60d198 13545
4d20cd86
ML
13546 active = encoder->get_hw_state(encoder, &pipe);
13547 I915_STATE_WARN(active,
13548 "encoder detached but still enabled on pipe %c.\n",
13549 pipe_name(pipe));
7c60d198 13550 }
8af6cf88 13551 }
91d1b4bd
DV
13552}
13553
13554static void
c0ead703
ML
13555verify_crtc_state(struct drm_crtc *crtc,
13556 struct drm_crtc_state *old_crtc_state,
13557 struct drm_crtc_state *new_crtc_state)
91d1b4bd 13558{
e7c84544 13559 struct drm_device *dev = crtc->dev;
fac5e23e 13560 struct drm_i915_private *dev_priv = to_i915(dev);
91d1b4bd 13561 struct intel_encoder *encoder;
e7c84544
ML
13562 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13563 struct intel_crtc_state *pipe_config, *sw_config;
13564 struct drm_atomic_state *old_state;
13565 bool active;
045ac3b5 13566
e7c84544 13567 old_state = old_crtc_state->state;
ec2dc6a0 13568 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
e7c84544
ML
13569 pipe_config = to_intel_crtc_state(old_crtc_state);
13570 memset(pipe_config, 0, sizeof(*pipe_config));
13571 pipe_config->base.crtc = crtc;
13572 pipe_config->base.state = old_state;
8af6cf88 13573
78108b7c 13574 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
8af6cf88 13575
e7c84544 13576 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
d62cf62a 13577
e7c84544
ML
13578 /* hw state is inconsistent with the pipe quirk */
13579 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
13580 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
13581 active = new_crtc_state->active;
6c49f241 13582
e7c84544
ML
13583 I915_STATE_WARN(new_crtc_state->active != active,
13584 "crtc active state doesn't match with hw state "
13585 "(expected %i, found %i)\n", new_crtc_state->active, active);
0e8ffe1b 13586
e7c84544
ML
13587 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
13588 "transitional active state does not match atomic hw state "
13589 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
4d20cd86 13590
e7c84544
ML
13591 for_each_encoder_on_crtc(dev, crtc, encoder) {
13592 enum pipe pipe;
4d20cd86 13593
e7c84544
ML
13594 active = encoder->get_hw_state(encoder, &pipe);
13595 I915_STATE_WARN(active != new_crtc_state->active,
13596 "[ENCODER:%i] active %i with crtc active %i\n",
13597 encoder->base.base.id, active, new_crtc_state->active);
4d20cd86 13598
e7c84544
ML
13599 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
13600 "Encoder connected to wrong pipe %c\n",
13601 pipe_name(pipe));
4d20cd86 13602
253c84c8
VS
13603 if (active) {
13604 pipe_config->output_types |= 1 << encoder->type;
e7c84544 13605 encoder->get_config(encoder, pipe_config);
253c84c8 13606 }
e7c84544 13607 }
53d9f4e9 13608
e7c84544
ML
13609 if (!new_crtc_state->active)
13610 return;
cfb23ed6 13611
e7c84544 13612 intel_pipe_config_sanity_check(dev_priv, pipe_config);
e3b247da 13613
e7c84544
ML
13614 sw_config = to_intel_crtc_state(crtc->state);
13615 if (!intel_pipe_config_compare(dev, sw_config,
13616 pipe_config, false)) {
13617 I915_STATE_WARN(1, "pipe state doesn't match!\n");
13618 intel_dump_pipe_config(intel_crtc, pipe_config,
13619 "[hw state]");
13620 intel_dump_pipe_config(intel_crtc, sw_config,
13621 "[sw state]");
8af6cf88
DV
13622 }
13623}
13624
91d1b4bd 13625static void
c0ead703
ML
13626verify_single_dpll_state(struct drm_i915_private *dev_priv,
13627 struct intel_shared_dpll *pll,
13628 struct drm_crtc *crtc,
13629 struct drm_crtc_state *new_state)
91d1b4bd 13630{
91d1b4bd 13631 struct intel_dpll_hw_state dpll_hw_state;
e7c84544
ML
13632 unsigned crtc_mask;
13633 bool active;
5358901f 13634
e7c84544 13635 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
5358901f 13636
e7c84544 13637 DRM_DEBUG_KMS("%s\n", pll->name);
5358901f 13638
e7c84544 13639 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
5358901f 13640
e7c84544
ML
13641 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
13642 I915_STATE_WARN(!pll->on && pll->active_mask,
13643 "pll in active use but not on in sw tracking\n");
13644 I915_STATE_WARN(pll->on && !pll->active_mask,
13645 "pll is on but not used by any active crtc\n");
13646 I915_STATE_WARN(pll->on != active,
13647 "pll on state mismatch (expected %i, found %i)\n",
13648 pll->on, active);
13649 }
5358901f 13650
e7c84544 13651 if (!crtc) {
2dd66ebd 13652 I915_STATE_WARN(pll->active_mask & ~pll->config.crtc_mask,
e7c84544
ML
13653 "more active pll users than references: %x vs %x\n",
13654 pll->active_mask, pll->config.crtc_mask);
5358901f 13655
e7c84544
ML
13656 return;
13657 }
13658
13659 crtc_mask = 1 << drm_crtc_index(crtc);
13660
13661 if (new_state->active)
13662 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
13663 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
13664 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13665 else
13666 I915_STATE_WARN(pll->active_mask & crtc_mask,
13667 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
13668 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
2dd66ebd 13669
e7c84544
ML
13670 I915_STATE_WARN(!(pll->config.crtc_mask & crtc_mask),
13671 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
13672 crtc_mask, pll->config.crtc_mask);
66e985c0 13673
e7c84544
ML
13674 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state,
13675 &dpll_hw_state,
13676 sizeof(dpll_hw_state)),
13677 "pll hw state mismatch\n");
13678}
13679
13680static void
c0ead703
ML
13681verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
13682 struct drm_crtc_state *old_crtc_state,
13683 struct drm_crtc_state *new_crtc_state)
e7c84544 13684{
fac5e23e 13685 struct drm_i915_private *dev_priv = to_i915(dev);
e7c84544
ML
13686 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
13687 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
13688
13689 if (new_state->shared_dpll)
c0ead703 13690 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
e7c84544
ML
13691
13692 if (old_state->shared_dpll &&
13693 old_state->shared_dpll != new_state->shared_dpll) {
13694 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
13695 struct intel_shared_dpll *pll = old_state->shared_dpll;
13696
13697 I915_STATE_WARN(pll->active_mask & crtc_mask,
13698 "pll active mismatch (didn't expect pipe %c in active mask)\n",
13699 pipe_name(drm_crtc_index(crtc)));
13700 I915_STATE_WARN(pll->config.crtc_mask & crtc_mask,
13701 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
13702 pipe_name(drm_crtc_index(crtc)));
5358901f 13703 }
8af6cf88
DV
13704}
13705
e7c84544 13706static void
c0ead703 13707intel_modeset_verify_crtc(struct drm_crtc *crtc,
e7c84544
ML
13708 struct drm_crtc_state *old_state,
13709 struct drm_crtc_state *new_state)
13710{
5a21b665
DV
13711 if (!needs_modeset(new_state) &&
13712 !to_intel_crtc_state(new_state)->update_pipe)
13713 return;
13714
c0ead703 13715 verify_wm_state(crtc, new_state);
5a21b665 13716 verify_connector_state(crtc->dev, crtc);
c0ead703
ML
13717 verify_crtc_state(crtc, old_state, new_state);
13718 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
e7c84544
ML
13719}
13720
13721static void
c0ead703 13722verify_disabled_dpll_state(struct drm_device *dev)
e7c84544 13723{
fac5e23e 13724 struct drm_i915_private *dev_priv = to_i915(dev);
e7c84544
ML
13725 int i;
13726
13727 for (i = 0; i < dev_priv->num_shared_dpll; i++)
c0ead703 13728 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
e7c84544
ML
13729}
13730
13731static void
c0ead703 13732intel_modeset_verify_disabled(struct drm_device *dev)
e7c84544 13733{
c0ead703
ML
13734 verify_encoder_state(dev);
13735 verify_connector_state(dev, NULL);
13736 verify_disabled_dpll_state(dev);
e7c84544
ML
13737}
13738
80715b2f
VS
13739static void update_scanline_offset(struct intel_crtc *crtc)
13740{
4f8036a2 13741 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
80715b2f
VS
13742
13743 /*
13744 * The scanline counter increments at the leading edge of hsync.
13745 *
13746 * On most platforms it starts counting from vtotal-1 on the
13747 * first active line. That means the scanline counter value is
13748 * always one less than what we would expect. Ie. just after
13749 * start of vblank, which also occurs at start of hsync (on the
13750 * last active line), the scanline counter will read vblank_start-1.
13751 *
13752 * On gen2 the scanline counter starts counting from 1 instead
13753 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13754 * to keep the value positive), instead of adding one.
13755 *
13756 * On HSW+ the behaviour of the scanline counter depends on the output
13757 * type. For DP ports it behaves like most other platforms, but on HDMI
13758 * there's an extra 1 line difference. So we need to add two instead of
13759 * one to the value.
13760 */
4f8036a2 13761 if (IS_GEN2(dev_priv)) {
124abe07 13762 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
80715b2f
VS
13763 int vtotal;
13764
124abe07
VS
13765 vtotal = adjusted_mode->crtc_vtotal;
13766 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
80715b2f
VS
13767 vtotal /= 2;
13768
13769 crtc->scanline_offset = vtotal - 1;
4f8036a2 13770 } else if (HAS_DDI(dev_priv) &&
2d84d2b3 13771 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
13772 crtc->scanline_offset = 2;
13773 } else
13774 crtc->scanline_offset = 1;
13775}
13776
ad421372 13777static void intel_modeset_clear_plls(struct drm_atomic_state *state)
ed6739ef 13778{
225da59b 13779 struct drm_device *dev = state->dev;
ed6739ef 13780 struct drm_i915_private *dev_priv = to_i915(dev);
ad421372 13781 struct intel_shared_dpll_config *shared_dpll = NULL;
0a9ab303
ACO
13782 struct drm_crtc *crtc;
13783 struct drm_crtc_state *crtc_state;
0a9ab303 13784 int i;
ed6739ef
ACO
13785
13786 if (!dev_priv->display.crtc_compute_clock)
ad421372 13787 return;
ed6739ef 13788
0a9ab303 13789 for_each_crtc_in_state(state, crtc, crtc_state, i) {
fb1a38a9 13790 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8106ddbd
ACO
13791 struct intel_shared_dpll *old_dpll =
13792 to_intel_crtc_state(crtc->state)->shared_dpll;
0a9ab303 13793
fb1a38a9 13794 if (!needs_modeset(crtc_state))
225da59b
ACO
13795 continue;
13796
8106ddbd 13797 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
fb1a38a9 13798
8106ddbd 13799 if (!old_dpll)
fb1a38a9 13800 continue;
0a9ab303 13801
ad421372
ML
13802 if (!shared_dpll)
13803 shared_dpll = intel_atomic_get_shared_dpll_state(state);
ed6739ef 13804
8106ddbd 13805 intel_shared_dpll_config_put(shared_dpll, old_dpll, intel_crtc);
ad421372 13806 }
ed6739ef
ACO
13807}
13808
99d736a2
ML
13809/*
13810 * This implements the workaround described in the "notes" section of the mode
13811 * set sequence documentation. When going from no pipes or single pipe to
13812 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13813 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13814 */
13815static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13816{
13817 struct drm_crtc_state *crtc_state;
13818 struct intel_crtc *intel_crtc;
13819 struct drm_crtc *crtc;
13820 struct intel_crtc_state *first_crtc_state = NULL;
13821 struct intel_crtc_state *other_crtc_state = NULL;
13822 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13823 int i;
13824
13825 /* look at all crtc's that are going to be enabled in during modeset */
13826 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13827 intel_crtc = to_intel_crtc(crtc);
13828
13829 if (!crtc_state->active || !needs_modeset(crtc_state))
13830 continue;
13831
13832 if (first_crtc_state) {
13833 other_crtc_state = to_intel_crtc_state(crtc_state);
13834 break;
13835 } else {
13836 first_crtc_state = to_intel_crtc_state(crtc_state);
13837 first_pipe = intel_crtc->pipe;
13838 }
13839 }
13840
13841 /* No workaround needed? */
13842 if (!first_crtc_state)
13843 return 0;
13844
13845 /* w/a possibly needed, check how many crtc's are already enabled. */
13846 for_each_intel_crtc(state->dev, intel_crtc) {
13847 struct intel_crtc_state *pipe_config;
13848
13849 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13850 if (IS_ERR(pipe_config))
13851 return PTR_ERR(pipe_config);
13852
13853 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13854
13855 if (!pipe_config->base.active ||
13856 needs_modeset(&pipe_config->base))
13857 continue;
13858
13859 /* 2 or more enabled crtcs means no need for w/a */
13860 if (enabled_pipe != INVALID_PIPE)
13861 return 0;
13862
13863 enabled_pipe = intel_crtc->pipe;
13864 }
13865
13866 if (enabled_pipe != INVALID_PIPE)
13867 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13868 else if (other_crtc_state)
13869 other_crtc_state->hsw_workaround_pipe = first_pipe;
13870
13871 return 0;
13872}
13873
27c329ed
ML
13874static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13875{
13876 struct drm_crtc *crtc;
13877 struct drm_crtc_state *crtc_state;
13878 int ret = 0;
13879
13880 /* add all active pipes to the state */
13881 for_each_crtc(state->dev, crtc) {
13882 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13883 if (IS_ERR(crtc_state))
13884 return PTR_ERR(crtc_state);
13885
13886 if (!crtc_state->active || needs_modeset(crtc_state))
13887 continue;
13888
13889 crtc_state->mode_changed = true;
13890
13891 ret = drm_atomic_add_affected_connectors(state, crtc);
13892 if (ret)
13893 break;
13894
13895 ret = drm_atomic_add_affected_planes(state, crtc);
13896 if (ret)
13897 break;
13898 }
13899
13900 return ret;
13901}
13902
c347a676 13903static int intel_modeset_checks(struct drm_atomic_state *state)
054518dd 13904{
565602d7 13905 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fac5e23e 13906 struct drm_i915_private *dev_priv = to_i915(state->dev);
565602d7
ML
13907 struct drm_crtc *crtc;
13908 struct drm_crtc_state *crtc_state;
13909 int ret = 0, i;
054518dd 13910
b359283a
ML
13911 if (!check_digital_port_conflicts(state)) {
13912 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13913 return -EINVAL;
13914 }
13915
565602d7
ML
13916 intel_state->modeset = true;
13917 intel_state->active_crtcs = dev_priv->active_crtcs;
13918
13919 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13920 if (crtc_state->active)
13921 intel_state->active_crtcs |= 1 << i;
13922 else
13923 intel_state->active_crtcs &= ~(1 << i);
8b4a7d05
MR
13924
13925 if (crtc_state->active != crtc->state->active)
13926 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
565602d7
ML
13927 }
13928
054518dd
ACO
13929 /*
13930 * See if the config requires any additional preparation, e.g.
13931 * to adjust global state with pipes off. We need to do this
13932 * here so we can get the modeset_pipe updated config for the new
13933 * mode set on this crtc. For other crtcs we need to use the
13934 * adjusted_mode bits in the crtc directly.
13935 */
27c329ed 13936 if (dev_priv->display.modeset_calc_cdclk) {
c89e39f3 13937 if (!intel_state->cdclk_pll_vco)
63911d72 13938 intel_state->cdclk_pll_vco = dev_priv->cdclk_pll.vco;
b2045352
VS
13939 if (!intel_state->cdclk_pll_vco)
13940 intel_state->cdclk_pll_vco = dev_priv->skl_preferred_vco_freq;
c89e39f3 13941
27c329ed 13942 ret = dev_priv->display.modeset_calc_cdclk(state);
c89e39f3
CT
13943 if (ret < 0)
13944 return ret;
27c329ed 13945
c89e39f3 13946 if (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
63911d72 13947 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco)
27c329ed
ML
13948 ret = intel_modeset_all_pipes(state);
13949
13950 if (ret < 0)
054518dd 13951 return ret;
e8788cbc
ML
13952
13953 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
13954 intel_state->cdclk, intel_state->dev_cdclk);
27c329ed 13955 } else
1a617b77 13956 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
054518dd 13957
ad421372 13958 intel_modeset_clear_plls(state);
054518dd 13959
565602d7 13960 if (IS_HASWELL(dev_priv))
ad421372 13961 return haswell_mode_set_planes_workaround(state);
99d736a2 13962
ad421372 13963 return 0;
c347a676
ACO
13964}
13965
aa363136
MR
13966/*
13967 * Handle calculation of various watermark data at the end of the atomic check
13968 * phase. The code here should be run after the per-crtc and per-plane 'check'
13969 * handlers to ensure that all derived state has been updated.
13970 */
55994c2c 13971static int calc_watermark_data(struct drm_atomic_state *state)
aa363136
MR
13972{
13973 struct drm_device *dev = state->dev;
98d39494 13974 struct drm_i915_private *dev_priv = to_i915(dev);
98d39494
MR
13975
13976 /* Is there platform-specific watermark information to calculate? */
13977 if (dev_priv->display.compute_global_watermarks)
55994c2c
MR
13978 return dev_priv->display.compute_global_watermarks(state);
13979
13980 return 0;
aa363136
MR
13981}
13982
74c090b1
ML
13983/**
13984 * intel_atomic_check - validate state object
13985 * @dev: drm device
13986 * @state: state to validate
13987 */
13988static int intel_atomic_check(struct drm_device *dev,
13989 struct drm_atomic_state *state)
c347a676 13990{
dd8b3bdb 13991 struct drm_i915_private *dev_priv = to_i915(dev);
aa363136 13992 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
c347a676
ACO
13993 struct drm_crtc *crtc;
13994 struct drm_crtc_state *crtc_state;
13995 int ret, i;
61333b60 13996 bool any_ms = false;
c347a676 13997
74c090b1 13998 ret = drm_atomic_helper_check_modeset(dev, state);
054518dd
ACO
13999 if (ret)
14000 return ret;
14001
c347a676 14002 for_each_crtc_in_state(state, crtc, crtc_state, i) {
cfb23ed6
ML
14003 struct intel_crtc_state *pipe_config =
14004 to_intel_crtc_state(crtc_state);
1ed51de9
DV
14005
14006 /* Catch I915_MODE_FLAG_INHERITED */
14007 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
14008 crtc_state->mode_changed = true;
cfb23ed6 14009
af4a879e 14010 if (!needs_modeset(crtc_state))
c347a676
ACO
14011 continue;
14012
af4a879e
DV
14013 if (!crtc_state->enable) {
14014 any_ms = true;
cfb23ed6 14015 continue;
af4a879e 14016 }
cfb23ed6 14017
26495481
DV
14018 /* FIXME: For only active_changed we shouldn't need to do any
14019 * state recomputation at all. */
14020
1ed51de9
DV
14021 ret = drm_atomic_add_affected_connectors(state, crtc);
14022 if (ret)
14023 return ret;
b359283a 14024
cfb23ed6 14025 ret = intel_modeset_pipe_config(crtc, pipe_config);
25aa1c39
ML
14026 if (ret) {
14027 intel_dump_pipe_config(to_intel_crtc(crtc),
14028 pipe_config, "[failed]");
c347a676 14029 return ret;
25aa1c39 14030 }
c347a676 14031
73831236 14032 if (i915.fastboot &&
dd8b3bdb 14033 intel_pipe_config_compare(dev,
cfb23ed6 14034 to_intel_crtc_state(crtc->state),
1ed51de9 14035 pipe_config, true)) {
26495481 14036 crtc_state->mode_changed = false;
bfd16b2a 14037 to_intel_crtc_state(crtc_state)->update_pipe = true;
26495481
DV
14038 }
14039
af4a879e 14040 if (needs_modeset(crtc_state))
26495481 14041 any_ms = true;
cfb23ed6 14042
af4a879e
DV
14043 ret = drm_atomic_add_affected_planes(state, crtc);
14044 if (ret)
14045 return ret;
61333b60 14046
26495481
DV
14047 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
14048 needs_modeset(crtc_state) ?
14049 "[modeset]" : "[fastset]");
c347a676
ACO
14050 }
14051
61333b60
ML
14052 if (any_ms) {
14053 ret = intel_modeset_checks(state);
14054
14055 if (ret)
14056 return ret;
27c329ed 14057 } else
dd8b3bdb 14058 intel_state->cdclk = dev_priv->cdclk_freq;
76305b1a 14059
dd8b3bdb 14060 ret = drm_atomic_helper_check_planes(dev, state);
aa363136
MR
14061 if (ret)
14062 return ret;
14063
f51be2e0 14064 intel_fbc_choose_crtc(dev_priv, state);
55994c2c 14065 return calc_watermark_data(state);
054518dd
ACO
14066}
14067
5008e874
ML
14068static int intel_atomic_prepare_commit(struct drm_device *dev,
14069 struct drm_atomic_state *state,
81072bfd 14070 bool nonblock)
5008e874 14071{
fac5e23e 14072 struct drm_i915_private *dev_priv = to_i915(dev);
7580d774 14073 struct drm_plane_state *plane_state;
5008e874 14074 struct drm_crtc_state *crtc_state;
7580d774 14075 struct drm_plane *plane;
5008e874
ML
14076 struct drm_crtc *crtc;
14077 int i, ret;
14078
5a21b665
DV
14079 for_each_crtc_in_state(state, crtc, crtc_state, i) {
14080 if (state->legacy_cursor_update)
a6747b73
ML
14081 continue;
14082
5a21b665
DV
14083 ret = intel_crtc_wait_for_pending_flips(crtc);
14084 if (ret)
14085 return ret;
5008e874 14086
5a21b665
DV
14087 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
14088 flush_workqueue(dev_priv->wq);
d55dbd06
ML
14089 }
14090
f935675f
ML
14091 ret = mutex_lock_interruptible(&dev->struct_mutex);
14092 if (ret)
14093 return ret;
14094
5008e874 14095 ret = drm_atomic_helper_prepare_planes(dev, state);
f7e5838b 14096 mutex_unlock(&dev->struct_mutex);
7580d774 14097
21daaeee 14098 if (!ret && !nonblock) {
7580d774
ML
14099 for_each_plane_in_state(state, plane, plane_state, i) {
14100 struct intel_plane_state *intel_plane_state =
14101 to_intel_plane_state(plane_state);
14102
14103 if (!intel_plane_state->wait_req)
14104 continue;
14105
776f3236 14106 ret = i915_wait_request(intel_plane_state->wait_req,
ea746f36
CW
14107 I915_WAIT_INTERRUPTIBLE,
14108 NULL, NULL);
f7e5838b 14109 if (ret) {
f4457ae7
CW
14110 /* Any hang should be swallowed by the wait */
14111 WARN_ON(ret == -EIO);
f7e5838b
CW
14112 mutex_lock(&dev->struct_mutex);
14113 drm_atomic_helper_cleanup_planes(dev, state);
14114 mutex_unlock(&dev->struct_mutex);
7580d774 14115 break;
f7e5838b 14116 }
7580d774 14117 }
7580d774 14118 }
5008e874
ML
14119
14120 return ret;
14121}
14122
a2991414
ML
14123u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
14124{
14125 struct drm_device *dev = crtc->base.dev;
14126
14127 if (!dev->max_vblank_count)
14128 return drm_accurate_vblank_count(&crtc->base);
14129
14130 return dev->driver->get_vblank_counter(dev, crtc->pipe);
14131}
14132
5a21b665
DV
14133static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
14134 struct drm_i915_private *dev_priv,
14135 unsigned crtc_mask)
e8861675 14136{
5a21b665
DV
14137 unsigned last_vblank_count[I915_MAX_PIPES];
14138 enum pipe pipe;
14139 int ret;
e8861675 14140
5a21b665
DV
14141 if (!crtc_mask)
14142 return;
e8861675 14143
5a21b665
DV
14144 for_each_pipe(dev_priv, pipe) {
14145 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e8861675 14146
5a21b665 14147 if (!((1 << pipe) & crtc_mask))
e8861675
ML
14148 continue;
14149
5a21b665
DV
14150 ret = drm_crtc_vblank_get(crtc);
14151 if (WARN_ON(ret != 0)) {
14152 crtc_mask &= ~(1 << pipe);
14153 continue;
e8861675
ML
14154 }
14155
5a21b665 14156 last_vblank_count[pipe] = drm_crtc_vblank_count(crtc);
e8861675
ML
14157 }
14158
5a21b665
DV
14159 for_each_pipe(dev_priv, pipe) {
14160 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
14161 long lret;
e8861675 14162
5a21b665
DV
14163 if (!((1 << pipe) & crtc_mask))
14164 continue;
d55dbd06 14165
5a21b665
DV
14166 lret = wait_event_timeout(dev->vblank[pipe].queue,
14167 last_vblank_count[pipe] !=
14168 drm_crtc_vblank_count(crtc),
14169 msecs_to_jiffies(50));
d55dbd06 14170
5a21b665 14171 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
d55dbd06 14172
5a21b665 14173 drm_crtc_vblank_put(crtc);
d55dbd06
ML
14174 }
14175}
14176
5a21b665 14177static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
a6747b73 14178{
5a21b665
DV
14179 /* fb updated, need to unpin old fb */
14180 if (crtc_state->fb_changed)
14181 return true;
a6747b73 14182
5a21b665
DV
14183 /* wm changes, need vblank before final wm's */
14184 if (crtc_state->update_wm_post)
14185 return true;
a6747b73 14186
5a21b665
DV
14187 /*
14188 * cxsr is re-enabled after vblank.
14189 * This is already handled by crtc_state->update_wm_post,
14190 * but added for clarity.
14191 */
14192 if (crtc_state->disable_cxsr)
14193 return true;
a6747b73 14194
5a21b665 14195 return false;
e8861675
ML
14196}
14197
896e5bb0
L
14198static void intel_update_crtc(struct drm_crtc *crtc,
14199 struct drm_atomic_state *state,
14200 struct drm_crtc_state *old_crtc_state,
14201 unsigned int *crtc_vblank_mask)
14202{
14203 struct drm_device *dev = crtc->dev;
14204 struct drm_i915_private *dev_priv = to_i915(dev);
14205 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14206 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc->state);
14207 bool modeset = needs_modeset(crtc->state);
14208
14209 if (modeset) {
14210 update_scanline_offset(intel_crtc);
14211 dev_priv->display.crtc_enable(pipe_config, state);
14212 } else {
14213 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
14214 }
14215
14216 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
14217 intel_fbc_enable(
14218 intel_crtc, pipe_config,
14219 to_intel_plane_state(crtc->primary->state));
14220 }
14221
14222 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
14223
14224 if (needs_vblank_wait(pipe_config))
14225 *crtc_vblank_mask |= drm_crtc_mask(crtc);
14226}
14227
14228static void intel_update_crtcs(struct drm_atomic_state *state,
14229 unsigned int *crtc_vblank_mask)
14230{
14231 struct drm_crtc *crtc;
14232 struct drm_crtc_state *old_crtc_state;
14233 int i;
14234
14235 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14236 if (!crtc->state->active)
14237 continue;
14238
14239 intel_update_crtc(crtc, state, old_crtc_state,
14240 crtc_vblank_mask);
14241 }
14242}
14243
27082493
L
14244static void skl_update_crtcs(struct drm_atomic_state *state,
14245 unsigned int *crtc_vblank_mask)
14246{
14247 struct drm_device *dev = state->dev;
14248 struct drm_i915_private *dev_priv = to_i915(dev);
14249 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14250 struct drm_crtc *crtc;
14251 struct drm_crtc_state *old_crtc_state;
14252 struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
14253 struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
14254 unsigned int updated = 0;
14255 bool progress;
14256 enum pipe pipe;
14257
14258 /*
14259 * Whenever the number of active pipes changes, we need to make sure we
14260 * update the pipes in the right order so that their ddb allocations
14261 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
14262 * cause pipe underruns and other bad stuff.
14263 */
14264 do {
14265 int i;
14266 progress = false;
14267
14268 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14269 bool vbl_wait = false;
14270 unsigned int cmask = drm_crtc_mask(crtc);
14271 pipe = to_intel_crtc(crtc)->pipe;
14272
14273 if (updated & cmask || !crtc->state->active)
14274 continue;
14275 if (skl_ddb_allocation_overlaps(state, cur_ddb, new_ddb,
14276 pipe))
14277 continue;
14278
14279 updated |= cmask;
14280
14281 /*
14282 * If this is an already active pipe, it's DDB changed,
14283 * and this isn't the last pipe that needs updating
14284 * then we need to wait for a vblank to pass for the
14285 * new ddb allocation to take effect.
14286 */
14287 if (!skl_ddb_allocation_equals(cur_ddb, new_ddb, pipe) &&
14288 !crtc->state->active_changed &&
14289 intel_state->wm_results.dirty_pipes != updated)
14290 vbl_wait = true;
14291
14292 intel_update_crtc(crtc, state, old_crtc_state,
14293 crtc_vblank_mask);
14294
14295 if (vbl_wait)
14296 intel_wait_for_vblank(dev, pipe);
14297
14298 progress = true;
14299 }
14300 } while (progress);
14301}
14302
94f05024 14303static void intel_atomic_commit_tail(struct drm_atomic_state *state)
a6778b3c 14304{
94f05024 14305 struct drm_device *dev = state->dev;
565602d7 14306 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fac5e23e 14307 struct drm_i915_private *dev_priv = to_i915(dev);
29ceb0e6 14308 struct drm_crtc_state *old_crtc_state;
7580d774 14309 struct drm_crtc *crtc;
5a21b665 14310 struct intel_crtc_state *intel_cstate;
94f05024
DV
14311 struct drm_plane *plane;
14312 struct drm_plane_state *plane_state;
5a21b665
DV
14313 bool hw_check = intel_state->modeset;
14314 unsigned long put_domains[I915_MAX_PIPES] = {};
14315 unsigned crtc_vblank_mask = 0;
94f05024 14316 int i, ret;
a6778b3c 14317
94f05024
DV
14318 for_each_plane_in_state(state, plane, plane_state, i) {
14319 struct intel_plane_state *intel_plane_state =
14320 to_intel_plane_state(plane_state);
ea0000f0 14321
94f05024
DV
14322 if (!intel_plane_state->wait_req)
14323 continue;
d4afb8cc 14324
776f3236 14325 ret = i915_wait_request(intel_plane_state->wait_req,
ea746f36 14326 0, NULL, NULL);
94f05024
DV
14327 /* EIO should be eaten, and we can't get interrupted in the
14328 * worker, and blocking commits have waited already. */
14329 WARN_ON(ret);
14330 }
1c5e19f8 14331
ea0000f0
DV
14332 drm_atomic_helper_wait_for_dependencies(state);
14333
565602d7
ML
14334 if (intel_state->modeset) {
14335 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
14336 sizeof(intel_state->min_pixclk));
14337 dev_priv->active_crtcs = intel_state->active_crtcs;
1a617b77 14338 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
5a21b665
DV
14339
14340 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
565602d7
ML
14341 }
14342
29ceb0e6 14343 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
a539205a
ML
14344 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14345
5a21b665
DV
14346 if (needs_modeset(crtc->state) ||
14347 to_intel_crtc_state(crtc->state)->update_pipe) {
14348 hw_check = true;
14349
14350 put_domains[to_intel_crtc(crtc)->pipe] =
14351 modeset_get_crtc_power_domains(crtc,
14352 to_intel_crtc_state(crtc->state));
14353 }
14354
61333b60
ML
14355 if (!needs_modeset(crtc->state))
14356 continue;
14357
29ceb0e6 14358 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
460da916 14359
29ceb0e6
VS
14360 if (old_crtc_state->active) {
14361 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
4a806558 14362 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
eddfcbcd 14363 intel_crtc->active = false;
58f9c0bc 14364 intel_fbc_disable(intel_crtc);
eddfcbcd 14365 intel_disable_shared_dpll(intel_crtc);
9bbc8258
VS
14366
14367 /*
14368 * Underruns don't always raise
14369 * interrupts, so check manually.
14370 */
14371 intel_check_cpu_fifo_underruns(dev_priv);
14372 intel_check_pch_fifo_underruns(dev_priv);
b9001114
ML
14373
14374 if (!crtc->state->active)
14375 intel_update_watermarks(crtc);
a539205a 14376 }
b8cecdf5 14377 }
7758a113 14378
ea9d758d
DV
14379 /* Only after disabling all output pipelines that will be changed can we
14380 * update the the output configuration. */
4740b0f2 14381 intel_modeset_update_crtc_state(state);
f6e5b160 14382
565602d7 14383 if (intel_state->modeset) {
4740b0f2 14384 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
33c8df89
ML
14385
14386 if (dev_priv->display.modeset_commit_cdclk &&
c89e39f3 14387 (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
63911d72 14388 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco))
33c8df89 14389 dev_priv->display.modeset_commit_cdclk(state);
f6d1973d 14390
656d1b89
L
14391 /*
14392 * SKL workaround: bspec recommends we disable the SAGV when we
14393 * have more then one pipe enabled
14394 */
56feca91 14395 if (!intel_can_enable_sagv(state))
16dcdc4e 14396 intel_disable_sagv(dev_priv);
656d1b89 14397
c0ead703 14398 intel_modeset_verify_disabled(dev);
4740b0f2 14399 }
47fab737 14400
896e5bb0 14401 /* Complete the events for pipes that have now been disabled */
29ceb0e6 14402 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
f6ac4b2a 14403 bool modeset = needs_modeset(crtc->state);
80715b2f 14404
1f7528c4
DV
14405 /* Complete events for now disable pipes here. */
14406 if (modeset && !crtc->state->active && crtc->state->event) {
14407 spin_lock_irq(&dev->event_lock);
14408 drm_crtc_send_vblank_event(crtc, crtc->state->event);
14409 spin_unlock_irq(&dev->event_lock);
14410
14411 crtc->state->event = NULL;
14412 }
177246a8
MR
14413 }
14414
896e5bb0
L
14415 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
14416 dev_priv->display.update_crtcs(state, &crtc_vblank_mask);
14417
94f05024
DV
14418 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
14419 * already, but still need the state for the delayed optimization. To
14420 * fix this:
14421 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
14422 * - schedule that vblank worker _before_ calling hw_done
14423 * - at the start of commit_tail, cancel it _synchrously
14424 * - switch over to the vblank wait helper in the core after that since
14425 * we don't need out special handling any more.
14426 */
5a21b665
DV
14427 if (!state->legacy_cursor_update)
14428 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
14429
14430 /*
14431 * Now that the vblank has passed, we can go ahead and program the
14432 * optimal watermarks on platforms that need two-step watermark
14433 * programming.
14434 *
14435 * TODO: Move this (and other cleanup) to an async worker eventually.
14436 */
14437 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14438 intel_cstate = to_intel_crtc_state(crtc->state);
14439
14440 if (dev_priv->display.optimize_watermarks)
14441 dev_priv->display.optimize_watermarks(intel_cstate);
14442 }
14443
14444 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14445 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
14446
14447 if (put_domains[i])
14448 modeset_put_power_domains(dev_priv, put_domains[i]);
14449
14450 intel_modeset_verify_crtc(crtc, old_crtc_state, crtc->state);
14451 }
14452
56feca91 14453 if (intel_state->modeset && intel_can_enable_sagv(state))
16dcdc4e 14454 intel_enable_sagv(dev_priv);
656d1b89 14455
94f05024
DV
14456 drm_atomic_helper_commit_hw_done(state);
14457
5a21b665
DV
14458 if (intel_state->modeset)
14459 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
14460
14461 mutex_lock(&dev->struct_mutex);
14462 drm_atomic_helper_cleanup_planes(dev, state);
14463 mutex_unlock(&dev->struct_mutex);
14464
ea0000f0
DV
14465 drm_atomic_helper_commit_cleanup_done(state);
14466
ee165b1a 14467 drm_atomic_state_free(state);
f30da187 14468
75714940
MK
14469 /* As one of the primary mmio accessors, KMS has a high likelihood
14470 * of triggering bugs in unclaimed access. After we finish
14471 * modesetting, see if an error has been flagged, and if so
14472 * enable debugging for the next modeset - and hope we catch
14473 * the culprit.
14474 *
14475 * XXX note that we assume display power is on at this point.
14476 * This might hold true now but we need to add pm helper to check
14477 * unclaimed only when the hardware is on, as atomic commits
14478 * can happen also when the device is completely off.
14479 */
14480 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
94f05024
DV
14481}
14482
14483static void intel_atomic_commit_work(struct work_struct *work)
14484{
14485 struct drm_atomic_state *state = container_of(work,
14486 struct drm_atomic_state,
14487 commit_work);
14488 intel_atomic_commit_tail(state);
14489}
14490
6c9c1b38
DV
14491static void intel_atomic_track_fbs(struct drm_atomic_state *state)
14492{
14493 struct drm_plane_state *old_plane_state;
14494 struct drm_plane *plane;
6c9c1b38
DV
14495 int i;
14496
faf5bf0a
CW
14497 for_each_plane_in_state(state, plane, old_plane_state, i)
14498 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
14499 intel_fb_obj(plane->state->fb),
14500 to_intel_plane(plane)->frontbuffer_bit);
6c9c1b38
DV
14501}
14502
94f05024
DV
14503/**
14504 * intel_atomic_commit - commit validated state object
14505 * @dev: DRM device
14506 * @state: the top-level driver state object
14507 * @nonblock: nonblocking commit
14508 *
14509 * This function commits a top-level state object that has been validated
14510 * with drm_atomic_helper_check().
14511 *
14512 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
14513 * nonblocking commits are only safe for pure plane updates. Everything else
14514 * should work though.
14515 *
14516 * RETURNS
14517 * Zero for success or -errno.
14518 */
14519static int intel_atomic_commit(struct drm_device *dev,
14520 struct drm_atomic_state *state,
14521 bool nonblock)
14522{
14523 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fac5e23e 14524 struct drm_i915_private *dev_priv = to_i915(dev);
94f05024
DV
14525 int ret = 0;
14526
14527 if (intel_state->modeset && nonblock) {
14528 DRM_DEBUG_KMS("nonblocking commit for modeset not yet implemented.\n");
14529 return -EINVAL;
14530 }
14531
14532 ret = drm_atomic_helper_setup_commit(state, nonblock);
14533 if (ret)
14534 return ret;
14535
14536 INIT_WORK(&state->commit_work, intel_atomic_commit_work);
14537
14538 ret = intel_atomic_prepare_commit(dev, state, nonblock);
14539 if (ret) {
14540 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
14541 return ret;
14542 }
14543
14544 drm_atomic_helper_swap_state(state, true);
14545 dev_priv->wm.distrust_bios_wm = false;
14546 dev_priv->wm.skl_results = intel_state->wm_results;
14547 intel_shared_dpll_commit(state);
6c9c1b38 14548 intel_atomic_track_fbs(state);
94f05024
DV
14549
14550 if (nonblock)
14551 queue_work(system_unbound_wq, &state->commit_work);
14552 else
14553 intel_atomic_commit_tail(state);
75714940 14554
74c090b1 14555 return 0;
7f27126e
JB
14556}
14557
c0c36b94
CW
14558void intel_crtc_restore_mode(struct drm_crtc *crtc)
14559{
83a57153
ACO
14560 struct drm_device *dev = crtc->dev;
14561 struct drm_atomic_state *state;
e694eb02 14562 struct drm_crtc_state *crtc_state;
2bfb4627 14563 int ret;
83a57153
ACO
14564
14565 state = drm_atomic_state_alloc(dev);
14566 if (!state) {
78108b7c
VS
14567 DRM_DEBUG_KMS("[CRTC:%d:%s] crtc restore failed, out of memory",
14568 crtc->base.id, crtc->name);
83a57153
ACO
14569 return;
14570 }
14571
e694eb02 14572 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
83a57153 14573
e694eb02
ML
14574retry:
14575 crtc_state = drm_atomic_get_crtc_state(state, crtc);
14576 ret = PTR_ERR_OR_ZERO(crtc_state);
14577 if (!ret) {
14578 if (!crtc_state->active)
14579 goto out;
83a57153 14580
e694eb02 14581 crtc_state->mode_changed = true;
74c090b1 14582 ret = drm_atomic_commit(state);
83a57153
ACO
14583 }
14584
e694eb02
ML
14585 if (ret == -EDEADLK) {
14586 drm_atomic_state_clear(state);
14587 drm_modeset_backoff(state->acquire_ctx);
14588 goto retry;
4ed9fb37 14589 }
4be07317 14590
2bfb4627 14591 if (ret)
e694eb02 14592out:
2bfb4627 14593 drm_atomic_state_free(state);
c0c36b94
CW
14594}
14595
a8784875
BP
14596/*
14597 * FIXME: Remove this once i915 is fully DRIVER_ATOMIC by calling
14598 * drm_atomic_helper_legacy_gamma_set() directly.
14599 */
14600static int intel_atomic_legacy_gamma_set(struct drm_crtc *crtc,
14601 u16 *red, u16 *green, u16 *blue,
14602 uint32_t size)
14603{
14604 struct drm_device *dev = crtc->dev;
14605 struct drm_mode_config *config = &dev->mode_config;
14606 struct drm_crtc_state *state;
14607 int ret;
14608
14609 ret = drm_atomic_helper_legacy_gamma_set(crtc, red, green, blue, size);
14610 if (ret)
14611 return ret;
14612
14613 /*
14614 * Make sure we update the legacy properties so this works when
14615 * atomic is not enabled.
14616 */
14617
14618 state = crtc->state;
14619
14620 drm_object_property_set_value(&crtc->base,
14621 config->degamma_lut_property,
14622 (state->degamma_lut) ?
14623 state->degamma_lut->base.id : 0);
14624
14625 drm_object_property_set_value(&crtc->base,
14626 config->ctm_property,
14627 (state->ctm) ?
14628 state->ctm->base.id : 0);
14629
14630 drm_object_property_set_value(&crtc->base,
14631 config->gamma_lut_property,
14632 (state->gamma_lut) ?
14633 state->gamma_lut->base.id : 0);
14634
14635 return 0;
14636}
14637
f6e5b160 14638static const struct drm_crtc_funcs intel_crtc_funcs = {
a8784875 14639 .gamma_set = intel_atomic_legacy_gamma_set,
74c090b1 14640 .set_config = drm_atomic_helper_set_config,
82cf435b 14641 .set_property = drm_atomic_helper_crtc_set_property,
f6e5b160 14642 .destroy = intel_crtc_destroy,
527b6abe 14643 .page_flip = intel_crtc_page_flip,
1356837e
MR
14644 .atomic_duplicate_state = intel_crtc_duplicate_state,
14645 .atomic_destroy_state = intel_crtc_destroy_state,
f6e5b160
CW
14646};
14647
6beb8c23
MR
14648/**
14649 * intel_prepare_plane_fb - Prepare fb for usage on plane
14650 * @plane: drm plane to prepare for
14651 * @fb: framebuffer to prepare for presentation
14652 *
14653 * Prepares a framebuffer for usage on a display plane. Generally this
14654 * involves pinning the underlying object and updating the frontbuffer tracking
14655 * bits. Some older platforms need special physical address handling for
14656 * cursor planes.
14657 *
f935675f
ML
14658 * Must be called with struct_mutex held.
14659 *
6beb8c23
MR
14660 * Returns 0 on success, negative error code on failure.
14661 */
14662int
14663intel_prepare_plane_fb(struct drm_plane *plane,
1832040d 14664 struct drm_plane_state *new_state)
465c120c
MR
14665{
14666 struct drm_device *dev = plane->dev;
50a0bc90 14667 struct drm_i915_private *dev_priv = to_i915(dev);
844f9111 14668 struct drm_framebuffer *fb = new_state->fb;
6beb8c23 14669 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
1ee49399 14670 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
c37efb99 14671 struct reservation_object *resv;
6beb8c23 14672 int ret = 0;
465c120c 14673
1ee49399 14674 if (!obj && !old_obj)
465c120c
MR
14675 return 0;
14676
5008e874
ML
14677 if (old_obj) {
14678 struct drm_crtc_state *crtc_state =
14679 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
14680
14681 /* Big Hammer, we also need to ensure that any pending
14682 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
14683 * current scanout is retired before unpinning the old
14684 * framebuffer. Note that we rely on userspace rendering
14685 * into the buffer attached to the pipe they are waiting
14686 * on. If not, userspace generates a GPU hang with IPEHR
14687 * point to the MI_WAIT_FOR_EVENT.
14688 *
14689 * This should only fail upon a hung GPU, in which case we
14690 * can safely continue.
14691 */
14692 if (needs_modeset(crtc_state))
14693 ret = i915_gem_object_wait_rendering(old_obj, true);
f4457ae7
CW
14694 if (ret) {
14695 /* GPU hangs should have been swallowed by the wait */
14696 WARN_ON(ret == -EIO);
f935675f 14697 return ret;
f4457ae7 14698 }
5008e874
ML
14699 }
14700
c37efb99
CW
14701 if (!obj)
14702 return 0;
14703
5a21b665 14704 /* For framebuffer backed by dmabuf, wait for fence */
c37efb99
CW
14705 resv = i915_gem_object_get_dmabuf_resv(obj);
14706 if (resv) {
5a21b665
DV
14707 long lret;
14708
c37efb99 14709 lret = reservation_object_wait_timeout_rcu(resv, false, true,
5a21b665
DV
14710 MAX_SCHEDULE_TIMEOUT);
14711 if (lret == -ERESTARTSYS)
14712 return lret;
14713
14714 WARN(lret < 0, "waiting returns %li\n", lret);
14715 }
14716
c37efb99 14717 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
6beb8c23 14718 INTEL_INFO(dev)->cursor_needs_physical) {
50a0bc90 14719 int align = IS_I830(dev_priv) ? 16 * 1024 : 256;
6beb8c23
MR
14720 ret = i915_gem_object_attach_phys(obj, align);
14721 if (ret)
14722 DRM_DEBUG_KMS("failed to attach phys object\n");
14723 } else {
058d88c4
CW
14724 struct i915_vma *vma;
14725
14726 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
14727 if (IS_ERR(vma))
14728 ret = PTR_ERR(vma);
6beb8c23 14729 }
465c120c 14730
c37efb99 14731 if (ret == 0) {
27c01aae 14732 to_intel_plane_state(new_state)->wait_req =
d72d908b
CW
14733 i915_gem_active_get(&obj->last_write,
14734 &obj->base.dev->struct_mutex);
7580d774 14735 }
fdd508a6 14736
6beb8c23
MR
14737 return ret;
14738}
14739
38f3ce3a
MR
14740/**
14741 * intel_cleanup_plane_fb - Cleans up an fb after plane use
14742 * @plane: drm plane to clean up for
14743 * @fb: old framebuffer that was on plane
14744 *
14745 * Cleans up a framebuffer that has just been removed from a plane.
f935675f
ML
14746 *
14747 * Must be called with struct_mutex held.
38f3ce3a
MR
14748 */
14749void
14750intel_cleanup_plane_fb(struct drm_plane *plane,
1832040d 14751 struct drm_plane_state *old_state)
38f3ce3a
MR
14752{
14753 struct drm_device *dev = plane->dev;
7580d774 14754 struct intel_plane_state *old_intel_state;
84978257 14755 struct intel_plane_state *intel_state = to_intel_plane_state(plane->state);
1ee49399
ML
14756 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
14757 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
38f3ce3a 14758
7580d774
ML
14759 old_intel_state = to_intel_plane_state(old_state);
14760
1ee49399 14761 if (!obj && !old_obj)
38f3ce3a
MR
14762 return;
14763
1ee49399
ML
14764 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
14765 !INTEL_INFO(dev)->cursor_needs_physical))
3465c580 14766 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
1ee49399 14767
84978257 14768 i915_gem_request_assign(&intel_state->wait_req, NULL);
7580d774 14769 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
465c120c
MR
14770}
14771
6156a456
CK
14772int
14773skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
14774{
14775 int max_scale;
6156a456
CK
14776 int crtc_clock, cdclk;
14777
bf8a0af0 14778 if (!intel_crtc || !crtc_state->base.enable)
6156a456
CK
14779 return DRM_PLANE_HELPER_NO_SCALING;
14780
6156a456 14781 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
27c329ed 14782 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
6156a456 14783
54bf1ce6 14784 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
6156a456
CK
14785 return DRM_PLANE_HELPER_NO_SCALING;
14786
14787 /*
14788 * skl max scale is lower of:
14789 * close to 3 but not 3, -1 is for that purpose
14790 * or
14791 * cdclk/crtc_clock
14792 */
14793 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
14794
14795 return max_scale;
14796}
14797
465c120c 14798static int
3c692a41 14799intel_check_primary_plane(struct drm_plane *plane,
061e4b8d 14800 struct intel_crtc_state *crtc_state,
3c692a41
GP
14801 struct intel_plane_state *state)
14802{
b63a16f6 14803 struct drm_i915_private *dev_priv = to_i915(plane->dev);
2b875c22 14804 struct drm_crtc *crtc = state->base.crtc;
6156a456 14805 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
061e4b8d
ML
14806 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
14807 bool can_position = false;
b63a16f6 14808 int ret;
465c120c 14809
b63a16f6 14810 if (INTEL_GEN(dev_priv) >= 9) {
693bdc28
VS
14811 /* use scaler when colorkey is not required */
14812 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
14813 min_scale = 1;
14814 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
14815 }
d8106366 14816 can_position = true;
6156a456 14817 }
d8106366 14818
cc926387
DV
14819 ret = drm_plane_helper_check_state(&state->base,
14820 &state->clip,
14821 min_scale, max_scale,
14822 can_position, true);
b63a16f6
VS
14823 if (ret)
14824 return ret;
14825
cc926387 14826 if (!state->base.fb)
b63a16f6
VS
14827 return 0;
14828
14829 if (INTEL_GEN(dev_priv) >= 9) {
14830 ret = skl_check_plane_surface(state);
14831 if (ret)
14832 return ret;
14833 }
14834
14835 return 0;
14af293f
GP
14836}
14837
5a21b665
DV
14838static void intel_begin_crtc_commit(struct drm_crtc *crtc,
14839 struct drm_crtc_state *old_crtc_state)
14840{
14841 struct drm_device *dev = crtc->dev;
62e0fb88 14842 struct drm_i915_private *dev_priv = to_i915(dev);
5a21b665
DV
14843 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14844 struct intel_crtc_state *old_intel_state =
14845 to_intel_crtc_state(old_crtc_state);
14846 bool modeset = needs_modeset(crtc->state);
62e0fb88 14847 enum pipe pipe = intel_crtc->pipe;
5a21b665
DV
14848
14849 /* Perform vblank evasion around commit operation */
14850 intel_pipe_update_start(intel_crtc);
14851
14852 if (modeset)
14853 return;
14854
14855 if (crtc->state->color_mgmt_changed || to_intel_crtc_state(crtc->state)->update_pipe) {
14856 intel_color_set_csc(crtc->state);
14857 intel_color_load_luts(crtc->state);
14858 }
14859
14860 if (to_intel_crtc_state(crtc->state)->update_pipe)
14861 intel_update_pipe_config(intel_crtc, old_intel_state);
62e0fb88 14862 else if (INTEL_GEN(dev_priv) >= 9) {
5a21b665 14863 skl_detach_scalers(intel_crtc);
62e0fb88
L
14864
14865 I915_WRITE(PIPE_WM_LINETIME(pipe),
14866 dev_priv->wm.skl_hw.wm_linetime[pipe]);
14867 }
5a21b665
DV
14868}
14869
14870static void intel_finish_crtc_commit(struct drm_crtc *crtc,
14871 struct drm_crtc_state *old_crtc_state)
14872{
14873 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14874
14875 intel_pipe_update_end(intel_crtc, NULL);
14876}
14877
cf4c7c12 14878/**
4a3b8769
MR
14879 * intel_plane_destroy - destroy a plane
14880 * @plane: plane to destroy
cf4c7c12 14881 *
4a3b8769
MR
14882 * Common destruction function for all types of planes (primary, cursor,
14883 * sprite).
cf4c7c12 14884 */
4a3b8769 14885void intel_plane_destroy(struct drm_plane *plane)
465c120c 14886{
69ae561f
VS
14887 if (!plane)
14888 return;
14889
465c120c 14890 drm_plane_cleanup(plane);
69ae561f 14891 kfree(to_intel_plane(plane));
465c120c
MR
14892}
14893
65a3fea0 14894const struct drm_plane_funcs intel_plane_funcs = {
70a101f8
MR
14895 .update_plane = drm_atomic_helper_update_plane,
14896 .disable_plane = drm_atomic_helper_disable_plane,
3d7d6510 14897 .destroy = intel_plane_destroy,
c196e1d6 14898 .set_property = drm_atomic_helper_plane_set_property,
a98b3431
MR
14899 .atomic_get_property = intel_plane_atomic_get_property,
14900 .atomic_set_property = intel_plane_atomic_set_property,
ea2c67bb
MR
14901 .atomic_duplicate_state = intel_plane_duplicate_state,
14902 .atomic_destroy_state = intel_plane_destroy_state,
14903
465c120c
MR
14904};
14905
14906static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
14907 int pipe)
14908{
6e266956 14909 struct drm_i915_private *dev_priv = to_i915(dev);
fca0ce2a
VS
14910 struct intel_plane *primary = NULL;
14911 struct intel_plane_state *state = NULL;
465c120c 14912 const uint32_t *intel_primary_formats;
45e3743a 14913 unsigned int num_formats;
fca0ce2a 14914 int ret;
465c120c
MR
14915
14916 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
fca0ce2a
VS
14917 if (!primary)
14918 goto fail;
465c120c 14919
8e7d688b 14920 state = intel_create_plane_state(&primary->base);
fca0ce2a
VS
14921 if (!state)
14922 goto fail;
8e7d688b 14923 primary->base.state = &state->base;
ea2c67bb 14924
465c120c
MR
14925 primary->can_scale = false;
14926 primary->max_downscale = 1;
6156a456
CK
14927 if (INTEL_INFO(dev)->gen >= 9) {
14928 primary->can_scale = true;
af99ceda 14929 state->scaler_id = -1;
6156a456 14930 }
465c120c
MR
14931 primary->pipe = pipe;
14932 primary->plane = pipe;
a9ff8714 14933 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
c59cb179 14934 primary->check_plane = intel_check_primary_plane;
465c120c
MR
14935 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
14936 primary->plane = !pipe;
14937
6c0fd451
DL
14938 if (INTEL_INFO(dev)->gen >= 9) {
14939 intel_primary_formats = skl_primary_formats;
14940 num_formats = ARRAY_SIZE(skl_primary_formats);
a8d201af
ML
14941
14942 primary->update_plane = skylake_update_primary_plane;
14943 primary->disable_plane = skylake_disable_primary_plane;
6e266956 14944 } else if (HAS_PCH_SPLIT(dev_priv)) {
a8d201af
ML
14945 intel_primary_formats = i965_primary_formats;
14946 num_formats = ARRAY_SIZE(i965_primary_formats);
14947
14948 primary->update_plane = ironlake_update_primary_plane;
14949 primary->disable_plane = i9xx_disable_primary_plane;
6c0fd451 14950 } else if (INTEL_INFO(dev)->gen >= 4) {
568db4f2
DL
14951 intel_primary_formats = i965_primary_formats;
14952 num_formats = ARRAY_SIZE(i965_primary_formats);
a8d201af
ML
14953
14954 primary->update_plane = i9xx_update_primary_plane;
14955 primary->disable_plane = i9xx_disable_primary_plane;
6c0fd451
DL
14956 } else {
14957 intel_primary_formats = i8xx_primary_formats;
14958 num_formats = ARRAY_SIZE(i8xx_primary_formats);
a8d201af
ML
14959
14960 primary->update_plane = i9xx_update_primary_plane;
14961 primary->disable_plane = i9xx_disable_primary_plane;
465c120c
MR
14962 }
14963
38573dc1
VS
14964 if (INTEL_INFO(dev)->gen >= 9)
14965 ret = drm_universal_plane_init(dev, &primary->base, 0,
14966 &intel_plane_funcs,
14967 intel_primary_formats, num_formats,
14968 DRM_PLANE_TYPE_PRIMARY,
14969 "plane 1%c", pipe_name(pipe));
9beb5fea 14970 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
38573dc1
VS
14971 ret = drm_universal_plane_init(dev, &primary->base, 0,
14972 &intel_plane_funcs,
14973 intel_primary_formats, num_formats,
14974 DRM_PLANE_TYPE_PRIMARY,
14975 "primary %c", pipe_name(pipe));
14976 else
14977 ret = drm_universal_plane_init(dev, &primary->base, 0,
14978 &intel_plane_funcs,
14979 intel_primary_formats, num_formats,
14980 DRM_PLANE_TYPE_PRIMARY,
14981 "plane %c", plane_name(primary->plane));
fca0ce2a
VS
14982 if (ret)
14983 goto fail;
48404c1e 14984
3b7a5119
SJ
14985 if (INTEL_INFO(dev)->gen >= 4)
14986 intel_create_rotation_property(dev, primary);
48404c1e 14987
ea2c67bb
MR
14988 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14989
465c120c 14990 return &primary->base;
fca0ce2a
VS
14991
14992fail:
14993 kfree(state);
14994 kfree(primary);
14995
14996 return NULL;
465c120c
MR
14997}
14998
3b7a5119
SJ
14999void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
15000{
15001 if (!dev->mode_config.rotation_property) {
31ad61e4
JL
15002 unsigned long flags = DRM_ROTATE_0 |
15003 DRM_ROTATE_180;
3b7a5119
SJ
15004
15005 if (INTEL_INFO(dev)->gen >= 9)
31ad61e4 15006 flags |= DRM_ROTATE_90 | DRM_ROTATE_270;
3b7a5119
SJ
15007
15008 dev->mode_config.rotation_property =
15009 drm_mode_create_rotation_property(dev, flags);
15010 }
15011 if (dev->mode_config.rotation_property)
15012 drm_object_attach_property(&plane->base.base,
15013 dev->mode_config.rotation_property,
15014 plane->base.state->rotation);
15015}
15016
3d7d6510 15017static int
852e787c 15018intel_check_cursor_plane(struct drm_plane *plane,
061e4b8d 15019 struct intel_crtc_state *crtc_state,
852e787c 15020 struct intel_plane_state *state)
3d7d6510 15021{
2b875c22 15022 struct drm_framebuffer *fb = state->base.fb;
757f9a3e 15023 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
b29ec92c 15024 enum pipe pipe = to_intel_plane(plane)->pipe;
757f9a3e
GP
15025 unsigned stride;
15026 int ret;
3d7d6510 15027
f8856a44
VS
15028 ret = drm_plane_helper_check_state(&state->base,
15029 &state->clip,
15030 DRM_PLANE_HELPER_NO_SCALING,
15031 DRM_PLANE_HELPER_NO_SCALING,
15032 true, true);
757f9a3e
GP
15033 if (ret)
15034 return ret;
15035
757f9a3e
GP
15036 /* if we want to turn off the cursor ignore width and height */
15037 if (!obj)
da20eabd 15038 return 0;
757f9a3e 15039
757f9a3e 15040 /* Check for which cursor types we support */
50a0bc90
TU
15041 if (!cursor_size_ok(to_i915(plane->dev), state->base.crtc_w,
15042 state->base.crtc_h)) {
ea2c67bb
MR
15043 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
15044 state->base.crtc_w, state->base.crtc_h);
757f9a3e
GP
15045 return -EINVAL;
15046 }
15047
ea2c67bb
MR
15048 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
15049 if (obj->base.size < stride * state->base.crtc_h) {
757f9a3e
GP
15050 DRM_DEBUG_KMS("buffer is too small\n");
15051 return -ENOMEM;
15052 }
15053
3a656b54 15054 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
757f9a3e 15055 DRM_DEBUG_KMS("cursor cannot be tiled\n");
da20eabd 15056 return -EINVAL;
32b7eeec
MR
15057 }
15058
b29ec92c
VS
15059 /*
15060 * There's something wrong with the cursor on CHV pipe C.
15061 * If it straddles the left edge of the screen then
15062 * moving it away from the edge or disabling it often
15063 * results in a pipe underrun, and often that can lead to
15064 * dead pipe (constant underrun reported, and it scans
15065 * out just a solid color). To recover from that, the
15066 * display power well must be turned off and on again.
15067 * Refuse the put the cursor into that compromised position.
15068 */
920a14b2 15069 if (IS_CHERRYVIEW(to_i915(plane->dev)) && pipe == PIPE_C &&
936e71e3 15070 state->base.visible && state->base.crtc_x < 0) {
b29ec92c
VS
15071 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
15072 return -EINVAL;
15073 }
15074
da20eabd 15075 return 0;
852e787c 15076}
3d7d6510 15077
a8ad0d8e
ML
15078static void
15079intel_disable_cursor_plane(struct drm_plane *plane,
7fabf5ef 15080 struct drm_crtc *crtc)
a8ad0d8e 15081{
f2858021
ML
15082 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
15083
15084 intel_crtc->cursor_addr = 0;
55a08b3f 15085 intel_crtc_update_cursor(crtc, NULL);
a8ad0d8e
ML
15086}
15087
f4a2cf29 15088static void
55a08b3f
ML
15089intel_update_cursor_plane(struct drm_plane *plane,
15090 const struct intel_crtc_state *crtc_state,
15091 const struct intel_plane_state *state)
852e787c 15092{
55a08b3f
ML
15093 struct drm_crtc *crtc = crtc_state->base.crtc;
15094 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ea2c67bb 15095 struct drm_device *dev = plane->dev;
2b875c22 15096 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
a912f12f 15097 uint32_t addr;
852e787c 15098
f4a2cf29 15099 if (!obj)
a912f12f 15100 addr = 0;
f4a2cf29 15101 else if (!INTEL_INFO(dev)->cursor_needs_physical)
058d88c4 15102 addr = i915_gem_object_ggtt_offset(obj, NULL);
f4a2cf29 15103 else
a912f12f 15104 addr = obj->phys_handle->busaddr;
852e787c 15105
a912f12f 15106 intel_crtc->cursor_addr = addr;
55a08b3f 15107 intel_crtc_update_cursor(crtc, state);
852e787c
GP
15108}
15109
3d7d6510
MR
15110static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
15111 int pipe)
15112{
fca0ce2a
VS
15113 struct intel_plane *cursor = NULL;
15114 struct intel_plane_state *state = NULL;
15115 int ret;
3d7d6510
MR
15116
15117 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
fca0ce2a
VS
15118 if (!cursor)
15119 goto fail;
3d7d6510 15120
8e7d688b 15121 state = intel_create_plane_state(&cursor->base);
fca0ce2a
VS
15122 if (!state)
15123 goto fail;
8e7d688b 15124 cursor->base.state = &state->base;
ea2c67bb 15125
3d7d6510
MR
15126 cursor->can_scale = false;
15127 cursor->max_downscale = 1;
15128 cursor->pipe = pipe;
15129 cursor->plane = pipe;
a9ff8714 15130 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
c59cb179 15131 cursor->check_plane = intel_check_cursor_plane;
55a08b3f 15132 cursor->update_plane = intel_update_cursor_plane;
a8ad0d8e 15133 cursor->disable_plane = intel_disable_cursor_plane;
3d7d6510 15134
fca0ce2a
VS
15135 ret = drm_universal_plane_init(dev, &cursor->base, 0,
15136 &intel_plane_funcs,
15137 intel_cursor_formats,
15138 ARRAY_SIZE(intel_cursor_formats),
38573dc1
VS
15139 DRM_PLANE_TYPE_CURSOR,
15140 "cursor %c", pipe_name(pipe));
fca0ce2a
VS
15141 if (ret)
15142 goto fail;
4398ad45
VS
15143
15144 if (INTEL_INFO(dev)->gen >= 4) {
15145 if (!dev->mode_config.rotation_property)
15146 dev->mode_config.rotation_property =
15147 drm_mode_create_rotation_property(dev,
31ad61e4
JL
15148 DRM_ROTATE_0 |
15149 DRM_ROTATE_180);
4398ad45
VS
15150 if (dev->mode_config.rotation_property)
15151 drm_object_attach_property(&cursor->base.base,
15152 dev->mode_config.rotation_property,
8e7d688b 15153 state->base.rotation);
4398ad45
VS
15154 }
15155
af99ceda
CK
15156 if (INTEL_INFO(dev)->gen >=9)
15157 state->scaler_id = -1;
15158
ea2c67bb
MR
15159 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
15160
3d7d6510 15161 return &cursor->base;
fca0ce2a
VS
15162
15163fail:
15164 kfree(state);
15165 kfree(cursor);
15166
15167 return NULL;
3d7d6510
MR
15168}
15169
549e2bfb
CK
15170static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
15171 struct intel_crtc_state *crtc_state)
15172{
15173 int i;
15174 struct intel_scaler *intel_scaler;
15175 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
15176
15177 for (i = 0; i < intel_crtc->num_scalers; i++) {
15178 intel_scaler = &scaler_state->scalers[i];
15179 intel_scaler->in_use = 0;
549e2bfb
CK
15180 intel_scaler->mode = PS_SCALER_MODE_DYN;
15181 }
15182
15183 scaler_state->scaler_id = -1;
15184}
15185
b358d0a6 15186static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 15187{
fac5e23e 15188 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 15189 struct intel_crtc *intel_crtc;
f5de6e07 15190 struct intel_crtc_state *crtc_state = NULL;
3d7d6510
MR
15191 struct drm_plane *primary = NULL;
15192 struct drm_plane *cursor = NULL;
8563b1e8 15193 int ret;
79e53945 15194
955382f3 15195 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
15196 if (intel_crtc == NULL)
15197 return;
15198
f5de6e07
ACO
15199 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
15200 if (!crtc_state)
15201 goto fail;
550acefd
ACO
15202 intel_crtc->config = crtc_state;
15203 intel_crtc->base.state = &crtc_state->base;
07878248 15204 crtc_state->base.crtc = &intel_crtc->base;
f5de6e07 15205
549e2bfb
CK
15206 /* initialize shared scalers */
15207 if (INTEL_INFO(dev)->gen >= 9) {
15208 if (pipe == PIPE_C)
15209 intel_crtc->num_scalers = 1;
15210 else
15211 intel_crtc->num_scalers = SKL_NUM_SCALERS;
15212
15213 skl_init_scalers(dev, intel_crtc, crtc_state);
15214 }
15215
465c120c 15216 primary = intel_primary_plane_create(dev, pipe);
3d7d6510
MR
15217 if (!primary)
15218 goto fail;
15219
15220 cursor = intel_cursor_plane_create(dev, pipe);
15221 if (!cursor)
15222 goto fail;
15223
465c120c 15224 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
4d5d72b7
VS
15225 cursor, &intel_crtc_funcs,
15226 "pipe %c", pipe_name(pipe));
3d7d6510
MR
15227 if (ret)
15228 goto fail;
79e53945 15229
1f1c2e24
VS
15230 /*
15231 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 15232 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 15233 */
80824003
JB
15234 intel_crtc->pipe = pipe;
15235 intel_crtc->plane = pipe;
3a77c4c4 15236 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 15237 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 15238 intel_crtc->plane = !pipe;
80824003
JB
15239 }
15240
4b0e333e
CW
15241 intel_crtc->cursor_base = ~0;
15242 intel_crtc->cursor_cntl = ~0;
dc41c154 15243 intel_crtc->cursor_size = ~0;
8d7849db 15244
852eb00d
VS
15245 intel_crtc->wm.cxsr_allowed = true;
15246
22fd0fab
JB
15247 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
15248 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
15249 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
15250 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
15251
79e53945 15252 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101 15253
8563b1e8
LL
15254 intel_color_init(&intel_crtc->base);
15255
87b6b101 15256 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
3d7d6510
MR
15257 return;
15258
15259fail:
69ae561f
VS
15260 intel_plane_destroy(primary);
15261 intel_plane_destroy(cursor);
f5de6e07 15262 kfree(crtc_state);
3d7d6510 15263 kfree(intel_crtc);
79e53945
JB
15264}
15265
752aa88a
JB
15266enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
15267{
15268 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 15269 struct drm_device *dev = connector->base.dev;
752aa88a 15270
51fd371b 15271 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 15272
d3babd3f 15273 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
15274 return INVALID_PIPE;
15275
15276 return to_intel_crtc(encoder->crtc)->pipe;
15277}
15278
08d7b3d1 15279int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 15280 struct drm_file *file)
08d7b3d1 15281{
08d7b3d1 15282 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 15283 struct drm_crtc *drmmode_crtc;
c05422d5 15284 struct intel_crtc *crtc;
08d7b3d1 15285
7707e653 15286 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
71240ed2 15287 if (!drmmode_crtc)
3f2c2057 15288 return -ENOENT;
08d7b3d1 15289
7707e653 15290 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 15291 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 15292
c05422d5 15293 return 0;
08d7b3d1
CW
15294}
15295
66a9278e 15296static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 15297{
66a9278e
DV
15298 struct drm_device *dev = encoder->base.dev;
15299 struct intel_encoder *source_encoder;
79e53945 15300 int index_mask = 0;
79e53945
JB
15301 int entry = 0;
15302
b2784e15 15303 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 15304 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
15305 index_mask |= (1 << entry);
15306
79e53945
JB
15307 entry++;
15308 }
4ef69c7a 15309
79e53945
JB
15310 return index_mask;
15311}
15312
4d302442
CW
15313static bool has_edp_a(struct drm_device *dev)
15314{
fac5e23e 15315 struct drm_i915_private *dev_priv = to_i915(dev);
4d302442
CW
15316
15317 if (!IS_MOBILE(dev))
15318 return false;
15319
15320 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
15321 return false;
15322
e3589908 15323 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
15324 return false;
15325
15326 return true;
15327}
15328
84b4e042
JB
15329static bool intel_crt_present(struct drm_device *dev)
15330{
fac5e23e 15331 struct drm_i915_private *dev_priv = to_i915(dev);
84b4e042 15332
884497ed
DL
15333 if (INTEL_INFO(dev)->gen >= 9)
15334 return false;
15335
50a0bc90 15336 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
84b4e042
JB
15337 return false;
15338
920a14b2 15339 if (IS_CHERRYVIEW(dev_priv))
84b4e042
JB
15340 return false;
15341
4f8036a2
TU
15342 if (HAS_PCH_LPT_H(dev_priv) &&
15343 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
65e472e4
VS
15344 return false;
15345
70ac54d0 15346 /* DDI E can't be used if DDI A requires 4 lanes */
4f8036a2 15347 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
70ac54d0
VS
15348 return false;
15349
e4abb733 15350 if (!dev_priv->vbt.int_crt_support)
84b4e042
JB
15351 return false;
15352
15353 return true;
15354}
15355
8090ba8c
ID
15356void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
15357{
15358 int pps_num;
15359 int pps_idx;
15360
15361 if (HAS_DDI(dev_priv))
15362 return;
15363 /*
15364 * This w/a is needed at least on CPT/PPT, but to be sure apply it
15365 * everywhere where registers can be write protected.
15366 */
15367 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15368 pps_num = 2;
15369 else
15370 pps_num = 1;
15371
15372 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
15373 u32 val = I915_READ(PP_CONTROL(pps_idx));
15374
15375 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
15376 I915_WRITE(PP_CONTROL(pps_idx), val);
15377 }
15378}
15379
44cb734c
ID
15380static void intel_pps_init(struct drm_i915_private *dev_priv)
15381{
15382 if (HAS_PCH_SPLIT(dev_priv) || IS_BROXTON(dev_priv))
15383 dev_priv->pps_mmio_base = PCH_PPS_BASE;
15384 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15385 dev_priv->pps_mmio_base = VLV_PPS_BASE;
15386 else
15387 dev_priv->pps_mmio_base = PPS_BASE;
8090ba8c
ID
15388
15389 intel_pps_unlock_regs_wa(dev_priv);
44cb734c
ID
15390}
15391
79e53945
JB
15392static void intel_setup_outputs(struct drm_device *dev)
15393{
fac5e23e 15394 struct drm_i915_private *dev_priv = to_i915(dev);
4ef69c7a 15395 struct intel_encoder *encoder;
cb0953d7 15396 bool dpd_is_edp = false;
79e53945 15397
44cb734c
ID
15398 intel_pps_init(dev_priv);
15399
97a824e1
ID
15400 /*
15401 * intel_edp_init_connector() depends on this completing first, to
15402 * prevent the registeration of both eDP and LVDS and the incorrect
15403 * sharing of the PPS.
15404 */
c9093354 15405 intel_lvds_init(dev);
79e53945 15406
84b4e042 15407 if (intel_crt_present(dev))
79935fca 15408 intel_crt_init(dev);
cb0953d7 15409
e2d214ae 15410 if (IS_BROXTON(dev_priv)) {
c776eb2e
VK
15411 /*
15412 * FIXME: Broxton doesn't support port detection via the
15413 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
15414 * detect the ports.
15415 */
15416 intel_ddi_init(dev, PORT_A);
15417 intel_ddi_init(dev, PORT_B);
15418 intel_ddi_init(dev, PORT_C);
c6c794a2
SS
15419
15420 intel_dsi_init(dev);
4f8036a2 15421 } else if (HAS_DDI(dev_priv)) {
0e72a5b5
ED
15422 int found;
15423
de31facd
JB
15424 /*
15425 * Haswell uses DDI functions to detect digital outputs.
15426 * On SKL pre-D0 the strap isn't connected, so we assume
15427 * it's there.
15428 */
77179400 15429 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
de31facd 15430 /* WaIgnoreDDIAStrap: skl */
0853723b 15431 if (found || IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
0e72a5b5
ED
15432 intel_ddi_init(dev, PORT_A);
15433
15434 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
15435 * register */
15436 found = I915_READ(SFUSE_STRAP);
15437
15438 if (found & SFUSE_STRAP_DDIB_DETECTED)
15439 intel_ddi_init(dev, PORT_B);
15440 if (found & SFUSE_STRAP_DDIC_DETECTED)
15441 intel_ddi_init(dev, PORT_C);
15442 if (found & SFUSE_STRAP_DDID_DETECTED)
15443 intel_ddi_init(dev, PORT_D);
2800e4c2
RV
15444 /*
15445 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
15446 */
0853723b 15447 if ((IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) &&
2800e4c2
RV
15448 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
15449 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
15450 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
15451 intel_ddi_init(dev, PORT_E);
15452
6e266956 15453 } else if (HAS_PCH_SPLIT(dev_priv)) {
cb0953d7 15454 int found;
5d8a7752 15455 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
15456
15457 if (has_edp_a(dev))
15458 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 15459
dc0fa718 15460 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 15461 /* PCH SDVOB multiplex with HDMIB */
2a5c0832 15462 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
30ad48b7 15463 if (!found)
e2debe91 15464 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 15465 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 15466 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
15467 }
15468
dc0fa718 15469 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 15470 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 15471
dc0fa718 15472 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 15473 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 15474
5eb08b69 15475 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 15476 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 15477
270b3042 15478 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 15479 intel_dp_init(dev, PCH_DP_D, PORT_D);
920a14b2 15480 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
22f35042 15481 bool has_edp, has_port;
457c52d8 15482
e17ac6db
VS
15483 /*
15484 * The DP_DETECTED bit is the latched state of the DDC
15485 * SDA pin at boot. However since eDP doesn't require DDC
15486 * (no way to plug in a DP->HDMI dongle) the DDC pins for
15487 * eDP ports may have been muxed to an alternate function.
15488 * Thus we can't rely on the DP_DETECTED bit alone to detect
15489 * eDP ports. Consult the VBT as well as DP_DETECTED to
15490 * detect eDP ports.
22f35042
VS
15491 *
15492 * Sadly the straps seem to be missing sometimes even for HDMI
15493 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
15494 * and VBT for the presence of the port. Additionally we can't
15495 * trust the port type the VBT declares as we've seen at least
15496 * HDMI ports that the VBT claim are DP or eDP.
e17ac6db 15497 */
457c52d8 15498 has_edp = intel_dp_is_edp(dev, PORT_B);
22f35042
VS
15499 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
15500 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
457c52d8 15501 has_edp &= intel_dp_init(dev, VLV_DP_B, PORT_B);
22f35042 15502 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
e66eb81d 15503 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
585a94b8 15504
457c52d8 15505 has_edp = intel_dp_is_edp(dev, PORT_C);
22f35042
VS
15506 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
15507 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
457c52d8 15508 has_edp &= intel_dp_init(dev, VLV_DP_C, PORT_C);
22f35042 15509 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
e66eb81d 15510 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
19c03924 15511
920a14b2 15512 if (IS_CHERRYVIEW(dev_priv)) {
22f35042
VS
15513 /*
15514 * eDP not supported on port D,
15515 * so no need to worry about it
15516 */
15517 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
15518 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
e66eb81d 15519 intel_dp_init(dev, CHV_DP_D, PORT_D);
22f35042
VS
15520 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
15521 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
9418c1f1
VS
15522 }
15523
3cfca973 15524 intel_dsi_init(dev);
09da55dc 15525 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
27185ae1 15526 bool found = false;
7d57382e 15527
e2debe91 15528 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 15529 DRM_DEBUG_KMS("probing SDVOB\n");
2a5c0832 15530 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
9beb5fea 15531 if (!found && IS_G4X(dev_priv)) {
b01f2c3a 15532 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 15533 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 15534 }
27185ae1 15535
9beb5fea 15536 if (!found && IS_G4X(dev_priv))
ab9d7c30 15537 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 15538 }
13520b05
KH
15539
15540 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 15541
e2debe91 15542 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 15543 DRM_DEBUG_KMS("probing SDVOC\n");
2a5c0832 15544 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
b01f2c3a 15545 }
27185ae1 15546
e2debe91 15547 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 15548
9beb5fea 15549 if (IS_G4X(dev_priv)) {
b01f2c3a 15550 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 15551 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 15552 }
9beb5fea 15553 if (IS_G4X(dev_priv))
ab9d7c30 15554 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 15555 }
27185ae1 15556
9beb5fea 15557 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 15558 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 15559 } else if (IS_GEN2(dev))
79e53945
JB
15560 intel_dvo_init(dev);
15561
103a196f 15562 if (SUPPORTS_TV(dev))
79e53945
JB
15563 intel_tv_init(dev);
15564
0bc12bcb 15565 intel_psr_init(dev);
7c8f8a70 15566
b2784e15 15567 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
15568 encoder->base.possible_crtcs = encoder->crtc_mask;
15569 encoder->base.possible_clones =
66a9278e 15570 intel_encoder_clones(encoder);
79e53945 15571 }
47356eb6 15572
dde86e2d 15573 intel_init_pch_refclk(dev);
270b3042
DV
15574
15575 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
15576}
15577
15578static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
15579{
60a5ca01 15580 struct drm_device *dev = fb->dev;
79e53945 15581 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 15582
ef2d633e 15583 drm_framebuffer_cleanup(fb);
60a5ca01 15584 mutex_lock(&dev->struct_mutex);
ef2d633e 15585 WARN_ON(!intel_fb->obj->framebuffer_references--);
f8c417cd 15586 i915_gem_object_put(intel_fb->obj);
60a5ca01 15587 mutex_unlock(&dev->struct_mutex);
79e53945
JB
15588 kfree(intel_fb);
15589}
15590
15591static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 15592 struct drm_file *file,
79e53945
JB
15593 unsigned int *handle)
15594{
15595 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 15596 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 15597
cc917ab4
CW
15598 if (obj->userptr.mm) {
15599 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
15600 return -EINVAL;
15601 }
15602
05394f39 15603 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
15604}
15605
86c98588
RV
15606static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
15607 struct drm_file *file,
15608 unsigned flags, unsigned color,
15609 struct drm_clip_rect *clips,
15610 unsigned num_clips)
15611{
15612 struct drm_device *dev = fb->dev;
15613 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
15614 struct drm_i915_gem_object *obj = intel_fb->obj;
15615
15616 mutex_lock(&dev->struct_mutex);
74b4ea1e 15617 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
86c98588
RV
15618 mutex_unlock(&dev->struct_mutex);
15619
15620 return 0;
15621}
15622
79e53945
JB
15623static const struct drm_framebuffer_funcs intel_fb_funcs = {
15624 .destroy = intel_user_framebuffer_destroy,
15625 .create_handle = intel_user_framebuffer_create_handle,
86c98588 15626 .dirty = intel_user_framebuffer_dirty,
79e53945
JB
15627};
15628
b321803d 15629static
920a14b2
TU
15630u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
15631 uint64_t fb_modifier, uint32_t pixel_format)
b321803d 15632{
920a14b2 15633 u32 gen = INTEL_INFO(dev_priv)->gen;
b321803d
DL
15634
15635 if (gen >= 9) {
ac484963
VS
15636 int cpp = drm_format_plane_cpp(pixel_format, 0);
15637
b321803d
DL
15638 /* "The stride in bytes must not exceed the of the size of 8K
15639 * pixels and 32K bytes."
15640 */
ac484963 15641 return min(8192 * cpp, 32768);
920a14b2
TU
15642 } else if (gen >= 5 && !IS_VALLEYVIEW(dev_priv) &&
15643 !IS_CHERRYVIEW(dev_priv)) {
b321803d
DL
15644 return 32*1024;
15645 } else if (gen >= 4) {
15646 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
15647 return 16*1024;
15648 else
15649 return 32*1024;
15650 } else if (gen >= 3) {
15651 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
15652 return 8*1024;
15653 else
15654 return 16*1024;
15655 } else {
15656 /* XXX DSPC is limited to 4k tiled */
15657 return 8*1024;
15658 }
15659}
15660
b5ea642a
DV
15661static int intel_framebuffer_init(struct drm_device *dev,
15662 struct intel_framebuffer *intel_fb,
15663 struct drm_mode_fb_cmd2 *mode_cmd,
15664 struct drm_i915_gem_object *obj)
79e53945 15665{
7b49f948 15666 struct drm_i915_private *dev_priv = to_i915(dev);
c2ff7370 15667 unsigned int tiling = i915_gem_object_get_tiling(obj);
79e53945 15668 int ret;
b321803d 15669 u32 pitch_limit, stride_alignment;
d3828147 15670 char *format_name;
79e53945 15671
dd4916c5
DV
15672 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
15673
2a80eada 15674 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
c2ff7370
VS
15675 /*
15676 * If there's a fence, enforce that
15677 * the fb modifier and tiling mode match.
15678 */
15679 if (tiling != I915_TILING_NONE &&
15680 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
2a80eada
DV
15681 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
15682 return -EINVAL;
15683 }
15684 } else {
c2ff7370 15685 if (tiling == I915_TILING_X) {
2a80eada 15686 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
c2ff7370 15687 } else if (tiling == I915_TILING_Y) {
2a80eada
DV
15688 DRM_DEBUG("No Y tiling for legacy addfb\n");
15689 return -EINVAL;
15690 }
15691 }
15692
9a8f0a12
TU
15693 /* Passed in modifier sanity checking. */
15694 switch (mode_cmd->modifier[0]) {
15695 case I915_FORMAT_MOD_Y_TILED:
15696 case I915_FORMAT_MOD_Yf_TILED:
15697 if (INTEL_INFO(dev)->gen < 9) {
15698 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
15699 mode_cmd->modifier[0]);
15700 return -EINVAL;
15701 }
15702 case DRM_FORMAT_MOD_NONE:
15703 case I915_FORMAT_MOD_X_TILED:
15704 break;
15705 default:
c0f40428
JB
15706 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
15707 mode_cmd->modifier[0]);
57cd6508 15708 return -EINVAL;
c16ed4be 15709 }
57cd6508 15710
c2ff7370
VS
15711 /*
15712 * gen2/3 display engine uses the fence if present,
15713 * so the tiling mode must match the fb modifier exactly.
15714 */
15715 if (INTEL_INFO(dev_priv)->gen < 4 &&
15716 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
15717 DRM_DEBUG("tiling_mode must match fb modifier exactly on gen2/3\n");
15718 return -EINVAL;
15719 }
15720
7b49f948
VS
15721 stride_alignment = intel_fb_stride_alignment(dev_priv,
15722 mode_cmd->modifier[0],
b321803d
DL
15723 mode_cmd->pixel_format);
15724 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
15725 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
15726 mode_cmd->pitches[0], stride_alignment);
57cd6508 15727 return -EINVAL;
c16ed4be 15728 }
57cd6508 15729
920a14b2 15730 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
b321803d 15731 mode_cmd->pixel_format);
a35cdaa0 15732 if (mode_cmd->pitches[0] > pitch_limit) {
b321803d
DL
15733 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
15734 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
2a80eada 15735 "tiled" : "linear",
a35cdaa0 15736 mode_cmd->pitches[0], pitch_limit);
5d7bd705 15737 return -EINVAL;
c16ed4be 15738 }
5d7bd705 15739
c2ff7370
VS
15740 /*
15741 * If there's a fence, enforce that
15742 * the fb pitch and fence stride match.
15743 */
15744 if (tiling != I915_TILING_NONE &&
3e510a8e 15745 mode_cmd->pitches[0] != i915_gem_object_get_stride(obj)) {
c16ed4be 15746 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
3e510a8e
CW
15747 mode_cmd->pitches[0],
15748 i915_gem_object_get_stride(obj));
5d7bd705 15749 return -EINVAL;
c16ed4be 15750 }
5d7bd705 15751
57779d06 15752 /* Reject formats not supported by any plane early. */
308e5bcb 15753 switch (mode_cmd->pixel_format) {
57779d06 15754 case DRM_FORMAT_C8:
04b3924d
VS
15755 case DRM_FORMAT_RGB565:
15756 case DRM_FORMAT_XRGB8888:
15757 case DRM_FORMAT_ARGB8888:
57779d06
VS
15758 break;
15759 case DRM_FORMAT_XRGB1555:
c16ed4be 15760 if (INTEL_INFO(dev)->gen > 3) {
90844f00
EE
15761 format_name = drm_get_format_name(mode_cmd->pixel_format);
15762 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15763 kfree(format_name);
57779d06 15764 return -EINVAL;
c16ed4be 15765 }
57779d06 15766 break;
57779d06 15767 case DRM_FORMAT_ABGR8888:
920a14b2 15768 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
666a4537 15769 INTEL_INFO(dev)->gen < 9) {
90844f00
EE
15770 format_name = drm_get_format_name(mode_cmd->pixel_format);
15771 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15772 kfree(format_name);
6c0fd451
DL
15773 return -EINVAL;
15774 }
15775 break;
15776 case DRM_FORMAT_XBGR8888:
04b3924d 15777 case DRM_FORMAT_XRGB2101010:
57779d06 15778 case DRM_FORMAT_XBGR2101010:
c16ed4be 15779 if (INTEL_INFO(dev)->gen < 4) {
90844f00
EE
15780 format_name = drm_get_format_name(mode_cmd->pixel_format);
15781 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15782 kfree(format_name);
57779d06 15783 return -EINVAL;
c16ed4be 15784 }
b5626747 15785 break;
7531208b 15786 case DRM_FORMAT_ABGR2101010:
920a14b2 15787 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
90844f00
EE
15788 format_name = drm_get_format_name(mode_cmd->pixel_format);
15789 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15790 kfree(format_name);
7531208b
DL
15791 return -EINVAL;
15792 }
15793 break;
04b3924d
VS
15794 case DRM_FORMAT_YUYV:
15795 case DRM_FORMAT_UYVY:
15796 case DRM_FORMAT_YVYU:
15797 case DRM_FORMAT_VYUY:
c16ed4be 15798 if (INTEL_INFO(dev)->gen < 5) {
90844f00
EE
15799 format_name = drm_get_format_name(mode_cmd->pixel_format);
15800 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15801 kfree(format_name);
57779d06 15802 return -EINVAL;
c16ed4be 15803 }
57cd6508
CW
15804 break;
15805 default:
90844f00
EE
15806 format_name = drm_get_format_name(mode_cmd->pixel_format);
15807 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15808 kfree(format_name);
57cd6508
CW
15809 return -EINVAL;
15810 }
15811
90f9a336
VS
15812 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
15813 if (mode_cmd->offsets[0] != 0)
15814 return -EINVAL;
15815
c7d73f6a
DV
15816 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
15817 intel_fb->obj = obj;
15818
6687c906
VS
15819 ret = intel_fill_fb_info(dev_priv, &intel_fb->base);
15820 if (ret)
15821 return ret;
2d7a215f 15822
79e53945
JB
15823 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
15824 if (ret) {
15825 DRM_ERROR("framebuffer init failed %d\n", ret);
15826 return ret;
15827 }
15828
0b05e1e0
VS
15829 intel_fb->obj->framebuffer_references++;
15830
79e53945
JB
15831 return 0;
15832}
15833
79e53945
JB
15834static struct drm_framebuffer *
15835intel_user_framebuffer_create(struct drm_device *dev,
15836 struct drm_file *filp,
1eb83451 15837 const struct drm_mode_fb_cmd2 *user_mode_cmd)
79e53945 15838{
dcb1394e 15839 struct drm_framebuffer *fb;
05394f39 15840 struct drm_i915_gem_object *obj;
76dc3769 15841 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
79e53945 15842
03ac0642
CW
15843 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
15844 if (!obj)
cce13ff7 15845 return ERR_PTR(-ENOENT);
79e53945 15846
92907cbb 15847 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
dcb1394e 15848 if (IS_ERR(fb))
34911fd3 15849 i915_gem_object_put_unlocked(obj);
dcb1394e
LW
15850
15851 return fb;
79e53945
JB
15852}
15853
79e53945 15854static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 15855 .fb_create = intel_user_framebuffer_create,
0632fef6 15856 .output_poll_changed = intel_fbdev_output_poll_changed,
5ee67f1c
MR
15857 .atomic_check = intel_atomic_check,
15858 .atomic_commit = intel_atomic_commit,
de419ab6
ML
15859 .atomic_state_alloc = intel_atomic_state_alloc,
15860 .atomic_state_clear = intel_atomic_state_clear,
79e53945
JB
15861};
15862
88212941
ID
15863/**
15864 * intel_init_display_hooks - initialize the display modesetting hooks
15865 * @dev_priv: device private
15866 */
15867void intel_init_display_hooks(struct drm_i915_private *dev_priv)
e70236a8 15868{
88212941 15869 if (INTEL_INFO(dev_priv)->gen >= 9) {
bc8d7dff 15870 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
15871 dev_priv->display.get_initial_plane_config =
15872 skylake_get_initial_plane_config;
bc8d7dff
DL
15873 dev_priv->display.crtc_compute_clock =
15874 haswell_crtc_compute_clock;
15875 dev_priv->display.crtc_enable = haswell_crtc_enable;
15876 dev_priv->display.crtc_disable = haswell_crtc_disable;
88212941 15877 } else if (HAS_DDI(dev_priv)) {
0e8ffe1b 15878 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
15879 dev_priv->display.get_initial_plane_config =
15880 ironlake_get_initial_plane_config;
797d0259
ACO
15881 dev_priv->display.crtc_compute_clock =
15882 haswell_crtc_compute_clock;
4f771f10
PZ
15883 dev_priv->display.crtc_enable = haswell_crtc_enable;
15884 dev_priv->display.crtc_disable = haswell_crtc_disable;
88212941 15885 } else if (HAS_PCH_SPLIT(dev_priv)) {
0e8ffe1b 15886 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
5724dbd1
DL
15887 dev_priv->display.get_initial_plane_config =
15888 ironlake_get_initial_plane_config;
3fb37703
ACO
15889 dev_priv->display.crtc_compute_clock =
15890 ironlake_crtc_compute_clock;
76e5a89c
DV
15891 dev_priv->display.crtc_enable = ironlake_crtc_enable;
15892 dev_priv->display.crtc_disable = ironlake_crtc_disable;
65b3d6a9 15893 } else if (IS_CHERRYVIEW(dev_priv)) {
89b667f8 15894 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
15895 dev_priv->display.get_initial_plane_config =
15896 i9xx_get_initial_plane_config;
65b3d6a9
ACO
15897 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
15898 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15899 dev_priv->display.crtc_disable = i9xx_crtc_disable;
15900 } else if (IS_VALLEYVIEW(dev_priv)) {
15901 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15902 dev_priv->display.get_initial_plane_config =
15903 i9xx_get_initial_plane_config;
15904 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
89b667f8
JB
15905 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15906 dev_priv->display.crtc_disable = i9xx_crtc_disable;
19ec6693
ACO
15907 } else if (IS_G4X(dev_priv)) {
15908 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15909 dev_priv->display.get_initial_plane_config =
15910 i9xx_get_initial_plane_config;
15911 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
15912 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15913 dev_priv->display.crtc_disable = i9xx_crtc_disable;
70e8aa21
ACO
15914 } else if (IS_PINEVIEW(dev_priv)) {
15915 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15916 dev_priv->display.get_initial_plane_config =
15917 i9xx_get_initial_plane_config;
15918 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
15919 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15920 dev_priv->display.crtc_disable = i9xx_crtc_disable;
81c97f52 15921 } else if (!IS_GEN2(dev_priv)) {
0e8ffe1b 15922 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
15923 dev_priv->display.get_initial_plane_config =
15924 i9xx_get_initial_plane_config;
d6dfee7a 15925 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
15926 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15927 dev_priv->display.crtc_disable = i9xx_crtc_disable;
81c97f52
ACO
15928 } else {
15929 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15930 dev_priv->display.get_initial_plane_config =
15931 i9xx_get_initial_plane_config;
15932 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
15933 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15934 dev_priv->display.crtc_disable = i9xx_crtc_disable;
f564048e 15935 }
e70236a8 15936
e70236a8 15937 /* Returns the core display clock speed */
88212941 15938 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
1652d19e
VS
15939 dev_priv->display.get_display_clock_speed =
15940 skylake_get_display_clock_speed;
88212941 15941 else if (IS_BROXTON(dev_priv))
acd3f3d3
BP
15942 dev_priv->display.get_display_clock_speed =
15943 broxton_get_display_clock_speed;
88212941 15944 else if (IS_BROADWELL(dev_priv))
1652d19e
VS
15945 dev_priv->display.get_display_clock_speed =
15946 broadwell_get_display_clock_speed;
88212941 15947 else if (IS_HASWELL(dev_priv))
1652d19e
VS
15948 dev_priv->display.get_display_clock_speed =
15949 haswell_get_display_clock_speed;
88212941 15950 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
25eb05fc
JB
15951 dev_priv->display.get_display_clock_speed =
15952 valleyview_get_display_clock_speed;
88212941 15953 else if (IS_GEN5(dev_priv))
b37a6434
VS
15954 dev_priv->display.get_display_clock_speed =
15955 ilk_get_display_clock_speed;
88212941
ID
15956 else if (IS_I945G(dev_priv) || IS_BROADWATER(dev_priv) ||
15957 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
e70236a8
JB
15958 dev_priv->display.get_display_clock_speed =
15959 i945_get_display_clock_speed;
88212941 15960 else if (IS_GM45(dev_priv))
34edce2f
VS
15961 dev_priv->display.get_display_clock_speed =
15962 gm45_get_display_clock_speed;
88212941 15963 else if (IS_CRESTLINE(dev_priv))
34edce2f
VS
15964 dev_priv->display.get_display_clock_speed =
15965 i965gm_get_display_clock_speed;
88212941 15966 else if (IS_PINEVIEW(dev_priv))
34edce2f
VS
15967 dev_priv->display.get_display_clock_speed =
15968 pnv_get_display_clock_speed;
88212941 15969 else if (IS_G33(dev_priv) || IS_G4X(dev_priv))
34edce2f
VS
15970 dev_priv->display.get_display_clock_speed =
15971 g33_get_display_clock_speed;
88212941 15972 else if (IS_I915G(dev_priv))
e70236a8
JB
15973 dev_priv->display.get_display_clock_speed =
15974 i915_get_display_clock_speed;
88212941 15975 else if (IS_I945GM(dev_priv) || IS_845G(dev_priv))
e70236a8
JB
15976 dev_priv->display.get_display_clock_speed =
15977 i9xx_misc_get_display_clock_speed;
88212941 15978 else if (IS_I915GM(dev_priv))
e70236a8
JB
15979 dev_priv->display.get_display_clock_speed =
15980 i915gm_get_display_clock_speed;
88212941 15981 else if (IS_I865G(dev_priv))
e70236a8
JB
15982 dev_priv->display.get_display_clock_speed =
15983 i865_get_display_clock_speed;
88212941 15984 else if (IS_I85X(dev_priv))
e70236a8 15985 dev_priv->display.get_display_clock_speed =
1b1d2716 15986 i85x_get_display_clock_speed;
623e01e5 15987 else { /* 830 */
88212941 15988 WARN(!IS_I830(dev_priv), "Unknown platform. Assuming 133 MHz CDCLK\n");
e70236a8
JB
15989 dev_priv->display.get_display_clock_speed =
15990 i830_get_display_clock_speed;
623e01e5 15991 }
e70236a8 15992
88212941 15993 if (IS_GEN5(dev_priv)) {
3bb11b53 15994 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
88212941 15995 } else if (IS_GEN6(dev_priv)) {
3bb11b53 15996 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
88212941 15997 } else if (IS_IVYBRIDGE(dev_priv)) {
3bb11b53
SJ
15998 /* FIXME: detect B0+ stepping and use auto training */
15999 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
88212941 16000 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3bb11b53 16001 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
445e780b
VS
16002 }
16003
16004 if (IS_BROADWELL(dev_priv)) {
16005 dev_priv->display.modeset_commit_cdclk =
16006 broadwell_modeset_commit_cdclk;
16007 dev_priv->display.modeset_calc_cdclk =
16008 broadwell_modeset_calc_cdclk;
88212941 16009 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
27c329ed
ML
16010 dev_priv->display.modeset_commit_cdclk =
16011 valleyview_modeset_commit_cdclk;
16012 dev_priv->display.modeset_calc_cdclk =
16013 valleyview_modeset_calc_cdclk;
88212941 16014 } else if (IS_BROXTON(dev_priv)) {
27c329ed 16015 dev_priv->display.modeset_commit_cdclk =
324513c0 16016 bxt_modeset_commit_cdclk;
27c329ed 16017 dev_priv->display.modeset_calc_cdclk =
324513c0 16018 bxt_modeset_calc_cdclk;
c89e39f3
CT
16019 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
16020 dev_priv->display.modeset_commit_cdclk =
16021 skl_modeset_commit_cdclk;
16022 dev_priv->display.modeset_calc_cdclk =
16023 skl_modeset_calc_cdclk;
e70236a8 16024 }
5a21b665 16025
27082493
L
16026 if (dev_priv->info.gen >= 9)
16027 dev_priv->display.update_crtcs = skl_update_crtcs;
16028 else
16029 dev_priv->display.update_crtcs = intel_update_crtcs;
16030
5a21b665
DV
16031 switch (INTEL_INFO(dev_priv)->gen) {
16032 case 2:
16033 dev_priv->display.queue_flip = intel_gen2_queue_flip;
16034 break;
16035
16036 case 3:
16037 dev_priv->display.queue_flip = intel_gen3_queue_flip;
16038 break;
16039
16040 case 4:
16041 case 5:
16042 dev_priv->display.queue_flip = intel_gen4_queue_flip;
16043 break;
16044
16045 case 6:
16046 dev_priv->display.queue_flip = intel_gen6_queue_flip;
16047 break;
16048 case 7:
16049 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
16050 dev_priv->display.queue_flip = intel_gen7_queue_flip;
16051 break;
16052 case 9:
16053 /* Drop through - unsupported since execlist only. */
16054 default:
16055 /* Default just returns -ENODEV to indicate unsupported */
16056 dev_priv->display.queue_flip = intel_default_queue_flip;
16057 }
e70236a8
JB
16058}
16059
b690e96c
JB
16060/*
16061 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
16062 * resume, or other times. This quirk makes sure that's the case for
16063 * affected systems.
16064 */
0206e353 16065static void quirk_pipea_force(struct drm_device *dev)
b690e96c 16066{
fac5e23e 16067 struct drm_i915_private *dev_priv = to_i915(dev);
b690e96c
JB
16068
16069 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 16070 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
16071}
16072
b6b5d049
VS
16073static void quirk_pipeb_force(struct drm_device *dev)
16074{
fac5e23e 16075 struct drm_i915_private *dev_priv = to_i915(dev);
b6b5d049
VS
16076
16077 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
16078 DRM_INFO("applying pipe b force quirk\n");
16079}
16080
435793df
KP
16081/*
16082 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
16083 */
16084static void quirk_ssc_force_disable(struct drm_device *dev)
16085{
fac5e23e 16086 struct drm_i915_private *dev_priv = to_i915(dev);
435793df 16087 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 16088 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
16089}
16090
4dca20ef 16091/*
5a15ab5b
CE
16092 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
16093 * brightness value
4dca20ef
CE
16094 */
16095static void quirk_invert_brightness(struct drm_device *dev)
16096{
fac5e23e 16097 struct drm_i915_private *dev_priv = to_i915(dev);
4dca20ef 16098 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 16099 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
16100}
16101
9c72cc6f
SD
16102/* Some VBT's incorrectly indicate no backlight is present */
16103static void quirk_backlight_present(struct drm_device *dev)
16104{
fac5e23e 16105 struct drm_i915_private *dev_priv = to_i915(dev);
9c72cc6f
SD
16106 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
16107 DRM_INFO("applying backlight present quirk\n");
16108}
16109
b690e96c
JB
16110struct intel_quirk {
16111 int device;
16112 int subsystem_vendor;
16113 int subsystem_device;
16114 void (*hook)(struct drm_device *dev);
16115};
16116
5f85f176
EE
16117/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
16118struct intel_dmi_quirk {
16119 void (*hook)(struct drm_device *dev);
16120 const struct dmi_system_id (*dmi_id_list)[];
16121};
16122
16123static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
16124{
16125 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
16126 return 1;
16127}
16128
16129static const struct intel_dmi_quirk intel_dmi_quirks[] = {
16130 {
16131 .dmi_id_list = &(const struct dmi_system_id[]) {
16132 {
16133 .callback = intel_dmi_reverse_brightness,
16134 .ident = "NCR Corporation",
16135 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
16136 DMI_MATCH(DMI_PRODUCT_NAME, ""),
16137 },
16138 },
16139 { } /* terminating entry */
16140 },
16141 .hook = quirk_invert_brightness,
16142 },
16143};
16144
c43b5634 16145static struct intel_quirk intel_quirks[] = {
b690e96c
JB
16146 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
16147 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
16148
b690e96c
JB
16149 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
16150 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
16151
5f080c0f
VS
16152 /* 830 needs to leave pipe A & dpll A up */
16153 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
16154
b6b5d049
VS
16155 /* 830 needs to leave pipe B & dpll B up */
16156 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
16157
435793df
KP
16158 /* Lenovo U160 cannot use SSC on LVDS */
16159 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
16160
16161 /* Sony Vaio Y cannot use SSC on LVDS */
16162 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 16163
be505f64
AH
16164 /* Acer Aspire 5734Z must invert backlight brightness */
16165 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
16166
16167 /* Acer/eMachines G725 */
16168 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
16169
16170 /* Acer/eMachines e725 */
16171 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
16172
16173 /* Acer/Packard Bell NCL20 */
16174 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
16175
16176 /* Acer Aspire 4736Z */
16177 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
16178
16179 /* Acer Aspire 5336 */
16180 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
16181
16182 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
16183 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 16184
dfb3d47b
SD
16185 /* Acer C720 Chromebook (Core i3 4005U) */
16186 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
16187
b2a9601c 16188 /* Apple Macbook 2,1 (Core 2 T7400) */
16189 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
16190
1b9448b0
JN
16191 /* Apple Macbook 4,1 */
16192 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
16193
d4967d8c
SD
16194 /* Toshiba CB35 Chromebook (Celeron 2955U) */
16195 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
16196
16197 /* HP Chromebook 14 (Celeron 2955U) */
16198 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
cf6f0af9
JN
16199
16200 /* Dell Chromebook 11 */
16201 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
9be64eee
JN
16202
16203 /* Dell Chromebook 11 (2015 version) */
16204 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
b690e96c
JB
16205};
16206
16207static void intel_init_quirks(struct drm_device *dev)
16208{
16209 struct pci_dev *d = dev->pdev;
16210 int i;
16211
16212 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
16213 struct intel_quirk *q = &intel_quirks[i];
16214
16215 if (d->device == q->device &&
16216 (d->subsystem_vendor == q->subsystem_vendor ||
16217 q->subsystem_vendor == PCI_ANY_ID) &&
16218 (d->subsystem_device == q->subsystem_device ||
16219 q->subsystem_device == PCI_ANY_ID))
16220 q->hook(dev);
16221 }
5f85f176
EE
16222 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
16223 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
16224 intel_dmi_quirks[i].hook(dev);
16225 }
b690e96c
JB
16226}
16227
9cce37f4
JB
16228/* Disable the VGA plane that we never use */
16229static void i915_disable_vga(struct drm_device *dev)
16230{
fac5e23e 16231 struct drm_i915_private *dev_priv = to_i915(dev);
52a05c30 16232 struct pci_dev *pdev = dev_priv->drm.pdev;
9cce37f4 16233 u8 sr1;
920a14b2 16234 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
9cce37f4 16235
2b37c616 16236 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
52a05c30 16237 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 16238 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
16239 sr1 = inb(VGA_SR_DATA);
16240 outb(sr1 | 1<<5, VGA_SR_DATA);
52a05c30 16241 vga_put(pdev, VGA_RSRC_LEGACY_IO);
9cce37f4
JB
16242 udelay(300);
16243
01f5a626 16244 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
16245 POSTING_READ(vga_reg);
16246}
16247
f817586c
DV
16248void intel_modeset_init_hw(struct drm_device *dev)
16249{
fac5e23e 16250 struct drm_i915_private *dev_priv = to_i915(dev);
1a617b77 16251
b6283055 16252 intel_update_cdclk(dev);
1a617b77
ML
16253
16254 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
16255
f817586c 16256 intel_init_clock_gating(dev);
f817586c
DV
16257}
16258
d93c0372
MR
16259/*
16260 * Calculate what we think the watermarks should be for the state we've read
16261 * out of the hardware and then immediately program those watermarks so that
16262 * we ensure the hardware settings match our internal state.
16263 *
16264 * We can calculate what we think WM's should be by creating a duplicate of the
16265 * current state (which was constructed during hardware readout) and running it
16266 * through the atomic check code to calculate new watermark values in the
16267 * state object.
16268 */
16269static void sanitize_watermarks(struct drm_device *dev)
16270{
16271 struct drm_i915_private *dev_priv = to_i915(dev);
16272 struct drm_atomic_state *state;
16273 struct drm_crtc *crtc;
16274 struct drm_crtc_state *cstate;
16275 struct drm_modeset_acquire_ctx ctx;
16276 int ret;
16277 int i;
16278
16279 /* Only supported on platforms that use atomic watermark design */
ed4a6a7c 16280 if (!dev_priv->display.optimize_watermarks)
d93c0372
MR
16281 return;
16282
16283 /*
16284 * We need to hold connection_mutex before calling duplicate_state so
16285 * that the connector loop is protected.
16286 */
16287 drm_modeset_acquire_init(&ctx, 0);
16288retry:
0cd1262d 16289 ret = drm_modeset_lock_all_ctx(dev, &ctx);
d93c0372
MR
16290 if (ret == -EDEADLK) {
16291 drm_modeset_backoff(&ctx);
16292 goto retry;
16293 } else if (WARN_ON(ret)) {
0cd1262d 16294 goto fail;
d93c0372
MR
16295 }
16296
16297 state = drm_atomic_helper_duplicate_state(dev, &ctx);
16298 if (WARN_ON(IS_ERR(state)))
0cd1262d 16299 goto fail;
d93c0372 16300
ed4a6a7c
MR
16301 /*
16302 * Hardware readout is the only time we don't want to calculate
16303 * intermediate watermarks (since we don't trust the current
16304 * watermarks).
16305 */
16306 to_intel_atomic_state(state)->skip_intermediate_wm = true;
16307
d93c0372
MR
16308 ret = intel_atomic_check(dev, state);
16309 if (ret) {
16310 /*
16311 * If we fail here, it means that the hardware appears to be
16312 * programmed in a way that shouldn't be possible, given our
16313 * understanding of watermark requirements. This might mean a
16314 * mistake in the hardware readout code or a mistake in the
16315 * watermark calculations for a given platform. Raise a WARN
16316 * so that this is noticeable.
16317 *
16318 * If this actually happens, we'll have to just leave the
16319 * BIOS-programmed watermarks untouched and hope for the best.
16320 */
16321 WARN(true, "Could not determine valid watermarks for inherited state\n");
0cd1262d 16322 goto fail;
d93c0372
MR
16323 }
16324
16325 /* Write calculated watermark values back */
d93c0372
MR
16326 for_each_crtc_in_state(state, crtc, cstate, i) {
16327 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
16328
ed4a6a7c
MR
16329 cs->wm.need_postvbl_update = true;
16330 dev_priv->display.optimize_watermarks(cs);
d93c0372
MR
16331 }
16332
16333 drm_atomic_state_free(state);
0cd1262d 16334fail:
d93c0372
MR
16335 drm_modeset_drop_locks(&ctx);
16336 drm_modeset_acquire_fini(&ctx);
16337}
16338
79e53945
JB
16339void intel_modeset_init(struct drm_device *dev)
16340{
72e96d64
JL
16341 struct drm_i915_private *dev_priv = to_i915(dev);
16342 struct i915_ggtt *ggtt = &dev_priv->ggtt;
1fe47785 16343 int sprite, ret;
8cc87b75 16344 enum pipe pipe;
46f297fb 16345 struct intel_crtc *crtc;
79e53945
JB
16346
16347 drm_mode_config_init(dev);
16348
16349 dev->mode_config.min_width = 0;
16350 dev->mode_config.min_height = 0;
16351
019d96cb
DA
16352 dev->mode_config.preferred_depth = 24;
16353 dev->mode_config.prefer_shadow = 1;
16354
25bab385
TU
16355 dev->mode_config.allow_fb_modifiers = true;
16356
e6ecefaa 16357 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 16358
b690e96c
JB
16359 intel_init_quirks(dev);
16360
1fa61106
ED
16361 intel_init_pm(dev);
16362
e3c74757
BW
16363 if (INTEL_INFO(dev)->num_pipes == 0)
16364 return;
16365
69f92f67
LW
16366 /*
16367 * There may be no VBT; and if the BIOS enabled SSC we can
16368 * just keep using it to avoid unnecessary flicker. Whereas if the
16369 * BIOS isn't using it, don't assume it will work even if the VBT
16370 * indicates as much.
16371 */
6e266956 16372 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
69f92f67
LW
16373 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
16374 DREF_SSC1_ENABLE);
16375
16376 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
16377 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
16378 bios_lvds_use_ssc ? "en" : "dis",
16379 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
16380 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
16381 }
16382 }
16383
a6c45cf0
CW
16384 if (IS_GEN2(dev)) {
16385 dev->mode_config.max_width = 2048;
16386 dev->mode_config.max_height = 2048;
16387 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
16388 dev->mode_config.max_width = 4096;
16389 dev->mode_config.max_height = 4096;
79e53945 16390 } else {
a6c45cf0
CW
16391 dev->mode_config.max_width = 8192;
16392 dev->mode_config.max_height = 8192;
79e53945 16393 }
068be561 16394
50a0bc90
TU
16395 if (IS_845G(dev_priv) || IS_I865G(dev_priv)) {
16396 dev->mode_config.cursor_width = IS_845G(dev_priv) ? 64 : 512;
dc41c154
VS
16397 dev->mode_config.cursor_height = 1023;
16398 } else if (IS_GEN2(dev)) {
068be561
DL
16399 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
16400 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
16401 } else {
16402 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
16403 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
16404 }
16405
72e96d64 16406 dev->mode_config.fb_base = ggtt->mappable_base;
79e53945 16407
28c97730 16408 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
16409 INTEL_INFO(dev)->num_pipes,
16410 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 16411
055e393f 16412 for_each_pipe(dev_priv, pipe) {
8cc87b75 16413 intel_crtc_init(dev, pipe);
3bdcfc0c 16414 for_each_sprite(dev_priv, pipe, sprite) {
1fe47785 16415 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 16416 if (ret)
06da8da2 16417 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 16418 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 16419 }
79e53945
JB
16420 }
16421
bfa7df01
VS
16422 intel_update_czclk(dev_priv);
16423 intel_update_cdclk(dev);
16424
e72f9fbf 16425 intel_shared_dpll_init(dev);
ee7b9f93 16426
b2045352
VS
16427 if (dev_priv->max_cdclk_freq == 0)
16428 intel_update_max_cdclk(dev);
16429
9cce37f4
JB
16430 /* Just disable it once at startup */
16431 i915_disable_vga(dev);
79e53945 16432 intel_setup_outputs(dev);
11be49eb 16433
6e9f798d 16434 drm_modeset_lock_all(dev);
043e9bda 16435 intel_modeset_setup_hw_state(dev);
6e9f798d 16436 drm_modeset_unlock_all(dev);
46f297fb 16437
d3fcc808 16438 for_each_intel_crtc(dev, crtc) {
eeebeac5
ML
16439 struct intel_initial_plane_config plane_config = {};
16440
46f297fb
JB
16441 if (!crtc->active)
16442 continue;
16443
46f297fb 16444 /*
46f297fb
JB
16445 * Note that reserving the BIOS fb up front prevents us
16446 * from stuffing other stolen allocations like the ring
16447 * on top. This prevents some ugliness at boot time, and
16448 * can even allow for smooth boot transitions if the BIOS
16449 * fb is large enough for the active pipe configuration.
16450 */
eeebeac5
ML
16451 dev_priv->display.get_initial_plane_config(crtc,
16452 &plane_config);
16453
16454 /*
16455 * If the fb is shared between multiple heads, we'll
16456 * just get the first one.
16457 */
16458 intel_find_initial_plane_obj(crtc, &plane_config);
46f297fb 16459 }
d93c0372
MR
16460
16461 /*
16462 * Make sure hardware watermarks really match the state we read out.
16463 * Note that we need to do this after reconstructing the BIOS fb's
16464 * since the watermark calculation done here will use pstate->fb.
16465 */
16466 sanitize_watermarks(dev);
2c7111db
CW
16467}
16468
7fad798e
DV
16469static void intel_enable_pipe_a(struct drm_device *dev)
16470{
16471 struct intel_connector *connector;
16472 struct drm_connector *crt = NULL;
16473 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 16474 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
16475
16476 /* We can't just switch on the pipe A, we need to set things up with a
16477 * proper mode and output configuration. As a gross hack, enable pipe A
16478 * by enabling the load detect pipe once. */
3a3371ff 16479 for_each_intel_connector(dev, connector) {
7fad798e
DV
16480 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
16481 crt = &connector->base;
16482 break;
16483 }
16484 }
16485
16486 if (!crt)
16487 return;
16488
208bf9fd 16489 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
49172fee 16490 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
7fad798e
DV
16491}
16492
fa555837
DV
16493static bool
16494intel_check_plane_mapping(struct intel_crtc *crtc)
16495{
7eb552ae 16496 struct drm_device *dev = crtc->base.dev;
fac5e23e 16497 struct drm_i915_private *dev_priv = to_i915(dev);
649636ef 16498 u32 val;
fa555837 16499
7eb552ae 16500 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
16501 return true;
16502
649636ef 16503 val = I915_READ(DSPCNTR(!crtc->plane));
fa555837
DV
16504
16505 if ((val & DISPLAY_PLANE_ENABLE) &&
16506 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
16507 return false;
16508
16509 return true;
16510}
16511
02e93c35
VS
16512static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
16513{
16514 struct drm_device *dev = crtc->base.dev;
16515 struct intel_encoder *encoder;
16516
16517 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
16518 return true;
16519
16520 return false;
16521}
16522
496b0fc3
ML
16523static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
16524{
16525 struct drm_device *dev = encoder->base.dev;
16526 struct intel_connector *connector;
16527
16528 for_each_connector_on_encoder(dev, &encoder->base, connector)
16529 return connector;
16530
16531 return NULL;
16532}
16533
a168f5b3
VS
16534static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
16535 enum transcoder pch_transcoder)
16536{
16537 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
16538 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == TRANSCODER_A);
16539}
16540
24929352
DV
16541static void intel_sanitize_crtc(struct intel_crtc *crtc)
16542{
16543 struct drm_device *dev = crtc->base.dev;
fac5e23e 16544 struct drm_i915_private *dev_priv = to_i915(dev);
4d1de975 16545 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
24929352 16546
24929352 16547 /* Clear any frame start delays used for debugging left by the BIOS */
4d1de975
JN
16548 if (!transcoder_is_dsi(cpu_transcoder)) {
16549 i915_reg_t reg = PIPECONF(cpu_transcoder);
16550
16551 I915_WRITE(reg,
16552 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
16553 }
24929352 16554
d3eaf884 16555 /* restore vblank interrupts to correct state */
9625604c 16556 drm_crtc_vblank_reset(&crtc->base);
d297e103 16557 if (crtc->active) {
f9cd7b88
VS
16558 struct intel_plane *plane;
16559
9625604c 16560 drm_crtc_vblank_on(&crtc->base);
f9cd7b88
VS
16561
16562 /* Disable everything but the primary plane */
16563 for_each_intel_plane_on_crtc(dev, crtc, plane) {
16564 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
16565 continue;
16566
16567 plane->disable_plane(&plane->base, &crtc->base);
16568 }
9625604c 16569 }
d3eaf884 16570
24929352 16571 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
16572 * disable the crtc (and hence change the state) if it is wrong. Note
16573 * that gen4+ has a fixed plane -> pipe mapping. */
16574 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
16575 bool plane;
16576
78108b7c
VS
16577 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
16578 crtc->base.base.id, crtc->base.name);
24929352
DV
16579
16580 /* Pipe has the wrong plane attached and the plane is active.
16581 * Temporarily change the plane mapping and disable everything
16582 * ... */
16583 plane = crtc->plane;
936e71e3 16584 to_intel_plane_state(crtc->base.primary->state)->base.visible = true;
24929352 16585 crtc->plane = !plane;
b17d48e2 16586 intel_crtc_disable_noatomic(&crtc->base);
24929352 16587 crtc->plane = plane;
24929352 16588 }
24929352 16589
7fad798e
DV
16590 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
16591 crtc->pipe == PIPE_A && !crtc->active) {
16592 /* BIOS forgot to enable pipe A, this mostly happens after
16593 * resume. Force-enable the pipe to fix this, the update_dpms
16594 * call below we restore the pipe to the right state, but leave
16595 * the required bits on. */
16596 intel_enable_pipe_a(dev);
16597 }
16598
24929352
DV
16599 /* Adjust the state of the output pipe according to whether we
16600 * have active connectors/encoders. */
842e0307 16601 if (crtc->active && !intel_crtc_has_encoders(crtc))
b17d48e2 16602 intel_crtc_disable_noatomic(&crtc->base);
24929352 16603
49cff963 16604 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
4cc31489
DV
16605 /*
16606 * We start out with underrun reporting disabled to avoid races.
16607 * For correct bookkeeping mark this on active crtcs.
16608 *
c5ab3bc0
DV
16609 * Also on gmch platforms we dont have any hardware bits to
16610 * disable the underrun reporting. Which means we need to start
16611 * out with underrun reporting disabled also on inactive pipes,
16612 * since otherwise we'll complain about the garbage we read when
16613 * e.g. coming up after runtime pm.
16614 *
4cc31489
DV
16615 * No protection against concurrent access is required - at
16616 * worst a fifo underrun happens which also sets this to false.
16617 */
16618 crtc->cpu_fifo_underrun_disabled = true;
a168f5b3
VS
16619 /*
16620 * We track the PCH trancoder underrun reporting state
16621 * within the crtc. With crtc for pipe A housing the underrun
16622 * reporting state for PCH transcoder A, crtc for pipe B housing
16623 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
16624 * and marking underrun reporting as disabled for the non-existing
16625 * PCH transcoders B and C would prevent enabling the south
16626 * error interrupt (see cpt_can_enable_serr_int()).
16627 */
16628 if (has_pch_trancoder(dev_priv, (enum transcoder)crtc->pipe))
16629 crtc->pch_fifo_underrun_disabled = true;
4cc31489 16630 }
24929352
DV
16631}
16632
16633static void intel_sanitize_encoder(struct intel_encoder *encoder)
16634{
16635 struct intel_connector *connector;
24929352
DV
16636
16637 /* We need to check both for a crtc link (meaning that the
16638 * encoder is active and trying to read from a pipe) and the
16639 * pipe itself being active. */
16640 bool has_active_crtc = encoder->base.crtc &&
16641 to_intel_crtc(encoder->base.crtc)->active;
16642
496b0fc3
ML
16643 connector = intel_encoder_find_connector(encoder);
16644 if (connector && !has_active_crtc) {
24929352
DV
16645 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
16646 encoder->base.base.id,
8e329a03 16647 encoder->base.name);
24929352
DV
16648
16649 /* Connector is active, but has no active pipe. This is
16650 * fallout from our resume register restoring. Disable
16651 * the encoder manually again. */
16652 if (encoder->base.crtc) {
fd6bbda9
ML
16653 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
16654
24929352
DV
16655 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
16656 encoder->base.base.id,
8e329a03 16657 encoder->base.name);
fd6bbda9 16658 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
a62d1497 16659 if (encoder->post_disable)
fd6bbda9 16660 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
24929352 16661 }
7f1950fb 16662 encoder->base.crtc = NULL;
24929352
DV
16663
16664 /* Inconsistent output/port/pipe state happens presumably due to
16665 * a bug in one of the get_hw_state functions. Or someplace else
16666 * in our code, like the register restore mess on resume. Clamp
16667 * things to off as a safer default. */
fd6bbda9
ML
16668
16669 connector->base.dpms = DRM_MODE_DPMS_OFF;
16670 connector->base.encoder = NULL;
24929352
DV
16671 }
16672 /* Enabled encoders without active connectors will be fixed in
16673 * the crtc fixup. */
16674}
16675
04098753 16676void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f 16677{
fac5e23e 16678 struct drm_i915_private *dev_priv = to_i915(dev);
920a14b2 16679 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
0fde901f 16680
04098753
ID
16681 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
16682 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
16683 i915_disable_vga(dev);
16684 }
16685}
16686
16687void i915_redisable_vga(struct drm_device *dev)
16688{
fac5e23e 16689 struct drm_i915_private *dev_priv = to_i915(dev);
04098753 16690
8dc8a27c
PZ
16691 /* This function can be called both from intel_modeset_setup_hw_state or
16692 * at a very early point in our resume sequence, where the power well
16693 * structures are not yet restored. Since this function is at a very
16694 * paranoid "someone might have enabled VGA while we were not looking"
16695 * level, just check if the power well is enabled instead of trying to
16696 * follow the "don't touch the power well if we don't need it" policy
16697 * the rest of the driver uses. */
6392f847 16698 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
16699 return;
16700
04098753 16701 i915_redisable_vga_power_on(dev);
6392f847
ID
16702
16703 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
0fde901f
KM
16704}
16705
f9cd7b88 16706static bool primary_get_hw_state(struct intel_plane *plane)
98ec7739 16707{
f9cd7b88 16708 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
98ec7739 16709
f9cd7b88 16710 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
d032ffa0
ML
16711}
16712
f9cd7b88
VS
16713/* FIXME read out full plane state for all planes */
16714static void readout_plane_state(struct intel_crtc *crtc)
d032ffa0 16715{
b26d3ea3 16716 struct drm_plane *primary = crtc->base.primary;
f9cd7b88 16717 struct intel_plane_state *plane_state =
b26d3ea3 16718 to_intel_plane_state(primary->state);
d032ffa0 16719
936e71e3 16720 plane_state->base.visible = crtc->active &&
b26d3ea3
ML
16721 primary_get_hw_state(to_intel_plane(primary));
16722
936e71e3 16723 if (plane_state->base.visible)
b26d3ea3 16724 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
98ec7739
VS
16725}
16726
30e984df 16727static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352 16728{
fac5e23e 16729 struct drm_i915_private *dev_priv = to_i915(dev);
24929352 16730 enum pipe pipe;
24929352
DV
16731 struct intel_crtc *crtc;
16732 struct intel_encoder *encoder;
16733 struct intel_connector *connector;
5358901f 16734 int i;
24929352 16735
565602d7
ML
16736 dev_priv->active_crtcs = 0;
16737
d3fcc808 16738 for_each_intel_crtc(dev, crtc) {
565602d7
ML
16739 struct intel_crtc_state *crtc_state = crtc->config;
16740 int pixclk = 0;
3b117c8f 16741
ec2dc6a0 16742 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
565602d7
ML
16743 memset(crtc_state, 0, sizeof(*crtc_state));
16744 crtc_state->base.crtc = &crtc->base;
24929352 16745
565602d7
ML
16746 crtc_state->base.active = crtc_state->base.enable =
16747 dev_priv->display.get_pipe_config(crtc, crtc_state);
16748
16749 crtc->base.enabled = crtc_state->base.enable;
16750 crtc->active = crtc_state->base.active;
16751
16752 if (crtc_state->base.active) {
16753 dev_priv->active_crtcs |= 1 << crtc->pipe;
16754
c89e39f3 16755 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv))
565602d7 16756 pixclk = ilk_pipe_pixel_rate(crtc_state);
9558d15d 16757 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
565602d7
ML
16758 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
16759 else
16760 WARN_ON(dev_priv->display.modeset_calc_cdclk);
9558d15d
VS
16761
16762 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
16763 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
16764 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
565602d7
ML
16765 }
16766
16767 dev_priv->min_pixclk[crtc->pipe] = pixclk;
b70709a6 16768
f9cd7b88 16769 readout_plane_state(crtc);
24929352 16770
78108b7c
VS
16771 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
16772 crtc->base.base.id, crtc->base.name,
24929352
DV
16773 crtc->active ? "enabled" : "disabled");
16774 }
16775
5358901f
DV
16776 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16777 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
16778
2edd6443
ACO
16779 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
16780 &pll->config.hw_state);
3e369b76 16781 pll->config.crtc_mask = 0;
d3fcc808 16782 for_each_intel_crtc(dev, crtc) {
2dd66ebd 16783 if (crtc->active && crtc->config->shared_dpll == pll)
3e369b76 16784 pll->config.crtc_mask |= 1 << crtc->pipe;
5358901f 16785 }
2dd66ebd 16786 pll->active_mask = pll->config.crtc_mask;
5358901f 16787
1e6f2ddc 16788 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 16789 pll->name, pll->config.crtc_mask, pll->on);
5358901f
DV
16790 }
16791
b2784e15 16792 for_each_intel_encoder(dev, encoder) {
24929352
DV
16793 pipe = 0;
16794
16795 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
16796 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
16797 encoder->base.crtc = &crtc->base;
253c84c8 16798 crtc->config->output_types |= 1 << encoder->type;
6e3c9717 16799 encoder->get_config(encoder, crtc->config);
24929352
DV
16800 } else {
16801 encoder->base.crtc = NULL;
16802 }
16803
6f2bcceb 16804 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 16805 encoder->base.base.id,
8e329a03 16806 encoder->base.name,
24929352 16807 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 16808 pipe_name(pipe));
24929352
DV
16809 }
16810
3a3371ff 16811 for_each_intel_connector(dev, connector) {
24929352
DV
16812 if (connector->get_hw_state(connector)) {
16813 connector->base.dpms = DRM_MODE_DPMS_ON;
2aa974c9
ML
16814
16815 encoder = connector->encoder;
16816 connector->base.encoder = &encoder->base;
16817
16818 if (encoder->base.crtc &&
16819 encoder->base.crtc->state->active) {
16820 /*
16821 * This has to be done during hardware readout
16822 * because anything calling .crtc_disable may
16823 * rely on the connector_mask being accurate.
16824 */
16825 encoder->base.crtc->state->connector_mask |=
16826 1 << drm_connector_index(&connector->base);
e87a52b3
ML
16827 encoder->base.crtc->state->encoder_mask |=
16828 1 << drm_encoder_index(&encoder->base);
2aa974c9
ML
16829 }
16830
24929352
DV
16831 } else {
16832 connector->base.dpms = DRM_MODE_DPMS_OFF;
16833 connector->base.encoder = NULL;
16834 }
16835 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
16836 connector->base.base.id,
c23cc417 16837 connector->base.name,
24929352
DV
16838 connector->base.encoder ? "enabled" : "disabled");
16839 }
7f4c6284
VS
16840
16841 for_each_intel_crtc(dev, crtc) {
16842 crtc->base.hwmode = crtc->config->base.adjusted_mode;
16843
16844 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
16845 if (crtc->base.state->active) {
16846 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
16847 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
16848 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
16849
16850 /*
16851 * The initial mode needs to be set in order to keep
16852 * the atomic core happy. It wants a valid mode if the
16853 * crtc's enabled, so we do the above call.
16854 *
16855 * At this point some state updated by the connectors
16856 * in their ->detect() callback has not run yet, so
16857 * no recalculation can be done yet.
16858 *
16859 * Even if we could do a recalculation and modeset
16860 * right now it would cause a double modeset if
16861 * fbdev or userspace chooses a different initial mode.
16862 *
16863 * If that happens, someone indicated they wanted a
16864 * mode change, which means it's safe to do a full
16865 * recalculation.
16866 */
16867 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
9eca6832
VS
16868
16869 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
16870 update_scanline_offset(crtc);
7f4c6284 16871 }
e3b247da
VS
16872
16873 intel_pipe_config_sanity_check(dev_priv, crtc->config);
7f4c6284 16874 }
30e984df
DV
16875}
16876
043e9bda
ML
16877/* Scan out the current hw modeset state,
16878 * and sanitizes it to the current state
16879 */
16880static void
16881intel_modeset_setup_hw_state(struct drm_device *dev)
30e984df 16882{
fac5e23e 16883 struct drm_i915_private *dev_priv = to_i915(dev);
30e984df 16884 enum pipe pipe;
30e984df
DV
16885 struct intel_crtc *crtc;
16886 struct intel_encoder *encoder;
35c95375 16887 int i;
30e984df
DV
16888
16889 intel_modeset_readout_hw_state(dev);
24929352
DV
16890
16891 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 16892 for_each_intel_encoder(dev, encoder) {
24929352
DV
16893 intel_sanitize_encoder(encoder);
16894 }
16895
055e393f 16896 for_each_pipe(dev_priv, pipe) {
24929352
DV
16897 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
16898 intel_sanitize_crtc(crtc);
6e3c9717
ACO
16899 intel_dump_pipe_config(crtc, crtc->config,
16900 "[setup_hw_state]");
24929352 16901 }
9a935856 16902
d29b2f9d
ACO
16903 intel_modeset_update_connector_atomic_state(dev);
16904
35c95375
DV
16905 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16906 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
16907
2dd66ebd 16908 if (!pll->on || pll->active_mask)
35c95375
DV
16909 continue;
16910
16911 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
16912
2edd6443 16913 pll->funcs.disable(dev_priv, pll);
35c95375
DV
16914 pll->on = false;
16915 }
16916
920a14b2 16917 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
6eb1a681
VS
16918 vlv_wm_get_hw_state(dev);
16919 else if (IS_GEN9(dev))
3078999f 16920 skl_wm_get_hw_state(dev);
6e266956 16921 else if (HAS_PCH_SPLIT(dev_priv))
243e6a44 16922 ilk_wm_get_hw_state(dev);
292b990e
ML
16923
16924 for_each_intel_crtc(dev, crtc) {
16925 unsigned long put_domains;
16926
74bff5f9 16927 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
292b990e
ML
16928 if (WARN_ON(put_domains))
16929 modeset_put_power_domains(dev_priv, put_domains);
16930 }
16931 intel_display_set_init_power(dev_priv, false);
010cf73d
PZ
16932
16933 intel_fbc_init_pipe_state(dev_priv);
043e9bda 16934}
7d0bc1ea 16935
043e9bda
ML
16936void intel_display_resume(struct drm_device *dev)
16937{
e2c8b870
ML
16938 struct drm_i915_private *dev_priv = to_i915(dev);
16939 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
16940 struct drm_modeset_acquire_ctx ctx;
043e9bda 16941 int ret;
f30da187 16942
e2c8b870 16943 dev_priv->modeset_restore_state = NULL;
73974893
ML
16944 if (state)
16945 state->acquire_ctx = &ctx;
043e9bda 16946
ea49c9ac
ML
16947 /*
16948 * This is a cludge because with real atomic modeset mode_config.mutex
16949 * won't be taken. Unfortunately some probed state like
16950 * audio_codec_enable is still protected by mode_config.mutex, so lock
16951 * it here for now.
16952 */
16953 mutex_lock(&dev->mode_config.mutex);
e2c8b870 16954 drm_modeset_acquire_init(&ctx, 0);
043e9bda 16955
73974893
ML
16956 while (1) {
16957 ret = drm_modeset_lock_all_ctx(dev, &ctx);
16958 if (ret != -EDEADLK)
16959 break;
043e9bda 16960
e2c8b870 16961 drm_modeset_backoff(&ctx);
e2c8b870 16962 }
043e9bda 16963
73974893
ML
16964 if (!ret)
16965 ret = __intel_display_resume(dev, state);
16966
e2c8b870
ML
16967 drm_modeset_drop_locks(&ctx);
16968 drm_modeset_acquire_fini(&ctx);
ea49c9ac 16969 mutex_unlock(&dev->mode_config.mutex);
043e9bda 16970
e2c8b870
ML
16971 if (ret) {
16972 DRM_ERROR("Restoring old state failed with %i\n", ret);
16973 drm_atomic_state_free(state);
16974 }
2c7111db
CW
16975}
16976
16977void intel_modeset_gem_init(struct drm_device *dev)
16978{
dc97997a 16979 struct drm_i915_private *dev_priv = to_i915(dev);
484b41dd 16980 struct drm_crtc *c;
2ff8fde1 16981 struct drm_i915_gem_object *obj;
484b41dd 16982
dc97997a 16983 intel_init_gt_powersave(dev_priv);
ae48434c 16984
1833b134 16985 intel_modeset_init_hw(dev);
02e792fb 16986
1ee8da6d 16987 intel_setup_overlay(dev_priv);
484b41dd
JB
16988
16989 /*
16990 * Make sure any fbs we allocated at startup are properly
16991 * pinned & fenced. When we do the allocation it's too early
16992 * for this.
16993 */
70e1e0ec 16994 for_each_crtc(dev, c) {
058d88c4
CW
16995 struct i915_vma *vma;
16996
2ff8fde1
MR
16997 obj = intel_fb_obj(c->primary->fb);
16998 if (obj == NULL)
484b41dd
JB
16999 continue;
17000
e0d6149b 17001 mutex_lock(&dev->struct_mutex);
058d88c4 17002 vma = intel_pin_and_fence_fb_obj(c->primary->fb,
3465c580 17003 c->primary->state->rotation);
e0d6149b 17004 mutex_unlock(&dev->struct_mutex);
058d88c4 17005 if (IS_ERR(vma)) {
484b41dd
JB
17006 DRM_ERROR("failed to pin boot fb on pipe %d\n",
17007 to_intel_crtc(c)->pipe);
66e514c1 17008 drm_framebuffer_unreference(c->primary->fb);
5a21b665 17009 c->primary->fb = NULL;
36750f28 17010 c->primary->crtc = c->primary->state->crtc = NULL;
5a21b665 17011 update_state_fb(c->primary);
36750f28 17012 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
484b41dd
JB
17013 }
17014 }
1ebaa0b9
CW
17015}
17016
17017int intel_connector_register(struct drm_connector *connector)
17018{
17019 struct intel_connector *intel_connector = to_intel_connector(connector);
17020 int ret;
17021
17022 ret = intel_backlight_device_register(intel_connector);
17023 if (ret)
17024 goto err;
17025
17026 return 0;
0962c3c9 17027
1ebaa0b9
CW
17028err:
17029 return ret;
79e53945
JB
17030}
17031
c191eca1 17032void intel_connector_unregister(struct drm_connector *connector)
4932e2c3 17033{
e63d87c0 17034 struct intel_connector *intel_connector = to_intel_connector(connector);
4932e2c3 17035
e63d87c0 17036 intel_backlight_device_unregister(intel_connector);
4932e2c3 17037 intel_panel_destroy_backlight(connector);
4932e2c3
ID
17038}
17039
79e53945
JB
17040void intel_modeset_cleanup(struct drm_device *dev)
17041{
fac5e23e 17042 struct drm_i915_private *dev_priv = to_i915(dev);
652c393a 17043
dc97997a 17044 intel_disable_gt_powersave(dev_priv);
2eb5252e 17045
fd0c0642
DV
17046 /*
17047 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 17048 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
17049 * experience fancy races otherwise.
17050 */
2aeb7d3a 17051 intel_irq_uninstall(dev_priv);
eb21b92b 17052
fd0c0642
DV
17053 /*
17054 * Due to the hpd irq storm handling the hotplug work can re-arm the
17055 * poll handlers. Hence disable polling after hpd handling is shut down.
17056 */
f87ea761 17057 drm_kms_helper_poll_fini(dev);
fd0c0642 17058
723bfd70
JB
17059 intel_unregister_dsm_handler();
17060
c937ab3e 17061 intel_fbc_global_disable(dev_priv);
69341a5e 17062
1630fe75
CW
17063 /* flush any delayed tasks or pending work */
17064 flush_scheduled_work();
17065
79e53945 17066 drm_mode_config_cleanup(dev);
4d7bb011 17067
1ee8da6d 17068 intel_cleanup_overlay(dev_priv);
ae48434c 17069
dc97997a 17070 intel_cleanup_gt_powersave(dev_priv);
f5949141
DV
17071
17072 intel_teardown_gmbus(dev);
79e53945
JB
17073}
17074
df0e9248
CW
17075void intel_connector_attach_encoder(struct intel_connector *connector,
17076 struct intel_encoder *encoder)
17077{
17078 connector->encoder = encoder;
17079 drm_mode_connector_attach_encoder(&connector->base,
17080 &encoder->base);
79e53945 17081}
28d52043
DA
17082
17083/*
17084 * set vga decode state - true == enable VGA decode
17085 */
17086int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
17087{
fac5e23e 17088 struct drm_i915_private *dev_priv = to_i915(dev);
a885b3cc 17089 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
17090 u16 gmch_ctrl;
17091
75fa041d
CW
17092 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
17093 DRM_ERROR("failed to read control word\n");
17094 return -EIO;
17095 }
17096
c0cc8a55
CW
17097 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
17098 return 0;
17099
28d52043
DA
17100 if (state)
17101 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
17102 else
17103 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
17104
17105 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
17106 DRM_ERROR("failed to write control word\n");
17107 return -EIO;
17108 }
17109
28d52043
DA
17110 return 0;
17111}
c4a1d9e4 17112
98a2f411
CW
17113#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
17114
c4a1d9e4 17115struct intel_display_error_state {
ff57f1b0
PZ
17116
17117 u32 power_well_driver;
17118
63b66e5b
CW
17119 int num_transcoders;
17120
c4a1d9e4
CW
17121 struct intel_cursor_error_state {
17122 u32 control;
17123 u32 position;
17124 u32 base;
17125 u32 size;
52331309 17126 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
17127
17128 struct intel_pipe_error_state {
ddf9c536 17129 bool power_domain_on;
c4a1d9e4 17130 u32 source;
f301b1e1 17131 u32 stat;
52331309 17132 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
17133
17134 struct intel_plane_error_state {
17135 u32 control;
17136 u32 stride;
17137 u32 size;
17138 u32 pos;
17139 u32 addr;
17140 u32 surface;
17141 u32 tile_offset;
52331309 17142 } plane[I915_MAX_PIPES];
63b66e5b
CW
17143
17144 struct intel_transcoder_error_state {
ddf9c536 17145 bool power_domain_on;
63b66e5b
CW
17146 enum transcoder cpu_transcoder;
17147
17148 u32 conf;
17149
17150 u32 htotal;
17151 u32 hblank;
17152 u32 hsync;
17153 u32 vtotal;
17154 u32 vblank;
17155 u32 vsync;
17156 } transcoder[4];
c4a1d9e4
CW
17157};
17158
17159struct intel_display_error_state *
c033666a 17160intel_display_capture_error_state(struct drm_i915_private *dev_priv)
c4a1d9e4 17161{
c4a1d9e4 17162 struct intel_display_error_state *error;
63b66e5b
CW
17163 int transcoders[] = {
17164 TRANSCODER_A,
17165 TRANSCODER_B,
17166 TRANSCODER_C,
17167 TRANSCODER_EDP,
17168 };
c4a1d9e4
CW
17169 int i;
17170
c033666a 17171 if (INTEL_INFO(dev_priv)->num_pipes == 0)
63b66e5b
CW
17172 return NULL;
17173
9d1cb914 17174 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
17175 if (error == NULL)
17176 return NULL;
17177
c033666a 17178 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
ff57f1b0
PZ
17179 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
17180
055e393f 17181 for_each_pipe(dev_priv, i) {
ddf9c536 17182 error->pipe[i].power_domain_on =
f458ebbc
DV
17183 __intel_display_power_is_enabled(dev_priv,
17184 POWER_DOMAIN_PIPE(i));
ddf9c536 17185 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
17186 continue;
17187
5efb3e28
VS
17188 error->cursor[i].control = I915_READ(CURCNTR(i));
17189 error->cursor[i].position = I915_READ(CURPOS(i));
17190 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
17191
17192 error->plane[i].control = I915_READ(DSPCNTR(i));
17193 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
c033666a 17194 if (INTEL_GEN(dev_priv) <= 3) {
51889b35 17195 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
17196 error->plane[i].pos = I915_READ(DSPPOS(i));
17197 }
c033666a 17198 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
ca291363 17199 error->plane[i].addr = I915_READ(DSPADDR(i));
c033666a 17200 if (INTEL_GEN(dev_priv) >= 4) {
c4a1d9e4
CW
17201 error->plane[i].surface = I915_READ(DSPSURF(i));
17202 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
17203 }
17204
c4a1d9e4 17205 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 17206
c033666a 17207 if (HAS_GMCH_DISPLAY(dev_priv))
f301b1e1 17208 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
17209 }
17210
4d1de975 17211 /* Note: this does not include DSI transcoders. */
c033666a 17212 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
2d1fe073 17213 if (HAS_DDI(dev_priv))
63b66e5b
CW
17214 error->num_transcoders++; /* Account for eDP. */
17215
17216 for (i = 0; i < error->num_transcoders; i++) {
17217 enum transcoder cpu_transcoder = transcoders[i];
17218
ddf9c536 17219 error->transcoder[i].power_domain_on =
f458ebbc 17220 __intel_display_power_is_enabled(dev_priv,
38cc1daf 17221 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 17222 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
17223 continue;
17224
63b66e5b
CW
17225 error->transcoder[i].cpu_transcoder = cpu_transcoder;
17226
17227 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
17228 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
17229 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
17230 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
17231 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
17232 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
17233 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
17234 }
17235
17236 return error;
17237}
17238
edc3d884
MK
17239#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
17240
c4a1d9e4 17241void
edc3d884 17242intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
17243 struct drm_device *dev,
17244 struct intel_display_error_state *error)
17245{
fac5e23e 17246 struct drm_i915_private *dev_priv = to_i915(dev);
c4a1d9e4
CW
17247 int i;
17248
63b66e5b
CW
17249 if (!error)
17250 return;
17251
edc3d884 17252 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
8652744b 17253 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
edc3d884 17254 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 17255 error->power_well_driver);
055e393f 17256 for_each_pipe(dev_priv, i) {
edc3d884 17257 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536 17258 err_printf(m, " Power: %s\n",
87ad3212 17259 onoff(error->pipe[i].power_domain_on));
edc3d884 17260 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 17261 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
17262
17263 err_printf(m, "Plane [%d]:\n", i);
17264 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
17265 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 17266 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
17267 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
17268 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 17269 }
772c2a51 17270 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
edc3d884 17271 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 17272 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
17273 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
17274 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
17275 }
17276
edc3d884
MK
17277 err_printf(m, "Cursor [%d]:\n", i);
17278 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
17279 err_printf(m, " POS: %08x\n", error->cursor[i].position);
17280 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 17281 }
63b66e5b
CW
17282
17283 for (i = 0; i < error->num_transcoders; i++) {
da205630 17284 err_printf(m, "CPU transcoder: %s\n",
63b66e5b 17285 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536 17286 err_printf(m, " Power: %s\n",
87ad3212 17287 onoff(error->transcoder[i].power_domain_on));
63b66e5b
CW
17288 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
17289 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
17290 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
17291 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
17292 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
17293 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
17294 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
17295 }
c4a1d9e4 17296}
98a2f411
CW
17297
17298#endif