]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
drm/i915: Grab the rotation from the passed plane state for VLV sprites
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
5d723d7a 37#include "intel_frontbuffer.h"
760285e7 38#include <drm/i915_drm.h>
79e53945 39#include "i915_drv.h"
db18b6a6 40#include "intel_dsi.h"
e5510fac 41#include "i915_trace.h"
319c1d42 42#include <drm/drm_atomic.h>
c196e1d6 43#include <drm/drm_atomic_helper.h>
760285e7
DH
44#include <drm/drm_dp_helper.h>
45#include <drm/drm_crtc_helper.h>
465c120c
MR
46#include <drm/drm_plane_helper.h>
47#include <drm/drm_rect.h>
c0f372b3 48#include <linux/dma_remapping.h>
fd8e058a 49#include <linux/reservation.h>
79e53945 50
5a21b665
DV
51static bool is_mmio_work(struct intel_flip_work *work)
52{
53 return work->mmio_work.func;
54}
55
465c120c 56/* Primary plane formats for gen <= 3 */
568db4f2 57static const uint32_t i8xx_primary_formats[] = {
67fe7dc5
DL
58 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
465c120c 60 DRM_FORMAT_XRGB1555,
67fe7dc5 61 DRM_FORMAT_XRGB8888,
465c120c
MR
62};
63
64/* Primary plane formats for gen >= 4 */
568db4f2 65static const uint32_t i965_primary_formats[] = {
6c0fd451
DL
66 DRM_FORMAT_C8,
67 DRM_FORMAT_RGB565,
68 DRM_FORMAT_XRGB8888,
69 DRM_FORMAT_XBGR8888,
70 DRM_FORMAT_XRGB2101010,
71 DRM_FORMAT_XBGR2101010,
72};
73
74static const uint32_t skl_primary_formats[] = {
67fe7dc5
DL
75 DRM_FORMAT_C8,
76 DRM_FORMAT_RGB565,
77 DRM_FORMAT_XRGB8888,
465c120c 78 DRM_FORMAT_XBGR8888,
67fe7dc5 79 DRM_FORMAT_ARGB8888,
465c120c
MR
80 DRM_FORMAT_ABGR8888,
81 DRM_FORMAT_XRGB2101010,
465c120c 82 DRM_FORMAT_XBGR2101010,
ea916ea0
KM
83 DRM_FORMAT_YUYV,
84 DRM_FORMAT_YVYU,
85 DRM_FORMAT_UYVY,
86 DRM_FORMAT_VYUY,
465c120c
MR
87};
88
3d7d6510
MR
89/* Cursor formats */
90static const uint32_t intel_cursor_formats[] = {
91 DRM_FORMAT_ARGB8888,
92};
93
f1f644dc 94static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 95 struct intel_crtc_state *pipe_config);
18442d08 96static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 97 struct intel_crtc_state *pipe_config);
f1f644dc 98
eb1bfe80
JB
99static int intel_framebuffer_init(struct drm_device *dev,
100 struct intel_framebuffer *ifb,
101 struct drm_mode_fb_cmd2 *mode_cmd,
102 struct drm_i915_gem_object *obj);
5b18e57c
DV
103static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
104static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
bc58be60 105static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
29407aab 106static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
107 struct intel_link_m_n *m_n,
108 struct intel_link_m_n *m2_n2);
29407aab 109static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97 110static void haswell_set_pipeconf(struct drm_crtc *crtc);
391bf048 111static void haswell_set_pipemisc(struct drm_crtc *crtc);
d288f65f 112static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 113 const struct intel_crtc_state *pipe_config);
d288f65f 114static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 115 const struct intel_crtc_state *pipe_config);
5a21b665
DV
116static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
117static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
65edccce
VS
118static void skl_init_scalers(struct drm_i915_private *dev_priv,
119 struct intel_crtc *crtc,
120 struct intel_crtc_state *crtc_state);
bfd16b2a
ML
121static void skylake_pfit_enable(struct intel_crtc *crtc);
122static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
123static void ironlake_pfit_enable(struct intel_crtc *crtc);
043e9bda 124static void intel_modeset_setup_hw_state(struct drm_device *dev);
2622a081 125static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
4e5ca60f 126static int ilk_max_pixel_rate(struct drm_atomic_state *state);
324513c0 127static int bxt_calc_cdclk(int max_pixclk);
e7457a9a 128
d4906093 129struct intel_limit {
4c5def93
ACO
130 struct {
131 int min, max;
132 } dot, vco, n, m, m1, m2, p, p1;
133
134 struct {
135 int dot_limit;
136 int p2_slow, p2_fast;
137 } p2;
d4906093 138};
79e53945 139
bfa7df01
VS
140/* returns HPLL frequency in kHz */
141static int valleyview_get_vco(struct drm_i915_private *dev_priv)
142{
143 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
144
145 /* Obtain SKU information */
146 mutex_lock(&dev_priv->sb_lock);
147 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
148 CCK_FUSE_HPLL_FREQ_MASK;
149 mutex_unlock(&dev_priv->sb_lock);
150
151 return vco_freq[hpll_freq] * 1000;
152}
153
c30fec65
VS
154int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
155 const char *name, u32 reg, int ref_freq)
bfa7df01
VS
156{
157 u32 val;
158 int divider;
159
bfa7df01
VS
160 mutex_lock(&dev_priv->sb_lock);
161 val = vlv_cck_read(dev_priv, reg);
162 mutex_unlock(&dev_priv->sb_lock);
163
164 divider = val & CCK_FREQUENCY_VALUES;
165
166 WARN((val & CCK_FREQUENCY_STATUS) !=
167 (divider << CCK_FREQUENCY_STATUS_SHIFT),
168 "%s change in progress\n", name);
169
c30fec65
VS
170 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
171}
172
173static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
174 const char *name, u32 reg)
175{
176 if (dev_priv->hpll_freq == 0)
177 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
178
179 return vlv_get_cck_clock(dev_priv, name, reg,
180 dev_priv->hpll_freq);
bfa7df01
VS
181}
182
e7dc33f3
VS
183static int
184intel_pch_rawclk(struct drm_i915_private *dev_priv)
d2acd215 185{
e7dc33f3
VS
186 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
187}
d2acd215 188
e7dc33f3
VS
189static int
190intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
191{
19ab4ed3 192 /* RAWCLK_FREQ_VLV register updated from power well code */
35d38d1f
VS
193 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
194 CCK_DISPLAY_REF_CLOCK_CONTROL);
d2acd215
DV
195}
196
e7dc33f3
VS
197static int
198intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
79e50a4f 199{
79e50a4f
JN
200 uint32_t clkcfg;
201
e7dc33f3 202 /* hrawclock is 1/4 the FSB frequency */
79e50a4f
JN
203 clkcfg = I915_READ(CLKCFG);
204 switch (clkcfg & CLKCFG_FSB_MASK) {
205 case CLKCFG_FSB_400:
e7dc33f3 206 return 100000;
79e50a4f 207 case CLKCFG_FSB_533:
e7dc33f3 208 return 133333;
79e50a4f 209 case CLKCFG_FSB_667:
e7dc33f3 210 return 166667;
79e50a4f 211 case CLKCFG_FSB_800:
e7dc33f3 212 return 200000;
79e50a4f 213 case CLKCFG_FSB_1067:
e7dc33f3 214 return 266667;
79e50a4f 215 case CLKCFG_FSB_1333:
e7dc33f3 216 return 333333;
79e50a4f
JN
217 /* these two are just a guess; one of them might be right */
218 case CLKCFG_FSB_1600:
219 case CLKCFG_FSB_1600_ALT:
e7dc33f3 220 return 400000;
79e50a4f 221 default:
e7dc33f3 222 return 133333;
79e50a4f
JN
223 }
224}
225
19ab4ed3 226void intel_update_rawclk(struct drm_i915_private *dev_priv)
e7dc33f3
VS
227{
228 if (HAS_PCH_SPLIT(dev_priv))
229 dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
230 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
231 dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
232 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
233 dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
234 else
235 return; /* no rawclk on other platforms, or no need to know it */
236
237 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
238}
239
bfa7df01
VS
240static void intel_update_czclk(struct drm_i915_private *dev_priv)
241{
666a4537 242 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
bfa7df01
VS
243 return;
244
245 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
246 CCK_CZ_CLOCK_CONTROL);
247
248 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
249}
250
021357ac 251static inline u32 /* units of 100MHz */
21a727b3
VS
252intel_fdi_link_freq(struct drm_i915_private *dev_priv,
253 const struct intel_crtc_state *pipe_config)
021357ac 254{
21a727b3
VS
255 if (HAS_DDI(dev_priv))
256 return pipe_config->port_clock; /* SPLL */
257 else if (IS_GEN5(dev_priv))
258 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
e3b247da 259 else
21a727b3 260 return 270000;
021357ac
CW
261}
262
1b6f4958 263static const struct intel_limit intel_limits_i8xx_dac = {
0206e353 264 .dot = { .min = 25000, .max = 350000 },
9c333719 265 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 266 .n = { .min = 2, .max = 16 },
0206e353
AJ
267 .m = { .min = 96, .max = 140 },
268 .m1 = { .min = 18, .max = 26 },
269 .m2 = { .min = 6, .max = 16 },
270 .p = { .min = 4, .max = 128 },
271 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
272 .p2 = { .dot_limit = 165000,
273 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
274};
275
1b6f4958 276static const struct intel_limit intel_limits_i8xx_dvo = {
5d536e28 277 .dot = { .min = 25000, .max = 350000 },
9c333719 278 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 279 .n = { .min = 2, .max = 16 },
5d536e28
DV
280 .m = { .min = 96, .max = 140 },
281 .m1 = { .min = 18, .max = 26 },
282 .m2 = { .min = 6, .max = 16 },
283 .p = { .min = 4, .max = 128 },
284 .p1 = { .min = 2, .max = 33 },
285 .p2 = { .dot_limit = 165000,
286 .p2_slow = 4, .p2_fast = 4 },
287};
288
1b6f4958 289static const struct intel_limit intel_limits_i8xx_lvds = {
0206e353 290 .dot = { .min = 25000, .max = 350000 },
9c333719 291 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 292 .n = { .min = 2, .max = 16 },
0206e353
AJ
293 .m = { .min = 96, .max = 140 },
294 .m1 = { .min = 18, .max = 26 },
295 .m2 = { .min = 6, .max = 16 },
296 .p = { .min = 4, .max = 128 },
297 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
298 .p2 = { .dot_limit = 165000,
299 .p2_slow = 14, .p2_fast = 7 },
e4b36699 300};
273e27ca 301
1b6f4958 302static const struct intel_limit intel_limits_i9xx_sdvo = {
0206e353
AJ
303 .dot = { .min = 20000, .max = 400000 },
304 .vco = { .min = 1400000, .max = 2800000 },
305 .n = { .min = 1, .max = 6 },
306 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
307 .m1 = { .min = 8, .max = 18 },
308 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
309 .p = { .min = 5, .max = 80 },
310 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
311 .p2 = { .dot_limit = 200000,
312 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
313};
314
1b6f4958 315static const struct intel_limit intel_limits_i9xx_lvds = {
0206e353
AJ
316 .dot = { .min = 20000, .max = 400000 },
317 .vco = { .min = 1400000, .max = 2800000 },
318 .n = { .min = 1, .max = 6 },
319 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
320 .m1 = { .min = 8, .max = 18 },
321 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
322 .p = { .min = 7, .max = 98 },
323 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
324 .p2 = { .dot_limit = 112000,
325 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
326};
327
273e27ca 328
1b6f4958 329static const struct intel_limit intel_limits_g4x_sdvo = {
273e27ca
EA
330 .dot = { .min = 25000, .max = 270000 },
331 .vco = { .min = 1750000, .max = 3500000},
332 .n = { .min = 1, .max = 4 },
333 .m = { .min = 104, .max = 138 },
334 .m1 = { .min = 17, .max = 23 },
335 .m2 = { .min = 5, .max = 11 },
336 .p = { .min = 10, .max = 30 },
337 .p1 = { .min = 1, .max = 3},
338 .p2 = { .dot_limit = 270000,
339 .p2_slow = 10,
340 .p2_fast = 10
044c7c41 341 },
e4b36699
KP
342};
343
1b6f4958 344static const struct intel_limit intel_limits_g4x_hdmi = {
273e27ca
EA
345 .dot = { .min = 22000, .max = 400000 },
346 .vco = { .min = 1750000, .max = 3500000},
347 .n = { .min = 1, .max = 4 },
348 .m = { .min = 104, .max = 138 },
349 .m1 = { .min = 16, .max = 23 },
350 .m2 = { .min = 5, .max = 11 },
351 .p = { .min = 5, .max = 80 },
352 .p1 = { .min = 1, .max = 8},
353 .p2 = { .dot_limit = 165000,
354 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
355};
356
1b6f4958 357static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
358 .dot = { .min = 20000, .max = 115000 },
359 .vco = { .min = 1750000, .max = 3500000 },
360 .n = { .min = 1, .max = 3 },
361 .m = { .min = 104, .max = 138 },
362 .m1 = { .min = 17, .max = 23 },
363 .m2 = { .min = 5, .max = 11 },
364 .p = { .min = 28, .max = 112 },
365 .p1 = { .min = 2, .max = 8 },
366 .p2 = { .dot_limit = 0,
367 .p2_slow = 14, .p2_fast = 14
044c7c41 368 },
e4b36699
KP
369};
370
1b6f4958 371static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
372 .dot = { .min = 80000, .max = 224000 },
373 .vco = { .min = 1750000, .max = 3500000 },
374 .n = { .min = 1, .max = 3 },
375 .m = { .min = 104, .max = 138 },
376 .m1 = { .min = 17, .max = 23 },
377 .m2 = { .min = 5, .max = 11 },
378 .p = { .min = 14, .max = 42 },
379 .p1 = { .min = 2, .max = 6 },
380 .p2 = { .dot_limit = 0,
381 .p2_slow = 7, .p2_fast = 7
044c7c41 382 },
e4b36699
KP
383};
384
1b6f4958 385static const struct intel_limit intel_limits_pineview_sdvo = {
0206e353
AJ
386 .dot = { .min = 20000, .max = 400000},
387 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 388 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
389 .n = { .min = 3, .max = 6 },
390 .m = { .min = 2, .max = 256 },
273e27ca 391 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
392 .m1 = { .min = 0, .max = 0 },
393 .m2 = { .min = 0, .max = 254 },
394 .p = { .min = 5, .max = 80 },
395 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
396 .p2 = { .dot_limit = 200000,
397 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
398};
399
1b6f4958 400static const struct intel_limit intel_limits_pineview_lvds = {
0206e353
AJ
401 .dot = { .min = 20000, .max = 400000 },
402 .vco = { .min = 1700000, .max = 3500000 },
403 .n = { .min = 3, .max = 6 },
404 .m = { .min = 2, .max = 256 },
405 .m1 = { .min = 0, .max = 0 },
406 .m2 = { .min = 0, .max = 254 },
407 .p = { .min = 7, .max = 112 },
408 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
409 .p2 = { .dot_limit = 112000,
410 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
411};
412
273e27ca
EA
413/* Ironlake / Sandybridge
414 *
415 * We calculate clock using (register_value + 2) for N/M1/M2, so here
416 * the range value for them is (actual_value - 2).
417 */
1b6f4958 418static const struct intel_limit intel_limits_ironlake_dac = {
273e27ca
EA
419 .dot = { .min = 25000, .max = 350000 },
420 .vco = { .min = 1760000, .max = 3510000 },
421 .n = { .min = 1, .max = 5 },
422 .m = { .min = 79, .max = 127 },
423 .m1 = { .min = 12, .max = 22 },
424 .m2 = { .min = 5, .max = 9 },
425 .p = { .min = 5, .max = 80 },
426 .p1 = { .min = 1, .max = 8 },
427 .p2 = { .dot_limit = 225000,
428 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
429};
430
1b6f4958 431static const struct intel_limit intel_limits_ironlake_single_lvds = {
273e27ca
EA
432 .dot = { .min = 25000, .max = 350000 },
433 .vco = { .min = 1760000, .max = 3510000 },
434 .n = { .min = 1, .max = 3 },
435 .m = { .min = 79, .max = 118 },
436 .m1 = { .min = 12, .max = 22 },
437 .m2 = { .min = 5, .max = 9 },
438 .p = { .min = 28, .max = 112 },
439 .p1 = { .min = 2, .max = 8 },
440 .p2 = { .dot_limit = 225000,
441 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
442};
443
1b6f4958 444static const struct intel_limit intel_limits_ironlake_dual_lvds = {
273e27ca
EA
445 .dot = { .min = 25000, .max = 350000 },
446 .vco = { .min = 1760000, .max = 3510000 },
447 .n = { .min = 1, .max = 3 },
448 .m = { .min = 79, .max = 127 },
449 .m1 = { .min = 12, .max = 22 },
450 .m2 = { .min = 5, .max = 9 },
451 .p = { .min = 14, .max = 56 },
452 .p1 = { .min = 2, .max = 8 },
453 .p2 = { .dot_limit = 225000,
454 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
455};
456
273e27ca 457/* LVDS 100mhz refclk limits. */
1b6f4958 458static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
459 .dot = { .min = 25000, .max = 350000 },
460 .vco = { .min = 1760000, .max = 3510000 },
461 .n = { .min = 1, .max = 2 },
462 .m = { .min = 79, .max = 126 },
463 .m1 = { .min = 12, .max = 22 },
464 .m2 = { .min = 5, .max = 9 },
465 .p = { .min = 28, .max = 112 },
0206e353 466 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
467 .p2 = { .dot_limit = 225000,
468 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
469};
470
1b6f4958 471static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
472 .dot = { .min = 25000, .max = 350000 },
473 .vco = { .min = 1760000, .max = 3510000 },
474 .n = { .min = 1, .max = 3 },
475 .m = { .min = 79, .max = 126 },
476 .m1 = { .min = 12, .max = 22 },
477 .m2 = { .min = 5, .max = 9 },
478 .p = { .min = 14, .max = 42 },
0206e353 479 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
480 .p2 = { .dot_limit = 225000,
481 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
482};
483
1b6f4958 484static const struct intel_limit intel_limits_vlv = {
f01b7962
VS
485 /*
486 * These are the data rate limits (measured in fast clocks)
487 * since those are the strictest limits we have. The fast
488 * clock and actual rate limits are more relaxed, so checking
489 * them would make no difference.
490 */
491 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 492 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 493 .n = { .min = 1, .max = 7 },
a0c4da24
JB
494 .m1 = { .min = 2, .max = 3 },
495 .m2 = { .min = 11, .max = 156 },
b99ab663 496 .p1 = { .min = 2, .max = 3 },
5fdc9c49 497 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
498};
499
1b6f4958 500static const struct intel_limit intel_limits_chv = {
ef9348c8
CML
501 /*
502 * These are the data rate limits (measured in fast clocks)
503 * since those are the strictest limits we have. The fast
504 * clock and actual rate limits are more relaxed, so checking
505 * them would make no difference.
506 */
507 .dot = { .min = 25000 * 5, .max = 540000 * 5},
17fe1021 508 .vco = { .min = 4800000, .max = 6480000 },
ef9348c8
CML
509 .n = { .min = 1, .max = 1 },
510 .m1 = { .min = 2, .max = 2 },
511 .m2 = { .min = 24 << 22, .max = 175 << 22 },
512 .p1 = { .min = 2, .max = 4 },
513 .p2 = { .p2_slow = 1, .p2_fast = 14 },
514};
515
1b6f4958 516static const struct intel_limit intel_limits_bxt = {
5ab7b0b7
ID
517 /* FIXME: find real dot limits */
518 .dot = { .min = 0, .max = INT_MAX },
e6292556 519 .vco = { .min = 4800000, .max = 6700000 },
5ab7b0b7
ID
520 .n = { .min = 1, .max = 1 },
521 .m1 = { .min = 2, .max = 2 },
522 /* FIXME: find real m2 limits */
523 .m2 = { .min = 2 << 22, .max = 255 << 22 },
524 .p1 = { .min = 2, .max = 4 },
525 .p2 = { .p2_slow = 1, .p2_fast = 20 },
526};
527
cdba954e
ACO
528static bool
529needs_modeset(struct drm_crtc_state *state)
530{
fc596660 531 return drm_atomic_crtc_needs_modeset(state);
cdba954e
ACO
532}
533
dccbea3b
ID
534/*
535 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
536 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
537 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
538 * The helpers' return value is the rate of the clock that is fed to the
539 * display engine's pipe which can be the above fast dot clock rate or a
540 * divided-down version of it.
541 */
f2b115e6 542/* m1 is reserved as 0 in Pineview, n is a ring counter */
9e2c8475 543static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
79e53945 544{
2177832f
SL
545 clock->m = clock->m2 + 2;
546 clock->p = clock->p1 * clock->p2;
ed5ca77e 547 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 548 return 0;
fb03ac01
VS
549 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
550 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
551
552 return clock->dot;
2177832f
SL
553}
554
7429e9d4
DV
555static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
556{
557 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
558}
559
9e2c8475 560static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
2177832f 561{
7429e9d4 562 clock->m = i9xx_dpll_compute_m(clock);
79e53945 563 clock->p = clock->p1 * clock->p2;
ed5ca77e 564 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
dccbea3b 565 return 0;
fb03ac01
VS
566 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
567 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
568
569 return clock->dot;
79e53945
JB
570}
571
9e2c8475 572static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
589eca67
ID
573{
574 clock->m = clock->m1 * clock->m2;
575 clock->p = clock->p1 * clock->p2;
576 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 577 return 0;
589eca67
ID
578 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
579 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
580
581 return clock->dot / 5;
589eca67
ID
582}
583
9e2c8475 584int chv_calc_dpll_params(int refclk, struct dpll *clock)
ef9348c8
CML
585{
586 clock->m = clock->m1 * clock->m2;
587 clock->p = clock->p1 * clock->p2;
588 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 589 return 0;
ef9348c8
CML
590 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
591 clock->n << 22);
592 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
593
594 return clock->dot / 5;
ef9348c8
CML
595}
596
7c04d1d9 597#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
598/**
599 * Returns whether the given set of divisors are valid for a given refclk with
600 * the given connectors.
601 */
602
e2d214ae 603static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
1b6f4958 604 const struct intel_limit *limit,
9e2c8475 605 const struct dpll *clock)
79e53945 606{
f01b7962
VS
607 if (clock->n < limit->n.min || limit->n.max < clock->n)
608 INTELPllInvalid("n out of range\n");
79e53945 609 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 610 INTELPllInvalid("p1 out of range\n");
79e53945 611 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 612 INTELPllInvalid("m2 out of range\n");
79e53945 613 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 614 INTELPllInvalid("m1 out of range\n");
f01b7962 615
e2d214ae
TU
616 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
617 !IS_CHERRYVIEW(dev_priv) && !IS_BROXTON(dev_priv))
f01b7962
VS
618 if (clock->m1 <= clock->m2)
619 INTELPllInvalid("m1 <= m2\n");
620
e2d214ae
TU
621 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
622 !IS_BROXTON(dev_priv)) {
f01b7962
VS
623 if (clock->p < limit->p.min || limit->p.max < clock->p)
624 INTELPllInvalid("p out of range\n");
625 if (clock->m < limit->m.min || limit->m.max < clock->m)
626 INTELPllInvalid("m out of range\n");
627 }
628
79e53945 629 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 630 INTELPllInvalid("vco out of range\n");
79e53945
JB
631 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
632 * connector, etc., rather than just a single range.
633 */
634 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 635 INTELPllInvalid("dot out of range\n");
79e53945
JB
636
637 return true;
638}
639
3b1429d9 640static int
1b6f4958 641i9xx_select_p2_div(const struct intel_limit *limit,
3b1429d9
VS
642 const struct intel_crtc_state *crtc_state,
643 int target)
79e53945 644{
3b1429d9 645 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 646
2d84d2b3 647 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 648 /*
a210b028
DV
649 * For LVDS just rely on its current settings for dual-channel.
650 * We haven't figured out how to reliably set up different
651 * single/dual channel state, if we even can.
79e53945 652 */
1974cad0 653 if (intel_is_dual_link_lvds(dev))
3b1429d9 654 return limit->p2.p2_fast;
79e53945 655 else
3b1429d9 656 return limit->p2.p2_slow;
79e53945
JB
657 } else {
658 if (target < limit->p2.dot_limit)
3b1429d9 659 return limit->p2.p2_slow;
79e53945 660 else
3b1429d9 661 return limit->p2.p2_fast;
79e53945 662 }
3b1429d9
VS
663}
664
70e8aa21
ACO
665/*
666 * Returns a set of divisors for the desired target clock with the given
667 * refclk, or FALSE. The returned values represent the clock equation:
668 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
669 *
670 * Target and reference clocks are specified in kHz.
671 *
672 * If match_clock is provided, then best_clock P divider must match the P
673 * divider from @match_clock used for LVDS downclocking.
674 */
3b1429d9 675static bool
1b6f4958 676i9xx_find_best_dpll(const struct intel_limit *limit,
3b1429d9 677 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
678 int target, int refclk, struct dpll *match_clock,
679 struct dpll *best_clock)
3b1429d9
VS
680{
681 struct drm_device *dev = crtc_state->base.crtc->dev;
9e2c8475 682 struct dpll clock;
3b1429d9 683 int err = target;
79e53945 684
0206e353 685 memset(best_clock, 0, sizeof(*best_clock));
79e53945 686
3b1429d9
VS
687 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
688
42158660
ZY
689 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
690 clock.m1++) {
691 for (clock.m2 = limit->m2.min;
692 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 693 if (clock.m2 >= clock.m1)
42158660
ZY
694 break;
695 for (clock.n = limit->n.min;
696 clock.n <= limit->n.max; clock.n++) {
697 for (clock.p1 = limit->p1.min;
698 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
699 int this_err;
700
dccbea3b 701 i9xx_calc_dpll_params(refclk, &clock);
e2d214ae
TU
702 if (!intel_PLL_is_valid(to_i915(dev),
703 limit,
ac58c3f0
DV
704 &clock))
705 continue;
706 if (match_clock &&
707 clock.p != match_clock->p)
708 continue;
709
710 this_err = abs(clock.dot - target);
711 if (this_err < err) {
712 *best_clock = clock;
713 err = this_err;
714 }
715 }
716 }
717 }
718 }
719
720 return (err != target);
721}
722
70e8aa21
ACO
723/*
724 * Returns a set of divisors for the desired target clock with the given
725 * refclk, or FALSE. The returned values represent the clock equation:
726 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
727 *
728 * Target and reference clocks are specified in kHz.
729 *
730 * If match_clock is provided, then best_clock P divider must match the P
731 * divider from @match_clock used for LVDS downclocking.
732 */
ac58c3f0 733static bool
1b6f4958 734pnv_find_best_dpll(const struct intel_limit *limit,
a93e255f 735 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
736 int target, int refclk, struct dpll *match_clock,
737 struct dpll *best_clock)
79e53945 738{
3b1429d9 739 struct drm_device *dev = crtc_state->base.crtc->dev;
9e2c8475 740 struct dpll clock;
79e53945
JB
741 int err = target;
742
0206e353 743 memset(best_clock, 0, sizeof(*best_clock));
79e53945 744
3b1429d9
VS
745 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
746
42158660
ZY
747 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
748 clock.m1++) {
749 for (clock.m2 = limit->m2.min;
750 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
751 for (clock.n = limit->n.min;
752 clock.n <= limit->n.max; clock.n++) {
753 for (clock.p1 = limit->p1.min;
754 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
755 int this_err;
756
dccbea3b 757 pnv_calc_dpll_params(refclk, &clock);
e2d214ae
TU
758 if (!intel_PLL_is_valid(to_i915(dev),
759 limit,
1b894b59 760 &clock))
79e53945 761 continue;
cec2f356
SP
762 if (match_clock &&
763 clock.p != match_clock->p)
764 continue;
79e53945
JB
765
766 this_err = abs(clock.dot - target);
767 if (this_err < err) {
768 *best_clock = clock;
769 err = this_err;
770 }
771 }
772 }
773 }
774 }
775
776 return (err != target);
777}
778
997c030c
ACO
779/*
780 * Returns a set of divisors for the desired target clock with the given
781 * refclk, or FALSE. The returned values represent the clock equation:
782 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
70e8aa21
ACO
783 *
784 * Target and reference clocks are specified in kHz.
785 *
786 * If match_clock is provided, then best_clock P divider must match the P
787 * divider from @match_clock used for LVDS downclocking.
997c030c 788 */
d4906093 789static bool
1b6f4958 790g4x_find_best_dpll(const struct intel_limit *limit,
a93e255f 791 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
792 int target, int refclk, struct dpll *match_clock,
793 struct dpll *best_clock)
d4906093 794{
3b1429d9 795 struct drm_device *dev = crtc_state->base.crtc->dev;
9e2c8475 796 struct dpll clock;
d4906093 797 int max_n;
3b1429d9 798 bool found = false;
6ba770dc
AJ
799 /* approximately equals target * 0.00585 */
800 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
801
802 memset(best_clock, 0, sizeof(*best_clock));
3b1429d9
VS
803
804 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
805
d4906093 806 max_n = limit->n.max;
f77f13e2 807 /* based on hardware requirement, prefer smaller n to precision */
d4906093 808 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 809 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
810 for (clock.m1 = limit->m1.max;
811 clock.m1 >= limit->m1.min; clock.m1--) {
812 for (clock.m2 = limit->m2.max;
813 clock.m2 >= limit->m2.min; clock.m2--) {
814 for (clock.p1 = limit->p1.max;
815 clock.p1 >= limit->p1.min; clock.p1--) {
816 int this_err;
817
dccbea3b 818 i9xx_calc_dpll_params(refclk, &clock);
e2d214ae
TU
819 if (!intel_PLL_is_valid(to_i915(dev),
820 limit,
1b894b59 821 &clock))
d4906093 822 continue;
1b894b59
CW
823
824 this_err = abs(clock.dot - target);
d4906093
ML
825 if (this_err < err_most) {
826 *best_clock = clock;
827 err_most = this_err;
828 max_n = clock.n;
829 found = true;
830 }
831 }
832 }
833 }
834 }
2c07245f
ZW
835 return found;
836}
837
d5dd62bd
ID
838/*
839 * Check if the calculated PLL configuration is more optimal compared to the
840 * best configuration and error found so far. Return the calculated error.
841 */
842static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
9e2c8475
ACO
843 const struct dpll *calculated_clock,
844 const struct dpll *best_clock,
d5dd62bd
ID
845 unsigned int best_error_ppm,
846 unsigned int *error_ppm)
847{
9ca3ba01
ID
848 /*
849 * For CHV ignore the error and consider only the P value.
850 * Prefer a bigger P value based on HW requirements.
851 */
920a14b2 852 if (IS_CHERRYVIEW(to_i915(dev))) {
9ca3ba01
ID
853 *error_ppm = 0;
854
855 return calculated_clock->p > best_clock->p;
856 }
857
24be4e46
ID
858 if (WARN_ON_ONCE(!target_freq))
859 return false;
860
d5dd62bd
ID
861 *error_ppm = div_u64(1000000ULL *
862 abs(target_freq - calculated_clock->dot),
863 target_freq);
864 /*
865 * Prefer a better P value over a better (smaller) error if the error
866 * is small. Ensure this preference for future configurations too by
867 * setting the error to 0.
868 */
869 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
870 *error_ppm = 0;
871
872 return true;
873 }
874
875 return *error_ppm + 10 < best_error_ppm;
876}
877
65b3d6a9
ACO
878/*
879 * Returns a set of divisors for the desired target clock with the given
880 * refclk, or FALSE. The returned values represent the clock equation:
881 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
882 */
a0c4da24 883static bool
1b6f4958 884vlv_find_best_dpll(const struct intel_limit *limit,
a93e255f 885 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
886 int target, int refclk, struct dpll *match_clock,
887 struct dpll *best_clock)
a0c4da24 888{
a93e255f 889 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 890 struct drm_device *dev = crtc->base.dev;
9e2c8475 891 struct dpll clock;
69e4f900 892 unsigned int bestppm = 1000000;
27e639bf
VS
893 /* min update 19.2 MHz */
894 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 895 bool found = false;
a0c4da24 896
6b4bf1c4
VS
897 target *= 5; /* fast clock */
898
899 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
900
901 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 902 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 903 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 904 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 905 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 906 clock.p = clock.p1 * clock.p2;
a0c4da24 907 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 908 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
d5dd62bd 909 unsigned int ppm;
69e4f900 910
6b4bf1c4
VS
911 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
912 refclk * clock.m1);
913
dccbea3b 914 vlv_calc_dpll_params(refclk, &clock);
43b0ac53 915
e2d214ae
TU
916 if (!intel_PLL_is_valid(to_i915(dev),
917 limit,
f01b7962 918 &clock))
43b0ac53
VS
919 continue;
920
d5dd62bd
ID
921 if (!vlv_PLL_is_optimal(dev, target,
922 &clock,
923 best_clock,
924 bestppm, &ppm))
925 continue;
6b4bf1c4 926
d5dd62bd
ID
927 *best_clock = clock;
928 bestppm = ppm;
929 found = true;
a0c4da24
JB
930 }
931 }
932 }
933 }
a0c4da24 934
49e497ef 935 return found;
a0c4da24 936}
a4fc5ed6 937
65b3d6a9
ACO
938/*
939 * Returns a set of divisors for the desired target clock with the given
940 * refclk, or FALSE. The returned values represent the clock equation:
941 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
942 */
ef9348c8 943static bool
1b6f4958 944chv_find_best_dpll(const struct intel_limit *limit,
a93e255f 945 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
946 int target, int refclk, struct dpll *match_clock,
947 struct dpll *best_clock)
ef9348c8 948{
a93e255f 949 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 950 struct drm_device *dev = crtc->base.dev;
9ca3ba01 951 unsigned int best_error_ppm;
9e2c8475 952 struct dpll clock;
ef9348c8
CML
953 uint64_t m2;
954 int found = false;
955
956 memset(best_clock, 0, sizeof(*best_clock));
9ca3ba01 957 best_error_ppm = 1000000;
ef9348c8
CML
958
959 /*
960 * Based on hardware doc, the n always set to 1, and m1 always
961 * set to 2. If requires to support 200Mhz refclk, we need to
962 * revisit this because n may not 1 anymore.
963 */
964 clock.n = 1, clock.m1 = 2;
965 target *= 5; /* fast clock */
966
967 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
968 for (clock.p2 = limit->p2.p2_fast;
969 clock.p2 >= limit->p2.p2_slow;
970 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
9ca3ba01 971 unsigned int error_ppm;
ef9348c8
CML
972
973 clock.p = clock.p1 * clock.p2;
974
975 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
976 clock.n) << 22, refclk * clock.m1);
977
978 if (m2 > INT_MAX/clock.m1)
979 continue;
980
981 clock.m2 = m2;
982
dccbea3b 983 chv_calc_dpll_params(refclk, &clock);
ef9348c8 984
e2d214ae 985 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
ef9348c8
CML
986 continue;
987
9ca3ba01
ID
988 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
989 best_error_ppm, &error_ppm))
990 continue;
991
992 *best_clock = clock;
993 best_error_ppm = error_ppm;
994 found = true;
ef9348c8
CML
995 }
996 }
997
998 return found;
999}
1000
5ab7b0b7 1001bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
9e2c8475 1002 struct dpll *best_clock)
5ab7b0b7 1003{
65b3d6a9 1004 int refclk = 100000;
1b6f4958 1005 const struct intel_limit *limit = &intel_limits_bxt;
5ab7b0b7 1006
65b3d6a9 1007 return chv_find_best_dpll(limit, crtc_state,
5ab7b0b7
ID
1008 target_clock, refclk, NULL, best_clock);
1009}
1010
525b9311 1011bool intel_crtc_active(struct intel_crtc *crtc)
20ddf665 1012{
20ddf665
VS
1013 /* Be paranoid as we can arrive here with only partial
1014 * state retrieved from the hardware during setup.
1015 *
241bfc38 1016 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
1017 * as Haswell has gained clock readout/fastboot support.
1018 *
66e514c1 1019 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665 1020 * properly reconstruct framebuffers.
c3d1f436
MR
1021 *
1022 * FIXME: The intel_crtc->active here should be switched to
1023 * crtc->state->active once we have proper CRTC states wired up
1024 * for atomic.
20ddf665 1025 */
525b9311
VS
1026 return crtc->active && crtc->base.primary->state->fb &&
1027 crtc->config->base.adjusted_mode.crtc_clock;
20ddf665
VS
1028}
1029
a5c961d1
PZ
1030enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1031 enum pipe pipe)
1032{
98187836 1033 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
a5c961d1 1034
e2af48c6 1035 return crtc->config->cpu_transcoder;
a5c961d1
PZ
1036}
1037
fbf49ea2
VS
1038static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1039{
fac5e23e 1040 struct drm_i915_private *dev_priv = to_i915(dev);
f0f59a00 1041 i915_reg_t reg = PIPEDSL(pipe);
fbf49ea2
VS
1042 u32 line1, line2;
1043 u32 line_mask;
1044
5db94019 1045 if (IS_GEN2(dev_priv))
fbf49ea2
VS
1046 line_mask = DSL_LINEMASK_GEN2;
1047 else
1048 line_mask = DSL_LINEMASK_GEN3;
1049
1050 line1 = I915_READ(reg) & line_mask;
6adfb1ef 1051 msleep(5);
fbf49ea2
VS
1052 line2 = I915_READ(reg) & line_mask;
1053
1054 return line1 == line2;
1055}
1056
ab7ad7f6
KP
1057/*
1058 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 1059 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
1060 *
1061 * After disabling a pipe, we can't wait for vblank in the usual way,
1062 * spinning on the vblank interrupt status bit, since we won't actually
1063 * see an interrupt when the pipe is disabled.
1064 *
ab7ad7f6
KP
1065 * On Gen4 and above:
1066 * wait for the pipe register state bit to turn off
1067 *
1068 * Otherwise:
1069 * wait for the display line value to settle (it usually
1070 * ends up stopping at the start of the next frame).
58e10eb9 1071 *
9d0498a2 1072 */
575f7ab7 1073static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 1074{
575f7ab7 1075 struct drm_device *dev = crtc->base.dev;
fac5e23e 1076 struct drm_i915_private *dev_priv = to_i915(dev);
6e3c9717 1077 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 1078 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
1079
1080 if (INTEL_INFO(dev)->gen >= 4) {
f0f59a00 1081 i915_reg_t reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
1082
1083 /* Wait for the Pipe State to go off */
b8511f53
CW
1084 if (intel_wait_for_register(dev_priv,
1085 reg, I965_PIPECONF_ACTIVE, 0,
1086 100))
284637d9 1087 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1088 } else {
ab7ad7f6 1089 /* Wait for the display line to settle */
fbf49ea2 1090 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 1091 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1092 }
79e53945
JB
1093}
1094
b24e7179 1095/* Only for pre-ILK configs */
55607e8a
DV
1096void assert_pll(struct drm_i915_private *dev_priv,
1097 enum pipe pipe, bool state)
b24e7179 1098{
b24e7179
JB
1099 u32 val;
1100 bool cur_state;
1101
649636ef 1102 val = I915_READ(DPLL(pipe));
b24e7179 1103 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1104 I915_STATE_WARN(cur_state != state,
b24e7179 1105 "PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1106 onoff(state), onoff(cur_state));
b24e7179 1107}
b24e7179 1108
23538ef1 1109/* XXX: the dsi pll is shared between MIPI DSI ports */
8563b1e8 1110void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
23538ef1
JN
1111{
1112 u32 val;
1113 bool cur_state;
1114
a580516d 1115 mutex_lock(&dev_priv->sb_lock);
23538ef1 1116 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
a580516d 1117 mutex_unlock(&dev_priv->sb_lock);
23538ef1
JN
1118
1119 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1120 I915_STATE_WARN(cur_state != state,
23538ef1 1121 "DSI PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1122 onoff(state), onoff(cur_state));
23538ef1 1123}
23538ef1 1124
040484af
JB
1125static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1126 enum pipe pipe, bool state)
1127{
040484af 1128 bool cur_state;
ad80a810
PZ
1129 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1130 pipe);
040484af 1131
2d1fe073 1132 if (HAS_DDI(dev_priv)) {
affa9354 1133 /* DDI does not have a specific FDI_TX register */
649636ef 1134 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
ad80a810 1135 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7 1136 } else {
649636ef 1137 u32 val = I915_READ(FDI_TX_CTL(pipe));
bf507ef7
ED
1138 cur_state = !!(val & FDI_TX_ENABLE);
1139 }
e2c719b7 1140 I915_STATE_WARN(cur_state != state,
040484af 1141 "FDI TX state assertion failure (expected %s, current %s)\n",
87ad3212 1142 onoff(state), onoff(cur_state));
040484af
JB
1143}
1144#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1145#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1146
1147static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1148 enum pipe pipe, bool state)
1149{
040484af
JB
1150 u32 val;
1151 bool cur_state;
1152
649636ef 1153 val = I915_READ(FDI_RX_CTL(pipe));
d63fa0dc 1154 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1155 I915_STATE_WARN(cur_state != state,
040484af 1156 "FDI RX state assertion failure (expected %s, current %s)\n",
87ad3212 1157 onoff(state), onoff(cur_state));
040484af
JB
1158}
1159#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1160#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1161
1162static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1163 enum pipe pipe)
1164{
040484af
JB
1165 u32 val;
1166
1167 /* ILK FDI PLL is always enabled */
7e22dbbb 1168 if (IS_GEN5(dev_priv))
040484af
JB
1169 return;
1170
bf507ef7 1171 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
2d1fe073 1172 if (HAS_DDI(dev_priv))
bf507ef7
ED
1173 return;
1174
649636ef 1175 val = I915_READ(FDI_TX_CTL(pipe));
e2c719b7 1176 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1177}
1178
55607e8a
DV
1179void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1180 enum pipe pipe, bool state)
040484af 1181{
040484af 1182 u32 val;
55607e8a 1183 bool cur_state;
040484af 1184
649636ef 1185 val = I915_READ(FDI_RX_CTL(pipe));
55607e8a 1186 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1187 I915_STATE_WARN(cur_state != state,
55607e8a 1188 "FDI RX PLL assertion failure (expected %s, current %s)\n",
87ad3212 1189 onoff(state), onoff(cur_state));
040484af
JB
1190}
1191
4f8036a2 1192void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
ea0760cf 1193{
f0f59a00 1194 i915_reg_t pp_reg;
ea0760cf
JB
1195 u32 val;
1196 enum pipe panel_pipe = PIPE_A;
0de3b485 1197 bool locked = true;
ea0760cf 1198
4f8036a2 1199 if (WARN_ON(HAS_DDI(dev_priv)))
bedd4dba
JN
1200 return;
1201
4f8036a2 1202 if (HAS_PCH_SPLIT(dev_priv)) {
bedd4dba
JN
1203 u32 port_sel;
1204
44cb734c
ID
1205 pp_reg = PP_CONTROL(0);
1206 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
bedd4dba
JN
1207
1208 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1209 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1210 panel_pipe = PIPE_B;
1211 /* XXX: else fix for eDP */
4f8036a2 1212 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
bedd4dba 1213 /* presumably write lock depends on pipe, not port select */
44cb734c 1214 pp_reg = PP_CONTROL(pipe);
bedd4dba 1215 panel_pipe = pipe;
ea0760cf 1216 } else {
44cb734c 1217 pp_reg = PP_CONTROL(0);
bedd4dba
JN
1218 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1219 panel_pipe = PIPE_B;
ea0760cf
JB
1220 }
1221
1222 val = I915_READ(pp_reg);
1223 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1224 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1225 locked = false;
1226
e2c719b7 1227 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1228 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1229 pipe_name(pipe));
ea0760cf
JB
1230}
1231
93ce0ba6
JN
1232static void assert_cursor(struct drm_i915_private *dev_priv,
1233 enum pipe pipe, bool state)
1234{
93ce0ba6
JN
1235 bool cur_state;
1236
50a0bc90 1237 if (IS_845G(dev_priv) || IS_I865G(dev_priv))
0b87c24e 1238 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
d9d82081 1239 else
5efb3e28 1240 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1241
e2c719b7 1242 I915_STATE_WARN(cur_state != state,
93ce0ba6 1243 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1244 pipe_name(pipe), onoff(state), onoff(cur_state));
93ce0ba6
JN
1245}
1246#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1247#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1248
b840d907
JB
1249void assert_pipe(struct drm_i915_private *dev_priv,
1250 enum pipe pipe, bool state)
b24e7179 1251{
63d7bbe9 1252 bool cur_state;
702e7a56
PZ
1253 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1254 pipe);
4feed0eb 1255 enum intel_display_power_domain power_domain;
b24e7179 1256
b6b5d049
VS
1257 /* if we need the pipe quirk it must be always on */
1258 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1259 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1260 state = true;
1261
4feed0eb
ID
1262 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1263 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
649636ef 1264 u32 val = I915_READ(PIPECONF(cpu_transcoder));
69310161 1265 cur_state = !!(val & PIPECONF_ENABLE);
4feed0eb
ID
1266
1267 intel_display_power_put(dev_priv, power_domain);
1268 } else {
1269 cur_state = false;
69310161
PZ
1270 }
1271
e2c719b7 1272 I915_STATE_WARN(cur_state != state,
63d7bbe9 1273 "pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1274 pipe_name(pipe), onoff(state), onoff(cur_state));
b24e7179
JB
1275}
1276
931872fc
CW
1277static void assert_plane(struct drm_i915_private *dev_priv,
1278 enum plane plane, bool state)
b24e7179 1279{
b24e7179 1280 u32 val;
931872fc 1281 bool cur_state;
b24e7179 1282
649636ef 1283 val = I915_READ(DSPCNTR(plane));
931872fc 1284 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1285 I915_STATE_WARN(cur_state != state,
931872fc 1286 "plane %c assertion failure (expected %s, current %s)\n",
87ad3212 1287 plane_name(plane), onoff(state), onoff(cur_state));
b24e7179
JB
1288}
1289
931872fc
CW
1290#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1291#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1292
b24e7179
JB
1293static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1294 enum pipe pipe)
1295{
91c8a326 1296 struct drm_device *dev = &dev_priv->drm;
649636ef 1297 int i;
b24e7179 1298
653e1026
VS
1299 /* Primary planes are fixed to pipes on gen4+ */
1300 if (INTEL_INFO(dev)->gen >= 4) {
649636ef 1301 u32 val = I915_READ(DSPCNTR(pipe));
e2c719b7 1302 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1303 "plane %c assertion failure, should be disabled but not\n",
1304 plane_name(pipe));
19ec1358 1305 return;
28c05794 1306 }
19ec1358 1307
b24e7179 1308 /* Need to check both planes against the pipe */
055e393f 1309 for_each_pipe(dev_priv, i) {
649636ef
VS
1310 u32 val = I915_READ(DSPCNTR(i));
1311 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
b24e7179 1312 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1313 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1314 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1315 plane_name(i), pipe_name(pipe));
b24e7179
JB
1316 }
1317}
1318
19332d7a
JB
1319static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1320 enum pipe pipe)
1321{
91c8a326 1322 struct drm_device *dev = &dev_priv->drm;
649636ef 1323 int sprite;
19332d7a 1324
7feb8b88 1325 if (INTEL_INFO(dev)->gen >= 9) {
3bdcfc0c 1326 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1327 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1328 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1329 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1330 sprite, pipe_name(pipe));
1331 }
920a14b2 1332 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3bdcfc0c 1333 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1334 u32 val = I915_READ(SPCNTR(pipe, sprite));
e2c719b7 1335 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1336 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1337 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1338 }
1339 } else if (INTEL_INFO(dev)->gen >= 7) {
649636ef 1340 u32 val = I915_READ(SPRCTL(pipe));
e2c719b7 1341 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1342 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1343 plane_name(pipe), pipe_name(pipe));
1344 } else if (INTEL_INFO(dev)->gen >= 5) {
649636ef 1345 u32 val = I915_READ(DVSCNTR(pipe));
e2c719b7 1346 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1347 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1348 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1349 }
1350}
1351
08c71e5e
VS
1352static void assert_vblank_disabled(struct drm_crtc *crtc)
1353{
e2c719b7 1354 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1355 drm_crtc_vblank_put(crtc);
1356}
1357
7abd4b35
ACO
1358void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1359 enum pipe pipe)
92f2584a 1360{
92f2584a
JB
1361 u32 val;
1362 bool enabled;
1363
649636ef 1364 val = I915_READ(PCH_TRANSCONF(pipe));
92f2584a 1365 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1366 I915_STATE_WARN(enabled,
9db4a9c7
JB
1367 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1368 pipe_name(pipe));
92f2584a
JB
1369}
1370
4e634389
KP
1371static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1372 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1373{
1374 if ((val & DP_PORT_EN) == 0)
1375 return false;
1376
2d1fe073 1377 if (HAS_PCH_CPT(dev_priv)) {
f0f59a00 1378 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
f0575e92
KP
1379 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1380 return false;
2d1fe073 1381 } else if (IS_CHERRYVIEW(dev_priv)) {
44f37d1f
CML
1382 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1383 return false;
f0575e92
KP
1384 } else {
1385 if ((val & DP_PIPE_MASK) != (pipe << 30))
1386 return false;
1387 }
1388 return true;
1389}
1390
1519b995
KP
1391static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1392 enum pipe pipe, u32 val)
1393{
dc0fa718 1394 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1395 return false;
1396
2d1fe073 1397 if (HAS_PCH_CPT(dev_priv)) {
dc0fa718 1398 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1399 return false;
2d1fe073 1400 } else if (IS_CHERRYVIEW(dev_priv)) {
44f37d1f
CML
1401 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1402 return false;
1519b995 1403 } else {
dc0fa718 1404 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1405 return false;
1406 }
1407 return true;
1408}
1409
1410static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1411 enum pipe pipe, u32 val)
1412{
1413 if ((val & LVDS_PORT_EN) == 0)
1414 return false;
1415
2d1fe073 1416 if (HAS_PCH_CPT(dev_priv)) {
1519b995
KP
1417 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1418 return false;
1419 } else {
1420 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1421 return false;
1422 }
1423 return true;
1424}
1425
1426static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1427 enum pipe pipe, u32 val)
1428{
1429 if ((val & ADPA_DAC_ENABLE) == 0)
1430 return false;
2d1fe073 1431 if (HAS_PCH_CPT(dev_priv)) {
1519b995
KP
1432 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1433 return false;
1434 } else {
1435 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1436 return false;
1437 }
1438 return true;
1439}
1440
291906f1 1441static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0f59a00
VS
1442 enum pipe pipe, i915_reg_t reg,
1443 u32 port_sel)
291906f1 1444{
47a05eca 1445 u32 val = I915_READ(reg);
e2c719b7 1446 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1447 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1448 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1449
2d1fe073 1450 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
75c5da27 1451 && (val & DP_PIPEB_SELECT),
de9a35ab 1452 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1453}
1454
1455static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
f0f59a00 1456 enum pipe pipe, i915_reg_t reg)
291906f1 1457{
47a05eca 1458 u32 val = I915_READ(reg);
e2c719b7 1459 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1460 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1461 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1462
2d1fe073 1463 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
75c5da27 1464 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1465 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1466}
1467
1468static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1469 enum pipe pipe)
1470{
291906f1 1471 u32 val;
291906f1 1472
f0575e92
KP
1473 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1474 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1475 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1 1476
649636ef 1477 val = I915_READ(PCH_ADPA);
e2c719b7 1478 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1479 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1480 pipe_name(pipe));
291906f1 1481
649636ef 1482 val = I915_READ(PCH_LVDS);
e2c719b7 1483 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1484 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1485 pipe_name(pipe));
291906f1 1486
e2debe91
PZ
1487 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1488 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1489 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1490}
1491
cd2d34d9
VS
1492static void _vlv_enable_pll(struct intel_crtc *crtc,
1493 const struct intel_crtc_state *pipe_config)
1494{
1495 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1496 enum pipe pipe = crtc->pipe;
1497
1498 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1499 POSTING_READ(DPLL(pipe));
1500 udelay(150);
1501
2c30b43b
CW
1502 if (intel_wait_for_register(dev_priv,
1503 DPLL(pipe),
1504 DPLL_LOCK_VLV,
1505 DPLL_LOCK_VLV,
1506 1))
cd2d34d9
VS
1507 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1508}
1509
d288f65f 1510static void vlv_enable_pll(struct intel_crtc *crtc,
5cec258b 1511 const struct intel_crtc_state *pipe_config)
87442f73 1512{
cd2d34d9 1513 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
8bd3f301 1514 enum pipe pipe = crtc->pipe;
87442f73 1515
8bd3f301 1516 assert_pipe_disabled(dev_priv, pipe);
87442f73 1517
87442f73 1518 /* PLL is protected by panel, make sure we can write it */
7d1a83cb 1519 assert_panel_unlocked(dev_priv, pipe);
87442f73 1520
cd2d34d9
VS
1521 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1522 _vlv_enable_pll(crtc, pipe_config);
426115cf 1523
8bd3f301
VS
1524 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1525 POSTING_READ(DPLL_MD(pipe));
87442f73
DV
1526}
1527
cd2d34d9
VS
1528
1529static void _chv_enable_pll(struct intel_crtc *crtc,
1530 const struct intel_crtc_state *pipe_config)
9d556c99 1531{
cd2d34d9 1532 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
8bd3f301 1533 enum pipe pipe = crtc->pipe;
9d556c99 1534 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1535 u32 tmp;
1536
a580516d 1537 mutex_lock(&dev_priv->sb_lock);
9d556c99
CML
1538
1539 /* Enable back the 10bit clock to display controller */
1540 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1541 tmp |= DPIO_DCLKP_EN;
1542 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1543
54433e91
VS
1544 mutex_unlock(&dev_priv->sb_lock);
1545
9d556c99
CML
1546 /*
1547 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1548 */
1549 udelay(1);
1550
1551 /* Enable PLL */
d288f65f 1552 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1553
1554 /* Check PLL is locked */
6b18826a
CW
1555 if (intel_wait_for_register(dev_priv,
1556 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1557 1))
9d556c99 1558 DRM_ERROR("PLL %d failed to lock\n", pipe);
cd2d34d9
VS
1559}
1560
1561static void chv_enable_pll(struct intel_crtc *crtc,
1562 const struct intel_crtc_state *pipe_config)
1563{
1564 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1565 enum pipe pipe = crtc->pipe;
1566
1567 assert_pipe_disabled(dev_priv, pipe);
1568
1569 /* PLL is protected by panel, make sure we can write it */
1570 assert_panel_unlocked(dev_priv, pipe);
1571
1572 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1573 _chv_enable_pll(crtc, pipe_config);
9d556c99 1574
c231775c
VS
1575 if (pipe != PIPE_A) {
1576 /*
1577 * WaPixelRepeatModeFixForC0:chv
1578 *
1579 * DPLLCMD is AWOL. Use chicken bits to propagate
1580 * the value from DPLLBMD to either pipe B or C.
1581 */
1582 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1583 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1584 I915_WRITE(CBR4_VLV, 0);
1585 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1586
1587 /*
1588 * DPLLB VGA mode also seems to cause problems.
1589 * We should always have it disabled.
1590 */
1591 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1592 } else {
1593 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1594 POSTING_READ(DPLL_MD(pipe));
1595 }
9d556c99
CML
1596}
1597
1c4e0274
VS
1598static int intel_num_dvo_pipes(struct drm_device *dev)
1599{
1600 struct intel_crtc *crtc;
1601 int count = 0;
1602
2d84d2b3 1603 for_each_intel_crtc(dev, crtc) {
3538b9df 1604 count += crtc->base.state->active &&
2d84d2b3
VS
1605 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1606 }
1c4e0274
VS
1607
1608 return count;
1609}
1610
66e3d5c0 1611static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1612{
66e3d5c0 1613 struct drm_device *dev = crtc->base.dev;
fac5e23e 1614 struct drm_i915_private *dev_priv = to_i915(dev);
f0f59a00 1615 i915_reg_t reg = DPLL(crtc->pipe);
6e3c9717 1616 u32 dpll = crtc->config->dpll_hw_state.dpll;
63d7bbe9 1617
66e3d5c0 1618 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1619
63d7bbe9 1620 /* PLL is protected by panel, make sure we can write it */
50a0bc90 1621 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
66e3d5c0 1622 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1623
1c4e0274 1624 /* Enable DVO 2x clock on both PLLs if necessary */
50a0bc90 1625 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev) > 0) {
1c4e0274
VS
1626 /*
1627 * It appears to be important that we don't enable this
1628 * for the current pipe before otherwise configuring the
1629 * PLL. No idea how this should be handled if multiple
1630 * DVO outputs are enabled simultaneosly.
1631 */
1632 dpll |= DPLL_DVO_2X_MODE;
1633 I915_WRITE(DPLL(!crtc->pipe),
1634 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1635 }
66e3d5c0 1636
c2b63374
VS
1637 /*
1638 * Apparently we need to have VGA mode enabled prior to changing
1639 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1640 * dividers, even though the register value does change.
1641 */
1642 I915_WRITE(reg, 0);
1643
8e7a65aa
VS
1644 I915_WRITE(reg, dpll);
1645
66e3d5c0
DV
1646 /* Wait for the clocks to stabilize. */
1647 POSTING_READ(reg);
1648 udelay(150);
1649
1650 if (INTEL_INFO(dev)->gen >= 4) {
1651 I915_WRITE(DPLL_MD(crtc->pipe),
6e3c9717 1652 crtc->config->dpll_hw_state.dpll_md);
66e3d5c0
DV
1653 } else {
1654 /* The pixel multiplier can only be updated once the
1655 * DPLL is enabled and the clocks are stable.
1656 *
1657 * So write it again.
1658 */
1659 I915_WRITE(reg, dpll);
1660 }
63d7bbe9
JB
1661
1662 /* We do this three times for luck */
66e3d5c0 1663 I915_WRITE(reg, dpll);
63d7bbe9
JB
1664 POSTING_READ(reg);
1665 udelay(150); /* wait for warmup */
66e3d5c0 1666 I915_WRITE(reg, dpll);
63d7bbe9
JB
1667 POSTING_READ(reg);
1668 udelay(150); /* wait for warmup */
66e3d5c0 1669 I915_WRITE(reg, dpll);
63d7bbe9
JB
1670 POSTING_READ(reg);
1671 udelay(150); /* wait for warmup */
1672}
1673
1674/**
50b44a44 1675 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1676 * @dev_priv: i915 private structure
1677 * @pipe: pipe PLL to disable
1678 *
1679 * Disable the PLL for @pipe, making sure the pipe is off first.
1680 *
1681 * Note! This is for pre-ILK only.
1682 */
1c4e0274 1683static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1684{
1c4e0274 1685 struct drm_device *dev = crtc->base.dev;
fac5e23e 1686 struct drm_i915_private *dev_priv = to_i915(dev);
1c4e0274
VS
1687 enum pipe pipe = crtc->pipe;
1688
1689 /* Disable DVO 2x clock on both PLLs if necessary */
50a0bc90 1690 if (IS_I830(dev_priv) &&
2d84d2b3 1691 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
3538b9df 1692 !intel_num_dvo_pipes(dev)) {
1c4e0274
VS
1693 I915_WRITE(DPLL(PIPE_B),
1694 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1695 I915_WRITE(DPLL(PIPE_A),
1696 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1697 }
1698
b6b5d049
VS
1699 /* Don't disable pipe or pipe PLLs if needed */
1700 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1701 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1702 return;
1703
1704 /* Make sure the pipe isn't still relying on us */
1705 assert_pipe_disabled(dev_priv, pipe);
1706
b8afb911 1707 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
50b44a44 1708 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1709}
1710
f6071166
JB
1711static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1712{
b8afb911 1713 u32 val;
f6071166
JB
1714
1715 /* Make sure the pipe isn't still relying on us */
1716 assert_pipe_disabled(dev_priv, pipe);
1717
03ed5cbf
VS
1718 val = DPLL_INTEGRATED_REF_CLK_VLV |
1719 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1720 if (pipe != PIPE_A)
1721 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1722
f6071166
JB
1723 I915_WRITE(DPLL(pipe), val);
1724 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1725}
1726
1727static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1728{
d752048d 1729 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1730 u32 val;
1731
a11b0703
VS
1732 /* Make sure the pipe isn't still relying on us */
1733 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1734
60bfe44f
VS
1735 val = DPLL_SSC_REF_CLK_CHV |
1736 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
a11b0703
VS
1737 if (pipe != PIPE_A)
1738 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
03ed5cbf 1739
a11b0703
VS
1740 I915_WRITE(DPLL(pipe), val);
1741 POSTING_READ(DPLL(pipe));
d752048d 1742
a580516d 1743 mutex_lock(&dev_priv->sb_lock);
d752048d
VS
1744
1745 /* Disable 10bit clock to display controller */
1746 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1747 val &= ~DPIO_DCLKP_EN;
1748 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1749
a580516d 1750 mutex_unlock(&dev_priv->sb_lock);
f6071166
JB
1751}
1752
e4607fcf 1753void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1754 struct intel_digital_port *dport,
1755 unsigned int expected_mask)
89b667f8
JB
1756{
1757 u32 port_mask;
f0f59a00 1758 i915_reg_t dpll_reg;
89b667f8 1759
e4607fcf
CML
1760 switch (dport->port) {
1761 case PORT_B:
89b667f8 1762 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1763 dpll_reg = DPLL(0);
e4607fcf
CML
1764 break;
1765 case PORT_C:
89b667f8 1766 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7 1767 dpll_reg = DPLL(0);
9b6de0a1 1768 expected_mask <<= 4;
00fc31b7
CML
1769 break;
1770 case PORT_D:
1771 port_mask = DPLL_PORTD_READY_MASK;
1772 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1773 break;
1774 default:
1775 BUG();
1776 }
89b667f8 1777
370004d3
CW
1778 if (intel_wait_for_register(dev_priv,
1779 dpll_reg, port_mask, expected_mask,
1780 1000))
9b6de0a1
VS
1781 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1782 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
89b667f8
JB
1783}
1784
b8a4f404
PZ
1785static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1786 enum pipe pipe)
040484af 1787{
98187836
VS
1788 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1789 pipe);
f0f59a00
VS
1790 i915_reg_t reg;
1791 uint32_t val, pipeconf_val;
040484af 1792
040484af 1793 /* Make sure PCH DPLL is enabled */
8106ddbd 1794 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
040484af
JB
1795
1796 /* FDI must be feeding us bits for PCH ports */
1797 assert_fdi_tx_enabled(dev_priv, pipe);
1798 assert_fdi_rx_enabled(dev_priv, pipe);
1799
6e266956 1800 if (HAS_PCH_CPT(dev_priv)) {
23670b32
DV
1801 /* Workaround: Set the timing override bit before enabling the
1802 * pch transcoder. */
1803 reg = TRANS_CHICKEN2(pipe);
1804 val = I915_READ(reg);
1805 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1806 I915_WRITE(reg, val);
59c859d6 1807 }
23670b32 1808
ab9412ba 1809 reg = PCH_TRANSCONF(pipe);
040484af 1810 val = I915_READ(reg);
5f7f726d 1811 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c 1812
2d1fe073 1813 if (HAS_PCH_IBX(dev_priv)) {
e9bcff5c 1814 /*
c5de7c6f
VS
1815 * Make the BPC in transcoder be consistent with
1816 * that in pipeconf reg. For HDMI we must use 8bpc
1817 * here for both 8bpc and 12bpc.
e9bcff5c 1818 */
dfd07d72 1819 val &= ~PIPECONF_BPC_MASK;
2d84d2b3 1820 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
c5de7c6f
VS
1821 val |= PIPECONF_8BPC;
1822 else
1823 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1824 }
5f7f726d
PZ
1825
1826 val &= ~TRANS_INTERLACE_MASK;
1827 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
2d1fe073 1828 if (HAS_PCH_IBX(dev_priv) &&
2d84d2b3 1829 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
1830 val |= TRANS_LEGACY_INTERLACED_ILK;
1831 else
1832 val |= TRANS_INTERLACED;
5f7f726d
PZ
1833 else
1834 val |= TRANS_PROGRESSIVE;
1835
040484af 1836 I915_WRITE(reg, val | TRANS_ENABLE);
650fbd84
CW
1837 if (intel_wait_for_register(dev_priv,
1838 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1839 100))
4bb6f1f3 1840 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
1841}
1842
8fb033d7 1843static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 1844 enum transcoder cpu_transcoder)
040484af 1845{
8fb033d7 1846 u32 val, pipeconf_val;
8fb033d7 1847
8fb033d7 1848 /* FDI must be feeding us bits for PCH ports */
1a240d4d 1849 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 1850 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 1851
223a6fdf 1852 /* Workaround: set timing override bit. */
36c0d0cf 1853 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 1854 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 1855 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
223a6fdf 1856
25f3ef11 1857 val = TRANS_ENABLE;
937bb610 1858 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 1859
9a76b1c6
PZ
1860 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1861 PIPECONF_INTERLACED_ILK)
a35f2679 1862 val |= TRANS_INTERLACED;
8fb033d7
PZ
1863 else
1864 val |= TRANS_PROGRESSIVE;
1865
ab9412ba 1866 I915_WRITE(LPT_TRANSCONF, val);
d9f96244
CW
1867 if (intel_wait_for_register(dev_priv,
1868 LPT_TRANSCONF,
1869 TRANS_STATE_ENABLE,
1870 TRANS_STATE_ENABLE,
1871 100))
937bb610 1872 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
1873}
1874
b8a4f404
PZ
1875static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1876 enum pipe pipe)
040484af 1877{
f0f59a00
VS
1878 i915_reg_t reg;
1879 uint32_t val;
040484af
JB
1880
1881 /* FDI relies on the transcoder */
1882 assert_fdi_tx_disabled(dev_priv, pipe);
1883 assert_fdi_rx_disabled(dev_priv, pipe);
1884
291906f1
JB
1885 /* Ports must be off as well */
1886 assert_pch_ports_disabled(dev_priv, pipe);
1887
ab9412ba 1888 reg = PCH_TRANSCONF(pipe);
040484af
JB
1889 val = I915_READ(reg);
1890 val &= ~TRANS_ENABLE;
1891 I915_WRITE(reg, val);
1892 /* wait for PCH transcoder off, transcoder state */
a7d04662
CW
1893 if (intel_wait_for_register(dev_priv,
1894 reg, TRANS_STATE_ENABLE, 0,
1895 50))
4bb6f1f3 1896 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32 1897
6e266956 1898 if (HAS_PCH_CPT(dev_priv)) {
23670b32
DV
1899 /* Workaround: Clear the timing override chicken bit again. */
1900 reg = TRANS_CHICKEN2(pipe);
1901 val = I915_READ(reg);
1902 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1903 I915_WRITE(reg, val);
1904 }
040484af
JB
1905}
1906
b7076546 1907void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 1908{
8fb033d7
PZ
1909 u32 val;
1910
ab9412ba 1911 val = I915_READ(LPT_TRANSCONF);
8fb033d7 1912 val &= ~TRANS_ENABLE;
ab9412ba 1913 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 1914 /* wait for PCH transcoder off, transcoder state */
dfdb4749
CW
1915 if (intel_wait_for_register(dev_priv,
1916 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1917 50))
8a52fd9f 1918 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
1919
1920 /* Workaround: clear timing override bit. */
36c0d0cf 1921 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 1922 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 1923 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
040484af
JB
1924}
1925
65f2130c
VS
1926enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc)
1927{
1928 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1929
1930 WARN_ON(!crtc->config->has_pch_encoder);
1931
1932 if (HAS_PCH_LPT(dev_priv))
1933 return TRANSCODER_A;
1934 else
1935 return (enum transcoder) crtc->pipe;
1936}
1937
b24e7179 1938/**
309cfea8 1939 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 1940 * @crtc: crtc responsible for the pipe
b24e7179 1941 *
0372264a 1942 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 1943 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 1944 */
e1fdc473 1945static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 1946{
0372264a 1947 struct drm_device *dev = crtc->base.dev;
fac5e23e 1948 struct drm_i915_private *dev_priv = to_i915(dev);
0372264a 1949 enum pipe pipe = crtc->pipe;
1a70a728 1950 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
f0f59a00 1951 i915_reg_t reg;
b24e7179
JB
1952 u32 val;
1953
9e2ee2dd
VS
1954 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1955
58c6eaa2 1956 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1957 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
1958 assert_sprites_disabled(dev_priv, pipe);
1959
b24e7179
JB
1960 /*
1961 * A pipe without a PLL won't actually be able to drive bits from
1962 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1963 * need the check.
1964 */
09fa8bb9 1965 if (HAS_GMCH_DISPLAY(dev_priv)) {
d7edc4e5 1966 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
23538ef1
JN
1967 assert_dsi_pll_enabled(dev_priv);
1968 else
1969 assert_pll_enabled(dev_priv, pipe);
09fa8bb9 1970 } else {
6e3c9717 1971 if (crtc->config->has_pch_encoder) {
040484af 1972 /* if driving the PCH, we need FDI enabled */
65f2130c
VS
1973 assert_fdi_rx_pll_enabled(dev_priv,
1974 (enum pipe) intel_crtc_pch_transcoder(crtc));
1a240d4d
DV
1975 assert_fdi_tx_pll_enabled(dev_priv,
1976 (enum pipe) cpu_transcoder);
040484af
JB
1977 }
1978 /* FIXME: assert CPU port conditions for SNB+ */
1979 }
b24e7179 1980
702e7a56 1981 reg = PIPECONF(cpu_transcoder);
b24e7179 1982 val = I915_READ(reg);
7ad25d48 1983 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
1984 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1985 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 1986 return;
7ad25d48 1987 }
00d70b15
CW
1988
1989 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 1990 POSTING_READ(reg);
b7792d8b
VS
1991
1992 /*
1993 * Until the pipe starts DSL will read as 0, which would cause
1994 * an apparent vblank timestamp jump, which messes up also the
1995 * frame count when it's derived from the timestamps. So let's
1996 * wait for the pipe to start properly before we call
1997 * drm_crtc_vblank_on()
1998 */
1999 if (dev->max_vblank_count == 0 &&
2000 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2001 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
b24e7179
JB
2002}
2003
2004/**
309cfea8 2005 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2006 * @crtc: crtc whose pipes is to be disabled
b24e7179 2007 *
575f7ab7
VS
2008 * Disable the pipe of @crtc, making sure that various hardware
2009 * specific requirements are met, if applicable, e.g. plane
2010 * disabled, panel fitter off, etc.
b24e7179
JB
2011 *
2012 * Will wait until the pipe has shut down before returning.
2013 */
575f7ab7 2014static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2015{
fac5e23e 2016 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6e3c9717 2017 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 2018 enum pipe pipe = crtc->pipe;
f0f59a00 2019 i915_reg_t reg;
b24e7179
JB
2020 u32 val;
2021
9e2ee2dd
VS
2022 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2023
b24e7179
JB
2024 /*
2025 * Make sure planes won't keep trying to pump pixels to us,
2026 * or we might hang the display.
2027 */
2028 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2029 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2030 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2031
702e7a56 2032 reg = PIPECONF(cpu_transcoder);
b24e7179 2033 val = I915_READ(reg);
00d70b15
CW
2034 if ((val & PIPECONF_ENABLE) == 0)
2035 return;
2036
67adc644
VS
2037 /*
2038 * Double wide has implications for planes
2039 * so best keep it disabled when not needed.
2040 */
6e3c9717 2041 if (crtc->config->double_wide)
67adc644
VS
2042 val &= ~PIPECONF_DOUBLE_WIDE;
2043
2044 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2045 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2046 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2047 val &= ~PIPECONF_ENABLE;
2048
2049 I915_WRITE(reg, val);
2050 if ((val & PIPECONF_ENABLE) == 0)
2051 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2052}
2053
832be82f
VS
2054static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2055{
2056 return IS_GEN2(dev_priv) ? 2048 : 4096;
2057}
2058
27ba3910
VS
2059static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2060 uint64_t fb_modifier, unsigned int cpp)
7b49f948
VS
2061{
2062 switch (fb_modifier) {
2063 case DRM_FORMAT_MOD_NONE:
2064 return cpp;
2065 case I915_FORMAT_MOD_X_TILED:
2066 if (IS_GEN2(dev_priv))
2067 return 128;
2068 else
2069 return 512;
2070 case I915_FORMAT_MOD_Y_TILED:
2071 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2072 return 128;
2073 else
2074 return 512;
2075 case I915_FORMAT_MOD_Yf_TILED:
2076 switch (cpp) {
2077 case 1:
2078 return 64;
2079 case 2:
2080 case 4:
2081 return 128;
2082 case 8:
2083 case 16:
2084 return 256;
2085 default:
2086 MISSING_CASE(cpp);
2087 return cpp;
2088 }
2089 break;
2090 default:
2091 MISSING_CASE(fb_modifier);
2092 return cpp;
2093 }
2094}
2095
832be82f
VS
2096unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2097 uint64_t fb_modifier, unsigned int cpp)
a57ce0b2 2098{
832be82f
VS
2099 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2100 return 1;
2101 else
2102 return intel_tile_size(dev_priv) /
27ba3910 2103 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
6761dd31
TU
2104}
2105
8d0deca8
VS
2106/* Return the tile dimensions in pixel units */
2107static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2108 unsigned int *tile_width,
2109 unsigned int *tile_height,
2110 uint64_t fb_modifier,
2111 unsigned int cpp)
2112{
2113 unsigned int tile_width_bytes =
2114 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2115
2116 *tile_width = tile_width_bytes / cpp;
2117 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2118}
2119
6761dd31
TU
2120unsigned int
2121intel_fb_align_height(struct drm_device *dev, unsigned int height,
832be82f 2122 uint32_t pixel_format, uint64_t fb_modifier)
6761dd31 2123{
832be82f
VS
2124 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2125 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2126
2127 return ALIGN(height, tile_height);
a57ce0b2
JB
2128}
2129
1663b9d6
VS
2130unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2131{
2132 unsigned int size = 0;
2133 int i;
2134
2135 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2136 size += rot_info->plane[i].width * rot_info->plane[i].height;
2137
2138 return size;
2139}
2140
75c82a53 2141static void
3465c580
VS
2142intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2143 const struct drm_framebuffer *fb,
2144 unsigned int rotation)
f64b98cd 2145{
bd2ef25d 2146 if (drm_rotation_90_or_270(rotation)) {
2d7a215f
VS
2147 *view = i915_ggtt_view_rotated;
2148 view->params.rotated = to_intel_framebuffer(fb)->rot_info;
2149 } else {
2150 *view = i915_ggtt_view_normal;
2151 }
2152}
50470bb0 2153
603525d7 2154static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
4e9a86b6
VS
2155{
2156 if (INTEL_INFO(dev_priv)->gen >= 9)
2157 return 256 * 1024;
985b8bb4 2158 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
666a4537 2159 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4e9a86b6
VS
2160 return 128 * 1024;
2161 else if (INTEL_INFO(dev_priv)->gen >= 4)
2162 return 4 * 1024;
2163 else
44c5905e 2164 return 0;
4e9a86b6
VS
2165}
2166
603525d7
VS
2167static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2168 uint64_t fb_modifier)
2169{
2170 switch (fb_modifier) {
2171 case DRM_FORMAT_MOD_NONE:
2172 return intel_linear_alignment(dev_priv);
2173 case I915_FORMAT_MOD_X_TILED:
2174 if (INTEL_INFO(dev_priv)->gen >= 9)
2175 return 256 * 1024;
2176 return 0;
2177 case I915_FORMAT_MOD_Y_TILED:
2178 case I915_FORMAT_MOD_Yf_TILED:
2179 return 1 * 1024 * 1024;
2180 default:
2181 MISSING_CASE(fb_modifier);
2182 return 0;
2183 }
2184}
2185
058d88c4
CW
2186struct i915_vma *
2187intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
6b95a207 2188{
850c4cdc 2189 struct drm_device *dev = fb->dev;
fac5e23e 2190 struct drm_i915_private *dev_priv = to_i915(dev);
850c4cdc 2191 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2192 struct i915_ggtt_view view;
058d88c4 2193 struct i915_vma *vma;
6b95a207 2194 u32 alignment;
6b95a207 2195
ebcdd39e
MR
2196 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2197
603525d7 2198 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
6b95a207 2199
3465c580 2200 intel_fill_fb_ggtt_view(&view, fb, rotation);
f64b98cd 2201
693db184
CW
2202 /* Note that the w/a also requires 64 PTE of padding following the
2203 * bo. We currently fill all unused PTE with the shadow page and so
2204 * we should always have valid PTE following the scanout preventing
2205 * the VT-d warning.
2206 */
48f112fe 2207 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
693db184
CW
2208 alignment = 256 * 1024;
2209
d6dd6843
PZ
2210 /*
2211 * Global gtt pte registers are special registers which actually forward
2212 * writes to a chunk of system memory. Which means that there is no risk
2213 * that the register values disappear as soon as we call
2214 * intel_runtime_pm_put(), so it is correct to wrap only the
2215 * pin/unpin/fence and not more.
2216 */
2217 intel_runtime_pm_get(dev_priv);
2218
058d88c4 2219 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
49ef5294
CW
2220 if (IS_ERR(vma))
2221 goto err;
6b95a207 2222
05a20d09 2223 if (i915_vma_is_map_and_fenceable(vma)) {
49ef5294
CW
2224 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2225 * fence, whereas 965+ only requires a fence if using
2226 * framebuffer compression. For simplicity, we always, when
2227 * possible, install a fence as the cost is not that onerous.
2228 *
2229 * If we fail to fence the tiled scanout, then either the
2230 * modeset will reject the change (which is highly unlikely as
2231 * the affected systems, all but one, do not have unmappable
2232 * space) or we will not be able to enable full powersaving
2233 * techniques (also likely not to apply due to various limits
2234 * FBC and the like impose on the size of the buffer, which
2235 * presumably we violated anyway with this unmappable buffer).
2236 * Anyway, it is presumably better to stumble onwards with
2237 * something and try to run the system in a "less than optimal"
2238 * mode that matches the user configuration.
2239 */
2240 if (i915_vma_get_fence(vma) == 0)
2241 i915_vma_pin_fence(vma);
9807216f 2242 }
6b95a207 2243
49ef5294 2244err:
d6dd6843 2245 intel_runtime_pm_put(dev_priv);
058d88c4 2246 return vma;
6b95a207
KH
2247}
2248
fb4b8ce1 2249void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
1690e1eb 2250{
82bc3b2d 2251 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2252 struct i915_ggtt_view view;
058d88c4 2253 struct i915_vma *vma;
82bc3b2d 2254
ebcdd39e
MR
2255 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2256
3465c580 2257 intel_fill_fb_ggtt_view(&view, fb, rotation);
05a20d09 2258 vma = i915_gem_object_to_ggtt(obj, &view);
f64b98cd 2259
49ef5294 2260 i915_vma_unpin_fence(vma);
058d88c4 2261 i915_gem_object_unpin_from_display_plane(vma);
1690e1eb
CW
2262}
2263
ef78ec94
VS
2264static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2265 unsigned int rotation)
2266{
bd2ef25d 2267 if (drm_rotation_90_or_270(rotation))
ef78ec94
VS
2268 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2269 else
2270 return fb->pitches[plane];
2271}
2272
6687c906
VS
2273/*
2274 * Convert the x/y offsets into a linear offset.
2275 * Only valid with 0/180 degree rotation, which is fine since linear
2276 * offset is only used with linear buffers on pre-hsw and tiled buffers
2277 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2278 */
2279u32 intel_fb_xy_to_linear(int x, int y,
2949056c
VS
2280 const struct intel_plane_state *state,
2281 int plane)
6687c906 2282{
2949056c 2283 const struct drm_framebuffer *fb = state->base.fb;
6687c906
VS
2284 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2285 unsigned int pitch = fb->pitches[plane];
2286
2287 return y * pitch + x * cpp;
2288}
2289
2290/*
2291 * Add the x/y offsets derived from fb->offsets[] to the user
2292 * specified plane src x/y offsets. The resulting x/y offsets
2293 * specify the start of scanout from the beginning of the gtt mapping.
2294 */
2295void intel_add_fb_offsets(int *x, int *y,
2949056c
VS
2296 const struct intel_plane_state *state,
2297 int plane)
6687c906
VS
2298
2299{
2949056c
VS
2300 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2301 unsigned int rotation = state->base.rotation;
6687c906 2302
bd2ef25d 2303 if (drm_rotation_90_or_270(rotation)) {
6687c906
VS
2304 *x += intel_fb->rotated[plane].x;
2305 *y += intel_fb->rotated[plane].y;
2306 } else {
2307 *x += intel_fb->normal[plane].x;
2308 *y += intel_fb->normal[plane].y;
2309 }
2310}
2311
29cf9491 2312/*
29cf9491
VS
2313 * Input tile dimensions and pitch must already be
2314 * rotated to match x and y, and in pixel units.
2315 */
66a2d927
VS
2316static u32 _intel_adjust_tile_offset(int *x, int *y,
2317 unsigned int tile_width,
2318 unsigned int tile_height,
2319 unsigned int tile_size,
2320 unsigned int pitch_tiles,
2321 u32 old_offset,
2322 u32 new_offset)
29cf9491 2323{
b9b24038 2324 unsigned int pitch_pixels = pitch_tiles * tile_width;
29cf9491
VS
2325 unsigned int tiles;
2326
2327 WARN_ON(old_offset & (tile_size - 1));
2328 WARN_ON(new_offset & (tile_size - 1));
2329 WARN_ON(new_offset > old_offset);
2330
2331 tiles = (old_offset - new_offset) / tile_size;
2332
2333 *y += tiles / pitch_tiles * tile_height;
2334 *x += tiles % pitch_tiles * tile_width;
2335
b9b24038
VS
2336 /* minimize x in case it got needlessly big */
2337 *y += *x / pitch_pixels * tile_height;
2338 *x %= pitch_pixels;
2339
29cf9491
VS
2340 return new_offset;
2341}
2342
66a2d927
VS
2343/*
2344 * Adjust the tile offset by moving the difference into
2345 * the x/y offsets.
2346 */
2347static u32 intel_adjust_tile_offset(int *x, int *y,
2348 const struct intel_plane_state *state, int plane,
2349 u32 old_offset, u32 new_offset)
2350{
2351 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2352 const struct drm_framebuffer *fb = state->base.fb;
2353 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2354 unsigned int rotation = state->base.rotation;
2355 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2356
2357 WARN_ON(new_offset > old_offset);
2358
2359 if (fb->modifier[plane] != DRM_FORMAT_MOD_NONE) {
2360 unsigned int tile_size, tile_width, tile_height;
2361 unsigned int pitch_tiles;
2362
2363 tile_size = intel_tile_size(dev_priv);
2364 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2365 fb->modifier[plane], cpp);
2366
bd2ef25d 2367 if (drm_rotation_90_or_270(rotation)) {
66a2d927
VS
2368 pitch_tiles = pitch / tile_height;
2369 swap(tile_width, tile_height);
2370 } else {
2371 pitch_tiles = pitch / (tile_width * cpp);
2372 }
2373
2374 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2375 tile_size, pitch_tiles,
2376 old_offset, new_offset);
2377 } else {
2378 old_offset += *y * pitch + *x * cpp;
2379
2380 *y = (old_offset - new_offset) / pitch;
2381 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2382 }
2383
2384 return new_offset;
2385}
2386
8d0deca8
VS
2387/*
2388 * Computes the linear offset to the base tile and adjusts
2389 * x, y. bytes per pixel is assumed to be a power-of-two.
2390 *
2391 * In the 90/270 rotated case, x and y are assumed
2392 * to be already rotated to match the rotated GTT view, and
2393 * pitch is the tile_height aligned framebuffer height.
6687c906
VS
2394 *
2395 * This function is used when computing the derived information
2396 * under intel_framebuffer, so using any of that information
2397 * here is not allowed. Anything under drm_framebuffer can be
2398 * used. This is why the user has to pass in the pitch since it
2399 * is specified in the rotated orientation.
8d0deca8 2400 */
6687c906
VS
2401static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2402 int *x, int *y,
2403 const struct drm_framebuffer *fb, int plane,
2404 unsigned int pitch,
2405 unsigned int rotation,
2406 u32 alignment)
c2c75131 2407{
4f2d9934
VS
2408 uint64_t fb_modifier = fb->modifier[plane];
2409 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
6687c906 2410 u32 offset, offset_aligned;
29cf9491 2411
29cf9491
VS
2412 if (alignment)
2413 alignment--;
2414
b5c65338 2415 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
8d0deca8
VS
2416 unsigned int tile_size, tile_width, tile_height;
2417 unsigned int tile_rows, tiles, pitch_tiles;
c2c75131 2418
d843310d 2419 tile_size = intel_tile_size(dev_priv);
8d0deca8
VS
2420 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2421 fb_modifier, cpp);
2422
bd2ef25d 2423 if (drm_rotation_90_or_270(rotation)) {
8d0deca8
VS
2424 pitch_tiles = pitch / tile_height;
2425 swap(tile_width, tile_height);
2426 } else {
2427 pitch_tiles = pitch / (tile_width * cpp);
2428 }
d843310d
VS
2429
2430 tile_rows = *y / tile_height;
2431 *y %= tile_height;
c2c75131 2432
8d0deca8
VS
2433 tiles = *x / tile_width;
2434 *x %= tile_width;
bc752862 2435
29cf9491
VS
2436 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2437 offset_aligned = offset & ~alignment;
bc752862 2438
66a2d927
VS
2439 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2440 tile_size, pitch_tiles,
2441 offset, offset_aligned);
29cf9491 2442 } else {
bc752862 2443 offset = *y * pitch + *x * cpp;
29cf9491
VS
2444 offset_aligned = offset & ~alignment;
2445
4e9a86b6
VS
2446 *y = (offset & alignment) / pitch;
2447 *x = ((offset & alignment) - *y * pitch) / cpp;
bc752862 2448 }
29cf9491
VS
2449
2450 return offset_aligned;
c2c75131
DV
2451}
2452
6687c906 2453u32 intel_compute_tile_offset(int *x, int *y,
2949056c
VS
2454 const struct intel_plane_state *state,
2455 int plane)
6687c906 2456{
2949056c
VS
2457 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2458 const struct drm_framebuffer *fb = state->base.fb;
2459 unsigned int rotation = state->base.rotation;
ef78ec94 2460 int pitch = intel_fb_pitch(fb, plane, rotation);
8d970654
VS
2461 u32 alignment;
2462
2463 /* AUX_DIST needs only 4K alignment */
2464 if (fb->pixel_format == DRM_FORMAT_NV12 && plane == 1)
2465 alignment = 4096;
2466 else
2467 alignment = intel_surf_alignment(dev_priv, fb->modifier[plane]);
6687c906
VS
2468
2469 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2470 rotation, alignment);
2471}
2472
2473/* Convert the fb->offset[] linear offset into x/y offsets */
2474static void intel_fb_offset_to_xy(int *x, int *y,
2475 const struct drm_framebuffer *fb, int plane)
2476{
2477 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2478 unsigned int pitch = fb->pitches[plane];
2479 u32 linear_offset = fb->offsets[plane];
2480
2481 *y = linear_offset / pitch;
2482 *x = linear_offset % pitch / cpp;
2483}
2484
72618ebf
VS
2485static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2486{
2487 switch (fb_modifier) {
2488 case I915_FORMAT_MOD_X_TILED:
2489 return I915_TILING_X;
2490 case I915_FORMAT_MOD_Y_TILED:
2491 return I915_TILING_Y;
2492 default:
2493 return I915_TILING_NONE;
2494 }
2495}
2496
6687c906
VS
2497static int
2498intel_fill_fb_info(struct drm_i915_private *dev_priv,
2499 struct drm_framebuffer *fb)
2500{
2501 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2502 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2503 u32 gtt_offset_rotated = 0;
2504 unsigned int max_size = 0;
2505 uint32_t format = fb->pixel_format;
2506 int i, num_planes = drm_format_num_planes(format);
2507 unsigned int tile_size = intel_tile_size(dev_priv);
2508
2509 for (i = 0; i < num_planes; i++) {
2510 unsigned int width, height;
2511 unsigned int cpp, size;
2512 u32 offset;
2513 int x, y;
2514
2515 cpp = drm_format_plane_cpp(format, i);
2516 width = drm_format_plane_width(fb->width, format, i);
2517 height = drm_format_plane_height(fb->height, format, i);
2518
2519 intel_fb_offset_to_xy(&x, &y, fb, i);
2520
60d5f2a4
VS
2521 /*
2522 * The fence (if used) is aligned to the start of the object
2523 * so having the framebuffer wrap around across the edge of the
2524 * fenced region doesn't really work. We have no API to configure
2525 * the fence start offset within the object (nor could we probably
2526 * on gen2/3). So it's just easier if we just require that the
2527 * fb layout agrees with the fence layout. We already check that the
2528 * fb stride matches the fence stride elsewhere.
2529 */
2530 if (i915_gem_object_is_tiled(intel_fb->obj) &&
2531 (x + width) * cpp > fb->pitches[i]) {
2532 DRM_DEBUG("bad fb plane %d offset: 0x%x\n",
2533 i, fb->offsets[i]);
2534 return -EINVAL;
2535 }
2536
6687c906
VS
2537 /*
2538 * First pixel of the framebuffer from
2539 * the start of the normal gtt mapping.
2540 */
2541 intel_fb->normal[i].x = x;
2542 intel_fb->normal[i].y = y;
2543
2544 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
2545 fb, 0, fb->pitches[i],
cc926387 2546 DRM_ROTATE_0, tile_size);
6687c906
VS
2547 offset /= tile_size;
2548
2549 if (fb->modifier[i] != DRM_FORMAT_MOD_NONE) {
2550 unsigned int tile_width, tile_height;
2551 unsigned int pitch_tiles;
2552 struct drm_rect r;
2553
2554 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2555 fb->modifier[i], cpp);
2556
2557 rot_info->plane[i].offset = offset;
2558 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2559 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2560 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2561
2562 intel_fb->rotated[i].pitch =
2563 rot_info->plane[i].height * tile_height;
2564
2565 /* how many tiles does this plane need */
2566 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2567 /*
2568 * If the plane isn't horizontally tile aligned,
2569 * we need one more tile.
2570 */
2571 if (x != 0)
2572 size++;
2573
2574 /* rotate the x/y offsets to match the GTT view */
2575 r.x1 = x;
2576 r.y1 = y;
2577 r.x2 = x + width;
2578 r.y2 = y + height;
2579 drm_rect_rotate(&r,
2580 rot_info->plane[i].width * tile_width,
2581 rot_info->plane[i].height * tile_height,
cc926387 2582 DRM_ROTATE_270);
6687c906
VS
2583 x = r.x1;
2584 y = r.y1;
2585
2586 /* rotate the tile dimensions to match the GTT view */
2587 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2588 swap(tile_width, tile_height);
2589
2590 /*
2591 * We only keep the x/y offsets, so push all of the
2592 * gtt offset into the x/y offsets.
2593 */
66a2d927
VS
2594 _intel_adjust_tile_offset(&x, &y, tile_size,
2595 tile_width, tile_height, pitch_tiles,
2596 gtt_offset_rotated * tile_size, 0);
6687c906
VS
2597
2598 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2599
2600 /*
2601 * First pixel of the framebuffer from
2602 * the start of the rotated gtt mapping.
2603 */
2604 intel_fb->rotated[i].x = x;
2605 intel_fb->rotated[i].y = y;
2606 } else {
2607 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2608 x * cpp, tile_size);
2609 }
2610
2611 /* how many tiles in total needed in the bo */
2612 max_size = max(max_size, offset + size);
2613 }
2614
2615 if (max_size * tile_size > to_intel_framebuffer(fb)->obj->base.size) {
2616 DRM_DEBUG("fb too big for bo (need %u bytes, have %zu bytes)\n",
2617 max_size * tile_size, to_intel_framebuffer(fb)->obj->base.size);
2618 return -EINVAL;
2619 }
2620
2621 return 0;
2622}
2623
b35d63fa 2624static int i9xx_format_to_fourcc(int format)
46f297fb
JB
2625{
2626 switch (format) {
2627 case DISPPLANE_8BPP:
2628 return DRM_FORMAT_C8;
2629 case DISPPLANE_BGRX555:
2630 return DRM_FORMAT_XRGB1555;
2631 case DISPPLANE_BGRX565:
2632 return DRM_FORMAT_RGB565;
2633 default:
2634 case DISPPLANE_BGRX888:
2635 return DRM_FORMAT_XRGB8888;
2636 case DISPPLANE_RGBX888:
2637 return DRM_FORMAT_XBGR8888;
2638 case DISPPLANE_BGRX101010:
2639 return DRM_FORMAT_XRGB2101010;
2640 case DISPPLANE_RGBX101010:
2641 return DRM_FORMAT_XBGR2101010;
2642 }
2643}
2644
bc8d7dff
DL
2645static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2646{
2647 switch (format) {
2648 case PLANE_CTL_FORMAT_RGB_565:
2649 return DRM_FORMAT_RGB565;
2650 default:
2651 case PLANE_CTL_FORMAT_XRGB_8888:
2652 if (rgb_order) {
2653 if (alpha)
2654 return DRM_FORMAT_ABGR8888;
2655 else
2656 return DRM_FORMAT_XBGR8888;
2657 } else {
2658 if (alpha)
2659 return DRM_FORMAT_ARGB8888;
2660 else
2661 return DRM_FORMAT_XRGB8888;
2662 }
2663 case PLANE_CTL_FORMAT_XRGB_2101010:
2664 if (rgb_order)
2665 return DRM_FORMAT_XBGR2101010;
2666 else
2667 return DRM_FORMAT_XRGB2101010;
2668 }
2669}
2670
5724dbd1 2671static bool
f6936e29
DV
2672intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2673 struct intel_initial_plane_config *plane_config)
46f297fb
JB
2674{
2675 struct drm_device *dev = crtc->base.dev;
3badb49f 2676 struct drm_i915_private *dev_priv = to_i915(dev);
72e96d64 2677 struct i915_ggtt *ggtt = &dev_priv->ggtt;
46f297fb
JB
2678 struct drm_i915_gem_object *obj = NULL;
2679 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2d14030b 2680 struct drm_framebuffer *fb = &plane_config->fb->base;
f37b5c2b
DV
2681 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2682 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2683 PAGE_SIZE);
2684
2685 size_aligned -= base_aligned;
46f297fb 2686
ff2652ea
CW
2687 if (plane_config->size == 0)
2688 return false;
2689
3badb49f
PZ
2690 /* If the FB is too big, just don't use it since fbdev is not very
2691 * important and we should probably use that space with FBC or other
2692 * features. */
72e96d64 2693 if (size_aligned * 2 > ggtt->stolen_usable_size)
3badb49f
PZ
2694 return false;
2695
12c83d99
TU
2696 mutex_lock(&dev->struct_mutex);
2697
f37b5c2b
DV
2698 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2699 base_aligned,
2700 base_aligned,
2701 size_aligned);
12c83d99
TU
2702 if (!obj) {
2703 mutex_unlock(&dev->struct_mutex);
484b41dd 2704 return false;
12c83d99 2705 }
46f297fb 2706
3e510a8e
CW
2707 if (plane_config->tiling == I915_TILING_X)
2708 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
46f297fb 2709
6bf129df
DL
2710 mode_cmd.pixel_format = fb->pixel_format;
2711 mode_cmd.width = fb->width;
2712 mode_cmd.height = fb->height;
2713 mode_cmd.pitches[0] = fb->pitches[0];
18c5247e
DV
2714 mode_cmd.modifier[0] = fb->modifier[0];
2715 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
46f297fb 2716
6bf129df 2717 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
484b41dd 2718 &mode_cmd, obj)) {
46f297fb
JB
2719 DRM_DEBUG_KMS("intel fb init failed\n");
2720 goto out_unref_obj;
2721 }
12c83d99 2722
46f297fb 2723 mutex_unlock(&dev->struct_mutex);
484b41dd 2724
f6936e29 2725 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
484b41dd 2726 return true;
46f297fb
JB
2727
2728out_unref_obj:
f8c417cd 2729 i915_gem_object_put(obj);
46f297fb 2730 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2731 return false;
2732}
2733
5a21b665
DV
2734/* Update plane->state->fb to match plane->fb after driver-internal updates */
2735static void
2736update_state_fb(struct drm_plane *plane)
2737{
2738 if (plane->fb == plane->state->fb)
2739 return;
2740
2741 if (plane->state->fb)
2742 drm_framebuffer_unreference(plane->state->fb);
2743 plane->state->fb = plane->fb;
2744 if (plane->state->fb)
2745 drm_framebuffer_reference(plane->state->fb);
2746}
2747
5724dbd1 2748static void
f6936e29
DV
2749intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2750 struct intel_initial_plane_config *plane_config)
484b41dd
JB
2751{
2752 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 2753 struct drm_i915_private *dev_priv = to_i915(dev);
484b41dd
JB
2754 struct drm_crtc *c;
2755 struct intel_crtc *i;
2ff8fde1 2756 struct drm_i915_gem_object *obj;
88595ac9 2757 struct drm_plane *primary = intel_crtc->base.primary;
be5651f2 2758 struct drm_plane_state *plane_state = primary->state;
200757f5
MR
2759 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2760 struct intel_plane *intel_plane = to_intel_plane(primary);
0a8d8a86
MR
2761 struct intel_plane_state *intel_state =
2762 to_intel_plane_state(plane_state);
88595ac9 2763 struct drm_framebuffer *fb;
484b41dd 2764
2d14030b 2765 if (!plane_config->fb)
484b41dd
JB
2766 return;
2767
f6936e29 2768 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
88595ac9
DV
2769 fb = &plane_config->fb->base;
2770 goto valid_fb;
f55548b5 2771 }
484b41dd 2772
2d14030b 2773 kfree(plane_config->fb);
484b41dd
JB
2774
2775 /*
2776 * Failed to alloc the obj, check to see if we should share
2777 * an fb with another CRTC instead
2778 */
70e1e0ec 2779 for_each_crtc(dev, c) {
484b41dd
JB
2780 i = to_intel_crtc(c);
2781
2782 if (c == &intel_crtc->base)
2783 continue;
2784
2ff8fde1
MR
2785 if (!i->active)
2786 continue;
2787
88595ac9
DV
2788 fb = c->primary->fb;
2789 if (!fb)
484b41dd
JB
2790 continue;
2791
88595ac9 2792 obj = intel_fb_obj(fb);
058d88c4 2793 if (i915_gem_object_ggtt_offset(obj, NULL) == plane_config->base) {
88595ac9
DV
2794 drm_framebuffer_reference(fb);
2795 goto valid_fb;
484b41dd
JB
2796 }
2797 }
88595ac9 2798
200757f5
MR
2799 /*
2800 * We've failed to reconstruct the BIOS FB. Current display state
2801 * indicates that the primary plane is visible, but has a NULL FB,
2802 * which will lead to problems later if we don't fix it up. The
2803 * simplest solution is to just disable the primary plane now and
2804 * pretend the BIOS never had it enabled.
2805 */
936e71e3 2806 to_intel_plane_state(plane_state)->base.visible = false;
200757f5 2807 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
2622a081 2808 intel_pre_disable_primary_noatomic(&intel_crtc->base);
200757f5
MR
2809 intel_plane->disable_plane(primary, &intel_crtc->base);
2810
88595ac9
DV
2811 return;
2812
2813valid_fb:
f44e2659
VS
2814 plane_state->src_x = 0;
2815 plane_state->src_y = 0;
be5651f2
ML
2816 plane_state->src_w = fb->width << 16;
2817 plane_state->src_h = fb->height << 16;
2818
f44e2659
VS
2819 plane_state->crtc_x = 0;
2820 plane_state->crtc_y = 0;
be5651f2
ML
2821 plane_state->crtc_w = fb->width;
2822 plane_state->crtc_h = fb->height;
2823
936e71e3
VS
2824 intel_state->base.src.x1 = plane_state->src_x;
2825 intel_state->base.src.y1 = plane_state->src_y;
2826 intel_state->base.src.x2 = plane_state->src_x + plane_state->src_w;
2827 intel_state->base.src.y2 = plane_state->src_y + plane_state->src_h;
2828 intel_state->base.dst.x1 = plane_state->crtc_x;
2829 intel_state->base.dst.y1 = plane_state->crtc_y;
2830 intel_state->base.dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2831 intel_state->base.dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
0a8d8a86 2832
88595ac9 2833 obj = intel_fb_obj(fb);
3e510a8e 2834 if (i915_gem_object_is_tiled(obj))
88595ac9
DV
2835 dev_priv->preserve_bios_swizzle = true;
2836
be5651f2
ML
2837 drm_framebuffer_reference(fb);
2838 primary->fb = primary->state->fb = fb;
36750f28 2839 primary->crtc = primary->state->crtc = &intel_crtc->base;
36750f28 2840 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
faf5bf0a
CW
2841 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2842 &obj->frontbuffer_bits);
46f297fb
JB
2843}
2844
b63a16f6
VS
2845static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2846 unsigned int rotation)
2847{
2848 int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2849
2850 switch (fb->modifier[plane]) {
2851 case DRM_FORMAT_MOD_NONE:
2852 case I915_FORMAT_MOD_X_TILED:
2853 switch (cpp) {
2854 case 8:
2855 return 4096;
2856 case 4:
2857 case 2:
2858 case 1:
2859 return 8192;
2860 default:
2861 MISSING_CASE(cpp);
2862 break;
2863 }
2864 break;
2865 case I915_FORMAT_MOD_Y_TILED:
2866 case I915_FORMAT_MOD_Yf_TILED:
2867 switch (cpp) {
2868 case 8:
2869 return 2048;
2870 case 4:
2871 return 4096;
2872 case 2:
2873 case 1:
2874 return 8192;
2875 default:
2876 MISSING_CASE(cpp);
2877 break;
2878 }
2879 break;
2880 default:
2881 MISSING_CASE(fb->modifier[plane]);
2882 }
2883
2884 return 2048;
2885}
2886
2887static int skl_check_main_surface(struct intel_plane_state *plane_state)
2888{
2889 const struct drm_i915_private *dev_priv = to_i915(plane_state->base.plane->dev);
2890 const struct drm_framebuffer *fb = plane_state->base.fb;
2891 unsigned int rotation = plane_state->base.rotation;
cc926387
DV
2892 int x = plane_state->base.src.x1 >> 16;
2893 int y = plane_state->base.src.y1 >> 16;
2894 int w = drm_rect_width(&plane_state->base.src) >> 16;
2895 int h = drm_rect_height(&plane_state->base.src) >> 16;
b63a16f6
VS
2896 int max_width = skl_max_plane_width(fb, 0, rotation);
2897 int max_height = 4096;
8d970654 2898 u32 alignment, offset, aux_offset = plane_state->aux.offset;
b63a16f6
VS
2899
2900 if (w > max_width || h > max_height) {
2901 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2902 w, h, max_width, max_height);
2903 return -EINVAL;
2904 }
2905
2906 intel_add_fb_offsets(&x, &y, plane_state, 0);
2907 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
2908
2909 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
2910
8d970654
VS
2911 /*
2912 * AUX surface offset is specified as the distance from the
2913 * main surface offset, and it must be non-negative. Make
2914 * sure that is what we will get.
2915 */
2916 if (offset > aux_offset)
2917 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2918 offset, aux_offset & ~(alignment - 1));
2919
b63a16f6
VS
2920 /*
2921 * When using an X-tiled surface, the plane blows up
2922 * if the x offset + width exceed the stride.
2923 *
2924 * TODO: linear and Y-tiled seem fine, Yf untested,
2925 */
2926 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED) {
2927 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
2928
2929 while ((x + w) * cpp > fb->pitches[0]) {
2930 if (offset == 0) {
2931 DRM_DEBUG_KMS("Unable to find suitable display surface offset\n");
2932 return -EINVAL;
2933 }
2934
2935 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2936 offset, offset - alignment);
2937 }
2938 }
2939
2940 plane_state->main.offset = offset;
2941 plane_state->main.x = x;
2942 plane_state->main.y = y;
2943
2944 return 0;
2945}
2946
8d970654
VS
2947static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
2948{
2949 const struct drm_framebuffer *fb = plane_state->base.fb;
2950 unsigned int rotation = plane_state->base.rotation;
2951 int max_width = skl_max_plane_width(fb, 1, rotation);
2952 int max_height = 4096;
cc926387
DV
2953 int x = plane_state->base.src.x1 >> 17;
2954 int y = plane_state->base.src.y1 >> 17;
2955 int w = drm_rect_width(&plane_state->base.src) >> 17;
2956 int h = drm_rect_height(&plane_state->base.src) >> 17;
8d970654
VS
2957 u32 offset;
2958
2959 intel_add_fb_offsets(&x, &y, plane_state, 1);
2960 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
2961
2962 /* FIXME not quite sure how/if these apply to the chroma plane */
2963 if (w > max_width || h > max_height) {
2964 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
2965 w, h, max_width, max_height);
2966 return -EINVAL;
2967 }
2968
2969 plane_state->aux.offset = offset;
2970 plane_state->aux.x = x;
2971 plane_state->aux.y = y;
2972
2973 return 0;
2974}
2975
b63a16f6
VS
2976int skl_check_plane_surface(struct intel_plane_state *plane_state)
2977{
2978 const struct drm_framebuffer *fb = plane_state->base.fb;
2979 unsigned int rotation = plane_state->base.rotation;
2980 int ret;
2981
2982 /* Rotate src coordinates to match rotated GTT view */
bd2ef25d 2983 if (drm_rotation_90_or_270(rotation))
cc926387 2984 drm_rect_rotate(&plane_state->base.src,
da064b47
VS
2985 fb->width << 16, fb->height << 16,
2986 DRM_ROTATE_270);
b63a16f6 2987
8d970654
VS
2988 /*
2989 * Handle the AUX surface first since
2990 * the main surface setup depends on it.
2991 */
2992 if (fb->pixel_format == DRM_FORMAT_NV12) {
2993 ret = skl_check_nv12_aux_surface(plane_state);
2994 if (ret)
2995 return ret;
2996 } else {
2997 plane_state->aux.offset = ~0xfff;
2998 plane_state->aux.x = 0;
2999 plane_state->aux.y = 0;
3000 }
3001
b63a16f6
VS
3002 ret = skl_check_main_surface(plane_state);
3003 if (ret)
3004 return ret;
3005
3006 return 0;
3007}
3008
a8d201af
ML
3009static void i9xx_update_primary_plane(struct drm_plane *primary,
3010 const struct intel_crtc_state *crtc_state,
3011 const struct intel_plane_state *plane_state)
81255565 3012{
a8d201af 3013 struct drm_device *dev = primary->dev;
fac5e23e 3014 struct drm_i915_private *dev_priv = to_i915(dev);
a8d201af
ML
3015 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3016 struct drm_framebuffer *fb = plane_state->base.fb;
3017 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
81255565 3018 int plane = intel_crtc->plane;
54ea9da8 3019 u32 linear_offset;
81255565 3020 u32 dspcntr;
f0f59a00 3021 i915_reg_t reg = DSPCNTR(plane);
8d0deca8 3022 unsigned int rotation = plane_state->base.rotation;
936e71e3
VS
3023 int x = plane_state->base.src.x1 >> 16;
3024 int y = plane_state->base.src.y1 >> 16;
c9ba6fad 3025
f45651ba
VS
3026 dspcntr = DISPPLANE_GAMMA_ENABLE;
3027
fdd508a6 3028 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
3029
3030 if (INTEL_INFO(dev)->gen < 4) {
3031 if (intel_crtc->pipe == PIPE_B)
3032 dspcntr |= DISPPLANE_SEL_PIPE_B;
3033
3034 /* pipesrc and dspsize control the size that is scaled from,
3035 * which should always be the user's requested size.
3036 */
3037 I915_WRITE(DSPSIZE(plane),
a8d201af
ML
3038 ((crtc_state->pipe_src_h - 1) << 16) |
3039 (crtc_state->pipe_src_w - 1));
f45651ba 3040 I915_WRITE(DSPPOS(plane), 0);
920a14b2 3041 } else if (IS_CHERRYVIEW(dev_priv) && plane == PLANE_B) {
c14b0485 3042 I915_WRITE(PRIMSIZE(plane),
a8d201af
ML
3043 ((crtc_state->pipe_src_h - 1) << 16) |
3044 (crtc_state->pipe_src_w - 1));
c14b0485
VS
3045 I915_WRITE(PRIMPOS(plane), 0);
3046 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 3047 }
81255565 3048
57779d06
VS
3049 switch (fb->pixel_format) {
3050 case DRM_FORMAT_C8:
81255565
JB
3051 dspcntr |= DISPPLANE_8BPP;
3052 break;
57779d06 3053 case DRM_FORMAT_XRGB1555:
57779d06 3054 dspcntr |= DISPPLANE_BGRX555;
81255565 3055 break;
57779d06
VS
3056 case DRM_FORMAT_RGB565:
3057 dspcntr |= DISPPLANE_BGRX565;
3058 break;
3059 case DRM_FORMAT_XRGB8888:
57779d06
VS
3060 dspcntr |= DISPPLANE_BGRX888;
3061 break;
3062 case DRM_FORMAT_XBGR8888:
57779d06
VS
3063 dspcntr |= DISPPLANE_RGBX888;
3064 break;
3065 case DRM_FORMAT_XRGB2101010:
57779d06
VS
3066 dspcntr |= DISPPLANE_BGRX101010;
3067 break;
3068 case DRM_FORMAT_XBGR2101010:
57779d06 3069 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
3070 break;
3071 default:
baba133a 3072 BUG();
81255565 3073 }
57779d06 3074
72618ebf
VS
3075 if (INTEL_GEN(dev_priv) >= 4 &&
3076 fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
f45651ba 3077 dspcntr |= DISPPLANE_TILED;
81255565 3078
9beb5fea 3079 if (IS_G4X(dev_priv))
de1aa629
VS
3080 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
3081
2949056c 3082 intel_add_fb_offsets(&x, &y, plane_state, 0);
81255565 3083
6687c906 3084 if (INTEL_INFO(dev)->gen >= 4)
c2c75131 3085 intel_crtc->dspaddr_offset =
2949056c 3086 intel_compute_tile_offset(&x, &y, plane_state, 0);
e506a0c6 3087
31ad61e4 3088 if (rotation == DRM_ROTATE_180) {
48404c1e
SJ
3089 dspcntr |= DISPPLANE_ROTATE_180;
3090
a8d201af
ML
3091 x += (crtc_state->pipe_src_w - 1);
3092 y += (crtc_state->pipe_src_h - 1);
48404c1e
SJ
3093 }
3094
2949056c 3095 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
6687c906
VS
3096
3097 if (INTEL_INFO(dev)->gen < 4)
3098 intel_crtc->dspaddr_offset = linear_offset;
3099
2db3366b
PZ
3100 intel_crtc->adjusted_x = x;
3101 intel_crtc->adjusted_y = y;
3102
48404c1e
SJ
3103 I915_WRITE(reg, dspcntr);
3104
01f2c773 3105 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 3106 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d 3107 I915_WRITE(DSPSURF(plane),
6687c906
VS
3108 intel_fb_gtt_offset(fb, rotation) +
3109 intel_crtc->dspaddr_offset);
5eddb70b 3110 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 3111 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 3112 } else
058d88c4 3113 I915_WRITE(DSPADDR(plane), i915_gem_object_ggtt_offset(obj, NULL) + linear_offset);
5eddb70b 3114 POSTING_READ(reg);
17638cd6
JB
3115}
3116
a8d201af
ML
3117static void i9xx_disable_primary_plane(struct drm_plane *primary,
3118 struct drm_crtc *crtc)
17638cd6
JB
3119{
3120 struct drm_device *dev = crtc->dev;
fac5e23e 3121 struct drm_i915_private *dev_priv = to_i915(dev);
17638cd6 3122 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
17638cd6 3123 int plane = intel_crtc->plane;
f45651ba 3124
a8d201af
ML
3125 I915_WRITE(DSPCNTR(plane), 0);
3126 if (INTEL_INFO(dev_priv)->gen >= 4)
fdd508a6 3127 I915_WRITE(DSPSURF(plane), 0);
a8d201af
ML
3128 else
3129 I915_WRITE(DSPADDR(plane), 0);
3130 POSTING_READ(DSPCNTR(plane));
3131}
c9ba6fad 3132
a8d201af
ML
3133static void ironlake_update_primary_plane(struct drm_plane *primary,
3134 const struct intel_crtc_state *crtc_state,
3135 const struct intel_plane_state *plane_state)
3136{
3137 struct drm_device *dev = primary->dev;
fac5e23e 3138 struct drm_i915_private *dev_priv = to_i915(dev);
a8d201af
ML
3139 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3140 struct drm_framebuffer *fb = plane_state->base.fb;
a8d201af 3141 int plane = intel_crtc->plane;
54ea9da8 3142 u32 linear_offset;
a8d201af
ML
3143 u32 dspcntr;
3144 i915_reg_t reg = DSPCNTR(plane);
8d0deca8 3145 unsigned int rotation = plane_state->base.rotation;
936e71e3
VS
3146 int x = plane_state->base.src.x1 >> 16;
3147 int y = plane_state->base.src.y1 >> 16;
c9ba6fad 3148
f45651ba 3149 dspcntr = DISPPLANE_GAMMA_ENABLE;
fdd508a6 3150 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba 3151
8652744b 3152 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
f45651ba 3153 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 3154
57779d06
VS
3155 switch (fb->pixel_format) {
3156 case DRM_FORMAT_C8:
17638cd6
JB
3157 dspcntr |= DISPPLANE_8BPP;
3158 break;
57779d06
VS
3159 case DRM_FORMAT_RGB565:
3160 dspcntr |= DISPPLANE_BGRX565;
17638cd6 3161 break;
57779d06 3162 case DRM_FORMAT_XRGB8888:
57779d06
VS
3163 dspcntr |= DISPPLANE_BGRX888;
3164 break;
3165 case DRM_FORMAT_XBGR8888:
57779d06
VS
3166 dspcntr |= DISPPLANE_RGBX888;
3167 break;
3168 case DRM_FORMAT_XRGB2101010:
57779d06
VS
3169 dspcntr |= DISPPLANE_BGRX101010;
3170 break;
3171 case DRM_FORMAT_XBGR2101010:
57779d06 3172 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
3173 break;
3174 default:
baba133a 3175 BUG();
17638cd6
JB
3176 }
3177
72618ebf 3178 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
17638cd6 3179 dspcntr |= DISPPLANE_TILED;
17638cd6 3180
8652744b 3181 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv))
1f5d76db 3182 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 3183
2949056c 3184 intel_add_fb_offsets(&x, &y, plane_state, 0);
6687c906 3185
c2c75131 3186 intel_crtc->dspaddr_offset =
2949056c 3187 intel_compute_tile_offset(&x, &y, plane_state, 0);
6687c906 3188
31ad61e4 3189 if (rotation == DRM_ROTATE_180) {
48404c1e
SJ
3190 dspcntr |= DISPPLANE_ROTATE_180;
3191
8652744b 3192 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv)) {
a8d201af
ML
3193 x += (crtc_state->pipe_src_w - 1);
3194 y += (crtc_state->pipe_src_h - 1);
48404c1e
SJ
3195 }
3196 }
3197
2949056c 3198 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
6687c906 3199
2db3366b
PZ
3200 intel_crtc->adjusted_x = x;
3201 intel_crtc->adjusted_y = y;
3202
48404c1e 3203 I915_WRITE(reg, dspcntr);
17638cd6 3204
01f2c773 3205 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d 3206 I915_WRITE(DSPSURF(plane),
6687c906
VS
3207 intel_fb_gtt_offset(fb, rotation) +
3208 intel_crtc->dspaddr_offset);
8652744b 3209 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
bc1c91eb
DL
3210 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
3211 } else {
3212 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
3213 I915_WRITE(DSPLINOFF(plane), linear_offset);
3214 }
17638cd6 3215 POSTING_READ(reg);
17638cd6
JB
3216}
3217
7b49f948
VS
3218u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
3219 uint64_t fb_modifier, uint32_t pixel_format)
b321803d 3220{
7b49f948 3221 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
b321803d 3222 return 64;
7b49f948
VS
3223 } else {
3224 int cpp = drm_format_plane_cpp(pixel_format, 0);
3225
27ba3910 3226 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
b321803d
DL
3227 }
3228}
3229
6687c906
VS
3230u32 intel_fb_gtt_offset(struct drm_framebuffer *fb,
3231 unsigned int rotation)
121920fa 3232{
6687c906 3233 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
ce7f1728 3234 struct i915_ggtt_view view;
058d88c4 3235 struct i915_vma *vma;
121920fa 3236
6687c906 3237 intel_fill_fb_ggtt_view(&view, fb, rotation);
dedf278c 3238
058d88c4
CW
3239 vma = i915_gem_object_to_ggtt(obj, &view);
3240 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
3241 view.type))
3242 return -1;
3243
bde13ebd 3244 return i915_ggtt_offset(vma);
121920fa
TU
3245}
3246
e435d6e5
ML
3247static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3248{
3249 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 3250 struct drm_i915_private *dev_priv = to_i915(dev);
e435d6e5
ML
3251
3252 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3253 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3254 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
e435d6e5
ML
3255}
3256
a1b2278e
CK
3257/*
3258 * This function detaches (aka. unbinds) unused scalers in hardware
3259 */
0583236e 3260static void skl_detach_scalers(struct intel_crtc *intel_crtc)
a1b2278e 3261{
a1b2278e
CK
3262 struct intel_crtc_scaler_state *scaler_state;
3263 int i;
3264
a1b2278e
CK
3265 scaler_state = &intel_crtc->config->scaler_state;
3266
3267 /* loop through and disable scalers that aren't in use */
3268 for (i = 0; i < intel_crtc->num_scalers; i++) {
e435d6e5
ML
3269 if (!scaler_state->scalers[i].in_use)
3270 skl_detach_scaler(intel_crtc, i);
a1b2278e
CK
3271 }
3272}
3273
d2196774
VS
3274u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3275 unsigned int rotation)
3276{
3277 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
3278 u32 stride = intel_fb_pitch(fb, plane, rotation);
3279
3280 /*
3281 * The stride is either expressed as a multiple of 64 bytes chunks for
3282 * linear buffers or in number of tiles for tiled buffers.
3283 */
bd2ef25d 3284 if (drm_rotation_90_or_270(rotation)) {
d2196774
VS
3285 int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
3286
3287 stride /= intel_tile_height(dev_priv, fb->modifier[0], cpp);
3288 } else {
3289 stride /= intel_fb_stride_alignment(dev_priv, fb->modifier[0],
3290 fb->pixel_format);
3291 }
3292
3293 return stride;
3294}
3295
6156a456 3296u32 skl_plane_ctl_format(uint32_t pixel_format)
70d21f0e 3297{
6156a456 3298 switch (pixel_format) {
d161cf7a 3299 case DRM_FORMAT_C8:
c34ce3d1 3300 return PLANE_CTL_FORMAT_INDEXED;
70d21f0e 3301 case DRM_FORMAT_RGB565:
c34ce3d1 3302 return PLANE_CTL_FORMAT_RGB_565;
70d21f0e 3303 case DRM_FORMAT_XBGR8888:
c34ce3d1 3304 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
6156a456 3305 case DRM_FORMAT_XRGB8888:
c34ce3d1 3306 return PLANE_CTL_FORMAT_XRGB_8888;
6156a456
CK
3307 /*
3308 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3309 * to be already pre-multiplied. We need to add a knob (or a different
3310 * DRM_FORMAT) for user-space to configure that.
3311 */
f75fb42a 3312 case DRM_FORMAT_ABGR8888:
c34ce3d1 3313 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
6156a456 3314 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
6156a456 3315 case DRM_FORMAT_ARGB8888:
c34ce3d1 3316 return PLANE_CTL_FORMAT_XRGB_8888 |
6156a456 3317 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
70d21f0e 3318 case DRM_FORMAT_XRGB2101010:
c34ce3d1 3319 return PLANE_CTL_FORMAT_XRGB_2101010;
70d21f0e 3320 case DRM_FORMAT_XBGR2101010:
c34ce3d1 3321 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
6156a456 3322 case DRM_FORMAT_YUYV:
c34ce3d1 3323 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
6156a456 3324 case DRM_FORMAT_YVYU:
c34ce3d1 3325 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
6156a456 3326 case DRM_FORMAT_UYVY:
c34ce3d1 3327 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
6156a456 3328 case DRM_FORMAT_VYUY:
c34ce3d1 3329 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
70d21f0e 3330 default:
4249eeef 3331 MISSING_CASE(pixel_format);
70d21f0e 3332 }
8cfcba41 3333
c34ce3d1 3334 return 0;
6156a456 3335}
70d21f0e 3336
6156a456
CK
3337u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3338{
6156a456 3339 switch (fb_modifier) {
30af77c4 3340 case DRM_FORMAT_MOD_NONE:
70d21f0e 3341 break;
30af77c4 3342 case I915_FORMAT_MOD_X_TILED:
c34ce3d1 3343 return PLANE_CTL_TILED_X;
b321803d 3344 case I915_FORMAT_MOD_Y_TILED:
c34ce3d1 3345 return PLANE_CTL_TILED_Y;
b321803d 3346 case I915_FORMAT_MOD_Yf_TILED:
c34ce3d1 3347 return PLANE_CTL_TILED_YF;
70d21f0e 3348 default:
6156a456 3349 MISSING_CASE(fb_modifier);
70d21f0e 3350 }
8cfcba41 3351
c34ce3d1 3352 return 0;
6156a456 3353}
70d21f0e 3354
6156a456
CK
3355u32 skl_plane_ctl_rotation(unsigned int rotation)
3356{
3b7a5119 3357 switch (rotation) {
31ad61e4 3358 case DRM_ROTATE_0:
6156a456 3359 break;
1e8df167
SJ
3360 /*
3361 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3362 * while i915 HW rotation is clockwise, thats why this swapping.
3363 */
31ad61e4 3364 case DRM_ROTATE_90:
1e8df167 3365 return PLANE_CTL_ROTATE_270;
31ad61e4 3366 case DRM_ROTATE_180:
c34ce3d1 3367 return PLANE_CTL_ROTATE_180;
31ad61e4 3368 case DRM_ROTATE_270:
1e8df167 3369 return PLANE_CTL_ROTATE_90;
6156a456
CK
3370 default:
3371 MISSING_CASE(rotation);
3372 }
3373
c34ce3d1 3374 return 0;
6156a456
CK
3375}
3376
a8d201af
ML
3377static void skylake_update_primary_plane(struct drm_plane *plane,
3378 const struct intel_crtc_state *crtc_state,
3379 const struct intel_plane_state *plane_state)
6156a456 3380{
a8d201af 3381 struct drm_device *dev = plane->dev;
fac5e23e 3382 struct drm_i915_private *dev_priv = to_i915(dev);
a8d201af
ML
3383 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3384 struct drm_framebuffer *fb = plane_state->base.fb;
62e0fb88 3385 const struct skl_wm_values *wm = &dev_priv->wm.skl_results;
d8c0fafc 3386 const struct skl_plane_wm *p_wm =
3387 &crtc_state->wm.skl.optimal.planes[0];
6156a456 3388 int pipe = intel_crtc->pipe;
d2196774 3389 u32 plane_ctl;
a8d201af 3390 unsigned int rotation = plane_state->base.rotation;
d2196774 3391 u32 stride = skl_plane_stride(fb, 0, rotation);
b63a16f6 3392 u32 surf_addr = plane_state->main.offset;
a8d201af 3393 int scaler_id = plane_state->scaler_id;
b63a16f6
VS
3394 int src_x = plane_state->main.x;
3395 int src_y = plane_state->main.y;
936e71e3
VS
3396 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3397 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3398 int dst_x = plane_state->base.dst.x1;
3399 int dst_y = plane_state->base.dst.y1;
3400 int dst_w = drm_rect_width(&plane_state->base.dst);
3401 int dst_h = drm_rect_height(&plane_state->base.dst);
70d21f0e 3402
6156a456
CK
3403 plane_ctl = PLANE_CTL_ENABLE |
3404 PLANE_CTL_PIPE_GAMMA_ENABLE |
3405 PLANE_CTL_PIPE_CSC_ENABLE;
3406
3407 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3408 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
3409 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
6156a456
CK
3410 plane_ctl |= skl_plane_ctl_rotation(rotation);
3411
6687c906
VS
3412 /* Sizes are 0 based */
3413 src_w--;
3414 src_h--;
3415 dst_w--;
3416 dst_h--;
3417
4c0b8a8b
PZ
3418 intel_crtc->dspaddr_offset = surf_addr;
3419
6687c906
VS
3420 intel_crtc->adjusted_x = src_x;
3421 intel_crtc->adjusted_y = src_y;
2db3366b 3422
62e0fb88 3423 if (wm->dirty_pipes & drm_crtc_mask(&intel_crtc->base))
d8c0fafc 3424 skl_write_plane_wm(intel_crtc, p_wm, &wm->ddb, 0);
62e0fb88 3425
70d21f0e 3426 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
6687c906 3427 I915_WRITE(PLANE_OFFSET(pipe, 0), (src_y << 16) | src_x);
ef78ec94 3428 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
6687c906 3429 I915_WRITE(PLANE_SIZE(pipe, 0), (src_h << 16) | src_w);
6156a456
CK
3430
3431 if (scaler_id >= 0) {
3432 uint32_t ps_ctrl = 0;
3433
3434 WARN_ON(!dst_w || !dst_h);
3435 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3436 crtc_state->scaler_state.scalers[scaler_id].mode;
3437 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3438 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3439 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3440 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3441 I915_WRITE(PLANE_POS(pipe, 0), 0);
3442 } else {
3443 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3444 }
3445
6687c906
VS
3446 I915_WRITE(PLANE_SURF(pipe, 0),
3447 intel_fb_gtt_offset(fb, rotation) + surf_addr);
70d21f0e
DL
3448
3449 POSTING_READ(PLANE_SURF(pipe, 0));
3450}
3451
a8d201af
ML
3452static void skylake_disable_primary_plane(struct drm_plane *primary,
3453 struct drm_crtc *crtc)
17638cd6
JB
3454{
3455 struct drm_device *dev = crtc->dev;
fac5e23e 3456 struct drm_i915_private *dev_priv = to_i915(dev);
62e0fb88 3457 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
d8c0fafc 3458 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
3459 const struct skl_plane_wm *p_wm = &cstate->wm.skl.optimal.planes[0];
62e0fb88
L
3460 int pipe = intel_crtc->pipe;
3461
ccebc23b
L
3462 /*
3463 * We only populate skl_results on watermark updates, and if the
3464 * plane's visiblity isn't actually changing neither is its watermarks.
3465 */
3466 if (!crtc->primary->state->visible)
d8c0fafc 3467 skl_write_plane_wm(intel_crtc, p_wm,
3468 &dev_priv->wm.skl_results.ddb, 0);
17638cd6 3469
a8d201af
ML
3470 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3471 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3472 POSTING_READ(PLANE_SURF(pipe, 0));
3473}
29b9bde6 3474
a8d201af
ML
3475/* Assume fb object is pinned & idle & fenced and just update base pointers */
3476static int
3477intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3478 int x, int y, enum mode_set_atomic state)
3479{
3480 /* Support for kgdboc is disabled, this needs a major rework. */
3481 DRM_ERROR("legacy panic handler not supported any more.\n");
3482
3483 return -ENODEV;
81255565
JB
3484}
3485
5a21b665
DV
3486static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
3487{
3488 struct intel_crtc *crtc;
3489
91c8a326 3490 for_each_intel_crtc(&dev_priv->drm, crtc)
5a21b665
DV
3491 intel_finish_page_flip_cs(dev_priv, crtc->pipe);
3492}
3493
7514747d
VS
3494static void intel_update_primary_planes(struct drm_device *dev)
3495{
7514747d 3496 struct drm_crtc *crtc;
96a02917 3497
70e1e0ec 3498 for_each_crtc(dev, crtc) {
11c22da6 3499 struct intel_plane *plane = to_intel_plane(crtc->primary);
73974893
ML
3500 struct intel_plane_state *plane_state =
3501 to_intel_plane_state(plane->base.state);
11c22da6 3502
936e71e3 3503 if (plane_state->base.visible)
a8d201af
ML
3504 plane->update_plane(&plane->base,
3505 to_intel_crtc_state(crtc->state),
3506 plane_state);
73974893
ML
3507 }
3508}
3509
3510static int
3511__intel_display_resume(struct drm_device *dev,
3512 struct drm_atomic_state *state)
3513{
3514 struct drm_crtc_state *crtc_state;
3515 struct drm_crtc *crtc;
3516 int i, ret;
11c22da6 3517
73974893
ML
3518 intel_modeset_setup_hw_state(dev);
3519 i915_redisable_vga(dev);
3520
3521 if (!state)
3522 return 0;
3523
3524 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3525 /*
3526 * Force recalculation even if we restore
3527 * current state. With fast modeset this may not result
3528 * in a modeset when the state is compatible.
3529 */
3530 crtc_state->mode_changed = true;
96a02917 3531 }
73974893
ML
3532
3533 /* ignore any reset values/BIOS leftovers in the WM registers */
3534 to_intel_atomic_state(state)->skip_intermediate_wm = true;
3535
3536 ret = drm_atomic_commit(state);
3537
3538 WARN_ON(ret == -EDEADLK);
3539 return ret;
96a02917
VS
3540}
3541
4ac2ba2f
VS
3542static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3543{
ae98104b
VS
3544 return intel_has_gpu_reset(dev_priv) &&
3545 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
4ac2ba2f
VS
3546}
3547
c033666a 3548void intel_prepare_reset(struct drm_i915_private *dev_priv)
7514747d 3549{
73974893
ML
3550 struct drm_device *dev = &dev_priv->drm;
3551 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3552 struct drm_atomic_state *state;
3553 int ret;
3554
73974893
ML
3555 /*
3556 * Need mode_config.mutex so that we don't
3557 * trample ongoing ->detect() and whatnot.
3558 */
3559 mutex_lock(&dev->mode_config.mutex);
3560 drm_modeset_acquire_init(ctx, 0);
3561 while (1) {
3562 ret = drm_modeset_lock_all_ctx(dev, ctx);
3563 if (ret != -EDEADLK)
3564 break;
3565
3566 drm_modeset_backoff(ctx);
3567 }
3568
3569 /* reset doesn't touch the display, but flips might get nuked anyway, */
522a63de 3570 if (!i915.force_reset_modeset_test &&
4ac2ba2f 3571 !gpu_reset_clobbers_display(dev_priv))
7514747d
VS
3572 return;
3573
f98ce92f
VS
3574 /*
3575 * Disabling the crtcs gracefully seems nicer. Also the
3576 * g33 docs say we should at least disable all the planes.
3577 */
73974893
ML
3578 state = drm_atomic_helper_duplicate_state(dev, ctx);
3579 if (IS_ERR(state)) {
3580 ret = PTR_ERR(state);
3581 state = NULL;
3582 DRM_ERROR("Duplicating state failed with %i\n", ret);
3583 goto err;
3584 }
3585
3586 ret = drm_atomic_helper_disable_all(dev, ctx);
3587 if (ret) {
3588 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
3589 goto err;
3590 }
3591
3592 dev_priv->modeset_restore_state = state;
3593 state->acquire_ctx = ctx;
3594 return;
3595
3596err:
0853695c 3597 drm_atomic_state_put(state);
7514747d
VS
3598}
3599
c033666a 3600void intel_finish_reset(struct drm_i915_private *dev_priv)
7514747d 3601{
73974893
ML
3602 struct drm_device *dev = &dev_priv->drm;
3603 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3604 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3605 int ret;
3606
5a21b665
DV
3607 /*
3608 * Flips in the rings will be nuked by the reset,
3609 * so complete all pending flips so that user space
3610 * will get its events and not get stuck.
3611 */
3612 intel_complete_page_flips(dev_priv);
3613
73974893
ML
3614 dev_priv->modeset_restore_state = NULL;
3615
7514747d 3616 /* reset doesn't touch the display */
4ac2ba2f 3617 if (!gpu_reset_clobbers_display(dev_priv)) {
522a63de
ML
3618 if (!state) {
3619 /*
3620 * Flips in the rings have been nuked by the reset,
3621 * so update the base address of all primary
3622 * planes to the the last fb to make sure we're
3623 * showing the correct fb after a reset.
3624 *
3625 * FIXME: Atomic will make this obsolete since we won't schedule
3626 * CS-based flips (which might get lost in gpu resets) any more.
3627 */
3628 intel_update_primary_planes(dev);
3629 } else {
3630 ret = __intel_display_resume(dev, state);
3631 if (ret)
3632 DRM_ERROR("Restoring old state failed with %i\n", ret);
3633 }
73974893
ML
3634 } else {
3635 /*
3636 * The display has been reset as well,
3637 * so need a full re-initialization.
3638 */
3639 intel_runtime_pm_disable_interrupts(dev_priv);
3640 intel_runtime_pm_enable_interrupts(dev_priv);
7514747d 3641
51f59205 3642 intel_pps_unlock_regs_wa(dev_priv);
73974893 3643 intel_modeset_init_hw(dev);
7514747d 3644
73974893
ML
3645 spin_lock_irq(&dev_priv->irq_lock);
3646 if (dev_priv->display.hpd_irq_setup)
3647 dev_priv->display.hpd_irq_setup(dev_priv);
3648 spin_unlock_irq(&dev_priv->irq_lock);
7514747d 3649
73974893
ML
3650 ret = __intel_display_resume(dev, state);
3651 if (ret)
3652 DRM_ERROR("Restoring old state failed with %i\n", ret);
7514747d 3653
73974893
ML
3654 intel_hpd_init(dev_priv);
3655 }
7514747d 3656
0853695c
CW
3657 if (state)
3658 drm_atomic_state_put(state);
73974893
ML
3659 drm_modeset_drop_locks(ctx);
3660 drm_modeset_acquire_fini(ctx);
3661 mutex_unlock(&dev->mode_config.mutex);
7514747d
VS
3662}
3663
8af29b0c
CW
3664static bool abort_flip_on_reset(struct intel_crtc *crtc)
3665{
3666 struct i915_gpu_error *error = &to_i915(crtc->base.dev)->gpu_error;
3667
3668 if (i915_reset_in_progress(error))
3669 return true;
3670
3671 if (crtc->reset_count != i915_reset_count(error))
3672 return true;
3673
3674 return false;
3675}
3676
7d5e3799
CW
3677static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3678{
5a21b665
DV
3679 struct drm_device *dev = crtc->dev;
3680 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5a21b665
DV
3681 bool pending;
3682
8af29b0c 3683 if (abort_flip_on_reset(intel_crtc))
5a21b665
DV
3684 return false;
3685
3686 spin_lock_irq(&dev->event_lock);
3687 pending = to_intel_crtc(crtc)->flip_work != NULL;
3688 spin_unlock_irq(&dev->event_lock);
3689
3690 return pending;
7d5e3799
CW
3691}
3692
bfd16b2a
ML
3693static void intel_update_pipe_config(struct intel_crtc *crtc,
3694 struct intel_crtc_state *old_crtc_state)
e30e8f75
GP
3695{
3696 struct drm_device *dev = crtc->base.dev;
fac5e23e 3697 struct drm_i915_private *dev_priv = to_i915(dev);
bfd16b2a
ML
3698 struct intel_crtc_state *pipe_config =
3699 to_intel_crtc_state(crtc->base.state);
e30e8f75 3700
bfd16b2a
ML
3701 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3702 crtc->base.mode = crtc->base.state->mode;
3703
3704 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3705 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3706 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
e30e8f75
GP
3707
3708 /*
3709 * Update pipe size and adjust fitter if needed: the reason for this is
3710 * that in compute_mode_changes we check the native mode (not the pfit
3711 * mode) to see if we can flip rather than do a full mode set. In the
3712 * fastboot case, we'll flip, but if we don't update the pipesrc and
3713 * pfit state, we'll end up with a big fb scanned out into the wrong
3714 * sized surface.
e30e8f75
GP
3715 */
3716
e30e8f75 3717 I915_WRITE(PIPESRC(crtc->pipe),
bfd16b2a
ML
3718 ((pipe_config->pipe_src_w - 1) << 16) |
3719 (pipe_config->pipe_src_h - 1));
3720
3721 /* on skylake this is done by detaching scalers */
3722 if (INTEL_INFO(dev)->gen >= 9) {
3723 skl_detach_scalers(crtc);
3724
3725 if (pipe_config->pch_pfit.enabled)
3726 skylake_pfit_enable(crtc);
6e266956 3727 } else if (HAS_PCH_SPLIT(dev_priv)) {
bfd16b2a
ML
3728 if (pipe_config->pch_pfit.enabled)
3729 ironlake_pfit_enable(crtc);
3730 else if (old_crtc_state->pch_pfit.enabled)
3731 ironlake_pfit_disable(crtc, true);
e30e8f75 3732 }
e30e8f75
GP
3733}
3734
5e84e1a4
ZW
3735static void intel_fdi_normal_train(struct drm_crtc *crtc)
3736{
3737 struct drm_device *dev = crtc->dev;
fac5e23e 3738 struct drm_i915_private *dev_priv = to_i915(dev);
5e84e1a4
ZW
3739 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3740 int pipe = intel_crtc->pipe;
f0f59a00
VS
3741 i915_reg_t reg;
3742 u32 temp;
5e84e1a4
ZW
3743
3744 /* enable normal train */
3745 reg = FDI_TX_CTL(pipe);
3746 temp = I915_READ(reg);
fd6b8f43 3747 if (IS_IVYBRIDGE(dev_priv)) {
357555c0
JB
3748 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3749 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
3750 } else {
3751 temp &= ~FDI_LINK_TRAIN_NONE;
3752 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 3753 }
5e84e1a4
ZW
3754 I915_WRITE(reg, temp);
3755
3756 reg = FDI_RX_CTL(pipe);
3757 temp = I915_READ(reg);
6e266956 3758 if (HAS_PCH_CPT(dev_priv)) {
5e84e1a4
ZW
3759 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3760 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3761 } else {
3762 temp &= ~FDI_LINK_TRAIN_NONE;
3763 temp |= FDI_LINK_TRAIN_NONE;
3764 }
3765 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3766
3767 /* wait one idle pattern time */
3768 POSTING_READ(reg);
3769 udelay(1000);
357555c0
JB
3770
3771 /* IVB wants error correction enabled */
fd6b8f43 3772 if (IS_IVYBRIDGE(dev_priv))
357555c0
JB
3773 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3774 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
3775}
3776
8db9d77b
ZW
3777/* The FDI link training functions for ILK/Ibexpeak. */
3778static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3779{
3780 struct drm_device *dev = crtc->dev;
fac5e23e 3781 struct drm_i915_private *dev_priv = to_i915(dev);
8db9d77b
ZW
3782 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3783 int pipe = intel_crtc->pipe;
f0f59a00
VS
3784 i915_reg_t reg;
3785 u32 temp, tries;
8db9d77b 3786
1c8562f6 3787 /* FDI needs bits from pipe first */
0fc932b8 3788 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3789
e1a44743
AJ
3790 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3791 for train result */
5eddb70b
CW
3792 reg = FDI_RX_IMR(pipe);
3793 temp = I915_READ(reg);
e1a44743
AJ
3794 temp &= ~FDI_RX_SYMBOL_LOCK;
3795 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3796 I915_WRITE(reg, temp);
3797 I915_READ(reg);
e1a44743
AJ
3798 udelay(150);
3799
8db9d77b 3800 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3801 reg = FDI_TX_CTL(pipe);
3802 temp = I915_READ(reg);
627eb5a3 3803 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3804 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3805 temp &= ~FDI_LINK_TRAIN_NONE;
3806 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3807 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3808
5eddb70b
CW
3809 reg = FDI_RX_CTL(pipe);
3810 temp = I915_READ(reg);
8db9d77b
ZW
3811 temp &= ~FDI_LINK_TRAIN_NONE;
3812 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3813 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3814
3815 POSTING_READ(reg);
8db9d77b
ZW
3816 udelay(150);
3817
5b2adf89 3818 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3819 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3820 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3821 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3822
5eddb70b 3823 reg = FDI_RX_IIR(pipe);
e1a44743 3824 for (tries = 0; tries < 5; tries++) {
5eddb70b 3825 temp = I915_READ(reg);
8db9d77b
ZW
3826 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3827
3828 if ((temp & FDI_RX_BIT_LOCK)) {
3829 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3830 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3831 break;
3832 }
8db9d77b 3833 }
e1a44743 3834 if (tries == 5)
5eddb70b 3835 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3836
3837 /* Train 2 */
5eddb70b
CW
3838 reg = FDI_TX_CTL(pipe);
3839 temp = I915_READ(reg);
8db9d77b
ZW
3840 temp &= ~FDI_LINK_TRAIN_NONE;
3841 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3842 I915_WRITE(reg, temp);
8db9d77b 3843
5eddb70b
CW
3844 reg = FDI_RX_CTL(pipe);
3845 temp = I915_READ(reg);
8db9d77b
ZW
3846 temp &= ~FDI_LINK_TRAIN_NONE;
3847 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3848 I915_WRITE(reg, temp);
8db9d77b 3849
5eddb70b
CW
3850 POSTING_READ(reg);
3851 udelay(150);
8db9d77b 3852
5eddb70b 3853 reg = FDI_RX_IIR(pipe);
e1a44743 3854 for (tries = 0; tries < 5; tries++) {
5eddb70b 3855 temp = I915_READ(reg);
8db9d77b
ZW
3856 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3857
3858 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3859 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3860 DRM_DEBUG_KMS("FDI train 2 done.\n");
3861 break;
3862 }
8db9d77b 3863 }
e1a44743 3864 if (tries == 5)
5eddb70b 3865 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3866
3867 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3868
8db9d77b
ZW
3869}
3870
0206e353 3871static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3872 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3873 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3874 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3875 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3876};
3877
3878/* The FDI link training functions for SNB/Cougarpoint. */
3879static void gen6_fdi_link_train(struct drm_crtc *crtc)
3880{
3881 struct drm_device *dev = crtc->dev;
fac5e23e 3882 struct drm_i915_private *dev_priv = to_i915(dev);
8db9d77b
ZW
3883 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3884 int pipe = intel_crtc->pipe;
f0f59a00
VS
3885 i915_reg_t reg;
3886 u32 temp, i, retry;
8db9d77b 3887
e1a44743
AJ
3888 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3889 for train result */
5eddb70b
CW
3890 reg = FDI_RX_IMR(pipe);
3891 temp = I915_READ(reg);
e1a44743
AJ
3892 temp &= ~FDI_RX_SYMBOL_LOCK;
3893 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3894 I915_WRITE(reg, temp);
3895
3896 POSTING_READ(reg);
e1a44743
AJ
3897 udelay(150);
3898
8db9d77b 3899 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3900 reg = FDI_TX_CTL(pipe);
3901 temp = I915_READ(reg);
627eb5a3 3902 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3903 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3904 temp &= ~FDI_LINK_TRAIN_NONE;
3905 temp |= FDI_LINK_TRAIN_PATTERN_1;
3906 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3907 /* SNB-B */
3908 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3909 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3910
d74cf324
DV
3911 I915_WRITE(FDI_RX_MISC(pipe),
3912 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3913
5eddb70b
CW
3914 reg = FDI_RX_CTL(pipe);
3915 temp = I915_READ(reg);
6e266956 3916 if (HAS_PCH_CPT(dev_priv)) {
8db9d77b
ZW
3917 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3918 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3919 } else {
3920 temp &= ~FDI_LINK_TRAIN_NONE;
3921 temp |= FDI_LINK_TRAIN_PATTERN_1;
3922 }
5eddb70b
CW
3923 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3924
3925 POSTING_READ(reg);
8db9d77b
ZW
3926 udelay(150);
3927
0206e353 3928 for (i = 0; i < 4; i++) {
5eddb70b
CW
3929 reg = FDI_TX_CTL(pipe);
3930 temp = I915_READ(reg);
8db9d77b
ZW
3931 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3932 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3933 I915_WRITE(reg, temp);
3934
3935 POSTING_READ(reg);
8db9d77b
ZW
3936 udelay(500);
3937
fa37d39e
SP
3938 for (retry = 0; retry < 5; retry++) {
3939 reg = FDI_RX_IIR(pipe);
3940 temp = I915_READ(reg);
3941 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3942 if (temp & FDI_RX_BIT_LOCK) {
3943 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3944 DRM_DEBUG_KMS("FDI train 1 done.\n");
3945 break;
3946 }
3947 udelay(50);
8db9d77b 3948 }
fa37d39e
SP
3949 if (retry < 5)
3950 break;
8db9d77b
ZW
3951 }
3952 if (i == 4)
5eddb70b 3953 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3954
3955 /* Train 2 */
5eddb70b
CW
3956 reg = FDI_TX_CTL(pipe);
3957 temp = I915_READ(reg);
8db9d77b
ZW
3958 temp &= ~FDI_LINK_TRAIN_NONE;
3959 temp |= FDI_LINK_TRAIN_PATTERN_2;
5db94019 3960 if (IS_GEN6(dev_priv)) {
8db9d77b
ZW
3961 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3962 /* SNB-B */
3963 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3964 }
5eddb70b 3965 I915_WRITE(reg, temp);
8db9d77b 3966
5eddb70b
CW
3967 reg = FDI_RX_CTL(pipe);
3968 temp = I915_READ(reg);
6e266956 3969 if (HAS_PCH_CPT(dev_priv)) {
8db9d77b
ZW
3970 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3971 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3972 } else {
3973 temp &= ~FDI_LINK_TRAIN_NONE;
3974 temp |= FDI_LINK_TRAIN_PATTERN_2;
3975 }
5eddb70b
CW
3976 I915_WRITE(reg, temp);
3977
3978 POSTING_READ(reg);
8db9d77b
ZW
3979 udelay(150);
3980
0206e353 3981 for (i = 0; i < 4; i++) {
5eddb70b
CW
3982 reg = FDI_TX_CTL(pipe);
3983 temp = I915_READ(reg);
8db9d77b
ZW
3984 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3985 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3986 I915_WRITE(reg, temp);
3987
3988 POSTING_READ(reg);
8db9d77b
ZW
3989 udelay(500);
3990
fa37d39e
SP
3991 for (retry = 0; retry < 5; retry++) {
3992 reg = FDI_RX_IIR(pipe);
3993 temp = I915_READ(reg);
3994 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3995 if (temp & FDI_RX_SYMBOL_LOCK) {
3996 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3997 DRM_DEBUG_KMS("FDI train 2 done.\n");
3998 break;
3999 }
4000 udelay(50);
8db9d77b 4001 }
fa37d39e
SP
4002 if (retry < 5)
4003 break;
8db9d77b
ZW
4004 }
4005 if (i == 4)
5eddb70b 4006 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
4007
4008 DRM_DEBUG_KMS("FDI train done.\n");
4009}
4010
357555c0
JB
4011/* Manual link training for Ivy Bridge A0 parts */
4012static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
4013{
4014 struct drm_device *dev = crtc->dev;
fac5e23e 4015 struct drm_i915_private *dev_priv = to_i915(dev);
357555c0
JB
4016 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4017 int pipe = intel_crtc->pipe;
f0f59a00
VS
4018 i915_reg_t reg;
4019 u32 temp, i, j;
357555c0
JB
4020
4021 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4022 for train result */
4023 reg = FDI_RX_IMR(pipe);
4024 temp = I915_READ(reg);
4025 temp &= ~FDI_RX_SYMBOL_LOCK;
4026 temp &= ~FDI_RX_BIT_LOCK;
4027 I915_WRITE(reg, temp);
4028
4029 POSTING_READ(reg);
4030 udelay(150);
4031
01a415fd
DV
4032 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
4033 I915_READ(FDI_RX_IIR(pipe)));
4034
139ccd3f
JB
4035 /* Try each vswing and preemphasis setting twice before moving on */
4036 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
4037 /* disable first in case we need to retry */
4038 reg = FDI_TX_CTL(pipe);
4039 temp = I915_READ(reg);
4040 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
4041 temp &= ~FDI_TX_ENABLE;
4042 I915_WRITE(reg, temp);
357555c0 4043
139ccd3f
JB
4044 reg = FDI_RX_CTL(pipe);
4045 temp = I915_READ(reg);
4046 temp &= ~FDI_LINK_TRAIN_AUTO;
4047 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4048 temp &= ~FDI_RX_ENABLE;
4049 I915_WRITE(reg, temp);
357555c0 4050
139ccd3f 4051 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
4052 reg = FDI_TX_CTL(pipe);
4053 temp = I915_READ(reg);
139ccd3f 4054 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 4055 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
139ccd3f 4056 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 4057 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
4058 temp |= snb_b_fdi_train_param[j/2];
4059 temp |= FDI_COMPOSITE_SYNC;
4060 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 4061
139ccd3f
JB
4062 I915_WRITE(FDI_RX_MISC(pipe),
4063 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 4064
139ccd3f 4065 reg = FDI_RX_CTL(pipe);
357555c0 4066 temp = I915_READ(reg);
139ccd3f
JB
4067 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4068 temp |= FDI_COMPOSITE_SYNC;
4069 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 4070
139ccd3f
JB
4071 POSTING_READ(reg);
4072 udelay(1); /* should be 0.5us */
357555c0 4073
139ccd3f
JB
4074 for (i = 0; i < 4; i++) {
4075 reg = FDI_RX_IIR(pipe);
4076 temp = I915_READ(reg);
4077 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 4078
139ccd3f
JB
4079 if (temp & FDI_RX_BIT_LOCK ||
4080 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4081 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4082 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4083 i);
4084 break;
4085 }
4086 udelay(1); /* should be 0.5us */
4087 }
4088 if (i == 4) {
4089 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4090 continue;
4091 }
357555c0 4092
139ccd3f 4093 /* Train 2 */
357555c0
JB
4094 reg = FDI_TX_CTL(pipe);
4095 temp = I915_READ(reg);
139ccd3f
JB
4096 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4097 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4098 I915_WRITE(reg, temp);
4099
4100 reg = FDI_RX_CTL(pipe);
4101 temp = I915_READ(reg);
4102 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4103 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
4104 I915_WRITE(reg, temp);
4105
4106 POSTING_READ(reg);
139ccd3f 4107 udelay(2); /* should be 1.5us */
357555c0 4108
139ccd3f
JB
4109 for (i = 0; i < 4; i++) {
4110 reg = FDI_RX_IIR(pipe);
4111 temp = I915_READ(reg);
4112 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 4113
139ccd3f
JB
4114 if (temp & FDI_RX_SYMBOL_LOCK ||
4115 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4116 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4117 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4118 i);
4119 goto train_done;
4120 }
4121 udelay(2); /* should be 1.5us */
357555c0 4122 }
139ccd3f
JB
4123 if (i == 4)
4124 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 4125 }
357555c0 4126
139ccd3f 4127train_done:
357555c0
JB
4128 DRM_DEBUG_KMS("FDI train done.\n");
4129}
4130
88cefb6c 4131static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 4132{
88cefb6c 4133 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 4134 struct drm_i915_private *dev_priv = to_i915(dev);
2c07245f 4135 int pipe = intel_crtc->pipe;
f0f59a00
VS
4136 i915_reg_t reg;
4137 u32 temp;
c64e311e 4138
c98e9dcf 4139 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
4140 reg = FDI_RX_CTL(pipe);
4141 temp = I915_READ(reg);
627eb5a3 4142 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
6e3c9717 4143 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
dfd07d72 4144 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
4145 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4146
4147 POSTING_READ(reg);
c98e9dcf
JB
4148 udelay(200);
4149
4150 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
4151 temp = I915_READ(reg);
4152 I915_WRITE(reg, temp | FDI_PCDCLK);
4153
4154 POSTING_READ(reg);
c98e9dcf
JB
4155 udelay(200);
4156
20749730
PZ
4157 /* Enable CPU FDI TX PLL, always on for Ironlake */
4158 reg = FDI_TX_CTL(pipe);
4159 temp = I915_READ(reg);
4160 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4161 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 4162
20749730
PZ
4163 POSTING_READ(reg);
4164 udelay(100);
6be4a607 4165 }
0e23b99d
JB
4166}
4167
88cefb6c
DV
4168static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4169{
4170 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 4171 struct drm_i915_private *dev_priv = to_i915(dev);
88cefb6c 4172 int pipe = intel_crtc->pipe;
f0f59a00
VS
4173 i915_reg_t reg;
4174 u32 temp;
88cefb6c
DV
4175
4176 /* Switch from PCDclk to Rawclk */
4177 reg = FDI_RX_CTL(pipe);
4178 temp = I915_READ(reg);
4179 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4180
4181 /* Disable CPU FDI TX PLL */
4182 reg = FDI_TX_CTL(pipe);
4183 temp = I915_READ(reg);
4184 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4185
4186 POSTING_READ(reg);
4187 udelay(100);
4188
4189 reg = FDI_RX_CTL(pipe);
4190 temp = I915_READ(reg);
4191 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4192
4193 /* Wait for the clocks to turn off. */
4194 POSTING_READ(reg);
4195 udelay(100);
4196}
4197
0fc932b8
JB
4198static void ironlake_fdi_disable(struct drm_crtc *crtc)
4199{
4200 struct drm_device *dev = crtc->dev;
fac5e23e 4201 struct drm_i915_private *dev_priv = to_i915(dev);
0fc932b8
JB
4202 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4203 int pipe = intel_crtc->pipe;
f0f59a00
VS
4204 i915_reg_t reg;
4205 u32 temp;
0fc932b8
JB
4206
4207 /* disable CPU FDI tx and PCH FDI rx */
4208 reg = FDI_TX_CTL(pipe);
4209 temp = I915_READ(reg);
4210 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4211 POSTING_READ(reg);
4212
4213 reg = FDI_RX_CTL(pipe);
4214 temp = I915_READ(reg);
4215 temp &= ~(0x7 << 16);
dfd07d72 4216 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
4217 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4218
4219 POSTING_READ(reg);
4220 udelay(100);
4221
4222 /* Ironlake workaround, disable clock pointer after downing FDI */
6e266956 4223 if (HAS_PCH_IBX(dev_priv))
6f06ce18 4224 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
4225
4226 /* still set train pattern 1 */
4227 reg = FDI_TX_CTL(pipe);
4228 temp = I915_READ(reg);
4229 temp &= ~FDI_LINK_TRAIN_NONE;
4230 temp |= FDI_LINK_TRAIN_PATTERN_1;
4231 I915_WRITE(reg, temp);
4232
4233 reg = FDI_RX_CTL(pipe);
4234 temp = I915_READ(reg);
6e266956 4235 if (HAS_PCH_CPT(dev_priv)) {
0fc932b8
JB
4236 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4237 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4238 } else {
4239 temp &= ~FDI_LINK_TRAIN_NONE;
4240 temp |= FDI_LINK_TRAIN_PATTERN_1;
4241 }
4242 /* BPC in FDI rx is consistent with that in PIPECONF */
4243 temp &= ~(0x07 << 16);
dfd07d72 4244 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
4245 I915_WRITE(reg, temp);
4246
4247 POSTING_READ(reg);
4248 udelay(100);
4249}
4250
5dce5b93
CW
4251bool intel_has_pending_fb_unpin(struct drm_device *dev)
4252{
0f0f74bc 4253 struct drm_i915_private *dev_priv = to_i915(dev);
5dce5b93
CW
4254 struct intel_crtc *crtc;
4255
4256 /* Note that we don't need to be called with mode_config.lock here
4257 * as our list of CRTC objects is static for the lifetime of the
4258 * device and so cannot disappear as we iterate. Similarly, we can
4259 * happily treat the predicates as racy, atomic checks as userspace
4260 * cannot claim and pin a new fb without at least acquring the
4261 * struct_mutex and so serialising with us.
4262 */
d3fcc808 4263 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
4264 if (atomic_read(&crtc->unpin_work_count) == 0)
4265 continue;
4266
5a21b665 4267 if (crtc->flip_work)
0f0f74bc 4268 intel_wait_for_vblank(dev_priv, crtc->pipe);
5dce5b93
CW
4269
4270 return true;
4271 }
4272
4273 return false;
4274}
4275
5a21b665 4276static void page_flip_completed(struct intel_crtc *intel_crtc)
d6bbafa1
CW
4277{
4278 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
5a21b665
DV
4279 struct intel_flip_work *work = intel_crtc->flip_work;
4280
4281 intel_crtc->flip_work = NULL;
d6bbafa1
CW
4282
4283 if (work->event)
560ce1dc 4284 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
d6bbafa1
CW
4285
4286 drm_crtc_vblank_put(&intel_crtc->base);
4287
5a21b665 4288 wake_up_all(&dev_priv->pending_flip_queue);
143f73b3 4289 queue_work(dev_priv->wq, &work->unpin_work);
5a21b665
DV
4290
4291 trace_i915_flip_complete(intel_crtc->plane,
4292 work->pending_flip_obj);
d6bbafa1
CW
4293}
4294
5008e874 4295static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 4296{
0f91128d 4297 struct drm_device *dev = crtc->dev;
fac5e23e 4298 struct drm_i915_private *dev_priv = to_i915(dev);
5008e874 4299 long ret;
e6c3a2a6 4300
2c10d571 4301 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
5008e874
ML
4302
4303 ret = wait_event_interruptible_timeout(
4304 dev_priv->pending_flip_queue,
4305 !intel_crtc_has_pending_flip(crtc),
4306 60*HZ);
4307
4308 if (ret < 0)
4309 return ret;
4310
5a21b665
DV
4311 if (ret == 0) {
4312 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4313 struct intel_flip_work *work;
4314
4315 spin_lock_irq(&dev->event_lock);
4316 work = intel_crtc->flip_work;
4317 if (work && !is_mmio_work(work)) {
4318 WARN_ONCE(1, "Removing stuck page flip\n");
4319 page_flip_completed(intel_crtc);
4320 }
4321 spin_unlock_irq(&dev->event_lock);
4322 }
5bb61643 4323
5008e874 4324 return 0;
e6c3a2a6
CW
4325}
4326
b7076546 4327void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
060f02d8
VS
4328{
4329 u32 temp;
4330
4331 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4332
4333 mutex_lock(&dev_priv->sb_lock);
4334
4335 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4336 temp |= SBI_SSCCTL_DISABLE;
4337 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4338
4339 mutex_unlock(&dev_priv->sb_lock);
4340}
4341
e615efe4
ED
4342/* Program iCLKIP clock to the desired frequency */
4343static void lpt_program_iclkip(struct drm_crtc *crtc)
4344{
64b46a06 4345 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6e3c9717 4346 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
e615efe4
ED
4347 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4348 u32 temp;
4349
060f02d8 4350 lpt_disable_iclkip(dev_priv);
e615efe4 4351
64b46a06
VS
4352 /* The iCLK virtual clock root frequency is in MHz,
4353 * but the adjusted_mode->crtc_clock in in KHz. To get the
4354 * divisors, it is necessary to divide one by another, so we
4355 * convert the virtual clock precision to KHz here for higher
4356 * precision.
4357 */
4358 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
e615efe4
ED
4359 u32 iclk_virtual_root_freq = 172800 * 1000;
4360 u32 iclk_pi_range = 64;
64b46a06 4361 u32 desired_divisor;
e615efe4 4362
64b46a06
VS
4363 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4364 clock << auxdiv);
4365 divsel = (desired_divisor / iclk_pi_range) - 2;
4366 phaseinc = desired_divisor % iclk_pi_range;
e615efe4 4367
64b46a06
VS
4368 /*
4369 * Near 20MHz is a corner case which is
4370 * out of range for the 7-bit divisor
4371 */
4372 if (divsel <= 0x7f)
4373 break;
e615efe4
ED
4374 }
4375
4376 /* This should not happen with any sane values */
4377 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4378 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4379 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4380 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4381
4382 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 4383 clock,
e615efe4
ED
4384 auxdiv,
4385 divsel,
4386 phasedir,
4387 phaseinc);
4388
060f02d8
VS
4389 mutex_lock(&dev_priv->sb_lock);
4390
e615efe4 4391 /* Program SSCDIVINTPHASE6 */
988d6ee8 4392 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
4393 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4394 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4395 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4396 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4397 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4398 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 4399 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
4400
4401 /* Program SSCAUXDIV */
988d6ee8 4402 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
4403 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4404 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 4405 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
4406
4407 /* Enable modulator and associated divider */
988d6ee8 4408 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 4409 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 4410 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4 4411
060f02d8
VS
4412 mutex_unlock(&dev_priv->sb_lock);
4413
e615efe4
ED
4414 /* Wait for initialization time */
4415 udelay(24);
4416
4417 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4418}
4419
8802e5b6
VS
4420int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4421{
4422 u32 divsel, phaseinc, auxdiv;
4423 u32 iclk_virtual_root_freq = 172800 * 1000;
4424 u32 iclk_pi_range = 64;
4425 u32 desired_divisor;
4426 u32 temp;
4427
4428 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4429 return 0;
4430
4431 mutex_lock(&dev_priv->sb_lock);
4432
4433 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4434 if (temp & SBI_SSCCTL_DISABLE) {
4435 mutex_unlock(&dev_priv->sb_lock);
4436 return 0;
4437 }
4438
4439 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4440 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4441 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4442 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4443 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4444
4445 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4446 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4447 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4448
4449 mutex_unlock(&dev_priv->sb_lock);
4450
4451 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4452
4453 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4454 desired_divisor << auxdiv);
4455}
4456
275f01b2
DV
4457static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4458 enum pipe pch_transcoder)
4459{
4460 struct drm_device *dev = crtc->base.dev;
fac5e23e 4461 struct drm_i915_private *dev_priv = to_i915(dev);
6e3c9717 4462 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
275f01b2
DV
4463
4464 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4465 I915_READ(HTOTAL(cpu_transcoder)));
4466 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4467 I915_READ(HBLANK(cpu_transcoder)));
4468 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4469 I915_READ(HSYNC(cpu_transcoder)));
4470
4471 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4472 I915_READ(VTOTAL(cpu_transcoder)));
4473 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4474 I915_READ(VBLANK(cpu_transcoder)));
4475 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4476 I915_READ(VSYNC(cpu_transcoder)));
4477 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4478 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4479}
4480
003632d9 4481static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
1fbc0d78 4482{
fac5e23e 4483 struct drm_i915_private *dev_priv = to_i915(dev);
1fbc0d78
DV
4484 uint32_t temp;
4485
4486 temp = I915_READ(SOUTH_CHICKEN1);
003632d9 4487 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
1fbc0d78
DV
4488 return;
4489
4490 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4491 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4492
003632d9
ACO
4493 temp &= ~FDI_BC_BIFURCATION_SELECT;
4494 if (enable)
4495 temp |= FDI_BC_BIFURCATION_SELECT;
4496
4497 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
1fbc0d78
DV
4498 I915_WRITE(SOUTH_CHICKEN1, temp);
4499 POSTING_READ(SOUTH_CHICKEN1);
4500}
4501
4502static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4503{
4504 struct drm_device *dev = intel_crtc->base.dev;
1fbc0d78
DV
4505
4506 switch (intel_crtc->pipe) {
4507 case PIPE_A:
4508 break;
4509 case PIPE_B:
6e3c9717 4510 if (intel_crtc->config->fdi_lanes > 2)
003632d9 4511 cpt_set_fdi_bc_bifurcation(dev, false);
1fbc0d78 4512 else
003632d9 4513 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4514
4515 break;
4516 case PIPE_C:
003632d9 4517 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4518
4519 break;
4520 default:
4521 BUG();
4522 }
4523}
4524
c48b5305
VS
4525/* Return which DP Port should be selected for Transcoder DP control */
4526static enum port
4527intel_trans_dp_port_sel(struct drm_crtc *crtc)
4528{
4529 struct drm_device *dev = crtc->dev;
4530 struct intel_encoder *encoder;
4531
4532 for_each_encoder_on_crtc(dev, crtc, encoder) {
cca0502b 4533 if (encoder->type == INTEL_OUTPUT_DP ||
c48b5305
VS
4534 encoder->type == INTEL_OUTPUT_EDP)
4535 return enc_to_dig_port(&encoder->base)->port;
4536 }
4537
4538 return -1;
4539}
4540
f67a559d
JB
4541/*
4542 * Enable PCH resources required for PCH ports:
4543 * - PCH PLLs
4544 * - FDI training & RX/TX
4545 * - update transcoder timings
4546 * - DP transcoding bits
4547 * - transcoder
4548 */
4549static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
4550{
4551 struct drm_device *dev = crtc->dev;
fac5e23e 4552 struct drm_i915_private *dev_priv = to_i915(dev);
0e23b99d
JB
4553 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4554 int pipe = intel_crtc->pipe;
f0f59a00 4555 u32 temp;
2c07245f 4556
ab9412ba 4557 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 4558
fd6b8f43 4559 if (IS_IVYBRIDGE(dev_priv))
1fbc0d78
DV
4560 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4561
cd986abb
DV
4562 /* Write the TU size bits before fdi link training, so that error
4563 * detection works. */
4564 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4565 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4566
c98e9dcf 4567 /* For PCH output, training FDI link */
674cf967 4568 dev_priv->display.fdi_link_train(crtc);
2c07245f 4569
3ad8a208
DV
4570 /* We need to program the right clock selection before writing the pixel
4571 * mutliplier into the DPLL. */
6e266956 4572 if (HAS_PCH_CPT(dev_priv)) {
ee7b9f93 4573 u32 sel;
4b645f14 4574
c98e9dcf 4575 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
4576 temp |= TRANS_DPLL_ENABLE(pipe);
4577 sel = TRANS_DPLLB_SEL(pipe);
8106ddbd
ACO
4578 if (intel_crtc->config->shared_dpll ==
4579 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
ee7b9f93
JB
4580 temp |= sel;
4581 else
4582 temp &= ~sel;
c98e9dcf 4583 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 4584 }
5eddb70b 4585
3ad8a208
DV
4586 /* XXX: pch pll's can be enabled any time before we enable the PCH
4587 * transcoder, and we actually should do this to not upset any PCH
4588 * transcoder that already use the clock when we share it.
4589 *
4590 * Note that enable_shared_dpll tries to do the right thing, but
4591 * get_shared_dpll unconditionally resets the pll - we need that to have
4592 * the right LVDS enable sequence. */
85b3894f 4593 intel_enable_shared_dpll(intel_crtc);
3ad8a208 4594
d9b6cb56
JB
4595 /* set transcoder timing, panel must allow it */
4596 assert_panel_unlocked(dev_priv, pipe);
275f01b2 4597 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 4598
303b81e0 4599 intel_fdi_normal_train(crtc);
5e84e1a4 4600
c98e9dcf 4601 /* For PCH DP, enable TRANS_DP_CTL */
6e266956
TU
4602 if (HAS_PCH_CPT(dev_priv) &&
4603 intel_crtc_has_dp_encoder(intel_crtc->config)) {
9c4edaee
VS
4604 const struct drm_display_mode *adjusted_mode =
4605 &intel_crtc->config->base.adjusted_mode;
dfd07d72 4606 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
f0f59a00 4607 i915_reg_t reg = TRANS_DP_CTL(pipe);
5eddb70b
CW
4608 temp = I915_READ(reg);
4609 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
4610 TRANS_DP_SYNC_MASK |
4611 TRANS_DP_BPC_MASK);
e3ef4479 4612 temp |= TRANS_DP_OUTPUT_ENABLE;
9325c9f0 4613 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf 4614
9c4edaee 4615 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 4616 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
9c4edaee 4617 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 4618 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
4619
4620 switch (intel_trans_dp_port_sel(crtc)) {
c48b5305 4621 case PORT_B:
5eddb70b 4622 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf 4623 break;
c48b5305 4624 case PORT_C:
5eddb70b 4625 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf 4626 break;
c48b5305 4627 case PORT_D:
5eddb70b 4628 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
4629 break;
4630 default:
e95d41e1 4631 BUG();
32f9d658 4632 }
2c07245f 4633
5eddb70b 4634 I915_WRITE(reg, temp);
6be4a607 4635 }
b52eb4dc 4636
b8a4f404 4637 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
4638}
4639
1507e5bd
PZ
4640static void lpt_pch_enable(struct drm_crtc *crtc)
4641{
4642 struct drm_device *dev = crtc->dev;
fac5e23e 4643 struct drm_i915_private *dev_priv = to_i915(dev);
1507e5bd 4644 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 4645 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1507e5bd 4646
ab9412ba 4647 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 4648
8c52b5e8 4649 lpt_program_iclkip(crtc);
1507e5bd 4650
0540e488 4651 /* Set transcoder timing. */
275f01b2 4652 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 4653
937bb610 4654 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
4655}
4656
a1520318 4657static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57 4658{
fac5e23e 4659 struct drm_i915_private *dev_priv = to_i915(dev);
f0f59a00 4660 i915_reg_t dslreg = PIPEDSL(pipe);
d4270e57
JB
4661 u32 temp;
4662
4663 temp = I915_READ(dslreg);
4664 udelay(500);
4665 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4666 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4667 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4668 }
4669}
4670
86adf9d7
ML
4671static int
4672skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4673 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4674 int src_w, int src_h, int dst_w, int dst_h)
a1b2278e 4675{
86adf9d7
ML
4676 struct intel_crtc_scaler_state *scaler_state =
4677 &crtc_state->scaler_state;
4678 struct intel_crtc *intel_crtc =
4679 to_intel_crtc(crtc_state->base.crtc);
a1b2278e 4680 int need_scaling;
6156a456 4681
bd2ef25d 4682 need_scaling = drm_rotation_90_or_270(rotation) ?
6156a456
CK
4683 (src_h != dst_w || src_w != dst_h):
4684 (src_w != dst_w || src_h != dst_h);
a1b2278e
CK
4685
4686 /*
4687 * if plane is being disabled or scaler is no more required or force detach
4688 * - free scaler binded to this plane/crtc
4689 * - in order to do this, update crtc->scaler_usage
4690 *
4691 * Here scaler state in crtc_state is set free so that
4692 * scaler can be assigned to other user. Actual register
4693 * update to free the scaler is done in plane/panel-fit programming.
4694 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4695 */
86adf9d7 4696 if (force_detach || !need_scaling) {
a1b2278e 4697 if (*scaler_id >= 0) {
86adf9d7 4698 scaler_state->scaler_users &= ~(1 << scaler_user);
a1b2278e
CK
4699 scaler_state->scalers[*scaler_id].in_use = 0;
4700
86adf9d7
ML
4701 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4702 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4703 intel_crtc->pipe, scaler_user, *scaler_id,
a1b2278e
CK
4704 scaler_state->scaler_users);
4705 *scaler_id = -1;
4706 }
4707 return 0;
4708 }
4709
4710 /* range checks */
4711 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4712 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4713
4714 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4715 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
86adf9d7 4716 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
a1b2278e 4717 "size is out of scaler range\n",
86adf9d7 4718 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
a1b2278e
CK
4719 return -EINVAL;
4720 }
4721
86adf9d7
ML
4722 /* mark this plane as a scaler user in crtc_state */
4723 scaler_state->scaler_users |= (1 << scaler_user);
4724 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4725 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4726 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4727 scaler_state->scaler_users);
4728
4729 return 0;
4730}
4731
4732/**
4733 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4734 *
4735 * @state: crtc's scaler state
86adf9d7
ML
4736 *
4737 * Return
4738 * 0 - scaler_usage updated successfully
4739 * error - requested scaling cannot be supported or other error condition
4740 */
e435d6e5 4741int skl_update_scaler_crtc(struct intel_crtc_state *state)
86adf9d7
ML
4742{
4743 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
7c5f93b0 4744 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
86adf9d7 4745
78108b7c
VS
4746 DRM_DEBUG_KMS("Updating scaler for [CRTC:%d:%s] scaler_user index %u.%u\n",
4747 intel_crtc->base.base.id, intel_crtc->base.name,
4748 intel_crtc->pipe, SKL_CRTC_INDEX);
86adf9d7 4749
e435d6e5 4750 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
31ad61e4 4751 &state->scaler_state.scaler_id, DRM_ROTATE_0,
86adf9d7 4752 state->pipe_src_w, state->pipe_src_h,
aad941d5 4753 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
86adf9d7
ML
4754}
4755
4756/**
4757 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4758 *
4759 * @state: crtc's scaler state
86adf9d7
ML
4760 * @plane_state: atomic plane state to update
4761 *
4762 * Return
4763 * 0 - scaler_usage updated successfully
4764 * error - requested scaling cannot be supported or other error condition
4765 */
da20eabd
ML
4766static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4767 struct intel_plane_state *plane_state)
86adf9d7
ML
4768{
4769
4770 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
da20eabd
ML
4771 struct intel_plane *intel_plane =
4772 to_intel_plane(plane_state->base.plane);
86adf9d7
ML
4773 struct drm_framebuffer *fb = plane_state->base.fb;
4774 int ret;
4775
936e71e3 4776 bool force_detach = !fb || !plane_state->base.visible;
86adf9d7 4777
72660ce0
VS
4778 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d:%s] scaler_user index %u.%u\n",
4779 intel_plane->base.base.id, intel_plane->base.name,
4780 intel_crtc->pipe, drm_plane_index(&intel_plane->base));
86adf9d7
ML
4781
4782 ret = skl_update_scaler(crtc_state, force_detach,
4783 drm_plane_index(&intel_plane->base),
4784 &plane_state->scaler_id,
4785 plane_state->base.rotation,
936e71e3
VS
4786 drm_rect_width(&plane_state->base.src) >> 16,
4787 drm_rect_height(&plane_state->base.src) >> 16,
4788 drm_rect_width(&plane_state->base.dst),
4789 drm_rect_height(&plane_state->base.dst));
86adf9d7
ML
4790
4791 if (ret || plane_state->scaler_id < 0)
4792 return ret;
4793
a1b2278e 4794 /* check colorkey */
818ed961 4795 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
72660ce0
VS
4796 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4797 intel_plane->base.base.id,
4798 intel_plane->base.name);
a1b2278e
CK
4799 return -EINVAL;
4800 }
4801
4802 /* Check src format */
86adf9d7
ML
4803 switch (fb->pixel_format) {
4804 case DRM_FORMAT_RGB565:
4805 case DRM_FORMAT_XBGR8888:
4806 case DRM_FORMAT_XRGB8888:
4807 case DRM_FORMAT_ABGR8888:
4808 case DRM_FORMAT_ARGB8888:
4809 case DRM_FORMAT_XRGB2101010:
4810 case DRM_FORMAT_XBGR2101010:
4811 case DRM_FORMAT_YUYV:
4812 case DRM_FORMAT_YVYU:
4813 case DRM_FORMAT_UYVY:
4814 case DRM_FORMAT_VYUY:
4815 break;
4816 default:
72660ce0
VS
4817 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4818 intel_plane->base.base.id, intel_plane->base.name,
4819 fb->base.id, fb->pixel_format);
86adf9d7 4820 return -EINVAL;
a1b2278e
CK
4821 }
4822
a1b2278e
CK
4823 return 0;
4824}
4825
e435d6e5
ML
4826static void skylake_scaler_disable(struct intel_crtc *crtc)
4827{
4828 int i;
4829
4830 for (i = 0; i < crtc->num_scalers; i++)
4831 skl_detach_scaler(crtc, i);
4832}
4833
4834static void skylake_pfit_enable(struct intel_crtc *crtc)
bd2e244f
JB
4835{
4836 struct drm_device *dev = crtc->base.dev;
fac5e23e 4837 struct drm_i915_private *dev_priv = to_i915(dev);
bd2e244f 4838 int pipe = crtc->pipe;
a1b2278e
CK
4839 struct intel_crtc_scaler_state *scaler_state =
4840 &crtc->config->scaler_state;
4841
4842 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4843
6e3c9717 4844 if (crtc->config->pch_pfit.enabled) {
a1b2278e
CK
4845 int id;
4846
4847 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4848 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4849 return;
4850 }
4851
4852 id = scaler_state->scaler_id;
4853 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4854 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4855 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4856 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4857
4858 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
bd2e244f
JB
4859 }
4860}
4861
b074cec8
JB
4862static void ironlake_pfit_enable(struct intel_crtc *crtc)
4863{
4864 struct drm_device *dev = crtc->base.dev;
fac5e23e 4865 struct drm_i915_private *dev_priv = to_i915(dev);
b074cec8
JB
4866 int pipe = crtc->pipe;
4867
6e3c9717 4868 if (crtc->config->pch_pfit.enabled) {
b074cec8
JB
4869 /* Force use of hard-coded filter coefficients
4870 * as some pre-programmed values are broken,
4871 * e.g. x201.
4872 */
fd6b8f43 4873 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
b074cec8
JB
4874 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4875 PF_PIPE_SEL_IVB(pipe));
4876 else
4877 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
6e3c9717
ACO
4878 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4879 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
d4270e57
JB
4880 }
4881}
4882
20bc8673 4883void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4884{
cea165c3 4885 struct drm_device *dev = crtc->base.dev;
fac5e23e 4886 struct drm_i915_private *dev_priv = to_i915(dev);
d77e4531 4887
6e3c9717 4888 if (!crtc->config->ips_enabled)
d77e4531
PZ
4889 return;
4890
307e4498
ML
4891 /*
4892 * We can only enable IPS after we enable a plane and wait for a vblank
4893 * This function is called from post_plane_update, which is run after
4894 * a vblank wait.
4895 */
cea165c3 4896
d77e4531 4897 assert_plane_enabled(dev_priv, crtc->plane);
8652744b 4898 if (IS_BROADWELL(dev_priv)) {
2a114cc1
BW
4899 mutex_lock(&dev_priv->rps.hw_lock);
4900 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4901 mutex_unlock(&dev_priv->rps.hw_lock);
4902 /* Quoting Art Runyan: "its not safe to expect any particular
4903 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4904 * mailbox." Moreover, the mailbox may return a bogus state,
4905 * so we need to just enable it and continue on.
2a114cc1
BW
4906 */
4907 } else {
4908 I915_WRITE(IPS_CTL, IPS_ENABLE);
4909 /* The bit only becomes 1 in the next vblank, so this wait here
4910 * is essentially intel_wait_for_vblank. If we don't have this
4911 * and don't wait for vblanks until the end of crtc_enable, then
4912 * the HW state readout code will complain that the expected
4913 * IPS_CTL value is not the one we read. */
2ec9ba3c
CW
4914 if (intel_wait_for_register(dev_priv,
4915 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4916 50))
2a114cc1
BW
4917 DRM_ERROR("Timed out waiting for IPS enable\n");
4918 }
d77e4531
PZ
4919}
4920
20bc8673 4921void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4922{
4923 struct drm_device *dev = crtc->base.dev;
fac5e23e 4924 struct drm_i915_private *dev_priv = to_i915(dev);
d77e4531 4925
6e3c9717 4926 if (!crtc->config->ips_enabled)
d77e4531
PZ
4927 return;
4928
4929 assert_plane_enabled(dev_priv, crtc->plane);
8652744b 4930 if (IS_BROADWELL(dev_priv)) {
2a114cc1
BW
4931 mutex_lock(&dev_priv->rps.hw_lock);
4932 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4933 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130 4934 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
b85c1ecf
CW
4935 if (intel_wait_for_register(dev_priv,
4936 IPS_CTL, IPS_ENABLE, 0,
4937 42))
23d0b130 4938 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4939 } else {
2a114cc1 4940 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4941 POSTING_READ(IPS_CTL);
4942 }
d77e4531
PZ
4943
4944 /* We need to wait for a vblank before we can disable the plane. */
0f0f74bc 4945 intel_wait_for_vblank(dev_priv, crtc->pipe);
d77e4531
PZ
4946}
4947
7cac945f 4948static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
d3eedb1a 4949{
7cac945f 4950 if (intel_crtc->overlay) {
d3eedb1a 4951 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 4952 struct drm_i915_private *dev_priv = to_i915(dev);
d3eedb1a
VS
4953
4954 mutex_lock(&dev->struct_mutex);
4955 dev_priv->mm.interruptible = false;
4956 (void) intel_overlay_switch_off(intel_crtc->overlay);
4957 dev_priv->mm.interruptible = true;
4958 mutex_unlock(&dev->struct_mutex);
4959 }
4960
4961 /* Let userspace switch the overlay on again. In most cases userspace
4962 * has to recompute where to put it anyway.
4963 */
4964}
4965
87d4300a
ML
4966/**
4967 * intel_post_enable_primary - Perform operations after enabling primary plane
4968 * @crtc: the CRTC whose primary plane was just enabled
4969 *
4970 * Performs potentially sleeping operations that must be done after the primary
4971 * plane is enabled, such as updating FBC and IPS. Note that this may be
4972 * called due to an explicit primary plane update, or due to an implicit
4973 * re-enable that is caused when a sprite plane is updated to no longer
4974 * completely hide the primary plane.
4975 */
4976static void
4977intel_post_enable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4978{
4979 struct drm_device *dev = crtc->dev;
fac5e23e 4980 struct drm_i915_private *dev_priv = to_i915(dev);
a5c4d7bc
VS
4981 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4982 int pipe = intel_crtc->pipe;
a5c4d7bc 4983
87d4300a
ML
4984 /*
4985 * FIXME IPS should be fine as long as one plane is
4986 * enabled, but in practice it seems to have problems
4987 * when going from primary only to sprite only and vice
4988 * versa.
4989 */
a5c4d7bc
VS
4990 hsw_enable_ips(intel_crtc);
4991
f99d7069 4992 /*
87d4300a
ML
4993 * Gen2 reports pipe underruns whenever all planes are disabled.
4994 * So don't enable underrun reporting before at least some planes
4995 * are enabled.
4996 * FIXME: Need to fix the logic to work when we turn off all planes
4997 * but leave the pipe running.
f99d7069 4998 */
5db94019 4999 if (IS_GEN2(dev_priv))
87d4300a
ML
5000 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5001
aca7b684
VS
5002 /* Underruns don't always raise interrupts, so check manually. */
5003 intel_check_cpu_fifo_underruns(dev_priv);
5004 intel_check_pch_fifo_underruns(dev_priv);
a5c4d7bc
VS
5005}
5006
2622a081 5007/* FIXME move all this to pre_plane_update() with proper state tracking */
87d4300a
ML
5008static void
5009intel_pre_disable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
5010{
5011 struct drm_device *dev = crtc->dev;
fac5e23e 5012 struct drm_i915_private *dev_priv = to_i915(dev);
a5c4d7bc
VS
5013 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5014 int pipe = intel_crtc->pipe;
a5c4d7bc 5015
87d4300a
ML
5016 /*
5017 * Gen2 reports pipe underruns whenever all planes are disabled.
5018 * So diasble underrun reporting before all the planes get disabled.
5019 * FIXME: Need to fix the logic to work when we turn off all planes
5020 * but leave the pipe running.
5021 */
5db94019 5022 if (IS_GEN2(dev_priv))
87d4300a 5023 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
a5c4d7bc 5024
2622a081
VS
5025 /*
5026 * FIXME IPS should be fine as long as one plane is
5027 * enabled, but in practice it seems to have problems
5028 * when going from primary only to sprite only and vice
5029 * versa.
5030 */
5031 hsw_disable_ips(intel_crtc);
5032}
5033
5034/* FIXME get rid of this and use pre_plane_update */
5035static void
5036intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
5037{
5038 struct drm_device *dev = crtc->dev;
fac5e23e 5039 struct drm_i915_private *dev_priv = to_i915(dev);
2622a081
VS
5040 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5041 int pipe = intel_crtc->pipe;
5042
5043 intel_pre_disable_primary(crtc);
5044
87d4300a
ML
5045 /*
5046 * Vblank time updates from the shadow to live plane control register
5047 * are blocked if the memory self-refresh mode is active at that
5048 * moment. So to make sure the plane gets truly disabled, disable
5049 * first the self-refresh mode. The self-refresh enable bit in turn
5050 * will be checked/applied by the HW only at the next frame start
5051 * event which is after the vblank start event, so we need to have a
5052 * wait-for-vblank between disabling the plane and the pipe.
5053 */
49cff963 5054 if (HAS_GMCH_DISPLAY(dev_priv)) {
87d4300a 5055 intel_set_memory_cxsr(dev_priv, false);
262cd2e1 5056 dev_priv->wm.vlv.cxsr = false;
0f0f74bc 5057 intel_wait_for_vblank(dev_priv, pipe);
262cd2e1 5058 }
87d4300a
ML
5059}
5060
5a21b665
DV
5061static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
5062{
5063 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
5064 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5065 struct intel_crtc_state *pipe_config =
5066 to_intel_crtc_state(crtc->base.state);
5a21b665
DV
5067 struct drm_plane *primary = crtc->base.primary;
5068 struct drm_plane_state *old_pri_state =
5069 drm_atomic_get_existing_plane_state(old_state, primary);
5070
5748b6a1 5071 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
5a21b665
DV
5072
5073 crtc->wm.cxsr_allowed = true;
5074
5075 if (pipe_config->update_wm_post && pipe_config->base.active)
432081bc 5076 intel_update_watermarks(crtc);
5a21b665
DV
5077
5078 if (old_pri_state) {
5079 struct intel_plane_state *primary_state =
5080 to_intel_plane_state(primary->state);
5081 struct intel_plane_state *old_primary_state =
5082 to_intel_plane_state(old_pri_state);
5083
5084 intel_fbc_post_update(crtc);
5085
936e71e3 5086 if (primary_state->base.visible &&
5a21b665 5087 (needs_modeset(&pipe_config->base) ||
936e71e3 5088 !old_primary_state->base.visible))
5a21b665
DV
5089 intel_post_enable_primary(&crtc->base);
5090 }
5091}
5092
5c74cd73 5093static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
ac21b225 5094{
5c74cd73 5095 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
ac21b225 5096 struct drm_device *dev = crtc->base.dev;
fac5e23e 5097 struct drm_i915_private *dev_priv = to_i915(dev);
ab1d3a0e
ML
5098 struct intel_crtc_state *pipe_config =
5099 to_intel_crtc_state(crtc->base.state);
5c74cd73
ML
5100 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5101 struct drm_plane *primary = crtc->base.primary;
5102 struct drm_plane_state *old_pri_state =
5103 drm_atomic_get_existing_plane_state(old_state, primary);
5104 bool modeset = needs_modeset(&pipe_config->base);
ac21b225 5105
5c74cd73
ML
5106 if (old_pri_state) {
5107 struct intel_plane_state *primary_state =
5108 to_intel_plane_state(primary->state);
5109 struct intel_plane_state *old_primary_state =
5110 to_intel_plane_state(old_pri_state);
5111
faf68d92 5112 intel_fbc_pre_update(crtc, pipe_config, primary_state);
31ae71fc 5113
936e71e3
VS
5114 if (old_primary_state->base.visible &&
5115 (modeset || !primary_state->base.visible))
5c74cd73
ML
5116 intel_pre_disable_primary(&crtc->base);
5117 }
852eb00d 5118
49cff963 5119 if (pipe_config->disable_cxsr && HAS_GMCH_DISPLAY(dev_priv)) {
852eb00d 5120 crtc->wm.cxsr_allowed = false;
2dfd178d 5121
2622a081
VS
5122 /*
5123 * Vblank time updates from the shadow to live plane control register
5124 * are blocked if the memory self-refresh mode is active at that
5125 * moment. So to make sure the plane gets truly disabled, disable
5126 * first the self-refresh mode. The self-refresh enable bit in turn
5127 * will be checked/applied by the HW only at the next frame start
5128 * event which is after the vblank start event, so we need to have a
5129 * wait-for-vblank between disabling the plane and the pipe.
5130 */
5131 if (old_crtc_state->base.active) {
2dfd178d 5132 intel_set_memory_cxsr(dev_priv, false);
2622a081 5133 dev_priv->wm.vlv.cxsr = false;
0f0f74bc 5134 intel_wait_for_vblank(dev_priv, crtc->pipe);
2622a081 5135 }
852eb00d 5136 }
92826fcd 5137
ed4a6a7c
MR
5138 /*
5139 * IVB workaround: must disable low power watermarks for at least
5140 * one frame before enabling scaling. LP watermarks can be re-enabled
5141 * when scaling is disabled.
5142 *
5143 * WaCxSRDisabledForSpriteScaling:ivb
5144 */
5145 if (pipe_config->disable_lp_wm) {
5146 ilk_disable_lp_wm(dev);
0f0f74bc 5147 intel_wait_for_vblank(dev_priv, crtc->pipe);
ed4a6a7c
MR
5148 }
5149
5150 /*
5151 * If we're doing a modeset, we're done. No need to do any pre-vblank
5152 * watermark programming here.
5153 */
5154 if (needs_modeset(&pipe_config->base))
5155 return;
5156
5157 /*
5158 * For platforms that support atomic watermarks, program the
5159 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5160 * will be the intermediate values that are safe for both pre- and
5161 * post- vblank; when vblank happens, the 'active' values will be set
5162 * to the final 'target' values and we'll do this again to get the
5163 * optimal watermarks. For gen9+ platforms, the values we program here
5164 * will be the final target values which will get automatically latched
5165 * at vblank time; no further programming will be necessary.
5166 *
5167 * If a platform hasn't been transitioned to atomic watermarks yet,
5168 * we'll continue to update watermarks the old way, if flags tell
5169 * us to.
5170 */
5171 if (dev_priv->display.initial_watermarks != NULL)
5172 dev_priv->display.initial_watermarks(pipe_config);
caed361d 5173 else if (pipe_config->update_wm_pre)
432081bc 5174 intel_update_watermarks(crtc);
ac21b225
ML
5175}
5176
d032ffa0 5177static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
87d4300a
ML
5178{
5179 struct drm_device *dev = crtc->dev;
5180 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
d032ffa0 5181 struct drm_plane *p;
87d4300a
ML
5182 int pipe = intel_crtc->pipe;
5183
7cac945f 5184 intel_crtc_dpms_overlay_disable(intel_crtc);
27321ae8 5185
d032ffa0
ML
5186 drm_for_each_plane_mask(p, dev, plane_mask)
5187 to_intel_plane(p)->disable_plane(p, crtc);
f98551ae 5188
f99d7069
DV
5189 /*
5190 * FIXME: Once we grow proper nuclear flip support out of this we need
5191 * to compute the mask of flip planes precisely. For the time being
5192 * consider this a flip to a NULL plane.
5193 */
5748b6a1 5194 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
5195}
5196
fb1c98b1 5197static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
fd6bbda9 5198 struct intel_crtc_state *crtc_state,
fb1c98b1
ML
5199 struct drm_atomic_state *old_state)
5200{
5201 struct drm_connector_state *old_conn_state;
5202 struct drm_connector *conn;
5203 int i;
5204
5205 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5206 struct drm_connector_state *conn_state = conn->state;
5207 struct intel_encoder *encoder =
5208 to_intel_encoder(conn_state->best_encoder);
5209
5210 if (conn_state->crtc != crtc)
5211 continue;
5212
5213 if (encoder->pre_pll_enable)
fd6bbda9 5214 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
fb1c98b1
ML
5215 }
5216}
5217
5218static void intel_encoders_pre_enable(struct drm_crtc *crtc,
fd6bbda9 5219 struct intel_crtc_state *crtc_state,
fb1c98b1
ML
5220 struct drm_atomic_state *old_state)
5221{
5222 struct drm_connector_state *old_conn_state;
5223 struct drm_connector *conn;
5224 int i;
5225
5226 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5227 struct drm_connector_state *conn_state = conn->state;
5228 struct intel_encoder *encoder =
5229 to_intel_encoder(conn_state->best_encoder);
5230
5231 if (conn_state->crtc != crtc)
5232 continue;
5233
5234 if (encoder->pre_enable)
fd6bbda9 5235 encoder->pre_enable(encoder, crtc_state, conn_state);
fb1c98b1
ML
5236 }
5237}
5238
5239static void intel_encoders_enable(struct drm_crtc *crtc,
fd6bbda9 5240 struct intel_crtc_state *crtc_state,
fb1c98b1
ML
5241 struct drm_atomic_state *old_state)
5242{
5243 struct drm_connector_state *old_conn_state;
5244 struct drm_connector *conn;
5245 int i;
5246
5247 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5248 struct drm_connector_state *conn_state = conn->state;
5249 struct intel_encoder *encoder =
5250 to_intel_encoder(conn_state->best_encoder);
5251
5252 if (conn_state->crtc != crtc)
5253 continue;
5254
fd6bbda9 5255 encoder->enable(encoder, crtc_state, conn_state);
fb1c98b1
ML
5256 intel_opregion_notify_encoder(encoder, true);
5257 }
5258}
5259
5260static void intel_encoders_disable(struct drm_crtc *crtc,
fd6bbda9 5261 struct intel_crtc_state *old_crtc_state,
fb1c98b1
ML
5262 struct drm_atomic_state *old_state)
5263{
5264 struct drm_connector_state *old_conn_state;
5265 struct drm_connector *conn;
5266 int i;
5267
5268 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5269 struct intel_encoder *encoder =
5270 to_intel_encoder(old_conn_state->best_encoder);
5271
5272 if (old_conn_state->crtc != crtc)
5273 continue;
5274
5275 intel_opregion_notify_encoder(encoder, false);
fd6bbda9 5276 encoder->disable(encoder, old_crtc_state, old_conn_state);
fb1c98b1
ML
5277 }
5278}
5279
5280static void intel_encoders_post_disable(struct drm_crtc *crtc,
fd6bbda9 5281 struct intel_crtc_state *old_crtc_state,
fb1c98b1
ML
5282 struct drm_atomic_state *old_state)
5283{
5284 struct drm_connector_state *old_conn_state;
5285 struct drm_connector *conn;
5286 int i;
5287
5288 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5289 struct intel_encoder *encoder =
5290 to_intel_encoder(old_conn_state->best_encoder);
5291
5292 if (old_conn_state->crtc != crtc)
5293 continue;
5294
5295 if (encoder->post_disable)
fd6bbda9 5296 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
fb1c98b1
ML
5297 }
5298}
5299
5300static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
fd6bbda9 5301 struct intel_crtc_state *old_crtc_state,
fb1c98b1
ML
5302 struct drm_atomic_state *old_state)
5303{
5304 struct drm_connector_state *old_conn_state;
5305 struct drm_connector *conn;
5306 int i;
5307
5308 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5309 struct intel_encoder *encoder =
5310 to_intel_encoder(old_conn_state->best_encoder);
5311
5312 if (old_conn_state->crtc != crtc)
5313 continue;
5314
5315 if (encoder->post_pll_disable)
fd6bbda9 5316 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
fb1c98b1
ML
5317 }
5318}
5319
4a806558
ML
5320static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5321 struct drm_atomic_state *old_state)
f67a559d 5322{
4a806558 5323 struct drm_crtc *crtc = pipe_config->base.crtc;
f67a559d 5324 struct drm_device *dev = crtc->dev;
fac5e23e 5325 struct drm_i915_private *dev_priv = to_i915(dev);
f67a559d
JB
5326 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5327 int pipe = intel_crtc->pipe;
f67a559d 5328
53d9f4e9 5329 if (WARN_ON(intel_crtc->active))
f67a559d
JB
5330 return;
5331
b2c0593a
VS
5332 /*
5333 * Sometimes spurious CPU pipe underruns happen during FDI
5334 * training, at least with VGA+HDMI cloning. Suppress them.
5335 *
5336 * On ILK we get an occasional spurious CPU pipe underruns
5337 * between eDP port A enable and vdd enable. Also PCH port
5338 * enable seems to result in the occasional CPU pipe underrun.
5339 *
5340 * Spurious PCH underruns also occur during PCH enabling.
5341 */
5342 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5343 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
81b088ca
VS
5344 if (intel_crtc->config->has_pch_encoder)
5345 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5346
6e3c9717 5347 if (intel_crtc->config->has_pch_encoder)
b14b1055
DV
5348 intel_prepare_shared_dpll(intel_crtc);
5349
37a5650b 5350 if (intel_crtc_has_dp_encoder(intel_crtc->config))
fe3cd48d 5351 intel_dp_set_m_n(intel_crtc, M1_N1);
29407aab
DV
5352
5353 intel_set_pipe_timings(intel_crtc);
bc58be60 5354 intel_set_pipe_src_size(intel_crtc);
29407aab 5355
6e3c9717 5356 if (intel_crtc->config->has_pch_encoder) {
29407aab 5357 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 5358 &intel_crtc->config->fdi_m_n, NULL);
29407aab
DV
5359 }
5360
5361 ironlake_set_pipeconf(crtc);
5362
f67a559d 5363 intel_crtc->active = true;
8664281b 5364
fd6bbda9 5365 intel_encoders_pre_enable(crtc, pipe_config, old_state);
f67a559d 5366
6e3c9717 5367 if (intel_crtc->config->has_pch_encoder) {
fff367c7
DV
5368 /* Note: FDI PLL enabling _must_ be done before we enable the
5369 * cpu pipes, hence this is separate from all the other fdi/pch
5370 * enabling. */
88cefb6c 5371 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
5372 } else {
5373 assert_fdi_tx_disabled(dev_priv, pipe);
5374 assert_fdi_rx_disabled(dev_priv, pipe);
5375 }
f67a559d 5376
b074cec8 5377 ironlake_pfit_enable(intel_crtc);
f67a559d 5378
9c54c0dd
JB
5379 /*
5380 * On ILK+ LUT must be loaded before the pipe is running but with
5381 * clocks enabled
5382 */
b95c5321 5383 intel_color_load_luts(&pipe_config->base);
9c54c0dd 5384
1d5bf5d9
ID
5385 if (dev_priv->display.initial_watermarks != NULL)
5386 dev_priv->display.initial_watermarks(intel_crtc->config);
e1fdc473 5387 intel_enable_pipe(intel_crtc);
f67a559d 5388
6e3c9717 5389 if (intel_crtc->config->has_pch_encoder)
f67a559d 5390 ironlake_pch_enable(crtc);
c98e9dcf 5391
f9b61ff6
DV
5392 assert_vblank_disabled(crtc);
5393 drm_crtc_vblank_on(crtc);
5394
fd6bbda9 5395 intel_encoders_enable(crtc, pipe_config, old_state);
61b77ddd 5396
6e266956 5397 if (HAS_PCH_CPT(dev_priv))
a1520318 5398 cpt_verify_modeset(dev, intel_crtc->pipe);
37ca8d4c
VS
5399
5400 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5401 if (intel_crtc->config->has_pch_encoder)
0f0f74bc 5402 intel_wait_for_vblank(dev_priv, pipe);
b2c0593a 5403 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
37ca8d4c 5404 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607
JB
5405}
5406
42db64ef
PZ
5407/* IPS only exists on ULT machines and is tied to pipe A. */
5408static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5409{
50a0bc90 5410 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
42db64ef
PZ
5411}
5412
4a806558
ML
5413static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5414 struct drm_atomic_state *old_state)
4f771f10 5415{
4a806558 5416 struct drm_crtc *crtc = pipe_config->base.crtc;
4f771f10 5417 struct drm_device *dev = crtc->dev;
fac5e23e 5418 struct drm_i915_private *dev_priv = to_i915(dev);
4f771f10 5419 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
99d736a2 5420 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4d1de975 5421 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
4f771f10 5422
53d9f4e9 5423 if (WARN_ON(intel_crtc->active))
4f771f10
PZ
5424 return;
5425
81b088ca
VS
5426 if (intel_crtc->config->has_pch_encoder)
5427 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5428 false);
5429
fd6bbda9 5430 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
95a7a2ae 5431
8106ddbd 5432 if (intel_crtc->config->shared_dpll)
df8ad70c
DV
5433 intel_enable_shared_dpll(intel_crtc);
5434
37a5650b 5435 if (intel_crtc_has_dp_encoder(intel_crtc->config))
fe3cd48d 5436 intel_dp_set_m_n(intel_crtc, M1_N1);
229fca97 5437
d7edc4e5 5438 if (!transcoder_is_dsi(cpu_transcoder))
4d1de975
JN
5439 intel_set_pipe_timings(intel_crtc);
5440
bc58be60 5441 intel_set_pipe_src_size(intel_crtc);
229fca97 5442
4d1de975
JN
5443 if (cpu_transcoder != TRANSCODER_EDP &&
5444 !transcoder_is_dsi(cpu_transcoder)) {
5445 I915_WRITE(PIPE_MULT(cpu_transcoder),
6e3c9717 5446 intel_crtc->config->pixel_multiplier - 1);
ebb69c95
CT
5447 }
5448
6e3c9717 5449 if (intel_crtc->config->has_pch_encoder) {
229fca97 5450 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 5451 &intel_crtc->config->fdi_m_n, NULL);
229fca97
DV
5452 }
5453
d7edc4e5 5454 if (!transcoder_is_dsi(cpu_transcoder))
4d1de975
JN
5455 haswell_set_pipeconf(crtc);
5456
391bf048 5457 haswell_set_pipemisc(crtc);
229fca97 5458
b95c5321 5459 intel_color_set_csc(&pipe_config->base);
229fca97 5460
4f771f10 5461 intel_crtc->active = true;
8664281b 5462
6b698516
DV
5463 if (intel_crtc->config->has_pch_encoder)
5464 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5465 else
5466 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5467
fd6bbda9 5468 intel_encoders_pre_enable(crtc, pipe_config, old_state);
4f771f10 5469
d2d65408 5470 if (intel_crtc->config->has_pch_encoder)
4fe9467d 5471 dev_priv->display.fdi_link_train(crtc);
4fe9467d 5472
d7edc4e5 5473 if (!transcoder_is_dsi(cpu_transcoder))
7d4aefd0 5474 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 5475
1c132b44 5476 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5477 skylake_pfit_enable(intel_crtc);
ff6d9f55 5478 else
1c132b44 5479 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
5480
5481 /*
5482 * On ILK+ LUT must be loaded before the pipe is running but with
5483 * clocks enabled
5484 */
b95c5321 5485 intel_color_load_luts(&pipe_config->base);
4f771f10 5486
1f544388 5487 intel_ddi_set_pipe_settings(crtc);
d7edc4e5 5488 if (!transcoder_is_dsi(cpu_transcoder))
7d4aefd0 5489 intel_ddi_enable_transcoder_func(crtc);
4f771f10 5490
1d5bf5d9
ID
5491 if (dev_priv->display.initial_watermarks != NULL)
5492 dev_priv->display.initial_watermarks(pipe_config);
5493 else
432081bc 5494 intel_update_watermarks(intel_crtc);
4d1de975
JN
5495
5496 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
d7edc4e5 5497 if (!transcoder_is_dsi(cpu_transcoder))
4d1de975 5498 intel_enable_pipe(intel_crtc);
42db64ef 5499
6e3c9717 5500 if (intel_crtc->config->has_pch_encoder)
1507e5bd 5501 lpt_pch_enable(crtc);
4f771f10 5502
a65347ba 5503 if (intel_crtc->config->dp_encoder_is_mst)
0e32b39c
DA
5504 intel_ddi_set_vc_payload_alloc(crtc, true);
5505
f9b61ff6
DV
5506 assert_vblank_disabled(crtc);
5507 drm_crtc_vblank_on(crtc);
5508
fd6bbda9 5509 intel_encoders_enable(crtc, pipe_config, old_state);
4f771f10 5510
6b698516 5511 if (intel_crtc->config->has_pch_encoder) {
0f0f74bc
VS
5512 intel_wait_for_vblank(dev_priv, pipe);
5513 intel_wait_for_vblank(dev_priv, pipe);
6b698516 5514 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
d2d65408
VS
5515 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5516 true);
6b698516 5517 }
d2d65408 5518
e4916946
PZ
5519 /* If we change the relative order between pipe/planes enabling, we need
5520 * to change the workaround. */
99d736a2 5521 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
772c2a51 5522 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
0f0f74bc
VS
5523 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5524 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
99d736a2 5525 }
4f771f10
PZ
5526}
5527
bfd16b2a 5528static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
3f8dce3a
DV
5529{
5530 struct drm_device *dev = crtc->base.dev;
fac5e23e 5531 struct drm_i915_private *dev_priv = to_i915(dev);
3f8dce3a
DV
5532 int pipe = crtc->pipe;
5533
5534 /* To avoid upsetting the power well on haswell only disable the pfit if
5535 * it's in use. The hw state code will make sure we get this right. */
bfd16b2a 5536 if (force || crtc->config->pch_pfit.enabled) {
3f8dce3a
DV
5537 I915_WRITE(PF_CTL(pipe), 0);
5538 I915_WRITE(PF_WIN_POS(pipe), 0);
5539 I915_WRITE(PF_WIN_SZ(pipe), 0);
5540 }
5541}
5542
4a806558
ML
5543static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5544 struct drm_atomic_state *old_state)
6be4a607 5545{
4a806558 5546 struct drm_crtc *crtc = old_crtc_state->base.crtc;
6be4a607 5547 struct drm_device *dev = crtc->dev;
fac5e23e 5548 struct drm_i915_private *dev_priv = to_i915(dev);
6be4a607
JB
5549 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5550 int pipe = intel_crtc->pipe;
b52eb4dc 5551
b2c0593a
VS
5552 /*
5553 * Sometimes spurious CPU pipe underruns happen when the
5554 * pipe is already disabled, but FDI RX/TX is still enabled.
5555 * Happens at least with VGA+HDMI cloning. Suppress them.
5556 */
5557 if (intel_crtc->config->has_pch_encoder) {
5558 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
37ca8d4c 5559 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
b2c0593a 5560 }
37ca8d4c 5561
fd6bbda9 5562 intel_encoders_disable(crtc, old_crtc_state, old_state);
ea9d758d 5563
f9b61ff6
DV
5564 drm_crtc_vblank_off(crtc);
5565 assert_vblank_disabled(crtc);
5566
575f7ab7 5567 intel_disable_pipe(intel_crtc);
32f9d658 5568
bfd16b2a 5569 ironlake_pfit_disable(intel_crtc, false);
2c07245f 5570
b2c0593a 5571 if (intel_crtc->config->has_pch_encoder)
5a74f70a
VS
5572 ironlake_fdi_disable(crtc);
5573
fd6bbda9 5574 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
2c07245f 5575
6e3c9717 5576 if (intel_crtc->config->has_pch_encoder) {
d925c59a 5577 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 5578
6e266956 5579 if (HAS_PCH_CPT(dev_priv)) {
f0f59a00
VS
5580 i915_reg_t reg;
5581 u32 temp;
5582
d925c59a
DV
5583 /* disable TRANS_DP_CTL */
5584 reg = TRANS_DP_CTL(pipe);
5585 temp = I915_READ(reg);
5586 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5587 TRANS_DP_PORT_SEL_MASK);
5588 temp |= TRANS_DP_PORT_SEL_NONE;
5589 I915_WRITE(reg, temp);
5590
5591 /* disable DPLL_SEL */
5592 temp = I915_READ(PCH_DPLL_SEL);
11887397 5593 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 5594 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 5595 }
e3421a18 5596
d925c59a
DV
5597 ironlake_fdi_pll_disable(intel_crtc);
5598 }
81b088ca 5599
b2c0593a 5600 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
81b088ca 5601 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607 5602}
1b3c7a47 5603
4a806558
ML
5604static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5605 struct drm_atomic_state *old_state)
ee7b9f93 5606{
4a806558 5607 struct drm_crtc *crtc = old_crtc_state->base.crtc;
4f771f10 5608 struct drm_device *dev = crtc->dev;
fac5e23e 5609 struct drm_i915_private *dev_priv = to_i915(dev);
ee7b9f93 5610 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 5611 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee7b9f93 5612
d2d65408
VS
5613 if (intel_crtc->config->has_pch_encoder)
5614 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5615 false);
5616
fd6bbda9 5617 intel_encoders_disable(crtc, old_crtc_state, old_state);
4f771f10 5618
f9b61ff6
DV
5619 drm_crtc_vblank_off(crtc);
5620 assert_vblank_disabled(crtc);
5621
4d1de975 5622 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
d7edc4e5 5623 if (!transcoder_is_dsi(cpu_transcoder))
4d1de975 5624 intel_disable_pipe(intel_crtc);
4f771f10 5625
6e3c9717 5626 if (intel_crtc->config->dp_encoder_is_mst)
a4bf214f
VS
5627 intel_ddi_set_vc_payload_alloc(crtc, false);
5628
d7edc4e5 5629 if (!transcoder_is_dsi(cpu_transcoder))
7d4aefd0 5630 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 5631
1c132b44 5632 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5633 skylake_scaler_disable(intel_crtc);
ff6d9f55 5634 else
bfd16b2a 5635 ironlake_pfit_disable(intel_crtc, false);
4f771f10 5636
d7edc4e5 5637 if (!transcoder_is_dsi(cpu_transcoder))
7d4aefd0 5638 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 5639
fd6bbda9 5640 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
81b088ca 5641
b7076546 5642 if (old_crtc_state->has_pch_encoder)
81b088ca
VS
5643 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5644 true);
4f771f10
PZ
5645}
5646
2dd24552
JB
5647static void i9xx_pfit_enable(struct intel_crtc *crtc)
5648{
5649 struct drm_device *dev = crtc->base.dev;
fac5e23e 5650 struct drm_i915_private *dev_priv = to_i915(dev);
6e3c9717 5651 struct intel_crtc_state *pipe_config = crtc->config;
2dd24552 5652
681a8504 5653 if (!pipe_config->gmch_pfit.control)
2dd24552
JB
5654 return;
5655
2dd24552 5656 /*
c0b03411
DV
5657 * The panel fitter should only be adjusted whilst the pipe is disabled,
5658 * according to register description and PRM.
2dd24552 5659 */
c0b03411
DV
5660 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5661 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 5662
b074cec8
JB
5663 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5664 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
5665
5666 /* Border color in case we don't scale up to the full screen. Black by
5667 * default, change to something else for debugging. */
5668 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
5669}
5670
d05410f9
DA
5671static enum intel_display_power_domain port_to_power_domain(enum port port)
5672{
5673 switch (port) {
5674 case PORT_A:
6331a704 5675 return POWER_DOMAIN_PORT_DDI_A_LANES;
d05410f9 5676 case PORT_B:
6331a704 5677 return POWER_DOMAIN_PORT_DDI_B_LANES;
d05410f9 5678 case PORT_C:
6331a704 5679 return POWER_DOMAIN_PORT_DDI_C_LANES;
d05410f9 5680 case PORT_D:
6331a704 5681 return POWER_DOMAIN_PORT_DDI_D_LANES;
d8e19f99 5682 case PORT_E:
6331a704 5683 return POWER_DOMAIN_PORT_DDI_E_LANES;
d05410f9 5684 default:
b9fec167 5685 MISSING_CASE(port);
d05410f9
DA
5686 return POWER_DOMAIN_PORT_OTHER;
5687 }
5688}
5689
25f78f58
VS
5690static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5691{
5692 switch (port) {
5693 case PORT_A:
5694 return POWER_DOMAIN_AUX_A;
5695 case PORT_B:
5696 return POWER_DOMAIN_AUX_B;
5697 case PORT_C:
5698 return POWER_DOMAIN_AUX_C;
5699 case PORT_D:
5700 return POWER_DOMAIN_AUX_D;
5701 case PORT_E:
5702 /* FIXME: Check VBT for actual wiring of PORT E */
5703 return POWER_DOMAIN_AUX_D;
5704 default:
b9fec167 5705 MISSING_CASE(port);
25f78f58
VS
5706 return POWER_DOMAIN_AUX_A;
5707 }
5708}
5709
319be8ae
ID
5710enum intel_display_power_domain
5711intel_display_port_power_domain(struct intel_encoder *intel_encoder)
5712{
4f8036a2 5713 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
319be8ae
ID
5714 struct intel_digital_port *intel_dig_port;
5715
5716 switch (intel_encoder->type) {
5717 case INTEL_OUTPUT_UNKNOWN:
5718 /* Only DDI platforms should ever use this output type */
4f8036a2 5719 WARN_ON_ONCE(!HAS_DDI(dev_priv));
cca0502b 5720 case INTEL_OUTPUT_DP:
319be8ae
ID
5721 case INTEL_OUTPUT_HDMI:
5722 case INTEL_OUTPUT_EDP:
5723 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 5724 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
5725 case INTEL_OUTPUT_DP_MST:
5726 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5727 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
5728 case INTEL_OUTPUT_ANALOG:
5729 return POWER_DOMAIN_PORT_CRT;
5730 case INTEL_OUTPUT_DSI:
5731 return POWER_DOMAIN_PORT_DSI;
5732 default:
5733 return POWER_DOMAIN_PORT_OTHER;
5734 }
5735}
5736
25f78f58
VS
5737enum intel_display_power_domain
5738intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5739{
4f8036a2 5740 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
25f78f58
VS
5741 struct intel_digital_port *intel_dig_port;
5742
5743 switch (intel_encoder->type) {
5744 case INTEL_OUTPUT_UNKNOWN:
651174a4
ID
5745 case INTEL_OUTPUT_HDMI:
5746 /*
5747 * Only DDI platforms should ever use these output types.
5748 * We can get here after the HDMI detect code has already set
5749 * the type of the shared encoder. Since we can't be sure
5750 * what's the status of the given connectors, play safe and
5751 * run the DP detection too.
5752 */
4f8036a2 5753 WARN_ON_ONCE(!HAS_DDI(dev_priv));
cca0502b 5754 case INTEL_OUTPUT_DP:
25f78f58
VS
5755 case INTEL_OUTPUT_EDP:
5756 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5757 return port_to_aux_power_domain(intel_dig_port->port);
5758 case INTEL_OUTPUT_DP_MST:
5759 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5760 return port_to_aux_power_domain(intel_dig_port->port);
5761 default:
b9fec167 5762 MISSING_CASE(intel_encoder->type);
25f78f58
VS
5763 return POWER_DOMAIN_AUX_A;
5764 }
5765}
5766
74bff5f9
ML
5767static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5768 struct intel_crtc_state *crtc_state)
77d22dca 5769{
319be8ae 5770 struct drm_device *dev = crtc->dev;
74bff5f9 5771 struct drm_encoder *encoder;
319be8ae
ID
5772 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5773 enum pipe pipe = intel_crtc->pipe;
77d22dca 5774 unsigned long mask;
74bff5f9 5775 enum transcoder transcoder = crtc_state->cpu_transcoder;
77d22dca 5776
74bff5f9 5777 if (!crtc_state->base.active)
292b990e
ML
5778 return 0;
5779
77d22dca
ID
5780 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5781 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
74bff5f9
ML
5782 if (crtc_state->pch_pfit.enabled ||
5783 crtc_state->pch_pfit.force_thru)
77d22dca
ID
5784 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5785
74bff5f9
ML
5786 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5787 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5788
319be8ae 5789 mask |= BIT(intel_display_port_power_domain(intel_encoder));
74bff5f9 5790 }
319be8ae 5791
15e7ec29
ML
5792 if (crtc_state->shared_dpll)
5793 mask |= BIT(POWER_DOMAIN_PLLS);
5794
77d22dca
ID
5795 return mask;
5796}
5797
74bff5f9
ML
5798static unsigned long
5799modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5800 struct intel_crtc_state *crtc_state)
77d22dca 5801{
fac5e23e 5802 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
292b990e
ML
5803 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5804 enum intel_display_power_domain domain;
5a21b665 5805 unsigned long domains, new_domains, old_domains;
77d22dca 5806
292b990e 5807 old_domains = intel_crtc->enabled_power_domains;
74bff5f9
ML
5808 intel_crtc->enabled_power_domains = new_domains =
5809 get_crtc_power_domains(crtc, crtc_state);
77d22dca 5810
5a21b665 5811 domains = new_domains & ~old_domains;
292b990e
ML
5812
5813 for_each_power_domain(domain, domains)
5814 intel_display_power_get(dev_priv, domain);
5815
5a21b665 5816 return old_domains & ~new_domains;
292b990e
ML
5817}
5818
5819static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5820 unsigned long domains)
5821{
5822 enum intel_display_power_domain domain;
5823
5824 for_each_power_domain(domain, domains)
5825 intel_display_power_put(dev_priv, domain);
5826}
77d22dca 5827
adafdc6f
MK
5828static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5829{
5830 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5831
5832 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5833 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5834 return max_cdclk_freq;
5835 else if (IS_CHERRYVIEW(dev_priv))
5836 return max_cdclk_freq*95/100;
5837 else if (INTEL_INFO(dev_priv)->gen < 4)
5838 return 2*max_cdclk_freq*90/100;
5839 else
5840 return max_cdclk_freq*90/100;
5841}
5842
b2045352
VS
5843static int skl_calc_cdclk(int max_pixclk, int vco);
5844
4c75b940 5845static void intel_update_max_cdclk(struct drm_i915_private *dev_priv)
560a7ae4 5846{
0853723b 5847 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
560a7ae4 5848 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
b2045352
VS
5849 int max_cdclk, vco;
5850
5851 vco = dev_priv->skl_preferred_vco_freq;
63911d72 5852 WARN_ON(vco != 8100000 && vco != 8640000);
560a7ae4 5853
b2045352
VS
5854 /*
5855 * Use the lower (vco 8640) cdclk values as a
5856 * first guess. skl_calc_cdclk() will correct it
5857 * if the preferred vco is 8100 instead.
5858 */
560a7ae4 5859 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
487ed2e4 5860 max_cdclk = 617143;
560a7ae4 5861 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
b2045352 5862 max_cdclk = 540000;
560a7ae4 5863 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
b2045352 5864 max_cdclk = 432000;
560a7ae4 5865 else
487ed2e4 5866 max_cdclk = 308571;
b2045352
VS
5867
5868 dev_priv->max_cdclk_freq = skl_calc_cdclk(max_cdclk, vco);
e2d214ae 5869 } else if (IS_BROXTON(dev_priv)) {
281c114f 5870 dev_priv->max_cdclk_freq = 624000;
8652744b 5871 } else if (IS_BROADWELL(dev_priv)) {
560a7ae4
DL
5872 /*
5873 * FIXME with extra cooling we can allow
5874 * 540 MHz for ULX and 675 Mhz for ULT.
5875 * How can we know if extra cooling is
5876 * available? PCI ID, VTB, something else?
5877 */
5878 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5879 dev_priv->max_cdclk_freq = 450000;
50a0bc90 5880 else if (IS_BDW_ULX(dev_priv))
560a7ae4 5881 dev_priv->max_cdclk_freq = 450000;
50a0bc90 5882 else if (IS_BDW_ULT(dev_priv))
560a7ae4
DL
5883 dev_priv->max_cdclk_freq = 540000;
5884 else
5885 dev_priv->max_cdclk_freq = 675000;
920a14b2 5886 } else if (IS_CHERRYVIEW(dev_priv)) {
0904deaf 5887 dev_priv->max_cdclk_freq = 320000;
11a914c2 5888 } else if (IS_VALLEYVIEW(dev_priv)) {
560a7ae4
DL
5889 dev_priv->max_cdclk_freq = 400000;
5890 } else {
5891 /* otherwise assume cdclk is fixed */
5892 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5893 }
5894
adafdc6f
MK
5895 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5896
560a7ae4
DL
5897 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5898 dev_priv->max_cdclk_freq);
adafdc6f
MK
5899
5900 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5901 dev_priv->max_dotclk_freq);
560a7ae4
DL
5902}
5903
4c75b940 5904static void intel_update_cdclk(struct drm_i915_private *dev_priv)
560a7ae4 5905{
1353c4fb 5906 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev_priv);
2f2a121a 5907
83d7c81f 5908 if (INTEL_GEN(dev_priv) >= 9)
709e05c3
VS
5909 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz, VCO: %d kHz, ref: %d kHz\n",
5910 dev_priv->cdclk_freq, dev_priv->cdclk_pll.vco,
5911 dev_priv->cdclk_pll.ref);
2f2a121a
VS
5912 else
5913 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5914 dev_priv->cdclk_freq);
560a7ae4
DL
5915
5916 /*
b5d99ff9
VS
5917 * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
5918 * Programmng [sic] note: bit[9:2] should be programmed to the number
5919 * of cdclk that generates 4MHz reference clock freq which is used to
5920 * generate GMBus clock. This will vary with the cdclk freq.
560a7ae4 5921 */
b5d99ff9 5922 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
560a7ae4 5923 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
560a7ae4
DL
5924}
5925
92891e45
VS
5926/* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5927static int skl_cdclk_decimal(int cdclk)
5928{
5929 return DIV_ROUND_CLOSEST(cdclk - 1000, 500);
5930}
5931
5f199dfa
VS
5932static int bxt_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
5933{
5934 int ratio;
5935
5936 if (cdclk == dev_priv->cdclk_pll.ref)
5937 return 0;
5938
5939 switch (cdclk) {
5940 default:
5941 MISSING_CASE(cdclk);
5942 case 144000:
5943 case 288000:
5944 case 384000:
5945 case 576000:
5946 ratio = 60;
5947 break;
5948 case 624000:
5949 ratio = 65;
5950 break;
5951 }
5952
5953 return dev_priv->cdclk_pll.ref * ratio;
5954}
5955
2b73001e
VS
5956static void bxt_de_pll_disable(struct drm_i915_private *dev_priv)
5957{
5958 I915_WRITE(BXT_DE_PLL_ENABLE, 0);
5959
5960 /* Timeout 200us */
95cac283
CW
5961 if (intel_wait_for_register(dev_priv,
5962 BXT_DE_PLL_ENABLE, BXT_DE_PLL_LOCK, 0,
5963 1))
2b73001e 5964 DRM_ERROR("timeout waiting for DE PLL unlock\n");
83d7c81f
VS
5965
5966 dev_priv->cdclk_pll.vco = 0;
2b73001e
VS
5967}
5968
5f199dfa 5969static void bxt_de_pll_enable(struct drm_i915_private *dev_priv, int vco)
2b73001e 5970{
5f199dfa 5971 int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk_pll.ref);
2b73001e
VS
5972 u32 val;
5973
5974 val = I915_READ(BXT_DE_PLL_CTL);
5975 val &= ~BXT_DE_PLL_RATIO_MASK;
5f199dfa 5976 val |= BXT_DE_PLL_RATIO(ratio);
2b73001e
VS
5977 I915_WRITE(BXT_DE_PLL_CTL, val);
5978
5979 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5980
5981 /* Timeout 200us */
e084e1b9
CW
5982 if (intel_wait_for_register(dev_priv,
5983 BXT_DE_PLL_ENABLE,
5984 BXT_DE_PLL_LOCK,
5985 BXT_DE_PLL_LOCK,
5986 1))
2b73001e 5987 DRM_ERROR("timeout waiting for DE PLL lock\n");
83d7c81f 5988
5f199dfa 5989 dev_priv->cdclk_pll.vco = vco;
2b73001e
VS
5990}
5991
324513c0 5992static void bxt_set_cdclk(struct drm_i915_private *dev_priv, int cdclk)
f8437dd1 5993{
5f199dfa
VS
5994 u32 val, divider;
5995 int vco, ret;
f8437dd1 5996
5f199dfa
VS
5997 vco = bxt_de_pll_vco(dev_priv, cdclk);
5998
5999 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
6000
6001 /* cdclk = vco / 2 / div{1,1.5,2,4} */
6002 switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
6003 case 8:
f8437dd1 6004 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
f8437dd1 6005 break;
5f199dfa 6006 case 4:
f8437dd1 6007 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
f8437dd1 6008 break;
5f199dfa 6009 case 3:
f8437dd1 6010 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
f8437dd1 6011 break;
5f199dfa 6012 case 2:
f8437dd1 6013 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
f8437dd1
VK
6014 break;
6015 default:
5f199dfa
VS
6016 WARN_ON(cdclk != dev_priv->cdclk_pll.ref);
6017 WARN_ON(vco != 0);
f8437dd1 6018
5f199dfa
VS
6019 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
6020 break;
f8437dd1
VK
6021 }
6022
f8437dd1 6023 /* Inform power controller of upcoming frequency change */
5f199dfa 6024 mutex_lock(&dev_priv->rps.hw_lock);
f8437dd1
VK
6025 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
6026 0x80000000);
6027 mutex_unlock(&dev_priv->rps.hw_lock);
6028
6029 if (ret) {
6030 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
9ef56154 6031 ret, cdclk);
f8437dd1
VK
6032 return;
6033 }
6034
5f199dfa
VS
6035 if (dev_priv->cdclk_pll.vco != 0 &&
6036 dev_priv->cdclk_pll.vco != vco)
2b73001e 6037 bxt_de_pll_disable(dev_priv);
f8437dd1 6038
5f199dfa
VS
6039 if (dev_priv->cdclk_pll.vco != vco)
6040 bxt_de_pll_enable(dev_priv, vco);
f8437dd1 6041
5f199dfa
VS
6042 val = divider | skl_cdclk_decimal(cdclk);
6043 /*
6044 * FIXME if only the cd2x divider needs changing, it could be done
6045 * without shutting off the pipe (if only one pipe is active).
6046 */
6047 val |= BXT_CDCLK_CD2X_PIPE_NONE;
6048 /*
6049 * Disable SSA Precharge when CD clock frequency < 500 MHz,
6050 * enable otherwise.
6051 */
6052 if (cdclk >= 500000)
6053 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
6054 I915_WRITE(CDCLK_CTL, val);
f8437dd1
VK
6055
6056 mutex_lock(&dev_priv->rps.hw_lock);
6057 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
9ef56154 6058 DIV_ROUND_UP(cdclk, 25000));
f8437dd1
VK
6059 mutex_unlock(&dev_priv->rps.hw_lock);
6060
6061 if (ret) {
6062 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
9ef56154 6063 ret, cdclk);
f8437dd1
VK
6064 return;
6065 }
6066
4c75b940 6067 intel_update_cdclk(dev_priv);
f8437dd1
VK
6068}
6069
d66a2194 6070static void bxt_sanitize_cdclk(struct drm_i915_private *dev_priv)
f8437dd1 6071{
d66a2194
ID
6072 u32 cdctl, expected;
6073
4c75b940 6074 intel_update_cdclk(dev_priv);
f8437dd1 6075
d66a2194
ID
6076 if (dev_priv->cdclk_pll.vco == 0 ||
6077 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
6078 goto sanitize;
6079
6080 /* DPLL okay; verify the cdclock
6081 *
6082 * Some BIOS versions leave an incorrect decimal frequency value and
6083 * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
6084 * so sanitize this register.
6085 */
6086 cdctl = I915_READ(CDCLK_CTL);
6087 /*
6088 * Let's ignore the pipe field, since BIOS could have configured the
6089 * dividers both synching to an active pipe, or asynchronously
6090 * (PIPE_NONE).
6091 */
6092 cdctl &= ~BXT_CDCLK_CD2X_PIPE_NONE;
6093
6094 expected = (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) |
6095 skl_cdclk_decimal(dev_priv->cdclk_freq);
6096 /*
6097 * Disable SSA Precharge when CD clock frequency < 500 MHz,
6098 * enable otherwise.
6099 */
6100 if (dev_priv->cdclk_freq >= 500000)
6101 expected |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
6102
6103 if (cdctl == expected)
6104 /* All well; nothing to sanitize */
6105 return;
6106
6107sanitize:
6108 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
6109
6110 /* force cdclk programming */
6111 dev_priv->cdclk_freq = 0;
6112
6113 /* force full PLL disable + enable */
6114 dev_priv->cdclk_pll.vco = -1;
6115}
6116
324513c0 6117void bxt_init_cdclk(struct drm_i915_private *dev_priv)
d66a2194
ID
6118{
6119 bxt_sanitize_cdclk(dev_priv);
6120
6121 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0)
089c6fd5 6122 return;
c2e001ef 6123
f8437dd1
VK
6124 /*
6125 * FIXME:
6126 * - The initial CDCLK needs to be read from VBT.
6127 * Need to make this change after VBT has changes for BXT.
f8437dd1 6128 */
324513c0 6129 bxt_set_cdclk(dev_priv, bxt_calc_cdclk(0));
f8437dd1
VK
6130}
6131
324513c0 6132void bxt_uninit_cdclk(struct drm_i915_private *dev_priv)
f8437dd1 6133{
324513c0 6134 bxt_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref);
f8437dd1
VK
6135}
6136
a8ca4934
VS
6137static int skl_calc_cdclk(int max_pixclk, int vco)
6138{
63911d72 6139 if (vco == 8640000) {
a8ca4934 6140 if (max_pixclk > 540000)
487ed2e4 6141 return 617143;
a8ca4934
VS
6142 else if (max_pixclk > 432000)
6143 return 540000;
487ed2e4 6144 else if (max_pixclk > 308571)
a8ca4934
VS
6145 return 432000;
6146 else
487ed2e4 6147 return 308571;
a8ca4934 6148 } else {
a8ca4934
VS
6149 if (max_pixclk > 540000)
6150 return 675000;
6151 else if (max_pixclk > 450000)
6152 return 540000;
6153 else if (max_pixclk > 337500)
6154 return 450000;
6155 else
6156 return 337500;
6157 }
6158}
6159
ea61791e
VS
6160static void
6161skl_dpll0_update(struct drm_i915_private *dev_priv)
5d96d8af 6162{
ea61791e 6163 u32 val;
5d96d8af 6164
709e05c3 6165 dev_priv->cdclk_pll.ref = 24000;
1c3f7700 6166 dev_priv->cdclk_pll.vco = 0;
709e05c3 6167
ea61791e 6168 val = I915_READ(LCPLL1_CTL);
1c3f7700 6169 if ((val & LCPLL_PLL_ENABLE) == 0)
ea61791e 6170 return;
5d96d8af 6171
1c3f7700
ID
6172 if (WARN_ON((val & LCPLL_PLL_LOCK) == 0))
6173 return;
9f7eb31a 6174
ea61791e
VS
6175 val = I915_READ(DPLL_CTRL1);
6176
1c3f7700
ID
6177 if (WARN_ON((val & (DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) |
6178 DPLL_CTRL1_SSC(SKL_DPLL0) |
6179 DPLL_CTRL1_OVERRIDE(SKL_DPLL0))) !=
6180 DPLL_CTRL1_OVERRIDE(SKL_DPLL0)))
6181 return;
9f7eb31a 6182
ea61791e
VS
6183 switch (val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) {
6184 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0):
6185 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, SKL_DPLL0):
6186 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, SKL_DPLL0):
6187 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, SKL_DPLL0):
63911d72 6188 dev_priv->cdclk_pll.vco = 8100000;
ea61791e
VS
6189 break;
6190 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0):
6191 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160, SKL_DPLL0):
63911d72 6192 dev_priv->cdclk_pll.vco = 8640000;
ea61791e
VS
6193 break;
6194 default:
6195 MISSING_CASE(val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
ea61791e
VS
6196 break;
6197 }
5d96d8af
DL
6198}
6199
b2045352
VS
6200void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv, int vco)
6201{
6202 bool changed = dev_priv->skl_preferred_vco_freq != vco;
6203
6204 dev_priv->skl_preferred_vco_freq = vco;
6205
6206 if (changed)
4c75b940 6207 intel_update_max_cdclk(dev_priv);
b2045352
VS
6208}
6209
5d96d8af 6210static void
3861fc60 6211skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
5d96d8af 6212{
a8ca4934 6213 int min_cdclk = skl_calc_cdclk(0, vco);
5d96d8af
DL
6214 u32 val;
6215
63911d72 6216 WARN_ON(vco != 8100000 && vco != 8640000);
b2045352 6217
5d96d8af 6218 /* select the minimum CDCLK before enabling DPLL 0 */
9ef56154 6219 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_cdclk);
5d96d8af
DL
6220 I915_WRITE(CDCLK_CTL, val);
6221 POSTING_READ(CDCLK_CTL);
6222
6223 /*
6224 * We always enable DPLL0 with the lowest link rate possible, but still
6225 * taking into account the VCO required to operate the eDP panel at the
6226 * desired frequency. The usual DP link rates operate with a VCO of
6227 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
6228 * The modeset code is responsible for the selection of the exact link
6229 * rate later on, with the constraint of choosing a frequency that
a8ca4934 6230 * works with vco.
5d96d8af
DL
6231 */
6232 val = I915_READ(DPLL_CTRL1);
6233
6234 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
6235 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
6236 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
63911d72 6237 if (vco == 8640000)
5d96d8af
DL
6238 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
6239 SKL_DPLL0);
6240 else
6241 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
6242 SKL_DPLL0);
6243
6244 I915_WRITE(DPLL_CTRL1, val);
6245 POSTING_READ(DPLL_CTRL1);
6246
6247 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
6248
e24ca054
CW
6249 if (intel_wait_for_register(dev_priv,
6250 LCPLL1_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
6251 5))
5d96d8af 6252 DRM_ERROR("DPLL0 not locked\n");
1cd593e0 6253
63911d72 6254 dev_priv->cdclk_pll.vco = vco;
b2045352
VS
6255
6256 /* We'll want to keep using the current vco from now on. */
6257 skl_set_preferred_cdclk_vco(dev_priv, vco);
5d96d8af
DL
6258}
6259
430e05de
VS
6260static void
6261skl_dpll0_disable(struct drm_i915_private *dev_priv)
6262{
6263 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
8ad32a05
CW
6264 if (intel_wait_for_register(dev_priv,
6265 LCPLL1_CTL, LCPLL_PLL_LOCK, 0,
6266 1))
430e05de 6267 DRM_ERROR("Couldn't disable DPLL0\n");
1cd593e0 6268
63911d72 6269 dev_priv->cdclk_pll.vco = 0;
430e05de
VS
6270}
6271
5d96d8af
DL
6272static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
6273{
6274 int ret;
6275 u32 val;
6276
6277 /* inform PCU we want to change CDCLK */
6278 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
6279 mutex_lock(&dev_priv->rps.hw_lock);
6280 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
6281 mutex_unlock(&dev_priv->rps.hw_lock);
6282
6283 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
6284}
6285
6286static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
6287{
848496e5 6288 return _wait_for(skl_cdclk_pcu_ready(dev_priv), 3000, 10) == 0;
5d96d8af
DL
6289}
6290
1cd593e0 6291static void skl_set_cdclk(struct drm_i915_private *dev_priv, int cdclk, int vco)
5d96d8af
DL
6292{
6293 u32 freq_select, pcu_ack;
6294
1cd593e0
VS
6295 WARN_ON((cdclk == 24000) != (vco == 0));
6296
63911d72 6297 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
5d96d8af
DL
6298
6299 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
6300 DRM_ERROR("failed to inform PCU about cdclk change\n");
6301 return;
6302 }
6303
6304 /* set CDCLK_CTL */
9ef56154 6305 switch (cdclk) {
5d96d8af
DL
6306 case 450000:
6307 case 432000:
6308 freq_select = CDCLK_FREQ_450_432;
6309 pcu_ack = 1;
6310 break;
6311 case 540000:
6312 freq_select = CDCLK_FREQ_540;
6313 pcu_ack = 2;
6314 break;
487ed2e4 6315 case 308571:
5d96d8af
DL
6316 case 337500:
6317 default:
6318 freq_select = CDCLK_FREQ_337_308;
6319 pcu_ack = 0;
6320 break;
487ed2e4 6321 case 617143:
5d96d8af
DL
6322 case 675000:
6323 freq_select = CDCLK_FREQ_675_617;
6324 pcu_ack = 3;
6325 break;
6326 }
6327
63911d72
VS
6328 if (dev_priv->cdclk_pll.vco != 0 &&
6329 dev_priv->cdclk_pll.vco != vco)
1cd593e0
VS
6330 skl_dpll0_disable(dev_priv);
6331
63911d72 6332 if (dev_priv->cdclk_pll.vco != vco)
1cd593e0
VS
6333 skl_dpll0_enable(dev_priv, vco);
6334
9ef56154 6335 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(cdclk));
5d96d8af
DL
6336 POSTING_READ(CDCLK_CTL);
6337
6338 /* inform PCU of the change */
6339 mutex_lock(&dev_priv->rps.hw_lock);
6340 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
6341 mutex_unlock(&dev_priv->rps.hw_lock);
560a7ae4 6342
4c75b940 6343 intel_update_cdclk(dev_priv);
5d96d8af
DL
6344}
6345
9f7eb31a
VS
6346static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
6347
5d96d8af
DL
6348void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
6349{
709e05c3 6350 skl_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref, 0);
5d96d8af
DL
6351}
6352
6353void skl_init_cdclk(struct drm_i915_private *dev_priv)
6354{
9f7eb31a
VS
6355 int cdclk, vco;
6356
6357 skl_sanitize_cdclk(dev_priv);
5d96d8af 6358
63911d72 6359 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0) {
9f7eb31a
VS
6360 /*
6361 * Use the current vco as our initial
6362 * guess as to what the preferred vco is.
6363 */
6364 if (dev_priv->skl_preferred_vco_freq == 0)
6365 skl_set_preferred_cdclk_vco(dev_priv,
63911d72 6366 dev_priv->cdclk_pll.vco);
70c2c184 6367 return;
1cd593e0 6368 }
5d96d8af 6369
70c2c184
VS
6370 vco = dev_priv->skl_preferred_vco_freq;
6371 if (vco == 0)
63911d72 6372 vco = 8100000;
70c2c184 6373 cdclk = skl_calc_cdclk(0, vco);
5d96d8af 6374
70c2c184 6375 skl_set_cdclk(dev_priv, cdclk, vco);
5d96d8af
DL
6376}
6377
9f7eb31a 6378static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
c73666f3 6379{
09492498 6380 uint32_t cdctl, expected;
c73666f3 6381
f1b391a5
SK
6382 /*
6383 * check if the pre-os intialized the display
6384 * There is SWF18 scratchpad register defined which is set by the
6385 * pre-os which can be used by the OS drivers to check the status
6386 */
6387 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
6388 goto sanitize;
6389
4c75b940 6390 intel_update_cdclk(dev_priv);
c73666f3 6391 /* Is PLL enabled and locked ? */
1c3f7700
ID
6392 if (dev_priv->cdclk_pll.vco == 0 ||
6393 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
c73666f3
SK
6394 goto sanitize;
6395
6396 /* DPLL okay; verify the cdclock
6397 *
6398 * Noticed in some instances that the freq selection is correct but
6399 * decimal part is programmed wrong from BIOS where pre-os does not
6400 * enable display. Verify the same as well.
6401 */
09492498
VS
6402 cdctl = I915_READ(CDCLK_CTL);
6403 expected = (cdctl & CDCLK_FREQ_SEL_MASK) |
6404 skl_cdclk_decimal(dev_priv->cdclk_freq);
6405 if (cdctl == expected)
c73666f3 6406 /* All well; nothing to sanitize */
9f7eb31a 6407 return;
c89e39f3 6408
9f7eb31a
VS
6409sanitize:
6410 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
c73666f3 6411
9f7eb31a
VS
6412 /* force cdclk programming */
6413 dev_priv->cdclk_freq = 0;
6414 /* force full PLL disable + enable */
63911d72 6415 dev_priv->cdclk_pll.vco = -1;
c73666f3
SK
6416}
6417
30a970c6
JB
6418/* Adjust CDclk dividers to allow high res or save power if possible */
6419static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
6420{
fac5e23e 6421 struct drm_i915_private *dev_priv = to_i915(dev);
30a970c6
JB
6422 u32 val, cmd;
6423
1353c4fb 6424 WARN_ON(dev_priv->display.get_display_clock_speed(dev_priv)
164dfd28 6425 != dev_priv->cdclk_freq);
d60c4473 6426
dfcab17e 6427 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 6428 cmd = 2;
dfcab17e 6429 else if (cdclk == 266667)
30a970c6
JB
6430 cmd = 1;
6431 else
6432 cmd = 0;
6433
6434 mutex_lock(&dev_priv->rps.hw_lock);
6435 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6436 val &= ~DSPFREQGUAR_MASK;
6437 val |= (cmd << DSPFREQGUAR_SHIFT);
6438 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6439 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6440 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
6441 50)) {
6442 DRM_ERROR("timed out waiting for CDclk change\n");
6443 }
6444 mutex_unlock(&dev_priv->rps.hw_lock);
6445
54433e91
VS
6446 mutex_lock(&dev_priv->sb_lock);
6447
dfcab17e 6448 if (cdclk == 400000) {
6bcda4f0 6449 u32 divider;
30a970c6 6450
6bcda4f0 6451 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6 6452
30a970c6
JB
6453 /* adjust cdclk divider */
6454 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
87d5d259 6455 val &= ~CCK_FREQUENCY_VALUES;
30a970c6
JB
6456 val |= divider;
6457 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
6458
6459 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
87d5d259 6460 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
a877e801
VS
6461 50))
6462 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
6463 }
6464
30a970c6
JB
6465 /* adjust self-refresh exit latency value */
6466 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
6467 val &= ~0x7f;
6468
6469 /*
6470 * For high bandwidth configs, we set a higher latency in the bunit
6471 * so that the core display fetch happens in time to avoid underruns.
6472 */
dfcab17e 6473 if (cdclk == 400000)
30a970c6
JB
6474 val |= 4500 / 250; /* 4.5 usec */
6475 else
6476 val |= 3000 / 250; /* 3.0 usec */
6477 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
54433e91 6478
a580516d 6479 mutex_unlock(&dev_priv->sb_lock);
30a970c6 6480
4c75b940 6481 intel_update_cdclk(dev_priv);
30a970c6
JB
6482}
6483
383c5a6a
VS
6484static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
6485{
fac5e23e 6486 struct drm_i915_private *dev_priv = to_i915(dev);
383c5a6a
VS
6487 u32 val, cmd;
6488
1353c4fb 6489 WARN_ON(dev_priv->display.get_display_clock_speed(dev_priv)
164dfd28 6490 != dev_priv->cdclk_freq);
383c5a6a
VS
6491
6492 switch (cdclk) {
383c5a6a
VS
6493 case 333333:
6494 case 320000:
383c5a6a 6495 case 266667:
383c5a6a 6496 case 200000:
383c5a6a
VS
6497 break;
6498 default:
5f77eeb0 6499 MISSING_CASE(cdclk);
383c5a6a
VS
6500 return;
6501 }
6502
9d0d3fda
VS
6503 /*
6504 * Specs are full of misinformation, but testing on actual
6505 * hardware has shown that we just need to write the desired
6506 * CCK divider into the Punit register.
6507 */
6508 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
6509
383c5a6a
VS
6510 mutex_lock(&dev_priv->rps.hw_lock);
6511 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6512 val &= ~DSPFREQGUAR_MASK_CHV;
6513 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
6514 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6515 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6516 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
6517 50)) {
6518 DRM_ERROR("timed out waiting for CDclk change\n");
6519 }
6520 mutex_unlock(&dev_priv->rps.hw_lock);
6521
4c75b940 6522 intel_update_cdclk(dev_priv);
383c5a6a
VS
6523}
6524
30a970c6
JB
6525static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
6526 int max_pixclk)
6527{
6bcda4f0 6528 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
6cca3195 6529 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
29dc7ef3 6530
30a970c6
JB
6531 /*
6532 * Really only a few cases to deal with, as only 4 CDclks are supported:
6533 * 200MHz
6534 * 267MHz
29dc7ef3 6535 * 320/333MHz (depends on HPLL freq)
6cca3195
VS
6536 * 400MHz (VLV only)
6537 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6538 * of the lower bin and adjust if needed.
e37c67a1
VS
6539 *
6540 * We seem to get an unstable or solid color picture at 200MHz.
6541 * Not sure what's wrong. For now use 200MHz only when all pipes
6542 * are off.
30a970c6 6543 */
6cca3195
VS
6544 if (!IS_CHERRYVIEW(dev_priv) &&
6545 max_pixclk > freq_320*limit/100)
dfcab17e 6546 return 400000;
6cca3195 6547 else if (max_pixclk > 266667*limit/100)
29dc7ef3 6548 return freq_320;
e37c67a1 6549 else if (max_pixclk > 0)
dfcab17e 6550 return 266667;
e37c67a1
VS
6551 else
6552 return 200000;
30a970c6
JB
6553}
6554
324513c0 6555static int bxt_calc_cdclk(int max_pixclk)
f8437dd1 6556{
760e1477 6557 if (max_pixclk > 576000)
f8437dd1 6558 return 624000;
760e1477 6559 else if (max_pixclk > 384000)
f8437dd1 6560 return 576000;
760e1477 6561 else if (max_pixclk > 288000)
f8437dd1 6562 return 384000;
760e1477 6563 else if (max_pixclk > 144000)
f8437dd1
VK
6564 return 288000;
6565 else
6566 return 144000;
6567}
6568
e8788cbc 6569/* Compute the max pixel clock for new configuration. */
a821fc46
ACO
6570static int intel_mode_max_pixclk(struct drm_device *dev,
6571 struct drm_atomic_state *state)
30a970c6 6572{
565602d7 6573 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fac5e23e 6574 struct drm_i915_private *dev_priv = to_i915(dev);
565602d7
ML
6575 struct drm_crtc *crtc;
6576 struct drm_crtc_state *crtc_state;
6577 unsigned max_pixclk = 0, i;
6578 enum pipe pipe;
30a970c6 6579
565602d7
ML
6580 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6581 sizeof(intel_state->min_pixclk));
304603f4 6582
565602d7
ML
6583 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6584 int pixclk = 0;
6585
6586 if (crtc_state->enable)
6587 pixclk = crtc_state->adjusted_mode.crtc_clock;
304603f4 6588
565602d7 6589 intel_state->min_pixclk[i] = pixclk;
30a970c6
JB
6590 }
6591
565602d7
ML
6592 for_each_pipe(dev_priv, pipe)
6593 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6594
30a970c6
JB
6595 return max_pixclk;
6596}
6597
27c329ed 6598static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
30a970c6 6599{
27c329ed 6600 struct drm_device *dev = state->dev;
fac5e23e 6601 struct drm_i915_private *dev_priv = to_i915(dev);
27c329ed 6602 int max_pixclk = intel_mode_max_pixclk(dev, state);
1a617b77
ML
6603 struct intel_atomic_state *intel_state =
6604 to_intel_atomic_state(state);
30a970c6 6605
1a617b77 6606 intel_state->cdclk = intel_state->dev_cdclk =
27c329ed 6607 valleyview_calc_cdclk(dev_priv, max_pixclk);
0a9ab303 6608
1a617b77
ML
6609 if (!intel_state->active_crtcs)
6610 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6611
27c329ed
ML
6612 return 0;
6613}
304603f4 6614
324513c0 6615static int bxt_modeset_calc_cdclk(struct drm_atomic_state *state)
27c329ed 6616{
4e5ca60f 6617 int max_pixclk = ilk_max_pixel_rate(state);
1a617b77
ML
6618 struct intel_atomic_state *intel_state =
6619 to_intel_atomic_state(state);
85a96e7a 6620
1a617b77 6621 intel_state->cdclk = intel_state->dev_cdclk =
324513c0 6622 bxt_calc_cdclk(max_pixclk);
85a96e7a 6623
1a617b77 6624 if (!intel_state->active_crtcs)
324513c0 6625 intel_state->dev_cdclk = bxt_calc_cdclk(0);
1a617b77 6626
27c329ed 6627 return 0;
30a970c6
JB
6628}
6629
1e69cd74
VS
6630static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6631{
6632 unsigned int credits, default_credits;
6633
6634 if (IS_CHERRYVIEW(dev_priv))
6635 default_credits = PFI_CREDIT(12);
6636 else
6637 default_credits = PFI_CREDIT(8);
6638
bfa7df01 6639 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
1e69cd74
VS
6640 /* CHV suggested value is 31 or 63 */
6641 if (IS_CHERRYVIEW(dev_priv))
fcc0008f 6642 credits = PFI_CREDIT_63;
1e69cd74
VS
6643 else
6644 credits = PFI_CREDIT(15);
6645 } else {
6646 credits = default_credits;
6647 }
6648
6649 /*
6650 * WA - write default credits before re-programming
6651 * FIXME: should we also set the resend bit here?
6652 */
6653 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6654 default_credits);
6655
6656 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6657 credits | PFI_CREDIT_RESEND);
6658
6659 /*
6660 * FIXME is this guaranteed to clear
6661 * immediately or should we poll for it?
6662 */
6663 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6664}
6665
27c329ed 6666static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
30a970c6 6667{
a821fc46 6668 struct drm_device *dev = old_state->dev;
fac5e23e 6669 struct drm_i915_private *dev_priv = to_i915(dev);
1a617b77
ML
6670 struct intel_atomic_state *old_intel_state =
6671 to_intel_atomic_state(old_state);
6672 unsigned req_cdclk = old_intel_state->dev_cdclk;
30a970c6 6673
27c329ed
ML
6674 /*
6675 * FIXME: We can end up here with all power domains off, yet
6676 * with a CDCLK frequency other than the minimum. To account
6677 * for this take the PIPE-A power domain, which covers the HW
6678 * blocks needed for the following programming. This can be
6679 * removed once it's guaranteed that we get here either with
6680 * the minimum CDCLK set, or the required power domains
6681 * enabled.
6682 */
6683 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
738c05c0 6684
920a14b2 6685 if (IS_CHERRYVIEW(dev_priv))
27c329ed
ML
6686 cherryview_set_cdclk(dev, req_cdclk);
6687 else
6688 valleyview_set_cdclk(dev, req_cdclk);
738c05c0 6689
27c329ed 6690 vlv_program_pfi_credits(dev_priv);
1e69cd74 6691
27c329ed 6692 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
30a970c6
JB
6693}
6694
4a806558
ML
6695static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
6696 struct drm_atomic_state *old_state)
89b667f8 6697{
4a806558 6698 struct drm_crtc *crtc = pipe_config->base.crtc;
89b667f8 6699 struct drm_device *dev = crtc->dev;
a72e4c9f 6700 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8 6701 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
89b667f8 6702 int pipe = intel_crtc->pipe;
89b667f8 6703
53d9f4e9 6704 if (WARN_ON(intel_crtc->active))
89b667f8
JB
6705 return;
6706
37a5650b 6707 if (intel_crtc_has_dp_encoder(intel_crtc->config))
fe3cd48d 6708 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6709
6710 intel_set_pipe_timings(intel_crtc);
bc58be60 6711 intel_set_pipe_src_size(intel_crtc);
5b18e57c 6712
920a14b2 6713 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
fac5e23e 6714 struct drm_i915_private *dev_priv = to_i915(dev);
c14b0485
VS
6715
6716 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6717 I915_WRITE(CHV_CANVAS(pipe), 0);
6718 }
6719
5b18e57c
DV
6720 i9xx_set_pipeconf(intel_crtc);
6721
89b667f8 6722 intel_crtc->active = true;
89b667f8 6723
a72e4c9f 6724 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6725
fd6bbda9 6726 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
89b667f8 6727
920a14b2 6728 if (IS_CHERRYVIEW(dev_priv)) {
cd2d34d9
VS
6729 chv_prepare_pll(intel_crtc, intel_crtc->config);
6730 chv_enable_pll(intel_crtc, intel_crtc->config);
6731 } else {
6732 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6733 vlv_enable_pll(intel_crtc, intel_crtc->config);
9d556c99 6734 }
89b667f8 6735
fd6bbda9 6736 intel_encoders_pre_enable(crtc, pipe_config, old_state);
89b667f8 6737
2dd24552
JB
6738 i9xx_pfit_enable(intel_crtc);
6739
b95c5321 6740 intel_color_load_luts(&pipe_config->base);
63cbb074 6741
432081bc 6742 intel_update_watermarks(intel_crtc);
e1fdc473 6743 intel_enable_pipe(intel_crtc);
be6a6f8e 6744
4b3a9526
VS
6745 assert_vblank_disabled(crtc);
6746 drm_crtc_vblank_on(crtc);
6747
fd6bbda9 6748 intel_encoders_enable(crtc, pipe_config, old_state);
89b667f8
JB
6749}
6750
f13c2ef3
DV
6751static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6752{
6753 struct drm_device *dev = crtc->base.dev;
fac5e23e 6754 struct drm_i915_private *dev_priv = to_i915(dev);
f13c2ef3 6755
6e3c9717
ACO
6756 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6757 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
f13c2ef3
DV
6758}
6759
4a806558
ML
6760static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
6761 struct drm_atomic_state *old_state)
79e53945 6762{
4a806558 6763 struct drm_crtc *crtc = pipe_config->base.crtc;
79e53945 6764 struct drm_device *dev = crtc->dev;
a72e4c9f 6765 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 6766 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cd2d34d9 6767 enum pipe pipe = intel_crtc->pipe;
79e53945 6768
53d9f4e9 6769 if (WARN_ON(intel_crtc->active))
f7abfe8b
CW
6770 return;
6771
f13c2ef3
DV
6772 i9xx_set_pll_dividers(intel_crtc);
6773
37a5650b 6774 if (intel_crtc_has_dp_encoder(intel_crtc->config))
fe3cd48d 6775 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6776
6777 intel_set_pipe_timings(intel_crtc);
bc58be60 6778 intel_set_pipe_src_size(intel_crtc);
5b18e57c 6779
5b18e57c
DV
6780 i9xx_set_pipeconf(intel_crtc);
6781
f7abfe8b 6782 intel_crtc->active = true;
6b383a7f 6783
5db94019 6784 if (!IS_GEN2(dev_priv))
a72e4c9f 6785 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6786
fd6bbda9 6787 intel_encoders_pre_enable(crtc, pipe_config, old_state);
9d6d9f19 6788
f6736a1a
DV
6789 i9xx_enable_pll(intel_crtc);
6790
2dd24552
JB
6791 i9xx_pfit_enable(intel_crtc);
6792
b95c5321 6793 intel_color_load_luts(&pipe_config->base);
63cbb074 6794
432081bc 6795 intel_update_watermarks(intel_crtc);
e1fdc473 6796 intel_enable_pipe(intel_crtc);
be6a6f8e 6797
4b3a9526
VS
6798 assert_vblank_disabled(crtc);
6799 drm_crtc_vblank_on(crtc);
6800
fd6bbda9 6801 intel_encoders_enable(crtc, pipe_config, old_state);
0b8765c6 6802}
79e53945 6803
87476d63
DV
6804static void i9xx_pfit_disable(struct intel_crtc *crtc)
6805{
6806 struct drm_device *dev = crtc->base.dev;
fac5e23e 6807 struct drm_i915_private *dev_priv = to_i915(dev);
87476d63 6808
6e3c9717 6809 if (!crtc->config->gmch_pfit.control)
328d8e82 6810 return;
87476d63 6811
328d8e82 6812 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 6813
328d8e82
DV
6814 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6815 I915_READ(PFIT_CONTROL));
6816 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
6817}
6818
4a806558
ML
6819static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
6820 struct drm_atomic_state *old_state)
0b8765c6 6821{
4a806558 6822 struct drm_crtc *crtc = old_crtc_state->base.crtc;
0b8765c6 6823 struct drm_device *dev = crtc->dev;
fac5e23e 6824 struct drm_i915_private *dev_priv = to_i915(dev);
0b8765c6
JB
6825 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6826 int pipe = intel_crtc->pipe;
ef9c3aee 6827
6304cd91
VS
6828 /*
6829 * On gen2 planes are double buffered but the pipe isn't, so we must
6830 * wait for planes to fully turn off before disabling the pipe.
6831 */
5db94019 6832 if (IS_GEN2(dev_priv))
0f0f74bc 6833 intel_wait_for_vblank(dev_priv, pipe);
6304cd91 6834
fd6bbda9 6835 intel_encoders_disable(crtc, old_crtc_state, old_state);
4b3a9526 6836
f9b61ff6
DV
6837 drm_crtc_vblank_off(crtc);
6838 assert_vblank_disabled(crtc);
6839
575f7ab7 6840 intel_disable_pipe(intel_crtc);
24a1f16d 6841
87476d63 6842 i9xx_pfit_disable(intel_crtc);
24a1f16d 6843
fd6bbda9 6844 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
89b667f8 6845
d7edc4e5 6846 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
920a14b2 6847 if (IS_CHERRYVIEW(dev_priv))
076ed3b2 6848 chv_disable_pll(dev_priv, pipe);
11a914c2 6849 else if (IS_VALLEYVIEW(dev_priv))
076ed3b2
CML
6850 vlv_disable_pll(dev_priv, pipe);
6851 else
1c4e0274 6852 i9xx_disable_pll(intel_crtc);
076ed3b2 6853 }
0b8765c6 6854
fd6bbda9 6855 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
d6db995f 6856
5db94019 6857 if (!IS_GEN2(dev_priv))
a72e4c9f 6858 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
0b8765c6
JB
6859}
6860
b17d48e2
ML
6861static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
6862{
842e0307 6863 struct intel_encoder *encoder;
b17d48e2
ML
6864 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6865 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6866 enum intel_display_power_domain domain;
6867 unsigned long domains;
4a806558
ML
6868 struct drm_atomic_state *state;
6869 struct intel_crtc_state *crtc_state;
6870 int ret;
b17d48e2
ML
6871
6872 if (!intel_crtc->active)
6873 return;
6874
936e71e3 6875 if (to_intel_plane_state(crtc->primary->state)->base.visible) {
5a21b665 6876 WARN_ON(intel_crtc->flip_work);
fc32b1fd 6877
2622a081 6878 intel_pre_disable_primary_noatomic(crtc);
54a41961
ML
6879
6880 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
936e71e3 6881 to_intel_plane_state(crtc->primary->state)->base.visible = false;
a539205a
ML
6882 }
6883
4a806558
ML
6884 state = drm_atomic_state_alloc(crtc->dev);
6885 state->acquire_ctx = crtc->dev->mode_config.acquire_ctx;
6886
6887 /* Everything's already locked, -EDEADLK can't happen. */
6888 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
6889 ret = drm_atomic_add_affected_connectors(state, crtc);
6890
6891 WARN_ON(IS_ERR(crtc_state) || ret);
6892
6893 dev_priv->display.crtc_disable(crtc_state, state);
6894
0853695c 6895 drm_atomic_state_put(state);
842e0307 6896
78108b7c
VS
6897 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
6898 crtc->base.id, crtc->name);
842e0307
ML
6899
6900 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6901 crtc->state->active = false;
37d9078b 6902 intel_crtc->active = false;
842e0307
ML
6903 crtc->enabled = false;
6904 crtc->state->connector_mask = 0;
6905 crtc->state->encoder_mask = 0;
6906
6907 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6908 encoder->base.crtc = NULL;
6909
58f9c0bc 6910 intel_fbc_disable(intel_crtc);
432081bc 6911 intel_update_watermarks(intel_crtc);
1f7457b1 6912 intel_disable_shared_dpll(intel_crtc);
b17d48e2
ML
6913
6914 domains = intel_crtc->enabled_power_domains;
6915 for_each_power_domain(domain, domains)
6916 intel_display_power_put(dev_priv, domain);
6917 intel_crtc->enabled_power_domains = 0;
565602d7
ML
6918
6919 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6920 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
b17d48e2
ML
6921}
6922
6b72d486
ML
6923/*
6924 * turn all crtc's off, but do not adjust state
6925 * This has to be paired with a call to intel_modeset_setup_hw_state.
6926 */
70e0bd74 6927int intel_display_suspend(struct drm_device *dev)
ee7b9f93 6928{
e2c8b870 6929 struct drm_i915_private *dev_priv = to_i915(dev);
70e0bd74 6930 struct drm_atomic_state *state;
e2c8b870 6931 int ret;
70e0bd74 6932
e2c8b870
ML
6933 state = drm_atomic_helper_suspend(dev);
6934 ret = PTR_ERR_OR_ZERO(state);
70e0bd74
ML
6935 if (ret)
6936 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
e2c8b870
ML
6937 else
6938 dev_priv->modeset_restore_state = state;
70e0bd74 6939 return ret;
ee7b9f93
JB
6940}
6941
ea5b213a 6942void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 6943{
4ef69c7a 6944 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 6945
ea5b213a
CW
6946 drm_encoder_cleanup(encoder);
6947 kfree(intel_encoder);
7e7d76c3
JB
6948}
6949
0a91ca29
DV
6950/* Cross check the actual hw state with our own modeset state tracking (and it's
6951 * internal consistency). */
5a21b665 6952static void intel_connector_verify_state(struct intel_connector *connector)
79e53945 6953{
5a21b665 6954 struct drm_crtc *crtc = connector->base.state->crtc;
35dd3c64
ML
6955
6956 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6957 connector->base.base.id,
6958 connector->base.name);
6959
0a91ca29 6960 if (connector->get_hw_state(connector)) {
e85376cb 6961 struct intel_encoder *encoder = connector->encoder;
5a21b665 6962 struct drm_connector_state *conn_state = connector->base.state;
0a91ca29 6963
35dd3c64
ML
6964 I915_STATE_WARN(!crtc,
6965 "connector enabled without attached crtc\n");
0a91ca29 6966
35dd3c64
ML
6967 if (!crtc)
6968 return;
6969
6970 I915_STATE_WARN(!crtc->state->active,
6971 "connector is active, but attached crtc isn't\n");
6972
e85376cb 6973 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
35dd3c64
ML
6974 return;
6975
e85376cb 6976 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
35dd3c64
ML
6977 "atomic encoder doesn't match attached encoder\n");
6978
e85376cb 6979 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
35dd3c64
ML
6980 "attached encoder crtc differs from connector crtc\n");
6981 } else {
4d688a2a
ML
6982 I915_STATE_WARN(crtc && crtc->state->active,
6983 "attached crtc is active, but connector isn't\n");
5a21b665 6984 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
35dd3c64 6985 "best encoder set without crtc!\n");
0a91ca29 6986 }
79e53945
JB
6987}
6988
08d9bc92
ACO
6989int intel_connector_init(struct intel_connector *connector)
6990{
5350a031 6991 drm_atomic_helper_connector_reset(&connector->base);
08d9bc92 6992
5350a031 6993 if (!connector->base.state)
08d9bc92
ACO
6994 return -ENOMEM;
6995
08d9bc92
ACO
6996 return 0;
6997}
6998
6999struct intel_connector *intel_connector_alloc(void)
7000{
7001 struct intel_connector *connector;
7002
7003 connector = kzalloc(sizeof *connector, GFP_KERNEL);
7004 if (!connector)
7005 return NULL;
7006
7007 if (intel_connector_init(connector) < 0) {
7008 kfree(connector);
7009 return NULL;
7010 }
7011
7012 return connector;
7013}
7014
f0947c37
DV
7015/* Simple connector->get_hw_state implementation for encoders that support only
7016 * one connector and no cloning and hence the encoder state determines the state
7017 * of the connector. */
7018bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 7019{
24929352 7020 enum pipe pipe = 0;
f0947c37 7021 struct intel_encoder *encoder = connector->encoder;
ea5b213a 7022
f0947c37 7023 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
7024}
7025
6d293983 7026static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
d272ddfa 7027{
6d293983
ACO
7028 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
7029 return crtc_state->fdi_lanes;
d272ddfa
VS
7030
7031 return 0;
7032}
7033
6d293983 7034static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5cec258b 7035 struct intel_crtc_state *pipe_config)
1857e1da 7036{
8652744b 7037 struct drm_i915_private *dev_priv = to_i915(dev);
6d293983
ACO
7038 struct drm_atomic_state *state = pipe_config->base.state;
7039 struct intel_crtc *other_crtc;
7040 struct intel_crtc_state *other_crtc_state;
7041
1857e1da
DV
7042 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
7043 pipe_name(pipe), pipe_config->fdi_lanes);
7044 if (pipe_config->fdi_lanes > 4) {
7045 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
7046 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 7047 return -EINVAL;
1857e1da
DV
7048 }
7049
8652744b 7050 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
1857e1da
DV
7051 if (pipe_config->fdi_lanes > 2) {
7052 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
7053 pipe_config->fdi_lanes);
6d293983 7054 return -EINVAL;
1857e1da 7055 } else {
6d293983 7056 return 0;
1857e1da
DV
7057 }
7058 }
7059
7060 if (INTEL_INFO(dev)->num_pipes == 2)
6d293983 7061 return 0;
1857e1da
DV
7062
7063 /* Ivybridge 3 pipe is really complicated */
7064 switch (pipe) {
7065 case PIPE_A:
6d293983 7066 return 0;
1857e1da 7067 case PIPE_B:
6d293983
ACO
7068 if (pipe_config->fdi_lanes <= 2)
7069 return 0;
7070
b91eb5cc 7071 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
6d293983
ACO
7072 other_crtc_state =
7073 intel_atomic_get_crtc_state(state, other_crtc);
7074 if (IS_ERR(other_crtc_state))
7075 return PTR_ERR(other_crtc_state);
7076
7077 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
1857e1da
DV
7078 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
7079 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 7080 return -EINVAL;
1857e1da 7081 }
6d293983 7082 return 0;
1857e1da 7083 case PIPE_C:
251cc67c
VS
7084 if (pipe_config->fdi_lanes > 2) {
7085 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
7086 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 7087 return -EINVAL;
251cc67c 7088 }
6d293983 7089
b91eb5cc 7090 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
6d293983
ACO
7091 other_crtc_state =
7092 intel_atomic_get_crtc_state(state, other_crtc);
7093 if (IS_ERR(other_crtc_state))
7094 return PTR_ERR(other_crtc_state);
7095
7096 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
1857e1da 7097 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
6d293983 7098 return -EINVAL;
1857e1da 7099 }
6d293983 7100 return 0;
1857e1da
DV
7101 default:
7102 BUG();
7103 }
7104}
7105
e29c22c0
DV
7106#define RETRY 1
7107static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5cec258b 7108 struct intel_crtc_state *pipe_config)
877d48d5 7109{
1857e1da 7110 struct drm_device *dev = intel_crtc->base.dev;
7c5f93b0 7111 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6d293983
ACO
7112 int lane, link_bw, fdi_dotclock, ret;
7113 bool needs_recompute = false;
877d48d5 7114
e29c22c0 7115retry:
877d48d5
DV
7116 /* FDI is a binary signal running at ~2.7GHz, encoding
7117 * each output octet as 10 bits. The actual frequency
7118 * is stored as a divider into a 100MHz clock, and the
7119 * mode pixel clock is stored in units of 1KHz.
7120 * Hence the bw of each lane in terms of the mode signal
7121 * is:
7122 */
21a727b3 7123 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
877d48d5 7124
241bfc38 7125 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 7126
2bd89a07 7127 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
7128 pipe_config->pipe_bpp);
7129
7130 pipe_config->fdi_lanes = lane;
7131
2bd89a07 7132 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 7133 link_bw, &pipe_config->fdi_m_n);
1857e1da 7134
e3b247da 7135 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
6d293983 7136 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
e29c22c0
DV
7137 pipe_config->pipe_bpp -= 2*3;
7138 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
7139 pipe_config->pipe_bpp);
7140 needs_recompute = true;
7141 pipe_config->bw_constrained = true;
7142
7143 goto retry;
7144 }
7145
7146 if (needs_recompute)
7147 return RETRY;
7148
6d293983 7149 return ret;
877d48d5
DV
7150}
7151
8cfb3407
VS
7152static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
7153 struct intel_crtc_state *pipe_config)
7154{
7155 if (pipe_config->pipe_bpp > 24)
7156 return false;
7157
7158 /* HSW can handle pixel rate up to cdclk? */
2d1fe073 7159 if (IS_HASWELL(dev_priv))
8cfb3407
VS
7160 return true;
7161
7162 /*
b432e5cf
VS
7163 * We compare against max which means we must take
7164 * the increased cdclk requirement into account when
7165 * calculating the new cdclk.
7166 *
7167 * Should measure whether using a lower cdclk w/o IPS
8cfb3407
VS
7168 */
7169 return ilk_pipe_pixel_rate(pipe_config) <=
7170 dev_priv->max_cdclk_freq * 95 / 100;
7171}
7172
42db64ef 7173static void hsw_compute_ips_config(struct intel_crtc *crtc,
5cec258b 7174 struct intel_crtc_state *pipe_config)
42db64ef 7175{
8cfb3407 7176 struct drm_device *dev = crtc->base.dev;
fac5e23e 7177 struct drm_i915_private *dev_priv = to_i915(dev);
8cfb3407 7178
d330a953 7179 pipe_config->ips_enabled = i915.enable_ips &&
8cfb3407
VS
7180 hsw_crtc_supports_ips(crtc) &&
7181 pipe_config_supports_ips(dev_priv, pipe_config);
42db64ef
PZ
7182}
7183
39acb4aa
VS
7184static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
7185{
7186 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
7187
7188 /* GDG double wide on either pipe, otherwise pipe A only */
7189 return INTEL_INFO(dev_priv)->gen < 4 &&
7190 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
7191}
7192
a43f6e0f 7193static int intel_crtc_compute_config(struct intel_crtc *crtc,
5cec258b 7194 struct intel_crtc_state *pipe_config)
79e53945 7195{
a43f6e0f 7196 struct drm_device *dev = crtc->base.dev;
fac5e23e 7197 struct drm_i915_private *dev_priv = to_i915(dev);
7c5f93b0 7198 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
f3261156 7199 int clock_limit = dev_priv->max_dotclk_freq;
89749350 7200
cf532bb2 7201 if (INTEL_INFO(dev)->gen < 4) {
f3261156 7202 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
cf532bb2
VS
7203
7204 /*
39acb4aa 7205 * Enable double wide mode when the dot clock
cf532bb2 7206 * is > 90% of the (display) core speed.
cf532bb2 7207 */
39acb4aa
VS
7208 if (intel_crtc_supports_double_wide(crtc) &&
7209 adjusted_mode->crtc_clock > clock_limit) {
f3261156 7210 clock_limit = dev_priv->max_dotclk_freq;
cf532bb2 7211 pipe_config->double_wide = true;
ad3a4479 7212 }
f3261156 7213 }
ad3a4479 7214
f3261156
VS
7215 if (adjusted_mode->crtc_clock > clock_limit) {
7216 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
7217 adjusted_mode->crtc_clock, clock_limit,
7218 yesno(pipe_config->double_wide));
7219 return -EINVAL;
2c07245f 7220 }
89749350 7221
1d1d0e27
VS
7222 /*
7223 * Pipe horizontal size must be even in:
7224 * - DVO ganged mode
7225 * - LVDS dual channel mode
7226 * - Double wide pipe
7227 */
2d84d2b3 7228 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
7229 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
7230 pipe_config->pipe_src_w &= ~1;
7231
8693a824
DL
7232 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
7233 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42 7234 */
9beb5fea 7235 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
aad941d5 7236 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
e29c22c0 7237 return -EINVAL;
44f46b42 7238
50a0bc90 7239 if (HAS_IPS(dev_priv))
a43f6e0f
DV
7240 hsw_compute_ips_config(crtc, pipe_config);
7241
877d48d5 7242 if (pipe_config->has_pch_encoder)
a43f6e0f 7243 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 7244
cf5a15be 7245 return 0;
79e53945
JB
7246}
7247
1353c4fb 7248static int skylake_get_display_clock_speed(struct drm_i915_private *dev_priv)
1652d19e 7249{
1353c4fb 7250 u32 cdctl;
1652d19e 7251
ea61791e 7252 skl_dpll0_update(dev_priv);
1652d19e 7253
63911d72 7254 if (dev_priv->cdclk_pll.vco == 0)
709e05c3 7255 return dev_priv->cdclk_pll.ref;
1652d19e 7256
ea61791e 7257 cdctl = I915_READ(CDCLK_CTL);
1652d19e 7258
63911d72 7259 if (dev_priv->cdclk_pll.vco == 8640000) {
1652d19e
VS
7260 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
7261 case CDCLK_FREQ_450_432:
7262 return 432000;
7263 case CDCLK_FREQ_337_308:
487ed2e4 7264 return 308571;
ea61791e
VS
7265 case CDCLK_FREQ_540:
7266 return 540000;
1652d19e 7267 case CDCLK_FREQ_675_617:
487ed2e4 7268 return 617143;
1652d19e 7269 default:
ea61791e 7270 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
1652d19e
VS
7271 }
7272 } else {
1652d19e
VS
7273 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
7274 case CDCLK_FREQ_450_432:
7275 return 450000;
7276 case CDCLK_FREQ_337_308:
7277 return 337500;
ea61791e
VS
7278 case CDCLK_FREQ_540:
7279 return 540000;
1652d19e
VS
7280 case CDCLK_FREQ_675_617:
7281 return 675000;
7282 default:
ea61791e 7283 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
1652d19e
VS
7284 }
7285 }
7286
709e05c3 7287 return dev_priv->cdclk_pll.ref;
1652d19e
VS
7288}
7289
83d7c81f
VS
7290static void bxt_de_pll_update(struct drm_i915_private *dev_priv)
7291{
7292 u32 val;
7293
7294 dev_priv->cdclk_pll.ref = 19200;
1c3f7700 7295 dev_priv->cdclk_pll.vco = 0;
83d7c81f
VS
7296
7297 val = I915_READ(BXT_DE_PLL_ENABLE);
1c3f7700 7298 if ((val & BXT_DE_PLL_PLL_ENABLE) == 0)
83d7c81f 7299 return;
83d7c81f 7300
1c3f7700
ID
7301 if (WARN_ON((val & BXT_DE_PLL_LOCK) == 0))
7302 return;
83d7c81f
VS
7303
7304 val = I915_READ(BXT_DE_PLL_CTL);
7305 dev_priv->cdclk_pll.vco = (val & BXT_DE_PLL_RATIO_MASK) *
7306 dev_priv->cdclk_pll.ref;
7307}
7308
1353c4fb 7309static int broxton_get_display_clock_speed(struct drm_i915_private *dev_priv)
acd3f3d3 7310{
f5986242
VS
7311 u32 divider;
7312 int div, vco;
acd3f3d3 7313
83d7c81f
VS
7314 bxt_de_pll_update(dev_priv);
7315
f5986242
VS
7316 vco = dev_priv->cdclk_pll.vco;
7317 if (vco == 0)
7318 return dev_priv->cdclk_pll.ref;
acd3f3d3 7319
f5986242 7320 divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
acd3f3d3 7321
f5986242 7322 switch (divider) {
acd3f3d3 7323 case BXT_CDCLK_CD2X_DIV_SEL_1:
f5986242
VS
7324 div = 2;
7325 break;
acd3f3d3 7326 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
f5986242
VS
7327 div = 3;
7328 break;
acd3f3d3 7329 case BXT_CDCLK_CD2X_DIV_SEL_2:
f5986242
VS
7330 div = 4;
7331 break;
acd3f3d3 7332 case BXT_CDCLK_CD2X_DIV_SEL_4:
f5986242
VS
7333 div = 8;
7334 break;
7335 default:
7336 MISSING_CASE(divider);
7337 return dev_priv->cdclk_pll.ref;
acd3f3d3
BP
7338 }
7339
f5986242 7340 return DIV_ROUND_CLOSEST(vco, div);
acd3f3d3
BP
7341}
7342
1353c4fb 7343static int broadwell_get_display_clock_speed(struct drm_i915_private *dev_priv)
1652d19e 7344{
1652d19e
VS
7345 uint32_t lcpll = I915_READ(LCPLL_CTL);
7346 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
7347
7348 if (lcpll & LCPLL_CD_SOURCE_FCLK)
7349 return 800000;
7350 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
7351 return 450000;
7352 else if (freq == LCPLL_CLK_FREQ_450)
7353 return 450000;
7354 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
7355 return 540000;
7356 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
7357 return 337500;
7358 else
7359 return 675000;
7360}
7361
1353c4fb 7362static int haswell_get_display_clock_speed(struct drm_i915_private *dev_priv)
1652d19e 7363{
1652d19e
VS
7364 uint32_t lcpll = I915_READ(LCPLL_CTL);
7365 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
7366
7367 if (lcpll & LCPLL_CD_SOURCE_FCLK)
7368 return 800000;
7369 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
7370 return 450000;
7371 else if (freq == LCPLL_CLK_FREQ_450)
7372 return 450000;
50a0bc90 7373 else if (IS_HSW_ULT(dev_priv))
1652d19e
VS
7374 return 337500;
7375 else
7376 return 540000;
79e53945
JB
7377}
7378
1353c4fb 7379static int valleyview_get_display_clock_speed(struct drm_i915_private *dev_priv)
25eb05fc 7380{
1353c4fb 7381 return vlv_get_cck_clock_hpll(dev_priv, "cdclk",
bfa7df01 7382 CCK_DISPLAY_CLOCK_CONTROL);
25eb05fc
JB
7383}
7384
1353c4fb 7385static int ilk_get_display_clock_speed(struct drm_i915_private *dev_priv)
b37a6434
VS
7386{
7387 return 450000;
7388}
7389
1353c4fb 7390static int i945_get_display_clock_speed(struct drm_i915_private *dev_priv)
e70236a8
JB
7391{
7392 return 400000;
7393}
79e53945 7394
1353c4fb 7395static int i915_get_display_clock_speed(struct drm_i915_private *dev_priv)
79e53945 7396{
e907f170 7397 return 333333;
e70236a8 7398}
79e53945 7399
1353c4fb 7400static int i9xx_misc_get_display_clock_speed(struct drm_i915_private *dev_priv)
e70236a8
JB
7401{
7402 return 200000;
7403}
79e53945 7404
1353c4fb 7405static int pnv_get_display_clock_speed(struct drm_i915_private *dev_priv)
257a7ffc 7406{
1353c4fb 7407 struct pci_dev *pdev = dev_priv->drm.pdev;
257a7ffc
DV
7408 u16 gcfgc = 0;
7409
52a05c30 7410 pci_read_config_word(pdev, GCFGC, &gcfgc);
257a7ffc
DV
7411
7412 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7413 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
e907f170 7414 return 266667;
257a7ffc 7415 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
e907f170 7416 return 333333;
257a7ffc 7417 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
e907f170 7418 return 444444;
257a7ffc
DV
7419 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
7420 return 200000;
7421 default:
7422 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
7423 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
e907f170 7424 return 133333;
257a7ffc 7425 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
e907f170 7426 return 166667;
257a7ffc
DV
7427 }
7428}
7429
1353c4fb 7430static int i915gm_get_display_clock_speed(struct drm_i915_private *dev_priv)
e70236a8 7431{
1353c4fb 7432 struct pci_dev *pdev = dev_priv->drm.pdev;
e70236a8 7433 u16 gcfgc = 0;
79e53945 7434
52a05c30 7435 pci_read_config_word(pdev, GCFGC, &gcfgc);
e70236a8
JB
7436
7437 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
e907f170 7438 return 133333;
e70236a8
JB
7439 else {
7440 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7441 case GC_DISPLAY_CLOCK_333_MHZ:
e907f170 7442 return 333333;
e70236a8
JB
7443 default:
7444 case GC_DISPLAY_CLOCK_190_200_MHZ:
7445 return 190000;
79e53945 7446 }
e70236a8
JB
7447 }
7448}
7449
1353c4fb 7450static int i865_get_display_clock_speed(struct drm_i915_private *dev_priv)
e70236a8 7451{
e907f170 7452 return 266667;
e70236a8
JB
7453}
7454
1353c4fb 7455static int i85x_get_display_clock_speed(struct drm_i915_private *dev_priv)
e70236a8 7456{
1353c4fb 7457 struct pci_dev *pdev = dev_priv->drm.pdev;
e70236a8 7458 u16 hpllcc = 0;
1b1d2716 7459
65cd2b3f
VS
7460 /*
7461 * 852GM/852GMV only supports 133 MHz and the HPLLCC
7462 * encoding is different :(
7463 * FIXME is this the right way to detect 852GM/852GMV?
7464 */
52a05c30 7465 if (pdev->revision == 0x1)
65cd2b3f
VS
7466 return 133333;
7467
52a05c30 7468 pci_bus_read_config_word(pdev->bus,
1b1d2716
VS
7469 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
7470
e70236a8
JB
7471 /* Assume that the hardware is in the high speed state. This
7472 * should be the default.
7473 */
7474 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
7475 case GC_CLOCK_133_200:
1b1d2716 7476 case GC_CLOCK_133_200_2:
e70236a8
JB
7477 case GC_CLOCK_100_200:
7478 return 200000;
7479 case GC_CLOCK_166_250:
7480 return 250000;
7481 case GC_CLOCK_100_133:
e907f170 7482 return 133333;
1b1d2716
VS
7483 case GC_CLOCK_133_266:
7484 case GC_CLOCK_133_266_2:
7485 case GC_CLOCK_166_266:
7486 return 266667;
e70236a8 7487 }
79e53945 7488
e70236a8
JB
7489 /* Shouldn't happen */
7490 return 0;
7491}
79e53945 7492
1353c4fb 7493static int i830_get_display_clock_speed(struct drm_i915_private *dev_priv)
e70236a8 7494{
e907f170 7495 return 133333;
79e53945
JB
7496}
7497
1353c4fb 7498static unsigned int intel_hpll_vco(struct drm_i915_private *dev_priv)
34edce2f 7499{
34edce2f
VS
7500 static const unsigned int blb_vco[8] = {
7501 [0] = 3200000,
7502 [1] = 4000000,
7503 [2] = 5333333,
7504 [3] = 4800000,
7505 [4] = 6400000,
7506 };
7507 static const unsigned int pnv_vco[8] = {
7508 [0] = 3200000,
7509 [1] = 4000000,
7510 [2] = 5333333,
7511 [3] = 4800000,
7512 [4] = 2666667,
7513 };
7514 static const unsigned int cl_vco[8] = {
7515 [0] = 3200000,
7516 [1] = 4000000,
7517 [2] = 5333333,
7518 [3] = 6400000,
7519 [4] = 3333333,
7520 [5] = 3566667,
7521 [6] = 4266667,
7522 };
7523 static const unsigned int elk_vco[8] = {
7524 [0] = 3200000,
7525 [1] = 4000000,
7526 [2] = 5333333,
7527 [3] = 4800000,
7528 };
7529 static const unsigned int ctg_vco[8] = {
7530 [0] = 3200000,
7531 [1] = 4000000,
7532 [2] = 5333333,
7533 [3] = 6400000,
7534 [4] = 2666667,
7535 [5] = 4266667,
7536 };
7537 const unsigned int *vco_table;
7538 unsigned int vco;
7539 uint8_t tmp = 0;
7540
7541 /* FIXME other chipsets? */
50a0bc90 7542 if (IS_GM45(dev_priv))
34edce2f 7543 vco_table = ctg_vco;
9beb5fea 7544 else if (IS_G4X(dev_priv))
34edce2f 7545 vco_table = elk_vco;
1353c4fb 7546 else if (IS_CRESTLINE(dev_priv))
34edce2f 7547 vco_table = cl_vco;
1353c4fb 7548 else if (IS_PINEVIEW(dev_priv))
34edce2f 7549 vco_table = pnv_vco;
1353c4fb 7550 else if (IS_G33(dev_priv))
34edce2f
VS
7551 vco_table = blb_vco;
7552 else
7553 return 0;
7554
1353c4fb 7555 tmp = I915_READ(IS_MOBILE(dev_priv) ? HPLLVCO_MOBILE : HPLLVCO);
34edce2f
VS
7556
7557 vco = vco_table[tmp & 0x7];
7558 if (vco == 0)
7559 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7560 else
7561 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7562
7563 return vco;
7564}
7565
1353c4fb 7566static int gm45_get_display_clock_speed(struct drm_i915_private *dev_priv)
34edce2f 7567{
1353c4fb
VS
7568 struct pci_dev *pdev = dev_priv->drm.pdev;
7569 unsigned int cdclk_sel, vco = intel_hpll_vco(dev_priv);
34edce2f
VS
7570 uint16_t tmp = 0;
7571
52a05c30 7572 pci_read_config_word(pdev, GCFGC, &tmp);
34edce2f
VS
7573
7574 cdclk_sel = (tmp >> 12) & 0x1;
7575
7576 switch (vco) {
7577 case 2666667:
7578 case 4000000:
7579 case 5333333:
7580 return cdclk_sel ? 333333 : 222222;
7581 case 3200000:
7582 return cdclk_sel ? 320000 : 228571;
7583 default:
7584 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7585 return 222222;
7586 }
7587}
7588
1353c4fb 7589static int i965gm_get_display_clock_speed(struct drm_i915_private *dev_priv)
34edce2f 7590{
1353c4fb 7591 struct pci_dev *pdev = dev_priv->drm.pdev;
34edce2f
VS
7592 static const uint8_t div_3200[] = { 16, 10, 8 };
7593 static const uint8_t div_4000[] = { 20, 12, 10 };
7594 static const uint8_t div_5333[] = { 24, 16, 14 };
7595 const uint8_t *div_table;
1353c4fb 7596 unsigned int cdclk_sel, vco = intel_hpll_vco(dev_priv);
34edce2f
VS
7597 uint16_t tmp = 0;
7598
52a05c30 7599 pci_read_config_word(pdev, GCFGC, &tmp);
34edce2f
VS
7600
7601 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7602
7603 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7604 goto fail;
7605
7606 switch (vco) {
7607 case 3200000:
7608 div_table = div_3200;
7609 break;
7610 case 4000000:
7611 div_table = div_4000;
7612 break;
7613 case 5333333:
7614 div_table = div_5333;
7615 break;
7616 default:
7617 goto fail;
7618 }
7619
7620 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7621
caf4e252 7622fail:
34edce2f
VS
7623 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7624 return 200000;
7625}
7626
1353c4fb 7627static int g33_get_display_clock_speed(struct drm_i915_private *dev_priv)
34edce2f 7628{
1353c4fb 7629 struct pci_dev *pdev = dev_priv->drm.pdev;
34edce2f
VS
7630 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7631 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7632 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7633 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7634 const uint8_t *div_table;
1353c4fb 7635 unsigned int cdclk_sel, vco = intel_hpll_vco(dev_priv);
34edce2f
VS
7636 uint16_t tmp = 0;
7637
52a05c30 7638 pci_read_config_word(pdev, GCFGC, &tmp);
34edce2f
VS
7639
7640 cdclk_sel = (tmp >> 4) & 0x7;
7641
7642 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7643 goto fail;
7644
7645 switch (vco) {
7646 case 3200000:
7647 div_table = div_3200;
7648 break;
7649 case 4000000:
7650 div_table = div_4000;
7651 break;
7652 case 4800000:
7653 div_table = div_4800;
7654 break;
7655 case 5333333:
7656 div_table = div_5333;
7657 break;
7658 default:
7659 goto fail;
7660 }
7661
7662 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7663
caf4e252 7664fail:
34edce2f
VS
7665 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7666 return 190476;
7667}
7668
2c07245f 7669static void
a65851af 7670intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 7671{
a65851af
VS
7672 while (*num > DATA_LINK_M_N_MASK ||
7673 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
7674 *num >>= 1;
7675 *den >>= 1;
7676 }
7677}
7678
a65851af
VS
7679static void compute_m_n(unsigned int m, unsigned int n,
7680 uint32_t *ret_m, uint32_t *ret_n)
7681{
7682 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7683 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7684 intel_reduce_m_n_ratio(ret_m, ret_n);
7685}
7686
e69d0bc1
DV
7687void
7688intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7689 int pixel_clock, int link_clock,
7690 struct intel_link_m_n *m_n)
2c07245f 7691{
e69d0bc1 7692 m_n->tu = 64;
a65851af
VS
7693
7694 compute_m_n(bits_per_pixel * pixel_clock,
7695 link_clock * nlanes * 8,
7696 &m_n->gmch_m, &m_n->gmch_n);
7697
7698 compute_m_n(pixel_clock, link_clock,
7699 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
7700}
7701
a7615030
CW
7702static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7703{
d330a953
JN
7704 if (i915.panel_use_ssc >= 0)
7705 return i915.panel_use_ssc != 0;
41aa3448 7706 return dev_priv->vbt.lvds_use_ssc
435793df 7707 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
7708}
7709
7429e9d4 7710static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 7711{
7df00d7a 7712 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 7713}
f47709a9 7714
7429e9d4
DV
7715static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7716{
7717 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
7718}
7719
f47709a9 7720static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
190f68c5 7721 struct intel_crtc_state *crtc_state,
9e2c8475 7722 struct dpll *reduced_clock)
a7516a05 7723{
9b1e14f4 7724 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
a7516a05
JB
7725 u32 fp, fp2 = 0;
7726
9b1e14f4 7727 if (IS_PINEVIEW(dev_priv)) {
190f68c5 7728 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7729 if (reduced_clock)
7429e9d4 7730 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 7731 } else {
190f68c5 7732 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7733 if (reduced_clock)
7429e9d4 7734 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
7735 }
7736
190f68c5 7737 crtc_state->dpll_hw_state.fp0 = fp;
a7516a05 7738
f47709a9 7739 crtc->lowfreq_avail = false;
2d84d2b3 7740 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ab585dea 7741 reduced_clock) {
190f68c5 7742 crtc_state->dpll_hw_state.fp1 = fp2;
f47709a9 7743 crtc->lowfreq_avail = true;
a7516a05 7744 } else {
190f68c5 7745 crtc_state->dpll_hw_state.fp1 = fp;
a7516a05
JB
7746 }
7747}
7748
5e69f97f
CML
7749static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7750 pipe)
89b667f8
JB
7751{
7752 u32 reg_val;
7753
7754 /*
7755 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7756 * and set it to a reasonable value instead.
7757 */
ab3c759a 7758 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
7759 reg_val &= 0xffffff00;
7760 reg_val |= 0x00000030;
ab3c759a 7761 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7762
ab3c759a 7763 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7764 reg_val &= 0x8cffffff;
7765 reg_val = 0x8c000000;
ab3c759a 7766 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 7767
ab3c759a 7768 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 7769 reg_val &= 0xffffff00;
ab3c759a 7770 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7771
ab3c759a 7772 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7773 reg_val &= 0x00ffffff;
7774 reg_val |= 0xb0000000;
ab3c759a 7775 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
7776}
7777
b551842d
DV
7778static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7779 struct intel_link_m_n *m_n)
7780{
7781 struct drm_device *dev = crtc->base.dev;
fac5e23e 7782 struct drm_i915_private *dev_priv = to_i915(dev);
b551842d
DV
7783 int pipe = crtc->pipe;
7784
e3b95f1e
DV
7785 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7786 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7787 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7788 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
7789}
7790
7791static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
7792 struct intel_link_m_n *m_n,
7793 struct intel_link_m_n *m2_n2)
b551842d
DV
7794{
7795 struct drm_device *dev = crtc->base.dev;
fac5e23e 7796 struct drm_i915_private *dev_priv = to_i915(dev);
b551842d 7797 int pipe = crtc->pipe;
6e3c9717 7798 enum transcoder transcoder = crtc->config->cpu_transcoder;
b551842d
DV
7799
7800 if (INTEL_INFO(dev)->gen >= 5) {
7801 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7802 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7803 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7804 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
7805 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7806 * for gen < 8) and if DRRS is supported (to make sure the
7807 * registers are not unnecessarily accessed).
7808 */
920a14b2
TU
7809 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
7810 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
f769cd24
VK
7811 I915_WRITE(PIPE_DATA_M2(transcoder),
7812 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7813 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7814 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7815 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7816 }
b551842d 7817 } else {
e3b95f1e
DV
7818 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7819 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7820 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7821 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
7822 }
7823}
7824
fe3cd48d 7825void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
03afc4a2 7826{
fe3cd48d
R
7827 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7828
7829 if (m_n == M1_N1) {
7830 dp_m_n = &crtc->config->dp_m_n;
7831 dp_m2_n2 = &crtc->config->dp_m2_n2;
7832 } else if (m_n == M2_N2) {
7833
7834 /*
7835 * M2_N2 registers are not supported. Hence m2_n2 divider value
7836 * needs to be programmed into M1_N1.
7837 */
7838 dp_m_n = &crtc->config->dp_m2_n2;
7839 } else {
7840 DRM_ERROR("Unsupported divider value\n");
7841 return;
7842 }
7843
6e3c9717
ACO
7844 if (crtc->config->has_pch_encoder)
7845 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
03afc4a2 7846 else
fe3cd48d 7847 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
03afc4a2
DV
7848}
7849
251ac862
DV
7850static void vlv_compute_dpll(struct intel_crtc *crtc,
7851 struct intel_crtc_state *pipe_config)
bdd4b6a6 7852{
03ed5cbf 7853 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
cd2d34d9 7854 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
03ed5cbf
VS
7855 if (crtc->pipe != PIPE_A)
7856 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
bdd4b6a6 7857
cd2d34d9 7858 /* DPLL not used with DSI, but still need the rest set up */
d7edc4e5 7859 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
cd2d34d9
VS
7860 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
7861 DPLL_EXT_BUFFER_ENABLE_VLV;
7862
03ed5cbf
VS
7863 pipe_config->dpll_hw_state.dpll_md =
7864 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
7865}
bdd4b6a6 7866
03ed5cbf
VS
7867static void chv_compute_dpll(struct intel_crtc *crtc,
7868 struct intel_crtc_state *pipe_config)
7869{
7870 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
cd2d34d9 7871 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
03ed5cbf
VS
7872 if (crtc->pipe != PIPE_A)
7873 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7874
cd2d34d9 7875 /* DPLL not used with DSI, but still need the rest set up */
d7edc4e5 7876 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
cd2d34d9
VS
7877 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
7878
03ed5cbf
VS
7879 pipe_config->dpll_hw_state.dpll_md =
7880 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
bdd4b6a6
DV
7881}
7882
d288f65f 7883static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7884 const struct intel_crtc_state *pipe_config)
a0c4da24 7885{
f47709a9 7886 struct drm_device *dev = crtc->base.dev;
fac5e23e 7887 struct drm_i915_private *dev_priv = to_i915(dev);
cd2d34d9 7888 enum pipe pipe = crtc->pipe;
bdd4b6a6 7889 u32 mdiv;
a0c4da24 7890 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 7891 u32 coreclk, reg_val;
a0c4da24 7892
cd2d34d9
VS
7893 /* Enable Refclk */
7894 I915_WRITE(DPLL(pipe),
7895 pipe_config->dpll_hw_state.dpll &
7896 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
7897
7898 /* No need to actually set up the DPLL with DSI */
7899 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7900 return;
7901
a580516d 7902 mutex_lock(&dev_priv->sb_lock);
09153000 7903
d288f65f
VS
7904 bestn = pipe_config->dpll.n;
7905 bestm1 = pipe_config->dpll.m1;
7906 bestm2 = pipe_config->dpll.m2;
7907 bestp1 = pipe_config->dpll.p1;
7908 bestp2 = pipe_config->dpll.p2;
a0c4da24 7909
89b667f8
JB
7910 /* See eDP HDMI DPIO driver vbios notes doc */
7911
7912 /* PLL B needs special handling */
bdd4b6a6 7913 if (pipe == PIPE_B)
5e69f97f 7914 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
7915
7916 /* Set up Tx target for periodic Rcomp update */
ab3c759a 7917 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
7918
7919 /* Disable target IRef on PLL */
ab3c759a 7920 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 7921 reg_val &= 0x00ffffff;
ab3c759a 7922 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
7923
7924 /* Disable fast lock */
ab3c759a 7925 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
7926
7927 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
7928 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7929 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7930 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 7931 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
7932
7933 /*
7934 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7935 * but we don't support that).
7936 * Note: don't use the DAC post divider as it seems unstable.
7937 */
7938 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 7939 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7940
a0c4da24 7941 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 7942 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7943
89b667f8 7944 /* Set HBR and RBR LPF coefficients */
d288f65f 7945 if (pipe_config->port_clock == 162000 ||
2d84d2b3
VS
7946 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
7947 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
ab3c759a 7948 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 7949 0x009f0003);
89b667f8 7950 else
ab3c759a 7951 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
7952 0x00d0000f);
7953
37a5650b 7954 if (intel_crtc_has_dp_encoder(pipe_config)) {
89b667f8 7955 /* Use SSC source */
bdd4b6a6 7956 if (pipe == PIPE_A)
ab3c759a 7957 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7958 0x0df40000);
7959 else
ab3c759a 7960 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7961 0x0df70000);
7962 } else { /* HDMI or VGA */
7963 /* Use bend source */
bdd4b6a6 7964 if (pipe == PIPE_A)
ab3c759a 7965 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7966 0x0df70000);
7967 else
ab3c759a 7968 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7969 0x0df40000);
7970 }
a0c4da24 7971
ab3c759a 7972 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 7973 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
2210ce7f 7974 if (intel_crtc_has_dp_encoder(crtc->config))
89b667f8 7975 coreclk |= 0x01000000;
ab3c759a 7976 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 7977
ab3c759a 7978 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a580516d 7979 mutex_unlock(&dev_priv->sb_lock);
a0c4da24
JB
7980}
7981
d288f65f 7982static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7983 const struct intel_crtc_state *pipe_config)
9d556c99
CML
7984{
7985 struct drm_device *dev = crtc->base.dev;
fac5e23e 7986 struct drm_i915_private *dev_priv = to_i915(dev);
cd2d34d9 7987 enum pipe pipe = crtc->pipe;
9d556c99 7988 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9cbe40c1 7989 u32 loopfilter, tribuf_calcntr;
9d556c99 7990 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
a945ce7e 7991 u32 dpio_val;
9cbe40c1 7992 int vco;
9d556c99 7993
cd2d34d9
VS
7994 /* Enable Refclk and SSC */
7995 I915_WRITE(DPLL(pipe),
7996 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
7997
7998 /* No need to actually set up the DPLL with DSI */
7999 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8000 return;
8001
d288f65f
VS
8002 bestn = pipe_config->dpll.n;
8003 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
8004 bestm1 = pipe_config->dpll.m1;
8005 bestm2 = pipe_config->dpll.m2 >> 22;
8006 bestp1 = pipe_config->dpll.p1;
8007 bestp2 = pipe_config->dpll.p2;
9cbe40c1 8008 vco = pipe_config->dpll.vco;
a945ce7e 8009 dpio_val = 0;
9cbe40c1 8010 loopfilter = 0;
9d556c99 8011
a580516d 8012 mutex_lock(&dev_priv->sb_lock);
9d556c99 8013
9d556c99
CML
8014 /* p1 and p2 divider */
8015 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
8016 5 << DPIO_CHV_S1_DIV_SHIFT |
8017 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
8018 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
8019 1 << DPIO_CHV_K_DIV_SHIFT);
8020
8021 /* Feedback post-divider - m2 */
8022 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
8023
8024 /* Feedback refclk divider - n and m1 */
8025 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
8026 DPIO_CHV_M1_DIV_BY_2 |
8027 1 << DPIO_CHV_N_DIV_SHIFT);
8028
8029 /* M2 fraction division */
25a25dfc 8030 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
9d556c99
CML
8031
8032 /* M2 fraction division enable */
a945ce7e
VP
8033 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
8034 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
8035 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
8036 if (bestm2_frac)
8037 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
8038 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
9d556c99 8039
de3a0fde
VP
8040 /* Program digital lock detect threshold */
8041 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
8042 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
8043 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
8044 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
8045 if (!bestm2_frac)
8046 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
8047 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
8048
9d556c99 8049 /* Loop filter */
9cbe40c1
VP
8050 if (vco == 5400000) {
8051 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
8052 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
8053 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
8054 tribuf_calcntr = 0x9;
8055 } else if (vco <= 6200000) {
8056 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
8057 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
8058 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8059 tribuf_calcntr = 0x9;
8060 } else if (vco <= 6480000) {
8061 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
8062 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
8063 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8064 tribuf_calcntr = 0x8;
8065 } else {
8066 /* Not supported. Apply the same limits as in the max case */
8067 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
8068 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
8069 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8070 tribuf_calcntr = 0;
8071 }
9d556c99
CML
8072 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
8073
968040b2 8074 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
9cbe40c1
VP
8075 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
8076 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
8077 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
8078
9d556c99
CML
8079 /* AFC Recal */
8080 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
8081 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
8082 DPIO_AFC_RECAL);
8083
a580516d 8084 mutex_unlock(&dev_priv->sb_lock);
9d556c99
CML
8085}
8086
d288f65f
VS
8087/**
8088 * vlv_force_pll_on - forcibly enable just the PLL
8089 * @dev_priv: i915 private structure
8090 * @pipe: pipe PLL to enable
8091 * @dpll: PLL configuration
8092 *
8093 * Enable the PLL for @pipe using the supplied @dpll config. To be used
8094 * in cases where we need the PLL enabled even when @pipe is not going to
8095 * be enabled.
8096 */
30ad9814 8097int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
3f36b937 8098 const struct dpll *dpll)
d288f65f 8099{
b91eb5cc 8100 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
3f36b937
TU
8101 struct intel_crtc_state *pipe_config;
8102
8103 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8104 if (!pipe_config)
8105 return -ENOMEM;
8106
8107 pipe_config->base.crtc = &crtc->base;
8108 pipe_config->pixel_multiplier = 1;
8109 pipe_config->dpll = *dpll;
d288f65f 8110
30ad9814 8111 if (IS_CHERRYVIEW(dev_priv)) {
3f36b937
TU
8112 chv_compute_dpll(crtc, pipe_config);
8113 chv_prepare_pll(crtc, pipe_config);
8114 chv_enable_pll(crtc, pipe_config);
d288f65f 8115 } else {
3f36b937
TU
8116 vlv_compute_dpll(crtc, pipe_config);
8117 vlv_prepare_pll(crtc, pipe_config);
8118 vlv_enable_pll(crtc, pipe_config);
d288f65f 8119 }
3f36b937
TU
8120
8121 kfree(pipe_config);
8122
8123 return 0;
d288f65f
VS
8124}
8125
8126/**
8127 * vlv_force_pll_off - forcibly disable just the PLL
8128 * @dev_priv: i915 private structure
8129 * @pipe: pipe PLL to disable
8130 *
8131 * Disable the PLL for @pipe. To be used in cases where we need
8132 * the PLL enabled even when @pipe is not going to be enabled.
8133 */
30ad9814 8134void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
d288f65f 8135{
30ad9814
VS
8136 if (IS_CHERRYVIEW(dev_priv))
8137 chv_disable_pll(dev_priv, pipe);
d288f65f 8138 else
30ad9814 8139 vlv_disable_pll(dev_priv, pipe);
d288f65f
VS
8140}
8141
251ac862
DV
8142static void i9xx_compute_dpll(struct intel_crtc *crtc,
8143 struct intel_crtc_state *crtc_state,
9e2c8475 8144 struct dpll *reduced_clock)
eb1cbe48 8145{
9b1e14f4 8146 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
eb1cbe48 8147 u32 dpll;
190f68c5 8148 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 8149
190f68c5 8150 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 8151
eb1cbe48
DV
8152 dpll = DPLL_VGA_MODE_DIS;
8153
2d84d2b3 8154 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
8155 dpll |= DPLLB_MODE_LVDS;
8156 else
8157 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 8158
50a0bc90 8159 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) || IS_G33(dev_priv)) {
190f68c5 8160 dpll |= (crtc_state->pixel_multiplier - 1)
198a037f 8161 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 8162 }
198a037f 8163
3d6e9ee0
VS
8164 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8165 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
4a33e48d 8166 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 8167
37a5650b 8168 if (intel_crtc_has_dp_encoder(crtc_state))
4a33e48d 8169 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
8170
8171 /* compute bitmask from p1 value */
9b1e14f4 8172 if (IS_PINEVIEW(dev_priv))
eb1cbe48
DV
8173 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
8174 else {
8175 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
9beb5fea 8176 if (IS_G4X(dev_priv) && reduced_clock)
eb1cbe48
DV
8177 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
8178 }
8179 switch (clock->p2) {
8180 case 5:
8181 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8182 break;
8183 case 7:
8184 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8185 break;
8186 case 10:
8187 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8188 break;
8189 case 14:
8190 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8191 break;
8192 }
9b1e14f4 8193 if (INTEL_GEN(dev_priv) >= 4)
eb1cbe48
DV
8194 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
8195
190f68c5 8196 if (crtc_state->sdvo_tv_clock)
eb1cbe48 8197 dpll |= PLL_REF_INPUT_TVCLKINBC;
2d84d2b3 8198 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ceb41007 8199 intel_panel_use_ssc(dev_priv))
eb1cbe48
DV
8200 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
8201 else
8202 dpll |= PLL_REF_INPUT_DREFCLK;
8203
8204 dpll |= DPLL_VCO_ENABLE;
190f68c5 8205 crtc_state->dpll_hw_state.dpll = dpll;
8bcc2795 8206
9b1e14f4 8207 if (INTEL_GEN(dev_priv) >= 4) {
190f68c5 8208 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
ef1b460d 8209 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
190f68c5 8210 crtc_state->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
8211 }
8212}
8213
251ac862
DV
8214static void i8xx_compute_dpll(struct intel_crtc *crtc,
8215 struct intel_crtc_state *crtc_state,
9e2c8475 8216 struct dpll *reduced_clock)
eb1cbe48 8217{
f47709a9 8218 struct drm_device *dev = crtc->base.dev;
fac5e23e 8219 struct drm_i915_private *dev_priv = to_i915(dev);
eb1cbe48 8220 u32 dpll;
190f68c5 8221 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 8222
190f68c5 8223 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 8224
eb1cbe48
DV
8225 dpll = DPLL_VGA_MODE_DIS;
8226
2d84d2b3 8227 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
8228 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8229 } else {
8230 if (clock->p1 == 2)
8231 dpll |= PLL_P1_DIVIDE_BY_TWO;
8232 else
8233 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8234 if (clock->p2 == 4)
8235 dpll |= PLL_P2_DIVIDE_BY_4;
8236 }
8237
50a0bc90
TU
8238 if (!IS_I830(dev_priv) &&
8239 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
4a33e48d
DV
8240 dpll |= DPLL_DVO_2X_MODE;
8241
2d84d2b3 8242 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ceb41007 8243 intel_panel_use_ssc(dev_priv))
eb1cbe48
DV
8244 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
8245 else
8246 dpll |= PLL_REF_INPUT_DREFCLK;
8247
8248 dpll |= DPLL_VCO_ENABLE;
190f68c5 8249 crtc_state->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
8250}
8251
8a654f3b 8252static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
8253{
8254 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 8255 struct drm_i915_private *dev_priv = to_i915(dev);
b0e77b9c 8256 enum pipe pipe = intel_crtc->pipe;
6e3c9717 8257 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
7c5f93b0 8258 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
1caea6e9
VS
8259 uint32_t crtc_vtotal, crtc_vblank_end;
8260 int vsyncshift = 0;
4d8a62ea
DV
8261
8262 /* We need to be careful not to changed the adjusted mode, for otherwise
8263 * the hw state checker will get angry at the mismatch. */
8264 crtc_vtotal = adjusted_mode->crtc_vtotal;
8265 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 8266
609aeaca 8267 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 8268 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
8269 crtc_vtotal -= 1;
8270 crtc_vblank_end -= 1;
609aeaca 8271
2d84d2b3 8272 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
609aeaca
VS
8273 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
8274 else
8275 vsyncshift = adjusted_mode->crtc_hsync_start -
8276 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
8277 if (vsyncshift < 0)
8278 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
8279 }
8280
8281 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 8282 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 8283
fe2b8f9d 8284 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
8285 (adjusted_mode->crtc_hdisplay - 1) |
8286 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 8287 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
8288 (adjusted_mode->crtc_hblank_start - 1) |
8289 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 8290 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
8291 (adjusted_mode->crtc_hsync_start - 1) |
8292 ((adjusted_mode->crtc_hsync_end - 1) << 16));
8293
fe2b8f9d 8294 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 8295 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 8296 ((crtc_vtotal - 1) << 16));
fe2b8f9d 8297 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 8298 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 8299 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 8300 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
8301 (adjusted_mode->crtc_vsync_start - 1) |
8302 ((adjusted_mode->crtc_vsync_end - 1) << 16));
8303
b5e508d4
PZ
8304 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
8305 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
8306 * documented on the DDI_FUNC_CTL register description, EDP Input Select
8307 * bits. */
772c2a51 8308 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
b5e508d4
PZ
8309 (pipe == PIPE_B || pipe == PIPE_C))
8310 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
8311
bc58be60
JN
8312}
8313
8314static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
8315{
8316 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 8317 struct drm_i915_private *dev_priv = to_i915(dev);
bc58be60
JN
8318 enum pipe pipe = intel_crtc->pipe;
8319
b0e77b9c
PZ
8320 /* pipesrc controls the size that is scaled from, which should
8321 * always be the user's requested size.
8322 */
8323 I915_WRITE(PIPESRC(pipe),
6e3c9717
ACO
8324 ((intel_crtc->config->pipe_src_w - 1) << 16) |
8325 (intel_crtc->config->pipe_src_h - 1));
b0e77b9c
PZ
8326}
8327
1bd1bd80 8328static void intel_get_pipe_timings(struct intel_crtc *crtc,
5cec258b 8329 struct intel_crtc_state *pipe_config)
1bd1bd80
DV
8330{
8331 struct drm_device *dev = crtc->base.dev;
fac5e23e 8332 struct drm_i915_private *dev_priv = to_i915(dev);
1bd1bd80
DV
8333 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
8334 uint32_t tmp;
8335
8336 tmp = I915_READ(HTOTAL(cpu_transcoder));
2d112de7
ACO
8337 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
8338 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 8339 tmp = I915_READ(HBLANK(cpu_transcoder));
2d112de7
ACO
8340 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
8341 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 8342 tmp = I915_READ(HSYNC(cpu_transcoder));
2d112de7
ACO
8343 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
8344 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
8345
8346 tmp = I915_READ(VTOTAL(cpu_transcoder));
2d112de7
ACO
8347 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
8348 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 8349 tmp = I915_READ(VBLANK(cpu_transcoder));
2d112de7
ACO
8350 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
8351 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 8352 tmp = I915_READ(VSYNC(cpu_transcoder));
2d112de7
ACO
8353 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
8354 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
8355
8356 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
2d112de7
ACO
8357 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
8358 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
8359 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
1bd1bd80 8360 }
bc58be60
JN
8361}
8362
8363static void intel_get_pipe_src_size(struct intel_crtc *crtc,
8364 struct intel_crtc_state *pipe_config)
8365{
8366 struct drm_device *dev = crtc->base.dev;
fac5e23e 8367 struct drm_i915_private *dev_priv = to_i915(dev);
bc58be60 8368 u32 tmp;
1bd1bd80
DV
8369
8370 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
8371 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
8372 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
8373
2d112de7
ACO
8374 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
8375 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
8376}
8377
f6a83288 8378void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 8379 struct intel_crtc_state *pipe_config)
babea61d 8380{
2d112de7
ACO
8381 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
8382 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
8383 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
8384 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
babea61d 8385
2d112de7
ACO
8386 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
8387 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
8388 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
8389 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
babea61d 8390
2d112de7 8391 mode->flags = pipe_config->base.adjusted_mode.flags;
cd13f5ab 8392 mode->type = DRM_MODE_TYPE_DRIVER;
babea61d 8393
2d112de7
ACO
8394 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
8395 mode->flags |= pipe_config->base.adjusted_mode.flags;
cd13f5ab
ML
8396
8397 mode->hsync = drm_mode_hsync(mode);
8398 mode->vrefresh = drm_mode_vrefresh(mode);
8399 drm_mode_set_name(mode);
babea61d
JB
8400}
8401
84b046f3
DV
8402static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
8403{
8404 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 8405 struct drm_i915_private *dev_priv = to_i915(dev);
84b046f3
DV
8406 uint32_t pipeconf;
8407
9f11a9e4 8408 pipeconf = 0;
84b046f3 8409
b6b5d049
VS
8410 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
8411 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8412 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 8413
6e3c9717 8414 if (intel_crtc->config->double_wide)
cf532bb2 8415 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 8416
ff9ce46e 8417 /* only g4x and later have fancy bpc/dither controls */
9beb5fea
TU
8418 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
8419 IS_CHERRYVIEW(dev_priv)) {
ff9ce46e 8420 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6e3c9717 8421 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
ff9ce46e 8422 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 8423 PIPECONF_DITHER_TYPE_SP;
84b046f3 8424
6e3c9717 8425 switch (intel_crtc->config->pipe_bpp) {
ff9ce46e
DV
8426 case 18:
8427 pipeconf |= PIPECONF_6BPC;
8428 break;
8429 case 24:
8430 pipeconf |= PIPECONF_8BPC;
8431 break;
8432 case 30:
8433 pipeconf |= PIPECONF_10BPC;
8434 break;
8435 default:
8436 /* Case prevented by intel_choose_pipe_bpp_dither. */
8437 BUG();
84b046f3
DV
8438 }
8439 }
8440
8441 if (HAS_PIPE_CXSR(dev)) {
8442 if (intel_crtc->lowfreq_avail) {
8443 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
8444 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
8445 } else {
8446 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
8447 }
8448 }
8449
6e3c9717 8450 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
efc2cfff 8451 if (INTEL_INFO(dev)->gen < 4 ||
2d84d2b3 8452 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
efc2cfff
VS
8453 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
8454 else
8455 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
8456 } else
84b046f3
DV
8457 pipeconf |= PIPECONF_PROGRESSIVE;
8458
920a14b2 8459 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
666a4537 8460 intel_crtc->config->limited_color_range)
9f11a9e4 8461 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 8462
84b046f3
DV
8463 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
8464 POSTING_READ(PIPECONF(intel_crtc->pipe));
8465}
8466
81c97f52
ACO
8467static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
8468 struct intel_crtc_state *crtc_state)
8469{
8470 struct drm_device *dev = crtc->base.dev;
fac5e23e 8471 struct drm_i915_private *dev_priv = to_i915(dev);
1b6f4958 8472 const struct intel_limit *limit;
81c97f52
ACO
8473 int refclk = 48000;
8474
8475 memset(&crtc_state->dpll_hw_state, 0,
8476 sizeof(crtc_state->dpll_hw_state));
8477
2d84d2b3 8478 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
81c97f52
ACO
8479 if (intel_panel_use_ssc(dev_priv)) {
8480 refclk = dev_priv->vbt.lvds_ssc_freq;
8481 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8482 }
8483
8484 limit = &intel_limits_i8xx_lvds;
2d84d2b3 8485 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
81c97f52
ACO
8486 limit = &intel_limits_i8xx_dvo;
8487 } else {
8488 limit = &intel_limits_i8xx_dac;
8489 }
8490
8491 if (!crtc_state->clock_set &&
8492 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8493 refclk, NULL, &crtc_state->dpll)) {
8494 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8495 return -EINVAL;
8496 }
8497
8498 i8xx_compute_dpll(crtc, crtc_state, NULL);
8499
8500 return 0;
8501}
8502
19ec6693
ACO
8503static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
8504 struct intel_crtc_state *crtc_state)
8505{
8506 struct drm_device *dev = crtc->base.dev;
fac5e23e 8507 struct drm_i915_private *dev_priv = to_i915(dev);
1b6f4958 8508 const struct intel_limit *limit;
19ec6693
ACO
8509 int refclk = 96000;
8510
8511 memset(&crtc_state->dpll_hw_state, 0,
8512 sizeof(crtc_state->dpll_hw_state));
8513
2d84d2b3 8514 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
19ec6693
ACO
8515 if (intel_panel_use_ssc(dev_priv)) {
8516 refclk = dev_priv->vbt.lvds_ssc_freq;
8517 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8518 }
8519
8520 if (intel_is_dual_link_lvds(dev))
8521 limit = &intel_limits_g4x_dual_channel_lvds;
8522 else
8523 limit = &intel_limits_g4x_single_channel_lvds;
2d84d2b3
VS
8524 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
8525 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
19ec6693 8526 limit = &intel_limits_g4x_hdmi;
2d84d2b3 8527 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
19ec6693
ACO
8528 limit = &intel_limits_g4x_sdvo;
8529 } else {
8530 /* The option is for other outputs */
8531 limit = &intel_limits_i9xx_sdvo;
8532 }
8533
8534 if (!crtc_state->clock_set &&
8535 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8536 refclk, NULL, &crtc_state->dpll)) {
8537 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8538 return -EINVAL;
8539 }
8540
8541 i9xx_compute_dpll(crtc, crtc_state, NULL);
8542
8543 return 0;
8544}
8545
70e8aa21
ACO
8546static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
8547 struct intel_crtc_state *crtc_state)
8548{
8549 struct drm_device *dev = crtc->base.dev;
fac5e23e 8550 struct drm_i915_private *dev_priv = to_i915(dev);
1b6f4958 8551 const struct intel_limit *limit;
70e8aa21
ACO
8552 int refclk = 96000;
8553
8554 memset(&crtc_state->dpll_hw_state, 0,
8555 sizeof(crtc_state->dpll_hw_state));
8556
2d84d2b3 8557 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
70e8aa21
ACO
8558 if (intel_panel_use_ssc(dev_priv)) {
8559 refclk = dev_priv->vbt.lvds_ssc_freq;
8560 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8561 }
8562
8563 limit = &intel_limits_pineview_lvds;
8564 } else {
8565 limit = &intel_limits_pineview_sdvo;
8566 }
8567
8568 if (!crtc_state->clock_set &&
8569 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8570 refclk, NULL, &crtc_state->dpll)) {
8571 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8572 return -EINVAL;
8573 }
8574
8575 i9xx_compute_dpll(crtc, crtc_state, NULL);
8576
8577 return 0;
8578}
8579
190f68c5
ACO
8580static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
8581 struct intel_crtc_state *crtc_state)
79e53945 8582{
c7653199 8583 struct drm_device *dev = crtc->base.dev;
fac5e23e 8584 struct drm_i915_private *dev_priv = to_i915(dev);
1b6f4958 8585 const struct intel_limit *limit;
81c97f52 8586 int refclk = 96000;
79e53945 8587
dd3cd74a
ACO
8588 memset(&crtc_state->dpll_hw_state, 0,
8589 sizeof(crtc_state->dpll_hw_state));
8590
2d84d2b3 8591 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
70e8aa21
ACO
8592 if (intel_panel_use_ssc(dev_priv)) {
8593 refclk = dev_priv->vbt.lvds_ssc_freq;
8594 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8595 }
43565a06 8596
70e8aa21
ACO
8597 limit = &intel_limits_i9xx_lvds;
8598 } else {
8599 limit = &intel_limits_i9xx_sdvo;
81c97f52 8600 }
79e53945 8601
70e8aa21
ACO
8602 if (!crtc_state->clock_set &&
8603 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8604 refclk, NULL, &crtc_state->dpll)) {
8605 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8606 return -EINVAL;
f47709a9 8607 }
7026d4ac 8608
81c97f52 8609 i9xx_compute_dpll(crtc, crtc_state, NULL);
79e53945 8610
c8f7a0db 8611 return 0;
f564048e
EA
8612}
8613
65b3d6a9
ACO
8614static int chv_crtc_compute_clock(struct intel_crtc *crtc,
8615 struct intel_crtc_state *crtc_state)
8616{
8617 int refclk = 100000;
1b6f4958 8618 const struct intel_limit *limit = &intel_limits_chv;
65b3d6a9
ACO
8619
8620 memset(&crtc_state->dpll_hw_state, 0,
8621 sizeof(crtc_state->dpll_hw_state));
8622
65b3d6a9
ACO
8623 if (!crtc_state->clock_set &&
8624 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8625 refclk, NULL, &crtc_state->dpll)) {
8626 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8627 return -EINVAL;
8628 }
8629
8630 chv_compute_dpll(crtc, crtc_state);
8631
8632 return 0;
8633}
8634
8635static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
8636 struct intel_crtc_state *crtc_state)
8637{
8638 int refclk = 100000;
1b6f4958 8639 const struct intel_limit *limit = &intel_limits_vlv;
65b3d6a9
ACO
8640
8641 memset(&crtc_state->dpll_hw_state, 0,
8642 sizeof(crtc_state->dpll_hw_state));
8643
65b3d6a9
ACO
8644 if (!crtc_state->clock_set &&
8645 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8646 refclk, NULL, &crtc_state->dpll)) {
8647 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8648 return -EINVAL;
8649 }
8650
8651 vlv_compute_dpll(crtc, crtc_state);
8652
8653 return 0;
8654}
8655
2fa2fe9a 8656static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5cec258b 8657 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
8658{
8659 struct drm_device *dev = crtc->base.dev;
fac5e23e 8660 struct drm_i915_private *dev_priv = to_i915(dev);
2fa2fe9a
DV
8661 uint32_t tmp;
8662
50a0bc90
TU
8663 if (INTEL_GEN(dev_priv) <= 3 &&
8664 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
dc9e7dec
VS
8665 return;
8666
2fa2fe9a 8667 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
8668 if (!(tmp & PFIT_ENABLE))
8669 return;
2fa2fe9a 8670
06922821 8671 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
8672 if (INTEL_INFO(dev)->gen < 4) {
8673 if (crtc->pipe != PIPE_B)
8674 return;
2fa2fe9a
DV
8675 } else {
8676 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8677 return;
8678 }
8679
06922821 8680 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a 8681 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
2fa2fe9a
DV
8682}
8683
acbec814 8684static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8685 struct intel_crtc_state *pipe_config)
acbec814
JB
8686{
8687 struct drm_device *dev = crtc->base.dev;
fac5e23e 8688 struct drm_i915_private *dev_priv = to_i915(dev);
acbec814 8689 int pipe = pipe_config->cpu_transcoder;
9e2c8475 8690 struct dpll clock;
acbec814 8691 u32 mdiv;
662c6ecb 8692 int refclk = 100000;
acbec814 8693
b521973b
VS
8694 /* In case of DSI, DPLL will not be used */
8695 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
f573de5a
SK
8696 return;
8697
a580516d 8698 mutex_lock(&dev_priv->sb_lock);
ab3c759a 8699 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
a580516d 8700 mutex_unlock(&dev_priv->sb_lock);
acbec814
JB
8701
8702 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8703 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8704 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8705 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8706 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8707
dccbea3b 8708 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
acbec814
JB
8709}
8710
5724dbd1
DL
8711static void
8712i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8713 struct intel_initial_plane_config *plane_config)
1ad292b5
JB
8714{
8715 struct drm_device *dev = crtc->base.dev;
fac5e23e 8716 struct drm_i915_private *dev_priv = to_i915(dev);
1ad292b5
JB
8717 u32 val, base, offset;
8718 int pipe = crtc->pipe, plane = crtc->plane;
8719 int fourcc, pixel_format;
6761dd31 8720 unsigned int aligned_height;
b113d5ee 8721 struct drm_framebuffer *fb;
1b842c89 8722 struct intel_framebuffer *intel_fb;
1ad292b5 8723
42a7b088
DL
8724 val = I915_READ(DSPCNTR(plane));
8725 if (!(val & DISPLAY_PLANE_ENABLE))
8726 return;
8727
d9806c9f 8728 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 8729 if (!intel_fb) {
1ad292b5
JB
8730 DRM_DEBUG_KMS("failed to alloc fb\n");
8731 return;
8732 }
8733
1b842c89
DL
8734 fb = &intel_fb->base;
8735
18c5247e
DV
8736 if (INTEL_INFO(dev)->gen >= 4) {
8737 if (val & DISPPLANE_TILED) {
49af449b 8738 plane_config->tiling = I915_TILING_X;
18c5247e
DV
8739 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8740 }
8741 }
1ad292b5
JB
8742
8743 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 8744 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
8745 fb->pixel_format = fourcc;
8746 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
1ad292b5
JB
8747
8748 if (INTEL_INFO(dev)->gen >= 4) {
49af449b 8749 if (plane_config->tiling)
1ad292b5
JB
8750 offset = I915_READ(DSPTILEOFF(plane));
8751 else
8752 offset = I915_READ(DSPLINOFF(plane));
8753 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8754 } else {
8755 base = I915_READ(DSPADDR(plane));
8756 }
8757 plane_config->base = base;
8758
8759 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
8760 fb->width = ((val >> 16) & 0xfff) + 1;
8761 fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
8762
8763 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 8764 fb->pitches[0] = val & 0xffffffc0;
1ad292b5 8765
b113d5ee 8766 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
8767 fb->pixel_format,
8768 fb->modifier[0]);
1ad292b5 8769
f37b5c2b 8770 plane_config->size = fb->pitches[0] * aligned_height;
1ad292b5 8771
2844a921
DL
8772 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8773 pipe_name(pipe), plane, fb->width, fb->height,
8774 fb->bits_per_pixel, base, fb->pitches[0],
8775 plane_config->size);
1ad292b5 8776
2d14030b 8777 plane_config->fb = intel_fb;
1ad292b5
JB
8778}
8779
70b23a98 8780static void chv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8781 struct intel_crtc_state *pipe_config)
70b23a98
VS
8782{
8783 struct drm_device *dev = crtc->base.dev;
fac5e23e 8784 struct drm_i915_private *dev_priv = to_i915(dev);
70b23a98
VS
8785 int pipe = pipe_config->cpu_transcoder;
8786 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9e2c8475 8787 struct dpll clock;
0d7b6b11 8788 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
70b23a98
VS
8789 int refclk = 100000;
8790
b521973b
VS
8791 /* In case of DSI, DPLL will not be used */
8792 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8793 return;
8794
a580516d 8795 mutex_lock(&dev_priv->sb_lock);
70b23a98
VS
8796 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8797 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8798 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8799 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
0d7b6b11 8800 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
a580516d 8801 mutex_unlock(&dev_priv->sb_lock);
70b23a98
VS
8802
8803 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
0d7b6b11
ID
8804 clock.m2 = (pll_dw0 & 0xff) << 22;
8805 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8806 clock.m2 |= pll_dw2 & 0x3fffff;
70b23a98
VS
8807 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8808 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8809 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8810
dccbea3b 8811 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
70b23a98
VS
8812}
8813
0e8ffe1b 8814static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8815 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
8816{
8817 struct drm_device *dev = crtc->base.dev;
fac5e23e 8818 struct drm_i915_private *dev_priv = to_i915(dev);
1729050e 8819 enum intel_display_power_domain power_domain;
0e8ffe1b 8820 uint32_t tmp;
1729050e 8821 bool ret;
0e8ffe1b 8822
1729050e
ID
8823 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8824 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
b5482bd0
ID
8825 return false;
8826
e143a21c 8827 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8106ddbd 8828 pipe_config->shared_dpll = NULL;
eccb140b 8829
1729050e
ID
8830 ret = false;
8831
0e8ffe1b
DV
8832 tmp = I915_READ(PIPECONF(crtc->pipe));
8833 if (!(tmp & PIPECONF_ENABLE))
1729050e 8834 goto out;
0e8ffe1b 8835
9beb5fea
TU
8836 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
8837 IS_CHERRYVIEW(dev_priv)) {
42571aef
VS
8838 switch (tmp & PIPECONF_BPC_MASK) {
8839 case PIPECONF_6BPC:
8840 pipe_config->pipe_bpp = 18;
8841 break;
8842 case PIPECONF_8BPC:
8843 pipe_config->pipe_bpp = 24;
8844 break;
8845 case PIPECONF_10BPC:
8846 pipe_config->pipe_bpp = 30;
8847 break;
8848 default:
8849 break;
8850 }
8851 }
8852
920a14b2 8853 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
666a4537 8854 (tmp & PIPECONF_COLOR_RANGE_SELECT))
b5a9fa09
DV
8855 pipe_config->limited_color_range = true;
8856
282740f7
VS
8857 if (INTEL_INFO(dev)->gen < 4)
8858 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8859
1bd1bd80 8860 intel_get_pipe_timings(crtc, pipe_config);
bc58be60 8861 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 8862
2fa2fe9a
DV
8863 i9xx_get_pfit_config(crtc, pipe_config);
8864
6c49f241 8865 if (INTEL_INFO(dev)->gen >= 4) {
c231775c 8866 /* No way to read it out on pipes B and C */
920a14b2 8867 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
c231775c
VS
8868 tmp = dev_priv->chv_dpll_md[crtc->pipe];
8869 else
8870 tmp = I915_READ(DPLL_MD(crtc->pipe));
6c49f241
DV
8871 pipe_config->pixel_multiplier =
8872 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8873 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 8874 pipe_config->dpll_hw_state.dpll_md = tmp;
50a0bc90
TU
8875 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
8876 IS_G33(dev_priv)) {
6c49f241
DV
8877 tmp = I915_READ(DPLL(crtc->pipe));
8878 pipe_config->pixel_multiplier =
8879 ((tmp & SDVO_MULTIPLIER_MASK)
8880 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8881 } else {
8882 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8883 * port and will be fixed up in the encoder->get_config
8884 * function. */
8885 pipe_config->pixel_multiplier = 1;
8886 }
8bcc2795 8887 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
920a14b2 8888 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
1c4e0274
VS
8889 /*
8890 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8891 * on 830. Filter it out here so that we don't
8892 * report errors due to that.
8893 */
50a0bc90 8894 if (IS_I830(dev_priv))
1c4e0274
VS
8895 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8896
8bcc2795
DV
8897 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8898 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
8899 } else {
8900 /* Mask out read-only status bits. */
8901 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8902 DPLL_PORTC_READY_MASK |
8903 DPLL_PORTB_READY_MASK);
8bcc2795 8904 }
6c49f241 8905
920a14b2 8906 if (IS_CHERRYVIEW(dev_priv))
70b23a98 8907 chv_crtc_clock_get(crtc, pipe_config);
11a914c2 8908 else if (IS_VALLEYVIEW(dev_priv))
acbec814
JB
8909 vlv_crtc_clock_get(crtc, pipe_config);
8910 else
8911 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 8912
0f64614d
VS
8913 /*
8914 * Normally the dotclock is filled in by the encoder .get_config()
8915 * but in case the pipe is enabled w/o any ports we need a sane
8916 * default.
8917 */
8918 pipe_config->base.adjusted_mode.crtc_clock =
8919 pipe_config->port_clock / pipe_config->pixel_multiplier;
8920
1729050e
ID
8921 ret = true;
8922
8923out:
8924 intel_display_power_put(dev_priv, power_domain);
8925
8926 return ret;
0e8ffe1b
DV
8927}
8928
dde86e2d 8929static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67 8930{
fac5e23e 8931 struct drm_i915_private *dev_priv = to_i915(dev);
13d83a67 8932 struct intel_encoder *encoder;
1c1a24d2 8933 int i;
74cfd7ac 8934 u32 val, final;
13d83a67 8935 bool has_lvds = false;
199e5d79 8936 bool has_cpu_edp = false;
199e5d79 8937 bool has_panel = false;
99eb6a01
KP
8938 bool has_ck505 = false;
8939 bool can_ssc = false;
1c1a24d2 8940 bool using_ssc_source = false;
13d83a67
JB
8941
8942 /* We need to take the global config into account */
b2784e15 8943 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
8944 switch (encoder->type) {
8945 case INTEL_OUTPUT_LVDS:
8946 has_panel = true;
8947 has_lvds = true;
8948 break;
8949 case INTEL_OUTPUT_EDP:
8950 has_panel = true;
2de6905f 8951 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
8952 has_cpu_edp = true;
8953 break;
6847d71b
PZ
8954 default:
8955 break;
13d83a67
JB
8956 }
8957 }
8958
6e266956 8959 if (HAS_PCH_IBX(dev_priv)) {
41aa3448 8960 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
8961 can_ssc = has_ck505;
8962 } else {
8963 has_ck505 = false;
8964 can_ssc = true;
8965 }
8966
1c1a24d2
L
8967 /* Check if any DPLLs are using the SSC source */
8968 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8969 u32 temp = I915_READ(PCH_DPLL(i));
8970
8971 if (!(temp & DPLL_VCO_ENABLE))
8972 continue;
8973
8974 if ((temp & PLL_REF_INPUT_MASK) ==
8975 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
8976 using_ssc_source = true;
8977 break;
8978 }
8979 }
8980
8981 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
8982 has_panel, has_lvds, has_ck505, using_ssc_source);
13d83a67
JB
8983
8984 /* Ironlake: try to setup display ref clock before DPLL
8985 * enabling. This is only under driver's control after
8986 * PCH B stepping, previous chipset stepping should be
8987 * ignoring this setting.
8988 */
74cfd7ac
CW
8989 val = I915_READ(PCH_DREF_CONTROL);
8990
8991 /* As we must carefully and slowly disable/enable each source in turn,
8992 * compute the final state we want first and check if we need to
8993 * make any changes at all.
8994 */
8995 final = val;
8996 final &= ~DREF_NONSPREAD_SOURCE_MASK;
8997 if (has_ck505)
8998 final |= DREF_NONSPREAD_CK505_ENABLE;
8999 else
9000 final |= DREF_NONSPREAD_SOURCE_ENABLE;
9001
8c07eb68 9002 final &= ~DREF_SSC_SOURCE_MASK;
74cfd7ac 9003 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8c07eb68 9004 final &= ~DREF_SSC1_ENABLE;
74cfd7ac
CW
9005
9006 if (has_panel) {
9007 final |= DREF_SSC_SOURCE_ENABLE;
9008
9009 if (intel_panel_use_ssc(dev_priv) && can_ssc)
9010 final |= DREF_SSC1_ENABLE;
9011
9012 if (has_cpu_edp) {
9013 if (intel_panel_use_ssc(dev_priv) && can_ssc)
9014 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
9015 else
9016 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
9017 } else
9018 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
1c1a24d2
L
9019 } else if (using_ssc_source) {
9020 final |= DREF_SSC_SOURCE_ENABLE;
9021 final |= DREF_SSC1_ENABLE;
74cfd7ac
CW
9022 }
9023
9024 if (final == val)
9025 return;
9026
13d83a67 9027 /* Always enable nonspread source */
74cfd7ac 9028 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 9029
99eb6a01 9030 if (has_ck505)
74cfd7ac 9031 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 9032 else
74cfd7ac 9033 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 9034
199e5d79 9035 if (has_panel) {
74cfd7ac
CW
9036 val &= ~DREF_SSC_SOURCE_MASK;
9037 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 9038
199e5d79 9039 /* SSC must be turned on before enabling the CPU output */
99eb6a01 9040 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 9041 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 9042 val |= DREF_SSC1_ENABLE;
e77166b5 9043 } else
74cfd7ac 9044 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
9045
9046 /* Get SSC going before enabling the outputs */
74cfd7ac 9047 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
9048 POSTING_READ(PCH_DREF_CONTROL);
9049 udelay(200);
9050
74cfd7ac 9051 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
9052
9053 /* Enable CPU source on CPU attached eDP */
199e5d79 9054 if (has_cpu_edp) {
99eb6a01 9055 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 9056 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 9057 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 9058 } else
74cfd7ac 9059 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 9060 } else
74cfd7ac 9061 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 9062
74cfd7ac 9063 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
9064 POSTING_READ(PCH_DREF_CONTROL);
9065 udelay(200);
9066 } else {
1c1a24d2 9067 DRM_DEBUG_KMS("Disabling CPU source output\n");
199e5d79 9068
74cfd7ac 9069 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
9070
9071 /* Turn off CPU output */
74cfd7ac 9072 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 9073
74cfd7ac 9074 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
9075 POSTING_READ(PCH_DREF_CONTROL);
9076 udelay(200);
9077
1c1a24d2
L
9078 if (!using_ssc_source) {
9079 DRM_DEBUG_KMS("Disabling SSC source\n");
199e5d79 9080
1c1a24d2
L
9081 /* Turn off the SSC source */
9082 val &= ~DREF_SSC_SOURCE_MASK;
9083 val |= DREF_SSC_SOURCE_DISABLE;
f165d283 9084
1c1a24d2
L
9085 /* Turn off SSC1 */
9086 val &= ~DREF_SSC1_ENABLE;
9087
9088 I915_WRITE(PCH_DREF_CONTROL, val);
9089 POSTING_READ(PCH_DREF_CONTROL);
9090 udelay(200);
9091 }
13d83a67 9092 }
74cfd7ac
CW
9093
9094 BUG_ON(val != final);
13d83a67
JB
9095}
9096
f31f2d55 9097static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 9098{
f31f2d55 9099 uint32_t tmp;
dde86e2d 9100
0ff066a9
PZ
9101 tmp = I915_READ(SOUTH_CHICKEN2);
9102 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
9103 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 9104
cf3598c2
ID
9105 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
9106 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
0ff066a9 9107 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 9108
0ff066a9
PZ
9109 tmp = I915_READ(SOUTH_CHICKEN2);
9110 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
9111 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 9112
cf3598c2
ID
9113 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
9114 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
0ff066a9 9115 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
9116}
9117
9118/* WaMPhyProgramming:hsw */
9119static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
9120{
9121 uint32_t tmp;
dde86e2d
PZ
9122
9123 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
9124 tmp &= ~(0xFF << 24);
9125 tmp |= (0x12 << 24);
9126 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
9127
dde86e2d
PZ
9128 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
9129 tmp |= (1 << 11);
9130 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
9131
9132 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
9133 tmp |= (1 << 11);
9134 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
9135
dde86e2d
PZ
9136 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
9137 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
9138 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
9139
9140 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
9141 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
9142 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
9143
0ff066a9
PZ
9144 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
9145 tmp &= ~(7 << 13);
9146 tmp |= (5 << 13);
9147 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 9148
0ff066a9
PZ
9149 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
9150 tmp &= ~(7 << 13);
9151 tmp |= (5 << 13);
9152 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
9153
9154 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
9155 tmp &= ~0xFF;
9156 tmp |= 0x1C;
9157 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
9158
9159 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
9160 tmp &= ~0xFF;
9161 tmp |= 0x1C;
9162 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
9163
9164 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
9165 tmp &= ~(0xFF << 16);
9166 tmp |= (0x1C << 16);
9167 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
9168
9169 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
9170 tmp &= ~(0xFF << 16);
9171 tmp |= (0x1C << 16);
9172 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
9173
0ff066a9
PZ
9174 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
9175 tmp |= (1 << 27);
9176 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 9177
0ff066a9
PZ
9178 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
9179 tmp |= (1 << 27);
9180 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 9181
0ff066a9
PZ
9182 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
9183 tmp &= ~(0xF << 28);
9184 tmp |= (4 << 28);
9185 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 9186
0ff066a9
PZ
9187 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
9188 tmp &= ~(0xF << 28);
9189 tmp |= (4 << 28);
9190 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
9191}
9192
2fa86a1f
PZ
9193/* Implements 3 different sequences from BSpec chapter "Display iCLK
9194 * Programming" based on the parameters passed:
9195 * - Sequence to enable CLKOUT_DP
9196 * - Sequence to enable CLKOUT_DP without spread
9197 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
9198 */
9199static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
9200 bool with_fdi)
f31f2d55 9201{
fac5e23e 9202 struct drm_i915_private *dev_priv = to_i915(dev);
2fa86a1f
PZ
9203 uint32_t reg, tmp;
9204
9205 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
9206 with_spread = true;
4f8036a2
TU
9207 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
9208 with_fdi, "LP PCH doesn't have FDI\n"))
2fa86a1f 9209 with_fdi = false;
f31f2d55 9210
a580516d 9211 mutex_lock(&dev_priv->sb_lock);
f31f2d55
PZ
9212
9213 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9214 tmp &= ~SBI_SSCCTL_DISABLE;
9215 tmp |= SBI_SSCCTL_PATHALT;
9216 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9217
9218 udelay(24);
9219
2fa86a1f
PZ
9220 if (with_spread) {
9221 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9222 tmp &= ~SBI_SSCCTL_PATHALT;
9223 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 9224
2fa86a1f
PZ
9225 if (with_fdi) {
9226 lpt_reset_fdi_mphy(dev_priv);
9227 lpt_program_fdi_mphy(dev_priv);
9228 }
9229 }
dde86e2d 9230
4f8036a2 9231 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
2fa86a1f
PZ
9232 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
9233 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
9234 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246 9235
a580516d 9236 mutex_unlock(&dev_priv->sb_lock);
dde86e2d
PZ
9237}
9238
47701c3b
PZ
9239/* Sequence to disable CLKOUT_DP */
9240static void lpt_disable_clkout_dp(struct drm_device *dev)
9241{
fac5e23e 9242 struct drm_i915_private *dev_priv = to_i915(dev);
47701c3b
PZ
9243 uint32_t reg, tmp;
9244
a580516d 9245 mutex_lock(&dev_priv->sb_lock);
47701c3b 9246
4f8036a2 9247 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
47701c3b
PZ
9248 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
9249 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
9250 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
9251
9252 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9253 if (!(tmp & SBI_SSCCTL_DISABLE)) {
9254 if (!(tmp & SBI_SSCCTL_PATHALT)) {
9255 tmp |= SBI_SSCCTL_PATHALT;
9256 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9257 udelay(32);
9258 }
9259 tmp |= SBI_SSCCTL_DISABLE;
9260 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9261 }
9262
a580516d 9263 mutex_unlock(&dev_priv->sb_lock);
47701c3b
PZ
9264}
9265
f7be2c21
VS
9266#define BEND_IDX(steps) ((50 + (steps)) / 5)
9267
9268static const uint16_t sscdivintphase[] = {
9269 [BEND_IDX( 50)] = 0x3B23,
9270 [BEND_IDX( 45)] = 0x3B23,
9271 [BEND_IDX( 40)] = 0x3C23,
9272 [BEND_IDX( 35)] = 0x3C23,
9273 [BEND_IDX( 30)] = 0x3D23,
9274 [BEND_IDX( 25)] = 0x3D23,
9275 [BEND_IDX( 20)] = 0x3E23,
9276 [BEND_IDX( 15)] = 0x3E23,
9277 [BEND_IDX( 10)] = 0x3F23,
9278 [BEND_IDX( 5)] = 0x3F23,
9279 [BEND_IDX( 0)] = 0x0025,
9280 [BEND_IDX( -5)] = 0x0025,
9281 [BEND_IDX(-10)] = 0x0125,
9282 [BEND_IDX(-15)] = 0x0125,
9283 [BEND_IDX(-20)] = 0x0225,
9284 [BEND_IDX(-25)] = 0x0225,
9285 [BEND_IDX(-30)] = 0x0325,
9286 [BEND_IDX(-35)] = 0x0325,
9287 [BEND_IDX(-40)] = 0x0425,
9288 [BEND_IDX(-45)] = 0x0425,
9289 [BEND_IDX(-50)] = 0x0525,
9290};
9291
9292/*
9293 * Bend CLKOUT_DP
9294 * steps -50 to 50 inclusive, in steps of 5
9295 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
9296 * change in clock period = -(steps / 10) * 5.787 ps
9297 */
9298static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
9299{
9300 uint32_t tmp;
9301 int idx = BEND_IDX(steps);
9302
9303 if (WARN_ON(steps % 5 != 0))
9304 return;
9305
9306 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
9307 return;
9308
9309 mutex_lock(&dev_priv->sb_lock);
9310
9311 if (steps % 10 != 0)
9312 tmp = 0xAAAAAAAB;
9313 else
9314 tmp = 0x00000000;
9315 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
9316
9317 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
9318 tmp &= 0xffff0000;
9319 tmp |= sscdivintphase[idx];
9320 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
9321
9322 mutex_unlock(&dev_priv->sb_lock);
9323}
9324
9325#undef BEND_IDX
9326
bf8fa3d3
PZ
9327static void lpt_init_pch_refclk(struct drm_device *dev)
9328{
bf8fa3d3
PZ
9329 struct intel_encoder *encoder;
9330 bool has_vga = false;
9331
b2784e15 9332 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
9333 switch (encoder->type) {
9334 case INTEL_OUTPUT_ANALOG:
9335 has_vga = true;
9336 break;
6847d71b
PZ
9337 default:
9338 break;
bf8fa3d3
PZ
9339 }
9340 }
9341
f7be2c21
VS
9342 if (has_vga) {
9343 lpt_bend_clkout_dp(to_i915(dev), 0);
47701c3b 9344 lpt_enable_clkout_dp(dev, true, true);
f7be2c21 9345 } else {
47701c3b 9346 lpt_disable_clkout_dp(dev);
f7be2c21 9347 }
bf8fa3d3
PZ
9348}
9349
dde86e2d
PZ
9350/*
9351 * Initialize reference clocks when the driver loads
9352 */
9353void intel_init_pch_refclk(struct drm_device *dev)
9354{
6e266956
TU
9355 struct drm_i915_private *dev_priv = to_i915(dev);
9356
9357 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
dde86e2d 9358 ironlake_init_pch_refclk(dev);
6e266956 9359 else if (HAS_PCH_LPT(dev_priv))
dde86e2d
PZ
9360 lpt_init_pch_refclk(dev);
9361}
9362
6ff93609 9363static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 9364{
fac5e23e 9365 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
79e53945
JB
9366 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9367 int pipe = intel_crtc->pipe;
c8203565
PZ
9368 uint32_t val;
9369
78114071 9370 val = 0;
c8203565 9371
6e3c9717 9372 switch (intel_crtc->config->pipe_bpp) {
c8203565 9373 case 18:
dfd07d72 9374 val |= PIPECONF_6BPC;
c8203565
PZ
9375 break;
9376 case 24:
dfd07d72 9377 val |= PIPECONF_8BPC;
c8203565
PZ
9378 break;
9379 case 30:
dfd07d72 9380 val |= PIPECONF_10BPC;
c8203565
PZ
9381 break;
9382 case 36:
dfd07d72 9383 val |= PIPECONF_12BPC;
c8203565
PZ
9384 break;
9385 default:
cc769b62
PZ
9386 /* Case prevented by intel_choose_pipe_bpp_dither. */
9387 BUG();
c8203565
PZ
9388 }
9389
6e3c9717 9390 if (intel_crtc->config->dither)
c8203565
PZ
9391 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
9392
6e3c9717 9393 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
9394 val |= PIPECONF_INTERLACED_ILK;
9395 else
9396 val |= PIPECONF_PROGRESSIVE;
9397
6e3c9717 9398 if (intel_crtc->config->limited_color_range)
3685a8f3 9399 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 9400
c8203565
PZ
9401 I915_WRITE(PIPECONF(pipe), val);
9402 POSTING_READ(PIPECONF(pipe));
9403}
9404
6ff93609 9405static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 9406{
fac5e23e 9407 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
ee2b0b38 9408 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 9409 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
391bf048 9410 u32 val = 0;
ee2b0b38 9411
391bf048 9412 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
ee2b0b38
PZ
9413 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
9414
6e3c9717 9415 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
9416 val |= PIPECONF_INTERLACED_ILK;
9417 else
9418 val |= PIPECONF_PROGRESSIVE;
9419
702e7a56
PZ
9420 I915_WRITE(PIPECONF(cpu_transcoder), val);
9421 POSTING_READ(PIPECONF(cpu_transcoder));
391bf048
JN
9422}
9423
391bf048
JN
9424static void haswell_set_pipemisc(struct drm_crtc *crtc)
9425{
fac5e23e 9426 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
391bf048 9427 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 9428
391bf048
JN
9429 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
9430 u32 val = 0;
756f85cf 9431
6e3c9717 9432 switch (intel_crtc->config->pipe_bpp) {
756f85cf
PZ
9433 case 18:
9434 val |= PIPEMISC_DITHER_6_BPC;
9435 break;
9436 case 24:
9437 val |= PIPEMISC_DITHER_8_BPC;
9438 break;
9439 case 30:
9440 val |= PIPEMISC_DITHER_10_BPC;
9441 break;
9442 case 36:
9443 val |= PIPEMISC_DITHER_12_BPC;
9444 break;
9445 default:
9446 /* Case prevented by pipe_config_set_bpp. */
9447 BUG();
9448 }
9449
6e3c9717 9450 if (intel_crtc->config->dither)
756f85cf
PZ
9451 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
9452
391bf048 9453 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
756f85cf 9454 }
ee2b0b38
PZ
9455}
9456
d4b1931c
PZ
9457int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
9458{
9459 /*
9460 * Account for spread spectrum to avoid
9461 * oversubscribing the link. Max center spread
9462 * is 2.5%; use 5% for safety's sake.
9463 */
9464 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 9465 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
9466}
9467
7429e9d4 9468static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 9469{
7429e9d4 9470 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
9471}
9472
b75ca6f6
ACO
9473static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
9474 struct intel_crtc_state *crtc_state,
9e2c8475 9475 struct dpll *reduced_clock)
79e53945 9476{
de13a2e3 9477 struct drm_crtc *crtc = &intel_crtc->base;
79e53945 9478 struct drm_device *dev = crtc->dev;
fac5e23e 9479 struct drm_i915_private *dev_priv = to_i915(dev);
b75ca6f6 9480 u32 dpll, fp, fp2;
3d6e9ee0 9481 int factor;
79e53945 9482
c1858123 9483 /* Enable autotuning of the PLL clock (if permissible) */
8febb297 9484 factor = 21;
3d6e9ee0 9485 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
8febb297 9486 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 9487 dev_priv->vbt.lvds_ssc_freq == 100000) ||
6e266956 9488 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
8febb297 9489 factor = 25;
190f68c5 9490 } else if (crtc_state->sdvo_tv_clock)
8febb297 9491 factor = 20;
c1858123 9492
b75ca6f6
ACO
9493 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
9494
190f68c5 9495 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
b75ca6f6
ACO
9496 fp |= FP_CB_TUNE;
9497
9498 if (reduced_clock) {
9499 fp2 = i9xx_dpll_compute_fp(reduced_clock);
2c07245f 9500
b75ca6f6
ACO
9501 if (reduced_clock->m < factor * reduced_clock->n)
9502 fp2 |= FP_CB_TUNE;
9503 } else {
9504 fp2 = fp;
9505 }
9a7c7890 9506
5eddb70b 9507 dpll = 0;
2c07245f 9508
3d6e9ee0 9509 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
a07d6787
EA
9510 dpll |= DPLLB_MODE_LVDS;
9511 else
9512 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 9513
190f68c5 9514 dpll |= (crtc_state->pixel_multiplier - 1)
ef1b460d 9515 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f 9516
3d6e9ee0
VS
9517 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
9518 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
4a33e48d 9519 dpll |= DPLL_SDVO_HIGH_SPEED;
3d6e9ee0 9520
37a5650b 9521 if (intel_crtc_has_dp_encoder(crtc_state))
4a33e48d 9522 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 9523
7d7f8633
VS
9524 /*
9525 * The high speed IO clock is only really required for
9526 * SDVO/HDMI/DP, but we also enable it for CRT to make it
9527 * possible to share the DPLL between CRT and HDMI. Enabling
9528 * the clock needlessly does no real harm, except use up a
9529 * bit of power potentially.
9530 *
9531 * We'll limit this to IVB with 3 pipes, since it has only two
9532 * DPLLs and so DPLL sharing is the only way to get three pipes
9533 * driving PCH ports at the same time. On SNB we could do this,
9534 * and potentially avoid enabling the second DPLL, but it's not
9535 * clear if it''s a win or loss power wise. No point in doing
9536 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
9537 */
9538 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
9539 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
9540 dpll |= DPLL_SDVO_HIGH_SPEED;
9541
a07d6787 9542 /* compute bitmask from p1 value */
190f68c5 9543 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 9544 /* also FPA1 */
190f68c5 9545 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 9546
190f68c5 9547 switch (crtc_state->dpll.p2) {
a07d6787
EA
9548 case 5:
9549 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
9550 break;
9551 case 7:
9552 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
9553 break;
9554 case 10:
9555 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
9556 break;
9557 case 14:
9558 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
9559 break;
79e53945
JB
9560 }
9561
3d6e9ee0
VS
9562 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
9563 intel_panel_use_ssc(dev_priv))
43565a06 9564 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
9565 else
9566 dpll |= PLL_REF_INPUT_DREFCLK;
9567
b75ca6f6
ACO
9568 dpll |= DPLL_VCO_ENABLE;
9569
9570 crtc_state->dpll_hw_state.dpll = dpll;
9571 crtc_state->dpll_hw_state.fp0 = fp;
9572 crtc_state->dpll_hw_state.fp1 = fp2;
de13a2e3
PZ
9573}
9574
190f68c5
ACO
9575static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9576 struct intel_crtc_state *crtc_state)
de13a2e3 9577{
997c030c 9578 struct drm_device *dev = crtc->base.dev;
fac5e23e 9579 struct drm_i915_private *dev_priv = to_i915(dev);
9e2c8475 9580 struct dpll reduced_clock;
7ed9f894 9581 bool has_reduced_clock = false;
e2b78267 9582 struct intel_shared_dpll *pll;
1b6f4958 9583 const struct intel_limit *limit;
997c030c 9584 int refclk = 120000;
de13a2e3 9585
dd3cd74a
ACO
9586 memset(&crtc_state->dpll_hw_state, 0,
9587 sizeof(crtc_state->dpll_hw_state));
9588
ded220e2
ACO
9589 crtc->lowfreq_avail = false;
9590
9591 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
9592 if (!crtc_state->has_pch_encoder)
9593 return 0;
79e53945 9594
2d84d2b3 9595 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
997c030c
ACO
9596 if (intel_panel_use_ssc(dev_priv)) {
9597 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
9598 dev_priv->vbt.lvds_ssc_freq);
9599 refclk = dev_priv->vbt.lvds_ssc_freq;
9600 }
9601
9602 if (intel_is_dual_link_lvds(dev)) {
9603 if (refclk == 100000)
9604 limit = &intel_limits_ironlake_dual_lvds_100m;
9605 else
9606 limit = &intel_limits_ironlake_dual_lvds;
9607 } else {
9608 if (refclk == 100000)
9609 limit = &intel_limits_ironlake_single_lvds_100m;
9610 else
9611 limit = &intel_limits_ironlake_single_lvds;
9612 }
9613 } else {
9614 limit = &intel_limits_ironlake_dac;
9615 }
9616
364ee29d 9617 if (!crtc_state->clock_set &&
997c030c
ACO
9618 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
9619 refclk, NULL, &crtc_state->dpll)) {
364ee29d
ACO
9620 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9621 return -EINVAL;
f47709a9 9622 }
79e53945 9623
b75ca6f6
ACO
9624 ironlake_compute_dpll(crtc, crtc_state,
9625 has_reduced_clock ? &reduced_clock : NULL);
66e985c0 9626
ded220e2
ACO
9627 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
9628 if (pll == NULL) {
9629 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
9630 pipe_name(crtc->pipe));
9631 return -EINVAL;
3fb37703 9632 }
79e53945 9633
2d84d2b3 9634 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ded220e2 9635 has_reduced_clock)
c7653199 9636 crtc->lowfreq_avail = true;
e2b78267 9637
c8f7a0db 9638 return 0;
79e53945
JB
9639}
9640
eb14cb74
VS
9641static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9642 struct intel_link_m_n *m_n)
9643{
9644 struct drm_device *dev = crtc->base.dev;
fac5e23e 9645 struct drm_i915_private *dev_priv = to_i915(dev);
eb14cb74
VS
9646 enum pipe pipe = crtc->pipe;
9647
9648 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9649 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9650 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9651 & ~TU_SIZE_MASK;
9652 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9653 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9654 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9655}
9656
9657static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9658 enum transcoder transcoder,
b95af8be
VK
9659 struct intel_link_m_n *m_n,
9660 struct intel_link_m_n *m2_n2)
72419203
DV
9661{
9662 struct drm_device *dev = crtc->base.dev;
fac5e23e 9663 struct drm_i915_private *dev_priv = to_i915(dev);
eb14cb74 9664 enum pipe pipe = crtc->pipe;
72419203 9665
eb14cb74
VS
9666 if (INTEL_INFO(dev)->gen >= 5) {
9667 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9668 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9669 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9670 & ~TU_SIZE_MASK;
9671 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9672 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9673 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
9674 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9675 * gen < 8) and if DRRS is supported (to make sure the
9676 * registers are not unnecessarily read).
9677 */
9678 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
6e3c9717 9679 crtc->config->has_drrs) {
b95af8be
VK
9680 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9681 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9682 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9683 & ~TU_SIZE_MASK;
9684 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9685 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9686 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9687 }
eb14cb74
VS
9688 } else {
9689 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9690 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9691 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9692 & ~TU_SIZE_MASK;
9693 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9694 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9695 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9696 }
9697}
9698
9699void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 9700 struct intel_crtc_state *pipe_config)
eb14cb74 9701{
681a8504 9702 if (pipe_config->has_pch_encoder)
eb14cb74
VS
9703 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9704 else
9705 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
9706 &pipe_config->dp_m_n,
9707 &pipe_config->dp_m2_n2);
eb14cb74 9708}
72419203 9709
eb14cb74 9710static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5cec258b 9711 struct intel_crtc_state *pipe_config)
eb14cb74
VS
9712{
9713 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 9714 &pipe_config->fdi_m_n, NULL);
72419203
DV
9715}
9716
bd2e244f 9717static void skylake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9718 struct intel_crtc_state *pipe_config)
bd2e244f
JB
9719{
9720 struct drm_device *dev = crtc->base.dev;
fac5e23e 9721 struct drm_i915_private *dev_priv = to_i915(dev);
a1b2278e
CK
9722 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9723 uint32_t ps_ctrl = 0;
9724 int id = -1;
9725 int i;
bd2e244f 9726
a1b2278e
CK
9727 /* find scaler attached to this pipe */
9728 for (i = 0; i < crtc->num_scalers; i++) {
9729 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9730 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9731 id = i;
9732 pipe_config->pch_pfit.enabled = true;
9733 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9734 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9735 break;
9736 }
9737 }
bd2e244f 9738
a1b2278e
CK
9739 scaler_state->scaler_id = id;
9740 if (id >= 0) {
9741 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9742 } else {
9743 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
bd2e244f
JB
9744 }
9745}
9746
5724dbd1
DL
9747static void
9748skylake_get_initial_plane_config(struct intel_crtc *crtc,
9749 struct intel_initial_plane_config *plane_config)
bc8d7dff
DL
9750{
9751 struct drm_device *dev = crtc->base.dev;
fac5e23e 9752 struct drm_i915_private *dev_priv = to_i915(dev);
40f46283 9753 u32 val, base, offset, stride_mult, tiling;
bc8d7dff
DL
9754 int pipe = crtc->pipe;
9755 int fourcc, pixel_format;
6761dd31 9756 unsigned int aligned_height;
bc8d7dff 9757 struct drm_framebuffer *fb;
1b842c89 9758 struct intel_framebuffer *intel_fb;
bc8d7dff 9759
d9806c9f 9760 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9761 if (!intel_fb) {
bc8d7dff
DL
9762 DRM_DEBUG_KMS("failed to alloc fb\n");
9763 return;
9764 }
9765
1b842c89
DL
9766 fb = &intel_fb->base;
9767
bc8d7dff 9768 val = I915_READ(PLANE_CTL(pipe, 0));
42a7b088
DL
9769 if (!(val & PLANE_CTL_ENABLE))
9770 goto error;
9771
bc8d7dff
DL
9772 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9773 fourcc = skl_format_to_fourcc(pixel_format,
9774 val & PLANE_CTL_ORDER_RGBX,
9775 val & PLANE_CTL_ALPHA_MASK);
9776 fb->pixel_format = fourcc;
9777 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9778
40f46283
DL
9779 tiling = val & PLANE_CTL_TILED_MASK;
9780 switch (tiling) {
9781 case PLANE_CTL_TILED_LINEAR:
9782 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9783 break;
9784 case PLANE_CTL_TILED_X:
9785 plane_config->tiling = I915_TILING_X;
9786 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9787 break;
9788 case PLANE_CTL_TILED_Y:
9789 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9790 break;
9791 case PLANE_CTL_TILED_YF:
9792 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9793 break;
9794 default:
9795 MISSING_CASE(tiling);
9796 goto error;
9797 }
9798
bc8d7dff
DL
9799 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9800 plane_config->base = base;
9801
9802 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9803
9804 val = I915_READ(PLANE_SIZE(pipe, 0));
9805 fb->height = ((val >> 16) & 0xfff) + 1;
9806 fb->width = ((val >> 0) & 0x1fff) + 1;
9807
9808 val = I915_READ(PLANE_STRIDE(pipe, 0));
7b49f948 9809 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
40f46283 9810 fb->pixel_format);
bc8d7dff
DL
9811 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9812
9813 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9814 fb->pixel_format,
9815 fb->modifier[0]);
bc8d7dff 9816
f37b5c2b 9817 plane_config->size = fb->pitches[0] * aligned_height;
bc8d7dff
DL
9818
9819 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9820 pipe_name(pipe), fb->width, fb->height,
9821 fb->bits_per_pixel, base, fb->pitches[0],
9822 plane_config->size);
9823
2d14030b 9824 plane_config->fb = intel_fb;
bc8d7dff
DL
9825 return;
9826
9827error:
d1a3a036 9828 kfree(intel_fb);
bc8d7dff
DL
9829}
9830
2fa2fe9a 9831static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9832 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
9833{
9834 struct drm_device *dev = crtc->base.dev;
fac5e23e 9835 struct drm_i915_private *dev_priv = to_i915(dev);
2fa2fe9a
DV
9836 uint32_t tmp;
9837
9838 tmp = I915_READ(PF_CTL(crtc->pipe));
9839
9840 if (tmp & PF_ENABLE) {
fd4daa9c 9841 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
9842 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9843 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
9844
9845 /* We currently do not free assignements of panel fitters on
9846 * ivb/hsw (since we don't use the higher upscaling modes which
9847 * differentiates them) so just WARN about this case for now. */
5db94019 9848 if (IS_GEN7(dev_priv)) {
cb8b2a30
DV
9849 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9850 PF_PIPE_SEL_IVB(crtc->pipe));
9851 }
2fa2fe9a 9852 }
79e53945
JB
9853}
9854
5724dbd1
DL
9855static void
9856ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9857 struct intel_initial_plane_config *plane_config)
4c6baa59
JB
9858{
9859 struct drm_device *dev = crtc->base.dev;
fac5e23e 9860 struct drm_i915_private *dev_priv = to_i915(dev);
4c6baa59 9861 u32 val, base, offset;
aeee5a49 9862 int pipe = crtc->pipe;
4c6baa59 9863 int fourcc, pixel_format;
6761dd31 9864 unsigned int aligned_height;
b113d5ee 9865 struct drm_framebuffer *fb;
1b842c89 9866 struct intel_framebuffer *intel_fb;
4c6baa59 9867
42a7b088
DL
9868 val = I915_READ(DSPCNTR(pipe));
9869 if (!(val & DISPLAY_PLANE_ENABLE))
9870 return;
9871
d9806c9f 9872 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9873 if (!intel_fb) {
4c6baa59
JB
9874 DRM_DEBUG_KMS("failed to alloc fb\n");
9875 return;
9876 }
9877
1b842c89
DL
9878 fb = &intel_fb->base;
9879
18c5247e
DV
9880 if (INTEL_INFO(dev)->gen >= 4) {
9881 if (val & DISPPLANE_TILED) {
49af449b 9882 plane_config->tiling = I915_TILING_X;
18c5247e
DV
9883 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9884 }
9885 }
4c6baa59
JB
9886
9887 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 9888 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
9889 fb->pixel_format = fourcc;
9890 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
4c6baa59 9891
aeee5a49 9892 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
8652744b 9893 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
aeee5a49 9894 offset = I915_READ(DSPOFFSET(pipe));
4c6baa59 9895 } else {
49af449b 9896 if (plane_config->tiling)
aeee5a49 9897 offset = I915_READ(DSPTILEOFF(pipe));
4c6baa59 9898 else
aeee5a49 9899 offset = I915_READ(DSPLINOFF(pipe));
4c6baa59
JB
9900 }
9901 plane_config->base = base;
9902
9903 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
9904 fb->width = ((val >> 16) & 0xfff) + 1;
9905 fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
9906
9907 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 9908 fb->pitches[0] = val & 0xffffffc0;
4c6baa59 9909
b113d5ee 9910 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9911 fb->pixel_format,
9912 fb->modifier[0]);
4c6baa59 9913
f37b5c2b 9914 plane_config->size = fb->pitches[0] * aligned_height;
4c6baa59 9915
2844a921
DL
9916 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9917 pipe_name(pipe), fb->width, fb->height,
9918 fb->bits_per_pixel, base, fb->pitches[0],
9919 plane_config->size);
b113d5ee 9920
2d14030b 9921 plane_config->fb = intel_fb;
4c6baa59
JB
9922}
9923
0e8ffe1b 9924static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9925 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9926{
9927 struct drm_device *dev = crtc->base.dev;
fac5e23e 9928 struct drm_i915_private *dev_priv = to_i915(dev);
1729050e 9929 enum intel_display_power_domain power_domain;
0e8ffe1b 9930 uint32_t tmp;
1729050e 9931 bool ret;
0e8ffe1b 9932
1729050e
ID
9933 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9934 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
930e8c9e
PZ
9935 return false;
9936
e143a21c 9937 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8106ddbd 9938 pipe_config->shared_dpll = NULL;
eccb140b 9939
1729050e 9940 ret = false;
0e8ffe1b
DV
9941 tmp = I915_READ(PIPECONF(crtc->pipe));
9942 if (!(tmp & PIPECONF_ENABLE))
1729050e 9943 goto out;
0e8ffe1b 9944
42571aef
VS
9945 switch (tmp & PIPECONF_BPC_MASK) {
9946 case PIPECONF_6BPC:
9947 pipe_config->pipe_bpp = 18;
9948 break;
9949 case PIPECONF_8BPC:
9950 pipe_config->pipe_bpp = 24;
9951 break;
9952 case PIPECONF_10BPC:
9953 pipe_config->pipe_bpp = 30;
9954 break;
9955 case PIPECONF_12BPC:
9956 pipe_config->pipe_bpp = 36;
9957 break;
9958 default:
9959 break;
9960 }
9961
b5a9fa09
DV
9962 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9963 pipe_config->limited_color_range = true;
9964
ab9412ba 9965 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0 9966 struct intel_shared_dpll *pll;
8106ddbd 9967 enum intel_dpll_id pll_id;
66e985c0 9968
88adfff1
DV
9969 pipe_config->has_pch_encoder = true;
9970
627eb5a3
DV
9971 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9972 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9973 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
9974
9975 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 9976
2d1fe073 9977 if (HAS_PCH_IBX(dev_priv)) {
d9a7bc67
ID
9978 /*
9979 * The pipe->pch transcoder and pch transcoder->pll
9980 * mapping is fixed.
9981 */
8106ddbd 9982 pll_id = (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
9983 } else {
9984 tmp = I915_READ(PCH_DPLL_SEL);
9985 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
8106ddbd 9986 pll_id = DPLL_ID_PCH_PLL_B;
c0d43d62 9987 else
8106ddbd 9988 pll_id= DPLL_ID_PCH_PLL_A;
c0d43d62 9989 }
66e985c0 9990
8106ddbd
ACO
9991 pipe_config->shared_dpll =
9992 intel_get_shared_dpll_by_id(dev_priv, pll_id);
9993 pll = pipe_config->shared_dpll;
66e985c0 9994
2edd6443
ACO
9995 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9996 &pipe_config->dpll_hw_state));
c93f54cf
DV
9997
9998 tmp = pipe_config->dpll_hw_state.dpll;
9999 pipe_config->pixel_multiplier =
10000 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
10001 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
10002
10003 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
10004 } else {
10005 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
10006 }
10007
1bd1bd80 10008 intel_get_pipe_timings(crtc, pipe_config);
bc58be60 10009 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 10010
2fa2fe9a
DV
10011 ironlake_get_pfit_config(crtc, pipe_config);
10012
1729050e
ID
10013 ret = true;
10014
10015out:
10016 intel_display_power_put(dev_priv, power_domain);
10017
10018 return ret;
0e8ffe1b
DV
10019}
10020
be256dc7
PZ
10021static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
10022{
91c8a326 10023 struct drm_device *dev = &dev_priv->drm;
be256dc7 10024 struct intel_crtc *crtc;
be256dc7 10025
d3fcc808 10026 for_each_intel_crtc(dev, crtc)
e2c719b7 10027 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
10028 pipe_name(crtc->pipe));
10029
e2c719b7
RC
10030 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
10031 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
01403de3
VS
10032 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
10033 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
44cb734c 10034 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
e2c719b7 10035 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 10036 "CPU PWM1 enabled\n");
772c2a51 10037 if (IS_HASWELL(dev_priv))
e2c719b7 10038 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 10039 "CPU PWM2 enabled\n");
e2c719b7 10040 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 10041 "PCH PWM1 enabled\n");
e2c719b7 10042 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 10043 "Utility pin enabled\n");
e2c719b7 10044 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 10045
9926ada1
PZ
10046 /*
10047 * In theory we can still leave IRQs enabled, as long as only the HPD
10048 * interrupts remain enabled. We used to check for that, but since it's
10049 * gen-specific and since we only disable LCPLL after we fully disable
10050 * the interrupts, the check below should be enough.
10051 */
e2c719b7 10052 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
10053}
10054
9ccd5aeb
PZ
10055static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
10056{
772c2a51 10057 if (IS_HASWELL(dev_priv))
9ccd5aeb
PZ
10058 return I915_READ(D_COMP_HSW);
10059 else
10060 return I915_READ(D_COMP_BDW);
10061}
10062
3c4c9b81
PZ
10063static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
10064{
772c2a51 10065 if (IS_HASWELL(dev_priv)) {
3c4c9b81
PZ
10066 mutex_lock(&dev_priv->rps.hw_lock);
10067 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
10068 val))
79cf219a 10069 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
3c4c9b81
PZ
10070 mutex_unlock(&dev_priv->rps.hw_lock);
10071 } else {
9ccd5aeb
PZ
10072 I915_WRITE(D_COMP_BDW, val);
10073 POSTING_READ(D_COMP_BDW);
3c4c9b81 10074 }
be256dc7
PZ
10075}
10076
10077/*
10078 * This function implements pieces of two sequences from BSpec:
10079 * - Sequence for display software to disable LCPLL
10080 * - Sequence for display software to allow package C8+
10081 * The steps implemented here are just the steps that actually touch the LCPLL
10082 * register. Callers should take care of disabling all the display engine
10083 * functions, doing the mode unset, fixing interrupts, etc.
10084 */
6ff58d53
PZ
10085static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
10086 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
10087{
10088 uint32_t val;
10089
10090 assert_can_disable_lcpll(dev_priv);
10091
10092 val = I915_READ(LCPLL_CTL);
10093
10094 if (switch_to_fclk) {
10095 val |= LCPLL_CD_SOURCE_FCLK;
10096 I915_WRITE(LCPLL_CTL, val);
10097
f53dd63f
ID
10098 if (wait_for_us(I915_READ(LCPLL_CTL) &
10099 LCPLL_CD_SOURCE_FCLK_DONE, 1))
be256dc7
PZ
10100 DRM_ERROR("Switching to FCLK failed\n");
10101
10102 val = I915_READ(LCPLL_CTL);
10103 }
10104
10105 val |= LCPLL_PLL_DISABLE;
10106 I915_WRITE(LCPLL_CTL, val);
10107 POSTING_READ(LCPLL_CTL);
10108
24d8441d 10109 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
be256dc7
PZ
10110 DRM_ERROR("LCPLL still locked\n");
10111
9ccd5aeb 10112 val = hsw_read_dcomp(dev_priv);
be256dc7 10113 val |= D_COMP_COMP_DISABLE;
3c4c9b81 10114 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
10115 ndelay(100);
10116
9ccd5aeb
PZ
10117 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
10118 1))
be256dc7
PZ
10119 DRM_ERROR("D_COMP RCOMP still in progress\n");
10120
10121 if (allow_power_down) {
10122 val = I915_READ(LCPLL_CTL);
10123 val |= LCPLL_POWER_DOWN_ALLOW;
10124 I915_WRITE(LCPLL_CTL, val);
10125 POSTING_READ(LCPLL_CTL);
10126 }
10127}
10128
10129/*
10130 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
10131 * source.
10132 */
6ff58d53 10133static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
10134{
10135 uint32_t val;
10136
10137 val = I915_READ(LCPLL_CTL);
10138
10139 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
10140 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
10141 return;
10142
a8a8bd54
PZ
10143 /*
10144 * Make sure we're not on PC8 state before disabling PC8, otherwise
10145 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
a8a8bd54 10146 */
59bad947 10147 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
215733fa 10148
be256dc7
PZ
10149 if (val & LCPLL_POWER_DOWN_ALLOW) {
10150 val &= ~LCPLL_POWER_DOWN_ALLOW;
10151 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 10152 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
10153 }
10154
9ccd5aeb 10155 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
10156 val |= D_COMP_COMP_FORCE;
10157 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 10158 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
10159
10160 val = I915_READ(LCPLL_CTL);
10161 val &= ~LCPLL_PLL_DISABLE;
10162 I915_WRITE(LCPLL_CTL, val);
10163
93220c08
CW
10164 if (intel_wait_for_register(dev_priv,
10165 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
10166 5))
be256dc7
PZ
10167 DRM_ERROR("LCPLL not locked yet\n");
10168
10169 if (val & LCPLL_CD_SOURCE_FCLK) {
10170 val = I915_READ(LCPLL_CTL);
10171 val &= ~LCPLL_CD_SOURCE_FCLK;
10172 I915_WRITE(LCPLL_CTL, val);
10173
f53dd63f
ID
10174 if (wait_for_us((I915_READ(LCPLL_CTL) &
10175 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
be256dc7
PZ
10176 DRM_ERROR("Switching back to LCPLL failed\n");
10177 }
215733fa 10178
59bad947 10179 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
4c75b940 10180 intel_update_cdclk(dev_priv);
be256dc7
PZ
10181}
10182
765dab67
PZ
10183/*
10184 * Package states C8 and deeper are really deep PC states that can only be
10185 * reached when all the devices on the system allow it, so even if the graphics
10186 * device allows PC8+, it doesn't mean the system will actually get to these
10187 * states. Our driver only allows PC8+ when going into runtime PM.
10188 *
10189 * The requirements for PC8+ are that all the outputs are disabled, the power
10190 * well is disabled and most interrupts are disabled, and these are also
10191 * requirements for runtime PM. When these conditions are met, we manually do
10192 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
10193 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
10194 * hang the machine.
10195 *
10196 * When we really reach PC8 or deeper states (not just when we allow it) we lose
10197 * the state of some registers, so when we come back from PC8+ we need to
10198 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
10199 * need to take care of the registers kept by RC6. Notice that this happens even
10200 * if we don't put the device in PCI D3 state (which is what currently happens
10201 * because of the runtime PM support).
10202 *
10203 * For more, read "Display Sequences for Package C8" on the hardware
10204 * documentation.
10205 */
a14cb6fc 10206void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 10207{
91c8a326 10208 struct drm_device *dev = &dev_priv->drm;
c67a470b
PZ
10209 uint32_t val;
10210
c67a470b
PZ
10211 DRM_DEBUG_KMS("Enabling package C8+\n");
10212
4f8036a2 10213 if (HAS_PCH_LPT_LP(dev_priv)) {
c67a470b
PZ
10214 val = I915_READ(SOUTH_DSPCLK_GATE_D);
10215 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
10216 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
10217 }
10218
10219 lpt_disable_clkout_dp(dev);
c67a470b
PZ
10220 hsw_disable_lcpll(dev_priv, true, true);
10221}
10222
a14cb6fc 10223void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b 10224{
91c8a326 10225 struct drm_device *dev = &dev_priv->drm;
c67a470b
PZ
10226 uint32_t val;
10227
c67a470b
PZ
10228 DRM_DEBUG_KMS("Disabling package C8+\n");
10229
10230 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
10231 lpt_init_pch_refclk(dev);
10232
4f8036a2 10233 if (HAS_PCH_LPT_LP(dev_priv)) {
c67a470b
PZ
10234 val = I915_READ(SOUTH_DSPCLK_GATE_D);
10235 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
10236 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
10237 }
c67a470b
PZ
10238}
10239
324513c0 10240static void bxt_modeset_commit_cdclk(struct drm_atomic_state *old_state)
f8437dd1 10241{
a821fc46 10242 struct drm_device *dev = old_state->dev;
1a617b77
ML
10243 struct intel_atomic_state *old_intel_state =
10244 to_intel_atomic_state(old_state);
10245 unsigned int req_cdclk = old_intel_state->dev_cdclk;
f8437dd1 10246
324513c0 10247 bxt_set_cdclk(to_i915(dev), req_cdclk);
f8437dd1
VK
10248}
10249
b30ce9e0
DP
10250static int bdw_adjust_min_pipe_pixel_rate(struct intel_crtc_state *crtc_state,
10251 int pixel_rate)
10252{
9c754024
DP
10253 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
10254
b30ce9e0 10255 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
9c754024 10256 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
b30ce9e0
DP
10257 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
10258
10259 /* BSpec says "Do not use DisplayPort with CDCLK less than
10260 * 432 MHz, audio enabled, port width x4, and link rate
10261 * HBR2 (5.4 GHz), or else there may be audio corruption or
10262 * screen corruption."
10263 */
10264 if (intel_crtc_has_dp_encoder(crtc_state) &&
10265 crtc_state->has_audio &&
10266 crtc_state->port_clock >= 540000 &&
10267 crtc_state->lane_count == 4)
10268 pixel_rate = max(432000, pixel_rate);
10269
10270 return pixel_rate;
10271}
10272
b432e5cf 10273/* compute the max rate for new configuration */
27c329ed 10274static int ilk_max_pixel_rate(struct drm_atomic_state *state)
b432e5cf 10275{
565602d7 10276 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fac5e23e 10277 struct drm_i915_private *dev_priv = to_i915(state->dev);
565602d7
ML
10278 struct drm_crtc *crtc;
10279 struct drm_crtc_state *cstate;
27c329ed 10280 struct intel_crtc_state *crtc_state;
565602d7
ML
10281 unsigned max_pixel_rate = 0, i;
10282 enum pipe pipe;
b432e5cf 10283
565602d7
ML
10284 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
10285 sizeof(intel_state->min_pixclk));
27c329ed 10286
565602d7
ML
10287 for_each_crtc_in_state(state, crtc, cstate, i) {
10288 int pixel_rate;
27c329ed 10289
565602d7
ML
10290 crtc_state = to_intel_crtc_state(cstate);
10291 if (!crtc_state->base.enable) {
10292 intel_state->min_pixclk[i] = 0;
b432e5cf 10293 continue;
565602d7 10294 }
b432e5cf 10295
27c329ed 10296 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
b432e5cf 10297
9c754024 10298 if (IS_BROADWELL(dev_priv) || IS_GEN9(dev_priv))
b30ce9e0
DP
10299 pixel_rate = bdw_adjust_min_pipe_pixel_rate(crtc_state,
10300 pixel_rate);
b432e5cf 10301
565602d7 10302 intel_state->min_pixclk[i] = pixel_rate;
b432e5cf
VS
10303 }
10304
565602d7
ML
10305 for_each_pipe(dev_priv, pipe)
10306 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
10307
b432e5cf
VS
10308 return max_pixel_rate;
10309}
10310
10311static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
10312{
fac5e23e 10313 struct drm_i915_private *dev_priv = to_i915(dev);
b432e5cf
VS
10314 uint32_t val, data;
10315 int ret;
10316
10317 if (WARN((I915_READ(LCPLL_CTL) &
10318 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
10319 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
10320 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
10321 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
10322 "trying to change cdclk frequency with cdclk not enabled\n"))
10323 return;
10324
10325 mutex_lock(&dev_priv->rps.hw_lock);
10326 ret = sandybridge_pcode_write(dev_priv,
10327 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
10328 mutex_unlock(&dev_priv->rps.hw_lock);
10329 if (ret) {
10330 DRM_ERROR("failed to inform pcode about cdclk change\n");
10331 return;
10332 }
10333
10334 val = I915_READ(LCPLL_CTL);
10335 val |= LCPLL_CD_SOURCE_FCLK;
10336 I915_WRITE(LCPLL_CTL, val);
10337
5ba00178
TU
10338 if (wait_for_us(I915_READ(LCPLL_CTL) &
10339 LCPLL_CD_SOURCE_FCLK_DONE, 1))
b432e5cf
VS
10340 DRM_ERROR("Switching to FCLK failed\n");
10341
10342 val = I915_READ(LCPLL_CTL);
10343 val &= ~LCPLL_CLK_FREQ_MASK;
10344
10345 switch (cdclk) {
10346 case 450000:
10347 val |= LCPLL_CLK_FREQ_450;
10348 data = 0;
10349 break;
10350 case 540000:
10351 val |= LCPLL_CLK_FREQ_54O_BDW;
10352 data = 1;
10353 break;
10354 case 337500:
10355 val |= LCPLL_CLK_FREQ_337_5_BDW;
10356 data = 2;
10357 break;
10358 case 675000:
10359 val |= LCPLL_CLK_FREQ_675_BDW;
10360 data = 3;
10361 break;
10362 default:
10363 WARN(1, "invalid cdclk frequency\n");
10364 return;
10365 }
10366
10367 I915_WRITE(LCPLL_CTL, val);
10368
10369 val = I915_READ(LCPLL_CTL);
10370 val &= ~LCPLL_CD_SOURCE_FCLK;
10371 I915_WRITE(LCPLL_CTL, val);
10372
5ba00178
TU
10373 if (wait_for_us((I915_READ(LCPLL_CTL) &
10374 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
b432e5cf
VS
10375 DRM_ERROR("Switching back to LCPLL failed\n");
10376
10377 mutex_lock(&dev_priv->rps.hw_lock);
10378 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
10379 mutex_unlock(&dev_priv->rps.hw_lock);
10380
7f1052a8
VS
10381 I915_WRITE(CDCLK_FREQ, DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
10382
4c75b940 10383 intel_update_cdclk(dev_priv);
b432e5cf
VS
10384
10385 WARN(cdclk != dev_priv->cdclk_freq,
10386 "cdclk requested %d kHz but got %d kHz\n",
10387 cdclk, dev_priv->cdclk_freq);
10388}
10389
587c7914
VS
10390static int broadwell_calc_cdclk(int max_pixclk)
10391{
10392 if (max_pixclk > 540000)
10393 return 675000;
10394 else if (max_pixclk > 450000)
10395 return 540000;
10396 else if (max_pixclk > 337500)
10397 return 450000;
10398 else
10399 return 337500;
10400}
10401
27c329ed 10402static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
b432e5cf 10403{
27c329ed 10404 struct drm_i915_private *dev_priv = to_i915(state->dev);
1a617b77 10405 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
27c329ed 10406 int max_pixclk = ilk_max_pixel_rate(state);
b432e5cf
VS
10407 int cdclk;
10408
10409 /*
10410 * FIXME should also account for plane ratio
10411 * once 64bpp pixel formats are supported.
10412 */
587c7914 10413 cdclk = broadwell_calc_cdclk(max_pixclk);
b432e5cf 10414
b432e5cf 10415 if (cdclk > dev_priv->max_cdclk_freq) {
63ba534e
ML
10416 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
10417 cdclk, dev_priv->max_cdclk_freq);
10418 return -EINVAL;
b432e5cf
VS
10419 }
10420
1a617b77
ML
10421 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
10422 if (!intel_state->active_crtcs)
587c7914 10423 intel_state->dev_cdclk = broadwell_calc_cdclk(0);
b432e5cf
VS
10424
10425 return 0;
10426}
10427
27c329ed 10428static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
b432e5cf 10429{
27c329ed 10430 struct drm_device *dev = old_state->dev;
1a617b77
ML
10431 struct intel_atomic_state *old_intel_state =
10432 to_intel_atomic_state(old_state);
10433 unsigned req_cdclk = old_intel_state->dev_cdclk;
b432e5cf 10434
27c329ed 10435 broadwell_set_cdclk(dev, req_cdclk);
b432e5cf
VS
10436}
10437
c89e39f3
CT
10438static int skl_modeset_calc_cdclk(struct drm_atomic_state *state)
10439{
10440 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
10441 struct drm_i915_private *dev_priv = to_i915(state->dev);
10442 const int max_pixclk = ilk_max_pixel_rate(state);
a8ca4934 10443 int vco = intel_state->cdclk_pll_vco;
c89e39f3
CT
10444 int cdclk;
10445
10446 /*
10447 * FIXME should also account for plane ratio
10448 * once 64bpp pixel formats are supported.
10449 */
a8ca4934 10450 cdclk = skl_calc_cdclk(max_pixclk, vco);
c89e39f3
CT
10451
10452 /*
10453 * FIXME move the cdclk caclulation to
10454 * compute_config() so we can fail gracegully.
10455 */
10456 if (cdclk > dev_priv->max_cdclk_freq) {
10457 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
10458 cdclk, dev_priv->max_cdclk_freq);
10459 cdclk = dev_priv->max_cdclk_freq;
10460 }
10461
10462 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
10463 if (!intel_state->active_crtcs)
a8ca4934 10464 intel_state->dev_cdclk = skl_calc_cdclk(0, vco);
c89e39f3
CT
10465
10466 return 0;
10467}
10468
10469static void skl_modeset_commit_cdclk(struct drm_atomic_state *old_state)
10470{
1cd593e0
VS
10471 struct drm_i915_private *dev_priv = to_i915(old_state->dev);
10472 struct intel_atomic_state *intel_state = to_intel_atomic_state(old_state);
10473 unsigned int req_cdclk = intel_state->dev_cdclk;
10474 unsigned int req_vco = intel_state->cdclk_pll_vco;
c89e39f3 10475
1cd593e0 10476 skl_set_cdclk(dev_priv, req_cdclk, req_vco);
c89e39f3
CT
10477}
10478
190f68c5
ACO
10479static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
10480 struct intel_crtc_state *crtc_state)
09b4ddf9 10481{
d7edc4e5 10482 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
af3997b5
MK
10483 if (!intel_ddi_pll_select(crtc, crtc_state))
10484 return -EINVAL;
10485 }
716c2e55 10486
c7653199 10487 crtc->lowfreq_avail = false;
644cef34 10488
c8f7a0db 10489 return 0;
79e53945
JB
10490}
10491
3760b59c
S
10492static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
10493 enum port port,
10494 struct intel_crtc_state *pipe_config)
10495{
8106ddbd
ACO
10496 enum intel_dpll_id id;
10497
3760b59c
S
10498 switch (port) {
10499 case PORT_A:
08250c4b 10500 id = DPLL_ID_SKL_DPLL0;
3760b59c
S
10501 break;
10502 case PORT_B:
08250c4b 10503 id = DPLL_ID_SKL_DPLL1;
3760b59c
S
10504 break;
10505 case PORT_C:
08250c4b 10506 id = DPLL_ID_SKL_DPLL2;
3760b59c
S
10507 break;
10508 default:
10509 DRM_ERROR("Incorrect port type\n");
8106ddbd 10510 return;
3760b59c 10511 }
8106ddbd
ACO
10512
10513 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
3760b59c
S
10514}
10515
96b7dfb7
S
10516static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
10517 enum port port,
5cec258b 10518 struct intel_crtc_state *pipe_config)
96b7dfb7 10519{
8106ddbd 10520 enum intel_dpll_id id;
a3c988ea 10521 u32 temp;
96b7dfb7
S
10522
10523 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
c856052a 10524 id = temp >> (port * 3 + 1);
96b7dfb7 10525
c856052a 10526 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
8106ddbd 10527 return;
8106ddbd
ACO
10528
10529 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
96b7dfb7
S
10530}
10531
7d2c8175
DL
10532static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
10533 enum port port,
5cec258b 10534 struct intel_crtc_state *pipe_config)
7d2c8175 10535{
8106ddbd 10536 enum intel_dpll_id id;
c856052a 10537 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
8106ddbd 10538
c856052a 10539 switch (ddi_pll_sel) {
7d2c8175 10540 case PORT_CLK_SEL_WRPLL1:
8106ddbd 10541 id = DPLL_ID_WRPLL1;
7d2c8175
DL
10542 break;
10543 case PORT_CLK_SEL_WRPLL2:
8106ddbd 10544 id = DPLL_ID_WRPLL2;
7d2c8175 10545 break;
00490c22 10546 case PORT_CLK_SEL_SPLL:
8106ddbd 10547 id = DPLL_ID_SPLL;
79bd23da 10548 break;
9d16da65
ACO
10549 case PORT_CLK_SEL_LCPLL_810:
10550 id = DPLL_ID_LCPLL_810;
10551 break;
10552 case PORT_CLK_SEL_LCPLL_1350:
10553 id = DPLL_ID_LCPLL_1350;
10554 break;
10555 case PORT_CLK_SEL_LCPLL_2700:
10556 id = DPLL_ID_LCPLL_2700;
10557 break;
8106ddbd 10558 default:
c856052a 10559 MISSING_CASE(ddi_pll_sel);
8106ddbd
ACO
10560 /* fall through */
10561 case PORT_CLK_SEL_NONE:
8106ddbd 10562 return;
7d2c8175 10563 }
8106ddbd
ACO
10564
10565 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
7d2c8175
DL
10566}
10567
cf30429e
JN
10568static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
10569 struct intel_crtc_state *pipe_config,
10570 unsigned long *power_domain_mask)
10571{
10572 struct drm_device *dev = crtc->base.dev;
fac5e23e 10573 struct drm_i915_private *dev_priv = to_i915(dev);
cf30429e
JN
10574 enum intel_display_power_domain power_domain;
10575 u32 tmp;
10576
d9a7bc67
ID
10577 /*
10578 * The pipe->transcoder mapping is fixed with the exception of the eDP
10579 * transcoder handled below.
10580 */
cf30429e
JN
10581 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
10582
10583 /*
10584 * XXX: Do intel_display_power_get_if_enabled before reading this (for
10585 * consistency and less surprising code; it's in always on power).
10586 */
10587 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
10588 if (tmp & TRANS_DDI_FUNC_ENABLE) {
10589 enum pipe trans_edp_pipe;
10590 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
10591 default:
10592 WARN(1, "unknown pipe linked to edp transcoder\n");
10593 case TRANS_DDI_EDP_INPUT_A_ONOFF:
10594 case TRANS_DDI_EDP_INPUT_A_ON:
10595 trans_edp_pipe = PIPE_A;
10596 break;
10597 case TRANS_DDI_EDP_INPUT_B_ONOFF:
10598 trans_edp_pipe = PIPE_B;
10599 break;
10600 case TRANS_DDI_EDP_INPUT_C_ONOFF:
10601 trans_edp_pipe = PIPE_C;
10602 break;
10603 }
10604
10605 if (trans_edp_pipe == crtc->pipe)
10606 pipe_config->cpu_transcoder = TRANSCODER_EDP;
10607 }
10608
10609 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
10610 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10611 return false;
10612 *power_domain_mask |= BIT(power_domain);
10613
10614 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
10615
10616 return tmp & PIPECONF_ENABLE;
10617}
10618
4d1de975
JN
10619static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
10620 struct intel_crtc_state *pipe_config,
10621 unsigned long *power_domain_mask)
10622{
10623 struct drm_device *dev = crtc->base.dev;
fac5e23e 10624 struct drm_i915_private *dev_priv = to_i915(dev);
4d1de975
JN
10625 enum intel_display_power_domain power_domain;
10626 enum port port;
10627 enum transcoder cpu_transcoder;
10628 u32 tmp;
10629
4d1de975
JN
10630 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
10631 if (port == PORT_A)
10632 cpu_transcoder = TRANSCODER_DSI_A;
10633 else
10634 cpu_transcoder = TRANSCODER_DSI_C;
10635
10636 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
10637 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10638 continue;
10639 *power_domain_mask |= BIT(power_domain);
10640
db18b6a6
ID
10641 /*
10642 * The PLL needs to be enabled with a valid divider
10643 * configuration, otherwise accessing DSI registers will hang
10644 * the machine. See BSpec North Display Engine
10645 * registers/MIPI[BXT]. We can break out here early, since we
10646 * need the same DSI PLL to be enabled for both DSI ports.
10647 */
10648 if (!intel_dsi_pll_is_enabled(dev_priv))
10649 break;
10650
4d1de975
JN
10651 /* XXX: this works for video mode only */
10652 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
10653 if (!(tmp & DPI_ENABLE))
10654 continue;
10655
10656 tmp = I915_READ(MIPI_CTRL(port));
10657 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
10658 continue;
10659
10660 pipe_config->cpu_transcoder = cpu_transcoder;
4d1de975
JN
10661 break;
10662 }
10663
d7edc4e5 10664 return transcoder_is_dsi(pipe_config->cpu_transcoder);
4d1de975
JN
10665}
10666
26804afd 10667static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
5cec258b 10668 struct intel_crtc_state *pipe_config)
26804afd
DV
10669{
10670 struct drm_device *dev = crtc->base.dev;
fac5e23e 10671 struct drm_i915_private *dev_priv = to_i915(dev);
d452c5b6 10672 struct intel_shared_dpll *pll;
26804afd
DV
10673 enum port port;
10674 uint32_t tmp;
10675
10676 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
10677
10678 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
10679
0853723b 10680 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
96b7dfb7 10681 skylake_get_ddi_pll(dev_priv, port, pipe_config);
e2d214ae 10682 else if (IS_BROXTON(dev_priv))
3760b59c 10683 bxt_get_ddi_pll(dev_priv, port, pipe_config);
96b7dfb7
S
10684 else
10685 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 10686
8106ddbd
ACO
10687 pll = pipe_config->shared_dpll;
10688 if (pll) {
2edd6443
ACO
10689 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
10690 &pipe_config->dpll_hw_state));
d452c5b6
DV
10691 }
10692
26804afd
DV
10693 /*
10694 * Haswell has only FDI/PCH transcoder A. It is which is connected to
10695 * DDI E. So just check whether this pipe is wired to DDI E and whether
10696 * the PCH transcoder is on.
10697 */
ca370455
DL
10698 if (INTEL_INFO(dev)->gen < 9 &&
10699 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
10700 pipe_config->has_pch_encoder = true;
10701
10702 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
10703 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
10704 FDI_DP_PORT_WIDTH_SHIFT) + 1;
10705
10706 ironlake_get_fdi_m_n_config(crtc, pipe_config);
10707 }
10708}
10709
0e8ffe1b 10710static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5cec258b 10711 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
10712{
10713 struct drm_device *dev = crtc->base.dev;
fac5e23e 10714 struct drm_i915_private *dev_priv = to_i915(dev);
1729050e
ID
10715 enum intel_display_power_domain power_domain;
10716 unsigned long power_domain_mask;
cf30429e 10717 bool active;
0e8ffe1b 10718
1729050e
ID
10719 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
10720 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
b5482bd0 10721 return false;
1729050e
ID
10722 power_domain_mask = BIT(power_domain);
10723
8106ddbd 10724 pipe_config->shared_dpll = NULL;
c0d43d62 10725
cf30429e 10726 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
eccb140b 10727
d7edc4e5
VS
10728 if (IS_BROXTON(dev_priv) &&
10729 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
10730 WARN_ON(active);
10731 active = true;
4d1de975
JN
10732 }
10733
cf30429e 10734 if (!active)
1729050e 10735 goto out;
0e8ffe1b 10736
d7edc4e5 10737 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
4d1de975
JN
10738 haswell_get_ddi_port_state(crtc, pipe_config);
10739 intel_get_pipe_timings(crtc, pipe_config);
10740 }
627eb5a3 10741
bc58be60 10742 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 10743
05dc698c
LL
10744 pipe_config->gamma_mode =
10745 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
10746
a1b2278e 10747 if (INTEL_INFO(dev)->gen >= 9) {
65edccce 10748 skl_init_scalers(dev_priv, crtc, pipe_config);
a1b2278e 10749
af99ceda
CK
10750 pipe_config->scaler_state.scaler_id = -1;
10751 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10752 }
10753
1729050e
ID
10754 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10755 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10756 power_domain_mask |= BIT(power_domain);
1c132b44 10757 if (INTEL_INFO(dev)->gen >= 9)
bd2e244f 10758 skylake_get_pfit_config(crtc, pipe_config);
ff6d9f55 10759 else
1c132b44 10760 ironlake_get_pfit_config(crtc, pipe_config);
bd2e244f 10761 }
88adfff1 10762
772c2a51 10763 if (IS_HASWELL(dev_priv))
e59150dc
JB
10764 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10765 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 10766
4d1de975
JN
10767 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
10768 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
ebb69c95
CT
10769 pipe_config->pixel_multiplier =
10770 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10771 } else {
10772 pipe_config->pixel_multiplier = 1;
10773 }
6c49f241 10774
1729050e
ID
10775out:
10776 for_each_power_domain(power_domain, power_domain_mask)
10777 intel_display_power_put(dev_priv, power_domain);
10778
cf30429e 10779 return active;
0e8ffe1b
DV
10780}
10781
55a08b3f
ML
10782static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10783 const struct intel_plane_state *plane_state)
560b85bb
CW
10784{
10785 struct drm_device *dev = crtc->dev;
fac5e23e 10786 struct drm_i915_private *dev_priv = to_i915(dev);
560b85bb 10787 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 10788 uint32_t cntl = 0, size = 0;
560b85bb 10789
936e71e3 10790 if (plane_state && plane_state->base.visible) {
55a08b3f
ML
10791 unsigned int width = plane_state->base.crtc_w;
10792 unsigned int height = plane_state->base.crtc_h;
dc41c154
VS
10793 unsigned int stride = roundup_pow_of_two(width) * 4;
10794
10795 switch (stride) {
10796 default:
10797 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10798 width, stride);
10799 stride = 256;
10800 /* fallthrough */
10801 case 256:
10802 case 512:
10803 case 1024:
10804 case 2048:
10805 break;
4b0e333e
CW
10806 }
10807
dc41c154
VS
10808 cntl |= CURSOR_ENABLE |
10809 CURSOR_GAMMA_ENABLE |
10810 CURSOR_FORMAT_ARGB |
10811 CURSOR_STRIDE(stride);
10812
10813 size = (height << 12) | width;
4b0e333e 10814 }
560b85bb 10815
dc41c154
VS
10816 if (intel_crtc->cursor_cntl != 0 &&
10817 (intel_crtc->cursor_base != base ||
10818 intel_crtc->cursor_size != size ||
10819 intel_crtc->cursor_cntl != cntl)) {
10820 /* On these chipsets we can only modify the base/size/stride
10821 * whilst the cursor is disabled.
10822 */
0b87c24e
VS
10823 I915_WRITE(CURCNTR(PIPE_A), 0);
10824 POSTING_READ(CURCNTR(PIPE_A));
dc41c154 10825 intel_crtc->cursor_cntl = 0;
4b0e333e 10826 }
560b85bb 10827
99d1f387 10828 if (intel_crtc->cursor_base != base) {
0b87c24e 10829 I915_WRITE(CURBASE(PIPE_A), base);
99d1f387
VS
10830 intel_crtc->cursor_base = base;
10831 }
4726e0b0 10832
dc41c154
VS
10833 if (intel_crtc->cursor_size != size) {
10834 I915_WRITE(CURSIZE, size);
10835 intel_crtc->cursor_size = size;
4b0e333e 10836 }
560b85bb 10837
4b0e333e 10838 if (intel_crtc->cursor_cntl != cntl) {
0b87c24e
VS
10839 I915_WRITE(CURCNTR(PIPE_A), cntl);
10840 POSTING_READ(CURCNTR(PIPE_A));
4b0e333e 10841 intel_crtc->cursor_cntl = cntl;
560b85bb 10842 }
560b85bb
CW
10843}
10844
55a08b3f
ML
10845static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10846 const struct intel_plane_state *plane_state)
65a21cd6
JB
10847{
10848 struct drm_device *dev = crtc->dev;
fac5e23e 10849 struct drm_i915_private *dev_priv = to_i915(dev);
65a21cd6 10850 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
d8c0fafc 10851 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
62e0fb88 10852 const struct skl_wm_values *wm = &dev_priv->wm.skl_results;
d8c0fafc 10853 const struct skl_plane_wm *p_wm =
10854 &cstate->wm.skl.optimal.planes[PLANE_CURSOR];
65a21cd6 10855 int pipe = intel_crtc->pipe;
663f3122 10856 uint32_t cntl = 0;
4b0e333e 10857
62e0fb88 10858 if (INTEL_GEN(dev_priv) >= 9 && wm->dirty_pipes & drm_crtc_mask(crtc))
d8c0fafc 10859 skl_write_cursor_wm(intel_crtc, p_wm, &wm->ddb);
62e0fb88 10860
936e71e3 10861 if (plane_state && plane_state->base.visible) {
4b0e333e 10862 cntl = MCURSOR_GAMMA_ENABLE;
55a08b3f 10863 switch (plane_state->base.crtc_w) {
4726e0b0
SK
10864 case 64:
10865 cntl |= CURSOR_MODE_64_ARGB_AX;
10866 break;
10867 case 128:
10868 cntl |= CURSOR_MODE_128_ARGB_AX;
10869 break;
10870 case 256:
10871 cntl |= CURSOR_MODE_256_ARGB_AX;
10872 break;
10873 default:
55a08b3f 10874 MISSING_CASE(plane_state->base.crtc_w);
4726e0b0 10875 return;
65a21cd6 10876 }
4b0e333e 10877 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7 10878
4f8036a2 10879 if (HAS_DDI(dev_priv))
47bf17a7 10880 cntl |= CURSOR_PIPE_CSC_ENABLE;
65a21cd6 10881
31ad61e4 10882 if (plane_state->base.rotation == DRM_ROTATE_180)
55a08b3f
ML
10883 cntl |= CURSOR_ROTATE_180;
10884 }
4398ad45 10885
4b0e333e
CW
10886 if (intel_crtc->cursor_cntl != cntl) {
10887 I915_WRITE(CURCNTR(pipe), cntl);
10888 POSTING_READ(CURCNTR(pipe));
10889 intel_crtc->cursor_cntl = cntl;
65a21cd6 10890 }
4b0e333e 10891
65a21cd6 10892 /* and commit changes on next vblank */
5efb3e28
VS
10893 I915_WRITE(CURBASE(pipe), base);
10894 POSTING_READ(CURBASE(pipe));
99d1f387
VS
10895
10896 intel_crtc->cursor_base = base;
65a21cd6
JB
10897}
10898
cda4b7d3 10899/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f 10900static void intel_crtc_update_cursor(struct drm_crtc *crtc,
55a08b3f 10901 const struct intel_plane_state *plane_state)
cda4b7d3
CW
10902{
10903 struct drm_device *dev = crtc->dev;
fac5e23e 10904 struct drm_i915_private *dev_priv = to_i915(dev);
cda4b7d3
CW
10905 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10906 int pipe = intel_crtc->pipe;
55a08b3f
ML
10907 u32 base = intel_crtc->cursor_addr;
10908 u32 pos = 0;
cda4b7d3 10909
55a08b3f
ML
10910 if (plane_state) {
10911 int x = plane_state->base.crtc_x;
10912 int y = plane_state->base.crtc_y;
cda4b7d3 10913
55a08b3f
ML
10914 if (x < 0) {
10915 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10916 x = -x;
10917 }
10918 pos |= x << CURSOR_X_SHIFT;
cda4b7d3 10919
55a08b3f
ML
10920 if (y < 0) {
10921 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10922 y = -y;
10923 }
10924 pos |= y << CURSOR_Y_SHIFT;
10925
10926 /* ILK+ do this automagically */
49cff963 10927 if (HAS_GMCH_DISPLAY(dev_priv) &&
31ad61e4 10928 plane_state->base.rotation == DRM_ROTATE_180) {
55a08b3f
ML
10929 base += (plane_state->base.crtc_h *
10930 plane_state->base.crtc_w - 1) * 4;
10931 }
cda4b7d3 10932 }
cda4b7d3 10933
5efb3e28
VS
10934 I915_WRITE(CURPOS(pipe), pos);
10935
50a0bc90 10936 if (IS_845G(dev_priv) || IS_I865G(dev_priv))
55a08b3f 10937 i845_update_cursor(crtc, base, plane_state);
5efb3e28 10938 else
55a08b3f 10939 i9xx_update_cursor(crtc, base, plane_state);
cda4b7d3
CW
10940}
10941
50a0bc90 10942static bool cursor_size_ok(struct drm_i915_private *dev_priv,
dc41c154
VS
10943 uint32_t width, uint32_t height)
10944{
10945 if (width == 0 || height == 0)
10946 return false;
10947
10948 /*
10949 * 845g/865g are special in that they are only limited by
10950 * the width of their cursors, the height is arbitrary up to
10951 * the precision of the register. Everything else requires
10952 * square cursors, limited to a few power-of-two sizes.
10953 */
50a0bc90 10954 if (IS_845G(dev_priv) || IS_I865G(dev_priv)) {
dc41c154
VS
10955 if ((width & 63) != 0)
10956 return false;
10957
50a0bc90 10958 if (width > (IS_845G(dev_priv) ? 64 : 512))
dc41c154
VS
10959 return false;
10960
10961 if (height > 1023)
10962 return false;
10963 } else {
10964 switch (width | height) {
10965 case 256:
10966 case 128:
50a0bc90 10967 if (IS_GEN2(dev_priv))
dc41c154
VS
10968 return false;
10969 case 64:
10970 break;
10971 default:
10972 return false;
10973 }
10974 }
10975
10976 return true;
10977}
10978
79e53945
JB
10979/* VESA 640x480x72Hz mode to set on the pipe */
10980static struct drm_display_mode load_detect_mode = {
10981 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10982 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10983};
10984
a8bb6818
DV
10985struct drm_framebuffer *
10986__intel_framebuffer_create(struct drm_device *dev,
10987 struct drm_mode_fb_cmd2 *mode_cmd,
10988 struct drm_i915_gem_object *obj)
d2dff872
CW
10989{
10990 struct intel_framebuffer *intel_fb;
10991 int ret;
10992
10993 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
dcb1394e 10994 if (!intel_fb)
d2dff872 10995 return ERR_PTR(-ENOMEM);
d2dff872
CW
10996
10997 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
10998 if (ret)
10999 goto err;
d2dff872
CW
11000
11001 return &intel_fb->base;
dcb1394e 11002
dd4916c5 11003err:
dd4916c5 11004 kfree(intel_fb);
dd4916c5 11005 return ERR_PTR(ret);
d2dff872
CW
11006}
11007
b5ea642a 11008static struct drm_framebuffer *
a8bb6818
DV
11009intel_framebuffer_create(struct drm_device *dev,
11010 struct drm_mode_fb_cmd2 *mode_cmd,
11011 struct drm_i915_gem_object *obj)
11012{
11013 struct drm_framebuffer *fb;
11014 int ret;
11015
11016 ret = i915_mutex_lock_interruptible(dev);
11017 if (ret)
11018 return ERR_PTR(ret);
11019 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
11020 mutex_unlock(&dev->struct_mutex);
11021
11022 return fb;
11023}
11024
d2dff872
CW
11025static u32
11026intel_framebuffer_pitch_for_width(int width, int bpp)
11027{
11028 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
11029 return ALIGN(pitch, 64);
11030}
11031
11032static u32
11033intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
11034{
11035 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 11036 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
11037}
11038
11039static struct drm_framebuffer *
11040intel_framebuffer_create_for_mode(struct drm_device *dev,
11041 struct drm_display_mode *mode,
11042 int depth, int bpp)
11043{
dcb1394e 11044 struct drm_framebuffer *fb;
d2dff872 11045 struct drm_i915_gem_object *obj;
0fed39bd 11046 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872 11047
d37cd8a8 11048 obj = i915_gem_object_create(dev,
d2dff872 11049 intel_framebuffer_size_for_mode(mode, bpp));
fe3db79b
CW
11050 if (IS_ERR(obj))
11051 return ERR_CAST(obj);
d2dff872
CW
11052
11053 mode_cmd.width = mode->hdisplay;
11054 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
11055 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
11056 bpp);
5ca0c34a 11057 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872 11058
dcb1394e
LW
11059 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
11060 if (IS_ERR(fb))
f0cd5182 11061 i915_gem_object_put(obj);
dcb1394e
LW
11062
11063 return fb;
d2dff872
CW
11064}
11065
11066static struct drm_framebuffer *
11067mode_fits_in_fbdev(struct drm_device *dev,
11068 struct drm_display_mode *mode)
11069{
0695726e 11070#ifdef CONFIG_DRM_FBDEV_EMULATION
fac5e23e 11071 struct drm_i915_private *dev_priv = to_i915(dev);
d2dff872
CW
11072 struct drm_i915_gem_object *obj;
11073 struct drm_framebuffer *fb;
11074
4c0e5528 11075 if (!dev_priv->fbdev)
d2dff872
CW
11076 return NULL;
11077
4c0e5528 11078 if (!dev_priv->fbdev->fb)
d2dff872
CW
11079 return NULL;
11080
4c0e5528
DV
11081 obj = dev_priv->fbdev->fb->obj;
11082 BUG_ON(!obj);
11083
8bcd4553 11084 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
11085 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
11086 fb->bits_per_pixel))
d2dff872
CW
11087 return NULL;
11088
01f2c773 11089 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
11090 return NULL;
11091
edde3617 11092 drm_framebuffer_reference(fb);
d2dff872 11093 return fb;
4520f53a
DV
11094#else
11095 return NULL;
11096#endif
d2dff872
CW
11097}
11098
d3a40d1b
ACO
11099static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
11100 struct drm_crtc *crtc,
11101 struct drm_display_mode *mode,
11102 struct drm_framebuffer *fb,
11103 int x, int y)
11104{
11105 struct drm_plane_state *plane_state;
11106 int hdisplay, vdisplay;
11107 int ret;
11108
11109 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
11110 if (IS_ERR(plane_state))
11111 return PTR_ERR(plane_state);
11112
11113 if (mode)
11114 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
11115 else
11116 hdisplay = vdisplay = 0;
11117
11118 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
11119 if (ret)
11120 return ret;
11121 drm_atomic_set_fb_for_plane(plane_state, fb);
11122 plane_state->crtc_x = 0;
11123 plane_state->crtc_y = 0;
11124 plane_state->crtc_w = hdisplay;
11125 plane_state->crtc_h = vdisplay;
11126 plane_state->src_x = x << 16;
11127 plane_state->src_y = y << 16;
11128 plane_state->src_w = hdisplay << 16;
11129 plane_state->src_h = vdisplay << 16;
11130
11131 return 0;
11132}
11133
d2434ab7 11134bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 11135 struct drm_display_mode *mode,
51fd371b
RC
11136 struct intel_load_detect_pipe *old,
11137 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
11138{
11139 struct intel_crtc *intel_crtc;
d2434ab7
DV
11140 struct intel_encoder *intel_encoder =
11141 intel_attached_encoder(connector);
79e53945 11142 struct drm_crtc *possible_crtc;
4ef69c7a 11143 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
11144 struct drm_crtc *crtc = NULL;
11145 struct drm_device *dev = encoder->dev;
0f0f74bc 11146 struct drm_i915_private *dev_priv = to_i915(dev);
94352cf9 11147 struct drm_framebuffer *fb;
51fd371b 11148 struct drm_mode_config *config = &dev->mode_config;
edde3617 11149 struct drm_atomic_state *state = NULL, *restore_state = NULL;
944b0c76 11150 struct drm_connector_state *connector_state;
4be07317 11151 struct intel_crtc_state *crtc_state;
51fd371b 11152 int ret, i = -1;
79e53945 11153
d2dff872 11154 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 11155 connector->base.id, connector->name,
8e329a03 11156 encoder->base.id, encoder->name);
d2dff872 11157
edde3617
ML
11158 old->restore_state = NULL;
11159
51fd371b
RC
11160retry:
11161 ret = drm_modeset_lock(&config->connection_mutex, ctx);
11162 if (ret)
ad3c558f 11163 goto fail;
6e9f798d 11164
79e53945
JB
11165 /*
11166 * Algorithm gets a little messy:
7a5e4805 11167 *
79e53945
JB
11168 * - if the connector already has an assigned crtc, use it (but make
11169 * sure it's on first)
7a5e4805 11170 *
79e53945
JB
11171 * - try to find the first unused crtc that can drive this connector,
11172 * and use that if we find one
79e53945
JB
11173 */
11174
11175 /* See if we already have a CRTC for this connector */
edde3617
ML
11176 if (connector->state->crtc) {
11177 crtc = connector->state->crtc;
8261b191 11178
51fd371b 11179 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de 11180 if (ret)
ad3c558f 11181 goto fail;
8261b191
CW
11182
11183 /* Make sure the crtc and connector are running */
edde3617 11184 goto found;
79e53945
JB
11185 }
11186
11187 /* Find an unused one (if possible) */
70e1e0ec 11188 for_each_crtc(dev, possible_crtc) {
79e53945
JB
11189 i++;
11190 if (!(encoder->possible_crtcs & (1 << i)))
11191 continue;
edde3617
ML
11192
11193 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
11194 if (ret)
11195 goto fail;
11196
11197 if (possible_crtc->state->enable) {
11198 drm_modeset_unlock(&possible_crtc->mutex);
a459249c 11199 continue;
edde3617 11200 }
a459249c
VS
11201
11202 crtc = possible_crtc;
11203 break;
79e53945
JB
11204 }
11205
11206 /*
11207 * If we didn't find an unused CRTC, don't use any.
11208 */
11209 if (!crtc) {
7173188d 11210 DRM_DEBUG_KMS("no pipe available for load-detect\n");
ad3c558f 11211 goto fail;
79e53945
JB
11212 }
11213
edde3617
ML
11214found:
11215 intel_crtc = to_intel_crtc(crtc);
11216
4d02e2de
DV
11217 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
11218 if (ret)
ad3c558f 11219 goto fail;
79e53945 11220
83a57153 11221 state = drm_atomic_state_alloc(dev);
edde3617
ML
11222 restore_state = drm_atomic_state_alloc(dev);
11223 if (!state || !restore_state) {
11224 ret = -ENOMEM;
11225 goto fail;
11226 }
83a57153
ACO
11227
11228 state->acquire_ctx = ctx;
edde3617 11229 restore_state->acquire_ctx = ctx;
83a57153 11230
944b0c76
ACO
11231 connector_state = drm_atomic_get_connector_state(state, connector);
11232 if (IS_ERR(connector_state)) {
11233 ret = PTR_ERR(connector_state);
11234 goto fail;
11235 }
11236
edde3617
ML
11237 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
11238 if (ret)
11239 goto fail;
944b0c76 11240
4be07317
ACO
11241 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
11242 if (IS_ERR(crtc_state)) {
11243 ret = PTR_ERR(crtc_state);
11244 goto fail;
11245 }
11246
49d6fa21 11247 crtc_state->base.active = crtc_state->base.enable = true;
4be07317 11248
6492711d
CW
11249 if (!mode)
11250 mode = &load_detect_mode;
79e53945 11251
d2dff872
CW
11252 /* We need a framebuffer large enough to accommodate all accesses
11253 * that the plane may generate whilst we perform load detection.
11254 * We can not rely on the fbcon either being present (we get called
11255 * during its initialisation to detect all boot displays, or it may
11256 * not even exist) or that it is large enough to satisfy the
11257 * requested mode.
11258 */
94352cf9
DV
11259 fb = mode_fits_in_fbdev(dev, mode);
11260 if (fb == NULL) {
d2dff872 11261 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9 11262 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
d2dff872
CW
11263 } else
11264 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 11265 if (IS_ERR(fb)) {
d2dff872 11266 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 11267 goto fail;
79e53945 11268 }
79e53945 11269
d3a40d1b
ACO
11270 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
11271 if (ret)
11272 goto fail;
11273
edde3617
ML
11274 drm_framebuffer_unreference(fb);
11275
11276 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
11277 if (ret)
11278 goto fail;
11279
11280 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
11281 if (!ret)
11282 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
11283 if (!ret)
11284 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
11285 if (ret) {
11286 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
11287 goto fail;
11288 }
8c7b5ccb 11289
3ba86073
ML
11290 ret = drm_atomic_commit(state);
11291 if (ret) {
6492711d 11292 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
412b61d8 11293 goto fail;
79e53945 11294 }
edde3617
ML
11295
11296 old->restore_state = restore_state;
7173188d 11297
79e53945 11298 /* let the connector get through one full cycle before testing */
0f0f74bc 11299 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
7173188d 11300 return true;
412b61d8 11301
ad3c558f 11302fail:
7fb71c8f
CW
11303 if (state) {
11304 drm_atomic_state_put(state);
11305 state = NULL;
11306 }
11307 if (restore_state) {
11308 drm_atomic_state_put(restore_state);
11309 restore_state = NULL;
11310 }
83a57153 11311
51fd371b
RC
11312 if (ret == -EDEADLK) {
11313 drm_modeset_backoff(ctx);
11314 goto retry;
11315 }
11316
412b61d8 11317 return false;
79e53945
JB
11318}
11319
d2434ab7 11320void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
11321 struct intel_load_detect_pipe *old,
11322 struct drm_modeset_acquire_ctx *ctx)
79e53945 11323{
d2434ab7
DV
11324 struct intel_encoder *intel_encoder =
11325 intel_attached_encoder(connector);
4ef69c7a 11326 struct drm_encoder *encoder = &intel_encoder->base;
edde3617 11327 struct drm_atomic_state *state = old->restore_state;
d3a40d1b 11328 int ret;
79e53945 11329
d2dff872 11330 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 11331 connector->base.id, connector->name,
8e329a03 11332 encoder->base.id, encoder->name);
d2dff872 11333
edde3617 11334 if (!state)
0622a53c 11335 return;
79e53945 11336
edde3617 11337 ret = drm_atomic_commit(state);
0853695c 11338 if (ret)
edde3617 11339 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
0853695c 11340 drm_atomic_state_put(state);
79e53945
JB
11341}
11342
da4a1efa 11343static int i9xx_pll_refclk(struct drm_device *dev,
5cec258b 11344 const struct intel_crtc_state *pipe_config)
da4a1efa 11345{
fac5e23e 11346 struct drm_i915_private *dev_priv = to_i915(dev);
da4a1efa
VS
11347 u32 dpll = pipe_config->dpll_hw_state.dpll;
11348
11349 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 11350 return dev_priv->vbt.lvds_ssc_freq;
6e266956 11351 else if (HAS_PCH_SPLIT(dev_priv))
da4a1efa 11352 return 120000;
5db94019 11353 else if (!IS_GEN2(dev_priv))
da4a1efa
VS
11354 return 96000;
11355 else
11356 return 48000;
11357}
11358
79e53945 11359/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc 11360static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 11361 struct intel_crtc_state *pipe_config)
79e53945 11362{
f1f644dc 11363 struct drm_device *dev = crtc->base.dev;
fac5e23e 11364 struct drm_i915_private *dev_priv = to_i915(dev);
f1f644dc 11365 int pipe = pipe_config->cpu_transcoder;
293623f7 11366 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945 11367 u32 fp;
9e2c8475 11368 struct dpll clock;
dccbea3b 11369 int port_clock;
da4a1efa 11370 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
11371
11372 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 11373 fp = pipe_config->dpll_hw_state.fp0;
79e53945 11374 else
293623f7 11375 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
11376
11377 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
9b1e14f4 11378 if (IS_PINEVIEW(dev_priv)) {
f2b115e6
AJ
11379 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
11380 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
11381 } else {
11382 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
11383 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
11384 }
11385
5db94019 11386 if (!IS_GEN2(dev_priv)) {
9b1e14f4 11387 if (IS_PINEVIEW(dev_priv))
f2b115e6
AJ
11388 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
11389 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
11390 else
11391 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
11392 DPLL_FPA01_P1_POST_DIV_SHIFT);
11393
11394 switch (dpll & DPLL_MODE_MASK) {
11395 case DPLLB_MODE_DAC_SERIAL:
11396 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
11397 5 : 10;
11398 break;
11399 case DPLLB_MODE_LVDS:
11400 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
11401 7 : 14;
11402 break;
11403 default:
28c97730 11404 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 11405 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 11406 return;
79e53945
JB
11407 }
11408
9b1e14f4 11409 if (IS_PINEVIEW(dev_priv))
dccbea3b 11410 port_clock = pnv_calc_dpll_params(refclk, &clock);
ac58c3f0 11411 else
dccbea3b 11412 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945 11413 } else {
50a0bc90 11414 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
b1c560d1 11415 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
11416
11417 if (is_lvds) {
11418 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
11419 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
11420
11421 if (lvds & LVDS_CLKB_POWER_UP)
11422 clock.p2 = 7;
11423 else
11424 clock.p2 = 14;
79e53945
JB
11425 } else {
11426 if (dpll & PLL_P1_DIVIDE_BY_TWO)
11427 clock.p1 = 2;
11428 else {
11429 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
11430 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
11431 }
11432 if (dpll & PLL_P2_DIVIDE_BY_4)
11433 clock.p2 = 4;
11434 else
11435 clock.p2 = 2;
79e53945 11436 }
da4a1efa 11437
dccbea3b 11438 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945
JB
11439 }
11440
18442d08
VS
11441 /*
11442 * This value includes pixel_multiplier. We will use
241bfc38 11443 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
11444 * encoder's get_config() function.
11445 */
dccbea3b 11446 pipe_config->port_clock = port_clock;
f1f644dc
JB
11447}
11448
6878da05
VS
11449int intel_dotclock_calculate(int link_freq,
11450 const struct intel_link_m_n *m_n)
f1f644dc 11451{
f1f644dc
JB
11452 /*
11453 * The calculation for the data clock is:
1041a02f 11454 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 11455 * But we want to avoid losing precison if possible, so:
1041a02f 11456 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
11457 *
11458 * and the link clock is simpler:
1041a02f 11459 * link_clock = (m * link_clock) / n
f1f644dc
JB
11460 */
11461
6878da05
VS
11462 if (!m_n->link_n)
11463 return 0;
f1f644dc 11464
6878da05
VS
11465 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
11466}
f1f644dc 11467
18442d08 11468static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 11469 struct intel_crtc_state *pipe_config)
6878da05 11470{
e3b247da 11471 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
79e53945 11472
18442d08
VS
11473 /* read out port_clock from the DPLL */
11474 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 11475
f1f644dc 11476 /*
e3b247da
VS
11477 * In case there is an active pipe without active ports,
11478 * we may need some idea for the dotclock anyway.
11479 * Calculate one based on the FDI configuration.
79e53945 11480 */
2d112de7 11481 pipe_config->base.adjusted_mode.crtc_clock =
21a727b3 11482 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
18442d08 11483 &pipe_config->fdi_m_n);
79e53945
JB
11484}
11485
11486/** Returns the currently programmed mode of the given pipe. */
11487struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
11488 struct drm_crtc *crtc)
11489{
fac5e23e 11490 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 11491 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 11492 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
79e53945 11493 struct drm_display_mode *mode;
3f36b937 11494 struct intel_crtc_state *pipe_config;
fe2b8f9d
PZ
11495 int htot = I915_READ(HTOTAL(cpu_transcoder));
11496 int hsync = I915_READ(HSYNC(cpu_transcoder));
11497 int vtot = I915_READ(VTOTAL(cpu_transcoder));
11498 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 11499 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
11500
11501 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
11502 if (!mode)
11503 return NULL;
11504
3f36b937
TU
11505 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
11506 if (!pipe_config) {
11507 kfree(mode);
11508 return NULL;
11509 }
11510
f1f644dc
JB
11511 /*
11512 * Construct a pipe_config sufficient for getting the clock info
11513 * back out of crtc_clock_get.
11514 *
11515 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
11516 * to use a real value here instead.
11517 */
3f36b937
TU
11518 pipe_config->cpu_transcoder = (enum transcoder) pipe;
11519 pipe_config->pixel_multiplier = 1;
11520 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
11521 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
11522 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
11523 i9xx_crtc_clock_get(intel_crtc, pipe_config);
11524
11525 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
79e53945
JB
11526 mode->hdisplay = (htot & 0xffff) + 1;
11527 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
11528 mode->hsync_start = (hsync & 0xffff) + 1;
11529 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
11530 mode->vdisplay = (vtot & 0xffff) + 1;
11531 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
11532 mode->vsync_start = (vsync & 0xffff) + 1;
11533 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
11534
11535 drm_mode_set_name(mode);
79e53945 11536
3f36b937
TU
11537 kfree(pipe_config);
11538
79e53945
JB
11539 return mode;
11540}
11541
11542static void intel_crtc_destroy(struct drm_crtc *crtc)
11543{
11544 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a 11545 struct drm_device *dev = crtc->dev;
51cbaf01 11546 struct intel_flip_work *work;
67e77c5a 11547
5e2d7afc 11548 spin_lock_irq(&dev->event_lock);
5a21b665
DV
11549 work = intel_crtc->flip_work;
11550 intel_crtc->flip_work = NULL;
11551 spin_unlock_irq(&dev->event_lock);
67e77c5a 11552
5a21b665 11553 if (work) {
51cbaf01
ML
11554 cancel_work_sync(&work->mmio_work);
11555 cancel_work_sync(&work->unpin_work);
5a21b665 11556 kfree(work);
67e77c5a 11557 }
79e53945
JB
11558
11559 drm_crtc_cleanup(crtc);
67e77c5a 11560
79e53945
JB
11561 kfree(intel_crtc);
11562}
11563
6b95a207
KH
11564static void intel_unpin_work_fn(struct work_struct *__work)
11565{
51cbaf01
ML
11566 struct intel_flip_work *work =
11567 container_of(__work, struct intel_flip_work, unpin_work);
5a21b665
DV
11568 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
11569 struct drm_device *dev = crtc->base.dev;
11570 struct drm_plane *primary = crtc->base.primary;
03f476e1 11571
5a21b665
DV
11572 if (is_mmio_work(work))
11573 flush_work(&work->mmio_work);
03f476e1 11574
5a21b665
DV
11575 mutex_lock(&dev->struct_mutex);
11576 intel_unpin_fb_obj(work->old_fb, primary->state->rotation);
f8c417cd 11577 i915_gem_object_put(work->pending_flip_obj);
5a21b665 11578 mutex_unlock(&dev->struct_mutex);
143f73b3 11579
e8a261ea
CW
11580 i915_gem_request_put(work->flip_queued_req);
11581
5748b6a1
CW
11582 intel_frontbuffer_flip_complete(to_i915(dev),
11583 to_intel_plane(primary)->frontbuffer_bit);
5a21b665
DV
11584 intel_fbc_post_update(crtc);
11585 drm_framebuffer_unreference(work->old_fb);
143f73b3 11586
5a21b665
DV
11587 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
11588 atomic_dec(&crtc->unpin_work_count);
a6747b73 11589
5a21b665
DV
11590 kfree(work);
11591}
d9e86c0e 11592
5a21b665
DV
11593/* Is 'a' after or equal to 'b'? */
11594static bool g4x_flip_count_after_eq(u32 a, u32 b)
11595{
11596 return !((a - b) & 0x80000000);
11597}
143f73b3 11598
5a21b665
DV
11599static bool __pageflip_finished_cs(struct intel_crtc *crtc,
11600 struct intel_flip_work *work)
11601{
11602 struct drm_device *dev = crtc->base.dev;
fac5e23e 11603 struct drm_i915_private *dev_priv = to_i915(dev);
143f73b3 11604
8af29b0c 11605 if (abort_flip_on_reset(crtc))
5a21b665 11606 return true;
143f73b3 11607
5a21b665
DV
11608 /*
11609 * The relevant registers doen't exist on pre-ctg.
11610 * As the flip done interrupt doesn't trigger for mmio
11611 * flips on gmch platforms, a flip count check isn't
11612 * really needed there. But since ctg has the registers,
11613 * include it in the check anyway.
11614 */
9beb5fea 11615 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
5a21b665 11616 return true;
b4a98e57 11617
5a21b665
DV
11618 /*
11619 * BDW signals flip done immediately if the plane
11620 * is disabled, even if the plane enable is already
11621 * armed to occur at the next vblank :(
11622 */
f99d7069 11623
5a21b665
DV
11624 /*
11625 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
11626 * used the same base address. In that case the mmio flip might
11627 * have completed, but the CS hasn't even executed the flip yet.
11628 *
11629 * A flip count check isn't enough as the CS might have updated
11630 * the base address just after start of vblank, but before we
11631 * managed to process the interrupt. This means we'd complete the
11632 * CS flip too soon.
11633 *
11634 * Combining both checks should get us a good enough result. It may
11635 * still happen that the CS flip has been executed, but has not
11636 * yet actually completed. But in case the base address is the same
11637 * anyway, we don't really care.
11638 */
11639 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11640 crtc->flip_work->gtt_offset &&
11641 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
11642 crtc->flip_work->flip_count);
11643}
b4a98e57 11644
5a21b665
DV
11645static bool
11646__pageflip_finished_mmio(struct intel_crtc *crtc,
11647 struct intel_flip_work *work)
11648{
11649 /*
11650 * MMIO work completes when vblank is different from
11651 * flip_queued_vblank.
11652 *
11653 * Reset counter value doesn't matter, this is handled by
11654 * i915_wait_request finishing early, so no need to handle
11655 * reset here.
11656 */
11657 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
6b95a207
KH
11658}
11659
51cbaf01
ML
11660
11661static bool pageflip_finished(struct intel_crtc *crtc,
11662 struct intel_flip_work *work)
11663{
11664 if (!atomic_read(&work->pending))
11665 return false;
11666
11667 smp_rmb();
11668
5a21b665
DV
11669 if (is_mmio_work(work))
11670 return __pageflip_finished_mmio(crtc, work);
11671 else
11672 return __pageflip_finished_cs(crtc, work);
11673}
11674
11675void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe)
11676{
91c8a326 11677 struct drm_device *dev = &dev_priv->drm;
98187836 11678 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
5a21b665
DV
11679 struct intel_flip_work *work;
11680 unsigned long flags;
11681
11682 /* Ignore early vblank irqs */
11683 if (!crtc)
11684 return;
11685
51cbaf01 11686 /*
5a21b665
DV
11687 * This is called both by irq handlers and the reset code (to complete
11688 * lost pageflips) so needs the full irqsave spinlocks.
51cbaf01 11689 */
5a21b665 11690 spin_lock_irqsave(&dev->event_lock, flags);
e2af48c6 11691 work = crtc->flip_work;
5a21b665
DV
11692
11693 if (work != NULL &&
11694 !is_mmio_work(work) &&
e2af48c6
VS
11695 pageflip_finished(crtc, work))
11696 page_flip_completed(crtc);
5a21b665
DV
11697
11698 spin_unlock_irqrestore(&dev->event_lock, flags);
75f7f3ec
VS
11699}
11700
51cbaf01 11701void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
6b95a207 11702{
91c8a326 11703 struct drm_device *dev = &dev_priv->drm;
98187836 11704 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
51cbaf01 11705 struct intel_flip_work *work;
6b95a207
KH
11706 unsigned long flags;
11707
5251f04e
ML
11708 /* Ignore early vblank irqs */
11709 if (!crtc)
11710 return;
f326038a
DV
11711
11712 /*
11713 * This is called both by irq handlers and the reset code (to complete
11714 * lost pageflips) so needs the full irqsave spinlocks.
e7d841ca 11715 */
6b95a207 11716 spin_lock_irqsave(&dev->event_lock, flags);
e2af48c6 11717 work = crtc->flip_work;
5251f04e 11718
5a21b665
DV
11719 if (work != NULL &&
11720 is_mmio_work(work) &&
e2af48c6
VS
11721 pageflip_finished(crtc, work))
11722 page_flip_completed(crtc);
5251f04e 11723
6b95a207
KH
11724 spin_unlock_irqrestore(&dev->event_lock, flags);
11725}
11726
5a21b665
DV
11727static inline void intel_mark_page_flip_active(struct intel_crtc *crtc,
11728 struct intel_flip_work *work)
84c33a64 11729{
5a21b665 11730 work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc);
84c33a64 11731
5a21b665
DV
11732 /* Ensure that the work item is consistent when activating it ... */
11733 smp_mb__before_atomic();
11734 atomic_set(&work->pending, 1);
11735}
a6747b73 11736
5a21b665
DV
11737static int intel_gen2_queue_flip(struct drm_device *dev,
11738 struct drm_crtc *crtc,
11739 struct drm_framebuffer *fb,
11740 struct drm_i915_gem_object *obj,
11741 struct drm_i915_gem_request *req,
11742 uint32_t flags)
11743{
7e37f889 11744 struct intel_ring *ring = req->ring;
5a21b665
DV
11745 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11746 u32 flip_mask;
11747 int ret;
143f73b3 11748
5a21b665
DV
11749 ret = intel_ring_begin(req, 6);
11750 if (ret)
11751 return ret;
143f73b3 11752
5a21b665
DV
11753 /* Can't queue multiple flips, so wait for the previous
11754 * one to finish before executing the next.
11755 */
11756 if (intel_crtc->plane)
11757 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11758 else
11759 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
b5321f30
CW
11760 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11761 intel_ring_emit(ring, MI_NOOP);
11762 intel_ring_emit(ring, MI_DISPLAY_FLIP |
5a21b665 11763 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
b5321f30
CW
11764 intel_ring_emit(ring, fb->pitches[0]);
11765 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11766 intel_ring_emit(ring, 0); /* aux display base address, unused */
143f73b3 11767
5a21b665
DV
11768 return 0;
11769}
84c33a64 11770
5a21b665
DV
11771static int intel_gen3_queue_flip(struct drm_device *dev,
11772 struct drm_crtc *crtc,
11773 struct drm_framebuffer *fb,
11774 struct drm_i915_gem_object *obj,
11775 struct drm_i915_gem_request *req,
11776 uint32_t flags)
11777{
7e37f889 11778 struct intel_ring *ring = req->ring;
5a21b665
DV
11779 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11780 u32 flip_mask;
11781 int ret;
d55dbd06 11782
5a21b665
DV
11783 ret = intel_ring_begin(req, 6);
11784 if (ret)
11785 return ret;
d55dbd06 11786
5a21b665
DV
11787 if (intel_crtc->plane)
11788 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11789 else
11790 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
b5321f30
CW
11791 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11792 intel_ring_emit(ring, MI_NOOP);
11793 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
5a21b665 11794 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
b5321f30
CW
11795 intel_ring_emit(ring, fb->pitches[0]);
11796 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11797 intel_ring_emit(ring, MI_NOOP);
fd8e058a 11798
5a21b665
DV
11799 return 0;
11800}
84c33a64 11801
5a21b665
DV
11802static int intel_gen4_queue_flip(struct drm_device *dev,
11803 struct drm_crtc *crtc,
11804 struct drm_framebuffer *fb,
11805 struct drm_i915_gem_object *obj,
11806 struct drm_i915_gem_request *req,
11807 uint32_t flags)
11808{
7e37f889 11809 struct intel_ring *ring = req->ring;
fac5e23e 11810 struct drm_i915_private *dev_priv = to_i915(dev);
5a21b665
DV
11811 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11812 uint32_t pf, pipesrc;
11813 int ret;
143f73b3 11814
5a21b665
DV
11815 ret = intel_ring_begin(req, 4);
11816 if (ret)
11817 return ret;
143f73b3 11818
5a21b665
DV
11819 /* i965+ uses the linear or tiled offsets from the
11820 * Display Registers (which do not change across a page-flip)
11821 * so we need only reprogram the base address.
11822 */
b5321f30 11823 intel_ring_emit(ring, MI_DISPLAY_FLIP |
5a21b665 11824 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
b5321f30
CW
11825 intel_ring_emit(ring, fb->pitches[0]);
11826 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset |
72618ebf 11827 intel_fb_modifier_to_tiling(fb->modifier[0]));
5a21b665
DV
11828
11829 /* XXX Enabling the panel-fitter across page-flip is so far
11830 * untested on non-native modes, so ignore it for now.
11831 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11832 */
11833 pf = 0;
11834 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
b5321f30 11835 intel_ring_emit(ring, pf | pipesrc);
143f73b3 11836
5a21b665 11837 return 0;
8c9f3aaf
JB
11838}
11839
5a21b665
DV
11840static int intel_gen6_queue_flip(struct drm_device *dev,
11841 struct drm_crtc *crtc,
11842 struct drm_framebuffer *fb,
11843 struct drm_i915_gem_object *obj,
11844 struct drm_i915_gem_request *req,
11845 uint32_t flags)
da20eabd 11846{
7e37f889 11847 struct intel_ring *ring = req->ring;
fac5e23e 11848 struct drm_i915_private *dev_priv = to_i915(dev);
5a21b665
DV
11849 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11850 uint32_t pf, pipesrc;
11851 int ret;
d21fbe87 11852
5a21b665
DV
11853 ret = intel_ring_begin(req, 4);
11854 if (ret)
11855 return ret;
92826fcd 11856
b5321f30 11857 intel_ring_emit(ring, MI_DISPLAY_FLIP |
5a21b665 11858 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
72618ebf
VS
11859 intel_ring_emit(ring, fb->pitches[0] |
11860 intel_fb_modifier_to_tiling(fb->modifier[0]));
b5321f30 11861 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
92826fcd 11862
5a21b665
DV
11863 /* Contrary to the suggestions in the documentation,
11864 * "Enable Panel Fitter" does not seem to be required when page
11865 * flipping with a non-native mode, and worse causes a normal
11866 * modeset to fail.
11867 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11868 */
11869 pf = 0;
11870 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
b5321f30 11871 intel_ring_emit(ring, pf | pipesrc);
7809e5ae 11872
5a21b665 11873 return 0;
7809e5ae
MR
11874}
11875
5a21b665
DV
11876static int intel_gen7_queue_flip(struct drm_device *dev,
11877 struct drm_crtc *crtc,
11878 struct drm_framebuffer *fb,
11879 struct drm_i915_gem_object *obj,
11880 struct drm_i915_gem_request *req,
11881 uint32_t flags)
d21fbe87 11882{
5db94019 11883 struct drm_i915_private *dev_priv = to_i915(dev);
7e37f889 11884 struct intel_ring *ring = req->ring;
5a21b665
DV
11885 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11886 uint32_t plane_bit = 0;
11887 int len, ret;
d21fbe87 11888
5a21b665
DV
11889 switch (intel_crtc->plane) {
11890 case PLANE_A:
11891 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11892 break;
11893 case PLANE_B:
11894 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11895 break;
11896 case PLANE_C:
11897 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11898 break;
11899 default:
11900 WARN_ONCE(1, "unknown plane in flip command\n");
11901 return -ENODEV;
11902 }
11903
11904 len = 4;
b5321f30 11905 if (req->engine->id == RCS) {
5a21b665
DV
11906 len += 6;
11907 /*
11908 * On Gen 8, SRM is now taking an extra dword to accommodate
11909 * 48bits addresses, and we need a NOOP for the batch size to
11910 * stay even.
11911 */
5db94019 11912 if (IS_GEN8(dev_priv))
5a21b665
DV
11913 len += 2;
11914 }
11915
11916 /*
11917 * BSpec MI_DISPLAY_FLIP for IVB:
11918 * "The full packet must be contained within the same cache line."
11919 *
11920 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11921 * cacheline, if we ever start emitting more commands before
11922 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11923 * then do the cacheline alignment, and finally emit the
11924 * MI_DISPLAY_FLIP.
11925 */
11926 ret = intel_ring_cacheline_align(req);
11927 if (ret)
11928 return ret;
11929
11930 ret = intel_ring_begin(req, len);
11931 if (ret)
11932 return ret;
11933
11934 /* Unmask the flip-done completion message. Note that the bspec says that
11935 * we should do this for both the BCS and RCS, and that we must not unmask
11936 * more than one flip event at any time (or ensure that one flip message
11937 * can be sent by waiting for flip-done prior to queueing new flips).
11938 * Experimentation says that BCS works despite DERRMR masking all
11939 * flip-done completion events and that unmasking all planes at once
11940 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11941 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11942 */
b5321f30
CW
11943 if (req->engine->id == RCS) {
11944 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11945 intel_ring_emit_reg(ring, DERRMR);
11946 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
5a21b665
DV
11947 DERRMR_PIPEB_PRI_FLIP_DONE |
11948 DERRMR_PIPEC_PRI_FLIP_DONE));
5db94019 11949 if (IS_GEN8(dev_priv))
b5321f30 11950 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
5a21b665
DV
11951 MI_SRM_LRM_GLOBAL_GTT);
11952 else
b5321f30 11953 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
5a21b665 11954 MI_SRM_LRM_GLOBAL_GTT);
b5321f30 11955 intel_ring_emit_reg(ring, DERRMR);
bde13ebd
CW
11956 intel_ring_emit(ring,
11957 i915_ggtt_offset(req->engine->scratch) + 256);
5db94019 11958 if (IS_GEN8(dev_priv)) {
b5321f30
CW
11959 intel_ring_emit(ring, 0);
11960 intel_ring_emit(ring, MI_NOOP);
5a21b665
DV
11961 }
11962 }
11963
b5321f30 11964 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
72618ebf
VS
11965 intel_ring_emit(ring, fb->pitches[0] |
11966 intel_fb_modifier_to_tiling(fb->modifier[0]));
b5321f30
CW
11967 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11968 intel_ring_emit(ring, (MI_NOOP));
5a21b665
DV
11969
11970 return 0;
11971}
11972
11973static bool use_mmio_flip(struct intel_engine_cs *engine,
11974 struct drm_i915_gem_object *obj)
11975{
11976 /*
11977 * This is not being used for older platforms, because
11978 * non-availability of flip done interrupt forces us to use
11979 * CS flips. Older platforms derive flip done using some clever
11980 * tricks involving the flip_pending status bits and vblank irqs.
11981 * So using MMIO flips there would disrupt this mechanism.
11982 */
11983
11984 if (engine == NULL)
11985 return true;
11986
11987 if (INTEL_GEN(engine->i915) < 5)
11988 return false;
11989
11990 if (i915.use_mmio_flip < 0)
11991 return false;
11992 else if (i915.use_mmio_flip > 0)
11993 return true;
11994 else if (i915.enable_execlists)
11995 return true;
c37efb99 11996
d07f0e59 11997 return engine != i915_gem_object_last_write_engine(obj);
5a21b665
DV
11998}
11999
12000static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
12001 unsigned int rotation,
12002 struct intel_flip_work *work)
12003{
12004 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 12005 struct drm_i915_private *dev_priv = to_i915(dev);
5a21b665
DV
12006 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
12007 const enum pipe pipe = intel_crtc->pipe;
d2196774 12008 u32 ctl, stride = skl_plane_stride(fb, 0, rotation);
5a21b665
DV
12009
12010 ctl = I915_READ(PLANE_CTL(pipe, 0));
12011 ctl &= ~PLANE_CTL_TILED_MASK;
12012 switch (fb->modifier[0]) {
12013 case DRM_FORMAT_MOD_NONE:
12014 break;
12015 case I915_FORMAT_MOD_X_TILED:
12016 ctl |= PLANE_CTL_TILED_X;
12017 break;
12018 case I915_FORMAT_MOD_Y_TILED:
12019 ctl |= PLANE_CTL_TILED_Y;
12020 break;
12021 case I915_FORMAT_MOD_Yf_TILED:
12022 ctl |= PLANE_CTL_TILED_YF;
12023 break;
12024 default:
12025 MISSING_CASE(fb->modifier[0]);
12026 }
12027
5a21b665
DV
12028 /*
12029 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
12030 * PLANE_SURF updates, the update is then guaranteed to be atomic.
12031 */
12032 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
12033 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
12034
12035 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
12036 POSTING_READ(PLANE_SURF(pipe, 0));
12037}
12038
12039static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
12040 struct intel_flip_work *work)
12041{
12042 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 12043 struct drm_i915_private *dev_priv = to_i915(dev);
72618ebf 12044 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
5a21b665
DV
12045 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
12046 u32 dspcntr;
12047
12048 dspcntr = I915_READ(reg);
12049
72618ebf 12050 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
5a21b665
DV
12051 dspcntr |= DISPPLANE_TILED;
12052 else
12053 dspcntr &= ~DISPPLANE_TILED;
12054
12055 I915_WRITE(reg, dspcntr);
12056
12057 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
12058 POSTING_READ(DSPSURF(intel_crtc->plane));
12059}
12060
12061static void intel_mmio_flip_work_func(struct work_struct *w)
12062{
12063 struct intel_flip_work *work =
12064 container_of(w, struct intel_flip_work, mmio_work);
12065 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
12066 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
12067 struct intel_framebuffer *intel_fb =
12068 to_intel_framebuffer(crtc->base.primary->fb);
12069 struct drm_i915_gem_object *obj = intel_fb->obj;
12070
d07f0e59 12071 WARN_ON(i915_gem_object_wait(obj, 0, MAX_SCHEDULE_TIMEOUT, NULL) < 0);
5a21b665
DV
12072
12073 intel_pipe_update_start(crtc);
12074
12075 if (INTEL_GEN(dev_priv) >= 9)
12076 skl_do_mmio_flip(crtc, work->rotation, work);
12077 else
12078 /* use_mmio_flip() retricts MMIO flips to ilk+ */
12079 ilk_do_mmio_flip(crtc, work);
12080
12081 intel_pipe_update_end(crtc, work);
12082}
12083
12084static int intel_default_queue_flip(struct drm_device *dev,
12085 struct drm_crtc *crtc,
12086 struct drm_framebuffer *fb,
12087 struct drm_i915_gem_object *obj,
12088 struct drm_i915_gem_request *req,
12089 uint32_t flags)
12090{
12091 return -ENODEV;
12092}
12093
12094static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv,
12095 struct intel_crtc *intel_crtc,
12096 struct intel_flip_work *work)
12097{
12098 u32 addr, vblank;
12099
12100 if (!atomic_read(&work->pending))
12101 return false;
12102
12103 smp_rmb();
12104
12105 vblank = intel_crtc_get_vblank_counter(intel_crtc);
12106 if (work->flip_ready_vblank == 0) {
12107 if (work->flip_queued_req &&
f69a02c9 12108 !i915_gem_request_completed(work->flip_queued_req))
5a21b665
DV
12109 return false;
12110
12111 work->flip_ready_vblank = vblank;
12112 }
12113
12114 if (vblank - work->flip_ready_vblank < 3)
12115 return false;
12116
12117 /* Potential stall - if we see that the flip has happened,
12118 * assume a missed interrupt. */
12119 if (INTEL_GEN(dev_priv) >= 4)
12120 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
12121 else
12122 addr = I915_READ(DSPADDR(intel_crtc->plane));
12123
12124 /* There is a potential issue here with a false positive after a flip
12125 * to the same address. We could address this by checking for a
12126 * non-incrementing frame counter.
12127 */
12128 return addr == work->gtt_offset;
12129}
12130
12131void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
12132{
91c8a326 12133 struct drm_device *dev = &dev_priv->drm;
98187836 12134 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
5a21b665
DV
12135 struct intel_flip_work *work;
12136
12137 WARN_ON(!in_interrupt());
12138
12139 if (crtc == NULL)
12140 return;
12141
12142 spin_lock(&dev->event_lock);
e2af48c6 12143 work = crtc->flip_work;
5a21b665
DV
12144
12145 if (work != NULL && !is_mmio_work(work) &&
e2af48c6 12146 __pageflip_stall_check_cs(dev_priv, crtc, work)) {
5a21b665
DV
12147 WARN_ONCE(1,
12148 "Kicking stuck page flip: queued at %d, now %d\n",
e2af48c6
VS
12149 work->flip_queued_vblank, intel_crtc_get_vblank_counter(crtc));
12150 page_flip_completed(crtc);
5a21b665
DV
12151 work = NULL;
12152 }
12153
12154 if (work != NULL && !is_mmio_work(work) &&
e2af48c6 12155 intel_crtc_get_vblank_counter(crtc) - work->flip_queued_vblank > 1)
5a21b665
DV
12156 intel_queue_rps_boost_for_request(work->flip_queued_req);
12157 spin_unlock(&dev->event_lock);
12158}
12159
12160static int intel_crtc_page_flip(struct drm_crtc *crtc,
12161 struct drm_framebuffer *fb,
12162 struct drm_pending_vblank_event *event,
12163 uint32_t page_flip_flags)
12164{
12165 struct drm_device *dev = crtc->dev;
fac5e23e 12166 struct drm_i915_private *dev_priv = to_i915(dev);
5a21b665
DV
12167 struct drm_framebuffer *old_fb = crtc->primary->fb;
12168 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12169 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12170 struct drm_plane *primary = crtc->primary;
12171 enum pipe pipe = intel_crtc->pipe;
12172 struct intel_flip_work *work;
12173 struct intel_engine_cs *engine;
12174 bool mmio_flip;
8e637178 12175 struct drm_i915_gem_request *request;
058d88c4 12176 struct i915_vma *vma;
5a21b665
DV
12177 int ret;
12178
12179 /*
12180 * drm_mode_page_flip_ioctl() should already catch this, but double
12181 * check to be safe. In the future we may enable pageflipping from
12182 * a disabled primary plane.
12183 */
12184 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
12185 return -EBUSY;
12186
12187 /* Can't change pixel format via MI display flips. */
12188 if (fb->pixel_format != crtc->primary->fb->pixel_format)
12189 return -EINVAL;
12190
12191 /*
12192 * TILEOFF/LINOFF registers can't be changed via MI display flips.
12193 * Note that pitch changes could also affect these register.
12194 */
12195 if (INTEL_INFO(dev)->gen > 3 &&
12196 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
12197 fb->pitches[0] != crtc->primary->fb->pitches[0]))
12198 return -EINVAL;
12199
12200 if (i915_terminally_wedged(&dev_priv->gpu_error))
12201 goto out_hang;
12202
12203 work = kzalloc(sizeof(*work), GFP_KERNEL);
12204 if (work == NULL)
12205 return -ENOMEM;
12206
12207 work->event = event;
12208 work->crtc = crtc;
12209 work->old_fb = old_fb;
12210 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
12211
12212 ret = drm_crtc_vblank_get(crtc);
12213 if (ret)
12214 goto free_work;
12215
12216 /* We borrow the event spin lock for protecting flip_work */
12217 spin_lock_irq(&dev->event_lock);
12218 if (intel_crtc->flip_work) {
12219 /* Before declaring the flip queue wedged, check if
12220 * the hardware completed the operation behind our backs.
12221 */
12222 if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) {
12223 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
12224 page_flip_completed(intel_crtc);
12225 } else {
12226 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
12227 spin_unlock_irq(&dev->event_lock);
12228
12229 drm_crtc_vblank_put(crtc);
12230 kfree(work);
12231 return -EBUSY;
12232 }
12233 }
12234 intel_crtc->flip_work = work;
12235 spin_unlock_irq(&dev->event_lock);
12236
12237 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
12238 flush_workqueue(dev_priv->wq);
12239
12240 /* Reference the objects for the scheduled work. */
12241 drm_framebuffer_reference(work->old_fb);
5a21b665
DV
12242
12243 crtc->primary->fb = fb;
12244 update_state_fb(crtc->primary);
faf68d92 12245
25dc556a 12246 work->pending_flip_obj = i915_gem_object_get(obj);
5a21b665
DV
12247
12248 ret = i915_mutex_lock_interruptible(dev);
12249 if (ret)
12250 goto cleanup;
12251
8af29b0c
CW
12252 intel_crtc->reset_count = i915_reset_count(&dev_priv->gpu_error);
12253 if (i915_reset_in_progress_or_wedged(&dev_priv->gpu_error)) {
5a21b665
DV
12254 ret = -EIO;
12255 goto cleanup;
12256 }
12257
12258 atomic_inc(&intel_crtc->unpin_work_count);
12259
9beb5fea 12260 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
5a21b665
DV
12261 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
12262
920a14b2 12263 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3b3f1650 12264 engine = dev_priv->engine[BCS];
72618ebf 12265 if (fb->modifier[0] != old_fb->modifier[0])
5a21b665
DV
12266 /* vlv: DISPLAY_FLIP fails to change tiling */
12267 engine = NULL;
fd6b8f43 12268 } else if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
3b3f1650 12269 engine = dev_priv->engine[BCS];
5a21b665 12270 } else if (INTEL_INFO(dev)->gen >= 7) {
d07f0e59 12271 engine = i915_gem_object_last_write_engine(obj);
5a21b665 12272 if (engine == NULL || engine->id != RCS)
3b3f1650 12273 engine = dev_priv->engine[BCS];
5a21b665 12274 } else {
3b3f1650 12275 engine = dev_priv->engine[RCS];
5a21b665
DV
12276 }
12277
12278 mmio_flip = use_mmio_flip(engine, obj);
12279
058d88c4
CW
12280 vma = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
12281 if (IS_ERR(vma)) {
12282 ret = PTR_ERR(vma);
5a21b665 12283 goto cleanup_pending;
058d88c4 12284 }
5a21b665 12285
6687c906 12286 work->gtt_offset = intel_fb_gtt_offset(fb, primary->state->rotation);
5a21b665
DV
12287 work->gtt_offset += intel_crtc->dspaddr_offset;
12288 work->rotation = crtc->primary->state->rotation;
12289
1f061316
PZ
12290 /*
12291 * There's the potential that the next frame will not be compatible with
12292 * FBC, so we want to call pre_update() before the actual page flip.
12293 * The problem is that pre_update() caches some information about the fb
12294 * object, so we want to do this only after the object is pinned. Let's
12295 * be on the safe side and do this immediately before scheduling the
12296 * flip.
12297 */
12298 intel_fbc_pre_update(intel_crtc, intel_crtc->config,
12299 to_intel_plane_state(primary->state));
12300
5a21b665
DV
12301 if (mmio_flip) {
12302 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
6277c8d0 12303 queue_work(system_unbound_wq, &work->mmio_work);
5a21b665 12304 } else {
8e637178
CW
12305 request = i915_gem_request_alloc(engine, engine->last_context);
12306 if (IS_ERR(request)) {
12307 ret = PTR_ERR(request);
12308 goto cleanup_unpin;
12309 }
12310
a2bc4695 12311 ret = i915_gem_request_await_object(request, obj, false);
8e637178
CW
12312 if (ret)
12313 goto cleanup_request;
12314
5a21b665
DV
12315 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
12316 page_flip_flags);
12317 if (ret)
8e637178 12318 goto cleanup_request;
5a21b665
DV
12319
12320 intel_mark_page_flip_active(intel_crtc, work);
12321
8e637178 12322 work->flip_queued_req = i915_gem_request_get(request);
5a21b665
DV
12323 i915_add_request_no_flush(request);
12324 }
12325
12326 i915_gem_track_fb(intel_fb_obj(old_fb), obj,
12327 to_intel_plane(primary)->frontbuffer_bit);
12328 mutex_unlock(&dev->struct_mutex);
12329
5748b6a1 12330 intel_frontbuffer_flip_prepare(to_i915(dev),
5a21b665
DV
12331 to_intel_plane(primary)->frontbuffer_bit);
12332
12333 trace_i915_flip_request(intel_crtc->plane, obj);
12334
12335 return 0;
12336
8e637178
CW
12337cleanup_request:
12338 i915_add_request_no_flush(request);
5a21b665
DV
12339cleanup_unpin:
12340 intel_unpin_fb_obj(fb, crtc->primary->state->rotation);
12341cleanup_pending:
5a21b665
DV
12342 atomic_dec(&intel_crtc->unpin_work_count);
12343 mutex_unlock(&dev->struct_mutex);
12344cleanup:
12345 crtc->primary->fb = old_fb;
12346 update_state_fb(crtc->primary);
12347
f0cd5182 12348 i915_gem_object_put(obj);
5a21b665
DV
12349 drm_framebuffer_unreference(work->old_fb);
12350
12351 spin_lock_irq(&dev->event_lock);
12352 intel_crtc->flip_work = NULL;
12353 spin_unlock_irq(&dev->event_lock);
12354
12355 drm_crtc_vblank_put(crtc);
12356free_work:
12357 kfree(work);
12358
12359 if (ret == -EIO) {
12360 struct drm_atomic_state *state;
12361 struct drm_plane_state *plane_state;
12362
12363out_hang:
12364 state = drm_atomic_state_alloc(dev);
12365 if (!state)
12366 return -ENOMEM;
12367 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
12368
12369retry:
12370 plane_state = drm_atomic_get_plane_state(state, primary);
12371 ret = PTR_ERR_OR_ZERO(plane_state);
12372 if (!ret) {
12373 drm_atomic_set_fb_for_plane(plane_state, fb);
12374
12375 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
12376 if (!ret)
12377 ret = drm_atomic_commit(state);
12378 }
12379
12380 if (ret == -EDEADLK) {
12381 drm_modeset_backoff(state->acquire_ctx);
12382 drm_atomic_state_clear(state);
12383 goto retry;
12384 }
12385
0853695c 12386 drm_atomic_state_put(state);
5a21b665
DV
12387
12388 if (ret == 0 && event) {
12389 spin_lock_irq(&dev->event_lock);
12390 drm_crtc_send_vblank_event(crtc, event);
12391 spin_unlock_irq(&dev->event_lock);
12392 }
12393 }
12394 return ret;
12395}
12396
12397
12398/**
12399 * intel_wm_need_update - Check whether watermarks need updating
12400 * @plane: drm plane
12401 * @state: new plane state
12402 *
12403 * Check current plane state versus the new one to determine whether
12404 * watermarks need to be recalculated.
12405 *
12406 * Returns true or false.
12407 */
12408static bool intel_wm_need_update(struct drm_plane *plane,
12409 struct drm_plane_state *state)
12410{
12411 struct intel_plane_state *new = to_intel_plane_state(state);
12412 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
12413
12414 /* Update watermarks on tiling or size changes. */
936e71e3 12415 if (new->base.visible != cur->base.visible)
5a21b665
DV
12416 return true;
12417
12418 if (!cur->base.fb || !new->base.fb)
12419 return false;
12420
12421 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
12422 cur->base.rotation != new->base.rotation ||
936e71e3
VS
12423 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
12424 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
12425 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
12426 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
5a21b665
DV
12427 return true;
12428
12429 return false;
12430}
12431
12432static bool needs_scaling(struct intel_plane_state *state)
12433{
936e71e3
VS
12434 int src_w = drm_rect_width(&state->base.src) >> 16;
12435 int src_h = drm_rect_height(&state->base.src) >> 16;
12436 int dst_w = drm_rect_width(&state->base.dst);
12437 int dst_h = drm_rect_height(&state->base.dst);
5a21b665
DV
12438
12439 return (src_w != dst_w || src_h != dst_h);
12440}
d21fbe87 12441
da20eabd
ML
12442int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
12443 struct drm_plane_state *plane_state)
12444{
ab1d3a0e 12445 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
da20eabd
ML
12446 struct drm_crtc *crtc = crtc_state->crtc;
12447 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12448 struct drm_plane *plane = plane_state->plane;
12449 struct drm_device *dev = crtc->dev;
ed4a6a7c 12450 struct drm_i915_private *dev_priv = to_i915(dev);
da20eabd
ML
12451 struct intel_plane_state *old_plane_state =
12452 to_intel_plane_state(plane->state);
da20eabd
ML
12453 bool mode_changed = needs_modeset(crtc_state);
12454 bool was_crtc_enabled = crtc->state->active;
12455 bool is_crtc_enabled = crtc_state->active;
da20eabd
ML
12456 bool turn_off, turn_on, visible, was_visible;
12457 struct drm_framebuffer *fb = plane_state->fb;
78108b7c 12458 int ret;
da20eabd 12459
55b8f2a7 12460 if (INTEL_GEN(dev_priv) >= 9 && plane->type != DRM_PLANE_TYPE_CURSOR) {
da20eabd
ML
12461 ret = skl_update_scaler_plane(
12462 to_intel_crtc_state(crtc_state),
12463 to_intel_plane_state(plane_state));
12464 if (ret)
12465 return ret;
12466 }
12467
936e71e3
VS
12468 was_visible = old_plane_state->base.visible;
12469 visible = to_intel_plane_state(plane_state)->base.visible;
da20eabd
ML
12470
12471 if (!was_crtc_enabled && WARN_ON(was_visible))
12472 was_visible = false;
12473
35c08f43
ML
12474 /*
12475 * Visibility is calculated as if the crtc was on, but
12476 * after scaler setup everything depends on it being off
12477 * when the crtc isn't active.
f818ffea
VS
12478 *
12479 * FIXME this is wrong for watermarks. Watermarks should also
12480 * be computed as if the pipe would be active. Perhaps move
12481 * per-plane wm computation to the .check_plane() hook, and
12482 * only combine the results from all planes in the current place?
35c08f43
ML
12483 */
12484 if (!is_crtc_enabled)
936e71e3 12485 to_intel_plane_state(plane_state)->base.visible = visible = false;
da20eabd
ML
12486
12487 if (!was_visible && !visible)
12488 return 0;
12489
e8861675
ML
12490 if (fb != old_plane_state->base.fb)
12491 pipe_config->fb_changed = true;
12492
da20eabd
ML
12493 turn_off = was_visible && (!visible || mode_changed);
12494 turn_on = visible && (!was_visible || mode_changed);
12495
72660ce0 12496 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
78108b7c
VS
12497 intel_crtc->base.base.id,
12498 intel_crtc->base.name,
72660ce0
VS
12499 plane->base.id, plane->name,
12500 fb ? fb->base.id : -1);
da20eabd 12501
72660ce0
VS
12502 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
12503 plane->base.id, plane->name,
12504 was_visible, visible,
da20eabd
ML
12505 turn_off, turn_on, mode_changed);
12506
caed361d
VS
12507 if (turn_on) {
12508 pipe_config->update_wm_pre = true;
12509
12510 /* must disable cxsr around plane enable/disable */
12511 if (plane->type != DRM_PLANE_TYPE_CURSOR)
12512 pipe_config->disable_cxsr = true;
12513 } else if (turn_off) {
12514 pipe_config->update_wm_post = true;
92826fcd 12515
852eb00d 12516 /* must disable cxsr around plane enable/disable */
e8861675 12517 if (plane->type != DRM_PLANE_TYPE_CURSOR)
ab1d3a0e 12518 pipe_config->disable_cxsr = true;
852eb00d 12519 } else if (intel_wm_need_update(plane, plane_state)) {
caed361d
VS
12520 /* FIXME bollocks */
12521 pipe_config->update_wm_pre = true;
12522 pipe_config->update_wm_post = true;
852eb00d 12523 }
da20eabd 12524
ed4a6a7c 12525 /* Pre-gen9 platforms need two-step watermark updates */
caed361d
VS
12526 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
12527 INTEL_INFO(dev)->gen < 9 && dev_priv->display.optimize_watermarks)
ed4a6a7c
MR
12528 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
12529
8be6ca85 12530 if (visible || was_visible)
cd202f69 12531 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
a9ff8714 12532
31ae71fc
ML
12533 /*
12534 * WaCxSRDisabledForSpriteScaling:ivb
12535 *
12536 * cstate->update_wm was already set above, so this flag will
12537 * take effect when we commit and program watermarks.
12538 */
fd6b8f43 12539 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev_priv) &&
31ae71fc
ML
12540 needs_scaling(to_intel_plane_state(plane_state)) &&
12541 !needs_scaling(old_plane_state))
12542 pipe_config->disable_lp_wm = true;
d21fbe87 12543
da20eabd
ML
12544 return 0;
12545}
12546
6d3a1ce7
ML
12547static bool encoders_cloneable(const struct intel_encoder *a,
12548 const struct intel_encoder *b)
12549{
12550 /* masks could be asymmetric, so check both ways */
12551 return a == b || (a->cloneable & (1 << b->type) &&
12552 b->cloneable & (1 << a->type));
12553}
12554
12555static bool check_single_encoder_cloning(struct drm_atomic_state *state,
12556 struct intel_crtc *crtc,
12557 struct intel_encoder *encoder)
12558{
12559 struct intel_encoder *source_encoder;
12560 struct drm_connector *connector;
12561 struct drm_connector_state *connector_state;
12562 int i;
12563
12564 for_each_connector_in_state(state, connector, connector_state, i) {
12565 if (connector_state->crtc != &crtc->base)
12566 continue;
12567
12568 source_encoder =
12569 to_intel_encoder(connector_state->best_encoder);
12570 if (!encoders_cloneable(encoder, source_encoder))
12571 return false;
12572 }
12573
12574 return true;
12575}
12576
6d3a1ce7
ML
12577static int intel_crtc_atomic_check(struct drm_crtc *crtc,
12578 struct drm_crtc_state *crtc_state)
12579{
cf5a15be 12580 struct drm_device *dev = crtc->dev;
fac5e23e 12581 struct drm_i915_private *dev_priv = to_i915(dev);
6d3a1ce7 12582 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cf5a15be
ML
12583 struct intel_crtc_state *pipe_config =
12584 to_intel_crtc_state(crtc_state);
6d3a1ce7 12585 struct drm_atomic_state *state = crtc_state->state;
4d20cd86 12586 int ret;
6d3a1ce7
ML
12587 bool mode_changed = needs_modeset(crtc_state);
12588
852eb00d 12589 if (mode_changed && !crtc_state->active)
caed361d 12590 pipe_config->update_wm_post = true;
eddfcbcd 12591
ad421372
ML
12592 if (mode_changed && crtc_state->enable &&
12593 dev_priv->display.crtc_compute_clock &&
8106ddbd 12594 !WARN_ON(pipe_config->shared_dpll)) {
ad421372
ML
12595 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12596 pipe_config);
12597 if (ret)
12598 return ret;
12599 }
12600
82cf435b
LL
12601 if (crtc_state->color_mgmt_changed) {
12602 ret = intel_color_check(crtc, crtc_state);
12603 if (ret)
12604 return ret;
e7852a4b
LL
12605
12606 /*
12607 * Changing color management on Intel hardware is
12608 * handled as part of planes update.
12609 */
12610 crtc_state->planes_changed = true;
82cf435b
LL
12611 }
12612
e435d6e5 12613 ret = 0;
86c8bbbe 12614 if (dev_priv->display.compute_pipe_wm) {
e3bddded 12615 ret = dev_priv->display.compute_pipe_wm(pipe_config);
ed4a6a7c
MR
12616 if (ret) {
12617 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
12618 return ret;
12619 }
12620 }
12621
12622 if (dev_priv->display.compute_intermediate_wm &&
12623 !to_intel_atomic_state(state)->skip_intermediate_wm) {
12624 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
12625 return 0;
12626
12627 /*
12628 * Calculate 'intermediate' watermarks that satisfy both the
12629 * old state and the new state. We can program these
12630 * immediately.
12631 */
12632 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
12633 intel_crtc,
12634 pipe_config);
12635 if (ret) {
12636 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
86c8bbbe 12637 return ret;
ed4a6a7c 12638 }
e3d5457c
VS
12639 } else if (dev_priv->display.compute_intermediate_wm) {
12640 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
12641 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
86c8bbbe
MR
12642 }
12643
e435d6e5
ML
12644 if (INTEL_INFO(dev)->gen >= 9) {
12645 if (mode_changed)
12646 ret = skl_update_scaler_crtc(pipe_config);
12647
12648 if (!ret)
12649 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12650 pipe_config);
12651 }
12652
12653 return ret;
6d3a1ce7
ML
12654}
12655
65b38e0d 12656static const struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160 12657 .mode_set_base_atomic = intel_pipe_set_base_atomic,
5a21b665
DV
12658 .atomic_begin = intel_begin_crtc_commit,
12659 .atomic_flush = intel_finish_crtc_commit,
6d3a1ce7 12660 .atomic_check = intel_crtc_atomic_check,
f6e5b160
CW
12661};
12662
d29b2f9d
ACO
12663static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12664{
12665 struct intel_connector *connector;
12666
12667 for_each_intel_connector(dev, connector) {
8863dc7f
DV
12668 if (connector->base.state->crtc)
12669 drm_connector_unreference(&connector->base);
12670
d29b2f9d
ACO
12671 if (connector->base.encoder) {
12672 connector->base.state->best_encoder =
12673 connector->base.encoder;
12674 connector->base.state->crtc =
12675 connector->base.encoder->crtc;
8863dc7f
DV
12676
12677 drm_connector_reference(&connector->base);
d29b2f9d
ACO
12678 } else {
12679 connector->base.state->best_encoder = NULL;
12680 connector->base.state->crtc = NULL;
12681 }
12682 }
12683}
12684
050f7aeb 12685static void
eba905b2 12686connected_sink_compute_bpp(struct intel_connector *connector,
5cec258b 12687 struct intel_crtc_state *pipe_config)
050f7aeb 12688{
6a2a5c5d 12689 const struct drm_display_info *info = &connector->base.display_info;
050f7aeb
DV
12690 int bpp = pipe_config->pipe_bpp;
12691
12692 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
6a2a5c5d
VS
12693 connector->base.base.id,
12694 connector->base.name);
050f7aeb
DV
12695
12696 /* Don't use an invalid EDID bpc value */
6a2a5c5d 12697 if (info->bpc != 0 && info->bpc * 3 < bpp) {
050f7aeb 12698 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
6a2a5c5d
VS
12699 bpp, info->bpc * 3);
12700 pipe_config->pipe_bpp = info->bpc * 3;
050f7aeb
DV
12701 }
12702
196f954e 12703 /* Clamp bpp to 8 on screens without EDID 1.4 */
6a2a5c5d 12704 if (info->bpc == 0 && bpp > 24) {
196f954e
MK
12705 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
12706 bpp);
12707 pipe_config->pipe_bpp = 24;
050f7aeb
DV
12708 }
12709}
12710
4e53c2e0 12711static int
050f7aeb 12712compute_baseline_pipe_bpp(struct intel_crtc *crtc,
5cec258b 12713 struct intel_crtc_state *pipe_config)
4e53c2e0 12714{
9beb5fea 12715 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1486017f 12716 struct drm_atomic_state *state;
da3ced29
ACO
12717 struct drm_connector *connector;
12718 struct drm_connector_state *connector_state;
1486017f 12719 int bpp, i;
4e53c2e0 12720
9beb5fea
TU
12721 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
12722 IS_CHERRYVIEW(dev_priv)))
4e53c2e0 12723 bpp = 10*3;
9beb5fea 12724 else if (INTEL_GEN(dev_priv) >= 5)
d328c9d7
DV
12725 bpp = 12*3;
12726 else
12727 bpp = 8*3;
12728
4e53c2e0 12729
4e53c2e0
DV
12730 pipe_config->pipe_bpp = bpp;
12731
1486017f
ACO
12732 state = pipe_config->base.state;
12733
4e53c2e0 12734 /* Clamp display bpp to EDID value */
da3ced29
ACO
12735 for_each_connector_in_state(state, connector, connector_state, i) {
12736 if (connector_state->crtc != &crtc->base)
4e53c2e0
DV
12737 continue;
12738
da3ced29
ACO
12739 connected_sink_compute_bpp(to_intel_connector(connector),
12740 pipe_config);
4e53c2e0
DV
12741 }
12742
12743 return bpp;
12744}
12745
644db711
DV
12746static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12747{
12748 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12749 "type: 0x%x flags: 0x%x\n",
1342830c 12750 mode->crtc_clock,
644db711
DV
12751 mode->crtc_hdisplay, mode->crtc_hsync_start,
12752 mode->crtc_hsync_end, mode->crtc_htotal,
12753 mode->crtc_vdisplay, mode->crtc_vsync_start,
12754 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12755}
12756
c0b03411 12757static void intel_dump_pipe_config(struct intel_crtc *crtc,
5cec258b 12758 struct intel_crtc_state *pipe_config,
c0b03411
DV
12759 const char *context)
12760{
6a60cd87 12761 struct drm_device *dev = crtc->base.dev;
4f8036a2 12762 struct drm_i915_private *dev_priv = to_i915(dev);
6a60cd87
CK
12763 struct drm_plane *plane;
12764 struct intel_plane *intel_plane;
12765 struct intel_plane_state *state;
12766 struct drm_framebuffer *fb;
12767
78108b7c
VS
12768 DRM_DEBUG_KMS("[CRTC:%d:%s]%s config %p for pipe %c\n",
12769 crtc->base.base.id, crtc->base.name,
6a60cd87 12770 context, pipe_config, pipe_name(crtc->pipe));
c0b03411 12771
da205630 12772 DRM_DEBUG_KMS("cpu_transcoder: %s\n", transcoder_name(pipe_config->cpu_transcoder));
c0b03411
DV
12773 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12774 pipe_config->pipe_bpp, pipe_config->dither);
12775 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12776 pipe_config->has_pch_encoder,
12777 pipe_config->fdi_lanes,
12778 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12779 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12780 pipe_config->fdi_m_n.tu);
90a6b7b0 12781 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
37a5650b 12782 intel_crtc_has_dp_encoder(pipe_config),
90a6b7b0 12783 pipe_config->lane_count,
eb14cb74
VS
12784 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12785 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12786 pipe_config->dp_m_n.tu);
b95af8be 12787
90a6b7b0 12788 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
37a5650b 12789 intel_crtc_has_dp_encoder(pipe_config),
90a6b7b0 12790 pipe_config->lane_count,
b95af8be
VK
12791 pipe_config->dp_m2_n2.gmch_m,
12792 pipe_config->dp_m2_n2.gmch_n,
12793 pipe_config->dp_m2_n2.link_m,
12794 pipe_config->dp_m2_n2.link_n,
12795 pipe_config->dp_m2_n2.tu);
12796
55072d19
DV
12797 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12798 pipe_config->has_audio,
12799 pipe_config->has_infoframe);
12800
c0b03411 12801 DRM_DEBUG_KMS("requested mode:\n");
2d112de7 12802 drm_mode_debug_printmodeline(&pipe_config->base.mode);
c0b03411 12803 DRM_DEBUG_KMS("adjusted mode:\n");
2d112de7
ACO
12804 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12805 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
d71b8d4a 12806 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
12807 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12808 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
0ec463d3
TU
12809 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12810 crtc->num_scalers,
12811 pipe_config->scaler_state.scaler_users,
12812 pipe_config->scaler_state.scaler_id);
c0b03411
DV
12813 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12814 pipe_config->gmch_pfit.control,
12815 pipe_config->gmch_pfit.pgm_ratios,
12816 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 12817 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 12818 pipe_config->pch_pfit.pos,
fd4daa9c
CW
12819 pipe_config->pch_pfit.size,
12820 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 12821 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 12822 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
6a60cd87 12823
e2d214ae 12824 if (IS_BROXTON(dev_priv)) {
c856052a 12825 DRM_DEBUG_KMS("dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
415ff0f6 12826 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
c8453338 12827 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
415ff0f6 12828 pipe_config->dpll_hw_state.ebb0,
05712c15 12829 pipe_config->dpll_hw_state.ebb4,
415ff0f6
TU
12830 pipe_config->dpll_hw_state.pll0,
12831 pipe_config->dpll_hw_state.pll1,
12832 pipe_config->dpll_hw_state.pll2,
12833 pipe_config->dpll_hw_state.pll3,
12834 pipe_config->dpll_hw_state.pll6,
12835 pipe_config->dpll_hw_state.pll8,
05712c15 12836 pipe_config->dpll_hw_state.pll9,
c8453338 12837 pipe_config->dpll_hw_state.pll10,
415ff0f6 12838 pipe_config->dpll_hw_state.pcsdw12);
0853723b 12839 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
c856052a 12840 DRM_DEBUG_KMS("dpll_hw_state: "
415ff0f6 12841 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
415ff0f6
TU
12842 pipe_config->dpll_hw_state.ctrl1,
12843 pipe_config->dpll_hw_state.cfgcr1,
12844 pipe_config->dpll_hw_state.cfgcr2);
4f8036a2 12845 } else if (HAS_DDI(dev_priv)) {
c856052a 12846 DRM_DEBUG_KMS("dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
00490c22
ML
12847 pipe_config->dpll_hw_state.wrpll,
12848 pipe_config->dpll_hw_state.spll);
415ff0f6
TU
12849 } else {
12850 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12851 "fp0: 0x%x, fp1: 0x%x\n",
12852 pipe_config->dpll_hw_state.dpll,
12853 pipe_config->dpll_hw_state.dpll_md,
12854 pipe_config->dpll_hw_state.fp0,
12855 pipe_config->dpll_hw_state.fp1);
12856 }
12857
6a60cd87
CK
12858 DRM_DEBUG_KMS("planes on this crtc\n");
12859 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
d3828147 12860 char *format_name;
6a60cd87
CK
12861 intel_plane = to_intel_plane(plane);
12862 if (intel_plane->pipe != crtc->pipe)
12863 continue;
12864
12865 state = to_intel_plane_state(plane->state);
12866 fb = state->base.fb;
12867 if (!fb) {
1d577e02
VS
12868 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
12869 plane->base.id, plane->name, state->scaler_id);
6a60cd87
CK
12870 continue;
12871 }
12872
90844f00
EE
12873 format_name = drm_get_format_name(fb->pixel_format);
12874
1d577e02
VS
12875 DRM_DEBUG_KMS("[PLANE:%d:%s] enabled",
12876 plane->base.id, plane->name);
12877 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = %s",
90844f00 12878 fb->base.id, fb->width, fb->height, format_name);
1d577e02
VS
12879 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
12880 state->scaler_id,
936e71e3
VS
12881 state->base.src.x1 >> 16,
12882 state->base.src.y1 >> 16,
12883 drm_rect_width(&state->base.src) >> 16,
12884 drm_rect_height(&state->base.src) >> 16,
12885 state->base.dst.x1, state->base.dst.y1,
12886 drm_rect_width(&state->base.dst),
12887 drm_rect_height(&state->base.dst));
90844f00
EE
12888
12889 kfree(format_name);
6a60cd87 12890 }
c0b03411
DV
12891}
12892
5448a00d 12893static bool check_digital_port_conflicts(struct drm_atomic_state *state)
00f0b378 12894{
5448a00d 12895 struct drm_device *dev = state->dev;
da3ced29 12896 struct drm_connector *connector;
00f0b378 12897 unsigned int used_ports = 0;
477321e0 12898 unsigned int used_mst_ports = 0;
00f0b378
VS
12899
12900 /*
12901 * Walk the connector list instead of the encoder
12902 * list to detect the problem on ddi platforms
12903 * where there's just one encoder per digital port.
12904 */
0bff4858
VS
12905 drm_for_each_connector(connector, dev) {
12906 struct drm_connector_state *connector_state;
12907 struct intel_encoder *encoder;
12908
12909 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12910 if (!connector_state)
12911 connector_state = connector->state;
12912
5448a00d 12913 if (!connector_state->best_encoder)
00f0b378
VS
12914 continue;
12915
5448a00d
ACO
12916 encoder = to_intel_encoder(connector_state->best_encoder);
12917
12918 WARN_ON(!connector_state->crtc);
00f0b378
VS
12919
12920 switch (encoder->type) {
12921 unsigned int port_mask;
12922 case INTEL_OUTPUT_UNKNOWN:
4f8036a2 12923 if (WARN_ON(!HAS_DDI(to_i915(dev))))
00f0b378 12924 break;
cca0502b 12925 case INTEL_OUTPUT_DP:
00f0b378
VS
12926 case INTEL_OUTPUT_HDMI:
12927 case INTEL_OUTPUT_EDP:
12928 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12929
12930 /* the same port mustn't appear more than once */
12931 if (used_ports & port_mask)
12932 return false;
12933
12934 used_ports |= port_mask;
477321e0
VS
12935 break;
12936 case INTEL_OUTPUT_DP_MST:
12937 used_mst_ports |=
12938 1 << enc_to_mst(&encoder->base)->primary->port;
12939 break;
00f0b378
VS
12940 default:
12941 break;
12942 }
12943 }
12944
477321e0
VS
12945 /* can't mix MST and SST/HDMI on the same port */
12946 if (used_ports & used_mst_ports)
12947 return false;
12948
00f0b378
VS
12949 return true;
12950}
12951
83a57153
ACO
12952static void
12953clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12954{
12955 struct drm_crtc_state tmp_state;
663a3640 12956 struct intel_crtc_scaler_state scaler_state;
4978cc93 12957 struct intel_dpll_hw_state dpll_hw_state;
8106ddbd 12958 struct intel_shared_dpll *shared_dpll;
c4e2d043 12959 bool force_thru;
83a57153 12960
7546a384
ACO
12961 /* FIXME: before the switch to atomic started, a new pipe_config was
12962 * kzalloc'd. Code that depends on any field being zero should be
12963 * fixed, so that the crtc_state can be safely duplicated. For now,
12964 * only fields that are know to not cause problems are preserved. */
12965
83a57153 12966 tmp_state = crtc_state->base;
663a3640 12967 scaler_state = crtc_state->scaler_state;
4978cc93
ACO
12968 shared_dpll = crtc_state->shared_dpll;
12969 dpll_hw_state = crtc_state->dpll_hw_state;
c4e2d043 12970 force_thru = crtc_state->pch_pfit.force_thru;
4978cc93 12971
83a57153 12972 memset(crtc_state, 0, sizeof *crtc_state);
4978cc93 12973
83a57153 12974 crtc_state->base = tmp_state;
663a3640 12975 crtc_state->scaler_state = scaler_state;
4978cc93
ACO
12976 crtc_state->shared_dpll = shared_dpll;
12977 crtc_state->dpll_hw_state = dpll_hw_state;
c4e2d043 12978 crtc_state->pch_pfit.force_thru = force_thru;
83a57153
ACO
12979}
12980
548ee15b 12981static int
b8cecdf5 12982intel_modeset_pipe_config(struct drm_crtc *crtc,
b359283a 12983 struct intel_crtc_state *pipe_config)
ee7b9f93 12984{
b359283a 12985 struct drm_atomic_state *state = pipe_config->base.state;
7758a113 12986 struct intel_encoder *encoder;
da3ced29 12987 struct drm_connector *connector;
0b901879 12988 struct drm_connector_state *connector_state;
d328c9d7 12989 int base_bpp, ret = -EINVAL;
0b901879 12990 int i;
e29c22c0 12991 bool retry = true;
ee7b9f93 12992
83a57153 12993 clear_intel_crtc_state(pipe_config);
7758a113 12994
e143a21c
DV
12995 pipe_config->cpu_transcoder =
12996 (enum transcoder) to_intel_crtc(crtc)->pipe;
b8cecdf5 12997
2960bc9c
ID
12998 /*
12999 * Sanitize sync polarity flags based on requested ones. If neither
13000 * positive or negative polarity is requested, treat this as meaning
13001 * negative polarity.
13002 */
2d112de7 13003 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 13004 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
2d112de7 13005 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
2960bc9c 13006
2d112de7 13007 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 13008 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
2d112de7 13009 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
2960bc9c 13010
d328c9d7
DV
13011 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
13012 pipe_config);
13013 if (base_bpp < 0)
4e53c2e0
DV
13014 goto fail;
13015
e41a56be
VS
13016 /*
13017 * Determine the real pipe dimensions. Note that stereo modes can
13018 * increase the actual pipe size due to the frame doubling and
13019 * insertion of additional space for blanks between the frame. This
13020 * is stored in the crtc timings. We use the requested mode to do this
13021 * computation to clearly distinguish it from the adjusted mode, which
13022 * can be changed by the connectors in the below retry loop.
13023 */
2d112de7 13024 drm_crtc_get_hv_timing(&pipe_config->base.mode,
ecb7e16b
GP
13025 &pipe_config->pipe_src_w,
13026 &pipe_config->pipe_src_h);
e41a56be 13027
253c84c8
VS
13028 for_each_connector_in_state(state, connector, connector_state, i) {
13029 if (connector_state->crtc != crtc)
13030 continue;
13031
13032 encoder = to_intel_encoder(connector_state->best_encoder);
13033
e25148d0
VS
13034 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
13035 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
13036 goto fail;
13037 }
13038
253c84c8
VS
13039 /*
13040 * Determine output_types before calling the .compute_config()
13041 * hooks so that the hooks can use this information safely.
13042 */
13043 pipe_config->output_types |= 1 << encoder->type;
13044 }
13045
e29c22c0 13046encoder_retry:
ef1b460d 13047 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 13048 pipe_config->port_clock = 0;
ef1b460d 13049 pipe_config->pixel_multiplier = 1;
ff9a6750 13050
135c81b8 13051 /* Fill in default crtc timings, allow encoders to overwrite them. */
2d112de7
ACO
13052 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
13053 CRTC_STEREO_DOUBLE);
135c81b8 13054
7758a113
DV
13055 /* Pass our mode to the connectors and the CRTC to give them a chance to
13056 * adjust it according to limitations or connector properties, and also
13057 * a chance to reject the mode entirely.
47f1c6c9 13058 */
da3ced29 13059 for_each_connector_in_state(state, connector, connector_state, i) {
0b901879 13060 if (connector_state->crtc != crtc)
7758a113 13061 continue;
7ae89233 13062
0b901879
ACO
13063 encoder = to_intel_encoder(connector_state->best_encoder);
13064
0a478c27 13065 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
efea6e8e 13066 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
13067 goto fail;
13068 }
ee7b9f93 13069 }
47f1c6c9 13070
ff9a6750
DV
13071 /* Set default port clock if not overwritten by the encoder. Needs to be
13072 * done afterwards in case the encoder adjusts the mode. */
13073 if (!pipe_config->port_clock)
2d112de7 13074 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
241bfc38 13075 * pipe_config->pixel_multiplier;
ff9a6750 13076
a43f6e0f 13077 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 13078 if (ret < 0) {
7758a113
DV
13079 DRM_DEBUG_KMS("CRTC fixup failed\n");
13080 goto fail;
ee7b9f93 13081 }
e29c22c0
DV
13082
13083 if (ret == RETRY) {
13084 if (WARN(!retry, "loop in pipe configuration computation\n")) {
13085 ret = -EINVAL;
13086 goto fail;
13087 }
13088
13089 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
13090 retry = false;
13091 goto encoder_retry;
13092 }
13093
e8fa4270
DV
13094 /* Dithering seems to not pass-through bits correctly when it should, so
13095 * only enable it on 6bpc panels. */
13096 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
62f0ace5 13097 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
d328c9d7 13098 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
4e53c2e0 13099
7758a113 13100fail:
548ee15b 13101 return ret;
ee7b9f93 13102}
47f1c6c9 13103
ea9d758d 13104static void
4740b0f2 13105intel_modeset_update_crtc_state(struct drm_atomic_state *state)
ea9d758d 13106{
0a9ab303
ACO
13107 struct drm_crtc *crtc;
13108 struct drm_crtc_state *crtc_state;
8a75d157 13109 int i;
ea9d758d 13110
7668851f 13111 /* Double check state. */
8a75d157 13112 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3cb480bc 13113 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
fc467a22
ML
13114
13115 /* Update hwmode for vblank functions */
13116 if (crtc->state->active)
13117 crtc->hwmode = crtc->state->adjusted_mode;
13118 else
13119 crtc->hwmode.crtc_clock = 0;
61067a5e
ML
13120
13121 /*
13122 * Update legacy state to satisfy fbc code. This can
13123 * be removed when fbc uses the atomic state.
13124 */
13125 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
13126 struct drm_plane_state *plane_state = crtc->primary->state;
13127
13128 crtc->primary->fb = plane_state->fb;
13129 crtc->x = plane_state->src_x >> 16;
13130 crtc->y = plane_state->src_y >> 16;
13131 }
ea9d758d 13132 }
ea9d758d
DV
13133}
13134
3bd26263 13135static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 13136{
3bd26263 13137 int diff;
f1f644dc
JB
13138
13139 if (clock1 == clock2)
13140 return true;
13141
13142 if (!clock1 || !clock2)
13143 return false;
13144
13145 diff = abs(clock1 - clock2);
13146
13147 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
13148 return true;
13149
13150 return false;
13151}
13152
cfb23ed6
ML
13153static bool
13154intel_compare_m_n(unsigned int m, unsigned int n,
13155 unsigned int m2, unsigned int n2,
13156 bool exact)
13157{
13158 if (m == m2 && n == n2)
13159 return true;
13160
13161 if (exact || !m || !n || !m2 || !n2)
13162 return false;
13163
13164 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
13165
31d10b57
ML
13166 if (n > n2) {
13167 while (n > n2) {
cfb23ed6
ML
13168 m2 <<= 1;
13169 n2 <<= 1;
13170 }
31d10b57
ML
13171 } else if (n < n2) {
13172 while (n < n2) {
cfb23ed6
ML
13173 m <<= 1;
13174 n <<= 1;
13175 }
13176 }
13177
31d10b57
ML
13178 if (n != n2)
13179 return false;
13180
13181 return intel_fuzzy_clock_check(m, m2);
cfb23ed6
ML
13182}
13183
13184static bool
13185intel_compare_link_m_n(const struct intel_link_m_n *m_n,
13186 struct intel_link_m_n *m2_n2,
13187 bool adjust)
13188{
13189 if (m_n->tu == m2_n2->tu &&
13190 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
13191 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
13192 intel_compare_m_n(m_n->link_m, m_n->link_n,
13193 m2_n2->link_m, m2_n2->link_n, !adjust)) {
13194 if (adjust)
13195 *m2_n2 = *m_n;
13196
13197 return true;
13198 }
13199
13200 return false;
13201}
13202
0e8ffe1b 13203static bool
2fa2fe9a 13204intel_pipe_config_compare(struct drm_device *dev,
5cec258b 13205 struct intel_crtc_state *current_config,
cfb23ed6
ML
13206 struct intel_crtc_state *pipe_config,
13207 bool adjust)
0e8ffe1b 13208{
772c2a51 13209 struct drm_i915_private *dev_priv = to_i915(dev);
cfb23ed6
ML
13210 bool ret = true;
13211
13212#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
13213 do { \
13214 if (!adjust) \
13215 DRM_ERROR(fmt, ##__VA_ARGS__); \
13216 else \
13217 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
13218 } while (0)
13219
66e985c0
DV
13220#define PIPE_CONF_CHECK_X(name) \
13221 if (current_config->name != pipe_config->name) { \
cfb23ed6 13222 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
66e985c0
DV
13223 "(expected 0x%08x, found 0x%08x)\n", \
13224 current_config->name, \
13225 pipe_config->name); \
cfb23ed6 13226 ret = false; \
66e985c0
DV
13227 }
13228
08a24034
DV
13229#define PIPE_CONF_CHECK_I(name) \
13230 if (current_config->name != pipe_config->name) { \
cfb23ed6 13231 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
08a24034
DV
13232 "(expected %i, found %i)\n", \
13233 current_config->name, \
13234 pipe_config->name); \
cfb23ed6
ML
13235 ret = false; \
13236 }
13237
8106ddbd
ACO
13238#define PIPE_CONF_CHECK_P(name) \
13239 if (current_config->name != pipe_config->name) { \
13240 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13241 "(expected %p, found %p)\n", \
13242 current_config->name, \
13243 pipe_config->name); \
13244 ret = false; \
13245 }
13246
cfb23ed6
ML
13247#define PIPE_CONF_CHECK_M_N(name) \
13248 if (!intel_compare_link_m_n(&current_config->name, \
13249 &pipe_config->name,\
13250 adjust)) { \
13251 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13252 "(expected tu %i gmch %i/%i link %i/%i, " \
13253 "found tu %i, gmch %i/%i link %i/%i)\n", \
13254 current_config->name.tu, \
13255 current_config->name.gmch_m, \
13256 current_config->name.gmch_n, \
13257 current_config->name.link_m, \
13258 current_config->name.link_n, \
13259 pipe_config->name.tu, \
13260 pipe_config->name.gmch_m, \
13261 pipe_config->name.gmch_n, \
13262 pipe_config->name.link_m, \
13263 pipe_config->name.link_n); \
13264 ret = false; \
13265 }
13266
55c561a7
DV
13267/* This is required for BDW+ where there is only one set of registers for
13268 * switching between high and low RR.
13269 * This macro can be used whenever a comparison has to be made between one
13270 * hw state and multiple sw state variables.
13271 */
cfb23ed6
ML
13272#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
13273 if (!intel_compare_link_m_n(&current_config->name, \
13274 &pipe_config->name, adjust) && \
13275 !intel_compare_link_m_n(&current_config->alt_name, \
13276 &pipe_config->name, adjust)) { \
13277 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13278 "(expected tu %i gmch %i/%i link %i/%i, " \
13279 "or tu %i gmch %i/%i link %i/%i, " \
13280 "found tu %i, gmch %i/%i link %i/%i)\n", \
13281 current_config->name.tu, \
13282 current_config->name.gmch_m, \
13283 current_config->name.gmch_n, \
13284 current_config->name.link_m, \
13285 current_config->name.link_n, \
13286 current_config->alt_name.tu, \
13287 current_config->alt_name.gmch_m, \
13288 current_config->alt_name.gmch_n, \
13289 current_config->alt_name.link_m, \
13290 current_config->alt_name.link_n, \
13291 pipe_config->name.tu, \
13292 pipe_config->name.gmch_m, \
13293 pipe_config->name.gmch_n, \
13294 pipe_config->name.link_m, \
13295 pipe_config->name.link_n); \
13296 ret = false; \
88adfff1
DV
13297 }
13298
1bd1bd80
DV
13299#define PIPE_CONF_CHECK_FLAGS(name, mask) \
13300 if ((current_config->name ^ pipe_config->name) & (mask)) { \
cfb23ed6 13301 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
13302 "(expected %i, found %i)\n", \
13303 current_config->name & (mask), \
13304 pipe_config->name & (mask)); \
cfb23ed6 13305 ret = false; \
1bd1bd80
DV
13306 }
13307
5e550656
VS
13308#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
13309 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
cfb23ed6 13310 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
5e550656
VS
13311 "(expected %i, found %i)\n", \
13312 current_config->name, \
13313 pipe_config->name); \
cfb23ed6 13314 ret = false; \
5e550656
VS
13315 }
13316
bb760063
DV
13317#define PIPE_CONF_QUIRK(quirk) \
13318 ((current_config->quirks | pipe_config->quirks) & (quirk))
13319
eccb140b
DV
13320 PIPE_CONF_CHECK_I(cpu_transcoder);
13321
08a24034
DV
13322 PIPE_CONF_CHECK_I(has_pch_encoder);
13323 PIPE_CONF_CHECK_I(fdi_lanes);
cfb23ed6 13324 PIPE_CONF_CHECK_M_N(fdi_m_n);
08a24034 13325
90a6b7b0 13326 PIPE_CONF_CHECK_I(lane_count);
95a7a2ae 13327 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
b95af8be
VK
13328
13329 if (INTEL_INFO(dev)->gen < 8) {
cfb23ed6
ML
13330 PIPE_CONF_CHECK_M_N(dp_m_n);
13331
cfb23ed6
ML
13332 if (current_config->has_drrs)
13333 PIPE_CONF_CHECK_M_N(dp_m2_n2);
13334 } else
13335 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
eb14cb74 13336
253c84c8 13337 PIPE_CONF_CHECK_X(output_types);
a65347ba 13338
2d112de7
ACO
13339 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
13340 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
13341 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
13342 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
13343 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
13344 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
1bd1bd80 13345
2d112de7
ACO
13346 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
13347 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
13348 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
13349 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
13350 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
13351 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
1bd1bd80 13352
c93f54cf 13353 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 13354 PIPE_CONF_CHECK_I(has_hdmi_sink);
772c2a51 13355 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
920a14b2 13356 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
b5a9fa09 13357 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 13358 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 13359
9ed109a7
DV
13360 PIPE_CONF_CHECK_I(has_audio);
13361
2d112de7 13362 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
1bd1bd80
DV
13363 DRM_MODE_FLAG_INTERLACE);
13364
bb760063 13365 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
2d112de7 13366 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 13367 DRM_MODE_FLAG_PHSYNC);
2d112de7 13368 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 13369 DRM_MODE_FLAG_NHSYNC);
2d112de7 13370 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 13371 DRM_MODE_FLAG_PVSYNC);
2d112de7 13372 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063
DV
13373 DRM_MODE_FLAG_NVSYNC);
13374 }
045ac3b5 13375
333b8ca8 13376 PIPE_CONF_CHECK_X(gmch_pfit.control);
e2ff2d4a
DV
13377 /* pfit ratios are autocomputed by the hw on gen4+ */
13378 if (INTEL_INFO(dev)->gen < 4)
7f7d8dd6 13379 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
333b8ca8 13380 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
9953599b 13381
bfd16b2a
ML
13382 if (!adjust) {
13383 PIPE_CONF_CHECK_I(pipe_src_w);
13384 PIPE_CONF_CHECK_I(pipe_src_h);
13385
13386 PIPE_CONF_CHECK_I(pch_pfit.enabled);
13387 if (current_config->pch_pfit.enabled) {
13388 PIPE_CONF_CHECK_X(pch_pfit.pos);
13389 PIPE_CONF_CHECK_X(pch_pfit.size);
13390 }
2fa2fe9a 13391
7aefe2b5
ML
13392 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
13393 }
a1b2278e 13394
e59150dc 13395 /* BDW+ don't expose a synchronous way to read the state */
772c2a51 13396 if (IS_HASWELL(dev_priv))
e59150dc 13397 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 13398
282740f7
VS
13399 PIPE_CONF_CHECK_I(double_wide);
13400
8106ddbd 13401 PIPE_CONF_CHECK_P(shared_dpll);
66e985c0 13402 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 13403 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
13404 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
13405 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 13406 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
00490c22 13407 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
3f4cd19f
DL
13408 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
13409 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
13410 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 13411
47eacbab
VS
13412 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
13413 PIPE_CONF_CHECK_X(dsi_pll.div);
13414
9beb5fea 13415 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
42571aef
VS
13416 PIPE_CONF_CHECK_I(pipe_bpp);
13417
2d112de7 13418 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
a9a7e98a 13419 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 13420
66e985c0 13421#undef PIPE_CONF_CHECK_X
08a24034 13422#undef PIPE_CONF_CHECK_I
8106ddbd 13423#undef PIPE_CONF_CHECK_P
1bd1bd80 13424#undef PIPE_CONF_CHECK_FLAGS
5e550656 13425#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 13426#undef PIPE_CONF_QUIRK
cfb23ed6 13427#undef INTEL_ERR_OR_DBG_KMS
88adfff1 13428
cfb23ed6 13429 return ret;
0e8ffe1b
DV
13430}
13431
e3b247da
VS
13432static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
13433 const struct intel_crtc_state *pipe_config)
13434{
13435 if (pipe_config->has_pch_encoder) {
21a727b3 13436 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
e3b247da
VS
13437 &pipe_config->fdi_m_n);
13438 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
13439
13440 /*
13441 * FDI already provided one idea for the dotclock.
13442 * Yell if the encoder disagrees.
13443 */
13444 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
13445 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
13446 fdi_dotclock, dotclock);
13447 }
13448}
13449
c0ead703
ML
13450static void verify_wm_state(struct drm_crtc *crtc,
13451 struct drm_crtc_state *new_state)
08db6652 13452{
e7c84544 13453 struct drm_device *dev = crtc->dev;
fac5e23e 13454 struct drm_i915_private *dev_priv = to_i915(dev);
08db6652 13455 struct skl_ddb_allocation hw_ddb, *sw_ddb;
3de8a14c 13456 struct skl_pipe_wm hw_wm, *sw_wm;
13457 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
13458 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
e7c84544
ML
13459 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13460 const enum pipe pipe = intel_crtc->pipe;
3de8a14c 13461 int plane, level, max_level = ilk_wm_max_level(dev_priv);
08db6652 13462
e7c84544 13463 if (INTEL_INFO(dev)->gen < 9 || !new_state->active)
08db6652
DL
13464 return;
13465
3de8a14c 13466 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
03af79e0 13467 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
3de8a14c 13468
08db6652
DL
13469 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
13470 sw_ddb = &dev_priv->wm.skl_hw.ddb;
13471
e7c84544 13472 /* planes */
8b364b41 13473 for_each_universal_plane(dev_priv, pipe, plane) {
3de8a14c 13474 hw_plane_wm = &hw_wm.planes[plane];
13475 sw_plane_wm = &sw_wm->planes[plane];
08db6652 13476
3de8a14c 13477 /* Watermarks */
13478 for (level = 0; level <= max_level; level++) {
13479 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
13480 &sw_plane_wm->wm[level]))
13481 continue;
13482
13483 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13484 pipe_name(pipe), plane + 1, level,
13485 sw_plane_wm->wm[level].plane_en,
13486 sw_plane_wm->wm[level].plane_res_b,
13487 sw_plane_wm->wm[level].plane_res_l,
13488 hw_plane_wm->wm[level].plane_en,
13489 hw_plane_wm->wm[level].plane_res_b,
13490 hw_plane_wm->wm[level].plane_res_l);
13491 }
08db6652 13492
3de8a14c 13493 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
13494 &sw_plane_wm->trans_wm)) {
13495 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13496 pipe_name(pipe), plane + 1,
13497 sw_plane_wm->trans_wm.plane_en,
13498 sw_plane_wm->trans_wm.plane_res_b,
13499 sw_plane_wm->trans_wm.plane_res_l,
13500 hw_plane_wm->trans_wm.plane_en,
13501 hw_plane_wm->trans_wm.plane_res_b,
13502 hw_plane_wm->trans_wm.plane_res_l);
13503 }
13504
13505 /* DDB */
13506 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
13507 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
13508
13509 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
faccd994 13510 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
3de8a14c 13511 pipe_name(pipe), plane + 1,
13512 sw_ddb_entry->start, sw_ddb_entry->end,
13513 hw_ddb_entry->start, hw_ddb_entry->end);
13514 }
e7c84544 13515 }
08db6652 13516
27082493
L
13517 /*
13518 * cursor
13519 * If the cursor plane isn't active, we may not have updated it's ddb
13520 * allocation. In that case since the ddb allocation will be updated
13521 * once the plane becomes visible, we can skip this check
13522 */
13523 if (intel_crtc->cursor_addr) {
3de8a14c 13524 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
13525 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
13526
13527 /* Watermarks */
13528 for (level = 0; level <= max_level; level++) {
13529 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
13530 &sw_plane_wm->wm[level]))
13531 continue;
13532
13533 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13534 pipe_name(pipe), level,
13535 sw_plane_wm->wm[level].plane_en,
13536 sw_plane_wm->wm[level].plane_res_b,
13537 sw_plane_wm->wm[level].plane_res_l,
13538 hw_plane_wm->wm[level].plane_en,
13539 hw_plane_wm->wm[level].plane_res_b,
13540 hw_plane_wm->wm[level].plane_res_l);
13541 }
13542
13543 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
13544 &sw_plane_wm->trans_wm)) {
13545 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13546 pipe_name(pipe),
13547 sw_plane_wm->trans_wm.plane_en,
13548 sw_plane_wm->trans_wm.plane_res_b,
13549 sw_plane_wm->trans_wm.plane_res_l,
13550 hw_plane_wm->trans_wm.plane_en,
13551 hw_plane_wm->trans_wm.plane_res_b,
13552 hw_plane_wm->trans_wm.plane_res_l);
13553 }
13554
13555 /* DDB */
13556 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
13557 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
27082493 13558
3de8a14c 13559 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
faccd994 13560 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
27082493 13561 pipe_name(pipe),
3de8a14c 13562 sw_ddb_entry->start, sw_ddb_entry->end,
13563 hw_ddb_entry->start, hw_ddb_entry->end);
27082493 13564 }
08db6652
DL
13565 }
13566}
13567
91d1b4bd 13568static void
c0ead703 13569verify_connector_state(struct drm_device *dev, struct drm_crtc *crtc)
8af6cf88 13570{
35dd3c64 13571 struct drm_connector *connector;
8af6cf88 13572
e7c84544 13573 drm_for_each_connector(connector, dev) {
35dd3c64
ML
13574 struct drm_encoder *encoder = connector->encoder;
13575 struct drm_connector_state *state = connector->state;
ad3c558f 13576
e7c84544
ML
13577 if (state->crtc != crtc)
13578 continue;
13579
5a21b665 13580 intel_connector_verify_state(to_intel_connector(connector));
8af6cf88 13581
ad3c558f 13582 I915_STATE_WARN(state->best_encoder != encoder,
35dd3c64 13583 "connector's atomic encoder doesn't match legacy encoder\n");
8af6cf88 13584 }
91d1b4bd
DV
13585}
13586
13587static void
c0ead703 13588verify_encoder_state(struct drm_device *dev)
91d1b4bd
DV
13589{
13590 struct intel_encoder *encoder;
13591 struct intel_connector *connector;
8af6cf88 13592
b2784e15 13593 for_each_intel_encoder(dev, encoder) {
8af6cf88 13594 bool enabled = false;
4d20cd86 13595 enum pipe pipe;
8af6cf88
DV
13596
13597 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
13598 encoder->base.base.id,
8e329a03 13599 encoder->base.name);
8af6cf88 13600
3a3371ff 13601 for_each_intel_connector(dev, connector) {
4d20cd86 13602 if (connector->base.state->best_encoder != &encoder->base)
8af6cf88
DV
13603 continue;
13604 enabled = true;
ad3c558f
ML
13605
13606 I915_STATE_WARN(connector->base.state->crtc !=
13607 encoder->base.crtc,
13608 "connector's crtc doesn't match encoder crtc\n");
8af6cf88 13609 }
0e32b39c 13610
e2c719b7 13611 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
13612 "encoder's enabled state mismatch "
13613 "(expected %i, found %i)\n",
13614 !!encoder->base.crtc, enabled);
7c60d198
ML
13615
13616 if (!encoder->base.crtc) {
4d20cd86 13617 bool active;
7c60d198 13618
4d20cd86
ML
13619 active = encoder->get_hw_state(encoder, &pipe);
13620 I915_STATE_WARN(active,
13621 "encoder detached but still enabled on pipe %c.\n",
13622 pipe_name(pipe));
7c60d198 13623 }
8af6cf88 13624 }
91d1b4bd
DV
13625}
13626
13627static void
c0ead703
ML
13628verify_crtc_state(struct drm_crtc *crtc,
13629 struct drm_crtc_state *old_crtc_state,
13630 struct drm_crtc_state *new_crtc_state)
91d1b4bd 13631{
e7c84544 13632 struct drm_device *dev = crtc->dev;
fac5e23e 13633 struct drm_i915_private *dev_priv = to_i915(dev);
91d1b4bd 13634 struct intel_encoder *encoder;
e7c84544
ML
13635 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13636 struct intel_crtc_state *pipe_config, *sw_config;
13637 struct drm_atomic_state *old_state;
13638 bool active;
045ac3b5 13639
e7c84544 13640 old_state = old_crtc_state->state;
ec2dc6a0 13641 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
e7c84544
ML
13642 pipe_config = to_intel_crtc_state(old_crtc_state);
13643 memset(pipe_config, 0, sizeof(*pipe_config));
13644 pipe_config->base.crtc = crtc;
13645 pipe_config->base.state = old_state;
8af6cf88 13646
78108b7c 13647 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
8af6cf88 13648
e7c84544 13649 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
d62cf62a 13650
e7c84544
ML
13651 /* hw state is inconsistent with the pipe quirk */
13652 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
13653 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
13654 active = new_crtc_state->active;
6c49f241 13655
e7c84544
ML
13656 I915_STATE_WARN(new_crtc_state->active != active,
13657 "crtc active state doesn't match with hw state "
13658 "(expected %i, found %i)\n", new_crtc_state->active, active);
0e8ffe1b 13659
e7c84544
ML
13660 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
13661 "transitional active state does not match atomic hw state "
13662 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
4d20cd86 13663
e7c84544
ML
13664 for_each_encoder_on_crtc(dev, crtc, encoder) {
13665 enum pipe pipe;
4d20cd86 13666
e7c84544
ML
13667 active = encoder->get_hw_state(encoder, &pipe);
13668 I915_STATE_WARN(active != new_crtc_state->active,
13669 "[ENCODER:%i] active %i with crtc active %i\n",
13670 encoder->base.base.id, active, new_crtc_state->active);
4d20cd86 13671
e7c84544
ML
13672 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
13673 "Encoder connected to wrong pipe %c\n",
13674 pipe_name(pipe));
4d20cd86 13675
253c84c8
VS
13676 if (active) {
13677 pipe_config->output_types |= 1 << encoder->type;
e7c84544 13678 encoder->get_config(encoder, pipe_config);
253c84c8 13679 }
e7c84544 13680 }
53d9f4e9 13681
e7c84544
ML
13682 if (!new_crtc_state->active)
13683 return;
cfb23ed6 13684
e7c84544 13685 intel_pipe_config_sanity_check(dev_priv, pipe_config);
e3b247da 13686
e7c84544
ML
13687 sw_config = to_intel_crtc_state(crtc->state);
13688 if (!intel_pipe_config_compare(dev, sw_config,
13689 pipe_config, false)) {
13690 I915_STATE_WARN(1, "pipe state doesn't match!\n");
13691 intel_dump_pipe_config(intel_crtc, pipe_config,
13692 "[hw state]");
13693 intel_dump_pipe_config(intel_crtc, sw_config,
13694 "[sw state]");
8af6cf88
DV
13695 }
13696}
13697
91d1b4bd 13698static void
c0ead703
ML
13699verify_single_dpll_state(struct drm_i915_private *dev_priv,
13700 struct intel_shared_dpll *pll,
13701 struct drm_crtc *crtc,
13702 struct drm_crtc_state *new_state)
91d1b4bd 13703{
91d1b4bd 13704 struct intel_dpll_hw_state dpll_hw_state;
e7c84544
ML
13705 unsigned crtc_mask;
13706 bool active;
5358901f 13707
e7c84544 13708 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
5358901f 13709
e7c84544 13710 DRM_DEBUG_KMS("%s\n", pll->name);
5358901f 13711
e7c84544 13712 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
5358901f 13713
e7c84544
ML
13714 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
13715 I915_STATE_WARN(!pll->on && pll->active_mask,
13716 "pll in active use but not on in sw tracking\n");
13717 I915_STATE_WARN(pll->on && !pll->active_mask,
13718 "pll is on but not used by any active crtc\n");
13719 I915_STATE_WARN(pll->on != active,
13720 "pll on state mismatch (expected %i, found %i)\n",
13721 pll->on, active);
13722 }
5358901f 13723
e7c84544 13724 if (!crtc) {
2dd66ebd 13725 I915_STATE_WARN(pll->active_mask & ~pll->config.crtc_mask,
e7c84544
ML
13726 "more active pll users than references: %x vs %x\n",
13727 pll->active_mask, pll->config.crtc_mask);
5358901f 13728
e7c84544
ML
13729 return;
13730 }
13731
13732 crtc_mask = 1 << drm_crtc_index(crtc);
13733
13734 if (new_state->active)
13735 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
13736 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
13737 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13738 else
13739 I915_STATE_WARN(pll->active_mask & crtc_mask,
13740 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
13741 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
2dd66ebd 13742
e7c84544
ML
13743 I915_STATE_WARN(!(pll->config.crtc_mask & crtc_mask),
13744 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
13745 crtc_mask, pll->config.crtc_mask);
66e985c0 13746
e7c84544
ML
13747 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state,
13748 &dpll_hw_state,
13749 sizeof(dpll_hw_state)),
13750 "pll hw state mismatch\n");
13751}
13752
13753static void
c0ead703
ML
13754verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
13755 struct drm_crtc_state *old_crtc_state,
13756 struct drm_crtc_state *new_crtc_state)
e7c84544 13757{
fac5e23e 13758 struct drm_i915_private *dev_priv = to_i915(dev);
e7c84544
ML
13759 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
13760 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
13761
13762 if (new_state->shared_dpll)
c0ead703 13763 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
e7c84544
ML
13764
13765 if (old_state->shared_dpll &&
13766 old_state->shared_dpll != new_state->shared_dpll) {
13767 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
13768 struct intel_shared_dpll *pll = old_state->shared_dpll;
13769
13770 I915_STATE_WARN(pll->active_mask & crtc_mask,
13771 "pll active mismatch (didn't expect pipe %c in active mask)\n",
13772 pipe_name(drm_crtc_index(crtc)));
13773 I915_STATE_WARN(pll->config.crtc_mask & crtc_mask,
13774 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
13775 pipe_name(drm_crtc_index(crtc)));
5358901f 13776 }
8af6cf88
DV
13777}
13778
e7c84544 13779static void
c0ead703 13780intel_modeset_verify_crtc(struct drm_crtc *crtc,
e7c84544
ML
13781 struct drm_crtc_state *old_state,
13782 struct drm_crtc_state *new_state)
13783{
5a21b665
DV
13784 if (!needs_modeset(new_state) &&
13785 !to_intel_crtc_state(new_state)->update_pipe)
13786 return;
13787
c0ead703 13788 verify_wm_state(crtc, new_state);
5a21b665 13789 verify_connector_state(crtc->dev, crtc);
c0ead703
ML
13790 verify_crtc_state(crtc, old_state, new_state);
13791 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
e7c84544
ML
13792}
13793
13794static void
c0ead703 13795verify_disabled_dpll_state(struct drm_device *dev)
e7c84544 13796{
fac5e23e 13797 struct drm_i915_private *dev_priv = to_i915(dev);
e7c84544
ML
13798 int i;
13799
13800 for (i = 0; i < dev_priv->num_shared_dpll; i++)
c0ead703 13801 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
e7c84544
ML
13802}
13803
13804static void
c0ead703 13805intel_modeset_verify_disabled(struct drm_device *dev)
e7c84544 13806{
c0ead703
ML
13807 verify_encoder_state(dev);
13808 verify_connector_state(dev, NULL);
13809 verify_disabled_dpll_state(dev);
e7c84544
ML
13810}
13811
80715b2f
VS
13812static void update_scanline_offset(struct intel_crtc *crtc)
13813{
4f8036a2 13814 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
80715b2f
VS
13815
13816 /*
13817 * The scanline counter increments at the leading edge of hsync.
13818 *
13819 * On most platforms it starts counting from vtotal-1 on the
13820 * first active line. That means the scanline counter value is
13821 * always one less than what we would expect. Ie. just after
13822 * start of vblank, which also occurs at start of hsync (on the
13823 * last active line), the scanline counter will read vblank_start-1.
13824 *
13825 * On gen2 the scanline counter starts counting from 1 instead
13826 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13827 * to keep the value positive), instead of adding one.
13828 *
13829 * On HSW+ the behaviour of the scanline counter depends on the output
13830 * type. For DP ports it behaves like most other platforms, but on HDMI
13831 * there's an extra 1 line difference. So we need to add two instead of
13832 * one to the value.
13833 */
4f8036a2 13834 if (IS_GEN2(dev_priv)) {
124abe07 13835 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
80715b2f
VS
13836 int vtotal;
13837
124abe07
VS
13838 vtotal = adjusted_mode->crtc_vtotal;
13839 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
80715b2f
VS
13840 vtotal /= 2;
13841
13842 crtc->scanline_offset = vtotal - 1;
4f8036a2 13843 } else if (HAS_DDI(dev_priv) &&
2d84d2b3 13844 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
13845 crtc->scanline_offset = 2;
13846 } else
13847 crtc->scanline_offset = 1;
13848}
13849
ad421372 13850static void intel_modeset_clear_plls(struct drm_atomic_state *state)
ed6739ef 13851{
225da59b 13852 struct drm_device *dev = state->dev;
ed6739ef 13853 struct drm_i915_private *dev_priv = to_i915(dev);
ad421372 13854 struct intel_shared_dpll_config *shared_dpll = NULL;
0a9ab303
ACO
13855 struct drm_crtc *crtc;
13856 struct drm_crtc_state *crtc_state;
0a9ab303 13857 int i;
ed6739ef
ACO
13858
13859 if (!dev_priv->display.crtc_compute_clock)
ad421372 13860 return;
ed6739ef 13861
0a9ab303 13862 for_each_crtc_in_state(state, crtc, crtc_state, i) {
fb1a38a9 13863 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8106ddbd
ACO
13864 struct intel_shared_dpll *old_dpll =
13865 to_intel_crtc_state(crtc->state)->shared_dpll;
0a9ab303 13866
fb1a38a9 13867 if (!needs_modeset(crtc_state))
225da59b
ACO
13868 continue;
13869
8106ddbd 13870 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
fb1a38a9 13871
8106ddbd 13872 if (!old_dpll)
fb1a38a9 13873 continue;
0a9ab303 13874
ad421372
ML
13875 if (!shared_dpll)
13876 shared_dpll = intel_atomic_get_shared_dpll_state(state);
ed6739ef 13877
8106ddbd 13878 intel_shared_dpll_config_put(shared_dpll, old_dpll, intel_crtc);
ad421372 13879 }
ed6739ef
ACO
13880}
13881
99d736a2
ML
13882/*
13883 * This implements the workaround described in the "notes" section of the mode
13884 * set sequence documentation. When going from no pipes or single pipe to
13885 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13886 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13887 */
13888static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13889{
13890 struct drm_crtc_state *crtc_state;
13891 struct intel_crtc *intel_crtc;
13892 struct drm_crtc *crtc;
13893 struct intel_crtc_state *first_crtc_state = NULL;
13894 struct intel_crtc_state *other_crtc_state = NULL;
13895 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13896 int i;
13897
13898 /* look at all crtc's that are going to be enabled in during modeset */
13899 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13900 intel_crtc = to_intel_crtc(crtc);
13901
13902 if (!crtc_state->active || !needs_modeset(crtc_state))
13903 continue;
13904
13905 if (first_crtc_state) {
13906 other_crtc_state = to_intel_crtc_state(crtc_state);
13907 break;
13908 } else {
13909 first_crtc_state = to_intel_crtc_state(crtc_state);
13910 first_pipe = intel_crtc->pipe;
13911 }
13912 }
13913
13914 /* No workaround needed? */
13915 if (!first_crtc_state)
13916 return 0;
13917
13918 /* w/a possibly needed, check how many crtc's are already enabled. */
13919 for_each_intel_crtc(state->dev, intel_crtc) {
13920 struct intel_crtc_state *pipe_config;
13921
13922 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13923 if (IS_ERR(pipe_config))
13924 return PTR_ERR(pipe_config);
13925
13926 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13927
13928 if (!pipe_config->base.active ||
13929 needs_modeset(&pipe_config->base))
13930 continue;
13931
13932 /* 2 or more enabled crtcs means no need for w/a */
13933 if (enabled_pipe != INVALID_PIPE)
13934 return 0;
13935
13936 enabled_pipe = intel_crtc->pipe;
13937 }
13938
13939 if (enabled_pipe != INVALID_PIPE)
13940 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13941 else if (other_crtc_state)
13942 other_crtc_state->hsw_workaround_pipe = first_pipe;
13943
13944 return 0;
13945}
13946
27c329ed
ML
13947static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13948{
13949 struct drm_crtc *crtc;
13950 struct drm_crtc_state *crtc_state;
13951 int ret = 0;
13952
13953 /* add all active pipes to the state */
13954 for_each_crtc(state->dev, crtc) {
13955 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13956 if (IS_ERR(crtc_state))
13957 return PTR_ERR(crtc_state);
13958
13959 if (!crtc_state->active || needs_modeset(crtc_state))
13960 continue;
13961
13962 crtc_state->mode_changed = true;
13963
13964 ret = drm_atomic_add_affected_connectors(state, crtc);
13965 if (ret)
13966 break;
13967
13968 ret = drm_atomic_add_affected_planes(state, crtc);
13969 if (ret)
13970 break;
13971 }
13972
13973 return ret;
13974}
13975
c347a676 13976static int intel_modeset_checks(struct drm_atomic_state *state)
054518dd 13977{
565602d7 13978 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fac5e23e 13979 struct drm_i915_private *dev_priv = to_i915(state->dev);
565602d7
ML
13980 struct drm_crtc *crtc;
13981 struct drm_crtc_state *crtc_state;
13982 int ret = 0, i;
054518dd 13983
b359283a
ML
13984 if (!check_digital_port_conflicts(state)) {
13985 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13986 return -EINVAL;
13987 }
13988
565602d7
ML
13989 intel_state->modeset = true;
13990 intel_state->active_crtcs = dev_priv->active_crtcs;
13991
13992 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13993 if (crtc_state->active)
13994 intel_state->active_crtcs |= 1 << i;
13995 else
13996 intel_state->active_crtcs &= ~(1 << i);
8b4a7d05
MR
13997
13998 if (crtc_state->active != crtc->state->active)
13999 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
565602d7
ML
14000 }
14001
054518dd
ACO
14002 /*
14003 * See if the config requires any additional preparation, e.g.
14004 * to adjust global state with pipes off. We need to do this
14005 * here so we can get the modeset_pipe updated config for the new
14006 * mode set on this crtc. For other crtcs we need to use the
14007 * adjusted_mode bits in the crtc directly.
14008 */
27c329ed 14009 if (dev_priv->display.modeset_calc_cdclk) {
c89e39f3 14010 if (!intel_state->cdclk_pll_vco)
63911d72 14011 intel_state->cdclk_pll_vco = dev_priv->cdclk_pll.vco;
b2045352
VS
14012 if (!intel_state->cdclk_pll_vco)
14013 intel_state->cdclk_pll_vco = dev_priv->skl_preferred_vco_freq;
c89e39f3 14014
27c329ed 14015 ret = dev_priv->display.modeset_calc_cdclk(state);
c89e39f3
CT
14016 if (ret < 0)
14017 return ret;
27c329ed 14018
c89e39f3 14019 if (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
63911d72 14020 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco)
27c329ed
ML
14021 ret = intel_modeset_all_pipes(state);
14022
14023 if (ret < 0)
054518dd 14024 return ret;
e8788cbc
ML
14025
14026 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
14027 intel_state->cdclk, intel_state->dev_cdclk);
27c329ed 14028 } else
1a617b77 14029 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
054518dd 14030
ad421372 14031 intel_modeset_clear_plls(state);
054518dd 14032
565602d7 14033 if (IS_HASWELL(dev_priv))
ad421372 14034 return haswell_mode_set_planes_workaround(state);
99d736a2 14035
ad421372 14036 return 0;
c347a676
ACO
14037}
14038
aa363136
MR
14039/*
14040 * Handle calculation of various watermark data at the end of the atomic check
14041 * phase. The code here should be run after the per-crtc and per-plane 'check'
14042 * handlers to ensure that all derived state has been updated.
14043 */
55994c2c 14044static int calc_watermark_data(struct drm_atomic_state *state)
aa363136
MR
14045{
14046 struct drm_device *dev = state->dev;
98d39494 14047 struct drm_i915_private *dev_priv = to_i915(dev);
98d39494
MR
14048
14049 /* Is there platform-specific watermark information to calculate? */
14050 if (dev_priv->display.compute_global_watermarks)
55994c2c
MR
14051 return dev_priv->display.compute_global_watermarks(state);
14052
14053 return 0;
aa363136
MR
14054}
14055
74c090b1
ML
14056/**
14057 * intel_atomic_check - validate state object
14058 * @dev: drm device
14059 * @state: state to validate
14060 */
14061static int intel_atomic_check(struct drm_device *dev,
14062 struct drm_atomic_state *state)
c347a676 14063{
dd8b3bdb 14064 struct drm_i915_private *dev_priv = to_i915(dev);
aa363136 14065 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
c347a676
ACO
14066 struct drm_crtc *crtc;
14067 struct drm_crtc_state *crtc_state;
14068 int ret, i;
61333b60 14069 bool any_ms = false;
c347a676 14070
74c090b1 14071 ret = drm_atomic_helper_check_modeset(dev, state);
054518dd
ACO
14072 if (ret)
14073 return ret;
14074
c347a676 14075 for_each_crtc_in_state(state, crtc, crtc_state, i) {
cfb23ed6
ML
14076 struct intel_crtc_state *pipe_config =
14077 to_intel_crtc_state(crtc_state);
1ed51de9
DV
14078
14079 /* Catch I915_MODE_FLAG_INHERITED */
14080 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
14081 crtc_state->mode_changed = true;
cfb23ed6 14082
af4a879e 14083 if (!needs_modeset(crtc_state))
c347a676
ACO
14084 continue;
14085
af4a879e
DV
14086 if (!crtc_state->enable) {
14087 any_ms = true;
cfb23ed6 14088 continue;
af4a879e 14089 }
cfb23ed6 14090
26495481
DV
14091 /* FIXME: For only active_changed we shouldn't need to do any
14092 * state recomputation at all. */
14093
1ed51de9
DV
14094 ret = drm_atomic_add_affected_connectors(state, crtc);
14095 if (ret)
14096 return ret;
b359283a 14097
cfb23ed6 14098 ret = intel_modeset_pipe_config(crtc, pipe_config);
25aa1c39
ML
14099 if (ret) {
14100 intel_dump_pipe_config(to_intel_crtc(crtc),
14101 pipe_config, "[failed]");
c347a676 14102 return ret;
25aa1c39 14103 }
c347a676 14104
73831236 14105 if (i915.fastboot &&
dd8b3bdb 14106 intel_pipe_config_compare(dev,
cfb23ed6 14107 to_intel_crtc_state(crtc->state),
1ed51de9 14108 pipe_config, true)) {
26495481 14109 crtc_state->mode_changed = false;
bfd16b2a 14110 to_intel_crtc_state(crtc_state)->update_pipe = true;
26495481
DV
14111 }
14112
af4a879e 14113 if (needs_modeset(crtc_state))
26495481 14114 any_ms = true;
cfb23ed6 14115
af4a879e
DV
14116 ret = drm_atomic_add_affected_planes(state, crtc);
14117 if (ret)
14118 return ret;
61333b60 14119
26495481
DV
14120 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
14121 needs_modeset(crtc_state) ?
14122 "[modeset]" : "[fastset]");
c347a676
ACO
14123 }
14124
61333b60
ML
14125 if (any_ms) {
14126 ret = intel_modeset_checks(state);
14127
14128 if (ret)
14129 return ret;
27c329ed 14130 } else
dd8b3bdb 14131 intel_state->cdclk = dev_priv->cdclk_freq;
76305b1a 14132
dd8b3bdb 14133 ret = drm_atomic_helper_check_planes(dev, state);
aa363136
MR
14134 if (ret)
14135 return ret;
14136
f51be2e0 14137 intel_fbc_choose_crtc(dev_priv, state);
55994c2c 14138 return calc_watermark_data(state);
054518dd
ACO
14139}
14140
5008e874 14141static int intel_atomic_prepare_commit(struct drm_device *dev,
d07f0e59 14142 struct drm_atomic_state *state)
5008e874 14143{
fac5e23e 14144 struct drm_i915_private *dev_priv = to_i915(dev);
5008e874
ML
14145 struct drm_crtc_state *crtc_state;
14146 struct drm_crtc *crtc;
14147 int i, ret;
14148
5a21b665
DV
14149 for_each_crtc_in_state(state, crtc, crtc_state, i) {
14150 if (state->legacy_cursor_update)
a6747b73
ML
14151 continue;
14152
5a21b665
DV
14153 ret = intel_crtc_wait_for_pending_flips(crtc);
14154 if (ret)
14155 return ret;
5008e874 14156
5a21b665
DV
14157 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
14158 flush_workqueue(dev_priv->wq);
d55dbd06
ML
14159 }
14160
f935675f
ML
14161 ret = mutex_lock_interruptible(&dev->struct_mutex);
14162 if (ret)
14163 return ret;
14164
5008e874 14165 ret = drm_atomic_helper_prepare_planes(dev, state);
f7e5838b 14166 mutex_unlock(&dev->struct_mutex);
7580d774 14167
5008e874
ML
14168 return ret;
14169}
14170
a2991414
ML
14171u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
14172{
14173 struct drm_device *dev = crtc->base.dev;
14174
14175 if (!dev->max_vblank_count)
14176 return drm_accurate_vblank_count(&crtc->base);
14177
14178 return dev->driver->get_vblank_counter(dev, crtc->pipe);
14179}
14180
5a21b665
DV
14181static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
14182 struct drm_i915_private *dev_priv,
14183 unsigned crtc_mask)
e8861675 14184{
5a21b665
DV
14185 unsigned last_vblank_count[I915_MAX_PIPES];
14186 enum pipe pipe;
14187 int ret;
e8861675 14188
5a21b665
DV
14189 if (!crtc_mask)
14190 return;
e8861675 14191
5a21b665 14192 for_each_pipe(dev_priv, pipe) {
98187836
VS
14193 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
14194 pipe);
e8861675 14195
5a21b665 14196 if (!((1 << pipe) & crtc_mask))
e8861675
ML
14197 continue;
14198
e2af48c6 14199 ret = drm_crtc_vblank_get(&crtc->base);
5a21b665
DV
14200 if (WARN_ON(ret != 0)) {
14201 crtc_mask &= ~(1 << pipe);
14202 continue;
e8861675
ML
14203 }
14204
e2af48c6 14205 last_vblank_count[pipe] = drm_crtc_vblank_count(&crtc->base);
e8861675
ML
14206 }
14207
5a21b665 14208 for_each_pipe(dev_priv, pipe) {
98187836
VS
14209 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
14210 pipe);
5a21b665 14211 long lret;
e8861675 14212
5a21b665
DV
14213 if (!((1 << pipe) & crtc_mask))
14214 continue;
d55dbd06 14215
5a21b665
DV
14216 lret = wait_event_timeout(dev->vblank[pipe].queue,
14217 last_vblank_count[pipe] !=
e2af48c6 14218 drm_crtc_vblank_count(&crtc->base),
5a21b665 14219 msecs_to_jiffies(50));
d55dbd06 14220
5a21b665 14221 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
d55dbd06 14222
e2af48c6 14223 drm_crtc_vblank_put(&crtc->base);
d55dbd06
ML
14224 }
14225}
14226
5a21b665 14227static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
a6747b73 14228{
5a21b665
DV
14229 /* fb updated, need to unpin old fb */
14230 if (crtc_state->fb_changed)
14231 return true;
a6747b73 14232
5a21b665
DV
14233 /* wm changes, need vblank before final wm's */
14234 if (crtc_state->update_wm_post)
14235 return true;
a6747b73 14236
5a21b665
DV
14237 /*
14238 * cxsr is re-enabled after vblank.
14239 * This is already handled by crtc_state->update_wm_post,
14240 * but added for clarity.
14241 */
14242 if (crtc_state->disable_cxsr)
14243 return true;
a6747b73 14244
5a21b665 14245 return false;
e8861675
ML
14246}
14247
896e5bb0
L
14248static void intel_update_crtc(struct drm_crtc *crtc,
14249 struct drm_atomic_state *state,
14250 struct drm_crtc_state *old_crtc_state,
14251 unsigned int *crtc_vblank_mask)
14252{
14253 struct drm_device *dev = crtc->dev;
14254 struct drm_i915_private *dev_priv = to_i915(dev);
14255 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14256 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc->state);
14257 bool modeset = needs_modeset(crtc->state);
14258
14259 if (modeset) {
14260 update_scanline_offset(intel_crtc);
14261 dev_priv->display.crtc_enable(pipe_config, state);
14262 } else {
14263 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
14264 }
14265
14266 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
14267 intel_fbc_enable(
14268 intel_crtc, pipe_config,
14269 to_intel_plane_state(crtc->primary->state));
14270 }
14271
14272 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
14273
14274 if (needs_vblank_wait(pipe_config))
14275 *crtc_vblank_mask |= drm_crtc_mask(crtc);
14276}
14277
14278static void intel_update_crtcs(struct drm_atomic_state *state,
14279 unsigned int *crtc_vblank_mask)
14280{
14281 struct drm_crtc *crtc;
14282 struct drm_crtc_state *old_crtc_state;
14283 int i;
14284
14285 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14286 if (!crtc->state->active)
14287 continue;
14288
14289 intel_update_crtc(crtc, state, old_crtc_state,
14290 crtc_vblank_mask);
14291 }
14292}
14293
27082493
L
14294static void skl_update_crtcs(struct drm_atomic_state *state,
14295 unsigned int *crtc_vblank_mask)
14296{
0f0f74bc 14297 struct drm_i915_private *dev_priv = to_i915(state->dev);
27082493
L
14298 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14299 struct drm_crtc *crtc;
ce0ba283 14300 struct intel_crtc *intel_crtc;
27082493 14301 struct drm_crtc_state *old_crtc_state;
ce0ba283 14302 struct intel_crtc_state *cstate;
27082493
L
14303 unsigned int updated = 0;
14304 bool progress;
14305 enum pipe pipe;
14306
14307 /*
14308 * Whenever the number of active pipes changes, we need to make sure we
14309 * update the pipes in the right order so that their ddb allocations
14310 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
14311 * cause pipe underruns and other bad stuff.
14312 */
14313 do {
14314 int i;
14315 progress = false;
14316
14317 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14318 bool vbl_wait = false;
14319 unsigned int cmask = drm_crtc_mask(crtc);
ce0ba283
L
14320
14321 intel_crtc = to_intel_crtc(crtc);
14322 cstate = to_intel_crtc_state(crtc->state);
14323 pipe = intel_crtc->pipe;
27082493
L
14324
14325 if (updated & cmask || !crtc->state->active)
14326 continue;
ce0ba283 14327 if (skl_ddb_allocation_overlaps(state, intel_crtc))
27082493
L
14328 continue;
14329
14330 updated |= cmask;
14331
14332 /*
14333 * If this is an already active pipe, it's DDB changed,
14334 * and this isn't the last pipe that needs updating
14335 * then we need to wait for a vblank to pass for the
14336 * new ddb allocation to take effect.
14337 */
ce0ba283
L
14338 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
14339 &intel_crtc->hw_ddb) &&
27082493
L
14340 !crtc->state->active_changed &&
14341 intel_state->wm_results.dirty_pipes != updated)
14342 vbl_wait = true;
14343
14344 intel_update_crtc(crtc, state, old_crtc_state,
14345 crtc_vblank_mask);
14346
14347 if (vbl_wait)
0f0f74bc 14348 intel_wait_for_vblank(dev_priv, pipe);
27082493
L
14349
14350 progress = true;
14351 }
14352 } while (progress);
14353}
14354
94f05024 14355static void intel_atomic_commit_tail(struct drm_atomic_state *state)
a6778b3c 14356{
94f05024 14357 struct drm_device *dev = state->dev;
565602d7 14358 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fac5e23e 14359 struct drm_i915_private *dev_priv = to_i915(dev);
29ceb0e6 14360 struct drm_crtc_state *old_crtc_state;
7580d774 14361 struct drm_crtc *crtc;
5a21b665 14362 struct intel_crtc_state *intel_cstate;
5a21b665
DV
14363 bool hw_check = intel_state->modeset;
14364 unsigned long put_domains[I915_MAX_PIPES] = {};
14365 unsigned crtc_vblank_mask = 0;
e95433c7 14366 int i;
a6778b3c 14367
ea0000f0
DV
14368 drm_atomic_helper_wait_for_dependencies(state);
14369
565602d7
ML
14370 if (intel_state->modeset) {
14371 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
14372 sizeof(intel_state->min_pixclk));
14373 dev_priv->active_crtcs = intel_state->active_crtcs;
1a617b77 14374 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
5a21b665
DV
14375
14376 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
565602d7
ML
14377 }
14378
29ceb0e6 14379 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
a539205a
ML
14380 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14381
5a21b665
DV
14382 if (needs_modeset(crtc->state) ||
14383 to_intel_crtc_state(crtc->state)->update_pipe) {
14384 hw_check = true;
14385
14386 put_domains[to_intel_crtc(crtc)->pipe] =
14387 modeset_get_crtc_power_domains(crtc,
14388 to_intel_crtc_state(crtc->state));
14389 }
14390
61333b60
ML
14391 if (!needs_modeset(crtc->state))
14392 continue;
14393
29ceb0e6 14394 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
460da916 14395
29ceb0e6
VS
14396 if (old_crtc_state->active) {
14397 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
4a806558 14398 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
eddfcbcd 14399 intel_crtc->active = false;
58f9c0bc 14400 intel_fbc_disable(intel_crtc);
eddfcbcd 14401 intel_disable_shared_dpll(intel_crtc);
9bbc8258
VS
14402
14403 /*
14404 * Underruns don't always raise
14405 * interrupts, so check manually.
14406 */
14407 intel_check_cpu_fifo_underruns(dev_priv);
14408 intel_check_pch_fifo_underruns(dev_priv);
b9001114
ML
14409
14410 if (!crtc->state->active)
432081bc 14411 intel_update_watermarks(intel_crtc);
a539205a 14412 }
b8cecdf5 14413 }
7758a113 14414
ea9d758d
DV
14415 /* Only after disabling all output pipelines that will be changed can we
14416 * update the the output configuration. */
4740b0f2 14417 intel_modeset_update_crtc_state(state);
f6e5b160 14418
565602d7 14419 if (intel_state->modeset) {
4740b0f2 14420 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
33c8df89
ML
14421
14422 if (dev_priv->display.modeset_commit_cdclk &&
c89e39f3 14423 (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
63911d72 14424 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco))
33c8df89 14425 dev_priv->display.modeset_commit_cdclk(state);
f6d1973d 14426
656d1b89
L
14427 /*
14428 * SKL workaround: bspec recommends we disable the SAGV when we
14429 * have more then one pipe enabled
14430 */
56feca91 14431 if (!intel_can_enable_sagv(state))
16dcdc4e 14432 intel_disable_sagv(dev_priv);
656d1b89 14433
c0ead703 14434 intel_modeset_verify_disabled(dev);
4740b0f2 14435 }
47fab737 14436
896e5bb0 14437 /* Complete the events for pipes that have now been disabled */
29ceb0e6 14438 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
f6ac4b2a 14439 bool modeset = needs_modeset(crtc->state);
80715b2f 14440
1f7528c4
DV
14441 /* Complete events for now disable pipes here. */
14442 if (modeset && !crtc->state->active && crtc->state->event) {
14443 spin_lock_irq(&dev->event_lock);
14444 drm_crtc_send_vblank_event(crtc, crtc->state->event);
14445 spin_unlock_irq(&dev->event_lock);
14446
14447 crtc->state->event = NULL;
14448 }
177246a8
MR
14449 }
14450
896e5bb0
L
14451 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
14452 dev_priv->display.update_crtcs(state, &crtc_vblank_mask);
14453
94f05024
DV
14454 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
14455 * already, but still need the state for the delayed optimization. To
14456 * fix this:
14457 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
14458 * - schedule that vblank worker _before_ calling hw_done
14459 * - at the start of commit_tail, cancel it _synchrously
14460 * - switch over to the vblank wait helper in the core after that since
14461 * we don't need out special handling any more.
14462 */
5a21b665
DV
14463 if (!state->legacy_cursor_update)
14464 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
14465
14466 /*
14467 * Now that the vblank has passed, we can go ahead and program the
14468 * optimal watermarks on platforms that need two-step watermark
14469 * programming.
14470 *
14471 * TODO: Move this (and other cleanup) to an async worker eventually.
14472 */
14473 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14474 intel_cstate = to_intel_crtc_state(crtc->state);
14475
14476 if (dev_priv->display.optimize_watermarks)
14477 dev_priv->display.optimize_watermarks(intel_cstate);
14478 }
14479
14480 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14481 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
14482
14483 if (put_domains[i])
14484 modeset_put_power_domains(dev_priv, put_domains[i]);
14485
14486 intel_modeset_verify_crtc(crtc, old_crtc_state, crtc->state);
14487 }
14488
56feca91 14489 if (intel_state->modeset && intel_can_enable_sagv(state))
16dcdc4e 14490 intel_enable_sagv(dev_priv);
656d1b89 14491
94f05024
DV
14492 drm_atomic_helper_commit_hw_done(state);
14493
5a21b665
DV
14494 if (intel_state->modeset)
14495 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
14496
14497 mutex_lock(&dev->struct_mutex);
14498 drm_atomic_helper_cleanup_planes(dev, state);
14499 mutex_unlock(&dev->struct_mutex);
14500
ea0000f0
DV
14501 drm_atomic_helper_commit_cleanup_done(state);
14502
0853695c 14503 drm_atomic_state_put(state);
f30da187 14504
75714940
MK
14505 /* As one of the primary mmio accessors, KMS has a high likelihood
14506 * of triggering bugs in unclaimed access. After we finish
14507 * modesetting, see if an error has been flagged, and if so
14508 * enable debugging for the next modeset - and hope we catch
14509 * the culprit.
14510 *
14511 * XXX note that we assume display power is on at this point.
14512 * This might hold true now but we need to add pm helper to check
14513 * unclaimed only when the hardware is on, as atomic commits
14514 * can happen also when the device is completely off.
14515 */
14516 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
94f05024
DV
14517}
14518
14519static void intel_atomic_commit_work(struct work_struct *work)
14520{
c004a90b
CW
14521 struct drm_atomic_state *state =
14522 container_of(work, struct drm_atomic_state, commit_work);
14523
94f05024
DV
14524 intel_atomic_commit_tail(state);
14525}
14526
c004a90b
CW
14527static int __i915_sw_fence_call
14528intel_atomic_commit_ready(struct i915_sw_fence *fence,
14529 enum i915_sw_fence_notify notify)
14530{
14531 struct intel_atomic_state *state =
14532 container_of(fence, struct intel_atomic_state, commit_ready);
14533
14534 switch (notify) {
14535 case FENCE_COMPLETE:
14536 if (state->base.commit_work.func)
14537 queue_work(system_unbound_wq, &state->base.commit_work);
14538 break;
14539
14540 case FENCE_FREE:
14541 drm_atomic_state_put(&state->base);
14542 break;
14543 }
14544
14545 return NOTIFY_DONE;
14546}
14547
6c9c1b38
DV
14548static void intel_atomic_track_fbs(struct drm_atomic_state *state)
14549{
14550 struct drm_plane_state *old_plane_state;
14551 struct drm_plane *plane;
6c9c1b38
DV
14552 int i;
14553
faf5bf0a
CW
14554 for_each_plane_in_state(state, plane, old_plane_state, i)
14555 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
14556 intel_fb_obj(plane->state->fb),
14557 to_intel_plane(plane)->frontbuffer_bit);
6c9c1b38
DV
14558}
14559
94f05024
DV
14560/**
14561 * intel_atomic_commit - commit validated state object
14562 * @dev: DRM device
14563 * @state: the top-level driver state object
14564 * @nonblock: nonblocking commit
14565 *
14566 * This function commits a top-level state object that has been validated
14567 * with drm_atomic_helper_check().
14568 *
14569 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
14570 * nonblocking commits are only safe for pure plane updates. Everything else
14571 * should work though.
14572 *
14573 * RETURNS
14574 * Zero for success or -errno.
14575 */
14576static int intel_atomic_commit(struct drm_device *dev,
14577 struct drm_atomic_state *state,
14578 bool nonblock)
14579{
14580 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fac5e23e 14581 struct drm_i915_private *dev_priv = to_i915(dev);
94f05024
DV
14582 int ret = 0;
14583
14584 if (intel_state->modeset && nonblock) {
14585 DRM_DEBUG_KMS("nonblocking commit for modeset not yet implemented.\n");
14586 return -EINVAL;
14587 }
14588
14589 ret = drm_atomic_helper_setup_commit(state, nonblock);
14590 if (ret)
14591 return ret;
14592
c004a90b
CW
14593 drm_atomic_state_get(state);
14594 i915_sw_fence_init(&intel_state->commit_ready,
14595 intel_atomic_commit_ready);
94f05024 14596
d07f0e59 14597 ret = intel_atomic_prepare_commit(dev, state);
94f05024
DV
14598 if (ret) {
14599 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
c004a90b 14600 i915_sw_fence_commit(&intel_state->commit_ready);
94f05024
DV
14601 return ret;
14602 }
14603
14604 drm_atomic_helper_swap_state(state, true);
14605 dev_priv->wm.distrust_bios_wm = false;
14606 dev_priv->wm.skl_results = intel_state->wm_results;
14607 intel_shared_dpll_commit(state);
6c9c1b38 14608 intel_atomic_track_fbs(state);
94f05024 14609
0853695c 14610 drm_atomic_state_get(state);
c004a90b
CW
14611 INIT_WORK(&state->commit_work,
14612 nonblock ? intel_atomic_commit_work : NULL);
14613
14614 i915_sw_fence_commit(&intel_state->commit_ready);
14615 if (!nonblock) {
14616 i915_sw_fence_wait(&intel_state->commit_ready);
94f05024 14617 intel_atomic_commit_tail(state);
c004a90b 14618 }
75714940 14619
74c090b1 14620 return 0;
7f27126e
JB
14621}
14622
c0c36b94
CW
14623void intel_crtc_restore_mode(struct drm_crtc *crtc)
14624{
83a57153
ACO
14625 struct drm_device *dev = crtc->dev;
14626 struct drm_atomic_state *state;
e694eb02 14627 struct drm_crtc_state *crtc_state;
2bfb4627 14628 int ret;
83a57153
ACO
14629
14630 state = drm_atomic_state_alloc(dev);
14631 if (!state) {
78108b7c
VS
14632 DRM_DEBUG_KMS("[CRTC:%d:%s] crtc restore failed, out of memory",
14633 crtc->base.id, crtc->name);
83a57153
ACO
14634 return;
14635 }
14636
e694eb02 14637 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
83a57153 14638
e694eb02
ML
14639retry:
14640 crtc_state = drm_atomic_get_crtc_state(state, crtc);
14641 ret = PTR_ERR_OR_ZERO(crtc_state);
14642 if (!ret) {
14643 if (!crtc_state->active)
14644 goto out;
83a57153 14645
e694eb02 14646 crtc_state->mode_changed = true;
74c090b1 14647 ret = drm_atomic_commit(state);
83a57153
ACO
14648 }
14649
e694eb02
ML
14650 if (ret == -EDEADLK) {
14651 drm_atomic_state_clear(state);
14652 drm_modeset_backoff(state->acquire_ctx);
14653 goto retry;
4ed9fb37 14654 }
4be07317 14655
e694eb02 14656out:
0853695c 14657 drm_atomic_state_put(state);
c0c36b94
CW
14658}
14659
a8784875
BP
14660/*
14661 * FIXME: Remove this once i915 is fully DRIVER_ATOMIC by calling
14662 * drm_atomic_helper_legacy_gamma_set() directly.
14663 */
14664static int intel_atomic_legacy_gamma_set(struct drm_crtc *crtc,
14665 u16 *red, u16 *green, u16 *blue,
14666 uint32_t size)
14667{
14668 struct drm_device *dev = crtc->dev;
14669 struct drm_mode_config *config = &dev->mode_config;
14670 struct drm_crtc_state *state;
14671 int ret;
14672
14673 ret = drm_atomic_helper_legacy_gamma_set(crtc, red, green, blue, size);
14674 if (ret)
14675 return ret;
14676
14677 /*
14678 * Make sure we update the legacy properties so this works when
14679 * atomic is not enabled.
14680 */
14681
14682 state = crtc->state;
14683
14684 drm_object_property_set_value(&crtc->base,
14685 config->degamma_lut_property,
14686 (state->degamma_lut) ?
14687 state->degamma_lut->base.id : 0);
14688
14689 drm_object_property_set_value(&crtc->base,
14690 config->ctm_property,
14691 (state->ctm) ?
14692 state->ctm->base.id : 0);
14693
14694 drm_object_property_set_value(&crtc->base,
14695 config->gamma_lut_property,
14696 (state->gamma_lut) ?
14697 state->gamma_lut->base.id : 0);
14698
14699 return 0;
14700}
14701
f6e5b160 14702static const struct drm_crtc_funcs intel_crtc_funcs = {
a8784875 14703 .gamma_set = intel_atomic_legacy_gamma_set,
74c090b1 14704 .set_config = drm_atomic_helper_set_config,
82cf435b 14705 .set_property = drm_atomic_helper_crtc_set_property,
f6e5b160 14706 .destroy = intel_crtc_destroy,
527b6abe 14707 .page_flip = intel_crtc_page_flip,
1356837e
MR
14708 .atomic_duplicate_state = intel_crtc_duplicate_state,
14709 .atomic_destroy_state = intel_crtc_destroy_state,
f6e5b160
CW
14710};
14711
6beb8c23
MR
14712/**
14713 * intel_prepare_plane_fb - Prepare fb for usage on plane
14714 * @plane: drm plane to prepare for
14715 * @fb: framebuffer to prepare for presentation
14716 *
14717 * Prepares a framebuffer for usage on a display plane. Generally this
14718 * involves pinning the underlying object and updating the frontbuffer tracking
14719 * bits. Some older platforms need special physical address handling for
14720 * cursor planes.
14721 *
f935675f
ML
14722 * Must be called with struct_mutex held.
14723 *
6beb8c23
MR
14724 * Returns 0 on success, negative error code on failure.
14725 */
14726int
14727intel_prepare_plane_fb(struct drm_plane *plane,
1832040d 14728 struct drm_plane_state *new_state)
465c120c 14729{
c004a90b
CW
14730 struct intel_atomic_state *intel_state =
14731 to_intel_atomic_state(new_state->state);
465c120c 14732 struct drm_device *dev = plane->dev;
50a0bc90 14733 struct drm_i915_private *dev_priv = to_i915(dev);
844f9111 14734 struct drm_framebuffer *fb = new_state->fb;
6beb8c23 14735 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
1ee49399 14736 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
c004a90b 14737 int ret;
465c120c 14738
1ee49399 14739 if (!obj && !old_obj)
465c120c
MR
14740 return 0;
14741
5008e874
ML
14742 if (old_obj) {
14743 struct drm_crtc_state *crtc_state =
c004a90b
CW
14744 drm_atomic_get_existing_crtc_state(new_state->state,
14745 plane->state->crtc);
5008e874
ML
14746
14747 /* Big Hammer, we also need to ensure that any pending
14748 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
14749 * current scanout is retired before unpinning the old
14750 * framebuffer. Note that we rely on userspace rendering
14751 * into the buffer attached to the pipe they are waiting
14752 * on. If not, userspace generates a GPU hang with IPEHR
14753 * point to the MI_WAIT_FOR_EVENT.
14754 *
14755 * This should only fail upon a hung GPU, in which case we
14756 * can safely continue.
14757 */
c004a90b
CW
14758 if (needs_modeset(crtc_state)) {
14759 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
14760 old_obj->resv, NULL,
14761 false, 0,
14762 GFP_KERNEL);
14763 if (ret < 0)
14764 return ret;
f4457ae7 14765 }
5008e874
ML
14766 }
14767
c004a90b
CW
14768 if (new_state->fence) { /* explicit fencing */
14769 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
14770 new_state->fence,
14771 I915_FENCE_TIMEOUT,
14772 GFP_KERNEL);
14773 if (ret < 0)
14774 return ret;
14775 }
14776
c37efb99
CW
14777 if (!obj)
14778 return 0;
14779
c004a90b
CW
14780 if (!new_state->fence) { /* implicit fencing */
14781 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
14782 obj->resv, NULL,
14783 false, I915_FENCE_TIMEOUT,
14784 GFP_KERNEL);
14785 if (ret < 0)
14786 return ret;
14787 }
5a21b665 14788
c37efb99 14789 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
6beb8c23 14790 INTEL_INFO(dev)->cursor_needs_physical) {
50a0bc90 14791 int align = IS_I830(dev_priv) ? 16 * 1024 : 256;
6beb8c23 14792 ret = i915_gem_object_attach_phys(obj, align);
d07f0e59 14793 if (ret) {
6beb8c23 14794 DRM_DEBUG_KMS("failed to attach phys object\n");
d07f0e59
CW
14795 return ret;
14796 }
6beb8c23 14797 } else {
058d88c4
CW
14798 struct i915_vma *vma;
14799
14800 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
d07f0e59
CW
14801 if (IS_ERR(vma)) {
14802 DRM_DEBUG_KMS("failed to pin object\n");
14803 return PTR_ERR(vma);
14804 }
7580d774 14805 }
fdd508a6 14806
d07f0e59 14807 return 0;
6beb8c23
MR
14808}
14809
38f3ce3a
MR
14810/**
14811 * intel_cleanup_plane_fb - Cleans up an fb after plane use
14812 * @plane: drm plane to clean up for
14813 * @fb: old framebuffer that was on plane
14814 *
14815 * Cleans up a framebuffer that has just been removed from a plane.
f935675f
ML
14816 *
14817 * Must be called with struct_mutex held.
38f3ce3a
MR
14818 */
14819void
14820intel_cleanup_plane_fb(struct drm_plane *plane,
1832040d 14821 struct drm_plane_state *old_state)
38f3ce3a
MR
14822{
14823 struct drm_device *dev = plane->dev;
7580d774 14824 struct intel_plane_state *old_intel_state;
1ee49399
ML
14825 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
14826 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
38f3ce3a 14827
7580d774
ML
14828 old_intel_state = to_intel_plane_state(old_state);
14829
1ee49399 14830 if (!obj && !old_obj)
38f3ce3a
MR
14831 return;
14832
1ee49399
ML
14833 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
14834 !INTEL_INFO(dev)->cursor_needs_physical))
3465c580 14835 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
465c120c
MR
14836}
14837
6156a456
CK
14838int
14839skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
14840{
14841 int max_scale;
6156a456
CK
14842 int crtc_clock, cdclk;
14843
bf8a0af0 14844 if (!intel_crtc || !crtc_state->base.enable)
6156a456
CK
14845 return DRM_PLANE_HELPER_NO_SCALING;
14846
6156a456 14847 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
27c329ed 14848 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
6156a456 14849
54bf1ce6 14850 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
6156a456
CK
14851 return DRM_PLANE_HELPER_NO_SCALING;
14852
14853 /*
14854 * skl max scale is lower of:
14855 * close to 3 but not 3, -1 is for that purpose
14856 * or
14857 * cdclk/crtc_clock
14858 */
14859 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
14860
14861 return max_scale;
14862}
14863
465c120c 14864static int
3c692a41 14865intel_check_primary_plane(struct drm_plane *plane,
061e4b8d 14866 struct intel_crtc_state *crtc_state,
3c692a41
GP
14867 struct intel_plane_state *state)
14868{
b63a16f6 14869 struct drm_i915_private *dev_priv = to_i915(plane->dev);
2b875c22 14870 struct drm_crtc *crtc = state->base.crtc;
6156a456 14871 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
061e4b8d
ML
14872 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
14873 bool can_position = false;
b63a16f6 14874 int ret;
465c120c 14875
b63a16f6 14876 if (INTEL_GEN(dev_priv) >= 9) {
693bdc28
VS
14877 /* use scaler when colorkey is not required */
14878 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
14879 min_scale = 1;
14880 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
14881 }
d8106366 14882 can_position = true;
6156a456 14883 }
d8106366 14884
cc926387
DV
14885 ret = drm_plane_helper_check_state(&state->base,
14886 &state->clip,
14887 min_scale, max_scale,
14888 can_position, true);
b63a16f6
VS
14889 if (ret)
14890 return ret;
14891
cc926387 14892 if (!state->base.fb)
b63a16f6
VS
14893 return 0;
14894
14895 if (INTEL_GEN(dev_priv) >= 9) {
14896 ret = skl_check_plane_surface(state);
14897 if (ret)
14898 return ret;
14899 }
14900
14901 return 0;
14af293f
GP
14902}
14903
5a21b665
DV
14904static void intel_begin_crtc_commit(struct drm_crtc *crtc,
14905 struct drm_crtc_state *old_crtc_state)
14906{
14907 struct drm_device *dev = crtc->dev;
62e0fb88 14908 struct drm_i915_private *dev_priv = to_i915(dev);
5a21b665 14909 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b707aa50
L
14910 struct intel_crtc_state *intel_cstate =
14911 to_intel_crtc_state(crtc->state);
5a21b665
DV
14912 struct intel_crtc_state *old_intel_state =
14913 to_intel_crtc_state(old_crtc_state);
14914 bool modeset = needs_modeset(crtc->state);
62e0fb88 14915 enum pipe pipe = intel_crtc->pipe;
5a21b665
DV
14916
14917 /* Perform vblank evasion around commit operation */
14918 intel_pipe_update_start(intel_crtc);
14919
14920 if (modeset)
14921 return;
14922
14923 if (crtc->state->color_mgmt_changed || to_intel_crtc_state(crtc->state)->update_pipe) {
14924 intel_color_set_csc(crtc->state);
14925 intel_color_load_luts(crtc->state);
14926 }
14927
b707aa50 14928 if (intel_cstate->update_pipe) {
5a21b665 14929 intel_update_pipe_config(intel_crtc, old_intel_state);
b707aa50 14930 } else if (INTEL_GEN(dev_priv) >= 9) {
5a21b665 14931 skl_detach_scalers(intel_crtc);
62e0fb88
L
14932
14933 I915_WRITE(PIPE_WM_LINETIME(pipe),
b707aa50 14934 intel_cstate->wm.skl.optimal.linetime);
62e0fb88 14935 }
5a21b665
DV
14936}
14937
14938static void intel_finish_crtc_commit(struct drm_crtc *crtc,
14939 struct drm_crtc_state *old_crtc_state)
14940{
14941 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14942
14943 intel_pipe_update_end(intel_crtc, NULL);
14944}
14945
cf4c7c12 14946/**
4a3b8769
MR
14947 * intel_plane_destroy - destroy a plane
14948 * @plane: plane to destroy
cf4c7c12 14949 *
4a3b8769
MR
14950 * Common destruction function for all types of planes (primary, cursor,
14951 * sprite).
cf4c7c12 14952 */
4a3b8769 14953void intel_plane_destroy(struct drm_plane *plane)
465c120c 14954{
465c120c 14955 drm_plane_cleanup(plane);
69ae561f 14956 kfree(to_intel_plane(plane));
465c120c
MR
14957}
14958
65a3fea0 14959const struct drm_plane_funcs intel_plane_funcs = {
70a101f8
MR
14960 .update_plane = drm_atomic_helper_update_plane,
14961 .disable_plane = drm_atomic_helper_disable_plane,
3d7d6510 14962 .destroy = intel_plane_destroy,
c196e1d6 14963 .set_property = drm_atomic_helper_plane_set_property,
a98b3431
MR
14964 .atomic_get_property = intel_plane_atomic_get_property,
14965 .atomic_set_property = intel_plane_atomic_set_property,
ea2c67bb
MR
14966 .atomic_duplicate_state = intel_plane_duplicate_state,
14967 .atomic_destroy_state = intel_plane_destroy_state,
465c120c
MR
14968};
14969
b079bd17 14970static struct intel_plane *
580503c7 14971intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
465c120c 14972{
fca0ce2a
VS
14973 struct intel_plane *primary = NULL;
14974 struct intel_plane_state *state = NULL;
465c120c 14975 const uint32_t *intel_primary_formats;
93ca7e00 14976 unsigned int supported_rotations;
45e3743a 14977 unsigned int num_formats;
fca0ce2a 14978 int ret;
465c120c
MR
14979
14980 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
b079bd17
VS
14981 if (!primary) {
14982 ret = -ENOMEM;
fca0ce2a 14983 goto fail;
b079bd17 14984 }
465c120c 14985
8e7d688b 14986 state = intel_create_plane_state(&primary->base);
b079bd17
VS
14987 if (!state) {
14988 ret = -ENOMEM;
fca0ce2a 14989 goto fail;
b079bd17
VS
14990 }
14991
8e7d688b 14992 primary->base.state = &state->base;
ea2c67bb 14993
465c120c
MR
14994 primary->can_scale = false;
14995 primary->max_downscale = 1;
580503c7 14996 if (INTEL_GEN(dev_priv) >= 9) {
6156a456 14997 primary->can_scale = true;
af99ceda 14998 state->scaler_id = -1;
6156a456 14999 }
465c120c
MR
15000 primary->pipe = pipe;
15001 primary->plane = pipe;
a9ff8714 15002 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
c59cb179 15003 primary->check_plane = intel_check_primary_plane;
580503c7 15004 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
465c120c
MR
15005 primary->plane = !pipe;
15006
580503c7 15007 if (INTEL_GEN(dev_priv) >= 9) {
6c0fd451
DL
15008 intel_primary_formats = skl_primary_formats;
15009 num_formats = ARRAY_SIZE(skl_primary_formats);
a8d201af
ML
15010
15011 primary->update_plane = skylake_update_primary_plane;
15012 primary->disable_plane = skylake_disable_primary_plane;
6e266956 15013 } else if (HAS_PCH_SPLIT(dev_priv)) {
a8d201af
ML
15014 intel_primary_formats = i965_primary_formats;
15015 num_formats = ARRAY_SIZE(i965_primary_formats);
15016
15017 primary->update_plane = ironlake_update_primary_plane;
15018 primary->disable_plane = i9xx_disable_primary_plane;
580503c7 15019 } else if (INTEL_GEN(dev_priv) >= 4) {
568db4f2
DL
15020 intel_primary_formats = i965_primary_formats;
15021 num_formats = ARRAY_SIZE(i965_primary_formats);
a8d201af
ML
15022
15023 primary->update_plane = i9xx_update_primary_plane;
15024 primary->disable_plane = i9xx_disable_primary_plane;
6c0fd451
DL
15025 } else {
15026 intel_primary_formats = i8xx_primary_formats;
15027 num_formats = ARRAY_SIZE(i8xx_primary_formats);
a8d201af
ML
15028
15029 primary->update_plane = i9xx_update_primary_plane;
15030 primary->disable_plane = i9xx_disable_primary_plane;
465c120c
MR
15031 }
15032
580503c7
VS
15033 if (INTEL_GEN(dev_priv) >= 9)
15034 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
15035 0, &intel_plane_funcs,
38573dc1
VS
15036 intel_primary_formats, num_formats,
15037 DRM_PLANE_TYPE_PRIMARY,
15038 "plane 1%c", pipe_name(pipe));
9beb5fea 15039 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
580503c7
VS
15040 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
15041 0, &intel_plane_funcs,
38573dc1
VS
15042 intel_primary_formats, num_formats,
15043 DRM_PLANE_TYPE_PRIMARY,
15044 "primary %c", pipe_name(pipe));
15045 else
580503c7
VS
15046 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
15047 0, &intel_plane_funcs,
38573dc1
VS
15048 intel_primary_formats, num_formats,
15049 DRM_PLANE_TYPE_PRIMARY,
15050 "plane %c", plane_name(primary->plane));
fca0ce2a
VS
15051 if (ret)
15052 goto fail;
48404c1e 15053
5481e27f 15054 if (INTEL_GEN(dev_priv) >= 9) {
93ca7e00
VS
15055 supported_rotations =
15056 DRM_ROTATE_0 | DRM_ROTATE_90 |
15057 DRM_ROTATE_180 | DRM_ROTATE_270;
5481e27f 15058 } else if (INTEL_GEN(dev_priv) >= 4) {
93ca7e00
VS
15059 supported_rotations =
15060 DRM_ROTATE_0 | DRM_ROTATE_180;
15061 } else {
15062 supported_rotations = DRM_ROTATE_0;
15063 }
15064
5481e27f 15065 if (INTEL_GEN(dev_priv) >= 4)
93ca7e00
VS
15066 drm_plane_create_rotation_property(&primary->base,
15067 DRM_ROTATE_0,
15068 supported_rotations);
48404c1e 15069
ea2c67bb
MR
15070 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
15071
b079bd17 15072 return primary;
fca0ce2a
VS
15073
15074fail:
15075 kfree(state);
15076 kfree(primary);
15077
b079bd17 15078 return ERR_PTR(ret);
465c120c
MR
15079}
15080
3d7d6510 15081static int
852e787c 15082intel_check_cursor_plane(struct drm_plane *plane,
061e4b8d 15083 struct intel_crtc_state *crtc_state,
852e787c 15084 struct intel_plane_state *state)
3d7d6510 15085{
2b875c22 15086 struct drm_framebuffer *fb = state->base.fb;
757f9a3e 15087 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
b29ec92c 15088 enum pipe pipe = to_intel_plane(plane)->pipe;
757f9a3e
GP
15089 unsigned stride;
15090 int ret;
3d7d6510 15091
f8856a44
VS
15092 ret = drm_plane_helper_check_state(&state->base,
15093 &state->clip,
15094 DRM_PLANE_HELPER_NO_SCALING,
15095 DRM_PLANE_HELPER_NO_SCALING,
15096 true, true);
757f9a3e
GP
15097 if (ret)
15098 return ret;
15099
757f9a3e
GP
15100 /* if we want to turn off the cursor ignore width and height */
15101 if (!obj)
da20eabd 15102 return 0;
757f9a3e 15103
757f9a3e 15104 /* Check for which cursor types we support */
50a0bc90
TU
15105 if (!cursor_size_ok(to_i915(plane->dev), state->base.crtc_w,
15106 state->base.crtc_h)) {
ea2c67bb
MR
15107 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
15108 state->base.crtc_w, state->base.crtc_h);
757f9a3e
GP
15109 return -EINVAL;
15110 }
15111
ea2c67bb
MR
15112 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
15113 if (obj->base.size < stride * state->base.crtc_h) {
757f9a3e
GP
15114 DRM_DEBUG_KMS("buffer is too small\n");
15115 return -ENOMEM;
15116 }
15117
3a656b54 15118 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
757f9a3e 15119 DRM_DEBUG_KMS("cursor cannot be tiled\n");
da20eabd 15120 return -EINVAL;
32b7eeec
MR
15121 }
15122
b29ec92c
VS
15123 /*
15124 * There's something wrong with the cursor on CHV pipe C.
15125 * If it straddles the left edge of the screen then
15126 * moving it away from the edge or disabling it often
15127 * results in a pipe underrun, and often that can lead to
15128 * dead pipe (constant underrun reported, and it scans
15129 * out just a solid color). To recover from that, the
15130 * display power well must be turned off and on again.
15131 * Refuse the put the cursor into that compromised position.
15132 */
920a14b2 15133 if (IS_CHERRYVIEW(to_i915(plane->dev)) && pipe == PIPE_C &&
936e71e3 15134 state->base.visible && state->base.crtc_x < 0) {
b29ec92c
VS
15135 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
15136 return -EINVAL;
15137 }
15138
da20eabd 15139 return 0;
852e787c 15140}
3d7d6510 15141
a8ad0d8e
ML
15142static void
15143intel_disable_cursor_plane(struct drm_plane *plane,
7fabf5ef 15144 struct drm_crtc *crtc)
a8ad0d8e 15145{
f2858021
ML
15146 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
15147
15148 intel_crtc->cursor_addr = 0;
55a08b3f 15149 intel_crtc_update_cursor(crtc, NULL);
a8ad0d8e
ML
15150}
15151
f4a2cf29 15152static void
55a08b3f
ML
15153intel_update_cursor_plane(struct drm_plane *plane,
15154 const struct intel_crtc_state *crtc_state,
15155 const struct intel_plane_state *state)
852e787c 15156{
55a08b3f
ML
15157 struct drm_crtc *crtc = crtc_state->base.crtc;
15158 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ea2c67bb 15159 struct drm_device *dev = plane->dev;
2b875c22 15160 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
a912f12f 15161 uint32_t addr;
852e787c 15162
f4a2cf29 15163 if (!obj)
a912f12f 15164 addr = 0;
f4a2cf29 15165 else if (!INTEL_INFO(dev)->cursor_needs_physical)
058d88c4 15166 addr = i915_gem_object_ggtt_offset(obj, NULL);
f4a2cf29 15167 else
a912f12f 15168 addr = obj->phys_handle->busaddr;
852e787c 15169
a912f12f 15170 intel_crtc->cursor_addr = addr;
55a08b3f 15171 intel_crtc_update_cursor(crtc, state);
852e787c
GP
15172}
15173
b079bd17 15174static struct intel_plane *
580503c7 15175intel_cursor_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
3d7d6510 15176{
fca0ce2a
VS
15177 struct intel_plane *cursor = NULL;
15178 struct intel_plane_state *state = NULL;
15179 int ret;
3d7d6510
MR
15180
15181 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
b079bd17
VS
15182 if (!cursor) {
15183 ret = -ENOMEM;
fca0ce2a 15184 goto fail;
b079bd17 15185 }
3d7d6510 15186
8e7d688b 15187 state = intel_create_plane_state(&cursor->base);
b079bd17
VS
15188 if (!state) {
15189 ret = -ENOMEM;
fca0ce2a 15190 goto fail;
b079bd17
VS
15191 }
15192
8e7d688b 15193 cursor->base.state = &state->base;
ea2c67bb 15194
3d7d6510
MR
15195 cursor->can_scale = false;
15196 cursor->max_downscale = 1;
15197 cursor->pipe = pipe;
15198 cursor->plane = pipe;
a9ff8714 15199 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
c59cb179 15200 cursor->check_plane = intel_check_cursor_plane;
55a08b3f 15201 cursor->update_plane = intel_update_cursor_plane;
a8ad0d8e 15202 cursor->disable_plane = intel_disable_cursor_plane;
3d7d6510 15203
580503c7
VS
15204 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
15205 0, &intel_plane_funcs,
fca0ce2a
VS
15206 intel_cursor_formats,
15207 ARRAY_SIZE(intel_cursor_formats),
38573dc1
VS
15208 DRM_PLANE_TYPE_CURSOR,
15209 "cursor %c", pipe_name(pipe));
fca0ce2a
VS
15210 if (ret)
15211 goto fail;
4398ad45 15212
5481e27f 15213 if (INTEL_GEN(dev_priv) >= 4)
93ca7e00
VS
15214 drm_plane_create_rotation_property(&cursor->base,
15215 DRM_ROTATE_0,
15216 DRM_ROTATE_0 |
15217 DRM_ROTATE_180);
4398ad45 15218
580503c7 15219 if (INTEL_GEN(dev_priv) >= 9)
af99ceda
CK
15220 state->scaler_id = -1;
15221
ea2c67bb
MR
15222 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
15223
b079bd17 15224 return cursor;
fca0ce2a
VS
15225
15226fail:
15227 kfree(state);
15228 kfree(cursor);
15229
b079bd17 15230 return ERR_PTR(ret);
3d7d6510
MR
15231}
15232
65edccce
VS
15233static void skl_init_scalers(struct drm_i915_private *dev_priv,
15234 struct intel_crtc *crtc,
15235 struct intel_crtc_state *crtc_state)
549e2bfb 15236{
65edccce
VS
15237 struct intel_crtc_scaler_state *scaler_state =
15238 &crtc_state->scaler_state;
549e2bfb 15239 int i;
549e2bfb 15240
65edccce
VS
15241 for (i = 0; i < crtc->num_scalers; i++) {
15242 struct intel_scaler *scaler = &scaler_state->scalers[i];
15243
15244 scaler->in_use = 0;
15245 scaler->mode = PS_SCALER_MODE_DYN;
549e2bfb
CK
15246 }
15247
15248 scaler_state->scaler_id = -1;
15249}
15250
5ab0d85b 15251static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
79e53945
JB
15252{
15253 struct intel_crtc *intel_crtc;
f5de6e07 15254 struct intel_crtc_state *crtc_state = NULL;
b079bd17
VS
15255 struct intel_plane *primary = NULL;
15256 struct intel_plane *cursor = NULL;
a81d6fa0 15257 int sprite, ret;
79e53945 15258
955382f3 15259 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
b079bd17
VS
15260 if (!intel_crtc)
15261 return -ENOMEM;
79e53945 15262
f5de6e07 15263 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
b079bd17
VS
15264 if (!crtc_state) {
15265 ret = -ENOMEM;
f5de6e07 15266 goto fail;
b079bd17 15267 }
550acefd
ACO
15268 intel_crtc->config = crtc_state;
15269 intel_crtc->base.state = &crtc_state->base;
07878248 15270 crtc_state->base.crtc = &intel_crtc->base;
f5de6e07 15271
549e2bfb 15272 /* initialize shared scalers */
5ab0d85b 15273 if (INTEL_GEN(dev_priv) >= 9) {
549e2bfb
CK
15274 if (pipe == PIPE_C)
15275 intel_crtc->num_scalers = 1;
15276 else
15277 intel_crtc->num_scalers = SKL_NUM_SCALERS;
15278
65edccce 15279 skl_init_scalers(dev_priv, intel_crtc, crtc_state);
549e2bfb
CK
15280 }
15281
580503c7 15282 primary = intel_primary_plane_create(dev_priv, pipe);
b079bd17
VS
15283 if (IS_ERR(primary)) {
15284 ret = PTR_ERR(primary);
3d7d6510 15285 goto fail;
b079bd17 15286 }
3d7d6510 15287
a81d6fa0 15288 for_each_sprite(dev_priv, pipe, sprite) {
b079bd17
VS
15289 struct intel_plane *plane;
15290
580503c7 15291 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
b079bd17
VS
15292 if (!plane) {
15293 ret = PTR_ERR(plane);
15294 goto fail;
15295 }
a81d6fa0
VS
15296 }
15297
580503c7 15298 cursor = intel_cursor_plane_create(dev_priv, pipe);
b079bd17
VS
15299 if (!cursor) {
15300 ret = PTR_ERR(cursor);
3d7d6510 15301 goto fail;
b079bd17 15302 }
3d7d6510 15303
5ab0d85b 15304 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
b079bd17
VS
15305 &primary->base, &cursor->base,
15306 &intel_crtc_funcs,
4d5d72b7 15307 "pipe %c", pipe_name(pipe));
3d7d6510
MR
15308 if (ret)
15309 goto fail;
79e53945 15310
1f1c2e24
VS
15311 /*
15312 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 15313 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 15314 */
80824003 15315 intel_crtc->pipe = pipe;
b079bd17 15316 intel_crtc->plane = (enum plane) pipe;
5ab0d85b 15317 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4) {
28c97730 15318 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 15319 intel_crtc->plane = !pipe;
80824003
JB
15320 }
15321
4b0e333e
CW
15322 intel_crtc->cursor_base = ~0;
15323 intel_crtc->cursor_cntl = ~0;
dc41c154 15324 intel_crtc->cursor_size = ~0;
8d7849db 15325
852eb00d
VS
15326 intel_crtc->wm.cxsr_allowed = true;
15327
22fd0fab
JB
15328 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
15329 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
e2af48c6
VS
15330 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = intel_crtc;
15331 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc;
22fd0fab 15332
79e53945 15333 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101 15334
8563b1e8
LL
15335 intel_color_init(&intel_crtc->base);
15336
87b6b101 15337 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
b079bd17
VS
15338
15339 return 0;
3d7d6510
MR
15340
15341fail:
b079bd17
VS
15342 /*
15343 * drm_mode_config_cleanup() will free up any
15344 * crtcs/planes already initialized.
15345 */
f5de6e07 15346 kfree(crtc_state);
3d7d6510 15347 kfree(intel_crtc);
b079bd17
VS
15348
15349 return ret;
79e53945
JB
15350}
15351
752aa88a
JB
15352enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
15353{
15354 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 15355 struct drm_device *dev = connector->base.dev;
752aa88a 15356
51fd371b 15357 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 15358
d3babd3f 15359 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
15360 return INVALID_PIPE;
15361
15362 return to_intel_crtc(encoder->crtc)->pipe;
15363}
15364
08d7b3d1 15365int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 15366 struct drm_file *file)
08d7b3d1 15367{
08d7b3d1 15368 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 15369 struct drm_crtc *drmmode_crtc;
c05422d5 15370 struct intel_crtc *crtc;
08d7b3d1 15371
7707e653 15372 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
71240ed2 15373 if (!drmmode_crtc)
3f2c2057 15374 return -ENOENT;
08d7b3d1 15375
7707e653 15376 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 15377 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 15378
c05422d5 15379 return 0;
08d7b3d1
CW
15380}
15381
66a9278e 15382static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 15383{
66a9278e
DV
15384 struct drm_device *dev = encoder->base.dev;
15385 struct intel_encoder *source_encoder;
79e53945 15386 int index_mask = 0;
79e53945
JB
15387 int entry = 0;
15388
b2784e15 15389 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 15390 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
15391 index_mask |= (1 << entry);
15392
79e53945
JB
15393 entry++;
15394 }
4ef69c7a 15395
79e53945
JB
15396 return index_mask;
15397}
15398
646d5772 15399static bool has_edp_a(struct drm_i915_private *dev_priv)
4d302442 15400{
646d5772 15401 if (!IS_MOBILE(dev_priv))
4d302442
CW
15402 return false;
15403
15404 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
15405 return false;
15406
5db94019 15407 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
15408 return false;
15409
15410 return true;
15411}
15412
84b4e042
JB
15413static bool intel_crt_present(struct drm_device *dev)
15414{
fac5e23e 15415 struct drm_i915_private *dev_priv = to_i915(dev);
84b4e042 15416
884497ed
DL
15417 if (INTEL_INFO(dev)->gen >= 9)
15418 return false;
15419
50a0bc90 15420 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
84b4e042
JB
15421 return false;
15422
920a14b2 15423 if (IS_CHERRYVIEW(dev_priv))
84b4e042
JB
15424 return false;
15425
4f8036a2
TU
15426 if (HAS_PCH_LPT_H(dev_priv) &&
15427 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
65e472e4
VS
15428 return false;
15429
70ac54d0 15430 /* DDI E can't be used if DDI A requires 4 lanes */
4f8036a2 15431 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
70ac54d0
VS
15432 return false;
15433
e4abb733 15434 if (!dev_priv->vbt.int_crt_support)
84b4e042
JB
15435 return false;
15436
15437 return true;
15438}
15439
8090ba8c
ID
15440void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
15441{
15442 int pps_num;
15443 int pps_idx;
15444
15445 if (HAS_DDI(dev_priv))
15446 return;
15447 /*
15448 * This w/a is needed at least on CPT/PPT, but to be sure apply it
15449 * everywhere where registers can be write protected.
15450 */
15451 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15452 pps_num = 2;
15453 else
15454 pps_num = 1;
15455
15456 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
15457 u32 val = I915_READ(PP_CONTROL(pps_idx));
15458
15459 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
15460 I915_WRITE(PP_CONTROL(pps_idx), val);
15461 }
15462}
15463
44cb734c
ID
15464static void intel_pps_init(struct drm_i915_private *dev_priv)
15465{
15466 if (HAS_PCH_SPLIT(dev_priv) || IS_BROXTON(dev_priv))
15467 dev_priv->pps_mmio_base = PCH_PPS_BASE;
15468 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15469 dev_priv->pps_mmio_base = VLV_PPS_BASE;
15470 else
15471 dev_priv->pps_mmio_base = PPS_BASE;
8090ba8c
ID
15472
15473 intel_pps_unlock_regs_wa(dev_priv);
44cb734c
ID
15474}
15475
79e53945
JB
15476static void intel_setup_outputs(struct drm_device *dev)
15477{
fac5e23e 15478 struct drm_i915_private *dev_priv = to_i915(dev);
4ef69c7a 15479 struct intel_encoder *encoder;
cb0953d7 15480 bool dpd_is_edp = false;
79e53945 15481
44cb734c
ID
15482 intel_pps_init(dev_priv);
15483
97a824e1
ID
15484 /*
15485 * intel_edp_init_connector() depends on this completing first, to
15486 * prevent the registeration of both eDP and LVDS and the incorrect
15487 * sharing of the PPS.
15488 */
c9093354 15489 intel_lvds_init(dev);
79e53945 15490
84b4e042 15491 if (intel_crt_present(dev))
79935fca 15492 intel_crt_init(dev);
cb0953d7 15493
e2d214ae 15494 if (IS_BROXTON(dev_priv)) {
c776eb2e
VK
15495 /*
15496 * FIXME: Broxton doesn't support port detection via the
15497 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
15498 * detect the ports.
15499 */
15500 intel_ddi_init(dev, PORT_A);
15501 intel_ddi_init(dev, PORT_B);
15502 intel_ddi_init(dev, PORT_C);
c6c794a2
SS
15503
15504 intel_dsi_init(dev);
4f8036a2 15505 } else if (HAS_DDI(dev_priv)) {
0e72a5b5
ED
15506 int found;
15507
de31facd
JB
15508 /*
15509 * Haswell uses DDI functions to detect digital outputs.
15510 * On SKL pre-D0 the strap isn't connected, so we assume
15511 * it's there.
15512 */
77179400 15513 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
de31facd 15514 /* WaIgnoreDDIAStrap: skl */
0853723b 15515 if (found || IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
0e72a5b5
ED
15516 intel_ddi_init(dev, PORT_A);
15517
15518 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
15519 * register */
15520 found = I915_READ(SFUSE_STRAP);
15521
15522 if (found & SFUSE_STRAP_DDIB_DETECTED)
15523 intel_ddi_init(dev, PORT_B);
15524 if (found & SFUSE_STRAP_DDIC_DETECTED)
15525 intel_ddi_init(dev, PORT_C);
15526 if (found & SFUSE_STRAP_DDID_DETECTED)
15527 intel_ddi_init(dev, PORT_D);
2800e4c2
RV
15528 /*
15529 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
15530 */
0853723b 15531 if ((IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) &&
2800e4c2
RV
15532 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
15533 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
15534 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
15535 intel_ddi_init(dev, PORT_E);
15536
6e266956 15537 } else if (HAS_PCH_SPLIT(dev_priv)) {
cb0953d7 15538 int found;
5d8a7752 15539 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042 15540
646d5772 15541 if (has_edp_a(dev_priv))
270b3042 15542 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 15543
dc0fa718 15544 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 15545 /* PCH SDVOB multiplex with HDMIB */
2a5c0832 15546 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
30ad48b7 15547 if (!found)
e2debe91 15548 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 15549 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 15550 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
15551 }
15552
dc0fa718 15553 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 15554 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 15555
dc0fa718 15556 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 15557 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 15558
5eb08b69 15559 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 15560 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 15561
270b3042 15562 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 15563 intel_dp_init(dev, PCH_DP_D, PORT_D);
920a14b2 15564 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
22f35042 15565 bool has_edp, has_port;
457c52d8 15566
e17ac6db
VS
15567 /*
15568 * The DP_DETECTED bit is the latched state of the DDC
15569 * SDA pin at boot. However since eDP doesn't require DDC
15570 * (no way to plug in a DP->HDMI dongle) the DDC pins for
15571 * eDP ports may have been muxed to an alternate function.
15572 * Thus we can't rely on the DP_DETECTED bit alone to detect
15573 * eDP ports. Consult the VBT as well as DP_DETECTED to
15574 * detect eDP ports.
22f35042
VS
15575 *
15576 * Sadly the straps seem to be missing sometimes even for HDMI
15577 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
15578 * and VBT for the presence of the port. Additionally we can't
15579 * trust the port type the VBT declares as we've seen at least
15580 * HDMI ports that the VBT claim are DP or eDP.
e17ac6db 15581 */
457c52d8 15582 has_edp = intel_dp_is_edp(dev, PORT_B);
22f35042
VS
15583 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
15584 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
457c52d8 15585 has_edp &= intel_dp_init(dev, VLV_DP_B, PORT_B);
22f35042 15586 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
e66eb81d 15587 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
585a94b8 15588
457c52d8 15589 has_edp = intel_dp_is_edp(dev, PORT_C);
22f35042
VS
15590 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
15591 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
457c52d8 15592 has_edp &= intel_dp_init(dev, VLV_DP_C, PORT_C);
22f35042 15593 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
e66eb81d 15594 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
19c03924 15595
920a14b2 15596 if (IS_CHERRYVIEW(dev_priv)) {
22f35042
VS
15597 /*
15598 * eDP not supported on port D,
15599 * so no need to worry about it
15600 */
15601 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
15602 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
e66eb81d 15603 intel_dp_init(dev, CHV_DP_D, PORT_D);
22f35042
VS
15604 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
15605 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
9418c1f1
VS
15606 }
15607
3cfca973 15608 intel_dsi_init(dev);
5db94019 15609 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
27185ae1 15610 bool found = false;
7d57382e 15611
e2debe91 15612 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 15613 DRM_DEBUG_KMS("probing SDVOB\n");
2a5c0832 15614 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
9beb5fea 15615 if (!found && IS_G4X(dev_priv)) {
b01f2c3a 15616 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 15617 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 15618 }
27185ae1 15619
9beb5fea 15620 if (!found && IS_G4X(dev_priv))
ab9d7c30 15621 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 15622 }
13520b05
KH
15623
15624 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 15625
e2debe91 15626 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 15627 DRM_DEBUG_KMS("probing SDVOC\n");
2a5c0832 15628 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
b01f2c3a 15629 }
27185ae1 15630
e2debe91 15631 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 15632
9beb5fea 15633 if (IS_G4X(dev_priv)) {
b01f2c3a 15634 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 15635 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 15636 }
9beb5fea 15637 if (IS_G4X(dev_priv))
ab9d7c30 15638 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 15639 }
27185ae1 15640
9beb5fea 15641 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 15642 intel_dp_init(dev, DP_D, PORT_D);
5db94019 15643 } else if (IS_GEN2(dev_priv))
79e53945
JB
15644 intel_dvo_init(dev);
15645
103a196f 15646 if (SUPPORTS_TV(dev))
79e53945
JB
15647 intel_tv_init(dev);
15648
0bc12bcb 15649 intel_psr_init(dev);
7c8f8a70 15650
b2784e15 15651 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
15652 encoder->base.possible_crtcs = encoder->crtc_mask;
15653 encoder->base.possible_clones =
66a9278e 15654 intel_encoder_clones(encoder);
79e53945 15655 }
47356eb6 15656
dde86e2d 15657 intel_init_pch_refclk(dev);
270b3042
DV
15658
15659 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
15660}
15661
15662static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
15663{
60a5ca01 15664 struct drm_device *dev = fb->dev;
79e53945 15665 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 15666
ef2d633e 15667 drm_framebuffer_cleanup(fb);
60a5ca01 15668 mutex_lock(&dev->struct_mutex);
ef2d633e 15669 WARN_ON(!intel_fb->obj->framebuffer_references--);
f8c417cd 15670 i915_gem_object_put(intel_fb->obj);
60a5ca01 15671 mutex_unlock(&dev->struct_mutex);
79e53945
JB
15672 kfree(intel_fb);
15673}
15674
15675static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 15676 struct drm_file *file,
79e53945
JB
15677 unsigned int *handle)
15678{
15679 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 15680 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 15681
cc917ab4
CW
15682 if (obj->userptr.mm) {
15683 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
15684 return -EINVAL;
15685 }
15686
05394f39 15687 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
15688}
15689
86c98588
RV
15690static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
15691 struct drm_file *file,
15692 unsigned flags, unsigned color,
15693 struct drm_clip_rect *clips,
15694 unsigned num_clips)
15695{
15696 struct drm_device *dev = fb->dev;
15697 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
15698 struct drm_i915_gem_object *obj = intel_fb->obj;
15699
15700 mutex_lock(&dev->struct_mutex);
74b4ea1e 15701 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
86c98588
RV
15702 mutex_unlock(&dev->struct_mutex);
15703
15704 return 0;
15705}
15706
79e53945
JB
15707static const struct drm_framebuffer_funcs intel_fb_funcs = {
15708 .destroy = intel_user_framebuffer_destroy,
15709 .create_handle = intel_user_framebuffer_create_handle,
86c98588 15710 .dirty = intel_user_framebuffer_dirty,
79e53945
JB
15711};
15712
b321803d 15713static
920a14b2
TU
15714u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
15715 uint64_t fb_modifier, uint32_t pixel_format)
b321803d 15716{
920a14b2 15717 u32 gen = INTEL_INFO(dev_priv)->gen;
b321803d
DL
15718
15719 if (gen >= 9) {
ac484963
VS
15720 int cpp = drm_format_plane_cpp(pixel_format, 0);
15721
b321803d
DL
15722 /* "The stride in bytes must not exceed the of the size of 8K
15723 * pixels and 32K bytes."
15724 */
ac484963 15725 return min(8192 * cpp, 32768);
920a14b2
TU
15726 } else if (gen >= 5 && !IS_VALLEYVIEW(dev_priv) &&
15727 !IS_CHERRYVIEW(dev_priv)) {
b321803d
DL
15728 return 32*1024;
15729 } else if (gen >= 4) {
15730 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
15731 return 16*1024;
15732 else
15733 return 32*1024;
15734 } else if (gen >= 3) {
15735 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
15736 return 8*1024;
15737 else
15738 return 16*1024;
15739 } else {
15740 /* XXX DSPC is limited to 4k tiled */
15741 return 8*1024;
15742 }
15743}
15744
b5ea642a
DV
15745static int intel_framebuffer_init(struct drm_device *dev,
15746 struct intel_framebuffer *intel_fb,
15747 struct drm_mode_fb_cmd2 *mode_cmd,
15748 struct drm_i915_gem_object *obj)
79e53945 15749{
7b49f948 15750 struct drm_i915_private *dev_priv = to_i915(dev);
c2ff7370 15751 unsigned int tiling = i915_gem_object_get_tiling(obj);
79e53945 15752 int ret;
b321803d 15753 u32 pitch_limit, stride_alignment;
d3828147 15754 char *format_name;
79e53945 15755
dd4916c5
DV
15756 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
15757
2a80eada 15758 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
c2ff7370
VS
15759 /*
15760 * If there's a fence, enforce that
15761 * the fb modifier and tiling mode match.
15762 */
15763 if (tiling != I915_TILING_NONE &&
15764 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
2a80eada
DV
15765 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
15766 return -EINVAL;
15767 }
15768 } else {
c2ff7370 15769 if (tiling == I915_TILING_X) {
2a80eada 15770 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
c2ff7370 15771 } else if (tiling == I915_TILING_Y) {
2a80eada
DV
15772 DRM_DEBUG("No Y tiling for legacy addfb\n");
15773 return -EINVAL;
15774 }
15775 }
15776
9a8f0a12
TU
15777 /* Passed in modifier sanity checking. */
15778 switch (mode_cmd->modifier[0]) {
15779 case I915_FORMAT_MOD_Y_TILED:
15780 case I915_FORMAT_MOD_Yf_TILED:
15781 if (INTEL_INFO(dev)->gen < 9) {
15782 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
15783 mode_cmd->modifier[0]);
15784 return -EINVAL;
15785 }
15786 case DRM_FORMAT_MOD_NONE:
15787 case I915_FORMAT_MOD_X_TILED:
15788 break;
15789 default:
c0f40428
JB
15790 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
15791 mode_cmd->modifier[0]);
57cd6508 15792 return -EINVAL;
c16ed4be 15793 }
57cd6508 15794
c2ff7370
VS
15795 /*
15796 * gen2/3 display engine uses the fence if present,
15797 * so the tiling mode must match the fb modifier exactly.
15798 */
15799 if (INTEL_INFO(dev_priv)->gen < 4 &&
15800 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
15801 DRM_DEBUG("tiling_mode must match fb modifier exactly on gen2/3\n");
15802 return -EINVAL;
15803 }
15804
7b49f948
VS
15805 stride_alignment = intel_fb_stride_alignment(dev_priv,
15806 mode_cmd->modifier[0],
b321803d
DL
15807 mode_cmd->pixel_format);
15808 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
15809 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
15810 mode_cmd->pitches[0], stride_alignment);
57cd6508 15811 return -EINVAL;
c16ed4be 15812 }
57cd6508 15813
920a14b2 15814 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
b321803d 15815 mode_cmd->pixel_format);
a35cdaa0 15816 if (mode_cmd->pitches[0] > pitch_limit) {
b321803d
DL
15817 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
15818 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
2a80eada 15819 "tiled" : "linear",
a35cdaa0 15820 mode_cmd->pitches[0], pitch_limit);
5d7bd705 15821 return -EINVAL;
c16ed4be 15822 }
5d7bd705 15823
c2ff7370
VS
15824 /*
15825 * If there's a fence, enforce that
15826 * the fb pitch and fence stride match.
15827 */
15828 if (tiling != I915_TILING_NONE &&
3e510a8e 15829 mode_cmd->pitches[0] != i915_gem_object_get_stride(obj)) {
c16ed4be 15830 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
3e510a8e
CW
15831 mode_cmd->pitches[0],
15832 i915_gem_object_get_stride(obj));
5d7bd705 15833 return -EINVAL;
c16ed4be 15834 }
5d7bd705 15835
57779d06 15836 /* Reject formats not supported by any plane early. */
308e5bcb 15837 switch (mode_cmd->pixel_format) {
57779d06 15838 case DRM_FORMAT_C8:
04b3924d
VS
15839 case DRM_FORMAT_RGB565:
15840 case DRM_FORMAT_XRGB8888:
15841 case DRM_FORMAT_ARGB8888:
57779d06
VS
15842 break;
15843 case DRM_FORMAT_XRGB1555:
c16ed4be 15844 if (INTEL_INFO(dev)->gen > 3) {
90844f00
EE
15845 format_name = drm_get_format_name(mode_cmd->pixel_format);
15846 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15847 kfree(format_name);
57779d06 15848 return -EINVAL;
c16ed4be 15849 }
57779d06 15850 break;
57779d06 15851 case DRM_FORMAT_ABGR8888:
920a14b2 15852 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
666a4537 15853 INTEL_INFO(dev)->gen < 9) {
90844f00
EE
15854 format_name = drm_get_format_name(mode_cmd->pixel_format);
15855 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15856 kfree(format_name);
6c0fd451
DL
15857 return -EINVAL;
15858 }
15859 break;
15860 case DRM_FORMAT_XBGR8888:
04b3924d 15861 case DRM_FORMAT_XRGB2101010:
57779d06 15862 case DRM_FORMAT_XBGR2101010:
c16ed4be 15863 if (INTEL_INFO(dev)->gen < 4) {
90844f00
EE
15864 format_name = drm_get_format_name(mode_cmd->pixel_format);
15865 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15866 kfree(format_name);
57779d06 15867 return -EINVAL;
c16ed4be 15868 }
b5626747 15869 break;
7531208b 15870 case DRM_FORMAT_ABGR2101010:
920a14b2 15871 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
90844f00
EE
15872 format_name = drm_get_format_name(mode_cmd->pixel_format);
15873 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15874 kfree(format_name);
7531208b
DL
15875 return -EINVAL;
15876 }
15877 break;
04b3924d
VS
15878 case DRM_FORMAT_YUYV:
15879 case DRM_FORMAT_UYVY:
15880 case DRM_FORMAT_YVYU:
15881 case DRM_FORMAT_VYUY:
c16ed4be 15882 if (INTEL_INFO(dev)->gen < 5) {
90844f00
EE
15883 format_name = drm_get_format_name(mode_cmd->pixel_format);
15884 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15885 kfree(format_name);
57779d06 15886 return -EINVAL;
c16ed4be 15887 }
57cd6508
CW
15888 break;
15889 default:
90844f00
EE
15890 format_name = drm_get_format_name(mode_cmd->pixel_format);
15891 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15892 kfree(format_name);
57cd6508
CW
15893 return -EINVAL;
15894 }
15895
90f9a336
VS
15896 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
15897 if (mode_cmd->offsets[0] != 0)
15898 return -EINVAL;
15899
c7d73f6a
DV
15900 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
15901 intel_fb->obj = obj;
15902
6687c906
VS
15903 ret = intel_fill_fb_info(dev_priv, &intel_fb->base);
15904 if (ret)
15905 return ret;
2d7a215f 15906
79e53945
JB
15907 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
15908 if (ret) {
15909 DRM_ERROR("framebuffer init failed %d\n", ret);
15910 return ret;
15911 }
15912
0b05e1e0
VS
15913 intel_fb->obj->framebuffer_references++;
15914
79e53945
JB
15915 return 0;
15916}
15917
79e53945
JB
15918static struct drm_framebuffer *
15919intel_user_framebuffer_create(struct drm_device *dev,
15920 struct drm_file *filp,
1eb83451 15921 const struct drm_mode_fb_cmd2 *user_mode_cmd)
79e53945 15922{
dcb1394e 15923 struct drm_framebuffer *fb;
05394f39 15924 struct drm_i915_gem_object *obj;
76dc3769 15925 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
79e53945 15926
03ac0642
CW
15927 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
15928 if (!obj)
cce13ff7 15929 return ERR_PTR(-ENOENT);
79e53945 15930
92907cbb 15931 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
dcb1394e 15932 if (IS_ERR(fb))
f0cd5182 15933 i915_gem_object_put(obj);
dcb1394e
LW
15934
15935 return fb;
79e53945
JB
15936}
15937
79e53945 15938static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 15939 .fb_create = intel_user_framebuffer_create,
0632fef6 15940 .output_poll_changed = intel_fbdev_output_poll_changed,
5ee67f1c
MR
15941 .atomic_check = intel_atomic_check,
15942 .atomic_commit = intel_atomic_commit,
de419ab6
ML
15943 .atomic_state_alloc = intel_atomic_state_alloc,
15944 .atomic_state_clear = intel_atomic_state_clear,
79e53945
JB
15945};
15946
88212941
ID
15947/**
15948 * intel_init_display_hooks - initialize the display modesetting hooks
15949 * @dev_priv: device private
15950 */
15951void intel_init_display_hooks(struct drm_i915_private *dev_priv)
e70236a8 15952{
88212941 15953 if (INTEL_INFO(dev_priv)->gen >= 9) {
bc8d7dff 15954 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
15955 dev_priv->display.get_initial_plane_config =
15956 skylake_get_initial_plane_config;
bc8d7dff
DL
15957 dev_priv->display.crtc_compute_clock =
15958 haswell_crtc_compute_clock;
15959 dev_priv->display.crtc_enable = haswell_crtc_enable;
15960 dev_priv->display.crtc_disable = haswell_crtc_disable;
88212941 15961 } else if (HAS_DDI(dev_priv)) {
0e8ffe1b 15962 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
15963 dev_priv->display.get_initial_plane_config =
15964 ironlake_get_initial_plane_config;
797d0259
ACO
15965 dev_priv->display.crtc_compute_clock =
15966 haswell_crtc_compute_clock;
4f771f10
PZ
15967 dev_priv->display.crtc_enable = haswell_crtc_enable;
15968 dev_priv->display.crtc_disable = haswell_crtc_disable;
88212941 15969 } else if (HAS_PCH_SPLIT(dev_priv)) {
0e8ffe1b 15970 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
5724dbd1
DL
15971 dev_priv->display.get_initial_plane_config =
15972 ironlake_get_initial_plane_config;
3fb37703
ACO
15973 dev_priv->display.crtc_compute_clock =
15974 ironlake_crtc_compute_clock;
76e5a89c
DV
15975 dev_priv->display.crtc_enable = ironlake_crtc_enable;
15976 dev_priv->display.crtc_disable = ironlake_crtc_disable;
65b3d6a9 15977 } else if (IS_CHERRYVIEW(dev_priv)) {
89b667f8 15978 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
15979 dev_priv->display.get_initial_plane_config =
15980 i9xx_get_initial_plane_config;
65b3d6a9
ACO
15981 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
15982 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15983 dev_priv->display.crtc_disable = i9xx_crtc_disable;
15984 } else if (IS_VALLEYVIEW(dev_priv)) {
15985 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15986 dev_priv->display.get_initial_plane_config =
15987 i9xx_get_initial_plane_config;
15988 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
89b667f8
JB
15989 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15990 dev_priv->display.crtc_disable = i9xx_crtc_disable;
19ec6693
ACO
15991 } else if (IS_G4X(dev_priv)) {
15992 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15993 dev_priv->display.get_initial_plane_config =
15994 i9xx_get_initial_plane_config;
15995 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
15996 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15997 dev_priv->display.crtc_disable = i9xx_crtc_disable;
70e8aa21
ACO
15998 } else if (IS_PINEVIEW(dev_priv)) {
15999 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16000 dev_priv->display.get_initial_plane_config =
16001 i9xx_get_initial_plane_config;
16002 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
16003 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16004 dev_priv->display.crtc_disable = i9xx_crtc_disable;
81c97f52 16005 } else if (!IS_GEN2(dev_priv)) {
0e8ffe1b 16006 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
16007 dev_priv->display.get_initial_plane_config =
16008 i9xx_get_initial_plane_config;
d6dfee7a 16009 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
16010 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16011 dev_priv->display.crtc_disable = i9xx_crtc_disable;
81c97f52
ACO
16012 } else {
16013 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16014 dev_priv->display.get_initial_plane_config =
16015 i9xx_get_initial_plane_config;
16016 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
16017 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16018 dev_priv->display.crtc_disable = i9xx_crtc_disable;
f564048e 16019 }
e70236a8 16020
e70236a8 16021 /* Returns the core display clock speed */
88212941 16022 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
1652d19e
VS
16023 dev_priv->display.get_display_clock_speed =
16024 skylake_get_display_clock_speed;
88212941 16025 else if (IS_BROXTON(dev_priv))
acd3f3d3
BP
16026 dev_priv->display.get_display_clock_speed =
16027 broxton_get_display_clock_speed;
88212941 16028 else if (IS_BROADWELL(dev_priv))
1652d19e
VS
16029 dev_priv->display.get_display_clock_speed =
16030 broadwell_get_display_clock_speed;
88212941 16031 else if (IS_HASWELL(dev_priv))
1652d19e
VS
16032 dev_priv->display.get_display_clock_speed =
16033 haswell_get_display_clock_speed;
88212941 16034 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
25eb05fc
JB
16035 dev_priv->display.get_display_clock_speed =
16036 valleyview_get_display_clock_speed;
88212941 16037 else if (IS_GEN5(dev_priv))
b37a6434
VS
16038 dev_priv->display.get_display_clock_speed =
16039 ilk_get_display_clock_speed;
88212941
ID
16040 else if (IS_I945G(dev_priv) || IS_BROADWATER(dev_priv) ||
16041 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
e70236a8
JB
16042 dev_priv->display.get_display_clock_speed =
16043 i945_get_display_clock_speed;
88212941 16044 else if (IS_GM45(dev_priv))
34edce2f
VS
16045 dev_priv->display.get_display_clock_speed =
16046 gm45_get_display_clock_speed;
88212941 16047 else if (IS_CRESTLINE(dev_priv))
34edce2f
VS
16048 dev_priv->display.get_display_clock_speed =
16049 i965gm_get_display_clock_speed;
88212941 16050 else if (IS_PINEVIEW(dev_priv))
34edce2f
VS
16051 dev_priv->display.get_display_clock_speed =
16052 pnv_get_display_clock_speed;
88212941 16053 else if (IS_G33(dev_priv) || IS_G4X(dev_priv))
34edce2f
VS
16054 dev_priv->display.get_display_clock_speed =
16055 g33_get_display_clock_speed;
88212941 16056 else if (IS_I915G(dev_priv))
e70236a8
JB
16057 dev_priv->display.get_display_clock_speed =
16058 i915_get_display_clock_speed;
88212941 16059 else if (IS_I945GM(dev_priv) || IS_845G(dev_priv))
e70236a8
JB
16060 dev_priv->display.get_display_clock_speed =
16061 i9xx_misc_get_display_clock_speed;
88212941 16062 else if (IS_I915GM(dev_priv))
e70236a8
JB
16063 dev_priv->display.get_display_clock_speed =
16064 i915gm_get_display_clock_speed;
88212941 16065 else if (IS_I865G(dev_priv))
e70236a8
JB
16066 dev_priv->display.get_display_clock_speed =
16067 i865_get_display_clock_speed;
88212941 16068 else if (IS_I85X(dev_priv))
e70236a8 16069 dev_priv->display.get_display_clock_speed =
1b1d2716 16070 i85x_get_display_clock_speed;
623e01e5 16071 else { /* 830 */
88212941 16072 WARN(!IS_I830(dev_priv), "Unknown platform. Assuming 133 MHz CDCLK\n");
e70236a8
JB
16073 dev_priv->display.get_display_clock_speed =
16074 i830_get_display_clock_speed;
623e01e5 16075 }
e70236a8 16076
88212941 16077 if (IS_GEN5(dev_priv)) {
3bb11b53 16078 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
88212941 16079 } else if (IS_GEN6(dev_priv)) {
3bb11b53 16080 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
88212941 16081 } else if (IS_IVYBRIDGE(dev_priv)) {
3bb11b53
SJ
16082 /* FIXME: detect B0+ stepping and use auto training */
16083 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
88212941 16084 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3bb11b53 16085 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
445e780b
VS
16086 }
16087
16088 if (IS_BROADWELL(dev_priv)) {
16089 dev_priv->display.modeset_commit_cdclk =
16090 broadwell_modeset_commit_cdclk;
16091 dev_priv->display.modeset_calc_cdclk =
16092 broadwell_modeset_calc_cdclk;
88212941 16093 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
27c329ed
ML
16094 dev_priv->display.modeset_commit_cdclk =
16095 valleyview_modeset_commit_cdclk;
16096 dev_priv->display.modeset_calc_cdclk =
16097 valleyview_modeset_calc_cdclk;
88212941 16098 } else if (IS_BROXTON(dev_priv)) {
27c329ed 16099 dev_priv->display.modeset_commit_cdclk =
324513c0 16100 bxt_modeset_commit_cdclk;
27c329ed 16101 dev_priv->display.modeset_calc_cdclk =
324513c0 16102 bxt_modeset_calc_cdclk;
c89e39f3
CT
16103 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
16104 dev_priv->display.modeset_commit_cdclk =
16105 skl_modeset_commit_cdclk;
16106 dev_priv->display.modeset_calc_cdclk =
16107 skl_modeset_calc_cdclk;
e70236a8 16108 }
5a21b665 16109
27082493
L
16110 if (dev_priv->info.gen >= 9)
16111 dev_priv->display.update_crtcs = skl_update_crtcs;
16112 else
16113 dev_priv->display.update_crtcs = intel_update_crtcs;
16114
5a21b665
DV
16115 switch (INTEL_INFO(dev_priv)->gen) {
16116 case 2:
16117 dev_priv->display.queue_flip = intel_gen2_queue_flip;
16118 break;
16119
16120 case 3:
16121 dev_priv->display.queue_flip = intel_gen3_queue_flip;
16122 break;
16123
16124 case 4:
16125 case 5:
16126 dev_priv->display.queue_flip = intel_gen4_queue_flip;
16127 break;
16128
16129 case 6:
16130 dev_priv->display.queue_flip = intel_gen6_queue_flip;
16131 break;
16132 case 7:
16133 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
16134 dev_priv->display.queue_flip = intel_gen7_queue_flip;
16135 break;
16136 case 9:
16137 /* Drop through - unsupported since execlist only. */
16138 default:
16139 /* Default just returns -ENODEV to indicate unsupported */
16140 dev_priv->display.queue_flip = intel_default_queue_flip;
16141 }
e70236a8
JB
16142}
16143
b690e96c
JB
16144/*
16145 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
16146 * resume, or other times. This quirk makes sure that's the case for
16147 * affected systems.
16148 */
0206e353 16149static void quirk_pipea_force(struct drm_device *dev)
b690e96c 16150{
fac5e23e 16151 struct drm_i915_private *dev_priv = to_i915(dev);
b690e96c
JB
16152
16153 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 16154 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
16155}
16156
b6b5d049
VS
16157static void quirk_pipeb_force(struct drm_device *dev)
16158{
fac5e23e 16159 struct drm_i915_private *dev_priv = to_i915(dev);
b6b5d049
VS
16160
16161 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
16162 DRM_INFO("applying pipe b force quirk\n");
16163}
16164
435793df
KP
16165/*
16166 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
16167 */
16168static void quirk_ssc_force_disable(struct drm_device *dev)
16169{
fac5e23e 16170 struct drm_i915_private *dev_priv = to_i915(dev);
435793df 16171 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 16172 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
16173}
16174
4dca20ef 16175/*
5a15ab5b
CE
16176 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
16177 * brightness value
4dca20ef
CE
16178 */
16179static void quirk_invert_brightness(struct drm_device *dev)
16180{
fac5e23e 16181 struct drm_i915_private *dev_priv = to_i915(dev);
4dca20ef 16182 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 16183 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
16184}
16185
9c72cc6f
SD
16186/* Some VBT's incorrectly indicate no backlight is present */
16187static void quirk_backlight_present(struct drm_device *dev)
16188{
fac5e23e 16189 struct drm_i915_private *dev_priv = to_i915(dev);
9c72cc6f
SD
16190 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
16191 DRM_INFO("applying backlight present quirk\n");
16192}
16193
b690e96c
JB
16194struct intel_quirk {
16195 int device;
16196 int subsystem_vendor;
16197 int subsystem_device;
16198 void (*hook)(struct drm_device *dev);
16199};
16200
5f85f176
EE
16201/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
16202struct intel_dmi_quirk {
16203 void (*hook)(struct drm_device *dev);
16204 const struct dmi_system_id (*dmi_id_list)[];
16205};
16206
16207static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
16208{
16209 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
16210 return 1;
16211}
16212
16213static const struct intel_dmi_quirk intel_dmi_quirks[] = {
16214 {
16215 .dmi_id_list = &(const struct dmi_system_id[]) {
16216 {
16217 .callback = intel_dmi_reverse_brightness,
16218 .ident = "NCR Corporation",
16219 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
16220 DMI_MATCH(DMI_PRODUCT_NAME, ""),
16221 },
16222 },
16223 { } /* terminating entry */
16224 },
16225 .hook = quirk_invert_brightness,
16226 },
16227};
16228
c43b5634 16229static struct intel_quirk intel_quirks[] = {
b690e96c
JB
16230 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
16231 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
16232
b690e96c
JB
16233 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
16234 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
16235
5f080c0f
VS
16236 /* 830 needs to leave pipe A & dpll A up */
16237 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
16238
b6b5d049
VS
16239 /* 830 needs to leave pipe B & dpll B up */
16240 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
16241
435793df
KP
16242 /* Lenovo U160 cannot use SSC on LVDS */
16243 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
16244
16245 /* Sony Vaio Y cannot use SSC on LVDS */
16246 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 16247
be505f64
AH
16248 /* Acer Aspire 5734Z must invert backlight brightness */
16249 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
16250
16251 /* Acer/eMachines G725 */
16252 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
16253
16254 /* Acer/eMachines e725 */
16255 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
16256
16257 /* Acer/Packard Bell NCL20 */
16258 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
16259
16260 /* Acer Aspire 4736Z */
16261 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
16262
16263 /* Acer Aspire 5336 */
16264 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
16265
16266 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
16267 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 16268
dfb3d47b
SD
16269 /* Acer C720 Chromebook (Core i3 4005U) */
16270 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
16271
b2a9601c 16272 /* Apple Macbook 2,1 (Core 2 T7400) */
16273 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
16274
1b9448b0
JN
16275 /* Apple Macbook 4,1 */
16276 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
16277
d4967d8c
SD
16278 /* Toshiba CB35 Chromebook (Celeron 2955U) */
16279 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
16280
16281 /* HP Chromebook 14 (Celeron 2955U) */
16282 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
cf6f0af9
JN
16283
16284 /* Dell Chromebook 11 */
16285 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
9be64eee
JN
16286
16287 /* Dell Chromebook 11 (2015 version) */
16288 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
b690e96c
JB
16289};
16290
16291static void intel_init_quirks(struct drm_device *dev)
16292{
16293 struct pci_dev *d = dev->pdev;
16294 int i;
16295
16296 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
16297 struct intel_quirk *q = &intel_quirks[i];
16298
16299 if (d->device == q->device &&
16300 (d->subsystem_vendor == q->subsystem_vendor ||
16301 q->subsystem_vendor == PCI_ANY_ID) &&
16302 (d->subsystem_device == q->subsystem_device ||
16303 q->subsystem_device == PCI_ANY_ID))
16304 q->hook(dev);
16305 }
5f85f176
EE
16306 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
16307 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
16308 intel_dmi_quirks[i].hook(dev);
16309 }
b690e96c
JB
16310}
16311
9cce37f4
JB
16312/* Disable the VGA plane that we never use */
16313static void i915_disable_vga(struct drm_device *dev)
16314{
fac5e23e 16315 struct drm_i915_private *dev_priv = to_i915(dev);
52a05c30 16316 struct pci_dev *pdev = dev_priv->drm.pdev;
9cce37f4 16317 u8 sr1;
920a14b2 16318 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
9cce37f4 16319
2b37c616 16320 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
52a05c30 16321 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 16322 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
16323 sr1 = inb(VGA_SR_DATA);
16324 outb(sr1 | 1<<5, VGA_SR_DATA);
52a05c30 16325 vga_put(pdev, VGA_RSRC_LEGACY_IO);
9cce37f4
JB
16326 udelay(300);
16327
01f5a626 16328 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
16329 POSTING_READ(vga_reg);
16330}
16331
f817586c
DV
16332void intel_modeset_init_hw(struct drm_device *dev)
16333{
fac5e23e 16334 struct drm_i915_private *dev_priv = to_i915(dev);
1a617b77 16335
4c75b940 16336 intel_update_cdclk(dev_priv);
1a617b77
ML
16337
16338 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
16339
46f16e63 16340 intel_init_clock_gating(dev_priv);
f817586c
DV
16341}
16342
d93c0372
MR
16343/*
16344 * Calculate what we think the watermarks should be for the state we've read
16345 * out of the hardware and then immediately program those watermarks so that
16346 * we ensure the hardware settings match our internal state.
16347 *
16348 * We can calculate what we think WM's should be by creating a duplicate of the
16349 * current state (which was constructed during hardware readout) and running it
16350 * through the atomic check code to calculate new watermark values in the
16351 * state object.
16352 */
16353static void sanitize_watermarks(struct drm_device *dev)
16354{
16355 struct drm_i915_private *dev_priv = to_i915(dev);
16356 struct drm_atomic_state *state;
16357 struct drm_crtc *crtc;
16358 struct drm_crtc_state *cstate;
16359 struct drm_modeset_acquire_ctx ctx;
16360 int ret;
16361 int i;
16362
16363 /* Only supported on platforms that use atomic watermark design */
ed4a6a7c 16364 if (!dev_priv->display.optimize_watermarks)
d93c0372
MR
16365 return;
16366
16367 /*
16368 * We need to hold connection_mutex before calling duplicate_state so
16369 * that the connector loop is protected.
16370 */
16371 drm_modeset_acquire_init(&ctx, 0);
16372retry:
0cd1262d 16373 ret = drm_modeset_lock_all_ctx(dev, &ctx);
d93c0372
MR
16374 if (ret == -EDEADLK) {
16375 drm_modeset_backoff(&ctx);
16376 goto retry;
16377 } else if (WARN_ON(ret)) {
0cd1262d 16378 goto fail;
d93c0372
MR
16379 }
16380
16381 state = drm_atomic_helper_duplicate_state(dev, &ctx);
16382 if (WARN_ON(IS_ERR(state)))
0cd1262d 16383 goto fail;
d93c0372 16384
ed4a6a7c
MR
16385 /*
16386 * Hardware readout is the only time we don't want to calculate
16387 * intermediate watermarks (since we don't trust the current
16388 * watermarks).
16389 */
16390 to_intel_atomic_state(state)->skip_intermediate_wm = true;
16391
d93c0372
MR
16392 ret = intel_atomic_check(dev, state);
16393 if (ret) {
16394 /*
16395 * If we fail here, it means that the hardware appears to be
16396 * programmed in a way that shouldn't be possible, given our
16397 * understanding of watermark requirements. This might mean a
16398 * mistake in the hardware readout code or a mistake in the
16399 * watermark calculations for a given platform. Raise a WARN
16400 * so that this is noticeable.
16401 *
16402 * If this actually happens, we'll have to just leave the
16403 * BIOS-programmed watermarks untouched and hope for the best.
16404 */
16405 WARN(true, "Could not determine valid watermarks for inherited state\n");
b9a1b717 16406 goto put_state;
d93c0372
MR
16407 }
16408
16409 /* Write calculated watermark values back */
d93c0372
MR
16410 for_each_crtc_in_state(state, crtc, cstate, i) {
16411 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
16412
ed4a6a7c
MR
16413 cs->wm.need_postvbl_update = true;
16414 dev_priv->display.optimize_watermarks(cs);
d93c0372
MR
16415 }
16416
b9a1b717 16417put_state:
0853695c 16418 drm_atomic_state_put(state);
0cd1262d 16419fail:
d93c0372
MR
16420 drm_modeset_drop_locks(&ctx);
16421 drm_modeset_acquire_fini(&ctx);
16422}
16423
b079bd17 16424int intel_modeset_init(struct drm_device *dev)
79e53945 16425{
72e96d64
JL
16426 struct drm_i915_private *dev_priv = to_i915(dev);
16427 struct i915_ggtt *ggtt = &dev_priv->ggtt;
8cc87b75 16428 enum pipe pipe;
46f297fb 16429 struct intel_crtc *crtc;
79e53945
JB
16430
16431 drm_mode_config_init(dev);
16432
16433 dev->mode_config.min_width = 0;
16434 dev->mode_config.min_height = 0;
16435
019d96cb
DA
16436 dev->mode_config.preferred_depth = 24;
16437 dev->mode_config.prefer_shadow = 1;
16438
25bab385
TU
16439 dev->mode_config.allow_fb_modifiers = true;
16440
e6ecefaa 16441 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 16442
b690e96c
JB
16443 intel_init_quirks(dev);
16444
62d75df7 16445 intel_init_pm(dev_priv);
1fa61106 16446
e3c74757 16447 if (INTEL_INFO(dev)->num_pipes == 0)
b079bd17 16448 return 0;
e3c74757 16449
69f92f67
LW
16450 /*
16451 * There may be no VBT; and if the BIOS enabled SSC we can
16452 * just keep using it to avoid unnecessary flicker. Whereas if the
16453 * BIOS isn't using it, don't assume it will work even if the VBT
16454 * indicates as much.
16455 */
6e266956 16456 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
69f92f67
LW
16457 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
16458 DREF_SSC1_ENABLE);
16459
16460 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
16461 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
16462 bios_lvds_use_ssc ? "en" : "dis",
16463 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
16464 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
16465 }
16466 }
16467
5db94019 16468 if (IS_GEN2(dev_priv)) {
a6c45cf0
CW
16469 dev->mode_config.max_width = 2048;
16470 dev->mode_config.max_height = 2048;
5db94019 16471 } else if (IS_GEN3(dev_priv)) {
5e4d6fa7
KP
16472 dev->mode_config.max_width = 4096;
16473 dev->mode_config.max_height = 4096;
79e53945 16474 } else {
a6c45cf0
CW
16475 dev->mode_config.max_width = 8192;
16476 dev->mode_config.max_height = 8192;
79e53945 16477 }
068be561 16478
50a0bc90
TU
16479 if (IS_845G(dev_priv) || IS_I865G(dev_priv)) {
16480 dev->mode_config.cursor_width = IS_845G(dev_priv) ? 64 : 512;
dc41c154 16481 dev->mode_config.cursor_height = 1023;
5db94019 16482 } else if (IS_GEN2(dev_priv)) {
068be561
DL
16483 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
16484 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
16485 } else {
16486 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
16487 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
16488 }
16489
72e96d64 16490 dev->mode_config.fb_base = ggtt->mappable_base;
79e53945 16491
28c97730 16492 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
16493 INTEL_INFO(dev)->num_pipes,
16494 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 16495
055e393f 16496 for_each_pipe(dev_priv, pipe) {
b079bd17
VS
16497 int ret;
16498
5ab0d85b 16499 ret = intel_crtc_init(dev_priv, pipe);
b079bd17
VS
16500 if (ret) {
16501 drm_mode_config_cleanup(dev);
16502 return ret;
16503 }
79e53945
JB
16504 }
16505
bfa7df01 16506 intel_update_czclk(dev_priv);
4c75b940 16507 intel_update_cdclk(dev_priv);
bfa7df01 16508
e72f9fbf 16509 intel_shared_dpll_init(dev);
ee7b9f93 16510
b2045352 16511 if (dev_priv->max_cdclk_freq == 0)
4c75b940 16512 intel_update_max_cdclk(dev_priv);
b2045352 16513
9cce37f4
JB
16514 /* Just disable it once at startup */
16515 i915_disable_vga(dev);
79e53945 16516 intel_setup_outputs(dev);
11be49eb 16517
6e9f798d 16518 drm_modeset_lock_all(dev);
043e9bda 16519 intel_modeset_setup_hw_state(dev);
6e9f798d 16520 drm_modeset_unlock_all(dev);
46f297fb 16521
d3fcc808 16522 for_each_intel_crtc(dev, crtc) {
eeebeac5
ML
16523 struct intel_initial_plane_config plane_config = {};
16524
46f297fb
JB
16525 if (!crtc->active)
16526 continue;
16527
46f297fb 16528 /*
46f297fb
JB
16529 * Note that reserving the BIOS fb up front prevents us
16530 * from stuffing other stolen allocations like the ring
16531 * on top. This prevents some ugliness at boot time, and
16532 * can even allow for smooth boot transitions if the BIOS
16533 * fb is large enough for the active pipe configuration.
16534 */
eeebeac5
ML
16535 dev_priv->display.get_initial_plane_config(crtc,
16536 &plane_config);
16537
16538 /*
16539 * If the fb is shared between multiple heads, we'll
16540 * just get the first one.
16541 */
16542 intel_find_initial_plane_obj(crtc, &plane_config);
46f297fb 16543 }
d93c0372
MR
16544
16545 /*
16546 * Make sure hardware watermarks really match the state we read out.
16547 * Note that we need to do this after reconstructing the BIOS fb's
16548 * since the watermark calculation done here will use pstate->fb.
16549 */
16550 sanitize_watermarks(dev);
b079bd17
VS
16551
16552 return 0;
2c7111db
CW
16553}
16554
7fad798e
DV
16555static void intel_enable_pipe_a(struct drm_device *dev)
16556{
16557 struct intel_connector *connector;
16558 struct drm_connector *crt = NULL;
16559 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 16560 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
16561
16562 /* We can't just switch on the pipe A, we need to set things up with a
16563 * proper mode and output configuration. As a gross hack, enable pipe A
16564 * by enabling the load detect pipe once. */
3a3371ff 16565 for_each_intel_connector(dev, connector) {
7fad798e
DV
16566 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
16567 crt = &connector->base;
16568 break;
16569 }
16570 }
16571
16572 if (!crt)
16573 return;
16574
208bf9fd 16575 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
49172fee 16576 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
7fad798e
DV
16577}
16578
fa555837
DV
16579static bool
16580intel_check_plane_mapping(struct intel_crtc *crtc)
16581{
7eb552ae 16582 struct drm_device *dev = crtc->base.dev;
fac5e23e 16583 struct drm_i915_private *dev_priv = to_i915(dev);
649636ef 16584 u32 val;
fa555837 16585
7eb552ae 16586 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
16587 return true;
16588
649636ef 16589 val = I915_READ(DSPCNTR(!crtc->plane));
fa555837
DV
16590
16591 if ((val & DISPLAY_PLANE_ENABLE) &&
16592 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
16593 return false;
16594
16595 return true;
16596}
16597
02e93c35
VS
16598static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
16599{
16600 struct drm_device *dev = crtc->base.dev;
16601 struct intel_encoder *encoder;
16602
16603 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
16604 return true;
16605
16606 return false;
16607}
16608
496b0fc3
ML
16609static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
16610{
16611 struct drm_device *dev = encoder->base.dev;
16612 struct intel_connector *connector;
16613
16614 for_each_connector_on_encoder(dev, &encoder->base, connector)
16615 return connector;
16616
16617 return NULL;
16618}
16619
a168f5b3
VS
16620static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
16621 enum transcoder pch_transcoder)
16622{
16623 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
16624 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == TRANSCODER_A);
16625}
16626
24929352
DV
16627static void intel_sanitize_crtc(struct intel_crtc *crtc)
16628{
16629 struct drm_device *dev = crtc->base.dev;
fac5e23e 16630 struct drm_i915_private *dev_priv = to_i915(dev);
4d1de975 16631 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
24929352 16632
24929352 16633 /* Clear any frame start delays used for debugging left by the BIOS */
4d1de975
JN
16634 if (!transcoder_is_dsi(cpu_transcoder)) {
16635 i915_reg_t reg = PIPECONF(cpu_transcoder);
16636
16637 I915_WRITE(reg,
16638 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
16639 }
24929352 16640
d3eaf884 16641 /* restore vblank interrupts to correct state */
9625604c 16642 drm_crtc_vblank_reset(&crtc->base);
d297e103 16643 if (crtc->active) {
f9cd7b88
VS
16644 struct intel_plane *plane;
16645
9625604c 16646 drm_crtc_vblank_on(&crtc->base);
f9cd7b88
VS
16647
16648 /* Disable everything but the primary plane */
16649 for_each_intel_plane_on_crtc(dev, crtc, plane) {
16650 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
16651 continue;
16652
16653 plane->disable_plane(&plane->base, &crtc->base);
16654 }
9625604c 16655 }
d3eaf884 16656
24929352 16657 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
16658 * disable the crtc (and hence change the state) if it is wrong. Note
16659 * that gen4+ has a fixed plane -> pipe mapping. */
16660 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
16661 bool plane;
16662
78108b7c
VS
16663 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
16664 crtc->base.base.id, crtc->base.name);
24929352
DV
16665
16666 /* Pipe has the wrong plane attached and the plane is active.
16667 * Temporarily change the plane mapping and disable everything
16668 * ... */
16669 plane = crtc->plane;
936e71e3 16670 to_intel_plane_state(crtc->base.primary->state)->base.visible = true;
24929352 16671 crtc->plane = !plane;
b17d48e2 16672 intel_crtc_disable_noatomic(&crtc->base);
24929352 16673 crtc->plane = plane;
24929352 16674 }
24929352 16675
7fad798e
DV
16676 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
16677 crtc->pipe == PIPE_A && !crtc->active) {
16678 /* BIOS forgot to enable pipe A, this mostly happens after
16679 * resume. Force-enable the pipe to fix this, the update_dpms
16680 * call below we restore the pipe to the right state, but leave
16681 * the required bits on. */
16682 intel_enable_pipe_a(dev);
16683 }
16684
24929352
DV
16685 /* Adjust the state of the output pipe according to whether we
16686 * have active connectors/encoders. */
842e0307 16687 if (crtc->active && !intel_crtc_has_encoders(crtc))
b17d48e2 16688 intel_crtc_disable_noatomic(&crtc->base);
24929352 16689
49cff963 16690 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
4cc31489
DV
16691 /*
16692 * We start out with underrun reporting disabled to avoid races.
16693 * For correct bookkeeping mark this on active crtcs.
16694 *
c5ab3bc0
DV
16695 * Also on gmch platforms we dont have any hardware bits to
16696 * disable the underrun reporting. Which means we need to start
16697 * out with underrun reporting disabled also on inactive pipes,
16698 * since otherwise we'll complain about the garbage we read when
16699 * e.g. coming up after runtime pm.
16700 *
4cc31489
DV
16701 * No protection against concurrent access is required - at
16702 * worst a fifo underrun happens which also sets this to false.
16703 */
16704 crtc->cpu_fifo_underrun_disabled = true;
a168f5b3
VS
16705 /*
16706 * We track the PCH trancoder underrun reporting state
16707 * within the crtc. With crtc for pipe A housing the underrun
16708 * reporting state for PCH transcoder A, crtc for pipe B housing
16709 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
16710 * and marking underrun reporting as disabled for the non-existing
16711 * PCH transcoders B and C would prevent enabling the south
16712 * error interrupt (see cpt_can_enable_serr_int()).
16713 */
16714 if (has_pch_trancoder(dev_priv, (enum transcoder)crtc->pipe))
16715 crtc->pch_fifo_underrun_disabled = true;
4cc31489 16716 }
24929352
DV
16717}
16718
16719static void intel_sanitize_encoder(struct intel_encoder *encoder)
16720{
16721 struct intel_connector *connector;
24929352
DV
16722
16723 /* We need to check both for a crtc link (meaning that the
16724 * encoder is active and trying to read from a pipe) and the
16725 * pipe itself being active. */
16726 bool has_active_crtc = encoder->base.crtc &&
16727 to_intel_crtc(encoder->base.crtc)->active;
16728
496b0fc3
ML
16729 connector = intel_encoder_find_connector(encoder);
16730 if (connector && !has_active_crtc) {
24929352
DV
16731 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
16732 encoder->base.base.id,
8e329a03 16733 encoder->base.name);
24929352
DV
16734
16735 /* Connector is active, but has no active pipe. This is
16736 * fallout from our resume register restoring. Disable
16737 * the encoder manually again. */
16738 if (encoder->base.crtc) {
fd6bbda9
ML
16739 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
16740
24929352
DV
16741 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
16742 encoder->base.base.id,
8e329a03 16743 encoder->base.name);
fd6bbda9 16744 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
a62d1497 16745 if (encoder->post_disable)
fd6bbda9 16746 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
24929352 16747 }
7f1950fb 16748 encoder->base.crtc = NULL;
24929352
DV
16749
16750 /* Inconsistent output/port/pipe state happens presumably due to
16751 * a bug in one of the get_hw_state functions. Or someplace else
16752 * in our code, like the register restore mess on resume. Clamp
16753 * things to off as a safer default. */
fd6bbda9
ML
16754
16755 connector->base.dpms = DRM_MODE_DPMS_OFF;
16756 connector->base.encoder = NULL;
24929352
DV
16757 }
16758 /* Enabled encoders without active connectors will be fixed in
16759 * the crtc fixup. */
16760}
16761
04098753 16762void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f 16763{
fac5e23e 16764 struct drm_i915_private *dev_priv = to_i915(dev);
920a14b2 16765 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
0fde901f 16766
04098753
ID
16767 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
16768 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
16769 i915_disable_vga(dev);
16770 }
16771}
16772
16773void i915_redisable_vga(struct drm_device *dev)
16774{
fac5e23e 16775 struct drm_i915_private *dev_priv = to_i915(dev);
04098753 16776
8dc8a27c
PZ
16777 /* This function can be called both from intel_modeset_setup_hw_state or
16778 * at a very early point in our resume sequence, where the power well
16779 * structures are not yet restored. Since this function is at a very
16780 * paranoid "someone might have enabled VGA while we were not looking"
16781 * level, just check if the power well is enabled instead of trying to
16782 * follow the "don't touch the power well if we don't need it" policy
16783 * the rest of the driver uses. */
6392f847 16784 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
16785 return;
16786
04098753 16787 i915_redisable_vga_power_on(dev);
6392f847
ID
16788
16789 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
0fde901f
KM
16790}
16791
f9cd7b88 16792static bool primary_get_hw_state(struct intel_plane *plane)
98ec7739 16793{
f9cd7b88 16794 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
98ec7739 16795
f9cd7b88 16796 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
d032ffa0
ML
16797}
16798
f9cd7b88
VS
16799/* FIXME read out full plane state for all planes */
16800static void readout_plane_state(struct intel_crtc *crtc)
d032ffa0 16801{
b26d3ea3 16802 struct drm_plane *primary = crtc->base.primary;
f9cd7b88 16803 struct intel_plane_state *plane_state =
b26d3ea3 16804 to_intel_plane_state(primary->state);
d032ffa0 16805
936e71e3 16806 plane_state->base.visible = crtc->active &&
b26d3ea3
ML
16807 primary_get_hw_state(to_intel_plane(primary));
16808
936e71e3 16809 if (plane_state->base.visible)
b26d3ea3 16810 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
98ec7739
VS
16811}
16812
30e984df 16813static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352 16814{
fac5e23e 16815 struct drm_i915_private *dev_priv = to_i915(dev);
24929352 16816 enum pipe pipe;
24929352
DV
16817 struct intel_crtc *crtc;
16818 struct intel_encoder *encoder;
16819 struct intel_connector *connector;
5358901f 16820 int i;
24929352 16821
565602d7
ML
16822 dev_priv->active_crtcs = 0;
16823
d3fcc808 16824 for_each_intel_crtc(dev, crtc) {
565602d7
ML
16825 struct intel_crtc_state *crtc_state = crtc->config;
16826 int pixclk = 0;
3b117c8f 16827
ec2dc6a0 16828 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
565602d7
ML
16829 memset(crtc_state, 0, sizeof(*crtc_state));
16830 crtc_state->base.crtc = &crtc->base;
24929352 16831
565602d7
ML
16832 crtc_state->base.active = crtc_state->base.enable =
16833 dev_priv->display.get_pipe_config(crtc, crtc_state);
16834
16835 crtc->base.enabled = crtc_state->base.enable;
16836 crtc->active = crtc_state->base.active;
16837
16838 if (crtc_state->base.active) {
16839 dev_priv->active_crtcs |= 1 << crtc->pipe;
16840
c89e39f3 16841 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv))
565602d7 16842 pixclk = ilk_pipe_pixel_rate(crtc_state);
9558d15d 16843 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
565602d7
ML
16844 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
16845 else
16846 WARN_ON(dev_priv->display.modeset_calc_cdclk);
9558d15d
VS
16847
16848 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
16849 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
16850 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
565602d7
ML
16851 }
16852
16853 dev_priv->min_pixclk[crtc->pipe] = pixclk;
b70709a6 16854
f9cd7b88 16855 readout_plane_state(crtc);
24929352 16856
78108b7c
VS
16857 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
16858 crtc->base.base.id, crtc->base.name,
24929352
DV
16859 crtc->active ? "enabled" : "disabled");
16860 }
16861
5358901f
DV
16862 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16863 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
16864
2edd6443
ACO
16865 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
16866 &pll->config.hw_state);
3e369b76 16867 pll->config.crtc_mask = 0;
d3fcc808 16868 for_each_intel_crtc(dev, crtc) {
2dd66ebd 16869 if (crtc->active && crtc->config->shared_dpll == pll)
3e369b76 16870 pll->config.crtc_mask |= 1 << crtc->pipe;
5358901f 16871 }
2dd66ebd 16872 pll->active_mask = pll->config.crtc_mask;
5358901f 16873
1e6f2ddc 16874 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 16875 pll->name, pll->config.crtc_mask, pll->on);
5358901f
DV
16876 }
16877
b2784e15 16878 for_each_intel_encoder(dev, encoder) {
24929352
DV
16879 pipe = 0;
16880
16881 if (encoder->get_hw_state(encoder, &pipe)) {
98187836 16882 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
e2af48c6 16883
045ac3b5 16884 encoder->base.crtc = &crtc->base;
253c84c8 16885 crtc->config->output_types |= 1 << encoder->type;
6e3c9717 16886 encoder->get_config(encoder, crtc->config);
24929352
DV
16887 } else {
16888 encoder->base.crtc = NULL;
16889 }
16890
6f2bcceb 16891 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 16892 encoder->base.base.id,
8e329a03 16893 encoder->base.name,
24929352 16894 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 16895 pipe_name(pipe));
24929352
DV
16896 }
16897
3a3371ff 16898 for_each_intel_connector(dev, connector) {
24929352
DV
16899 if (connector->get_hw_state(connector)) {
16900 connector->base.dpms = DRM_MODE_DPMS_ON;
2aa974c9
ML
16901
16902 encoder = connector->encoder;
16903 connector->base.encoder = &encoder->base;
16904
16905 if (encoder->base.crtc &&
16906 encoder->base.crtc->state->active) {
16907 /*
16908 * This has to be done during hardware readout
16909 * because anything calling .crtc_disable may
16910 * rely on the connector_mask being accurate.
16911 */
16912 encoder->base.crtc->state->connector_mask |=
16913 1 << drm_connector_index(&connector->base);
e87a52b3
ML
16914 encoder->base.crtc->state->encoder_mask |=
16915 1 << drm_encoder_index(&encoder->base);
2aa974c9
ML
16916 }
16917
24929352
DV
16918 } else {
16919 connector->base.dpms = DRM_MODE_DPMS_OFF;
16920 connector->base.encoder = NULL;
16921 }
16922 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
16923 connector->base.base.id,
c23cc417 16924 connector->base.name,
24929352
DV
16925 connector->base.encoder ? "enabled" : "disabled");
16926 }
7f4c6284
VS
16927
16928 for_each_intel_crtc(dev, crtc) {
16929 crtc->base.hwmode = crtc->config->base.adjusted_mode;
16930
16931 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
16932 if (crtc->base.state->active) {
16933 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
16934 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
16935 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
16936
16937 /*
16938 * The initial mode needs to be set in order to keep
16939 * the atomic core happy. It wants a valid mode if the
16940 * crtc's enabled, so we do the above call.
16941 *
16942 * At this point some state updated by the connectors
16943 * in their ->detect() callback has not run yet, so
16944 * no recalculation can be done yet.
16945 *
16946 * Even if we could do a recalculation and modeset
16947 * right now it would cause a double modeset if
16948 * fbdev or userspace chooses a different initial mode.
16949 *
16950 * If that happens, someone indicated they wanted a
16951 * mode change, which means it's safe to do a full
16952 * recalculation.
16953 */
16954 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
9eca6832
VS
16955
16956 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
16957 update_scanline_offset(crtc);
7f4c6284 16958 }
e3b247da
VS
16959
16960 intel_pipe_config_sanity_check(dev_priv, crtc->config);
7f4c6284 16961 }
30e984df
DV
16962}
16963
043e9bda
ML
16964/* Scan out the current hw modeset state,
16965 * and sanitizes it to the current state
16966 */
16967static void
16968intel_modeset_setup_hw_state(struct drm_device *dev)
30e984df 16969{
fac5e23e 16970 struct drm_i915_private *dev_priv = to_i915(dev);
30e984df 16971 enum pipe pipe;
30e984df
DV
16972 struct intel_crtc *crtc;
16973 struct intel_encoder *encoder;
35c95375 16974 int i;
30e984df
DV
16975
16976 intel_modeset_readout_hw_state(dev);
24929352
DV
16977
16978 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 16979 for_each_intel_encoder(dev, encoder) {
24929352
DV
16980 intel_sanitize_encoder(encoder);
16981 }
16982
055e393f 16983 for_each_pipe(dev_priv, pipe) {
98187836 16984 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
e2af48c6 16985
24929352 16986 intel_sanitize_crtc(crtc);
6e3c9717
ACO
16987 intel_dump_pipe_config(crtc, crtc->config,
16988 "[setup_hw_state]");
24929352 16989 }
9a935856 16990
d29b2f9d
ACO
16991 intel_modeset_update_connector_atomic_state(dev);
16992
35c95375
DV
16993 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16994 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
16995
2dd66ebd 16996 if (!pll->on || pll->active_mask)
35c95375
DV
16997 continue;
16998
16999 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
17000
2edd6443 17001 pll->funcs.disable(dev_priv, pll);
35c95375
DV
17002 pll->on = false;
17003 }
17004
920a14b2 17005 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
6eb1a681 17006 vlv_wm_get_hw_state(dev);
5db94019 17007 else if (IS_GEN9(dev_priv))
3078999f 17008 skl_wm_get_hw_state(dev);
6e266956 17009 else if (HAS_PCH_SPLIT(dev_priv))
243e6a44 17010 ilk_wm_get_hw_state(dev);
292b990e
ML
17011
17012 for_each_intel_crtc(dev, crtc) {
17013 unsigned long put_domains;
17014
74bff5f9 17015 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
292b990e
ML
17016 if (WARN_ON(put_domains))
17017 modeset_put_power_domains(dev_priv, put_domains);
17018 }
17019 intel_display_set_init_power(dev_priv, false);
010cf73d
PZ
17020
17021 intel_fbc_init_pipe_state(dev_priv);
043e9bda 17022}
7d0bc1ea 17023
043e9bda
ML
17024void intel_display_resume(struct drm_device *dev)
17025{
e2c8b870
ML
17026 struct drm_i915_private *dev_priv = to_i915(dev);
17027 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
17028 struct drm_modeset_acquire_ctx ctx;
043e9bda 17029 int ret;
f30da187 17030
e2c8b870 17031 dev_priv->modeset_restore_state = NULL;
73974893
ML
17032 if (state)
17033 state->acquire_ctx = &ctx;
043e9bda 17034
ea49c9ac
ML
17035 /*
17036 * This is a cludge because with real atomic modeset mode_config.mutex
17037 * won't be taken. Unfortunately some probed state like
17038 * audio_codec_enable is still protected by mode_config.mutex, so lock
17039 * it here for now.
17040 */
17041 mutex_lock(&dev->mode_config.mutex);
e2c8b870 17042 drm_modeset_acquire_init(&ctx, 0);
043e9bda 17043
73974893
ML
17044 while (1) {
17045 ret = drm_modeset_lock_all_ctx(dev, &ctx);
17046 if (ret != -EDEADLK)
17047 break;
043e9bda 17048
e2c8b870 17049 drm_modeset_backoff(&ctx);
e2c8b870 17050 }
043e9bda 17051
73974893
ML
17052 if (!ret)
17053 ret = __intel_display_resume(dev, state);
17054
e2c8b870
ML
17055 drm_modeset_drop_locks(&ctx);
17056 drm_modeset_acquire_fini(&ctx);
ea49c9ac 17057 mutex_unlock(&dev->mode_config.mutex);
043e9bda 17058
0853695c 17059 if (ret)
e2c8b870 17060 DRM_ERROR("Restoring old state failed with %i\n", ret);
0853695c 17061 drm_atomic_state_put(state);
2c7111db
CW
17062}
17063
17064void intel_modeset_gem_init(struct drm_device *dev)
17065{
dc97997a 17066 struct drm_i915_private *dev_priv = to_i915(dev);
484b41dd 17067 struct drm_crtc *c;
2ff8fde1 17068 struct drm_i915_gem_object *obj;
484b41dd 17069
dc97997a 17070 intel_init_gt_powersave(dev_priv);
ae48434c 17071
1833b134 17072 intel_modeset_init_hw(dev);
02e792fb 17073
1ee8da6d 17074 intel_setup_overlay(dev_priv);
484b41dd
JB
17075
17076 /*
17077 * Make sure any fbs we allocated at startup are properly
17078 * pinned & fenced. When we do the allocation it's too early
17079 * for this.
17080 */
70e1e0ec 17081 for_each_crtc(dev, c) {
058d88c4
CW
17082 struct i915_vma *vma;
17083
2ff8fde1
MR
17084 obj = intel_fb_obj(c->primary->fb);
17085 if (obj == NULL)
484b41dd
JB
17086 continue;
17087
e0d6149b 17088 mutex_lock(&dev->struct_mutex);
058d88c4 17089 vma = intel_pin_and_fence_fb_obj(c->primary->fb,
3465c580 17090 c->primary->state->rotation);
e0d6149b 17091 mutex_unlock(&dev->struct_mutex);
058d88c4 17092 if (IS_ERR(vma)) {
484b41dd
JB
17093 DRM_ERROR("failed to pin boot fb on pipe %d\n",
17094 to_intel_crtc(c)->pipe);
66e514c1 17095 drm_framebuffer_unreference(c->primary->fb);
5a21b665 17096 c->primary->fb = NULL;
36750f28 17097 c->primary->crtc = c->primary->state->crtc = NULL;
5a21b665 17098 update_state_fb(c->primary);
36750f28 17099 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
484b41dd
JB
17100 }
17101 }
1ebaa0b9
CW
17102}
17103
17104int intel_connector_register(struct drm_connector *connector)
17105{
17106 struct intel_connector *intel_connector = to_intel_connector(connector);
17107 int ret;
17108
17109 ret = intel_backlight_device_register(intel_connector);
17110 if (ret)
17111 goto err;
17112
17113 return 0;
0962c3c9 17114
1ebaa0b9
CW
17115err:
17116 return ret;
79e53945
JB
17117}
17118
c191eca1 17119void intel_connector_unregister(struct drm_connector *connector)
4932e2c3 17120{
e63d87c0 17121 struct intel_connector *intel_connector = to_intel_connector(connector);
4932e2c3 17122
e63d87c0 17123 intel_backlight_device_unregister(intel_connector);
4932e2c3 17124 intel_panel_destroy_backlight(connector);
4932e2c3
ID
17125}
17126
79e53945
JB
17127void intel_modeset_cleanup(struct drm_device *dev)
17128{
fac5e23e 17129 struct drm_i915_private *dev_priv = to_i915(dev);
652c393a 17130
dc97997a 17131 intel_disable_gt_powersave(dev_priv);
2eb5252e 17132
fd0c0642
DV
17133 /*
17134 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 17135 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
17136 * experience fancy races otherwise.
17137 */
2aeb7d3a 17138 intel_irq_uninstall(dev_priv);
eb21b92b 17139
fd0c0642
DV
17140 /*
17141 * Due to the hpd irq storm handling the hotplug work can re-arm the
17142 * poll handlers. Hence disable polling after hpd handling is shut down.
17143 */
f87ea761 17144 drm_kms_helper_poll_fini(dev);
fd0c0642 17145
723bfd70
JB
17146 intel_unregister_dsm_handler();
17147
c937ab3e 17148 intel_fbc_global_disable(dev_priv);
69341a5e 17149
1630fe75
CW
17150 /* flush any delayed tasks or pending work */
17151 flush_scheduled_work();
17152
79e53945 17153 drm_mode_config_cleanup(dev);
4d7bb011 17154
1ee8da6d 17155 intel_cleanup_overlay(dev_priv);
ae48434c 17156
dc97997a 17157 intel_cleanup_gt_powersave(dev_priv);
f5949141
DV
17158
17159 intel_teardown_gmbus(dev);
79e53945
JB
17160}
17161
df0e9248
CW
17162void intel_connector_attach_encoder(struct intel_connector *connector,
17163 struct intel_encoder *encoder)
17164{
17165 connector->encoder = encoder;
17166 drm_mode_connector_attach_encoder(&connector->base,
17167 &encoder->base);
79e53945 17168}
28d52043
DA
17169
17170/*
17171 * set vga decode state - true == enable VGA decode
17172 */
17173int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
17174{
fac5e23e 17175 struct drm_i915_private *dev_priv = to_i915(dev);
a885b3cc 17176 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
17177 u16 gmch_ctrl;
17178
75fa041d
CW
17179 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
17180 DRM_ERROR("failed to read control word\n");
17181 return -EIO;
17182 }
17183
c0cc8a55
CW
17184 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
17185 return 0;
17186
28d52043
DA
17187 if (state)
17188 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
17189 else
17190 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
17191
17192 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
17193 DRM_ERROR("failed to write control word\n");
17194 return -EIO;
17195 }
17196
28d52043
DA
17197 return 0;
17198}
c4a1d9e4 17199
98a2f411
CW
17200#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
17201
c4a1d9e4 17202struct intel_display_error_state {
ff57f1b0
PZ
17203
17204 u32 power_well_driver;
17205
63b66e5b
CW
17206 int num_transcoders;
17207
c4a1d9e4
CW
17208 struct intel_cursor_error_state {
17209 u32 control;
17210 u32 position;
17211 u32 base;
17212 u32 size;
52331309 17213 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
17214
17215 struct intel_pipe_error_state {
ddf9c536 17216 bool power_domain_on;
c4a1d9e4 17217 u32 source;
f301b1e1 17218 u32 stat;
52331309 17219 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
17220
17221 struct intel_plane_error_state {
17222 u32 control;
17223 u32 stride;
17224 u32 size;
17225 u32 pos;
17226 u32 addr;
17227 u32 surface;
17228 u32 tile_offset;
52331309 17229 } plane[I915_MAX_PIPES];
63b66e5b
CW
17230
17231 struct intel_transcoder_error_state {
ddf9c536 17232 bool power_domain_on;
63b66e5b
CW
17233 enum transcoder cpu_transcoder;
17234
17235 u32 conf;
17236
17237 u32 htotal;
17238 u32 hblank;
17239 u32 hsync;
17240 u32 vtotal;
17241 u32 vblank;
17242 u32 vsync;
17243 } transcoder[4];
c4a1d9e4
CW
17244};
17245
17246struct intel_display_error_state *
c033666a 17247intel_display_capture_error_state(struct drm_i915_private *dev_priv)
c4a1d9e4 17248{
c4a1d9e4 17249 struct intel_display_error_state *error;
63b66e5b
CW
17250 int transcoders[] = {
17251 TRANSCODER_A,
17252 TRANSCODER_B,
17253 TRANSCODER_C,
17254 TRANSCODER_EDP,
17255 };
c4a1d9e4
CW
17256 int i;
17257
c033666a 17258 if (INTEL_INFO(dev_priv)->num_pipes == 0)
63b66e5b
CW
17259 return NULL;
17260
9d1cb914 17261 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
17262 if (error == NULL)
17263 return NULL;
17264
c033666a 17265 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
ff57f1b0
PZ
17266 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
17267
055e393f 17268 for_each_pipe(dev_priv, i) {
ddf9c536 17269 error->pipe[i].power_domain_on =
f458ebbc
DV
17270 __intel_display_power_is_enabled(dev_priv,
17271 POWER_DOMAIN_PIPE(i));
ddf9c536 17272 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
17273 continue;
17274
5efb3e28
VS
17275 error->cursor[i].control = I915_READ(CURCNTR(i));
17276 error->cursor[i].position = I915_READ(CURPOS(i));
17277 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
17278
17279 error->plane[i].control = I915_READ(DSPCNTR(i));
17280 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
c033666a 17281 if (INTEL_GEN(dev_priv) <= 3) {
51889b35 17282 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
17283 error->plane[i].pos = I915_READ(DSPPOS(i));
17284 }
c033666a 17285 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
ca291363 17286 error->plane[i].addr = I915_READ(DSPADDR(i));
c033666a 17287 if (INTEL_GEN(dev_priv) >= 4) {
c4a1d9e4
CW
17288 error->plane[i].surface = I915_READ(DSPSURF(i));
17289 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
17290 }
17291
c4a1d9e4 17292 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 17293
c033666a 17294 if (HAS_GMCH_DISPLAY(dev_priv))
f301b1e1 17295 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
17296 }
17297
4d1de975 17298 /* Note: this does not include DSI transcoders. */
c033666a 17299 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
2d1fe073 17300 if (HAS_DDI(dev_priv))
63b66e5b
CW
17301 error->num_transcoders++; /* Account for eDP. */
17302
17303 for (i = 0; i < error->num_transcoders; i++) {
17304 enum transcoder cpu_transcoder = transcoders[i];
17305
ddf9c536 17306 error->transcoder[i].power_domain_on =
f458ebbc 17307 __intel_display_power_is_enabled(dev_priv,
38cc1daf 17308 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 17309 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
17310 continue;
17311
63b66e5b
CW
17312 error->transcoder[i].cpu_transcoder = cpu_transcoder;
17313
17314 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
17315 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
17316 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
17317 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
17318 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
17319 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
17320 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
17321 }
17322
17323 return error;
17324}
17325
edc3d884
MK
17326#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
17327
c4a1d9e4 17328void
edc3d884 17329intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
17330 struct drm_device *dev,
17331 struct intel_display_error_state *error)
17332{
fac5e23e 17333 struct drm_i915_private *dev_priv = to_i915(dev);
c4a1d9e4
CW
17334 int i;
17335
63b66e5b
CW
17336 if (!error)
17337 return;
17338
edc3d884 17339 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
8652744b 17340 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
edc3d884 17341 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 17342 error->power_well_driver);
055e393f 17343 for_each_pipe(dev_priv, i) {
edc3d884 17344 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536 17345 err_printf(m, " Power: %s\n",
87ad3212 17346 onoff(error->pipe[i].power_domain_on));
edc3d884 17347 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 17348 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
17349
17350 err_printf(m, "Plane [%d]:\n", i);
17351 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
17352 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 17353 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
17354 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
17355 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 17356 }
772c2a51 17357 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
edc3d884 17358 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 17359 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
17360 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
17361 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
17362 }
17363
edc3d884
MK
17364 err_printf(m, "Cursor [%d]:\n", i);
17365 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
17366 err_printf(m, " POS: %08x\n", error->cursor[i].position);
17367 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 17368 }
63b66e5b
CW
17369
17370 for (i = 0; i < error->num_transcoders; i++) {
da205630 17371 err_printf(m, "CPU transcoder: %s\n",
63b66e5b 17372 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536 17373 err_printf(m, " Power: %s\n",
87ad3212 17374 onoff(error->transcoder[i].power_domain_on));
63b66e5b
CW
17375 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
17376 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
17377 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
17378 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
17379 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
17380 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
17381 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
17382 }
c4a1d9e4 17383}
98a2f411
CW
17384
17385#endif