]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
drm/i915: Use g4x_get_aux_clock_divider() for VLV/CHV
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
319c1d42 40#include <drm/drm_atomic.h>
c196e1d6 41#include <drm/drm_atomic_helper.h>
760285e7
DH
42#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
465c120c
MR
44#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
c0f372b3 46#include <linux/dma_remapping.h>
fd8e058a
AG
47#include <linux/reservation.h>
48#include <linux/dma-buf.h>
79e53945 49
465c120c 50/* Primary plane formats for gen <= 3 */
568db4f2 51static const uint32_t i8xx_primary_formats[] = {
67fe7dc5
DL
52 DRM_FORMAT_C8,
53 DRM_FORMAT_RGB565,
465c120c 54 DRM_FORMAT_XRGB1555,
67fe7dc5 55 DRM_FORMAT_XRGB8888,
465c120c
MR
56};
57
58/* Primary plane formats for gen >= 4 */
568db4f2 59static const uint32_t i965_primary_formats[] = {
6c0fd451
DL
60 DRM_FORMAT_C8,
61 DRM_FORMAT_RGB565,
62 DRM_FORMAT_XRGB8888,
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_XRGB2101010,
65 DRM_FORMAT_XBGR2101010,
66};
67
68static const uint32_t skl_primary_formats[] = {
67fe7dc5
DL
69 DRM_FORMAT_C8,
70 DRM_FORMAT_RGB565,
71 DRM_FORMAT_XRGB8888,
465c120c 72 DRM_FORMAT_XBGR8888,
67fe7dc5 73 DRM_FORMAT_ARGB8888,
465c120c
MR
74 DRM_FORMAT_ABGR8888,
75 DRM_FORMAT_XRGB2101010,
465c120c 76 DRM_FORMAT_XBGR2101010,
ea916ea0
KM
77 DRM_FORMAT_YUYV,
78 DRM_FORMAT_YVYU,
79 DRM_FORMAT_UYVY,
80 DRM_FORMAT_VYUY,
465c120c
MR
81};
82
3d7d6510
MR
83/* Cursor formats */
84static const uint32_t intel_cursor_formats[] = {
85 DRM_FORMAT_ARGB8888,
86};
87
f1f644dc 88static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 89 struct intel_crtc_state *pipe_config);
18442d08 90static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 91 struct intel_crtc_state *pipe_config);
f1f644dc 92
eb1bfe80
JB
93static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
5b18e57c
DV
97static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
29407aab 99static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
29407aab 102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97
DV
103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
d288f65f 105static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 106 const struct intel_crtc_state *pipe_config);
d288f65f 107static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 108 const struct intel_crtc_state *pipe_config);
613d2b27
ML
109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
549e2bfb
CK
111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
5ab7b0b7
ID
113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
bfd16b2a
ML
115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
043e9bda 118static void intel_modeset_setup_hw_state(struct drm_device *dev);
200757f5 119static void intel_pre_disable_primary(struct drm_crtc *crtc);
e7457a9a 120
79e53945 121typedef struct {
0206e353 122 int min, max;
79e53945
JB
123} intel_range_t;
124
125typedef struct {
0206e353
AJ
126 int dot_limit;
127 int p2_slow, p2_fast;
79e53945
JB
128} intel_p2_t;
129
d4906093
ML
130typedef struct intel_limit intel_limit_t;
131struct intel_limit {
0206e353
AJ
132 intel_range_t dot, vco, n, m, m1, m2, p, p1;
133 intel_p2_t p2;
d4906093 134};
79e53945 135
bfa7df01
VS
136/* returns HPLL frequency in kHz */
137static int valleyview_get_vco(struct drm_i915_private *dev_priv)
138{
139 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
140
141 /* Obtain SKU information */
142 mutex_lock(&dev_priv->sb_lock);
143 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
144 CCK_FUSE_HPLL_FREQ_MASK;
145 mutex_unlock(&dev_priv->sb_lock);
146
147 return vco_freq[hpll_freq] * 1000;
148}
149
150static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
151 const char *name, u32 reg)
152{
153 u32 val;
154 int divider;
155
156 if (dev_priv->hpll_freq == 0)
157 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
158
159 mutex_lock(&dev_priv->sb_lock);
160 val = vlv_cck_read(dev_priv, reg);
161 mutex_unlock(&dev_priv->sb_lock);
162
163 divider = val & CCK_FREQUENCY_VALUES;
164
165 WARN((val & CCK_FREQUENCY_STATUS) !=
166 (divider << CCK_FREQUENCY_STATUS_SHIFT),
167 "%s change in progress\n", name);
168
169 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
170}
171
e7dc33f3
VS
172static int
173intel_pch_rawclk(struct drm_i915_private *dev_priv)
d2acd215 174{
e7dc33f3
VS
175 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
176}
d2acd215 177
e7dc33f3
VS
178static int
179intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
180{
181 return 200000;
d2acd215
DV
182}
183
e7dc33f3
VS
184static int
185intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
79e50a4f 186{
79e50a4f
JN
187 uint32_t clkcfg;
188
e7dc33f3 189 /* hrawclock is 1/4 the FSB frequency */
79e50a4f
JN
190 clkcfg = I915_READ(CLKCFG);
191 switch (clkcfg & CLKCFG_FSB_MASK) {
192 case CLKCFG_FSB_400:
e7dc33f3 193 return 100000;
79e50a4f 194 case CLKCFG_FSB_533:
e7dc33f3 195 return 133333;
79e50a4f 196 case CLKCFG_FSB_667:
e7dc33f3 197 return 166667;
79e50a4f 198 case CLKCFG_FSB_800:
e7dc33f3 199 return 200000;
79e50a4f 200 case CLKCFG_FSB_1067:
e7dc33f3 201 return 266667;
79e50a4f 202 case CLKCFG_FSB_1333:
e7dc33f3 203 return 333333;
79e50a4f
JN
204 /* these two are just a guess; one of them might be right */
205 case CLKCFG_FSB_1600:
206 case CLKCFG_FSB_1600_ALT:
e7dc33f3 207 return 400000;
79e50a4f 208 default:
e7dc33f3 209 return 133333;
79e50a4f
JN
210 }
211}
212
e7dc33f3
VS
213static void intel_update_rawclk(struct drm_i915_private *dev_priv)
214{
215 if (HAS_PCH_SPLIT(dev_priv))
216 dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
217 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
218 dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
219 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
220 dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
221 else
222 return; /* no rawclk on other platforms, or no need to know it */
223
224 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
225}
226
bfa7df01
VS
227static void intel_update_czclk(struct drm_i915_private *dev_priv)
228{
666a4537 229 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
bfa7df01
VS
230 return;
231
232 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
233 CCK_CZ_CLOCK_CONTROL);
234
235 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
236}
237
021357ac 238static inline u32 /* units of 100MHz */
21a727b3
VS
239intel_fdi_link_freq(struct drm_i915_private *dev_priv,
240 const struct intel_crtc_state *pipe_config)
021357ac 241{
21a727b3
VS
242 if (HAS_DDI(dev_priv))
243 return pipe_config->port_clock; /* SPLL */
244 else if (IS_GEN5(dev_priv))
245 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
e3b247da 246 else
21a727b3 247 return 270000;
021357ac
CW
248}
249
5d536e28 250static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 251 .dot = { .min = 25000, .max = 350000 },
9c333719 252 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 253 .n = { .min = 2, .max = 16 },
0206e353
AJ
254 .m = { .min = 96, .max = 140 },
255 .m1 = { .min = 18, .max = 26 },
256 .m2 = { .min = 6, .max = 16 },
257 .p = { .min = 4, .max = 128 },
258 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
259 .p2 = { .dot_limit = 165000,
260 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
261};
262
5d536e28
DV
263static const intel_limit_t intel_limits_i8xx_dvo = {
264 .dot = { .min = 25000, .max = 350000 },
9c333719 265 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 266 .n = { .min = 2, .max = 16 },
5d536e28
DV
267 .m = { .min = 96, .max = 140 },
268 .m1 = { .min = 18, .max = 26 },
269 .m2 = { .min = 6, .max = 16 },
270 .p = { .min = 4, .max = 128 },
271 .p1 = { .min = 2, .max = 33 },
272 .p2 = { .dot_limit = 165000,
273 .p2_slow = 4, .p2_fast = 4 },
274};
275
e4b36699 276static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 277 .dot = { .min = 25000, .max = 350000 },
9c333719 278 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 279 .n = { .min = 2, .max = 16 },
0206e353
AJ
280 .m = { .min = 96, .max = 140 },
281 .m1 = { .min = 18, .max = 26 },
282 .m2 = { .min = 6, .max = 16 },
283 .p = { .min = 4, .max = 128 },
284 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
285 .p2 = { .dot_limit = 165000,
286 .p2_slow = 14, .p2_fast = 7 },
e4b36699 287};
273e27ca 288
e4b36699 289static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
290 .dot = { .min = 20000, .max = 400000 },
291 .vco = { .min = 1400000, .max = 2800000 },
292 .n = { .min = 1, .max = 6 },
293 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
294 .m1 = { .min = 8, .max = 18 },
295 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
296 .p = { .min = 5, .max = 80 },
297 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
298 .p2 = { .dot_limit = 200000,
299 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
300};
301
302static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
303 .dot = { .min = 20000, .max = 400000 },
304 .vco = { .min = 1400000, .max = 2800000 },
305 .n = { .min = 1, .max = 6 },
306 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
307 .m1 = { .min = 8, .max = 18 },
308 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
309 .p = { .min = 7, .max = 98 },
310 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
311 .p2 = { .dot_limit = 112000,
312 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
313};
314
273e27ca 315
e4b36699 316static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
317 .dot = { .min = 25000, .max = 270000 },
318 .vco = { .min = 1750000, .max = 3500000},
319 .n = { .min = 1, .max = 4 },
320 .m = { .min = 104, .max = 138 },
321 .m1 = { .min = 17, .max = 23 },
322 .m2 = { .min = 5, .max = 11 },
323 .p = { .min = 10, .max = 30 },
324 .p1 = { .min = 1, .max = 3},
325 .p2 = { .dot_limit = 270000,
326 .p2_slow = 10,
327 .p2_fast = 10
044c7c41 328 },
e4b36699
KP
329};
330
331static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
332 .dot = { .min = 22000, .max = 400000 },
333 .vco = { .min = 1750000, .max = 3500000},
334 .n = { .min = 1, .max = 4 },
335 .m = { .min = 104, .max = 138 },
336 .m1 = { .min = 16, .max = 23 },
337 .m2 = { .min = 5, .max = 11 },
338 .p = { .min = 5, .max = 80 },
339 .p1 = { .min = 1, .max = 8},
340 .p2 = { .dot_limit = 165000,
341 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
342};
343
344static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
345 .dot = { .min = 20000, .max = 115000 },
346 .vco = { .min = 1750000, .max = 3500000 },
347 .n = { .min = 1, .max = 3 },
348 .m = { .min = 104, .max = 138 },
349 .m1 = { .min = 17, .max = 23 },
350 .m2 = { .min = 5, .max = 11 },
351 .p = { .min = 28, .max = 112 },
352 .p1 = { .min = 2, .max = 8 },
353 .p2 = { .dot_limit = 0,
354 .p2_slow = 14, .p2_fast = 14
044c7c41 355 },
e4b36699
KP
356};
357
358static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
359 .dot = { .min = 80000, .max = 224000 },
360 .vco = { .min = 1750000, .max = 3500000 },
361 .n = { .min = 1, .max = 3 },
362 .m = { .min = 104, .max = 138 },
363 .m1 = { .min = 17, .max = 23 },
364 .m2 = { .min = 5, .max = 11 },
365 .p = { .min = 14, .max = 42 },
366 .p1 = { .min = 2, .max = 6 },
367 .p2 = { .dot_limit = 0,
368 .p2_slow = 7, .p2_fast = 7
044c7c41 369 },
e4b36699
KP
370};
371
f2b115e6 372static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
373 .dot = { .min = 20000, .max = 400000},
374 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 375 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
376 .n = { .min = 3, .max = 6 },
377 .m = { .min = 2, .max = 256 },
273e27ca 378 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
379 .m1 = { .min = 0, .max = 0 },
380 .m2 = { .min = 0, .max = 254 },
381 .p = { .min = 5, .max = 80 },
382 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
383 .p2 = { .dot_limit = 200000,
384 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
385};
386
f2b115e6 387static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
388 .dot = { .min = 20000, .max = 400000 },
389 .vco = { .min = 1700000, .max = 3500000 },
390 .n = { .min = 3, .max = 6 },
391 .m = { .min = 2, .max = 256 },
392 .m1 = { .min = 0, .max = 0 },
393 .m2 = { .min = 0, .max = 254 },
394 .p = { .min = 7, .max = 112 },
395 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
396 .p2 = { .dot_limit = 112000,
397 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
398};
399
273e27ca
EA
400/* Ironlake / Sandybridge
401 *
402 * We calculate clock using (register_value + 2) for N/M1/M2, so here
403 * the range value for them is (actual_value - 2).
404 */
b91ad0ec 405static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
406 .dot = { .min = 25000, .max = 350000 },
407 .vco = { .min = 1760000, .max = 3510000 },
408 .n = { .min = 1, .max = 5 },
409 .m = { .min = 79, .max = 127 },
410 .m1 = { .min = 12, .max = 22 },
411 .m2 = { .min = 5, .max = 9 },
412 .p = { .min = 5, .max = 80 },
413 .p1 = { .min = 1, .max = 8 },
414 .p2 = { .dot_limit = 225000,
415 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
416};
417
b91ad0ec 418static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
419 .dot = { .min = 25000, .max = 350000 },
420 .vco = { .min = 1760000, .max = 3510000 },
421 .n = { .min = 1, .max = 3 },
422 .m = { .min = 79, .max = 118 },
423 .m1 = { .min = 12, .max = 22 },
424 .m2 = { .min = 5, .max = 9 },
425 .p = { .min = 28, .max = 112 },
426 .p1 = { .min = 2, .max = 8 },
427 .p2 = { .dot_limit = 225000,
428 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
429};
430
431static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
432 .dot = { .min = 25000, .max = 350000 },
433 .vco = { .min = 1760000, .max = 3510000 },
434 .n = { .min = 1, .max = 3 },
435 .m = { .min = 79, .max = 127 },
436 .m1 = { .min = 12, .max = 22 },
437 .m2 = { .min = 5, .max = 9 },
438 .p = { .min = 14, .max = 56 },
439 .p1 = { .min = 2, .max = 8 },
440 .p2 = { .dot_limit = 225000,
441 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
442};
443
273e27ca 444/* LVDS 100mhz refclk limits. */
b91ad0ec 445static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
446 .dot = { .min = 25000, .max = 350000 },
447 .vco = { .min = 1760000, .max = 3510000 },
448 .n = { .min = 1, .max = 2 },
449 .m = { .min = 79, .max = 126 },
450 .m1 = { .min = 12, .max = 22 },
451 .m2 = { .min = 5, .max = 9 },
452 .p = { .min = 28, .max = 112 },
0206e353 453 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
454 .p2 = { .dot_limit = 225000,
455 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
456};
457
458static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
459 .dot = { .min = 25000, .max = 350000 },
460 .vco = { .min = 1760000, .max = 3510000 },
461 .n = { .min = 1, .max = 3 },
462 .m = { .min = 79, .max = 126 },
463 .m1 = { .min = 12, .max = 22 },
464 .m2 = { .min = 5, .max = 9 },
465 .p = { .min = 14, .max = 42 },
0206e353 466 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
467 .p2 = { .dot_limit = 225000,
468 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
469};
470
dc730512 471static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
472 /*
473 * These are the data rate limits (measured in fast clocks)
474 * since those are the strictest limits we have. The fast
475 * clock and actual rate limits are more relaxed, so checking
476 * them would make no difference.
477 */
478 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 479 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 480 .n = { .min = 1, .max = 7 },
a0c4da24
JB
481 .m1 = { .min = 2, .max = 3 },
482 .m2 = { .min = 11, .max = 156 },
b99ab663 483 .p1 = { .min = 2, .max = 3 },
5fdc9c49 484 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
485};
486
ef9348c8
CML
487static const intel_limit_t intel_limits_chv = {
488 /*
489 * These are the data rate limits (measured in fast clocks)
490 * since those are the strictest limits we have. The fast
491 * clock and actual rate limits are more relaxed, so checking
492 * them would make no difference.
493 */
494 .dot = { .min = 25000 * 5, .max = 540000 * 5},
17fe1021 495 .vco = { .min = 4800000, .max = 6480000 },
ef9348c8
CML
496 .n = { .min = 1, .max = 1 },
497 .m1 = { .min = 2, .max = 2 },
498 .m2 = { .min = 24 << 22, .max = 175 << 22 },
499 .p1 = { .min = 2, .max = 4 },
500 .p2 = { .p2_slow = 1, .p2_fast = 14 },
501};
502
5ab7b0b7
ID
503static const intel_limit_t intel_limits_bxt = {
504 /* FIXME: find real dot limits */
505 .dot = { .min = 0, .max = INT_MAX },
e6292556 506 .vco = { .min = 4800000, .max = 6700000 },
5ab7b0b7
ID
507 .n = { .min = 1, .max = 1 },
508 .m1 = { .min = 2, .max = 2 },
509 /* FIXME: find real m2 limits */
510 .m2 = { .min = 2 << 22, .max = 255 << 22 },
511 .p1 = { .min = 2, .max = 4 },
512 .p2 = { .p2_slow = 1, .p2_fast = 20 },
513};
514
cdba954e
ACO
515static bool
516needs_modeset(struct drm_crtc_state *state)
517{
fc596660 518 return drm_atomic_crtc_needs_modeset(state);
cdba954e
ACO
519}
520
e0638cdf
PZ
521/**
522 * Returns whether any output on the specified pipe is of the specified type
523 */
4093561b 524bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
e0638cdf 525{
409ee761 526 struct drm_device *dev = crtc->base.dev;
e0638cdf
PZ
527 struct intel_encoder *encoder;
528
409ee761 529 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
e0638cdf
PZ
530 if (encoder->type == type)
531 return true;
532
533 return false;
534}
535
d0737e1d
ACO
536/**
537 * Returns whether any output on the specified pipe will have the specified
538 * type after a staged modeset is complete, i.e., the same as
539 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
540 * encoder->crtc.
541 */
a93e255f
ACO
542static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
543 int type)
d0737e1d 544{
a93e255f 545 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 546 struct drm_connector *connector;
a93e255f 547 struct drm_connector_state *connector_state;
d0737e1d 548 struct intel_encoder *encoder;
a93e255f
ACO
549 int i, num_connectors = 0;
550
da3ced29 551 for_each_connector_in_state(state, connector, connector_state, i) {
a93e255f
ACO
552 if (connector_state->crtc != crtc_state->base.crtc)
553 continue;
554
555 num_connectors++;
d0737e1d 556
a93e255f
ACO
557 encoder = to_intel_encoder(connector_state->best_encoder);
558 if (encoder->type == type)
d0737e1d 559 return true;
a93e255f
ACO
560 }
561
562 WARN_ON(num_connectors == 0);
d0737e1d
ACO
563
564 return false;
565}
566
a93e255f
ACO
567static const intel_limit_t *
568intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
2c07245f 569{
a93e255f 570 struct drm_device *dev = crtc_state->base.crtc->dev;
2c07245f 571 const intel_limit_t *limit;
b91ad0ec 572
a93e255f 573 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 574 if (intel_is_dual_link_lvds(dev)) {
1b894b59 575 if (refclk == 100000)
b91ad0ec
ZW
576 limit = &intel_limits_ironlake_dual_lvds_100m;
577 else
578 limit = &intel_limits_ironlake_dual_lvds;
579 } else {
1b894b59 580 if (refclk == 100000)
b91ad0ec
ZW
581 limit = &intel_limits_ironlake_single_lvds_100m;
582 else
583 limit = &intel_limits_ironlake_single_lvds;
584 }
c6bb3538 585 } else
b91ad0ec 586 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
587
588 return limit;
589}
590
a93e255f
ACO
591static const intel_limit_t *
592intel_g4x_limit(struct intel_crtc_state *crtc_state)
044c7c41 593{
a93e255f 594 struct drm_device *dev = crtc_state->base.crtc->dev;
044c7c41
ML
595 const intel_limit_t *limit;
596
a93e255f 597 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 598 if (intel_is_dual_link_lvds(dev))
e4b36699 599 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 600 else
e4b36699 601 limit = &intel_limits_g4x_single_channel_lvds;
a93e255f
ACO
602 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
603 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
e4b36699 604 limit = &intel_limits_g4x_hdmi;
a93e255f 605 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
e4b36699 606 limit = &intel_limits_g4x_sdvo;
044c7c41 607 } else /* The option is for other outputs */
e4b36699 608 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
609
610 return limit;
611}
612
a93e255f
ACO
613static const intel_limit_t *
614intel_limit(struct intel_crtc_state *crtc_state, int refclk)
79e53945 615{
a93e255f 616 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945
JB
617 const intel_limit_t *limit;
618
5ab7b0b7
ID
619 if (IS_BROXTON(dev))
620 limit = &intel_limits_bxt;
621 else if (HAS_PCH_SPLIT(dev))
a93e255f 622 limit = intel_ironlake_limit(crtc_state, refclk);
2c07245f 623 else if (IS_G4X(dev)) {
a93e255f 624 limit = intel_g4x_limit(crtc_state);
f2b115e6 625 } else if (IS_PINEVIEW(dev)) {
a93e255f 626 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
f2b115e6 627 limit = &intel_limits_pineview_lvds;
2177832f 628 else
f2b115e6 629 limit = &intel_limits_pineview_sdvo;
ef9348c8
CML
630 } else if (IS_CHERRYVIEW(dev)) {
631 limit = &intel_limits_chv;
a0c4da24 632 } else if (IS_VALLEYVIEW(dev)) {
dc730512 633 limit = &intel_limits_vlv;
a6c45cf0 634 } else if (!IS_GEN2(dev)) {
a93e255f 635 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
a6c45cf0
CW
636 limit = &intel_limits_i9xx_lvds;
637 else
638 limit = &intel_limits_i9xx_sdvo;
79e53945 639 } else {
a93e255f 640 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
e4b36699 641 limit = &intel_limits_i8xx_lvds;
a93e255f 642 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
e4b36699 643 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
644 else
645 limit = &intel_limits_i8xx_dac;
79e53945
JB
646 }
647 return limit;
648}
649
dccbea3b
ID
650/*
651 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
652 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
653 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
654 * The helpers' return value is the rate of the clock that is fed to the
655 * display engine's pipe which can be the above fast dot clock rate or a
656 * divided-down version of it.
657 */
f2b115e6 658/* m1 is reserved as 0 in Pineview, n is a ring counter */
dccbea3b 659static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
79e53945 660{
2177832f
SL
661 clock->m = clock->m2 + 2;
662 clock->p = clock->p1 * clock->p2;
ed5ca77e 663 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 664 return 0;
fb03ac01
VS
665 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
666 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
667
668 return clock->dot;
2177832f
SL
669}
670
7429e9d4
DV
671static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
672{
673 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
674}
675
dccbea3b 676static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
2177832f 677{
7429e9d4 678 clock->m = i9xx_dpll_compute_m(clock);
79e53945 679 clock->p = clock->p1 * clock->p2;
ed5ca77e 680 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
dccbea3b 681 return 0;
fb03ac01
VS
682 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
683 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
684
685 return clock->dot;
79e53945
JB
686}
687
dccbea3b 688static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
589eca67
ID
689{
690 clock->m = clock->m1 * clock->m2;
691 clock->p = clock->p1 * clock->p2;
692 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 693 return 0;
589eca67
ID
694 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
695 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
696
697 return clock->dot / 5;
589eca67
ID
698}
699
dccbea3b 700int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
ef9348c8
CML
701{
702 clock->m = clock->m1 * clock->m2;
703 clock->p = clock->p1 * clock->p2;
704 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 705 return 0;
ef9348c8
CML
706 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
707 clock->n << 22);
708 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
709
710 return clock->dot / 5;
ef9348c8
CML
711}
712
7c04d1d9 713#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
714/**
715 * Returns whether the given set of divisors are valid for a given refclk with
716 * the given connectors.
717 */
718
1b894b59
CW
719static bool intel_PLL_is_valid(struct drm_device *dev,
720 const intel_limit_t *limit,
721 const intel_clock_t *clock)
79e53945 722{
f01b7962
VS
723 if (clock->n < limit->n.min || limit->n.max < clock->n)
724 INTELPllInvalid("n out of range\n");
79e53945 725 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 726 INTELPllInvalid("p1 out of range\n");
79e53945 727 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 728 INTELPllInvalid("m2 out of range\n");
79e53945 729 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 730 INTELPllInvalid("m1 out of range\n");
f01b7962 731
666a4537
WB
732 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
733 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
f01b7962
VS
734 if (clock->m1 <= clock->m2)
735 INTELPllInvalid("m1 <= m2\n");
736
666a4537 737 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
f01b7962
VS
738 if (clock->p < limit->p.min || limit->p.max < clock->p)
739 INTELPllInvalid("p out of range\n");
740 if (clock->m < limit->m.min || limit->m.max < clock->m)
741 INTELPllInvalid("m out of range\n");
742 }
743
79e53945 744 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 745 INTELPllInvalid("vco out of range\n");
79e53945
JB
746 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
747 * connector, etc., rather than just a single range.
748 */
749 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 750 INTELPllInvalid("dot out of range\n");
79e53945
JB
751
752 return true;
753}
754
3b1429d9
VS
755static int
756i9xx_select_p2_div(const intel_limit_t *limit,
757 const struct intel_crtc_state *crtc_state,
758 int target)
79e53945 759{
3b1429d9 760 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 761
a93e255f 762 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 763 /*
a210b028
DV
764 * For LVDS just rely on its current settings for dual-channel.
765 * We haven't figured out how to reliably set up different
766 * single/dual channel state, if we even can.
79e53945 767 */
1974cad0 768 if (intel_is_dual_link_lvds(dev))
3b1429d9 769 return limit->p2.p2_fast;
79e53945 770 else
3b1429d9 771 return limit->p2.p2_slow;
79e53945
JB
772 } else {
773 if (target < limit->p2.dot_limit)
3b1429d9 774 return limit->p2.p2_slow;
79e53945 775 else
3b1429d9 776 return limit->p2.p2_fast;
79e53945 777 }
3b1429d9
VS
778}
779
780static bool
781i9xx_find_best_dpll(const intel_limit_t *limit,
782 struct intel_crtc_state *crtc_state,
783 int target, int refclk, intel_clock_t *match_clock,
784 intel_clock_t *best_clock)
785{
786 struct drm_device *dev = crtc_state->base.crtc->dev;
787 intel_clock_t clock;
788 int err = target;
79e53945 789
0206e353 790 memset(best_clock, 0, sizeof(*best_clock));
79e53945 791
3b1429d9
VS
792 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
793
42158660
ZY
794 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
795 clock.m1++) {
796 for (clock.m2 = limit->m2.min;
797 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 798 if (clock.m2 >= clock.m1)
42158660
ZY
799 break;
800 for (clock.n = limit->n.min;
801 clock.n <= limit->n.max; clock.n++) {
802 for (clock.p1 = limit->p1.min;
803 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
804 int this_err;
805
dccbea3b 806 i9xx_calc_dpll_params(refclk, &clock);
ac58c3f0
DV
807 if (!intel_PLL_is_valid(dev, limit,
808 &clock))
809 continue;
810 if (match_clock &&
811 clock.p != match_clock->p)
812 continue;
813
814 this_err = abs(clock.dot - target);
815 if (this_err < err) {
816 *best_clock = clock;
817 err = this_err;
818 }
819 }
820 }
821 }
822 }
823
824 return (err != target);
825}
826
827static bool
a93e255f
ACO
828pnv_find_best_dpll(const intel_limit_t *limit,
829 struct intel_crtc_state *crtc_state,
ee9300bb
DV
830 int target, int refclk, intel_clock_t *match_clock,
831 intel_clock_t *best_clock)
79e53945 832{
3b1429d9 833 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 834 intel_clock_t clock;
79e53945
JB
835 int err = target;
836
0206e353 837 memset(best_clock, 0, sizeof(*best_clock));
79e53945 838
3b1429d9
VS
839 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
840
42158660
ZY
841 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
842 clock.m1++) {
843 for (clock.m2 = limit->m2.min;
844 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
845 for (clock.n = limit->n.min;
846 clock.n <= limit->n.max; clock.n++) {
847 for (clock.p1 = limit->p1.min;
848 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
849 int this_err;
850
dccbea3b 851 pnv_calc_dpll_params(refclk, &clock);
1b894b59
CW
852 if (!intel_PLL_is_valid(dev, limit,
853 &clock))
79e53945 854 continue;
cec2f356
SP
855 if (match_clock &&
856 clock.p != match_clock->p)
857 continue;
79e53945
JB
858
859 this_err = abs(clock.dot - target);
860 if (this_err < err) {
861 *best_clock = clock;
862 err = this_err;
863 }
864 }
865 }
866 }
867 }
868
869 return (err != target);
870}
871
d4906093 872static bool
a93e255f
ACO
873g4x_find_best_dpll(const intel_limit_t *limit,
874 struct intel_crtc_state *crtc_state,
ee9300bb
DV
875 int target, int refclk, intel_clock_t *match_clock,
876 intel_clock_t *best_clock)
d4906093 877{
3b1429d9 878 struct drm_device *dev = crtc_state->base.crtc->dev;
d4906093
ML
879 intel_clock_t clock;
880 int max_n;
3b1429d9 881 bool found = false;
6ba770dc
AJ
882 /* approximately equals target * 0.00585 */
883 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
884
885 memset(best_clock, 0, sizeof(*best_clock));
3b1429d9
VS
886
887 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
888
d4906093 889 max_n = limit->n.max;
f77f13e2 890 /* based on hardware requirement, prefer smaller n to precision */
d4906093 891 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 892 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
893 for (clock.m1 = limit->m1.max;
894 clock.m1 >= limit->m1.min; clock.m1--) {
895 for (clock.m2 = limit->m2.max;
896 clock.m2 >= limit->m2.min; clock.m2--) {
897 for (clock.p1 = limit->p1.max;
898 clock.p1 >= limit->p1.min; clock.p1--) {
899 int this_err;
900
dccbea3b 901 i9xx_calc_dpll_params(refclk, &clock);
1b894b59
CW
902 if (!intel_PLL_is_valid(dev, limit,
903 &clock))
d4906093 904 continue;
1b894b59
CW
905
906 this_err = abs(clock.dot - target);
d4906093
ML
907 if (this_err < err_most) {
908 *best_clock = clock;
909 err_most = this_err;
910 max_n = clock.n;
911 found = true;
912 }
913 }
914 }
915 }
916 }
2c07245f
ZW
917 return found;
918}
919
d5dd62bd
ID
920/*
921 * Check if the calculated PLL configuration is more optimal compared to the
922 * best configuration and error found so far. Return the calculated error.
923 */
924static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
925 const intel_clock_t *calculated_clock,
926 const intel_clock_t *best_clock,
927 unsigned int best_error_ppm,
928 unsigned int *error_ppm)
929{
9ca3ba01
ID
930 /*
931 * For CHV ignore the error and consider only the P value.
932 * Prefer a bigger P value based on HW requirements.
933 */
934 if (IS_CHERRYVIEW(dev)) {
935 *error_ppm = 0;
936
937 return calculated_clock->p > best_clock->p;
938 }
939
24be4e46
ID
940 if (WARN_ON_ONCE(!target_freq))
941 return false;
942
d5dd62bd
ID
943 *error_ppm = div_u64(1000000ULL *
944 abs(target_freq - calculated_clock->dot),
945 target_freq);
946 /*
947 * Prefer a better P value over a better (smaller) error if the error
948 * is small. Ensure this preference for future configurations too by
949 * setting the error to 0.
950 */
951 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
952 *error_ppm = 0;
953
954 return true;
955 }
956
957 return *error_ppm + 10 < best_error_ppm;
958}
959
a0c4da24 960static bool
a93e255f
ACO
961vlv_find_best_dpll(const intel_limit_t *limit,
962 struct intel_crtc_state *crtc_state,
ee9300bb
DV
963 int target, int refclk, intel_clock_t *match_clock,
964 intel_clock_t *best_clock)
a0c4da24 965{
a93e255f 966 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 967 struct drm_device *dev = crtc->base.dev;
6b4bf1c4 968 intel_clock_t clock;
69e4f900 969 unsigned int bestppm = 1000000;
27e639bf
VS
970 /* min update 19.2 MHz */
971 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 972 bool found = false;
a0c4da24 973
6b4bf1c4
VS
974 target *= 5; /* fast clock */
975
976 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
977
978 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 979 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 980 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 981 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 982 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 983 clock.p = clock.p1 * clock.p2;
a0c4da24 984 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 985 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
d5dd62bd 986 unsigned int ppm;
69e4f900 987
6b4bf1c4
VS
988 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
989 refclk * clock.m1);
990
dccbea3b 991 vlv_calc_dpll_params(refclk, &clock);
43b0ac53 992
f01b7962
VS
993 if (!intel_PLL_is_valid(dev, limit,
994 &clock))
43b0ac53
VS
995 continue;
996
d5dd62bd
ID
997 if (!vlv_PLL_is_optimal(dev, target,
998 &clock,
999 best_clock,
1000 bestppm, &ppm))
1001 continue;
6b4bf1c4 1002
d5dd62bd
ID
1003 *best_clock = clock;
1004 bestppm = ppm;
1005 found = true;
a0c4da24
JB
1006 }
1007 }
1008 }
1009 }
a0c4da24 1010
49e497ef 1011 return found;
a0c4da24 1012}
a4fc5ed6 1013
ef9348c8 1014static bool
a93e255f
ACO
1015chv_find_best_dpll(const intel_limit_t *limit,
1016 struct intel_crtc_state *crtc_state,
ef9348c8
CML
1017 int target, int refclk, intel_clock_t *match_clock,
1018 intel_clock_t *best_clock)
1019{
a93e255f 1020 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 1021 struct drm_device *dev = crtc->base.dev;
9ca3ba01 1022 unsigned int best_error_ppm;
ef9348c8
CML
1023 intel_clock_t clock;
1024 uint64_t m2;
1025 int found = false;
1026
1027 memset(best_clock, 0, sizeof(*best_clock));
9ca3ba01 1028 best_error_ppm = 1000000;
ef9348c8
CML
1029
1030 /*
1031 * Based on hardware doc, the n always set to 1, and m1 always
1032 * set to 2. If requires to support 200Mhz refclk, we need to
1033 * revisit this because n may not 1 anymore.
1034 */
1035 clock.n = 1, clock.m1 = 2;
1036 target *= 5; /* fast clock */
1037
1038 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1039 for (clock.p2 = limit->p2.p2_fast;
1040 clock.p2 >= limit->p2.p2_slow;
1041 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
9ca3ba01 1042 unsigned int error_ppm;
ef9348c8
CML
1043
1044 clock.p = clock.p1 * clock.p2;
1045
1046 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1047 clock.n) << 22, refclk * clock.m1);
1048
1049 if (m2 > INT_MAX/clock.m1)
1050 continue;
1051
1052 clock.m2 = m2;
1053
dccbea3b 1054 chv_calc_dpll_params(refclk, &clock);
ef9348c8
CML
1055
1056 if (!intel_PLL_is_valid(dev, limit, &clock))
1057 continue;
1058
9ca3ba01
ID
1059 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1060 best_error_ppm, &error_ppm))
1061 continue;
1062
1063 *best_clock = clock;
1064 best_error_ppm = error_ppm;
1065 found = true;
ef9348c8
CML
1066 }
1067 }
1068
1069 return found;
1070}
1071
5ab7b0b7
ID
1072bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1073 intel_clock_t *best_clock)
1074{
1075 int refclk = i9xx_get_refclk(crtc_state, 0);
1076
1077 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1078 target_clock, refclk, NULL, best_clock);
1079}
1080
20ddf665
VS
1081bool intel_crtc_active(struct drm_crtc *crtc)
1082{
1083 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1084
1085 /* Be paranoid as we can arrive here with only partial
1086 * state retrieved from the hardware during setup.
1087 *
241bfc38 1088 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
1089 * as Haswell has gained clock readout/fastboot support.
1090 *
66e514c1 1091 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665 1092 * properly reconstruct framebuffers.
c3d1f436
MR
1093 *
1094 * FIXME: The intel_crtc->active here should be switched to
1095 * crtc->state->active once we have proper CRTC states wired up
1096 * for atomic.
20ddf665 1097 */
c3d1f436 1098 return intel_crtc->active && crtc->primary->state->fb &&
6e3c9717 1099 intel_crtc->config->base.adjusted_mode.crtc_clock;
20ddf665
VS
1100}
1101
a5c961d1
PZ
1102enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1103 enum pipe pipe)
1104{
1105 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1106 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1107
6e3c9717 1108 return intel_crtc->config->cpu_transcoder;
a5c961d1
PZ
1109}
1110
fbf49ea2
VS
1111static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1112{
1113 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1114 i915_reg_t reg = PIPEDSL(pipe);
fbf49ea2
VS
1115 u32 line1, line2;
1116 u32 line_mask;
1117
1118 if (IS_GEN2(dev))
1119 line_mask = DSL_LINEMASK_GEN2;
1120 else
1121 line_mask = DSL_LINEMASK_GEN3;
1122
1123 line1 = I915_READ(reg) & line_mask;
6adfb1ef 1124 msleep(5);
fbf49ea2
VS
1125 line2 = I915_READ(reg) & line_mask;
1126
1127 return line1 == line2;
1128}
1129
ab7ad7f6
KP
1130/*
1131 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 1132 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
1133 *
1134 * After disabling a pipe, we can't wait for vblank in the usual way,
1135 * spinning on the vblank interrupt status bit, since we won't actually
1136 * see an interrupt when the pipe is disabled.
1137 *
ab7ad7f6
KP
1138 * On Gen4 and above:
1139 * wait for the pipe register state bit to turn off
1140 *
1141 * Otherwise:
1142 * wait for the display line value to settle (it usually
1143 * ends up stopping at the start of the next frame).
58e10eb9 1144 *
9d0498a2 1145 */
575f7ab7 1146static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 1147{
575f7ab7 1148 struct drm_device *dev = crtc->base.dev;
9d0498a2 1149 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 1150 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 1151 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
1152
1153 if (INTEL_INFO(dev)->gen >= 4) {
f0f59a00 1154 i915_reg_t reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
1155
1156 /* Wait for the Pipe State to go off */
58e10eb9
CW
1157 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1158 100))
284637d9 1159 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1160 } else {
ab7ad7f6 1161 /* Wait for the display line to settle */
fbf49ea2 1162 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 1163 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1164 }
79e53945
JB
1165}
1166
b24e7179 1167/* Only for pre-ILK configs */
55607e8a
DV
1168void assert_pll(struct drm_i915_private *dev_priv,
1169 enum pipe pipe, bool state)
b24e7179 1170{
b24e7179
JB
1171 u32 val;
1172 bool cur_state;
1173
649636ef 1174 val = I915_READ(DPLL(pipe));
b24e7179 1175 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1176 I915_STATE_WARN(cur_state != state,
b24e7179 1177 "PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1178 onoff(state), onoff(cur_state));
b24e7179 1179}
b24e7179 1180
23538ef1
JN
1181/* XXX: the dsi pll is shared between MIPI DSI ports */
1182static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1183{
1184 u32 val;
1185 bool cur_state;
1186
a580516d 1187 mutex_lock(&dev_priv->sb_lock);
23538ef1 1188 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
a580516d 1189 mutex_unlock(&dev_priv->sb_lock);
23538ef1
JN
1190
1191 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1192 I915_STATE_WARN(cur_state != state,
23538ef1 1193 "DSI PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1194 onoff(state), onoff(cur_state));
23538ef1
JN
1195}
1196#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1197#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1198
55607e8a 1199struct intel_shared_dpll *
e2b78267
DV
1200intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
1201{
1202 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1203
6e3c9717 1204 if (crtc->config->shared_dpll < 0)
e2b78267
DV
1205 return NULL;
1206
6e3c9717 1207 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
e2b78267
DV
1208}
1209
040484af 1210/* For ILK+ */
55607e8a
DV
1211void assert_shared_dpll(struct drm_i915_private *dev_priv,
1212 struct intel_shared_dpll *pll,
1213 bool state)
040484af 1214{
040484af 1215 bool cur_state;
5358901f 1216 struct intel_dpll_hw_state hw_state;
040484af 1217
87ad3212 1218 if (WARN(!pll, "asserting DPLL %s with no DPLL\n", onoff(state)))
ee7b9f93 1219 return;
ee7b9f93 1220
5358901f 1221 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
e2c719b7 1222 I915_STATE_WARN(cur_state != state,
5358901f 1223 "%s assertion failure (expected %s, current %s)\n",
87ad3212 1224 pll->name, onoff(state), onoff(cur_state));
040484af 1225}
040484af
JB
1226
1227static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1228 enum pipe pipe, bool state)
1229{
040484af 1230 bool cur_state;
ad80a810
PZ
1231 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1232 pipe);
040484af 1233
affa9354
PZ
1234 if (HAS_DDI(dev_priv->dev)) {
1235 /* DDI does not have a specific FDI_TX register */
649636ef 1236 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
ad80a810 1237 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7 1238 } else {
649636ef 1239 u32 val = I915_READ(FDI_TX_CTL(pipe));
bf507ef7
ED
1240 cur_state = !!(val & FDI_TX_ENABLE);
1241 }
e2c719b7 1242 I915_STATE_WARN(cur_state != state,
040484af 1243 "FDI TX state assertion failure (expected %s, current %s)\n",
87ad3212 1244 onoff(state), onoff(cur_state));
040484af
JB
1245}
1246#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1247#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1248
1249static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1250 enum pipe pipe, bool state)
1251{
040484af
JB
1252 u32 val;
1253 bool cur_state;
1254
649636ef 1255 val = I915_READ(FDI_RX_CTL(pipe));
d63fa0dc 1256 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1257 I915_STATE_WARN(cur_state != state,
040484af 1258 "FDI RX state assertion failure (expected %s, current %s)\n",
87ad3212 1259 onoff(state), onoff(cur_state));
040484af
JB
1260}
1261#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1262#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1263
1264static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1265 enum pipe pipe)
1266{
040484af
JB
1267 u32 val;
1268
1269 /* ILK FDI PLL is always enabled */
3d13ef2e 1270 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1271 return;
1272
bf507ef7 1273 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1274 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1275 return;
1276
649636ef 1277 val = I915_READ(FDI_TX_CTL(pipe));
e2c719b7 1278 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1279}
1280
55607e8a
DV
1281void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1282 enum pipe pipe, bool state)
040484af 1283{
040484af 1284 u32 val;
55607e8a 1285 bool cur_state;
040484af 1286
649636ef 1287 val = I915_READ(FDI_RX_CTL(pipe));
55607e8a 1288 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1289 I915_STATE_WARN(cur_state != state,
55607e8a 1290 "FDI RX PLL assertion failure (expected %s, current %s)\n",
87ad3212 1291 onoff(state), onoff(cur_state));
040484af
JB
1292}
1293
b680c37a
DV
1294void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1295 enum pipe pipe)
ea0760cf 1296{
bedd4dba 1297 struct drm_device *dev = dev_priv->dev;
f0f59a00 1298 i915_reg_t pp_reg;
ea0760cf
JB
1299 u32 val;
1300 enum pipe panel_pipe = PIPE_A;
0de3b485 1301 bool locked = true;
ea0760cf 1302
bedd4dba
JN
1303 if (WARN_ON(HAS_DDI(dev)))
1304 return;
1305
1306 if (HAS_PCH_SPLIT(dev)) {
1307 u32 port_sel;
1308
ea0760cf 1309 pp_reg = PCH_PP_CONTROL;
bedd4dba
JN
1310 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1311
1312 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1313 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1314 panel_pipe = PIPE_B;
1315 /* XXX: else fix for eDP */
666a4537 1316 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
bedd4dba
JN
1317 /* presumably write lock depends on pipe, not port select */
1318 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1319 panel_pipe = pipe;
ea0760cf
JB
1320 } else {
1321 pp_reg = PP_CONTROL;
bedd4dba
JN
1322 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1323 panel_pipe = PIPE_B;
ea0760cf
JB
1324 }
1325
1326 val = I915_READ(pp_reg);
1327 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1328 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1329 locked = false;
1330
e2c719b7 1331 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1332 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1333 pipe_name(pipe));
ea0760cf
JB
1334}
1335
93ce0ba6
JN
1336static void assert_cursor(struct drm_i915_private *dev_priv,
1337 enum pipe pipe, bool state)
1338{
1339 struct drm_device *dev = dev_priv->dev;
1340 bool cur_state;
1341
d9d82081 1342 if (IS_845G(dev) || IS_I865G(dev))
0b87c24e 1343 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
d9d82081 1344 else
5efb3e28 1345 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1346
e2c719b7 1347 I915_STATE_WARN(cur_state != state,
93ce0ba6 1348 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1349 pipe_name(pipe), onoff(state), onoff(cur_state));
93ce0ba6
JN
1350}
1351#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1352#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1353
b840d907
JB
1354void assert_pipe(struct drm_i915_private *dev_priv,
1355 enum pipe pipe, bool state)
b24e7179 1356{
63d7bbe9 1357 bool cur_state;
702e7a56
PZ
1358 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1359 pipe);
4feed0eb 1360 enum intel_display_power_domain power_domain;
b24e7179 1361
b6b5d049
VS
1362 /* if we need the pipe quirk it must be always on */
1363 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1364 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1365 state = true;
1366
4feed0eb
ID
1367 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1368 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
649636ef 1369 u32 val = I915_READ(PIPECONF(cpu_transcoder));
69310161 1370 cur_state = !!(val & PIPECONF_ENABLE);
4feed0eb
ID
1371
1372 intel_display_power_put(dev_priv, power_domain);
1373 } else {
1374 cur_state = false;
69310161
PZ
1375 }
1376
e2c719b7 1377 I915_STATE_WARN(cur_state != state,
63d7bbe9 1378 "pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1379 pipe_name(pipe), onoff(state), onoff(cur_state));
b24e7179
JB
1380}
1381
931872fc
CW
1382static void assert_plane(struct drm_i915_private *dev_priv,
1383 enum plane plane, bool state)
b24e7179 1384{
b24e7179 1385 u32 val;
931872fc 1386 bool cur_state;
b24e7179 1387
649636ef 1388 val = I915_READ(DSPCNTR(plane));
931872fc 1389 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1390 I915_STATE_WARN(cur_state != state,
931872fc 1391 "plane %c assertion failure (expected %s, current %s)\n",
87ad3212 1392 plane_name(plane), onoff(state), onoff(cur_state));
b24e7179
JB
1393}
1394
931872fc
CW
1395#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1396#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1397
b24e7179
JB
1398static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1399 enum pipe pipe)
1400{
653e1026 1401 struct drm_device *dev = dev_priv->dev;
649636ef 1402 int i;
b24e7179 1403
653e1026
VS
1404 /* Primary planes are fixed to pipes on gen4+ */
1405 if (INTEL_INFO(dev)->gen >= 4) {
649636ef 1406 u32 val = I915_READ(DSPCNTR(pipe));
e2c719b7 1407 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1408 "plane %c assertion failure, should be disabled but not\n",
1409 plane_name(pipe));
19ec1358 1410 return;
28c05794 1411 }
19ec1358 1412
b24e7179 1413 /* Need to check both planes against the pipe */
055e393f 1414 for_each_pipe(dev_priv, i) {
649636ef
VS
1415 u32 val = I915_READ(DSPCNTR(i));
1416 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
b24e7179 1417 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1418 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1419 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1420 plane_name(i), pipe_name(pipe));
b24e7179
JB
1421 }
1422}
1423
19332d7a
JB
1424static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1425 enum pipe pipe)
1426{
20674eef 1427 struct drm_device *dev = dev_priv->dev;
649636ef 1428 int sprite;
19332d7a 1429
7feb8b88 1430 if (INTEL_INFO(dev)->gen >= 9) {
3bdcfc0c 1431 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1432 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1433 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1434 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1435 sprite, pipe_name(pipe));
1436 }
666a4537 1437 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
3bdcfc0c 1438 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1439 u32 val = I915_READ(SPCNTR(pipe, sprite));
e2c719b7 1440 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1441 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1442 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1443 }
1444 } else if (INTEL_INFO(dev)->gen >= 7) {
649636ef 1445 u32 val = I915_READ(SPRCTL(pipe));
e2c719b7 1446 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1447 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1448 plane_name(pipe), pipe_name(pipe));
1449 } else if (INTEL_INFO(dev)->gen >= 5) {
649636ef 1450 u32 val = I915_READ(DVSCNTR(pipe));
e2c719b7 1451 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1452 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1453 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1454 }
1455}
1456
08c71e5e
VS
1457static void assert_vblank_disabled(struct drm_crtc *crtc)
1458{
e2c719b7 1459 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1460 drm_crtc_vblank_put(crtc);
1461}
1462
89eff4be 1463static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1464{
1465 u32 val;
1466 bool enabled;
1467
e2c719b7 1468 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1469
92f2584a
JB
1470 val = I915_READ(PCH_DREF_CONTROL);
1471 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1472 DREF_SUPERSPREAD_SOURCE_MASK));
e2c719b7 1473 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
92f2584a
JB
1474}
1475
ab9412ba
DV
1476static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1477 enum pipe pipe)
92f2584a 1478{
92f2584a
JB
1479 u32 val;
1480 bool enabled;
1481
649636ef 1482 val = I915_READ(PCH_TRANSCONF(pipe));
92f2584a 1483 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1484 I915_STATE_WARN(enabled,
9db4a9c7
JB
1485 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1486 pipe_name(pipe));
92f2584a
JB
1487}
1488
4e634389
KP
1489static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1490 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1491{
1492 if ((val & DP_PORT_EN) == 0)
1493 return false;
1494
1495 if (HAS_PCH_CPT(dev_priv->dev)) {
f0f59a00 1496 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
f0575e92
KP
1497 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1498 return false;
44f37d1f
CML
1499 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1500 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1501 return false;
f0575e92
KP
1502 } else {
1503 if ((val & DP_PIPE_MASK) != (pipe << 30))
1504 return false;
1505 }
1506 return true;
1507}
1508
1519b995
KP
1509static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1510 enum pipe pipe, u32 val)
1511{
dc0fa718 1512 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1513 return false;
1514
1515 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1516 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1517 return false;
44f37d1f
CML
1518 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1519 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1520 return false;
1519b995 1521 } else {
dc0fa718 1522 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1523 return false;
1524 }
1525 return true;
1526}
1527
1528static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1529 enum pipe pipe, u32 val)
1530{
1531 if ((val & LVDS_PORT_EN) == 0)
1532 return false;
1533
1534 if (HAS_PCH_CPT(dev_priv->dev)) {
1535 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1536 return false;
1537 } else {
1538 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1539 return false;
1540 }
1541 return true;
1542}
1543
1544static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1545 enum pipe pipe, u32 val)
1546{
1547 if ((val & ADPA_DAC_ENABLE) == 0)
1548 return false;
1549 if (HAS_PCH_CPT(dev_priv->dev)) {
1550 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1551 return false;
1552 } else {
1553 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1554 return false;
1555 }
1556 return true;
1557}
1558
291906f1 1559static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0f59a00
VS
1560 enum pipe pipe, i915_reg_t reg,
1561 u32 port_sel)
291906f1 1562{
47a05eca 1563 u32 val = I915_READ(reg);
e2c719b7 1564 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1565 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1566 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1567
e2c719b7 1568 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
75c5da27 1569 && (val & DP_PIPEB_SELECT),
de9a35ab 1570 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1571}
1572
1573static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
f0f59a00 1574 enum pipe pipe, i915_reg_t reg)
291906f1 1575{
47a05eca 1576 u32 val = I915_READ(reg);
e2c719b7 1577 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1578 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1579 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1580
e2c719b7 1581 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1582 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1583 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1584}
1585
1586static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1587 enum pipe pipe)
1588{
291906f1 1589 u32 val;
291906f1 1590
f0575e92
KP
1591 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1592 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1593 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1 1594
649636ef 1595 val = I915_READ(PCH_ADPA);
e2c719b7 1596 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1597 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1598 pipe_name(pipe));
291906f1 1599
649636ef 1600 val = I915_READ(PCH_LVDS);
e2c719b7 1601 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1602 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1603 pipe_name(pipe));
291906f1 1604
e2debe91
PZ
1605 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1606 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1607 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1608}
1609
d288f65f 1610static void vlv_enable_pll(struct intel_crtc *crtc,
5cec258b 1611 const struct intel_crtc_state *pipe_config)
87442f73 1612{
426115cf
DV
1613 struct drm_device *dev = crtc->base.dev;
1614 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1615 i915_reg_t reg = DPLL(crtc->pipe);
d288f65f 1616 u32 dpll = pipe_config->dpll_hw_state.dpll;
87442f73 1617
426115cf 1618 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73 1619
87442f73 1620 /* PLL is protected by panel, make sure we can write it */
6a9e7363 1621 if (IS_MOBILE(dev_priv->dev))
426115cf 1622 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1623
426115cf
DV
1624 I915_WRITE(reg, dpll);
1625 POSTING_READ(reg);
1626 udelay(150);
1627
1628 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1629 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1630
d288f65f 1631 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
426115cf 1632 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1633
1634 /* We do this three times for luck */
426115cf 1635 I915_WRITE(reg, dpll);
87442f73
DV
1636 POSTING_READ(reg);
1637 udelay(150); /* wait for warmup */
426115cf 1638 I915_WRITE(reg, dpll);
87442f73
DV
1639 POSTING_READ(reg);
1640 udelay(150); /* wait for warmup */
426115cf 1641 I915_WRITE(reg, dpll);
87442f73
DV
1642 POSTING_READ(reg);
1643 udelay(150); /* wait for warmup */
1644}
1645
d288f65f 1646static void chv_enable_pll(struct intel_crtc *crtc,
5cec258b 1647 const struct intel_crtc_state *pipe_config)
9d556c99
CML
1648{
1649 struct drm_device *dev = crtc->base.dev;
1650 struct drm_i915_private *dev_priv = dev->dev_private;
1651 int pipe = crtc->pipe;
1652 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1653 u32 tmp;
1654
1655 assert_pipe_disabled(dev_priv, crtc->pipe);
1656
a580516d 1657 mutex_lock(&dev_priv->sb_lock);
9d556c99
CML
1658
1659 /* Enable back the 10bit clock to display controller */
1660 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1661 tmp |= DPIO_DCLKP_EN;
1662 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1663
54433e91
VS
1664 mutex_unlock(&dev_priv->sb_lock);
1665
9d556c99
CML
1666 /*
1667 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1668 */
1669 udelay(1);
1670
1671 /* Enable PLL */
d288f65f 1672 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1673
1674 /* Check PLL is locked */
a11b0703 1675 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99
CML
1676 DRM_ERROR("PLL %d failed to lock\n", pipe);
1677
a11b0703 1678 /* not sure when this should be written */
d288f65f 1679 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
a11b0703 1680 POSTING_READ(DPLL_MD(pipe));
9d556c99
CML
1681}
1682
1c4e0274
VS
1683static int intel_num_dvo_pipes(struct drm_device *dev)
1684{
1685 struct intel_crtc *crtc;
1686 int count = 0;
1687
1688 for_each_intel_crtc(dev, crtc)
3538b9df 1689 count += crtc->base.state->active &&
409ee761 1690 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
1c4e0274
VS
1691
1692 return count;
1693}
1694
66e3d5c0 1695static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1696{
66e3d5c0
DV
1697 struct drm_device *dev = crtc->base.dev;
1698 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1699 i915_reg_t reg = DPLL(crtc->pipe);
6e3c9717 1700 u32 dpll = crtc->config->dpll_hw_state.dpll;
63d7bbe9 1701
66e3d5c0 1702 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1703
63d7bbe9 1704 /* No really, not for ILK+ */
3d13ef2e 1705 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1706
1707 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1708 if (IS_MOBILE(dev) && !IS_I830(dev))
1709 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1710
1c4e0274
VS
1711 /* Enable DVO 2x clock on both PLLs if necessary */
1712 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1713 /*
1714 * It appears to be important that we don't enable this
1715 * for the current pipe before otherwise configuring the
1716 * PLL. No idea how this should be handled if multiple
1717 * DVO outputs are enabled simultaneosly.
1718 */
1719 dpll |= DPLL_DVO_2X_MODE;
1720 I915_WRITE(DPLL(!crtc->pipe),
1721 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1722 }
66e3d5c0 1723
c2b63374
VS
1724 /*
1725 * Apparently we need to have VGA mode enabled prior to changing
1726 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1727 * dividers, even though the register value does change.
1728 */
1729 I915_WRITE(reg, 0);
1730
8e7a65aa
VS
1731 I915_WRITE(reg, dpll);
1732
66e3d5c0
DV
1733 /* Wait for the clocks to stabilize. */
1734 POSTING_READ(reg);
1735 udelay(150);
1736
1737 if (INTEL_INFO(dev)->gen >= 4) {
1738 I915_WRITE(DPLL_MD(crtc->pipe),
6e3c9717 1739 crtc->config->dpll_hw_state.dpll_md);
66e3d5c0
DV
1740 } else {
1741 /* The pixel multiplier can only be updated once the
1742 * DPLL is enabled and the clocks are stable.
1743 *
1744 * So write it again.
1745 */
1746 I915_WRITE(reg, dpll);
1747 }
63d7bbe9
JB
1748
1749 /* We do this three times for luck */
66e3d5c0 1750 I915_WRITE(reg, dpll);
63d7bbe9
JB
1751 POSTING_READ(reg);
1752 udelay(150); /* wait for warmup */
66e3d5c0 1753 I915_WRITE(reg, dpll);
63d7bbe9
JB
1754 POSTING_READ(reg);
1755 udelay(150); /* wait for warmup */
66e3d5c0 1756 I915_WRITE(reg, dpll);
63d7bbe9
JB
1757 POSTING_READ(reg);
1758 udelay(150); /* wait for warmup */
1759}
1760
1761/**
50b44a44 1762 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1763 * @dev_priv: i915 private structure
1764 * @pipe: pipe PLL to disable
1765 *
1766 * Disable the PLL for @pipe, making sure the pipe is off first.
1767 *
1768 * Note! This is for pre-ILK only.
1769 */
1c4e0274 1770static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1771{
1c4e0274
VS
1772 struct drm_device *dev = crtc->base.dev;
1773 struct drm_i915_private *dev_priv = dev->dev_private;
1774 enum pipe pipe = crtc->pipe;
1775
1776 /* Disable DVO 2x clock on both PLLs if necessary */
1777 if (IS_I830(dev) &&
409ee761 1778 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
3538b9df 1779 !intel_num_dvo_pipes(dev)) {
1c4e0274
VS
1780 I915_WRITE(DPLL(PIPE_B),
1781 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1782 I915_WRITE(DPLL(PIPE_A),
1783 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1784 }
1785
b6b5d049
VS
1786 /* Don't disable pipe or pipe PLLs if needed */
1787 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1788 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1789 return;
1790
1791 /* Make sure the pipe isn't still relying on us */
1792 assert_pipe_disabled(dev_priv, pipe);
1793
b8afb911 1794 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
50b44a44 1795 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1796}
1797
f6071166
JB
1798static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1799{
b8afb911 1800 u32 val;
f6071166
JB
1801
1802 /* Make sure the pipe isn't still relying on us */
1803 assert_pipe_disabled(dev_priv, pipe);
1804
e5cbfbfb
ID
1805 /*
1806 * Leave integrated clock source and reference clock enabled for pipe B.
1807 * The latter is needed for VGA hotplug / manual detection.
1808 */
b8afb911 1809 val = DPLL_VGA_MODE_DIS;
f6071166 1810 if (pipe == PIPE_B)
60bfe44f 1811 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
f6071166
JB
1812 I915_WRITE(DPLL(pipe), val);
1813 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1814
1815}
1816
1817static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1818{
d752048d 1819 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1820 u32 val;
1821
a11b0703
VS
1822 /* Make sure the pipe isn't still relying on us */
1823 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1824
a11b0703 1825 /* Set PLL en = 0 */
60bfe44f
VS
1826 val = DPLL_SSC_REF_CLK_CHV |
1827 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
a11b0703
VS
1828 if (pipe != PIPE_A)
1829 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1830 I915_WRITE(DPLL(pipe), val);
1831 POSTING_READ(DPLL(pipe));
d752048d 1832
a580516d 1833 mutex_lock(&dev_priv->sb_lock);
d752048d
VS
1834
1835 /* Disable 10bit clock to display controller */
1836 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1837 val &= ~DPIO_DCLKP_EN;
1838 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1839
a580516d 1840 mutex_unlock(&dev_priv->sb_lock);
f6071166
JB
1841}
1842
e4607fcf 1843void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1844 struct intel_digital_port *dport,
1845 unsigned int expected_mask)
89b667f8
JB
1846{
1847 u32 port_mask;
f0f59a00 1848 i915_reg_t dpll_reg;
89b667f8 1849
e4607fcf
CML
1850 switch (dport->port) {
1851 case PORT_B:
89b667f8 1852 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1853 dpll_reg = DPLL(0);
e4607fcf
CML
1854 break;
1855 case PORT_C:
89b667f8 1856 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7 1857 dpll_reg = DPLL(0);
9b6de0a1 1858 expected_mask <<= 4;
00fc31b7
CML
1859 break;
1860 case PORT_D:
1861 port_mask = DPLL_PORTD_READY_MASK;
1862 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1863 break;
1864 default:
1865 BUG();
1866 }
89b667f8 1867
9b6de0a1
VS
1868 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1869 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1870 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
89b667f8
JB
1871}
1872
b14b1055
DV
1873static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1874{
1875 struct drm_device *dev = crtc->base.dev;
1876 struct drm_i915_private *dev_priv = dev->dev_private;
1877 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1878
be19f0ff
CW
1879 if (WARN_ON(pll == NULL))
1880 return;
1881
3e369b76 1882 WARN_ON(!pll->config.crtc_mask);
b14b1055
DV
1883 if (pll->active == 0) {
1884 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1885 WARN_ON(pll->on);
1886 assert_shared_dpll_disabled(dev_priv, pll);
1887
1888 pll->mode_set(dev_priv, pll);
1889 }
1890}
1891
92f2584a 1892/**
85b3894f 1893 * intel_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1894 * @dev_priv: i915 private structure
1895 * @pipe: pipe PLL to enable
1896 *
1897 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1898 * drives the transcoder clock.
1899 */
85b3894f 1900static void intel_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1901{
3d13ef2e
DL
1902 struct drm_device *dev = crtc->base.dev;
1903 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1904 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1905
87a875bb 1906 if (WARN_ON(pll == NULL))
48da64a8
CW
1907 return;
1908
3e369b76 1909 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1910 return;
ee7b9f93 1911
74dd6928 1912 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
46edb027 1913 pll->name, pll->active, pll->on,
e2b78267 1914 crtc->base.base.id);
92f2584a 1915
cdbd2316
DV
1916 if (pll->active++) {
1917 WARN_ON(!pll->on);
e9d6944e 1918 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1919 return;
1920 }
f4a091c7 1921 WARN_ON(pll->on);
ee7b9f93 1922
bd2bb1b9
PZ
1923 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1924
46edb027 1925 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1926 pll->enable(dev_priv, pll);
ee7b9f93 1927 pll->on = true;
92f2584a
JB
1928}
1929
f6daaec2 1930static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1931{
3d13ef2e
DL
1932 struct drm_device *dev = crtc->base.dev;
1933 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1934 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1935
92f2584a 1936 /* PCH only available on ILK+ */
80aa9312
JB
1937 if (INTEL_INFO(dev)->gen < 5)
1938 return;
1939
eddfcbcd
ML
1940 if (pll == NULL)
1941 return;
92f2584a 1942
eddfcbcd 1943 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
48da64a8 1944 return;
7a419866 1945
46edb027
DV
1946 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1947 pll->name, pll->active, pll->on,
e2b78267 1948 crtc->base.base.id);
7a419866 1949
48da64a8 1950 if (WARN_ON(pll->active == 0)) {
e9d6944e 1951 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1952 return;
1953 }
1954
e9d6944e 1955 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1956 WARN_ON(!pll->on);
cdbd2316 1957 if (--pll->active)
7a419866 1958 return;
ee7b9f93 1959
46edb027 1960 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1961 pll->disable(dev_priv, pll);
ee7b9f93 1962 pll->on = false;
bd2bb1b9
PZ
1963
1964 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
92f2584a
JB
1965}
1966
b8a4f404
PZ
1967static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1968 enum pipe pipe)
040484af 1969{
23670b32 1970 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1971 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1972 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
f0f59a00
VS
1973 i915_reg_t reg;
1974 uint32_t val, pipeconf_val;
040484af
JB
1975
1976 /* PCH only available on ILK+ */
55522f37 1977 BUG_ON(!HAS_PCH_SPLIT(dev));
040484af
JB
1978
1979 /* Make sure PCH DPLL is enabled */
e72f9fbf 1980 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1981 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1982
1983 /* FDI must be feeding us bits for PCH ports */
1984 assert_fdi_tx_enabled(dev_priv, pipe);
1985 assert_fdi_rx_enabled(dev_priv, pipe);
1986
23670b32
DV
1987 if (HAS_PCH_CPT(dev)) {
1988 /* Workaround: Set the timing override bit before enabling the
1989 * pch transcoder. */
1990 reg = TRANS_CHICKEN2(pipe);
1991 val = I915_READ(reg);
1992 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1993 I915_WRITE(reg, val);
59c859d6 1994 }
23670b32 1995
ab9412ba 1996 reg = PCH_TRANSCONF(pipe);
040484af 1997 val = I915_READ(reg);
5f7f726d 1998 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1999
2000 if (HAS_PCH_IBX(dev_priv->dev)) {
2001 /*
c5de7c6f
VS
2002 * Make the BPC in transcoder be consistent with
2003 * that in pipeconf reg. For HDMI we must use 8bpc
2004 * here for both 8bpc and 12bpc.
e9bcff5c 2005 */
dfd07d72 2006 val &= ~PIPECONF_BPC_MASK;
c5de7c6f
VS
2007 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
2008 val |= PIPECONF_8BPC;
2009 else
2010 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 2011 }
5f7f726d
PZ
2012
2013 val &= ~TRANS_INTERLACE_MASK;
2014 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6 2015 if (HAS_PCH_IBX(dev_priv->dev) &&
409ee761 2016 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
2017 val |= TRANS_LEGACY_INTERLACED_ILK;
2018 else
2019 val |= TRANS_INTERLACED;
5f7f726d
PZ
2020 else
2021 val |= TRANS_PROGRESSIVE;
2022
040484af
JB
2023 I915_WRITE(reg, val | TRANS_ENABLE);
2024 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 2025 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
2026}
2027
8fb033d7 2028static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 2029 enum transcoder cpu_transcoder)
040484af 2030{
8fb033d7 2031 u32 val, pipeconf_val;
8fb033d7
PZ
2032
2033 /* PCH only available on ILK+ */
55522f37 2034 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
8fb033d7 2035
8fb033d7 2036 /* FDI must be feeding us bits for PCH ports */
1a240d4d 2037 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 2038 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 2039
223a6fdf 2040 /* Workaround: set timing override bit. */
36c0d0cf 2041 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 2042 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 2043 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
223a6fdf 2044
25f3ef11 2045 val = TRANS_ENABLE;
937bb610 2046 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 2047
9a76b1c6
PZ
2048 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2049 PIPECONF_INTERLACED_ILK)
a35f2679 2050 val |= TRANS_INTERLACED;
8fb033d7
PZ
2051 else
2052 val |= TRANS_PROGRESSIVE;
2053
ab9412ba
DV
2054 I915_WRITE(LPT_TRANSCONF, val);
2055 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 2056 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
2057}
2058
b8a4f404
PZ
2059static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2060 enum pipe pipe)
040484af 2061{
23670b32 2062 struct drm_device *dev = dev_priv->dev;
f0f59a00
VS
2063 i915_reg_t reg;
2064 uint32_t val;
040484af
JB
2065
2066 /* FDI relies on the transcoder */
2067 assert_fdi_tx_disabled(dev_priv, pipe);
2068 assert_fdi_rx_disabled(dev_priv, pipe);
2069
291906f1
JB
2070 /* Ports must be off as well */
2071 assert_pch_ports_disabled(dev_priv, pipe);
2072
ab9412ba 2073 reg = PCH_TRANSCONF(pipe);
040484af
JB
2074 val = I915_READ(reg);
2075 val &= ~TRANS_ENABLE;
2076 I915_WRITE(reg, val);
2077 /* wait for PCH transcoder off, transcoder state */
2078 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 2079 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32 2080
c465613b 2081 if (HAS_PCH_CPT(dev)) {
23670b32
DV
2082 /* Workaround: Clear the timing override chicken bit again. */
2083 reg = TRANS_CHICKEN2(pipe);
2084 val = I915_READ(reg);
2085 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2086 I915_WRITE(reg, val);
2087 }
040484af
JB
2088}
2089
ab4d966c 2090static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 2091{
8fb033d7
PZ
2092 u32 val;
2093
ab9412ba 2094 val = I915_READ(LPT_TRANSCONF);
8fb033d7 2095 val &= ~TRANS_ENABLE;
ab9412ba 2096 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 2097 /* wait for PCH transcoder off, transcoder state */
ab9412ba 2098 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 2099 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
2100
2101 /* Workaround: clear timing override bit. */
36c0d0cf 2102 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 2103 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 2104 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
040484af
JB
2105}
2106
b24e7179 2107/**
309cfea8 2108 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 2109 * @crtc: crtc responsible for the pipe
b24e7179 2110 *
0372264a 2111 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 2112 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 2113 */
e1fdc473 2114static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 2115{
0372264a
PZ
2116 struct drm_device *dev = crtc->base.dev;
2117 struct drm_i915_private *dev_priv = dev->dev_private;
2118 enum pipe pipe = crtc->pipe;
1a70a728 2119 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
1a240d4d 2120 enum pipe pch_transcoder;
f0f59a00 2121 i915_reg_t reg;
b24e7179
JB
2122 u32 val;
2123
9e2ee2dd
VS
2124 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2125
58c6eaa2 2126 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2127 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
2128 assert_sprites_disabled(dev_priv, pipe);
2129
681e5811 2130 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
2131 pch_transcoder = TRANSCODER_A;
2132 else
2133 pch_transcoder = pipe;
2134
b24e7179
JB
2135 /*
2136 * A pipe without a PLL won't actually be able to drive bits from
2137 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2138 * need the check.
2139 */
50360403 2140 if (HAS_GMCH_DISPLAY(dev_priv->dev))
a65347ba 2141 if (crtc->config->has_dsi_encoder)
23538ef1
JN
2142 assert_dsi_pll_enabled(dev_priv);
2143 else
2144 assert_pll_enabled(dev_priv, pipe);
040484af 2145 else {
6e3c9717 2146 if (crtc->config->has_pch_encoder) {
040484af 2147 /* if driving the PCH, we need FDI enabled */
cc391bbb 2148 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
2149 assert_fdi_tx_pll_enabled(dev_priv,
2150 (enum pipe) cpu_transcoder);
040484af
JB
2151 }
2152 /* FIXME: assert CPU port conditions for SNB+ */
2153 }
b24e7179 2154
702e7a56 2155 reg = PIPECONF(cpu_transcoder);
b24e7179 2156 val = I915_READ(reg);
7ad25d48 2157 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
2158 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2159 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 2160 return;
7ad25d48 2161 }
00d70b15
CW
2162
2163 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 2164 POSTING_READ(reg);
b7792d8b
VS
2165
2166 /*
2167 * Until the pipe starts DSL will read as 0, which would cause
2168 * an apparent vblank timestamp jump, which messes up also the
2169 * frame count when it's derived from the timestamps. So let's
2170 * wait for the pipe to start properly before we call
2171 * drm_crtc_vblank_on()
2172 */
2173 if (dev->max_vblank_count == 0 &&
2174 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2175 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
b24e7179
JB
2176}
2177
2178/**
309cfea8 2179 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2180 * @crtc: crtc whose pipes is to be disabled
b24e7179 2181 *
575f7ab7
VS
2182 * Disable the pipe of @crtc, making sure that various hardware
2183 * specific requirements are met, if applicable, e.g. plane
2184 * disabled, panel fitter off, etc.
b24e7179
JB
2185 *
2186 * Will wait until the pipe has shut down before returning.
2187 */
575f7ab7 2188static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2189{
575f7ab7 2190 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
6e3c9717 2191 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 2192 enum pipe pipe = crtc->pipe;
f0f59a00 2193 i915_reg_t reg;
b24e7179
JB
2194 u32 val;
2195
9e2ee2dd
VS
2196 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2197
b24e7179
JB
2198 /*
2199 * Make sure planes won't keep trying to pump pixels to us,
2200 * or we might hang the display.
2201 */
2202 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2203 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2204 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2205
702e7a56 2206 reg = PIPECONF(cpu_transcoder);
b24e7179 2207 val = I915_READ(reg);
00d70b15
CW
2208 if ((val & PIPECONF_ENABLE) == 0)
2209 return;
2210
67adc644
VS
2211 /*
2212 * Double wide has implications for planes
2213 * so best keep it disabled when not needed.
2214 */
6e3c9717 2215 if (crtc->config->double_wide)
67adc644
VS
2216 val &= ~PIPECONF_DOUBLE_WIDE;
2217
2218 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2219 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2220 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2221 val &= ~PIPECONF_ENABLE;
2222
2223 I915_WRITE(reg, val);
2224 if ((val & PIPECONF_ENABLE) == 0)
2225 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2226}
2227
693db184
CW
2228static bool need_vtd_wa(struct drm_device *dev)
2229{
2230#ifdef CONFIG_INTEL_IOMMU
2231 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2232 return true;
2233#endif
2234 return false;
2235}
2236
832be82f
VS
2237static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2238{
2239 return IS_GEN2(dev_priv) ? 2048 : 4096;
2240}
2241
27ba3910
VS
2242static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2243 uint64_t fb_modifier, unsigned int cpp)
7b49f948
VS
2244{
2245 switch (fb_modifier) {
2246 case DRM_FORMAT_MOD_NONE:
2247 return cpp;
2248 case I915_FORMAT_MOD_X_TILED:
2249 if (IS_GEN2(dev_priv))
2250 return 128;
2251 else
2252 return 512;
2253 case I915_FORMAT_MOD_Y_TILED:
2254 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2255 return 128;
2256 else
2257 return 512;
2258 case I915_FORMAT_MOD_Yf_TILED:
2259 switch (cpp) {
2260 case 1:
2261 return 64;
2262 case 2:
2263 case 4:
2264 return 128;
2265 case 8:
2266 case 16:
2267 return 256;
2268 default:
2269 MISSING_CASE(cpp);
2270 return cpp;
2271 }
2272 break;
2273 default:
2274 MISSING_CASE(fb_modifier);
2275 return cpp;
2276 }
2277}
2278
832be82f
VS
2279unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2280 uint64_t fb_modifier, unsigned int cpp)
a57ce0b2 2281{
832be82f
VS
2282 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2283 return 1;
2284 else
2285 return intel_tile_size(dev_priv) /
27ba3910 2286 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
6761dd31
TU
2287}
2288
8d0deca8
VS
2289/* Return the tile dimensions in pixel units */
2290static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2291 unsigned int *tile_width,
2292 unsigned int *tile_height,
2293 uint64_t fb_modifier,
2294 unsigned int cpp)
2295{
2296 unsigned int tile_width_bytes =
2297 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2298
2299 *tile_width = tile_width_bytes / cpp;
2300 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2301}
2302
6761dd31
TU
2303unsigned int
2304intel_fb_align_height(struct drm_device *dev, unsigned int height,
832be82f 2305 uint32_t pixel_format, uint64_t fb_modifier)
6761dd31 2306{
832be82f
VS
2307 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2308 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2309
2310 return ALIGN(height, tile_height);
a57ce0b2
JB
2311}
2312
1663b9d6
VS
2313unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2314{
2315 unsigned int size = 0;
2316 int i;
2317
2318 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2319 size += rot_info->plane[i].width * rot_info->plane[i].height;
2320
2321 return size;
2322}
2323
75c82a53 2324static void
3465c580
VS
2325intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2326 const struct drm_framebuffer *fb,
2327 unsigned int rotation)
f64b98cd 2328{
2d7a215f
VS
2329 if (intel_rotation_90_or_270(rotation)) {
2330 *view = i915_ggtt_view_rotated;
2331 view->params.rotated = to_intel_framebuffer(fb)->rot_info;
2332 } else {
2333 *view = i915_ggtt_view_normal;
2334 }
2335}
50470bb0 2336
2d7a215f
VS
2337static void
2338intel_fill_fb_info(struct drm_i915_private *dev_priv,
2339 struct drm_framebuffer *fb)
2340{
2341 struct intel_rotation_info *info = &to_intel_framebuffer(fb)->rot_info;
2342 unsigned int tile_size, tile_width, tile_height, cpp;
50470bb0 2343
d9b3288e
VS
2344 tile_size = intel_tile_size(dev_priv);
2345
2346 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
8d0deca8
VS
2347 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2348 fb->modifier[0], cpp);
d9b3288e 2349
1663b9d6
VS
2350 info->plane[0].width = DIV_ROUND_UP(fb->pitches[0], tile_width * cpp);
2351 info->plane[0].height = DIV_ROUND_UP(fb->height, tile_height);
84fe03f7 2352
89e3e142 2353 if (info->pixel_format == DRM_FORMAT_NV12) {
832be82f 2354 cpp = drm_format_plane_cpp(fb->pixel_format, 1);
8d0deca8
VS
2355 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2356 fb->modifier[1], cpp);
d9b3288e 2357
2d7a215f 2358 info->uv_offset = fb->offsets[1];
1663b9d6
VS
2359 info->plane[1].width = DIV_ROUND_UP(fb->pitches[1], tile_width * cpp);
2360 info->plane[1].height = DIV_ROUND_UP(fb->height / 2, tile_height);
89e3e142 2361 }
f64b98cd
TU
2362}
2363
603525d7 2364static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
4e9a86b6
VS
2365{
2366 if (INTEL_INFO(dev_priv)->gen >= 9)
2367 return 256 * 1024;
985b8bb4 2368 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
666a4537 2369 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4e9a86b6
VS
2370 return 128 * 1024;
2371 else if (INTEL_INFO(dev_priv)->gen >= 4)
2372 return 4 * 1024;
2373 else
44c5905e 2374 return 0;
4e9a86b6
VS
2375}
2376
603525d7
VS
2377static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2378 uint64_t fb_modifier)
2379{
2380 switch (fb_modifier) {
2381 case DRM_FORMAT_MOD_NONE:
2382 return intel_linear_alignment(dev_priv);
2383 case I915_FORMAT_MOD_X_TILED:
2384 if (INTEL_INFO(dev_priv)->gen >= 9)
2385 return 256 * 1024;
2386 return 0;
2387 case I915_FORMAT_MOD_Y_TILED:
2388 case I915_FORMAT_MOD_Yf_TILED:
2389 return 1 * 1024 * 1024;
2390 default:
2391 MISSING_CASE(fb_modifier);
2392 return 0;
2393 }
2394}
2395
127bd2ac 2396int
3465c580
VS
2397intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
2398 unsigned int rotation)
6b95a207 2399{
850c4cdc 2400 struct drm_device *dev = fb->dev;
ce453d81 2401 struct drm_i915_private *dev_priv = dev->dev_private;
850c4cdc 2402 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2403 struct i915_ggtt_view view;
6b95a207
KH
2404 u32 alignment;
2405 int ret;
2406
ebcdd39e
MR
2407 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2408
603525d7 2409 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
6b95a207 2410
3465c580 2411 intel_fill_fb_ggtt_view(&view, fb, rotation);
f64b98cd 2412
693db184
CW
2413 /* Note that the w/a also requires 64 PTE of padding following the
2414 * bo. We currently fill all unused PTE with the shadow page and so
2415 * we should always have valid PTE following the scanout preventing
2416 * the VT-d warning.
2417 */
2418 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2419 alignment = 256 * 1024;
2420
d6dd6843
PZ
2421 /*
2422 * Global gtt pte registers are special registers which actually forward
2423 * writes to a chunk of system memory. Which means that there is no risk
2424 * that the register values disappear as soon as we call
2425 * intel_runtime_pm_put(), so it is correct to wrap only the
2426 * pin/unpin/fence and not more.
2427 */
2428 intel_runtime_pm_get(dev_priv);
2429
7580d774
ML
2430 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2431 &view);
48b956c5 2432 if (ret)
b26a6b35 2433 goto err_pm;
6b95a207
KH
2434
2435 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2436 * fence, whereas 965+ only requires a fence if using
2437 * framebuffer compression. For simplicity, we always install
2438 * a fence as the cost is not that onerous.
2439 */
9807216f
VK
2440 if (view.type == I915_GGTT_VIEW_NORMAL) {
2441 ret = i915_gem_object_get_fence(obj);
2442 if (ret == -EDEADLK) {
2443 /*
2444 * -EDEADLK means there are no free fences
2445 * no pending flips.
2446 *
2447 * This is propagated to atomic, but it uses
2448 * -EDEADLK to force a locking recovery, so
2449 * change the returned error to -EBUSY.
2450 */
2451 ret = -EBUSY;
2452 goto err_unpin;
2453 } else if (ret)
2454 goto err_unpin;
1690e1eb 2455
9807216f
VK
2456 i915_gem_object_pin_fence(obj);
2457 }
6b95a207 2458
d6dd6843 2459 intel_runtime_pm_put(dev_priv);
6b95a207 2460 return 0;
48b956c5
CW
2461
2462err_unpin:
f64b98cd 2463 i915_gem_object_unpin_from_display_plane(obj, &view);
b26a6b35 2464err_pm:
d6dd6843 2465 intel_runtime_pm_put(dev_priv);
48b956c5 2466 return ret;
6b95a207
KH
2467}
2468
3465c580 2469static void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
1690e1eb 2470{
82bc3b2d 2471 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2472 struct i915_ggtt_view view;
82bc3b2d 2473
ebcdd39e
MR
2474 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2475
3465c580 2476 intel_fill_fb_ggtt_view(&view, fb, rotation);
f64b98cd 2477
9807216f
VK
2478 if (view.type == I915_GGTT_VIEW_NORMAL)
2479 i915_gem_object_unpin_fence(obj);
2480
f64b98cd 2481 i915_gem_object_unpin_from_display_plane(obj, &view);
1690e1eb
CW
2482}
2483
29cf9491
VS
2484/*
2485 * Adjust the tile offset by moving the difference into
2486 * the x/y offsets.
2487 *
2488 * Input tile dimensions and pitch must already be
2489 * rotated to match x and y, and in pixel units.
2490 */
2491static u32 intel_adjust_tile_offset(int *x, int *y,
2492 unsigned int tile_width,
2493 unsigned int tile_height,
2494 unsigned int tile_size,
2495 unsigned int pitch_tiles,
2496 u32 old_offset,
2497 u32 new_offset)
2498{
2499 unsigned int tiles;
2500
2501 WARN_ON(old_offset & (tile_size - 1));
2502 WARN_ON(new_offset & (tile_size - 1));
2503 WARN_ON(new_offset > old_offset);
2504
2505 tiles = (old_offset - new_offset) / tile_size;
2506
2507 *y += tiles / pitch_tiles * tile_height;
2508 *x += tiles % pitch_tiles * tile_width;
2509
2510 return new_offset;
2511}
2512
8d0deca8
VS
2513/*
2514 * Computes the linear offset to the base tile and adjusts
2515 * x, y. bytes per pixel is assumed to be a power-of-two.
2516 *
2517 * In the 90/270 rotated case, x and y are assumed
2518 * to be already rotated to match the rotated GTT view, and
2519 * pitch is the tile_height aligned framebuffer height.
2520 */
4f2d9934
VS
2521u32 intel_compute_tile_offset(int *x, int *y,
2522 const struct drm_framebuffer *fb, int plane,
8d0deca8
VS
2523 unsigned int pitch,
2524 unsigned int rotation)
c2c75131 2525{
4f2d9934
VS
2526 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
2527 uint64_t fb_modifier = fb->modifier[plane];
2528 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
29cf9491
VS
2529 u32 offset, offset_aligned, alignment;
2530
2531 alignment = intel_surf_alignment(dev_priv, fb_modifier);
2532 if (alignment)
2533 alignment--;
2534
b5c65338 2535 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
8d0deca8
VS
2536 unsigned int tile_size, tile_width, tile_height;
2537 unsigned int tile_rows, tiles, pitch_tiles;
c2c75131 2538
d843310d 2539 tile_size = intel_tile_size(dev_priv);
8d0deca8
VS
2540 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2541 fb_modifier, cpp);
2542
2543 if (intel_rotation_90_or_270(rotation)) {
2544 pitch_tiles = pitch / tile_height;
2545 swap(tile_width, tile_height);
2546 } else {
2547 pitch_tiles = pitch / (tile_width * cpp);
2548 }
d843310d
VS
2549
2550 tile_rows = *y / tile_height;
2551 *y %= tile_height;
c2c75131 2552
8d0deca8
VS
2553 tiles = *x / tile_width;
2554 *x %= tile_width;
bc752862 2555
29cf9491
VS
2556 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2557 offset_aligned = offset & ~alignment;
bc752862 2558
29cf9491
VS
2559 intel_adjust_tile_offset(x, y, tile_width, tile_height,
2560 tile_size, pitch_tiles,
2561 offset, offset_aligned);
2562 } else {
bc752862 2563 offset = *y * pitch + *x * cpp;
29cf9491
VS
2564 offset_aligned = offset & ~alignment;
2565
4e9a86b6
VS
2566 *y = (offset & alignment) / pitch;
2567 *x = ((offset & alignment) - *y * pitch) / cpp;
bc752862 2568 }
29cf9491
VS
2569
2570 return offset_aligned;
c2c75131
DV
2571}
2572
b35d63fa 2573static int i9xx_format_to_fourcc(int format)
46f297fb
JB
2574{
2575 switch (format) {
2576 case DISPPLANE_8BPP:
2577 return DRM_FORMAT_C8;
2578 case DISPPLANE_BGRX555:
2579 return DRM_FORMAT_XRGB1555;
2580 case DISPPLANE_BGRX565:
2581 return DRM_FORMAT_RGB565;
2582 default:
2583 case DISPPLANE_BGRX888:
2584 return DRM_FORMAT_XRGB8888;
2585 case DISPPLANE_RGBX888:
2586 return DRM_FORMAT_XBGR8888;
2587 case DISPPLANE_BGRX101010:
2588 return DRM_FORMAT_XRGB2101010;
2589 case DISPPLANE_RGBX101010:
2590 return DRM_FORMAT_XBGR2101010;
2591 }
2592}
2593
bc8d7dff
DL
2594static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2595{
2596 switch (format) {
2597 case PLANE_CTL_FORMAT_RGB_565:
2598 return DRM_FORMAT_RGB565;
2599 default:
2600 case PLANE_CTL_FORMAT_XRGB_8888:
2601 if (rgb_order) {
2602 if (alpha)
2603 return DRM_FORMAT_ABGR8888;
2604 else
2605 return DRM_FORMAT_XBGR8888;
2606 } else {
2607 if (alpha)
2608 return DRM_FORMAT_ARGB8888;
2609 else
2610 return DRM_FORMAT_XRGB8888;
2611 }
2612 case PLANE_CTL_FORMAT_XRGB_2101010:
2613 if (rgb_order)
2614 return DRM_FORMAT_XBGR2101010;
2615 else
2616 return DRM_FORMAT_XRGB2101010;
2617 }
2618}
2619
5724dbd1 2620static bool
f6936e29
DV
2621intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2622 struct intel_initial_plane_config *plane_config)
46f297fb
JB
2623{
2624 struct drm_device *dev = crtc->base.dev;
3badb49f 2625 struct drm_i915_private *dev_priv = to_i915(dev);
46f297fb
JB
2626 struct drm_i915_gem_object *obj = NULL;
2627 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2d14030b 2628 struct drm_framebuffer *fb = &plane_config->fb->base;
f37b5c2b
DV
2629 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2630 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2631 PAGE_SIZE);
2632
2633 size_aligned -= base_aligned;
46f297fb 2634
ff2652ea
CW
2635 if (plane_config->size == 0)
2636 return false;
2637
3badb49f
PZ
2638 /* If the FB is too big, just don't use it since fbdev is not very
2639 * important and we should probably use that space with FBC or other
2640 * features. */
2641 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2642 return false;
2643
12c83d99
TU
2644 mutex_lock(&dev->struct_mutex);
2645
f37b5c2b
DV
2646 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2647 base_aligned,
2648 base_aligned,
2649 size_aligned);
12c83d99
TU
2650 if (!obj) {
2651 mutex_unlock(&dev->struct_mutex);
484b41dd 2652 return false;
12c83d99 2653 }
46f297fb 2654
49af449b
DL
2655 obj->tiling_mode = plane_config->tiling;
2656 if (obj->tiling_mode == I915_TILING_X)
6bf129df 2657 obj->stride = fb->pitches[0];
46f297fb 2658
6bf129df
DL
2659 mode_cmd.pixel_format = fb->pixel_format;
2660 mode_cmd.width = fb->width;
2661 mode_cmd.height = fb->height;
2662 mode_cmd.pitches[0] = fb->pitches[0];
18c5247e
DV
2663 mode_cmd.modifier[0] = fb->modifier[0];
2664 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
46f297fb 2665
6bf129df 2666 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
484b41dd 2667 &mode_cmd, obj)) {
46f297fb
JB
2668 DRM_DEBUG_KMS("intel fb init failed\n");
2669 goto out_unref_obj;
2670 }
12c83d99 2671
46f297fb 2672 mutex_unlock(&dev->struct_mutex);
484b41dd 2673
f6936e29 2674 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
484b41dd 2675 return true;
46f297fb
JB
2676
2677out_unref_obj:
2678 drm_gem_object_unreference(&obj->base);
2679 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2680 return false;
2681}
2682
afd65eb4
MR
2683/* Update plane->state->fb to match plane->fb after driver-internal updates */
2684static void
2685update_state_fb(struct drm_plane *plane)
2686{
2687 if (plane->fb == plane->state->fb)
2688 return;
2689
2690 if (plane->state->fb)
2691 drm_framebuffer_unreference(plane->state->fb);
2692 plane->state->fb = plane->fb;
2693 if (plane->state->fb)
2694 drm_framebuffer_reference(plane->state->fb);
2695}
2696
5724dbd1 2697static void
f6936e29
DV
2698intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2699 struct intel_initial_plane_config *plane_config)
484b41dd
JB
2700{
2701 struct drm_device *dev = intel_crtc->base.dev;
d9ceb816 2702 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd
JB
2703 struct drm_crtc *c;
2704 struct intel_crtc *i;
2ff8fde1 2705 struct drm_i915_gem_object *obj;
88595ac9 2706 struct drm_plane *primary = intel_crtc->base.primary;
be5651f2 2707 struct drm_plane_state *plane_state = primary->state;
200757f5
MR
2708 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2709 struct intel_plane *intel_plane = to_intel_plane(primary);
0a8d8a86
MR
2710 struct intel_plane_state *intel_state =
2711 to_intel_plane_state(plane_state);
88595ac9 2712 struct drm_framebuffer *fb;
484b41dd 2713
2d14030b 2714 if (!plane_config->fb)
484b41dd
JB
2715 return;
2716
f6936e29 2717 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
88595ac9
DV
2718 fb = &plane_config->fb->base;
2719 goto valid_fb;
f55548b5 2720 }
484b41dd 2721
2d14030b 2722 kfree(plane_config->fb);
484b41dd
JB
2723
2724 /*
2725 * Failed to alloc the obj, check to see if we should share
2726 * an fb with another CRTC instead
2727 */
70e1e0ec 2728 for_each_crtc(dev, c) {
484b41dd
JB
2729 i = to_intel_crtc(c);
2730
2731 if (c == &intel_crtc->base)
2732 continue;
2733
2ff8fde1
MR
2734 if (!i->active)
2735 continue;
2736
88595ac9
DV
2737 fb = c->primary->fb;
2738 if (!fb)
484b41dd
JB
2739 continue;
2740
88595ac9 2741 obj = intel_fb_obj(fb);
2ff8fde1 2742 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
88595ac9
DV
2743 drm_framebuffer_reference(fb);
2744 goto valid_fb;
484b41dd
JB
2745 }
2746 }
88595ac9 2747
200757f5
MR
2748 /*
2749 * We've failed to reconstruct the BIOS FB. Current display state
2750 * indicates that the primary plane is visible, but has a NULL FB,
2751 * which will lead to problems later if we don't fix it up. The
2752 * simplest solution is to just disable the primary plane now and
2753 * pretend the BIOS never had it enabled.
2754 */
2755 to_intel_plane_state(plane_state)->visible = false;
2756 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
2757 intel_pre_disable_primary(&intel_crtc->base);
2758 intel_plane->disable_plane(primary, &intel_crtc->base);
2759
88595ac9
DV
2760 return;
2761
2762valid_fb:
f44e2659
VS
2763 plane_state->src_x = 0;
2764 plane_state->src_y = 0;
be5651f2
ML
2765 plane_state->src_w = fb->width << 16;
2766 plane_state->src_h = fb->height << 16;
2767
f44e2659
VS
2768 plane_state->crtc_x = 0;
2769 plane_state->crtc_y = 0;
be5651f2
ML
2770 plane_state->crtc_w = fb->width;
2771 plane_state->crtc_h = fb->height;
2772
0a8d8a86
MR
2773 intel_state->src.x1 = plane_state->src_x;
2774 intel_state->src.y1 = plane_state->src_y;
2775 intel_state->src.x2 = plane_state->src_x + plane_state->src_w;
2776 intel_state->src.y2 = plane_state->src_y + plane_state->src_h;
2777 intel_state->dst.x1 = plane_state->crtc_x;
2778 intel_state->dst.y1 = plane_state->crtc_y;
2779 intel_state->dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2780 intel_state->dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
2781
88595ac9
DV
2782 obj = intel_fb_obj(fb);
2783 if (obj->tiling_mode != I915_TILING_NONE)
2784 dev_priv->preserve_bios_swizzle = true;
2785
be5651f2
ML
2786 drm_framebuffer_reference(fb);
2787 primary->fb = primary->state->fb = fb;
36750f28 2788 primary->crtc = primary->state->crtc = &intel_crtc->base;
36750f28 2789 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
a9ff8714 2790 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
46f297fb
JB
2791}
2792
a8d201af
ML
2793static void i9xx_update_primary_plane(struct drm_plane *primary,
2794 const struct intel_crtc_state *crtc_state,
2795 const struct intel_plane_state *plane_state)
81255565 2796{
a8d201af 2797 struct drm_device *dev = primary->dev;
81255565 2798 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af
ML
2799 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2800 struct drm_framebuffer *fb = plane_state->base.fb;
2801 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
81255565 2802 int plane = intel_crtc->plane;
54ea9da8 2803 u32 linear_offset;
81255565 2804 u32 dspcntr;
f0f59a00 2805 i915_reg_t reg = DSPCNTR(plane);
8d0deca8 2806 unsigned int rotation = plane_state->base.rotation;
ac484963 2807 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
54ea9da8
VS
2808 int x = plane_state->src.x1 >> 16;
2809 int y = plane_state->src.y1 >> 16;
c9ba6fad 2810
f45651ba
VS
2811 dspcntr = DISPPLANE_GAMMA_ENABLE;
2812
fdd508a6 2813 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2814
2815 if (INTEL_INFO(dev)->gen < 4) {
2816 if (intel_crtc->pipe == PIPE_B)
2817 dspcntr |= DISPPLANE_SEL_PIPE_B;
2818
2819 /* pipesrc and dspsize control the size that is scaled from,
2820 * which should always be the user's requested size.
2821 */
2822 I915_WRITE(DSPSIZE(plane),
a8d201af
ML
2823 ((crtc_state->pipe_src_h - 1) << 16) |
2824 (crtc_state->pipe_src_w - 1));
f45651ba 2825 I915_WRITE(DSPPOS(plane), 0);
c14b0485
VS
2826 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2827 I915_WRITE(PRIMSIZE(plane),
a8d201af
ML
2828 ((crtc_state->pipe_src_h - 1) << 16) |
2829 (crtc_state->pipe_src_w - 1));
c14b0485
VS
2830 I915_WRITE(PRIMPOS(plane), 0);
2831 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 2832 }
81255565 2833
57779d06
VS
2834 switch (fb->pixel_format) {
2835 case DRM_FORMAT_C8:
81255565
JB
2836 dspcntr |= DISPPLANE_8BPP;
2837 break;
57779d06 2838 case DRM_FORMAT_XRGB1555:
57779d06 2839 dspcntr |= DISPPLANE_BGRX555;
81255565 2840 break;
57779d06
VS
2841 case DRM_FORMAT_RGB565:
2842 dspcntr |= DISPPLANE_BGRX565;
2843 break;
2844 case DRM_FORMAT_XRGB8888:
57779d06
VS
2845 dspcntr |= DISPPLANE_BGRX888;
2846 break;
2847 case DRM_FORMAT_XBGR8888:
57779d06
VS
2848 dspcntr |= DISPPLANE_RGBX888;
2849 break;
2850 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2851 dspcntr |= DISPPLANE_BGRX101010;
2852 break;
2853 case DRM_FORMAT_XBGR2101010:
57779d06 2854 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2855 break;
2856 default:
baba133a 2857 BUG();
81255565 2858 }
57779d06 2859
f45651ba
VS
2860 if (INTEL_INFO(dev)->gen >= 4 &&
2861 obj->tiling_mode != I915_TILING_NONE)
2862 dspcntr |= DISPPLANE_TILED;
81255565 2863
de1aa629
VS
2864 if (IS_G4X(dev))
2865 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2866
ac484963 2867 linear_offset = y * fb->pitches[0] + x * cpp;
81255565 2868
c2c75131
DV
2869 if (INTEL_INFO(dev)->gen >= 4) {
2870 intel_crtc->dspaddr_offset =
4f2d9934 2871 intel_compute_tile_offset(&x, &y, fb, 0,
8d0deca8 2872 fb->pitches[0], rotation);
c2c75131
DV
2873 linear_offset -= intel_crtc->dspaddr_offset;
2874 } else {
e506a0c6 2875 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2876 }
e506a0c6 2877
8d0deca8 2878 if (rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2879 dspcntr |= DISPPLANE_ROTATE_180;
2880
a8d201af
ML
2881 x += (crtc_state->pipe_src_w - 1);
2882 y += (crtc_state->pipe_src_h - 1);
48404c1e
SJ
2883
2884 /* Finding the last pixel of the last line of the display
2885 data and adding to linear_offset*/
2886 linear_offset +=
a8d201af 2887 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
ac484963 2888 (crtc_state->pipe_src_w - 1) * cpp;
48404c1e
SJ
2889 }
2890
2db3366b
PZ
2891 intel_crtc->adjusted_x = x;
2892 intel_crtc->adjusted_y = y;
2893
48404c1e
SJ
2894 I915_WRITE(reg, dspcntr);
2895
01f2c773 2896 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2897 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2898 I915_WRITE(DSPSURF(plane),
2899 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2900 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2901 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2902 } else
f343c5f6 2903 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2904 POSTING_READ(reg);
17638cd6
JB
2905}
2906
a8d201af
ML
2907static void i9xx_disable_primary_plane(struct drm_plane *primary,
2908 struct drm_crtc *crtc)
17638cd6
JB
2909{
2910 struct drm_device *dev = crtc->dev;
2911 struct drm_i915_private *dev_priv = dev->dev_private;
2912 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
17638cd6 2913 int plane = intel_crtc->plane;
f45651ba 2914
a8d201af
ML
2915 I915_WRITE(DSPCNTR(plane), 0);
2916 if (INTEL_INFO(dev_priv)->gen >= 4)
fdd508a6 2917 I915_WRITE(DSPSURF(plane), 0);
a8d201af
ML
2918 else
2919 I915_WRITE(DSPADDR(plane), 0);
2920 POSTING_READ(DSPCNTR(plane));
2921}
c9ba6fad 2922
a8d201af
ML
2923static void ironlake_update_primary_plane(struct drm_plane *primary,
2924 const struct intel_crtc_state *crtc_state,
2925 const struct intel_plane_state *plane_state)
2926{
2927 struct drm_device *dev = primary->dev;
2928 struct drm_i915_private *dev_priv = dev->dev_private;
2929 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2930 struct drm_framebuffer *fb = plane_state->base.fb;
2931 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
2932 int plane = intel_crtc->plane;
54ea9da8 2933 u32 linear_offset;
a8d201af
ML
2934 u32 dspcntr;
2935 i915_reg_t reg = DSPCNTR(plane);
8d0deca8 2936 unsigned int rotation = plane_state->base.rotation;
ac484963 2937 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
a8d201af
ML
2938 int x = plane_state->src.x1 >> 16;
2939 int y = plane_state->src.y1 >> 16;
c9ba6fad 2940
f45651ba 2941 dspcntr = DISPPLANE_GAMMA_ENABLE;
fdd508a6 2942 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2943
2944 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2945 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 2946
57779d06
VS
2947 switch (fb->pixel_format) {
2948 case DRM_FORMAT_C8:
17638cd6
JB
2949 dspcntr |= DISPPLANE_8BPP;
2950 break;
57779d06
VS
2951 case DRM_FORMAT_RGB565:
2952 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2953 break;
57779d06 2954 case DRM_FORMAT_XRGB8888:
57779d06
VS
2955 dspcntr |= DISPPLANE_BGRX888;
2956 break;
2957 case DRM_FORMAT_XBGR8888:
57779d06
VS
2958 dspcntr |= DISPPLANE_RGBX888;
2959 break;
2960 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2961 dspcntr |= DISPPLANE_BGRX101010;
2962 break;
2963 case DRM_FORMAT_XBGR2101010:
57779d06 2964 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2965 break;
2966 default:
baba133a 2967 BUG();
17638cd6
JB
2968 }
2969
2970 if (obj->tiling_mode != I915_TILING_NONE)
2971 dspcntr |= DISPPLANE_TILED;
17638cd6 2972
f45651ba 2973 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1f5d76db 2974 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 2975
ac484963 2976 linear_offset = y * fb->pitches[0] + x * cpp;
c2c75131 2977 intel_crtc->dspaddr_offset =
4f2d9934 2978 intel_compute_tile_offset(&x, &y, fb, 0,
8d0deca8 2979 fb->pitches[0], rotation);
c2c75131 2980 linear_offset -= intel_crtc->dspaddr_offset;
8d0deca8 2981 if (rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2982 dspcntr |= DISPPLANE_ROTATE_180;
2983
2984 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
a8d201af
ML
2985 x += (crtc_state->pipe_src_w - 1);
2986 y += (crtc_state->pipe_src_h - 1);
48404c1e
SJ
2987
2988 /* Finding the last pixel of the last line of the display
2989 data and adding to linear_offset*/
2990 linear_offset +=
a8d201af 2991 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
ac484963 2992 (crtc_state->pipe_src_w - 1) * cpp;
48404c1e
SJ
2993 }
2994 }
2995
2db3366b
PZ
2996 intel_crtc->adjusted_x = x;
2997 intel_crtc->adjusted_y = y;
2998
48404c1e 2999 I915_WRITE(reg, dspcntr);
17638cd6 3000
01f2c773 3001 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
3002 I915_WRITE(DSPSURF(plane),
3003 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 3004 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
3005 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
3006 } else {
3007 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
3008 I915_WRITE(DSPLINOFF(plane), linear_offset);
3009 }
17638cd6 3010 POSTING_READ(reg);
17638cd6
JB
3011}
3012
7b49f948
VS
3013u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
3014 uint64_t fb_modifier, uint32_t pixel_format)
b321803d 3015{
7b49f948 3016 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
b321803d 3017 return 64;
7b49f948
VS
3018 } else {
3019 int cpp = drm_format_plane_cpp(pixel_format, 0);
3020
27ba3910 3021 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
b321803d
DL
3022 }
3023}
3024
44eb0cb9
MK
3025u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
3026 struct drm_i915_gem_object *obj,
3027 unsigned int plane)
121920fa 3028{
ce7f1728 3029 struct i915_ggtt_view view;
dedf278c 3030 struct i915_vma *vma;
44eb0cb9 3031 u64 offset;
121920fa 3032
e7941294 3033 intel_fill_fb_ggtt_view(&view, intel_plane->base.state->fb,
3465c580 3034 intel_plane->base.state->rotation);
121920fa 3035
ce7f1728 3036 vma = i915_gem_obj_to_ggtt_view(obj, &view);
dedf278c 3037 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
ce7f1728 3038 view.type))
dedf278c
TU
3039 return -1;
3040
44eb0cb9 3041 offset = vma->node.start;
dedf278c
TU
3042
3043 if (plane == 1) {
7723f47d 3044 offset += vma->ggtt_view.params.rotated.uv_start_page *
dedf278c
TU
3045 PAGE_SIZE;
3046 }
3047
44eb0cb9
MK
3048 WARN_ON(upper_32_bits(offset));
3049
3050 return lower_32_bits(offset);
121920fa
TU
3051}
3052
e435d6e5
ML
3053static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3054{
3055 struct drm_device *dev = intel_crtc->base.dev;
3056 struct drm_i915_private *dev_priv = dev->dev_private;
3057
3058 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3059 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3060 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
e435d6e5
ML
3061}
3062
a1b2278e
CK
3063/*
3064 * This function detaches (aka. unbinds) unused scalers in hardware
3065 */
0583236e 3066static void skl_detach_scalers(struct intel_crtc *intel_crtc)
a1b2278e 3067{
a1b2278e
CK
3068 struct intel_crtc_scaler_state *scaler_state;
3069 int i;
3070
a1b2278e
CK
3071 scaler_state = &intel_crtc->config->scaler_state;
3072
3073 /* loop through and disable scalers that aren't in use */
3074 for (i = 0; i < intel_crtc->num_scalers; i++) {
e435d6e5
ML
3075 if (!scaler_state->scalers[i].in_use)
3076 skl_detach_scaler(intel_crtc, i);
a1b2278e
CK
3077 }
3078}
3079
6156a456 3080u32 skl_plane_ctl_format(uint32_t pixel_format)
70d21f0e 3081{
6156a456 3082 switch (pixel_format) {
d161cf7a 3083 case DRM_FORMAT_C8:
c34ce3d1 3084 return PLANE_CTL_FORMAT_INDEXED;
70d21f0e 3085 case DRM_FORMAT_RGB565:
c34ce3d1 3086 return PLANE_CTL_FORMAT_RGB_565;
70d21f0e 3087 case DRM_FORMAT_XBGR8888:
c34ce3d1 3088 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
6156a456 3089 case DRM_FORMAT_XRGB8888:
c34ce3d1 3090 return PLANE_CTL_FORMAT_XRGB_8888;
6156a456
CK
3091 /*
3092 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3093 * to be already pre-multiplied. We need to add a knob (or a different
3094 * DRM_FORMAT) for user-space to configure that.
3095 */
f75fb42a 3096 case DRM_FORMAT_ABGR8888:
c34ce3d1 3097 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
6156a456 3098 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
6156a456 3099 case DRM_FORMAT_ARGB8888:
c34ce3d1 3100 return PLANE_CTL_FORMAT_XRGB_8888 |
6156a456 3101 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
70d21f0e 3102 case DRM_FORMAT_XRGB2101010:
c34ce3d1 3103 return PLANE_CTL_FORMAT_XRGB_2101010;
70d21f0e 3104 case DRM_FORMAT_XBGR2101010:
c34ce3d1 3105 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
6156a456 3106 case DRM_FORMAT_YUYV:
c34ce3d1 3107 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
6156a456 3108 case DRM_FORMAT_YVYU:
c34ce3d1 3109 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
6156a456 3110 case DRM_FORMAT_UYVY:
c34ce3d1 3111 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
6156a456 3112 case DRM_FORMAT_VYUY:
c34ce3d1 3113 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
70d21f0e 3114 default:
4249eeef 3115 MISSING_CASE(pixel_format);
70d21f0e 3116 }
8cfcba41 3117
c34ce3d1 3118 return 0;
6156a456 3119}
70d21f0e 3120
6156a456
CK
3121u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3122{
6156a456 3123 switch (fb_modifier) {
30af77c4 3124 case DRM_FORMAT_MOD_NONE:
70d21f0e 3125 break;
30af77c4 3126 case I915_FORMAT_MOD_X_TILED:
c34ce3d1 3127 return PLANE_CTL_TILED_X;
b321803d 3128 case I915_FORMAT_MOD_Y_TILED:
c34ce3d1 3129 return PLANE_CTL_TILED_Y;
b321803d 3130 case I915_FORMAT_MOD_Yf_TILED:
c34ce3d1 3131 return PLANE_CTL_TILED_YF;
70d21f0e 3132 default:
6156a456 3133 MISSING_CASE(fb_modifier);
70d21f0e 3134 }
8cfcba41 3135
c34ce3d1 3136 return 0;
6156a456 3137}
70d21f0e 3138
6156a456
CK
3139u32 skl_plane_ctl_rotation(unsigned int rotation)
3140{
3b7a5119 3141 switch (rotation) {
6156a456
CK
3142 case BIT(DRM_ROTATE_0):
3143 break;
1e8df167
SJ
3144 /*
3145 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3146 * while i915 HW rotation is clockwise, thats why this swapping.
3147 */
3b7a5119 3148 case BIT(DRM_ROTATE_90):
1e8df167 3149 return PLANE_CTL_ROTATE_270;
3b7a5119 3150 case BIT(DRM_ROTATE_180):
c34ce3d1 3151 return PLANE_CTL_ROTATE_180;
3b7a5119 3152 case BIT(DRM_ROTATE_270):
1e8df167 3153 return PLANE_CTL_ROTATE_90;
6156a456
CK
3154 default:
3155 MISSING_CASE(rotation);
3156 }
3157
c34ce3d1 3158 return 0;
6156a456
CK
3159}
3160
a8d201af
ML
3161static void skylake_update_primary_plane(struct drm_plane *plane,
3162 const struct intel_crtc_state *crtc_state,
3163 const struct intel_plane_state *plane_state)
6156a456 3164{
a8d201af 3165 struct drm_device *dev = plane->dev;
6156a456 3166 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af
ML
3167 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3168 struct drm_framebuffer *fb = plane_state->base.fb;
3169 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6156a456
CK
3170 int pipe = intel_crtc->pipe;
3171 u32 plane_ctl, stride_div, stride;
3172 u32 tile_height, plane_offset, plane_size;
a8d201af 3173 unsigned int rotation = plane_state->base.rotation;
6156a456 3174 int x_offset, y_offset;
44eb0cb9 3175 u32 surf_addr;
a8d201af
ML
3176 int scaler_id = plane_state->scaler_id;
3177 int src_x = plane_state->src.x1 >> 16;
3178 int src_y = plane_state->src.y1 >> 16;
3179 int src_w = drm_rect_width(&plane_state->src) >> 16;
3180 int src_h = drm_rect_height(&plane_state->src) >> 16;
3181 int dst_x = plane_state->dst.x1;
3182 int dst_y = plane_state->dst.y1;
3183 int dst_w = drm_rect_width(&plane_state->dst);
3184 int dst_h = drm_rect_height(&plane_state->dst);
70d21f0e 3185
6156a456
CK
3186 plane_ctl = PLANE_CTL_ENABLE |
3187 PLANE_CTL_PIPE_GAMMA_ENABLE |
3188 PLANE_CTL_PIPE_CSC_ENABLE;
3189
3190 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3191 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
3192 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
6156a456
CK
3193 plane_ctl |= skl_plane_ctl_rotation(rotation);
3194
7b49f948 3195 stride_div = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
b321803d 3196 fb->pixel_format);
dedf278c 3197 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
3b7a5119 3198
a42e5a23
PZ
3199 WARN_ON(drm_rect_width(&plane_state->src) == 0);
3200
3b7a5119 3201 if (intel_rotation_90_or_270(rotation)) {
832be82f
VS
3202 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
3203
3b7a5119 3204 /* stride = Surface height in tiles */
832be82f 3205 tile_height = intel_tile_height(dev_priv, fb->modifier[0], cpp);
3b7a5119 3206 stride = DIV_ROUND_UP(fb->height, tile_height);
a8d201af
ML
3207 x_offset = stride * tile_height - src_y - src_h;
3208 y_offset = src_x;
6156a456 3209 plane_size = (src_w - 1) << 16 | (src_h - 1);
3b7a5119
SJ
3210 } else {
3211 stride = fb->pitches[0] / stride_div;
a8d201af
ML
3212 x_offset = src_x;
3213 y_offset = src_y;
6156a456 3214 plane_size = (src_h - 1) << 16 | (src_w - 1);
3b7a5119
SJ
3215 }
3216 plane_offset = y_offset << 16 | x_offset;
b321803d 3217
2db3366b
PZ
3218 intel_crtc->adjusted_x = x_offset;
3219 intel_crtc->adjusted_y = y_offset;
3220
70d21f0e 3221 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
3b7a5119
SJ
3222 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3223 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3224 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
6156a456
CK
3225
3226 if (scaler_id >= 0) {
3227 uint32_t ps_ctrl = 0;
3228
3229 WARN_ON(!dst_w || !dst_h);
3230 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3231 crtc_state->scaler_state.scalers[scaler_id].mode;
3232 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3233 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3234 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3235 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3236 I915_WRITE(PLANE_POS(pipe, 0), 0);
3237 } else {
3238 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3239 }
3240
121920fa 3241 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
70d21f0e
DL
3242
3243 POSTING_READ(PLANE_SURF(pipe, 0));
3244}
3245
a8d201af
ML
3246static void skylake_disable_primary_plane(struct drm_plane *primary,
3247 struct drm_crtc *crtc)
17638cd6
JB
3248{
3249 struct drm_device *dev = crtc->dev;
3250 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af 3251 int pipe = to_intel_crtc(crtc)->pipe;
17638cd6 3252
a8d201af
ML
3253 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3254 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3255 POSTING_READ(PLANE_SURF(pipe, 0));
3256}
29b9bde6 3257
a8d201af
ML
3258/* Assume fb object is pinned & idle & fenced and just update base pointers */
3259static int
3260intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3261 int x, int y, enum mode_set_atomic state)
3262{
3263 /* Support for kgdboc is disabled, this needs a major rework. */
3264 DRM_ERROR("legacy panic handler not supported any more.\n");
3265
3266 return -ENODEV;
81255565
JB
3267}
3268
7514747d 3269static void intel_complete_page_flips(struct drm_device *dev)
96a02917 3270{
96a02917
VS
3271 struct drm_crtc *crtc;
3272
70e1e0ec 3273 for_each_crtc(dev, crtc) {
96a02917
VS
3274 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3275 enum plane plane = intel_crtc->plane;
3276
3277 intel_prepare_page_flip(dev, plane);
3278 intel_finish_page_flip_plane(dev, plane);
3279 }
7514747d
VS
3280}
3281
3282static void intel_update_primary_planes(struct drm_device *dev)
3283{
7514747d 3284 struct drm_crtc *crtc;
96a02917 3285
70e1e0ec 3286 for_each_crtc(dev, crtc) {
11c22da6
ML
3287 struct intel_plane *plane = to_intel_plane(crtc->primary);
3288 struct intel_plane_state *plane_state;
96a02917 3289
11c22da6 3290 drm_modeset_lock_crtc(crtc, &plane->base);
11c22da6
ML
3291 plane_state = to_intel_plane_state(plane->base.state);
3292
a8d201af
ML
3293 if (plane_state->visible)
3294 plane->update_plane(&plane->base,
3295 to_intel_crtc_state(crtc->state),
3296 plane_state);
11c22da6
ML
3297
3298 drm_modeset_unlock_crtc(crtc);
96a02917
VS
3299 }
3300}
3301
7514747d
VS
3302void intel_prepare_reset(struct drm_device *dev)
3303{
3304 /* no reset support for gen2 */
3305 if (IS_GEN2(dev))
3306 return;
3307
3308 /* reset doesn't touch the display */
3309 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3310 return;
3311
3312 drm_modeset_lock_all(dev);
f98ce92f
VS
3313 /*
3314 * Disabling the crtcs gracefully seems nicer. Also the
3315 * g33 docs say we should at least disable all the planes.
3316 */
6b72d486 3317 intel_display_suspend(dev);
7514747d
VS
3318}
3319
3320void intel_finish_reset(struct drm_device *dev)
3321{
3322 struct drm_i915_private *dev_priv = to_i915(dev);
3323
3324 /*
3325 * Flips in the rings will be nuked by the reset,
3326 * so complete all pending flips so that user space
3327 * will get its events and not get stuck.
3328 */
3329 intel_complete_page_flips(dev);
3330
3331 /* no reset support for gen2 */
3332 if (IS_GEN2(dev))
3333 return;
3334
3335 /* reset doesn't touch the display */
3336 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3337 /*
3338 * Flips in the rings have been nuked by the reset,
3339 * so update the base address of all primary
3340 * planes to the the last fb to make sure we're
3341 * showing the correct fb after a reset.
11c22da6
ML
3342 *
3343 * FIXME: Atomic will make this obsolete since we won't schedule
3344 * CS-based flips (which might get lost in gpu resets) any more.
7514747d
VS
3345 */
3346 intel_update_primary_planes(dev);
3347 return;
3348 }
3349
3350 /*
3351 * The display has been reset as well,
3352 * so need a full re-initialization.
3353 */
3354 intel_runtime_pm_disable_interrupts(dev_priv);
3355 intel_runtime_pm_enable_interrupts(dev_priv);
3356
3357 intel_modeset_init_hw(dev);
3358
3359 spin_lock_irq(&dev_priv->irq_lock);
3360 if (dev_priv->display.hpd_irq_setup)
3361 dev_priv->display.hpd_irq_setup(dev);
3362 spin_unlock_irq(&dev_priv->irq_lock);
3363
043e9bda 3364 intel_display_resume(dev);
7514747d
VS
3365
3366 intel_hpd_init(dev_priv);
3367
3368 drm_modeset_unlock_all(dev);
3369}
3370
7d5e3799
CW
3371static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3372{
3373 struct drm_device *dev = crtc->dev;
3374 struct drm_i915_private *dev_priv = dev->dev_private;
3375 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7d5e3799
CW
3376 bool pending;
3377
3378 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3379 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3380 return false;
3381
5e2d7afc 3382 spin_lock_irq(&dev->event_lock);
7d5e3799 3383 pending = to_intel_crtc(crtc)->unpin_work != NULL;
5e2d7afc 3384 spin_unlock_irq(&dev->event_lock);
7d5e3799
CW
3385
3386 return pending;
3387}
3388
bfd16b2a
ML
3389static void intel_update_pipe_config(struct intel_crtc *crtc,
3390 struct intel_crtc_state *old_crtc_state)
e30e8f75
GP
3391{
3392 struct drm_device *dev = crtc->base.dev;
3393 struct drm_i915_private *dev_priv = dev->dev_private;
bfd16b2a
ML
3394 struct intel_crtc_state *pipe_config =
3395 to_intel_crtc_state(crtc->base.state);
e30e8f75 3396
bfd16b2a
ML
3397 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3398 crtc->base.mode = crtc->base.state->mode;
3399
3400 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3401 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3402 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
e30e8f75 3403
44522d85
ML
3404 if (HAS_DDI(dev))
3405 intel_set_pipe_csc(&crtc->base);
3406
e30e8f75
GP
3407 /*
3408 * Update pipe size and adjust fitter if needed: the reason for this is
3409 * that in compute_mode_changes we check the native mode (not the pfit
3410 * mode) to see if we can flip rather than do a full mode set. In the
3411 * fastboot case, we'll flip, but if we don't update the pipesrc and
3412 * pfit state, we'll end up with a big fb scanned out into the wrong
3413 * sized surface.
e30e8f75
GP
3414 */
3415
e30e8f75 3416 I915_WRITE(PIPESRC(crtc->pipe),
bfd16b2a
ML
3417 ((pipe_config->pipe_src_w - 1) << 16) |
3418 (pipe_config->pipe_src_h - 1));
3419
3420 /* on skylake this is done by detaching scalers */
3421 if (INTEL_INFO(dev)->gen >= 9) {
3422 skl_detach_scalers(crtc);
3423
3424 if (pipe_config->pch_pfit.enabled)
3425 skylake_pfit_enable(crtc);
3426 } else if (HAS_PCH_SPLIT(dev)) {
3427 if (pipe_config->pch_pfit.enabled)
3428 ironlake_pfit_enable(crtc);
3429 else if (old_crtc_state->pch_pfit.enabled)
3430 ironlake_pfit_disable(crtc, true);
e30e8f75 3431 }
e30e8f75
GP
3432}
3433
5e84e1a4
ZW
3434static void intel_fdi_normal_train(struct drm_crtc *crtc)
3435{
3436 struct drm_device *dev = crtc->dev;
3437 struct drm_i915_private *dev_priv = dev->dev_private;
3438 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3439 int pipe = intel_crtc->pipe;
f0f59a00
VS
3440 i915_reg_t reg;
3441 u32 temp;
5e84e1a4
ZW
3442
3443 /* enable normal train */
3444 reg = FDI_TX_CTL(pipe);
3445 temp = I915_READ(reg);
61e499bf 3446 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
3447 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3448 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
3449 } else {
3450 temp &= ~FDI_LINK_TRAIN_NONE;
3451 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 3452 }
5e84e1a4
ZW
3453 I915_WRITE(reg, temp);
3454
3455 reg = FDI_RX_CTL(pipe);
3456 temp = I915_READ(reg);
3457 if (HAS_PCH_CPT(dev)) {
3458 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3459 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3460 } else {
3461 temp &= ~FDI_LINK_TRAIN_NONE;
3462 temp |= FDI_LINK_TRAIN_NONE;
3463 }
3464 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3465
3466 /* wait one idle pattern time */
3467 POSTING_READ(reg);
3468 udelay(1000);
357555c0
JB
3469
3470 /* IVB wants error correction enabled */
3471 if (IS_IVYBRIDGE(dev))
3472 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3473 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
3474}
3475
8db9d77b
ZW
3476/* The FDI link training functions for ILK/Ibexpeak. */
3477static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3478{
3479 struct drm_device *dev = crtc->dev;
3480 struct drm_i915_private *dev_priv = dev->dev_private;
3481 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3482 int pipe = intel_crtc->pipe;
f0f59a00
VS
3483 i915_reg_t reg;
3484 u32 temp, tries;
8db9d77b 3485
1c8562f6 3486 /* FDI needs bits from pipe first */
0fc932b8 3487 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3488
e1a44743
AJ
3489 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3490 for train result */
5eddb70b
CW
3491 reg = FDI_RX_IMR(pipe);
3492 temp = I915_READ(reg);
e1a44743
AJ
3493 temp &= ~FDI_RX_SYMBOL_LOCK;
3494 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3495 I915_WRITE(reg, temp);
3496 I915_READ(reg);
e1a44743
AJ
3497 udelay(150);
3498
8db9d77b 3499 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3500 reg = FDI_TX_CTL(pipe);
3501 temp = I915_READ(reg);
627eb5a3 3502 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3503 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3504 temp &= ~FDI_LINK_TRAIN_NONE;
3505 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3506 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3507
5eddb70b
CW
3508 reg = FDI_RX_CTL(pipe);
3509 temp = I915_READ(reg);
8db9d77b
ZW
3510 temp &= ~FDI_LINK_TRAIN_NONE;
3511 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3512 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3513
3514 POSTING_READ(reg);
8db9d77b
ZW
3515 udelay(150);
3516
5b2adf89 3517 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3518 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3519 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3520 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3521
5eddb70b 3522 reg = FDI_RX_IIR(pipe);
e1a44743 3523 for (tries = 0; tries < 5; tries++) {
5eddb70b 3524 temp = I915_READ(reg);
8db9d77b
ZW
3525 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3526
3527 if ((temp & FDI_RX_BIT_LOCK)) {
3528 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3529 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3530 break;
3531 }
8db9d77b 3532 }
e1a44743 3533 if (tries == 5)
5eddb70b 3534 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3535
3536 /* Train 2 */
5eddb70b
CW
3537 reg = FDI_TX_CTL(pipe);
3538 temp = I915_READ(reg);
8db9d77b
ZW
3539 temp &= ~FDI_LINK_TRAIN_NONE;
3540 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3541 I915_WRITE(reg, temp);
8db9d77b 3542
5eddb70b
CW
3543 reg = FDI_RX_CTL(pipe);
3544 temp = I915_READ(reg);
8db9d77b
ZW
3545 temp &= ~FDI_LINK_TRAIN_NONE;
3546 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3547 I915_WRITE(reg, temp);
8db9d77b 3548
5eddb70b
CW
3549 POSTING_READ(reg);
3550 udelay(150);
8db9d77b 3551
5eddb70b 3552 reg = FDI_RX_IIR(pipe);
e1a44743 3553 for (tries = 0; tries < 5; tries++) {
5eddb70b 3554 temp = I915_READ(reg);
8db9d77b
ZW
3555 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3556
3557 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3558 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3559 DRM_DEBUG_KMS("FDI train 2 done.\n");
3560 break;
3561 }
8db9d77b 3562 }
e1a44743 3563 if (tries == 5)
5eddb70b 3564 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3565
3566 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3567
8db9d77b
ZW
3568}
3569
0206e353 3570static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3571 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3572 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3573 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3574 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3575};
3576
3577/* The FDI link training functions for SNB/Cougarpoint. */
3578static void gen6_fdi_link_train(struct drm_crtc *crtc)
3579{
3580 struct drm_device *dev = crtc->dev;
3581 struct drm_i915_private *dev_priv = dev->dev_private;
3582 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3583 int pipe = intel_crtc->pipe;
f0f59a00
VS
3584 i915_reg_t reg;
3585 u32 temp, i, retry;
8db9d77b 3586
e1a44743
AJ
3587 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3588 for train result */
5eddb70b
CW
3589 reg = FDI_RX_IMR(pipe);
3590 temp = I915_READ(reg);
e1a44743
AJ
3591 temp &= ~FDI_RX_SYMBOL_LOCK;
3592 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3593 I915_WRITE(reg, temp);
3594
3595 POSTING_READ(reg);
e1a44743
AJ
3596 udelay(150);
3597
8db9d77b 3598 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3599 reg = FDI_TX_CTL(pipe);
3600 temp = I915_READ(reg);
627eb5a3 3601 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3602 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3603 temp &= ~FDI_LINK_TRAIN_NONE;
3604 temp |= FDI_LINK_TRAIN_PATTERN_1;
3605 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3606 /* SNB-B */
3607 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3608 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3609
d74cf324
DV
3610 I915_WRITE(FDI_RX_MISC(pipe),
3611 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3612
5eddb70b
CW
3613 reg = FDI_RX_CTL(pipe);
3614 temp = I915_READ(reg);
8db9d77b
ZW
3615 if (HAS_PCH_CPT(dev)) {
3616 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3617 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3618 } else {
3619 temp &= ~FDI_LINK_TRAIN_NONE;
3620 temp |= FDI_LINK_TRAIN_PATTERN_1;
3621 }
5eddb70b
CW
3622 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3623
3624 POSTING_READ(reg);
8db9d77b
ZW
3625 udelay(150);
3626
0206e353 3627 for (i = 0; i < 4; i++) {
5eddb70b
CW
3628 reg = FDI_TX_CTL(pipe);
3629 temp = I915_READ(reg);
8db9d77b
ZW
3630 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3631 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3632 I915_WRITE(reg, temp);
3633
3634 POSTING_READ(reg);
8db9d77b
ZW
3635 udelay(500);
3636
fa37d39e
SP
3637 for (retry = 0; retry < 5; retry++) {
3638 reg = FDI_RX_IIR(pipe);
3639 temp = I915_READ(reg);
3640 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3641 if (temp & FDI_RX_BIT_LOCK) {
3642 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3643 DRM_DEBUG_KMS("FDI train 1 done.\n");
3644 break;
3645 }
3646 udelay(50);
8db9d77b 3647 }
fa37d39e
SP
3648 if (retry < 5)
3649 break;
8db9d77b
ZW
3650 }
3651 if (i == 4)
5eddb70b 3652 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3653
3654 /* Train 2 */
5eddb70b
CW
3655 reg = FDI_TX_CTL(pipe);
3656 temp = I915_READ(reg);
8db9d77b
ZW
3657 temp &= ~FDI_LINK_TRAIN_NONE;
3658 temp |= FDI_LINK_TRAIN_PATTERN_2;
3659 if (IS_GEN6(dev)) {
3660 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3661 /* SNB-B */
3662 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3663 }
5eddb70b 3664 I915_WRITE(reg, temp);
8db9d77b 3665
5eddb70b
CW
3666 reg = FDI_RX_CTL(pipe);
3667 temp = I915_READ(reg);
8db9d77b
ZW
3668 if (HAS_PCH_CPT(dev)) {
3669 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3670 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3671 } else {
3672 temp &= ~FDI_LINK_TRAIN_NONE;
3673 temp |= FDI_LINK_TRAIN_PATTERN_2;
3674 }
5eddb70b
CW
3675 I915_WRITE(reg, temp);
3676
3677 POSTING_READ(reg);
8db9d77b
ZW
3678 udelay(150);
3679
0206e353 3680 for (i = 0; i < 4; i++) {
5eddb70b
CW
3681 reg = FDI_TX_CTL(pipe);
3682 temp = I915_READ(reg);
8db9d77b
ZW
3683 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3684 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3685 I915_WRITE(reg, temp);
3686
3687 POSTING_READ(reg);
8db9d77b
ZW
3688 udelay(500);
3689
fa37d39e
SP
3690 for (retry = 0; retry < 5; retry++) {
3691 reg = FDI_RX_IIR(pipe);
3692 temp = I915_READ(reg);
3693 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3694 if (temp & FDI_RX_SYMBOL_LOCK) {
3695 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3696 DRM_DEBUG_KMS("FDI train 2 done.\n");
3697 break;
3698 }
3699 udelay(50);
8db9d77b 3700 }
fa37d39e
SP
3701 if (retry < 5)
3702 break;
8db9d77b
ZW
3703 }
3704 if (i == 4)
5eddb70b 3705 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3706
3707 DRM_DEBUG_KMS("FDI train done.\n");
3708}
3709
357555c0
JB
3710/* Manual link training for Ivy Bridge A0 parts */
3711static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3712{
3713 struct drm_device *dev = crtc->dev;
3714 struct drm_i915_private *dev_priv = dev->dev_private;
3715 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3716 int pipe = intel_crtc->pipe;
f0f59a00
VS
3717 i915_reg_t reg;
3718 u32 temp, i, j;
357555c0
JB
3719
3720 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3721 for train result */
3722 reg = FDI_RX_IMR(pipe);
3723 temp = I915_READ(reg);
3724 temp &= ~FDI_RX_SYMBOL_LOCK;
3725 temp &= ~FDI_RX_BIT_LOCK;
3726 I915_WRITE(reg, temp);
3727
3728 POSTING_READ(reg);
3729 udelay(150);
3730
01a415fd
DV
3731 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3732 I915_READ(FDI_RX_IIR(pipe)));
3733
139ccd3f
JB
3734 /* Try each vswing and preemphasis setting twice before moving on */
3735 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3736 /* disable first in case we need to retry */
3737 reg = FDI_TX_CTL(pipe);
3738 temp = I915_READ(reg);
3739 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3740 temp &= ~FDI_TX_ENABLE;
3741 I915_WRITE(reg, temp);
357555c0 3742
139ccd3f
JB
3743 reg = FDI_RX_CTL(pipe);
3744 temp = I915_READ(reg);
3745 temp &= ~FDI_LINK_TRAIN_AUTO;
3746 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3747 temp &= ~FDI_RX_ENABLE;
3748 I915_WRITE(reg, temp);
357555c0 3749
139ccd3f 3750 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3751 reg = FDI_TX_CTL(pipe);
3752 temp = I915_READ(reg);
139ccd3f 3753 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3754 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
139ccd3f 3755 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3756 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3757 temp |= snb_b_fdi_train_param[j/2];
3758 temp |= FDI_COMPOSITE_SYNC;
3759 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3760
139ccd3f
JB
3761 I915_WRITE(FDI_RX_MISC(pipe),
3762 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3763
139ccd3f 3764 reg = FDI_RX_CTL(pipe);
357555c0 3765 temp = I915_READ(reg);
139ccd3f
JB
3766 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3767 temp |= FDI_COMPOSITE_SYNC;
3768 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3769
139ccd3f
JB
3770 POSTING_READ(reg);
3771 udelay(1); /* should be 0.5us */
357555c0 3772
139ccd3f
JB
3773 for (i = 0; i < 4; i++) {
3774 reg = FDI_RX_IIR(pipe);
3775 temp = I915_READ(reg);
3776 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3777
139ccd3f
JB
3778 if (temp & FDI_RX_BIT_LOCK ||
3779 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3780 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3781 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3782 i);
3783 break;
3784 }
3785 udelay(1); /* should be 0.5us */
3786 }
3787 if (i == 4) {
3788 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3789 continue;
3790 }
357555c0 3791
139ccd3f 3792 /* Train 2 */
357555c0
JB
3793 reg = FDI_TX_CTL(pipe);
3794 temp = I915_READ(reg);
139ccd3f
JB
3795 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3796 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3797 I915_WRITE(reg, temp);
3798
3799 reg = FDI_RX_CTL(pipe);
3800 temp = I915_READ(reg);
3801 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3802 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3803 I915_WRITE(reg, temp);
3804
3805 POSTING_READ(reg);
139ccd3f 3806 udelay(2); /* should be 1.5us */
357555c0 3807
139ccd3f
JB
3808 for (i = 0; i < 4; i++) {
3809 reg = FDI_RX_IIR(pipe);
3810 temp = I915_READ(reg);
3811 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3812
139ccd3f
JB
3813 if (temp & FDI_RX_SYMBOL_LOCK ||
3814 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3815 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3816 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3817 i);
3818 goto train_done;
3819 }
3820 udelay(2); /* should be 1.5us */
357555c0 3821 }
139ccd3f
JB
3822 if (i == 4)
3823 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3824 }
357555c0 3825
139ccd3f 3826train_done:
357555c0
JB
3827 DRM_DEBUG_KMS("FDI train done.\n");
3828}
3829
88cefb6c 3830static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3831{
88cefb6c 3832 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3833 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3834 int pipe = intel_crtc->pipe;
f0f59a00
VS
3835 i915_reg_t reg;
3836 u32 temp;
c64e311e 3837
c98e9dcf 3838 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3839 reg = FDI_RX_CTL(pipe);
3840 temp = I915_READ(reg);
627eb5a3 3841 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
6e3c9717 3842 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
dfd07d72 3843 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3844 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3845
3846 POSTING_READ(reg);
c98e9dcf
JB
3847 udelay(200);
3848
3849 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3850 temp = I915_READ(reg);
3851 I915_WRITE(reg, temp | FDI_PCDCLK);
3852
3853 POSTING_READ(reg);
c98e9dcf
JB
3854 udelay(200);
3855
20749730
PZ
3856 /* Enable CPU FDI TX PLL, always on for Ironlake */
3857 reg = FDI_TX_CTL(pipe);
3858 temp = I915_READ(reg);
3859 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3860 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3861
20749730
PZ
3862 POSTING_READ(reg);
3863 udelay(100);
6be4a607 3864 }
0e23b99d
JB
3865}
3866
88cefb6c
DV
3867static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3868{
3869 struct drm_device *dev = intel_crtc->base.dev;
3870 struct drm_i915_private *dev_priv = dev->dev_private;
3871 int pipe = intel_crtc->pipe;
f0f59a00
VS
3872 i915_reg_t reg;
3873 u32 temp;
88cefb6c
DV
3874
3875 /* Switch from PCDclk to Rawclk */
3876 reg = FDI_RX_CTL(pipe);
3877 temp = I915_READ(reg);
3878 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3879
3880 /* Disable CPU FDI TX PLL */
3881 reg = FDI_TX_CTL(pipe);
3882 temp = I915_READ(reg);
3883 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3884
3885 POSTING_READ(reg);
3886 udelay(100);
3887
3888 reg = FDI_RX_CTL(pipe);
3889 temp = I915_READ(reg);
3890 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3891
3892 /* Wait for the clocks to turn off. */
3893 POSTING_READ(reg);
3894 udelay(100);
3895}
3896
0fc932b8
JB
3897static void ironlake_fdi_disable(struct drm_crtc *crtc)
3898{
3899 struct drm_device *dev = crtc->dev;
3900 struct drm_i915_private *dev_priv = dev->dev_private;
3901 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3902 int pipe = intel_crtc->pipe;
f0f59a00
VS
3903 i915_reg_t reg;
3904 u32 temp;
0fc932b8
JB
3905
3906 /* disable CPU FDI tx and PCH FDI rx */
3907 reg = FDI_TX_CTL(pipe);
3908 temp = I915_READ(reg);
3909 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3910 POSTING_READ(reg);
3911
3912 reg = FDI_RX_CTL(pipe);
3913 temp = I915_READ(reg);
3914 temp &= ~(0x7 << 16);
dfd07d72 3915 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3916 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3917
3918 POSTING_READ(reg);
3919 udelay(100);
3920
3921 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3922 if (HAS_PCH_IBX(dev))
6f06ce18 3923 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3924
3925 /* still set train pattern 1 */
3926 reg = FDI_TX_CTL(pipe);
3927 temp = I915_READ(reg);
3928 temp &= ~FDI_LINK_TRAIN_NONE;
3929 temp |= FDI_LINK_TRAIN_PATTERN_1;
3930 I915_WRITE(reg, temp);
3931
3932 reg = FDI_RX_CTL(pipe);
3933 temp = I915_READ(reg);
3934 if (HAS_PCH_CPT(dev)) {
3935 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3936 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3937 } else {
3938 temp &= ~FDI_LINK_TRAIN_NONE;
3939 temp |= FDI_LINK_TRAIN_PATTERN_1;
3940 }
3941 /* BPC in FDI rx is consistent with that in PIPECONF */
3942 temp &= ~(0x07 << 16);
dfd07d72 3943 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3944 I915_WRITE(reg, temp);
3945
3946 POSTING_READ(reg);
3947 udelay(100);
3948}
3949
5dce5b93
CW
3950bool intel_has_pending_fb_unpin(struct drm_device *dev)
3951{
3952 struct intel_crtc *crtc;
3953
3954 /* Note that we don't need to be called with mode_config.lock here
3955 * as our list of CRTC objects is static for the lifetime of the
3956 * device and so cannot disappear as we iterate. Similarly, we can
3957 * happily treat the predicates as racy, atomic checks as userspace
3958 * cannot claim and pin a new fb without at least acquring the
3959 * struct_mutex and so serialising with us.
3960 */
d3fcc808 3961 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3962 if (atomic_read(&crtc->unpin_work_count) == 0)
3963 continue;
3964
3965 if (crtc->unpin_work)
3966 intel_wait_for_vblank(dev, crtc->pipe);
3967
3968 return true;
3969 }
3970
3971 return false;
3972}
3973
d6bbafa1
CW
3974static void page_flip_completed(struct intel_crtc *intel_crtc)
3975{
3976 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3977 struct intel_unpin_work *work = intel_crtc->unpin_work;
3978
3979 /* ensure that the unpin work is consistent wrt ->pending. */
3980 smp_rmb();
3981 intel_crtc->unpin_work = NULL;
3982
3983 if (work->event)
3984 drm_send_vblank_event(intel_crtc->base.dev,
3985 intel_crtc->pipe,
3986 work->event);
3987
3988 drm_crtc_vblank_put(&intel_crtc->base);
3989
3990 wake_up_all(&dev_priv->pending_flip_queue);
3991 queue_work(dev_priv->wq, &work->work);
3992
3993 trace_i915_flip_complete(intel_crtc->plane,
3994 work->pending_flip_obj);
3995}
3996
5008e874 3997static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 3998{
0f91128d 3999 struct drm_device *dev = crtc->dev;
5bb61643 4000 struct drm_i915_private *dev_priv = dev->dev_private;
5008e874 4001 long ret;
e6c3a2a6 4002
2c10d571 4003 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
5008e874
ML
4004
4005 ret = wait_event_interruptible_timeout(
4006 dev_priv->pending_flip_queue,
4007 !intel_crtc_has_pending_flip(crtc),
4008 60*HZ);
4009
4010 if (ret < 0)
4011 return ret;
4012
4013 if (ret == 0) {
9c787942 4014 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2c10d571 4015
5e2d7afc 4016 spin_lock_irq(&dev->event_lock);
9c787942
CW
4017 if (intel_crtc->unpin_work) {
4018 WARN_ONCE(1, "Removing stuck page flip\n");
4019 page_flip_completed(intel_crtc);
4020 }
5e2d7afc 4021 spin_unlock_irq(&dev->event_lock);
9c787942 4022 }
5bb61643 4023
5008e874 4024 return 0;
e6c3a2a6
CW
4025}
4026
060f02d8
VS
4027static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
4028{
4029 u32 temp;
4030
4031 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4032
4033 mutex_lock(&dev_priv->sb_lock);
4034
4035 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4036 temp |= SBI_SSCCTL_DISABLE;
4037 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4038
4039 mutex_unlock(&dev_priv->sb_lock);
4040}
4041
e615efe4
ED
4042/* Program iCLKIP clock to the desired frequency */
4043static void lpt_program_iclkip(struct drm_crtc *crtc)
4044{
64b46a06 4045 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6e3c9717 4046 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
e615efe4
ED
4047 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4048 u32 temp;
4049
060f02d8 4050 lpt_disable_iclkip(dev_priv);
e615efe4 4051
64b46a06
VS
4052 /* The iCLK virtual clock root frequency is in MHz,
4053 * but the adjusted_mode->crtc_clock in in KHz. To get the
4054 * divisors, it is necessary to divide one by another, so we
4055 * convert the virtual clock precision to KHz here for higher
4056 * precision.
4057 */
4058 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
e615efe4
ED
4059 u32 iclk_virtual_root_freq = 172800 * 1000;
4060 u32 iclk_pi_range = 64;
64b46a06 4061 u32 desired_divisor;
e615efe4 4062
64b46a06
VS
4063 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4064 clock << auxdiv);
4065 divsel = (desired_divisor / iclk_pi_range) - 2;
4066 phaseinc = desired_divisor % iclk_pi_range;
e615efe4 4067
64b46a06
VS
4068 /*
4069 * Near 20MHz is a corner case which is
4070 * out of range for the 7-bit divisor
4071 */
4072 if (divsel <= 0x7f)
4073 break;
e615efe4
ED
4074 }
4075
4076 /* This should not happen with any sane values */
4077 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4078 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4079 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4080 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4081
4082 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 4083 clock,
e615efe4
ED
4084 auxdiv,
4085 divsel,
4086 phasedir,
4087 phaseinc);
4088
060f02d8
VS
4089 mutex_lock(&dev_priv->sb_lock);
4090
e615efe4 4091 /* Program SSCDIVINTPHASE6 */
988d6ee8 4092 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
4093 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4094 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4095 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4096 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4097 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4098 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 4099 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
4100
4101 /* Program SSCAUXDIV */
988d6ee8 4102 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
4103 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4104 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 4105 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
4106
4107 /* Enable modulator and associated divider */
988d6ee8 4108 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 4109 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 4110 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4 4111
060f02d8
VS
4112 mutex_unlock(&dev_priv->sb_lock);
4113
e615efe4
ED
4114 /* Wait for initialization time */
4115 udelay(24);
4116
4117 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4118}
4119
8802e5b6
VS
4120int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4121{
4122 u32 divsel, phaseinc, auxdiv;
4123 u32 iclk_virtual_root_freq = 172800 * 1000;
4124 u32 iclk_pi_range = 64;
4125 u32 desired_divisor;
4126 u32 temp;
4127
4128 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4129 return 0;
4130
4131 mutex_lock(&dev_priv->sb_lock);
4132
4133 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4134 if (temp & SBI_SSCCTL_DISABLE) {
4135 mutex_unlock(&dev_priv->sb_lock);
4136 return 0;
4137 }
4138
4139 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4140 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4141 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4142 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4143 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4144
4145 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4146 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4147 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4148
4149 mutex_unlock(&dev_priv->sb_lock);
4150
4151 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4152
4153 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4154 desired_divisor << auxdiv);
4155}
4156
275f01b2
DV
4157static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4158 enum pipe pch_transcoder)
4159{
4160 struct drm_device *dev = crtc->base.dev;
4161 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 4162 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
275f01b2
DV
4163
4164 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4165 I915_READ(HTOTAL(cpu_transcoder)));
4166 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4167 I915_READ(HBLANK(cpu_transcoder)));
4168 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4169 I915_READ(HSYNC(cpu_transcoder)));
4170
4171 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4172 I915_READ(VTOTAL(cpu_transcoder)));
4173 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4174 I915_READ(VBLANK(cpu_transcoder)));
4175 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4176 I915_READ(VSYNC(cpu_transcoder)));
4177 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4178 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4179}
4180
003632d9 4181static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
1fbc0d78
DV
4182{
4183 struct drm_i915_private *dev_priv = dev->dev_private;
4184 uint32_t temp;
4185
4186 temp = I915_READ(SOUTH_CHICKEN1);
003632d9 4187 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
1fbc0d78
DV
4188 return;
4189
4190 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4191 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4192
003632d9
ACO
4193 temp &= ~FDI_BC_BIFURCATION_SELECT;
4194 if (enable)
4195 temp |= FDI_BC_BIFURCATION_SELECT;
4196
4197 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
1fbc0d78
DV
4198 I915_WRITE(SOUTH_CHICKEN1, temp);
4199 POSTING_READ(SOUTH_CHICKEN1);
4200}
4201
4202static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4203{
4204 struct drm_device *dev = intel_crtc->base.dev;
1fbc0d78
DV
4205
4206 switch (intel_crtc->pipe) {
4207 case PIPE_A:
4208 break;
4209 case PIPE_B:
6e3c9717 4210 if (intel_crtc->config->fdi_lanes > 2)
003632d9 4211 cpt_set_fdi_bc_bifurcation(dev, false);
1fbc0d78 4212 else
003632d9 4213 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4214
4215 break;
4216 case PIPE_C:
003632d9 4217 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4218
4219 break;
4220 default:
4221 BUG();
4222 }
4223}
4224
c48b5305
VS
4225/* Return which DP Port should be selected for Transcoder DP control */
4226static enum port
4227intel_trans_dp_port_sel(struct drm_crtc *crtc)
4228{
4229 struct drm_device *dev = crtc->dev;
4230 struct intel_encoder *encoder;
4231
4232 for_each_encoder_on_crtc(dev, crtc, encoder) {
4233 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4234 encoder->type == INTEL_OUTPUT_EDP)
4235 return enc_to_dig_port(&encoder->base)->port;
4236 }
4237
4238 return -1;
4239}
4240
f67a559d
JB
4241/*
4242 * Enable PCH resources required for PCH ports:
4243 * - PCH PLLs
4244 * - FDI training & RX/TX
4245 * - update transcoder timings
4246 * - DP transcoding bits
4247 * - transcoder
4248 */
4249static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
4250{
4251 struct drm_device *dev = crtc->dev;
4252 struct drm_i915_private *dev_priv = dev->dev_private;
4253 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4254 int pipe = intel_crtc->pipe;
f0f59a00 4255 u32 temp;
2c07245f 4256
ab9412ba 4257 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 4258
1fbc0d78
DV
4259 if (IS_IVYBRIDGE(dev))
4260 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4261
cd986abb
DV
4262 /* Write the TU size bits before fdi link training, so that error
4263 * detection works. */
4264 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4265 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4266
3860b2ec
VS
4267 /*
4268 * Sometimes spurious CPU pipe underruns happen during FDI
4269 * training, at least with VGA+HDMI cloning. Suppress them.
4270 */
4271 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4272
c98e9dcf 4273 /* For PCH output, training FDI link */
674cf967 4274 dev_priv->display.fdi_link_train(crtc);
2c07245f 4275
3ad8a208
DV
4276 /* We need to program the right clock selection before writing the pixel
4277 * mutliplier into the DPLL. */
303b81e0 4278 if (HAS_PCH_CPT(dev)) {
ee7b9f93 4279 u32 sel;
4b645f14 4280
c98e9dcf 4281 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
4282 temp |= TRANS_DPLL_ENABLE(pipe);
4283 sel = TRANS_DPLLB_SEL(pipe);
6e3c9717 4284 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
4285 temp |= sel;
4286 else
4287 temp &= ~sel;
c98e9dcf 4288 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 4289 }
5eddb70b 4290
3ad8a208
DV
4291 /* XXX: pch pll's can be enabled any time before we enable the PCH
4292 * transcoder, and we actually should do this to not upset any PCH
4293 * transcoder that already use the clock when we share it.
4294 *
4295 * Note that enable_shared_dpll tries to do the right thing, but
4296 * get_shared_dpll unconditionally resets the pll - we need that to have
4297 * the right LVDS enable sequence. */
85b3894f 4298 intel_enable_shared_dpll(intel_crtc);
3ad8a208 4299
d9b6cb56
JB
4300 /* set transcoder timing, panel must allow it */
4301 assert_panel_unlocked(dev_priv, pipe);
275f01b2 4302 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 4303
303b81e0 4304 intel_fdi_normal_train(crtc);
5e84e1a4 4305
3860b2ec
VS
4306 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4307
c98e9dcf 4308 /* For PCH DP, enable TRANS_DP_CTL */
6e3c9717 4309 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
9c4edaee
VS
4310 const struct drm_display_mode *adjusted_mode =
4311 &intel_crtc->config->base.adjusted_mode;
dfd07d72 4312 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
f0f59a00 4313 i915_reg_t reg = TRANS_DP_CTL(pipe);
5eddb70b
CW
4314 temp = I915_READ(reg);
4315 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
4316 TRANS_DP_SYNC_MASK |
4317 TRANS_DP_BPC_MASK);
e3ef4479 4318 temp |= TRANS_DP_OUTPUT_ENABLE;
9325c9f0 4319 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf 4320
9c4edaee 4321 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 4322 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
9c4edaee 4323 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 4324 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
4325
4326 switch (intel_trans_dp_port_sel(crtc)) {
c48b5305 4327 case PORT_B:
5eddb70b 4328 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf 4329 break;
c48b5305 4330 case PORT_C:
5eddb70b 4331 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf 4332 break;
c48b5305 4333 case PORT_D:
5eddb70b 4334 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
4335 break;
4336 default:
e95d41e1 4337 BUG();
32f9d658 4338 }
2c07245f 4339
5eddb70b 4340 I915_WRITE(reg, temp);
6be4a607 4341 }
b52eb4dc 4342
b8a4f404 4343 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
4344}
4345
1507e5bd
PZ
4346static void lpt_pch_enable(struct drm_crtc *crtc)
4347{
4348 struct drm_device *dev = crtc->dev;
4349 struct drm_i915_private *dev_priv = dev->dev_private;
4350 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 4351 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1507e5bd 4352
ab9412ba 4353 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 4354
8c52b5e8 4355 lpt_program_iclkip(crtc);
1507e5bd 4356
0540e488 4357 /* Set transcoder timing. */
275f01b2 4358 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 4359
937bb610 4360 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
4361}
4362
190f68c5
ACO
4363struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4364 struct intel_crtc_state *crtc_state)
ee7b9f93 4365{
e2b78267 4366 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8bd31e67 4367 struct intel_shared_dpll *pll;
de419ab6 4368 struct intel_shared_dpll_config *shared_dpll;
e2b78267 4369 enum intel_dpll_id i;
00490c22 4370 int max = dev_priv->num_shared_dpll;
ee7b9f93 4371
de419ab6
ML
4372 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4373
98b6bd99
DV
4374 if (HAS_PCH_IBX(dev_priv->dev)) {
4375 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 4376 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 4377 pll = &dev_priv->shared_dplls[i];
98b6bd99 4378
46edb027
DV
4379 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4380 crtc->base.base.id, pll->name);
98b6bd99 4381
de419ab6 4382 WARN_ON(shared_dpll[i].crtc_mask);
f2a69f44 4383
98b6bd99
DV
4384 goto found;
4385 }
4386
bcddf610
S
4387 if (IS_BROXTON(dev_priv->dev)) {
4388 /* PLL is attached to port in bxt */
4389 struct intel_encoder *encoder;
4390 struct intel_digital_port *intel_dig_port;
4391
4392 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4393 if (WARN_ON(!encoder))
4394 return NULL;
4395
4396 intel_dig_port = enc_to_dig_port(&encoder->base);
4397 /* 1:1 mapping between ports and PLLs */
4398 i = (enum intel_dpll_id)intel_dig_port->port;
4399 pll = &dev_priv->shared_dplls[i];
4400 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4401 crtc->base.base.id, pll->name);
de419ab6 4402 WARN_ON(shared_dpll[i].crtc_mask);
bcddf610
S
4403
4404 goto found;
00490c22
ML
4405 } else if (INTEL_INFO(dev_priv)->gen < 9 && HAS_DDI(dev_priv))
4406 /* Do not consider SPLL */
4407 max = 2;
bcddf610 4408
00490c22 4409 for (i = 0; i < max; i++) {
e72f9fbf 4410 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
4411
4412 /* Only want to check enabled timings first */
de419ab6 4413 if (shared_dpll[i].crtc_mask == 0)
ee7b9f93
JB
4414 continue;
4415
190f68c5 4416 if (memcmp(&crtc_state->dpll_hw_state,
de419ab6
ML
4417 &shared_dpll[i].hw_state,
4418 sizeof(crtc_state->dpll_hw_state)) == 0) {
8bd31e67 4419 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
1e6f2ddc 4420 crtc->base.base.id, pll->name,
de419ab6 4421 shared_dpll[i].crtc_mask,
8bd31e67 4422 pll->active);
ee7b9f93
JB
4423 goto found;
4424 }
4425 }
4426
4427 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
4428 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4429 pll = &dev_priv->shared_dplls[i];
de419ab6 4430 if (shared_dpll[i].crtc_mask == 0) {
46edb027
DV
4431 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4432 crtc->base.base.id, pll->name);
ee7b9f93
JB
4433 goto found;
4434 }
4435 }
4436
4437 return NULL;
4438
4439found:
de419ab6
ML
4440 if (shared_dpll[i].crtc_mask == 0)
4441 shared_dpll[i].hw_state =
4442 crtc_state->dpll_hw_state;
f2a69f44 4443
190f68c5 4444 crtc_state->shared_dpll = i;
46edb027
DV
4445 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4446 pipe_name(crtc->pipe));
ee7b9f93 4447
de419ab6 4448 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
e04c7350 4449
ee7b9f93
JB
4450 return pll;
4451}
4452
de419ab6 4453static void intel_shared_dpll_commit(struct drm_atomic_state *state)
8bd31e67 4454{
de419ab6
ML
4455 struct drm_i915_private *dev_priv = to_i915(state->dev);
4456 struct intel_shared_dpll_config *shared_dpll;
8bd31e67
ACO
4457 struct intel_shared_dpll *pll;
4458 enum intel_dpll_id i;
4459
de419ab6
ML
4460 if (!to_intel_atomic_state(state)->dpll_set)
4461 return;
8bd31e67 4462
de419ab6 4463 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
8bd31e67
ACO
4464 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4465 pll = &dev_priv->shared_dplls[i];
de419ab6 4466 pll->config = shared_dpll[i];
8bd31e67
ACO
4467 }
4468}
4469
a1520318 4470static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
4471{
4472 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 4473 i915_reg_t dslreg = PIPEDSL(pipe);
d4270e57
JB
4474 u32 temp;
4475
4476 temp = I915_READ(dslreg);
4477 udelay(500);
4478 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4479 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4480 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4481 }
4482}
4483
86adf9d7
ML
4484static int
4485skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4486 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4487 int src_w, int src_h, int dst_w, int dst_h)
a1b2278e 4488{
86adf9d7
ML
4489 struct intel_crtc_scaler_state *scaler_state =
4490 &crtc_state->scaler_state;
4491 struct intel_crtc *intel_crtc =
4492 to_intel_crtc(crtc_state->base.crtc);
a1b2278e 4493 int need_scaling;
6156a456
CK
4494
4495 need_scaling = intel_rotation_90_or_270(rotation) ?
4496 (src_h != dst_w || src_w != dst_h):
4497 (src_w != dst_w || src_h != dst_h);
a1b2278e
CK
4498
4499 /*
4500 * if plane is being disabled or scaler is no more required or force detach
4501 * - free scaler binded to this plane/crtc
4502 * - in order to do this, update crtc->scaler_usage
4503 *
4504 * Here scaler state in crtc_state is set free so that
4505 * scaler can be assigned to other user. Actual register
4506 * update to free the scaler is done in plane/panel-fit programming.
4507 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4508 */
86adf9d7 4509 if (force_detach || !need_scaling) {
a1b2278e 4510 if (*scaler_id >= 0) {
86adf9d7 4511 scaler_state->scaler_users &= ~(1 << scaler_user);
a1b2278e
CK
4512 scaler_state->scalers[*scaler_id].in_use = 0;
4513
86adf9d7
ML
4514 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4515 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4516 intel_crtc->pipe, scaler_user, *scaler_id,
a1b2278e
CK
4517 scaler_state->scaler_users);
4518 *scaler_id = -1;
4519 }
4520 return 0;
4521 }
4522
4523 /* range checks */
4524 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4525 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4526
4527 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4528 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
86adf9d7 4529 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
a1b2278e 4530 "size is out of scaler range\n",
86adf9d7 4531 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
a1b2278e
CK
4532 return -EINVAL;
4533 }
4534
86adf9d7
ML
4535 /* mark this plane as a scaler user in crtc_state */
4536 scaler_state->scaler_users |= (1 << scaler_user);
4537 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4538 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4539 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4540 scaler_state->scaler_users);
4541
4542 return 0;
4543}
4544
4545/**
4546 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4547 *
4548 * @state: crtc's scaler state
86adf9d7
ML
4549 *
4550 * Return
4551 * 0 - scaler_usage updated successfully
4552 * error - requested scaling cannot be supported or other error condition
4553 */
e435d6e5 4554int skl_update_scaler_crtc(struct intel_crtc_state *state)
86adf9d7
ML
4555{
4556 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
7c5f93b0 4557 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
86adf9d7
ML
4558
4559 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4560 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4561
e435d6e5 4562 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
fa5a7970 4563 &state->scaler_state.scaler_id, BIT(DRM_ROTATE_0),
86adf9d7 4564 state->pipe_src_w, state->pipe_src_h,
aad941d5 4565 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
86adf9d7
ML
4566}
4567
4568/**
4569 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4570 *
4571 * @state: crtc's scaler state
86adf9d7
ML
4572 * @plane_state: atomic plane state to update
4573 *
4574 * Return
4575 * 0 - scaler_usage updated successfully
4576 * error - requested scaling cannot be supported or other error condition
4577 */
da20eabd
ML
4578static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4579 struct intel_plane_state *plane_state)
86adf9d7
ML
4580{
4581
4582 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
da20eabd
ML
4583 struct intel_plane *intel_plane =
4584 to_intel_plane(plane_state->base.plane);
86adf9d7
ML
4585 struct drm_framebuffer *fb = plane_state->base.fb;
4586 int ret;
4587
4588 bool force_detach = !fb || !plane_state->visible;
4589
4590 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4591 intel_plane->base.base.id, intel_crtc->pipe,
4592 drm_plane_index(&intel_plane->base));
4593
4594 ret = skl_update_scaler(crtc_state, force_detach,
4595 drm_plane_index(&intel_plane->base),
4596 &plane_state->scaler_id,
4597 plane_state->base.rotation,
4598 drm_rect_width(&plane_state->src) >> 16,
4599 drm_rect_height(&plane_state->src) >> 16,
4600 drm_rect_width(&plane_state->dst),
4601 drm_rect_height(&plane_state->dst));
4602
4603 if (ret || plane_state->scaler_id < 0)
4604 return ret;
4605
a1b2278e 4606 /* check colorkey */
818ed961 4607 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
86adf9d7 4608 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
818ed961 4609 intel_plane->base.base.id);
a1b2278e
CK
4610 return -EINVAL;
4611 }
4612
4613 /* Check src format */
86adf9d7
ML
4614 switch (fb->pixel_format) {
4615 case DRM_FORMAT_RGB565:
4616 case DRM_FORMAT_XBGR8888:
4617 case DRM_FORMAT_XRGB8888:
4618 case DRM_FORMAT_ABGR8888:
4619 case DRM_FORMAT_ARGB8888:
4620 case DRM_FORMAT_XRGB2101010:
4621 case DRM_FORMAT_XBGR2101010:
4622 case DRM_FORMAT_YUYV:
4623 case DRM_FORMAT_YVYU:
4624 case DRM_FORMAT_UYVY:
4625 case DRM_FORMAT_VYUY:
4626 break;
4627 default:
4628 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4629 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4630 return -EINVAL;
a1b2278e
CK
4631 }
4632
a1b2278e
CK
4633 return 0;
4634}
4635
e435d6e5
ML
4636static void skylake_scaler_disable(struct intel_crtc *crtc)
4637{
4638 int i;
4639
4640 for (i = 0; i < crtc->num_scalers; i++)
4641 skl_detach_scaler(crtc, i);
4642}
4643
4644static void skylake_pfit_enable(struct intel_crtc *crtc)
bd2e244f
JB
4645{
4646 struct drm_device *dev = crtc->base.dev;
4647 struct drm_i915_private *dev_priv = dev->dev_private;
4648 int pipe = crtc->pipe;
a1b2278e
CK
4649 struct intel_crtc_scaler_state *scaler_state =
4650 &crtc->config->scaler_state;
4651
4652 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4653
6e3c9717 4654 if (crtc->config->pch_pfit.enabled) {
a1b2278e
CK
4655 int id;
4656
4657 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4658 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4659 return;
4660 }
4661
4662 id = scaler_state->scaler_id;
4663 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4664 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4665 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4666 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4667
4668 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
bd2e244f
JB
4669 }
4670}
4671
b074cec8
JB
4672static void ironlake_pfit_enable(struct intel_crtc *crtc)
4673{
4674 struct drm_device *dev = crtc->base.dev;
4675 struct drm_i915_private *dev_priv = dev->dev_private;
4676 int pipe = crtc->pipe;
4677
6e3c9717 4678 if (crtc->config->pch_pfit.enabled) {
b074cec8
JB
4679 /* Force use of hard-coded filter coefficients
4680 * as some pre-programmed values are broken,
4681 * e.g. x201.
4682 */
4683 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4684 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4685 PF_PIPE_SEL_IVB(pipe));
4686 else
4687 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
6e3c9717
ACO
4688 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4689 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
d4270e57
JB
4690 }
4691}
4692
20bc8673 4693void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4694{
cea165c3
VS
4695 struct drm_device *dev = crtc->base.dev;
4696 struct drm_i915_private *dev_priv = dev->dev_private;
d77e4531 4697
6e3c9717 4698 if (!crtc->config->ips_enabled)
d77e4531
PZ
4699 return;
4700
cea165c3
VS
4701 /* We can only enable IPS after we enable a plane and wait for a vblank */
4702 intel_wait_for_vblank(dev, crtc->pipe);
4703
d77e4531 4704 assert_plane_enabled(dev_priv, crtc->plane);
cea165c3 4705 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4706 mutex_lock(&dev_priv->rps.hw_lock);
4707 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4708 mutex_unlock(&dev_priv->rps.hw_lock);
4709 /* Quoting Art Runyan: "its not safe to expect any particular
4710 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4711 * mailbox." Moreover, the mailbox may return a bogus state,
4712 * so we need to just enable it and continue on.
2a114cc1
BW
4713 */
4714 } else {
4715 I915_WRITE(IPS_CTL, IPS_ENABLE);
4716 /* The bit only becomes 1 in the next vblank, so this wait here
4717 * is essentially intel_wait_for_vblank. If we don't have this
4718 * and don't wait for vblanks until the end of crtc_enable, then
4719 * the HW state readout code will complain that the expected
4720 * IPS_CTL value is not the one we read. */
4721 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4722 DRM_ERROR("Timed out waiting for IPS enable\n");
4723 }
d77e4531
PZ
4724}
4725
20bc8673 4726void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4727{
4728 struct drm_device *dev = crtc->base.dev;
4729 struct drm_i915_private *dev_priv = dev->dev_private;
4730
6e3c9717 4731 if (!crtc->config->ips_enabled)
d77e4531
PZ
4732 return;
4733
4734 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 4735 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4736 mutex_lock(&dev_priv->rps.hw_lock);
4737 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4738 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
4739 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4740 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4741 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4742 } else {
2a114cc1 4743 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4744 POSTING_READ(IPS_CTL);
4745 }
d77e4531
PZ
4746
4747 /* We need to wait for a vblank before we can disable the plane. */
4748 intel_wait_for_vblank(dev, crtc->pipe);
4749}
4750
4751/** Loads the palette/gamma unit for the CRTC with the prepared values */
4752static void intel_crtc_load_lut(struct drm_crtc *crtc)
4753{
4754 struct drm_device *dev = crtc->dev;
4755 struct drm_i915_private *dev_priv = dev->dev_private;
4756 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4757 enum pipe pipe = intel_crtc->pipe;
d77e4531
PZ
4758 int i;
4759 bool reenable_ips = false;
4760
4761 /* The clocks have to be on to load the palette. */
53d9f4e9 4762 if (!crtc->state->active)
d77e4531
PZ
4763 return;
4764
50360403 4765 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
a65347ba 4766 if (intel_crtc->config->has_dsi_encoder)
d77e4531
PZ
4767 assert_dsi_pll_enabled(dev_priv);
4768 else
4769 assert_pll_enabled(dev_priv, pipe);
4770 }
4771
d77e4531
PZ
4772 /* Workaround : Do not read or write the pipe palette/gamma data while
4773 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4774 */
6e3c9717 4775 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
d77e4531
PZ
4776 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4777 GAMMA_MODE_MODE_SPLIT)) {
4778 hsw_disable_ips(intel_crtc);
4779 reenable_ips = true;
4780 }
4781
4782 for (i = 0; i < 256; i++) {
f0f59a00 4783 i915_reg_t palreg;
f65a9c5b
VS
4784
4785 if (HAS_GMCH_DISPLAY(dev))
4786 palreg = PALETTE(pipe, i);
4787 else
4788 palreg = LGC_PALETTE(pipe, i);
4789
4790 I915_WRITE(palreg,
d77e4531
PZ
4791 (intel_crtc->lut_r[i] << 16) |
4792 (intel_crtc->lut_g[i] << 8) |
4793 intel_crtc->lut_b[i]);
4794 }
4795
4796 if (reenable_ips)
4797 hsw_enable_ips(intel_crtc);
4798}
4799
7cac945f 4800static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
d3eedb1a 4801{
7cac945f 4802 if (intel_crtc->overlay) {
d3eedb1a
VS
4803 struct drm_device *dev = intel_crtc->base.dev;
4804 struct drm_i915_private *dev_priv = dev->dev_private;
4805
4806 mutex_lock(&dev->struct_mutex);
4807 dev_priv->mm.interruptible = false;
4808 (void) intel_overlay_switch_off(intel_crtc->overlay);
4809 dev_priv->mm.interruptible = true;
4810 mutex_unlock(&dev->struct_mutex);
4811 }
4812
4813 /* Let userspace switch the overlay on again. In most cases userspace
4814 * has to recompute where to put it anyway.
4815 */
4816}
4817
87d4300a
ML
4818/**
4819 * intel_post_enable_primary - Perform operations after enabling primary plane
4820 * @crtc: the CRTC whose primary plane was just enabled
4821 *
4822 * Performs potentially sleeping operations that must be done after the primary
4823 * plane is enabled, such as updating FBC and IPS. Note that this may be
4824 * called due to an explicit primary plane update, or due to an implicit
4825 * re-enable that is caused when a sprite plane is updated to no longer
4826 * completely hide the primary plane.
4827 */
4828static void
4829intel_post_enable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4830{
4831 struct drm_device *dev = crtc->dev;
87d4300a 4832 struct drm_i915_private *dev_priv = dev->dev_private;
a5c4d7bc
VS
4833 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4834 int pipe = intel_crtc->pipe;
a5c4d7bc 4835
87d4300a
ML
4836 /*
4837 * FIXME IPS should be fine as long as one plane is
4838 * enabled, but in practice it seems to have problems
4839 * when going from primary only to sprite only and vice
4840 * versa.
4841 */
a5c4d7bc
VS
4842 hsw_enable_ips(intel_crtc);
4843
f99d7069 4844 /*
87d4300a
ML
4845 * Gen2 reports pipe underruns whenever all planes are disabled.
4846 * So don't enable underrun reporting before at least some planes
4847 * are enabled.
4848 * FIXME: Need to fix the logic to work when we turn off all planes
4849 * but leave the pipe running.
f99d7069 4850 */
87d4300a
ML
4851 if (IS_GEN2(dev))
4852 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4853
aca7b684
VS
4854 /* Underruns don't always raise interrupts, so check manually. */
4855 intel_check_cpu_fifo_underruns(dev_priv);
4856 intel_check_pch_fifo_underruns(dev_priv);
a5c4d7bc
VS
4857}
4858
87d4300a
ML
4859/**
4860 * intel_pre_disable_primary - Perform operations before disabling primary plane
4861 * @crtc: the CRTC whose primary plane is to be disabled
4862 *
4863 * Performs potentially sleeping operations that must be done before the
4864 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4865 * be called due to an explicit primary plane update, or due to an implicit
4866 * disable that is caused when a sprite plane completely hides the primary
4867 * plane.
4868 */
4869static void
4870intel_pre_disable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4871{
4872 struct drm_device *dev = crtc->dev;
4873 struct drm_i915_private *dev_priv = dev->dev_private;
4874 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4875 int pipe = intel_crtc->pipe;
a5c4d7bc 4876
87d4300a
ML
4877 /*
4878 * Gen2 reports pipe underruns whenever all planes are disabled.
4879 * So diasble underrun reporting before all the planes get disabled.
4880 * FIXME: Need to fix the logic to work when we turn off all planes
4881 * but leave the pipe running.
4882 */
4883 if (IS_GEN2(dev))
4884 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
a5c4d7bc 4885
87d4300a
ML
4886 /*
4887 * Vblank time updates from the shadow to live plane control register
4888 * are blocked if the memory self-refresh mode is active at that
4889 * moment. So to make sure the plane gets truly disabled, disable
4890 * first the self-refresh mode. The self-refresh enable bit in turn
4891 * will be checked/applied by the HW only at the next frame start
4892 * event which is after the vblank start event, so we need to have a
4893 * wait-for-vblank between disabling the plane and the pipe.
4894 */
262cd2e1 4895 if (HAS_GMCH_DISPLAY(dev)) {
87d4300a 4896 intel_set_memory_cxsr(dev_priv, false);
262cd2e1
VS
4897 dev_priv->wm.vlv.cxsr = false;
4898 intel_wait_for_vblank(dev, pipe);
4899 }
87d4300a 4900
87d4300a
ML
4901 /*
4902 * FIXME IPS should be fine as long as one plane is
4903 * enabled, but in practice it seems to have problems
4904 * when going from primary only to sprite only and vice
4905 * versa.
4906 */
a5c4d7bc 4907 hsw_disable_ips(intel_crtc);
87d4300a
ML
4908}
4909
ac21b225
ML
4910static void intel_post_plane_update(struct intel_crtc *crtc)
4911{
4912 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
92826fcd
ML
4913 struct intel_crtc_state *pipe_config =
4914 to_intel_crtc_state(crtc->base.state);
ac21b225 4915 struct drm_device *dev = crtc->base.dev;
ac21b225 4916
ac21b225
ML
4917 intel_frontbuffer_flip(dev, atomic->fb_bits);
4918
ab1d3a0e 4919 crtc->wm.cxsr_allowed = true;
852eb00d 4920
b9001114 4921 if (pipe_config->wm_changed && pipe_config->base.active)
f015c551
VS
4922 intel_update_watermarks(&crtc->base);
4923
c80ac854 4924 if (atomic->update_fbc)
1eb52238 4925 intel_fbc_post_update(crtc);
ac21b225
ML
4926
4927 if (atomic->post_enable_primary)
4928 intel_post_enable_primary(&crtc->base);
4929
ac21b225
ML
4930 memset(atomic, 0, sizeof(*atomic));
4931}
4932
5c74cd73 4933static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
ac21b225 4934{
5c74cd73 4935 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
ac21b225 4936 struct drm_device *dev = crtc->base.dev;
eddfcbcd 4937 struct drm_i915_private *dev_priv = dev->dev_private;
ac21b225 4938 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
ab1d3a0e
ML
4939 struct intel_crtc_state *pipe_config =
4940 to_intel_crtc_state(crtc->base.state);
5c74cd73
ML
4941 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4942 struct drm_plane *primary = crtc->base.primary;
4943 struct drm_plane_state *old_pri_state =
4944 drm_atomic_get_existing_plane_state(old_state, primary);
4945 bool modeset = needs_modeset(&pipe_config->base);
ac21b225 4946
1eb52238
PZ
4947 if (atomic->update_fbc)
4948 intel_fbc_pre_update(crtc);
ac21b225 4949
5c74cd73
ML
4950 if (old_pri_state) {
4951 struct intel_plane_state *primary_state =
4952 to_intel_plane_state(primary->state);
4953 struct intel_plane_state *old_primary_state =
4954 to_intel_plane_state(old_pri_state);
4955
4956 if (old_primary_state->visible &&
4957 (modeset || !primary_state->visible))
4958 intel_pre_disable_primary(&crtc->base);
4959 }
852eb00d 4960
ab1d3a0e 4961 if (pipe_config->disable_cxsr) {
852eb00d 4962 crtc->wm.cxsr_allowed = false;
2dfd178d
ML
4963
4964 if (old_crtc_state->base.active)
4965 intel_set_memory_cxsr(dev_priv, false);
852eb00d 4966 }
92826fcd 4967
ed4a6a7c
MR
4968 /*
4969 * IVB workaround: must disable low power watermarks for at least
4970 * one frame before enabling scaling. LP watermarks can be re-enabled
4971 * when scaling is disabled.
4972 *
4973 * WaCxSRDisabledForSpriteScaling:ivb
4974 */
4975 if (pipe_config->disable_lp_wm) {
4976 ilk_disable_lp_wm(dev);
4977 intel_wait_for_vblank(dev, crtc->pipe);
4978 }
4979
4980 /*
4981 * If we're doing a modeset, we're done. No need to do any pre-vblank
4982 * watermark programming here.
4983 */
4984 if (needs_modeset(&pipe_config->base))
4985 return;
4986
4987 /*
4988 * For platforms that support atomic watermarks, program the
4989 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
4990 * will be the intermediate values that are safe for both pre- and
4991 * post- vblank; when vblank happens, the 'active' values will be set
4992 * to the final 'target' values and we'll do this again to get the
4993 * optimal watermarks. For gen9+ platforms, the values we program here
4994 * will be the final target values which will get automatically latched
4995 * at vblank time; no further programming will be necessary.
4996 *
4997 * If a platform hasn't been transitioned to atomic watermarks yet,
4998 * we'll continue to update watermarks the old way, if flags tell
4999 * us to.
5000 */
5001 if (dev_priv->display.initial_watermarks != NULL)
5002 dev_priv->display.initial_watermarks(pipe_config);
5003 else if (pipe_config->wm_changed)
92826fcd 5004 intel_update_watermarks(&crtc->base);
ac21b225
ML
5005}
5006
d032ffa0 5007static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
87d4300a
ML
5008{
5009 struct drm_device *dev = crtc->dev;
5010 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
d032ffa0 5011 struct drm_plane *p;
87d4300a
ML
5012 int pipe = intel_crtc->pipe;
5013
7cac945f 5014 intel_crtc_dpms_overlay_disable(intel_crtc);
27321ae8 5015
d032ffa0
ML
5016 drm_for_each_plane_mask(p, dev, plane_mask)
5017 to_intel_plane(p)->disable_plane(p, crtc);
f98551ae 5018
f99d7069
DV
5019 /*
5020 * FIXME: Once we grow proper nuclear flip support out of this we need
5021 * to compute the mask of flip planes precisely. For the time being
5022 * consider this a flip to a NULL plane.
5023 */
5024 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
5025}
5026
f67a559d
JB
5027static void ironlake_crtc_enable(struct drm_crtc *crtc)
5028{
5029 struct drm_device *dev = crtc->dev;
5030 struct drm_i915_private *dev_priv = dev->dev_private;
5031 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 5032 struct intel_encoder *encoder;
f67a559d 5033 int pipe = intel_crtc->pipe;
f67a559d 5034
53d9f4e9 5035 if (WARN_ON(intel_crtc->active))
f67a559d
JB
5036 return;
5037
81b088ca
VS
5038 if (intel_crtc->config->has_pch_encoder)
5039 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5040
6e3c9717 5041 if (intel_crtc->config->has_pch_encoder)
b14b1055
DV
5042 intel_prepare_shared_dpll(intel_crtc);
5043
6e3c9717 5044 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 5045 intel_dp_set_m_n(intel_crtc, M1_N1);
29407aab
DV
5046
5047 intel_set_pipe_timings(intel_crtc);
5048
6e3c9717 5049 if (intel_crtc->config->has_pch_encoder) {
29407aab 5050 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 5051 &intel_crtc->config->fdi_m_n, NULL);
29407aab
DV
5052 }
5053
5054 ironlake_set_pipeconf(crtc);
5055
f67a559d 5056 intel_crtc->active = true;
8664281b 5057
a72e4c9f 5058 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
8664281b 5059
f6736a1a 5060 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
5061 if (encoder->pre_enable)
5062 encoder->pre_enable(encoder);
f67a559d 5063
6e3c9717 5064 if (intel_crtc->config->has_pch_encoder) {
fff367c7
DV
5065 /* Note: FDI PLL enabling _must_ be done before we enable the
5066 * cpu pipes, hence this is separate from all the other fdi/pch
5067 * enabling. */
88cefb6c 5068 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
5069 } else {
5070 assert_fdi_tx_disabled(dev_priv, pipe);
5071 assert_fdi_rx_disabled(dev_priv, pipe);
5072 }
f67a559d 5073
b074cec8 5074 ironlake_pfit_enable(intel_crtc);
f67a559d 5075
9c54c0dd
JB
5076 /*
5077 * On ILK+ LUT must be loaded before the pipe is running but with
5078 * clocks enabled
5079 */
5080 intel_crtc_load_lut(crtc);
5081
1d5bf5d9
ID
5082 if (dev_priv->display.initial_watermarks != NULL)
5083 dev_priv->display.initial_watermarks(intel_crtc->config);
e1fdc473 5084 intel_enable_pipe(intel_crtc);
f67a559d 5085
6e3c9717 5086 if (intel_crtc->config->has_pch_encoder)
f67a559d 5087 ironlake_pch_enable(crtc);
c98e9dcf 5088
f9b61ff6
DV
5089 assert_vblank_disabled(crtc);
5090 drm_crtc_vblank_on(crtc);
5091
fa5c73b1
DV
5092 for_each_encoder_on_crtc(dev, crtc, encoder)
5093 encoder->enable(encoder);
61b77ddd
DV
5094
5095 if (HAS_PCH_CPT(dev))
a1520318 5096 cpt_verify_modeset(dev, intel_crtc->pipe);
37ca8d4c
VS
5097
5098 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5099 if (intel_crtc->config->has_pch_encoder)
5100 intel_wait_for_vblank(dev, pipe);
5101 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607
JB
5102}
5103
42db64ef
PZ
5104/* IPS only exists on ULT machines and is tied to pipe A. */
5105static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5106{
f5adf94e 5107 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
5108}
5109
4f771f10
PZ
5110static void haswell_crtc_enable(struct drm_crtc *crtc)
5111{
5112 struct drm_device *dev = crtc->dev;
5113 struct drm_i915_private *dev_priv = dev->dev_private;
5114 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5115 struct intel_encoder *encoder;
99d736a2
ML
5116 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
5117 struct intel_crtc_state *pipe_config =
5118 to_intel_crtc_state(crtc->state);
4f771f10 5119
53d9f4e9 5120 if (WARN_ON(intel_crtc->active))
4f771f10
PZ
5121 return;
5122
81b088ca
VS
5123 if (intel_crtc->config->has_pch_encoder)
5124 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5125 false);
5126
df8ad70c
DV
5127 if (intel_crtc_to_shared_dpll(intel_crtc))
5128 intel_enable_shared_dpll(intel_crtc);
5129
6e3c9717 5130 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 5131 intel_dp_set_m_n(intel_crtc, M1_N1);
229fca97
DV
5132
5133 intel_set_pipe_timings(intel_crtc);
5134
6e3c9717
ACO
5135 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
5136 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
5137 intel_crtc->config->pixel_multiplier - 1);
ebb69c95
CT
5138 }
5139
6e3c9717 5140 if (intel_crtc->config->has_pch_encoder) {
229fca97 5141 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 5142 &intel_crtc->config->fdi_m_n, NULL);
229fca97
DV
5143 }
5144
5145 haswell_set_pipeconf(crtc);
5146
5147 intel_set_pipe_csc(crtc);
5148
4f771f10 5149 intel_crtc->active = true;
8664281b 5150
6b698516
DV
5151 if (intel_crtc->config->has_pch_encoder)
5152 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5153 else
5154 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5155
7d4aefd0 5156 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10
PZ
5157 if (encoder->pre_enable)
5158 encoder->pre_enable(encoder);
7d4aefd0 5159 }
4f771f10 5160
d2d65408 5161 if (intel_crtc->config->has_pch_encoder)
4fe9467d 5162 dev_priv->display.fdi_link_train(crtc);
4fe9467d 5163
a65347ba 5164 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5165 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 5166
1c132b44 5167 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5168 skylake_pfit_enable(intel_crtc);
ff6d9f55 5169 else
1c132b44 5170 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
5171
5172 /*
5173 * On ILK+ LUT must be loaded before the pipe is running but with
5174 * clocks enabled
5175 */
5176 intel_crtc_load_lut(crtc);
5177
1f544388 5178 intel_ddi_set_pipe_settings(crtc);
a65347ba 5179 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5180 intel_ddi_enable_transcoder_func(crtc);
4f771f10 5181
1d5bf5d9
ID
5182 if (dev_priv->display.initial_watermarks != NULL)
5183 dev_priv->display.initial_watermarks(pipe_config);
5184 else
5185 intel_update_watermarks(crtc);
e1fdc473 5186 intel_enable_pipe(intel_crtc);
42db64ef 5187
6e3c9717 5188 if (intel_crtc->config->has_pch_encoder)
1507e5bd 5189 lpt_pch_enable(crtc);
4f771f10 5190
a65347ba 5191 if (intel_crtc->config->dp_encoder_is_mst)
0e32b39c
DA
5192 intel_ddi_set_vc_payload_alloc(crtc, true);
5193
f9b61ff6
DV
5194 assert_vblank_disabled(crtc);
5195 drm_crtc_vblank_on(crtc);
5196
8807e55b 5197 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 5198 encoder->enable(encoder);
8807e55b
JN
5199 intel_opregion_notify_encoder(encoder, true);
5200 }
4f771f10 5201
6b698516
DV
5202 if (intel_crtc->config->has_pch_encoder) {
5203 intel_wait_for_vblank(dev, pipe);
5204 intel_wait_for_vblank(dev, pipe);
5205 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
d2d65408
VS
5206 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5207 true);
6b698516 5208 }
d2d65408 5209
e4916946
PZ
5210 /* If we change the relative order between pipe/planes enabling, we need
5211 * to change the workaround. */
99d736a2
ML
5212 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5213 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5214 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5215 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5216 }
4f771f10
PZ
5217}
5218
bfd16b2a 5219static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
3f8dce3a
DV
5220{
5221 struct drm_device *dev = crtc->base.dev;
5222 struct drm_i915_private *dev_priv = dev->dev_private;
5223 int pipe = crtc->pipe;
5224
5225 /* To avoid upsetting the power well on haswell only disable the pfit if
5226 * it's in use. The hw state code will make sure we get this right. */
bfd16b2a 5227 if (force || crtc->config->pch_pfit.enabled) {
3f8dce3a
DV
5228 I915_WRITE(PF_CTL(pipe), 0);
5229 I915_WRITE(PF_WIN_POS(pipe), 0);
5230 I915_WRITE(PF_WIN_SZ(pipe), 0);
5231 }
5232}
5233
6be4a607
JB
5234static void ironlake_crtc_disable(struct drm_crtc *crtc)
5235{
5236 struct drm_device *dev = crtc->dev;
5237 struct drm_i915_private *dev_priv = dev->dev_private;
5238 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 5239 struct intel_encoder *encoder;
6be4a607 5240 int pipe = intel_crtc->pipe;
b52eb4dc 5241
37ca8d4c
VS
5242 if (intel_crtc->config->has_pch_encoder)
5243 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5244
ea9d758d
DV
5245 for_each_encoder_on_crtc(dev, crtc, encoder)
5246 encoder->disable(encoder);
5247
f9b61ff6
DV
5248 drm_crtc_vblank_off(crtc);
5249 assert_vblank_disabled(crtc);
5250
3860b2ec
VS
5251 /*
5252 * Sometimes spurious CPU pipe underruns happen when the
5253 * pipe is already disabled, but FDI RX/TX is still enabled.
5254 * Happens at least with VGA+HDMI cloning. Suppress them.
5255 */
5256 if (intel_crtc->config->has_pch_encoder)
5257 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5258
575f7ab7 5259 intel_disable_pipe(intel_crtc);
32f9d658 5260
bfd16b2a 5261 ironlake_pfit_disable(intel_crtc, false);
2c07245f 5262
3860b2ec 5263 if (intel_crtc->config->has_pch_encoder) {
5a74f70a 5264 ironlake_fdi_disable(crtc);
3860b2ec
VS
5265 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5266 }
5a74f70a 5267
bf49ec8c
DV
5268 for_each_encoder_on_crtc(dev, crtc, encoder)
5269 if (encoder->post_disable)
5270 encoder->post_disable(encoder);
2c07245f 5271
6e3c9717 5272 if (intel_crtc->config->has_pch_encoder) {
d925c59a 5273 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 5274
d925c59a 5275 if (HAS_PCH_CPT(dev)) {
f0f59a00
VS
5276 i915_reg_t reg;
5277 u32 temp;
5278
d925c59a
DV
5279 /* disable TRANS_DP_CTL */
5280 reg = TRANS_DP_CTL(pipe);
5281 temp = I915_READ(reg);
5282 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5283 TRANS_DP_PORT_SEL_MASK);
5284 temp |= TRANS_DP_PORT_SEL_NONE;
5285 I915_WRITE(reg, temp);
5286
5287 /* disable DPLL_SEL */
5288 temp = I915_READ(PCH_DPLL_SEL);
11887397 5289 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 5290 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 5291 }
e3421a18 5292
d925c59a
DV
5293 ironlake_fdi_pll_disable(intel_crtc);
5294 }
81b088ca
VS
5295
5296 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607 5297}
1b3c7a47 5298
4f771f10 5299static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 5300{
4f771f10
PZ
5301 struct drm_device *dev = crtc->dev;
5302 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 5303 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10 5304 struct intel_encoder *encoder;
6e3c9717 5305 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee7b9f93 5306
d2d65408
VS
5307 if (intel_crtc->config->has_pch_encoder)
5308 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5309 false);
5310
8807e55b
JN
5311 for_each_encoder_on_crtc(dev, crtc, encoder) {
5312 intel_opregion_notify_encoder(encoder, false);
4f771f10 5313 encoder->disable(encoder);
8807e55b 5314 }
4f771f10 5315
f9b61ff6
DV
5316 drm_crtc_vblank_off(crtc);
5317 assert_vblank_disabled(crtc);
5318
575f7ab7 5319 intel_disable_pipe(intel_crtc);
4f771f10 5320
6e3c9717 5321 if (intel_crtc->config->dp_encoder_is_mst)
a4bf214f
VS
5322 intel_ddi_set_vc_payload_alloc(crtc, false);
5323
a65347ba 5324 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5325 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 5326
1c132b44 5327 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5328 skylake_scaler_disable(intel_crtc);
ff6d9f55 5329 else
bfd16b2a 5330 ironlake_pfit_disable(intel_crtc, false);
4f771f10 5331
a65347ba 5332 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5333 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 5334
97b040aa
ID
5335 for_each_encoder_on_crtc(dev, crtc, encoder)
5336 if (encoder->post_disable)
5337 encoder->post_disable(encoder);
81b088ca 5338
92966a37
VS
5339 if (intel_crtc->config->has_pch_encoder) {
5340 lpt_disable_pch_transcoder(dev_priv);
503a74e9 5341 lpt_disable_iclkip(dev_priv);
92966a37
VS
5342 intel_ddi_fdi_disable(crtc);
5343
81b088ca
VS
5344 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5345 true);
92966a37 5346 }
4f771f10
PZ
5347}
5348
2dd24552
JB
5349static void i9xx_pfit_enable(struct intel_crtc *crtc)
5350{
5351 struct drm_device *dev = crtc->base.dev;
5352 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 5353 struct intel_crtc_state *pipe_config = crtc->config;
2dd24552 5354
681a8504 5355 if (!pipe_config->gmch_pfit.control)
2dd24552
JB
5356 return;
5357
2dd24552 5358 /*
c0b03411
DV
5359 * The panel fitter should only be adjusted whilst the pipe is disabled,
5360 * according to register description and PRM.
2dd24552 5361 */
c0b03411
DV
5362 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5363 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 5364
b074cec8
JB
5365 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5366 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
5367
5368 /* Border color in case we don't scale up to the full screen. Black by
5369 * default, change to something else for debugging. */
5370 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
5371}
5372
d05410f9
DA
5373static enum intel_display_power_domain port_to_power_domain(enum port port)
5374{
5375 switch (port) {
5376 case PORT_A:
6331a704 5377 return POWER_DOMAIN_PORT_DDI_A_LANES;
d05410f9 5378 case PORT_B:
6331a704 5379 return POWER_DOMAIN_PORT_DDI_B_LANES;
d05410f9 5380 case PORT_C:
6331a704 5381 return POWER_DOMAIN_PORT_DDI_C_LANES;
d05410f9 5382 case PORT_D:
6331a704 5383 return POWER_DOMAIN_PORT_DDI_D_LANES;
d8e19f99 5384 case PORT_E:
6331a704 5385 return POWER_DOMAIN_PORT_DDI_E_LANES;
d05410f9 5386 default:
b9fec167 5387 MISSING_CASE(port);
d05410f9
DA
5388 return POWER_DOMAIN_PORT_OTHER;
5389 }
5390}
5391
25f78f58
VS
5392static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5393{
5394 switch (port) {
5395 case PORT_A:
5396 return POWER_DOMAIN_AUX_A;
5397 case PORT_B:
5398 return POWER_DOMAIN_AUX_B;
5399 case PORT_C:
5400 return POWER_DOMAIN_AUX_C;
5401 case PORT_D:
5402 return POWER_DOMAIN_AUX_D;
5403 case PORT_E:
5404 /* FIXME: Check VBT for actual wiring of PORT E */
5405 return POWER_DOMAIN_AUX_D;
5406 default:
b9fec167 5407 MISSING_CASE(port);
25f78f58
VS
5408 return POWER_DOMAIN_AUX_A;
5409 }
5410}
5411
319be8ae
ID
5412enum intel_display_power_domain
5413intel_display_port_power_domain(struct intel_encoder *intel_encoder)
5414{
5415 struct drm_device *dev = intel_encoder->base.dev;
5416 struct intel_digital_port *intel_dig_port;
5417
5418 switch (intel_encoder->type) {
5419 case INTEL_OUTPUT_UNKNOWN:
5420 /* Only DDI platforms should ever use this output type */
5421 WARN_ON_ONCE(!HAS_DDI(dev));
5422 case INTEL_OUTPUT_DISPLAYPORT:
5423 case INTEL_OUTPUT_HDMI:
5424 case INTEL_OUTPUT_EDP:
5425 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 5426 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
5427 case INTEL_OUTPUT_DP_MST:
5428 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5429 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
5430 case INTEL_OUTPUT_ANALOG:
5431 return POWER_DOMAIN_PORT_CRT;
5432 case INTEL_OUTPUT_DSI:
5433 return POWER_DOMAIN_PORT_DSI;
5434 default:
5435 return POWER_DOMAIN_PORT_OTHER;
5436 }
5437}
5438
25f78f58
VS
5439enum intel_display_power_domain
5440intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5441{
5442 struct drm_device *dev = intel_encoder->base.dev;
5443 struct intel_digital_port *intel_dig_port;
5444
5445 switch (intel_encoder->type) {
5446 case INTEL_OUTPUT_UNKNOWN:
651174a4
ID
5447 case INTEL_OUTPUT_HDMI:
5448 /*
5449 * Only DDI platforms should ever use these output types.
5450 * We can get here after the HDMI detect code has already set
5451 * the type of the shared encoder. Since we can't be sure
5452 * what's the status of the given connectors, play safe and
5453 * run the DP detection too.
5454 */
25f78f58
VS
5455 WARN_ON_ONCE(!HAS_DDI(dev));
5456 case INTEL_OUTPUT_DISPLAYPORT:
5457 case INTEL_OUTPUT_EDP:
5458 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5459 return port_to_aux_power_domain(intel_dig_port->port);
5460 case INTEL_OUTPUT_DP_MST:
5461 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5462 return port_to_aux_power_domain(intel_dig_port->port);
5463 default:
b9fec167 5464 MISSING_CASE(intel_encoder->type);
25f78f58
VS
5465 return POWER_DOMAIN_AUX_A;
5466 }
5467}
5468
74bff5f9
ML
5469static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5470 struct intel_crtc_state *crtc_state)
77d22dca 5471{
319be8ae 5472 struct drm_device *dev = crtc->dev;
74bff5f9 5473 struct drm_encoder *encoder;
319be8ae
ID
5474 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5475 enum pipe pipe = intel_crtc->pipe;
77d22dca 5476 unsigned long mask;
74bff5f9 5477 enum transcoder transcoder = crtc_state->cpu_transcoder;
77d22dca 5478
74bff5f9 5479 if (!crtc_state->base.active)
292b990e
ML
5480 return 0;
5481
77d22dca
ID
5482 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5483 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
74bff5f9
ML
5484 if (crtc_state->pch_pfit.enabled ||
5485 crtc_state->pch_pfit.force_thru)
77d22dca
ID
5486 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5487
74bff5f9
ML
5488 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5489 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5490
319be8ae 5491 mask |= BIT(intel_display_port_power_domain(intel_encoder));
74bff5f9 5492 }
319be8ae 5493
77d22dca
ID
5494 return mask;
5495}
5496
74bff5f9
ML
5497static unsigned long
5498modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5499 struct intel_crtc_state *crtc_state)
77d22dca 5500{
292b990e
ML
5501 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5502 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5503 enum intel_display_power_domain domain;
5504 unsigned long domains, new_domains, old_domains;
77d22dca 5505
292b990e 5506 old_domains = intel_crtc->enabled_power_domains;
74bff5f9
ML
5507 intel_crtc->enabled_power_domains = new_domains =
5508 get_crtc_power_domains(crtc, crtc_state);
77d22dca 5509
292b990e
ML
5510 domains = new_domains & ~old_domains;
5511
5512 for_each_power_domain(domain, domains)
5513 intel_display_power_get(dev_priv, domain);
5514
5515 return old_domains & ~new_domains;
5516}
5517
5518static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5519 unsigned long domains)
5520{
5521 enum intel_display_power_domain domain;
5522
5523 for_each_power_domain(domain, domains)
5524 intel_display_power_put(dev_priv, domain);
5525}
77d22dca 5526
adafdc6f
MK
5527static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5528{
5529 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5530
5531 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5532 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5533 return max_cdclk_freq;
5534 else if (IS_CHERRYVIEW(dev_priv))
5535 return max_cdclk_freq*95/100;
5536 else if (INTEL_INFO(dev_priv)->gen < 4)
5537 return 2*max_cdclk_freq*90/100;
5538 else
5539 return max_cdclk_freq*90/100;
5540}
5541
560a7ae4
DL
5542static void intel_update_max_cdclk(struct drm_device *dev)
5543{
5544 struct drm_i915_private *dev_priv = dev->dev_private;
5545
ef11bdb3 5546 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
560a7ae4
DL
5547 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5548
5549 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5550 dev_priv->max_cdclk_freq = 675000;
5551 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5552 dev_priv->max_cdclk_freq = 540000;
5553 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5554 dev_priv->max_cdclk_freq = 450000;
5555 else
5556 dev_priv->max_cdclk_freq = 337500;
5557 } else if (IS_BROADWELL(dev)) {
5558 /*
5559 * FIXME with extra cooling we can allow
5560 * 540 MHz for ULX and 675 Mhz for ULT.
5561 * How can we know if extra cooling is
5562 * available? PCI ID, VTB, something else?
5563 */
5564 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5565 dev_priv->max_cdclk_freq = 450000;
5566 else if (IS_BDW_ULX(dev))
5567 dev_priv->max_cdclk_freq = 450000;
5568 else if (IS_BDW_ULT(dev))
5569 dev_priv->max_cdclk_freq = 540000;
5570 else
5571 dev_priv->max_cdclk_freq = 675000;
0904deaf
MK
5572 } else if (IS_CHERRYVIEW(dev)) {
5573 dev_priv->max_cdclk_freq = 320000;
560a7ae4
DL
5574 } else if (IS_VALLEYVIEW(dev)) {
5575 dev_priv->max_cdclk_freq = 400000;
5576 } else {
5577 /* otherwise assume cdclk is fixed */
5578 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5579 }
5580
adafdc6f
MK
5581 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5582
560a7ae4
DL
5583 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5584 dev_priv->max_cdclk_freq);
adafdc6f
MK
5585
5586 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5587 dev_priv->max_dotclk_freq);
560a7ae4
DL
5588}
5589
5590static void intel_update_cdclk(struct drm_device *dev)
5591{
5592 struct drm_i915_private *dev_priv = dev->dev_private;
5593
5594 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5595 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5596 dev_priv->cdclk_freq);
5597
5598 /*
5599 * Program the gmbus_freq based on the cdclk frequency.
5600 * BSpec erroneously claims we should aim for 4MHz, but
5601 * in fact 1MHz is the correct frequency.
5602 */
666a4537 5603 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
560a7ae4
DL
5604 /*
5605 * Program the gmbus_freq based on the cdclk frequency.
5606 * BSpec erroneously claims we should aim for 4MHz, but
5607 * in fact 1MHz is the correct frequency.
5608 */
5609 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5610 }
5611
5612 if (dev_priv->max_cdclk_freq == 0)
5613 intel_update_max_cdclk(dev);
5614}
5615
70d0c574 5616static void broxton_set_cdclk(struct drm_device *dev, int frequency)
f8437dd1
VK
5617{
5618 struct drm_i915_private *dev_priv = dev->dev_private;
5619 uint32_t divider;
5620 uint32_t ratio;
5621 uint32_t current_freq;
5622 int ret;
5623
5624 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5625 switch (frequency) {
5626 case 144000:
5627 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5628 ratio = BXT_DE_PLL_RATIO(60);
5629 break;
5630 case 288000:
5631 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5632 ratio = BXT_DE_PLL_RATIO(60);
5633 break;
5634 case 384000:
5635 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5636 ratio = BXT_DE_PLL_RATIO(60);
5637 break;
5638 case 576000:
5639 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5640 ratio = BXT_DE_PLL_RATIO(60);
5641 break;
5642 case 624000:
5643 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5644 ratio = BXT_DE_PLL_RATIO(65);
5645 break;
5646 case 19200:
5647 /*
5648 * Bypass frequency with DE PLL disabled. Init ratio, divider
5649 * to suppress GCC warning.
5650 */
5651 ratio = 0;
5652 divider = 0;
5653 break;
5654 default:
5655 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5656
5657 return;
5658 }
5659
5660 mutex_lock(&dev_priv->rps.hw_lock);
5661 /* Inform power controller of upcoming frequency change */
5662 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5663 0x80000000);
5664 mutex_unlock(&dev_priv->rps.hw_lock);
5665
5666 if (ret) {
5667 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5668 ret, frequency);
5669 return;
5670 }
5671
5672 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5673 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5674 current_freq = current_freq * 500 + 1000;
5675
5676 /*
5677 * DE PLL has to be disabled when
5678 * - setting to 19.2MHz (bypass, PLL isn't used)
5679 * - before setting to 624MHz (PLL needs toggling)
5680 * - before setting to any frequency from 624MHz (PLL needs toggling)
5681 */
5682 if (frequency == 19200 || frequency == 624000 ||
5683 current_freq == 624000) {
5684 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5685 /* Timeout 200us */
5686 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5687 1))
5688 DRM_ERROR("timout waiting for DE PLL unlock\n");
5689 }
5690
5691 if (frequency != 19200) {
5692 uint32_t val;
5693
5694 val = I915_READ(BXT_DE_PLL_CTL);
5695 val &= ~BXT_DE_PLL_RATIO_MASK;
5696 val |= ratio;
5697 I915_WRITE(BXT_DE_PLL_CTL, val);
5698
5699 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5700 /* Timeout 200us */
5701 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5702 DRM_ERROR("timeout waiting for DE PLL lock\n");
5703
5704 val = I915_READ(CDCLK_CTL);
5705 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5706 val |= divider;
5707 /*
5708 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5709 * enable otherwise.
5710 */
5711 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5712 if (frequency >= 500000)
5713 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5714
5715 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5716 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5717 val |= (frequency - 1000) / 500;
5718 I915_WRITE(CDCLK_CTL, val);
5719 }
5720
5721 mutex_lock(&dev_priv->rps.hw_lock);
5722 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5723 DIV_ROUND_UP(frequency, 25000));
5724 mutex_unlock(&dev_priv->rps.hw_lock);
5725
5726 if (ret) {
5727 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5728 ret, frequency);
5729 return;
5730 }
5731
a47871bd 5732 intel_update_cdclk(dev);
f8437dd1
VK
5733}
5734
5735void broxton_init_cdclk(struct drm_device *dev)
5736{
5737 struct drm_i915_private *dev_priv = dev->dev_private;
5738 uint32_t val;
5739
5740 /*
5741 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5742 * or else the reset will hang because there is no PCH to respond.
5743 * Move the handshake programming to initialization sequence.
5744 * Previously was left up to BIOS.
5745 */
5746 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5747 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5748 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5749
5750 /* Enable PG1 for cdclk */
5751 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5752
5753 /* check if cd clock is enabled */
5754 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5755 DRM_DEBUG_KMS("Display already initialized\n");
5756 return;
5757 }
5758
5759 /*
5760 * FIXME:
5761 * - The initial CDCLK needs to be read from VBT.
5762 * Need to make this change after VBT has changes for BXT.
5763 * - check if setting the max (or any) cdclk freq is really necessary
5764 * here, it belongs to modeset time
5765 */
5766 broxton_set_cdclk(dev, 624000);
5767
5768 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
22e02c0b
VS
5769 POSTING_READ(DBUF_CTL);
5770
f8437dd1
VK
5771 udelay(10);
5772
5773 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5774 DRM_ERROR("DBuf power enable timeout!\n");
5775}
5776
5777void broxton_uninit_cdclk(struct drm_device *dev)
5778{
5779 struct drm_i915_private *dev_priv = dev->dev_private;
5780
5781 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
22e02c0b
VS
5782 POSTING_READ(DBUF_CTL);
5783
f8437dd1
VK
5784 udelay(10);
5785
5786 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5787 DRM_ERROR("DBuf power disable timeout!\n");
5788
5789 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5790 broxton_set_cdclk(dev, 19200);
5791
5792 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5793}
5794
5d96d8af
DL
5795static const struct skl_cdclk_entry {
5796 unsigned int freq;
5797 unsigned int vco;
5798} skl_cdclk_frequencies[] = {
5799 { .freq = 308570, .vco = 8640 },
5800 { .freq = 337500, .vco = 8100 },
5801 { .freq = 432000, .vco = 8640 },
5802 { .freq = 450000, .vco = 8100 },
5803 { .freq = 540000, .vco = 8100 },
5804 { .freq = 617140, .vco = 8640 },
5805 { .freq = 675000, .vco = 8100 },
5806};
5807
5808static unsigned int skl_cdclk_decimal(unsigned int freq)
5809{
5810 return (freq - 1000) / 500;
5811}
5812
5813static unsigned int skl_cdclk_get_vco(unsigned int freq)
5814{
5815 unsigned int i;
5816
5817 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5818 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5819
5820 if (e->freq == freq)
5821 return e->vco;
5822 }
5823
5824 return 8100;
5825}
5826
5827static void
5828skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5829{
5830 unsigned int min_freq;
5831 u32 val;
5832
5833 /* select the minimum CDCLK before enabling DPLL 0 */
5834 val = I915_READ(CDCLK_CTL);
5835 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5836 val |= CDCLK_FREQ_337_308;
5837
5838 if (required_vco == 8640)
5839 min_freq = 308570;
5840 else
5841 min_freq = 337500;
5842
5843 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5844
5845 I915_WRITE(CDCLK_CTL, val);
5846 POSTING_READ(CDCLK_CTL);
5847
5848 /*
5849 * We always enable DPLL0 with the lowest link rate possible, but still
5850 * taking into account the VCO required to operate the eDP panel at the
5851 * desired frequency. The usual DP link rates operate with a VCO of
5852 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5853 * The modeset code is responsible for the selection of the exact link
5854 * rate later on, with the constraint of choosing a frequency that
5855 * works with required_vco.
5856 */
5857 val = I915_READ(DPLL_CTRL1);
5858
5859 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5860 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5861 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5862 if (required_vco == 8640)
5863 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5864 SKL_DPLL0);
5865 else
5866 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5867 SKL_DPLL0);
5868
5869 I915_WRITE(DPLL_CTRL1, val);
5870 POSTING_READ(DPLL_CTRL1);
5871
5872 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5873
5874 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5875 DRM_ERROR("DPLL0 not locked\n");
5876}
5877
5878static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5879{
5880 int ret;
5881 u32 val;
5882
5883 /* inform PCU we want to change CDCLK */
5884 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5885 mutex_lock(&dev_priv->rps.hw_lock);
5886 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5887 mutex_unlock(&dev_priv->rps.hw_lock);
5888
5889 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5890}
5891
5892static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5893{
5894 unsigned int i;
5895
5896 for (i = 0; i < 15; i++) {
5897 if (skl_cdclk_pcu_ready(dev_priv))
5898 return true;
5899 udelay(10);
5900 }
5901
5902 return false;
5903}
5904
5905static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5906{
560a7ae4 5907 struct drm_device *dev = dev_priv->dev;
5d96d8af
DL
5908 u32 freq_select, pcu_ack;
5909
5910 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5911
5912 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5913 DRM_ERROR("failed to inform PCU about cdclk change\n");
5914 return;
5915 }
5916
5917 /* set CDCLK_CTL */
5918 switch(freq) {
5919 case 450000:
5920 case 432000:
5921 freq_select = CDCLK_FREQ_450_432;
5922 pcu_ack = 1;
5923 break;
5924 case 540000:
5925 freq_select = CDCLK_FREQ_540;
5926 pcu_ack = 2;
5927 break;
5928 case 308570:
5929 case 337500:
5930 default:
5931 freq_select = CDCLK_FREQ_337_308;
5932 pcu_ack = 0;
5933 break;
5934 case 617140:
5935 case 675000:
5936 freq_select = CDCLK_FREQ_675_617;
5937 pcu_ack = 3;
5938 break;
5939 }
5940
5941 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5942 POSTING_READ(CDCLK_CTL);
5943
5944 /* inform PCU of the change */
5945 mutex_lock(&dev_priv->rps.hw_lock);
5946 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5947 mutex_unlock(&dev_priv->rps.hw_lock);
560a7ae4
DL
5948
5949 intel_update_cdclk(dev);
5d96d8af
DL
5950}
5951
5952void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5953{
5954 /* disable DBUF power */
5955 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5956 POSTING_READ(DBUF_CTL);
5957
5958 udelay(10);
5959
5960 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5961 DRM_ERROR("DBuf power disable timeout\n");
5962
ab96c1ee
ID
5963 /* disable DPLL0 */
5964 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5965 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5966 DRM_ERROR("Couldn't disable DPLL0\n");
5d96d8af
DL
5967}
5968
5969void skl_init_cdclk(struct drm_i915_private *dev_priv)
5970{
5d96d8af
DL
5971 unsigned int required_vco;
5972
39d9b85a
GW
5973 /* DPLL0 not enabled (happens on early BIOS versions) */
5974 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5975 /* enable DPLL0 */
5976 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5977 skl_dpll0_enable(dev_priv, required_vco);
5d96d8af
DL
5978 }
5979
5d96d8af
DL
5980 /* set CDCLK to the frequency the BIOS chose */
5981 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5982
5983 /* enable DBUF power */
5984 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5985 POSTING_READ(DBUF_CTL);
5986
5987 udelay(10);
5988
5989 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5990 DRM_ERROR("DBuf power enable timeout\n");
5991}
5992
c73666f3
SK
5993int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5994{
5995 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5996 uint32_t cdctl = I915_READ(CDCLK_CTL);
5997 int freq = dev_priv->skl_boot_cdclk;
5998
f1b391a5
SK
5999 /*
6000 * check if the pre-os intialized the display
6001 * There is SWF18 scratchpad register defined which is set by the
6002 * pre-os which can be used by the OS drivers to check the status
6003 */
6004 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
6005 goto sanitize;
6006
c73666f3
SK
6007 /* Is PLL enabled and locked ? */
6008 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
6009 goto sanitize;
6010
6011 /* DPLL okay; verify the cdclock
6012 *
6013 * Noticed in some instances that the freq selection is correct but
6014 * decimal part is programmed wrong from BIOS where pre-os does not
6015 * enable display. Verify the same as well.
6016 */
6017 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
6018 /* All well; nothing to sanitize */
6019 return false;
6020sanitize:
6021 /*
6022 * As of now initialize with max cdclk till
6023 * we get dynamic cdclk support
6024 * */
6025 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
6026 skl_init_cdclk(dev_priv);
6027
6028 /* we did have to sanitize */
6029 return true;
6030}
6031
30a970c6
JB
6032/* Adjust CDclk dividers to allow high res or save power if possible */
6033static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
6034{
6035 struct drm_i915_private *dev_priv = dev->dev_private;
6036 u32 val, cmd;
6037
164dfd28
VK
6038 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
6039 != dev_priv->cdclk_freq);
d60c4473 6040
dfcab17e 6041 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 6042 cmd = 2;
dfcab17e 6043 else if (cdclk == 266667)
30a970c6
JB
6044 cmd = 1;
6045 else
6046 cmd = 0;
6047
6048 mutex_lock(&dev_priv->rps.hw_lock);
6049 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6050 val &= ~DSPFREQGUAR_MASK;
6051 val |= (cmd << DSPFREQGUAR_SHIFT);
6052 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6053 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6054 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
6055 50)) {
6056 DRM_ERROR("timed out waiting for CDclk change\n");
6057 }
6058 mutex_unlock(&dev_priv->rps.hw_lock);
6059
54433e91
VS
6060 mutex_lock(&dev_priv->sb_lock);
6061
dfcab17e 6062 if (cdclk == 400000) {
6bcda4f0 6063 u32 divider;
30a970c6 6064
6bcda4f0 6065 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6 6066
30a970c6
JB
6067 /* adjust cdclk divider */
6068 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
87d5d259 6069 val &= ~CCK_FREQUENCY_VALUES;
30a970c6
JB
6070 val |= divider;
6071 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
6072
6073 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
87d5d259 6074 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
a877e801
VS
6075 50))
6076 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
6077 }
6078
30a970c6
JB
6079 /* adjust self-refresh exit latency value */
6080 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
6081 val &= ~0x7f;
6082
6083 /*
6084 * For high bandwidth configs, we set a higher latency in the bunit
6085 * so that the core display fetch happens in time to avoid underruns.
6086 */
dfcab17e 6087 if (cdclk == 400000)
30a970c6
JB
6088 val |= 4500 / 250; /* 4.5 usec */
6089 else
6090 val |= 3000 / 250; /* 3.0 usec */
6091 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
54433e91 6092
a580516d 6093 mutex_unlock(&dev_priv->sb_lock);
30a970c6 6094
b6283055 6095 intel_update_cdclk(dev);
30a970c6
JB
6096}
6097
383c5a6a
VS
6098static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
6099{
6100 struct drm_i915_private *dev_priv = dev->dev_private;
6101 u32 val, cmd;
6102
164dfd28
VK
6103 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
6104 != dev_priv->cdclk_freq);
383c5a6a
VS
6105
6106 switch (cdclk) {
383c5a6a
VS
6107 case 333333:
6108 case 320000:
383c5a6a 6109 case 266667:
383c5a6a 6110 case 200000:
383c5a6a
VS
6111 break;
6112 default:
5f77eeb0 6113 MISSING_CASE(cdclk);
383c5a6a
VS
6114 return;
6115 }
6116
9d0d3fda
VS
6117 /*
6118 * Specs are full of misinformation, but testing on actual
6119 * hardware has shown that we just need to write the desired
6120 * CCK divider into the Punit register.
6121 */
6122 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
6123
383c5a6a
VS
6124 mutex_lock(&dev_priv->rps.hw_lock);
6125 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6126 val &= ~DSPFREQGUAR_MASK_CHV;
6127 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
6128 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6129 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6130 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
6131 50)) {
6132 DRM_ERROR("timed out waiting for CDclk change\n");
6133 }
6134 mutex_unlock(&dev_priv->rps.hw_lock);
6135
b6283055 6136 intel_update_cdclk(dev);
383c5a6a
VS
6137}
6138
30a970c6
JB
6139static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
6140 int max_pixclk)
6141{
6bcda4f0 6142 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
6cca3195 6143 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
29dc7ef3 6144
30a970c6
JB
6145 /*
6146 * Really only a few cases to deal with, as only 4 CDclks are supported:
6147 * 200MHz
6148 * 267MHz
29dc7ef3 6149 * 320/333MHz (depends on HPLL freq)
6cca3195
VS
6150 * 400MHz (VLV only)
6151 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6152 * of the lower bin and adjust if needed.
e37c67a1
VS
6153 *
6154 * We seem to get an unstable or solid color picture at 200MHz.
6155 * Not sure what's wrong. For now use 200MHz only when all pipes
6156 * are off.
30a970c6 6157 */
6cca3195
VS
6158 if (!IS_CHERRYVIEW(dev_priv) &&
6159 max_pixclk > freq_320*limit/100)
dfcab17e 6160 return 400000;
6cca3195 6161 else if (max_pixclk > 266667*limit/100)
29dc7ef3 6162 return freq_320;
e37c67a1 6163 else if (max_pixclk > 0)
dfcab17e 6164 return 266667;
e37c67a1
VS
6165 else
6166 return 200000;
30a970c6
JB
6167}
6168
f8437dd1
VK
6169static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
6170 int max_pixclk)
6171{
6172 /*
6173 * FIXME:
6174 * - remove the guardband, it's not needed on BXT
6175 * - set 19.2MHz bypass frequency if there are no active pipes
6176 */
6177 if (max_pixclk > 576000*9/10)
6178 return 624000;
6179 else if (max_pixclk > 384000*9/10)
6180 return 576000;
6181 else if (max_pixclk > 288000*9/10)
6182 return 384000;
6183 else if (max_pixclk > 144000*9/10)
6184 return 288000;
6185 else
6186 return 144000;
6187}
6188
e8788cbc 6189/* Compute the max pixel clock for new configuration. */
a821fc46
ACO
6190static int intel_mode_max_pixclk(struct drm_device *dev,
6191 struct drm_atomic_state *state)
30a970c6 6192{
565602d7
ML
6193 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
6194 struct drm_i915_private *dev_priv = dev->dev_private;
6195 struct drm_crtc *crtc;
6196 struct drm_crtc_state *crtc_state;
6197 unsigned max_pixclk = 0, i;
6198 enum pipe pipe;
30a970c6 6199
565602d7
ML
6200 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6201 sizeof(intel_state->min_pixclk));
304603f4 6202
565602d7
ML
6203 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6204 int pixclk = 0;
6205
6206 if (crtc_state->enable)
6207 pixclk = crtc_state->adjusted_mode.crtc_clock;
304603f4 6208
565602d7 6209 intel_state->min_pixclk[i] = pixclk;
30a970c6
JB
6210 }
6211
565602d7
ML
6212 for_each_pipe(dev_priv, pipe)
6213 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6214
30a970c6
JB
6215 return max_pixclk;
6216}
6217
27c329ed 6218static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
30a970c6 6219{
27c329ed
ML
6220 struct drm_device *dev = state->dev;
6221 struct drm_i915_private *dev_priv = dev->dev_private;
6222 int max_pixclk = intel_mode_max_pixclk(dev, state);
1a617b77
ML
6223 struct intel_atomic_state *intel_state =
6224 to_intel_atomic_state(state);
30a970c6 6225
304603f4
ACO
6226 if (max_pixclk < 0)
6227 return max_pixclk;
30a970c6 6228
1a617b77 6229 intel_state->cdclk = intel_state->dev_cdclk =
27c329ed 6230 valleyview_calc_cdclk(dev_priv, max_pixclk);
0a9ab303 6231
1a617b77
ML
6232 if (!intel_state->active_crtcs)
6233 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6234
27c329ed
ML
6235 return 0;
6236}
304603f4 6237
27c329ed
ML
6238static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
6239{
6240 struct drm_device *dev = state->dev;
6241 struct drm_i915_private *dev_priv = dev->dev_private;
6242 int max_pixclk = intel_mode_max_pixclk(dev, state);
1a617b77
ML
6243 struct intel_atomic_state *intel_state =
6244 to_intel_atomic_state(state);
85a96e7a 6245
27c329ed
ML
6246 if (max_pixclk < 0)
6247 return max_pixclk;
85a96e7a 6248
1a617b77 6249 intel_state->cdclk = intel_state->dev_cdclk =
27c329ed 6250 broxton_calc_cdclk(dev_priv, max_pixclk);
85a96e7a 6251
1a617b77
ML
6252 if (!intel_state->active_crtcs)
6253 intel_state->dev_cdclk = broxton_calc_cdclk(dev_priv, 0);
6254
27c329ed 6255 return 0;
30a970c6
JB
6256}
6257
1e69cd74
VS
6258static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6259{
6260 unsigned int credits, default_credits;
6261
6262 if (IS_CHERRYVIEW(dev_priv))
6263 default_credits = PFI_CREDIT(12);
6264 else
6265 default_credits = PFI_CREDIT(8);
6266
bfa7df01 6267 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
1e69cd74
VS
6268 /* CHV suggested value is 31 or 63 */
6269 if (IS_CHERRYVIEW(dev_priv))
fcc0008f 6270 credits = PFI_CREDIT_63;
1e69cd74
VS
6271 else
6272 credits = PFI_CREDIT(15);
6273 } else {
6274 credits = default_credits;
6275 }
6276
6277 /*
6278 * WA - write default credits before re-programming
6279 * FIXME: should we also set the resend bit here?
6280 */
6281 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6282 default_credits);
6283
6284 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6285 credits | PFI_CREDIT_RESEND);
6286
6287 /*
6288 * FIXME is this guaranteed to clear
6289 * immediately or should we poll for it?
6290 */
6291 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6292}
6293
27c329ed 6294static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
30a970c6 6295{
a821fc46 6296 struct drm_device *dev = old_state->dev;
30a970c6 6297 struct drm_i915_private *dev_priv = dev->dev_private;
1a617b77
ML
6298 struct intel_atomic_state *old_intel_state =
6299 to_intel_atomic_state(old_state);
6300 unsigned req_cdclk = old_intel_state->dev_cdclk;
30a970c6 6301
27c329ed
ML
6302 /*
6303 * FIXME: We can end up here with all power domains off, yet
6304 * with a CDCLK frequency other than the minimum. To account
6305 * for this take the PIPE-A power domain, which covers the HW
6306 * blocks needed for the following programming. This can be
6307 * removed once it's guaranteed that we get here either with
6308 * the minimum CDCLK set, or the required power domains
6309 * enabled.
6310 */
6311 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
738c05c0 6312
27c329ed
ML
6313 if (IS_CHERRYVIEW(dev))
6314 cherryview_set_cdclk(dev, req_cdclk);
6315 else
6316 valleyview_set_cdclk(dev, req_cdclk);
738c05c0 6317
27c329ed 6318 vlv_program_pfi_credits(dev_priv);
1e69cd74 6319
27c329ed 6320 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
30a970c6
JB
6321}
6322
89b667f8
JB
6323static void valleyview_crtc_enable(struct drm_crtc *crtc)
6324{
6325 struct drm_device *dev = crtc->dev;
a72e4c9f 6326 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8
JB
6327 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6328 struct intel_encoder *encoder;
6329 int pipe = intel_crtc->pipe;
89b667f8 6330
53d9f4e9 6331 if (WARN_ON(intel_crtc->active))
89b667f8
JB
6332 return;
6333
6e3c9717 6334 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6335 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6336
6337 intel_set_pipe_timings(intel_crtc);
6338
c14b0485
VS
6339 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6340 struct drm_i915_private *dev_priv = dev->dev_private;
6341
6342 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6343 I915_WRITE(CHV_CANVAS(pipe), 0);
6344 }
6345
5b18e57c
DV
6346 i9xx_set_pipeconf(intel_crtc);
6347
89b667f8 6348 intel_crtc->active = true;
89b667f8 6349
a72e4c9f 6350 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6351
89b667f8
JB
6352 for_each_encoder_on_crtc(dev, crtc, encoder)
6353 if (encoder->pre_pll_enable)
6354 encoder->pre_pll_enable(encoder);
6355
a65347ba 6356 if (!intel_crtc->config->has_dsi_encoder) {
c0b4c660
VS
6357 if (IS_CHERRYVIEW(dev)) {
6358 chv_prepare_pll(intel_crtc, intel_crtc->config);
6e3c9717 6359 chv_enable_pll(intel_crtc, intel_crtc->config);
c0b4c660
VS
6360 } else {
6361 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6e3c9717 6362 vlv_enable_pll(intel_crtc, intel_crtc->config);
c0b4c660 6363 }
9d556c99 6364 }
89b667f8
JB
6365
6366 for_each_encoder_on_crtc(dev, crtc, encoder)
6367 if (encoder->pre_enable)
6368 encoder->pre_enable(encoder);
6369
2dd24552
JB
6370 i9xx_pfit_enable(intel_crtc);
6371
63cbb074
VS
6372 intel_crtc_load_lut(crtc);
6373
e1fdc473 6374 intel_enable_pipe(intel_crtc);
be6a6f8e 6375
4b3a9526
VS
6376 assert_vblank_disabled(crtc);
6377 drm_crtc_vblank_on(crtc);
6378
f9b61ff6
DV
6379 for_each_encoder_on_crtc(dev, crtc, encoder)
6380 encoder->enable(encoder);
89b667f8
JB
6381}
6382
f13c2ef3
DV
6383static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6384{
6385 struct drm_device *dev = crtc->base.dev;
6386 struct drm_i915_private *dev_priv = dev->dev_private;
6387
6e3c9717
ACO
6388 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6389 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
f13c2ef3
DV
6390}
6391
0b8765c6 6392static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
6393{
6394 struct drm_device *dev = crtc->dev;
a72e4c9f 6395 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 6396 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6397 struct intel_encoder *encoder;
79e53945 6398 int pipe = intel_crtc->pipe;
79e53945 6399
53d9f4e9 6400 if (WARN_ON(intel_crtc->active))
f7abfe8b
CW
6401 return;
6402
f13c2ef3
DV
6403 i9xx_set_pll_dividers(intel_crtc);
6404
6e3c9717 6405 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6406 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6407
6408 intel_set_pipe_timings(intel_crtc);
6409
5b18e57c
DV
6410 i9xx_set_pipeconf(intel_crtc);
6411
f7abfe8b 6412 intel_crtc->active = true;
6b383a7f 6413
4a3436e8 6414 if (!IS_GEN2(dev))
a72e4c9f 6415 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6416
9d6d9f19
MK
6417 for_each_encoder_on_crtc(dev, crtc, encoder)
6418 if (encoder->pre_enable)
6419 encoder->pre_enable(encoder);
6420
f6736a1a
DV
6421 i9xx_enable_pll(intel_crtc);
6422
2dd24552
JB
6423 i9xx_pfit_enable(intel_crtc);
6424
63cbb074
VS
6425 intel_crtc_load_lut(crtc);
6426
f37fcc2a 6427 intel_update_watermarks(crtc);
e1fdc473 6428 intel_enable_pipe(intel_crtc);
be6a6f8e 6429
4b3a9526
VS
6430 assert_vblank_disabled(crtc);
6431 drm_crtc_vblank_on(crtc);
6432
f9b61ff6
DV
6433 for_each_encoder_on_crtc(dev, crtc, encoder)
6434 encoder->enable(encoder);
0b8765c6 6435}
79e53945 6436
87476d63
DV
6437static void i9xx_pfit_disable(struct intel_crtc *crtc)
6438{
6439 struct drm_device *dev = crtc->base.dev;
6440 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 6441
6e3c9717 6442 if (!crtc->config->gmch_pfit.control)
328d8e82 6443 return;
87476d63 6444
328d8e82 6445 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 6446
328d8e82
DV
6447 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6448 I915_READ(PFIT_CONTROL));
6449 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
6450}
6451
0b8765c6
JB
6452static void i9xx_crtc_disable(struct drm_crtc *crtc)
6453{
6454 struct drm_device *dev = crtc->dev;
6455 struct drm_i915_private *dev_priv = dev->dev_private;
6456 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6457 struct intel_encoder *encoder;
0b8765c6 6458 int pipe = intel_crtc->pipe;
ef9c3aee 6459
6304cd91
VS
6460 /*
6461 * On gen2 planes are double buffered but the pipe isn't, so we must
6462 * wait for planes to fully turn off before disabling the pipe.
564ed191
ID
6463 * We also need to wait on all gmch platforms because of the
6464 * self-refresh mode constraint explained above.
6304cd91 6465 */
564ed191 6466 intel_wait_for_vblank(dev, pipe);
6304cd91 6467
4b3a9526
VS
6468 for_each_encoder_on_crtc(dev, crtc, encoder)
6469 encoder->disable(encoder);
6470
f9b61ff6
DV
6471 drm_crtc_vblank_off(crtc);
6472 assert_vblank_disabled(crtc);
6473
575f7ab7 6474 intel_disable_pipe(intel_crtc);
24a1f16d 6475
87476d63 6476 i9xx_pfit_disable(intel_crtc);
24a1f16d 6477
89b667f8
JB
6478 for_each_encoder_on_crtc(dev, crtc, encoder)
6479 if (encoder->post_disable)
6480 encoder->post_disable(encoder);
6481
a65347ba 6482 if (!intel_crtc->config->has_dsi_encoder) {
076ed3b2
CML
6483 if (IS_CHERRYVIEW(dev))
6484 chv_disable_pll(dev_priv, pipe);
6485 else if (IS_VALLEYVIEW(dev))
6486 vlv_disable_pll(dev_priv, pipe);
6487 else
1c4e0274 6488 i9xx_disable_pll(intel_crtc);
076ed3b2 6489 }
0b8765c6 6490
d6db995f
VS
6491 for_each_encoder_on_crtc(dev, crtc, encoder)
6492 if (encoder->post_pll_disable)
6493 encoder->post_pll_disable(encoder);
6494
4a3436e8 6495 if (!IS_GEN2(dev))
a72e4c9f 6496 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
0b8765c6
JB
6497}
6498
b17d48e2
ML
6499static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
6500{
6501 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6502 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6503 enum intel_display_power_domain domain;
6504 unsigned long domains;
6505
6506 if (!intel_crtc->active)
6507 return;
6508
a539205a 6509 if (to_intel_plane_state(crtc->primary->state)->visible) {
fc32b1fd
ML
6510 WARN_ON(intel_crtc->unpin_work);
6511
a539205a 6512 intel_pre_disable_primary(crtc);
54a41961
ML
6513
6514 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
6515 to_intel_plane_state(crtc->primary->state)->visible = false;
a539205a
ML
6516 }
6517
b17d48e2 6518 dev_priv->display.crtc_disable(crtc);
37d9078b 6519 intel_crtc->active = false;
58f9c0bc 6520 intel_fbc_disable(intel_crtc);
37d9078b 6521 intel_update_watermarks(crtc);
1f7457b1 6522 intel_disable_shared_dpll(intel_crtc);
b17d48e2
ML
6523
6524 domains = intel_crtc->enabled_power_domains;
6525 for_each_power_domain(domain, domains)
6526 intel_display_power_put(dev_priv, domain);
6527 intel_crtc->enabled_power_domains = 0;
565602d7
ML
6528
6529 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6530 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
b17d48e2
ML
6531}
6532
6b72d486
ML
6533/*
6534 * turn all crtc's off, but do not adjust state
6535 * This has to be paired with a call to intel_modeset_setup_hw_state.
6536 */
70e0bd74 6537int intel_display_suspend(struct drm_device *dev)
ee7b9f93 6538{
e2c8b870 6539 struct drm_i915_private *dev_priv = to_i915(dev);
70e0bd74 6540 struct drm_atomic_state *state;
e2c8b870 6541 int ret;
70e0bd74 6542
e2c8b870
ML
6543 state = drm_atomic_helper_suspend(dev);
6544 ret = PTR_ERR_OR_ZERO(state);
70e0bd74
ML
6545 if (ret)
6546 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
e2c8b870
ML
6547 else
6548 dev_priv->modeset_restore_state = state;
70e0bd74 6549 return ret;
ee7b9f93
JB
6550}
6551
ea5b213a 6552void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 6553{
4ef69c7a 6554 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 6555
ea5b213a
CW
6556 drm_encoder_cleanup(encoder);
6557 kfree(intel_encoder);
7e7d76c3
JB
6558}
6559
0a91ca29
DV
6560/* Cross check the actual hw state with our own modeset state tracking (and it's
6561 * internal consistency). */
b980514c 6562static void intel_connector_check_state(struct intel_connector *connector)
79e53945 6563{
35dd3c64
ML
6564 struct drm_crtc *crtc = connector->base.state->crtc;
6565
6566 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6567 connector->base.base.id,
6568 connector->base.name);
6569
0a91ca29 6570 if (connector->get_hw_state(connector)) {
e85376cb 6571 struct intel_encoder *encoder = connector->encoder;
35dd3c64 6572 struct drm_connector_state *conn_state = connector->base.state;
0a91ca29 6573
35dd3c64
ML
6574 I915_STATE_WARN(!crtc,
6575 "connector enabled without attached crtc\n");
0a91ca29 6576
35dd3c64
ML
6577 if (!crtc)
6578 return;
6579
6580 I915_STATE_WARN(!crtc->state->active,
6581 "connector is active, but attached crtc isn't\n");
6582
e85376cb 6583 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
35dd3c64
ML
6584 return;
6585
e85376cb 6586 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
35dd3c64
ML
6587 "atomic encoder doesn't match attached encoder\n");
6588
e85376cb 6589 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
35dd3c64
ML
6590 "attached encoder crtc differs from connector crtc\n");
6591 } else {
4d688a2a
ML
6592 I915_STATE_WARN(crtc && crtc->state->active,
6593 "attached crtc is active, but connector isn't\n");
35dd3c64
ML
6594 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6595 "best encoder set without crtc!\n");
0a91ca29 6596 }
79e53945
JB
6597}
6598
08d9bc92
ACO
6599int intel_connector_init(struct intel_connector *connector)
6600{
5350a031 6601 drm_atomic_helper_connector_reset(&connector->base);
08d9bc92 6602
5350a031 6603 if (!connector->base.state)
08d9bc92
ACO
6604 return -ENOMEM;
6605
08d9bc92
ACO
6606 return 0;
6607}
6608
6609struct intel_connector *intel_connector_alloc(void)
6610{
6611 struct intel_connector *connector;
6612
6613 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6614 if (!connector)
6615 return NULL;
6616
6617 if (intel_connector_init(connector) < 0) {
6618 kfree(connector);
6619 return NULL;
6620 }
6621
6622 return connector;
6623}
6624
f0947c37
DV
6625/* Simple connector->get_hw_state implementation for encoders that support only
6626 * one connector and no cloning and hence the encoder state determines the state
6627 * of the connector. */
6628bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 6629{
24929352 6630 enum pipe pipe = 0;
f0947c37 6631 struct intel_encoder *encoder = connector->encoder;
ea5b213a 6632
f0947c37 6633 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
6634}
6635
6d293983 6636static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
d272ddfa 6637{
6d293983
ACO
6638 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6639 return crtc_state->fdi_lanes;
d272ddfa
VS
6640
6641 return 0;
6642}
6643
6d293983 6644static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5cec258b 6645 struct intel_crtc_state *pipe_config)
1857e1da 6646{
6d293983
ACO
6647 struct drm_atomic_state *state = pipe_config->base.state;
6648 struct intel_crtc *other_crtc;
6649 struct intel_crtc_state *other_crtc_state;
6650
1857e1da
DV
6651 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6652 pipe_name(pipe), pipe_config->fdi_lanes);
6653 if (pipe_config->fdi_lanes > 4) {
6654 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6655 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6656 return -EINVAL;
1857e1da
DV
6657 }
6658
bafb6553 6659 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
6660 if (pipe_config->fdi_lanes > 2) {
6661 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6662 pipe_config->fdi_lanes);
6d293983 6663 return -EINVAL;
1857e1da 6664 } else {
6d293983 6665 return 0;
1857e1da
DV
6666 }
6667 }
6668
6669 if (INTEL_INFO(dev)->num_pipes == 2)
6d293983 6670 return 0;
1857e1da
DV
6671
6672 /* Ivybridge 3 pipe is really complicated */
6673 switch (pipe) {
6674 case PIPE_A:
6d293983 6675 return 0;
1857e1da 6676 case PIPE_B:
6d293983
ACO
6677 if (pipe_config->fdi_lanes <= 2)
6678 return 0;
6679
6680 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6681 other_crtc_state =
6682 intel_atomic_get_crtc_state(state, other_crtc);
6683 if (IS_ERR(other_crtc_state))
6684 return PTR_ERR(other_crtc_state);
6685
6686 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
1857e1da
DV
6687 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6688 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6689 return -EINVAL;
1857e1da 6690 }
6d293983 6691 return 0;
1857e1da 6692 case PIPE_C:
251cc67c
VS
6693 if (pipe_config->fdi_lanes > 2) {
6694 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6695 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6696 return -EINVAL;
251cc67c 6697 }
6d293983
ACO
6698
6699 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6700 other_crtc_state =
6701 intel_atomic_get_crtc_state(state, other_crtc);
6702 if (IS_ERR(other_crtc_state))
6703 return PTR_ERR(other_crtc_state);
6704
6705 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
1857e1da 6706 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
6d293983 6707 return -EINVAL;
1857e1da 6708 }
6d293983 6709 return 0;
1857e1da
DV
6710 default:
6711 BUG();
6712 }
6713}
6714
e29c22c0
DV
6715#define RETRY 1
6716static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5cec258b 6717 struct intel_crtc_state *pipe_config)
877d48d5 6718{
1857e1da 6719 struct drm_device *dev = intel_crtc->base.dev;
7c5f93b0 6720 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6d293983
ACO
6721 int lane, link_bw, fdi_dotclock, ret;
6722 bool needs_recompute = false;
877d48d5 6723
e29c22c0 6724retry:
877d48d5
DV
6725 /* FDI is a binary signal running at ~2.7GHz, encoding
6726 * each output octet as 10 bits. The actual frequency
6727 * is stored as a divider into a 100MHz clock, and the
6728 * mode pixel clock is stored in units of 1KHz.
6729 * Hence the bw of each lane in terms of the mode signal
6730 * is:
6731 */
21a727b3 6732 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
877d48d5 6733
241bfc38 6734 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 6735
2bd89a07 6736 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
6737 pipe_config->pipe_bpp);
6738
6739 pipe_config->fdi_lanes = lane;
6740
2bd89a07 6741 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 6742 link_bw, &pipe_config->fdi_m_n);
1857e1da 6743
e3b247da 6744 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
6d293983 6745 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
e29c22c0
DV
6746 pipe_config->pipe_bpp -= 2*3;
6747 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6748 pipe_config->pipe_bpp);
6749 needs_recompute = true;
6750 pipe_config->bw_constrained = true;
6751
6752 goto retry;
6753 }
6754
6755 if (needs_recompute)
6756 return RETRY;
6757
6d293983 6758 return ret;
877d48d5
DV
6759}
6760
8cfb3407
VS
6761static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6762 struct intel_crtc_state *pipe_config)
6763{
6764 if (pipe_config->pipe_bpp > 24)
6765 return false;
6766
6767 /* HSW can handle pixel rate up to cdclk? */
6768 if (IS_HASWELL(dev_priv->dev))
6769 return true;
6770
6771 /*
b432e5cf
VS
6772 * We compare against max which means we must take
6773 * the increased cdclk requirement into account when
6774 * calculating the new cdclk.
6775 *
6776 * Should measure whether using a lower cdclk w/o IPS
8cfb3407
VS
6777 */
6778 return ilk_pipe_pixel_rate(pipe_config) <=
6779 dev_priv->max_cdclk_freq * 95 / 100;
6780}
6781
42db64ef 6782static void hsw_compute_ips_config(struct intel_crtc *crtc,
5cec258b 6783 struct intel_crtc_state *pipe_config)
42db64ef 6784{
8cfb3407
VS
6785 struct drm_device *dev = crtc->base.dev;
6786 struct drm_i915_private *dev_priv = dev->dev_private;
6787
d330a953 6788 pipe_config->ips_enabled = i915.enable_ips &&
8cfb3407
VS
6789 hsw_crtc_supports_ips(crtc) &&
6790 pipe_config_supports_ips(dev_priv, pipe_config);
42db64ef
PZ
6791}
6792
39acb4aa
VS
6793static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6794{
6795 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6796
6797 /* GDG double wide on either pipe, otherwise pipe A only */
6798 return INTEL_INFO(dev_priv)->gen < 4 &&
6799 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6800}
6801
a43f6e0f 6802static int intel_crtc_compute_config(struct intel_crtc *crtc,
5cec258b 6803 struct intel_crtc_state *pipe_config)
79e53945 6804{
a43f6e0f 6805 struct drm_device *dev = crtc->base.dev;
8bd31e67 6806 struct drm_i915_private *dev_priv = dev->dev_private;
7c5f93b0 6807 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
89749350 6808
ad3a4479 6809 /* FIXME should check pixel clock limits on all platforms */
cf532bb2 6810 if (INTEL_INFO(dev)->gen < 4) {
39acb4aa 6811 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
cf532bb2
VS
6812
6813 /*
39acb4aa 6814 * Enable double wide mode when the dot clock
cf532bb2 6815 * is > 90% of the (display) core speed.
cf532bb2 6816 */
39acb4aa
VS
6817 if (intel_crtc_supports_double_wide(crtc) &&
6818 adjusted_mode->crtc_clock > clock_limit) {
ad3a4479 6819 clock_limit *= 2;
cf532bb2 6820 pipe_config->double_wide = true;
ad3a4479
VS
6821 }
6822
39acb4aa
VS
6823 if (adjusted_mode->crtc_clock > clock_limit) {
6824 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6825 adjusted_mode->crtc_clock, clock_limit,
6826 yesno(pipe_config->double_wide));
e29c22c0 6827 return -EINVAL;
39acb4aa 6828 }
2c07245f 6829 }
89749350 6830
1d1d0e27
VS
6831 /*
6832 * Pipe horizontal size must be even in:
6833 * - DVO ganged mode
6834 * - LVDS dual channel mode
6835 * - Double wide pipe
6836 */
a93e255f 6837 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
6838 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6839 pipe_config->pipe_src_w &= ~1;
6840
8693a824
DL
6841 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6842 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
6843 */
6844 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
aad941d5 6845 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
e29c22c0 6846 return -EINVAL;
44f46b42 6847
f5adf94e 6848 if (HAS_IPS(dev))
a43f6e0f
DV
6849 hsw_compute_ips_config(crtc, pipe_config);
6850
877d48d5 6851 if (pipe_config->has_pch_encoder)
a43f6e0f 6852 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 6853
cf5a15be 6854 return 0;
79e53945
JB
6855}
6856
1652d19e
VS
6857static int skylake_get_display_clock_speed(struct drm_device *dev)
6858{
6859 struct drm_i915_private *dev_priv = to_i915(dev);
6860 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6861 uint32_t cdctl = I915_READ(CDCLK_CTL);
6862 uint32_t linkrate;
6863
414355a7 6864 if (!(lcpll1 & LCPLL_PLL_ENABLE))
1652d19e 6865 return 24000; /* 24MHz is the cd freq with NSSC ref */
1652d19e
VS
6866
6867 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6868 return 540000;
6869
6870 linkrate = (I915_READ(DPLL_CTRL1) &
71cd8423 6871 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
1652d19e 6872
71cd8423
DL
6873 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6874 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
1652d19e
VS
6875 /* vco 8640 */
6876 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6877 case CDCLK_FREQ_450_432:
6878 return 432000;
6879 case CDCLK_FREQ_337_308:
6880 return 308570;
6881 case CDCLK_FREQ_675_617:
6882 return 617140;
6883 default:
6884 WARN(1, "Unknown cd freq selection\n");
6885 }
6886 } else {
6887 /* vco 8100 */
6888 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6889 case CDCLK_FREQ_450_432:
6890 return 450000;
6891 case CDCLK_FREQ_337_308:
6892 return 337500;
6893 case CDCLK_FREQ_675_617:
6894 return 675000;
6895 default:
6896 WARN(1, "Unknown cd freq selection\n");
6897 }
6898 }
6899
6900 /* error case, do as if DPLL0 isn't enabled */
6901 return 24000;
6902}
6903
acd3f3d3
BP
6904static int broxton_get_display_clock_speed(struct drm_device *dev)
6905{
6906 struct drm_i915_private *dev_priv = to_i915(dev);
6907 uint32_t cdctl = I915_READ(CDCLK_CTL);
6908 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6909 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6910 int cdclk;
6911
6912 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6913 return 19200;
6914
6915 cdclk = 19200 * pll_ratio / 2;
6916
6917 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6918 case BXT_CDCLK_CD2X_DIV_SEL_1:
6919 return cdclk; /* 576MHz or 624MHz */
6920 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6921 return cdclk * 2 / 3; /* 384MHz */
6922 case BXT_CDCLK_CD2X_DIV_SEL_2:
6923 return cdclk / 2; /* 288MHz */
6924 case BXT_CDCLK_CD2X_DIV_SEL_4:
6925 return cdclk / 4; /* 144MHz */
6926 }
6927
6928 /* error case, do as if DE PLL isn't enabled */
6929 return 19200;
6930}
6931
1652d19e
VS
6932static int broadwell_get_display_clock_speed(struct drm_device *dev)
6933{
6934 struct drm_i915_private *dev_priv = dev->dev_private;
6935 uint32_t lcpll = I915_READ(LCPLL_CTL);
6936 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6937
6938 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6939 return 800000;
6940 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6941 return 450000;
6942 else if (freq == LCPLL_CLK_FREQ_450)
6943 return 450000;
6944 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6945 return 540000;
6946 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6947 return 337500;
6948 else
6949 return 675000;
6950}
6951
6952static int haswell_get_display_clock_speed(struct drm_device *dev)
6953{
6954 struct drm_i915_private *dev_priv = dev->dev_private;
6955 uint32_t lcpll = I915_READ(LCPLL_CTL);
6956 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6957
6958 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6959 return 800000;
6960 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6961 return 450000;
6962 else if (freq == LCPLL_CLK_FREQ_450)
6963 return 450000;
6964 else if (IS_HSW_ULT(dev))
6965 return 337500;
6966 else
6967 return 540000;
79e53945
JB
6968}
6969
25eb05fc
JB
6970static int valleyview_get_display_clock_speed(struct drm_device *dev)
6971{
bfa7df01
VS
6972 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6973 CCK_DISPLAY_CLOCK_CONTROL);
25eb05fc
JB
6974}
6975
b37a6434
VS
6976static int ilk_get_display_clock_speed(struct drm_device *dev)
6977{
6978 return 450000;
6979}
6980
e70236a8
JB
6981static int i945_get_display_clock_speed(struct drm_device *dev)
6982{
6983 return 400000;
6984}
79e53945 6985
e70236a8 6986static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 6987{
e907f170 6988 return 333333;
e70236a8 6989}
79e53945 6990
e70236a8
JB
6991static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6992{
6993 return 200000;
6994}
79e53945 6995
257a7ffc
DV
6996static int pnv_get_display_clock_speed(struct drm_device *dev)
6997{
6998 u16 gcfgc = 0;
6999
7000 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
7001
7002 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7003 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
e907f170 7004 return 266667;
257a7ffc 7005 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
e907f170 7006 return 333333;
257a7ffc 7007 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
e907f170 7008 return 444444;
257a7ffc
DV
7009 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
7010 return 200000;
7011 default:
7012 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
7013 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
e907f170 7014 return 133333;
257a7ffc 7015 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
e907f170 7016 return 166667;
257a7ffc
DV
7017 }
7018}
7019
e70236a8
JB
7020static int i915gm_get_display_clock_speed(struct drm_device *dev)
7021{
7022 u16 gcfgc = 0;
79e53945 7023
e70236a8
JB
7024 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
7025
7026 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
e907f170 7027 return 133333;
e70236a8
JB
7028 else {
7029 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7030 case GC_DISPLAY_CLOCK_333_MHZ:
e907f170 7031 return 333333;
e70236a8
JB
7032 default:
7033 case GC_DISPLAY_CLOCK_190_200_MHZ:
7034 return 190000;
79e53945 7035 }
e70236a8
JB
7036 }
7037}
7038
7039static int i865_get_display_clock_speed(struct drm_device *dev)
7040{
e907f170 7041 return 266667;
e70236a8
JB
7042}
7043
1b1d2716 7044static int i85x_get_display_clock_speed(struct drm_device *dev)
e70236a8
JB
7045{
7046 u16 hpllcc = 0;
1b1d2716 7047
65cd2b3f
VS
7048 /*
7049 * 852GM/852GMV only supports 133 MHz and the HPLLCC
7050 * encoding is different :(
7051 * FIXME is this the right way to detect 852GM/852GMV?
7052 */
7053 if (dev->pdev->revision == 0x1)
7054 return 133333;
7055
1b1d2716
VS
7056 pci_bus_read_config_word(dev->pdev->bus,
7057 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
7058
e70236a8
JB
7059 /* Assume that the hardware is in the high speed state. This
7060 * should be the default.
7061 */
7062 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
7063 case GC_CLOCK_133_200:
1b1d2716 7064 case GC_CLOCK_133_200_2:
e70236a8
JB
7065 case GC_CLOCK_100_200:
7066 return 200000;
7067 case GC_CLOCK_166_250:
7068 return 250000;
7069 case GC_CLOCK_100_133:
e907f170 7070 return 133333;
1b1d2716
VS
7071 case GC_CLOCK_133_266:
7072 case GC_CLOCK_133_266_2:
7073 case GC_CLOCK_166_266:
7074 return 266667;
e70236a8 7075 }
79e53945 7076
e70236a8
JB
7077 /* Shouldn't happen */
7078 return 0;
7079}
79e53945 7080
e70236a8
JB
7081static int i830_get_display_clock_speed(struct drm_device *dev)
7082{
e907f170 7083 return 133333;
79e53945
JB
7084}
7085
34edce2f
VS
7086static unsigned int intel_hpll_vco(struct drm_device *dev)
7087{
7088 struct drm_i915_private *dev_priv = dev->dev_private;
7089 static const unsigned int blb_vco[8] = {
7090 [0] = 3200000,
7091 [1] = 4000000,
7092 [2] = 5333333,
7093 [3] = 4800000,
7094 [4] = 6400000,
7095 };
7096 static const unsigned int pnv_vco[8] = {
7097 [0] = 3200000,
7098 [1] = 4000000,
7099 [2] = 5333333,
7100 [3] = 4800000,
7101 [4] = 2666667,
7102 };
7103 static const unsigned int cl_vco[8] = {
7104 [0] = 3200000,
7105 [1] = 4000000,
7106 [2] = 5333333,
7107 [3] = 6400000,
7108 [4] = 3333333,
7109 [5] = 3566667,
7110 [6] = 4266667,
7111 };
7112 static const unsigned int elk_vco[8] = {
7113 [0] = 3200000,
7114 [1] = 4000000,
7115 [2] = 5333333,
7116 [3] = 4800000,
7117 };
7118 static const unsigned int ctg_vco[8] = {
7119 [0] = 3200000,
7120 [1] = 4000000,
7121 [2] = 5333333,
7122 [3] = 6400000,
7123 [4] = 2666667,
7124 [5] = 4266667,
7125 };
7126 const unsigned int *vco_table;
7127 unsigned int vco;
7128 uint8_t tmp = 0;
7129
7130 /* FIXME other chipsets? */
7131 if (IS_GM45(dev))
7132 vco_table = ctg_vco;
7133 else if (IS_G4X(dev))
7134 vco_table = elk_vco;
7135 else if (IS_CRESTLINE(dev))
7136 vco_table = cl_vco;
7137 else if (IS_PINEVIEW(dev))
7138 vco_table = pnv_vco;
7139 else if (IS_G33(dev))
7140 vco_table = blb_vco;
7141 else
7142 return 0;
7143
7144 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
7145
7146 vco = vco_table[tmp & 0x7];
7147 if (vco == 0)
7148 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7149 else
7150 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7151
7152 return vco;
7153}
7154
7155static int gm45_get_display_clock_speed(struct drm_device *dev)
7156{
7157 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7158 uint16_t tmp = 0;
7159
7160 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7161
7162 cdclk_sel = (tmp >> 12) & 0x1;
7163
7164 switch (vco) {
7165 case 2666667:
7166 case 4000000:
7167 case 5333333:
7168 return cdclk_sel ? 333333 : 222222;
7169 case 3200000:
7170 return cdclk_sel ? 320000 : 228571;
7171 default:
7172 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7173 return 222222;
7174 }
7175}
7176
7177static int i965gm_get_display_clock_speed(struct drm_device *dev)
7178{
7179 static const uint8_t div_3200[] = { 16, 10, 8 };
7180 static const uint8_t div_4000[] = { 20, 12, 10 };
7181 static const uint8_t div_5333[] = { 24, 16, 14 };
7182 const uint8_t *div_table;
7183 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7184 uint16_t tmp = 0;
7185
7186 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7187
7188 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7189
7190 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7191 goto fail;
7192
7193 switch (vco) {
7194 case 3200000:
7195 div_table = div_3200;
7196 break;
7197 case 4000000:
7198 div_table = div_4000;
7199 break;
7200 case 5333333:
7201 div_table = div_5333;
7202 break;
7203 default:
7204 goto fail;
7205 }
7206
7207 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7208
caf4e252 7209fail:
34edce2f
VS
7210 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7211 return 200000;
7212}
7213
7214static int g33_get_display_clock_speed(struct drm_device *dev)
7215{
7216 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7217 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7218 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7219 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7220 const uint8_t *div_table;
7221 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7222 uint16_t tmp = 0;
7223
7224 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7225
7226 cdclk_sel = (tmp >> 4) & 0x7;
7227
7228 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7229 goto fail;
7230
7231 switch (vco) {
7232 case 3200000:
7233 div_table = div_3200;
7234 break;
7235 case 4000000:
7236 div_table = div_4000;
7237 break;
7238 case 4800000:
7239 div_table = div_4800;
7240 break;
7241 case 5333333:
7242 div_table = div_5333;
7243 break;
7244 default:
7245 goto fail;
7246 }
7247
7248 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7249
caf4e252 7250fail:
34edce2f
VS
7251 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7252 return 190476;
7253}
7254
2c07245f 7255static void
a65851af 7256intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 7257{
a65851af
VS
7258 while (*num > DATA_LINK_M_N_MASK ||
7259 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
7260 *num >>= 1;
7261 *den >>= 1;
7262 }
7263}
7264
a65851af
VS
7265static void compute_m_n(unsigned int m, unsigned int n,
7266 uint32_t *ret_m, uint32_t *ret_n)
7267{
7268 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7269 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7270 intel_reduce_m_n_ratio(ret_m, ret_n);
7271}
7272
e69d0bc1
DV
7273void
7274intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7275 int pixel_clock, int link_clock,
7276 struct intel_link_m_n *m_n)
2c07245f 7277{
e69d0bc1 7278 m_n->tu = 64;
a65851af
VS
7279
7280 compute_m_n(bits_per_pixel * pixel_clock,
7281 link_clock * nlanes * 8,
7282 &m_n->gmch_m, &m_n->gmch_n);
7283
7284 compute_m_n(pixel_clock, link_clock,
7285 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
7286}
7287
a7615030
CW
7288static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7289{
d330a953
JN
7290 if (i915.panel_use_ssc >= 0)
7291 return i915.panel_use_ssc != 0;
41aa3448 7292 return dev_priv->vbt.lvds_use_ssc
435793df 7293 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
7294}
7295
a93e255f
ACO
7296static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7297 int num_connectors)
c65d77d8 7298{
a93e255f 7299 struct drm_device *dev = crtc_state->base.crtc->dev;
c65d77d8
JB
7300 struct drm_i915_private *dev_priv = dev->dev_private;
7301 int refclk;
7302
a93e255f
ACO
7303 WARN_ON(!crtc_state->base.state);
7304
666a4537 7305 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || IS_BROXTON(dev)) {
9a0ea498 7306 refclk = 100000;
a93e255f 7307 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
c65d77d8 7308 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
7309 refclk = dev_priv->vbt.lvds_ssc_freq;
7310 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
7311 } else if (!IS_GEN2(dev)) {
7312 refclk = 96000;
7313 } else {
7314 refclk = 48000;
7315 }
7316
7317 return refclk;
7318}
7319
7429e9d4 7320static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 7321{
7df00d7a 7322 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 7323}
f47709a9 7324
7429e9d4
DV
7325static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7326{
7327 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
7328}
7329
f47709a9 7330static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
190f68c5 7331 struct intel_crtc_state *crtc_state,
a7516a05
JB
7332 intel_clock_t *reduced_clock)
7333{
f47709a9 7334 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
7335 u32 fp, fp2 = 0;
7336
7337 if (IS_PINEVIEW(dev)) {
190f68c5 7338 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7339 if (reduced_clock)
7429e9d4 7340 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 7341 } else {
190f68c5 7342 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7343 if (reduced_clock)
7429e9d4 7344 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
7345 }
7346
190f68c5 7347 crtc_state->dpll_hw_state.fp0 = fp;
a7516a05 7348
f47709a9 7349 crtc->lowfreq_avail = false;
a93e255f 7350 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ab585dea 7351 reduced_clock) {
190f68c5 7352 crtc_state->dpll_hw_state.fp1 = fp2;
f47709a9 7353 crtc->lowfreq_avail = true;
a7516a05 7354 } else {
190f68c5 7355 crtc_state->dpll_hw_state.fp1 = fp;
a7516a05
JB
7356 }
7357}
7358
5e69f97f
CML
7359static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7360 pipe)
89b667f8
JB
7361{
7362 u32 reg_val;
7363
7364 /*
7365 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7366 * and set it to a reasonable value instead.
7367 */
ab3c759a 7368 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
7369 reg_val &= 0xffffff00;
7370 reg_val |= 0x00000030;
ab3c759a 7371 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7372
ab3c759a 7373 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7374 reg_val &= 0x8cffffff;
7375 reg_val = 0x8c000000;
ab3c759a 7376 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 7377
ab3c759a 7378 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 7379 reg_val &= 0xffffff00;
ab3c759a 7380 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7381
ab3c759a 7382 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7383 reg_val &= 0x00ffffff;
7384 reg_val |= 0xb0000000;
ab3c759a 7385 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
7386}
7387
b551842d
DV
7388static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7389 struct intel_link_m_n *m_n)
7390{
7391 struct drm_device *dev = crtc->base.dev;
7392 struct drm_i915_private *dev_priv = dev->dev_private;
7393 int pipe = crtc->pipe;
7394
e3b95f1e
DV
7395 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7396 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7397 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7398 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
7399}
7400
7401static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
7402 struct intel_link_m_n *m_n,
7403 struct intel_link_m_n *m2_n2)
b551842d
DV
7404{
7405 struct drm_device *dev = crtc->base.dev;
7406 struct drm_i915_private *dev_priv = dev->dev_private;
7407 int pipe = crtc->pipe;
6e3c9717 7408 enum transcoder transcoder = crtc->config->cpu_transcoder;
b551842d
DV
7409
7410 if (INTEL_INFO(dev)->gen >= 5) {
7411 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7412 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7413 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7414 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
7415 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7416 * for gen < 8) and if DRRS is supported (to make sure the
7417 * registers are not unnecessarily accessed).
7418 */
44395bfe 7419 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
6e3c9717 7420 crtc->config->has_drrs) {
f769cd24
VK
7421 I915_WRITE(PIPE_DATA_M2(transcoder),
7422 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7423 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7424 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7425 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7426 }
b551842d 7427 } else {
e3b95f1e
DV
7428 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7429 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7430 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7431 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
7432 }
7433}
7434
fe3cd48d 7435void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
03afc4a2 7436{
fe3cd48d
R
7437 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7438
7439 if (m_n == M1_N1) {
7440 dp_m_n = &crtc->config->dp_m_n;
7441 dp_m2_n2 = &crtc->config->dp_m2_n2;
7442 } else if (m_n == M2_N2) {
7443
7444 /*
7445 * M2_N2 registers are not supported. Hence m2_n2 divider value
7446 * needs to be programmed into M1_N1.
7447 */
7448 dp_m_n = &crtc->config->dp_m2_n2;
7449 } else {
7450 DRM_ERROR("Unsupported divider value\n");
7451 return;
7452 }
7453
6e3c9717
ACO
7454 if (crtc->config->has_pch_encoder)
7455 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
03afc4a2 7456 else
fe3cd48d 7457 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
03afc4a2
DV
7458}
7459
251ac862
DV
7460static void vlv_compute_dpll(struct intel_crtc *crtc,
7461 struct intel_crtc_state *pipe_config)
bdd4b6a6
DV
7462{
7463 u32 dpll, dpll_md;
7464
7465 /*
7466 * Enable DPIO clock input. We should never disable the reference
7467 * clock for pipe B, since VGA hotplug / manual detection depends
7468 * on it.
7469 */
60bfe44f
VS
7470 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7471 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
bdd4b6a6
DV
7472 /* We should never disable this, set it here for state tracking */
7473 if (crtc->pipe == PIPE_B)
7474 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7475 dpll |= DPLL_VCO_ENABLE;
d288f65f 7476 pipe_config->dpll_hw_state.dpll = dpll;
bdd4b6a6 7477
d288f65f 7478 dpll_md = (pipe_config->pixel_multiplier - 1)
bdd4b6a6 7479 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
d288f65f 7480 pipe_config->dpll_hw_state.dpll_md = dpll_md;
bdd4b6a6
DV
7481}
7482
d288f65f 7483static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7484 const struct intel_crtc_state *pipe_config)
a0c4da24 7485{
f47709a9 7486 struct drm_device *dev = crtc->base.dev;
a0c4da24 7487 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 7488 int pipe = crtc->pipe;
bdd4b6a6 7489 u32 mdiv;
a0c4da24 7490 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 7491 u32 coreclk, reg_val;
a0c4da24 7492
a580516d 7493 mutex_lock(&dev_priv->sb_lock);
09153000 7494
d288f65f
VS
7495 bestn = pipe_config->dpll.n;
7496 bestm1 = pipe_config->dpll.m1;
7497 bestm2 = pipe_config->dpll.m2;
7498 bestp1 = pipe_config->dpll.p1;
7499 bestp2 = pipe_config->dpll.p2;
a0c4da24 7500
89b667f8
JB
7501 /* See eDP HDMI DPIO driver vbios notes doc */
7502
7503 /* PLL B needs special handling */
bdd4b6a6 7504 if (pipe == PIPE_B)
5e69f97f 7505 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
7506
7507 /* Set up Tx target for periodic Rcomp update */
ab3c759a 7508 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
7509
7510 /* Disable target IRef on PLL */
ab3c759a 7511 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 7512 reg_val &= 0x00ffffff;
ab3c759a 7513 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
7514
7515 /* Disable fast lock */
ab3c759a 7516 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
7517
7518 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
7519 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7520 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7521 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 7522 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
7523
7524 /*
7525 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7526 * but we don't support that).
7527 * Note: don't use the DAC post divider as it seems unstable.
7528 */
7529 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 7530 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7531
a0c4da24 7532 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 7533 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7534
89b667f8 7535 /* Set HBR and RBR LPF coefficients */
d288f65f 7536 if (pipe_config->port_clock == 162000 ||
409ee761
ACO
7537 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7538 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
ab3c759a 7539 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 7540 0x009f0003);
89b667f8 7541 else
ab3c759a 7542 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
7543 0x00d0000f);
7544
681a8504 7545 if (pipe_config->has_dp_encoder) {
89b667f8 7546 /* Use SSC source */
bdd4b6a6 7547 if (pipe == PIPE_A)
ab3c759a 7548 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7549 0x0df40000);
7550 else
ab3c759a 7551 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7552 0x0df70000);
7553 } else { /* HDMI or VGA */
7554 /* Use bend source */
bdd4b6a6 7555 if (pipe == PIPE_A)
ab3c759a 7556 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7557 0x0df70000);
7558 else
ab3c759a 7559 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7560 0x0df40000);
7561 }
a0c4da24 7562
ab3c759a 7563 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 7564 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
409ee761
ACO
7565 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7566 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
89b667f8 7567 coreclk |= 0x01000000;
ab3c759a 7568 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 7569
ab3c759a 7570 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a580516d 7571 mutex_unlock(&dev_priv->sb_lock);
a0c4da24
JB
7572}
7573
251ac862
DV
7574static void chv_compute_dpll(struct intel_crtc *crtc,
7575 struct intel_crtc_state *pipe_config)
1ae0d137 7576{
60bfe44f
VS
7577 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7578 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
1ae0d137
VS
7579 DPLL_VCO_ENABLE;
7580 if (crtc->pipe != PIPE_A)
d288f65f 7581 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
1ae0d137 7582
d288f65f
VS
7583 pipe_config->dpll_hw_state.dpll_md =
7584 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
1ae0d137
VS
7585}
7586
d288f65f 7587static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7588 const struct intel_crtc_state *pipe_config)
9d556c99
CML
7589{
7590 struct drm_device *dev = crtc->base.dev;
7591 struct drm_i915_private *dev_priv = dev->dev_private;
7592 int pipe = crtc->pipe;
f0f59a00 7593 i915_reg_t dpll_reg = DPLL(crtc->pipe);
9d556c99 7594 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9cbe40c1 7595 u32 loopfilter, tribuf_calcntr;
9d556c99 7596 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
a945ce7e 7597 u32 dpio_val;
9cbe40c1 7598 int vco;
9d556c99 7599
d288f65f
VS
7600 bestn = pipe_config->dpll.n;
7601 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7602 bestm1 = pipe_config->dpll.m1;
7603 bestm2 = pipe_config->dpll.m2 >> 22;
7604 bestp1 = pipe_config->dpll.p1;
7605 bestp2 = pipe_config->dpll.p2;
9cbe40c1 7606 vco = pipe_config->dpll.vco;
a945ce7e 7607 dpio_val = 0;
9cbe40c1 7608 loopfilter = 0;
9d556c99
CML
7609
7610 /*
7611 * Enable Refclk and SSC
7612 */
a11b0703 7613 I915_WRITE(dpll_reg,
d288f65f 7614 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
a11b0703 7615
a580516d 7616 mutex_lock(&dev_priv->sb_lock);
9d556c99 7617
9d556c99
CML
7618 /* p1 and p2 divider */
7619 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7620 5 << DPIO_CHV_S1_DIV_SHIFT |
7621 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7622 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7623 1 << DPIO_CHV_K_DIV_SHIFT);
7624
7625 /* Feedback post-divider - m2 */
7626 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7627
7628 /* Feedback refclk divider - n and m1 */
7629 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7630 DPIO_CHV_M1_DIV_BY_2 |
7631 1 << DPIO_CHV_N_DIV_SHIFT);
7632
7633 /* M2 fraction division */
25a25dfc 7634 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
9d556c99
CML
7635
7636 /* M2 fraction division enable */
a945ce7e
VP
7637 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7638 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7639 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7640 if (bestm2_frac)
7641 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7642 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
9d556c99 7643
de3a0fde
VP
7644 /* Program digital lock detect threshold */
7645 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7646 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7647 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7648 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7649 if (!bestm2_frac)
7650 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7651 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7652
9d556c99 7653 /* Loop filter */
9cbe40c1
VP
7654 if (vco == 5400000) {
7655 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7656 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7657 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7658 tribuf_calcntr = 0x9;
7659 } else if (vco <= 6200000) {
7660 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7661 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7662 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7663 tribuf_calcntr = 0x9;
7664 } else if (vco <= 6480000) {
7665 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7666 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7667 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7668 tribuf_calcntr = 0x8;
7669 } else {
7670 /* Not supported. Apply the same limits as in the max case */
7671 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7672 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7673 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7674 tribuf_calcntr = 0;
7675 }
9d556c99
CML
7676 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7677
968040b2 7678 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
9cbe40c1
VP
7679 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7680 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7681 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7682
9d556c99
CML
7683 /* AFC Recal */
7684 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7685 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7686 DPIO_AFC_RECAL);
7687
a580516d 7688 mutex_unlock(&dev_priv->sb_lock);
9d556c99
CML
7689}
7690
d288f65f
VS
7691/**
7692 * vlv_force_pll_on - forcibly enable just the PLL
7693 * @dev_priv: i915 private structure
7694 * @pipe: pipe PLL to enable
7695 * @dpll: PLL configuration
7696 *
7697 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7698 * in cases where we need the PLL enabled even when @pipe is not going to
7699 * be enabled.
7700 */
3f36b937
TU
7701int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7702 const struct dpll *dpll)
d288f65f
VS
7703{
7704 struct intel_crtc *crtc =
7705 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
3f36b937
TU
7706 struct intel_crtc_state *pipe_config;
7707
7708 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7709 if (!pipe_config)
7710 return -ENOMEM;
7711
7712 pipe_config->base.crtc = &crtc->base;
7713 pipe_config->pixel_multiplier = 1;
7714 pipe_config->dpll = *dpll;
d288f65f
VS
7715
7716 if (IS_CHERRYVIEW(dev)) {
3f36b937
TU
7717 chv_compute_dpll(crtc, pipe_config);
7718 chv_prepare_pll(crtc, pipe_config);
7719 chv_enable_pll(crtc, pipe_config);
d288f65f 7720 } else {
3f36b937
TU
7721 vlv_compute_dpll(crtc, pipe_config);
7722 vlv_prepare_pll(crtc, pipe_config);
7723 vlv_enable_pll(crtc, pipe_config);
d288f65f 7724 }
3f36b937
TU
7725
7726 kfree(pipe_config);
7727
7728 return 0;
d288f65f
VS
7729}
7730
7731/**
7732 * vlv_force_pll_off - forcibly disable just the PLL
7733 * @dev_priv: i915 private structure
7734 * @pipe: pipe PLL to disable
7735 *
7736 * Disable the PLL for @pipe. To be used in cases where we need
7737 * the PLL enabled even when @pipe is not going to be enabled.
7738 */
7739void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7740{
7741 if (IS_CHERRYVIEW(dev))
7742 chv_disable_pll(to_i915(dev), pipe);
7743 else
7744 vlv_disable_pll(to_i915(dev), pipe);
7745}
7746
251ac862
DV
7747static void i9xx_compute_dpll(struct intel_crtc *crtc,
7748 struct intel_crtc_state *crtc_state,
7749 intel_clock_t *reduced_clock,
7750 int num_connectors)
eb1cbe48 7751{
f47709a9 7752 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7753 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
7754 u32 dpll;
7755 bool is_sdvo;
190f68c5 7756 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7757
190f68c5 7758 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7759
a93e255f
ACO
7760 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7761 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
7762
7763 dpll = DPLL_VGA_MODE_DIS;
7764
a93e255f 7765 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
7766 dpll |= DPLLB_MODE_LVDS;
7767 else
7768 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 7769
ef1b460d 7770 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
190f68c5 7771 dpll |= (crtc_state->pixel_multiplier - 1)
198a037f 7772 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 7773 }
198a037f
DV
7774
7775 if (is_sdvo)
4a33e48d 7776 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 7777
190f68c5 7778 if (crtc_state->has_dp_encoder)
4a33e48d 7779 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
7780
7781 /* compute bitmask from p1 value */
7782 if (IS_PINEVIEW(dev))
7783 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7784 else {
7785 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7786 if (IS_G4X(dev) && reduced_clock)
7787 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7788 }
7789 switch (clock->p2) {
7790 case 5:
7791 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7792 break;
7793 case 7:
7794 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7795 break;
7796 case 10:
7797 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7798 break;
7799 case 14:
7800 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7801 break;
7802 }
7803 if (INTEL_INFO(dev)->gen >= 4)
7804 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7805
190f68c5 7806 if (crtc_state->sdvo_tv_clock)
eb1cbe48 7807 dpll |= PLL_REF_INPUT_TVCLKINBC;
a93e255f 7808 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7809 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7810 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7811 else
7812 dpll |= PLL_REF_INPUT_DREFCLK;
7813
7814 dpll |= DPLL_VCO_ENABLE;
190f68c5 7815 crtc_state->dpll_hw_state.dpll = dpll;
8bcc2795 7816
eb1cbe48 7817 if (INTEL_INFO(dev)->gen >= 4) {
190f68c5 7818 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
ef1b460d 7819 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
190f68c5 7820 crtc_state->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
7821 }
7822}
7823
251ac862
DV
7824static void i8xx_compute_dpll(struct intel_crtc *crtc,
7825 struct intel_crtc_state *crtc_state,
7826 intel_clock_t *reduced_clock,
7827 int num_connectors)
eb1cbe48 7828{
f47709a9 7829 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7830 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 7831 u32 dpll;
190f68c5 7832 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7833
190f68c5 7834 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7835
eb1cbe48
DV
7836 dpll = DPLL_VGA_MODE_DIS;
7837
a93e255f 7838 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
7839 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7840 } else {
7841 if (clock->p1 == 2)
7842 dpll |= PLL_P1_DIVIDE_BY_TWO;
7843 else
7844 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7845 if (clock->p2 == 4)
7846 dpll |= PLL_P2_DIVIDE_BY_4;
7847 }
7848
a93e255f 7849 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
4a33e48d
DV
7850 dpll |= DPLL_DVO_2X_MODE;
7851
a93e255f 7852 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7853 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7854 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7855 else
7856 dpll |= PLL_REF_INPUT_DREFCLK;
7857
7858 dpll |= DPLL_VCO_ENABLE;
190f68c5 7859 crtc_state->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
7860}
7861
8a654f3b 7862static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
7863{
7864 struct drm_device *dev = intel_crtc->base.dev;
7865 struct drm_i915_private *dev_priv = dev->dev_private;
7866 enum pipe pipe = intel_crtc->pipe;
6e3c9717 7867 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
7c5f93b0 7868 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
1caea6e9
VS
7869 uint32_t crtc_vtotal, crtc_vblank_end;
7870 int vsyncshift = 0;
4d8a62ea
DV
7871
7872 /* We need to be careful not to changed the adjusted mode, for otherwise
7873 * the hw state checker will get angry at the mismatch. */
7874 crtc_vtotal = adjusted_mode->crtc_vtotal;
7875 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 7876
609aeaca 7877 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 7878 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
7879 crtc_vtotal -= 1;
7880 crtc_vblank_end -= 1;
609aeaca 7881
409ee761 7882 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
609aeaca
VS
7883 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7884 else
7885 vsyncshift = adjusted_mode->crtc_hsync_start -
7886 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
7887 if (vsyncshift < 0)
7888 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
7889 }
7890
7891 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 7892 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 7893
fe2b8f9d 7894 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
7895 (adjusted_mode->crtc_hdisplay - 1) |
7896 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 7897 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
7898 (adjusted_mode->crtc_hblank_start - 1) |
7899 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 7900 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
7901 (adjusted_mode->crtc_hsync_start - 1) |
7902 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7903
fe2b8f9d 7904 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 7905 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 7906 ((crtc_vtotal - 1) << 16));
fe2b8f9d 7907 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 7908 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 7909 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 7910 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
7911 (adjusted_mode->crtc_vsync_start - 1) |
7912 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7913
b5e508d4
PZ
7914 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7915 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7916 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7917 * bits. */
7918 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7919 (pipe == PIPE_B || pipe == PIPE_C))
7920 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7921
b0e77b9c
PZ
7922 /* pipesrc controls the size that is scaled from, which should
7923 * always be the user's requested size.
7924 */
7925 I915_WRITE(PIPESRC(pipe),
6e3c9717
ACO
7926 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7927 (intel_crtc->config->pipe_src_h - 1));
b0e77b9c
PZ
7928}
7929
1bd1bd80 7930static void intel_get_pipe_timings(struct intel_crtc *crtc,
5cec258b 7931 struct intel_crtc_state *pipe_config)
1bd1bd80
DV
7932{
7933 struct drm_device *dev = crtc->base.dev;
7934 struct drm_i915_private *dev_priv = dev->dev_private;
7935 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7936 uint32_t tmp;
7937
7938 tmp = I915_READ(HTOTAL(cpu_transcoder));
2d112de7
ACO
7939 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7940 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7941 tmp = I915_READ(HBLANK(cpu_transcoder));
2d112de7
ACO
7942 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7943 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7944 tmp = I915_READ(HSYNC(cpu_transcoder));
2d112de7
ACO
7945 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7946 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7947
7948 tmp = I915_READ(VTOTAL(cpu_transcoder));
2d112de7
ACO
7949 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7950 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7951 tmp = I915_READ(VBLANK(cpu_transcoder));
2d112de7
ACO
7952 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7953 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7954 tmp = I915_READ(VSYNC(cpu_transcoder));
2d112de7
ACO
7955 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7956 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7957
7958 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
2d112de7
ACO
7959 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7960 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7961 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
1bd1bd80
DV
7962 }
7963
7964 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
7965 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7966 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7967
2d112de7
ACO
7968 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7969 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
7970}
7971
f6a83288 7972void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 7973 struct intel_crtc_state *pipe_config)
babea61d 7974{
2d112de7
ACO
7975 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7976 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7977 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7978 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
babea61d 7979
2d112de7
ACO
7980 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7981 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7982 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7983 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
babea61d 7984
2d112de7 7985 mode->flags = pipe_config->base.adjusted_mode.flags;
cd13f5ab 7986 mode->type = DRM_MODE_TYPE_DRIVER;
babea61d 7987
2d112de7
ACO
7988 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7989 mode->flags |= pipe_config->base.adjusted_mode.flags;
cd13f5ab
ML
7990
7991 mode->hsync = drm_mode_hsync(mode);
7992 mode->vrefresh = drm_mode_vrefresh(mode);
7993 drm_mode_set_name(mode);
babea61d
JB
7994}
7995
84b046f3
DV
7996static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7997{
7998 struct drm_device *dev = intel_crtc->base.dev;
7999 struct drm_i915_private *dev_priv = dev->dev_private;
8000 uint32_t pipeconf;
8001
9f11a9e4 8002 pipeconf = 0;
84b046f3 8003
b6b5d049
VS
8004 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
8005 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8006 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 8007
6e3c9717 8008 if (intel_crtc->config->double_wide)
cf532bb2 8009 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 8010
ff9ce46e 8011 /* only g4x and later have fancy bpc/dither controls */
666a4537 8012 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
ff9ce46e 8013 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6e3c9717 8014 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
ff9ce46e 8015 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 8016 PIPECONF_DITHER_TYPE_SP;
84b046f3 8017
6e3c9717 8018 switch (intel_crtc->config->pipe_bpp) {
ff9ce46e
DV
8019 case 18:
8020 pipeconf |= PIPECONF_6BPC;
8021 break;
8022 case 24:
8023 pipeconf |= PIPECONF_8BPC;
8024 break;
8025 case 30:
8026 pipeconf |= PIPECONF_10BPC;
8027 break;
8028 default:
8029 /* Case prevented by intel_choose_pipe_bpp_dither. */
8030 BUG();
84b046f3
DV
8031 }
8032 }
8033
8034 if (HAS_PIPE_CXSR(dev)) {
8035 if (intel_crtc->lowfreq_avail) {
8036 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
8037 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
8038 } else {
8039 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
8040 }
8041 }
8042
6e3c9717 8043 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
efc2cfff 8044 if (INTEL_INFO(dev)->gen < 4 ||
409ee761 8045 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
efc2cfff
VS
8046 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
8047 else
8048 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
8049 } else
84b046f3
DV
8050 pipeconf |= PIPECONF_PROGRESSIVE;
8051
666a4537
WB
8052 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8053 intel_crtc->config->limited_color_range)
9f11a9e4 8054 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 8055
84b046f3
DV
8056 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
8057 POSTING_READ(PIPECONF(intel_crtc->pipe));
8058}
8059
190f68c5
ACO
8060static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
8061 struct intel_crtc_state *crtc_state)
79e53945 8062{
c7653199 8063 struct drm_device *dev = crtc->base.dev;
79e53945 8064 struct drm_i915_private *dev_priv = dev->dev_private;
c751ce4f 8065 int refclk, num_connectors = 0;
c329a4ec
DV
8066 intel_clock_t clock;
8067 bool ok;
d4906093 8068 const intel_limit_t *limit;
55bb9992 8069 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8070 struct drm_connector *connector;
55bb9992
ACO
8071 struct drm_connector_state *connector_state;
8072 int i;
79e53945 8073
dd3cd74a
ACO
8074 memset(&crtc_state->dpll_hw_state, 0,
8075 sizeof(crtc_state->dpll_hw_state));
8076
a65347ba
JN
8077 if (crtc_state->has_dsi_encoder)
8078 return 0;
43565a06 8079
a65347ba
JN
8080 for_each_connector_in_state(state, connector, connector_state, i) {
8081 if (connector_state->crtc == &crtc->base)
8082 num_connectors++;
79e53945
JB
8083 }
8084
190f68c5 8085 if (!crtc_state->clock_set) {
a93e255f 8086 refclk = i9xx_get_refclk(crtc_state, num_connectors);
79e53945 8087
e9fd1c02
JN
8088 /*
8089 * Returns a set of divisors for the desired target clock with
8090 * the given refclk, or FALSE. The returned values represent
8091 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
8092 * 2) / p1 / p2.
8093 */
a93e255f
ACO
8094 limit = intel_limit(crtc_state, refclk);
8095 ok = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 8096 crtc_state->port_clock,
e9fd1c02 8097 refclk, NULL, &clock);
f2335330 8098 if (!ok) {
e9fd1c02
JN
8099 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8100 return -EINVAL;
8101 }
79e53945 8102
f2335330 8103 /* Compat-code for transition, will disappear. */
190f68c5
ACO
8104 crtc_state->dpll.n = clock.n;
8105 crtc_state->dpll.m1 = clock.m1;
8106 crtc_state->dpll.m2 = clock.m2;
8107 crtc_state->dpll.p1 = clock.p1;
8108 crtc_state->dpll.p2 = clock.p2;
f47709a9 8109 }
7026d4ac 8110
e9fd1c02 8111 if (IS_GEN2(dev)) {
c329a4ec 8112 i8xx_compute_dpll(crtc, crtc_state, NULL,
251ac862 8113 num_connectors);
9d556c99 8114 } else if (IS_CHERRYVIEW(dev)) {
251ac862 8115 chv_compute_dpll(crtc, crtc_state);
e9fd1c02 8116 } else if (IS_VALLEYVIEW(dev)) {
251ac862 8117 vlv_compute_dpll(crtc, crtc_state);
e9fd1c02 8118 } else {
c329a4ec 8119 i9xx_compute_dpll(crtc, crtc_state, NULL,
251ac862 8120 num_connectors);
e9fd1c02 8121 }
79e53945 8122
c8f7a0db 8123 return 0;
f564048e
EA
8124}
8125
2fa2fe9a 8126static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5cec258b 8127 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
8128{
8129 struct drm_device *dev = crtc->base.dev;
8130 struct drm_i915_private *dev_priv = dev->dev_private;
8131 uint32_t tmp;
8132
dc9e7dec
VS
8133 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
8134 return;
8135
2fa2fe9a 8136 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
8137 if (!(tmp & PFIT_ENABLE))
8138 return;
2fa2fe9a 8139
06922821 8140 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
8141 if (INTEL_INFO(dev)->gen < 4) {
8142 if (crtc->pipe != PIPE_B)
8143 return;
2fa2fe9a
DV
8144 } else {
8145 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8146 return;
8147 }
8148
06922821 8149 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
8150 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
8151 if (INTEL_INFO(dev)->gen < 5)
8152 pipe_config->gmch_pfit.lvds_border_bits =
8153 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
8154}
8155
acbec814 8156static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8157 struct intel_crtc_state *pipe_config)
acbec814
JB
8158{
8159 struct drm_device *dev = crtc->base.dev;
8160 struct drm_i915_private *dev_priv = dev->dev_private;
8161 int pipe = pipe_config->cpu_transcoder;
8162 intel_clock_t clock;
8163 u32 mdiv;
662c6ecb 8164 int refclk = 100000;
acbec814 8165
f573de5a
SK
8166 /* In case of MIPI DPLL will not even be used */
8167 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
8168 return;
8169
a580516d 8170 mutex_lock(&dev_priv->sb_lock);
ab3c759a 8171 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
a580516d 8172 mutex_unlock(&dev_priv->sb_lock);
acbec814
JB
8173
8174 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8175 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8176 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8177 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8178 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8179
dccbea3b 8180 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
acbec814
JB
8181}
8182
5724dbd1
DL
8183static void
8184i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8185 struct intel_initial_plane_config *plane_config)
1ad292b5
JB
8186{
8187 struct drm_device *dev = crtc->base.dev;
8188 struct drm_i915_private *dev_priv = dev->dev_private;
8189 u32 val, base, offset;
8190 int pipe = crtc->pipe, plane = crtc->plane;
8191 int fourcc, pixel_format;
6761dd31 8192 unsigned int aligned_height;
b113d5ee 8193 struct drm_framebuffer *fb;
1b842c89 8194 struct intel_framebuffer *intel_fb;
1ad292b5 8195
42a7b088
DL
8196 val = I915_READ(DSPCNTR(plane));
8197 if (!(val & DISPLAY_PLANE_ENABLE))
8198 return;
8199
d9806c9f 8200 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 8201 if (!intel_fb) {
1ad292b5
JB
8202 DRM_DEBUG_KMS("failed to alloc fb\n");
8203 return;
8204 }
8205
1b842c89
DL
8206 fb = &intel_fb->base;
8207
18c5247e
DV
8208 if (INTEL_INFO(dev)->gen >= 4) {
8209 if (val & DISPPLANE_TILED) {
49af449b 8210 plane_config->tiling = I915_TILING_X;
18c5247e
DV
8211 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8212 }
8213 }
1ad292b5
JB
8214
8215 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 8216 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
8217 fb->pixel_format = fourcc;
8218 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
1ad292b5
JB
8219
8220 if (INTEL_INFO(dev)->gen >= 4) {
49af449b 8221 if (plane_config->tiling)
1ad292b5
JB
8222 offset = I915_READ(DSPTILEOFF(plane));
8223 else
8224 offset = I915_READ(DSPLINOFF(plane));
8225 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8226 } else {
8227 base = I915_READ(DSPADDR(plane));
8228 }
8229 plane_config->base = base;
8230
8231 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
8232 fb->width = ((val >> 16) & 0xfff) + 1;
8233 fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
8234
8235 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 8236 fb->pitches[0] = val & 0xffffffc0;
1ad292b5 8237
b113d5ee 8238 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
8239 fb->pixel_format,
8240 fb->modifier[0]);
1ad292b5 8241
f37b5c2b 8242 plane_config->size = fb->pitches[0] * aligned_height;
1ad292b5 8243
2844a921
DL
8244 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8245 pipe_name(pipe), plane, fb->width, fb->height,
8246 fb->bits_per_pixel, base, fb->pitches[0],
8247 plane_config->size);
1ad292b5 8248
2d14030b 8249 plane_config->fb = intel_fb;
1ad292b5
JB
8250}
8251
70b23a98 8252static void chv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8253 struct intel_crtc_state *pipe_config)
70b23a98
VS
8254{
8255 struct drm_device *dev = crtc->base.dev;
8256 struct drm_i915_private *dev_priv = dev->dev_private;
8257 int pipe = pipe_config->cpu_transcoder;
8258 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8259 intel_clock_t clock;
0d7b6b11 8260 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
70b23a98
VS
8261 int refclk = 100000;
8262
a580516d 8263 mutex_lock(&dev_priv->sb_lock);
70b23a98
VS
8264 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8265 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8266 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8267 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
0d7b6b11 8268 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
a580516d 8269 mutex_unlock(&dev_priv->sb_lock);
70b23a98
VS
8270
8271 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
0d7b6b11
ID
8272 clock.m2 = (pll_dw0 & 0xff) << 22;
8273 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8274 clock.m2 |= pll_dw2 & 0x3fffff;
70b23a98
VS
8275 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8276 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8277 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8278
dccbea3b 8279 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
70b23a98
VS
8280}
8281
0e8ffe1b 8282static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8283 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
8284{
8285 struct drm_device *dev = crtc->base.dev;
8286 struct drm_i915_private *dev_priv = dev->dev_private;
1729050e 8287 enum intel_display_power_domain power_domain;
0e8ffe1b 8288 uint32_t tmp;
1729050e 8289 bool ret;
0e8ffe1b 8290
1729050e
ID
8291 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8292 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
b5482bd0
ID
8293 return false;
8294
e143a21c 8295 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 8296 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 8297
1729050e
ID
8298 ret = false;
8299
0e8ffe1b
DV
8300 tmp = I915_READ(PIPECONF(crtc->pipe));
8301 if (!(tmp & PIPECONF_ENABLE))
1729050e 8302 goto out;
0e8ffe1b 8303
666a4537 8304 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
42571aef
VS
8305 switch (tmp & PIPECONF_BPC_MASK) {
8306 case PIPECONF_6BPC:
8307 pipe_config->pipe_bpp = 18;
8308 break;
8309 case PIPECONF_8BPC:
8310 pipe_config->pipe_bpp = 24;
8311 break;
8312 case PIPECONF_10BPC:
8313 pipe_config->pipe_bpp = 30;
8314 break;
8315 default:
8316 break;
8317 }
8318 }
8319
666a4537
WB
8320 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8321 (tmp & PIPECONF_COLOR_RANGE_SELECT))
b5a9fa09
DV
8322 pipe_config->limited_color_range = true;
8323
282740f7
VS
8324 if (INTEL_INFO(dev)->gen < 4)
8325 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8326
1bd1bd80
DV
8327 intel_get_pipe_timings(crtc, pipe_config);
8328
2fa2fe9a
DV
8329 i9xx_get_pfit_config(crtc, pipe_config);
8330
6c49f241
DV
8331 if (INTEL_INFO(dev)->gen >= 4) {
8332 tmp = I915_READ(DPLL_MD(crtc->pipe));
8333 pipe_config->pixel_multiplier =
8334 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8335 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 8336 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
8337 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8338 tmp = I915_READ(DPLL(crtc->pipe));
8339 pipe_config->pixel_multiplier =
8340 ((tmp & SDVO_MULTIPLIER_MASK)
8341 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8342 } else {
8343 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8344 * port and will be fixed up in the encoder->get_config
8345 * function. */
8346 pipe_config->pixel_multiplier = 1;
8347 }
8bcc2795 8348 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
666a4537 8349 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
1c4e0274
VS
8350 /*
8351 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8352 * on 830. Filter it out here so that we don't
8353 * report errors due to that.
8354 */
8355 if (IS_I830(dev))
8356 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8357
8bcc2795
DV
8358 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8359 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
8360 } else {
8361 /* Mask out read-only status bits. */
8362 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8363 DPLL_PORTC_READY_MASK |
8364 DPLL_PORTB_READY_MASK);
8bcc2795 8365 }
6c49f241 8366
70b23a98
VS
8367 if (IS_CHERRYVIEW(dev))
8368 chv_crtc_clock_get(crtc, pipe_config);
8369 else if (IS_VALLEYVIEW(dev))
acbec814
JB
8370 vlv_crtc_clock_get(crtc, pipe_config);
8371 else
8372 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 8373
0f64614d
VS
8374 /*
8375 * Normally the dotclock is filled in by the encoder .get_config()
8376 * but in case the pipe is enabled w/o any ports we need a sane
8377 * default.
8378 */
8379 pipe_config->base.adjusted_mode.crtc_clock =
8380 pipe_config->port_clock / pipe_config->pixel_multiplier;
8381
1729050e
ID
8382 ret = true;
8383
8384out:
8385 intel_display_power_put(dev_priv, power_domain);
8386
8387 return ret;
0e8ffe1b
DV
8388}
8389
dde86e2d 8390static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
8391{
8392 struct drm_i915_private *dev_priv = dev->dev_private;
13d83a67 8393 struct intel_encoder *encoder;
74cfd7ac 8394 u32 val, final;
13d83a67 8395 bool has_lvds = false;
199e5d79 8396 bool has_cpu_edp = false;
199e5d79 8397 bool has_panel = false;
99eb6a01
KP
8398 bool has_ck505 = false;
8399 bool can_ssc = false;
13d83a67
JB
8400
8401 /* We need to take the global config into account */
b2784e15 8402 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
8403 switch (encoder->type) {
8404 case INTEL_OUTPUT_LVDS:
8405 has_panel = true;
8406 has_lvds = true;
8407 break;
8408 case INTEL_OUTPUT_EDP:
8409 has_panel = true;
2de6905f 8410 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
8411 has_cpu_edp = true;
8412 break;
6847d71b
PZ
8413 default:
8414 break;
13d83a67
JB
8415 }
8416 }
8417
99eb6a01 8418 if (HAS_PCH_IBX(dev)) {
41aa3448 8419 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
8420 can_ssc = has_ck505;
8421 } else {
8422 has_ck505 = false;
8423 can_ssc = true;
8424 }
8425
2de6905f
ID
8426 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8427 has_panel, has_lvds, has_ck505);
13d83a67
JB
8428
8429 /* Ironlake: try to setup display ref clock before DPLL
8430 * enabling. This is only under driver's control after
8431 * PCH B stepping, previous chipset stepping should be
8432 * ignoring this setting.
8433 */
74cfd7ac
CW
8434 val = I915_READ(PCH_DREF_CONTROL);
8435
8436 /* As we must carefully and slowly disable/enable each source in turn,
8437 * compute the final state we want first and check if we need to
8438 * make any changes at all.
8439 */
8440 final = val;
8441 final &= ~DREF_NONSPREAD_SOURCE_MASK;
8442 if (has_ck505)
8443 final |= DREF_NONSPREAD_CK505_ENABLE;
8444 else
8445 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8446
8447 final &= ~DREF_SSC_SOURCE_MASK;
8448 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8449 final &= ~DREF_SSC1_ENABLE;
8450
8451 if (has_panel) {
8452 final |= DREF_SSC_SOURCE_ENABLE;
8453
8454 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8455 final |= DREF_SSC1_ENABLE;
8456
8457 if (has_cpu_edp) {
8458 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8459 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8460 else
8461 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8462 } else
8463 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8464 } else {
8465 final |= DREF_SSC_SOURCE_DISABLE;
8466 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8467 }
8468
8469 if (final == val)
8470 return;
8471
13d83a67 8472 /* Always enable nonspread source */
74cfd7ac 8473 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 8474
99eb6a01 8475 if (has_ck505)
74cfd7ac 8476 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 8477 else
74cfd7ac 8478 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 8479
199e5d79 8480 if (has_panel) {
74cfd7ac
CW
8481 val &= ~DREF_SSC_SOURCE_MASK;
8482 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 8483
199e5d79 8484 /* SSC must be turned on before enabling the CPU output */
99eb6a01 8485 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8486 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 8487 val |= DREF_SSC1_ENABLE;
e77166b5 8488 } else
74cfd7ac 8489 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
8490
8491 /* Get SSC going before enabling the outputs */
74cfd7ac 8492 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8493 POSTING_READ(PCH_DREF_CONTROL);
8494 udelay(200);
8495
74cfd7ac 8496 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
8497
8498 /* Enable CPU source on CPU attached eDP */
199e5d79 8499 if (has_cpu_edp) {
99eb6a01 8500 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8501 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 8502 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 8503 } else
74cfd7ac 8504 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 8505 } else
74cfd7ac 8506 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8507
74cfd7ac 8508 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8509 POSTING_READ(PCH_DREF_CONTROL);
8510 udelay(200);
8511 } else {
8512 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8513
74cfd7ac 8514 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
8515
8516 /* Turn off CPU output */
74cfd7ac 8517 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8518
74cfd7ac 8519 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8520 POSTING_READ(PCH_DREF_CONTROL);
8521 udelay(200);
8522
8523 /* Turn off the SSC source */
74cfd7ac
CW
8524 val &= ~DREF_SSC_SOURCE_MASK;
8525 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
8526
8527 /* Turn off SSC1 */
74cfd7ac 8528 val &= ~DREF_SSC1_ENABLE;
199e5d79 8529
74cfd7ac 8530 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
8531 POSTING_READ(PCH_DREF_CONTROL);
8532 udelay(200);
8533 }
74cfd7ac
CW
8534
8535 BUG_ON(val != final);
13d83a67
JB
8536}
8537
f31f2d55 8538static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 8539{
f31f2d55 8540 uint32_t tmp;
dde86e2d 8541
0ff066a9
PZ
8542 tmp = I915_READ(SOUTH_CHICKEN2);
8543 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8544 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8545
0ff066a9
PZ
8546 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8547 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8548 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 8549
0ff066a9
PZ
8550 tmp = I915_READ(SOUTH_CHICKEN2);
8551 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8552 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8553
0ff066a9
PZ
8554 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8555 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8556 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
8557}
8558
8559/* WaMPhyProgramming:hsw */
8560static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8561{
8562 uint32_t tmp;
dde86e2d
PZ
8563
8564 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8565 tmp &= ~(0xFF << 24);
8566 tmp |= (0x12 << 24);
8567 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8568
dde86e2d
PZ
8569 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8570 tmp |= (1 << 11);
8571 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8572
8573 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8574 tmp |= (1 << 11);
8575 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8576
dde86e2d
PZ
8577 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8578 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8579 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8580
8581 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8582 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8583 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8584
0ff066a9
PZ
8585 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8586 tmp &= ~(7 << 13);
8587 tmp |= (5 << 13);
8588 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 8589
0ff066a9
PZ
8590 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8591 tmp &= ~(7 << 13);
8592 tmp |= (5 << 13);
8593 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
8594
8595 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8596 tmp &= ~0xFF;
8597 tmp |= 0x1C;
8598 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8599
8600 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8601 tmp &= ~0xFF;
8602 tmp |= 0x1C;
8603 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8604
8605 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8606 tmp &= ~(0xFF << 16);
8607 tmp |= (0x1C << 16);
8608 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8609
8610 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8611 tmp &= ~(0xFF << 16);
8612 tmp |= (0x1C << 16);
8613 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8614
0ff066a9
PZ
8615 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8616 tmp |= (1 << 27);
8617 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 8618
0ff066a9
PZ
8619 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8620 tmp |= (1 << 27);
8621 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 8622
0ff066a9
PZ
8623 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8624 tmp &= ~(0xF << 28);
8625 tmp |= (4 << 28);
8626 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 8627
0ff066a9
PZ
8628 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8629 tmp &= ~(0xF << 28);
8630 tmp |= (4 << 28);
8631 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
8632}
8633
2fa86a1f
PZ
8634/* Implements 3 different sequences from BSpec chapter "Display iCLK
8635 * Programming" based on the parameters passed:
8636 * - Sequence to enable CLKOUT_DP
8637 * - Sequence to enable CLKOUT_DP without spread
8638 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8639 */
8640static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8641 bool with_fdi)
f31f2d55
PZ
8642{
8643 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
8644 uint32_t reg, tmp;
8645
8646 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8647 with_spread = true;
c2699524 8648 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
2fa86a1f 8649 with_fdi = false;
f31f2d55 8650
a580516d 8651 mutex_lock(&dev_priv->sb_lock);
f31f2d55
PZ
8652
8653 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8654 tmp &= ~SBI_SSCCTL_DISABLE;
8655 tmp |= SBI_SSCCTL_PATHALT;
8656 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8657
8658 udelay(24);
8659
2fa86a1f
PZ
8660 if (with_spread) {
8661 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8662 tmp &= ~SBI_SSCCTL_PATHALT;
8663 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 8664
2fa86a1f
PZ
8665 if (with_fdi) {
8666 lpt_reset_fdi_mphy(dev_priv);
8667 lpt_program_fdi_mphy(dev_priv);
8668 }
8669 }
dde86e2d 8670
c2699524 8671 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
2fa86a1f
PZ
8672 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8673 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8674 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246 8675
a580516d 8676 mutex_unlock(&dev_priv->sb_lock);
dde86e2d
PZ
8677}
8678
47701c3b
PZ
8679/* Sequence to disable CLKOUT_DP */
8680static void lpt_disable_clkout_dp(struct drm_device *dev)
8681{
8682 struct drm_i915_private *dev_priv = dev->dev_private;
8683 uint32_t reg, tmp;
8684
a580516d 8685 mutex_lock(&dev_priv->sb_lock);
47701c3b 8686
c2699524 8687 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
47701c3b
PZ
8688 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8689 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8690 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8691
8692 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8693 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8694 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8695 tmp |= SBI_SSCCTL_PATHALT;
8696 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8697 udelay(32);
8698 }
8699 tmp |= SBI_SSCCTL_DISABLE;
8700 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8701 }
8702
a580516d 8703 mutex_unlock(&dev_priv->sb_lock);
47701c3b
PZ
8704}
8705
f7be2c21
VS
8706#define BEND_IDX(steps) ((50 + (steps)) / 5)
8707
8708static const uint16_t sscdivintphase[] = {
8709 [BEND_IDX( 50)] = 0x3B23,
8710 [BEND_IDX( 45)] = 0x3B23,
8711 [BEND_IDX( 40)] = 0x3C23,
8712 [BEND_IDX( 35)] = 0x3C23,
8713 [BEND_IDX( 30)] = 0x3D23,
8714 [BEND_IDX( 25)] = 0x3D23,
8715 [BEND_IDX( 20)] = 0x3E23,
8716 [BEND_IDX( 15)] = 0x3E23,
8717 [BEND_IDX( 10)] = 0x3F23,
8718 [BEND_IDX( 5)] = 0x3F23,
8719 [BEND_IDX( 0)] = 0x0025,
8720 [BEND_IDX( -5)] = 0x0025,
8721 [BEND_IDX(-10)] = 0x0125,
8722 [BEND_IDX(-15)] = 0x0125,
8723 [BEND_IDX(-20)] = 0x0225,
8724 [BEND_IDX(-25)] = 0x0225,
8725 [BEND_IDX(-30)] = 0x0325,
8726 [BEND_IDX(-35)] = 0x0325,
8727 [BEND_IDX(-40)] = 0x0425,
8728 [BEND_IDX(-45)] = 0x0425,
8729 [BEND_IDX(-50)] = 0x0525,
8730};
8731
8732/*
8733 * Bend CLKOUT_DP
8734 * steps -50 to 50 inclusive, in steps of 5
8735 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8736 * change in clock period = -(steps / 10) * 5.787 ps
8737 */
8738static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8739{
8740 uint32_t tmp;
8741 int idx = BEND_IDX(steps);
8742
8743 if (WARN_ON(steps % 5 != 0))
8744 return;
8745
8746 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8747 return;
8748
8749 mutex_lock(&dev_priv->sb_lock);
8750
8751 if (steps % 10 != 0)
8752 tmp = 0xAAAAAAAB;
8753 else
8754 tmp = 0x00000000;
8755 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8756
8757 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8758 tmp &= 0xffff0000;
8759 tmp |= sscdivintphase[idx];
8760 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8761
8762 mutex_unlock(&dev_priv->sb_lock);
8763}
8764
8765#undef BEND_IDX
8766
bf8fa3d3
PZ
8767static void lpt_init_pch_refclk(struct drm_device *dev)
8768{
bf8fa3d3
PZ
8769 struct intel_encoder *encoder;
8770 bool has_vga = false;
8771
b2784e15 8772 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
8773 switch (encoder->type) {
8774 case INTEL_OUTPUT_ANALOG:
8775 has_vga = true;
8776 break;
6847d71b
PZ
8777 default:
8778 break;
bf8fa3d3
PZ
8779 }
8780 }
8781
f7be2c21
VS
8782 if (has_vga) {
8783 lpt_bend_clkout_dp(to_i915(dev), 0);
47701c3b 8784 lpt_enable_clkout_dp(dev, true, true);
f7be2c21 8785 } else {
47701c3b 8786 lpt_disable_clkout_dp(dev);
f7be2c21 8787 }
bf8fa3d3
PZ
8788}
8789
dde86e2d
PZ
8790/*
8791 * Initialize reference clocks when the driver loads
8792 */
8793void intel_init_pch_refclk(struct drm_device *dev)
8794{
8795 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8796 ironlake_init_pch_refclk(dev);
8797 else if (HAS_PCH_LPT(dev))
8798 lpt_init_pch_refclk(dev);
8799}
8800
55bb9992 8801static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
d9d444cb 8802{
55bb9992 8803 struct drm_device *dev = crtc_state->base.crtc->dev;
d9d444cb 8804 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8805 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8806 struct drm_connector *connector;
55bb9992 8807 struct drm_connector_state *connector_state;
d9d444cb 8808 struct intel_encoder *encoder;
55bb9992 8809 int num_connectors = 0, i;
d9d444cb
JB
8810 bool is_lvds = false;
8811
da3ced29 8812 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8813 if (connector_state->crtc != crtc_state->base.crtc)
8814 continue;
8815
8816 encoder = to_intel_encoder(connector_state->best_encoder);
8817
d9d444cb
JB
8818 switch (encoder->type) {
8819 case INTEL_OUTPUT_LVDS:
8820 is_lvds = true;
8821 break;
6847d71b
PZ
8822 default:
8823 break;
d9d444cb
JB
8824 }
8825 num_connectors++;
8826 }
8827
8828 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 8829 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 8830 dev_priv->vbt.lvds_ssc_freq);
e91e941b 8831 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
8832 }
8833
8834 return 120000;
8835}
8836
6ff93609 8837static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 8838{
c8203565 8839 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
8840 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8841 int pipe = intel_crtc->pipe;
c8203565
PZ
8842 uint32_t val;
8843
78114071 8844 val = 0;
c8203565 8845
6e3c9717 8846 switch (intel_crtc->config->pipe_bpp) {
c8203565 8847 case 18:
dfd07d72 8848 val |= PIPECONF_6BPC;
c8203565
PZ
8849 break;
8850 case 24:
dfd07d72 8851 val |= PIPECONF_8BPC;
c8203565
PZ
8852 break;
8853 case 30:
dfd07d72 8854 val |= PIPECONF_10BPC;
c8203565
PZ
8855 break;
8856 case 36:
dfd07d72 8857 val |= PIPECONF_12BPC;
c8203565
PZ
8858 break;
8859 default:
cc769b62
PZ
8860 /* Case prevented by intel_choose_pipe_bpp_dither. */
8861 BUG();
c8203565
PZ
8862 }
8863
6e3c9717 8864 if (intel_crtc->config->dither)
c8203565
PZ
8865 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8866
6e3c9717 8867 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
8868 val |= PIPECONF_INTERLACED_ILK;
8869 else
8870 val |= PIPECONF_PROGRESSIVE;
8871
6e3c9717 8872 if (intel_crtc->config->limited_color_range)
3685a8f3 8873 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 8874
c8203565
PZ
8875 I915_WRITE(PIPECONF(pipe), val);
8876 POSTING_READ(PIPECONF(pipe));
8877}
8878
86d3efce
VS
8879/*
8880 * Set up the pipe CSC unit.
8881 *
8882 * Currently only full range RGB to limited range RGB conversion
8883 * is supported, but eventually this should handle various
8884 * RGB<->YCbCr scenarios as well.
8885 */
50f3b016 8886static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
8887{
8888 struct drm_device *dev = crtc->dev;
8889 struct drm_i915_private *dev_priv = dev->dev_private;
8890 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8891 int pipe = intel_crtc->pipe;
8892 uint16_t coeff = 0x7800; /* 1.0 */
8893
8894 /*
8895 * TODO: Check what kind of values actually come out of the pipe
8896 * with these coeff/postoff values and adjust to get the best
8897 * accuracy. Perhaps we even need to take the bpc value into
8898 * consideration.
8899 */
8900
6e3c9717 8901 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8902 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8903
8904 /*
8905 * GY/GU and RY/RU should be the other way around according
8906 * to BSpec, but reality doesn't agree. Just set them up in
8907 * a way that results in the correct picture.
8908 */
8909 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8910 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8911
8912 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8913 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8914
8915 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8916 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8917
8918 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8919 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8920 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8921
8922 if (INTEL_INFO(dev)->gen > 6) {
8923 uint16_t postoff = 0;
8924
6e3c9717 8925 if (intel_crtc->config->limited_color_range)
32cf0cb0 8926 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
8927
8928 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8929 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8930 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8931
8932 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8933 } else {
8934 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8935
6e3c9717 8936 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8937 mode |= CSC_BLACK_SCREEN_OFFSET;
8938
8939 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8940 }
8941}
8942
6ff93609 8943static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 8944{
756f85cf
PZ
8945 struct drm_device *dev = crtc->dev;
8946 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 8947 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 8948 enum pipe pipe = intel_crtc->pipe;
6e3c9717 8949 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee2b0b38
PZ
8950 uint32_t val;
8951
3eff4faa 8952 val = 0;
ee2b0b38 8953
6e3c9717 8954 if (IS_HASWELL(dev) && intel_crtc->config->dither)
ee2b0b38
PZ
8955 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8956
6e3c9717 8957 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
8958 val |= PIPECONF_INTERLACED_ILK;
8959 else
8960 val |= PIPECONF_PROGRESSIVE;
8961
702e7a56
PZ
8962 I915_WRITE(PIPECONF(cpu_transcoder), val);
8963 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
8964
8965 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8966 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf 8967
3cdf122c 8968 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
756f85cf
PZ
8969 val = 0;
8970
6e3c9717 8971 switch (intel_crtc->config->pipe_bpp) {
756f85cf
PZ
8972 case 18:
8973 val |= PIPEMISC_DITHER_6_BPC;
8974 break;
8975 case 24:
8976 val |= PIPEMISC_DITHER_8_BPC;
8977 break;
8978 case 30:
8979 val |= PIPEMISC_DITHER_10_BPC;
8980 break;
8981 case 36:
8982 val |= PIPEMISC_DITHER_12_BPC;
8983 break;
8984 default:
8985 /* Case prevented by pipe_config_set_bpp. */
8986 BUG();
8987 }
8988
6e3c9717 8989 if (intel_crtc->config->dither)
756f85cf
PZ
8990 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8991
8992 I915_WRITE(PIPEMISC(pipe), val);
8993 }
ee2b0b38
PZ
8994}
8995
6591c6e4 8996static bool ironlake_compute_clocks(struct drm_crtc *crtc,
190f68c5 8997 struct intel_crtc_state *crtc_state,
6591c6e4
PZ
8998 intel_clock_t *clock,
8999 bool *has_reduced_clock,
9000 intel_clock_t *reduced_clock)
9001{
9002 struct drm_device *dev = crtc->dev;
9003 struct drm_i915_private *dev_priv = dev->dev_private;
6591c6e4 9004 int refclk;
d4906093 9005 const intel_limit_t *limit;
c329a4ec 9006 bool ret;
79e53945 9007
55bb9992 9008 refclk = ironlake_get_refclk(crtc_state);
79e53945 9009
d4906093
ML
9010 /*
9011 * Returns a set of divisors for the desired target clock with the given
9012 * refclk, or FALSE. The returned values represent the clock equation:
9013 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
9014 */
a93e255f
ACO
9015 limit = intel_limit(crtc_state, refclk);
9016 ret = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 9017 crtc_state->port_clock,
ee9300bb 9018 refclk, NULL, clock);
6591c6e4
PZ
9019 if (!ret)
9020 return false;
cda4b7d3 9021
6591c6e4
PZ
9022 return true;
9023}
9024
d4b1931c
PZ
9025int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
9026{
9027 /*
9028 * Account for spread spectrum to avoid
9029 * oversubscribing the link. Max center spread
9030 * is 2.5%; use 5% for safety's sake.
9031 */
9032 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 9033 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
9034}
9035
7429e9d4 9036static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 9037{
7429e9d4 9038 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
9039}
9040
de13a2e3 9041static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
190f68c5 9042 struct intel_crtc_state *crtc_state,
7429e9d4 9043 u32 *fp,
9a7c7890 9044 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 9045{
de13a2e3 9046 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
9047 struct drm_device *dev = crtc->dev;
9048 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 9049 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 9050 struct drm_connector *connector;
55bb9992
ACO
9051 struct drm_connector_state *connector_state;
9052 struct intel_encoder *encoder;
de13a2e3 9053 uint32_t dpll;
55bb9992 9054 int factor, num_connectors = 0, i;
09ede541 9055 bool is_lvds = false, is_sdvo = false;
79e53945 9056
da3ced29 9057 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
9058 if (connector_state->crtc != crtc_state->base.crtc)
9059 continue;
9060
9061 encoder = to_intel_encoder(connector_state->best_encoder);
9062
9063 switch (encoder->type) {
79e53945
JB
9064 case INTEL_OUTPUT_LVDS:
9065 is_lvds = true;
9066 break;
9067 case INTEL_OUTPUT_SDVO:
7d57382e 9068 case INTEL_OUTPUT_HDMI:
79e53945 9069 is_sdvo = true;
79e53945 9070 break;
6847d71b
PZ
9071 default:
9072 break;
79e53945 9073 }
43565a06 9074
c751ce4f 9075 num_connectors++;
79e53945 9076 }
79e53945 9077
c1858123 9078 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
9079 factor = 21;
9080 if (is_lvds) {
9081 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 9082 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 9083 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 9084 factor = 25;
190f68c5 9085 } else if (crtc_state->sdvo_tv_clock)
8febb297 9086 factor = 20;
c1858123 9087
190f68c5 9088 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
7d0ac5b7 9089 *fp |= FP_CB_TUNE;
2c07245f 9090
9a7c7890
DV
9091 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
9092 *fp2 |= FP_CB_TUNE;
9093
5eddb70b 9094 dpll = 0;
2c07245f 9095
a07d6787
EA
9096 if (is_lvds)
9097 dpll |= DPLLB_MODE_LVDS;
9098 else
9099 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 9100
190f68c5 9101 dpll |= (crtc_state->pixel_multiplier - 1)
ef1b460d 9102 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
9103
9104 if (is_sdvo)
4a33e48d 9105 dpll |= DPLL_SDVO_HIGH_SPEED;
190f68c5 9106 if (crtc_state->has_dp_encoder)
4a33e48d 9107 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 9108
a07d6787 9109 /* compute bitmask from p1 value */
190f68c5 9110 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 9111 /* also FPA1 */
190f68c5 9112 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 9113
190f68c5 9114 switch (crtc_state->dpll.p2) {
a07d6787
EA
9115 case 5:
9116 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
9117 break;
9118 case 7:
9119 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
9120 break;
9121 case 10:
9122 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
9123 break;
9124 case 14:
9125 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
9126 break;
79e53945
JB
9127 }
9128
b4c09f3b 9129 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 9130 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
9131 else
9132 dpll |= PLL_REF_INPUT_DREFCLK;
9133
959e16d6 9134 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
9135}
9136
190f68c5
ACO
9137static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9138 struct intel_crtc_state *crtc_state)
de13a2e3 9139{
c7653199 9140 struct drm_device *dev = crtc->base.dev;
de13a2e3 9141 intel_clock_t clock, reduced_clock;
cbbab5bd 9142 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 9143 bool ok, has_reduced_clock = false;
8b47047b 9144 bool is_lvds = false;
e2b78267 9145 struct intel_shared_dpll *pll;
de13a2e3 9146
dd3cd74a
ACO
9147 memset(&crtc_state->dpll_hw_state, 0,
9148 sizeof(crtc_state->dpll_hw_state));
9149
7905df29 9150 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
79e53945 9151
5dc5298b
PZ
9152 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
9153 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 9154
190f68c5 9155 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
de13a2e3 9156 &has_reduced_clock, &reduced_clock);
190f68c5 9157 if (!ok && !crtc_state->clock_set) {
de13a2e3
PZ
9158 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9159 return -EINVAL;
79e53945 9160 }
f47709a9 9161 /* Compat-code for transition, will disappear. */
190f68c5
ACO
9162 if (!crtc_state->clock_set) {
9163 crtc_state->dpll.n = clock.n;
9164 crtc_state->dpll.m1 = clock.m1;
9165 crtc_state->dpll.m2 = clock.m2;
9166 crtc_state->dpll.p1 = clock.p1;
9167 crtc_state->dpll.p2 = clock.p2;
f47709a9 9168 }
79e53945 9169
5dc5298b 9170 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
190f68c5
ACO
9171 if (crtc_state->has_pch_encoder) {
9172 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
cbbab5bd 9173 if (has_reduced_clock)
7429e9d4 9174 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 9175
190f68c5 9176 dpll = ironlake_compute_dpll(crtc, crtc_state,
cbbab5bd
DV
9177 &fp, &reduced_clock,
9178 has_reduced_clock ? &fp2 : NULL);
9179
190f68c5
ACO
9180 crtc_state->dpll_hw_state.dpll = dpll;
9181 crtc_state->dpll_hw_state.fp0 = fp;
66e985c0 9182 if (has_reduced_clock)
190f68c5 9183 crtc_state->dpll_hw_state.fp1 = fp2;
66e985c0 9184 else
190f68c5 9185 crtc_state->dpll_hw_state.fp1 = fp;
66e985c0 9186
190f68c5 9187 pll = intel_get_shared_dpll(crtc, crtc_state);
ee7b9f93 9188 if (pll == NULL) {
84f44ce7 9189 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
c7653199 9190 pipe_name(crtc->pipe));
4b645f14
JB
9191 return -EINVAL;
9192 }
3fb37703 9193 }
79e53945 9194
ab585dea 9195 if (is_lvds && has_reduced_clock)
c7653199 9196 crtc->lowfreq_avail = true;
bcd644e0 9197 else
c7653199 9198 crtc->lowfreq_avail = false;
e2b78267 9199
c8f7a0db 9200 return 0;
79e53945
JB
9201}
9202
eb14cb74
VS
9203static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9204 struct intel_link_m_n *m_n)
9205{
9206 struct drm_device *dev = crtc->base.dev;
9207 struct drm_i915_private *dev_priv = dev->dev_private;
9208 enum pipe pipe = crtc->pipe;
9209
9210 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9211 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9212 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9213 & ~TU_SIZE_MASK;
9214 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9215 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9216 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9217}
9218
9219static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9220 enum transcoder transcoder,
b95af8be
VK
9221 struct intel_link_m_n *m_n,
9222 struct intel_link_m_n *m2_n2)
72419203
DV
9223{
9224 struct drm_device *dev = crtc->base.dev;
9225 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 9226 enum pipe pipe = crtc->pipe;
72419203 9227
eb14cb74
VS
9228 if (INTEL_INFO(dev)->gen >= 5) {
9229 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9230 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9231 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9232 & ~TU_SIZE_MASK;
9233 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9234 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9235 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
9236 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9237 * gen < 8) and if DRRS is supported (to make sure the
9238 * registers are not unnecessarily read).
9239 */
9240 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
6e3c9717 9241 crtc->config->has_drrs) {
b95af8be
VK
9242 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9243 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9244 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9245 & ~TU_SIZE_MASK;
9246 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9247 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9248 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9249 }
eb14cb74
VS
9250 } else {
9251 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9252 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9253 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9254 & ~TU_SIZE_MASK;
9255 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9256 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9257 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9258 }
9259}
9260
9261void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 9262 struct intel_crtc_state *pipe_config)
eb14cb74 9263{
681a8504 9264 if (pipe_config->has_pch_encoder)
eb14cb74
VS
9265 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9266 else
9267 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
9268 &pipe_config->dp_m_n,
9269 &pipe_config->dp_m2_n2);
eb14cb74 9270}
72419203 9271
eb14cb74 9272static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5cec258b 9273 struct intel_crtc_state *pipe_config)
eb14cb74
VS
9274{
9275 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 9276 &pipe_config->fdi_m_n, NULL);
72419203
DV
9277}
9278
bd2e244f 9279static void skylake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9280 struct intel_crtc_state *pipe_config)
bd2e244f
JB
9281{
9282 struct drm_device *dev = crtc->base.dev;
9283 struct drm_i915_private *dev_priv = dev->dev_private;
a1b2278e
CK
9284 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9285 uint32_t ps_ctrl = 0;
9286 int id = -1;
9287 int i;
bd2e244f 9288
a1b2278e
CK
9289 /* find scaler attached to this pipe */
9290 for (i = 0; i < crtc->num_scalers; i++) {
9291 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9292 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9293 id = i;
9294 pipe_config->pch_pfit.enabled = true;
9295 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9296 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9297 break;
9298 }
9299 }
bd2e244f 9300
a1b2278e
CK
9301 scaler_state->scaler_id = id;
9302 if (id >= 0) {
9303 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9304 } else {
9305 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
bd2e244f
JB
9306 }
9307}
9308
5724dbd1
DL
9309static void
9310skylake_get_initial_plane_config(struct intel_crtc *crtc,
9311 struct intel_initial_plane_config *plane_config)
bc8d7dff
DL
9312{
9313 struct drm_device *dev = crtc->base.dev;
9314 struct drm_i915_private *dev_priv = dev->dev_private;
40f46283 9315 u32 val, base, offset, stride_mult, tiling;
bc8d7dff
DL
9316 int pipe = crtc->pipe;
9317 int fourcc, pixel_format;
6761dd31 9318 unsigned int aligned_height;
bc8d7dff 9319 struct drm_framebuffer *fb;
1b842c89 9320 struct intel_framebuffer *intel_fb;
bc8d7dff 9321
d9806c9f 9322 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9323 if (!intel_fb) {
bc8d7dff
DL
9324 DRM_DEBUG_KMS("failed to alloc fb\n");
9325 return;
9326 }
9327
1b842c89
DL
9328 fb = &intel_fb->base;
9329
bc8d7dff 9330 val = I915_READ(PLANE_CTL(pipe, 0));
42a7b088
DL
9331 if (!(val & PLANE_CTL_ENABLE))
9332 goto error;
9333
bc8d7dff
DL
9334 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9335 fourcc = skl_format_to_fourcc(pixel_format,
9336 val & PLANE_CTL_ORDER_RGBX,
9337 val & PLANE_CTL_ALPHA_MASK);
9338 fb->pixel_format = fourcc;
9339 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9340
40f46283
DL
9341 tiling = val & PLANE_CTL_TILED_MASK;
9342 switch (tiling) {
9343 case PLANE_CTL_TILED_LINEAR:
9344 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9345 break;
9346 case PLANE_CTL_TILED_X:
9347 plane_config->tiling = I915_TILING_X;
9348 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9349 break;
9350 case PLANE_CTL_TILED_Y:
9351 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9352 break;
9353 case PLANE_CTL_TILED_YF:
9354 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9355 break;
9356 default:
9357 MISSING_CASE(tiling);
9358 goto error;
9359 }
9360
bc8d7dff
DL
9361 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9362 plane_config->base = base;
9363
9364 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9365
9366 val = I915_READ(PLANE_SIZE(pipe, 0));
9367 fb->height = ((val >> 16) & 0xfff) + 1;
9368 fb->width = ((val >> 0) & 0x1fff) + 1;
9369
9370 val = I915_READ(PLANE_STRIDE(pipe, 0));
7b49f948 9371 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
40f46283 9372 fb->pixel_format);
bc8d7dff
DL
9373 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9374
9375 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9376 fb->pixel_format,
9377 fb->modifier[0]);
bc8d7dff 9378
f37b5c2b 9379 plane_config->size = fb->pitches[0] * aligned_height;
bc8d7dff
DL
9380
9381 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9382 pipe_name(pipe), fb->width, fb->height,
9383 fb->bits_per_pixel, base, fb->pitches[0],
9384 plane_config->size);
9385
2d14030b 9386 plane_config->fb = intel_fb;
bc8d7dff
DL
9387 return;
9388
9389error:
9390 kfree(fb);
9391}
9392
2fa2fe9a 9393static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9394 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
9395{
9396 struct drm_device *dev = crtc->base.dev;
9397 struct drm_i915_private *dev_priv = dev->dev_private;
9398 uint32_t tmp;
9399
9400 tmp = I915_READ(PF_CTL(crtc->pipe));
9401
9402 if (tmp & PF_ENABLE) {
fd4daa9c 9403 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
9404 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9405 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
9406
9407 /* We currently do not free assignements of panel fitters on
9408 * ivb/hsw (since we don't use the higher upscaling modes which
9409 * differentiates them) so just WARN about this case for now. */
9410 if (IS_GEN7(dev)) {
9411 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9412 PF_PIPE_SEL_IVB(crtc->pipe));
9413 }
2fa2fe9a 9414 }
79e53945
JB
9415}
9416
5724dbd1
DL
9417static void
9418ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9419 struct intel_initial_plane_config *plane_config)
4c6baa59
JB
9420{
9421 struct drm_device *dev = crtc->base.dev;
9422 struct drm_i915_private *dev_priv = dev->dev_private;
9423 u32 val, base, offset;
aeee5a49 9424 int pipe = crtc->pipe;
4c6baa59 9425 int fourcc, pixel_format;
6761dd31 9426 unsigned int aligned_height;
b113d5ee 9427 struct drm_framebuffer *fb;
1b842c89 9428 struct intel_framebuffer *intel_fb;
4c6baa59 9429
42a7b088
DL
9430 val = I915_READ(DSPCNTR(pipe));
9431 if (!(val & DISPLAY_PLANE_ENABLE))
9432 return;
9433
d9806c9f 9434 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9435 if (!intel_fb) {
4c6baa59
JB
9436 DRM_DEBUG_KMS("failed to alloc fb\n");
9437 return;
9438 }
9439
1b842c89
DL
9440 fb = &intel_fb->base;
9441
18c5247e
DV
9442 if (INTEL_INFO(dev)->gen >= 4) {
9443 if (val & DISPPLANE_TILED) {
49af449b 9444 plane_config->tiling = I915_TILING_X;
18c5247e
DV
9445 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9446 }
9447 }
4c6baa59
JB
9448
9449 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 9450 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
9451 fb->pixel_format = fourcc;
9452 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
4c6baa59 9453
aeee5a49 9454 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
4c6baa59 9455 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
aeee5a49 9456 offset = I915_READ(DSPOFFSET(pipe));
4c6baa59 9457 } else {
49af449b 9458 if (plane_config->tiling)
aeee5a49 9459 offset = I915_READ(DSPTILEOFF(pipe));
4c6baa59 9460 else
aeee5a49 9461 offset = I915_READ(DSPLINOFF(pipe));
4c6baa59
JB
9462 }
9463 plane_config->base = base;
9464
9465 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
9466 fb->width = ((val >> 16) & 0xfff) + 1;
9467 fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
9468
9469 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 9470 fb->pitches[0] = val & 0xffffffc0;
4c6baa59 9471
b113d5ee 9472 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9473 fb->pixel_format,
9474 fb->modifier[0]);
4c6baa59 9475
f37b5c2b 9476 plane_config->size = fb->pitches[0] * aligned_height;
4c6baa59 9477
2844a921
DL
9478 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9479 pipe_name(pipe), fb->width, fb->height,
9480 fb->bits_per_pixel, base, fb->pitches[0],
9481 plane_config->size);
b113d5ee 9482
2d14030b 9483 plane_config->fb = intel_fb;
4c6baa59
JB
9484}
9485
0e8ffe1b 9486static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9487 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9488{
9489 struct drm_device *dev = crtc->base.dev;
9490 struct drm_i915_private *dev_priv = dev->dev_private;
1729050e 9491 enum intel_display_power_domain power_domain;
0e8ffe1b 9492 uint32_t tmp;
1729050e 9493 bool ret;
0e8ffe1b 9494
1729050e
ID
9495 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9496 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
930e8c9e
PZ
9497 return false;
9498
e143a21c 9499 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 9500 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 9501
1729050e 9502 ret = false;
0e8ffe1b
DV
9503 tmp = I915_READ(PIPECONF(crtc->pipe));
9504 if (!(tmp & PIPECONF_ENABLE))
1729050e 9505 goto out;
0e8ffe1b 9506
42571aef
VS
9507 switch (tmp & PIPECONF_BPC_MASK) {
9508 case PIPECONF_6BPC:
9509 pipe_config->pipe_bpp = 18;
9510 break;
9511 case PIPECONF_8BPC:
9512 pipe_config->pipe_bpp = 24;
9513 break;
9514 case PIPECONF_10BPC:
9515 pipe_config->pipe_bpp = 30;
9516 break;
9517 case PIPECONF_12BPC:
9518 pipe_config->pipe_bpp = 36;
9519 break;
9520 default:
9521 break;
9522 }
9523
b5a9fa09
DV
9524 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9525 pipe_config->limited_color_range = true;
9526
ab9412ba 9527 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
9528 struct intel_shared_dpll *pll;
9529
88adfff1
DV
9530 pipe_config->has_pch_encoder = true;
9531
627eb5a3
DV
9532 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9533 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9534 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
9535
9536 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 9537
c0d43d62 9538 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
9539 pipe_config->shared_dpll =
9540 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
9541 } else {
9542 tmp = I915_READ(PCH_DPLL_SEL);
9543 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9544 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9545 else
9546 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9547 }
66e985c0
DV
9548
9549 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9550
9551 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9552 &pipe_config->dpll_hw_state));
c93f54cf
DV
9553
9554 tmp = pipe_config->dpll_hw_state.dpll;
9555 pipe_config->pixel_multiplier =
9556 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9557 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
9558
9559 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
9560 } else {
9561 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
9562 }
9563
1bd1bd80
DV
9564 intel_get_pipe_timings(crtc, pipe_config);
9565
2fa2fe9a
DV
9566 ironlake_get_pfit_config(crtc, pipe_config);
9567
1729050e
ID
9568 ret = true;
9569
9570out:
9571 intel_display_power_put(dev_priv, power_domain);
9572
9573 return ret;
0e8ffe1b
DV
9574}
9575
be256dc7
PZ
9576static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9577{
9578 struct drm_device *dev = dev_priv->dev;
be256dc7 9579 struct intel_crtc *crtc;
be256dc7 9580
d3fcc808 9581 for_each_intel_crtc(dev, crtc)
e2c719b7 9582 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
9583 pipe_name(crtc->pipe));
9584
e2c719b7
RC
9585 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9586 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
01403de3
VS
9587 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9588 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
e2c719b7
RC
9589 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9590 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 9591 "CPU PWM1 enabled\n");
c5107b87 9592 if (IS_HASWELL(dev))
e2c719b7 9593 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 9594 "CPU PWM2 enabled\n");
e2c719b7 9595 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 9596 "PCH PWM1 enabled\n");
e2c719b7 9597 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 9598 "Utility pin enabled\n");
e2c719b7 9599 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 9600
9926ada1
PZ
9601 /*
9602 * In theory we can still leave IRQs enabled, as long as only the HPD
9603 * interrupts remain enabled. We used to check for that, but since it's
9604 * gen-specific and since we only disable LCPLL after we fully disable
9605 * the interrupts, the check below should be enough.
9606 */
e2c719b7 9607 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
9608}
9609
9ccd5aeb
PZ
9610static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9611{
9612 struct drm_device *dev = dev_priv->dev;
9613
9614 if (IS_HASWELL(dev))
9615 return I915_READ(D_COMP_HSW);
9616 else
9617 return I915_READ(D_COMP_BDW);
9618}
9619
3c4c9b81
PZ
9620static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9621{
9622 struct drm_device *dev = dev_priv->dev;
9623
9624 if (IS_HASWELL(dev)) {
9625 mutex_lock(&dev_priv->rps.hw_lock);
9626 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9627 val))
f475dadf 9628 DRM_ERROR("Failed to write to D_COMP\n");
3c4c9b81
PZ
9629 mutex_unlock(&dev_priv->rps.hw_lock);
9630 } else {
9ccd5aeb
PZ
9631 I915_WRITE(D_COMP_BDW, val);
9632 POSTING_READ(D_COMP_BDW);
3c4c9b81 9633 }
be256dc7
PZ
9634}
9635
9636/*
9637 * This function implements pieces of two sequences from BSpec:
9638 * - Sequence for display software to disable LCPLL
9639 * - Sequence for display software to allow package C8+
9640 * The steps implemented here are just the steps that actually touch the LCPLL
9641 * register. Callers should take care of disabling all the display engine
9642 * functions, doing the mode unset, fixing interrupts, etc.
9643 */
6ff58d53
PZ
9644static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9645 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
9646{
9647 uint32_t val;
9648
9649 assert_can_disable_lcpll(dev_priv);
9650
9651 val = I915_READ(LCPLL_CTL);
9652
9653 if (switch_to_fclk) {
9654 val |= LCPLL_CD_SOURCE_FCLK;
9655 I915_WRITE(LCPLL_CTL, val);
9656
9657 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9658 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9659 DRM_ERROR("Switching to FCLK failed\n");
9660
9661 val = I915_READ(LCPLL_CTL);
9662 }
9663
9664 val |= LCPLL_PLL_DISABLE;
9665 I915_WRITE(LCPLL_CTL, val);
9666 POSTING_READ(LCPLL_CTL);
9667
9668 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9669 DRM_ERROR("LCPLL still locked\n");
9670
9ccd5aeb 9671 val = hsw_read_dcomp(dev_priv);
be256dc7 9672 val |= D_COMP_COMP_DISABLE;
3c4c9b81 9673 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9674 ndelay(100);
9675
9ccd5aeb
PZ
9676 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9677 1))
be256dc7
PZ
9678 DRM_ERROR("D_COMP RCOMP still in progress\n");
9679
9680 if (allow_power_down) {
9681 val = I915_READ(LCPLL_CTL);
9682 val |= LCPLL_POWER_DOWN_ALLOW;
9683 I915_WRITE(LCPLL_CTL, val);
9684 POSTING_READ(LCPLL_CTL);
9685 }
9686}
9687
9688/*
9689 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9690 * source.
9691 */
6ff58d53 9692static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
9693{
9694 uint32_t val;
9695
9696 val = I915_READ(LCPLL_CTL);
9697
9698 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9699 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9700 return;
9701
a8a8bd54
PZ
9702 /*
9703 * Make sure we're not on PC8 state before disabling PC8, otherwise
9704 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
a8a8bd54 9705 */
59bad947 9706 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
215733fa 9707
be256dc7
PZ
9708 if (val & LCPLL_POWER_DOWN_ALLOW) {
9709 val &= ~LCPLL_POWER_DOWN_ALLOW;
9710 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 9711 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
9712 }
9713
9ccd5aeb 9714 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
9715 val |= D_COMP_COMP_FORCE;
9716 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 9717 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9718
9719 val = I915_READ(LCPLL_CTL);
9720 val &= ~LCPLL_PLL_DISABLE;
9721 I915_WRITE(LCPLL_CTL, val);
9722
9723 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9724 DRM_ERROR("LCPLL not locked yet\n");
9725
9726 if (val & LCPLL_CD_SOURCE_FCLK) {
9727 val = I915_READ(LCPLL_CTL);
9728 val &= ~LCPLL_CD_SOURCE_FCLK;
9729 I915_WRITE(LCPLL_CTL, val);
9730
9731 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9732 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9733 DRM_ERROR("Switching back to LCPLL failed\n");
9734 }
215733fa 9735
59bad947 9736 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
b6283055 9737 intel_update_cdclk(dev_priv->dev);
be256dc7
PZ
9738}
9739
765dab67
PZ
9740/*
9741 * Package states C8 and deeper are really deep PC states that can only be
9742 * reached when all the devices on the system allow it, so even if the graphics
9743 * device allows PC8+, it doesn't mean the system will actually get to these
9744 * states. Our driver only allows PC8+ when going into runtime PM.
9745 *
9746 * The requirements for PC8+ are that all the outputs are disabled, the power
9747 * well is disabled and most interrupts are disabled, and these are also
9748 * requirements for runtime PM. When these conditions are met, we manually do
9749 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9750 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9751 * hang the machine.
9752 *
9753 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9754 * the state of some registers, so when we come back from PC8+ we need to
9755 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9756 * need to take care of the registers kept by RC6. Notice that this happens even
9757 * if we don't put the device in PCI D3 state (which is what currently happens
9758 * because of the runtime PM support).
9759 *
9760 * For more, read "Display Sequences for Package C8" on the hardware
9761 * documentation.
9762 */
a14cb6fc 9763void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 9764{
c67a470b
PZ
9765 struct drm_device *dev = dev_priv->dev;
9766 uint32_t val;
9767
c67a470b
PZ
9768 DRM_DEBUG_KMS("Enabling package C8+\n");
9769
c2699524 9770 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9771 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9772 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9773 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9774 }
9775
9776 lpt_disable_clkout_dp(dev);
c67a470b
PZ
9777 hsw_disable_lcpll(dev_priv, true, true);
9778}
9779
a14cb6fc 9780void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
9781{
9782 struct drm_device *dev = dev_priv->dev;
9783 uint32_t val;
9784
c67a470b
PZ
9785 DRM_DEBUG_KMS("Disabling package C8+\n");
9786
9787 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
9788 lpt_init_pch_refclk(dev);
9789
c2699524 9790 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9791 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9792 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9793 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9794 }
c67a470b
PZ
9795}
9796
27c329ed 9797static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
f8437dd1 9798{
a821fc46 9799 struct drm_device *dev = old_state->dev;
1a617b77
ML
9800 struct intel_atomic_state *old_intel_state =
9801 to_intel_atomic_state(old_state);
9802 unsigned int req_cdclk = old_intel_state->dev_cdclk;
f8437dd1 9803
27c329ed 9804 broxton_set_cdclk(dev, req_cdclk);
f8437dd1
VK
9805}
9806
b432e5cf 9807/* compute the max rate for new configuration */
27c329ed 9808static int ilk_max_pixel_rate(struct drm_atomic_state *state)
b432e5cf 9809{
565602d7
ML
9810 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9811 struct drm_i915_private *dev_priv = state->dev->dev_private;
9812 struct drm_crtc *crtc;
9813 struct drm_crtc_state *cstate;
27c329ed 9814 struct intel_crtc_state *crtc_state;
565602d7
ML
9815 unsigned max_pixel_rate = 0, i;
9816 enum pipe pipe;
b432e5cf 9817
565602d7
ML
9818 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
9819 sizeof(intel_state->min_pixclk));
27c329ed 9820
565602d7
ML
9821 for_each_crtc_in_state(state, crtc, cstate, i) {
9822 int pixel_rate;
27c329ed 9823
565602d7
ML
9824 crtc_state = to_intel_crtc_state(cstate);
9825 if (!crtc_state->base.enable) {
9826 intel_state->min_pixclk[i] = 0;
b432e5cf 9827 continue;
565602d7 9828 }
b432e5cf 9829
27c329ed 9830 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
b432e5cf
VS
9831
9832 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
565602d7 9833 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
b432e5cf
VS
9834 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9835
565602d7 9836 intel_state->min_pixclk[i] = pixel_rate;
b432e5cf
VS
9837 }
9838
565602d7
ML
9839 for_each_pipe(dev_priv, pipe)
9840 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
9841
b432e5cf
VS
9842 return max_pixel_rate;
9843}
9844
9845static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9846{
9847 struct drm_i915_private *dev_priv = dev->dev_private;
9848 uint32_t val, data;
9849 int ret;
9850
9851 if (WARN((I915_READ(LCPLL_CTL) &
9852 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9853 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9854 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9855 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9856 "trying to change cdclk frequency with cdclk not enabled\n"))
9857 return;
9858
9859 mutex_lock(&dev_priv->rps.hw_lock);
9860 ret = sandybridge_pcode_write(dev_priv,
9861 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9862 mutex_unlock(&dev_priv->rps.hw_lock);
9863 if (ret) {
9864 DRM_ERROR("failed to inform pcode about cdclk change\n");
9865 return;
9866 }
9867
9868 val = I915_READ(LCPLL_CTL);
9869 val |= LCPLL_CD_SOURCE_FCLK;
9870 I915_WRITE(LCPLL_CTL, val);
9871
5ba00178
TU
9872 if (wait_for_us(I915_READ(LCPLL_CTL) &
9873 LCPLL_CD_SOURCE_FCLK_DONE, 1))
b432e5cf
VS
9874 DRM_ERROR("Switching to FCLK failed\n");
9875
9876 val = I915_READ(LCPLL_CTL);
9877 val &= ~LCPLL_CLK_FREQ_MASK;
9878
9879 switch (cdclk) {
9880 case 450000:
9881 val |= LCPLL_CLK_FREQ_450;
9882 data = 0;
9883 break;
9884 case 540000:
9885 val |= LCPLL_CLK_FREQ_54O_BDW;
9886 data = 1;
9887 break;
9888 case 337500:
9889 val |= LCPLL_CLK_FREQ_337_5_BDW;
9890 data = 2;
9891 break;
9892 case 675000:
9893 val |= LCPLL_CLK_FREQ_675_BDW;
9894 data = 3;
9895 break;
9896 default:
9897 WARN(1, "invalid cdclk frequency\n");
9898 return;
9899 }
9900
9901 I915_WRITE(LCPLL_CTL, val);
9902
9903 val = I915_READ(LCPLL_CTL);
9904 val &= ~LCPLL_CD_SOURCE_FCLK;
9905 I915_WRITE(LCPLL_CTL, val);
9906
5ba00178
TU
9907 if (wait_for_us((I915_READ(LCPLL_CTL) &
9908 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
b432e5cf
VS
9909 DRM_ERROR("Switching back to LCPLL failed\n");
9910
9911 mutex_lock(&dev_priv->rps.hw_lock);
9912 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9913 mutex_unlock(&dev_priv->rps.hw_lock);
9914
9915 intel_update_cdclk(dev);
9916
9917 WARN(cdclk != dev_priv->cdclk_freq,
9918 "cdclk requested %d kHz but got %d kHz\n",
9919 cdclk, dev_priv->cdclk_freq);
9920}
9921
27c329ed 9922static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
b432e5cf 9923{
27c329ed 9924 struct drm_i915_private *dev_priv = to_i915(state->dev);
1a617b77 9925 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
27c329ed 9926 int max_pixclk = ilk_max_pixel_rate(state);
b432e5cf
VS
9927 int cdclk;
9928
9929 /*
9930 * FIXME should also account for plane ratio
9931 * once 64bpp pixel formats are supported.
9932 */
27c329ed 9933 if (max_pixclk > 540000)
b432e5cf 9934 cdclk = 675000;
27c329ed 9935 else if (max_pixclk > 450000)
b432e5cf 9936 cdclk = 540000;
27c329ed 9937 else if (max_pixclk > 337500)
b432e5cf
VS
9938 cdclk = 450000;
9939 else
9940 cdclk = 337500;
9941
b432e5cf 9942 if (cdclk > dev_priv->max_cdclk_freq) {
63ba534e
ML
9943 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9944 cdclk, dev_priv->max_cdclk_freq);
9945 return -EINVAL;
b432e5cf
VS
9946 }
9947
1a617b77
ML
9948 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9949 if (!intel_state->active_crtcs)
9950 intel_state->dev_cdclk = 337500;
b432e5cf
VS
9951
9952 return 0;
9953}
9954
27c329ed 9955static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
b432e5cf 9956{
27c329ed 9957 struct drm_device *dev = old_state->dev;
1a617b77
ML
9958 struct intel_atomic_state *old_intel_state =
9959 to_intel_atomic_state(old_state);
9960 unsigned req_cdclk = old_intel_state->dev_cdclk;
b432e5cf 9961
27c329ed 9962 broadwell_set_cdclk(dev, req_cdclk);
b432e5cf
VS
9963}
9964
190f68c5
ACO
9965static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9966 struct intel_crtc_state *crtc_state)
09b4ddf9 9967{
af3997b5
MK
9968 struct intel_encoder *intel_encoder =
9969 intel_ddi_get_crtc_new_encoder(crtc_state);
9970
9971 if (intel_encoder->type != INTEL_OUTPUT_DSI) {
9972 if (!intel_ddi_pll_select(crtc, crtc_state))
9973 return -EINVAL;
9974 }
716c2e55 9975
c7653199 9976 crtc->lowfreq_avail = false;
644cef34 9977
c8f7a0db 9978 return 0;
79e53945
JB
9979}
9980
3760b59c
S
9981static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9982 enum port port,
9983 struct intel_crtc_state *pipe_config)
9984{
9985 switch (port) {
9986 case PORT_A:
9987 pipe_config->ddi_pll_sel = SKL_DPLL0;
9988 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9989 break;
9990 case PORT_B:
9991 pipe_config->ddi_pll_sel = SKL_DPLL1;
9992 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9993 break;
9994 case PORT_C:
9995 pipe_config->ddi_pll_sel = SKL_DPLL2;
9996 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9997 break;
9998 default:
9999 DRM_ERROR("Incorrect port type\n");
10000 }
10001}
10002
96b7dfb7
S
10003static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
10004 enum port port,
5cec258b 10005 struct intel_crtc_state *pipe_config)
96b7dfb7 10006{
3148ade7 10007 u32 temp, dpll_ctl1;
96b7dfb7
S
10008
10009 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
10010 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
10011
10012 switch (pipe_config->ddi_pll_sel) {
3148ade7
DL
10013 case SKL_DPLL0:
10014 /*
10015 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
10016 * of the shared DPLL framework and thus needs to be read out
10017 * separately
10018 */
10019 dpll_ctl1 = I915_READ(DPLL_CTRL1);
10020 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
10021 break;
96b7dfb7
S
10022 case SKL_DPLL1:
10023 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
10024 break;
10025 case SKL_DPLL2:
10026 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
10027 break;
10028 case SKL_DPLL3:
10029 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
10030 break;
96b7dfb7
S
10031 }
10032}
10033
7d2c8175
DL
10034static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
10035 enum port port,
5cec258b 10036 struct intel_crtc_state *pipe_config)
7d2c8175
DL
10037{
10038 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
10039
10040 switch (pipe_config->ddi_pll_sel) {
10041 case PORT_CLK_SEL_WRPLL1:
10042 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
10043 break;
10044 case PORT_CLK_SEL_WRPLL2:
10045 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
10046 break;
00490c22
ML
10047 case PORT_CLK_SEL_SPLL:
10048 pipe_config->shared_dpll = DPLL_ID_SPLL;
79bd23da 10049 break;
7d2c8175
DL
10050 }
10051}
10052
26804afd 10053static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
5cec258b 10054 struct intel_crtc_state *pipe_config)
26804afd
DV
10055{
10056 struct drm_device *dev = crtc->base.dev;
10057 struct drm_i915_private *dev_priv = dev->dev_private;
d452c5b6 10058 struct intel_shared_dpll *pll;
26804afd
DV
10059 enum port port;
10060 uint32_t tmp;
10061
10062 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
10063
10064 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
10065
ef11bdb3 10066 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
96b7dfb7 10067 skylake_get_ddi_pll(dev_priv, port, pipe_config);
3760b59c
S
10068 else if (IS_BROXTON(dev))
10069 bxt_get_ddi_pll(dev_priv, port, pipe_config);
96b7dfb7
S
10070 else
10071 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 10072
d452c5b6
DV
10073 if (pipe_config->shared_dpll >= 0) {
10074 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
10075
10076 WARN_ON(!pll->get_hw_state(dev_priv, pll,
10077 &pipe_config->dpll_hw_state));
10078 }
10079
26804afd
DV
10080 /*
10081 * Haswell has only FDI/PCH transcoder A. It is which is connected to
10082 * DDI E. So just check whether this pipe is wired to DDI E and whether
10083 * the PCH transcoder is on.
10084 */
ca370455
DL
10085 if (INTEL_INFO(dev)->gen < 9 &&
10086 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
10087 pipe_config->has_pch_encoder = true;
10088
10089 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
10090 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
10091 FDI_DP_PORT_WIDTH_SHIFT) + 1;
10092
10093 ironlake_get_fdi_m_n_config(crtc, pipe_config);
10094 }
10095}
10096
0e8ffe1b 10097static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5cec258b 10098 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
10099{
10100 struct drm_device *dev = crtc->base.dev;
10101 struct drm_i915_private *dev_priv = dev->dev_private;
1729050e
ID
10102 enum intel_display_power_domain power_domain;
10103 unsigned long power_domain_mask;
0e8ffe1b 10104 uint32_t tmp;
1729050e 10105 bool ret;
0e8ffe1b 10106
1729050e
ID
10107 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
10108 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
b5482bd0 10109 return false;
1729050e
ID
10110 power_domain_mask = BIT(power_domain);
10111
10112 ret = false;
b5482bd0 10113
e143a21c 10114 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
10115 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
10116
eccb140b
DV
10117 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
10118 if (tmp & TRANS_DDI_FUNC_ENABLE) {
10119 enum pipe trans_edp_pipe;
10120 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
10121 default:
10122 WARN(1, "unknown pipe linked to edp transcoder\n");
10123 case TRANS_DDI_EDP_INPUT_A_ONOFF:
10124 case TRANS_DDI_EDP_INPUT_A_ON:
10125 trans_edp_pipe = PIPE_A;
10126 break;
10127 case TRANS_DDI_EDP_INPUT_B_ONOFF:
10128 trans_edp_pipe = PIPE_B;
10129 break;
10130 case TRANS_DDI_EDP_INPUT_C_ONOFF:
10131 trans_edp_pipe = PIPE_C;
10132 break;
10133 }
10134
10135 if (trans_edp_pipe == crtc->pipe)
10136 pipe_config->cpu_transcoder = TRANSCODER_EDP;
10137 }
10138
1729050e
ID
10139 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
10140 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10141 goto out;
10142 power_domain_mask |= BIT(power_domain);
2bfce950 10143
eccb140b 10144 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b 10145 if (!(tmp & PIPECONF_ENABLE))
1729050e 10146 goto out;
0e8ffe1b 10147
26804afd 10148 haswell_get_ddi_port_state(crtc, pipe_config);
627eb5a3 10149
1bd1bd80
DV
10150 intel_get_pipe_timings(crtc, pipe_config);
10151
a1b2278e
CK
10152 if (INTEL_INFO(dev)->gen >= 9) {
10153 skl_init_scalers(dev, crtc, pipe_config);
10154 }
10155
af99ceda
CK
10156 if (INTEL_INFO(dev)->gen >= 9) {
10157 pipe_config->scaler_state.scaler_id = -1;
10158 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10159 }
10160
1729050e
ID
10161 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10162 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10163 power_domain_mask |= BIT(power_domain);
1c132b44 10164 if (INTEL_INFO(dev)->gen >= 9)
bd2e244f 10165 skylake_get_pfit_config(crtc, pipe_config);
ff6d9f55 10166 else
1c132b44 10167 ironlake_get_pfit_config(crtc, pipe_config);
bd2e244f 10168 }
88adfff1 10169
e59150dc
JB
10170 if (IS_HASWELL(dev))
10171 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10172 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 10173
ebb69c95
CT
10174 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
10175 pipe_config->pixel_multiplier =
10176 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10177 } else {
10178 pipe_config->pixel_multiplier = 1;
10179 }
6c49f241 10180
1729050e
ID
10181 ret = true;
10182
10183out:
10184 for_each_power_domain(power_domain, power_domain_mask)
10185 intel_display_power_put(dev_priv, power_domain);
10186
10187 return ret;
0e8ffe1b
DV
10188}
10189
55a08b3f
ML
10190static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10191 const struct intel_plane_state *plane_state)
560b85bb
CW
10192{
10193 struct drm_device *dev = crtc->dev;
10194 struct drm_i915_private *dev_priv = dev->dev_private;
10195 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 10196 uint32_t cntl = 0, size = 0;
560b85bb 10197
55a08b3f
ML
10198 if (plane_state && plane_state->visible) {
10199 unsigned int width = plane_state->base.crtc_w;
10200 unsigned int height = plane_state->base.crtc_h;
dc41c154
VS
10201 unsigned int stride = roundup_pow_of_two(width) * 4;
10202
10203 switch (stride) {
10204 default:
10205 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10206 width, stride);
10207 stride = 256;
10208 /* fallthrough */
10209 case 256:
10210 case 512:
10211 case 1024:
10212 case 2048:
10213 break;
4b0e333e
CW
10214 }
10215
dc41c154
VS
10216 cntl |= CURSOR_ENABLE |
10217 CURSOR_GAMMA_ENABLE |
10218 CURSOR_FORMAT_ARGB |
10219 CURSOR_STRIDE(stride);
10220
10221 size = (height << 12) | width;
4b0e333e 10222 }
560b85bb 10223
dc41c154
VS
10224 if (intel_crtc->cursor_cntl != 0 &&
10225 (intel_crtc->cursor_base != base ||
10226 intel_crtc->cursor_size != size ||
10227 intel_crtc->cursor_cntl != cntl)) {
10228 /* On these chipsets we can only modify the base/size/stride
10229 * whilst the cursor is disabled.
10230 */
0b87c24e
VS
10231 I915_WRITE(CURCNTR(PIPE_A), 0);
10232 POSTING_READ(CURCNTR(PIPE_A));
dc41c154 10233 intel_crtc->cursor_cntl = 0;
4b0e333e 10234 }
560b85bb 10235
99d1f387 10236 if (intel_crtc->cursor_base != base) {
0b87c24e 10237 I915_WRITE(CURBASE(PIPE_A), base);
99d1f387
VS
10238 intel_crtc->cursor_base = base;
10239 }
4726e0b0 10240
dc41c154
VS
10241 if (intel_crtc->cursor_size != size) {
10242 I915_WRITE(CURSIZE, size);
10243 intel_crtc->cursor_size = size;
4b0e333e 10244 }
560b85bb 10245
4b0e333e 10246 if (intel_crtc->cursor_cntl != cntl) {
0b87c24e
VS
10247 I915_WRITE(CURCNTR(PIPE_A), cntl);
10248 POSTING_READ(CURCNTR(PIPE_A));
4b0e333e 10249 intel_crtc->cursor_cntl = cntl;
560b85bb 10250 }
560b85bb
CW
10251}
10252
55a08b3f
ML
10253static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10254 const struct intel_plane_state *plane_state)
65a21cd6
JB
10255{
10256 struct drm_device *dev = crtc->dev;
10257 struct drm_i915_private *dev_priv = dev->dev_private;
10258 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10259 int pipe = intel_crtc->pipe;
663f3122 10260 uint32_t cntl = 0;
4b0e333e 10261
55a08b3f 10262 if (plane_state && plane_state->visible) {
4b0e333e 10263 cntl = MCURSOR_GAMMA_ENABLE;
55a08b3f 10264 switch (plane_state->base.crtc_w) {
4726e0b0
SK
10265 case 64:
10266 cntl |= CURSOR_MODE_64_ARGB_AX;
10267 break;
10268 case 128:
10269 cntl |= CURSOR_MODE_128_ARGB_AX;
10270 break;
10271 case 256:
10272 cntl |= CURSOR_MODE_256_ARGB_AX;
10273 break;
10274 default:
55a08b3f 10275 MISSING_CASE(plane_state->base.crtc_w);
4726e0b0 10276 return;
65a21cd6 10277 }
4b0e333e 10278 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7 10279
fc6f93bc 10280 if (HAS_DDI(dev))
47bf17a7 10281 cntl |= CURSOR_PIPE_CSC_ENABLE;
65a21cd6 10282
55a08b3f
ML
10283 if (plane_state->base.rotation == BIT(DRM_ROTATE_180))
10284 cntl |= CURSOR_ROTATE_180;
10285 }
4398ad45 10286
4b0e333e
CW
10287 if (intel_crtc->cursor_cntl != cntl) {
10288 I915_WRITE(CURCNTR(pipe), cntl);
10289 POSTING_READ(CURCNTR(pipe));
10290 intel_crtc->cursor_cntl = cntl;
65a21cd6 10291 }
4b0e333e 10292
65a21cd6 10293 /* and commit changes on next vblank */
5efb3e28
VS
10294 I915_WRITE(CURBASE(pipe), base);
10295 POSTING_READ(CURBASE(pipe));
99d1f387
VS
10296
10297 intel_crtc->cursor_base = base;
65a21cd6
JB
10298}
10299
cda4b7d3 10300/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f 10301static void intel_crtc_update_cursor(struct drm_crtc *crtc,
55a08b3f 10302 const struct intel_plane_state *plane_state)
cda4b7d3
CW
10303{
10304 struct drm_device *dev = crtc->dev;
10305 struct drm_i915_private *dev_priv = dev->dev_private;
10306 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10307 int pipe = intel_crtc->pipe;
55a08b3f
ML
10308 u32 base = intel_crtc->cursor_addr;
10309 u32 pos = 0;
cda4b7d3 10310
55a08b3f
ML
10311 if (plane_state) {
10312 int x = plane_state->base.crtc_x;
10313 int y = plane_state->base.crtc_y;
cda4b7d3 10314
55a08b3f
ML
10315 if (x < 0) {
10316 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10317 x = -x;
10318 }
10319 pos |= x << CURSOR_X_SHIFT;
cda4b7d3 10320
55a08b3f
ML
10321 if (y < 0) {
10322 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10323 y = -y;
10324 }
10325 pos |= y << CURSOR_Y_SHIFT;
10326
10327 /* ILK+ do this automagically */
10328 if (HAS_GMCH_DISPLAY(dev) &&
10329 plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
10330 base += (plane_state->base.crtc_h *
10331 plane_state->base.crtc_w - 1) * 4;
10332 }
cda4b7d3 10333 }
cda4b7d3 10334
5efb3e28
VS
10335 I915_WRITE(CURPOS(pipe), pos);
10336
8ac54669 10337 if (IS_845G(dev) || IS_I865G(dev))
55a08b3f 10338 i845_update_cursor(crtc, base, plane_state);
5efb3e28 10339 else
55a08b3f 10340 i9xx_update_cursor(crtc, base, plane_state);
cda4b7d3
CW
10341}
10342
dc41c154
VS
10343static bool cursor_size_ok(struct drm_device *dev,
10344 uint32_t width, uint32_t height)
10345{
10346 if (width == 0 || height == 0)
10347 return false;
10348
10349 /*
10350 * 845g/865g are special in that they are only limited by
10351 * the width of their cursors, the height is arbitrary up to
10352 * the precision of the register. Everything else requires
10353 * square cursors, limited to a few power-of-two sizes.
10354 */
10355 if (IS_845G(dev) || IS_I865G(dev)) {
10356 if ((width & 63) != 0)
10357 return false;
10358
10359 if (width > (IS_845G(dev) ? 64 : 512))
10360 return false;
10361
10362 if (height > 1023)
10363 return false;
10364 } else {
10365 switch (width | height) {
10366 case 256:
10367 case 128:
10368 if (IS_GEN2(dev))
10369 return false;
10370 case 64:
10371 break;
10372 default:
10373 return false;
10374 }
10375 }
10376
10377 return true;
10378}
10379
79e53945 10380static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 10381 u16 *blue, uint32_t start, uint32_t size)
79e53945 10382{
7203425a 10383 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 10384 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 10385
7203425a 10386 for (i = start; i < end; i++) {
79e53945
JB
10387 intel_crtc->lut_r[i] = red[i] >> 8;
10388 intel_crtc->lut_g[i] = green[i] >> 8;
10389 intel_crtc->lut_b[i] = blue[i] >> 8;
10390 }
10391
10392 intel_crtc_load_lut(crtc);
10393}
10394
79e53945
JB
10395/* VESA 640x480x72Hz mode to set on the pipe */
10396static struct drm_display_mode load_detect_mode = {
10397 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10398 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10399};
10400
a8bb6818
DV
10401struct drm_framebuffer *
10402__intel_framebuffer_create(struct drm_device *dev,
10403 struct drm_mode_fb_cmd2 *mode_cmd,
10404 struct drm_i915_gem_object *obj)
d2dff872
CW
10405{
10406 struct intel_framebuffer *intel_fb;
10407 int ret;
10408
10409 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
dcb1394e 10410 if (!intel_fb)
d2dff872 10411 return ERR_PTR(-ENOMEM);
d2dff872
CW
10412
10413 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
10414 if (ret)
10415 goto err;
d2dff872
CW
10416
10417 return &intel_fb->base;
dcb1394e 10418
dd4916c5 10419err:
dd4916c5 10420 kfree(intel_fb);
dd4916c5 10421 return ERR_PTR(ret);
d2dff872
CW
10422}
10423
b5ea642a 10424static struct drm_framebuffer *
a8bb6818
DV
10425intel_framebuffer_create(struct drm_device *dev,
10426 struct drm_mode_fb_cmd2 *mode_cmd,
10427 struct drm_i915_gem_object *obj)
10428{
10429 struct drm_framebuffer *fb;
10430 int ret;
10431
10432 ret = i915_mutex_lock_interruptible(dev);
10433 if (ret)
10434 return ERR_PTR(ret);
10435 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10436 mutex_unlock(&dev->struct_mutex);
10437
10438 return fb;
10439}
10440
d2dff872
CW
10441static u32
10442intel_framebuffer_pitch_for_width(int width, int bpp)
10443{
10444 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10445 return ALIGN(pitch, 64);
10446}
10447
10448static u32
10449intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10450{
10451 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 10452 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
10453}
10454
10455static struct drm_framebuffer *
10456intel_framebuffer_create_for_mode(struct drm_device *dev,
10457 struct drm_display_mode *mode,
10458 int depth, int bpp)
10459{
dcb1394e 10460 struct drm_framebuffer *fb;
d2dff872 10461 struct drm_i915_gem_object *obj;
0fed39bd 10462 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
10463
10464 obj = i915_gem_alloc_object(dev,
10465 intel_framebuffer_size_for_mode(mode, bpp));
10466 if (obj == NULL)
10467 return ERR_PTR(-ENOMEM);
10468
10469 mode_cmd.width = mode->hdisplay;
10470 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
10471 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10472 bpp);
5ca0c34a 10473 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872 10474
dcb1394e
LW
10475 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10476 if (IS_ERR(fb))
10477 drm_gem_object_unreference_unlocked(&obj->base);
10478
10479 return fb;
d2dff872
CW
10480}
10481
10482static struct drm_framebuffer *
10483mode_fits_in_fbdev(struct drm_device *dev,
10484 struct drm_display_mode *mode)
10485{
0695726e 10486#ifdef CONFIG_DRM_FBDEV_EMULATION
d2dff872
CW
10487 struct drm_i915_private *dev_priv = dev->dev_private;
10488 struct drm_i915_gem_object *obj;
10489 struct drm_framebuffer *fb;
10490
4c0e5528 10491 if (!dev_priv->fbdev)
d2dff872
CW
10492 return NULL;
10493
4c0e5528 10494 if (!dev_priv->fbdev->fb)
d2dff872
CW
10495 return NULL;
10496
4c0e5528
DV
10497 obj = dev_priv->fbdev->fb->obj;
10498 BUG_ON(!obj);
10499
8bcd4553 10500 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
10501 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10502 fb->bits_per_pixel))
d2dff872
CW
10503 return NULL;
10504
01f2c773 10505 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
10506 return NULL;
10507
edde3617 10508 drm_framebuffer_reference(fb);
d2dff872 10509 return fb;
4520f53a
DV
10510#else
10511 return NULL;
10512#endif
d2dff872
CW
10513}
10514
d3a40d1b
ACO
10515static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10516 struct drm_crtc *crtc,
10517 struct drm_display_mode *mode,
10518 struct drm_framebuffer *fb,
10519 int x, int y)
10520{
10521 struct drm_plane_state *plane_state;
10522 int hdisplay, vdisplay;
10523 int ret;
10524
10525 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10526 if (IS_ERR(plane_state))
10527 return PTR_ERR(plane_state);
10528
10529 if (mode)
10530 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10531 else
10532 hdisplay = vdisplay = 0;
10533
10534 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10535 if (ret)
10536 return ret;
10537 drm_atomic_set_fb_for_plane(plane_state, fb);
10538 plane_state->crtc_x = 0;
10539 plane_state->crtc_y = 0;
10540 plane_state->crtc_w = hdisplay;
10541 plane_state->crtc_h = vdisplay;
10542 plane_state->src_x = x << 16;
10543 plane_state->src_y = y << 16;
10544 plane_state->src_w = hdisplay << 16;
10545 plane_state->src_h = vdisplay << 16;
10546
10547 return 0;
10548}
10549
d2434ab7 10550bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 10551 struct drm_display_mode *mode,
51fd371b
RC
10552 struct intel_load_detect_pipe *old,
10553 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
10554{
10555 struct intel_crtc *intel_crtc;
d2434ab7
DV
10556 struct intel_encoder *intel_encoder =
10557 intel_attached_encoder(connector);
79e53945 10558 struct drm_crtc *possible_crtc;
4ef69c7a 10559 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
10560 struct drm_crtc *crtc = NULL;
10561 struct drm_device *dev = encoder->dev;
94352cf9 10562 struct drm_framebuffer *fb;
51fd371b 10563 struct drm_mode_config *config = &dev->mode_config;
edde3617 10564 struct drm_atomic_state *state = NULL, *restore_state = NULL;
944b0c76 10565 struct drm_connector_state *connector_state;
4be07317 10566 struct intel_crtc_state *crtc_state;
51fd371b 10567 int ret, i = -1;
79e53945 10568
d2dff872 10569 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10570 connector->base.id, connector->name,
8e329a03 10571 encoder->base.id, encoder->name);
d2dff872 10572
edde3617
ML
10573 old->restore_state = NULL;
10574
51fd371b
RC
10575retry:
10576 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10577 if (ret)
ad3c558f 10578 goto fail;
6e9f798d 10579
79e53945
JB
10580 /*
10581 * Algorithm gets a little messy:
7a5e4805 10582 *
79e53945
JB
10583 * - if the connector already has an assigned crtc, use it (but make
10584 * sure it's on first)
7a5e4805 10585 *
79e53945
JB
10586 * - try to find the first unused crtc that can drive this connector,
10587 * and use that if we find one
79e53945
JB
10588 */
10589
10590 /* See if we already have a CRTC for this connector */
edde3617
ML
10591 if (connector->state->crtc) {
10592 crtc = connector->state->crtc;
8261b191 10593
51fd371b 10594 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de 10595 if (ret)
ad3c558f 10596 goto fail;
8261b191
CW
10597
10598 /* Make sure the crtc and connector are running */
edde3617 10599 goto found;
79e53945
JB
10600 }
10601
10602 /* Find an unused one (if possible) */
70e1e0ec 10603 for_each_crtc(dev, possible_crtc) {
79e53945
JB
10604 i++;
10605 if (!(encoder->possible_crtcs & (1 << i)))
10606 continue;
edde3617
ML
10607
10608 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
10609 if (ret)
10610 goto fail;
10611
10612 if (possible_crtc->state->enable) {
10613 drm_modeset_unlock(&possible_crtc->mutex);
a459249c 10614 continue;
edde3617 10615 }
a459249c
VS
10616
10617 crtc = possible_crtc;
10618 break;
79e53945
JB
10619 }
10620
10621 /*
10622 * If we didn't find an unused CRTC, don't use any.
10623 */
10624 if (!crtc) {
7173188d 10625 DRM_DEBUG_KMS("no pipe available for load-detect\n");
ad3c558f 10626 goto fail;
79e53945
JB
10627 }
10628
edde3617
ML
10629found:
10630 intel_crtc = to_intel_crtc(crtc);
10631
4d02e2de
DV
10632 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10633 if (ret)
ad3c558f 10634 goto fail;
79e53945 10635
83a57153 10636 state = drm_atomic_state_alloc(dev);
edde3617
ML
10637 restore_state = drm_atomic_state_alloc(dev);
10638 if (!state || !restore_state) {
10639 ret = -ENOMEM;
10640 goto fail;
10641 }
83a57153
ACO
10642
10643 state->acquire_ctx = ctx;
edde3617 10644 restore_state->acquire_ctx = ctx;
83a57153 10645
944b0c76
ACO
10646 connector_state = drm_atomic_get_connector_state(state, connector);
10647 if (IS_ERR(connector_state)) {
10648 ret = PTR_ERR(connector_state);
10649 goto fail;
10650 }
10651
edde3617
ML
10652 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
10653 if (ret)
10654 goto fail;
944b0c76 10655
4be07317
ACO
10656 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10657 if (IS_ERR(crtc_state)) {
10658 ret = PTR_ERR(crtc_state);
10659 goto fail;
10660 }
10661
49d6fa21 10662 crtc_state->base.active = crtc_state->base.enable = true;
4be07317 10663
6492711d
CW
10664 if (!mode)
10665 mode = &load_detect_mode;
79e53945 10666
d2dff872
CW
10667 /* We need a framebuffer large enough to accommodate all accesses
10668 * that the plane may generate whilst we perform load detection.
10669 * We can not rely on the fbcon either being present (we get called
10670 * during its initialisation to detect all boot displays, or it may
10671 * not even exist) or that it is large enough to satisfy the
10672 * requested mode.
10673 */
94352cf9
DV
10674 fb = mode_fits_in_fbdev(dev, mode);
10675 if (fb == NULL) {
d2dff872 10676 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9 10677 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
d2dff872
CW
10678 } else
10679 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 10680 if (IS_ERR(fb)) {
d2dff872 10681 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 10682 goto fail;
79e53945 10683 }
79e53945 10684
d3a40d1b
ACO
10685 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10686 if (ret)
10687 goto fail;
10688
edde3617
ML
10689 drm_framebuffer_unreference(fb);
10690
10691 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
10692 if (ret)
10693 goto fail;
10694
10695 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
10696 if (!ret)
10697 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
10698 if (!ret)
10699 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
10700 if (ret) {
10701 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
10702 goto fail;
10703 }
8c7b5ccb 10704
3ba86073
ML
10705 ret = drm_atomic_commit(state);
10706 if (ret) {
6492711d 10707 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
412b61d8 10708 goto fail;
79e53945 10709 }
edde3617
ML
10710
10711 old->restore_state = restore_state;
7173188d 10712
79e53945 10713 /* let the connector get through one full cycle before testing */
9d0498a2 10714 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 10715 return true;
412b61d8 10716
ad3c558f 10717fail:
e5d958ef 10718 drm_atomic_state_free(state);
edde3617
ML
10719 drm_atomic_state_free(restore_state);
10720 restore_state = state = NULL;
83a57153 10721
51fd371b
RC
10722 if (ret == -EDEADLK) {
10723 drm_modeset_backoff(ctx);
10724 goto retry;
10725 }
10726
412b61d8 10727 return false;
79e53945
JB
10728}
10729
d2434ab7 10730void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
10731 struct intel_load_detect_pipe *old,
10732 struct drm_modeset_acquire_ctx *ctx)
79e53945 10733{
d2434ab7
DV
10734 struct intel_encoder *intel_encoder =
10735 intel_attached_encoder(connector);
4ef69c7a 10736 struct drm_encoder *encoder = &intel_encoder->base;
edde3617 10737 struct drm_atomic_state *state = old->restore_state;
d3a40d1b 10738 int ret;
79e53945 10739
d2dff872 10740 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10741 connector->base.id, connector->name,
8e329a03 10742 encoder->base.id, encoder->name);
d2dff872 10743
edde3617 10744 if (!state)
0622a53c 10745 return;
79e53945 10746
edde3617
ML
10747 ret = drm_atomic_commit(state);
10748 if (ret) {
10749 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
10750 drm_atomic_state_free(state);
10751 }
79e53945
JB
10752}
10753
da4a1efa 10754static int i9xx_pll_refclk(struct drm_device *dev,
5cec258b 10755 const struct intel_crtc_state *pipe_config)
da4a1efa
VS
10756{
10757 struct drm_i915_private *dev_priv = dev->dev_private;
10758 u32 dpll = pipe_config->dpll_hw_state.dpll;
10759
10760 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 10761 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
10762 else if (HAS_PCH_SPLIT(dev))
10763 return 120000;
10764 else if (!IS_GEN2(dev))
10765 return 96000;
10766 else
10767 return 48000;
10768}
10769
79e53945 10770/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc 10771static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 10772 struct intel_crtc_state *pipe_config)
79e53945 10773{
f1f644dc 10774 struct drm_device *dev = crtc->base.dev;
79e53945 10775 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 10776 int pipe = pipe_config->cpu_transcoder;
293623f7 10777 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
10778 u32 fp;
10779 intel_clock_t clock;
dccbea3b 10780 int port_clock;
da4a1efa 10781 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
10782
10783 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 10784 fp = pipe_config->dpll_hw_state.fp0;
79e53945 10785 else
293623f7 10786 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
10787
10788 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
10789 if (IS_PINEVIEW(dev)) {
10790 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10791 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
10792 } else {
10793 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10794 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10795 }
10796
a6c45cf0 10797 if (!IS_GEN2(dev)) {
f2b115e6
AJ
10798 if (IS_PINEVIEW(dev))
10799 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10800 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
10801 else
10802 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
10803 DPLL_FPA01_P1_POST_DIV_SHIFT);
10804
10805 switch (dpll & DPLL_MODE_MASK) {
10806 case DPLLB_MODE_DAC_SERIAL:
10807 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10808 5 : 10;
10809 break;
10810 case DPLLB_MODE_LVDS:
10811 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10812 7 : 14;
10813 break;
10814 default:
28c97730 10815 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 10816 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 10817 return;
79e53945
JB
10818 }
10819
ac58c3f0 10820 if (IS_PINEVIEW(dev))
dccbea3b 10821 port_clock = pnv_calc_dpll_params(refclk, &clock);
ac58c3f0 10822 else
dccbea3b 10823 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945 10824 } else {
0fb58223 10825 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 10826 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
10827
10828 if (is_lvds) {
10829 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10830 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
10831
10832 if (lvds & LVDS_CLKB_POWER_UP)
10833 clock.p2 = 7;
10834 else
10835 clock.p2 = 14;
79e53945
JB
10836 } else {
10837 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10838 clock.p1 = 2;
10839 else {
10840 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10841 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10842 }
10843 if (dpll & PLL_P2_DIVIDE_BY_4)
10844 clock.p2 = 4;
10845 else
10846 clock.p2 = 2;
79e53945 10847 }
da4a1efa 10848
dccbea3b 10849 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945
JB
10850 }
10851
18442d08
VS
10852 /*
10853 * This value includes pixel_multiplier. We will use
241bfc38 10854 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
10855 * encoder's get_config() function.
10856 */
dccbea3b 10857 pipe_config->port_clock = port_clock;
f1f644dc
JB
10858}
10859
6878da05
VS
10860int intel_dotclock_calculate(int link_freq,
10861 const struct intel_link_m_n *m_n)
f1f644dc 10862{
f1f644dc
JB
10863 /*
10864 * The calculation for the data clock is:
1041a02f 10865 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 10866 * But we want to avoid losing precison if possible, so:
1041a02f 10867 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
10868 *
10869 * and the link clock is simpler:
1041a02f 10870 * link_clock = (m * link_clock) / n
f1f644dc
JB
10871 */
10872
6878da05
VS
10873 if (!m_n->link_n)
10874 return 0;
f1f644dc 10875
6878da05
VS
10876 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10877}
f1f644dc 10878
18442d08 10879static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 10880 struct intel_crtc_state *pipe_config)
6878da05 10881{
e3b247da 10882 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
79e53945 10883
18442d08
VS
10884 /* read out port_clock from the DPLL */
10885 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 10886
f1f644dc 10887 /*
e3b247da
VS
10888 * In case there is an active pipe without active ports,
10889 * we may need some idea for the dotclock anyway.
10890 * Calculate one based on the FDI configuration.
79e53945 10891 */
2d112de7 10892 pipe_config->base.adjusted_mode.crtc_clock =
21a727b3 10893 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
18442d08 10894 &pipe_config->fdi_m_n);
79e53945
JB
10895}
10896
10897/** Returns the currently programmed mode of the given pipe. */
10898struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10899 struct drm_crtc *crtc)
10900{
548f245b 10901 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 10902 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 10903 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
79e53945 10904 struct drm_display_mode *mode;
3f36b937 10905 struct intel_crtc_state *pipe_config;
fe2b8f9d
PZ
10906 int htot = I915_READ(HTOTAL(cpu_transcoder));
10907 int hsync = I915_READ(HSYNC(cpu_transcoder));
10908 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10909 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 10910 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
10911
10912 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10913 if (!mode)
10914 return NULL;
10915
3f36b937
TU
10916 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10917 if (!pipe_config) {
10918 kfree(mode);
10919 return NULL;
10920 }
10921
f1f644dc
JB
10922 /*
10923 * Construct a pipe_config sufficient for getting the clock info
10924 * back out of crtc_clock_get.
10925 *
10926 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10927 * to use a real value here instead.
10928 */
3f36b937
TU
10929 pipe_config->cpu_transcoder = (enum transcoder) pipe;
10930 pipe_config->pixel_multiplier = 1;
10931 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10932 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10933 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
10934 i9xx_crtc_clock_get(intel_crtc, pipe_config);
10935
10936 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
79e53945
JB
10937 mode->hdisplay = (htot & 0xffff) + 1;
10938 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10939 mode->hsync_start = (hsync & 0xffff) + 1;
10940 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10941 mode->vdisplay = (vtot & 0xffff) + 1;
10942 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10943 mode->vsync_start = (vsync & 0xffff) + 1;
10944 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10945
10946 drm_mode_set_name(mode);
79e53945 10947
3f36b937
TU
10948 kfree(pipe_config);
10949
79e53945
JB
10950 return mode;
10951}
10952
f047e395
CW
10953void intel_mark_busy(struct drm_device *dev)
10954{
c67a470b
PZ
10955 struct drm_i915_private *dev_priv = dev->dev_private;
10956
f62a0076
CW
10957 if (dev_priv->mm.busy)
10958 return;
10959
43694d69 10960 intel_runtime_pm_get(dev_priv);
c67a470b 10961 i915_update_gfx_val(dev_priv);
43cf3bf0
CW
10962 if (INTEL_INFO(dev)->gen >= 6)
10963 gen6_rps_busy(dev_priv);
f62a0076 10964 dev_priv->mm.busy = true;
f047e395
CW
10965}
10966
10967void intel_mark_idle(struct drm_device *dev)
652c393a 10968{
c67a470b 10969 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 10970
f62a0076
CW
10971 if (!dev_priv->mm.busy)
10972 return;
10973
10974 dev_priv->mm.busy = false;
10975
3d13ef2e 10976 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 10977 gen6_rps_idle(dev->dev_private);
bb4cdd53 10978
43694d69 10979 intel_runtime_pm_put(dev_priv);
652c393a
JB
10980}
10981
79e53945
JB
10982static void intel_crtc_destroy(struct drm_crtc *crtc)
10983{
10984 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
10985 struct drm_device *dev = crtc->dev;
10986 struct intel_unpin_work *work;
67e77c5a 10987
5e2d7afc 10988 spin_lock_irq(&dev->event_lock);
67e77c5a
DV
10989 work = intel_crtc->unpin_work;
10990 intel_crtc->unpin_work = NULL;
5e2d7afc 10991 spin_unlock_irq(&dev->event_lock);
67e77c5a
DV
10992
10993 if (work) {
10994 cancel_work_sync(&work->work);
10995 kfree(work);
10996 }
79e53945
JB
10997
10998 drm_crtc_cleanup(crtc);
67e77c5a 10999
79e53945
JB
11000 kfree(intel_crtc);
11001}
11002
6b95a207
KH
11003static void intel_unpin_work_fn(struct work_struct *__work)
11004{
11005 struct intel_unpin_work *work =
11006 container_of(__work, struct intel_unpin_work, work);
a9ff8714
VS
11007 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
11008 struct drm_device *dev = crtc->base.dev;
11009 struct drm_plane *primary = crtc->base.primary;
6b95a207 11010
b4a98e57 11011 mutex_lock(&dev->struct_mutex);
3465c580 11012 intel_unpin_fb_obj(work->old_fb, primary->state->rotation);
05394f39 11013 drm_gem_object_unreference(&work->pending_flip_obj->base);
d9e86c0e 11014
f06cc1b9 11015 if (work->flip_queued_req)
146d84f0 11016 i915_gem_request_assign(&work->flip_queued_req, NULL);
b4a98e57
CW
11017 mutex_unlock(&dev->struct_mutex);
11018
a9ff8714 11019 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
1eb52238 11020 intel_fbc_post_update(crtc);
89ed88ba 11021 drm_framebuffer_unreference(work->old_fb);
f99d7069 11022
a9ff8714
VS
11023 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
11024 atomic_dec(&crtc->unpin_work_count);
b4a98e57 11025
6b95a207
KH
11026 kfree(work);
11027}
11028
1afe3e9d 11029static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 11030 struct drm_crtc *crtc)
6b95a207 11031{
6b95a207
KH
11032 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11033 struct intel_unpin_work *work;
6b95a207
KH
11034 unsigned long flags;
11035
11036 /* Ignore early vblank irqs */
11037 if (intel_crtc == NULL)
11038 return;
11039
f326038a
DV
11040 /*
11041 * This is called both by irq handlers and the reset code (to complete
11042 * lost pageflips) so needs the full irqsave spinlocks.
11043 */
6b95a207
KH
11044 spin_lock_irqsave(&dev->event_lock, flags);
11045 work = intel_crtc->unpin_work;
e7d841ca
CW
11046
11047 /* Ensure we don't miss a work->pending update ... */
11048 smp_rmb();
11049
11050 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
11051 spin_unlock_irqrestore(&dev->event_lock, flags);
11052 return;
11053 }
11054
d6bbafa1 11055 page_flip_completed(intel_crtc);
0af7e4df 11056
6b95a207 11057 spin_unlock_irqrestore(&dev->event_lock, flags);
6b95a207
KH
11058}
11059
1afe3e9d
JB
11060void intel_finish_page_flip(struct drm_device *dev, int pipe)
11061{
fbee40df 11062 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
11063 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11064
49b14a5c 11065 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
11066}
11067
11068void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
11069{
fbee40df 11070 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
11071 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
11072
49b14a5c 11073 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
11074}
11075
75f7f3ec
VS
11076/* Is 'a' after or equal to 'b'? */
11077static bool g4x_flip_count_after_eq(u32 a, u32 b)
11078{
11079 return !((a - b) & 0x80000000);
11080}
11081
11082static bool page_flip_finished(struct intel_crtc *crtc)
11083{
11084 struct drm_device *dev = crtc->base.dev;
11085 struct drm_i915_private *dev_priv = dev->dev_private;
11086
bdfa7542
VS
11087 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
11088 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
11089 return true;
11090
75f7f3ec
VS
11091 /*
11092 * The relevant registers doen't exist on pre-ctg.
11093 * As the flip done interrupt doesn't trigger for mmio
11094 * flips on gmch platforms, a flip count check isn't
11095 * really needed there. But since ctg has the registers,
11096 * include it in the check anyway.
11097 */
11098 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
11099 return true;
11100
e8861675
ML
11101 /*
11102 * BDW signals flip done immediately if the plane
11103 * is disabled, even if the plane enable is already
11104 * armed to occur at the next vblank :(
11105 */
11106
75f7f3ec
VS
11107 /*
11108 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
11109 * used the same base address. In that case the mmio flip might
11110 * have completed, but the CS hasn't even executed the flip yet.
11111 *
11112 * A flip count check isn't enough as the CS might have updated
11113 * the base address just after start of vblank, but before we
11114 * managed to process the interrupt. This means we'd complete the
11115 * CS flip too soon.
11116 *
11117 * Combining both checks should get us a good enough result. It may
11118 * still happen that the CS flip has been executed, but has not
11119 * yet actually completed. But in case the base address is the same
11120 * anyway, we don't really care.
11121 */
11122 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11123 crtc->unpin_work->gtt_offset &&
fd8f507c 11124 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
75f7f3ec
VS
11125 crtc->unpin_work->flip_count);
11126}
11127
6b95a207
KH
11128void intel_prepare_page_flip(struct drm_device *dev, int plane)
11129{
fbee40df 11130 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
11131 struct intel_crtc *intel_crtc =
11132 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
11133 unsigned long flags;
11134
f326038a
DV
11135
11136 /*
11137 * This is called both by irq handlers and the reset code (to complete
11138 * lost pageflips) so needs the full irqsave spinlocks.
11139 *
11140 * NB: An MMIO update of the plane base pointer will also
e7d841ca
CW
11141 * generate a page-flip completion irq, i.e. every modeset
11142 * is also accompanied by a spurious intel_prepare_page_flip().
11143 */
6b95a207 11144 spin_lock_irqsave(&dev->event_lock, flags);
75f7f3ec 11145 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
e7d841ca 11146 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
11147 spin_unlock_irqrestore(&dev->event_lock, flags);
11148}
11149
6042639c 11150static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
e7d841ca
CW
11151{
11152 /* Ensure that the work item is consistent when activating it ... */
11153 smp_wmb();
6042639c 11154 atomic_set(&work->pending, INTEL_FLIP_PENDING);
e7d841ca
CW
11155 /* and that it is marked active as soon as the irq could fire. */
11156 smp_wmb();
11157}
11158
8c9f3aaf
JB
11159static int intel_gen2_queue_flip(struct drm_device *dev,
11160 struct drm_crtc *crtc,
11161 struct drm_framebuffer *fb,
ed8d1975 11162 struct drm_i915_gem_object *obj,
6258fbe2 11163 struct drm_i915_gem_request *req,
ed8d1975 11164 uint32_t flags)
8c9f3aaf 11165{
6258fbe2 11166 struct intel_engine_cs *ring = req->ring;
8c9f3aaf 11167 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
11168 u32 flip_mask;
11169 int ret;
11170
5fb9de1a 11171 ret = intel_ring_begin(req, 6);
8c9f3aaf 11172 if (ret)
4fa62c89 11173 return ret;
8c9f3aaf
JB
11174
11175 /* Can't queue multiple flips, so wait for the previous
11176 * one to finish before executing the next.
11177 */
11178 if (intel_crtc->plane)
11179 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11180 else
11181 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
11182 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11183 intel_ring_emit(ring, MI_NOOP);
11184 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11185 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11186 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 11187 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952 11188 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca 11189
6042639c 11190 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11191 return 0;
8c9f3aaf
JB
11192}
11193
11194static int intel_gen3_queue_flip(struct drm_device *dev,
11195 struct drm_crtc *crtc,
11196 struct drm_framebuffer *fb,
ed8d1975 11197 struct drm_i915_gem_object *obj,
6258fbe2 11198 struct drm_i915_gem_request *req,
ed8d1975 11199 uint32_t flags)
8c9f3aaf 11200{
6258fbe2 11201 struct intel_engine_cs *ring = req->ring;
8c9f3aaf 11202 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
11203 u32 flip_mask;
11204 int ret;
11205
5fb9de1a 11206 ret = intel_ring_begin(req, 6);
8c9f3aaf 11207 if (ret)
4fa62c89 11208 return ret;
8c9f3aaf
JB
11209
11210 if (intel_crtc->plane)
11211 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11212 else
11213 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
11214 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11215 intel_ring_emit(ring, MI_NOOP);
11216 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
11217 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11218 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 11219 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952
DV
11220 intel_ring_emit(ring, MI_NOOP);
11221
6042639c 11222 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11223 return 0;
8c9f3aaf
JB
11224}
11225
11226static int intel_gen4_queue_flip(struct drm_device *dev,
11227 struct drm_crtc *crtc,
11228 struct drm_framebuffer *fb,
ed8d1975 11229 struct drm_i915_gem_object *obj,
6258fbe2 11230 struct drm_i915_gem_request *req,
ed8d1975 11231 uint32_t flags)
8c9f3aaf 11232{
6258fbe2 11233 struct intel_engine_cs *ring = req->ring;
8c9f3aaf
JB
11234 struct drm_i915_private *dev_priv = dev->dev_private;
11235 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11236 uint32_t pf, pipesrc;
11237 int ret;
11238
5fb9de1a 11239 ret = intel_ring_begin(req, 4);
8c9f3aaf 11240 if (ret)
4fa62c89 11241 return ret;
8c9f3aaf
JB
11242
11243 /* i965+ uses the linear or tiled offsets from the
11244 * Display Registers (which do not change across a page-flip)
11245 * so we need only reprogram the base address.
11246 */
6d90c952
DV
11247 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11248 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11249 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 11250 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
c2c75131 11251 obj->tiling_mode);
8c9f3aaf
JB
11252
11253 /* XXX Enabling the panel-fitter across page-flip is so far
11254 * untested on non-native modes, so ignore it for now.
11255 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11256 */
11257 pf = 0;
11258 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 11259 intel_ring_emit(ring, pf | pipesrc);
e7d841ca 11260
6042639c 11261 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11262 return 0;
8c9f3aaf
JB
11263}
11264
11265static int intel_gen6_queue_flip(struct drm_device *dev,
11266 struct drm_crtc *crtc,
11267 struct drm_framebuffer *fb,
ed8d1975 11268 struct drm_i915_gem_object *obj,
6258fbe2 11269 struct drm_i915_gem_request *req,
ed8d1975 11270 uint32_t flags)
8c9f3aaf 11271{
6258fbe2 11272 struct intel_engine_cs *ring = req->ring;
8c9f3aaf
JB
11273 struct drm_i915_private *dev_priv = dev->dev_private;
11274 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11275 uint32_t pf, pipesrc;
11276 int ret;
11277
5fb9de1a 11278 ret = intel_ring_begin(req, 4);
8c9f3aaf 11279 if (ret)
4fa62c89 11280 return ret;
8c9f3aaf 11281
6d90c952
DV
11282 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11283 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11284 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
75f7f3ec 11285 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
8c9f3aaf 11286
dc257cf1
DV
11287 /* Contrary to the suggestions in the documentation,
11288 * "Enable Panel Fitter" does not seem to be required when page
11289 * flipping with a non-native mode, and worse causes a normal
11290 * modeset to fail.
11291 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11292 */
11293 pf = 0;
8c9f3aaf 11294 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 11295 intel_ring_emit(ring, pf | pipesrc);
e7d841ca 11296
6042639c 11297 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11298 return 0;
8c9f3aaf
JB
11299}
11300
7c9017e5
JB
11301static int intel_gen7_queue_flip(struct drm_device *dev,
11302 struct drm_crtc *crtc,
11303 struct drm_framebuffer *fb,
ed8d1975 11304 struct drm_i915_gem_object *obj,
6258fbe2 11305 struct drm_i915_gem_request *req,
ed8d1975 11306 uint32_t flags)
7c9017e5 11307{
6258fbe2 11308 struct intel_engine_cs *ring = req->ring;
7c9017e5 11309 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cb05d8de 11310 uint32_t plane_bit = 0;
ffe74d75
CW
11311 int len, ret;
11312
eba905b2 11313 switch (intel_crtc->plane) {
cb05d8de
DV
11314 case PLANE_A:
11315 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11316 break;
11317 case PLANE_B:
11318 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11319 break;
11320 case PLANE_C:
11321 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11322 break;
11323 default:
11324 WARN_ONCE(1, "unknown plane in flip command\n");
4fa62c89 11325 return -ENODEV;
cb05d8de
DV
11326 }
11327
ffe74d75 11328 len = 4;
f476828a 11329 if (ring->id == RCS) {
ffe74d75 11330 len += 6;
f476828a
DL
11331 /*
11332 * On Gen 8, SRM is now taking an extra dword to accommodate
11333 * 48bits addresses, and we need a NOOP for the batch size to
11334 * stay even.
11335 */
11336 if (IS_GEN8(dev))
11337 len += 2;
11338 }
ffe74d75 11339
f66fab8e
VS
11340 /*
11341 * BSpec MI_DISPLAY_FLIP for IVB:
11342 * "The full packet must be contained within the same cache line."
11343 *
11344 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11345 * cacheline, if we ever start emitting more commands before
11346 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11347 * then do the cacheline alignment, and finally emit the
11348 * MI_DISPLAY_FLIP.
11349 */
bba09b12 11350 ret = intel_ring_cacheline_align(req);
f66fab8e 11351 if (ret)
4fa62c89 11352 return ret;
f66fab8e 11353
5fb9de1a 11354 ret = intel_ring_begin(req, len);
7c9017e5 11355 if (ret)
4fa62c89 11356 return ret;
7c9017e5 11357
ffe74d75
CW
11358 /* Unmask the flip-done completion message. Note that the bspec says that
11359 * we should do this for both the BCS and RCS, and that we must not unmask
11360 * more than one flip event at any time (or ensure that one flip message
11361 * can be sent by waiting for flip-done prior to queueing new flips).
11362 * Experimentation says that BCS works despite DERRMR masking all
11363 * flip-done completion events and that unmasking all planes at once
11364 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11365 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11366 */
11367 if (ring->id == RCS) {
11368 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
f92a9162 11369 intel_ring_emit_reg(ring, DERRMR);
ffe74d75
CW
11370 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11371 DERRMR_PIPEB_PRI_FLIP_DONE |
11372 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a 11373 if (IS_GEN8(dev))
f1afe24f 11374 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
f476828a
DL
11375 MI_SRM_LRM_GLOBAL_GTT);
11376 else
f1afe24f 11377 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
f476828a 11378 MI_SRM_LRM_GLOBAL_GTT);
f92a9162 11379 intel_ring_emit_reg(ring, DERRMR);
ffe74d75 11380 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
f476828a
DL
11381 if (IS_GEN8(dev)) {
11382 intel_ring_emit(ring, 0);
11383 intel_ring_emit(ring, MI_NOOP);
11384 }
ffe74d75
CW
11385 }
11386
cb05d8de 11387 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 11388 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
75f7f3ec 11389 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
7c9017e5 11390 intel_ring_emit(ring, (MI_NOOP));
e7d841ca 11391
6042639c 11392 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11393 return 0;
7c9017e5
JB
11394}
11395
84c33a64
SG
11396static bool use_mmio_flip(struct intel_engine_cs *ring,
11397 struct drm_i915_gem_object *obj)
11398{
11399 /*
11400 * This is not being used for older platforms, because
11401 * non-availability of flip done interrupt forces us to use
11402 * CS flips. Older platforms derive flip done using some clever
11403 * tricks involving the flip_pending status bits and vblank irqs.
11404 * So using MMIO flips there would disrupt this mechanism.
11405 */
11406
8e09bf83
CW
11407 if (ring == NULL)
11408 return true;
11409
84c33a64
SG
11410 if (INTEL_INFO(ring->dev)->gen < 5)
11411 return false;
11412
11413 if (i915.use_mmio_flip < 0)
11414 return false;
11415 else if (i915.use_mmio_flip > 0)
11416 return true;
14bf993e
OM
11417 else if (i915.enable_execlists)
11418 return true;
fd8e058a
AG
11419 else if (obj->base.dma_buf &&
11420 !reservation_object_test_signaled_rcu(obj->base.dma_buf->resv,
11421 false))
11422 return true;
84c33a64 11423 else
b4716185 11424 return ring != i915_gem_request_get_ring(obj->last_write_req);
84c33a64
SG
11425}
11426
6042639c 11427static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
86efe24a 11428 unsigned int rotation,
6042639c 11429 struct intel_unpin_work *work)
ff944564
DL
11430{
11431 struct drm_device *dev = intel_crtc->base.dev;
11432 struct drm_i915_private *dev_priv = dev->dev_private;
11433 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
ff944564 11434 const enum pipe pipe = intel_crtc->pipe;
86efe24a 11435 u32 ctl, stride, tile_height;
ff944564
DL
11436
11437 ctl = I915_READ(PLANE_CTL(pipe, 0));
11438 ctl &= ~PLANE_CTL_TILED_MASK;
2ebef630
TU
11439 switch (fb->modifier[0]) {
11440 case DRM_FORMAT_MOD_NONE:
11441 break;
11442 case I915_FORMAT_MOD_X_TILED:
ff944564 11443 ctl |= PLANE_CTL_TILED_X;
2ebef630
TU
11444 break;
11445 case I915_FORMAT_MOD_Y_TILED:
11446 ctl |= PLANE_CTL_TILED_Y;
11447 break;
11448 case I915_FORMAT_MOD_Yf_TILED:
11449 ctl |= PLANE_CTL_TILED_YF;
11450 break;
11451 default:
11452 MISSING_CASE(fb->modifier[0]);
11453 }
ff944564
DL
11454
11455 /*
11456 * The stride is either expressed as a multiple of 64 bytes chunks for
11457 * linear buffers or in number of tiles for tiled buffers.
11458 */
86efe24a
TU
11459 if (intel_rotation_90_or_270(rotation)) {
11460 /* stride = Surface height in tiles */
832be82f 11461 tile_height = intel_tile_height(dev_priv, fb->modifier[0], 0);
86efe24a
TU
11462 stride = DIV_ROUND_UP(fb->height, tile_height);
11463 } else {
11464 stride = fb->pitches[0] /
7b49f948
VS
11465 intel_fb_stride_alignment(dev_priv, fb->modifier[0],
11466 fb->pixel_format);
86efe24a 11467 }
ff944564
DL
11468
11469 /*
11470 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11471 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11472 */
11473 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11474 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11475
6042639c 11476 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
ff944564
DL
11477 POSTING_READ(PLANE_SURF(pipe, 0));
11478}
11479
6042639c
CW
11480static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11481 struct intel_unpin_work *work)
84c33a64
SG
11482{
11483 struct drm_device *dev = intel_crtc->base.dev;
11484 struct drm_i915_private *dev_priv = dev->dev_private;
11485 struct intel_framebuffer *intel_fb =
11486 to_intel_framebuffer(intel_crtc->base.primary->fb);
11487 struct drm_i915_gem_object *obj = intel_fb->obj;
f0f59a00 11488 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
84c33a64 11489 u32 dspcntr;
84c33a64 11490
84c33a64
SG
11491 dspcntr = I915_READ(reg);
11492
c5d97472
DL
11493 if (obj->tiling_mode != I915_TILING_NONE)
11494 dspcntr |= DISPPLANE_TILED;
11495 else
11496 dspcntr &= ~DISPPLANE_TILED;
11497
84c33a64
SG
11498 I915_WRITE(reg, dspcntr);
11499
6042639c 11500 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
84c33a64 11501 POSTING_READ(DSPSURF(intel_crtc->plane));
ff944564
DL
11502}
11503
11504/*
11505 * XXX: This is the temporary way to update the plane registers until we get
11506 * around to using the usual plane update functions for MMIO flips
11507 */
6042639c 11508static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
ff944564 11509{
6042639c
CW
11510 struct intel_crtc *crtc = mmio_flip->crtc;
11511 struct intel_unpin_work *work;
11512
11513 spin_lock_irq(&crtc->base.dev->event_lock);
11514 work = crtc->unpin_work;
11515 spin_unlock_irq(&crtc->base.dev->event_lock);
11516 if (work == NULL)
11517 return;
ff944564 11518
6042639c 11519 intel_mark_page_flip_active(work);
ff944564 11520
6042639c 11521 intel_pipe_update_start(crtc);
ff944564 11522
6042639c 11523 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
86efe24a 11524 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
ff944564
DL
11525 else
11526 /* use_mmio_flip() retricts MMIO flips to ilk+ */
6042639c 11527 ilk_do_mmio_flip(crtc, work);
ff944564 11528
6042639c 11529 intel_pipe_update_end(crtc);
84c33a64
SG
11530}
11531
9362c7c5 11532static void intel_mmio_flip_work_func(struct work_struct *work)
84c33a64 11533{
b2cfe0ab
CW
11534 struct intel_mmio_flip *mmio_flip =
11535 container_of(work, struct intel_mmio_flip, work);
fd8e058a
AG
11536 struct intel_framebuffer *intel_fb =
11537 to_intel_framebuffer(mmio_flip->crtc->base.primary->fb);
11538 struct drm_i915_gem_object *obj = intel_fb->obj;
84c33a64 11539
6042639c 11540 if (mmio_flip->req) {
eed29a5b 11541 WARN_ON(__i915_wait_request(mmio_flip->req,
b2cfe0ab 11542 mmio_flip->crtc->reset_counter,
bcafc4e3
CW
11543 false, NULL,
11544 &mmio_flip->i915->rps.mmioflips));
6042639c
CW
11545 i915_gem_request_unreference__unlocked(mmio_flip->req);
11546 }
84c33a64 11547
fd8e058a
AG
11548 /* For framebuffer backed by dmabuf, wait for fence */
11549 if (obj->base.dma_buf)
11550 WARN_ON(reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
11551 false, false,
11552 MAX_SCHEDULE_TIMEOUT) < 0);
11553
6042639c 11554 intel_do_mmio_flip(mmio_flip);
b2cfe0ab 11555 kfree(mmio_flip);
84c33a64
SG
11556}
11557
11558static int intel_queue_mmio_flip(struct drm_device *dev,
11559 struct drm_crtc *crtc,
86efe24a 11560 struct drm_i915_gem_object *obj)
84c33a64 11561{
b2cfe0ab
CW
11562 struct intel_mmio_flip *mmio_flip;
11563
11564 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11565 if (mmio_flip == NULL)
11566 return -ENOMEM;
84c33a64 11567
bcafc4e3 11568 mmio_flip->i915 = to_i915(dev);
eed29a5b 11569 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
b2cfe0ab 11570 mmio_flip->crtc = to_intel_crtc(crtc);
86efe24a 11571 mmio_flip->rotation = crtc->primary->state->rotation;
536f5b5e 11572
b2cfe0ab
CW
11573 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11574 schedule_work(&mmio_flip->work);
84c33a64 11575
84c33a64
SG
11576 return 0;
11577}
11578
8c9f3aaf
JB
11579static int intel_default_queue_flip(struct drm_device *dev,
11580 struct drm_crtc *crtc,
11581 struct drm_framebuffer *fb,
ed8d1975 11582 struct drm_i915_gem_object *obj,
6258fbe2 11583 struct drm_i915_gem_request *req,
ed8d1975 11584 uint32_t flags)
8c9f3aaf
JB
11585{
11586 return -ENODEV;
11587}
11588
d6bbafa1
CW
11589static bool __intel_pageflip_stall_check(struct drm_device *dev,
11590 struct drm_crtc *crtc)
11591{
11592 struct drm_i915_private *dev_priv = dev->dev_private;
11593 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11594 struct intel_unpin_work *work = intel_crtc->unpin_work;
11595 u32 addr;
11596
11597 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11598 return true;
11599
908565c2
CW
11600 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11601 return false;
11602
d6bbafa1
CW
11603 if (!work->enable_stall_check)
11604 return false;
11605
11606 if (work->flip_ready_vblank == 0) {
3a8a946e
DV
11607 if (work->flip_queued_req &&
11608 !i915_gem_request_completed(work->flip_queued_req, true))
d6bbafa1
CW
11609 return false;
11610
1e3feefd 11611 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1
CW
11612 }
11613
1e3feefd 11614 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
d6bbafa1
CW
11615 return false;
11616
11617 /* Potential stall - if we see that the flip has happened,
11618 * assume a missed interrupt. */
11619 if (INTEL_INFO(dev)->gen >= 4)
11620 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11621 else
11622 addr = I915_READ(DSPADDR(intel_crtc->plane));
11623
11624 /* There is a potential issue here with a false positive after a flip
11625 * to the same address. We could address this by checking for a
11626 * non-incrementing frame counter.
11627 */
11628 return addr == work->gtt_offset;
11629}
11630
11631void intel_check_page_flip(struct drm_device *dev, int pipe)
11632{
11633 struct drm_i915_private *dev_priv = dev->dev_private;
11634 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11635 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6ad790c0 11636 struct intel_unpin_work *work;
f326038a 11637
6c51d46f 11638 WARN_ON(!in_interrupt());
d6bbafa1
CW
11639
11640 if (crtc == NULL)
11641 return;
11642
f326038a 11643 spin_lock(&dev->event_lock);
6ad790c0
CW
11644 work = intel_crtc->unpin_work;
11645 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
d6bbafa1 11646 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
6ad790c0 11647 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
d6bbafa1 11648 page_flip_completed(intel_crtc);
6ad790c0 11649 work = NULL;
d6bbafa1 11650 }
6ad790c0
CW
11651 if (work != NULL &&
11652 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11653 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
f326038a 11654 spin_unlock(&dev->event_lock);
d6bbafa1
CW
11655}
11656
6b95a207
KH
11657static int intel_crtc_page_flip(struct drm_crtc *crtc,
11658 struct drm_framebuffer *fb,
ed8d1975
KP
11659 struct drm_pending_vblank_event *event,
11660 uint32_t page_flip_flags)
6b95a207
KH
11661{
11662 struct drm_device *dev = crtc->dev;
11663 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 11664 struct drm_framebuffer *old_fb = crtc->primary->fb;
2ff8fde1 11665 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207 11666 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
455a6808 11667 struct drm_plane *primary = crtc->primary;
a071fa00 11668 enum pipe pipe = intel_crtc->pipe;
6b95a207 11669 struct intel_unpin_work *work;
a4872ba6 11670 struct intel_engine_cs *ring;
cf5d8a46 11671 bool mmio_flip;
91af127f 11672 struct drm_i915_gem_request *request = NULL;
52e68630 11673 int ret;
6b95a207 11674
2ff8fde1
MR
11675 /*
11676 * drm_mode_page_flip_ioctl() should already catch this, but double
11677 * check to be safe. In the future we may enable pageflipping from
11678 * a disabled primary plane.
11679 */
11680 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11681 return -EBUSY;
11682
e6a595d2 11683 /* Can't change pixel format via MI display flips. */
f4510a27 11684 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
11685 return -EINVAL;
11686
11687 /*
11688 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11689 * Note that pitch changes could also affect these register.
11690 */
11691 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
11692 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11693 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
11694 return -EINVAL;
11695
f900db47
CW
11696 if (i915_terminally_wedged(&dev_priv->gpu_error))
11697 goto out_hang;
11698
b14c5679 11699 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
11700 if (work == NULL)
11701 return -ENOMEM;
11702
6b95a207 11703 work->event = event;
b4a98e57 11704 work->crtc = crtc;
ab8d6675 11705 work->old_fb = old_fb;
6b95a207
KH
11706 INIT_WORK(&work->work, intel_unpin_work_fn);
11707
87b6b101 11708 ret = drm_crtc_vblank_get(crtc);
7317c75e
JB
11709 if (ret)
11710 goto free_work;
11711
6b95a207 11712 /* We borrow the event spin lock for protecting unpin_work */
5e2d7afc 11713 spin_lock_irq(&dev->event_lock);
6b95a207 11714 if (intel_crtc->unpin_work) {
d6bbafa1
CW
11715 /* Before declaring the flip queue wedged, check if
11716 * the hardware completed the operation behind our backs.
11717 */
11718 if (__intel_pageflip_stall_check(dev, crtc)) {
11719 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11720 page_flip_completed(intel_crtc);
11721 } else {
11722 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
5e2d7afc 11723 spin_unlock_irq(&dev->event_lock);
468f0b44 11724
d6bbafa1
CW
11725 drm_crtc_vblank_put(crtc);
11726 kfree(work);
11727 return -EBUSY;
11728 }
6b95a207
KH
11729 }
11730 intel_crtc->unpin_work = work;
5e2d7afc 11731 spin_unlock_irq(&dev->event_lock);
6b95a207 11732
b4a98e57
CW
11733 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11734 flush_workqueue(dev_priv->wq);
11735
75dfca80 11736 /* Reference the objects for the scheduled work. */
ab8d6675 11737 drm_framebuffer_reference(work->old_fb);
05394f39 11738 drm_gem_object_reference(&obj->base);
6b95a207 11739
f4510a27 11740 crtc->primary->fb = fb;
afd65eb4 11741 update_state_fb(crtc->primary);
e8216e50 11742 intel_fbc_pre_update(intel_crtc);
1ed1f968 11743
e1f99ce6 11744 work->pending_flip_obj = obj;
e1f99ce6 11745
89ed88ba
CW
11746 ret = i915_mutex_lock_interruptible(dev);
11747 if (ret)
11748 goto cleanup;
11749
b4a98e57 11750 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 11751 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 11752
75f7f3ec 11753 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
fd8f507c 11754 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
75f7f3ec 11755
666a4537 11756 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
4fa62c89 11757 ring = &dev_priv->ring[BCS];
ab8d6675 11758 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
8e09bf83
CW
11759 /* vlv: DISPLAY_FLIP fails to change tiling */
11760 ring = NULL;
48bf5b2d 11761 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
2a92d5bc 11762 ring = &dev_priv->ring[BCS];
4fa62c89 11763 } else if (INTEL_INFO(dev)->gen >= 7) {
b4716185 11764 ring = i915_gem_request_get_ring(obj->last_write_req);
4fa62c89
VS
11765 if (ring == NULL || ring->id != RCS)
11766 ring = &dev_priv->ring[BCS];
11767 } else {
11768 ring = &dev_priv->ring[RCS];
11769 }
11770
cf5d8a46
CW
11771 mmio_flip = use_mmio_flip(ring, obj);
11772
11773 /* When using CS flips, we want to emit semaphores between rings.
11774 * However, when using mmio flips we will create a task to do the
11775 * synchronisation, so all we want here is to pin the framebuffer
11776 * into the display plane and skip any waits.
11777 */
7580d774
ML
11778 if (!mmio_flip) {
11779 ret = i915_gem_object_sync(obj, ring, &request);
11780 if (ret)
11781 goto cleanup_pending;
11782 }
11783
3465c580 11784 ret = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
8c9f3aaf
JB
11785 if (ret)
11786 goto cleanup_pending;
6b95a207 11787
dedf278c
TU
11788 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11789 obj, 0);
11790 work->gtt_offset += intel_crtc->dspaddr_offset;
4fa62c89 11791
cf5d8a46 11792 if (mmio_flip) {
86efe24a 11793 ret = intel_queue_mmio_flip(dev, crtc, obj);
d6bbafa1
CW
11794 if (ret)
11795 goto cleanup_unpin;
11796
f06cc1b9
JH
11797 i915_gem_request_assign(&work->flip_queued_req,
11798 obj->last_write_req);
d6bbafa1 11799 } else {
6258fbe2 11800 if (!request) {
26827088
DG
11801 request = i915_gem_request_alloc(ring, NULL);
11802 if (IS_ERR(request)) {
11803 ret = PTR_ERR(request);
6258fbe2 11804 goto cleanup_unpin;
26827088 11805 }
6258fbe2
JH
11806 }
11807
11808 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
d6bbafa1
CW
11809 page_flip_flags);
11810 if (ret)
11811 goto cleanup_unpin;
11812
6258fbe2 11813 i915_gem_request_assign(&work->flip_queued_req, request);
d6bbafa1
CW
11814 }
11815
91af127f 11816 if (request)
75289874 11817 i915_add_request_no_flush(request);
91af127f 11818
1e3feefd 11819 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1 11820 work->enable_stall_check = true;
4fa62c89 11821
ab8d6675 11822 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
a9ff8714 11823 to_intel_plane(primary)->frontbuffer_bit);
c80ac854 11824 mutex_unlock(&dev->struct_mutex);
a071fa00 11825
a9ff8714
VS
11826 intel_frontbuffer_flip_prepare(dev,
11827 to_intel_plane(primary)->frontbuffer_bit);
6b95a207 11828
e5510fac
JB
11829 trace_i915_flip_request(intel_crtc->plane, obj);
11830
6b95a207 11831 return 0;
96b099fd 11832
4fa62c89 11833cleanup_unpin:
3465c580 11834 intel_unpin_fb_obj(fb, crtc->primary->state->rotation);
8c9f3aaf 11835cleanup_pending:
0aa498d5 11836 if (!IS_ERR_OR_NULL(request))
91af127f 11837 i915_gem_request_cancel(request);
b4a98e57 11838 atomic_dec(&intel_crtc->unpin_work_count);
89ed88ba
CW
11839 mutex_unlock(&dev->struct_mutex);
11840cleanup:
f4510a27 11841 crtc->primary->fb = old_fb;
afd65eb4 11842 update_state_fb(crtc->primary);
89ed88ba
CW
11843
11844 drm_gem_object_unreference_unlocked(&obj->base);
ab8d6675 11845 drm_framebuffer_unreference(work->old_fb);
96b099fd 11846
5e2d7afc 11847 spin_lock_irq(&dev->event_lock);
96b099fd 11848 intel_crtc->unpin_work = NULL;
5e2d7afc 11849 spin_unlock_irq(&dev->event_lock);
96b099fd 11850
87b6b101 11851 drm_crtc_vblank_put(crtc);
7317c75e 11852free_work:
96b099fd
CW
11853 kfree(work);
11854
f900db47 11855 if (ret == -EIO) {
02e0efb5
ML
11856 struct drm_atomic_state *state;
11857 struct drm_plane_state *plane_state;
11858
f900db47 11859out_hang:
02e0efb5
ML
11860 state = drm_atomic_state_alloc(dev);
11861 if (!state)
11862 return -ENOMEM;
11863 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11864
11865retry:
11866 plane_state = drm_atomic_get_plane_state(state, primary);
11867 ret = PTR_ERR_OR_ZERO(plane_state);
11868 if (!ret) {
11869 drm_atomic_set_fb_for_plane(plane_state, fb);
11870
11871 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11872 if (!ret)
11873 ret = drm_atomic_commit(state);
11874 }
11875
11876 if (ret == -EDEADLK) {
11877 drm_modeset_backoff(state->acquire_ctx);
11878 drm_atomic_state_clear(state);
11879 goto retry;
11880 }
11881
11882 if (ret)
11883 drm_atomic_state_free(state);
11884
f0d3dad3 11885 if (ret == 0 && event) {
5e2d7afc 11886 spin_lock_irq(&dev->event_lock);
a071fa00 11887 drm_send_vblank_event(dev, pipe, event);
5e2d7afc 11888 spin_unlock_irq(&dev->event_lock);
f0d3dad3 11889 }
f900db47 11890 }
96b099fd 11891 return ret;
6b95a207
KH
11892}
11893
da20eabd
ML
11894
11895/**
11896 * intel_wm_need_update - Check whether watermarks need updating
11897 * @plane: drm plane
11898 * @state: new plane state
11899 *
11900 * Check current plane state versus the new one to determine whether
11901 * watermarks need to be recalculated.
11902 *
11903 * Returns true or false.
11904 */
11905static bool intel_wm_need_update(struct drm_plane *plane,
11906 struct drm_plane_state *state)
11907{
d21fbe87
MR
11908 struct intel_plane_state *new = to_intel_plane_state(state);
11909 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11910
11911 /* Update watermarks on tiling or size changes. */
92826fcd
ML
11912 if (new->visible != cur->visible)
11913 return true;
11914
11915 if (!cur->base.fb || !new->base.fb)
11916 return false;
11917
11918 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11919 cur->base.rotation != new->base.rotation ||
d21fbe87
MR
11920 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11921 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11922 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11923 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
2791a16c 11924 return true;
7809e5ae 11925
2791a16c 11926 return false;
7809e5ae
MR
11927}
11928
d21fbe87
MR
11929static bool needs_scaling(struct intel_plane_state *state)
11930{
11931 int src_w = drm_rect_width(&state->src) >> 16;
11932 int src_h = drm_rect_height(&state->src) >> 16;
11933 int dst_w = drm_rect_width(&state->dst);
11934 int dst_h = drm_rect_height(&state->dst);
11935
11936 return (src_w != dst_w || src_h != dst_h);
11937}
11938
da20eabd
ML
11939int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11940 struct drm_plane_state *plane_state)
11941{
ab1d3a0e 11942 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
da20eabd
ML
11943 struct drm_crtc *crtc = crtc_state->crtc;
11944 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11945 struct drm_plane *plane = plane_state->plane;
11946 struct drm_device *dev = crtc->dev;
ed4a6a7c 11947 struct drm_i915_private *dev_priv = to_i915(dev);
da20eabd
ML
11948 struct intel_plane_state *old_plane_state =
11949 to_intel_plane_state(plane->state);
11950 int idx = intel_crtc->base.base.id, ret;
da20eabd
ML
11951 bool mode_changed = needs_modeset(crtc_state);
11952 bool was_crtc_enabled = crtc->state->active;
11953 bool is_crtc_enabled = crtc_state->active;
da20eabd
ML
11954 bool turn_off, turn_on, visible, was_visible;
11955 struct drm_framebuffer *fb = plane_state->fb;
11956
11957 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11958 plane->type != DRM_PLANE_TYPE_CURSOR) {
11959 ret = skl_update_scaler_plane(
11960 to_intel_crtc_state(crtc_state),
11961 to_intel_plane_state(plane_state));
11962 if (ret)
11963 return ret;
11964 }
11965
da20eabd
ML
11966 was_visible = old_plane_state->visible;
11967 visible = to_intel_plane_state(plane_state)->visible;
11968
11969 if (!was_crtc_enabled && WARN_ON(was_visible))
11970 was_visible = false;
11971
35c08f43
ML
11972 /*
11973 * Visibility is calculated as if the crtc was on, but
11974 * after scaler setup everything depends on it being off
11975 * when the crtc isn't active.
11976 */
11977 if (!is_crtc_enabled)
11978 to_intel_plane_state(plane_state)->visible = visible = false;
da20eabd
ML
11979
11980 if (!was_visible && !visible)
11981 return 0;
11982
e8861675
ML
11983 if (fb != old_plane_state->base.fb)
11984 pipe_config->fb_changed = true;
11985
da20eabd
ML
11986 turn_off = was_visible && (!visible || mode_changed);
11987 turn_on = visible && (!was_visible || mode_changed);
11988
11989 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11990 plane->base.id, fb ? fb->base.id : -1);
11991
11992 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11993 plane->base.id, was_visible, visible,
11994 turn_off, turn_on, mode_changed);
11995
92826fcd
ML
11996 if (turn_on || turn_off) {
11997 pipe_config->wm_changed = true;
11998
852eb00d 11999 /* must disable cxsr around plane enable/disable */
e8861675 12000 if (plane->type != DRM_PLANE_TYPE_CURSOR)
ab1d3a0e 12001 pipe_config->disable_cxsr = true;
852eb00d 12002 } else if (intel_wm_need_update(plane, plane_state)) {
92826fcd 12003 pipe_config->wm_changed = true;
852eb00d 12004 }
da20eabd 12005
ed4a6a7c
MR
12006 /* Pre-gen9 platforms need two-step watermark updates */
12007 if (pipe_config->wm_changed && INTEL_INFO(dev)->gen < 9 &&
12008 dev_priv->display.optimize_watermarks)
12009 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
12010
8be6ca85 12011 if (visible || was_visible)
a9ff8714
VS
12012 intel_crtc->atomic.fb_bits |=
12013 to_intel_plane(plane)->frontbuffer_bit;
12014
da20eabd
ML
12015 switch (plane->type) {
12016 case DRM_PLANE_TYPE_PRIMARY:
da20eabd 12017 intel_crtc->atomic.post_enable_primary = turn_on;
fcf38d13 12018 intel_crtc->atomic.update_fbc = true;
da20eabd 12019
da20eabd
ML
12020 break;
12021 case DRM_PLANE_TYPE_CURSOR:
da20eabd
ML
12022 break;
12023 case DRM_PLANE_TYPE_OVERLAY:
d21fbe87
MR
12024 /*
12025 * WaCxSRDisabledForSpriteScaling:ivb
12026 *
12027 * cstate->update_wm was already set above, so this flag will
12028 * take effect when we commit and program watermarks.
12029 */
12030 if (IS_IVYBRIDGE(dev) &&
12031 needs_scaling(to_intel_plane_state(plane_state)) &&
e8861675
ML
12032 !needs_scaling(old_plane_state))
12033 pipe_config->disable_lp_wm = true;
d21fbe87
MR
12034
12035 break;
da20eabd
ML
12036 }
12037 return 0;
12038}
12039
6d3a1ce7
ML
12040static bool encoders_cloneable(const struct intel_encoder *a,
12041 const struct intel_encoder *b)
12042{
12043 /* masks could be asymmetric, so check both ways */
12044 return a == b || (a->cloneable & (1 << b->type) &&
12045 b->cloneable & (1 << a->type));
12046}
12047
12048static bool check_single_encoder_cloning(struct drm_atomic_state *state,
12049 struct intel_crtc *crtc,
12050 struct intel_encoder *encoder)
12051{
12052 struct intel_encoder *source_encoder;
12053 struct drm_connector *connector;
12054 struct drm_connector_state *connector_state;
12055 int i;
12056
12057 for_each_connector_in_state(state, connector, connector_state, i) {
12058 if (connector_state->crtc != &crtc->base)
12059 continue;
12060
12061 source_encoder =
12062 to_intel_encoder(connector_state->best_encoder);
12063 if (!encoders_cloneable(encoder, source_encoder))
12064 return false;
12065 }
12066
12067 return true;
12068}
12069
12070static bool check_encoder_cloning(struct drm_atomic_state *state,
12071 struct intel_crtc *crtc)
12072{
12073 struct intel_encoder *encoder;
12074 struct drm_connector *connector;
12075 struct drm_connector_state *connector_state;
12076 int i;
12077
12078 for_each_connector_in_state(state, connector, connector_state, i) {
12079 if (connector_state->crtc != &crtc->base)
12080 continue;
12081
12082 encoder = to_intel_encoder(connector_state->best_encoder);
12083 if (!check_single_encoder_cloning(state, crtc, encoder))
12084 return false;
12085 }
12086
12087 return true;
12088}
12089
12090static int intel_crtc_atomic_check(struct drm_crtc *crtc,
12091 struct drm_crtc_state *crtc_state)
12092{
cf5a15be 12093 struct drm_device *dev = crtc->dev;
ad421372 12094 struct drm_i915_private *dev_priv = dev->dev_private;
6d3a1ce7 12095 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cf5a15be
ML
12096 struct intel_crtc_state *pipe_config =
12097 to_intel_crtc_state(crtc_state);
6d3a1ce7 12098 struct drm_atomic_state *state = crtc_state->state;
4d20cd86 12099 int ret;
6d3a1ce7
ML
12100 bool mode_changed = needs_modeset(crtc_state);
12101
12102 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
12103 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
12104 return -EINVAL;
12105 }
12106
852eb00d 12107 if (mode_changed && !crtc_state->active)
92826fcd 12108 pipe_config->wm_changed = true;
eddfcbcd 12109
ad421372
ML
12110 if (mode_changed && crtc_state->enable &&
12111 dev_priv->display.crtc_compute_clock &&
12112 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
12113 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12114 pipe_config);
12115 if (ret)
12116 return ret;
12117 }
12118
e435d6e5 12119 ret = 0;
86c8bbbe 12120 if (dev_priv->display.compute_pipe_wm) {
e3bddded 12121 ret = dev_priv->display.compute_pipe_wm(pipe_config);
ed4a6a7c
MR
12122 if (ret) {
12123 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
12124 return ret;
12125 }
12126 }
12127
12128 if (dev_priv->display.compute_intermediate_wm &&
12129 !to_intel_atomic_state(state)->skip_intermediate_wm) {
12130 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
12131 return 0;
12132
12133 /*
12134 * Calculate 'intermediate' watermarks that satisfy both the
12135 * old state and the new state. We can program these
12136 * immediately.
12137 */
12138 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
12139 intel_crtc,
12140 pipe_config);
12141 if (ret) {
12142 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
86c8bbbe 12143 return ret;
ed4a6a7c 12144 }
86c8bbbe
MR
12145 }
12146
e435d6e5
ML
12147 if (INTEL_INFO(dev)->gen >= 9) {
12148 if (mode_changed)
12149 ret = skl_update_scaler_crtc(pipe_config);
12150
12151 if (!ret)
12152 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12153 pipe_config);
12154 }
12155
12156 return ret;
6d3a1ce7
ML
12157}
12158
65b38e0d 12159static const struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
12160 .mode_set_base_atomic = intel_pipe_set_base_atomic,
12161 .load_lut = intel_crtc_load_lut,
ea2c67bb
MR
12162 .atomic_begin = intel_begin_crtc_commit,
12163 .atomic_flush = intel_finish_crtc_commit,
6d3a1ce7 12164 .atomic_check = intel_crtc_atomic_check,
f6e5b160
CW
12165};
12166
d29b2f9d
ACO
12167static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12168{
12169 struct intel_connector *connector;
12170
12171 for_each_intel_connector(dev, connector) {
12172 if (connector->base.encoder) {
12173 connector->base.state->best_encoder =
12174 connector->base.encoder;
12175 connector->base.state->crtc =
12176 connector->base.encoder->crtc;
12177 } else {
12178 connector->base.state->best_encoder = NULL;
12179 connector->base.state->crtc = NULL;
12180 }
12181 }
12182}
12183
050f7aeb 12184static void
eba905b2 12185connected_sink_compute_bpp(struct intel_connector *connector,
5cec258b 12186 struct intel_crtc_state *pipe_config)
050f7aeb
DV
12187{
12188 int bpp = pipe_config->pipe_bpp;
12189
12190 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12191 connector->base.base.id,
c23cc417 12192 connector->base.name);
050f7aeb
DV
12193
12194 /* Don't use an invalid EDID bpc value */
12195 if (connector->base.display_info.bpc &&
12196 connector->base.display_info.bpc * 3 < bpp) {
12197 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12198 bpp, connector->base.display_info.bpc*3);
12199 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12200 }
12201
013dd9e0
JN
12202 /* Clamp bpp to default limit on screens without EDID 1.4 */
12203 if (connector->base.display_info.bpc == 0) {
12204 int type = connector->base.connector_type;
12205 int clamp_bpp = 24;
12206
12207 /* Fall back to 18 bpp when DP sink capability is unknown. */
12208 if (type == DRM_MODE_CONNECTOR_DisplayPort ||
12209 type == DRM_MODE_CONNECTOR_eDP)
12210 clamp_bpp = 18;
12211
12212 if (bpp > clamp_bpp) {
12213 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of %d\n",
12214 bpp, clamp_bpp);
12215 pipe_config->pipe_bpp = clamp_bpp;
12216 }
050f7aeb
DV
12217 }
12218}
12219
4e53c2e0 12220static int
050f7aeb 12221compute_baseline_pipe_bpp(struct intel_crtc *crtc,
5cec258b 12222 struct intel_crtc_state *pipe_config)
4e53c2e0 12223{
050f7aeb 12224 struct drm_device *dev = crtc->base.dev;
1486017f 12225 struct drm_atomic_state *state;
da3ced29
ACO
12226 struct drm_connector *connector;
12227 struct drm_connector_state *connector_state;
1486017f 12228 int bpp, i;
4e53c2e0 12229
666a4537 12230 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
4e53c2e0 12231 bpp = 10*3;
d328c9d7
DV
12232 else if (INTEL_INFO(dev)->gen >= 5)
12233 bpp = 12*3;
12234 else
12235 bpp = 8*3;
12236
4e53c2e0 12237
4e53c2e0
DV
12238 pipe_config->pipe_bpp = bpp;
12239
1486017f
ACO
12240 state = pipe_config->base.state;
12241
4e53c2e0 12242 /* Clamp display bpp to EDID value */
da3ced29
ACO
12243 for_each_connector_in_state(state, connector, connector_state, i) {
12244 if (connector_state->crtc != &crtc->base)
4e53c2e0
DV
12245 continue;
12246
da3ced29
ACO
12247 connected_sink_compute_bpp(to_intel_connector(connector),
12248 pipe_config);
4e53c2e0
DV
12249 }
12250
12251 return bpp;
12252}
12253
644db711
DV
12254static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12255{
12256 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12257 "type: 0x%x flags: 0x%x\n",
1342830c 12258 mode->crtc_clock,
644db711
DV
12259 mode->crtc_hdisplay, mode->crtc_hsync_start,
12260 mode->crtc_hsync_end, mode->crtc_htotal,
12261 mode->crtc_vdisplay, mode->crtc_vsync_start,
12262 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12263}
12264
c0b03411 12265static void intel_dump_pipe_config(struct intel_crtc *crtc,
5cec258b 12266 struct intel_crtc_state *pipe_config,
c0b03411
DV
12267 const char *context)
12268{
6a60cd87
CK
12269 struct drm_device *dev = crtc->base.dev;
12270 struct drm_plane *plane;
12271 struct intel_plane *intel_plane;
12272 struct intel_plane_state *state;
12273 struct drm_framebuffer *fb;
12274
12275 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12276 context, pipe_config, pipe_name(crtc->pipe));
c0b03411
DV
12277
12278 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
12279 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12280 pipe_config->pipe_bpp, pipe_config->dither);
12281 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12282 pipe_config->has_pch_encoder,
12283 pipe_config->fdi_lanes,
12284 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12285 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12286 pipe_config->fdi_m_n.tu);
90a6b7b0 12287 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
eb14cb74 12288 pipe_config->has_dp_encoder,
90a6b7b0 12289 pipe_config->lane_count,
eb14cb74
VS
12290 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12291 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12292 pipe_config->dp_m_n.tu);
b95af8be 12293
90a6b7b0 12294 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
b95af8be 12295 pipe_config->has_dp_encoder,
90a6b7b0 12296 pipe_config->lane_count,
b95af8be
VK
12297 pipe_config->dp_m2_n2.gmch_m,
12298 pipe_config->dp_m2_n2.gmch_n,
12299 pipe_config->dp_m2_n2.link_m,
12300 pipe_config->dp_m2_n2.link_n,
12301 pipe_config->dp_m2_n2.tu);
12302
55072d19
DV
12303 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12304 pipe_config->has_audio,
12305 pipe_config->has_infoframe);
12306
c0b03411 12307 DRM_DEBUG_KMS("requested mode:\n");
2d112de7 12308 drm_mode_debug_printmodeline(&pipe_config->base.mode);
c0b03411 12309 DRM_DEBUG_KMS("adjusted mode:\n");
2d112de7
ACO
12310 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12311 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
d71b8d4a 12312 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
12313 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12314 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
0ec463d3
TU
12315 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12316 crtc->num_scalers,
12317 pipe_config->scaler_state.scaler_users,
12318 pipe_config->scaler_state.scaler_id);
c0b03411
DV
12319 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12320 pipe_config->gmch_pfit.control,
12321 pipe_config->gmch_pfit.pgm_ratios,
12322 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 12323 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 12324 pipe_config->pch_pfit.pos,
fd4daa9c
CW
12325 pipe_config->pch_pfit.size,
12326 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 12327 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 12328 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
6a60cd87 12329
415ff0f6 12330 if (IS_BROXTON(dev)) {
05712c15 12331 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
415ff0f6 12332 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
c8453338 12333 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
415ff0f6
TU
12334 pipe_config->ddi_pll_sel,
12335 pipe_config->dpll_hw_state.ebb0,
05712c15 12336 pipe_config->dpll_hw_state.ebb4,
415ff0f6
TU
12337 pipe_config->dpll_hw_state.pll0,
12338 pipe_config->dpll_hw_state.pll1,
12339 pipe_config->dpll_hw_state.pll2,
12340 pipe_config->dpll_hw_state.pll3,
12341 pipe_config->dpll_hw_state.pll6,
12342 pipe_config->dpll_hw_state.pll8,
05712c15 12343 pipe_config->dpll_hw_state.pll9,
c8453338 12344 pipe_config->dpll_hw_state.pll10,
415ff0f6 12345 pipe_config->dpll_hw_state.pcsdw12);
ef11bdb3 12346 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
415ff0f6
TU
12347 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12348 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12349 pipe_config->ddi_pll_sel,
12350 pipe_config->dpll_hw_state.ctrl1,
12351 pipe_config->dpll_hw_state.cfgcr1,
12352 pipe_config->dpll_hw_state.cfgcr2);
12353 } else if (HAS_DDI(dev)) {
1260f07e 12354 DRM_DEBUG_KMS("ddi_pll_sel: 0x%x; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
415ff0f6 12355 pipe_config->ddi_pll_sel,
00490c22
ML
12356 pipe_config->dpll_hw_state.wrpll,
12357 pipe_config->dpll_hw_state.spll);
415ff0f6
TU
12358 } else {
12359 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12360 "fp0: 0x%x, fp1: 0x%x\n",
12361 pipe_config->dpll_hw_state.dpll,
12362 pipe_config->dpll_hw_state.dpll_md,
12363 pipe_config->dpll_hw_state.fp0,
12364 pipe_config->dpll_hw_state.fp1);
12365 }
12366
6a60cd87
CK
12367 DRM_DEBUG_KMS("planes on this crtc\n");
12368 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12369 intel_plane = to_intel_plane(plane);
12370 if (intel_plane->pipe != crtc->pipe)
12371 continue;
12372
12373 state = to_intel_plane_state(plane->state);
12374 fb = state->base.fb;
12375 if (!fb) {
12376 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12377 "disabled, scaler_id = %d\n",
12378 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12379 plane->base.id, intel_plane->pipe,
12380 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12381 drm_plane_index(plane), state->scaler_id);
12382 continue;
12383 }
12384
12385 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12386 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12387 plane->base.id, intel_plane->pipe,
12388 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12389 drm_plane_index(plane));
12390 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12391 fb->base.id, fb->width, fb->height, fb->pixel_format);
12392 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12393 state->scaler_id,
12394 state->src.x1 >> 16, state->src.y1 >> 16,
12395 drm_rect_width(&state->src) >> 16,
12396 drm_rect_height(&state->src) >> 16,
12397 state->dst.x1, state->dst.y1,
12398 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12399 }
c0b03411
DV
12400}
12401
5448a00d 12402static bool check_digital_port_conflicts(struct drm_atomic_state *state)
00f0b378 12403{
5448a00d 12404 struct drm_device *dev = state->dev;
da3ced29 12405 struct drm_connector *connector;
00f0b378
VS
12406 unsigned int used_ports = 0;
12407
12408 /*
12409 * Walk the connector list instead of the encoder
12410 * list to detect the problem on ddi platforms
12411 * where there's just one encoder per digital port.
12412 */
0bff4858
VS
12413 drm_for_each_connector(connector, dev) {
12414 struct drm_connector_state *connector_state;
12415 struct intel_encoder *encoder;
12416
12417 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12418 if (!connector_state)
12419 connector_state = connector->state;
12420
5448a00d 12421 if (!connector_state->best_encoder)
00f0b378
VS
12422 continue;
12423
5448a00d
ACO
12424 encoder = to_intel_encoder(connector_state->best_encoder);
12425
12426 WARN_ON(!connector_state->crtc);
00f0b378
VS
12427
12428 switch (encoder->type) {
12429 unsigned int port_mask;
12430 case INTEL_OUTPUT_UNKNOWN:
12431 if (WARN_ON(!HAS_DDI(dev)))
12432 break;
12433 case INTEL_OUTPUT_DISPLAYPORT:
12434 case INTEL_OUTPUT_HDMI:
12435 case INTEL_OUTPUT_EDP:
12436 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12437
12438 /* the same port mustn't appear more than once */
12439 if (used_ports & port_mask)
12440 return false;
12441
12442 used_ports |= port_mask;
12443 default:
12444 break;
12445 }
12446 }
12447
12448 return true;
12449}
12450
83a57153
ACO
12451static void
12452clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12453{
12454 struct drm_crtc_state tmp_state;
663a3640 12455 struct intel_crtc_scaler_state scaler_state;
4978cc93
ACO
12456 struct intel_dpll_hw_state dpll_hw_state;
12457 enum intel_dpll_id shared_dpll;
8504c74c 12458 uint32_t ddi_pll_sel;
c4e2d043 12459 bool force_thru;
83a57153 12460
7546a384
ACO
12461 /* FIXME: before the switch to atomic started, a new pipe_config was
12462 * kzalloc'd. Code that depends on any field being zero should be
12463 * fixed, so that the crtc_state can be safely duplicated. For now,
12464 * only fields that are know to not cause problems are preserved. */
12465
83a57153 12466 tmp_state = crtc_state->base;
663a3640 12467 scaler_state = crtc_state->scaler_state;
4978cc93
ACO
12468 shared_dpll = crtc_state->shared_dpll;
12469 dpll_hw_state = crtc_state->dpll_hw_state;
8504c74c 12470 ddi_pll_sel = crtc_state->ddi_pll_sel;
c4e2d043 12471 force_thru = crtc_state->pch_pfit.force_thru;
4978cc93 12472
83a57153 12473 memset(crtc_state, 0, sizeof *crtc_state);
4978cc93 12474
83a57153 12475 crtc_state->base = tmp_state;
663a3640 12476 crtc_state->scaler_state = scaler_state;
4978cc93
ACO
12477 crtc_state->shared_dpll = shared_dpll;
12478 crtc_state->dpll_hw_state = dpll_hw_state;
8504c74c 12479 crtc_state->ddi_pll_sel = ddi_pll_sel;
c4e2d043 12480 crtc_state->pch_pfit.force_thru = force_thru;
83a57153
ACO
12481}
12482
548ee15b 12483static int
b8cecdf5 12484intel_modeset_pipe_config(struct drm_crtc *crtc,
b359283a 12485 struct intel_crtc_state *pipe_config)
ee7b9f93 12486{
b359283a 12487 struct drm_atomic_state *state = pipe_config->base.state;
7758a113 12488 struct intel_encoder *encoder;
da3ced29 12489 struct drm_connector *connector;
0b901879 12490 struct drm_connector_state *connector_state;
d328c9d7 12491 int base_bpp, ret = -EINVAL;
0b901879 12492 int i;
e29c22c0 12493 bool retry = true;
ee7b9f93 12494
83a57153 12495 clear_intel_crtc_state(pipe_config);
7758a113 12496
e143a21c
DV
12497 pipe_config->cpu_transcoder =
12498 (enum transcoder) to_intel_crtc(crtc)->pipe;
b8cecdf5 12499
2960bc9c
ID
12500 /*
12501 * Sanitize sync polarity flags based on requested ones. If neither
12502 * positive or negative polarity is requested, treat this as meaning
12503 * negative polarity.
12504 */
2d112de7 12505 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12506 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
2d112de7 12507 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
2960bc9c 12508
2d112de7 12509 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12510 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
2d112de7 12511 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
2960bc9c 12512
d328c9d7
DV
12513 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12514 pipe_config);
12515 if (base_bpp < 0)
4e53c2e0
DV
12516 goto fail;
12517
e41a56be
VS
12518 /*
12519 * Determine the real pipe dimensions. Note that stereo modes can
12520 * increase the actual pipe size due to the frame doubling and
12521 * insertion of additional space for blanks between the frame. This
12522 * is stored in the crtc timings. We use the requested mode to do this
12523 * computation to clearly distinguish it from the adjusted mode, which
12524 * can be changed by the connectors in the below retry loop.
12525 */
2d112de7 12526 drm_crtc_get_hv_timing(&pipe_config->base.mode,
ecb7e16b
GP
12527 &pipe_config->pipe_src_w,
12528 &pipe_config->pipe_src_h);
e41a56be 12529
e29c22c0 12530encoder_retry:
ef1b460d 12531 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 12532 pipe_config->port_clock = 0;
ef1b460d 12533 pipe_config->pixel_multiplier = 1;
ff9a6750 12534
135c81b8 12535 /* Fill in default crtc timings, allow encoders to overwrite them. */
2d112de7
ACO
12536 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12537 CRTC_STEREO_DOUBLE);
135c81b8 12538
7758a113
DV
12539 /* Pass our mode to the connectors and the CRTC to give them a chance to
12540 * adjust it according to limitations or connector properties, and also
12541 * a chance to reject the mode entirely.
47f1c6c9 12542 */
da3ced29 12543 for_each_connector_in_state(state, connector, connector_state, i) {
0b901879 12544 if (connector_state->crtc != crtc)
7758a113 12545 continue;
7ae89233 12546
0b901879
ACO
12547 encoder = to_intel_encoder(connector_state->best_encoder);
12548
efea6e8e
DV
12549 if (!(encoder->compute_config(encoder, pipe_config))) {
12550 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
12551 goto fail;
12552 }
ee7b9f93 12553 }
47f1c6c9 12554
ff9a6750
DV
12555 /* Set default port clock if not overwritten by the encoder. Needs to be
12556 * done afterwards in case the encoder adjusts the mode. */
12557 if (!pipe_config->port_clock)
2d112de7 12558 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
241bfc38 12559 * pipe_config->pixel_multiplier;
ff9a6750 12560
a43f6e0f 12561 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 12562 if (ret < 0) {
7758a113
DV
12563 DRM_DEBUG_KMS("CRTC fixup failed\n");
12564 goto fail;
ee7b9f93 12565 }
e29c22c0
DV
12566
12567 if (ret == RETRY) {
12568 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12569 ret = -EINVAL;
12570 goto fail;
12571 }
12572
12573 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12574 retry = false;
12575 goto encoder_retry;
12576 }
12577
e8fa4270
DV
12578 /* Dithering seems to not pass-through bits correctly when it should, so
12579 * only enable it on 6bpc panels. */
12580 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
62f0ace5 12581 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
d328c9d7 12582 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
4e53c2e0 12583
7758a113 12584fail:
548ee15b 12585 return ret;
ee7b9f93 12586}
47f1c6c9 12587
ea9d758d 12588static void
4740b0f2 12589intel_modeset_update_crtc_state(struct drm_atomic_state *state)
ea9d758d 12590{
0a9ab303
ACO
12591 struct drm_crtc *crtc;
12592 struct drm_crtc_state *crtc_state;
8a75d157 12593 int i;
ea9d758d 12594
7668851f 12595 /* Double check state. */
8a75d157 12596 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3cb480bc 12597 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
fc467a22
ML
12598
12599 /* Update hwmode for vblank functions */
12600 if (crtc->state->active)
12601 crtc->hwmode = crtc->state->adjusted_mode;
12602 else
12603 crtc->hwmode.crtc_clock = 0;
61067a5e
ML
12604
12605 /*
12606 * Update legacy state to satisfy fbc code. This can
12607 * be removed when fbc uses the atomic state.
12608 */
12609 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12610 struct drm_plane_state *plane_state = crtc->primary->state;
12611
12612 crtc->primary->fb = plane_state->fb;
12613 crtc->x = plane_state->src_x >> 16;
12614 crtc->y = plane_state->src_y >> 16;
12615 }
ea9d758d 12616 }
ea9d758d
DV
12617}
12618
3bd26263 12619static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 12620{
3bd26263 12621 int diff;
f1f644dc
JB
12622
12623 if (clock1 == clock2)
12624 return true;
12625
12626 if (!clock1 || !clock2)
12627 return false;
12628
12629 diff = abs(clock1 - clock2);
12630
12631 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12632 return true;
12633
12634 return false;
12635}
12636
25c5b266
DV
12637#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12638 list_for_each_entry((intel_crtc), \
12639 &(dev)->mode_config.crtc_list, \
12640 base.head) \
95150bdf 12641 for_each_if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 12642
cfb23ed6
ML
12643static bool
12644intel_compare_m_n(unsigned int m, unsigned int n,
12645 unsigned int m2, unsigned int n2,
12646 bool exact)
12647{
12648 if (m == m2 && n == n2)
12649 return true;
12650
12651 if (exact || !m || !n || !m2 || !n2)
12652 return false;
12653
12654 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12655
31d10b57
ML
12656 if (n > n2) {
12657 while (n > n2) {
cfb23ed6
ML
12658 m2 <<= 1;
12659 n2 <<= 1;
12660 }
31d10b57
ML
12661 } else if (n < n2) {
12662 while (n < n2) {
cfb23ed6
ML
12663 m <<= 1;
12664 n <<= 1;
12665 }
12666 }
12667
31d10b57
ML
12668 if (n != n2)
12669 return false;
12670
12671 return intel_fuzzy_clock_check(m, m2);
cfb23ed6
ML
12672}
12673
12674static bool
12675intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12676 struct intel_link_m_n *m2_n2,
12677 bool adjust)
12678{
12679 if (m_n->tu == m2_n2->tu &&
12680 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12681 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12682 intel_compare_m_n(m_n->link_m, m_n->link_n,
12683 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12684 if (adjust)
12685 *m2_n2 = *m_n;
12686
12687 return true;
12688 }
12689
12690 return false;
12691}
12692
0e8ffe1b 12693static bool
2fa2fe9a 12694intel_pipe_config_compare(struct drm_device *dev,
5cec258b 12695 struct intel_crtc_state *current_config,
cfb23ed6
ML
12696 struct intel_crtc_state *pipe_config,
12697 bool adjust)
0e8ffe1b 12698{
cfb23ed6
ML
12699 bool ret = true;
12700
12701#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12702 do { \
12703 if (!adjust) \
12704 DRM_ERROR(fmt, ##__VA_ARGS__); \
12705 else \
12706 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12707 } while (0)
12708
66e985c0
DV
12709#define PIPE_CONF_CHECK_X(name) \
12710 if (current_config->name != pipe_config->name) { \
cfb23ed6 12711 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
66e985c0
DV
12712 "(expected 0x%08x, found 0x%08x)\n", \
12713 current_config->name, \
12714 pipe_config->name); \
cfb23ed6 12715 ret = false; \
66e985c0
DV
12716 }
12717
08a24034
DV
12718#define PIPE_CONF_CHECK_I(name) \
12719 if (current_config->name != pipe_config->name) { \
cfb23ed6 12720 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
08a24034
DV
12721 "(expected %i, found %i)\n", \
12722 current_config->name, \
12723 pipe_config->name); \
cfb23ed6
ML
12724 ret = false; \
12725 }
12726
12727#define PIPE_CONF_CHECK_M_N(name) \
12728 if (!intel_compare_link_m_n(&current_config->name, \
12729 &pipe_config->name,\
12730 adjust)) { \
12731 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12732 "(expected tu %i gmch %i/%i link %i/%i, " \
12733 "found tu %i, gmch %i/%i link %i/%i)\n", \
12734 current_config->name.tu, \
12735 current_config->name.gmch_m, \
12736 current_config->name.gmch_n, \
12737 current_config->name.link_m, \
12738 current_config->name.link_n, \
12739 pipe_config->name.tu, \
12740 pipe_config->name.gmch_m, \
12741 pipe_config->name.gmch_n, \
12742 pipe_config->name.link_m, \
12743 pipe_config->name.link_n); \
12744 ret = false; \
12745 }
12746
12747#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12748 if (!intel_compare_link_m_n(&current_config->name, \
12749 &pipe_config->name, adjust) && \
12750 !intel_compare_link_m_n(&current_config->alt_name, \
12751 &pipe_config->name, adjust)) { \
12752 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12753 "(expected tu %i gmch %i/%i link %i/%i, " \
12754 "or tu %i gmch %i/%i link %i/%i, " \
12755 "found tu %i, gmch %i/%i link %i/%i)\n", \
12756 current_config->name.tu, \
12757 current_config->name.gmch_m, \
12758 current_config->name.gmch_n, \
12759 current_config->name.link_m, \
12760 current_config->name.link_n, \
12761 current_config->alt_name.tu, \
12762 current_config->alt_name.gmch_m, \
12763 current_config->alt_name.gmch_n, \
12764 current_config->alt_name.link_m, \
12765 current_config->alt_name.link_n, \
12766 pipe_config->name.tu, \
12767 pipe_config->name.gmch_m, \
12768 pipe_config->name.gmch_n, \
12769 pipe_config->name.link_m, \
12770 pipe_config->name.link_n); \
12771 ret = false; \
88adfff1
DV
12772 }
12773
b95af8be
VK
12774/* This is required for BDW+ where there is only one set of registers for
12775 * switching between high and low RR.
12776 * This macro can be used whenever a comparison has to be made between one
12777 * hw state and multiple sw state variables.
12778 */
12779#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12780 if ((current_config->name != pipe_config->name) && \
12781 (current_config->alt_name != pipe_config->name)) { \
cfb23ed6 12782 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
b95af8be
VK
12783 "(expected %i or %i, found %i)\n", \
12784 current_config->name, \
12785 current_config->alt_name, \
12786 pipe_config->name); \
cfb23ed6 12787 ret = false; \
b95af8be
VK
12788 }
12789
1bd1bd80
DV
12790#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12791 if ((current_config->name ^ pipe_config->name) & (mask)) { \
cfb23ed6 12792 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
12793 "(expected %i, found %i)\n", \
12794 current_config->name & (mask), \
12795 pipe_config->name & (mask)); \
cfb23ed6 12796 ret = false; \
1bd1bd80
DV
12797 }
12798
5e550656
VS
12799#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12800 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
cfb23ed6 12801 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
5e550656
VS
12802 "(expected %i, found %i)\n", \
12803 current_config->name, \
12804 pipe_config->name); \
cfb23ed6 12805 ret = false; \
5e550656
VS
12806 }
12807
bb760063
DV
12808#define PIPE_CONF_QUIRK(quirk) \
12809 ((current_config->quirks | pipe_config->quirks) & (quirk))
12810
eccb140b
DV
12811 PIPE_CONF_CHECK_I(cpu_transcoder);
12812
08a24034
DV
12813 PIPE_CONF_CHECK_I(has_pch_encoder);
12814 PIPE_CONF_CHECK_I(fdi_lanes);
cfb23ed6 12815 PIPE_CONF_CHECK_M_N(fdi_m_n);
08a24034 12816
eb14cb74 12817 PIPE_CONF_CHECK_I(has_dp_encoder);
90a6b7b0 12818 PIPE_CONF_CHECK_I(lane_count);
b95af8be
VK
12819
12820 if (INTEL_INFO(dev)->gen < 8) {
cfb23ed6
ML
12821 PIPE_CONF_CHECK_M_N(dp_m_n);
12822
cfb23ed6
ML
12823 if (current_config->has_drrs)
12824 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12825 } else
12826 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
eb14cb74 12827
a65347ba
JN
12828 PIPE_CONF_CHECK_I(has_dsi_encoder);
12829
2d112de7
ACO
12830 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12831 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12832 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12833 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12834 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12835 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
1bd1bd80 12836
2d112de7
ACO
12837 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12838 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12839 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12840 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12841 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12842 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
1bd1bd80 12843
c93f54cf 12844 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 12845 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09 12846 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
666a4537 12847 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
b5a9fa09 12848 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 12849 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 12850
9ed109a7
DV
12851 PIPE_CONF_CHECK_I(has_audio);
12852
2d112de7 12853 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
1bd1bd80
DV
12854 DRM_MODE_FLAG_INTERLACE);
12855
bb760063 12856 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
2d112de7 12857 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12858 DRM_MODE_FLAG_PHSYNC);
2d112de7 12859 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12860 DRM_MODE_FLAG_NHSYNC);
2d112de7 12861 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12862 DRM_MODE_FLAG_PVSYNC);
2d112de7 12863 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063
DV
12864 DRM_MODE_FLAG_NVSYNC);
12865 }
045ac3b5 12866
333b8ca8 12867 PIPE_CONF_CHECK_X(gmch_pfit.control);
e2ff2d4a
DV
12868 /* pfit ratios are autocomputed by the hw on gen4+ */
12869 if (INTEL_INFO(dev)->gen < 4)
12870 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
333b8ca8 12871 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
9953599b 12872
bfd16b2a
ML
12873 if (!adjust) {
12874 PIPE_CONF_CHECK_I(pipe_src_w);
12875 PIPE_CONF_CHECK_I(pipe_src_h);
12876
12877 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12878 if (current_config->pch_pfit.enabled) {
12879 PIPE_CONF_CHECK_X(pch_pfit.pos);
12880 PIPE_CONF_CHECK_X(pch_pfit.size);
12881 }
2fa2fe9a 12882
7aefe2b5
ML
12883 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12884 }
a1b2278e 12885
e59150dc
JB
12886 /* BDW+ don't expose a synchronous way to read the state */
12887 if (IS_HASWELL(dev))
12888 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 12889
282740f7
VS
12890 PIPE_CONF_CHECK_I(double_wide);
12891
26804afd
DV
12892 PIPE_CONF_CHECK_X(ddi_pll_sel);
12893
c0d43d62 12894 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 12895 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 12896 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
12897 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12898 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 12899 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
00490c22 12900 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
3f4cd19f
DL
12901 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12902 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12903 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 12904
42571aef
VS
12905 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12906 PIPE_CONF_CHECK_I(pipe_bpp);
12907
2d112de7 12908 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
a9a7e98a 12909 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 12910
66e985c0 12911#undef PIPE_CONF_CHECK_X
08a24034 12912#undef PIPE_CONF_CHECK_I
b95af8be 12913#undef PIPE_CONF_CHECK_I_ALT
1bd1bd80 12914#undef PIPE_CONF_CHECK_FLAGS
5e550656 12915#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 12916#undef PIPE_CONF_QUIRK
cfb23ed6 12917#undef INTEL_ERR_OR_DBG_KMS
88adfff1 12918
cfb23ed6 12919 return ret;
0e8ffe1b
DV
12920}
12921
e3b247da
VS
12922static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
12923 const struct intel_crtc_state *pipe_config)
12924{
12925 if (pipe_config->has_pch_encoder) {
21a727b3 12926 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
e3b247da
VS
12927 &pipe_config->fdi_m_n);
12928 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
12929
12930 /*
12931 * FDI already provided one idea for the dotclock.
12932 * Yell if the encoder disagrees.
12933 */
12934 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
12935 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
12936 fdi_dotclock, dotclock);
12937 }
12938}
12939
08db6652
DL
12940static void check_wm_state(struct drm_device *dev)
12941{
12942 struct drm_i915_private *dev_priv = dev->dev_private;
12943 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12944 struct intel_crtc *intel_crtc;
12945 int plane;
12946
12947 if (INTEL_INFO(dev)->gen < 9)
12948 return;
12949
12950 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12951 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12952
12953 for_each_intel_crtc(dev, intel_crtc) {
12954 struct skl_ddb_entry *hw_entry, *sw_entry;
12955 const enum pipe pipe = intel_crtc->pipe;
12956
12957 if (!intel_crtc->active)
12958 continue;
12959
12960 /* planes */
dd740780 12961 for_each_plane(dev_priv, pipe, plane) {
08db6652
DL
12962 hw_entry = &hw_ddb.plane[pipe][plane];
12963 sw_entry = &sw_ddb->plane[pipe][plane];
12964
12965 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12966 continue;
12967
12968 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12969 "(expected (%u,%u), found (%u,%u))\n",
12970 pipe_name(pipe), plane + 1,
12971 sw_entry->start, sw_entry->end,
12972 hw_entry->start, hw_entry->end);
12973 }
12974
12975 /* cursor */
4969d33e
MR
12976 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12977 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
08db6652
DL
12978
12979 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12980 continue;
12981
12982 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12983 "(expected (%u,%u), found (%u,%u))\n",
12984 pipe_name(pipe),
12985 sw_entry->start, sw_entry->end,
12986 hw_entry->start, hw_entry->end);
12987 }
12988}
12989
91d1b4bd 12990static void
35dd3c64
ML
12991check_connector_state(struct drm_device *dev,
12992 struct drm_atomic_state *old_state)
8af6cf88 12993{
35dd3c64
ML
12994 struct drm_connector_state *old_conn_state;
12995 struct drm_connector *connector;
12996 int i;
8af6cf88 12997
35dd3c64
ML
12998 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12999 struct drm_encoder *encoder = connector->encoder;
13000 struct drm_connector_state *state = connector->state;
ad3c558f 13001
8af6cf88
DV
13002 /* This also checks the encoder/connector hw state with the
13003 * ->get_hw_state callbacks. */
35dd3c64 13004 intel_connector_check_state(to_intel_connector(connector));
8af6cf88 13005
ad3c558f 13006 I915_STATE_WARN(state->best_encoder != encoder,
35dd3c64 13007 "connector's atomic encoder doesn't match legacy encoder\n");
8af6cf88 13008 }
91d1b4bd
DV
13009}
13010
13011static void
13012check_encoder_state(struct drm_device *dev)
13013{
13014 struct intel_encoder *encoder;
13015 struct intel_connector *connector;
8af6cf88 13016
b2784e15 13017 for_each_intel_encoder(dev, encoder) {
8af6cf88 13018 bool enabled = false;
4d20cd86 13019 enum pipe pipe;
8af6cf88
DV
13020
13021 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
13022 encoder->base.base.id,
8e329a03 13023 encoder->base.name);
8af6cf88 13024
3a3371ff 13025 for_each_intel_connector(dev, connector) {
4d20cd86 13026 if (connector->base.state->best_encoder != &encoder->base)
8af6cf88
DV
13027 continue;
13028 enabled = true;
ad3c558f
ML
13029
13030 I915_STATE_WARN(connector->base.state->crtc !=
13031 encoder->base.crtc,
13032 "connector's crtc doesn't match encoder crtc\n");
8af6cf88 13033 }
0e32b39c 13034
e2c719b7 13035 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
13036 "encoder's enabled state mismatch "
13037 "(expected %i, found %i)\n",
13038 !!encoder->base.crtc, enabled);
7c60d198
ML
13039
13040 if (!encoder->base.crtc) {
4d20cd86 13041 bool active;
7c60d198 13042
4d20cd86
ML
13043 active = encoder->get_hw_state(encoder, &pipe);
13044 I915_STATE_WARN(active,
13045 "encoder detached but still enabled on pipe %c.\n",
13046 pipe_name(pipe));
7c60d198 13047 }
8af6cf88 13048 }
91d1b4bd
DV
13049}
13050
13051static void
4d20cd86 13052check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
91d1b4bd 13053{
fbee40df 13054 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd 13055 struct intel_encoder *encoder;
4d20cd86
ML
13056 struct drm_crtc_state *old_crtc_state;
13057 struct drm_crtc *crtc;
13058 int i;
8af6cf88 13059
4d20cd86
ML
13060 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
13061 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13062 struct intel_crtc_state *pipe_config, *sw_config;
7b89b8de 13063 bool active;
8af6cf88 13064
bfd16b2a
ML
13065 if (!needs_modeset(crtc->state) &&
13066 !to_intel_crtc_state(crtc->state)->update_pipe)
4d20cd86 13067 continue;
045ac3b5 13068
4d20cd86
ML
13069 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
13070 pipe_config = to_intel_crtc_state(old_crtc_state);
13071 memset(pipe_config, 0, sizeof(*pipe_config));
13072 pipe_config->base.crtc = crtc;
13073 pipe_config->base.state = old_state;
8af6cf88 13074
4d20cd86
ML
13075 DRM_DEBUG_KMS("[CRTC:%d]\n",
13076 crtc->base.id);
8af6cf88 13077
4d20cd86
ML
13078 active = dev_priv->display.get_pipe_config(intel_crtc,
13079 pipe_config);
d62cf62a 13080
b6b5d049 13081 /* hw state is inconsistent with the pipe quirk */
4d20cd86
ML
13082 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
13083 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
13084 active = crtc->state->active;
6c49f241 13085
4d20cd86 13086 I915_STATE_WARN(crtc->state->active != active,
0e8ffe1b 13087 "crtc active state doesn't match with hw state "
4d20cd86 13088 "(expected %i, found %i)\n", crtc->state->active, active);
0e8ffe1b 13089
4d20cd86 13090 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
53d9f4e9 13091 "transitional active state does not match atomic hw state "
4d20cd86
ML
13092 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
13093
13094 for_each_encoder_on_crtc(dev, crtc, encoder) {
13095 enum pipe pipe;
13096
13097 active = encoder->get_hw_state(encoder, &pipe);
13098 I915_STATE_WARN(active != crtc->state->active,
13099 "[ENCODER:%i] active %i with crtc active %i\n",
13100 encoder->base.base.id, active, crtc->state->active);
13101
13102 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
13103 "Encoder connected to wrong pipe %c\n",
13104 pipe_name(pipe));
13105
13106 if (active)
13107 encoder->get_config(encoder, pipe_config);
13108 }
53d9f4e9 13109
4d20cd86 13110 if (!crtc->state->active)
cfb23ed6
ML
13111 continue;
13112
e3b247da
VS
13113 intel_pipe_config_sanity_check(dev_priv, pipe_config);
13114
4d20cd86
ML
13115 sw_config = to_intel_crtc_state(crtc->state);
13116 if (!intel_pipe_config_compare(dev, sw_config,
13117 pipe_config, false)) {
e2c719b7 13118 I915_STATE_WARN(1, "pipe state doesn't match!\n");
4d20cd86 13119 intel_dump_pipe_config(intel_crtc, pipe_config,
c0b03411 13120 "[hw state]");
4d20cd86 13121 intel_dump_pipe_config(intel_crtc, sw_config,
c0b03411
DV
13122 "[sw state]");
13123 }
8af6cf88
DV
13124 }
13125}
13126
91d1b4bd
DV
13127static void
13128check_shared_dpll_state(struct drm_device *dev)
13129{
fbee40df 13130 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
13131 struct intel_crtc *crtc;
13132 struct intel_dpll_hw_state dpll_hw_state;
13133 int i;
5358901f
DV
13134
13135 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13136 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13137 int enabled_crtcs = 0, active_crtcs = 0;
13138 bool active;
13139
13140 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
13141
13142 DRM_DEBUG_KMS("%s\n", pll->name);
13143
13144 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
13145
e2c719b7 13146 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
5358901f 13147 "more active pll users than references: %i vs %i\n",
3e369b76 13148 pll->active, hweight32(pll->config.crtc_mask));
e2c719b7 13149 I915_STATE_WARN(pll->active && !pll->on,
5358901f 13150 "pll in active use but not on in sw tracking\n");
e2c719b7 13151 I915_STATE_WARN(pll->on && !pll->active,
35c95375 13152 "pll in on but not on in use in sw tracking\n");
e2c719b7 13153 I915_STATE_WARN(pll->on != active,
5358901f
DV
13154 "pll on state mismatch (expected %i, found %i)\n",
13155 pll->on, active);
13156
d3fcc808 13157 for_each_intel_crtc(dev, crtc) {
83d65738 13158 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
5358901f
DV
13159 enabled_crtcs++;
13160 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
13161 active_crtcs++;
13162 }
e2c719b7 13163 I915_STATE_WARN(pll->active != active_crtcs,
5358901f
DV
13164 "pll active crtcs mismatch (expected %i, found %i)\n",
13165 pll->active, active_crtcs);
e2c719b7 13166 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
5358901f 13167 "pll enabled crtcs mismatch (expected %i, found %i)\n",
3e369b76 13168 hweight32(pll->config.crtc_mask), enabled_crtcs);
66e985c0 13169
e2c719b7 13170 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
66e985c0
DV
13171 sizeof(dpll_hw_state)),
13172 "pll hw state mismatch\n");
5358901f 13173 }
8af6cf88
DV
13174}
13175
ee165b1a
ML
13176static void
13177intel_modeset_check_state(struct drm_device *dev,
13178 struct drm_atomic_state *old_state)
91d1b4bd 13179{
08db6652 13180 check_wm_state(dev);
35dd3c64 13181 check_connector_state(dev, old_state);
91d1b4bd 13182 check_encoder_state(dev);
4d20cd86 13183 check_crtc_state(dev, old_state);
91d1b4bd
DV
13184 check_shared_dpll_state(dev);
13185}
13186
80715b2f
VS
13187static void update_scanline_offset(struct intel_crtc *crtc)
13188{
13189 struct drm_device *dev = crtc->base.dev;
13190
13191 /*
13192 * The scanline counter increments at the leading edge of hsync.
13193 *
13194 * On most platforms it starts counting from vtotal-1 on the
13195 * first active line. That means the scanline counter value is
13196 * always one less than what we would expect. Ie. just after
13197 * start of vblank, which also occurs at start of hsync (on the
13198 * last active line), the scanline counter will read vblank_start-1.
13199 *
13200 * On gen2 the scanline counter starts counting from 1 instead
13201 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13202 * to keep the value positive), instead of adding one.
13203 *
13204 * On HSW+ the behaviour of the scanline counter depends on the output
13205 * type. For DP ports it behaves like most other platforms, but on HDMI
13206 * there's an extra 1 line difference. So we need to add two instead of
13207 * one to the value.
13208 */
13209 if (IS_GEN2(dev)) {
124abe07 13210 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
80715b2f
VS
13211 int vtotal;
13212
124abe07
VS
13213 vtotal = adjusted_mode->crtc_vtotal;
13214 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
80715b2f
VS
13215 vtotal /= 2;
13216
13217 crtc->scanline_offset = vtotal - 1;
13218 } else if (HAS_DDI(dev) &&
409ee761 13219 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
13220 crtc->scanline_offset = 2;
13221 } else
13222 crtc->scanline_offset = 1;
13223}
13224
ad421372 13225static void intel_modeset_clear_plls(struct drm_atomic_state *state)
ed6739ef 13226{
225da59b 13227 struct drm_device *dev = state->dev;
ed6739ef 13228 struct drm_i915_private *dev_priv = to_i915(dev);
ad421372 13229 struct intel_shared_dpll_config *shared_dpll = NULL;
0a9ab303
ACO
13230 struct drm_crtc *crtc;
13231 struct drm_crtc_state *crtc_state;
0a9ab303 13232 int i;
ed6739ef
ACO
13233
13234 if (!dev_priv->display.crtc_compute_clock)
ad421372 13235 return;
ed6739ef 13236
0a9ab303 13237 for_each_crtc_in_state(state, crtc, crtc_state, i) {
fb1a38a9
ML
13238 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13239 int old_dpll = to_intel_crtc_state(crtc->state)->shared_dpll;
0a9ab303 13240
fb1a38a9 13241 if (!needs_modeset(crtc_state))
225da59b
ACO
13242 continue;
13243
fb1a38a9
ML
13244 to_intel_crtc_state(crtc_state)->shared_dpll = DPLL_ID_PRIVATE;
13245
13246 if (old_dpll == DPLL_ID_PRIVATE)
13247 continue;
0a9ab303 13248
ad421372
ML
13249 if (!shared_dpll)
13250 shared_dpll = intel_atomic_get_shared_dpll_state(state);
ed6739ef 13251
fb1a38a9 13252 shared_dpll[old_dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
ad421372 13253 }
ed6739ef
ACO
13254}
13255
99d736a2
ML
13256/*
13257 * This implements the workaround described in the "notes" section of the mode
13258 * set sequence documentation. When going from no pipes or single pipe to
13259 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13260 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13261 */
13262static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13263{
13264 struct drm_crtc_state *crtc_state;
13265 struct intel_crtc *intel_crtc;
13266 struct drm_crtc *crtc;
13267 struct intel_crtc_state *first_crtc_state = NULL;
13268 struct intel_crtc_state *other_crtc_state = NULL;
13269 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13270 int i;
13271
13272 /* look at all crtc's that are going to be enabled in during modeset */
13273 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13274 intel_crtc = to_intel_crtc(crtc);
13275
13276 if (!crtc_state->active || !needs_modeset(crtc_state))
13277 continue;
13278
13279 if (first_crtc_state) {
13280 other_crtc_state = to_intel_crtc_state(crtc_state);
13281 break;
13282 } else {
13283 first_crtc_state = to_intel_crtc_state(crtc_state);
13284 first_pipe = intel_crtc->pipe;
13285 }
13286 }
13287
13288 /* No workaround needed? */
13289 if (!first_crtc_state)
13290 return 0;
13291
13292 /* w/a possibly needed, check how many crtc's are already enabled. */
13293 for_each_intel_crtc(state->dev, intel_crtc) {
13294 struct intel_crtc_state *pipe_config;
13295
13296 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13297 if (IS_ERR(pipe_config))
13298 return PTR_ERR(pipe_config);
13299
13300 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13301
13302 if (!pipe_config->base.active ||
13303 needs_modeset(&pipe_config->base))
13304 continue;
13305
13306 /* 2 or more enabled crtcs means no need for w/a */
13307 if (enabled_pipe != INVALID_PIPE)
13308 return 0;
13309
13310 enabled_pipe = intel_crtc->pipe;
13311 }
13312
13313 if (enabled_pipe != INVALID_PIPE)
13314 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13315 else if (other_crtc_state)
13316 other_crtc_state->hsw_workaround_pipe = first_pipe;
13317
13318 return 0;
13319}
13320
27c329ed
ML
13321static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13322{
13323 struct drm_crtc *crtc;
13324 struct drm_crtc_state *crtc_state;
13325 int ret = 0;
13326
13327 /* add all active pipes to the state */
13328 for_each_crtc(state->dev, crtc) {
13329 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13330 if (IS_ERR(crtc_state))
13331 return PTR_ERR(crtc_state);
13332
13333 if (!crtc_state->active || needs_modeset(crtc_state))
13334 continue;
13335
13336 crtc_state->mode_changed = true;
13337
13338 ret = drm_atomic_add_affected_connectors(state, crtc);
13339 if (ret)
13340 break;
13341
13342 ret = drm_atomic_add_affected_planes(state, crtc);
13343 if (ret)
13344 break;
13345 }
13346
13347 return ret;
13348}
13349
c347a676 13350static int intel_modeset_checks(struct drm_atomic_state *state)
054518dd 13351{
565602d7
ML
13352 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13353 struct drm_i915_private *dev_priv = state->dev->dev_private;
13354 struct drm_crtc *crtc;
13355 struct drm_crtc_state *crtc_state;
13356 int ret = 0, i;
054518dd 13357
b359283a
ML
13358 if (!check_digital_port_conflicts(state)) {
13359 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13360 return -EINVAL;
13361 }
13362
565602d7
ML
13363 intel_state->modeset = true;
13364 intel_state->active_crtcs = dev_priv->active_crtcs;
13365
13366 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13367 if (crtc_state->active)
13368 intel_state->active_crtcs |= 1 << i;
13369 else
13370 intel_state->active_crtcs &= ~(1 << i);
13371 }
13372
054518dd
ACO
13373 /*
13374 * See if the config requires any additional preparation, e.g.
13375 * to adjust global state with pipes off. We need to do this
13376 * here so we can get the modeset_pipe updated config for the new
13377 * mode set on this crtc. For other crtcs we need to use the
13378 * adjusted_mode bits in the crtc directly.
13379 */
27c329ed 13380 if (dev_priv->display.modeset_calc_cdclk) {
27c329ed
ML
13381 ret = dev_priv->display.modeset_calc_cdclk(state);
13382
1a617b77 13383 if (!ret && intel_state->dev_cdclk != dev_priv->cdclk_freq)
27c329ed
ML
13384 ret = intel_modeset_all_pipes(state);
13385
13386 if (ret < 0)
054518dd 13387 return ret;
e8788cbc
ML
13388
13389 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
13390 intel_state->cdclk, intel_state->dev_cdclk);
27c329ed 13391 } else
1a617b77 13392 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
054518dd 13393
ad421372 13394 intel_modeset_clear_plls(state);
054518dd 13395
565602d7 13396 if (IS_HASWELL(dev_priv))
ad421372 13397 return haswell_mode_set_planes_workaround(state);
99d736a2 13398
ad421372 13399 return 0;
c347a676
ACO
13400}
13401
aa363136
MR
13402/*
13403 * Handle calculation of various watermark data at the end of the atomic check
13404 * phase. The code here should be run after the per-crtc and per-plane 'check'
13405 * handlers to ensure that all derived state has been updated.
13406 */
13407static void calc_watermark_data(struct drm_atomic_state *state)
13408{
13409 struct drm_device *dev = state->dev;
13410 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13411 struct drm_crtc *crtc;
13412 struct drm_crtc_state *cstate;
13413 struct drm_plane *plane;
13414 struct drm_plane_state *pstate;
13415
13416 /*
13417 * Calculate watermark configuration details now that derived
13418 * plane/crtc state is all properly updated.
13419 */
13420 drm_for_each_crtc(crtc, dev) {
13421 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13422 crtc->state;
13423
13424 if (cstate->active)
13425 intel_state->wm_config.num_pipes_active++;
13426 }
13427 drm_for_each_legacy_plane(plane, dev) {
13428 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13429 plane->state;
13430
13431 if (!to_intel_plane_state(pstate)->visible)
13432 continue;
13433
13434 intel_state->wm_config.sprites_enabled = true;
13435 if (pstate->crtc_w != pstate->src_w >> 16 ||
13436 pstate->crtc_h != pstate->src_h >> 16)
13437 intel_state->wm_config.sprites_scaled = true;
13438 }
13439}
13440
74c090b1
ML
13441/**
13442 * intel_atomic_check - validate state object
13443 * @dev: drm device
13444 * @state: state to validate
13445 */
13446static int intel_atomic_check(struct drm_device *dev,
13447 struct drm_atomic_state *state)
c347a676 13448{
dd8b3bdb 13449 struct drm_i915_private *dev_priv = to_i915(dev);
aa363136 13450 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
c347a676
ACO
13451 struct drm_crtc *crtc;
13452 struct drm_crtc_state *crtc_state;
13453 int ret, i;
61333b60 13454 bool any_ms = false;
c347a676 13455
74c090b1 13456 ret = drm_atomic_helper_check_modeset(dev, state);
054518dd
ACO
13457 if (ret)
13458 return ret;
13459
c347a676 13460 for_each_crtc_in_state(state, crtc, crtc_state, i) {
cfb23ed6
ML
13461 struct intel_crtc_state *pipe_config =
13462 to_intel_crtc_state(crtc_state);
1ed51de9 13463
ba8af3e5
ML
13464 memset(&to_intel_crtc(crtc)->atomic, 0,
13465 sizeof(struct intel_crtc_atomic_commit));
13466
1ed51de9
DV
13467 /* Catch I915_MODE_FLAG_INHERITED */
13468 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13469 crtc_state->mode_changed = true;
cfb23ed6 13470
61333b60
ML
13471 if (!crtc_state->enable) {
13472 if (needs_modeset(crtc_state))
13473 any_ms = true;
c347a676 13474 continue;
61333b60 13475 }
c347a676 13476
26495481 13477 if (!needs_modeset(crtc_state))
cfb23ed6
ML
13478 continue;
13479
26495481
DV
13480 /* FIXME: For only active_changed we shouldn't need to do any
13481 * state recomputation at all. */
13482
1ed51de9
DV
13483 ret = drm_atomic_add_affected_connectors(state, crtc);
13484 if (ret)
13485 return ret;
b359283a 13486
cfb23ed6 13487 ret = intel_modeset_pipe_config(crtc, pipe_config);
c347a676
ACO
13488 if (ret)
13489 return ret;
13490
73831236 13491 if (i915.fastboot &&
dd8b3bdb 13492 intel_pipe_config_compare(dev,
cfb23ed6 13493 to_intel_crtc_state(crtc->state),
1ed51de9 13494 pipe_config, true)) {
26495481 13495 crtc_state->mode_changed = false;
bfd16b2a 13496 to_intel_crtc_state(crtc_state)->update_pipe = true;
26495481
DV
13497 }
13498
13499 if (needs_modeset(crtc_state)) {
13500 any_ms = true;
cfb23ed6
ML
13501
13502 ret = drm_atomic_add_affected_planes(state, crtc);
13503 if (ret)
13504 return ret;
13505 }
61333b60 13506
26495481
DV
13507 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13508 needs_modeset(crtc_state) ?
13509 "[modeset]" : "[fastset]");
c347a676
ACO
13510 }
13511
61333b60
ML
13512 if (any_ms) {
13513 ret = intel_modeset_checks(state);
13514
13515 if (ret)
13516 return ret;
27c329ed 13517 } else
dd8b3bdb 13518 intel_state->cdclk = dev_priv->cdclk_freq;
76305b1a 13519
dd8b3bdb 13520 ret = drm_atomic_helper_check_planes(dev, state);
aa363136
MR
13521 if (ret)
13522 return ret;
13523
f51be2e0 13524 intel_fbc_choose_crtc(dev_priv, state);
aa363136
MR
13525 calc_watermark_data(state);
13526
13527 return 0;
054518dd
ACO
13528}
13529
5008e874
ML
13530static int intel_atomic_prepare_commit(struct drm_device *dev,
13531 struct drm_atomic_state *state,
13532 bool async)
13533{
7580d774
ML
13534 struct drm_i915_private *dev_priv = dev->dev_private;
13535 struct drm_plane_state *plane_state;
5008e874 13536 struct drm_crtc_state *crtc_state;
7580d774 13537 struct drm_plane *plane;
5008e874
ML
13538 struct drm_crtc *crtc;
13539 int i, ret;
13540
13541 if (async) {
13542 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13543 return -EINVAL;
13544 }
13545
13546 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13547 ret = intel_crtc_wait_for_pending_flips(crtc);
13548 if (ret)
13549 return ret;
7580d774
ML
13550
13551 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13552 flush_workqueue(dev_priv->wq);
5008e874
ML
13553 }
13554
f935675f
ML
13555 ret = mutex_lock_interruptible(&dev->struct_mutex);
13556 if (ret)
13557 return ret;
13558
5008e874 13559 ret = drm_atomic_helper_prepare_planes(dev, state);
7580d774
ML
13560 if (!ret && !async && !i915_reset_in_progress(&dev_priv->gpu_error)) {
13561 u32 reset_counter;
13562
13563 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
13564 mutex_unlock(&dev->struct_mutex);
13565
13566 for_each_plane_in_state(state, plane, plane_state, i) {
13567 struct intel_plane_state *intel_plane_state =
13568 to_intel_plane_state(plane_state);
13569
13570 if (!intel_plane_state->wait_req)
13571 continue;
13572
13573 ret = __i915_wait_request(intel_plane_state->wait_req,
13574 reset_counter, true,
13575 NULL, NULL);
13576
13577 /* Swallow -EIO errors to allow updates during hw lockup. */
13578 if (ret == -EIO)
13579 ret = 0;
13580
13581 if (ret)
13582 break;
13583 }
13584
13585 if (!ret)
13586 return 0;
13587
13588 mutex_lock(&dev->struct_mutex);
13589 drm_atomic_helper_cleanup_planes(dev, state);
13590 }
5008e874 13591
f935675f 13592 mutex_unlock(&dev->struct_mutex);
5008e874
ML
13593 return ret;
13594}
13595
e8861675
ML
13596static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
13597 struct drm_i915_private *dev_priv,
13598 unsigned crtc_mask)
13599{
13600 unsigned last_vblank_count[I915_MAX_PIPES];
13601 enum pipe pipe;
13602 int ret;
13603
13604 if (!crtc_mask)
13605 return;
13606
13607 for_each_pipe(dev_priv, pipe) {
13608 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13609
13610 if (!((1 << pipe) & crtc_mask))
13611 continue;
13612
13613 ret = drm_crtc_vblank_get(crtc);
13614 if (WARN_ON(ret != 0)) {
13615 crtc_mask &= ~(1 << pipe);
13616 continue;
13617 }
13618
13619 last_vblank_count[pipe] = drm_crtc_vblank_count(crtc);
13620 }
13621
13622 for_each_pipe(dev_priv, pipe) {
13623 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13624 long lret;
13625
13626 if (!((1 << pipe) & crtc_mask))
13627 continue;
13628
13629 lret = wait_event_timeout(dev->vblank[pipe].queue,
13630 last_vblank_count[pipe] !=
13631 drm_crtc_vblank_count(crtc),
13632 msecs_to_jiffies(50));
13633
13634 WARN_ON(!lret);
13635
13636 drm_crtc_vblank_put(crtc);
13637 }
13638}
13639
13640static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
13641{
13642 /* fb updated, need to unpin old fb */
13643 if (crtc_state->fb_changed)
13644 return true;
13645
13646 /* wm changes, need vblank before final wm's */
13647 if (crtc_state->wm_changed)
13648 return true;
13649
13650 /*
13651 * cxsr is re-enabled after vblank.
13652 * This is already handled by crtc_state->wm_changed,
13653 * but added for clarity.
13654 */
13655 if (crtc_state->disable_cxsr)
13656 return true;
13657
13658 return false;
13659}
13660
74c090b1
ML
13661/**
13662 * intel_atomic_commit - commit validated state object
13663 * @dev: DRM device
13664 * @state: the top-level driver state object
13665 * @async: asynchronous commit
13666 *
13667 * This function commits a top-level state object that has been validated
13668 * with drm_atomic_helper_check().
13669 *
13670 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13671 * we can only handle plane-related operations and do not yet support
13672 * asynchronous commit.
13673 *
13674 * RETURNS
13675 * Zero for success or -errno.
13676 */
13677static int intel_atomic_commit(struct drm_device *dev,
13678 struct drm_atomic_state *state,
13679 bool async)
a6778b3c 13680{
565602d7 13681 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fbee40df 13682 struct drm_i915_private *dev_priv = dev->dev_private;
0a9ab303 13683 struct drm_crtc_state *crtc_state;
7580d774 13684 struct drm_crtc *crtc;
ed4a6a7c 13685 struct intel_crtc_state *intel_cstate;
565602d7
ML
13686 int ret = 0, i;
13687 bool hw_check = intel_state->modeset;
33c8df89 13688 unsigned long put_domains[I915_MAX_PIPES] = {};
e8861675 13689 unsigned crtc_vblank_mask = 0;
a6778b3c 13690
5008e874 13691 ret = intel_atomic_prepare_commit(dev, state, async);
7580d774
ML
13692 if (ret) {
13693 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
d4afb8cc 13694 return ret;
7580d774 13695 }
d4afb8cc 13696
1c5e19f8 13697 drm_atomic_helper_swap_state(dev, state);
aa363136 13698 dev_priv->wm.config = to_intel_atomic_state(state)->wm_config;
1c5e19f8 13699
565602d7
ML
13700 if (intel_state->modeset) {
13701 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13702 sizeof(intel_state->min_pixclk));
13703 dev_priv->active_crtcs = intel_state->active_crtcs;
1a617b77 13704 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
33c8df89
ML
13705
13706 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
565602d7
ML
13707 }
13708
0a9ab303 13709 for_each_crtc_in_state(state, crtc, crtc_state, i) {
a539205a
ML
13710 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13711
33c8df89
ML
13712 if (needs_modeset(crtc->state) ||
13713 to_intel_crtc_state(crtc->state)->update_pipe) {
13714 hw_check = true;
13715
13716 put_domains[to_intel_crtc(crtc)->pipe] =
13717 modeset_get_crtc_power_domains(crtc,
13718 to_intel_crtc_state(crtc->state));
13719 }
13720
61333b60
ML
13721 if (!needs_modeset(crtc->state))
13722 continue;
13723
5c74cd73 13724 intel_pre_plane_update(to_intel_crtc_state(crtc_state));
460da916 13725
a539205a
ML
13726 if (crtc_state->active) {
13727 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13728 dev_priv->display.crtc_disable(crtc);
eddfcbcd 13729 intel_crtc->active = false;
58f9c0bc 13730 intel_fbc_disable(intel_crtc);
eddfcbcd 13731 intel_disable_shared_dpll(intel_crtc);
9bbc8258
VS
13732
13733 /*
13734 * Underruns don't always raise
13735 * interrupts, so check manually.
13736 */
13737 intel_check_cpu_fifo_underruns(dev_priv);
13738 intel_check_pch_fifo_underruns(dev_priv);
b9001114
ML
13739
13740 if (!crtc->state->active)
13741 intel_update_watermarks(crtc);
a539205a 13742 }
b8cecdf5 13743 }
7758a113 13744
ea9d758d
DV
13745 /* Only after disabling all output pipelines that will be changed can we
13746 * update the the output configuration. */
4740b0f2 13747 intel_modeset_update_crtc_state(state);
f6e5b160 13748
565602d7 13749 if (intel_state->modeset) {
4740b0f2
ML
13750 intel_shared_dpll_commit(state);
13751
13752 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
33c8df89
ML
13753
13754 if (dev_priv->display.modeset_commit_cdclk &&
13755 intel_state->dev_cdclk != dev_priv->cdclk_freq)
13756 dev_priv->display.modeset_commit_cdclk(state);
4740b0f2 13757 }
47fab737 13758
a6778b3c 13759 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
0a9ab303 13760 for_each_crtc_in_state(state, crtc, crtc_state, i) {
f6ac4b2a
ML
13761 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13762 bool modeset = needs_modeset(crtc->state);
e8861675
ML
13763 struct intel_crtc_state *pipe_config =
13764 to_intel_crtc_state(crtc->state);
13765 bool update_pipe = !modeset && pipe_config->update_pipe;
9f836f90 13766
f6ac4b2a 13767 if (modeset && crtc->state->active) {
a539205a
ML
13768 update_scanline_offset(to_intel_crtc(crtc));
13769 dev_priv->display.crtc_enable(crtc);
13770 }
80715b2f 13771
f6ac4b2a 13772 if (!modeset)
5c74cd73 13773 intel_pre_plane_update(to_intel_crtc_state(crtc_state));
f6ac4b2a 13774
49227c4a
PZ
13775 if (crtc->state->active && intel_crtc->atomic.update_fbc)
13776 intel_fbc_enable(intel_crtc);
13777
6173ee28
ML
13778 if (crtc->state->active &&
13779 (crtc->state->planes_changed || update_pipe))
62852622 13780 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
bfd16b2a 13781
e8861675
ML
13782 if (pipe_config->base.active && needs_vblank_wait(pipe_config))
13783 crtc_vblank_mask |= 1 << i;
80715b2f 13784 }
a6778b3c 13785
a6778b3c 13786 /* FIXME: add subpixel order */
83a57153 13787
e8861675
ML
13788 if (!state->legacy_cursor_update)
13789 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
f935675f 13790
33c8df89 13791 for_each_crtc_in_state(state, crtc, crtc_state, i) {
e8861675
ML
13792 intel_post_plane_update(to_intel_crtc(crtc));
13793
33c8df89
ML
13794 if (put_domains[i])
13795 modeset_put_power_domains(dev_priv, put_domains[i]);
13796 }
13797
13798 if (intel_state->modeset)
13799 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
13800
ed4a6a7c
MR
13801 /*
13802 * Now that the vblank has passed, we can go ahead and program the
13803 * optimal watermarks on platforms that need two-step watermark
13804 * programming.
13805 *
13806 * TODO: Move this (and other cleanup) to an async worker eventually.
13807 */
13808 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13809 intel_cstate = to_intel_crtc_state(crtc->state);
13810
13811 if (dev_priv->display.optimize_watermarks)
13812 dev_priv->display.optimize_watermarks(intel_cstate);
13813 }
13814
f935675f 13815 mutex_lock(&dev->struct_mutex);
d4afb8cc 13816 drm_atomic_helper_cleanup_planes(dev, state);
f935675f 13817 mutex_unlock(&dev->struct_mutex);
2bfb4627 13818
565602d7 13819 if (hw_check)
ee165b1a
ML
13820 intel_modeset_check_state(dev, state);
13821
13822 drm_atomic_state_free(state);
f30da187 13823
75714940
MK
13824 /* As one of the primary mmio accessors, KMS has a high likelihood
13825 * of triggering bugs in unclaimed access. After we finish
13826 * modesetting, see if an error has been flagged, and if so
13827 * enable debugging for the next modeset - and hope we catch
13828 * the culprit.
13829 *
13830 * XXX note that we assume display power is on at this point.
13831 * This might hold true now but we need to add pm helper to check
13832 * unclaimed only when the hardware is on, as atomic commits
13833 * can happen also when the device is completely off.
13834 */
13835 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
13836
74c090b1 13837 return 0;
7f27126e
JB
13838}
13839
c0c36b94
CW
13840void intel_crtc_restore_mode(struct drm_crtc *crtc)
13841{
83a57153
ACO
13842 struct drm_device *dev = crtc->dev;
13843 struct drm_atomic_state *state;
e694eb02 13844 struct drm_crtc_state *crtc_state;
2bfb4627 13845 int ret;
83a57153
ACO
13846
13847 state = drm_atomic_state_alloc(dev);
13848 if (!state) {
e694eb02 13849 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
83a57153
ACO
13850 crtc->base.id);
13851 return;
13852 }
13853
e694eb02 13854 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
83a57153 13855
e694eb02
ML
13856retry:
13857 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13858 ret = PTR_ERR_OR_ZERO(crtc_state);
13859 if (!ret) {
13860 if (!crtc_state->active)
13861 goto out;
83a57153 13862
e694eb02 13863 crtc_state->mode_changed = true;
74c090b1 13864 ret = drm_atomic_commit(state);
83a57153
ACO
13865 }
13866
e694eb02
ML
13867 if (ret == -EDEADLK) {
13868 drm_atomic_state_clear(state);
13869 drm_modeset_backoff(state->acquire_ctx);
13870 goto retry;
4ed9fb37 13871 }
4be07317 13872
2bfb4627 13873 if (ret)
e694eb02 13874out:
2bfb4627 13875 drm_atomic_state_free(state);
c0c36b94
CW
13876}
13877
25c5b266
DV
13878#undef for_each_intel_crtc_masked
13879
f6e5b160 13880static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160 13881 .gamma_set = intel_crtc_gamma_set,
74c090b1 13882 .set_config = drm_atomic_helper_set_config,
f6e5b160
CW
13883 .destroy = intel_crtc_destroy,
13884 .page_flip = intel_crtc_page_flip,
1356837e
MR
13885 .atomic_duplicate_state = intel_crtc_duplicate_state,
13886 .atomic_destroy_state = intel_crtc_destroy_state,
f6e5b160
CW
13887};
13888
5358901f
DV
13889static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13890 struct intel_shared_dpll *pll,
13891 struct intel_dpll_hw_state *hw_state)
ee7b9f93 13892{
5358901f 13893 uint32_t val;
ee7b9f93 13894
12fda387 13895 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_PLLS))
bd2bb1b9
PZ
13896 return false;
13897
5358901f 13898 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
13899 hw_state->dpll = val;
13900 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13901 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f 13902
12fda387
ID
13903 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
13904
5358901f
DV
13905 return val & DPLL_VCO_ENABLE;
13906}
13907
15bdd4cf
DV
13908static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13909 struct intel_shared_dpll *pll)
13910{
3e369b76
ACO
13911 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13912 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
15bdd4cf
DV
13913}
13914
e7b903d2
DV
13915static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13916 struct intel_shared_dpll *pll)
13917{
e7b903d2 13918 /* PCH refclock must be enabled first */
89eff4be 13919 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 13920
3e369b76 13921 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf
DV
13922
13923 /* Wait for the clocks to stabilize. */
13924 POSTING_READ(PCH_DPLL(pll->id));
13925 udelay(150);
13926
13927 /* The pixel multiplier can only be updated once the
13928 * DPLL is enabled and the clocks are stable.
13929 *
13930 * So write it again.
13931 */
3e369b76 13932 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf 13933 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13934 udelay(200);
13935}
13936
13937static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13938 struct intel_shared_dpll *pll)
13939{
13940 struct drm_device *dev = dev_priv->dev;
13941 struct intel_crtc *crtc;
e7b903d2
DV
13942
13943 /* Make sure no transcoder isn't still depending on us. */
d3fcc808 13944 for_each_intel_crtc(dev, crtc) {
e7b903d2
DV
13945 if (intel_crtc_to_shared_dpll(crtc) == pll)
13946 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
13947 }
13948
15bdd4cf
DV
13949 I915_WRITE(PCH_DPLL(pll->id), 0);
13950 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13951 udelay(200);
13952}
13953
46edb027
DV
13954static char *ibx_pch_dpll_names[] = {
13955 "PCH DPLL A",
13956 "PCH DPLL B",
13957};
13958
7c74ade1 13959static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 13960{
e7b903d2 13961 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
13962 int i;
13963
7c74ade1 13964 dev_priv->num_shared_dpll = 2;
ee7b9f93 13965
e72f9fbf 13966 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
13967 dev_priv->shared_dplls[i].id = i;
13968 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 13969 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
13970 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13971 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
13972 dev_priv->shared_dplls[i].get_hw_state =
13973 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
13974 }
13975}
13976
7c74ade1
DV
13977static void intel_shared_dpll_init(struct drm_device *dev)
13978{
e7b903d2 13979 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1 13980
9cd86933
DV
13981 if (HAS_DDI(dev))
13982 intel_ddi_pll_init(dev);
13983 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7c74ade1
DV
13984 ibx_pch_dpll_init(dev);
13985 else
13986 dev_priv->num_shared_dpll = 0;
13987
13988 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
13989}
13990
6beb8c23
MR
13991/**
13992 * intel_prepare_plane_fb - Prepare fb for usage on plane
13993 * @plane: drm plane to prepare for
13994 * @fb: framebuffer to prepare for presentation
13995 *
13996 * Prepares a framebuffer for usage on a display plane. Generally this
13997 * involves pinning the underlying object and updating the frontbuffer tracking
13998 * bits. Some older platforms need special physical address handling for
13999 * cursor planes.
14000 *
f935675f
ML
14001 * Must be called with struct_mutex held.
14002 *
6beb8c23
MR
14003 * Returns 0 on success, negative error code on failure.
14004 */
14005int
14006intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee 14007 const struct drm_plane_state *new_state)
465c120c
MR
14008{
14009 struct drm_device *dev = plane->dev;
844f9111 14010 struct drm_framebuffer *fb = new_state->fb;
6beb8c23 14011 struct intel_plane *intel_plane = to_intel_plane(plane);
6beb8c23 14012 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
1ee49399 14013 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
6beb8c23 14014 int ret = 0;
465c120c 14015
1ee49399 14016 if (!obj && !old_obj)
465c120c
MR
14017 return 0;
14018
5008e874
ML
14019 if (old_obj) {
14020 struct drm_crtc_state *crtc_state =
14021 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
14022
14023 /* Big Hammer, we also need to ensure that any pending
14024 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
14025 * current scanout is retired before unpinning the old
14026 * framebuffer. Note that we rely on userspace rendering
14027 * into the buffer attached to the pipe they are waiting
14028 * on. If not, userspace generates a GPU hang with IPEHR
14029 * point to the MI_WAIT_FOR_EVENT.
14030 *
14031 * This should only fail upon a hung GPU, in which case we
14032 * can safely continue.
14033 */
14034 if (needs_modeset(crtc_state))
14035 ret = i915_gem_object_wait_rendering(old_obj, true);
14036
14037 /* Swallow -EIO errors to allow updates during hw lockup. */
14038 if (ret && ret != -EIO)
f935675f 14039 return ret;
5008e874
ML
14040 }
14041
3c28ff22
AG
14042 /* For framebuffer backed by dmabuf, wait for fence */
14043 if (obj && obj->base.dma_buf) {
bcf8be27
ML
14044 long lret;
14045
14046 lret = reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
14047 false, true,
14048 MAX_SCHEDULE_TIMEOUT);
14049 if (lret == -ERESTARTSYS)
14050 return lret;
3c28ff22 14051
bcf8be27 14052 WARN(lret < 0, "waiting returns %li\n", lret);
3c28ff22
AG
14053 }
14054
1ee49399
ML
14055 if (!obj) {
14056 ret = 0;
14057 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
6beb8c23
MR
14058 INTEL_INFO(dev)->cursor_needs_physical) {
14059 int align = IS_I830(dev) ? 16 * 1024 : 256;
14060 ret = i915_gem_object_attach_phys(obj, align);
14061 if (ret)
14062 DRM_DEBUG_KMS("failed to attach phys object\n");
14063 } else {
3465c580 14064 ret = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
6beb8c23 14065 }
465c120c 14066
7580d774
ML
14067 if (ret == 0) {
14068 if (obj) {
14069 struct intel_plane_state *plane_state =
14070 to_intel_plane_state(new_state);
14071
14072 i915_gem_request_assign(&plane_state->wait_req,
14073 obj->last_write_req);
14074 }
14075
a9ff8714 14076 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
7580d774 14077 }
fdd508a6 14078
6beb8c23
MR
14079 return ret;
14080}
14081
38f3ce3a
MR
14082/**
14083 * intel_cleanup_plane_fb - Cleans up an fb after plane use
14084 * @plane: drm plane to clean up for
14085 * @fb: old framebuffer that was on plane
14086 *
14087 * Cleans up a framebuffer that has just been removed from a plane.
f935675f
ML
14088 *
14089 * Must be called with struct_mutex held.
38f3ce3a
MR
14090 */
14091void
14092intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee 14093 const struct drm_plane_state *old_state)
38f3ce3a
MR
14094{
14095 struct drm_device *dev = plane->dev;
1ee49399 14096 struct intel_plane *intel_plane = to_intel_plane(plane);
7580d774 14097 struct intel_plane_state *old_intel_state;
1ee49399
ML
14098 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
14099 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
38f3ce3a 14100
7580d774
ML
14101 old_intel_state = to_intel_plane_state(old_state);
14102
1ee49399 14103 if (!obj && !old_obj)
38f3ce3a
MR
14104 return;
14105
1ee49399
ML
14106 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
14107 !INTEL_INFO(dev)->cursor_needs_physical))
3465c580 14108 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
1ee49399
ML
14109
14110 /* prepare_fb aborted? */
14111 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
14112 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
14113 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
7580d774
ML
14114
14115 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
465c120c
MR
14116}
14117
6156a456
CK
14118int
14119skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
14120{
14121 int max_scale;
14122 struct drm_device *dev;
14123 struct drm_i915_private *dev_priv;
14124 int crtc_clock, cdclk;
14125
bf8a0af0 14126 if (!intel_crtc || !crtc_state->base.enable)
6156a456
CK
14127 return DRM_PLANE_HELPER_NO_SCALING;
14128
14129 dev = intel_crtc->base.dev;
14130 dev_priv = dev->dev_private;
14131 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
27c329ed 14132 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
6156a456 14133
54bf1ce6 14134 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
6156a456
CK
14135 return DRM_PLANE_HELPER_NO_SCALING;
14136
14137 /*
14138 * skl max scale is lower of:
14139 * close to 3 but not 3, -1 is for that purpose
14140 * or
14141 * cdclk/crtc_clock
14142 */
14143 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
14144
14145 return max_scale;
14146}
14147
465c120c 14148static int
3c692a41 14149intel_check_primary_plane(struct drm_plane *plane,
061e4b8d 14150 struct intel_crtc_state *crtc_state,
3c692a41
GP
14151 struct intel_plane_state *state)
14152{
2b875c22
MR
14153 struct drm_crtc *crtc = state->base.crtc;
14154 struct drm_framebuffer *fb = state->base.fb;
6156a456 14155 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
061e4b8d
ML
14156 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
14157 bool can_position = false;
465c120c 14158
693bdc28
VS
14159 if (INTEL_INFO(plane->dev)->gen >= 9) {
14160 /* use scaler when colorkey is not required */
14161 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
14162 min_scale = 1;
14163 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
14164 }
d8106366 14165 can_position = true;
6156a456 14166 }
d8106366 14167
061e4b8d
ML
14168 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14169 &state->dst, &state->clip,
da20eabd
ML
14170 min_scale, max_scale,
14171 can_position, true,
14172 &state->visible);
14af293f
GP
14173}
14174
613d2b27
ML
14175static void intel_begin_crtc_commit(struct drm_crtc *crtc,
14176 struct drm_crtc_state *old_crtc_state)
3c692a41 14177{
32b7eeec 14178 struct drm_device *dev = crtc->dev;
3c692a41 14179 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
bfd16b2a
ML
14180 struct intel_crtc_state *old_intel_state =
14181 to_intel_crtc_state(old_crtc_state);
14182 bool modeset = needs_modeset(crtc->state);
3c692a41 14183
c34c9ee4 14184 /* Perform vblank evasion around commit operation */
62852622 14185 intel_pipe_update_start(intel_crtc);
0583236e 14186
bfd16b2a
ML
14187 if (modeset)
14188 return;
14189
14190 if (to_intel_crtc_state(crtc->state)->update_pipe)
14191 intel_update_pipe_config(intel_crtc, old_intel_state);
14192 else if (INTEL_INFO(dev)->gen >= 9)
0583236e 14193 skl_detach_scalers(intel_crtc);
32b7eeec
MR
14194}
14195
613d2b27
ML
14196static void intel_finish_crtc_commit(struct drm_crtc *crtc,
14197 struct drm_crtc_state *old_crtc_state)
32b7eeec 14198{
32b7eeec 14199 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
32b7eeec 14200
62852622 14201 intel_pipe_update_end(intel_crtc);
3c692a41
GP
14202}
14203
cf4c7c12 14204/**
4a3b8769
MR
14205 * intel_plane_destroy - destroy a plane
14206 * @plane: plane to destroy
cf4c7c12 14207 *
4a3b8769
MR
14208 * Common destruction function for all types of planes (primary, cursor,
14209 * sprite).
cf4c7c12 14210 */
4a3b8769 14211void intel_plane_destroy(struct drm_plane *plane)
465c120c
MR
14212{
14213 struct intel_plane *intel_plane = to_intel_plane(plane);
14214 drm_plane_cleanup(plane);
14215 kfree(intel_plane);
14216}
14217
65a3fea0 14218const struct drm_plane_funcs intel_plane_funcs = {
70a101f8
MR
14219 .update_plane = drm_atomic_helper_update_plane,
14220 .disable_plane = drm_atomic_helper_disable_plane,
3d7d6510 14221 .destroy = intel_plane_destroy,
c196e1d6 14222 .set_property = drm_atomic_helper_plane_set_property,
a98b3431
MR
14223 .atomic_get_property = intel_plane_atomic_get_property,
14224 .atomic_set_property = intel_plane_atomic_set_property,
ea2c67bb
MR
14225 .atomic_duplicate_state = intel_plane_duplicate_state,
14226 .atomic_destroy_state = intel_plane_destroy_state,
14227
465c120c
MR
14228};
14229
14230static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
14231 int pipe)
14232{
14233 struct intel_plane *primary;
8e7d688b 14234 struct intel_plane_state *state;
465c120c 14235 const uint32_t *intel_primary_formats;
45e3743a 14236 unsigned int num_formats;
465c120c
MR
14237
14238 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
14239 if (primary == NULL)
14240 return NULL;
14241
8e7d688b
MR
14242 state = intel_create_plane_state(&primary->base);
14243 if (!state) {
ea2c67bb
MR
14244 kfree(primary);
14245 return NULL;
14246 }
8e7d688b 14247 primary->base.state = &state->base;
ea2c67bb 14248
465c120c
MR
14249 primary->can_scale = false;
14250 primary->max_downscale = 1;
6156a456
CK
14251 if (INTEL_INFO(dev)->gen >= 9) {
14252 primary->can_scale = true;
af99ceda 14253 state->scaler_id = -1;
6156a456 14254 }
465c120c
MR
14255 primary->pipe = pipe;
14256 primary->plane = pipe;
a9ff8714 14257 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
c59cb179 14258 primary->check_plane = intel_check_primary_plane;
465c120c
MR
14259 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
14260 primary->plane = !pipe;
14261
6c0fd451
DL
14262 if (INTEL_INFO(dev)->gen >= 9) {
14263 intel_primary_formats = skl_primary_formats;
14264 num_formats = ARRAY_SIZE(skl_primary_formats);
a8d201af
ML
14265
14266 primary->update_plane = skylake_update_primary_plane;
14267 primary->disable_plane = skylake_disable_primary_plane;
14268 } else if (HAS_PCH_SPLIT(dev)) {
14269 intel_primary_formats = i965_primary_formats;
14270 num_formats = ARRAY_SIZE(i965_primary_formats);
14271
14272 primary->update_plane = ironlake_update_primary_plane;
14273 primary->disable_plane = i9xx_disable_primary_plane;
6c0fd451 14274 } else if (INTEL_INFO(dev)->gen >= 4) {
568db4f2
DL
14275 intel_primary_formats = i965_primary_formats;
14276 num_formats = ARRAY_SIZE(i965_primary_formats);
a8d201af
ML
14277
14278 primary->update_plane = i9xx_update_primary_plane;
14279 primary->disable_plane = i9xx_disable_primary_plane;
6c0fd451
DL
14280 } else {
14281 intel_primary_formats = i8xx_primary_formats;
14282 num_formats = ARRAY_SIZE(i8xx_primary_formats);
a8d201af
ML
14283
14284 primary->update_plane = i9xx_update_primary_plane;
14285 primary->disable_plane = i9xx_disable_primary_plane;
465c120c
MR
14286 }
14287
14288 drm_universal_plane_init(dev, &primary->base, 0,
65a3fea0 14289 &intel_plane_funcs,
465c120c 14290 intel_primary_formats, num_formats,
b0b3b795 14291 DRM_PLANE_TYPE_PRIMARY, NULL);
48404c1e 14292
3b7a5119
SJ
14293 if (INTEL_INFO(dev)->gen >= 4)
14294 intel_create_rotation_property(dev, primary);
48404c1e 14295
ea2c67bb
MR
14296 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14297
465c120c
MR
14298 return &primary->base;
14299}
14300
3b7a5119
SJ
14301void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14302{
14303 if (!dev->mode_config.rotation_property) {
14304 unsigned long flags = BIT(DRM_ROTATE_0) |
14305 BIT(DRM_ROTATE_180);
14306
14307 if (INTEL_INFO(dev)->gen >= 9)
14308 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
14309
14310 dev->mode_config.rotation_property =
14311 drm_mode_create_rotation_property(dev, flags);
14312 }
14313 if (dev->mode_config.rotation_property)
14314 drm_object_attach_property(&plane->base.base,
14315 dev->mode_config.rotation_property,
14316 plane->base.state->rotation);
14317}
14318
3d7d6510 14319static int
852e787c 14320intel_check_cursor_plane(struct drm_plane *plane,
061e4b8d 14321 struct intel_crtc_state *crtc_state,
852e787c 14322 struct intel_plane_state *state)
3d7d6510 14323{
061e4b8d 14324 struct drm_crtc *crtc = crtc_state->base.crtc;
2b875c22 14325 struct drm_framebuffer *fb = state->base.fb;
757f9a3e 14326 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
b29ec92c 14327 enum pipe pipe = to_intel_plane(plane)->pipe;
757f9a3e
GP
14328 unsigned stride;
14329 int ret;
3d7d6510 14330
061e4b8d
ML
14331 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14332 &state->dst, &state->clip,
3d7d6510
MR
14333 DRM_PLANE_HELPER_NO_SCALING,
14334 DRM_PLANE_HELPER_NO_SCALING,
852e787c 14335 true, true, &state->visible);
757f9a3e
GP
14336 if (ret)
14337 return ret;
14338
757f9a3e
GP
14339 /* if we want to turn off the cursor ignore width and height */
14340 if (!obj)
da20eabd 14341 return 0;
757f9a3e 14342
757f9a3e 14343 /* Check for which cursor types we support */
061e4b8d 14344 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
ea2c67bb
MR
14345 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14346 state->base.crtc_w, state->base.crtc_h);
757f9a3e
GP
14347 return -EINVAL;
14348 }
14349
ea2c67bb
MR
14350 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14351 if (obj->base.size < stride * state->base.crtc_h) {
757f9a3e
GP
14352 DRM_DEBUG_KMS("buffer is too small\n");
14353 return -ENOMEM;
14354 }
14355
3a656b54 14356 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
757f9a3e 14357 DRM_DEBUG_KMS("cursor cannot be tiled\n");
da20eabd 14358 return -EINVAL;
32b7eeec
MR
14359 }
14360
b29ec92c
VS
14361 /*
14362 * There's something wrong with the cursor on CHV pipe C.
14363 * If it straddles the left edge of the screen then
14364 * moving it away from the edge or disabling it often
14365 * results in a pipe underrun, and often that can lead to
14366 * dead pipe (constant underrun reported, and it scans
14367 * out just a solid color). To recover from that, the
14368 * display power well must be turned off and on again.
14369 * Refuse the put the cursor into that compromised position.
14370 */
14371 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
14372 state->visible && state->base.crtc_x < 0) {
14373 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
14374 return -EINVAL;
14375 }
14376
da20eabd 14377 return 0;
852e787c 14378}
3d7d6510 14379
a8ad0d8e
ML
14380static void
14381intel_disable_cursor_plane(struct drm_plane *plane,
7fabf5ef 14382 struct drm_crtc *crtc)
a8ad0d8e 14383{
f2858021
ML
14384 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14385
14386 intel_crtc->cursor_addr = 0;
55a08b3f 14387 intel_crtc_update_cursor(crtc, NULL);
a8ad0d8e
ML
14388}
14389
f4a2cf29 14390static void
55a08b3f
ML
14391intel_update_cursor_plane(struct drm_plane *plane,
14392 const struct intel_crtc_state *crtc_state,
14393 const struct intel_plane_state *state)
852e787c 14394{
55a08b3f
ML
14395 struct drm_crtc *crtc = crtc_state->base.crtc;
14396 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ea2c67bb 14397 struct drm_device *dev = plane->dev;
2b875c22 14398 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
a912f12f 14399 uint32_t addr;
852e787c 14400
f4a2cf29 14401 if (!obj)
a912f12f 14402 addr = 0;
f4a2cf29 14403 else if (!INTEL_INFO(dev)->cursor_needs_physical)
a912f12f 14404 addr = i915_gem_obj_ggtt_offset(obj);
f4a2cf29 14405 else
a912f12f 14406 addr = obj->phys_handle->busaddr;
852e787c 14407
a912f12f 14408 intel_crtc->cursor_addr = addr;
55a08b3f 14409 intel_crtc_update_cursor(crtc, state);
852e787c
GP
14410}
14411
3d7d6510
MR
14412static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14413 int pipe)
14414{
14415 struct intel_plane *cursor;
8e7d688b 14416 struct intel_plane_state *state;
3d7d6510
MR
14417
14418 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
14419 if (cursor == NULL)
14420 return NULL;
14421
8e7d688b
MR
14422 state = intel_create_plane_state(&cursor->base);
14423 if (!state) {
ea2c67bb
MR
14424 kfree(cursor);
14425 return NULL;
14426 }
8e7d688b 14427 cursor->base.state = &state->base;
ea2c67bb 14428
3d7d6510
MR
14429 cursor->can_scale = false;
14430 cursor->max_downscale = 1;
14431 cursor->pipe = pipe;
14432 cursor->plane = pipe;
a9ff8714 14433 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
c59cb179 14434 cursor->check_plane = intel_check_cursor_plane;
55a08b3f 14435 cursor->update_plane = intel_update_cursor_plane;
a8ad0d8e 14436 cursor->disable_plane = intel_disable_cursor_plane;
3d7d6510
MR
14437
14438 drm_universal_plane_init(dev, &cursor->base, 0,
65a3fea0 14439 &intel_plane_funcs,
3d7d6510
MR
14440 intel_cursor_formats,
14441 ARRAY_SIZE(intel_cursor_formats),
b0b3b795 14442 DRM_PLANE_TYPE_CURSOR, NULL);
4398ad45
VS
14443
14444 if (INTEL_INFO(dev)->gen >= 4) {
14445 if (!dev->mode_config.rotation_property)
14446 dev->mode_config.rotation_property =
14447 drm_mode_create_rotation_property(dev,
14448 BIT(DRM_ROTATE_0) |
14449 BIT(DRM_ROTATE_180));
14450 if (dev->mode_config.rotation_property)
14451 drm_object_attach_property(&cursor->base.base,
14452 dev->mode_config.rotation_property,
8e7d688b 14453 state->base.rotation);
4398ad45
VS
14454 }
14455
af99ceda
CK
14456 if (INTEL_INFO(dev)->gen >=9)
14457 state->scaler_id = -1;
14458
ea2c67bb
MR
14459 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14460
3d7d6510
MR
14461 return &cursor->base;
14462}
14463
549e2bfb
CK
14464static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14465 struct intel_crtc_state *crtc_state)
14466{
14467 int i;
14468 struct intel_scaler *intel_scaler;
14469 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14470
14471 for (i = 0; i < intel_crtc->num_scalers; i++) {
14472 intel_scaler = &scaler_state->scalers[i];
14473 intel_scaler->in_use = 0;
549e2bfb
CK
14474 intel_scaler->mode = PS_SCALER_MODE_DYN;
14475 }
14476
14477 scaler_state->scaler_id = -1;
14478}
14479
b358d0a6 14480static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 14481{
fbee40df 14482 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 14483 struct intel_crtc *intel_crtc;
f5de6e07 14484 struct intel_crtc_state *crtc_state = NULL;
3d7d6510
MR
14485 struct drm_plane *primary = NULL;
14486 struct drm_plane *cursor = NULL;
465c120c 14487 int i, ret;
79e53945 14488
955382f3 14489 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
14490 if (intel_crtc == NULL)
14491 return;
14492
f5de6e07
ACO
14493 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14494 if (!crtc_state)
14495 goto fail;
550acefd
ACO
14496 intel_crtc->config = crtc_state;
14497 intel_crtc->base.state = &crtc_state->base;
07878248 14498 crtc_state->base.crtc = &intel_crtc->base;
f5de6e07 14499
549e2bfb
CK
14500 /* initialize shared scalers */
14501 if (INTEL_INFO(dev)->gen >= 9) {
14502 if (pipe == PIPE_C)
14503 intel_crtc->num_scalers = 1;
14504 else
14505 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14506
14507 skl_init_scalers(dev, intel_crtc, crtc_state);
14508 }
14509
465c120c 14510 primary = intel_primary_plane_create(dev, pipe);
3d7d6510
MR
14511 if (!primary)
14512 goto fail;
14513
14514 cursor = intel_cursor_plane_create(dev, pipe);
14515 if (!cursor)
14516 goto fail;
14517
465c120c 14518 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
f9882876 14519 cursor, &intel_crtc_funcs, NULL);
3d7d6510
MR
14520 if (ret)
14521 goto fail;
79e53945
JB
14522
14523 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
14524 for (i = 0; i < 256; i++) {
14525 intel_crtc->lut_r[i] = i;
14526 intel_crtc->lut_g[i] = i;
14527 intel_crtc->lut_b[i] = i;
14528 }
14529
1f1c2e24
VS
14530 /*
14531 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 14532 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 14533 */
80824003
JB
14534 intel_crtc->pipe = pipe;
14535 intel_crtc->plane = pipe;
3a77c4c4 14536 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 14537 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 14538 intel_crtc->plane = !pipe;
80824003
JB
14539 }
14540
4b0e333e
CW
14541 intel_crtc->cursor_base = ~0;
14542 intel_crtc->cursor_cntl = ~0;
dc41c154 14543 intel_crtc->cursor_size = ~0;
8d7849db 14544
852eb00d
VS
14545 intel_crtc->wm.cxsr_allowed = true;
14546
22fd0fab
JB
14547 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14548 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14549 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14550 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14551
79e53945 14552 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101
DV
14553
14554 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
3d7d6510
MR
14555 return;
14556
14557fail:
14558 if (primary)
14559 drm_plane_cleanup(primary);
14560 if (cursor)
14561 drm_plane_cleanup(cursor);
f5de6e07 14562 kfree(crtc_state);
3d7d6510 14563 kfree(intel_crtc);
79e53945
JB
14564}
14565
752aa88a
JB
14566enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14567{
14568 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 14569 struct drm_device *dev = connector->base.dev;
752aa88a 14570
51fd371b 14571 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 14572
d3babd3f 14573 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
14574 return INVALID_PIPE;
14575
14576 return to_intel_crtc(encoder->crtc)->pipe;
14577}
14578
08d7b3d1 14579int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 14580 struct drm_file *file)
08d7b3d1 14581{
08d7b3d1 14582 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 14583 struct drm_crtc *drmmode_crtc;
c05422d5 14584 struct intel_crtc *crtc;
08d7b3d1 14585
7707e653 14586 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
08d7b3d1 14587
7707e653 14588 if (!drmmode_crtc) {
08d7b3d1 14589 DRM_ERROR("no such CRTC id\n");
3f2c2057 14590 return -ENOENT;
08d7b3d1
CW
14591 }
14592
7707e653 14593 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 14594 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 14595
c05422d5 14596 return 0;
08d7b3d1
CW
14597}
14598
66a9278e 14599static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 14600{
66a9278e
DV
14601 struct drm_device *dev = encoder->base.dev;
14602 struct intel_encoder *source_encoder;
79e53945 14603 int index_mask = 0;
79e53945
JB
14604 int entry = 0;
14605
b2784e15 14606 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 14607 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
14608 index_mask |= (1 << entry);
14609
79e53945
JB
14610 entry++;
14611 }
4ef69c7a 14612
79e53945
JB
14613 return index_mask;
14614}
14615
4d302442
CW
14616static bool has_edp_a(struct drm_device *dev)
14617{
14618 struct drm_i915_private *dev_priv = dev->dev_private;
14619
14620 if (!IS_MOBILE(dev))
14621 return false;
14622
14623 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14624 return false;
14625
e3589908 14626 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
14627 return false;
14628
14629 return true;
14630}
14631
84b4e042
JB
14632static bool intel_crt_present(struct drm_device *dev)
14633{
14634 struct drm_i915_private *dev_priv = dev->dev_private;
14635
884497ed
DL
14636 if (INTEL_INFO(dev)->gen >= 9)
14637 return false;
14638
cf404ce4 14639 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
84b4e042
JB
14640 return false;
14641
14642 if (IS_CHERRYVIEW(dev))
14643 return false;
14644
65e472e4
VS
14645 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14646 return false;
14647
70ac54d0
VS
14648 /* DDI E can't be used if DDI A requires 4 lanes */
14649 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14650 return false;
14651
e4abb733 14652 if (!dev_priv->vbt.int_crt_support)
84b4e042
JB
14653 return false;
14654
14655 return true;
14656}
14657
79e53945
JB
14658static void intel_setup_outputs(struct drm_device *dev)
14659{
725e30ad 14660 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 14661 struct intel_encoder *encoder;
cb0953d7 14662 bool dpd_is_edp = false;
79e53945 14663
c9093354 14664 intel_lvds_init(dev);
79e53945 14665
84b4e042 14666 if (intel_crt_present(dev))
79935fca 14667 intel_crt_init(dev);
cb0953d7 14668
c776eb2e
VK
14669 if (IS_BROXTON(dev)) {
14670 /*
14671 * FIXME: Broxton doesn't support port detection via the
14672 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14673 * detect the ports.
14674 */
14675 intel_ddi_init(dev, PORT_A);
14676 intel_ddi_init(dev, PORT_B);
14677 intel_ddi_init(dev, PORT_C);
14678 } else if (HAS_DDI(dev)) {
0e72a5b5
ED
14679 int found;
14680
de31facd
JB
14681 /*
14682 * Haswell uses DDI functions to detect digital outputs.
14683 * On SKL pre-D0 the strap isn't connected, so we assume
14684 * it's there.
14685 */
77179400 14686 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
de31facd 14687 /* WaIgnoreDDIAStrap: skl */
ef11bdb3 14688 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
0e72a5b5
ED
14689 intel_ddi_init(dev, PORT_A);
14690
14691 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14692 * register */
14693 found = I915_READ(SFUSE_STRAP);
14694
14695 if (found & SFUSE_STRAP_DDIB_DETECTED)
14696 intel_ddi_init(dev, PORT_B);
14697 if (found & SFUSE_STRAP_DDIC_DETECTED)
14698 intel_ddi_init(dev, PORT_C);
14699 if (found & SFUSE_STRAP_DDID_DETECTED)
14700 intel_ddi_init(dev, PORT_D);
2800e4c2
RV
14701 /*
14702 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14703 */
ef11bdb3 14704 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
2800e4c2
RV
14705 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14706 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14707 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14708 intel_ddi_init(dev, PORT_E);
14709
0e72a5b5 14710 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 14711 int found;
5d8a7752 14712 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
14713
14714 if (has_edp_a(dev))
14715 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 14716
dc0fa718 14717 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 14718 /* PCH SDVOB multiplex with HDMIB */
2a5c0832 14719 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
30ad48b7 14720 if (!found)
e2debe91 14721 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 14722 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 14723 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
14724 }
14725
dc0fa718 14726 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 14727 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 14728
dc0fa718 14729 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 14730 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 14731
5eb08b69 14732 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 14733 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 14734
270b3042 14735 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 14736 intel_dp_init(dev, PCH_DP_D, PORT_D);
666a4537 14737 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
e17ac6db
VS
14738 /*
14739 * The DP_DETECTED bit is the latched state of the DDC
14740 * SDA pin at boot. However since eDP doesn't require DDC
14741 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14742 * eDP ports may have been muxed to an alternate function.
14743 * Thus we can't rely on the DP_DETECTED bit alone to detect
14744 * eDP ports. Consult the VBT as well as DP_DETECTED to
14745 * detect eDP ports.
14746 */
e66eb81d 14747 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
d2182a66 14748 !intel_dp_is_edp(dev, PORT_B))
e66eb81d
VS
14749 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14750 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
e17ac6db 14751 intel_dp_is_edp(dev, PORT_B))
e66eb81d 14752 intel_dp_init(dev, VLV_DP_B, PORT_B);
585a94b8 14753
e66eb81d 14754 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
d2182a66 14755 !intel_dp_is_edp(dev, PORT_C))
e66eb81d
VS
14756 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14757 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
e17ac6db 14758 intel_dp_is_edp(dev, PORT_C))
e66eb81d 14759 intel_dp_init(dev, VLV_DP_C, PORT_C);
19c03924 14760
9418c1f1 14761 if (IS_CHERRYVIEW(dev)) {
e17ac6db 14762 /* eDP not supported on port D, so don't check VBT */
e66eb81d
VS
14763 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14764 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14765 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14766 intel_dp_init(dev, CHV_DP_D, PORT_D);
9418c1f1
VS
14767 }
14768
3cfca973 14769 intel_dsi_init(dev);
09da55dc 14770 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
27185ae1 14771 bool found = false;
7d57382e 14772
e2debe91 14773 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14774 DRM_DEBUG_KMS("probing SDVOB\n");
2a5c0832 14775 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
3fec3d2f 14776 if (!found && IS_G4X(dev)) {
b01f2c3a 14777 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 14778 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 14779 }
27185ae1 14780
3fec3d2f 14781 if (!found && IS_G4X(dev))
ab9d7c30 14782 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 14783 }
13520b05
KH
14784
14785 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 14786
e2debe91 14787 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14788 DRM_DEBUG_KMS("probing SDVOC\n");
2a5c0832 14789 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
b01f2c3a 14790 }
27185ae1 14791
e2debe91 14792 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 14793
3fec3d2f 14794 if (IS_G4X(dev)) {
b01f2c3a 14795 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 14796 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 14797 }
3fec3d2f 14798 if (IS_G4X(dev))
ab9d7c30 14799 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 14800 }
27185ae1 14801
3fec3d2f 14802 if (IS_G4X(dev) &&
e7281eab 14803 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 14804 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 14805 } else if (IS_GEN2(dev))
79e53945
JB
14806 intel_dvo_init(dev);
14807
103a196f 14808 if (SUPPORTS_TV(dev))
79e53945
JB
14809 intel_tv_init(dev);
14810
0bc12bcb 14811 intel_psr_init(dev);
7c8f8a70 14812
b2784e15 14813 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
14814 encoder->base.possible_crtcs = encoder->crtc_mask;
14815 encoder->base.possible_clones =
66a9278e 14816 intel_encoder_clones(encoder);
79e53945 14817 }
47356eb6 14818
dde86e2d 14819 intel_init_pch_refclk(dev);
270b3042
DV
14820
14821 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
14822}
14823
14824static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14825{
60a5ca01 14826 struct drm_device *dev = fb->dev;
79e53945 14827 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 14828
ef2d633e 14829 drm_framebuffer_cleanup(fb);
60a5ca01 14830 mutex_lock(&dev->struct_mutex);
ef2d633e 14831 WARN_ON(!intel_fb->obj->framebuffer_references--);
60a5ca01
VS
14832 drm_gem_object_unreference(&intel_fb->obj->base);
14833 mutex_unlock(&dev->struct_mutex);
79e53945
JB
14834 kfree(intel_fb);
14835}
14836
14837static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 14838 struct drm_file *file,
79e53945
JB
14839 unsigned int *handle)
14840{
14841 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 14842 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 14843
cc917ab4
CW
14844 if (obj->userptr.mm) {
14845 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14846 return -EINVAL;
14847 }
14848
05394f39 14849 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
14850}
14851
86c98588
RV
14852static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14853 struct drm_file *file,
14854 unsigned flags, unsigned color,
14855 struct drm_clip_rect *clips,
14856 unsigned num_clips)
14857{
14858 struct drm_device *dev = fb->dev;
14859 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14860 struct drm_i915_gem_object *obj = intel_fb->obj;
14861
14862 mutex_lock(&dev->struct_mutex);
74b4ea1e 14863 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
86c98588
RV
14864 mutex_unlock(&dev->struct_mutex);
14865
14866 return 0;
14867}
14868
79e53945
JB
14869static const struct drm_framebuffer_funcs intel_fb_funcs = {
14870 .destroy = intel_user_framebuffer_destroy,
14871 .create_handle = intel_user_framebuffer_create_handle,
86c98588 14872 .dirty = intel_user_framebuffer_dirty,
79e53945
JB
14873};
14874
b321803d
DL
14875static
14876u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14877 uint32_t pixel_format)
14878{
14879 u32 gen = INTEL_INFO(dev)->gen;
14880
14881 if (gen >= 9) {
ac484963
VS
14882 int cpp = drm_format_plane_cpp(pixel_format, 0);
14883
b321803d
DL
14884 /* "The stride in bytes must not exceed the of the size of 8K
14885 * pixels and 32K bytes."
14886 */
ac484963 14887 return min(8192 * cpp, 32768);
666a4537 14888 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
b321803d
DL
14889 return 32*1024;
14890 } else if (gen >= 4) {
14891 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14892 return 16*1024;
14893 else
14894 return 32*1024;
14895 } else if (gen >= 3) {
14896 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14897 return 8*1024;
14898 else
14899 return 16*1024;
14900 } else {
14901 /* XXX DSPC is limited to 4k tiled */
14902 return 8*1024;
14903 }
14904}
14905
b5ea642a
DV
14906static int intel_framebuffer_init(struct drm_device *dev,
14907 struct intel_framebuffer *intel_fb,
14908 struct drm_mode_fb_cmd2 *mode_cmd,
14909 struct drm_i915_gem_object *obj)
79e53945 14910{
7b49f948 14911 struct drm_i915_private *dev_priv = to_i915(dev);
6761dd31 14912 unsigned int aligned_height;
79e53945 14913 int ret;
b321803d 14914 u32 pitch_limit, stride_alignment;
79e53945 14915
dd4916c5
DV
14916 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14917
2a80eada
DV
14918 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14919 /* Enforce that fb modifier and tiling mode match, but only for
14920 * X-tiled. This is needed for FBC. */
14921 if (!!(obj->tiling_mode == I915_TILING_X) !=
14922 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14923 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14924 return -EINVAL;
14925 }
14926 } else {
14927 if (obj->tiling_mode == I915_TILING_X)
14928 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14929 else if (obj->tiling_mode == I915_TILING_Y) {
14930 DRM_DEBUG("No Y tiling for legacy addfb\n");
14931 return -EINVAL;
14932 }
14933 }
14934
9a8f0a12
TU
14935 /* Passed in modifier sanity checking. */
14936 switch (mode_cmd->modifier[0]) {
14937 case I915_FORMAT_MOD_Y_TILED:
14938 case I915_FORMAT_MOD_Yf_TILED:
14939 if (INTEL_INFO(dev)->gen < 9) {
14940 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14941 mode_cmd->modifier[0]);
14942 return -EINVAL;
14943 }
14944 case DRM_FORMAT_MOD_NONE:
14945 case I915_FORMAT_MOD_X_TILED:
14946 break;
14947 default:
c0f40428
JB
14948 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14949 mode_cmd->modifier[0]);
57cd6508 14950 return -EINVAL;
c16ed4be 14951 }
57cd6508 14952
7b49f948
VS
14953 stride_alignment = intel_fb_stride_alignment(dev_priv,
14954 mode_cmd->modifier[0],
b321803d
DL
14955 mode_cmd->pixel_format);
14956 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14957 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14958 mode_cmd->pitches[0], stride_alignment);
57cd6508 14959 return -EINVAL;
c16ed4be 14960 }
57cd6508 14961
b321803d
DL
14962 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14963 mode_cmd->pixel_format);
a35cdaa0 14964 if (mode_cmd->pitches[0] > pitch_limit) {
b321803d
DL
14965 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14966 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
2a80eada 14967 "tiled" : "linear",
a35cdaa0 14968 mode_cmd->pitches[0], pitch_limit);
5d7bd705 14969 return -EINVAL;
c16ed4be 14970 }
5d7bd705 14971
2a80eada 14972 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
c16ed4be
CW
14973 mode_cmd->pitches[0] != obj->stride) {
14974 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14975 mode_cmd->pitches[0], obj->stride);
5d7bd705 14976 return -EINVAL;
c16ed4be 14977 }
5d7bd705 14978
57779d06 14979 /* Reject formats not supported by any plane early. */
308e5bcb 14980 switch (mode_cmd->pixel_format) {
57779d06 14981 case DRM_FORMAT_C8:
04b3924d
VS
14982 case DRM_FORMAT_RGB565:
14983 case DRM_FORMAT_XRGB8888:
14984 case DRM_FORMAT_ARGB8888:
57779d06
VS
14985 break;
14986 case DRM_FORMAT_XRGB1555:
c16ed4be 14987 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
14988 DRM_DEBUG("unsupported pixel format: %s\n",
14989 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14990 return -EINVAL;
c16ed4be 14991 }
57779d06 14992 break;
57779d06 14993 case DRM_FORMAT_ABGR8888:
666a4537
WB
14994 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
14995 INTEL_INFO(dev)->gen < 9) {
6c0fd451
DL
14996 DRM_DEBUG("unsupported pixel format: %s\n",
14997 drm_get_format_name(mode_cmd->pixel_format));
14998 return -EINVAL;
14999 }
15000 break;
15001 case DRM_FORMAT_XBGR8888:
04b3924d 15002 case DRM_FORMAT_XRGB2101010:
57779d06 15003 case DRM_FORMAT_XBGR2101010:
c16ed4be 15004 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
15005 DRM_DEBUG("unsupported pixel format: %s\n",
15006 drm_get_format_name(mode_cmd->pixel_format));
57779d06 15007 return -EINVAL;
c16ed4be 15008 }
b5626747 15009 break;
7531208b 15010 case DRM_FORMAT_ABGR2101010:
666a4537 15011 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
7531208b
DL
15012 DRM_DEBUG("unsupported pixel format: %s\n",
15013 drm_get_format_name(mode_cmd->pixel_format));
15014 return -EINVAL;
15015 }
15016 break;
04b3924d
VS
15017 case DRM_FORMAT_YUYV:
15018 case DRM_FORMAT_UYVY:
15019 case DRM_FORMAT_YVYU:
15020 case DRM_FORMAT_VYUY:
c16ed4be 15021 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
15022 DRM_DEBUG("unsupported pixel format: %s\n",
15023 drm_get_format_name(mode_cmd->pixel_format));
57779d06 15024 return -EINVAL;
c16ed4be 15025 }
57cd6508
CW
15026 break;
15027 default:
4ee62c76
VS
15028 DRM_DEBUG("unsupported pixel format: %s\n",
15029 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
15030 return -EINVAL;
15031 }
15032
90f9a336
VS
15033 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
15034 if (mode_cmd->offsets[0] != 0)
15035 return -EINVAL;
15036
ec2c981e 15037 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
091df6cb
DV
15038 mode_cmd->pixel_format,
15039 mode_cmd->modifier[0]);
53155c0a
DV
15040 /* FIXME drm helper for size checks (especially planar formats)? */
15041 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
15042 return -EINVAL;
15043
c7d73f6a
DV
15044 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
15045 intel_fb->obj = obj;
15046
2d7a215f
VS
15047 intel_fill_fb_info(dev_priv, &intel_fb->base);
15048
79e53945
JB
15049 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
15050 if (ret) {
15051 DRM_ERROR("framebuffer init failed %d\n", ret);
15052 return ret;
15053 }
15054
0b05e1e0
VS
15055 intel_fb->obj->framebuffer_references++;
15056
79e53945
JB
15057 return 0;
15058}
15059
79e53945
JB
15060static struct drm_framebuffer *
15061intel_user_framebuffer_create(struct drm_device *dev,
15062 struct drm_file *filp,
1eb83451 15063 const struct drm_mode_fb_cmd2 *user_mode_cmd)
79e53945 15064{
dcb1394e 15065 struct drm_framebuffer *fb;
05394f39 15066 struct drm_i915_gem_object *obj;
76dc3769 15067 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
79e53945 15068
308e5bcb 15069 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
76dc3769 15070 mode_cmd.handles[0]));
c8725226 15071 if (&obj->base == NULL)
cce13ff7 15072 return ERR_PTR(-ENOENT);
79e53945 15073
92907cbb 15074 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
dcb1394e
LW
15075 if (IS_ERR(fb))
15076 drm_gem_object_unreference_unlocked(&obj->base);
15077
15078 return fb;
79e53945
JB
15079}
15080
0695726e 15081#ifndef CONFIG_DRM_FBDEV_EMULATION
0632fef6 15082static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
15083{
15084}
15085#endif
15086
79e53945 15087static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 15088 .fb_create = intel_user_framebuffer_create,
0632fef6 15089 .output_poll_changed = intel_fbdev_output_poll_changed,
5ee67f1c
MR
15090 .atomic_check = intel_atomic_check,
15091 .atomic_commit = intel_atomic_commit,
de419ab6
ML
15092 .atomic_state_alloc = intel_atomic_state_alloc,
15093 .atomic_state_clear = intel_atomic_state_clear,
79e53945
JB
15094};
15095
e70236a8
JB
15096/* Set up chip specific display functions */
15097static void intel_init_display(struct drm_device *dev)
15098{
15099 struct drm_i915_private *dev_priv = dev->dev_private;
15100
ee9300bb
DV
15101 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
15102 dev_priv->display.find_dpll = g4x_find_best_dpll;
ef9348c8
CML
15103 else if (IS_CHERRYVIEW(dev))
15104 dev_priv->display.find_dpll = chv_find_best_dpll;
ee9300bb
DV
15105 else if (IS_VALLEYVIEW(dev))
15106 dev_priv->display.find_dpll = vlv_find_best_dpll;
15107 else if (IS_PINEVIEW(dev))
15108 dev_priv->display.find_dpll = pnv_find_best_dpll;
15109 else
15110 dev_priv->display.find_dpll = i9xx_find_best_dpll;
15111
bc8d7dff
DL
15112 if (INTEL_INFO(dev)->gen >= 9) {
15113 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
15114 dev_priv->display.get_initial_plane_config =
15115 skylake_get_initial_plane_config;
bc8d7dff
DL
15116 dev_priv->display.crtc_compute_clock =
15117 haswell_crtc_compute_clock;
15118 dev_priv->display.crtc_enable = haswell_crtc_enable;
15119 dev_priv->display.crtc_disable = haswell_crtc_disable;
bc8d7dff 15120 } else if (HAS_DDI(dev)) {
0e8ffe1b 15121 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
15122 dev_priv->display.get_initial_plane_config =
15123 ironlake_get_initial_plane_config;
797d0259
ACO
15124 dev_priv->display.crtc_compute_clock =
15125 haswell_crtc_compute_clock;
4f771f10
PZ
15126 dev_priv->display.crtc_enable = haswell_crtc_enable;
15127 dev_priv->display.crtc_disable = haswell_crtc_disable;
09b4ddf9 15128 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 15129 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
5724dbd1
DL
15130 dev_priv->display.get_initial_plane_config =
15131 ironlake_get_initial_plane_config;
3fb37703
ACO
15132 dev_priv->display.crtc_compute_clock =
15133 ironlake_crtc_compute_clock;
76e5a89c
DV
15134 dev_priv->display.crtc_enable = ironlake_crtc_enable;
15135 dev_priv->display.crtc_disable = ironlake_crtc_disable;
666a4537 15136 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
89b667f8 15137 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
15138 dev_priv->display.get_initial_plane_config =
15139 i9xx_get_initial_plane_config;
d6dfee7a 15140 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
89b667f8
JB
15141 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15142 dev_priv->display.crtc_disable = i9xx_crtc_disable;
f564048e 15143 } else {
0e8ffe1b 15144 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
15145 dev_priv->display.get_initial_plane_config =
15146 i9xx_get_initial_plane_config;
d6dfee7a 15147 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
15148 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15149 dev_priv->display.crtc_disable = i9xx_crtc_disable;
f564048e 15150 }
e70236a8 15151
e70236a8 15152 /* Returns the core display clock speed */
ef11bdb3 15153 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
1652d19e
VS
15154 dev_priv->display.get_display_clock_speed =
15155 skylake_get_display_clock_speed;
acd3f3d3
BP
15156 else if (IS_BROXTON(dev))
15157 dev_priv->display.get_display_clock_speed =
15158 broxton_get_display_clock_speed;
1652d19e
VS
15159 else if (IS_BROADWELL(dev))
15160 dev_priv->display.get_display_clock_speed =
15161 broadwell_get_display_clock_speed;
15162 else if (IS_HASWELL(dev))
15163 dev_priv->display.get_display_clock_speed =
15164 haswell_get_display_clock_speed;
666a4537 15165 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
25eb05fc
JB
15166 dev_priv->display.get_display_clock_speed =
15167 valleyview_get_display_clock_speed;
b37a6434
VS
15168 else if (IS_GEN5(dev))
15169 dev_priv->display.get_display_clock_speed =
15170 ilk_get_display_clock_speed;
a7c66cd8 15171 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
34edce2f 15172 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
e70236a8
JB
15173 dev_priv->display.get_display_clock_speed =
15174 i945_get_display_clock_speed;
34edce2f
VS
15175 else if (IS_GM45(dev))
15176 dev_priv->display.get_display_clock_speed =
15177 gm45_get_display_clock_speed;
15178 else if (IS_CRESTLINE(dev))
15179 dev_priv->display.get_display_clock_speed =
15180 i965gm_get_display_clock_speed;
15181 else if (IS_PINEVIEW(dev))
15182 dev_priv->display.get_display_clock_speed =
15183 pnv_get_display_clock_speed;
15184 else if (IS_G33(dev) || IS_G4X(dev))
15185 dev_priv->display.get_display_clock_speed =
15186 g33_get_display_clock_speed;
e70236a8
JB
15187 else if (IS_I915G(dev))
15188 dev_priv->display.get_display_clock_speed =
15189 i915_get_display_clock_speed;
257a7ffc 15190 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
15191 dev_priv->display.get_display_clock_speed =
15192 i9xx_misc_get_display_clock_speed;
15193 else if (IS_I915GM(dev))
15194 dev_priv->display.get_display_clock_speed =
15195 i915gm_get_display_clock_speed;
15196 else if (IS_I865G(dev))
15197 dev_priv->display.get_display_clock_speed =
15198 i865_get_display_clock_speed;
f0f8a9ce 15199 else if (IS_I85X(dev))
e70236a8 15200 dev_priv->display.get_display_clock_speed =
1b1d2716 15201 i85x_get_display_clock_speed;
623e01e5
VS
15202 else { /* 830 */
15203 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
e70236a8
JB
15204 dev_priv->display.get_display_clock_speed =
15205 i830_get_display_clock_speed;
623e01e5 15206 }
e70236a8 15207
7c10a2b5 15208 if (IS_GEN5(dev)) {
3bb11b53 15209 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
3bb11b53
SJ
15210 } else if (IS_GEN6(dev)) {
15211 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
3bb11b53
SJ
15212 } else if (IS_IVYBRIDGE(dev)) {
15213 /* FIXME: detect B0+ stepping and use auto training */
15214 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
059b2fe9 15215 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
3bb11b53 15216 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
27c329ed
ML
15217 if (IS_BROADWELL(dev)) {
15218 dev_priv->display.modeset_commit_cdclk =
15219 broadwell_modeset_commit_cdclk;
15220 dev_priv->display.modeset_calc_cdclk =
15221 broadwell_modeset_calc_cdclk;
15222 }
666a4537 15223 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
27c329ed
ML
15224 dev_priv->display.modeset_commit_cdclk =
15225 valleyview_modeset_commit_cdclk;
15226 dev_priv->display.modeset_calc_cdclk =
15227 valleyview_modeset_calc_cdclk;
f8437dd1 15228 } else if (IS_BROXTON(dev)) {
27c329ed
ML
15229 dev_priv->display.modeset_commit_cdclk =
15230 broxton_modeset_commit_cdclk;
15231 dev_priv->display.modeset_calc_cdclk =
15232 broxton_modeset_calc_cdclk;
e70236a8 15233 }
8c9f3aaf 15234
8c9f3aaf
JB
15235 switch (INTEL_INFO(dev)->gen) {
15236 case 2:
15237 dev_priv->display.queue_flip = intel_gen2_queue_flip;
15238 break;
15239
15240 case 3:
15241 dev_priv->display.queue_flip = intel_gen3_queue_flip;
15242 break;
15243
15244 case 4:
15245 case 5:
15246 dev_priv->display.queue_flip = intel_gen4_queue_flip;
15247 break;
15248
15249 case 6:
15250 dev_priv->display.queue_flip = intel_gen6_queue_flip;
15251 break;
7c9017e5 15252 case 7:
4e0bbc31 15253 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
15254 dev_priv->display.queue_flip = intel_gen7_queue_flip;
15255 break;
830c81db 15256 case 9:
ba343e02
TU
15257 /* Drop through - unsupported since execlist only. */
15258 default:
15259 /* Default just returns -ENODEV to indicate unsupported */
15260 dev_priv->display.queue_flip = intel_default_queue_flip;
8c9f3aaf 15261 }
7bd688cd 15262
e39b999a 15263 mutex_init(&dev_priv->pps_mutex);
e70236a8
JB
15264}
15265
b690e96c
JB
15266/*
15267 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
15268 * resume, or other times. This quirk makes sure that's the case for
15269 * affected systems.
15270 */
0206e353 15271static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
15272{
15273 struct drm_i915_private *dev_priv = dev->dev_private;
15274
15275 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 15276 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
15277}
15278
b6b5d049
VS
15279static void quirk_pipeb_force(struct drm_device *dev)
15280{
15281 struct drm_i915_private *dev_priv = dev->dev_private;
15282
15283 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
15284 DRM_INFO("applying pipe b force quirk\n");
15285}
15286
435793df
KP
15287/*
15288 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
15289 */
15290static void quirk_ssc_force_disable(struct drm_device *dev)
15291{
15292 struct drm_i915_private *dev_priv = dev->dev_private;
15293 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 15294 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
15295}
15296
4dca20ef 15297/*
5a15ab5b
CE
15298 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
15299 * brightness value
4dca20ef
CE
15300 */
15301static void quirk_invert_brightness(struct drm_device *dev)
15302{
15303 struct drm_i915_private *dev_priv = dev->dev_private;
15304 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 15305 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
15306}
15307
9c72cc6f
SD
15308/* Some VBT's incorrectly indicate no backlight is present */
15309static void quirk_backlight_present(struct drm_device *dev)
15310{
15311 struct drm_i915_private *dev_priv = dev->dev_private;
15312 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
15313 DRM_INFO("applying backlight present quirk\n");
15314}
15315
b690e96c
JB
15316struct intel_quirk {
15317 int device;
15318 int subsystem_vendor;
15319 int subsystem_device;
15320 void (*hook)(struct drm_device *dev);
15321};
15322
5f85f176
EE
15323/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
15324struct intel_dmi_quirk {
15325 void (*hook)(struct drm_device *dev);
15326 const struct dmi_system_id (*dmi_id_list)[];
15327};
15328
15329static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
15330{
15331 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
15332 return 1;
15333}
15334
15335static const struct intel_dmi_quirk intel_dmi_quirks[] = {
15336 {
15337 .dmi_id_list = &(const struct dmi_system_id[]) {
15338 {
15339 .callback = intel_dmi_reverse_brightness,
15340 .ident = "NCR Corporation",
15341 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
15342 DMI_MATCH(DMI_PRODUCT_NAME, ""),
15343 },
15344 },
15345 { } /* terminating entry */
15346 },
15347 .hook = quirk_invert_brightness,
15348 },
15349};
15350
c43b5634 15351static struct intel_quirk intel_quirks[] = {
b690e96c
JB
15352 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15353 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15354
b690e96c
JB
15355 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15356 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15357
5f080c0f
VS
15358 /* 830 needs to leave pipe A & dpll A up */
15359 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15360
b6b5d049
VS
15361 /* 830 needs to leave pipe B & dpll B up */
15362 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15363
435793df
KP
15364 /* Lenovo U160 cannot use SSC on LVDS */
15365 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
15366
15367 /* Sony Vaio Y cannot use SSC on LVDS */
15368 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 15369
be505f64
AH
15370 /* Acer Aspire 5734Z must invert backlight brightness */
15371 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15372
15373 /* Acer/eMachines G725 */
15374 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15375
15376 /* Acer/eMachines e725 */
15377 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15378
15379 /* Acer/Packard Bell NCL20 */
15380 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15381
15382 /* Acer Aspire 4736Z */
15383 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
15384
15385 /* Acer Aspire 5336 */
15386 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
15387
15388 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15389 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 15390
dfb3d47b
SD
15391 /* Acer C720 Chromebook (Core i3 4005U) */
15392 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15393
b2a9601c 15394 /* Apple Macbook 2,1 (Core 2 T7400) */
15395 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15396
1b9448b0
JN
15397 /* Apple Macbook 4,1 */
15398 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15399
d4967d8c
SD
15400 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15401 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
15402
15403 /* HP Chromebook 14 (Celeron 2955U) */
15404 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
cf6f0af9
JN
15405
15406 /* Dell Chromebook 11 */
15407 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
9be64eee
JN
15408
15409 /* Dell Chromebook 11 (2015 version) */
15410 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
b690e96c
JB
15411};
15412
15413static void intel_init_quirks(struct drm_device *dev)
15414{
15415 struct pci_dev *d = dev->pdev;
15416 int i;
15417
15418 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15419 struct intel_quirk *q = &intel_quirks[i];
15420
15421 if (d->device == q->device &&
15422 (d->subsystem_vendor == q->subsystem_vendor ||
15423 q->subsystem_vendor == PCI_ANY_ID) &&
15424 (d->subsystem_device == q->subsystem_device ||
15425 q->subsystem_device == PCI_ANY_ID))
15426 q->hook(dev);
15427 }
5f85f176
EE
15428 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15429 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15430 intel_dmi_quirks[i].hook(dev);
15431 }
b690e96c
JB
15432}
15433
9cce37f4
JB
15434/* Disable the VGA plane that we never use */
15435static void i915_disable_vga(struct drm_device *dev)
15436{
15437 struct drm_i915_private *dev_priv = dev->dev_private;
15438 u8 sr1;
f0f59a00 15439 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 15440
2b37c616 15441 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 15442 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 15443 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
15444 sr1 = inb(VGA_SR_DATA);
15445 outb(sr1 | 1<<5, VGA_SR_DATA);
15446 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15447 udelay(300);
15448
01f5a626 15449 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
15450 POSTING_READ(vga_reg);
15451}
15452
f817586c
DV
15453void intel_modeset_init_hw(struct drm_device *dev)
15454{
1a617b77
ML
15455 struct drm_i915_private *dev_priv = dev->dev_private;
15456
b6283055 15457 intel_update_cdclk(dev);
1a617b77
ML
15458
15459 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
15460
f817586c 15461 intel_init_clock_gating(dev);
8090c6b9 15462 intel_enable_gt_powersave(dev);
f817586c
DV
15463}
15464
d93c0372
MR
15465/*
15466 * Calculate what we think the watermarks should be for the state we've read
15467 * out of the hardware and then immediately program those watermarks so that
15468 * we ensure the hardware settings match our internal state.
15469 *
15470 * We can calculate what we think WM's should be by creating a duplicate of the
15471 * current state (which was constructed during hardware readout) and running it
15472 * through the atomic check code to calculate new watermark values in the
15473 * state object.
15474 */
15475static void sanitize_watermarks(struct drm_device *dev)
15476{
15477 struct drm_i915_private *dev_priv = to_i915(dev);
15478 struct drm_atomic_state *state;
15479 struct drm_crtc *crtc;
15480 struct drm_crtc_state *cstate;
15481 struct drm_modeset_acquire_ctx ctx;
15482 int ret;
15483 int i;
15484
15485 /* Only supported on platforms that use atomic watermark design */
ed4a6a7c 15486 if (!dev_priv->display.optimize_watermarks)
d93c0372
MR
15487 return;
15488
15489 /*
15490 * We need to hold connection_mutex before calling duplicate_state so
15491 * that the connector loop is protected.
15492 */
15493 drm_modeset_acquire_init(&ctx, 0);
15494retry:
0cd1262d 15495 ret = drm_modeset_lock_all_ctx(dev, &ctx);
d93c0372
MR
15496 if (ret == -EDEADLK) {
15497 drm_modeset_backoff(&ctx);
15498 goto retry;
15499 } else if (WARN_ON(ret)) {
0cd1262d 15500 goto fail;
d93c0372
MR
15501 }
15502
15503 state = drm_atomic_helper_duplicate_state(dev, &ctx);
15504 if (WARN_ON(IS_ERR(state)))
0cd1262d 15505 goto fail;
d93c0372 15506
ed4a6a7c
MR
15507 /*
15508 * Hardware readout is the only time we don't want to calculate
15509 * intermediate watermarks (since we don't trust the current
15510 * watermarks).
15511 */
15512 to_intel_atomic_state(state)->skip_intermediate_wm = true;
15513
d93c0372
MR
15514 ret = intel_atomic_check(dev, state);
15515 if (ret) {
15516 /*
15517 * If we fail here, it means that the hardware appears to be
15518 * programmed in a way that shouldn't be possible, given our
15519 * understanding of watermark requirements. This might mean a
15520 * mistake in the hardware readout code or a mistake in the
15521 * watermark calculations for a given platform. Raise a WARN
15522 * so that this is noticeable.
15523 *
15524 * If this actually happens, we'll have to just leave the
15525 * BIOS-programmed watermarks untouched and hope for the best.
15526 */
15527 WARN(true, "Could not determine valid watermarks for inherited state\n");
0cd1262d 15528 goto fail;
d93c0372
MR
15529 }
15530
15531 /* Write calculated watermark values back */
15532 to_i915(dev)->wm.config = to_intel_atomic_state(state)->wm_config;
15533 for_each_crtc_in_state(state, crtc, cstate, i) {
15534 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15535
ed4a6a7c
MR
15536 cs->wm.need_postvbl_update = true;
15537 dev_priv->display.optimize_watermarks(cs);
d93c0372
MR
15538 }
15539
15540 drm_atomic_state_free(state);
0cd1262d 15541fail:
d93c0372
MR
15542 drm_modeset_drop_locks(&ctx);
15543 drm_modeset_acquire_fini(&ctx);
15544}
15545
79e53945
JB
15546void intel_modeset_init(struct drm_device *dev)
15547{
652c393a 15548 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 15549 int sprite, ret;
8cc87b75 15550 enum pipe pipe;
46f297fb 15551 struct intel_crtc *crtc;
79e53945
JB
15552
15553 drm_mode_config_init(dev);
15554
15555 dev->mode_config.min_width = 0;
15556 dev->mode_config.min_height = 0;
15557
019d96cb
DA
15558 dev->mode_config.preferred_depth = 24;
15559 dev->mode_config.prefer_shadow = 1;
15560
25bab385
TU
15561 dev->mode_config.allow_fb_modifiers = true;
15562
e6ecefaa 15563 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 15564
b690e96c
JB
15565 intel_init_quirks(dev);
15566
1fa61106
ED
15567 intel_init_pm(dev);
15568
e3c74757
BW
15569 if (INTEL_INFO(dev)->num_pipes == 0)
15570 return;
15571
69f92f67
LW
15572 /*
15573 * There may be no VBT; and if the BIOS enabled SSC we can
15574 * just keep using it to avoid unnecessary flicker. Whereas if the
15575 * BIOS isn't using it, don't assume it will work even if the VBT
15576 * indicates as much.
15577 */
15578 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15579 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15580 DREF_SSC1_ENABLE);
15581
15582 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15583 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15584 bios_lvds_use_ssc ? "en" : "dis",
15585 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15586 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15587 }
15588 }
15589
e70236a8 15590 intel_init_display(dev);
7c10a2b5 15591 intel_init_audio(dev);
e70236a8 15592
a6c45cf0
CW
15593 if (IS_GEN2(dev)) {
15594 dev->mode_config.max_width = 2048;
15595 dev->mode_config.max_height = 2048;
15596 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
15597 dev->mode_config.max_width = 4096;
15598 dev->mode_config.max_height = 4096;
79e53945 15599 } else {
a6c45cf0
CW
15600 dev->mode_config.max_width = 8192;
15601 dev->mode_config.max_height = 8192;
79e53945 15602 }
068be561 15603
dc41c154
VS
15604 if (IS_845G(dev) || IS_I865G(dev)) {
15605 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15606 dev->mode_config.cursor_height = 1023;
15607 } else if (IS_GEN2(dev)) {
068be561
DL
15608 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15609 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15610 } else {
15611 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15612 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15613 }
15614
5d4545ae 15615 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 15616
28c97730 15617 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
15618 INTEL_INFO(dev)->num_pipes,
15619 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 15620
055e393f 15621 for_each_pipe(dev_priv, pipe) {
8cc87b75 15622 intel_crtc_init(dev, pipe);
3bdcfc0c 15623 for_each_sprite(dev_priv, pipe, sprite) {
1fe47785 15624 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 15625 if (ret)
06da8da2 15626 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 15627 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 15628 }
79e53945
JB
15629 }
15630
bfa7df01 15631 intel_update_czclk(dev_priv);
e7dc33f3 15632 intel_update_rawclk(dev_priv);
bfa7df01
VS
15633 intel_update_cdclk(dev);
15634
e72f9fbf 15635 intel_shared_dpll_init(dev);
ee7b9f93 15636
9cce37f4
JB
15637 /* Just disable it once at startup */
15638 i915_disable_vga(dev);
79e53945 15639 intel_setup_outputs(dev);
11be49eb 15640
6e9f798d 15641 drm_modeset_lock_all(dev);
043e9bda 15642 intel_modeset_setup_hw_state(dev);
6e9f798d 15643 drm_modeset_unlock_all(dev);
46f297fb 15644
d3fcc808 15645 for_each_intel_crtc(dev, crtc) {
eeebeac5
ML
15646 struct intel_initial_plane_config plane_config = {};
15647
46f297fb
JB
15648 if (!crtc->active)
15649 continue;
15650
46f297fb 15651 /*
46f297fb
JB
15652 * Note that reserving the BIOS fb up front prevents us
15653 * from stuffing other stolen allocations like the ring
15654 * on top. This prevents some ugliness at boot time, and
15655 * can even allow for smooth boot transitions if the BIOS
15656 * fb is large enough for the active pipe configuration.
15657 */
eeebeac5
ML
15658 dev_priv->display.get_initial_plane_config(crtc,
15659 &plane_config);
15660
15661 /*
15662 * If the fb is shared between multiple heads, we'll
15663 * just get the first one.
15664 */
15665 intel_find_initial_plane_obj(crtc, &plane_config);
46f297fb 15666 }
d93c0372
MR
15667
15668 /*
15669 * Make sure hardware watermarks really match the state we read out.
15670 * Note that we need to do this after reconstructing the BIOS fb's
15671 * since the watermark calculation done here will use pstate->fb.
15672 */
15673 sanitize_watermarks(dev);
2c7111db
CW
15674}
15675
7fad798e
DV
15676static void intel_enable_pipe_a(struct drm_device *dev)
15677{
15678 struct intel_connector *connector;
15679 struct drm_connector *crt = NULL;
15680 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 15681 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
15682
15683 /* We can't just switch on the pipe A, we need to set things up with a
15684 * proper mode and output configuration. As a gross hack, enable pipe A
15685 * by enabling the load detect pipe once. */
3a3371ff 15686 for_each_intel_connector(dev, connector) {
7fad798e
DV
15687 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15688 crt = &connector->base;
15689 break;
15690 }
15691 }
15692
15693 if (!crt)
15694 return;
15695
208bf9fd 15696 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
49172fee 15697 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
7fad798e
DV
15698}
15699
fa555837
DV
15700static bool
15701intel_check_plane_mapping(struct intel_crtc *crtc)
15702{
7eb552ae
BW
15703 struct drm_device *dev = crtc->base.dev;
15704 struct drm_i915_private *dev_priv = dev->dev_private;
649636ef 15705 u32 val;
fa555837 15706
7eb552ae 15707 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
15708 return true;
15709
649636ef 15710 val = I915_READ(DSPCNTR(!crtc->plane));
fa555837
DV
15711
15712 if ((val & DISPLAY_PLANE_ENABLE) &&
15713 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15714 return false;
15715
15716 return true;
15717}
15718
02e93c35
VS
15719static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15720{
15721 struct drm_device *dev = crtc->base.dev;
15722 struct intel_encoder *encoder;
15723
15724 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15725 return true;
15726
15727 return false;
15728}
15729
dd756198
VS
15730static bool intel_encoder_has_connectors(struct intel_encoder *encoder)
15731{
15732 struct drm_device *dev = encoder->base.dev;
15733 struct intel_connector *connector;
15734
15735 for_each_connector_on_encoder(dev, &encoder->base, connector)
15736 return true;
15737
15738 return false;
15739}
15740
24929352
DV
15741static void intel_sanitize_crtc(struct intel_crtc *crtc)
15742{
15743 struct drm_device *dev = crtc->base.dev;
15744 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 15745 i915_reg_t reg = PIPECONF(crtc->config->cpu_transcoder);
24929352 15746
24929352 15747 /* Clear any frame start delays used for debugging left by the BIOS */
24929352
DV
15748 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15749
d3eaf884 15750 /* restore vblank interrupts to correct state */
9625604c 15751 drm_crtc_vblank_reset(&crtc->base);
d297e103 15752 if (crtc->active) {
f9cd7b88
VS
15753 struct intel_plane *plane;
15754
9625604c 15755 drm_crtc_vblank_on(&crtc->base);
f9cd7b88
VS
15756
15757 /* Disable everything but the primary plane */
15758 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15759 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15760 continue;
15761
15762 plane->disable_plane(&plane->base, &crtc->base);
15763 }
9625604c 15764 }
d3eaf884 15765
24929352 15766 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
15767 * disable the crtc (and hence change the state) if it is wrong. Note
15768 * that gen4+ has a fixed plane -> pipe mapping. */
15769 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
15770 bool plane;
15771
24929352
DV
15772 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15773 crtc->base.base.id);
15774
15775 /* Pipe has the wrong plane attached and the plane is active.
15776 * Temporarily change the plane mapping and disable everything
15777 * ... */
15778 plane = crtc->plane;
b70709a6 15779 to_intel_plane_state(crtc->base.primary->state)->visible = true;
24929352 15780 crtc->plane = !plane;
b17d48e2 15781 intel_crtc_disable_noatomic(&crtc->base);
24929352 15782 crtc->plane = plane;
24929352 15783 }
24929352 15784
7fad798e
DV
15785 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15786 crtc->pipe == PIPE_A && !crtc->active) {
15787 /* BIOS forgot to enable pipe A, this mostly happens after
15788 * resume. Force-enable the pipe to fix this, the update_dpms
15789 * call below we restore the pipe to the right state, but leave
15790 * the required bits on. */
15791 intel_enable_pipe_a(dev);
15792 }
15793
24929352
DV
15794 /* Adjust the state of the output pipe according to whether we
15795 * have active connectors/encoders. */
02e93c35 15796 if (!intel_crtc_has_encoders(crtc))
b17d48e2 15797 intel_crtc_disable_noatomic(&crtc->base);
24929352 15798
53d9f4e9 15799 if (crtc->active != crtc->base.state->active) {
02e93c35 15800 struct intel_encoder *encoder;
24929352
DV
15801
15802 /* This can happen either due to bugs in the get_hw_state
b17d48e2
ML
15803 * functions or because of calls to intel_crtc_disable_noatomic,
15804 * or because the pipe is force-enabled due to the
24929352
DV
15805 * pipe A quirk. */
15806 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15807 crtc->base.base.id,
83d65738 15808 crtc->base.state->enable ? "enabled" : "disabled",
24929352
DV
15809 crtc->active ? "enabled" : "disabled");
15810
4be40c98 15811 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
49d6fa21 15812 crtc->base.state->active = crtc->active;
24929352 15813 crtc->base.enabled = crtc->active;
2aa974c9 15814 crtc->base.state->connector_mask = 0;
e87a52b3 15815 crtc->base.state->encoder_mask = 0;
24929352
DV
15816
15817 /* Because we only establish the connector -> encoder ->
15818 * crtc links if something is active, this means the
15819 * crtc is now deactivated. Break the links. connector
15820 * -> encoder links are only establish when things are
15821 * actually up, hence no need to break them. */
15822 WARN_ON(crtc->active);
15823
2d406bb0 15824 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
24929352 15825 encoder->base.crtc = NULL;
24929352 15826 }
c5ab3bc0 15827
a3ed6aad 15828 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
4cc31489
DV
15829 /*
15830 * We start out with underrun reporting disabled to avoid races.
15831 * For correct bookkeeping mark this on active crtcs.
15832 *
c5ab3bc0
DV
15833 * Also on gmch platforms we dont have any hardware bits to
15834 * disable the underrun reporting. Which means we need to start
15835 * out with underrun reporting disabled also on inactive pipes,
15836 * since otherwise we'll complain about the garbage we read when
15837 * e.g. coming up after runtime pm.
15838 *
4cc31489
DV
15839 * No protection against concurrent access is required - at
15840 * worst a fifo underrun happens which also sets this to false.
15841 */
15842 crtc->cpu_fifo_underrun_disabled = true;
15843 crtc->pch_fifo_underrun_disabled = true;
15844 }
24929352
DV
15845}
15846
15847static void intel_sanitize_encoder(struct intel_encoder *encoder)
15848{
15849 struct intel_connector *connector;
15850 struct drm_device *dev = encoder->base.dev;
15851
15852 /* We need to check both for a crtc link (meaning that the
15853 * encoder is active and trying to read from a pipe) and the
15854 * pipe itself being active. */
15855 bool has_active_crtc = encoder->base.crtc &&
15856 to_intel_crtc(encoder->base.crtc)->active;
15857
dd756198 15858 if (intel_encoder_has_connectors(encoder) && !has_active_crtc) {
24929352
DV
15859 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15860 encoder->base.base.id,
8e329a03 15861 encoder->base.name);
24929352
DV
15862
15863 /* Connector is active, but has no active pipe. This is
15864 * fallout from our resume register restoring. Disable
15865 * the encoder manually again. */
15866 if (encoder->base.crtc) {
15867 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15868 encoder->base.base.id,
8e329a03 15869 encoder->base.name);
24929352 15870 encoder->disable(encoder);
a62d1497
VS
15871 if (encoder->post_disable)
15872 encoder->post_disable(encoder);
24929352 15873 }
7f1950fb 15874 encoder->base.crtc = NULL;
24929352
DV
15875
15876 /* Inconsistent output/port/pipe state happens presumably due to
15877 * a bug in one of the get_hw_state functions. Or someplace else
15878 * in our code, like the register restore mess on resume. Clamp
15879 * things to off as a safer default. */
3a3371ff 15880 for_each_intel_connector(dev, connector) {
24929352
DV
15881 if (connector->encoder != encoder)
15882 continue;
7f1950fb
EE
15883 connector->base.dpms = DRM_MODE_DPMS_OFF;
15884 connector->base.encoder = NULL;
24929352
DV
15885 }
15886 }
15887 /* Enabled encoders without active connectors will be fixed in
15888 * the crtc fixup. */
15889}
15890
04098753 15891void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
15892{
15893 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 15894 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
0fde901f 15895
04098753
ID
15896 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15897 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15898 i915_disable_vga(dev);
15899 }
15900}
15901
15902void i915_redisable_vga(struct drm_device *dev)
15903{
15904 struct drm_i915_private *dev_priv = dev->dev_private;
15905
8dc8a27c
PZ
15906 /* This function can be called both from intel_modeset_setup_hw_state or
15907 * at a very early point in our resume sequence, where the power well
15908 * structures are not yet restored. Since this function is at a very
15909 * paranoid "someone might have enabled VGA while we were not looking"
15910 * level, just check if the power well is enabled instead of trying to
15911 * follow the "don't touch the power well if we don't need it" policy
15912 * the rest of the driver uses. */
6392f847 15913 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
15914 return;
15915
04098753 15916 i915_redisable_vga_power_on(dev);
6392f847
ID
15917
15918 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
0fde901f
KM
15919}
15920
f9cd7b88 15921static bool primary_get_hw_state(struct intel_plane *plane)
98ec7739 15922{
f9cd7b88 15923 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
98ec7739 15924
f9cd7b88 15925 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
d032ffa0
ML
15926}
15927
f9cd7b88
VS
15928/* FIXME read out full plane state for all planes */
15929static void readout_plane_state(struct intel_crtc *crtc)
d032ffa0 15930{
b26d3ea3 15931 struct drm_plane *primary = crtc->base.primary;
f9cd7b88 15932 struct intel_plane_state *plane_state =
b26d3ea3 15933 to_intel_plane_state(primary->state);
d032ffa0 15934
19b8d387 15935 plane_state->visible = crtc->active &&
b26d3ea3
ML
15936 primary_get_hw_state(to_intel_plane(primary));
15937
15938 if (plane_state->visible)
15939 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
98ec7739
VS
15940}
15941
30e984df 15942static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
15943{
15944 struct drm_i915_private *dev_priv = dev->dev_private;
15945 enum pipe pipe;
24929352
DV
15946 struct intel_crtc *crtc;
15947 struct intel_encoder *encoder;
15948 struct intel_connector *connector;
5358901f 15949 int i;
24929352 15950
565602d7
ML
15951 dev_priv->active_crtcs = 0;
15952
d3fcc808 15953 for_each_intel_crtc(dev, crtc) {
565602d7
ML
15954 struct intel_crtc_state *crtc_state = crtc->config;
15955 int pixclk = 0;
3b117c8f 15956
565602d7
ML
15957 __drm_atomic_helper_crtc_destroy_state(&crtc->base, &crtc_state->base);
15958 memset(crtc_state, 0, sizeof(*crtc_state));
15959 crtc_state->base.crtc = &crtc->base;
24929352 15960
565602d7
ML
15961 crtc_state->base.active = crtc_state->base.enable =
15962 dev_priv->display.get_pipe_config(crtc, crtc_state);
15963
15964 crtc->base.enabled = crtc_state->base.enable;
15965 crtc->active = crtc_state->base.active;
15966
15967 if (crtc_state->base.active) {
15968 dev_priv->active_crtcs |= 1 << crtc->pipe;
15969
15970 if (IS_BROADWELL(dev_priv)) {
15971 pixclk = ilk_pipe_pixel_rate(crtc_state);
15972
15973 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
15974 if (crtc_state->ips_enabled)
15975 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15976 } else if (IS_VALLEYVIEW(dev_priv) ||
15977 IS_CHERRYVIEW(dev_priv) ||
15978 IS_BROXTON(dev_priv))
15979 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
15980 else
15981 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15982 }
15983
15984 dev_priv->min_pixclk[crtc->pipe] = pixclk;
b70709a6 15985
f9cd7b88 15986 readout_plane_state(crtc);
24929352
DV
15987
15988 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15989 crtc->base.base.id,
15990 crtc->active ? "enabled" : "disabled");
15991 }
15992
5358901f
DV
15993 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15994 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15995
3e369b76
ACO
15996 pll->on = pll->get_hw_state(dev_priv, pll,
15997 &pll->config.hw_state);
5358901f 15998 pll->active = 0;
3e369b76 15999 pll->config.crtc_mask = 0;
d3fcc808 16000 for_each_intel_crtc(dev, crtc) {
1e6f2ddc 16001 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
5358901f 16002 pll->active++;
3e369b76 16003 pll->config.crtc_mask |= 1 << crtc->pipe;
1e6f2ddc 16004 }
5358901f 16005 }
5358901f 16006
1e6f2ddc 16007 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 16008 pll->name, pll->config.crtc_mask, pll->on);
bd2bb1b9 16009
3e369b76 16010 if (pll->config.crtc_mask)
bd2bb1b9 16011 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5358901f
DV
16012 }
16013
b2784e15 16014 for_each_intel_encoder(dev, encoder) {
24929352
DV
16015 pipe = 0;
16016
16017 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
16018 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
16019 encoder->base.crtc = &crtc->base;
6e3c9717 16020 encoder->get_config(encoder, crtc->config);
24929352
DV
16021 } else {
16022 encoder->base.crtc = NULL;
16023 }
16024
6f2bcceb 16025 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 16026 encoder->base.base.id,
8e329a03 16027 encoder->base.name,
24929352 16028 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 16029 pipe_name(pipe));
24929352
DV
16030 }
16031
3a3371ff 16032 for_each_intel_connector(dev, connector) {
24929352
DV
16033 if (connector->get_hw_state(connector)) {
16034 connector->base.dpms = DRM_MODE_DPMS_ON;
2aa974c9
ML
16035
16036 encoder = connector->encoder;
16037 connector->base.encoder = &encoder->base;
16038
16039 if (encoder->base.crtc &&
16040 encoder->base.crtc->state->active) {
16041 /*
16042 * This has to be done during hardware readout
16043 * because anything calling .crtc_disable may
16044 * rely on the connector_mask being accurate.
16045 */
16046 encoder->base.crtc->state->connector_mask |=
16047 1 << drm_connector_index(&connector->base);
e87a52b3
ML
16048 encoder->base.crtc->state->encoder_mask |=
16049 1 << drm_encoder_index(&encoder->base);
2aa974c9
ML
16050 }
16051
24929352
DV
16052 } else {
16053 connector->base.dpms = DRM_MODE_DPMS_OFF;
16054 connector->base.encoder = NULL;
16055 }
16056 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
16057 connector->base.base.id,
c23cc417 16058 connector->base.name,
24929352
DV
16059 connector->base.encoder ? "enabled" : "disabled");
16060 }
7f4c6284
VS
16061
16062 for_each_intel_crtc(dev, crtc) {
16063 crtc->base.hwmode = crtc->config->base.adjusted_mode;
16064
16065 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
16066 if (crtc->base.state->active) {
16067 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
16068 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
16069 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
16070
16071 /*
16072 * The initial mode needs to be set in order to keep
16073 * the atomic core happy. It wants a valid mode if the
16074 * crtc's enabled, so we do the above call.
16075 *
16076 * At this point some state updated by the connectors
16077 * in their ->detect() callback has not run yet, so
16078 * no recalculation can be done yet.
16079 *
16080 * Even if we could do a recalculation and modeset
16081 * right now it would cause a double modeset if
16082 * fbdev or userspace chooses a different initial mode.
16083 *
16084 * If that happens, someone indicated they wanted a
16085 * mode change, which means it's safe to do a full
16086 * recalculation.
16087 */
16088 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
9eca6832
VS
16089
16090 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
16091 update_scanline_offset(crtc);
7f4c6284 16092 }
e3b247da
VS
16093
16094 intel_pipe_config_sanity_check(dev_priv, crtc->config);
7f4c6284 16095 }
30e984df
DV
16096}
16097
043e9bda
ML
16098/* Scan out the current hw modeset state,
16099 * and sanitizes it to the current state
16100 */
16101static void
16102intel_modeset_setup_hw_state(struct drm_device *dev)
30e984df
DV
16103{
16104 struct drm_i915_private *dev_priv = dev->dev_private;
16105 enum pipe pipe;
30e984df
DV
16106 struct intel_crtc *crtc;
16107 struct intel_encoder *encoder;
35c95375 16108 int i;
30e984df
DV
16109
16110 intel_modeset_readout_hw_state(dev);
24929352
DV
16111
16112 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 16113 for_each_intel_encoder(dev, encoder) {
24929352
DV
16114 intel_sanitize_encoder(encoder);
16115 }
16116
055e393f 16117 for_each_pipe(dev_priv, pipe) {
24929352
DV
16118 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
16119 intel_sanitize_crtc(crtc);
6e3c9717
ACO
16120 intel_dump_pipe_config(crtc, crtc->config,
16121 "[setup_hw_state]");
24929352 16122 }
9a935856 16123
d29b2f9d
ACO
16124 intel_modeset_update_connector_atomic_state(dev);
16125
35c95375
DV
16126 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16127 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
16128
16129 if (!pll->on || pll->active)
16130 continue;
16131
16132 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
16133
16134 pll->disable(dev_priv, pll);
16135 pll->on = false;
16136 }
16137
666a4537 16138 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
6eb1a681
VS
16139 vlv_wm_get_hw_state(dev);
16140 else if (IS_GEN9(dev))
3078999f
PB
16141 skl_wm_get_hw_state(dev);
16142 else if (HAS_PCH_SPLIT(dev))
243e6a44 16143 ilk_wm_get_hw_state(dev);
292b990e
ML
16144
16145 for_each_intel_crtc(dev, crtc) {
16146 unsigned long put_domains;
16147
74bff5f9 16148 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
292b990e
ML
16149 if (WARN_ON(put_domains))
16150 modeset_put_power_domains(dev_priv, put_domains);
16151 }
16152 intel_display_set_init_power(dev_priv, false);
010cf73d
PZ
16153
16154 intel_fbc_init_pipe_state(dev_priv);
043e9bda 16155}
7d0bc1ea 16156
043e9bda
ML
16157void intel_display_resume(struct drm_device *dev)
16158{
e2c8b870
ML
16159 struct drm_i915_private *dev_priv = to_i915(dev);
16160 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
16161 struct drm_modeset_acquire_ctx ctx;
043e9bda 16162 int ret;
e2c8b870 16163 bool setup = false;
f30da187 16164
e2c8b870 16165 dev_priv->modeset_restore_state = NULL;
043e9bda 16166
ea49c9ac
ML
16167 /*
16168 * This is a cludge because with real atomic modeset mode_config.mutex
16169 * won't be taken. Unfortunately some probed state like
16170 * audio_codec_enable is still protected by mode_config.mutex, so lock
16171 * it here for now.
16172 */
16173 mutex_lock(&dev->mode_config.mutex);
e2c8b870 16174 drm_modeset_acquire_init(&ctx, 0);
043e9bda 16175
e2c8b870
ML
16176retry:
16177 ret = drm_modeset_lock_all_ctx(dev, &ctx);
043e9bda 16178
e2c8b870
ML
16179 if (ret == 0 && !setup) {
16180 setup = true;
043e9bda 16181
e2c8b870
ML
16182 intel_modeset_setup_hw_state(dev);
16183 i915_redisable_vga(dev);
45e2b5f6 16184 }
8af6cf88 16185
e2c8b870
ML
16186 if (ret == 0 && state) {
16187 struct drm_crtc_state *crtc_state;
16188 struct drm_crtc *crtc;
16189 int i;
043e9bda 16190
e2c8b870
ML
16191 state->acquire_ctx = &ctx;
16192
16193 for_each_crtc_in_state(state, crtc, crtc_state, i) {
16194 /*
16195 * Force recalculation even if we restore
16196 * current state. With fast modeset this may not result
16197 * in a modeset when the state is compatible.
16198 */
16199 crtc_state->mode_changed = true;
16200 }
16201
16202 ret = drm_atomic_commit(state);
043e9bda
ML
16203 }
16204
e2c8b870
ML
16205 if (ret == -EDEADLK) {
16206 drm_modeset_backoff(&ctx);
16207 goto retry;
16208 }
043e9bda 16209
e2c8b870
ML
16210 drm_modeset_drop_locks(&ctx);
16211 drm_modeset_acquire_fini(&ctx);
ea49c9ac 16212 mutex_unlock(&dev->mode_config.mutex);
043e9bda 16213
e2c8b870
ML
16214 if (ret) {
16215 DRM_ERROR("Restoring old state failed with %i\n", ret);
16216 drm_atomic_state_free(state);
16217 }
2c7111db
CW
16218}
16219
16220void intel_modeset_gem_init(struct drm_device *dev)
16221{
484b41dd 16222 struct drm_crtc *c;
2ff8fde1 16223 struct drm_i915_gem_object *obj;
e0d6149b 16224 int ret;
484b41dd 16225
ae48434c 16226 intel_init_gt_powersave(dev);
ae48434c 16227
1833b134 16228 intel_modeset_init_hw(dev);
02e792fb
DV
16229
16230 intel_setup_overlay(dev);
484b41dd
JB
16231
16232 /*
16233 * Make sure any fbs we allocated at startup are properly
16234 * pinned & fenced. When we do the allocation it's too early
16235 * for this.
16236 */
70e1e0ec 16237 for_each_crtc(dev, c) {
2ff8fde1
MR
16238 obj = intel_fb_obj(c->primary->fb);
16239 if (obj == NULL)
484b41dd
JB
16240 continue;
16241
e0d6149b 16242 mutex_lock(&dev->struct_mutex);
3465c580
VS
16243 ret = intel_pin_and_fence_fb_obj(c->primary->fb,
16244 c->primary->state->rotation);
e0d6149b
TU
16245 mutex_unlock(&dev->struct_mutex);
16246 if (ret) {
484b41dd
JB
16247 DRM_ERROR("failed to pin boot fb on pipe %d\n",
16248 to_intel_crtc(c)->pipe);
66e514c1
DA
16249 drm_framebuffer_unreference(c->primary->fb);
16250 c->primary->fb = NULL;
36750f28 16251 c->primary->crtc = c->primary->state->crtc = NULL;
afd65eb4 16252 update_state_fb(c->primary);
36750f28 16253 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
484b41dd
JB
16254 }
16255 }
0962c3c9
VS
16256
16257 intel_backlight_register(dev);
79e53945
JB
16258}
16259
4932e2c3
ID
16260void intel_connector_unregister(struct intel_connector *intel_connector)
16261{
16262 struct drm_connector *connector = &intel_connector->base;
16263
16264 intel_panel_destroy_backlight(connector);
34ea3d38 16265 drm_connector_unregister(connector);
4932e2c3
ID
16266}
16267
79e53945
JB
16268void intel_modeset_cleanup(struct drm_device *dev)
16269{
652c393a 16270 struct drm_i915_private *dev_priv = dev->dev_private;
19c8054c 16271 struct intel_connector *connector;
652c393a 16272
2eb5252e
ID
16273 intel_disable_gt_powersave(dev);
16274
0962c3c9
VS
16275 intel_backlight_unregister(dev);
16276
fd0c0642
DV
16277 /*
16278 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 16279 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
16280 * experience fancy races otherwise.
16281 */
2aeb7d3a 16282 intel_irq_uninstall(dev_priv);
eb21b92b 16283
fd0c0642
DV
16284 /*
16285 * Due to the hpd irq storm handling the hotplug work can re-arm the
16286 * poll handlers. Hence disable polling after hpd handling is shut down.
16287 */
f87ea761 16288 drm_kms_helper_poll_fini(dev);
fd0c0642 16289
723bfd70
JB
16290 intel_unregister_dsm_handler();
16291
c937ab3e 16292 intel_fbc_global_disable(dev_priv);
69341a5e 16293
1630fe75
CW
16294 /* flush any delayed tasks or pending work */
16295 flush_scheduled_work();
16296
db31af1d 16297 /* destroy the backlight and sysfs files before encoders/connectors */
19c8054c
JN
16298 for_each_intel_connector(dev, connector)
16299 connector->unregister(connector);
d9255d57 16300
79e53945 16301 drm_mode_config_cleanup(dev);
4d7bb011
DV
16302
16303 intel_cleanup_overlay(dev);
ae48434c 16304
ae48434c 16305 intel_cleanup_gt_powersave(dev);
f5949141
DV
16306
16307 intel_teardown_gmbus(dev);
79e53945
JB
16308}
16309
f1c79df3
ZW
16310/*
16311 * Return which encoder is currently attached for connector.
16312 */
df0e9248 16313struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 16314{
df0e9248
CW
16315 return &intel_attached_encoder(connector)->base;
16316}
f1c79df3 16317
df0e9248
CW
16318void intel_connector_attach_encoder(struct intel_connector *connector,
16319 struct intel_encoder *encoder)
16320{
16321 connector->encoder = encoder;
16322 drm_mode_connector_attach_encoder(&connector->base,
16323 &encoder->base);
79e53945 16324}
28d52043
DA
16325
16326/*
16327 * set vga decode state - true == enable VGA decode
16328 */
16329int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
16330{
16331 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 16332 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
16333 u16 gmch_ctrl;
16334
75fa041d
CW
16335 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
16336 DRM_ERROR("failed to read control word\n");
16337 return -EIO;
16338 }
16339
c0cc8a55
CW
16340 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
16341 return 0;
16342
28d52043
DA
16343 if (state)
16344 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
16345 else
16346 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
16347
16348 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
16349 DRM_ERROR("failed to write control word\n");
16350 return -EIO;
16351 }
16352
28d52043
DA
16353 return 0;
16354}
c4a1d9e4 16355
c4a1d9e4 16356struct intel_display_error_state {
ff57f1b0
PZ
16357
16358 u32 power_well_driver;
16359
63b66e5b
CW
16360 int num_transcoders;
16361
c4a1d9e4
CW
16362 struct intel_cursor_error_state {
16363 u32 control;
16364 u32 position;
16365 u32 base;
16366 u32 size;
52331309 16367 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
16368
16369 struct intel_pipe_error_state {
ddf9c536 16370 bool power_domain_on;
c4a1d9e4 16371 u32 source;
f301b1e1 16372 u32 stat;
52331309 16373 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
16374
16375 struct intel_plane_error_state {
16376 u32 control;
16377 u32 stride;
16378 u32 size;
16379 u32 pos;
16380 u32 addr;
16381 u32 surface;
16382 u32 tile_offset;
52331309 16383 } plane[I915_MAX_PIPES];
63b66e5b
CW
16384
16385 struct intel_transcoder_error_state {
ddf9c536 16386 bool power_domain_on;
63b66e5b
CW
16387 enum transcoder cpu_transcoder;
16388
16389 u32 conf;
16390
16391 u32 htotal;
16392 u32 hblank;
16393 u32 hsync;
16394 u32 vtotal;
16395 u32 vblank;
16396 u32 vsync;
16397 } transcoder[4];
c4a1d9e4
CW
16398};
16399
16400struct intel_display_error_state *
16401intel_display_capture_error_state(struct drm_device *dev)
16402{
fbee40df 16403 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 16404 struct intel_display_error_state *error;
63b66e5b
CW
16405 int transcoders[] = {
16406 TRANSCODER_A,
16407 TRANSCODER_B,
16408 TRANSCODER_C,
16409 TRANSCODER_EDP,
16410 };
c4a1d9e4
CW
16411 int i;
16412
63b66e5b
CW
16413 if (INTEL_INFO(dev)->num_pipes == 0)
16414 return NULL;
16415
9d1cb914 16416 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
16417 if (error == NULL)
16418 return NULL;
16419
190be112 16420 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
16421 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
16422
055e393f 16423 for_each_pipe(dev_priv, i) {
ddf9c536 16424 error->pipe[i].power_domain_on =
f458ebbc
DV
16425 __intel_display_power_is_enabled(dev_priv,
16426 POWER_DOMAIN_PIPE(i));
ddf9c536 16427 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
16428 continue;
16429
5efb3e28
VS
16430 error->cursor[i].control = I915_READ(CURCNTR(i));
16431 error->cursor[i].position = I915_READ(CURPOS(i));
16432 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
16433
16434 error->plane[i].control = I915_READ(DSPCNTR(i));
16435 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 16436 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 16437 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
16438 error->plane[i].pos = I915_READ(DSPPOS(i));
16439 }
ca291363
PZ
16440 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
16441 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
16442 if (INTEL_INFO(dev)->gen >= 4) {
16443 error->plane[i].surface = I915_READ(DSPSURF(i));
16444 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16445 }
16446
c4a1d9e4 16447 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 16448
3abfce77 16449 if (HAS_GMCH_DISPLAY(dev))
f301b1e1 16450 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
16451 }
16452
16453 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
16454 if (HAS_DDI(dev_priv->dev))
16455 error->num_transcoders++; /* Account for eDP. */
16456
16457 for (i = 0; i < error->num_transcoders; i++) {
16458 enum transcoder cpu_transcoder = transcoders[i];
16459
ddf9c536 16460 error->transcoder[i].power_domain_on =
f458ebbc 16461 __intel_display_power_is_enabled(dev_priv,
38cc1daf 16462 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 16463 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
16464 continue;
16465
63b66e5b
CW
16466 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16467
16468 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16469 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16470 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16471 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16472 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16473 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16474 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
16475 }
16476
16477 return error;
16478}
16479
edc3d884
MK
16480#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16481
c4a1d9e4 16482void
edc3d884 16483intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
16484 struct drm_device *dev,
16485 struct intel_display_error_state *error)
16486{
055e393f 16487 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4
CW
16488 int i;
16489
63b66e5b
CW
16490 if (!error)
16491 return;
16492
edc3d884 16493 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 16494 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 16495 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 16496 error->power_well_driver);
055e393f 16497 for_each_pipe(dev_priv, i) {
edc3d884 16498 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536 16499 err_printf(m, " Power: %s\n",
87ad3212 16500 onoff(error->pipe[i].power_domain_on));
edc3d884 16501 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 16502 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
16503
16504 err_printf(m, "Plane [%d]:\n", i);
16505 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16506 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 16507 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
16508 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16509 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 16510 }
4b71a570 16511 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 16512 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 16513 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
16514 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16515 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
16516 }
16517
edc3d884
MK
16518 err_printf(m, "Cursor [%d]:\n", i);
16519 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16520 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16521 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 16522 }
63b66e5b
CW
16523
16524 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 16525 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 16526 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536 16527 err_printf(m, " Power: %s\n",
87ad3212 16528 onoff(error->transcoder[i].power_domain_on));
63b66e5b
CW
16529 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16530 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16531 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16532 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16533 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16534 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16535 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16536 }
c4a1d9e4 16537}