]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
drm/i915: Prune the reservation shared fence array
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
5d723d7a 37#include "intel_frontbuffer.h"
760285e7 38#include <drm/i915_drm.h>
79e53945 39#include "i915_drv.h"
57822dc6 40#include "i915_gem_clflush.h"
db18b6a6 41#include "intel_dsi.h"
e5510fac 42#include "i915_trace.h"
319c1d42 43#include <drm/drm_atomic.h>
c196e1d6 44#include <drm/drm_atomic_helper.h>
760285e7
DH
45#include <drm/drm_dp_helper.h>
46#include <drm/drm_crtc_helper.h>
465c120c
MR
47#include <drm/drm_plane_helper.h>
48#include <drm/drm_rect.h>
c0f372b3 49#include <linux/dma_remapping.h>
fd8e058a 50#include <linux/reservation.h>
79e53945 51
465c120c 52/* Primary plane formats for gen <= 3 */
568db4f2 53static const uint32_t i8xx_primary_formats[] = {
67fe7dc5
DL
54 DRM_FORMAT_C8,
55 DRM_FORMAT_RGB565,
465c120c 56 DRM_FORMAT_XRGB1555,
67fe7dc5 57 DRM_FORMAT_XRGB8888,
465c120c
MR
58};
59
60/* Primary plane formats for gen >= 4 */
568db4f2 61static const uint32_t i965_primary_formats[] = {
6c0fd451
DL
62 DRM_FORMAT_C8,
63 DRM_FORMAT_RGB565,
64 DRM_FORMAT_XRGB8888,
65 DRM_FORMAT_XBGR8888,
66 DRM_FORMAT_XRGB2101010,
67 DRM_FORMAT_XBGR2101010,
68};
69
714244e2
BW
70static const uint64_t i9xx_format_modifiers[] = {
71 I915_FORMAT_MOD_X_TILED,
72 DRM_FORMAT_MOD_LINEAR,
73 DRM_FORMAT_MOD_INVALID
74};
75
6c0fd451 76static const uint32_t skl_primary_formats[] = {
67fe7dc5
DL
77 DRM_FORMAT_C8,
78 DRM_FORMAT_RGB565,
79 DRM_FORMAT_XRGB8888,
465c120c 80 DRM_FORMAT_XBGR8888,
67fe7dc5 81 DRM_FORMAT_ARGB8888,
465c120c
MR
82 DRM_FORMAT_ABGR8888,
83 DRM_FORMAT_XRGB2101010,
465c120c 84 DRM_FORMAT_XBGR2101010,
ea916ea0
KM
85 DRM_FORMAT_YUYV,
86 DRM_FORMAT_YVYU,
87 DRM_FORMAT_UYVY,
88 DRM_FORMAT_VYUY,
465c120c
MR
89};
90
714244e2
BW
91static const uint64_t skl_format_modifiers_noccs[] = {
92 I915_FORMAT_MOD_Yf_TILED,
93 I915_FORMAT_MOD_Y_TILED,
94 I915_FORMAT_MOD_X_TILED,
95 DRM_FORMAT_MOD_LINEAR,
96 DRM_FORMAT_MOD_INVALID
97};
98
99static const uint64_t skl_format_modifiers_ccs[] = {
100 I915_FORMAT_MOD_Yf_TILED_CCS,
101 I915_FORMAT_MOD_Y_TILED_CCS,
102 I915_FORMAT_MOD_Yf_TILED,
103 I915_FORMAT_MOD_Y_TILED,
104 I915_FORMAT_MOD_X_TILED,
105 DRM_FORMAT_MOD_LINEAR,
106 DRM_FORMAT_MOD_INVALID
107};
108
3d7d6510
MR
109/* Cursor formats */
110static const uint32_t intel_cursor_formats[] = {
111 DRM_FORMAT_ARGB8888,
112};
113
714244e2
BW
114static const uint64_t cursor_format_modifiers[] = {
115 DRM_FORMAT_MOD_LINEAR,
116 DRM_FORMAT_MOD_INVALID
117};
118
f1f644dc 119static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 120 struct intel_crtc_state *pipe_config);
18442d08 121static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 122 struct intel_crtc_state *pipe_config);
f1f644dc 123
24dbf51a
CW
124static int intel_framebuffer_init(struct intel_framebuffer *ifb,
125 struct drm_i915_gem_object *obj,
126 struct drm_mode_fb_cmd2 *mode_cmd);
5b18e57c
DV
127static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
128static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
bc58be60 129static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
29407aab 130static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
131 struct intel_link_m_n *m_n,
132 struct intel_link_m_n *m2_n2);
29407aab 133static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97 134static void haswell_set_pipeconf(struct drm_crtc *crtc);
391bf048 135static void haswell_set_pipemisc(struct drm_crtc *crtc);
d288f65f 136static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 137 const struct intel_crtc_state *pipe_config);
d288f65f 138static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 139 const struct intel_crtc_state *pipe_config);
5a21b665
DV
140static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
141static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
1c74eeaf
NM
142static void intel_crtc_init_scalers(struct intel_crtc *crtc,
143 struct intel_crtc_state *crtc_state);
bfd16b2a
ML
144static void skylake_pfit_enable(struct intel_crtc *crtc);
145static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
146static void ironlake_pfit_enable(struct intel_crtc *crtc);
aecd36b8
VS
147static void intel_modeset_setup_hw_state(struct drm_device *dev,
148 struct drm_modeset_acquire_ctx *ctx);
2622a081 149static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
e7457a9a 150
d4906093 151struct intel_limit {
4c5def93
ACO
152 struct {
153 int min, max;
154 } dot, vco, n, m, m1, m2, p, p1;
155
156 struct {
157 int dot_limit;
158 int p2_slow, p2_fast;
159 } p2;
d4906093 160};
79e53945 161
bfa7df01 162/* returns HPLL frequency in kHz */
49cd97a3 163int vlv_get_hpll_vco(struct drm_i915_private *dev_priv)
bfa7df01
VS
164{
165 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
166
167 /* Obtain SKU information */
168 mutex_lock(&dev_priv->sb_lock);
169 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
170 CCK_FUSE_HPLL_FREQ_MASK;
171 mutex_unlock(&dev_priv->sb_lock);
172
173 return vco_freq[hpll_freq] * 1000;
174}
175
c30fec65
VS
176int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
177 const char *name, u32 reg, int ref_freq)
bfa7df01
VS
178{
179 u32 val;
180 int divider;
181
bfa7df01
VS
182 mutex_lock(&dev_priv->sb_lock);
183 val = vlv_cck_read(dev_priv, reg);
184 mutex_unlock(&dev_priv->sb_lock);
185
186 divider = val & CCK_FREQUENCY_VALUES;
187
188 WARN((val & CCK_FREQUENCY_STATUS) !=
189 (divider << CCK_FREQUENCY_STATUS_SHIFT),
190 "%s change in progress\n", name);
191
c30fec65
VS
192 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
193}
194
7ff89ca2
VS
195int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
196 const char *name, u32 reg)
c30fec65
VS
197{
198 if (dev_priv->hpll_freq == 0)
49cd97a3 199 dev_priv->hpll_freq = vlv_get_hpll_vco(dev_priv);
c30fec65
VS
200
201 return vlv_get_cck_clock(dev_priv, name, reg,
202 dev_priv->hpll_freq);
bfa7df01
VS
203}
204
bfa7df01
VS
205static void intel_update_czclk(struct drm_i915_private *dev_priv)
206{
666a4537 207 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
bfa7df01
VS
208 return;
209
210 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
211 CCK_CZ_CLOCK_CONTROL);
212
213 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
214}
215
021357ac 216static inline u32 /* units of 100MHz */
21a727b3
VS
217intel_fdi_link_freq(struct drm_i915_private *dev_priv,
218 const struct intel_crtc_state *pipe_config)
021357ac 219{
21a727b3
VS
220 if (HAS_DDI(dev_priv))
221 return pipe_config->port_clock; /* SPLL */
222 else if (IS_GEN5(dev_priv))
223 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
e3b247da 224 else
21a727b3 225 return 270000;
021357ac
CW
226}
227
1b6f4958 228static const struct intel_limit intel_limits_i8xx_dac = {
0206e353 229 .dot = { .min = 25000, .max = 350000 },
9c333719 230 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 231 .n = { .min = 2, .max = 16 },
0206e353
AJ
232 .m = { .min = 96, .max = 140 },
233 .m1 = { .min = 18, .max = 26 },
234 .m2 = { .min = 6, .max = 16 },
235 .p = { .min = 4, .max = 128 },
236 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
237 .p2 = { .dot_limit = 165000,
238 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
239};
240
1b6f4958 241static const struct intel_limit intel_limits_i8xx_dvo = {
5d536e28 242 .dot = { .min = 25000, .max = 350000 },
9c333719 243 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 244 .n = { .min = 2, .max = 16 },
5d536e28
DV
245 .m = { .min = 96, .max = 140 },
246 .m1 = { .min = 18, .max = 26 },
247 .m2 = { .min = 6, .max = 16 },
248 .p = { .min = 4, .max = 128 },
249 .p1 = { .min = 2, .max = 33 },
250 .p2 = { .dot_limit = 165000,
251 .p2_slow = 4, .p2_fast = 4 },
252};
253
1b6f4958 254static const struct intel_limit intel_limits_i8xx_lvds = {
0206e353 255 .dot = { .min = 25000, .max = 350000 },
9c333719 256 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 257 .n = { .min = 2, .max = 16 },
0206e353
AJ
258 .m = { .min = 96, .max = 140 },
259 .m1 = { .min = 18, .max = 26 },
260 .m2 = { .min = 6, .max = 16 },
261 .p = { .min = 4, .max = 128 },
262 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
263 .p2 = { .dot_limit = 165000,
264 .p2_slow = 14, .p2_fast = 7 },
e4b36699 265};
273e27ca 266
1b6f4958 267static const struct intel_limit intel_limits_i9xx_sdvo = {
0206e353
AJ
268 .dot = { .min = 20000, .max = 400000 },
269 .vco = { .min = 1400000, .max = 2800000 },
270 .n = { .min = 1, .max = 6 },
271 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
272 .m1 = { .min = 8, .max = 18 },
273 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
274 .p = { .min = 5, .max = 80 },
275 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
276 .p2 = { .dot_limit = 200000,
277 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
278};
279
1b6f4958 280static const struct intel_limit intel_limits_i9xx_lvds = {
0206e353
AJ
281 .dot = { .min = 20000, .max = 400000 },
282 .vco = { .min = 1400000, .max = 2800000 },
283 .n = { .min = 1, .max = 6 },
284 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
285 .m1 = { .min = 8, .max = 18 },
286 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
287 .p = { .min = 7, .max = 98 },
288 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
289 .p2 = { .dot_limit = 112000,
290 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
291};
292
273e27ca 293
1b6f4958 294static const struct intel_limit intel_limits_g4x_sdvo = {
273e27ca
EA
295 .dot = { .min = 25000, .max = 270000 },
296 .vco = { .min = 1750000, .max = 3500000},
297 .n = { .min = 1, .max = 4 },
298 .m = { .min = 104, .max = 138 },
299 .m1 = { .min = 17, .max = 23 },
300 .m2 = { .min = 5, .max = 11 },
301 .p = { .min = 10, .max = 30 },
302 .p1 = { .min = 1, .max = 3},
303 .p2 = { .dot_limit = 270000,
304 .p2_slow = 10,
305 .p2_fast = 10
044c7c41 306 },
e4b36699
KP
307};
308
1b6f4958 309static const struct intel_limit intel_limits_g4x_hdmi = {
273e27ca
EA
310 .dot = { .min = 22000, .max = 400000 },
311 .vco = { .min = 1750000, .max = 3500000},
312 .n = { .min = 1, .max = 4 },
313 .m = { .min = 104, .max = 138 },
314 .m1 = { .min = 16, .max = 23 },
315 .m2 = { .min = 5, .max = 11 },
316 .p = { .min = 5, .max = 80 },
317 .p1 = { .min = 1, .max = 8},
318 .p2 = { .dot_limit = 165000,
319 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
320};
321
1b6f4958 322static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
323 .dot = { .min = 20000, .max = 115000 },
324 .vco = { .min = 1750000, .max = 3500000 },
325 .n = { .min = 1, .max = 3 },
326 .m = { .min = 104, .max = 138 },
327 .m1 = { .min = 17, .max = 23 },
328 .m2 = { .min = 5, .max = 11 },
329 .p = { .min = 28, .max = 112 },
330 .p1 = { .min = 2, .max = 8 },
331 .p2 = { .dot_limit = 0,
332 .p2_slow = 14, .p2_fast = 14
044c7c41 333 },
e4b36699
KP
334};
335
1b6f4958 336static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
337 .dot = { .min = 80000, .max = 224000 },
338 .vco = { .min = 1750000, .max = 3500000 },
339 .n = { .min = 1, .max = 3 },
340 .m = { .min = 104, .max = 138 },
341 .m1 = { .min = 17, .max = 23 },
342 .m2 = { .min = 5, .max = 11 },
343 .p = { .min = 14, .max = 42 },
344 .p1 = { .min = 2, .max = 6 },
345 .p2 = { .dot_limit = 0,
346 .p2_slow = 7, .p2_fast = 7
044c7c41 347 },
e4b36699
KP
348};
349
1b6f4958 350static const struct intel_limit intel_limits_pineview_sdvo = {
0206e353
AJ
351 .dot = { .min = 20000, .max = 400000},
352 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 353 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
354 .n = { .min = 3, .max = 6 },
355 .m = { .min = 2, .max = 256 },
273e27ca 356 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
357 .m1 = { .min = 0, .max = 0 },
358 .m2 = { .min = 0, .max = 254 },
359 .p = { .min = 5, .max = 80 },
360 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
361 .p2 = { .dot_limit = 200000,
362 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
363};
364
1b6f4958 365static const struct intel_limit intel_limits_pineview_lvds = {
0206e353
AJ
366 .dot = { .min = 20000, .max = 400000 },
367 .vco = { .min = 1700000, .max = 3500000 },
368 .n = { .min = 3, .max = 6 },
369 .m = { .min = 2, .max = 256 },
370 .m1 = { .min = 0, .max = 0 },
371 .m2 = { .min = 0, .max = 254 },
372 .p = { .min = 7, .max = 112 },
373 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
374 .p2 = { .dot_limit = 112000,
375 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
376};
377
273e27ca
EA
378/* Ironlake / Sandybridge
379 *
380 * We calculate clock using (register_value + 2) for N/M1/M2, so here
381 * the range value for them is (actual_value - 2).
382 */
1b6f4958 383static const struct intel_limit intel_limits_ironlake_dac = {
273e27ca
EA
384 .dot = { .min = 25000, .max = 350000 },
385 .vco = { .min = 1760000, .max = 3510000 },
386 .n = { .min = 1, .max = 5 },
387 .m = { .min = 79, .max = 127 },
388 .m1 = { .min = 12, .max = 22 },
389 .m2 = { .min = 5, .max = 9 },
390 .p = { .min = 5, .max = 80 },
391 .p1 = { .min = 1, .max = 8 },
392 .p2 = { .dot_limit = 225000,
393 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
394};
395
1b6f4958 396static const struct intel_limit intel_limits_ironlake_single_lvds = {
273e27ca
EA
397 .dot = { .min = 25000, .max = 350000 },
398 .vco = { .min = 1760000, .max = 3510000 },
399 .n = { .min = 1, .max = 3 },
400 .m = { .min = 79, .max = 118 },
401 .m1 = { .min = 12, .max = 22 },
402 .m2 = { .min = 5, .max = 9 },
403 .p = { .min = 28, .max = 112 },
404 .p1 = { .min = 2, .max = 8 },
405 .p2 = { .dot_limit = 225000,
406 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
407};
408
1b6f4958 409static const struct intel_limit intel_limits_ironlake_dual_lvds = {
273e27ca
EA
410 .dot = { .min = 25000, .max = 350000 },
411 .vco = { .min = 1760000, .max = 3510000 },
412 .n = { .min = 1, .max = 3 },
413 .m = { .min = 79, .max = 127 },
414 .m1 = { .min = 12, .max = 22 },
415 .m2 = { .min = 5, .max = 9 },
416 .p = { .min = 14, .max = 56 },
417 .p1 = { .min = 2, .max = 8 },
418 .p2 = { .dot_limit = 225000,
419 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
420};
421
273e27ca 422/* LVDS 100mhz refclk limits. */
1b6f4958 423static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
424 .dot = { .min = 25000, .max = 350000 },
425 .vco = { .min = 1760000, .max = 3510000 },
426 .n = { .min = 1, .max = 2 },
427 .m = { .min = 79, .max = 126 },
428 .m1 = { .min = 12, .max = 22 },
429 .m2 = { .min = 5, .max = 9 },
430 .p = { .min = 28, .max = 112 },
0206e353 431 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
432 .p2 = { .dot_limit = 225000,
433 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
434};
435
1b6f4958 436static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
437 .dot = { .min = 25000, .max = 350000 },
438 .vco = { .min = 1760000, .max = 3510000 },
439 .n = { .min = 1, .max = 3 },
440 .m = { .min = 79, .max = 126 },
441 .m1 = { .min = 12, .max = 22 },
442 .m2 = { .min = 5, .max = 9 },
443 .p = { .min = 14, .max = 42 },
0206e353 444 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
445 .p2 = { .dot_limit = 225000,
446 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
447};
448
1b6f4958 449static const struct intel_limit intel_limits_vlv = {
f01b7962
VS
450 /*
451 * These are the data rate limits (measured in fast clocks)
452 * since those are the strictest limits we have. The fast
453 * clock and actual rate limits are more relaxed, so checking
454 * them would make no difference.
455 */
456 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 457 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 458 .n = { .min = 1, .max = 7 },
a0c4da24
JB
459 .m1 = { .min = 2, .max = 3 },
460 .m2 = { .min = 11, .max = 156 },
b99ab663 461 .p1 = { .min = 2, .max = 3 },
5fdc9c49 462 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
463};
464
1b6f4958 465static const struct intel_limit intel_limits_chv = {
ef9348c8
CML
466 /*
467 * These are the data rate limits (measured in fast clocks)
468 * since those are the strictest limits we have. The fast
469 * clock and actual rate limits are more relaxed, so checking
470 * them would make no difference.
471 */
472 .dot = { .min = 25000 * 5, .max = 540000 * 5},
17fe1021 473 .vco = { .min = 4800000, .max = 6480000 },
ef9348c8
CML
474 .n = { .min = 1, .max = 1 },
475 .m1 = { .min = 2, .max = 2 },
476 .m2 = { .min = 24 << 22, .max = 175 << 22 },
477 .p1 = { .min = 2, .max = 4 },
478 .p2 = { .p2_slow = 1, .p2_fast = 14 },
479};
480
1b6f4958 481static const struct intel_limit intel_limits_bxt = {
5ab7b0b7
ID
482 /* FIXME: find real dot limits */
483 .dot = { .min = 0, .max = INT_MAX },
e6292556 484 .vco = { .min = 4800000, .max = 6700000 },
5ab7b0b7
ID
485 .n = { .min = 1, .max = 1 },
486 .m1 = { .min = 2, .max = 2 },
487 /* FIXME: find real m2 limits */
488 .m2 = { .min = 2 << 22, .max = 255 << 22 },
489 .p1 = { .min = 2, .max = 4 },
490 .p2 = { .p2_slow = 1, .p2_fast = 20 },
491};
492
cdba954e
ACO
493static bool
494needs_modeset(struct drm_crtc_state *state)
495{
fc596660 496 return drm_atomic_crtc_needs_modeset(state);
cdba954e
ACO
497}
498
dccbea3b
ID
499/*
500 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
501 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
502 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
503 * The helpers' return value is the rate of the clock that is fed to the
504 * display engine's pipe which can be the above fast dot clock rate or a
505 * divided-down version of it.
506 */
f2b115e6 507/* m1 is reserved as 0 in Pineview, n is a ring counter */
9e2c8475 508static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
79e53945 509{
2177832f
SL
510 clock->m = clock->m2 + 2;
511 clock->p = clock->p1 * clock->p2;
ed5ca77e 512 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 513 return 0;
fb03ac01
VS
514 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
515 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
516
517 return clock->dot;
2177832f
SL
518}
519
7429e9d4
DV
520static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
521{
522 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
523}
524
9e2c8475 525static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
2177832f 526{
7429e9d4 527 clock->m = i9xx_dpll_compute_m(clock);
79e53945 528 clock->p = clock->p1 * clock->p2;
ed5ca77e 529 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
dccbea3b 530 return 0;
fb03ac01
VS
531 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
532 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
533
534 return clock->dot;
79e53945
JB
535}
536
9e2c8475 537static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
589eca67
ID
538{
539 clock->m = clock->m1 * clock->m2;
540 clock->p = clock->p1 * clock->p2;
541 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 542 return 0;
589eca67
ID
543 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
544 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
545
546 return clock->dot / 5;
589eca67
ID
547}
548
9e2c8475 549int chv_calc_dpll_params(int refclk, struct dpll *clock)
ef9348c8
CML
550{
551 clock->m = clock->m1 * clock->m2;
552 clock->p = clock->p1 * clock->p2;
553 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 554 return 0;
ef9348c8
CML
555 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
556 clock->n << 22);
557 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
558
559 return clock->dot / 5;
ef9348c8
CML
560}
561
7c04d1d9 562#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
563/**
564 * Returns whether the given set of divisors are valid for a given refclk with
565 * the given connectors.
566 */
567
e2d214ae 568static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
1b6f4958 569 const struct intel_limit *limit,
9e2c8475 570 const struct dpll *clock)
79e53945 571{
f01b7962
VS
572 if (clock->n < limit->n.min || limit->n.max < clock->n)
573 INTELPllInvalid("n out of range\n");
79e53945 574 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 575 INTELPllInvalid("p1 out of range\n");
79e53945 576 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 577 INTELPllInvalid("m2 out of range\n");
79e53945 578 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 579 INTELPllInvalid("m1 out of range\n");
f01b7962 580
e2d214ae 581 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
cc3f90f0 582 !IS_CHERRYVIEW(dev_priv) && !IS_GEN9_LP(dev_priv))
f01b7962
VS
583 if (clock->m1 <= clock->m2)
584 INTELPllInvalid("m1 <= m2\n");
585
e2d214ae 586 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
cc3f90f0 587 !IS_GEN9_LP(dev_priv)) {
f01b7962
VS
588 if (clock->p < limit->p.min || limit->p.max < clock->p)
589 INTELPllInvalid("p out of range\n");
590 if (clock->m < limit->m.min || limit->m.max < clock->m)
591 INTELPllInvalid("m out of range\n");
592 }
593
79e53945 594 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 595 INTELPllInvalid("vco out of range\n");
79e53945
JB
596 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
597 * connector, etc., rather than just a single range.
598 */
599 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 600 INTELPllInvalid("dot out of range\n");
79e53945
JB
601
602 return true;
603}
604
3b1429d9 605static int
1b6f4958 606i9xx_select_p2_div(const struct intel_limit *limit,
3b1429d9
VS
607 const struct intel_crtc_state *crtc_state,
608 int target)
79e53945 609{
3b1429d9 610 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 611
2d84d2b3 612 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 613 /*
a210b028
DV
614 * For LVDS just rely on its current settings for dual-channel.
615 * We haven't figured out how to reliably set up different
616 * single/dual channel state, if we even can.
79e53945 617 */
1974cad0 618 if (intel_is_dual_link_lvds(dev))
3b1429d9 619 return limit->p2.p2_fast;
79e53945 620 else
3b1429d9 621 return limit->p2.p2_slow;
79e53945
JB
622 } else {
623 if (target < limit->p2.dot_limit)
3b1429d9 624 return limit->p2.p2_slow;
79e53945 625 else
3b1429d9 626 return limit->p2.p2_fast;
79e53945 627 }
3b1429d9
VS
628}
629
70e8aa21
ACO
630/*
631 * Returns a set of divisors for the desired target clock with the given
632 * refclk, or FALSE. The returned values represent the clock equation:
633 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
634 *
635 * Target and reference clocks are specified in kHz.
636 *
637 * If match_clock is provided, then best_clock P divider must match the P
638 * divider from @match_clock used for LVDS downclocking.
639 */
3b1429d9 640static bool
1b6f4958 641i9xx_find_best_dpll(const struct intel_limit *limit,
3b1429d9 642 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
643 int target, int refclk, struct dpll *match_clock,
644 struct dpll *best_clock)
3b1429d9
VS
645{
646 struct drm_device *dev = crtc_state->base.crtc->dev;
9e2c8475 647 struct dpll clock;
3b1429d9 648 int err = target;
79e53945 649
0206e353 650 memset(best_clock, 0, sizeof(*best_clock));
79e53945 651
3b1429d9
VS
652 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
653
42158660
ZY
654 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
655 clock.m1++) {
656 for (clock.m2 = limit->m2.min;
657 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 658 if (clock.m2 >= clock.m1)
42158660
ZY
659 break;
660 for (clock.n = limit->n.min;
661 clock.n <= limit->n.max; clock.n++) {
662 for (clock.p1 = limit->p1.min;
663 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
664 int this_err;
665
dccbea3b 666 i9xx_calc_dpll_params(refclk, &clock);
e2d214ae
TU
667 if (!intel_PLL_is_valid(to_i915(dev),
668 limit,
ac58c3f0
DV
669 &clock))
670 continue;
671 if (match_clock &&
672 clock.p != match_clock->p)
673 continue;
674
675 this_err = abs(clock.dot - target);
676 if (this_err < err) {
677 *best_clock = clock;
678 err = this_err;
679 }
680 }
681 }
682 }
683 }
684
685 return (err != target);
686}
687
70e8aa21
ACO
688/*
689 * Returns a set of divisors for the desired target clock with the given
690 * refclk, or FALSE. The returned values represent the clock equation:
691 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
692 *
693 * Target and reference clocks are specified in kHz.
694 *
695 * If match_clock is provided, then best_clock P divider must match the P
696 * divider from @match_clock used for LVDS downclocking.
697 */
ac58c3f0 698static bool
1b6f4958 699pnv_find_best_dpll(const struct intel_limit *limit,
a93e255f 700 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
701 int target, int refclk, struct dpll *match_clock,
702 struct dpll *best_clock)
79e53945 703{
3b1429d9 704 struct drm_device *dev = crtc_state->base.crtc->dev;
9e2c8475 705 struct dpll clock;
79e53945
JB
706 int err = target;
707
0206e353 708 memset(best_clock, 0, sizeof(*best_clock));
79e53945 709
3b1429d9
VS
710 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
711
42158660
ZY
712 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
713 clock.m1++) {
714 for (clock.m2 = limit->m2.min;
715 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
716 for (clock.n = limit->n.min;
717 clock.n <= limit->n.max; clock.n++) {
718 for (clock.p1 = limit->p1.min;
719 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
720 int this_err;
721
dccbea3b 722 pnv_calc_dpll_params(refclk, &clock);
e2d214ae
TU
723 if (!intel_PLL_is_valid(to_i915(dev),
724 limit,
1b894b59 725 &clock))
79e53945 726 continue;
cec2f356
SP
727 if (match_clock &&
728 clock.p != match_clock->p)
729 continue;
79e53945
JB
730
731 this_err = abs(clock.dot - target);
732 if (this_err < err) {
733 *best_clock = clock;
734 err = this_err;
735 }
736 }
737 }
738 }
739 }
740
741 return (err != target);
742}
743
997c030c
ACO
744/*
745 * Returns a set of divisors for the desired target clock with the given
746 * refclk, or FALSE. The returned values represent the clock equation:
747 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
70e8aa21
ACO
748 *
749 * Target and reference clocks are specified in kHz.
750 *
751 * If match_clock is provided, then best_clock P divider must match the P
752 * divider from @match_clock used for LVDS downclocking.
997c030c 753 */
d4906093 754static bool
1b6f4958 755g4x_find_best_dpll(const struct intel_limit *limit,
a93e255f 756 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
757 int target, int refclk, struct dpll *match_clock,
758 struct dpll *best_clock)
d4906093 759{
3b1429d9 760 struct drm_device *dev = crtc_state->base.crtc->dev;
9e2c8475 761 struct dpll clock;
d4906093 762 int max_n;
3b1429d9 763 bool found = false;
6ba770dc
AJ
764 /* approximately equals target * 0.00585 */
765 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
766
767 memset(best_clock, 0, sizeof(*best_clock));
3b1429d9
VS
768
769 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
770
d4906093 771 max_n = limit->n.max;
f77f13e2 772 /* based on hardware requirement, prefer smaller n to precision */
d4906093 773 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 774 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
775 for (clock.m1 = limit->m1.max;
776 clock.m1 >= limit->m1.min; clock.m1--) {
777 for (clock.m2 = limit->m2.max;
778 clock.m2 >= limit->m2.min; clock.m2--) {
779 for (clock.p1 = limit->p1.max;
780 clock.p1 >= limit->p1.min; clock.p1--) {
781 int this_err;
782
dccbea3b 783 i9xx_calc_dpll_params(refclk, &clock);
e2d214ae
TU
784 if (!intel_PLL_is_valid(to_i915(dev),
785 limit,
1b894b59 786 &clock))
d4906093 787 continue;
1b894b59
CW
788
789 this_err = abs(clock.dot - target);
d4906093
ML
790 if (this_err < err_most) {
791 *best_clock = clock;
792 err_most = this_err;
793 max_n = clock.n;
794 found = true;
795 }
796 }
797 }
798 }
799 }
2c07245f
ZW
800 return found;
801}
802
d5dd62bd
ID
803/*
804 * Check if the calculated PLL configuration is more optimal compared to the
805 * best configuration and error found so far. Return the calculated error.
806 */
807static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
9e2c8475
ACO
808 const struct dpll *calculated_clock,
809 const struct dpll *best_clock,
d5dd62bd
ID
810 unsigned int best_error_ppm,
811 unsigned int *error_ppm)
812{
9ca3ba01
ID
813 /*
814 * For CHV ignore the error and consider only the P value.
815 * Prefer a bigger P value based on HW requirements.
816 */
920a14b2 817 if (IS_CHERRYVIEW(to_i915(dev))) {
9ca3ba01
ID
818 *error_ppm = 0;
819
820 return calculated_clock->p > best_clock->p;
821 }
822
24be4e46
ID
823 if (WARN_ON_ONCE(!target_freq))
824 return false;
825
d5dd62bd
ID
826 *error_ppm = div_u64(1000000ULL *
827 abs(target_freq - calculated_clock->dot),
828 target_freq);
829 /*
830 * Prefer a better P value over a better (smaller) error if the error
831 * is small. Ensure this preference for future configurations too by
832 * setting the error to 0.
833 */
834 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
835 *error_ppm = 0;
836
837 return true;
838 }
839
840 return *error_ppm + 10 < best_error_ppm;
841}
842
65b3d6a9
ACO
843/*
844 * Returns a set of divisors for the desired target clock with the given
845 * refclk, or FALSE. The returned values represent the clock equation:
846 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
847 */
a0c4da24 848static bool
1b6f4958 849vlv_find_best_dpll(const struct intel_limit *limit,
a93e255f 850 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
851 int target, int refclk, struct dpll *match_clock,
852 struct dpll *best_clock)
a0c4da24 853{
a93e255f 854 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 855 struct drm_device *dev = crtc->base.dev;
9e2c8475 856 struct dpll clock;
69e4f900 857 unsigned int bestppm = 1000000;
27e639bf
VS
858 /* min update 19.2 MHz */
859 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 860 bool found = false;
a0c4da24 861
6b4bf1c4
VS
862 target *= 5; /* fast clock */
863
864 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
865
866 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 867 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 868 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 869 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 870 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 871 clock.p = clock.p1 * clock.p2;
a0c4da24 872 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 873 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
d5dd62bd 874 unsigned int ppm;
69e4f900 875
6b4bf1c4
VS
876 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
877 refclk * clock.m1);
878
dccbea3b 879 vlv_calc_dpll_params(refclk, &clock);
43b0ac53 880
e2d214ae
TU
881 if (!intel_PLL_is_valid(to_i915(dev),
882 limit,
f01b7962 883 &clock))
43b0ac53
VS
884 continue;
885
d5dd62bd
ID
886 if (!vlv_PLL_is_optimal(dev, target,
887 &clock,
888 best_clock,
889 bestppm, &ppm))
890 continue;
6b4bf1c4 891
d5dd62bd
ID
892 *best_clock = clock;
893 bestppm = ppm;
894 found = true;
a0c4da24
JB
895 }
896 }
897 }
898 }
a0c4da24 899
49e497ef 900 return found;
a0c4da24 901}
a4fc5ed6 902
65b3d6a9
ACO
903/*
904 * Returns a set of divisors for the desired target clock with the given
905 * refclk, or FALSE. The returned values represent the clock equation:
906 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
907 */
ef9348c8 908static bool
1b6f4958 909chv_find_best_dpll(const struct intel_limit *limit,
a93e255f 910 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
911 int target, int refclk, struct dpll *match_clock,
912 struct dpll *best_clock)
ef9348c8 913{
a93e255f 914 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 915 struct drm_device *dev = crtc->base.dev;
9ca3ba01 916 unsigned int best_error_ppm;
9e2c8475 917 struct dpll clock;
ef9348c8
CML
918 uint64_t m2;
919 int found = false;
920
921 memset(best_clock, 0, sizeof(*best_clock));
9ca3ba01 922 best_error_ppm = 1000000;
ef9348c8
CML
923
924 /*
925 * Based on hardware doc, the n always set to 1, and m1 always
926 * set to 2. If requires to support 200Mhz refclk, we need to
927 * revisit this because n may not 1 anymore.
928 */
929 clock.n = 1, clock.m1 = 2;
930 target *= 5; /* fast clock */
931
932 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
933 for (clock.p2 = limit->p2.p2_fast;
934 clock.p2 >= limit->p2.p2_slow;
935 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
9ca3ba01 936 unsigned int error_ppm;
ef9348c8
CML
937
938 clock.p = clock.p1 * clock.p2;
939
940 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
941 clock.n) << 22, refclk * clock.m1);
942
943 if (m2 > INT_MAX/clock.m1)
944 continue;
945
946 clock.m2 = m2;
947
dccbea3b 948 chv_calc_dpll_params(refclk, &clock);
ef9348c8 949
e2d214ae 950 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
ef9348c8
CML
951 continue;
952
9ca3ba01
ID
953 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
954 best_error_ppm, &error_ppm))
955 continue;
956
957 *best_clock = clock;
958 best_error_ppm = error_ppm;
959 found = true;
ef9348c8
CML
960 }
961 }
962
963 return found;
964}
965
5ab7b0b7 966bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
9e2c8475 967 struct dpll *best_clock)
5ab7b0b7 968{
65b3d6a9 969 int refclk = 100000;
1b6f4958 970 const struct intel_limit *limit = &intel_limits_bxt;
5ab7b0b7 971
65b3d6a9 972 return chv_find_best_dpll(limit, crtc_state,
5ab7b0b7
ID
973 target_clock, refclk, NULL, best_clock);
974}
975
525b9311 976bool intel_crtc_active(struct intel_crtc *crtc)
20ddf665 977{
20ddf665
VS
978 /* Be paranoid as we can arrive here with only partial
979 * state retrieved from the hardware during setup.
980 *
241bfc38 981 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
982 * as Haswell has gained clock readout/fastboot support.
983 *
66e514c1 984 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665 985 * properly reconstruct framebuffers.
c3d1f436
MR
986 *
987 * FIXME: The intel_crtc->active here should be switched to
988 * crtc->state->active once we have proper CRTC states wired up
989 * for atomic.
20ddf665 990 */
525b9311
VS
991 return crtc->active && crtc->base.primary->state->fb &&
992 crtc->config->base.adjusted_mode.crtc_clock;
20ddf665
VS
993}
994
a5c961d1
PZ
995enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
996 enum pipe pipe)
997{
98187836 998 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
a5c961d1 999
e2af48c6 1000 return crtc->config->cpu_transcoder;
a5c961d1
PZ
1001}
1002
6315b5d3 1003static bool pipe_dsl_stopped(struct drm_i915_private *dev_priv, enum pipe pipe)
fbf49ea2 1004{
f0f59a00 1005 i915_reg_t reg = PIPEDSL(pipe);
fbf49ea2
VS
1006 u32 line1, line2;
1007 u32 line_mask;
1008
5db94019 1009 if (IS_GEN2(dev_priv))
fbf49ea2
VS
1010 line_mask = DSL_LINEMASK_GEN2;
1011 else
1012 line_mask = DSL_LINEMASK_GEN3;
1013
1014 line1 = I915_READ(reg) & line_mask;
6adfb1ef 1015 msleep(5);
fbf49ea2
VS
1016 line2 = I915_READ(reg) & line_mask;
1017
1018 return line1 == line2;
1019}
1020
ab7ad7f6
KP
1021/*
1022 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 1023 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
1024 *
1025 * After disabling a pipe, we can't wait for vblank in the usual way,
1026 * spinning on the vblank interrupt status bit, since we won't actually
1027 * see an interrupt when the pipe is disabled.
1028 *
ab7ad7f6
KP
1029 * On Gen4 and above:
1030 * wait for the pipe register state bit to turn off
1031 *
1032 * Otherwise:
1033 * wait for the display line value to settle (it usually
1034 * ends up stopping at the start of the next frame).
58e10eb9 1035 *
9d0498a2 1036 */
575f7ab7 1037static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 1038{
6315b5d3 1039 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6e3c9717 1040 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 1041 enum pipe pipe = crtc->pipe;
ab7ad7f6 1042
6315b5d3 1043 if (INTEL_GEN(dev_priv) >= 4) {
f0f59a00 1044 i915_reg_t reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
1045
1046 /* Wait for the Pipe State to go off */
b8511f53
CW
1047 if (intel_wait_for_register(dev_priv,
1048 reg, I965_PIPECONF_ACTIVE, 0,
1049 100))
284637d9 1050 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1051 } else {
ab7ad7f6 1052 /* Wait for the display line to settle */
6315b5d3 1053 if (wait_for(pipe_dsl_stopped(dev_priv, pipe), 100))
284637d9 1054 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1055 }
79e53945
JB
1056}
1057
b24e7179 1058/* Only for pre-ILK configs */
55607e8a
DV
1059void assert_pll(struct drm_i915_private *dev_priv,
1060 enum pipe pipe, bool state)
b24e7179 1061{
b24e7179
JB
1062 u32 val;
1063 bool cur_state;
1064
649636ef 1065 val = I915_READ(DPLL(pipe));
b24e7179 1066 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1067 I915_STATE_WARN(cur_state != state,
b24e7179 1068 "PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1069 onoff(state), onoff(cur_state));
b24e7179 1070}
b24e7179 1071
23538ef1 1072/* XXX: the dsi pll is shared between MIPI DSI ports */
8563b1e8 1073void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
23538ef1
JN
1074{
1075 u32 val;
1076 bool cur_state;
1077
a580516d 1078 mutex_lock(&dev_priv->sb_lock);
23538ef1 1079 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
a580516d 1080 mutex_unlock(&dev_priv->sb_lock);
23538ef1
JN
1081
1082 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1083 I915_STATE_WARN(cur_state != state,
23538ef1 1084 "DSI PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1085 onoff(state), onoff(cur_state));
23538ef1 1086}
23538ef1 1087
040484af
JB
1088static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1089 enum pipe pipe, bool state)
1090{
040484af 1091 bool cur_state;
ad80a810
PZ
1092 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1093 pipe);
040484af 1094
2d1fe073 1095 if (HAS_DDI(dev_priv)) {
affa9354 1096 /* DDI does not have a specific FDI_TX register */
649636ef 1097 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
ad80a810 1098 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7 1099 } else {
649636ef 1100 u32 val = I915_READ(FDI_TX_CTL(pipe));
bf507ef7
ED
1101 cur_state = !!(val & FDI_TX_ENABLE);
1102 }
e2c719b7 1103 I915_STATE_WARN(cur_state != state,
040484af 1104 "FDI TX state assertion failure (expected %s, current %s)\n",
87ad3212 1105 onoff(state), onoff(cur_state));
040484af
JB
1106}
1107#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1108#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1109
1110static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1111 enum pipe pipe, bool state)
1112{
040484af
JB
1113 u32 val;
1114 bool cur_state;
1115
649636ef 1116 val = I915_READ(FDI_RX_CTL(pipe));
d63fa0dc 1117 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1118 I915_STATE_WARN(cur_state != state,
040484af 1119 "FDI RX state assertion failure (expected %s, current %s)\n",
87ad3212 1120 onoff(state), onoff(cur_state));
040484af
JB
1121}
1122#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1123#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1124
1125static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1126 enum pipe pipe)
1127{
040484af
JB
1128 u32 val;
1129
1130 /* ILK FDI PLL is always enabled */
7e22dbbb 1131 if (IS_GEN5(dev_priv))
040484af
JB
1132 return;
1133
bf507ef7 1134 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
2d1fe073 1135 if (HAS_DDI(dev_priv))
bf507ef7
ED
1136 return;
1137
649636ef 1138 val = I915_READ(FDI_TX_CTL(pipe));
e2c719b7 1139 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1140}
1141
55607e8a
DV
1142void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1143 enum pipe pipe, bool state)
040484af 1144{
040484af 1145 u32 val;
55607e8a 1146 bool cur_state;
040484af 1147
649636ef 1148 val = I915_READ(FDI_RX_CTL(pipe));
55607e8a 1149 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1150 I915_STATE_WARN(cur_state != state,
55607e8a 1151 "FDI RX PLL assertion failure (expected %s, current %s)\n",
87ad3212 1152 onoff(state), onoff(cur_state));
040484af
JB
1153}
1154
4f8036a2 1155void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
ea0760cf 1156{
f0f59a00 1157 i915_reg_t pp_reg;
ea0760cf
JB
1158 u32 val;
1159 enum pipe panel_pipe = PIPE_A;
0de3b485 1160 bool locked = true;
ea0760cf 1161
4f8036a2 1162 if (WARN_ON(HAS_DDI(dev_priv)))
bedd4dba
JN
1163 return;
1164
4f8036a2 1165 if (HAS_PCH_SPLIT(dev_priv)) {
bedd4dba
JN
1166 u32 port_sel;
1167
44cb734c
ID
1168 pp_reg = PP_CONTROL(0);
1169 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
bedd4dba
JN
1170
1171 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1172 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1173 panel_pipe = PIPE_B;
1174 /* XXX: else fix for eDP */
4f8036a2 1175 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
bedd4dba 1176 /* presumably write lock depends on pipe, not port select */
44cb734c 1177 pp_reg = PP_CONTROL(pipe);
bedd4dba 1178 panel_pipe = pipe;
ea0760cf 1179 } else {
44cb734c 1180 pp_reg = PP_CONTROL(0);
bedd4dba
JN
1181 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1182 panel_pipe = PIPE_B;
ea0760cf
JB
1183 }
1184
1185 val = I915_READ(pp_reg);
1186 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1187 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1188 locked = false;
1189
e2c719b7 1190 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1191 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1192 pipe_name(pipe));
ea0760cf
JB
1193}
1194
93ce0ba6
JN
1195static void assert_cursor(struct drm_i915_private *dev_priv,
1196 enum pipe pipe, bool state)
1197{
93ce0ba6
JN
1198 bool cur_state;
1199
2a307c2e 1200 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
0b87c24e 1201 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
d9d82081 1202 else
5efb3e28 1203 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1204
e2c719b7 1205 I915_STATE_WARN(cur_state != state,
93ce0ba6 1206 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1207 pipe_name(pipe), onoff(state), onoff(cur_state));
93ce0ba6
JN
1208}
1209#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1210#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1211
b840d907
JB
1212void assert_pipe(struct drm_i915_private *dev_priv,
1213 enum pipe pipe, bool state)
b24e7179 1214{
63d7bbe9 1215 bool cur_state;
702e7a56
PZ
1216 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1217 pipe);
4feed0eb 1218 enum intel_display_power_domain power_domain;
b24e7179 1219
e56134bc
VS
1220 /* we keep both pipes enabled on 830 */
1221 if (IS_I830(dev_priv))
8e636784
DV
1222 state = true;
1223
4feed0eb
ID
1224 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1225 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
649636ef 1226 u32 val = I915_READ(PIPECONF(cpu_transcoder));
69310161 1227 cur_state = !!(val & PIPECONF_ENABLE);
4feed0eb
ID
1228
1229 intel_display_power_put(dev_priv, power_domain);
1230 } else {
1231 cur_state = false;
69310161
PZ
1232 }
1233
e2c719b7 1234 I915_STATE_WARN(cur_state != state,
63d7bbe9 1235 "pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1236 pipe_name(pipe), onoff(state), onoff(cur_state));
b24e7179
JB
1237}
1238
931872fc
CW
1239static void assert_plane(struct drm_i915_private *dev_priv,
1240 enum plane plane, bool state)
b24e7179 1241{
b24e7179 1242 u32 val;
931872fc 1243 bool cur_state;
b24e7179 1244
649636ef 1245 val = I915_READ(DSPCNTR(plane));
931872fc 1246 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1247 I915_STATE_WARN(cur_state != state,
931872fc 1248 "plane %c assertion failure (expected %s, current %s)\n",
87ad3212 1249 plane_name(plane), onoff(state), onoff(cur_state));
b24e7179
JB
1250}
1251
931872fc
CW
1252#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1253#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1254
b24e7179
JB
1255static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1256 enum pipe pipe)
1257{
649636ef 1258 int i;
b24e7179 1259
653e1026 1260 /* Primary planes are fixed to pipes on gen4+ */
6315b5d3 1261 if (INTEL_GEN(dev_priv) >= 4) {
649636ef 1262 u32 val = I915_READ(DSPCNTR(pipe));
e2c719b7 1263 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1264 "plane %c assertion failure, should be disabled but not\n",
1265 plane_name(pipe));
19ec1358 1266 return;
28c05794 1267 }
19ec1358 1268
b24e7179 1269 /* Need to check both planes against the pipe */
055e393f 1270 for_each_pipe(dev_priv, i) {
649636ef
VS
1271 u32 val = I915_READ(DSPCNTR(i));
1272 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
b24e7179 1273 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1274 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1275 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1276 plane_name(i), pipe_name(pipe));
b24e7179
JB
1277 }
1278}
1279
19332d7a
JB
1280static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1281 enum pipe pipe)
1282{
649636ef 1283 int sprite;
19332d7a 1284
6315b5d3 1285 if (INTEL_GEN(dev_priv) >= 9) {
3bdcfc0c 1286 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1287 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1288 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1289 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1290 sprite, pipe_name(pipe));
1291 }
920a14b2 1292 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3bdcfc0c 1293 for_each_sprite(dev_priv, pipe, sprite) {
83c04a62 1294 u32 val = I915_READ(SPCNTR(pipe, PLANE_SPRITE0 + sprite));
e2c719b7 1295 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1296 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1297 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef 1298 }
6315b5d3 1299 } else if (INTEL_GEN(dev_priv) >= 7) {
649636ef 1300 u32 val = I915_READ(SPRCTL(pipe));
e2c719b7 1301 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1302 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1303 plane_name(pipe), pipe_name(pipe));
ab33081a 1304 } else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) {
649636ef 1305 u32 val = I915_READ(DVSCNTR(pipe));
e2c719b7 1306 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1307 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1308 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1309 }
1310}
1311
08c71e5e
VS
1312static void assert_vblank_disabled(struct drm_crtc *crtc)
1313{
e2c719b7 1314 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1315 drm_crtc_vblank_put(crtc);
1316}
1317
7abd4b35
ACO
1318void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1319 enum pipe pipe)
92f2584a 1320{
92f2584a
JB
1321 u32 val;
1322 bool enabled;
1323
649636ef 1324 val = I915_READ(PCH_TRANSCONF(pipe));
92f2584a 1325 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1326 I915_STATE_WARN(enabled,
9db4a9c7
JB
1327 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1328 pipe_name(pipe));
92f2584a
JB
1329}
1330
4e634389
KP
1331static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1332 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1333{
1334 if ((val & DP_PORT_EN) == 0)
1335 return false;
1336
2d1fe073 1337 if (HAS_PCH_CPT(dev_priv)) {
f0f59a00 1338 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
f0575e92
KP
1339 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1340 return false;
2d1fe073 1341 } else if (IS_CHERRYVIEW(dev_priv)) {
44f37d1f
CML
1342 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1343 return false;
f0575e92
KP
1344 } else {
1345 if ((val & DP_PIPE_MASK) != (pipe << 30))
1346 return false;
1347 }
1348 return true;
1349}
1350
1519b995
KP
1351static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1352 enum pipe pipe, u32 val)
1353{
dc0fa718 1354 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1355 return false;
1356
2d1fe073 1357 if (HAS_PCH_CPT(dev_priv)) {
dc0fa718 1358 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1359 return false;
2d1fe073 1360 } else if (IS_CHERRYVIEW(dev_priv)) {
44f37d1f
CML
1361 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1362 return false;
1519b995 1363 } else {
dc0fa718 1364 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1365 return false;
1366 }
1367 return true;
1368}
1369
1370static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1371 enum pipe pipe, u32 val)
1372{
1373 if ((val & LVDS_PORT_EN) == 0)
1374 return false;
1375
2d1fe073 1376 if (HAS_PCH_CPT(dev_priv)) {
1519b995
KP
1377 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1378 return false;
1379 } else {
1380 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1381 return false;
1382 }
1383 return true;
1384}
1385
1386static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1387 enum pipe pipe, u32 val)
1388{
1389 if ((val & ADPA_DAC_ENABLE) == 0)
1390 return false;
2d1fe073 1391 if (HAS_PCH_CPT(dev_priv)) {
1519b995
KP
1392 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1393 return false;
1394 } else {
1395 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1396 return false;
1397 }
1398 return true;
1399}
1400
291906f1 1401static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0f59a00
VS
1402 enum pipe pipe, i915_reg_t reg,
1403 u32 port_sel)
291906f1 1404{
47a05eca 1405 u32 val = I915_READ(reg);
e2c719b7 1406 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1407 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1408 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1409
2d1fe073 1410 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
75c5da27 1411 && (val & DP_PIPEB_SELECT),
de9a35ab 1412 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1413}
1414
1415static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
f0f59a00 1416 enum pipe pipe, i915_reg_t reg)
291906f1 1417{
47a05eca 1418 u32 val = I915_READ(reg);
e2c719b7 1419 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1420 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1421 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1422
2d1fe073 1423 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
75c5da27 1424 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1425 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1426}
1427
1428static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1429 enum pipe pipe)
1430{
291906f1 1431 u32 val;
291906f1 1432
f0575e92
KP
1433 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1434 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1435 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1 1436
649636ef 1437 val = I915_READ(PCH_ADPA);
e2c719b7 1438 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1439 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1440 pipe_name(pipe));
291906f1 1441
649636ef 1442 val = I915_READ(PCH_LVDS);
e2c719b7 1443 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1444 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1445 pipe_name(pipe));
291906f1 1446
e2debe91
PZ
1447 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1448 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1449 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1450}
1451
cd2d34d9
VS
1452static void _vlv_enable_pll(struct intel_crtc *crtc,
1453 const struct intel_crtc_state *pipe_config)
1454{
1455 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1456 enum pipe pipe = crtc->pipe;
1457
1458 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1459 POSTING_READ(DPLL(pipe));
1460 udelay(150);
1461
2c30b43b
CW
1462 if (intel_wait_for_register(dev_priv,
1463 DPLL(pipe),
1464 DPLL_LOCK_VLV,
1465 DPLL_LOCK_VLV,
1466 1))
cd2d34d9
VS
1467 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1468}
1469
d288f65f 1470static void vlv_enable_pll(struct intel_crtc *crtc,
5cec258b 1471 const struct intel_crtc_state *pipe_config)
87442f73 1472{
cd2d34d9 1473 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
8bd3f301 1474 enum pipe pipe = crtc->pipe;
87442f73 1475
8bd3f301 1476 assert_pipe_disabled(dev_priv, pipe);
87442f73 1477
87442f73 1478 /* PLL is protected by panel, make sure we can write it */
7d1a83cb 1479 assert_panel_unlocked(dev_priv, pipe);
87442f73 1480
cd2d34d9
VS
1481 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1482 _vlv_enable_pll(crtc, pipe_config);
426115cf 1483
8bd3f301
VS
1484 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1485 POSTING_READ(DPLL_MD(pipe));
87442f73
DV
1486}
1487
cd2d34d9
VS
1488
1489static void _chv_enable_pll(struct intel_crtc *crtc,
1490 const struct intel_crtc_state *pipe_config)
9d556c99 1491{
cd2d34d9 1492 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
8bd3f301 1493 enum pipe pipe = crtc->pipe;
9d556c99 1494 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1495 u32 tmp;
1496
a580516d 1497 mutex_lock(&dev_priv->sb_lock);
9d556c99
CML
1498
1499 /* Enable back the 10bit clock to display controller */
1500 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1501 tmp |= DPIO_DCLKP_EN;
1502 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1503
54433e91
VS
1504 mutex_unlock(&dev_priv->sb_lock);
1505
9d556c99
CML
1506 /*
1507 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1508 */
1509 udelay(1);
1510
1511 /* Enable PLL */
d288f65f 1512 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1513
1514 /* Check PLL is locked */
6b18826a
CW
1515 if (intel_wait_for_register(dev_priv,
1516 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1517 1))
9d556c99 1518 DRM_ERROR("PLL %d failed to lock\n", pipe);
cd2d34d9
VS
1519}
1520
1521static void chv_enable_pll(struct intel_crtc *crtc,
1522 const struct intel_crtc_state *pipe_config)
1523{
1524 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1525 enum pipe pipe = crtc->pipe;
1526
1527 assert_pipe_disabled(dev_priv, pipe);
1528
1529 /* PLL is protected by panel, make sure we can write it */
1530 assert_panel_unlocked(dev_priv, pipe);
1531
1532 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1533 _chv_enable_pll(crtc, pipe_config);
9d556c99 1534
c231775c
VS
1535 if (pipe != PIPE_A) {
1536 /*
1537 * WaPixelRepeatModeFixForC0:chv
1538 *
1539 * DPLLCMD is AWOL. Use chicken bits to propagate
1540 * the value from DPLLBMD to either pipe B or C.
1541 */
dfa311f0 1542 I915_WRITE(CBR4_VLV, CBR_DPLLBMD_PIPE(pipe));
c231775c
VS
1543 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1544 I915_WRITE(CBR4_VLV, 0);
1545 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1546
1547 /*
1548 * DPLLB VGA mode also seems to cause problems.
1549 * We should always have it disabled.
1550 */
1551 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1552 } else {
1553 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1554 POSTING_READ(DPLL_MD(pipe));
1555 }
9d556c99
CML
1556}
1557
6315b5d3 1558static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
1c4e0274
VS
1559{
1560 struct intel_crtc *crtc;
1561 int count = 0;
1562
6315b5d3 1563 for_each_intel_crtc(&dev_priv->drm, crtc) {
3538b9df 1564 count += crtc->base.state->active &&
2d84d2b3
VS
1565 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1566 }
1c4e0274
VS
1567
1568 return count;
1569}
1570
939994da
VS
1571static void i9xx_enable_pll(struct intel_crtc *crtc,
1572 const struct intel_crtc_state *crtc_state)
63d7bbe9 1573{
6315b5d3 1574 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
f0f59a00 1575 i915_reg_t reg = DPLL(crtc->pipe);
939994da 1576 u32 dpll = crtc_state->dpll_hw_state.dpll;
bb408dd2 1577 int i;
63d7bbe9 1578
66e3d5c0 1579 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1580
63d7bbe9 1581 /* PLL is protected by panel, make sure we can write it */
50a0bc90 1582 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
66e3d5c0 1583 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1584
1c4e0274 1585 /* Enable DVO 2x clock on both PLLs if necessary */
6315b5d3 1586 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
1c4e0274
VS
1587 /*
1588 * It appears to be important that we don't enable this
1589 * for the current pipe before otherwise configuring the
1590 * PLL. No idea how this should be handled if multiple
1591 * DVO outputs are enabled simultaneosly.
1592 */
1593 dpll |= DPLL_DVO_2X_MODE;
1594 I915_WRITE(DPLL(!crtc->pipe),
1595 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1596 }
66e3d5c0 1597
c2b63374
VS
1598 /*
1599 * Apparently we need to have VGA mode enabled prior to changing
1600 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1601 * dividers, even though the register value does change.
1602 */
1603 I915_WRITE(reg, 0);
1604
8e7a65aa
VS
1605 I915_WRITE(reg, dpll);
1606
66e3d5c0
DV
1607 /* Wait for the clocks to stabilize. */
1608 POSTING_READ(reg);
1609 udelay(150);
1610
6315b5d3 1611 if (INTEL_GEN(dev_priv) >= 4) {
66e3d5c0 1612 I915_WRITE(DPLL_MD(crtc->pipe),
939994da 1613 crtc_state->dpll_hw_state.dpll_md);
66e3d5c0
DV
1614 } else {
1615 /* The pixel multiplier can only be updated once the
1616 * DPLL is enabled and the clocks are stable.
1617 *
1618 * So write it again.
1619 */
1620 I915_WRITE(reg, dpll);
1621 }
63d7bbe9
JB
1622
1623 /* We do this three times for luck */
bb408dd2
VS
1624 for (i = 0; i < 3; i++) {
1625 I915_WRITE(reg, dpll);
1626 POSTING_READ(reg);
1627 udelay(150); /* wait for warmup */
1628 }
63d7bbe9
JB
1629}
1630
1c4e0274 1631static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1632{
6315b5d3 1633 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1c4e0274
VS
1634 enum pipe pipe = crtc->pipe;
1635
1636 /* Disable DVO 2x clock on both PLLs if necessary */
50a0bc90 1637 if (IS_I830(dev_priv) &&
2d84d2b3 1638 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
6315b5d3 1639 !intel_num_dvo_pipes(dev_priv)) {
1c4e0274
VS
1640 I915_WRITE(DPLL(PIPE_B),
1641 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1642 I915_WRITE(DPLL(PIPE_A),
1643 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1644 }
1645
b6b5d049 1646 /* Don't disable pipe or pipe PLLs if needed */
e56134bc 1647 if (IS_I830(dev_priv))
63d7bbe9
JB
1648 return;
1649
1650 /* Make sure the pipe isn't still relying on us */
1651 assert_pipe_disabled(dev_priv, pipe);
1652
b8afb911 1653 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
50b44a44 1654 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1655}
1656
f6071166
JB
1657static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1658{
b8afb911 1659 u32 val;
f6071166
JB
1660
1661 /* Make sure the pipe isn't still relying on us */
1662 assert_pipe_disabled(dev_priv, pipe);
1663
03ed5cbf
VS
1664 val = DPLL_INTEGRATED_REF_CLK_VLV |
1665 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1666 if (pipe != PIPE_A)
1667 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1668
f6071166
JB
1669 I915_WRITE(DPLL(pipe), val);
1670 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1671}
1672
1673static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1674{
d752048d 1675 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1676 u32 val;
1677
a11b0703
VS
1678 /* Make sure the pipe isn't still relying on us */
1679 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1680
60bfe44f
VS
1681 val = DPLL_SSC_REF_CLK_CHV |
1682 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
a11b0703
VS
1683 if (pipe != PIPE_A)
1684 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
03ed5cbf 1685
a11b0703
VS
1686 I915_WRITE(DPLL(pipe), val);
1687 POSTING_READ(DPLL(pipe));
d752048d 1688
a580516d 1689 mutex_lock(&dev_priv->sb_lock);
d752048d
VS
1690
1691 /* Disable 10bit clock to display controller */
1692 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1693 val &= ~DPIO_DCLKP_EN;
1694 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1695
a580516d 1696 mutex_unlock(&dev_priv->sb_lock);
f6071166
JB
1697}
1698
e4607fcf 1699void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1700 struct intel_digital_port *dport,
1701 unsigned int expected_mask)
89b667f8
JB
1702{
1703 u32 port_mask;
f0f59a00 1704 i915_reg_t dpll_reg;
89b667f8 1705
e4607fcf
CML
1706 switch (dport->port) {
1707 case PORT_B:
89b667f8 1708 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1709 dpll_reg = DPLL(0);
e4607fcf
CML
1710 break;
1711 case PORT_C:
89b667f8 1712 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7 1713 dpll_reg = DPLL(0);
9b6de0a1 1714 expected_mask <<= 4;
00fc31b7
CML
1715 break;
1716 case PORT_D:
1717 port_mask = DPLL_PORTD_READY_MASK;
1718 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1719 break;
1720 default:
1721 BUG();
1722 }
89b667f8 1723
370004d3
CW
1724 if (intel_wait_for_register(dev_priv,
1725 dpll_reg, port_mask, expected_mask,
1726 1000))
9b6de0a1
VS
1727 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1728 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
89b667f8
JB
1729}
1730
b8a4f404
PZ
1731static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1732 enum pipe pipe)
040484af 1733{
98187836
VS
1734 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1735 pipe);
f0f59a00
VS
1736 i915_reg_t reg;
1737 uint32_t val, pipeconf_val;
040484af 1738
040484af 1739 /* Make sure PCH DPLL is enabled */
8106ddbd 1740 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
040484af
JB
1741
1742 /* FDI must be feeding us bits for PCH ports */
1743 assert_fdi_tx_enabled(dev_priv, pipe);
1744 assert_fdi_rx_enabled(dev_priv, pipe);
1745
6e266956 1746 if (HAS_PCH_CPT(dev_priv)) {
23670b32
DV
1747 /* Workaround: Set the timing override bit before enabling the
1748 * pch transcoder. */
1749 reg = TRANS_CHICKEN2(pipe);
1750 val = I915_READ(reg);
1751 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1752 I915_WRITE(reg, val);
59c859d6 1753 }
23670b32 1754
ab9412ba 1755 reg = PCH_TRANSCONF(pipe);
040484af 1756 val = I915_READ(reg);
5f7f726d 1757 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c 1758
2d1fe073 1759 if (HAS_PCH_IBX(dev_priv)) {
e9bcff5c 1760 /*
c5de7c6f
VS
1761 * Make the BPC in transcoder be consistent with
1762 * that in pipeconf reg. For HDMI we must use 8bpc
1763 * here for both 8bpc and 12bpc.
e9bcff5c 1764 */
dfd07d72 1765 val &= ~PIPECONF_BPC_MASK;
2d84d2b3 1766 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
c5de7c6f
VS
1767 val |= PIPECONF_8BPC;
1768 else
1769 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1770 }
5f7f726d
PZ
1771
1772 val &= ~TRANS_INTERLACE_MASK;
1773 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
2d1fe073 1774 if (HAS_PCH_IBX(dev_priv) &&
2d84d2b3 1775 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
1776 val |= TRANS_LEGACY_INTERLACED_ILK;
1777 else
1778 val |= TRANS_INTERLACED;
5f7f726d
PZ
1779 else
1780 val |= TRANS_PROGRESSIVE;
1781
040484af 1782 I915_WRITE(reg, val | TRANS_ENABLE);
650fbd84
CW
1783 if (intel_wait_for_register(dev_priv,
1784 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1785 100))
4bb6f1f3 1786 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
1787}
1788
8fb033d7 1789static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 1790 enum transcoder cpu_transcoder)
040484af 1791{
8fb033d7 1792 u32 val, pipeconf_val;
8fb033d7 1793
8fb033d7 1794 /* FDI must be feeding us bits for PCH ports */
1a240d4d 1795 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
a2196033 1796 assert_fdi_rx_enabled(dev_priv, PIPE_A);
8fb033d7 1797
223a6fdf 1798 /* Workaround: set timing override bit. */
36c0d0cf 1799 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 1800 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 1801 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
223a6fdf 1802
25f3ef11 1803 val = TRANS_ENABLE;
937bb610 1804 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 1805
9a76b1c6
PZ
1806 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1807 PIPECONF_INTERLACED_ILK)
a35f2679 1808 val |= TRANS_INTERLACED;
8fb033d7
PZ
1809 else
1810 val |= TRANS_PROGRESSIVE;
1811
ab9412ba 1812 I915_WRITE(LPT_TRANSCONF, val);
d9f96244
CW
1813 if (intel_wait_for_register(dev_priv,
1814 LPT_TRANSCONF,
1815 TRANS_STATE_ENABLE,
1816 TRANS_STATE_ENABLE,
1817 100))
937bb610 1818 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
1819}
1820
b8a4f404
PZ
1821static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1822 enum pipe pipe)
040484af 1823{
f0f59a00
VS
1824 i915_reg_t reg;
1825 uint32_t val;
040484af
JB
1826
1827 /* FDI relies on the transcoder */
1828 assert_fdi_tx_disabled(dev_priv, pipe);
1829 assert_fdi_rx_disabled(dev_priv, pipe);
1830
291906f1
JB
1831 /* Ports must be off as well */
1832 assert_pch_ports_disabled(dev_priv, pipe);
1833
ab9412ba 1834 reg = PCH_TRANSCONF(pipe);
040484af
JB
1835 val = I915_READ(reg);
1836 val &= ~TRANS_ENABLE;
1837 I915_WRITE(reg, val);
1838 /* wait for PCH transcoder off, transcoder state */
a7d04662
CW
1839 if (intel_wait_for_register(dev_priv,
1840 reg, TRANS_STATE_ENABLE, 0,
1841 50))
4bb6f1f3 1842 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32 1843
6e266956 1844 if (HAS_PCH_CPT(dev_priv)) {
23670b32
DV
1845 /* Workaround: Clear the timing override chicken bit again. */
1846 reg = TRANS_CHICKEN2(pipe);
1847 val = I915_READ(reg);
1848 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1849 I915_WRITE(reg, val);
1850 }
040484af
JB
1851}
1852
b7076546 1853void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 1854{
8fb033d7
PZ
1855 u32 val;
1856
ab9412ba 1857 val = I915_READ(LPT_TRANSCONF);
8fb033d7 1858 val &= ~TRANS_ENABLE;
ab9412ba 1859 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 1860 /* wait for PCH transcoder off, transcoder state */
dfdb4749
CW
1861 if (intel_wait_for_register(dev_priv,
1862 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1863 50))
8a52fd9f 1864 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
1865
1866 /* Workaround: clear timing override bit. */
36c0d0cf 1867 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 1868 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 1869 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
040484af
JB
1870}
1871
a2196033 1872enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc)
65f2130c
VS
1873{
1874 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1875
1876 WARN_ON(!crtc->config->has_pch_encoder);
1877
1878 if (HAS_PCH_LPT(dev_priv))
a2196033 1879 return PIPE_A;
65f2130c 1880 else
a2196033 1881 return crtc->pipe;
65f2130c
VS
1882}
1883
b24e7179 1884/**
309cfea8 1885 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 1886 * @crtc: crtc responsible for the pipe
b24e7179 1887 *
0372264a 1888 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 1889 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 1890 */
e1fdc473 1891static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 1892{
0372264a 1893 struct drm_device *dev = crtc->base.dev;
fac5e23e 1894 struct drm_i915_private *dev_priv = to_i915(dev);
0372264a 1895 enum pipe pipe = crtc->pipe;
1a70a728 1896 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
f0f59a00 1897 i915_reg_t reg;
b24e7179
JB
1898 u32 val;
1899
9e2ee2dd
VS
1900 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1901
58c6eaa2 1902 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1903 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
1904 assert_sprites_disabled(dev_priv, pipe);
1905
b24e7179
JB
1906 /*
1907 * A pipe without a PLL won't actually be able to drive bits from
1908 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1909 * need the check.
1910 */
09fa8bb9 1911 if (HAS_GMCH_DISPLAY(dev_priv)) {
d7edc4e5 1912 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
23538ef1
JN
1913 assert_dsi_pll_enabled(dev_priv);
1914 else
1915 assert_pll_enabled(dev_priv, pipe);
09fa8bb9 1916 } else {
6e3c9717 1917 if (crtc->config->has_pch_encoder) {
040484af 1918 /* if driving the PCH, we need FDI enabled */
65f2130c 1919 assert_fdi_rx_pll_enabled(dev_priv,
a2196033 1920 intel_crtc_pch_transcoder(crtc));
1a240d4d
DV
1921 assert_fdi_tx_pll_enabled(dev_priv,
1922 (enum pipe) cpu_transcoder);
040484af
JB
1923 }
1924 /* FIXME: assert CPU port conditions for SNB+ */
1925 }
b24e7179 1926
702e7a56 1927 reg = PIPECONF(cpu_transcoder);
b24e7179 1928 val = I915_READ(reg);
7ad25d48 1929 if (val & PIPECONF_ENABLE) {
e56134bc
VS
1930 /* we keep both pipes enabled on 830 */
1931 WARN_ON(!IS_I830(dev_priv));
00d70b15 1932 return;
7ad25d48 1933 }
00d70b15
CW
1934
1935 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 1936 POSTING_READ(reg);
b7792d8b
VS
1937
1938 /*
1939 * Until the pipe starts DSL will read as 0, which would cause
1940 * an apparent vblank timestamp jump, which messes up also the
1941 * frame count when it's derived from the timestamps. So let's
1942 * wait for the pipe to start properly before we call
1943 * drm_crtc_vblank_on()
1944 */
1945 if (dev->max_vblank_count == 0 &&
1946 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
1947 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
b24e7179
JB
1948}
1949
1950/**
309cfea8 1951 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 1952 * @crtc: crtc whose pipes is to be disabled
b24e7179 1953 *
575f7ab7
VS
1954 * Disable the pipe of @crtc, making sure that various hardware
1955 * specific requirements are met, if applicable, e.g. plane
1956 * disabled, panel fitter off, etc.
b24e7179
JB
1957 *
1958 * Will wait until the pipe has shut down before returning.
1959 */
575f7ab7 1960static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 1961{
fac5e23e 1962 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6e3c9717 1963 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 1964 enum pipe pipe = crtc->pipe;
f0f59a00 1965 i915_reg_t reg;
b24e7179
JB
1966 u32 val;
1967
9e2ee2dd
VS
1968 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
1969
b24e7179
JB
1970 /*
1971 * Make sure planes won't keep trying to pump pixels to us,
1972 * or we might hang the display.
1973 */
1974 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1975 assert_cursor_disabled(dev_priv, pipe);
19332d7a 1976 assert_sprites_disabled(dev_priv, pipe);
b24e7179 1977
702e7a56 1978 reg = PIPECONF(cpu_transcoder);
b24e7179 1979 val = I915_READ(reg);
00d70b15
CW
1980 if ((val & PIPECONF_ENABLE) == 0)
1981 return;
1982
67adc644
VS
1983 /*
1984 * Double wide has implications for planes
1985 * so best keep it disabled when not needed.
1986 */
6e3c9717 1987 if (crtc->config->double_wide)
67adc644
VS
1988 val &= ~PIPECONF_DOUBLE_WIDE;
1989
1990 /* Don't disable pipe or pipe PLLs if needed */
e56134bc 1991 if (!IS_I830(dev_priv))
67adc644
VS
1992 val &= ~PIPECONF_ENABLE;
1993
1994 I915_WRITE(reg, val);
1995 if ((val & PIPECONF_ENABLE) == 0)
1996 intel_wait_for_pipe_off(crtc);
b24e7179
JB
1997}
1998
832be82f
VS
1999static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2000{
2001 return IS_GEN2(dev_priv) ? 2048 : 4096;
2002}
2003
d88c4afd
VS
2004static unsigned int
2005intel_tile_width_bytes(const struct drm_framebuffer *fb, int plane)
7b49f948 2006{
d88c4afd
VS
2007 struct drm_i915_private *dev_priv = to_i915(fb->dev);
2008 unsigned int cpp = fb->format->cpp[plane];
2009
2010 switch (fb->modifier) {
2f075565 2011 case DRM_FORMAT_MOD_LINEAR:
7b49f948
VS
2012 return cpp;
2013 case I915_FORMAT_MOD_X_TILED:
2014 if (IS_GEN2(dev_priv))
2015 return 128;
2016 else
2017 return 512;
2e2adb05
VS
2018 case I915_FORMAT_MOD_Y_TILED_CCS:
2019 if (plane == 1)
2020 return 128;
2021 /* fall through */
7b49f948
VS
2022 case I915_FORMAT_MOD_Y_TILED:
2023 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2024 return 128;
2025 else
2026 return 512;
2e2adb05
VS
2027 case I915_FORMAT_MOD_Yf_TILED_CCS:
2028 if (plane == 1)
2029 return 128;
2030 /* fall through */
7b49f948
VS
2031 case I915_FORMAT_MOD_Yf_TILED:
2032 switch (cpp) {
2033 case 1:
2034 return 64;
2035 case 2:
2036 case 4:
2037 return 128;
2038 case 8:
2039 case 16:
2040 return 256;
2041 default:
2042 MISSING_CASE(cpp);
2043 return cpp;
2044 }
2045 break;
2046 default:
d88c4afd 2047 MISSING_CASE(fb->modifier);
7b49f948
VS
2048 return cpp;
2049 }
2050}
2051
d88c4afd
VS
2052static unsigned int
2053intel_tile_height(const struct drm_framebuffer *fb, int plane)
a57ce0b2 2054{
2f075565 2055 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
832be82f
VS
2056 return 1;
2057 else
d88c4afd
VS
2058 return intel_tile_size(to_i915(fb->dev)) /
2059 intel_tile_width_bytes(fb, plane);
6761dd31
TU
2060}
2061
8d0deca8 2062/* Return the tile dimensions in pixel units */
d88c4afd 2063static void intel_tile_dims(const struct drm_framebuffer *fb, int plane,
8d0deca8 2064 unsigned int *tile_width,
d88c4afd 2065 unsigned int *tile_height)
8d0deca8 2066{
d88c4afd
VS
2067 unsigned int tile_width_bytes = intel_tile_width_bytes(fb, plane);
2068 unsigned int cpp = fb->format->cpp[plane];
8d0deca8
VS
2069
2070 *tile_width = tile_width_bytes / cpp;
d88c4afd 2071 *tile_height = intel_tile_size(to_i915(fb->dev)) / tile_width_bytes;
8d0deca8
VS
2072}
2073
6761dd31 2074unsigned int
d88c4afd
VS
2075intel_fb_align_height(const struct drm_framebuffer *fb,
2076 int plane, unsigned int height)
6761dd31 2077{
d88c4afd 2078 unsigned int tile_height = intel_tile_height(fb, plane);
832be82f
VS
2079
2080 return ALIGN(height, tile_height);
a57ce0b2
JB
2081}
2082
1663b9d6
VS
2083unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2084{
2085 unsigned int size = 0;
2086 int i;
2087
2088 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2089 size += rot_info->plane[i].width * rot_info->plane[i].height;
2090
2091 return size;
2092}
2093
75c82a53 2094static void
3465c580
VS
2095intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2096 const struct drm_framebuffer *fb,
2097 unsigned int rotation)
f64b98cd 2098{
7b92c047 2099 view->type = I915_GGTT_VIEW_NORMAL;
bd2ef25d 2100 if (drm_rotation_90_or_270(rotation)) {
7b92c047 2101 view->type = I915_GGTT_VIEW_ROTATED;
8bab1193 2102 view->rotated = to_intel_framebuffer(fb)->rot_info;
2d7a215f
VS
2103 }
2104}
50470bb0 2105
fabac484
VS
2106static unsigned int intel_cursor_alignment(const struct drm_i915_private *dev_priv)
2107{
2108 if (IS_I830(dev_priv))
2109 return 16 * 1024;
2110 else if (IS_I85X(dev_priv))
2111 return 256;
d9e1551e
VS
2112 else if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
2113 return 32;
fabac484
VS
2114 else
2115 return 4 * 1024;
2116}
2117
603525d7 2118static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
4e9a86b6
VS
2119{
2120 if (INTEL_INFO(dev_priv)->gen >= 9)
2121 return 256 * 1024;
c0f86832 2122 else if (IS_I965G(dev_priv) || IS_I965GM(dev_priv) ||
666a4537 2123 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4e9a86b6
VS
2124 return 128 * 1024;
2125 else if (INTEL_INFO(dev_priv)->gen >= 4)
2126 return 4 * 1024;
2127 else
44c5905e 2128 return 0;
4e9a86b6
VS
2129}
2130
d88c4afd
VS
2131static unsigned int intel_surf_alignment(const struct drm_framebuffer *fb,
2132 int plane)
603525d7 2133{
d88c4afd
VS
2134 struct drm_i915_private *dev_priv = to_i915(fb->dev);
2135
b90c1ee1 2136 /* AUX_DIST needs only 4K alignment */
2e2adb05 2137 if (plane == 1)
b90c1ee1
VS
2138 return 4096;
2139
d88c4afd 2140 switch (fb->modifier) {
2f075565 2141 case DRM_FORMAT_MOD_LINEAR:
603525d7
VS
2142 return intel_linear_alignment(dev_priv);
2143 case I915_FORMAT_MOD_X_TILED:
d88c4afd 2144 if (INTEL_GEN(dev_priv) >= 9)
603525d7
VS
2145 return 256 * 1024;
2146 return 0;
2e2adb05
VS
2147 case I915_FORMAT_MOD_Y_TILED_CCS:
2148 case I915_FORMAT_MOD_Yf_TILED_CCS:
603525d7
VS
2149 case I915_FORMAT_MOD_Y_TILED:
2150 case I915_FORMAT_MOD_Yf_TILED:
2151 return 1 * 1024 * 1024;
2152 default:
d88c4afd 2153 MISSING_CASE(fb->modifier);
603525d7
VS
2154 return 0;
2155 }
2156}
2157
058d88c4
CW
2158struct i915_vma *
2159intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
6b95a207 2160{
850c4cdc 2161 struct drm_device *dev = fb->dev;
fac5e23e 2162 struct drm_i915_private *dev_priv = to_i915(dev);
850c4cdc 2163 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2164 struct i915_ggtt_view view;
058d88c4 2165 struct i915_vma *vma;
6b95a207 2166 u32 alignment;
6b95a207 2167
ebcdd39e
MR
2168 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2169
d88c4afd 2170 alignment = intel_surf_alignment(fb, 0);
6b95a207 2171
3465c580 2172 intel_fill_fb_ggtt_view(&view, fb, rotation);
f64b98cd 2173
693db184
CW
2174 /* Note that the w/a also requires 64 PTE of padding following the
2175 * bo. We currently fill all unused PTE with the shadow page and so
2176 * we should always have valid PTE following the scanout preventing
2177 * the VT-d warning.
2178 */
48f112fe 2179 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
693db184
CW
2180 alignment = 256 * 1024;
2181
d6dd6843
PZ
2182 /*
2183 * Global gtt pte registers are special registers which actually forward
2184 * writes to a chunk of system memory. Which means that there is no risk
2185 * that the register values disappear as soon as we call
2186 * intel_runtime_pm_put(), so it is correct to wrap only the
2187 * pin/unpin/fence and not more.
2188 */
2189 intel_runtime_pm_get(dev_priv);
2190
9db529aa
DV
2191 atomic_inc(&dev_priv->gpu_error.pending_fb_pin);
2192
058d88c4 2193 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
49ef5294
CW
2194 if (IS_ERR(vma))
2195 goto err;
6b95a207 2196
05a20d09 2197 if (i915_vma_is_map_and_fenceable(vma)) {
49ef5294
CW
2198 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2199 * fence, whereas 965+ only requires a fence if using
2200 * framebuffer compression. For simplicity, we always, when
2201 * possible, install a fence as the cost is not that onerous.
2202 *
2203 * If we fail to fence the tiled scanout, then either the
2204 * modeset will reject the change (which is highly unlikely as
2205 * the affected systems, all but one, do not have unmappable
2206 * space) or we will not be able to enable full powersaving
2207 * techniques (also likely not to apply due to various limits
2208 * FBC and the like impose on the size of the buffer, which
2209 * presumably we violated anyway with this unmappable buffer).
2210 * Anyway, it is presumably better to stumble onwards with
2211 * something and try to run the system in a "less than optimal"
2212 * mode that matches the user configuration.
2213 */
3bd40735 2214 i915_vma_pin_fence(vma);
9807216f 2215 }
6b95a207 2216
be1e3415 2217 i915_vma_get(vma);
49ef5294 2218err:
9db529aa
DV
2219 atomic_dec(&dev_priv->gpu_error.pending_fb_pin);
2220
d6dd6843 2221 intel_runtime_pm_put(dev_priv);
058d88c4 2222 return vma;
6b95a207
KH
2223}
2224
be1e3415 2225void intel_unpin_fb_vma(struct i915_vma *vma)
1690e1eb 2226{
be1e3415 2227 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
f64b98cd 2228
49ef5294 2229 i915_vma_unpin_fence(vma);
058d88c4 2230 i915_gem_object_unpin_from_display_plane(vma);
be1e3415 2231 i915_vma_put(vma);
1690e1eb
CW
2232}
2233
ef78ec94
VS
2234static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2235 unsigned int rotation)
2236{
bd2ef25d 2237 if (drm_rotation_90_or_270(rotation))
ef78ec94
VS
2238 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2239 else
2240 return fb->pitches[plane];
2241}
2242
6687c906
VS
2243/*
2244 * Convert the x/y offsets into a linear offset.
2245 * Only valid with 0/180 degree rotation, which is fine since linear
2246 * offset is only used with linear buffers on pre-hsw and tiled buffers
2247 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2248 */
2249u32 intel_fb_xy_to_linear(int x, int y,
2949056c
VS
2250 const struct intel_plane_state *state,
2251 int plane)
6687c906 2252{
2949056c 2253 const struct drm_framebuffer *fb = state->base.fb;
353c8598 2254 unsigned int cpp = fb->format->cpp[plane];
6687c906
VS
2255 unsigned int pitch = fb->pitches[plane];
2256
2257 return y * pitch + x * cpp;
2258}
2259
2260/*
2261 * Add the x/y offsets derived from fb->offsets[] to the user
2262 * specified plane src x/y offsets. The resulting x/y offsets
2263 * specify the start of scanout from the beginning of the gtt mapping.
2264 */
2265void intel_add_fb_offsets(int *x, int *y,
2949056c
VS
2266 const struct intel_plane_state *state,
2267 int plane)
6687c906
VS
2268
2269{
2949056c
VS
2270 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2271 unsigned int rotation = state->base.rotation;
6687c906 2272
bd2ef25d 2273 if (drm_rotation_90_or_270(rotation)) {
6687c906
VS
2274 *x += intel_fb->rotated[plane].x;
2275 *y += intel_fb->rotated[plane].y;
2276 } else {
2277 *x += intel_fb->normal[plane].x;
2278 *y += intel_fb->normal[plane].y;
2279 }
2280}
2281
303ba695
VS
2282static u32 __intel_adjust_tile_offset(int *x, int *y,
2283 unsigned int tile_width,
2284 unsigned int tile_height,
2285 unsigned int tile_size,
2286 unsigned int pitch_tiles,
2287 u32 old_offset,
2288 u32 new_offset)
29cf9491 2289{
b9b24038 2290 unsigned int pitch_pixels = pitch_tiles * tile_width;
29cf9491
VS
2291 unsigned int tiles;
2292
2293 WARN_ON(old_offset & (tile_size - 1));
2294 WARN_ON(new_offset & (tile_size - 1));
2295 WARN_ON(new_offset > old_offset);
2296
2297 tiles = (old_offset - new_offset) / tile_size;
2298
2299 *y += tiles / pitch_tiles * tile_height;
2300 *x += tiles % pitch_tiles * tile_width;
2301
b9b24038
VS
2302 /* minimize x in case it got needlessly big */
2303 *y += *x / pitch_pixels * tile_height;
2304 *x %= pitch_pixels;
2305
29cf9491
VS
2306 return new_offset;
2307}
2308
303ba695
VS
2309static u32 _intel_adjust_tile_offset(int *x, int *y,
2310 const struct drm_framebuffer *fb, int plane,
2311 unsigned int rotation,
2312 u32 old_offset, u32 new_offset)
66a2d927 2313{
303ba695 2314 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
353c8598 2315 unsigned int cpp = fb->format->cpp[plane];
66a2d927
VS
2316 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2317
2318 WARN_ON(new_offset > old_offset);
2319
2f075565 2320 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
66a2d927
VS
2321 unsigned int tile_size, tile_width, tile_height;
2322 unsigned int pitch_tiles;
2323
2324 tile_size = intel_tile_size(dev_priv);
d88c4afd 2325 intel_tile_dims(fb, plane, &tile_width, &tile_height);
66a2d927 2326
bd2ef25d 2327 if (drm_rotation_90_or_270(rotation)) {
66a2d927
VS
2328 pitch_tiles = pitch / tile_height;
2329 swap(tile_width, tile_height);
2330 } else {
2331 pitch_tiles = pitch / (tile_width * cpp);
2332 }
2333
303ba695
VS
2334 __intel_adjust_tile_offset(x, y, tile_width, tile_height,
2335 tile_size, pitch_tiles,
2336 old_offset, new_offset);
66a2d927
VS
2337 } else {
2338 old_offset += *y * pitch + *x * cpp;
2339
2340 *y = (old_offset - new_offset) / pitch;
2341 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2342 }
2343
2344 return new_offset;
2345}
2346
303ba695
VS
2347/*
2348 * Adjust the tile offset by moving the difference into
2349 * the x/y offsets.
2350 */
2351static u32 intel_adjust_tile_offset(int *x, int *y,
2352 const struct intel_plane_state *state, int plane,
2353 u32 old_offset, u32 new_offset)
2354{
2355 return _intel_adjust_tile_offset(x, y, state->base.fb, plane,
2356 state->base.rotation,
2357 old_offset, new_offset);
2358}
2359
8d0deca8
VS
2360/*
2361 * Computes the linear offset to the base tile and adjusts
2362 * x, y. bytes per pixel is assumed to be a power-of-two.
2363 *
2364 * In the 90/270 rotated case, x and y are assumed
2365 * to be already rotated to match the rotated GTT view, and
2366 * pitch is the tile_height aligned framebuffer height.
6687c906
VS
2367 *
2368 * This function is used when computing the derived information
2369 * under intel_framebuffer, so using any of that information
2370 * here is not allowed. Anything under drm_framebuffer can be
2371 * used. This is why the user has to pass in the pitch since it
2372 * is specified in the rotated orientation.
8d0deca8 2373 */
6687c906
VS
2374static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2375 int *x, int *y,
2376 const struct drm_framebuffer *fb, int plane,
2377 unsigned int pitch,
2378 unsigned int rotation,
2379 u32 alignment)
c2c75131 2380{
bae781b2 2381 uint64_t fb_modifier = fb->modifier;
353c8598 2382 unsigned int cpp = fb->format->cpp[plane];
6687c906 2383 u32 offset, offset_aligned;
29cf9491 2384
29cf9491
VS
2385 if (alignment)
2386 alignment--;
2387
2f075565 2388 if (fb_modifier != DRM_FORMAT_MOD_LINEAR) {
8d0deca8
VS
2389 unsigned int tile_size, tile_width, tile_height;
2390 unsigned int tile_rows, tiles, pitch_tiles;
c2c75131 2391
d843310d 2392 tile_size = intel_tile_size(dev_priv);
d88c4afd 2393 intel_tile_dims(fb, plane, &tile_width, &tile_height);
8d0deca8 2394
bd2ef25d 2395 if (drm_rotation_90_or_270(rotation)) {
8d0deca8
VS
2396 pitch_tiles = pitch / tile_height;
2397 swap(tile_width, tile_height);
2398 } else {
2399 pitch_tiles = pitch / (tile_width * cpp);
2400 }
d843310d
VS
2401
2402 tile_rows = *y / tile_height;
2403 *y %= tile_height;
c2c75131 2404
8d0deca8
VS
2405 tiles = *x / tile_width;
2406 *x %= tile_width;
bc752862 2407
29cf9491
VS
2408 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2409 offset_aligned = offset & ~alignment;
bc752862 2410
303ba695
VS
2411 __intel_adjust_tile_offset(x, y, tile_width, tile_height,
2412 tile_size, pitch_tiles,
2413 offset, offset_aligned);
29cf9491 2414 } else {
bc752862 2415 offset = *y * pitch + *x * cpp;
29cf9491
VS
2416 offset_aligned = offset & ~alignment;
2417
4e9a86b6
VS
2418 *y = (offset & alignment) / pitch;
2419 *x = ((offset & alignment) - *y * pitch) / cpp;
bc752862 2420 }
29cf9491
VS
2421
2422 return offset_aligned;
c2c75131
DV
2423}
2424
6687c906 2425u32 intel_compute_tile_offset(int *x, int *y,
2949056c
VS
2426 const struct intel_plane_state *state,
2427 int plane)
6687c906 2428{
1e7b4fd8
VS
2429 struct intel_plane *intel_plane = to_intel_plane(state->base.plane);
2430 struct drm_i915_private *dev_priv = to_i915(intel_plane->base.dev);
2949056c
VS
2431 const struct drm_framebuffer *fb = state->base.fb;
2432 unsigned int rotation = state->base.rotation;
ef78ec94 2433 int pitch = intel_fb_pitch(fb, plane, rotation);
1e7b4fd8
VS
2434 u32 alignment;
2435
2436 if (intel_plane->id == PLANE_CURSOR)
2437 alignment = intel_cursor_alignment(dev_priv);
2438 else
2439 alignment = intel_surf_alignment(fb, plane);
6687c906
VS
2440
2441 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2442 rotation, alignment);
2443}
2444
303ba695
VS
2445/* Convert the fb->offset[] into x/y offsets */
2446static int intel_fb_offset_to_xy(int *x, int *y,
2447 const struct drm_framebuffer *fb, int plane)
6687c906 2448{
303ba695 2449 struct drm_i915_private *dev_priv = to_i915(fb->dev);
6687c906 2450
303ba695
VS
2451 if (fb->modifier != DRM_FORMAT_MOD_LINEAR &&
2452 fb->offsets[plane] % intel_tile_size(dev_priv))
2453 return -EINVAL;
2454
2455 *x = 0;
2456 *y = 0;
2457
2458 _intel_adjust_tile_offset(x, y,
2459 fb, plane, DRM_MODE_ROTATE_0,
2460 fb->offsets[plane], 0);
2461
2462 return 0;
6687c906
VS
2463}
2464
72618ebf
VS
2465static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2466{
2467 switch (fb_modifier) {
2468 case I915_FORMAT_MOD_X_TILED:
2469 return I915_TILING_X;
2470 case I915_FORMAT_MOD_Y_TILED:
2e2adb05 2471 case I915_FORMAT_MOD_Y_TILED_CCS:
72618ebf
VS
2472 return I915_TILING_Y;
2473 default:
2474 return I915_TILING_NONE;
2475 }
2476}
2477
bbfb6ce8
VS
2478static const struct drm_format_info ccs_formats[] = {
2479 { .format = DRM_FORMAT_XRGB8888, .depth = 24, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2480 { .format = DRM_FORMAT_XBGR8888, .depth = 24, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2481 { .format = DRM_FORMAT_ARGB8888, .depth = 32, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2482 { .format = DRM_FORMAT_ABGR8888, .depth = 32, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2483};
2484
2485static const struct drm_format_info *
2486lookup_format_info(const struct drm_format_info formats[],
2487 int num_formats, u32 format)
2488{
2489 int i;
2490
2491 for (i = 0; i < num_formats; i++) {
2492 if (formats[i].format == format)
2493 return &formats[i];
2494 }
2495
2496 return NULL;
2497}
2498
2499static const struct drm_format_info *
2500intel_get_format_info(const struct drm_mode_fb_cmd2 *cmd)
2501{
2502 switch (cmd->modifier[0]) {
2503 case I915_FORMAT_MOD_Y_TILED_CCS:
2504 case I915_FORMAT_MOD_Yf_TILED_CCS:
2505 return lookup_format_info(ccs_formats,
2506 ARRAY_SIZE(ccs_formats),
2507 cmd->pixel_format);
2508 default:
2509 return NULL;
2510 }
2511}
2512
6687c906
VS
2513static int
2514intel_fill_fb_info(struct drm_i915_private *dev_priv,
2515 struct drm_framebuffer *fb)
2516{
2517 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2518 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2519 u32 gtt_offset_rotated = 0;
2520 unsigned int max_size = 0;
bcb0b461 2521 int i, num_planes = fb->format->num_planes;
6687c906
VS
2522 unsigned int tile_size = intel_tile_size(dev_priv);
2523
2524 for (i = 0; i < num_planes; i++) {
2525 unsigned int width, height;
2526 unsigned int cpp, size;
2527 u32 offset;
2528 int x, y;
303ba695 2529 int ret;
6687c906 2530
353c8598 2531 cpp = fb->format->cpp[i];
145fcb11
VS
2532 width = drm_framebuffer_plane_width(fb->width, fb, i);
2533 height = drm_framebuffer_plane_height(fb->height, fb, i);
6687c906 2534
303ba695
VS
2535 ret = intel_fb_offset_to_xy(&x, &y, fb, i);
2536 if (ret) {
2537 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2538 i, fb->offsets[i]);
2539 return ret;
2540 }
6687c906 2541
2e2adb05
VS
2542 if ((fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
2543 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) && i == 1) {
2544 int hsub = fb->format->hsub;
2545 int vsub = fb->format->vsub;
2546 int tile_width, tile_height;
2547 int main_x, main_y;
2548 int ccs_x, ccs_y;
2549
2550 intel_tile_dims(fb, i, &tile_width, &tile_height);
303ba695
VS
2551 tile_width *= hsub;
2552 tile_height *= vsub;
2e2adb05 2553
303ba695
VS
2554 ccs_x = (x * hsub) % tile_width;
2555 ccs_y = (y * vsub) % tile_height;
2556 main_x = intel_fb->normal[0].x % tile_width;
2557 main_y = intel_fb->normal[0].y % tile_height;
2e2adb05
VS
2558
2559 /*
2560 * CCS doesn't have its own x/y offset register, so the intra CCS tile
2561 * x/y offsets must match between CCS and the main surface.
2562 */
2563 if (main_x != ccs_x || main_y != ccs_y) {
2564 DRM_DEBUG_KMS("Bad CCS x/y (main %d,%d ccs %d,%d) full (main %d,%d ccs %d,%d)\n",
2565 main_x, main_y,
2566 ccs_x, ccs_y,
2567 intel_fb->normal[0].x,
2568 intel_fb->normal[0].y,
2569 x, y);
2570 return -EINVAL;
2571 }
2572 }
2573
60d5f2a4
VS
2574 /*
2575 * The fence (if used) is aligned to the start of the object
2576 * so having the framebuffer wrap around across the edge of the
2577 * fenced region doesn't really work. We have no API to configure
2578 * the fence start offset within the object (nor could we probably
2579 * on gen2/3). So it's just easier if we just require that the
2580 * fb layout agrees with the fence layout. We already check that the
2581 * fb stride matches the fence stride elsewhere.
2582 */
2ec4cf40 2583 if (i == 0 && i915_gem_object_is_tiled(intel_fb->obj) &&
60d5f2a4 2584 (x + width) * cpp > fb->pitches[i]) {
144cc143
VS
2585 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2586 i, fb->offsets[i]);
60d5f2a4
VS
2587 return -EINVAL;
2588 }
2589
6687c906
VS
2590 /*
2591 * First pixel of the framebuffer from
2592 * the start of the normal gtt mapping.
2593 */
2594 intel_fb->normal[i].x = x;
2595 intel_fb->normal[i].y = y;
2596
2597 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
3ca46c0a 2598 fb, i, fb->pitches[i],
c2c446ad 2599 DRM_MODE_ROTATE_0, tile_size);
6687c906
VS
2600 offset /= tile_size;
2601
2f075565 2602 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
6687c906
VS
2603 unsigned int tile_width, tile_height;
2604 unsigned int pitch_tiles;
2605 struct drm_rect r;
2606
d88c4afd 2607 intel_tile_dims(fb, i, &tile_width, &tile_height);
6687c906
VS
2608
2609 rot_info->plane[i].offset = offset;
2610 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2611 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2612 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2613
2614 intel_fb->rotated[i].pitch =
2615 rot_info->plane[i].height * tile_height;
2616
2617 /* how many tiles does this plane need */
2618 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2619 /*
2620 * If the plane isn't horizontally tile aligned,
2621 * we need one more tile.
2622 */
2623 if (x != 0)
2624 size++;
2625
2626 /* rotate the x/y offsets to match the GTT view */
2627 r.x1 = x;
2628 r.y1 = y;
2629 r.x2 = x + width;
2630 r.y2 = y + height;
2631 drm_rect_rotate(&r,
2632 rot_info->plane[i].width * tile_width,
2633 rot_info->plane[i].height * tile_height,
c2c446ad 2634 DRM_MODE_ROTATE_270);
6687c906
VS
2635 x = r.x1;
2636 y = r.y1;
2637
2638 /* rotate the tile dimensions to match the GTT view */
2639 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2640 swap(tile_width, tile_height);
2641
2642 /*
2643 * We only keep the x/y offsets, so push all of the
2644 * gtt offset into the x/y offsets.
2645 */
303ba695
VS
2646 __intel_adjust_tile_offset(&x, &y,
2647 tile_width, tile_height,
2648 tile_size, pitch_tiles,
2649 gtt_offset_rotated * tile_size, 0);
6687c906
VS
2650
2651 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2652
2653 /*
2654 * First pixel of the framebuffer from
2655 * the start of the rotated gtt mapping.
2656 */
2657 intel_fb->rotated[i].x = x;
2658 intel_fb->rotated[i].y = y;
2659 } else {
2660 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2661 x * cpp, tile_size);
2662 }
2663
2664 /* how many tiles in total needed in the bo */
2665 max_size = max(max_size, offset + size);
2666 }
2667
144cc143
VS
2668 if (max_size * tile_size > intel_fb->obj->base.size) {
2669 DRM_DEBUG_KMS("fb too big for bo (need %u bytes, have %zu bytes)\n",
2670 max_size * tile_size, intel_fb->obj->base.size);
6687c906
VS
2671 return -EINVAL;
2672 }
2673
2674 return 0;
2675}
2676
b35d63fa 2677static int i9xx_format_to_fourcc(int format)
46f297fb
JB
2678{
2679 switch (format) {
2680 case DISPPLANE_8BPP:
2681 return DRM_FORMAT_C8;
2682 case DISPPLANE_BGRX555:
2683 return DRM_FORMAT_XRGB1555;
2684 case DISPPLANE_BGRX565:
2685 return DRM_FORMAT_RGB565;
2686 default:
2687 case DISPPLANE_BGRX888:
2688 return DRM_FORMAT_XRGB8888;
2689 case DISPPLANE_RGBX888:
2690 return DRM_FORMAT_XBGR8888;
2691 case DISPPLANE_BGRX101010:
2692 return DRM_FORMAT_XRGB2101010;
2693 case DISPPLANE_RGBX101010:
2694 return DRM_FORMAT_XBGR2101010;
2695 }
2696}
2697
bc8d7dff
DL
2698static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2699{
2700 switch (format) {
2701 case PLANE_CTL_FORMAT_RGB_565:
2702 return DRM_FORMAT_RGB565;
2703 default:
2704 case PLANE_CTL_FORMAT_XRGB_8888:
2705 if (rgb_order) {
2706 if (alpha)
2707 return DRM_FORMAT_ABGR8888;
2708 else
2709 return DRM_FORMAT_XBGR8888;
2710 } else {
2711 if (alpha)
2712 return DRM_FORMAT_ARGB8888;
2713 else
2714 return DRM_FORMAT_XRGB8888;
2715 }
2716 case PLANE_CTL_FORMAT_XRGB_2101010:
2717 if (rgb_order)
2718 return DRM_FORMAT_XBGR2101010;
2719 else
2720 return DRM_FORMAT_XRGB2101010;
2721 }
2722}
2723
5724dbd1 2724static bool
f6936e29
DV
2725intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2726 struct intel_initial_plane_config *plane_config)
46f297fb
JB
2727{
2728 struct drm_device *dev = crtc->base.dev;
3badb49f 2729 struct drm_i915_private *dev_priv = to_i915(dev);
72e96d64 2730 struct i915_ggtt *ggtt = &dev_priv->ggtt;
46f297fb
JB
2731 struct drm_i915_gem_object *obj = NULL;
2732 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2d14030b 2733 struct drm_framebuffer *fb = &plane_config->fb->base;
f37b5c2b
DV
2734 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2735 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2736 PAGE_SIZE);
2737
2738 size_aligned -= base_aligned;
46f297fb 2739
ff2652ea
CW
2740 if (plane_config->size == 0)
2741 return false;
2742
3badb49f
PZ
2743 /* If the FB is too big, just don't use it since fbdev is not very
2744 * important and we should probably use that space with FBC or other
2745 * features. */
72e96d64 2746 if (size_aligned * 2 > ggtt->stolen_usable_size)
3badb49f
PZ
2747 return false;
2748
12c83d99 2749 mutex_lock(&dev->struct_mutex);
187685cb 2750 obj = i915_gem_object_create_stolen_for_preallocated(dev_priv,
f37b5c2b
DV
2751 base_aligned,
2752 base_aligned,
2753 size_aligned);
24dbf51a
CW
2754 mutex_unlock(&dev->struct_mutex);
2755 if (!obj)
484b41dd 2756 return false;
46f297fb 2757
3e510a8e
CW
2758 if (plane_config->tiling == I915_TILING_X)
2759 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
46f297fb 2760
438b74a5 2761 mode_cmd.pixel_format = fb->format->format;
6bf129df
DL
2762 mode_cmd.width = fb->width;
2763 mode_cmd.height = fb->height;
2764 mode_cmd.pitches[0] = fb->pitches[0];
bae781b2 2765 mode_cmd.modifier[0] = fb->modifier;
18c5247e 2766 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
46f297fb 2767
24dbf51a 2768 if (intel_framebuffer_init(to_intel_framebuffer(fb), obj, &mode_cmd)) {
46f297fb
JB
2769 DRM_DEBUG_KMS("intel fb init failed\n");
2770 goto out_unref_obj;
2771 }
12c83d99 2772
484b41dd 2773
f6936e29 2774 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
484b41dd 2775 return true;
46f297fb
JB
2776
2777out_unref_obj:
f8c417cd 2778 i915_gem_object_put(obj);
484b41dd
JB
2779 return false;
2780}
2781
e9728bd8
VS
2782static void
2783intel_set_plane_visible(struct intel_crtc_state *crtc_state,
2784 struct intel_plane_state *plane_state,
2785 bool visible)
2786{
2787 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
2788
2789 plane_state->base.visible = visible;
2790
2791 /* FIXME pre-g4x don't work like this */
2792 if (visible) {
2793 crtc_state->base.plane_mask |= BIT(drm_plane_index(&plane->base));
2794 crtc_state->active_planes |= BIT(plane->id);
2795 } else {
2796 crtc_state->base.plane_mask &= ~BIT(drm_plane_index(&plane->base));
2797 crtc_state->active_planes &= ~BIT(plane->id);
2798 }
2799
2800 DRM_DEBUG_KMS("%s active planes 0x%x\n",
2801 crtc_state->base.crtc->name,
2802 crtc_state->active_planes);
2803}
2804
5724dbd1 2805static void
f6936e29
DV
2806intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2807 struct intel_initial_plane_config *plane_config)
484b41dd
JB
2808{
2809 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 2810 struct drm_i915_private *dev_priv = to_i915(dev);
484b41dd 2811 struct drm_crtc *c;
2ff8fde1 2812 struct drm_i915_gem_object *obj;
88595ac9 2813 struct drm_plane *primary = intel_crtc->base.primary;
be5651f2 2814 struct drm_plane_state *plane_state = primary->state;
200757f5
MR
2815 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2816 struct intel_plane *intel_plane = to_intel_plane(primary);
0a8d8a86
MR
2817 struct intel_plane_state *intel_state =
2818 to_intel_plane_state(plane_state);
88595ac9 2819 struct drm_framebuffer *fb;
484b41dd 2820
2d14030b 2821 if (!plane_config->fb)
484b41dd
JB
2822 return;
2823
f6936e29 2824 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
88595ac9
DV
2825 fb = &plane_config->fb->base;
2826 goto valid_fb;
f55548b5 2827 }
484b41dd 2828
2d14030b 2829 kfree(plane_config->fb);
484b41dd
JB
2830
2831 /*
2832 * Failed to alloc the obj, check to see if we should share
2833 * an fb with another CRTC instead
2834 */
70e1e0ec 2835 for_each_crtc(dev, c) {
be1e3415 2836 struct intel_plane_state *state;
484b41dd
JB
2837
2838 if (c == &intel_crtc->base)
2839 continue;
2840
be1e3415 2841 if (!to_intel_crtc(c)->active)
2ff8fde1
MR
2842 continue;
2843
be1e3415
CW
2844 state = to_intel_plane_state(c->primary->state);
2845 if (!state->vma)
484b41dd
JB
2846 continue;
2847
be1e3415
CW
2848 if (intel_plane_ggtt_offset(state) == plane_config->base) {
2849 fb = c->primary->fb;
c3ed1103 2850 drm_framebuffer_get(fb);
88595ac9 2851 goto valid_fb;
484b41dd
JB
2852 }
2853 }
88595ac9 2854
200757f5
MR
2855 /*
2856 * We've failed to reconstruct the BIOS FB. Current display state
2857 * indicates that the primary plane is visible, but has a NULL FB,
2858 * which will lead to problems later if we don't fix it up. The
2859 * simplest solution is to just disable the primary plane now and
2860 * pretend the BIOS never had it enabled.
2861 */
e9728bd8
VS
2862 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2863 to_intel_plane_state(plane_state),
2864 false);
2622a081 2865 intel_pre_disable_primary_noatomic(&intel_crtc->base);
72259536 2866 trace_intel_disable_plane(primary, intel_crtc);
282dbf9b 2867 intel_plane->disable_plane(intel_plane, intel_crtc);
200757f5 2868
88595ac9
DV
2869 return;
2870
2871valid_fb:
be1e3415
CW
2872 mutex_lock(&dev->struct_mutex);
2873 intel_state->vma =
2874 intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
2875 mutex_unlock(&dev->struct_mutex);
2876 if (IS_ERR(intel_state->vma)) {
2877 DRM_ERROR("failed to pin boot fb on pipe %d: %li\n",
2878 intel_crtc->pipe, PTR_ERR(intel_state->vma));
2879
2880 intel_state->vma = NULL;
c3ed1103 2881 drm_framebuffer_put(fb);
be1e3415
CW
2882 return;
2883 }
2884
f44e2659
VS
2885 plane_state->src_x = 0;
2886 plane_state->src_y = 0;
be5651f2
ML
2887 plane_state->src_w = fb->width << 16;
2888 plane_state->src_h = fb->height << 16;
2889
f44e2659
VS
2890 plane_state->crtc_x = 0;
2891 plane_state->crtc_y = 0;
be5651f2
ML
2892 plane_state->crtc_w = fb->width;
2893 plane_state->crtc_h = fb->height;
2894
1638d30c
RC
2895 intel_state->base.src = drm_plane_state_src(plane_state);
2896 intel_state->base.dst = drm_plane_state_dest(plane_state);
0a8d8a86 2897
88595ac9 2898 obj = intel_fb_obj(fb);
3e510a8e 2899 if (i915_gem_object_is_tiled(obj))
88595ac9
DV
2900 dev_priv->preserve_bios_swizzle = true;
2901
c3ed1103 2902 drm_framebuffer_get(fb);
be5651f2 2903 primary->fb = primary->state->fb = fb;
36750f28 2904 primary->crtc = primary->state->crtc = &intel_crtc->base;
e9728bd8
VS
2905
2906 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2907 to_intel_plane_state(plane_state),
2908 true);
2909
faf5bf0a
CW
2910 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2911 &obj->frontbuffer_bits);
46f297fb
JB
2912}
2913
b63a16f6
VS
2914static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2915 unsigned int rotation)
2916{
353c8598 2917 int cpp = fb->format->cpp[plane];
b63a16f6 2918
bae781b2 2919 switch (fb->modifier) {
2f075565 2920 case DRM_FORMAT_MOD_LINEAR:
b63a16f6
VS
2921 case I915_FORMAT_MOD_X_TILED:
2922 switch (cpp) {
2923 case 8:
2924 return 4096;
2925 case 4:
2926 case 2:
2927 case 1:
2928 return 8192;
2929 default:
2930 MISSING_CASE(cpp);
2931 break;
2932 }
2933 break;
2e2adb05
VS
2934 case I915_FORMAT_MOD_Y_TILED_CCS:
2935 case I915_FORMAT_MOD_Yf_TILED_CCS:
2936 /* FIXME AUX plane? */
b63a16f6
VS
2937 case I915_FORMAT_MOD_Y_TILED:
2938 case I915_FORMAT_MOD_Yf_TILED:
2939 switch (cpp) {
2940 case 8:
2941 return 2048;
2942 case 4:
2943 return 4096;
2944 case 2:
2945 case 1:
2946 return 8192;
2947 default:
2948 MISSING_CASE(cpp);
2949 break;
2950 }
2951 break;
2952 default:
bae781b2 2953 MISSING_CASE(fb->modifier);
b63a16f6
VS
2954 }
2955
2956 return 2048;
2957}
2958
2e2adb05
VS
2959static bool skl_check_main_ccs_coordinates(struct intel_plane_state *plane_state,
2960 int main_x, int main_y, u32 main_offset)
2961{
2962 const struct drm_framebuffer *fb = plane_state->base.fb;
2963 int hsub = fb->format->hsub;
2964 int vsub = fb->format->vsub;
2965 int aux_x = plane_state->aux.x;
2966 int aux_y = plane_state->aux.y;
2967 u32 aux_offset = plane_state->aux.offset;
2968 u32 alignment = intel_surf_alignment(fb, 1);
2969
2970 while (aux_offset >= main_offset && aux_y <= main_y) {
2971 int x, y;
2972
2973 if (aux_x == main_x && aux_y == main_y)
2974 break;
2975
2976 if (aux_offset == 0)
2977 break;
2978
2979 x = aux_x / hsub;
2980 y = aux_y / vsub;
2981 aux_offset = intel_adjust_tile_offset(&x, &y, plane_state, 1,
2982 aux_offset, aux_offset - alignment);
2983 aux_x = x * hsub + aux_x % hsub;
2984 aux_y = y * vsub + aux_y % vsub;
2985 }
2986
2987 if (aux_x != main_x || aux_y != main_y)
2988 return false;
2989
2990 plane_state->aux.offset = aux_offset;
2991 plane_state->aux.x = aux_x;
2992 plane_state->aux.y = aux_y;
2993
2994 return true;
2995}
2996
b63a16f6
VS
2997static int skl_check_main_surface(struct intel_plane_state *plane_state)
2998{
b63a16f6
VS
2999 const struct drm_framebuffer *fb = plane_state->base.fb;
3000 unsigned int rotation = plane_state->base.rotation;
cc926387
DV
3001 int x = plane_state->base.src.x1 >> 16;
3002 int y = plane_state->base.src.y1 >> 16;
3003 int w = drm_rect_width(&plane_state->base.src) >> 16;
3004 int h = drm_rect_height(&plane_state->base.src) >> 16;
b63a16f6
VS
3005 int max_width = skl_max_plane_width(fb, 0, rotation);
3006 int max_height = 4096;
8d970654 3007 u32 alignment, offset, aux_offset = plane_state->aux.offset;
b63a16f6
VS
3008
3009 if (w > max_width || h > max_height) {
3010 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
3011 w, h, max_width, max_height);
3012 return -EINVAL;
3013 }
3014
3015 intel_add_fb_offsets(&x, &y, plane_state, 0);
3016 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
d88c4afd 3017 alignment = intel_surf_alignment(fb, 0);
b63a16f6 3018
8d970654
VS
3019 /*
3020 * AUX surface offset is specified as the distance from the
3021 * main surface offset, and it must be non-negative. Make
3022 * sure that is what we will get.
3023 */
3024 if (offset > aux_offset)
3025 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
3026 offset, aux_offset & ~(alignment - 1));
3027
b63a16f6
VS
3028 /*
3029 * When using an X-tiled surface, the plane blows up
3030 * if the x offset + width exceed the stride.
3031 *
3032 * TODO: linear and Y-tiled seem fine, Yf untested,
3033 */
bae781b2 3034 if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
353c8598 3035 int cpp = fb->format->cpp[0];
b63a16f6
VS
3036
3037 while ((x + w) * cpp > fb->pitches[0]) {
3038 if (offset == 0) {
2e2adb05 3039 DRM_DEBUG_KMS("Unable to find suitable display surface offset due to X-tiling\n");
b63a16f6
VS
3040 return -EINVAL;
3041 }
3042
3043 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
3044 offset, offset - alignment);
3045 }
3046 }
3047
2e2adb05
VS
3048 /*
3049 * CCS AUX surface doesn't have its own x/y offsets, we must make sure
3050 * they match with the main surface x/y offsets.
3051 */
3052 if (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
3053 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) {
3054 while (!skl_check_main_ccs_coordinates(plane_state, x, y, offset)) {
3055 if (offset == 0)
3056 break;
3057
3058 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
3059 offset, offset - alignment);
3060 }
3061
3062 if (x != plane_state->aux.x || y != plane_state->aux.y) {
3063 DRM_DEBUG_KMS("Unable to find suitable display surface offset due to CCS\n");
3064 return -EINVAL;
3065 }
3066 }
3067
b63a16f6
VS
3068 plane_state->main.offset = offset;
3069 plane_state->main.x = x;
3070 plane_state->main.y = y;
3071
3072 return 0;
3073}
3074
8d970654
VS
3075static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
3076{
3077 const struct drm_framebuffer *fb = plane_state->base.fb;
3078 unsigned int rotation = plane_state->base.rotation;
3079 int max_width = skl_max_plane_width(fb, 1, rotation);
3080 int max_height = 4096;
cc926387
DV
3081 int x = plane_state->base.src.x1 >> 17;
3082 int y = plane_state->base.src.y1 >> 17;
3083 int w = drm_rect_width(&plane_state->base.src) >> 17;
3084 int h = drm_rect_height(&plane_state->base.src) >> 17;
8d970654
VS
3085 u32 offset;
3086
3087 intel_add_fb_offsets(&x, &y, plane_state, 1);
3088 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
3089
3090 /* FIXME not quite sure how/if these apply to the chroma plane */
3091 if (w > max_width || h > max_height) {
3092 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
3093 w, h, max_width, max_height);
3094 return -EINVAL;
3095 }
3096
3097 plane_state->aux.offset = offset;
3098 plane_state->aux.x = x;
3099 plane_state->aux.y = y;
3100
3101 return 0;
3102}
3103
2e2adb05
VS
3104static int skl_check_ccs_aux_surface(struct intel_plane_state *plane_state)
3105{
3106 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
3107 struct intel_crtc *crtc = to_intel_crtc(plane_state->base.crtc);
3108 const struct drm_framebuffer *fb = plane_state->base.fb;
3109 int src_x = plane_state->base.src.x1 >> 16;
3110 int src_y = plane_state->base.src.y1 >> 16;
3111 int hsub = fb->format->hsub;
3112 int vsub = fb->format->vsub;
3113 int x = src_x / hsub;
3114 int y = src_y / vsub;
3115 u32 offset;
3116
3117 switch (plane->id) {
3118 case PLANE_PRIMARY:
3119 case PLANE_SPRITE0:
3120 break;
3121 default:
3122 DRM_DEBUG_KMS("RC support only on plane 1 and 2\n");
3123 return -EINVAL;
3124 }
3125
3126 if (crtc->pipe == PIPE_C) {
3127 DRM_DEBUG_KMS("No RC support on pipe C\n");
3128 return -EINVAL;
3129 }
3130
3131 if (plane_state->base.rotation & ~(DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180)) {
3132 DRM_DEBUG_KMS("RC support only with 0/180 degree rotation %x\n",
3133 plane_state->base.rotation);
3134 return -EINVAL;
3135 }
3136
3137 intel_add_fb_offsets(&x, &y, plane_state, 1);
3138 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
3139
3140 plane_state->aux.offset = offset;
3141 plane_state->aux.x = x * hsub + src_x % hsub;
3142 plane_state->aux.y = y * vsub + src_y % vsub;
3143
3144 return 0;
3145}
3146
b63a16f6
VS
3147int skl_check_plane_surface(struct intel_plane_state *plane_state)
3148{
3149 const struct drm_framebuffer *fb = plane_state->base.fb;
3150 unsigned int rotation = plane_state->base.rotation;
3151 int ret;
3152
a5e4c7d0
VS
3153 if (!plane_state->base.visible)
3154 return 0;
3155
b63a16f6 3156 /* Rotate src coordinates to match rotated GTT view */
bd2ef25d 3157 if (drm_rotation_90_or_270(rotation))
cc926387 3158 drm_rect_rotate(&plane_state->base.src,
da064b47 3159 fb->width << 16, fb->height << 16,
c2c446ad 3160 DRM_MODE_ROTATE_270);
b63a16f6 3161
8d970654
VS
3162 /*
3163 * Handle the AUX surface first since
3164 * the main surface setup depends on it.
3165 */
438b74a5 3166 if (fb->format->format == DRM_FORMAT_NV12) {
8d970654
VS
3167 ret = skl_check_nv12_aux_surface(plane_state);
3168 if (ret)
3169 return ret;
2e2adb05
VS
3170 } else if (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
3171 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) {
3172 ret = skl_check_ccs_aux_surface(plane_state);
3173 if (ret)
3174 return ret;
8d970654
VS
3175 } else {
3176 plane_state->aux.offset = ~0xfff;
3177 plane_state->aux.x = 0;
3178 plane_state->aux.y = 0;
3179 }
3180
b63a16f6
VS
3181 ret = skl_check_main_surface(plane_state);
3182 if (ret)
3183 return ret;
3184
3185 return 0;
3186}
3187
7145f60a
VS
3188static u32 i9xx_plane_ctl(const struct intel_crtc_state *crtc_state,
3189 const struct intel_plane_state *plane_state)
81255565 3190{
7145f60a
VS
3191 struct drm_i915_private *dev_priv =
3192 to_i915(plane_state->base.plane->dev);
3193 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
3194 const struct drm_framebuffer *fb = plane_state->base.fb;
8d0deca8 3195 unsigned int rotation = plane_state->base.rotation;
7145f60a 3196 u32 dspcntr;
c9ba6fad 3197
7145f60a 3198 dspcntr = DISPLAY_PLANE_ENABLE | DISPPLANE_GAMMA_ENABLE;
f45651ba 3199
6a4407a6
VS
3200 if (IS_G4X(dev_priv) || IS_GEN5(dev_priv) ||
3201 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
7145f60a 3202 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
f45651ba 3203
6a4407a6
VS
3204 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
3205 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
f45651ba 3206
d509e28b
VS
3207 if (INTEL_GEN(dev_priv) < 4)
3208 dspcntr |= DISPPLANE_SEL_PIPE(crtc->pipe);
81255565 3209
438b74a5 3210 switch (fb->format->format) {
57779d06 3211 case DRM_FORMAT_C8:
81255565
JB
3212 dspcntr |= DISPPLANE_8BPP;
3213 break;
57779d06 3214 case DRM_FORMAT_XRGB1555:
57779d06 3215 dspcntr |= DISPPLANE_BGRX555;
81255565 3216 break;
57779d06
VS
3217 case DRM_FORMAT_RGB565:
3218 dspcntr |= DISPPLANE_BGRX565;
3219 break;
3220 case DRM_FORMAT_XRGB8888:
57779d06
VS
3221 dspcntr |= DISPPLANE_BGRX888;
3222 break;
3223 case DRM_FORMAT_XBGR8888:
57779d06
VS
3224 dspcntr |= DISPPLANE_RGBX888;
3225 break;
3226 case DRM_FORMAT_XRGB2101010:
57779d06
VS
3227 dspcntr |= DISPPLANE_BGRX101010;
3228 break;
3229 case DRM_FORMAT_XBGR2101010:
57779d06 3230 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
3231 break;
3232 default:
7145f60a
VS
3233 MISSING_CASE(fb->format->format);
3234 return 0;
81255565 3235 }
57779d06 3236
72618ebf 3237 if (INTEL_GEN(dev_priv) >= 4 &&
bae781b2 3238 fb->modifier == I915_FORMAT_MOD_X_TILED)
f45651ba 3239 dspcntr |= DISPPLANE_TILED;
81255565 3240
c2c446ad 3241 if (rotation & DRM_MODE_ROTATE_180)
df0cd455
VS
3242 dspcntr |= DISPPLANE_ROTATE_180;
3243
c2c446ad 3244 if (rotation & DRM_MODE_REFLECT_X)
4ea7be2b
VS
3245 dspcntr |= DISPPLANE_MIRROR;
3246
7145f60a
VS
3247 return dspcntr;
3248}
de1aa629 3249
f9407ae1 3250int i9xx_check_plane_surface(struct intel_plane_state *plane_state)
5b7fcc44
VS
3251{
3252 struct drm_i915_private *dev_priv =
3253 to_i915(plane_state->base.plane->dev);
3254 int src_x = plane_state->base.src.x1 >> 16;
3255 int src_y = plane_state->base.src.y1 >> 16;
3256 u32 offset;
81255565 3257
5b7fcc44 3258 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
e506a0c6 3259
5b7fcc44
VS
3260 if (INTEL_GEN(dev_priv) >= 4)
3261 offset = intel_compute_tile_offset(&src_x, &src_y,
3262 plane_state, 0);
3263 else
3264 offset = 0;
3265
3266 /* HSW/BDW do this automagically in hardware */
3267 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv)) {
3268 unsigned int rotation = plane_state->base.rotation;
3269 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3270 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3271
c2c446ad 3272 if (rotation & DRM_MODE_ROTATE_180) {
5b7fcc44
VS
3273 src_x += src_w - 1;
3274 src_y += src_h - 1;
c2c446ad 3275 } else if (rotation & DRM_MODE_REFLECT_X) {
5b7fcc44
VS
3276 src_x += src_w - 1;
3277 }
48404c1e
SJ
3278 }
3279
5b7fcc44
VS
3280 plane_state->main.offset = offset;
3281 plane_state->main.x = src_x;
3282 plane_state->main.y = src_y;
3283
3284 return 0;
3285}
3286
282dbf9b 3287static void i9xx_update_primary_plane(struct intel_plane *primary,
7145f60a
VS
3288 const struct intel_crtc_state *crtc_state,
3289 const struct intel_plane_state *plane_state)
3290{
282dbf9b 3291 struct drm_i915_private *dev_priv = to_i915(primary->base.dev);
282dbf9b
VS
3292 const struct drm_framebuffer *fb = plane_state->base.fb;
3293 enum plane plane = primary->plane;
7145f60a 3294 u32 linear_offset;
a0864d59 3295 u32 dspcntr = plane_state->ctl;
7145f60a 3296 i915_reg_t reg = DSPCNTR(plane);
5b7fcc44
VS
3297 int x = plane_state->main.x;
3298 int y = plane_state->main.y;
7145f60a 3299 unsigned long irqflags;
e288881b 3300 u32 dspaddr_offset;
7145f60a 3301
2949056c 3302 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
6687c906 3303
5b7fcc44 3304 if (INTEL_GEN(dev_priv) >= 4)
e288881b 3305 dspaddr_offset = plane_state->main.offset;
5b7fcc44 3306 else
e288881b 3307 dspaddr_offset = linear_offset;
6687c906 3308
dd584fc0
VS
3309 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3310
78587de2
VS
3311 if (INTEL_GEN(dev_priv) < 4) {
3312 /* pipesrc and dspsize control the size that is scaled from,
3313 * which should always be the user's requested size.
3314 */
dd584fc0
VS
3315 I915_WRITE_FW(DSPSIZE(plane),
3316 ((crtc_state->pipe_src_h - 1) << 16) |
3317 (crtc_state->pipe_src_w - 1));
3318 I915_WRITE_FW(DSPPOS(plane), 0);
78587de2 3319 } else if (IS_CHERRYVIEW(dev_priv) && plane == PLANE_B) {
dd584fc0
VS
3320 I915_WRITE_FW(PRIMSIZE(plane),
3321 ((crtc_state->pipe_src_h - 1) << 16) |
3322 (crtc_state->pipe_src_w - 1));
3323 I915_WRITE_FW(PRIMPOS(plane), 0);
3324 I915_WRITE_FW(PRIMCNSTALPHA(plane), 0);
78587de2
VS
3325 }
3326
dd584fc0 3327 I915_WRITE_FW(reg, dspcntr);
48404c1e 3328
dd584fc0 3329 I915_WRITE_FW(DSPSTRIDE(plane), fb->pitches[0]);
3ba35e53
VS
3330 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3331 I915_WRITE_FW(DSPSURF(plane),
3332 intel_plane_ggtt_offset(plane_state) +
e288881b 3333 dspaddr_offset);
3ba35e53
VS
3334 I915_WRITE_FW(DSPOFFSET(plane), (y << 16) | x);
3335 } else if (INTEL_GEN(dev_priv) >= 4) {
dd584fc0
VS
3336 I915_WRITE_FW(DSPSURF(plane),
3337 intel_plane_ggtt_offset(plane_state) +
e288881b 3338 dspaddr_offset);
dd584fc0
VS
3339 I915_WRITE_FW(DSPTILEOFF(plane), (y << 16) | x);
3340 I915_WRITE_FW(DSPLINOFF(plane), linear_offset);
bfb81049 3341 } else {
dd584fc0
VS
3342 I915_WRITE_FW(DSPADDR(plane),
3343 intel_plane_ggtt_offset(plane_state) +
e288881b 3344 dspaddr_offset);
bfb81049 3345 }
dd584fc0
VS
3346 POSTING_READ_FW(reg);
3347
3348 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
17638cd6
JB
3349}
3350
282dbf9b
VS
3351static void i9xx_disable_primary_plane(struct intel_plane *primary,
3352 struct intel_crtc *crtc)
17638cd6 3353{
282dbf9b
VS
3354 struct drm_i915_private *dev_priv = to_i915(primary->base.dev);
3355 enum plane plane = primary->plane;
dd584fc0
VS
3356 unsigned long irqflags;
3357
3358 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
f45651ba 3359
dd584fc0 3360 I915_WRITE_FW(DSPCNTR(plane), 0);
a8d201af 3361 if (INTEL_INFO(dev_priv)->gen >= 4)
dd584fc0 3362 I915_WRITE_FW(DSPSURF(plane), 0);
a8d201af 3363 else
dd584fc0
VS
3364 I915_WRITE_FW(DSPADDR(plane), 0);
3365 POSTING_READ_FW(DSPCNTR(plane));
3366
3367 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
a8d201af 3368}
c9ba6fad 3369
d88c4afd
VS
3370static u32
3371intel_fb_stride_alignment(const struct drm_framebuffer *fb, int plane)
b321803d 3372{
2f075565 3373 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
b321803d 3374 return 64;
d88c4afd
VS
3375 else
3376 return intel_tile_width_bytes(fb, plane);
b321803d
DL
3377}
3378
e435d6e5
ML
3379static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3380{
3381 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 3382 struct drm_i915_private *dev_priv = to_i915(dev);
e435d6e5
ML
3383
3384 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3385 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3386 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
e435d6e5
ML
3387}
3388
a1b2278e
CK
3389/*
3390 * This function detaches (aka. unbinds) unused scalers in hardware
3391 */
0583236e 3392static void skl_detach_scalers(struct intel_crtc *intel_crtc)
a1b2278e 3393{
a1b2278e
CK
3394 struct intel_crtc_scaler_state *scaler_state;
3395 int i;
3396
a1b2278e
CK
3397 scaler_state = &intel_crtc->config->scaler_state;
3398
3399 /* loop through and disable scalers that aren't in use */
3400 for (i = 0; i < intel_crtc->num_scalers; i++) {
e435d6e5
ML
3401 if (!scaler_state->scalers[i].in_use)
3402 skl_detach_scaler(intel_crtc, i);
a1b2278e
CK
3403 }
3404}
3405
d2196774
VS
3406u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3407 unsigned int rotation)
3408{
1b500535
VS
3409 u32 stride;
3410
3411 if (plane >= fb->format->num_planes)
3412 return 0;
3413
3414 stride = intel_fb_pitch(fb, plane, rotation);
d2196774
VS
3415
3416 /*
3417 * The stride is either expressed as a multiple of 64 bytes chunks for
3418 * linear buffers or in number of tiles for tiled buffers.
3419 */
d88c4afd
VS
3420 if (drm_rotation_90_or_270(rotation))
3421 stride /= intel_tile_height(fb, plane);
3422 else
3423 stride /= intel_fb_stride_alignment(fb, plane);
d2196774
VS
3424
3425 return stride;
3426}
3427
2e881264 3428static u32 skl_plane_ctl_format(uint32_t pixel_format)
70d21f0e 3429{
6156a456 3430 switch (pixel_format) {
d161cf7a 3431 case DRM_FORMAT_C8:
c34ce3d1 3432 return PLANE_CTL_FORMAT_INDEXED;
70d21f0e 3433 case DRM_FORMAT_RGB565:
c34ce3d1 3434 return PLANE_CTL_FORMAT_RGB_565;
70d21f0e 3435 case DRM_FORMAT_XBGR8888:
c34ce3d1 3436 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
6156a456 3437 case DRM_FORMAT_XRGB8888:
c34ce3d1 3438 return PLANE_CTL_FORMAT_XRGB_8888;
6156a456
CK
3439 /*
3440 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3441 * to be already pre-multiplied. We need to add a knob (or a different
3442 * DRM_FORMAT) for user-space to configure that.
3443 */
f75fb42a 3444 case DRM_FORMAT_ABGR8888:
c34ce3d1 3445 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
6156a456 3446 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
6156a456 3447 case DRM_FORMAT_ARGB8888:
c34ce3d1 3448 return PLANE_CTL_FORMAT_XRGB_8888 |
6156a456 3449 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
70d21f0e 3450 case DRM_FORMAT_XRGB2101010:
c34ce3d1 3451 return PLANE_CTL_FORMAT_XRGB_2101010;
70d21f0e 3452 case DRM_FORMAT_XBGR2101010:
c34ce3d1 3453 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
6156a456 3454 case DRM_FORMAT_YUYV:
c34ce3d1 3455 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
6156a456 3456 case DRM_FORMAT_YVYU:
c34ce3d1 3457 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
6156a456 3458 case DRM_FORMAT_UYVY:
c34ce3d1 3459 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
6156a456 3460 case DRM_FORMAT_VYUY:
c34ce3d1 3461 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
70d21f0e 3462 default:
4249eeef 3463 MISSING_CASE(pixel_format);
70d21f0e 3464 }
8cfcba41 3465
c34ce3d1 3466 return 0;
6156a456 3467}
70d21f0e 3468
2e881264 3469static u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
6156a456 3470{
6156a456 3471 switch (fb_modifier) {
2f075565 3472 case DRM_FORMAT_MOD_LINEAR:
70d21f0e 3473 break;
30af77c4 3474 case I915_FORMAT_MOD_X_TILED:
c34ce3d1 3475 return PLANE_CTL_TILED_X;
b321803d 3476 case I915_FORMAT_MOD_Y_TILED:
c34ce3d1 3477 return PLANE_CTL_TILED_Y;
2e2adb05
VS
3478 case I915_FORMAT_MOD_Y_TILED_CCS:
3479 return PLANE_CTL_TILED_Y | PLANE_CTL_DECOMPRESSION_ENABLE;
b321803d 3480 case I915_FORMAT_MOD_Yf_TILED:
c34ce3d1 3481 return PLANE_CTL_TILED_YF;
2e2adb05
VS
3482 case I915_FORMAT_MOD_Yf_TILED_CCS:
3483 return PLANE_CTL_TILED_YF | PLANE_CTL_DECOMPRESSION_ENABLE;
70d21f0e 3484 default:
6156a456 3485 MISSING_CASE(fb_modifier);
70d21f0e 3486 }
8cfcba41 3487
c34ce3d1 3488 return 0;
6156a456 3489}
70d21f0e 3490
2e881264 3491static u32 skl_plane_ctl_rotation(unsigned int rotation)
6156a456 3492{
3b7a5119 3493 switch (rotation) {
c2c446ad 3494 case DRM_MODE_ROTATE_0:
6156a456 3495 break;
1e8df167 3496 /*
c2c446ad 3497 * DRM_MODE_ROTATE_ is counter clockwise to stay compatible with Xrandr
1e8df167
SJ
3498 * while i915 HW rotation is clockwise, thats why this swapping.
3499 */
c2c446ad 3500 case DRM_MODE_ROTATE_90:
1e8df167 3501 return PLANE_CTL_ROTATE_270;
c2c446ad 3502 case DRM_MODE_ROTATE_180:
c34ce3d1 3503 return PLANE_CTL_ROTATE_180;
c2c446ad 3504 case DRM_MODE_ROTATE_270:
1e8df167 3505 return PLANE_CTL_ROTATE_90;
6156a456
CK
3506 default:
3507 MISSING_CASE(rotation);
3508 }
3509
c34ce3d1 3510 return 0;
6156a456
CK
3511}
3512
2e881264
VS
3513u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
3514 const struct intel_plane_state *plane_state)
46f788ba
VS
3515{
3516 struct drm_i915_private *dev_priv =
3517 to_i915(plane_state->base.plane->dev);
3518 const struct drm_framebuffer *fb = plane_state->base.fb;
3519 unsigned int rotation = plane_state->base.rotation;
2e881264 3520 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
46f788ba
VS
3521 u32 plane_ctl;
3522
3523 plane_ctl = PLANE_CTL_ENABLE;
3524
6602be0e 3525 if (!IS_GEMINILAKE(dev_priv) && !IS_CANNONLAKE(dev_priv)) {
46f788ba
VS
3526 plane_ctl |=
3527 PLANE_CTL_PIPE_GAMMA_ENABLE |
3528 PLANE_CTL_PIPE_CSC_ENABLE |
3529 PLANE_CTL_PLANE_GAMMA_DISABLE;
3530 }
3531
3532 plane_ctl |= skl_plane_ctl_format(fb->format->format);
3533 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
3534 plane_ctl |= skl_plane_ctl_rotation(rotation);
3535
2e881264
VS
3536 if (key->flags & I915_SET_COLORKEY_DESTINATION)
3537 plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
3538 else if (key->flags & I915_SET_COLORKEY_SOURCE)
3539 plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
3540
46f788ba
VS
3541 return plane_ctl;
3542}
3543
73974893
ML
3544static int
3545__intel_display_resume(struct drm_device *dev,
581e49fe
ML
3546 struct drm_atomic_state *state,
3547 struct drm_modeset_acquire_ctx *ctx)
73974893
ML
3548{
3549 struct drm_crtc_state *crtc_state;
3550 struct drm_crtc *crtc;
3551 int i, ret;
11c22da6 3552
aecd36b8 3553 intel_modeset_setup_hw_state(dev, ctx);
29b74b7f 3554 i915_redisable_vga(to_i915(dev));
73974893
ML
3555
3556 if (!state)
3557 return 0;
3558
aa5e9b47
ML
3559 /*
3560 * We've duplicated the state, pointers to the old state are invalid.
3561 *
3562 * Don't attempt to use the old state until we commit the duplicated state.
3563 */
3564 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
73974893
ML
3565 /*
3566 * Force recalculation even if we restore
3567 * current state. With fast modeset this may not result
3568 * in a modeset when the state is compatible.
3569 */
3570 crtc_state->mode_changed = true;
96a02917 3571 }
73974893
ML
3572
3573 /* ignore any reset values/BIOS leftovers in the WM registers */
602ae835
VS
3574 if (!HAS_GMCH_DISPLAY(to_i915(dev)))
3575 to_intel_atomic_state(state)->skip_intermediate_wm = true;
73974893 3576
581e49fe 3577 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
73974893
ML
3578
3579 WARN_ON(ret == -EDEADLK);
3580 return ret;
96a02917
VS
3581}
3582
4ac2ba2f
VS
3583static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3584{
ae98104b
VS
3585 return intel_has_gpu_reset(dev_priv) &&
3586 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
4ac2ba2f
VS
3587}
3588
c033666a 3589void intel_prepare_reset(struct drm_i915_private *dev_priv)
7514747d 3590{
73974893
ML
3591 struct drm_device *dev = &dev_priv->drm;
3592 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3593 struct drm_atomic_state *state;
3594 int ret;
3595
ce87ea15
DV
3596
3597 /* reset doesn't touch the display */
4f044a88 3598 if (!i915_modparams.force_reset_modeset_test &&
ce87ea15
DV
3599 !gpu_reset_clobbers_display(dev_priv))
3600 return;
3601
9db529aa
DV
3602 /* We have a modeset vs reset deadlock, defensively unbreak it. */
3603 set_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags);
3604 wake_up_all(&dev_priv->gpu_error.wait_queue);
3605
3606 if (atomic_read(&dev_priv->gpu_error.pending_fb_pin)) {
3607 DRM_DEBUG_KMS("Modeset potentially stuck, unbreaking through wedging\n");
3608 i915_gem_set_wedged(dev_priv);
3609 }
97154ec2 3610
73974893
ML
3611 /*
3612 * Need mode_config.mutex so that we don't
3613 * trample ongoing ->detect() and whatnot.
3614 */
3615 mutex_lock(&dev->mode_config.mutex);
3616 drm_modeset_acquire_init(ctx, 0);
3617 while (1) {
3618 ret = drm_modeset_lock_all_ctx(dev, ctx);
3619 if (ret != -EDEADLK)
3620 break;
3621
3622 drm_modeset_backoff(ctx);
3623 }
f98ce92f
VS
3624 /*
3625 * Disabling the crtcs gracefully seems nicer. Also the
3626 * g33 docs say we should at least disable all the planes.
3627 */
73974893
ML
3628 state = drm_atomic_helper_duplicate_state(dev, ctx);
3629 if (IS_ERR(state)) {
3630 ret = PTR_ERR(state);
73974893 3631 DRM_ERROR("Duplicating state failed with %i\n", ret);
1e5a15d6 3632 return;
73974893
ML
3633 }
3634
3635 ret = drm_atomic_helper_disable_all(dev, ctx);
3636 if (ret) {
3637 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
1e5a15d6
ACO
3638 drm_atomic_state_put(state);
3639 return;
73974893
ML
3640 }
3641
3642 dev_priv->modeset_restore_state = state;
3643 state->acquire_ctx = ctx;
7514747d
VS
3644}
3645
c033666a 3646void intel_finish_reset(struct drm_i915_private *dev_priv)
7514747d 3647{
73974893
ML
3648 struct drm_device *dev = &dev_priv->drm;
3649 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3650 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3651 int ret;
3652
ce87ea15 3653 /* reset doesn't touch the display */
4f044a88 3654 if (!i915_modparams.force_reset_modeset_test &&
ce87ea15
DV
3655 !gpu_reset_clobbers_display(dev_priv))
3656 return;
3657
3658 if (!state)
3659 goto unlock;
3660
73974893
ML
3661 dev_priv->modeset_restore_state = NULL;
3662
7514747d 3663 /* reset doesn't touch the display */
4ac2ba2f 3664 if (!gpu_reset_clobbers_display(dev_priv)) {
ce87ea15
DV
3665 /* for testing only restore the display */
3666 ret = __intel_display_resume(dev, state, ctx);
942d5d0d
CW
3667 if (ret)
3668 DRM_ERROR("Restoring old state failed with %i\n", ret);
73974893
ML
3669 } else {
3670 /*
3671 * The display has been reset as well,
3672 * so need a full re-initialization.
3673 */
3674 intel_runtime_pm_disable_interrupts(dev_priv);
3675 intel_runtime_pm_enable_interrupts(dev_priv);
7514747d 3676
51f59205 3677 intel_pps_unlock_regs_wa(dev_priv);
73974893 3678 intel_modeset_init_hw(dev);
7514747d 3679
73974893
ML
3680 spin_lock_irq(&dev_priv->irq_lock);
3681 if (dev_priv->display.hpd_irq_setup)
3682 dev_priv->display.hpd_irq_setup(dev_priv);
3683 spin_unlock_irq(&dev_priv->irq_lock);
7514747d 3684
581e49fe 3685 ret = __intel_display_resume(dev, state, ctx);
73974893
ML
3686 if (ret)
3687 DRM_ERROR("Restoring old state failed with %i\n", ret);
7514747d 3688
73974893
ML
3689 intel_hpd_init(dev_priv);
3690 }
7514747d 3691
ce87ea15
DV
3692 drm_atomic_state_put(state);
3693unlock:
73974893
ML
3694 drm_modeset_drop_locks(ctx);
3695 drm_modeset_acquire_fini(ctx);
3696 mutex_unlock(&dev->mode_config.mutex);
9db529aa
DV
3697
3698 clear_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags);
7514747d
VS
3699}
3700
1a15b77b
VS
3701static void intel_update_pipe_config(const struct intel_crtc_state *old_crtc_state,
3702 const struct intel_crtc_state *new_crtc_state)
e30e8f75 3703{
1a15b77b 3704 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
6315b5d3 3705 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
e30e8f75 3706
bfd16b2a 3707 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
1a15b77b 3708 crtc->base.mode = new_crtc_state->base.mode;
bfd16b2a 3709
e30e8f75
GP
3710 /*
3711 * Update pipe size and adjust fitter if needed: the reason for this is
3712 * that in compute_mode_changes we check the native mode (not the pfit
3713 * mode) to see if we can flip rather than do a full mode set. In the
3714 * fastboot case, we'll flip, but if we don't update the pipesrc and
3715 * pfit state, we'll end up with a big fb scanned out into the wrong
3716 * sized surface.
e30e8f75
GP
3717 */
3718
e30e8f75 3719 I915_WRITE(PIPESRC(crtc->pipe),
1a15b77b
VS
3720 ((new_crtc_state->pipe_src_w - 1) << 16) |
3721 (new_crtc_state->pipe_src_h - 1));
bfd16b2a
ML
3722
3723 /* on skylake this is done by detaching scalers */
6315b5d3 3724 if (INTEL_GEN(dev_priv) >= 9) {
bfd16b2a
ML
3725 skl_detach_scalers(crtc);
3726
1a15b77b 3727 if (new_crtc_state->pch_pfit.enabled)
bfd16b2a 3728 skylake_pfit_enable(crtc);
6e266956 3729 } else if (HAS_PCH_SPLIT(dev_priv)) {
1a15b77b 3730 if (new_crtc_state->pch_pfit.enabled)
bfd16b2a
ML
3731 ironlake_pfit_enable(crtc);
3732 else if (old_crtc_state->pch_pfit.enabled)
3733 ironlake_pfit_disable(crtc, true);
e30e8f75 3734 }
e30e8f75
GP
3735}
3736
4cbe4b2b 3737static void intel_fdi_normal_train(struct intel_crtc *crtc)
5e84e1a4 3738{
4cbe4b2b 3739 struct drm_device *dev = crtc->base.dev;
fac5e23e 3740 struct drm_i915_private *dev_priv = to_i915(dev);
4cbe4b2b 3741 int pipe = crtc->pipe;
f0f59a00
VS
3742 i915_reg_t reg;
3743 u32 temp;
5e84e1a4
ZW
3744
3745 /* enable normal train */
3746 reg = FDI_TX_CTL(pipe);
3747 temp = I915_READ(reg);
fd6b8f43 3748 if (IS_IVYBRIDGE(dev_priv)) {
357555c0
JB
3749 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3750 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
3751 } else {
3752 temp &= ~FDI_LINK_TRAIN_NONE;
3753 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 3754 }
5e84e1a4
ZW
3755 I915_WRITE(reg, temp);
3756
3757 reg = FDI_RX_CTL(pipe);
3758 temp = I915_READ(reg);
6e266956 3759 if (HAS_PCH_CPT(dev_priv)) {
5e84e1a4
ZW
3760 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3761 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3762 } else {
3763 temp &= ~FDI_LINK_TRAIN_NONE;
3764 temp |= FDI_LINK_TRAIN_NONE;
3765 }
3766 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3767
3768 /* wait one idle pattern time */
3769 POSTING_READ(reg);
3770 udelay(1000);
357555c0
JB
3771
3772 /* IVB wants error correction enabled */
fd6b8f43 3773 if (IS_IVYBRIDGE(dev_priv))
357555c0
JB
3774 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3775 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
3776}
3777
8db9d77b 3778/* The FDI link training functions for ILK/Ibexpeak. */
dc4a1094
ACO
3779static void ironlake_fdi_link_train(struct intel_crtc *crtc,
3780 const struct intel_crtc_state *crtc_state)
8db9d77b 3781{
4cbe4b2b 3782 struct drm_device *dev = crtc->base.dev;
fac5e23e 3783 struct drm_i915_private *dev_priv = to_i915(dev);
4cbe4b2b 3784 int pipe = crtc->pipe;
f0f59a00
VS
3785 i915_reg_t reg;
3786 u32 temp, tries;
8db9d77b 3787
1c8562f6 3788 /* FDI needs bits from pipe first */
0fc932b8 3789 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3790
e1a44743
AJ
3791 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3792 for train result */
5eddb70b
CW
3793 reg = FDI_RX_IMR(pipe);
3794 temp = I915_READ(reg);
e1a44743
AJ
3795 temp &= ~FDI_RX_SYMBOL_LOCK;
3796 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3797 I915_WRITE(reg, temp);
3798 I915_READ(reg);
e1a44743
AJ
3799 udelay(150);
3800
8db9d77b 3801 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3802 reg = FDI_TX_CTL(pipe);
3803 temp = I915_READ(reg);
627eb5a3 3804 temp &= ~FDI_DP_PORT_WIDTH_MASK;
dc4a1094 3805 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
8db9d77b
ZW
3806 temp &= ~FDI_LINK_TRAIN_NONE;
3807 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3808 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3809
5eddb70b
CW
3810 reg = FDI_RX_CTL(pipe);
3811 temp = I915_READ(reg);
8db9d77b
ZW
3812 temp &= ~FDI_LINK_TRAIN_NONE;
3813 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3814 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3815
3816 POSTING_READ(reg);
8db9d77b
ZW
3817 udelay(150);
3818
5b2adf89 3819 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3820 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3821 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3822 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3823
5eddb70b 3824 reg = FDI_RX_IIR(pipe);
e1a44743 3825 for (tries = 0; tries < 5; tries++) {
5eddb70b 3826 temp = I915_READ(reg);
8db9d77b
ZW
3827 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3828
3829 if ((temp & FDI_RX_BIT_LOCK)) {
3830 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3831 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3832 break;
3833 }
8db9d77b 3834 }
e1a44743 3835 if (tries == 5)
5eddb70b 3836 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3837
3838 /* Train 2 */
5eddb70b
CW
3839 reg = FDI_TX_CTL(pipe);
3840 temp = I915_READ(reg);
8db9d77b
ZW
3841 temp &= ~FDI_LINK_TRAIN_NONE;
3842 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3843 I915_WRITE(reg, temp);
8db9d77b 3844
5eddb70b
CW
3845 reg = FDI_RX_CTL(pipe);
3846 temp = I915_READ(reg);
8db9d77b
ZW
3847 temp &= ~FDI_LINK_TRAIN_NONE;
3848 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3849 I915_WRITE(reg, temp);
8db9d77b 3850
5eddb70b
CW
3851 POSTING_READ(reg);
3852 udelay(150);
8db9d77b 3853
5eddb70b 3854 reg = FDI_RX_IIR(pipe);
e1a44743 3855 for (tries = 0; tries < 5; tries++) {
5eddb70b 3856 temp = I915_READ(reg);
8db9d77b
ZW
3857 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3858
3859 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3860 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3861 DRM_DEBUG_KMS("FDI train 2 done.\n");
3862 break;
3863 }
8db9d77b 3864 }
e1a44743 3865 if (tries == 5)
5eddb70b 3866 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3867
3868 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3869
8db9d77b
ZW
3870}
3871
0206e353 3872static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3873 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3874 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3875 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3876 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3877};
3878
3879/* The FDI link training functions for SNB/Cougarpoint. */
dc4a1094
ACO
3880static void gen6_fdi_link_train(struct intel_crtc *crtc,
3881 const struct intel_crtc_state *crtc_state)
8db9d77b 3882{
4cbe4b2b 3883 struct drm_device *dev = crtc->base.dev;
fac5e23e 3884 struct drm_i915_private *dev_priv = to_i915(dev);
4cbe4b2b 3885 int pipe = crtc->pipe;
f0f59a00
VS
3886 i915_reg_t reg;
3887 u32 temp, i, retry;
8db9d77b 3888
e1a44743
AJ
3889 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3890 for train result */
5eddb70b
CW
3891 reg = FDI_RX_IMR(pipe);
3892 temp = I915_READ(reg);
e1a44743
AJ
3893 temp &= ~FDI_RX_SYMBOL_LOCK;
3894 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3895 I915_WRITE(reg, temp);
3896
3897 POSTING_READ(reg);
e1a44743
AJ
3898 udelay(150);
3899
8db9d77b 3900 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3901 reg = FDI_TX_CTL(pipe);
3902 temp = I915_READ(reg);
627eb5a3 3903 temp &= ~FDI_DP_PORT_WIDTH_MASK;
dc4a1094 3904 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
8db9d77b
ZW
3905 temp &= ~FDI_LINK_TRAIN_NONE;
3906 temp |= FDI_LINK_TRAIN_PATTERN_1;
3907 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3908 /* SNB-B */
3909 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3910 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3911
d74cf324
DV
3912 I915_WRITE(FDI_RX_MISC(pipe),
3913 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3914
5eddb70b
CW
3915 reg = FDI_RX_CTL(pipe);
3916 temp = I915_READ(reg);
6e266956 3917 if (HAS_PCH_CPT(dev_priv)) {
8db9d77b
ZW
3918 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3919 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3920 } else {
3921 temp &= ~FDI_LINK_TRAIN_NONE;
3922 temp |= FDI_LINK_TRAIN_PATTERN_1;
3923 }
5eddb70b
CW
3924 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3925
3926 POSTING_READ(reg);
8db9d77b
ZW
3927 udelay(150);
3928
0206e353 3929 for (i = 0; i < 4; i++) {
5eddb70b
CW
3930 reg = FDI_TX_CTL(pipe);
3931 temp = I915_READ(reg);
8db9d77b
ZW
3932 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3933 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3934 I915_WRITE(reg, temp);
3935
3936 POSTING_READ(reg);
8db9d77b
ZW
3937 udelay(500);
3938
fa37d39e
SP
3939 for (retry = 0; retry < 5; retry++) {
3940 reg = FDI_RX_IIR(pipe);
3941 temp = I915_READ(reg);
3942 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3943 if (temp & FDI_RX_BIT_LOCK) {
3944 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3945 DRM_DEBUG_KMS("FDI train 1 done.\n");
3946 break;
3947 }
3948 udelay(50);
8db9d77b 3949 }
fa37d39e
SP
3950 if (retry < 5)
3951 break;
8db9d77b
ZW
3952 }
3953 if (i == 4)
5eddb70b 3954 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3955
3956 /* Train 2 */
5eddb70b
CW
3957 reg = FDI_TX_CTL(pipe);
3958 temp = I915_READ(reg);
8db9d77b
ZW
3959 temp &= ~FDI_LINK_TRAIN_NONE;
3960 temp |= FDI_LINK_TRAIN_PATTERN_2;
5db94019 3961 if (IS_GEN6(dev_priv)) {
8db9d77b
ZW
3962 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3963 /* SNB-B */
3964 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3965 }
5eddb70b 3966 I915_WRITE(reg, temp);
8db9d77b 3967
5eddb70b
CW
3968 reg = FDI_RX_CTL(pipe);
3969 temp = I915_READ(reg);
6e266956 3970 if (HAS_PCH_CPT(dev_priv)) {
8db9d77b
ZW
3971 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3972 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3973 } else {
3974 temp &= ~FDI_LINK_TRAIN_NONE;
3975 temp |= FDI_LINK_TRAIN_PATTERN_2;
3976 }
5eddb70b
CW
3977 I915_WRITE(reg, temp);
3978
3979 POSTING_READ(reg);
8db9d77b
ZW
3980 udelay(150);
3981
0206e353 3982 for (i = 0; i < 4; i++) {
5eddb70b
CW
3983 reg = FDI_TX_CTL(pipe);
3984 temp = I915_READ(reg);
8db9d77b
ZW
3985 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3986 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3987 I915_WRITE(reg, temp);
3988
3989 POSTING_READ(reg);
8db9d77b
ZW
3990 udelay(500);
3991
fa37d39e
SP
3992 for (retry = 0; retry < 5; retry++) {
3993 reg = FDI_RX_IIR(pipe);
3994 temp = I915_READ(reg);
3995 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3996 if (temp & FDI_RX_SYMBOL_LOCK) {
3997 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3998 DRM_DEBUG_KMS("FDI train 2 done.\n");
3999 break;
4000 }
4001 udelay(50);
8db9d77b 4002 }
fa37d39e
SP
4003 if (retry < 5)
4004 break;
8db9d77b
ZW
4005 }
4006 if (i == 4)
5eddb70b 4007 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
4008
4009 DRM_DEBUG_KMS("FDI train done.\n");
4010}
4011
357555c0 4012/* Manual link training for Ivy Bridge A0 parts */
dc4a1094
ACO
4013static void ivb_manual_fdi_link_train(struct intel_crtc *crtc,
4014 const struct intel_crtc_state *crtc_state)
357555c0 4015{
4cbe4b2b 4016 struct drm_device *dev = crtc->base.dev;
fac5e23e 4017 struct drm_i915_private *dev_priv = to_i915(dev);
4cbe4b2b 4018 int pipe = crtc->pipe;
f0f59a00
VS
4019 i915_reg_t reg;
4020 u32 temp, i, j;
357555c0
JB
4021
4022 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4023 for train result */
4024 reg = FDI_RX_IMR(pipe);
4025 temp = I915_READ(reg);
4026 temp &= ~FDI_RX_SYMBOL_LOCK;
4027 temp &= ~FDI_RX_BIT_LOCK;
4028 I915_WRITE(reg, temp);
4029
4030 POSTING_READ(reg);
4031 udelay(150);
4032
01a415fd
DV
4033 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
4034 I915_READ(FDI_RX_IIR(pipe)));
4035
139ccd3f
JB
4036 /* Try each vswing and preemphasis setting twice before moving on */
4037 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
4038 /* disable first in case we need to retry */
4039 reg = FDI_TX_CTL(pipe);
4040 temp = I915_READ(reg);
4041 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
4042 temp &= ~FDI_TX_ENABLE;
4043 I915_WRITE(reg, temp);
357555c0 4044
139ccd3f
JB
4045 reg = FDI_RX_CTL(pipe);
4046 temp = I915_READ(reg);
4047 temp &= ~FDI_LINK_TRAIN_AUTO;
4048 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4049 temp &= ~FDI_RX_ENABLE;
4050 I915_WRITE(reg, temp);
357555c0 4051
139ccd3f 4052 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
4053 reg = FDI_TX_CTL(pipe);
4054 temp = I915_READ(reg);
139ccd3f 4055 temp &= ~FDI_DP_PORT_WIDTH_MASK;
dc4a1094 4056 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
139ccd3f 4057 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 4058 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
4059 temp |= snb_b_fdi_train_param[j/2];
4060 temp |= FDI_COMPOSITE_SYNC;
4061 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 4062
139ccd3f
JB
4063 I915_WRITE(FDI_RX_MISC(pipe),
4064 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 4065
139ccd3f 4066 reg = FDI_RX_CTL(pipe);
357555c0 4067 temp = I915_READ(reg);
139ccd3f
JB
4068 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4069 temp |= FDI_COMPOSITE_SYNC;
4070 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 4071
139ccd3f
JB
4072 POSTING_READ(reg);
4073 udelay(1); /* should be 0.5us */
357555c0 4074
139ccd3f
JB
4075 for (i = 0; i < 4; i++) {
4076 reg = FDI_RX_IIR(pipe);
4077 temp = I915_READ(reg);
4078 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 4079
139ccd3f
JB
4080 if (temp & FDI_RX_BIT_LOCK ||
4081 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4082 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4083 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4084 i);
4085 break;
4086 }
4087 udelay(1); /* should be 0.5us */
4088 }
4089 if (i == 4) {
4090 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4091 continue;
4092 }
357555c0 4093
139ccd3f 4094 /* Train 2 */
357555c0
JB
4095 reg = FDI_TX_CTL(pipe);
4096 temp = I915_READ(reg);
139ccd3f
JB
4097 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4098 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4099 I915_WRITE(reg, temp);
4100
4101 reg = FDI_RX_CTL(pipe);
4102 temp = I915_READ(reg);
4103 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4104 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
4105 I915_WRITE(reg, temp);
4106
4107 POSTING_READ(reg);
139ccd3f 4108 udelay(2); /* should be 1.5us */
357555c0 4109
139ccd3f
JB
4110 for (i = 0; i < 4; i++) {
4111 reg = FDI_RX_IIR(pipe);
4112 temp = I915_READ(reg);
4113 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 4114
139ccd3f
JB
4115 if (temp & FDI_RX_SYMBOL_LOCK ||
4116 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4117 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4118 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4119 i);
4120 goto train_done;
4121 }
4122 udelay(2); /* should be 1.5us */
357555c0 4123 }
139ccd3f
JB
4124 if (i == 4)
4125 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 4126 }
357555c0 4127
139ccd3f 4128train_done:
357555c0
JB
4129 DRM_DEBUG_KMS("FDI train done.\n");
4130}
4131
88cefb6c 4132static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 4133{
88cefb6c 4134 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 4135 struct drm_i915_private *dev_priv = to_i915(dev);
2c07245f 4136 int pipe = intel_crtc->pipe;
f0f59a00
VS
4137 i915_reg_t reg;
4138 u32 temp;
c64e311e 4139
c98e9dcf 4140 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
4141 reg = FDI_RX_CTL(pipe);
4142 temp = I915_READ(reg);
627eb5a3 4143 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
6e3c9717 4144 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
dfd07d72 4145 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
4146 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4147
4148 POSTING_READ(reg);
c98e9dcf
JB
4149 udelay(200);
4150
4151 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
4152 temp = I915_READ(reg);
4153 I915_WRITE(reg, temp | FDI_PCDCLK);
4154
4155 POSTING_READ(reg);
c98e9dcf
JB
4156 udelay(200);
4157
20749730
PZ
4158 /* Enable CPU FDI TX PLL, always on for Ironlake */
4159 reg = FDI_TX_CTL(pipe);
4160 temp = I915_READ(reg);
4161 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4162 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 4163
20749730
PZ
4164 POSTING_READ(reg);
4165 udelay(100);
6be4a607 4166 }
0e23b99d
JB
4167}
4168
88cefb6c
DV
4169static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4170{
4171 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 4172 struct drm_i915_private *dev_priv = to_i915(dev);
88cefb6c 4173 int pipe = intel_crtc->pipe;
f0f59a00
VS
4174 i915_reg_t reg;
4175 u32 temp;
88cefb6c
DV
4176
4177 /* Switch from PCDclk to Rawclk */
4178 reg = FDI_RX_CTL(pipe);
4179 temp = I915_READ(reg);
4180 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4181
4182 /* Disable CPU FDI TX PLL */
4183 reg = FDI_TX_CTL(pipe);
4184 temp = I915_READ(reg);
4185 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4186
4187 POSTING_READ(reg);
4188 udelay(100);
4189
4190 reg = FDI_RX_CTL(pipe);
4191 temp = I915_READ(reg);
4192 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4193
4194 /* Wait for the clocks to turn off. */
4195 POSTING_READ(reg);
4196 udelay(100);
4197}
4198
0fc932b8
JB
4199static void ironlake_fdi_disable(struct drm_crtc *crtc)
4200{
4201 struct drm_device *dev = crtc->dev;
fac5e23e 4202 struct drm_i915_private *dev_priv = to_i915(dev);
0fc932b8
JB
4203 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4204 int pipe = intel_crtc->pipe;
f0f59a00
VS
4205 i915_reg_t reg;
4206 u32 temp;
0fc932b8
JB
4207
4208 /* disable CPU FDI tx and PCH FDI rx */
4209 reg = FDI_TX_CTL(pipe);
4210 temp = I915_READ(reg);
4211 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4212 POSTING_READ(reg);
4213
4214 reg = FDI_RX_CTL(pipe);
4215 temp = I915_READ(reg);
4216 temp &= ~(0x7 << 16);
dfd07d72 4217 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
4218 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4219
4220 POSTING_READ(reg);
4221 udelay(100);
4222
4223 /* Ironlake workaround, disable clock pointer after downing FDI */
6e266956 4224 if (HAS_PCH_IBX(dev_priv))
6f06ce18 4225 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
4226
4227 /* still set train pattern 1 */
4228 reg = FDI_TX_CTL(pipe);
4229 temp = I915_READ(reg);
4230 temp &= ~FDI_LINK_TRAIN_NONE;
4231 temp |= FDI_LINK_TRAIN_PATTERN_1;
4232 I915_WRITE(reg, temp);
4233
4234 reg = FDI_RX_CTL(pipe);
4235 temp = I915_READ(reg);
6e266956 4236 if (HAS_PCH_CPT(dev_priv)) {
0fc932b8
JB
4237 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4238 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4239 } else {
4240 temp &= ~FDI_LINK_TRAIN_NONE;
4241 temp |= FDI_LINK_TRAIN_PATTERN_1;
4242 }
4243 /* BPC in FDI rx is consistent with that in PIPECONF */
4244 temp &= ~(0x07 << 16);
dfd07d72 4245 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
4246 I915_WRITE(reg, temp);
4247
4248 POSTING_READ(reg);
4249 udelay(100);
4250}
4251
49d73912 4252bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv)
5dce5b93 4253{
fa05887a
DV
4254 struct drm_crtc *crtc;
4255 bool cleanup_done;
4256
4257 drm_for_each_crtc(crtc, &dev_priv->drm) {
4258 struct drm_crtc_commit *commit;
4259 spin_lock(&crtc->commit_lock);
4260 commit = list_first_entry_or_null(&crtc->commit_list,
4261 struct drm_crtc_commit, commit_entry);
4262 cleanup_done = commit ?
4263 try_wait_for_completion(&commit->cleanup_done) : true;
4264 spin_unlock(&crtc->commit_lock);
4265
4266 if (cleanup_done)
5dce5b93
CW
4267 continue;
4268
fa05887a 4269 drm_crtc_wait_one_vblank(crtc);
5dce5b93
CW
4270
4271 return true;
4272 }
4273
4274 return false;
4275}
4276
b7076546 4277void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
060f02d8
VS
4278{
4279 u32 temp;
4280
4281 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4282
4283 mutex_lock(&dev_priv->sb_lock);
4284
4285 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4286 temp |= SBI_SSCCTL_DISABLE;
4287 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4288
4289 mutex_unlock(&dev_priv->sb_lock);
4290}
4291
e615efe4 4292/* Program iCLKIP clock to the desired frequency */
0dcdc382 4293static void lpt_program_iclkip(struct intel_crtc *crtc)
e615efe4 4294{
0dcdc382
ACO
4295 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4296 int clock = crtc->config->base.adjusted_mode.crtc_clock;
e615efe4
ED
4297 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4298 u32 temp;
4299
060f02d8 4300 lpt_disable_iclkip(dev_priv);
e615efe4 4301
64b46a06
VS
4302 /* The iCLK virtual clock root frequency is in MHz,
4303 * but the adjusted_mode->crtc_clock in in KHz. To get the
4304 * divisors, it is necessary to divide one by another, so we
4305 * convert the virtual clock precision to KHz here for higher
4306 * precision.
4307 */
4308 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
e615efe4
ED
4309 u32 iclk_virtual_root_freq = 172800 * 1000;
4310 u32 iclk_pi_range = 64;
64b46a06 4311 u32 desired_divisor;
e615efe4 4312
64b46a06
VS
4313 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4314 clock << auxdiv);
4315 divsel = (desired_divisor / iclk_pi_range) - 2;
4316 phaseinc = desired_divisor % iclk_pi_range;
e615efe4 4317
64b46a06
VS
4318 /*
4319 * Near 20MHz is a corner case which is
4320 * out of range for the 7-bit divisor
4321 */
4322 if (divsel <= 0x7f)
4323 break;
e615efe4
ED
4324 }
4325
4326 /* This should not happen with any sane values */
4327 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4328 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4329 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4330 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4331
4332 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 4333 clock,
e615efe4
ED
4334 auxdiv,
4335 divsel,
4336 phasedir,
4337 phaseinc);
4338
060f02d8
VS
4339 mutex_lock(&dev_priv->sb_lock);
4340
e615efe4 4341 /* Program SSCDIVINTPHASE6 */
988d6ee8 4342 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
4343 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4344 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4345 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4346 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4347 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4348 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 4349 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
4350
4351 /* Program SSCAUXDIV */
988d6ee8 4352 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
4353 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4354 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 4355 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
4356
4357 /* Enable modulator and associated divider */
988d6ee8 4358 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 4359 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 4360 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4 4361
060f02d8
VS
4362 mutex_unlock(&dev_priv->sb_lock);
4363
e615efe4
ED
4364 /* Wait for initialization time */
4365 udelay(24);
4366
4367 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4368}
4369
8802e5b6
VS
4370int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4371{
4372 u32 divsel, phaseinc, auxdiv;
4373 u32 iclk_virtual_root_freq = 172800 * 1000;
4374 u32 iclk_pi_range = 64;
4375 u32 desired_divisor;
4376 u32 temp;
4377
4378 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4379 return 0;
4380
4381 mutex_lock(&dev_priv->sb_lock);
4382
4383 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4384 if (temp & SBI_SSCCTL_DISABLE) {
4385 mutex_unlock(&dev_priv->sb_lock);
4386 return 0;
4387 }
4388
4389 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4390 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4391 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4392 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4393 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4394
4395 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4396 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4397 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4398
4399 mutex_unlock(&dev_priv->sb_lock);
4400
4401 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4402
4403 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4404 desired_divisor << auxdiv);
4405}
4406
275f01b2
DV
4407static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4408 enum pipe pch_transcoder)
4409{
4410 struct drm_device *dev = crtc->base.dev;
fac5e23e 4411 struct drm_i915_private *dev_priv = to_i915(dev);
6e3c9717 4412 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
275f01b2
DV
4413
4414 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4415 I915_READ(HTOTAL(cpu_transcoder)));
4416 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4417 I915_READ(HBLANK(cpu_transcoder)));
4418 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4419 I915_READ(HSYNC(cpu_transcoder)));
4420
4421 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4422 I915_READ(VTOTAL(cpu_transcoder)));
4423 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4424 I915_READ(VBLANK(cpu_transcoder)));
4425 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4426 I915_READ(VSYNC(cpu_transcoder)));
4427 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4428 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4429}
4430
003632d9 4431static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
1fbc0d78 4432{
fac5e23e 4433 struct drm_i915_private *dev_priv = to_i915(dev);
1fbc0d78
DV
4434 uint32_t temp;
4435
4436 temp = I915_READ(SOUTH_CHICKEN1);
003632d9 4437 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
1fbc0d78
DV
4438 return;
4439
4440 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4441 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4442
003632d9
ACO
4443 temp &= ~FDI_BC_BIFURCATION_SELECT;
4444 if (enable)
4445 temp |= FDI_BC_BIFURCATION_SELECT;
4446
4447 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
1fbc0d78
DV
4448 I915_WRITE(SOUTH_CHICKEN1, temp);
4449 POSTING_READ(SOUTH_CHICKEN1);
4450}
4451
4452static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4453{
4454 struct drm_device *dev = intel_crtc->base.dev;
1fbc0d78
DV
4455
4456 switch (intel_crtc->pipe) {
4457 case PIPE_A:
4458 break;
4459 case PIPE_B:
6e3c9717 4460 if (intel_crtc->config->fdi_lanes > 2)
003632d9 4461 cpt_set_fdi_bc_bifurcation(dev, false);
1fbc0d78 4462 else
003632d9 4463 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4464
4465 break;
4466 case PIPE_C:
003632d9 4467 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4468
4469 break;
4470 default:
4471 BUG();
4472 }
4473}
4474
c48b5305
VS
4475/* Return which DP Port should be selected for Transcoder DP control */
4476static enum port
4cbe4b2b 4477intel_trans_dp_port_sel(struct intel_crtc *crtc)
c48b5305 4478{
4cbe4b2b 4479 struct drm_device *dev = crtc->base.dev;
c48b5305
VS
4480 struct intel_encoder *encoder;
4481
4cbe4b2b 4482 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
cca0502b 4483 if (encoder->type == INTEL_OUTPUT_DP ||
c48b5305
VS
4484 encoder->type == INTEL_OUTPUT_EDP)
4485 return enc_to_dig_port(&encoder->base)->port;
4486 }
4487
4488 return -1;
4489}
4490
f67a559d
JB
4491/*
4492 * Enable PCH resources required for PCH ports:
4493 * - PCH PLLs
4494 * - FDI training & RX/TX
4495 * - update transcoder timings
4496 * - DP transcoding bits
4497 * - transcoder
4498 */
2ce42273 4499static void ironlake_pch_enable(const struct intel_crtc_state *crtc_state)
0e23b99d 4500{
2ce42273 4501 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
4cbe4b2b 4502 struct drm_device *dev = crtc->base.dev;
fac5e23e 4503 struct drm_i915_private *dev_priv = to_i915(dev);
4cbe4b2b 4504 int pipe = crtc->pipe;
f0f59a00 4505 u32 temp;
2c07245f 4506
ab9412ba 4507 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 4508
fd6b8f43 4509 if (IS_IVYBRIDGE(dev_priv))
4cbe4b2b 4510 ivybridge_update_fdi_bc_bifurcation(crtc);
1fbc0d78 4511
cd986abb
DV
4512 /* Write the TU size bits before fdi link training, so that error
4513 * detection works. */
4514 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4515 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4516
c98e9dcf 4517 /* For PCH output, training FDI link */
dc4a1094 4518 dev_priv->display.fdi_link_train(crtc, crtc_state);
2c07245f 4519
3ad8a208
DV
4520 /* We need to program the right clock selection before writing the pixel
4521 * mutliplier into the DPLL. */
6e266956 4522 if (HAS_PCH_CPT(dev_priv)) {
ee7b9f93 4523 u32 sel;
4b645f14 4524
c98e9dcf 4525 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
4526 temp |= TRANS_DPLL_ENABLE(pipe);
4527 sel = TRANS_DPLLB_SEL(pipe);
2ce42273 4528 if (crtc_state->shared_dpll ==
8106ddbd 4529 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
ee7b9f93
JB
4530 temp |= sel;
4531 else
4532 temp &= ~sel;
c98e9dcf 4533 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 4534 }
5eddb70b 4535
3ad8a208
DV
4536 /* XXX: pch pll's can be enabled any time before we enable the PCH
4537 * transcoder, and we actually should do this to not upset any PCH
4538 * transcoder that already use the clock when we share it.
4539 *
4540 * Note that enable_shared_dpll tries to do the right thing, but
4541 * get_shared_dpll unconditionally resets the pll - we need that to have
4542 * the right LVDS enable sequence. */
4cbe4b2b 4543 intel_enable_shared_dpll(crtc);
3ad8a208 4544
d9b6cb56
JB
4545 /* set transcoder timing, panel must allow it */
4546 assert_panel_unlocked(dev_priv, pipe);
4cbe4b2b 4547 ironlake_pch_transcoder_set_timings(crtc, pipe);
8db9d77b 4548
303b81e0 4549 intel_fdi_normal_train(crtc);
5e84e1a4 4550
c98e9dcf 4551 /* For PCH DP, enable TRANS_DP_CTL */
6e266956 4552 if (HAS_PCH_CPT(dev_priv) &&
2ce42273 4553 intel_crtc_has_dp_encoder(crtc_state)) {
9c4edaee 4554 const struct drm_display_mode *adjusted_mode =
2ce42273 4555 &crtc_state->base.adjusted_mode;
dfd07d72 4556 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
f0f59a00 4557 i915_reg_t reg = TRANS_DP_CTL(pipe);
5eddb70b
CW
4558 temp = I915_READ(reg);
4559 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
4560 TRANS_DP_SYNC_MASK |
4561 TRANS_DP_BPC_MASK);
e3ef4479 4562 temp |= TRANS_DP_OUTPUT_ENABLE;
9325c9f0 4563 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf 4564
9c4edaee 4565 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 4566 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
9c4edaee 4567 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 4568 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
4569
4570 switch (intel_trans_dp_port_sel(crtc)) {
c48b5305 4571 case PORT_B:
5eddb70b 4572 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf 4573 break;
c48b5305 4574 case PORT_C:
5eddb70b 4575 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf 4576 break;
c48b5305 4577 case PORT_D:
5eddb70b 4578 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
4579 break;
4580 default:
e95d41e1 4581 BUG();
32f9d658 4582 }
2c07245f 4583
5eddb70b 4584 I915_WRITE(reg, temp);
6be4a607 4585 }
b52eb4dc 4586
b8a4f404 4587 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
4588}
4589
2ce42273 4590static void lpt_pch_enable(const struct intel_crtc_state *crtc_state)
1507e5bd 4591{
2ce42273 4592 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
0dcdc382 4593 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2ce42273 4594 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1507e5bd 4595
a2196033 4596 assert_pch_transcoder_disabled(dev_priv, PIPE_A);
1507e5bd 4597
8c52b5e8 4598 lpt_program_iclkip(crtc);
1507e5bd 4599
0540e488 4600 /* Set transcoder timing. */
0dcdc382 4601 ironlake_pch_transcoder_set_timings(crtc, PIPE_A);
1507e5bd 4602
937bb610 4603 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
4604}
4605
a1520318 4606static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57 4607{
fac5e23e 4608 struct drm_i915_private *dev_priv = to_i915(dev);
f0f59a00 4609 i915_reg_t dslreg = PIPEDSL(pipe);
d4270e57
JB
4610 u32 temp;
4611
4612 temp = I915_READ(dslreg);
4613 udelay(500);
4614 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4615 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4616 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4617 }
4618}
4619
86adf9d7
ML
4620static int
4621skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
d96a7d2a 4622 unsigned int scaler_user, int *scaler_id,
86adf9d7 4623 int src_w, int src_h, int dst_w, int dst_h)
a1b2278e 4624{
86adf9d7
ML
4625 struct intel_crtc_scaler_state *scaler_state =
4626 &crtc_state->scaler_state;
4627 struct intel_crtc *intel_crtc =
4628 to_intel_crtc(crtc_state->base.crtc);
7f58cbb1
MK
4629 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
4630 const struct drm_display_mode *adjusted_mode =
4631 &crtc_state->base.adjusted_mode;
a1b2278e 4632 int need_scaling;
6156a456 4633
d96a7d2a
VS
4634 /*
4635 * Src coordinates are already rotated by 270 degrees for
4636 * the 90/270 degree plane rotation cases (to match the
4637 * GTT mapping), hence no need to account for rotation here.
4638 */
4639 need_scaling = src_w != dst_w || src_h != dst_h;
a1b2278e 4640
e5c05931
SS
4641 if (crtc_state->ycbcr420 && scaler_user == SKL_CRTC_INDEX)
4642 need_scaling = true;
4643
7f58cbb1
MK
4644 /*
4645 * Scaling/fitting not supported in IF-ID mode in GEN9+
4646 * TODO: Interlace fetch mode doesn't support YUV420 planar formats.
4647 * Once NV12 is enabled, handle it here while allocating scaler
4648 * for NV12.
4649 */
4650 if (INTEL_GEN(dev_priv) >= 9 && crtc_state->base.enable &&
4651 need_scaling && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4652 DRM_DEBUG_KMS("Pipe/Plane scaling not supported with IF-ID mode\n");
4653 return -EINVAL;
4654 }
4655
a1b2278e
CK
4656 /*
4657 * if plane is being disabled or scaler is no more required or force detach
4658 * - free scaler binded to this plane/crtc
4659 * - in order to do this, update crtc->scaler_usage
4660 *
4661 * Here scaler state in crtc_state is set free so that
4662 * scaler can be assigned to other user. Actual register
4663 * update to free the scaler is done in plane/panel-fit programming.
4664 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4665 */
86adf9d7 4666 if (force_detach || !need_scaling) {
a1b2278e 4667 if (*scaler_id >= 0) {
86adf9d7 4668 scaler_state->scaler_users &= ~(1 << scaler_user);
a1b2278e
CK
4669 scaler_state->scalers[*scaler_id].in_use = 0;
4670
86adf9d7
ML
4671 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4672 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4673 intel_crtc->pipe, scaler_user, *scaler_id,
a1b2278e
CK
4674 scaler_state->scaler_users);
4675 *scaler_id = -1;
4676 }
4677 return 0;
4678 }
4679
4680 /* range checks */
4681 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4682 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4683
4684 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4685 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
86adf9d7 4686 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
a1b2278e 4687 "size is out of scaler range\n",
86adf9d7 4688 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
a1b2278e
CK
4689 return -EINVAL;
4690 }
4691
86adf9d7
ML
4692 /* mark this plane as a scaler user in crtc_state */
4693 scaler_state->scaler_users |= (1 << scaler_user);
4694 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4695 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4696 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4697 scaler_state->scaler_users);
4698
4699 return 0;
4700}
4701
4702/**
4703 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4704 *
4705 * @state: crtc's scaler state
86adf9d7
ML
4706 *
4707 * Return
4708 * 0 - scaler_usage updated successfully
4709 * error - requested scaling cannot be supported or other error condition
4710 */
e435d6e5 4711int skl_update_scaler_crtc(struct intel_crtc_state *state)
86adf9d7 4712{
7c5f93b0 4713 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
86adf9d7 4714
e435d6e5 4715 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
d96a7d2a 4716 &state->scaler_state.scaler_id,
86adf9d7 4717 state->pipe_src_w, state->pipe_src_h,
aad941d5 4718 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
86adf9d7
ML
4719}
4720
4721/**
4722 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4723 *
4724 * @state: crtc's scaler state
86adf9d7
ML
4725 * @plane_state: atomic plane state to update
4726 *
4727 * Return
4728 * 0 - scaler_usage updated successfully
4729 * error - requested scaling cannot be supported or other error condition
4730 */
da20eabd
ML
4731static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4732 struct intel_plane_state *plane_state)
86adf9d7
ML
4733{
4734
da20eabd
ML
4735 struct intel_plane *intel_plane =
4736 to_intel_plane(plane_state->base.plane);
86adf9d7
ML
4737 struct drm_framebuffer *fb = plane_state->base.fb;
4738 int ret;
4739
936e71e3 4740 bool force_detach = !fb || !plane_state->base.visible;
86adf9d7 4741
86adf9d7
ML
4742 ret = skl_update_scaler(crtc_state, force_detach,
4743 drm_plane_index(&intel_plane->base),
4744 &plane_state->scaler_id,
936e71e3
VS
4745 drm_rect_width(&plane_state->base.src) >> 16,
4746 drm_rect_height(&plane_state->base.src) >> 16,
4747 drm_rect_width(&plane_state->base.dst),
4748 drm_rect_height(&plane_state->base.dst));
86adf9d7
ML
4749
4750 if (ret || plane_state->scaler_id < 0)
4751 return ret;
4752
a1b2278e 4753 /* check colorkey */
818ed961 4754 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
72660ce0
VS
4755 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4756 intel_plane->base.base.id,
4757 intel_plane->base.name);
a1b2278e
CK
4758 return -EINVAL;
4759 }
4760
4761 /* Check src format */
438b74a5 4762 switch (fb->format->format) {
86adf9d7
ML
4763 case DRM_FORMAT_RGB565:
4764 case DRM_FORMAT_XBGR8888:
4765 case DRM_FORMAT_XRGB8888:
4766 case DRM_FORMAT_ABGR8888:
4767 case DRM_FORMAT_ARGB8888:
4768 case DRM_FORMAT_XRGB2101010:
4769 case DRM_FORMAT_XBGR2101010:
4770 case DRM_FORMAT_YUYV:
4771 case DRM_FORMAT_YVYU:
4772 case DRM_FORMAT_UYVY:
4773 case DRM_FORMAT_VYUY:
4774 break;
4775 default:
72660ce0
VS
4776 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4777 intel_plane->base.base.id, intel_plane->base.name,
438b74a5 4778 fb->base.id, fb->format->format);
86adf9d7 4779 return -EINVAL;
a1b2278e
CK
4780 }
4781
a1b2278e
CK
4782 return 0;
4783}
4784
e435d6e5
ML
4785static void skylake_scaler_disable(struct intel_crtc *crtc)
4786{
4787 int i;
4788
4789 for (i = 0; i < crtc->num_scalers; i++)
4790 skl_detach_scaler(crtc, i);
4791}
4792
4793static void skylake_pfit_enable(struct intel_crtc *crtc)
bd2e244f
JB
4794{
4795 struct drm_device *dev = crtc->base.dev;
fac5e23e 4796 struct drm_i915_private *dev_priv = to_i915(dev);
bd2e244f 4797 int pipe = crtc->pipe;
a1b2278e
CK
4798 struct intel_crtc_scaler_state *scaler_state =
4799 &crtc->config->scaler_state;
4800
6e3c9717 4801 if (crtc->config->pch_pfit.enabled) {
a1b2278e
CK
4802 int id;
4803
c3f8ad57 4804 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0))
a1b2278e 4805 return;
a1b2278e
CK
4806
4807 id = scaler_state->scaler_id;
4808 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4809 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4810 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4811 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
bd2e244f
JB
4812 }
4813}
4814
b074cec8
JB
4815static void ironlake_pfit_enable(struct intel_crtc *crtc)
4816{
4817 struct drm_device *dev = crtc->base.dev;
fac5e23e 4818 struct drm_i915_private *dev_priv = to_i915(dev);
b074cec8
JB
4819 int pipe = crtc->pipe;
4820
6e3c9717 4821 if (crtc->config->pch_pfit.enabled) {
b074cec8
JB
4822 /* Force use of hard-coded filter coefficients
4823 * as some pre-programmed values are broken,
4824 * e.g. x201.
4825 */
fd6b8f43 4826 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
b074cec8
JB
4827 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4828 PF_PIPE_SEL_IVB(pipe));
4829 else
4830 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
6e3c9717
ACO
4831 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4832 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
d4270e57
JB
4833 }
4834}
4835
20bc8673 4836void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4837{
cea165c3 4838 struct drm_device *dev = crtc->base.dev;
fac5e23e 4839 struct drm_i915_private *dev_priv = to_i915(dev);
d77e4531 4840
6e3c9717 4841 if (!crtc->config->ips_enabled)
d77e4531
PZ
4842 return;
4843
307e4498
ML
4844 /*
4845 * We can only enable IPS after we enable a plane and wait for a vblank
4846 * This function is called from post_plane_update, which is run after
4847 * a vblank wait.
4848 */
cea165c3 4849
d77e4531 4850 assert_plane_enabled(dev_priv, crtc->plane);
8652744b 4851 if (IS_BROADWELL(dev_priv)) {
9f817501 4852 mutex_lock(&dev_priv->pcu_lock);
61843f0e
VS
4853 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL,
4854 IPS_ENABLE | IPS_PCODE_CONTROL));
9f817501 4855 mutex_unlock(&dev_priv->pcu_lock);
2a114cc1
BW
4856 /* Quoting Art Runyan: "its not safe to expect any particular
4857 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4858 * mailbox." Moreover, the mailbox may return a bogus state,
4859 * so we need to just enable it and continue on.
2a114cc1
BW
4860 */
4861 } else {
4862 I915_WRITE(IPS_CTL, IPS_ENABLE);
4863 /* The bit only becomes 1 in the next vblank, so this wait here
4864 * is essentially intel_wait_for_vblank. If we don't have this
4865 * and don't wait for vblanks until the end of crtc_enable, then
4866 * the HW state readout code will complain that the expected
4867 * IPS_CTL value is not the one we read. */
2ec9ba3c
CW
4868 if (intel_wait_for_register(dev_priv,
4869 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4870 50))
2a114cc1
BW
4871 DRM_ERROR("Timed out waiting for IPS enable\n");
4872 }
d77e4531
PZ
4873}
4874
20bc8673 4875void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4876{
4877 struct drm_device *dev = crtc->base.dev;
fac5e23e 4878 struct drm_i915_private *dev_priv = to_i915(dev);
d77e4531 4879
6e3c9717 4880 if (!crtc->config->ips_enabled)
d77e4531
PZ
4881 return;
4882
4883 assert_plane_enabled(dev_priv, crtc->plane);
8652744b 4884 if (IS_BROADWELL(dev_priv)) {
9f817501 4885 mutex_lock(&dev_priv->pcu_lock);
2a114cc1 4886 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
9f817501 4887 mutex_unlock(&dev_priv->pcu_lock);
23d0b130 4888 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
b85c1ecf
CW
4889 if (intel_wait_for_register(dev_priv,
4890 IPS_CTL, IPS_ENABLE, 0,
4891 42))
23d0b130 4892 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4893 } else {
2a114cc1 4894 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4895 POSTING_READ(IPS_CTL);
4896 }
d77e4531
PZ
4897
4898 /* We need to wait for a vblank before we can disable the plane. */
0f0f74bc 4899 intel_wait_for_vblank(dev_priv, crtc->pipe);
d77e4531
PZ
4900}
4901
7cac945f 4902static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
d3eedb1a 4903{
7cac945f 4904 if (intel_crtc->overlay) {
d3eedb1a 4905 struct drm_device *dev = intel_crtc->base.dev;
d3eedb1a
VS
4906
4907 mutex_lock(&dev->struct_mutex);
d3eedb1a 4908 (void) intel_overlay_switch_off(intel_crtc->overlay);
d3eedb1a
VS
4909 mutex_unlock(&dev->struct_mutex);
4910 }
4911
4912 /* Let userspace switch the overlay on again. In most cases userspace
4913 * has to recompute where to put it anyway.
4914 */
4915}
4916
87d4300a
ML
4917/**
4918 * intel_post_enable_primary - Perform operations after enabling primary plane
4919 * @crtc: the CRTC whose primary plane was just enabled
4920 *
4921 * Performs potentially sleeping operations that must be done after the primary
4922 * plane is enabled, such as updating FBC and IPS. Note that this may be
4923 * called due to an explicit primary plane update, or due to an implicit
4924 * re-enable that is caused when a sprite plane is updated to no longer
4925 * completely hide the primary plane.
4926 */
4927static void
4928intel_post_enable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4929{
4930 struct drm_device *dev = crtc->dev;
fac5e23e 4931 struct drm_i915_private *dev_priv = to_i915(dev);
a5c4d7bc
VS
4932 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4933 int pipe = intel_crtc->pipe;
a5c4d7bc 4934
87d4300a
ML
4935 /*
4936 * FIXME IPS should be fine as long as one plane is
4937 * enabled, but in practice it seems to have problems
4938 * when going from primary only to sprite only and vice
4939 * versa.
4940 */
a5c4d7bc
VS
4941 hsw_enable_ips(intel_crtc);
4942
f99d7069 4943 /*
87d4300a
ML
4944 * Gen2 reports pipe underruns whenever all planes are disabled.
4945 * So don't enable underrun reporting before at least some planes
4946 * are enabled.
4947 * FIXME: Need to fix the logic to work when we turn off all planes
4948 * but leave the pipe running.
f99d7069 4949 */
5db94019 4950 if (IS_GEN2(dev_priv))
87d4300a
ML
4951 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4952
aca7b684
VS
4953 /* Underruns don't always raise interrupts, so check manually. */
4954 intel_check_cpu_fifo_underruns(dev_priv);
4955 intel_check_pch_fifo_underruns(dev_priv);
a5c4d7bc
VS
4956}
4957
2622a081 4958/* FIXME move all this to pre_plane_update() with proper state tracking */
87d4300a
ML
4959static void
4960intel_pre_disable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4961{
4962 struct drm_device *dev = crtc->dev;
fac5e23e 4963 struct drm_i915_private *dev_priv = to_i915(dev);
a5c4d7bc
VS
4964 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4965 int pipe = intel_crtc->pipe;
a5c4d7bc 4966
87d4300a
ML
4967 /*
4968 * Gen2 reports pipe underruns whenever all planes are disabled.
4969 * So diasble underrun reporting before all the planes get disabled.
4970 * FIXME: Need to fix the logic to work when we turn off all planes
4971 * but leave the pipe running.
4972 */
5db94019 4973 if (IS_GEN2(dev_priv))
87d4300a 4974 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
a5c4d7bc 4975
2622a081
VS
4976 /*
4977 * FIXME IPS should be fine as long as one plane is
4978 * enabled, but in practice it seems to have problems
4979 * when going from primary only to sprite only and vice
4980 * versa.
4981 */
4982 hsw_disable_ips(intel_crtc);
4983}
4984
4985/* FIXME get rid of this and use pre_plane_update */
4986static void
4987intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4988{
4989 struct drm_device *dev = crtc->dev;
fac5e23e 4990 struct drm_i915_private *dev_priv = to_i915(dev);
2622a081
VS
4991 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4992 int pipe = intel_crtc->pipe;
4993
4994 intel_pre_disable_primary(crtc);
4995
87d4300a
ML
4996 /*
4997 * Vblank time updates from the shadow to live plane control register
4998 * are blocked if the memory self-refresh mode is active at that
4999 * moment. So to make sure the plane gets truly disabled, disable
5000 * first the self-refresh mode. The self-refresh enable bit in turn
5001 * will be checked/applied by the HW only at the next frame start
5002 * event which is after the vblank start event, so we need to have a
5003 * wait-for-vblank between disabling the plane and the pipe.
5004 */
11a85d6a
VS
5005 if (HAS_GMCH_DISPLAY(dev_priv) &&
5006 intel_set_memory_cxsr(dev_priv, false))
0f0f74bc 5007 intel_wait_for_vblank(dev_priv, pipe);
87d4300a
ML
5008}
5009
5a21b665
DV
5010static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
5011{
5012 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
5013 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5014 struct intel_crtc_state *pipe_config =
f9a8c149
VS
5015 intel_atomic_get_new_crtc_state(to_intel_atomic_state(old_state),
5016 crtc);
5a21b665
DV
5017 struct drm_plane *primary = crtc->base.primary;
5018 struct drm_plane_state *old_pri_state =
5019 drm_atomic_get_existing_plane_state(old_state, primary);
5020
5748b6a1 5021 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
5a21b665 5022
5a21b665 5023 if (pipe_config->update_wm_post && pipe_config->base.active)
432081bc 5024 intel_update_watermarks(crtc);
5a21b665
DV
5025
5026 if (old_pri_state) {
5027 struct intel_plane_state *primary_state =
f9a8c149
VS
5028 intel_atomic_get_new_plane_state(to_intel_atomic_state(old_state),
5029 to_intel_plane(primary));
5a21b665
DV
5030 struct intel_plane_state *old_primary_state =
5031 to_intel_plane_state(old_pri_state);
5032
5033 intel_fbc_post_update(crtc);
5034
936e71e3 5035 if (primary_state->base.visible &&
5a21b665 5036 (needs_modeset(&pipe_config->base) ||
936e71e3 5037 !old_primary_state->base.visible))
5a21b665
DV
5038 intel_post_enable_primary(&crtc->base);
5039 }
5040}
5041
aa5e9b47
ML
5042static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state,
5043 struct intel_crtc_state *pipe_config)
ac21b225 5044{
5c74cd73 5045 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
ac21b225 5046 struct drm_device *dev = crtc->base.dev;
fac5e23e 5047 struct drm_i915_private *dev_priv = to_i915(dev);
5c74cd73
ML
5048 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5049 struct drm_plane *primary = crtc->base.primary;
5050 struct drm_plane_state *old_pri_state =
5051 drm_atomic_get_existing_plane_state(old_state, primary);
5052 bool modeset = needs_modeset(&pipe_config->base);
ccf010fb
ML
5053 struct intel_atomic_state *old_intel_state =
5054 to_intel_atomic_state(old_state);
ac21b225 5055
5c74cd73
ML
5056 if (old_pri_state) {
5057 struct intel_plane_state *primary_state =
f9a8c149
VS
5058 intel_atomic_get_new_plane_state(old_intel_state,
5059 to_intel_plane(primary));
5c74cd73
ML
5060 struct intel_plane_state *old_primary_state =
5061 to_intel_plane_state(old_pri_state);
5062
faf68d92 5063 intel_fbc_pre_update(crtc, pipe_config, primary_state);
31ae71fc 5064
936e71e3
VS
5065 if (old_primary_state->base.visible &&
5066 (modeset || !primary_state->base.visible))
5c74cd73
ML
5067 intel_pre_disable_primary(&crtc->base);
5068 }
852eb00d 5069
5eeb798b
VS
5070 /*
5071 * Vblank time updates from the shadow to live plane control register
5072 * are blocked if the memory self-refresh mode is active at that
5073 * moment. So to make sure the plane gets truly disabled, disable
5074 * first the self-refresh mode. The self-refresh enable bit in turn
5075 * will be checked/applied by the HW only at the next frame start
5076 * event which is after the vblank start event, so we need to have a
5077 * wait-for-vblank between disabling the plane and the pipe.
5078 */
5079 if (HAS_GMCH_DISPLAY(dev_priv) && old_crtc_state->base.active &&
5080 pipe_config->disable_cxsr && intel_set_memory_cxsr(dev_priv, false))
5081 intel_wait_for_vblank(dev_priv, crtc->pipe);
92826fcd 5082
ed4a6a7c
MR
5083 /*
5084 * IVB workaround: must disable low power watermarks for at least
5085 * one frame before enabling scaling. LP watermarks can be re-enabled
5086 * when scaling is disabled.
5087 *
5088 * WaCxSRDisabledForSpriteScaling:ivb
5089 */
ddd2b792 5090 if (pipe_config->disable_lp_wm && ilk_disable_lp_wm(dev))
0f0f74bc 5091 intel_wait_for_vblank(dev_priv, crtc->pipe);
ed4a6a7c
MR
5092
5093 /*
5094 * If we're doing a modeset, we're done. No need to do any pre-vblank
5095 * watermark programming here.
5096 */
5097 if (needs_modeset(&pipe_config->base))
5098 return;
5099
5100 /*
5101 * For platforms that support atomic watermarks, program the
5102 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5103 * will be the intermediate values that are safe for both pre- and
5104 * post- vblank; when vblank happens, the 'active' values will be set
5105 * to the final 'target' values and we'll do this again to get the
5106 * optimal watermarks. For gen9+ platforms, the values we program here
5107 * will be the final target values which will get automatically latched
5108 * at vblank time; no further programming will be necessary.
5109 *
5110 * If a platform hasn't been transitioned to atomic watermarks yet,
5111 * we'll continue to update watermarks the old way, if flags tell
5112 * us to.
5113 */
5114 if (dev_priv->display.initial_watermarks != NULL)
ccf010fb
ML
5115 dev_priv->display.initial_watermarks(old_intel_state,
5116 pipe_config);
caed361d 5117 else if (pipe_config->update_wm_pre)
432081bc 5118 intel_update_watermarks(crtc);
ac21b225
ML
5119}
5120
d032ffa0 5121static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
87d4300a
ML
5122{
5123 struct drm_device *dev = crtc->dev;
5124 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
d032ffa0 5125 struct drm_plane *p;
87d4300a
ML
5126 int pipe = intel_crtc->pipe;
5127
7cac945f 5128 intel_crtc_dpms_overlay_disable(intel_crtc);
27321ae8 5129
d032ffa0 5130 drm_for_each_plane_mask(p, dev, plane_mask)
282dbf9b 5131 to_intel_plane(p)->disable_plane(to_intel_plane(p), intel_crtc);
f98551ae 5132
f99d7069
DV
5133 /*
5134 * FIXME: Once we grow proper nuclear flip support out of this we need
5135 * to compute the mask of flip planes precisely. For the time being
5136 * consider this a flip to a NULL plane.
5137 */
5748b6a1 5138 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
5139}
5140
fb1c98b1 5141static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
fd6bbda9 5142 struct intel_crtc_state *crtc_state,
fb1c98b1
ML
5143 struct drm_atomic_state *old_state)
5144{
aa5e9b47 5145 struct drm_connector_state *conn_state;
fb1c98b1
ML
5146 struct drm_connector *conn;
5147 int i;
5148
aa5e9b47 5149 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
fb1c98b1
ML
5150 struct intel_encoder *encoder =
5151 to_intel_encoder(conn_state->best_encoder);
5152
5153 if (conn_state->crtc != crtc)
5154 continue;
5155
5156 if (encoder->pre_pll_enable)
fd6bbda9 5157 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
fb1c98b1
ML
5158 }
5159}
5160
5161static void intel_encoders_pre_enable(struct drm_crtc *crtc,
fd6bbda9 5162 struct intel_crtc_state *crtc_state,
fb1c98b1
ML
5163 struct drm_atomic_state *old_state)
5164{
aa5e9b47 5165 struct drm_connector_state *conn_state;
fb1c98b1
ML
5166 struct drm_connector *conn;
5167 int i;
5168
aa5e9b47 5169 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
fb1c98b1
ML
5170 struct intel_encoder *encoder =
5171 to_intel_encoder(conn_state->best_encoder);
5172
5173 if (conn_state->crtc != crtc)
5174 continue;
5175
5176 if (encoder->pre_enable)
fd6bbda9 5177 encoder->pre_enable(encoder, crtc_state, conn_state);
fb1c98b1
ML
5178 }
5179}
5180
5181static void intel_encoders_enable(struct drm_crtc *crtc,
fd6bbda9 5182 struct intel_crtc_state *crtc_state,
fb1c98b1
ML
5183 struct drm_atomic_state *old_state)
5184{
aa5e9b47 5185 struct drm_connector_state *conn_state;
fb1c98b1
ML
5186 struct drm_connector *conn;
5187 int i;
5188
aa5e9b47 5189 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
fb1c98b1
ML
5190 struct intel_encoder *encoder =
5191 to_intel_encoder(conn_state->best_encoder);
5192
5193 if (conn_state->crtc != crtc)
5194 continue;
5195
fd6bbda9 5196 encoder->enable(encoder, crtc_state, conn_state);
fb1c98b1
ML
5197 intel_opregion_notify_encoder(encoder, true);
5198 }
5199}
5200
5201static void intel_encoders_disable(struct drm_crtc *crtc,
fd6bbda9 5202 struct intel_crtc_state *old_crtc_state,
fb1c98b1
ML
5203 struct drm_atomic_state *old_state)
5204{
5205 struct drm_connector_state *old_conn_state;
5206 struct drm_connector *conn;
5207 int i;
5208
aa5e9b47 5209 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
fb1c98b1
ML
5210 struct intel_encoder *encoder =
5211 to_intel_encoder(old_conn_state->best_encoder);
5212
5213 if (old_conn_state->crtc != crtc)
5214 continue;
5215
5216 intel_opregion_notify_encoder(encoder, false);
fd6bbda9 5217 encoder->disable(encoder, old_crtc_state, old_conn_state);
fb1c98b1
ML
5218 }
5219}
5220
5221static void intel_encoders_post_disable(struct drm_crtc *crtc,
fd6bbda9 5222 struct intel_crtc_state *old_crtc_state,
fb1c98b1
ML
5223 struct drm_atomic_state *old_state)
5224{
5225 struct drm_connector_state *old_conn_state;
5226 struct drm_connector *conn;
5227 int i;
5228
aa5e9b47 5229 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
fb1c98b1
ML
5230 struct intel_encoder *encoder =
5231 to_intel_encoder(old_conn_state->best_encoder);
5232
5233 if (old_conn_state->crtc != crtc)
5234 continue;
5235
5236 if (encoder->post_disable)
fd6bbda9 5237 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
fb1c98b1
ML
5238 }
5239}
5240
5241static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
fd6bbda9 5242 struct intel_crtc_state *old_crtc_state,
fb1c98b1
ML
5243 struct drm_atomic_state *old_state)
5244{
5245 struct drm_connector_state *old_conn_state;
5246 struct drm_connector *conn;
5247 int i;
5248
aa5e9b47 5249 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
fb1c98b1
ML
5250 struct intel_encoder *encoder =
5251 to_intel_encoder(old_conn_state->best_encoder);
5252
5253 if (old_conn_state->crtc != crtc)
5254 continue;
5255
5256 if (encoder->post_pll_disable)
fd6bbda9 5257 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
fb1c98b1
ML
5258 }
5259}
5260
4a806558
ML
5261static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5262 struct drm_atomic_state *old_state)
f67a559d 5263{
4a806558 5264 struct drm_crtc *crtc = pipe_config->base.crtc;
f67a559d 5265 struct drm_device *dev = crtc->dev;
fac5e23e 5266 struct drm_i915_private *dev_priv = to_i915(dev);
f67a559d
JB
5267 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5268 int pipe = intel_crtc->pipe;
ccf010fb
ML
5269 struct intel_atomic_state *old_intel_state =
5270 to_intel_atomic_state(old_state);
f67a559d 5271
53d9f4e9 5272 if (WARN_ON(intel_crtc->active))
f67a559d
JB
5273 return;
5274
b2c0593a
VS
5275 /*
5276 * Sometimes spurious CPU pipe underruns happen during FDI
5277 * training, at least with VGA+HDMI cloning. Suppress them.
5278 *
5279 * On ILK we get an occasional spurious CPU pipe underruns
5280 * between eDP port A enable and vdd enable. Also PCH port
5281 * enable seems to result in the occasional CPU pipe underrun.
5282 *
5283 * Spurious PCH underruns also occur during PCH enabling.
5284 */
5285 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5286 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
81b088ca
VS
5287 if (intel_crtc->config->has_pch_encoder)
5288 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5289
6e3c9717 5290 if (intel_crtc->config->has_pch_encoder)
b14b1055
DV
5291 intel_prepare_shared_dpll(intel_crtc);
5292
37a5650b 5293 if (intel_crtc_has_dp_encoder(intel_crtc->config))
fe3cd48d 5294 intel_dp_set_m_n(intel_crtc, M1_N1);
29407aab
DV
5295
5296 intel_set_pipe_timings(intel_crtc);
bc58be60 5297 intel_set_pipe_src_size(intel_crtc);
29407aab 5298
6e3c9717 5299 if (intel_crtc->config->has_pch_encoder) {
29407aab 5300 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 5301 &intel_crtc->config->fdi_m_n, NULL);
29407aab
DV
5302 }
5303
5304 ironlake_set_pipeconf(crtc);
5305
f67a559d 5306 intel_crtc->active = true;
8664281b 5307
fd6bbda9 5308 intel_encoders_pre_enable(crtc, pipe_config, old_state);
f67a559d 5309
6e3c9717 5310 if (intel_crtc->config->has_pch_encoder) {
fff367c7
DV
5311 /* Note: FDI PLL enabling _must_ be done before we enable the
5312 * cpu pipes, hence this is separate from all the other fdi/pch
5313 * enabling. */
88cefb6c 5314 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
5315 } else {
5316 assert_fdi_tx_disabled(dev_priv, pipe);
5317 assert_fdi_rx_disabled(dev_priv, pipe);
5318 }
f67a559d 5319
b074cec8 5320 ironlake_pfit_enable(intel_crtc);
f67a559d 5321
9c54c0dd
JB
5322 /*
5323 * On ILK+ LUT must be loaded before the pipe is running but with
5324 * clocks enabled
5325 */
b95c5321 5326 intel_color_load_luts(&pipe_config->base);
9c54c0dd 5327
1d5bf5d9 5328 if (dev_priv->display.initial_watermarks != NULL)
ccf010fb 5329 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
e1fdc473 5330 intel_enable_pipe(intel_crtc);
f67a559d 5331
6e3c9717 5332 if (intel_crtc->config->has_pch_encoder)
2ce42273 5333 ironlake_pch_enable(pipe_config);
c98e9dcf 5334
f9b61ff6
DV
5335 assert_vblank_disabled(crtc);
5336 drm_crtc_vblank_on(crtc);
5337
fd6bbda9 5338 intel_encoders_enable(crtc, pipe_config, old_state);
61b77ddd 5339
6e266956 5340 if (HAS_PCH_CPT(dev_priv))
a1520318 5341 cpt_verify_modeset(dev, intel_crtc->pipe);
37ca8d4c
VS
5342
5343 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5344 if (intel_crtc->config->has_pch_encoder)
0f0f74bc 5345 intel_wait_for_vblank(dev_priv, pipe);
b2c0593a 5346 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
37ca8d4c 5347 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607
JB
5348}
5349
42db64ef
PZ
5350/* IPS only exists on ULT machines and is tied to pipe A. */
5351static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5352{
50a0bc90 5353 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
42db64ef
PZ
5354}
5355
ed69cd40
ID
5356static void glk_pipe_scaler_clock_gating_wa(struct drm_i915_private *dev_priv,
5357 enum pipe pipe, bool apply)
5358{
5359 u32 val = I915_READ(CLKGATE_DIS_PSL(pipe));
5360 u32 mask = DPF_GATING_DIS | DPF_RAM_GATING_DIS | DPFR_GATING_DIS;
5361
5362 if (apply)
5363 val |= mask;
5364 else
5365 val &= ~mask;
5366
5367 I915_WRITE(CLKGATE_DIS_PSL(pipe), val);
5368}
5369
4a806558
ML
5370static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5371 struct drm_atomic_state *old_state)
4f771f10 5372{
4a806558 5373 struct drm_crtc *crtc = pipe_config->base.crtc;
6315b5d3 5374 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
4f771f10 5375 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
99d736a2 5376 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4d1de975 5377 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ccf010fb
ML
5378 struct intel_atomic_state *old_intel_state =
5379 to_intel_atomic_state(old_state);
ed69cd40 5380 bool psl_clkgate_wa;
4f771f10 5381
53d9f4e9 5382 if (WARN_ON(intel_crtc->active))
4f771f10
PZ
5383 return;
5384
fd6bbda9 5385 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
95a7a2ae 5386
8106ddbd 5387 if (intel_crtc->config->shared_dpll)
df8ad70c
DV
5388 intel_enable_shared_dpll(intel_crtc);
5389
37a5650b 5390 if (intel_crtc_has_dp_encoder(intel_crtc->config))
fe3cd48d 5391 intel_dp_set_m_n(intel_crtc, M1_N1);
229fca97 5392
d7edc4e5 5393 if (!transcoder_is_dsi(cpu_transcoder))
4d1de975
JN
5394 intel_set_pipe_timings(intel_crtc);
5395
bc58be60 5396 intel_set_pipe_src_size(intel_crtc);
229fca97 5397
4d1de975
JN
5398 if (cpu_transcoder != TRANSCODER_EDP &&
5399 !transcoder_is_dsi(cpu_transcoder)) {
5400 I915_WRITE(PIPE_MULT(cpu_transcoder),
6e3c9717 5401 intel_crtc->config->pixel_multiplier - 1);
ebb69c95
CT
5402 }
5403
6e3c9717 5404 if (intel_crtc->config->has_pch_encoder) {
229fca97 5405 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 5406 &intel_crtc->config->fdi_m_n, NULL);
229fca97
DV
5407 }
5408
d7edc4e5 5409 if (!transcoder_is_dsi(cpu_transcoder))
4d1de975
JN
5410 haswell_set_pipeconf(crtc);
5411
391bf048 5412 haswell_set_pipemisc(crtc);
229fca97 5413
b95c5321 5414 intel_color_set_csc(&pipe_config->base);
229fca97 5415
4f771f10 5416 intel_crtc->active = true;
8664281b 5417
fd6bbda9 5418 intel_encoders_pre_enable(crtc, pipe_config, old_state);
4f771f10 5419
d7edc4e5 5420 if (!transcoder_is_dsi(cpu_transcoder))
3dc38eea 5421 intel_ddi_enable_pipe_clock(pipe_config);
4f771f10 5422
ed69cd40
ID
5423 /* Display WA #1180: WaDisableScalarClockGating: glk, cnl */
5424 psl_clkgate_wa = (IS_GEMINILAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) &&
5425 intel_crtc->config->pch_pfit.enabled;
5426 if (psl_clkgate_wa)
5427 glk_pipe_scaler_clock_gating_wa(dev_priv, pipe, true);
5428
6315b5d3 5429 if (INTEL_GEN(dev_priv) >= 9)
e435d6e5 5430 skylake_pfit_enable(intel_crtc);
ff6d9f55 5431 else
1c132b44 5432 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
5433
5434 /*
5435 * On ILK+ LUT must be loaded before the pipe is running but with
5436 * clocks enabled
5437 */
b95c5321 5438 intel_color_load_luts(&pipe_config->base);
4f771f10 5439
3dc38eea 5440 intel_ddi_set_pipe_settings(pipe_config);
d7edc4e5 5441 if (!transcoder_is_dsi(cpu_transcoder))
3dc38eea 5442 intel_ddi_enable_transcoder_func(pipe_config);
4f771f10 5443
1d5bf5d9 5444 if (dev_priv->display.initial_watermarks != NULL)
3125d39f 5445 dev_priv->display.initial_watermarks(old_intel_state, pipe_config);
4d1de975
JN
5446
5447 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
d7edc4e5 5448 if (!transcoder_is_dsi(cpu_transcoder))
4d1de975 5449 intel_enable_pipe(intel_crtc);
42db64ef 5450
6e3c9717 5451 if (intel_crtc->config->has_pch_encoder)
2ce42273 5452 lpt_pch_enable(pipe_config);
4f771f10 5453
0037071d 5454 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
3dc38eea 5455 intel_ddi_set_vc_payload_alloc(pipe_config, true);
0e32b39c 5456
f9b61ff6
DV
5457 assert_vblank_disabled(crtc);
5458 drm_crtc_vblank_on(crtc);
5459
fd6bbda9 5460 intel_encoders_enable(crtc, pipe_config, old_state);
4f771f10 5461
ed69cd40
ID
5462 if (psl_clkgate_wa) {
5463 intel_wait_for_vblank(dev_priv, pipe);
5464 glk_pipe_scaler_clock_gating_wa(dev_priv, pipe, false);
5465 }
5466
e4916946
PZ
5467 /* If we change the relative order between pipe/planes enabling, we need
5468 * to change the workaround. */
99d736a2 5469 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
772c2a51 5470 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
0f0f74bc
VS
5471 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5472 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
99d736a2 5473 }
4f771f10
PZ
5474}
5475
bfd16b2a 5476static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
3f8dce3a
DV
5477{
5478 struct drm_device *dev = crtc->base.dev;
fac5e23e 5479 struct drm_i915_private *dev_priv = to_i915(dev);
3f8dce3a
DV
5480 int pipe = crtc->pipe;
5481
5482 /* To avoid upsetting the power well on haswell only disable the pfit if
5483 * it's in use. The hw state code will make sure we get this right. */
bfd16b2a 5484 if (force || crtc->config->pch_pfit.enabled) {
3f8dce3a
DV
5485 I915_WRITE(PF_CTL(pipe), 0);
5486 I915_WRITE(PF_WIN_POS(pipe), 0);
5487 I915_WRITE(PF_WIN_SZ(pipe), 0);
5488 }
5489}
5490
4a806558
ML
5491static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5492 struct drm_atomic_state *old_state)
6be4a607 5493{
4a806558 5494 struct drm_crtc *crtc = old_crtc_state->base.crtc;
6be4a607 5495 struct drm_device *dev = crtc->dev;
fac5e23e 5496 struct drm_i915_private *dev_priv = to_i915(dev);
6be4a607
JB
5497 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5498 int pipe = intel_crtc->pipe;
b52eb4dc 5499
b2c0593a
VS
5500 /*
5501 * Sometimes spurious CPU pipe underruns happen when the
5502 * pipe is already disabled, but FDI RX/TX is still enabled.
5503 * Happens at least with VGA+HDMI cloning. Suppress them.
5504 */
5505 if (intel_crtc->config->has_pch_encoder) {
5506 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
37ca8d4c 5507 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
b2c0593a 5508 }
37ca8d4c 5509
fd6bbda9 5510 intel_encoders_disable(crtc, old_crtc_state, old_state);
ea9d758d 5511
f9b61ff6
DV
5512 drm_crtc_vblank_off(crtc);
5513 assert_vblank_disabled(crtc);
5514
575f7ab7 5515 intel_disable_pipe(intel_crtc);
32f9d658 5516
bfd16b2a 5517 ironlake_pfit_disable(intel_crtc, false);
2c07245f 5518
b2c0593a 5519 if (intel_crtc->config->has_pch_encoder)
5a74f70a
VS
5520 ironlake_fdi_disable(crtc);
5521
fd6bbda9 5522 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
2c07245f 5523
6e3c9717 5524 if (intel_crtc->config->has_pch_encoder) {
d925c59a 5525 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 5526
6e266956 5527 if (HAS_PCH_CPT(dev_priv)) {
f0f59a00
VS
5528 i915_reg_t reg;
5529 u32 temp;
5530
d925c59a
DV
5531 /* disable TRANS_DP_CTL */
5532 reg = TRANS_DP_CTL(pipe);
5533 temp = I915_READ(reg);
5534 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5535 TRANS_DP_PORT_SEL_MASK);
5536 temp |= TRANS_DP_PORT_SEL_NONE;
5537 I915_WRITE(reg, temp);
5538
5539 /* disable DPLL_SEL */
5540 temp = I915_READ(PCH_DPLL_SEL);
11887397 5541 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 5542 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 5543 }
e3421a18 5544
d925c59a
DV
5545 ironlake_fdi_pll_disable(intel_crtc);
5546 }
81b088ca 5547
b2c0593a 5548 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
81b088ca 5549 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607 5550}
1b3c7a47 5551
4a806558
ML
5552static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5553 struct drm_atomic_state *old_state)
ee7b9f93 5554{
4a806558 5555 struct drm_crtc *crtc = old_crtc_state->base.crtc;
6315b5d3 5556 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
ee7b9f93 5557 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 5558 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee7b9f93 5559
fd6bbda9 5560 intel_encoders_disable(crtc, old_crtc_state, old_state);
4f771f10 5561
f9b61ff6
DV
5562 drm_crtc_vblank_off(crtc);
5563 assert_vblank_disabled(crtc);
5564
4d1de975 5565 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
d7edc4e5 5566 if (!transcoder_is_dsi(cpu_transcoder))
4d1de975 5567 intel_disable_pipe(intel_crtc);
4f771f10 5568
0037071d 5569 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
3dc38eea 5570 intel_ddi_set_vc_payload_alloc(intel_crtc->config, false);
a4bf214f 5571
d7edc4e5 5572 if (!transcoder_is_dsi(cpu_transcoder))
7d4aefd0 5573 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 5574
6315b5d3 5575 if (INTEL_GEN(dev_priv) >= 9)
e435d6e5 5576 skylake_scaler_disable(intel_crtc);
ff6d9f55 5577 else
bfd16b2a 5578 ironlake_pfit_disable(intel_crtc, false);
4f771f10 5579
d7edc4e5 5580 if (!transcoder_is_dsi(cpu_transcoder))
3dc38eea 5581 intel_ddi_disable_pipe_clock(intel_crtc->config);
4f771f10 5582
fd6bbda9 5583 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
4f771f10
PZ
5584}
5585
2dd24552
JB
5586static void i9xx_pfit_enable(struct intel_crtc *crtc)
5587{
5588 struct drm_device *dev = crtc->base.dev;
fac5e23e 5589 struct drm_i915_private *dev_priv = to_i915(dev);
6e3c9717 5590 struct intel_crtc_state *pipe_config = crtc->config;
2dd24552 5591
681a8504 5592 if (!pipe_config->gmch_pfit.control)
2dd24552
JB
5593 return;
5594
2dd24552 5595 /*
c0b03411
DV
5596 * The panel fitter should only be adjusted whilst the pipe is disabled,
5597 * according to register description and PRM.
2dd24552 5598 */
c0b03411
DV
5599 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5600 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 5601
b074cec8
JB
5602 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5603 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
5604
5605 /* Border color in case we don't scale up to the full screen. Black by
5606 * default, change to something else for debugging. */
5607 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
5608}
5609
79f255a0 5610enum intel_display_power_domain intel_port_to_power_domain(enum port port)
d05410f9
DA
5611{
5612 switch (port) {
5613 case PORT_A:
6331a704 5614 return POWER_DOMAIN_PORT_DDI_A_LANES;
d05410f9 5615 case PORT_B:
6331a704 5616 return POWER_DOMAIN_PORT_DDI_B_LANES;
d05410f9 5617 case PORT_C:
6331a704 5618 return POWER_DOMAIN_PORT_DDI_C_LANES;
d05410f9 5619 case PORT_D:
6331a704 5620 return POWER_DOMAIN_PORT_DDI_D_LANES;
d8e19f99 5621 case PORT_E:
6331a704 5622 return POWER_DOMAIN_PORT_DDI_E_LANES;
d05410f9 5623 default:
b9fec167 5624 MISSING_CASE(port);
d05410f9
DA
5625 return POWER_DOMAIN_PORT_OTHER;
5626 }
5627}
5628
d8fc70b7
ACO
5629static u64 get_crtc_power_domains(struct drm_crtc *crtc,
5630 struct intel_crtc_state *crtc_state)
77d22dca 5631{
319be8ae 5632 struct drm_device *dev = crtc->dev;
37255d8d 5633 struct drm_i915_private *dev_priv = to_i915(dev);
74bff5f9 5634 struct drm_encoder *encoder;
319be8ae
ID
5635 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5636 enum pipe pipe = intel_crtc->pipe;
d8fc70b7 5637 u64 mask;
74bff5f9 5638 enum transcoder transcoder = crtc_state->cpu_transcoder;
77d22dca 5639
74bff5f9 5640 if (!crtc_state->base.active)
292b990e
ML
5641 return 0;
5642
77d22dca
ID
5643 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5644 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
74bff5f9
ML
5645 if (crtc_state->pch_pfit.enabled ||
5646 crtc_state->pch_pfit.force_thru)
d8fc70b7 5647 mask |= BIT_ULL(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
77d22dca 5648
74bff5f9
ML
5649 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5650 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5651
79f255a0 5652 mask |= BIT_ULL(intel_encoder->power_domain);
74bff5f9 5653 }
319be8ae 5654
37255d8d
ML
5655 if (HAS_DDI(dev_priv) && crtc_state->has_audio)
5656 mask |= BIT(POWER_DOMAIN_AUDIO);
5657
15e7ec29 5658 if (crtc_state->shared_dpll)
d8fc70b7 5659 mask |= BIT_ULL(POWER_DOMAIN_PLLS);
15e7ec29 5660
77d22dca
ID
5661 return mask;
5662}
5663
d2d15016 5664static u64
74bff5f9
ML
5665modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5666 struct intel_crtc_state *crtc_state)
77d22dca 5667{
fac5e23e 5668 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
292b990e
ML
5669 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5670 enum intel_display_power_domain domain;
d8fc70b7 5671 u64 domains, new_domains, old_domains;
77d22dca 5672
292b990e 5673 old_domains = intel_crtc->enabled_power_domains;
74bff5f9
ML
5674 intel_crtc->enabled_power_domains = new_domains =
5675 get_crtc_power_domains(crtc, crtc_state);
77d22dca 5676
5a21b665 5677 domains = new_domains & ~old_domains;
292b990e
ML
5678
5679 for_each_power_domain(domain, domains)
5680 intel_display_power_get(dev_priv, domain);
5681
5a21b665 5682 return old_domains & ~new_domains;
292b990e
ML
5683}
5684
5685static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
d8fc70b7 5686 u64 domains)
292b990e
ML
5687{
5688 enum intel_display_power_domain domain;
5689
5690 for_each_power_domain(domain, domains)
5691 intel_display_power_put(dev_priv, domain);
5692}
77d22dca 5693
7ff89ca2
VS
5694static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
5695 struct drm_atomic_state *old_state)
adafdc6f 5696{
ff32c54e
VS
5697 struct intel_atomic_state *old_intel_state =
5698 to_intel_atomic_state(old_state);
7ff89ca2
VS
5699 struct drm_crtc *crtc = pipe_config->base.crtc;
5700 struct drm_device *dev = crtc->dev;
5701 struct drm_i915_private *dev_priv = to_i915(dev);
5702 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5703 int pipe = intel_crtc->pipe;
adafdc6f 5704
7ff89ca2
VS
5705 if (WARN_ON(intel_crtc->active))
5706 return;
adafdc6f 5707
7ff89ca2
VS
5708 if (intel_crtc_has_dp_encoder(intel_crtc->config))
5709 intel_dp_set_m_n(intel_crtc, M1_N1);
b2045352 5710
7ff89ca2
VS
5711 intel_set_pipe_timings(intel_crtc);
5712 intel_set_pipe_src_size(intel_crtc);
b2045352 5713
7ff89ca2
VS
5714 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
5715 struct drm_i915_private *dev_priv = to_i915(dev);
560a7ae4 5716
7ff89ca2
VS
5717 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5718 I915_WRITE(CHV_CANVAS(pipe), 0);
560a7ae4
DL
5719 }
5720
7ff89ca2 5721 i9xx_set_pipeconf(intel_crtc);
560a7ae4 5722
7ff89ca2 5723 intel_crtc->active = true;
92891e45 5724
7ff89ca2 5725 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5f199dfa 5726
7ff89ca2 5727 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
5f199dfa 5728
7ff89ca2
VS
5729 if (IS_CHERRYVIEW(dev_priv)) {
5730 chv_prepare_pll(intel_crtc, intel_crtc->config);
5731 chv_enable_pll(intel_crtc, intel_crtc->config);
5732 } else {
5733 vlv_prepare_pll(intel_crtc, intel_crtc->config);
5734 vlv_enable_pll(intel_crtc, intel_crtc->config);
5f199dfa
VS
5735 }
5736
7ff89ca2 5737 intel_encoders_pre_enable(crtc, pipe_config, old_state);
5f199dfa 5738
7ff89ca2 5739 i9xx_pfit_enable(intel_crtc);
89b3c3c7 5740
7ff89ca2 5741 intel_color_load_luts(&pipe_config->base);
89b3c3c7 5742
ff32c54e
VS
5743 dev_priv->display.initial_watermarks(old_intel_state,
5744 pipe_config);
7ff89ca2
VS
5745 intel_enable_pipe(intel_crtc);
5746
5747 assert_vblank_disabled(crtc);
5748 drm_crtc_vblank_on(crtc);
89b3c3c7 5749
7ff89ca2 5750 intel_encoders_enable(crtc, pipe_config, old_state);
89b3c3c7
ACO
5751}
5752
7ff89ca2 5753static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
2b73001e 5754{
7ff89ca2
VS
5755 struct drm_device *dev = crtc->base.dev;
5756 struct drm_i915_private *dev_priv = to_i915(dev);
83d7c81f 5757
7ff89ca2
VS
5758 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5759 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
2b73001e
VS
5760}
5761
7ff89ca2
VS
5762static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
5763 struct drm_atomic_state *old_state)
2b73001e 5764{
04548cba
VS
5765 struct intel_atomic_state *old_intel_state =
5766 to_intel_atomic_state(old_state);
7ff89ca2
VS
5767 struct drm_crtc *crtc = pipe_config->base.crtc;
5768 struct drm_device *dev = crtc->dev;
5769 struct drm_i915_private *dev_priv = to_i915(dev);
5770 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5771 enum pipe pipe = intel_crtc->pipe;
2b73001e 5772
7ff89ca2
VS
5773 if (WARN_ON(intel_crtc->active))
5774 return;
2b73001e 5775
7ff89ca2 5776 i9xx_set_pll_dividers(intel_crtc);
2b73001e 5777
7ff89ca2
VS
5778 if (intel_crtc_has_dp_encoder(intel_crtc->config))
5779 intel_dp_set_m_n(intel_crtc, M1_N1);
83d7c81f 5780
7ff89ca2
VS
5781 intel_set_pipe_timings(intel_crtc);
5782 intel_set_pipe_src_size(intel_crtc);
2b73001e 5783
7ff89ca2 5784 i9xx_set_pipeconf(intel_crtc);
f8437dd1 5785
7ff89ca2 5786 intel_crtc->active = true;
5f199dfa 5787
7ff89ca2
VS
5788 if (!IS_GEN2(dev_priv))
5789 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5f199dfa 5790
7ff89ca2 5791 intel_encoders_pre_enable(crtc, pipe_config, old_state);
f8437dd1 5792
939994da 5793 i9xx_enable_pll(intel_crtc, pipe_config);
f8437dd1 5794
7ff89ca2 5795 i9xx_pfit_enable(intel_crtc);
f8437dd1 5796
7ff89ca2 5797 intel_color_load_luts(&pipe_config->base);
f8437dd1 5798
04548cba
VS
5799 if (dev_priv->display.initial_watermarks != NULL)
5800 dev_priv->display.initial_watermarks(old_intel_state,
5801 intel_crtc->config);
5802 else
5803 intel_update_watermarks(intel_crtc);
7ff89ca2 5804 intel_enable_pipe(intel_crtc);
f8437dd1 5805
7ff89ca2
VS
5806 assert_vblank_disabled(crtc);
5807 drm_crtc_vblank_on(crtc);
f8437dd1 5808
7ff89ca2
VS
5809 intel_encoders_enable(crtc, pipe_config, old_state);
5810}
f8437dd1 5811
7ff89ca2
VS
5812static void i9xx_pfit_disable(struct intel_crtc *crtc)
5813{
5814 struct drm_device *dev = crtc->base.dev;
5815 struct drm_i915_private *dev_priv = to_i915(dev);
f8437dd1 5816
7ff89ca2 5817 if (!crtc->config->gmch_pfit.control)
f8437dd1 5818 return;
f8437dd1 5819
7ff89ca2
VS
5820 assert_pipe_disabled(dev_priv, crtc->pipe);
5821
5822 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5823 I915_READ(PFIT_CONTROL));
5824 I915_WRITE(PFIT_CONTROL, 0);
f8437dd1
VK
5825}
5826
7ff89ca2
VS
5827static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
5828 struct drm_atomic_state *old_state)
f8437dd1 5829{
7ff89ca2
VS
5830 struct drm_crtc *crtc = old_crtc_state->base.crtc;
5831 struct drm_device *dev = crtc->dev;
5832 struct drm_i915_private *dev_priv = to_i915(dev);
5833 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5834 int pipe = intel_crtc->pipe;
d66a2194 5835
d66a2194 5836 /*
7ff89ca2
VS
5837 * On gen2 planes are double buffered but the pipe isn't, so we must
5838 * wait for planes to fully turn off before disabling the pipe.
d66a2194 5839 */
7ff89ca2
VS
5840 if (IS_GEN2(dev_priv))
5841 intel_wait_for_vblank(dev_priv, pipe);
d66a2194 5842
7ff89ca2 5843 intel_encoders_disable(crtc, old_crtc_state, old_state);
d66a2194 5844
7ff89ca2
VS
5845 drm_crtc_vblank_off(crtc);
5846 assert_vblank_disabled(crtc);
d66a2194 5847
7ff89ca2 5848 intel_disable_pipe(intel_crtc);
d66a2194 5849
7ff89ca2 5850 i9xx_pfit_disable(intel_crtc);
89b3c3c7 5851
7ff89ca2 5852 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
d66a2194 5853
7ff89ca2
VS
5854 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
5855 if (IS_CHERRYVIEW(dev_priv))
5856 chv_disable_pll(dev_priv, pipe);
5857 else if (IS_VALLEYVIEW(dev_priv))
5858 vlv_disable_pll(dev_priv, pipe);
5859 else
5860 i9xx_disable_pll(intel_crtc);
5861 }
c2e001ef 5862
7ff89ca2 5863 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
89b3c3c7 5864
7ff89ca2
VS
5865 if (!IS_GEN2(dev_priv))
5866 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
ff32c54e
VS
5867
5868 if (!dev_priv->display.initial_watermarks)
5869 intel_update_watermarks(intel_crtc);
2ee0da16
VS
5870
5871 /* clock the pipe down to 640x480@60 to potentially save power */
5872 if (IS_I830(dev_priv))
5873 i830_enable_pipe(dev_priv, pipe);
f8437dd1
VK
5874}
5875
da1d0e26
VS
5876static void intel_crtc_disable_noatomic(struct drm_crtc *crtc,
5877 struct drm_modeset_acquire_ctx *ctx)
f8437dd1 5878{
7ff89ca2
VS
5879 struct intel_encoder *encoder;
5880 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5881 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
5882 enum intel_display_power_domain domain;
d2d15016 5883 u64 domains;
7ff89ca2
VS
5884 struct drm_atomic_state *state;
5885 struct intel_crtc_state *crtc_state;
5886 int ret;
f8437dd1 5887
7ff89ca2
VS
5888 if (!intel_crtc->active)
5889 return;
a8ca4934 5890
7ff89ca2 5891 if (crtc->primary->state->visible) {
7ff89ca2 5892 intel_pre_disable_primary_noatomic(crtc);
709e05c3 5893
7ff89ca2
VS
5894 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
5895 crtc->primary->state->visible = false;
5896 }
5d96d8af 5897
7ff89ca2
VS
5898 state = drm_atomic_state_alloc(crtc->dev);
5899 if (!state) {
5900 DRM_DEBUG_KMS("failed to disable [CRTC:%d:%s], out of memory",
5901 crtc->base.id, crtc->name);
1c3f7700 5902 return;
7ff89ca2 5903 }
9f7eb31a 5904
da1d0e26 5905 state->acquire_ctx = ctx;
ea61791e 5906
7ff89ca2
VS
5907 /* Everything's already locked, -EDEADLK can't happen. */
5908 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
5909 ret = drm_atomic_add_affected_connectors(state, crtc);
9f7eb31a 5910
7ff89ca2 5911 WARN_ON(IS_ERR(crtc_state) || ret);
5d96d8af 5912
7ff89ca2 5913 dev_priv->display.crtc_disable(crtc_state, state);
4a806558 5914
0853695c 5915 drm_atomic_state_put(state);
842e0307 5916
78108b7c
VS
5917 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
5918 crtc->base.id, crtc->name);
842e0307
ML
5919
5920 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
5921 crtc->state->active = false;
37d9078b 5922 intel_crtc->active = false;
842e0307
ML
5923 crtc->enabled = false;
5924 crtc->state->connector_mask = 0;
5925 crtc->state->encoder_mask = 0;
5926
5927 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
5928 encoder->base.crtc = NULL;
5929
58f9c0bc 5930 intel_fbc_disable(intel_crtc);
432081bc 5931 intel_update_watermarks(intel_crtc);
1f7457b1 5932 intel_disable_shared_dpll(intel_crtc);
b17d48e2
ML
5933
5934 domains = intel_crtc->enabled_power_domains;
5935 for_each_power_domain(domain, domains)
5936 intel_display_power_put(dev_priv, domain);
5937 intel_crtc->enabled_power_domains = 0;
565602d7
ML
5938
5939 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
d305e061 5940 dev_priv->min_cdclk[intel_crtc->pipe] = 0;
b17d48e2
ML
5941}
5942
6b72d486
ML
5943/*
5944 * turn all crtc's off, but do not adjust state
5945 * This has to be paired with a call to intel_modeset_setup_hw_state.
5946 */
70e0bd74 5947int intel_display_suspend(struct drm_device *dev)
ee7b9f93 5948{
e2c8b870 5949 struct drm_i915_private *dev_priv = to_i915(dev);
70e0bd74 5950 struct drm_atomic_state *state;
e2c8b870 5951 int ret;
70e0bd74 5952
e2c8b870
ML
5953 state = drm_atomic_helper_suspend(dev);
5954 ret = PTR_ERR_OR_ZERO(state);
70e0bd74
ML
5955 if (ret)
5956 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
e2c8b870
ML
5957 else
5958 dev_priv->modeset_restore_state = state;
70e0bd74 5959 return ret;
ee7b9f93
JB
5960}
5961
ea5b213a 5962void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 5963{
4ef69c7a 5964 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 5965
ea5b213a
CW
5966 drm_encoder_cleanup(encoder);
5967 kfree(intel_encoder);
7e7d76c3
JB
5968}
5969
0a91ca29
DV
5970/* Cross check the actual hw state with our own modeset state tracking (and it's
5971 * internal consistency). */
749d98b8
ML
5972static void intel_connector_verify_state(struct drm_crtc_state *crtc_state,
5973 struct drm_connector_state *conn_state)
79e53945 5974{
749d98b8 5975 struct intel_connector *connector = to_intel_connector(conn_state->connector);
35dd3c64
ML
5976
5977 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5978 connector->base.base.id,
5979 connector->base.name);
5980
0a91ca29 5981 if (connector->get_hw_state(connector)) {
e85376cb 5982 struct intel_encoder *encoder = connector->encoder;
0a91ca29 5983
749d98b8 5984 I915_STATE_WARN(!crtc_state,
35dd3c64 5985 "connector enabled without attached crtc\n");
0a91ca29 5986
749d98b8 5987 if (!crtc_state)
35dd3c64
ML
5988 return;
5989
749d98b8 5990 I915_STATE_WARN(!crtc_state->active,
35dd3c64
ML
5991 "connector is active, but attached crtc isn't\n");
5992
e85376cb 5993 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
35dd3c64
ML
5994 return;
5995
e85376cb 5996 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
35dd3c64
ML
5997 "atomic encoder doesn't match attached encoder\n");
5998
e85376cb 5999 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
35dd3c64
ML
6000 "attached encoder crtc differs from connector crtc\n");
6001 } else {
749d98b8 6002 I915_STATE_WARN(crtc_state && crtc_state->active,
4d688a2a 6003 "attached crtc is active, but connector isn't\n");
749d98b8 6004 I915_STATE_WARN(!crtc_state && conn_state->best_encoder,
35dd3c64 6005 "best encoder set without crtc!\n");
0a91ca29 6006 }
79e53945
JB
6007}
6008
08d9bc92
ACO
6009int intel_connector_init(struct intel_connector *connector)
6010{
11c1a9ec 6011 struct intel_digital_connector_state *conn_state;
08d9bc92 6012
11c1a9ec
ML
6013 /*
6014 * Allocate enough memory to hold intel_digital_connector_state,
6015 * This might be a few bytes too many, but for connectors that don't
6016 * need it we'll free the state and allocate a smaller one on the first
6017 * succesful commit anyway.
6018 */
6019 conn_state = kzalloc(sizeof(*conn_state), GFP_KERNEL);
6020 if (!conn_state)
08d9bc92
ACO
6021 return -ENOMEM;
6022
11c1a9ec
ML
6023 __drm_atomic_helper_connector_reset(&connector->base,
6024 &conn_state->base);
6025
08d9bc92
ACO
6026 return 0;
6027}
6028
6029struct intel_connector *intel_connector_alloc(void)
6030{
6031 struct intel_connector *connector;
6032
6033 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6034 if (!connector)
6035 return NULL;
6036
6037 if (intel_connector_init(connector) < 0) {
6038 kfree(connector);
6039 return NULL;
6040 }
6041
6042 return connector;
6043}
6044
091a4f91
JA
6045/*
6046 * Free the bits allocated by intel_connector_alloc.
6047 * This should only be used after intel_connector_alloc has returned
6048 * successfully, and before drm_connector_init returns successfully.
6049 * Otherwise the destroy callbacks for the connector and the state should
6050 * take care of proper cleanup/free
6051 */
6052void intel_connector_free(struct intel_connector *connector)
6053{
6054 kfree(to_intel_digital_connector_state(connector->base.state));
6055 kfree(connector);
6056}
6057
f0947c37
DV
6058/* Simple connector->get_hw_state implementation for encoders that support only
6059 * one connector and no cloning and hence the encoder state determines the state
6060 * of the connector. */
6061bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 6062{
24929352 6063 enum pipe pipe = 0;
f0947c37 6064 struct intel_encoder *encoder = connector->encoder;
ea5b213a 6065
f0947c37 6066 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
6067}
6068
6d293983 6069static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
d272ddfa 6070{
6d293983
ACO
6071 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6072 return crtc_state->fdi_lanes;
d272ddfa
VS
6073
6074 return 0;
6075}
6076
6d293983 6077static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5cec258b 6078 struct intel_crtc_state *pipe_config)
1857e1da 6079{
8652744b 6080 struct drm_i915_private *dev_priv = to_i915(dev);
6d293983
ACO
6081 struct drm_atomic_state *state = pipe_config->base.state;
6082 struct intel_crtc *other_crtc;
6083 struct intel_crtc_state *other_crtc_state;
6084
1857e1da
DV
6085 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6086 pipe_name(pipe), pipe_config->fdi_lanes);
6087 if (pipe_config->fdi_lanes > 4) {
6088 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6089 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6090 return -EINVAL;
1857e1da
DV
6091 }
6092
8652744b 6093 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
1857e1da
DV
6094 if (pipe_config->fdi_lanes > 2) {
6095 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6096 pipe_config->fdi_lanes);
6d293983 6097 return -EINVAL;
1857e1da 6098 } else {
6d293983 6099 return 0;
1857e1da
DV
6100 }
6101 }
6102
b7f05d4a 6103 if (INTEL_INFO(dev_priv)->num_pipes == 2)
6d293983 6104 return 0;
1857e1da
DV
6105
6106 /* Ivybridge 3 pipe is really complicated */
6107 switch (pipe) {
6108 case PIPE_A:
6d293983 6109 return 0;
1857e1da 6110 case PIPE_B:
6d293983
ACO
6111 if (pipe_config->fdi_lanes <= 2)
6112 return 0;
6113
b91eb5cc 6114 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
6d293983
ACO
6115 other_crtc_state =
6116 intel_atomic_get_crtc_state(state, other_crtc);
6117 if (IS_ERR(other_crtc_state))
6118 return PTR_ERR(other_crtc_state);
6119
6120 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
1857e1da
DV
6121 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6122 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6123 return -EINVAL;
1857e1da 6124 }
6d293983 6125 return 0;
1857e1da 6126 case PIPE_C:
251cc67c
VS
6127 if (pipe_config->fdi_lanes > 2) {
6128 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6129 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6130 return -EINVAL;
251cc67c 6131 }
6d293983 6132
b91eb5cc 6133 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
6d293983
ACO
6134 other_crtc_state =
6135 intel_atomic_get_crtc_state(state, other_crtc);
6136 if (IS_ERR(other_crtc_state))
6137 return PTR_ERR(other_crtc_state);
6138
6139 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
1857e1da 6140 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
6d293983 6141 return -EINVAL;
1857e1da 6142 }
6d293983 6143 return 0;
1857e1da
DV
6144 default:
6145 BUG();
6146 }
6147}
6148
e29c22c0
DV
6149#define RETRY 1
6150static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5cec258b 6151 struct intel_crtc_state *pipe_config)
877d48d5 6152{
1857e1da 6153 struct drm_device *dev = intel_crtc->base.dev;
7c5f93b0 6154 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6d293983
ACO
6155 int lane, link_bw, fdi_dotclock, ret;
6156 bool needs_recompute = false;
877d48d5 6157
e29c22c0 6158retry:
877d48d5
DV
6159 /* FDI is a binary signal running at ~2.7GHz, encoding
6160 * each output octet as 10 bits. The actual frequency
6161 * is stored as a divider into a 100MHz clock, and the
6162 * mode pixel clock is stored in units of 1KHz.
6163 * Hence the bw of each lane in terms of the mode signal
6164 * is:
6165 */
21a727b3 6166 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
877d48d5 6167
241bfc38 6168 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 6169
2bd89a07 6170 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
6171 pipe_config->pipe_bpp);
6172
6173 pipe_config->fdi_lanes = lane;
6174
2bd89a07 6175 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
b31e85ed 6176 link_bw, &pipe_config->fdi_m_n, false);
1857e1da 6177
e3b247da 6178 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
6d293983 6179 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
e29c22c0 6180 pipe_config->pipe_bpp -= 2*3;
7ff89ca2
VS
6181 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6182 pipe_config->pipe_bpp);
6183 needs_recompute = true;
6184 pipe_config->bw_constrained = true;
257a7ffc 6185
7ff89ca2 6186 goto retry;
257a7ffc 6187 }
79e53945 6188
7ff89ca2
VS
6189 if (needs_recompute)
6190 return RETRY;
e70236a8 6191
7ff89ca2 6192 return ret;
e70236a8
JB
6193}
6194
7ff89ca2
VS
6195static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6196 struct intel_crtc_state *pipe_config)
e70236a8 6197{
6e644626
VS
6198 if (pipe_config->ips_force_disable)
6199 return false;
6200
7ff89ca2
VS
6201 if (pipe_config->pipe_bpp > 24)
6202 return false;
e70236a8 6203
7ff89ca2
VS
6204 /* HSW can handle pixel rate up to cdclk? */
6205 if (IS_HASWELL(dev_priv))
6206 return true;
1b1d2716 6207
65cd2b3f 6208 /*
7ff89ca2
VS
6209 * We compare against max which means we must take
6210 * the increased cdclk requirement into account when
6211 * calculating the new cdclk.
6212 *
6213 * Should measure whether using a lower cdclk w/o IPS
e70236a8 6214 */
7ff89ca2
VS
6215 return pipe_config->pixel_rate <=
6216 dev_priv->max_cdclk_freq * 95 / 100;
e70236a8 6217}
79e53945 6218
7ff89ca2
VS
6219static void hsw_compute_ips_config(struct intel_crtc *crtc,
6220 struct intel_crtc_state *pipe_config)
6221{
6222 struct drm_device *dev = crtc->base.dev;
6223 struct drm_i915_private *dev_priv = to_i915(dev);
34edce2f 6224
4f044a88 6225 pipe_config->ips_enabled = i915_modparams.enable_ips &&
7ff89ca2
VS
6226 hsw_crtc_supports_ips(crtc) &&
6227 pipe_config_supports_ips(dev_priv, pipe_config);
34edce2f
VS
6228}
6229
7ff89ca2 6230static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
34edce2f 6231{
7ff89ca2 6232 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
34edce2f 6233
7ff89ca2
VS
6234 /* GDG double wide on either pipe, otherwise pipe A only */
6235 return INTEL_INFO(dev_priv)->gen < 4 &&
6236 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
34edce2f
VS
6237}
6238
ceb99320
VS
6239static uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
6240{
6241 uint32_t pixel_rate;
6242
6243 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
6244
6245 /*
6246 * We only use IF-ID interlacing. If we ever use
6247 * PF-ID we'll need to adjust the pixel_rate here.
6248 */
6249
6250 if (pipe_config->pch_pfit.enabled) {
6251 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
6252 uint32_t pfit_size = pipe_config->pch_pfit.size;
6253
6254 pipe_w = pipe_config->pipe_src_w;
6255 pipe_h = pipe_config->pipe_src_h;
6256
6257 pfit_w = (pfit_size >> 16) & 0xFFFF;
6258 pfit_h = pfit_size & 0xFFFF;
6259 if (pipe_w < pfit_w)
6260 pipe_w = pfit_w;
6261 if (pipe_h < pfit_h)
6262 pipe_h = pfit_h;
6263
6264 if (WARN_ON(!pfit_w || !pfit_h))
6265 return pixel_rate;
6266
6267 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
6268 pfit_w * pfit_h);
6269 }
6270
6271 return pixel_rate;
6272}
6273
7ff89ca2 6274static void intel_crtc_compute_pixel_rate(struct intel_crtc_state *crtc_state)
34edce2f 6275{
7ff89ca2 6276 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
34edce2f 6277
7ff89ca2
VS
6278 if (HAS_GMCH_DISPLAY(dev_priv))
6279 /* FIXME calculate proper pipe pixel rate for GMCH pfit */
6280 crtc_state->pixel_rate =
6281 crtc_state->base.adjusted_mode.crtc_clock;
6282 else
6283 crtc_state->pixel_rate =
6284 ilk_pipe_pixel_rate(crtc_state);
6285}
34edce2f 6286
7ff89ca2
VS
6287static int intel_crtc_compute_config(struct intel_crtc *crtc,
6288 struct intel_crtc_state *pipe_config)
6289{
6290 struct drm_device *dev = crtc->base.dev;
6291 struct drm_i915_private *dev_priv = to_i915(dev);
6292 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6293 int clock_limit = dev_priv->max_dotclk_freq;
34edce2f 6294
7ff89ca2
VS
6295 if (INTEL_GEN(dev_priv) < 4) {
6296 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
34edce2f 6297
7ff89ca2
VS
6298 /*
6299 * Enable double wide mode when the dot clock
6300 * is > 90% of the (display) core speed.
6301 */
6302 if (intel_crtc_supports_double_wide(crtc) &&
6303 adjusted_mode->crtc_clock > clock_limit) {
6304 clock_limit = dev_priv->max_dotclk_freq;
6305 pipe_config->double_wide = true;
6306 }
34edce2f
VS
6307 }
6308
7ff89ca2
VS
6309 if (adjusted_mode->crtc_clock > clock_limit) {
6310 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6311 adjusted_mode->crtc_clock, clock_limit,
6312 yesno(pipe_config->double_wide));
6313 return -EINVAL;
6314 }
34edce2f 6315
25edf915
SS
6316 if (pipe_config->ycbcr420 && pipe_config->base.ctm) {
6317 /*
6318 * There is only one pipe CSC unit per pipe, and we need that
6319 * for output conversion from RGB->YCBCR. So if CTM is already
6320 * applied we can't support YCBCR420 output.
6321 */
6322 DRM_DEBUG_KMS("YCBCR420 and CTM together are not possible\n");
6323 return -EINVAL;
6324 }
6325
7ff89ca2
VS
6326 /*
6327 * Pipe horizontal size must be even in:
6328 * - DVO ganged mode
6329 * - LVDS dual channel mode
6330 * - Double wide pipe
6331 */
6332 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
6333 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6334 pipe_config->pipe_src_w &= ~1;
34edce2f 6335
7ff89ca2
VS
6336 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6337 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
6338 */
6339 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
6340 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
6341 return -EINVAL;
34edce2f 6342
7ff89ca2 6343 intel_crtc_compute_pixel_rate(pipe_config);
34edce2f 6344
7ff89ca2
VS
6345 if (HAS_IPS(dev_priv))
6346 hsw_compute_ips_config(crtc, pipe_config);
34edce2f 6347
7ff89ca2
VS
6348 if (pipe_config->has_pch_encoder)
6349 return ironlake_fdi_compute_config(crtc, pipe_config);
34edce2f 6350
7ff89ca2 6351 return 0;
34edce2f
VS
6352}
6353
2c07245f 6354static void
a65851af 6355intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 6356{
a65851af
VS
6357 while (*num > DATA_LINK_M_N_MASK ||
6358 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
6359 *num >>= 1;
6360 *den >>= 1;
6361 }
6362}
6363
a65851af 6364static void compute_m_n(unsigned int m, unsigned int n,
b31e85ed
JN
6365 uint32_t *ret_m, uint32_t *ret_n,
6366 bool reduce_m_n)
a65851af 6367{
9a86cda0
JN
6368 /*
6369 * Reduce M/N as much as possible without loss in precision. Several DP
6370 * dongles in particular seem to be fussy about too large *link* M/N
6371 * values. The passed in values are more likely to have the least
6372 * significant bits zero than M after rounding below, so do this first.
6373 */
b31e85ed
JN
6374 if (reduce_m_n) {
6375 while ((m & 1) == 0 && (n & 1) == 0) {
6376 m >>= 1;
6377 n >>= 1;
6378 }
9a86cda0
JN
6379 }
6380
a65851af
VS
6381 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
6382 *ret_m = div_u64((uint64_t) m * *ret_n, n);
6383 intel_reduce_m_n_ratio(ret_m, ret_n);
6384}
6385
e69d0bc1
DV
6386void
6387intel_link_compute_m_n(int bits_per_pixel, int nlanes,
6388 int pixel_clock, int link_clock,
b31e85ed
JN
6389 struct intel_link_m_n *m_n,
6390 bool reduce_m_n)
2c07245f 6391{
e69d0bc1 6392 m_n->tu = 64;
a65851af
VS
6393
6394 compute_m_n(bits_per_pixel * pixel_clock,
6395 link_clock * nlanes * 8,
b31e85ed
JN
6396 &m_n->gmch_m, &m_n->gmch_n,
6397 reduce_m_n);
a65851af
VS
6398
6399 compute_m_n(pixel_clock, link_clock,
b31e85ed
JN
6400 &m_n->link_m, &m_n->link_n,
6401 reduce_m_n);
2c07245f
ZW
6402}
6403
a7615030
CW
6404static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6405{
4f044a88
MW
6406 if (i915_modparams.panel_use_ssc >= 0)
6407 return i915_modparams.panel_use_ssc != 0;
41aa3448 6408 return dev_priv->vbt.lvds_use_ssc
435793df 6409 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
6410}
6411
7429e9d4 6412static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 6413{
7df00d7a 6414 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 6415}
f47709a9 6416
7429e9d4
DV
6417static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6418{
6419 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
6420}
6421
f47709a9 6422static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
190f68c5 6423 struct intel_crtc_state *crtc_state,
9e2c8475 6424 struct dpll *reduced_clock)
a7516a05 6425{
9b1e14f4 6426 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
a7516a05
JB
6427 u32 fp, fp2 = 0;
6428
9b1e14f4 6429 if (IS_PINEVIEW(dev_priv)) {
190f68c5 6430 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
a7516a05 6431 if (reduced_clock)
7429e9d4 6432 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 6433 } else {
190f68c5 6434 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
a7516a05 6435 if (reduced_clock)
7429e9d4 6436 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
6437 }
6438
190f68c5 6439 crtc_state->dpll_hw_state.fp0 = fp;
a7516a05 6440
2d84d2b3 6441 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ab585dea 6442 reduced_clock) {
190f68c5 6443 crtc_state->dpll_hw_state.fp1 = fp2;
a7516a05 6444 } else {
190f68c5 6445 crtc_state->dpll_hw_state.fp1 = fp;
a7516a05
JB
6446 }
6447}
6448
5e69f97f
CML
6449static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6450 pipe)
89b667f8
JB
6451{
6452 u32 reg_val;
6453
6454 /*
6455 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6456 * and set it to a reasonable value instead.
6457 */
ab3c759a 6458 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
6459 reg_val &= 0xffffff00;
6460 reg_val |= 0x00000030;
ab3c759a 6461 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 6462
ab3c759a 6463 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
ed58570f
ID
6464 reg_val &= 0x00ffffff;
6465 reg_val |= 0x8c000000;
ab3c759a 6466 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 6467
ab3c759a 6468 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 6469 reg_val &= 0xffffff00;
ab3c759a 6470 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 6471
ab3c759a 6472 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
6473 reg_val &= 0x00ffffff;
6474 reg_val |= 0xb0000000;
ab3c759a 6475 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
6476}
6477
b551842d
DV
6478static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6479 struct intel_link_m_n *m_n)
6480{
6481 struct drm_device *dev = crtc->base.dev;
fac5e23e 6482 struct drm_i915_private *dev_priv = to_i915(dev);
b551842d
DV
6483 int pipe = crtc->pipe;
6484
e3b95f1e
DV
6485 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6486 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6487 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6488 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
6489}
6490
6491static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
6492 struct intel_link_m_n *m_n,
6493 struct intel_link_m_n *m2_n2)
b551842d 6494{
6315b5d3 6495 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
b551842d 6496 int pipe = crtc->pipe;
6e3c9717 6497 enum transcoder transcoder = crtc->config->cpu_transcoder;
b551842d 6498
6315b5d3 6499 if (INTEL_GEN(dev_priv) >= 5) {
b551842d
DV
6500 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6501 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6502 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6503 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
6504 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6505 * for gen < 8) and if DRRS is supported (to make sure the
6506 * registers are not unnecessarily accessed).
6507 */
920a14b2
TU
6508 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
6509 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
f769cd24
VK
6510 I915_WRITE(PIPE_DATA_M2(transcoder),
6511 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6512 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6513 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6514 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6515 }
b551842d 6516 } else {
e3b95f1e
DV
6517 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6518 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6519 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6520 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
6521 }
6522}
6523
fe3cd48d 6524void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
03afc4a2 6525{
fe3cd48d
R
6526 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6527
6528 if (m_n == M1_N1) {
6529 dp_m_n = &crtc->config->dp_m_n;
6530 dp_m2_n2 = &crtc->config->dp_m2_n2;
6531 } else if (m_n == M2_N2) {
6532
6533 /*
6534 * M2_N2 registers are not supported. Hence m2_n2 divider value
6535 * needs to be programmed into M1_N1.
6536 */
6537 dp_m_n = &crtc->config->dp_m2_n2;
6538 } else {
6539 DRM_ERROR("Unsupported divider value\n");
6540 return;
6541 }
6542
6e3c9717
ACO
6543 if (crtc->config->has_pch_encoder)
6544 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
03afc4a2 6545 else
fe3cd48d 6546 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
03afc4a2
DV
6547}
6548
251ac862
DV
6549static void vlv_compute_dpll(struct intel_crtc *crtc,
6550 struct intel_crtc_state *pipe_config)
bdd4b6a6 6551{
03ed5cbf 6552 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
cd2d34d9 6553 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
03ed5cbf
VS
6554 if (crtc->pipe != PIPE_A)
6555 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
bdd4b6a6 6556
cd2d34d9 6557 /* DPLL not used with DSI, but still need the rest set up */
d7edc4e5 6558 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
cd2d34d9
VS
6559 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
6560 DPLL_EXT_BUFFER_ENABLE_VLV;
6561
03ed5cbf
VS
6562 pipe_config->dpll_hw_state.dpll_md =
6563 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6564}
bdd4b6a6 6565
03ed5cbf
VS
6566static void chv_compute_dpll(struct intel_crtc *crtc,
6567 struct intel_crtc_state *pipe_config)
6568{
6569 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
cd2d34d9 6570 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
03ed5cbf
VS
6571 if (crtc->pipe != PIPE_A)
6572 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6573
cd2d34d9 6574 /* DPLL not used with DSI, but still need the rest set up */
d7edc4e5 6575 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
cd2d34d9
VS
6576 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
6577
03ed5cbf
VS
6578 pipe_config->dpll_hw_state.dpll_md =
6579 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
bdd4b6a6
DV
6580}
6581
d288f65f 6582static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 6583 const struct intel_crtc_state *pipe_config)
a0c4da24 6584{
f47709a9 6585 struct drm_device *dev = crtc->base.dev;
fac5e23e 6586 struct drm_i915_private *dev_priv = to_i915(dev);
cd2d34d9 6587 enum pipe pipe = crtc->pipe;
bdd4b6a6 6588 u32 mdiv;
a0c4da24 6589 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 6590 u32 coreclk, reg_val;
a0c4da24 6591
cd2d34d9
VS
6592 /* Enable Refclk */
6593 I915_WRITE(DPLL(pipe),
6594 pipe_config->dpll_hw_state.dpll &
6595 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
6596
6597 /* No need to actually set up the DPLL with DSI */
6598 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6599 return;
6600
a580516d 6601 mutex_lock(&dev_priv->sb_lock);
09153000 6602
d288f65f
VS
6603 bestn = pipe_config->dpll.n;
6604 bestm1 = pipe_config->dpll.m1;
6605 bestm2 = pipe_config->dpll.m2;
6606 bestp1 = pipe_config->dpll.p1;
6607 bestp2 = pipe_config->dpll.p2;
a0c4da24 6608
89b667f8
JB
6609 /* See eDP HDMI DPIO driver vbios notes doc */
6610
6611 /* PLL B needs special handling */
bdd4b6a6 6612 if (pipe == PIPE_B)
5e69f97f 6613 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
6614
6615 /* Set up Tx target for periodic Rcomp update */
ab3c759a 6616 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
6617
6618 /* Disable target IRef on PLL */
ab3c759a 6619 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 6620 reg_val &= 0x00ffffff;
ab3c759a 6621 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
6622
6623 /* Disable fast lock */
ab3c759a 6624 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
6625
6626 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
6627 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6628 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6629 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 6630 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
6631
6632 /*
6633 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6634 * but we don't support that).
6635 * Note: don't use the DAC post divider as it seems unstable.
6636 */
6637 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 6638 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 6639
a0c4da24 6640 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 6641 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 6642
89b667f8 6643 /* Set HBR and RBR LPF coefficients */
d288f65f 6644 if (pipe_config->port_clock == 162000 ||
2d84d2b3
VS
6645 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
6646 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
ab3c759a 6647 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 6648 0x009f0003);
89b667f8 6649 else
ab3c759a 6650 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
6651 0x00d0000f);
6652
37a5650b 6653 if (intel_crtc_has_dp_encoder(pipe_config)) {
89b667f8 6654 /* Use SSC source */
bdd4b6a6 6655 if (pipe == PIPE_A)
ab3c759a 6656 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
6657 0x0df40000);
6658 else
ab3c759a 6659 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
6660 0x0df70000);
6661 } else { /* HDMI or VGA */
6662 /* Use bend source */
bdd4b6a6 6663 if (pipe == PIPE_A)
ab3c759a 6664 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
6665 0x0df70000);
6666 else
ab3c759a 6667 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
6668 0x0df40000);
6669 }
a0c4da24 6670
ab3c759a 6671 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 6672 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
2210ce7f 6673 if (intel_crtc_has_dp_encoder(crtc->config))
89b667f8 6674 coreclk |= 0x01000000;
ab3c759a 6675 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 6676
ab3c759a 6677 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a580516d 6678 mutex_unlock(&dev_priv->sb_lock);
a0c4da24
JB
6679}
6680
d288f65f 6681static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 6682 const struct intel_crtc_state *pipe_config)
9d556c99
CML
6683{
6684 struct drm_device *dev = crtc->base.dev;
fac5e23e 6685 struct drm_i915_private *dev_priv = to_i915(dev);
cd2d34d9 6686 enum pipe pipe = crtc->pipe;
9d556c99 6687 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9cbe40c1 6688 u32 loopfilter, tribuf_calcntr;
9d556c99 6689 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
a945ce7e 6690 u32 dpio_val;
9cbe40c1 6691 int vco;
9d556c99 6692
cd2d34d9
VS
6693 /* Enable Refclk and SSC */
6694 I915_WRITE(DPLL(pipe),
6695 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
6696
6697 /* No need to actually set up the DPLL with DSI */
6698 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6699 return;
6700
d288f65f
VS
6701 bestn = pipe_config->dpll.n;
6702 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6703 bestm1 = pipe_config->dpll.m1;
6704 bestm2 = pipe_config->dpll.m2 >> 22;
6705 bestp1 = pipe_config->dpll.p1;
6706 bestp2 = pipe_config->dpll.p2;
9cbe40c1 6707 vco = pipe_config->dpll.vco;
a945ce7e 6708 dpio_val = 0;
9cbe40c1 6709 loopfilter = 0;
9d556c99 6710
a580516d 6711 mutex_lock(&dev_priv->sb_lock);
9d556c99 6712
9d556c99
CML
6713 /* p1 and p2 divider */
6714 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6715 5 << DPIO_CHV_S1_DIV_SHIFT |
6716 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6717 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6718 1 << DPIO_CHV_K_DIV_SHIFT);
6719
6720 /* Feedback post-divider - m2 */
6721 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6722
6723 /* Feedback refclk divider - n and m1 */
6724 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6725 DPIO_CHV_M1_DIV_BY_2 |
6726 1 << DPIO_CHV_N_DIV_SHIFT);
6727
6728 /* M2 fraction division */
25a25dfc 6729 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
9d556c99
CML
6730
6731 /* M2 fraction division enable */
a945ce7e
VP
6732 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
6733 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
6734 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
6735 if (bestm2_frac)
6736 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
6737 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
9d556c99 6738
de3a0fde
VP
6739 /* Program digital lock detect threshold */
6740 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
6741 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
6742 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
6743 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
6744 if (!bestm2_frac)
6745 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
6746 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
6747
9d556c99 6748 /* Loop filter */
9cbe40c1
VP
6749 if (vco == 5400000) {
6750 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
6751 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
6752 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
6753 tribuf_calcntr = 0x9;
6754 } else if (vco <= 6200000) {
6755 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
6756 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
6757 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6758 tribuf_calcntr = 0x9;
6759 } else if (vco <= 6480000) {
6760 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6761 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6762 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6763 tribuf_calcntr = 0x8;
6764 } else {
6765 /* Not supported. Apply the same limits as in the max case */
6766 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6767 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6768 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6769 tribuf_calcntr = 0;
6770 }
9d556c99
CML
6771 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6772
968040b2 6773 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
9cbe40c1
VP
6774 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
6775 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
6776 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
6777
9d556c99
CML
6778 /* AFC Recal */
6779 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6780 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6781 DPIO_AFC_RECAL);
6782
a580516d 6783 mutex_unlock(&dev_priv->sb_lock);
9d556c99
CML
6784}
6785
d288f65f
VS
6786/**
6787 * vlv_force_pll_on - forcibly enable just the PLL
6788 * @dev_priv: i915 private structure
6789 * @pipe: pipe PLL to enable
6790 * @dpll: PLL configuration
6791 *
6792 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6793 * in cases where we need the PLL enabled even when @pipe is not going to
6794 * be enabled.
6795 */
30ad9814 6796int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
3f36b937 6797 const struct dpll *dpll)
d288f65f 6798{
b91eb5cc 6799 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
3f36b937
TU
6800 struct intel_crtc_state *pipe_config;
6801
6802 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
6803 if (!pipe_config)
6804 return -ENOMEM;
6805
6806 pipe_config->base.crtc = &crtc->base;
6807 pipe_config->pixel_multiplier = 1;
6808 pipe_config->dpll = *dpll;
d288f65f 6809
30ad9814 6810 if (IS_CHERRYVIEW(dev_priv)) {
3f36b937
TU
6811 chv_compute_dpll(crtc, pipe_config);
6812 chv_prepare_pll(crtc, pipe_config);
6813 chv_enable_pll(crtc, pipe_config);
d288f65f 6814 } else {
3f36b937
TU
6815 vlv_compute_dpll(crtc, pipe_config);
6816 vlv_prepare_pll(crtc, pipe_config);
6817 vlv_enable_pll(crtc, pipe_config);
d288f65f 6818 }
3f36b937
TU
6819
6820 kfree(pipe_config);
6821
6822 return 0;
d288f65f
VS
6823}
6824
6825/**
6826 * vlv_force_pll_off - forcibly disable just the PLL
6827 * @dev_priv: i915 private structure
6828 * @pipe: pipe PLL to disable
6829 *
6830 * Disable the PLL for @pipe. To be used in cases where we need
6831 * the PLL enabled even when @pipe is not going to be enabled.
6832 */
30ad9814 6833void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
d288f65f 6834{
30ad9814
VS
6835 if (IS_CHERRYVIEW(dev_priv))
6836 chv_disable_pll(dev_priv, pipe);
d288f65f 6837 else
30ad9814 6838 vlv_disable_pll(dev_priv, pipe);
d288f65f
VS
6839}
6840
251ac862
DV
6841static void i9xx_compute_dpll(struct intel_crtc *crtc,
6842 struct intel_crtc_state *crtc_state,
9e2c8475 6843 struct dpll *reduced_clock)
eb1cbe48 6844{
9b1e14f4 6845 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
eb1cbe48 6846 u32 dpll;
190f68c5 6847 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 6848
190f68c5 6849 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 6850
eb1cbe48
DV
6851 dpll = DPLL_VGA_MODE_DIS;
6852
2d84d2b3 6853 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
6854 dpll |= DPLLB_MODE_LVDS;
6855 else
6856 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 6857
73f67aa8
JN
6858 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
6859 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
190f68c5 6860 dpll |= (crtc_state->pixel_multiplier - 1)
198a037f 6861 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 6862 }
198a037f 6863
3d6e9ee0
VS
6864 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
6865 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
4a33e48d 6866 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 6867
37a5650b 6868 if (intel_crtc_has_dp_encoder(crtc_state))
4a33e48d 6869 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
6870
6871 /* compute bitmask from p1 value */
9b1e14f4 6872 if (IS_PINEVIEW(dev_priv))
eb1cbe48
DV
6873 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6874 else {
6875 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
9beb5fea 6876 if (IS_G4X(dev_priv) && reduced_clock)
eb1cbe48
DV
6877 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6878 }
6879 switch (clock->p2) {
6880 case 5:
6881 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6882 break;
6883 case 7:
6884 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6885 break;
6886 case 10:
6887 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6888 break;
6889 case 14:
6890 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6891 break;
6892 }
9b1e14f4 6893 if (INTEL_GEN(dev_priv) >= 4)
eb1cbe48
DV
6894 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6895
190f68c5 6896 if (crtc_state->sdvo_tv_clock)
eb1cbe48 6897 dpll |= PLL_REF_INPUT_TVCLKINBC;
2d84d2b3 6898 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ceb41007 6899 intel_panel_use_ssc(dev_priv))
eb1cbe48
DV
6900 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6901 else
6902 dpll |= PLL_REF_INPUT_DREFCLK;
6903
6904 dpll |= DPLL_VCO_ENABLE;
190f68c5 6905 crtc_state->dpll_hw_state.dpll = dpll;
8bcc2795 6906
9b1e14f4 6907 if (INTEL_GEN(dev_priv) >= 4) {
190f68c5 6908 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
ef1b460d 6909 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
190f68c5 6910 crtc_state->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
6911 }
6912}
6913
251ac862
DV
6914static void i8xx_compute_dpll(struct intel_crtc *crtc,
6915 struct intel_crtc_state *crtc_state,
9e2c8475 6916 struct dpll *reduced_clock)
eb1cbe48 6917{
f47709a9 6918 struct drm_device *dev = crtc->base.dev;
fac5e23e 6919 struct drm_i915_private *dev_priv = to_i915(dev);
eb1cbe48 6920 u32 dpll;
190f68c5 6921 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 6922
190f68c5 6923 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 6924
eb1cbe48
DV
6925 dpll = DPLL_VGA_MODE_DIS;
6926
2d84d2b3 6927 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
6928 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6929 } else {
6930 if (clock->p1 == 2)
6931 dpll |= PLL_P1_DIVIDE_BY_TWO;
6932 else
6933 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6934 if (clock->p2 == 4)
6935 dpll |= PLL_P2_DIVIDE_BY_4;
6936 }
6937
50a0bc90
TU
6938 if (!IS_I830(dev_priv) &&
6939 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
4a33e48d
DV
6940 dpll |= DPLL_DVO_2X_MODE;
6941
2d84d2b3 6942 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ceb41007 6943 intel_panel_use_ssc(dev_priv))
eb1cbe48
DV
6944 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6945 else
6946 dpll |= PLL_REF_INPUT_DREFCLK;
6947
6948 dpll |= DPLL_VCO_ENABLE;
190f68c5 6949 crtc_state->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
6950}
6951
8a654f3b 6952static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c 6953{
6315b5d3 6954 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
b0e77b9c 6955 enum pipe pipe = intel_crtc->pipe;
6e3c9717 6956 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
7c5f93b0 6957 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
1caea6e9
VS
6958 uint32_t crtc_vtotal, crtc_vblank_end;
6959 int vsyncshift = 0;
4d8a62ea
DV
6960
6961 /* We need to be careful not to changed the adjusted mode, for otherwise
6962 * the hw state checker will get angry at the mismatch. */
6963 crtc_vtotal = adjusted_mode->crtc_vtotal;
6964 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 6965
609aeaca 6966 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 6967 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
6968 crtc_vtotal -= 1;
6969 crtc_vblank_end -= 1;
609aeaca 6970
2d84d2b3 6971 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
609aeaca
VS
6972 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6973 else
6974 vsyncshift = adjusted_mode->crtc_hsync_start -
6975 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
6976 if (vsyncshift < 0)
6977 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
6978 }
6979
6315b5d3 6980 if (INTEL_GEN(dev_priv) > 3)
fe2b8f9d 6981 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 6982
fe2b8f9d 6983 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
6984 (adjusted_mode->crtc_hdisplay - 1) |
6985 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 6986 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
6987 (adjusted_mode->crtc_hblank_start - 1) |
6988 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 6989 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
6990 (adjusted_mode->crtc_hsync_start - 1) |
6991 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6992
fe2b8f9d 6993 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 6994 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 6995 ((crtc_vtotal - 1) << 16));
fe2b8f9d 6996 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 6997 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 6998 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 6999 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
7000 (adjusted_mode->crtc_vsync_start - 1) |
7001 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7002
b5e508d4
PZ
7003 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7004 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7005 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7006 * bits. */
772c2a51 7007 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
b5e508d4
PZ
7008 (pipe == PIPE_B || pipe == PIPE_C))
7009 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7010
bc58be60
JN
7011}
7012
7013static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
7014{
7015 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 7016 struct drm_i915_private *dev_priv = to_i915(dev);
bc58be60
JN
7017 enum pipe pipe = intel_crtc->pipe;
7018
b0e77b9c
PZ
7019 /* pipesrc controls the size that is scaled from, which should
7020 * always be the user's requested size.
7021 */
7022 I915_WRITE(PIPESRC(pipe),
6e3c9717
ACO
7023 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7024 (intel_crtc->config->pipe_src_h - 1));
b0e77b9c
PZ
7025}
7026
1bd1bd80 7027static void intel_get_pipe_timings(struct intel_crtc *crtc,
5cec258b 7028 struct intel_crtc_state *pipe_config)
1bd1bd80
DV
7029{
7030 struct drm_device *dev = crtc->base.dev;
fac5e23e 7031 struct drm_i915_private *dev_priv = to_i915(dev);
1bd1bd80
DV
7032 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7033 uint32_t tmp;
7034
7035 tmp = I915_READ(HTOTAL(cpu_transcoder));
2d112de7
ACO
7036 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7037 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7038 tmp = I915_READ(HBLANK(cpu_transcoder));
2d112de7
ACO
7039 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7040 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7041 tmp = I915_READ(HSYNC(cpu_transcoder));
2d112de7
ACO
7042 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7043 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7044
7045 tmp = I915_READ(VTOTAL(cpu_transcoder));
2d112de7
ACO
7046 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7047 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7048 tmp = I915_READ(VBLANK(cpu_transcoder));
2d112de7
ACO
7049 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7050 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7051 tmp = I915_READ(VSYNC(cpu_transcoder));
2d112de7
ACO
7052 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7053 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7054
7055 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
2d112de7
ACO
7056 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7057 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7058 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
1bd1bd80 7059 }
bc58be60
JN
7060}
7061
7062static void intel_get_pipe_src_size(struct intel_crtc *crtc,
7063 struct intel_crtc_state *pipe_config)
7064{
7065 struct drm_device *dev = crtc->base.dev;
fac5e23e 7066 struct drm_i915_private *dev_priv = to_i915(dev);
bc58be60 7067 u32 tmp;
1bd1bd80
DV
7068
7069 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
7070 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7071 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7072
2d112de7
ACO
7073 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7074 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
7075}
7076
f6a83288 7077void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 7078 struct intel_crtc_state *pipe_config)
babea61d 7079{
2d112de7
ACO
7080 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7081 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7082 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7083 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
babea61d 7084
2d112de7
ACO
7085 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7086 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7087 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7088 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
babea61d 7089
2d112de7 7090 mode->flags = pipe_config->base.adjusted_mode.flags;
cd13f5ab 7091 mode->type = DRM_MODE_TYPE_DRIVER;
babea61d 7092
2d112de7 7093 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
cd13f5ab
ML
7094
7095 mode->hsync = drm_mode_hsync(mode);
7096 mode->vrefresh = drm_mode_vrefresh(mode);
7097 drm_mode_set_name(mode);
babea61d
JB
7098}
7099
84b046f3
DV
7100static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7101{
6315b5d3 7102 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
84b046f3
DV
7103 uint32_t pipeconf;
7104
9f11a9e4 7105 pipeconf = 0;
84b046f3 7106
e56134bc
VS
7107 /* we keep both pipes enabled on 830 */
7108 if (IS_I830(dev_priv))
b6b5d049 7109 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 7110
6e3c9717 7111 if (intel_crtc->config->double_wide)
cf532bb2 7112 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 7113
ff9ce46e 7114 /* only g4x and later have fancy bpc/dither controls */
9beb5fea
TU
7115 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7116 IS_CHERRYVIEW(dev_priv)) {
ff9ce46e 7117 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6e3c9717 7118 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
ff9ce46e 7119 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 7120 PIPECONF_DITHER_TYPE_SP;
84b046f3 7121
6e3c9717 7122 switch (intel_crtc->config->pipe_bpp) {
ff9ce46e
DV
7123 case 18:
7124 pipeconf |= PIPECONF_6BPC;
7125 break;
7126 case 24:
7127 pipeconf |= PIPECONF_8BPC;
7128 break;
7129 case 30:
7130 pipeconf |= PIPECONF_10BPC;
7131 break;
7132 default:
7133 /* Case prevented by intel_choose_pipe_bpp_dither. */
7134 BUG();
84b046f3
DV
7135 }
7136 }
7137
6e3c9717 7138 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
6315b5d3 7139 if (INTEL_GEN(dev_priv) < 4 ||
2d84d2b3 7140 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
efc2cfff
VS
7141 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7142 else
7143 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7144 } else
84b046f3
DV
7145 pipeconf |= PIPECONF_PROGRESSIVE;
7146
920a14b2 7147 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
666a4537 7148 intel_crtc->config->limited_color_range)
9f11a9e4 7149 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 7150
84b046f3
DV
7151 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7152 POSTING_READ(PIPECONF(intel_crtc->pipe));
7153}
7154
81c97f52
ACO
7155static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7156 struct intel_crtc_state *crtc_state)
7157{
7158 struct drm_device *dev = crtc->base.dev;
fac5e23e 7159 struct drm_i915_private *dev_priv = to_i915(dev);
1b6f4958 7160 const struct intel_limit *limit;
81c97f52
ACO
7161 int refclk = 48000;
7162
7163 memset(&crtc_state->dpll_hw_state, 0,
7164 sizeof(crtc_state->dpll_hw_state));
7165
2d84d2b3 7166 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
81c97f52
ACO
7167 if (intel_panel_use_ssc(dev_priv)) {
7168 refclk = dev_priv->vbt.lvds_ssc_freq;
7169 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7170 }
7171
7172 limit = &intel_limits_i8xx_lvds;
2d84d2b3 7173 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
81c97f52
ACO
7174 limit = &intel_limits_i8xx_dvo;
7175 } else {
7176 limit = &intel_limits_i8xx_dac;
7177 }
7178
7179 if (!crtc_state->clock_set &&
7180 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7181 refclk, NULL, &crtc_state->dpll)) {
7182 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7183 return -EINVAL;
7184 }
7185
7186 i8xx_compute_dpll(crtc, crtc_state, NULL);
7187
7188 return 0;
7189}
7190
19ec6693
ACO
7191static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7192 struct intel_crtc_state *crtc_state)
7193{
7194 struct drm_device *dev = crtc->base.dev;
fac5e23e 7195 struct drm_i915_private *dev_priv = to_i915(dev);
1b6f4958 7196 const struct intel_limit *limit;
19ec6693
ACO
7197 int refclk = 96000;
7198
7199 memset(&crtc_state->dpll_hw_state, 0,
7200 sizeof(crtc_state->dpll_hw_state));
7201
2d84d2b3 7202 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
19ec6693
ACO
7203 if (intel_panel_use_ssc(dev_priv)) {
7204 refclk = dev_priv->vbt.lvds_ssc_freq;
7205 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7206 }
7207
7208 if (intel_is_dual_link_lvds(dev))
7209 limit = &intel_limits_g4x_dual_channel_lvds;
7210 else
7211 limit = &intel_limits_g4x_single_channel_lvds;
2d84d2b3
VS
7212 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7213 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
19ec6693 7214 limit = &intel_limits_g4x_hdmi;
2d84d2b3 7215 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
19ec6693
ACO
7216 limit = &intel_limits_g4x_sdvo;
7217 } else {
7218 /* The option is for other outputs */
7219 limit = &intel_limits_i9xx_sdvo;
7220 }
7221
7222 if (!crtc_state->clock_set &&
7223 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7224 refclk, NULL, &crtc_state->dpll)) {
7225 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7226 return -EINVAL;
7227 }
7228
7229 i9xx_compute_dpll(crtc, crtc_state, NULL);
7230
7231 return 0;
7232}
7233
70e8aa21
ACO
7234static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7235 struct intel_crtc_state *crtc_state)
7236{
7237 struct drm_device *dev = crtc->base.dev;
fac5e23e 7238 struct drm_i915_private *dev_priv = to_i915(dev);
1b6f4958 7239 const struct intel_limit *limit;
70e8aa21
ACO
7240 int refclk = 96000;
7241
7242 memset(&crtc_state->dpll_hw_state, 0,
7243 sizeof(crtc_state->dpll_hw_state));
7244
2d84d2b3 7245 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
70e8aa21
ACO
7246 if (intel_panel_use_ssc(dev_priv)) {
7247 refclk = dev_priv->vbt.lvds_ssc_freq;
7248 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7249 }
7250
7251 limit = &intel_limits_pineview_lvds;
7252 } else {
7253 limit = &intel_limits_pineview_sdvo;
7254 }
7255
7256 if (!crtc_state->clock_set &&
7257 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7258 refclk, NULL, &crtc_state->dpll)) {
7259 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7260 return -EINVAL;
7261 }
7262
7263 i9xx_compute_dpll(crtc, crtc_state, NULL);
7264
7265 return 0;
7266}
7267
190f68c5
ACO
7268static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7269 struct intel_crtc_state *crtc_state)
79e53945 7270{
c7653199 7271 struct drm_device *dev = crtc->base.dev;
fac5e23e 7272 struct drm_i915_private *dev_priv = to_i915(dev);
1b6f4958 7273 const struct intel_limit *limit;
81c97f52 7274 int refclk = 96000;
79e53945 7275
dd3cd74a
ACO
7276 memset(&crtc_state->dpll_hw_state, 0,
7277 sizeof(crtc_state->dpll_hw_state));
7278
2d84d2b3 7279 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
70e8aa21
ACO
7280 if (intel_panel_use_ssc(dev_priv)) {
7281 refclk = dev_priv->vbt.lvds_ssc_freq;
7282 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7283 }
43565a06 7284
70e8aa21
ACO
7285 limit = &intel_limits_i9xx_lvds;
7286 } else {
7287 limit = &intel_limits_i9xx_sdvo;
81c97f52 7288 }
79e53945 7289
70e8aa21
ACO
7290 if (!crtc_state->clock_set &&
7291 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7292 refclk, NULL, &crtc_state->dpll)) {
7293 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7294 return -EINVAL;
f47709a9 7295 }
7026d4ac 7296
81c97f52 7297 i9xx_compute_dpll(crtc, crtc_state, NULL);
79e53945 7298
c8f7a0db 7299 return 0;
f564048e
EA
7300}
7301
65b3d6a9
ACO
7302static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7303 struct intel_crtc_state *crtc_state)
7304{
7305 int refclk = 100000;
1b6f4958 7306 const struct intel_limit *limit = &intel_limits_chv;
65b3d6a9
ACO
7307
7308 memset(&crtc_state->dpll_hw_state, 0,
7309 sizeof(crtc_state->dpll_hw_state));
7310
65b3d6a9
ACO
7311 if (!crtc_state->clock_set &&
7312 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7313 refclk, NULL, &crtc_state->dpll)) {
7314 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7315 return -EINVAL;
7316 }
7317
7318 chv_compute_dpll(crtc, crtc_state);
7319
7320 return 0;
7321}
7322
7323static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7324 struct intel_crtc_state *crtc_state)
7325{
7326 int refclk = 100000;
1b6f4958 7327 const struct intel_limit *limit = &intel_limits_vlv;
65b3d6a9
ACO
7328
7329 memset(&crtc_state->dpll_hw_state, 0,
7330 sizeof(crtc_state->dpll_hw_state));
7331
65b3d6a9
ACO
7332 if (!crtc_state->clock_set &&
7333 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7334 refclk, NULL, &crtc_state->dpll)) {
7335 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7336 return -EINVAL;
7337 }
7338
7339 vlv_compute_dpll(crtc, crtc_state);
7340
7341 return 0;
7342}
7343
2fa2fe9a 7344static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5cec258b 7345 struct intel_crtc_state *pipe_config)
2fa2fe9a 7346{
6315b5d3 7347 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2fa2fe9a
DV
7348 uint32_t tmp;
7349
50a0bc90
TU
7350 if (INTEL_GEN(dev_priv) <= 3 &&
7351 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
dc9e7dec
VS
7352 return;
7353
2fa2fe9a 7354 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
7355 if (!(tmp & PFIT_ENABLE))
7356 return;
2fa2fe9a 7357
06922821 7358 /* Check whether the pfit is attached to our pipe. */
6315b5d3 7359 if (INTEL_GEN(dev_priv) < 4) {
2fa2fe9a
DV
7360 if (crtc->pipe != PIPE_B)
7361 return;
2fa2fe9a
DV
7362 } else {
7363 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7364 return;
7365 }
7366
06922821 7367 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a 7368 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
2fa2fe9a
DV
7369}
7370
acbec814 7371static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 7372 struct intel_crtc_state *pipe_config)
acbec814
JB
7373{
7374 struct drm_device *dev = crtc->base.dev;
fac5e23e 7375 struct drm_i915_private *dev_priv = to_i915(dev);
acbec814 7376 int pipe = pipe_config->cpu_transcoder;
9e2c8475 7377 struct dpll clock;
acbec814 7378 u32 mdiv;
662c6ecb 7379 int refclk = 100000;
acbec814 7380
b521973b
VS
7381 /* In case of DSI, DPLL will not be used */
7382 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
f573de5a
SK
7383 return;
7384
a580516d 7385 mutex_lock(&dev_priv->sb_lock);
ab3c759a 7386 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
a580516d 7387 mutex_unlock(&dev_priv->sb_lock);
acbec814
JB
7388
7389 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7390 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7391 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7392 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7393 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7394
dccbea3b 7395 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
acbec814
JB
7396}
7397
5724dbd1
DL
7398static void
7399i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7400 struct intel_initial_plane_config *plane_config)
1ad292b5
JB
7401{
7402 struct drm_device *dev = crtc->base.dev;
fac5e23e 7403 struct drm_i915_private *dev_priv = to_i915(dev);
1ad292b5
JB
7404 u32 val, base, offset;
7405 int pipe = crtc->pipe, plane = crtc->plane;
7406 int fourcc, pixel_format;
6761dd31 7407 unsigned int aligned_height;
b113d5ee 7408 struct drm_framebuffer *fb;
1b842c89 7409 struct intel_framebuffer *intel_fb;
1ad292b5 7410
42a7b088
DL
7411 val = I915_READ(DSPCNTR(plane));
7412 if (!(val & DISPLAY_PLANE_ENABLE))
7413 return;
7414
d9806c9f 7415 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 7416 if (!intel_fb) {
1ad292b5
JB
7417 DRM_DEBUG_KMS("failed to alloc fb\n");
7418 return;
7419 }
7420
1b842c89
DL
7421 fb = &intel_fb->base;
7422
d2e9f5fc
VS
7423 fb->dev = dev;
7424
6315b5d3 7425 if (INTEL_GEN(dev_priv) >= 4) {
18c5247e 7426 if (val & DISPPLANE_TILED) {
49af449b 7427 plane_config->tiling = I915_TILING_X;
bae781b2 7428 fb->modifier = I915_FORMAT_MOD_X_TILED;
18c5247e
DV
7429 }
7430 }
1ad292b5
JB
7431
7432 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 7433 fourcc = i9xx_format_to_fourcc(pixel_format);
2f3f4763 7434 fb->format = drm_format_info(fourcc);
1ad292b5 7435
6315b5d3 7436 if (INTEL_GEN(dev_priv) >= 4) {
49af449b 7437 if (plane_config->tiling)
1ad292b5
JB
7438 offset = I915_READ(DSPTILEOFF(plane));
7439 else
7440 offset = I915_READ(DSPLINOFF(plane));
7441 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7442 } else {
7443 base = I915_READ(DSPADDR(plane));
7444 }
7445 plane_config->base = base;
7446
7447 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
7448 fb->width = ((val >> 16) & 0xfff) + 1;
7449 fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
7450
7451 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 7452 fb->pitches[0] = val & 0xffffffc0;
1ad292b5 7453
d88c4afd 7454 aligned_height = intel_fb_align_height(fb, 0, fb->height);
1ad292b5 7455
f37b5c2b 7456 plane_config->size = fb->pitches[0] * aligned_height;
1ad292b5 7457
2844a921
DL
7458 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7459 pipe_name(pipe), plane, fb->width, fb->height,
272725c7 7460 fb->format->cpp[0] * 8, base, fb->pitches[0],
2844a921 7461 plane_config->size);
1ad292b5 7462
2d14030b 7463 plane_config->fb = intel_fb;
1ad292b5
JB
7464}
7465
70b23a98 7466static void chv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 7467 struct intel_crtc_state *pipe_config)
70b23a98
VS
7468{
7469 struct drm_device *dev = crtc->base.dev;
fac5e23e 7470 struct drm_i915_private *dev_priv = to_i915(dev);
70b23a98
VS
7471 int pipe = pipe_config->cpu_transcoder;
7472 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9e2c8475 7473 struct dpll clock;
0d7b6b11 7474 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
70b23a98
VS
7475 int refclk = 100000;
7476
b521973b
VS
7477 /* In case of DSI, DPLL will not be used */
7478 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7479 return;
7480
a580516d 7481 mutex_lock(&dev_priv->sb_lock);
70b23a98
VS
7482 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
7483 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
7484 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
7485 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
0d7b6b11 7486 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
a580516d 7487 mutex_unlock(&dev_priv->sb_lock);
70b23a98
VS
7488
7489 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
0d7b6b11
ID
7490 clock.m2 = (pll_dw0 & 0xff) << 22;
7491 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
7492 clock.m2 |= pll_dw2 & 0x3fffff;
70b23a98
VS
7493 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
7494 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
7495 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
7496
dccbea3b 7497 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
70b23a98
VS
7498}
7499
0e8ffe1b 7500static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5cec258b 7501 struct intel_crtc_state *pipe_config)
0e8ffe1b 7502{
6315b5d3 7503 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1729050e 7504 enum intel_display_power_domain power_domain;
0e8ffe1b 7505 uint32_t tmp;
1729050e 7506 bool ret;
0e8ffe1b 7507
1729050e
ID
7508 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
7509 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
b5482bd0
ID
7510 return false;
7511
e143a21c 7512 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8106ddbd 7513 pipe_config->shared_dpll = NULL;
eccb140b 7514
1729050e
ID
7515 ret = false;
7516
0e8ffe1b
DV
7517 tmp = I915_READ(PIPECONF(crtc->pipe));
7518 if (!(tmp & PIPECONF_ENABLE))
1729050e 7519 goto out;
0e8ffe1b 7520
9beb5fea
TU
7521 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7522 IS_CHERRYVIEW(dev_priv)) {
42571aef
VS
7523 switch (tmp & PIPECONF_BPC_MASK) {
7524 case PIPECONF_6BPC:
7525 pipe_config->pipe_bpp = 18;
7526 break;
7527 case PIPECONF_8BPC:
7528 pipe_config->pipe_bpp = 24;
7529 break;
7530 case PIPECONF_10BPC:
7531 pipe_config->pipe_bpp = 30;
7532 break;
7533 default:
7534 break;
7535 }
7536 }
7537
920a14b2 7538 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
666a4537 7539 (tmp & PIPECONF_COLOR_RANGE_SELECT))
b5a9fa09
DV
7540 pipe_config->limited_color_range = true;
7541
6315b5d3 7542 if (INTEL_GEN(dev_priv) < 4)
282740f7
VS
7543 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
7544
1bd1bd80 7545 intel_get_pipe_timings(crtc, pipe_config);
bc58be60 7546 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 7547
2fa2fe9a
DV
7548 i9xx_get_pfit_config(crtc, pipe_config);
7549
6315b5d3 7550 if (INTEL_GEN(dev_priv) >= 4) {
c231775c 7551 /* No way to read it out on pipes B and C */
920a14b2 7552 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
c231775c
VS
7553 tmp = dev_priv->chv_dpll_md[crtc->pipe];
7554 else
7555 tmp = I915_READ(DPLL_MD(crtc->pipe));
6c49f241
DV
7556 pipe_config->pixel_multiplier =
7557 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
7558 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 7559 pipe_config->dpll_hw_state.dpll_md = tmp;
50a0bc90 7560 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
73f67aa8 7561 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
6c49f241
DV
7562 tmp = I915_READ(DPLL(crtc->pipe));
7563 pipe_config->pixel_multiplier =
7564 ((tmp & SDVO_MULTIPLIER_MASK)
7565 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
7566 } else {
7567 /* Note that on i915G/GM the pixel multiplier is in the sdvo
7568 * port and will be fixed up in the encoder->get_config
7569 * function. */
7570 pipe_config->pixel_multiplier = 1;
7571 }
8bcc2795 7572 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
920a14b2 7573 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
1c4e0274
VS
7574 /*
7575 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
7576 * on 830. Filter it out here so that we don't
7577 * report errors due to that.
7578 */
50a0bc90 7579 if (IS_I830(dev_priv))
1c4e0274
VS
7580 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
7581
8bcc2795
DV
7582 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
7583 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
7584 } else {
7585 /* Mask out read-only status bits. */
7586 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
7587 DPLL_PORTC_READY_MASK |
7588 DPLL_PORTB_READY_MASK);
8bcc2795 7589 }
6c49f241 7590
920a14b2 7591 if (IS_CHERRYVIEW(dev_priv))
70b23a98 7592 chv_crtc_clock_get(crtc, pipe_config);
11a914c2 7593 else if (IS_VALLEYVIEW(dev_priv))
acbec814
JB
7594 vlv_crtc_clock_get(crtc, pipe_config);
7595 else
7596 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 7597
0f64614d
VS
7598 /*
7599 * Normally the dotclock is filled in by the encoder .get_config()
7600 * but in case the pipe is enabled w/o any ports we need a sane
7601 * default.
7602 */
7603 pipe_config->base.adjusted_mode.crtc_clock =
7604 pipe_config->port_clock / pipe_config->pixel_multiplier;
7605
1729050e
ID
7606 ret = true;
7607
7608out:
7609 intel_display_power_put(dev_priv, power_domain);
7610
7611 return ret;
0e8ffe1b
DV
7612}
7613
c39055b0 7614static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv)
13d83a67 7615{
13d83a67 7616 struct intel_encoder *encoder;
1c1a24d2 7617 int i;
74cfd7ac 7618 u32 val, final;
13d83a67 7619 bool has_lvds = false;
199e5d79 7620 bool has_cpu_edp = false;
199e5d79 7621 bool has_panel = false;
99eb6a01
KP
7622 bool has_ck505 = false;
7623 bool can_ssc = false;
1c1a24d2 7624 bool using_ssc_source = false;
13d83a67
JB
7625
7626 /* We need to take the global config into account */
c39055b0 7627 for_each_intel_encoder(&dev_priv->drm, encoder) {
199e5d79
KP
7628 switch (encoder->type) {
7629 case INTEL_OUTPUT_LVDS:
7630 has_panel = true;
7631 has_lvds = true;
7632 break;
7633 case INTEL_OUTPUT_EDP:
7634 has_panel = true;
2de6905f 7635 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
7636 has_cpu_edp = true;
7637 break;
6847d71b
PZ
7638 default:
7639 break;
13d83a67
JB
7640 }
7641 }
7642
6e266956 7643 if (HAS_PCH_IBX(dev_priv)) {
41aa3448 7644 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
7645 can_ssc = has_ck505;
7646 } else {
7647 has_ck505 = false;
7648 can_ssc = true;
7649 }
7650
1c1a24d2
L
7651 /* Check if any DPLLs are using the SSC source */
7652 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
7653 u32 temp = I915_READ(PCH_DPLL(i));
7654
7655 if (!(temp & DPLL_VCO_ENABLE))
7656 continue;
7657
7658 if ((temp & PLL_REF_INPUT_MASK) ==
7659 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
7660 using_ssc_source = true;
7661 break;
7662 }
7663 }
7664
7665 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
7666 has_panel, has_lvds, has_ck505, using_ssc_source);
13d83a67
JB
7667
7668 /* Ironlake: try to setup display ref clock before DPLL
7669 * enabling. This is only under driver's control after
7670 * PCH B stepping, previous chipset stepping should be
7671 * ignoring this setting.
7672 */
74cfd7ac
CW
7673 val = I915_READ(PCH_DREF_CONTROL);
7674
7675 /* As we must carefully and slowly disable/enable each source in turn,
7676 * compute the final state we want first and check if we need to
7677 * make any changes at all.
7678 */
7679 final = val;
7680 final &= ~DREF_NONSPREAD_SOURCE_MASK;
7681 if (has_ck505)
7682 final |= DREF_NONSPREAD_CK505_ENABLE;
7683 else
7684 final |= DREF_NONSPREAD_SOURCE_ENABLE;
7685
8c07eb68 7686 final &= ~DREF_SSC_SOURCE_MASK;
74cfd7ac 7687 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8c07eb68 7688 final &= ~DREF_SSC1_ENABLE;
74cfd7ac
CW
7689
7690 if (has_panel) {
7691 final |= DREF_SSC_SOURCE_ENABLE;
7692
7693 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7694 final |= DREF_SSC1_ENABLE;
7695
7696 if (has_cpu_edp) {
7697 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7698 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
7699 else
7700 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
7701 } else
7702 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
1c1a24d2
L
7703 } else if (using_ssc_source) {
7704 final |= DREF_SSC_SOURCE_ENABLE;
7705 final |= DREF_SSC1_ENABLE;
74cfd7ac
CW
7706 }
7707
7708 if (final == val)
7709 return;
7710
13d83a67 7711 /* Always enable nonspread source */
74cfd7ac 7712 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 7713
99eb6a01 7714 if (has_ck505)
74cfd7ac 7715 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 7716 else
74cfd7ac 7717 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 7718
199e5d79 7719 if (has_panel) {
74cfd7ac
CW
7720 val &= ~DREF_SSC_SOURCE_MASK;
7721 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 7722
199e5d79 7723 /* SSC must be turned on before enabling the CPU output */
99eb6a01 7724 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 7725 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 7726 val |= DREF_SSC1_ENABLE;
e77166b5 7727 } else
74cfd7ac 7728 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
7729
7730 /* Get SSC going before enabling the outputs */
74cfd7ac 7731 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
7732 POSTING_READ(PCH_DREF_CONTROL);
7733 udelay(200);
7734
74cfd7ac 7735 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
7736
7737 /* Enable CPU source on CPU attached eDP */
199e5d79 7738 if (has_cpu_edp) {
99eb6a01 7739 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 7740 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 7741 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 7742 } else
74cfd7ac 7743 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 7744 } else
74cfd7ac 7745 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 7746
74cfd7ac 7747 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
7748 POSTING_READ(PCH_DREF_CONTROL);
7749 udelay(200);
7750 } else {
1c1a24d2 7751 DRM_DEBUG_KMS("Disabling CPU source output\n");
199e5d79 7752
74cfd7ac 7753 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
7754
7755 /* Turn off CPU output */
74cfd7ac 7756 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 7757
74cfd7ac 7758 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
7759 POSTING_READ(PCH_DREF_CONTROL);
7760 udelay(200);
7761
1c1a24d2
L
7762 if (!using_ssc_source) {
7763 DRM_DEBUG_KMS("Disabling SSC source\n");
199e5d79 7764
1c1a24d2
L
7765 /* Turn off the SSC source */
7766 val &= ~DREF_SSC_SOURCE_MASK;
7767 val |= DREF_SSC_SOURCE_DISABLE;
f165d283 7768
1c1a24d2
L
7769 /* Turn off SSC1 */
7770 val &= ~DREF_SSC1_ENABLE;
7771
7772 I915_WRITE(PCH_DREF_CONTROL, val);
7773 POSTING_READ(PCH_DREF_CONTROL);
7774 udelay(200);
7775 }
13d83a67 7776 }
74cfd7ac
CW
7777
7778 BUG_ON(val != final);
13d83a67
JB
7779}
7780
f31f2d55 7781static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 7782{
f31f2d55 7783 uint32_t tmp;
dde86e2d 7784
0ff066a9
PZ
7785 tmp = I915_READ(SOUTH_CHICKEN2);
7786 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
7787 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 7788
cf3598c2
ID
7789 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
7790 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
0ff066a9 7791 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 7792
0ff066a9
PZ
7793 tmp = I915_READ(SOUTH_CHICKEN2);
7794 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
7795 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 7796
cf3598c2
ID
7797 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
7798 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
0ff066a9 7799 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
7800}
7801
7802/* WaMPhyProgramming:hsw */
7803static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
7804{
7805 uint32_t tmp;
dde86e2d
PZ
7806
7807 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
7808 tmp &= ~(0xFF << 24);
7809 tmp |= (0x12 << 24);
7810 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
7811
dde86e2d
PZ
7812 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
7813 tmp |= (1 << 11);
7814 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
7815
7816 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
7817 tmp |= (1 << 11);
7818 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7819
dde86e2d
PZ
7820 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7821 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7822 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
7823
7824 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
7825 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7826 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
7827
0ff066a9
PZ
7828 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
7829 tmp &= ~(7 << 13);
7830 tmp |= (5 << 13);
7831 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 7832
0ff066a9
PZ
7833 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
7834 tmp &= ~(7 << 13);
7835 tmp |= (5 << 13);
7836 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
7837
7838 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
7839 tmp &= ~0xFF;
7840 tmp |= 0x1C;
7841 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
7842
7843 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
7844 tmp &= ~0xFF;
7845 tmp |= 0x1C;
7846 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7847
7848 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7849 tmp &= ~(0xFF << 16);
7850 tmp |= (0x1C << 16);
7851 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7852
7853 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7854 tmp &= ~(0xFF << 16);
7855 tmp |= (0x1C << 16);
7856 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7857
0ff066a9
PZ
7858 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7859 tmp |= (1 << 27);
7860 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 7861
0ff066a9
PZ
7862 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7863 tmp |= (1 << 27);
7864 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 7865
0ff066a9
PZ
7866 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7867 tmp &= ~(0xF << 28);
7868 tmp |= (4 << 28);
7869 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 7870
0ff066a9
PZ
7871 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7872 tmp &= ~(0xF << 28);
7873 tmp |= (4 << 28);
7874 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
7875}
7876
2fa86a1f
PZ
7877/* Implements 3 different sequences from BSpec chapter "Display iCLK
7878 * Programming" based on the parameters passed:
7879 * - Sequence to enable CLKOUT_DP
7880 * - Sequence to enable CLKOUT_DP without spread
7881 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7882 */
c39055b0
ACO
7883static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv,
7884 bool with_spread, bool with_fdi)
f31f2d55 7885{
2fa86a1f
PZ
7886 uint32_t reg, tmp;
7887
7888 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7889 with_spread = true;
4f8036a2
TU
7890 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
7891 with_fdi, "LP PCH doesn't have FDI\n"))
2fa86a1f 7892 with_fdi = false;
f31f2d55 7893
a580516d 7894 mutex_lock(&dev_priv->sb_lock);
f31f2d55
PZ
7895
7896 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7897 tmp &= ~SBI_SSCCTL_DISABLE;
7898 tmp |= SBI_SSCCTL_PATHALT;
7899 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7900
7901 udelay(24);
7902
2fa86a1f
PZ
7903 if (with_spread) {
7904 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7905 tmp &= ~SBI_SSCCTL_PATHALT;
7906 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 7907
2fa86a1f
PZ
7908 if (with_fdi) {
7909 lpt_reset_fdi_mphy(dev_priv);
7910 lpt_program_fdi_mphy(dev_priv);
7911 }
7912 }
dde86e2d 7913
4f8036a2 7914 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
2fa86a1f
PZ
7915 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7916 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7917 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246 7918
a580516d 7919 mutex_unlock(&dev_priv->sb_lock);
dde86e2d
PZ
7920}
7921
47701c3b 7922/* Sequence to disable CLKOUT_DP */
c39055b0 7923static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv)
47701c3b 7924{
47701c3b
PZ
7925 uint32_t reg, tmp;
7926
a580516d 7927 mutex_lock(&dev_priv->sb_lock);
47701c3b 7928
4f8036a2 7929 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
47701c3b
PZ
7930 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7931 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7932 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7933
7934 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7935 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7936 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7937 tmp |= SBI_SSCCTL_PATHALT;
7938 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7939 udelay(32);
7940 }
7941 tmp |= SBI_SSCCTL_DISABLE;
7942 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7943 }
7944
a580516d 7945 mutex_unlock(&dev_priv->sb_lock);
47701c3b
PZ
7946}
7947
f7be2c21
VS
7948#define BEND_IDX(steps) ((50 + (steps)) / 5)
7949
7950static const uint16_t sscdivintphase[] = {
7951 [BEND_IDX( 50)] = 0x3B23,
7952 [BEND_IDX( 45)] = 0x3B23,
7953 [BEND_IDX( 40)] = 0x3C23,
7954 [BEND_IDX( 35)] = 0x3C23,
7955 [BEND_IDX( 30)] = 0x3D23,
7956 [BEND_IDX( 25)] = 0x3D23,
7957 [BEND_IDX( 20)] = 0x3E23,
7958 [BEND_IDX( 15)] = 0x3E23,
7959 [BEND_IDX( 10)] = 0x3F23,
7960 [BEND_IDX( 5)] = 0x3F23,
7961 [BEND_IDX( 0)] = 0x0025,
7962 [BEND_IDX( -5)] = 0x0025,
7963 [BEND_IDX(-10)] = 0x0125,
7964 [BEND_IDX(-15)] = 0x0125,
7965 [BEND_IDX(-20)] = 0x0225,
7966 [BEND_IDX(-25)] = 0x0225,
7967 [BEND_IDX(-30)] = 0x0325,
7968 [BEND_IDX(-35)] = 0x0325,
7969 [BEND_IDX(-40)] = 0x0425,
7970 [BEND_IDX(-45)] = 0x0425,
7971 [BEND_IDX(-50)] = 0x0525,
7972};
7973
7974/*
7975 * Bend CLKOUT_DP
7976 * steps -50 to 50 inclusive, in steps of 5
7977 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
7978 * change in clock period = -(steps / 10) * 5.787 ps
7979 */
7980static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
7981{
7982 uint32_t tmp;
7983 int idx = BEND_IDX(steps);
7984
7985 if (WARN_ON(steps % 5 != 0))
7986 return;
7987
7988 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
7989 return;
7990
7991 mutex_lock(&dev_priv->sb_lock);
7992
7993 if (steps % 10 != 0)
7994 tmp = 0xAAAAAAAB;
7995 else
7996 tmp = 0x00000000;
7997 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
7998
7999 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8000 tmp &= 0xffff0000;
8001 tmp |= sscdivintphase[idx];
8002 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8003
8004 mutex_unlock(&dev_priv->sb_lock);
8005}
8006
8007#undef BEND_IDX
8008
c39055b0 8009static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv)
bf8fa3d3 8010{
bf8fa3d3
PZ
8011 struct intel_encoder *encoder;
8012 bool has_vga = false;
8013
c39055b0 8014 for_each_intel_encoder(&dev_priv->drm, encoder) {
bf8fa3d3
PZ
8015 switch (encoder->type) {
8016 case INTEL_OUTPUT_ANALOG:
8017 has_vga = true;
8018 break;
6847d71b
PZ
8019 default:
8020 break;
bf8fa3d3
PZ
8021 }
8022 }
8023
f7be2c21 8024 if (has_vga) {
c39055b0
ACO
8025 lpt_bend_clkout_dp(dev_priv, 0);
8026 lpt_enable_clkout_dp(dev_priv, true, true);
f7be2c21 8027 } else {
c39055b0 8028 lpt_disable_clkout_dp(dev_priv);
f7be2c21 8029 }
bf8fa3d3
PZ
8030}
8031
dde86e2d
PZ
8032/*
8033 * Initialize reference clocks when the driver loads
8034 */
c39055b0 8035void intel_init_pch_refclk(struct drm_i915_private *dev_priv)
dde86e2d 8036{
6e266956 8037 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
c39055b0 8038 ironlake_init_pch_refclk(dev_priv);
6e266956 8039 else if (HAS_PCH_LPT(dev_priv))
c39055b0 8040 lpt_init_pch_refclk(dev_priv);
dde86e2d
PZ
8041}
8042
6ff93609 8043static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 8044{
fac5e23e 8045 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
79e53945
JB
8046 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8047 int pipe = intel_crtc->pipe;
c8203565
PZ
8048 uint32_t val;
8049
78114071 8050 val = 0;
c8203565 8051
6e3c9717 8052 switch (intel_crtc->config->pipe_bpp) {
c8203565 8053 case 18:
dfd07d72 8054 val |= PIPECONF_6BPC;
c8203565
PZ
8055 break;
8056 case 24:
dfd07d72 8057 val |= PIPECONF_8BPC;
c8203565
PZ
8058 break;
8059 case 30:
dfd07d72 8060 val |= PIPECONF_10BPC;
c8203565
PZ
8061 break;
8062 case 36:
dfd07d72 8063 val |= PIPECONF_12BPC;
c8203565
PZ
8064 break;
8065 default:
cc769b62
PZ
8066 /* Case prevented by intel_choose_pipe_bpp_dither. */
8067 BUG();
c8203565
PZ
8068 }
8069
6e3c9717 8070 if (intel_crtc->config->dither)
c8203565
PZ
8071 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8072
6e3c9717 8073 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
8074 val |= PIPECONF_INTERLACED_ILK;
8075 else
8076 val |= PIPECONF_PROGRESSIVE;
8077
6e3c9717 8078 if (intel_crtc->config->limited_color_range)
3685a8f3 8079 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 8080
c8203565
PZ
8081 I915_WRITE(PIPECONF(pipe), val);
8082 POSTING_READ(PIPECONF(pipe));
8083}
8084
6ff93609 8085static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 8086{
fac5e23e 8087 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
ee2b0b38 8088 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 8089 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
391bf048 8090 u32 val = 0;
ee2b0b38 8091
391bf048 8092 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
ee2b0b38
PZ
8093 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8094
6e3c9717 8095 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
8096 val |= PIPECONF_INTERLACED_ILK;
8097 else
8098 val |= PIPECONF_PROGRESSIVE;
8099
702e7a56
PZ
8100 I915_WRITE(PIPECONF(cpu_transcoder), val);
8101 POSTING_READ(PIPECONF(cpu_transcoder));
391bf048
JN
8102}
8103
391bf048
JN
8104static void haswell_set_pipemisc(struct drm_crtc *crtc)
8105{
fac5e23e 8106 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
391bf048 8107 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b22ca995 8108 struct intel_crtc_state *config = intel_crtc->config;
756f85cf 8109
391bf048
JN
8110 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
8111 u32 val = 0;
756f85cf 8112
6e3c9717 8113 switch (intel_crtc->config->pipe_bpp) {
756f85cf
PZ
8114 case 18:
8115 val |= PIPEMISC_DITHER_6_BPC;
8116 break;
8117 case 24:
8118 val |= PIPEMISC_DITHER_8_BPC;
8119 break;
8120 case 30:
8121 val |= PIPEMISC_DITHER_10_BPC;
8122 break;
8123 case 36:
8124 val |= PIPEMISC_DITHER_12_BPC;
8125 break;
8126 default:
8127 /* Case prevented by pipe_config_set_bpp. */
8128 BUG();
8129 }
8130
6e3c9717 8131 if (intel_crtc->config->dither)
756f85cf
PZ
8132 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8133
b22ca995
SS
8134 if (config->ycbcr420) {
8135 val |= PIPEMISC_OUTPUT_COLORSPACE_YUV |
8136 PIPEMISC_YUV420_ENABLE |
8137 PIPEMISC_YUV420_MODE_FULL_BLEND;
8138 }
8139
391bf048 8140 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
756f85cf 8141 }
ee2b0b38
PZ
8142}
8143
d4b1931c
PZ
8144int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8145{
8146 /*
8147 * Account for spread spectrum to avoid
8148 * oversubscribing the link. Max center spread
8149 * is 2.5%; use 5% for safety's sake.
8150 */
8151 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 8152 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
8153}
8154
7429e9d4 8155static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 8156{
7429e9d4 8157 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
8158}
8159
b75ca6f6
ACO
8160static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8161 struct intel_crtc_state *crtc_state,
9e2c8475 8162 struct dpll *reduced_clock)
79e53945 8163{
de13a2e3 8164 struct drm_crtc *crtc = &intel_crtc->base;
79e53945 8165 struct drm_device *dev = crtc->dev;
fac5e23e 8166 struct drm_i915_private *dev_priv = to_i915(dev);
b75ca6f6 8167 u32 dpll, fp, fp2;
3d6e9ee0 8168 int factor;
79e53945 8169
c1858123 8170 /* Enable autotuning of the PLL clock (if permissible) */
8febb297 8171 factor = 21;
3d6e9ee0 8172 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
8febb297 8173 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 8174 dev_priv->vbt.lvds_ssc_freq == 100000) ||
6e266956 8175 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
8febb297 8176 factor = 25;
190f68c5 8177 } else if (crtc_state->sdvo_tv_clock)
8febb297 8178 factor = 20;
c1858123 8179
b75ca6f6
ACO
8180 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
8181
190f68c5 8182 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
b75ca6f6
ACO
8183 fp |= FP_CB_TUNE;
8184
8185 if (reduced_clock) {
8186 fp2 = i9xx_dpll_compute_fp(reduced_clock);
2c07245f 8187
b75ca6f6
ACO
8188 if (reduced_clock->m < factor * reduced_clock->n)
8189 fp2 |= FP_CB_TUNE;
8190 } else {
8191 fp2 = fp;
8192 }
9a7c7890 8193
5eddb70b 8194 dpll = 0;
2c07245f 8195
3d6e9ee0 8196 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
a07d6787
EA
8197 dpll |= DPLLB_MODE_LVDS;
8198 else
8199 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 8200
190f68c5 8201 dpll |= (crtc_state->pixel_multiplier - 1)
ef1b460d 8202 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f 8203
3d6e9ee0
VS
8204 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8205 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
4a33e48d 8206 dpll |= DPLL_SDVO_HIGH_SPEED;
3d6e9ee0 8207
37a5650b 8208 if (intel_crtc_has_dp_encoder(crtc_state))
4a33e48d 8209 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 8210
7d7f8633
VS
8211 /*
8212 * The high speed IO clock is only really required for
8213 * SDVO/HDMI/DP, but we also enable it for CRT to make it
8214 * possible to share the DPLL between CRT and HDMI. Enabling
8215 * the clock needlessly does no real harm, except use up a
8216 * bit of power potentially.
8217 *
8218 * We'll limit this to IVB with 3 pipes, since it has only two
8219 * DPLLs and so DPLL sharing is the only way to get three pipes
8220 * driving PCH ports at the same time. On SNB we could do this,
8221 * and potentially avoid enabling the second DPLL, but it's not
8222 * clear if it''s a win or loss power wise. No point in doing
8223 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
8224 */
8225 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
8226 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
8227 dpll |= DPLL_SDVO_HIGH_SPEED;
8228
a07d6787 8229 /* compute bitmask from p1 value */
190f68c5 8230 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 8231 /* also FPA1 */
190f68c5 8232 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 8233
190f68c5 8234 switch (crtc_state->dpll.p2) {
a07d6787
EA
8235 case 5:
8236 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8237 break;
8238 case 7:
8239 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8240 break;
8241 case 10:
8242 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8243 break;
8244 case 14:
8245 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8246 break;
79e53945
JB
8247 }
8248
3d6e9ee0
VS
8249 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8250 intel_panel_use_ssc(dev_priv))
43565a06 8251 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
8252 else
8253 dpll |= PLL_REF_INPUT_DREFCLK;
8254
b75ca6f6
ACO
8255 dpll |= DPLL_VCO_ENABLE;
8256
8257 crtc_state->dpll_hw_state.dpll = dpll;
8258 crtc_state->dpll_hw_state.fp0 = fp;
8259 crtc_state->dpll_hw_state.fp1 = fp2;
de13a2e3
PZ
8260}
8261
190f68c5
ACO
8262static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8263 struct intel_crtc_state *crtc_state)
de13a2e3 8264{
997c030c 8265 struct drm_device *dev = crtc->base.dev;
fac5e23e 8266 struct drm_i915_private *dev_priv = to_i915(dev);
1b6f4958 8267 const struct intel_limit *limit;
997c030c 8268 int refclk = 120000;
de13a2e3 8269
dd3cd74a
ACO
8270 memset(&crtc_state->dpll_hw_state, 0,
8271 sizeof(crtc_state->dpll_hw_state));
8272
ded220e2
ACO
8273 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8274 if (!crtc_state->has_pch_encoder)
8275 return 0;
79e53945 8276
2d84d2b3 8277 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
997c030c
ACO
8278 if (intel_panel_use_ssc(dev_priv)) {
8279 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8280 dev_priv->vbt.lvds_ssc_freq);
8281 refclk = dev_priv->vbt.lvds_ssc_freq;
8282 }
8283
8284 if (intel_is_dual_link_lvds(dev)) {
8285 if (refclk == 100000)
8286 limit = &intel_limits_ironlake_dual_lvds_100m;
8287 else
8288 limit = &intel_limits_ironlake_dual_lvds;
8289 } else {
8290 if (refclk == 100000)
8291 limit = &intel_limits_ironlake_single_lvds_100m;
8292 else
8293 limit = &intel_limits_ironlake_single_lvds;
8294 }
8295 } else {
8296 limit = &intel_limits_ironlake_dac;
8297 }
8298
364ee29d 8299 if (!crtc_state->clock_set &&
997c030c
ACO
8300 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8301 refclk, NULL, &crtc_state->dpll)) {
364ee29d
ACO
8302 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8303 return -EINVAL;
f47709a9 8304 }
79e53945 8305
cbaa3315 8306 ironlake_compute_dpll(crtc, crtc_state, NULL);
66e985c0 8307
efd38b68 8308 if (!intel_get_shared_dpll(crtc, crtc_state, NULL)) {
ded220e2
ACO
8309 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8310 pipe_name(crtc->pipe));
8311 return -EINVAL;
3fb37703 8312 }
79e53945 8313
c8f7a0db 8314 return 0;
79e53945
JB
8315}
8316
eb14cb74
VS
8317static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8318 struct intel_link_m_n *m_n)
8319{
8320 struct drm_device *dev = crtc->base.dev;
fac5e23e 8321 struct drm_i915_private *dev_priv = to_i915(dev);
eb14cb74
VS
8322 enum pipe pipe = crtc->pipe;
8323
8324 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8325 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8326 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8327 & ~TU_SIZE_MASK;
8328 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8329 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8330 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8331}
8332
8333static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8334 enum transcoder transcoder,
b95af8be
VK
8335 struct intel_link_m_n *m_n,
8336 struct intel_link_m_n *m2_n2)
72419203 8337{
6315b5d3 8338 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
eb14cb74 8339 enum pipe pipe = crtc->pipe;
72419203 8340
6315b5d3 8341 if (INTEL_GEN(dev_priv) >= 5) {
eb14cb74
VS
8342 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8343 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8344 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8345 & ~TU_SIZE_MASK;
8346 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8347 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8348 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
8349 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8350 * gen < 8) and if DRRS is supported (to make sure the
8351 * registers are not unnecessarily read).
8352 */
6315b5d3 8353 if (m2_n2 && INTEL_GEN(dev_priv) < 8 &&
6e3c9717 8354 crtc->config->has_drrs) {
b95af8be
VK
8355 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8356 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8357 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8358 & ~TU_SIZE_MASK;
8359 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8360 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8361 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8362 }
eb14cb74
VS
8363 } else {
8364 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8365 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8366 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8367 & ~TU_SIZE_MASK;
8368 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8369 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8370 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8371 }
8372}
8373
8374void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 8375 struct intel_crtc_state *pipe_config)
eb14cb74 8376{
681a8504 8377 if (pipe_config->has_pch_encoder)
eb14cb74
VS
8378 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8379 else
8380 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
8381 &pipe_config->dp_m_n,
8382 &pipe_config->dp_m2_n2);
eb14cb74 8383}
72419203 8384
eb14cb74 8385static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5cec258b 8386 struct intel_crtc_state *pipe_config)
eb14cb74
VS
8387{
8388 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 8389 &pipe_config->fdi_m_n, NULL);
72419203
DV
8390}
8391
bd2e244f 8392static void skylake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 8393 struct intel_crtc_state *pipe_config)
bd2e244f
JB
8394{
8395 struct drm_device *dev = crtc->base.dev;
fac5e23e 8396 struct drm_i915_private *dev_priv = to_i915(dev);
a1b2278e
CK
8397 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8398 uint32_t ps_ctrl = 0;
8399 int id = -1;
8400 int i;
bd2e244f 8401
a1b2278e
CK
8402 /* find scaler attached to this pipe */
8403 for (i = 0; i < crtc->num_scalers; i++) {
8404 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8405 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8406 id = i;
8407 pipe_config->pch_pfit.enabled = true;
8408 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8409 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8410 break;
8411 }
8412 }
bd2e244f 8413
a1b2278e
CK
8414 scaler_state->scaler_id = id;
8415 if (id >= 0) {
8416 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8417 } else {
8418 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
bd2e244f
JB
8419 }
8420}
8421
5724dbd1
DL
8422static void
8423skylake_get_initial_plane_config(struct intel_crtc *crtc,
8424 struct intel_initial_plane_config *plane_config)
bc8d7dff
DL
8425{
8426 struct drm_device *dev = crtc->base.dev;
fac5e23e 8427 struct drm_i915_private *dev_priv = to_i915(dev);
40f46283 8428 u32 val, base, offset, stride_mult, tiling;
bc8d7dff
DL
8429 int pipe = crtc->pipe;
8430 int fourcc, pixel_format;
6761dd31 8431 unsigned int aligned_height;
bc8d7dff 8432 struct drm_framebuffer *fb;
1b842c89 8433 struct intel_framebuffer *intel_fb;
bc8d7dff 8434
d9806c9f 8435 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 8436 if (!intel_fb) {
bc8d7dff
DL
8437 DRM_DEBUG_KMS("failed to alloc fb\n");
8438 return;
8439 }
8440
1b842c89
DL
8441 fb = &intel_fb->base;
8442
d2e9f5fc
VS
8443 fb->dev = dev;
8444
bc8d7dff 8445 val = I915_READ(PLANE_CTL(pipe, 0));
42a7b088
DL
8446 if (!(val & PLANE_CTL_ENABLE))
8447 goto error;
8448
bc8d7dff
DL
8449 pixel_format = val & PLANE_CTL_FORMAT_MASK;
8450 fourcc = skl_format_to_fourcc(pixel_format,
8451 val & PLANE_CTL_ORDER_RGBX,
8452 val & PLANE_CTL_ALPHA_MASK);
2f3f4763 8453 fb->format = drm_format_info(fourcc);
bc8d7dff 8454
40f46283
DL
8455 tiling = val & PLANE_CTL_TILED_MASK;
8456 switch (tiling) {
8457 case PLANE_CTL_TILED_LINEAR:
2f075565 8458 fb->modifier = DRM_FORMAT_MOD_LINEAR;
40f46283
DL
8459 break;
8460 case PLANE_CTL_TILED_X:
8461 plane_config->tiling = I915_TILING_X;
bae781b2 8462 fb->modifier = I915_FORMAT_MOD_X_TILED;
40f46283
DL
8463 break;
8464 case PLANE_CTL_TILED_Y:
2e2adb05
VS
8465 if (val & PLANE_CTL_DECOMPRESSION_ENABLE)
8466 fb->modifier = I915_FORMAT_MOD_Y_TILED_CCS;
8467 else
8468 fb->modifier = I915_FORMAT_MOD_Y_TILED;
40f46283
DL
8469 break;
8470 case PLANE_CTL_TILED_YF:
2e2adb05
VS
8471 if (val & PLANE_CTL_DECOMPRESSION_ENABLE)
8472 fb->modifier = I915_FORMAT_MOD_Yf_TILED_CCS;
8473 else
8474 fb->modifier = I915_FORMAT_MOD_Yf_TILED;
40f46283
DL
8475 break;
8476 default:
8477 MISSING_CASE(tiling);
8478 goto error;
8479 }
8480
bc8d7dff
DL
8481 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
8482 plane_config->base = base;
8483
8484 offset = I915_READ(PLANE_OFFSET(pipe, 0));
8485
8486 val = I915_READ(PLANE_SIZE(pipe, 0));
8487 fb->height = ((val >> 16) & 0xfff) + 1;
8488 fb->width = ((val >> 0) & 0x1fff) + 1;
8489
8490 val = I915_READ(PLANE_STRIDE(pipe, 0));
d88c4afd 8491 stride_mult = intel_fb_stride_alignment(fb, 0);
bc8d7dff
DL
8492 fb->pitches[0] = (val & 0x3ff) * stride_mult;
8493
d88c4afd 8494 aligned_height = intel_fb_align_height(fb, 0, fb->height);
bc8d7dff 8495
f37b5c2b 8496 plane_config->size = fb->pitches[0] * aligned_height;
bc8d7dff
DL
8497
8498 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8499 pipe_name(pipe), fb->width, fb->height,
272725c7 8500 fb->format->cpp[0] * 8, base, fb->pitches[0],
bc8d7dff
DL
8501 plane_config->size);
8502
2d14030b 8503 plane_config->fb = intel_fb;
bc8d7dff
DL
8504 return;
8505
8506error:
d1a3a036 8507 kfree(intel_fb);
bc8d7dff
DL
8508}
8509
2fa2fe9a 8510static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 8511 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
8512{
8513 struct drm_device *dev = crtc->base.dev;
fac5e23e 8514 struct drm_i915_private *dev_priv = to_i915(dev);
2fa2fe9a
DV
8515 uint32_t tmp;
8516
8517 tmp = I915_READ(PF_CTL(crtc->pipe));
8518
8519 if (tmp & PF_ENABLE) {
fd4daa9c 8520 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
8521 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
8522 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
8523
8524 /* We currently do not free assignements of panel fitters on
8525 * ivb/hsw (since we don't use the higher upscaling modes which
8526 * differentiates them) so just WARN about this case for now. */
5db94019 8527 if (IS_GEN7(dev_priv)) {
cb8b2a30
DV
8528 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
8529 PF_PIPE_SEL_IVB(crtc->pipe));
8530 }
2fa2fe9a 8531 }
79e53945
JB
8532}
8533
5724dbd1
DL
8534static void
8535ironlake_get_initial_plane_config(struct intel_crtc *crtc,
8536 struct intel_initial_plane_config *plane_config)
4c6baa59
JB
8537{
8538 struct drm_device *dev = crtc->base.dev;
fac5e23e 8539 struct drm_i915_private *dev_priv = to_i915(dev);
4c6baa59 8540 u32 val, base, offset;
aeee5a49 8541 int pipe = crtc->pipe;
4c6baa59 8542 int fourcc, pixel_format;
6761dd31 8543 unsigned int aligned_height;
b113d5ee 8544 struct drm_framebuffer *fb;
1b842c89 8545 struct intel_framebuffer *intel_fb;
4c6baa59 8546
42a7b088
DL
8547 val = I915_READ(DSPCNTR(pipe));
8548 if (!(val & DISPLAY_PLANE_ENABLE))
8549 return;
8550
d9806c9f 8551 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 8552 if (!intel_fb) {
4c6baa59
JB
8553 DRM_DEBUG_KMS("failed to alloc fb\n");
8554 return;
8555 }
8556
1b842c89
DL
8557 fb = &intel_fb->base;
8558
d2e9f5fc
VS
8559 fb->dev = dev;
8560
6315b5d3 8561 if (INTEL_GEN(dev_priv) >= 4) {
18c5247e 8562 if (val & DISPPLANE_TILED) {
49af449b 8563 plane_config->tiling = I915_TILING_X;
bae781b2 8564 fb->modifier = I915_FORMAT_MOD_X_TILED;
18c5247e
DV
8565 }
8566 }
4c6baa59
JB
8567
8568 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 8569 fourcc = i9xx_format_to_fourcc(pixel_format);
2f3f4763 8570 fb->format = drm_format_info(fourcc);
4c6baa59 8571
aeee5a49 8572 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
8652744b 8573 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
aeee5a49 8574 offset = I915_READ(DSPOFFSET(pipe));
4c6baa59 8575 } else {
49af449b 8576 if (plane_config->tiling)
aeee5a49 8577 offset = I915_READ(DSPTILEOFF(pipe));
4c6baa59 8578 else
aeee5a49 8579 offset = I915_READ(DSPLINOFF(pipe));
4c6baa59
JB
8580 }
8581 plane_config->base = base;
8582
8583 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
8584 fb->width = ((val >> 16) & 0xfff) + 1;
8585 fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
8586
8587 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 8588 fb->pitches[0] = val & 0xffffffc0;
4c6baa59 8589
d88c4afd 8590 aligned_height = intel_fb_align_height(fb, 0, fb->height);
4c6baa59 8591
f37b5c2b 8592 plane_config->size = fb->pitches[0] * aligned_height;
4c6baa59 8593
2844a921
DL
8594 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8595 pipe_name(pipe), fb->width, fb->height,
272725c7 8596 fb->format->cpp[0] * 8, base, fb->pitches[0],
2844a921 8597 plane_config->size);
b113d5ee 8598
2d14030b 8599 plane_config->fb = intel_fb;
4c6baa59
JB
8600}
8601
0e8ffe1b 8602static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8603 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
8604{
8605 struct drm_device *dev = crtc->base.dev;
fac5e23e 8606 struct drm_i915_private *dev_priv = to_i915(dev);
1729050e 8607 enum intel_display_power_domain power_domain;
0e8ffe1b 8608 uint32_t tmp;
1729050e 8609 bool ret;
0e8ffe1b 8610
1729050e
ID
8611 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8612 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
930e8c9e
PZ
8613 return false;
8614
e143a21c 8615 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8106ddbd 8616 pipe_config->shared_dpll = NULL;
eccb140b 8617
1729050e 8618 ret = false;
0e8ffe1b
DV
8619 tmp = I915_READ(PIPECONF(crtc->pipe));
8620 if (!(tmp & PIPECONF_ENABLE))
1729050e 8621 goto out;
0e8ffe1b 8622
42571aef
VS
8623 switch (tmp & PIPECONF_BPC_MASK) {
8624 case PIPECONF_6BPC:
8625 pipe_config->pipe_bpp = 18;
8626 break;
8627 case PIPECONF_8BPC:
8628 pipe_config->pipe_bpp = 24;
8629 break;
8630 case PIPECONF_10BPC:
8631 pipe_config->pipe_bpp = 30;
8632 break;
8633 case PIPECONF_12BPC:
8634 pipe_config->pipe_bpp = 36;
8635 break;
8636 default:
8637 break;
8638 }
8639
b5a9fa09
DV
8640 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8641 pipe_config->limited_color_range = true;
8642
ab9412ba 8643 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0 8644 struct intel_shared_dpll *pll;
8106ddbd 8645 enum intel_dpll_id pll_id;
66e985c0 8646
88adfff1
DV
8647 pipe_config->has_pch_encoder = true;
8648
627eb5a3
DV
8649 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8650 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8651 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
8652
8653 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 8654
2d1fe073 8655 if (HAS_PCH_IBX(dev_priv)) {
d9a7bc67
ID
8656 /*
8657 * The pipe->pch transcoder and pch transcoder->pll
8658 * mapping is fixed.
8659 */
8106ddbd 8660 pll_id = (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
8661 } else {
8662 tmp = I915_READ(PCH_DPLL_SEL);
8663 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
8106ddbd 8664 pll_id = DPLL_ID_PCH_PLL_B;
c0d43d62 8665 else
8106ddbd 8666 pll_id= DPLL_ID_PCH_PLL_A;
c0d43d62 8667 }
66e985c0 8668
8106ddbd
ACO
8669 pipe_config->shared_dpll =
8670 intel_get_shared_dpll_by_id(dev_priv, pll_id);
8671 pll = pipe_config->shared_dpll;
66e985c0 8672
2edd6443
ACO
8673 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
8674 &pipe_config->dpll_hw_state));
c93f54cf
DV
8675
8676 tmp = pipe_config->dpll_hw_state.dpll;
8677 pipe_config->pixel_multiplier =
8678 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8679 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
8680
8681 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
8682 } else {
8683 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
8684 }
8685
1bd1bd80 8686 intel_get_pipe_timings(crtc, pipe_config);
bc58be60 8687 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 8688
2fa2fe9a
DV
8689 ironlake_get_pfit_config(crtc, pipe_config);
8690
1729050e
ID
8691 ret = true;
8692
8693out:
8694 intel_display_power_put(dev_priv, power_domain);
8695
8696 return ret;
0e8ffe1b
DV
8697}
8698
be256dc7
PZ
8699static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8700{
91c8a326 8701 struct drm_device *dev = &dev_priv->drm;
be256dc7 8702 struct intel_crtc *crtc;
be256dc7 8703
d3fcc808 8704 for_each_intel_crtc(dev, crtc)
e2c719b7 8705 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
8706 pipe_name(crtc->pipe));
8707
9c3a16c8
ID
8708 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_CTL_DRIVER(HSW_DISP_PW_GLOBAL)),
8709 "Display power well on\n");
e2c719b7 8710 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
01403de3
VS
8711 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8712 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
44cb734c 8713 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
e2c719b7 8714 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 8715 "CPU PWM1 enabled\n");
772c2a51 8716 if (IS_HASWELL(dev_priv))
e2c719b7 8717 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 8718 "CPU PWM2 enabled\n");
e2c719b7 8719 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 8720 "PCH PWM1 enabled\n");
e2c719b7 8721 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 8722 "Utility pin enabled\n");
e2c719b7 8723 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 8724
9926ada1
PZ
8725 /*
8726 * In theory we can still leave IRQs enabled, as long as only the HPD
8727 * interrupts remain enabled. We used to check for that, but since it's
8728 * gen-specific and since we only disable LCPLL after we fully disable
8729 * the interrupts, the check below should be enough.
8730 */
e2c719b7 8731 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
8732}
8733
9ccd5aeb
PZ
8734static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8735{
772c2a51 8736 if (IS_HASWELL(dev_priv))
9ccd5aeb
PZ
8737 return I915_READ(D_COMP_HSW);
8738 else
8739 return I915_READ(D_COMP_BDW);
8740}
8741
3c4c9b81
PZ
8742static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8743{
772c2a51 8744 if (IS_HASWELL(dev_priv)) {
9f817501 8745 mutex_lock(&dev_priv->pcu_lock);
3c4c9b81
PZ
8746 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8747 val))
79cf219a 8748 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
9f817501 8749 mutex_unlock(&dev_priv->pcu_lock);
3c4c9b81 8750 } else {
9ccd5aeb
PZ
8751 I915_WRITE(D_COMP_BDW, val);
8752 POSTING_READ(D_COMP_BDW);
3c4c9b81 8753 }
be256dc7
PZ
8754}
8755
8756/*
8757 * This function implements pieces of two sequences from BSpec:
8758 * - Sequence for display software to disable LCPLL
8759 * - Sequence for display software to allow package C8+
8760 * The steps implemented here are just the steps that actually touch the LCPLL
8761 * register. Callers should take care of disabling all the display engine
8762 * functions, doing the mode unset, fixing interrupts, etc.
8763 */
6ff58d53
PZ
8764static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
8765 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
8766{
8767 uint32_t val;
8768
8769 assert_can_disable_lcpll(dev_priv);
8770
8771 val = I915_READ(LCPLL_CTL);
8772
8773 if (switch_to_fclk) {
8774 val |= LCPLL_CD_SOURCE_FCLK;
8775 I915_WRITE(LCPLL_CTL, val);
8776
f53dd63f
ID
8777 if (wait_for_us(I915_READ(LCPLL_CTL) &
8778 LCPLL_CD_SOURCE_FCLK_DONE, 1))
be256dc7
PZ
8779 DRM_ERROR("Switching to FCLK failed\n");
8780
8781 val = I915_READ(LCPLL_CTL);
8782 }
8783
8784 val |= LCPLL_PLL_DISABLE;
8785 I915_WRITE(LCPLL_CTL, val);
8786 POSTING_READ(LCPLL_CTL);
8787
24d8441d 8788 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
be256dc7
PZ
8789 DRM_ERROR("LCPLL still locked\n");
8790
9ccd5aeb 8791 val = hsw_read_dcomp(dev_priv);
be256dc7 8792 val |= D_COMP_COMP_DISABLE;
3c4c9b81 8793 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
8794 ndelay(100);
8795
9ccd5aeb
PZ
8796 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
8797 1))
be256dc7
PZ
8798 DRM_ERROR("D_COMP RCOMP still in progress\n");
8799
8800 if (allow_power_down) {
8801 val = I915_READ(LCPLL_CTL);
8802 val |= LCPLL_POWER_DOWN_ALLOW;
8803 I915_WRITE(LCPLL_CTL, val);
8804 POSTING_READ(LCPLL_CTL);
8805 }
8806}
8807
8808/*
8809 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
8810 * source.
8811 */
6ff58d53 8812static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
8813{
8814 uint32_t val;
8815
8816 val = I915_READ(LCPLL_CTL);
8817
8818 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
8819 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
8820 return;
8821
a8a8bd54
PZ
8822 /*
8823 * Make sure we're not on PC8 state before disabling PC8, otherwise
8824 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
a8a8bd54 8825 */
59bad947 8826 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
215733fa 8827
be256dc7
PZ
8828 if (val & LCPLL_POWER_DOWN_ALLOW) {
8829 val &= ~LCPLL_POWER_DOWN_ALLOW;
8830 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 8831 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
8832 }
8833
9ccd5aeb 8834 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
8835 val |= D_COMP_COMP_FORCE;
8836 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 8837 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
8838
8839 val = I915_READ(LCPLL_CTL);
8840 val &= ~LCPLL_PLL_DISABLE;
8841 I915_WRITE(LCPLL_CTL, val);
8842
93220c08
CW
8843 if (intel_wait_for_register(dev_priv,
8844 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
8845 5))
be256dc7
PZ
8846 DRM_ERROR("LCPLL not locked yet\n");
8847
8848 if (val & LCPLL_CD_SOURCE_FCLK) {
8849 val = I915_READ(LCPLL_CTL);
8850 val &= ~LCPLL_CD_SOURCE_FCLK;
8851 I915_WRITE(LCPLL_CTL, val);
8852
f53dd63f
ID
8853 if (wait_for_us((I915_READ(LCPLL_CTL) &
8854 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
be256dc7
PZ
8855 DRM_ERROR("Switching back to LCPLL failed\n");
8856 }
215733fa 8857
59bad947 8858 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
4c75b940 8859 intel_update_cdclk(dev_priv);
be256dc7
PZ
8860}
8861
765dab67
PZ
8862/*
8863 * Package states C8 and deeper are really deep PC states that can only be
8864 * reached when all the devices on the system allow it, so even if the graphics
8865 * device allows PC8+, it doesn't mean the system will actually get to these
8866 * states. Our driver only allows PC8+ when going into runtime PM.
8867 *
8868 * The requirements for PC8+ are that all the outputs are disabled, the power
8869 * well is disabled and most interrupts are disabled, and these are also
8870 * requirements for runtime PM. When these conditions are met, we manually do
8871 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8872 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8873 * hang the machine.
8874 *
8875 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8876 * the state of some registers, so when we come back from PC8+ we need to
8877 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8878 * need to take care of the registers kept by RC6. Notice that this happens even
8879 * if we don't put the device in PCI D3 state (which is what currently happens
8880 * because of the runtime PM support).
8881 *
8882 * For more, read "Display Sequences for Package C8" on the hardware
8883 * documentation.
8884 */
a14cb6fc 8885void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 8886{
c67a470b
PZ
8887 uint32_t val;
8888
c67a470b
PZ
8889 DRM_DEBUG_KMS("Enabling package C8+\n");
8890
4f8036a2 8891 if (HAS_PCH_LPT_LP(dev_priv)) {
c67a470b
PZ
8892 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8893 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8894 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8895 }
8896
c39055b0 8897 lpt_disable_clkout_dp(dev_priv);
c67a470b
PZ
8898 hsw_disable_lcpll(dev_priv, true, true);
8899}
8900
a14cb6fc 8901void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b 8902{
c67a470b
PZ
8903 uint32_t val;
8904
c67a470b
PZ
8905 DRM_DEBUG_KMS("Disabling package C8+\n");
8906
8907 hsw_restore_lcpll(dev_priv);
c39055b0 8908 lpt_init_pch_refclk(dev_priv);
c67a470b 8909
4f8036a2 8910 if (HAS_PCH_LPT_LP(dev_priv)) {
c67a470b
PZ
8911 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8912 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8913 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8914 }
c67a470b
PZ
8915}
8916
190f68c5
ACO
8917static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8918 struct intel_crtc_state *crtc_state)
09b4ddf9 8919{
d7edc4e5 8920 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
44a126ba
PZ
8921 struct intel_encoder *encoder =
8922 intel_ddi_get_crtc_new_encoder(crtc_state);
8923
8924 if (!intel_get_shared_dpll(crtc, crtc_state, encoder)) {
8925 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8926 pipe_name(crtc->pipe));
af3997b5 8927 return -EINVAL;
44a126ba 8928 }
af3997b5 8929 }
716c2e55 8930
c8f7a0db 8931 return 0;
79e53945
JB
8932}
8933
8b0f7e06
KM
8934static void cannonlake_get_ddi_pll(struct drm_i915_private *dev_priv,
8935 enum port port,
8936 struct intel_crtc_state *pipe_config)
8937{
8938 enum intel_dpll_id id;
8939 u32 temp;
8940
8941 temp = I915_READ(DPCLKA_CFGCR0) & DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port);
dfbd4508 8942 id = temp >> DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port);
8b0f7e06
KM
8943
8944 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL2))
8945 return;
8946
8947 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
8948}
8949
3760b59c
S
8950static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
8951 enum port port,
8952 struct intel_crtc_state *pipe_config)
8953{
8106ddbd
ACO
8954 enum intel_dpll_id id;
8955
3760b59c
S
8956 switch (port) {
8957 case PORT_A:
08250c4b 8958 id = DPLL_ID_SKL_DPLL0;
3760b59c
S
8959 break;
8960 case PORT_B:
08250c4b 8961 id = DPLL_ID_SKL_DPLL1;
3760b59c
S
8962 break;
8963 case PORT_C:
08250c4b 8964 id = DPLL_ID_SKL_DPLL2;
3760b59c
S
8965 break;
8966 default:
8967 DRM_ERROR("Incorrect port type\n");
8106ddbd 8968 return;
3760b59c 8969 }
8106ddbd
ACO
8970
8971 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
3760b59c
S
8972}
8973
96b7dfb7
S
8974static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
8975 enum port port,
5cec258b 8976 struct intel_crtc_state *pipe_config)
96b7dfb7 8977{
8106ddbd 8978 enum intel_dpll_id id;
a3c988ea 8979 u32 temp;
96b7dfb7
S
8980
8981 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
c856052a 8982 id = temp >> (port * 3 + 1);
96b7dfb7 8983
c856052a 8984 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
8106ddbd 8985 return;
8106ddbd
ACO
8986
8987 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
96b7dfb7
S
8988}
8989
7d2c8175
DL
8990static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8991 enum port port,
5cec258b 8992 struct intel_crtc_state *pipe_config)
7d2c8175 8993{
8106ddbd 8994 enum intel_dpll_id id;
c856052a 8995 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
8106ddbd 8996
c856052a 8997 switch (ddi_pll_sel) {
7d2c8175 8998 case PORT_CLK_SEL_WRPLL1:
8106ddbd 8999 id = DPLL_ID_WRPLL1;
7d2c8175
DL
9000 break;
9001 case PORT_CLK_SEL_WRPLL2:
8106ddbd 9002 id = DPLL_ID_WRPLL2;
7d2c8175 9003 break;
00490c22 9004 case PORT_CLK_SEL_SPLL:
8106ddbd 9005 id = DPLL_ID_SPLL;
79bd23da 9006 break;
9d16da65
ACO
9007 case PORT_CLK_SEL_LCPLL_810:
9008 id = DPLL_ID_LCPLL_810;
9009 break;
9010 case PORT_CLK_SEL_LCPLL_1350:
9011 id = DPLL_ID_LCPLL_1350;
9012 break;
9013 case PORT_CLK_SEL_LCPLL_2700:
9014 id = DPLL_ID_LCPLL_2700;
9015 break;
8106ddbd 9016 default:
c856052a 9017 MISSING_CASE(ddi_pll_sel);
8106ddbd
ACO
9018 /* fall through */
9019 case PORT_CLK_SEL_NONE:
8106ddbd 9020 return;
7d2c8175 9021 }
8106ddbd
ACO
9022
9023 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
7d2c8175
DL
9024}
9025
cf30429e
JN
9026static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
9027 struct intel_crtc_state *pipe_config,
d8fc70b7 9028 u64 *power_domain_mask)
cf30429e
JN
9029{
9030 struct drm_device *dev = crtc->base.dev;
fac5e23e 9031 struct drm_i915_private *dev_priv = to_i915(dev);
cf30429e
JN
9032 enum intel_display_power_domain power_domain;
9033 u32 tmp;
9034
d9a7bc67
ID
9035 /*
9036 * The pipe->transcoder mapping is fixed with the exception of the eDP
9037 * transcoder handled below.
9038 */
cf30429e
JN
9039 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
9040
9041 /*
9042 * XXX: Do intel_display_power_get_if_enabled before reading this (for
9043 * consistency and less surprising code; it's in always on power).
9044 */
9045 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9046 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9047 enum pipe trans_edp_pipe;
9048 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9049 default:
9050 WARN(1, "unknown pipe linked to edp transcoder\n");
9051 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9052 case TRANS_DDI_EDP_INPUT_A_ON:
9053 trans_edp_pipe = PIPE_A;
9054 break;
9055 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9056 trans_edp_pipe = PIPE_B;
9057 break;
9058 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9059 trans_edp_pipe = PIPE_C;
9060 break;
9061 }
9062
9063 if (trans_edp_pipe == crtc->pipe)
9064 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9065 }
9066
9067 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
9068 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9069 return false;
d8fc70b7 9070 *power_domain_mask |= BIT_ULL(power_domain);
cf30429e
JN
9071
9072 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
9073
9074 return tmp & PIPECONF_ENABLE;
9075}
9076
4d1de975
JN
9077static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
9078 struct intel_crtc_state *pipe_config,
d8fc70b7 9079 u64 *power_domain_mask)
4d1de975
JN
9080{
9081 struct drm_device *dev = crtc->base.dev;
fac5e23e 9082 struct drm_i915_private *dev_priv = to_i915(dev);
4d1de975
JN
9083 enum intel_display_power_domain power_domain;
9084 enum port port;
9085 enum transcoder cpu_transcoder;
9086 u32 tmp;
9087
4d1de975
JN
9088 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
9089 if (port == PORT_A)
9090 cpu_transcoder = TRANSCODER_DSI_A;
9091 else
9092 cpu_transcoder = TRANSCODER_DSI_C;
9093
9094 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9095 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9096 continue;
d8fc70b7 9097 *power_domain_mask |= BIT_ULL(power_domain);
4d1de975 9098
db18b6a6
ID
9099 /*
9100 * The PLL needs to be enabled with a valid divider
9101 * configuration, otherwise accessing DSI registers will hang
9102 * the machine. See BSpec North Display Engine
9103 * registers/MIPI[BXT]. We can break out here early, since we
9104 * need the same DSI PLL to be enabled for both DSI ports.
9105 */
9106 if (!intel_dsi_pll_is_enabled(dev_priv))
9107 break;
9108
4d1de975
JN
9109 /* XXX: this works for video mode only */
9110 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9111 if (!(tmp & DPI_ENABLE))
9112 continue;
9113
9114 tmp = I915_READ(MIPI_CTRL(port));
9115 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9116 continue;
9117
9118 pipe_config->cpu_transcoder = cpu_transcoder;
4d1de975
JN
9119 break;
9120 }
9121
d7edc4e5 9122 return transcoder_is_dsi(pipe_config->cpu_transcoder);
4d1de975
JN
9123}
9124
26804afd 9125static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
5cec258b 9126 struct intel_crtc_state *pipe_config)
26804afd 9127{
6315b5d3 9128 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
d452c5b6 9129 struct intel_shared_dpll *pll;
26804afd
DV
9130 enum port port;
9131 uint32_t tmp;
9132
9133 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9134
9135 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9136
8b0f7e06
KM
9137 if (IS_CANNONLAKE(dev_priv))
9138 cannonlake_get_ddi_pll(dev_priv, port, pipe_config);
9139 else if (IS_GEN9_BC(dev_priv))
96b7dfb7 9140 skylake_get_ddi_pll(dev_priv, port, pipe_config);
cc3f90f0 9141 else if (IS_GEN9_LP(dev_priv))
3760b59c 9142 bxt_get_ddi_pll(dev_priv, port, pipe_config);
96b7dfb7
S
9143 else
9144 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 9145
8106ddbd
ACO
9146 pll = pipe_config->shared_dpll;
9147 if (pll) {
2edd6443
ACO
9148 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9149 &pipe_config->dpll_hw_state));
d452c5b6
DV
9150 }
9151
26804afd
DV
9152 /*
9153 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9154 * DDI E. So just check whether this pipe is wired to DDI E and whether
9155 * the PCH transcoder is on.
9156 */
6315b5d3 9157 if (INTEL_GEN(dev_priv) < 9 &&
ca370455 9158 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
9159 pipe_config->has_pch_encoder = true;
9160
9161 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9162 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9163 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9164
9165 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9166 }
9167}
9168
0e8ffe1b 9169static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9170 struct intel_crtc_state *pipe_config)
0e8ffe1b 9171{
6315b5d3 9172 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1729050e 9173 enum intel_display_power_domain power_domain;
d8fc70b7 9174 u64 power_domain_mask;
cf30429e 9175 bool active;
0e8ffe1b 9176
e79dfb51 9177 intel_crtc_init_scalers(crtc, pipe_config);
5fb9dadf 9178
1729050e
ID
9179 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9180 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
b5482bd0 9181 return false;
d8fc70b7 9182 power_domain_mask = BIT_ULL(power_domain);
1729050e 9183
8106ddbd 9184 pipe_config->shared_dpll = NULL;
c0d43d62 9185
cf30429e 9186 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
eccb140b 9187
cc3f90f0 9188 if (IS_GEN9_LP(dev_priv) &&
d7edc4e5
VS
9189 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
9190 WARN_ON(active);
9191 active = true;
4d1de975
JN
9192 }
9193
cf30429e 9194 if (!active)
1729050e 9195 goto out;
0e8ffe1b 9196
d7edc4e5 9197 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
4d1de975
JN
9198 haswell_get_ddi_port_state(crtc, pipe_config);
9199 intel_get_pipe_timings(crtc, pipe_config);
9200 }
627eb5a3 9201
bc58be60 9202 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 9203
05dc698c
LL
9204 pipe_config->gamma_mode =
9205 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
9206
bd30ca2d 9207 if (IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9) {
b22ca995
SS
9208 u32 tmp = I915_READ(PIPEMISC(crtc->pipe));
9209 bool clrspace_yuv = tmp & PIPEMISC_OUTPUT_COLORSPACE_YUV;
9210
bd30ca2d 9211 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
b22ca995
SS
9212 bool blend_mode_420 = tmp &
9213 PIPEMISC_YUV420_MODE_FULL_BLEND;
9214
9215 pipe_config->ycbcr420 = tmp & PIPEMISC_YUV420_ENABLE;
9216 if (pipe_config->ycbcr420 != clrspace_yuv ||
9217 pipe_config->ycbcr420 != blend_mode_420)
9218 DRM_DEBUG_KMS("Bad 4:2:0 mode (%08x)\n", tmp);
9219 } else if (clrspace_yuv) {
9220 DRM_DEBUG_KMS("YCbCr 4:2:0 Unsupported\n");
9221 }
9222 }
9223
1729050e
ID
9224 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
9225 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
d8fc70b7 9226 power_domain_mask |= BIT_ULL(power_domain);
6315b5d3 9227 if (INTEL_GEN(dev_priv) >= 9)
bd2e244f 9228 skylake_get_pfit_config(crtc, pipe_config);
ff6d9f55 9229 else
1c132b44 9230 ironlake_get_pfit_config(crtc, pipe_config);
bd2e244f 9231 }
88adfff1 9232
772c2a51 9233 if (IS_HASWELL(dev_priv))
e59150dc
JB
9234 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9235 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 9236
4d1de975
JN
9237 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
9238 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
ebb69c95
CT
9239 pipe_config->pixel_multiplier =
9240 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9241 } else {
9242 pipe_config->pixel_multiplier = 1;
9243 }
6c49f241 9244
1729050e
ID
9245out:
9246 for_each_power_domain(power_domain, power_domain_mask)
9247 intel_display_power_put(dev_priv, power_domain);
9248
cf30429e 9249 return active;
0e8ffe1b
DV
9250}
9251
cd5dcbf1 9252static u32 intel_cursor_base(const struct intel_plane_state *plane_state)
1cecc830
VS
9253{
9254 struct drm_i915_private *dev_priv =
9255 to_i915(plane_state->base.plane->dev);
9256 const struct drm_framebuffer *fb = plane_state->base.fb;
9257 const struct drm_i915_gem_object *obj = intel_fb_obj(fb);
9258 u32 base;
9259
9260 if (INTEL_INFO(dev_priv)->cursor_needs_physical)
9261 base = obj->phys_handle->busaddr;
9262 else
9263 base = intel_plane_ggtt_offset(plane_state);
9264
1e7b4fd8
VS
9265 base += plane_state->main.offset;
9266
1cecc830
VS
9267 /* ILK+ do this automagically */
9268 if (HAS_GMCH_DISPLAY(dev_priv) &&
a82256bc 9269 plane_state->base.rotation & DRM_MODE_ROTATE_180)
1cecc830
VS
9270 base += (plane_state->base.crtc_h *
9271 plane_state->base.crtc_w - 1) * fb->format->cpp[0];
9272
9273 return base;
9274}
9275
ed270223
VS
9276static u32 intel_cursor_position(const struct intel_plane_state *plane_state)
9277{
9278 int x = plane_state->base.crtc_x;
9279 int y = plane_state->base.crtc_y;
9280 u32 pos = 0;
9281
9282 if (x < 0) {
9283 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9284 x = -x;
9285 }
9286 pos |= x << CURSOR_X_SHIFT;
9287
9288 if (y < 0) {
9289 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9290 y = -y;
9291 }
9292 pos |= y << CURSOR_Y_SHIFT;
9293
9294 return pos;
9295}
9296
3637ecf0
VS
9297static bool intel_cursor_size_ok(const struct intel_plane_state *plane_state)
9298{
9299 const struct drm_mode_config *config =
9300 &plane_state->base.plane->dev->mode_config;
9301 int width = plane_state->base.crtc_w;
9302 int height = plane_state->base.crtc_h;
9303
9304 return width > 0 && width <= config->cursor_width &&
9305 height > 0 && height <= config->cursor_height;
9306}
9307
659056f2
VS
9308static int intel_check_cursor(struct intel_crtc_state *crtc_state,
9309 struct intel_plane_state *plane_state)
9310{
9311 const struct drm_framebuffer *fb = plane_state->base.fb;
1e7b4fd8
VS
9312 int src_x, src_y;
9313 u32 offset;
659056f2
VS
9314 int ret;
9315
9316 ret = drm_plane_helper_check_state(&plane_state->base,
9317 &plane_state->clip,
9318 DRM_PLANE_HELPER_NO_SCALING,
9319 DRM_PLANE_HELPER_NO_SCALING,
9320 true, true);
9321 if (ret)
9322 return ret;
9323
9324 if (!fb)
9325 return 0;
9326
9327 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
9328 DRM_DEBUG_KMS("cursor cannot be tiled\n");
9329 return -EINVAL;
9330 }
9331
1e7b4fd8
VS
9332 src_x = plane_state->base.src_x >> 16;
9333 src_y = plane_state->base.src_y >> 16;
9334
9335 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
9336 offset = intel_compute_tile_offset(&src_x, &src_y, plane_state, 0);
9337
9338 if (src_x != 0 || src_y != 0) {
9339 DRM_DEBUG_KMS("Arbitrary cursor panning not supported\n");
9340 return -EINVAL;
9341 }
9342
9343 plane_state->main.offset = offset;
9344
659056f2
VS
9345 return 0;
9346}
9347
292889e1
VS
9348static u32 i845_cursor_ctl(const struct intel_crtc_state *crtc_state,
9349 const struct intel_plane_state *plane_state)
9350{
1e1bb871 9351 const struct drm_framebuffer *fb = plane_state->base.fb;
292889e1 9352
292889e1
VS
9353 return CURSOR_ENABLE |
9354 CURSOR_GAMMA_ENABLE |
9355 CURSOR_FORMAT_ARGB |
1e1bb871 9356 CURSOR_STRIDE(fb->pitches[0]);
292889e1
VS
9357}
9358
659056f2
VS
9359static bool i845_cursor_size_ok(const struct intel_plane_state *plane_state)
9360{
659056f2 9361 int width = plane_state->base.crtc_w;
659056f2
VS
9362
9363 /*
9364 * 845g/865g are only limited by the width of their cursors,
9365 * the height is arbitrary up to the precision of the register.
9366 */
3637ecf0 9367 return intel_cursor_size_ok(plane_state) && IS_ALIGNED(width, 64);
659056f2
VS
9368}
9369
9370static int i845_check_cursor(struct intel_plane *plane,
9371 struct intel_crtc_state *crtc_state,
9372 struct intel_plane_state *plane_state)
9373{
9374 const struct drm_framebuffer *fb = plane_state->base.fb;
659056f2
VS
9375 int ret;
9376
9377 ret = intel_check_cursor(crtc_state, plane_state);
9378 if (ret)
9379 return ret;
9380
9381 /* if we want to turn off the cursor ignore width and height */
1e1bb871 9382 if (!fb)
659056f2
VS
9383 return 0;
9384
9385 /* Check for which cursor types we support */
9386 if (!i845_cursor_size_ok(plane_state)) {
9387 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9388 plane_state->base.crtc_w,
9389 plane_state->base.crtc_h);
9390 return -EINVAL;
9391 }
9392
1e1bb871 9393 switch (fb->pitches[0]) {
292889e1
VS
9394 case 256:
9395 case 512:
9396 case 1024:
9397 case 2048:
9398 break;
1e1bb871
VS
9399 default:
9400 DRM_DEBUG_KMS("Invalid cursor stride (%u)\n",
9401 fb->pitches[0]);
9402 return -EINVAL;
292889e1
VS
9403 }
9404
659056f2
VS
9405 plane_state->ctl = i845_cursor_ctl(crtc_state, plane_state);
9406
9407 return 0;
292889e1
VS
9408}
9409
b2d03b0d
VS
9410static void i845_update_cursor(struct intel_plane *plane,
9411 const struct intel_crtc_state *crtc_state,
55a08b3f 9412 const struct intel_plane_state *plane_state)
560b85bb 9413{
cd5dcbf1 9414 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
b2d03b0d
VS
9415 u32 cntl = 0, base = 0, pos = 0, size = 0;
9416 unsigned long irqflags;
560b85bb 9417
936e71e3 9418 if (plane_state && plane_state->base.visible) {
55a08b3f
ML
9419 unsigned int width = plane_state->base.crtc_w;
9420 unsigned int height = plane_state->base.crtc_h;
dc41c154 9421
a0864d59 9422 cntl = plane_state->ctl;
dc41c154 9423 size = (height << 12) | width;
560b85bb 9424
b2d03b0d
VS
9425 base = intel_cursor_base(plane_state);
9426 pos = intel_cursor_position(plane_state);
4b0e333e 9427 }
560b85bb 9428
b2d03b0d 9429 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
4726e0b0 9430
e11ffddb
VS
9431 /* On these chipsets we can only modify the base/size/stride
9432 * whilst the cursor is disabled.
9433 */
9434 if (plane->cursor.base != base ||
9435 plane->cursor.size != size ||
9436 plane->cursor.cntl != cntl) {
dd584fc0 9437 I915_WRITE_FW(CURCNTR(PIPE_A), 0);
dd584fc0 9438 I915_WRITE_FW(CURBASE(PIPE_A), base);
dd584fc0 9439 I915_WRITE_FW(CURSIZE, size);
b2d03b0d 9440 I915_WRITE_FW(CURPOS(PIPE_A), pos);
dd584fc0 9441 I915_WRITE_FW(CURCNTR(PIPE_A), cntl);
75343a44 9442
e11ffddb
VS
9443 plane->cursor.base = base;
9444 plane->cursor.size = size;
9445 plane->cursor.cntl = cntl;
9446 } else {
9447 I915_WRITE_FW(CURPOS(PIPE_A), pos);
560b85bb 9448 }
e11ffddb 9449
75343a44 9450 POSTING_READ_FW(CURCNTR(PIPE_A));
b2d03b0d
VS
9451
9452 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
9453}
9454
9455static void i845_disable_cursor(struct intel_plane *plane,
9456 struct intel_crtc *crtc)
9457{
9458 i845_update_cursor(plane, NULL, NULL);
560b85bb
CW
9459}
9460
292889e1
VS
9461static u32 i9xx_cursor_ctl(const struct intel_crtc_state *crtc_state,
9462 const struct intel_plane_state *plane_state)
9463{
9464 struct drm_i915_private *dev_priv =
9465 to_i915(plane_state->base.plane->dev);
9466 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
292889e1
VS
9467 u32 cntl;
9468
9469 cntl = MCURSOR_GAMMA_ENABLE;
9470
9471 if (HAS_DDI(dev_priv))
9472 cntl |= CURSOR_PIPE_CSC_ENABLE;
9473
d509e28b 9474 cntl |= MCURSOR_PIPE_SELECT(crtc->pipe);
292889e1
VS
9475
9476 switch (plane_state->base.crtc_w) {
9477 case 64:
9478 cntl |= CURSOR_MODE_64_ARGB_AX;
9479 break;
9480 case 128:
9481 cntl |= CURSOR_MODE_128_ARGB_AX;
9482 break;
9483 case 256:
9484 cntl |= CURSOR_MODE_256_ARGB_AX;
9485 break;
9486 default:
9487 MISSING_CASE(plane_state->base.crtc_w);
9488 return 0;
9489 }
9490
c2c446ad 9491 if (plane_state->base.rotation & DRM_MODE_ROTATE_180)
292889e1
VS
9492 cntl |= CURSOR_ROTATE_180;
9493
9494 return cntl;
9495}
9496
659056f2 9497static bool i9xx_cursor_size_ok(const struct intel_plane_state *plane_state)
65a21cd6 9498{
024faac7
VS
9499 struct drm_i915_private *dev_priv =
9500 to_i915(plane_state->base.plane->dev);
659056f2
VS
9501 int width = plane_state->base.crtc_w;
9502 int height = plane_state->base.crtc_h;
4b0e333e 9503
3637ecf0 9504 if (!intel_cursor_size_ok(plane_state))
659056f2 9505 return false;
4398ad45 9506
024faac7
VS
9507 /* Cursor width is limited to a few power-of-two sizes */
9508 switch (width) {
659056f2
VS
9509 case 256:
9510 case 128:
659056f2
VS
9511 case 64:
9512 break;
9513 default:
9514 return false;
65a21cd6 9515 }
4b0e333e 9516
024faac7
VS
9517 /*
9518 * IVB+ have CUR_FBC_CTL which allows an arbitrary cursor
9519 * height from 8 lines up to the cursor width, when the
9520 * cursor is not rotated. Everything else requires square
9521 * cursors.
9522 */
9523 if (HAS_CUR_FBC(dev_priv) &&
a82256bc 9524 plane_state->base.rotation & DRM_MODE_ROTATE_0) {
024faac7
VS
9525 if (height < 8 || height > width)
9526 return false;
9527 } else {
9528 if (height != width)
9529 return false;
9530 }
99d1f387 9531
659056f2 9532 return true;
65a21cd6
JB
9533}
9534
659056f2
VS
9535static int i9xx_check_cursor(struct intel_plane *plane,
9536 struct intel_crtc_state *crtc_state,
9537 struct intel_plane_state *plane_state)
cda4b7d3 9538{
659056f2
VS
9539 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9540 const struct drm_framebuffer *fb = plane_state->base.fb;
659056f2 9541 enum pipe pipe = plane->pipe;
659056f2 9542 int ret;
cda4b7d3 9543
659056f2
VS
9544 ret = intel_check_cursor(crtc_state, plane_state);
9545 if (ret)
9546 return ret;
cda4b7d3 9547
659056f2 9548 /* if we want to turn off the cursor ignore width and height */
1e1bb871 9549 if (!fb)
659056f2 9550 return 0;
55a08b3f 9551
659056f2
VS
9552 /* Check for which cursor types we support */
9553 if (!i9xx_cursor_size_ok(plane_state)) {
9554 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9555 plane_state->base.crtc_w,
9556 plane_state->base.crtc_h);
9557 return -EINVAL;
cda4b7d3 9558 }
cda4b7d3 9559
1e1bb871
VS
9560 if (fb->pitches[0] != plane_state->base.crtc_w * fb->format->cpp[0]) {
9561 DRM_DEBUG_KMS("Invalid cursor stride (%u) (cursor width %d)\n",
9562 fb->pitches[0], plane_state->base.crtc_w);
9563 return -EINVAL;
659056f2 9564 }
dd584fc0 9565
659056f2
VS
9566 /*
9567 * There's something wrong with the cursor on CHV pipe C.
9568 * If it straddles the left edge of the screen then
9569 * moving it away from the edge or disabling it often
9570 * results in a pipe underrun, and often that can lead to
9571 * dead pipe (constant underrun reported, and it scans
9572 * out just a solid color). To recover from that, the
9573 * display power well must be turned off and on again.
9574 * Refuse the put the cursor into that compromised position.
9575 */
9576 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_C &&
9577 plane_state->base.visible && plane_state->base.crtc_x < 0) {
9578 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
9579 return -EINVAL;
9580 }
5efb3e28 9581
659056f2 9582 plane_state->ctl = i9xx_cursor_ctl(crtc_state, plane_state);
dd584fc0 9583
659056f2 9584 return 0;
cda4b7d3
CW
9585}
9586
b2d03b0d
VS
9587static void i9xx_update_cursor(struct intel_plane *plane,
9588 const struct intel_crtc_state *crtc_state,
55a08b3f 9589 const struct intel_plane_state *plane_state)
dc41c154 9590{
cd5dcbf1
VS
9591 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9592 enum pipe pipe = plane->pipe;
024faac7 9593 u32 cntl = 0, base = 0, pos = 0, fbc_ctl = 0;
b2d03b0d 9594 unsigned long irqflags;
dc41c154 9595
b2d03b0d 9596 if (plane_state && plane_state->base.visible) {
a0864d59 9597 cntl = plane_state->ctl;
dc41c154 9598
024faac7
VS
9599 if (plane_state->base.crtc_h != plane_state->base.crtc_w)
9600 fbc_ctl = CUR_FBC_CTL_EN | (plane_state->base.crtc_h - 1);
dc41c154 9601
b2d03b0d
VS
9602 base = intel_cursor_base(plane_state);
9603 pos = intel_cursor_position(plane_state);
9604 }
9605
9606 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9607
e11ffddb
VS
9608 /*
9609 * On some platforms writing CURCNTR first will also
9610 * cause CURPOS to be armed by the CURBASE write.
9611 * Without the CURCNTR write the CURPOS write would
8753d2bc
VS
9612 * arm itself. Thus we always start the full update
9613 * with a CURCNTR write.
9614 *
9615 * On other platforms CURPOS always requires the
9616 * CURBASE write to arm the update. Additonally
9617 * a write to any of the cursor register will cancel
9618 * an already armed cursor update. Thus leaving out
9619 * the CURBASE write after CURPOS could lead to a
9620 * cursor that doesn't appear to move, or even change
9621 * shape. Thus we always write CURBASE.
e11ffddb
VS
9622 *
9623 * CURCNTR and CUR_FBC_CTL are always
9624 * armed by the CURBASE write only.
9625 */
9626 if (plane->cursor.base != base ||
9627 plane->cursor.size != fbc_ctl ||
9628 plane->cursor.cntl != cntl) {
dd584fc0 9629 I915_WRITE_FW(CURCNTR(pipe), cntl);
e11ffddb
VS
9630 if (HAS_CUR_FBC(dev_priv))
9631 I915_WRITE_FW(CUR_FBC_CTL(pipe), fbc_ctl);
b2d03b0d 9632 I915_WRITE_FW(CURPOS(pipe), pos);
75343a44
VS
9633 I915_WRITE_FW(CURBASE(pipe), base);
9634
e11ffddb
VS
9635 plane->cursor.base = base;
9636 plane->cursor.size = fbc_ctl;
9637 plane->cursor.cntl = cntl;
dc41c154 9638 } else {
e11ffddb 9639 I915_WRITE_FW(CURPOS(pipe), pos);
8753d2bc 9640 I915_WRITE_FW(CURBASE(pipe), base);
dc41c154
VS
9641 }
9642
dd584fc0 9643 POSTING_READ_FW(CURBASE(pipe));
99d1f387 9644
b2d03b0d 9645 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
65a21cd6
JB
9646}
9647
b2d03b0d
VS
9648static void i9xx_disable_cursor(struct intel_plane *plane,
9649 struct intel_crtc *crtc)
cda4b7d3 9650{
b2d03b0d 9651 i9xx_update_cursor(plane, NULL, NULL);
dc41c154
VS
9652}
9653
dc41c154 9654
79e53945 9655/* VESA 640x480x72Hz mode to set on the pipe */
bacdcd55 9656static const struct drm_display_mode load_detect_mode = {
79e53945
JB
9657 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
9658 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
9659};
9660
a8bb6818 9661struct drm_framebuffer *
24dbf51a
CW
9662intel_framebuffer_create(struct drm_i915_gem_object *obj,
9663 struct drm_mode_fb_cmd2 *mode_cmd)
d2dff872
CW
9664{
9665 struct intel_framebuffer *intel_fb;
9666 int ret;
9667
9668 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
dcb1394e 9669 if (!intel_fb)
d2dff872 9670 return ERR_PTR(-ENOMEM);
d2dff872 9671
24dbf51a 9672 ret = intel_framebuffer_init(intel_fb, obj, mode_cmd);
dd4916c5
DV
9673 if (ret)
9674 goto err;
d2dff872
CW
9675
9676 return &intel_fb->base;
dcb1394e 9677
dd4916c5 9678err:
dd4916c5 9679 kfree(intel_fb);
dd4916c5 9680 return ERR_PTR(ret);
d2dff872
CW
9681}
9682
9683static u32
9684intel_framebuffer_pitch_for_width(int width, int bpp)
9685{
9686 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
9687 return ALIGN(pitch, 64);
9688}
9689
9690static u32
bacdcd55 9691intel_framebuffer_size_for_mode(const struct drm_display_mode *mode, int bpp)
d2dff872
CW
9692{
9693 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 9694 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
9695}
9696
9697static struct drm_framebuffer *
9698intel_framebuffer_create_for_mode(struct drm_device *dev,
bacdcd55 9699 const struct drm_display_mode *mode,
d2dff872
CW
9700 int depth, int bpp)
9701{
dcb1394e 9702 struct drm_framebuffer *fb;
d2dff872 9703 struct drm_i915_gem_object *obj;
0fed39bd 9704 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872 9705
12d79d78 9706 obj = i915_gem_object_create(to_i915(dev),
d2dff872 9707 intel_framebuffer_size_for_mode(mode, bpp));
fe3db79b
CW
9708 if (IS_ERR(obj))
9709 return ERR_CAST(obj);
d2dff872
CW
9710
9711 mode_cmd.width = mode->hdisplay;
9712 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
9713 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
9714 bpp);
5ca0c34a 9715 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872 9716
24dbf51a 9717 fb = intel_framebuffer_create(obj, &mode_cmd);
dcb1394e 9718 if (IS_ERR(fb))
f0cd5182 9719 i915_gem_object_put(obj);
dcb1394e
LW
9720
9721 return fb;
d2dff872
CW
9722}
9723
9724static struct drm_framebuffer *
9725mode_fits_in_fbdev(struct drm_device *dev,
bacdcd55 9726 const struct drm_display_mode *mode)
d2dff872 9727{
0695726e 9728#ifdef CONFIG_DRM_FBDEV_EMULATION
fac5e23e 9729 struct drm_i915_private *dev_priv = to_i915(dev);
d2dff872
CW
9730 struct drm_i915_gem_object *obj;
9731 struct drm_framebuffer *fb;
9732
4c0e5528 9733 if (!dev_priv->fbdev)
d2dff872
CW
9734 return NULL;
9735
4c0e5528 9736 if (!dev_priv->fbdev->fb)
d2dff872
CW
9737 return NULL;
9738
4c0e5528
DV
9739 obj = dev_priv->fbdev->fb->obj;
9740 BUG_ON(!obj);
9741
8bcd4553 9742 fb = &dev_priv->fbdev->fb->base;
01f2c773 9743 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
272725c7 9744 fb->format->cpp[0] * 8))
d2dff872
CW
9745 return NULL;
9746
01f2c773 9747 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
9748 return NULL;
9749
c3ed1103 9750 drm_framebuffer_get(fb);
d2dff872 9751 return fb;
4520f53a
DV
9752#else
9753 return NULL;
9754#endif
d2dff872
CW
9755}
9756
d3a40d1b
ACO
9757static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
9758 struct drm_crtc *crtc,
bacdcd55 9759 const struct drm_display_mode *mode,
d3a40d1b
ACO
9760 struct drm_framebuffer *fb,
9761 int x, int y)
9762{
9763 struct drm_plane_state *plane_state;
9764 int hdisplay, vdisplay;
9765 int ret;
9766
9767 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
9768 if (IS_ERR(plane_state))
9769 return PTR_ERR(plane_state);
9770
9771 if (mode)
196cd5d3 9772 drm_mode_get_hv_timing(mode, &hdisplay, &vdisplay);
d3a40d1b
ACO
9773 else
9774 hdisplay = vdisplay = 0;
9775
9776 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
9777 if (ret)
9778 return ret;
9779 drm_atomic_set_fb_for_plane(plane_state, fb);
9780 plane_state->crtc_x = 0;
9781 plane_state->crtc_y = 0;
9782 plane_state->crtc_w = hdisplay;
9783 plane_state->crtc_h = vdisplay;
9784 plane_state->src_x = x << 16;
9785 plane_state->src_y = y << 16;
9786 plane_state->src_w = hdisplay << 16;
9787 plane_state->src_h = vdisplay << 16;
9788
9789 return 0;
9790}
9791
6c5ed5ae 9792int intel_get_load_detect_pipe(struct drm_connector *connector,
bacdcd55 9793 const struct drm_display_mode *mode,
6c5ed5ae
ML
9794 struct intel_load_detect_pipe *old,
9795 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
9796{
9797 struct intel_crtc *intel_crtc;
d2434ab7
DV
9798 struct intel_encoder *intel_encoder =
9799 intel_attached_encoder(connector);
79e53945 9800 struct drm_crtc *possible_crtc;
4ef69c7a 9801 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
9802 struct drm_crtc *crtc = NULL;
9803 struct drm_device *dev = encoder->dev;
0f0f74bc 9804 struct drm_i915_private *dev_priv = to_i915(dev);
94352cf9 9805 struct drm_framebuffer *fb;
51fd371b 9806 struct drm_mode_config *config = &dev->mode_config;
edde3617 9807 struct drm_atomic_state *state = NULL, *restore_state = NULL;
944b0c76 9808 struct drm_connector_state *connector_state;
4be07317 9809 struct intel_crtc_state *crtc_state;
51fd371b 9810 int ret, i = -1;
79e53945 9811
d2dff872 9812 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 9813 connector->base.id, connector->name,
8e329a03 9814 encoder->base.id, encoder->name);
d2dff872 9815
edde3617
ML
9816 old->restore_state = NULL;
9817
6c5ed5ae 9818 WARN_ON(!drm_modeset_is_locked(&config->connection_mutex));
6e9f798d 9819
79e53945
JB
9820 /*
9821 * Algorithm gets a little messy:
7a5e4805 9822 *
79e53945
JB
9823 * - if the connector already has an assigned crtc, use it (but make
9824 * sure it's on first)
7a5e4805 9825 *
79e53945
JB
9826 * - try to find the first unused crtc that can drive this connector,
9827 * and use that if we find one
79e53945
JB
9828 */
9829
9830 /* See if we already have a CRTC for this connector */
edde3617
ML
9831 if (connector->state->crtc) {
9832 crtc = connector->state->crtc;
8261b191 9833
51fd371b 9834 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de 9835 if (ret)
ad3c558f 9836 goto fail;
8261b191
CW
9837
9838 /* Make sure the crtc and connector are running */
edde3617 9839 goto found;
79e53945
JB
9840 }
9841
9842 /* Find an unused one (if possible) */
70e1e0ec 9843 for_each_crtc(dev, possible_crtc) {
79e53945
JB
9844 i++;
9845 if (!(encoder->possible_crtcs & (1 << i)))
9846 continue;
edde3617
ML
9847
9848 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
9849 if (ret)
9850 goto fail;
9851
9852 if (possible_crtc->state->enable) {
9853 drm_modeset_unlock(&possible_crtc->mutex);
a459249c 9854 continue;
edde3617 9855 }
a459249c
VS
9856
9857 crtc = possible_crtc;
9858 break;
79e53945
JB
9859 }
9860
9861 /*
9862 * If we didn't find an unused CRTC, don't use any.
9863 */
9864 if (!crtc) {
7173188d 9865 DRM_DEBUG_KMS("no pipe available for load-detect\n");
f4bf77b4 9866 ret = -ENODEV;
ad3c558f 9867 goto fail;
79e53945
JB
9868 }
9869
edde3617
ML
9870found:
9871 intel_crtc = to_intel_crtc(crtc);
9872
4d02e2de
DV
9873 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
9874 if (ret)
ad3c558f 9875 goto fail;
79e53945 9876
83a57153 9877 state = drm_atomic_state_alloc(dev);
edde3617
ML
9878 restore_state = drm_atomic_state_alloc(dev);
9879 if (!state || !restore_state) {
9880 ret = -ENOMEM;
9881 goto fail;
9882 }
83a57153
ACO
9883
9884 state->acquire_ctx = ctx;
edde3617 9885 restore_state->acquire_ctx = ctx;
83a57153 9886
944b0c76
ACO
9887 connector_state = drm_atomic_get_connector_state(state, connector);
9888 if (IS_ERR(connector_state)) {
9889 ret = PTR_ERR(connector_state);
9890 goto fail;
9891 }
9892
edde3617
ML
9893 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
9894 if (ret)
9895 goto fail;
944b0c76 9896
4be07317
ACO
9897 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9898 if (IS_ERR(crtc_state)) {
9899 ret = PTR_ERR(crtc_state);
9900 goto fail;
9901 }
9902
49d6fa21 9903 crtc_state->base.active = crtc_state->base.enable = true;
4be07317 9904
6492711d
CW
9905 if (!mode)
9906 mode = &load_detect_mode;
79e53945 9907
d2dff872
CW
9908 /* We need a framebuffer large enough to accommodate all accesses
9909 * that the plane may generate whilst we perform load detection.
9910 * We can not rely on the fbcon either being present (we get called
9911 * during its initialisation to detect all boot displays, or it may
9912 * not even exist) or that it is large enough to satisfy the
9913 * requested mode.
9914 */
94352cf9
DV
9915 fb = mode_fits_in_fbdev(dev, mode);
9916 if (fb == NULL) {
d2dff872 9917 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9 9918 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
d2dff872
CW
9919 } else
9920 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 9921 if (IS_ERR(fb)) {
d2dff872 9922 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
f4bf77b4 9923 ret = PTR_ERR(fb);
412b61d8 9924 goto fail;
79e53945 9925 }
79e53945 9926
d3a40d1b
ACO
9927 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
9928 if (ret)
9929 goto fail;
9930
c3ed1103 9931 drm_framebuffer_put(fb);
edde3617
ML
9932
9933 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
9934 if (ret)
9935 goto fail;
9936
9937 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
9938 if (!ret)
9939 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
9940 if (!ret)
9941 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
9942 if (ret) {
9943 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
9944 goto fail;
9945 }
8c7b5ccb 9946
3ba86073
ML
9947 ret = drm_atomic_commit(state);
9948 if (ret) {
6492711d 9949 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
412b61d8 9950 goto fail;
79e53945 9951 }
edde3617
ML
9952
9953 old->restore_state = restore_state;
7abbd11f 9954 drm_atomic_state_put(state);
7173188d 9955
79e53945 9956 /* let the connector get through one full cycle before testing */
0f0f74bc 9957 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
7173188d 9958 return true;
412b61d8 9959
ad3c558f 9960fail:
7fb71c8f
CW
9961 if (state) {
9962 drm_atomic_state_put(state);
9963 state = NULL;
9964 }
9965 if (restore_state) {
9966 drm_atomic_state_put(restore_state);
9967 restore_state = NULL;
9968 }
83a57153 9969
6c5ed5ae
ML
9970 if (ret == -EDEADLK)
9971 return ret;
51fd371b 9972
412b61d8 9973 return false;
79e53945
JB
9974}
9975
d2434ab7 9976void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
9977 struct intel_load_detect_pipe *old,
9978 struct drm_modeset_acquire_ctx *ctx)
79e53945 9979{
d2434ab7
DV
9980 struct intel_encoder *intel_encoder =
9981 intel_attached_encoder(connector);
4ef69c7a 9982 struct drm_encoder *encoder = &intel_encoder->base;
edde3617 9983 struct drm_atomic_state *state = old->restore_state;
d3a40d1b 9984 int ret;
79e53945 9985
d2dff872 9986 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 9987 connector->base.id, connector->name,
8e329a03 9988 encoder->base.id, encoder->name);
d2dff872 9989
edde3617 9990 if (!state)
0622a53c 9991 return;
79e53945 9992
581e49fe 9993 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
0853695c 9994 if (ret)
edde3617 9995 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
0853695c 9996 drm_atomic_state_put(state);
79e53945
JB
9997}
9998
da4a1efa 9999static int i9xx_pll_refclk(struct drm_device *dev,
5cec258b 10000 const struct intel_crtc_state *pipe_config)
da4a1efa 10001{
fac5e23e 10002 struct drm_i915_private *dev_priv = to_i915(dev);
da4a1efa
VS
10003 u32 dpll = pipe_config->dpll_hw_state.dpll;
10004
10005 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 10006 return dev_priv->vbt.lvds_ssc_freq;
6e266956 10007 else if (HAS_PCH_SPLIT(dev_priv))
da4a1efa 10008 return 120000;
5db94019 10009 else if (!IS_GEN2(dev_priv))
da4a1efa
VS
10010 return 96000;
10011 else
10012 return 48000;
10013}
10014
79e53945 10015/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc 10016static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 10017 struct intel_crtc_state *pipe_config)
79e53945 10018{
f1f644dc 10019 struct drm_device *dev = crtc->base.dev;
fac5e23e 10020 struct drm_i915_private *dev_priv = to_i915(dev);
f1f644dc 10021 int pipe = pipe_config->cpu_transcoder;
293623f7 10022 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945 10023 u32 fp;
9e2c8475 10024 struct dpll clock;
dccbea3b 10025 int port_clock;
da4a1efa 10026 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
10027
10028 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 10029 fp = pipe_config->dpll_hw_state.fp0;
79e53945 10030 else
293623f7 10031 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
10032
10033 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
9b1e14f4 10034 if (IS_PINEVIEW(dev_priv)) {
f2b115e6
AJ
10035 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10036 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
10037 } else {
10038 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10039 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10040 }
10041
5db94019 10042 if (!IS_GEN2(dev_priv)) {
9b1e14f4 10043 if (IS_PINEVIEW(dev_priv))
f2b115e6
AJ
10044 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10045 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
10046 else
10047 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
10048 DPLL_FPA01_P1_POST_DIV_SHIFT);
10049
10050 switch (dpll & DPLL_MODE_MASK) {
10051 case DPLLB_MODE_DAC_SERIAL:
10052 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10053 5 : 10;
10054 break;
10055 case DPLLB_MODE_LVDS:
10056 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10057 7 : 14;
10058 break;
10059 default:
28c97730 10060 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 10061 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 10062 return;
79e53945
JB
10063 }
10064
9b1e14f4 10065 if (IS_PINEVIEW(dev_priv))
dccbea3b 10066 port_clock = pnv_calc_dpll_params(refclk, &clock);
ac58c3f0 10067 else
dccbea3b 10068 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945 10069 } else {
50a0bc90 10070 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
b1c560d1 10071 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
10072
10073 if (is_lvds) {
10074 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10075 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
10076
10077 if (lvds & LVDS_CLKB_POWER_UP)
10078 clock.p2 = 7;
10079 else
10080 clock.p2 = 14;
79e53945
JB
10081 } else {
10082 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10083 clock.p1 = 2;
10084 else {
10085 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10086 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10087 }
10088 if (dpll & PLL_P2_DIVIDE_BY_4)
10089 clock.p2 = 4;
10090 else
10091 clock.p2 = 2;
79e53945 10092 }
da4a1efa 10093
dccbea3b 10094 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945
JB
10095 }
10096
18442d08
VS
10097 /*
10098 * This value includes pixel_multiplier. We will use
241bfc38 10099 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
10100 * encoder's get_config() function.
10101 */
dccbea3b 10102 pipe_config->port_clock = port_clock;
f1f644dc
JB
10103}
10104
6878da05
VS
10105int intel_dotclock_calculate(int link_freq,
10106 const struct intel_link_m_n *m_n)
f1f644dc 10107{
f1f644dc
JB
10108 /*
10109 * The calculation for the data clock is:
1041a02f 10110 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 10111 * But we want to avoid losing precison if possible, so:
1041a02f 10112 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
10113 *
10114 * and the link clock is simpler:
1041a02f 10115 * link_clock = (m * link_clock) / n
f1f644dc
JB
10116 */
10117
6878da05
VS
10118 if (!m_n->link_n)
10119 return 0;
f1f644dc 10120
3123698f 10121 return div_u64(mul_u32_u32(m_n->link_m, link_freq), m_n->link_n);
6878da05 10122}
f1f644dc 10123
18442d08 10124static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 10125 struct intel_crtc_state *pipe_config)
6878da05 10126{
e3b247da 10127 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
79e53945 10128
18442d08
VS
10129 /* read out port_clock from the DPLL */
10130 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 10131
f1f644dc 10132 /*
e3b247da
VS
10133 * In case there is an active pipe without active ports,
10134 * we may need some idea for the dotclock anyway.
10135 * Calculate one based on the FDI configuration.
79e53945 10136 */
2d112de7 10137 pipe_config->base.adjusted_mode.crtc_clock =
21a727b3 10138 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
18442d08 10139 &pipe_config->fdi_m_n);
79e53945
JB
10140}
10141
de330815
VS
10142/* Returns the currently programmed mode of the given encoder. */
10143struct drm_display_mode *
10144intel_encoder_current_mode(struct intel_encoder *encoder)
79e53945 10145{
de330815
VS
10146 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
10147 struct intel_crtc_state *crtc_state;
79e53945 10148 struct drm_display_mode *mode;
de330815
VS
10149 struct intel_crtc *crtc;
10150 enum pipe pipe;
10151
10152 if (!encoder->get_hw_state(encoder, &pipe))
10153 return NULL;
10154
10155 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
79e53945
JB
10156
10157 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10158 if (!mode)
10159 return NULL;
10160
de330815
VS
10161 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
10162 if (!crtc_state) {
3f36b937
TU
10163 kfree(mode);
10164 return NULL;
10165 }
10166
de330815 10167 crtc_state->base.crtc = &crtc->base;
3f36b937 10168
de330815
VS
10169 if (!dev_priv->display.get_pipe_config(crtc, crtc_state)) {
10170 kfree(crtc_state);
10171 kfree(mode);
10172 return NULL;
10173 }
e30a154b 10174
de330815 10175 encoder->get_config(encoder, crtc_state);
79e53945 10176
de330815 10177 intel_mode_from_pipe_config(mode, crtc_state);
79e53945 10178
de330815 10179 kfree(crtc_state);
3f36b937 10180
79e53945
JB
10181 return mode;
10182}
10183
10184static void intel_crtc_destroy(struct drm_crtc *crtc)
10185{
10186 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10187
10188 drm_crtc_cleanup(crtc);
10189 kfree(intel_crtc);
10190}
10191
5a21b665
DV
10192/**
10193 * intel_wm_need_update - Check whether watermarks need updating
10194 * @plane: drm plane
10195 * @state: new plane state
10196 *
10197 * Check current plane state versus the new one to determine whether
10198 * watermarks need to be recalculated.
10199 *
10200 * Returns true or false.
10201 */
10202static bool intel_wm_need_update(struct drm_plane *plane,
10203 struct drm_plane_state *state)
10204{
10205 struct intel_plane_state *new = to_intel_plane_state(state);
10206 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
10207
10208 /* Update watermarks on tiling or size changes. */
936e71e3 10209 if (new->base.visible != cur->base.visible)
5a21b665
DV
10210 return true;
10211
10212 if (!cur->base.fb || !new->base.fb)
10213 return false;
10214
bae781b2 10215 if (cur->base.fb->modifier != new->base.fb->modifier ||
5a21b665 10216 cur->base.rotation != new->base.rotation ||
936e71e3
VS
10217 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
10218 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
10219 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
10220 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
5a21b665
DV
10221 return true;
10222
10223 return false;
10224}
10225
b2b55502 10226static bool needs_scaling(const struct intel_plane_state *state)
5a21b665 10227{
936e71e3
VS
10228 int src_w = drm_rect_width(&state->base.src) >> 16;
10229 int src_h = drm_rect_height(&state->base.src) >> 16;
10230 int dst_w = drm_rect_width(&state->base.dst);
10231 int dst_h = drm_rect_height(&state->base.dst);
5a21b665
DV
10232
10233 return (src_w != dst_w || src_h != dst_h);
10234}
d21fbe87 10235
b2b55502
VS
10236int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state,
10237 struct drm_crtc_state *crtc_state,
10238 const struct intel_plane_state *old_plane_state,
da20eabd
ML
10239 struct drm_plane_state *plane_state)
10240{
ab1d3a0e 10241 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
da20eabd
ML
10242 struct drm_crtc *crtc = crtc_state->crtc;
10243 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
e9728bd8 10244 struct intel_plane *plane = to_intel_plane(plane_state->plane);
da20eabd 10245 struct drm_device *dev = crtc->dev;
ed4a6a7c 10246 struct drm_i915_private *dev_priv = to_i915(dev);
da20eabd 10247 bool mode_changed = needs_modeset(crtc_state);
b2b55502 10248 bool was_crtc_enabled = old_crtc_state->base.active;
da20eabd 10249 bool is_crtc_enabled = crtc_state->active;
da20eabd
ML
10250 bool turn_off, turn_on, visible, was_visible;
10251 struct drm_framebuffer *fb = plane_state->fb;
78108b7c 10252 int ret;
da20eabd 10253
e9728bd8 10254 if (INTEL_GEN(dev_priv) >= 9 && plane->id != PLANE_CURSOR) {
da20eabd
ML
10255 ret = skl_update_scaler_plane(
10256 to_intel_crtc_state(crtc_state),
10257 to_intel_plane_state(plane_state));
10258 if (ret)
10259 return ret;
10260 }
10261
936e71e3 10262 was_visible = old_plane_state->base.visible;
1d4258db 10263 visible = plane_state->visible;
da20eabd
ML
10264
10265 if (!was_crtc_enabled && WARN_ON(was_visible))
10266 was_visible = false;
10267
35c08f43
ML
10268 /*
10269 * Visibility is calculated as if the crtc was on, but
10270 * after scaler setup everything depends on it being off
10271 * when the crtc isn't active.
f818ffea
VS
10272 *
10273 * FIXME this is wrong for watermarks. Watermarks should also
10274 * be computed as if the pipe would be active. Perhaps move
10275 * per-plane wm computation to the .check_plane() hook, and
10276 * only combine the results from all planes in the current place?
35c08f43 10277 */
e9728bd8 10278 if (!is_crtc_enabled) {
1d4258db 10279 plane_state->visible = visible = false;
e9728bd8
VS
10280 to_intel_crtc_state(crtc_state)->active_planes &= ~BIT(plane->id);
10281 }
da20eabd
ML
10282
10283 if (!was_visible && !visible)
10284 return 0;
10285
e8861675
ML
10286 if (fb != old_plane_state->base.fb)
10287 pipe_config->fb_changed = true;
10288
da20eabd
ML
10289 turn_off = was_visible && (!visible || mode_changed);
10290 turn_on = visible && (!was_visible || mode_changed);
10291
72660ce0 10292 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
e9728bd8
VS
10293 intel_crtc->base.base.id, intel_crtc->base.name,
10294 plane->base.base.id, plane->base.name,
72660ce0 10295 fb ? fb->base.id : -1);
da20eabd 10296
72660ce0 10297 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
e9728bd8 10298 plane->base.base.id, plane->base.name,
72660ce0 10299 was_visible, visible,
da20eabd
ML
10300 turn_off, turn_on, mode_changed);
10301
caed361d 10302 if (turn_on) {
04548cba 10303 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
b4ede6df 10304 pipe_config->update_wm_pre = true;
caed361d
VS
10305
10306 /* must disable cxsr around plane enable/disable */
e9728bd8 10307 if (plane->id != PLANE_CURSOR)
caed361d
VS
10308 pipe_config->disable_cxsr = true;
10309 } else if (turn_off) {
04548cba 10310 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
b4ede6df 10311 pipe_config->update_wm_post = true;
92826fcd 10312
852eb00d 10313 /* must disable cxsr around plane enable/disable */
e9728bd8 10314 if (plane->id != PLANE_CURSOR)
ab1d3a0e 10315 pipe_config->disable_cxsr = true;
e9728bd8 10316 } else if (intel_wm_need_update(&plane->base, plane_state)) {
04548cba 10317 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
b4ede6df
VS
10318 /* FIXME bollocks */
10319 pipe_config->update_wm_pre = true;
10320 pipe_config->update_wm_post = true;
10321 }
852eb00d 10322 }
da20eabd 10323
8be6ca85 10324 if (visible || was_visible)
e9728bd8 10325 pipe_config->fb_bits |= plane->frontbuffer_bit;
a9ff8714 10326
31ae71fc
ML
10327 /*
10328 * WaCxSRDisabledForSpriteScaling:ivb
10329 *
10330 * cstate->update_wm was already set above, so this flag will
10331 * take effect when we commit and program watermarks.
10332 */
e9728bd8 10333 if (plane->id == PLANE_SPRITE0 && IS_IVYBRIDGE(dev_priv) &&
31ae71fc
ML
10334 needs_scaling(to_intel_plane_state(plane_state)) &&
10335 !needs_scaling(old_plane_state))
10336 pipe_config->disable_lp_wm = true;
d21fbe87 10337
da20eabd
ML
10338 return 0;
10339}
10340
6d3a1ce7
ML
10341static bool encoders_cloneable(const struct intel_encoder *a,
10342 const struct intel_encoder *b)
10343{
10344 /* masks could be asymmetric, so check both ways */
10345 return a == b || (a->cloneable & (1 << b->type) &&
10346 b->cloneable & (1 << a->type));
10347}
10348
10349static bool check_single_encoder_cloning(struct drm_atomic_state *state,
10350 struct intel_crtc *crtc,
10351 struct intel_encoder *encoder)
10352{
10353 struct intel_encoder *source_encoder;
10354 struct drm_connector *connector;
10355 struct drm_connector_state *connector_state;
10356 int i;
10357
aa5e9b47 10358 for_each_new_connector_in_state(state, connector, connector_state, i) {
6d3a1ce7
ML
10359 if (connector_state->crtc != &crtc->base)
10360 continue;
10361
10362 source_encoder =
10363 to_intel_encoder(connector_state->best_encoder);
10364 if (!encoders_cloneable(encoder, source_encoder))
10365 return false;
10366 }
10367
10368 return true;
10369}
10370
6d3a1ce7
ML
10371static int intel_crtc_atomic_check(struct drm_crtc *crtc,
10372 struct drm_crtc_state *crtc_state)
10373{
cf5a15be 10374 struct drm_device *dev = crtc->dev;
fac5e23e 10375 struct drm_i915_private *dev_priv = to_i915(dev);
6d3a1ce7 10376 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cf5a15be
ML
10377 struct intel_crtc_state *pipe_config =
10378 to_intel_crtc_state(crtc_state);
6d3a1ce7 10379 struct drm_atomic_state *state = crtc_state->state;
4d20cd86 10380 int ret;
6d3a1ce7
ML
10381 bool mode_changed = needs_modeset(crtc_state);
10382
852eb00d 10383 if (mode_changed && !crtc_state->active)
caed361d 10384 pipe_config->update_wm_post = true;
eddfcbcd 10385
ad421372
ML
10386 if (mode_changed && crtc_state->enable &&
10387 dev_priv->display.crtc_compute_clock &&
8106ddbd 10388 !WARN_ON(pipe_config->shared_dpll)) {
ad421372
ML
10389 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
10390 pipe_config);
10391 if (ret)
10392 return ret;
10393 }
10394
82cf435b
LL
10395 if (crtc_state->color_mgmt_changed) {
10396 ret = intel_color_check(crtc, crtc_state);
10397 if (ret)
10398 return ret;
e7852a4b
LL
10399
10400 /*
10401 * Changing color management on Intel hardware is
10402 * handled as part of planes update.
10403 */
10404 crtc_state->planes_changed = true;
82cf435b
LL
10405 }
10406
e435d6e5 10407 ret = 0;
86c8bbbe 10408 if (dev_priv->display.compute_pipe_wm) {
e3bddded 10409 ret = dev_priv->display.compute_pipe_wm(pipe_config);
ed4a6a7c
MR
10410 if (ret) {
10411 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
10412 return ret;
10413 }
10414 }
10415
10416 if (dev_priv->display.compute_intermediate_wm &&
10417 !to_intel_atomic_state(state)->skip_intermediate_wm) {
10418 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
10419 return 0;
10420
10421 /*
10422 * Calculate 'intermediate' watermarks that satisfy both the
10423 * old state and the new state. We can program these
10424 * immediately.
10425 */
6315b5d3 10426 ret = dev_priv->display.compute_intermediate_wm(dev,
ed4a6a7c
MR
10427 intel_crtc,
10428 pipe_config);
10429 if (ret) {
10430 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
86c8bbbe 10431 return ret;
ed4a6a7c 10432 }
e3d5457c
VS
10433 } else if (dev_priv->display.compute_intermediate_wm) {
10434 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
10435 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
86c8bbbe
MR
10436 }
10437
6315b5d3 10438 if (INTEL_GEN(dev_priv) >= 9) {
e435d6e5
ML
10439 if (mode_changed)
10440 ret = skl_update_scaler_crtc(pipe_config);
10441
73b0ca8e
MK
10442 if (!ret)
10443 ret = skl_check_pipe_max_pixel_rate(intel_crtc,
10444 pipe_config);
e435d6e5 10445 if (!ret)
6ebc6923 10446 ret = intel_atomic_setup_scalers(dev_priv, intel_crtc,
e435d6e5
ML
10447 pipe_config);
10448 }
10449
10450 return ret;
6d3a1ce7
ML
10451}
10452
65b38e0d 10453static const struct drm_crtc_helper_funcs intel_helper_funcs = {
5a21b665
DV
10454 .atomic_begin = intel_begin_crtc_commit,
10455 .atomic_flush = intel_finish_crtc_commit,
6d3a1ce7 10456 .atomic_check = intel_crtc_atomic_check,
f6e5b160
CW
10457};
10458
d29b2f9d
ACO
10459static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
10460{
10461 struct intel_connector *connector;
f9e905ca 10462 struct drm_connector_list_iter conn_iter;
d29b2f9d 10463
f9e905ca
DV
10464 drm_connector_list_iter_begin(dev, &conn_iter);
10465 for_each_intel_connector_iter(connector, &conn_iter) {
8863dc7f
DV
10466 if (connector->base.state->crtc)
10467 drm_connector_unreference(&connector->base);
10468
d29b2f9d
ACO
10469 if (connector->base.encoder) {
10470 connector->base.state->best_encoder =
10471 connector->base.encoder;
10472 connector->base.state->crtc =
10473 connector->base.encoder->crtc;
8863dc7f
DV
10474
10475 drm_connector_reference(&connector->base);
d29b2f9d
ACO
10476 } else {
10477 connector->base.state->best_encoder = NULL;
10478 connector->base.state->crtc = NULL;
10479 }
10480 }
f9e905ca 10481 drm_connector_list_iter_end(&conn_iter);
d29b2f9d
ACO
10482}
10483
050f7aeb 10484static void
eba905b2 10485connected_sink_compute_bpp(struct intel_connector *connector,
5cec258b 10486 struct intel_crtc_state *pipe_config)
050f7aeb 10487{
6a2a5c5d 10488 const struct drm_display_info *info = &connector->base.display_info;
050f7aeb
DV
10489 int bpp = pipe_config->pipe_bpp;
10490
10491 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
6a2a5c5d
VS
10492 connector->base.base.id,
10493 connector->base.name);
050f7aeb
DV
10494
10495 /* Don't use an invalid EDID bpc value */
6a2a5c5d 10496 if (info->bpc != 0 && info->bpc * 3 < bpp) {
050f7aeb 10497 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
6a2a5c5d
VS
10498 bpp, info->bpc * 3);
10499 pipe_config->pipe_bpp = info->bpc * 3;
050f7aeb
DV
10500 }
10501
196f954e 10502 /* Clamp bpp to 8 on screens without EDID 1.4 */
6a2a5c5d 10503 if (info->bpc == 0 && bpp > 24) {
196f954e
MK
10504 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
10505 bpp);
10506 pipe_config->pipe_bpp = 24;
050f7aeb
DV
10507 }
10508}
10509
4e53c2e0 10510static int
050f7aeb 10511compute_baseline_pipe_bpp(struct intel_crtc *crtc,
5cec258b 10512 struct intel_crtc_state *pipe_config)
4e53c2e0 10513{
9beb5fea 10514 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1486017f 10515 struct drm_atomic_state *state;
da3ced29
ACO
10516 struct drm_connector *connector;
10517 struct drm_connector_state *connector_state;
1486017f 10518 int bpp, i;
4e53c2e0 10519
9beb5fea
TU
10520 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
10521 IS_CHERRYVIEW(dev_priv)))
4e53c2e0 10522 bpp = 10*3;
9beb5fea 10523 else if (INTEL_GEN(dev_priv) >= 5)
d328c9d7
DV
10524 bpp = 12*3;
10525 else
10526 bpp = 8*3;
10527
4e53c2e0 10528
4e53c2e0
DV
10529 pipe_config->pipe_bpp = bpp;
10530
1486017f
ACO
10531 state = pipe_config->base.state;
10532
4e53c2e0 10533 /* Clamp display bpp to EDID value */
aa5e9b47 10534 for_each_new_connector_in_state(state, connector, connector_state, i) {
da3ced29 10535 if (connector_state->crtc != &crtc->base)
4e53c2e0
DV
10536 continue;
10537
da3ced29
ACO
10538 connected_sink_compute_bpp(to_intel_connector(connector),
10539 pipe_config);
4e53c2e0
DV
10540 }
10541
10542 return bpp;
10543}
10544
644db711
DV
10545static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10546{
10547 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10548 "type: 0x%x flags: 0x%x\n",
1342830c 10549 mode->crtc_clock,
644db711
DV
10550 mode->crtc_hdisplay, mode->crtc_hsync_start,
10551 mode->crtc_hsync_end, mode->crtc_htotal,
10552 mode->crtc_vdisplay, mode->crtc_vsync_start,
10553 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10554}
10555
f6982332
TU
10556static inline void
10557intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
a4309657 10558 unsigned int lane_count, struct intel_link_m_n *m_n)
f6982332 10559{
a4309657
TU
10560 DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10561 id, lane_count,
f6982332
TU
10562 m_n->gmch_m, m_n->gmch_n,
10563 m_n->link_m, m_n->link_n, m_n->tu);
10564}
10565
40b2be41
VS
10566#define OUTPUT_TYPE(x) [INTEL_OUTPUT_ ## x] = #x
10567
10568static const char * const output_type_str[] = {
10569 OUTPUT_TYPE(UNUSED),
10570 OUTPUT_TYPE(ANALOG),
10571 OUTPUT_TYPE(DVO),
10572 OUTPUT_TYPE(SDVO),
10573 OUTPUT_TYPE(LVDS),
10574 OUTPUT_TYPE(TVOUT),
10575 OUTPUT_TYPE(HDMI),
10576 OUTPUT_TYPE(DP),
10577 OUTPUT_TYPE(EDP),
10578 OUTPUT_TYPE(DSI),
10579 OUTPUT_TYPE(UNKNOWN),
10580 OUTPUT_TYPE(DP_MST),
10581};
10582
10583#undef OUTPUT_TYPE
10584
10585static void snprintf_output_types(char *buf, size_t len,
10586 unsigned int output_types)
10587{
10588 char *str = buf;
10589 int i;
10590
10591 str[0] = '\0';
10592
10593 for (i = 0; i < ARRAY_SIZE(output_type_str); i++) {
10594 int r;
10595
10596 if ((output_types & BIT(i)) == 0)
10597 continue;
10598
10599 r = snprintf(str, len, "%s%s",
10600 str != buf ? "," : "", output_type_str[i]);
10601 if (r >= len)
10602 break;
10603 str += r;
10604 len -= r;
10605
10606 output_types &= ~BIT(i);
10607 }
10608
10609 WARN_ON_ONCE(output_types != 0);
10610}
10611
c0b03411 10612static void intel_dump_pipe_config(struct intel_crtc *crtc,
5cec258b 10613 struct intel_crtc_state *pipe_config,
c0b03411
DV
10614 const char *context)
10615{
6a60cd87 10616 struct drm_device *dev = crtc->base.dev;
4f8036a2 10617 struct drm_i915_private *dev_priv = to_i915(dev);
6a60cd87
CK
10618 struct drm_plane *plane;
10619 struct intel_plane *intel_plane;
10620 struct intel_plane_state *state;
10621 struct drm_framebuffer *fb;
40b2be41 10622 char buf[64];
6a60cd87 10623
66766e4f
TU
10624 DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
10625 crtc->base.base.id, crtc->base.name, context);
c0b03411 10626
40b2be41
VS
10627 snprintf_output_types(buf, sizeof(buf), pipe_config->output_types);
10628 DRM_DEBUG_KMS("output_types: %s (0x%x)\n",
10629 buf, pipe_config->output_types);
10630
2c89429e
TU
10631 DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
10632 transcoder_name(pipe_config->cpu_transcoder),
c0b03411 10633 pipe_config->pipe_bpp, pipe_config->dither);
a4309657
TU
10634
10635 if (pipe_config->has_pch_encoder)
10636 intel_dump_m_n_config(pipe_config, "fdi",
10637 pipe_config->fdi_lanes,
10638 &pipe_config->fdi_m_n);
f6982332 10639
b22ca995
SS
10640 if (pipe_config->ycbcr420)
10641 DRM_DEBUG_KMS("YCbCr 4:2:0 output enabled\n");
10642
f6982332 10643 if (intel_crtc_has_dp_encoder(pipe_config)) {
a4309657
TU
10644 intel_dump_m_n_config(pipe_config, "dp m_n",
10645 pipe_config->lane_count, &pipe_config->dp_m_n);
d806e682
TU
10646 if (pipe_config->has_drrs)
10647 intel_dump_m_n_config(pipe_config, "dp m2_n2",
10648 pipe_config->lane_count,
10649 &pipe_config->dp_m2_n2);
f6982332 10650 }
b95af8be 10651
55072d19 10652 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
2c89429e 10653 pipe_config->has_audio, pipe_config->has_infoframe);
55072d19 10654
c0b03411 10655 DRM_DEBUG_KMS("requested mode:\n");
2d112de7 10656 drm_mode_debug_printmodeline(&pipe_config->base.mode);
c0b03411 10657 DRM_DEBUG_KMS("adjusted mode:\n");
2d112de7
ACO
10658 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
10659 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
a7d1b3f4 10660 DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d, pixel rate %d\n",
2c89429e 10661 pipe_config->port_clock,
a7d1b3f4
VS
10662 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
10663 pipe_config->pixel_rate);
dd2f616d
TU
10664
10665 if (INTEL_GEN(dev_priv) >= 9)
10666 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
10667 crtc->num_scalers,
10668 pipe_config->scaler_state.scaler_users,
10669 pipe_config->scaler_state.scaler_id);
a74f8375
TU
10670
10671 if (HAS_GMCH_DISPLAY(dev_priv))
10672 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10673 pipe_config->gmch_pfit.control,
10674 pipe_config->gmch_pfit.pgm_ratios,
10675 pipe_config->gmch_pfit.lvds_border_bits);
10676 else
10677 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
10678 pipe_config->pch_pfit.pos,
10679 pipe_config->pch_pfit.size,
08c4d7fc 10680 enableddisabled(pipe_config->pch_pfit.enabled));
a74f8375 10681
2c89429e
TU
10682 DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
10683 pipe_config->ips_enabled, pipe_config->double_wide);
6a60cd87 10684
f50b79f0 10685 intel_dpll_dump_hw_state(dev_priv, &pipe_config->dpll_hw_state);
415ff0f6 10686
6a60cd87
CK
10687 DRM_DEBUG_KMS("planes on this crtc\n");
10688 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
b3c11ac2 10689 struct drm_format_name_buf format_name;
6a60cd87
CK
10690 intel_plane = to_intel_plane(plane);
10691 if (intel_plane->pipe != crtc->pipe)
10692 continue;
10693
10694 state = to_intel_plane_state(plane->state);
10695 fb = state->base.fb;
10696 if (!fb) {
1d577e02
VS
10697 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
10698 plane->base.id, plane->name, state->scaler_id);
6a60cd87
CK
10699 continue;
10700 }
10701
dd2f616d
TU
10702 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
10703 plane->base.id, plane->name,
b3c11ac2 10704 fb->base.id, fb->width, fb->height,
438b74a5 10705 drm_get_format_name(fb->format->format, &format_name));
dd2f616d
TU
10706 if (INTEL_GEN(dev_priv) >= 9)
10707 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
10708 state->scaler_id,
10709 state->base.src.x1 >> 16,
10710 state->base.src.y1 >> 16,
10711 drm_rect_width(&state->base.src) >> 16,
10712 drm_rect_height(&state->base.src) >> 16,
10713 state->base.dst.x1, state->base.dst.y1,
10714 drm_rect_width(&state->base.dst),
10715 drm_rect_height(&state->base.dst));
6a60cd87 10716 }
c0b03411
DV
10717}
10718
5448a00d 10719static bool check_digital_port_conflicts(struct drm_atomic_state *state)
00f0b378 10720{
5448a00d 10721 struct drm_device *dev = state->dev;
da3ced29 10722 struct drm_connector *connector;
2fd96b41 10723 struct drm_connector_list_iter conn_iter;
00f0b378 10724 unsigned int used_ports = 0;
477321e0 10725 unsigned int used_mst_ports = 0;
00f0b378
VS
10726
10727 /*
10728 * Walk the connector list instead of the encoder
10729 * list to detect the problem on ddi platforms
10730 * where there's just one encoder per digital port.
10731 */
2fd96b41
GP
10732 drm_connector_list_iter_begin(dev, &conn_iter);
10733 drm_for_each_connector_iter(connector, &conn_iter) {
0bff4858
VS
10734 struct drm_connector_state *connector_state;
10735 struct intel_encoder *encoder;
10736
10737 connector_state = drm_atomic_get_existing_connector_state(state, connector);
10738 if (!connector_state)
10739 connector_state = connector->state;
10740
5448a00d 10741 if (!connector_state->best_encoder)
00f0b378
VS
10742 continue;
10743
5448a00d
ACO
10744 encoder = to_intel_encoder(connector_state->best_encoder);
10745
10746 WARN_ON(!connector_state->crtc);
00f0b378
VS
10747
10748 switch (encoder->type) {
10749 unsigned int port_mask;
10750 case INTEL_OUTPUT_UNKNOWN:
4f8036a2 10751 if (WARN_ON(!HAS_DDI(to_i915(dev))))
00f0b378 10752 break;
cca0502b 10753 case INTEL_OUTPUT_DP:
00f0b378
VS
10754 case INTEL_OUTPUT_HDMI:
10755 case INTEL_OUTPUT_EDP:
10756 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
10757
10758 /* the same port mustn't appear more than once */
10759 if (used_ports & port_mask)
10760 return false;
10761
10762 used_ports |= port_mask;
477321e0
VS
10763 break;
10764 case INTEL_OUTPUT_DP_MST:
10765 used_mst_ports |=
10766 1 << enc_to_mst(&encoder->base)->primary->port;
10767 break;
00f0b378
VS
10768 default:
10769 break;
10770 }
10771 }
2fd96b41 10772 drm_connector_list_iter_end(&conn_iter);
00f0b378 10773
477321e0
VS
10774 /* can't mix MST and SST/HDMI on the same port */
10775 if (used_ports & used_mst_ports)
10776 return false;
10777
00f0b378
VS
10778 return true;
10779}
10780
83a57153
ACO
10781static void
10782clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
10783{
ff32c54e
VS
10784 struct drm_i915_private *dev_priv =
10785 to_i915(crtc_state->base.crtc->dev);
663a3640 10786 struct intel_crtc_scaler_state scaler_state;
4978cc93 10787 struct intel_dpll_hw_state dpll_hw_state;
8106ddbd 10788 struct intel_shared_dpll *shared_dpll;
ff32c54e 10789 struct intel_crtc_wm_state wm_state;
6e644626 10790 bool force_thru, ips_force_disable;
83a57153 10791
7546a384
ACO
10792 /* FIXME: before the switch to atomic started, a new pipe_config was
10793 * kzalloc'd. Code that depends on any field being zero should be
10794 * fixed, so that the crtc_state can be safely duplicated. For now,
10795 * only fields that are know to not cause problems are preserved. */
10796
663a3640 10797 scaler_state = crtc_state->scaler_state;
4978cc93
ACO
10798 shared_dpll = crtc_state->shared_dpll;
10799 dpll_hw_state = crtc_state->dpll_hw_state;
c4e2d043 10800 force_thru = crtc_state->pch_pfit.force_thru;
6e644626 10801 ips_force_disable = crtc_state->ips_force_disable;
04548cba
VS
10802 if (IS_G4X(dev_priv) ||
10803 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
ff32c54e 10804 wm_state = crtc_state->wm;
4978cc93 10805
d2fa80a5
CW
10806 /* Keep base drm_crtc_state intact, only clear our extended struct */
10807 BUILD_BUG_ON(offsetof(struct intel_crtc_state, base));
10808 memset(&crtc_state->base + 1, 0,
10809 sizeof(*crtc_state) - sizeof(crtc_state->base));
4978cc93 10810
663a3640 10811 crtc_state->scaler_state = scaler_state;
4978cc93
ACO
10812 crtc_state->shared_dpll = shared_dpll;
10813 crtc_state->dpll_hw_state = dpll_hw_state;
c4e2d043 10814 crtc_state->pch_pfit.force_thru = force_thru;
6e644626 10815 crtc_state->ips_force_disable = ips_force_disable;
04548cba
VS
10816 if (IS_G4X(dev_priv) ||
10817 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
ff32c54e 10818 crtc_state->wm = wm_state;
83a57153
ACO
10819}
10820
548ee15b 10821static int
b8cecdf5 10822intel_modeset_pipe_config(struct drm_crtc *crtc,
b359283a 10823 struct intel_crtc_state *pipe_config)
ee7b9f93 10824{
b359283a 10825 struct drm_atomic_state *state = pipe_config->base.state;
7758a113 10826 struct intel_encoder *encoder;
da3ced29 10827 struct drm_connector *connector;
0b901879 10828 struct drm_connector_state *connector_state;
d328c9d7 10829 int base_bpp, ret = -EINVAL;
0b901879 10830 int i;
e29c22c0 10831 bool retry = true;
ee7b9f93 10832
83a57153 10833 clear_intel_crtc_state(pipe_config);
7758a113 10834
e143a21c
DV
10835 pipe_config->cpu_transcoder =
10836 (enum transcoder) to_intel_crtc(crtc)->pipe;
b8cecdf5 10837
2960bc9c
ID
10838 /*
10839 * Sanitize sync polarity flags based on requested ones. If neither
10840 * positive or negative polarity is requested, treat this as meaning
10841 * negative polarity.
10842 */
2d112de7 10843 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 10844 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
2d112de7 10845 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
2960bc9c 10846
2d112de7 10847 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 10848 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
2d112de7 10849 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
2960bc9c 10850
d328c9d7
DV
10851 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10852 pipe_config);
10853 if (base_bpp < 0)
4e53c2e0
DV
10854 goto fail;
10855
e41a56be
VS
10856 /*
10857 * Determine the real pipe dimensions. Note that stereo modes can
10858 * increase the actual pipe size due to the frame doubling and
10859 * insertion of additional space for blanks between the frame. This
10860 * is stored in the crtc timings. We use the requested mode to do this
10861 * computation to clearly distinguish it from the adjusted mode, which
10862 * can be changed by the connectors in the below retry loop.
10863 */
196cd5d3 10864 drm_mode_get_hv_timing(&pipe_config->base.mode,
ecb7e16b
GP
10865 &pipe_config->pipe_src_w,
10866 &pipe_config->pipe_src_h);
e41a56be 10867
aa5e9b47 10868 for_each_new_connector_in_state(state, connector, connector_state, i) {
253c84c8
VS
10869 if (connector_state->crtc != crtc)
10870 continue;
10871
10872 encoder = to_intel_encoder(connector_state->best_encoder);
10873
e25148d0
VS
10874 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
10875 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10876 goto fail;
10877 }
10878
253c84c8
VS
10879 /*
10880 * Determine output_types before calling the .compute_config()
10881 * hooks so that the hooks can use this information safely.
10882 */
10883 pipe_config->output_types |= 1 << encoder->type;
10884 }
10885
e29c22c0 10886encoder_retry:
ef1b460d 10887 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 10888 pipe_config->port_clock = 0;
ef1b460d 10889 pipe_config->pixel_multiplier = 1;
ff9a6750 10890
135c81b8 10891 /* Fill in default crtc timings, allow encoders to overwrite them. */
2d112de7
ACO
10892 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
10893 CRTC_STEREO_DOUBLE);
135c81b8 10894
7758a113
DV
10895 /* Pass our mode to the connectors and the CRTC to give them a chance to
10896 * adjust it according to limitations or connector properties, and also
10897 * a chance to reject the mode entirely.
47f1c6c9 10898 */
aa5e9b47 10899 for_each_new_connector_in_state(state, connector, connector_state, i) {
0b901879 10900 if (connector_state->crtc != crtc)
7758a113 10901 continue;
7ae89233 10902
0b901879
ACO
10903 encoder = to_intel_encoder(connector_state->best_encoder);
10904
0a478c27 10905 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
efea6e8e 10906 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
10907 goto fail;
10908 }
ee7b9f93 10909 }
47f1c6c9 10910
ff9a6750
DV
10911 /* Set default port clock if not overwritten by the encoder. Needs to be
10912 * done afterwards in case the encoder adjusts the mode. */
10913 if (!pipe_config->port_clock)
2d112de7 10914 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
241bfc38 10915 * pipe_config->pixel_multiplier;
ff9a6750 10916
a43f6e0f 10917 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 10918 if (ret < 0) {
7758a113
DV
10919 DRM_DEBUG_KMS("CRTC fixup failed\n");
10920 goto fail;
ee7b9f93 10921 }
e29c22c0
DV
10922
10923 if (ret == RETRY) {
10924 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10925 ret = -EINVAL;
10926 goto fail;
10927 }
10928
10929 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10930 retry = false;
10931 goto encoder_retry;
10932 }
10933
e8fa4270 10934 /* Dithering seems to not pass-through bits correctly when it should, so
611032bf
MN
10935 * only enable it on 6bpc panels and when its not a compliance
10936 * test requesting 6bpc video pattern.
10937 */
10938 pipe_config->dither = (pipe_config->pipe_bpp == 6*3) &&
10939 !pipe_config->dither_force_disable;
62f0ace5 10940 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
d328c9d7 10941 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
4e53c2e0 10942
7758a113 10943fail:
548ee15b 10944 return ret;
ee7b9f93 10945}
47f1c6c9 10946
ea9d758d 10947static void
4740b0f2 10948intel_modeset_update_crtc_state(struct drm_atomic_state *state)
ea9d758d 10949{
0a9ab303 10950 struct drm_crtc *crtc;
aa5e9b47 10951 struct drm_crtc_state *new_crtc_state;
8a75d157 10952 int i;
ea9d758d 10953
7668851f 10954 /* Double check state. */
aa5e9b47
ML
10955 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
10956 to_intel_crtc(crtc)->config = to_intel_crtc_state(new_crtc_state);
fc467a22 10957
61067a5e
ML
10958 /*
10959 * Update legacy state to satisfy fbc code. This can
10960 * be removed when fbc uses the atomic state.
10961 */
10962 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
10963 struct drm_plane_state *plane_state = crtc->primary->state;
10964
10965 crtc->primary->fb = plane_state->fb;
10966 crtc->x = plane_state->src_x >> 16;
10967 crtc->y = plane_state->src_y >> 16;
10968 }
ea9d758d 10969 }
ea9d758d
DV
10970}
10971
3bd26263 10972static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 10973{
3bd26263 10974 int diff;
f1f644dc
JB
10975
10976 if (clock1 == clock2)
10977 return true;
10978
10979 if (!clock1 || !clock2)
10980 return false;
10981
10982 diff = abs(clock1 - clock2);
10983
10984 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10985 return true;
10986
10987 return false;
10988}
10989
cfb23ed6
ML
10990static bool
10991intel_compare_m_n(unsigned int m, unsigned int n,
10992 unsigned int m2, unsigned int n2,
10993 bool exact)
10994{
10995 if (m == m2 && n == n2)
10996 return true;
10997
10998 if (exact || !m || !n || !m2 || !n2)
10999 return false;
11000
11001 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
11002
31d10b57
ML
11003 if (n > n2) {
11004 while (n > n2) {
cfb23ed6
ML
11005 m2 <<= 1;
11006 n2 <<= 1;
11007 }
31d10b57
ML
11008 } else if (n < n2) {
11009 while (n < n2) {
cfb23ed6
ML
11010 m <<= 1;
11011 n <<= 1;
11012 }
11013 }
11014
31d10b57
ML
11015 if (n != n2)
11016 return false;
11017
11018 return intel_fuzzy_clock_check(m, m2);
cfb23ed6
ML
11019}
11020
11021static bool
11022intel_compare_link_m_n(const struct intel_link_m_n *m_n,
11023 struct intel_link_m_n *m2_n2,
11024 bool adjust)
11025{
11026 if (m_n->tu == m2_n2->tu &&
11027 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
11028 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
11029 intel_compare_m_n(m_n->link_m, m_n->link_n,
11030 m2_n2->link_m, m2_n2->link_n, !adjust)) {
11031 if (adjust)
11032 *m2_n2 = *m_n;
11033
11034 return true;
11035 }
11036
11037 return false;
11038}
11039
4e8048f8
TU
11040static void __printf(3, 4)
11041pipe_config_err(bool adjust, const char *name, const char *format, ...)
11042{
11043 char *level;
11044 unsigned int category;
11045 struct va_format vaf;
11046 va_list args;
11047
11048 if (adjust) {
11049 level = KERN_DEBUG;
11050 category = DRM_UT_KMS;
11051 } else {
11052 level = KERN_ERR;
11053 category = DRM_UT_NONE;
11054 }
11055
11056 va_start(args, format);
11057 vaf.fmt = format;
11058 vaf.va = &args;
11059
11060 drm_printk(level, category, "mismatch in %s %pV", name, &vaf);
11061
11062 va_end(args);
11063}
11064
0e8ffe1b 11065static bool
6315b5d3 11066intel_pipe_config_compare(struct drm_i915_private *dev_priv,
5cec258b 11067 struct intel_crtc_state *current_config,
cfb23ed6
ML
11068 struct intel_crtc_state *pipe_config,
11069 bool adjust)
0e8ffe1b 11070{
cfb23ed6
ML
11071 bool ret = true;
11072
66e985c0
DV
11073#define PIPE_CONF_CHECK_X(name) \
11074 if (current_config->name != pipe_config->name) { \
4e8048f8 11075 pipe_config_err(adjust, __stringify(name), \
66e985c0
DV
11076 "(expected 0x%08x, found 0x%08x)\n", \
11077 current_config->name, \
11078 pipe_config->name); \
cfb23ed6 11079 ret = false; \
66e985c0
DV
11080 }
11081
08a24034
DV
11082#define PIPE_CONF_CHECK_I(name) \
11083 if (current_config->name != pipe_config->name) { \
4e8048f8 11084 pipe_config_err(adjust, __stringify(name), \
08a24034
DV
11085 "(expected %i, found %i)\n", \
11086 current_config->name, \
11087 pipe_config->name); \
cfb23ed6
ML
11088 ret = false; \
11089 }
11090
8106ddbd
ACO
11091#define PIPE_CONF_CHECK_P(name) \
11092 if (current_config->name != pipe_config->name) { \
4e8048f8 11093 pipe_config_err(adjust, __stringify(name), \
8106ddbd
ACO
11094 "(expected %p, found %p)\n", \
11095 current_config->name, \
11096 pipe_config->name); \
11097 ret = false; \
11098 }
11099
cfb23ed6
ML
11100#define PIPE_CONF_CHECK_M_N(name) \
11101 if (!intel_compare_link_m_n(&current_config->name, \
11102 &pipe_config->name,\
11103 adjust)) { \
4e8048f8 11104 pipe_config_err(adjust, __stringify(name), \
cfb23ed6
ML
11105 "(expected tu %i gmch %i/%i link %i/%i, " \
11106 "found tu %i, gmch %i/%i link %i/%i)\n", \
11107 current_config->name.tu, \
11108 current_config->name.gmch_m, \
11109 current_config->name.gmch_n, \
11110 current_config->name.link_m, \
11111 current_config->name.link_n, \
11112 pipe_config->name.tu, \
11113 pipe_config->name.gmch_m, \
11114 pipe_config->name.gmch_n, \
11115 pipe_config->name.link_m, \
11116 pipe_config->name.link_n); \
11117 ret = false; \
11118 }
11119
55c561a7
DV
11120/* This is required for BDW+ where there is only one set of registers for
11121 * switching between high and low RR.
11122 * This macro can be used whenever a comparison has to be made between one
11123 * hw state and multiple sw state variables.
11124 */
cfb23ed6
ML
11125#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
11126 if (!intel_compare_link_m_n(&current_config->name, \
11127 &pipe_config->name, adjust) && \
11128 !intel_compare_link_m_n(&current_config->alt_name, \
11129 &pipe_config->name, adjust)) { \
4e8048f8 11130 pipe_config_err(adjust, __stringify(name), \
cfb23ed6
ML
11131 "(expected tu %i gmch %i/%i link %i/%i, " \
11132 "or tu %i gmch %i/%i link %i/%i, " \
11133 "found tu %i, gmch %i/%i link %i/%i)\n", \
11134 current_config->name.tu, \
11135 current_config->name.gmch_m, \
11136 current_config->name.gmch_n, \
11137 current_config->name.link_m, \
11138 current_config->name.link_n, \
11139 current_config->alt_name.tu, \
11140 current_config->alt_name.gmch_m, \
11141 current_config->alt_name.gmch_n, \
11142 current_config->alt_name.link_m, \
11143 current_config->alt_name.link_n, \
11144 pipe_config->name.tu, \
11145 pipe_config->name.gmch_m, \
11146 pipe_config->name.gmch_n, \
11147 pipe_config->name.link_m, \
11148 pipe_config->name.link_n); \
11149 ret = false; \
88adfff1
DV
11150 }
11151
1bd1bd80
DV
11152#define PIPE_CONF_CHECK_FLAGS(name, mask) \
11153 if ((current_config->name ^ pipe_config->name) & (mask)) { \
4e8048f8
TU
11154 pipe_config_err(adjust, __stringify(name), \
11155 "(%x) (expected %i, found %i)\n", \
11156 (mask), \
1bd1bd80
DV
11157 current_config->name & (mask), \
11158 pipe_config->name & (mask)); \
cfb23ed6 11159 ret = false; \
1bd1bd80
DV
11160 }
11161
5e550656
VS
11162#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
11163 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
4e8048f8 11164 pipe_config_err(adjust, __stringify(name), \
5e550656
VS
11165 "(expected %i, found %i)\n", \
11166 current_config->name, \
11167 pipe_config->name); \
cfb23ed6 11168 ret = false; \
5e550656
VS
11169 }
11170
bb760063
DV
11171#define PIPE_CONF_QUIRK(quirk) \
11172 ((current_config->quirks | pipe_config->quirks) & (quirk))
11173
eccb140b
DV
11174 PIPE_CONF_CHECK_I(cpu_transcoder);
11175
08a24034
DV
11176 PIPE_CONF_CHECK_I(has_pch_encoder);
11177 PIPE_CONF_CHECK_I(fdi_lanes);
cfb23ed6 11178 PIPE_CONF_CHECK_M_N(fdi_m_n);
08a24034 11179
90a6b7b0 11180 PIPE_CONF_CHECK_I(lane_count);
95a7a2ae 11181 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
b95af8be 11182
6315b5d3 11183 if (INTEL_GEN(dev_priv) < 8) {
cfb23ed6
ML
11184 PIPE_CONF_CHECK_M_N(dp_m_n);
11185
cfb23ed6
ML
11186 if (current_config->has_drrs)
11187 PIPE_CONF_CHECK_M_N(dp_m2_n2);
11188 } else
11189 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
eb14cb74 11190
253c84c8 11191 PIPE_CONF_CHECK_X(output_types);
a65347ba 11192
2d112de7
ACO
11193 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
11194 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
11195 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
11196 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
11197 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
11198 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
1bd1bd80 11199
2d112de7
ACO
11200 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
11201 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
11202 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
11203 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
11204 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
11205 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
1bd1bd80 11206
c93f54cf 11207 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 11208 PIPE_CONF_CHECK_I(has_hdmi_sink);
772c2a51 11209 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
920a14b2 11210 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
b5a9fa09 11211 PIPE_CONF_CHECK_I(limited_color_range);
15953637
SS
11212
11213 PIPE_CONF_CHECK_I(hdmi_scrambling);
11214 PIPE_CONF_CHECK_I(hdmi_high_tmds_clock_ratio);
e43823ec 11215 PIPE_CONF_CHECK_I(has_infoframe);
60436fd4 11216 PIPE_CONF_CHECK_I(ycbcr420);
6c49f241 11217
9ed109a7
DV
11218 PIPE_CONF_CHECK_I(has_audio);
11219
2d112de7 11220 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
1bd1bd80
DV
11221 DRM_MODE_FLAG_INTERLACE);
11222
bb760063 11223 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
2d112de7 11224 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 11225 DRM_MODE_FLAG_PHSYNC);
2d112de7 11226 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 11227 DRM_MODE_FLAG_NHSYNC);
2d112de7 11228 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 11229 DRM_MODE_FLAG_PVSYNC);
2d112de7 11230 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063
DV
11231 DRM_MODE_FLAG_NVSYNC);
11232 }
045ac3b5 11233
333b8ca8 11234 PIPE_CONF_CHECK_X(gmch_pfit.control);
e2ff2d4a 11235 /* pfit ratios are autocomputed by the hw on gen4+ */
6315b5d3 11236 if (INTEL_GEN(dev_priv) < 4)
7f7d8dd6 11237 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
333b8ca8 11238 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
9953599b 11239
bfd16b2a
ML
11240 if (!adjust) {
11241 PIPE_CONF_CHECK_I(pipe_src_w);
11242 PIPE_CONF_CHECK_I(pipe_src_h);
11243
11244 PIPE_CONF_CHECK_I(pch_pfit.enabled);
11245 if (current_config->pch_pfit.enabled) {
11246 PIPE_CONF_CHECK_X(pch_pfit.pos);
11247 PIPE_CONF_CHECK_X(pch_pfit.size);
11248 }
2fa2fe9a 11249
7aefe2b5 11250 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
a7d1b3f4 11251 PIPE_CONF_CHECK_CLOCK_FUZZY(pixel_rate);
7aefe2b5 11252 }
a1b2278e 11253
e59150dc 11254 /* BDW+ don't expose a synchronous way to read the state */
772c2a51 11255 if (IS_HASWELL(dev_priv))
e59150dc 11256 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 11257
282740f7
VS
11258 PIPE_CONF_CHECK_I(double_wide);
11259
8106ddbd 11260 PIPE_CONF_CHECK_P(shared_dpll);
66e985c0 11261 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 11262 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
11263 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
11264 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 11265 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
00490c22 11266 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
3f4cd19f
DL
11267 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
11268 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
11269 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
2de38138
PZ
11270 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr0);
11271 PIPE_CONF_CHECK_X(dpll_hw_state.ebb0);
11272 PIPE_CONF_CHECK_X(dpll_hw_state.ebb4);
11273 PIPE_CONF_CHECK_X(dpll_hw_state.pll0);
11274 PIPE_CONF_CHECK_X(dpll_hw_state.pll1);
11275 PIPE_CONF_CHECK_X(dpll_hw_state.pll2);
11276 PIPE_CONF_CHECK_X(dpll_hw_state.pll3);
11277 PIPE_CONF_CHECK_X(dpll_hw_state.pll6);
11278 PIPE_CONF_CHECK_X(dpll_hw_state.pll8);
11279 PIPE_CONF_CHECK_X(dpll_hw_state.pll9);
11280 PIPE_CONF_CHECK_X(dpll_hw_state.pll10);
11281 PIPE_CONF_CHECK_X(dpll_hw_state.pcsdw12);
c0d43d62 11282
47eacbab
VS
11283 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
11284 PIPE_CONF_CHECK_X(dsi_pll.div);
11285
9beb5fea 11286 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
42571aef
VS
11287 PIPE_CONF_CHECK_I(pipe_bpp);
11288
2d112de7 11289 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
a9a7e98a 11290 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 11291
66e985c0 11292#undef PIPE_CONF_CHECK_X
08a24034 11293#undef PIPE_CONF_CHECK_I
8106ddbd 11294#undef PIPE_CONF_CHECK_P
1bd1bd80 11295#undef PIPE_CONF_CHECK_FLAGS
5e550656 11296#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 11297#undef PIPE_CONF_QUIRK
88adfff1 11298
cfb23ed6 11299 return ret;
0e8ffe1b
DV
11300}
11301
e3b247da
VS
11302static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
11303 const struct intel_crtc_state *pipe_config)
11304{
11305 if (pipe_config->has_pch_encoder) {
21a727b3 11306 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
e3b247da
VS
11307 &pipe_config->fdi_m_n);
11308 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
11309
11310 /*
11311 * FDI already provided one idea for the dotclock.
11312 * Yell if the encoder disagrees.
11313 */
11314 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
11315 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
11316 fdi_dotclock, dotclock);
11317 }
11318}
11319
c0ead703
ML
11320static void verify_wm_state(struct drm_crtc *crtc,
11321 struct drm_crtc_state *new_state)
08db6652 11322{
6315b5d3 11323 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
08db6652 11324 struct skl_ddb_allocation hw_ddb, *sw_ddb;
3de8a14c 11325 struct skl_pipe_wm hw_wm, *sw_wm;
11326 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
11327 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
e7c84544
ML
11328 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11329 const enum pipe pipe = intel_crtc->pipe;
3de8a14c 11330 int plane, level, max_level = ilk_wm_max_level(dev_priv);
08db6652 11331
6315b5d3 11332 if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
08db6652
DL
11333 return;
11334
3de8a14c 11335 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
03af79e0 11336 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
3de8a14c 11337
08db6652
DL
11338 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
11339 sw_ddb = &dev_priv->wm.skl_hw.ddb;
11340
e7c84544 11341 /* planes */
8b364b41 11342 for_each_universal_plane(dev_priv, pipe, plane) {
3de8a14c 11343 hw_plane_wm = &hw_wm.planes[plane];
11344 sw_plane_wm = &sw_wm->planes[plane];
08db6652 11345
3de8a14c 11346 /* Watermarks */
11347 for (level = 0; level <= max_level; level++) {
11348 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11349 &sw_plane_wm->wm[level]))
11350 continue;
11351
11352 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11353 pipe_name(pipe), plane + 1, level,
11354 sw_plane_wm->wm[level].plane_en,
11355 sw_plane_wm->wm[level].plane_res_b,
11356 sw_plane_wm->wm[level].plane_res_l,
11357 hw_plane_wm->wm[level].plane_en,
11358 hw_plane_wm->wm[level].plane_res_b,
11359 hw_plane_wm->wm[level].plane_res_l);
11360 }
08db6652 11361
3de8a14c 11362 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11363 &sw_plane_wm->trans_wm)) {
11364 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11365 pipe_name(pipe), plane + 1,
11366 sw_plane_wm->trans_wm.plane_en,
11367 sw_plane_wm->trans_wm.plane_res_b,
11368 sw_plane_wm->trans_wm.plane_res_l,
11369 hw_plane_wm->trans_wm.plane_en,
11370 hw_plane_wm->trans_wm.plane_res_b,
11371 hw_plane_wm->trans_wm.plane_res_l);
11372 }
11373
11374 /* DDB */
11375 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
11376 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
11377
11378 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
faccd994 11379 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
3de8a14c 11380 pipe_name(pipe), plane + 1,
11381 sw_ddb_entry->start, sw_ddb_entry->end,
11382 hw_ddb_entry->start, hw_ddb_entry->end);
11383 }
e7c84544 11384 }
08db6652 11385
27082493
L
11386 /*
11387 * cursor
11388 * If the cursor plane isn't active, we may not have updated it's ddb
11389 * allocation. In that case since the ddb allocation will be updated
11390 * once the plane becomes visible, we can skip this check
11391 */
cd5dcbf1 11392 if (1) {
3de8a14c 11393 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
11394 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
11395
11396 /* Watermarks */
11397 for (level = 0; level <= max_level; level++) {
11398 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11399 &sw_plane_wm->wm[level]))
11400 continue;
11401
11402 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11403 pipe_name(pipe), level,
11404 sw_plane_wm->wm[level].plane_en,
11405 sw_plane_wm->wm[level].plane_res_b,
11406 sw_plane_wm->wm[level].plane_res_l,
11407 hw_plane_wm->wm[level].plane_en,
11408 hw_plane_wm->wm[level].plane_res_b,
11409 hw_plane_wm->wm[level].plane_res_l);
11410 }
11411
11412 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11413 &sw_plane_wm->trans_wm)) {
11414 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11415 pipe_name(pipe),
11416 sw_plane_wm->trans_wm.plane_en,
11417 sw_plane_wm->trans_wm.plane_res_b,
11418 sw_plane_wm->trans_wm.plane_res_l,
11419 hw_plane_wm->trans_wm.plane_en,
11420 hw_plane_wm->trans_wm.plane_res_b,
11421 hw_plane_wm->trans_wm.plane_res_l);
11422 }
11423
11424 /* DDB */
11425 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
11426 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
27082493 11427
3de8a14c 11428 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
faccd994 11429 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
27082493 11430 pipe_name(pipe),
3de8a14c 11431 sw_ddb_entry->start, sw_ddb_entry->end,
11432 hw_ddb_entry->start, hw_ddb_entry->end);
27082493 11433 }
08db6652
DL
11434 }
11435}
11436
91d1b4bd 11437static void
677100ce
ML
11438verify_connector_state(struct drm_device *dev,
11439 struct drm_atomic_state *state,
11440 struct drm_crtc *crtc)
8af6cf88 11441{
35dd3c64 11442 struct drm_connector *connector;
aa5e9b47 11443 struct drm_connector_state *new_conn_state;
677100ce 11444 int i;
8af6cf88 11445
aa5e9b47 11446 for_each_new_connector_in_state(state, connector, new_conn_state, i) {
35dd3c64 11447 struct drm_encoder *encoder = connector->encoder;
749d98b8 11448 struct drm_crtc_state *crtc_state = NULL;
ad3c558f 11449
aa5e9b47 11450 if (new_conn_state->crtc != crtc)
e7c84544
ML
11451 continue;
11452
749d98b8
ML
11453 if (crtc)
11454 crtc_state = drm_atomic_get_new_crtc_state(state, new_conn_state->crtc);
11455
11456 intel_connector_verify_state(crtc_state, new_conn_state);
8af6cf88 11457
aa5e9b47 11458 I915_STATE_WARN(new_conn_state->best_encoder != encoder,
35dd3c64 11459 "connector's atomic encoder doesn't match legacy encoder\n");
8af6cf88 11460 }
91d1b4bd
DV
11461}
11462
11463static void
86b04268 11464verify_encoder_state(struct drm_device *dev, struct drm_atomic_state *state)
91d1b4bd
DV
11465{
11466 struct intel_encoder *encoder;
86b04268
DV
11467 struct drm_connector *connector;
11468 struct drm_connector_state *old_conn_state, *new_conn_state;
11469 int i;
8af6cf88 11470
b2784e15 11471 for_each_intel_encoder(dev, encoder) {
86b04268 11472 bool enabled = false, found = false;
4d20cd86 11473 enum pipe pipe;
8af6cf88
DV
11474
11475 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
11476 encoder->base.base.id,
8e329a03 11477 encoder->base.name);
8af6cf88 11478
86b04268
DV
11479 for_each_oldnew_connector_in_state(state, connector, old_conn_state,
11480 new_conn_state, i) {
11481 if (old_conn_state->best_encoder == &encoder->base)
11482 found = true;
11483
11484 if (new_conn_state->best_encoder != &encoder->base)
8af6cf88 11485 continue;
86b04268 11486 found = enabled = true;
ad3c558f 11487
86b04268 11488 I915_STATE_WARN(new_conn_state->crtc !=
ad3c558f
ML
11489 encoder->base.crtc,
11490 "connector's crtc doesn't match encoder crtc\n");
8af6cf88 11491 }
86b04268
DV
11492
11493 if (!found)
11494 continue;
0e32b39c 11495
e2c719b7 11496 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
11497 "encoder's enabled state mismatch "
11498 "(expected %i, found %i)\n",
11499 !!encoder->base.crtc, enabled);
7c60d198
ML
11500
11501 if (!encoder->base.crtc) {
4d20cd86 11502 bool active;
7c60d198 11503
4d20cd86
ML
11504 active = encoder->get_hw_state(encoder, &pipe);
11505 I915_STATE_WARN(active,
11506 "encoder detached but still enabled on pipe %c.\n",
11507 pipe_name(pipe));
7c60d198 11508 }
8af6cf88 11509 }
91d1b4bd
DV
11510}
11511
11512static void
c0ead703
ML
11513verify_crtc_state(struct drm_crtc *crtc,
11514 struct drm_crtc_state *old_crtc_state,
11515 struct drm_crtc_state *new_crtc_state)
91d1b4bd 11516{
e7c84544 11517 struct drm_device *dev = crtc->dev;
fac5e23e 11518 struct drm_i915_private *dev_priv = to_i915(dev);
91d1b4bd 11519 struct intel_encoder *encoder;
e7c84544
ML
11520 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11521 struct intel_crtc_state *pipe_config, *sw_config;
11522 struct drm_atomic_state *old_state;
11523 bool active;
045ac3b5 11524
e7c84544 11525 old_state = old_crtc_state->state;
ec2dc6a0 11526 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
e7c84544
ML
11527 pipe_config = to_intel_crtc_state(old_crtc_state);
11528 memset(pipe_config, 0, sizeof(*pipe_config));
11529 pipe_config->base.crtc = crtc;
11530 pipe_config->base.state = old_state;
8af6cf88 11531
78108b7c 11532 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
8af6cf88 11533
e7c84544 11534 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
d62cf62a 11535
e56134bc
VS
11536 /* we keep both pipes enabled on 830 */
11537 if (IS_I830(dev_priv))
e7c84544 11538 active = new_crtc_state->active;
6c49f241 11539
e7c84544
ML
11540 I915_STATE_WARN(new_crtc_state->active != active,
11541 "crtc active state doesn't match with hw state "
11542 "(expected %i, found %i)\n", new_crtc_state->active, active);
0e8ffe1b 11543
e7c84544
ML
11544 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
11545 "transitional active state does not match atomic hw state "
11546 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
4d20cd86 11547
e7c84544
ML
11548 for_each_encoder_on_crtc(dev, crtc, encoder) {
11549 enum pipe pipe;
4d20cd86 11550
e7c84544
ML
11551 active = encoder->get_hw_state(encoder, &pipe);
11552 I915_STATE_WARN(active != new_crtc_state->active,
11553 "[ENCODER:%i] active %i with crtc active %i\n",
11554 encoder->base.base.id, active, new_crtc_state->active);
4d20cd86 11555
e7c84544
ML
11556 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
11557 "Encoder connected to wrong pipe %c\n",
11558 pipe_name(pipe));
4d20cd86 11559
253c84c8
VS
11560 if (active) {
11561 pipe_config->output_types |= 1 << encoder->type;
e7c84544 11562 encoder->get_config(encoder, pipe_config);
253c84c8 11563 }
e7c84544 11564 }
53d9f4e9 11565
a7d1b3f4
VS
11566 intel_crtc_compute_pixel_rate(pipe_config);
11567
e7c84544
ML
11568 if (!new_crtc_state->active)
11569 return;
cfb23ed6 11570
e7c84544 11571 intel_pipe_config_sanity_check(dev_priv, pipe_config);
e3b247da 11572
749d98b8 11573 sw_config = to_intel_crtc_state(new_crtc_state);
6315b5d3 11574 if (!intel_pipe_config_compare(dev_priv, sw_config,
e7c84544
ML
11575 pipe_config, false)) {
11576 I915_STATE_WARN(1, "pipe state doesn't match!\n");
11577 intel_dump_pipe_config(intel_crtc, pipe_config,
11578 "[hw state]");
11579 intel_dump_pipe_config(intel_crtc, sw_config,
11580 "[sw state]");
8af6cf88
DV
11581 }
11582}
11583
91d1b4bd 11584static void
c0ead703
ML
11585verify_single_dpll_state(struct drm_i915_private *dev_priv,
11586 struct intel_shared_dpll *pll,
11587 struct drm_crtc *crtc,
11588 struct drm_crtc_state *new_state)
91d1b4bd 11589{
91d1b4bd 11590 struct intel_dpll_hw_state dpll_hw_state;
e7c84544
ML
11591 unsigned crtc_mask;
11592 bool active;
5358901f 11593
e7c84544 11594 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
5358901f 11595
e7c84544 11596 DRM_DEBUG_KMS("%s\n", pll->name);
5358901f 11597
e7c84544 11598 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
5358901f 11599
e7c84544
ML
11600 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
11601 I915_STATE_WARN(!pll->on && pll->active_mask,
11602 "pll in active use but not on in sw tracking\n");
11603 I915_STATE_WARN(pll->on && !pll->active_mask,
11604 "pll is on but not used by any active crtc\n");
11605 I915_STATE_WARN(pll->on != active,
11606 "pll on state mismatch (expected %i, found %i)\n",
11607 pll->on, active);
11608 }
5358901f 11609
e7c84544 11610 if (!crtc) {
2c42e535 11611 I915_STATE_WARN(pll->active_mask & ~pll->state.crtc_mask,
e7c84544 11612 "more active pll users than references: %x vs %x\n",
2c42e535 11613 pll->active_mask, pll->state.crtc_mask);
5358901f 11614
e7c84544
ML
11615 return;
11616 }
11617
11618 crtc_mask = 1 << drm_crtc_index(crtc);
11619
11620 if (new_state->active)
11621 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
11622 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
11623 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
11624 else
11625 I915_STATE_WARN(pll->active_mask & crtc_mask,
11626 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
11627 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
2dd66ebd 11628
2c42e535 11629 I915_STATE_WARN(!(pll->state.crtc_mask & crtc_mask),
e7c84544 11630 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
2c42e535 11631 crtc_mask, pll->state.crtc_mask);
66e985c0 11632
2c42e535 11633 I915_STATE_WARN(pll->on && memcmp(&pll->state.hw_state,
e7c84544
ML
11634 &dpll_hw_state,
11635 sizeof(dpll_hw_state)),
11636 "pll hw state mismatch\n");
11637}
11638
11639static void
c0ead703
ML
11640verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
11641 struct drm_crtc_state *old_crtc_state,
11642 struct drm_crtc_state *new_crtc_state)
e7c84544 11643{
fac5e23e 11644 struct drm_i915_private *dev_priv = to_i915(dev);
e7c84544
ML
11645 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
11646 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
11647
11648 if (new_state->shared_dpll)
c0ead703 11649 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
e7c84544
ML
11650
11651 if (old_state->shared_dpll &&
11652 old_state->shared_dpll != new_state->shared_dpll) {
11653 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
11654 struct intel_shared_dpll *pll = old_state->shared_dpll;
11655
11656 I915_STATE_WARN(pll->active_mask & crtc_mask,
11657 "pll active mismatch (didn't expect pipe %c in active mask)\n",
11658 pipe_name(drm_crtc_index(crtc)));
2c42e535 11659 I915_STATE_WARN(pll->state.crtc_mask & crtc_mask,
e7c84544
ML
11660 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
11661 pipe_name(drm_crtc_index(crtc)));
5358901f 11662 }
8af6cf88
DV
11663}
11664
e7c84544 11665static void
c0ead703 11666intel_modeset_verify_crtc(struct drm_crtc *crtc,
677100ce
ML
11667 struct drm_atomic_state *state,
11668 struct drm_crtc_state *old_state,
11669 struct drm_crtc_state *new_state)
e7c84544 11670{
5a21b665
DV
11671 if (!needs_modeset(new_state) &&
11672 !to_intel_crtc_state(new_state)->update_pipe)
11673 return;
11674
c0ead703 11675 verify_wm_state(crtc, new_state);
677100ce 11676 verify_connector_state(crtc->dev, state, crtc);
c0ead703
ML
11677 verify_crtc_state(crtc, old_state, new_state);
11678 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
e7c84544
ML
11679}
11680
11681static void
c0ead703 11682verify_disabled_dpll_state(struct drm_device *dev)
e7c84544 11683{
fac5e23e 11684 struct drm_i915_private *dev_priv = to_i915(dev);
e7c84544
ML
11685 int i;
11686
11687 for (i = 0; i < dev_priv->num_shared_dpll; i++)
c0ead703 11688 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
e7c84544
ML
11689}
11690
11691static void
677100ce
ML
11692intel_modeset_verify_disabled(struct drm_device *dev,
11693 struct drm_atomic_state *state)
e7c84544 11694{
86b04268 11695 verify_encoder_state(dev, state);
677100ce 11696 verify_connector_state(dev, state, NULL);
c0ead703 11697 verify_disabled_dpll_state(dev);
e7c84544
ML
11698}
11699
80715b2f
VS
11700static void update_scanline_offset(struct intel_crtc *crtc)
11701{
4f8036a2 11702 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
80715b2f
VS
11703
11704 /*
11705 * The scanline counter increments at the leading edge of hsync.
11706 *
11707 * On most platforms it starts counting from vtotal-1 on the
11708 * first active line. That means the scanline counter value is
11709 * always one less than what we would expect. Ie. just after
11710 * start of vblank, which also occurs at start of hsync (on the
11711 * last active line), the scanline counter will read vblank_start-1.
11712 *
11713 * On gen2 the scanline counter starts counting from 1 instead
11714 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
11715 * to keep the value positive), instead of adding one.
11716 *
11717 * On HSW+ the behaviour of the scanline counter depends on the output
11718 * type. For DP ports it behaves like most other platforms, but on HDMI
11719 * there's an extra 1 line difference. So we need to add two instead of
11720 * one to the value.
ec1b4ee2
VS
11721 *
11722 * On VLV/CHV DSI the scanline counter would appear to increment
11723 * approx. 1/3 of a scanline before start of vblank. Unfortunately
11724 * that means we can't tell whether we're in vblank or not while
11725 * we're on that particular line. We must still set scanline_offset
11726 * to 1 so that the vblank timestamps come out correct when we query
11727 * the scanline counter from within the vblank interrupt handler.
11728 * However if queried just before the start of vblank we'll get an
11729 * answer that's slightly in the future.
80715b2f 11730 */
4f8036a2 11731 if (IS_GEN2(dev_priv)) {
124abe07 11732 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
80715b2f
VS
11733 int vtotal;
11734
124abe07
VS
11735 vtotal = adjusted_mode->crtc_vtotal;
11736 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
80715b2f
VS
11737 vtotal /= 2;
11738
11739 crtc->scanline_offset = vtotal - 1;
4f8036a2 11740 } else if (HAS_DDI(dev_priv) &&
2d84d2b3 11741 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
11742 crtc->scanline_offset = 2;
11743 } else
11744 crtc->scanline_offset = 1;
11745}
11746
ad421372 11747static void intel_modeset_clear_plls(struct drm_atomic_state *state)
ed6739ef 11748{
225da59b 11749 struct drm_device *dev = state->dev;
ed6739ef 11750 struct drm_i915_private *dev_priv = to_i915(dev);
0a9ab303 11751 struct drm_crtc *crtc;
aa5e9b47 11752 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
0a9ab303 11753 int i;
ed6739ef
ACO
11754
11755 if (!dev_priv->display.crtc_compute_clock)
ad421372 11756 return;
ed6739ef 11757
aa5e9b47 11758 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
fb1a38a9 11759 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8106ddbd 11760 struct intel_shared_dpll *old_dpll =
aa5e9b47 11761 to_intel_crtc_state(old_crtc_state)->shared_dpll;
0a9ab303 11762
aa5e9b47 11763 if (!needs_modeset(new_crtc_state))
225da59b
ACO
11764 continue;
11765
aa5e9b47 11766 to_intel_crtc_state(new_crtc_state)->shared_dpll = NULL;
fb1a38a9 11767
8106ddbd 11768 if (!old_dpll)
fb1a38a9 11769 continue;
0a9ab303 11770
a1c414ee 11771 intel_release_shared_dpll(old_dpll, intel_crtc, state);
ad421372 11772 }
ed6739ef
ACO
11773}
11774
99d736a2
ML
11775/*
11776 * This implements the workaround described in the "notes" section of the mode
11777 * set sequence documentation. When going from no pipes or single pipe to
11778 * multiple pipes, and planes are enabled after the pipe, we need to wait at
11779 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
11780 */
11781static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
11782{
11783 struct drm_crtc_state *crtc_state;
11784 struct intel_crtc *intel_crtc;
11785 struct drm_crtc *crtc;
11786 struct intel_crtc_state *first_crtc_state = NULL;
11787 struct intel_crtc_state *other_crtc_state = NULL;
11788 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
11789 int i;
11790
11791 /* look at all crtc's that are going to be enabled in during modeset */
aa5e9b47 11792 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
99d736a2
ML
11793 intel_crtc = to_intel_crtc(crtc);
11794
11795 if (!crtc_state->active || !needs_modeset(crtc_state))
11796 continue;
11797
11798 if (first_crtc_state) {
11799 other_crtc_state = to_intel_crtc_state(crtc_state);
11800 break;
11801 } else {
11802 first_crtc_state = to_intel_crtc_state(crtc_state);
11803 first_pipe = intel_crtc->pipe;
11804 }
11805 }
11806
11807 /* No workaround needed? */
11808 if (!first_crtc_state)
11809 return 0;
11810
11811 /* w/a possibly needed, check how many crtc's are already enabled. */
11812 for_each_intel_crtc(state->dev, intel_crtc) {
11813 struct intel_crtc_state *pipe_config;
11814
11815 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
11816 if (IS_ERR(pipe_config))
11817 return PTR_ERR(pipe_config);
11818
11819 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
11820
11821 if (!pipe_config->base.active ||
11822 needs_modeset(&pipe_config->base))
11823 continue;
11824
11825 /* 2 or more enabled crtcs means no need for w/a */
11826 if (enabled_pipe != INVALID_PIPE)
11827 return 0;
11828
11829 enabled_pipe = intel_crtc->pipe;
11830 }
11831
11832 if (enabled_pipe != INVALID_PIPE)
11833 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
11834 else if (other_crtc_state)
11835 other_crtc_state->hsw_workaround_pipe = first_pipe;
11836
11837 return 0;
11838}
11839
8d96561a
VS
11840static int intel_lock_all_pipes(struct drm_atomic_state *state)
11841{
11842 struct drm_crtc *crtc;
11843
11844 /* Add all pipes to the state */
11845 for_each_crtc(state->dev, crtc) {
11846 struct drm_crtc_state *crtc_state;
11847
11848 crtc_state = drm_atomic_get_crtc_state(state, crtc);
11849 if (IS_ERR(crtc_state))
11850 return PTR_ERR(crtc_state);
11851 }
11852
11853 return 0;
11854}
11855
27c329ed
ML
11856static int intel_modeset_all_pipes(struct drm_atomic_state *state)
11857{
11858 struct drm_crtc *crtc;
27c329ed 11859
8d96561a
VS
11860 /*
11861 * Add all pipes to the state, and force
11862 * a modeset on all the active ones.
11863 */
27c329ed 11864 for_each_crtc(state->dev, crtc) {
9780aad5
VS
11865 struct drm_crtc_state *crtc_state;
11866 int ret;
11867
27c329ed
ML
11868 crtc_state = drm_atomic_get_crtc_state(state, crtc);
11869 if (IS_ERR(crtc_state))
11870 return PTR_ERR(crtc_state);
11871
11872 if (!crtc_state->active || needs_modeset(crtc_state))
11873 continue;
11874
11875 crtc_state->mode_changed = true;
11876
11877 ret = drm_atomic_add_affected_connectors(state, crtc);
11878 if (ret)
9780aad5 11879 return ret;
27c329ed
ML
11880
11881 ret = drm_atomic_add_affected_planes(state, crtc);
11882 if (ret)
9780aad5 11883 return ret;
27c329ed
ML
11884 }
11885
9780aad5 11886 return 0;
27c329ed
ML
11887}
11888
c347a676 11889static int intel_modeset_checks(struct drm_atomic_state *state)
054518dd 11890{
565602d7 11891 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fac5e23e 11892 struct drm_i915_private *dev_priv = to_i915(state->dev);
565602d7 11893 struct drm_crtc *crtc;
aa5e9b47 11894 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
565602d7 11895 int ret = 0, i;
054518dd 11896
b359283a
ML
11897 if (!check_digital_port_conflicts(state)) {
11898 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
11899 return -EINVAL;
11900 }
11901
565602d7
ML
11902 intel_state->modeset = true;
11903 intel_state->active_crtcs = dev_priv->active_crtcs;
bb0f4aab
VS
11904 intel_state->cdclk.logical = dev_priv->cdclk.logical;
11905 intel_state->cdclk.actual = dev_priv->cdclk.actual;
565602d7 11906
aa5e9b47
ML
11907 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
11908 if (new_crtc_state->active)
565602d7
ML
11909 intel_state->active_crtcs |= 1 << i;
11910 else
11911 intel_state->active_crtcs &= ~(1 << i);
8b4a7d05 11912
aa5e9b47 11913 if (old_crtc_state->active != new_crtc_state->active)
8b4a7d05 11914 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
565602d7
ML
11915 }
11916
054518dd
ACO
11917 /*
11918 * See if the config requires any additional preparation, e.g.
11919 * to adjust global state with pipes off. We need to do this
11920 * here so we can get the modeset_pipe updated config for the new
11921 * mode set on this crtc. For other crtcs we need to use the
11922 * adjusted_mode bits in the crtc directly.
11923 */
27c329ed 11924 if (dev_priv->display.modeset_calc_cdclk) {
27c329ed 11925 ret = dev_priv->display.modeset_calc_cdclk(state);
c89e39f3
CT
11926 if (ret < 0)
11927 return ret;
27c329ed 11928
8d96561a 11929 /*
bb0f4aab 11930 * Writes to dev_priv->cdclk.logical must protected by
8d96561a
VS
11931 * holding all the crtc locks, even if we don't end up
11932 * touching the hardware
11933 */
bb0f4aab
VS
11934 if (!intel_cdclk_state_compare(&dev_priv->cdclk.logical,
11935 &intel_state->cdclk.logical)) {
8d96561a
VS
11936 ret = intel_lock_all_pipes(state);
11937 if (ret < 0)
11938 return ret;
11939 }
11940
11941 /* All pipes must be switched off while we change the cdclk. */
bb0f4aab
VS
11942 if (!intel_cdclk_state_compare(&dev_priv->cdclk.actual,
11943 &intel_state->cdclk.actual)) {
27c329ed 11944 ret = intel_modeset_all_pipes(state);
8d96561a
VS
11945 if (ret < 0)
11946 return ret;
11947 }
e8788cbc 11948
bb0f4aab
VS
11949 DRM_DEBUG_KMS("New cdclk calculated to be logical %u kHz, actual %u kHz\n",
11950 intel_state->cdclk.logical.cdclk,
11951 intel_state->cdclk.actual.cdclk);
e0ca7a6b 11952 } else {
bb0f4aab 11953 to_intel_atomic_state(state)->cdclk.logical = dev_priv->cdclk.logical;
e0ca7a6b 11954 }
054518dd 11955
ad421372 11956 intel_modeset_clear_plls(state);
054518dd 11957
565602d7 11958 if (IS_HASWELL(dev_priv))
ad421372 11959 return haswell_mode_set_planes_workaround(state);
99d736a2 11960
ad421372 11961 return 0;
c347a676
ACO
11962}
11963
aa363136
MR
11964/*
11965 * Handle calculation of various watermark data at the end of the atomic check
11966 * phase. The code here should be run after the per-crtc and per-plane 'check'
11967 * handlers to ensure that all derived state has been updated.
11968 */
55994c2c 11969static int calc_watermark_data(struct drm_atomic_state *state)
aa363136
MR
11970{
11971 struct drm_device *dev = state->dev;
98d39494 11972 struct drm_i915_private *dev_priv = to_i915(dev);
98d39494
MR
11973
11974 /* Is there platform-specific watermark information to calculate? */
11975 if (dev_priv->display.compute_global_watermarks)
55994c2c
MR
11976 return dev_priv->display.compute_global_watermarks(state);
11977
11978 return 0;
aa363136
MR
11979}
11980
74c090b1
ML
11981/**
11982 * intel_atomic_check - validate state object
11983 * @dev: drm device
11984 * @state: state to validate
11985 */
11986static int intel_atomic_check(struct drm_device *dev,
11987 struct drm_atomic_state *state)
c347a676 11988{
dd8b3bdb 11989 struct drm_i915_private *dev_priv = to_i915(dev);
aa363136 11990 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
c347a676 11991 struct drm_crtc *crtc;
aa5e9b47 11992 struct drm_crtc_state *old_crtc_state, *crtc_state;
c347a676 11993 int ret, i;
61333b60 11994 bool any_ms = false;
c347a676 11995
74c090b1 11996 ret = drm_atomic_helper_check_modeset(dev, state);
054518dd
ACO
11997 if (ret)
11998 return ret;
11999
aa5e9b47 12000 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, crtc_state, i) {
cfb23ed6
ML
12001 struct intel_crtc_state *pipe_config =
12002 to_intel_crtc_state(crtc_state);
1ed51de9
DV
12003
12004 /* Catch I915_MODE_FLAG_INHERITED */
aa5e9b47 12005 if (crtc_state->mode.private_flags != old_crtc_state->mode.private_flags)
1ed51de9 12006 crtc_state->mode_changed = true;
cfb23ed6 12007
af4a879e 12008 if (!needs_modeset(crtc_state))
c347a676
ACO
12009 continue;
12010
af4a879e
DV
12011 if (!crtc_state->enable) {
12012 any_ms = true;
cfb23ed6 12013 continue;
af4a879e 12014 }
cfb23ed6 12015
26495481
DV
12016 /* FIXME: For only active_changed we shouldn't need to do any
12017 * state recomputation at all. */
12018
1ed51de9
DV
12019 ret = drm_atomic_add_affected_connectors(state, crtc);
12020 if (ret)
12021 return ret;
b359283a 12022
cfb23ed6 12023 ret = intel_modeset_pipe_config(crtc, pipe_config);
25aa1c39
ML
12024 if (ret) {
12025 intel_dump_pipe_config(to_intel_crtc(crtc),
12026 pipe_config, "[failed]");
c347a676 12027 return ret;
25aa1c39 12028 }
c347a676 12029
4f044a88 12030 if (i915_modparams.fastboot &&
6315b5d3 12031 intel_pipe_config_compare(dev_priv,
aa5e9b47 12032 to_intel_crtc_state(old_crtc_state),
1ed51de9 12033 pipe_config, true)) {
26495481 12034 crtc_state->mode_changed = false;
aa5e9b47 12035 pipe_config->update_pipe = true;
26495481
DV
12036 }
12037
af4a879e 12038 if (needs_modeset(crtc_state))
26495481 12039 any_ms = true;
cfb23ed6 12040
af4a879e
DV
12041 ret = drm_atomic_add_affected_planes(state, crtc);
12042 if (ret)
12043 return ret;
61333b60 12044
26495481
DV
12045 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
12046 needs_modeset(crtc_state) ?
12047 "[modeset]" : "[fastset]");
c347a676
ACO
12048 }
12049
61333b60
ML
12050 if (any_ms) {
12051 ret = intel_modeset_checks(state);
12052
12053 if (ret)
12054 return ret;
e0ca7a6b 12055 } else {
bb0f4aab 12056 intel_state->cdclk.logical = dev_priv->cdclk.logical;
e0ca7a6b 12057 }
76305b1a 12058
dd8b3bdb 12059 ret = drm_atomic_helper_check_planes(dev, state);
aa363136
MR
12060 if (ret)
12061 return ret;
12062
f51be2e0 12063 intel_fbc_choose_crtc(dev_priv, state);
55994c2c 12064 return calc_watermark_data(state);
054518dd
ACO
12065}
12066
5008e874 12067static int intel_atomic_prepare_commit(struct drm_device *dev,
d07f0e59 12068 struct drm_atomic_state *state)
5008e874 12069{
fd70075f 12070 return drm_atomic_helper_prepare_planes(dev, state);
5008e874
ML
12071}
12072
a2991414
ML
12073u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
12074{
12075 struct drm_device *dev = crtc->base.dev;
12076
12077 if (!dev->max_vblank_count)
ca814b25 12078 return drm_crtc_accurate_vblank_count(&crtc->base);
a2991414
ML
12079
12080 return dev->driver->get_vblank_counter(dev, crtc->pipe);
12081}
12082
896e5bb0
L
12083static void intel_update_crtc(struct drm_crtc *crtc,
12084 struct drm_atomic_state *state,
12085 struct drm_crtc_state *old_crtc_state,
b44d5c0c 12086 struct drm_crtc_state *new_crtc_state)
896e5bb0
L
12087{
12088 struct drm_device *dev = crtc->dev;
12089 struct drm_i915_private *dev_priv = to_i915(dev);
12090 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
aa5e9b47
ML
12091 struct intel_crtc_state *pipe_config = to_intel_crtc_state(new_crtc_state);
12092 bool modeset = needs_modeset(new_crtc_state);
896e5bb0
L
12093
12094 if (modeset) {
12095 update_scanline_offset(intel_crtc);
12096 dev_priv->display.crtc_enable(pipe_config, state);
12097 } else {
aa5e9b47
ML
12098 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12099 pipe_config);
896e5bb0
L
12100 }
12101
12102 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12103 intel_fbc_enable(
12104 intel_crtc, pipe_config,
12105 to_intel_plane_state(crtc->primary->state));
12106 }
12107
12108 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
896e5bb0
L
12109}
12110
b44d5c0c 12111static void intel_update_crtcs(struct drm_atomic_state *state)
896e5bb0
L
12112{
12113 struct drm_crtc *crtc;
aa5e9b47 12114 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
896e5bb0
L
12115 int i;
12116
aa5e9b47
ML
12117 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12118 if (!new_crtc_state->active)
896e5bb0
L
12119 continue;
12120
12121 intel_update_crtc(crtc, state, old_crtc_state,
b44d5c0c 12122 new_crtc_state);
896e5bb0
L
12123 }
12124}
12125
b44d5c0c 12126static void skl_update_crtcs(struct drm_atomic_state *state)
27082493 12127{
0f0f74bc 12128 struct drm_i915_private *dev_priv = to_i915(state->dev);
27082493
L
12129 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12130 struct drm_crtc *crtc;
ce0ba283 12131 struct intel_crtc *intel_crtc;
aa5e9b47 12132 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
ce0ba283 12133 struct intel_crtc_state *cstate;
27082493
L
12134 unsigned int updated = 0;
12135 bool progress;
12136 enum pipe pipe;
5eff503b
ML
12137 int i;
12138
12139 const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
12140
aa5e9b47 12141 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i)
5eff503b 12142 /* ignore allocations for crtc's that have been turned off. */
aa5e9b47 12143 if (new_crtc_state->active)
5eff503b 12144 entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
27082493
L
12145
12146 /*
12147 * Whenever the number of active pipes changes, we need to make sure we
12148 * update the pipes in the right order so that their ddb allocations
12149 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
12150 * cause pipe underruns and other bad stuff.
12151 */
12152 do {
27082493
L
12153 progress = false;
12154
aa5e9b47 12155 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
27082493
L
12156 bool vbl_wait = false;
12157 unsigned int cmask = drm_crtc_mask(crtc);
ce0ba283
L
12158
12159 intel_crtc = to_intel_crtc(crtc);
21794813 12160 cstate = to_intel_crtc_state(new_crtc_state);
ce0ba283 12161 pipe = intel_crtc->pipe;
27082493 12162
5eff503b 12163 if (updated & cmask || !cstate->base.active)
27082493 12164 continue;
5eff503b 12165
2b68504b
MK
12166 if (skl_ddb_allocation_overlaps(dev_priv,
12167 entries,
12168 &cstate->wm.skl.ddb,
12169 i))
27082493
L
12170 continue;
12171
12172 updated |= cmask;
5eff503b 12173 entries[i] = &cstate->wm.skl.ddb;
27082493
L
12174
12175 /*
12176 * If this is an already active pipe, it's DDB changed,
12177 * and this isn't the last pipe that needs updating
12178 * then we need to wait for a vblank to pass for the
12179 * new ddb allocation to take effect.
12180 */
ce0ba283 12181 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
512b5527 12182 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
aa5e9b47 12183 !new_crtc_state->active_changed &&
27082493
L
12184 intel_state->wm_results.dirty_pipes != updated)
12185 vbl_wait = true;
12186
12187 intel_update_crtc(crtc, state, old_crtc_state,
b44d5c0c 12188 new_crtc_state);
27082493
L
12189
12190 if (vbl_wait)
0f0f74bc 12191 intel_wait_for_vblank(dev_priv, pipe);
27082493
L
12192
12193 progress = true;
12194 }
12195 } while (progress);
12196}
12197
ba318c61
CW
12198static void intel_atomic_helper_free_state(struct drm_i915_private *dev_priv)
12199{
12200 struct intel_atomic_state *state, *next;
12201 struct llist_node *freed;
12202
12203 freed = llist_del_all(&dev_priv->atomic_helper.free_list);
12204 llist_for_each_entry_safe(state, next, freed, freed)
12205 drm_atomic_state_put(&state->base);
12206}
12207
12208static void intel_atomic_helper_free_state_worker(struct work_struct *work)
12209{
12210 struct drm_i915_private *dev_priv =
12211 container_of(work, typeof(*dev_priv), atomic_helper.free_work);
12212
12213 intel_atomic_helper_free_state(dev_priv);
12214}
12215
9db529aa
DV
12216static void intel_atomic_commit_fence_wait(struct intel_atomic_state *intel_state)
12217{
12218 struct wait_queue_entry wait_fence, wait_reset;
12219 struct drm_i915_private *dev_priv = to_i915(intel_state->base.dev);
12220
12221 init_wait_entry(&wait_fence, 0);
12222 init_wait_entry(&wait_reset, 0);
12223 for (;;) {
12224 prepare_to_wait(&intel_state->commit_ready.wait,
12225 &wait_fence, TASK_UNINTERRUPTIBLE);
12226 prepare_to_wait(&dev_priv->gpu_error.wait_queue,
12227 &wait_reset, TASK_UNINTERRUPTIBLE);
12228
12229
12230 if (i915_sw_fence_done(&intel_state->commit_ready)
12231 || test_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags))
12232 break;
12233
12234 schedule();
12235 }
12236 finish_wait(&intel_state->commit_ready.wait, &wait_fence);
12237 finish_wait(&dev_priv->gpu_error.wait_queue, &wait_reset);
12238}
12239
94f05024 12240static void intel_atomic_commit_tail(struct drm_atomic_state *state)
a6778b3c 12241{
94f05024 12242 struct drm_device *dev = state->dev;
565602d7 12243 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fac5e23e 12244 struct drm_i915_private *dev_priv = to_i915(dev);
aa5e9b47 12245 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
7580d774 12246 struct drm_crtc *crtc;
5a21b665 12247 struct intel_crtc_state *intel_cstate;
d8fc70b7 12248 u64 put_domains[I915_MAX_PIPES] = {};
e95433c7 12249 int i;
a6778b3c 12250
9db529aa 12251 intel_atomic_commit_fence_wait(intel_state);
42b062b0 12252
ea0000f0
DV
12253 drm_atomic_helper_wait_for_dependencies(state);
12254
c3b32658 12255 if (intel_state->modeset)
5a21b665 12256 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
565602d7 12257
aa5e9b47 12258 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
a539205a
ML
12259 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12260
aa5e9b47
ML
12261 if (needs_modeset(new_crtc_state) ||
12262 to_intel_crtc_state(new_crtc_state)->update_pipe) {
5a21b665
DV
12263
12264 put_domains[to_intel_crtc(crtc)->pipe] =
12265 modeset_get_crtc_power_domains(crtc,
aa5e9b47 12266 to_intel_crtc_state(new_crtc_state));
5a21b665
DV
12267 }
12268
aa5e9b47 12269 if (!needs_modeset(new_crtc_state))
61333b60
ML
12270 continue;
12271
aa5e9b47
ML
12272 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12273 to_intel_crtc_state(new_crtc_state));
460da916 12274
29ceb0e6
VS
12275 if (old_crtc_state->active) {
12276 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
4a806558 12277 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
eddfcbcd 12278 intel_crtc->active = false;
58f9c0bc 12279 intel_fbc_disable(intel_crtc);
eddfcbcd 12280 intel_disable_shared_dpll(intel_crtc);
9bbc8258
VS
12281
12282 /*
12283 * Underruns don't always raise
12284 * interrupts, so check manually.
12285 */
12286 intel_check_cpu_fifo_underruns(dev_priv);
12287 intel_check_pch_fifo_underruns(dev_priv);
b9001114 12288
21794813 12289 if (!new_crtc_state->active) {
e62929b3
ML
12290 /*
12291 * Make sure we don't call initial_watermarks
12292 * for ILK-style watermark updates.
ff32c54e
VS
12293 *
12294 * No clue what this is supposed to achieve.
e62929b3 12295 */
ff32c54e 12296 if (INTEL_GEN(dev_priv) >= 9)
e62929b3 12297 dev_priv->display.initial_watermarks(intel_state,
21794813 12298 to_intel_crtc_state(new_crtc_state));
e62929b3 12299 }
a539205a 12300 }
b8cecdf5 12301 }
7758a113 12302
ea9d758d
DV
12303 /* Only after disabling all output pipelines that will be changed can we
12304 * update the the output configuration. */
4740b0f2 12305 intel_modeset_update_crtc_state(state);
f6e5b160 12306
565602d7 12307 if (intel_state->modeset) {
4740b0f2 12308 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
33c8df89 12309
b0587e4d 12310 intel_set_cdclk(dev_priv, &dev_priv->cdclk.actual);
f6d1973d 12311
656d1b89
L
12312 /*
12313 * SKL workaround: bspec recommends we disable the SAGV when we
12314 * have more then one pipe enabled
12315 */
56feca91 12316 if (!intel_can_enable_sagv(state))
16dcdc4e 12317 intel_disable_sagv(dev_priv);
656d1b89 12318
677100ce 12319 intel_modeset_verify_disabled(dev, state);
4740b0f2 12320 }
47fab737 12321
896e5bb0 12322 /* Complete the events for pipes that have now been disabled */
aa5e9b47
ML
12323 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12324 bool modeset = needs_modeset(new_crtc_state);
80715b2f 12325
1f7528c4 12326 /* Complete events for now disable pipes here. */
aa5e9b47 12327 if (modeset && !new_crtc_state->active && new_crtc_state->event) {
1f7528c4 12328 spin_lock_irq(&dev->event_lock);
aa5e9b47 12329 drm_crtc_send_vblank_event(crtc, new_crtc_state->event);
1f7528c4
DV
12330 spin_unlock_irq(&dev->event_lock);
12331
aa5e9b47 12332 new_crtc_state->event = NULL;
1f7528c4 12333 }
177246a8
MR
12334 }
12335
896e5bb0 12336 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
b44d5c0c 12337 dev_priv->display.update_crtcs(state);
896e5bb0 12338
94f05024
DV
12339 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
12340 * already, but still need the state for the delayed optimization. To
12341 * fix this:
12342 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
12343 * - schedule that vblank worker _before_ calling hw_done
12344 * - at the start of commit_tail, cancel it _synchrously
12345 * - switch over to the vblank wait helper in the core after that since
12346 * we don't need out special handling any more.
12347 */
b44d5c0c 12348 drm_atomic_helper_wait_for_flip_done(dev, state);
5a21b665
DV
12349
12350 /*
12351 * Now that the vblank has passed, we can go ahead and program the
12352 * optimal watermarks on platforms that need two-step watermark
12353 * programming.
12354 *
12355 * TODO: Move this (and other cleanup) to an async worker eventually.
12356 */
aa5e9b47
ML
12357 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12358 intel_cstate = to_intel_crtc_state(new_crtc_state);
5a21b665
DV
12359
12360 if (dev_priv->display.optimize_watermarks)
ccf010fb
ML
12361 dev_priv->display.optimize_watermarks(intel_state,
12362 intel_cstate);
5a21b665
DV
12363 }
12364
aa5e9b47 12365 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
5a21b665
DV
12366 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
12367
12368 if (put_domains[i])
12369 modeset_put_power_domains(dev_priv, put_domains[i]);
12370
aa5e9b47 12371 intel_modeset_verify_crtc(crtc, state, old_crtc_state, new_crtc_state);
5a21b665
DV
12372 }
12373
56feca91 12374 if (intel_state->modeset && intel_can_enable_sagv(state))
16dcdc4e 12375 intel_enable_sagv(dev_priv);
656d1b89 12376
94f05024
DV
12377 drm_atomic_helper_commit_hw_done(state);
12378
d5553c09
CW
12379 if (intel_state->modeset) {
12380 /* As one of the primary mmio accessors, KMS has a high
12381 * likelihood of triggering bugs in unclaimed access. After we
12382 * finish modesetting, see if an error has been flagged, and if
12383 * so enable debugging for the next modeset - and hope we catch
12384 * the culprit.
12385 */
12386 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
5a21b665 12387 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
d5553c09 12388 }
5a21b665 12389
5a21b665 12390 drm_atomic_helper_cleanup_planes(dev, state);
5a21b665 12391
ea0000f0
DV
12392 drm_atomic_helper_commit_cleanup_done(state);
12393
0853695c 12394 drm_atomic_state_put(state);
f30da187 12395
ba318c61 12396 intel_atomic_helper_free_state(dev_priv);
94f05024
DV
12397}
12398
12399static void intel_atomic_commit_work(struct work_struct *work)
12400{
c004a90b
CW
12401 struct drm_atomic_state *state =
12402 container_of(work, struct drm_atomic_state, commit_work);
12403
94f05024
DV
12404 intel_atomic_commit_tail(state);
12405}
12406
c004a90b
CW
12407static int __i915_sw_fence_call
12408intel_atomic_commit_ready(struct i915_sw_fence *fence,
12409 enum i915_sw_fence_notify notify)
12410{
12411 struct intel_atomic_state *state =
12412 container_of(fence, struct intel_atomic_state, commit_ready);
12413
12414 switch (notify) {
12415 case FENCE_COMPLETE:
42b062b0 12416 /* we do blocking waits in the worker, nothing to do here */
c004a90b 12417 break;
c004a90b 12418 case FENCE_FREE:
eb955eee
CW
12419 {
12420 struct intel_atomic_helper *helper =
12421 &to_i915(state->base.dev)->atomic_helper;
12422
12423 if (llist_add(&state->freed, &helper->free_list))
12424 schedule_work(&helper->free_work);
12425 break;
12426 }
c004a90b
CW
12427 }
12428
12429 return NOTIFY_DONE;
12430}
12431
6c9c1b38
DV
12432static void intel_atomic_track_fbs(struct drm_atomic_state *state)
12433{
aa5e9b47 12434 struct drm_plane_state *old_plane_state, *new_plane_state;
6c9c1b38 12435 struct drm_plane *plane;
6c9c1b38
DV
12436 int i;
12437
aa5e9b47 12438 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i)
faf5bf0a 12439 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
aa5e9b47 12440 intel_fb_obj(new_plane_state->fb),
faf5bf0a 12441 to_intel_plane(plane)->frontbuffer_bit);
6c9c1b38
DV
12442}
12443
94f05024
DV
12444/**
12445 * intel_atomic_commit - commit validated state object
12446 * @dev: DRM device
12447 * @state: the top-level driver state object
12448 * @nonblock: nonblocking commit
12449 *
12450 * This function commits a top-level state object that has been validated
12451 * with drm_atomic_helper_check().
12452 *
94f05024
DV
12453 * RETURNS
12454 * Zero for success or -errno.
12455 */
12456static int intel_atomic_commit(struct drm_device *dev,
12457 struct drm_atomic_state *state,
12458 bool nonblock)
12459{
12460 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fac5e23e 12461 struct drm_i915_private *dev_priv = to_i915(dev);
94f05024
DV
12462 int ret = 0;
12463
c004a90b
CW
12464 drm_atomic_state_get(state);
12465 i915_sw_fence_init(&intel_state->commit_ready,
12466 intel_atomic_commit_ready);
94f05024 12467
440df938
VS
12468 /*
12469 * The intel_legacy_cursor_update() fast path takes care
12470 * of avoiding the vblank waits for simple cursor
12471 * movement and flips. For cursor on/off and size changes,
12472 * we want to perform the vblank waits so that watermark
12473 * updates happen during the correct frames. Gen9+ have
12474 * double buffered watermarks and so shouldn't need this.
12475 *
3cf50c63
ML
12476 * Unset state->legacy_cursor_update before the call to
12477 * drm_atomic_helper_setup_commit() because otherwise
12478 * drm_atomic_helper_wait_for_flip_done() is a noop and
12479 * we get FIFO underruns because we didn't wait
12480 * for vblank.
440df938
VS
12481 *
12482 * FIXME doing watermarks and fb cleanup from a vblank worker
12483 * (assuming we had any) would solve these problems.
12484 */
213f1bd0
ML
12485 if (INTEL_GEN(dev_priv) < 9 && state->legacy_cursor_update) {
12486 struct intel_crtc_state *new_crtc_state;
12487 struct intel_crtc *crtc;
12488 int i;
12489
12490 for_each_new_intel_crtc_in_state(intel_state, crtc, new_crtc_state, i)
12491 if (new_crtc_state->wm.need_postvbl_update ||
12492 new_crtc_state->update_wm_post)
12493 state->legacy_cursor_update = false;
12494 }
440df938 12495
3cf50c63
ML
12496 ret = intel_atomic_prepare_commit(dev, state);
12497 if (ret) {
12498 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
12499 i915_sw_fence_commit(&intel_state->commit_ready);
12500 return ret;
12501 }
12502
12503 ret = drm_atomic_helper_setup_commit(state, nonblock);
12504 if (!ret)
12505 ret = drm_atomic_helper_swap_state(state, true);
12506
0806f4ee
ML
12507 if (ret) {
12508 i915_sw_fence_commit(&intel_state->commit_ready);
12509
0806f4ee 12510 drm_atomic_helper_cleanup_planes(dev, state);
0806f4ee
ML
12511 return ret;
12512 }
94f05024 12513 dev_priv->wm.distrust_bios_wm = false;
3c0fb588 12514 intel_shared_dpll_swap_state(state);
6c9c1b38 12515 intel_atomic_track_fbs(state);
94f05024 12516
c3b32658 12517 if (intel_state->modeset) {
d305e061
VS
12518 memcpy(dev_priv->min_cdclk, intel_state->min_cdclk,
12519 sizeof(intel_state->min_cdclk));
c3b32658 12520 dev_priv->active_crtcs = intel_state->active_crtcs;
bb0f4aab
VS
12521 dev_priv->cdclk.logical = intel_state->cdclk.logical;
12522 dev_priv->cdclk.actual = intel_state->cdclk.actual;
c3b32658
ML
12523 }
12524
0853695c 12525 drm_atomic_state_get(state);
42b062b0 12526 INIT_WORK(&state->commit_work, intel_atomic_commit_work);
c004a90b
CW
12527
12528 i915_sw_fence_commit(&intel_state->commit_ready);
42b062b0
DV
12529 if (nonblock)
12530 queue_work(system_unbound_wq, &state->commit_work);
12531 else
94f05024 12532 intel_atomic_commit_tail(state);
42b062b0 12533
75714940 12534
74c090b1 12535 return 0;
7f27126e
JB
12536}
12537
f6e5b160 12538static const struct drm_crtc_funcs intel_crtc_funcs = {
3fab2f09 12539 .gamma_set = drm_atomic_helper_legacy_gamma_set,
74c090b1 12540 .set_config = drm_atomic_helper_set_config,
f6e5b160 12541 .destroy = intel_crtc_destroy,
4c01ded5 12542 .page_flip = drm_atomic_helper_page_flip,
1356837e
MR
12543 .atomic_duplicate_state = intel_crtc_duplicate_state,
12544 .atomic_destroy_state = intel_crtc_destroy_state,
8c6b709d 12545 .set_crc_source = intel_crtc_set_crc_source,
f6e5b160
CW
12546};
12547
74d290f8
CW
12548struct wait_rps_boost {
12549 struct wait_queue_entry wait;
12550
12551 struct drm_crtc *crtc;
12552 struct drm_i915_gem_request *request;
12553};
12554
12555static int do_rps_boost(struct wait_queue_entry *_wait,
12556 unsigned mode, int sync, void *key)
12557{
12558 struct wait_rps_boost *wait = container_of(_wait, typeof(*wait), wait);
12559 struct drm_i915_gem_request *rq = wait->request;
12560
12561 gen6_rps_boost(rq, NULL);
12562 i915_gem_request_put(rq);
12563
12564 drm_crtc_vblank_put(wait->crtc);
12565
12566 list_del(&wait->wait.entry);
12567 kfree(wait);
12568 return 1;
12569}
12570
12571static void add_rps_boost_after_vblank(struct drm_crtc *crtc,
12572 struct dma_fence *fence)
12573{
12574 struct wait_rps_boost *wait;
12575
12576 if (!dma_fence_is_i915(fence))
12577 return;
12578
12579 if (INTEL_GEN(to_i915(crtc->dev)) < 6)
12580 return;
12581
12582 if (drm_crtc_vblank_get(crtc))
12583 return;
12584
12585 wait = kmalloc(sizeof(*wait), GFP_KERNEL);
12586 if (!wait) {
12587 drm_crtc_vblank_put(crtc);
12588 return;
12589 }
12590
12591 wait->request = to_request(dma_fence_get(fence));
12592 wait->crtc = crtc;
12593
12594 wait->wait.func = do_rps_boost;
12595 wait->wait.flags = 0;
12596
12597 add_wait_queue(drm_crtc_vblank_waitqueue(crtc), &wait->wait);
12598}
12599
6beb8c23
MR
12600/**
12601 * intel_prepare_plane_fb - Prepare fb for usage on plane
12602 * @plane: drm plane to prepare for
12603 * @fb: framebuffer to prepare for presentation
12604 *
12605 * Prepares a framebuffer for usage on a display plane. Generally this
12606 * involves pinning the underlying object and updating the frontbuffer tracking
12607 * bits. Some older platforms need special physical address handling for
12608 * cursor planes.
12609 *
f935675f
ML
12610 * Must be called with struct_mutex held.
12611 *
6beb8c23
MR
12612 * Returns 0 on success, negative error code on failure.
12613 */
12614int
12615intel_prepare_plane_fb(struct drm_plane *plane,
1832040d 12616 struct drm_plane_state *new_state)
465c120c 12617{
c004a90b
CW
12618 struct intel_atomic_state *intel_state =
12619 to_intel_atomic_state(new_state->state);
b7f05d4a 12620 struct drm_i915_private *dev_priv = to_i915(plane->dev);
844f9111 12621 struct drm_framebuffer *fb = new_state->fb;
6beb8c23 12622 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
1ee49399 12623 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
c004a90b 12624 int ret;
465c120c 12625
5008e874
ML
12626 if (old_obj) {
12627 struct drm_crtc_state *crtc_state =
c004a90b
CW
12628 drm_atomic_get_existing_crtc_state(new_state->state,
12629 plane->state->crtc);
5008e874
ML
12630
12631 /* Big Hammer, we also need to ensure that any pending
12632 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
12633 * current scanout is retired before unpinning the old
12634 * framebuffer. Note that we rely on userspace rendering
12635 * into the buffer attached to the pipe they are waiting
12636 * on. If not, userspace generates a GPU hang with IPEHR
12637 * point to the MI_WAIT_FOR_EVENT.
12638 *
12639 * This should only fail upon a hung GPU, in which case we
12640 * can safely continue.
12641 */
c004a90b
CW
12642 if (needs_modeset(crtc_state)) {
12643 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
12644 old_obj->resv, NULL,
12645 false, 0,
12646 GFP_KERNEL);
12647 if (ret < 0)
12648 return ret;
f4457ae7 12649 }
5008e874
ML
12650 }
12651
c004a90b
CW
12652 if (new_state->fence) { /* explicit fencing */
12653 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
12654 new_state->fence,
12655 I915_FENCE_TIMEOUT,
12656 GFP_KERNEL);
12657 if (ret < 0)
12658 return ret;
12659 }
12660
c37efb99
CW
12661 if (!obj)
12662 return 0;
12663
4d3088c7 12664 ret = i915_gem_object_pin_pages(obj);
fd70075f
CW
12665 if (ret)
12666 return ret;
12667
4d3088c7
CW
12668 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
12669 if (ret) {
12670 i915_gem_object_unpin_pages(obj);
12671 return ret;
12672 }
12673
fd70075f
CW
12674 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
12675 INTEL_INFO(dev_priv)->cursor_needs_physical) {
12676 const int align = intel_cursor_alignment(dev_priv);
12677
12678 ret = i915_gem_object_attach_phys(obj, align);
12679 } else {
12680 struct i915_vma *vma;
12681
12682 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
12683 if (!IS_ERR(vma))
12684 to_intel_plane_state(new_state)->vma = vma;
12685 else
12686 ret = PTR_ERR(vma);
12687 }
12688
12689 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
12690
12691 mutex_unlock(&dev_priv->drm.struct_mutex);
4d3088c7 12692 i915_gem_object_unpin_pages(obj);
fd70075f
CW
12693 if (ret)
12694 return ret;
12695
c004a90b 12696 if (!new_state->fence) { /* implicit fencing */
74d290f8
CW
12697 struct dma_fence *fence;
12698
c004a90b
CW
12699 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
12700 obj->resv, NULL,
12701 false, I915_FENCE_TIMEOUT,
12702 GFP_KERNEL);
12703 if (ret < 0)
12704 return ret;
74d290f8
CW
12705
12706 fence = reservation_object_get_excl_rcu(obj->resv);
12707 if (fence) {
12708 add_rps_boost_after_vblank(new_state->crtc, fence);
12709 dma_fence_put(fence);
12710 }
12711 } else {
12712 add_rps_boost_after_vblank(new_state->crtc, new_state->fence);
c004a90b 12713 }
5a21b665 12714
d07f0e59 12715 return 0;
6beb8c23
MR
12716}
12717
38f3ce3a
MR
12718/**
12719 * intel_cleanup_plane_fb - Cleans up an fb after plane use
12720 * @plane: drm plane to clean up for
12721 * @fb: old framebuffer that was on plane
12722 *
12723 * Cleans up a framebuffer that has just been removed from a plane.
f935675f
ML
12724 *
12725 * Must be called with struct_mutex held.
38f3ce3a
MR
12726 */
12727void
12728intel_cleanup_plane_fb(struct drm_plane *plane,
1832040d 12729 struct drm_plane_state *old_state)
38f3ce3a 12730{
be1e3415 12731 struct i915_vma *vma;
38f3ce3a 12732
be1e3415
CW
12733 /* Should only be called after a successful intel_prepare_plane_fb()! */
12734 vma = fetch_and_zero(&to_intel_plane_state(old_state)->vma);
fd70075f
CW
12735 if (vma) {
12736 mutex_lock(&plane->dev->struct_mutex);
be1e3415 12737 intel_unpin_fb_vma(vma);
fd70075f
CW
12738 mutex_unlock(&plane->dev->struct_mutex);
12739 }
465c120c
MR
12740}
12741
6156a456
CK
12742int
12743skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
12744{
5b7280f0 12745 struct drm_i915_private *dev_priv;
6156a456 12746 int max_scale;
5b7280f0 12747 int crtc_clock, max_dotclk;
6156a456 12748
bf8a0af0 12749 if (!intel_crtc || !crtc_state->base.enable)
6156a456
CK
12750 return DRM_PLANE_HELPER_NO_SCALING;
12751
5b7280f0
ACO
12752 dev_priv = to_i915(intel_crtc->base.dev);
12753
6156a456 12754 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
5b7280f0
ACO
12755 max_dotclk = to_intel_atomic_state(crtc_state->base.state)->cdclk.logical.cdclk;
12756
12757 if (IS_GEMINILAKE(dev_priv))
12758 max_dotclk *= 2;
6156a456 12759
5b7280f0 12760 if (WARN_ON_ONCE(!crtc_clock || max_dotclk < crtc_clock))
6156a456
CK
12761 return DRM_PLANE_HELPER_NO_SCALING;
12762
12763 /*
12764 * skl max scale is lower of:
12765 * close to 3 but not 3, -1 is for that purpose
12766 * or
12767 * cdclk/crtc_clock
12768 */
5b7280f0
ACO
12769 max_scale = min((1 << 16) * 3 - 1,
12770 (1 << 8) * ((max_dotclk << 8) / crtc_clock));
6156a456
CK
12771
12772 return max_scale;
12773}
12774
465c120c 12775static int
282dbf9b 12776intel_check_primary_plane(struct intel_plane *plane,
061e4b8d 12777 struct intel_crtc_state *crtc_state,
3c692a41
GP
12778 struct intel_plane_state *state)
12779{
282dbf9b 12780 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
2b875c22 12781 struct drm_crtc *crtc = state->base.crtc;
6156a456 12782 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
061e4b8d
ML
12783 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
12784 bool can_position = false;
b63a16f6 12785 int ret;
465c120c 12786
b63a16f6 12787 if (INTEL_GEN(dev_priv) >= 9) {
693bdc28
VS
12788 /* use scaler when colorkey is not required */
12789 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
12790 min_scale = 1;
12791 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
12792 }
d8106366 12793 can_position = true;
6156a456 12794 }
d8106366 12795
cc926387
DV
12796 ret = drm_plane_helper_check_state(&state->base,
12797 &state->clip,
12798 min_scale, max_scale,
12799 can_position, true);
b63a16f6
VS
12800 if (ret)
12801 return ret;
12802
cc926387 12803 if (!state->base.fb)
b63a16f6
VS
12804 return 0;
12805
12806 if (INTEL_GEN(dev_priv) >= 9) {
12807 ret = skl_check_plane_surface(state);
12808 if (ret)
12809 return ret;
a0864d59
VS
12810
12811 state->ctl = skl_plane_ctl(crtc_state, state);
12812 } else {
5b7fcc44
VS
12813 ret = i9xx_check_plane_surface(state);
12814 if (ret)
12815 return ret;
12816
a0864d59 12817 state->ctl = i9xx_plane_ctl(crtc_state, state);
b63a16f6
VS
12818 }
12819
12820 return 0;
14af293f
GP
12821}
12822
5a21b665
DV
12823static void intel_begin_crtc_commit(struct drm_crtc *crtc,
12824 struct drm_crtc_state *old_crtc_state)
12825{
12826 struct drm_device *dev = crtc->dev;
62e0fb88 12827 struct drm_i915_private *dev_priv = to_i915(dev);
5a21b665 12828 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ccf010fb 12829 struct intel_crtc_state *old_intel_cstate =
5a21b665 12830 to_intel_crtc_state(old_crtc_state);
ccf010fb
ML
12831 struct intel_atomic_state *old_intel_state =
12832 to_intel_atomic_state(old_crtc_state->state);
d3a8fb32
VS
12833 struct intel_crtc_state *intel_cstate =
12834 intel_atomic_get_new_crtc_state(old_intel_state, intel_crtc);
12835 bool modeset = needs_modeset(&intel_cstate->base);
5a21b665 12836
567f0792
ML
12837 if (!modeset &&
12838 (intel_cstate->base.color_mgmt_changed ||
12839 intel_cstate->update_pipe)) {
5c857e60
VS
12840 intel_color_set_csc(&intel_cstate->base);
12841 intel_color_load_luts(&intel_cstate->base);
567f0792
ML
12842 }
12843
5a21b665 12844 /* Perform vblank evasion around commit operation */
d3a8fb32 12845 intel_pipe_update_start(intel_cstate);
5a21b665
DV
12846
12847 if (modeset)
e62929b3 12848 goto out;
5a21b665 12849
ccf010fb 12850 if (intel_cstate->update_pipe)
1a15b77b 12851 intel_update_pipe_config(old_intel_cstate, intel_cstate);
ccf010fb 12852 else if (INTEL_GEN(dev_priv) >= 9)
5a21b665 12853 skl_detach_scalers(intel_crtc);
62e0fb88 12854
e62929b3 12855out:
ccf010fb
ML
12856 if (dev_priv->display.atomic_update_watermarks)
12857 dev_priv->display.atomic_update_watermarks(old_intel_state,
12858 intel_cstate);
5a21b665
DV
12859}
12860
12861static void intel_finish_crtc_commit(struct drm_crtc *crtc,
12862 struct drm_crtc_state *old_crtc_state)
12863{
12864 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
d3a8fb32
VS
12865 struct intel_atomic_state *old_intel_state =
12866 to_intel_atomic_state(old_crtc_state->state);
12867 struct intel_crtc_state *new_crtc_state =
12868 intel_atomic_get_new_crtc_state(old_intel_state, intel_crtc);
5a21b665 12869
d3a8fb32 12870 intel_pipe_update_end(new_crtc_state);
5a21b665
DV
12871}
12872
cf4c7c12 12873/**
4a3b8769
MR
12874 * intel_plane_destroy - destroy a plane
12875 * @plane: plane to destroy
cf4c7c12 12876 *
4a3b8769
MR
12877 * Common destruction function for all types of planes (primary, cursor,
12878 * sprite).
cf4c7c12 12879 */
4a3b8769 12880void intel_plane_destroy(struct drm_plane *plane)
465c120c 12881{
465c120c 12882 drm_plane_cleanup(plane);
69ae561f 12883 kfree(to_intel_plane(plane));
465c120c
MR
12884}
12885
714244e2
BW
12886static bool i8xx_mod_supported(uint32_t format, uint64_t modifier)
12887{
12888 switch (format) {
12889 case DRM_FORMAT_C8:
12890 case DRM_FORMAT_RGB565:
12891 case DRM_FORMAT_XRGB1555:
12892 case DRM_FORMAT_XRGB8888:
12893 return modifier == DRM_FORMAT_MOD_LINEAR ||
12894 modifier == I915_FORMAT_MOD_X_TILED;
12895 default:
12896 return false;
12897 }
12898}
12899
12900static bool i965_mod_supported(uint32_t format, uint64_t modifier)
12901{
12902 switch (format) {
12903 case DRM_FORMAT_C8:
12904 case DRM_FORMAT_RGB565:
12905 case DRM_FORMAT_XRGB8888:
12906 case DRM_FORMAT_XBGR8888:
12907 case DRM_FORMAT_XRGB2101010:
12908 case DRM_FORMAT_XBGR2101010:
12909 return modifier == DRM_FORMAT_MOD_LINEAR ||
12910 modifier == I915_FORMAT_MOD_X_TILED;
12911 default:
12912 return false;
12913 }
12914}
12915
12916static bool skl_mod_supported(uint32_t format, uint64_t modifier)
12917{
12918 switch (format) {
12919 case DRM_FORMAT_XRGB8888:
12920 case DRM_FORMAT_XBGR8888:
12921 case DRM_FORMAT_ARGB8888:
12922 case DRM_FORMAT_ABGR8888:
12923 if (modifier == I915_FORMAT_MOD_Yf_TILED_CCS ||
12924 modifier == I915_FORMAT_MOD_Y_TILED_CCS)
12925 return true;
12926 /* fall through */
12927 case DRM_FORMAT_RGB565:
12928 case DRM_FORMAT_XRGB2101010:
12929 case DRM_FORMAT_XBGR2101010:
12930 case DRM_FORMAT_YUYV:
12931 case DRM_FORMAT_YVYU:
12932 case DRM_FORMAT_UYVY:
12933 case DRM_FORMAT_VYUY:
12934 if (modifier == I915_FORMAT_MOD_Yf_TILED)
12935 return true;
12936 /* fall through */
12937 case DRM_FORMAT_C8:
12938 if (modifier == DRM_FORMAT_MOD_LINEAR ||
12939 modifier == I915_FORMAT_MOD_X_TILED ||
12940 modifier == I915_FORMAT_MOD_Y_TILED)
12941 return true;
12942 /* fall through */
12943 default:
12944 return false;
12945 }
12946}
12947
12948static bool intel_primary_plane_format_mod_supported(struct drm_plane *plane,
12949 uint32_t format,
12950 uint64_t modifier)
12951{
12952 struct drm_i915_private *dev_priv = to_i915(plane->dev);
12953
12954 if (WARN_ON(modifier == DRM_FORMAT_MOD_INVALID))
12955 return false;
12956
12957 if ((modifier >> 56) != DRM_FORMAT_MOD_VENDOR_INTEL &&
12958 modifier != DRM_FORMAT_MOD_LINEAR)
12959 return false;
12960
12961 if (INTEL_GEN(dev_priv) >= 9)
12962 return skl_mod_supported(format, modifier);
12963 else if (INTEL_GEN(dev_priv) >= 4)
12964 return i965_mod_supported(format, modifier);
12965 else
12966 return i8xx_mod_supported(format, modifier);
12967
12968 unreachable();
12969}
12970
12971static bool intel_cursor_plane_format_mod_supported(struct drm_plane *plane,
12972 uint32_t format,
12973 uint64_t modifier)
12974{
12975 if (WARN_ON(modifier == DRM_FORMAT_MOD_INVALID))
12976 return false;
12977
12978 return modifier == DRM_FORMAT_MOD_LINEAR && format == DRM_FORMAT_ARGB8888;
12979}
12980
12981static struct drm_plane_funcs intel_plane_funcs = {
70a101f8
MR
12982 .update_plane = drm_atomic_helper_update_plane,
12983 .disable_plane = drm_atomic_helper_disable_plane,
3d7d6510 12984 .destroy = intel_plane_destroy,
a98b3431
MR
12985 .atomic_get_property = intel_plane_atomic_get_property,
12986 .atomic_set_property = intel_plane_atomic_set_property,
ea2c67bb
MR
12987 .atomic_duplicate_state = intel_plane_duplicate_state,
12988 .atomic_destroy_state = intel_plane_destroy_state,
714244e2 12989 .format_mod_supported = intel_primary_plane_format_mod_supported,
465c120c
MR
12990};
12991
f79f2692
ML
12992static int
12993intel_legacy_cursor_update(struct drm_plane *plane,
12994 struct drm_crtc *crtc,
12995 struct drm_framebuffer *fb,
12996 int crtc_x, int crtc_y,
12997 unsigned int crtc_w, unsigned int crtc_h,
12998 uint32_t src_x, uint32_t src_y,
34a2ab5e
DV
12999 uint32_t src_w, uint32_t src_h,
13000 struct drm_modeset_acquire_ctx *ctx)
f79f2692
ML
13001{
13002 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
13003 int ret;
13004 struct drm_plane_state *old_plane_state, *new_plane_state;
13005 struct intel_plane *intel_plane = to_intel_plane(plane);
13006 struct drm_framebuffer *old_fb;
13007 struct drm_crtc_state *crtc_state = crtc->state;
fd70075f 13008 struct i915_vma *old_vma, *vma;
f79f2692
ML
13009
13010 /*
13011 * When crtc is inactive or there is a modeset pending,
13012 * wait for it to complete in the slowpath
13013 */
13014 if (!crtc_state->active || needs_modeset(crtc_state) ||
13015 to_intel_crtc_state(crtc_state)->update_pipe)
13016 goto slow;
13017
13018 old_plane_state = plane->state;
669c9215
ML
13019 /*
13020 * Don't do an async update if there is an outstanding commit modifying
13021 * the plane. This prevents our async update's changes from getting
13022 * overridden by a previous synchronous update's state.
13023 */
13024 if (old_plane_state->commit &&
13025 !try_wait_for_completion(&old_plane_state->commit->hw_done))
13026 goto slow;
f79f2692
ML
13027
13028 /*
13029 * If any parameters change that may affect watermarks,
13030 * take the slowpath. Only changing fb or position should be
13031 * in the fastpath.
13032 */
13033 if (old_plane_state->crtc != crtc ||
13034 old_plane_state->src_w != src_w ||
13035 old_plane_state->src_h != src_h ||
13036 old_plane_state->crtc_w != crtc_w ||
13037 old_plane_state->crtc_h != crtc_h ||
a5509abd 13038 !old_plane_state->fb != !fb)
f79f2692
ML
13039 goto slow;
13040
13041 new_plane_state = intel_plane_duplicate_state(plane);
13042 if (!new_plane_state)
13043 return -ENOMEM;
13044
13045 drm_atomic_set_fb_for_plane(new_plane_state, fb);
13046
13047 new_plane_state->src_x = src_x;
13048 new_plane_state->src_y = src_y;
13049 new_plane_state->src_w = src_w;
13050 new_plane_state->src_h = src_h;
13051 new_plane_state->crtc_x = crtc_x;
13052 new_plane_state->crtc_y = crtc_y;
13053 new_plane_state->crtc_w = crtc_w;
13054 new_plane_state->crtc_h = crtc_h;
13055
13056 ret = intel_plane_atomic_check_with_state(to_intel_crtc_state(crtc->state),
b2b55502
VS
13057 to_intel_crtc_state(crtc->state), /* FIXME need a new crtc state? */
13058 to_intel_plane_state(plane->state),
f79f2692
ML
13059 to_intel_plane_state(new_plane_state));
13060 if (ret)
13061 goto out_free;
13062
f79f2692
ML
13063 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
13064 if (ret)
13065 goto out_free;
13066
13067 if (INTEL_INFO(dev_priv)->cursor_needs_physical) {
fabac484 13068 int align = intel_cursor_alignment(dev_priv);
f79f2692
ML
13069
13070 ret = i915_gem_object_attach_phys(intel_fb_obj(fb), align);
13071 if (ret) {
13072 DRM_DEBUG_KMS("failed to attach phys object\n");
13073 goto out_unlock;
13074 }
13075 } else {
f79f2692
ML
13076 vma = intel_pin_and_fence_fb_obj(fb, new_plane_state->rotation);
13077 if (IS_ERR(vma)) {
13078 DRM_DEBUG_KMS("failed to pin object\n");
13079
13080 ret = PTR_ERR(vma);
13081 goto out_unlock;
13082 }
be1e3415
CW
13083
13084 to_intel_plane_state(new_plane_state)->vma = vma;
f79f2692
ML
13085 }
13086
13087 old_fb = old_plane_state->fb;
13088
13089 i915_gem_track_fb(intel_fb_obj(old_fb), intel_fb_obj(fb),
13090 intel_plane->frontbuffer_bit);
13091
13092 /* Swap plane state */
669c9215 13093 plane->state = new_plane_state;
f79f2692 13094
72259536
VS
13095 if (plane->state->visible) {
13096 trace_intel_update_plane(plane, to_intel_crtc(crtc));
282dbf9b 13097 intel_plane->update_plane(intel_plane,
a5509abd
VS
13098 to_intel_crtc_state(crtc->state),
13099 to_intel_plane_state(plane->state));
72259536
VS
13100 } else {
13101 trace_intel_disable_plane(plane, to_intel_crtc(crtc));
282dbf9b 13102 intel_plane->disable_plane(intel_plane, to_intel_crtc(crtc));
72259536 13103 }
f79f2692 13104
669c9215 13105 old_vma = fetch_and_zero(&to_intel_plane_state(old_plane_state)->vma);
fd70075f
CW
13106 if (old_vma)
13107 intel_unpin_fb_vma(old_vma);
f79f2692
ML
13108
13109out_unlock:
13110 mutex_unlock(&dev_priv->drm.struct_mutex);
13111out_free:
669c9215
ML
13112 if (ret)
13113 intel_plane_destroy_state(plane, new_plane_state);
13114 else
13115 intel_plane_destroy_state(plane, old_plane_state);
f79f2692
ML
13116 return ret;
13117
f79f2692
ML
13118slow:
13119 return drm_atomic_helper_update_plane(plane, crtc, fb,
13120 crtc_x, crtc_y, crtc_w, crtc_h,
34a2ab5e 13121 src_x, src_y, src_w, src_h, ctx);
f79f2692
ML
13122}
13123
13124static const struct drm_plane_funcs intel_cursor_plane_funcs = {
13125 .update_plane = intel_legacy_cursor_update,
13126 .disable_plane = drm_atomic_helper_disable_plane,
13127 .destroy = intel_plane_destroy,
f79f2692
ML
13128 .atomic_get_property = intel_plane_atomic_get_property,
13129 .atomic_set_property = intel_plane_atomic_set_property,
13130 .atomic_duplicate_state = intel_plane_duplicate_state,
13131 .atomic_destroy_state = intel_plane_destroy_state,
714244e2 13132 .format_mod_supported = intel_cursor_plane_format_mod_supported,
f79f2692
ML
13133};
13134
b079bd17 13135static struct intel_plane *
580503c7 13136intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
465c120c 13137{
fca0ce2a
VS
13138 struct intel_plane *primary = NULL;
13139 struct intel_plane_state *state = NULL;
465c120c 13140 const uint32_t *intel_primary_formats;
93ca7e00 13141 unsigned int supported_rotations;
45e3743a 13142 unsigned int num_formats;
714244e2 13143 const uint64_t *modifiers;
fca0ce2a 13144 int ret;
465c120c
MR
13145
13146 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
b079bd17
VS
13147 if (!primary) {
13148 ret = -ENOMEM;
fca0ce2a 13149 goto fail;
b079bd17 13150 }
465c120c 13151
8e7d688b 13152 state = intel_create_plane_state(&primary->base);
b079bd17
VS
13153 if (!state) {
13154 ret = -ENOMEM;
fca0ce2a 13155 goto fail;
b079bd17
VS
13156 }
13157
8e7d688b 13158 primary->base.state = &state->base;
ea2c67bb 13159
465c120c
MR
13160 primary->can_scale = false;
13161 primary->max_downscale = 1;
580503c7 13162 if (INTEL_GEN(dev_priv) >= 9) {
6156a456 13163 primary->can_scale = true;
af99ceda 13164 state->scaler_id = -1;
6156a456 13165 }
465c120c 13166 primary->pipe = pipe;
e3c566df
VS
13167 /*
13168 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
13169 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
13170 */
13171 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
13172 primary->plane = (enum plane) !pipe;
13173 else
13174 primary->plane = (enum plane) pipe;
b14e5848 13175 primary->id = PLANE_PRIMARY;
a9ff8714 13176 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
c59cb179 13177 primary->check_plane = intel_check_primary_plane;
465c120c 13178
714244e2 13179 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
6c0fd451
DL
13180 intel_primary_formats = skl_primary_formats;
13181 num_formats = ARRAY_SIZE(skl_primary_formats);
714244e2
BW
13182 modifiers = skl_format_modifiers_ccs;
13183
9a8cc576 13184 primary->update_plane = skl_update_plane;
779d4d8f 13185 primary->disable_plane = skl_disable_plane;
714244e2
BW
13186 } else if (INTEL_GEN(dev_priv) >= 9) {
13187 intel_primary_formats = skl_primary_formats;
13188 num_formats = ARRAY_SIZE(skl_primary_formats);
13189 if (pipe < PIPE_C)
13190 modifiers = skl_format_modifiers_ccs;
13191 else
13192 modifiers = skl_format_modifiers_noccs;
a8d201af 13193
9a8cc576 13194 primary->update_plane = skl_update_plane;
779d4d8f 13195 primary->disable_plane = skl_disable_plane;
580503c7 13196 } else if (INTEL_GEN(dev_priv) >= 4) {
568db4f2
DL
13197 intel_primary_formats = i965_primary_formats;
13198 num_formats = ARRAY_SIZE(i965_primary_formats);
714244e2 13199 modifiers = i9xx_format_modifiers;
a8d201af
ML
13200
13201 primary->update_plane = i9xx_update_primary_plane;
13202 primary->disable_plane = i9xx_disable_primary_plane;
6c0fd451
DL
13203 } else {
13204 intel_primary_formats = i8xx_primary_formats;
13205 num_formats = ARRAY_SIZE(i8xx_primary_formats);
714244e2 13206 modifiers = i9xx_format_modifiers;
a8d201af
ML
13207
13208 primary->update_plane = i9xx_update_primary_plane;
13209 primary->disable_plane = i9xx_disable_primary_plane;
465c120c
MR
13210 }
13211
580503c7
VS
13212 if (INTEL_GEN(dev_priv) >= 9)
13213 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13214 0, &intel_plane_funcs,
38573dc1 13215 intel_primary_formats, num_formats,
714244e2 13216 modifiers,
38573dc1
VS
13217 DRM_PLANE_TYPE_PRIMARY,
13218 "plane 1%c", pipe_name(pipe));
9beb5fea 13219 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
580503c7
VS
13220 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13221 0, &intel_plane_funcs,
38573dc1 13222 intel_primary_formats, num_formats,
714244e2 13223 modifiers,
38573dc1
VS
13224 DRM_PLANE_TYPE_PRIMARY,
13225 "primary %c", pipe_name(pipe));
13226 else
580503c7
VS
13227 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13228 0, &intel_plane_funcs,
38573dc1 13229 intel_primary_formats, num_formats,
714244e2 13230 modifiers,
38573dc1
VS
13231 DRM_PLANE_TYPE_PRIMARY,
13232 "plane %c", plane_name(primary->plane));
fca0ce2a
VS
13233 if (ret)
13234 goto fail;
48404c1e 13235
5481e27f 13236 if (INTEL_GEN(dev_priv) >= 9) {
93ca7e00 13237 supported_rotations =
c2c446ad
RF
13238 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_90 |
13239 DRM_MODE_ROTATE_180 | DRM_MODE_ROTATE_270;
4ea7be2b
VS
13240 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
13241 supported_rotations =
c2c446ad
RF
13242 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180 |
13243 DRM_MODE_REFLECT_X;
5481e27f 13244 } else if (INTEL_GEN(dev_priv) >= 4) {
93ca7e00 13245 supported_rotations =
c2c446ad 13246 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180;
93ca7e00 13247 } else {
c2c446ad 13248 supported_rotations = DRM_MODE_ROTATE_0;
93ca7e00
VS
13249 }
13250
5481e27f 13251 if (INTEL_GEN(dev_priv) >= 4)
93ca7e00 13252 drm_plane_create_rotation_property(&primary->base,
c2c446ad 13253 DRM_MODE_ROTATE_0,
93ca7e00 13254 supported_rotations);
48404c1e 13255
ea2c67bb
MR
13256 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13257
b079bd17 13258 return primary;
fca0ce2a
VS
13259
13260fail:
13261 kfree(state);
13262 kfree(primary);
13263
b079bd17 13264 return ERR_PTR(ret);
465c120c
MR
13265}
13266
b079bd17 13267static struct intel_plane *
b2d03b0d
VS
13268intel_cursor_plane_create(struct drm_i915_private *dev_priv,
13269 enum pipe pipe)
3d7d6510 13270{
fca0ce2a
VS
13271 struct intel_plane *cursor = NULL;
13272 struct intel_plane_state *state = NULL;
13273 int ret;
3d7d6510
MR
13274
13275 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
b079bd17
VS
13276 if (!cursor) {
13277 ret = -ENOMEM;
fca0ce2a 13278 goto fail;
b079bd17 13279 }
3d7d6510 13280
8e7d688b 13281 state = intel_create_plane_state(&cursor->base);
b079bd17
VS
13282 if (!state) {
13283 ret = -ENOMEM;
fca0ce2a 13284 goto fail;
b079bd17
VS
13285 }
13286
8e7d688b 13287 cursor->base.state = &state->base;
ea2c67bb 13288
3d7d6510
MR
13289 cursor->can_scale = false;
13290 cursor->max_downscale = 1;
13291 cursor->pipe = pipe;
13292 cursor->plane = pipe;
b14e5848 13293 cursor->id = PLANE_CURSOR;
a9ff8714 13294 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
b2d03b0d
VS
13295
13296 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
13297 cursor->update_plane = i845_update_cursor;
13298 cursor->disable_plane = i845_disable_cursor;
659056f2 13299 cursor->check_plane = i845_check_cursor;
b2d03b0d
VS
13300 } else {
13301 cursor->update_plane = i9xx_update_cursor;
13302 cursor->disable_plane = i9xx_disable_cursor;
659056f2 13303 cursor->check_plane = i9xx_check_cursor;
b2d03b0d 13304 }
3d7d6510 13305
cd5dcbf1
VS
13306 cursor->cursor.base = ~0;
13307 cursor->cursor.cntl = ~0;
024faac7
VS
13308
13309 if (IS_I845G(dev_priv) || IS_I865G(dev_priv) || HAS_CUR_FBC(dev_priv))
13310 cursor->cursor.size = ~0;
3d7d6510 13311
580503c7 13312 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
f79f2692 13313 0, &intel_cursor_plane_funcs,
fca0ce2a
VS
13314 intel_cursor_formats,
13315 ARRAY_SIZE(intel_cursor_formats),
714244e2
BW
13316 cursor_format_modifiers,
13317 DRM_PLANE_TYPE_CURSOR,
38573dc1 13318 "cursor %c", pipe_name(pipe));
fca0ce2a
VS
13319 if (ret)
13320 goto fail;
4398ad45 13321
5481e27f 13322 if (INTEL_GEN(dev_priv) >= 4)
93ca7e00 13323 drm_plane_create_rotation_property(&cursor->base,
c2c446ad
RF
13324 DRM_MODE_ROTATE_0,
13325 DRM_MODE_ROTATE_0 |
13326 DRM_MODE_ROTATE_180);
4398ad45 13327
580503c7 13328 if (INTEL_GEN(dev_priv) >= 9)
af99ceda
CK
13329 state->scaler_id = -1;
13330
ea2c67bb
MR
13331 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13332
b079bd17 13333 return cursor;
fca0ce2a
VS
13334
13335fail:
13336 kfree(state);
13337 kfree(cursor);
13338
b079bd17 13339 return ERR_PTR(ret);
3d7d6510
MR
13340}
13341
1c74eeaf
NM
13342static void intel_crtc_init_scalers(struct intel_crtc *crtc,
13343 struct intel_crtc_state *crtc_state)
549e2bfb 13344{
65edccce
VS
13345 struct intel_crtc_scaler_state *scaler_state =
13346 &crtc_state->scaler_state;
1c74eeaf 13347 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
549e2bfb 13348 int i;
549e2bfb 13349
1c74eeaf
NM
13350 crtc->num_scalers = dev_priv->info.num_scalers[crtc->pipe];
13351 if (!crtc->num_scalers)
13352 return;
13353
65edccce
VS
13354 for (i = 0; i < crtc->num_scalers; i++) {
13355 struct intel_scaler *scaler = &scaler_state->scalers[i];
13356
13357 scaler->in_use = 0;
13358 scaler->mode = PS_SCALER_MODE_DYN;
549e2bfb
CK
13359 }
13360
13361 scaler_state->scaler_id = -1;
13362}
13363
5ab0d85b 13364static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
79e53945
JB
13365{
13366 struct intel_crtc *intel_crtc;
f5de6e07 13367 struct intel_crtc_state *crtc_state = NULL;
b079bd17
VS
13368 struct intel_plane *primary = NULL;
13369 struct intel_plane *cursor = NULL;
a81d6fa0 13370 int sprite, ret;
79e53945 13371
955382f3 13372 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
b079bd17
VS
13373 if (!intel_crtc)
13374 return -ENOMEM;
79e53945 13375
f5de6e07 13376 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
b079bd17
VS
13377 if (!crtc_state) {
13378 ret = -ENOMEM;
f5de6e07 13379 goto fail;
b079bd17 13380 }
550acefd
ACO
13381 intel_crtc->config = crtc_state;
13382 intel_crtc->base.state = &crtc_state->base;
07878248 13383 crtc_state->base.crtc = &intel_crtc->base;
f5de6e07 13384
580503c7 13385 primary = intel_primary_plane_create(dev_priv, pipe);
b079bd17
VS
13386 if (IS_ERR(primary)) {
13387 ret = PTR_ERR(primary);
3d7d6510 13388 goto fail;
b079bd17 13389 }
d97d7b48 13390 intel_crtc->plane_ids_mask |= BIT(primary->id);
3d7d6510 13391
a81d6fa0 13392 for_each_sprite(dev_priv, pipe, sprite) {
b079bd17
VS
13393 struct intel_plane *plane;
13394
580503c7 13395 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
d2b2cbce 13396 if (IS_ERR(plane)) {
b079bd17
VS
13397 ret = PTR_ERR(plane);
13398 goto fail;
13399 }
d97d7b48 13400 intel_crtc->plane_ids_mask |= BIT(plane->id);
a81d6fa0
VS
13401 }
13402
580503c7 13403 cursor = intel_cursor_plane_create(dev_priv, pipe);
d2b2cbce 13404 if (IS_ERR(cursor)) {
b079bd17 13405 ret = PTR_ERR(cursor);
3d7d6510 13406 goto fail;
b079bd17 13407 }
d97d7b48 13408 intel_crtc->plane_ids_mask |= BIT(cursor->id);
3d7d6510 13409
5ab0d85b 13410 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
b079bd17
VS
13411 &primary->base, &cursor->base,
13412 &intel_crtc_funcs,
4d5d72b7 13413 "pipe %c", pipe_name(pipe));
3d7d6510
MR
13414 if (ret)
13415 goto fail;
79e53945 13416
80824003 13417 intel_crtc->pipe = pipe;
e3c566df 13418 intel_crtc->plane = primary->plane;
80824003 13419
1c74eeaf
NM
13420 /* initialize shared scalers */
13421 intel_crtc_init_scalers(intel_crtc, crtc_state);
13422
22fd0fab
JB
13423 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13424 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
e2af48c6
VS
13425 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = intel_crtc;
13426 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc;
22fd0fab 13427
79e53945 13428 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101 13429
8563b1e8
LL
13430 intel_color_init(&intel_crtc->base);
13431
87b6b101 13432 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
b079bd17
VS
13433
13434 return 0;
3d7d6510
MR
13435
13436fail:
b079bd17
VS
13437 /*
13438 * drm_mode_config_cleanup() will free up any
13439 * crtcs/planes already initialized.
13440 */
f5de6e07 13441 kfree(crtc_state);
3d7d6510 13442 kfree(intel_crtc);
b079bd17
VS
13443
13444 return ret;
79e53945
JB
13445}
13446
752aa88a
JB
13447enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13448{
6e9f798d 13449 struct drm_device *dev = connector->base.dev;
752aa88a 13450
51fd371b 13451 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 13452
51ec53da 13453 if (!connector->base.state->crtc)
752aa88a
JB
13454 return INVALID_PIPE;
13455
51ec53da 13456 return to_intel_crtc(connector->base.state->crtc)->pipe;
752aa88a
JB
13457}
13458
08d7b3d1 13459int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 13460 struct drm_file *file)
08d7b3d1 13461{
08d7b3d1 13462 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 13463 struct drm_crtc *drmmode_crtc;
c05422d5 13464 struct intel_crtc *crtc;
08d7b3d1 13465
418da172 13466 drmmode_crtc = drm_crtc_find(dev, file, pipe_from_crtc_id->crtc_id);
71240ed2 13467 if (!drmmode_crtc)
3f2c2057 13468 return -ENOENT;
08d7b3d1 13469
7707e653 13470 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 13471 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 13472
c05422d5 13473 return 0;
08d7b3d1
CW
13474}
13475
66a9278e 13476static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 13477{
66a9278e
DV
13478 struct drm_device *dev = encoder->base.dev;
13479 struct intel_encoder *source_encoder;
79e53945 13480 int index_mask = 0;
79e53945
JB
13481 int entry = 0;
13482
b2784e15 13483 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 13484 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
13485 index_mask |= (1 << entry);
13486
79e53945
JB
13487 entry++;
13488 }
4ef69c7a 13489
79e53945
JB
13490 return index_mask;
13491}
13492
646d5772 13493static bool has_edp_a(struct drm_i915_private *dev_priv)
4d302442 13494{
646d5772 13495 if (!IS_MOBILE(dev_priv))
4d302442
CW
13496 return false;
13497
13498 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13499 return false;
13500
5db94019 13501 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
13502 return false;
13503
13504 return true;
13505}
13506
6315b5d3 13507static bool intel_crt_present(struct drm_i915_private *dev_priv)
84b4e042 13508{
6315b5d3 13509 if (INTEL_GEN(dev_priv) >= 9)
884497ed
DL
13510 return false;
13511
50a0bc90 13512 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
84b4e042
JB
13513 return false;
13514
920a14b2 13515 if (IS_CHERRYVIEW(dev_priv))
84b4e042
JB
13516 return false;
13517
4f8036a2
TU
13518 if (HAS_PCH_LPT_H(dev_priv) &&
13519 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
65e472e4
VS
13520 return false;
13521
70ac54d0 13522 /* DDI E can't be used if DDI A requires 4 lanes */
4f8036a2 13523 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
70ac54d0
VS
13524 return false;
13525
e4abb733 13526 if (!dev_priv->vbt.int_crt_support)
84b4e042
JB
13527 return false;
13528
13529 return true;
13530}
13531
8090ba8c
ID
13532void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
13533{
13534 int pps_num;
13535 int pps_idx;
13536
13537 if (HAS_DDI(dev_priv))
13538 return;
13539 /*
13540 * This w/a is needed at least on CPT/PPT, but to be sure apply it
13541 * everywhere where registers can be write protected.
13542 */
13543 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
13544 pps_num = 2;
13545 else
13546 pps_num = 1;
13547
13548 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
13549 u32 val = I915_READ(PP_CONTROL(pps_idx));
13550
13551 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
13552 I915_WRITE(PP_CONTROL(pps_idx), val);
13553 }
13554}
13555
44cb734c
ID
13556static void intel_pps_init(struct drm_i915_private *dev_priv)
13557{
cc3f90f0 13558 if (HAS_PCH_SPLIT(dev_priv) || IS_GEN9_LP(dev_priv))
44cb734c
ID
13559 dev_priv->pps_mmio_base = PCH_PPS_BASE;
13560 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
13561 dev_priv->pps_mmio_base = VLV_PPS_BASE;
13562 else
13563 dev_priv->pps_mmio_base = PPS_BASE;
8090ba8c
ID
13564
13565 intel_pps_unlock_regs_wa(dev_priv);
44cb734c
ID
13566}
13567
c39055b0 13568static void intel_setup_outputs(struct drm_i915_private *dev_priv)
79e53945 13569{
4ef69c7a 13570 struct intel_encoder *encoder;
cb0953d7 13571 bool dpd_is_edp = false;
79e53945 13572
44cb734c
ID
13573 intel_pps_init(dev_priv);
13574
97a824e1
ID
13575 /*
13576 * intel_edp_init_connector() depends on this completing first, to
13577 * prevent the registeration of both eDP and LVDS and the incorrect
13578 * sharing of the PPS.
13579 */
c39055b0 13580 intel_lvds_init(dev_priv);
79e53945 13581
6315b5d3 13582 if (intel_crt_present(dev_priv))
c39055b0 13583 intel_crt_init(dev_priv);
cb0953d7 13584
cc3f90f0 13585 if (IS_GEN9_LP(dev_priv)) {
c776eb2e
VK
13586 /*
13587 * FIXME: Broxton doesn't support port detection via the
13588 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
13589 * detect the ports.
13590 */
c39055b0
ACO
13591 intel_ddi_init(dev_priv, PORT_A);
13592 intel_ddi_init(dev_priv, PORT_B);
13593 intel_ddi_init(dev_priv, PORT_C);
c6c794a2 13594
c39055b0 13595 intel_dsi_init(dev_priv);
4f8036a2 13596 } else if (HAS_DDI(dev_priv)) {
0e72a5b5
ED
13597 int found;
13598
de31facd
JB
13599 /*
13600 * Haswell uses DDI functions to detect digital outputs.
13601 * On SKL pre-D0 the strap isn't connected, so we assume
13602 * it's there.
13603 */
77179400 13604 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
de31facd 13605 /* WaIgnoreDDIAStrap: skl */
b976dc53 13606 if (found || IS_GEN9_BC(dev_priv))
c39055b0 13607 intel_ddi_init(dev_priv, PORT_A);
0e72a5b5
ED
13608
13609 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
13610 * register */
13611 found = I915_READ(SFUSE_STRAP);
13612
13613 if (found & SFUSE_STRAP_DDIB_DETECTED)
c39055b0 13614 intel_ddi_init(dev_priv, PORT_B);
0e72a5b5 13615 if (found & SFUSE_STRAP_DDIC_DETECTED)
c39055b0 13616 intel_ddi_init(dev_priv, PORT_C);
0e72a5b5 13617 if (found & SFUSE_STRAP_DDID_DETECTED)
c39055b0 13618 intel_ddi_init(dev_priv, PORT_D);
2800e4c2
RV
13619 /*
13620 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
13621 */
b976dc53 13622 if (IS_GEN9_BC(dev_priv) &&
2800e4c2
RV
13623 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
13624 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
13625 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
c39055b0 13626 intel_ddi_init(dev_priv, PORT_E);
2800e4c2 13627
6e266956 13628 } else if (HAS_PCH_SPLIT(dev_priv)) {
cb0953d7 13629 int found;
7b91bf7f 13630 dpd_is_edp = intel_dp_is_port_edp(dev_priv, PORT_D);
270b3042 13631
646d5772 13632 if (has_edp_a(dev_priv))
c39055b0 13633 intel_dp_init(dev_priv, DP_A, PORT_A);
cb0953d7 13634
dc0fa718 13635 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 13636 /* PCH SDVOB multiplex with HDMIB */
c39055b0 13637 found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B);
30ad48b7 13638 if (!found)
c39055b0 13639 intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B);
5eb08b69 13640 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
c39055b0 13641 intel_dp_init(dev_priv, PCH_DP_B, PORT_B);
30ad48b7
ZW
13642 }
13643
dc0fa718 13644 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
c39055b0 13645 intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C);
30ad48b7 13646
dc0fa718 13647 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
c39055b0 13648 intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D);
30ad48b7 13649
5eb08b69 13650 if (I915_READ(PCH_DP_C) & DP_DETECTED)
c39055b0 13651 intel_dp_init(dev_priv, PCH_DP_C, PORT_C);
5eb08b69 13652
270b3042 13653 if (I915_READ(PCH_DP_D) & DP_DETECTED)
c39055b0 13654 intel_dp_init(dev_priv, PCH_DP_D, PORT_D);
920a14b2 13655 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
22f35042 13656 bool has_edp, has_port;
457c52d8 13657
e17ac6db
VS
13658 /*
13659 * The DP_DETECTED bit is the latched state of the DDC
13660 * SDA pin at boot. However since eDP doesn't require DDC
13661 * (no way to plug in a DP->HDMI dongle) the DDC pins for
13662 * eDP ports may have been muxed to an alternate function.
13663 * Thus we can't rely on the DP_DETECTED bit alone to detect
13664 * eDP ports. Consult the VBT as well as DP_DETECTED to
13665 * detect eDP ports.
22f35042
VS
13666 *
13667 * Sadly the straps seem to be missing sometimes even for HDMI
13668 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
13669 * and VBT for the presence of the port. Additionally we can't
13670 * trust the port type the VBT declares as we've seen at least
13671 * HDMI ports that the VBT claim are DP or eDP.
e17ac6db 13672 */
7b91bf7f 13673 has_edp = intel_dp_is_port_edp(dev_priv, PORT_B);
22f35042
VS
13674 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
13675 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
c39055b0 13676 has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B);
22f35042 13677 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
c39055b0 13678 intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B);
585a94b8 13679
7b91bf7f 13680 has_edp = intel_dp_is_port_edp(dev_priv, PORT_C);
22f35042
VS
13681 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
13682 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
c39055b0 13683 has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C);
22f35042 13684 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
c39055b0 13685 intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C);
19c03924 13686
920a14b2 13687 if (IS_CHERRYVIEW(dev_priv)) {
22f35042
VS
13688 /*
13689 * eDP not supported on port D,
13690 * so no need to worry about it
13691 */
13692 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
13693 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
c39055b0 13694 intel_dp_init(dev_priv, CHV_DP_D, PORT_D);
22f35042 13695 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
c39055b0 13696 intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D);
9418c1f1
VS
13697 }
13698
c39055b0 13699 intel_dsi_init(dev_priv);
5db94019 13700 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
27185ae1 13701 bool found = false;
7d57382e 13702
e2debe91 13703 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 13704 DRM_DEBUG_KMS("probing SDVOB\n");
c39055b0 13705 found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B);
9beb5fea 13706 if (!found && IS_G4X(dev_priv)) {
b01f2c3a 13707 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
c39055b0 13708 intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B);
b01f2c3a 13709 }
27185ae1 13710
9beb5fea 13711 if (!found && IS_G4X(dev_priv))
c39055b0 13712 intel_dp_init(dev_priv, DP_B, PORT_B);
725e30ad 13713 }
13520b05
KH
13714
13715 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 13716
e2debe91 13717 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 13718 DRM_DEBUG_KMS("probing SDVOC\n");
c39055b0 13719 found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C);
b01f2c3a 13720 }
27185ae1 13721
e2debe91 13722 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 13723
9beb5fea 13724 if (IS_G4X(dev_priv)) {
b01f2c3a 13725 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
c39055b0 13726 intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C);
b01f2c3a 13727 }
9beb5fea 13728 if (IS_G4X(dev_priv))
c39055b0 13729 intel_dp_init(dev_priv, DP_C, PORT_C);
725e30ad 13730 }
27185ae1 13731
9beb5fea 13732 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
c39055b0 13733 intel_dp_init(dev_priv, DP_D, PORT_D);
5db94019 13734 } else if (IS_GEN2(dev_priv))
c39055b0 13735 intel_dvo_init(dev_priv);
79e53945 13736
56b857a5 13737 if (SUPPORTS_TV(dev_priv))
c39055b0 13738 intel_tv_init(dev_priv);
79e53945 13739
c39055b0 13740 intel_psr_init(dev_priv);
7c8f8a70 13741
c39055b0 13742 for_each_intel_encoder(&dev_priv->drm, encoder) {
4ef69c7a
CW
13743 encoder->base.possible_crtcs = encoder->crtc_mask;
13744 encoder->base.possible_clones =
66a9278e 13745 intel_encoder_clones(encoder);
79e53945 13746 }
47356eb6 13747
c39055b0 13748 intel_init_pch_refclk(dev_priv);
270b3042 13749
c39055b0 13750 drm_helper_move_panel_connectors_to_head(&dev_priv->drm);
79e53945
JB
13751}
13752
13753static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
13754{
13755 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 13756
ef2d633e 13757 drm_framebuffer_cleanup(fb);
70001cd2 13758
dd689287
CW
13759 i915_gem_object_lock(intel_fb->obj);
13760 WARN_ON(!intel_fb->obj->framebuffer_references--);
13761 i915_gem_object_unlock(intel_fb->obj);
13762
f8c417cd 13763 i915_gem_object_put(intel_fb->obj);
70001cd2 13764
79e53945
JB
13765 kfree(intel_fb);
13766}
13767
13768static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 13769 struct drm_file *file,
79e53945
JB
13770 unsigned int *handle)
13771{
13772 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 13773 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 13774
cc917ab4
CW
13775 if (obj->userptr.mm) {
13776 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
13777 return -EINVAL;
13778 }
13779
05394f39 13780 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
13781}
13782
86c98588
RV
13783static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
13784 struct drm_file *file,
13785 unsigned flags, unsigned color,
13786 struct drm_clip_rect *clips,
13787 unsigned num_clips)
13788{
5a97bcc6 13789 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
86c98588 13790
5a97bcc6 13791 i915_gem_object_flush_if_display(obj);
d59b21ec 13792 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
86c98588
RV
13793
13794 return 0;
13795}
13796
79e53945
JB
13797static const struct drm_framebuffer_funcs intel_fb_funcs = {
13798 .destroy = intel_user_framebuffer_destroy,
13799 .create_handle = intel_user_framebuffer_create_handle,
86c98588 13800 .dirty = intel_user_framebuffer_dirty,
79e53945
JB
13801};
13802
b321803d 13803static
920a14b2
TU
13804u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
13805 uint64_t fb_modifier, uint32_t pixel_format)
b321803d 13806{
24dbf51a 13807 u32 gen = INTEL_GEN(dev_priv);
b321803d
DL
13808
13809 if (gen >= 9) {
ac484963
VS
13810 int cpp = drm_format_plane_cpp(pixel_format, 0);
13811
b321803d
DL
13812 /* "The stride in bytes must not exceed the of the size of 8K
13813 * pixels and 32K bytes."
13814 */
ac484963 13815 return min(8192 * cpp, 32768);
6401c37d 13816 } else if (gen >= 5 && !HAS_GMCH_DISPLAY(dev_priv)) {
b321803d
DL
13817 return 32*1024;
13818 } else if (gen >= 4) {
13819 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
13820 return 16*1024;
13821 else
13822 return 32*1024;
13823 } else if (gen >= 3) {
13824 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
13825 return 8*1024;
13826 else
13827 return 16*1024;
13828 } else {
13829 /* XXX DSPC is limited to 4k tiled */
13830 return 8*1024;
13831 }
13832}
13833
24dbf51a
CW
13834static int intel_framebuffer_init(struct intel_framebuffer *intel_fb,
13835 struct drm_i915_gem_object *obj,
13836 struct drm_mode_fb_cmd2 *mode_cmd)
79e53945 13837{
24dbf51a 13838 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
2e2adb05 13839 struct drm_framebuffer *fb = &intel_fb->base;
b3c11ac2 13840 struct drm_format_name_buf format_name;
2e2adb05 13841 u32 pitch_limit;
dd689287 13842 unsigned int tiling, stride;
24dbf51a 13843 int ret = -EINVAL;
2e2adb05 13844 int i;
79e53945 13845
dd689287
CW
13846 i915_gem_object_lock(obj);
13847 obj->framebuffer_references++;
13848 tiling = i915_gem_object_get_tiling(obj);
13849 stride = i915_gem_object_get_stride(obj);
13850 i915_gem_object_unlock(obj);
dd4916c5 13851
2a80eada 13852 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
c2ff7370
VS
13853 /*
13854 * If there's a fence, enforce that
13855 * the fb modifier and tiling mode match.
13856 */
13857 if (tiling != I915_TILING_NONE &&
13858 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
144cc143 13859 DRM_DEBUG_KMS("tiling_mode doesn't match fb modifier\n");
24dbf51a 13860 goto err;
2a80eada
DV
13861 }
13862 } else {
c2ff7370 13863 if (tiling == I915_TILING_X) {
2a80eada 13864 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
c2ff7370 13865 } else if (tiling == I915_TILING_Y) {
144cc143 13866 DRM_DEBUG_KMS("No Y tiling for legacy addfb\n");
24dbf51a 13867 goto err;
2a80eada
DV
13868 }
13869 }
13870
9a8f0a12
TU
13871 /* Passed in modifier sanity checking. */
13872 switch (mode_cmd->modifier[0]) {
2e2adb05
VS
13873 case I915_FORMAT_MOD_Y_TILED_CCS:
13874 case I915_FORMAT_MOD_Yf_TILED_CCS:
13875 switch (mode_cmd->pixel_format) {
13876 case DRM_FORMAT_XBGR8888:
13877 case DRM_FORMAT_ABGR8888:
13878 case DRM_FORMAT_XRGB8888:
13879 case DRM_FORMAT_ARGB8888:
13880 break;
13881 default:
13882 DRM_DEBUG_KMS("RC supported only with RGB8888 formats\n");
13883 goto err;
13884 }
13885 /* fall through */
9a8f0a12
TU
13886 case I915_FORMAT_MOD_Y_TILED:
13887 case I915_FORMAT_MOD_Yf_TILED:
6315b5d3 13888 if (INTEL_GEN(dev_priv) < 9) {
144cc143
VS
13889 DRM_DEBUG_KMS("Unsupported tiling 0x%llx!\n",
13890 mode_cmd->modifier[0]);
24dbf51a 13891 goto err;
9a8f0a12 13892 }
2f075565 13893 case DRM_FORMAT_MOD_LINEAR:
9a8f0a12
TU
13894 case I915_FORMAT_MOD_X_TILED:
13895 break;
13896 default:
144cc143
VS
13897 DRM_DEBUG_KMS("Unsupported fb modifier 0x%llx!\n",
13898 mode_cmd->modifier[0]);
24dbf51a 13899 goto err;
c16ed4be 13900 }
57cd6508 13901
c2ff7370
VS
13902 /*
13903 * gen2/3 display engine uses the fence if present,
13904 * so the tiling mode must match the fb modifier exactly.
13905 */
13906 if (INTEL_INFO(dev_priv)->gen < 4 &&
13907 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
144cc143 13908 DRM_DEBUG_KMS("tiling_mode must match fb modifier exactly on gen2/3\n");
9aceb5c1 13909 goto err;
c2ff7370
VS
13910 }
13911
920a14b2 13912 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
b321803d 13913 mode_cmd->pixel_format);
a35cdaa0 13914 if (mode_cmd->pitches[0] > pitch_limit) {
144cc143 13915 DRM_DEBUG_KMS("%s pitch (%u) must be at most %d\n",
2f075565 13916 mode_cmd->modifier[0] != DRM_FORMAT_MOD_LINEAR ?
144cc143
VS
13917 "tiled" : "linear",
13918 mode_cmd->pitches[0], pitch_limit);
24dbf51a 13919 goto err;
c16ed4be 13920 }
5d7bd705 13921
c2ff7370
VS
13922 /*
13923 * If there's a fence, enforce that
13924 * the fb pitch and fence stride match.
13925 */
144cc143
VS
13926 if (tiling != I915_TILING_NONE && mode_cmd->pitches[0] != stride) {
13927 DRM_DEBUG_KMS("pitch (%d) must match tiling stride (%d)\n",
13928 mode_cmd->pitches[0], stride);
24dbf51a 13929 goto err;
c16ed4be 13930 }
5d7bd705 13931
57779d06 13932 /* Reject formats not supported by any plane early. */
308e5bcb 13933 switch (mode_cmd->pixel_format) {
57779d06 13934 case DRM_FORMAT_C8:
04b3924d
VS
13935 case DRM_FORMAT_RGB565:
13936 case DRM_FORMAT_XRGB8888:
13937 case DRM_FORMAT_ARGB8888:
57779d06
VS
13938 break;
13939 case DRM_FORMAT_XRGB1555:
6315b5d3 13940 if (INTEL_GEN(dev_priv) > 3) {
144cc143
VS
13941 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
13942 drm_get_format_name(mode_cmd->pixel_format, &format_name));
9aceb5c1 13943 goto err;
c16ed4be 13944 }
57779d06 13945 break;
57779d06 13946 case DRM_FORMAT_ABGR8888:
920a14b2 13947 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
6315b5d3 13948 INTEL_GEN(dev_priv) < 9) {
144cc143
VS
13949 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
13950 drm_get_format_name(mode_cmd->pixel_format, &format_name));
9aceb5c1 13951 goto err;
6c0fd451
DL
13952 }
13953 break;
13954 case DRM_FORMAT_XBGR8888:
04b3924d 13955 case DRM_FORMAT_XRGB2101010:
57779d06 13956 case DRM_FORMAT_XBGR2101010:
6315b5d3 13957 if (INTEL_GEN(dev_priv) < 4) {
144cc143
VS
13958 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
13959 drm_get_format_name(mode_cmd->pixel_format, &format_name));
9aceb5c1 13960 goto err;
c16ed4be 13961 }
b5626747 13962 break;
7531208b 13963 case DRM_FORMAT_ABGR2101010:
920a14b2 13964 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
144cc143
VS
13965 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
13966 drm_get_format_name(mode_cmd->pixel_format, &format_name));
9aceb5c1 13967 goto err;
7531208b
DL
13968 }
13969 break;
04b3924d
VS
13970 case DRM_FORMAT_YUYV:
13971 case DRM_FORMAT_UYVY:
13972 case DRM_FORMAT_YVYU:
13973 case DRM_FORMAT_VYUY:
ab33081a 13974 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
144cc143
VS
13975 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
13976 drm_get_format_name(mode_cmd->pixel_format, &format_name));
9aceb5c1 13977 goto err;
c16ed4be 13978 }
57cd6508
CW
13979 break;
13980 default:
144cc143
VS
13981 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
13982 drm_get_format_name(mode_cmd->pixel_format, &format_name));
9aceb5c1 13983 goto err;
57cd6508
CW
13984 }
13985
90f9a336
VS
13986 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
13987 if (mode_cmd->offsets[0] != 0)
24dbf51a 13988 goto err;
90f9a336 13989
2e2adb05 13990 drm_helper_mode_fill_fb_struct(&dev_priv->drm, fb, mode_cmd);
d88c4afd 13991
2e2adb05
VS
13992 for (i = 0; i < fb->format->num_planes; i++) {
13993 u32 stride_alignment;
13994
13995 if (mode_cmd->handles[i] != mode_cmd->handles[0]) {
13996 DRM_DEBUG_KMS("bad plane %d handle\n", i);
37875d6b 13997 goto err;
2e2adb05
VS
13998 }
13999
14000 stride_alignment = intel_fb_stride_alignment(fb, i);
14001
14002 /*
14003 * Display WA #0531: skl,bxt,kbl,glk
14004 *
14005 * Render decompression and plane width > 3840
14006 * combined with horizontal panning requires the
14007 * plane stride to be a multiple of 4. We'll just
14008 * require the entire fb to accommodate that to avoid
14009 * potential runtime errors at plane configuration time.
14010 */
14011 if (IS_GEN9(dev_priv) && i == 0 && fb->width > 3840 &&
14012 (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
14013 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS))
14014 stride_alignment *= 4;
14015
14016 if (fb->pitches[i] & (stride_alignment - 1)) {
14017 DRM_DEBUG_KMS("plane %d pitch (%d) must be at least %u byte aligned\n",
14018 i, fb->pitches[i], stride_alignment);
14019 goto err;
14020 }
d88c4afd
VS
14021 }
14022
c7d73f6a
DV
14023 intel_fb->obj = obj;
14024
2e2adb05 14025 ret = intel_fill_fb_info(dev_priv, fb);
6687c906 14026 if (ret)
9aceb5c1 14027 goto err;
2d7a215f 14028
2e2adb05 14029 ret = drm_framebuffer_init(&dev_priv->drm, fb, &intel_fb_funcs);
79e53945
JB
14030 if (ret) {
14031 DRM_ERROR("framebuffer init failed %d\n", ret);
24dbf51a 14032 goto err;
79e53945
JB
14033 }
14034
79e53945 14035 return 0;
24dbf51a
CW
14036
14037err:
dd689287
CW
14038 i915_gem_object_lock(obj);
14039 obj->framebuffer_references--;
14040 i915_gem_object_unlock(obj);
24dbf51a 14041 return ret;
79e53945
JB
14042}
14043
79e53945
JB
14044static struct drm_framebuffer *
14045intel_user_framebuffer_create(struct drm_device *dev,
14046 struct drm_file *filp,
1eb83451 14047 const struct drm_mode_fb_cmd2 *user_mode_cmd)
79e53945 14048{
dcb1394e 14049 struct drm_framebuffer *fb;
05394f39 14050 struct drm_i915_gem_object *obj;
76dc3769 14051 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
79e53945 14052
03ac0642
CW
14053 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
14054 if (!obj)
cce13ff7 14055 return ERR_PTR(-ENOENT);
79e53945 14056
24dbf51a 14057 fb = intel_framebuffer_create(obj, &mode_cmd);
dcb1394e 14058 if (IS_ERR(fb))
f0cd5182 14059 i915_gem_object_put(obj);
dcb1394e
LW
14060
14061 return fb;
79e53945
JB
14062}
14063
778e23a9
CW
14064static void intel_atomic_state_free(struct drm_atomic_state *state)
14065{
14066 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14067
14068 drm_atomic_state_default_release(state);
14069
14070 i915_sw_fence_fini(&intel_state->commit_ready);
14071
14072 kfree(state);
14073}
14074
79e53945 14075static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 14076 .fb_create = intel_user_framebuffer_create,
bbfb6ce8 14077 .get_format_info = intel_get_format_info,
0632fef6 14078 .output_poll_changed = intel_fbdev_output_poll_changed,
5ee67f1c
MR
14079 .atomic_check = intel_atomic_check,
14080 .atomic_commit = intel_atomic_commit,
de419ab6
ML
14081 .atomic_state_alloc = intel_atomic_state_alloc,
14082 .atomic_state_clear = intel_atomic_state_clear,
778e23a9 14083 .atomic_state_free = intel_atomic_state_free,
79e53945
JB
14084};
14085
88212941
ID
14086/**
14087 * intel_init_display_hooks - initialize the display modesetting hooks
14088 * @dev_priv: device private
14089 */
14090void intel_init_display_hooks(struct drm_i915_private *dev_priv)
e70236a8 14091{
7ff89ca2
VS
14092 intel_init_cdclk_hooks(dev_priv);
14093
88212941 14094 if (INTEL_INFO(dev_priv)->gen >= 9) {
bc8d7dff 14095 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14096 dev_priv->display.get_initial_plane_config =
14097 skylake_get_initial_plane_config;
bc8d7dff
DL
14098 dev_priv->display.crtc_compute_clock =
14099 haswell_crtc_compute_clock;
14100 dev_priv->display.crtc_enable = haswell_crtc_enable;
14101 dev_priv->display.crtc_disable = haswell_crtc_disable;
88212941 14102 } else if (HAS_DDI(dev_priv)) {
0e8ffe1b 14103 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14104 dev_priv->display.get_initial_plane_config =
14105 ironlake_get_initial_plane_config;
797d0259
ACO
14106 dev_priv->display.crtc_compute_clock =
14107 haswell_crtc_compute_clock;
4f771f10
PZ
14108 dev_priv->display.crtc_enable = haswell_crtc_enable;
14109 dev_priv->display.crtc_disable = haswell_crtc_disable;
88212941 14110 } else if (HAS_PCH_SPLIT(dev_priv)) {
0e8ffe1b 14111 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
5724dbd1
DL
14112 dev_priv->display.get_initial_plane_config =
14113 ironlake_get_initial_plane_config;
3fb37703
ACO
14114 dev_priv->display.crtc_compute_clock =
14115 ironlake_crtc_compute_clock;
76e5a89c
DV
14116 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14117 dev_priv->display.crtc_disable = ironlake_crtc_disable;
65b3d6a9 14118 } else if (IS_CHERRYVIEW(dev_priv)) {
89b667f8 14119 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14120 dev_priv->display.get_initial_plane_config =
14121 i9xx_get_initial_plane_config;
65b3d6a9
ACO
14122 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14123 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14124 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14125 } else if (IS_VALLEYVIEW(dev_priv)) {
14126 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14127 dev_priv->display.get_initial_plane_config =
14128 i9xx_get_initial_plane_config;
14129 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
89b667f8
JB
14130 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14131 dev_priv->display.crtc_disable = i9xx_crtc_disable;
19ec6693
ACO
14132 } else if (IS_G4X(dev_priv)) {
14133 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14134 dev_priv->display.get_initial_plane_config =
14135 i9xx_get_initial_plane_config;
14136 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14137 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14138 dev_priv->display.crtc_disable = i9xx_crtc_disable;
70e8aa21
ACO
14139 } else if (IS_PINEVIEW(dev_priv)) {
14140 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14141 dev_priv->display.get_initial_plane_config =
14142 i9xx_get_initial_plane_config;
14143 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14144 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14145 dev_priv->display.crtc_disable = i9xx_crtc_disable;
81c97f52 14146 } else if (!IS_GEN2(dev_priv)) {
0e8ffe1b 14147 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14148 dev_priv->display.get_initial_plane_config =
14149 i9xx_get_initial_plane_config;
d6dfee7a 14150 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
14151 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14152 dev_priv->display.crtc_disable = i9xx_crtc_disable;
81c97f52
ACO
14153 } else {
14154 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14155 dev_priv->display.get_initial_plane_config =
14156 i9xx_get_initial_plane_config;
14157 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14158 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14159 dev_priv->display.crtc_disable = i9xx_crtc_disable;
f564048e 14160 }
e70236a8 14161
88212941 14162 if (IS_GEN5(dev_priv)) {
3bb11b53 14163 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
88212941 14164 } else if (IS_GEN6(dev_priv)) {
3bb11b53 14165 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
88212941 14166 } else if (IS_IVYBRIDGE(dev_priv)) {
3bb11b53
SJ
14167 /* FIXME: detect B0+ stepping and use auto training */
14168 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
88212941 14169 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3bb11b53 14170 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
445e780b
VS
14171 }
14172
bd30ca2d 14173 if (INTEL_GEN(dev_priv) >= 9)
27082493
L
14174 dev_priv->display.update_crtcs = skl_update_crtcs;
14175 else
14176 dev_priv->display.update_crtcs = intel_update_crtcs;
e70236a8
JB
14177}
14178
435793df
KP
14179/*
14180 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14181 */
14182static void quirk_ssc_force_disable(struct drm_device *dev)
14183{
fac5e23e 14184 struct drm_i915_private *dev_priv = to_i915(dev);
435793df 14185 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 14186 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
14187}
14188
4dca20ef 14189/*
5a15ab5b
CE
14190 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14191 * brightness value
4dca20ef
CE
14192 */
14193static void quirk_invert_brightness(struct drm_device *dev)
14194{
fac5e23e 14195 struct drm_i915_private *dev_priv = to_i915(dev);
4dca20ef 14196 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 14197 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
14198}
14199
9c72cc6f
SD
14200/* Some VBT's incorrectly indicate no backlight is present */
14201static void quirk_backlight_present(struct drm_device *dev)
14202{
fac5e23e 14203 struct drm_i915_private *dev_priv = to_i915(dev);
9c72cc6f
SD
14204 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14205 DRM_INFO("applying backlight present quirk\n");
14206}
14207
c99a259b
MN
14208/* Toshiba Satellite P50-C-18C requires T12 delay to be min 800ms
14209 * which is 300 ms greater than eDP spec T12 min.
14210 */
14211static void quirk_increase_t12_delay(struct drm_device *dev)
14212{
14213 struct drm_i915_private *dev_priv = to_i915(dev);
14214
14215 dev_priv->quirks |= QUIRK_INCREASE_T12_DELAY;
14216 DRM_INFO("Applying T12 delay quirk\n");
14217}
14218
b690e96c
JB
14219struct intel_quirk {
14220 int device;
14221 int subsystem_vendor;
14222 int subsystem_device;
14223 void (*hook)(struct drm_device *dev);
14224};
14225
5f85f176
EE
14226/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14227struct intel_dmi_quirk {
14228 void (*hook)(struct drm_device *dev);
14229 const struct dmi_system_id (*dmi_id_list)[];
14230};
14231
14232static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14233{
14234 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14235 return 1;
14236}
14237
14238static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14239 {
14240 .dmi_id_list = &(const struct dmi_system_id[]) {
14241 {
14242 .callback = intel_dmi_reverse_brightness,
14243 .ident = "NCR Corporation",
14244 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14245 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14246 },
14247 },
14248 { } /* terminating entry */
14249 },
14250 .hook = quirk_invert_brightness,
14251 },
14252};
14253
c43b5634 14254static struct intel_quirk intel_quirks[] = {
435793df
KP
14255 /* Lenovo U160 cannot use SSC on LVDS */
14256 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
14257
14258 /* Sony Vaio Y cannot use SSC on LVDS */
14259 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 14260
be505f64
AH
14261 /* Acer Aspire 5734Z must invert backlight brightness */
14262 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14263
14264 /* Acer/eMachines G725 */
14265 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14266
14267 /* Acer/eMachines e725 */
14268 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14269
14270 /* Acer/Packard Bell NCL20 */
14271 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14272
14273 /* Acer Aspire 4736Z */
14274 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
14275
14276 /* Acer Aspire 5336 */
14277 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
14278
14279 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14280 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 14281
dfb3d47b
SD
14282 /* Acer C720 Chromebook (Core i3 4005U) */
14283 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14284
b2a9601c 14285 /* Apple Macbook 2,1 (Core 2 T7400) */
14286 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14287
1b9448b0
JN
14288 /* Apple Macbook 4,1 */
14289 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
14290
d4967d8c
SD
14291 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14292 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
14293
14294 /* HP Chromebook 14 (Celeron 2955U) */
14295 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
cf6f0af9
JN
14296
14297 /* Dell Chromebook 11 */
14298 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
9be64eee
JN
14299
14300 /* Dell Chromebook 11 (2015 version) */
14301 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
c99a259b
MN
14302
14303 /* Toshiba Satellite P50-C-18C */
14304 { 0x191B, 0x1179, 0xF840, quirk_increase_t12_delay },
b690e96c
JB
14305};
14306
14307static void intel_init_quirks(struct drm_device *dev)
14308{
14309 struct pci_dev *d = dev->pdev;
14310 int i;
14311
14312 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14313 struct intel_quirk *q = &intel_quirks[i];
14314
14315 if (d->device == q->device &&
14316 (d->subsystem_vendor == q->subsystem_vendor ||
14317 q->subsystem_vendor == PCI_ANY_ID) &&
14318 (d->subsystem_device == q->subsystem_device ||
14319 q->subsystem_device == PCI_ANY_ID))
14320 q->hook(dev);
14321 }
5f85f176
EE
14322 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14323 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14324 intel_dmi_quirks[i].hook(dev);
14325 }
b690e96c
JB
14326}
14327
9cce37f4 14328/* Disable the VGA plane that we never use */
29b74b7f 14329static void i915_disable_vga(struct drm_i915_private *dev_priv)
9cce37f4 14330{
52a05c30 14331 struct pci_dev *pdev = dev_priv->drm.pdev;
9cce37f4 14332 u8 sr1;
920a14b2 14333 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
9cce37f4 14334
2b37c616 14335 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
52a05c30 14336 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 14337 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
14338 sr1 = inb(VGA_SR_DATA);
14339 outb(sr1 | 1<<5, VGA_SR_DATA);
52a05c30 14340 vga_put(pdev, VGA_RSRC_LEGACY_IO);
9cce37f4
JB
14341 udelay(300);
14342
01f5a626 14343 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
14344 POSTING_READ(vga_reg);
14345}
14346
f817586c
DV
14347void intel_modeset_init_hw(struct drm_device *dev)
14348{
fac5e23e 14349 struct drm_i915_private *dev_priv = to_i915(dev);
1a617b77 14350
4c75b940 14351 intel_update_cdclk(dev_priv);
bb0f4aab 14352 dev_priv->cdclk.logical = dev_priv->cdclk.actual = dev_priv->cdclk.hw;
1a617b77 14353
46f16e63 14354 intel_init_clock_gating(dev_priv);
f817586c
DV
14355}
14356
d93c0372
MR
14357/*
14358 * Calculate what we think the watermarks should be for the state we've read
14359 * out of the hardware and then immediately program those watermarks so that
14360 * we ensure the hardware settings match our internal state.
14361 *
14362 * We can calculate what we think WM's should be by creating a duplicate of the
14363 * current state (which was constructed during hardware readout) and running it
14364 * through the atomic check code to calculate new watermark values in the
14365 * state object.
14366 */
14367static void sanitize_watermarks(struct drm_device *dev)
14368{
14369 struct drm_i915_private *dev_priv = to_i915(dev);
14370 struct drm_atomic_state *state;
ccf010fb 14371 struct intel_atomic_state *intel_state;
d93c0372
MR
14372 struct drm_crtc *crtc;
14373 struct drm_crtc_state *cstate;
14374 struct drm_modeset_acquire_ctx ctx;
14375 int ret;
14376 int i;
14377
14378 /* Only supported on platforms that use atomic watermark design */
ed4a6a7c 14379 if (!dev_priv->display.optimize_watermarks)
d93c0372
MR
14380 return;
14381
14382 /*
14383 * We need to hold connection_mutex before calling duplicate_state so
14384 * that the connector loop is protected.
14385 */
14386 drm_modeset_acquire_init(&ctx, 0);
14387retry:
0cd1262d 14388 ret = drm_modeset_lock_all_ctx(dev, &ctx);
d93c0372
MR
14389 if (ret == -EDEADLK) {
14390 drm_modeset_backoff(&ctx);
14391 goto retry;
14392 } else if (WARN_ON(ret)) {
0cd1262d 14393 goto fail;
d93c0372
MR
14394 }
14395
14396 state = drm_atomic_helper_duplicate_state(dev, &ctx);
14397 if (WARN_ON(IS_ERR(state)))
0cd1262d 14398 goto fail;
d93c0372 14399
ccf010fb
ML
14400 intel_state = to_intel_atomic_state(state);
14401
ed4a6a7c
MR
14402 /*
14403 * Hardware readout is the only time we don't want to calculate
14404 * intermediate watermarks (since we don't trust the current
14405 * watermarks).
14406 */
602ae835
VS
14407 if (!HAS_GMCH_DISPLAY(dev_priv))
14408 intel_state->skip_intermediate_wm = true;
ed4a6a7c 14409
d93c0372
MR
14410 ret = intel_atomic_check(dev, state);
14411 if (ret) {
14412 /*
14413 * If we fail here, it means that the hardware appears to be
14414 * programmed in a way that shouldn't be possible, given our
14415 * understanding of watermark requirements. This might mean a
14416 * mistake in the hardware readout code or a mistake in the
14417 * watermark calculations for a given platform. Raise a WARN
14418 * so that this is noticeable.
14419 *
14420 * If this actually happens, we'll have to just leave the
14421 * BIOS-programmed watermarks untouched and hope for the best.
14422 */
14423 WARN(true, "Could not determine valid watermarks for inherited state\n");
b9a1b717 14424 goto put_state;
d93c0372
MR
14425 }
14426
14427 /* Write calculated watermark values back */
aa5e9b47 14428 for_each_new_crtc_in_state(state, crtc, cstate, i) {
d93c0372
MR
14429 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
14430
ed4a6a7c 14431 cs->wm.need_postvbl_update = true;
ccf010fb 14432 dev_priv->display.optimize_watermarks(intel_state, cs);
d93c0372
MR
14433 }
14434
b9a1b717 14435put_state:
0853695c 14436 drm_atomic_state_put(state);
0cd1262d 14437fail:
d93c0372
MR
14438 drm_modeset_drop_locks(&ctx);
14439 drm_modeset_acquire_fini(&ctx);
14440}
14441
b079bd17 14442int intel_modeset_init(struct drm_device *dev)
79e53945 14443{
72e96d64
JL
14444 struct drm_i915_private *dev_priv = to_i915(dev);
14445 struct i915_ggtt *ggtt = &dev_priv->ggtt;
8cc87b75 14446 enum pipe pipe;
46f297fb 14447 struct intel_crtc *crtc;
79e53945
JB
14448
14449 drm_mode_config_init(dev);
14450
14451 dev->mode_config.min_width = 0;
14452 dev->mode_config.min_height = 0;
14453
019d96cb
DA
14454 dev->mode_config.preferred_depth = 24;
14455 dev->mode_config.prefer_shadow = 1;
14456
25bab385
TU
14457 dev->mode_config.allow_fb_modifiers = true;
14458
e6ecefaa 14459 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 14460
400c19d9 14461 init_llist_head(&dev_priv->atomic_helper.free_list);
eb955eee 14462 INIT_WORK(&dev_priv->atomic_helper.free_work,
ba318c61 14463 intel_atomic_helper_free_state_worker);
eb955eee 14464
b690e96c
JB
14465 intel_init_quirks(dev);
14466
62d75df7 14467 intel_init_pm(dev_priv);
1fa61106 14468
b7f05d4a 14469 if (INTEL_INFO(dev_priv)->num_pipes == 0)
b079bd17 14470 return 0;
e3c74757 14471
69f92f67
LW
14472 /*
14473 * There may be no VBT; and if the BIOS enabled SSC we can
14474 * just keep using it to avoid unnecessary flicker. Whereas if the
14475 * BIOS isn't using it, don't assume it will work even if the VBT
14476 * indicates as much.
14477 */
6e266956 14478 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
69f92f67
LW
14479 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14480 DREF_SSC1_ENABLE);
14481
14482 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14483 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14484 bios_lvds_use_ssc ? "en" : "dis",
14485 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14486 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14487 }
14488 }
14489
5db94019 14490 if (IS_GEN2(dev_priv)) {
a6c45cf0
CW
14491 dev->mode_config.max_width = 2048;
14492 dev->mode_config.max_height = 2048;
5db94019 14493 } else if (IS_GEN3(dev_priv)) {
5e4d6fa7
KP
14494 dev->mode_config.max_width = 4096;
14495 dev->mode_config.max_height = 4096;
79e53945 14496 } else {
a6c45cf0
CW
14497 dev->mode_config.max_width = 8192;
14498 dev->mode_config.max_height = 8192;
79e53945 14499 }
068be561 14500
2a307c2e
JN
14501 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
14502 dev->mode_config.cursor_width = IS_I845G(dev_priv) ? 64 : 512;
dc41c154 14503 dev->mode_config.cursor_height = 1023;
5db94019 14504 } else if (IS_GEN2(dev_priv)) {
068be561
DL
14505 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14506 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14507 } else {
14508 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14509 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14510 }
14511
72e96d64 14512 dev->mode_config.fb_base = ggtt->mappable_base;
79e53945 14513
28c97730 14514 DRM_DEBUG_KMS("%d display pipe%s available.\n",
b7f05d4a
TU
14515 INTEL_INFO(dev_priv)->num_pipes,
14516 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
79e53945 14517
055e393f 14518 for_each_pipe(dev_priv, pipe) {
b079bd17
VS
14519 int ret;
14520
5ab0d85b 14521 ret = intel_crtc_init(dev_priv, pipe);
b079bd17
VS
14522 if (ret) {
14523 drm_mode_config_cleanup(dev);
14524 return ret;
14525 }
79e53945
JB
14526 }
14527
e72f9fbf 14528 intel_shared_dpll_init(dev);
ee7b9f93 14529
5be6e334
VS
14530 intel_update_czclk(dev_priv);
14531 intel_modeset_init_hw(dev);
14532
b2045352 14533 if (dev_priv->max_cdclk_freq == 0)
4c75b940 14534 intel_update_max_cdclk(dev_priv);
b2045352 14535
9cce37f4 14536 /* Just disable it once at startup */
29b74b7f 14537 i915_disable_vga(dev_priv);
c39055b0 14538 intel_setup_outputs(dev_priv);
11be49eb 14539
6e9f798d 14540 drm_modeset_lock_all(dev);
aecd36b8 14541 intel_modeset_setup_hw_state(dev, dev->mode_config.acquire_ctx);
6e9f798d 14542 drm_modeset_unlock_all(dev);
46f297fb 14543
d3fcc808 14544 for_each_intel_crtc(dev, crtc) {
eeebeac5
ML
14545 struct intel_initial_plane_config plane_config = {};
14546
46f297fb
JB
14547 if (!crtc->active)
14548 continue;
14549
46f297fb 14550 /*
46f297fb
JB
14551 * Note that reserving the BIOS fb up front prevents us
14552 * from stuffing other stolen allocations like the ring
14553 * on top. This prevents some ugliness at boot time, and
14554 * can even allow for smooth boot transitions if the BIOS
14555 * fb is large enough for the active pipe configuration.
14556 */
eeebeac5
ML
14557 dev_priv->display.get_initial_plane_config(crtc,
14558 &plane_config);
14559
14560 /*
14561 * If the fb is shared between multiple heads, we'll
14562 * just get the first one.
14563 */
14564 intel_find_initial_plane_obj(crtc, &plane_config);
46f297fb 14565 }
d93c0372
MR
14566
14567 /*
14568 * Make sure hardware watermarks really match the state we read out.
14569 * Note that we need to do this after reconstructing the BIOS fb's
14570 * since the watermark calculation done here will use pstate->fb.
14571 */
602ae835
VS
14572 if (!HAS_GMCH_DISPLAY(dev_priv))
14573 sanitize_watermarks(dev);
b079bd17
VS
14574
14575 return 0;
2c7111db
CW
14576}
14577
2ee0da16
VS
14578void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
14579{
14580 /* 640x480@60Hz, ~25175 kHz */
14581 struct dpll clock = {
14582 .m1 = 18,
14583 .m2 = 7,
14584 .p1 = 13,
14585 .p2 = 4,
14586 .n = 2,
14587 };
14588 u32 dpll, fp;
14589 int i;
14590
14591 WARN_ON(i9xx_calc_dpll_params(48000, &clock) != 25154);
14592
14593 DRM_DEBUG_KMS("enabling pipe %c due to force quirk (vco=%d dot=%d)\n",
14594 pipe_name(pipe), clock.vco, clock.dot);
14595
14596 fp = i9xx_dpll_compute_fp(&clock);
14597 dpll = (I915_READ(DPLL(pipe)) & DPLL_DVO_2X_MODE) |
14598 DPLL_VGA_MODE_DIS |
14599 ((clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT) |
14600 PLL_P2_DIVIDE_BY_4 |
14601 PLL_REF_INPUT_DREFCLK |
14602 DPLL_VCO_ENABLE;
14603
14604 I915_WRITE(FP0(pipe), fp);
14605 I915_WRITE(FP1(pipe), fp);
14606
14607 I915_WRITE(HTOTAL(pipe), (640 - 1) | ((800 - 1) << 16));
14608 I915_WRITE(HBLANK(pipe), (640 - 1) | ((800 - 1) << 16));
14609 I915_WRITE(HSYNC(pipe), (656 - 1) | ((752 - 1) << 16));
14610 I915_WRITE(VTOTAL(pipe), (480 - 1) | ((525 - 1) << 16));
14611 I915_WRITE(VBLANK(pipe), (480 - 1) | ((525 - 1) << 16));
14612 I915_WRITE(VSYNC(pipe), (490 - 1) | ((492 - 1) << 16));
14613 I915_WRITE(PIPESRC(pipe), ((640 - 1) << 16) | (480 - 1));
14614
14615 /*
14616 * Apparently we need to have VGA mode enabled prior to changing
14617 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
14618 * dividers, even though the register value does change.
14619 */
14620 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VGA_MODE_DIS);
14621 I915_WRITE(DPLL(pipe), dpll);
14622
14623 /* Wait for the clocks to stabilize. */
14624 POSTING_READ(DPLL(pipe));
14625 udelay(150);
14626
14627 /* The pixel multiplier can only be updated once the
14628 * DPLL is enabled and the clocks are stable.
14629 *
14630 * So write it again.
14631 */
14632 I915_WRITE(DPLL(pipe), dpll);
14633
14634 /* We do this three times for luck */
14635 for (i = 0; i < 3 ; i++) {
14636 I915_WRITE(DPLL(pipe), dpll);
14637 POSTING_READ(DPLL(pipe));
14638 udelay(150); /* wait for warmup */
14639 }
14640
14641 I915_WRITE(PIPECONF(pipe), PIPECONF_ENABLE | PIPECONF_PROGRESSIVE);
14642 POSTING_READ(PIPECONF(pipe));
14643}
14644
14645void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
14646{
14647 DRM_DEBUG_KMS("disabling pipe %c due to force quirk\n",
14648 pipe_name(pipe));
14649
14650 assert_plane_disabled(dev_priv, PLANE_A);
14651 assert_plane_disabled(dev_priv, PLANE_B);
14652
14653 I915_WRITE(PIPECONF(pipe), 0);
14654 POSTING_READ(PIPECONF(pipe));
14655
14656 if (wait_for(pipe_dsl_stopped(dev_priv, pipe), 100))
14657 DRM_ERROR("pipe %c off wait timed out\n", pipe_name(pipe));
14658
14659 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
14660 POSTING_READ(DPLL(pipe));
14661}
14662
fa555837
DV
14663static bool
14664intel_check_plane_mapping(struct intel_crtc *crtc)
14665{
b7f05d4a 14666 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
649636ef 14667 u32 val;
fa555837 14668
b7f05d4a 14669 if (INTEL_INFO(dev_priv)->num_pipes == 1)
fa555837
DV
14670 return true;
14671
649636ef 14672 val = I915_READ(DSPCNTR(!crtc->plane));
fa555837
DV
14673
14674 if ((val & DISPLAY_PLANE_ENABLE) &&
14675 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
14676 return false;
14677
14678 return true;
14679}
14680
02e93c35
VS
14681static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
14682{
14683 struct drm_device *dev = crtc->base.dev;
14684 struct intel_encoder *encoder;
14685
14686 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
14687 return true;
14688
14689 return false;
14690}
14691
496b0fc3
ML
14692static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
14693{
14694 struct drm_device *dev = encoder->base.dev;
14695 struct intel_connector *connector;
14696
14697 for_each_connector_on_encoder(dev, &encoder->base, connector)
14698 return connector;
14699
14700 return NULL;
14701}
14702
a168f5b3 14703static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
ecf837d9 14704 enum pipe pch_transcoder)
a168f5b3
VS
14705{
14706 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
ecf837d9 14707 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == PIPE_A);
a168f5b3
VS
14708}
14709
aecd36b8
VS
14710static void intel_sanitize_crtc(struct intel_crtc *crtc,
14711 struct drm_modeset_acquire_ctx *ctx)
24929352
DV
14712{
14713 struct drm_device *dev = crtc->base.dev;
fac5e23e 14714 struct drm_i915_private *dev_priv = to_i915(dev);
4d1de975 14715 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
24929352 14716
24929352 14717 /* Clear any frame start delays used for debugging left by the BIOS */
4d1de975
JN
14718 if (!transcoder_is_dsi(cpu_transcoder)) {
14719 i915_reg_t reg = PIPECONF(cpu_transcoder);
14720
14721 I915_WRITE(reg,
14722 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
14723 }
24929352 14724
d3eaf884 14725 /* restore vblank interrupts to correct state */
9625604c 14726 drm_crtc_vblank_reset(&crtc->base);
d297e103 14727 if (crtc->active) {
f9cd7b88
VS
14728 struct intel_plane *plane;
14729
9625604c 14730 drm_crtc_vblank_on(&crtc->base);
f9cd7b88
VS
14731
14732 /* Disable everything but the primary plane */
14733 for_each_intel_plane_on_crtc(dev, crtc, plane) {
14734 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
14735 continue;
14736
72259536 14737 trace_intel_disable_plane(&plane->base, crtc);
282dbf9b 14738 plane->disable_plane(plane, crtc);
f9cd7b88 14739 }
9625604c 14740 }
d3eaf884 14741
24929352 14742 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
14743 * disable the crtc (and hence change the state) if it is wrong. Note
14744 * that gen4+ has a fixed plane -> pipe mapping. */
6315b5d3 14745 if (INTEL_GEN(dev_priv) < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
14746 bool plane;
14747
78108b7c
VS
14748 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
14749 crtc->base.base.id, crtc->base.name);
24929352
DV
14750
14751 /* Pipe has the wrong plane attached and the plane is active.
14752 * Temporarily change the plane mapping and disable everything
14753 * ... */
14754 plane = crtc->plane;
1d4258db 14755 crtc->base.primary->state->visible = true;
24929352 14756 crtc->plane = !plane;
da1d0e26 14757 intel_crtc_disable_noatomic(&crtc->base, ctx);
24929352 14758 crtc->plane = plane;
24929352 14759 }
24929352
DV
14760
14761 /* Adjust the state of the output pipe according to whether we
14762 * have active connectors/encoders. */
842e0307 14763 if (crtc->active && !intel_crtc_has_encoders(crtc))
da1d0e26 14764 intel_crtc_disable_noatomic(&crtc->base, ctx);
24929352 14765
49cff963 14766 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
4cc31489
DV
14767 /*
14768 * We start out with underrun reporting disabled to avoid races.
14769 * For correct bookkeeping mark this on active crtcs.
14770 *
c5ab3bc0
DV
14771 * Also on gmch platforms we dont have any hardware bits to
14772 * disable the underrun reporting. Which means we need to start
14773 * out with underrun reporting disabled also on inactive pipes,
14774 * since otherwise we'll complain about the garbage we read when
14775 * e.g. coming up after runtime pm.
14776 *
4cc31489
DV
14777 * No protection against concurrent access is required - at
14778 * worst a fifo underrun happens which also sets this to false.
14779 */
14780 crtc->cpu_fifo_underrun_disabled = true;
a168f5b3
VS
14781 /*
14782 * We track the PCH trancoder underrun reporting state
14783 * within the crtc. With crtc for pipe A housing the underrun
14784 * reporting state for PCH transcoder A, crtc for pipe B housing
14785 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
14786 * and marking underrun reporting as disabled for the non-existing
14787 * PCH transcoders B and C would prevent enabling the south
14788 * error interrupt (see cpt_can_enable_serr_int()).
14789 */
ecf837d9 14790 if (has_pch_trancoder(dev_priv, crtc->pipe))
a168f5b3 14791 crtc->pch_fifo_underrun_disabled = true;
4cc31489 14792 }
24929352
DV
14793}
14794
14795static void intel_sanitize_encoder(struct intel_encoder *encoder)
14796{
14797 struct intel_connector *connector;
24929352
DV
14798
14799 /* We need to check both for a crtc link (meaning that the
14800 * encoder is active and trying to read from a pipe) and the
14801 * pipe itself being active. */
14802 bool has_active_crtc = encoder->base.crtc &&
14803 to_intel_crtc(encoder->base.crtc)->active;
14804
496b0fc3
ML
14805 connector = intel_encoder_find_connector(encoder);
14806 if (connector && !has_active_crtc) {
24929352
DV
14807 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
14808 encoder->base.base.id,
8e329a03 14809 encoder->base.name);
24929352
DV
14810
14811 /* Connector is active, but has no active pipe. This is
14812 * fallout from our resume register restoring. Disable
14813 * the encoder manually again. */
14814 if (encoder->base.crtc) {
fd6bbda9
ML
14815 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
14816
24929352
DV
14817 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
14818 encoder->base.base.id,
8e329a03 14819 encoder->base.name);
fd6bbda9 14820 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
a62d1497 14821 if (encoder->post_disable)
fd6bbda9 14822 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
24929352 14823 }
7f1950fb 14824 encoder->base.crtc = NULL;
24929352
DV
14825
14826 /* Inconsistent output/port/pipe state happens presumably due to
14827 * a bug in one of the get_hw_state functions. Or someplace else
14828 * in our code, like the register restore mess on resume. Clamp
14829 * things to off as a safer default. */
fd6bbda9
ML
14830
14831 connector->base.dpms = DRM_MODE_DPMS_OFF;
14832 connector->base.encoder = NULL;
24929352
DV
14833 }
14834 /* Enabled encoders without active connectors will be fixed in
14835 * the crtc fixup. */
14836}
14837
29b74b7f 14838void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
0fde901f 14839{
920a14b2 14840 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
0fde901f 14841
04098753
ID
14842 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
14843 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
29b74b7f 14844 i915_disable_vga(dev_priv);
04098753
ID
14845 }
14846}
14847
29b74b7f 14848void i915_redisable_vga(struct drm_i915_private *dev_priv)
04098753 14849{
8dc8a27c
PZ
14850 /* This function can be called both from intel_modeset_setup_hw_state or
14851 * at a very early point in our resume sequence, where the power well
14852 * structures are not yet restored. Since this function is at a very
14853 * paranoid "someone might have enabled VGA while we were not looking"
14854 * level, just check if the power well is enabled instead of trying to
14855 * follow the "don't touch the power well if we don't need it" policy
14856 * the rest of the driver uses. */
6392f847 14857 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
14858 return;
14859
29b74b7f 14860 i915_redisable_vga_power_on(dev_priv);
6392f847
ID
14861
14862 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
0fde901f
KM
14863}
14864
f9cd7b88 14865static bool primary_get_hw_state(struct intel_plane *plane)
98ec7739 14866{
f9cd7b88 14867 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
98ec7739 14868
f9cd7b88 14869 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
d032ffa0
ML
14870}
14871
f9cd7b88
VS
14872/* FIXME read out full plane state for all planes */
14873static void readout_plane_state(struct intel_crtc *crtc)
d032ffa0 14874{
e9728bd8
VS
14875 struct intel_plane *primary = to_intel_plane(crtc->base.primary);
14876 bool visible;
d032ffa0 14877
e9728bd8 14878 visible = crtc->active && primary_get_hw_state(primary);
b26d3ea3 14879
e9728bd8
VS
14880 intel_set_plane_visible(to_intel_crtc_state(crtc->base.state),
14881 to_intel_plane_state(primary->base.state),
14882 visible);
98ec7739
VS
14883}
14884
30e984df 14885static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352 14886{
fac5e23e 14887 struct drm_i915_private *dev_priv = to_i915(dev);
24929352 14888 enum pipe pipe;
24929352
DV
14889 struct intel_crtc *crtc;
14890 struct intel_encoder *encoder;
14891 struct intel_connector *connector;
f9e905ca 14892 struct drm_connector_list_iter conn_iter;
5358901f 14893 int i;
24929352 14894
565602d7
ML
14895 dev_priv->active_crtcs = 0;
14896
d3fcc808 14897 for_each_intel_crtc(dev, crtc) {
a8cd6da0
VS
14898 struct intel_crtc_state *crtc_state =
14899 to_intel_crtc_state(crtc->base.state);
3b117c8f 14900
ec2dc6a0 14901 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
565602d7
ML
14902 memset(crtc_state, 0, sizeof(*crtc_state));
14903 crtc_state->base.crtc = &crtc->base;
24929352 14904
565602d7
ML
14905 crtc_state->base.active = crtc_state->base.enable =
14906 dev_priv->display.get_pipe_config(crtc, crtc_state);
14907
14908 crtc->base.enabled = crtc_state->base.enable;
14909 crtc->active = crtc_state->base.active;
14910
aca1ebf4 14911 if (crtc_state->base.active)
565602d7
ML
14912 dev_priv->active_crtcs |= 1 << crtc->pipe;
14913
f9cd7b88 14914 readout_plane_state(crtc);
24929352 14915
78108b7c
VS
14916 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
14917 crtc->base.base.id, crtc->base.name,
a8cd6da0 14918 enableddisabled(crtc_state->base.active));
24929352
DV
14919 }
14920
5358901f
DV
14921 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
14922 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
14923
2edd6443 14924 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
2c42e535
ACO
14925 &pll->state.hw_state);
14926 pll->state.crtc_mask = 0;
d3fcc808 14927 for_each_intel_crtc(dev, crtc) {
a8cd6da0
VS
14928 struct intel_crtc_state *crtc_state =
14929 to_intel_crtc_state(crtc->base.state);
14930
14931 if (crtc_state->base.active &&
14932 crtc_state->shared_dpll == pll)
2c42e535 14933 pll->state.crtc_mask |= 1 << crtc->pipe;
5358901f 14934 }
2c42e535 14935 pll->active_mask = pll->state.crtc_mask;
5358901f 14936
1e6f2ddc 14937 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
2c42e535 14938 pll->name, pll->state.crtc_mask, pll->on);
5358901f
DV
14939 }
14940
b2784e15 14941 for_each_intel_encoder(dev, encoder) {
24929352
DV
14942 pipe = 0;
14943
14944 if (encoder->get_hw_state(encoder, &pipe)) {
a8cd6da0
VS
14945 struct intel_crtc_state *crtc_state;
14946
98187836 14947 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
a8cd6da0 14948 crtc_state = to_intel_crtc_state(crtc->base.state);
e2af48c6 14949
045ac3b5 14950 encoder->base.crtc = &crtc->base;
a8cd6da0
VS
14951 crtc_state->output_types |= 1 << encoder->type;
14952 encoder->get_config(encoder, crtc_state);
24929352
DV
14953 } else {
14954 encoder->base.crtc = NULL;
14955 }
14956
6f2bcceb 14957 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
08c4d7fc
TU
14958 encoder->base.base.id, encoder->base.name,
14959 enableddisabled(encoder->base.crtc),
6f2bcceb 14960 pipe_name(pipe));
24929352
DV
14961 }
14962
f9e905ca
DV
14963 drm_connector_list_iter_begin(dev, &conn_iter);
14964 for_each_intel_connector_iter(connector, &conn_iter) {
24929352
DV
14965 if (connector->get_hw_state(connector)) {
14966 connector->base.dpms = DRM_MODE_DPMS_ON;
2aa974c9
ML
14967
14968 encoder = connector->encoder;
14969 connector->base.encoder = &encoder->base;
14970
14971 if (encoder->base.crtc &&
14972 encoder->base.crtc->state->active) {
14973 /*
14974 * This has to be done during hardware readout
14975 * because anything calling .crtc_disable may
14976 * rely on the connector_mask being accurate.
14977 */
14978 encoder->base.crtc->state->connector_mask |=
14979 1 << drm_connector_index(&connector->base);
e87a52b3
ML
14980 encoder->base.crtc->state->encoder_mask |=
14981 1 << drm_encoder_index(&encoder->base);
2aa974c9
ML
14982 }
14983
24929352
DV
14984 } else {
14985 connector->base.dpms = DRM_MODE_DPMS_OFF;
14986 connector->base.encoder = NULL;
14987 }
14988 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
08c4d7fc
TU
14989 connector->base.base.id, connector->base.name,
14990 enableddisabled(connector->base.encoder));
24929352 14991 }
f9e905ca 14992 drm_connector_list_iter_end(&conn_iter);
7f4c6284
VS
14993
14994 for_each_intel_crtc(dev, crtc) {
a8cd6da0
VS
14995 struct intel_crtc_state *crtc_state =
14996 to_intel_crtc_state(crtc->base.state);
d305e061 14997 int min_cdclk = 0;
aca1ebf4 14998
7f4c6284 14999 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
a8cd6da0
VS
15000 if (crtc_state->base.active) {
15001 intel_mode_from_pipe_config(&crtc->base.mode, crtc_state);
15002 intel_mode_from_pipe_config(&crtc_state->base.adjusted_mode, crtc_state);
7f4c6284
VS
15003 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15004
15005 /*
15006 * The initial mode needs to be set in order to keep
15007 * the atomic core happy. It wants a valid mode if the
15008 * crtc's enabled, so we do the above call.
15009 *
7800fb69
DV
15010 * But we don't set all the derived state fully, hence
15011 * set a flag to indicate that a full recalculation is
15012 * needed on the next commit.
7f4c6284 15013 */
a8cd6da0 15014 crtc_state->base.mode.private_flags = I915_MODE_FLAG_INHERITED;
9eca6832 15015
a7d1b3f4
VS
15016 intel_crtc_compute_pixel_rate(crtc_state);
15017
9c61de4c 15018 if (dev_priv->display.modeset_calc_cdclk) {
d305e061 15019 min_cdclk = intel_crtc_compute_min_cdclk(crtc_state);
9c61de4c
VS
15020 if (WARN_ON(min_cdclk < 0))
15021 min_cdclk = 0;
15022 }
aca1ebf4 15023
5caa0fea
DV
15024 drm_calc_timestamping_constants(&crtc->base,
15025 &crtc_state->base.adjusted_mode);
9eca6832 15026 update_scanline_offset(crtc);
7f4c6284 15027 }
e3b247da 15028
d305e061 15029 dev_priv->min_cdclk[crtc->pipe] = min_cdclk;
aca1ebf4 15030
a8cd6da0 15031 intel_pipe_config_sanity_check(dev_priv, crtc_state);
7f4c6284 15032 }
30e984df
DV
15033}
15034
62b69566
ACO
15035static void
15036get_encoder_power_domains(struct drm_i915_private *dev_priv)
15037{
15038 struct intel_encoder *encoder;
15039
15040 for_each_intel_encoder(&dev_priv->drm, encoder) {
15041 u64 get_domains;
15042 enum intel_display_power_domain domain;
15043
15044 if (!encoder->get_power_domains)
15045 continue;
15046
15047 get_domains = encoder->get_power_domains(encoder);
15048 for_each_power_domain(domain, get_domains)
15049 intel_display_power_get(dev_priv, domain);
15050 }
15051}
15052
043e9bda
ML
15053/* Scan out the current hw modeset state,
15054 * and sanitizes it to the current state
15055 */
15056static void
aecd36b8
VS
15057intel_modeset_setup_hw_state(struct drm_device *dev,
15058 struct drm_modeset_acquire_ctx *ctx)
30e984df 15059{
fac5e23e 15060 struct drm_i915_private *dev_priv = to_i915(dev);
30e984df 15061 enum pipe pipe;
30e984df
DV
15062 struct intel_crtc *crtc;
15063 struct intel_encoder *encoder;
35c95375 15064 int i;
30e984df
DV
15065
15066 intel_modeset_readout_hw_state(dev);
24929352
DV
15067
15068 /* HW state is read out, now we need to sanitize this mess. */
62b69566
ACO
15069 get_encoder_power_domains(dev_priv);
15070
b2784e15 15071 for_each_intel_encoder(dev, encoder) {
24929352
DV
15072 intel_sanitize_encoder(encoder);
15073 }
15074
055e393f 15075 for_each_pipe(dev_priv, pipe) {
98187836 15076 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
e2af48c6 15077
aecd36b8 15078 intel_sanitize_crtc(crtc, ctx);
6e3c9717
ACO
15079 intel_dump_pipe_config(crtc, crtc->config,
15080 "[setup_hw_state]");
24929352 15081 }
9a935856 15082
d29b2f9d
ACO
15083 intel_modeset_update_connector_atomic_state(dev);
15084
35c95375
DV
15085 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15086 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15087
2dd66ebd 15088 if (!pll->on || pll->active_mask)
35c95375
DV
15089 continue;
15090
15091 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15092
2edd6443 15093 pll->funcs.disable(dev_priv, pll);
35c95375
DV
15094 pll->on = false;
15095 }
15096
04548cba
VS
15097 if (IS_G4X(dev_priv)) {
15098 g4x_wm_get_hw_state(dev);
15099 g4x_wm_sanitize(dev_priv);
15100 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
6eb1a681 15101 vlv_wm_get_hw_state(dev);
602ae835 15102 vlv_wm_sanitize(dev_priv);
a029fa4d 15103 } else if (INTEL_GEN(dev_priv) >= 9) {
3078999f 15104 skl_wm_get_hw_state(dev);
602ae835 15105 } else if (HAS_PCH_SPLIT(dev_priv)) {
243e6a44 15106 ilk_wm_get_hw_state(dev);
602ae835 15107 }
292b990e
ML
15108
15109 for_each_intel_crtc(dev, crtc) {
d8fc70b7 15110 u64 put_domains;
292b990e 15111
74bff5f9 15112 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
292b990e
ML
15113 if (WARN_ON(put_domains))
15114 modeset_put_power_domains(dev_priv, put_domains);
15115 }
15116 intel_display_set_init_power(dev_priv, false);
010cf73d 15117
8d8c386c
ID
15118 intel_power_domains_verify_state(dev_priv);
15119
010cf73d 15120 intel_fbc_init_pipe_state(dev_priv);
043e9bda 15121}
7d0bc1ea 15122
043e9bda
ML
15123void intel_display_resume(struct drm_device *dev)
15124{
e2c8b870
ML
15125 struct drm_i915_private *dev_priv = to_i915(dev);
15126 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15127 struct drm_modeset_acquire_ctx ctx;
043e9bda 15128 int ret;
f30da187 15129
e2c8b870 15130 dev_priv->modeset_restore_state = NULL;
73974893
ML
15131 if (state)
15132 state->acquire_ctx = &ctx;
043e9bda 15133
e2c8b870 15134 drm_modeset_acquire_init(&ctx, 0);
043e9bda 15135
73974893
ML
15136 while (1) {
15137 ret = drm_modeset_lock_all_ctx(dev, &ctx);
15138 if (ret != -EDEADLK)
15139 break;
043e9bda 15140
e2c8b870 15141 drm_modeset_backoff(&ctx);
e2c8b870 15142 }
043e9bda 15143
73974893 15144 if (!ret)
581e49fe 15145 ret = __intel_display_resume(dev, state, &ctx);
73974893 15146
2503a0fe 15147 intel_enable_ipc(dev_priv);
e2c8b870
ML
15148 drm_modeset_drop_locks(&ctx);
15149 drm_modeset_acquire_fini(&ctx);
043e9bda 15150
0853695c 15151 if (ret)
e2c8b870 15152 DRM_ERROR("Restoring old state failed with %i\n", ret);
3c5e37f1
CW
15153 if (state)
15154 drm_atomic_state_put(state);
2c7111db
CW
15155}
15156
15157void intel_modeset_gem_init(struct drm_device *dev)
15158{
dc97997a 15159 struct drm_i915_private *dev_priv = to_i915(dev);
484b41dd 15160
dc97997a 15161 intel_init_gt_powersave(dev_priv);
ae48434c 15162
1ee8da6d 15163 intel_setup_overlay(dev_priv);
1ebaa0b9
CW
15164}
15165
15166int intel_connector_register(struct drm_connector *connector)
15167{
15168 struct intel_connector *intel_connector = to_intel_connector(connector);
15169 int ret;
15170
15171 ret = intel_backlight_device_register(intel_connector);
15172 if (ret)
15173 goto err;
15174
15175 return 0;
0962c3c9 15176
1ebaa0b9
CW
15177err:
15178 return ret;
79e53945
JB
15179}
15180
c191eca1 15181void intel_connector_unregister(struct drm_connector *connector)
4932e2c3 15182{
e63d87c0 15183 struct intel_connector *intel_connector = to_intel_connector(connector);
4932e2c3 15184
e63d87c0 15185 intel_backlight_device_unregister(intel_connector);
4932e2c3 15186 intel_panel_destroy_backlight(connector);
4932e2c3
ID
15187}
15188
79e53945
JB
15189void intel_modeset_cleanup(struct drm_device *dev)
15190{
fac5e23e 15191 struct drm_i915_private *dev_priv = to_i915(dev);
652c393a 15192
eb955eee
CW
15193 flush_work(&dev_priv->atomic_helper.free_work);
15194 WARN_ON(!llist_empty(&dev_priv->atomic_helper.free_list));
15195
dc97997a 15196 intel_disable_gt_powersave(dev_priv);
2eb5252e 15197
fd0c0642
DV
15198 /*
15199 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 15200 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
15201 * experience fancy races otherwise.
15202 */
2aeb7d3a 15203 intel_irq_uninstall(dev_priv);
eb21b92b 15204
fd0c0642
DV
15205 /*
15206 * Due to the hpd irq storm handling the hotplug work can re-arm the
15207 * poll handlers. Hence disable polling after hpd handling is shut down.
15208 */
f87ea761 15209 drm_kms_helper_poll_fini(dev);
fd0c0642 15210
4f256d82
DV
15211 /* poll work can call into fbdev, hence clean that up afterwards */
15212 intel_fbdev_fini(dev_priv);
15213
723bfd70
JB
15214 intel_unregister_dsm_handler();
15215
c937ab3e 15216 intel_fbc_global_disable(dev_priv);
69341a5e 15217
1630fe75
CW
15218 /* flush any delayed tasks or pending work */
15219 flush_scheduled_work();
15220
79e53945 15221 drm_mode_config_cleanup(dev);
4d7bb011 15222
1ee8da6d 15223 intel_cleanup_overlay(dev_priv);
ae48434c 15224
dc97997a 15225 intel_cleanup_gt_powersave(dev_priv);
f5949141 15226
40196446 15227 intel_teardown_gmbus(dev_priv);
79e53945
JB
15228}
15229
df0e9248
CW
15230void intel_connector_attach_encoder(struct intel_connector *connector,
15231 struct intel_encoder *encoder)
15232{
15233 connector->encoder = encoder;
15234 drm_mode_connector_attach_encoder(&connector->base,
15235 &encoder->base);
79e53945 15236}
28d52043
DA
15237
15238/*
15239 * set vga decode state - true == enable VGA decode
15240 */
6315b5d3 15241int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
28d52043 15242{
6315b5d3 15243 unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
15244 u16 gmch_ctrl;
15245
75fa041d
CW
15246 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15247 DRM_ERROR("failed to read control word\n");
15248 return -EIO;
15249 }
15250
c0cc8a55
CW
15251 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15252 return 0;
15253
28d52043
DA
15254 if (state)
15255 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15256 else
15257 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
15258
15259 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15260 DRM_ERROR("failed to write control word\n");
15261 return -EIO;
15262 }
15263
28d52043
DA
15264 return 0;
15265}
c4a1d9e4 15266
98a2f411
CW
15267#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
15268
c4a1d9e4 15269struct intel_display_error_state {
ff57f1b0
PZ
15270
15271 u32 power_well_driver;
15272
63b66e5b
CW
15273 int num_transcoders;
15274
c4a1d9e4
CW
15275 struct intel_cursor_error_state {
15276 u32 control;
15277 u32 position;
15278 u32 base;
15279 u32 size;
52331309 15280 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
15281
15282 struct intel_pipe_error_state {
ddf9c536 15283 bool power_domain_on;
c4a1d9e4 15284 u32 source;
f301b1e1 15285 u32 stat;
52331309 15286 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
15287
15288 struct intel_plane_error_state {
15289 u32 control;
15290 u32 stride;
15291 u32 size;
15292 u32 pos;
15293 u32 addr;
15294 u32 surface;
15295 u32 tile_offset;
52331309 15296 } plane[I915_MAX_PIPES];
63b66e5b
CW
15297
15298 struct intel_transcoder_error_state {
ddf9c536 15299 bool power_domain_on;
63b66e5b
CW
15300 enum transcoder cpu_transcoder;
15301
15302 u32 conf;
15303
15304 u32 htotal;
15305 u32 hblank;
15306 u32 hsync;
15307 u32 vtotal;
15308 u32 vblank;
15309 u32 vsync;
15310 } transcoder[4];
c4a1d9e4
CW
15311};
15312
15313struct intel_display_error_state *
c033666a 15314intel_display_capture_error_state(struct drm_i915_private *dev_priv)
c4a1d9e4 15315{
c4a1d9e4 15316 struct intel_display_error_state *error;
63b66e5b
CW
15317 int transcoders[] = {
15318 TRANSCODER_A,
15319 TRANSCODER_B,
15320 TRANSCODER_C,
15321 TRANSCODER_EDP,
15322 };
c4a1d9e4
CW
15323 int i;
15324
c033666a 15325 if (INTEL_INFO(dev_priv)->num_pipes == 0)
63b66e5b
CW
15326 return NULL;
15327
9d1cb914 15328 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
15329 if (error == NULL)
15330 return NULL;
15331
c033666a 15332 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
9c3a16c8
ID
15333 error->power_well_driver =
15334 I915_READ(HSW_PWR_WELL_CTL_DRIVER(HSW_DISP_PW_GLOBAL));
ff57f1b0 15335
055e393f 15336 for_each_pipe(dev_priv, i) {
ddf9c536 15337 error->pipe[i].power_domain_on =
f458ebbc
DV
15338 __intel_display_power_is_enabled(dev_priv,
15339 POWER_DOMAIN_PIPE(i));
ddf9c536 15340 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
15341 continue;
15342
5efb3e28
VS
15343 error->cursor[i].control = I915_READ(CURCNTR(i));
15344 error->cursor[i].position = I915_READ(CURPOS(i));
15345 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
15346
15347 error->plane[i].control = I915_READ(DSPCNTR(i));
15348 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
c033666a 15349 if (INTEL_GEN(dev_priv) <= 3) {
51889b35 15350 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
15351 error->plane[i].pos = I915_READ(DSPPOS(i));
15352 }
c033666a 15353 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
ca291363 15354 error->plane[i].addr = I915_READ(DSPADDR(i));
c033666a 15355 if (INTEL_GEN(dev_priv) >= 4) {
c4a1d9e4
CW
15356 error->plane[i].surface = I915_READ(DSPSURF(i));
15357 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15358 }
15359
c4a1d9e4 15360 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 15361
c033666a 15362 if (HAS_GMCH_DISPLAY(dev_priv))
f301b1e1 15363 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
15364 }
15365
4d1de975 15366 /* Note: this does not include DSI transcoders. */
c033666a 15367 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
2d1fe073 15368 if (HAS_DDI(dev_priv))
63b66e5b
CW
15369 error->num_transcoders++; /* Account for eDP. */
15370
15371 for (i = 0; i < error->num_transcoders; i++) {
15372 enum transcoder cpu_transcoder = transcoders[i];
15373
ddf9c536 15374 error->transcoder[i].power_domain_on =
f458ebbc 15375 __intel_display_power_is_enabled(dev_priv,
38cc1daf 15376 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 15377 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
15378 continue;
15379
63b66e5b
CW
15380 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15381
15382 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15383 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15384 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15385 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15386 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15387 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15388 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
15389 }
15390
15391 return error;
15392}
15393
edc3d884
MK
15394#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15395
c4a1d9e4 15396void
edc3d884 15397intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
15398 struct intel_display_error_state *error)
15399{
5a4c6f1b 15400 struct drm_i915_private *dev_priv = m->i915;
c4a1d9e4
CW
15401 int i;
15402
63b66e5b
CW
15403 if (!error)
15404 return;
15405
b7f05d4a 15406 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
8652744b 15407 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
edc3d884 15408 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 15409 error->power_well_driver);
055e393f 15410 for_each_pipe(dev_priv, i) {
edc3d884 15411 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536 15412 err_printf(m, " Power: %s\n",
87ad3212 15413 onoff(error->pipe[i].power_domain_on));
edc3d884 15414 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 15415 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
15416
15417 err_printf(m, "Plane [%d]:\n", i);
15418 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15419 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
5f56d5f9 15420 if (INTEL_GEN(dev_priv) <= 3) {
edc3d884
MK
15421 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15422 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 15423 }
772c2a51 15424 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
edc3d884 15425 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
5f56d5f9 15426 if (INTEL_GEN(dev_priv) >= 4) {
edc3d884
MK
15427 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15428 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
15429 }
15430
edc3d884
MK
15431 err_printf(m, "Cursor [%d]:\n", i);
15432 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15433 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15434 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 15435 }
63b66e5b
CW
15436
15437 for (i = 0; i < error->num_transcoders; i++) {
da205630 15438 err_printf(m, "CPU transcoder: %s\n",
63b66e5b 15439 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536 15440 err_printf(m, " Power: %s\n",
87ad3212 15441 onoff(error->transcoder[i].power_domain_on));
63b66e5b
CW
15442 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15443 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15444 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15445 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15446 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15447 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15448 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15449 }
c4a1d9e4 15450}
98a2f411
CW
15451
15452#endif