]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
drm/i915: Stop clearing i915_ggtt_view
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
5d723d7a 37#include "intel_frontbuffer.h"
760285e7 38#include <drm/i915_drm.h>
79e53945 39#include "i915_drv.h"
db18b6a6 40#include "intel_dsi.h"
e5510fac 41#include "i915_trace.h"
319c1d42 42#include <drm/drm_atomic.h>
c196e1d6 43#include <drm/drm_atomic_helper.h>
760285e7
DH
44#include <drm/drm_dp_helper.h>
45#include <drm/drm_crtc_helper.h>
465c120c
MR
46#include <drm/drm_plane_helper.h>
47#include <drm/drm_rect.h>
c0f372b3 48#include <linux/dma_remapping.h>
fd8e058a 49#include <linux/reservation.h>
79e53945 50
5a21b665
DV
51static bool is_mmio_work(struct intel_flip_work *work)
52{
53 return work->mmio_work.func;
54}
55
465c120c 56/* Primary plane formats for gen <= 3 */
568db4f2 57static const uint32_t i8xx_primary_formats[] = {
67fe7dc5
DL
58 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
465c120c 60 DRM_FORMAT_XRGB1555,
67fe7dc5 61 DRM_FORMAT_XRGB8888,
465c120c
MR
62};
63
64/* Primary plane formats for gen >= 4 */
568db4f2 65static const uint32_t i965_primary_formats[] = {
6c0fd451
DL
66 DRM_FORMAT_C8,
67 DRM_FORMAT_RGB565,
68 DRM_FORMAT_XRGB8888,
69 DRM_FORMAT_XBGR8888,
70 DRM_FORMAT_XRGB2101010,
71 DRM_FORMAT_XBGR2101010,
72};
73
74static const uint32_t skl_primary_formats[] = {
67fe7dc5
DL
75 DRM_FORMAT_C8,
76 DRM_FORMAT_RGB565,
77 DRM_FORMAT_XRGB8888,
465c120c 78 DRM_FORMAT_XBGR8888,
67fe7dc5 79 DRM_FORMAT_ARGB8888,
465c120c
MR
80 DRM_FORMAT_ABGR8888,
81 DRM_FORMAT_XRGB2101010,
465c120c 82 DRM_FORMAT_XBGR2101010,
ea916ea0
KM
83 DRM_FORMAT_YUYV,
84 DRM_FORMAT_YVYU,
85 DRM_FORMAT_UYVY,
86 DRM_FORMAT_VYUY,
465c120c
MR
87};
88
3d7d6510
MR
89/* Cursor formats */
90static const uint32_t intel_cursor_formats[] = {
91 DRM_FORMAT_ARGB8888,
92};
93
f1f644dc 94static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 95 struct intel_crtc_state *pipe_config);
18442d08 96static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 97 struct intel_crtc_state *pipe_config);
f1f644dc 98
eb1bfe80
JB
99static int intel_framebuffer_init(struct drm_device *dev,
100 struct intel_framebuffer *ifb,
101 struct drm_mode_fb_cmd2 *mode_cmd,
102 struct drm_i915_gem_object *obj);
5b18e57c
DV
103static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
104static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
bc58be60 105static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
29407aab 106static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
107 struct intel_link_m_n *m_n,
108 struct intel_link_m_n *m2_n2);
29407aab 109static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97 110static void haswell_set_pipeconf(struct drm_crtc *crtc);
391bf048 111static void haswell_set_pipemisc(struct drm_crtc *crtc);
d288f65f 112static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 113 const struct intel_crtc_state *pipe_config);
d288f65f 114static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 115 const struct intel_crtc_state *pipe_config);
5a21b665
DV
116static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
117static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
1c74eeaf
NM
118static void intel_crtc_init_scalers(struct intel_crtc *crtc,
119 struct intel_crtc_state *crtc_state);
bfd16b2a
ML
120static void skylake_pfit_enable(struct intel_crtc *crtc);
121static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
122static void ironlake_pfit_enable(struct intel_crtc *crtc);
043e9bda 123static void intel_modeset_setup_hw_state(struct drm_device *dev);
2622a081 124static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
4e5ca60f 125static int ilk_max_pixel_rate(struct drm_atomic_state *state);
89b3c3c7 126static int glk_calc_cdclk(int max_pixclk);
324513c0 127static int bxt_calc_cdclk(int max_pixclk);
e7457a9a 128
d4906093 129struct intel_limit {
4c5def93
ACO
130 struct {
131 int min, max;
132 } dot, vco, n, m, m1, m2, p, p1;
133
134 struct {
135 int dot_limit;
136 int p2_slow, p2_fast;
137 } p2;
d4906093 138};
79e53945 139
bfa7df01
VS
140/* returns HPLL frequency in kHz */
141static int valleyview_get_vco(struct drm_i915_private *dev_priv)
142{
143 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
144
145 /* Obtain SKU information */
146 mutex_lock(&dev_priv->sb_lock);
147 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
148 CCK_FUSE_HPLL_FREQ_MASK;
149 mutex_unlock(&dev_priv->sb_lock);
150
151 return vco_freq[hpll_freq] * 1000;
152}
153
c30fec65
VS
154int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
155 const char *name, u32 reg, int ref_freq)
bfa7df01
VS
156{
157 u32 val;
158 int divider;
159
bfa7df01
VS
160 mutex_lock(&dev_priv->sb_lock);
161 val = vlv_cck_read(dev_priv, reg);
162 mutex_unlock(&dev_priv->sb_lock);
163
164 divider = val & CCK_FREQUENCY_VALUES;
165
166 WARN((val & CCK_FREQUENCY_STATUS) !=
167 (divider << CCK_FREQUENCY_STATUS_SHIFT),
168 "%s change in progress\n", name);
169
c30fec65
VS
170 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
171}
172
173static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
174 const char *name, u32 reg)
175{
176 if (dev_priv->hpll_freq == 0)
177 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
178
179 return vlv_get_cck_clock(dev_priv, name, reg,
180 dev_priv->hpll_freq);
bfa7df01
VS
181}
182
e7dc33f3
VS
183static int
184intel_pch_rawclk(struct drm_i915_private *dev_priv)
d2acd215 185{
e7dc33f3
VS
186 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
187}
d2acd215 188
e7dc33f3
VS
189static int
190intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
191{
19ab4ed3 192 /* RAWCLK_FREQ_VLV register updated from power well code */
35d38d1f
VS
193 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
194 CCK_DISPLAY_REF_CLOCK_CONTROL);
d2acd215
DV
195}
196
e7dc33f3
VS
197static int
198intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
79e50a4f 199{
79e50a4f
JN
200 uint32_t clkcfg;
201
e7dc33f3 202 /* hrawclock is 1/4 the FSB frequency */
79e50a4f
JN
203 clkcfg = I915_READ(CLKCFG);
204 switch (clkcfg & CLKCFG_FSB_MASK) {
205 case CLKCFG_FSB_400:
e7dc33f3 206 return 100000;
79e50a4f 207 case CLKCFG_FSB_533:
e7dc33f3 208 return 133333;
79e50a4f 209 case CLKCFG_FSB_667:
e7dc33f3 210 return 166667;
79e50a4f 211 case CLKCFG_FSB_800:
e7dc33f3 212 return 200000;
79e50a4f 213 case CLKCFG_FSB_1067:
e7dc33f3 214 return 266667;
79e50a4f 215 case CLKCFG_FSB_1333:
e7dc33f3 216 return 333333;
79e50a4f
JN
217 /* these two are just a guess; one of them might be right */
218 case CLKCFG_FSB_1600:
219 case CLKCFG_FSB_1600_ALT:
e7dc33f3 220 return 400000;
79e50a4f 221 default:
e7dc33f3 222 return 133333;
79e50a4f
JN
223 }
224}
225
19ab4ed3 226void intel_update_rawclk(struct drm_i915_private *dev_priv)
e7dc33f3
VS
227{
228 if (HAS_PCH_SPLIT(dev_priv))
229 dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
230 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
231 dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
232 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
233 dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
234 else
235 return; /* no rawclk on other platforms, or no need to know it */
236
237 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
238}
239
bfa7df01
VS
240static void intel_update_czclk(struct drm_i915_private *dev_priv)
241{
666a4537 242 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
bfa7df01
VS
243 return;
244
245 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
246 CCK_CZ_CLOCK_CONTROL);
247
248 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
249}
250
021357ac 251static inline u32 /* units of 100MHz */
21a727b3
VS
252intel_fdi_link_freq(struct drm_i915_private *dev_priv,
253 const struct intel_crtc_state *pipe_config)
021357ac 254{
21a727b3
VS
255 if (HAS_DDI(dev_priv))
256 return pipe_config->port_clock; /* SPLL */
257 else if (IS_GEN5(dev_priv))
258 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
e3b247da 259 else
21a727b3 260 return 270000;
021357ac
CW
261}
262
1b6f4958 263static const struct intel_limit intel_limits_i8xx_dac = {
0206e353 264 .dot = { .min = 25000, .max = 350000 },
9c333719 265 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 266 .n = { .min = 2, .max = 16 },
0206e353
AJ
267 .m = { .min = 96, .max = 140 },
268 .m1 = { .min = 18, .max = 26 },
269 .m2 = { .min = 6, .max = 16 },
270 .p = { .min = 4, .max = 128 },
271 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
272 .p2 = { .dot_limit = 165000,
273 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
274};
275
1b6f4958 276static const struct intel_limit intel_limits_i8xx_dvo = {
5d536e28 277 .dot = { .min = 25000, .max = 350000 },
9c333719 278 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 279 .n = { .min = 2, .max = 16 },
5d536e28
DV
280 .m = { .min = 96, .max = 140 },
281 .m1 = { .min = 18, .max = 26 },
282 .m2 = { .min = 6, .max = 16 },
283 .p = { .min = 4, .max = 128 },
284 .p1 = { .min = 2, .max = 33 },
285 .p2 = { .dot_limit = 165000,
286 .p2_slow = 4, .p2_fast = 4 },
287};
288
1b6f4958 289static const struct intel_limit intel_limits_i8xx_lvds = {
0206e353 290 .dot = { .min = 25000, .max = 350000 },
9c333719 291 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 292 .n = { .min = 2, .max = 16 },
0206e353
AJ
293 .m = { .min = 96, .max = 140 },
294 .m1 = { .min = 18, .max = 26 },
295 .m2 = { .min = 6, .max = 16 },
296 .p = { .min = 4, .max = 128 },
297 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
298 .p2 = { .dot_limit = 165000,
299 .p2_slow = 14, .p2_fast = 7 },
e4b36699 300};
273e27ca 301
1b6f4958 302static const struct intel_limit intel_limits_i9xx_sdvo = {
0206e353
AJ
303 .dot = { .min = 20000, .max = 400000 },
304 .vco = { .min = 1400000, .max = 2800000 },
305 .n = { .min = 1, .max = 6 },
306 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
307 .m1 = { .min = 8, .max = 18 },
308 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
309 .p = { .min = 5, .max = 80 },
310 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
311 .p2 = { .dot_limit = 200000,
312 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
313};
314
1b6f4958 315static const struct intel_limit intel_limits_i9xx_lvds = {
0206e353
AJ
316 .dot = { .min = 20000, .max = 400000 },
317 .vco = { .min = 1400000, .max = 2800000 },
318 .n = { .min = 1, .max = 6 },
319 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
320 .m1 = { .min = 8, .max = 18 },
321 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
322 .p = { .min = 7, .max = 98 },
323 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
324 .p2 = { .dot_limit = 112000,
325 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
326};
327
273e27ca 328
1b6f4958 329static const struct intel_limit intel_limits_g4x_sdvo = {
273e27ca
EA
330 .dot = { .min = 25000, .max = 270000 },
331 .vco = { .min = 1750000, .max = 3500000},
332 .n = { .min = 1, .max = 4 },
333 .m = { .min = 104, .max = 138 },
334 .m1 = { .min = 17, .max = 23 },
335 .m2 = { .min = 5, .max = 11 },
336 .p = { .min = 10, .max = 30 },
337 .p1 = { .min = 1, .max = 3},
338 .p2 = { .dot_limit = 270000,
339 .p2_slow = 10,
340 .p2_fast = 10
044c7c41 341 },
e4b36699
KP
342};
343
1b6f4958 344static const struct intel_limit intel_limits_g4x_hdmi = {
273e27ca
EA
345 .dot = { .min = 22000, .max = 400000 },
346 .vco = { .min = 1750000, .max = 3500000},
347 .n = { .min = 1, .max = 4 },
348 .m = { .min = 104, .max = 138 },
349 .m1 = { .min = 16, .max = 23 },
350 .m2 = { .min = 5, .max = 11 },
351 .p = { .min = 5, .max = 80 },
352 .p1 = { .min = 1, .max = 8},
353 .p2 = { .dot_limit = 165000,
354 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
355};
356
1b6f4958 357static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
358 .dot = { .min = 20000, .max = 115000 },
359 .vco = { .min = 1750000, .max = 3500000 },
360 .n = { .min = 1, .max = 3 },
361 .m = { .min = 104, .max = 138 },
362 .m1 = { .min = 17, .max = 23 },
363 .m2 = { .min = 5, .max = 11 },
364 .p = { .min = 28, .max = 112 },
365 .p1 = { .min = 2, .max = 8 },
366 .p2 = { .dot_limit = 0,
367 .p2_slow = 14, .p2_fast = 14
044c7c41 368 },
e4b36699
KP
369};
370
1b6f4958 371static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
372 .dot = { .min = 80000, .max = 224000 },
373 .vco = { .min = 1750000, .max = 3500000 },
374 .n = { .min = 1, .max = 3 },
375 .m = { .min = 104, .max = 138 },
376 .m1 = { .min = 17, .max = 23 },
377 .m2 = { .min = 5, .max = 11 },
378 .p = { .min = 14, .max = 42 },
379 .p1 = { .min = 2, .max = 6 },
380 .p2 = { .dot_limit = 0,
381 .p2_slow = 7, .p2_fast = 7
044c7c41 382 },
e4b36699
KP
383};
384
1b6f4958 385static const struct intel_limit intel_limits_pineview_sdvo = {
0206e353
AJ
386 .dot = { .min = 20000, .max = 400000},
387 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 388 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
389 .n = { .min = 3, .max = 6 },
390 .m = { .min = 2, .max = 256 },
273e27ca 391 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
392 .m1 = { .min = 0, .max = 0 },
393 .m2 = { .min = 0, .max = 254 },
394 .p = { .min = 5, .max = 80 },
395 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
396 .p2 = { .dot_limit = 200000,
397 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
398};
399
1b6f4958 400static const struct intel_limit intel_limits_pineview_lvds = {
0206e353
AJ
401 .dot = { .min = 20000, .max = 400000 },
402 .vco = { .min = 1700000, .max = 3500000 },
403 .n = { .min = 3, .max = 6 },
404 .m = { .min = 2, .max = 256 },
405 .m1 = { .min = 0, .max = 0 },
406 .m2 = { .min = 0, .max = 254 },
407 .p = { .min = 7, .max = 112 },
408 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
409 .p2 = { .dot_limit = 112000,
410 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
411};
412
273e27ca
EA
413/* Ironlake / Sandybridge
414 *
415 * We calculate clock using (register_value + 2) for N/M1/M2, so here
416 * the range value for them is (actual_value - 2).
417 */
1b6f4958 418static const struct intel_limit intel_limits_ironlake_dac = {
273e27ca
EA
419 .dot = { .min = 25000, .max = 350000 },
420 .vco = { .min = 1760000, .max = 3510000 },
421 .n = { .min = 1, .max = 5 },
422 .m = { .min = 79, .max = 127 },
423 .m1 = { .min = 12, .max = 22 },
424 .m2 = { .min = 5, .max = 9 },
425 .p = { .min = 5, .max = 80 },
426 .p1 = { .min = 1, .max = 8 },
427 .p2 = { .dot_limit = 225000,
428 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
429};
430
1b6f4958 431static const struct intel_limit intel_limits_ironlake_single_lvds = {
273e27ca
EA
432 .dot = { .min = 25000, .max = 350000 },
433 .vco = { .min = 1760000, .max = 3510000 },
434 .n = { .min = 1, .max = 3 },
435 .m = { .min = 79, .max = 118 },
436 .m1 = { .min = 12, .max = 22 },
437 .m2 = { .min = 5, .max = 9 },
438 .p = { .min = 28, .max = 112 },
439 .p1 = { .min = 2, .max = 8 },
440 .p2 = { .dot_limit = 225000,
441 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
442};
443
1b6f4958 444static const struct intel_limit intel_limits_ironlake_dual_lvds = {
273e27ca
EA
445 .dot = { .min = 25000, .max = 350000 },
446 .vco = { .min = 1760000, .max = 3510000 },
447 .n = { .min = 1, .max = 3 },
448 .m = { .min = 79, .max = 127 },
449 .m1 = { .min = 12, .max = 22 },
450 .m2 = { .min = 5, .max = 9 },
451 .p = { .min = 14, .max = 56 },
452 .p1 = { .min = 2, .max = 8 },
453 .p2 = { .dot_limit = 225000,
454 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
455};
456
273e27ca 457/* LVDS 100mhz refclk limits. */
1b6f4958 458static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
459 .dot = { .min = 25000, .max = 350000 },
460 .vco = { .min = 1760000, .max = 3510000 },
461 .n = { .min = 1, .max = 2 },
462 .m = { .min = 79, .max = 126 },
463 .m1 = { .min = 12, .max = 22 },
464 .m2 = { .min = 5, .max = 9 },
465 .p = { .min = 28, .max = 112 },
0206e353 466 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
467 .p2 = { .dot_limit = 225000,
468 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
469};
470
1b6f4958 471static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
472 .dot = { .min = 25000, .max = 350000 },
473 .vco = { .min = 1760000, .max = 3510000 },
474 .n = { .min = 1, .max = 3 },
475 .m = { .min = 79, .max = 126 },
476 .m1 = { .min = 12, .max = 22 },
477 .m2 = { .min = 5, .max = 9 },
478 .p = { .min = 14, .max = 42 },
0206e353 479 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
480 .p2 = { .dot_limit = 225000,
481 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
482};
483
1b6f4958 484static const struct intel_limit intel_limits_vlv = {
f01b7962
VS
485 /*
486 * These are the data rate limits (measured in fast clocks)
487 * since those are the strictest limits we have. The fast
488 * clock and actual rate limits are more relaxed, so checking
489 * them would make no difference.
490 */
491 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 492 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 493 .n = { .min = 1, .max = 7 },
a0c4da24
JB
494 .m1 = { .min = 2, .max = 3 },
495 .m2 = { .min = 11, .max = 156 },
b99ab663 496 .p1 = { .min = 2, .max = 3 },
5fdc9c49 497 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
498};
499
1b6f4958 500static const struct intel_limit intel_limits_chv = {
ef9348c8
CML
501 /*
502 * These are the data rate limits (measured in fast clocks)
503 * since those are the strictest limits we have. The fast
504 * clock and actual rate limits are more relaxed, so checking
505 * them would make no difference.
506 */
507 .dot = { .min = 25000 * 5, .max = 540000 * 5},
17fe1021 508 .vco = { .min = 4800000, .max = 6480000 },
ef9348c8
CML
509 .n = { .min = 1, .max = 1 },
510 .m1 = { .min = 2, .max = 2 },
511 .m2 = { .min = 24 << 22, .max = 175 << 22 },
512 .p1 = { .min = 2, .max = 4 },
513 .p2 = { .p2_slow = 1, .p2_fast = 14 },
514};
515
1b6f4958 516static const struct intel_limit intel_limits_bxt = {
5ab7b0b7
ID
517 /* FIXME: find real dot limits */
518 .dot = { .min = 0, .max = INT_MAX },
e6292556 519 .vco = { .min = 4800000, .max = 6700000 },
5ab7b0b7
ID
520 .n = { .min = 1, .max = 1 },
521 .m1 = { .min = 2, .max = 2 },
522 /* FIXME: find real m2 limits */
523 .m2 = { .min = 2 << 22, .max = 255 << 22 },
524 .p1 = { .min = 2, .max = 4 },
525 .p2 = { .p2_slow = 1, .p2_fast = 20 },
526};
527
cdba954e
ACO
528static bool
529needs_modeset(struct drm_crtc_state *state)
530{
fc596660 531 return drm_atomic_crtc_needs_modeset(state);
cdba954e
ACO
532}
533
dccbea3b
ID
534/*
535 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
536 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
537 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
538 * The helpers' return value is the rate of the clock that is fed to the
539 * display engine's pipe which can be the above fast dot clock rate or a
540 * divided-down version of it.
541 */
f2b115e6 542/* m1 is reserved as 0 in Pineview, n is a ring counter */
9e2c8475 543static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
79e53945 544{
2177832f
SL
545 clock->m = clock->m2 + 2;
546 clock->p = clock->p1 * clock->p2;
ed5ca77e 547 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 548 return 0;
fb03ac01
VS
549 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
550 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
551
552 return clock->dot;
2177832f
SL
553}
554
7429e9d4
DV
555static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
556{
557 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
558}
559
9e2c8475 560static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
2177832f 561{
7429e9d4 562 clock->m = i9xx_dpll_compute_m(clock);
79e53945 563 clock->p = clock->p1 * clock->p2;
ed5ca77e 564 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
dccbea3b 565 return 0;
fb03ac01
VS
566 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
567 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
568
569 return clock->dot;
79e53945
JB
570}
571
9e2c8475 572static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
589eca67
ID
573{
574 clock->m = clock->m1 * clock->m2;
575 clock->p = clock->p1 * clock->p2;
576 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 577 return 0;
589eca67
ID
578 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
579 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
580
581 return clock->dot / 5;
589eca67
ID
582}
583
9e2c8475 584int chv_calc_dpll_params(int refclk, struct dpll *clock)
ef9348c8
CML
585{
586 clock->m = clock->m1 * clock->m2;
587 clock->p = clock->p1 * clock->p2;
588 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 589 return 0;
ef9348c8
CML
590 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
591 clock->n << 22);
592 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
593
594 return clock->dot / 5;
ef9348c8
CML
595}
596
7c04d1d9 597#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
598/**
599 * Returns whether the given set of divisors are valid for a given refclk with
600 * the given connectors.
601 */
602
e2d214ae 603static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
1b6f4958 604 const struct intel_limit *limit,
9e2c8475 605 const struct dpll *clock)
79e53945 606{
f01b7962
VS
607 if (clock->n < limit->n.min || limit->n.max < clock->n)
608 INTELPllInvalid("n out of range\n");
79e53945 609 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 610 INTELPllInvalid("p1 out of range\n");
79e53945 611 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 612 INTELPllInvalid("m2 out of range\n");
79e53945 613 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 614 INTELPllInvalid("m1 out of range\n");
f01b7962 615
e2d214ae 616 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
cc3f90f0 617 !IS_CHERRYVIEW(dev_priv) && !IS_GEN9_LP(dev_priv))
f01b7962
VS
618 if (clock->m1 <= clock->m2)
619 INTELPllInvalid("m1 <= m2\n");
620
e2d214ae 621 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
cc3f90f0 622 !IS_GEN9_LP(dev_priv)) {
f01b7962
VS
623 if (clock->p < limit->p.min || limit->p.max < clock->p)
624 INTELPllInvalid("p out of range\n");
625 if (clock->m < limit->m.min || limit->m.max < clock->m)
626 INTELPllInvalid("m out of range\n");
627 }
628
79e53945 629 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 630 INTELPllInvalid("vco out of range\n");
79e53945
JB
631 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
632 * connector, etc., rather than just a single range.
633 */
634 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 635 INTELPllInvalid("dot out of range\n");
79e53945
JB
636
637 return true;
638}
639
3b1429d9 640static int
1b6f4958 641i9xx_select_p2_div(const struct intel_limit *limit,
3b1429d9
VS
642 const struct intel_crtc_state *crtc_state,
643 int target)
79e53945 644{
3b1429d9 645 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 646
2d84d2b3 647 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 648 /*
a210b028
DV
649 * For LVDS just rely on its current settings for dual-channel.
650 * We haven't figured out how to reliably set up different
651 * single/dual channel state, if we even can.
79e53945 652 */
1974cad0 653 if (intel_is_dual_link_lvds(dev))
3b1429d9 654 return limit->p2.p2_fast;
79e53945 655 else
3b1429d9 656 return limit->p2.p2_slow;
79e53945
JB
657 } else {
658 if (target < limit->p2.dot_limit)
3b1429d9 659 return limit->p2.p2_slow;
79e53945 660 else
3b1429d9 661 return limit->p2.p2_fast;
79e53945 662 }
3b1429d9
VS
663}
664
70e8aa21
ACO
665/*
666 * Returns a set of divisors for the desired target clock with the given
667 * refclk, or FALSE. The returned values represent the clock equation:
668 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
669 *
670 * Target and reference clocks are specified in kHz.
671 *
672 * If match_clock is provided, then best_clock P divider must match the P
673 * divider from @match_clock used for LVDS downclocking.
674 */
3b1429d9 675static bool
1b6f4958 676i9xx_find_best_dpll(const struct intel_limit *limit,
3b1429d9 677 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
678 int target, int refclk, struct dpll *match_clock,
679 struct dpll *best_clock)
3b1429d9
VS
680{
681 struct drm_device *dev = crtc_state->base.crtc->dev;
9e2c8475 682 struct dpll clock;
3b1429d9 683 int err = target;
79e53945 684
0206e353 685 memset(best_clock, 0, sizeof(*best_clock));
79e53945 686
3b1429d9
VS
687 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
688
42158660
ZY
689 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
690 clock.m1++) {
691 for (clock.m2 = limit->m2.min;
692 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 693 if (clock.m2 >= clock.m1)
42158660
ZY
694 break;
695 for (clock.n = limit->n.min;
696 clock.n <= limit->n.max; clock.n++) {
697 for (clock.p1 = limit->p1.min;
698 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
699 int this_err;
700
dccbea3b 701 i9xx_calc_dpll_params(refclk, &clock);
e2d214ae
TU
702 if (!intel_PLL_is_valid(to_i915(dev),
703 limit,
ac58c3f0
DV
704 &clock))
705 continue;
706 if (match_clock &&
707 clock.p != match_clock->p)
708 continue;
709
710 this_err = abs(clock.dot - target);
711 if (this_err < err) {
712 *best_clock = clock;
713 err = this_err;
714 }
715 }
716 }
717 }
718 }
719
720 return (err != target);
721}
722
70e8aa21
ACO
723/*
724 * Returns a set of divisors for the desired target clock with the given
725 * refclk, or FALSE. The returned values represent the clock equation:
726 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
727 *
728 * Target and reference clocks are specified in kHz.
729 *
730 * If match_clock is provided, then best_clock P divider must match the P
731 * divider from @match_clock used for LVDS downclocking.
732 */
ac58c3f0 733static bool
1b6f4958 734pnv_find_best_dpll(const struct intel_limit *limit,
a93e255f 735 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
736 int target, int refclk, struct dpll *match_clock,
737 struct dpll *best_clock)
79e53945 738{
3b1429d9 739 struct drm_device *dev = crtc_state->base.crtc->dev;
9e2c8475 740 struct dpll clock;
79e53945
JB
741 int err = target;
742
0206e353 743 memset(best_clock, 0, sizeof(*best_clock));
79e53945 744
3b1429d9
VS
745 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
746
42158660
ZY
747 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
748 clock.m1++) {
749 for (clock.m2 = limit->m2.min;
750 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
751 for (clock.n = limit->n.min;
752 clock.n <= limit->n.max; clock.n++) {
753 for (clock.p1 = limit->p1.min;
754 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
755 int this_err;
756
dccbea3b 757 pnv_calc_dpll_params(refclk, &clock);
e2d214ae
TU
758 if (!intel_PLL_is_valid(to_i915(dev),
759 limit,
1b894b59 760 &clock))
79e53945 761 continue;
cec2f356
SP
762 if (match_clock &&
763 clock.p != match_clock->p)
764 continue;
79e53945
JB
765
766 this_err = abs(clock.dot - target);
767 if (this_err < err) {
768 *best_clock = clock;
769 err = this_err;
770 }
771 }
772 }
773 }
774 }
775
776 return (err != target);
777}
778
997c030c
ACO
779/*
780 * Returns a set of divisors for the desired target clock with the given
781 * refclk, or FALSE. The returned values represent the clock equation:
782 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
70e8aa21
ACO
783 *
784 * Target and reference clocks are specified in kHz.
785 *
786 * If match_clock is provided, then best_clock P divider must match the P
787 * divider from @match_clock used for LVDS downclocking.
997c030c 788 */
d4906093 789static bool
1b6f4958 790g4x_find_best_dpll(const struct intel_limit *limit,
a93e255f 791 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
792 int target, int refclk, struct dpll *match_clock,
793 struct dpll *best_clock)
d4906093 794{
3b1429d9 795 struct drm_device *dev = crtc_state->base.crtc->dev;
9e2c8475 796 struct dpll clock;
d4906093 797 int max_n;
3b1429d9 798 bool found = false;
6ba770dc
AJ
799 /* approximately equals target * 0.00585 */
800 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
801
802 memset(best_clock, 0, sizeof(*best_clock));
3b1429d9
VS
803
804 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
805
d4906093 806 max_n = limit->n.max;
f77f13e2 807 /* based on hardware requirement, prefer smaller n to precision */
d4906093 808 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 809 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
810 for (clock.m1 = limit->m1.max;
811 clock.m1 >= limit->m1.min; clock.m1--) {
812 for (clock.m2 = limit->m2.max;
813 clock.m2 >= limit->m2.min; clock.m2--) {
814 for (clock.p1 = limit->p1.max;
815 clock.p1 >= limit->p1.min; clock.p1--) {
816 int this_err;
817
dccbea3b 818 i9xx_calc_dpll_params(refclk, &clock);
e2d214ae
TU
819 if (!intel_PLL_is_valid(to_i915(dev),
820 limit,
1b894b59 821 &clock))
d4906093 822 continue;
1b894b59
CW
823
824 this_err = abs(clock.dot - target);
d4906093
ML
825 if (this_err < err_most) {
826 *best_clock = clock;
827 err_most = this_err;
828 max_n = clock.n;
829 found = true;
830 }
831 }
832 }
833 }
834 }
2c07245f
ZW
835 return found;
836}
837
d5dd62bd
ID
838/*
839 * Check if the calculated PLL configuration is more optimal compared to the
840 * best configuration and error found so far. Return the calculated error.
841 */
842static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
9e2c8475
ACO
843 const struct dpll *calculated_clock,
844 const struct dpll *best_clock,
d5dd62bd
ID
845 unsigned int best_error_ppm,
846 unsigned int *error_ppm)
847{
9ca3ba01
ID
848 /*
849 * For CHV ignore the error and consider only the P value.
850 * Prefer a bigger P value based on HW requirements.
851 */
920a14b2 852 if (IS_CHERRYVIEW(to_i915(dev))) {
9ca3ba01
ID
853 *error_ppm = 0;
854
855 return calculated_clock->p > best_clock->p;
856 }
857
24be4e46
ID
858 if (WARN_ON_ONCE(!target_freq))
859 return false;
860
d5dd62bd
ID
861 *error_ppm = div_u64(1000000ULL *
862 abs(target_freq - calculated_clock->dot),
863 target_freq);
864 /*
865 * Prefer a better P value over a better (smaller) error if the error
866 * is small. Ensure this preference for future configurations too by
867 * setting the error to 0.
868 */
869 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
870 *error_ppm = 0;
871
872 return true;
873 }
874
875 return *error_ppm + 10 < best_error_ppm;
876}
877
65b3d6a9
ACO
878/*
879 * Returns a set of divisors for the desired target clock with the given
880 * refclk, or FALSE. The returned values represent the clock equation:
881 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
882 */
a0c4da24 883static bool
1b6f4958 884vlv_find_best_dpll(const struct intel_limit *limit,
a93e255f 885 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
886 int target, int refclk, struct dpll *match_clock,
887 struct dpll *best_clock)
a0c4da24 888{
a93e255f 889 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 890 struct drm_device *dev = crtc->base.dev;
9e2c8475 891 struct dpll clock;
69e4f900 892 unsigned int bestppm = 1000000;
27e639bf
VS
893 /* min update 19.2 MHz */
894 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 895 bool found = false;
a0c4da24 896
6b4bf1c4
VS
897 target *= 5; /* fast clock */
898
899 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
900
901 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 902 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 903 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 904 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 905 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 906 clock.p = clock.p1 * clock.p2;
a0c4da24 907 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 908 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
d5dd62bd 909 unsigned int ppm;
69e4f900 910
6b4bf1c4
VS
911 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
912 refclk * clock.m1);
913
dccbea3b 914 vlv_calc_dpll_params(refclk, &clock);
43b0ac53 915
e2d214ae
TU
916 if (!intel_PLL_is_valid(to_i915(dev),
917 limit,
f01b7962 918 &clock))
43b0ac53
VS
919 continue;
920
d5dd62bd
ID
921 if (!vlv_PLL_is_optimal(dev, target,
922 &clock,
923 best_clock,
924 bestppm, &ppm))
925 continue;
6b4bf1c4 926
d5dd62bd
ID
927 *best_clock = clock;
928 bestppm = ppm;
929 found = true;
a0c4da24
JB
930 }
931 }
932 }
933 }
a0c4da24 934
49e497ef 935 return found;
a0c4da24 936}
a4fc5ed6 937
65b3d6a9
ACO
938/*
939 * Returns a set of divisors for the desired target clock with the given
940 * refclk, or FALSE. The returned values represent the clock equation:
941 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
942 */
ef9348c8 943static bool
1b6f4958 944chv_find_best_dpll(const struct intel_limit *limit,
a93e255f 945 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
946 int target, int refclk, struct dpll *match_clock,
947 struct dpll *best_clock)
ef9348c8 948{
a93e255f 949 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 950 struct drm_device *dev = crtc->base.dev;
9ca3ba01 951 unsigned int best_error_ppm;
9e2c8475 952 struct dpll clock;
ef9348c8
CML
953 uint64_t m2;
954 int found = false;
955
956 memset(best_clock, 0, sizeof(*best_clock));
9ca3ba01 957 best_error_ppm = 1000000;
ef9348c8
CML
958
959 /*
960 * Based on hardware doc, the n always set to 1, and m1 always
961 * set to 2. If requires to support 200Mhz refclk, we need to
962 * revisit this because n may not 1 anymore.
963 */
964 clock.n = 1, clock.m1 = 2;
965 target *= 5; /* fast clock */
966
967 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
968 for (clock.p2 = limit->p2.p2_fast;
969 clock.p2 >= limit->p2.p2_slow;
970 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
9ca3ba01 971 unsigned int error_ppm;
ef9348c8
CML
972
973 clock.p = clock.p1 * clock.p2;
974
975 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
976 clock.n) << 22, refclk * clock.m1);
977
978 if (m2 > INT_MAX/clock.m1)
979 continue;
980
981 clock.m2 = m2;
982
dccbea3b 983 chv_calc_dpll_params(refclk, &clock);
ef9348c8 984
e2d214ae 985 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
ef9348c8
CML
986 continue;
987
9ca3ba01
ID
988 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
989 best_error_ppm, &error_ppm))
990 continue;
991
992 *best_clock = clock;
993 best_error_ppm = error_ppm;
994 found = true;
ef9348c8
CML
995 }
996 }
997
998 return found;
999}
1000
5ab7b0b7 1001bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
9e2c8475 1002 struct dpll *best_clock)
5ab7b0b7 1003{
65b3d6a9 1004 int refclk = 100000;
1b6f4958 1005 const struct intel_limit *limit = &intel_limits_bxt;
5ab7b0b7 1006
65b3d6a9 1007 return chv_find_best_dpll(limit, crtc_state,
5ab7b0b7
ID
1008 target_clock, refclk, NULL, best_clock);
1009}
1010
525b9311 1011bool intel_crtc_active(struct intel_crtc *crtc)
20ddf665 1012{
20ddf665
VS
1013 /* Be paranoid as we can arrive here with only partial
1014 * state retrieved from the hardware during setup.
1015 *
241bfc38 1016 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
1017 * as Haswell has gained clock readout/fastboot support.
1018 *
66e514c1 1019 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665 1020 * properly reconstruct framebuffers.
c3d1f436
MR
1021 *
1022 * FIXME: The intel_crtc->active here should be switched to
1023 * crtc->state->active once we have proper CRTC states wired up
1024 * for atomic.
20ddf665 1025 */
525b9311
VS
1026 return crtc->active && crtc->base.primary->state->fb &&
1027 crtc->config->base.adjusted_mode.crtc_clock;
20ddf665
VS
1028}
1029
a5c961d1
PZ
1030enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1031 enum pipe pipe)
1032{
98187836 1033 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
a5c961d1 1034
e2af48c6 1035 return crtc->config->cpu_transcoder;
a5c961d1
PZ
1036}
1037
6315b5d3 1038static bool pipe_dsl_stopped(struct drm_i915_private *dev_priv, enum pipe pipe)
fbf49ea2 1039{
f0f59a00 1040 i915_reg_t reg = PIPEDSL(pipe);
fbf49ea2
VS
1041 u32 line1, line2;
1042 u32 line_mask;
1043
5db94019 1044 if (IS_GEN2(dev_priv))
fbf49ea2
VS
1045 line_mask = DSL_LINEMASK_GEN2;
1046 else
1047 line_mask = DSL_LINEMASK_GEN3;
1048
1049 line1 = I915_READ(reg) & line_mask;
6adfb1ef 1050 msleep(5);
fbf49ea2
VS
1051 line2 = I915_READ(reg) & line_mask;
1052
1053 return line1 == line2;
1054}
1055
ab7ad7f6
KP
1056/*
1057 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 1058 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
1059 *
1060 * After disabling a pipe, we can't wait for vblank in the usual way,
1061 * spinning on the vblank interrupt status bit, since we won't actually
1062 * see an interrupt when the pipe is disabled.
1063 *
ab7ad7f6
KP
1064 * On Gen4 and above:
1065 * wait for the pipe register state bit to turn off
1066 *
1067 * Otherwise:
1068 * wait for the display line value to settle (it usually
1069 * ends up stopping at the start of the next frame).
58e10eb9 1070 *
9d0498a2 1071 */
575f7ab7 1072static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 1073{
6315b5d3 1074 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6e3c9717 1075 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 1076 enum pipe pipe = crtc->pipe;
ab7ad7f6 1077
6315b5d3 1078 if (INTEL_GEN(dev_priv) >= 4) {
f0f59a00 1079 i915_reg_t reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
1080
1081 /* Wait for the Pipe State to go off */
b8511f53
CW
1082 if (intel_wait_for_register(dev_priv,
1083 reg, I965_PIPECONF_ACTIVE, 0,
1084 100))
284637d9 1085 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1086 } else {
ab7ad7f6 1087 /* Wait for the display line to settle */
6315b5d3 1088 if (wait_for(pipe_dsl_stopped(dev_priv, pipe), 100))
284637d9 1089 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1090 }
79e53945
JB
1091}
1092
b24e7179 1093/* Only for pre-ILK configs */
55607e8a
DV
1094void assert_pll(struct drm_i915_private *dev_priv,
1095 enum pipe pipe, bool state)
b24e7179 1096{
b24e7179
JB
1097 u32 val;
1098 bool cur_state;
1099
649636ef 1100 val = I915_READ(DPLL(pipe));
b24e7179 1101 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1102 I915_STATE_WARN(cur_state != state,
b24e7179 1103 "PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1104 onoff(state), onoff(cur_state));
b24e7179 1105}
b24e7179 1106
23538ef1 1107/* XXX: the dsi pll is shared between MIPI DSI ports */
8563b1e8 1108void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
23538ef1
JN
1109{
1110 u32 val;
1111 bool cur_state;
1112
a580516d 1113 mutex_lock(&dev_priv->sb_lock);
23538ef1 1114 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
a580516d 1115 mutex_unlock(&dev_priv->sb_lock);
23538ef1
JN
1116
1117 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1118 I915_STATE_WARN(cur_state != state,
23538ef1 1119 "DSI PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1120 onoff(state), onoff(cur_state));
23538ef1 1121}
23538ef1 1122
040484af
JB
1123static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1124 enum pipe pipe, bool state)
1125{
040484af 1126 bool cur_state;
ad80a810
PZ
1127 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1128 pipe);
040484af 1129
2d1fe073 1130 if (HAS_DDI(dev_priv)) {
affa9354 1131 /* DDI does not have a specific FDI_TX register */
649636ef 1132 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
ad80a810 1133 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7 1134 } else {
649636ef 1135 u32 val = I915_READ(FDI_TX_CTL(pipe));
bf507ef7
ED
1136 cur_state = !!(val & FDI_TX_ENABLE);
1137 }
e2c719b7 1138 I915_STATE_WARN(cur_state != state,
040484af 1139 "FDI TX state assertion failure (expected %s, current %s)\n",
87ad3212 1140 onoff(state), onoff(cur_state));
040484af
JB
1141}
1142#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1143#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1144
1145static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1146 enum pipe pipe, bool state)
1147{
040484af
JB
1148 u32 val;
1149 bool cur_state;
1150
649636ef 1151 val = I915_READ(FDI_RX_CTL(pipe));
d63fa0dc 1152 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1153 I915_STATE_WARN(cur_state != state,
040484af 1154 "FDI RX state assertion failure (expected %s, current %s)\n",
87ad3212 1155 onoff(state), onoff(cur_state));
040484af
JB
1156}
1157#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1158#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1159
1160static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1161 enum pipe pipe)
1162{
040484af
JB
1163 u32 val;
1164
1165 /* ILK FDI PLL is always enabled */
7e22dbbb 1166 if (IS_GEN5(dev_priv))
040484af
JB
1167 return;
1168
bf507ef7 1169 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
2d1fe073 1170 if (HAS_DDI(dev_priv))
bf507ef7
ED
1171 return;
1172
649636ef 1173 val = I915_READ(FDI_TX_CTL(pipe));
e2c719b7 1174 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1175}
1176
55607e8a
DV
1177void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1178 enum pipe pipe, bool state)
040484af 1179{
040484af 1180 u32 val;
55607e8a 1181 bool cur_state;
040484af 1182
649636ef 1183 val = I915_READ(FDI_RX_CTL(pipe));
55607e8a 1184 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1185 I915_STATE_WARN(cur_state != state,
55607e8a 1186 "FDI RX PLL assertion failure (expected %s, current %s)\n",
87ad3212 1187 onoff(state), onoff(cur_state));
040484af
JB
1188}
1189
4f8036a2 1190void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
ea0760cf 1191{
f0f59a00 1192 i915_reg_t pp_reg;
ea0760cf
JB
1193 u32 val;
1194 enum pipe panel_pipe = PIPE_A;
0de3b485 1195 bool locked = true;
ea0760cf 1196
4f8036a2 1197 if (WARN_ON(HAS_DDI(dev_priv)))
bedd4dba
JN
1198 return;
1199
4f8036a2 1200 if (HAS_PCH_SPLIT(dev_priv)) {
bedd4dba
JN
1201 u32 port_sel;
1202
44cb734c
ID
1203 pp_reg = PP_CONTROL(0);
1204 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
bedd4dba
JN
1205
1206 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1207 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1208 panel_pipe = PIPE_B;
1209 /* XXX: else fix for eDP */
4f8036a2 1210 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
bedd4dba 1211 /* presumably write lock depends on pipe, not port select */
44cb734c 1212 pp_reg = PP_CONTROL(pipe);
bedd4dba 1213 panel_pipe = pipe;
ea0760cf 1214 } else {
44cb734c 1215 pp_reg = PP_CONTROL(0);
bedd4dba
JN
1216 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1217 panel_pipe = PIPE_B;
ea0760cf
JB
1218 }
1219
1220 val = I915_READ(pp_reg);
1221 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1222 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1223 locked = false;
1224
e2c719b7 1225 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1226 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1227 pipe_name(pipe));
ea0760cf
JB
1228}
1229
93ce0ba6
JN
1230static void assert_cursor(struct drm_i915_private *dev_priv,
1231 enum pipe pipe, bool state)
1232{
93ce0ba6
JN
1233 bool cur_state;
1234
2a307c2e 1235 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
0b87c24e 1236 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
d9d82081 1237 else
5efb3e28 1238 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1239
e2c719b7 1240 I915_STATE_WARN(cur_state != state,
93ce0ba6 1241 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1242 pipe_name(pipe), onoff(state), onoff(cur_state));
93ce0ba6
JN
1243}
1244#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1245#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1246
b840d907
JB
1247void assert_pipe(struct drm_i915_private *dev_priv,
1248 enum pipe pipe, bool state)
b24e7179 1249{
63d7bbe9 1250 bool cur_state;
702e7a56
PZ
1251 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1252 pipe);
4feed0eb 1253 enum intel_display_power_domain power_domain;
b24e7179 1254
b6b5d049
VS
1255 /* if we need the pipe quirk it must be always on */
1256 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1257 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1258 state = true;
1259
4feed0eb
ID
1260 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1261 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
649636ef 1262 u32 val = I915_READ(PIPECONF(cpu_transcoder));
69310161 1263 cur_state = !!(val & PIPECONF_ENABLE);
4feed0eb
ID
1264
1265 intel_display_power_put(dev_priv, power_domain);
1266 } else {
1267 cur_state = false;
69310161
PZ
1268 }
1269
e2c719b7 1270 I915_STATE_WARN(cur_state != state,
63d7bbe9 1271 "pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1272 pipe_name(pipe), onoff(state), onoff(cur_state));
b24e7179
JB
1273}
1274
931872fc
CW
1275static void assert_plane(struct drm_i915_private *dev_priv,
1276 enum plane plane, bool state)
b24e7179 1277{
b24e7179 1278 u32 val;
931872fc 1279 bool cur_state;
b24e7179 1280
649636ef 1281 val = I915_READ(DSPCNTR(plane));
931872fc 1282 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1283 I915_STATE_WARN(cur_state != state,
931872fc 1284 "plane %c assertion failure (expected %s, current %s)\n",
87ad3212 1285 plane_name(plane), onoff(state), onoff(cur_state));
b24e7179
JB
1286}
1287
931872fc
CW
1288#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1289#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1290
b24e7179
JB
1291static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1292 enum pipe pipe)
1293{
649636ef 1294 int i;
b24e7179 1295
653e1026 1296 /* Primary planes are fixed to pipes on gen4+ */
6315b5d3 1297 if (INTEL_GEN(dev_priv) >= 4) {
649636ef 1298 u32 val = I915_READ(DSPCNTR(pipe));
e2c719b7 1299 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1300 "plane %c assertion failure, should be disabled but not\n",
1301 plane_name(pipe));
19ec1358 1302 return;
28c05794 1303 }
19ec1358 1304
b24e7179 1305 /* Need to check both planes against the pipe */
055e393f 1306 for_each_pipe(dev_priv, i) {
649636ef
VS
1307 u32 val = I915_READ(DSPCNTR(i));
1308 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
b24e7179 1309 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1310 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1311 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1312 plane_name(i), pipe_name(pipe));
b24e7179
JB
1313 }
1314}
1315
19332d7a
JB
1316static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1317 enum pipe pipe)
1318{
649636ef 1319 int sprite;
19332d7a 1320
6315b5d3 1321 if (INTEL_GEN(dev_priv) >= 9) {
3bdcfc0c 1322 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1323 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1324 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1325 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1326 sprite, pipe_name(pipe));
1327 }
920a14b2 1328 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3bdcfc0c 1329 for_each_sprite(dev_priv, pipe, sprite) {
83c04a62 1330 u32 val = I915_READ(SPCNTR(pipe, PLANE_SPRITE0 + sprite));
e2c719b7 1331 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1332 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1333 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef 1334 }
6315b5d3 1335 } else if (INTEL_GEN(dev_priv) >= 7) {
649636ef 1336 u32 val = I915_READ(SPRCTL(pipe));
e2c719b7 1337 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1338 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1339 plane_name(pipe), pipe_name(pipe));
6315b5d3 1340 } else if (INTEL_GEN(dev_priv) >= 5) {
649636ef 1341 u32 val = I915_READ(DVSCNTR(pipe));
e2c719b7 1342 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1343 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1344 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1345 }
1346}
1347
08c71e5e
VS
1348static void assert_vblank_disabled(struct drm_crtc *crtc)
1349{
e2c719b7 1350 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1351 drm_crtc_vblank_put(crtc);
1352}
1353
7abd4b35
ACO
1354void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1355 enum pipe pipe)
92f2584a 1356{
92f2584a
JB
1357 u32 val;
1358 bool enabled;
1359
649636ef 1360 val = I915_READ(PCH_TRANSCONF(pipe));
92f2584a 1361 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1362 I915_STATE_WARN(enabled,
9db4a9c7
JB
1363 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1364 pipe_name(pipe));
92f2584a
JB
1365}
1366
4e634389
KP
1367static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1368 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1369{
1370 if ((val & DP_PORT_EN) == 0)
1371 return false;
1372
2d1fe073 1373 if (HAS_PCH_CPT(dev_priv)) {
f0f59a00 1374 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
f0575e92
KP
1375 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1376 return false;
2d1fe073 1377 } else if (IS_CHERRYVIEW(dev_priv)) {
44f37d1f
CML
1378 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1379 return false;
f0575e92
KP
1380 } else {
1381 if ((val & DP_PIPE_MASK) != (pipe << 30))
1382 return false;
1383 }
1384 return true;
1385}
1386
1519b995
KP
1387static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1388 enum pipe pipe, u32 val)
1389{
dc0fa718 1390 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1391 return false;
1392
2d1fe073 1393 if (HAS_PCH_CPT(dev_priv)) {
dc0fa718 1394 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1395 return false;
2d1fe073 1396 } else if (IS_CHERRYVIEW(dev_priv)) {
44f37d1f
CML
1397 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1398 return false;
1519b995 1399 } else {
dc0fa718 1400 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1401 return false;
1402 }
1403 return true;
1404}
1405
1406static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1407 enum pipe pipe, u32 val)
1408{
1409 if ((val & LVDS_PORT_EN) == 0)
1410 return false;
1411
2d1fe073 1412 if (HAS_PCH_CPT(dev_priv)) {
1519b995
KP
1413 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1414 return false;
1415 } else {
1416 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1417 return false;
1418 }
1419 return true;
1420}
1421
1422static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1423 enum pipe pipe, u32 val)
1424{
1425 if ((val & ADPA_DAC_ENABLE) == 0)
1426 return false;
2d1fe073 1427 if (HAS_PCH_CPT(dev_priv)) {
1519b995
KP
1428 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1429 return false;
1430 } else {
1431 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1432 return false;
1433 }
1434 return true;
1435}
1436
291906f1 1437static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0f59a00
VS
1438 enum pipe pipe, i915_reg_t reg,
1439 u32 port_sel)
291906f1 1440{
47a05eca 1441 u32 val = I915_READ(reg);
e2c719b7 1442 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1443 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1444 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1445
2d1fe073 1446 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
75c5da27 1447 && (val & DP_PIPEB_SELECT),
de9a35ab 1448 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1449}
1450
1451static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
f0f59a00 1452 enum pipe pipe, i915_reg_t reg)
291906f1 1453{
47a05eca 1454 u32 val = I915_READ(reg);
e2c719b7 1455 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1456 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1457 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1458
2d1fe073 1459 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
75c5da27 1460 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1461 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1462}
1463
1464static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1465 enum pipe pipe)
1466{
291906f1 1467 u32 val;
291906f1 1468
f0575e92
KP
1469 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1470 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1471 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1 1472
649636ef 1473 val = I915_READ(PCH_ADPA);
e2c719b7 1474 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1475 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1476 pipe_name(pipe));
291906f1 1477
649636ef 1478 val = I915_READ(PCH_LVDS);
e2c719b7 1479 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1480 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1481 pipe_name(pipe));
291906f1 1482
e2debe91
PZ
1483 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1484 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1485 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1486}
1487
cd2d34d9
VS
1488static void _vlv_enable_pll(struct intel_crtc *crtc,
1489 const struct intel_crtc_state *pipe_config)
1490{
1491 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1492 enum pipe pipe = crtc->pipe;
1493
1494 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1495 POSTING_READ(DPLL(pipe));
1496 udelay(150);
1497
2c30b43b
CW
1498 if (intel_wait_for_register(dev_priv,
1499 DPLL(pipe),
1500 DPLL_LOCK_VLV,
1501 DPLL_LOCK_VLV,
1502 1))
cd2d34d9
VS
1503 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1504}
1505
d288f65f 1506static void vlv_enable_pll(struct intel_crtc *crtc,
5cec258b 1507 const struct intel_crtc_state *pipe_config)
87442f73 1508{
cd2d34d9 1509 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
8bd3f301 1510 enum pipe pipe = crtc->pipe;
87442f73 1511
8bd3f301 1512 assert_pipe_disabled(dev_priv, pipe);
87442f73 1513
87442f73 1514 /* PLL is protected by panel, make sure we can write it */
7d1a83cb 1515 assert_panel_unlocked(dev_priv, pipe);
87442f73 1516
cd2d34d9
VS
1517 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1518 _vlv_enable_pll(crtc, pipe_config);
426115cf 1519
8bd3f301
VS
1520 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1521 POSTING_READ(DPLL_MD(pipe));
87442f73
DV
1522}
1523
cd2d34d9
VS
1524
1525static void _chv_enable_pll(struct intel_crtc *crtc,
1526 const struct intel_crtc_state *pipe_config)
9d556c99 1527{
cd2d34d9 1528 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
8bd3f301 1529 enum pipe pipe = crtc->pipe;
9d556c99 1530 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1531 u32 tmp;
1532
a580516d 1533 mutex_lock(&dev_priv->sb_lock);
9d556c99
CML
1534
1535 /* Enable back the 10bit clock to display controller */
1536 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1537 tmp |= DPIO_DCLKP_EN;
1538 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1539
54433e91
VS
1540 mutex_unlock(&dev_priv->sb_lock);
1541
9d556c99
CML
1542 /*
1543 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1544 */
1545 udelay(1);
1546
1547 /* Enable PLL */
d288f65f 1548 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1549
1550 /* Check PLL is locked */
6b18826a
CW
1551 if (intel_wait_for_register(dev_priv,
1552 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1553 1))
9d556c99 1554 DRM_ERROR("PLL %d failed to lock\n", pipe);
cd2d34d9
VS
1555}
1556
1557static void chv_enable_pll(struct intel_crtc *crtc,
1558 const struct intel_crtc_state *pipe_config)
1559{
1560 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1561 enum pipe pipe = crtc->pipe;
1562
1563 assert_pipe_disabled(dev_priv, pipe);
1564
1565 /* PLL is protected by panel, make sure we can write it */
1566 assert_panel_unlocked(dev_priv, pipe);
1567
1568 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1569 _chv_enable_pll(crtc, pipe_config);
9d556c99 1570
c231775c
VS
1571 if (pipe != PIPE_A) {
1572 /*
1573 * WaPixelRepeatModeFixForC0:chv
1574 *
1575 * DPLLCMD is AWOL. Use chicken bits to propagate
1576 * the value from DPLLBMD to either pipe B or C.
1577 */
1578 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1579 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1580 I915_WRITE(CBR4_VLV, 0);
1581 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1582
1583 /*
1584 * DPLLB VGA mode also seems to cause problems.
1585 * We should always have it disabled.
1586 */
1587 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1588 } else {
1589 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1590 POSTING_READ(DPLL_MD(pipe));
1591 }
9d556c99
CML
1592}
1593
6315b5d3 1594static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
1c4e0274
VS
1595{
1596 struct intel_crtc *crtc;
1597 int count = 0;
1598
6315b5d3 1599 for_each_intel_crtc(&dev_priv->drm, crtc) {
3538b9df 1600 count += crtc->base.state->active &&
2d84d2b3
VS
1601 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1602 }
1c4e0274
VS
1603
1604 return count;
1605}
1606
66e3d5c0 1607static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1608{
6315b5d3 1609 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
f0f59a00 1610 i915_reg_t reg = DPLL(crtc->pipe);
6e3c9717 1611 u32 dpll = crtc->config->dpll_hw_state.dpll;
63d7bbe9 1612
66e3d5c0 1613 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1614
63d7bbe9 1615 /* PLL is protected by panel, make sure we can write it */
50a0bc90 1616 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
66e3d5c0 1617 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1618
1c4e0274 1619 /* Enable DVO 2x clock on both PLLs if necessary */
6315b5d3 1620 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
1c4e0274
VS
1621 /*
1622 * It appears to be important that we don't enable this
1623 * for the current pipe before otherwise configuring the
1624 * PLL. No idea how this should be handled if multiple
1625 * DVO outputs are enabled simultaneosly.
1626 */
1627 dpll |= DPLL_DVO_2X_MODE;
1628 I915_WRITE(DPLL(!crtc->pipe),
1629 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1630 }
66e3d5c0 1631
c2b63374
VS
1632 /*
1633 * Apparently we need to have VGA mode enabled prior to changing
1634 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1635 * dividers, even though the register value does change.
1636 */
1637 I915_WRITE(reg, 0);
1638
8e7a65aa
VS
1639 I915_WRITE(reg, dpll);
1640
66e3d5c0
DV
1641 /* Wait for the clocks to stabilize. */
1642 POSTING_READ(reg);
1643 udelay(150);
1644
6315b5d3 1645 if (INTEL_GEN(dev_priv) >= 4) {
66e3d5c0 1646 I915_WRITE(DPLL_MD(crtc->pipe),
6e3c9717 1647 crtc->config->dpll_hw_state.dpll_md);
66e3d5c0
DV
1648 } else {
1649 /* The pixel multiplier can only be updated once the
1650 * DPLL is enabled and the clocks are stable.
1651 *
1652 * So write it again.
1653 */
1654 I915_WRITE(reg, dpll);
1655 }
63d7bbe9
JB
1656
1657 /* We do this three times for luck */
66e3d5c0 1658 I915_WRITE(reg, dpll);
63d7bbe9
JB
1659 POSTING_READ(reg);
1660 udelay(150); /* wait for warmup */
66e3d5c0 1661 I915_WRITE(reg, dpll);
63d7bbe9
JB
1662 POSTING_READ(reg);
1663 udelay(150); /* wait for warmup */
66e3d5c0 1664 I915_WRITE(reg, dpll);
63d7bbe9
JB
1665 POSTING_READ(reg);
1666 udelay(150); /* wait for warmup */
1667}
1668
1669/**
50b44a44 1670 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1671 * @dev_priv: i915 private structure
1672 * @pipe: pipe PLL to disable
1673 *
1674 * Disable the PLL for @pipe, making sure the pipe is off first.
1675 *
1676 * Note! This is for pre-ILK only.
1677 */
1c4e0274 1678static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1679{
6315b5d3 1680 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1c4e0274
VS
1681 enum pipe pipe = crtc->pipe;
1682
1683 /* Disable DVO 2x clock on both PLLs if necessary */
50a0bc90 1684 if (IS_I830(dev_priv) &&
2d84d2b3 1685 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
6315b5d3 1686 !intel_num_dvo_pipes(dev_priv)) {
1c4e0274
VS
1687 I915_WRITE(DPLL(PIPE_B),
1688 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1689 I915_WRITE(DPLL(PIPE_A),
1690 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1691 }
1692
b6b5d049
VS
1693 /* Don't disable pipe or pipe PLLs if needed */
1694 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1695 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1696 return;
1697
1698 /* Make sure the pipe isn't still relying on us */
1699 assert_pipe_disabled(dev_priv, pipe);
1700
b8afb911 1701 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
50b44a44 1702 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1703}
1704
f6071166
JB
1705static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1706{
b8afb911 1707 u32 val;
f6071166
JB
1708
1709 /* Make sure the pipe isn't still relying on us */
1710 assert_pipe_disabled(dev_priv, pipe);
1711
03ed5cbf
VS
1712 val = DPLL_INTEGRATED_REF_CLK_VLV |
1713 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1714 if (pipe != PIPE_A)
1715 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1716
f6071166
JB
1717 I915_WRITE(DPLL(pipe), val);
1718 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1719}
1720
1721static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1722{
d752048d 1723 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1724 u32 val;
1725
a11b0703
VS
1726 /* Make sure the pipe isn't still relying on us */
1727 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1728
60bfe44f
VS
1729 val = DPLL_SSC_REF_CLK_CHV |
1730 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
a11b0703
VS
1731 if (pipe != PIPE_A)
1732 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
03ed5cbf 1733
a11b0703
VS
1734 I915_WRITE(DPLL(pipe), val);
1735 POSTING_READ(DPLL(pipe));
d752048d 1736
a580516d 1737 mutex_lock(&dev_priv->sb_lock);
d752048d
VS
1738
1739 /* Disable 10bit clock to display controller */
1740 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1741 val &= ~DPIO_DCLKP_EN;
1742 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1743
a580516d 1744 mutex_unlock(&dev_priv->sb_lock);
f6071166
JB
1745}
1746
e4607fcf 1747void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1748 struct intel_digital_port *dport,
1749 unsigned int expected_mask)
89b667f8
JB
1750{
1751 u32 port_mask;
f0f59a00 1752 i915_reg_t dpll_reg;
89b667f8 1753
e4607fcf
CML
1754 switch (dport->port) {
1755 case PORT_B:
89b667f8 1756 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1757 dpll_reg = DPLL(0);
e4607fcf
CML
1758 break;
1759 case PORT_C:
89b667f8 1760 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7 1761 dpll_reg = DPLL(0);
9b6de0a1 1762 expected_mask <<= 4;
00fc31b7
CML
1763 break;
1764 case PORT_D:
1765 port_mask = DPLL_PORTD_READY_MASK;
1766 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1767 break;
1768 default:
1769 BUG();
1770 }
89b667f8 1771
370004d3
CW
1772 if (intel_wait_for_register(dev_priv,
1773 dpll_reg, port_mask, expected_mask,
1774 1000))
9b6de0a1
VS
1775 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1776 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
89b667f8
JB
1777}
1778
b8a4f404
PZ
1779static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1780 enum pipe pipe)
040484af 1781{
98187836
VS
1782 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1783 pipe);
f0f59a00
VS
1784 i915_reg_t reg;
1785 uint32_t val, pipeconf_val;
040484af 1786
040484af 1787 /* Make sure PCH DPLL is enabled */
8106ddbd 1788 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
040484af
JB
1789
1790 /* FDI must be feeding us bits for PCH ports */
1791 assert_fdi_tx_enabled(dev_priv, pipe);
1792 assert_fdi_rx_enabled(dev_priv, pipe);
1793
6e266956 1794 if (HAS_PCH_CPT(dev_priv)) {
23670b32
DV
1795 /* Workaround: Set the timing override bit before enabling the
1796 * pch transcoder. */
1797 reg = TRANS_CHICKEN2(pipe);
1798 val = I915_READ(reg);
1799 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1800 I915_WRITE(reg, val);
59c859d6 1801 }
23670b32 1802
ab9412ba 1803 reg = PCH_TRANSCONF(pipe);
040484af 1804 val = I915_READ(reg);
5f7f726d 1805 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c 1806
2d1fe073 1807 if (HAS_PCH_IBX(dev_priv)) {
e9bcff5c 1808 /*
c5de7c6f
VS
1809 * Make the BPC in transcoder be consistent with
1810 * that in pipeconf reg. For HDMI we must use 8bpc
1811 * here for both 8bpc and 12bpc.
e9bcff5c 1812 */
dfd07d72 1813 val &= ~PIPECONF_BPC_MASK;
2d84d2b3 1814 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
c5de7c6f
VS
1815 val |= PIPECONF_8BPC;
1816 else
1817 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1818 }
5f7f726d
PZ
1819
1820 val &= ~TRANS_INTERLACE_MASK;
1821 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
2d1fe073 1822 if (HAS_PCH_IBX(dev_priv) &&
2d84d2b3 1823 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
1824 val |= TRANS_LEGACY_INTERLACED_ILK;
1825 else
1826 val |= TRANS_INTERLACED;
5f7f726d
PZ
1827 else
1828 val |= TRANS_PROGRESSIVE;
1829
040484af 1830 I915_WRITE(reg, val | TRANS_ENABLE);
650fbd84
CW
1831 if (intel_wait_for_register(dev_priv,
1832 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1833 100))
4bb6f1f3 1834 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
1835}
1836
8fb033d7 1837static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 1838 enum transcoder cpu_transcoder)
040484af 1839{
8fb033d7 1840 u32 val, pipeconf_val;
8fb033d7 1841
8fb033d7 1842 /* FDI must be feeding us bits for PCH ports */
1a240d4d 1843 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 1844 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 1845
223a6fdf 1846 /* Workaround: set timing override bit. */
36c0d0cf 1847 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 1848 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 1849 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
223a6fdf 1850
25f3ef11 1851 val = TRANS_ENABLE;
937bb610 1852 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 1853
9a76b1c6
PZ
1854 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1855 PIPECONF_INTERLACED_ILK)
a35f2679 1856 val |= TRANS_INTERLACED;
8fb033d7
PZ
1857 else
1858 val |= TRANS_PROGRESSIVE;
1859
ab9412ba 1860 I915_WRITE(LPT_TRANSCONF, val);
d9f96244
CW
1861 if (intel_wait_for_register(dev_priv,
1862 LPT_TRANSCONF,
1863 TRANS_STATE_ENABLE,
1864 TRANS_STATE_ENABLE,
1865 100))
937bb610 1866 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
1867}
1868
b8a4f404
PZ
1869static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1870 enum pipe pipe)
040484af 1871{
f0f59a00
VS
1872 i915_reg_t reg;
1873 uint32_t val;
040484af
JB
1874
1875 /* FDI relies on the transcoder */
1876 assert_fdi_tx_disabled(dev_priv, pipe);
1877 assert_fdi_rx_disabled(dev_priv, pipe);
1878
291906f1
JB
1879 /* Ports must be off as well */
1880 assert_pch_ports_disabled(dev_priv, pipe);
1881
ab9412ba 1882 reg = PCH_TRANSCONF(pipe);
040484af
JB
1883 val = I915_READ(reg);
1884 val &= ~TRANS_ENABLE;
1885 I915_WRITE(reg, val);
1886 /* wait for PCH transcoder off, transcoder state */
a7d04662
CW
1887 if (intel_wait_for_register(dev_priv,
1888 reg, TRANS_STATE_ENABLE, 0,
1889 50))
4bb6f1f3 1890 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32 1891
6e266956 1892 if (HAS_PCH_CPT(dev_priv)) {
23670b32
DV
1893 /* Workaround: Clear the timing override chicken bit again. */
1894 reg = TRANS_CHICKEN2(pipe);
1895 val = I915_READ(reg);
1896 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1897 I915_WRITE(reg, val);
1898 }
040484af
JB
1899}
1900
b7076546 1901void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 1902{
8fb033d7
PZ
1903 u32 val;
1904
ab9412ba 1905 val = I915_READ(LPT_TRANSCONF);
8fb033d7 1906 val &= ~TRANS_ENABLE;
ab9412ba 1907 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 1908 /* wait for PCH transcoder off, transcoder state */
dfdb4749
CW
1909 if (intel_wait_for_register(dev_priv,
1910 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1911 50))
8a52fd9f 1912 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
1913
1914 /* Workaround: clear timing override bit. */
36c0d0cf 1915 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 1916 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 1917 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
040484af
JB
1918}
1919
65f2130c
VS
1920enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc)
1921{
1922 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1923
1924 WARN_ON(!crtc->config->has_pch_encoder);
1925
1926 if (HAS_PCH_LPT(dev_priv))
1927 return TRANSCODER_A;
1928 else
1929 return (enum transcoder) crtc->pipe;
1930}
1931
b24e7179 1932/**
309cfea8 1933 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 1934 * @crtc: crtc responsible for the pipe
b24e7179 1935 *
0372264a 1936 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 1937 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 1938 */
e1fdc473 1939static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 1940{
0372264a 1941 struct drm_device *dev = crtc->base.dev;
fac5e23e 1942 struct drm_i915_private *dev_priv = to_i915(dev);
0372264a 1943 enum pipe pipe = crtc->pipe;
1a70a728 1944 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
f0f59a00 1945 i915_reg_t reg;
b24e7179
JB
1946 u32 val;
1947
9e2ee2dd
VS
1948 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1949
58c6eaa2 1950 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1951 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
1952 assert_sprites_disabled(dev_priv, pipe);
1953
b24e7179
JB
1954 /*
1955 * A pipe without a PLL won't actually be able to drive bits from
1956 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1957 * need the check.
1958 */
09fa8bb9 1959 if (HAS_GMCH_DISPLAY(dev_priv)) {
d7edc4e5 1960 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
23538ef1
JN
1961 assert_dsi_pll_enabled(dev_priv);
1962 else
1963 assert_pll_enabled(dev_priv, pipe);
09fa8bb9 1964 } else {
6e3c9717 1965 if (crtc->config->has_pch_encoder) {
040484af 1966 /* if driving the PCH, we need FDI enabled */
65f2130c
VS
1967 assert_fdi_rx_pll_enabled(dev_priv,
1968 (enum pipe) intel_crtc_pch_transcoder(crtc));
1a240d4d
DV
1969 assert_fdi_tx_pll_enabled(dev_priv,
1970 (enum pipe) cpu_transcoder);
040484af
JB
1971 }
1972 /* FIXME: assert CPU port conditions for SNB+ */
1973 }
b24e7179 1974
702e7a56 1975 reg = PIPECONF(cpu_transcoder);
b24e7179 1976 val = I915_READ(reg);
7ad25d48 1977 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
1978 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1979 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 1980 return;
7ad25d48 1981 }
00d70b15
CW
1982
1983 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 1984 POSTING_READ(reg);
b7792d8b
VS
1985
1986 /*
1987 * Until the pipe starts DSL will read as 0, which would cause
1988 * an apparent vblank timestamp jump, which messes up also the
1989 * frame count when it's derived from the timestamps. So let's
1990 * wait for the pipe to start properly before we call
1991 * drm_crtc_vblank_on()
1992 */
1993 if (dev->max_vblank_count == 0 &&
1994 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
1995 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
b24e7179
JB
1996}
1997
1998/**
309cfea8 1999 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2000 * @crtc: crtc whose pipes is to be disabled
b24e7179 2001 *
575f7ab7
VS
2002 * Disable the pipe of @crtc, making sure that various hardware
2003 * specific requirements are met, if applicable, e.g. plane
2004 * disabled, panel fitter off, etc.
b24e7179
JB
2005 *
2006 * Will wait until the pipe has shut down before returning.
2007 */
575f7ab7 2008static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2009{
fac5e23e 2010 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6e3c9717 2011 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 2012 enum pipe pipe = crtc->pipe;
f0f59a00 2013 i915_reg_t reg;
b24e7179
JB
2014 u32 val;
2015
9e2ee2dd
VS
2016 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2017
b24e7179
JB
2018 /*
2019 * Make sure planes won't keep trying to pump pixels to us,
2020 * or we might hang the display.
2021 */
2022 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2023 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2024 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2025
702e7a56 2026 reg = PIPECONF(cpu_transcoder);
b24e7179 2027 val = I915_READ(reg);
00d70b15
CW
2028 if ((val & PIPECONF_ENABLE) == 0)
2029 return;
2030
67adc644
VS
2031 /*
2032 * Double wide has implications for planes
2033 * so best keep it disabled when not needed.
2034 */
6e3c9717 2035 if (crtc->config->double_wide)
67adc644
VS
2036 val &= ~PIPECONF_DOUBLE_WIDE;
2037
2038 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2039 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2040 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2041 val &= ~PIPECONF_ENABLE;
2042
2043 I915_WRITE(reg, val);
2044 if ((val & PIPECONF_ENABLE) == 0)
2045 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2046}
2047
832be82f
VS
2048static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2049{
2050 return IS_GEN2(dev_priv) ? 2048 : 4096;
2051}
2052
27ba3910
VS
2053static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2054 uint64_t fb_modifier, unsigned int cpp)
7b49f948
VS
2055{
2056 switch (fb_modifier) {
2057 case DRM_FORMAT_MOD_NONE:
2058 return cpp;
2059 case I915_FORMAT_MOD_X_TILED:
2060 if (IS_GEN2(dev_priv))
2061 return 128;
2062 else
2063 return 512;
2064 case I915_FORMAT_MOD_Y_TILED:
2065 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2066 return 128;
2067 else
2068 return 512;
2069 case I915_FORMAT_MOD_Yf_TILED:
2070 switch (cpp) {
2071 case 1:
2072 return 64;
2073 case 2:
2074 case 4:
2075 return 128;
2076 case 8:
2077 case 16:
2078 return 256;
2079 default:
2080 MISSING_CASE(cpp);
2081 return cpp;
2082 }
2083 break;
2084 default:
2085 MISSING_CASE(fb_modifier);
2086 return cpp;
2087 }
2088}
2089
832be82f
VS
2090unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2091 uint64_t fb_modifier, unsigned int cpp)
a57ce0b2 2092{
832be82f
VS
2093 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2094 return 1;
2095 else
2096 return intel_tile_size(dev_priv) /
27ba3910 2097 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
6761dd31
TU
2098}
2099
8d0deca8
VS
2100/* Return the tile dimensions in pixel units */
2101static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2102 unsigned int *tile_width,
2103 unsigned int *tile_height,
2104 uint64_t fb_modifier,
2105 unsigned int cpp)
2106{
2107 unsigned int tile_width_bytes =
2108 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2109
2110 *tile_width = tile_width_bytes / cpp;
2111 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2112}
2113
6761dd31
TU
2114unsigned int
2115intel_fb_align_height(struct drm_device *dev, unsigned int height,
832be82f 2116 uint32_t pixel_format, uint64_t fb_modifier)
6761dd31 2117{
832be82f
VS
2118 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2119 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2120
2121 return ALIGN(height, tile_height);
a57ce0b2
JB
2122}
2123
1663b9d6
VS
2124unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2125{
2126 unsigned int size = 0;
2127 int i;
2128
2129 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2130 size += rot_info->plane[i].width * rot_info->plane[i].height;
2131
2132 return size;
2133}
2134
75c82a53 2135static void
3465c580
VS
2136intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2137 const struct drm_framebuffer *fb,
2138 unsigned int rotation)
f64b98cd 2139{
bd2ef25d 2140 if (drm_rotation_90_or_270(rotation)) {
2d7a215f
VS
2141 *view = i915_ggtt_view_rotated;
2142 view->params.rotated = to_intel_framebuffer(fb)->rot_info;
2143 } else {
2144 *view = i915_ggtt_view_normal;
2145 }
2146}
50470bb0 2147
603525d7 2148static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
4e9a86b6
VS
2149{
2150 if (INTEL_INFO(dev_priv)->gen >= 9)
2151 return 256 * 1024;
c0f86832 2152 else if (IS_I965G(dev_priv) || IS_I965GM(dev_priv) ||
666a4537 2153 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4e9a86b6
VS
2154 return 128 * 1024;
2155 else if (INTEL_INFO(dev_priv)->gen >= 4)
2156 return 4 * 1024;
2157 else
44c5905e 2158 return 0;
4e9a86b6
VS
2159}
2160
603525d7
VS
2161static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2162 uint64_t fb_modifier)
2163{
2164 switch (fb_modifier) {
2165 case DRM_FORMAT_MOD_NONE:
2166 return intel_linear_alignment(dev_priv);
2167 case I915_FORMAT_MOD_X_TILED:
2168 if (INTEL_INFO(dev_priv)->gen >= 9)
2169 return 256 * 1024;
2170 return 0;
2171 case I915_FORMAT_MOD_Y_TILED:
2172 case I915_FORMAT_MOD_Yf_TILED:
2173 return 1 * 1024 * 1024;
2174 default:
2175 MISSING_CASE(fb_modifier);
2176 return 0;
2177 }
2178}
2179
058d88c4
CW
2180struct i915_vma *
2181intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
6b95a207 2182{
850c4cdc 2183 struct drm_device *dev = fb->dev;
fac5e23e 2184 struct drm_i915_private *dev_priv = to_i915(dev);
850c4cdc 2185 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2186 struct i915_ggtt_view view;
058d88c4 2187 struct i915_vma *vma;
6b95a207 2188 u32 alignment;
6b95a207 2189
ebcdd39e
MR
2190 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2191
bae781b2 2192 alignment = intel_surf_alignment(dev_priv, fb->modifier);
6b95a207 2193
3465c580 2194 intel_fill_fb_ggtt_view(&view, fb, rotation);
f64b98cd 2195
693db184
CW
2196 /* Note that the w/a also requires 64 PTE of padding following the
2197 * bo. We currently fill all unused PTE with the shadow page and so
2198 * we should always have valid PTE following the scanout preventing
2199 * the VT-d warning.
2200 */
48f112fe 2201 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
693db184
CW
2202 alignment = 256 * 1024;
2203
d6dd6843
PZ
2204 /*
2205 * Global gtt pte registers are special registers which actually forward
2206 * writes to a chunk of system memory. Which means that there is no risk
2207 * that the register values disappear as soon as we call
2208 * intel_runtime_pm_put(), so it is correct to wrap only the
2209 * pin/unpin/fence and not more.
2210 */
2211 intel_runtime_pm_get(dev_priv);
2212
058d88c4 2213 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
49ef5294
CW
2214 if (IS_ERR(vma))
2215 goto err;
6b95a207 2216
05a20d09 2217 if (i915_vma_is_map_and_fenceable(vma)) {
49ef5294
CW
2218 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2219 * fence, whereas 965+ only requires a fence if using
2220 * framebuffer compression. For simplicity, we always, when
2221 * possible, install a fence as the cost is not that onerous.
2222 *
2223 * If we fail to fence the tiled scanout, then either the
2224 * modeset will reject the change (which is highly unlikely as
2225 * the affected systems, all but one, do not have unmappable
2226 * space) or we will not be able to enable full powersaving
2227 * techniques (also likely not to apply due to various limits
2228 * FBC and the like impose on the size of the buffer, which
2229 * presumably we violated anyway with this unmappable buffer).
2230 * Anyway, it is presumably better to stumble onwards with
2231 * something and try to run the system in a "less than optimal"
2232 * mode that matches the user configuration.
2233 */
2234 if (i915_vma_get_fence(vma) == 0)
2235 i915_vma_pin_fence(vma);
9807216f 2236 }
6b95a207 2237
49ef5294 2238err:
d6dd6843 2239 intel_runtime_pm_put(dev_priv);
058d88c4 2240 return vma;
6b95a207
KH
2241}
2242
fb4b8ce1 2243void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
1690e1eb 2244{
82bc3b2d 2245 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2246 struct i915_ggtt_view view;
058d88c4 2247 struct i915_vma *vma;
82bc3b2d 2248
ebcdd39e
MR
2249 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2250
3465c580 2251 intel_fill_fb_ggtt_view(&view, fb, rotation);
05a20d09 2252 vma = i915_gem_object_to_ggtt(obj, &view);
f64b98cd 2253
49ef5294 2254 i915_vma_unpin_fence(vma);
058d88c4 2255 i915_gem_object_unpin_from_display_plane(vma);
1690e1eb
CW
2256}
2257
ef78ec94
VS
2258static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2259 unsigned int rotation)
2260{
bd2ef25d 2261 if (drm_rotation_90_or_270(rotation))
ef78ec94
VS
2262 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2263 else
2264 return fb->pitches[plane];
2265}
2266
6687c906
VS
2267/*
2268 * Convert the x/y offsets into a linear offset.
2269 * Only valid with 0/180 degree rotation, which is fine since linear
2270 * offset is only used with linear buffers on pre-hsw and tiled buffers
2271 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2272 */
2273u32 intel_fb_xy_to_linear(int x, int y,
2949056c
VS
2274 const struct intel_plane_state *state,
2275 int plane)
6687c906 2276{
2949056c 2277 const struct drm_framebuffer *fb = state->base.fb;
353c8598 2278 unsigned int cpp = fb->format->cpp[plane];
6687c906
VS
2279 unsigned int pitch = fb->pitches[plane];
2280
2281 return y * pitch + x * cpp;
2282}
2283
2284/*
2285 * Add the x/y offsets derived from fb->offsets[] to the user
2286 * specified plane src x/y offsets. The resulting x/y offsets
2287 * specify the start of scanout from the beginning of the gtt mapping.
2288 */
2289void intel_add_fb_offsets(int *x, int *y,
2949056c
VS
2290 const struct intel_plane_state *state,
2291 int plane)
6687c906
VS
2292
2293{
2949056c
VS
2294 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2295 unsigned int rotation = state->base.rotation;
6687c906 2296
bd2ef25d 2297 if (drm_rotation_90_or_270(rotation)) {
6687c906
VS
2298 *x += intel_fb->rotated[plane].x;
2299 *y += intel_fb->rotated[plane].y;
2300 } else {
2301 *x += intel_fb->normal[plane].x;
2302 *y += intel_fb->normal[plane].y;
2303 }
2304}
2305
29cf9491 2306/*
29cf9491
VS
2307 * Input tile dimensions and pitch must already be
2308 * rotated to match x and y, and in pixel units.
2309 */
66a2d927
VS
2310static u32 _intel_adjust_tile_offset(int *x, int *y,
2311 unsigned int tile_width,
2312 unsigned int tile_height,
2313 unsigned int tile_size,
2314 unsigned int pitch_tiles,
2315 u32 old_offset,
2316 u32 new_offset)
29cf9491 2317{
b9b24038 2318 unsigned int pitch_pixels = pitch_tiles * tile_width;
29cf9491
VS
2319 unsigned int tiles;
2320
2321 WARN_ON(old_offset & (tile_size - 1));
2322 WARN_ON(new_offset & (tile_size - 1));
2323 WARN_ON(new_offset > old_offset);
2324
2325 tiles = (old_offset - new_offset) / tile_size;
2326
2327 *y += tiles / pitch_tiles * tile_height;
2328 *x += tiles % pitch_tiles * tile_width;
2329
b9b24038
VS
2330 /* minimize x in case it got needlessly big */
2331 *y += *x / pitch_pixels * tile_height;
2332 *x %= pitch_pixels;
2333
29cf9491
VS
2334 return new_offset;
2335}
2336
66a2d927
VS
2337/*
2338 * Adjust the tile offset by moving the difference into
2339 * the x/y offsets.
2340 */
2341static u32 intel_adjust_tile_offset(int *x, int *y,
2342 const struct intel_plane_state *state, int plane,
2343 u32 old_offset, u32 new_offset)
2344{
2345 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2346 const struct drm_framebuffer *fb = state->base.fb;
353c8598 2347 unsigned int cpp = fb->format->cpp[plane];
66a2d927
VS
2348 unsigned int rotation = state->base.rotation;
2349 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2350
2351 WARN_ON(new_offset > old_offset);
2352
bae781b2 2353 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
66a2d927
VS
2354 unsigned int tile_size, tile_width, tile_height;
2355 unsigned int pitch_tiles;
2356
2357 tile_size = intel_tile_size(dev_priv);
2358 intel_tile_dims(dev_priv, &tile_width, &tile_height,
bae781b2 2359 fb->modifier, cpp);
66a2d927 2360
bd2ef25d 2361 if (drm_rotation_90_or_270(rotation)) {
66a2d927
VS
2362 pitch_tiles = pitch / tile_height;
2363 swap(tile_width, tile_height);
2364 } else {
2365 pitch_tiles = pitch / (tile_width * cpp);
2366 }
2367
2368 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2369 tile_size, pitch_tiles,
2370 old_offset, new_offset);
2371 } else {
2372 old_offset += *y * pitch + *x * cpp;
2373
2374 *y = (old_offset - new_offset) / pitch;
2375 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2376 }
2377
2378 return new_offset;
2379}
2380
8d0deca8
VS
2381/*
2382 * Computes the linear offset to the base tile and adjusts
2383 * x, y. bytes per pixel is assumed to be a power-of-two.
2384 *
2385 * In the 90/270 rotated case, x and y are assumed
2386 * to be already rotated to match the rotated GTT view, and
2387 * pitch is the tile_height aligned framebuffer height.
6687c906
VS
2388 *
2389 * This function is used when computing the derived information
2390 * under intel_framebuffer, so using any of that information
2391 * here is not allowed. Anything under drm_framebuffer can be
2392 * used. This is why the user has to pass in the pitch since it
2393 * is specified in the rotated orientation.
8d0deca8 2394 */
6687c906
VS
2395static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2396 int *x, int *y,
2397 const struct drm_framebuffer *fb, int plane,
2398 unsigned int pitch,
2399 unsigned int rotation,
2400 u32 alignment)
c2c75131 2401{
bae781b2 2402 uint64_t fb_modifier = fb->modifier;
353c8598 2403 unsigned int cpp = fb->format->cpp[plane];
6687c906 2404 u32 offset, offset_aligned;
29cf9491 2405
29cf9491
VS
2406 if (alignment)
2407 alignment--;
2408
b5c65338 2409 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
8d0deca8
VS
2410 unsigned int tile_size, tile_width, tile_height;
2411 unsigned int tile_rows, tiles, pitch_tiles;
c2c75131 2412
d843310d 2413 tile_size = intel_tile_size(dev_priv);
8d0deca8
VS
2414 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2415 fb_modifier, cpp);
2416
bd2ef25d 2417 if (drm_rotation_90_or_270(rotation)) {
8d0deca8
VS
2418 pitch_tiles = pitch / tile_height;
2419 swap(tile_width, tile_height);
2420 } else {
2421 pitch_tiles = pitch / (tile_width * cpp);
2422 }
d843310d
VS
2423
2424 tile_rows = *y / tile_height;
2425 *y %= tile_height;
c2c75131 2426
8d0deca8
VS
2427 tiles = *x / tile_width;
2428 *x %= tile_width;
bc752862 2429
29cf9491
VS
2430 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2431 offset_aligned = offset & ~alignment;
bc752862 2432
66a2d927
VS
2433 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2434 tile_size, pitch_tiles,
2435 offset, offset_aligned);
29cf9491 2436 } else {
bc752862 2437 offset = *y * pitch + *x * cpp;
29cf9491
VS
2438 offset_aligned = offset & ~alignment;
2439
4e9a86b6
VS
2440 *y = (offset & alignment) / pitch;
2441 *x = ((offset & alignment) - *y * pitch) / cpp;
bc752862 2442 }
29cf9491
VS
2443
2444 return offset_aligned;
c2c75131
DV
2445}
2446
6687c906 2447u32 intel_compute_tile_offset(int *x, int *y,
2949056c
VS
2448 const struct intel_plane_state *state,
2449 int plane)
6687c906 2450{
2949056c
VS
2451 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2452 const struct drm_framebuffer *fb = state->base.fb;
2453 unsigned int rotation = state->base.rotation;
ef78ec94 2454 int pitch = intel_fb_pitch(fb, plane, rotation);
8d970654
VS
2455 u32 alignment;
2456
2457 /* AUX_DIST needs only 4K alignment */
438b74a5 2458 if (fb->format->format == DRM_FORMAT_NV12 && plane == 1)
8d970654
VS
2459 alignment = 4096;
2460 else
bae781b2 2461 alignment = intel_surf_alignment(dev_priv, fb->modifier);
6687c906
VS
2462
2463 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2464 rotation, alignment);
2465}
2466
2467/* Convert the fb->offset[] linear offset into x/y offsets */
2468static void intel_fb_offset_to_xy(int *x, int *y,
2469 const struct drm_framebuffer *fb, int plane)
2470{
353c8598 2471 unsigned int cpp = fb->format->cpp[plane];
6687c906
VS
2472 unsigned int pitch = fb->pitches[plane];
2473 u32 linear_offset = fb->offsets[plane];
2474
2475 *y = linear_offset / pitch;
2476 *x = linear_offset % pitch / cpp;
2477}
2478
72618ebf
VS
2479static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2480{
2481 switch (fb_modifier) {
2482 case I915_FORMAT_MOD_X_TILED:
2483 return I915_TILING_X;
2484 case I915_FORMAT_MOD_Y_TILED:
2485 return I915_TILING_Y;
2486 default:
2487 return I915_TILING_NONE;
2488 }
2489}
2490
6687c906
VS
2491static int
2492intel_fill_fb_info(struct drm_i915_private *dev_priv,
2493 struct drm_framebuffer *fb)
2494{
2495 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2496 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2497 u32 gtt_offset_rotated = 0;
2498 unsigned int max_size = 0;
bcb0b461 2499 int i, num_planes = fb->format->num_planes;
6687c906
VS
2500 unsigned int tile_size = intel_tile_size(dev_priv);
2501
2502 for (i = 0; i < num_planes; i++) {
2503 unsigned int width, height;
2504 unsigned int cpp, size;
2505 u32 offset;
2506 int x, y;
2507
353c8598 2508 cpp = fb->format->cpp[i];
145fcb11
VS
2509 width = drm_framebuffer_plane_width(fb->width, fb, i);
2510 height = drm_framebuffer_plane_height(fb->height, fb, i);
6687c906
VS
2511
2512 intel_fb_offset_to_xy(&x, &y, fb, i);
2513
60d5f2a4
VS
2514 /*
2515 * The fence (if used) is aligned to the start of the object
2516 * so having the framebuffer wrap around across the edge of the
2517 * fenced region doesn't really work. We have no API to configure
2518 * the fence start offset within the object (nor could we probably
2519 * on gen2/3). So it's just easier if we just require that the
2520 * fb layout agrees with the fence layout. We already check that the
2521 * fb stride matches the fence stride elsewhere.
2522 */
2523 if (i915_gem_object_is_tiled(intel_fb->obj) &&
2524 (x + width) * cpp > fb->pitches[i]) {
2525 DRM_DEBUG("bad fb plane %d offset: 0x%x\n",
2526 i, fb->offsets[i]);
2527 return -EINVAL;
2528 }
2529
6687c906
VS
2530 /*
2531 * First pixel of the framebuffer from
2532 * the start of the normal gtt mapping.
2533 */
2534 intel_fb->normal[i].x = x;
2535 intel_fb->normal[i].y = y;
2536
2537 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
2538 fb, 0, fb->pitches[i],
cc926387 2539 DRM_ROTATE_0, tile_size);
6687c906
VS
2540 offset /= tile_size;
2541
bae781b2 2542 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
6687c906
VS
2543 unsigned int tile_width, tile_height;
2544 unsigned int pitch_tiles;
2545 struct drm_rect r;
2546
2547 intel_tile_dims(dev_priv, &tile_width, &tile_height,
bae781b2 2548 fb->modifier, cpp);
6687c906
VS
2549
2550 rot_info->plane[i].offset = offset;
2551 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2552 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2553 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2554
2555 intel_fb->rotated[i].pitch =
2556 rot_info->plane[i].height * tile_height;
2557
2558 /* how many tiles does this plane need */
2559 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2560 /*
2561 * If the plane isn't horizontally tile aligned,
2562 * we need one more tile.
2563 */
2564 if (x != 0)
2565 size++;
2566
2567 /* rotate the x/y offsets to match the GTT view */
2568 r.x1 = x;
2569 r.y1 = y;
2570 r.x2 = x + width;
2571 r.y2 = y + height;
2572 drm_rect_rotate(&r,
2573 rot_info->plane[i].width * tile_width,
2574 rot_info->plane[i].height * tile_height,
cc926387 2575 DRM_ROTATE_270);
6687c906
VS
2576 x = r.x1;
2577 y = r.y1;
2578
2579 /* rotate the tile dimensions to match the GTT view */
2580 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2581 swap(tile_width, tile_height);
2582
2583 /*
2584 * We only keep the x/y offsets, so push all of the
2585 * gtt offset into the x/y offsets.
2586 */
66a2d927
VS
2587 _intel_adjust_tile_offset(&x, &y, tile_size,
2588 tile_width, tile_height, pitch_tiles,
2589 gtt_offset_rotated * tile_size, 0);
6687c906
VS
2590
2591 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2592
2593 /*
2594 * First pixel of the framebuffer from
2595 * the start of the rotated gtt mapping.
2596 */
2597 intel_fb->rotated[i].x = x;
2598 intel_fb->rotated[i].y = y;
2599 } else {
2600 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2601 x * cpp, tile_size);
2602 }
2603
2604 /* how many tiles in total needed in the bo */
2605 max_size = max(max_size, offset + size);
2606 }
2607
2608 if (max_size * tile_size > to_intel_framebuffer(fb)->obj->base.size) {
2609 DRM_DEBUG("fb too big for bo (need %u bytes, have %zu bytes)\n",
2610 max_size * tile_size, to_intel_framebuffer(fb)->obj->base.size);
2611 return -EINVAL;
2612 }
2613
2614 return 0;
2615}
2616
b35d63fa 2617static int i9xx_format_to_fourcc(int format)
46f297fb
JB
2618{
2619 switch (format) {
2620 case DISPPLANE_8BPP:
2621 return DRM_FORMAT_C8;
2622 case DISPPLANE_BGRX555:
2623 return DRM_FORMAT_XRGB1555;
2624 case DISPPLANE_BGRX565:
2625 return DRM_FORMAT_RGB565;
2626 default:
2627 case DISPPLANE_BGRX888:
2628 return DRM_FORMAT_XRGB8888;
2629 case DISPPLANE_RGBX888:
2630 return DRM_FORMAT_XBGR8888;
2631 case DISPPLANE_BGRX101010:
2632 return DRM_FORMAT_XRGB2101010;
2633 case DISPPLANE_RGBX101010:
2634 return DRM_FORMAT_XBGR2101010;
2635 }
2636}
2637
bc8d7dff
DL
2638static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2639{
2640 switch (format) {
2641 case PLANE_CTL_FORMAT_RGB_565:
2642 return DRM_FORMAT_RGB565;
2643 default:
2644 case PLANE_CTL_FORMAT_XRGB_8888:
2645 if (rgb_order) {
2646 if (alpha)
2647 return DRM_FORMAT_ABGR8888;
2648 else
2649 return DRM_FORMAT_XBGR8888;
2650 } else {
2651 if (alpha)
2652 return DRM_FORMAT_ARGB8888;
2653 else
2654 return DRM_FORMAT_XRGB8888;
2655 }
2656 case PLANE_CTL_FORMAT_XRGB_2101010:
2657 if (rgb_order)
2658 return DRM_FORMAT_XBGR2101010;
2659 else
2660 return DRM_FORMAT_XRGB2101010;
2661 }
2662}
2663
5724dbd1 2664static bool
f6936e29
DV
2665intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2666 struct intel_initial_plane_config *plane_config)
46f297fb
JB
2667{
2668 struct drm_device *dev = crtc->base.dev;
3badb49f 2669 struct drm_i915_private *dev_priv = to_i915(dev);
72e96d64 2670 struct i915_ggtt *ggtt = &dev_priv->ggtt;
46f297fb
JB
2671 struct drm_i915_gem_object *obj = NULL;
2672 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2d14030b 2673 struct drm_framebuffer *fb = &plane_config->fb->base;
f37b5c2b
DV
2674 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2675 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2676 PAGE_SIZE);
2677
2678 size_aligned -= base_aligned;
46f297fb 2679
ff2652ea
CW
2680 if (plane_config->size == 0)
2681 return false;
2682
3badb49f
PZ
2683 /* If the FB is too big, just don't use it since fbdev is not very
2684 * important and we should probably use that space with FBC or other
2685 * features. */
72e96d64 2686 if (size_aligned * 2 > ggtt->stolen_usable_size)
3badb49f
PZ
2687 return false;
2688
12c83d99
TU
2689 mutex_lock(&dev->struct_mutex);
2690
187685cb 2691 obj = i915_gem_object_create_stolen_for_preallocated(dev_priv,
f37b5c2b
DV
2692 base_aligned,
2693 base_aligned,
2694 size_aligned);
12c83d99
TU
2695 if (!obj) {
2696 mutex_unlock(&dev->struct_mutex);
484b41dd 2697 return false;
12c83d99 2698 }
46f297fb 2699
3e510a8e
CW
2700 if (plane_config->tiling == I915_TILING_X)
2701 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
46f297fb 2702
438b74a5 2703 mode_cmd.pixel_format = fb->format->format;
6bf129df
DL
2704 mode_cmd.width = fb->width;
2705 mode_cmd.height = fb->height;
2706 mode_cmd.pitches[0] = fb->pitches[0];
bae781b2 2707 mode_cmd.modifier[0] = fb->modifier;
18c5247e 2708 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
46f297fb 2709
6bf129df 2710 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
484b41dd 2711 &mode_cmd, obj)) {
46f297fb
JB
2712 DRM_DEBUG_KMS("intel fb init failed\n");
2713 goto out_unref_obj;
2714 }
12c83d99 2715
46f297fb 2716 mutex_unlock(&dev->struct_mutex);
484b41dd 2717
f6936e29 2718 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
484b41dd 2719 return true;
46f297fb
JB
2720
2721out_unref_obj:
f8c417cd 2722 i915_gem_object_put(obj);
46f297fb 2723 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2724 return false;
2725}
2726
5a21b665
DV
2727/* Update plane->state->fb to match plane->fb after driver-internal updates */
2728static void
2729update_state_fb(struct drm_plane *plane)
2730{
2731 if (plane->fb == plane->state->fb)
2732 return;
2733
2734 if (plane->state->fb)
2735 drm_framebuffer_unreference(plane->state->fb);
2736 plane->state->fb = plane->fb;
2737 if (plane->state->fb)
2738 drm_framebuffer_reference(plane->state->fb);
2739}
2740
5724dbd1 2741static void
f6936e29
DV
2742intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2743 struct intel_initial_plane_config *plane_config)
484b41dd
JB
2744{
2745 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 2746 struct drm_i915_private *dev_priv = to_i915(dev);
484b41dd
JB
2747 struct drm_crtc *c;
2748 struct intel_crtc *i;
2ff8fde1 2749 struct drm_i915_gem_object *obj;
88595ac9 2750 struct drm_plane *primary = intel_crtc->base.primary;
be5651f2 2751 struct drm_plane_state *plane_state = primary->state;
200757f5
MR
2752 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2753 struct intel_plane *intel_plane = to_intel_plane(primary);
0a8d8a86
MR
2754 struct intel_plane_state *intel_state =
2755 to_intel_plane_state(plane_state);
88595ac9 2756 struct drm_framebuffer *fb;
484b41dd 2757
2d14030b 2758 if (!plane_config->fb)
484b41dd
JB
2759 return;
2760
f6936e29 2761 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
88595ac9
DV
2762 fb = &plane_config->fb->base;
2763 goto valid_fb;
f55548b5 2764 }
484b41dd 2765
2d14030b 2766 kfree(plane_config->fb);
484b41dd
JB
2767
2768 /*
2769 * Failed to alloc the obj, check to see if we should share
2770 * an fb with another CRTC instead
2771 */
70e1e0ec 2772 for_each_crtc(dev, c) {
484b41dd
JB
2773 i = to_intel_crtc(c);
2774
2775 if (c == &intel_crtc->base)
2776 continue;
2777
2ff8fde1
MR
2778 if (!i->active)
2779 continue;
2780
88595ac9
DV
2781 fb = c->primary->fb;
2782 if (!fb)
484b41dd
JB
2783 continue;
2784
88595ac9 2785 obj = intel_fb_obj(fb);
058d88c4 2786 if (i915_gem_object_ggtt_offset(obj, NULL) == plane_config->base) {
88595ac9
DV
2787 drm_framebuffer_reference(fb);
2788 goto valid_fb;
484b41dd
JB
2789 }
2790 }
88595ac9 2791
200757f5
MR
2792 /*
2793 * We've failed to reconstruct the BIOS FB. Current display state
2794 * indicates that the primary plane is visible, but has a NULL FB,
2795 * which will lead to problems later if we don't fix it up. The
2796 * simplest solution is to just disable the primary plane now and
2797 * pretend the BIOS never had it enabled.
2798 */
1d4258db 2799 plane_state->visible = false;
200757f5 2800 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
2622a081 2801 intel_pre_disable_primary_noatomic(&intel_crtc->base);
200757f5
MR
2802 intel_plane->disable_plane(primary, &intel_crtc->base);
2803
88595ac9
DV
2804 return;
2805
2806valid_fb:
f44e2659
VS
2807 plane_state->src_x = 0;
2808 plane_state->src_y = 0;
be5651f2
ML
2809 plane_state->src_w = fb->width << 16;
2810 plane_state->src_h = fb->height << 16;
2811
f44e2659
VS
2812 plane_state->crtc_x = 0;
2813 plane_state->crtc_y = 0;
be5651f2
ML
2814 plane_state->crtc_w = fb->width;
2815 plane_state->crtc_h = fb->height;
2816
1638d30c
RC
2817 intel_state->base.src = drm_plane_state_src(plane_state);
2818 intel_state->base.dst = drm_plane_state_dest(plane_state);
0a8d8a86 2819
88595ac9 2820 obj = intel_fb_obj(fb);
3e510a8e 2821 if (i915_gem_object_is_tiled(obj))
88595ac9
DV
2822 dev_priv->preserve_bios_swizzle = true;
2823
be5651f2
ML
2824 drm_framebuffer_reference(fb);
2825 primary->fb = primary->state->fb = fb;
36750f28 2826 primary->crtc = primary->state->crtc = &intel_crtc->base;
36750f28 2827 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
faf5bf0a
CW
2828 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2829 &obj->frontbuffer_bits);
46f297fb
JB
2830}
2831
b63a16f6
VS
2832static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2833 unsigned int rotation)
2834{
353c8598 2835 int cpp = fb->format->cpp[plane];
b63a16f6 2836
bae781b2 2837 switch (fb->modifier) {
b63a16f6
VS
2838 case DRM_FORMAT_MOD_NONE:
2839 case I915_FORMAT_MOD_X_TILED:
2840 switch (cpp) {
2841 case 8:
2842 return 4096;
2843 case 4:
2844 case 2:
2845 case 1:
2846 return 8192;
2847 default:
2848 MISSING_CASE(cpp);
2849 break;
2850 }
2851 break;
2852 case I915_FORMAT_MOD_Y_TILED:
2853 case I915_FORMAT_MOD_Yf_TILED:
2854 switch (cpp) {
2855 case 8:
2856 return 2048;
2857 case 4:
2858 return 4096;
2859 case 2:
2860 case 1:
2861 return 8192;
2862 default:
2863 MISSING_CASE(cpp);
2864 break;
2865 }
2866 break;
2867 default:
bae781b2 2868 MISSING_CASE(fb->modifier);
b63a16f6
VS
2869 }
2870
2871 return 2048;
2872}
2873
2874static int skl_check_main_surface(struct intel_plane_state *plane_state)
2875{
2876 const struct drm_i915_private *dev_priv = to_i915(plane_state->base.plane->dev);
2877 const struct drm_framebuffer *fb = plane_state->base.fb;
2878 unsigned int rotation = plane_state->base.rotation;
cc926387
DV
2879 int x = plane_state->base.src.x1 >> 16;
2880 int y = plane_state->base.src.y1 >> 16;
2881 int w = drm_rect_width(&plane_state->base.src) >> 16;
2882 int h = drm_rect_height(&plane_state->base.src) >> 16;
b63a16f6
VS
2883 int max_width = skl_max_plane_width(fb, 0, rotation);
2884 int max_height = 4096;
8d970654 2885 u32 alignment, offset, aux_offset = plane_state->aux.offset;
b63a16f6
VS
2886
2887 if (w > max_width || h > max_height) {
2888 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2889 w, h, max_width, max_height);
2890 return -EINVAL;
2891 }
2892
2893 intel_add_fb_offsets(&x, &y, plane_state, 0);
2894 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
2895
bae781b2 2896 alignment = intel_surf_alignment(dev_priv, fb->modifier);
b63a16f6 2897
8d970654
VS
2898 /*
2899 * AUX surface offset is specified as the distance from the
2900 * main surface offset, and it must be non-negative. Make
2901 * sure that is what we will get.
2902 */
2903 if (offset > aux_offset)
2904 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2905 offset, aux_offset & ~(alignment - 1));
2906
b63a16f6
VS
2907 /*
2908 * When using an X-tiled surface, the plane blows up
2909 * if the x offset + width exceed the stride.
2910 *
2911 * TODO: linear and Y-tiled seem fine, Yf untested,
2912 */
bae781b2 2913 if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
353c8598 2914 int cpp = fb->format->cpp[0];
b63a16f6
VS
2915
2916 while ((x + w) * cpp > fb->pitches[0]) {
2917 if (offset == 0) {
2918 DRM_DEBUG_KMS("Unable to find suitable display surface offset\n");
2919 return -EINVAL;
2920 }
2921
2922 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2923 offset, offset - alignment);
2924 }
2925 }
2926
2927 plane_state->main.offset = offset;
2928 plane_state->main.x = x;
2929 plane_state->main.y = y;
2930
2931 return 0;
2932}
2933
8d970654
VS
2934static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
2935{
2936 const struct drm_framebuffer *fb = plane_state->base.fb;
2937 unsigned int rotation = plane_state->base.rotation;
2938 int max_width = skl_max_plane_width(fb, 1, rotation);
2939 int max_height = 4096;
cc926387
DV
2940 int x = plane_state->base.src.x1 >> 17;
2941 int y = plane_state->base.src.y1 >> 17;
2942 int w = drm_rect_width(&plane_state->base.src) >> 17;
2943 int h = drm_rect_height(&plane_state->base.src) >> 17;
8d970654
VS
2944 u32 offset;
2945
2946 intel_add_fb_offsets(&x, &y, plane_state, 1);
2947 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
2948
2949 /* FIXME not quite sure how/if these apply to the chroma plane */
2950 if (w > max_width || h > max_height) {
2951 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
2952 w, h, max_width, max_height);
2953 return -EINVAL;
2954 }
2955
2956 plane_state->aux.offset = offset;
2957 plane_state->aux.x = x;
2958 plane_state->aux.y = y;
2959
2960 return 0;
2961}
2962
b63a16f6
VS
2963int skl_check_plane_surface(struct intel_plane_state *plane_state)
2964{
2965 const struct drm_framebuffer *fb = plane_state->base.fb;
2966 unsigned int rotation = plane_state->base.rotation;
2967 int ret;
2968
2969 /* Rotate src coordinates to match rotated GTT view */
bd2ef25d 2970 if (drm_rotation_90_or_270(rotation))
cc926387 2971 drm_rect_rotate(&plane_state->base.src,
da064b47
VS
2972 fb->width << 16, fb->height << 16,
2973 DRM_ROTATE_270);
b63a16f6 2974
8d970654
VS
2975 /*
2976 * Handle the AUX surface first since
2977 * the main surface setup depends on it.
2978 */
438b74a5 2979 if (fb->format->format == DRM_FORMAT_NV12) {
8d970654
VS
2980 ret = skl_check_nv12_aux_surface(plane_state);
2981 if (ret)
2982 return ret;
2983 } else {
2984 plane_state->aux.offset = ~0xfff;
2985 plane_state->aux.x = 0;
2986 plane_state->aux.y = 0;
2987 }
2988
b63a16f6
VS
2989 ret = skl_check_main_surface(plane_state);
2990 if (ret)
2991 return ret;
2992
2993 return 0;
2994}
2995
a8d201af
ML
2996static void i9xx_update_primary_plane(struct drm_plane *primary,
2997 const struct intel_crtc_state *crtc_state,
2998 const struct intel_plane_state *plane_state)
81255565 2999{
6315b5d3 3000 struct drm_i915_private *dev_priv = to_i915(primary->dev);
a8d201af
ML
3001 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3002 struct drm_framebuffer *fb = plane_state->base.fb;
81255565 3003 int plane = intel_crtc->plane;
54ea9da8 3004 u32 linear_offset;
81255565 3005 u32 dspcntr;
f0f59a00 3006 i915_reg_t reg = DSPCNTR(plane);
8d0deca8 3007 unsigned int rotation = plane_state->base.rotation;
936e71e3
VS
3008 int x = plane_state->base.src.x1 >> 16;
3009 int y = plane_state->base.src.y1 >> 16;
c9ba6fad 3010
f45651ba
VS
3011 dspcntr = DISPPLANE_GAMMA_ENABLE;
3012
fdd508a6 3013 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba 3014
6315b5d3 3015 if (INTEL_GEN(dev_priv) < 4) {
f45651ba
VS
3016 if (intel_crtc->pipe == PIPE_B)
3017 dspcntr |= DISPPLANE_SEL_PIPE_B;
3018
3019 /* pipesrc and dspsize control the size that is scaled from,
3020 * which should always be the user's requested size.
3021 */
3022 I915_WRITE(DSPSIZE(plane),
a8d201af
ML
3023 ((crtc_state->pipe_src_h - 1) << 16) |
3024 (crtc_state->pipe_src_w - 1));
f45651ba 3025 I915_WRITE(DSPPOS(plane), 0);
920a14b2 3026 } else if (IS_CHERRYVIEW(dev_priv) && plane == PLANE_B) {
c14b0485 3027 I915_WRITE(PRIMSIZE(plane),
a8d201af
ML
3028 ((crtc_state->pipe_src_h - 1) << 16) |
3029 (crtc_state->pipe_src_w - 1));
c14b0485
VS
3030 I915_WRITE(PRIMPOS(plane), 0);
3031 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 3032 }
81255565 3033
438b74a5 3034 switch (fb->format->format) {
57779d06 3035 case DRM_FORMAT_C8:
81255565
JB
3036 dspcntr |= DISPPLANE_8BPP;
3037 break;
57779d06 3038 case DRM_FORMAT_XRGB1555:
57779d06 3039 dspcntr |= DISPPLANE_BGRX555;
81255565 3040 break;
57779d06
VS
3041 case DRM_FORMAT_RGB565:
3042 dspcntr |= DISPPLANE_BGRX565;
3043 break;
3044 case DRM_FORMAT_XRGB8888:
57779d06
VS
3045 dspcntr |= DISPPLANE_BGRX888;
3046 break;
3047 case DRM_FORMAT_XBGR8888:
57779d06
VS
3048 dspcntr |= DISPPLANE_RGBX888;
3049 break;
3050 case DRM_FORMAT_XRGB2101010:
57779d06
VS
3051 dspcntr |= DISPPLANE_BGRX101010;
3052 break;
3053 case DRM_FORMAT_XBGR2101010:
57779d06 3054 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
3055 break;
3056 default:
baba133a 3057 BUG();
81255565 3058 }
57779d06 3059
72618ebf 3060 if (INTEL_GEN(dev_priv) >= 4 &&
bae781b2 3061 fb->modifier == I915_FORMAT_MOD_X_TILED)
f45651ba 3062 dspcntr |= DISPPLANE_TILED;
81255565 3063
df0cd455
VS
3064 if (rotation & DRM_ROTATE_180)
3065 dspcntr |= DISPPLANE_ROTATE_180;
3066
4ea7be2b
VS
3067 if (rotation & DRM_REFLECT_X)
3068 dspcntr |= DISPPLANE_MIRROR;
3069
9beb5fea 3070 if (IS_G4X(dev_priv))
de1aa629
VS
3071 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
3072
2949056c 3073 intel_add_fb_offsets(&x, &y, plane_state, 0);
81255565 3074
6315b5d3 3075 if (INTEL_GEN(dev_priv) >= 4)
c2c75131 3076 intel_crtc->dspaddr_offset =
2949056c 3077 intel_compute_tile_offset(&x, &y, plane_state, 0);
e506a0c6 3078
f22aa143 3079 if (rotation & DRM_ROTATE_180) {
df0cd455
VS
3080 x += crtc_state->pipe_src_w - 1;
3081 y += crtc_state->pipe_src_h - 1;
4ea7be2b
VS
3082 } else if (rotation & DRM_REFLECT_X) {
3083 x += crtc_state->pipe_src_w - 1;
48404c1e
SJ
3084 }
3085
2949056c 3086 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
6687c906 3087
6315b5d3 3088 if (INTEL_GEN(dev_priv) < 4)
6687c906
VS
3089 intel_crtc->dspaddr_offset = linear_offset;
3090
2db3366b
PZ
3091 intel_crtc->adjusted_x = x;
3092 intel_crtc->adjusted_y = y;
3093
48404c1e
SJ
3094 I915_WRITE(reg, dspcntr);
3095
01f2c773 3096 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
6315b5d3 3097 if (INTEL_GEN(dev_priv) >= 4) {
85ba7b7d 3098 I915_WRITE(DSPSURF(plane),
6687c906
VS
3099 intel_fb_gtt_offset(fb, rotation) +
3100 intel_crtc->dspaddr_offset);
5eddb70b 3101 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 3102 I915_WRITE(DSPLINOFF(plane), linear_offset);
bfb81049
VS
3103 } else {
3104 I915_WRITE(DSPADDR(plane),
3105 intel_fb_gtt_offset(fb, rotation) +
3106 intel_crtc->dspaddr_offset);
3107 }
5eddb70b 3108 POSTING_READ(reg);
17638cd6
JB
3109}
3110
a8d201af
ML
3111static void i9xx_disable_primary_plane(struct drm_plane *primary,
3112 struct drm_crtc *crtc)
17638cd6
JB
3113{
3114 struct drm_device *dev = crtc->dev;
fac5e23e 3115 struct drm_i915_private *dev_priv = to_i915(dev);
17638cd6 3116 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
17638cd6 3117 int plane = intel_crtc->plane;
f45651ba 3118
a8d201af
ML
3119 I915_WRITE(DSPCNTR(plane), 0);
3120 if (INTEL_INFO(dev_priv)->gen >= 4)
fdd508a6 3121 I915_WRITE(DSPSURF(plane), 0);
a8d201af
ML
3122 else
3123 I915_WRITE(DSPADDR(plane), 0);
3124 POSTING_READ(DSPCNTR(plane));
3125}
c9ba6fad 3126
a8d201af
ML
3127static void ironlake_update_primary_plane(struct drm_plane *primary,
3128 const struct intel_crtc_state *crtc_state,
3129 const struct intel_plane_state *plane_state)
3130{
3131 struct drm_device *dev = primary->dev;
fac5e23e 3132 struct drm_i915_private *dev_priv = to_i915(dev);
a8d201af
ML
3133 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3134 struct drm_framebuffer *fb = plane_state->base.fb;
a8d201af 3135 int plane = intel_crtc->plane;
54ea9da8 3136 u32 linear_offset;
a8d201af
ML
3137 u32 dspcntr;
3138 i915_reg_t reg = DSPCNTR(plane);
8d0deca8 3139 unsigned int rotation = plane_state->base.rotation;
936e71e3
VS
3140 int x = plane_state->base.src.x1 >> 16;
3141 int y = plane_state->base.src.y1 >> 16;
c9ba6fad 3142
f45651ba 3143 dspcntr = DISPPLANE_GAMMA_ENABLE;
fdd508a6 3144 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba 3145
8652744b 3146 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
f45651ba 3147 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 3148
438b74a5 3149 switch (fb->format->format) {
57779d06 3150 case DRM_FORMAT_C8:
17638cd6
JB
3151 dspcntr |= DISPPLANE_8BPP;
3152 break;
57779d06
VS
3153 case DRM_FORMAT_RGB565:
3154 dspcntr |= DISPPLANE_BGRX565;
17638cd6 3155 break;
57779d06 3156 case DRM_FORMAT_XRGB8888:
57779d06
VS
3157 dspcntr |= DISPPLANE_BGRX888;
3158 break;
3159 case DRM_FORMAT_XBGR8888:
57779d06
VS
3160 dspcntr |= DISPPLANE_RGBX888;
3161 break;
3162 case DRM_FORMAT_XRGB2101010:
57779d06
VS
3163 dspcntr |= DISPPLANE_BGRX101010;
3164 break;
3165 case DRM_FORMAT_XBGR2101010:
57779d06 3166 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
3167 break;
3168 default:
baba133a 3169 BUG();
17638cd6
JB
3170 }
3171
bae781b2 3172 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
17638cd6 3173 dspcntr |= DISPPLANE_TILED;
17638cd6 3174
df0cd455
VS
3175 if (rotation & DRM_ROTATE_180)
3176 dspcntr |= DISPPLANE_ROTATE_180;
3177
8652744b 3178 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv))
1f5d76db 3179 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 3180
2949056c 3181 intel_add_fb_offsets(&x, &y, plane_state, 0);
6687c906 3182
c2c75131 3183 intel_crtc->dspaddr_offset =
2949056c 3184 intel_compute_tile_offset(&x, &y, plane_state, 0);
6687c906 3185
df0cd455
VS
3186 /* HSW+ does this automagically in hardware */
3187 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv) &&
3188 rotation & DRM_ROTATE_180) {
3189 x += crtc_state->pipe_src_w - 1;
3190 y += crtc_state->pipe_src_h - 1;
48404c1e
SJ
3191 }
3192
2949056c 3193 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
6687c906 3194
2db3366b
PZ
3195 intel_crtc->adjusted_x = x;
3196 intel_crtc->adjusted_y = y;
3197
48404c1e 3198 I915_WRITE(reg, dspcntr);
17638cd6 3199
01f2c773 3200 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d 3201 I915_WRITE(DSPSURF(plane),
6687c906
VS
3202 intel_fb_gtt_offset(fb, rotation) +
3203 intel_crtc->dspaddr_offset);
8652744b 3204 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
bc1c91eb
DL
3205 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
3206 } else {
3207 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
3208 I915_WRITE(DSPLINOFF(plane), linear_offset);
3209 }
17638cd6 3210 POSTING_READ(reg);
17638cd6
JB
3211}
3212
7b49f948
VS
3213u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
3214 uint64_t fb_modifier, uint32_t pixel_format)
b321803d 3215{
7b49f948 3216 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
b321803d 3217 return 64;
7b49f948
VS
3218 } else {
3219 int cpp = drm_format_plane_cpp(pixel_format, 0);
3220
27ba3910 3221 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
b321803d
DL
3222 }
3223}
3224
6687c906
VS
3225u32 intel_fb_gtt_offset(struct drm_framebuffer *fb,
3226 unsigned int rotation)
121920fa 3227{
6687c906 3228 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
ce7f1728 3229 struct i915_ggtt_view view;
058d88c4 3230 struct i915_vma *vma;
121920fa 3231
6687c906 3232 intel_fill_fb_ggtt_view(&view, fb, rotation);
dedf278c 3233
058d88c4
CW
3234 vma = i915_gem_object_to_ggtt(obj, &view);
3235 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
3236 view.type))
3237 return -1;
3238
bde13ebd 3239 return i915_ggtt_offset(vma);
121920fa
TU
3240}
3241
e435d6e5
ML
3242static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3243{
3244 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 3245 struct drm_i915_private *dev_priv = to_i915(dev);
e435d6e5
ML
3246
3247 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3248 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3249 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
e435d6e5
ML
3250}
3251
a1b2278e
CK
3252/*
3253 * This function detaches (aka. unbinds) unused scalers in hardware
3254 */
0583236e 3255static void skl_detach_scalers(struct intel_crtc *intel_crtc)
a1b2278e 3256{
a1b2278e
CK
3257 struct intel_crtc_scaler_state *scaler_state;
3258 int i;
3259
a1b2278e
CK
3260 scaler_state = &intel_crtc->config->scaler_state;
3261
3262 /* loop through and disable scalers that aren't in use */
3263 for (i = 0; i < intel_crtc->num_scalers; i++) {
e435d6e5
ML
3264 if (!scaler_state->scalers[i].in_use)
3265 skl_detach_scaler(intel_crtc, i);
a1b2278e
CK
3266 }
3267}
3268
d2196774
VS
3269u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3270 unsigned int rotation)
3271{
3272 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
3273 u32 stride = intel_fb_pitch(fb, plane, rotation);
3274
3275 /*
3276 * The stride is either expressed as a multiple of 64 bytes chunks for
3277 * linear buffers or in number of tiles for tiled buffers.
3278 */
bd2ef25d 3279 if (drm_rotation_90_or_270(rotation)) {
353c8598 3280 int cpp = fb->format->cpp[plane];
d2196774 3281
bae781b2 3282 stride /= intel_tile_height(dev_priv, fb->modifier, cpp);
d2196774 3283 } else {
bae781b2 3284 stride /= intel_fb_stride_alignment(dev_priv, fb->modifier,
438b74a5 3285 fb->format->format);
d2196774
VS
3286 }
3287
3288 return stride;
3289}
3290
6156a456 3291u32 skl_plane_ctl_format(uint32_t pixel_format)
70d21f0e 3292{
6156a456 3293 switch (pixel_format) {
d161cf7a 3294 case DRM_FORMAT_C8:
c34ce3d1 3295 return PLANE_CTL_FORMAT_INDEXED;
70d21f0e 3296 case DRM_FORMAT_RGB565:
c34ce3d1 3297 return PLANE_CTL_FORMAT_RGB_565;
70d21f0e 3298 case DRM_FORMAT_XBGR8888:
c34ce3d1 3299 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
6156a456 3300 case DRM_FORMAT_XRGB8888:
c34ce3d1 3301 return PLANE_CTL_FORMAT_XRGB_8888;
6156a456
CK
3302 /*
3303 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3304 * to be already pre-multiplied. We need to add a knob (or a different
3305 * DRM_FORMAT) for user-space to configure that.
3306 */
f75fb42a 3307 case DRM_FORMAT_ABGR8888:
c34ce3d1 3308 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
6156a456 3309 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
6156a456 3310 case DRM_FORMAT_ARGB8888:
c34ce3d1 3311 return PLANE_CTL_FORMAT_XRGB_8888 |
6156a456 3312 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
70d21f0e 3313 case DRM_FORMAT_XRGB2101010:
c34ce3d1 3314 return PLANE_CTL_FORMAT_XRGB_2101010;
70d21f0e 3315 case DRM_FORMAT_XBGR2101010:
c34ce3d1 3316 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
6156a456 3317 case DRM_FORMAT_YUYV:
c34ce3d1 3318 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
6156a456 3319 case DRM_FORMAT_YVYU:
c34ce3d1 3320 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
6156a456 3321 case DRM_FORMAT_UYVY:
c34ce3d1 3322 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
6156a456 3323 case DRM_FORMAT_VYUY:
c34ce3d1 3324 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
70d21f0e 3325 default:
4249eeef 3326 MISSING_CASE(pixel_format);
70d21f0e 3327 }
8cfcba41 3328
c34ce3d1 3329 return 0;
6156a456 3330}
70d21f0e 3331
6156a456
CK
3332u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3333{
6156a456 3334 switch (fb_modifier) {
30af77c4 3335 case DRM_FORMAT_MOD_NONE:
70d21f0e 3336 break;
30af77c4 3337 case I915_FORMAT_MOD_X_TILED:
c34ce3d1 3338 return PLANE_CTL_TILED_X;
b321803d 3339 case I915_FORMAT_MOD_Y_TILED:
c34ce3d1 3340 return PLANE_CTL_TILED_Y;
b321803d 3341 case I915_FORMAT_MOD_Yf_TILED:
c34ce3d1 3342 return PLANE_CTL_TILED_YF;
70d21f0e 3343 default:
6156a456 3344 MISSING_CASE(fb_modifier);
70d21f0e 3345 }
8cfcba41 3346
c34ce3d1 3347 return 0;
6156a456 3348}
70d21f0e 3349
6156a456
CK
3350u32 skl_plane_ctl_rotation(unsigned int rotation)
3351{
3b7a5119 3352 switch (rotation) {
31ad61e4 3353 case DRM_ROTATE_0:
6156a456 3354 break;
1e8df167
SJ
3355 /*
3356 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3357 * while i915 HW rotation is clockwise, thats why this swapping.
3358 */
31ad61e4 3359 case DRM_ROTATE_90:
1e8df167 3360 return PLANE_CTL_ROTATE_270;
31ad61e4 3361 case DRM_ROTATE_180:
c34ce3d1 3362 return PLANE_CTL_ROTATE_180;
31ad61e4 3363 case DRM_ROTATE_270:
1e8df167 3364 return PLANE_CTL_ROTATE_90;
6156a456
CK
3365 default:
3366 MISSING_CASE(rotation);
3367 }
3368
c34ce3d1 3369 return 0;
6156a456
CK
3370}
3371
a8d201af
ML
3372static void skylake_update_primary_plane(struct drm_plane *plane,
3373 const struct intel_crtc_state *crtc_state,
3374 const struct intel_plane_state *plane_state)
6156a456 3375{
a8d201af 3376 struct drm_device *dev = plane->dev;
fac5e23e 3377 struct drm_i915_private *dev_priv = to_i915(dev);
a8d201af
ML
3378 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3379 struct drm_framebuffer *fb = plane_state->base.fb;
8e816bb4
VS
3380 enum plane_id plane_id = to_intel_plane(plane)->id;
3381 enum pipe pipe = to_intel_plane(plane)->pipe;
d2196774 3382 u32 plane_ctl;
a8d201af 3383 unsigned int rotation = plane_state->base.rotation;
d2196774 3384 u32 stride = skl_plane_stride(fb, 0, rotation);
b63a16f6 3385 u32 surf_addr = plane_state->main.offset;
a8d201af 3386 int scaler_id = plane_state->scaler_id;
b63a16f6
VS
3387 int src_x = plane_state->main.x;
3388 int src_y = plane_state->main.y;
936e71e3
VS
3389 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3390 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3391 int dst_x = plane_state->base.dst.x1;
3392 int dst_y = plane_state->base.dst.y1;
3393 int dst_w = drm_rect_width(&plane_state->base.dst);
3394 int dst_h = drm_rect_height(&plane_state->base.dst);
70d21f0e 3395
6156a456
CK
3396 plane_ctl = PLANE_CTL_ENABLE |
3397 PLANE_CTL_PIPE_GAMMA_ENABLE |
3398 PLANE_CTL_PIPE_CSC_ENABLE;
3399
438b74a5 3400 plane_ctl |= skl_plane_ctl_format(fb->format->format);
bae781b2 3401 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
6156a456 3402 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
6156a456
CK
3403 plane_ctl |= skl_plane_ctl_rotation(rotation);
3404
6687c906
VS
3405 /* Sizes are 0 based */
3406 src_w--;
3407 src_h--;
3408 dst_w--;
3409 dst_h--;
3410
4c0b8a8b
PZ
3411 intel_crtc->dspaddr_offset = surf_addr;
3412
6687c906
VS
3413 intel_crtc->adjusted_x = src_x;
3414 intel_crtc->adjusted_y = src_y;
2db3366b 3415
8e816bb4
VS
3416 I915_WRITE(PLANE_CTL(pipe, plane_id), plane_ctl);
3417 I915_WRITE(PLANE_OFFSET(pipe, plane_id), (src_y << 16) | src_x);
3418 I915_WRITE(PLANE_STRIDE(pipe, plane_id), stride);
3419 I915_WRITE(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w);
6156a456
CK
3420
3421 if (scaler_id >= 0) {
3422 uint32_t ps_ctrl = 0;
3423
3424 WARN_ON(!dst_w || !dst_h);
8e816bb4 3425 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(plane_id) |
6156a456
CK
3426 crtc_state->scaler_state.scalers[scaler_id].mode;
3427 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3428 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3429 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3430 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
8e816bb4 3431 I915_WRITE(PLANE_POS(pipe, plane_id), 0);
6156a456 3432 } else {
8e816bb4 3433 I915_WRITE(PLANE_POS(pipe, plane_id), (dst_y << 16) | dst_x);
6156a456
CK
3434 }
3435
8e816bb4 3436 I915_WRITE(PLANE_SURF(pipe, plane_id),
6687c906 3437 intel_fb_gtt_offset(fb, rotation) + surf_addr);
70d21f0e 3438
8e816bb4 3439 POSTING_READ(PLANE_SURF(pipe, plane_id));
70d21f0e
DL
3440}
3441
a8d201af
ML
3442static void skylake_disable_primary_plane(struct drm_plane *primary,
3443 struct drm_crtc *crtc)
17638cd6
JB
3444{
3445 struct drm_device *dev = crtc->dev;
fac5e23e 3446 struct drm_i915_private *dev_priv = to_i915(dev);
8e816bb4
VS
3447 enum plane_id plane_id = to_intel_plane(primary)->id;
3448 enum pipe pipe = to_intel_plane(primary)->pipe;
62e0fb88 3449
8e816bb4
VS
3450 I915_WRITE(PLANE_CTL(pipe, plane_id), 0);
3451 I915_WRITE(PLANE_SURF(pipe, plane_id), 0);
3452 POSTING_READ(PLANE_SURF(pipe, plane_id));
a8d201af 3453}
29b9bde6 3454
a8d201af
ML
3455/* Assume fb object is pinned & idle & fenced and just update base pointers */
3456static int
3457intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3458 int x, int y, enum mode_set_atomic state)
3459{
3460 /* Support for kgdboc is disabled, this needs a major rework. */
3461 DRM_ERROR("legacy panic handler not supported any more.\n");
3462
3463 return -ENODEV;
81255565
JB
3464}
3465
5a21b665
DV
3466static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
3467{
3468 struct intel_crtc *crtc;
3469
91c8a326 3470 for_each_intel_crtc(&dev_priv->drm, crtc)
5a21b665
DV
3471 intel_finish_page_flip_cs(dev_priv, crtc->pipe);
3472}
3473
7514747d
VS
3474static void intel_update_primary_planes(struct drm_device *dev)
3475{
7514747d 3476 struct drm_crtc *crtc;
96a02917 3477
70e1e0ec 3478 for_each_crtc(dev, crtc) {
11c22da6 3479 struct intel_plane *plane = to_intel_plane(crtc->primary);
73974893
ML
3480 struct intel_plane_state *plane_state =
3481 to_intel_plane_state(plane->base.state);
11c22da6 3482
936e71e3 3483 if (plane_state->base.visible)
a8d201af
ML
3484 plane->update_plane(&plane->base,
3485 to_intel_crtc_state(crtc->state),
3486 plane_state);
73974893
ML
3487 }
3488}
3489
3490static int
3491__intel_display_resume(struct drm_device *dev,
3492 struct drm_atomic_state *state)
3493{
3494 struct drm_crtc_state *crtc_state;
3495 struct drm_crtc *crtc;
3496 int i, ret;
11c22da6 3497
73974893 3498 intel_modeset_setup_hw_state(dev);
29b74b7f 3499 i915_redisable_vga(to_i915(dev));
73974893
ML
3500
3501 if (!state)
3502 return 0;
3503
3504 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3505 /*
3506 * Force recalculation even if we restore
3507 * current state. With fast modeset this may not result
3508 * in a modeset when the state is compatible.
3509 */
3510 crtc_state->mode_changed = true;
96a02917 3511 }
73974893
ML
3512
3513 /* ignore any reset values/BIOS leftovers in the WM registers */
3514 to_intel_atomic_state(state)->skip_intermediate_wm = true;
3515
3516 ret = drm_atomic_commit(state);
3517
3518 WARN_ON(ret == -EDEADLK);
3519 return ret;
96a02917
VS
3520}
3521
4ac2ba2f
VS
3522static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3523{
ae98104b
VS
3524 return intel_has_gpu_reset(dev_priv) &&
3525 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
4ac2ba2f
VS
3526}
3527
c033666a 3528void intel_prepare_reset(struct drm_i915_private *dev_priv)
7514747d 3529{
73974893
ML
3530 struct drm_device *dev = &dev_priv->drm;
3531 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3532 struct drm_atomic_state *state;
3533 int ret;
3534
73974893
ML
3535 /*
3536 * Need mode_config.mutex so that we don't
3537 * trample ongoing ->detect() and whatnot.
3538 */
3539 mutex_lock(&dev->mode_config.mutex);
3540 drm_modeset_acquire_init(ctx, 0);
3541 while (1) {
3542 ret = drm_modeset_lock_all_ctx(dev, ctx);
3543 if (ret != -EDEADLK)
3544 break;
3545
3546 drm_modeset_backoff(ctx);
3547 }
3548
3549 /* reset doesn't touch the display, but flips might get nuked anyway, */
522a63de 3550 if (!i915.force_reset_modeset_test &&
4ac2ba2f 3551 !gpu_reset_clobbers_display(dev_priv))
7514747d
VS
3552 return;
3553
f98ce92f
VS
3554 /*
3555 * Disabling the crtcs gracefully seems nicer. Also the
3556 * g33 docs say we should at least disable all the planes.
3557 */
73974893
ML
3558 state = drm_atomic_helper_duplicate_state(dev, ctx);
3559 if (IS_ERR(state)) {
3560 ret = PTR_ERR(state);
3561 state = NULL;
3562 DRM_ERROR("Duplicating state failed with %i\n", ret);
3563 goto err;
3564 }
3565
3566 ret = drm_atomic_helper_disable_all(dev, ctx);
3567 if (ret) {
3568 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
3569 goto err;
3570 }
3571
3572 dev_priv->modeset_restore_state = state;
3573 state->acquire_ctx = ctx;
3574 return;
3575
3576err:
0853695c 3577 drm_atomic_state_put(state);
7514747d
VS
3578}
3579
c033666a 3580void intel_finish_reset(struct drm_i915_private *dev_priv)
7514747d 3581{
73974893
ML
3582 struct drm_device *dev = &dev_priv->drm;
3583 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3584 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3585 int ret;
3586
5a21b665
DV
3587 /*
3588 * Flips in the rings will be nuked by the reset,
3589 * so complete all pending flips so that user space
3590 * will get its events and not get stuck.
3591 */
3592 intel_complete_page_flips(dev_priv);
3593
73974893
ML
3594 dev_priv->modeset_restore_state = NULL;
3595
7514747d 3596 /* reset doesn't touch the display */
4ac2ba2f 3597 if (!gpu_reset_clobbers_display(dev_priv)) {
522a63de
ML
3598 if (!state) {
3599 /*
3600 * Flips in the rings have been nuked by the reset,
3601 * so update the base address of all primary
3602 * planes to the the last fb to make sure we're
3603 * showing the correct fb after a reset.
3604 *
3605 * FIXME: Atomic will make this obsolete since we won't schedule
3606 * CS-based flips (which might get lost in gpu resets) any more.
3607 */
3608 intel_update_primary_planes(dev);
3609 } else {
3610 ret = __intel_display_resume(dev, state);
3611 if (ret)
3612 DRM_ERROR("Restoring old state failed with %i\n", ret);
3613 }
73974893
ML
3614 } else {
3615 /*
3616 * The display has been reset as well,
3617 * so need a full re-initialization.
3618 */
3619 intel_runtime_pm_disable_interrupts(dev_priv);
3620 intel_runtime_pm_enable_interrupts(dev_priv);
7514747d 3621
51f59205 3622 intel_pps_unlock_regs_wa(dev_priv);
73974893 3623 intel_modeset_init_hw(dev);
7514747d 3624
73974893
ML
3625 spin_lock_irq(&dev_priv->irq_lock);
3626 if (dev_priv->display.hpd_irq_setup)
3627 dev_priv->display.hpd_irq_setup(dev_priv);
3628 spin_unlock_irq(&dev_priv->irq_lock);
7514747d 3629
73974893
ML
3630 ret = __intel_display_resume(dev, state);
3631 if (ret)
3632 DRM_ERROR("Restoring old state failed with %i\n", ret);
7514747d 3633
73974893
ML
3634 intel_hpd_init(dev_priv);
3635 }
7514747d 3636
0853695c
CW
3637 if (state)
3638 drm_atomic_state_put(state);
73974893
ML
3639 drm_modeset_drop_locks(ctx);
3640 drm_modeset_acquire_fini(ctx);
3641 mutex_unlock(&dev->mode_config.mutex);
7514747d
VS
3642}
3643
8af29b0c
CW
3644static bool abort_flip_on_reset(struct intel_crtc *crtc)
3645{
3646 struct i915_gpu_error *error = &to_i915(crtc->base.dev)->gpu_error;
3647
3648 if (i915_reset_in_progress(error))
3649 return true;
3650
3651 if (crtc->reset_count != i915_reset_count(error))
3652 return true;
3653
3654 return false;
3655}
3656
7d5e3799
CW
3657static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3658{
5a21b665
DV
3659 struct drm_device *dev = crtc->dev;
3660 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5a21b665
DV
3661 bool pending;
3662
8af29b0c 3663 if (abort_flip_on_reset(intel_crtc))
5a21b665
DV
3664 return false;
3665
3666 spin_lock_irq(&dev->event_lock);
3667 pending = to_intel_crtc(crtc)->flip_work != NULL;
3668 spin_unlock_irq(&dev->event_lock);
3669
3670 return pending;
7d5e3799
CW
3671}
3672
bfd16b2a
ML
3673static void intel_update_pipe_config(struct intel_crtc *crtc,
3674 struct intel_crtc_state *old_crtc_state)
e30e8f75 3675{
6315b5d3 3676 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
bfd16b2a
ML
3677 struct intel_crtc_state *pipe_config =
3678 to_intel_crtc_state(crtc->base.state);
e30e8f75 3679
bfd16b2a
ML
3680 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3681 crtc->base.mode = crtc->base.state->mode;
3682
3683 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3684 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3685 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
e30e8f75
GP
3686
3687 /*
3688 * Update pipe size and adjust fitter if needed: the reason for this is
3689 * that in compute_mode_changes we check the native mode (not the pfit
3690 * mode) to see if we can flip rather than do a full mode set. In the
3691 * fastboot case, we'll flip, but if we don't update the pipesrc and
3692 * pfit state, we'll end up with a big fb scanned out into the wrong
3693 * sized surface.
e30e8f75
GP
3694 */
3695
e30e8f75 3696 I915_WRITE(PIPESRC(crtc->pipe),
bfd16b2a
ML
3697 ((pipe_config->pipe_src_w - 1) << 16) |
3698 (pipe_config->pipe_src_h - 1));
3699
3700 /* on skylake this is done by detaching scalers */
6315b5d3 3701 if (INTEL_GEN(dev_priv) >= 9) {
bfd16b2a
ML
3702 skl_detach_scalers(crtc);
3703
3704 if (pipe_config->pch_pfit.enabled)
3705 skylake_pfit_enable(crtc);
6e266956 3706 } else if (HAS_PCH_SPLIT(dev_priv)) {
bfd16b2a
ML
3707 if (pipe_config->pch_pfit.enabled)
3708 ironlake_pfit_enable(crtc);
3709 else if (old_crtc_state->pch_pfit.enabled)
3710 ironlake_pfit_disable(crtc, true);
e30e8f75 3711 }
e30e8f75
GP
3712}
3713
5e84e1a4
ZW
3714static void intel_fdi_normal_train(struct drm_crtc *crtc)
3715{
3716 struct drm_device *dev = crtc->dev;
fac5e23e 3717 struct drm_i915_private *dev_priv = to_i915(dev);
5e84e1a4
ZW
3718 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3719 int pipe = intel_crtc->pipe;
f0f59a00
VS
3720 i915_reg_t reg;
3721 u32 temp;
5e84e1a4
ZW
3722
3723 /* enable normal train */
3724 reg = FDI_TX_CTL(pipe);
3725 temp = I915_READ(reg);
fd6b8f43 3726 if (IS_IVYBRIDGE(dev_priv)) {
357555c0
JB
3727 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3728 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
3729 } else {
3730 temp &= ~FDI_LINK_TRAIN_NONE;
3731 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 3732 }
5e84e1a4
ZW
3733 I915_WRITE(reg, temp);
3734
3735 reg = FDI_RX_CTL(pipe);
3736 temp = I915_READ(reg);
6e266956 3737 if (HAS_PCH_CPT(dev_priv)) {
5e84e1a4
ZW
3738 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3739 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3740 } else {
3741 temp &= ~FDI_LINK_TRAIN_NONE;
3742 temp |= FDI_LINK_TRAIN_NONE;
3743 }
3744 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3745
3746 /* wait one idle pattern time */
3747 POSTING_READ(reg);
3748 udelay(1000);
357555c0
JB
3749
3750 /* IVB wants error correction enabled */
fd6b8f43 3751 if (IS_IVYBRIDGE(dev_priv))
357555c0
JB
3752 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3753 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
3754}
3755
8db9d77b
ZW
3756/* The FDI link training functions for ILK/Ibexpeak. */
3757static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3758{
3759 struct drm_device *dev = crtc->dev;
fac5e23e 3760 struct drm_i915_private *dev_priv = to_i915(dev);
8db9d77b
ZW
3761 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3762 int pipe = intel_crtc->pipe;
f0f59a00
VS
3763 i915_reg_t reg;
3764 u32 temp, tries;
8db9d77b 3765
1c8562f6 3766 /* FDI needs bits from pipe first */
0fc932b8 3767 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3768
e1a44743
AJ
3769 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3770 for train result */
5eddb70b
CW
3771 reg = FDI_RX_IMR(pipe);
3772 temp = I915_READ(reg);
e1a44743
AJ
3773 temp &= ~FDI_RX_SYMBOL_LOCK;
3774 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3775 I915_WRITE(reg, temp);
3776 I915_READ(reg);
e1a44743
AJ
3777 udelay(150);
3778
8db9d77b 3779 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3780 reg = FDI_TX_CTL(pipe);
3781 temp = I915_READ(reg);
627eb5a3 3782 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3783 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3784 temp &= ~FDI_LINK_TRAIN_NONE;
3785 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3786 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3787
5eddb70b
CW
3788 reg = FDI_RX_CTL(pipe);
3789 temp = I915_READ(reg);
8db9d77b
ZW
3790 temp &= ~FDI_LINK_TRAIN_NONE;
3791 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3792 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3793
3794 POSTING_READ(reg);
8db9d77b
ZW
3795 udelay(150);
3796
5b2adf89 3797 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3798 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3799 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3800 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3801
5eddb70b 3802 reg = FDI_RX_IIR(pipe);
e1a44743 3803 for (tries = 0; tries < 5; tries++) {
5eddb70b 3804 temp = I915_READ(reg);
8db9d77b
ZW
3805 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3806
3807 if ((temp & FDI_RX_BIT_LOCK)) {
3808 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3809 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3810 break;
3811 }
8db9d77b 3812 }
e1a44743 3813 if (tries == 5)
5eddb70b 3814 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3815
3816 /* Train 2 */
5eddb70b
CW
3817 reg = FDI_TX_CTL(pipe);
3818 temp = I915_READ(reg);
8db9d77b
ZW
3819 temp &= ~FDI_LINK_TRAIN_NONE;
3820 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3821 I915_WRITE(reg, temp);
8db9d77b 3822
5eddb70b
CW
3823 reg = FDI_RX_CTL(pipe);
3824 temp = I915_READ(reg);
8db9d77b
ZW
3825 temp &= ~FDI_LINK_TRAIN_NONE;
3826 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3827 I915_WRITE(reg, temp);
8db9d77b 3828
5eddb70b
CW
3829 POSTING_READ(reg);
3830 udelay(150);
8db9d77b 3831
5eddb70b 3832 reg = FDI_RX_IIR(pipe);
e1a44743 3833 for (tries = 0; tries < 5; tries++) {
5eddb70b 3834 temp = I915_READ(reg);
8db9d77b
ZW
3835 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3836
3837 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3838 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3839 DRM_DEBUG_KMS("FDI train 2 done.\n");
3840 break;
3841 }
8db9d77b 3842 }
e1a44743 3843 if (tries == 5)
5eddb70b 3844 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3845
3846 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3847
8db9d77b
ZW
3848}
3849
0206e353 3850static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3851 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3852 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3853 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3854 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3855};
3856
3857/* The FDI link training functions for SNB/Cougarpoint. */
3858static void gen6_fdi_link_train(struct drm_crtc *crtc)
3859{
3860 struct drm_device *dev = crtc->dev;
fac5e23e 3861 struct drm_i915_private *dev_priv = to_i915(dev);
8db9d77b
ZW
3862 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3863 int pipe = intel_crtc->pipe;
f0f59a00
VS
3864 i915_reg_t reg;
3865 u32 temp, i, retry;
8db9d77b 3866
e1a44743
AJ
3867 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3868 for train result */
5eddb70b
CW
3869 reg = FDI_RX_IMR(pipe);
3870 temp = I915_READ(reg);
e1a44743
AJ
3871 temp &= ~FDI_RX_SYMBOL_LOCK;
3872 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3873 I915_WRITE(reg, temp);
3874
3875 POSTING_READ(reg);
e1a44743
AJ
3876 udelay(150);
3877
8db9d77b 3878 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3879 reg = FDI_TX_CTL(pipe);
3880 temp = I915_READ(reg);
627eb5a3 3881 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3882 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3883 temp &= ~FDI_LINK_TRAIN_NONE;
3884 temp |= FDI_LINK_TRAIN_PATTERN_1;
3885 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3886 /* SNB-B */
3887 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3888 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3889
d74cf324
DV
3890 I915_WRITE(FDI_RX_MISC(pipe),
3891 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3892
5eddb70b
CW
3893 reg = FDI_RX_CTL(pipe);
3894 temp = I915_READ(reg);
6e266956 3895 if (HAS_PCH_CPT(dev_priv)) {
8db9d77b
ZW
3896 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3897 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3898 } else {
3899 temp &= ~FDI_LINK_TRAIN_NONE;
3900 temp |= FDI_LINK_TRAIN_PATTERN_1;
3901 }
5eddb70b
CW
3902 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3903
3904 POSTING_READ(reg);
8db9d77b
ZW
3905 udelay(150);
3906
0206e353 3907 for (i = 0; i < 4; i++) {
5eddb70b
CW
3908 reg = FDI_TX_CTL(pipe);
3909 temp = I915_READ(reg);
8db9d77b
ZW
3910 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3911 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3912 I915_WRITE(reg, temp);
3913
3914 POSTING_READ(reg);
8db9d77b
ZW
3915 udelay(500);
3916
fa37d39e
SP
3917 for (retry = 0; retry < 5; retry++) {
3918 reg = FDI_RX_IIR(pipe);
3919 temp = I915_READ(reg);
3920 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3921 if (temp & FDI_RX_BIT_LOCK) {
3922 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3923 DRM_DEBUG_KMS("FDI train 1 done.\n");
3924 break;
3925 }
3926 udelay(50);
8db9d77b 3927 }
fa37d39e
SP
3928 if (retry < 5)
3929 break;
8db9d77b
ZW
3930 }
3931 if (i == 4)
5eddb70b 3932 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3933
3934 /* Train 2 */
5eddb70b
CW
3935 reg = FDI_TX_CTL(pipe);
3936 temp = I915_READ(reg);
8db9d77b
ZW
3937 temp &= ~FDI_LINK_TRAIN_NONE;
3938 temp |= FDI_LINK_TRAIN_PATTERN_2;
5db94019 3939 if (IS_GEN6(dev_priv)) {
8db9d77b
ZW
3940 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3941 /* SNB-B */
3942 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3943 }
5eddb70b 3944 I915_WRITE(reg, temp);
8db9d77b 3945
5eddb70b
CW
3946 reg = FDI_RX_CTL(pipe);
3947 temp = I915_READ(reg);
6e266956 3948 if (HAS_PCH_CPT(dev_priv)) {
8db9d77b
ZW
3949 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3950 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3951 } else {
3952 temp &= ~FDI_LINK_TRAIN_NONE;
3953 temp |= FDI_LINK_TRAIN_PATTERN_2;
3954 }
5eddb70b
CW
3955 I915_WRITE(reg, temp);
3956
3957 POSTING_READ(reg);
8db9d77b
ZW
3958 udelay(150);
3959
0206e353 3960 for (i = 0; i < 4; i++) {
5eddb70b
CW
3961 reg = FDI_TX_CTL(pipe);
3962 temp = I915_READ(reg);
8db9d77b
ZW
3963 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3964 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3965 I915_WRITE(reg, temp);
3966
3967 POSTING_READ(reg);
8db9d77b
ZW
3968 udelay(500);
3969
fa37d39e
SP
3970 for (retry = 0; retry < 5; retry++) {
3971 reg = FDI_RX_IIR(pipe);
3972 temp = I915_READ(reg);
3973 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3974 if (temp & FDI_RX_SYMBOL_LOCK) {
3975 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3976 DRM_DEBUG_KMS("FDI train 2 done.\n");
3977 break;
3978 }
3979 udelay(50);
8db9d77b 3980 }
fa37d39e
SP
3981 if (retry < 5)
3982 break;
8db9d77b
ZW
3983 }
3984 if (i == 4)
5eddb70b 3985 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3986
3987 DRM_DEBUG_KMS("FDI train done.\n");
3988}
3989
357555c0
JB
3990/* Manual link training for Ivy Bridge A0 parts */
3991static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3992{
3993 struct drm_device *dev = crtc->dev;
fac5e23e 3994 struct drm_i915_private *dev_priv = to_i915(dev);
357555c0
JB
3995 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3996 int pipe = intel_crtc->pipe;
f0f59a00
VS
3997 i915_reg_t reg;
3998 u32 temp, i, j;
357555c0
JB
3999
4000 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4001 for train result */
4002 reg = FDI_RX_IMR(pipe);
4003 temp = I915_READ(reg);
4004 temp &= ~FDI_RX_SYMBOL_LOCK;
4005 temp &= ~FDI_RX_BIT_LOCK;
4006 I915_WRITE(reg, temp);
4007
4008 POSTING_READ(reg);
4009 udelay(150);
4010
01a415fd
DV
4011 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
4012 I915_READ(FDI_RX_IIR(pipe)));
4013
139ccd3f
JB
4014 /* Try each vswing and preemphasis setting twice before moving on */
4015 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
4016 /* disable first in case we need to retry */
4017 reg = FDI_TX_CTL(pipe);
4018 temp = I915_READ(reg);
4019 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
4020 temp &= ~FDI_TX_ENABLE;
4021 I915_WRITE(reg, temp);
357555c0 4022
139ccd3f
JB
4023 reg = FDI_RX_CTL(pipe);
4024 temp = I915_READ(reg);
4025 temp &= ~FDI_LINK_TRAIN_AUTO;
4026 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4027 temp &= ~FDI_RX_ENABLE;
4028 I915_WRITE(reg, temp);
357555c0 4029
139ccd3f 4030 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
4031 reg = FDI_TX_CTL(pipe);
4032 temp = I915_READ(reg);
139ccd3f 4033 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 4034 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
139ccd3f 4035 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 4036 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
4037 temp |= snb_b_fdi_train_param[j/2];
4038 temp |= FDI_COMPOSITE_SYNC;
4039 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 4040
139ccd3f
JB
4041 I915_WRITE(FDI_RX_MISC(pipe),
4042 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 4043
139ccd3f 4044 reg = FDI_RX_CTL(pipe);
357555c0 4045 temp = I915_READ(reg);
139ccd3f
JB
4046 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4047 temp |= FDI_COMPOSITE_SYNC;
4048 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 4049
139ccd3f
JB
4050 POSTING_READ(reg);
4051 udelay(1); /* should be 0.5us */
357555c0 4052
139ccd3f
JB
4053 for (i = 0; i < 4; i++) {
4054 reg = FDI_RX_IIR(pipe);
4055 temp = I915_READ(reg);
4056 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 4057
139ccd3f
JB
4058 if (temp & FDI_RX_BIT_LOCK ||
4059 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4060 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4061 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4062 i);
4063 break;
4064 }
4065 udelay(1); /* should be 0.5us */
4066 }
4067 if (i == 4) {
4068 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4069 continue;
4070 }
357555c0 4071
139ccd3f 4072 /* Train 2 */
357555c0
JB
4073 reg = FDI_TX_CTL(pipe);
4074 temp = I915_READ(reg);
139ccd3f
JB
4075 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4076 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4077 I915_WRITE(reg, temp);
4078
4079 reg = FDI_RX_CTL(pipe);
4080 temp = I915_READ(reg);
4081 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4082 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
4083 I915_WRITE(reg, temp);
4084
4085 POSTING_READ(reg);
139ccd3f 4086 udelay(2); /* should be 1.5us */
357555c0 4087
139ccd3f
JB
4088 for (i = 0; i < 4; i++) {
4089 reg = FDI_RX_IIR(pipe);
4090 temp = I915_READ(reg);
4091 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 4092
139ccd3f
JB
4093 if (temp & FDI_RX_SYMBOL_LOCK ||
4094 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4095 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4096 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4097 i);
4098 goto train_done;
4099 }
4100 udelay(2); /* should be 1.5us */
357555c0 4101 }
139ccd3f
JB
4102 if (i == 4)
4103 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 4104 }
357555c0 4105
139ccd3f 4106train_done:
357555c0
JB
4107 DRM_DEBUG_KMS("FDI train done.\n");
4108}
4109
88cefb6c 4110static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 4111{
88cefb6c 4112 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 4113 struct drm_i915_private *dev_priv = to_i915(dev);
2c07245f 4114 int pipe = intel_crtc->pipe;
f0f59a00
VS
4115 i915_reg_t reg;
4116 u32 temp;
c64e311e 4117
c98e9dcf 4118 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
4119 reg = FDI_RX_CTL(pipe);
4120 temp = I915_READ(reg);
627eb5a3 4121 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
6e3c9717 4122 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
dfd07d72 4123 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
4124 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4125
4126 POSTING_READ(reg);
c98e9dcf
JB
4127 udelay(200);
4128
4129 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
4130 temp = I915_READ(reg);
4131 I915_WRITE(reg, temp | FDI_PCDCLK);
4132
4133 POSTING_READ(reg);
c98e9dcf
JB
4134 udelay(200);
4135
20749730
PZ
4136 /* Enable CPU FDI TX PLL, always on for Ironlake */
4137 reg = FDI_TX_CTL(pipe);
4138 temp = I915_READ(reg);
4139 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4140 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 4141
20749730
PZ
4142 POSTING_READ(reg);
4143 udelay(100);
6be4a607 4144 }
0e23b99d
JB
4145}
4146
88cefb6c
DV
4147static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4148{
4149 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 4150 struct drm_i915_private *dev_priv = to_i915(dev);
88cefb6c 4151 int pipe = intel_crtc->pipe;
f0f59a00
VS
4152 i915_reg_t reg;
4153 u32 temp;
88cefb6c
DV
4154
4155 /* Switch from PCDclk to Rawclk */
4156 reg = FDI_RX_CTL(pipe);
4157 temp = I915_READ(reg);
4158 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4159
4160 /* Disable CPU FDI TX PLL */
4161 reg = FDI_TX_CTL(pipe);
4162 temp = I915_READ(reg);
4163 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4164
4165 POSTING_READ(reg);
4166 udelay(100);
4167
4168 reg = FDI_RX_CTL(pipe);
4169 temp = I915_READ(reg);
4170 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4171
4172 /* Wait for the clocks to turn off. */
4173 POSTING_READ(reg);
4174 udelay(100);
4175}
4176
0fc932b8
JB
4177static void ironlake_fdi_disable(struct drm_crtc *crtc)
4178{
4179 struct drm_device *dev = crtc->dev;
fac5e23e 4180 struct drm_i915_private *dev_priv = to_i915(dev);
0fc932b8
JB
4181 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4182 int pipe = intel_crtc->pipe;
f0f59a00
VS
4183 i915_reg_t reg;
4184 u32 temp;
0fc932b8
JB
4185
4186 /* disable CPU FDI tx and PCH FDI rx */
4187 reg = FDI_TX_CTL(pipe);
4188 temp = I915_READ(reg);
4189 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4190 POSTING_READ(reg);
4191
4192 reg = FDI_RX_CTL(pipe);
4193 temp = I915_READ(reg);
4194 temp &= ~(0x7 << 16);
dfd07d72 4195 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
4196 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4197
4198 POSTING_READ(reg);
4199 udelay(100);
4200
4201 /* Ironlake workaround, disable clock pointer after downing FDI */
6e266956 4202 if (HAS_PCH_IBX(dev_priv))
6f06ce18 4203 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
4204
4205 /* still set train pattern 1 */
4206 reg = FDI_TX_CTL(pipe);
4207 temp = I915_READ(reg);
4208 temp &= ~FDI_LINK_TRAIN_NONE;
4209 temp |= FDI_LINK_TRAIN_PATTERN_1;
4210 I915_WRITE(reg, temp);
4211
4212 reg = FDI_RX_CTL(pipe);
4213 temp = I915_READ(reg);
6e266956 4214 if (HAS_PCH_CPT(dev_priv)) {
0fc932b8
JB
4215 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4216 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4217 } else {
4218 temp &= ~FDI_LINK_TRAIN_NONE;
4219 temp |= FDI_LINK_TRAIN_PATTERN_1;
4220 }
4221 /* BPC in FDI rx is consistent with that in PIPECONF */
4222 temp &= ~(0x07 << 16);
dfd07d72 4223 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
4224 I915_WRITE(reg, temp);
4225
4226 POSTING_READ(reg);
4227 udelay(100);
4228}
4229
49d73912 4230bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv)
5dce5b93
CW
4231{
4232 struct intel_crtc *crtc;
4233
4234 /* Note that we don't need to be called with mode_config.lock here
4235 * as our list of CRTC objects is static for the lifetime of the
4236 * device and so cannot disappear as we iterate. Similarly, we can
4237 * happily treat the predicates as racy, atomic checks as userspace
4238 * cannot claim and pin a new fb without at least acquring the
4239 * struct_mutex and so serialising with us.
4240 */
49d73912 4241 for_each_intel_crtc(&dev_priv->drm, crtc) {
5dce5b93
CW
4242 if (atomic_read(&crtc->unpin_work_count) == 0)
4243 continue;
4244
5a21b665 4245 if (crtc->flip_work)
0f0f74bc 4246 intel_wait_for_vblank(dev_priv, crtc->pipe);
5dce5b93
CW
4247
4248 return true;
4249 }
4250
4251 return false;
4252}
4253
5a21b665 4254static void page_flip_completed(struct intel_crtc *intel_crtc)
d6bbafa1
CW
4255{
4256 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
5a21b665
DV
4257 struct intel_flip_work *work = intel_crtc->flip_work;
4258
4259 intel_crtc->flip_work = NULL;
d6bbafa1
CW
4260
4261 if (work->event)
560ce1dc 4262 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
d6bbafa1
CW
4263
4264 drm_crtc_vblank_put(&intel_crtc->base);
4265
5a21b665 4266 wake_up_all(&dev_priv->pending_flip_queue);
143f73b3 4267 queue_work(dev_priv->wq, &work->unpin_work);
5a21b665
DV
4268
4269 trace_i915_flip_complete(intel_crtc->plane,
4270 work->pending_flip_obj);
d6bbafa1
CW
4271}
4272
5008e874 4273static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 4274{
0f91128d 4275 struct drm_device *dev = crtc->dev;
fac5e23e 4276 struct drm_i915_private *dev_priv = to_i915(dev);
5008e874 4277 long ret;
e6c3a2a6 4278
2c10d571 4279 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
5008e874
ML
4280
4281 ret = wait_event_interruptible_timeout(
4282 dev_priv->pending_flip_queue,
4283 !intel_crtc_has_pending_flip(crtc),
4284 60*HZ);
4285
4286 if (ret < 0)
4287 return ret;
4288
5a21b665
DV
4289 if (ret == 0) {
4290 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4291 struct intel_flip_work *work;
4292
4293 spin_lock_irq(&dev->event_lock);
4294 work = intel_crtc->flip_work;
4295 if (work && !is_mmio_work(work)) {
4296 WARN_ONCE(1, "Removing stuck page flip\n");
4297 page_flip_completed(intel_crtc);
4298 }
4299 spin_unlock_irq(&dev->event_lock);
4300 }
5bb61643 4301
5008e874 4302 return 0;
e6c3a2a6
CW
4303}
4304
b7076546 4305void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
060f02d8
VS
4306{
4307 u32 temp;
4308
4309 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4310
4311 mutex_lock(&dev_priv->sb_lock);
4312
4313 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4314 temp |= SBI_SSCCTL_DISABLE;
4315 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4316
4317 mutex_unlock(&dev_priv->sb_lock);
4318}
4319
e615efe4
ED
4320/* Program iCLKIP clock to the desired frequency */
4321static void lpt_program_iclkip(struct drm_crtc *crtc)
4322{
64b46a06 4323 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6e3c9717 4324 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
e615efe4
ED
4325 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4326 u32 temp;
4327
060f02d8 4328 lpt_disable_iclkip(dev_priv);
e615efe4 4329
64b46a06
VS
4330 /* The iCLK virtual clock root frequency is in MHz,
4331 * but the adjusted_mode->crtc_clock in in KHz. To get the
4332 * divisors, it is necessary to divide one by another, so we
4333 * convert the virtual clock precision to KHz here for higher
4334 * precision.
4335 */
4336 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
e615efe4
ED
4337 u32 iclk_virtual_root_freq = 172800 * 1000;
4338 u32 iclk_pi_range = 64;
64b46a06 4339 u32 desired_divisor;
e615efe4 4340
64b46a06
VS
4341 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4342 clock << auxdiv);
4343 divsel = (desired_divisor / iclk_pi_range) - 2;
4344 phaseinc = desired_divisor % iclk_pi_range;
e615efe4 4345
64b46a06
VS
4346 /*
4347 * Near 20MHz is a corner case which is
4348 * out of range for the 7-bit divisor
4349 */
4350 if (divsel <= 0x7f)
4351 break;
e615efe4
ED
4352 }
4353
4354 /* This should not happen with any sane values */
4355 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4356 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4357 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4358 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4359
4360 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 4361 clock,
e615efe4
ED
4362 auxdiv,
4363 divsel,
4364 phasedir,
4365 phaseinc);
4366
060f02d8
VS
4367 mutex_lock(&dev_priv->sb_lock);
4368
e615efe4 4369 /* Program SSCDIVINTPHASE6 */
988d6ee8 4370 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
4371 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4372 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4373 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4374 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4375 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4376 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 4377 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
4378
4379 /* Program SSCAUXDIV */
988d6ee8 4380 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
4381 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4382 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 4383 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
4384
4385 /* Enable modulator and associated divider */
988d6ee8 4386 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 4387 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 4388 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4 4389
060f02d8
VS
4390 mutex_unlock(&dev_priv->sb_lock);
4391
e615efe4
ED
4392 /* Wait for initialization time */
4393 udelay(24);
4394
4395 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4396}
4397
8802e5b6
VS
4398int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4399{
4400 u32 divsel, phaseinc, auxdiv;
4401 u32 iclk_virtual_root_freq = 172800 * 1000;
4402 u32 iclk_pi_range = 64;
4403 u32 desired_divisor;
4404 u32 temp;
4405
4406 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4407 return 0;
4408
4409 mutex_lock(&dev_priv->sb_lock);
4410
4411 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4412 if (temp & SBI_SSCCTL_DISABLE) {
4413 mutex_unlock(&dev_priv->sb_lock);
4414 return 0;
4415 }
4416
4417 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4418 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4419 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4420 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4421 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4422
4423 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4424 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4425 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4426
4427 mutex_unlock(&dev_priv->sb_lock);
4428
4429 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4430
4431 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4432 desired_divisor << auxdiv);
4433}
4434
275f01b2
DV
4435static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4436 enum pipe pch_transcoder)
4437{
4438 struct drm_device *dev = crtc->base.dev;
fac5e23e 4439 struct drm_i915_private *dev_priv = to_i915(dev);
6e3c9717 4440 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
275f01b2
DV
4441
4442 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4443 I915_READ(HTOTAL(cpu_transcoder)));
4444 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4445 I915_READ(HBLANK(cpu_transcoder)));
4446 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4447 I915_READ(HSYNC(cpu_transcoder)));
4448
4449 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4450 I915_READ(VTOTAL(cpu_transcoder)));
4451 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4452 I915_READ(VBLANK(cpu_transcoder)));
4453 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4454 I915_READ(VSYNC(cpu_transcoder)));
4455 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4456 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4457}
4458
003632d9 4459static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
1fbc0d78 4460{
fac5e23e 4461 struct drm_i915_private *dev_priv = to_i915(dev);
1fbc0d78
DV
4462 uint32_t temp;
4463
4464 temp = I915_READ(SOUTH_CHICKEN1);
003632d9 4465 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
1fbc0d78
DV
4466 return;
4467
4468 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4469 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4470
003632d9
ACO
4471 temp &= ~FDI_BC_BIFURCATION_SELECT;
4472 if (enable)
4473 temp |= FDI_BC_BIFURCATION_SELECT;
4474
4475 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
1fbc0d78
DV
4476 I915_WRITE(SOUTH_CHICKEN1, temp);
4477 POSTING_READ(SOUTH_CHICKEN1);
4478}
4479
4480static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4481{
4482 struct drm_device *dev = intel_crtc->base.dev;
1fbc0d78
DV
4483
4484 switch (intel_crtc->pipe) {
4485 case PIPE_A:
4486 break;
4487 case PIPE_B:
6e3c9717 4488 if (intel_crtc->config->fdi_lanes > 2)
003632d9 4489 cpt_set_fdi_bc_bifurcation(dev, false);
1fbc0d78 4490 else
003632d9 4491 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4492
4493 break;
4494 case PIPE_C:
003632d9 4495 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4496
4497 break;
4498 default:
4499 BUG();
4500 }
4501}
4502
c48b5305
VS
4503/* Return which DP Port should be selected for Transcoder DP control */
4504static enum port
4505intel_trans_dp_port_sel(struct drm_crtc *crtc)
4506{
4507 struct drm_device *dev = crtc->dev;
4508 struct intel_encoder *encoder;
4509
4510 for_each_encoder_on_crtc(dev, crtc, encoder) {
cca0502b 4511 if (encoder->type == INTEL_OUTPUT_DP ||
c48b5305
VS
4512 encoder->type == INTEL_OUTPUT_EDP)
4513 return enc_to_dig_port(&encoder->base)->port;
4514 }
4515
4516 return -1;
4517}
4518
f67a559d
JB
4519/*
4520 * Enable PCH resources required for PCH ports:
4521 * - PCH PLLs
4522 * - FDI training & RX/TX
4523 * - update transcoder timings
4524 * - DP transcoding bits
4525 * - transcoder
4526 */
4527static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
4528{
4529 struct drm_device *dev = crtc->dev;
fac5e23e 4530 struct drm_i915_private *dev_priv = to_i915(dev);
0e23b99d
JB
4531 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4532 int pipe = intel_crtc->pipe;
f0f59a00 4533 u32 temp;
2c07245f 4534
ab9412ba 4535 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 4536
fd6b8f43 4537 if (IS_IVYBRIDGE(dev_priv))
1fbc0d78
DV
4538 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4539
cd986abb
DV
4540 /* Write the TU size bits before fdi link training, so that error
4541 * detection works. */
4542 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4543 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4544
c98e9dcf 4545 /* For PCH output, training FDI link */
674cf967 4546 dev_priv->display.fdi_link_train(crtc);
2c07245f 4547
3ad8a208
DV
4548 /* We need to program the right clock selection before writing the pixel
4549 * mutliplier into the DPLL. */
6e266956 4550 if (HAS_PCH_CPT(dev_priv)) {
ee7b9f93 4551 u32 sel;
4b645f14 4552
c98e9dcf 4553 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
4554 temp |= TRANS_DPLL_ENABLE(pipe);
4555 sel = TRANS_DPLLB_SEL(pipe);
8106ddbd
ACO
4556 if (intel_crtc->config->shared_dpll ==
4557 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
ee7b9f93
JB
4558 temp |= sel;
4559 else
4560 temp &= ~sel;
c98e9dcf 4561 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 4562 }
5eddb70b 4563
3ad8a208
DV
4564 /* XXX: pch pll's can be enabled any time before we enable the PCH
4565 * transcoder, and we actually should do this to not upset any PCH
4566 * transcoder that already use the clock when we share it.
4567 *
4568 * Note that enable_shared_dpll tries to do the right thing, but
4569 * get_shared_dpll unconditionally resets the pll - we need that to have
4570 * the right LVDS enable sequence. */
85b3894f 4571 intel_enable_shared_dpll(intel_crtc);
3ad8a208 4572
d9b6cb56
JB
4573 /* set transcoder timing, panel must allow it */
4574 assert_panel_unlocked(dev_priv, pipe);
275f01b2 4575 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 4576
303b81e0 4577 intel_fdi_normal_train(crtc);
5e84e1a4 4578
c98e9dcf 4579 /* For PCH DP, enable TRANS_DP_CTL */
6e266956
TU
4580 if (HAS_PCH_CPT(dev_priv) &&
4581 intel_crtc_has_dp_encoder(intel_crtc->config)) {
9c4edaee
VS
4582 const struct drm_display_mode *adjusted_mode =
4583 &intel_crtc->config->base.adjusted_mode;
dfd07d72 4584 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
f0f59a00 4585 i915_reg_t reg = TRANS_DP_CTL(pipe);
5eddb70b
CW
4586 temp = I915_READ(reg);
4587 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
4588 TRANS_DP_SYNC_MASK |
4589 TRANS_DP_BPC_MASK);
e3ef4479 4590 temp |= TRANS_DP_OUTPUT_ENABLE;
9325c9f0 4591 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf 4592
9c4edaee 4593 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 4594 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
9c4edaee 4595 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 4596 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
4597
4598 switch (intel_trans_dp_port_sel(crtc)) {
c48b5305 4599 case PORT_B:
5eddb70b 4600 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf 4601 break;
c48b5305 4602 case PORT_C:
5eddb70b 4603 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf 4604 break;
c48b5305 4605 case PORT_D:
5eddb70b 4606 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
4607 break;
4608 default:
e95d41e1 4609 BUG();
32f9d658 4610 }
2c07245f 4611
5eddb70b 4612 I915_WRITE(reg, temp);
6be4a607 4613 }
b52eb4dc 4614
b8a4f404 4615 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
4616}
4617
1507e5bd
PZ
4618static void lpt_pch_enable(struct drm_crtc *crtc)
4619{
4620 struct drm_device *dev = crtc->dev;
fac5e23e 4621 struct drm_i915_private *dev_priv = to_i915(dev);
1507e5bd 4622 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 4623 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1507e5bd 4624
ab9412ba 4625 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 4626
8c52b5e8 4627 lpt_program_iclkip(crtc);
1507e5bd 4628
0540e488 4629 /* Set transcoder timing. */
275f01b2 4630 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 4631
937bb610 4632 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
4633}
4634
a1520318 4635static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57 4636{
fac5e23e 4637 struct drm_i915_private *dev_priv = to_i915(dev);
f0f59a00 4638 i915_reg_t dslreg = PIPEDSL(pipe);
d4270e57
JB
4639 u32 temp;
4640
4641 temp = I915_READ(dslreg);
4642 udelay(500);
4643 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4644 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4645 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4646 }
4647}
4648
86adf9d7
ML
4649static int
4650skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4651 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4652 int src_w, int src_h, int dst_w, int dst_h)
a1b2278e 4653{
86adf9d7
ML
4654 struct intel_crtc_scaler_state *scaler_state =
4655 &crtc_state->scaler_state;
4656 struct intel_crtc *intel_crtc =
4657 to_intel_crtc(crtc_state->base.crtc);
a1b2278e 4658 int need_scaling;
6156a456 4659
bd2ef25d 4660 need_scaling = drm_rotation_90_or_270(rotation) ?
6156a456
CK
4661 (src_h != dst_w || src_w != dst_h):
4662 (src_w != dst_w || src_h != dst_h);
a1b2278e
CK
4663
4664 /*
4665 * if plane is being disabled or scaler is no more required or force detach
4666 * - free scaler binded to this plane/crtc
4667 * - in order to do this, update crtc->scaler_usage
4668 *
4669 * Here scaler state in crtc_state is set free so that
4670 * scaler can be assigned to other user. Actual register
4671 * update to free the scaler is done in plane/panel-fit programming.
4672 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4673 */
86adf9d7 4674 if (force_detach || !need_scaling) {
a1b2278e 4675 if (*scaler_id >= 0) {
86adf9d7 4676 scaler_state->scaler_users &= ~(1 << scaler_user);
a1b2278e
CK
4677 scaler_state->scalers[*scaler_id].in_use = 0;
4678
86adf9d7
ML
4679 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4680 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4681 intel_crtc->pipe, scaler_user, *scaler_id,
a1b2278e
CK
4682 scaler_state->scaler_users);
4683 *scaler_id = -1;
4684 }
4685 return 0;
4686 }
4687
4688 /* range checks */
4689 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4690 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4691
4692 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4693 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
86adf9d7 4694 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
a1b2278e 4695 "size is out of scaler range\n",
86adf9d7 4696 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
a1b2278e
CK
4697 return -EINVAL;
4698 }
4699
86adf9d7
ML
4700 /* mark this plane as a scaler user in crtc_state */
4701 scaler_state->scaler_users |= (1 << scaler_user);
4702 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4703 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4704 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4705 scaler_state->scaler_users);
4706
4707 return 0;
4708}
4709
4710/**
4711 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4712 *
4713 * @state: crtc's scaler state
86adf9d7
ML
4714 *
4715 * Return
4716 * 0 - scaler_usage updated successfully
4717 * error - requested scaling cannot be supported or other error condition
4718 */
e435d6e5 4719int skl_update_scaler_crtc(struct intel_crtc_state *state)
86adf9d7 4720{
7c5f93b0 4721 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
86adf9d7 4722
e435d6e5 4723 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
31ad61e4 4724 &state->scaler_state.scaler_id, DRM_ROTATE_0,
86adf9d7 4725 state->pipe_src_w, state->pipe_src_h,
aad941d5 4726 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
86adf9d7
ML
4727}
4728
4729/**
4730 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4731 *
4732 * @state: crtc's scaler state
86adf9d7
ML
4733 * @plane_state: atomic plane state to update
4734 *
4735 * Return
4736 * 0 - scaler_usage updated successfully
4737 * error - requested scaling cannot be supported or other error condition
4738 */
da20eabd
ML
4739static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4740 struct intel_plane_state *plane_state)
86adf9d7
ML
4741{
4742
da20eabd
ML
4743 struct intel_plane *intel_plane =
4744 to_intel_plane(plane_state->base.plane);
86adf9d7
ML
4745 struct drm_framebuffer *fb = plane_state->base.fb;
4746 int ret;
4747
936e71e3 4748 bool force_detach = !fb || !plane_state->base.visible;
86adf9d7 4749
86adf9d7
ML
4750 ret = skl_update_scaler(crtc_state, force_detach,
4751 drm_plane_index(&intel_plane->base),
4752 &plane_state->scaler_id,
4753 plane_state->base.rotation,
936e71e3
VS
4754 drm_rect_width(&plane_state->base.src) >> 16,
4755 drm_rect_height(&plane_state->base.src) >> 16,
4756 drm_rect_width(&plane_state->base.dst),
4757 drm_rect_height(&plane_state->base.dst));
86adf9d7
ML
4758
4759 if (ret || plane_state->scaler_id < 0)
4760 return ret;
4761
a1b2278e 4762 /* check colorkey */
818ed961 4763 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
72660ce0
VS
4764 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4765 intel_plane->base.base.id,
4766 intel_plane->base.name);
a1b2278e
CK
4767 return -EINVAL;
4768 }
4769
4770 /* Check src format */
438b74a5 4771 switch (fb->format->format) {
86adf9d7
ML
4772 case DRM_FORMAT_RGB565:
4773 case DRM_FORMAT_XBGR8888:
4774 case DRM_FORMAT_XRGB8888:
4775 case DRM_FORMAT_ABGR8888:
4776 case DRM_FORMAT_ARGB8888:
4777 case DRM_FORMAT_XRGB2101010:
4778 case DRM_FORMAT_XBGR2101010:
4779 case DRM_FORMAT_YUYV:
4780 case DRM_FORMAT_YVYU:
4781 case DRM_FORMAT_UYVY:
4782 case DRM_FORMAT_VYUY:
4783 break;
4784 default:
72660ce0
VS
4785 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4786 intel_plane->base.base.id, intel_plane->base.name,
438b74a5 4787 fb->base.id, fb->format->format);
86adf9d7 4788 return -EINVAL;
a1b2278e
CK
4789 }
4790
a1b2278e
CK
4791 return 0;
4792}
4793
e435d6e5
ML
4794static void skylake_scaler_disable(struct intel_crtc *crtc)
4795{
4796 int i;
4797
4798 for (i = 0; i < crtc->num_scalers; i++)
4799 skl_detach_scaler(crtc, i);
4800}
4801
4802static void skylake_pfit_enable(struct intel_crtc *crtc)
bd2e244f
JB
4803{
4804 struct drm_device *dev = crtc->base.dev;
fac5e23e 4805 struct drm_i915_private *dev_priv = to_i915(dev);
bd2e244f 4806 int pipe = crtc->pipe;
a1b2278e
CK
4807 struct intel_crtc_scaler_state *scaler_state =
4808 &crtc->config->scaler_state;
4809
4810 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4811
6e3c9717 4812 if (crtc->config->pch_pfit.enabled) {
a1b2278e
CK
4813 int id;
4814
4815 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4816 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4817 return;
4818 }
4819
4820 id = scaler_state->scaler_id;
4821 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4822 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4823 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4824 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4825
4826 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
bd2e244f
JB
4827 }
4828}
4829
b074cec8
JB
4830static void ironlake_pfit_enable(struct intel_crtc *crtc)
4831{
4832 struct drm_device *dev = crtc->base.dev;
fac5e23e 4833 struct drm_i915_private *dev_priv = to_i915(dev);
b074cec8
JB
4834 int pipe = crtc->pipe;
4835
6e3c9717 4836 if (crtc->config->pch_pfit.enabled) {
b074cec8
JB
4837 /* Force use of hard-coded filter coefficients
4838 * as some pre-programmed values are broken,
4839 * e.g. x201.
4840 */
fd6b8f43 4841 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
b074cec8
JB
4842 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4843 PF_PIPE_SEL_IVB(pipe));
4844 else
4845 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
6e3c9717
ACO
4846 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4847 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
d4270e57
JB
4848 }
4849}
4850
20bc8673 4851void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4852{
cea165c3 4853 struct drm_device *dev = crtc->base.dev;
fac5e23e 4854 struct drm_i915_private *dev_priv = to_i915(dev);
d77e4531 4855
6e3c9717 4856 if (!crtc->config->ips_enabled)
d77e4531
PZ
4857 return;
4858
307e4498
ML
4859 /*
4860 * We can only enable IPS after we enable a plane and wait for a vblank
4861 * This function is called from post_plane_update, which is run after
4862 * a vblank wait.
4863 */
cea165c3 4864
d77e4531 4865 assert_plane_enabled(dev_priv, crtc->plane);
8652744b 4866 if (IS_BROADWELL(dev_priv)) {
2a114cc1
BW
4867 mutex_lock(&dev_priv->rps.hw_lock);
4868 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4869 mutex_unlock(&dev_priv->rps.hw_lock);
4870 /* Quoting Art Runyan: "its not safe to expect any particular
4871 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4872 * mailbox." Moreover, the mailbox may return a bogus state,
4873 * so we need to just enable it and continue on.
2a114cc1
BW
4874 */
4875 } else {
4876 I915_WRITE(IPS_CTL, IPS_ENABLE);
4877 /* The bit only becomes 1 in the next vblank, so this wait here
4878 * is essentially intel_wait_for_vblank. If we don't have this
4879 * and don't wait for vblanks until the end of crtc_enable, then
4880 * the HW state readout code will complain that the expected
4881 * IPS_CTL value is not the one we read. */
2ec9ba3c
CW
4882 if (intel_wait_for_register(dev_priv,
4883 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4884 50))
2a114cc1
BW
4885 DRM_ERROR("Timed out waiting for IPS enable\n");
4886 }
d77e4531
PZ
4887}
4888
20bc8673 4889void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4890{
4891 struct drm_device *dev = crtc->base.dev;
fac5e23e 4892 struct drm_i915_private *dev_priv = to_i915(dev);
d77e4531 4893
6e3c9717 4894 if (!crtc->config->ips_enabled)
d77e4531
PZ
4895 return;
4896
4897 assert_plane_enabled(dev_priv, crtc->plane);
8652744b 4898 if (IS_BROADWELL(dev_priv)) {
2a114cc1
BW
4899 mutex_lock(&dev_priv->rps.hw_lock);
4900 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4901 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130 4902 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
b85c1ecf
CW
4903 if (intel_wait_for_register(dev_priv,
4904 IPS_CTL, IPS_ENABLE, 0,
4905 42))
23d0b130 4906 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4907 } else {
2a114cc1 4908 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4909 POSTING_READ(IPS_CTL);
4910 }
d77e4531
PZ
4911
4912 /* We need to wait for a vblank before we can disable the plane. */
0f0f74bc 4913 intel_wait_for_vblank(dev_priv, crtc->pipe);
d77e4531
PZ
4914}
4915
7cac945f 4916static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
d3eedb1a 4917{
7cac945f 4918 if (intel_crtc->overlay) {
d3eedb1a 4919 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 4920 struct drm_i915_private *dev_priv = to_i915(dev);
d3eedb1a
VS
4921
4922 mutex_lock(&dev->struct_mutex);
4923 dev_priv->mm.interruptible = false;
4924 (void) intel_overlay_switch_off(intel_crtc->overlay);
4925 dev_priv->mm.interruptible = true;
4926 mutex_unlock(&dev->struct_mutex);
4927 }
4928
4929 /* Let userspace switch the overlay on again. In most cases userspace
4930 * has to recompute where to put it anyway.
4931 */
4932}
4933
87d4300a
ML
4934/**
4935 * intel_post_enable_primary - Perform operations after enabling primary plane
4936 * @crtc: the CRTC whose primary plane was just enabled
4937 *
4938 * Performs potentially sleeping operations that must be done after the primary
4939 * plane is enabled, such as updating FBC and IPS. Note that this may be
4940 * called due to an explicit primary plane update, or due to an implicit
4941 * re-enable that is caused when a sprite plane is updated to no longer
4942 * completely hide the primary plane.
4943 */
4944static void
4945intel_post_enable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4946{
4947 struct drm_device *dev = crtc->dev;
fac5e23e 4948 struct drm_i915_private *dev_priv = to_i915(dev);
a5c4d7bc
VS
4949 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4950 int pipe = intel_crtc->pipe;
a5c4d7bc 4951
87d4300a
ML
4952 /*
4953 * FIXME IPS should be fine as long as one plane is
4954 * enabled, but in practice it seems to have problems
4955 * when going from primary only to sprite only and vice
4956 * versa.
4957 */
a5c4d7bc
VS
4958 hsw_enable_ips(intel_crtc);
4959
f99d7069 4960 /*
87d4300a
ML
4961 * Gen2 reports pipe underruns whenever all planes are disabled.
4962 * So don't enable underrun reporting before at least some planes
4963 * are enabled.
4964 * FIXME: Need to fix the logic to work when we turn off all planes
4965 * but leave the pipe running.
f99d7069 4966 */
5db94019 4967 if (IS_GEN2(dev_priv))
87d4300a
ML
4968 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4969
aca7b684
VS
4970 /* Underruns don't always raise interrupts, so check manually. */
4971 intel_check_cpu_fifo_underruns(dev_priv);
4972 intel_check_pch_fifo_underruns(dev_priv);
a5c4d7bc
VS
4973}
4974
2622a081 4975/* FIXME move all this to pre_plane_update() with proper state tracking */
87d4300a
ML
4976static void
4977intel_pre_disable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4978{
4979 struct drm_device *dev = crtc->dev;
fac5e23e 4980 struct drm_i915_private *dev_priv = to_i915(dev);
a5c4d7bc
VS
4981 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4982 int pipe = intel_crtc->pipe;
a5c4d7bc 4983
87d4300a
ML
4984 /*
4985 * Gen2 reports pipe underruns whenever all planes are disabled.
4986 * So diasble underrun reporting before all the planes get disabled.
4987 * FIXME: Need to fix the logic to work when we turn off all planes
4988 * but leave the pipe running.
4989 */
5db94019 4990 if (IS_GEN2(dev_priv))
87d4300a 4991 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
a5c4d7bc 4992
2622a081
VS
4993 /*
4994 * FIXME IPS should be fine as long as one plane is
4995 * enabled, but in practice it seems to have problems
4996 * when going from primary only to sprite only and vice
4997 * versa.
4998 */
4999 hsw_disable_ips(intel_crtc);
5000}
5001
5002/* FIXME get rid of this and use pre_plane_update */
5003static void
5004intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
5005{
5006 struct drm_device *dev = crtc->dev;
fac5e23e 5007 struct drm_i915_private *dev_priv = to_i915(dev);
2622a081
VS
5008 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5009 int pipe = intel_crtc->pipe;
5010
5011 intel_pre_disable_primary(crtc);
5012
87d4300a
ML
5013 /*
5014 * Vblank time updates from the shadow to live plane control register
5015 * are blocked if the memory self-refresh mode is active at that
5016 * moment. So to make sure the plane gets truly disabled, disable
5017 * first the self-refresh mode. The self-refresh enable bit in turn
5018 * will be checked/applied by the HW only at the next frame start
5019 * event which is after the vblank start event, so we need to have a
5020 * wait-for-vblank between disabling the plane and the pipe.
5021 */
11a85d6a
VS
5022 if (HAS_GMCH_DISPLAY(dev_priv) &&
5023 intel_set_memory_cxsr(dev_priv, false))
0f0f74bc 5024 intel_wait_for_vblank(dev_priv, pipe);
87d4300a
ML
5025}
5026
5a21b665
DV
5027static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
5028{
5029 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
5030 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5031 struct intel_crtc_state *pipe_config =
5032 to_intel_crtc_state(crtc->base.state);
5a21b665
DV
5033 struct drm_plane *primary = crtc->base.primary;
5034 struct drm_plane_state *old_pri_state =
5035 drm_atomic_get_existing_plane_state(old_state, primary);
5036
5748b6a1 5037 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
5a21b665
DV
5038
5039 crtc->wm.cxsr_allowed = true;
5040
5041 if (pipe_config->update_wm_post && pipe_config->base.active)
432081bc 5042 intel_update_watermarks(crtc);
5a21b665
DV
5043
5044 if (old_pri_state) {
5045 struct intel_plane_state *primary_state =
5046 to_intel_plane_state(primary->state);
5047 struct intel_plane_state *old_primary_state =
5048 to_intel_plane_state(old_pri_state);
5049
5050 intel_fbc_post_update(crtc);
5051
936e71e3 5052 if (primary_state->base.visible &&
5a21b665 5053 (needs_modeset(&pipe_config->base) ||
936e71e3 5054 !old_primary_state->base.visible))
5a21b665
DV
5055 intel_post_enable_primary(&crtc->base);
5056 }
5057}
5058
5c74cd73 5059static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
ac21b225 5060{
5c74cd73 5061 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
ac21b225 5062 struct drm_device *dev = crtc->base.dev;
fac5e23e 5063 struct drm_i915_private *dev_priv = to_i915(dev);
ab1d3a0e
ML
5064 struct intel_crtc_state *pipe_config =
5065 to_intel_crtc_state(crtc->base.state);
5c74cd73
ML
5066 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5067 struct drm_plane *primary = crtc->base.primary;
5068 struct drm_plane_state *old_pri_state =
5069 drm_atomic_get_existing_plane_state(old_state, primary);
5070 bool modeset = needs_modeset(&pipe_config->base);
ccf010fb
ML
5071 struct intel_atomic_state *old_intel_state =
5072 to_intel_atomic_state(old_state);
ac21b225 5073
5c74cd73
ML
5074 if (old_pri_state) {
5075 struct intel_plane_state *primary_state =
5076 to_intel_plane_state(primary->state);
5077 struct intel_plane_state *old_primary_state =
5078 to_intel_plane_state(old_pri_state);
5079
faf68d92 5080 intel_fbc_pre_update(crtc, pipe_config, primary_state);
31ae71fc 5081
936e71e3
VS
5082 if (old_primary_state->base.visible &&
5083 (modeset || !primary_state->base.visible))
5c74cd73
ML
5084 intel_pre_disable_primary(&crtc->base);
5085 }
852eb00d 5086
49cff963 5087 if (pipe_config->disable_cxsr && HAS_GMCH_DISPLAY(dev_priv)) {
852eb00d 5088 crtc->wm.cxsr_allowed = false;
2dfd178d 5089
2622a081
VS
5090 /*
5091 * Vblank time updates from the shadow to live plane control register
5092 * are blocked if the memory self-refresh mode is active at that
5093 * moment. So to make sure the plane gets truly disabled, disable
5094 * first the self-refresh mode. The self-refresh enable bit in turn
5095 * will be checked/applied by the HW only at the next frame start
5096 * event which is after the vblank start event, so we need to have a
5097 * wait-for-vblank between disabling the plane and the pipe.
5098 */
11a85d6a
VS
5099 if (old_crtc_state->base.active &&
5100 intel_set_memory_cxsr(dev_priv, false))
0f0f74bc 5101 intel_wait_for_vblank(dev_priv, crtc->pipe);
852eb00d 5102 }
92826fcd 5103
ed4a6a7c
MR
5104 /*
5105 * IVB workaround: must disable low power watermarks for at least
5106 * one frame before enabling scaling. LP watermarks can be re-enabled
5107 * when scaling is disabled.
5108 *
5109 * WaCxSRDisabledForSpriteScaling:ivb
5110 */
ddd2b792 5111 if (pipe_config->disable_lp_wm && ilk_disable_lp_wm(dev))
0f0f74bc 5112 intel_wait_for_vblank(dev_priv, crtc->pipe);
ed4a6a7c
MR
5113
5114 /*
5115 * If we're doing a modeset, we're done. No need to do any pre-vblank
5116 * watermark programming here.
5117 */
5118 if (needs_modeset(&pipe_config->base))
5119 return;
5120
5121 /*
5122 * For platforms that support atomic watermarks, program the
5123 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5124 * will be the intermediate values that are safe for both pre- and
5125 * post- vblank; when vblank happens, the 'active' values will be set
5126 * to the final 'target' values and we'll do this again to get the
5127 * optimal watermarks. For gen9+ platforms, the values we program here
5128 * will be the final target values which will get automatically latched
5129 * at vblank time; no further programming will be necessary.
5130 *
5131 * If a platform hasn't been transitioned to atomic watermarks yet,
5132 * we'll continue to update watermarks the old way, if flags tell
5133 * us to.
5134 */
5135 if (dev_priv->display.initial_watermarks != NULL)
ccf010fb
ML
5136 dev_priv->display.initial_watermarks(old_intel_state,
5137 pipe_config);
caed361d 5138 else if (pipe_config->update_wm_pre)
432081bc 5139 intel_update_watermarks(crtc);
ac21b225
ML
5140}
5141
d032ffa0 5142static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
87d4300a
ML
5143{
5144 struct drm_device *dev = crtc->dev;
5145 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
d032ffa0 5146 struct drm_plane *p;
87d4300a
ML
5147 int pipe = intel_crtc->pipe;
5148
7cac945f 5149 intel_crtc_dpms_overlay_disable(intel_crtc);
27321ae8 5150
d032ffa0
ML
5151 drm_for_each_plane_mask(p, dev, plane_mask)
5152 to_intel_plane(p)->disable_plane(p, crtc);
f98551ae 5153
f99d7069
DV
5154 /*
5155 * FIXME: Once we grow proper nuclear flip support out of this we need
5156 * to compute the mask of flip planes precisely. For the time being
5157 * consider this a flip to a NULL plane.
5158 */
5748b6a1 5159 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
5160}
5161
fb1c98b1 5162static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
fd6bbda9 5163 struct intel_crtc_state *crtc_state,
fb1c98b1
ML
5164 struct drm_atomic_state *old_state)
5165{
5166 struct drm_connector_state *old_conn_state;
5167 struct drm_connector *conn;
5168 int i;
5169
5170 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5171 struct drm_connector_state *conn_state = conn->state;
5172 struct intel_encoder *encoder =
5173 to_intel_encoder(conn_state->best_encoder);
5174
5175 if (conn_state->crtc != crtc)
5176 continue;
5177
5178 if (encoder->pre_pll_enable)
fd6bbda9 5179 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
fb1c98b1
ML
5180 }
5181}
5182
5183static void intel_encoders_pre_enable(struct drm_crtc *crtc,
fd6bbda9 5184 struct intel_crtc_state *crtc_state,
fb1c98b1
ML
5185 struct drm_atomic_state *old_state)
5186{
5187 struct drm_connector_state *old_conn_state;
5188 struct drm_connector *conn;
5189 int i;
5190
5191 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5192 struct drm_connector_state *conn_state = conn->state;
5193 struct intel_encoder *encoder =
5194 to_intel_encoder(conn_state->best_encoder);
5195
5196 if (conn_state->crtc != crtc)
5197 continue;
5198
5199 if (encoder->pre_enable)
fd6bbda9 5200 encoder->pre_enable(encoder, crtc_state, conn_state);
fb1c98b1
ML
5201 }
5202}
5203
5204static void intel_encoders_enable(struct drm_crtc *crtc,
fd6bbda9 5205 struct intel_crtc_state *crtc_state,
fb1c98b1
ML
5206 struct drm_atomic_state *old_state)
5207{
5208 struct drm_connector_state *old_conn_state;
5209 struct drm_connector *conn;
5210 int i;
5211
5212 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5213 struct drm_connector_state *conn_state = conn->state;
5214 struct intel_encoder *encoder =
5215 to_intel_encoder(conn_state->best_encoder);
5216
5217 if (conn_state->crtc != crtc)
5218 continue;
5219
fd6bbda9 5220 encoder->enable(encoder, crtc_state, conn_state);
fb1c98b1
ML
5221 intel_opregion_notify_encoder(encoder, true);
5222 }
5223}
5224
5225static void intel_encoders_disable(struct drm_crtc *crtc,
fd6bbda9 5226 struct intel_crtc_state *old_crtc_state,
fb1c98b1
ML
5227 struct drm_atomic_state *old_state)
5228{
5229 struct drm_connector_state *old_conn_state;
5230 struct drm_connector *conn;
5231 int i;
5232
5233 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5234 struct intel_encoder *encoder =
5235 to_intel_encoder(old_conn_state->best_encoder);
5236
5237 if (old_conn_state->crtc != crtc)
5238 continue;
5239
5240 intel_opregion_notify_encoder(encoder, false);
fd6bbda9 5241 encoder->disable(encoder, old_crtc_state, old_conn_state);
fb1c98b1
ML
5242 }
5243}
5244
5245static void intel_encoders_post_disable(struct drm_crtc *crtc,
fd6bbda9 5246 struct intel_crtc_state *old_crtc_state,
fb1c98b1
ML
5247 struct drm_atomic_state *old_state)
5248{
5249 struct drm_connector_state *old_conn_state;
5250 struct drm_connector *conn;
5251 int i;
5252
5253 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5254 struct intel_encoder *encoder =
5255 to_intel_encoder(old_conn_state->best_encoder);
5256
5257 if (old_conn_state->crtc != crtc)
5258 continue;
5259
5260 if (encoder->post_disable)
fd6bbda9 5261 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
fb1c98b1
ML
5262 }
5263}
5264
5265static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
fd6bbda9 5266 struct intel_crtc_state *old_crtc_state,
fb1c98b1
ML
5267 struct drm_atomic_state *old_state)
5268{
5269 struct drm_connector_state *old_conn_state;
5270 struct drm_connector *conn;
5271 int i;
5272
5273 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5274 struct intel_encoder *encoder =
5275 to_intel_encoder(old_conn_state->best_encoder);
5276
5277 if (old_conn_state->crtc != crtc)
5278 continue;
5279
5280 if (encoder->post_pll_disable)
fd6bbda9 5281 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
fb1c98b1
ML
5282 }
5283}
5284
4a806558
ML
5285static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5286 struct drm_atomic_state *old_state)
f67a559d 5287{
4a806558 5288 struct drm_crtc *crtc = pipe_config->base.crtc;
f67a559d 5289 struct drm_device *dev = crtc->dev;
fac5e23e 5290 struct drm_i915_private *dev_priv = to_i915(dev);
f67a559d
JB
5291 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5292 int pipe = intel_crtc->pipe;
ccf010fb
ML
5293 struct intel_atomic_state *old_intel_state =
5294 to_intel_atomic_state(old_state);
f67a559d 5295
53d9f4e9 5296 if (WARN_ON(intel_crtc->active))
f67a559d
JB
5297 return;
5298
b2c0593a
VS
5299 /*
5300 * Sometimes spurious CPU pipe underruns happen during FDI
5301 * training, at least with VGA+HDMI cloning. Suppress them.
5302 *
5303 * On ILK we get an occasional spurious CPU pipe underruns
5304 * between eDP port A enable and vdd enable. Also PCH port
5305 * enable seems to result in the occasional CPU pipe underrun.
5306 *
5307 * Spurious PCH underruns also occur during PCH enabling.
5308 */
5309 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5310 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
81b088ca
VS
5311 if (intel_crtc->config->has_pch_encoder)
5312 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5313
6e3c9717 5314 if (intel_crtc->config->has_pch_encoder)
b14b1055
DV
5315 intel_prepare_shared_dpll(intel_crtc);
5316
37a5650b 5317 if (intel_crtc_has_dp_encoder(intel_crtc->config))
fe3cd48d 5318 intel_dp_set_m_n(intel_crtc, M1_N1);
29407aab
DV
5319
5320 intel_set_pipe_timings(intel_crtc);
bc58be60 5321 intel_set_pipe_src_size(intel_crtc);
29407aab 5322
6e3c9717 5323 if (intel_crtc->config->has_pch_encoder) {
29407aab 5324 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 5325 &intel_crtc->config->fdi_m_n, NULL);
29407aab
DV
5326 }
5327
5328 ironlake_set_pipeconf(crtc);
5329
f67a559d 5330 intel_crtc->active = true;
8664281b 5331
fd6bbda9 5332 intel_encoders_pre_enable(crtc, pipe_config, old_state);
f67a559d 5333
6e3c9717 5334 if (intel_crtc->config->has_pch_encoder) {
fff367c7
DV
5335 /* Note: FDI PLL enabling _must_ be done before we enable the
5336 * cpu pipes, hence this is separate from all the other fdi/pch
5337 * enabling. */
88cefb6c 5338 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
5339 } else {
5340 assert_fdi_tx_disabled(dev_priv, pipe);
5341 assert_fdi_rx_disabled(dev_priv, pipe);
5342 }
f67a559d 5343
b074cec8 5344 ironlake_pfit_enable(intel_crtc);
f67a559d 5345
9c54c0dd
JB
5346 /*
5347 * On ILK+ LUT must be loaded before the pipe is running but with
5348 * clocks enabled
5349 */
b95c5321 5350 intel_color_load_luts(&pipe_config->base);
9c54c0dd 5351
1d5bf5d9 5352 if (dev_priv->display.initial_watermarks != NULL)
ccf010fb 5353 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
e1fdc473 5354 intel_enable_pipe(intel_crtc);
f67a559d 5355
6e3c9717 5356 if (intel_crtc->config->has_pch_encoder)
f67a559d 5357 ironlake_pch_enable(crtc);
c98e9dcf 5358
f9b61ff6
DV
5359 assert_vblank_disabled(crtc);
5360 drm_crtc_vblank_on(crtc);
5361
fd6bbda9 5362 intel_encoders_enable(crtc, pipe_config, old_state);
61b77ddd 5363
6e266956 5364 if (HAS_PCH_CPT(dev_priv))
a1520318 5365 cpt_verify_modeset(dev, intel_crtc->pipe);
37ca8d4c
VS
5366
5367 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5368 if (intel_crtc->config->has_pch_encoder)
0f0f74bc 5369 intel_wait_for_vblank(dev_priv, pipe);
b2c0593a 5370 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
37ca8d4c 5371 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607
JB
5372}
5373
42db64ef
PZ
5374/* IPS only exists on ULT machines and is tied to pipe A. */
5375static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5376{
50a0bc90 5377 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
42db64ef
PZ
5378}
5379
4a806558
ML
5380static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5381 struct drm_atomic_state *old_state)
4f771f10 5382{
4a806558 5383 struct drm_crtc *crtc = pipe_config->base.crtc;
6315b5d3 5384 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
4f771f10 5385 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
99d736a2 5386 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4d1de975 5387 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ccf010fb
ML
5388 struct intel_atomic_state *old_intel_state =
5389 to_intel_atomic_state(old_state);
4f771f10 5390
53d9f4e9 5391 if (WARN_ON(intel_crtc->active))
4f771f10
PZ
5392 return;
5393
81b088ca
VS
5394 if (intel_crtc->config->has_pch_encoder)
5395 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5396 false);
5397
fd6bbda9 5398 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
95a7a2ae 5399
8106ddbd 5400 if (intel_crtc->config->shared_dpll)
df8ad70c
DV
5401 intel_enable_shared_dpll(intel_crtc);
5402
37a5650b 5403 if (intel_crtc_has_dp_encoder(intel_crtc->config))
fe3cd48d 5404 intel_dp_set_m_n(intel_crtc, M1_N1);
229fca97 5405
d7edc4e5 5406 if (!transcoder_is_dsi(cpu_transcoder))
4d1de975
JN
5407 intel_set_pipe_timings(intel_crtc);
5408
bc58be60 5409 intel_set_pipe_src_size(intel_crtc);
229fca97 5410
4d1de975
JN
5411 if (cpu_transcoder != TRANSCODER_EDP &&
5412 !transcoder_is_dsi(cpu_transcoder)) {
5413 I915_WRITE(PIPE_MULT(cpu_transcoder),
6e3c9717 5414 intel_crtc->config->pixel_multiplier - 1);
ebb69c95
CT
5415 }
5416
6e3c9717 5417 if (intel_crtc->config->has_pch_encoder) {
229fca97 5418 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 5419 &intel_crtc->config->fdi_m_n, NULL);
229fca97
DV
5420 }
5421
d7edc4e5 5422 if (!transcoder_is_dsi(cpu_transcoder))
4d1de975
JN
5423 haswell_set_pipeconf(crtc);
5424
391bf048 5425 haswell_set_pipemisc(crtc);
229fca97 5426
b95c5321 5427 intel_color_set_csc(&pipe_config->base);
229fca97 5428
4f771f10 5429 intel_crtc->active = true;
8664281b 5430
6b698516
DV
5431 if (intel_crtc->config->has_pch_encoder)
5432 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5433 else
5434 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5435
fd6bbda9 5436 intel_encoders_pre_enable(crtc, pipe_config, old_state);
4f771f10 5437
d2d65408 5438 if (intel_crtc->config->has_pch_encoder)
4fe9467d 5439 dev_priv->display.fdi_link_train(crtc);
4fe9467d 5440
d7edc4e5 5441 if (!transcoder_is_dsi(cpu_transcoder))
7d4aefd0 5442 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 5443
6315b5d3 5444 if (INTEL_GEN(dev_priv) >= 9)
e435d6e5 5445 skylake_pfit_enable(intel_crtc);
ff6d9f55 5446 else
1c132b44 5447 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
5448
5449 /*
5450 * On ILK+ LUT must be loaded before the pipe is running but with
5451 * clocks enabled
5452 */
b95c5321 5453 intel_color_load_luts(&pipe_config->base);
4f771f10 5454
1f544388 5455 intel_ddi_set_pipe_settings(crtc);
d7edc4e5 5456 if (!transcoder_is_dsi(cpu_transcoder))
7d4aefd0 5457 intel_ddi_enable_transcoder_func(crtc);
4f771f10 5458
1d5bf5d9 5459 if (dev_priv->display.initial_watermarks != NULL)
3125d39f 5460 dev_priv->display.initial_watermarks(old_intel_state, pipe_config);
4d1de975
JN
5461
5462 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
d7edc4e5 5463 if (!transcoder_is_dsi(cpu_transcoder))
4d1de975 5464 intel_enable_pipe(intel_crtc);
42db64ef 5465
6e3c9717 5466 if (intel_crtc->config->has_pch_encoder)
1507e5bd 5467 lpt_pch_enable(crtc);
4f771f10 5468
0037071d 5469 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
0e32b39c
DA
5470 intel_ddi_set_vc_payload_alloc(crtc, true);
5471
f9b61ff6
DV
5472 assert_vblank_disabled(crtc);
5473 drm_crtc_vblank_on(crtc);
5474
fd6bbda9 5475 intel_encoders_enable(crtc, pipe_config, old_state);
4f771f10 5476
6b698516 5477 if (intel_crtc->config->has_pch_encoder) {
0f0f74bc
VS
5478 intel_wait_for_vblank(dev_priv, pipe);
5479 intel_wait_for_vblank(dev_priv, pipe);
6b698516 5480 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
d2d65408
VS
5481 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5482 true);
6b698516 5483 }
d2d65408 5484
e4916946
PZ
5485 /* If we change the relative order between pipe/planes enabling, we need
5486 * to change the workaround. */
99d736a2 5487 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
772c2a51 5488 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
0f0f74bc
VS
5489 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5490 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
99d736a2 5491 }
4f771f10
PZ
5492}
5493
bfd16b2a 5494static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
3f8dce3a
DV
5495{
5496 struct drm_device *dev = crtc->base.dev;
fac5e23e 5497 struct drm_i915_private *dev_priv = to_i915(dev);
3f8dce3a
DV
5498 int pipe = crtc->pipe;
5499
5500 /* To avoid upsetting the power well on haswell only disable the pfit if
5501 * it's in use. The hw state code will make sure we get this right. */
bfd16b2a 5502 if (force || crtc->config->pch_pfit.enabled) {
3f8dce3a
DV
5503 I915_WRITE(PF_CTL(pipe), 0);
5504 I915_WRITE(PF_WIN_POS(pipe), 0);
5505 I915_WRITE(PF_WIN_SZ(pipe), 0);
5506 }
5507}
5508
4a806558
ML
5509static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5510 struct drm_atomic_state *old_state)
6be4a607 5511{
4a806558 5512 struct drm_crtc *crtc = old_crtc_state->base.crtc;
6be4a607 5513 struct drm_device *dev = crtc->dev;
fac5e23e 5514 struct drm_i915_private *dev_priv = to_i915(dev);
6be4a607
JB
5515 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5516 int pipe = intel_crtc->pipe;
b52eb4dc 5517
b2c0593a
VS
5518 /*
5519 * Sometimes spurious CPU pipe underruns happen when the
5520 * pipe is already disabled, but FDI RX/TX is still enabled.
5521 * Happens at least with VGA+HDMI cloning. Suppress them.
5522 */
5523 if (intel_crtc->config->has_pch_encoder) {
5524 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
37ca8d4c 5525 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
b2c0593a 5526 }
37ca8d4c 5527
fd6bbda9 5528 intel_encoders_disable(crtc, old_crtc_state, old_state);
ea9d758d 5529
f9b61ff6
DV
5530 drm_crtc_vblank_off(crtc);
5531 assert_vblank_disabled(crtc);
5532
575f7ab7 5533 intel_disable_pipe(intel_crtc);
32f9d658 5534
bfd16b2a 5535 ironlake_pfit_disable(intel_crtc, false);
2c07245f 5536
b2c0593a 5537 if (intel_crtc->config->has_pch_encoder)
5a74f70a
VS
5538 ironlake_fdi_disable(crtc);
5539
fd6bbda9 5540 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
2c07245f 5541
6e3c9717 5542 if (intel_crtc->config->has_pch_encoder) {
d925c59a 5543 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 5544
6e266956 5545 if (HAS_PCH_CPT(dev_priv)) {
f0f59a00
VS
5546 i915_reg_t reg;
5547 u32 temp;
5548
d925c59a
DV
5549 /* disable TRANS_DP_CTL */
5550 reg = TRANS_DP_CTL(pipe);
5551 temp = I915_READ(reg);
5552 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5553 TRANS_DP_PORT_SEL_MASK);
5554 temp |= TRANS_DP_PORT_SEL_NONE;
5555 I915_WRITE(reg, temp);
5556
5557 /* disable DPLL_SEL */
5558 temp = I915_READ(PCH_DPLL_SEL);
11887397 5559 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 5560 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 5561 }
e3421a18 5562
d925c59a
DV
5563 ironlake_fdi_pll_disable(intel_crtc);
5564 }
81b088ca 5565
b2c0593a 5566 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
81b088ca 5567 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607 5568}
1b3c7a47 5569
4a806558
ML
5570static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5571 struct drm_atomic_state *old_state)
ee7b9f93 5572{
4a806558 5573 struct drm_crtc *crtc = old_crtc_state->base.crtc;
6315b5d3 5574 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
ee7b9f93 5575 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 5576 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee7b9f93 5577
d2d65408
VS
5578 if (intel_crtc->config->has_pch_encoder)
5579 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5580 false);
5581
fd6bbda9 5582 intel_encoders_disable(crtc, old_crtc_state, old_state);
4f771f10 5583
f9b61ff6
DV
5584 drm_crtc_vblank_off(crtc);
5585 assert_vblank_disabled(crtc);
5586
4d1de975 5587 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
d7edc4e5 5588 if (!transcoder_is_dsi(cpu_transcoder))
4d1de975 5589 intel_disable_pipe(intel_crtc);
4f771f10 5590
0037071d 5591 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
a4bf214f
VS
5592 intel_ddi_set_vc_payload_alloc(crtc, false);
5593
d7edc4e5 5594 if (!transcoder_is_dsi(cpu_transcoder))
7d4aefd0 5595 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 5596
6315b5d3 5597 if (INTEL_GEN(dev_priv) >= 9)
e435d6e5 5598 skylake_scaler_disable(intel_crtc);
ff6d9f55 5599 else
bfd16b2a 5600 ironlake_pfit_disable(intel_crtc, false);
4f771f10 5601
d7edc4e5 5602 if (!transcoder_is_dsi(cpu_transcoder))
7d4aefd0 5603 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 5604
fd6bbda9 5605 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
81b088ca 5606
b7076546 5607 if (old_crtc_state->has_pch_encoder)
81b088ca
VS
5608 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5609 true);
4f771f10
PZ
5610}
5611
2dd24552
JB
5612static void i9xx_pfit_enable(struct intel_crtc *crtc)
5613{
5614 struct drm_device *dev = crtc->base.dev;
fac5e23e 5615 struct drm_i915_private *dev_priv = to_i915(dev);
6e3c9717 5616 struct intel_crtc_state *pipe_config = crtc->config;
2dd24552 5617
681a8504 5618 if (!pipe_config->gmch_pfit.control)
2dd24552
JB
5619 return;
5620
2dd24552 5621 /*
c0b03411
DV
5622 * The panel fitter should only be adjusted whilst the pipe is disabled,
5623 * according to register description and PRM.
2dd24552 5624 */
c0b03411
DV
5625 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5626 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 5627
b074cec8
JB
5628 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5629 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
5630
5631 /* Border color in case we don't scale up to the full screen. Black by
5632 * default, change to something else for debugging. */
5633 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
5634}
5635
d05410f9
DA
5636static enum intel_display_power_domain port_to_power_domain(enum port port)
5637{
5638 switch (port) {
5639 case PORT_A:
6331a704 5640 return POWER_DOMAIN_PORT_DDI_A_LANES;
d05410f9 5641 case PORT_B:
6331a704 5642 return POWER_DOMAIN_PORT_DDI_B_LANES;
d05410f9 5643 case PORT_C:
6331a704 5644 return POWER_DOMAIN_PORT_DDI_C_LANES;
d05410f9 5645 case PORT_D:
6331a704 5646 return POWER_DOMAIN_PORT_DDI_D_LANES;
d8e19f99 5647 case PORT_E:
6331a704 5648 return POWER_DOMAIN_PORT_DDI_E_LANES;
d05410f9 5649 default:
b9fec167 5650 MISSING_CASE(port);
d05410f9
DA
5651 return POWER_DOMAIN_PORT_OTHER;
5652 }
5653}
5654
25f78f58
VS
5655static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5656{
5657 switch (port) {
5658 case PORT_A:
5659 return POWER_DOMAIN_AUX_A;
5660 case PORT_B:
5661 return POWER_DOMAIN_AUX_B;
5662 case PORT_C:
5663 return POWER_DOMAIN_AUX_C;
5664 case PORT_D:
5665 return POWER_DOMAIN_AUX_D;
5666 case PORT_E:
5667 /* FIXME: Check VBT for actual wiring of PORT E */
5668 return POWER_DOMAIN_AUX_D;
5669 default:
b9fec167 5670 MISSING_CASE(port);
25f78f58
VS
5671 return POWER_DOMAIN_AUX_A;
5672 }
5673}
5674
319be8ae
ID
5675enum intel_display_power_domain
5676intel_display_port_power_domain(struct intel_encoder *intel_encoder)
5677{
4f8036a2 5678 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
319be8ae
ID
5679 struct intel_digital_port *intel_dig_port;
5680
5681 switch (intel_encoder->type) {
5682 case INTEL_OUTPUT_UNKNOWN:
5683 /* Only DDI platforms should ever use this output type */
4f8036a2 5684 WARN_ON_ONCE(!HAS_DDI(dev_priv));
cca0502b 5685 case INTEL_OUTPUT_DP:
319be8ae
ID
5686 case INTEL_OUTPUT_HDMI:
5687 case INTEL_OUTPUT_EDP:
5688 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 5689 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
5690 case INTEL_OUTPUT_DP_MST:
5691 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5692 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
5693 case INTEL_OUTPUT_ANALOG:
5694 return POWER_DOMAIN_PORT_CRT;
5695 case INTEL_OUTPUT_DSI:
5696 return POWER_DOMAIN_PORT_DSI;
5697 default:
5698 return POWER_DOMAIN_PORT_OTHER;
5699 }
5700}
5701
25f78f58
VS
5702enum intel_display_power_domain
5703intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5704{
4f8036a2 5705 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
25f78f58
VS
5706 struct intel_digital_port *intel_dig_port;
5707
5708 switch (intel_encoder->type) {
5709 case INTEL_OUTPUT_UNKNOWN:
651174a4
ID
5710 case INTEL_OUTPUT_HDMI:
5711 /*
5712 * Only DDI platforms should ever use these output types.
5713 * We can get here after the HDMI detect code has already set
5714 * the type of the shared encoder. Since we can't be sure
5715 * what's the status of the given connectors, play safe and
5716 * run the DP detection too.
5717 */
4f8036a2 5718 WARN_ON_ONCE(!HAS_DDI(dev_priv));
cca0502b 5719 case INTEL_OUTPUT_DP:
25f78f58
VS
5720 case INTEL_OUTPUT_EDP:
5721 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5722 return port_to_aux_power_domain(intel_dig_port->port);
5723 case INTEL_OUTPUT_DP_MST:
5724 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5725 return port_to_aux_power_domain(intel_dig_port->port);
5726 default:
b9fec167 5727 MISSING_CASE(intel_encoder->type);
25f78f58
VS
5728 return POWER_DOMAIN_AUX_A;
5729 }
5730}
5731
74bff5f9
ML
5732static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5733 struct intel_crtc_state *crtc_state)
77d22dca 5734{
319be8ae 5735 struct drm_device *dev = crtc->dev;
74bff5f9 5736 struct drm_encoder *encoder;
319be8ae
ID
5737 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5738 enum pipe pipe = intel_crtc->pipe;
77d22dca 5739 unsigned long mask;
74bff5f9 5740 enum transcoder transcoder = crtc_state->cpu_transcoder;
77d22dca 5741
74bff5f9 5742 if (!crtc_state->base.active)
292b990e
ML
5743 return 0;
5744
77d22dca
ID
5745 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5746 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
74bff5f9
ML
5747 if (crtc_state->pch_pfit.enabled ||
5748 crtc_state->pch_pfit.force_thru)
77d22dca
ID
5749 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5750
74bff5f9
ML
5751 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5752 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5753
319be8ae 5754 mask |= BIT(intel_display_port_power_domain(intel_encoder));
74bff5f9 5755 }
319be8ae 5756
15e7ec29
ML
5757 if (crtc_state->shared_dpll)
5758 mask |= BIT(POWER_DOMAIN_PLLS);
5759
77d22dca
ID
5760 return mask;
5761}
5762
74bff5f9
ML
5763static unsigned long
5764modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5765 struct intel_crtc_state *crtc_state)
77d22dca 5766{
fac5e23e 5767 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
292b990e
ML
5768 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5769 enum intel_display_power_domain domain;
5a21b665 5770 unsigned long domains, new_domains, old_domains;
77d22dca 5771
292b990e 5772 old_domains = intel_crtc->enabled_power_domains;
74bff5f9
ML
5773 intel_crtc->enabled_power_domains = new_domains =
5774 get_crtc_power_domains(crtc, crtc_state);
77d22dca 5775
5a21b665 5776 domains = new_domains & ~old_domains;
292b990e
ML
5777
5778 for_each_power_domain(domain, domains)
5779 intel_display_power_get(dev_priv, domain);
5780
5a21b665 5781 return old_domains & ~new_domains;
292b990e
ML
5782}
5783
5784static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5785 unsigned long domains)
5786{
5787 enum intel_display_power_domain domain;
5788
5789 for_each_power_domain(domain, domains)
5790 intel_display_power_put(dev_priv, domain);
5791}
77d22dca 5792
adafdc6f
MK
5793static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5794{
5795 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5796
09d09386
ACO
5797 if (IS_GEMINILAKE(dev_priv))
5798 return 2 * max_cdclk_freq;
5799 else if (INTEL_INFO(dev_priv)->gen >= 9 ||
5800 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
adafdc6f
MK
5801 return max_cdclk_freq;
5802 else if (IS_CHERRYVIEW(dev_priv))
5803 return max_cdclk_freq*95/100;
5804 else if (INTEL_INFO(dev_priv)->gen < 4)
5805 return 2*max_cdclk_freq*90/100;
5806 else
5807 return max_cdclk_freq*90/100;
5808}
5809
b2045352
VS
5810static int skl_calc_cdclk(int max_pixclk, int vco);
5811
4c75b940 5812static void intel_update_max_cdclk(struct drm_i915_private *dev_priv)
560a7ae4 5813{
0853723b 5814 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
560a7ae4 5815 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
b2045352
VS
5816 int max_cdclk, vco;
5817
5818 vco = dev_priv->skl_preferred_vco_freq;
63911d72 5819 WARN_ON(vco != 8100000 && vco != 8640000);
560a7ae4 5820
b2045352
VS
5821 /*
5822 * Use the lower (vco 8640) cdclk values as a
5823 * first guess. skl_calc_cdclk() will correct it
5824 * if the preferred vco is 8100 instead.
5825 */
560a7ae4 5826 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
487ed2e4 5827 max_cdclk = 617143;
560a7ae4 5828 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
b2045352 5829 max_cdclk = 540000;
560a7ae4 5830 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
b2045352 5831 max_cdclk = 432000;
560a7ae4 5832 else
487ed2e4 5833 max_cdclk = 308571;
b2045352
VS
5834
5835 dev_priv->max_cdclk_freq = skl_calc_cdclk(max_cdclk, vco);
89b3c3c7
ACO
5836 } else if (IS_GEMINILAKE(dev_priv)) {
5837 dev_priv->max_cdclk_freq = 316800;
e2d214ae 5838 } else if (IS_BROXTON(dev_priv)) {
281c114f 5839 dev_priv->max_cdclk_freq = 624000;
8652744b 5840 } else if (IS_BROADWELL(dev_priv)) {
560a7ae4
DL
5841 /*
5842 * FIXME with extra cooling we can allow
5843 * 540 MHz for ULX and 675 Mhz for ULT.
5844 * How can we know if extra cooling is
5845 * available? PCI ID, VTB, something else?
5846 */
5847 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5848 dev_priv->max_cdclk_freq = 450000;
50a0bc90 5849 else if (IS_BDW_ULX(dev_priv))
560a7ae4 5850 dev_priv->max_cdclk_freq = 450000;
50a0bc90 5851 else if (IS_BDW_ULT(dev_priv))
560a7ae4
DL
5852 dev_priv->max_cdclk_freq = 540000;
5853 else
5854 dev_priv->max_cdclk_freq = 675000;
920a14b2 5855 } else if (IS_CHERRYVIEW(dev_priv)) {
0904deaf 5856 dev_priv->max_cdclk_freq = 320000;
11a914c2 5857 } else if (IS_VALLEYVIEW(dev_priv)) {
560a7ae4
DL
5858 dev_priv->max_cdclk_freq = 400000;
5859 } else {
5860 /* otherwise assume cdclk is fixed */
5861 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5862 }
5863
adafdc6f
MK
5864 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5865
560a7ae4
DL
5866 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5867 dev_priv->max_cdclk_freq);
adafdc6f
MK
5868
5869 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5870 dev_priv->max_dotclk_freq);
560a7ae4
DL
5871}
5872
4c75b940 5873static void intel_update_cdclk(struct drm_i915_private *dev_priv)
560a7ae4 5874{
1353c4fb 5875 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev_priv);
2f2a121a 5876
83d7c81f 5877 if (INTEL_GEN(dev_priv) >= 9)
709e05c3
VS
5878 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz, VCO: %d kHz, ref: %d kHz\n",
5879 dev_priv->cdclk_freq, dev_priv->cdclk_pll.vco,
5880 dev_priv->cdclk_pll.ref);
2f2a121a
VS
5881 else
5882 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5883 dev_priv->cdclk_freq);
560a7ae4
DL
5884
5885 /*
b5d99ff9
VS
5886 * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
5887 * Programmng [sic] note: bit[9:2] should be programmed to the number
5888 * of cdclk that generates 4MHz reference clock freq which is used to
5889 * generate GMBus clock. This will vary with the cdclk freq.
560a7ae4 5890 */
b5d99ff9 5891 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
560a7ae4 5892 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
560a7ae4
DL
5893}
5894
92891e45
VS
5895/* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5896static int skl_cdclk_decimal(int cdclk)
5897{
5898 return DIV_ROUND_CLOSEST(cdclk - 1000, 500);
5899}
5900
5f199dfa
VS
5901static int bxt_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
5902{
5903 int ratio;
5904
5905 if (cdclk == dev_priv->cdclk_pll.ref)
5906 return 0;
5907
5908 switch (cdclk) {
5909 default:
5910 MISSING_CASE(cdclk);
5911 case 144000:
5912 case 288000:
5913 case 384000:
5914 case 576000:
5915 ratio = 60;
5916 break;
5917 case 624000:
5918 ratio = 65;
5919 break;
5920 }
5921
5922 return dev_priv->cdclk_pll.ref * ratio;
5923}
5924
89b3c3c7
ACO
5925static int glk_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
5926{
5927 int ratio;
5928
5929 if (cdclk == dev_priv->cdclk_pll.ref)
5930 return 0;
5931
5932 switch (cdclk) {
5933 default:
5934 MISSING_CASE(cdclk);
5935 case 79200:
5936 case 158400:
5937 case 316800:
5938 ratio = 33;
5939 break;
5940 }
5941
5942 return dev_priv->cdclk_pll.ref * ratio;
5943}
5944
2b73001e
VS
5945static void bxt_de_pll_disable(struct drm_i915_private *dev_priv)
5946{
5947 I915_WRITE(BXT_DE_PLL_ENABLE, 0);
5948
5949 /* Timeout 200us */
95cac283
CW
5950 if (intel_wait_for_register(dev_priv,
5951 BXT_DE_PLL_ENABLE, BXT_DE_PLL_LOCK, 0,
5952 1))
2b73001e 5953 DRM_ERROR("timeout waiting for DE PLL unlock\n");
83d7c81f
VS
5954
5955 dev_priv->cdclk_pll.vco = 0;
2b73001e
VS
5956}
5957
5f199dfa 5958static void bxt_de_pll_enable(struct drm_i915_private *dev_priv, int vco)
2b73001e 5959{
5f199dfa 5960 int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk_pll.ref);
2b73001e
VS
5961 u32 val;
5962
5963 val = I915_READ(BXT_DE_PLL_CTL);
5964 val &= ~BXT_DE_PLL_RATIO_MASK;
5f199dfa 5965 val |= BXT_DE_PLL_RATIO(ratio);
2b73001e
VS
5966 I915_WRITE(BXT_DE_PLL_CTL, val);
5967
5968 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5969
5970 /* Timeout 200us */
e084e1b9
CW
5971 if (intel_wait_for_register(dev_priv,
5972 BXT_DE_PLL_ENABLE,
5973 BXT_DE_PLL_LOCK,
5974 BXT_DE_PLL_LOCK,
5975 1))
2b73001e 5976 DRM_ERROR("timeout waiting for DE PLL lock\n");
83d7c81f 5977
5f199dfa 5978 dev_priv->cdclk_pll.vco = vco;
2b73001e
VS
5979}
5980
324513c0 5981static void bxt_set_cdclk(struct drm_i915_private *dev_priv, int cdclk)
f8437dd1 5982{
5f199dfa
VS
5983 u32 val, divider;
5984 int vco, ret;
f8437dd1 5985
89b3c3c7
ACO
5986 if (IS_GEMINILAKE(dev_priv))
5987 vco = glk_de_pll_vco(dev_priv, cdclk);
5988 else
5989 vco = bxt_de_pll_vco(dev_priv, cdclk);
5f199dfa
VS
5990
5991 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
5992
5993 /* cdclk = vco / 2 / div{1,1.5,2,4} */
5994 switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
5995 case 8:
f8437dd1 5996 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
f8437dd1 5997 break;
5f199dfa 5998 case 4:
f8437dd1 5999 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
f8437dd1 6000 break;
5f199dfa 6001 case 3:
89b3c3c7 6002 WARN(IS_GEMINILAKE(dev_priv), "Unsupported divider\n");
f8437dd1 6003 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
f8437dd1 6004 break;
5f199dfa 6005 case 2:
f8437dd1 6006 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
f8437dd1
VK
6007 break;
6008 default:
5f199dfa
VS
6009 WARN_ON(cdclk != dev_priv->cdclk_pll.ref);
6010 WARN_ON(vco != 0);
f8437dd1 6011
5f199dfa
VS
6012 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
6013 break;
f8437dd1
VK
6014 }
6015
f8437dd1 6016 /* Inform power controller of upcoming frequency change */
5f199dfa 6017 mutex_lock(&dev_priv->rps.hw_lock);
f8437dd1
VK
6018 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
6019 0x80000000);
6020 mutex_unlock(&dev_priv->rps.hw_lock);
6021
6022 if (ret) {
6023 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
9ef56154 6024 ret, cdclk);
f8437dd1
VK
6025 return;
6026 }
6027
5f199dfa
VS
6028 if (dev_priv->cdclk_pll.vco != 0 &&
6029 dev_priv->cdclk_pll.vco != vco)
2b73001e 6030 bxt_de_pll_disable(dev_priv);
f8437dd1 6031
5f199dfa
VS
6032 if (dev_priv->cdclk_pll.vco != vco)
6033 bxt_de_pll_enable(dev_priv, vco);
f8437dd1 6034
5f199dfa
VS
6035 val = divider | skl_cdclk_decimal(cdclk);
6036 /*
6037 * FIXME if only the cd2x divider needs changing, it could be done
6038 * without shutting off the pipe (if only one pipe is active).
6039 */
6040 val |= BXT_CDCLK_CD2X_PIPE_NONE;
6041 /*
6042 * Disable SSA Precharge when CD clock frequency < 500 MHz,
6043 * enable otherwise.
6044 */
6045 if (cdclk >= 500000)
6046 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
6047 I915_WRITE(CDCLK_CTL, val);
f8437dd1
VK
6048
6049 mutex_lock(&dev_priv->rps.hw_lock);
6050 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
9ef56154 6051 DIV_ROUND_UP(cdclk, 25000));
f8437dd1
VK
6052 mutex_unlock(&dev_priv->rps.hw_lock);
6053
6054 if (ret) {
6055 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
9ef56154 6056 ret, cdclk);
f8437dd1
VK
6057 return;
6058 }
6059
4c75b940 6060 intel_update_cdclk(dev_priv);
f8437dd1
VK
6061}
6062
d66a2194 6063static void bxt_sanitize_cdclk(struct drm_i915_private *dev_priv)
f8437dd1 6064{
d66a2194
ID
6065 u32 cdctl, expected;
6066
4c75b940 6067 intel_update_cdclk(dev_priv);
f8437dd1 6068
d66a2194
ID
6069 if (dev_priv->cdclk_pll.vco == 0 ||
6070 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
6071 goto sanitize;
6072
6073 /* DPLL okay; verify the cdclock
6074 *
6075 * Some BIOS versions leave an incorrect decimal frequency value and
6076 * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
6077 * so sanitize this register.
6078 */
6079 cdctl = I915_READ(CDCLK_CTL);
6080 /*
6081 * Let's ignore the pipe field, since BIOS could have configured the
6082 * dividers both synching to an active pipe, or asynchronously
6083 * (PIPE_NONE).
6084 */
6085 cdctl &= ~BXT_CDCLK_CD2X_PIPE_NONE;
6086
6087 expected = (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) |
6088 skl_cdclk_decimal(dev_priv->cdclk_freq);
6089 /*
6090 * Disable SSA Precharge when CD clock frequency < 500 MHz,
6091 * enable otherwise.
6092 */
6093 if (dev_priv->cdclk_freq >= 500000)
6094 expected |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
6095
6096 if (cdctl == expected)
6097 /* All well; nothing to sanitize */
6098 return;
6099
6100sanitize:
6101 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
6102
6103 /* force cdclk programming */
6104 dev_priv->cdclk_freq = 0;
6105
6106 /* force full PLL disable + enable */
6107 dev_priv->cdclk_pll.vco = -1;
6108}
6109
324513c0 6110void bxt_init_cdclk(struct drm_i915_private *dev_priv)
d66a2194 6111{
89b3c3c7
ACO
6112 int cdclk;
6113
d66a2194
ID
6114 bxt_sanitize_cdclk(dev_priv);
6115
6116 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0)
089c6fd5 6117 return;
c2e001ef 6118
f8437dd1
VK
6119 /*
6120 * FIXME:
6121 * - The initial CDCLK needs to be read from VBT.
6122 * Need to make this change after VBT has changes for BXT.
f8437dd1 6123 */
89b3c3c7
ACO
6124 if (IS_GEMINILAKE(dev_priv))
6125 cdclk = glk_calc_cdclk(0);
6126 else
6127 cdclk = bxt_calc_cdclk(0);
6128
6129 bxt_set_cdclk(dev_priv, cdclk);
f8437dd1
VK
6130}
6131
324513c0 6132void bxt_uninit_cdclk(struct drm_i915_private *dev_priv)
f8437dd1 6133{
324513c0 6134 bxt_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref);
f8437dd1
VK
6135}
6136
a8ca4934
VS
6137static int skl_calc_cdclk(int max_pixclk, int vco)
6138{
63911d72 6139 if (vco == 8640000) {
a8ca4934 6140 if (max_pixclk > 540000)
487ed2e4 6141 return 617143;
a8ca4934
VS
6142 else if (max_pixclk > 432000)
6143 return 540000;
487ed2e4 6144 else if (max_pixclk > 308571)
a8ca4934
VS
6145 return 432000;
6146 else
487ed2e4 6147 return 308571;
a8ca4934 6148 } else {
a8ca4934
VS
6149 if (max_pixclk > 540000)
6150 return 675000;
6151 else if (max_pixclk > 450000)
6152 return 540000;
6153 else if (max_pixclk > 337500)
6154 return 450000;
6155 else
6156 return 337500;
6157 }
6158}
6159
ea61791e
VS
6160static void
6161skl_dpll0_update(struct drm_i915_private *dev_priv)
5d96d8af 6162{
ea61791e 6163 u32 val;
5d96d8af 6164
709e05c3 6165 dev_priv->cdclk_pll.ref = 24000;
1c3f7700 6166 dev_priv->cdclk_pll.vco = 0;
709e05c3 6167
ea61791e 6168 val = I915_READ(LCPLL1_CTL);
1c3f7700 6169 if ((val & LCPLL_PLL_ENABLE) == 0)
ea61791e 6170 return;
5d96d8af 6171
1c3f7700
ID
6172 if (WARN_ON((val & LCPLL_PLL_LOCK) == 0))
6173 return;
9f7eb31a 6174
ea61791e
VS
6175 val = I915_READ(DPLL_CTRL1);
6176
1c3f7700
ID
6177 if (WARN_ON((val & (DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) |
6178 DPLL_CTRL1_SSC(SKL_DPLL0) |
6179 DPLL_CTRL1_OVERRIDE(SKL_DPLL0))) !=
6180 DPLL_CTRL1_OVERRIDE(SKL_DPLL0)))
6181 return;
9f7eb31a 6182
ea61791e
VS
6183 switch (val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) {
6184 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0):
6185 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, SKL_DPLL0):
6186 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, SKL_DPLL0):
6187 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, SKL_DPLL0):
63911d72 6188 dev_priv->cdclk_pll.vco = 8100000;
ea61791e
VS
6189 break;
6190 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0):
6191 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160, SKL_DPLL0):
63911d72 6192 dev_priv->cdclk_pll.vco = 8640000;
ea61791e
VS
6193 break;
6194 default:
6195 MISSING_CASE(val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
ea61791e
VS
6196 break;
6197 }
5d96d8af
DL
6198}
6199
b2045352
VS
6200void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv, int vco)
6201{
6202 bool changed = dev_priv->skl_preferred_vco_freq != vco;
6203
6204 dev_priv->skl_preferred_vco_freq = vco;
6205
6206 if (changed)
4c75b940 6207 intel_update_max_cdclk(dev_priv);
b2045352
VS
6208}
6209
5d96d8af 6210static void
3861fc60 6211skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
5d96d8af 6212{
a8ca4934 6213 int min_cdclk = skl_calc_cdclk(0, vco);
5d96d8af
DL
6214 u32 val;
6215
63911d72 6216 WARN_ON(vco != 8100000 && vco != 8640000);
b2045352 6217
5d96d8af 6218 /* select the minimum CDCLK before enabling DPLL 0 */
9ef56154 6219 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_cdclk);
5d96d8af
DL
6220 I915_WRITE(CDCLK_CTL, val);
6221 POSTING_READ(CDCLK_CTL);
6222
6223 /*
6224 * We always enable DPLL0 with the lowest link rate possible, but still
6225 * taking into account the VCO required to operate the eDP panel at the
6226 * desired frequency. The usual DP link rates operate with a VCO of
6227 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
6228 * The modeset code is responsible for the selection of the exact link
6229 * rate later on, with the constraint of choosing a frequency that
a8ca4934 6230 * works with vco.
5d96d8af
DL
6231 */
6232 val = I915_READ(DPLL_CTRL1);
6233
6234 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
6235 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
6236 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
63911d72 6237 if (vco == 8640000)
5d96d8af
DL
6238 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
6239 SKL_DPLL0);
6240 else
6241 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
6242 SKL_DPLL0);
6243
6244 I915_WRITE(DPLL_CTRL1, val);
6245 POSTING_READ(DPLL_CTRL1);
6246
6247 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
6248
e24ca054
CW
6249 if (intel_wait_for_register(dev_priv,
6250 LCPLL1_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
6251 5))
5d96d8af 6252 DRM_ERROR("DPLL0 not locked\n");
1cd593e0 6253
63911d72 6254 dev_priv->cdclk_pll.vco = vco;
b2045352
VS
6255
6256 /* We'll want to keep using the current vco from now on. */
6257 skl_set_preferred_cdclk_vco(dev_priv, vco);
5d96d8af
DL
6258}
6259
430e05de
VS
6260static void
6261skl_dpll0_disable(struct drm_i915_private *dev_priv)
6262{
6263 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
8ad32a05
CW
6264 if (intel_wait_for_register(dev_priv,
6265 LCPLL1_CTL, LCPLL_PLL_LOCK, 0,
6266 1))
430e05de 6267 DRM_ERROR("Couldn't disable DPLL0\n");
1cd593e0 6268
63911d72 6269 dev_priv->cdclk_pll.vco = 0;
430e05de
VS
6270}
6271
1cd593e0 6272static void skl_set_cdclk(struct drm_i915_private *dev_priv, int cdclk, int vco)
5d96d8af
DL
6273{
6274 u32 freq_select, pcu_ack;
a0b8a1fe 6275 int ret;
5d96d8af 6276
1cd593e0
VS
6277 WARN_ON((cdclk == 24000) != (vco == 0));
6278
63911d72 6279 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
5d96d8af 6280
a0b8a1fe
ID
6281 mutex_lock(&dev_priv->rps.hw_lock);
6282 ret = skl_pcode_request(dev_priv, SKL_PCODE_CDCLK_CONTROL,
6283 SKL_CDCLK_PREPARE_FOR_CHANGE,
6284 SKL_CDCLK_READY_FOR_CHANGE,
6285 SKL_CDCLK_READY_FOR_CHANGE, 3);
6286 mutex_unlock(&dev_priv->rps.hw_lock);
6287 if (ret) {
6288 DRM_ERROR("Failed to inform PCU about cdclk change (%d)\n",
6289 ret);
5d96d8af
DL
6290 return;
6291 }
6292
6293 /* set CDCLK_CTL */
9ef56154 6294 switch (cdclk) {
5d96d8af
DL
6295 case 450000:
6296 case 432000:
6297 freq_select = CDCLK_FREQ_450_432;
6298 pcu_ack = 1;
6299 break;
6300 case 540000:
6301 freq_select = CDCLK_FREQ_540;
6302 pcu_ack = 2;
6303 break;
487ed2e4 6304 case 308571:
5d96d8af
DL
6305 case 337500:
6306 default:
6307 freq_select = CDCLK_FREQ_337_308;
6308 pcu_ack = 0;
6309 break;
487ed2e4 6310 case 617143:
5d96d8af
DL
6311 case 675000:
6312 freq_select = CDCLK_FREQ_675_617;
6313 pcu_ack = 3;
6314 break;
6315 }
6316
63911d72
VS
6317 if (dev_priv->cdclk_pll.vco != 0 &&
6318 dev_priv->cdclk_pll.vco != vco)
1cd593e0
VS
6319 skl_dpll0_disable(dev_priv);
6320
63911d72 6321 if (dev_priv->cdclk_pll.vco != vco)
1cd593e0
VS
6322 skl_dpll0_enable(dev_priv, vco);
6323
9ef56154 6324 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(cdclk));
5d96d8af
DL
6325 POSTING_READ(CDCLK_CTL);
6326
6327 /* inform PCU of the change */
6328 mutex_lock(&dev_priv->rps.hw_lock);
6329 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
6330 mutex_unlock(&dev_priv->rps.hw_lock);
560a7ae4 6331
4c75b940 6332 intel_update_cdclk(dev_priv);
5d96d8af
DL
6333}
6334
9f7eb31a
VS
6335static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
6336
5d96d8af
DL
6337void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
6338{
709e05c3 6339 skl_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref, 0);
5d96d8af
DL
6340}
6341
6342void skl_init_cdclk(struct drm_i915_private *dev_priv)
6343{
9f7eb31a
VS
6344 int cdclk, vco;
6345
6346 skl_sanitize_cdclk(dev_priv);
5d96d8af 6347
63911d72 6348 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0) {
9f7eb31a
VS
6349 /*
6350 * Use the current vco as our initial
6351 * guess as to what the preferred vco is.
6352 */
6353 if (dev_priv->skl_preferred_vco_freq == 0)
6354 skl_set_preferred_cdclk_vco(dev_priv,
63911d72 6355 dev_priv->cdclk_pll.vco);
70c2c184 6356 return;
1cd593e0 6357 }
5d96d8af 6358
70c2c184
VS
6359 vco = dev_priv->skl_preferred_vco_freq;
6360 if (vco == 0)
63911d72 6361 vco = 8100000;
70c2c184 6362 cdclk = skl_calc_cdclk(0, vco);
5d96d8af 6363
70c2c184 6364 skl_set_cdclk(dev_priv, cdclk, vco);
5d96d8af
DL
6365}
6366
9f7eb31a 6367static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
c73666f3 6368{
09492498 6369 uint32_t cdctl, expected;
c73666f3 6370
f1b391a5
SK
6371 /*
6372 * check if the pre-os intialized the display
6373 * There is SWF18 scratchpad register defined which is set by the
6374 * pre-os which can be used by the OS drivers to check the status
6375 */
6376 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
6377 goto sanitize;
6378
4c75b940 6379 intel_update_cdclk(dev_priv);
c73666f3 6380 /* Is PLL enabled and locked ? */
1c3f7700
ID
6381 if (dev_priv->cdclk_pll.vco == 0 ||
6382 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
c73666f3
SK
6383 goto sanitize;
6384
6385 /* DPLL okay; verify the cdclock
6386 *
6387 * Noticed in some instances that the freq selection is correct but
6388 * decimal part is programmed wrong from BIOS where pre-os does not
6389 * enable display. Verify the same as well.
6390 */
09492498
VS
6391 cdctl = I915_READ(CDCLK_CTL);
6392 expected = (cdctl & CDCLK_FREQ_SEL_MASK) |
6393 skl_cdclk_decimal(dev_priv->cdclk_freq);
6394 if (cdctl == expected)
c73666f3 6395 /* All well; nothing to sanitize */
9f7eb31a 6396 return;
c89e39f3 6397
9f7eb31a
VS
6398sanitize:
6399 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
c73666f3 6400
9f7eb31a
VS
6401 /* force cdclk programming */
6402 dev_priv->cdclk_freq = 0;
6403 /* force full PLL disable + enable */
63911d72 6404 dev_priv->cdclk_pll.vco = -1;
c73666f3
SK
6405}
6406
30a970c6
JB
6407/* Adjust CDclk dividers to allow high res or save power if possible */
6408static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
6409{
fac5e23e 6410 struct drm_i915_private *dev_priv = to_i915(dev);
30a970c6
JB
6411 u32 val, cmd;
6412
1353c4fb 6413 WARN_ON(dev_priv->display.get_display_clock_speed(dev_priv)
164dfd28 6414 != dev_priv->cdclk_freq);
d60c4473 6415
dfcab17e 6416 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 6417 cmd = 2;
dfcab17e 6418 else if (cdclk == 266667)
30a970c6
JB
6419 cmd = 1;
6420 else
6421 cmd = 0;
6422
6423 mutex_lock(&dev_priv->rps.hw_lock);
6424 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6425 val &= ~DSPFREQGUAR_MASK;
6426 val |= (cmd << DSPFREQGUAR_SHIFT);
6427 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6428 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6429 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
6430 50)) {
6431 DRM_ERROR("timed out waiting for CDclk change\n");
6432 }
6433 mutex_unlock(&dev_priv->rps.hw_lock);
6434
54433e91
VS
6435 mutex_lock(&dev_priv->sb_lock);
6436
dfcab17e 6437 if (cdclk == 400000) {
6bcda4f0 6438 u32 divider;
30a970c6 6439
6bcda4f0 6440 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6 6441
30a970c6
JB
6442 /* adjust cdclk divider */
6443 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
87d5d259 6444 val &= ~CCK_FREQUENCY_VALUES;
30a970c6
JB
6445 val |= divider;
6446 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
6447
6448 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
87d5d259 6449 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
a877e801
VS
6450 50))
6451 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
6452 }
6453
30a970c6
JB
6454 /* adjust self-refresh exit latency value */
6455 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
6456 val &= ~0x7f;
6457
6458 /*
6459 * For high bandwidth configs, we set a higher latency in the bunit
6460 * so that the core display fetch happens in time to avoid underruns.
6461 */
dfcab17e 6462 if (cdclk == 400000)
30a970c6
JB
6463 val |= 4500 / 250; /* 4.5 usec */
6464 else
6465 val |= 3000 / 250; /* 3.0 usec */
6466 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
54433e91 6467
a580516d 6468 mutex_unlock(&dev_priv->sb_lock);
30a970c6 6469
4c75b940 6470 intel_update_cdclk(dev_priv);
30a970c6
JB
6471}
6472
383c5a6a
VS
6473static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
6474{
fac5e23e 6475 struct drm_i915_private *dev_priv = to_i915(dev);
383c5a6a
VS
6476 u32 val, cmd;
6477
1353c4fb 6478 WARN_ON(dev_priv->display.get_display_clock_speed(dev_priv)
164dfd28 6479 != dev_priv->cdclk_freq);
383c5a6a
VS
6480
6481 switch (cdclk) {
383c5a6a
VS
6482 case 333333:
6483 case 320000:
383c5a6a 6484 case 266667:
383c5a6a 6485 case 200000:
383c5a6a
VS
6486 break;
6487 default:
5f77eeb0 6488 MISSING_CASE(cdclk);
383c5a6a
VS
6489 return;
6490 }
6491
9d0d3fda
VS
6492 /*
6493 * Specs are full of misinformation, but testing on actual
6494 * hardware has shown that we just need to write the desired
6495 * CCK divider into the Punit register.
6496 */
6497 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
6498
383c5a6a
VS
6499 mutex_lock(&dev_priv->rps.hw_lock);
6500 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6501 val &= ~DSPFREQGUAR_MASK_CHV;
6502 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
6503 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6504 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6505 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
6506 50)) {
6507 DRM_ERROR("timed out waiting for CDclk change\n");
6508 }
6509 mutex_unlock(&dev_priv->rps.hw_lock);
6510
4c75b940 6511 intel_update_cdclk(dev_priv);
383c5a6a
VS
6512}
6513
30a970c6
JB
6514static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
6515 int max_pixclk)
6516{
6bcda4f0 6517 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
6cca3195 6518 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
29dc7ef3 6519
30a970c6
JB
6520 /*
6521 * Really only a few cases to deal with, as only 4 CDclks are supported:
6522 * 200MHz
6523 * 267MHz
29dc7ef3 6524 * 320/333MHz (depends on HPLL freq)
6cca3195
VS
6525 * 400MHz (VLV only)
6526 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6527 * of the lower bin and adjust if needed.
e37c67a1
VS
6528 *
6529 * We seem to get an unstable or solid color picture at 200MHz.
6530 * Not sure what's wrong. For now use 200MHz only when all pipes
6531 * are off.
30a970c6 6532 */
6cca3195
VS
6533 if (!IS_CHERRYVIEW(dev_priv) &&
6534 max_pixclk > freq_320*limit/100)
dfcab17e 6535 return 400000;
6cca3195 6536 else if (max_pixclk > 266667*limit/100)
29dc7ef3 6537 return freq_320;
e37c67a1 6538 else if (max_pixclk > 0)
dfcab17e 6539 return 266667;
e37c67a1
VS
6540 else
6541 return 200000;
30a970c6
JB
6542}
6543
89b3c3c7
ACO
6544static int glk_calc_cdclk(int max_pixclk)
6545{
09d09386 6546 if (max_pixclk > 2 * 158400)
89b3c3c7 6547 return 316800;
09d09386 6548 else if (max_pixclk > 2 * 79200)
89b3c3c7
ACO
6549 return 158400;
6550 else
6551 return 79200;
6552}
6553
324513c0 6554static int bxt_calc_cdclk(int max_pixclk)
f8437dd1 6555{
760e1477 6556 if (max_pixclk > 576000)
f8437dd1 6557 return 624000;
760e1477 6558 else if (max_pixclk > 384000)
f8437dd1 6559 return 576000;
760e1477 6560 else if (max_pixclk > 288000)
f8437dd1 6561 return 384000;
760e1477 6562 else if (max_pixclk > 144000)
f8437dd1
VK
6563 return 288000;
6564 else
6565 return 144000;
6566}
6567
e8788cbc 6568/* Compute the max pixel clock for new configuration. */
a821fc46
ACO
6569static int intel_mode_max_pixclk(struct drm_device *dev,
6570 struct drm_atomic_state *state)
30a970c6 6571{
565602d7 6572 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fac5e23e 6573 struct drm_i915_private *dev_priv = to_i915(dev);
565602d7
ML
6574 struct drm_crtc *crtc;
6575 struct drm_crtc_state *crtc_state;
6576 unsigned max_pixclk = 0, i;
6577 enum pipe pipe;
30a970c6 6578
565602d7
ML
6579 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6580 sizeof(intel_state->min_pixclk));
304603f4 6581
565602d7
ML
6582 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6583 int pixclk = 0;
6584
6585 if (crtc_state->enable)
6586 pixclk = crtc_state->adjusted_mode.crtc_clock;
304603f4 6587
565602d7 6588 intel_state->min_pixclk[i] = pixclk;
30a970c6
JB
6589 }
6590
565602d7
ML
6591 for_each_pipe(dev_priv, pipe)
6592 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6593
30a970c6
JB
6594 return max_pixclk;
6595}
6596
27c329ed 6597static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
30a970c6 6598{
27c329ed 6599 struct drm_device *dev = state->dev;
fac5e23e 6600 struct drm_i915_private *dev_priv = to_i915(dev);
27c329ed 6601 int max_pixclk = intel_mode_max_pixclk(dev, state);
1a617b77
ML
6602 struct intel_atomic_state *intel_state =
6603 to_intel_atomic_state(state);
30a970c6 6604
1a617b77 6605 intel_state->cdclk = intel_state->dev_cdclk =
27c329ed 6606 valleyview_calc_cdclk(dev_priv, max_pixclk);
0a9ab303 6607
1a617b77
ML
6608 if (!intel_state->active_crtcs)
6609 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6610
27c329ed
ML
6611 return 0;
6612}
304603f4 6613
324513c0 6614static int bxt_modeset_calc_cdclk(struct drm_atomic_state *state)
27c329ed 6615{
89b3c3c7 6616 struct drm_i915_private *dev_priv = to_i915(state->dev);
4e5ca60f 6617 int max_pixclk = ilk_max_pixel_rate(state);
1a617b77
ML
6618 struct intel_atomic_state *intel_state =
6619 to_intel_atomic_state(state);
89b3c3c7 6620 int cdclk;
85a96e7a 6621
89b3c3c7
ACO
6622 if (IS_GEMINILAKE(dev_priv))
6623 cdclk = glk_calc_cdclk(max_pixclk);
6624 else
6625 cdclk = bxt_calc_cdclk(max_pixclk);
85a96e7a 6626
89b3c3c7
ACO
6627 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
6628
6629 if (!intel_state->active_crtcs) {
6630 if (IS_GEMINILAKE(dev_priv))
6631 cdclk = glk_calc_cdclk(0);
6632 else
6633 cdclk = bxt_calc_cdclk(0);
6634
6635 intel_state->dev_cdclk = cdclk;
6636 }
1a617b77 6637
27c329ed 6638 return 0;
30a970c6
JB
6639}
6640
1e69cd74
VS
6641static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6642{
6643 unsigned int credits, default_credits;
6644
6645 if (IS_CHERRYVIEW(dev_priv))
6646 default_credits = PFI_CREDIT(12);
6647 else
6648 default_credits = PFI_CREDIT(8);
6649
bfa7df01 6650 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
1e69cd74
VS
6651 /* CHV suggested value is 31 or 63 */
6652 if (IS_CHERRYVIEW(dev_priv))
fcc0008f 6653 credits = PFI_CREDIT_63;
1e69cd74
VS
6654 else
6655 credits = PFI_CREDIT(15);
6656 } else {
6657 credits = default_credits;
6658 }
6659
6660 /*
6661 * WA - write default credits before re-programming
6662 * FIXME: should we also set the resend bit here?
6663 */
6664 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6665 default_credits);
6666
6667 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6668 credits | PFI_CREDIT_RESEND);
6669
6670 /*
6671 * FIXME is this guaranteed to clear
6672 * immediately or should we poll for it?
6673 */
6674 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6675}
6676
27c329ed 6677static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
30a970c6 6678{
a821fc46 6679 struct drm_device *dev = old_state->dev;
fac5e23e 6680 struct drm_i915_private *dev_priv = to_i915(dev);
1a617b77
ML
6681 struct intel_atomic_state *old_intel_state =
6682 to_intel_atomic_state(old_state);
6683 unsigned req_cdclk = old_intel_state->dev_cdclk;
30a970c6 6684
27c329ed
ML
6685 /*
6686 * FIXME: We can end up here with all power domains off, yet
6687 * with a CDCLK frequency other than the minimum. To account
6688 * for this take the PIPE-A power domain, which covers the HW
6689 * blocks needed for the following programming. This can be
6690 * removed once it's guaranteed that we get here either with
6691 * the minimum CDCLK set, or the required power domains
6692 * enabled.
6693 */
6694 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
738c05c0 6695
920a14b2 6696 if (IS_CHERRYVIEW(dev_priv))
27c329ed
ML
6697 cherryview_set_cdclk(dev, req_cdclk);
6698 else
6699 valleyview_set_cdclk(dev, req_cdclk);
738c05c0 6700
27c329ed 6701 vlv_program_pfi_credits(dev_priv);
1e69cd74 6702
27c329ed 6703 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
30a970c6
JB
6704}
6705
4a806558
ML
6706static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
6707 struct drm_atomic_state *old_state)
89b667f8 6708{
4a806558 6709 struct drm_crtc *crtc = pipe_config->base.crtc;
89b667f8 6710 struct drm_device *dev = crtc->dev;
a72e4c9f 6711 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8 6712 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
89b667f8 6713 int pipe = intel_crtc->pipe;
89b667f8 6714
53d9f4e9 6715 if (WARN_ON(intel_crtc->active))
89b667f8
JB
6716 return;
6717
37a5650b 6718 if (intel_crtc_has_dp_encoder(intel_crtc->config))
fe3cd48d 6719 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6720
6721 intel_set_pipe_timings(intel_crtc);
bc58be60 6722 intel_set_pipe_src_size(intel_crtc);
5b18e57c 6723
920a14b2 6724 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
fac5e23e 6725 struct drm_i915_private *dev_priv = to_i915(dev);
c14b0485
VS
6726
6727 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6728 I915_WRITE(CHV_CANVAS(pipe), 0);
6729 }
6730
5b18e57c
DV
6731 i9xx_set_pipeconf(intel_crtc);
6732
89b667f8 6733 intel_crtc->active = true;
89b667f8 6734
a72e4c9f 6735 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6736
fd6bbda9 6737 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
89b667f8 6738
920a14b2 6739 if (IS_CHERRYVIEW(dev_priv)) {
cd2d34d9
VS
6740 chv_prepare_pll(intel_crtc, intel_crtc->config);
6741 chv_enable_pll(intel_crtc, intel_crtc->config);
6742 } else {
6743 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6744 vlv_enable_pll(intel_crtc, intel_crtc->config);
9d556c99 6745 }
89b667f8 6746
fd6bbda9 6747 intel_encoders_pre_enable(crtc, pipe_config, old_state);
89b667f8 6748
2dd24552
JB
6749 i9xx_pfit_enable(intel_crtc);
6750
b95c5321 6751 intel_color_load_luts(&pipe_config->base);
63cbb074 6752
432081bc 6753 intel_update_watermarks(intel_crtc);
e1fdc473 6754 intel_enable_pipe(intel_crtc);
be6a6f8e 6755
4b3a9526
VS
6756 assert_vblank_disabled(crtc);
6757 drm_crtc_vblank_on(crtc);
6758
fd6bbda9 6759 intel_encoders_enable(crtc, pipe_config, old_state);
89b667f8
JB
6760}
6761
f13c2ef3
DV
6762static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6763{
6764 struct drm_device *dev = crtc->base.dev;
fac5e23e 6765 struct drm_i915_private *dev_priv = to_i915(dev);
f13c2ef3 6766
6e3c9717
ACO
6767 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6768 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
f13c2ef3
DV
6769}
6770
4a806558
ML
6771static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
6772 struct drm_atomic_state *old_state)
79e53945 6773{
4a806558 6774 struct drm_crtc *crtc = pipe_config->base.crtc;
79e53945 6775 struct drm_device *dev = crtc->dev;
a72e4c9f 6776 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 6777 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cd2d34d9 6778 enum pipe pipe = intel_crtc->pipe;
79e53945 6779
53d9f4e9 6780 if (WARN_ON(intel_crtc->active))
f7abfe8b
CW
6781 return;
6782
f13c2ef3
DV
6783 i9xx_set_pll_dividers(intel_crtc);
6784
37a5650b 6785 if (intel_crtc_has_dp_encoder(intel_crtc->config))
fe3cd48d 6786 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6787
6788 intel_set_pipe_timings(intel_crtc);
bc58be60 6789 intel_set_pipe_src_size(intel_crtc);
5b18e57c 6790
5b18e57c
DV
6791 i9xx_set_pipeconf(intel_crtc);
6792
f7abfe8b 6793 intel_crtc->active = true;
6b383a7f 6794
5db94019 6795 if (!IS_GEN2(dev_priv))
a72e4c9f 6796 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6797
fd6bbda9 6798 intel_encoders_pre_enable(crtc, pipe_config, old_state);
9d6d9f19 6799
f6736a1a
DV
6800 i9xx_enable_pll(intel_crtc);
6801
2dd24552
JB
6802 i9xx_pfit_enable(intel_crtc);
6803
b95c5321 6804 intel_color_load_luts(&pipe_config->base);
63cbb074 6805
432081bc 6806 intel_update_watermarks(intel_crtc);
e1fdc473 6807 intel_enable_pipe(intel_crtc);
be6a6f8e 6808
4b3a9526
VS
6809 assert_vblank_disabled(crtc);
6810 drm_crtc_vblank_on(crtc);
6811
fd6bbda9 6812 intel_encoders_enable(crtc, pipe_config, old_state);
0b8765c6 6813}
79e53945 6814
87476d63
DV
6815static void i9xx_pfit_disable(struct intel_crtc *crtc)
6816{
6817 struct drm_device *dev = crtc->base.dev;
fac5e23e 6818 struct drm_i915_private *dev_priv = to_i915(dev);
87476d63 6819
6e3c9717 6820 if (!crtc->config->gmch_pfit.control)
328d8e82 6821 return;
87476d63 6822
328d8e82 6823 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 6824
328d8e82
DV
6825 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6826 I915_READ(PFIT_CONTROL));
6827 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
6828}
6829
4a806558
ML
6830static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
6831 struct drm_atomic_state *old_state)
0b8765c6 6832{
4a806558 6833 struct drm_crtc *crtc = old_crtc_state->base.crtc;
0b8765c6 6834 struct drm_device *dev = crtc->dev;
fac5e23e 6835 struct drm_i915_private *dev_priv = to_i915(dev);
0b8765c6
JB
6836 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6837 int pipe = intel_crtc->pipe;
ef9c3aee 6838
6304cd91
VS
6839 /*
6840 * On gen2 planes are double buffered but the pipe isn't, so we must
6841 * wait for planes to fully turn off before disabling the pipe.
6842 */
5db94019 6843 if (IS_GEN2(dev_priv))
0f0f74bc 6844 intel_wait_for_vblank(dev_priv, pipe);
6304cd91 6845
fd6bbda9 6846 intel_encoders_disable(crtc, old_crtc_state, old_state);
4b3a9526 6847
f9b61ff6
DV
6848 drm_crtc_vblank_off(crtc);
6849 assert_vblank_disabled(crtc);
6850
575f7ab7 6851 intel_disable_pipe(intel_crtc);
24a1f16d 6852
87476d63 6853 i9xx_pfit_disable(intel_crtc);
24a1f16d 6854
fd6bbda9 6855 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
89b667f8 6856
d7edc4e5 6857 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
920a14b2 6858 if (IS_CHERRYVIEW(dev_priv))
076ed3b2 6859 chv_disable_pll(dev_priv, pipe);
11a914c2 6860 else if (IS_VALLEYVIEW(dev_priv))
076ed3b2
CML
6861 vlv_disable_pll(dev_priv, pipe);
6862 else
1c4e0274 6863 i9xx_disable_pll(intel_crtc);
076ed3b2 6864 }
0b8765c6 6865
fd6bbda9 6866 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
d6db995f 6867
5db94019 6868 if (!IS_GEN2(dev_priv))
a72e4c9f 6869 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
0b8765c6
JB
6870}
6871
b17d48e2
ML
6872static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
6873{
842e0307 6874 struct intel_encoder *encoder;
b17d48e2
ML
6875 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6876 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6877 enum intel_display_power_domain domain;
6878 unsigned long domains;
4a806558
ML
6879 struct drm_atomic_state *state;
6880 struct intel_crtc_state *crtc_state;
6881 int ret;
b17d48e2
ML
6882
6883 if (!intel_crtc->active)
6884 return;
6885
1d4258db 6886 if (crtc->primary->state->visible) {
5a21b665 6887 WARN_ON(intel_crtc->flip_work);
fc32b1fd 6888
2622a081 6889 intel_pre_disable_primary_noatomic(crtc);
54a41961
ML
6890
6891 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
1d4258db 6892 crtc->primary->state->visible = false;
a539205a
ML
6893 }
6894
4a806558
ML
6895 state = drm_atomic_state_alloc(crtc->dev);
6896 state->acquire_ctx = crtc->dev->mode_config.acquire_ctx;
6897
6898 /* Everything's already locked, -EDEADLK can't happen. */
6899 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
6900 ret = drm_atomic_add_affected_connectors(state, crtc);
6901
6902 WARN_ON(IS_ERR(crtc_state) || ret);
6903
6904 dev_priv->display.crtc_disable(crtc_state, state);
6905
0853695c 6906 drm_atomic_state_put(state);
842e0307 6907
78108b7c
VS
6908 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
6909 crtc->base.id, crtc->name);
842e0307
ML
6910
6911 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6912 crtc->state->active = false;
37d9078b 6913 intel_crtc->active = false;
842e0307
ML
6914 crtc->enabled = false;
6915 crtc->state->connector_mask = 0;
6916 crtc->state->encoder_mask = 0;
6917
6918 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6919 encoder->base.crtc = NULL;
6920
58f9c0bc 6921 intel_fbc_disable(intel_crtc);
432081bc 6922 intel_update_watermarks(intel_crtc);
1f7457b1 6923 intel_disable_shared_dpll(intel_crtc);
b17d48e2
ML
6924
6925 domains = intel_crtc->enabled_power_domains;
6926 for_each_power_domain(domain, domains)
6927 intel_display_power_put(dev_priv, domain);
6928 intel_crtc->enabled_power_domains = 0;
565602d7
ML
6929
6930 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6931 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
b17d48e2
ML
6932}
6933
6b72d486
ML
6934/*
6935 * turn all crtc's off, but do not adjust state
6936 * This has to be paired with a call to intel_modeset_setup_hw_state.
6937 */
70e0bd74 6938int intel_display_suspend(struct drm_device *dev)
ee7b9f93 6939{
e2c8b870 6940 struct drm_i915_private *dev_priv = to_i915(dev);
70e0bd74 6941 struct drm_atomic_state *state;
e2c8b870 6942 int ret;
70e0bd74 6943
e2c8b870
ML
6944 state = drm_atomic_helper_suspend(dev);
6945 ret = PTR_ERR_OR_ZERO(state);
70e0bd74
ML
6946 if (ret)
6947 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
e2c8b870
ML
6948 else
6949 dev_priv->modeset_restore_state = state;
70e0bd74 6950 return ret;
ee7b9f93
JB
6951}
6952
ea5b213a 6953void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 6954{
4ef69c7a 6955 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 6956
ea5b213a
CW
6957 drm_encoder_cleanup(encoder);
6958 kfree(intel_encoder);
7e7d76c3
JB
6959}
6960
0a91ca29
DV
6961/* Cross check the actual hw state with our own modeset state tracking (and it's
6962 * internal consistency). */
5a21b665 6963static void intel_connector_verify_state(struct intel_connector *connector)
79e53945 6964{
5a21b665 6965 struct drm_crtc *crtc = connector->base.state->crtc;
35dd3c64
ML
6966
6967 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6968 connector->base.base.id,
6969 connector->base.name);
6970
0a91ca29 6971 if (connector->get_hw_state(connector)) {
e85376cb 6972 struct intel_encoder *encoder = connector->encoder;
5a21b665 6973 struct drm_connector_state *conn_state = connector->base.state;
0a91ca29 6974
35dd3c64
ML
6975 I915_STATE_WARN(!crtc,
6976 "connector enabled without attached crtc\n");
0a91ca29 6977
35dd3c64
ML
6978 if (!crtc)
6979 return;
6980
6981 I915_STATE_WARN(!crtc->state->active,
6982 "connector is active, but attached crtc isn't\n");
6983
e85376cb 6984 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
35dd3c64
ML
6985 return;
6986
e85376cb 6987 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
35dd3c64
ML
6988 "atomic encoder doesn't match attached encoder\n");
6989
e85376cb 6990 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
35dd3c64
ML
6991 "attached encoder crtc differs from connector crtc\n");
6992 } else {
4d688a2a
ML
6993 I915_STATE_WARN(crtc && crtc->state->active,
6994 "attached crtc is active, but connector isn't\n");
5a21b665 6995 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
35dd3c64 6996 "best encoder set without crtc!\n");
0a91ca29 6997 }
79e53945
JB
6998}
6999
08d9bc92
ACO
7000int intel_connector_init(struct intel_connector *connector)
7001{
5350a031 7002 drm_atomic_helper_connector_reset(&connector->base);
08d9bc92 7003
5350a031 7004 if (!connector->base.state)
08d9bc92
ACO
7005 return -ENOMEM;
7006
08d9bc92
ACO
7007 return 0;
7008}
7009
7010struct intel_connector *intel_connector_alloc(void)
7011{
7012 struct intel_connector *connector;
7013
7014 connector = kzalloc(sizeof *connector, GFP_KERNEL);
7015 if (!connector)
7016 return NULL;
7017
7018 if (intel_connector_init(connector) < 0) {
7019 kfree(connector);
7020 return NULL;
7021 }
7022
7023 return connector;
7024}
7025
f0947c37
DV
7026/* Simple connector->get_hw_state implementation for encoders that support only
7027 * one connector and no cloning and hence the encoder state determines the state
7028 * of the connector. */
7029bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 7030{
24929352 7031 enum pipe pipe = 0;
f0947c37 7032 struct intel_encoder *encoder = connector->encoder;
ea5b213a 7033
f0947c37 7034 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
7035}
7036
6d293983 7037static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
d272ddfa 7038{
6d293983
ACO
7039 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
7040 return crtc_state->fdi_lanes;
d272ddfa
VS
7041
7042 return 0;
7043}
7044
6d293983 7045static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5cec258b 7046 struct intel_crtc_state *pipe_config)
1857e1da 7047{
8652744b 7048 struct drm_i915_private *dev_priv = to_i915(dev);
6d293983
ACO
7049 struct drm_atomic_state *state = pipe_config->base.state;
7050 struct intel_crtc *other_crtc;
7051 struct intel_crtc_state *other_crtc_state;
7052
1857e1da
DV
7053 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
7054 pipe_name(pipe), pipe_config->fdi_lanes);
7055 if (pipe_config->fdi_lanes > 4) {
7056 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
7057 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 7058 return -EINVAL;
1857e1da
DV
7059 }
7060
8652744b 7061 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
1857e1da
DV
7062 if (pipe_config->fdi_lanes > 2) {
7063 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
7064 pipe_config->fdi_lanes);
6d293983 7065 return -EINVAL;
1857e1da 7066 } else {
6d293983 7067 return 0;
1857e1da
DV
7068 }
7069 }
7070
b7f05d4a 7071 if (INTEL_INFO(dev_priv)->num_pipes == 2)
6d293983 7072 return 0;
1857e1da
DV
7073
7074 /* Ivybridge 3 pipe is really complicated */
7075 switch (pipe) {
7076 case PIPE_A:
6d293983 7077 return 0;
1857e1da 7078 case PIPE_B:
6d293983
ACO
7079 if (pipe_config->fdi_lanes <= 2)
7080 return 0;
7081
b91eb5cc 7082 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
6d293983
ACO
7083 other_crtc_state =
7084 intel_atomic_get_crtc_state(state, other_crtc);
7085 if (IS_ERR(other_crtc_state))
7086 return PTR_ERR(other_crtc_state);
7087
7088 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
1857e1da
DV
7089 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
7090 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 7091 return -EINVAL;
1857e1da 7092 }
6d293983 7093 return 0;
1857e1da 7094 case PIPE_C:
251cc67c
VS
7095 if (pipe_config->fdi_lanes > 2) {
7096 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
7097 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 7098 return -EINVAL;
251cc67c 7099 }
6d293983 7100
b91eb5cc 7101 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
6d293983
ACO
7102 other_crtc_state =
7103 intel_atomic_get_crtc_state(state, other_crtc);
7104 if (IS_ERR(other_crtc_state))
7105 return PTR_ERR(other_crtc_state);
7106
7107 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
1857e1da 7108 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
6d293983 7109 return -EINVAL;
1857e1da 7110 }
6d293983 7111 return 0;
1857e1da
DV
7112 default:
7113 BUG();
7114 }
7115}
7116
e29c22c0
DV
7117#define RETRY 1
7118static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5cec258b 7119 struct intel_crtc_state *pipe_config)
877d48d5 7120{
1857e1da 7121 struct drm_device *dev = intel_crtc->base.dev;
7c5f93b0 7122 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6d293983
ACO
7123 int lane, link_bw, fdi_dotclock, ret;
7124 bool needs_recompute = false;
877d48d5 7125
e29c22c0 7126retry:
877d48d5
DV
7127 /* FDI is a binary signal running at ~2.7GHz, encoding
7128 * each output octet as 10 bits. The actual frequency
7129 * is stored as a divider into a 100MHz clock, and the
7130 * mode pixel clock is stored in units of 1KHz.
7131 * Hence the bw of each lane in terms of the mode signal
7132 * is:
7133 */
21a727b3 7134 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
877d48d5 7135
241bfc38 7136 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 7137
2bd89a07 7138 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
7139 pipe_config->pipe_bpp);
7140
7141 pipe_config->fdi_lanes = lane;
7142
2bd89a07 7143 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 7144 link_bw, &pipe_config->fdi_m_n);
1857e1da 7145
e3b247da 7146 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
6d293983 7147 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
e29c22c0
DV
7148 pipe_config->pipe_bpp -= 2*3;
7149 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
7150 pipe_config->pipe_bpp);
7151 needs_recompute = true;
7152 pipe_config->bw_constrained = true;
7153
7154 goto retry;
7155 }
7156
7157 if (needs_recompute)
7158 return RETRY;
7159
6d293983 7160 return ret;
877d48d5
DV
7161}
7162
8cfb3407
VS
7163static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
7164 struct intel_crtc_state *pipe_config)
7165{
7166 if (pipe_config->pipe_bpp > 24)
7167 return false;
7168
7169 /* HSW can handle pixel rate up to cdclk? */
2d1fe073 7170 if (IS_HASWELL(dev_priv))
8cfb3407
VS
7171 return true;
7172
7173 /*
b432e5cf
VS
7174 * We compare against max which means we must take
7175 * the increased cdclk requirement into account when
7176 * calculating the new cdclk.
7177 *
7178 * Should measure whether using a lower cdclk w/o IPS
8cfb3407
VS
7179 */
7180 return ilk_pipe_pixel_rate(pipe_config) <=
7181 dev_priv->max_cdclk_freq * 95 / 100;
7182}
7183
42db64ef 7184static void hsw_compute_ips_config(struct intel_crtc *crtc,
5cec258b 7185 struct intel_crtc_state *pipe_config)
42db64ef 7186{
8cfb3407 7187 struct drm_device *dev = crtc->base.dev;
fac5e23e 7188 struct drm_i915_private *dev_priv = to_i915(dev);
8cfb3407 7189
d330a953 7190 pipe_config->ips_enabled = i915.enable_ips &&
8cfb3407
VS
7191 hsw_crtc_supports_ips(crtc) &&
7192 pipe_config_supports_ips(dev_priv, pipe_config);
42db64ef
PZ
7193}
7194
39acb4aa
VS
7195static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
7196{
7197 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
7198
7199 /* GDG double wide on either pipe, otherwise pipe A only */
7200 return INTEL_INFO(dev_priv)->gen < 4 &&
7201 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
7202}
7203
a43f6e0f 7204static int intel_crtc_compute_config(struct intel_crtc *crtc,
5cec258b 7205 struct intel_crtc_state *pipe_config)
79e53945 7206{
a43f6e0f 7207 struct drm_device *dev = crtc->base.dev;
fac5e23e 7208 struct drm_i915_private *dev_priv = to_i915(dev);
7c5f93b0 7209 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
f3261156 7210 int clock_limit = dev_priv->max_dotclk_freq;
89749350 7211
6315b5d3 7212 if (INTEL_GEN(dev_priv) < 4) {
f3261156 7213 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
cf532bb2
VS
7214
7215 /*
39acb4aa 7216 * Enable double wide mode when the dot clock
cf532bb2 7217 * is > 90% of the (display) core speed.
cf532bb2 7218 */
39acb4aa
VS
7219 if (intel_crtc_supports_double_wide(crtc) &&
7220 adjusted_mode->crtc_clock > clock_limit) {
f3261156 7221 clock_limit = dev_priv->max_dotclk_freq;
cf532bb2 7222 pipe_config->double_wide = true;
ad3a4479 7223 }
f3261156 7224 }
ad3a4479 7225
f3261156
VS
7226 if (adjusted_mode->crtc_clock > clock_limit) {
7227 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
7228 adjusted_mode->crtc_clock, clock_limit,
7229 yesno(pipe_config->double_wide));
7230 return -EINVAL;
2c07245f 7231 }
89749350 7232
1d1d0e27
VS
7233 /*
7234 * Pipe horizontal size must be even in:
7235 * - DVO ganged mode
7236 * - LVDS dual channel mode
7237 * - Double wide pipe
7238 */
2d84d2b3 7239 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
7240 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
7241 pipe_config->pipe_src_w &= ~1;
7242
8693a824
DL
7243 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
7244 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42 7245 */
9beb5fea 7246 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
aad941d5 7247 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
e29c22c0 7248 return -EINVAL;
44f46b42 7249
50a0bc90 7250 if (HAS_IPS(dev_priv))
a43f6e0f
DV
7251 hsw_compute_ips_config(crtc, pipe_config);
7252
877d48d5 7253 if (pipe_config->has_pch_encoder)
a43f6e0f 7254 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 7255
cf5a15be 7256 return 0;
79e53945
JB
7257}
7258
1353c4fb 7259static int skylake_get_display_clock_speed(struct drm_i915_private *dev_priv)
1652d19e 7260{
1353c4fb 7261 u32 cdctl;
1652d19e 7262
ea61791e 7263 skl_dpll0_update(dev_priv);
1652d19e 7264
63911d72 7265 if (dev_priv->cdclk_pll.vco == 0)
709e05c3 7266 return dev_priv->cdclk_pll.ref;
1652d19e 7267
ea61791e 7268 cdctl = I915_READ(CDCLK_CTL);
1652d19e 7269
63911d72 7270 if (dev_priv->cdclk_pll.vco == 8640000) {
1652d19e
VS
7271 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
7272 case CDCLK_FREQ_450_432:
7273 return 432000;
7274 case CDCLK_FREQ_337_308:
487ed2e4 7275 return 308571;
ea61791e
VS
7276 case CDCLK_FREQ_540:
7277 return 540000;
1652d19e 7278 case CDCLK_FREQ_675_617:
487ed2e4 7279 return 617143;
1652d19e 7280 default:
ea61791e 7281 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
1652d19e
VS
7282 }
7283 } else {
1652d19e
VS
7284 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
7285 case CDCLK_FREQ_450_432:
7286 return 450000;
7287 case CDCLK_FREQ_337_308:
7288 return 337500;
ea61791e
VS
7289 case CDCLK_FREQ_540:
7290 return 540000;
1652d19e
VS
7291 case CDCLK_FREQ_675_617:
7292 return 675000;
7293 default:
ea61791e 7294 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
1652d19e
VS
7295 }
7296 }
7297
709e05c3 7298 return dev_priv->cdclk_pll.ref;
1652d19e
VS
7299}
7300
83d7c81f
VS
7301static void bxt_de_pll_update(struct drm_i915_private *dev_priv)
7302{
7303 u32 val;
7304
7305 dev_priv->cdclk_pll.ref = 19200;
1c3f7700 7306 dev_priv->cdclk_pll.vco = 0;
83d7c81f
VS
7307
7308 val = I915_READ(BXT_DE_PLL_ENABLE);
1c3f7700 7309 if ((val & BXT_DE_PLL_PLL_ENABLE) == 0)
83d7c81f 7310 return;
83d7c81f 7311
1c3f7700
ID
7312 if (WARN_ON((val & BXT_DE_PLL_LOCK) == 0))
7313 return;
83d7c81f
VS
7314
7315 val = I915_READ(BXT_DE_PLL_CTL);
7316 dev_priv->cdclk_pll.vco = (val & BXT_DE_PLL_RATIO_MASK) *
7317 dev_priv->cdclk_pll.ref;
7318}
7319
1353c4fb 7320static int broxton_get_display_clock_speed(struct drm_i915_private *dev_priv)
acd3f3d3 7321{
f5986242
VS
7322 u32 divider;
7323 int div, vco;
acd3f3d3 7324
83d7c81f
VS
7325 bxt_de_pll_update(dev_priv);
7326
f5986242
VS
7327 vco = dev_priv->cdclk_pll.vco;
7328 if (vco == 0)
7329 return dev_priv->cdclk_pll.ref;
acd3f3d3 7330
f5986242 7331 divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
acd3f3d3 7332
f5986242 7333 switch (divider) {
acd3f3d3 7334 case BXT_CDCLK_CD2X_DIV_SEL_1:
f5986242
VS
7335 div = 2;
7336 break;
acd3f3d3 7337 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
89b3c3c7 7338 WARN(IS_GEMINILAKE(dev_priv), "Unsupported divider\n");
f5986242
VS
7339 div = 3;
7340 break;
acd3f3d3 7341 case BXT_CDCLK_CD2X_DIV_SEL_2:
f5986242
VS
7342 div = 4;
7343 break;
acd3f3d3 7344 case BXT_CDCLK_CD2X_DIV_SEL_4:
f5986242
VS
7345 div = 8;
7346 break;
7347 default:
7348 MISSING_CASE(divider);
7349 return dev_priv->cdclk_pll.ref;
acd3f3d3
BP
7350 }
7351
f5986242 7352 return DIV_ROUND_CLOSEST(vco, div);
acd3f3d3
BP
7353}
7354
1353c4fb 7355static int broadwell_get_display_clock_speed(struct drm_i915_private *dev_priv)
1652d19e 7356{
1652d19e
VS
7357 uint32_t lcpll = I915_READ(LCPLL_CTL);
7358 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
7359
7360 if (lcpll & LCPLL_CD_SOURCE_FCLK)
7361 return 800000;
7362 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
7363 return 450000;
7364 else if (freq == LCPLL_CLK_FREQ_450)
7365 return 450000;
7366 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
7367 return 540000;
7368 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
7369 return 337500;
7370 else
7371 return 675000;
7372}
7373
1353c4fb 7374static int haswell_get_display_clock_speed(struct drm_i915_private *dev_priv)
1652d19e 7375{
1652d19e
VS
7376 uint32_t lcpll = I915_READ(LCPLL_CTL);
7377 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
7378
7379 if (lcpll & LCPLL_CD_SOURCE_FCLK)
7380 return 800000;
7381 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
7382 return 450000;
7383 else if (freq == LCPLL_CLK_FREQ_450)
7384 return 450000;
50a0bc90 7385 else if (IS_HSW_ULT(dev_priv))
1652d19e
VS
7386 return 337500;
7387 else
7388 return 540000;
79e53945
JB
7389}
7390
1353c4fb 7391static int valleyview_get_display_clock_speed(struct drm_i915_private *dev_priv)
25eb05fc 7392{
1353c4fb 7393 return vlv_get_cck_clock_hpll(dev_priv, "cdclk",
bfa7df01 7394 CCK_DISPLAY_CLOCK_CONTROL);
25eb05fc
JB
7395}
7396
1353c4fb 7397static int ilk_get_display_clock_speed(struct drm_i915_private *dev_priv)
b37a6434
VS
7398{
7399 return 450000;
7400}
7401
1353c4fb 7402static int i945_get_display_clock_speed(struct drm_i915_private *dev_priv)
e70236a8
JB
7403{
7404 return 400000;
7405}
79e53945 7406
1353c4fb 7407static int i915_get_display_clock_speed(struct drm_i915_private *dev_priv)
79e53945 7408{
e907f170 7409 return 333333;
e70236a8 7410}
79e53945 7411
1353c4fb 7412static int i9xx_misc_get_display_clock_speed(struct drm_i915_private *dev_priv)
e70236a8
JB
7413{
7414 return 200000;
7415}
79e53945 7416
1353c4fb 7417static int pnv_get_display_clock_speed(struct drm_i915_private *dev_priv)
257a7ffc 7418{
1353c4fb 7419 struct pci_dev *pdev = dev_priv->drm.pdev;
257a7ffc
DV
7420 u16 gcfgc = 0;
7421
52a05c30 7422 pci_read_config_word(pdev, GCFGC, &gcfgc);
257a7ffc
DV
7423
7424 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7425 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
e907f170 7426 return 266667;
257a7ffc 7427 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
e907f170 7428 return 333333;
257a7ffc 7429 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
e907f170 7430 return 444444;
257a7ffc
DV
7431 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
7432 return 200000;
7433 default:
7434 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
7435 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
e907f170 7436 return 133333;
257a7ffc 7437 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
e907f170 7438 return 166667;
257a7ffc
DV
7439 }
7440}
7441
1353c4fb 7442static int i915gm_get_display_clock_speed(struct drm_i915_private *dev_priv)
e70236a8 7443{
1353c4fb 7444 struct pci_dev *pdev = dev_priv->drm.pdev;
e70236a8 7445 u16 gcfgc = 0;
79e53945 7446
52a05c30 7447 pci_read_config_word(pdev, GCFGC, &gcfgc);
e70236a8
JB
7448
7449 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
e907f170 7450 return 133333;
e70236a8
JB
7451 else {
7452 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7453 case GC_DISPLAY_CLOCK_333_MHZ:
e907f170 7454 return 333333;
e70236a8
JB
7455 default:
7456 case GC_DISPLAY_CLOCK_190_200_MHZ:
7457 return 190000;
79e53945 7458 }
e70236a8
JB
7459 }
7460}
7461
1353c4fb 7462static int i865_get_display_clock_speed(struct drm_i915_private *dev_priv)
e70236a8 7463{
e907f170 7464 return 266667;
e70236a8
JB
7465}
7466
1353c4fb 7467static int i85x_get_display_clock_speed(struct drm_i915_private *dev_priv)
e70236a8 7468{
1353c4fb 7469 struct pci_dev *pdev = dev_priv->drm.pdev;
e70236a8 7470 u16 hpllcc = 0;
1b1d2716 7471
65cd2b3f
VS
7472 /*
7473 * 852GM/852GMV only supports 133 MHz and the HPLLCC
7474 * encoding is different :(
7475 * FIXME is this the right way to detect 852GM/852GMV?
7476 */
52a05c30 7477 if (pdev->revision == 0x1)
65cd2b3f
VS
7478 return 133333;
7479
52a05c30 7480 pci_bus_read_config_word(pdev->bus,
1b1d2716
VS
7481 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
7482
e70236a8
JB
7483 /* Assume that the hardware is in the high speed state. This
7484 * should be the default.
7485 */
7486 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
7487 case GC_CLOCK_133_200:
1b1d2716 7488 case GC_CLOCK_133_200_2:
e70236a8
JB
7489 case GC_CLOCK_100_200:
7490 return 200000;
7491 case GC_CLOCK_166_250:
7492 return 250000;
7493 case GC_CLOCK_100_133:
e907f170 7494 return 133333;
1b1d2716
VS
7495 case GC_CLOCK_133_266:
7496 case GC_CLOCK_133_266_2:
7497 case GC_CLOCK_166_266:
7498 return 266667;
e70236a8 7499 }
79e53945 7500
e70236a8
JB
7501 /* Shouldn't happen */
7502 return 0;
7503}
79e53945 7504
1353c4fb 7505static int i830_get_display_clock_speed(struct drm_i915_private *dev_priv)
e70236a8 7506{
e907f170 7507 return 133333;
79e53945
JB
7508}
7509
1353c4fb 7510static unsigned int intel_hpll_vco(struct drm_i915_private *dev_priv)
34edce2f 7511{
34edce2f
VS
7512 static const unsigned int blb_vco[8] = {
7513 [0] = 3200000,
7514 [1] = 4000000,
7515 [2] = 5333333,
7516 [3] = 4800000,
7517 [4] = 6400000,
7518 };
7519 static const unsigned int pnv_vco[8] = {
7520 [0] = 3200000,
7521 [1] = 4000000,
7522 [2] = 5333333,
7523 [3] = 4800000,
7524 [4] = 2666667,
7525 };
7526 static const unsigned int cl_vco[8] = {
7527 [0] = 3200000,
7528 [1] = 4000000,
7529 [2] = 5333333,
7530 [3] = 6400000,
7531 [4] = 3333333,
7532 [5] = 3566667,
7533 [6] = 4266667,
7534 };
7535 static const unsigned int elk_vco[8] = {
7536 [0] = 3200000,
7537 [1] = 4000000,
7538 [2] = 5333333,
7539 [3] = 4800000,
7540 };
7541 static const unsigned int ctg_vco[8] = {
7542 [0] = 3200000,
7543 [1] = 4000000,
7544 [2] = 5333333,
7545 [3] = 6400000,
7546 [4] = 2666667,
7547 [5] = 4266667,
7548 };
7549 const unsigned int *vco_table;
7550 unsigned int vco;
7551 uint8_t tmp = 0;
7552
7553 /* FIXME other chipsets? */
50a0bc90 7554 if (IS_GM45(dev_priv))
34edce2f 7555 vco_table = ctg_vco;
9beb5fea 7556 else if (IS_G4X(dev_priv))
34edce2f 7557 vco_table = elk_vco;
c0f86832 7558 else if (IS_I965GM(dev_priv))
34edce2f 7559 vco_table = cl_vco;
1353c4fb 7560 else if (IS_PINEVIEW(dev_priv))
34edce2f 7561 vco_table = pnv_vco;
1353c4fb 7562 else if (IS_G33(dev_priv))
34edce2f
VS
7563 vco_table = blb_vco;
7564 else
7565 return 0;
7566
1353c4fb 7567 tmp = I915_READ(IS_MOBILE(dev_priv) ? HPLLVCO_MOBILE : HPLLVCO);
34edce2f
VS
7568
7569 vco = vco_table[tmp & 0x7];
7570 if (vco == 0)
7571 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7572 else
7573 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7574
7575 return vco;
7576}
7577
1353c4fb 7578static int gm45_get_display_clock_speed(struct drm_i915_private *dev_priv)
34edce2f 7579{
1353c4fb
VS
7580 struct pci_dev *pdev = dev_priv->drm.pdev;
7581 unsigned int cdclk_sel, vco = intel_hpll_vco(dev_priv);
34edce2f
VS
7582 uint16_t tmp = 0;
7583
52a05c30 7584 pci_read_config_word(pdev, GCFGC, &tmp);
34edce2f
VS
7585
7586 cdclk_sel = (tmp >> 12) & 0x1;
7587
7588 switch (vco) {
7589 case 2666667:
7590 case 4000000:
7591 case 5333333:
7592 return cdclk_sel ? 333333 : 222222;
7593 case 3200000:
7594 return cdclk_sel ? 320000 : 228571;
7595 default:
7596 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7597 return 222222;
7598 }
7599}
7600
1353c4fb 7601static int i965gm_get_display_clock_speed(struct drm_i915_private *dev_priv)
34edce2f 7602{
1353c4fb 7603 struct pci_dev *pdev = dev_priv->drm.pdev;
34edce2f
VS
7604 static const uint8_t div_3200[] = { 16, 10, 8 };
7605 static const uint8_t div_4000[] = { 20, 12, 10 };
7606 static const uint8_t div_5333[] = { 24, 16, 14 };
7607 const uint8_t *div_table;
1353c4fb 7608 unsigned int cdclk_sel, vco = intel_hpll_vco(dev_priv);
34edce2f
VS
7609 uint16_t tmp = 0;
7610
52a05c30 7611 pci_read_config_word(pdev, GCFGC, &tmp);
34edce2f
VS
7612
7613 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7614
7615 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7616 goto fail;
7617
7618 switch (vco) {
7619 case 3200000:
7620 div_table = div_3200;
7621 break;
7622 case 4000000:
7623 div_table = div_4000;
7624 break;
7625 case 5333333:
7626 div_table = div_5333;
7627 break;
7628 default:
7629 goto fail;
7630 }
7631
7632 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7633
caf4e252 7634fail:
34edce2f
VS
7635 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7636 return 200000;
7637}
7638
1353c4fb 7639static int g33_get_display_clock_speed(struct drm_i915_private *dev_priv)
34edce2f 7640{
1353c4fb 7641 struct pci_dev *pdev = dev_priv->drm.pdev;
34edce2f
VS
7642 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7643 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7644 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7645 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7646 const uint8_t *div_table;
1353c4fb 7647 unsigned int cdclk_sel, vco = intel_hpll_vco(dev_priv);
34edce2f
VS
7648 uint16_t tmp = 0;
7649
52a05c30 7650 pci_read_config_word(pdev, GCFGC, &tmp);
34edce2f
VS
7651
7652 cdclk_sel = (tmp >> 4) & 0x7;
7653
7654 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7655 goto fail;
7656
7657 switch (vco) {
7658 case 3200000:
7659 div_table = div_3200;
7660 break;
7661 case 4000000:
7662 div_table = div_4000;
7663 break;
7664 case 4800000:
7665 div_table = div_4800;
7666 break;
7667 case 5333333:
7668 div_table = div_5333;
7669 break;
7670 default:
7671 goto fail;
7672 }
7673
7674 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7675
caf4e252 7676fail:
34edce2f
VS
7677 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7678 return 190476;
7679}
7680
2c07245f 7681static void
a65851af 7682intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 7683{
a65851af
VS
7684 while (*num > DATA_LINK_M_N_MASK ||
7685 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
7686 *num >>= 1;
7687 *den >>= 1;
7688 }
7689}
7690
a65851af
VS
7691static void compute_m_n(unsigned int m, unsigned int n,
7692 uint32_t *ret_m, uint32_t *ret_n)
7693{
7694 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7695 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7696 intel_reduce_m_n_ratio(ret_m, ret_n);
7697}
7698
e69d0bc1
DV
7699void
7700intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7701 int pixel_clock, int link_clock,
7702 struct intel_link_m_n *m_n)
2c07245f 7703{
e69d0bc1 7704 m_n->tu = 64;
a65851af
VS
7705
7706 compute_m_n(bits_per_pixel * pixel_clock,
7707 link_clock * nlanes * 8,
7708 &m_n->gmch_m, &m_n->gmch_n);
7709
7710 compute_m_n(pixel_clock, link_clock,
7711 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
7712}
7713
a7615030
CW
7714static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7715{
d330a953
JN
7716 if (i915.panel_use_ssc >= 0)
7717 return i915.panel_use_ssc != 0;
41aa3448 7718 return dev_priv->vbt.lvds_use_ssc
435793df 7719 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
7720}
7721
7429e9d4 7722static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 7723{
7df00d7a 7724 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 7725}
f47709a9 7726
7429e9d4
DV
7727static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7728{
7729 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
7730}
7731
f47709a9 7732static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
190f68c5 7733 struct intel_crtc_state *crtc_state,
9e2c8475 7734 struct dpll *reduced_clock)
a7516a05 7735{
9b1e14f4 7736 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
a7516a05
JB
7737 u32 fp, fp2 = 0;
7738
9b1e14f4 7739 if (IS_PINEVIEW(dev_priv)) {
190f68c5 7740 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7741 if (reduced_clock)
7429e9d4 7742 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 7743 } else {
190f68c5 7744 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7745 if (reduced_clock)
7429e9d4 7746 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
7747 }
7748
190f68c5 7749 crtc_state->dpll_hw_state.fp0 = fp;
a7516a05 7750
f47709a9 7751 crtc->lowfreq_avail = false;
2d84d2b3 7752 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ab585dea 7753 reduced_clock) {
190f68c5 7754 crtc_state->dpll_hw_state.fp1 = fp2;
f47709a9 7755 crtc->lowfreq_avail = true;
a7516a05 7756 } else {
190f68c5 7757 crtc_state->dpll_hw_state.fp1 = fp;
a7516a05
JB
7758 }
7759}
7760
5e69f97f
CML
7761static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7762 pipe)
89b667f8
JB
7763{
7764 u32 reg_val;
7765
7766 /*
7767 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7768 * and set it to a reasonable value instead.
7769 */
ab3c759a 7770 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
7771 reg_val &= 0xffffff00;
7772 reg_val |= 0x00000030;
ab3c759a 7773 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7774
ab3c759a 7775 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7776 reg_val &= 0x8cffffff;
7777 reg_val = 0x8c000000;
ab3c759a 7778 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 7779
ab3c759a 7780 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 7781 reg_val &= 0xffffff00;
ab3c759a 7782 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7783
ab3c759a 7784 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7785 reg_val &= 0x00ffffff;
7786 reg_val |= 0xb0000000;
ab3c759a 7787 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
7788}
7789
b551842d
DV
7790static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7791 struct intel_link_m_n *m_n)
7792{
7793 struct drm_device *dev = crtc->base.dev;
fac5e23e 7794 struct drm_i915_private *dev_priv = to_i915(dev);
b551842d
DV
7795 int pipe = crtc->pipe;
7796
e3b95f1e
DV
7797 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7798 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7799 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7800 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
7801}
7802
7803static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
7804 struct intel_link_m_n *m_n,
7805 struct intel_link_m_n *m2_n2)
b551842d 7806{
6315b5d3 7807 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
b551842d 7808 int pipe = crtc->pipe;
6e3c9717 7809 enum transcoder transcoder = crtc->config->cpu_transcoder;
b551842d 7810
6315b5d3 7811 if (INTEL_GEN(dev_priv) >= 5) {
b551842d
DV
7812 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7813 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7814 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7815 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
7816 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7817 * for gen < 8) and if DRRS is supported (to make sure the
7818 * registers are not unnecessarily accessed).
7819 */
920a14b2
TU
7820 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
7821 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
f769cd24
VK
7822 I915_WRITE(PIPE_DATA_M2(transcoder),
7823 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7824 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7825 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7826 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7827 }
b551842d 7828 } else {
e3b95f1e
DV
7829 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7830 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7831 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7832 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
7833 }
7834}
7835
fe3cd48d 7836void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
03afc4a2 7837{
fe3cd48d
R
7838 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7839
7840 if (m_n == M1_N1) {
7841 dp_m_n = &crtc->config->dp_m_n;
7842 dp_m2_n2 = &crtc->config->dp_m2_n2;
7843 } else if (m_n == M2_N2) {
7844
7845 /*
7846 * M2_N2 registers are not supported. Hence m2_n2 divider value
7847 * needs to be programmed into M1_N1.
7848 */
7849 dp_m_n = &crtc->config->dp_m2_n2;
7850 } else {
7851 DRM_ERROR("Unsupported divider value\n");
7852 return;
7853 }
7854
6e3c9717
ACO
7855 if (crtc->config->has_pch_encoder)
7856 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
03afc4a2 7857 else
fe3cd48d 7858 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
03afc4a2
DV
7859}
7860
251ac862
DV
7861static void vlv_compute_dpll(struct intel_crtc *crtc,
7862 struct intel_crtc_state *pipe_config)
bdd4b6a6 7863{
03ed5cbf 7864 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
cd2d34d9 7865 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
03ed5cbf
VS
7866 if (crtc->pipe != PIPE_A)
7867 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
bdd4b6a6 7868
cd2d34d9 7869 /* DPLL not used with DSI, but still need the rest set up */
d7edc4e5 7870 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
cd2d34d9
VS
7871 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
7872 DPLL_EXT_BUFFER_ENABLE_VLV;
7873
03ed5cbf
VS
7874 pipe_config->dpll_hw_state.dpll_md =
7875 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
7876}
bdd4b6a6 7877
03ed5cbf
VS
7878static void chv_compute_dpll(struct intel_crtc *crtc,
7879 struct intel_crtc_state *pipe_config)
7880{
7881 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
cd2d34d9 7882 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
03ed5cbf
VS
7883 if (crtc->pipe != PIPE_A)
7884 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7885
cd2d34d9 7886 /* DPLL not used with DSI, but still need the rest set up */
d7edc4e5 7887 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
cd2d34d9
VS
7888 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
7889
03ed5cbf
VS
7890 pipe_config->dpll_hw_state.dpll_md =
7891 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
bdd4b6a6
DV
7892}
7893
d288f65f 7894static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7895 const struct intel_crtc_state *pipe_config)
a0c4da24 7896{
f47709a9 7897 struct drm_device *dev = crtc->base.dev;
fac5e23e 7898 struct drm_i915_private *dev_priv = to_i915(dev);
cd2d34d9 7899 enum pipe pipe = crtc->pipe;
bdd4b6a6 7900 u32 mdiv;
a0c4da24 7901 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 7902 u32 coreclk, reg_val;
a0c4da24 7903
cd2d34d9
VS
7904 /* Enable Refclk */
7905 I915_WRITE(DPLL(pipe),
7906 pipe_config->dpll_hw_state.dpll &
7907 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
7908
7909 /* No need to actually set up the DPLL with DSI */
7910 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7911 return;
7912
a580516d 7913 mutex_lock(&dev_priv->sb_lock);
09153000 7914
d288f65f
VS
7915 bestn = pipe_config->dpll.n;
7916 bestm1 = pipe_config->dpll.m1;
7917 bestm2 = pipe_config->dpll.m2;
7918 bestp1 = pipe_config->dpll.p1;
7919 bestp2 = pipe_config->dpll.p2;
a0c4da24 7920
89b667f8
JB
7921 /* See eDP HDMI DPIO driver vbios notes doc */
7922
7923 /* PLL B needs special handling */
bdd4b6a6 7924 if (pipe == PIPE_B)
5e69f97f 7925 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
7926
7927 /* Set up Tx target for periodic Rcomp update */
ab3c759a 7928 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
7929
7930 /* Disable target IRef on PLL */
ab3c759a 7931 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 7932 reg_val &= 0x00ffffff;
ab3c759a 7933 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
7934
7935 /* Disable fast lock */
ab3c759a 7936 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
7937
7938 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
7939 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7940 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7941 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 7942 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
7943
7944 /*
7945 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7946 * but we don't support that).
7947 * Note: don't use the DAC post divider as it seems unstable.
7948 */
7949 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 7950 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7951
a0c4da24 7952 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 7953 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7954
89b667f8 7955 /* Set HBR and RBR LPF coefficients */
d288f65f 7956 if (pipe_config->port_clock == 162000 ||
2d84d2b3
VS
7957 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
7958 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
ab3c759a 7959 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 7960 0x009f0003);
89b667f8 7961 else
ab3c759a 7962 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
7963 0x00d0000f);
7964
37a5650b 7965 if (intel_crtc_has_dp_encoder(pipe_config)) {
89b667f8 7966 /* Use SSC source */
bdd4b6a6 7967 if (pipe == PIPE_A)
ab3c759a 7968 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7969 0x0df40000);
7970 else
ab3c759a 7971 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7972 0x0df70000);
7973 } else { /* HDMI or VGA */
7974 /* Use bend source */
bdd4b6a6 7975 if (pipe == PIPE_A)
ab3c759a 7976 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7977 0x0df70000);
7978 else
ab3c759a 7979 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7980 0x0df40000);
7981 }
a0c4da24 7982
ab3c759a 7983 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 7984 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
2210ce7f 7985 if (intel_crtc_has_dp_encoder(crtc->config))
89b667f8 7986 coreclk |= 0x01000000;
ab3c759a 7987 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 7988
ab3c759a 7989 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a580516d 7990 mutex_unlock(&dev_priv->sb_lock);
a0c4da24
JB
7991}
7992
d288f65f 7993static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7994 const struct intel_crtc_state *pipe_config)
9d556c99
CML
7995{
7996 struct drm_device *dev = crtc->base.dev;
fac5e23e 7997 struct drm_i915_private *dev_priv = to_i915(dev);
cd2d34d9 7998 enum pipe pipe = crtc->pipe;
9d556c99 7999 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9cbe40c1 8000 u32 loopfilter, tribuf_calcntr;
9d556c99 8001 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
a945ce7e 8002 u32 dpio_val;
9cbe40c1 8003 int vco;
9d556c99 8004
cd2d34d9
VS
8005 /* Enable Refclk and SSC */
8006 I915_WRITE(DPLL(pipe),
8007 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
8008
8009 /* No need to actually set up the DPLL with DSI */
8010 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8011 return;
8012
d288f65f
VS
8013 bestn = pipe_config->dpll.n;
8014 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
8015 bestm1 = pipe_config->dpll.m1;
8016 bestm2 = pipe_config->dpll.m2 >> 22;
8017 bestp1 = pipe_config->dpll.p1;
8018 bestp2 = pipe_config->dpll.p2;
9cbe40c1 8019 vco = pipe_config->dpll.vco;
a945ce7e 8020 dpio_val = 0;
9cbe40c1 8021 loopfilter = 0;
9d556c99 8022
a580516d 8023 mutex_lock(&dev_priv->sb_lock);
9d556c99 8024
9d556c99
CML
8025 /* p1 and p2 divider */
8026 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
8027 5 << DPIO_CHV_S1_DIV_SHIFT |
8028 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
8029 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
8030 1 << DPIO_CHV_K_DIV_SHIFT);
8031
8032 /* Feedback post-divider - m2 */
8033 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
8034
8035 /* Feedback refclk divider - n and m1 */
8036 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
8037 DPIO_CHV_M1_DIV_BY_2 |
8038 1 << DPIO_CHV_N_DIV_SHIFT);
8039
8040 /* M2 fraction division */
25a25dfc 8041 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
9d556c99
CML
8042
8043 /* M2 fraction division enable */
a945ce7e
VP
8044 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
8045 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
8046 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
8047 if (bestm2_frac)
8048 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
8049 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
9d556c99 8050
de3a0fde
VP
8051 /* Program digital lock detect threshold */
8052 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
8053 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
8054 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
8055 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
8056 if (!bestm2_frac)
8057 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
8058 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
8059
9d556c99 8060 /* Loop filter */
9cbe40c1
VP
8061 if (vco == 5400000) {
8062 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
8063 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
8064 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
8065 tribuf_calcntr = 0x9;
8066 } else if (vco <= 6200000) {
8067 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
8068 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
8069 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8070 tribuf_calcntr = 0x9;
8071 } else if (vco <= 6480000) {
8072 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
8073 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
8074 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8075 tribuf_calcntr = 0x8;
8076 } else {
8077 /* Not supported. Apply the same limits as in the max case */
8078 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
8079 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
8080 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8081 tribuf_calcntr = 0;
8082 }
9d556c99
CML
8083 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
8084
968040b2 8085 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
9cbe40c1
VP
8086 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
8087 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
8088 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
8089
9d556c99
CML
8090 /* AFC Recal */
8091 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
8092 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
8093 DPIO_AFC_RECAL);
8094
a580516d 8095 mutex_unlock(&dev_priv->sb_lock);
9d556c99
CML
8096}
8097
d288f65f
VS
8098/**
8099 * vlv_force_pll_on - forcibly enable just the PLL
8100 * @dev_priv: i915 private structure
8101 * @pipe: pipe PLL to enable
8102 * @dpll: PLL configuration
8103 *
8104 * Enable the PLL for @pipe using the supplied @dpll config. To be used
8105 * in cases where we need the PLL enabled even when @pipe is not going to
8106 * be enabled.
8107 */
30ad9814 8108int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
3f36b937 8109 const struct dpll *dpll)
d288f65f 8110{
b91eb5cc 8111 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
3f36b937
TU
8112 struct intel_crtc_state *pipe_config;
8113
8114 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8115 if (!pipe_config)
8116 return -ENOMEM;
8117
8118 pipe_config->base.crtc = &crtc->base;
8119 pipe_config->pixel_multiplier = 1;
8120 pipe_config->dpll = *dpll;
d288f65f 8121
30ad9814 8122 if (IS_CHERRYVIEW(dev_priv)) {
3f36b937
TU
8123 chv_compute_dpll(crtc, pipe_config);
8124 chv_prepare_pll(crtc, pipe_config);
8125 chv_enable_pll(crtc, pipe_config);
d288f65f 8126 } else {
3f36b937
TU
8127 vlv_compute_dpll(crtc, pipe_config);
8128 vlv_prepare_pll(crtc, pipe_config);
8129 vlv_enable_pll(crtc, pipe_config);
d288f65f 8130 }
3f36b937
TU
8131
8132 kfree(pipe_config);
8133
8134 return 0;
d288f65f
VS
8135}
8136
8137/**
8138 * vlv_force_pll_off - forcibly disable just the PLL
8139 * @dev_priv: i915 private structure
8140 * @pipe: pipe PLL to disable
8141 *
8142 * Disable the PLL for @pipe. To be used in cases where we need
8143 * the PLL enabled even when @pipe is not going to be enabled.
8144 */
30ad9814 8145void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
d288f65f 8146{
30ad9814
VS
8147 if (IS_CHERRYVIEW(dev_priv))
8148 chv_disable_pll(dev_priv, pipe);
d288f65f 8149 else
30ad9814 8150 vlv_disable_pll(dev_priv, pipe);
d288f65f
VS
8151}
8152
251ac862
DV
8153static void i9xx_compute_dpll(struct intel_crtc *crtc,
8154 struct intel_crtc_state *crtc_state,
9e2c8475 8155 struct dpll *reduced_clock)
eb1cbe48 8156{
9b1e14f4 8157 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
eb1cbe48 8158 u32 dpll;
190f68c5 8159 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 8160
190f68c5 8161 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 8162
eb1cbe48
DV
8163 dpll = DPLL_VGA_MODE_DIS;
8164
2d84d2b3 8165 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
8166 dpll |= DPLLB_MODE_LVDS;
8167 else
8168 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 8169
73f67aa8
JN
8170 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
8171 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
190f68c5 8172 dpll |= (crtc_state->pixel_multiplier - 1)
198a037f 8173 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 8174 }
198a037f 8175
3d6e9ee0
VS
8176 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8177 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
4a33e48d 8178 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 8179
37a5650b 8180 if (intel_crtc_has_dp_encoder(crtc_state))
4a33e48d 8181 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
8182
8183 /* compute bitmask from p1 value */
9b1e14f4 8184 if (IS_PINEVIEW(dev_priv))
eb1cbe48
DV
8185 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
8186 else {
8187 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
9beb5fea 8188 if (IS_G4X(dev_priv) && reduced_clock)
eb1cbe48
DV
8189 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
8190 }
8191 switch (clock->p2) {
8192 case 5:
8193 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8194 break;
8195 case 7:
8196 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8197 break;
8198 case 10:
8199 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8200 break;
8201 case 14:
8202 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8203 break;
8204 }
9b1e14f4 8205 if (INTEL_GEN(dev_priv) >= 4)
eb1cbe48
DV
8206 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
8207
190f68c5 8208 if (crtc_state->sdvo_tv_clock)
eb1cbe48 8209 dpll |= PLL_REF_INPUT_TVCLKINBC;
2d84d2b3 8210 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ceb41007 8211 intel_panel_use_ssc(dev_priv))
eb1cbe48
DV
8212 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
8213 else
8214 dpll |= PLL_REF_INPUT_DREFCLK;
8215
8216 dpll |= DPLL_VCO_ENABLE;
190f68c5 8217 crtc_state->dpll_hw_state.dpll = dpll;
8bcc2795 8218
9b1e14f4 8219 if (INTEL_GEN(dev_priv) >= 4) {
190f68c5 8220 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
ef1b460d 8221 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
190f68c5 8222 crtc_state->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
8223 }
8224}
8225
251ac862
DV
8226static void i8xx_compute_dpll(struct intel_crtc *crtc,
8227 struct intel_crtc_state *crtc_state,
9e2c8475 8228 struct dpll *reduced_clock)
eb1cbe48 8229{
f47709a9 8230 struct drm_device *dev = crtc->base.dev;
fac5e23e 8231 struct drm_i915_private *dev_priv = to_i915(dev);
eb1cbe48 8232 u32 dpll;
190f68c5 8233 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 8234
190f68c5 8235 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 8236
eb1cbe48
DV
8237 dpll = DPLL_VGA_MODE_DIS;
8238
2d84d2b3 8239 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
8240 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8241 } else {
8242 if (clock->p1 == 2)
8243 dpll |= PLL_P1_DIVIDE_BY_TWO;
8244 else
8245 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8246 if (clock->p2 == 4)
8247 dpll |= PLL_P2_DIVIDE_BY_4;
8248 }
8249
50a0bc90
TU
8250 if (!IS_I830(dev_priv) &&
8251 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
4a33e48d
DV
8252 dpll |= DPLL_DVO_2X_MODE;
8253
2d84d2b3 8254 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ceb41007 8255 intel_panel_use_ssc(dev_priv))
eb1cbe48
DV
8256 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
8257 else
8258 dpll |= PLL_REF_INPUT_DREFCLK;
8259
8260 dpll |= DPLL_VCO_ENABLE;
190f68c5 8261 crtc_state->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
8262}
8263
8a654f3b 8264static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c 8265{
6315b5d3 8266 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
b0e77b9c 8267 enum pipe pipe = intel_crtc->pipe;
6e3c9717 8268 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
7c5f93b0 8269 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
1caea6e9
VS
8270 uint32_t crtc_vtotal, crtc_vblank_end;
8271 int vsyncshift = 0;
4d8a62ea
DV
8272
8273 /* We need to be careful not to changed the adjusted mode, for otherwise
8274 * the hw state checker will get angry at the mismatch. */
8275 crtc_vtotal = adjusted_mode->crtc_vtotal;
8276 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 8277
609aeaca 8278 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 8279 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
8280 crtc_vtotal -= 1;
8281 crtc_vblank_end -= 1;
609aeaca 8282
2d84d2b3 8283 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
609aeaca
VS
8284 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
8285 else
8286 vsyncshift = adjusted_mode->crtc_hsync_start -
8287 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
8288 if (vsyncshift < 0)
8289 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
8290 }
8291
6315b5d3 8292 if (INTEL_GEN(dev_priv) > 3)
fe2b8f9d 8293 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 8294
fe2b8f9d 8295 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
8296 (adjusted_mode->crtc_hdisplay - 1) |
8297 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 8298 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
8299 (adjusted_mode->crtc_hblank_start - 1) |
8300 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 8301 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
8302 (adjusted_mode->crtc_hsync_start - 1) |
8303 ((adjusted_mode->crtc_hsync_end - 1) << 16));
8304
fe2b8f9d 8305 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 8306 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 8307 ((crtc_vtotal - 1) << 16));
fe2b8f9d 8308 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 8309 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 8310 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 8311 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
8312 (adjusted_mode->crtc_vsync_start - 1) |
8313 ((adjusted_mode->crtc_vsync_end - 1) << 16));
8314
b5e508d4
PZ
8315 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
8316 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
8317 * documented on the DDI_FUNC_CTL register description, EDP Input Select
8318 * bits. */
772c2a51 8319 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
b5e508d4
PZ
8320 (pipe == PIPE_B || pipe == PIPE_C))
8321 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
8322
bc58be60
JN
8323}
8324
8325static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
8326{
8327 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 8328 struct drm_i915_private *dev_priv = to_i915(dev);
bc58be60
JN
8329 enum pipe pipe = intel_crtc->pipe;
8330
b0e77b9c
PZ
8331 /* pipesrc controls the size that is scaled from, which should
8332 * always be the user's requested size.
8333 */
8334 I915_WRITE(PIPESRC(pipe),
6e3c9717
ACO
8335 ((intel_crtc->config->pipe_src_w - 1) << 16) |
8336 (intel_crtc->config->pipe_src_h - 1));
b0e77b9c
PZ
8337}
8338
1bd1bd80 8339static void intel_get_pipe_timings(struct intel_crtc *crtc,
5cec258b 8340 struct intel_crtc_state *pipe_config)
1bd1bd80
DV
8341{
8342 struct drm_device *dev = crtc->base.dev;
fac5e23e 8343 struct drm_i915_private *dev_priv = to_i915(dev);
1bd1bd80
DV
8344 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
8345 uint32_t tmp;
8346
8347 tmp = I915_READ(HTOTAL(cpu_transcoder));
2d112de7
ACO
8348 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
8349 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 8350 tmp = I915_READ(HBLANK(cpu_transcoder));
2d112de7
ACO
8351 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
8352 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 8353 tmp = I915_READ(HSYNC(cpu_transcoder));
2d112de7
ACO
8354 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
8355 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
8356
8357 tmp = I915_READ(VTOTAL(cpu_transcoder));
2d112de7
ACO
8358 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
8359 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 8360 tmp = I915_READ(VBLANK(cpu_transcoder));
2d112de7
ACO
8361 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
8362 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 8363 tmp = I915_READ(VSYNC(cpu_transcoder));
2d112de7
ACO
8364 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
8365 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
8366
8367 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
2d112de7
ACO
8368 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
8369 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
8370 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
1bd1bd80 8371 }
bc58be60
JN
8372}
8373
8374static void intel_get_pipe_src_size(struct intel_crtc *crtc,
8375 struct intel_crtc_state *pipe_config)
8376{
8377 struct drm_device *dev = crtc->base.dev;
fac5e23e 8378 struct drm_i915_private *dev_priv = to_i915(dev);
bc58be60 8379 u32 tmp;
1bd1bd80
DV
8380
8381 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
8382 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
8383 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
8384
2d112de7
ACO
8385 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
8386 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
8387}
8388
f6a83288 8389void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 8390 struct intel_crtc_state *pipe_config)
babea61d 8391{
2d112de7
ACO
8392 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
8393 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
8394 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
8395 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
babea61d 8396
2d112de7
ACO
8397 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
8398 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
8399 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
8400 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
babea61d 8401
2d112de7 8402 mode->flags = pipe_config->base.adjusted_mode.flags;
cd13f5ab 8403 mode->type = DRM_MODE_TYPE_DRIVER;
babea61d 8404
2d112de7
ACO
8405 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
8406 mode->flags |= pipe_config->base.adjusted_mode.flags;
cd13f5ab
ML
8407
8408 mode->hsync = drm_mode_hsync(mode);
8409 mode->vrefresh = drm_mode_vrefresh(mode);
8410 drm_mode_set_name(mode);
babea61d
JB
8411}
8412
84b046f3
DV
8413static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
8414{
6315b5d3 8415 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
84b046f3
DV
8416 uint32_t pipeconf;
8417
9f11a9e4 8418 pipeconf = 0;
84b046f3 8419
b6b5d049
VS
8420 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
8421 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8422 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 8423
6e3c9717 8424 if (intel_crtc->config->double_wide)
cf532bb2 8425 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 8426
ff9ce46e 8427 /* only g4x and later have fancy bpc/dither controls */
9beb5fea
TU
8428 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
8429 IS_CHERRYVIEW(dev_priv)) {
ff9ce46e 8430 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6e3c9717 8431 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
ff9ce46e 8432 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 8433 PIPECONF_DITHER_TYPE_SP;
84b046f3 8434
6e3c9717 8435 switch (intel_crtc->config->pipe_bpp) {
ff9ce46e
DV
8436 case 18:
8437 pipeconf |= PIPECONF_6BPC;
8438 break;
8439 case 24:
8440 pipeconf |= PIPECONF_8BPC;
8441 break;
8442 case 30:
8443 pipeconf |= PIPECONF_10BPC;
8444 break;
8445 default:
8446 /* Case prevented by intel_choose_pipe_bpp_dither. */
8447 BUG();
84b046f3
DV
8448 }
8449 }
8450
56b857a5 8451 if (HAS_PIPE_CXSR(dev_priv)) {
84b046f3
DV
8452 if (intel_crtc->lowfreq_avail) {
8453 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
8454 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
8455 } else {
8456 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
8457 }
8458 }
8459
6e3c9717 8460 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
6315b5d3 8461 if (INTEL_GEN(dev_priv) < 4 ||
2d84d2b3 8462 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
efc2cfff
VS
8463 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
8464 else
8465 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
8466 } else
84b046f3
DV
8467 pipeconf |= PIPECONF_PROGRESSIVE;
8468
920a14b2 8469 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
666a4537 8470 intel_crtc->config->limited_color_range)
9f11a9e4 8471 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 8472
84b046f3
DV
8473 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
8474 POSTING_READ(PIPECONF(intel_crtc->pipe));
8475}
8476
81c97f52
ACO
8477static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
8478 struct intel_crtc_state *crtc_state)
8479{
8480 struct drm_device *dev = crtc->base.dev;
fac5e23e 8481 struct drm_i915_private *dev_priv = to_i915(dev);
1b6f4958 8482 const struct intel_limit *limit;
81c97f52
ACO
8483 int refclk = 48000;
8484
8485 memset(&crtc_state->dpll_hw_state, 0,
8486 sizeof(crtc_state->dpll_hw_state));
8487
2d84d2b3 8488 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
81c97f52
ACO
8489 if (intel_panel_use_ssc(dev_priv)) {
8490 refclk = dev_priv->vbt.lvds_ssc_freq;
8491 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8492 }
8493
8494 limit = &intel_limits_i8xx_lvds;
2d84d2b3 8495 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
81c97f52
ACO
8496 limit = &intel_limits_i8xx_dvo;
8497 } else {
8498 limit = &intel_limits_i8xx_dac;
8499 }
8500
8501 if (!crtc_state->clock_set &&
8502 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8503 refclk, NULL, &crtc_state->dpll)) {
8504 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8505 return -EINVAL;
8506 }
8507
8508 i8xx_compute_dpll(crtc, crtc_state, NULL);
8509
8510 return 0;
8511}
8512
19ec6693
ACO
8513static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
8514 struct intel_crtc_state *crtc_state)
8515{
8516 struct drm_device *dev = crtc->base.dev;
fac5e23e 8517 struct drm_i915_private *dev_priv = to_i915(dev);
1b6f4958 8518 const struct intel_limit *limit;
19ec6693
ACO
8519 int refclk = 96000;
8520
8521 memset(&crtc_state->dpll_hw_state, 0,
8522 sizeof(crtc_state->dpll_hw_state));
8523
2d84d2b3 8524 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
19ec6693
ACO
8525 if (intel_panel_use_ssc(dev_priv)) {
8526 refclk = dev_priv->vbt.lvds_ssc_freq;
8527 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8528 }
8529
8530 if (intel_is_dual_link_lvds(dev))
8531 limit = &intel_limits_g4x_dual_channel_lvds;
8532 else
8533 limit = &intel_limits_g4x_single_channel_lvds;
2d84d2b3
VS
8534 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
8535 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
19ec6693 8536 limit = &intel_limits_g4x_hdmi;
2d84d2b3 8537 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
19ec6693
ACO
8538 limit = &intel_limits_g4x_sdvo;
8539 } else {
8540 /* The option is for other outputs */
8541 limit = &intel_limits_i9xx_sdvo;
8542 }
8543
8544 if (!crtc_state->clock_set &&
8545 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8546 refclk, NULL, &crtc_state->dpll)) {
8547 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8548 return -EINVAL;
8549 }
8550
8551 i9xx_compute_dpll(crtc, crtc_state, NULL);
8552
8553 return 0;
8554}
8555
70e8aa21
ACO
8556static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
8557 struct intel_crtc_state *crtc_state)
8558{
8559 struct drm_device *dev = crtc->base.dev;
fac5e23e 8560 struct drm_i915_private *dev_priv = to_i915(dev);
1b6f4958 8561 const struct intel_limit *limit;
70e8aa21
ACO
8562 int refclk = 96000;
8563
8564 memset(&crtc_state->dpll_hw_state, 0,
8565 sizeof(crtc_state->dpll_hw_state));
8566
2d84d2b3 8567 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
70e8aa21
ACO
8568 if (intel_panel_use_ssc(dev_priv)) {
8569 refclk = dev_priv->vbt.lvds_ssc_freq;
8570 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8571 }
8572
8573 limit = &intel_limits_pineview_lvds;
8574 } else {
8575 limit = &intel_limits_pineview_sdvo;
8576 }
8577
8578 if (!crtc_state->clock_set &&
8579 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8580 refclk, NULL, &crtc_state->dpll)) {
8581 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8582 return -EINVAL;
8583 }
8584
8585 i9xx_compute_dpll(crtc, crtc_state, NULL);
8586
8587 return 0;
8588}
8589
190f68c5
ACO
8590static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
8591 struct intel_crtc_state *crtc_state)
79e53945 8592{
c7653199 8593 struct drm_device *dev = crtc->base.dev;
fac5e23e 8594 struct drm_i915_private *dev_priv = to_i915(dev);
1b6f4958 8595 const struct intel_limit *limit;
81c97f52 8596 int refclk = 96000;
79e53945 8597
dd3cd74a
ACO
8598 memset(&crtc_state->dpll_hw_state, 0,
8599 sizeof(crtc_state->dpll_hw_state));
8600
2d84d2b3 8601 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
70e8aa21
ACO
8602 if (intel_panel_use_ssc(dev_priv)) {
8603 refclk = dev_priv->vbt.lvds_ssc_freq;
8604 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8605 }
43565a06 8606
70e8aa21
ACO
8607 limit = &intel_limits_i9xx_lvds;
8608 } else {
8609 limit = &intel_limits_i9xx_sdvo;
81c97f52 8610 }
79e53945 8611
70e8aa21
ACO
8612 if (!crtc_state->clock_set &&
8613 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8614 refclk, NULL, &crtc_state->dpll)) {
8615 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8616 return -EINVAL;
f47709a9 8617 }
7026d4ac 8618
81c97f52 8619 i9xx_compute_dpll(crtc, crtc_state, NULL);
79e53945 8620
c8f7a0db 8621 return 0;
f564048e
EA
8622}
8623
65b3d6a9
ACO
8624static int chv_crtc_compute_clock(struct intel_crtc *crtc,
8625 struct intel_crtc_state *crtc_state)
8626{
8627 int refclk = 100000;
1b6f4958 8628 const struct intel_limit *limit = &intel_limits_chv;
65b3d6a9
ACO
8629
8630 memset(&crtc_state->dpll_hw_state, 0,
8631 sizeof(crtc_state->dpll_hw_state));
8632
65b3d6a9
ACO
8633 if (!crtc_state->clock_set &&
8634 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8635 refclk, NULL, &crtc_state->dpll)) {
8636 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8637 return -EINVAL;
8638 }
8639
8640 chv_compute_dpll(crtc, crtc_state);
8641
8642 return 0;
8643}
8644
8645static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
8646 struct intel_crtc_state *crtc_state)
8647{
8648 int refclk = 100000;
1b6f4958 8649 const struct intel_limit *limit = &intel_limits_vlv;
65b3d6a9
ACO
8650
8651 memset(&crtc_state->dpll_hw_state, 0,
8652 sizeof(crtc_state->dpll_hw_state));
8653
65b3d6a9
ACO
8654 if (!crtc_state->clock_set &&
8655 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8656 refclk, NULL, &crtc_state->dpll)) {
8657 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8658 return -EINVAL;
8659 }
8660
8661 vlv_compute_dpll(crtc, crtc_state);
8662
8663 return 0;
8664}
8665
2fa2fe9a 8666static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5cec258b 8667 struct intel_crtc_state *pipe_config)
2fa2fe9a 8668{
6315b5d3 8669 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2fa2fe9a
DV
8670 uint32_t tmp;
8671
50a0bc90
TU
8672 if (INTEL_GEN(dev_priv) <= 3 &&
8673 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
dc9e7dec
VS
8674 return;
8675
2fa2fe9a 8676 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
8677 if (!(tmp & PFIT_ENABLE))
8678 return;
2fa2fe9a 8679
06922821 8680 /* Check whether the pfit is attached to our pipe. */
6315b5d3 8681 if (INTEL_GEN(dev_priv) < 4) {
2fa2fe9a
DV
8682 if (crtc->pipe != PIPE_B)
8683 return;
2fa2fe9a
DV
8684 } else {
8685 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8686 return;
8687 }
8688
06922821 8689 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a 8690 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
2fa2fe9a
DV
8691}
8692
acbec814 8693static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8694 struct intel_crtc_state *pipe_config)
acbec814
JB
8695{
8696 struct drm_device *dev = crtc->base.dev;
fac5e23e 8697 struct drm_i915_private *dev_priv = to_i915(dev);
acbec814 8698 int pipe = pipe_config->cpu_transcoder;
9e2c8475 8699 struct dpll clock;
acbec814 8700 u32 mdiv;
662c6ecb 8701 int refclk = 100000;
acbec814 8702
b521973b
VS
8703 /* In case of DSI, DPLL will not be used */
8704 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
f573de5a
SK
8705 return;
8706
a580516d 8707 mutex_lock(&dev_priv->sb_lock);
ab3c759a 8708 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
a580516d 8709 mutex_unlock(&dev_priv->sb_lock);
acbec814
JB
8710
8711 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8712 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8713 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8714 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8715 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8716
dccbea3b 8717 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
acbec814
JB
8718}
8719
5724dbd1
DL
8720static void
8721i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8722 struct intel_initial_plane_config *plane_config)
1ad292b5
JB
8723{
8724 struct drm_device *dev = crtc->base.dev;
fac5e23e 8725 struct drm_i915_private *dev_priv = to_i915(dev);
1ad292b5
JB
8726 u32 val, base, offset;
8727 int pipe = crtc->pipe, plane = crtc->plane;
8728 int fourcc, pixel_format;
6761dd31 8729 unsigned int aligned_height;
b113d5ee 8730 struct drm_framebuffer *fb;
1b842c89 8731 struct intel_framebuffer *intel_fb;
1ad292b5 8732
42a7b088
DL
8733 val = I915_READ(DSPCNTR(plane));
8734 if (!(val & DISPLAY_PLANE_ENABLE))
8735 return;
8736
d9806c9f 8737 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 8738 if (!intel_fb) {
1ad292b5
JB
8739 DRM_DEBUG_KMS("failed to alloc fb\n");
8740 return;
8741 }
8742
1b842c89
DL
8743 fb = &intel_fb->base;
8744
d2e9f5fc
VS
8745 fb->dev = dev;
8746
6315b5d3 8747 if (INTEL_GEN(dev_priv) >= 4) {
18c5247e 8748 if (val & DISPPLANE_TILED) {
49af449b 8749 plane_config->tiling = I915_TILING_X;
bae781b2 8750 fb->modifier = I915_FORMAT_MOD_X_TILED;
18c5247e
DV
8751 }
8752 }
1ad292b5
JB
8753
8754 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 8755 fourcc = i9xx_format_to_fourcc(pixel_format);
2f3f4763 8756 fb->format = drm_format_info(fourcc);
1ad292b5 8757
6315b5d3 8758 if (INTEL_GEN(dev_priv) >= 4) {
49af449b 8759 if (plane_config->tiling)
1ad292b5
JB
8760 offset = I915_READ(DSPTILEOFF(plane));
8761 else
8762 offset = I915_READ(DSPLINOFF(plane));
8763 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8764 } else {
8765 base = I915_READ(DSPADDR(plane));
8766 }
8767 plane_config->base = base;
8768
8769 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
8770 fb->width = ((val >> 16) & 0xfff) + 1;
8771 fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
8772
8773 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 8774 fb->pitches[0] = val & 0xffffffc0;
1ad292b5 8775
b113d5ee 8776 aligned_height = intel_fb_align_height(dev, fb->height,
438b74a5 8777 fb->format->format,
bae781b2 8778 fb->modifier);
1ad292b5 8779
f37b5c2b 8780 plane_config->size = fb->pitches[0] * aligned_height;
1ad292b5 8781
2844a921
DL
8782 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8783 pipe_name(pipe), plane, fb->width, fb->height,
272725c7 8784 fb->format->cpp[0] * 8, base, fb->pitches[0],
2844a921 8785 plane_config->size);
1ad292b5 8786
2d14030b 8787 plane_config->fb = intel_fb;
1ad292b5
JB
8788}
8789
70b23a98 8790static void chv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8791 struct intel_crtc_state *pipe_config)
70b23a98
VS
8792{
8793 struct drm_device *dev = crtc->base.dev;
fac5e23e 8794 struct drm_i915_private *dev_priv = to_i915(dev);
70b23a98
VS
8795 int pipe = pipe_config->cpu_transcoder;
8796 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9e2c8475 8797 struct dpll clock;
0d7b6b11 8798 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
70b23a98
VS
8799 int refclk = 100000;
8800
b521973b
VS
8801 /* In case of DSI, DPLL will not be used */
8802 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8803 return;
8804
a580516d 8805 mutex_lock(&dev_priv->sb_lock);
70b23a98
VS
8806 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8807 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8808 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8809 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
0d7b6b11 8810 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
a580516d 8811 mutex_unlock(&dev_priv->sb_lock);
70b23a98
VS
8812
8813 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
0d7b6b11
ID
8814 clock.m2 = (pll_dw0 & 0xff) << 22;
8815 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8816 clock.m2 |= pll_dw2 & 0x3fffff;
70b23a98
VS
8817 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8818 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8819 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8820
dccbea3b 8821 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
70b23a98
VS
8822}
8823
0e8ffe1b 8824static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8825 struct intel_crtc_state *pipe_config)
0e8ffe1b 8826{
6315b5d3 8827 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1729050e 8828 enum intel_display_power_domain power_domain;
0e8ffe1b 8829 uint32_t tmp;
1729050e 8830 bool ret;
0e8ffe1b 8831
1729050e
ID
8832 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8833 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
b5482bd0
ID
8834 return false;
8835
e143a21c 8836 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8106ddbd 8837 pipe_config->shared_dpll = NULL;
eccb140b 8838
1729050e
ID
8839 ret = false;
8840
0e8ffe1b
DV
8841 tmp = I915_READ(PIPECONF(crtc->pipe));
8842 if (!(tmp & PIPECONF_ENABLE))
1729050e 8843 goto out;
0e8ffe1b 8844
9beb5fea
TU
8845 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
8846 IS_CHERRYVIEW(dev_priv)) {
42571aef
VS
8847 switch (tmp & PIPECONF_BPC_MASK) {
8848 case PIPECONF_6BPC:
8849 pipe_config->pipe_bpp = 18;
8850 break;
8851 case PIPECONF_8BPC:
8852 pipe_config->pipe_bpp = 24;
8853 break;
8854 case PIPECONF_10BPC:
8855 pipe_config->pipe_bpp = 30;
8856 break;
8857 default:
8858 break;
8859 }
8860 }
8861
920a14b2 8862 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
666a4537 8863 (tmp & PIPECONF_COLOR_RANGE_SELECT))
b5a9fa09
DV
8864 pipe_config->limited_color_range = true;
8865
6315b5d3 8866 if (INTEL_GEN(dev_priv) < 4)
282740f7
VS
8867 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8868
1bd1bd80 8869 intel_get_pipe_timings(crtc, pipe_config);
bc58be60 8870 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 8871
2fa2fe9a
DV
8872 i9xx_get_pfit_config(crtc, pipe_config);
8873
6315b5d3 8874 if (INTEL_GEN(dev_priv) >= 4) {
c231775c 8875 /* No way to read it out on pipes B and C */
920a14b2 8876 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
c231775c
VS
8877 tmp = dev_priv->chv_dpll_md[crtc->pipe];
8878 else
8879 tmp = I915_READ(DPLL_MD(crtc->pipe));
6c49f241
DV
8880 pipe_config->pixel_multiplier =
8881 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8882 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 8883 pipe_config->dpll_hw_state.dpll_md = tmp;
50a0bc90 8884 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
73f67aa8 8885 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
6c49f241
DV
8886 tmp = I915_READ(DPLL(crtc->pipe));
8887 pipe_config->pixel_multiplier =
8888 ((tmp & SDVO_MULTIPLIER_MASK)
8889 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8890 } else {
8891 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8892 * port and will be fixed up in the encoder->get_config
8893 * function. */
8894 pipe_config->pixel_multiplier = 1;
8895 }
8bcc2795 8896 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
920a14b2 8897 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
1c4e0274
VS
8898 /*
8899 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8900 * on 830. Filter it out here so that we don't
8901 * report errors due to that.
8902 */
50a0bc90 8903 if (IS_I830(dev_priv))
1c4e0274
VS
8904 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8905
8bcc2795
DV
8906 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8907 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
8908 } else {
8909 /* Mask out read-only status bits. */
8910 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8911 DPLL_PORTC_READY_MASK |
8912 DPLL_PORTB_READY_MASK);
8bcc2795 8913 }
6c49f241 8914
920a14b2 8915 if (IS_CHERRYVIEW(dev_priv))
70b23a98 8916 chv_crtc_clock_get(crtc, pipe_config);
11a914c2 8917 else if (IS_VALLEYVIEW(dev_priv))
acbec814
JB
8918 vlv_crtc_clock_get(crtc, pipe_config);
8919 else
8920 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 8921
0f64614d
VS
8922 /*
8923 * Normally the dotclock is filled in by the encoder .get_config()
8924 * but in case the pipe is enabled w/o any ports we need a sane
8925 * default.
8926 */
8927 pipe_config->base.adjusted_mode.crtc_clock =
8928 pipe_config->port_clock / pipe_config->pixel_multiplier;
8929
1729050e
ID
8930 ret = true;
8931
8932out:
8933 intel_display_power_put(dev_priv, power_domain);
8934
8935 return ret;
0e8ffe1b
DV
8936}
8937
c39055b0 8938static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv)
13d83a67 8939{
13d83a67 8940 struct intel_encoder *encoder;
1c1a24d2 8941 int i;
74cfd7ac 8942 u32 val, final;
13d83a67 8943 bool has_lvds = false;
199e5d79 8944 bool has_cpu_edp = false;
199e5d79 8945 bool has_panel = false;
99eb6a01
KP
8946 bool has_ck505 = false;
8947 bool can_ssc = false;
1c1a24d2 8948 bool using_ssc_source = false;
13d83a67
JB
8949
8950 /* We need to take the global config into account */
c39055b0 8951 for_each_intel_encoder(&dev_priv->drm, encoder) {
199e5d79
KP
8952 switch (encoder->type) {
8953 case INTEL_OUTPUT_LVDS:
8954 has_panel = true;
8955 has_lvds = true;
8956 break;
8957 case INTEL_OUTPUT_EDP:
8958 has_panel = true;
2de6905f 8959 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
8960 has_cpu_edp = true;
8961 break;
6847d71b
PZ
8962 default:
8963 break;
13d83a67
JB
8964 }
8965 }
8966
6e266956 8967 if (HAS_PCH_IBX(dev_priv)) {
41aa3448 8968 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
8969 can_ssc = has_ck505;
8970 } else {
8971 has_ck505 = false;
8972 can_ssc = true;
8973 }
8974
1c1a24d2
L
8975 /* Check if any DPLLs are using the SSC source */
8976 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8977 u32 temp = I915_READ(PCH_DPLL(i));
8978
8979 if (!(temp & DPLL_VCO_ENABLE))
8980 continue;
8981
8982 if ((temp & PLL_REF_INPUT_MASK) ==
8983 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
8984 using_ssc_source = true;
8985 break;
8986 }
8987 }
8988
8989 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
8990 has_panel, has_lvds, has_ck505, using_ssc_source);
13d83a67
JB
8991
8992 /* Ironlake: try to setup display ref clock before DPLL
8993 * enabling. This is only under driver's control after
8994 * PCH B stepping, previous chipset stepping should be
8995 * ignoring this setting.
8996 */
74cfd7ac
CW
8997 val = I915_READ(PCH_DREF_CONTROL);
8998
8999 /* As we must carefully and slowly disable/enable each source in turn,
9000 * compute the final state we want first and check if we need to
9001 * make any changes at all.
9002 */
9003 final = val;
9004 final &= ~DREF_NONSPREAD_SOURCE_MASK;
9005 if (has_ck505)
9006 final |= DREF_NONSPREAD_CK505_ENABLE;
9007 else
9008 final |= DREF_NONSPREAD_SOURCE_ENABLE;
9009
8c07eb68 9010 final &= ~DREF_SSC_SOURCE_MASK;
74cfd7ac 9011 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8c07eb68 9012 final &= ~DREF_SSC1_ENABLE;
74cfd7ac
CW
9013
9014 if (has_panel) {
9015 final |= DREF_SSC_SOURCE_ENABLE;
9016
9017 if (intel_panel_use_ssc(dev_priv) && can_ssc)
9018 final |= DREF_SSC1_ENABLE;
9019
9020 if (has_cpu_edp) {
9021 if (intel_panel_use_ssc(dev_priv) && can_ssc)
9022 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
9023 else
9024 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
9025 } else
9026 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
1c1a24d2
L
9027 } else if (using_ssc_source) {
9028 final |= DREF_SSC_SOURCE_ENABLE;
9029 final |= DREF_SSC1_ENABLE;
74cfd7ac
CW
9030 }
9031
9032 if (final == val)
9033 return;
9034
13d83a67 9035 /* Always enable nonspread source */
74cfd7ac 9036 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 9037
99eb6a01 9038 if (has_ck505)
74cfd7ac 9039 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 9040 else
74cfd7ac 9041 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 9042
199e5d79 9043 if (has_panel) {
74cfd7ac
CW
9044 val &= ~DREF_SSC_SOURCE_MASK;
9045 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 9046
199e5d79 9047 /* SSC must be turned on before enabling the CPU output */
99eb6a01 9048 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 9049 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 9050 val |= DREF_SSC1_ENABLE;
e77166b5 9051 } else
74cfd7ac 9052 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
9053
9054 /* Get SSC going before enabling the outputs */
74cfd7ac 9055 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
9056 POSTING_READ(PCH_DREF_CONTROL);
9057 udelay(200);
9058
74cfd7ac 9059 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
9060
9061 /* Enable CPU source on CPU attached eDP */
199e5d79 9062 if (has_cpu_edp) {
99eb6a01 9063 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 9064 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 9065 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 9066 } else
74cfd7ac 9067 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 9068 } else
74cfd7ac 9069 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 9070
74cfd7ac 9071 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
9072 POSTING_READ(PCH_DREF_CONTROL);
9073 udelay(200);
9074 } else {
1c1a24d2 9075 DRM_DEBUG_KMS("Disabling CPU source output\n");
199e5d79 9076
74cfd7ac 9077 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
9078
9079 /* Turn off CPU output */
74cfd7ac 9080 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 9081
74cfd7ac 9082 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
9083 POSTING_READ(PCH_DREF_CONTROL);
9084 udelay(200);
9085
1c1a24d2
L
9086 if (!using_ssc_source) {
9087 DRM_DEBUG_KMS("Disabling SSC source\n");
199e5d79 9088
1c1a24d2
L
9089 /* Turn off the SSC source */
9090 val &= ~DREF_SSC_SOURCE_MASK;
9091 val |= DREF_SSC_SOURCE_DISABLE;
f165d283 9092
1c1a24d2
L
9093 /* Turn off SSC1 */
9094 val &= ~DREF_SSC1_ENABLE;
9095
9096 I915_WRITE(PCH_DREF_CONTROL, val);
9097 POSTING_READ(PCH_DREF_CONTROL);
9098 udelay(200);
9099 }
13d83a67 9100 }
74cfd7ac
CW
9101
9102 BUG_ON(val != final);
13d83a67
JB
9103}
9104
f31f2d55 9105static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 9106{
f31f2d55 9107 uint32_t tmp;
dde86e2d 9108
0ff066a9
PZ
9109 tmp = I915_READ(SOUTH_CHICKEN2);
9110 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
9111 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 9112
cf3598c2
ID
9113 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
9114 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
0ff066a9 9115 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 9116
0ff066a9
PZ
9117 tmp = I915_READ(SOUTH_CHICKEN2);
9118 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
9119 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 9120
cf3598c2
ID
9121 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
9122 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
0ff066a9 9123 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
9124}
9125
9126/* WaMPhyProgramming:hsw */
9127static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
9128{
9129 uint32_t tmp;
dde86e2d
PZ
9130
9131 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
9132 tmp &= ~(0xFF << 24);
9133 tmp |= (0x12 << 24);
9134 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
9135
dde86e2d
PZ
9136 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
9137 tmp |= (1 << 11);
9138 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
9139
9140 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
9141 tmp |= (1 << 11);
9142 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
9143
dde86e2d
PZ
9144 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
9145 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
9146 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
9147
9148 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
9149 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
9150 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
9151
0ff066a9
PZ
9152 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
9153 tmp &= ~(7 << 13);
9154 tmp |= (5 << 13);
9155 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 9156
0ff066a9
PZ
9157 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
9158 tmp &= ~(7 << 13);
9159 tmp |= (5 << 13);
9160 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
9161
9162 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
9163 tmp &= ~0xFF;
9164 tmp |= 0x1C;
9165 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
9166
9167 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
9168 tmp &= ~0xFF;
9169 tmp |= 0x1C;
9170 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
9171
9172 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
9173 tmp &= ~(0xFF << 16);
9174 tmp |= (0x1C << 16);
9175 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
9176
9177 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
9178 tmp &= ~(0xFF << 16);
9179 tmp |= (0x1C << 16);
9180 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
9181
0ff066a9
PZ
9182 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
9183 tmp |= (1 << 27);
9184 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 9185
0ff066a9
PZ
9186 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
9187 tmp |= (1 << 27);
9188 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 9189
0ff066a9
PZ
9190 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
9191 tmp &= ~(0xF << 28);
9192 tmp |= (4 << 28);
9193 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 9194
0ff066a9
PZ
9195 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
9196 tmp &= ~(0xF << 28);
9197 tmp |= (4 << 28);
9198 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
9199}
9200
2fa86a1f
PZ
9201/* Implements 3 different sequences from BSpec chapter "Display iCLK
9202 * Programming" based on the parameters passed:
9203 * - Sequence to enable CLKOUT_DP
9204 * - Sequence to enable CLKOUT_DP without spread
9205 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
9206 */
c39055b0
ACO
9207static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv,
9208 bool with_spread, bool with_fdi)
f31f2d55 9209{
2fa86a1f
PZ
9210 uint32_t reg, tmp;
9211
9212 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
9213 with_spread = true;
4f8036a2
TU
9214 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
9215 with_fdi, "LP PCH doesn't have FDI\n"))
2fa86a1f 9216 with_fdi = false;
f31f2d55 9217
a580516d 9218 mutex_lock(&dev_priv->sb_lock);
f31f2d55
PZ
9219
9220 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9221 tmp &= ~SBI_SSCCTL_DISABLE;
9222 tmp |= SBI_SSCCTL_PATHALT;
9223 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9224
9225 udelay(24);
9226
2fa86a1f
PZ
9227 if (with_spread) {
9228 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9229 tmp &= ~SBI_SSCCTL_PATHALT;
9230 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 9231
2fa86a1f
PZ
9232 if (with_fdi) {
9233 lpt_reset_fdi_mphy(dev_priv);
9234 lpt_program_fdi_mphy(dev_priv);
9235 }
9236 }
dde86e2d 9237
4f8036a2 9238 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
2fa86a1f
PZ
9239 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
9240 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
9241 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246 9242
a580516d 9243 mutex_unlock(&dev_priv->sb_lock);
dde86e2d
PZ
9244}
9245
47701c3b 9246/* Sequence to disable CLKOUT_DP */
c39055b0 9247static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv)
47701c3b 9248{
47701c3b
PZ
9249 uint32_t reg, tmp;
9250
a580516d 9251 mutex_lock(&dev_priv->sb_lock);
47701c3b 9252
4f8036a2 9253 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
47701c3b
PZ
9254 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
9255 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
9256 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
9257
9258 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9259 if (!(tmp & SBI_SSCCTL_DISABLE)) {
9260 if (!(tmp & SBI_SSCCTL_PATHALT)) {
9261 tmp |= SBI_SSCCTL_PATHALT;
9262 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9263 udelay(32);
9264 }
9265 tmp |= SBI_SSCCTL_DISABLE;
9266 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9267 }
9268
a580516d 9269 mutex_unlock(&dev_priv->sb_lock);
47701c3b
PZ
9270}
9271
f7be2c21
VS
9272#define BEND_IDX(steps) ((50 + (steps)) / 5)
9273
9274static const uint16_t sscdivintphase[] = {
9275 [BEND_IDX( 50)] = 0x3B23,
9276 [BEND_IDX( 45)] = 0x3B23,
9277 [BEND_IDX( 40)] = 0x3C23,
9278 [BEND_IDX( 35)] = 0x3C23,
9279 [BEND_IDX( 30)] = 0x3D23,
9280 [BEND_IDX( 25)] = 0x3D23,
9281 [BEND_IDX( 20)] = 0x3E23,
9282 [BEND_IDX( 15)] = 0x3E23,
9283 [BEND_IDX( 10)] = 0x3F23,
9284 [BEND_IDX( 5)] = 0x3F23,
9285 [BEND_IDX( 0)] = 0x0025,
9286 [BEND_IDX( -5)] = 0x0025,
9287 [BEND_IDX(-10)] = 0x0125,
9288 [BEND_IDX(-15)] = 0x0125,
9289 [BEND_IDX(-20)] = 0x0225,
9290 [BEND_IDX(-25)] = 0x0225,
9291 [BEND_IDX(-30)] = 0x0325,
9292 [BEND_IDX(-35)] = 0x0325,
9293 [BEND_IDX(-40)] = 0x0425,
9294 [BEND_IDX(-45)] = 0x0425,
9295 [BEND_IDX(-50)] = 0x0525,
9296};
9297
9298/*
9299 * Bend CLKOUT_DP
9300 * steps -50 to 50 inclusive, in steps of 5
9301 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
9302 * change in clock period = -(steps / 10) * 5.787 ps
9303 */
9304static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
9305{
9306 uint32_t tmp;
9307 int idx = BEND_IDX(steps);
9308
9309 if (WARN_ON(steps % 5 != 0))
9310 return;
9311
9312 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
9313 return;
9314
9315 mutex_lock(&dev_priv->sb_lock);
9316
9317 if (steps % 10 != 0)
9318 tmp = 0xAAAAAAAB;
9319 else
9320 tmp = 0x00000000;
9321 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
9322
9323 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
9324 tmp &= 0xffff0000;
9325 tmp |= sscdivintphase[idx];
9326 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
9327
9328 mutex_unlock(&dev_priv->sb_lock);
9329}
9330
9331#undef BEND_IDX
9332
c39055b0 9333static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv)
bf8fa3d3 9334{
bf8fa3d3
PZ
9335 struct intel_encoder *encoder;
9336 bool has_vga = false;
9337
c39055b0 9338 for_each_intel_encoder(&dev_priv->drm, encoder) {
bf8fa3d3
PZ
9339 switch (encoder->type) {
9340 case INTEL_OUTPUT_ANALOG:
9341 has_vga = true;
9342 break;
6847d71b
PZ
9343 default:
9344 break;
bf8fa3d3
PZ
9345 }
9346 }
9347
f7be2c21 9348 if (has_vga) {
c39055b0
ACO
9349 lpt_bend_clkout_dp(dev_priv, 0);
9350 lpt_enable_clkout_dp(dev_priv, true, true);
f7be2c21 9351 } else {
c39055b0 9352 lpt_disable_clkout_dp(dev_priv);
f7be2c21 9353 }
bf8fa3d3
PZ
9354}
9355
dde86e2d
PZ
9356/*
9357 * Initialize reference clocks when the driver loads
9358 */
c39055b0 9359void intel_init_pch_refclk(struct drm_i915_private *dev_priv)
dde86e2d 9360{
6e266956 9361 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
c39055b0 9362 ironlake_init_pch_refclk(dev_priv);
6e266956 9363 else if (HAS_PCH_LPT(dev_priv))
c39055b0 9364 lpt_init_pch_refclk(dev_priv);
dde86e2d
PZ
9365}
9366
6ff93609 9367static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 9368{
fac5e23e 9369 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
79e53945
JB
9370 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9371 int pipe = intel_crtc->pipe;
c8203565
PZ
9372 uint32_t val;
9373
78114071 9374 val = 0;
c8203565 9375
6e3c9717 9376 switch (intel_crtc->config->pipe_bpp) {
c8203565 9377 case 18:
dfd07d72 9378 val |= PIPECONF_6BPC;
c8203565
PZ
9379 break;
9380 case 24:
dfd07d72 9381 val |= PIPECONF_8BPC;
c8203565
PZ
9382 break;
9383 case 30:
dfd07d72 9384 val |= PIPECONF_10BPC;
c8203565
PZ
9385 break;
9386 case 36:
dfd07d72 9387 val |= PIPECONF_12BPC;
c8203565
PZ
9388 break;
9389 default:
cc769b62
PZ
9390 /* Case prevented by intel_choose_pipe_bpp_dither. */
9391 BUG();
c8203565
PZ
9392 }
9393
6e3c9717 9394 if (intel_crtc->config->dither)
c8203565
PZ
9395 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
9396
6e3c9717 9397 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
9398 val |= PIPECONF_INTERLACED_ILK;
9399 else
9400 val |= PIPECONF_PROGRESSIVE;
9401
6e3c9717 9402 if (intel_crtc->config->limited_color_range)
3685a8f3 9403 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 9404
c8203565
PZ
9405 I915_WRITE(PIPECONF(pipe), val);
9406 POSTING_READ(PIPECONF(pipe));
9407}
9408
6ff93609 9409static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 9410{
fac5e23e 9411 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
ee2b0b38 9412 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 9413 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
391bf048 9414 u32 val = 0;
ee2b0b38 9415
391bf048 9416 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
ee2b0b38
PZ
9417 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
9418
6e3c9717 9419 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
9420 val |= PIPECONF_INTERLACED_ILK;
9421 else
9422 val |= PIPECONF_PROGRESSIVE;
9423
702e7a56
PZ
9424 I915_WRITE(PIPECONF(cpu_transcoder), val);
9425 POSTING_READ(PIPECONF(cpu_transcoder));
391bf048
JN
9426}
9427
391bf048
JN
9428static void haswell_set_pipemisc(struct drm_crtc *crtc)
9429{
fac5e23e 9430 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
391bf048 9431 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 9432
391bf048
JN
9433 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
9434 u32 val = 0;
756f85cf 9435
6e3c9717 9436 switch (intel_crtc->config->pipe_bpp) {
756f85cf
PZ
9437 case 18:
9438 val |= PIPEMISC_DITHER_6_BPC;
9439 break;
9440 case 24:
9441 val |= PIPEMISC_DITHER_8_BPC;
9442 break;
9443 case 30:
9444 val |= PIPEMISC_DITHER_10_BPC;
9445 break;
9446 case 36:
9447 val |= PIPEMISC_DITHER_12_BPC;
9448 break;
9449 default:
9450 /* Case prevented by pipe_config_set_bpp. */
9451 BUG();
9452 }
9453
6e3c9717 9454 if (intel_crtc->config->dither)
756f85cf
PZ
9455 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
9456
391bf048 9457 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
756f85cf 9458 }
ee2b0b38
PZ
9459}
9460
d4b1931c
PZ
9461int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
9462{
9463 /*
9464 * Account for spread spectrum to avoid
9465 * oversubscribing the link. Max center spread
9466 * is 2.5%; use 5% for safety's sake.
9467 */
9468 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 9469 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
9470}
9471
7429e9d4 9472static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 9473{
7429e9d4 9474 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
9475}
9476
b75ca6f6
ACO
9477static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
9478 struct intel_crtc_state *crtc_state,
9e2c8475 9479 struct dpll *reduced_clock)
79e53945 9480{
de13a2e3 9481 struct drm_crtc *crtc = &intel_crtc->base;
79e53945 9482 struct drm_device *dev = crtc->dev;
fac5e23e 9483 struct drm_i915_private *dev_priv = to_i915(dev);
b75ca6f6 9484 u32 dpll, fp, fp2;
3d6e9ee0 9485 int factor;
79e53945 9486
c1858123 9487 /* Enable autotuning of the PLL clock (if permissible) */
8febb297 9488 factor = 21;
3d6e9ee0 9489 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
8febb297 9490 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 9491 dev_priv->vbt.lvds_ssc_freq == 100000) ||
6e266956 9492 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
8febb297 9493 factor = 25;
190f68c5 9494 } else if (crtc_state->sdvo_tv_clock)
8febb297 9495 factor = 20;
c1858123 9496
b75ca6f6
ACO
9497 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
9498
190f68c5 9499 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
b75ca6f6
ACO
9500 fp |= FP_CB_TUNE;
9501
9502 if (reduced_clock) {
9503 fp2 = i9xx_dpll_compute_fp(reduced_clock);
2c07245f 9504
b75ca6f6
ACO
9505 if (reduced_clock->m < factor * reduced_clock->n)
9506 fp2 |= FP_CB_TUNE;
9507 } else {
9508 fp2 = fp;
9509 }
9a7c7890 9510
5eddb70b 9511 dpll = 0;
2c07245f 9512
3d6e9ee0 9513 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
a07d6787
EA
9514 dpll |= DPLLB_MODE_LVDS;
9515 else
9516 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 9517
190f68c5 9518 dpll |= (crtc_state->pixel_multiplier - 1)
ef1b460d 9519 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f 9520
3d6e9ee0
VS
9521 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
9522 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
4a33e48d 9523 dpll |= DPLL_SDVO_HIGH_SPEED;
3d6e9ee0 9524
37a5650b 9525 if (intel_crtc_has_dp_encoder(crtc_state))
4a33e48d 9526 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 9527
7d7f8633
VS
9528 /*
9529 * The high speed IO clock is only really required for
9530 * SDVO/HDMI/DP, but we also enable it for CRT to make it
9531 * possible to share the DPLL between CRT and HDMI. Enabling
9532 * the clock needlessly does no real harm, except use up a
9533 * bit of power potentially.
9534 *
9535 * We'll limit this to IVB with 3 pipes, since it has only two
9536 * DPLLs and so DPLL sharing is the only way to get three pipes
9537 * driving PCH ports at the same time. On SNB we could do this,
9538 * and potentially avoid enabling the second DPLL, but it's not
9539 * clear if it''s a win or loss power wise. No point in doing
9540 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
9541 */
9542 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
9543 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
9544 dpll |= DPLL_SDVO_HIGH_SPEED;
9545
a07d6787 9546 /* compute bitmask from p1 value */
190f68c5 9547 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 9548 /* also FPA1 */
190f68c5 9549 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 9550
190f68c5 9551 switch (crtc_state->dpll.p2) {
a07d6787
EA
9552 case 5:
9553 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
9554 break;
9555 case 7:
9556 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
9557 break;
9558 case 10:
9559 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
9560 break;
9561 case 14:
9562 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
9563 break;
79e53945
JB
9564 }
9565
3d6e9ee0
VS
9566 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
9567 intel_panel_use_ssc(dev_priv))
43565a06 9568 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
9569 else
9570 dpll |= PLL_REF_INPUT_DREFCLK;
9571
b75ca6f6
ACO
9572 dpll |= DPLL_VCO_ENABLE;
9573
9574 crtc_state->dpll_hw_state.dpll = dpll;
9575 crtc_state->dpll_hw_state.fp0 = fp;
9576 crtc_state->dpll_hw_state.fp1 = fp2;
de13a2e3
PZ
9577}
9578
190f68c5
ACO
9579static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9580 struct intel_crtc_state *crtc_state)
de13a2e3 9581{
997c030c 9582 struct drm_device *dev = crtc->base.dev;
fac5e23e 9583 struct drm_i915_private *dev_priv = to_i915(dev);
9e2c8475 9584 struct dpll reduced_clock;
7ed9f894 9585 bool has_reduced_clock = false;
e2b78267 9586 struct intel_shared_dpll *pll;
1b6f4958 9587 const struct intel_limit *limit;
997c030c 9588 int refclk = 120000;
de13a2e3 9589
dd3cd74a
ACO
9590 memset(&crtc_state->dpll_hw_state, 0,
9591 sizeof(crtc_state->dpll_hw_state));
9592
ded220e2
ACO
9593 crtc->lowfreq_avail = false;
9594
9595 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
9596 if (!crtc_state->has_pch_encoder)
9597 return 0;
79e53945 9598
2d84d2b3 9599 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
997c030c
ACO
9600 if (intel_panel_use_ssc(dev_priv)) {
9601 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
9602 dev_priv->vbt.lvds_ssc_freq);
9603 refclk = dev_priv->vbt.lvds_ssc_freq;
9604 }
9605
9606 if (intel_is_dual_link_lvds(dev)) {
9607 if (refclk == 100000)
9608 limit = &intel_limits_ironlake_dual_lvds_100m;
9609 else
9610 limit = &intel_limits_ironlake_dual_lvds;
9611 } else {
9612 if (refclk == 100000)
9613 limit = &intel_limits_ironlake_single_lvds_100m;
9614 else
9615 limit = &intel_limits_ironlake_single_lvds;
9616 }
9617 } else {
9618 limit = &intel_limits_ironlake_dac;
9619 }
9620
364ee29d 9621 if (!crtc_state->clock_set &&
997c030c
ACO
9622 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
9623 refclk, NULL, &crtc_state->dpll)) {
364ee29d
ACO
9624 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9625 return -EINVAL;
f47709a9 9626 }
79e53945 9627
b75ca6f6
ACO
9628 ironlake_compute_dpll(crtc, crtc_state,
9629 has_reduced_clock ? &reduced_clock : NULL);
66e985c0 9630
ded220e2
ACO
9631 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
9632 if (pll == NULL) {
9633 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
9634 pipe_name(crtc->pipe));
9635 return -EINVAL;
3fb37703 9636 }
79e53945 9637
2d84d2b3 9638 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ded220e2 9639 has_reduced_clock)
c7653199 9640 crtc->lowfreq_avail = true;
e2b78267 9641
c8f7a0db 9642 return 0;
79e53945
JB
9643}
9644
eb14cb74
VS
9645static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9646 struct intel_link_m_n *m_n)
9647{
9648 struct drm_device *dev = crtc->base.dev;
fac5e23e 9649 struct drm_i915_private *dev_priv = to_i915(dev);
eb14cb74
VS
9650 enum pipe pipe = crtc->pipe;
9651
9652 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9653 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9654 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9655 & ~TU_SIZE_MASK;
9656 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9657 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9658 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9659}
9660
9661static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9662 enum transcoder transcoder,
b95af8be
VK
9663 struct intel_link_m_n *m_n,
9664 struct intel_link_m_n *m2_n2)
72419203 9665{
6315b5d3 9666 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
eb14cb74 9667 enum pipe pipe = crtc->pipe;
72419203 9668
6315b5d3 9669 if (INTEL_GEN(dev_priv) >= 5) {
eb14cb74
VS
9670 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9671 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9672 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9673 & ~TU_SIZE_MASK;
9674 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9675 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9676 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
9677 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9678 * gen < 8) and if DRRS is supported (to make sure the
9679 * registers are not unnecessarily read).
9680 */
6315b5d3 9681 if (m2_n2 && INTEL_GEN(dev_priv) < 8 &&
6e3c9717 9682 crtc->config->has_drrs) {
b95af8be
VK
9683 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9684 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9685 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9686 & ~TU_SIZE_MASK;
9687 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9688 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9689 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9690 }
eb14cb74
VS
9691 } else {
9692 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9693 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9694 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9695 & ~TU_SIZE_MASK;
9696 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9697 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9698 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9699 }
9700}
9701
9702void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 9703 struct intel_crtc_state *pipe_config)
eb14cb74 9704{
681a8504 9705 if (pipe_config->has_pch_encoder)
eb14cb74
VS
9706 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9707 else
9708 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
9709 &pipe_config->dp_m_n,
9710 &pipe_config->dp_m2_n2);
eb14cb74 9711}
72419203 9712
eb14cb74 9713static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5cec258b 9714 struct intel_crtc_state *pipe_config)
eb14cb74
VS
9715{
9716 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 9717 &pipe_config->fdi_m_n, NULL);
72419203
DV
9718}
9719
bd2e244f 9720static void skylake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9721 struct intel_crtc_state *pipe_config)
bd2e244f
JB
9722{
9723 struct drm_device *dev = crtc->base.dev;
fac5e23e 9724 struct drm_i915_private *dev_priv = to_i915(dev);
a1b2278e
CK
9725 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9726 uint32_t ps_ctrl = 0;
9727 int id = -1;
9728 int i;
bd2e244f 9729
a1b2278e
CK
9730 /* find scaler attached to this pipe */
9731 for (i = 0; i < crtc->num_scalers; i++) {
9732 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9733 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9734 id = i;
9735 pipe_config->pch_pfit.enabled = true;
9736 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9737 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9738 break;
9739 }
9740 }
bd2e244f 9741
a1b2278e
CK
9742 scaler_state->scaler_id = id;
9743 if (id >= 0) {
9744 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9745 } else {
9746 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
bd2e244f
JB
9747 }
9748}
9749
5724dbd1
DL
9750static void
9751skylake_get_initial_plane_config(struct intel_crtc *crtc,
9752 struct intel_initial_plane_config *plane_config)
bc8d7dff
DL
9753{
9754 struct drm_device *dev = crtc->base.dev;
fac5e23e 9755 struct drm_i915_private *dev_priv = to_i915(dev);
40f46283 9756 u32 val, base, offset, stride_mult, tiling;
bc8d7dff
DL
9757 int pipe = crtc->pipe;
9758 int fourcc, pixel_format;
6761dd31 9759 unsigned int aligned_height;
bc8d7dff 9760 struct drm_framebuffer *fb;
1b842c89 9761 struct intel_framebuffer *intel_fb;
bc8d7dff 9762
d9806c9f 9763 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9764 if (!intel_fb) {
bc8d7dff
DL
9765 DRM_DEBUG_KMS("failed to alloc fb\n");
9766 return;
9767 }
9768
1b842c89
DL
9769 fb = &intel_fb->base;
9770
d2e9f5fc
VS
9771 fb->dev = dev;
9772
bc8d7dff 9773 val = I915_READ(PLANE_CTL(pipe, 0));
42a7b088
DL
9774 if (!(val & PLANE_CTL_ENABLE))
9775 goto error;
9776
bc8d7dff
DL
9777 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9778 fourcc = skl_format_to_fourcc(pixel_format,
9779 val & PLANE_CTL_ORDER_RGBX,
9780 val & PLANE_CTL_ALPHA_MASK);
2f3f4763 9781 fb->format = drm_format_info(fourcc);
bc8d7dff 9782
40f46283
DL
9783 tiling = val & PLANE_CTL_TILED_MASK;
9784 switch (tiling) {
9785 case PLANE_CTL_TILED_LINEAR:
bae781b2 9786 fb->modifier = DRM_FORMAT_MOD_NONE;
40f46283
DL
9787 break;
9788 case PLANE_CTL_TILED_X:
9789 plane_config->tiling = I915_TILING_X;
bae781b2 9790 fb->modifier = I915_FORMAT_MOD_X_TILED;
40f46283
DL
9791 break;
9792 case PLANE_CTL_TILED_Y:
bae781b2 9793 fb->modifier = I915_FORMAT_MOD_Y_TILED;
40f46283
DL
9794 break;
9795 case PLANE_CTL_TILED_YF:
bae781b2 9796 fb->modifier = I915_FORMAT_MOD_Yf_TILED;
40f46283
DL
9797 break;
9798 default:
9799 MISSING_CASE(tiling);
9800 goto error;
9801 }
9802
bc8d7dff
DL
9803 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9804 plane_config->base = base;
9805
9806 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9807
9808 val = I915_READ(PLANE_SIZE(pipe, 0));
9809 fb->height = ((val >> 16) & 0xfff) + 1;
9810 fb->width = ((val >> 0) & 0x1fff) + 1;
9811
9812 val = I915_READ(PLANE_STRIDE(pipe, 0));
bae781b2 9813 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier,
438b74a5 9814 fb->format->format);
bc8d7dff
DL
9815 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9816
9817 aligned_height = intel_fb_align_height(dev, fb->height,
438b74a5 9818 fb->format->format,
bae781b2 9819 fb->modifier);
bc8d7dff 9820
f37b5c2b 9821 plane_config->size = fb->pitches[0] * aligned_height;
bc8d7dff
DL
9822
9823 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9824 pipe_name(pipe), fb->width, fb->height,
272725c7 9825 fb->format->cpp[0] * 8, base, fb->pitches[0],
bc8d7dff
DL
9826 plane_config->size);
9827
2d14030b 9828 plane_config->fb = intel_fb;
bc8d7dff
DL
9829 return;
9830
9831error:
d1a3a036 9832 kfree(intel_fb);
bc8d7dff
DL
9833}
9834
2fa2fe9a 9835static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9836 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
9837{
9838 struct drm_device *dev = crtc->base.dev;
fac5e23e 9839 struct drm_i915_private *dev_priv = to_i915(dev);
2fa2fe9a
DV
9840 uint32_t tmp;
9841
9842 tmp = I915_READ(PF_CTL(crtc->pipe));
9843
9844 if (tmp & PF_ENABLE) {
fd4daa9c 9845 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
9846 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9847 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
9848
9849 /* We currently do not free assignements of panel fitters on
9850 * ivb/hsw (since we don't use the higher upscaling modes which
9851 * differentiates them) so just WARN about this case for now. */
5db94019 9852 if (IS_GEN7(dev_priv)) {
cb8b2a30
DV
9853 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9854 PF_PIPE_SEL_IVB(crtc->pipe));
9855 }
2fa2fe9a 9856 }
79e53945
JB
9857}
9858
5724dbd1
DL
9859static void
9860ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9861 struct intel_initial_plane_config *plane_config)
4c6baa59
JB
9862{
9863 struct drm_device *dev = crtc->base.dev;
fac5e23e 9864 struct drm_i915_private *dev_priv = to_i915(dev);
4c6baa59 9865 u32 val, base, offset;
aeee5a49 9866 int pipe = crtc->pipe;
4c6baa59 9867 int fourcc, pixel_format;
6761dd31 9868 unsigned int aligned_height;
b113d5ee 9869 struct drm_framebuffer *fb;
1b842c89 9870 struct intel_framebuffer *intel_fb;
4c6baa59 9871
42a7b088
DL
9872 val = I915_READ(DSPCNTR(pipe));
9873 if (!(val & DISPLAY_PLANE_ENABLE))
9874 return;
9875
d9806c9f 9876 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9877 if (!intel_fb) {
4c6baa59
JB
9878 DRM_DEBUG_KMS("failed to alloc fb\n");
9879 return;
9880 }
9881
1b842c89
DL
9882 fb = &intel_fb->base;
9883
d2e9f5fc
VS
9884 fb->dev = dev;
9885
6315b5d3 9886 if (INTEL_GEN(dev_priv) >= 4) {
18c5247e 9887 if (val & DISPPLANE_TILED) {
49af449b 9888 plane_config->tiling = I915_TILING_X;
bae781b2 9889 fb->modifier = I915_FORMAT_MOD_X_TILED;
18c5247e
DV
9890 }
9891 }
4c6baa59
JB
9892
9893 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 9894 fourcc = i9xx_format_to_fourcc(pixel_format);
2f3f4763 9895 fb->format = drm_format_info(fourcc);
4c6baa59 9896
aeee5a49 9897 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
8652744b 9898 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
aeee5a49 9899 offset = I915_READ(DSPOFFSET(pipe));
4c6baa59 9900 } else {
49af449b 9901 if (plane_config->tiling)
aeee5a49 9902 offset = I915_READ(DSPTILEOFF(pipe));
4c6baa59 9903 else
aeee5a49 9904 offset = I915_READ(DSPLINOFF(pipe));
4c6baa59
JB
9905 }
9906 plane_config->base = base;
9907
9908 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
9909 fb->width = ((val >> 16) & 0xfff) + 1;
9910 fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
9911
9912 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 9913 fb->pitches[0] = val & 0xffffffc0;
4c6baa59 9914
b113d5ee 9915 aligned_height = intel_fb_align_height(dev, fb->height,
438b74a5 9916 fb->format->format,
bae781b2 9917 fb->modifier);
4c6baa59 9918
f37b5c2b 9919 plane_config->size = fb->pitches[0] * aligned_height;
4c6baa59 9920
2844a921
DL
9921 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9922 pipe_name(pipe), fb->width, fb->height,
272725c7 9923 fb->format->cpp[0] * 8, base, fb->pitches[0],
2844a921 9924 plane_config->size);
b113d5ee 9925
2d14030b 9926 plane_config->fb = intel_fb;
4c6baa59
JB
9927}
9928
0e8ffe1b 9929static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9930 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9931{
9932 struct drm_device *dev = crtc->base.dev;
fac5e23e 9933 struct drm_i915_private *dev_priv = to_i915(dev);
1729050e 9934 enum intel_display_power_domain power_domain;
0e8ffe1b 9935 uint32_t tmp;
1729050e 9936 bool ret;
0e8ffe1b 9937
1729050e
ID
9938 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9939 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
930e8c9e
PZ
9940 return false;
9941
e143a21c 9942 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8106ddbd 9943 pipe_config->shared_dpll = NULL;
eccb140b 9944
1729050e 9945 ret = false;
0e8ffe1b
DV
9946 tmp = I915_READ(PIPECONF(crtc->pipe));
9947 if (!(tmp & PIPECONF_ENABLE))
1729050e 9948 goto out;
0e8ffe1b 9949
42571aef
VS
9950 switch (tmp & PIPECONF_BPC_MASK) {
9951 case PIPECONF_6BPC:
9952 pipe_config->pipe_bpp = 18;
9953 break;
9954 case PIPECONF_8BPC:
9955 pipe_config->pipe_bpp = 24;
9956 break;
9957 case PIPECONF_10BPC:
9958 pipe_config->pipe_bpp = 30;
9959 break;
9960 case PIPECONF_12BPC:
9961 pipe_config->pipe_bpp = 36;
9962 break;
9963 default:
9964 break;
9965 }
9966
b5a9fa09
DV
9967 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9968 pipe_config->limited_color_range = true;
9969
ab9412ba 9970 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0 9971 struct intel_shared_dpll *pll;
8106ddbd 9972 enum intel_dpll_id pll_id;
66e985c0 9973
88adfff1
DV
9974 pipe_config->has_pch_encoder = true;
9975
627eb5a3
DV
9976 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9977 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9978 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
9979
9980 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 9981
2d1fe073 9982 if (HAS_PCH_IBX(dev_priv)) {
d9a7bc67
ID
9983 /*
9984 * The pipe->pch transcoder and pch transcoder->pll
9985 * mapping is fixed.
9986 */
8106ddbd 9987 pll_id = (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
9988 } else {
9989 tmp = I915_READ(PCH_DPLL_SEL);
9990 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
8106ddbd 9991 pll_id = DPLL_ID_PCH_PLL_B;
c0d43d62 9992 else
8106ddbd 9993 pll_id= DPLL_ID_PCH_PLL_A;
c0d43d62 9994 }
66e985c0 9995
8106ddbd
ACO
9996 pipe_config->shared_dpll =
9997 intel_get_shared_dpll_by_id(dev_priv, pll_id);
9998 pll = pipe_config->shared_dpll;
66e985c0 9999
2edd6443
ACO
10000 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
10001 &pipe_config->dpll_hw_state));
c93f54cf
DV
10002
10003 tmp = pipe_config->dpll_hw_state.dpll;
10004 pipe_config->pixel_multiplier =
10005 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
10006 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
10007
10008 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
10009 } else {
10010 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
10011 }
10012
1bd1bd80 10013 intel_get_pipe_timings(crtc, pipe_config);
bc58be60 10014 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 10015
2fa2fe9a
DV
10016 ironlake_get_pfit_config(crtc, pipe_config);
10017
1729050e
ID
10018 ret = true;
10019
10020out:
10021 intel_display_power_put(dev_priv, power_domain);
10022
10023 return ret;
0e8ffe1b
DV
10024}
10025
be256dc7
PZ
10026static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
10027{
91c8a326 10028 struct drm_device *dev = &dev_priv->drm;
be256dc7 10029 struct intel_crtc *crtc;
be256dc7 10030
d3fcc808 10031 for_each_intel_crtc(dev, crtc)
e2c719b7 10032 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
10033 pipe_name(crtc->pipe));
10034
e2c719b7
RC
10035 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
10036 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
01403de3
VS
10037 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
10038 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
44cb734c 10039 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
e2c719b7 10040 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 10041 "CPU PWM1 enabled\n");
772c2a51 10042 if (IS_HASWELL(dev_priv))
e2c719b7 10043 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 10044 "CPU PWM2 enabled\n");
e2c719b7 10045 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 10046 "PCH PWM1 enabled\n");
e2c719b7 10047 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 10048 "Utility pin enabled\n");
e2c719b7 10049 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 10050
9926ada1
PZ
10051 /*
10052 * In theory we can still leave IRQs enabled, as long as only the HPD
10053 * interrupts remain enabled. We used to check for that, but since it's
10054 * gen-specific and since we only disable LCPLL after we fully disable
10055 * the interrupts, the check below should be enough.
10056 */
e2c719b7 10057 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
10058}
10059
9ccd5aeb
PZ
10060static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
10061{
772c2a51 10062 if (IS_HASWELL(dev_priv))
9ccd5aeb
PZ
10063 return I915_READ(D_COMP_HSW);
10064 else
10065 return I915_READ(D_COMP_BDW);
10066}
10067
3c4c9b81
PZ
10068static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
10069{
772c2a51 10070 if (IS_HASWELL(dev_priv)) {
3c4c9b81
PZ
10071 mutex_lock(&dev_priv->rps.hw_lock);
10072 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
10073 val))
79cf219a 10074 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
3c4c9b81
PZ
10075 mutex_unlock(&dev_priv->rps.hw_lock);
10076 } else {
9ccd5aeb
PZ
10077 I915_WRITE(D_COMP_BDW, val);
10078 POSTING_READ(D_COMP_BDW);
3c4c9b81 10079 }
be256dc7
PZ
10080}
10081
10082/*
10083 * This function implements pieces of two sequences from BSpec:
10084 * - Sequence for display software to disable LCPLL
10085 * - Sequence for display software to allow package C8+
10086 * The steps implemented here are just the steps that actually touch the LCPLL
10087 * register. Callers should take care of disabling all the display engine
10088 * functions, doing the mode unset, fixing interrupts, etc.
10089 */
6ff58d53
PZ
10090static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
10091 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
10092{
10093 uint32_t val;
10094
10095 assert_can_disable_lcpll(dev_priv);
10096
10097 val = I915_READ(LCPLL_CTL);
10098
10099 if (switch_to_fclk) {
10100 val |= LCPLL_CD_SOURCE_FCLK;
10101 I915_WRITE(LCPLL_CTL, val);
10102
f53dd63f
ID
10103 if (wait_for_us(I915_READ(LCPLL_CTL) &
10104 LCPLL_CD_SOURCE_FCLK_DONE, 1))
be256dc7
PZ
10105 DRM_ERROR("Switching to FCLK failed\n");
10106
10107 val = I915_READ(LCPLL_CTL);
10108 }
10109
10110 val |= LCPLL_PLL_DISABLE;
10111 I915_WRITE(LCPLL_CTL, val);
10112 POSTING_READ(LCPLL_CTL);
10113
24d8441d 10114 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
be256dc7
PZ
10115 DRM_ERROR("LCPLL still locked\n");
10116
9ccd5aeb 10117 val = hsw_read_dcomp(dev_priv);
be256dc7 10118 val |= D_COMP_COMP_DISABLE;
3c4c9b81 10119 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
10120 ndelay(100);
10121
9ccd5aeb
PZ
10122 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
10123 1))
be256dc7
PZ
10124 DRM_ERROR("D_COMP RCOMP still in progress\n");
10125
10126 if (allow_power_down) {
10127 val = I915_READ(LCPLL_CTL);
10128 val |= LCPLL_POWER_DOWN_ALLOW;
10129 I915_WRITE(LCPLL_CTL, val);
10130 POSTING_READ(LCPLL_CTL);
10131 }
10132}
10133
10134/*
10135 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
10136 * source.
10137 */
6ff58d53 10138static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
10139{
10140 uint32_t val;
10141
10142 val = I915_READ(LCPLL_CTL);
10143
10144 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
10145 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
10146 return;
10147
a8a8bd54
PZ
10148 /*
10149 * Make sure we're not on PC8 state before disabling PC8, otherwise
10150 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
a8a8bd54 10151 */
59bad947 10152 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
215733fa 10153
be256dc7
PZ
10154 if (val & LCPLL_POWER_DOWN_ALLOW) {
10155 val &= ~LCPLL_POWER_DOWN_ALLOW;
10156 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 10157 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
10158 }
10159
9ccd5aeb 10160 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
10161 val |= D_COMP_COMP_FORCE;
10162 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 10163 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
10164
10165 val = I915_READ(LCPLL_CTL);
10166 val &= ~LCPLL_PLL_DISABLE;
10167 I915_WRITE(LCPLL_CTL, val);
10168
93220c08
CW
10169 if (intel_wait_for_register(dev_priv,
10170 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
10171 5))
be256dc7
PZ
10172 DRM_ERROR("LCPLL not locked yet\n");
10173
10174 if (val & LCPLL_CD_SOURCE_FCLK) {
10175 val = I915_READ(LCPLL_CTL);
10176 val &= ~LCPLL_CD_SOURCE_FCLK;
10177 I915_WRITE(LCPLL_CTL, val);
10178
f53dd63f
ID
10179 if (wait_for_us((I915_READ(LCPLL_CTL) &
10180 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
be256dc7
PZ
10181 DRM_ERROR("Switching back to LCPLL failed\n");
10182 }
215733fa 10183
59bad947 10184 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
4c75b940 10185 intel_update_cdclk(dev_priv);
be256dc7
PZ
10186}
10187
765dab67
PZ
10188/*
10189 * Package states C8 and deeper are really deep PC states that can only be
10190 * reached when all the devices on the system allow it, so even if the graphics
10191 * device allows PC8+, it doesn't mean the system will actually get to these
10192 * states. Our driver only allows PC8+ when going into runtime PM.
10193 *
10194 * The requirements for PC8+ are that all the outputs are disabled, the power
10195 * well is disabled and most interrupts are disabled, and these are also
10196 * requirements for runtime PM. When these conditions are met, we manually do
10197 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
10198 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
10199 * hang the machine.
10200 *
10201 * When we really reach PC8 or deeper states (not just when we allow it) we lose
10202 * the state of some registers, so when we come back from PC8+ we need to
10203 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
10204 * need to take care of the registers kept by RC6. Notice that this happens even
10205 * if we don't put the device in PCI D3 state (which is what currently happens
10206 * because of the runtime PM support).
10207 *
10208 * For more, read "Display Sequences for Package C8" on the hardware
10209 * documentation.
10210 */
a14cb6fc 10211void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 10212{
c67a470b
PZ
10213 uint32_t val;
10214
c67a470b
PZ
10215 DRM_DEBUG_KMS("Enabling package C8+\n");
10216
4f8036a2 10217 if (HAS_PCH_LPT_LP(dev_priv)) {
c67a470b
PZ
10218 val = I915_READ(SOUTH_DSPCLK_GATE_D);
10219 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
10220 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
10221 }
10222
c39055b0 10223 lpt_disable_clkout_dp(dev_priv);
c67a470b
PZ
10224 hsw_disable_lcpll(dev_priv, true, true);
10225}
10226
a14cb6fc 10227void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b 10228{
c67a470b
PZ
10229 uint32_t val;
10230
c67a470b
PZ
10231 DRM_DEBUG_KMS("Disabling package C8+\n");
10232
10233 hsw_restore_lcpll(dev_priv);
c39055b0 10234 lpt_init_pch_refclk(dev_priv);
c67a470b 10235
4f8036a2 10236 if (HAS_PCH_LPT_LP(dev_priv)) {
c67a470b
PZ
10237 val = I915_READ(SOUTH_DSPCLK_GATE_D);
10238 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
10239 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
10240 }
c67a470b
PZ
10241}
10242
324513c0 10243static void bxt_modeset_commit_cdclk(struct drm_atomic_state *old_state)
f8437dd1 10244{
a821fc46 10245 struct drm_device *dev = old_state->dev;
1a617b77
ML
10246 struct intel_atomic_state *old_intel_state =
10247 to_intel_atomic_state(old_state);
10248 unsigned int req_cdclk = old_intel_state->dev_cdclk;
f8437dd1 10249
324513c0 10250 bxt_set_cdclk(to_i915(dev), req_cdclk);
f8437dd1
VK
10251}
10252
b30ce9e0
DP
10253static int bdw_adjust_min_pipe_pixel_rate(struct intel_crtc_state *crtc_state,
10254 int pixel_rate)
10255{
9c754024
DP
10256 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
10257
b30ce9e0 10258 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
9c754024 10259 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
b30ce9e0
DP
10260 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
10261
10262 /* BSpec says "Do not use DisplayPort with CDCLK less than
10263 * 432 MHz, audio enabled, port width x4, and link rate
10264 * HBR2 (5.4 GHz), or else there may be audio corruption or
10265 * screen corruption."
10266 */
10267 if (intel_crtc_has_dp_encoder(crtc_state) &&
10268 crtc_state->has_audio &&
10269 crtc_state->port_clock >= 540000 &&
10270 crtc_state->lane_count == 4)
10271 pixel_rate = max(432000, pixel_rate);
10272
10273 return pixel_rate;
10274}
10275
b432e5cf 10276/* compute the max rate for new configuration */
27c329ed 10277static int ilk_max_pixel_rate(struct drm_atomic_state *state)
b432e5cf 10278{
565602d7 10279 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fac5e23e 10280 struct drm_i915_private *dev_priv = to_i915(state->dev);
565602d7
ML
10281 struct drm_crtc *crtc;
10282 struct drm_crtc_state *cstate;
27c329ed 10283 struct intel_crtc_state *crtc_state;
565602d7
ML
10284 unsigned max_pixel_rate = 0, i;
10285 enum pipe pipe;
b432e5cf 10286
565602d7
ML
10287 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
10288 sizeof(intel_state->min_pixclk));
27c329ed 10289
565602d7
ML
10290 for_each_crtc_in_state(state, crtc, cstate, i) {
10291 int pixel_rate;
27c329ed 10292
565602d7
ML
10293 crtc_state = to_intel_crtc_state(cstate);
10294 if (!crtc_state->base.enable) {
10295 intel_state->min_pixclk[i] = 0;
b432e5cf 10296 continue;
565602d7 10297 }
b432e5cf 10298
27c329ed 10299 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
b432e5cf 10300
9c754024 10301 if (IS_BROADWELL(dev_priv) || IS_GEN9(dev_priv))
b30ce9e0
DP
10302 pixel_rate = bdw_adjust_min_pipe_pixel_rate(crtc_state,
10303 pixel_rate);
b432e5cf 10304
565602d7 10305 intel_state->min_pixclk[i] = pixel_rate;
b432e5cf
VS
10306 }
10307
565602d7
ML
10308 for_each_pipe(dev_priv, pipe)
10309 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
10310
b432e5cf
VS
10311 return max_pixel_rate;
10312}
10313
10314static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
10315{
fac5e23e 10316 struct drm_i915_private *dev_priv = to_i915(dev);
b432e5cf
VS
10317 uint32_t val, data;
10318 int ret;
10319
10320 if (WARN((I915_READ(LCPLL_CTL) &
10321 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
10322 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
10323 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
10324 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
10325 "trying to change cdclk frequency with cdclk not enabled\n"))
10326 return;
10327
10328 mutex_lock(&dev_priv->rps.hw_lock);
10329 ret = sandybridge_pcode_write(dev_priv,
10330 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
10331 mutex_unlock(&dev_priv->rps.hw_lock);
10332 if (ret) {
10333 DRM_ERROR("failed to inform pcode about cdclk change\n");
10334 return;
10335 }
10336
10337 val = I915_READ(LCPLL_CTL);
10338 val |= LCPLL_CD_SOURCE_FCLK;
10339 I915_WRITE(LCPLL_CTL, val);
10340
5ba00178
TU
10341 if (wait_for_us(I915_READ(LCPLL_CTL) &
10342 LCPLL_CD_SOURCE_FCLK_DONE, 1))
b432e5cf
VS
10343 DRM_ERROR("Switching to FCLK failed\n");
10344
10345 val = I915_READ(LCPLL_CTL);
10346 val &= ~LCPLL_CLK_FREQ_MASK;
10347
10348 switch (cdclk) {
10349 case 450000:
10350 val |= LCPLL_CLK_FREQ_450;
10351 data = 0;
10352 break;
10353 case 540000:
10354 val |= LCPLL_CLK_FREQ_54O_BDW;
10355 data = 1;
10356 break;
10357 case 337500:
10358 val |= LCPLL_CLK_FREQ_337_5_BDW;
10359 data = 2;
10360 break;
10361 case 675000:
10362 val |= LCPLL_CLK_FREQ_675_BDW;
10363 data = 3;
10364 break;
10365 default:
10366 WARN(1, "invalid cdclk frequency\n");
10367 return;
10368 }
10369
10370 I915_WRITE(LCPLL_CTL, val);
10371
10372 val = I915_READ(LCPLL_CTL);
10373 val &= ~LCPLL_CD_SOURCE_FCLK;
10374 I915_WRITE(LCPLL_CTL, val);
10375
5ba00178
TU
10376 if (wait_for_us((I915_READ(LCPLL_CTL) &
10377 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
b432e5cf
VS
10378 DRM_ERROR("Switching back to LCPLL failed\n");
10379
10380 mutex_lock(&dev_priv->rps.hw_lock);
10381 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
10382 mutex_unlock(&dev_priv->rps.hw_lock);
10383
7f1052a8
VS
10384 I915_WRITE(CDCLK_FREQ, DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
10385
4c75b940 10386 intel_update_cdclk(dev_priv);
b432e5cf
VS
10387
10388 WARN(cdclk != dev_priv->cdclk_freq,
10389 "cdclk requested %d kHz but got %d kHz\n",
10390 cdclk, dev_priv->cdclk_freq);
10391}
10392
587c7914
VS
10393static int broadwell_calc_cdclk(int max_pixclk)
10394{
10395 if (max_pixclk > 540000)
10396 return 675000;
10397 else if (max_pixclk > 450000)
10398 return 540000;
10399 else if (max_pixclk > 337500)
10400 return 450000;
10401 else
10402 return 337500;
10403}
10404
27c329ed 10405static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
b432e5cf 10406{
27c329ed 10407 struct drm_i915_private *dev_priv = to_i915(state->dev);
1a617b77 10408 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
27c329ed 10409 int max_pixclk = ilk_max_pixel_rate(state);
b432e5cf
VS
10410 int cdclk;
10411
10412 /*
10413 * FIXME should also account for plane ratio
10414 * once 64bpp pixel formats are supported.
10415 */
587c7914 10416 cdclk = broadwell_calc_cdclk(max_pixclk);
b432e5cf 10417
b432e5cf 10418 if (cdclk > dev_priv->max_cdclk_freq) {
63ba534e
ML
10419 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
10420 cdclk, dev_priv->max_cdclk_freq);
10421 return -EINVAL;
b432e5cf
VS
10422 }
10423
1a617b77
ML
10424 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
10425 if (!intel_state->active_crtcs)
587c7914 10426 intel_state->dev_cdclk = broadwell_calc_cdclk(0);
b432e5cf
VS
10427
10428 return 0;
10429}
10430
27c329ed 10431static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
b432e5cf 10432{
27c329ed 10433 struct drm_device *dev = old_state->dev;
1a617b77
ML
10434 struct intel_atomic_state *old_intel_state =
10435 to_intel_atomic_state(old_state);
10436 unsigned req_cdclk = old_intel_state->dev_cdclk;
b432e5cf 10437
27c329ed 10438 broadwell_set_cdclk(dev, req_cdclk);
b432e5cf
VS
10439}
10440
c89e39f3
CT
10441static int skl_modeset_calc_cdclk(struct drm_atomic_state *state)
10442{
10443 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
10444 struct drm_i915_private *dev_priv = to_i915(state->dev);
10445 const int max_pixclk = ilk_max_pixel_rate(state);
a8ca4934 10446 int vco = intel_state->cdclk_pll_vco;
c89e39f3
CT
10447 int cdclk;
10448
10449 /*
10450 * FIXME should also account for plane ratio
10451 * once 64bpp pixel formats are supported.
10452 */
a8ca4934 10453 cdclk = skl_calc_cdclk(max_pixclk, vco);
c89e39f3
CT
10454
10455 /*
10456 * FIXME move the cdclk caclulation to
10457 * compute_config() so we can fail gracegully.
10458 */
10459 if (cdclk > dev_priv->max_cdclk_freq) {
10460 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
10461 cdclk, dev_priv->max_cdclk_freq);
10462 cdclk = dev_priv->max_cdclk_freq;
10463 }
10464
10465 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
10466 if (!intel_state->active_crtcs)
a8ca4934 10467 intel_state->dev_cdclk = skl_calc_cdclk(0, vco);
c89e39f3
CT
10468
10469 return 0;
10470}
10471
10472static void skl_modeset_commit_cdclk(struct drm_atomic_state *old_state)
10473{
1cd593e0
VS
10474 struct drm_i915_private *dev_priv = to_i915(old_state->dev);
10475 struct intel_atomic_state *intel_state = to_intel_atomic_state(old_state);
10476 unsigned int req_cdclk = intel_state->dev_cdclk;
10477 unsigned int req_vco = intel_state->cdclk_pll_vco;
c89e39f3 10478
1cd593e0 10479 skl_set_cdclk(dev_priv, req_cdclk, req_vco);
c89e39f3
CT
10480}
10481
190f68c5
ACO
10482static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
10483 struct intel_crtc_state *crtc_state)
09b4ddf9 10484{
d7edc4e5 10485 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
af3997b5
MK
10486 if (!intel_ddi_pll_select(crtc, crtc_state))
10487 return -EINVAL;
10488 }
716c2e55 10489
c7653199 10490 crtc->lowfreq_avail = false;
644cef34 10491
c8f7a0db 10492 return 0;
79e53945
JB
10493}
10494
3760b59c
S
10495static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
10496 enum port port,
10497 struct intel_crtc_state *pipe_config)
10498{
8106ddbd
ACO
10499 enum intel_dpll_id id;
10500
3760b59c
S
10501 switch (port) {
10502 case PORT_A:
08250c4b 10503 id = DPLL_ID_SKL_DPLL0;
3760b59c
S
10504 break;
10505 case PORT_B:
08250c4b 10506 id = DPLL_ID_SKL_DPLL1;
3760b59c
S
10507 break;
10508 case PORT_C:
08250c4b 10509 id = DPLL_ID_SKL_DPLL2;
3760b59c
S
10510 break;
10511 default:
10512 DRM_ERROR("Incorrect port type\n");
8106ddbd 10513 return;
3760b59c 10514 }
8106ddbd
ACO
10515
10516 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
3760b59c
S
10517}
10518
96b7dfb7
S
10519static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
10520 enum port port,
5cec258b 10521 struct intel_crtc_state *pipe_config)
96b7dfb7 10522{
8106ddbd 10523 enum intel_dpll_id id;
a3c988ea 10524 u32 temp;
96b7dfb7
S
10525
10526 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
c856052a 10527 id = temp >> (port * 3 + 1);
96b7dfb7 10528
c856052a 10529 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
8106ddbd 10530 return;
8106ddbd
ACO
10531
10532 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
96b7dfb7
S
10533}
10534
7d2c8175
DL
10535static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
10536 enum port port,
5cec258b 10537 struct intel_crtc_state *pipe_config)
7d2c8175 10538{
8106ddbd 10539 enum intel_dpll_id id;
c856052a 10540 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
8106ddbd 10541
c856052a 10542 switch (ddi_pll_sel) {
7d2c8175 10543 case PORT_CLK_SEL_WRPLL1:
8106ddbd 10544 id = DPLL_ID_WRPLL1;
7d2c8175
DL
10545 break;
10546 case PORT_CLK_SEL_WRPLL2:
8106ddbd 10547 id = DPLL_ID_WRPLL2;
7d2c8175 10548 break;
00490c22 10549 case PORT_CLK_SEL_SPLL:
8106ddbd 10550 id = DPLL_ID_SPLL;
79bd23da 10551 break;
9d16da65
ACO
10552 case PORT_CLK_SEL_LCPLL_810:
10553 id = DPLL_ID_LCPLL_810;
10554 break;
10555 case PORT_CLK_SEL_LCPLL_1350:
10556 id = DPLL_ID_LCPLL_1350;
10557 break;
10558 case PORT_CLK_SEL_LCPLL_2700:
10559 id = DPLL_ID_LCPLL_2700;
10560 break;
8106ddbd 10561 default:
c856052a 10562 MISSING_CASE(ddi_pll_sel);
8106ddbd
ACO
10563 /* fall through */
10564 case PORT_CLK_SEL_NONE:
8106ddbd 10565 return;
7d2c8175 10566 }
8106ddbd
ACO
10567
10568 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
7d2c8175
DL
10569}
10570
cf30429e
JN
10571static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
10572 struct intel_crtc_state *pipe_config,
10573 unsigned long *power_domain_mask)
10574{
10575 struct drm_device *dev = crtc->base.dev;
fac5e23e 10576 struct drm_i915_private *dev_priv = to_i915(dev);
cf30429e
JN
10577 enum intel_display_power_domain power_domain;
10578 u32 tmp;
10579
d9a7bc67
ID
10580 /*
10581 * The pipe->transcoder mapping is fixed with the exception of the eDP
10582 * transcoder handled below.
10583 */
cf30429e
JN
10584 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
10585
10586 /*
10587 * XXX: Do intel_display_power_get_if_enabled before reading this (for
10588 * consistency and less surprising code; it's in always on power).
10589 */
10590 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
10591 if (tmp & TRANS_DDI_FUNC_ENABLE) {
10592 enum pipe trans_edp_pipe;
10593 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
10594 default:
10595 WARN(1, "unknown pipe linked to edp transcoder\n");
10596 case TRANS_DDI_EDP_INPUT_A_ONOFF:
10597 case TRANS_DDI_EDP_INPUT_A_ON:
10598 trans_edp_pipe = PIPE_A;
10599 break;
10600 case TRANS_DDI_EDP_INPUT_B_ONOFF:
10601 trans_edp_pipe = PIPE_B;
10602 break;
10603 case TRANS_DDI_EDP_INPUT_C_ONOFF:
10604 trans_edp_pipe = PIPE_C;
10605 break;
10606 }
10607
10608 if (trans_edp_pipe == crtc->pipe)
10609 pipe_config->cpu_transcoder = TRANSCODER_EDP;
10610 }
10611
10612 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
10613 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10614 return false;
10615 *power_domain_mask |= BIT(power_domain);
10616
10617 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
10618
10619 return tmp & PIPECONF_ENABLE;
10620}
10621
4d1de975
JN
10622static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
10623 struct intel_crtc_state *pipe_config,
10624 unsigned long *power_domain_mask)
10625{
10626 struct drm_device *dev = crtc->base.dev;
fac5e23e 10627 struct drm_i915_private *dev_priv = to_i915(dev);
4d1de975
JN
10628 enum intel_display_power_domain power_domain;
10629 enum port port;
10630 enum transcoder cpu_transcoder;
10631 u32 tmp;
10632
4d1de975
JN
10633 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
10634 if (port == PORT_A)
10635 cpu_transcoder = TRANSCODER_DSI_A;
10636 else
10637 cpu_transcoder = TRANSCODER_DSI_C;
10638
10639 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
10640 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10641 continue;
10642 *power_domain_mask |= BIT(power_domain);
10643
db18b6a6
ID
10644 /*
10645 * The PLL needs to be enabled with a valid divider
10646 * configuration, otherwise accessing DSI registers will hang
10647 * the machine. See BSpec North Display Engine
10648 * registers/MIPI[BXT]. We can break out here early, since we
10649 * need the same DSI PLL to be enabled for both DSI ports.
10650 */
10651 if (!intel_dsi_pll_is_enabled(dev_priv))
10652 break;
10653
4d1de975
JN
10654 /* XXX: this works for video mode only */
10655 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
10656 if (!(tmp & DPI_ENABLE))
10657 continue;
10658
10659 tmp = I915_READ(MIPI_CTRL(port));
10660 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
10661 continue;
10662
10663 pipe_config->cpu_transcoder = cpu_transcoder;
4d1de975
JN
10664 break;
10665 }
10666
d7edc4e5 10667 return transcoder_is_dsi(pipe_config->cpu_transcoder);
4d1de975
JN
10668}
10669
26804afd 10670static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
5cec258b 10671 struct intel_crtc_state *pipe_config)
26804afd 10672{
6315b5d3 10673 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
d452c5b6 10674 struct intel_shared_dpll *pll;
26804afd
DV
10675 enum port port;
10676 uint32_t tmp;
10677
10678 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
10679
10680 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
10681
0853723b 10682 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
96b7dfb7 10683 skylake_get_ddi_pll(dev_priv, port, pipe_config);
cc3f90f0 10684 else if (IS_GEN9_LP(dev_priv))
3760b59c 10685 bxt_get_ddi_pll(dev_priv, port, pipe_config);
96b7dfb7
S
10686 else
10687 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 10688
8106ddbd
ACO
10689 pll = pipe_config->shared_dpll;
10690 if (pll) {
2edd6443
ACO
10691 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
10692 &pipe_config->dpll_hw_state));
d452c5b6
DV
10693 }
10694
26804afd
DV
10695 /*
10696 * Haswell has only FDI/PCH transcoder A. It is which is connected to
10697 * DDI E. So just check whether this pipe is wired to DDI E and whether
10698 * the PCH transcoder is on.
10699 */
6315b5d3 10700 if (INTEL_GEN(dev_priv) < 9 &&
ca370455 10701 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
10702 pipe_config->has_pch_encoder = true;
10703
10704 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
10705 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
10706 FDI_DP_PORT_WIDTH_SHIFT) + 1;
10707
10708 ironlake_get_fdi_m_n_config(crtc, pipe_config);
10709 }
10710}
10711
0e8ffe1b 10712static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5cec258b 10713 struct intel_crtc_state *pipe_config)
0e8ffe1b 10714{
6315b5d3 10715 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1729050e
ID
10716 enum intel_display_power_domain power_domain;
10717 unsigned long power_domain_mask;
cf30429e 10718 bool active;
0e8ffe1b 10719
1729050e
ID
10720 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
10721 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
b5482bd0 10722 return false;
1729050e
ID
10723 power_domain_mask = BIT(power_domain);
10724
8106ddbd 10725 pipe_config->shared_dpll = NULL;
c0d43d62 10726
cf30429e 10727 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
eccb140b 10728
cc3f90f0 10729 if (IS_GEN9_LP(dev_priv) &&
d7edc4e5
VS
10730 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
10731 WARN_ON(active);
10732 active = true;
4d1de975
JN
10733 }
10734
cf30429e 10735 if (!active)
1729050e 10736 goto out;
0e8ffe1b 10737
d7edc4e5 10738 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
4d1de975
JN
10739 haswell_get_ddi_port_state(crtc, pipe_config);
10740 intel_get_pipe_timings(crtc, pipe_config);
10741 }
627eb5a3 10742
bc58be60 10743 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 10744
05dc698c
LL
10745 pipe_config->gamma_mode =
10746 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
10747
6315b5d3 10748 if (INTEL_GEN(dev_priv) >= 9) {
1c74eeaf 10749 intel_crtc_init_scalers(crtc, pipe_config);
a1b2278e 10750
af99ceda
CK
10751 pipe_config->scaler_state.scaler_id = -1;
10752 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10753 }
10754
1729050e
ID
10755 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10756 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10757 power_domain_mask |= BIT(power_domain);
6315b5d3 10758 if (INTEL_GEN(dev_priv) >= 9)
bd2e244f 10759 skylake_get_pfit_config(crtc, pipe_config);
ff6d9f55 10760 else
1c132b44 10761 ironlake_get_pfit_config(crtc, pipe_config);
bd2e244f 10762 }
88adfff1 10763
772c2a51 10764 if (IS_HASWELL(dev_priv))
e59150dc
JB
10765 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10766 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 10767
4d1de975
JN
10768 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
10769 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
ebb69c95
CT
10770 pipe_config->pixel_multiplier =
10771 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10772 } else {
10773 pipe_config->pixel_multiplier = 1;
10774 }
6c49f241 10775
1729050e
ID
10776out:
10777 for_each_power_domain(power_domain, power_domain_mask)
10778 intel_display_power_put(dev_priv, power_domain);
10779
cf30429e 10780 return active;
0e8ffe1b
DV
10781}
10782
55a08b3f
ML
10783static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10784 const struct intel_plane_state *plane_state)
560b85bb
CW
10785{
10786 struct drm_device *dev = crtc->dev;
fac5e23e 10787 struct drm_i915_private *dev_priv = to_i915(dev);
560b85bb 10788 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 10789 uint32_t cntl = 0, size = 0;
560b85bb 10790
936e71e3 10791 if (plane_state && plane_state->base.visible) {
55a08b3f
ML
10792 unsigned int width = plane_state->base.crtc_w;
10793 unsigned int height = plane_state->base.crtc_h;
dc41c154
VS
10794 unsigned int stride = roundup_pow_of_two(width) * 4;
10795
10796 switch (stride) {
10797 default:
10798 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10799 width, stride);
10800 stride = 256;
10801 /* fallthrough */
10802 case 256:
10803 case 512:
10804 case 1024:
10805 case 2048:
10806 break;
4b0e333e
CW
10807 }
10808
dc41c154
VS
10809 cntl |= CURSOR_ENABLE |
10810 CURSOR_GAMMA_ENABLE |
10811 CURSOR_FORMAT_ARGB |
10812 CURSOR_STRIDE(stride);
10813
10814 size = (height << 12) | width;
4b0e333e 10815 }
560b85bb 10816
dc41c154
VS
10817 if (intel_crtc->cursor_cntl != 0 &&
10818 (intel_crtc->cursor_base != base ||
10819 intel_crtc->cursor_size != size ||
10820 intel_crtc->cursor_cntl != cntl)) {
10821 /* On these chipsets we can only modify the base/size/stride
10822 * whilst the cursor is disabled.
10823 */
0b87c24e
VS
10824 I915_WRITE(CURCNTR(PIPE_A), 0);
10825 POSTING_READ(CURCNTR(PIPE_A));
dc41c154 10826 intel_crtc->cursor_cntl = 0;
4b0e333e 10827 }
560b85bb 10828
99d1f387 10829 if (intel_crtc->cursor_base != base) {
0b87c24e 10830 I915_WRITE(CURBASE(PIPE_A), base);
99d1f387
VS
10831 intel_crtc->cursor_base = base;
10832 }
4726e0b0 10833
dc41c154
VS
10834 if (intel_crtc->cursor_size != size) {
10835 I915_WRITE(CURSIZE, size);
10836 intel_crtc->cursor_size = size;
4b0e333e 10837 }
560b85bb 10838
4b0e333e 10839 if (intel_crtc->cursor_cntl != cntl) {
0b87c24e
VS
10840 I915_WRITE(CURCNTR(PIPE_A), cntl);
10841 POSTING_READ(CURCNTR(PIPE_A));
4b0e333e 10842 intel_crtc->cursor_cntl = cntl;
560b85bb 10843 }
560b85bb
CW
10844}
10845
55a08b3f
ML
10846static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10847 const struct intel_plane_state *plane_state)
65a21cd6
JB
10848{
10849 struct drm_device *dev = crtc->dev;
fac5e23e 10850 struct drm_i915_private *dev_priv = to_i915(dev);
65a21cd6
JB
10851 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10852 int pipe = intel_crtc->pipe;
663f3122 10853 uint32_t cntl = 0;
4b0e333e 10854
936e71e3 10855 if (plane_state && plane_state->base.visible) {
4b0e333e 10856 cntl = MCURSOR_GAMMA_ENABLE;
55a08b3f 10857 switch (plane_state->base.crtc_w) {
4726e0b0
SK
10858 case 64:
10859 cntl |= CURSOR_MODE_64_ARGB_AX;
10860 break;
10861 case 128:
10862 cntl |= CURSOR_MODE_128_ARGB_AX;
10863 break;
10864 case 256:
10865 cntl |= CURSOR_MODE_256_ARGB_AX;
10866 break;
10867 default:
55a08b3f 10868 MISSING_CASE(plane_state->base.crtc_w);
4726e0b0 10869 return;
65a21cd6 10870 }
4b0e333e 10871 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7 10872
4f8036a2 10873 if (HAS_DDI(dev_priv))
47bf17a7 10874 cntl |= CURSOR_PIPE_CSC_ENABLE;
65a21cd6 10875
f22aa143 10876 if (plane_state->base.rotation & DRM_ROTATE_180)
55a08b3f
ML
10877 cntl |= CURSOR_ROTATE_180;
10878 }
4398ad45 10879
4b0e333e
CW
10880 if (intel_crtc->cursor_cntl != cntl) {
10881 I915_WRITE(CURCNTR(pipe), cntl);
10882 POSTING_READ(CURCNTR(pipe));
10883 intel_crtc->cursor_cntl = cntl;
65a21cd6 10884 }
4b0e333e 10885
65a21cd6 10886 /* and commit changes on next vblank */
5efb3e28
VS
10887 I915_WRITE(CURBASE(pipe), base);
10888 POSTING_READ(CURBASE(pipe));
99d1f387
VS
10889
10890 intel_crtc->cursor_base = base;
65a21cd6
JB
10891}
10892
cda4b7d3 10893/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f 10894static void intel_crtc_update_cursor(struct drm_crtc *crtc,
55a08b3f 10895 const struct intel_plane_state *plane_state)
cda4b7d3
CW
10896{
10897 struct drm_device *dev = crtc->dev;
fac5e23e 10898 struct drm_i915_private *dev_priv = to_i915(dev);
cda4b7d3
CW
10899 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10900 int pipe = intel_crtc->pipe;
55a08b3f
ML
10901 u32 base = intel_crtc->cursor_addr;
10902 u32 pos = 0;
cda4b7d3 10903
55a08b3f
ML
10904 if (plane_state) {
10905 int x = plane_state->base.crtc_x;
10906 int y = plane_state->base.crtc_y;
cda4b7d3 10907
55a08b3f
ML
10908 if (x < 0) {
10909 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10910 x = -x;
10911 }
10912 pos |= x << CURSOR_X_SHIFT;
cda4b7d3 10913
55a08b3f
ML
10914 if (y < 0) {
10915 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10916 y = -y;
10917 }
10918 pos |= y << CURSOR_Y_SHIFT;
10919
10920 /* ILK+ do this automagically */
49cff963 10921 if (HAS_GMCH_DISPLAY(dev_priv) &&
f22aa143 10922 plane_state->base.rotation & DRM_ROTATE_180) {
55a08b3f
ML
10923 base += (plane_state->base.crtc_h *
10924 plane_state->base.crtc_w - 1) * 4;
10925 }
cda4b7d3 10926 }
cda4b7d3 10927
5efb3e28
VS
10928 I915_WRITE(CURPOS(pipe), pos);
10929
2a307c2e 10930 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
55a08b3f 10931 i845_update_cursor(crtc, base, plane_state);
5efb3e28 10932 else
55a08b3f 10933 i9xx_update_cursor(crtc, base, plane_state);
cda4b7d3
CW
10934}
10935
50a0bc90 10936static bool cursor_size_ok(struct drm_i915_private *dev_priv,
dc41c154
VS
10937 uint32_t width, uint32_t height)
10938{
10939 if (width == 0 || height == 0)
10940 return false;
10941
10942 /*
10943 * 845g/865g are special in that they are only limited by
10944 * the width of their cursors, the height is arbitrary up to
10945 * the precision of the register. Everything else requires
10946 * square cursors, limited to a few power-of-two sizes.
10947 */
2a307c2e 10948 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
dc41c154
VS
10949 if ((width & 63) != 0)
10950 return false;
10951
2a307c2e 10952 if (width > (IS_I845G(dev_priv) ? 64 : 512))
dc41c154
VS
10953 return false;
10954
10955 if (height > 1023)
10956 return false;
10957 } else {
10958 switch (width | height) {
10959 case 256:
10960 case 128:
50a0bc90 10961 if (IS_GEN2(dev_priv))
dc41c154
VS
10962 return false;
10963 case 64:
10964 break;
10965 default:
10966 return false;
10967 }
10968 }
10969
10970 return true;
10971}
10972
79e53945
JB
10973/* VESA 640x480x72Hz mode to set on the pipe */
10974static struct drm_display_mode load_detect_mode = {
10975 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10976 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10977};
10978
a8bb6818
DV
10979struct drm_framebuffer *
10980__intel_framebuffer_create(struct drm_device *dev,
10981 struct drm_mode_fb_cmd2 *mode_cmd,
10982 struct drm_i915_gem_object *obj)
d2dff872
CW
10983{
10984 struct intel_framebuffer *intel_fb;
10985 int ret;
10986
10987 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
dcb1394e 10988 if (!intel_fb)
d2dff872 10989 return ERR_PTR(-ENOMEM);
d2dff872
CW
10990
10991 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
10992 if (ret)
10993 goto err;
d2dff872
CW
10994
10995 return &intel_fb->base;
dcb1394e 10996
dd4916c5 10997err:
dd4916c5 10998 kfree(intel_fb);
dd4916c5 10999 return ERR_PTR(ret);
d2dff872
CW
11000}
11001
b5ea642a 11002static struct drm_framebuffer *
a8bb6818
DV
11003intel_framebuffer_create(struct drm_device *dev,
11004 struct drm_mode_fb_cmd2 *mode_cmd,
11005 struct drm_i915_gem_object *obj)
11006{
11007 struct drm_framebuffer *fb;
11008 int ret;
11009
11010 ret = i915_mutex_lock_interruptible(dev);
11011 if (ret)
11012 return ERR_PTR(ret);
11013 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
11014 mutex_unlock(&dev->struct_mutex);
11015
11016 return fb;
11017}
11018
d2dff872
CW
11019static u32
11020intel_framebuffer_pitch_for_width(int width, int bpp)
11021{
11022 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
11023 return ALIGN(pitch, 64);
11024}
11025
11026static u32
11027intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
11028{
11029 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 11030 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
11031}
11032
11033static struct drm_framebuffer *
11034intel_framebuffer_create_for_mode(struct drm_device *dev,
11035 struct drm_display_mode *mode,
11036 int depth, int bpp)
11037{
dcb1394e 11038 struct drm_framebuffer *fb;
d2dff872 11039 struct drm_i915_gem_object *obj;
0fed39bd 11040 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872 11041
12d79d78 11042 obj = i915_gem_object_create(to_i915(dev),
d2dff872 11043 intel_framebuffer_size_for_mode(mode, bpp));
fe3db79b
CW
11044 if (IS_ERR(obj))
11045 return ERR_CAST(obj);
d2dff872
CW
11046
11047 mode_cmd.width = mode->hdisplay;
11048 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
11049 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
11050 bpp);
5ca0c34a 11051 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872 11052
dcb1394e
LW
11053 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
11054 if (IS_ERR(fb))
f0cd5182 11055 i915_gem_object_put(obj);
dcb1394e
LW
11056
11057 return fb;
d2dff872
CW
11058}
11059
11060static struct drm_framebuffer *
11061mode_fits_in_fbdev(struct drm_device *dev,
11062 struct drm_display_mode *mode)
11063{
0695726e 11064#ifdef CONFIG_DRM_FBDEV_EMULATION
fac5e23e 11065 struct drm_i915_private *dev_priv = to_i915(dev);
d2dff872
CW
11066 struct drm_i915_gem_object *obj;
11067 struct drm_framebuffer *fb;
11068
4c0e5528 11069 if (!dev_priv->fbdev)
d2dff872
CW
11070 return NULL;
11071
4c0e5528 11072 if (!dev_priv->fbdev->fb)
d2dff872
CW
11073 return NULL;
11074
4c0e5528
DV
11075 obj = dev_priv->fbdev->fb->obj;
11076 BUG_ON(!obj);
11077
8bcd4553 11078 fb = &dev_priv->fbdev->fb->base;
01f2c773 11079 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
272725c7 11080 fb->format->cpp[0] * 8))
d2dff872
CW
11081 return NULL;
11082
01f2c773 11083 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
11084 return NULL;
11085
edde3617 11086 drm_framebuffer_reference(fb);
d2dff872 11087 return fb;
4520f53a
DV
11088#else
11089 return NULL;
11090#endif
d2dff872
CW
11091}
11092
d3a40d1b
ACO
11093static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
11094 struct drm_crtc *crtc,
11095 struct drm_display_mode *mode,
11096 struct drm_framebuffer *fb,
11097 int x, int y)
11098{
11099 struct drm_plane_state *plane_state;
11100 int hdisplay, vdisplay;
11101 int ret;
11102
11103 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
11104 if (IS_ERR(plane_state))
11105 return PTR_ERR(plane_state);
11106
11107 if (mode)
11108 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
11109 else
11110 hdisplay = vdisplay = 0;
11111
11112 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
11113 if (ret)
11114 return ret;
11115 drm_atomic_set_fb_for_plane(plane_state, fb);
11116 plane_state->crtc_x = 0;
11117 plane_state->crtc_y = 0;
11118 plane_state->crtc_w = hdisplay;
11119 plane_state->crtc_h = vdisplay;
11120 plane_state->src_x = x << 16;
11121 plane_state->src_y = y << 16;
11122 plane_state->src_w = hdisplay << 16;
11123 plane_state->src_h = vdisplay << 16;
11124
11125 return 0;
11126}
11127
d2434ab7 11128bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 11129 struct drm_display_mode *mode,
51fd371b
RC
11130 struct intel_load_detect_pipe *old,
11131 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
11132{
11133 struct intel_crtc *intel_crtc;
d2434ab7
DV
11134 struct intel_encoder *intel_encoder =
11135 intel_attached_encoder(connector);
79e53945 11136 struct drm_crtc *possible_crtc;
4ef69c7a 11137 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
11138 struct drm_crtc *crtc = NULL;
11139 struct drm_device *dev = encoder->dev;
0f0f74bc 11140 struct drm_i915_private *dev_priv = to_i915(dev);
94352cf9 11141 struct drm_framebuffer *fb;
51fd371b 11142 struct drm_mode_config *config = &dev->mode_config;
edde3617 11143 struct drm_atomic_state *state = NULL, *restore_state = NULL;
944b0c76 11144 struct drm_connector_state *connector_state;
4be07317 11145 struct intel_crtc_state *crtc_state;
51fd371b 11146 int ret, i = -1;
79e53945 11147
d2dff872 11148 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 11149 connector->base.id, connector->name,
8e329a03 11150 encoder->base.id, encoder->name);
d2dff872 11151
edde3617
ML
11152 old->restore_state = NULL;
11153
51fd371b
RC
11154retry:
11155 ret = drm_modeset_lock(&config->connection_mutex, ctx);
11156 if (ret)
ad3c558f 11157 goto fail;
6e9f798d 11158
79e53945
JB
11159 /*
11160 * Algorithm gets a little messy:
7a5e4805 11161 *
79e53945
JB
11162 * - if the connector already has an assigned crtc, use it (but make
11163 * sure it's on first)
7a5e4805 11164 *
79e53945
JB
11165 * - try to find the first unused crtc that can drive this connector,
11166 * and use that if we find one
79e53945
JB
11167 */
11168
11169 /* See if we already have a CRTC for this connector */
edde3617
ML
11170 if (connector->state->crtc) {
11171 crtc = connector->state->crtc;
8261b191 11172
51fd371b 11173 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de 11174 if (ret)
ad3c558f 11175 goto fail;
8261b191
CW
11176
11177 /* Make sure the crtc and connector are running */
edde3617 11178 goto found;
79e53945
JB
11179 }
11180
11181 /* Find an unused one (if possible) */
70e1e0ec 11182 for_each_crtc(dev, possible_crtc) {
79e53945
JB
11183 i++;
11184 if (!(encoder->possible_crtcs & (1 << i)))
11185 continue;
edde3617
ML
11186
11187 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
11188 if (ret)
11189 goto fail;
11190
11191 if (possible_crtc->state->enable) {
11192 drm_modeset_unlock(&possible_crtc->mutex);
a459249c 11193 continue;
edde3617 11194 }
a459249c
VS
11195
11196 crtc = possible_crtc;
11197 break;
79e53945
JB
11198 }
11199
11200 /*
11201 * If we didn't find an unused CRTC, don't use any.
11202 */
11203 if (!crtc) {
7173188d 11204 DRM_DEBUG_KMS("no pipe available for load-detect\n");
ad3c558f 11205 goto fail;
79e53945
JB
11206 }
11207
edde3617
ML
11208found:
11209 intel_crtc = to_intel_crtc(crtc);
11210
4d02e2de
DV
11211 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
11212 if (ret)
ad3c558f 11213 goto fail;
79e53945 11214
83a57153 11215 state = drm_atomic_state_alloc(dev);
edde3617
ML
11216 restore_state = drm_atomic_state_alloc(dev);
11217 if (!state || !restore_state) {
11218 ret = -ENOMEM;
11219 goto fail;
11220 }
83a57153
ACO
11221
11222 state->acquire_ctx = ctx;
edde3617 11223 restore_state->acquire_ctx = ctx;
83a57153 11224
944b0c76
ACO
11225 connector_state = drm_atomic_get_connector_state(state, connector);
11226 if (IS_ERR(connector_state)) {
11227 ret = PTR_ERR(connector_state);
11228 goto fail;
11229 }
11230
edde3617
ML
11231 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
11232 if (ret)
11233 goto fail;
944b0c76 11234
4be07317
ACO
11235 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
11236 if (IS_ERR(crtc_state)) {
11237 ret = PTR_ERR(crtc_state);
11238 goto fail;
11239 }
11240
49d6fa21 11241 crtc_state->base.active = crtc_state->base.enable = true;
4be07317 11242
6492711d
CW
11243 if (!mode)
11244 mode = &load_detect_mode;
79e53945 11245
d2dff872
CW
11246 /* We need a framebuffer large enough to accommodate all accesses
11247 * that the plane may generate whilst we perform load detection.
11248 * We can not rely on the fbcon either being present (we get called
11249 * during its initialisation to detect all boot displays, or it may
11250 * not even exist) or that it is large enough to satisfy the
11251 * requested mode.
11252 */
94352cf9
DV
11253 fb = mode_fits_in_fbdev(dev, mode);
11254 if (fb == NULL) {
d2dff872 11255 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9 11256 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
d2dff872
CW
11257 } else
11258 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 11259 if (IS_ERR(fb)) {
d2dff872 11260 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 11261 goto fail;
79e53945 11262 }
79e53945 11263
d3a40d1b
ACO
11264 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
11265 if (ret)
11266 goto fail;
11267
edde3617
ML
11268 drm_framebuffer_unreference(fb);
11269
11270 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
11271 if (ret)
11272 goto fail;
11273
11274 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
11275 if (!ret)
11276 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
11277 if (!ret)
11278 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
11279 if (ret) {
11280 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
11281 goto fail;
11282 }
8c7b5ccb 11283
3ba86073
ML
11284 ret = drm_atomic_commit(state);
11285 if (ret) {
6492711d 11286 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
412b61d8 11287 goto fail;
79e53945 11288 }
edde3617
ML
11289
11290 old->restore_state = restore_state;
7173188d 11291
79e53945 11292 /* let the connector get through one full cycle before testing */
0f0f74bc 11293 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
7173188d 11294 return true;
412b61d8 11295
ad3c558f 11296fail:
7fb71c8f
CW
11297 if (state) {
11298 drm_atomic_state_put(state);
11299 state = NULL;
11300 }
11301 if (restore_state) {
11302 drm_atomic_state_put(restore_state);
11303 restore_state = NULL;
11304 }
83a57153 11305
51fd371b
RC
11306 if (ret == -EDEADLK) {
11307 drm_modeset_backoff(ctx);
11308 goto retry;
11309 }
11310
412b61d8 11311 return false;
79e53945
JB
11312}
11313
d2434ab7 11314void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
11315 struct intel_load_detect_pipe *old,
11316 struct drm_modeset_acquire_ctx *ctx)
79e53945 11317{
d2434ab7
DV
11318 struct intel_encoder *intel_encoder =
11319 intel_attached_encoder(connector);
4ef69c7a 11320 struct drm_encoder *encoder = &intel_encoder->base;
edde3617 11321 struct drm_atomic_state *state = old->restore_state;
d3a40d1b 11322 int ret;
79e53945 11323
d2dff872 11324 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 11325 connector->base.id, connector->name,
8e329a03 11326 encoder->base.id, encoder->name);
d2dff872 11327
edde3617 11328 if (!state)
0622a53c 11329 return;
79e53945 11330
edde3617 11331 ret = drm_atomic_commit(state);
0853695c 11332 if (ret)
edde3617 11333 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
0853695c 11334 drm_atomic_state_put(state);
79e53945
JB
11335}
11336
da4a1efa 11337static int i9xx_pll_refclk(struct drm_device *dev,
5cec258b 11338 const struct intel_crtc_state *pipe_config)
da4a1efa 11339{
fac5e23e 11340 struct drm_i915_private *dev_priv = to_i915(dev);
da4a1efa
VS
11341 u32 dpll = pipe_config->dpll_hw_state.dpll;
11342
11343 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 11344 return dev_priv->vbt.lvds_ssc_freq;
6e266956 11345 else if (HAS_PCH_SPLIT(dev_priv))
da4a1efa 11346 return 120000;
5db94019 11347 else if (!IS_GEN2(dev_priv))
da4a1efa
VS
11348 return 96000;
11349 else
11350 return 48000;
11351}
11352
79e53945 11353/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc 11354static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 11355 struct intel_crtc_state *pipe_config)
79e53945 11356{
f1f644dc 11357 struct drm_device *dev = crtc->base.dev;
fac5e23e 11358 struct drm_i915_private *dev_priv = to_i915(dev);
f1f644dc 11359 int pipe = pipe_config->cpu_transcoder;
293623f7 11360 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945 11361 u32 fp;
9e2c8475 11362 struct dpll clock;
dccbea3b 11363 int port_clock;
da4a1efa 11364 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
11365
11366 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 11367 fp = pipe_config->dpll_hw_state.fp0;
79e53945 11368 else
293623f7 11369 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
11370
11371 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
9b1e14f4 11372 if (IS_PINEVIEW(dev_priv)) {
f2b115e6
AJ
11373 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
11374 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
11375 } else {
11376 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
11377 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
11378 }
11379
5db94019 11380 if (!IS_GEN2(dev_priv)) {
9b1e14f4 11381 if (IS_PINEVIEW(dev_priv))
f2b115e6
AJ
11382 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
11383 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
11384 else
11385 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
11386 DPLL_FPA01_P1_POST_DIV_SHIFT);
11387
11388 switch (dpll & DPLL_MODE_MASK) {
11389 case DPLLB_MODE_DAC_SERIAL:
11390 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
11391 5 : 10;
11392 break;
11393 case DPLLB_MODE_LVDS:
11394 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
11395 7 : 14;
11396 break;
11397 default:
28c97730 11398 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 11399 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 11400 return;
79e53945
JB
11401 }
11402
9b1e14f4 11403 if (IS_PINEVIEW(dev_priv))
dccbea3b 11404 port_clock = pnv_calc_dpll_params(refclk, &clock);
ac58c3f0 11405 else
dccbea3b 11406 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945 11407 } else {
50a0bc90 11408 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
b1c560d1 11409 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
11410
11411 if (is_lvds) {
11412 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
11413 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
11414
11415 if (lvds & LVDS_CLKB_POWER_UP)
11416 clock.p2 = 7;
11417 else
11418 clock.p2 = 14;
79e53945
JB
11419 } else {
11420 if (dpll & PLL_P1_DIVIDE_BY_TWO)
11421 clock.p1 = 2;
11422 else {
11423 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
11424 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
11425 }
11426 if (dpll & PLL_P2_DIVIDE_BY_4)
11427 clock.p2 = 4;
11428 else
11429 clock.p2 = 2;
79e53945 11430 }
da4a1efa 11431
dccbea3b 11432 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945
JB
11433 }
11434
18442d08
VS
11435 /*
11436 * This value includes pixel_multiplier. We will use
241bfc38 11437 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
11438 * encoder's get_config() function.
11439 */
dccbea3b 11440 pipe_config->port_clock = port_clock;
f1f644dc
JB
11441}
11442
6878da05
VS
11443int intel_dotclock_calculate(int link_freq,
11444 const struct intel_link_m_n *m_n)
f1f644dc 11445{
f1f644dc
JB
11446 /*
11447 * The calculation for the data clock is:
1041a02f 11448 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 11449 * But we want to avoid losing precison if possible, so:
1041a02f 11450 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
11451 *
11452 * and the link clock is simpler:
1041a02f 11453 * link_clock = (m * link_clock) / n
f1f644dc
JB
11454 */
11455
6878da05
VS
11456 if (!m_n->link_n)
11457 return 0;
f1f644dc 11458
6878da05
VS
11459 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
11460}
f1f644dc 11461
18442d08 11462static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 11463 struct intel_crtc_state *pipe_config)
6878da05 11464{
e3b247da 11465 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
79e53945 11466
18442d08
VS
11467 /* read out port_clock from the DPLL */
11468 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 11469
f1f644dc 11470 /*
e3b247da
VS
11471 * In case there is an active pipe without active ports,
11472 * we may need some idea for the dotclock anyway.
11473 * Calculate one based on the FDI configuration.
79e53945 11474 */
2d112de7 11475 pipe_config->base.adjusted_mode.crtc_clock =
21a727b3 11476 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
18442d08 11477 &pipe_config->fdi_m_n);
79e53945
JB
11478}
11479
11480/** Returns the currently programmed mode of the given pipe. */
11481struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
11482 struct drm_crtc *crtc)
11483{
fac5e23e 11484 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 11485 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 11486 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
79e53945 11487 struct drm_display_mode *mode;
3f36b937 11488 struct intel_crtc_state *pipe_config;
fe2b8f9d
PZ
11489 int htot = I915_READ(HTOTAL(cpu_transcoder));
11490 int hsync = I915_READ(HSYNC(cpu_transcoder));
11491 int vtot = I915_READ(VTOTAL(cpu_transcoder));
11492 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 11493 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
11494
11495 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
11496 if (!mode)
11497 return NULL;
11498
3f36b937
TU
11499 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
11500 if (!pipe_config) {
11501 kfree(mode);
11502 return NULL;
11503 }
11504
f1f644dc
JB
11505 /*
11506 * Construct a pipe_config sufficient for getting the clock info
11507 * back out of crtc_clock_get.
11508 *
11509 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
11510 * to use a real value here instead.
11511 */
3f36b937
TU
11512 pipe_config->cpu_transcoder = (enum transcoder) pipe;
11513 pipe_config->pixel_multiplier = 1;
11514 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
11515 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
11516 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
11517 i9xx_crtc_clock_get(intel_crtc, pipe_config);
11518
11519 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
79e53945
JB
11520 mode->hdisplay = (htot & 0xffff) + 1;
11521 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
11522 mode->hsync_start = (hsync & 0xffff) + 1;
11523 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
11524 mode->vdisplay = (vtot & 0xffff) + 1;
11525 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
11526 mode->vsync_start = (vsync & 0xffff) + 1;
11527 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
11528
11529 drm_mode_set_name(mode);
79e53945 11530
3f36b937
TU
11531 kfree(pipe_config);
11532
79e53945
JB
11533 return mode;
11534}
11535
11536static void intel_crtc_destroy(struct drm_crtc *crtc)
11537{
11538 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a 11539 struct drm_device *dev = crtc->dev;
51cbaf01 11540 struct intel_flip_work *work;
67e77c5a 11541
5e2d7afc 11542 spin_lock_irq(&dev->event_lock);
5a21b665
DV
11543 work = intel_crtc->flip_work;
11544 intel_crtc->flip_work = NULL;
11545 spin_unlock_irq(&dev->event_lock);
67e77c5a 11546
5a21b665 11547 if (work) {
51cbaf01
ML
11548 cancel_work_sync(&work->mmio_work);
11549 cancel_work_sync(&work->unpin_work);
5a21b665 11550 kfree(work);
67e77c5a 11551 }
79e53945
JB
11552
11553 drm_crtc_cleanup(crtc);
67e77c5a 11554
79e53945
JB
11555 kfree(intel_crtc);
11556}
11557
6b95a207
KH
11558static void intel_unpin_work_fn(struct work_struct *__work)
11559{
51cbaf01
ML
11560 struct intel_flip_work *work =
11561 container_of(__work, struct intel_flip_work, unpin_work);
5a21b665
DV
11562 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
11563 struct drm_device *dev = crtc->base.dev;
11564 struct drm_plane *primary = crtc->base.primary;
03f476e1 11565
5a21b665
DV
11566 if (is_mmio_work(work))
11567 flush_work(&work->mmio_work);
03f476e1 11568
5a21b665
DV
11569 mutex_lock(&dev->struct_mutex);
11570 intel_unpin_fb_obj(work->old_fb, primary->state->rotation);
f8c417cd 11571 i915_gem_object_put(work->pending_flip_obj);
5a21b665 11572 mutex_unlock(&dev->struct_mutex);
143f73b3 11573
e8a261ea
CW
11574 i915_gem_request_put(work->flip_queued_req);
11575
5748b6a1
CW
11576 intel_frontbuffer_flip_complete(to_i915(dev),
11577 to_intel_plane(primary)->frontbuffer_bit);
5a21b665
DV
11578 intel_fbc_post_update(crtc);
11579 drm_framebuffer_unreference(work->old_fb);
143f73b3 11580
5a21b665
DV
11581 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
11582 atomic_dec(&crtc->unpin_work_count);
a6747b73 11583
5a21b665
DV
11584 kfree(work);
11585}
d9e86c0e 11586
5a21b665
DV
11587/* Is 'a' after or equal to 'b'? */
11588static bool g4x_flip_count_after_eq(u32 a, u32 b)
11589{
11590 return !((a - b) & 0x80000000);
11591}
143f73b3 11592
5a21b665
DV
11593static bool __pageflip_finished_cs(struct intel_crtc *crtc,
11594 struct intel_flip_work *work)
11595{
11596 struct drm_device *dev = crtc->base.dev;
fac5e23e 11597 struct drm_i915_private *dev_priv = to_i915(dev);
143f73b3 11598
8af29b0c 11599 if (abort_flip_on_reset(crtc))
5a21b665 11600 return true;
143f73b3 11601
5a21b665
DV
11602 /*
11603 * The relevant registers doen't exist on pre-ctg.
11604 * As the flip done interrupt doesn't trigger for mmio
11605 * flips on gmch platforms, a flip count check isn't
11606 * really needed there. But since ctg has the registers,
11607 * include it in the check anyway.
11608 */
9beb5fea 11609 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
5a21b665 11610 return true;
b4a98e57 11611
5a21b665
DV
11612 /*
11613 * BDW signals flip done immediately if the plane
11614 * is disabled, even if the plane enable is already
11615 * armed to occur at the next vblank :(
11616 */
f99d7069 11617
5a21b665
DV
11618 /*
11619 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
11620 * used the same base address. In that case the mmio flip might
11621 * have completed, but the CS hasn't even executed the flip yet.
11622 *
11623 * A flip count check isn't enough as the CS might have updated
11624 * the base address just after start of vblank, but before we
11625 * managed to process the interrupt. This means we'd complete the
11626 * CS flip too soon.
11627 *
11628 * Combining both checks should get us a good enough result. It may
11629 * still happen that the CS flip has been executed, but has not
11630 * yet actually completed. But in case the base address is the same
11631 * anyway, we don't really care.
11632 */
11633 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11634 crtc->flip_work->gtt_offset &&
11635 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
11636 crtc->flip_work->flip_count);
11637}
b4a98e57 11638
5a21b665
DV
11639static bool
11640__pageflip_finished_mmio(struct intel_crtc *crtc,
11641 struct intel_flip_work *work)
11642{
11643 /*
11644 * MMIO work completes when vblank is different from
11645 * flip_queued_vblank.
11646 *
11647 * Reset counter value doesn't matter, this is handled by
11648 * i915_wait_request finishing early, so no need to handle
11649 * reset here.
11650 */
11651 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
6b95a207
KH
11652}
11653
51cbaf01
ML
11654
11655static bool pageflip_finished(struct intel_crtc *crtc,
11656 struct intel_flip_work *work)
11657{
11658 if (!atomic_read(&work->pending))
11659 return false;
11660
11661 smp_rmb();
11662
5a21b665
DV
11663 if (is_mmio_work(work))
11664 return __pageflip_finished_mmio(crtc, work);
11665 else
11666 return __pageflip_finished_cs(crtc, work);
11667}
11668
11669void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe)
11670{
91c8a326 11671 struct drm_device *dev = &dev_priv->drm;
98187836 11672 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
5a21b665
DV
11673 struct intel_flip_work *work;
11674 unsigned long flags;
11675
11676 /* Ignore early vblank irqs */
11677 if (!crtc)
11678 return;
11679
51cbaf01 11680 /*
5a21b665
DV
11681 * This is called both by irq handlers and the reset code (to complete
11682 * lost pageflips) so needs the full irqsave spinlocks.
51cbaf01 11683 */
5a21b665 11684 spin_lock_irqsave(&dev->event_lock, flags);
e2af48c6 11685 work = crtc->flip_work;
5a21b665
DV
11686
11687 if (work != NULL &&
11688 !is_mmio_work(work) &&
e2af48c6
VS
11689 pageflip_finished(crtc, work))
11690 page_flip_completed(crtc);
5a21b665
DV
11691
11692 spin_unlock_irqrestore(&dev->event_lock, flags);
75f7f3ec
VS
11693}
11694
51cbaf01 11695void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
6b95a207 11696{
91c8a326 11697 struct drm_device *dev = &dev_priv->drm;
98187836 11698 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
51cbaf01 11699 struct intel_flip_work *work;
6b95a207
KH
11700 unsigned long flags;
11701
5251f04e
ML
11702 /* Ignore early vblank irqs */
11703 if (!crtc)
11704 return;
f326038a
DV
11705
11706 /*
11707 * This is called both by irq handlers and the reset code (to complete
11708 * lost pageflips) so needs the full irqsave spinlocks.
e7d841ca 11709 */
6b95a207 11710 spin_lock_irqsave(&dev->event_lock, flags);
e2af48c6 11711 work = crtc->flip_work;
5251f04e 11712
5a21b665
DV
11713 if (work != NULL &&
11714 is_mmio_work(work) &&
e2af48c6
VS
11715 pageflip_finished(crtc, work))
11716 page_flip_completed(crtc);
5251f04e 11717
6b95a207
KH
11718 spin_unlock_irqrestore(&dev->event_lock, flags);
11719}
11720
5a21b665
DV
11721static inline void intel_mark_page_flip_active(struct intel_crtc *crtc,
11722 struct intel_flip_work *work)
84c33a64 11723{
5a21b665 11724 work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc);
84c33a64 11725
5a21b665
DV
11726 /* Ensure that the work item is consistent when activating it ... */
11727 smp_mb__before_atomic();
11728 atomic_set(&work->pending, 1);
11729}
a6747b73 11730
5a21b665
DV
11731static int intel_gen2_queue_flip(struct drm_device *dev,
11732 struct drm_crtc *crtc,
11733 struct drm_framebuffer *fb,
11734 struct drm_i915_gem_object *obj,
11735 struct drm_i915_gem_request *req,
11736 uint32_t flags)
11737{
7e37f889 11738 struct intel_ring *ring = req->ring;
5a21b665
DV
11739 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11740 u32 flip_mask;
11741 int ret;
143f73b3 11742
5a21b665
DV
11743 ret = intel_ring_begin(req, 6);
11744 if (ret)
11745 return ret;
143f73b3 11746
5a21b665
DV
11747 /* Can't queue multiple flips, so wait for the previous
11748 * one to finish before executing the next.
11749 */
11750 if (intel_crtc->plane)
11751 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11752 else
11753 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
b5321f30
CW
11754 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11755 intel_ring_emit(ring, MI_NOOP);
11756 intel_ring_emit(ring, MI_DISPLAY_FLIP |
5a21b665 11757 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
b5321f30
CW
11758 intel_ring_emit(ring, fb->pitches[0]);
11759 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11760 intel_ring_emit(ring, 0); /* aux display base address, unused */
143f73b3 11761
5a21b665
DV
11762 return 0;
11763}
84c33a64 11764
5a21b665
DV
11765static int intel_gen3_queue_flip(struct drm_device *dev,
11766 struct drm_crtc *crtc,
11767 struct drm_framebuffer *fb,
11768 struct drm_i915_gem_object *obj,
11769 struct drm_i915_gem_request *req,
11770 uint32_t flags)
11771{
7e37f889 11772 struct intel_ring *ring = req->ring;
5a21b665
DV
11773 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11774 u32 flip_mask;
11775 int ret;
d55dbd06 11776
5a21b665
DV
11777 ret = intel_ring_begin(req, 6);
11778 if (ret)
11779 return ret;
d55dbd06 11780
5a21b665
DV
11781 if (intel_crtc->plane)
11782 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11783 else
11784 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
b5321f30
CW
11785 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11786 intel_ring_emit(ring, MI_NOOP);
11787 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
5a21b665 11788 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
b5321f30
CW
11789 intel_ring_emit(ring, fb->pitches[0]);
11790 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11791 intel_ring_emit(ring, MI_NOOP);
fd8e058a 11792
5a21b665
DV
11793 return 0;
11794}
84c33a64 11795
5a21b665
DV
11796static int intel_gen4_queue_flip(struct drm_device *dev,
11797 struct drm_crtc *crtc,
11798 struct drm_framebuffer *fb,
11799 struct drm_i915_gem_object *obj,
11800 struct drm_i915_gem_request *req,
11801 uint32_t flags)
11802{
7e37f889 11803 struct intel_ring *ring = req->ring;
fac5e23e 11804 struct drm_i915_private *dev_priv = to_i915(dev);
5a21b665
DV
11805 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11806 uint32_t pf, pipesrc;
11807 int ret;
143f73b3 11808
5a21b665
DV
11809 ret = intel_ring_begin(req, 4);
11810 if (ret)
11811 return ret;
143f73b3 11812
5a21b665
DV
11813 /* i965+ uses the linear or tiled offsets from the
11814 * Display Registers (which do not change across a page-flip)
11815 * so we need only reprogram the base address.
11816 */
b5321f30 11817 intel_ring_emit(ring, MI_DISPLAY_FLIP |
5a21b665 11818 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
b5321f30
CW
11819 intel_ring_emit(ring, fb->pitches[0]);
11820 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset |
bae781b2 11821 intel_fb_modifier_to_tiling(fb->modifier));
5a21b665
DV
11822
11823 /* XXX Enabling the panel-fitter across page-flip is so far
11824 * untested on non-native modes, so ignore it for now.
11825 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11826 */
11827 pf = 0;
11828 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
b5321f30 11829 intel_ring_emit(ring, pf | pipesrc);
143f73b3 11830
5a21b665 11831 return 0;
8c9f3aaf
JB
11832}
11833
5a21b665
DV
11834static int intel_gen6_queue_flip(struct drm_device *dev,
11835 struct drm_crtc *crtc,
11836 struct drm_framebuffer *fb,
11837 struct drm_i915_gem_object *obj,
11838 struct drm_i915_gem_request *req,
11839 uint32_t flags)
da20eabd 11840{
7e37f889 11841 struct intel_ring *ring = req->ring;
fac5e23e 11842 struct drm_i915_private *dev_priv = to_i915(dev);
5a21b665
DV
11843 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11844 uint32_t pf, pipesrc;
11845 int ret;
d21fbe87 11846
5a21b665
DV
11847 ret = intel_ring_begin(req, 4);
11848 if (ret)
11849 return ret;
92826fcd 11850
b5321f30 11851 intel_ring_emit(ring, MI_DISPLAY_FLIP |
5a21b665 11852 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
72618ebf 11853 intel_ring_emit(ring, fb->pitches[0] |
bae781b2 11854 intel_fb_modifier_to_tiling(fb->modifier));
b5321f30 11855 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
92826fcd 11856
5a21b665
DV
11857 /* Contrary to the suggestions in the documentation,
11858 * "Enable Panel Fitter" does not seem to be required when page
11859 * flipping with a non-native mode, and worse causes a normal
11860 * modeset to fail.
11861 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11862 */
11863 pf = 0;
11864 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
b5321f30 11865 intel_ring_emit(ring, pf | pipesrc);
7809e5ae 11866
5a21b665 11867 return 0;
7809e5ae
MR
11868}
11869
5a21b665
DV
11870static int intel_gen7_queue_flip(struct drm_device *dev,
11871 struct drm_crtc *crtc,
11872 struct drm_framebuffer *fb,
11873 struct drm_i915_gem_object *obj,
11874 struct drm_i915_gem_request *req,
11875 uint32_t flags)
d21fbe87 11876{
5db94019 11877 struct drm_i915_private *dev_priv = to_i915(dev);
7e37f889 11878 struct intel_ring *ring = req->ring;
5a21b665
DV
11879 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11880 uint32_t plane_bit = 0;
11881 int len, ret;
d21fbe87 11882
5a21b665
DV
11883 switch (intel_crtc->plane) {
11884 case PLANE_A:
11885 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11886 break;
11887 case PLANE_B:
11888 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11889 break;
11890 case PLANE_C:
11891 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11892 break;
11893 default:
11894 WARN_ONCE(1, "unknown plane in flip command\n");
11895 return -ENODEV;
11896 }
11897
11898 len = 4;
b5321f30 11899 if (req->engine->id == RCS) {
5a21b665
DV
11900 len += 6;
11901 /*
11902 * On Gen 8, SRM is now taking an extra dword to accommodate
11903 * 48bits addresses, and we need a NOOP for the batch size to
11904 * stay even.
11905 */
5db94019 11906 if (IS_GEN8(dev_priv))
5a21b665
DV
11907 len += 2;
11908 }
11909
11910 /*
11911 * BSpec MI_DISPLAY_FLIP for IVB:
11912 * "The full packet must be contained within the same cache line."
11913 *
11914 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11915 * cacheline, if we ever start emitting more commands before
11916 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11917 * then do the cacheline alignment, and finally emit the
11918 * MI_DISPLAY_FLIP.
11919 */
11920 ret = intel_ring_cacheline_align(req);
11921 if (ret)
11922 return ret;
11923
11924 ret = intel_ring_begin(req, len);
11925 if (ret)
11926 return ret;
11927
11928 /* Unmask the flip-done completion message. Note that the bspec says that
11929 * we should do this for both the BCS and RCS, and that we must not unmask
11930 * more than one flip event at any time (or ensure that one flip message
11931 * can be sent by waiting for flip-done prior to queueing new flips).
11932 * Experimentation says that BCS works despite DERRMR masking all
11933 * flip-done completion events and that unmasking all planes at once
11934 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11935 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11936 */
b5321f30
CW
11937 if (req->engine->id == RCS) {
11938 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11939 intel_ring_emit_reg(ring, DERRMR);
11940 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
5a21b665
DV
11941 DERRMR_PIPEB_PRI_FLIP_DONE |
11942 DERRMR_PIPEC_PRI_FLIP_DONE));
5db94019 11943 if (IS_GEN8(dev_priv))
b5321f30 11944 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
5a21b665
DV
11945 MI_SRM_LRM_GLOBAL_GTT);
11946 else
b5321f30 11947 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
5a21b665 11948 MI_SRM_LRM_GLOBAL_GTT);
b5321f30 11949 intel_ring_emit_reg(ring, DERRMR);
bde13ebd
CW
11950 intel_ring_emit(ring,
11951 i915_ggtt_offset(req->engine->scratch) + 256);
5db94019 11952 if (IS_GEN8(dev_priv)) {
b5321f30
CW
11953 intel_ring_emit(ring, 0);
11954 intel_ring_emit(ring, MI_NOOP);
5a21b665
DV
11955 }
11956 }
11957
b5321f30 11958 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
72618ebf 11959 intel_ring_emit(ring, fb->pitches[0] |
bae781b2 11960 intel_fb_modifier_to_tiling(fb->modifier));
b5321f30
CW
11961 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11962 intel_ring_emit(ring, (MI_NOOP));
5a21b665
DV
11963
11964 return 0;
11965}
11966
11967static bool use_mmio_flip(struct intel_engine_cs *engine,
11968 struct drm_i915_gem_object *obj)
11969{
11970 /*
11971 * This is not being used for older platforms, because
11972 * non-availability of flip done interrupt forces us to use
11973 * CS flips. Older platforms derive flip done using some clever
11974 * tricks involving the flip_pending status bits and vblank irqs.
11975 * So using MMIO flips there would disrupt this mechanism.
11976 */
11977
11978 if (engine == NULL)
11979 return true;
11980
11981 if (INTEL_GEN(engine->i915) < 5)
11982 return false;
11983
11984 if (i915.use_mmio_flip < 0)
11985 return false;
11986 else if (i915.use_mmio_flip > 0)
11987 return true;
11988 else if (i915.enable_execlists)
11989 return true;
c37efb99 11990
d07f0e59 11991 return engine != i915_gem_object_last_write_engine(obj);
5a21b665
DV
11992}
11993
11994static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
11995 unsigned int rotation,
11996 struct intel_flip_work *work)
11997{
11998 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 11999 struct drm_i915_private *dev_priv = to_i915(dev);
5a21b665
DV
12000 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
12001 const enum pipe pipe = intel_crtc->pipe;
d2196774 12002 u32 ctl, stride = skl_plane_stride(fb, 0, rotation);
5a21b665
DV
12003
12004 ctl = I915_READ(PLANE_CTL(pipe, 0));
12005 ctl &= ~PLANE_CTL_TILED_MASK;
bae781b2 12006 switch (fb->modifier) {
5a21b665
DV
12007 case DRM_FORMAT_MOD_NONE:
12008 break;
12009 case I915_FORMAT_MOD_X_TILED:
12010 ctl |= PLANE_CTL_TILED_X;
12011 break;
12012 case I915_FORMAT_MOD_Y_TILED:
12013 ctl |= PLANE_CTL_TILED_Y;
12014 break;
12015 case I915_FORMAT_MOD_Yf_TILED:
12016 ctl |= PLANE_CTL_TILED_YF;
12017 break;
12018 default:
bae781b2 12019 MISSING_CASE(fb->modifier);
5a21b665
DV
12020 }
12021
5a21b665
DV
12022 /*
12023 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
12024 * PLANE_SURF updates, the update is then guaranteed to be atomic.
12025 */
12026 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
12027 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
12028
12029 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
12030 POSTING_READ(PLANE_SURF(pipe, 0));
12031}
12032
12033static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
12034 struct intel_flip_work *work)
12035{
12036 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 12037 struct drm_i915_private *dev_priv = to_i915(dev);
72618ebf 12038 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
5a21b665
DV
12039 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
12040 u32 dspcntr;
12041
12042 dspcntr = I915_READ(reg);
12043
bae781b2 12044 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
5a21b665
DV
12045 dspcntr |= DISPPLANE_TILED;
12046 else
12047 dspcntr &= ~DISPPLANE_TILED;
12048
12049 I915_WRITE(reg, dspcntr);
12050
12051 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
12052 POSTING_READ(DSPSURF(intel_crtc->plane));
12053}
12054
12055static void intel_mmio_flip_work_func(struct work_struct *w)
12056{
12057 struct intel_flip_work *work =
12058 container_of(w, struct intel_flip_work, mmio_work);
12059 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
12060 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
12061 struct intel_framebuffer *intel_fb =
12062 to_intel_framebuffer(crtc->base.primary->fb);
12063 struct drm_i915_gem_object *obj = intel_fb->obj;
12064
d07f0e59 12065 WARN_ON(i915_gem_object_wait(obj, 0, MAX_SCHEDULE_TIMEOUT, NULL) < 0);
5a21b665
DV
12066
12067 intel_pipe_update_start(crtc);
12068
12069 if (INTEL_GEN(dev_priv) >= 9)
12070 skl_do_mmio_flip(crtc, work->rotation, work);
12071 else
12072 /* use_mmio_flip() retricts MMIO flips to ilk+ */
12073 ilk_do_mmio_flip(crtc, work);
12074
12075 intel_pipe_update_end(crtc, work);
12076}
12077
12078static int intel_default_queue_flip(struct drm_device *dev,
12079 struct drm_crtc *crtc,
12080 struct drm_framebuffer *fb,
12081 struct drm_i915_gem_object *obj,
12082 struct drm_i915_gem_request *req,
12083 uint32_t flags)
12084{
12085 return -ENODEV;
12086}
12087
12088static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv,
12089 struct intel_crtc *intel_crtc,
12090 struct intel_flip_work *work)
12091{
12092 u32 addr, vblank;
12093
12094 if (!atomic_read(&work->pending))
12095 return false;
12096
12097 smp_rmb();
12098
12099 vblank = intel_crtc_get_vblank_counter(intel_crtc);
12100 if (work->flip_ready_vblank == 0) {
12101 if (work->flip_queued_req &&
f69a02c9 12102 !i915_gem_request_completed(work->flip_queued_req))
5a21b665
DV
12103 return false;
12104
12105 work->flip_ready_vblank = vblank;
12106 }
12107
12108 if (vblank - work->flip_ready_vblank < 3)
12109 return false;
12110
12111 /* Potential stall - if we see that the flip has happened,
12112 * assume a missed interrupt. */
12113 if (INTEL_GEN(dev_priv) >= 4)
12114 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
12115 else
12116 addr = I915_READ(DSPADDR(intel_crtc->plane));
12117
12118 /* There is a potential issue here with a false positive after a flip
12119 * to the same address. We could address this by checking for a
12120 * non-incrementing frame counter.
12121 */
12122 return addr == work->gtt_offset;
12123}
12124
12125void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
12126{
91c8a326 12127 struct drm_device *dev = &dev_priv->drm;
98187836 12128 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
5a21b665
DV
12129 struct intel_flip_work *work;
12130
12131 WARN_ON(!in_interrupt());
12132
12133 if (crtc == NULL)
12134 return;
12135
12136 spin_lock(&dev->event_lock);
e2af48c6 12137 work = crtc->flip_work;
5a21b665
DV
12138
12139 if (work != NULL && !is_mmio_work(work) &&
e2af48c6 12140 __pageflip_stall_check_cs(dev_priv, crtc, work)) {
5a21b665
DV
12141 WARN_ONCE(1,
12142 "Kicking stuck page flip: queued at %d, now %d\n",
e2af48c6
VS
12143 work->flip_queued_vblank, intel_crtc_get_vblank_counter(crtc));
12144 page_flip_completed(crtc);
5a21b665
DV
12145 work = NULL;
12146 }
12147
12148 if (work != NULL && !is_mmio_work(work) &&
e2af48c6 12149 intel_crtc_get_vblank_counter(crtc) - work->flip_queued_vblank > 1)
5a21b665
DV
12150 intel_queue_rps_boost_for_request(work->flip_queued_req);
12151 spin_unlock(&dev->event_lock);
12152}
12153
12154static int intel_crtc_page_flip(struct drm_crtc *crtc,
12155 struct drm_framebuffer *fb,
12156 struct drm_pending_vblank_event *event,
12157 uint32_t page_flip_flags)
12158{
12159 struct drm_device *dev = crtc->dev;
fac5e23e 12160 struct drm_i915_private *dev_priv = to_i915(dev);
5a21b665
DV
12161 struct drm_framebuffer *old_fb = crtc->primary->fb;
12162 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12163 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12164 struct drm_plane *primary = crtc->primary;
12165 enum pipe pipe = intel_crtc->pipe;
12166 struct intel_flip_work *work;
12167 struct intel_engine_cs *engine;
12168 bool mmio_flip;
8e637178 12169 struct drm_i915_gem_request *request;
058d88c4 12170 struct i915_vma *vma;
5a21b665
DV
12171 int ret;
12172
12173 /*
12174 * drm_mode_page_flip_ioctl() should already catch this, but double
12175 * check to be safe. In the future we may enable pageflipping from
12176 * a disabled primary plane.
12177 */
12178 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
12179 return -EBUSY;
12180
12181 /* Can't change pixel format via MI display flips. */
dbd4d576 12182 if (fb->format != crtc->primary->fb->format)
5a21b665
DV
12183 return -EINVAL;
12184
12185 /*
12186 * TILEOFF/LINOFF registers can't be changed via MI display flips.
12187 * Note that pitch changes could also affect these register.
12188 */
6315b5d3 12189 if (INTEL_GEN(dev_priv) > 3 &&
5a21b665
DV
12190 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
12191 fb->pitches[0] != crtc->primary->fb->pitches[0]))
12192 return -EINVAL;
12193
12194 if (i915_terminally_wedged(&dev_priv->gpu_error))
12195 goto out_hang;
12196
12197 work = kzalloc(sizeof(*work), GFP_KERNEL);
12198 if (work == NULL)
12199 return -ENOMEM;
12200
12201 work->event = event;
12202 work->crtc = crtc;
12203 work->old_fb = old_fb;
12204 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
12205
12206 ret = drm_crtc_vblank_get(crtc);
12207 if (ret)
12208 goto free_work;
12209
12210 /* We borrow the event spin lock for protecting flip_work */
12211 spin_lock_irq(&dev->event_lock);
12212 if (intel_crtc->flip_work) {
12213 /* Before declaring the flip queue wedged, check if
12214 * the hardware completed the operation behind our backs.
12215 */
12216 if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) {
12217 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
12218 page_flip_completed(intel_crtc);
12219 } else {
12220 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
12221 spin_unlock_irq(&dev->event_lock);
12222
12223 drm_crtc_vblank_put(crtc);
12224 kfree(work);
12225 return -EBUSY;
12226 }
12227 }
12228 intel_crtc->flip_work = work;
12229 spin_unlock_irq(&dev->event_lock);
12230
12231 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
12232 flush_workqueue(dev_priv->wq);
12233
12234 /* Reference the objects for the scheduled work. */
12235 drm_framebuffer_reference(work->old_fb);
5a21b665
DV
12236
12237 crtc->primary->fb = fb;
12238 update_state_fb(crtc->primary);
faf68d92 12239
25dc556a 12240 work->pending_flip_obj = i915_gem_object_get(obj);
5a21b665
DV
12241
12242 ret = i915_mutex_lock_interruptible(dev);
12243 if (ret)
12244 goto cleanup;
12245
8af29b0c
CW
12246 intel_crtc->reset_count = i915_reset_count(&dev_priv->gpu_error);
12247 if (i915_reset_in_progress_or_wedged(&dev_priv->gpu_error)) {
5a21b665 12248 ret = -EIO;
ddbb271a 12249 goto unlock;
5a21b665
DV
12250 }
12251
12252 atomic_inc(&intel_crtc->unpin_work_count);
12253
9beb5fea 12254 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
5a21b665
DV
12255 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
12256
920a14b2 12257 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3b3f1650 12258 engine = dev_priv->engine[BCS];
bae781b2 12259 if (fb->modifier != old_fb->modifier)
5a21b665
DV
12260 /* vlv: DISPLAY_FLIP fails to change tiling */
12261 engine = NULL;
fd6b8f43 12262 } else if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
3b3f1650 12263 engine = dev_priv->engine[BCS];
6315b5d3 12264 } else if (INTEL_GEN(dev_priv) >= 7) {
d07f0e59 12265 engine = i915_gem_object_last_write_engine(obj);
5a21b665 12266 if (engine == NULL || engine->id != RCS)
3b3f1650 12267 engine = dev_priv->engine[BCS];
5a21b665 12268 } else {
3b3f1650 12269 engine = dev_priv->engine[RCS];
5a21b665
DV
12270 }
12271
12272 mmio_flip = use_mmio_flip(engine, obj);
12273
058d88c4
CW
12274 vma = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
12275 if (IS_ERR(vma)) {
12276 ret = PTR_ERR(vma);
5a21b665 12277 goto cleanup_pending;
058d88c4 12278 }
5a21b665 12279
6687c906 12280 work->gtt_offset = intel_fb_gtt_offset(fb, primary->state->rotation);
5a21b665
DV
12281 work->gtt_offset += intel_crtc->dspaddr_offset;
12282 work->rotation = crtc->primary->state->rotation;
12283
1f061316
PZ
12284 /*
12285 * There's the potential that the next frame will not be compatible with
12286 * FBC, so we want to call pre_update() before the actual page flip.
12287 * The problem is that pre_update() caches some information about the fb
12288 * object, so we want to do this only after the object is pinned. Let's
12289 * be on the safe side and do this immediately before scheduling the
12290 * flip.
12291 */
12292 intel_fbc_pre_update(intel_crtc, intel_crtc->config,
12293 to_intel_plane_state(primary->state));
12294
5a21b665
DV
12295 if (mmio_flip) {
12296 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
6277c8d0 12297 queue_work(system_unbound_wq, &work->mmio_work);
5a21b665 12298 } else {
e8a9c58f
CW
12299 request = i915_gem_request_alloc(engine,
12300 dev_priv->kernel_context);
8e637178
CW
12301 if (IS_ERR(request)) {
12302 ret = PTR_ERR(request);
12303 goto cleanup_unpin;
12304 }
12305
a2bc4695 12306 ret = i915_gem_request_await_object(request, obj, false);
8e637178
CW
12307 if (ret)
12308 goto cleanup_request;
12309
5a21b665
DV
12310 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
12311 page_flip_flags);
12312 if (ret)
8e637178 12313 goto cleanup_request;
5a21b665
DV
12314
12315 intel_mark_page_flip_active(intel_crtc, work);
12316
8e637178 12317 work->flip_queued_req = i915_gem_request_get(request);
5a21b665
DV
12318 i915_add_request_no_flush(request);
12319 }
12320
92117f0b 12321 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
5a21b665
DV
12322 i915_gem_track_fb(intel_fb_obj(old_fb), obj,
12323 to_intel_plane(primary)->frontbuffer_bit);
12324 mutex_unlock(&dev->struct_mutex);
12325
5748b6a1 12326 intel_frontbuffer_flip_prepare(to_i915(dev),
5a21b665
DV
12327 to_intel_plane(primary)->frontbuffer_bit);
12328
12329 trace_i915_flip_request(intel_crtc->plane, obj);
12330
12331 return 0;
12332
8e637178
CW
12333cleanup_request:
12334 i915_add_request_no_flush(request);
5a21b665
DV
12335cleanup_unpin:
12336 intel_unpin_fb_obj(fb, crtc->primary->state->rotation);
12337cleanup_pending:
5a21b665 12338 atomic_dec(&intel_crtc->unpin_work_count);
ddbb271a 12339unlock:
5a21b665
DV
12340 mutex_unlock(&dev->struct_mutex);
12341cleanup:
12342 crtc->primary->fb = old_fb;
12343 update_state_fb(crtc->primary);
12344
f0cd5182 12345 i915_gem_object_put(obj);
5a21b665
DV
12346 drm_framebuffer_unreference(work->old_fb);
12347
12348 spin_lock_irq(&dev->event_lock);
12349 intel_crtc->flip_work = NULL;
12350 spin_unlock_irq(&dev->event_lock);
12351
12352 drm_crtc_vblank_put(crtc);
12353free_work:
12354 kfree(work);
12355
12356 if (ret == -EIO) {
12357 struct drm_atomic_state *state;
12358 struct drm_plane_state *plane_state;
12359
12360out_hang:
12361 state = drm_atomic_state_alloc(dev);
12362 if (!state)
12363 return -ENOMEM;
12364 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
12365
12366retry:
12367 plane_state = drm_atomic_get_plane_state(state, primary);
12368 ret = PTR_ERR_OR_ZERO(plane_state);
12369 if (!ret) {
12370 drm_atomic_set_fb_for_plane(plane_state, fb);
12371
12372 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
12373 if (!ret)
12374 ret = drm_atomic_commit(state);
12375 }
12376
12377 if (ret == -EDEADLK) {
12378 drm_modeset_backoff(state->acquire_ctx);
12379 drm_atomic_state_clear(state);
12380 goto retry;
12381 }
12382
0853695c 12383 drm_atomic_state_put(state);
5a21b665
DV
12384
12385 if (ret == 0 && event) {
12386 spin_lock_irq(&dev->event_lock);
12387 drm_crtc_send_vblank_event(crtc, event);
12388 spin_unlock_irq(&dev->event_lock);
12389 }
12390 }
12391 return ret;
12392}
12393
12394
12395/**
12396 * intel_wm_need_update - Check whether watermarks need updating
12397 * @plane: drm plane
12398 * @state: new plane state
12399 *
12400 * Check current plane state versus the new one to determine whether
12401 * watermarks need to be recalculated.
12402 *
12403 * Returns true or false.
12404 */
12405static bool intel_wm_need_update(struct drm_plane *plane,
12406 struct drm_plane_state *state)
12407{
12408 struct intel_plane_state *new = to_intel_plane_state(state);
12409 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
12410
12411 /* Update watermarks on tiling or size changes. */
936e71e3 12412 if (new->base.visible != cur->base.visible)
5a21b665
DV
12413 return true;
12414
12415 if (!cur->base.fb || !new->base.fb)
12416 return false;
12417
bae781b2 12418 if (cur->base.fb->modifier != new->base.fb->modifier ||
5a21b665 12419 cur->base.rotation != new->base.rotation ||
936e71e3
VS
12420 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
12421 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
12422 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
12423 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
5a21b665
DV
12424 return true;
12425
12426 return false;
12427}
12428
12429static bool needs_scaling(struct intel_plane_state *state)
12430{
936e71e3
VS
12431 int src_w = drm_rect_width(&state->base.src) >> 16;
12432 int src_h = drm_rect_height(&state->base.src) >> 16;
12433 int dst_w = drm_rect_width(&state->base.dst);
12434 int dst_h = drm_rect_height(&state->base.dst);
5a21b665
DV
12435
12436 return (src_w != dst_w || src_h != dst_h);
12437}
d21fbe87 12438
da20eabd
ML
12439int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
12440 struct drm_plane_state *plane_state)
12441{
ab1d3a0e 12442 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
da20eabd
ML
12443 struct drm_crtc *crtc = crtc_state->crtc;
12444 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12445 struct drm_plane *plane = plane_state->plane;
12446 struct drm_device *dev = crtc->dev;
ed4a6a7c 12447 struct drm_i915_private *dev_priv = to_i915(dev);
da20eabd
ML
12448 struct intel_plane_state *old_plane_state =
12449 to_intel_plane_state(plane->state);
da20eabd
ML
12450 bool mode_changed = needs_modeset(crtc_state);
12451 bool was_crtc_enabled = crtc->state->active;
12452 bool is_crtc_enabled = crtc_state->active;
da20eabd
ML
12453 bool turn_off, turn_on, visible, was_visible;
12454 struct drm_framebuffer *fb = plane_state->fb;
78108b7c 12455 int ret;
da20eabd 12456
55b8f2a7 12457 if (INTEL_GEN(dev_priv) >= 9 && plane->type != DRM_PLANE_TYPE_CURSOR) {
da20eabd
ML
12458 ret = skl_update_scaler_plane(
12459 to_intel_crtc_state(crtc_state),
12460 to_intel_plane_state(plane_state));
12461 if (ret)
12462 return ret;
12463 }
12464
936e71e3 12465 was_visible = old_plane_state->base.visible;
1d4258db 12466 visible = plane_state->visible;
da20eabd
ML
12467
12468 if (!was_crtc_enabled && WARN_ON(was_visible))
12469 was_visible = false;
12470
35c08f43
ML
12471 /*
12472 * Visibility is calculated as if the crtc was on, but
12473 * after scaler setup everything depends on it being off
12474 * when the crtc isn't active.
f818ffea
VS
12475 *
12476 * FIXME this is wrong for watermarks. Watermarks should also
12477 * be computed as if the pipe would be active. Perhaps move
12478 * per-plane wm computation to the .check_plane() hook, and
12479 * only combine the results from all planes in the current place?
35c08f43
ML
12480 */
12481 if (!is_crtc_enabled)
1d4258db 12482 plane_state->visible = visible = false;
da20eabd
ML
12483
12484 if (!was_visible && !visible)
12485 return 0;
12486
e8861675
ML
12487 if (fb != old_plane_state->base.fb)
12488 pipe_config->fb_changed = true;
12489
da20eabd
ML
12490 turn_off = was_visible && (!visible || mode_changed);
12491 turn_on = visible && (!was_visible || mode_changed);
12492
72660ce0 12493 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
78108b7c
VS
12494 intel_crtc->base.base.id,
12495 intel_crtc->base.name,
72660ce0
VS
12496 plane->base.id, plane->name,
12497 fb ? fb->base.id : -1);
da20eabd 12498
72660ce0
VS
12499 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
12500 plane->base.id, plane->name,
12501 was_visible, visible,
da20eabd
ML
12502 turn_off, turn_on, mode_changed);
12503
caed361d
VS
12504 if (turn_on) {
12505 pipe_config->update_wm_pre = true;
12506
12507 /* must disable cxsr around plane enable/disable */
12508 if (plane->type != DRM_PLANE_TYPE_CURSOR)
12509 pipe_config->disable_cxsr = true;
12510 } else if (turn_off) {
12511 pipe_config->update_wm_post = true;
92826fcd 12512
852eb00d 12513 /* must disable cxsr around plane enable/disable */
e8861675 12514 if (plane->type != DRM_PLANE_TYPE_CURSOR)
ab1d3a0e 12515 pipe_config->disable_cxsr = true;
852eb00d 12516 } else if (intel_wm_need_update(plane, plane_state)) {
caed361d
VS
12517 /* FIXME bollocks */
12518 pipe_config->update_wm_pre = true;
12519 pipe_config->update_wm_post = true;
852eb00d 12520 }
da20eabd 12521
ed4a6a7c 12522 /* Pre-gen9 platforms need two-step watermark updates */
caed361d 12523 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
6315b5d3 12524 INTEL_GEN(dev_priv) < 9 && dev_priv->display.optimize_watermarks)
ed4a6a7c
MR
12525 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
12526
8be6ca85 12527 if (visible || was_visible)
cd202f69 12528 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
a9ff8714 12529
31ae71fc
ML
12530 /*
12531 * WaCxSRDisabledForSpriteScaling:ivb
12532 *
12533 * cstate->update_wm was already set above, so this flag will
12534 * take effect when we commit and program watermarks.
12535 */
fd6b8f43 12536 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev_priv) &&
31ae71fc
ML
12537 needs_scaling(to_intel_plane_state(plane_state)) &&
12538 !needs_scaling(old_plane_state))
12539 pipe_config->disable_lp_wm = true;
d21fbe87 12540
da20eabd
ML
12541 return 0;
12542}
12543
6d3a1ce7
ML
12544static bool encoders_cloneable(const struct intel_encoder *a,
12545 const struct intel_encoder *b)
12546{
12547 /* masks could be asymmetric, so check both ways */
12548 return a == b || (a->cloneable & (1 << b->type) &&
12549 b->cloneable & (1 << a->type));
12550}
12551
12552static bool check_single_encoder_cloning(struct drm_atomic_state *state,
12553 struct intel_crtc *crtc,
12554 struct intel_encoder *encoder)
12555{
12556 struct intel_encoder *source_encoder;
12557 struct drm_connector *connector;
12558 struct drm_connector_state *connector_state;
12559 int i;
12560
12561 for_each_connector_in_state(state, connector, connector_state, i) {
12562 if (connector_state->crtc != &crtc->base)
12563 continue;
12564
12565 source_encoder =
12566 to_intel_encoder(connector_state->best_encoder);
12567 if (!encoders_cloneable(encoder, source_encoder))
12568 return false;
12569 }
12570
12571 return true;
12572}
12573
6d3a1ce7
ML
12574static int intel_crtc_atomic_check(struct drm_crtc *crtc,
12575 struct drm_crtc_state *crtc_state)
12576{
cf5a15be 12577 struct drm_device *dev = crtc->dev;
fac5e23e 12578 struct drm_i915_private *dev_priv = to_i915(dev);
6d3a1ce7 12579 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cf5a15be
ML
12580 struct intel_crtc_state *pipe_config =
12581 to_intel_crtc_state(crtc_state);
6d3a1ce7 12582 struct drm_atomic_state *state = crtc_state->state;
4d20cd86 12583 int ret;
6d3a1ce7
ML
12584 bool mode_changed = needs_modeset(crtc_state);
12585
852eb00d 12586 if (mode_changed && !crtc_state->active)
caed361d 12587 pipe_config->update_wm_post = true;
eddfcbcd 12588
ad421372
ML
12589 if (mode_changed && crtc_state->enable &&
12590 dev_priv->display.crtc_compute_clock &&
8106ddbd 12591 !WARN_ON(pipe_config->shared_dpll)) {
ad421372
ML
12592 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12593 pipe_config);
12594 if (ret)
12595 return ret;
12596 }
12597
82cf435b
LL
12598 if (crtc_state->color_mgmt_changed) {
12599 ret = intel_color_check(crtc, crtc_state);
12600 if (ret)
12601 return ret;
e7852a4b
LL
12602
12603 /*
12604 * Changing color management on Intel hardware is
12605 * handled as part of planes update.
12606 */
12607 crtc_state->planes_changed = true;
82cf435b
LL
12608 }
12609
e435d6e5 12610 ret = 0;
86c8bbbe 12611 if (dev_priv->display.compute_pipe_wm) {
e3bddded 12612 ret = dev_priv->display.compute_pipe_wm(pipe_config);
ed4a6a7c
MR
12613 if (ret) {
12614 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
12615 return ret;
12616 }
12617 }
12618
12619 if (dev_priv->display.compute_intermediate_wm &&
12620 !to_intel_atomic_state(state)->skip_intermediate_wm) {
12621 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
12622 return 0;
12623
12624 /*
12625 * Calculate 'intermediate' watermarks that satisfy both the
12626 * old state and the new state. We can program these
12627 * immediately.
12628 */
6315b5d3 12629 ret = dev_priv->display.compute_intermediate_wm(dev,
ed4a6a7c
MR
12630 intel_crtc,
12631 pipe_config);
12632 if (ret) {
12633 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
86c8bbbe 12634 return ret;
ed4a6a7c 12635 }
e3d5457c
VS
12636 } else if (dev_priv->display.compute_intermediate_wm) {
12637 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
12638 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
86c8bbbe
MR
12639 }
12640
6315b5d3 12641 if (INTEL_GEN(dev_priv) >= 9) {
e435d6e5
ML
12642 if (mode_changed)
12643 ret = skl_update_scaler_crtc(pipe_config);
12644
12645 if (!ret)
12646 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12647 pipe_config);
12648 }
12649
12650 return ret;
6d3a1ce7
ML
12651}
12652
65b38e0d 12653static const struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160 12654 .mode_set_base_atomic = intel_pipe_set_base_atomic,
5a21b665
DV
12655 .atomic_begin = intel_begin_crtc_commit,
12656 .atomic_flush = intel_finish_crtc_commit,
6d3a1ce7 12657 .atomic_check = intel_crtc_atomic_check,
f6e5b160
CW
12658};
12659
d29b2f9d
ACO
12660static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12661{
12662 struct intel_connector *connector;
12663
12664 for_each_intel_connector(dev, connector) {
8863dc7f
DV
12665 if (connector->base.state->crtc)
12666 drm_connector_unreference(&connector->base);
12667
d29b2f9d
ACO
12668 if (connector->base.encoder) {
12669 connector->base.state->best_encoder =
12670 connector->base.encoder;
12671 connector->base.state->crtc =
12672 connector->base.encoder->crtc;
8863dc7f
DV
12673
12674 drm_connector_reference(&connector->base);
d29b2f9d
ACO
12675 } else {
12676 connector->base.state->best_encoder = NULL;
12677 connector->base.state->crtc = NULL;
12678 }
12679 }
12680}
12681
050f7aeb 12682static void
eba905b2 12683connected_sink_compute_bpp(struct intel_connector *connector,
5cec258b 12684 struct intel_crtc_state *pipe_config)
050f7aeb 12685{
6a2a5c5d 12686 const struct drm_display_info *info = &connector->base.display_info;
050f7aeb
DV
12687 int bpp = pipe_config->pipe_bpp;
12688
12689 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
6a2a5c5d
VS
12690 connector->base.base.id,
12691 connector->base.name);
050f7aeb
DV
12692
12693 /* Don't use an invalid EDID bpc value */
6a2a5c5d 12694 if (info->bpc != 0 && info->bpc * 3 < bpp) {
050f7aeb 12695 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
6a2a5c5d
VS
12696 bpp, info->bpc * 3);
12697 pipe_config->pipe_bpp = info->bpc * 3;
050f7aeb
DV
12698 }
12699
196f954e 12700 /* Clamp bpp to 8 on screens without EDID 1.4 */
6a2a5c5d 12701 if (info->bpc == 0 && bpp > 24) {
196f954e
MK
12702 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
12703 bpp);
12704 pipe_config->pipe_bpp = 24;
050f7aeb
DV
12705 }
12706}
12707
4e53c2e0 12708static int
050f7aeb 12709compute_baseline_pipe_bpp(struct intel_crtc *crtc,
5cec258b 12710 struct intel_crtc_state *pipe_config)
4e53c2e0 12711{
9beb5fea 12712 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1486017f 12713 struct drm_atomic_state *state;
da3ced29
ACO
12714 struct drm_connector *connector;
12715 struct drm_connector_state *connector_state;
1486017f 12716 int bpp, i;
4e53c2e0 12717
9beb5fea
TU
12718 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
12719 IS_CHERRYVIEW(dev_priv)))
4e53c2e0 12720 bpp = 10*3;
9beb5fea 12721 else if (INTEL_GEN(dev_priv) >= 5)
d328c9d7
DV
12722 bpp = 12*3;
12723 else
12724 bpp = 8*3;
12725
4e53c2e0 12726
4e53c2e0
DV
12727 pipe_config->pipe_bpp = bpp;
12728
1486017f
ACO
12729 state = pipe_config->base.state;
12730
4e53c2e0 12731 /* Clamp display bpp to EDID value */
da3ced29
ACO
12732 for_each_connector_in_state(state, connector, connector_state, i) {
12733 if (connector_state->crtc != &crtc->base)
4e53c2e0
DV
12734 continue;
12735
da3ced29
ACO
12736 connected_sink_compute_bpp(to_intel_connector(connector),
12737 pipe_config);
4e53c2e0
DV
12738 }
12739
12740 return bpp;
12741}
12742
644db711
DV
12743static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12744{
12745 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12746 "type: 0x%x flags: 0x%x\n",
1342830c 12747 mode->crtc_clock,
644db711
DV
12748 mode->crtc_hdisplay, mode->crtc_hsync_start,
12749 mode->crtc_hsync_end, mode->crtc_htotal,
12750 mode->crtc_vdisplay, mode->crtc_vsync_start,
12751 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12752}
12753
f6982332
TU
12754static inline void
12755intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
a4309657 12756 unsigned int lane_count, struct intel_link_m_n *m_n)
f6982332 12757{
a4309657
TU
12758 DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12759 id, lane_count,
f6982332
TU
12760 m_n->gmch_m, m_n->gmch_n,
12761 m_n->link_m, m_n->link_n, m_n->tu);
12762}
12763
c0b03411 12764static void intel_dump_pipe_config(struct intel_crtc *crtc,
5cec258b 12765 struct intel_crtc_state *pipe_config,
c0b03411
DV
12766 const char *context)
12767{
6a60cd87 12768 struct drm_device *dev = crtc->base.dev;
4f8036a2 12769 struct drm_i915_private *dev_priv = to_i915(dev);
6a60cd87
CK
12770 struct drm_plane *plane;
12771 struct intel_plane *intel_plane;
12772 struct intel_plane_state *state;
12773 struct drm_framebuffer *fb;
12774
66766e4f
TU
12775 DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
12776 crtc->base.base.id, crtc->base.name, context);
c0b03411 12777
2c89429e
TU
12778 DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
12779 transcoder_name(pipe_config->cpu_transcoder),
c0b03411 12780 pipe_config->pipe_bpp, pipe_config->dither);
a4309657
TU
12781
12782 if (pipe_config->has_pch_encoder)
12783 intel_dump_m_n_config(pipe_config, "fdi",
12784 pipe_config->fdi_lanes,
12785 &pipe_config->fdi_m_n);
f6982332
TU
12786
12787 if (intel_crtc_has_dp_encoder(pipe_config)) {
a4309657
TU
12788 intel_dump_m_n_config(pipe_config, "dp m_n",
12789 pipe_config->lane_count, &pipe_config->dp_m_n);
d806e682
TU
12790 if (pipe_config->has_drrs)
12791 intel_dump_m_n_config(pipe_config, "dp m2_n2",
12792 pipe_config->lane_count,
12793 &pipe_config->dp_m2_n2);
f6982332 12794 }
b95af8be 12795
55072d19 12796 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
2c89429e 12797 pipe_config->has_audio, pipe_config->has_infoframe);
55072d19 12798
c0b03411 12799 DRM_DEBUG_KMS("requested mode:\n");
2d112de7 12800 drm_mode_debug_printmodeline(&pipe_config->base.mode);
c0b03411 12801 DRM_DEBUG_KMS("adjusted mode:\n");
2d112de7
ACO
12802 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12803 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
2c89429e
TU
12804 DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d\n",
12805 pipe_config->port_clock,
37327abd 12806 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
dd2f616d
TU
12807
12808 if (INTEL_GEN(dev_priv) >= 9)
12809 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12810 crtc->num_scalers,
12811 pipe_config->scaler_state.scaler_users,
12812 pipe_config->scaler_state.scaler_id);
a74f8375
TU
12813
12814 if (HAS_GMCH_DISPLAY(dev_priv))
12815 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12816 pipe_config->gmch_pfit.control,
12817 pipe_config->gmch_pfit.pgm_ratios,
12818 pipe_config->gmch_pfit.lvds_border_bits);
12819 else
12820 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
12821 pipe_config->pch_pfit.pos,
12822 pipe_config->pch_pfit.size,
08c4d7fc 12823 enableddisabled(pipe_config->pch_pfit.enabled));
a74f8375 12824
2c89429e
TU
12825 DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
12826 pipe_config->ips_enabled, pipe_config->double_wide);
6a60cd87 12827
f50b79f0 12828 intel_dpll_dump_hw_state(dev_priv, &pipe_config->dpll_hw_state);
415ff0f6 12829
6a60cd87
CK
12830 DRM_DEBUG_KMS("planes on this crtc\n");
12831 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
b3c11ac2 12832 struct drm_format_name_buf format_name;
6a60cd87
CK
12833 intel_plane = to_intel_plane(plane);
12834 if (intel_plane->pipe != crtc->pipe)
12835 continue;
12836
12837 state = to_intel_plane_state(plane->state);
12838 fb = state->base.fb;
12839 if (!fb) {
1d577e02
VS
12840 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
12841 plane->base.id, plane->name, state->scaler_id);
6a60cd87
CK
12842 continue;
12843 }
12844
dd2f616d
TU
12845 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
12846 plane->base.id, plane->name,
b3c11ac2 12847 fb->base.id, fb->width, fb->height,
438b74a5 12848 drm_get_format_name(fb->format->format, &format_name));
dd2f616d
TU
12849 if (INTEL_GEN(dev_priv) >= 9)
12850 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
12851 state->scaler_id,
12852 state->base.src.x1 >> 16,
12853 state->base.src.y1 >> 16,
12854 drm_rect_width(&state->base.src) >> 16,
12855 drm_rect_height(&state->base.src) >> 16,
12856 state->base.dst.x1, state->base.dst.y1,
12857 drm_rect_width(&state->base.dst),
12858 drm_rect_height(&state->base.dst));
6a60cd87 12859 }
c0b03411
DV
12860}
12861
5448a00d 12862static bool check_digital_port_conflicts(struct drm_atomic_state *state)
00f0b378 12863{
5448a00d 12864 struct drm_device *dev = state->dev;
da3ced29 12865 struct drm_connector *connector;
00f0b378 12866 unsigned int used_ports = 0;
477321e0 12867 unsigned int used_mst_ports = 0;
00f0b378
VS
12868
12869 /*
12870 * Walk the connector list instead of the encoder
12871 * list to detect the problem on ddi platforms
12872 * where there's just one encoder per digital port.
12873 */
0bff4858
VS
12874 drm_for_each_connector(connector, dev) {
12875 struct drm_connector_state *connector_state;
12876 struct intel_encoder *encoder;
12877
12878 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12879 if (!connector_state)
12880 connector_state = connector->state;
12881
5448a00d 12882 if (!connector_state->best_encoder)
00f0b378
VS
12883 continue;
12884
5448a00d
ACO
12885 encoder = to_intel_encoder(connector_state->best_encoder);
12886
12887 WARN_ON(!connector_state->crtc);
00f0b378
VS
12888
12889 switch (encoder->type) {
12890 unsigned int port_mask;
12891 case INTEL_OUTPUT_UNKNOWN:
4f8036a2 12892 if (WARN_ON(!HAS_DDI(to_i915(dev))))
00f0b378 12893 break;
cca0502b 12894 case INTEL_OUTPUT_DP:
00f0b378
VS
12895 case INTEL_OUTPUT_HDMI:
12896 case INTEL_OUTPUT_EDP:
12897 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12898
12899 /* the same port mustn't appear more than once */
12900 if (used_ports & port_mask)
12901 return false;
12902
12903 used_ports |= port_mask;
477321e0
VS
12904 break;
12905 case INTEL_OUTPUT_DP_MST:
12906 used_mst_ports |=
12907 1 << enc_to_mst(&encoder->base)->primary->port;
12908 break;
00f0b378
VS
12909 default:
12910 break;
12911 }
12912 }
12913
477321e0
VS
12914 /* can't mix MST and SST/HDMI on the same port */
12915 if (used_ports & used_mst_ports)
12916 return false;
12917
00f0b378
VS
12918 return true;
12919}
12920
83a57153
ACO
12921static void
12922clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12923{
12924 struct drm_crtc_state tmp_state;
663a3640 12925 struct intel_crtc_scaler_state scaler_state;
4978cc93 12926 struct intel_dpll_hw_state dpll_hw_state;
8106ddbd 12927 struct intel_shared_dpll *shared_dpll;
c4e2d043 12928 bool force_thru;
83a57153 12929
7546a384
ACO
12930 /* FIXME: before the switch to atomic started, a new pipe_config was
12931 * kzalloc'd. Code that depends on any field being zero should be
12932 * fixed, so that the crtc_state can be safely duplicated. For now,
12933 * only fields that are know to not cause problems are preserved. */
12934
83a57153 12935 tmp_state = crtc_state->base;
663a3640 12936 scaler_state = crtc_state->scaler_state;
4978cc93
ACO
12937 shared_dpll = crtc_state->shared_dpll;
12938 dpll_hw_state = crtc_state->dpll_hw_state;
c4e2d043 12939 force_thru = crtc_state->pch_pfit.force_thru;
4978cc93 12940
83a57153 12941 memset(crtc_state, 0, sizeof *crtc_state);
4978cc93 12942
83a57153 12943 crtc_state->base = tmp_state;
663a3640 12944 crtc_state->scaler_state = scaler_state;
4978cc93
ACO
12945 crtc_state->shared_dpll = shared_dpll;
12946 crtc_state->dpll_hw_state = dpll_hw_state;
c4e2d043 12947 crtc_state->pch_pfit.force_thru = force_thru;
83a57153
ACO
12948}
12949
548ee15b 12950static int
b8cecdf5 12951intel_modeset_pipe_config(struct drm_crtc *crtc,
b359283a 12952 struct intel_crtc_state *pipe_config)
ee7b9f93 12953{
b359283a 12954 struct drm_atomic_state *state = pipe_config->base.state;
7758a113 12955 struct intel_encoder *encoder;
da3ced29 12956 struct drm_connector *connector;
0b901879 12957 struct drm_connector_state *connector_state;
d328c9d7 12958 int base_bpp, ret = -EINVAL;
0b901879 12959 int i;
e29c22c0 12960 bool retry = true;
ee7b9f93 12961
83a57153 12962 clear_intel_crtc_state(pipe_config);
7758a113 12963
e143a21c
DV
12964 pipe_config->cpu_transcoder =
12965 (enum transcoder) to_intel_crtc(crtc)->pipe;
b8cecdf5 12966
2960bc9c
ID
12967 /*
12968 * Sanitize sync polarity flags based on requested ones. If neither
12969 * positive or negative polarity is requested, treat this as meaning
12970 * negative polarity.
12971 */
2d112de7 12972 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12973 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
2d112de7 12974 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
2960bc9c 12975
2d112de7 12976 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12977 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
2d112de7 12978 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
2960bc9c 12979
d328c9d7
DV
12980 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12981 pipe_config);
12982 if (base_bpp < 0)
4e53c2e0
DV
12983 goto fail;
12984
e41a56be
VS
12985 /*
12986 * Determine the real pipe dimensions. Note that stereo modes can
12987 * increase the actual pipe size due to the frame doubling and
12988 * insertion of additional space for blanks between the frame. This
12989 * is stored in the crtc timings. We use the requested mode to do this
12990 * computation to clearly distinguish it from the adjusted mode, which
12991 * can be changed by the connectors in the below retry loop.
12992 */
2d112de7 12993 drm_crtc_get_hv_timing(&pipe_config->base.mode,
ecb7e16b
GP
12994 &pipe_config->pipe_src_w,
12995 &pipe_config->pipe_src_h);
e41a56be 12996
253c84c8
VS
12997 for_each_connector_in_state(state, connector, connector_state, i) {
12998 if (connector_state->crtc != crtc)
12999 continue;
13000
13001 encoder = to_intel_encoder(connector_state->best_encoder);
13002
e25148d0
VS
13003 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
13004 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
13005 goto fail;
13006 }
13007
253c84c8
VS
13008 /*
13009 * Determine output_types before calling the .compute_config()
13010 * hooks so that the hooks can use this information safely.
13011 */
13012 pipe_config->output_types |= 1 << encoder->type;
13013 }
13014
e29c22c0 13015encoder_retry:
ef1b460d 13016 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 13017 pipe_config->port_clock = 0;
ef1b460d 13018 pipe_config->pixel_multiplier = 1;
ff9a6750 13019
135c81b8 13020 /* Fill in default crtc timings, allow encoders to overwrite them. */
2d112de7
ACO
13021 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
13022 CRTC_STEREO_DOUBLE);
135c81b8 13023
7758a113
DV
13024 /* Pass our mode to the connectors and the CRTC to give them a chance to
13025 * adjust it according to limitations or connector properties, and also
13026 * a chance to reject the mode entirely.
47f1c6c9 13027 */
da3ced29 13028 for_each_connector_in_state(state, connector, connector_state, i) {
0b901879 13029 if (connector_state->crtc != crtc)
7758a113 13030 continue;
7ae89233 13031
0b901879
ACO
13032 encoder = to_intel_encoder(connector_state->best_encoder);
13033
0a478c27 13034 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
efea6e8e 13035 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
13036 goto fail;
13037 }
ee7b9f93 13038 }
47f1c6c9 13039
ff9a6750
DV
13040 /* Set default port clock if not overwritten by the encoder. Needs to be
13041 * done afterwards in case the encoder adjusts the mode. */
13042 if (!pipe_config->port_clock)
2d112de7 13043 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
241bfc38 13044 * pipe_config->pixel_multiplier;
ff9a6750 13045
a43f6e0f 13046 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 13047 if (ret < 0) {
7758a113
DV
13048 DRM_DEBUG_KMS("CRTC fixup failed\n");
13049 goto fail;
ee7b9f93 13050 }
e29c22c0
DV
13051
13052 if (ret == RETRY) {
13053 if (WARN(!retry, "loop in pipe configuration computation\n")) {
13054 ret = -EINVAL;
13055 goto fail;
13056 }
13057
13058 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
13059 retry = false;
13060 goto encoder_retry;
13061 }
13062
e8fa4270
DV
13063 /* Dithering seems to not pass-through bits correctly when it should, so
13064 * only enable it on 6bpc panels. */
13065 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
62f0ace5 13066 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
d328c9d7 13067 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
4e53c2e0 13068
7758a113 13069fail:
548ee15b 13070 return ret;
ee7b9f93 13071}
47f1c6c9 13072
ea9d758d 13073static void
4740b0f2 13074intel_modeset_update_crtc_state(struct drm_atomic_state *state)
ea9d758d 13075{
0a9ab303
ACO
13076 struct drm_crtc *crtc;
13077 struct drm_crtc_state *crtc_state;
8a75d157 13078 int i;
ea9d758d 13079
7668851f 13080 /* Double check state. */
8a75d157 13081 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3cb480bc 13082 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
fc467a22
ML
13083
13084 /* Update hwmode for vblank functions */
13085 if (crtc->state->active)
13086 crtc->hwmode = crtc->state->adjusted_mode;
13087 else
13088 crtc->hwmode.crtc_clock = 0;
61067a5e
ML
13089
13090 /*
13091 * Update legacy state to satisfy fbc code. This can
13092 * be removed when fbc uses the atomic state.
13093 */
13094 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
13095 struct drm_plane_state *plane_state = crtc->primary->state;
13096
13097 crtc->primary->fb = plane_state->fb;
13098 crtc->x = plane_state->src_x >> 16;
13099 crtc->y = plane_state->src_y >> 16;
13100 }
ea9d758d 13101 }
ea9d758d
DV
13102}
13103
3bd26263 13104static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 13105{
3bd26263 13106 int diff;
f1f644dc
JB
13107
13108 if (clock1 == clock2)
13109 return true;
13110
13111 if (!clock1 || !clock2)
13112 return false;
13113
13114 diff = abs(clock1 - clock2);
13115
13116 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
13117 return true;
13118
13119 return false;
13120}
13121
cfb23ed6
ML
13122static bool
13123intel_compare_m_n(unsigned int m, unsigned int n,
13124 unsigned int m2, unsigned int n2,
13125 bool exact)
13126{
13127 if (m == m2 && n == n2)
13128 return true;
13129
13130 if (exact || !m || !n || !m2 || !n2)
13131 return false;
13132
13133 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
13134
31d10b57
ML
13135 if (n > n2) {
13136 while (n > n2) {
cfb23ed6
ML
13137 m2 <<= 1;
13138 n2 <<= 1;
13139 }
31d10b57
ML
13140 } else if (n < n2) {
13141 while (n < n2) {
cfb23ed6
ML
13142 m <<= 1;
13143 n <<= 1;
13144 }
13145 }
13146
31d10b57
ML
13147 if (n != n2)
13148 return false;
13149
13150 return intel_fuzzy_clock_check(m, m2);
cfb23ed6
ML
13151}
13152
13153static bool
13154intel_compare_link_m_n(const struct intel_link_m_n *m_n,
13155 struct intel_link_m_n *m2_n2,
13156 bool adjust)
13157{
13158 if (m_n->tu == m2_n2->tu &&
13159 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
13160 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
13161 intel_compare_m_n(m_n->link_m, m_n->link_n,
13162 m2_n2->link_m, m2_n2->link_n, !adjust)) {
13163 if (adjust)
13164 *m2_n2 = *m_n;
13165
13166 return true;
13167 }
13168
13169 return false;
13170}
13171
4e8048f8
TU
13172static void __printf(3, 4)
13173pipe_config_err(bool adjust, const char *name, const char *format, ...)
13174{
13175 char *level;
13176 unsigned int category;
13177 struct va_format vaf;
13178 va_list args;
13179
13180 if (adjust) {
13181 level = KERN_DEBUG;
13182 category = DRM_UT_KMS;
13183 } else {
13184 level = KERN_ERR;
13185 category = DRM_UT_NONE;
13186 }
13187
13188 va_start(args, format);
13189 vaf.fmt = format;
13190 vaf.va = &args;
13191
13192 drm_printk(level, category, "mismatch in %s %pV", name, &vaf);
13193
13194 va_end(args);
13195}
13196
0e8ffe1b 13197static bool
6315b5d3 13198intel_pipe_config_compare(struct drm_i915_private *dev_priv,
5cec258b 13199 struct intel_crtc_state *current_config,
cfb23ed6
ML
13200 struct intel_crtc_state *pipe_config,
13201 bool adjust)
0e8ffe1b 13202{
cfb23ed6
ML
13203 bool ret = true;
13204
66e985c0
DV
13205#define PIPE_CONF_CHECK_X(name) \
13206 if (current_config->name != pipe_config->name) { \
4e8048f8 13207 pipe_config_err(adjust, __stringify(name), \
66e985c0
DV
13208 "(expected 0x%08x, found 0x%08x)\n", \
13209 current_config->name, \
13210 pipe_config->name); \
cfb23ed6 13211 ret = false; \
66e985c0
DV
13212 }
13213
08a24034
DV
13214#define PIPE_CONF_CHECK_I(name) \
13215 if (current_config->name != pipe_config->name) { \
4e8048f8 13216 pipe_config_err(adjust, __stringify(name), \
08a24034
DV
13217 "(expected %i, found %i)\n", \
13218 current_config->name, \
13219 pipe_config->name); \
cfb23ed6
ML
13220 ret = false; \
13221 }
13222
8106ddbd
ACO
13223#define PIPE_CONF_CHECK_P(name) \
13224 if (current_config->name != pipe_config->name) { \
4e8048f8 13225 pipe_config_err(adjust, __stringify(name), \
8106ddbd
ACO
13226 "(expected %p, found %p)\n", \
13227 current_config->name, \
13228 pipe_config->name); \
13229 ret = false; \
13230 }
13231
cfb23ed6
ML
13232#define PIPE_CONF_CHECK_M_N(name) \
13233 if (!intel_compare_link_m_n(&current_config->name, \
13234 &pipe_config->name,\
13235 adjust)) { \
4e8048f8 13236 pipe_config_err(adjust, __stringify(name), \
cfb23ed6
ML
13237 "(expected tu %i gmch %i/%i link %i/%i, " \
13238 "found tu %i, gmch %i/%i link %i/%i)\n", \
13239 current_config->name.tu, \
13240 current_config->name.gmch_m, \
13241 current_config->name.gmch_n, \
13242 current_config->name.link_m, \
13243 current_config->name.link_n, \
13244 pipe_config->name.tu, \
13245 pipe_config->name.gmch_m, \
13246 pipe_config->name.gmch_n, \
13247 pipe_config->name.link_m, \
13248 pipe_config->name.link_n); \
13249 ret = false; \
13250 }
13251
55c561a7
DV
13252/* This is required for BDW+ where there is only one set of registers for
13253 * switching between high and low RR.
13254 * This macro can be used whenever a comparison has to be made between one
13255 * hw state and multiple sw state variables.
13256 */
cfb23ed6
ML
13257#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
13258 if (!intel_compare_link_m_n(&current_config->name, \
13259 &pipe_config->name, adjust) && \
13260 !intel_compare_link_m_n(&current_config->alt_name, \
13261 &pipe_config->name, adjust)) { \
4e8048f8 13262 pipe_config_err(adjust, __stringify(name), \
cfb23ed6
ML
13263 "(expected tu %i gmch %i/%i link %i/%i, " \
13264 "or tu %i gmch %i/%i link %i/%i, " \
13265 "found tu %i, gmch %i/%i link %i/%i)\n", \
13266 current_config->name.tu, \
13267 current_config->name.gmch_m, \
13268 current_config->name.gmch_n, \
13269 current_config->name.link_m, \
13270 current_config->name.link_n, \
13271 current_config->alt_name.tu, \
13272 current_config->alt_name.gmch_m, \
13273 current_config->alt_name.gmch_n, \
13274 current_config->alt_name.link_m, \
13275 current_config->alt_name.link_n, \
13276 pipe_config->name.tu, \
13277 pipe_config->name.gmch_m, \
13278 pipe_config->name.gmch_n, \
13279 pipe_config->name.link_m, \
13280 pipe_config->name.link_n); \
13281 ret = false; \
88adfff1
DV
13282 }
13283
1bd1bd80
DV
13284#define PIPE_CONF_CHECK_FLAGS(name, mask) \
13285 if ((current_config->name ^ pipe_config->name) & (mask)) { \
4e8048f8
TU
13286 pipe_config_err(adjust, __stringify(name), \
13287 "(%x) (expected %i, found %i)\n", \
13288 (mask), \
1bd1bd80
DV
13289 current_config->name & (mask), \
13290 pipe_config->name & (mask)); \
cfb23ed6 13291 ret = false; \
1bd1bd80
DV
13292 }
13293
5e550656
VS
13294#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
13295 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
4e8048f8 13296 pipe_config_err(adjust, __stringify(name), \
5e550656
VS
13297 "(expected %i, found %i)\n", \
13298 current_config->name, \
13299 pipe_config->name); \
cfb23ed6 13300 ret = false; \
5e550656
VS
13301 }
13302
bb760063
DV
13303#define PIPE_CONF_QUIRK(quirk) \
13304 ((current_config->quirks | pipe_config->quirks) & (quirk))
13305
eccb140b
DV
13306 PIPE_CONF_CHECK_I(cpu_transcoder);
13307
08a24034
DV
13308 PIPE_CONF_CHECK_I(has_pch_encoder);
13309 PIPE_CONF_CHECK_I(fdi_lanes);
cfb23ed6 13310 PIPE_CONF_CHECK_M_N(fdi_m_n);
08a24034 13311
90a6b7b0 13312 PIPE_CONF_CHECK_I(lane_count);
95a7a2ae 13313 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
b95af8be 13314
6315b5d3 13315 if (INTEL_GEN(dev_priv) < 8) {
cfb23ed6
ML
13316 PIPE_CONF_CHECK_M_N(dp_m_n);
13317
cfb23ed6
ML
13318 if (current_config->has_drrs)
13319 PIPE_CONF_CHECK_M_N(dp_m2_n2);
13320 } else
13321 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
eb14cb74 13322
253c84c8 13323 PIPE_CONF_CHECK_X(output_types);
a65347ba 13324
2d112de7
ACO
13325 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
13326 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
13327 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
13328 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
13329 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
13330 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
1bd1bd80 13331
2d112de7
ACO
13332 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
13333 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
13334 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
13335 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
13336 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
13337 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
1bd1bd80 13338
c93f54cf 13339 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 13340 PIPE_CONF_CHECK_I(has_hdmi_sink);
772c2a51 13341 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
920a14b2 13342 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
b5a9fa09 13343 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 13344 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 13345
9ed109a7
DV
13346 PIPE_CONF_CHECK_I(has_audio);
13347
2d112de7 13348 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
1bd1bd80
DV
13349 DRM_MODE_FLAG_INTERLACE);
13350
bb760063 13351 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
2d112de7 13352 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 13353 DRM_MODE_FLAG_PHSYNC);
2d112de7 13354 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 13355 DRM_MODE_FLAG_NHSYNC);
2d112de7 13356 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 13357 DRM_MODE_FLAG_PVSYNC);
2d112de7 13358 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063
DV
13359 DRM_MODE_FLAG_NVSYNC);
13360 }
045ac3b5 13361
333b8ca8 13362 PIPE_CONF_CHECK_X(gmch_pfit.control);
e2ff2d4a 13363 /* pfit ratios are autocomputed by the hw on gen4+ */
6315b5d3 13364 if (INTEL_GEN(dev_priv) < 4)
7f7d8dd6 13365 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
333b8ca8 13366 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
9953599b 13367
bfd16b2a
ML
13368 if (!adjust) {
13369 PIPE_CONF_CHECK_I(pipe_src_w);
13370 PIPE_CONF_CHECK_I(pipe_src_h);
13371
13372 PIPE_CONF_CHECK_I(pch_pfit.enabled);
13373 if (current_config->pch_pfit.enabled) {
13374 PIPE_CONF_CHECK_X(pch_pfit.pos);
13375 PIPE_CONF_CHECK_X(pch_pfit.size);
13376 }
2fa2fe9a 13377
7aefe2b5
ML
13378 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
13379 }
a1b2278e 13380
e59150dc 13381 /* BDW+ don't expose a synchronous way to read the state */
772c2a51 13382 if (IS_HASWELL(dev_priv))
e59150dc 13383 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 13384
282740f7
VS
13385 PIPE_CONF_CHECK_I(double_wide);
13386
8106ddbd 13387 PIPE_CONF_CHECK_P(shared_dpll);
66e985c0 13388 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 13389 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
13390 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
13391 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 13392 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
00490c22 13393 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
3f4cd19f
DL
13394 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
13395 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
13396 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 13397
47eacbab
VS
13398 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
13399 PIPE_CONF_CHECK_X(dsi_pll.div);
13400
9beb5fea 13401 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
42571aef
VS
13402 PIPE_CONF_CHECK_I(pipe_bpp);
13403
2d112de7 13404 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
a9a7e98a 13405 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 13406
66e985c0 13407#undef PIPE_CONF_CHECK_X
08a24034 13408#undef PIPE_CONF_CHECK_I
8106ddbd 13409#undef PIPE_CONF_CHECK_P
1bd1bd80 13410#undef PIPE_CONF_CHECK_FLAGS
5e550656 13411#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 13412#undef PIPE_CONF_QUIRK
88adfff1 13413
cfb23ed6 13414 return ret;
0e8ffe1b
DV
13415}
13416
e3b247da
VS
13417static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
13418 const struct intel_crtc_state *pipe_config)
13419{
13420 if (pipe_config->has_pch_encoder) {
21a727b3 13421 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
e3b247da
VS
13422 &pipe_config->fdi_m_n);
13423 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
13424
13425 /*
13426 * FDI already provided one idea for the dotclock.
13427 * Yell if the encoder disagrees.
13428 */
13429 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
13430 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
13431 fdi_dotclock, dotclock);
13432 }
13433}
13434
c0ead703
ML
13435static void verify_wm_state(struct drm_crtc *crtc,
13436 struct drm_crtc_state *new_state)
08db6652 13437{
6315b5d3 13438 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
08db6652 13439 struct skl_ddb_allocation hw_ddb, *sw_ddb;
3de8a14c 13440 struct skl_pipe_wm hw_wm, *sw_wm;
13441 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
13442 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
e7c84544
ML
13443 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13444 const enum pipe pipe = intel_crtc->pipe;
3de8a14c 13445 int plane, level, max_level = ilk_wm_max_level(dev_priv);
08db6652 13446
6315b5d3 13447 if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
08db6652
DL
13448 return;
13449
3de8a14c 13450 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
03af79e0 13451 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
3de8a14c 13452
08db6652
DL
13453 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
13454 sw_ddb = &dev_priv->wm.skl_hw.ddb;
13455
e7c84544 13456 /* planes */
8b364b41 13457 for_each_universal_plane(dev_priv, pipe, plane) {
3de8a14c 13458 hw_plane_wm = &hw_wm.planes[plane];
13459 sw_plane_wm = &sw_wm->planes[plane];
08db6652 13460
3de8a14c 13461 /* Watermarks */
13462 for (level = 0; level <= max_level; level++) {
13463 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
13464 &sw_plane_wm->wm[level]))
13465 continue;
13466
13467 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13468 pipe_name(pipe), plane + 1, level,
13469 sw_plane_wm->wm[level].plane_en,
13470 sw_plane_wm->wm[level].plane_res_b,
13471 sw_plane_wm->wm[level].plane_res_l,
13472 hw_plane_wm->wm[level].plane_en,
13473 hw_plane_wm->wm[level].plane_res_b,
13474 hw_plane_wm->wm[level].plane_res_l);
13475 }
08db6652 13476
3de8a14c 13477 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
13478 &sw_plane_wm->trans_wm)) {
13479 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13480 pipe_name(pipe), plane + 1,
13481 sw_plane_wm->trans_wm.plane_en,
13482 sw_plane_wm->trans_wm.plane_res_b,
13483 sw_plane_wm->trans_wm.plane_res_l,
13484 hw_plane_wm->trans_wm.plane_en,
13485 hw_plane_wm->trans_wm.plane_res_b,
13486 hw_plane_wm->trans_wm.plane_res_l);
13487 }
13488
13489 /* DDB */
13490 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
13491 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
13492
13493 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
faccd994 13494 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
3de8a14c 13495 pipe_name(pipe), plane + 1,
13496 sw_ddb_entry->start, sw_ddb_entry->end,
13497 hw_ddb_entry->start, hw_ddb_entry->end);
13498 }
e7c84544 13499 }
08db6652 13500
27082493
L
13501 /*
13502 * cursor
13503 * If the cursor plane isn't active, we may not have updated it's ddb
13504 * allocation. In that case since the ddb allocation will be updated
13505 * once the plane becomes visible, we can skip this check
13506 */
13507 if (intel_crtc->cursor_addr) {
3de8a14c 13508 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
13509 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
13510
13511 /* Watermarks */
13512 for (level = 0; level <= max_level; level++) {
13513 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
13514 &sw_plane_wm->wm[level]))
13515 continue;
13516
13517 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13518 pipe_name(pipe), level,
13519 sw_plane_wm->wm[level].plane_en,
13520 sw_plane_wm->wm[level].plane_res_b,
13521 sw_plane_wm->wm[level].plane_res_l,
13522 hw_plane_wm->wm[level].plane_en,
13523 hw_plane_wm->wm[level].plane_res_b,
13524 hw_plane_wm->wm[level].plane_res_l);
13525 }
13526
13527 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
13528 &sw_plane_wm->trans_wm)) {
13529 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13530 pipe_name(pipe),
13531 sw_plane_wm->trans_wm.plane_en,
13532 sw_plane_wm->trans_wm.plane_res_b,
13533 sw_plane_wm->trans_wm.plane_res_l,
13534 hw_plane_wm->trans_wm.plane_en,
13535 hw_plane_wm->trans_wm.plane_res_b,
13536 hw_plane_wm->trans_wm.plane_res_l);
13537 }
13538
13539 /* DDB */
13540 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
13541 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
27082493 13542
3de8a14c 13543 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
faccd994 13544 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
27082493 13545 pipe_name(pipe),
3de8a14c 13546 sw_ddb_entry->start, sw_ddb_entry->end,
13547 hw_ddb_entry->start, hw_ddb_entry->end);
27082493 13548 }
08db6652
DL
13549 }
13550}
13551
91d1b4bd 13552static void
677100ce
ML
13553verify_connector_state(struct drm_device *dev,
13554 struct drm_atomic_state *state,
13555 struct drm_crtc *crtc)
8af6cf88 13556{
35dd3c64 13557 struct drm_connector *connector;
677100ce
ML
13558 struct drm_connector_state *old_conn_state;
13559 int i;
8af6cf88 13560
677100ce 13561 for_each_connector_in_state(state, connector, old_conn_state, i) {
35dd3c64
ML
13562 struct drm_encoder *encoder = connector->encoder;
13563 struct drm_connector_state *state = connector->state;
ad3c558f 13564
e7c84544
ML
13565 if (state->crtc != crtc)
13566 continue;
13567
5a21b665 13568 intel_connector_verify_state(to_intel_connector(connector));
8af6cf88 13569
ad3c558f 13570 I915_STATE_WARN(state->best_encoder != encoder,
35dd3c64 13571 "connector's atomic encoder doesn't match legacy encoder\n");
8af6cf88 13572 }
91d1b4bd
DV
13573}
13574
13575static void
c0ead703 13576verify_encoder_state(struct drm_device *dev)
91d1b4bd
DV
13577{
13578 struct intel_encoder *encoder;
13579 struct intel_connector *connector;
8af6cf88 13580
b2784e15 13581 for_each_intel_encoder(dev, encoder) {
8af6cf88 13582 bool enabled = false;
4d20cd86 13583 enum pipe pipe;
8af6cf88
DV
13584
13585 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
13586 encoder->base.base.id,
8e329a03 13587 encoder->base.name);
8af6cf88 13588
3a3371ff 13589 for_each_intel_connector(dev, connector) {
4d20cd86 13590 if (connector->base.state->best_encoder != &encoder->base)
8af6cf88
DV
13591 continue;
13592 enabled = true;
ad3c558f
ML
13593
13594 I915_STATE_WARN(connector->base.state->crtc !=
13595 encoder->base.crtc,
13596 "connector's crtc doesn't match encoder crtc\n");
8af6cf88 13597 }
0e32b39c 13598
e2c719b7 13599 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
13600 "encoder's enabled state mismatch "
13601 "(expected %i, found %i)\n",
13602 !!encoder->base.crtc, enabled);
7c60d198
ML
13603
13604 if (!encoder->base.crtc) {
4d20cd86 13605 bool active;
7c60d198 13606
4d20cd86
ML
13607 active = encoder->get_hw_state(encoder, &pipe);
13608 I915_STATE_WARN(active,
13609 "encoder detached but still enabled on pipe %c.\n",
13610 pipe_name(pipe));
7c60d198 13611 }
8af6cf88 13612 }
91d1b4bd
DV
13613}
13614
13615static void
c0ead703
ML
13616verify_crtc_state(struct drm_crtc *crtc,
13617 struct drm_crtc_state *old_crtc_state,
13618 struct drm_crtc_state *new_crtc_state)
91d1b4bd 13619{
e7c84544 13620 struct drm_device *dev = crtc->dev;
fac5e23e 13621 struct drm_i915_private *dev_priv = to_i915(dev);
91d1b4bd 13622 struct intel_encoder *encoder;
e7c84544
ML
13623 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13624 struct intel_crtc_state *pipe_config, *sw_config;
13625 struct drm_atomic_state *old_state;
13626 bool active;
045ac3b5 13627
e7c84544 13628 old_state = old_crtc_state->state;
ec2dc6a0 13629 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
e7c84544
ML
13630 pipe_config = to_intel_crtc_state(old_crtc_state);
13631 memset(pipe_config, 0, sizeof(*pipe_config));
13632 pipe_config->base.crtc = crtc;
13633 pipe_config->base.state = old_state;
8af6cf88 13634
78108b7c 13635 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
8af6cf88 13636
e7c84544 13637 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
d62cf62a 13638
e7c84544
ML
13639 /* hw state is inconsistent with the pipe quirk */
13640 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
13641 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
13642 active = new_crtc_state->active;
6c49f241 13643
e7c84544
ML
13644 I915_STATE_WARN(new_crtc_state->active != active,
13645 "crtc active state doesn't match with hw state "
13646 "(expected %i, found %i)\n", new_crtc_state->active, active);
0e8ffe1b 13647
e7c84544
ML
13648 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
13649 "transitional active state does not match atomic hw state "
13650 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
4d20cd86 13651
e7c84544
ML
13652 for_each_encoder_on_crtc(dev, crtc, encoder) {
13653 enum pipe pipe;
4d20cd86 13654
e7c84544
ML
13655 active = encoder->get_hw_state(encoder, &pipe);
13656 I915_STATE_WARN(active != new_crtc_state->active,
13657 "[ENCODER:%i] active %i with crtc active %i\n",
13658 encoder->base.base.id, active, new_crtc_state->active);
4d20cd86 13659
e7c84544
ML
13660 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
13661 "Encoder connected to wrong pipe %c\n",
13662 pipe_name(pipe));
4d20cd86 13663
253c84c8
VS
13664 if (active) {
13665 pipe_config->output_types |= 1 << encoder->type;
e7c84544 13666 encoder->get_config(encoder, pipe_config);
253c84c8 13667 }
e7c84544 13668 }
53d9f4e9 13669
e7c84544
ML
13670 if (!new_crtc_state->active)
13671 return;
cfb23ed6 13672
e7c84544 13673 intel_pipe_config_sanity_check(dev_priv, pipe_config);
e3b247da 13674
e7c84544 13675 sw_config = to_intel_crtc_state(crtc->state);
6315b5d3 13676 if (!intel_pipe_config_compare(dev_priv, sw_config,
e7c84544
ML
13677 pipe_config, false)) {
13678 I915_STATE_WARN(1, "pipe state doesn't match!\n");
13679 intel_dump_pipe_config(intel_crtc, pipe_config,
13680 "[hw state]");
13681 intel_dump_pipe_config(intel_crtc, sw_config,
13682 "[sw state]");
8af6cf88
DV
13683 }
13684}
13685
91d1b4bd 13686static void
c0ead703
ML
13687verify_single_dpll_state(struct drm_i915_private *dev_priv,
13688 struct intel_shared_dpll *pll,
13689 struct drm_crtc *crtc,
13690 struct drm_crtc_state *new_state)
91d1b4bd 13691{
91d1b4bd 13692 struct intel_dpll_hw_state dpll_hw_state;
e7c84544
ML
13693 unsigned crtc_mask;
13694 bool active;
5358901f 13695
e7c84544 13696 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
5358901f 13697
e7c84544 13698 DRM_DEBUG_KMS("%s\n", pll->name);
5358901f 13699
e7c84544 13700 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
5358901f 13701
e7c84544
ML
13702 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
13703 I915_STATE_WARN(!pll->on && pll->active_mask,
13704 "pll in active use but not on in sw tracking\n");
13705 I915_STATE_WARN(pll->on && !pll->active_mask,
13706 "pll is on but not used by any active crtc\n");
13707 I915_STATE_WARN(pll->on != active,
13708 "pll on state mismatch (expected %i, found %i)\n",
13709 pll->on, active);
13710 }
5358901f 13711
e7c84544 13712 if (!crtc) {
2c42e535 13713 I915_STATE_WARN(pll->active_mask & ~pll->state.crtc_mask,
e7c84544 13714 "more active pll users than references: %x vs %x\n",
2c42e535 13715 pll->active_mask, pll->state.crtc_mask);
5358901f 13716
e7c84544
ML
13717 return;
13718 }
13719
13720 crtc_mask = 1 << drm_crtc_index(crtc);
13721
13722 if (new_state->active)
13723 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
13724 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
13725 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13726 else
13727 I915_STATE_WARN(pll->active_mask & crtc_mask,
13728 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
13729 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
2dd66ebd 13730
2c42e535 13731 I915_STATE_WARN(!(pll->state.crtc_mask & crtc_mask),
e7c84544 13732 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
2c42e535 13733 crtc_mask, pll->state.crtc_mask);
66e985c0 13734
2c42e535 13735 I915_STATE_WARN(pll->on && memcmp(&pll->state.hw_state,
e7c84544
ML
13736 &dpll_hw_state,
13737 sizeof(dpll_hw_state)),
13738 "pll hw state mismatch\n");
13739}
13740
13741static void
c0ead703
ML
13742verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
13743 struct drm_crtc_state *old_crtc_state,
13744 struct drm_crtc_state *new_crtc_state)
e7c84544 13745{
fac5e23e 13746 struct drm_i915_private *dev_priv = to_i915(dev);
e7c84544
ML
13747 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
13748 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
13749
13750 if (new_state->shared_dpll)
c0ead703 13751 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
e7c84544
ML
13752
13753 if (old_state->shared_dpll &&
13754 old_state->shared_dpll != new_state->shared_dpll) {
13755 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
13756 struct intel_shared_dpll *pll = old_state->shared_dpll;
13757
13758 I915_STATE_WARN(pll->active_mask & crtc_mask,
13759 "pll active mismatch (didn't expect pipe %c in active mask)\n",
13760 pipe_name(drm_crtc_index(crtc)));
2c42e535 13761 I915_STATE_WARN(pll->state.crtc_mask & crtc_mask,
e7c84544
ML
13762 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
13763 pipe_name(drm_crtc_index(crtc)));
5358901f 13764 }
8af6cf88
DV
13765}
13766
e7c84544 13767static void
c0ead703 13768intel_modeset_verify_crtc(struct drm_crtc *crtc,
677100ce
ML
13769 struct drm_atomic_state *state,
13770 struct drm_crtc_state *old_state,
13771 struct drm_crtc_state *new_state)
e7c84544 13772{
5a21b665
DV
13773 if (!needs_modeset(new_state) &&
13774 !to_intel_crtc_state(new_state)->update_pipe)
13775 return;
13776
c0ead703 13777 verify_wm_state(crtc, new_state);
677100ce 13778 verify_connector_state(crtc->dev, state, crtc);
c0ead703
ML
13779 verify_crtc_state(crtc, old_state, new_state);
13780 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
e7c84544
ML
13781}
13782
13783static void
c0ead703 13784verify_disabled_dpll_state(struct drm_device *dev)
e7c84544 13785{
fac5e23e 13786 struct drm_i915_private *dev_priv = to_i915(dev);
e7c84544
ML
13787 int i;
13788
13789 for (i = 0; i < dev_priv->num_shared_dpll; i++)
c0ead703 13790 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
e7c84544
ML
13791}
13792
13793static void
677100ce
ML
13794intel_modeset_verify_disabled(struct drm_device *dev,
13795 struct drm_atomic_state *state)
e7c84544 13796{
c0ead703 13797 verify_encoder_state(dev);
677100ce 13798 verify_connector_state(dev, state, NULL);
c0ead703 13799 verify_disabled_dpll_state(dev);
e7c84544
ML
13800}
13801
80715b2f
VS
13802static void update_scanline_offset(struct intel_crtc *crtc)
13803{
4f8036a2 13804 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
80715b2f
VS
13805
13806 /*
13807 * The scanline counter increments at the leading edge of hsync.
13808 *
13809 * On most platforms it starts counting from vtotal-1 on the
13810 * first active line. That means the scanline counter value is
13811 * always one less than what we would expect. Ie. just after
13812 * start of vblank, which also occurs at start of hsync (on the
13813 * last active line), the scanline counter will read vblank_start-1.
13814 *
13815 * On gen2 the scanline counter starts counting from 1 instead
13816 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13817 * to keep the value positive), instead of adding one.
13818 *
13819 * On HSW+ the behaviour of the scanline counter depends on the output
13820 * type. For DP ports it behaves like most other platforms, but on HDMI
13821 * there's an extra 1 line difference. So we need to add two instead of
13822 * one to the value.
13823 */
4f8036a2 13824 if (IS_GEN2(dev_priv)) {
124abe07 13825 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
80715b2f
VS
13826 int vtotal;
13827
124abe07
VS
13828 vtotal = adjusted_mode->crtc_vtotal;
13829 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
80715b2f
VS
13830 vtotal /= 2;
13831
13832 crtc->scanline_offset = vtotal - 1;
4f8036a2 13833 } else if (HAS_DDI(dev_priv) &&
2d84d2b3 13834 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
13835 crtc->scanline_offset = 2;
13836 } else
13837 crtc->scanline_offset = 1;
13838}
13839
ad421372 13840static void intel_modeset_clear_plls(struct drm_atomic_state *state)
ed6739ef 13841{
225da59b 13842 struct drm_device *dev = state->dev;
ed6739ef 13843 struct drm_i915_private *dev_priv = to_i915(dev);
0a9ab303
ACO
13844 struct drm_crtc *crtc;
13845 struct drm_crtc_state *crtc_state;
0a9ab303 13846 int i;
ed6739ef
ACO
13847
13848 if (!dev_priv->display.crtc_compute_clock)
ad421372 13849 return;
ed6739ef 13850
0a9ab303 13851 for_each_crtc_in_state(state, crtc, crtc_state, i) {
fb1a38a9 13852 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8106ddbd
ACO
13853 struct intel_shared_dpll *old_dpll =
13854 to_intel_crtc_state(crtc->state)->shared_dpll;
0a9ab303 13855
fb1a38a9 13856 if (!needs_modeset(crtc_state))
225da59b
ACO
13857 continue;
13858
8106ddbd 13859 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
fb1a38a9 13860
8106ddbd 13861 if (!old_dpll)
fb1a38a9 13862 continue;
0a9ab303 13863
a1c414ee 13864 intel_release_shared_dpll(old_dpll, intel_crtc, state);
ad421372 13865 }
ed6739ef
ACO
13866}
13867
99d736a2
ML
13868/*
13869 * This implements the workaround described in the "notes" section of the mode
13870 * set sequence documentation. When going from no pipes or single pipe to
13871 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13872 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13873 */
13874static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13875{
13876 struct drm_crtc_state *crtc_state;
13877 struct intel_crtc *intel_crtc;
13878 struct drm_crtc *crtc;
13879 struct intel_crtc_state *first_crtc_state = NULL;
13880 struct intel_crtc_state *other_crtc_state = NULL;
13881 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13882 int i;
13883
13884 /* look at all crtc's that are going to be enabled in during modeset */
13885 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13886 intel_crtc = to_intel_crtc(crtc);
13887
13888 if (!crtc_state->active || !needs_modeset(crtc_state))
13889 continue;
13890
13891 if (first_crtc_state) {
13892 other_crtc_state = to_intel_crtc_state(crtc_state);
13893 break;
13894 } else {
13895 first_crtc_state = to_intel_crtc_state(crtc_state);
13896 first_pipe = intel_crtc->pipe;
13897 }
13898 }
13899
13900 /* No workaround needed? */
13901 if (!first_crtc_state)
13902 return 0;
13903
13904 /* w/a possibly needed, check how many crtc's are already enabled. */
13905 for_each_intel_crtc(state->dev, intel_crtc) {
13906 struct intel_crtc_state *pipe_config;
13907
13908 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13909 if (IS_ERR(pipe_config))
13910 return PTR_ERR(pipe_config);
13911
13912 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13913
13914 if (!pipe_config->base.active ||
13915 needs_modeset(&pipe_config->base))
13916 continue;
13917
13918 /* 2 or more enabled crtcs means no need for w/a */
13919 if (enabled_pipe != INVALID_PIPE)
13920 return 0;
13921
13922 enabled_pipe = intel_crtc->pipe;
13923 }
13924
13925 if (enabled_pipe != INVALID_PIPE)
13926 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13927 else if (other_crtc_state)
13928 other_crtc_state->hsw_workaround_pipe = first_pipe;
13929
13930 return 0;
13931}
13932
8d96561a
VS
13933static int intel_lock_all_pipes(struct drm_atomic_state *state)
13934{
13935 struct drm_crtc *crtc;
13936
13937 /* Add all pipes to the state */
13938 for_each_crtc(state->dev, crtc) {
13939 struct drm_crtc_state *crtc_state;
13940
13941 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13942 if (IS_ERR(crtc_state))
13943 return PTR_ERR(crtc_state);
13944 }
13945
13946 return 0;
13947}
13948
27c329ed
ML
13949static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13950{
13951 struct drm_crtc *crtc;
27c329ed 13952
8d96561a
VS
13953 /*
13954 * Add all pipes to the state, and force
13955 * a modeset on all the active ones.
13956 */
27c329ed 13957 for_each_crtc(state->dev, crtc) {
9780aad5
VS
13958 struct drm_crtc_state *crtc_state;
13959 int ret;
13960
27c329ed
ML
13961 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13962 if (IS_ERR(crtc_state))
13963 return PTR_ERR(crtc_state);
13964
13965 if (!crtc_state->active || needs_modeset(crtc_state))
13966 continue;
13967
13968 crtc_state->mode_changed = true;
13969
13970 ret = drm_atomic_add_affected_connectors(state, crtc);
13971 if (ret)
9780aad5 13972 return ret;
27c329ed
ML
13973
13974 ret = drm_atomic_add_affected_planes(state, crtc);
13975 if (ret)
9780aad5 13976 return ret;
27c329ed
ML
13977 }
13978
9780aad5 13979 return 0;
27c329ed
ML
13980}
13981
c347a676 13982static int intel_modeset_checks(struct drm_atomic_state *state)
054518dd 13983{
565602d7 13984 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fac5e23e 13985 struct drm_i915_private *dev_priv = to_i915(state->dev);
565602d7
ML
13986 struct drm_crtc *crtc;
13987 struct drm_crtc_state *crtc_state;
13988 int ret = 0, i;
054518dd 13989
b359283a
ML
13990 if (!check_digital_port_conflicts(state)) {
13991 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13992 return -EINVAL;
13993 }
13994
565602d7
ML
13995 intel_state->modeset = true;
13996 intel_state->active_crtcs = dev_priv->active_crtcs;
13997
13998 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13999 if (crtc_state->active)
14000 intel_state->active_crtcs |= 1 << i;
14001 else
14002 intel_state->active_crtcs &= ~(1 << i);
8b4a7d05
MR
14003
14004 if (crtc_state->active != crtc->state->active)
14005 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
565602d7
ML
14006 }
14007
054518dd
ACO
14008 /*
14009 * See if the config requires any additional preparation, e.g.
14010 * to adjust global state with pipes off. We need to do this
14011 * here so we can get the modeset_pipe updated config for the new
14012 * mode set on this crtc. For other crtcs we need to use the
14013 * adjusted_mode bits in the crtc directly.
14014 */
27c329ed 14015 if (dev_priv->display.modeset_calc_cdclk) {
c89e39f3 14016 if (!intel_state->cdclk_pll_vco)
63911d72 14017 intel_state->cdclk_pll_vco = dev_priv->cdclk_pll.vco;
b2045352
VS
14018 if (!intel_state->cdclk_pll_vco)
14019 intel_state->cdclk_pll_vco = dev_priv->skl_preferred_vco_freq;
c89e39f3 14020
27c329ed 14021 ret = dev_priv->display.modeset_calc_cdclk(state);
c89e39f3
CT
14022 if (ret < 0)
14023 return ret;
27c329ed 14024
8d96561a
VS
14025 /*
14026 * Writes to dev_priv->atomic_cdclk_freq must protected by
14027 * holding all the crtc locks, even if we don't end up
14028 * touching the hardware
14029 */
14030 if (intel_state->cdclk != dev_priv->atomic_cdclk_freq) {
14031 ret = intel_lock_all_pipes(state);
14032 if (ret < 0)
14033 return ret;
14034 }
14035
14036 /* All pipes must be switched off while we change the cdclk. */
c89e39f3 14037 if (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
8d96561a 14038 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco) {
27c329ed 14039 ret = intel_modeset_all_pipes(state);
8d96561a
VS
14040 if (ret < 0)
14041 return ret;
14042 }
e8788cbc
ML
14043
14044 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
14045 intel_state->cdclk, intel_state->dev_cdclk);
e0ca7a6b 14046 } else {
1a617b77 14047 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
e0ca7a6b 14048 }
054518dd 14049
ad421372 14050 intel_modeset_clear_plls(state);
054518dd 14051
565602d7 14052 if (IS_HASWELL(dev_priv))
ad421372 14053 return haswell_mode_set_planes_workaround(state);
99d736a2 14054
ad421372 14055 return 0;
c347a676
ACO
14056}
14057
aa363136
MR
14058/*
14059 * Handle calculation of various watermark data at the end of the atomic check
14060 * phase. The code here should be run after the per-crtc and per-plane 'check'
14061 * handlers to ensure that all derived state has been updated.
14062 */
55994c2c 14063static int calc_watermark_data(struct drm_atomic_state *state)
aa363136
MR
14064{
14065 struct drm_device *dev = state->dev;
98d39494 14066 struct drm_i915_private *dev_priv = to_i915(dev);
98d39494
MR
14067
14068 /* Is there platform-specific watermark information to calculate? */
14069 if (dev_priv->display.compute_global_watermarks)
55994c2c
MR
14070 return dev_priv->display.compute_global_watermarks(state);
14071
14072 return 0;
aa363136
MR
14073}
14074
74c090b1
ML
14075/**
14076 * intel_atomic_check - validate state object
14077 * @dev: drm device
14078 * @state: state to validate
14079 */
14080static int intel_atomic_check(struct drm_device *dev,
14081 struct drm_atomic_state *state)
c347a676 14082{
dd8b3bdb 14083 struct drm_i915_private *dev_priv = to_i915(dev);
aa363136 14084 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
c347a676
ACO
14085 struct drm_crtc *crtc;
14086 struct drm_crtc_state *crtc_state;
14087 int ret, i;
61333b60 14088 bool any_ms = false;
c347a676 14089
74c090b1 14090 ret = drm_atomic_helper_check_modeset(dev, state);
054518dd
ACO
14091 if (ret)
14092 return ret;
14093
c347a676 14094 for_each_crtc_in_state(state, crtc, crtc_state, i) {
cfb23ed6
ML
14095 struct intel_crtc_state *pipe_config =
14096 to_intel_crtc_state(crtc_state);
1ed51de9
DV
14097
14098 /* Catch I915_MODE_FLAG_INHERITED */
14099 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
14100 crtc_state->mode_changed = true;
cfb23ed6 14101
af4a879e 14102 if (!needs_modeset(crtc_state))
c347a676
ACO
14103 continue;
14104
af4a879e
DV
14105 if (!crtc_state->enable) {
14106 any_ms = true;
cfb23ed6 14107 continue;
af4a879e 14108 }
cfb23ed6 14109
26495481
DV
14110 /* FIXME: For only active_changed we shouldn't need to do any
14111 * state recomputation at all. */
14112
1ed51de9
DV
14113 ret = drm_atomic_add_affected_connectors(state, crtc);
14114 if (ret)
14115 return ret;
b359283a 14116
cfb23ed6 14117 ret = intel_modeset_pipe_config(crtc, pipe_config);
25aa1c39
ML
14118 if (ret) {
14119 intel_dump_pipe_config(to_intel_crtc(crtc),
14120 pipe_config, "[failed]");
c347a676 14121 return ret;
25aa1c39 14122 }
c347a676 14123
73831236 14124 if (i915.fastboot &&
6315b5d3 14125 intel_pipe_config_compare(dev_priv,
cfb23ed6 14126 to_intel_crtc_state(crtc->state),
1ed51de9 14127 pipe_config, true)) {
26495481 14128 crtc_state->mode_changed = false;
bfd16b2a 14129 to_intel_crtc_state(crtc_state)->update_pipe = true;
26495481
DV
14130 }
14131
af4a879e 14132 if (needs_modeset(crtc_state))
26495481 14133 any_ms = true;
cfb23ed6 14134
af4a879e
DV
14135 ret = drm_atomic_add_affected_planes(state, crtc);
14136 if (ret)
14137 return ret;
61333b60 14138
26495481
DV
14139 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
14140 needs_modeset(crtc_state) ?
14141 "[modeset]" : "[fastset]");
c347a676
ACO
14142 }
14143
61333b60
ML
14144 if (any_ms) {
14145 ret = intel_modeset_checks(state);
14146
14147 if (ret)
14148 return ret;
e0ca7a6b
VS
14149 } else {
14150 intel_state->cdclk = dev_priv->atomic_cdclk_freq;
14151 }
76305b1a 14152
dd8b3bdb 14153 ret = drm_atomic_helper_check_planes(dev, state);
aa363136
MR
14154 if (ret)
14155 return ret;
14156
f51be2e0 14157 intel_fbc_choose_crtc(dev_priv, state);
55994c2c 14158 return calc_watermark_data(state);
054518dd
ACO
14159}
14160
5008e874 14161static int intel_atomic_prepare_commit(struct drm_device *dev,
d07f0e59 14162 struct drm_atomic_state *state)
5008e874 14163{
fac5e23e 14164 struct drm_i915_private *dev_priv = to_i915(dev);
5008e874
ML
14165 struct drm_crtc_state *crtc_state;
14166 struct drm_crtc *crtc;
14167 int i, ret;
14168
5a21b665
DV
14169 for_each_crtc_in_state(state, crtc, crtc_state, i) {
14170 if (state->legacy_cursor_update)
a6747b73
ML
14171 continue;
14172
5a21b665
DV
14173 ret = intel_crtc_wait_for_pending_flips(crtc);
14174 if (ret)
14175 return ret;
5008e874 14176
5a21b665
DV
14177 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
14178 flush_workqueue(dev_priv->wq);
d55dbd06
ML
14179 }
14180
f935675f
ML
14181 ret = mutex_lock_interruptible(&dev->struct_mutex);
14182 if (ret)
14183 return ret;
14184
5008e874 14185 ret = drm_atomic_helper_prepare_planes(dev, state);
f7e5838b 14186 mutex_unlock(&dev->struct_mutex);
7580d774 14187
5008e874
ML
14188 return ret;
14189}
14190
a2991414
ML
14191u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
14192{
14193 struct drm_device *dev = crtc->base.dev;
14194
14195 if (!dev->max_vblank_count)
14196 return drm_accurate_vblank_count(&crtc->base);
14197
14198 return dev->driver->get_vblank_counter(dev, crtc->pipe);
14199}
14200
5a21b665
DV
14201static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
14202 struct drm_i915_private *dev_priv,
14203 unsigned crtc_mask)
e8861675 14204{
5a21b665
DV
14205 unsigned last_vblank_count[I915_MAX_PIPES];
14206 enum pipe pipe;
14207 int ret;
e8861675 14208
5a21b665
DV
14209 if (!crtc_mask)
14210 return;
e8861675 14211
5a21b665 14212 for_each_pipe(dev_priv, pipe) {
98187836
VS
14213 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
14214 pipe);
e8861675 14215
5a21b665 14216 if (!((1 << pipe) & crtc_mask))
e8861675
ML
14217 continue;
14218
e2af48c6 14219 ret = drm_crtc_vblank_get(&crtc->base);
5a21b665
DV
14220 if (WARN_ON(ret != 0)) {
14221 crtc_mask &= ~(1 << pipe);
14222 continue;
e8861675
ML
14223 }
14224
e2af48c6 14225 last_vblank_count[pipe] = drm_crtc_vblank_count(&crtc->base);
e8861675
ML
14226 }
14227
5a21b665 14228 for_each_pipe(dev_priv, pipe) {
98187836
VS
14229 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
14230 pipe);
5a21b665 14231 long lret;
e8861675 14232
5a21b665
DV
14233 if (!((1 << pipe) & crtc_mask))
14234 continue;
d55dbd06 14235
5a21b665
DV
14236 lret = wait_event_timeout(dev->vblank[pipe].queue,
14237 last_vblank_count[pipe] !=
e2af48c6 14238 drm_crtc_vblank_count(&crtc->base),
5a21b665 14239 msecs_to_jiffies(50));
d55dbd06 14240
5a21b665 14241 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
d55dbd06 14242
e2af48c6 14243 drm_crtc_vblank_put(&crtc->base);
d55dbd06
ML
14244 }
14245}
14246
5a21b665 14247static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
a6747b73 14248{
5a21b665
DV
14249 /* fb updated, need to unpin old fb */
14250 if (crtc_state->fb_changed)
14251 return true;
a6747b73 14252
5a21b665
DV
14253 /* wm changes, need vblank before final wm's */
14254 if (crtc_state->update_wm_post)
14255 return true;
a6747b73 14256
5a21b665
DV
14257 /*
14258 * cxsr is re-enabled after vblank.
14259 * This is already handled by crtc_state->update_wm_post,
14260 * but added for clarity.
14261 */
14262 if (crtc_state->disable_cxsr)
14263 return true;
a6747b73 14264
5a21b665 14265 return false;
e8861675
ML
14266}
14267
896e5bb0
L
14268static void intel_update_crtc(struct drm_crtc *crtc,
14269 struct drm_atomic_state *state,
14270 struct drm_crtc_state *old_crtc_state,
14271 unsigned int *crtc_vblank_mask)
14272{
14273 struct drm_device *dev = crtc->dev;
14274 struct drm_i915_private *dev_priv = to_i915(dev);
14275 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14276 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc->state);
14277 bool modeset = needs_modeset(crtc->state);
14278
14279 if (modeset) {
14280 update_scanline_offset(intel_crtc);
14281 dev_priv->display.crtc_enable(pipe_config, state);
14282 } else {
14283 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
14284 }
14285
14286 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
14287 intel_fbc_enable(
14288 intel_crtc, pipe_config,
14289 to_intel_plane_state(crtc->primary->state));
14290 }
14291
14292 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
14293
14294 if (needs_vblank_wait(pipe_config))
14295 *crtc_vblank_mask |= drm_crtc_mask(crtc);
14296}
14297
14298static void intel_update_crtcs(struct drm_atomic_state *state,
14299 unsigned int *crtc_vblank_mask)
14300{
14301 struct drm_crtc *crtc;
14302 struct drm_crtc_state *old_crtc_state;
14303 int i;
14304
14305 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14306 if (!crtc->state->active)
14307 continue;
14308
14309 intel_update_crtc(crtc, state, old_crtc_state,
14310 crtc_vblank_mask);
14311 }
14312}
14313
27082493
L
14314static void skl_update_crtcs(struct drm_atomic_state *state,
14315 unsigned int *crtc_vblank_mask)
14316{
0f0f74bc 14317 struct drm_i915_private *dev_priv = to_i915(state->dev);
27082493
L
14318 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14319 struct drm_crtc *crtc;
ce0ba283 14320 struct intel_crtc *intel_crtc;
27082493 14321 struct drm_crtc_state *old_crtc_state;
ce0ba283 14322 struct intel_crtc_state *cstate;
27082493
L
14323 unsigned int updated = 0;
14324 bool progress;
14325 enum pipe pipe;
5eff503b
ML
14326 int i;
14327
14328 const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
14329
14330 for_each_crtc_in_state(state, crtc, old_crtc_state, i)
14331 /* ignore allocations for crtc's that have been turned off. */
14332 if (crtc->state->active)
14333 entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
27082493
L
14334
14335 /*
14336 * Whenever the number of active pipes changes, we need to make sure we
14337 * update the pipes in the right order so that their ddb allocations
14338 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
14339 * cause pipe underruns and other bad stuff.
14340 */
14341 do {
27082493
L
14342 progress = false;
14343
14344 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14345 bool vbl_wait = false;
14346 unsigned int cmask = drm_crtc_mask(crtc);
ce0ba283
L
14347
14348 intel_crtc = to_intel_crtc(crtc);
14349 cstate = to_intel_crtc_state(crtc->state);
14350 pipe = intel_crtc->pipe;
27082493 14351
5eff503b 14352 if (updated & cmask || !cstate->base.active)
27082493 14353 continue;
5eff503b
ML
14354
14355 if (skl_ddb_allocation_overlaps(entries, &cstate->wm.skl.ddb, i))
27082493
L
14356 continue;
14357
14358 updated |= cmask;
5eff503b 14359 entries[i] = &cstate->wm.skl.ddb;
27082493
L
14360
14361 /*
14362 * If this is an already active pipe, it's DDB changed,
14363 * and this isn't the last pipe that needs updating
14364 * then we need to wait for a vblank to pass for the
14365 * new ddb allocation to take effect.
14366 */
ce0ba283 14367 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
512b5527 14368 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
27082493
L
14369 !crtc->state->active_changed &&
14370 intel_state->wm_results.dirty_pipes != updated)
14371 vbl_wait = true;
14372
14373 intel_update_crtc(crtc, state, old_crtc_state,
14374 crtc_vblank_mask);
14375
14376 if (vbl_wait)
0f0f74bc 14377 intel_wait_for_vblank(dev_priv, pipe);
27082493
L
14378
14379 progress = true;
14380 }
14381 } while (progress);
14382}
14383
94f05024 14384static void intel_atomic_commit_tail(struct drm_atomic_state *state)
a6778b3c 14385{
94f05024 14386 struct drm_device *dev = state->dev;
565602d7 14387 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fac5e23e 14388 struct drm_i915_private *dev_priv = to_i915(dev);
29ceb0e6 14389 struct drm_crtc_state *old_crtc_state;
7580d774 14390 struct drm_crtc *crtc;
5a21b665 14391 struct intel_crtc_state *intel_cstate;
5a21b665
DV
14392 bool hw_check = intel_state->modeset;
14393 unsigned long put_domains[I915_MAX_PIPES] = {};
14394 unsigned crtc_vblank_mask = 0;
e95433c7 14395 int i;
a6778b3c 14396
ea0000f0
DV
14397 drm_atomic_helper_wait_for_dependencies(state);
14398
c3b32658 14399 if (intel_state->modeset)
5a21b665 14400 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
565602d7 14401
29ceb0e6 14402 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
a539205a
ML
14403 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14404
5a21b665
DV
14405 if (needs_modeset(crtc->state) ||
14406 to_intel_crtc_state(crtc->state)->update_pipe) {
14407 hw_check = true;
14408
14409 put_domains[to_intel_crtc(crtc)->pipe] =
14410 modeset_get_crtc_power_domains(crtc,
14411 to_intel_crtc_state(crtc->state));
14412 }
14413
61333b60
ML
14414 if (!needs_modeset(crtc->state))
14415 continue;
14416
29ceb0e6 14417 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
460da916 14418
29ceb0e6
VS
14419 if (old_crtc_state->active) {
14420 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
4a806558 14421 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
eddfcbcd 14422 intel_crtc->active = false;
58f9c0bc 14423 intel_fbc_disable(intel_crtc);
eddfcbcd 14424 intel_disable_shared_dpll(intel_crtc);
9bbc8258
VS
14425
14426 /*
14427 * Underruns don't always raise
14428 * interrupts, so check manually.
14429 */
14430 intel_check_cpu_fifo_underruns(dev_priv);
14431 intel_check_pch_fifo_underruns(dev_priv);
b9001114 14432
e62929b3
ML
14433 if (!crtc->state->active) {
14434 /*
14435 * Make sure we don't call initial_watermarks
14436 * for ILK-style watermark updates.
14437 */
14438 if (dev_priv->display.atomic_update_watermarks)
14439 dev_priv->display.initial_watermarks(intel_state,
14440 to_intel_crtc_state(crtc->state));
14441 else
14442 intel_update_watermarks(intel_crtc);
14443 }
a539205a 14444 }
b8cecdf5 14445 }
7758a113 14446
ea9d758d
DV
14447 /* Only after disabling all output pipelines that will be changed can we
14448 * update the the output configuration. */
4740b0f2 14449 intel_modeset_update_crtc_state(state);
f6e5b160 14450
565602d7 14451 if (intel_state->modeset) {
4740b0f2 14452 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
33c8df89
ML
14453
14454 if (dev_priv->display.modeset_commit_cdclk &&
c89e39f3 14455 (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
63911d72 14456 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco))
33c8df89 14457 dev_priv->display.modeset_commit_cdclk(state);
f6d1973d 14458
656d1b89
L
14459 /*
14460 * SKL workaround: bspec recommends we disable the SAGV when we
14461 * have more then one pipe enabled
14462 */
56feca91 14463 if (!intel_can_enable_sagv(state))
16dcdc4e 14464 intel_disable_sagv(dev_priv);
656d1b89 14465
677100ce 14466 intel_modeset_verify_disabled(dev, state);
4740b0f2 14467 }
47fab737 14468
896e5bb0 14469 /* Complete the events for pipes that have now been disabled */
29ceb0e6 14470 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
f6ac4b2a 14471 bool modeset = needs_modeset(crtc->state);
80715b2f 14472
1f7528c4
DV
14473 /* Complete events for now disable pipes here. */
14474 if (modeset && !crtc->state->active && crtc->state->event) {
14475 spin_lock_irq(&dev->event_lock);
14476 drm_crtc_send_vblank_event(crtc, crtc->state->event);
14477 spin_unlock_irq(&dev->event_lock);
14478
14479 crtc->state->event = NULL;
14480 }
177246a8
MR
14481 }
14482
896e5bb0
L
14483 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
14484 dev_priv->display.update_crtcs(state, &crtc_vblank_mask);
14485
94f05024
DV
14486 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
14487 * already, but still need the state for the delayed optimization. To
14488 * fix this:
14489 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
14490 * - schedule that vblank worker _before_ calling hw_done
14491 * - at the start of commit_tail, cancel it _synchrously
14492 * - switch over to the vblank wait helper in the core after that since
14493 * we don't need out special handling any more.
14494 */
5a21b665
DV
14495 if (!state->legacy_cursor_update)
14496 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
14497
14498 /*
14499 * Now that the vblank has passed, we can go ahead and program the
14500 * optimal watermarks on platforms that need two-step watermark
14501 * programming.
14502 *
14503 * TODO: Move this (and other cleanup) to an async worker eventually.
14504 */
14505 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14506 intel_cstate = to_intel_crtc_state(crtc->state);
14507
14508 if (dev_priv->display.optimize_watermarks)
ccf010fb
ML
14509 dev_priv->display.optimize_watermarks(intel_state,
14510 intel_cstate);
5a21b665
DV
14511 }
14512
14513 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14514 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
14515
14516 if (put_domains[i])
14517 modeset_put_power_domains(dev_priv, put_domains[i]);
14518
677100ce 14519 intel_modeset_verify_crtc(crtc, state, old_crtc_state, crtc->state);
5a21b665
DV
14520 }
14521
56feca91 14522 if (intel_state->modeset && intel_can_enable_sagv(state))
16dcdc4e 14523 intel_enable_sagv(dev_priv);
656d1b89 14524
94f05024
DV
14525 drm_atomic_helper_commit_hw_done(state);
14526
5a21b665
DV
14527 if (intel_state->modeset)
14528 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
14529
14530 mutex_lock(&dev->struct_mutex);
14531 drm_atomic_helper_cleanup_planes(dev, state);
14532 mutex_unlock(&dev->struct_mutex);
14533
ea0000f0
DV
14534 drm_atomic_helper_commit_cleanup_done(state);
14535
0853695c 14536 drm_atomic_state_put(state);
f30da187 14537
75714940
MK
14538 /* As one of the primary mmio accessors, KMS has a high likelihood
14539 * of triggering bugs in unclaimed access. After we finish
14540 * modesetting, see if an error has been flagged, and if so
14541 * enable debugging for the next modeset - and hope we catch
14542 * the culprit.
14543 *
14544 * XXX note that we assume display power is on at this point.
14545 * This might hold true now but we need to add pm helper to check
14546 * unclaimed only when the hardware is on, as atomic commits
14547 * can happen also when the device is completely off.
14548 */
14549 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
94f05024
DV
14550}
14551
14552static void intel_atomic_commit_work(struct work_struct *work)
14553{
c004a90b
CW
14554 struct drm_atomic_state *state =
14555 container_of(work, struct drm_atomic_state, commit_work);
14556
94f05024
DV
14557 intel_atomic_commit_tail(state);
14558}
14559
c004a90b
CW
14560static int __i915_sw_fence_call
14561intel_atomic_commit_ready(struct i915_sw_fence *fence,
14562 enum i915_sw_fence_notify notify)
14563{
14564 struct intel_atomic_state *state =
14565 container_of(fence, struct intel_atomic_state, commit_ready);
14566
14567 switch (notify) {
14568 case FENCE_COMPLETE:
14569 if (state->base.commit_work.func)
14570 queue_work(system_unbound_wq, &state->base.commit_work);
14571 break;
14572
14573 case FENCE_FREE:
14574 drm_atomic_state_put(&state->base);
14575 break;
14576 }
14577
14578 return NOTIFY_DONE;
14579}
14580
6c9c1b38
DV
14581static void intel_atomic_track_fbs(struct drm_atomic_state *state)
14582{
14583 struct drm_plane_state *old_plane_state;
14584 struct drm_plane *plane;
6c9c1b38
DV
14585 int i;
14586
faf5bf0a
CW
14587 for_each_plane_in_state(state, plane, old_plane_state, i)
14588 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
14589 intel_fb_obj(plane->state->fb),
14590 to_intel_plane(plane)->frontbuffer_bit);
6c9c1b38
DV
14591}
14592
94f05024
DV
14593/**
14594 * intel_atomic_commit - commit validated state object
14595 * @dev: DRM device
14596 * @state: the top-level driver state object
14597 * @nonblock: nonblocking commit
14598 *
14599 * This function commits a top-level state object that has been validated
14600 * with drm_atomic_helper_check().
14601 *
94f05024
DV
14602 * RETURNS
14603 * Zero for success or -errno.
14604 */
14605static int intel_atomic_commit(struct drm_device *dev,
14606 struct drm_atomic_state *state,
14607 bool nonblock)
14608{
14609 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fac5e23e 14610 struct drm_i915_private *dev_priv = to_i915(dev);
94f05024
DV
14611 int ret = 0;
14612
94f05024
DV
14613 ret = drm_atomic_helper_setup_commit(state, nonblock);
14614 if (ret)
14615 return ret;
14616
c004a90b
CW
14617 drm_atomic_state_get(state);
14618 i915_sw_fence_init(&intel_state->commit_ready,
14619 intel_atomic_commit_ready);
94f05024 14620
d07f0e59 14621 ret = intel_atomic_prepare_commit(dev, state);
94f05024
DV
14622 if (ret) {
14623 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
c004a90b 14624 i915_sw_fence_commit(&intel_state->commit_ready);
94f05024
DV
14625 return ret;
14626 }
14627
14628 drm_atomic_helper_swap_state(state, true);
14629 dev_priv->wm.distrust_bios_wm = false;
3c0fb588 14630 intel_shared_dpll_swap_state(state);
6c9c1b38 14631 intel_atomic_track_fbs(state);
94f05024 14632
c3b32658
ML
14633 if (intel_state->modeset) {
14634 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
14635 sizeof(intel_state->min_pixclk));
14636 dev_priv->active_crtcs = intel_state->active_crtcs;
14637 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
14638 }
14639
0853695c 14640 drm_atomic_state_get(state);
c004a90b
CW
14641 INIT_WORK(&state->commit_work,
14642 nonblock ? intel_atomic_commit_work : NULL);
14643
14644 i915_sw_fence_commit(&intel_state->commit_ready);
14645 if (!nonblock) {
14646 i915_sw_fence_wait(&intel_state->commit_ready);
94f05024 14647 intel_atomic_commit_tail(state);
c004a90b 14648 }
75714940 14649
74c090b1 14650 return 0;
7f27126e
JB
14651}
14652
c0c36b94
CW
14653void intel_crtc_restore_mode(struct drm_crtc *crtc)
14654{
83a57153
ACO
14655 struct drm_device *dev = crtc->dev;
14656 struct drm_atomic_state *state;
e694eb02 14657 struct drm_crtc_state *crtc_state;
2bfb4627 14658 int ret;
83a57153
ACO
14659
14660 state = drm_atomic_state_alloc(dev);
14661 if (!state) {
78108b7c
VS
14662 DRM_DEBUG_KMS("[CRTC:%d:%s] crtc restore failed, out of memory",
14663 crtc->base.id, crtc->name);
83a57153
ACO
14664 return;
14665 }
14666
e694eb02 14667 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
83a57153 14668
e694eb02
ML
14669retry:
14670 crtc_state = drm_atomic_get_crtc_state(state, crtc);
14671 ret = PTR_ERR_OR_ZERO(crtc_state);
14672 if (!ret) {
14673 if (!crtc_state->active)
14674 goto out;
83a57153 14675
e694eb02 14676 crtc_state->mode_changed = true;
74c090b1 14677 ret = drm_atomic_commit(state);
83a57153
ACO
14678 }
14679
e694eb02
ML
14680 if (ret == -EDEADLK) {
14681 drm_atomic_state_clear(state);
14682 drm_modeset_backoff(state->acquire_ctx);
14683 goto retry;
4ed9fb37 14684 }
4be07317 14685
e694eb02 14686out:
0853695c 14687 drm_atomic_state_put(state);
c0c36b94
CW
14688}
14689
a8784875
BP
14690/*
14691 * FIXME: Remove this once i915 is fully DRIVER_ATOMIC by calling
14692 * drm_atomic_helper_legacy_gamma_set() directly.
14693 */
14694static int intel_atomic_legacy_gamma_set(struct drm_crtc *crtc,
14695 u16 *red, u16 *green, u16 *blue,
14696 uint32_t size)
14697{
14698 struct drm_device *dev = crtc->dev;
14699 struct drm_mode_config *config = &dev->mode_config;
14700 struct drm_crtc_state *state;
14701 int ret;
14702
14703 ret = drm_atomic_helper_legacy_gamma_set(crtc, red, green, blue, size);
14704 if (ret)
14705 return ret;
14706
14707 /*
14708 * Make sure we update the legacy properties so this works when
14709 * atomic is not enabled.
14710 */
14711
14712 state = crtc->state;
14713
14714 drm_object_property_set_value(&crtc->base,
14715 config->degamma_lut_property,
14716 (state->degamma_lut) ?
14717 state->degamma_lut->base.id : 0);
14718
14719 drm_object_property_set_value(&crtc->base,
14720 config->ctm_property,
14721 (state->ctm) ?
14722 state->ctm->base.id : 0);
14723
14724 drm_object_property_set_value(&crtc->base,
14725 config->gamma_lut_property,
14726 (state->gamma_lut) ?
14727 state->gamma_lut->base.id : 0);
14728
14729 return 0;
14730}
14731
f6e5b160 14732static const struct drm_crtc_funcs intel_crtc_funcs = {
a8784875 14733 .gamma_set = intel_atomic_legacy_gamma_set,
74c090b1 14734 .set_config = drm_atomic_helper_set_config,
82cf435b 14735 .set_property = drm_atomic_helper_crtc_set_property,
f6e5b160 14736 .destroy = intel_crtc_destroy,
527b6abe 14737 .page_flip = intel_crtc_page_flip,
1356837e
MR
14738 .atomic_duplicate_state = intel_crtc_duplicate_state,
14739 .atomic_destroy_state = intel_crtc_destroy_state,
8c6b709d 14740 .set_crc_source = intel_crtc_set_crc_source,
f6e5b160
CW
14741};
14742
6beb8c23
MR
14743/**
14744 * intel_prepare_plane_fb - Prepare fb for usage on plane
14745 * @plane: drm plane to prepare for
14746 * @fb: framebuffer to prepare for presentation
14747 *
14748 * Prepares a framebuffer for usage on a display plane. Generally this
14749 * involves pinning the underlying object and updating the frontbuffer tracking
14750 * bits. Some older platforms need special physical address handling for
14751 * cursor planes.
14752 *
f935675f
ML
14753 * Must be called with struct_mutex held.
14754 *
6beb8c23
MR
14755 * Returns 0 on success, negative error code on failure.
14756 */
14757int
14758intel_prepare_plane_fb(struct drm_plane *plane,
1832040d 14759 struct drm_plane_state *new_state)
465c120c 14760{
c004a90b
CW
14761 struct intel_atomic_state *intel_state =
14762 to_intel_atomic_state(new_state->state);
b7f05d4a 14763 struct drm_i915_private *dev_priv = to_i915(plane->dev);
844f9111 14764 struct drm_framebuffer *fb = new_state->fb;
6beb8c23 14765 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
1ee49399 14766 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
c004a90b 14767 int ret;
465c120c 14768
1ee49399 14769 if (!obj && !old_obj)
465c120c
MR
14770 return 0;
14771
5008e874
ML
14772 if (old_obj) {
14773 struct drm_crtc_state *crtc_state =
c004a90b
CW
14774 drm_atomic_get_existing_crtc_state(new_state->state,
14775 plane->state->crtc);
5008e874
ML
14776
14777 /* Big Hammer, we also need to ensure that any pending
14778 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
14779 * current scanout is retired before unpinning the old
14780 * framebuffer. Note that we rely on userspace rendering
14781 * into the buffer attached to the pipe they are waiting
14782 * on. If not, userspace generates a GPU hang with IPEHR
14783 * point to the MI_WAIT_FOR_EVENT.
14784 *
14785 * This should only fail upon a hung GPU, in which case we
14786 * can safely continue.
14787 */
c004a90b
CW
14788 if (needs_modeset(crtc_state)) {
14789 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
14790 old_obj->resv, NULL,
14791 false, 0,
14792 GFP_KERNEL);
14793 if (ret < 0)
14794 return ret;
f4457ae7 14795 }
5008e874
ML
14796 }
14797
c004a90b
CW
14798 if (new_state->fence) { /* explicit fencing */
14799 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
14800 new_state->fence,
14801 I915_FENCE_TIMEOUT,
14802 GFP_KERNEL);
14803 if (ret < 0)
14804 return ret;
14805 }
14806
c37efb99
CW
14807 if (!obj)
14808 return 0;
14809
c004a90b
CW
14810 if (!new_state->fence) { /* implicit fencing */
14811 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
14812 obj->resv, NULL,
14813 false, I915_FENCE_TIMEOUT,
14814 GFP_KERNEL);
14815 if (ret < 0)
14816 return ret;
6b5e90f5
CW
14817
14818 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
c004a90b 14819 }
5a21b665 14820
c37efb99 14821 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
b7f05d4a 14822 INTEL_INFO(dev_priv)->cursor_needs_physical) {
50a0bc90 14823 int align = IS_I830(dev_priv) ? 16 * 1024 : 256;
6beb8c23 14824 ret = i915_gem_object_attach_phys(obj, align);
d07f0e59 14825 if (ret) {
6beb8c23 14826 DRM_DEBUG_KMS("failed to attach phys object\n");
d07f0e59
CW
14827 return ret;
14828 }
6beb8c23 14829 } else {
058d88c4
CW
14830 struct i915_vma *vma;
14831
14832 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
d07f0e59
CW
14833 if (IS_ERR(vma)) {
14834 DRM_DEBUG_KMS("failed to pin object\n");
14835 return PTR_ERR(vma);
14836 }
7580d774 14837 }
fdd508a6 14838
d07f0e59 14839 return 0;
6beb8c23
MR
14840}
14841
38f3ce3a
MR
14842/**
14843 * intel_cleanup_plane_fb - Cleans up an fb after plane use
14844 * @plane: drm plane to clean up for
14845 * @fb: old framebuffer that was on plane
14846 *
14847 * Cleans up a framebuffer that has just been removed from a plane.
f935675f
ML
14848 *
14849 * Must be called with struct_mutex held.
38f3ce3a
MR
14850 */
14851void
14852intel_cleanup_plane_fb(struct drm_plane *plane,
1832040d 14853 struct drm_plane_state *old_state)
38f3ce3a 14854{
b7f05d4a 14855 struct drm_i915_private *dev_priv = to_i915(plane->dev);
7580d774 14856 struct intel_plane_state *old_intel_state;
1ee49399
ML
14857 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
14858 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
38f3ce3a 14859
7580d774
ML
14860 old_intel_state = to_intel_plane_state(old_state);
14861
1ee49399 14862 if (!obj && !old_obj)
38f3ce3a
MR
14863 return;
14864
1ee49399 14865 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
b7f05d4a 14866 !INTEL_INFO(dev_priv)->cursor_needs_physical))
3465c580 14867 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
465c120c
MR
14868}
14869
6156a456
CK
14870int
14871skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
14872{
14873 int max_scale;
6156a456
CK
14874 int crtc_clock, cdclk;
14875
bf8a0af0 14876 if (!intel_crtc || !crtc_state->base.enable)
6156a456
CK
14877 return DRM_PLANE_HELPER_NO_SCALING;
14878
6156a456 14879 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
27c329ed 14880 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
6156a456 14881
54bf1ce6 14882 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
6156a456
CK
14883 return DRM_PLANE_HELPER_NO_SCALING;
14884
14885 /*
14886 * skl max scale is lower of:
14887 * close to 3 but not 3, -1 is for that purpose
14888 * or
14889 * cdclk/crtc_clock
14890 */
14891 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
14892
14893 return max_scale;
14894}
14895
465c120c 14896static int
3c692a41 14897intel_check_primary_plane(struct drm_plane *plane,
061e4b8d 14898 struct intel_crtc_state *crtc_state,
3c692a41
GP
14899 struct intel_plane_state *state)
14900{
b63a16f6 14901 struct drm_i915_private *dev_priv = to_i915(plane->dev);
2b875c22 14902 struct drm_crtc *crtc = state->base.crtc;
6156a456 14903 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
061e4b8d
ML
14904 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
14905 bool can_position = false;
b63a16f6 14906 int ret;
465c120c 14907
b63a16f6 14908 if (INTEL_GEN(dev_priv) >= 9) {
693bdc28
VS
14909 /* use scaler when colorkey is not required */
14910 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
14911 min_scale = 1;
14912 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
14913 }
d8106366 14914 can_position = true;
6156a456 14915 }
d8106366 14916
cc926387
DV
14917 ret = drm_plane_helper_check_state(&state->base,
14918 &state->clip,
14919 min_scale, max_scale,
14920 can_position, true);
b63a16f6
VS
14921 if (ret)
14922 return ret;
14923
cc926387 14924 if (!state->base.fb)
b63a16f6
VS
14925 return 0;
14926
14927 if (INTEL_GEN(dev_priv) >= 9) {
14928 ret = skl_check_plane_surface(state);
14929 if (ret)
14930 return ret;
14931 }
14932
14933 return 0;
14af293f
GP
14934}
14935
5a21b665
DV
14936static void intel_begin_crtc_commit(struct drm_crtc *crtc,
14937 struct drm_crtc_state *old_crtc_state)
14938{
14939 struct drm_device *dev = crtc->dev;
62e0fb88 14940 struct drm_i915_private *dev_priv = to_i915(dev);
5a21b665 14941 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b707aa50
L
14942 struct intel_crtc_state *intel_cstate =
14943 to_intel_crtc_state(crtc->state);
ccf010fb 14944 struct intel_crtc_state *old_intel_cstate =
5a21b665 14945 to_intel_crtc_state(old_crtc_state);
ccf010fb
ML
14946 struct intel_atomic_state *old_intel_state =
14947 to_intel_atomic_state(old_crtc_state->state);
5a21b665
DV
14948 bool modeset = needs_modeset(crtc->state);
14949
14950 /* Perform vblank evasion around commit operation */
14951 intel_pipe_update_start(intel_crtc);
14952
14953 if (modeset)
e62929b3 14954 goto out;
5a21b665
DV
14955
14956 if (crtc->state->color_mgmt_changed || to_intel_crtc_state(crtc->state)->update_pipe) {
14957 intel_color_set_csc(crtc->state);
14958 intel_color_load_luts(crtc->state);
14959 }
14960
ccf010fb
ML
14961 if (intel_cstate->update_pipe)
14962 intel_update_pipe_config(intel_crtc, old_intel_cstate);
14963 else if (INTEL_GEN(dev_priv) >= 9)
5a21b665 14964 skl_detach_scalers(intel_crtc);
62e0fb88 14965
e62929b3 14966out:
ccf010fb
ML
14967 if (dev_priv->display.atomic_update_watermarks)
14968 dev_priv->display.atomic_update_watermarks(old_intel_state,
14969 intel_cstate);
5a21b665
DV
14970}
14971
14972static void intel_finish_crtc_commit(struct drm_crtc *crtc,
14973 struct drm_crtc_state *old_crtc_state)
14974{
14975 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14976
14977 intel_pipe_update_end(intel_crtc, NULL);
14978}
14979
cf4c7c12 14980/**
4a3b8769
MR
14981 * intel_plane_destroy - destroy a plane
14982 * @plane: plane to destroy
cf4c7c12 14983 *
4a3b8769
MR
14984 * Common destruction function for all types of planes (primary, cursor,
14985 * sprite).
cf4c7c12 14986 */
4a3b8769 14987void intel_plane_destroy(struct drm_plane *plane)
465c120c 14988{
465c120c 14989 drm_plane_cleanup(plane);
69ae561f 14990 kfree(to_intel_plane(plane));
465c120c
MR
14991}
14992
65a3fea0 14993const struct drm_plane_funcs intel_plane_funcs = {
70a101f8
MR
14994 .update_plane = drm_atomic_helper_update_plane,
14995 .disable_plane = drm_atomic_helper_disable_plane,
3d7d6510 14996 .destroy = intel_plane_destroy,
c196e1d6 14997 .set_property = drm_atomic_helper_plane_set_property,
a98b3431
MR
14998 .atomic_get_property = intel_plane_atomic_get_property,
14999 .atomic_set_property = intel_plane_atomic_set_property,
ea2c67bb
MR
15000 .atomic_duplicate_state = intel_plane_duplicate_state,
15001 .atomic_destroy_state = intel_plane_destroy_state,
465c120c
MR
15002};
15003
f79f2692
ML
15004static int
15005intel_legacy_cursor_update(struct drm_plane *plane,
15006 struct drm_crtc *crtc,
15007 struct drm_framebuffer *fb,
15008 int crtc_x, int crtc_y,
15009 unsigned int crtc_w, unsigned int crtc_h,
15010 uint32_t src_x, uint32_t src_y,
15011 uint32_t src_w, uint32_t src_h)
15012{
15013 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
15014 int ret;
15015 struct drm_plane_state *old_plane_state, *new_plane_state;
15016 struct intel_plane *intel_plane = to_intel_plane(plane);
15017 struct drm_framebuffer *old_fb;
15018 struct drm_crtc_state *crtc_state = crtc->state;
15019
15020 /*
15021 * When crtc is inactive or there is a modeset pending,
15022 * wait for it to complete in the slowpath
15023 */
15024 if (!crtc_state->active || needs_modeset(crtc_state) ||
15025 to_intel_crtc_state(crtc_state)->update_pipe)
15026 goto slow;
15027
15028 old_plane_state = plane->state;
15029
15030 /*
15031 * If any parameters change that may affect watermarks,
15032 * take the slowpath. Only changing fb or position should be
15033 * in the fastpath.
15034 */
15035 if (old_plane_state->crtc != crtc ||
15036 old_plane_state->src_w != src_w ||
15037 old_plane_state->src_h != src_h ||
15038 old_plane_state->crtc_w != crtc_w ||
15039 old_plane_state->crtc_h != crtc_h ||
15040 !old_plane_state->visible ||
15041 old_plane_state->fb->modifier != fb->modifier)
15042 goto slow;
15043
15044 new_plane_state = intel_plane_duplicate_state(plane);
15045 if (!new_plane_state)
15046 return -ENOMEM;
15047
15048 drm_atomic_set_fb_for_plane(new_plane_state, fb);
15049
15050 new_plane_state->src_x = src_x;
15051 new_plane_state->src_y = src_y;
15052 new_plane_state->src_w = src_w;
15053 new_plane_state->src_h = src_h;
15054 new_plane_state->crtc_x = crtc_x;
15055 new_plane_state->crtc_y = crtc_y;
15056 new_plane_state->crtc_w = crtc_w;
15057 new_plane_state->crtc_h = crtc_h;
15058
15059 ret = intel_plane_atomic_check_with_state(to_intel_crtc_state(crtc->state),
15060 to_intel_plane_state(new_plane_state));
15061 if (ret)
15062 goto out_free;
15063
15064 /* Visibility changed, must take slowpath. */
15065 if (!new_plane_state->visible)
15066 goto slow_free;
15067
15068 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
15069 if (ret)
15070 goto out_free;
15071
15072 if (INTEL_INFO(dev_priv)->cursor_needs_physical) {
15073 int align = IS_I830(dev_priv) ? 16 * 1024 : 256;
15074
15075 ret = i915_gem_object_attach_phys(intel_fb_obj(fb), align);
15076 if (ret) {
15077 DRM_DEBUG_KMS("failed to attach phys object\n");
15078 goto out_unlock;
15079 }
15080 } else {
15081 struct i915_vma *vma;
15082
15083 vma = intel_pin_and_fence_fb_obj(fb, new_plane_state->rotation);
15084 if (IS_ERR(vma)) {
15085 DRM_DEBUG_KMS("failed to pin object\n");
15086
15087 ret = PTR_ERR(vma);
15088 goto out_unlock;
15089 }
15090 }
15091
15092 old_fb = old_plane_state->fb;
15093
15094 i915_gem_track_fb(intel_fb_obj(old_fb), intel_fb_obj(fb),
15095 intel_plane->frontbuffer_bit);
15096
15097 /* Swap plane state */
15098 new_plane_state->fence = old_plane_state->fence;
15099 *to_intel_plane_state(old_plane_state) = *to_intel_plane_state(new_plane_state);
15100 new_plane_state->fence = NULL;
15101 new_plane_state->fb = old_fb;
15102
15103 intel_plane->update_plane(plane,
15104 to_intel_crtc_state(crtc->state),
15105 to_intel_plane_state(plane->state));
15106
15107 intel_cleanup_plane_fb(plane, new_plane_state);
15108
15109out_unlock:
15110 mutex_unlock(&dev_priv->drm.struct_mutex);
15111out_free:
15112 intel_plane_destroy_state(plane, new_plane_state);
15113 return ret;
15114
15115slow_free:
15116 intel_plane_destroy_state(plane, new_plane_state);
15117slow:
15118 return drm_atomic_helper_update_plane(plane, crtc, fb,
15119 crtc_x, crtc_y, crtc_w, crtc_h,
15120 src_x, src_y, src_w, src_h);
15121}
15122
15123static const struct drm_plane_funcs intel_cursor_plane_funcs = {
15124 .update_plane = intel_legacy_cursor_update,
15125 .disable_plane = drm_atomic_helper_disable_plane,
15126 .destroy = intel_plane_destroy,
15127 .set_property = drm_atomic_helper_plane_set_property,
15128 .atomic_get_property = intel_plane_atomic_get_property,
15129 .atomic_set_property = intel_plane_atomic_set_property,
15130 .atomic_duplicate_state = intel_plane_duplicate_state,
15131 .atomic_destroy_state = intel_plane_destroy_state,
15132};
15133
b079bd17 15134static struct intel_plane *
580503c7 15135intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
465c120c 15136{
fca0ce2a
VS
15137 struct intel_plane *primary = NULL;
15138 struct intel_plane_state *state = NULL;
465c120c 15139 const uint32_t *intel_primary_formats;
93ca7e00 15140 unsigned int supported_rotations;
45e3743a 15141 unsigned int num_formats;
fca0ce2a 15142 int ret;
465c120c
MR
15143
15144 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
b079bd17
VS
15145 if (!primary) {
15146 ret = -ENOMEM;
fca0ce2a 15147 goto fail;
b079bd17 15148 }
465c120c 15149
8e7d688b 15150 state = intel_create_plane_state(&primary->base);
b079bd17
VS
15151 if (!state) {
15152 ret = -ENOMEM;
fca0ce2a 15153 goto fail;
b079bd17
VS
15154 }
15155
8e7d688b 15156 primary->base.state = &state->base;
ea2c67bb 15157
465c120c
MR
15158 primary->can_scale = false;
15159 primary->max_downscale = 1;
580503c7 15160 if (INTEL_GEN(dev_priv) >= 9) {
6156a456 15161 primary->can_scale = true;
af99ceda 15162 state->scaler_id = -1;
6156a456 15163 }
465c120c 15164 primary->pipe = pipe;
e3c566df
VS
15165 /*
15166 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
15167 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
15168 */
15169 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
15170 primary->plane = (enum plane) !pipe;
15171 else
15172 primary->plane = (enum plane) pipe;
b14e5848 15173 primary->id = PLANE_PRIMARY;
a9ff8714 15174 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
c59cb179 15175 primary->check_plane = intel_check_primary_plane;
465c120c 15176
580503c7 15177 if (INTEL_GEN(dev_priv) >= 9) {
6c0fd451
DL
15178 intel_primary_formats = skl_primary_formats;
15179 num_formats = ARRAY_SIZE(skl_primary_formats);
a8d201af
ML
15180
15181 primary->update_plane = skylake_update_primary_plane;
15182 primary->disable_plane = skylake_disable_primary_plane;
6e266956 15183 } else if (HAS_PCH_SPLIT(dev_priv)) {
a8d201af
ML
15184 intel_primary_formats = i965_primary_formats;
15185 num_formats = ARRAY_SIZE(i965_primary_formats);
15186
15187 primary->update_plane = ironlake_update_primary_plane;
15188 primary->disable_plane = i9xx_disable_primary_plane;
580503c7 15189 } else if (INTEL_GEN(dev_priv) >= 4) {
568db4f2
DL
15190 intel_primary_formats = i965_primary_formats;
15191 num_formats = ARRAY_SIZE(i965_primary_formats);
a8d201af
ML
15192
15193 primary->update_plane = i9xx_update_primary_plane;
15194 primary->disable_plane = i9xx_disable_primary_plane;
6c0fd451
DL
15195 } else {
15196 intel_primary_formats = i8xx_primary_formats;
15197 num_formats = ARRAY_SIZE(i8xx_primary_formats);
a8d201af
ML
15198
15199 primary->update_plane = i9xx_update_primary_plane;
15200 primary->disable_plane = i9xx_disable_primary_plane;
465c120c
MR
15201 }
15202
580503c7
VS
15203 if (INTEL_GEN(dev_priv) >= 9)
15204 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
15205 0, &intel_plane_funcs,
38573dc1
VS
15206 intel_primary_formats, num_formats,
15207 DRM_PLANE_TYPE_PRIMARY,
15208 "plane 1%c", pipe_name(pipe));
9beb5fea 15209 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
580503c7
VS
15210 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
15211 0, &intel_plane_funcs,
38573dc1
VS
15212 intel_primary_formats, num_formats,
15213 DRM_PLANE_TYPE_PRIMARY,
15214 "primary %c", pipe_name(pipe));
15215 else
580503c7
VS
15216 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
15217 0, &intel_plane_funcs,
38573dc1
VS
15218 intel_primary_formats, num_formats,
15219 DRM_PLANE_TYPE_PRIMARY,
15220 "plane %c", plane_name(primary->plane));
fca0ce2a
VS
15221 if (ret)
15222 goto fail;
48404c1e 15223
5481e27f 15224 if (INTEL_GEN(dev_priv) >= 9) {
93ca7e00
VS
15225 supported_rotations =
15226 DRM_ROTATE_0 | DRM_ROTATE_90 |
15227 DRM_ROTATE_180 | DRM_ROTATE_270;
4ea7be2b
VS
15228 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
15229 supported_rotations =
15230 DRM_ROTATE_0 | DRM_ROTATE_180 |
15231 DRM_REFLECT_X;
5481e27f 15232 } else if (INTEL_GEN(dev_priv) >= 4) {
93ca7e00
VS
15233 supported_rotations =
15234 DRM_ROTATE_0 | DRM_ROTATE_180;
15235 } else {
15236 supported_rotations = DRM_ROTATE_0;
15237 }
15238
5481e27f 15239 if (INTEL_GEN(dev_priv) >= 4)
93ca7e00
VS
15240 drm_plane_create_rotation_property(&primary->base,
15241 DRM_ROTATE_0,
15242 supported_rotations);
48404c1e 15243
ea2c67bb
MR
15244 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
15245
b079bd17 15246 return primary;
fca0ce2a
VS
15247
15248fail:
15249 kfree(state);
15250 kfree(primary);
15251
b079bd17 15252 return ERR_PTR(ret);
465c120c
MR
15253}
15254
3d7d6510 15255static int
852e787c 15256intel_check_cursor_plane(struct drm_plane *plane,
061e4b8d 15257 struct intel_crtc_state *crtc_state,
852e787c 15258 struct intel_plane_state *state)
3d7d6510 15259{
2b875c22 15260 struct drm_framebuffer *fb = state->base.fb;
757f9a3e 15261 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
b29ec92c 15262 enum pipe pipe = to_intel_plane(plane)->pipe;
757f9a3e
GP
15263 unsigned stride;
15264 int ret;
3d7d6510 15265
f8856a44
VS
15266 ret = drm_plane_helper_check_state(&state->base,
15267 &state->clip,
15268 DRM_PLANE_HELPER_NO_SCALING,
15269 DRM_PLANE_HELPER_NO_SCALING,
15270 true, true);
757f9a3e
GP
15271 if (ret)
15272 return ret;
15273
757f9a3e
GP
15274 /* if we want to turn off the cursor ignore width and height */
15275 if (!obj)
da20eabd 15276 return 0;
757f9a3e 15277
757f9a3e 15278 /* Check for which cursor types we support */
50a0bc90
TU
15279 if (!cursor_size_ok(to_i915(plane->dev), state->base.crtc_w,
15280 state->base.crtc_h)) {
ea2c67bb
MR
15281 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
15282 state->base.crtc_w, state->base.crtc_h);
757f9a3e
GP
15283 return -EINVAL;
15284 }
15285
ea2c67bb
MR
15286 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
15287 if (obj->base.size < stride * state->base.crtc_h) {
757f9a3e
GP
15288 DRM_DEBUG_KMS("buffer is too small\n");
15289 return -ENOMEM;
15290 }
15291
bae781b2 15292 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
757f9a3e 15293 DRM_DEBUG_KMS("cursor cannot be tiled\n");
da20eabd 15294 return -EINVAL;
32b7eeec
MR
15295 }
15296
b29ec92c
VS
15297 /*
15298 * There's something wrong with the cursor on CHV pipe C.
15299 * If it straddles the left edge of the screen then
15300 * moving it away from the edge or disabling it often
15301 * results in a pipe underrun, and often that can lead to
15302 * dead pipe (constant underrun reported, and it scans
15303 * out just a solid color). To recover from that, the
15304 * display power well must be turned off and on again.
15305 * Refuse the put the cursor into that compromised position.
15306 */
920a14b2 15307 if (IS_CHERRYVIEW(to_i915(plane->dev)) && pipe == PIPE_C &&
936e71e3 15308 state->base.visible && state->base.crtc_x < 0) {
b29ec92c
VS
15309 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
15310 return -EINVAL;
15311 }
15312
da20eabd 15313 return 0;
852e787c 15314}
3d7d6510 15315
a8ad0d8e
ML
15316static void
15317intel_disable_cursor_plane(struct drm_plane *plane,
7fabf5ef 15318 struct drm_crtc *crtc)
a8ad0d8e 15319{
f2858021
ML
15320 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
15321
15322 intel_crtc->cursor_addr = 0;
55a08b3f 15323 intel_crtc_update_cursor(crtc, NULL);
a8ad0d8e
ML
15324}
15325
f4a2cf29 15326static void
55a08b3f
ML
15327intel_update_cursor_plane(struct drm_plane *plane,
15328 const struct intel_crtc_state *crtc_state,
15329 const struct intel_plane_state *state)
852e787c 15330{
55a08b3f
ML
15331 struct drm_crtc *crtc = crtc_state->base.crtc;
15332 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b7f05d4a 15333 struct drm_i915_private *dev_priv = to_i915(plane->dev);
2b875c22 15334 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
a912f12f 15335 uint32_t addr;
852e787c 15336
f4a2cf29 15337 if (!obj)
a912f12f 15338 addr = 0;
b7f05d4a 15339 else if (!INTEL_INFO(dev_priv)->cursor_needs_physical)
058d88c4 15340 addr = i915_gem_object_ggtt_offset(obj, NULL);
f4a2cf29 15341 else
a912f12f 15342 addr = obj->phys_handle->busaddr;
852e787c 15343
a912f12f 15344 intel_crtc->cursor_addr = addr;
55a08b3f 15345 intel_crtc_update_cursor(crtc, state);
852e787c
GP
15346}
15347
b079bd17 15348static struct intel_plane *
580503c7 15349intel_cursor_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
3d7d6510 15350{
fca0ce2a
VS
15351 struct intel_plane *cursor = NULL;
15352 struct intel_plane_state *state = NULL;
15353 int ret;
3d7d6510
MR
15354
15355 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
b079bd17
VS
15356 if (!cursor) {
15357 ret = -ENOMEM;
fca0ce2a 15358 goto fail;
b079bd17 15359 }
3d7d6510 15360
8e7d688b 15361 state = intel_create_plane_state(&cursor->base);
b079bd17
VS
15362 if (!state) {
15363 ret = -ENOMEM;
fca0ce2a 15364 goto fail;
b079bd17
VS
15365 }
15366
8e7d688b 15367 cursor->base.state = &state->base;
ea2c67bb 15368
3d7d6510
MR
15369 cursor->can_scale = false;
15370 cursor->max_downscale = 1;
15371 cursor->pipe = pipe;
15372 cursor->plane = pipe;
b14e5848 15373 cursor->id = PLANE_CURSOR;
a9ff8714 15374 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
c59cb179 15375 cursor->check_plane = intel_check_cursor_plane;
55a08b3f 15376 cursor->update_plane = intel_update_cursor_plane;
a8ad0d8e 15377 cursor->disable_plane = intel_disable_cursor_plane;
3d7d6510 15378
580503c7 15379 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
f79f2692 15380 0, &intel_cursor_plane_funcs,
fca0ce2a
VS
15381 intel_cursor_formats,
15382 ARRAY_SIZE(intel_cursor_formats),
38573dc1
VS
15383 DRM_PLANE_TYPE_CURSOR,
15384 "cursor %c", pipe_name(pipe));
fca0ce2a
VS
15385 if (ret)
15386 goto fail;
4398ad45 15387
5481e27f 15388 if (INTEL_GEN(dev_priv) >= 4)
93ca7e00
VS
15389 drm_plane_create_rotation_property(&cursor->base,
15390 DRM_ROTATE_0,
15391 DRM_ROTATE_0 |
15392 DRM_ROTATE_180);
4398ad45 15393
580503c7 15394 if (INTEL_GEN(dev_priv) >= 9)
af99ceda
CK
15395 state->scaler_id = -1;
15396
ea2c67bb
MR
15397 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
15398
b079bd17 15399 return cursor;
fca0ce2a
VS
15400
15401fail:
15402 kfree(state);
15403 kfree(cursor);
15404
b079bd17 15405 return ERR_PTR(ret);
3d7d6510
MR
15406}
15407
1c74eeaf
NM
15408static void intel_crtc_init_scalers(struct intel_crtc *crtc,
15409 struct intel_crtc_state *crtc_state)
549e2bfb 15410{
65edccce
VS
15411 struct intel_crtc_scaler_state *scaler_state =
15412 &crtc_state->scaler_state;
1c74eeaf 15413 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
549e2bfb 15414 int i;
549e2bfb 15415
1c74eeaf
NM
15416 crtc->num_scalers = dev_priv->info.num_scalers[crtc->pipe];
15417 if (!crtc->num_scalers)
15418 return;
15419
65edccce
VS
15420 for (i = 0; i < crtc->num_scalers; i++) {
15421 struct intel_scaler *scaler = &scaler_state->scalers[i];
15422
15423 scaler->in_use = 0;
15424 scaler->mode = PS_SCALER_MODE_DYN;
549e2bfb
CK
15425 }
15426
15427 scaler_state->scaler_id = -1;
15428}
15429
5ab0d85b 15430static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
79e53945
JB
15431{
15432 struct intel_crtc *intel_crtc;
f5de6e07 15433 struct intel_crtc_state *crtc_state = NULL;
b079bd17
VS
15434 struct intel_plane *primary = NULL;
15435 struct intel_plane *cursor = NULL;
a81d6fa0 15436 int sprite, ret;
79e53945 15437
955382f3 15438 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
b079bd17
VS
15439 if (!intel_crtc)
15440 return -ENOMEM;
79e53945 15441
f5de6e07 15442 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
b079bd17
VS
15443 if (!crtc_state) {
15444 ret = -ENOMEM;
f5de6e07 15445 goto fail;
b079bd17 15446 }
550acefd
ACO
15447 intel_crtc->config = crtc_state;
15448 intel_crtc->base.state = &crtc_state->base;
07878248 15449 crtc_state->base.crtc = &intel_crtc->base;
f5de6e07 15450
580503c7 15451 primary = intel_primary_plane_create(dev_priv, pipe);
b079bd17
VS
15452 if (IS_ERR(primary)) {
15453 ret = PTR_ERR(primary);
3d7d6510 15454 goto fail;
b079bd17 15455 }
d97d7b48 15456 intel_crtc->plane_ids_mask |= BIT(primary->id);
3d7d6510 15457
a81d6fa0 15458 for_each_sprite(dev_priv, pipe, sprite) {
b079bd17
VS
15459 struct intel_plane *plane;
15460
580503c7 15461 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
d2b2cbce 15462 if (IS_ERR(plane)) {
b079bd17
VS
15463 ret = PTR_ERR(plane);
15464 goto fail;
15465 }
d97d7b48 15466 intel_crtc->plane_ids_mask |= BIT(plane->id);
a81d6fa0
VS
15467 }
15468
580503c7 15469 cursor = intel_cursor_plane_create(dev_priv, pipe);
d2b2cbce 15470 if (IS_ERR(cursor)) {
b079bd17 15471 ret = PTR_ERR(cursor);
3d7d6510 15472 goto fail;
b079bd17 15473 }
d97d7b48 15474 intel_crtc->plane_ids_mask |= BIT(cursor->id);
3d7d6510 15475
5ab0d85b 15476 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
b079bd17
VS
15477 &primary->base, &cursor->base,
15478 &intel_crtc_funcs,
4d5d72b7 15479 "pipe %c", pipe_name(pipe));
3d7d6510
MR
15480 if (ret)
15481 goto fail;
79e53945 15482
80824003 15483 intel_crtc->pipe = pipe;
e3c566df 15484 intel_crtc->plane = primary->plane;
80824003 15485
4b0e333e
CW
15486 intel_crtc->cursor_base = ~0;
15487 intel_crtc->cursor_cntl = ~0;
dc41c154 15488 intel_crtc->cursor_size = ~0;
8d7849db 15489
852eb00d
VS
15490 intel_crtc->wm.cxsr_allowed = true;
15491
1c74eeaf
NM
15492 /* initialize shared scalers */
15493 intel_crtc_init_scalers(intel_crtc, crtc_state);
15494
22fd0fab
JB
15495 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
15496 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
e2af48c6
VS
15497 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = intel_crtc;
15498 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc;
22fd0fab 15499
79e53945 15500 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101 15501
8563b1e8
LL
15502 intel_color_init(&intel_crtc->base);
15503
87b6b101 15504 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
b079bd17
VS
15505
15506 return 0;
3d7d6510
MR
15507
15508fail:
b079bd17
VS
15509 /*
15510 * drm_mode_config_cleanup() will free up any
15511 * crtcs/planes already initialized.
15512 */
f5de6e07 15513 kfree(crtc_state);
3d7d6510 15514 kfree(intel_crtc);
b079bd17
VS
15515
15516 return ret;
79e53945
JB
15517}
15518
752aa88a
JB
15519enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
15520{
15521 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 15522 struct drm_device *dev = connector->base.dev;
752aa88a 15523
51fd371b 15524 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 15525
d3babd3f 15526 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
15527 return INVALID_PIPE;
15528
15529 return to_intel_crtc(encoder->crtc)->pipe;
15530}
15531
08d7b3d1 15532int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 15533 struct drm_file *file)
08d7b3d1 15534{
08d7b3d1 15535 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 15536 struct drm_crtc *drmmode_crtc;
c05422d5 15537 struct intel_crtc *crtc;
08d7b3d1 15538
7707e653 15539 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
71240ed2 15540 if (!drmmode_crtc)
3f2c2057 15541 return -ENOENT;
08d7b3d1 15542
7707e653 15543 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 15544 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 15545
c05422d5 15546 return 0;
08d7b3d1
CW
15547}
15548
66a9278e 15549static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 15550{
66a9278e
DV
15551 struct drm_device *dev = encoder->base.dev;
15552 struct intel_encoder *source_encoder;
79e53945 15553 int index_mask = 0;
79e53945
JB
15554 int entry = 0;
15555
b2784e15 15556 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 15557 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
15558 index_mask |= (1 << entry);
15559
79e53945
JB
15560 entry++;
15561 }
4ef69c7a 15562
79e53945
JB
15563 return index_mask;
15564}
15565
646d5772 15566static bool has_edp_a(struct drm_i915_private *dev_priv)
4d302442 15567{
646d5772 15568 if (!IS_MOBILE(dev_priv))
4d302442
CW
15569 return false;
15570
15571 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
15572 return false;
15573
5db94019 15574 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
15575 return false;
15576
15577 return true;
15578}
15579
6315b5d3 15580static bool intel_crt_present(struct drm_i915_private *dev_priv)
84b4e042 15581{
6315b5d3 15582 if (INTEL_GEN(dev_priv) >= 9)
884497ed
DL
15583 return false;
15584
50a0bc90 15585 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
84b4e042
JB
15586 return false;
15587
920a14b2 15588 if (IS_CHERRYVIEW(dev_priv))
84b4e042
JB
15589 return false;
15590
4f8036a2
TU
15591 if (HAS_PCH_LPT_H(dev_priv) &&
15592 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
65e472e4
VS
15593 return false;
15594
70ac54d0 15595 /* DDI E can't be used if DDI A requires 4 lanes */
4f8036a2 15596 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
70ac54d0
VS
15597 return false;
15598
e4abb733 15599 if (!dev_priv->vbt.int_crt_support)
84b4e042
JB
15600 return false;
15601
15602 return true;
15603}
15604
8090ba8c
ID
15605void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
15606{
15607 int pps_num;
15608 int pps_idx;
15609
15610 if (HAS_DDI(dev_priv))
15611 return;
15612 /*
15613 * This w/a is needed at least on CPT/PPT, but to be sure apply it
15614 * everywhere where registers can be write protected.
15615 */
15616 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15617 pps_num = 2;
15618 else
15619 pps_num = 1;
15620
15621 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
15622 u32 val = I915_READ(PP_CONTROL(pps_idx));
15623
15624 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
15625 I915_WRITE(PP_CONTROL(pps_idx), val);
15626 }
15627}
15628
44cb734c
ID
15629static void intel_pps_init(struct drm_i915_private *dev_priv)
15630{
cc3f90f0 15631 if (HAS_PCH_SPLIT(dev_priv) || IS_GEN9_LP(dev_priv))
44cb734c
ID
15632 dev_priv->pps_mmio_base = PCH_PPS_BASE;
15633 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15634 dev_priv->pps_mmio_base = VLV_PPS_BASE;
15635 else
15636 dev_priv->pps_mmio_base = PPS_BASE;
8090ba8c
ID
15637
15638 intel_pps_unlock_regs_wa(dev_priv);
44cb734c
ID
15639}
15640
c39055b0 15641static void intel_setup_outputs(struct drm_i915_private *dev_priv)
79e53945 15642{
4ef69c7a 15643 struct intel_encoder *encoder;
cb0953d7 15644 bool dpd_is_edp = false;
79e53945 15645
44cb734c
ID
15646 intel_pps_init(dev_priv);
15647
97a824e1
ID
15648 /*
15649 * intel_edp_init_connector() depends on this completing first, to
15650 * prevent the registeration of both eDP and LVDS and the incorrect
15651 * sharing of the PPS.
15652 */
c39055b0 15653 intel_lvds_init(dev_priv);
79e53945 15654
6315b5d3 15655 if (intel_crt_present(dev_priv))
c39055b0 15656 intel_crt_init(dev_priv);
cb0953d7 15657
cc3f90f0 15658 if (IS_GEN9_LP(dev_priv)) {
c776eb2e
VK
15659 /*
15660 * FIXME: Broxton doesn't support port detection via the
15661 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
15662 * detect the ports.
15663 */
c39055b0
ACO
15664 intel_ddi_init(dev_priv, PORT_A);
15665 intel_ddi_init(dev_priv, PORT_B);
15666 intel_ddi_init(dev_priv, PORT_C);
c6c794a2 15667
c39055b0 15668 intel_dsi_init(dev_priv);
4f8036a2 15669 } else if (HAS_DDI(dev_priv)) {
0e72a5b5
ED
15670 int found;
15671
de31facd
JB
15672 /*
15673 * Haswell uses DDI functions to detect digital outputs.
15674 * On SKL pre-D0 the strap isn't connected, so we assume
15675 * it's there.
15676 */
77179400 15677 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
de31facd 15678 /* WaIgnoreDDIAStrap: skl */
0853723b 15679 if (found || IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
c39055b0 15680 intel_ddi_init(dev_priv, PORT_A);
0e72a5b5
ED
15681
15682 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
15683 * register */
15684 found = I915_READ(SFUSE_STRAP);
15685
15686 if (found & SFUSE_STRAP_DDIB_DETECTED)
c39055b0 15687 intel_ddi_init(dev_priv, PORT_B);
0e72a5b5 15688 if (found & SFUSE_STRAP_DDIC_DETECTED)
c39055b0 15689 intel_ddi_init(dev_priv, PORT_C);
0e72a5b5 15690 if (found & SFUSE_STRAP_DDID_DETECTED)
c39055b0 15691 intel_ddi_init(dev_priv, PORT_D);
2800e4c2
RV
15692 /*
15693 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
15694 */
0853723b 15695 if ((IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) &&
2800e4c2
RV
15696 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
15697 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
15698 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
c39055b0 15699 intel_ddi_init(dev_priv, PORT_E);
2800e4c2 15700
6e266956 15701 } else if (HAS_PCH_SPLIT(dev_priv)) {
cb0953d7 15702 int found;
dd11bc10 15703 dpd_is_edp = intel_dp_is_edp(dev_priv, PORT_D);
270b3042 15704
646d5772 15705 if (has_edp_a(dev_priv))
c39055b0 15706 intel_dp_init(dev_priv, DP_A, PORT_A);
cb0953d7 15707
dc0fa718 15708 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 15709 /* PCH SDVOB multiplex with HDMIB */
c39055b0 15710 found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B);
30ad48b7 15711 if (!found)
c39055b0 15712 intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B);
5eb08b69 15713 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
c39055b0 15714 intel_dp_init(dev_priv, PCH_DP_B, PORT_B);
30ad48b7
ZW
15715 }
15716
dc0fa718 15717 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
c39055b0 15718 intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C);
30ad48b7 15719
dc0fa718 15720 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
c39055b0 15721 intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D);
30ad48b7 15722
5eb08b69 15723 if (I915_READ(PCH_DP_C) & DP_DETECTED)
c39055b0 15724 intel_dp_init(dev_priv, PCH_DP_C, PORT_C);
5eb08b69 15725
270b3042 15726 if (I915_READ(PCH_DP_D) & DP_DETECTED)
c39055b0 15727 intel_dp_init(dev_priv, PCH_DP_D, PORT_D);
920a14b2 15728 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
22f35042 15729 bool has_edp, has_port;
457c52d8 15730
e17ac6db
VS
15731 /*
15732 * The DP_DETECTED bit is the latched state of the DDC
15733 * SDA pin at boot. However since eDP doesn't require DDC
15734 * (no way to plug in a DP->HDMI dongle) the DDC pins for
15735 * eDP ports may have been muxed to an alternate function.
15736 * Thus we can't rely on the DP_DETECTED bit alone to detect
15737 * eDP ports. Consult the VBT as well as DP_DETECTED to
15738 * detect eDP ports.
22f35042
VS
15739 *
15740 * Sadly the straps seem to be missing sometimes even for HDMI
15741 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
15742 * and VBT for the presence of the port. Additionally we can't
15743 * trust the port type the VBT declares as we've seen at least
15744 * HDMI ports that the VBT claim are DP or eDP.
e17ac6db 15745 */
dd11bc10 15746 has_edp = intel_dp_is_edp(dev_priv, PORT_B);
22f35042
VS
15747 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
15748 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
c39055b0 15749 has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B);
22f35042 15750 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
c39055b0 15751 intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B);
585a94b8 15752
dd11bc10 15753 has_edp = intel_dp_is_edp(dev_priv, PORT_C);
22f35042
VS
15754 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
15755 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
c39055b0 15756 has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C);
22f35042 15757 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
c39055b0 15758 intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C);
19c03924 15759
920a14b2 15760 if (IS_CHERRYVIEW(dev_priv)) {
22f35042
VS
15761 /*
15762 * eDP not supported on port D,
15763 * so no need to worry about it
15764 */
15765 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
15766 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
c39055b0 15767 intel_dp_init(dev_priv, CHV_DP_D, PORT_D);
22f35042 15768 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
c39055b0 15769 intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D);
9418c1f1
VS
15770 }
15771
c39055b0 15772 intel_dsi_init(dev_priv);
5db94019 15773 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
27185ae1 15774 bool found = false;
7d57382e 15775
e2debe91 15776 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 15777 DRM_DEBUG_KMS("probing SDVOB\n");
c39055b0 15778 found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B);
9beb5fea 15779 if (!found && IS_G4X(dev_priv)) {
b01f2c3a 15780 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
c39055b0 15781 intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B);
b01f2c3a 15782 }
27185ae1 15783
9beb5fea 15784 if (!found && IS_G4X(dev_priv))
c39055b0 15785 intel_dp_init(dev_priv, DP_B, PORT_B);
725e30ad 15786 }
13520b05
KH
15787
15788 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 15789
e2debe91 15790 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 15791 DRM_DEBUG_KMS("probing SDVOC\n");
c39055b0 15792 found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C);
b01f2c3a 15793 }
27185ae1 15794
e2debe91 15795 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 15796
9beb5fea 15797 if (IS_G4X(dev_priv)) {
b01f2c3a 15798 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
c39055b0 15799 intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C);
b01f2c3a 15800 }
9beb5fea 15801 if (IS_G4X(dev_priv))
c39055b0 15802 intel_dp_init(dev_priv, DP_C, PORT_C);
725e30ad 15803 }
27185ae1 15804
9beb5fea 15805 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
c39055b0 15806 intel_dp_init(dev_priv, DP_D, PORT_D);
5db94019 15807 } else if (IS_GEN2(dev_priv))
c39055b0 15808 intel_dvo_init(dev_priv);
79e53945 15809
56b857a5 15810 if (SUPPORTS_TV(dev_priv))
c39055b0 15811 intel_tv_init(dev_priv);
79e53945 15812
c39055b0 15813 intel_psr_init(dev_priv);
7c8f8a70 15814
c39055b0 15815 for_each_intel_encoder(&dev_priv->drm, encoder) {
4ef69c7a
CW
15816 encoder->base.possible_crtcs = encoder->crtc_mask;
15817 encoder->base.possible_clones =
66a9278e 15818 intel_encoder_clones(encoder);
79e53945 15819 }
47356eb6 15820
c39055b0 15821 intel_init_pch_refclk(dev_priv);
270b3042 15822
c39055b0 15823 drm_helper_move_panel_connectors_to_head(&dev_priv->drm);
79e53945
JB
15824}
15825
15826static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
15827{
60a5ca01 15828 struct drm_device *dev = fb->dev;
79e53945 15829 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 15830
ef2d633e 15831 drm_framebuffer_cleanup(fb);
60a5ca01 15832 mutex_lock(&dev->struct_mutex);
ef2d633e 15833 WARN_ON(!intel_fb->obj->framebuffer_references--);
f8c417cd 15834 i915_gem_object_put(intel_fb->obj);
60a5ca01 15835 mutex_unlock(&dev->struct_mutex);
79e53945
JB
15836 kfree(intel_fb);
15837}
15838
15839static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 15840 struct drm_file *file,
79e53945
JB
15841 unsigned int *handle)
15842{
15843 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 15844 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 15845
cc917ab4
CW
15846 if (obj->userptr.mm) {
15847 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
15848 return -EINVAL;
15849 }
15850
05394f39 15851 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
15852}
15853
86c98588
RV
15854static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
15855 struct drm_file *file,
15856 unsigned flags, unsigned color,
15857 struct drm_clip_rect *clips,
15858 unsigned num_clips)
15859{
15860 struct drm_device *dev = fb->dev;
15861 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
15862 struct drm_i915_gem_object *obj = intel_fb->obj;
15863
15864 mutex_lock(&dev->struct_mutex);
a6a7cc4b
CW
15865 if (obj->pin_display && obj->cache_dirty)
15866 i915_gem_clflush_object(obj, true);
74b4ea1e 15867 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
86c98588
RV
15868 mutex_unlock(&dev->struct_mutex);
15869
15870 return 0;
15871}
15872
79e53945
JB
15873static const struct drm_framebuffer_funcs intel_fb_funcs = {
15874 .destroy = intel_user_framebuffer_destroy,
15875 .create_handle = intel_user_framebuffer_create_handle,
86c98588 15876 .dirty = intel_user_framebuffer_dirty,
79e53945
JB
15877};
15878
b321803d 15879static
920a14b2
TU
15880u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
15881 uint64_t fb_modifier, uint32_t pixel_format)
b321803d 15882{
920a14b2 15883 u32 gen = INTEL_INFO(dev_priv)->gen;
b321803d
DL
15884
15885 if (gen >= 9) {
ac484963
VS
15886 int cpp = drm_format_plane_cpp(pixel_format, 0);
15887
b321803d
DL
15888 /* "The stride in bytes must not exceed the of the size of 8K
15889 * pixels and 32K bytes."
15890 */
ac484963 15891 return min(8192 * cpp, 32768);
920a14b2
TU
15892 } else if (gen >= 5 && !IS_VALLEYVIEW(dev_priv) &&
15893 !IS_CHERRYVIEW(dev_priv)) {
b321803d
DL
15894 return 32*1024;
15895 } else if (gen >= 4) {
15896 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
15897 return 16*1024;
15898 else
15899 return 32*1024;
15900 } else if (gen >= 3) {
15901 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
15902 return 8*1024;
15903 else
15904 return 16*1024;
15905 } else {
15906 /* XXX DSPC is limited to 4k tiled */
15907 return 8*1024;
15908 }
15909}
15910
b5ea642a
DV
15911static int intel_framebuffer_init(struct drm_device *dev,
15912 struct intel_framebuffer *intel_fb,
15913 struct drm_mode_fb_cmd2 *mode_cmd,
15914 struct drm_i915_gem_object *obj)
79e53945 15915{
7b49f948 15916 struct drm_i915_private *dev_priv = to_i915(dev);
c2ff7370 15917 unsigned int tiling = i915_gem_object_get_tiling(obj);
79e53945 15918 int ret;
b321803d 15919 u32 pitch_limit, stride_alignment;
b3c11ac2 15920 struct drm_format_name_buf format_name;
79e53945 15921
dd4916c5
DV
15922 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
15923
2a80eada 15924 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
c2ff7370
VS
15925 /*
15926 * If there's a fence, enforce that
15927 * the fb modifier and tiling mode match.
15928 */
15929 if (tiling != I915_TILING_NONE &&
15930 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
2a80eada
DV
15931 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
15932 return -EINVAL;
15933 }
15934 } else {
c2ff7370 15935 if (tiling == I915_TILING_X) {
2a80eada 15936 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
c2ff7370 15937 } else if (tiling == I915_TILING_Y) {
2a80eada
DV
15938 DRM_DEBUG("No Y tiling for legacy addfb\n");
15939 return -EINVAL;
15940 }
15941 }
15942
9a8f0a12
TU
15943 /* Passed in modifier sanity checking. */
15944 switch (mode_cmd->modifier[0]) {
15945 case I915_FORMAT_MOD_Y_TILED:
15946 case I915_FORMAT_MOD_Yf_TILED:
6315b5d3 15947 if (INTEL_GEN(dev_priv) < 9) {
9a8f0a12
TU
15948 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
15949 mode_cmd->modifier[0]);
15950 return -EINVAL;
15951 }
15952 case DRM_FORMAT_MOD_NONE:
15953 case I915_FORMAT_MOD_X_TILED:
15954 break;
15955 default:
c0f40428
JB
15956 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
15957 mode_cmd->modifier[0]);
57cd6508 15958 return -EINVAL;
c16ed4be 15959 }
57cd6508 15960
c2ff7370
VS
15961 /*
15962 * gen2/3 display engine uses the fence if present,
15963 * so the tiling mode must match the fb modifier exactly.
15964 */
15965 if (INTEL_INFO(dev_priv)->gen < 4 &&
15966 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
15967 DRM_DEBUG("tiling_mode must match fb modifier exactly on gen2/3\n");
15968 return -EINVAL;
15969 }
15970
7b49f948
VS
15971 stride_alignment = intel_fb_stride_alignment(dev_priv,
15972 mode_cmd->modifier[0],
b321803d
DL
15973 mode_cmd->pixel_format);
15974 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
15975 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
15976 mode_cmd->pitches[0], stride_alignment);
57cd6508 15977 return -EINVAL;
c16ed4be 15978 }
57cd6508 15979
920a14b2 15980 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
b321803d 15981 mode_cmd->pixel_format);
a35cdaa0 15982 if (mode_cmd->pitches[0] > pitch_limit) {
b321803d
DL
15983 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
15984 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
2a80eada 15985 "tiled" : "linear",
a35cdaa0 15986 mode_cmd->pitches[0], pitch_limit);
5d7bd705 15987 return -EINVAL;
c16ed4be 15988 }
5d7bd705 15989
c2ff7370
VS
15990 /*
15991 * If there's a fence, enforce that
15992 * the fb pitch and fence stride match.
15993 */
15994 if (tiling != I915_TILING_NONE &&
3e510a8e 15995 mode_cmd->pitches[0] != i915_gem_object_get_stride(obj)) {
c16ed4be 15996 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
3e510a8e
CW
15997 mode_cmd->pitches[0],
15998 i915_gem_object_get_stride(obj));
5d7bd705 15999 return -EINVAL;
c16ed4be 16000 }
5d7bd705 16001
57779d06 16002 /* Reject formats not supported by any plane early. */
308e5bcb 16003 switch (mode_cmd->pixel_format) {
57779d06 16004 case DRM_FORMAT_C8:
04b3924d
VS
16005 case DRM_FORMAT_RGB565:
16006 case DRM_FORMAT_XRGB8888:
16007 case DRM_FORMAT_ARGB8888:
57779d06
VS
16008 break;
16009 case DRM_FORMAT_XRGB1555:
6315b5d3 16010 if (INTEL_GEN(dev_priv) > 3) {
b3c11ac2
EE
16011 DRM_DEBUG("unsupported pixel format: %s\n",
16012 drm_get_format_name(mode_cmd->pixel_format, &format_name));
57779d06 16013 return -EINVAL;
c16ed4be 16014 }
57779d06 16015 break;
57779d06 16016 case DRM_FORMAT_ABGR8888:
920a14b2 16017 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
6315b5d3 16018 INTEL_GEN(dev_priv) < 9) {
b3c11ac2
EE
16019 DRM_DEBUG("unsupported pixel format: %s\n",
16020 drm_get_format_name(mode_cmd->pixel_format, &format_name));
6c0fd451
DL
16021 return -EINVAL;
16022 }
16023 break;
16024 case DRM_FORMAT_XBGR8888:
04b3924d 16025 case DRM_FORMAT_XRGB2101010:
57779d06 16026 case DRM_FORMAT_XBGR2101010:
6315b5d3 16027 if (INTEL_GEN(dev_priv) < 4) {
b3c11ac2
EE
16028 DRM_DEBUG("unsupported pixel format: %s\n",
16029 drm_get_format_name(mode_cmd->pixel_format, &format_name));
57779d06 16030 return -EINVAL;
c16ed4be 16031 }
b5626747 16032 break;
7531208b 16033 case DRM_FORMAT_ABGR2101010:
920a14b2 16034 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
b3c11ac2
EE
16035 DRM_DEBUG("unsupported pixel format: %s\n",
16036 drm_get_format_name(mode_cmd->pixel_format, &format_name));
7531208b
DL
16037 return -EINVAL;
16038 }
16039 break;
04b3924d
VS
16040 case DRM_FORMAT_YUYV:
16041 case DRM_FORMAT_UYVY:
16042 case DRM_FORMAT_YVYU:
16043 case DRM_FORMAT_VYUY:
6315b5d3 16044 if (INTEL_GEN(dev_priv) < 5) {
b3c11ac2
EE
16045 DRM_DEBUG("unsupported pixel format: %s\n",
16046 drm_get_format_name(mode_cmd->pixel_format, &format_name));
57779d06 16047 return -EINVAL;
c16ed4be 16048 }
57cd6508
CW
16049 break;
16050 default:
b3c11ac2
EE
16051 DRM_DEBUG("unsupported pixel format: %s\n",
16052 drm_get_format_name(mode_cmd->pixel_format, &format_name));
57cd6508
CW
16053 return -EINVAL;
16054 }
16055
90f9a336
VS
16056 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
16057 if (mode_cmd->offsets[0] != 0)
16058 return -EINVAL;
16059
a3f913ca 16060 drm_helper_mode_fill_fb_struct(dev, &intel_fb->base, mode_cmd);
c7d73f6a
DV
16061 intel_fb->obj = obj;
16062
6687c906
VS
16063 ret = intel_fill_fb_info(dev_priv, &intel_fb->base);
16064 if (ret)
16065 return ret;
2d7a215f 16066
79e53945
JB
16067 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
16068 if (ret) {
16069 DRM_ERROR("framebuffer init failed %d\n", ret);
16070 return ret;
16071 }
16072
0b05e1e0
VS
16073 intel_fb->obj->framebuffer_references++;
16074
79e53945
JB
16075 return 0;
16076}
16077
79e53945
JB
16078static struct drm_framebuffer *
16079intel_user_framebuffer_create(struct drm_device *dev,
16080 struct drm_file *filp,
1eb83451 16081 const struct drm_mode_fb_cmd2 *user_mode_cmd)
79e53945 16082{
dcb1394e 16083 struct drm_framebuffer *fb;
05394f39 16084 struct drm_i915_gem_object *obj;
76dc3769 16085 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
79e53945 16086
03ac0642
CW
16087 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
16088 if (!obj)
cce13ff7 16089 return ERR_PTR(-ENOENT);
79e53945 16090
92907cbb 16091 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
dcb1394e 16092 if (IS_ERR(fb))
f0cd5182 16093 i915_gem_object_put(obj);
dcb1394e
LW
16094
16095 return fb;
79e53945
JB
16096}
16097
778e23a9
CW
16098static void intel_atomic_state_free(struct drm_atomic_state *state)
16099{
16100 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
16101
16102 drm_atomic_state_default_release(state);
16103
16104 i915_sw_fence_fini(&intel_state->commit_ready);
16105
16106 kfree(state);
16107}
16108
79e53945 16109static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 16110 .fb_create = intel_user_framebuffer_create,
0632fef6 16111 .output_poll_changed = intel_fbdev_output_poll_changed,
5ee67f1c
MR
16112 .atomic_check = intel_atomic_check,
16113 .atomic_commit = intel_atomic_commit,
de419ab6
ML
16114 .atomic_state_alloc = intel_atomic_state_alloc,
16115 .atomic_state_clear = intel_atomic_state_clear,
778e23a9 16116 .atomic_state_free = intel_atomic_state_free,
79e53945
JB
16117};
16118
88212941
ID
16119/**
16120 * intel_init_display_hooks - initialize the display modesetting hooks
16121 * @dev_priv: device private
16122 */
16123void intel_init_display_hooks(struct drm_i915_private *dev_priv)
e70236a8 16124{
88212941 16125 if (INTEL_INFO(dev_priv)->gen >= 9) {
bc8d7dff 16126 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
16127 dev_priv->display.get_initial_plane_config =
16128 skylake_get_initial_plane_config;
bc8d7dff
DL
16129 dev_priv->display.crtc_compute_clock =
16130 haswell_crtc_compute_clock;
16131 dev_priv->display.crtc_enable = haswell_crtc_enable;
16132 dev_priv->display.crtc_disable = haswell_crtc_disable;
88212941 16133 } else if (HAS_DDI(dev_priv)) {
0e8ffe1b 16134 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
16135 dev_priv->display.get_initial_plane_config =
16136 ironlake_get_initial_plane_config;
797d0259
ACO
16137 dev_priv->display.crtc_compute_clock =
16138 haswell_crtc_compute_clock;
4f771f10
PZ
16139 dev_priv->display.crtc_enable = haswell_crtc_enable;
16140 dev_priv->display.crtc_disable = haswell_crtc_disable;
88212941 16141 } else if (HAS_PCH_SPLIT(dev_priv)) {
0e8ffe1b 16142 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
5724dbd1
DL
16143 dev_priv->display.get_initial_plane_config =
16144 ironlake_get_initial_plane_config;
3fb37703
ACO
16145 dev_priv->display.crtc_compute_clock =
16146 ironlake_crtc_compute_clock;
76e5a89c
DV
16147 dev_priv->display.crtc_enable = ironlake_crtc_enable;
16148 dev_priv->display.crtc_disable = ironlake_crtc_disable;
65b3d6a9 16149 } else if (IS_CHERRYVIEW(dev_priv)) {
89b667f8 16150 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
16151 dev_priv->display.get_initial_plane_config =
16152 i9xx_get_initial_plane_config;
65b3d6a9
ACO
16153 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
16154 dev_priv->display.crtc_enable = valleyview_crtc_enable;
16155 dev_priv->display.crtc_disable = i9xx_crtc_disable;
16156 } else if (IS_VALLEYVIEW(dev_priv)) {
16157 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16158 dev_priv->display.get_initial_plane_config =
16159 i9xx_get_initial_plane_config;
16160 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
89b667f8
JB
16161 dev_priv->display.crtc_enable = valleyview_crtc_enable;
16162 dev_priv->display.crtc_disable = i9xx_crtc_disable;
19ec6693
ACO
16163 } else if (IS_G4X(dev_priv)) {
16164 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16165 dev_priv->display.get_initial_plane_config =
16166 i9xx_get_initial_plane_config;
16167 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
16168 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16169 dev_priv->display.crtc_disable = i9xx_crtc_disable;
70e8aa21
ACO
16170 } else if (IS_PINEVIEW(dev_priv)) {
16171 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16172 dev_priv->display.get_initial_plane_config =
16173 i9xx_get_initial_plane_config;
16174 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
16175 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16176 dev_priv->display.crtc_disable = i9xx_crtc_disable;
81c97f52 16177 } else if (!IS_GEN2(dev_priv)) {
0e8ffe1b 16178 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
16179 dev_priv->display.get_initial_plane_config =
16180 i9xx_get_initial_plane_config;
d6dfee7a 16181 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
16182 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16183 dev_priv->display.crtc_disable = i9xx_crtc_disable;
81c97f52
ACO
16184 } else {
16185 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16186 dev_priv->display.get_initial_plane_config =
16187 i9xx_get_initial_plane_config;
16188 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
16189 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16190 dev_priv->display.crtc_disable = i9xx_crtc_disable;
f564048e 16191 }
e70236a8 16192
e70236a8 16193 /* Returns the core display clock speed */
88212941 16194 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
1652d19e
VS
16195 dev_priv->display.get_display_clock_speed =
16196 skylake_get_display_clock_speed;
89b3c3c7 16197 else if (IS_GEN9_LP(dev_priv))
acd3f3d3
BP
16198 dev_priv->display.get_display_clock_speed =
16199 broxton_get_display_clock_speed;
88212941 16200 else if (IS_BROADWELL(dev_priv))
1652d19e
VS
16201 dev_priv->display.get_display_clock_speed =
16202 broadwell_get_display_clock_speed;
88212941 16203 else if (IS_HASWELL(dev_priv))
1652d19e
VS
16204 dev_priv->display.get_display_clock_speed =
16205 haswell_get_display_clock_speed;
88212941 16206 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
25eb05fc
JB
16207 dev_priv->display.get_display_clock_speed =
16208 valleyview_get_display_clock_speed;
88212941 16209 else if (IS_GEN5(dev_priv))
b37a6434
VS
16210 dev_priv->display.get_display_clock_speed =
16211 ilk_get_display_clock_speed;
c0f86832 16212 else if (IS_I945G(dev_priv) || IS_I965G(dev_priv) ||
88212941 16213 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
e70236a8
JB
16214 dev_priv->display.get_display_clock_speed =
16215 i945_get_display_clock_speed;
88212941 16216 else if (IS_GM45(dev_priv))
34edce2f
VS
16217 dev_priv->display.get_display_clock_speed =
16218 gm45_get_display_clock_speed;
c0f86832 16219 else if (IS_I965GM(dev_priv))
34edce2f
VS
16220 dev_priv->display.get_display_clock_speed =
16221 i965gm_get_display_clock_speed;
88212941 16222 else if (IS_PINEVIEW(dev_priv))
34edce2f
VS
16223 dev_priv->display.get_display_clock_speed =
16224 pnv_get_display_clock_speed;
88212941 16225 else if (IS_G33(dev_priv) || IS_G4X(dev_priv))
34edce2f
VS
16226 dev_priv->display.get_display_clock_speed =
16227 g33_get_display_clock_speed;
88212941 16228 else if (IS_I915G(dev_priv))
e70236a8
JB
16229 dev_priv->display.get_display_clock_speed =
16230 i915_get_display_clock_speed;
2a307c2e 16231 else if (IS_I945GM(dev_priv) || IS_I845G(dev_priv))
e70236a8
JB
16232 dev_priv->display.get_display_clock_speed =
16233 i9xx_misc_get_display_clock_speed;
88212941 16234 else if (IS_I915GM(dev_priv))
e70236a8
JB
16235 dev_priv->display.get_display_clock_speed =
16236 i915gm_get_display_clock_speed;
88212941 16237 else if (IS_I865G(dev_priv))
e70236a8
JB
16238 dev_priv->display.get_display_clock_speed =
16239 i865_get_display_clock_speed;
88212941 16240 else if (IS_I85X(dev_priv))
e70236a8 16241 dev_priv->display.get_display_clock_speed =
1b1d2716 16242 i85x_get_display_clock_speed;
623e01e5 16243 else { /* 830 */
88212941 16244 WARN(!IS_I830(dev_priv), "Unknown platform. Assuming 133 MHz CDCLK\n");
e70236a8
JB
16245 dev_priv->display.get_display_clock_speed =
16246 i830_get_display_clock_speed;
623e01e5 16247 }
e70236a8 16248
88212941 16249 if (IS_GEN5(dev_priv)) {
3bb11b53 16250 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
88212941 16251 } else if (IS_GEN6(dev_priv)) {
3bb11b53 16252 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
88212941 16253 } else if (IS_IVYBRIDGE(dev_priv)) {
3bb11b53
SJ
16254 /* FIXME: detect B0+ stepping and use auto training */
16255 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
88212941 16256 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3bb11b53 16257 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
445e780b
VS
16258 }
16259
16260 if (IS_BROADWELL(dev_priv)) {
16261 dev_priv->display.modeset_commit_cdclk =
16262 broadwell_modeset_commit_cdclk;
16263 dev_priv->display.modeset_calc_cdclk =
16264 broadwell_modeset_calc_cdclk;
88212941 16265 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
27c329ed
ML
16266 dev_priv->display.modeset_commit_cdclk =
16267 valleyview_modeset_commit_cdclk;
16268 dev_priv->display.modeset_calc_cdclk =
16269 valleyview_modeset_calc_cdclk;
89b3c3c7 16270 } else if (IS_GEN9_LP(dev_priv)) {
27c329ed 16271 dev_priv->display.modeset_commit_cdclk =
324513c0 16272 bxt_modeset_commit_cdclk;
27c329ed 16273 dev_priv->display.modeset_calc_cdclk =
324513c0 16274 bxt_modeset_calc_cdclk;
c89e39f3
CT
16275 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
16276 dev_priv->display.modeset_commit_cdclk =
16277 skl_modeset_commit_cdclk;
16278 dev_priv->display.modeset_calc_cdclk =
16279 skl_modeset_calc_cdclk;
e70236a8 16280 }
5a21b665 16281
27082493
L
16282 if (dev_priv->info.gen >= 9)
16283 dev_priv->display.update_crtcs = skl_update_crtcs;
16284 else
16285 dev_priv->display.update_crtcs = intel_update_crtcs;
16286
5a21b665
DV
16287 switch (INTEL_INFO(dev_priv)->gen) {
16288 case 2:
16289 dev_priv->display.queue_flip = intel_gen2_queue_flip;
16290 break;
16291
16292 case 3:
16293 dev_priv->display.queue_flip = intel_gen3_queue_flip;
16294 break;
16295
16296 case 4:
16297 case 5:
16298 dev_priv->display.queue_flip = intel_gen4_queue_flip;
16299 break;
16300
16301 case 6:
16302 dev_priv->display.queue_flip = intel_gen6_queue_flip;
16303 break;
16304 case 7:
16305 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
16306 dev_priv->display.queue_flip = intel_gen7_queue_flip;
16307 break;
16308 case 9:
16309 /* Drop through - unsupported since execlist only. */
16310 default:
16311 /* Default just returns -ENODEV to indicate unsupported */
16312 dev_priv->display.queue_flip = intel_default_queue_flip;
16313 }
e70236a8
JB
16314}
16315
b690e96c
JB
16316/*
16317 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
16318 * resume, or other times. This quirk makes sure that's the case for
16319 * affected systems.
16320 */
0206e353 16321static void quirk_pipea_force(struct drm_device *dev)
b690e96c 16322{
fac5e23e 16323 struct drm_i915_private *dev_priv = to_i915(dev);
b690e96c
JB
16324
16325 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 16326 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
16327}
16328
b6b5d049
VS
16329static void quirk_pipeb_force(struct drm_device *dev)
16330{
fac5e23e 16331 struct drm_i915_private *dev_priv = to_i915(dev);
b6b5d049
VS
16332
16333 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
16334 DRM_INFO("applying pipe b force quirk\n");
16335}
16336
435793df
KP
16337/*
16338 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
16339 */
16340static void quirk_ssc_force_disable(struct drm_device *dev)
16341{
fac5e23e 16342 struct drm_i915_private *dev_priv = to_i915(dev);
435793df 16343 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 16344 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
16345}
16346
4dca20ef 16347/*
5a15ab5b
CE
16348 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
16349 * brightness value
4dca20ef
CE
16350 */
16351static void quirk_invert_brightness(struct drm_device *dev)
16352{
fac5e23e 16353 struct drm_i915_private *dev_priv = to_i915(dev);
4dca20ef 16354 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 16355 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
16356}
16357
9c72cc6f
SD
16358/* Some VBT's incorrectly indicate no backlight is present */
16359static void quirk_backlight_present(struct drm_device *dev)
16360{
fac5e23e 16361 struct drm_i915_private *dev_priv = to_i915(dev);
9c72cc6f
SD
16362 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
16363 DRM_INFO("applying backlight present quirk\n");
16364}
16365
b690e96c
JB
16366struct intel_quirk {
16367 int device;
16368 int subsystem_vendor;
16369 int subsystem_device;
16370 void (*hook)(struct drm_device *dev);
16371};
16372
5f85f176
EE
16373/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
16374struct intel_dmi_quirk {
16375 void (*hook)(struct drm_device *dev);
16376 const struct dmi_system_id (*dmi_id_list)[];
16377};
16378
16379static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
16380{
16381 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
16382 return 1;
16383}
16384
16385static const struct intel_dmi_quirk intel_dmi_quirks[] = {
16386 {
16387 .dmi_id_list = &(const struct dmi_system_id[]) {
16388 {
16389 .callback = intel_dmi_reverse_brightness,
16390 .ident = "NCR Corporation",
16391 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
16392 DMI_MATCH(DMI_PRODUCT_NAME, ""),
16393 },
16394 },
16395 { } /* terminating entry */
16396 },
16397 .hook = quirk_invert_brightness,
16398 },
16399};
16400
c43b5634 16401static struct intel_quirk intel_quirks[] = {
b690e96c
JB
16402 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
16403 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
16404
b690e96c
JB
16405 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
16406 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
16407
5f080c0f
VS
16408 /* 830 needs to leave pipe A & dpll A up */
16409 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
16410
b6b5d049
VS
16411 /* 830 needs to leave pipe B & dpll B up */
16412 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
16413
435793df
KP
16414 /* Lenovo U160 cannot use SSC on LVDS */
16415 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
16416
16417 /* Sony Vaio Y cannot use SSC on LVDS */
16418 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 16419
be505f64
AH
16420 /* Acer Aspire 5734Z must invert backlight brightness */
16421 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
16422
16423 /* Acer/eMachines G725 */
16424 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
16425
16426 /* Acer/eMachines e725 */
16427 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
16428
16429 /* Acer/Packard Bell NCL20 */
16430 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
16431
16432 /* Acer Aspire 4736Z */
16433 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
16434
16435 /* Acer Aspire 5336 */
16436 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
16437
16438 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
16439 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 16440
dfb3d47b
SD
16441 /* Acer C720 Chromebook (Core i3 4005U) */
16442 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
16443
b2a9601c 16444 /* Apple Macbook 2,1 (Core 2 T7400) */
16445 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
16446
1b9448b0
JN
16447 /* Apple Macbook 4,1 */
16448 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
16449
d4967d8c
SD
16450 /* Toshiba CB35 Chromebook (Celeron 2955U) */
16451 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
16452
16453 /* HP Chromebook 14 (Celeron 2955U) */
16454 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
cf6f0af9
JN
16455
16456 /* Dell Chromebook 11 */
16457 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
9be64eee
JN
16458
16459 /* Dell Chromebook 11 (2015 version) */
16460 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
b690e96c
JB
16461};
16462
16463static void intel_init_quirks(struct drm_device *dev)
16464{
16465 struct pci_dev *d = dev->pdev;
16466 int i;
16467
16468 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
16469 struct intel_quirk *q = &intel_quirks[i];
16470
16471 if (d->device == q->device &&
16472 (d->subsystem_vendor == q->subsystem_vendor ||
16473 q->subsystem_vendor == PCI_ANY_ID) &&
16474 (d->subsystem_device == q->subsystem_device ||
16475 q->subsystem_device == PCI_ANY_ID))
16476 q->hook(dev);
16477 }
5f85f176
EE
16478 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
16479 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
16480 intel_dmi_quirks[i].hook(dev);
16481 }
b690e96c
JB
16482}
16483
9cce37f4 16484/* Disable the VGA plane that we never use */
29b74b7f 16485static void i915_disable_vga(struct drm_i915_private *dev_priv)
9cce37f4 16486{
52a05c30 16487 struct pci_dev *pdev = dev_priv->drm.pdev;
9cce37f4 16488 u8 sr1;
920a14b2 16489 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
9cce37f4 16490
2b37c616 16491 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
52a05c30 16492 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 16493 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
16494 sr1 = inb(VGA_SR_DATA);
16495 outb(sr1 | 1<<5, VGA_SR_DATA);
52a05c30 16496 vga_put(pdev, VGA_RSRC_LEGACY_IO);
9cce37f4
JB
16497 udelay(300);
16498
01f5a626 16499 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
16500 POSTING_READ(vga_reg);
16501}
16502
f817586c
DV
16503void intel_modeset_init_hw(struct drm_device *dev)
16504{
fac5e23e 16505 struct drm_i915_private *dev_priv = to_i915(dev);
1a617b77 16506
4c75b940 16507 intel_update_cdclk(dev_priv);
1a617b77
ML
16508
16509 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
16510
46f16e63 16511 intel_init_clock_gating(dev_priv);
f817586c
DV
16512}
16513
d93c0372
MR
16514/*
16515 * Calculate what we think the watermarks should be for the state we've read
16516 * out of the hardware and then immediately program those watermarks so that
16517 * we ensure the hardware settings match our internal state.
16518 *
16519 * We can calculate what we think WM's should be by creating a duplicate of the
16520 * current state (which was constructed during hardware readout) and running it
16521 * through the atomic check code to calculate new watermark values in the
16522 * state object.
16523 */
16524static void sanitize_watermarks(struct drm_device *dev)
16525{
16526 struct drm_i915_private *dev_priv = to_i915(dev);
16527 struct drm_atomic_state *state;
ccf010fb 16528 struct intel_atomic_state *intel_state;
d93c0372
MR
16529 struct drm_crtc *crtc;
16530 struct drm_crtc_state *cstate;
16531 struct drm_modeset_acquire_ctx ctx;
16532 int ret;
16533 int i;
16534
16535 /* Only supported on platforms that use atomic watermark design */
ed4a6a7c 16536 if (!dev_priv->display.optimize_watermarks)
d93c0372
MR
16537 return;
16538
16539 /*
16540 * We need to hold connection_mutex before calling duplicate_state so
16541 * that the connector loop is protected.
16542 */
16543 drm_modeset_acquire_init(&ctx, 0);
16544retry:
0cd1262d 16545 ret = drm_modeset_lock_all_ctx(dev, &ctx);
d93c0372
MR
16546 if (ret == -EDEADLK) {
16547 drm_modeset_backoff(&ctx);
16548 goto retry;
16549 } else if (WARN_ON(ret)) {
0cd1262d 16550 goto fail;
d93c0372
MR
16551 }
16552
16553 state = drm_atomic_helper_duplicate_state(dev, &ctx);
16554 if (WARN_ON(IS_ERR(state)))
0cd1262d 16555 goto fail;
d93c0372 16556
ccf010fb
ML
16557 intel_state = to_intel_atomic_state(state);
16558
ed4a6a7c
MR
16559 /*
16560 * Hardware readout is the only time we don't want to calculate
16561 * intermediate watermarks (since we don't trust the current
16562 * watermarks).
16563 */
ccf010fb 16564 intel_state->skip_intermediate_wm = true;
ed4a6a7c 16565
d93c0372
MR
16566 ret = intel_atomic_check(dev, state);
16567 if (ret) {
16568 /*
16569 * If we fail here, it means that the hardware appears to be
16570 * programmed in a way that shouldn't be possible, given our
16571 * understanding of watermark requirements. This might mean a
16572 * mistake in the hardware readout code or a mistake in the
16573 * watermark calculations for a given platform. Raise a WARN
16574 * so that this is noticeable.
16575 *
16576 * If this actually happens, we'll have to just leave the
16577 * BIOS-programmed watermarks untouched and hope for the best.
16578 */
16579 WARN(true, "Could not determine valid watermarks for inherited state\n");
b9a1b717 16580 goto put_state;
d93c0372
MR
16581 }
16582
16583 /* Write calculated watermark values back */
d93c0372
MR
16584 for_each_crtc_in_state(state, crtc, cstate, i) {
16585 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
16586
ed4a6a7c 16587 cs->wm.need_postvbl_update = true;
ccf010fb 16588 dev_priv->display.optimize_watermarks(intel_state, cs);
d93c0372
MR
16589 }
16590
b9a1b717 16591put_state:
0853695c 16592 drm_atomic_state_put(state);
0cd1262d 16593fail:
d93c0372
MR
16594 drm_modeset_drop_locks(&ctx);
16595 drm_modeset_acquire_fini(&ctx);
16596}
16597
b079bd17 16598int intel_modeset_init(struct drm_device *dev)
79e53945 16599{
72e96d64
JL
16600 struct drm_i915_private *dev_priv = to_i915(dev);
16601 struct i915_ggtt *ggtt = &dev_priv->ggtt;
8cc87b75 16602 enum pipe pipe;
46f297fb 16603 struct intel_crtc *crtc;
79e53945
JB
16604
16605 drm_mode_config_init(dev);
16606
16607 dev->mode_config.min_width = 0;
16608 dev->mode_config.min_height = 0;
16609
019d96cb
DA
16610 dev->mode_config.preferred_depth = 24;
16611 dev->mode_config.prefer_shadow = 1;
16612
25bab385
TU
16613 dev->mode_config.allow_fb_modifiers = true;
16614
e6ecefaa 16615 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 16616
b690e96c
JB
16617 intel_init_quirks(dev);
16618
62d75df7 16619 intel_init_pm(dev_priv);
1fa61106 16620
b7f05d4a 16621 if (INTEL_INFO(dev_priv)->num_pipes == 0)
b079bd17 16622 return 0;
e3c74757 16623
69f92f67
LW
16624 /*
16625 * There may be no VBT; and if the BIOS enabled SSC we can
16626 * just keep using it to avoid unnecessary flicker. Whereas if the
16627 * BIOS isn't using it, don't assume it will work even if the VBT
16628 * indicates as much.
16629 */
6e266956 16630 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
69f92f67
LW
16631 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
16632 DREF_SSC1_ENABLE);
16633
16634 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
16635 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
16636 bios_lvds_use_ssc ? "en" : "dis",
16637 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
16638 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
16639 }
16640 }
16641
5db94019 16642 if (IS_GEN2(dev_priv)) {
a6c45cf0
CW
16643 dev->mode_config.max_width = 2048;
16644 dev->mode_config.max_height = 2048;
5db94019 16645 } else if (IS_GEN3(dev_priv)) {
5e4d6fa7
KP
16646 dev->mode_config.max_width = 4096;
16647 dev->mode_config.max_height = 4096;
79e53945 16648 } else {
a6c45cf0
CW
16649 dev->mode_config.max_width = 8192;
16650 dev->mode_config.max_height = 8192;
79e53945 16651 }
068be561 16652
2a307c2e
JN
16653 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
16654 dev->mode_config.cursor_width = IS_I845G(dev_priv) ? 64 : 512;
dc41c154 16655 dev->mode_config.cursor_height = 1023;
5db94019 16656 } else if (IS_GEN2(dev_priv)) {
068be561
DL
16657 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
16658 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
16659 } else {
16660 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
16661 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
16662 }
16663
72e96d64 16664 dev->mode_config.fb_base = ggtt->mappable_base;
79e53945 16665
28c97730 16666 DRM_DEBUG_KMS("%d display pipe%s available.\n",
b7f05d4a
TU
16667 INTEL_INFO(dev_priv)->num_pipes,
16668 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
79e53945 16669
055e393f 16670 for_each_pipe(dev_priv, pipe) {
b079bd17
VS
16671 int ret;
16672
5ab0d85b 16673 ret = intel_crtc_init(dev_priv, pipe);
b079bd17
VS
16674 if (ret) {
16675 drm_mode_config_cleanup(dev);
16676 return ret;
16677 }
79e53945
JB
16678 }
16679
bfa7df01 16680 intel_update_czclk(dev_priv);
4c75b940 16681 intel_update_cdclk(dev_priv);
6a259b1f 16682 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
bfa7df01 16683
e72f9fbf 16684 intel_shared_dpll_init(dev);
ee7b9f93 16685
b2045352 16686 if (dev_priv->max_cdclk_freq == 0)
4c75b940 16687 intel_update_max_cdclk(dev_priv);
b2045352 16688
9cce37f4 16689 /* Just disable it once at startup */
29b74b7f 16690 i915_disable_vga(dev_priv);
c39055b0 16691 intel_setup_outputs(dev_priv);
11be49eb 16692
6e9f798d 16693 drm_modeset_lock_all(dev);
043e9bda 16694 intel_modeset_setup_hw_state(dev);
6e9f798d 16695 drm_modeset_unlock_all(dev);
46f297fb 16696
d3fcc808 16697 for_each_intel_crtc(dev, crtc) {
eeebeac5
ML
16698 struct intel_initial_plane_config plane_config = {};
16699
46f297fb
JB
16700 if (!crtc->active)
16701 continue;
16702
46f297fb 16703 /*
46f297fb
JB
16704 * Note that reserving the BIOS fb up front prevents us
16705 * from stuffing other stolen allocations like the ring
16706 * on top. This prevents some ugliness at boot time, and
16707 * can even allow for smooth boot transitions if the BIOS
16708 * fb is large enough for the active pipe configuration.
16709 */
eeebeac5
ML
16710 dev_priv->display.get_initial_plane_config(crtc,
16711 &plane_config);
16712
16713 /*
16714 * If the fb is shared between multiple heads, we'll
16715 * just get the first one.
16716 */
16717 intel_find_initial_plane_obj(crtc, &plane_config);
46f297fb 16718 }
d93c0372
MR
16719
16720 /*
16721 * Make sure hardware watermarks really match the state we read out.
16722 * Note that we need to do this after reconstructing the BIOS fb's
16723 * since the watermark calculation done here will use pstate->fb.
16724 */
16725 sanitize_watermarks(dev);
b079bd17
VS
16726
16727 return 0;
2c7111db
CW
16728}
16729
7fad798e
DV
16730static void intel_enable_pipe_a(struct drm_device *dev)
16731{
16732 struct intel_connector *connector;
16733 struct drm_connector *crt = NULL;
16734 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 16735 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
16736
16737 /* We can't just switch on the pipe A, we need to set things up with a
16738 * proper mode and output configuration. As a gross hack, enable pipe A
16739 * by enabling the load detect pipe once. */
3a3371ff 16740 for_each_intel_connector(dev, connector) {
7fad798e
DV
16741 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
16742 crt = &connector->base;
16743 break;
16744 }
16745 }
16746
16747 if (!crt)
16748 return;
16749
208bf9fd 16750 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
49172fee 16751 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
7fad798e
DV
16752}
16753
fa555837
DV
16754static bool
16755intel_check_plane_mapping(struct intel_crtc *crtc)
16756{
b7f05d4a 16757 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
649636ef 16758 u32 val;
fa555837 16759
b7f05d4a 16760 if (INTEL_INFO(dev_priv)->num_pipes == 1)
fa555837
DV
16761 return true;
16762
649636ef 16763 val = I915_READ(DSPCNTR(!crtc->plane));
fa555837
DV
16764
16765 if ((val & DISPLAY_PLANE_ENABLE) &&
16766 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
16767 return false;
16768
16769 return true;
16770}
16771
02e93c35
VS
16772static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
16773{
16774 struct drm_device *dev = crtc->base.dev;
16775 struct intel_encoder *encoder;
16776
16777 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
16778 return true;
16779
16780 return false;
16781}
16782
496b0fc3
ML
16783static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
16784{
16785 struct drm_device *dev = encoder->base.dev;
16786 struct intel_connector *connector;
16787
16788 for_each_connector_on_encoder(dev, &encoder->base, connector)
16789 return connector;
16790
16791 return NULL;
16792}
16793
a168f5b3
VS
16794static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
16795 enum transcoder pch_transcoder)
16796{
16797 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
16798 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == TRANSCODER_A);
16799}
16800
24929352
DV
16801static void intel_sanitize_crtc(struct intel_crtc *crtc)
16802{
16803 struct drm_device *dev = crtc->base.dev;
fac5e23e 16804 struct drm_i915_private *dev_priv = to_i915(dev);
4d1de975 16805 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
24929352 16806
24929352 16807 /* Clear any frame start delays used for debugging left by the BIOS */
4d1de975
JN
16808 if (!transcoder_is_dsi(cpu_transcoder)) {
16809 i915_reg_t reg = PIPECONF(cpu_transcoder);
16810
16811 I915_WRITE(reg,
16812 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
16813 }
24929352 16814
d3eaf884 16815 /* restore vblank interrupts to correct state */
9625604c 16816 drm_crtc_vblank_reset(&crtc->base);
d297e103 16817 if (crtc->active) {
f9cd7b88
VS
16818 struct intel_plane *plane;
16819
9625604c 16820 drm_crtc_vblank_on(&crtc->base);
f9cd7b88
VS
16821
16822 /* Disable everything but the primary plane */
16823 for_each_intel_plane_on_crtc(dev, crtc, plane) {
16824 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
16825 continue;
16826
16827 plane->disable_plane(&plane->base, &crtc->base);
16828 }
9625604c 16829 }
d3eaf884 16830
24929352 16831 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
16832 * disable the crtc (and hence change the state) if it is wrong. Note
16833 * that gen4+ has a fixed plane -> pipe mapping. */
6315b5d3 16834 if (INTEL_GEN(dev_priv) < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
16835 bool plane;
16836
78108b7c
VS
16837 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
16838 crtc->base.base.id, crtc->base.name);
24929352
DV
16839
16840 /* Pipe has the wrong plane attached and the plane is active.
16841 * Temporarily change the plane mapping and disable everything
16842 * ... */
16843 plane = crtc->plane;
1d4258db 16844 crtc->base.primary->state->visible = true;
24929352 16845 crtc->plane = !plane;
b17d48e2 16846 intel_crtc_disable_noatomic(&crtc->base);
24929352 16847 crtc->plane = plane;
24929352 16848 }
24929352 16849
7fad798e
DV
16850 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
16851 crtc->pipe == PIPE_A && !crtc->active) {
16852 /* BIOS forgot to enable pipe A, this mostly happens after
16853 * resume. Force-enable the pipe to fix this, the update_dpms
16854 * call below we restore the pipe to the right state, but leave
16855 * the required bits on. */
16856 intel_enable_pipe_a(dev);
16857 }
16858
24929352
DV
16859 /* Adjust the state of the output pipe according to whether we
16860 * have active connectors/encoders. */
842e0307 16861 if (crtc->active && !intel_crtc_has_encoders(crtc))
b17d48e2 16862 intel_crtc_disable_noatomic(&crtc->base);
24929352 16863
49cff963 16864 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
4cc31489
DV
16865 /*
16866 * We start out with underrun reporting disabled to avoid races.
16867 * For correct bookkeeping mark this on active crtcs.
16868 *
c5ab3bc0
DV
16869 * Also on gmch platforms we dont have any hardware bits to
16870 * disable the underrun reporting. Which means we need to start
16871 * out with underrun reporting disabled also on inactive pipes,
16872 * since otherwise we'll complain about the garbage we read when
16873 * e.g. coming up after runtime pm.
16874 *
4cc31489
DV
16875 * No protection against concurrent access is required - at
16876 * worst a fifo underrun happens which also sets this to false.
16877 */
16878 crtc->cpu_fifo_underrun_disabled = true;
a168f5b3
VS
16879 /*
16880 * We track the PCH trancoder underrun reporting state
16881 * within the crtc. With crtc for pipe A housing the underrun
16882 * reporting state for PCH transcoder A, crtc for pipe B housing
16883 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
16884 * and marking underrun reporting as disabled for the non-existing
16885 * PCH transcoders B and C would prevent enabling the south
16886 * error interrupt (see cpt_can_enable_serr_int()).
16887 */
16888 if (has_pch_trancoder(dev_priv, (enum transcoder)crtc->pipe))
16889 crtc->pch_fifo_underrun_disabled = true;
4cc31489 16890 }
24929352
DV
16891}
16892
16893static void intel_sanitize_encoder(struct intel_encoder *encoder)
16894{
16895 struct intel_connector *connector;
24929352
DV
16896
16897 /* We need to check both for a crtc link (meaning that the
16898 * encoder is active and trying to read from a pipe) and the
16899 * pipe itself being active. */
16900 bool has_active_crtc = encoder->base.crtc &&
16901 to_intel_crtc(encoder->base.crtc)->active;
16902
496b0fc3
ML
16903 connector = intel_encoder_find_connector(encoder);
16904 if (connector && !has_active_crtc) {
24929352
DV
16905 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
16906 encoder->base.base.id,
8e329a03 16907 encoder->base.name);
24929352
DV
16908
16909 /* Connector is active, but has no active pipe. This is
16910 * fallout from our resume register restoring. Disable
16911 * the encoder manually again. */
16912 if (encoder->base.crtc) {
fd6bbda9
ML
16913 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
16914
24929352
DV
16915 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
16916 encoder->base.base.id,
8e329a03 16917 encoder->base.name);
fd6bbda9 16918 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
a62d1497 16919 if (encoder->post_disable)
fd6bbda9 16920 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
24929352 16921 }
7f1950fb 16922 encoder->base.crtc = NULL;
24929352
DV
16923
16924 /* Inconsistent output/port/pipe state happens presumably due to
16925 * a bug in one of the get_hw_state functions. Or someplace else
16926 * in our code, like the register restore mess on resume. Clamp
16927 * things to off as a safer default. */
fd6bbda9
ML
16928
16929 connector->base.dpms = DRM_MODE_DPMS_OFF;
16930 connector->base.encoder = NULL;
24929352
DV
16931 }
16932 /* Enabled encoders without active connectors will be fixed in
16933 * the crtc fixup. */
16934}
16935
29b74b7f 16936void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
0fde901f 16937{
920a14b2 16938 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
0fde901f 16939
04098753
ID
16940 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
16941 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
29b74b7f 16942 i915_disable_vga(dev_priv);
04098753
ID
16943 }
16944}
16945
29b74b7f 16946void i915_redisable_vga(struct drm_i915_private *dev_priv)
04098753 16947{
8dc8a27c
PZ
16948 /* This function can be called both from intel_modeset_setup_hw_state or
16949 * at a very early point in our resume sequence, where the power well
16950 * structures are not yet restored. Since this function is at a very
16951 * paranoid "someone might have enabled VGA while we were not looking"
16952 * level, just check if the power well is enabled instead of trying to
16953 * follow the "don't touch the power well if we don't need it" policy
16954 * the rest of the driver uses. */
6392f847 16955 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
16956 return;
16957
29b74b7f 16958 i915_redisable_vga_power_on(dev_priv);
6392f847
ID
16959
16960 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
0fde901f
KM
16961}
16962
f9cd7b88 16963static bool primary_get_hw_state(struct intel_plane *plane)
98ec7739 16964{
f9cd7b88 16965 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
98ec7739 16966
f9cd7b88 16967 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
d032ffa0
ML
16968}
16969
f9cd7b88
VS
16970/* FIXME read out full plane state for all planes */
16971static void readout_plane_state(struct intel_crtc *crtc)
d032ffa0 16972{
b26d3ea3 16973 struct drm_plane *primary = crtc->base.primary;
f9cd7b88 16974 struct intel_plane_state *plane_state =
b26d3ea3 16975 to_intel_plane_state(primary->state);
d032ffa0 16976
936e71e3 16977 plane_state->base.visible = crtc->active &&
b26d3ea3
ML
16978 primary_get_hw_state(to_intel_plane(primary));
16979
936e71e3 16980 if (plane_state->base.visible)
b26d3ea3 16981 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
98ec7739
VS
16982}
16983
30e984df 16984static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352 16985{
fac5e23e 16986 struct drm_i915_private *dev_priv = to_i915(dev);
24929352 16987 enum pipe pipe;
24929352
DV
16988 struct intel_crtc *crtc;
16989 struct intel_encoder *encoder;
16990 struct intel_connector *connector;
5358901f 16991 int i;
24929352 16992
565602d7
ML
16993 dev_priv->active_crtcs = 0;
16994
d3fcc808 16995 for_each_intel_crtc(dev, crtc) {
565602d7 16996 struct intel_crtc_state *crtc_state = crtc->config;
3b117c8f 16997
ec2dc6a0 16998 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
565602d7
ML
16999 memset(crtc_state, 0, sizeof(*crtc_state));
17000 crtc_state->base.crtc = &crtc->base;
24929352 17001
565602d7
ML
17002 crtc_state->base.active = crtc_state->base.enable =
17003 dev_priv->display.get_pipe_config(crtc, crtc_state);
17004
17005 crtc->base.enabled = crtc_state->base.enable;
17006 crtc->active = crtc_state->base.active;
17007
aca1ebf4 17008 if (crtc_state->base.active)
565602d7
ML
17009 dev_priv->active_crtcs |= 1 << crtc->pipe;
17010
f9cd7b88 17011 readout_plane_state(crtc);
24929352 17012
78108b7c
VS
17013 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
17014 crtc->base.base.id, crtc->base.name,
08c4d7fc 17015 enableddisabled(crtc->active));
24929352
DV
17016 }
17017
5358901f
DV
17018 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
17019 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
17020
2edd6443 17021 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
2c42e535
ACO
17022 &pll->state.hw_state);
17023 pll->state.crtc_mask = 0;
d3fcc808 17024 for_each_intel_crtc(dev, crtc) {
2dd66ebd 17025 if (crtc->active && crtc->config->shared_dpll == pll)
2c42e535 17026 pll->state.crtc_mask |= 1 << crtc->pipe;
5358901f 17027 }
2c42e535 17028 pll->active_mask = pll->state.crtc_mask;
5358901f 17029
1e6f2ddc 17030 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
2c42e535 17031 pll->name, pll->state.crtc_mask, pll->on);
5358901f
DV
17032 }
17033
b2784e15 17034 for_each_intel_encoder(dev, encoder) {
24929352
DV
17035 pipe = 0;
17036
17037 if (encoder->get_hw_state(encoder, &pipe)) {
98187836 17038 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
e2af48c6 17039
045ac3b5 17040 encoder->base.crtc = &crtc->base;
253c84c8 17041 crtc->config->output_types |= 1 << encoder->type;
6e3c9717 17042 encoder->get_config(encoder, crtc->config);
24929352
DV
17043 } else {
17044 encoder->base.crtc = NULL;
17045 }
17046
6f2bcceb 17047 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
08c4d7fc
TU
17048 encoder->base.base.id, encoder->base.name,
17049 enableddisabled(encoder->base.crtc),
6f2bcceb 17050 pipe_name(pipe));
24929352
DV
17051 }
17052
3a3371ff 17053 for_each_intel_connector(dev, connector) {
24929352
DV
17054 if (connector->get_hw_state(connector)) {
17055 connector->base.dpms = DRM_MODE_DPMS_ON;
2aa974c9
ML
17056
17057 encoder = connector->encoder;
17058 connector->base.encoder = &encoder->base;
17059
17060 if (encoder->base.crtc &&
17061 encoder->base.crtc->state->active) {
17062 /*
17063 * This has to be done during hardware readout
17064 * because anything calling .crtc_disable may
17065 * rely on the connector_mask being accurate.
17066 */
17067 encoder->base.crtc->state->connector_mask |=
17068 1 << drm_connector_index(&connector->base);
e87a52b3
ML
17069 encoder->base.crtc->state->encoder_mask |=
17070 1 << drm_encoder_index(&encoder->base);
2aa974c9
ML
17071 }
17072
24929352
DV
17073 } else {
17074 connector->base.dpms = DRM_MODE_DPMS_OFF;
17075 connector->base.encoder = NULL;
17076 }
17077 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
08c4d7fc
TU
17078 connector->base.base.id, connector->base.name,
17079 enableddisabled(connector->base.encoder));
24929352 17080 }
7f4c6284
VS
17081
17082 for_each_intel_crtc(dev, crtc) {
aca1ebf4
VS
17083 int pixclk = 0;
17084
7f4c6284
VS
17085 crtc->base.hwmode = crtc->config->base.adjusted_mode;
17086
17087 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
17088 if (crtc->base.state->active) {
17089 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
17090 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
17091 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
17092
17093 /*
17094 * The initial mode needs to be set in order to keep
17095 * the atomic core happy. It wants a valid mode if the
17096 * crtc's enabled, so we do the above call.
17097 *
7800fb69
DV
17098 * But we don't set all the derived state fully, hence
17099 * set a flag to indicate that a full recalculation is
17100 * needed on the next commit.
7f4c6284
VS
17101 */
17102 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
9eca6832 17103
aca1ebf4
VS
17104 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv))
17105 pixclk = ilk_pipe_pixel_rate(crtc->config);
17106 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
17107 pixclk = crtc->config->base.adjusted_mode.crtc_clock;
17108 else
17109 WARN_ON(dev_priv->display.modeset_calc_cdclk);
17110
17111 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
17112 if (IS_BROADWELL(dev_priv) && crtc->config->ips_enabled)
17113 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
17114
9eca6832
VS
17115 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
17116 update_scanline_offset(crtc);
7f4c6284 17117 }
e3b247da 17118
aca1ebf4
VS
17119 dev_priv->min_pixclk[crtc->pipe] = pixclk;
17120
e3b247da 17121 intel_pipe_config_sanity_check(dev_priv, crtc->config);
7f4c6284 17122 }
30e984df
DV
17123}
17124
043e9bda
ML
17125/* Scan out the current hw modeset state,
17126 * and sanitizes it to the current state
17127 */
17128static void
17129intel_modeset_setup_hw_state(struct drm_device *dev)
30e984df 17130{
fac5e23e 17131 struct drm_i915_private *dev_priv = to_i915(dev);
30e984df 17132 enum pipe pipe;
30e984df
DV
17133 struct intel_crtc *crtc;
17134 struct intel_encoder *encoder;
35c95375 17135 int i;
30e984df
DV
17136
17137 intel_modeset_readout_hw_state(dev);
24929352
DV
17138
17139 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 17140 for_each_intel_encoder(dev, encoder) {
24929352
DV
17141 intel_sanitize_encoder(encoder);
17142 }
17143
055e393f 17144 for_each_pipe(dev_priv, pipe) {
98187836 17145 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
e2af48c6 17146
24929352 17147 intel_sanitize_crtc(crtc);
6e3c9717
ACO
17148 intel_dump_pipe_config(crtc, crtc->config,
17149 "[setup_hw_state]");
24929352 17150 }
9a935856 17151
d29b2f9d
ACO
17152 intel_modeset_update_connector_atomic_state(dev);
17153
35c95375
DV
17154 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
17155 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
17156
2dd66ebd 17157 if (!pll->on || pll->active_mask)
35c95375
DV
17158 continue;
17159
17160 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
17161
2edd6443 17162 pll->funcs.disable(dev_priv, pll);
35c95375
DV
17163 pll->on = false;
17164 }
17165
920a14b2 17166 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
6eb1a681 17167 vlv_wm_get_hw_state(dev);
5db94019 17168 else if (IS_GEN9(dev_priv))
3078999f 17169 skl_wm_get_hw_state(dev);
6e266956 17170 else if (HAS_PCH_SPLIT(dev_priv))
243e6a44 17171 ilk_wm_get_hw_state(dev);
292b990e
ML
17172
17173 for_each_intel_crtc(dev, crtc) {
17174 unsigned long put_domains;
17175
74bff5f9 17176 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
292b990e
ML
17177 if (WARN_ON(put_domains))
17178 modeset_put_power_domains(dev_priv, put_domains);
17179 }
17180 intel_display_set_init_power(dev_priv, false);
010cf73d
PZ
17181
17182 intel_fbc_init_pipe_state(dev_priv);
043e9bda 17183}
7d0bc1ea 17184
043e9bda
ML
17185void intel_display_resume(struct drm_device *dev)
17186{
e2c8b870
ML
17187 struct drm_i915_private *dev_priv = to_i915(dev);
17188 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
17189 struct drm_modeset_acquire_ctx ctx;
043e9bda 17190 int ret;
f30da187 17191
e2c8b870 17192 dev_priv->modeset_restore_state = NULL;
73974893
ML
17193 if (state)
17194 state->acquire_ctx = &ctx;
043e9bda 17195
ea49c9ac
ML
17196 /*
17197 * This is a cludge because with real atomic modeset mode_config.mutex
17198 * won't be taken. Unfortunately some probed state like
17199 * audio_codec_enable is still protected by mode_config.mutex, so lock
17200 * it here for now.
17201 */
17202 mutex_lock(&dev->mode_config.mutex);
e2c8b870 17203 drm_modeset_acquire_init(&ctx, 0);
043e9bda 17204
73974893
ML
17205 while (1) {
17206 ret = drm_modeset_lock_all_ctx(dev, &ctx);
17207 if (ret != -EDEADLK)
17208 break;
043e9bda 17209
e2c8b870 17210 drm_modeset_backoff(&ctx);
e2c8b870 17211 }
043e9bda 17212
73974893
ML
17213 if (!ret)
17214 ret = __intel_display_resume(dev, state);
17215
e2c8b870
ML
17216 drm_modeset_drop_locks(&ctx);
17217 drm_modeset_acquire_fini(&ctx);
ea49c9ac 17218 mutex_unlock(&dev->mode_config.mutex);
043e9bda 17219
0853695c 17220 if (ret)
e2c8b870 17221 DRM_ERROR("Restoring old state failed with %i\n", ret);
0853695c 17222 drm_atomic_state_put(state);
2c7111db
CW
17223}
17224
17225void intel_modeset_gem_init(struct drm_device *dev)
17226{
dc97997a 17227 struct drm_i915_private *dev_priv = to_i915(dev);
484b41dd 17228 struct drm_crtc *c;
2ff8fde1 17229 struct drm_i915_gem_object *obj;
484b41dd 17230
dc97997a 17231 intel_init_gt_powersave(dev_priv);
ae48434c 17232
1833b134 17233 intel_modeset_init_hw(dev);
02e792fb 17234
1ee8da6d 17235 intel_setup_overlay(dev_priv);
484b41dd
JB
17236
17237 /*
17238 * Make sure any fbs we allocated at startup are properly
17239 * pinned & fenced. When we do the allocation it's too early
17240 * for this.
17241 */
70e1e0ec 17242 for_each_crtc(dev, c) {
058d88c4
CW
17243 struct i915_vma *vma;
17244
2ff8fde1
MR
17245 obj = intel_fb_obj(c->primary->fb);
17246 if (obj == NULL)
484b41dd
JB
17247 continue;
17248
e0d6149b 17249 mutex_lock(&dev->struct_mutex);
058d88c4 17250 vma = intel_pin_and_fence_fb_obj(c->primary->fb,
3465c580 17251 c->primary->state->rotation);
e0d6149b 17252 mutex_unlock(&dev->struct_mutex);
058d88c4 17253 if (IS_ERR(vma)) {
484b41dd
JB
17254 DRM_ERROR("failed to pin boot fb on pipe %d\n",
17255 to_intel_crtc(c)->pipe);
66e514c1 17256 drm_framebuffer_unreference(c->primary->fb);
5a21b665 17257 c->primary->fb = NULL;
36750f28 17258 c->primary->crtc = c->primary->state->crtc = NULL;
5a21b665 17259 update_state_fb(c->primary);
36750f28 17260 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
484b41dd
JB
17261 }
17262 }
1ebaa0b9
CW
17263}
17264
17265int intel_connector_register(struct drm_connector *connector)
17266{
17267 struct intel_connector *intel_connector = to_intel_connector(connector);
17268 int ret;
17269
17270 ret = intel_backlight_device_register(intel_connector);
17271 if (ret)
17272 goto err;
17273
17274 return 0;
0962c3c9 17275
1ebaa0b9
CW
17276err:
17277 return ret;
79e53945
JB
17278}
17279
c191eca1 17280void intel_connector_unregister(struct drm_connector *connector)
4932e2c3 17281{
e63d87c0 17282 struct intel_connector *intel_connector = to_intel_connector(connector);
4932e2c3 17283
e63d87c0 17284 intel_backlight_device_unregister(intel_connector);
4932e2c3 17285 intel_panel_destroy_backlight(connector);
4932e2c3
ID
17286}
17287
79e53945
JB
17288void intel_modeset_cleanup(struct drm_device *dev)
17289{
fac5e23e 17290 struct drm_i915_private *dev_priv = to_i915(dev);
652c393a 17291
dc97997a 17292 intel_disable_gt_powersave(dev_priv);
2eb5252e 17293
fd0c0642
DV
17294 /*
17295 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 17296 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
17297 * experience fancy races otherwise.
17298 */
2aeb7d3a 17299 intel_irq_uninstall(dev_priv);
eb21b92b 17300
fd0c0642
DV
17301 /*
17302 * Due to the hpd irq storm handling the hotplug work can re-arm the
17303 * poll handlers. Hence disable polling after hpd handling is shut down.
17304 */
f87ea761 17305 drm_kms_helper_poll_fini(dev);
fd0c0642 17306
723bfd70
JB
17307 intel_unregister_dsm_handler();
17308
c937ab3e 17309 intel_fbc_global_disable(dev_priv);
69341a5e 17310
1630fe75
CW
17311 /* flush any delayed tasks or pending work */
17312 flush_scheduled_work();
17313
79e53945 17314 drm_mode_config_cleanup(dev);
4d7bb011 17315
1ee8da6d 17316 intel_cleanup_overlay(dev_priv);
ae48434c 17317
dc97997a 17318 intel_cleanup_gt_powersave(dev_priv);
f5949141 17319
40196446 17320 intel_teardown_gmbus(dev_priv);
79e53945
JB
17321}
17322
df0e9248
CW
17323void intel_connector_attach_encoder(struct intel_connector *connector,
17324 struct intel_encoder *encoder)
17325{
17326 connector->encoder = encoder;
17327 drm_mode_connector_attach_encoder(&connector->base,
17328 &encoder->base);
79e53945 17329}
28d52043
DA
17330
17331/*
17332 * set vga decode state - true == enable VGA decode
17333 */
6315b5d3 17334int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
28d52043 17335{
6315b5d3 17336 unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
17337 u16 gmch_ctrl;
17338
75fa041d
CW
17339 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
17340 DRM_ERROR("failed to read control word\n");
17341 return -EIO;
17342 }
17343
c0cc8a55
CW
17344 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
17345 return 0;
17346
28d52043
DA
17347 if (state)
17348 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
17349 else
17350 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
17351
17352 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
17353 DRM_ERROR("failed to write control word\n");
17354 return -EIO;
17355 }
17356
28d52043
DA
17357 return 0;
17358}
c4a1d9e4 17359
98a2f411
CW
17360#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
17361
c4a1d9e4 17362struct intel_display_error_state {
ff57f1b0
PZ
17363
17364 u32 power_well_driver;
17365
63b66e5b
CW
17366 int num_transcoders;
17367
c4a1d9e4
CW
17368 struct intel_cursor_error_state {
17369 u32 control;
17370 u32 position;
17371 u32 base;
17372 u32 size;
52331309 17373 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
17374
17375 struct intel_pipe_error_state {
ddf9c536 17376 bool power_domain_on;
c4a1d9e4 17377 u32 source;
f301b1e1 17378 u32 stat;
52331309 17379 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
17380
17381 struct intel_plane_error_state {
17382 u32 control;
17383 u32 stride;
17384 u32 size;
17385 u32 pos;
17386 u32 addr;
17387 u32 surface;
17388 u32 tile_offset;
52331309 17389 } plane[I915_MAX_PIPES];
63b66e5b
CW
17390
17391 struct intel_transcoder_error_state {
ddf9c536 17392 bool power_domain_on;
63b66e5b
CW
17393 enum transcoder cpu_transcoder;
17394
17395 u32 conf;
17396
17397 u32 htotal;
17398 u32 hblank;
17399 u32 hsync;
17400 u32 vtotal;
17401 u32 vblank;
17402 u32 vsync;
17403 } transcoder[4];
c4a1d9e4
CW
17404};
17405
17406struct intel_display_error_state *
c033666a 17407intel_display_capture_error_state(struct drm_i915_private *dev_priv)
c4a1d9e4 17408{
c4a1d9e4 17409 struct intel_display_error_state *error;
63b66e5b
CW
17410 int transcoders[] = {
17411 TRANSCODER_A,
17412 TRANSCODER_B,
17413 TRANSCODER_C,
17414 TRANSCODER_EDP,
17415 };
c4a1d9e4
CW
17416 int i;
17417
c033666a 17418 if (INTEL_INFO(dev_priv)->num_pipes == 0)
63b66e5b
CW
17419 return NULL;
17420
9d1cb914 17421 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
17422 if (error == NULL)
17423 return NULL;
17424
c033666a 17425 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
ff57f1b0
PZ
17426 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
17427
055e393f 17428 for_each_pipe(dev_priv, i) {
ddf9c536 17429 error->pipe[i].power_domain_on =
f458ebbc
DV
17430 __intel_display_power_is_enabled(dev_priv,
17431 POWER_DOMAIN_PIPE(i));
ddf9c536 17432 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
17433 continue;
17434
5efb3e28
VS
17435 error->cursor[i].control = I915_READ(CURCNTR(i));
17436 error->cursor[i].position = I915_READ(CURPOS(i));
17437 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
17438
17439 error->plane[i].control = I915_READ(DSPCNTR(i));
17440 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
c033666a 17441 if (INTEL_GEN(dev_priv) <= 3) {
51889b35 17442 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
17443 error->plane[i].pos = I915_READ(DSPPOS(i));
17444 }
c033666a 17445 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
ca291363 17446 error->plane[i].addr = I915_READ(DSPADDR(i));
c033666a 17447 if (INTEL_GEN(dev_priv) >= 4) {
c4a1d9e4
CW
17448 error->plane[i].surface = I915_READ(DSPSURF(i));
17449 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
17450 }
17451
c4a1d9e4 17452 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 17453
c033666a 17454 if (HAS_GMCH_DISPLAY(dev_priv))
f301b1e1 17455 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
17456 }
17457
4d1de975 17458 /* Note: this does not include DSI transcoders. */
c033666a 17459 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
2d1fe073 17460 if (HAS_DDI(dev_priv))
63b66e5b
CW
17461 error->num_transcoders++; /* Account for eDP. */
17462
17463 for (i = 0; i < error->num_transcoders; i++) {
17464 enum transcoder cpu_transcoder = transcoders[i];
17465
ddf9c536 17466 error->transcoder[i].power_domain_on =
f458ebbc 17467 __intel_display_power_is_enabled(dev_priv,
38cc1daf 17468 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 17469 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
17470 continue;
17471
63b66e5b
CW
17472 error->transcoder[i].cpu_transcoder = cpu_transcoder;
17473
17474 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
17475 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
17476 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
17477 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
17478 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
17479 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
17480 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
17481 }
17482
17483 return error;
17484}
17485
edc3d884
MK
17486#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
17487
c4a1d9e4 17488void
edc3d884 17489intel_display_print_error_state(struct drm_i915_error_state_buf *m,
5f56d5f9 17490 struct drm_i915_private *dev_priv,
c4a1d9e4
CW
17491 struct intel_display_error_state *error)
17492{
17493 int i;
17494
63b66e5b
CW
17495 if (!error)
17496 return;
17497
b7f05d4a 17498 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
8652744b 17499 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
edc3d884 17500 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 17501 error->power_well_driver);
055e393f 17502 for_each_pipe(dev_priv, i) {
edc3d884 17503 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536 17504 err_printf(m, " Power: %s\n",
87ad3212 17505 onoff(error->pipe[i].power_domain_on));
edc3d884 17506 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 17507 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
17508
17509 err_printf(m, "Plane [%d]:\n", i);
17510 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
17511 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
5f56d5f9 17512 if (INTEL_GEN(dev_priv) <= 3) {
edc3d884
MK
17513 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
17514 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 17515 }
772c2a51 17516 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
edc3d884 17517 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
5f56d5f9 17518 if (INTEL_GEN(dev_priv) >= 4) {
edc3d884
MK
17519 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
17520 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
17521 }
17522
edc3d884
MK
17523 err_printf(m, "Cursor [%d]:\n", i);
17524 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
17525 err_printf(m, " POS: %08x\n", error->cursor[i].position);
17526 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 17527 }
63b66e5b
CW
17528
17529 for (i = 0; i < error->num_transcoders; i++) {
da205630 17530 err_printf(m, "CPU transcoder: %s\n",
63b66e5b 17531 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536 17532 err_printf(m, " Power: %s\n",
87ad3212 17533 onoff(error->transcoder[i].power_domain_on));
63b66e5b
CW
17534 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
17535 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
17536 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
17537 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
17538 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
17539 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
17540 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
17541 }
c4a1d9e4 17542}
98a2f411
CW
17543
17544#endif