]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
drm/i915/skl: Unexport skl_pw1_misc_io_init
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
db18b6a6 39#include "intel_dsi.h"
e5510fac 40#include "i915_trace.h"
319c1d42 41#include <drm/drm_atomic.h>
c196e1d6 42#include <drm/drm_atomic_helper.h>
760285e7
DH
43#include <drm/drm_dp_helper.h>
44#include <drm/drm_crtc_helper.h>
465c120c
MR
45#include <drm/drm_plane_helper.h>
46#include <drm/drm_rect.h>
c0f372b3 47#include <linux/dma_remapping.h>
fd8e058a
AG
48#include <linux/reservation.h>
49#include <linux/dma-buf.h>
79e53945 50
465c120c 51/* Primary plane formats for gen <= 3 */
568db4f2 52static const uint32_t i8xx_primary_formats[] = {
67fe7dc5
DL
53 DRM_FORMAT_C8,
54 DRM_FORMAT_RGB565,
465c120c 55 DRM_FORMAT_XRGB1555,
67fe7dc5 56 DRM_FORMAT_XRGB8888,
465c120c
MR
57};
58
59/* Primary plane formats for gen >= 4 */
568db4f2 60static const uint32_t i965_primary_formats[] = {
6c0fd451
DL
61 DRM_FORMAT_C8,
62 DRM_FORMAT_RGB565,
63 DRM_FORMAT_XRGB8888,
64 DRM_FORMAT_XBGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_XBGR2101010,
67};
68
69static const uint32_t skl_primary_formats[] = {
67fe7dc5
DL
70 DRM_FORMAT_C8,
71 DRM_FORMAT_RGB565,
72 DRM_FORMAT_XRGB8888,
465c120c 73 DRM_FORMAT_XBGR8888,
67fe7dc5 74 DRM_FORMAT_ARGB8888,
465c120c
MR
75 DRM_FORMAT_ABGR8888,
76 DRM_FORMAT_XRGB2101010,
465c120c 77 DRM_FORMAT_XBGR2101010,
ea916ea0
KM
78 DRM_FORMAT_YUYV,
79 DRM_FORMAT_YVYU,
80 DRM_FORMAT_UYVY,
81 DRM_FORMAT_VYUY,
465c120c
MR
82};
83
3d7d6510
MR
84/* Cursor formats */
85static const uint32_t intel_cursor_formats[] = {
86 DRM_FORMAT_ARGB8888,
87};
88
f1f644dc 89static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 90 struct intel_crtc_state *pipe_config);
18442d08 91static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 92 struct intel_crtc_state *pipe_config);
f1f644dc 93
eb1bfe80
JB
94static int intel_framebuffer_init(struct drm_device *dev,
95 struct intel_framebuffer *ifb,
96 struct drm_mode_fb_cmd2 *mode_cmd,
97 struct drm_i915_gem_object *obj);
5b18e57c
DV
98static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
99static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
bc58be60 100static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
29407aab 101static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
102 struct intel_link_m_n *m_n,
103 struct intel_link_m_n *m2_n2);
29407aab 104static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97 105static void haswell_set_pipeconf(struct drm_crtc *crtc);
391bf048 106static void haswell_set_pipemisc(struct drm_crtc *crtc);
d288f65f 107static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 108 const struct intel_crtc_state *pipe_config);
d288f65f 109static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 110 const struct intel_crtc_state *pipe_config);
613d2b27
ML
111static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
112static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
549e2bfb
CK
113static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
114 struct intel_crtc_state *crtc_state);
bfd16b2a
ML
115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
043e9bda 118static void intel_modeset_setup_hw_state(struct drm_device *dev);
2622a081 119static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
e7457a9a 120
79e53945 121typedef struct {
0206e353 122 int min, max;
79e53945
JB
123} intel_range_t;
124
125typedef struct {
0206e353
AJ
126 int dot_limit;
127 int p2_slow, p2_fast;
79e53945
JB
128} intel_p2_t;
129
d4906093
ML
130typedef struct intel_limit intel_limit_t;
131struct intel_limit {
0206e353
AJ
132 intel_range_t dot, vco, n, m, m1, m2, p, p1;
133 intel_p2_t p2;
d4906093 134};
79e53945 135
bfa7df01
VS
136/* returns HPLL frequency in kHz */
137static int valleyview_get_vco(struct drm_i915_private *dev_priv)
138{
139 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
140
141 /* Obtain SKU information */
142 mutex_lock(&dev_priv->sb_lock);
143 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
144 CCK_FUSE_HPLL_FREQ_MASK;
145 mutex_unlock(&dev_priv->sb_lock);
146
147 return vco_freq[hpll_freq] * 1000;
148}
149
c30fec65
VS
150int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
151 const char *name, u32 reg, int ref_freq)
bfa7df01
VS
152{
153 u32 val;
154 int divider;
155
bfa7df01
VS
156 mutex_lock(&dev_priv->sb_lock);
157 val = vlv_cck_read(dev_priv, reg);
158 mutex_unlock(&dev_priv->sb_lock);
159
160 divider = val & CCK_FREQUENCY_VALUES;
161
162 WARN((val & CCK_FREQUENCY_STATUS) !=
163 (divider << CCK_FREQUENCY_STATUS_SHIFT),
164 "%s change in progress\n", name);
165
c30fec65
VS
166 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
167}
168
169static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
170 const char *name, u32 reg)
171{
172 if (dev_priv->hpll_freq == 0)
173 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
174
175 return vlv_get_cck_clock(dev_priv, name, reg,
176 dev_priv->hpll_freq);
bfa7df01
VS
177}
178
e7dc33f3
VS
179static int
180intel_pch_rawclk(struct drm_i915_private *dev_priv)
d2acd215 181{
e7dc33f3
VS
182 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
183}
d2acd215 184
e7dc33f3
VS
185static int
186intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
187{
35d38d1f
VS
188 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
189 CCK_DISPLAY_REF_CLOCK_CONTROL);
d2acd215
DV
190}
191
e7dc33f3
VS
192static int
193intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
79e50a4f 194{
79e50a4f
JN
195 uint32_t clkcfg;
196
e7dc33f3 197 /* hrawclock is 1/4 the FSB frequency */
79e50a4f
JN
198 clkcfg = I915_READ(CLKCFG);
199 switch (clkcfg & CLKCFG_FSB_MASK) {
200 case CLKCFG_FSB_400:
e7dc33f3 201 return 100000;
79e50a4f 202 case CLKCFG_FSB_533:
e7dc33f3 203 return 133333;
79e50a4f 204 case CLKCFG_FSB_667:
e7dc33f3 205 return 166667;
79e50a4f 206 case CLKCFG_FSB_800:
e7dc33f3 207 return 200000;
79e50a4f 208 case CLKCFG_FSB_1067:
e7dc33f3 209 return 266667;
79e50a4f 210 case CLKCFG_FSB_1333:
e7dc33f3 211 return 333333;
79e50a4f
JN
212 /* these two are just a guess; one of them might be right */
213 case CLKCFG_FSB_1600:
214 case CLKCFG_FSB_1600_ALT:
e7dc33f3 215 return 400000;
79e50a4f 216 default:
e7dc33f3 217 return 133333;
79e50a4f
JN
218 }
219}
220
e7dc33f3
VS
221static void intel_update_rawclk(struct drm_i915_private *dev_priv)
222{
223 if (HAS_PCH_SPLIT(dev_priv))
224 dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
225 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
226 dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
227 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
228 dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
229 else
230 return; /* no rawclk on other platforms, or no need to know it */
231
232 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
233}
234
bfa7df01
VS
235static void intel_update_czclk(struct drm_i915_private *dev_priv)
236{
666a4537 237 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
bfa7df01
VS
238 return;
239
240 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
241 CCK_CZ_CLOCK_CONTROL);
242
243 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
244}
245
021357ac 246static inline u32 /* units of 100MHz */
21a727b3
VS
247intel_fdi_link_freq(struct drm_i915_private *dev_priv,
248 const struct intel_crtc_state *pipe_config)
021357ac 249{
21a727b3
VS
250 if (HAS_DDI(dev_priv))
251 return pipe_config->port_clock; /* SPLL */
252 else if (IS_GEN5(dev_priv))
253 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
e3b247da 254 else
21a727b3 255 return 270000;
021357ac
CW
256}
257
5d536e28 258static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 259 .dot = { .min = 25000, .max = 350000 },
9c333719 260 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 261 .n = { .min = 2, .max = 16 },
0206e353
AJ
262 .m = { .min = 96, .max = 140 },
263 .m1 = { .min = 18, .max = 26 },
264 .m2 = { .min = 6, .max = 16 },
265 .p = { .min = 4, .max = 128 },
266 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
267 .p2 = { .dot_limit = 165000,
268 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
269};
270
5d536e28
DV
271static const intel_limit_t intel_limits_i8xx_dvo = {
272 .dot = { .min = 25000, .max = 350000 },
9c333719 273 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 274 .n = { .min = 2, .max = 16 },
5d536e28
DV
275 .m = { .min = 96, .max = 140 },
276 .m1 = { .min = 18, .max = 26 },
277 .m2 = { .min = 6, .max = 16 },
278 .p = { .min = 4, .max = 128 },
279 .p1 = { .min = 2, .max = 33 },
280 .p2 = { .dot_limit = 165000,
281 .p2_slow = 4, .p2_fast = 4 },
282};
283
e4b36699 284static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 285 .dot = { .min = 25000, .max = 350000 },
9c333719 286 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 287 .n = { .min = 2, .max = 16 },
0206e353
AJ
288 .m = { .min = 96, .max = 140 },
289 .m1 = { .min = 18, .max = 26 },
290 .m2 = { .min = 6, .max = 16 },
291 .p = { .min = 4, .max = 128 },
292 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
293 .p2 = { .dot_limit = 165000,
294 .p2_slow = 14, .p2_fast = 7 },
e4b36699 295};
273e27ca 296
e4b36699 297static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
298 .dot = { .min = 20000, .max = 400000 },
299 .vco = { .min = 1400000, .max = 2800000 },
300 .n = { .min = 1, .max = 6 },
301 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
302 .m1 = { .min = 8, .max = 18 },
303 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
304 .p = { .min = 5, .max = 80 },
305 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
306 .p2 = { .dot_limit = 200000,
307 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
308};
309
310static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
311 .dot = { .min = 20000, .max = 400000 },
312 .vco = { .min = 1400000, .max = 2800000 },
313 .n = { .min = 1, .max = 6 },
314 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
315 .m1 = { .min = 8, .max = 18 },
316 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
317 .p = { .min = 7, .max = 98 },
318 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
319 .p2 = { .dot_limit = 112000,
320 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
321};
322
273e27ca 323
e4b36699 324static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
325 .dot = { .min = 25000, .max = 270000 },
326 .vco = { .min = 1750000, .max = 3500000},
327 .n = { .min = 1, .max = 4 },
328 .m = { .min = 104, .max = 138 },
329 .m1 = { .min = 17, .max = 23 },
330 .m2 = { .min = 5, .max = 11 },
331 .p = { .min = 10, .max = 30 },
332 .p1 = { .min = 1, .max = 3},
333 .p2 = { .dot_limit = 270000,
334 .p2_slow = 10,
335 .p2_fast = 10
044c7c41 336 },
e4b36699
KP
337};
338
339static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
340 .dot = { .min = 22000, .max = 400000 },
341 .vco = { .min = 1750000, .max = 3500000},
342 .n = { .min = 1, .max = 4 },
343 .m = { .min = 104, .max = 138 },
344 .m1 = { .min = 16, .max = 23 },
345 .m2 = { .min = 5, .max = 11 },
346 .p = { .min = 5, .max = 80 },
347 .p1 = { .min = 1, .max = 8},
348 .p2 = { .dot_limit = 165000,
349 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
350};
351
352static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
353 .dot = { .min = 20000, .max = 115000 },
354 .vco = { .min = 1750000, .max = 3500000 },
355 .n = { .min = 1, .max = 3 },
356 .m = { .min = 104, .max = 138 },
357 .m1 = { .min = 17, .max = 23 },
358 .m2 = { .min = 5, .max = 11 },
359 .p = { .min = 28, .max = 112 },
360 .p1 = { .min = 2, .max = 8 },
361 .p2 = { .dot_limit = 0,
362 .p2_slow = 14, .p2_fast = 14
044c7c41 363 },
e4b36699
KP
364};
365
366static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
367 .dot = { .min = 80000, .max = 224000 },
368 .vco = { .min = 1750000, .max = 3500000 },
369 .n = { .min = 1, .max = 3 },
370 .m = { .min = 104, .max = 138 },
371 .m1 = { .min = 17, .max = 23 },
372 .m2 = { .min = 5, .max = 11 },
373 .p = { .min = 14, .max = 42 },
374 .p1 = { .min = 2, .max = 6 },
375 .p2 = { .dot_limit = 0,
376 .p2_slow = 7, .p2_fast = 7
044c7c41 377 },
e4b36699
KP
378};
379
f2b115e6 380static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
381 .dot = { .min = 20000, .max = 400000},
382 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 383 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
384 .n = { .min = 3, .max = 6 },
385 .m = { .min = 2, .max = 256 },
273e27ca 386 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
387 .m1 = { .min = 0, .max = 0 },
388 .m2 = { .min = 0, .max = 254 },
389 .p = { .min = 5, .max = 80 },
390 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
391 .p2 = { .dot_limit = 200000,
392 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
393};
394
f2b115e6 395static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
396 .dot = { .min = 20000, .max = 400000 },
397 .vco = { .min = 1700000, .max = 3500000 },
398 .n = { .min = 3, .max = 6 },
399 .m = { .min = 2, .max = 256 },
400 .m1 = { .min = 0, .max = 0 },
401 .m2 = { .min = 0, .max = 254 },
402 .p = { .min = 7, .max = 112 },
403 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
404 .p2 = { .dot_limit = 112000,
405 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
406};
407
273e27ca
EA
408/* Ironlake / Sandybridge
409 *
410 * We calculate clock using (register_value + 2) for N/M1/M2, so here
411 * the range value for them is (actual_value - 2).
412 */
b91ad0ec 413static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
414 .dot = { .min = 25000, .max = 350000 },
415 .vco = { .min = 1760000, .max = 3510000 },
416 .n = { .min = 1, .max = 5 },
417 .m = { .min = 79, .max = 127 },
418 .m1 = { .min = 12, .max = 22 },
419 .m2 = { .min = 5, .max = 9 },
420 .p = { .min = 5, .max = 80 },
421 .p1 = { .min = 1, .max = 8 },
422 .p2 = { .dot_limit = 225000,
423 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
424};
425
b91ad0ec 426static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
427 .dot = { .min = 25000, .max = 350000 },
428 .vco = { .min = 1760000, .max = 3510000 },
429 .n = { .min = 1, .max = 3 },
430 .m = { .min = 79, .max = 118 },
431 .m1 = { .min = 12, .max = 22 },
432 .m2 = { .min = 5, .max = 9 },
433 .p = { .min = 28, .max = 112 },
434 .p1 = { .min = 2, .max = 8 },
435 .p2 = { .dot_limit = 225000,
436 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
437};
438
439static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
440 .dot = { .min = 25000, .max = 350000 },
441 .vco = { .min = 1760000, .max = 3510000 },
442 .n = { .min = 1, .max = 3 },
443 .m = { .min = 79, .max = 127 },
444 .m1 = { .min = 12, .max = 22 },
445 .m2 = { .min = 5, .max = 9 },
446 .p = { .min = 14, .max = 56 },
447 .p1 = { .min = 2, .max = 8 },
448 .p2 = { .dot_limit = 225000,
449 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
450};
451
273e27ca 452/* LVDS 100mhz refclk limits. */
b91ad0ec 453static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
454 .dot = { .min = 25000, .max = 350000 },
455 .vco = { .min = 1760000, .max = 3510000 },
456 .n = { .min = 1, .max = 2 },
457 .m = { .min = 79, .max = 126 },
458 .m1 = { .min = 12, .max = 22 },
459 .m2 = { .min = 5, .max = 9 },
460 .p = { .min = 28, .max = 112 },
0206e353 461 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
462 .p2 = { .dot_limit = 225000,
463 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
464};
465
466static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
467 .dot = { .min = 25000, .max = 350000 },
468 .vco = { .min = 1760000, .max = 3510000 },
469 .n = { .min = 1, .max = 3 },
470 .m = { .min = 79, .max = 126 },
471 .m1 = { .min = 12, .max = 22 },
472 .m2 = { .min = 5, .max = 9 },
473 .p = { .min = 14, .max = 42 },
0206e353 474 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
475 .p2 = { .dot_limit = 225000,
476 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
477};
478
dc730512 479static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
480 /*
481 * These are the data rate limits (measured in fast clocks)
482 * since those are the strictest limits we have. The fast
483 * clock and actual rate limits are more relaxed, so checking
484 * them would make no difference.
485 */
486 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 487 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 488 .n = { .min = 1, .max = 7 },
a0c4da24
JB
489 .m1 = { .min = 2, .max = 3 },
490 .m2 = { .min = 11, .max = 156 },
b99ab663 491 .p1 = { .min = 2, .max = 3 },
5fdc9c49 492 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
493};
494
ef9348c8
CML
495static const intel_limit_t intel_limits_chv = {
496 /*
497 * These are the data rate limits (measured in fast clocks)
498 * since those are the strictest limits we have. The fast
499 * clock and actual rate limits are more relaxed, so checking
500 * them would make no difference.
501 */
502 .dot = { .min = 25000 * 5, .max = 540000 * 5},
17fe1021 503 .vco = { .min = 4800000, .max = 6480000 },
ef9348c8
CML
504 .n = { .min = 1, .max = 1 },
505 .m1 = { .min = 2, .max = 2 },
506 .m2 = { .min = 24 << 22, .max = 175 << 22 },
507 .p1 = { .min = 2, .max = 4 },
508 .p2 = { .p2_slow = 1, .p2_fast = 14 },
509};
510
5ab7b0b7
ID
511static const intel_limit_t intel_limits_bxt = {
512 /* FIXME: find real dot limits */
513 .dot = { .min = 0, .max = INT_MAX },
e6292556 514 .vco = { .min = 4800000, .max = 6700000 },
5ab7b0b7
ID
515 .n = { .min = 1, .max = 1 },
516 .m1 = { .min = 2, .max = 2 },
517 /* FIXME: find real m2 limits */
518 .m2 = { .min = 2 << 22, .max = 255 << 22 },
519 .p1 = { .min = 2, .max = 4 },
520 .p2 = { .p2_slow = 1, .p2_fast = 20 },
521};
522
cdba954e
ACO
523static bool
524needs_modeset(struct drm_crtc_state *state)
525{
fc596660 526 return drm_atomic_crtc_needs_modeset(state);
cdba954e
ACO
527}
528
e0638cdf
PZ
529/**
530 * Returns whether any output on the specified pipe is of the specified type
531 */
4093561b 532bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
e0638cdf 533{
409ee761 534 struct drm_device *dev = crtc->base.dev;
e0638cdf
PZ
535 struct intel_encoder *encoder;
536
409ee761 537 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
e0638cdf
PZ
538 if (encoder->type == type)
539 return true;
540
541 return false;
542}
543
d0737e1d
ACO
544/**
545 * Returns whether any output on the specified pipe will have the specified
546 * type after a staged modeset is complete, i.e., the same as
547 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
548 * encoder->crtc.
549 */
a93e255f
ACO
550static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
551 int type)
d0737e1d 552{
a93e255f 553 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 554 struct drm_connector *connector;
a93e255f 555 struct drm_connector_state *connector_state;
d0737e1d 556 struct intel_encoder *encoder;
a93e255f
ACO
557 int i, num_connectors = 0;
558
da3ced29 559 for_each_connector_in_state(state, connector, connector_state, i) {
a93e255f
ACO
560 if (connector_state->crtc != crtc_state->base.crtc)
561 continue;
562
563 num_connectors++;
d0737e1d 564
a93e255f
ACO
565 encoder = to_intel_encoder(connector_state->best_encoder);
566 if (encoder->type == type)
d0737e1d 567 return true;
a93e255f
ACO
568 }
569
570 WARN_ON(num_connectors == 0);
d0737e1d
ACO
571
572 return false;
573}
574
dccbea3b
ID
575/*
576 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
577 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
578 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
579 * The helpers' return value is the rate of the clock that is fed to the
580 * display engine's pipe which can be the above fast dot clock rate or a
581 * divided-down version of it.
582 */
f2b115e6 583/* m1 is reserved as 0 in Pineview, n is a ring counter */
dccbea3b 584static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
79e53945 585{
2177832f
SL
586 clock->m = clock->m2 + 2;
587 clock->p = clock->p1 * clock->p2;
ed5ca77e 588 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 589 return 0;
fb03ac01
VS
590 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
591 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
592
593 return clock->dot;
2177832f
SL
594}
595
7429e9d4
DV
596static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
597{
598 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
599}
600
dccbea3b 601static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
2177832f 602{
7429e9d4 603 clock->m = i9xx_dpll_compute_m(clock);
79e53945 604 clock->p = clock->p1 * clock->p2;
ed5ca77e 605 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
dccbea3b 606 return 0;
fb03ac01
VS
607 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
608 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
609
610 return clock->dot;
79e53945
JB
611}
612
dccbea3b 613static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
589eca67
ID
614{
615 clock->m = clock->m1 * clock->m2;
616 clock->p = clock->p1 * clock->p2;
617 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 618 return 0;
589eca67
ID
619 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
620 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
621
622 return clock->dot / 5;
589eca67
ID
623}
624
dccbea3b 625int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
ef9348c8
CML
626{
627 clock->m = clock->m1 * clock->m2;
628 clock->p = clock->p1 * clock->p2;
629 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 630 return 0;
ef9348c8
CML
631 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
632 clock->n << 22);
633 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
634
635 return clock->dot / 5;
ef9348c8
CML
636}
637
7c04d1d9 638#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
639/**
640 * Returns whether the given set of divisors are valid for a given refclk with
641 * the given connectors.
642 */
643
1b894b59
CW
644static bool intel_PLL_is_valid(struct drm_device *dev,
645 const intel_limit_t *limit,
646 const intel_clock_t *clock)
79e53945 647{
f01b7962
VS
648 if (clock->n < limit->n.min || limit->n.max < clock->n)
649 INTELPllInvalid("n out of range\n");
79e53945 650 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 651 INTELPllInvalid("p1 out of range\n");
79e53945 652 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 653 INTELPllInvalid("m2 out of range\n");
79e53945 654 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 655 INTELPllInvalid("m1 out of range\n");
f01b7962 656
666a4537
WB
657 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
658 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
f01b7962
VS
659 if (clock->m1 <= clock->m2)
660 INTELPllInvalid("m1 <= m2\n");
661
666a4537 662 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
f01b7962
VS
663 if (clock->p < limit->p.min || limit->p.max < clock->p)
664 INTELPllInvalid("p out of range\n");
665 if (clock->m < limit->m.min || limit->m.max < clock->m)
666 INTELPllInvalid("m out of range\n");
667 }
668
79e53945 669 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 670 INTELPllInvalid("vco out of range\n");
79e53945
JB
671 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
672 * connector, etc., rather than just a single range.
673 */
674 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 675 INTELPllInvalid("dot out of range\n");
79e53945
JB
676
677 return true;
678}
679
3b1429d9
VS
680static int
681i9xx_select_p2_div(const intel_limit_t *limit,
682 const struct intel_crtc_state *crtc_state,
683 int target)
79e53945 684{
3b1429d9 685 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 686
a93e255f 687 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 688 /*
a210b028
DV
689 * For LVDS just rely on its current settings for dual-channel.
690 * We haven't figured out how to reliably set up different
691 * single/dual channel state, if we even can.
79e53945 692 */
1974cad0 693 if (intel_is_dual_link_lvds(dev))
3b1429d9 694 return limit->p2.p2_fast;
79e53945 695 else
3b1429d9 696 return limit->p2.p2_slow;
79e53945
JB
697 } else {
698 if (target < limit->p2.dot_limit)
3b1429d9 699 return limit->p2.p2_slow;
79e53945 700 else
3b1429d9 701 return limit->p2.p2_fast;
79e53945 702 }
3b1429d9
VS
703}
704
70e8aa21
ACO
705/*
706 * Returns a set of divisors for the desired target clock with the given
707 * refclk, or FALSE. The returned values represent the clock equation:
708 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
709 *
710 * Target and reference clocks are specified in kHz.
711 *
712 * If match_clock is provided, then best_clock P divider must match the P
713 * divider from @match_clock used for LVDS downclocking.
714 */
3b1429d9
VS
715static bool
716i9xx_find_best_dpll(const intel_limit_t *limit,
717 struct intel_crtc_state *crtc_state,
718 int target, int refclk, intel_clock_t *match_clock,
719 intel_clock_t *best_clock)
720{
721 struct drm_device *dev = crtc_state->base.crtc->dev;
722 intel_clock_t clock;
723 int err = target;
79e53945 724
0206e353 725 memset(best_clock, 0, sizeof(*best_clock));
79e53945 726
3b1429d9
VS
727 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
728
42158660
ZY
729 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
730 clock.m1++) {
731 for (clock.m2 = limit->m2.min;
732 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 733 if (clock.m2 >= clock.m1)
42158660
ZY
734 break;
735 for (clock.n = limit->n.min;
736 clock.n <= limit->n.max; clock.n++) {
737 for (clock.p1 = limit->p1.min;
738 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
739 int this_err;
740
dccbea3b 741 i9xx_calc_dpll_params(refclk, &clock);
ac58c3f0
DV
742 if (!intel_PLL_is_valid(dev, limit,
743 &clock))
744 continue;
745 if (match_clock &&
746 clock.p != match_clock->p)
747 continue;
748
749 this_err = abs(clock.dot - target);
750 if (this_err < err) {
751 *best_clock = clock;
752 err = this_err;
753 }
754 }
755 }
756 }
757 }
758
759 return (err != target);
760}
761
70e8aa21
ACO
762/*
763 * Returns a set of divisors for the desired target clock with the given
764 * refclk, or FALSE. The returned values represent the clock equation:
765 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
766 *
767 * Target and reference clocks are specified in kHz.
768 *
769 * If match_clock is provided, then best_clock P divider must match the P
770 * divider from @match_clock used for LVDS downclocking.
771 */
ac58c3f0 772static bool
a93e255f
ACO
773pnv_find_best_dpll(const intel_limit_t *limit,
774 struct intel_crtc_state *crtc_state,
ee9300bb
DV
775 int target, int refclk, intel_clock_t *match_clock,
776 intel_clock_t *best_clock)
79e53945 777{
3b1429d9 778 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 779 intel_clock_t clock;
79e53945
JB
780 int err = target;
781
0206e353 782 memset(best_clock, 0, sizeof(*best_clock));
79e53945 783
3b1429d9
VS
784 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
785
42158660
ZY
786 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
787 clock.m1++) {
788 for (clock.m2 = limit->m2.min;
789 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
790 for (clock.n = limit->n.min;
791 clock.n <= limit->n.max; clock.n++) {
792 for (clock.p1 = limit->p1.min;
793 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
794 int this_err;
795
dccbea3b 796 pnv_calc_dpll_params(refclk, &clock);
1b894b59
CW
797 if (!intel_PLL_is_valid(dev, limit,
798 &clock))
79e53945 799 continue;
cec2f356
SP
800 if (match_clock &&
801 clock.p != match_clock->p)
802 continue;
79e53945
JB
803
804 this_err = abs(clock.dot - target);
805 if (this_err < err) {
806 *best_clock = clock;
807 err = this_err;
808 }
809 }
810 }
811 }
812 }
813
814 return (err != target);
815}
816
997c030c
ACO
817/*
818 * Returns a set of divisors for the desired target clock with the given
819 * refclk, or FALSE. The returned values represent the clock equation:
820 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
70e8aa21
ACO
821 *
822 * Target and reference clocks are specified in kHz.
823 *
824 * If match_clock is provided, then best_clock P divider must match the P
825 * divider from @match_clock used for LVDS downclocking.
997c030c 826 */
d4906093 827static bool
a93e255f
ACO
828g4x_find_best_dpll(const intel_limit_t *limit,
829 struct intel_crtc_state *crtc_state,
ee9300bb
DV
830 int target, int refclk, intel_clock_t *match_clock,
831 intel_clock_t *best_clock)
d4906093 832{
3b1429d9 833 struct drm_device *dev = crtc_state->base.crtc->dev;
d4906093
ML
834 intel_clock_t clock;
835 int max_n;
3b1429d9 836 bool found = false;
6ba770dc
AJ
837 /* approximately equals target * 0.00585 */
838 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
839
840 memset(best_clock, 0, sizeof(*best_clock));
3b1429d9
VS
841
842 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
843
d4906093 844 max_n = limit->n.max;
f77f13e2 845 /* based on hardware requirement, prefer smaller n to precision */
d4906093 846 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 847 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
848 for (clock.m1 = limit->m1.max;
849 clock.m1 >= limit->m1.min; clock.m1--) {
850 for (clock.m2 = limit->m2.max;
851 clock.m2 >= limit->m2.min; clock.m2--) {
852 for (clock.p1 = limit->p1.max;
853 clock.p1 >= limit->p1.min; clock.p1--) {
854 int this_err;
855
dccbea3b 856 i9xx_calc_dpll_params(refclk, &clock);
1b894b59
CW
857 if (!intel_PLL_is_valid(dev, limit,
858 &clock))
d4906093 859 continue;
1b894b59
CW
860
861 this_err = abs(clock.dot - target);
d4906093
ML
862 if (this_err < err_most) {
863 *best_clock = clock;
864 err_most = this_err;
865 max_n = clock.n;
866 found = true;
867 }
868 }
869 }
870 }
871 }
2c07245f
ZW
872 return found;
873}
874
d5dd62bd
ID
875/*
876 * Check if the calculated PLL configuration is more optimal compared to the
877 * best configuration and error found so far. Return the calculated error.
878 */
879static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
880 const intel_clock_t *calculated_clock,
881 const intel_clock_t *best_clock,
882 unsigned int best_error_ppm,
883 unsigned int *error_ppm)
884{
9ca3ba01
ID
885 /*
886 * For CHV ignore the error and consider only the P value.
887 * Prefer a bigger P value based on HW requirements.
888 */
889 if (IS_CHERRYVIEW(dev)) {
890 *error_ppm = 0;
891
892 return calculated_clock->p > best_clock->p;
893 }
894
24be4e46
ID
895 if (WARN_ON_ONCE(!target_freq))
896 return false;
897
d5dd62bd
ID
898 *error_ppm = div_u64(1000000ULL *
899 abs(target_freq - calculated_clock->dot),
900 target_freq);
901 /*
902 * Prefer a better P value over a better (smaller) error if the error
903 * is small. Ensure this preference for future configurations too by
904 * setting the error to 0.
905 */
906 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
907 *error_ppm = 0;
908
909 return true;
910 }
911
912 return *error_ppm + 10 < best_error_ppm;
913}
914
65b3d6a9
ACO
915/*
916 * Returns a set of divisors for the desired target clock with the given
917 * refclk, or FALSE. The returned values represent the clock equation:
918 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
919 */
a0c4da24 920static bool
a93e255f
ACO
921vlv_find_best_dpll(const intel_limit_t *limit,
922 struct intel_crtc_state *crtc_state,
ee9300bb
DV
923 int target, int refclk, intel_clock_t *match_clock,
924 intel_clock_t *best_clock)
a0c4da24 925{
a93e255f 926 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 927 struct drm_device *dev = crtc->base.dev;
6b4bf1c4 928 intel_clock_t clock;
69e4f900 929 unsigned int bestppm = 1000000;
27e639bf
VS
930 /* min update 19.2 MHz */
931 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 932 bool found = false;
a0c4da24 933
6b4bf1c4
VS
934 target *= 5; /* fast clock */
935
936 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
937
938 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 939 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 940 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 941 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 942 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 943 clock.p = clock.p1 * clock.p2;
a0c4da24 944 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 945 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
d5dd62bd 946 unsigned int ppm;
69e4f900 947
6b4bf1c4
VS
948 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
949 refclk * clock.m1);
950
dccbea3b 951 vlv_calc_dpll_params(refclk, &clock);
43b0ac53 952
f01b7962
VS
953 if (!intel_PLL_is_valid(dev, limit,
954 &clock))
43b0ac53
VS
955 continue;
956
d5dd62bd
ID
957 if (!vlv_PLL_is_optimal(dev, target,
958 &clock,
959 best_clock,
960 bestppm, &ppm))
961 continue;
6b4bf1c4 962
d5dd62bd
ID
963 *best_clock = clock;
964 bestppm = ppm;
965 found = true;
a0c4da24
JB
966 }
967 }
968 }
969 }
a0c4da24 970
49e497ef 971 return found;
a0c4da24 972}
a4fc5ed6 973
65b3d6a9
ACO
974/*
975 * Returns a set of divisors for the desired target clock with the given
976 * refclk, or FALSE. The returned values represent the clock equation:
977 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
978 */
ef9348c8 979static bool
a93e255f
ACO
980chv_find_best_dpll(const intel_limit_t *limit,
981 struct intel_crtc_state *crtc_state,
ef9348c8
CML
982 int target, int refclk, intel_clock_t *match_clock,
983 intel_clock_t *best_clock)
984{
a93e255f 985 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 986 struct drm_device *dev = crtc->base.dev;
9ca3ba01 987 unsigned int best_error_ppm;
ef9348c8
CML
988 intel_clock_t clock;
989 uint64_t m2;
990 int found = false;
991
992 memset(best_clock, 0, sizeof(*best_clock));
9ca3ba01 993 best_error_ppm = 1000000;
ef9348c8
CML
994
995 /*
996 * Based on hardware doc, the n always set to 1, and m1 always
997 * set to 2. If requires to support 200Mhz refclk, we need to
998 * revisit this because n may not 1 anymore.
999 */
1000 clock.n = 1, clock.m1 = 2;
1001 target *= 5; /* fast clock */
1002
1003 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1004 for (clock.p2 = limit->p2.p2_fast;
1005 clock.p2 >= limit->p2.p2_slow;
1006 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
9ca3ba01 1007 unsigned int error_ppm;
ef9348c8
CML
1008
1009 clock.p = clock.p1 * clock.p2;
1010
1011 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1012 clock.n) << 22, refclk * clock.m1);
1013
1014 if (m2 > INT_MAX/clock.m1)
1015 continue;
1016
1017 clock.m2 = m2;
1018
dccbea3b 1019 chv_calc_dpll_params(refclk, &clock);
ef9348c8
CML
1020
1021 if (!intel_PLL_is_valid(dev, limit, &clock))
1022 continue;
1023
9ca3ba01
ID
1024 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1025 best_error_ppm, &error_ppm))
1026 continue;
1027
1028 *best_clock = clock;
1029 best_error_ppm = error_ppm;
1030 found = true;
ef9348c8
CML
1031 }
1032 }
1033
1034 return found;
1035}
1036
5ab7b0b7
ID
1037bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1038 intel_clock_t *best_clock)
1039{
65b3d6a9
ACO
1040 int refclk = 100000;
1041 const intel_limit_t *limit = &intel_limits_bxt;
5ab7b0b7 1042
65b3d6a9 1043 return chv_find_best_dpll(limit, crtc_state,
5ab7b0b7
ID
1044 target_clock, refclk, NULL, best_clock);
1045}
1046
20ddf665
VS
1047bool intel_crtc_active(struct drm_crtc *crtc)
1048{
1049 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1050
1051 /* Be paranoid as we can arrive here with only partial
1052 * state retrieved from the hardware during setup.
1053 *
241bfc38 1054 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
1055 * as Haswell has gained clock readout/fastboot support.
1056 *
66e514c1 1057 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665 1058 * properly reconstruct framebuffers.
c3d1f436
MR
1059 *
1060 * FIXME: The intel_crtc->active here should be switched to
1061 * crtc->state->active once we have proper CRTC states wired up
1062 * for atomic.
20ddf665 1063 */
c3d1f436 1064 return intel_crtc->active && crtc->primary->state->fb &&
6e3c9717 1065 intel_crtc->config->base.adjusted_mode.crtc_clock;
20ddf665
VS
1066}
1067
a5c961d1
PZ
1068enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1069 enum pipe pipe)
1070{
1071 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1072 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1073
6e3c9717 1074 return intel_crtc->config->cpu_transcoder;
a5c961d1
PZ
1075}
1076
fbf49ea2
VS
1077static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1078{
1079 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1080 i915_reg_t reg = PIPEDSL(pipe);
fbf49ea2
VS
1081 u32 line1, line2;
1082 u32 line_mask;
1083
1084 if (IS_GEN2(dev))
1085 line_mask = DSL_LINEMASK_GEN2;
1086 else
1087 line_mask = DSL_LINEMASK_GEN3;
1088
1089 line1 = I915_READ(reg) & line_mask;
6adfb1ef 1090 msleep(5);
fbf49ea2
VS
1091 line2 = I915_READ(reg) & line_mask;
1092
1093 return line1 == line2;
1094}
1095
ab7ad7f6
KP
1096/*
1097 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 1098 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
1099 *
1100 * After disabling a pipe, we can't wait for vblank in the usual way,
1101 * spinning on the vblank interrupt status bit, since we won't actually
1102 * see an interrupt when the pipe is disabled.
1103 *
ab7ad7f6
KP
1104 * On Gen4 and above:
1105 * wait for the pipe register state bit to turn off
1106 *
1107 * Otherwise:
1108 * wait for the display line value to settle (it usually
1109 * ends up stopping at the start of the next frame).
58e10eb9 1110 *
9d0498a2 1111 */
575f7ab7 1112static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 1113{
575f7ab7 1114 struct drm_device *dev = crtc->base.dev;
9d0498a2 1115 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 1116 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 1117 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
1118
1119 if (INTEL_INFO(dev)->gen >= 4) {
f0f59a00 1120 i915_reg_t reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
1121
1122 /* Wait for the Pipe State to go off */
58e10eb9
CW
1123 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1124 100))
284637d9 1125 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1126 } else {
ab7ad7f6 1127 /* Wait for the display line to settle */
fbf49ea2 1128 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 1129 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1130 }
79e53945
JB
1131}
1132
b24e7179 1133/* Only for pre-ILK configs */
55607e8a
DV
1134void assert_pll(struct drm_i915_private *dev_priv,
1135 enum pipe pipe, bool state)
b24e7179 1136{
b24e7179
JB
1137 u32 val;
1138 bool cur_state;
1139
649636ef 1140 val = I915_READ(DPLL(pipe));
b24e7179 1141 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1142 I915_STATE_WARN(cur_state != state,
b24e7179 1143 "PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1144 onoff(state), onoff(cur_state));
b24e7179 1145}
b24e7179 1146
23538ef1 1147/* XXX: the dsi pll is shared between MIPI DSI ports */
8563b1e8 1148void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
23538ef1
JN
1149{
1150 u32 val;
1151 bool cur_state;
1152
a580516d 1153 mutex_lock(&dev_priv->sb_lock);
23538ef1 1154 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
a580516d 1155 mutex_unlock(&dev_priv->sb_lock);
23538ef1
JN
1156
1157 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1158 I915_STATE_WARN(cur_state != state,
23538ef1 1159 "DSI PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1160 onoff(state), onoff(cur_state));
23538ef1 1161}
23538ef1 1162
040484af
JB
1163static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1164 enum pipe pipe, bool state)
1165{
040484af 1166 bool cur_state;
ad80a810
PZ
1167 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1168 pipe);
040484af 1169
2d1fe073 1170 if (HAS_DDI(dev_priv)) {
affa9354 1171 /* DDI does not have a specific FDI_TX register */
649636ef 1172 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
ad80a810 1173 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7 1174 } else {
649636ef 1175 u32 val = I915_READ(FDI_TX_CTL(pipe));
bf507ef7
ED
1176 cur_state = !!(val & FDI_TX_ENABLE);
1177 }
e2c719b7 1178 I915_STATE_WARN(cur_state != state,
040484af 1179 "FDI TX state assertion failure (expected %s, current %s)\n",
87ad3212 1180 onoff(state), onoff(cur_state));
040484af
JB
1181}
1182#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1183#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1184
1185static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1186 enum pipe pipe, bool state)
1187{
040484af
JB
1188 u32 val;
1189 bool cur_state;
1190
649636ef 1191 val = I915_READ(FDI_RX_CTL(pipe));
d63fa0dc 1192 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1193 I915_STATE_WARN(cur_state != state,
040484af 1194 "FDI RX state assertion failure (expected %s, current %s)\n",
87ad3212 1195 onoff(state), onoff(cur_state));
040484af
JB
1196}
1197#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1198#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1199
1200static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1201 enum pipe pipe)
1202{
040484af
JB
1203 u32 val;
1204
1205 /* ILK FDI PLL is always enabled */
2d1fe073 1206 if (INTEL_INFO(dev_priv)->gen == 5)
040484af
JB
1207 return;
1208
bf507ef7 1209 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
2d1fe073 1210 if (HAS_DDI(dev_priv))
bf507ef7
ED
1211 return;
1212
649636ef 1213 val = I915_READ(FDI_TX_CTL(pipe));
e2c719b7 1214 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1215}
1216
55607e8a
DV
1217void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1218 enum pipe pipe, bool state)
040484af 1219{
040484af 1220 u32 val;
55607e8a 1221 bool cur_state;
040484af 1222
649636ef 1223 val = I915_READ(FDI_RX_CTL(pipe));
55607e8a 1224 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1225 I915_STATE_WARN(cur_state != state,
55607e8a 1226 "FDI RX PLL assertion failure (expected %s, current %s)\n",
87ad3212 1227 onoff(state), onoff(cur_state));
040484af
JB
1228}
1229
b680c37a
DV
1230void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1231 enum pipe pipe)
ea0760cf 1232{
bedd4dba 1233 struct drm_device *dev = dev_priv->dev;
f0f59a00 1234 i915_reg_t pp_reg;
ea0760cf
JB
1235 u32 val;
1236 enum pipe panel_pipe = PIPE_A;
0de3b485 1237 bool locked = true;
ea0760cf 1238
bedd4dba
JN
1239 if (WARN_ON(HAS_DDI(dev)))
1240 return;
1241
1242 if (HAS_PCH_SPLIT(dev)) {
1243 u32 port_sel;
1244
ea0760cf 1245 pp_reg = PCH_PP_CONTROL;
bedd4dba
JN
1246 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1247
1248 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1249 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1250 panel_pipe = PIPE_B;
1251 /* XXX: else fix for eDP */
666a4537 1252 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
bedd4dba
JN
1253 /* presumably write lock depends on pipe, not port select */
1254 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1255 panel_pipe = pipe;
ea0760cf
JB
1256 } else {
1257 pp_reg = PP_CONTROL;
bedd4dba
JN
1258 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1259 panel_pipe = PIPE_B;
ea0760cf
JB
1260 }
1261
1262 val = I915_READ(pp_reg);
1263 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1264 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1265 locked = false;
1266
e2c719b7 1267 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1268 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1269 pipe_name(pipe));
ea0760cf
JB
1270}
1271
93ce0ba6
JN
1272static void assert_cursor(struct drm_i915_private *dev_priv,
1273 enum pipe pipe, bool state)
1274{
1275 struct drm_device *dev = dev_priv->dev;
1276 bool cur_state;
1277
d9d82081 1278 if (IS_845G(dev) || IS_I865G(dev))
0b87c24e 1279 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
d9d82081 1280 else
5efb3e28 1281 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1282
e2c719b7 1283 I915_STATE_WARN(cur_state != state,
93ce0ba6 1284 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1285 pipe_name(pipe), onoff(state), onoff(cur_state));
93ce0ba6
JN
1286}
1287#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1288#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1289
b840d907
JB
1290void assert_pipe(struct drm_i915_private *dev_priv,
1291 enum pipe pipe, bool state)
b24e7179 1292{
63d7bbe9 1293 bool cur_state;
702e7a56
PZ
1294 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1295 pipe);
4feed0eb 1296 enum intel_display_power_domain power_domain;
b24e7179 1297
b6b5d049
VS
1298 /* if we need the pipe quirk it must be always on */
1299 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1300 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1301 state = true;
1302
4feed0eb
ID
1303 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1304 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
649636ef 1305 u32 val = I915_READ(PIPECONF(cpu_transcoder));
69310161 1306 cur_state = !!(val & PIPECONF_ENABLE);
4feed0eb
ID
1307
1308 intel_display_power_put(dev_priv, power_domain);
1309 } else {
1310 cur_state = false;
69310161
PZ
1311 }
1312
e2c719b7 1313 I915_STATE_WARN(cur_state != state,
63d7bbe9 1314 "pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1315 pipe_name(pipe), onoff(state), onoff(cur_state));
b24e7179
JB
1316}
1317
931872fc
CW
1318static void assert_plane(struct drm_i915_private *dev_priv,
1319 enum plane plane, bool state)
b24e7179 1320{
b24e7179 1321 u32 val;
931872fc 1322 bool cur_state;
b24e7179 1323
649636ef 1324 val = I915_READ(DSPCNTR(plane));
931872fc 1325 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1326 I915_STATE_WARN(cur_state != state,
931872fc 1327 "plane %c assertion failure (expected %s, current %s)\n",
87ad3212 1328 plane_name(plane), onoff(state), onoff(cur_state));
b24e7179
JB
1329}
1330
931872fc
CW
1331#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1332#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1333
b24e7179
JB
1334static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1335 enum pipe pipe)
1336{
653e1026 1337 struct drm_device *dev = dev_priv->dev;
649636ef 1338 int i;
b24e7179 1339
653e1026
VS
1340 /* Primary planes are fixed to pipes on gen4+ */
1341 if (INTEL_INFO(dev)->gen >= 4) {
649636ef 1342 u32 val = I915_READ(DSPCNTR(pipe));
e2c719b7 1343 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1344 "plane %c assertion failure, should be disabled but not\n",
1345 plane_name(pipe));
19ec1358 1346 return;
28c05794 1347 }
19ec1358 1348
b24e7179 1349 /* Need to check both planes against the pipe */
055e393f 1350 for_each_pipe(dev_priv, i) {
649636ef
VS
1351 u32 val = I915_READ(DSPCNTR(i));
1352 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
b24e7179 1353 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1354 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1355 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1356 plane_name(i), pipe_name(pipe));
b24e7179
JB
1357 }
1358}
1359
19332d7a
JB
1360static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1361 enum pipe pipe)
1362{
20674eef 1363 struct drm_device *dev = dev_priv->dev;
649636ef 1364 int sprite;
19332d7a 1365
7feb8b88 1366 if (INTEL_INFO(dev)->gen >= 9) {
3bdcfc0c 1367 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1368 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1369 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1370 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1371 sprite, pipe_name(pipe));
1372 }
666a4537 1373 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
3bdcfc0c 1374 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1375 u32 val = I915_READ(SPCNTR(pipe, sprite));
e2c719b7 1376 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1377 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1378 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1379 }
1380 } else if (INTEL_INFO(dev)->gen >= 7) {
649636ef 1381 u32 val = I915_READ(SPRCTL(pipe));
e2c719b7 1382 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1383 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1384 plane_name(pipe), pipe_name(pipe));
1385 } else if (INTEL_INFO(dev)->gen >= 5) {
649636ef 1386 u32 val = I915_READ(DVSCNTR(pipe));
e2c719b7 1387 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1388 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1389 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1390 }
1391}
1392
08c71e5e
VS
1393static void assert_vblank_disabled(struct drm_crtc *crtc)
1394{
e2c719b7 1395 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1396 drm_crtc_vblank_put(crtc);
1397}
1398
7abd4b35
ACO
1399void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1400 enum pipe pipe)
92f2584a 1401{
92f2584a
JB
1402 u32 val;
1403 bool enabled;
1404
649636ef 1405 val = I915_READ(PCH_TRANSCONF(pipe));
92f2584a 1406 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1407 I915_STATE_WARN(enabled,
9db4a9c7
JB
1408 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1409 pipe_name(pipe));
92f2584a
JB
1410}
1411
4e634389
KP
1412static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1413 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1414{
1415 if ((val & DP_PORT_EN) == 0)
1416 return false;
1417
2d1fe073 1418 if (HAS_PCH_CPT(dev_priv)) {
f0f59a00 1419 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
f0575e92
KP
1420 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1421 return false;
2d1fe073 1422 } else if (IS_CHERRYVIEW(dev_priv)) {
44f37d1f
CML
1423 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1424 return false;
f0575e92
KP
1425 } else {
1426 if ((val & DP_PIPE_MASK) != (pipe << 30))
1427 return false;
1428 }
1429 return true;
1430}
1431
1519b995
KP
1432static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1433 enum pipe pipe, u32 val)
1434{
dc0fa718 1435 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1436 return false;
1437
2d1fe073 1438 if (HAS_PCH_CPT(dev_priv)) {
dc0fa718 1439 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1440 return false;
2d1fe073 1441 } else if (IS_CHERRYVIEW(dev_priv)) {
44f37d1f
CML
1442 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1443 return false;
1519b995 1444 } else {
dc0fa718 1445 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1446 return false;
1447 }
1448 return true;
1449}
1450
1451static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1452 enum pipe pipe, u32 val)
1453{
1454 if ((val & LVDS_PORT_EN) == 0)
1455 return false;
1456
2d1fe073 1457 if (HAS_PCH_CPT(dev_priv)) {
1519b995
KP
1458 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1459 return false;
1460 } else {
1461 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1462 return false;
1463 }
1464 return true;
1465}
1466
1467static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1468 enum pipe pipe, u32 val)
1469{
1470 if ((val & ADPA_DAC_ENABLE) == 0)
1471 return false;
2d1fe073 1472 if (HAS_PCH_CPT(dev_priv)) {
1519b995
KP
1473 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1474 return false;
1475 } else {
1476 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1477 return false;
1478 }
1479 return true;
1480}
1481
291906f1 1482static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0f59a00
VS
1483 enum pipe pipe, i915_reg_t reg,
1484 u32 port_sel)
291906f1 1485{
47a05eca 1486 u32 val = I915_READ(reg);
e2c719b7 1487 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1488 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1489 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1490
2d1fe073 1491 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
75c5da27 1492 && (val & DP_PIPEB_SELECT),
de9a35ab 1493 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1494}
1495
1496static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
f0f59a00 1497 enum pipe pipe, i915_reg_t reg)
291906f1 1498{
47a05eca 1499 u32 val = I915_READ(reg);
e2c719b7 1500 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1501 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1502 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1503
2d1fe073 1504 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
75c5da27 1505 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1506 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1507}
1508
1509static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1510 enum pipe pipe)
1511{
291906f1 1512 u32 val;
291906f1 1513
f0575e92
KP
1514 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1515 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1516 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1 1517
649636ef 1518 val = I915_READ(PCH_ADPA);
e2c719b7 1519 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1520 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1521 pipe_name(pipe));
291906f1 1522
649636ef 1523 val = I915_READ(PCH_LVDS);
e2c719b7 1524 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1525 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1526 pipe_name(pipe));
291906f1 1527
e2debe91
PZ
1528 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1529 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1530 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1531}
1532
d288f65f 1533static void vlv_enable_pll(struct intel_crtc *crtc,
5cec258b 1534 const struct intel_crtc_state *pipe_config)
87442f73 1535{
426115cf
DV
1536 struct drm_device *dev = crtc->base.dev;
1537 struct drm_i915_private *dev_priv = dev->dev_private;
8bd3f301
VS
1538 enum pipe pipe = crtc->pipe;
1539 i915_reg_t reg = DPLL(pipe);
d288f65f 1540 u32 dpll = pipe_config->dpll_hw_state.dpll;
87442f73 1541
8bd3f301 1542 assert_pipe_disabled(dev_priv, pipe);
87442f73 1543
87442f73 1544 /* PLL is protected by panel, make sure we can write it */
7d1a83cb 1545 assert_panel_unlocked(dev_priv, pipe);
87442f73 1546
426115cf
DV
1547 I915_WRITE(reg, dpll);
1548 POSTING_READ(reg);
1549 udelay(150);
1550
1551 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
8bd3f301 1552 DRM_ERROR("DPLL %d failed to lock\n", pipe);
426115cf 1553
8bd3f301
VS
1554 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1555 POSTING_READ(DPLL_MD(pipe));
87442f73
DV
1556}
1557
d288f65f 1558static void chv_enable_pll(struct intel_crtc *crtc,
5cec258b 1559 const struct intel_crtc_state *pipe_config)
9d556c99
CML
1560{
1561 struct drm_device *dev = crtc->base.dev;
1562 struct drm_i915_private *dev_priv = dev->dev_private;
8bd3f301 1563 enum pipe pipe = crtc->pipe;
9d556c99 1564 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1565 u32 tmp;
1566
8bd3f301 1567 assert_pipe_disabled(dev_priv, pipe);
9d556c99 1568
7d1a83cb
VS
1569 /* PLL is protected by panel, make sure we can write it */
1570 assert_panel_unlocked(dev_priv, pipe);
1571
a580516d 1572 mutex_lock(&dev_priv->sb_lock);
9d556c99
CML
1573
1574 /* Enable back the 10bit clock to display controller */
1575 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1576 tmp |= DPIO_DCLKP_EN;
1577 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1578
54433e91
VS
1579 mutex_unlock(&dev_priv->sb_lock);
1580
9d556c99
CML
1581 /*
1582 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1583 */
1584 udelay(1);
1585
1586 /* Enable PLL */
d288f65f 1587 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1588
1589 /* Check PLL is locked */
a11b0703 1590 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99
CML
1591 DRM_ERROR("PLL %d failed to lock\n", pipe);
1592
c231775c
VS
1593 if (pipe != PIPE_A) {
1594 /*
1595 * WaPixelRepeatModeFixForC0:chv
1596 *
1597 * DPLLCMD is AWOL. Use chicken bits to propagate
1598 * the value from DPLLBMD to either pipe B or C.
1599 */
1600 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1601 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1602 I915_WRITE(CBR4_VLV, 0);
1603 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1604
1605 /*
1606 * DPLLB VGA mode also seems to cause problems.
1607 * We should always have it disabled.
1608 */
1609 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1610 } else {
1611 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1612 POSTING_READ(DPLL_MD(pipe));
1613 }
9d556c99
CML
1614}
1615
1c4e0274
VS
1616static int intel_num_dvo_pipes(struct drm_device *dev)
1617{
1618 struct intel_crtc *crtc;
1619 int count = 0;
1620
1621 for_each_intel_crtc(dev, crtc)
3538b9df 1622 count += crtc->base.state->active &&
409ee761 1623 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
1c4e0274
VS
1624
1625 return count;
1626}
1627
66e3d5c0 1628static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1629{
66e3d5c0
DV
1630 struct drm_device *dev = crtc->base.dev;
1631 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1632 i915_reg_t reg = DPLL(crtc->pipe);
6e3c9717 1633 u32 dpll = crtc->config->dpll_hw_state.dpll;
63d7bbe9 1634
66e3d5c0 1635 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1636
63d7bbe9 1637 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1638 if (IS_MOBILE(dev) && !IS_I830(dev))
1639 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1640
1c4e0274
VS
1641 /* Enable DVO 2x clock on both PLLs if necessary */
1642 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1643 /*
1644 * It appears to be important that we don't enable this
1645 * for the current pipe before otherwise configuring the
1646 * PLL. No idea how this should be handled if multiple
1647 * DVO outputs are enabled simultaneosly.
1648 */
1649 dpll |= DPLL_DVO_2X_MODE;
1650 I915_WRITE(DPLL(!crtc->pipe),
1651 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1652 }
66e3d5c0 1653
c2b63374
VS
1654 /*
1655 * Apparently we need to have VGA mode enabled prior to changing
1656 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1657 * dividers, even though the register value does change.
1658 */
1659 I915_WRITE(reg, 0);
1660
8e7a65aa
VS
1661 I915_WRITE(reg, dpll);
1662
66e3d5c0
DV
1663 /* Wait for the clocks to stabilize. */
1664 POSTING_READ(reg);
1665 udelay(150);
1666
1667 if (INTEL_INFO(dev)->gen >= 4) {
1668 I915_WRITE(DPLL_MD(crtc->pipe),
6e3c9717 1669 crtc->config->dpll_hw_state.dpll_md);
66e3d5c0
DV
1670 } else {
1671 /* The pixel multiplier can only be updated once the
1672 * DPLL is enabled and the clocks are stable.
1673 *
1674 * So write it again.
1675 */
1676 I915_WRITE(reg, dpll);
1677 }
63d7bbe9
JB
1678
1679 /* We do this three times for luck */
66e3d5c0 1680 I915_WRITE(reg, dpll);
63d7bbe9
JB
1681 POSTING_READ(reg);
1682 udelay(150); /* wait for warmup */
66e3d5c0 1683 I915_WRITE(reg, dpll);
63d7bbe9
JB
1684 POSTING_READ(reg);
1685 udelay(150); /* wait for warmup */
66e3d5c0 1686 I915_WRITE(reg, dpll);
63d7bbe9
JB
1687 POSTING_READ(reg);
1688 udelay(150); /* wait for warmup */
1689}
1690
1691/**
50b44a44 1692 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1693 * @dev_priv: i915 private structure
1694 * @pipe: pipe PLL to disable
1695 *
1696 * Disable the PLL for @pipe, making sure the pipe is off first.
1697 *
1698 * Note! This is for pre-ILK only.
1699 */
1c4e0274 1700static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1701{
1c4e0274
VS
1702 struct drm_device *dev = crtc->base.dev;
1703 struct drm_i915_private *dev_priv = dev->dev_private;
1704 enum pipe pipe = crtc->pipe;
1705
1706 /* Disable DVO 2x clock on both PLLs if necessary */
1707 if (IS_I830(dev) &&
409ee761 1708 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
3538b9df 1709 !intel_num_dvo_pipes(dev)) {
1c4e0274
VS
1710 I915_WRITE(DPLL(PIPE_B),
1711 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1712 I915_WRITE(DPLL(PIPE_A),
1713 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1714 }
1715
b6b5d049
VS
1716 /* Don't disable pipe or pipe PLLs if needed */
1717 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1718 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1719 return;
1720
1721 /* Make sure the pipe isn't still relying on us */
1722 assert_pipe_disabled(dev_priv, pipe);
1723
b8afb911 1724 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
50b44a44 1725 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1726}
1727
f6071166
JB
1728static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1729{
b8afb911 1730 u32 val;
f6071166
JB
1731
1732 /* Make sure the pipe isn't still relying on us */
1733 assert_pipe_disabled(dev_priv, pipe);
1734
03ed5cbf
VS
1735 val = DPLL_INTEGRATED_REF_CLK_VLV |
1736 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1737 if (pipe != PIPE_A)
1738 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1739
f6071166
JB
1740 I915_WRITE(DPLL(pipe), val);
1741 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1742}
1743
1744static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1745{
d752048d 1746 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1747 u32 val;
1748
a11b0703
VS
1749 /* Make sure the pipe isn't still relying on us */
1750 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1751
60bfe44f
VS
1752 val = DPLL_SSC_REF_CLK_CHV |
1753 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
a11b0703
VS
1754 if (pipe != PIPE_A)
1755 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
03ed5cbf 1756
a11b0703
VS
1757 I915_WRITE(DPLL(pipe), val);
1758 POSTING_READ(DPLL(pipe));
d752048d 1759
a580516d 1760 mutex_lock(&dev_priv->sb_lock);
d752048d
VS
1761
1762 /* Disable 10bit clock to display controller */
1763 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1764 val &= ~DPIO_DCLKP_EN;
1765 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1766
a580516d 1767 mutex_unlock(&dev_priv->sb_lock);
f6071166
JB
1768}
1769
e4607fcf 1770void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1771 struct intel_digital_port *dport,
1772 unsigned int expected_mask)
89b667f8
JB
1773{
1774 u32 port_mask;
f0f59a00 1775 i915_reg_t dpll_reg;
89b667f8 1776
e4607fcf
CML
1777 switch (dport->port) {
1778 case PORT_B:
89b667f8 1779 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1780 dpll_reg = DPLL(0);
e4607fcf
CML
1781 break;
1782 case PORT_C:
89b667f8 1783 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7 1784 dpll_reg = DPLL(0);
9b6de0a1 1785 expected_mask <<= 4;
00fc31b7
CML
1786 break;
1787 case PORT_D:
1788 port_mask = DPLL_PORTD_READY_MASK;
1789 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1790 break;
1791 default:
1792 BUG();
1793 }
89b667f8 1794
9b6de0a1
VS
1795 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1796 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1797 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
89b667f8
JB
1798}
1799
b8a4f404
PZ
1800static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1801 enum pipe pipe)
040484af 1802{
23670b32 1803 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1804 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1805 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
f0f59a00
VS
1806 i915_reg_t reg;
1807 uint32_t val, pipeconf_val;
040484af 1808
040484af 1809 /* Make sure PCH DPLL is enabled */
8106ddbd 1810 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
040484af
JB
1811
1812 /* FDI must be feeding us bits for PCH ports */
1813 assert_fdi_tx_enabled(dev_priv, pipe);
1814 assert_fdi_rx_enabled(dev_priv, pipe);
1815
23670b32
DV
1816 if (HAS_PCH_CPT(dev)) {
1817 /* Workaround: Set the timing override bit before enabling the
1818 * pch transcoder. */
1819 reg = TRANS_CHICKEN2(pipe);
1820 val = I915_READ(reg);
1821 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1822 I915_WRITE(reg, val);
59c859d6 1823 }
23670b32 1824
ab9412ba 1825 reg = PCH_TRANSCONF(pipe);
040484af 1826 val = I915_READ(reg);
5f7f726d 1827 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c 1828
2d1fe073 1829 if (HAS_PCH_IBX(dev_priv)) {
e9bcff5c 1830 /*
c5de7c6f
VS
1831 * Make the BPC in transcoder be consistent with
1832 * that in pipeconf reg. For HDMI we must use 8bpc
1833 * here for both 8bpc and 12bpc.
e9bcff5c 1834 */
dfd07d72 1835 val &= ~PIPECONF_BPC_MASK;
c5de7c6f
VS
1836 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1837 val |= PIPECONF_8BPC;
1838 else
1839 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1840 }
5f7f726d
PZ
1841
1842 val &= ~TRANS_INTERLACE_MASK;
1843 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
2d1fe073 1844 if (HAS_PCH_IBX(dev_priv) &&
409ee761 1845 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
1846 val |= TRANS_LEGACY_INTERLACED_ILK;
1847 else
1848 val |= TRANS_INTERLACED;
5f7f726d
PZ
1849 else
1850 val |= TRANS_PROGRESSIVE;
1851
040484af
JB
1852 I915_WRITE(reg, val | TRANS_ENABLE);
1853 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 1854 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
1855}
1856
8fb033d7 1857static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 1858 enum transcoder cpu_transcoder)
040484af 1859{
8fb033d7 1860 u32 val, pipeconf_val;
8fb033d7 1861
8fb033d7 1862 /* FDI must be feeding us bits for PCH ports */
1a240d4d 1863 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 1864 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 1865
223a6fdf 1866 /* Workaround: set timing override bit. */
36c0d0cf 1867 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 1868 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 1869 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
223a6fdf 1870
25f3ef11 1871 val = TRANS_ENABLE;
937bb610 1872 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 1873
9a76b1c6
PZ
1874 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1875 PIPECONF_INTERLACED_ILK)
a35f2679 1876 val |= TRANS_INTERLACED;
8fb033d7
PZ
1877 else
1878 val |= TRANS_PROGRESSIVE;
1879
ab9412ba
DV
1880 I915_WRITE(LPT_TRANSCONF, val);
1881 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 1882 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
1883}
1884
b8a4f404
PZ
1885static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1886 enum pipe pipe)
040484af 1887{
23670b32 1888 struct drm_device *dev = dev_priv->dev;
f0f59a00
VS
1889 i915_reg_t reg;
1890 uint32_t val;
040484af
JB
1891
1892 /* FDI relies on the transcoder */
1893 assert_fdi_tx_disabled(dev_priv, pipe);
1894 assert_fdi_rx_disabled(dev_priv, pipe);
1895
291906f1
JB
1896 /* Ports must be off as well */
1897 assert_pch_ports_disabled(dev_priv, pipe);
1898
ab9412ba 1899 reg = PCH_TRANSCONF(pipe);
040484af
JB
1900 val = I915_READ(reg);
1901 val &= ~TRANS_ENABLE;
1902 I915_WRITE(reg, val);
1903 /* wait for PCH transcoder off, transcoder state */
1904 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 1905 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32 1906
c465613b 1907 if (HAS_PCH_CPT(dev)) {
23670b32
DV
1908 /* Workaround: Clear the timing override chicken bit again. */
1909 reg = TRANS_CHICKEN2(pipe);
1910 val = I915_READ(reg);
1911 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1912 I915_WRITE(reg, val);
1913 }
040484af
JB
1914}
1915
ab4d966c 1916static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 1917{
8fb033d7
PZ
1918 u32 val;
1919
ab9412ba 1920 val = I915_READ(LPT_TRANSCONF);
8fb033d7 1921 val &= ~TRANS_ENABLE;
ab9412ba 1922 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 1923 /* wait for PCH transcoder off, transcoder state */
ab9412ba 1924 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 1925 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
1926
1927 /* Workaround: clear timing override bit. */
36c0d0cf 1928 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 1929 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 1930 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
040484af
JB
1931}
1932
b24e7179 1933/**
309cfea8 1934 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 1935 * @crtc: crtc responsible for the pipe
b24e7179 1936 *
0372264a 1937 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 1938 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 1939 */
e1fdc473 1940static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 1941{
0372264a
PZ
1942 struct drm_device *dev = crtc->base.dev;
1943 struct drm_i915_private *dev_priv = dev->dev_private;
1944 enum pipe pipe = crtc->pipe;
1a70a728 1945 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
1a240d4d 1946 enum pipe pch_transcoder;
f0f59a00 1947 i915_reg_t reg;
b24e7179
JB
1948 u32 val;
1949
9e2ee2dd
VS
1950 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1951
58c6eaa2 1952 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1953 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
1954 assert_sprites_disabled(dev_priv, pipe);
1955
2d1fe073 1956 if (HAS_PCH_LPT(dev_priv))
cc391bbb
PZ
1957 pch_transcoder = TRANSCODER_A;
1958 else
1959 pch_transcoder = pipe;
1960
b24e7179
JB
1961 /*
1962 * A pipe without a PLL won't actually be able to drive bits from
1963 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1964 * need the check.
1965 */
2d1fe073 1966 if (HAS_GMCH_DISPLAY(dev_priv))
a65347ba 1967 if (crtc->config->has_dsi_encoder)
23538ef1
JN
1968 assert_dsi_pll_enabled(dev_priv);
1969 else
1970 assert_pll_enabled(dev_priv, pipe);
040484af 1971 else {
6e3c9717 1972 if (crtc->config->has_pch_encoder) {
040484af 1973 /* if driving the PCH, we need FDI enabled */
cc391bbb 1974 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
1975 assert_fdi_tx_pll_enabled(dev_priv,
1976 (enum pipe) cpu_transcoder);
040484af
JB
1977 }
1978 /* FIXME: assert CPU port conditions for SNB+ */
1979 }
b24e7179 1980
702e7a56 1981 reg = PIPECONF(cpu_transcoder);
b24e7179 1982 val = I915_READ(reg);
7ad25d48 1983 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
1984 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1985 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 1986 return;
7ad25d48 1987 }
00d70b15
CW
1988
1989 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 1990 POSTING_READ(reg);
b7792d8b
VS
1991
1992 /*
1993 * Until the pipe starts DSL will read as 0, which would cause
1994 * an apparent vblank timestamp jump, which messes up also the
1995 * frame count when it's derived from the timestamps. So let's
1996 * wait for the pipe to start properly before we call
1997 * drm_crtc_vblank_on()
1998 */
1999 if (dev->max_vblank_count == 0 &&
2000 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2001 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
b24e7179
JB
2002}
2003
2004/**
309cfea8 2005 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2006 * @crtc: crtc whose pipes is to be disabled
b24e7179 2007 *
575f7ab7
VS
2008 * Disable the pipe of @crtc, making sure that various hardware
2009 * specific requirements are met, if applicable, e.g. plane
2010 * disabled, panel fitter off, etc.
b24e7179
JB
2011 *
2012 * Will wait until the pipe has shut down before returning.
2013 */
575f7ab7 2014static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2015{
575f7ab7 2016 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
6e3c9717 2017 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 2018 enum pipe pipe = crtc->pipe;
f0f59a00 2019 i915_reg_t reg;
b24e7179
JB
2020 u32 val;
2021
9e2ee2dd
VS
2022 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2023
b24e7179
JB
2024 /*
2025 * Make sure planes won't keep trying to pump pixels to us,
2026 * or we might hang the display.
2027 */
2028 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2029 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2030 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2031
702e7a56 2032 reg = PIPECONF(cpu_transcoder);
b24e7179 2033 val = I915_READ(reg);
00d70b15
CW
2034 if ((val & PIPECONF_ENABLE) == 0)
2035 return;
2036
67adc644
VS
2037 /*
2038 * Double wide has implications for planes
2039 * so best keep it disabled when not needed.
2040 */
6e3c9717 2041 if (crtc->config->double_wide)
67adc644
VS
2042 val &= ~PIPECONF_DOUBLE_WIDE;
2043
2044 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2045 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2046 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2047 val &= ~PIPECONF_ENABLE;
2048
2049 I915_WRITE(reg, val);
2050 if ((val & PIPECONF_ENABLE) == 0)
2051 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2052}
2053
693db184
CW
2054static bool need_vtd_wa(struct drm_device *dev)
2055{
2056#ifdef CONFIG_INTEL_IOMMU
2057 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2058 return true;
2059#endif
2060 return false;
2061}
2062
832be82f
VS
2063static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2064{
2065 return IS_GEN2(dev_priv) ? 2048 : 4096;
2066}
2067
27ba3910
VS
2068static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2069 uint64_t fb_modifier, unsigned int cpp)
7b49f948
VS
2070{
2071 switch (fb_modifier) {
2072 case DRM_FORMAT_MOD_NONE:
2073 return cpp;
2074 case I915_FORMAT_MOD_X_TILED:
2075 if (IS_GEN2(dev_priv))
2076 return 128;
2077 else
2078 return 512;
2079 case I915_FORMAT_MOD_Y_TILED:
2080 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2081 return 128;
2082 else
2083 return 512;
2084 case I915_FORMAT_MOD_Yf_TILED:
2085 switch (cpp) {
2086 case 1:
2087 return 64;
2088 case 2:
2089 case 4:
2090 return 128;
2091 case 8:
2092 case 16:
2093 return 256;
2094 default:
2095 MISSING_CASE(cpp);
2096 return cpp;
2097 }
2098 break;
2099 default:
2100 MISSING_CASE(fb_modifier);
2101 return cpp;
2102 }
2103}
2104
832be82f
VS
2105unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2106 uint64_t fb_modifier, unsigned int cpp)
a57ce0b2 2107{
832be82f
VS
2108 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2109 return 1;
2110 else
2111 return intel_tile_size(dev_priv) /
27ba3910 2112 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
6761dd31
TU
2113}
2114
8d0deca8
VS
2115/* Return the tile dimensions in pixel units */
2116static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2117 unsigned int *tile_width,
2118 unsigned int *tile_height,
2119 uint64_t fb_modifier,
2120 unsigned int cpp)
2121{
2122 unsigned int tile_width_bytes =
2123 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2124
2125 *tile_width = tile_width_bytes / cpp;
2126 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2127}
2128
6761dd31
TU
2129unsigned int
2130intel_fb_align_height(struct drm_device *dev, unsigned int height,
832be82f 2131 uint32_t pixel_format, uint64_t fb_modifier)
6761dd31 2132{
832be82f
VS
2133 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2134 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2135
2136 return ALIGN(height, tile_height);
a57ce0b2
JB
2137}
2138
1663b9d6
VS
2139unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2140{
2141 unsigned int size = 0;
2142 int i;
2143
2144 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2145 size += rot_info->plane[i].width * rot_info->plane[i].height;
2146
2147 return size;
2148}
2149
75c82a53 2150static void
3465c580
VS
2151intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2152 const struct drm_framebuffer *fb,
2153 unsigned int rotation)
f64b98cd 2154{
2d7a215f
VS
2155 if (intel_rotation_90_or_270(rotation)) {
2156 *view = i915_ggtt_view_rotated;
2157 view->params.rotated = to_intel_framebuffer(fb)->rot_info;
2158 } else {
2159 *view = i915_ggtt_view_normal;
2160 }
2161}
50470bb0 2162
2d7a215f
VS
2163static void
2164intel_fill_fb_info(struct drm_i915_private *dev_priv,
2165 struct drm_framebuffer *fb)
2166{
2167 struct intel_rotation_info *info = &to_intel_framebuffer(fb)->rot_info;
2168 unsigned int tile_size, tile_width, tile_height, cpp;
50470bb0 2169
d9b3288e
VS
2170 tile_size = intel_tile_size(dev_priv);
2171
2172 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
8d0deca8
VS
2173 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2174 fb->modifier[0], cpp);
d9b3288e 2175
1663b9d6
VS
2176 info->plane[0].width = DIV_ROUND_UP(fb->pitches[0], tile_width * cpp);
2177 info->plane[0].height = DIV_ROUND_UP(fb->height, tile_height);
84fe03f7 2178
89e3e142 2179 if (info->pixel_format == DRM_FORMAT_NV12) {
832be82f 2180 cpp = drm_format_plane_cpp(fb->pixel_format, 1);
8d0deca8
VS
2181 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2182 fb->modifier[1], cpp);
d9b3288e 2183
2d7a215f 2184 info->uv_offset = fb->offsets[1];
1663b9d6
VS
2185 info->plane[1].width = DIV_ROUND_UP(fb->pitches[1], tile_width * cpp);
2186 info->plane[1].height = DIV_ROUND_UP(fb->height / 2, tile_height);
89e3e142 2187 }
f64b98cd
TU
2188}
2189
603525d7 2190static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
4e9a86b6
VS
2191{
2192 if (INTEL_INFO(dev_priv)->gen >= 9)
2193 return 256 * 1024;
985b8bb4 2194 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
666a4537 2195 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4e9a86b6
VS
2196 return 128 * 1024;
2197 else if (INTEL_INFO(dev_priv)->gen >= 4)
2198 return 4 * 1024;
2199 else
44c5905e 2200 return 0;
4e9a86b6
VS
2201}
2202
603525d7
VS
2203static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2204 uint64_t fb_modifier)
2205{
2206 switch (fb_modifier) {
2207 case DRM_FORMAT_MOD_NONE:
2208 return intel_linear_alignment(dev_priv);
2209 case I915_FORMAT_MOD_X_TILED:
2210 if (INTEL_INFO(dev_priv)->gen >= 9)
2211 return 256 * 1024;
2212 return 0;
2213 case I915_FORMAT_MOD_Y_TILED:
2214 case I915_FORMAT_MOD_Yf_TILED:
2215 return 1 * 1024 * 1024;
2216 default:
2217 MISSING_CASE(fb_modifier);
2218 return 0;
2219 }
2220}
2221
127bd2ac 2222int
3465c580
VS
2223intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
2224 unsigned int rotation)
6b95a207 2225{
850c4cdc 2226 struct drm_device *dev = fb->dev;
ce453d81 2227 struct drm_i915_private *dev_priv = dev->dev_private;
850c4cdc 2228 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2229 struct i915_ggtt_view view;
6b95a207
KH
2230 u32 alignment;
2231 int ret;
2232
ebcdd39e
MR
2233 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2234
603525d7 2235 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
6b95a207 2236
3465c580 2237 intel_fill_fb_ggtt_view(&view, fb, rotation);
f64b98cd 2238
693db184
CW
2239 /* Note that the w/a also requires 64 PTE of padding following the
2240 * bo. We currently fill all unused PTE with the shadow page and so
2241 * we should always have valid PTE following the scanout preventing
2242 * the VT-d warning.
2243 */
2244 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2245 alignment = 256 * 1024;
2246
d6dd6843
PZ
2247 /*
2248 * Global gtt pte registers are special registers which actually forward
2249 * writes to a chunk of system memory. Which means that there is no risk
2250 * that the register values disappear as soon as we call
2251 * intel_runtime_pm_put(), so it is correct to wrap only the
2252 * pin/unpin/fence and not more.
2253 */
2254 intel_runtime_pm_get(dev_priv);
2255
7580d774
ML
2256 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2257 &view);
48b956c5 2258 if (ret)
b26a6b35 2259 goto err_pm;
6b95a207
KH
2260
2261 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2262 * fence, whereas 965+ only requires a fence if using
2263 * framebuffer compression. For simplicity, we always install
2264 * a fence as the cost is not that onerous.
2265 */
9807216f
VK
2266 if (view.type == I915_GGTT_VIEW_NORMAL) {
2267 ret = i915_gem_object_get_fence(obj);
2268 if (ret == -EDEADLK) {
2269 /*
2270 * -EDEADLK means there are no free fences
2271 * no pending flips.
2272 *
2273 * This is propagated to atomic, but it uses
2274 * -EDEADLK to force a locking recovery, so
2275 * change the returned error to -EBUSY.
2276 */
2277 ret = -EBUSY;
2278 goto err_unpin;
2279 } else if (ret)
2280 goto err_unpin;
1690e1eb 2281
9807216f
VK
2282 i915_gem_object_pin_fence(obj);
2283 }
6b95a207 2284
d6dd6843 2285 intel_runtime_pm_put(dev_priv);
6b95a207 2286 return 0;
48b956c5
CW
2287
2288err_unpin:
f64b98cd 2289 i915_gem_object_unpin_from_display_plane(obj, &view);
b26a6b35 2290err_pm:
d6dd6843 2291 intel_runtime_pm_put(dev_priv);
48b956c5 2292 return ret;
6b95a207
KH
2293}
2294
3465c580 2295static void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
1690e1eb 2296{
82bc3b2d 2297 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2298 struct i915_ggtt_view view;
82bc3b2d 2299
ebcdd39e
MR
2300 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2301
3465c580 2302 intel_fill_fb_ggtt_view(&view, fb, rotation);
f64b98cd 2303
9807216f
VK
2304 if (view.type == I915_GGTT_VIEW_NORMAL)
2305 i915_gem_object_unpin_fence(obj);
2306
f64b98cd 2307 i915_gem_object_unpin_from_display_plane(obj, &view);
1690e1eb
CW
2308}
2309
29cf9491
VS
2310/*
2311 * Adjust the tile offset by moving the difference into
2312 * the x/y offsets.
2313 *
2314 * Input tile dimensions and pitch must already be
2315 * rotated to match x and y, and in pixel units.
2316 */
2317static u32 intel_adjust_tile_offset(int *x, int *y,
2318 unsigned int tile_width,
2319 unsigned int tile_height,
2320 unsigned int tile_size,
2321 unsigned int pitch_tiles,
2322 u32 old_offset,
2323 u32 new_offset)
2324{
2325 unsigned int tiles;
2326
2327 WARN_ON(old_offset & (tile_size - 1));
2328 WARN_ON(new_offset & (tile_size - 1));
2329 WARN_ON(new_offset > old_offset);
2330
2331 tiles = (old_offset - new_offset) / tile_size;
2332
2333 *y += tiles / pitch_tiles * tile_height;
2334 *x += tiles % pitch_tiles * tile_width;
2335
2336 return new_offset;
2337}
2338
8d0deca8
VS
2339/*
2340 * Computes the linear offset to the base tile and adjusts
2341 * x, y. bytes per pixel is assumed to be a power-of-two.
2342 *
2343 * In the 90/270 rotated case, x and y are assumed
2344 * to be already rotated to match the rotated GTT view, and
2345 * pitch is the tile_height aligned framebuffer height.
2346 */
4f2d9934
VS
2347u32 intel_compute_tile_offset(int *x, int *y,
2348 const struct drm_framebuffer *fb, int plane,
8d0deca8
VS
2349 unsigned int pitch,
2350 unsigned int rotation)
c2c75131 2351{
4f2d9934
VS
2352 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
2353 uint64_t fb_modifier = fb->modifier[plane];
2354 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
29cf9491
VS
2355 u32 offset, offset_aligned, alignment;
2356
2357 alignment = intel_surf_alignment(dev_priv, fb_modifier);
2358 if (alignment)
2359 alignment--;
2360
b5c65338 2361 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
8d0deca8
VS
2362 unsigned int tile_size, tile_width, tile_height;
2363 unsigned int tile_rows, tiles, pitch_tiles;
c2c75131 2364
d843310d 2365 tile_size = intel_tile_size(dev_priv);
8d0deca8
VS
2366 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2367 fb_modifier, cpp);
2368
2369 if (intel_rotation_90_or_270(rotation)) {
2370 pitch_tiles = pitch / tile_height;
2371 swap(tile_width, tile_height);
2372 } else {
2373 pitch_tiles = pitch / (tile_width * cpp);
2374 }
d843310d
VS
2375
2376 tile_rows = *y / tile_height;
2377 *y %= tile_height;
c2c75131 2378
8d0deca8
VS
2379 tiles = *x / tile_width;
2380 *x %= tile_width;
bc752862 2381
29cf9491
VS
2382 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2383 offset_aligned = offset & ~alignment;
bc752862 2384
29cf9491
VS
2385 intel_adjust_tile_offset(x, y, tile_width, tile_height,
2386 tile_size, pitch_tiles,
2387 offset, offset_aligned);
2388 } else {
bc752862 2389 offset = *y * pitch + *x * cpp;
29cf9491
VS
2390 offset_aligned = offset & ~alignment;
2391
4e9a86b6
VS
2392 *y = (offset & alignment) / pitch;
2393 *x = ((offset & alignment) - *y * pitch) / cpp;
bc752862 2394 }
29cf9491
VS
2395
2396 return offset_aligned;
c2c75131
DV
2397}
2398
b35d63fa 2399static int i9xx_format_to_fourcc(int format)
46f297fb
JB
2400{
2401 switch (format) {
2402 case DISPPLANE_8BPP:
2403 return DRM_FORMAT_C8;
2404 case DISPPLANE_BGRX555:
2405 return DRM_FORMAT_XRGB1555;
2406 case DISPPLANE_BGRX565:
2407 return DRM_FORMAT_RGB565;
2408 default:
2409 case DISPPLANE_BGRX888:
2410 return DRM_FORMAT_XRGB8888;
2411 case DISPPLANE_RGBX888:
2412 return DRM_FORMAT_XBGR8888;
2413 case DISPPLANE_BGRX101010:
2414 return DRM_FORMAT_XRGB2101010;
2415 case DISPPLANE_RGBX101010:
2416 return DRM_FORMAT_XBGR2101010;
2417 }
2418}
2419
bc8d7dff
DL
2420static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2421{
2422 switch (format) {
2423 case PLANE_CTL_FORMAT_RGB_565:
2424 return DRM_FORMAT_RGB565;
2425 default:
2426 case PLANE_CTL_FORMAT_XRGB_8888:
2427 if (rgb_order) {
2428 if (alpha)
2429 return DRM_FORMAT_ABGR8888;
2430 else
2431 return DRM_FORMAT_XBGR8888;
2432 } else {
2433 if (alpha)
2434 return DRM_FORMAT_ARGB8888;
2435 else
2436 return DRM_FORMAT_XRGB8888;
2437 }
2438 case PLANE_CTL_FORMAT_XRGB_2101010:
2439 if (rgb_order)
2440 return DRM_FORMAT_XBGR2101010;
2441 else
2442 return DRM_FORMAT_XRGB2101010;
2443 }
2444}
2445
5724dbd1 2446static bool
f6936e29
DV
2447intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2448 struct intel_initial_plane_config *plane_config)
46f297fb
JB
2449{
2450 struct drm_device *dev = crtc->base.dev;
3badb49f 2451 struct drm_i915_private *dev_priv = to_i915(dev);
72e96d64 2452 struct i915_ggtt *ggtt = &dev_priv->ggtt;
46f297fb
JB
2453 struct drm_i915_gem_object *obj = NULL;
2454 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2d14030b 2455 struct drm_framebuffer *fb = &plane_config->fb->base;
f37b5c2b
DV
2456 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2457 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2458 PAGE_SIZE);
2459
2460 size_aligned -= base_aligned;
46f297fb 2461
ff2652ea
CW
2462 if (plane_config->size == 0)
2463 return false;
2464
3badb49f
PZ
2465 /* If the FB is too big, just don't use it since fbdev is not very
2466 * important and we should probably use that space with FBC or other
2467 * features. */
72e96d64 2468 if (size_aligned * 2 > ggtt->stolen_usable_size)
3badb49f
PZ
2469 return false;
2470
12c83d99
TU
2471 mutex_lock(&dev->struct_mutex);
2472
f37b5c2b
DV
2473 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2474 base_aligned,
2475 base_aligned,
2476 size_aligned);
12c83d99
TU
2477 if (!obj) {
2478 mutex_unlock(&dev->struct_mutex);
484b41dd 2479 return false;
12c83d99 2480 }
46f297fb 2481
49af449b
DL
2482 obj->tiling_mode = plane_config->tiling;
2483 if (obj->tiling_mode == I915_TILING_X)
6bf129df 2484 obj->stride = fb->pitches[0];
46f297fb 2485
6bf129df
DL
2486 mode_cmd.pixel_format = fb->pixel_format;
2487 mode_cmd.width = fb->width;
2488 mode_cmd.height = fb->height;
2489 mode_cmd.pitches[0] = fb->pitches[0];
18c5247e
DV
2490 mode_cmd.modifier[0] = fb->modifier[0];
2491 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
46f297fb 2492
6bf129df 2493 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
484b41dd 2494 &mode_cmd, obj)) {
46f297fb
JB
2495 DRM_DEBUG_KMS("intel fb init failed\n");
2496 goto out_unref_obj;
2497 }
12c83d99 2498
46f297fb 2499 mutex_unlock(&dev->struct_mutex);
484b41dd 2500
f6936e29 2501 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
484b41dd 2502 return true;
46f297fb
JB
2503
2504out_unref_obj:
2505 drm_gem_object_unreference(&obj->base);
2506 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2507 return false;
2508}
2509
afd65eb4
MR
2510/* Update plane->state->fb to match plane->fb after driver-internal updates */
2511static void
2512update_state_fb(struct drm_plane *plane)
2513{
2514 if (plane->fb == plane->state->fb)
2515 return;
2516
2517 if (plane->state->fb)
2518 drm_framebuffer_unreference(plane->state->fb);
2519 plane->state->fb = plane->fb;
2520 if (plane->state->fb)
2521 drm_framebuffer_reference(plane->state->fb);
2522}
2523
5724dbd1 2524static void
f6936e29
DV
2525intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2526 struct intel_initial_plane_config *plane_config)
484b41dd
JB
2527{
2528 struct drm_device *dev = intel_crtc->base.dev;
d9ceb816 2529 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd
JB
2530 struct drm_crtc *c;
2531 struct intel_crtc *i;
2ff8fde1 2532 struct drm_i915_gem_object *obj;
88595ac9 2533 struct drm_plane *primary = intel_crtc->base.primary;
be5651f2 2534 struct drm_plane_state *plane_state = primary->state;
200757f5
MR
2535 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2536 struct intel_plane *intel_plane = to_intel_plane(primary);
0a8d8a86
MR
2537 struct intel_plane_state *intel_state =
2538 to_intel_plane_state(plane_state);
88595ac9 2539 struct drm_framebuffer *fb;
484b41dd 2540
2d14030b 2541 if (!plane_config->fb)
484b41dd
JB
2542 return;
2543
f6936e29 2544 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
88595ac9
DV
2545 fb = &plane_config->fb->base;
2546 goto valid_fb;
f55548b5 2547 }
484b41dd 2548
2d14030b 2549 kfree(plane_config->fb);
484b41dd
JB
2550
2551 /*
2552 * Failed to alloc the obj, check to see if we should share
2553 * an fb with another CRTC instead
2554 */
70e1e0ec 2555 for_each_crtc(dev, c) {
484b41dd
JB
2556 i = to_intel_crtc(c);
2557
2558 if (c == &intel_crtc->base)
2559 continue;
2560
2ff8fde1
MR
2561 if (!i->active)
2562 continue;
2563
88595ac9
DV
2564 fb = c->primary->fb;
2565 if (!fb)
484b41dd
JB
2566 continue;
2567
88595ac9 2568 obj = intel_fb_obj(fb);
2ff8fde1 2569 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
88595ac9
DV
2570 drm_framebuffer_reference(fb);
2571 goto valid_fb;
484b41dd
JB
2572 }
2573 }
88595ac9 2574
200757f5
MR
2575 /*
2576 * We've failed to reconstruct the BIOS FB. Current display state
2577 * indicates that the primary plane is visible, but has a NULL FB,
2578 * which will lead to problems later if we don't fix it up. The
2579 * simplest solution is to just disable the primary plane now and
2580 * pretend the BIOS never had it enabled.
2581 */
2582 to_intel_plane_state(plane_state)->visible = false;
2583 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
2622a081 2584 intel_pre_disable_primary_noatomic(&intel_crtc->base);
200757f5
MR
2585 intel_plane->disable_plane(primary, &intel_crtc->base);
2586
88595ac9
DV
2587 return;
2588
2589valid_fb:
f44e2659
VS
2590 plane_state->src_x = 0;
2591 plane_state->src_y = 0;
be5651f2
ML
2592 plane_state->src_w = fb->width << 16;
2593 plane_state->src_h = fb->height << 16;
2594
f44e2659
VS
2595 plane_state->crtc_x = 0;
2596 plane_state->crtc_y = 0;
be5651f2
ML
2597 plane_state->crtc_w = fb->width;
2598 plane_state->crtc_h = fb->height;
2599
0a8d8a86
MR
2600 intel_state->src.x1 = plane_state->src_x;
2601 intel_state->src.y1 = plane_state->src_y;
2602 intel_state->src.x2 = plane_state->src_x + plane_state->src_w;
2603 intel_state->src.y2 = plane_state->src_y + plane_state->src_h;
2604 intel_state->dst.x1 = plane_state->crtc_x;
2605 intel_state->dst.y1 = plane_state->crtc_y;
2606 intel_state->dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2607 intel_state->dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
2608
88595ac9
DV
2609 obj = intel_fb_obj(fb);
2610 if (obj->tiling_mode != I915_TILING_NONE)
2611 dev_priv->preserve_bios_swizzle = true;
2612
be5651f2
ML
2613 drm_framebuffer_reference(fb);
2614 primary->fb = primary->state->fb = fb;
36750f28 2615 primary->crtc = primary->state->crtc = &intel_crtc->base;
36750f28 2616 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
a9ff8714 2617 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
46f297fb
JB
2618}
2619
a8d201af
ML
2620static void i9xx_update_primary_plane(struct drm_plane *primary,
2621 const struct intel_crtc_state *crtc_state,
2622 const struct intel_plane_state *plane_state)
81255565 2623{
a8d201af 2624 struct drm_device *dev = primary->dev;
81255565 2625 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af
ML
2626 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2627 struct drm_framebuffer *fb = plane_state->base.fb;
2628 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
81255565 2629 int plane = intel_crtc->plane;
54ea9da8 2630 u32 linear_offset;
81255565 2631 u32 dspcntr;
f0f59a00 2632 i915_reg_t reg = DSPCNTR(plane);
8d0deca8 2633 unsigned int rotation = plane_state->base.rotation;
ac484963 2634 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
54ea9da8
VS
2635 int x = plane_state->src.x1 >> 16;
2636 int y = plane_state->src.y1 >> 16;
c9ba6fad 2637
f45651ba
VS
2638 dspcntr = DISPPLANE_GAMMA_ENABLE;
2639
fdd508a6 2640 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2641
2642 if (INTEL_INFO(dev)->gen < 4) {
2643 if (intel_crtc->pipe == PIPE_B)
2644 dspcntr |= DISPPLANE_SEL_PIPE_B;
2645
2646 /* pipesrc and dspsize control the size that is scaled from,
2647 * which should always be the user's requested size.
2648 */
2649 I915_WRITE(DSPSIZE(plane),
a8d201af
ML
2650 ((crtc_state->pipe_src_h - 1) << 16) |
2651 (crtc_state->pipe_src_w - 1));
f45651ba 2652 I915_WRITE(DSPPOS(plane), 0);
c14b0485
VS
2653 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2654 I915_WRITE(PRIMSIZE(plane),
a8d201af
ML
2655 ((crtc_state->pipe_src_h - 1) << 16) |
2656 (crtc_state->pipe_src_w - 1));
c14b0485
VS
2657 I915_WRITE(PRIMPOS(plane), 0);
2658 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 2659 }
81255565 2660
57779d06
VS
2661 switch (fb->pixel_format) {
2662 case DRM_FORMAT_C8:
81255565
JB
2663 dspcntr |= DISPPLANE_8BPP;
2664 break;
57779d06 2665 case DRM_FORMAT_XRGB1555:
57779d06 2666 dspcntr |= DISPPLANE_BGRX555;
81255565 2667 break;
57779d06
VS
2668 case DRM_FORMAT_RGB565:
2669 dspcntr |= DISPPLANE_BGRX565;
2670 break;
2671 case DRM_FORMAT_XRGB8888:
57779d06
VS
2672 dspcntr |= DISPPLANE_BGRX888;
2673 break;
2674 case DRM_FORMAT_XBGR8888:
57779d06
VS
2675 dspcntr |= DISPPLANE_RGBX888;
2676 break;
2677 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2678 dspcntr |= DISPPLANE_BGRX101010;
2679 break;
2680 case DRM_FORMAT_XBGR2101010:
57779d06 2681 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2682 break;
2683 default:
baba133a 2684 BUG();
81255565 2685 }
57779d06 2686
f45651ba
VS
2687 if (INTEL_INFO(dev)->gen >= 4 &&
2688 obj->tiling_mode != I915_TILING_NONE)
2689 dspcntr |= DISPPLANE_TILED;
81255565 2690
de1aa629
VS
2691 if (IS_G4X(dev))
2692 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2693
ac484963 2694 linear_offset = y * fb->pitches[0] + x * cpp;
81255565 2695
c2c75131
DV
2696 if (INTEL_INFO(dev)->gen >= 4) {
2697 intel_crtc->dspaddr_offset =
4f2d9934 2698 intel_compute_tile_offset(&x, &y, fb, 0,
8d0deca8 2699 fb->pitches[0], rotation);
c2c75131
DV
2700 linear_offset -= intel_crtc->dspaddr_offset;
2701 } else {
e506a0c6 2702 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2703 }
e506a0c6 2704
8d0deca8 2705 if (rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2706 dspcntr |= DISPPLANE_ROTATE_180;
2707
a8d201af
ML
2708 x += (crtc_state->pipe_src_w - 1);
2709 y += (crtc_state->pipe_src_h - 1);
48404c1e
SJ
2710
2711 /* Finding the last pixel of the last line of the display
2712 data and adding to linear_offset*/
2713 linear_offset +=
a8d201af 2714 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
ac484963 2715 (crtc_state->pipe_src_w - 1) * cpp;
48404c1e
SJ
2716 }
2717
2db3366b
PZ
2718 intel_crtc->adjusted_x = x;
2719 intel_crtc->adjusted_y = y;
2720
48404c1e
SJ
2721 I915_WRITE(reg, dspcntr);
2722
01f2c773 2723 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2724 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2725 I915_WRITE(DSPSURF(plane),
2726 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2727 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2728 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2729 } else
f343c5f6 2730 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2731 POSTING_READ(reg);
17638cd6
JB
2732}
2733
a8d201af
ML
2734static void i9xx_disable_primary_plane(struct drm_plane *primary,
2735 struct drm_crtc *crtc)
17638cd6
JB
2736{
2737 struct drm_device *dev = crtc->dev;
2738 struct drm_i915_private *dev_priv = dev->dev_private;
2739 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
17638cd6 2740 int plane = intel_crtc->plane;
f45651ba 2741
a8d201af
ML
2742 I915_WRITE(DSPCNTR(plane), 0);
2743 if (INTEL_INFO(dev_priv)->gen >= 4)
fdd508a6 2744 I915_WRITE(DSPSURF(plane), 0);
a8d201af
ML
2745 else
2746 I915_WRITE(DSPADDR(plane), 0);
2747 POSTING_READ(DSPCNTR(plane));
2748}
c9ba6fad 2749
a8d201af
ML
2750static void ironlake_update_primary_plane(struct drm_plane *primary,
2751 const struct intel_crtc_state *crtc_state,
2752 const struct intel_plane_state *plane_state)
2753{
2754 struct drm_device *dev = primary->dev;
2755 struct drm_i915_private *dev_priv = dev->dev_private;
2756 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2757 struct drm_framebuffer *fb = plane_state->base.fb;
2758 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
2759 int plane = intel_crtc->plane;
54ea9da8 2760 u32 linear_offset;
a8d201af
ML
2761 u32 dspcntr;
2762 i915_reg_t reg = DSPCNTR(plane);
8d0deca8 2763 unsigned int rotation = plane_state->base.rotation;
ac484963 2764 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
a8d201af
ML
2765 int x = plane_state->src.x1 >> 16;
2766 int y = plane_state->src.y1 >> 16;
c9ba6fad 2767
f45651ba 2768 dspcntr = DISPPLANE_GAMMA_ENABLE;
fdd508a6 2769 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2770
2771 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2772 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 2773
57779d06
VS
2774 switch (fb->pixel_format) {
2775 case DRM_FORMAT_C8:
17638cd6
JB
2776 dspcntr |= DISPPLANE_8BPP;
2777 break;
57779d06
VS
2778 case DRM_FORMAT_RGB565:
2779 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2780 break;
57779d06 2781 case DRM_FORMAT_XRGB8888:
57779d06
VS
2782 dspcntr |= DISPPLANE_BGRX888;
2783 break;
2784 case DRM_FORMAT_XBGR8888:
57779d06
VS
2785 dspcntr |= DISPPLANE_RGBX888;
2786 break;
2787 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2788 dspcntr |= DISPPLANE_BGRX101010;
2789 break;
2790 case DRM_FORMAT_XBGR2101010:
57779d06 2791 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2792 break;
2793 default:
baba133a 2794 BUG();
17638cd6
JB
2795 }
2796
2797 if (obj->tiling_mode != I915_TILING_NONE)
2798 dspcntr |= DISPPLANE_TILED;
17638cd6 2799
f45651ba 2800 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1f5d76db 2801 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 2802
ac484963 2803 linear_offset = y * fb->pitches[0] + x * cpp;
c2c75131 2804 intel_crtc->dspaddr_offset =
4f2d9934 2805 intel_compute_tile_offset(&x, &y, fb, 0,
8d0deca8 2806 fb->pitches[0], rotation);
c2c75131 2807 linear_offset -= intel_crtc->dspaddr_offset;
8d0deca8 2808 if (rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2809 dspcntr |= DISPPLANE_ROTATE_180;
2810
2811 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
a8d201af
ML
2812 x += (crtc_state->pipe_src_w - 1);
2813 y += (crtc_state->pipe_src_h - 1);
48404c1e
SJ
2814
2815 /* Finding the last pixel of the last line of the display
2816 data and adding to linear_offset*/
2817 linear_offset +=
a8d201af 2818 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
ac484963 2819 (crtc_state->pipe_src_w - 1) * cpp;
48404c1e
SJ
2820 }
2821 }
2822
2db3366b
PZ
2823 intel_crtc->adjusted_x = x;
2824 intel_crtc->adjusted_y = y;
2825
48404c1e 2826 I915_WRITE(reg, dspcntr);
17638cd6 2827
01f2c773 2828 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2829 I915_WRITE(DSPSURF(plane),
2830 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2831 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2832 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2833 } else {
2834 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2835 I915_WRITE(DSPLINOFF(plane), linear_offset);
2836 }
17638cd6 2837 POSTING_READ(reg);
17638cd6
JB
2838}
2839
7b49f948
VS
2840u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
2841 uint64_t fb_modifier, uint32_t pixel_format)
b321803d 2842{
7b49f948 2843 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
b321803d 2844 return 64;
7b49f948
VS
2845 } else {
2846 int cpp = drm_format_plane_cpp(pixel_format, 0);
2847
27ba3910 2848 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
b321803d
DL
2849 }
2850}
2851
44eb0cb9
MK
2852u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2853 struct drm_i915_gem_object *obj,
2854 unsigned int plane)
121920fa 2855{
ce7f1728 2856 struct i915_ggtt_view view;
dedf278c 2857 struct i915_vma *vma;
44eb0cb9 2858 u64 offset;
121920fa 2859
e7941294 2860 intel_fill_fb_ggtt_view(&view, intel_plane->base.state->fb,
3465c580 2861 intel_plane->base.state->rotation);
121920fa 2862
ce7f1728 2863 vma = i915_gem_obj_to_ggtt_view(obj, &view);
dedf278c 2864 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
ce7f1728 2865 view.type))
dedf278c
TU
2866 return -1;
2867
44eb0cb9 2868 offset = vma->node.start;
dedf278c
TU
2869
2870 if (plane == 1) {
7723f47d 2871 offset += vma->ggtt_view.params.rotated.uv_start_page *
dedf278c
TU
2872 PAGE_SIZE;
2873 }
2874
44eb0cb9
MK
2875 WARN_ON(upper_32_bits(offset));
2876
2877 return lower_32_bits(offset);
121920fa
TU
2878}
2879
e435d6e5
ML
2880static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2881{
2882 struct drm_device *dev = intel_crtc->base.dev;
2883 struct drm_i915_private *dev_priv = dev->dev_private;
2884
2885 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2886 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2887 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
e435d6e5
ML
2888}
2889
a1b2278e
CK
2890/*
2891 * This function detaches (aka. unbinds) unused scalers in hardware
2892 */
0583236e 2893static void skl_detach_scalers(struct intel_crtc *intel_crtc)
a1b2278e 2894{
a1b2278e
CK
2895 struct intel_crtc_scaler_state *scaler_state;
2896 int i;
2897
a1b2278e
CK
2898 scaler_state = &intel_crtc->config->scaler_state;
2899
2900 /* loop through and disable scalers that aren't in use */
2901 for (i = 0; i < intel_crtc->num_scalers; i++) {
e435d6e5
ML
2902 if (!scaler_state->scalers[i].in_use)
2903 skl_detach_scaler(intel_crtc, i);
a1b2278e
CK
2904 }
2905}
2906
6156a456 2907u32 skl_plane_ctl_format(uint32_t pixel_format)
70d21f0e 2908{
6156a456 2909 switch (pixel_format) {
d161cf7a 2910 case DRM_FORMAT_C8:
c34ce3d1 2911 return PLANE_CTL_FORMAT_INDEXED;
70d21f0e 2912 case DRM_FORMAT_RGB565:
c34ce3d1 2913 return PLANE_CTL_FORMAT_RGB_565;
70d21f0e 2914 case DRM_FORMAT_XBGR8888:
c34ce3d1 2915 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
6156a456 2916 case DRM_FORMAT_XRGB8888:
c34ce3d1 2917 return PLANE_CTL_FORMAT_XRGB_8888;
6156a456
CK
2918 /*
2919 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2920 * to be already pre-multiplied. We need to add a knob (or a different
2921 * DRM_FORMAT) for user-space to configure that.
2922 */
f75fb42a 2923 case DRM_FORMAT_ABGR8888:
c34ce3d1 2924 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
6156a456 2925 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
6156a456 2926 case DRM_FORMAT_ARGB8888:
c34ce3d1 2927 return PLANE_CTL_FORMAT_XRGB_8888 |
6156a456 2928 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
70d21f0e 2929 case DRM_FORMAT_XRGB2101010:
c34ce3d1 2930 return PLANE_CTL_FORMAT_XRGB_2101010;
70d21f0e 2931 case DRM_FORMAT_XBGR2101010:
c34ce3d1 2932 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
6156a456 2933 case DRM_FORMAT_YUYV:
c34ce3d1 2934 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
6156a456 2935 case DRM_FORMAT_YVYU:
c34ce3d1 2936 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
6156a456 2937 case DRM_FORMAT_UYVY:
c34ce3d1 2938 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
6156a456 2939 case DRM_FORMAT_VYUY:
c34ce3d1 2940 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
70d21f0e 2941 default:
4249eeef 2942 MISSING_CASE(pixel_format);
70d21f0e 2943 }
8cfcba41 2944
c34ce3d1 2945 return 0;
6156a456 2946}
70d21f0e 2947
6156a456
CK
2948u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2949{
6156a456 2950 switch (fb_modifier) {
30af77c4 2951 case DRM_FORMAT_MOD_NONE:
70d21f0e 2952 break;
30af77c4 2953 case I915_FORMAT_MOD_X_TILED:
c34ce3d1 2954 return PLANE_CTL_TILED_X;
b321803d 2955 case I915_FORMAT_MOD_Y_TILED:
c34ce3d1 2956 return PLANE_CTL_TILED_Y;
b321803d 2957 case I915_FORMAT_MOD_Yf_TILED:
c34ce3d1 2958 return PLANE_CTL_TILED_YF;
70d21f0e 2959 default:
6156a456 2960 MISSING_CASE(fb_modifier);
70d21f0e 2961 }
8cfcba41 2962
c34ce3d1 2963 return 0;
6156a456 2964}
70d21f0e 2965
6156a456
CK
2966u32 skl_plane_ctl_rotation(unsigned int rotation)
2967{
3b7a5119 2968 switch (rotation) {
6156a456
CK
2969 case BIT(DRM_ROTATE_0):
2970 break;
1e8df167
SJ
2971 /*
2972 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
2973 * while i915 HW rotation is clockwise, thats why this swapping.
2974 */
3b7a5119 2975 case BIT(DRM_ROTATE_90):
1e8df167 2976 return PLANE_CTL_ROTATE_270;
3b7a5119 2977 case BIT(DRM_ROTATE_180):
c34ce3d1 2978 return PLANE_CTL_ROTATE_180;
3b7a5119 2979 case BIT(DRM_ROTATE_270):
1e8df167 2980 return PLANE_CTL_ROTATE_90;
6156a456
CK
2981 default:
2982 MISSING_CASE(rotation);
2983 }
2984
c34ce3d1 2985 return 0;
6156a456
CK
2986}
2987
a8d201af
ML
2988static void skylake_update_primary_plane(struct drm_plane *plane,
2989 const struct intel_crtc_state *crtc_state,
2990 const struct intel_plane_state *plane_state)
6156a456 2991{
a8d201af 2992 struct drm_device *dev = plane->dev;
6156a456 2993 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af
ML
2994 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2995 struct drm_framebuffer *fb = plane_state->base.fb;
2996 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6156a456
CK
2997 int pipe = intel_crtc->pipe;
2998 u32 plane_ctl, stride_div, stride;
2999 u32 tile_height, plane_offset, plane_size;
a8d201af 3000 unsigned int rotation = plane_state->base.rotation;
6156a456 3001 int x_offset, y_offset;
44eb0cb9 3002 u32 surf_addr;
a8d201af
ML
3003 int scaler_id = plane_state->scaler_id;
3004 int src_x = plane_state->src.x1 >> 16;
3005 int src_y = plane_state->src.y1 >> 16;
3006 int src_w = drm_rect_width(&plane_state->src) >> 16;
3007 int src_h = drm_rect_height(&plane_state->src) >> 16;
3008 int dst_x = plane_state->dst.x1;
3009 int dst_y = plane_state->dst.y1;
3010 int dst_w = drm_rect_width(&plane_state->dst);
3011 int dst_h = drm_rect_height(&plane_state->dst);
70d21f0e 3012
6156a456
CK
3013 plane_ctl = PLANE_CTL_ENABLE |
3014 PLANE_CTL_PIPE_GAMMA_ENABLE |
3015 PLANE_CTL_PIPE_CSC_ENABLE;
3016
3017 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3018 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
3019 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
6156a456
CK
3020 plane_ctl |= skl_plane_ctl_rotation(rotation);
3021
7b49f948 3022 stride_div = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
b321803d 3023 fb->pixel_format);
dedf278c 3024 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
3b7a5119 3025
a42e5a23
PZ
3026 WARN_ON(drm_rect_width(&plane_state->src) == 0);
3027
3b7a5119 3028 if (intel_rotation_90_or_270(rotation)) {
832be82f
VS
3029 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
3030
3b7a5119 3031 /* stride = Surface height in tiles */
832be82f 3032 tile_height = intel_tile_height(dev_priv, fb->modifier[0], cpp);
3b7a5119 3033 stride = DIV_ROUND_UP(fb->height, tile_height);
a8d201af
ML
3034 x_offset = stride * tile_height - src_y - src_h;
3035 y_offset = src_x;
6156a456 3036 plane_size = (src_w - 1) << 16 | (src_h - 1);
3b7a5119
SJ
3037 } else {
3038 stride = fb->pitches[0] / stride_div;
a8d201af
ML
3039 x_offset = src_x;
3040 y_offset = src_y;
6156a456 3041 plane_size = (src_h - 1) << 16 | (src_w - 1);
3b7a5119
SJ
3042 }
3043 plane_offset = y_offset << 16 | x_offset;
b321803d 3044
2db3366b
PZ
3045 intel_crtc->adjusted_x = x_offset;
3046 intel_crtc->adjusted_y = y_offset;
3047
70d21f0e 3048 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
3b7a5119
SJ
3049 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3050 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3051 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
6156a456
CK
3052
3053 if (scaler_id >= 0) {
3054 uint32_t ps_ctrl = 0;
3055
3056 WARN_ON(!dst_w || !dst_h);
3057 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3058 crtc_state->scaler_state.scalers[scaler_id].mode;
3059 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3060 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3061 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3062 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3063 I915_WRITE(PLANE_POS(pipe, 0), 0);
3064 } else {
3065 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3066 }
3067
121920fa 3068 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
70d21f0e
DL
3069
3070 POSTING_READ(PLANE_SURF(pipe, 0));
3071}
3072
a8d201af
ML
3073static void skylake_disable_primary_plane(struct drm_plane *primary,
3074 struct drm_crtc *crtc)
17638cd6
JB
3075{
3076 struct drm_device *dev = crtc->dev;
3077 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af 3078 int pipe = to_intel_crtc(crtc)->pipe;
17638cd6 3079
a8d201af
ML
3080 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3081 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3082 POSTING_READ(PLANE_SURF(pipe, 0));
3083}
29b9bde6 3084
a8d201af
ML
3085/* Assume fb object is pinned & idle & fenced and just update base pointers */
3086static int
3087intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3088 int x, int y, enum mode_set_atomic state)
3089{
3090 /* Support for kgdboc is disabled, this needs a major rework. */
3091 DRM_ERROR("legacy panic handler not supported any more.\n");
3092
3093 return -ENODEV;
81255565
JB
3094}
3095
7514747d 3096static void intel_complete_page_flips(struct drm_device *dev)
96a02917 3097{
96a02917
VS
3098 struct drm_crtc *crtc;
3099
70e1e0ec 3100 for_each_crtc(dev, crtc) {
96a02917
VS
3101 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3102 enum plane plane = intel_crtc->plane;
3103
3104 intel_prepare_page_flip(dev, plane);
3105 intel_finish_page_flip_plane(dev, plane);
3106 }
7514747d
VS
3107}
3108
3109static void intel_update_primary_planes(struct drm_device *dev)
3110{
7514747d 3111 struct drm_crtc *crtc;
96a02917 3112
70e1e0ec 3113 for_each_crtc(dev, crtc) {
11c22da6
ML
3114 struct intel_plane *plane = to_intel_plane(crtc->primary);
3115 struct intel_plane_state *plane_state;
96a02917 3116
11c22da6 3117 drm_modeset_lock_crtc(crtc, &plane->base);
11c22da6
ML
3118 plane_state = to_intel_plane_state(plane->base.state);
3119
a8d201af
ML
3120 if (plane_state->visible)
3121 plane->update_plane(&plane->base,
3122 to_intel_crtc_state(crtc->state),
3123 plane_state);
11c22da6
ML
3124
3125 drm_modeset_unlock_crtc(crtc);
96a02917
VS
3126 }
3127}
3128
7514747d
VS
3129void intel_prepare_reset(struct drm_device *dev)
3130{
3131 /* no reset support for gen2 */
3132 if (IS_GEN2(dev))
3133 return;
3134
3135 /* reset doesn't touch the display */
3136 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3137 return;
3138
3139 drm_modeset_lock_all(dev);
f98ce92f
VS
3140 /*
3141 * Disabling the crtcs gracefully seems nicer. Also the
3142 * g33 docs say we should at least disable all the planes.
3143 */
6b72d486 3144 intel_display_suspend(dev);
7514747d
VS
3145}
3146
3147void intel_finish_reset(struct drm_device *dev)
3148{
3149 struct drm_i915_private *dev_priv = to_i915(dev);
3150
3151 /*
3152 * Flips in the rings will be nuked by the reset,
3153 * so complete all pending flips so that user space
3154 * will get its events and not get stuck.
3155 */
3156 intel_complete_page_flips(dev);
3157
3158 /* no reset support for gen2 */
3159 if (IS_GEN2(dev))
3160 return;
3161
3162 /* reset doesn't touch the display */
3163 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3164 /*
3165 * Flips in the rings have been nuked by the reset,
3166 * so update the base address of all primary
3167 * planes to the the last fb to make sure we're
3168 * showing the correct fb after a reset.
11c22da6
ML
3169 *
3170 * FIXME: Atomic will make this obsolete since we won't schedule
3171 * CS-based flips (which might get lost in gpu resets) any more.
7514747d
VS
3172 */
3173 intel_update_primary_planes(dev);
3174 return;
3175 }
3176
3177 /*
3178 * The display has been reset as well,
3179 * so need a full re-initialization.
3180 */
3181 intel_runtime_pm_disable_interrupts(dev_priv);
3182 intel_runtime_pm_enable_interrupts(dev_priv);
3183
3184 intel_modeset_init_hw(dev);
3185
3186 spin_lock_irq(&dev_priv->irq_lock);
3187 if (dev_priv->display.hpd_irq_setup)
3188 dev_priv->display.hpd_irq_setup(dev);
3189 spin_unlock_irq(&dev_priv->irq_lock);
3190
043e9bda 3191 intel_display_resume(dev);
7514747d
VS
3192
3193 intel_hpd_init(dev_priv);
3194
3195 drm_modeset_unlock_all(dev);
3196}
3197
7d5e3799
CW
3198static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3199{
3200 struct drm_device *dev = crtc->dev;
7d5e3799 3201 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
c19ae989 3202 unsigned reset_counter;
7d5e3799
CW
3203 bool pending;
3204
7f1847eb
CW
3205 reset_counter = i915_reset_counter(&to_i915(dev)->gpu_error);
3206 if (intel_crtc->reset_counter != reset_counter)
7d5e3799
CW
3207 return false;
3208
5e2d7afc 3209 spin_lock_irq(&dev->event_lock);
7d5e3799 3210 pending = to_intel_crtc(crtc)->unpin_work != NULL;
5e2d7afc 3211 spin_unlock_irq(&dev->event_lock);
7d5e3799
CW
3212
3213 return pending;
3214}
3215
bfd16b2a
ML
3216static void intel_update_pipe_config(struct intel_crtc *crtc,
3217 struct intel_crtc_state *old_crtc_state)
e30e8f75
GP
3218{
3219 struct drm_device *dev = crtc->base.dev;
3220 struct drm_i915_private *dev_priv = dev->dev_private;
bfd16b2a
ML
3221 struct intel_crtc_state *pipe_config =
3222 to_intel_crtc_state(crtc->base.state);
e30e8f75 3223
bfd16b2a
ML
3224 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3225 crtc->base.mode = crtc->base.state->mode;
3226
3227 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3228 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3229 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
e30e8f75
GP
3230
3231 /*
3232 * Update pipe size and adjust fitter if needed: the reason for this is
3233 * that in compute_mode_changes we check the native mode (not the pfit
3234 * mode) to see if we can flip rather than do a full mode set. In the
3235 * fastboot case, we'll flip, but if we don't update the pipesrc and
3236 * pfit state, we'll end up with a big fb scanned out into the wrong
3237 * sized surface.
e30e8f75
GP
3238 */
3239
e30e8f75 3240 I915_WRITE(PIPESRC(crtc->pipe),
bfd16b2a
ML
3241 ((pipe_config->pipe_src_w - 1) << 16) |
3242 (pipe_config->pipe_src_h - 1));
3243
3244 /* on skylake this is done by detaching scalers */
3245 if (INTEL_INFO(dev)->gen >= 9) {
3246 skl_detach_scalers(crtc);
3247
3248 if (pipe_config->pch_pfit.enabled)
3249 skylake_pfit_enable(crtc);
3250 } else if (HAS_PCH_SPLIT(dev)) {
3251 if (pipe_config->pch_pfit.enabled)
3252 ironlake_pfit_enable(crtc);
3253 else if (old_crtc_state->pch_pfit.enabled)
3254 ironlake_pfit_disable(crtc, true);
e30e8f75 3255 }
e30e8f75
GP
3256}
3257
5e84e1a4
ZW
3258static void intel_fdi_normal_train(struct drm_crtc *crtc)
3259{
3260 struct drm_device *dev = crtc->dev;
3261 struct drm_i915_private *dev_priv = dev->dev_private;
3262 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3263 int pipe = intel_crtc->pipe;
f0f59a00
VS
3264 i915_reg_t reg;
3265 u32 temp;
5e84e1a4
ZW
3266
3267 /* enable normal train */
3268 reg = FDI_TX_CTL(pipe);
3269 temp = I915_READ(reg);
61e499bf 3270 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
3271 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3272 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
3273 } else {
3274 temp &= ~FDI_LINK_TRAIN_NONE;
3275 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 3276 }
5e84e1a4
ZW
3277 I915_WRITE(reg, temp);
3278
3279 reg = FDI_RX_CTL(pipe);
3280 temp = I915_READ(reg);
3281 if (HAS_PCH_CPT(dev)) {
3282 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3283 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3284 } else {
3285 temp &= ~FDI_LINK_TRAIN_NONE;
3286 temp |= FDI_LINK_TRAIN_NONE;
3287 }
3288 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3289
3290 /* wait one idle pattern time */
3291 POSTING_READ(reg);
3292 udelay(1000);
357555c0
JB
3293
3294 /* IVB wants error correction enabled */
3295 if (IS_IVYBRIDGE(dev))
3296 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3297 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
3298}
3299
8db9d77b
ZW
3300/* The FDI link training functions for ILK/Ibexpeak. */
3301static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3302{
3303 struct drm_device *dev = crtc->dev;
3304 struct drm_i915_private *dev_priv = dev->dev_private;
3305 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3306 int pipe = intel_crtc->pipe;
f0f59a00
VS
3307 i915_reg_t reg;
3308 u32 temp, tries;
8db9d77b 3309
1c8562f6 3310 /* FDI needs bits from pipe first */
0fc932b8 3311 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3312
e1a44743
AJ
3313 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3314 for train result */
5eddb70b
CW
3315 reg = FDI_RX_IMR(pipe);
3316 temp = I915_READ(reg);
e1a44743
AJ
3317 temp &= ~FDI_RX_SYMBOL_LOCK;
3318 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3319 I915_WRITE(reg, temp);
3320 I915_READ(reg);
e1a44743
AJ
3321 udelay(150);
3322
8db9d77b 3323 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3324 reg = FDI_TX_CTL(pipe);
3325 temp = I915_READ(reg);
627eb5a3 3326 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3327 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3328 temp &= ~FDI_LINK_TRAIN_NONE;
3329 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3330 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3331
5eddb70b
CW
3332 reg = FDI_RX_CTL(pipe);
3333 temp = I915_READ(reg);
8db9d77b
ZW
3334 temp &= ~FDI_LINK_TRAIN_NONE;
3335 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3336 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3337
3338 POSTING_READ(reg);
8db9d77b
ZW
3339 udelay(150);
3340
5b2adf89 3341 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3342 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3343 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3344 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3345
5eddb70b 3346 reg = FDI_RX_IIR(pipe);
e1a44743 3347 for (tries = 0; tries < 5; tries++) {
5eddb70b 3348 temp = I915_READ(reg);
8db9d77b
ZW
3349 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3350
3351 if ((temp & FDI_RX_BIT_LOCK)) {
3352 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3353 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3354 break;
3355 }
8db9d77b 3356 }
e1a44743 3357 if (tries == 5)
5eddb70b 3358 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3359
3360 /* Train 2 */
5eddb70b
CW
3361 reg = FDI_TX_CTL(pipe);
3362 temp = I915_READ(reg);
8db9d77b
ZW
3363 temp &= ~FDI_LINK_TRAIN_NONE;
3364 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3365 I915_WRITE(reg, temp);
8db9d77b 3366
5eddb70b
CW
3367 reg = FDI_RX_CTL(pipe);
3368 temp = I915_READ(reg);
8db9d77b
ZW
3369 temp &= ~FDI_LINK_TRAIN_NONE;
3370 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3371 I915_WRITE(reg, temp);
8db9d77b 3372
5eddb70b
CW
3373 POSTING_READ(reg);
3374 udelay(150);
8db9d77b 3375
5eddb70b 3376 reg = FDI_RX_IIR(pipe);
e1a44743 3377 for (tries = 0; tries < 5; tries++) {
5eddb70b 3378 temp = I915_READ(reg);
8db9d77b
ZW
3379 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3380
3381 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3382 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3383 DRM_DEBUG_KMS("FDI train 2 done.\n");
3384 break;
3385 }
8db9d77b 3386 }
e1a44743 3387 if (tries == 5)
5eddb70b 3388 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3389
3390 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3391
8db9d77b
ZW
3392}
3393
0206e353 3394static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3395 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3396 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3397 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3398 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3399};
3400
3401/* The FDI link training functions for SNB/Cougarpoint. */
3402static void gen6_fdi_link_train(struct drm_crtc *crtc)
3403{
3404 struct drm_device *dev = crtc->dev;
3405 struct drm_i915_private *dev_priv = dev->dev_private;
3406 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3407 int pipe = intel_crtc->pipe;
f0f59a00
VS
3408 i915_reg_t reg;
3409 u32 temp, i, retry;
8db9d77b 3410
e1a44743
AJ
3411 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3412 for train result */
5eddb70b
CW
3413 reg = FDI_RX_IMR(pipe);
3414 temp = I915_READ(reg);
e1a44743
AJ
3415 temp &= ~FDI_RX_SYMBOL_LOCK;
3416 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3417 I915_WRITE(reg, temp);
3418
3419 POSTING_READ(reg);
e1a44743
AJ
3420 udelay(150);
3421
8db9d77b 3422 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3423 reg = FDI_TX_CTL(pipe);
3424 temp = I915_READ(reg);
627eb5a3 3425 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3426 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3427 temp &= ~FDI_LINK_TRAIN_NONE;
3428 temp |= FDI_LINK_TRAIN_PATTERN_1;
3429 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3430 /* SNB-B */
3431 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3432 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3433
d74cf324
DV
3434 I915_WRITE(FDI_RX_MISC(pipe),
3435 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3436
5eddb70b
CW
3437 reg = FDI_RX_CTL(pipe);
3438 temp = I915_READ(reg);
8db9d77b
ZW
3439 if (HAS_PCH_CPT(dev)) {
3440 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3441 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3442 } else {
3443 temp &= ~FDI_LINK_TRAIN_NONE;
3444 temp |= FDI_LINK_TRAIN_PATTERN_1;
3445 }
5eddb70b
CW
3446 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3447
3448 POSTING_READ(reg);
8db9d77b
ZW
3449 udelay(150);
3450
0206e353 3451 for (i = 0; i < 4; i++) {
5eddb70b
CW
3452 reg = FDI_TX_CTL(pipe);
3453 temp = I915_READ(reg);
8db9d77b
ZW
3454 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3455 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3456 I915_WRITE(reg, temp);
3457
3458 POSTING_READ(reg);
8db9d77b
ZW
3459 udelay(500);
3460
fa37d39e
SP
3461 for (retry = 0; retry < 5; retry++) {
3462 reg = FDI_RX_IIR(pipe);
3463 temp = I915_READ(reg);
3464 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3465 if (temp & FDI_RX_BIT_LOCK) {
3466 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3467 DRM_DEBUG_KMS("FDI train 1 done.\n");
3468 break;
3469 }
3470 udelay(50);
8db9d77b 3471 }
fa37d39e
SP
3472 if (retry < 5)
3473 break;
8db9d77b
ZW
3474 }
3475 if (i == 4)
5eddb70b 3476 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3477
3478 /* Train 2 */
5eddb70b
CW
3479 reg = FDI_TX_CTL(pipe);
3480 temp = I915_READ(reg);
8db9d77b
ZW
3481 temp &= ~FDI_LINK_TRAIN_NONE;
3482 temp |= FDI_LINK_TRAIN_PATTERN_2;
3483 if (IS_GEN6(dev)) {
3484 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3485 /* SNB-B */
3486 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3487 }
5eddb70b 3488 I915_WRITE(reg, temp);
8db9d77b 3489
5eddb70b
CW
3490 reg = FDI_RX_CTL(pipe);
3491 temp = I915_READ(reg);
8db9d77b
ZW
3492 if (HAS_PCH_CPT(dev)) {
3493 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3494 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3495 } else {
3496 temp &= ~FDI_LINK_TRAIN_NONE;
3497 temp |= FDI_LINK_TRAIN_PATTERN_2;
3498 }
5eddb70b
CW
3499 I915_WRITE(reg, temp);
3500
3501 POSTING_READ(reg);
8db9d77b
ZW
3502 udelay(150);
3503
0206e353 3504 for (i = 0; i < 4; i++) {
5eddb70b
CW
3505 reg = FDI_TX_CTL(pipe);
3506 temp = I915_READ(reg);
8db9d77b
ZW
3507 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3508 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3509 I915_WRITE(reg, temp);
3510
3511 POSTING_READ(reg);
8db9d77b
ZW
3512 udelay(500);
3513
fa37d39e
SP
3514 for (retry = 0; retry < 5; retry++) {
3515 reg = FDI_RX_IIR(pipe);
3516 temp = I915_READ(reg);
3517 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3518 if (temp & FDI_RX_SYMBOL_LOCK) {
3519 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3520 DRM_DEBUG_KMS("FDI train 2 done.\n");
3521 break;
3522 }
3523 udelay(50);
8db9d77b 3524 }
fa37d39e
SP
3525 if (retry < 5)
3526 break;
8db9d77b
ZW
3527 }
3528 if (i == 4)
5eddb70b 3529 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3530
3531 DRM_DEBUG_KMS("FDI train done.\n");
3532}
3533
357555c0
JB
3534/* Manual link training for Ivy Bridge A0 parts */
3535static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3536{
3537 struct drm_device *dev = crtc->dev;
3538 struct drm_i915_private *dev_priv = dev->dev_private;
3539 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3540 int pipe = intel_crtc->pipe;
f0f59a00
VS
3541 i915_reg_t reg;
3542 u32 temp, i, j;
357555c0
JB
3543
3544 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3545 for train result */
3546 reg = FDI_RX_IMR(pipe);
3547 temp = I915_READ(reg);
3548 temp &= ~FDI_RX_SYMBOL_LOCK;
3549 temp &= ~FDI_RX_BIT_LOCK;
3550 I915_WRITE(reg, temp);
3551
3552 POSTING_READ(reg);
3553 udelay(150);
3554
01a415fd
DV
3555 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3556 I915_READ(FDI_RX_IIR(pipe)));
3557
139ccd3f
JB
3558 /* Try each vswing and preemphasis setting twice before moving on */
3559 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3560 /* disable first in case we need to retry */
3561 reg = FDI_TX_CTL(pipe);
3562 temp = I915_READ(reg);
3563 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3564 temp &= ~FDI_TX_ENABLE;
3565 I915_WRITE(reg, temp);
357555c0 3566
139ccd3f
JB
3567 reg = FDI_RX_CTL(pipe);
3568 temp = I915_READ(reg);
3569 temp &= ~FDI_LINK_TRAIN_AUTO;
3570 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3571 temp &= ~FDI_RX_ENABLE;
3572 I915_WRITE(reg, temp);
357555c0 3573
139ccd3f 3574 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3575 reg = FDI_TX_CTL(pipe);
3576 temp = I915_READ(reg);
139ccd3f 3577 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3578 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
139ccd3f 3579 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3580 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3581 temp |= snb_b_fdi_train_param[j/2];
3582 temp |= FDI_COMPOSITE_SYNC;
3583 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3584
139ccd3f
JB
3585 I915_WRITE(FDI_RX_MISC(pipe),
3586 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3587
139ccd3f 3588 reg = FDI_RX_CTL(pipe);
357555c0 3589 temp = I915_READ(reg);
139ccd3f
JB
3590 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3591 temp |= FDI_COMPOSITE_SYNC;
3592 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3593
139ccd3f
JB
3594 POSTING_READ(reg);
3595 udelay(1); /* should be 0.5us */
357555c0 3596
139ccd3f
JB
3597 for (i = 0; i < 4; i++) {
3598 reg = FDI_RX_IIR(pipe);
3599 temp = I915_READ(reg);
3600 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3601
139ccd3f
JB
3602 if (temp & FDI_RX_BIT_LOCK ||
3603 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3604 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3605 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3606 i);
3607 break;
3608 }
3609 udelay(1); /* should be 0.5us */
3610 }
3611 if (i == 4) {
3612 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3613 continue;
3614 }
357555c0 3615
139ccd3f 3616 /* Train 2 */
357555c0
JB
3617 reg = FDI_TX_CTL(pipe);
3618 temp = I915_READ(reg);
139ccd3f
JB
3619 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3620 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3621 I915_WRITE(reg, temp);
3622
3623 reg = FDI_RX_CTL(pipe);
3624 temp = I915_READ(reg);
3625 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3626 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3627 I915_WRITE(reg, temp);
3628
3629 POSTING_READ(reg);
139ccd3f 3630 udelay(2); /* should be 1.5us */
357555c0 3631
139ccd3f
JB
3632 for (i = 0; i < 4; i++) {
3633 reg = FDI_RX_IIR(pipe);
3634 temp = I915_READ(reg);
3635 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3636
139ccd3f
JB
3637 if (temp & FDI_RX_SYMBOL_LOCK ||
3638 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3639 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3640 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3641 i);
3642 goto train_done;
3643 }
3644 udelay(2); /* should be 1.5us */
357555c0 3645 }
139ccd3f
JB
3646 if (i == 4)
3647 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3648 }
357555c0 3649
139ccd3f 3650train_done:
357555c0
JB
3651 DRM_DEBUG_KMS("FDI train done.\n");
3652}
3653
88cefb6c 3654static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3655{
88cefb6c 3656 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3657 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3658 int pipe = intel_crtc->pipe;
f0f59a00
VS
3659 i915_reg_t reg;
3660 u32 temp;
c64e311e 3661
c98e9dcf 3662 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3663 reg = FDI_RX_CTL(pipe);
3664 temp = I915_READ(reg);
627eb5a3 3665 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
6e3c9717 3666 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
dfd07d72 3667 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3668 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3669
3670 POSTING_READ(reg);
c98e9dcf
JB
3671 udelay(200);
3672
3673 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3674 temp = I915_READ(reg);
3675 I915_WRITE(reg, temp | FDI_PCDCLK);
3676
3677 POSTING_READ(reg);
c98e9dcf
JB
3678 udelay(200);
3679
20749730
PZ
3680 /* Enable CPU FDI TX PLL, always on for Ironlake */
3681 reg = FDI_TX_CTL(pipe);
3682 temp = I915_READ(reg);
3683 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3684 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3685
20749730
PZ
3686 POSTING_READ(reg);
3687 udelay(100);
6be4a607 3688 }
0e23b99d
JB
3689}
3690
88cefb6c
DV
3691static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3692{
3693 struct drm_device *dev = intel_crtc->base.dev;
3694 struct drm_i915_private *dev_priv = dev->dev_private;
3695 int pipe = intel_crtc->pipe;
f0f59a00
VS
3696 i915_reg_t reg;
3697 u32 temp;
88cefb6c
DV
3698
3699 /* Switch from PCDclk to Rawclk */
3700 reg = FDI_RX_CTL(pipe);
3701 temp = I915_READ(reg);
3702 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3703
3704 /* Disable CPU FDI TX PLL */
3705 reg = FDI_TX_CTL(pipe);
3706 temp = I915_READ(reg);
3707 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3708
3709 POSTING_READ(reg);
3710 udelay(100);
3711
3712 reg = FDI_RX_CTL(pipe);
3713 temp = I915_READ(reg);
3714 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3715
3716 /* Wait for the clocks to turn off. */
3717 POSTING_READ(reg);
3718 udelay(100);
3719}
3720
0fc932b8
JB
3721static void ironlake_fdi_disable(struct drm_crtc *crtc)
3722{
3723 struct drm_device *dev = crtc->dev;
3724 struct drm_i915_private *dev_priv = dev->dev_private;
3725 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3726 int pipe = intel_crtc->pipe;
f0f59a00
VS
3727 i915_reg_t reg;
3728 u32 temp;
0fc932b8
JB
3729
3730 /* disable CPU FDI tx and PCH FDI rx */
3731 reg = FDI_TX_CTL(pipe);
3732 temp = I915_READ(reg);
3733 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3734 POSTING_READ(reg);
3735
3736 reg = FDI_RX_CTL(pipe);
3737 temp = I915_READ(reg);
3738 temp &= ~(0x7 << 16);
dfd07d72 3739 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3740 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3741
3742 POSTING_READ(reg);
3743 udelay(100);
3744
3745 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3746 if (HAS_PCH_IBX(dev))
6f06ce18 3747 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3748
3749 /* still set train pattern 1 */
3750 reg = FDI_TX_CTL(pipe);
3751 temp = I915_READ(reg);
3752 temp &= ~FDI_LINK_TRAIN_NONE;
3753 temp |= FDI_LINK_TRAIN_PATTERN_1;
3754 I915_WRITE(reg, temp);
3755
3756 reg = FDI_RX_CTL(pipe);
3757 temp = I915_READ(reg);
3758 if (HAS_PCH_CPT(dev)) {
3759 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3760 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3761 } else {
3762 temp &= ~FDI_LINK_TRAIN_NONE;
3763 temp |= FDI_LINK_TRAIN_PATTERN_1;
3764 }
3765 /* BPC in FDI rx is consistent with that in PIPECONF */
3766 temp &= ~(0x07 << 16);
dfd07d72 3767 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3768 I915_WRITE(reg, temp);
3769
3770 POSTING_READ(reg);
3771 udelay(100);
3772}
3773
5dce5b93
CW
3774bool intel_has_pending_fb_unpin(struct drm_device *dev)
3775{
3776 struct intel_crtc *crtc;
3777
3778 /* Note that we don't need to be called with mode_config.lock here
3779 * as our list of CRTC objects is static for the lifetime of the
3780 * device and so cannot disappear as we iterate. Similarly, we can
3781 * happily treat the predicates as racy, atomic checks as userspace
3782 * cannot claim and pin a new fb without at least acquring the
3783 * struct_mutex and so serialising with us.
3784 */
d3fcc808 3785 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3786 if (atomic_read(&crtc->unpin_work_count) == 0)
3787 continue;
3788
3789 if (crtc->unpin_work)
3790 intel_wait_for_vblank(dev, crtc->pipe);
3791
3792 return true;
3793 }
3794
3795 return false;
3796}
3797
d6bbafa1
CW
3798static void page_flip_completed(struct intel_crtc *intel_crtc)
3799{
3800 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3801 struct intel_unpin_work *work = intel_crtc->unpin_work;
3802
3803 /* ensure that the unpin work is consistent wrt ->pending. */
3804 smp_rmb();
3805 intel_crtc->unpin_work = NULL;
3806
3807 if (work->event)
560ce1dc 3808 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
d6bbafa1
CW
3809
3810 drm_crtc_vblank_put(&intel_crtc->base);
3811
3812 wake_up_all(&dev_priv->pending_flip_queue);
3813 queue_work(dev_priv->wq, &work->work);
3814
3815 trace_i915_flip_complete(intel_crtc->plane,
3816 work->pending_flip_obj);
3817}
3818
5008e874 3819static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 3820{
0f91128d 3821 struct drm_device *dev = crtc->dev;
5bb61643 3822 struct drm_i915_private *dev_priv = dev->dev_private;
5008e874 3823 long ret;
e6c3a2a6 3824
2c10d571 3825 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
5008e874
ML
3826
3827 ret = wait_event_interruptible_timeout(
3828 dev_priv->pending_flip_queue,
3829 !intel_crtc_has_pending_flip(crtc),
3830 60*HZ);
3831
3832 if (ret < 0)
3833 return ret;
3834
3835 if (ret == 0) {
9c787942 3836 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2c10d571 3837
5e2d7afc 3838 spin_lock_irq(&dev->event_lock);
9c787942
CW
3839 if (intel_crtc->unpin_work) {
3840 WARN_ONCE(1, "Removing stuck page flip\n");
3841 page_flip_completed(intel_crtc);
3842 }
5e2d7afc 3843 spin_unlock_irq(&dev->event_lock);
9c787942 3844 }
5bb61643 3845
5008e874 3846 return 0;
e6c3a2a6
CW
3847}
3848
060f02d8
VS
3849static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
3850{
3851 u32 temp;
3852
3853 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3854
3855 mutex_lock(&dev_priv->sb_lock);
3856
3857 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3858 temp |= SBI_SSCCTL_DISABLE;
3859 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3860
3861 mutex_unlock(&dev_priv->sb_lock);
3862}
3863
e615efe4
ED
3864/* Program iCLKIP clock to the desired frequency */
3865static void lpt_program_iclkip(struct drm_crtc *crtc)
3866{
64b46a06 3867 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6e3c9717 3868 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
e615efe4
ED
3869 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3870 u32 temp;
3871
060f02d8 3872 lpt_disable_iclkip(dev_priv);
e615efe4 3873
64b46a06
VS
3874 /* The iCLK virtual clock root frequency is in MHz,
3875 * but the adjusted_mode->crtc_clock in in KHz. To get the
3876 * divisors, it is necessary to divide one by another, so we
3877 * convert the virtual clock precision to KHz here for higher
3878 * precision.
3879 */
3880 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
e615efe4
ED
3881 u32 iclk_virtual_root_freq = 172800 * 1000;
3882 u32 iclk_pi_range = 64;
64b46a06 3883 u32 desired_divisor;
e615efe4 3884
64b46a06
VS
3885 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
3886 clock << auxdiv);
3887 divsel = (desired_divisor / iclk_pi_range) - 2;
3888 phaseinc = desired_divisor % iclk_pi_range;
e615efe4 3889
64b46a06
VS
3890 /*
3891 * Near 20MHz is a corner case which is
3892 * out of range for the 7-bit divisor
3893 */
3894 if (divsel <= 0x7f)
3895 break;
e615efe4
ED
3896 }
3897
3898 /* This should not happen with any sane values */
3899 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3900 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3901 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3902 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3903
3904 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3905 clock,
e615efe4
ED
3906 auxdiv,
3907 divsel,
3908 phasedir,
3909 phaseinc);
3910
060f02d8
VS
3911 mutex_lock(&dev_priv->sb_lock);
3912
e615efe4 3913 /* Program SSCDIVINTPHASE6 */
988d6ee8 3914 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
3915 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3916 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3917 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3918 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3919 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3920 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 3921 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
3922
3923 /* Program SSCAUXDIV */
988d6ee8 3924 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
3925 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3926 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 3927 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
3928
3929 /* Enable modulator and associated divider */
988d6ee8 3930 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 3931 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 3932 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4 3933
060f02d8
VS
3934 mutex_unlock(&dev_priv->sb_lock);
3935
e615efe4
ED
3936 /* Wait for initialization time */
3937 udelay(24);
3938
3939 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
3940}
3941
8802e5b6
VS
3942int lpt_get_iclkip(struct drm_i915_private *dev_priv)
3943{
3944 u32 divsel, phaseinc, auxdiv;
3945 u32 iclk_virtual_root_freq = 172800 * 1000;
3946 u32 iclk_pi_range = 64;
3947 u32 desired_divisor;
3948 u32 temp;
3949
3950 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
3951 return 0;
3952
3953 mutex_lock(&dev_priv->sb_lock);
3954
3955 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3956 if (temp & SBI_SSCCTL_DISABLE) {
3957 mutex_unlock(&dev_priv->sb_lock);
3958 return 0;
3959 }
3960
3961 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
3962 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
3963 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
3964 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
3965 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
3966
3967 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
3968 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
3969 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
3970
3971 mutex_unlock(&dev_priv->sb_lock);
3972
3973 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
3974
3975 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
3976 desired_divisor << auxdiv);
3977}
3978
275f01b2
DV
3979static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3980 enum pipe pch_transcoder)
3981{
3982 struct drm_device *dev = crtc->base.dev;
3983 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 3984 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
275f01b2
DV
3985
3986 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3987 I915_READ(HTOTAL(cpu_transcoder)));
3988 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3989 I915_READ(HBLANK(cpu_transcoder)));
3990 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3991 I915_READ(HSYNC(cpu_transcoder)));
3992
3993 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3994 I915_READ(VTOTAL(cpu_transcoder)));
3995 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3996 I915_READ(VBLANK(cpu_transcoder)));
3997 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3998 I915_READ(VSYNC(cpu_transcoder)));
3999 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4000 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4001}
4002
003632d9 4003static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
1fbc0d78
DV
4004{
4005 struct drm_i915_private *dev_priv = dev->dev_private;
4006 uint32_t temp;
4007
4008 temp = I915_READ(SOUTH_CHICKEN1);
003632d9 4009 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
1fbc0d78
DV
4010 return;
4011
4012 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4013 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4014
003632d9
ACO
4015 temp &= ~FDI_BC_BIFURCATION_SELECT;
4016 if (enable)
4017 temp |= FDI_BC_BIFURCATION_SELECT;
4018
4019 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
1fbc0d78
DV
4020 I915_WRITE(SOUTH_CHICKEN1, temp);
4021 POSTING_READ(SOUTH_CHICKEN1);
4022}
4023
4024static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4025{
4026 struct drm_device *dev = intel_crtc->base.dev;
1fbc0d78
DV
4027
4028 switch (intel_crtc->pipe) {
4029 case PIPE_A:
4030 break;
4031 case PIPE_B:
6e3c9717 4032 if (intel_crtc->config->fdi_lanes > 2)
003632d9 4033 cpt_set_fdi_bc_bifurcation(dev, false);
1fbc0d78 4034 else
003632d9 4035 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4036
4037 break;
4038 case PIPE_C:
003632d9 4039 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4040
4041 break;
4042 default:
4043 BUG();
4044 }
4045}
4046
c48b5305
VS
4047/* Return which DP Port should be selected for Transcoder DP control */
4048static enum port
4049intel_trans_dp_port_sel(struct drm_crtc *crtc)
4050{
4051 struct drm_device *dev = crtc->dev;
4052 struct intel_encoder *encoder;
4053
4054 for_each_encoder_on_crtc(dev, crtc, encoder) {
4055 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4056 encoder->type == INTEL_OUTPUT_EDP)
4057 return enc_to_dig_port(&encoder->base)->port;
4058 }
4059
4060 return -1;
4061}
4062
f67a559d
JB
4063/*
4064 * Enable PCH resources required for PCH ports:
4065 * - PCH PLLs
4066 * - FDI training & RX/TX
4067 * - update transcoder timings
4068 * - DP transcoding bits
4069 * - transcoder
4070 */
4071static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
4072{
4073 struct drm_device *dev = crtc->dev;
4074 struct drm_i915_private *dev_priv = dev->dev_private;
4075 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4076 int pipe = intel_crtc->pipe;
f0f59a00 4077 u32 temp;
2c07245f 4078
ab9412ba 4079 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 4080
1fbc0d78
DV
4081 if (IS_IVYBRIDGE(dev))
4082 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4083
cd986abb
DV
4084 /* Write the TU size bits before fdi link training, so that error
4085 * detection works. */
4086 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4087 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4088
c98e9dcf 4089 /* For PCH output, training FDI link */
674cf967 4090 dev_priv->display.fdi_link_train(crtc);
2c07245f 4091
3ad8a208
DV
4092 /* We need to program the right clock selection before writing the pixel
4093 * mutliplier into the DPLL. */
303b81e0 4094 if (HAS_PCH_CPT(dev)) {
ee7b9f93 4095 u32 sel;
4b645f14 4096
c98e9dcf 4097 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
4098 temp |= TRANS_DPLL_ENABLE(pipe);
4099 sel = TRANS_DPLLB_SEL(pipe);
8106ddbd
ACO
4100 if (intel_crtc->config->shared_dpll ==
4101 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
ee7b9f93
JB
4102 temp |= sel;
4103 else
4104 temp &= ~sel;
c98e9dcf 4105 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 4106 }
5eddb70b 4107
3ad8a208
DV
4108 /* XXX: pch pll's can be enabled any time before we enable the PCH
4109 * transcoder, and we actually should do this to not upset any PCH
4110 * transcoder that already use the clock when we share it.
4111 *
4112 * Note that enable_shared_dpll tries to do the right thing, but
4113 * get_shared_dpll unconditionally resets the pll - we need that to have
4114 * the right LVDS enable sequence. */
85b3894f 4115 intel_enable_shared_dpll(intel_crtc);
3ad8a208 4116
d9b6cb56
JB
4117 /* set transcoder timing, panel must allow it */
4118 assert_panel_unlocked(dev_priv, pipe);
275f01b2 4119 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 4120
303b81e0 4121 intel_fdi_normal_train(crtc);
5e84e1a4 4122
c98e9dcf 4123 /* For PCH DP, enable TRANS_DP_CTL */
6e3c9717 4124 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
9c4edaee
VS
4125 const struct drm_display_mode *adjusted_mode =
4126 &intel_crtc->config->base.adjusted_mode;
dfd07d72 4127 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
f0f59a00 4128 i915_reg_t reg = TRANS_DP_CTL(pipe);
5eddb70b
CW
4129 temp = I915_READ(reg);
4130 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
4131 TRANS_DP_SYNC_MASK |
4132 TRANS_DP_BPC_MASK);
e3ef4479 4133 temp |= TRANS_DP_OUTPUT_ENABLE;
9325c9f0 4134 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf 4135
9c4edaee 4136 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 4137 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
9c4edaee 4138 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 4139 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
4140
4141 switch (intel_trans_dp_port_sel(crtc)) {
c48b5305 4142 case PORT_B:
5eddb70b 4143 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf 4144 break;
c48b5305 4145 case PORT_C:
5eddb70b 4146 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf 4147 break;
c48b5305 4148 case PORT_D:
5eddb70b 4149 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
4150 break;
4151 default:
e95d41e1 4152 BUG();
32f9d658 4153 }
2c07245f 4154
5eddb70b 4155 I915_WRITE(reg, temp);
6be4a607 4156 }
b52eb4dc 4157
b8a4f404 4158 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
4159}
4160
1507e5bd
PZ
4161static void lpt_pch_enable(struct drm_crtc *crtc)
4162{
4163 struct drm_device *dev = crtc->dev;
4164 struct drm_i915_private *dev_priv = dev->dev_private;
4165 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 4166 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1507e5bd 4167
ab9412ba 4168 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 4169
8c52b5e8 4170 lpt_program_iclkip(crtc);
1507e5bd 4171
0540e488 4172 /* Set transcoder timing. */
275f01b2 4173 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 4174
937bb610 4175 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
4176}
4177
a1520318 4178static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
4179{
4180 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 4181 i915_reg_t dslreg = PIPEDSL(pipe);
d4270e57
JB
4182 u32 temp;
4183
4184 temp = I915_READ(dslreg);
4185 udelay(500);
4186 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4187 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4188 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4189 }
4190}
4191
86adf9d7
ML
4192static int
4193skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4194 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4195 int src_w, int src_h, int dst_w, int dst_h)
a1b2278e 4196{
86adf9d7
ML
4197 struct intel_crtc_scaler_state *scaler_state =
4198 &crtc_state->scaler_state;
4199 struct intel_crtc *intel_crtc =
4200 to_intel_crtc(crtc_state->base.crtc);
a1b2278e 4201 int need_scaling;
6156a456
CK
4202
4203 need_scaling = intel_rotation_90_or_270(rotation) ?
4204 (src_h != dst_w || src_w != dst_h):
4205 (src_w != dst_w || src_h != dst_h);
a1b2278e
CK
4206
4207 /*
4208 * if plane is being disabled or scaler is no more required or force detach
4209 * - free scaler binded to this plane/crtc
4210 * - in order to do this, update crtc->scaler_usage
4211 *
4212 * Here scaler state in crtc_state is set free so that
4213 * scaler can be assigned to other user. Actual register
4214 * update to free the scaler is done in plane/panel-fit programming.
4215 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4216 */
86adf9d7 4217 if (force_detach || !need_scaling) {
a1b2278e 4218 if (*scaler_id >= 0) {
86adf9d7 4219 scaler_state->scaler_users &= ~(1 << scaler_user);
a1b2278e
CK
4220 scaler_state->scalers[*scaler_id].in_use = 0;
4221
86adf9d7
ML
4222 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4223 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4224 intel_crtc->pipe, scaler_user, *scaler_id,
a1b2278e
CK
4225 scaler_state->scaler_users);
4226 *scaler_id = -1;
4227 }
4228 return 0;
4229 }
4230
4231 /* range checks */
4232 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4233 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4234
4235 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4236 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
86adf9d7 4237 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
a1b2278e 4238 "size is out of scaler range\n",
86adf9d7 4239 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
a1b2278e
CK
4240 return -EINVAL;
4241 }
4242
86adf9d7
ML
4243 /* mark this plane as a scaler user in crtc_state */
4244 scaler_state->scaler_users |= (1 << scaler_user);
4245 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4246 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4247 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4248 scaler_state->scaler_users);
4249
4250 return 0;
4251}
4252
4253/**
4254 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4255 *
4256 * @state: crtc's scaler state
86adf9d7
ML
4257 *
4258 * Return
4259 * 0 - scaler_usage updated successfully
4260 * error - requested scaling cannot be supported or other error condition
4261 */
e435d6e5 4262int skl_update_scaler_crtc(struct intel_crtc_state *state)
86adf9d7
ML
4263{
4264 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
7c5f93b0 4265 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
86adf9d7
ML
4266
4267 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4268 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4269
e435d6e5 4270 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
fa5a7970 4271 &state->scaler_state.scaler_id, BIT(DRM_ROTATE_0),
86adf9d7 4272 state->pipe_src_w, state->pipe_src_h,
aad941d5 4273 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
86adf9d7
ML
4274}
4275
4276/**
4277 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4278 *
4279 * @state: crtc's scaler state
86adf9d7
ML
4280 * @plane_state: atomic plane state to update
4281 *
4282 * Return
4283 * 0 - scaler_usage updated successfully
4284 * error - requested scaling cannot be supported or other error condition
4285 */
da20eabd
ML
4286static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4287 struct intel_plane_state *plane_state)
86adf9d7
ML
4288{
4289
4290 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
da20eabd
ML
4291 struct intel_plane *intel_plane =
4292 to_intel_plane(plane_state->base.plane);
86adf9d7
ML
4293 struct drm_framebuffer *fb = plane_state->base.fb;
4294 int ret;
4295
4296 bool force_detach = !fb || !plane_state->visible;
4297
4298 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4299 intel_plane->base.base.id, intel_crtc->pipe,
4300 drm_plane_index(&intel_plane->base));
4301
4302 ret = skl_update_scaler(crtc_state, force_detach,
4303 drm_plane_index(&intel_plane->base),
4304 &plane_state->scaler_id,
4305 plane_state->base.rotation,
4306 drm_rect_width(&plane_state->src) >> 16,
4307 drm_rect_height(&plane_state->src) >> 16,
4308 drm_rect_width(&plane_state->dst),
4309 drm_rect_height(&plane_state->dst));
4310
4311 if (ret || plane_state->scaler_id < 0)
4312 return ret;
4313
a1b2278e 4314 /* check colorkey */
818ed961 4315 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
86adf9d7 4316 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
818ed961 4317 intel_plane->base.base.id);
a1b2278e
CK
4318 return -EINVAL;
4319 }
4320
4321 /* Check src format */
86adf9d7
ML
4322 switch (fb->pixel_format) {
4323 case DRM_FORMAT_RGB565:
4324 case DRM_FORMAT_XBGR8888:
4325 case DRM_FORMAT_XRGB8888:
4326 case DRM_FORMAT_ABGR8888:
4327 case DRM_FORMAT_ARGB8888:
4328 case DRM_FORMAT_XRGB2101010:
4329 case DRM_FORMAT_XBGR2101010:
4330 case DRM_FORMAT_YUYV:
4331 case DRM_FORMAT_YVYU:
4332 case DRM_FORMAT_UYVY:
4333 case DRM_FORMAT_VYUY:
4334 break;
4335 default:
4336 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4337 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4338 return -EINVAL;
a1b2278e
CK
4339 }
4340
a1b2278e
CK
4341 return 0;
4342}
4343
e435d6e5
ML
4344static void skylake_scaler_disable(struct intel_crtc *crtc)
4345{
4346 int i;
4347
4348 for (i = 0; i < crtc->num_scalers; i++)
4349 skl_detach_scaler(crtc, i);
4350}
4351
4352static void skylake_pfit_enable(struct intel_crtc *crtc)
bd2e244f
JB
4353{
4354 struct drm_device *dev = crtc->base.dev;
4355 struct drm_i915_private *dev_priv = dev->dev_private;
4356 int pipe = crtc->pipe;
a1b2278e
CK
4357 struct intel_crtc_scaler_state *scaler_state =
4358 &crtc->config->scaler_state;
4359
4360 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4361
6e3c9717 4362 if (crtc->config->pch_pfit.enabled) {
a1b2278e
CK
4363 int id;
4364
4365 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4366 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4367 return;
4368 }
4369
4370 id = scaler_state->scaler_id;
4371 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4372 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4373 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4374 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4375
4376 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
bd2e244f
JB
4377 }
4378}
4379
b074cec8
JB
4380static void ironlake_pfit_enable(struct intel_crtc *crtc)
4381{
4382 struct drm_device *dev = crtc->base.dev;
4383 struct drm_i915_private *dev_priv = dev->dev_private;
4384 int pipe = crtc->pipe;
4385
6e3c9717 4386 if (crtc->config->pch_pfit.enabled) {
b074cec8
JB
4387 /* Force use of hard-coded filter coefficients
4388 * as some pre-programmed values are broken,
4389 * e.g. x201.
4390 */
4391 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4392 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4393 PF_PIPE_SEL_IVB(pipe));
4394 else
4395 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
6e3c9717
ACO
4396 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4397 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
d4270e57
JB
4398 }
4399}
4400
20bc8673 4401void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4402{
cea165c3
VS
4403 struct drm_device *dev = crtc->base.dev;
4404 struct drm_i915_private *dev_priv = dev->dev_private;
d77e4531 4405
6e3c9717 4406 if (!crtc->config->ips_enabled)
d77e4531
PZ
4407 return;
4408
307e4498
ML
4409 /*
4410 * We can only enable IPS after we enable a plane and wait for a vblank
4411 * This function is called from post_plane_update, which is run after
4412 * a vblank wait.
4413 */
cea165c3 4414
d77e4531 4415 assert_plane_enabled(dev_priv, crtc->plane);
cea165c3 4416 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4417 mutex_lock(&dev_priv->rps.hw_lock);
4418 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4419 mutex_unlock(&dev_priv->rps.hw_lock);
4420 /* Quoting Art Runyan: "its not safe to expect any particular
4421 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4422 * mailbox." Moreover, the mailbox may return a bogus state,
4423 * so we need to just enable it and continue on.
2a114cc1
BW
4424 */
4425 } else {
4426 I915_WRITE(IPS_CTL, IPS_ENABLE);
4427 /* The bit only becomes 1 in the next vblank, so this wait here
4428 * is essentially intel_wait_for_vblank. If we don't have this
4429 * and don't wait for vblanks until the end of crtc_enable, then
4430 * the HW state readout code will complain that the expected
4431 * IPS_CTL value is not the one we read. */
4432 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4433 DRM_ERROR("Timed out waiting for IPS enable\n");
4434 }
d77e4531
PZ
4435}
4436
20bc8673 4437void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4438{
4439 struct drm_device *dev = crtc->base.dev;
4440 struct drm_i915_private *dev_priv = dev->dev_private;
4441
6e3c9717 4442 if (!crtc->config->ips_enabled)
d77e4531
PZ
4443 return;
4444
4445 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 4446 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4447 mutex_lock(&dev_priv->rps.hw_lock);
4448 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4449 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
4450 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4451 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4452 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4453 } else {
2a114cc1 4454 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4455 POSTING_READ(IPS_CTL);
4456 }
d77e4531
PZ
4457
4458 /* We need to wait for a vblank before we can disable the plane. */
4459 intel_wait_for_vblank(dev, crtc->pipe);
4460}
4461
7cac945f 4462static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
d3eedb1a 4463{
7cac945f 4464 if (intel_crtc->overlay) {
d3eedb1a
VS
4465 struct drm_device *dev = intel_crtc->base.dev;
4466 struct drm_i915_private *dev_priv = dev->dev_private;
4467
4468 mutex_lock(&dev->struct_mutex);
4469 dev_priv->mm.interruptible = false;
4470 (void) intel_overlay_switch_off(intel_crtc->overlay);
4471 dev_priv->mm.interruptible = true;
4472 mutex_unlock(&dev->struct_mutex);
4473 }
4474
4475 /* Let userspace switch the overlay on again. In most cases userspace
4476 * has to recompute where to put it anyway.
4477 */
4478}
4479
87d4300a
ML
4480/**
4481 * intel_post_enable_primary - Perform operations after enabling primary plane
4482 * @crtc: the CRTC whose primary plane was just enabled
4483 *
4484 * Performs potentially sleeping operations that must be done after the primary
4485 * plane is enabled, such as updating FBC and IPS. Note that this may be
4486 * called due to an explicit primary plane update, or due to an implicit
4487 * re-enable that is caused when a sprite plane is updated to no longer
4488 * completely hide the primary plane.
4489 */
4490static void
4491intel_post_enable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4492{
4493 struct drm_device *dev = crtc->dev;
87d4300a 4494 struct drm_i915_private *dev_priv = dev->dev_private;
a5c4d7bc
VS
4495 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4496 int pipe = intel_crtc->pipe;
a5c4d7bc 4497
87d4300a
ML
4498 /*
4499 * FIXME IPS should be fine as long as one plane is
4500 * enabled, but in practice it seems to have problems
4501 * when going from primary only to sprite only and vice
4502 * versa.
4503 */
a5c4d7bc
VS
4504 hsw_enable_ips(intel_crtc);
4505
f99d7069 4506 /*
87d4300a
ML
4507 * Gen2 reports pipe underruns whenever all planes are disabled.
4508 * So don't enable underrun reporting before at least some planes
4509 * are enabled.
4510 * FIXME: Need to fix the logic to work when we turn off all planes
4511 * but leave the pipe running.
f99d7069 4512 */
87d4300a
ML
4513 if (IS_GEN2(dev))
4514 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4515
aca7b684
VS
4516 /* Underruns don't always raise interrupts, so check manually. */
4517 intel_check_cpu_fifo_underruns(dev_priv);
4518 intel_check_pch_fifo_underruns(dev_priv);
a5c4d7bc
VS
4519}
4520
2622a081 4521/* FIXME move all this to pre_plane_update() with proper state tracking */
87d4300a
ML
4522static void
4523intel_pre_disable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4524{
4525 struct drm_device *dev = crtc->dev;
4526 struct drm_i915_private *dev_priv = dev->dev_private;
4527 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4528 int pipe = intel_crtc->pipe;
a5c4d7bc 4529
87d4300a
ML
4530 /*
4531 * Gen2 reports pipe underruns whenever all planes are disabled.
4532 * So diasble underrun reporting before all the planes get disabled.
4533 * FIXME: Need to fix the logic to work when we turn off all planes
4534 * but leave the pipe running.
4535 */
4536 if (IS_GEN2(dev))
4537 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
a5c4d7bc 4538
2622a081
VS
4539 /*
4540 * FIXME IPS should be fine as long as one plane is
4541 * enabled, but in practice it seems to have problems
4542 * when going from primary only to sprite only and vice
4543 * versa.
4544 */
4545 hsw_disable_ips(intel_crtc);
4546}
4547
4548/* FIXME get rid of this and use pre_plane_update */
4549static void
4550intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4551{
4552 struct drm_device *dev = crtc->dev;
4553 struct drm_i915_private *dev_priv = dev->dev_private;
4554 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4555 int pipe = intel_crtc->pipe;
4556
4557 intel_pre_disable_primary(crtc);
4558
87d4300a
ML
4559 /*
4560 * Vblank time updates from the shadow to live plane control register
4561 * are blocked if the memory self-refresh mode is active at that
4562 * moment. So to make sure the plane gets truly disabled, disable
4563 * first the self-refresh mode. The self-refresh enable bit in turn
4564 * will be checked/applied by the HW only at the next frame start
4565 * event which is after the vblank start event, so we need to have a
4566 * wait-for-vblank between disabling the plane and the pipe.
4567 */
262cd2e1 4568 if (HAS_GMCH_DISPLAY(dev)) {
87d4300a 4569 intel_set_memory_cxsr(dev_priv, false);
262cd2e1
VS
4570 dev_priv->wm.vlv.cxsr = false;
4571 intel_wait_for_vblank(dev, pipe);
4572 }
87d4300a
ML
4573}
4574
cd202f69 4575static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
ac21b225 4576{
cd202f69
ML
4577 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
4578 struct drm_atomic_state *old_state = old_crtc_state->base.state;
92826fcd
ML
4579 struct intel_crtc_state *pipe_config =
4580 to_intel_crtc_state(crtc->base.state);
ac21b225 4581 struct drm_device *dev = crtc->base.dev;
cd202f69
ML
4582 struct drm_plane *primary = crtc->base.primary;
4583 struct drm_plane_state *old_pri_state =
4584 drm_atomic_get_existing_plane_state(old_state, primary);
ac21b225 4585
cd202f69 4586 intel_frontbuffer_flip(dev, pipe_config->fb_bits);
ac21b225 4587
ab1d3a0e 4588 crtc->wm.cxsr_allowed = true;
852eb00d 4589
caed361d 4590 if (pipe_config->update_wm_post && pipe_config->base.active)
f015c551
VS
4591 intel_update_watermarks(&crtc->base);
4592
cd202f69
ML
4593 if (old_pri_state) {
4594 struct intel_plane_state *primary_state =
4595 to_intel_plane_state(primary->state);
4596 struct intel_plane_state *old_primary_state =
4597 to_intel_plane_state(old_pri_state);
4598
31ae71fc
ML
4599 intel_fbc_post_update(crtc);
4600
cd202f69
ML
4601 if (primary_state->visible &&
4602 (needs_modeset(&pipe_config->base) ||
4603 !old_primary_state->visible))
4604 intel_post_enable_primary(&crtc->base);
4605 }
ac21b225
ML
4606}
4607
5c74cd73 4608static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
ac21b225 4609{
5c74cd73 4610 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
ac21b225 4611 struct drm_device *dev = crtc->base.dev;
eddfcbcd 4612 struct drm_i915_private *dev_priv = dev->dev_private;
ab1d3a0e
ML
4613 struct intel_crtc_state *pipe_config =
4614 to_intel_crtc_state(crtc->base.state);
5c74cd73
ML
4615 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4616 struct drm_plane *primary = crtc->base.primary;
4617 struct drm_plane_state *old_pri_state =
4618 drm_atomic_get_existing_plane_state(old_state, primary);
4619 bool modeset = needs_modeset(&pipe_config->base);
ac21b225 4620
5c74cd73
ML
4621 if (old_pri_state) {
4622 struct intel_plane_state *primary_state =
4623 to_intel_plane_state(primary->state);
4624 struct intel_plane_state *old_primary_state =
4625 to_intel_plane_state(old_pri_state);
4626
31ae71fc
ML
4627 intel_fbc_pre_update(crtc);
4628
5c74cd73
ML
4629 if (old_primary_state->visible &&
4630 (modeset || !primary_state->visible))
4631 intel_pre_disable_primary(&crtc->base);
4632 }
852eb00d 4633
ab1d3a0e 4634 if (pipe_config->disable_cxsr) {
852eb00d 4635 crtc->wm.cxsr_allowed = false;
2dfd178d 4636
2622a081
VS
4637 /*
4638 * Vblank time updates from the shadow to live plane control register
4639 * are blocked if the memory self-refresh mode is active at that
4640 * moment. So to make sure the plane gets truly disabled, disable
4641 * first the self-refresh mode. The self-refresh enable bit in turn
4642 * will be checked/applied by the HW only at the next frame start
4643 * event which is after the vblank start event, so we need to have a
4644 * wait-for-vblank between disabling the plane and the pipe.
4645 */
4646 if (old_crtc_state->base.active) {
2dfd178d 4647 intel_set_memory_cxsr(dev_priv, false);
2622a081
VS
4648 dev_priv->wm.vlv.cxsr = false;
4649 intel_wait_for_vblank(dev, crtc->pipe);
4650 }
852eb00d 4651 }
92826fcd 4652
ed4a6a7c
MR
4653 /*
4654 * IVB workaround: must disable low power watermarks for at least
4655 * one frame before enabling scaling. LP watermarks can be re-enabled
4656 * when scaling is disabled.
4657 *
4658 * WaCxSRDisabledForSpriteScaling:ivb
4659 */
4660 if (pipe_config->disable_lp_wm) {
4661 ilk_disable_lp_wm(dev);
4662 intel_wait_for_vblank(dev, crtc->pipe);
4663 }
4664
4665 /*
4666 * If we're doing a modeset, we're done. No need to do any pre-vblank
4667 * watermark programming here.
4668 */
4669 if (needs_modeset(&pipe_config->base))
4670 return;
4671
4672 /*
4673 * For platforms that support atomic watermarks, program the
4674 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
4675 * will be the intermediate values that are safe for both pre- and
4676 * post- vblank; when vblank happens, the 'active' values will be set
4677 * to the final 'target' values and we'll do this again to get the
4678 * optimal watermarks. For gen9+ platforms, the values we program here
4679 * will be the final target values which will get automatically latched
4680 * at vblank time; no further programming will be necessary.
4681 *
4682 * If a platform hasn't been transitioned to atomic watermarks yet,
4683 * we'll continue to update watermarks the old way, if flags tell
4684 * us to.
4685 */
4686 if (dev_priv->display.initial_watermarks != NULL)
4687 dev_priv->display.initial_watermarks(pipe_config);
caed361d 4688 else if (pipe_config->update_wm_pre)
92826fcd 4689 intel_update_watermarks(&crtc->base);
ac21b225
ML
4690}
4691
d032ffa0 4692static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
87d4300a
ML
4693{
4694 struct drm_device *dev = crtc->dev;
4695 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
d032ffa0 4696 struct drm_plane *p;
87d4300a
ML
4697 int pipe = intel_crtc->pipe;
4698
7cac945f 4699 intel_crtc_dpms_overlay_disable(intel_crtc);
27321ae8 4700
d032ffa0
ML
4701 drm_for_each_plane_mask(p, dev, plane_mask)
4702 to_intel_plane(p)->disable_plane(p, crtc);
f98551ae 4703
f99d7069
DV
4704 /*
4705 * FIXME: Once we grow proper nuclear flip support out of this we need
4706 * to compute the mask of flip planes precisely. For the time being
4707 * consider this a flip to a NULL plane.
4708 */
4709 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4710}
4711
f67a559d
JB
4712static void ironlake_crtc_enable(struct drm_crtc *crtc)
4713{
4714 struct drm_device *dev = crtc->dev;
4715 struct drm_i915_private *dev_priv = dev->dev_private;
4716 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4717 struct intel_encoder *encoder;
f67a559d 4718 int pipe = intel_crtc->pipe;
b95c5321
ML
4719 struct intel_crtc_state *pipe_config =
4720 to_intel_crtc_state(crtc->state);
f67a559d 4721
53d9f4e9 4722 if (WARN_ON(intel_crtc->active))
f67a559d
JB
4723 return;
4724
b2c0593a
VS
4725 /*
4726 * Sometimes spurious CPU pipe underruns happen during FDI
4727 * training, at least with VGA+HDMI cloning. Suppress them.
4728 *
4729 * On ILK we get an occasional spurious CPU pipe underruns
4730 * between eDP port A enable and vdd enable. Also PCH port
4731 * enable seems to result in the occasional CPU pipe underrun.
4732 *
4733 * Spurious PCH underruns also occur during PCH enabling.
4734 */
4735 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
4736 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
81b088ca
VS
4737 if (intel_crtc->config->has_pch_encoder)
4738 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4739
6e3c9717 4740 if (intel_crtc->config->has_pch_encoder)
b14b1055
DV
4741 intel_prepare_shared_dpll(intel_crtc);
4742
6e3c9717 4743 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4744 intel_dp_set_m_n(intel_crtc, M1_N1);
29407aab
DV
4745
4746 intel_set_pipe_timings(intel_crtc);
bc58be60 4747 intel_set_pipe_src_size(intel_crtc);
29407aab 4748
6e3c9717 4749 if (intel_crtc->config->has_pch_encoder) {
29407aab 4750 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4751 &intel_crtc->config->fdi_m_n, NULL);
29407aab
DV
4752 }
4753
4754 ironlake_set_pipeconf(crtc);
4755
f67a559d 4756 intel_crtc->active = true;
8664281b 4757
f6736a1a 4758 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
4759 if (encoder->pre_enable)
4760 encoder->pre_enable(encoder);
f67a559d 4761
6e3c9717 4762 if (intel_crtc->config->has_pch_encoder) {
fff367c7
DV
4763 /* Note: FDI PLL enabling _must_ be done before we enable the
4764 * cpu pipes, hence this is separate from all the other fdi/pch
4765 * enabling. */
88cefb6c 4766 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
4767 } else {
4768 assert_fdi_tx_disabled(dev_priv, pipe);
4769 assert_fdi_rx_disabled(dev_priv, pipe);
4770 }
f67a559d 4771
b074cec8 4772 ironlake_pfit_enable(intel_crtc);
f67a559d 4773
9c54c0dd
JB
4774 /*
4775 * On ILK+ LUT must be loaded before the pipe is running but with
4776 * clocks enabled
4777 */
b95c5321 4778 intel_color_load_luts(&pipe_config->base);
9c54c0dd 4779
1d5bf5d9
ID
4780 if (dev_priv->display.initial_watermarks != NULL)
4781 dev_priv->display.initial_watermarks(intel_crtc->config);
e1fdc473 4782 intel_enable_pipe(intel_crtc);
f67a559d 4783
6e3c9717 4784 if (intel_crtc->config->has_pch_encoder)
f67a559d 4785 ironlake_pch_enable(crtc);
c98e9dcf 4786
f9b61ff6
DV
4787 assert_vblank_disabled(crtc);
4788 drm_crtc_vblank_on(crtc);
4789
fa5c73b1
DV
4790 for_each_encoder_on_crtc(dev, crtc, encoder)
4791 encoder->enable(encoder);
61b77ddd
DV
4792
4793 if (HAS_PCH_CPT(dev))
a1520318 4794 cpt_verify_modeset(dev, intel_crtc->pipe);
37ca8d4c
VS
4795
4796 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4797 if (intel_crtc->config->has_pch_encoder)
4798 intel_wait_for_vblank(dev, pipe);
b2c0593a 4799 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
37ca8d4c 4800 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607
JB
4801}
4802
42db64ef
PZ
4803/* IPS only exists on ULT machines and is tied to pipe A. */
4804static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4805{
f5adf94e 4806 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
4807}
4808
4f771f10
PZ
4809static void haswell_crtc_enable(struct drm_crtc *crtc)
4810{
4811 struct drm_device *dev = crtc->dev;
4812 struct drm_i915_private *dev_priv = dev->dev_private;
4813 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4814 struct intel_encoder *encoder;
99d736a2 4815 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4d1de975 4816 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
99d736a2
ML
4817 struct intel_crtc_state *pipe_config =
4818 to_intel_crtc_state(crtc->state);
4f771f10 4819
53d9f4e9 4820 if (WARN_ON(intel_crtc->active))
4f771f10
PZ
4821 return;
4822
81b088ca
VS
4823 if (intel_crtc->config->has_pch_encoder)
4824 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4825 false);
4826
8106ddbd 4827 if (intel_crtc->config->shared_dpll)
df8ad70c
DV
4828 intel_enable_shared_dpll(intel_crtc);
4829
6e3c9717 4830 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4831 intel_dp_set_m_n(intel_crtc, M1_N1);
229fca97 4832
4d1de975
JN
4833 if (!intel_crtc->config->has_dsi_encoder)
4834 intel_set_pipe_timings(intel_crtc);
4835
bc58be60 4836 intel_set_pipe_src_size(intel_crtc);
229fca97 4837
4d1de975
JN
4838 if (cpu_transcoder != TRANSCODER_EDP &&
4839 !transcoder_is_dsi(cpu_transcoder)) {
4840 I915_WRITE(PIPE_MULT(cpu_transcoder),
6e3c9717 4841 intel_crtc->config->pixel_multiplier - 1);
ebb69c95
CT
4842 }
4843
6e3c9717 4844 if (intel_crtc->config->has_pch_encoder) {
229fca97 4845 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4846 &intel_crtc->config->fdi_m_n, NULL);
229fca97
DV
4847 }
4848
4d1de975
JN
4849 if (!intel_crtc->config->has_dsi_encoder)
4850 haswell_set_pipeconf(crtc);
4851
391bf048 4852 haswell_set_pipemisc(crtc);
229fca97 4853
b95c5321 4854 intel_color_set_csc(&pipe_config->base);
229fca97 4855
4f771f10 4856 intel_crtc->active = true;
8664281b 4857
6b698516
DV
4858 if (intel_crtc->config->has_pch_encoder)
4859 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4860 else
4861 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4862
7d4aefd0 4863 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10
PZ
4864 if (encoder->pre_enable)
4865 encoder->pre_enable(encoder);
7d4aefd0 4866 }
4f771f10 4867
d2d65408 4868 if (intel_crtc->config->has_pch_encoder)
4fe9467d 4869 dev_priv->display.fdi_link_train(crtc);
4fe9467d 4870
a65347ba 4871 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 4872 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 4873
1c132b44 4874 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 4875 skylake_pfit_enable(intel_crtc);
ff6d9f55 4876 else
1c132b44 4877 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
4878
4879 /*
4880 * On ILK+ LUT must be loaded before the pipe is running but with
4881 * clocks enabled
4882 */
b95c5321 4883 intel_color_load_luts(&pipe_config->base);
4f771f10 4884
1f544388 4885 intel_ddi_set_pipe_settings(crtc);
a65347ba 4886 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 4887 intel_ddi_enable_transcoder_func(crtc);
4f771f10 4888
1d5bf5d9
ID
4889 if (dev_priv->display.initial_watermarks != NULL)
4890 dev_priv->display.initial_watermarks(pipe_config);
4891 else
4892 intel_update_watermarks(crtc);
4d1de975
JN
4893
4894 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
4895 if (!intel_crtc->config->has_dsi_encoder)
4896 intel_enable_pipe(intel_crtc);
42db64ef 4897
6e3c9717 4898 if (intel_crtc->config->has_pch_encoder)
1507e5bd 4899 lpt_pch_enable(crtc);
4f771f10 4900
a65347ba 4901 if (intel_crtc->config->dp_encoder_is_mst)
0e32b39c
DA
4902 intel_ddi_set_vc_payload_alloc(crtc, true);
4903
f9b61ff6
DV
4904 assert_vblank_disabled(crtc);
4905 drm_crtc_vblank_on(crtc);
4906
8807e55b 4907 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 4908 encoder->enable(encoder);
8807e55b
JN
4909 intel_opregion_notify_encoder(encoder, true);
4910 }
4f771f10 4911
6b698516
DV
4912 if (intel_crtc->config->has_pch_encoder) {
4913 intel_wait_for_vblank(dev, pipe);
4914 intel_wait_for_vblank(dev, pipe);
4915 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
d2d65408
VS
4916 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4917 true);
6b698516 4918 }
d2d65408 4919
e4916946
PZ
4920 /* If we change the relative order between pipe/planes enabling, we need
4921 * to change the workaround. */
99d736a2
ML
4922 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
4923 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
4924 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4925 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4926 }
4f771f10
PZ
4927}
4928
bfd16b2a 4929static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
3f8dce3a
DV
4930{
4931 struct drm_device *dev = crtc->base.dev;
4932 struct drm_i915_private *dev_priv = dev->dev_private;
4933 int pipe = crtc->pipe;
4934
4935 /* To avoid upsetting the power well on haswell only disable the pfit if
4936 * it's in use. The hw state code will make sure we get this right. */
bfd16b2a 4937 if (force || crtc->config->pch_pfit.enabled) {
3f8dce3a
DV
4938 I915_WRITE(PF_CTL(pipe), 0);
4939 I915_WRITE(PF_WIN_POS(pipe), 0);
4940 I915_WRITE(PF_WIN_SZ(pipe), 0);
4941 }
4942}
4943
6be4a607
JB
4944static void ironlake_crtc_disable(struct drm_crtc *crtc)
4945{
4946 struct drm_device *dev = crtc->dev;
4947 struct drm_i915_private *dev_priv = dev->dev_private;
4948 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4949 struct intel_encoder *encoder;
6be4a607 4950 int pipe = intel_crtc->pipe;
b52eb4dc 4951
b2c0593a
VS
4952 /*
4953 * Sometimes spurious CPU pipe underruns happen when the
4954 * pipe is already disabled, but FDI RX/TX is still enabled.
4955 * Happens at least with VGA+HDMI cloning. Suppress them.
4956 */
4957 if (intel_crtc->config->has_pch_encoder) {
4958 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
37ca8d4c 4959 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
b2c0593a 4960 }
37ca8d4c 4961
ea9d758d
DV
4962 for_each_encoder_on_crtc(dev, crtc, encoder)
4963 encoder->disable(encoder);
4964
f9b61ff6
DV
4965 drm_crtc_vblank_off(crtc);
4966 assert_vblank_disabled(crtc);
4967
575f7ab7 4968 intel_disable_pipe(intel_crtc);
32f9d658 4969
bfd16b2a 4970 ironlake_pfit_disable(intel_crtc, false);
2c07245f 4971
b2c0593a 4972 if (intel_crtc->config->has_pch_encoder)
5a74f70a
VS
4973 ironlake_fdi_disable(crtc);
4974
bf49ec8c
DV
4975 for_each_encoder_on_crtc(dev, crtc, encoder)
4976 if (encoder->post_disable)
4977 encoder->post_disable(encoder);
2c07245f 4978
6e3c9717 4979 if (intel_crtc->config->has_pch_encoder) {
d925c59a 4980 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 4981
d925c59a 4982 if (HAS_PCH_CPT(dev)) {
f0f59a00
VS
4983 i915_reg_t reg;
4984 u32 temp;
4985
d925c59a
DV
4986 /* disable TRANS_DP_CTL */
4987 reg = TRANS_DP_CTL(pipe);
4988 temp = I915_READ(reg);
4989 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4990 TRANS_DP_PORT_SEL_MASK);
4991 temp |= TRANS_DP_PORT_SEL_NONE;
4992 I915_WRITE(reg, temp);
4993
4994 /* disable DPLL_SEL */
4995 temp = I915_READ(PCH_DPLL_SEL);
11887397 4996 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 4997 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 4998 }
e3421a18 4999
d925c59a
DV
5000 ironlake_fdi_pll_disable(intel_crtc);
5001 }
81b088ca 5002
b2c0593a 5003 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
81b088ca 5004 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607 5005}
1b3c7a47 5006
4f771f10 5007static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 5008{
4f771f10
PZ
5009 struct drm_device *dev = crtc->dev;
5010 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 5011 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10 5012 struct intel_encoder *encoder;
6e3c9717 5013 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee7b9f93 5014
d2d65408
VS
5015 if (intel_crtc->config->has_pch_encoder)
5016 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5017 false);
5018
8807e55b
JN
5019 for_each_encoder_on_crtc(dev, crtc, encoder) {
5020 intel_opregion_notify_encoder(encoder, false);
4f771f10 5021 encoder->disable(encoder);
8807e55b 5022 }
4f771f10 5023
f9b61ff6
DV
5024 drm_crtc_vblank_off(crtc);
5025 assert_vblank_disabled(crtc);
5026
4d1de975
JN
5027 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
5028 if (!intel_crtc->config->has_dsi_encoder)
5029 intel_disable_pipe(intel_crtc);
4f771f10 5030
6e3c9717 5031 if (intel_crtc->config->dp_encoder_is_mst)
a4bf214f
VS
5032 intel_ddi_set_vc_payload_alloc(crtc, false);
5033
a65347ba 5034 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5035 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 5036
1c132b44 5037 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5038 skylake_scaler_disable(intel_crtc);
ff6d9f55 5039 else
bfd16b2a 5040 ironlake_pfit_disable(intel_crtc, false);
4f771f10 5041
a65347ba 5042 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5043 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 5044
97b040aa
ID
5045 for_each_encoder_on_crtc(dev, crtc, encoder)
5046 if (encoder->post_disable)
5047 encoder->post_disable(encoder);
81b088ca 5048
92966a37
VS
5049 if (intel_crtc->config->has_pch_encoder) {
5050 lpt_disable_pch_transcoder(dev_priv);
503a74e9 5051 lpt_disable_iclkip(dev_priv);
92966a37
VS
5052 intel_ddi_fdi_disable(crtc);
5053
81b088ca
VS
5054 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5055 true);
92966a37 5056 }
4f771f10
PZ
5057}
5058
2dd24552
JB
5059static void i9xx_pfit_enable(struct intel_crtc *crtc)
5060{
5061 struct drm_device *dev = crtc->base.dev;
5062 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 5063 struct intel_crtc_state *pipe_config = crtc->config;
2dd24552 5064
681a8504 5065 if (!pipe_config->gmch_pfit.control)
2dd24552
JB
5066 return;
5067
2dd24552 5068 /*
c0b03411
DV
5069 * The panel fitter should only be adjusted whilst the pipe is disabled,
5070 * according to register description and PRM.
2dd24552 5071 */
c0b03411
DV
5072 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5073 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 5074
b074cec8
JB
5075 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5076 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
5077
5078 /* Border color in case we don't scale up to the full screen. Black by
5079 * default, change to something else for debugging. */
5080 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
5081}
5082
d05410f9
DA
5083static enum intel_display_power_domain port_to_power_domain(enum port port)
5084{
5085 switch (port) {
5086 case PORT_A:
6331a704 5087 return POWER_DOMAIN_PORT_DDI_A_LANES;
d05410f9 5088 case PORT_B:
6331a704 5089 return POWER_DOMAIN_PORT_DDI_B_LANES;
d05410f9 5090 case PORT_C:
6331a704 5091 return POWER_DOMAIN_PORT_DDI_C_LANES;
d05410f9 5092 case PORT_D:
6331a704 5093 return POWER_DOMAIN_PORT_DDI_D_LANES;
d8e19f99 5094 case PORT_E:
6331a704 5095 return POWER_DOMAIN_PORT_DDI_E_LANES;
d05410f9 5096 default:
b9fec167 5097 MISSING_CASE(port);
d05410f9
DA
5098 return POWER_DOMAIN_PORT_OTHER;
5099 }
5100}
5101
25f78f58
VS
5102static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5103{
5104 switch (port) {
5105 case PORT_A:
5106 return POWER_DOMAIN_AUX_A;
5107 case PORT_B:
5108 return POWER_DOMAIN_AUX_B;
5109 case PORT_C:
5110 return POWER_DOMAIN_AUX_C;
5111 case PORT_D:
5112 return POWER_DOMAIN_AUX_D;
5113 case PORT_E:
5114 /* FIXME: Check VBT for actual wiring of PORT E */
5115 return POWER_DOMAIN_AUX_D;
5116 default:
b9fec167 5117 MISSING_CASE(port);
25f78f58
VS
5118 return POWER_DOMAIN_AUX_A;
5119 }
5120}
5121
319be8ae
ID
5122enum intel_display_power_domain
5123intel_display_port_power_domain(struct intel_encoder *intel_encoder)
5124{
5125 struct drm_device *dev = intel_encoder->base.dev;
5126 struct intel_digital_port *intel_dig_port;
5127
5128 switch (intel_encoder->type) {
5129 case INTEL_OUTPUT_UNKNOWN:
5130 /* Only DDI platforms should ever use this output type */
5131 WARN_ON_ONCE(!HAS_DDI(dev));
5132 case INTEL_OUTPUT_DISPLAYPORT:
5133 case INTEL_OUTPUT_HDMI:
5134 case INTEL_OUTPUT_EDP:
5135 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 5136 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
5137 case INTEL_OUTPUT_DP_MST:
5138 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5139 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
5140 case INTEL_OUTPUT_ANALOG:
5141 return POWER_DOMAIN_PORT_CRT;
5142 case INTEL_OUTPUT_DSI:
5143 return POWER_DOMAIN_PORT_DSI;
5144 default:
5145 return POWER_DOMAIN_PORT_OTHER;
5146 }
5147}
5148
25f78f58
VS
5149enum intel_display_power_domain
5150intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5151{
5152 struct drm_device *dev = intel_encoder->base.dev;
5153 struct intel_digital_port *intel_dig_port;
5154
5155 switch (intel_encoder->type) {
5156 case INTEL_OUTPUT_UNKNOWN:
651174a4
ID
5157 case INTEL_OUTPUT_HDMI:
5158 /*
5159 * Only DDI platforms should ever use these output types.
5160 * We can get here after the HDMI detect code has already set
5161 * the type of the shared encoder. Since we can't be sure
5162 * what's the status of the given connectors, play safe and
5163 * run the DP detection too.
5164 */
25f78f58
VS
5165 WARN_ON_ONCE(!HAS_DDI(dev));
5166 case INTEL_OUTPUT_DISPLAYPORT:
5167 case INTEL_OUTPUT_EDP:
5168 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5169 return port_to_aux_power_domain(intel_dig_port->port);
5170 case INTEL_OUTPUT_DP_MST:
5171 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5172 return port_to_aux_power_domain(intel_dig_port->port);
5173 default:
b9fec167 5174 MISSING_CASE(intel_encoder->type);
25f78f58
VS
5175 return POWER_DOMAIN_AUX_A;
5176 }
5177}
5178
74bff5f9
ML
5179static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5180 struct intel_crtc_state *crtc_state)
77d22dca 5181{
319be8ae 5182 struct drm_device *dev = crtc->dev;
74bff5f9 5183 struct drm_encoder *encoder;
319be8ae
ID
5184 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5185 enum pipe pipe = intel_crtc->pipe;
77d22dca 5186 unsigned long mask;
74bff5f9 5187 enum transcoder transcoder = crtc_state->cpu_transcoder;
77d22dca 5188
74bff5f9 5189 if (!crtc_state->base.active)
292b990e
ML
5190 return 0;
5191
77d22dca
ID
5192 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5193 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
74bff5f9
ML
5194 if (crtc_state->pch_pfit.enabled ||
5195 crtc_state->pch_pfit.force_thru)
77d22dca
ID
5196 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5197
74bff5f9
ML
5198 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5199 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5200
319be8ae 5201 mask |= BIT(intel_display_port_power_domain(intel_encoder));
74bff5f9 5202 }
319be8ae 5203
15e7ec29
ML
5204 if (crtc_state->shared_dpll)
5205 mask |= BIT(POWER_DOMAIN_PLLS);
5206
77d22dca
ID
5207 return mask;
5208}
5209
74bff5f9
ML
5210static unsigned long
5211modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5212 struct intel_crtc_state *crtc_state)
77d22dca 5213{
292b990e
ML
5214 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5215 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5216 enum intel_display_power_domain domain;
5217 unsigned long domains, new_domains, old_domains;
77d22dca 5218
292b990e 5219 old_domains = intel_crtc->enabled_power_domains;
74bff5f9
ML
5220 intel_crtc->enabled_power_domains = new_domains =
5221 get_crtc_power_domains(crtc, crtc_state);
77d22dca 5222
292b990e
ML
5223 domains = new_domains & ~old_domains;
5224
5225 for_each_power_domain(domain, domains)
5226 intel_display_power_get(dev_priv, domain);
5227
5228 return old_domains & ~new_domains;
5229}
5230
5231static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5232 unsigned long domains)
5233{
5234 enum intel_display_power_domain domain;
5235
5236 for_each_power_domain(domain, domains)
5237 intel_display_power_put(dev_priv, domain);
5238}
77d22dca 5239
adafdc6f
MK
5240static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5241{
5242 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5243
5244 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5245 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5246 return max_cdclk_freq;
5247 else if (IS_CHERRYVIEW(dev_priv))
5248 return max_cdclk_freq*95/100;
5249 else if (INTEL_INFO(dev_priv)->gen < 4)
5250 return 2*max_cdclk_freq*90/100;
5251 else
5252 return max_cdclk_freq*90/100;
5253}
5254
560a7ae4
DL
5255static void intel_update_max_cdclk(struct drm_device *dev)
5256{
5257 struct drm_i915_private *dev_priv = dev->dev_private;
5258
ef11bdb3 5259 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
560a7ae4
DL
5260 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5261
5262 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5263 dev_priv->max_cdclk_freq = 675000;
5264 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5265 dev_priv->max_cdclk_freq = 540000;
5266 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5267 dev_priv->max_cdclk_freq = 450000;
5268 else
5269 dev_priv->max_cdclk_freq = 337500;
281c114f
MR
5270 } else if (IS_BROXTON(dev)) {
5271 dev_priv->max_cdclk_freq = 624000;
560a7ae4
DL
5272 } else if (IS_BROADWELL(dev)) {
5273 /*
5274 * FIXME with extra cooling we can allow
5275 * 540 MHz for ULX and 675 Mhz for ULT.
5276 * How can we know if extra cooling is
5277 * available? PCI ID, VTB, something else?
5278 */
5279 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5280 dev_priv->max_cdclk_freq = 450000;
5281 else if (IS_BDW_ULX(dev))
5282 dev_priv->max_cdclk_freq = 450000;
5283 else if (IS_BDW_ULT(dev))
5284 dev_priv->max_cdclk_freq = 540000;
5285 else
5286 dev_priv->max_cdclk_freq = 675000;
0904deaf
MK
5287 } else if (IS_CHERRYVIEW(dev)) {
5288 dev_priv->max_cdclk_freq = 320000;
560a7ae4
DL
5289 } else if (IS_VALLEYVIEW(dev)) {
5290 dev_priv->max_cdclk_freq = 400000;
5291 } else {
5292 /* otherwise assume cdclk is fixed */
5293 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5294 }
5295
adafdc6f
MK
5296 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5297
560a7ae4
DL
5298 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5299 dev_priv->max_cdclk_freq);
adafdc6f
MK
5300
5301 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5302 dev_priv->max_dotclk_freq);
560a7ae4
DL
5303}
5304
5305static void intel_update_cdclk(struct drm_device *dev)
5306{
5307 struct drm_i915_private *dev_priv = dev->dev_private;
5308
5309 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5310 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5311 dev_priv->cdclk_freq);
5312
5313 /*
5314 * Program the gmbus_freq based on the cdclk frequency.
5315 * BSpec erroneously claims we should aim for 4MHz, but
5316 * in fact 1MHz is the correct frequency.
5317 */
666a4537 5318 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
560a7ae4
DL
5319 /*
5320 * Program the gmbus_freq based on the cdclk frequency.
5321 * BSpec erroneously claims we should aim for 4MHz, but
5322 * in fact 1MHz is the correct frequency.
5323 */
5324 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5325 }
5326
5327 if (dev_priv->max_cdclk_freq == 0)
5328 intel_update_max_cdclk(dev);
5329}
5330
70d0c574 5331static void broxton_set_cdclk(struct drm_device *dev, int frequency)
f8437dd1
VK
5332{
5333 struct drm_i915_private *dev_priv = dev->dev_private;
5334 uint32_t divider;
5335 uint32_t ratio;
5336 uint32_t current_freq;
5337 int ret;
5338
5339 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5340 switch (frequency) {
5341 case 144000:
5342 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5343 ratio = BXT_DE_PLL_RATIO(60);
5344 break;
5345 case 288000:
5346 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5347 ratio = BXT_DE_PLL_RATIO(60);
5348 break;
5349 case 384000:
5350 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5351 ratio = BXT_DE_PLL_RATIO(60);
5352 break;
5353 case 576000:
5354 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5355 ratio = BXT_DE_PLL_RATIO(60);
5356 break;
5357 case 624000:
5358 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5359 ratio = BXT_DE_PLL_RATIO(65);
5360 break;
5361 case 19200:
5362 /*
5363 * Bypass frequency with DE PLL disabled. Init ratio, divider
5364 * to suppress GCC warning.
5365 */
5366 ratio = 0;
5367 divider = 0;
5368 break;
5369 default:
5370 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5371
5372 return;
5373 }
5374
5375 mutex_lock(&dev_priv->rps.hw_lock);
5376 /* Inform power controller of upcoming frequency change */
5377 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5378 0x80000000);
5379 mutex_unlock(&dev_priv->rps.hw_lock);
5380
5381 if (ret) {
5382 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5383 ret, frequency);
5384 return;
5385 }
5386
5387 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5388 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5389 current_freq = current_freq * 500 + 1000;
5390
5391 /*
5392 * DE PLL has to be disabled when
5393 * - setting to 19.2MHz (bypass, PLL isn't used)
5394 * - before setting to 624MHz (PLL needs toggling)
5395 * - before setting to any frequency from 624MHz (PLL needs toggling)
5396 */
5397 if (frequency == 19200 || frequency == 624000 ||
5398 current_freq == 624000) {
5399 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5400 /* Timeout 200us */
5401 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5402 1))
5403 DRM_ERROR("timout waiting for DE PLL unlock\n");
5404 }
5405
5406 if (frequency != 19200) {
5407 uint32_t val;
5408
5409 val = I915_READ(BXT_DE_PLL_CTL);
5410 val &= ~BXT_DE_PLL_RATIO_MASK;
5411 val |= ratio;
5412 I915_WRITE(BXT_DE_PLL_CTL, val);
5413
5414 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5415 /* Timeout 200us */
5416 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5417 DRM_ERROR("timeout waiting for DE PLL lock\n");
5418
5419 val = I915_READ(CDCLK_CTL);
5420 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5421 val |= divider;
5422 /*
5423 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5424 * enable otherwise.
5425 */
5426 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5427 if (frequency >= 500000)
5428 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5429
5430 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5431 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5432 val |= (frequency - 1000) / 500;
5433 I915_WRITE(CDCLK_CTL, val);
5434 }
5435
5436 mutex_lock(&dev_priv->rps.hw_lock);
5437 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5438 DIV_ROUND_UP(frequency, 25000));
5439 mutex_unlock(&dev_priv->rps.hw_lock);
5440
5441 if (ret) {
5442 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5443 ret, frequency);
5444 return;
5445 }
5446
a47871bd 5447 intel_update_cdclk(dev);
f8437dd1
VK
5448}
5449
5450void broxton_init_cdclk(struct drm_device *dev)
5451{
5452 struct drm_i915_private *dev_priv = dev->dev_private;
5453 uint32_t val;
5454
5455 /*
5456 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5457 * or else the reset will hang because there is no PCH to respond.
5458 * Move the handshake programming to initialization sequence.
5459 * Previously was left up to BIOS.
5460 */
5461 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5462 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5463 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5464
5465 /* Enable PG1 for cdclk */
5466 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5467
5468 /* check if cd clock is enabled */
5469 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5470 DRM_DEBUG_KMS("Display already initialized\n");
5471 return;
5472 }
5473
5474 /*
5475 * FIXME:
5476 * - The initial CDCLK needs to be read from VBT.
5477 * Need to make this change after VBT has changes for BXT.
5478 * - check if setting the max (or any) cdclk freq is really necessary
5479 * here, it belongs to modeset time
5480 */
5481 broxton_set_cdclk(dev, 624000);
5482
5483 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
22e02c0b
VS
5484 POSTING_READ(DBUF_CTL);
5485
f8437dd1
VK
5486 udelay(10);
5487
5488 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5489 DRM_ERROR("DBuf power enable timeout!\n");
5490}
5491
5492void broxton_uninit_cdclk(struct drm_device *dev)
5493{
5494 struct drm_i915_private *dev_priv = dev->dev_private;
5495
5496 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
22e02c0b
VS
5497 POSTING_READ(DBUF_CTL);
5498
f8437dd1
VK
5499 udelay(10);
5500
5501 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5502 DRM_ERROR("DBuf power disable timeout!\n");
5503
5504 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5505 broxton_set_cdclk(dev, 19200);
5506
5507 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5508}
5509
5d96d8af
DL
5510static const struct skl_cdclk_entry {
5511 unsigned int freq;
5512 unsigned int vco;
5513} skl_cdclk_frequencies[] = {
5514 { .freq = 308570, .vco = 8640 },
5515 { .freq = 337500, .vco = 8100 },
5516 { .freq = 432000, .vco = 8640 },
5517 { .freq = 450000, .vco = 8100 },
5518 { .freq = 540000, .vco = 8100 },
5519 { .freq = 617140, .vco = 8640 },
5520 { .freq = 675000, .vco = 8100 },
5521};
5522
5523static unsigned int skl_cdclk_decimal(unsigned int freq)
5524{
5525 return (freq - 1000) / 500;
5526}
5527
5528static unsigned int skl_cdclk_get_vco(unsigned int freq)
5529{
5530 unsigned int i;
5531
5532 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5533 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5534
5535 if (e->freq == freq)
5536 return e->vco;
5537 }
5538
5539 return 8100;
5540}
5541
5542static void
5543skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5544{
5545 unsigned int min_freq;
5546 u32 val;
5547
5548 /* select the minimum CDCLK before enabling DPLL 0 */
5549 val = I915_READ(CDCLK_CTL);
5550 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5551 val |= CDCLK_FREQ_337_308;
5552
5553 if (required_vco == 8640)
5554 min_freq = 308570;
5555 else
5556 min_freq = 337500;
5557
5558 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5559
5560 I915_WRITE(CDCLK_CTL, val);
5561 POSTING_READ(CDCLK_CTL);
5562
5563 /*
5564 * We always enable DPLL0 with the lowest link rate possible, but still
5565 * taking into account the VCO required to operate the eDP panel at the
5566 * desired frequency. The usual DP link rates operate with a VCO of
5567 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5568 * The modeset code is responsible for the selection of the exact link
5569 * rate later on, with the constraint of choosing a frequency that
5570 * works with required_vco.
5571 */
5572 val = I915_READ(DPLL_CTRL1);
5573
5574 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5575 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5576 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5577 if (required_vco == 8640)
5578 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5579 SKL_DPLL0);
5580 else
5581 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5582 SKL_DPLL0);
5583
5584 I915_WRITE(DPLL_CTRL1, val);
5585 POSTING_READ(DPLL_CTRL1);
5586
5587 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5588
5589 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5590 DRM_ERROR("DPLL0 not locked\n");
5591}
5592
5593static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5594{
5595 int ret;
5596 u32 val;
5597
5598 /* inform PCU we want to change CDCLK */
5599 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5600 mutex_lock(&dev_priv->rps.hw_lock);
5601 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5602 mutex_unlock(&dev_priv->rps.hw_lock);
5603
5604 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5605}
5606
5607static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5608{
5609 unsigned int i;
5610
5611 for (i = 0; i < 15; i++) {
5612 if (skl_cdclk_pcu_ready(dev_priv))
5613 return true;
5614 udelay(10);
5615 }
5616
5617 return false;
5618}
5619
5620static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5621{
560a7ae4 5622 struct drm_device *dev = dev_priv->dev;
5d96d8af
DL
5623 u32 freq_select, pcu_ack;
5624
5625 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5626
5627 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5628 DRM_ERROR("failed to inform PCU about cdclk change\n");
5629 return;
5630 }
5631
5632 /* set CDCLK_CTL */
5633 switch(freq) {
5634 case 450000:
5635 case 432000:
5636 freq_select = CDCLK_FREQ_450_432;
5637 pcu_ack = 1;
5638 break;
5639 case 540000:
5640 freq_select = CDCLK_FREQ_540;
5641 pcu_ack = 2;
5642 break;
5643 case 308570:
5644 case 337500:
5645 default:
5646 freq_select = CDCLK_FREQ_337_308;
5647 pcu_ack = 0;
5648 break;
5649 case 617140:
5650 case 675000:
5651 freq_select = CDCLK_FREQ_675_617;
5652 pcu_ack = 3;
5653 break;
5654 }
5655
5656 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5657 POSTING_READ(CDCLK_CTL);
5658
5659 /* inform PCU of the change */
5660 mutex_lock(&dev_priv->rps.hw_lock);
5661 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5662 mutex_unlock(&dev_priv->rps.hw_lock);
560a7ae4
DL
5663
5664 intel_update_cdclk(dev);
5d96d8af
DL
5665}
5666
5667void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5668{
5669 /* disable DBUF power */
5670 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5671 POSTING_READ(DBUF_CTL);
5672
5673 udelay(10);
5674
5675 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5676 DRM_ERROR("DBuf power disable timeout\n");
5677
ab96c1ee
ID
5678 /* disable DPLL0 */
5679 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5680 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5681 DRM_ERROR("Couldn't disable DPLL0\n");
5d96d8af
DL
5682}
5683
5684void skl_init_cdclk(struct drm_i915_private *dev_priv)
5685{
5d96d8af
DL
5686 unsigned int required_vco;
5687
39d9b85a
GW
5688 /* DPLL0 not enabled (happens on early BIOS versions) */
5689 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5690 /* enable DPLL0 */
5691 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5692 skl_dpll0_enable(dev_priv, required_vco);
5d96d8af
DL
5693 }
5694
5d96d8af
DL
5695 /* set CDCLK to the frequency the BIOS chose */
5696 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5697
5698 /* enable DBUF power */
5699 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5700 POSTING_READ(DBUF_CTL);
5701
5702 udelay(10);
5703
5704 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5705 DRM_ERROR("DBuf power enable timeout\n");
5706}
5707
c73666f3
SK
5708int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5709{
5710 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5711 uint32_t cdctl = I915_READ(CDCLK_CTL);
5712 int freq = dev_priv->skl_boot_cdclk;
5713
f1b391a5
SK
5714 /*
5715 * check if the pre-os intialized the display
5716 * There is SWF18 scratchpad register defined which is set by the
5717 * pre-os which can be used by the OS drivers to check the status
5718 */
5719 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5720 goto sanitize;
5721
c73666f3
SK
5722 /* Is PLL enabled and locked ? */
5723 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5724 goto sanitize;
5725
5726 /* DPLL okay; verify the cdclock
5727 *
5728 * Noticed in some instances that the freq selection is correct but
5729 * decimal part is programmed wrong from BIOS where pre-os does not
5730 * enable display. Verify the same as well.
5731 */
5732 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5733 /* All well; nothing to sanitize */
5734 return false;
5735sanitize:
5736 /*
5737 * As of now initialize with max cdclk till
5738 * we get dynamic cdclk support
5739 * */
5740 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5741 skl_init_cdclk(dev_priv);
5742
5743 /* we did have to sanitize */
5744 return true;
5745}
5746
30a970c6
JB
5747/* Adjust CDclk dividers to allow high res or save power if possible */
5748static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5749{
5750 struct drm_i915_private *dev_priv = dev->dev_private;
5751 u32 val, cmd;
5752
164dfd28
VK
5753 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5754 != dev_priv->cdclk_freq);
d60c4473 5755
dfcab17e 5756 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 5757 cmd = 2;
dfcab17e 5758 else if (cdclk == 266667)
30a970c6
JB
5759 cmd = 1;
5760 else
5761 cmd = 0;
5762
5763 mutex_lock(&dev_priv->rps.hw_lock);
5764 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5765 val &= ~DSPFREQGUAR_MASK;
5766 val |= (cmd << DSPFREQGUAR_SHIFT);
5767 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5768 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5769 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5770 50)) {
5771 DRM_ERROR("timed out waiting for CDclk change\n");
5772 }
5773 mutex_unlock(&dev_priv->rps.hw_lock);
5774
54433e91
VS
5775 mutex_lock(&dev_priv->sb_lock);
5776
dfcab17e 5777 if (cdclk == 400000) {
6bcda4f0 5778 u32 divider;
30a970c6 5779
6bcda4f0 5780 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6 5781
30a970c6
JB
5782 /* adjust cdclk divider */
5783 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
87d5d259 5784 val &= ~CCK_FREQUENCY_VALUES;
30a970c6
JB
5785 val |= divider;
5786 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
5787
5788 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
87d5d259 5789 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
a877e801
VS
5790 50))
5791 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
5792 }
5793
30a970c6
JB
5794 /* adjust self-refresh exit latency value */
5795 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5796 val &= ~0x7f;
5797
5798 /*
5799 * For high bandwidth configs, we set a higher latency in the bunit
5800 * so that the core display fetch happens in time to avoid underruns.
5801 */
dfcab17e 5802 if (cdclk == 400000)
30a970c6
JB
5803 val |= 4500 / 250; /* 4.5 usec */
5804 else
5805 val |= 3000 / 250; /* 3.0 usec */
5806 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
54433e91 5807
a580516d 5808 mutex_unlock(&dev_priv->sb_lock);
30a970c6 5809
b6283055 5810 intel_update_cdclk(dev);
30a970c6
JB
5811}
5812
383c5a6a
VS
5813static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5814{
5815 struct drm_i915_private *dev_priv = dev->dev_private;
5816 u32 val, cmd;
5817
164dfd28
VK
5818 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5819 != dev_priv->cdclk_freq);
383c5a6a
VS
5820
5821 switch (cdclk) {
383c5a6a
VS
5822 case 333333:
5823 case 320000:
383c5a6a 5824 case 266667:
383c5a6a 5825 case 200000:
383c5a6a
VS
5826 break;
5827 default:
5f77eeb0 5828 MISSING_CASE(cdclk);
383c5a6a
VS
5829 return;
5830 }
5831
9d0d3fda
VS
5832 /*
5833 * Specs are full of misinformation, but testing on actual
5834 * hardware has shown that we just need to write the desired
5835 * CCK divider into the Punit register.
5836 */
5837 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5838
383c5a6a
VS
5839 mutex_lock(&dev_priv->rps.hw_lock);
5840 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5841 val &= ~DSPFREQGUAR_MASK_CHV;
5842 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5843 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5844 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5845 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5846 50)) {
5847 DRM_ERROR("timed out waiting for CDclk change\n");
5848 }
5849 mutex_unlock(&dev_priv->rps.hw_lock);
5850
b6283055 5851 intel_update_cdclk(dev);
383c5a6a
VS
5852}
5853
30a970c6
JB
5854static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5855 int max_pixclk)
5856{
6bcda4f0 5857 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
6cca3195 5858 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
29dc7ef3 5859
30a970c6
JB
5860 /*
5861 * Really only a few cases to deal with, as only 4 CDclks are supported:
5862 * 200MHz
5863 * 267MHz
29dc7ef3 5864 * 320/333MHz (depends on HPLL freq)
6cca3195
VS
5865 * 400MHz (VLV only)
5866 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5867 * of the lower bin and adjust if needed.
e37c67a1
VS
5868 *
5869 * We seem to get an unstable or solid color picture at 200MHz.
5870 * Not sure what's wrong. For now use 200MHz only when all pipes
5871 * are off.
30a970c6 5872 */
6cca3195
VS
5873 if (!IS_CHERRYVIEW(dev_priv) &&
5874 max_pixclk > freq_320*limit/100)
dfcab17e 5875 return 400000;
6cca3195 5876 else if (max_pixclk > 266667*limit/100)
29dc7ef3 5877 return freq_320;
e37c67a1 5878 else if (max_pixclk > 0)
dfcab17e 5879 return 266667;
e37c67a1
VS
5880 else
5881 return 200000;
30a970c6
JB
5882}
5883
f8437dd1
VK
5884static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5885 int max_pixclk)
5886{
5887 /*
5888 * FIXME:
5889 * - remove the guardband, it's not needed on BXT
5890 * - set 19.2MHz bypass frequency if there are no active pipes
5891 */
5892 if (max_pixclk > 576000*9/10)
5893 return 624000;
5894 else if (max_pixclk > 384000*9/10)
5895 return 576000;
5896 else if (max_pixclk > 288000*9/10)
5897 return 384000;
5898 else if (max_pixclk > 144000*9/10)
5899 return 288000;
5900 else
5901 return 144000;
5902}
5903
e8788cbc 5904/* Compute the max pixel clock for new configuration. */
a821fc46
ACO
5905static int intel_mode_max_pixclk(struct drm_device *dev,
5906 struct drm_atomic_state *state)
30a970c6 5907{
565602d7
ML
5908 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
5909 struct drm_i915_private *dev_priv = dev->dev_private;
5910 struct drm_crtc *crtc;
5911 struct drm_crtc_state *crtc_state;
5912 unsigned max_pixclk = 0, i;
5913 enum pipe pipe;
30a970c6 5914
565602d7
ML
5915 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
5916 sizeof(intel_state->min_pixclk));
304603f4 5917
565602d7
ML
5918 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5919 int pixclk = 0;
5920
5921 if (crtc_state->enable)
5922 pixclk = crtc_state->adjusted_mode.crtc_clock;
304603f4 5923
565602d7 5924 intel_state->min_pixclk[i] = pixclk;
30a970c6
JB
5925 }
5926
565602d7
ML
5927 for_each_pipe(dev_priv, pipe)
5928 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
5929
30a970c6
JB
5930 return max_pixclk;
5931}
5932
27c329ed 5933static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
30a970c6 5934{
27c329ed
ML
5935 struct drm_device *dev = state->dev;
5936 struct drm_i915_private *dev_priv = dev->dev_private;
5937 int max_pixclk = intel_mode_max_pixclk(dev, state);
1a617b77
ML
5938 struct intel_atomic_state *intel_state =
5939 to_intel_atomic_state(state);
30a970c6 5940
304603f4
ACO
5941 if (max_pixclk < 0)
5942 return max_pixclk;
30a970c6 5943
1a617b77 5944 intel_state->cdclk = intel_state->dev_cdclk =
27c329ed 5945 valleyview_calc_cdclk(dev_priv, max_pixclk);
0a9ab303 5946
1a617b77
ML
5947 if (!intel_state->active_crtcs)
5948 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
5949
27c329ed
ML
5950 return 0;
5951}
304603f4 5952
27c329ed
ML
5953static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5954{
5955 struct drm_device *dev = state->dev;
5956 struct drm_i915_private *dev_priv = dev->dev_private;
5957 int max_pixclk = intel_mode_max_pixclk(dev, state);
1a617b77
ML
5958 struct intel_atomic_state *intel_state =
5959 to_intel_atomic_state(state);
85a96e7a 5960
27c329ed
ML
5961 if (max_pixclk < 0)
5962 return max_pixclk;
85a96e7a 5963
1a617b77 5964 intel_state->cdclk = intel_state->dev_cdclk =
27c329ed 5965 broxton_calc_cdclk(dev_priv, max_pixclk);
85a96e7a 5966
1a617b77
ML
5967 if (!intel_state->active_crtcs)
5968 intel_state->dev_cdclk = broxton_calc_cdclk(dev_priv, 0);
5969
27c329ed 5970 return 0;
30a970c6
JB
5971}
5972
1e69cd74
VS
5973static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5974{
5975 unsigned int credits, default_credits;
5976
5977 if (IS_CHERRYVIEW(dev_priv))
5978 default_credits = PFI_CREDIT(12);
5979 else
5980 default_credits = PFI_CREDIT(8);
5981
bfa7df01 5982 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
1e69cd74
VS
5983 /* CHV suggested value is 31 or 63 */
5984 if (IS_CHERRYVIEW(dev_priv))
fcc0008f 5985 credits = PFI_CREDIT_63;
1e69cd74
VS
5986 else
5987 credits = PFI_CREDIT(15);
5988 } else {
5989 credits = default_credits;
5990 }
5991
5992 /*
5993 * WA - write default credits before re-programming
5994 * FIXME: should we also set the resend bit here?
5995 */
5996 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5997 default_credits);
5998
5999 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6000 credits | PFI_CREDIT_RESEND);
6001
6002 /*
6003 * FIXME is this guaranteed to clear
6004 * immediately or should we poll for it?
6005 */
6006 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6007}
6008
27c329ed 6009static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
30a970c6 6010{
a821fc46 6011 struct drm_device *dev = old_state->dev;
30a970c6 6012 struct drm_i915_private *dev_priv = dev->dev_private;
1a617b77
ML
6013 struct intel_atomic_state *old_intel_state =
6014 to_intel_atomic_state(old_state);
6015 unsigned req_cdclk = old_intel_state->dev_cdclk;
30a970c6 6016
27c329ed
ML
6017 /*
6018 * FIXME: We can end up here with all power domains off, yet
6019 * with a CDCLK frequency other than the minimum. To account
6020 * for this take the PIPE-A power domain, which covers the HW
6021 * blocks needed for the following programming. This can be
6022 * removed once it's guaranteed that we get here either with
6023 * the minimum CDCLK set, or the required power domains
6024 * enabled.
6025 */
6026 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
738c05c0 6027
27c329ed
ML
6028 if (IS_CHERRYVIEW(dev))
6029 cherryview_set_cdclk(dev, req_cdclk);
6030 else
6031 valleyview_set_cdclk(dev, req_cdclk);
738c05c0 6032
27c329ed 6033 vlv_program_pfi_credits(dev_priv);
1e69cd74 6034
27c329ed 6035 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
30a970c6
JB
6036}
6037
89b667f8
JB
6038static void valleyview_crtc_enable(struct drm_crtc *crtc)
6039{
6040 struct drm_device *dev = crtc->dev;
a72e4c9f 6041 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8
JB
6042 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6043 struct intel_encoder *encoder;
b95c5321
ML
6044 struct intel_crtc_state *pipe_config =
6045 to_intel_crtc_state(crtc->state);
89b667f8 6046 int pipe = intel_crtc->pipe;
89b667f8 6047
53d9f4e9 6048 if (WARN_ON(intel_crtc->active))
89b667f8
JB
6049 return;
6050
6e3c9717 6051 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6052 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6053
6054 intel_set_pipe_timings(intel_crtc);
bc58be60 6055 intel_set_pipe_src_size(intel_crtc);
5b18e57c 6056
c14b0485
VS
6057 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6058 struct drm_i915_private *dev_priv = dev->dev_private;
6059
6060 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6061 I915_WRITE(CHV_CANVAS(pipe), 0);
6062 }
6063
5b18e57c
DV
6064 i9xx_set_pipeconf(intel_crtc);
6065
89b667f8 6066 intel_crtc->active = true;
89b667f8 6067
a72e4c9f 6068 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6069
89b667f8
JB
6070 for_each_encoder_on_crtc(dev, crtc, encoder)
6071 if (encoder->pre_pll_enable)
6072 encoder->pre_pll_enable(encoder);
6073
a65347ba 6074 if (!intel_crtc->config->has_dsi_encoder) {
c0b4c660
VS
6075 if (IS_CHERRYVIEW(dev)) {
6076 chv_prepare_pll(intel_crtc, intel_crtc->config);
6e3c9717 6077 chv_enable_pll(intel_crtc, intel_crtc->config);
c0b4c660
VS
6078 } else {
6079 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6e3c9717 6080 vlv_enable_pll(intel_crtc, intel_crtc->config);
c0b4c660 6081 }
9d556c99 6082 }
89b667f8
JB
6083
6084 for_each_encoder_on_crtc(dev, crtc, encoder)
6085 if (encoder->pre_enable)
6086 encoder->pre_enable(encoder);
6087
2dd24552
JB
6088 i9xx_pfit_enable(intel_crtc);
6089
b95c5321 6090 intel_color_load_luts(&pipe_config->base);
63cbb074 6091
caed361d 6092 intel_update_watermarks(crtc);
e1fdc473 6093 intel_enable_pipe(intel_crtc);
be6a6f8e 6094
4b3a9526
VS
6095 assert_vblank_disabled(crtc);
6096 drm_crtc_vblank_on(crtc);
6097
f9b61ff6
DV
6098 for_each_encoder_on_crtc(dev, crtc, encoder)
6099 encoder->enable(encoder);
89b667f8
JB
6100}
6101
f13c2ef3
DV
6102static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6103{
6104 struct drm_device *dev = crtc->base.dev;
6105 struct drm_i915_private *dev_priv = dev->dev_private;
6106
6e3c9717
ACO
6107 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6108 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
f13c2ef3
DV
6109}
6110
0b8765c6 6111static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
6112{
6113 struct drm_device *dev = crtc->dev;
a72e4c9f 6114 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 6115 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6116 struct intel_encoder *encoder;
b95c5321
ML
6117 struct intel_crtc_state *pipe_config =
6118 to_intel_crtc_state(crtc->state);
79e53945 6119 int pipe = intel_crtc->pipe;
79e53945 6120
53d9f4e9 6121 if (WARN_ON(intel_crtc->active))
f7abfe8b
CW
6122 return;
6123
f13c2ef3
DV
6124 i9xx_set_pll_dividers(intel_crtc);
6125
6e3c9717 6126 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6127 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6128
6129 intel_set_pipe_timings(intel_crtc);
bc58be60 6130 intel_set_pipe_src_size(intel_crtc);
5b18e57c 6131
5b18e57c
DV
6132 i9xx_set_pipeconf(intel_crtc);
6133
f7abfe8b 6134 intel_crtc->active = true;
6b383a7f 6135
4a3436e8 6136 if (!IS_GEN2(dev))
a72e4c9f 6137 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6138
9d6d9f19
MK
6139 for_each_encoder_on_crtc(dev, crtc, encoder)
6140 if (encoder->pre_enable)
6141 encoder->pre_enable(encoder);
6142
f6736a1a
DV
6143 i9xx_enable_pll(intel_crtc);
6144
2dd24552
JB
6145 i9xx_pfit_enable(intel_crtc);
6146
b95c5321 6147 intel_color_load_luts(&pipe_config->base);
63cbb074 6148
f37fcc2a 6149 intel_update_watermarks(crtc);
e1fdc473 6150 intel_enable_pipe(intel_crtc);
be6a6f8e 6151
4b3a9526
VS
6152 assert_vblank_disabled(crtc);
6153 drm_crtc_vblank_on(crtc);
6154
f9b61ff6
DV
6155 for_each_encoder_on_crtc(dev, crtc, encoder)
6156 encoder->enable(encoder);
0b8765c6 6157}
79e53945 6158
87476d63
DV
6159static void i9xx_pfit_disable(struct intel_crtc *crtc)
6160{
6161 struct drm_device *dev = crtc->base.dev;
6162 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 6163
6e3c9717 6164 if (!crtc->config->gmch_pfit.control)
328d8e82 6165 return;
87476d63 6166
328d8e82 6167 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 6168
328d8e82
DV
6169 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6170 I915_READ(PFIT_CONTROL));
6171 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
6172}
6173
0b8765c6
JB
6174static void i9xx_crtc_disable(struct drm_crtc *crtc)
6175{
6176 struct drm_device *dev = crtc->dev;
6177 struct drm_i915_private *dev_priv = dev->dev_private;
6178 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6179 struct intel_encoder *encoder;
0b8765c6 6180 int pipe = intel_crtc->pipe;
ef9c3aee 6181
6304cd91
VS
6182 /*
6183 * On gen2 planes are double buffered but the pipe isn't, so we must
6184 * wait for planes to fully turn off before disabling the pipe.
6185 */
90e83e53
ACO
6186 if (IS_GEN2(dev))
6187 intel_wait_for_vblank(dev, pipe);
6304cd91 6188
4b3a9526
VS
6189 for_each_encoder_on_crtc(dev, crtc, encoder)
6190 encoder->disable(encoder);
6191
f9b61ff6
DV
6192 drm_crtc_vblank_off(crtc);
6193 assert_vblank_disabled(crtc);
6194
575f7ab7 6195 intel_disable_pipe(intel_crtc);
24a1f16d 6196
87476d63 6197 i9xx_pfit_disable(intel_crtc);
24a1f16d 6198
89b667f8
JB
6199 for_each_encoder_on_crtc(dev, crtc, encoder)
6200 if (encoder->post_disable)
6201 encoder->post_disable(encoder);
6202
a65347ba 6203 if (!intel_crtc->config->has_dsi_encoder) {
076ed3b2
CML
6204 if (IS_CHERRYVIEW(dev))
6205 chv_disable_pll(dev_priv, pipe);
6206 else if (IS_VALLEYVIEW(dev))
6207 vlv_disable_pll(dev_priv, pipe);
6208 else
1c4e0274 6209 i9xx_disable_pll(intel_crtc);
076ed3b2 6210 }
0b8765c6 6211
d6db995f
VS
6212 for_each_encoder_on_crtc(dev, crtc, encoder)
6213 if (encoder->post_pll_disable)
6214 encoder->post_pll_disable(encoder);
6215
4a3436e8 6216 if (!IS_GEN2(dev))
a72e4c9f 6217 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
0b8765c6
JB
6218}
6219
b17d48e2
ML
6220static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
6221{
842e0307 6222 struct intel_encoder *encoder;
b17d48e2
ML
6223 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6224 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6225 enum intel_display_power_domain domain;
6226 unsigned long domains;
6227
6228 if (!intel_crtc->active)
6229 return;
6230
a539205a 6231 if (to_intel_plane_state(crtc->primary->state)->visible) {
fc32b1fd
ML
6232 WARN_ON(intel_crtc->unpin_work);
6233
2622a081 6234 intel_pre_disable_primary_noatomic(crtc);
54a41961
ML
6235
6236 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
6237 to_intel_plane_state(crtc->primary->state)->visible = false;
a539205a
ML
6238 }
6239
b17d48e2 6240 dev_priv->display.crtc_disable(crtc);
842e0307
ML
6241
6242 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was enabled, now disabled\n",
6243 crtc->base.id);
6244
6245 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6246 crtc->state->active = false;
37d9078b 6247 intel_crtc->active = false;
842e0307
ML
6248 crtc->enabled = false;
6249 crtc->state->connector_mask = 0;
6250 crtc->state->encoder_mask = 0;
6251
6252 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6253 encoder->base.crtc = NULL;
6254
58f9c0bc 6255 intel_fbc_disable(intel_crtc);
37d9078b 6256 intel_update_watermarks(crtc);
1f7457b1 6257 intel_disable_shared_dpll(intel_crtc);
b17d48e2
ML
6258
6259 domains = intel_crtc->enabled_power_domains;
6260 for_each_power_domain(domain, domains)
6261 intel_display_power_put(dev_priv, domain);
6262 intel_crtc->enabled_power_domains = 0;
565602d7
ML
6263
6264 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6265 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
b17d48e2
ML
6266}
6267
6b72d486
ML
6268/*
6269 * turn all crtc's off, but do not adjust state
6270 * This has to be paired with a call to intel_modeset_setup_hw_state.
6271 */
70e0bd74 6272int intel_display_suspend(struct drm_device *dev)
ee7b9f93 6273{
e2c8b870 6274 struct drm_i915_private *dev_priv = to_i915(dev);
70e0bd74 6275 struct drm_atomic_state *state;
e2c8b870 6276 int ret;
70e0bd74 6277
e2c8b870
ML
6278 state = drm_atomic_helper_suspend(dev);
6279 ret = PTR_ERR_OR_ZERO(state);
70e0bd74
ML
6280 if (ret)
6281 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
e2c8b870
ML
6282 else
6283 dev_priv->modeset_restore_state = state;
70e0bd74 6284 return ret;
ee7b9f93
JB
6285}
6286
ea5b213a 6287void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 6288{
4ef69c7a 6289 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 6290
ea5b213a
CW
6291 drm_encoder_cleanup(encoder);
6292 kfree(intel_encoder);
7e7d76c3
JB
6293}
6294
0a91ca29
DV
6295/* Cross check the actual hw state with our own modeset state tracking (and it's
6296 * internal consistency). */
c0ead703 6297static void intel_connector_verify_state(struct intel_connector *connector)
79e53945 6298{
35dd3c64
ML
6299 struct drm_crtc *crtc = connector->base.state->crtc;
6300
6301 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6302 connector->base.base.id,
6303 connector->base.name);
6304
0a91ca29 6305 if (connector->get_hw_state(connector)) {
e85376cb 6306 struct intel_encoder *encoder = connector->encoder;
35dd3c64 6307 struct drm_connector_state *conn_state = connector->base.state;
0a91ca29 6308
35dd3c64
ML
6309 I915_STATE_WARN(!crtc,
6310 "connector enabled without attached crtc\n");
0a91ca29 6311
35dd3c64
ML
6312 if (!crtc)
6313 return;
6314
6315 I915_STATE_WARN(!crtc->state->active,
6316 "connector is active, but attached crtc isn't\n");
6317
e85376cb 6318 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
35dd3c64
ML
6319 return;
6320
e85376cb 6321 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
35dd3c64
ML
6322 "atomic encoder doesn't match attached encoder\n");
6323
e85376cb 6324 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
35dd3c64
ML
6325 "attached encoder crtc differs from connector crtc\n");
6326 } else {
4d688a2a
ML
6327 I915_STATE_WARN(crtc && crtc->state->active,
6328 "attached crtc is active, but connector isn't\n");
35dd3c64
ML
6329 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6330 "best encoder set without crtc!\n");
0a91ca29 6331 }
79e53945
JB
6332}
6333
08d9bc92
ACO
6334int intel_connector_init(struct intel_connector *connector)
6335{
5350a031 6336 drm_atomic_helper_connector_reset(&connector->base);
08d9bc92 6337
5350a031 6338 if (!connector->base.state)
08d9bc92
ACO
6339 return -ENOMEM;
6340
08d9bc92
ACO
6341 return 0;
6342}
6343
6344struct intel_connector *intel_connector_alloc(void)
6345{
6346 struct intel_connector *connector;
6347
6348 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6349 if (!connector)
6350 return NULL;
6351
6352 if (intel_connector_init(connector) < 0) {
6353 kfree(connector);
6354 return NULL;
6355 }
6356
6357 return connector;
6358}
6359
f0947c37
DV
6360/* Simple connector->get_hw_state implementation for encoders that support only
6361 * one connector and no cloning and hence the encoder state determines the state
6362 * of the connector. */
6363bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 6364{
24929352 6365 enum pipe pipe = 0;
f0947c37 6366 struct intel_encoder *encoder = connector->encoder;
ea5b213a 6367
f0947c37 6368 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
6369}
6370
6d293983 6371static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
d272ddfa 6372{
6d293983
ACO
6373 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6374 return crtc_state->fdi_lanes;
d272ddfa
VS
6375
6376 return 0;
6377}
6378
6d293983 6379static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5cec258b 6380 struct intel_crtc_state *pipe_config)
1857e1da 6381{
6d293983
ACO
6382 struct drm_atomic_state *state = pipe_config->base.state;
6383 struct intel_crtc *other_crtc;
6384 struct intel_crtc_state *other_crtc_state;
6385
1857e1da
DV
6386 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6387 pipe_name(pipe), pipe_config->fdi_lanes);
6388 if (pipe_config->fdi_lanes > 4) {
6389 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6390 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6391 return -EINVAL;
1857e1da
DV
6392 }
6393
bafb6553 6394 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
6395 if (pipe_config->fdi_lanes > 2) {
6396 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6397 pipe_config->fdi_lanes);
6d293983 6398 return -EINVAL;
1857e1da 6399 } else {
6d293983 6400 return 0;
1857e1da
DV
6401 }
6402 }
6403
6404 if (INTEL_INFO(dev)->num_pipes == 2)
6d293983 6405 return 0;
1857e1da
DV
6406
6407 /* Ivybridge 3 pipe is really complicated */
6408 switch (pipe) {
6409 case PIPE_A:
6d293983 6410 return 0;
1857e1da 6411 case PIPE_B:
6d293983
ACO
6412 if (pipe_config->fdi_lanes <= 2)
6413 return 0;
6414
6415 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6416 other_crtc_state =
6417 intel_atomic_get_crtc_state(state, other_crtc);
6418 if (IS_ERR(other_crtc_state))
6419 return PTR_ERR(other_crtc_state);
6420
6421 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
1857e1da
DV
6422 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6423 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6424 return -EINVAL;
1857e1da 6425 }
6d293983 6426 return 0;
1857e1da 6427 case PIPE_C:
251cc67c
VS
6428 if (pipe_config->fdi_lanes > 2) {
6429 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6430 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6431 return -EINVAL;
251cc67c 6432 }
6d293983
ACO
6433
6434 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6435 other_crtc_state =
6436 intel_atomic_get_crtc_state(state, other_crtc);
6437 if (IS_ERR(other_crtc_state))
6438 return PTR_ERR(other_crtc_state);
6439
6440 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
1857e1da 6441 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
6d293983 6442 return -EINVAL;
1857e1da 6443 }
6d293983 6444 return 0;
1857e1da
DV
6445 default:
6446 BUG();
6447 }
6448}
6449
e29c22c0
DV
6450#define RETRY 1
6451static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5cec258b 6452 struct intel_crtc_state *pipe_config)
877d48d5 6453{
1857e1da 6454 struct drm_device *dev = intel_crtc->base.dev;
7c5f93b0 6455 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6d293983
ACO
6456 int lane, link_bw, fdi_dotclock, ret;
6457 bool needs_recompute = false;
877d48d5 6458
e29c22c0 6459retry:
877d48d5
DV
6460 /* FDI is a binary signal running at ~2.7GHz, encoding
6461 * each output octet as 10 bits. The actual frequency
6462 * is stored as a divider into a 100MHz clock, and the
6463 * mode pixel clock is stored in units of 1KHz.
6464 * Hence the bw of each lane in terms of the mode signal
6465 * is:
6466 */
21a727b3 6467 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
877d48d5 6468
241bfc38 6469 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 6470
2bd89a07 6471 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
6472 pipe_config->pipe_bpp);
6473
6474 pipe_config->fdi_lanes = lane;
6475
2bd89a07 6476 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 6477 link_bw, &pipe_config->fdi_m_n);
1857e1da 6478
e3b247da 6479 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
6d293983 6480 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
e29c22c0
DV
6481 pipe_config->pipe_bpp -= 2*3;
6482 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6483 pipe_config->pipe_bpp);
6484 needs_recompute = true;
6485 pipe_config->bw_constrained = true;
6486
6487 goto retry;
6488 }
6489
6490 if (needs_recompute)
6491 return RETRY;
6492
6d293983 6493 return ret;
877d48d5
DV
6494}
6495
8cfb3407
VS
6496static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6497 struct intel_crtc_state *pipe_config)
6498{
6499 if (pipe_config->pipe_bpp > 24)
6500 return false;
6501
6502 /* HSW can handle pixel rate up to cdclk? */
2d1fe073 6503 if (IS_HASWELL(dev_priv))
8cfb3407
VS
6504 return true;
6505
6506 /*
b432e5cf
VS
6507 * We compare against max which means we must take
6508 * the increased cdclk requirement into account when
6509 * calculating the new cdclk.
6510 *
6511 * Should measure whether using a lower cdclk w/o IPS
8cfb3407
VS
6512 */
6513 return ilk_pipe_pixel_rate(pipe_config) <=
6514 dev_priv->max_cdclk_freq * 95 / 100;
6515}
6516
42db64ef 6517static void hsw_compute_ips_config(struct intel_crtc *crtc,
5cec258b 6518 struct intel_crtc_state *pipe_config)
42db64ef 6519{
8cfb3407
VS
6520 struct drm_device *dev = crtc->base.dev;
6521 struct drm_i915_private *dev_priv = dev->dev_private;
6522
d330a953 6523 pipe_config->ips_enabled = i915.enable_ips &&
8cfb3407
VS
6524 hsw_crtc_supports_ips(crtc) &&
6525 pipe_config_supports_ips(dev_priv, pipe_config);
42db64ef
PZ
6526}
6527
39acb4aa
VS
6528static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6529{
6530 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6531
6532 /* GDG double wide on either pipe, otherwise pipe A only */
6533 return INTEL_INFO(dev_priv)->gen < 4 &&
6534 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6535}
6536
a43f6e0f 6537static int intel_crtc_compute_config(struct intel_crtc *crtc,
5cec258b 6538 struct intel_crtc_state *pipe_config)
79e53945 6539{
a43f6e0f 6540 struct drm_device *dev = crtc->base.dev;
8bd31e67 6541 struct drm_i915_private *dev_priv = dev->dev_private;
7c5f93b0 6542 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
89749350 6543
ad3a4479 6544 /* FIXME should check pixel clock limits on all platforms */
cf532bb2 6545 if (INTEL_INFO(dev)->gen < 4) {
39acb4aa 6546 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
cf532bb2
VS
6547
6548 /*
39acb4aa 6549 * Enable double wide mode when the dot clock
cf532bb2 6550 * is > 90% of the (display) core speed.
cf532bb2 6551 */
39acb4aa
VS
6552 if (intel_crtc_supports_double_wide(crtc) &&
6553 adjusted_mode->crtc_clock > clock_limit) {
ad3a4479 6554 clock_limit *= 2;
cf532bb2 6555 pipe_config->double_wide = true;
ad3a4479
VS
6556 }
6557
39acb4aa
VS
6558 if (adjusted_mode->crtc_clock > clock_limit) {
6559 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6560 adjusted_mode->crtc_clock, clock_limit,
6561 yesno(pipe_config->double_wide));
e29c22c0 6562 return -EINVAL;
39acb4aa 6563 }
2c07245f 6564 }
89749350 6565
1d1d0e27
VS
6566 /*
6567 * Pipe horizontal size must be even in:
6568 * - DVO ganged mode
6569 * - LVDS dual channel mode
6570 * - Double wide pipe
6571 */
a93e255f 6572 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
6573 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6574 pipe_config->pipe_src_w &= ~1;
6575
8693a824
DL
6576 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6577 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
6578 */
6579 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
aad941d5 6580 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
e29c22c0 6581 return -EINVAL;
44f46b42 6582
f5adf94e 6583 if (HAS_IPS(dev))
a43f6e0f
DV
6584 hsw_compute_ips_config(crtc, pipe_config);
6585
877d48d5 6586 if (pipe_config->has_pch_encoder)
a43f6e0f 6587 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 6588
cf5a15be 6589 return 0;
79e53945
JB
6590}
6591
1652d19e
VS
6592static int skylake_get_display_clock_speed(struct drm_device *dev)
6593{
6594 struct drm_i915_private *dev_priv = to_i915(dev);
6595 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6596 uint32_t cdctl = I915_READ(CDCLK_CTL);
6597 uint32_t linkrate;
6598
414355a7 6599 if (!(lcpll1 & LCPLL_PLL_ENABLE))
1652d19e 6600 return 24000; /* 24MHz is the cd freq with NSSC ref */
1652d19e
VS
6601
6602 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6603 return 540000;
6604
6605 linkrate = (I915_READ(DPLL_CTRL1) &
71cd8423 6606 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
1652d19e 6607
71cd8423
DL
6608 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6609 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
1652d19e
VS
6610 /* vco 8640 */
6611 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6612 case CDCLK_FREQ_450_432:
6613 return 432000;
6614 case CDCLK_FREQ_337_308:
6615 return 308570;
6616 case CDCLK_FREQ_675_617:
6617 return 617140;
6618 default:
6619 WARN(1, "Unknown cd freq selection\n");
6620 }
6621 } else {
6622 /* vco 8100 */
6623 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6624 case CDCLK_FREQ_450_432:
6625 return 450000;
6626 case CDCLK_FREQ_337_308:
6627 return 337500;
6628 case CDCLK_FREQ_675_617:
6629 return 675000;
6630 default:
6631 WARN(1, "Unknown cd freq selection\n");
6632 }
6633 }
6634
6635 /* error case, do as if DPLL0 isn't enabled */
6636 return 24000;
6637}
6638
acd3f3d3
BP
6639static int broxton_get_display_clock_speed(struct drm_device *dev)
6640{
6641 struct drm_i915_private *dev_priv = to_i915(dev);
6642 uint32_t cdctl = I915_READ(CDCLK_CTL);
6643 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6644 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6645 int cdclk;
6646
6647 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6648 return 19200;
6649
6650 cdclk = 19200 * pll_ratio / 2;
6651
6652 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6653 case BXT_CDCLK_CD2X_DIV_SEL_1:
6654 return cdclk; /* 576MHz or 624MHz */
6655 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6656 return cdclk * 2 / 3; /* 384MHz */
6657 case BXT_CDCLK_CD2X_DIV_SEL_2:
6658 return cdclk / 2; /* 288MHz */
6659 case BXT_CDCLK_CD2X_DIV_SEL_4:
6660 return cdclk / 4; /* 144MHz */
6661 }
6662
6663 /* error case, do as if DE PLL isn't enabled */
6664 return 19200;
6665}
6666
1652d19e
VS
6667static int broadwell_get_display_clock_speed(struct drm_device *dev)
6668{
6669 struct drm_i915_private *dev_priv = dev->dev_private;
6670 uint32_t lcpll = I915_READ(LCPLL_CTL);
6671 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6672
6673 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6674 return 800000;
6675 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6676 return 450000;
6677 else if (freq == LCPLL_CLK_FREQ_450)
6678 return 450000;
6679 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6680 return 540000;
6681 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6682 return 337500;
6683 else
6684 return 675000;
6685}
6686
6687static int haswell_get_display_clock_speed(struct drm_device *dev)
6688{
6689 struct drm_i915_private *dev_priv = dev->dev_private;
6690 uint32_t lcpll = I915_READ(LCPLL_CTL);
6691 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6692
6693 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6694 return 800000;
6695 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6696 return 450000;
6697 else if (freq == LCPLL_CLK_FREQ_450)
6698 return 450000;
6699 else if (IS_HSW_ULT(dev))
6700 return 337500;
6701 else
6702 return 540000;
79e53945
JB
6703}
6704
25eb05fc
JB
6705static int valleyview_get_display_clock_speed(struct drm_device *dev)
6706{
bfa7df01
VS
6707 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6708 CCK_DISPLAY_CLOCK_CONTROL);
25eb05fc
JB
6709}
6710
b37a6434
VS
6711static int ilk_get_display_clock_speed(struct drm_device *dev)
6712{
6713 return 450000;
6714}
6715
e70236a8
JB
6716static int i945_get_display_clock_speed(struct drm_device *dev)
6717{
6718 return 400000;
6719}
79e53945 6720
e70236a8 6721static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 6722{
e907f170 6723 return 333333;
e70236a8 6724}
79e53945 6725
e70236a8
JB
6726static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6727{
6728 return 200000;
6729}
79e53945 6730
257a7ffc
DV
6731static int pnv_get_display_clock_speed(struct drm_device *dev)
6732{
6733 u16 gcfgc = 0;
6734
6735 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6736
6737 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6738 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
e907f170 6739 return 266667;
257a7ffc 6740 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
e907f170 6741 return 333333;
257a7ffc 6742 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
e907f170 6743 return 444444;
257a7ffc
DV
6744 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6745 return 200000;
6746 default:
6747 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6748 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
e907f170 6749 return 133333;
257a7ffc 6750 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
e907f170 6751 return 166667;
257a7ffc
DV
6752 }
6753}
6754
e70236a8
JB
6755static int i915gm_get_display_clock_speed(struct drm_device *dev)
6756{
6757 u16 gcfgc = 0;
79e53945 6758
e70236a8
JB
6759 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6760
6761 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
e907f170 6762 return 133333;
e70236a8
JB
6763 else {
6764 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6765 case GC_DISPLAY_CLOCK_333_MHZ:
e907f170 6766 return 333333;
e70236a8
JB
6767 default:
6768 case GC_DISPLAY_CLOCK_190_200_MHZ:
6769 return 190000;
79e53945 6770 }
e70236a8
JB
6771 }
6772}
6773
6774static int i865_get_display_clock_speed(struct drm_device *dev)
6775{
e907f170 6776 return 266667;
e70236a8
JB
6777}
6778
1b1d2716 6779static int i85x_get_display_clock_speed(struct drm_device *dev)
e70236a8
JB
6780{
6781 u16 hpllcc = 0;
1b1d2716 6782
65cd2b3f
VS
6783 /*
6784 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6785 * encoding is different :(
6786 * FIXME is this the right way to detect 852GM/852GMV?
6787 */
6788 if (dev->pdev->revision == 0x1)
6789 return 133333;
6790
1b1d2716
VS
6791 pci_bus_read_config_word(dev->pdev->bus,
6792 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6793
e70236a8
JB
6794 /* Assume that the hardware is in the high speed state. This
6795 * should be the default.
6796 */
6797 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6798 case GC_CLOCK_133_200:
1b1d2716 6799 case GC_CLOCK_133_200_2:
e70236a8
JB
6800 case GC_CLOCK_100_200:
6801 return 200000;
6802 case GC_CLOCK_166_250:
6803 return 250000;
6804 case GC_CLOCK_100_133:
e907f170 6805 return 133333;
1b1d2716
VS
6806 case GC_CLOCK_133_266:
6807 case GC_CLOCK_133_266_2:
6808 case GC_CLOCK_166_266:
6809 return 266667;
e70236a8 6810 }
79e53945 6811
e70236a8
JB
6812 /* Shouldn't happen */
6813 return 0;
6814}
79e53945 6815
e70236a8
JB
6816static int i830_get_display_clock_speed(struct drm_device *dev)
6817{
e907f170 6818 return 133333;
79e53945
JB
6819}
6820
34edce2f
VS
6821static unsigned int intel_hpll_vco(struct drm_device *dev)
6822{
6823 struct drm_i915_private *dev_priv = dev->dev_private;
6824 static const unsigned int blb_vco[8] = {
6825 [0] = 3200000,
6826 [1] = 4000000,
6827 [2] = 5333333,
6828 [3] = 4800000,
6829 [4] = 6400000,
6830 };
6831 static const unsigned int pnv_vco[8] = {
6832 [0] = 3200000,
6833 [1] = 4000000,
6834 [2] = 5333333,
6835 [3] = 4800000,
6836 [4] = 2666667,
6837 };
6838 static const unsigned int cl_vco[8] = {
6839 [0] = 3200000,
6840 [1] = 4000000,
6841 [2] = 5333333,
6842 [3] = 6400000,
6843 [4] = 3333333,
6844 [5] = 3566667,
6845 [6] = 4266667,
6846 };
6847 static const unsigned int elk_vco[8] = {
6848 [0] = 3200000,
6849 [1] = 4000000,
6850 [2] = 5333333,
6851 [3] = 4800000,
6852 };
6853 static const unsigned int ctg_vco[8] = {
6854 [0] = 3200000,
6855 [1] = 4000000,
6856 [2] = 5333333,
6857 [3] = 6400000,
6858 [4] = 2666667,
6859 [5] = 4266667,
6860 };
6861 const unsigned int *vco_table;
6862 unsigned int vco;
6863 uint8_t tmp = 0;
6864
6865 /* FIXME other chipsets? */
6866 if (IS_GM45(dev))
6867 vco_table = ctg_vco;
6868 else if (IS_G4X(dev))
6869 vco_table = elk_vco;
6870 else if (IS_CRESTLINE(dev))
6871 vco_table = cl_vco;
6872 else if (IS_PINEVIEW(dev))
6873 vco_table = pnv_vco;
6874 else if (IS_G33(dev))
6875 vco_table = blb_vco;
6876 else
6877 return 0;
6878
6879 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6880
6881 vco = vco_table[tmp & 0x7];
6882 if (vco == 0)
6883 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6884 else
6885 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6886
6887 return vco;
6888}
6889
6890static int gm45_get_display_clock_speed(struct drm_device *dev)
6891{
6892 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6893 uint16_t tmp = 0;
6894
6895 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6896
6897 cdclk_sel = (tmp >> 12) & 0x1;
6898
6899 switch (vco) {
6900 case 2666667:
6901 case 4000000:
6902 case 5333333:
6903 return cdclk_sel ? 333333 : 222222;
6904 case 3200000:
6905 return cdclk_sel ? 320000 : 228571;
6906 default:
6907 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6908 return 222222;
6909 }
6910}
6911
6912static int i965gm_get_display_clock_speed(struct drm_device *dev)
6913{
6914 static const uint8_t div_3200[] = { 16, 10, 8 };
6915 static const uint8_t div_4000[] = { 20, 12, 10 };
6916 static const uint8_t div_5333[] = { 24, 16, 14 };
6917 const uint8_t *div_table;
6918 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6919 uint16_t tmp = 0;
6920
6921 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6922
6923 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6924
6925 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6926 goto fail;
6927
6928 switch (vco) {
6929 case 3200000:
6930 div_table = div_3200;
6931 break;
6932 case 4000000:
6933 div_table = div_4000;
6934 break;
6935 case 5333333:
6936 div_table = div_5333;
6937 break;
6938 default:
6939 goto fail;
6940 }
6941
6942 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6943
caf4e252 6944fail:
34edce2f
VS
6945 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6946 return 200000;
6947}
6948
6949static int g33_get_display_clock_speed(struct drm_device *dev)
6950{
6951 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6952 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6953 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6954 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6955 const uint8_t *div_table;
6956 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6957 uint16_t tmp = 0;
6958
6959 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6960
6961 cdclk_sel = (tmp >> 4) & 0x7;
6962
6963 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6964 goto fail;
6965
6966 switch (vco) {
6967 case 3200000:
6968 div_table = div_3200;
6969 break;
6970 case 4000000:
6971 div_table = div_4000;
6972 break;
6973 case 4800000:
6974 div_table = div_4800;
6975 break;
6976 case 5333333:
6977 div_table = div_5333;
6978 break;
6979 default:
6980 goto fail;
6981 }
6982
6983 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6984
caf4e252 6985fail:
34edce2f
VS
6986 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
6987 return 190476;
6988}
6989
2c07245f 6990static void
a65851af 6991intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 6992{
a65851af
VS
6993 while (*num > DATA_LINK_M_N_MASK ||
6994 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
6995 *num >>= 1;
6996 *den >>= 1;
6997 }
6998}
6999
a65851af
VS
7000static void compute_m_n(unsigned int m, unsigned int n,
7001 uint32_t *ret_m, uint32_t *ret_n)
7002{
7003 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7004 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7005 intel_reduce_m_n_ratio(ret_m, ret_n);
7006}
7007
e69d0bc1
DV
7008void
7009intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7010 int pixel_clock, int link_clock,
7011 struct intel_link_m_n *m_n)
2c07245f 7012{
e69d0bc1 7013 m_n->tu = 64;
a65851af
VS
7014
7015 compute_m_n(bits_per_pixel * pixel_clock,
7016 link_clock * nlanes * 8,
7017 &m_n->gmch_m, &m_n->gmch_n);
7018
7019 compute_m_n(pixel_clock, link_clock,
7020 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
7021}
7022
a7615030
CW
7023static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7024{
d330a953
JN
7025 if (i915.panel_use_ssc >= 0)
7026 return i915.panel_use_ssc != 0;
41aa3448 7027 return dev_priv->vbt.lvds_use_ssc
435793df 7028 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
7029}
7030
7429e9d4 7031static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 7032{
7df00d7a 7033 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 7034}
f47709a9 7035
7429e9d4
DV
7036static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7037{
7038 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
7039}
7040
f47709a9 7041static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
190f68c5 7042 struct intel_crtc_state *crtc_state,
a7516a05
JB
7043 intel_clock_t *reduced_clock)
7044{
f47709a9 7045 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
7046 u32 fp, fp2 = 0;
7047
7048 if (IS_PINEVIEW(dev)) {
190f68c5 7049 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7050 if (reduced_clock)
7429e9d4 7051 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 7052 } else {
190f68c5 7053 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7054 if (reduced_clock)
7429e9d4 7055 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
7056 }
7057
190f68c5 7058 crtc_state->dpll_hw_state.fp0 = fp;
a7516a05 7059
f47709a9 7060 crtc->lowfreq_avail = false;
a93e255f 7061 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ab585dea 7062 reduced_clock) {
190f68c5 7063 crtc_state->dpll_hw_state.fp1 = fp2;
f47709a9 7064 crtc->lowfreq_avail = true;
a7516a05 7065 } else {
190f68c5 7066 crtc_state->dpll_hw_state.fp1 = fp;
a7516a05
JB
7067 }
7068}
7069
5e69f97f
CML
7070static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7071 pipe)
89b667f8
JB
7072{
7073 u32 reg_val;
7074
7075 /*
7076 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7077 * and set it to a reasonable value instead.
7078 */
ab3c759a 7079 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
7080 reg_val &= 0xffffff00;
7081 reg_val |= 0x00000030;
ab3c759a 7082 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7083
ab3c759a 7084 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7085 reg_val &= 0x8cffffff;
7086 reg_val = 0x8c000000;
ab3c759a 7087 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 7088
ab3c759a 7089 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 7090 reg_val &= 0xffffff00;
ab3c759a 7091 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7092
ab3c759a 7093 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7094 reg_val &= 0x00ffffff;
7095 reg_val |= 0xb0000000;
ab3c759a 7096 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
7097}
7098
b551842d
DV
7099static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7100 struct intel_link_m_n *m_n)
7101{
7102 struct drm_device *dev = crtc->base.dev;
7103 struct drm_i915_private *dev_priv = dev->dev_private;
7104 int pipe = crtc->pipe;
7105
e3b95f1e
DV
7106 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7107 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7108 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7109 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
7110}
7111
7112static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
7113 struct intel_link_m_n *m_n,
7114 struct intel_link_m_n *m2_n2)
b551842d
DV
7115{
7116 struct drm_device *dev = crtc->base.dev;
7117 struct drm_i915_private *dev_priv = dev->dev_private;
7118 int pipe = crtc->pipe;
6e3c9717 7119 enum transcoder transcoder = crtc->config->cpu_transcoder;
b551842d
DV
7120
7121 if (INTEL_INFO(dev)->gen >= 5) {
7122 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7123 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7124 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7125 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
7126 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7127 * for gen < 8) and if DRRS is supported (to make sure the
7128 * registers are not unnecessarily accessed).
7129 */
44395bfe 7130 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
6e3c9717 7131 crtc->config->has_drrs) {
f769cd24
VK
7132 I915_WRITE(PIPE_DATA_M2(transcoder),
7133 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7134 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7135 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7136 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7137 }
b551842d 7138 } else {
e3b95f1e
DV
7139 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7140 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7141 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7142 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
7143 }
7144}
7145
fe3cd48d 7146void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
03afc4a2 7147{
fe3cd48d
R
7148 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7149
7150 if (m_n == M1_N1) {
7151 dp_m_n = &crtc->config->dp_m_n;
7152 dp_m2_n2 = &crtc->config->dp_m2_n2;
7153 } else if (m_n == M2_N2) {
7154
7155 /*
7156 * M2_N2 registers are not supported. Hence m2_n2 divider value
7157 * needs to be programmed into M1_N1.
7158 */
7159 dp_m_n = &crtc->config->dp_m2_n2;
7160 } else {
7161 DRM_ERROR("Unsupported divider value\n");
7162 return;
7163 }
7164
6e3c9717
ACO
7165 if (crtc->config->has_pch_encoder)
7166 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
03afc4a2 7167 else
fe3cd48d 7168 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
03afc4a2
DV
7169}
7170
251ac862
DV
7171static void vlv_compute_dpll(struct intel_crtc *crtc,
7172 struct intel_crtc_state *pipe_config)
bdd4b6a6 7173{
03ed5cbf
VS
7174 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
7175 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
7176 DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV;
7177 if (crtc->pipe != PIPE_A)
7178 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
bdd4b6a6 7179
03ed5cbf
VS
7180 pipe_config->dpll_hw_state.dpll_md =
7181 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
7182}
bdd4b6a6 7183
03ed5cbf
VS
7184static void chv_compute_dpll(struct intel_crtc *crtc,
7185 struct intel_crtc_state *pipe_config)
7186{
7187 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7188 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
7189 DPLL_VCO_ENABLE;
7190 if (crtc->pipe != PIPE_A)
7191 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7192
7193 pipe_config->dpll_hw_state.dpll_md =
7194 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
bdd4b6a6
DV
7195}
7196
d288f65f 7197static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7198 const struct intel_crtc_state *pipe_config)
a0c4da24 7199{
f47709a9 7200 struct drm_device *dev = crtc->base.dev;
a0c4da24 7201 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 7202 int pipe = crtc->pipe;
bdd4b6a6 7203 u32 mdiv;
a0c4da24 7204 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 7205 u32 coreclk, reg_val;
a0c4da24 7206
a580516d 7207 mutex_lock(&dev_priv->sb_lock);
09153000 7208
d288f65f
VS
7209 bestn = pipe_config->dpll.n;
7210 bestm1 = pipe_config->dpll.m1;
7211 bestm2 = pipe_config->dpll.m2;
7212 bestp1 = pipe_config->dpll.p1;
7213 bestp2 = pipe_config->dpll.p2;
a0c4da24 7214
89b667f8
JB
7215 /* See eDP HDMI DPIO driver vbios notes doc */
7216
7217 /* PLL B needs special handling */
bdd4b6a6 7218 if (pipe == PIPE_B)
5e69f97f 7219 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
7220
7221 /* Set up Tx target for periodic Rcomp update */
ab3c759a 7222 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
7223
7224 /* Disable target IRef on PLL */
ab3c759a 7225 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 7226 reg_val &= 0x00ffffff;
ab3c759a 7227 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
7228
7229 /* Disable fast lock */
ab3c759a 7230 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
7231
7232 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
7233 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7234 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7235 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 7236 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
7237
7238 /*
7239 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7240 * but we don't support that).
7241 * Note: don't use the DAC post divider as it seems unstable.
7242 */
7243 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 7244 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7245
a0c4da24 7246 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 7247 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7248
89b667f8 7249 /* Set HBR and RBR LPF coefficients */
d288f65f 7250 if (pipe_config->port_clock == 162000 ||
409ee761
ACO
7251 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7252 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
ab3c759a 7253 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 7254 0x009f0003);
89b667f8 7255 else
ab3c759a 7256 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
7257 0x00d0000f);
7258
681a8504 7259 if (pipe_config->has_dp_encoder) {
89b667f8 7260 /* Use SSC source */
bdd4b6a6 7261 if (pipe == PIPE_A)
ab3c759a 7262 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7263 0x0df40000);
7264 else
ab3c759a 7265 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7266 0x0df70000);
7267 } else { /* HDMI or VGA */
7268 /* Use bend source */
bdd4b6a6 7269 if (pipe == PIPE_A)
ab3c759a 7270 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7271 0x0df70000);
7272 else
ab3c759a 7273 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7274 0x0df40000);
7275 }
a0c4da24 7276
ab3c759a 7277 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 7278 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
409ee761
ACO
7279 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7280 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
89b667f8 7281 coreclk |= 0x01000000;
ab3c759a 7282 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 7283
ab3c759a 7284 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a580516d 7285 mutex_unlock(&dev_priv->sb_lock);
a0c4da24
JB
7286}
7287
d288f65f 7288static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7289 const struct intel_crtc_state *pipe_config)
9d556c99
CML
7290{
7291 struct drm_device *dev = crtc->base.dev;
7292 struct drm_i915_private *dev_priv = dev->dev_private;
7293 int pipe = crtc->pipe;
f0f59a00 7294 i915_reg_t dpll_reg = DPLL(crtc->pipe);
9d556c99 7295 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9cbe40c1 7296 u32 loopfilter, tribuf_calcntr;
9d556c99 7297 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
a945ce7e 7298 u32 dpio_val;
9cbe40c1 7299 int vco;
9d556c99 7300
d288f65f
VS
7301 bestn = pipe_config->dpll.n;
7302 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7303 bestm1 = pipe_config->dpll.m1;
7304 bestm2 = pipe_config->dpll.m2 >> 22;
7305 bestp1 = pipe_config->dpll.p1;
7306 bestp2 = pipe_config->dpll.p2;
9cbe40c1 7307 vco = pipe_config->dpll.vco;
a945ce7e 7308 dpio_val = 0;
9cbe40c1 7309 loopfilter = 0;
9d556c99
CML
7310
7311 /*
7312 * Enable Refclk and SSC
7313 */
a11b0703 7314 I915_WRITE(dpll_reg,
d288f65f 7315 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
a11b0703 7316
a580516d 7317 mutex_lock(&dev_priv->sb_lock);
9d556c99 7318
9d556c99
CML
7319 /* p1 and p2 divider */
7320 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7321 5 << DPIO_CHV_S1_DIV_SHIFT |
7322 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7323 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7324 1 << DPIO_CHV_K_DIV_SHIFT);
7325
7326 /* Feedback post-divider - m2 */
7327 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7328
7329 /* Feedback refclk divider - n and m1 */
7330 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7331 DPIO_CHV_M1_DIV_BY_2 |
7332 1 << DPIO_CHV_N_DIV_SHIFT);
7333
7334 /* M2 fraction division */
25a25dfc 7335 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
9d556c99
CML
7336
7337 /* M2 fraction division enable */
a945ce7e
VP
7338 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7339 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7340 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7341 if (bestm2_frac)
7342 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7343 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
9d556c99 7344
de3a0fde
VP
7345 /* Program digital lock detect threshold */
7346 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7347 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7348 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7349 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7350 if (!bestm2_frac)
7351 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7352 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7353
9d556c99 7354 /* Loop filter */
9cbe40c1
VP
7355 if (vco == 5400000) {
7356 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7357 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7358 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7359 tribuf_calcntr = 0x9;
7360 } else if (vco <= 6200000) {
7361 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7362 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7363 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7364 tribuf_calcntr = 0x9;
7365 } else if (vco <= 6480000) {
7366 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7367 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7368 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7369 tribuf_calcntr = 0x8;
7370 } else {
7371 /* Not supported. Apply the same limits as in the max case */
7372 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7373 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7374 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7375 tribuf_calcntr = 0;
7376 }
9d556c99
CML
7377 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7378
968040b2 7379 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
9cbe40c1
VP
7380 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7381 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7382 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7383
9d556c99
CML
7384 /* AFC Recal */
7385 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7386 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7387 DPIO_AFC_RECAL);
7388
a580516d 7389 mutex_unlock(&dev_priv->sb_lock);
9d556c99
CML
7390}
7391
d288f65f
VS
7392/**
7393 * vlv_force_pll_on - forcibly enable just the PLL
7394 * @dev_priv: i915 private structure
7395 * @pipe: pipe PLL to enable
7396 * @dpll: PLL configuration
7397 *
7398 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7399 * in cases where we need the PLL enabled even when @pipe is not going to
7400 * be enabled.
7401 */
3f36b937
TU
7402int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7403 const struct dpll *dpll)
d288f65f
VS
7404{
7405 struct intel_crtc *crtc =
7406 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
3f36b937
TU
7407 struct intel_crtc_state *pipe_config;
7408
7409 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7410 if (!pipe_config)
7411 return -ENOMEM;
7412
7413 pipe_config->base.crtc = &crtc->base;
7414 pipe_config->pixel_multiplier = 1;
7415 pipe_config->dpll = *dpll;
d288f65f
VS
7416
7417 if (IS_CHERRYVIEW(dev)) {
3f36b937
TU
7418 chv_compute_dpll(crtc, pipe_config);
7419 chv_prepare_pll(crtc, pipe_config);
7420 chv_enable_pll(crtc, pipe_config);
d288f65f 7421 } else {
3f36b937
TU
7422 vlv_compute_dpll(crtc, pipe_config);
7423 vlv_prepare_pll(crtc, pipe_config);
7424 vlv_enable_pll(crtc, pipe_config);
d288f65f 7425 }
3f36b937
TU
7426
7427 kfree(pipe_config);
7428
7429 return 0;
d288f65f
VS
7430}
7431
7432/**
7433 * vlv_force_pll_off - forcibly disable just the PLL
7434 * @dev_priv: i915 private structure
7435 * @pipe: pipe PLL to disable
7436 *
7437 * Disable the PLL for @pipe. To be used in cases where we need
7438 * the PLL enabled even when @pipe is not going to be enabled.
7439 */
7440void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7441{
7442 if (IS_CHERRYVIEW(dev))
7443 chv_disable_pll(to_i915(dev), pipe);
7444 else
7445 vlv_disable_pll(to_i915(dev), pipe);
7446}
7447
251ac862
DV
7448static void i9xx_compute_dpll(struct intel_crtc *crtc,
7449 struct intel_crtc_state *crtc_state,
ceb41007 7450 intel_clock_t *reduced_clock)
eb1cbe48 7451{
f47709a9 7452 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7453 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
7454 u32 dpll;
7455 bool is_sdvo;
190f68c5 7456 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7457
190f68c5 7458 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7459
a93e255f
ACO
7460 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7461 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
7462
7463 dpll = DPLL_VGA_MODE_DIS;
7464
a93e255f 7465 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
7466 dpll |= DPLLB_MODE_LVDS;
7467 else
7468 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 7469
ef1b460d 7470 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
190f68c5 7471 dpll |= (crtc_state->pixel_multiplier - 1)
198a037f 7472 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 7473 }
198a037f
DV
7474
7475 if (is_sdvo)
4a33e48d 7476 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 7477
190f68c5 7478 if (crtc_state->has_dp_encoder)
4a33e48d 7479 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
7480
7481 /* compute bitmask from p1 value */
7482 if (IS_PINEVIEW(dev))
7483 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7484 else {
7485 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7486 if (IS_G4X(dev) && reduced_clock)
7487 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7488 }
7489 switch (clock->p2) {
7490 case 5:
7491 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7492 break;
7493 case 7:
7494 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7495 break;
7496 case 10:
7497 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7498 break;
7499 case 14:
7500 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7501 break;
7502 }
7503 if (INTEL_INFO(dev)->gen >= 4)
7504 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7505
190f68c5 7506 if (crtc_state->sdvo_tv_clock)
eb1cbe48 7507 dpll |= PLL_REF_INPUT_TVCLKINBC;
a93e255f 7508 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ceb41007 7509 intel_panel_use_ssc(dev_priv))
eb1cbe48
DV
7510 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7511 else
7512 dpll |= PLL_REF_INPUT_DREFCLK;
7513
7514 dpll |= DPLL_VCO_ENABLE;
190f68c5 7515 crtc_state->dpll_hw_state.dpll = dpll;
8bcc2795 7516
eb1cbe48 7517 if (INTEL_INFO(dev)->gen >= 4) {
190f68c5 7518 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
ef1b460d 7519 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
190f68c5 7520 crtc_state->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
7521 }
7522}
7523
251ac862
DV
7524static void i8xx_compute_dpll(struct intel_crtc *crtc,
7525 struct intel_crtc_state *crtc_state,
ceb41007 7526 intel_clock_t *reduced_clock)
eb1cbe48 7527{
f47709a9 7528 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7529 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 7530 u32 dpll;
190f68c5 7531 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7532
190f68c5 7533 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7534
eb1cbe48
DV
7535 dpll = DPLL_VGA_MODE_DIS;
7536
a93e255f 7537 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
7538 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7539 } else {
7540 if (clock->p1 == 2)
7541 dpll |= PLL_P1_DIVIDE_BY_TWO;
7542 else
7543 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7544 if (clock->p2 == 4)
7545 dpll |= PLL_P2_DIVIDE_BY_4;
7546 }
7547
a93e255f 7548 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
4a33e48d
DV
7549 dpll |= DPLL_DVO_2X_MODE;
7550
a93e255f 7551 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ceb41007 7552 intel_panel_use_ssc(dev_priv))
eb1cbe48
DV
7553 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7554 else
7555 dpll |= PLL_REF_INPUT_DREFCLK;
7556
7557 dpll |= DPLL_VCO_ENABLE;
190f68c5 7558 crtc_state->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
7559}
7560
8a654f3b 7561static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
7562{
7563 struct drm_device *dev = intel_crtc->base.dev;
7564 struct drm_i915_private *dev_priv = dev->dev_private;
7565 enum pipe pipe = intel_crtc->pipe;
6e3c9717 7566 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
7c5f93b0 7567 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
1caea6e9
VS
7568 uint32_t crtc_vtotal, crtc_vblank_end;
7569 int vsyncshift = 0;
4d8a62ea
DV
7570
7571 /* We need to be careful not to changed the adjusted mode, for otherwise
7572 * the hw state checker will get angry at the mismatch. */
7573 crtc_vtotal = adjusted_mode->crtc_vtotal;
7574 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 7575
609aeaca 7576 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 7577 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
7578 crtc_vtotal -= 1;
7579 crtc_vblank_end -= 1;
609aeaca 7580
409ee761 7581 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
609aeaca
VS
7582 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7583 else
7584 vsyncshift = adjusted_mode->crtc_hsync_start -
7585 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
7586 if (vsyncshift < 0)
7587 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
7588 }
7589
7590 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 7591 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 7592
fe2b8f9d 7593 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
7594 (adjusted_mode->crtc_hdisplay - 1) |
7595 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 7596 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
7597 (adjusted_mode->crtc_hblank_start - 1) |
7598 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 7599 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
7600 (adjusted_mode->crtc_hsync_start - 1) |
7601 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7602
fe2b8f9d 7603 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 7604 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 7605 ((crtc_vtotal - 1) << 16));
fe2b8f9d 7606 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 7607 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 7608 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 7609 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
7610 (adjusted_mode->crtc_vsync_start - 1) |
7611 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7612
b5e508d4
PZ
7613 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7614 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7615 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7616 * bits. */
7617 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7618 (pipe == PIPE_B || pipe == PIPE_C))
7619 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7620
bc58be60
JN
7621}
7622
7623static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
7624{
7625 struct drm_device *dev = intel_crtc->base.dev;
7626 struct drm_i915_private *dev_priv = dev->dev_private;
7627 enum pipe pipe = intel_crtc->pipe;
7628
b0e77b9c
PZ
7629 /* pipesrc controls the size that is scaled from, which should
7630 * always be the user's requested size.
7631 */
7632 I915_WRITE(PIPESRC(pipe),
6e3c9717
ACO
7633 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7634 (intel_crtc->config->pipe_src_h - 1));
b0e77b9c
PZ
7635}
7636
1bd1bd80 7637static void intel_get_pipe_timings(struct intel_crtc *crtc,
5cec258b 7638 struct intel_crtc_state *pipe_config)
1bd1bd80
DV
7639{
7640 struct drm_device *dev = crtc->base.dev;
7641 struct drm_i915_private *dev_priv = dev->dev_private;
7642 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7643 uint32_t tmp;
7644
7645 tmp = I915_READ(HTOTAL(cpu_transcoder));
2d112de7
ACO
7646 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7647 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7648 tmp = I915_READ(HBLANK(cpu_transcoder));
2d112de7
ACO
7649 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7650 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7651 tmp = I915_READ(HSYNC(cpu_transcoder));
2d112de7
ACO
7652 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7653 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7654
7655 tmp = I915_READ(VTOTAL(cpu_transcoder));
2d112de7
ACO
7656 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7657 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7658 tmp = I915_READ(VBLANK(cpu_transcoder));
2d112de7
ACO
7659 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7660 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7661 tmp = I915_READ(VSYNC(cpu_transcoder));
2d112de7
ACO
7662 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7663 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7664
7665 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
2d112de7
ACO
7666 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7667 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7668 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
1bd1bd80 7669 }
bc58be60
JN
7670}
7671
7672static void intel_get_pipe_src_size(struct intel_crtc *crtc,
7673 struct intel_crtc_state *pipe_config)
7674{
7675 struct drm_device *dev = crtc->base.dev;
7676 struct drm_i915_private *dev_priv = dev->dev_private;
7677 u32 tmp;
1bd1bd80
DV
7678
7679 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
7680 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7681 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7682
2d112de7
ACO
7683 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7684 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
7685}
7686
f6a83288 7687void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 7688 struct intel_crtc_state *pipe_config)
babea61d 7689{
2d112de7
ACO
7690 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7691 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7692 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7693 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
babea61d 7694
2d112de7
ACO
7695 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7696 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7697 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7698 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
babea61d 7699
2d112de7 7700 mode->flags = pipe_config->base.adjusted_mode.flags;
cd13f5ab 7701 mode->type = DRM_MODE_TYPE_DRIVER;
babea61d 7702
2d112de7
ACO
7703 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7704 mode->flags |= pipe_config->base.adjusted_mode.flags;
cd13f5ab
ML
7705
7706 mode->hsync = drm_mode_hsync(mode);
7707 mode->vrefresh = drm_mode_vrefresh(mode);
7708 drm_mode_set_name(mode);
babea61d
JB
7709}
7710
84b046f3
DV
7711static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7712{
7713 struct drm_device *dev = intel_crtc->base.dev;
7714 struct drm_i915_private *dev_priv = dev->dev_private;
7715 uint32_t pipeconf;
7716
9f11a9e4 7717 pipeconf = 0;
84b046f3 7718
b6b5d049
VS
7719 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7720 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7721 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 7722
6e3c9717 7723 if (intel_crtc->config->double_wide)
cf532bb2 7724 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 7725
ff9ce46e 7726 /* only g4x and later have fancy bpc/dither controls */
666a4537 7727 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
ff9ce46e 7728 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6e3c9717 7729 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
ff9ce46e 7730 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 7731 PIPECONF_DITHER_TYPE_SP;
84b046f3 7732
6e3c9717 7733 switch (intel_crtc->config->pipe_bpp) {
ff9ce46e
DV
7734 case 18:
7735 pipeconf |= PIPECONF_6BPC;
7736 break;
7737 case 24:
7738 pipeconf |= PIPECONF_8BPC;
7739 break;
7740 case 30:
7741 pipeconf |= PIPECONF_10BPC;
7742 break;
7743 default:
7744 /* Case prevented by intel_choose_pipe_bpp_dither. */
7745 BUG();
84b046f3
DV
7746 }
7747 }
7748
7749 if (HAS_PIPE_CXSR(dev)) {
7750 if (intel_crtc->lowfreq_avail) {
7751 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7752 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7753 } else {
7754 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
7755 }
7756 }
7757
6e3c9717 7758 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
efc2cfff 7759 if (INTEL_INFO(dev)->gen < 4 ||
409ee761 7760 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
efc2cfff
VS
7761 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7762 else
7763 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7764 } else
84b046f3
DV
7765 pipeconf |= PIPECONF_PROGRESSIVE;
7766
666a4537
WB
7767 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
7768 intel_crtc->config->limited_color_range)
9f11a9e4 7769 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 7770
84b046f3
DV
7771 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7772 POSTING_READ(PIPECONF(intel_crtc->pipe));
7773}
7774
81c97f52
ACO
7775static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7776 struct intel_crtc_state *crtc_state)
7777{
7778 struct drm_device *dev = crtc->base.dev;
7779 struct drm_i915_private *dev_priv = dev->dev_private;
7780 const intel_limit_t *limit;
7781 int refclk = 48000;
7782
7783 memset(&crtc_state->dpll_hw_state, 0,
7784 sizeof(crtc_state->dpll_hw_state));
7785
7786 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7787 if (intel_panel_use_ssc(dev_priv)) {
7788 refclk = dev_priv->vbt.lvds_ssc_freq;
7789 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7790 }
7791
7792 limit = &intel_limits_i8xx_lvds;
7793 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO)) {
7794 limit = &intel_limits_i8xx_dvo;
7795 } else {
7796 limit = &intel_limits_i8xx_dac;
7797 }
7798
7799 if (!crtc_state->clock_set &&
7800 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7801 refclk, NULL, &crtc_state->dpll)) {
7802 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7803 return -EINVAL;
7804 }
7805
7806 i8xx_compute_dpll(crtc, crtc_state, NULL);
7807
7808 return 0;
7809}
7810
19ec6693
ACO
7811static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7812 struct intel_crtc_state *crtc_state)
7813{
7814 struct drm_device *dev = crtc->base.dev;
7815 struct drm_i915_private *dev_priv = dev->dev_private;
7816 const intel_limit_t *limit;
7817 int refclk = 96000;
7818
7819 memset(&crtc_state->dpll_hw_state, 0,
7820 sizeof(crtc_state->dpll_hw_state));
7821
7822 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7823 if (intel_panel_use_ssc(dev_priv)) {
7824 refclk = dev_priv->vbt.lvds_ssc_freq;
7825 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7826 }
7827
7828 if (intel_is_dual_link_lvds(dev))
7829 limit = &intel_limits_g4x_dual_channel_lvds;
7830 else
7831 limit = &intel_limits_g4x_single_channel_lvds;
7832 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7833 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
7834 limit = &intel_limits_g4x_hdmi;
7835 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
7836 limit = &intel_limits_g4x_sdvo;
7837 } else {
7838 /* The option is for other outputs */
7839 limit = &intel_limits_i9xx_sdvo;
7840 }
7841
7842 if (!crtc_state->clock_set &&
7843 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7844 refclk, NULL, &crtc_state->dpll)) {
7845 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7846 return -EINVAL;
7847 }
7848
7849 i9xx_compute_dpll(crtc, crtc_state, NULL);
7850
7851 return 0;
7852}
7853
70e8aa21
ACO
7854static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7855 struct intel_crtc_state *crtc_state)
7856{
7857 struct drm_device *dev = crtc->base.dev;
7858 struct drm_i915_private *dev_priv = dev->dev_private;
7859 const intel_limit_t *limit;
7860 int refclk = 96000;
7861
7862 memset(&crtc_state->dpll_hw_state, 0,
7863 sizeof(crtc_state->dpll_hw_state));
7864
7865 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7866 if (intel_panel_use_ssc(dev_priv)) {
7867 refclk = dev_priv->vbt.lvds_ssc_freq;
7868 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7869 }
7870
7871 limit = &intel_limits_pineview_lvds;
7872 } else {
7873 limit = &intel_limits_pineview_sdvo;
7874 }
7875
7876 if (!crtc_state->clock_set &&
7877 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7878 refclk, NULL, &crtc_state->dpll)) {
7879 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7880 return -EINVAL;
7881 }
7882
7883 i9xx_compute_dpll(crtc, crtc_state, NULL);
7884
7885 return 0;
7886}
7887
190f68c5
ACO
7888static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7889 struct intel_crtc_state *crtc_state)
79e53945 7890{
c7653199 7891 struct drm_device *dev = crtc->base.dev;
79e53945 7892 struct drm_i915_private *dev_priv = dev->dev_private;
d4906093 7893 const intel_limit_t *limit;
81c97f52 7894 int refclk = 96000;
79e53945 7895
dd3cd74a
ACO
7896 memset(&crtc_state->dpll_hw_state, 0,
7897 sizeof(crtc_state->dpll_hw_state));
7898
70e8aa21
ACO
7899 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7900 if (intel_panel_use_ssc(dev_priv)) {
7901 refclk = dev_priv->vbt.lvds_ssc_freq;
7902 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7903 }
43565a06 7904
70e8aa21
ACO
7905 limit = &intel_limits_i9xx_lvds;
7906 } else {
7907 limit = &intel_limits_i9xx_sdvo;
81c97f52 7908 }
79e53945 7909
70e8aa21
ACO
7910 if (!crtc_state->clock_set &&
7911 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7912 refclk, NULL, &crtc_state->dpll)) {
7913 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7914 return -EINVAL;
f47709a9 7915 }
7026d4ac 7916
81c97f52 7917 i9xx_compute_dpll(crtc, crtc_state, NULL);
79e53945 7918
c8f7a0db 7919 return 0;
f564048e
EA
7920}
7921
65b3d6a9
ACO
7922static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7923 struct intel_crtc_state *crtc_state)
7924{
7925 int refclk = 100000;
7926 const intel_limit_t *limit = &intel_limits_chv;
7927
7928 memset(&crtc_state->dpll_hw_state, 0,
7929 sizeof(crtc_state->dpll_hw_state));
7930
7931 if (crtc_state->has_dsi_encoder)
7932 return 0;
7933
7934 if (!crtc_state->clock_set &&
7935 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7936 refclk, NULL, &crtc_state->dpll)) {
7937 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7938 return -EINVAL;
7939 }
7940
7941 chv_compute_dpll(crtc, crtc_state);
7942
7943 return 0;
7944}
7945
7946static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7947 struct intel_crtc_state *crtc_state)
7948{
7949 int refclk = 100000;
7950 const intel_limit_t *limit = &intel_limits_vlv;
7951
7952 memset(&crtc_state->dpll_hw_state, 0,
7953 sizeof(crtc_state->dpll_hw_state));
7954
7955 if (crtc_state->has_dsi_encoder)
7956 return 0;
7957
7958 if (!crtc_state->clock_set &&
7959 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7960 refclk, NULL, &crtc_state->dpll)) {
7961 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7962 return -EINVAL;
7963 }
7964
7965 vlv_compute_dpll(crtc, crtc_state);
7966
7967 return 0;
7968}
7969
2fa2fe9a 7970static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5cec258b 7971 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
7972{
7973 struct drm_device *dev = crtc->base.dev;
7974 struct drm_i915_private *dev_priv = dev->dev_private;
7975 uint32_t tmp;
7976
dc9e7dec
VS
7977 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7978 return;
7979
2fa2fe9a 7980 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
7981 if (!(tmp & PFIT_ENABLE))
7982 return;
2fa2fe9a 7983
06922821 7984 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
7985 if (INTEL_INFO(dev)->gen < 4) {
7986 if (crtc->pipe != PIPE_B)
7987 return;
2fa2fe9a
DV
7988 } else {
7989 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7990 return;
7991 }
7992
06922821 7993 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
7994 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7995 if (INTEL_INFO(dev)->gen < 5)
7996 pipe_config->gmch_pfit.lvds_border_bits =
7997 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7998}
7999
acbec814 8000static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8001 struct intel_crtc_state *pipe_config)
acbec814
JB
8002{
8003 struct drm_device *dev = crtc->base.dev;
8004 struct drm_i915_private *dev_priv = dev->dev_private;
8005 int pipe = pipe_config->cpu_transcoder;
8006 intel_clock_t clock;
8007 u32 mdiv;
662c6ecb 8008 int refclk = 100000;
acbec814 8009
b521973b
VS
8010 /* In case of DSI, DPLL will not be used */
8011 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
f573de5a
SK
8012 return;
8013
a580516d 8014 mutex_lock(&dev_priv->sb_lock);
ab3c759a 8015 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
a580516d 8016 mutex_unlock(&dev_priv->sb_lock);
acbec814
JB
8017
8018 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8019 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8020 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8021 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8022 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8023
dccbea3b 8024 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
acbec814
JB
8025}
8026
5724dbd1
DL
8027static void
8028i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8029 struct intel_initial_plane_config *plane_config)
1ad292b5
JB
8030{
8031 struct drm_device *dev = crtc->base.dev;
8032 struct drm_i915_private *dev_priv = dev->dev_private;
8033 u32 val, base, offset;
8034 int pipe = crtc->pipe, plane = crtc->plane;
8035 int fourcc, pixel_format;
6761dd31 8036 unsigned int aligned_height;
b113d5ee 8037 struct drm_framebuffer *fb;
1b842c89 8038 struct intel_framebuffer *intel_fb;
1ad292b5 8039
42a7b088
DL
8040 val = I915_READ(DSPCNTR(plane));
8041 if (!(val & DISPLAY_PLANE_ENABLE))
8042 return;
8043
d9806c9f 8044 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 8045 if (!intel_fb) {
1ad292b5
JB
8046 DRM_DEBUG_KMS("failed to alloc fb\n");
8047 return;
8048 }
8049
1b842c89
DL
8050 fb = &intel_fb->base;
8051
18c5247e
DV
8052 if (INTEL_INFO(dev)->gen >= 4) {
8053 if (val & DISPPLANE_TILED) {
49af449b 8054 plane_config->tiling = I915_TILING_X;
18c5247e
DV
8055 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8056 }
8057 }
1ad292b5
JB
8058
8059 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 8060 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
8061 fb->pixel_format = fourcc;
8062 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
1ad292b5
JB
8063
8064 if (INTEL_INFO(dev)->gen >= 4) {
49af449b 8065 if (plane_config->tiling)
1ad292b5
JB
8066 offset = I915_READ(DSPTILEOFF(plane));
8067 else
8068 offset = I915_READ(DSPLINOFF(plane));
8069 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8070 } else {
8071 base = I915_READ(DSPADDR(plane));
8072 }
8073 plane_config->base = base;
8074
8075 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
8076 fb->width = ((val >> 16) & 0xfff) + 1;
8077 fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
8078
8079 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 8080 fb->pitches[0] = val & 0xffffffc0;
1ad292b5 8081
b113d5ee 8082 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
8083 fb->pixel_format,
8084 fb->modifier[0]);
1ad292b5 8085
f37b5c2b 8086 plane_config->size = fb->pitches[0] * aligned_height;
1ad292b5 8087
2844a921
DL
8088 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8089 pipe_name(pipe), plane, fb->width, fb->height,
8090 fb->bits_per_pixel, base, fb->pitches[0],
8091 plane_config->size);
1ad292b5 8092
2d14030b 8093 plane_config->fb = intel_fb;
1ad292b5
JB
8094}
8095
70b23a98 8096static void chv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8097 struct intel_crtc_state *pipe_config)
70b23a98
VS
8098{
8099 struct drm_device *dev = crtc->base.dev;
8100 struct drm_i915_private *dev_priv = dev->dev_private;
8101 int pipe = pipe_config->cpu_transcoder;
8102 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8103 intel_clock_t clock;
0d7b6b11 8104 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
70b23a98
VS
8105 int refclk = 100000;
8106
b521973b
VS
8107 /* In case of DSI, DPLL will not be used */
8108 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8109 return;
8110
a580516d 8111 mutex_lock(&dev_priv->sb_lock);
70b23a98
VS
8112 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8113 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8114 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8115 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
0d7b6b11 8116 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
a580516d 8117 mutex_unlock(&dev_priv->sb_lock);
70b23a98
VS
8118
8119 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
0d7b6b11
ID
8120 clock.m2 = (pll_dw0 & 0xff) << 22;
8121 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8122 clock.m2 |= pll_dw2 & 0x3fffff;
70b23a98
VS
8123 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8124 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8125 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8126
dccbea3b 8127 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
70b23a98
VS
8128}
8129
0e8ffe1b 8130static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8131 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
8132{
8133 struct drm_device *dev = crtc->base.dev;
8134 struct drm_i915_private *dev_priv = dev->dev_private;
1729050e 8135 enum intel_display_power_domain power_domain;
0e8ffe1b 8136 uint32_t tmp;
1729050e 8137 bool ret;
0e8ffe1b 8138
1729050e
ID
8139 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8140 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
b5482bd0
ID
8141 return false;
8142
e143a21c 8143 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8106ddbd 8144 pipe_config->shared_dpll = NULL;
eccb140b 8145
1729050e
ID
8146 ret = false;
8147
0e8ffe1b
DV
8148 tmp = I915_READ(PIPECONF(crtc->pipe));
8149 if (!(tmp & PIPECONF_ENABLE))
1729050e 8150 goto out;
0e8ffe1b 8151
666a4537 8152 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
42571aef
VS
8153 switch (tmp & PIPECONF_BPC_MASK) {
8154 case PIPECONF_6BPC:
8155 pipe_config->pipe_bpp = 18;
8156 break;
8157 case PIPECONF_8BPC:
8158 pipe_config->pipe_bpp = 24;
8159 break;
8160 case PIPECONF_10BPC:
8161 pipe_config->pipe_bpp = 30;
8162 break;
8163 default:
8164 break;
8165 }
8166 }
8167
666a4537
WB
8168 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8169 (tmp & PIPECONF_COLOR_RANGE_SELECT))
b5a9fa09
DV
8170 pipe_config->limited_color_range = true;
8171
282740f7
VS
8172 if (INTEL_INFO(dev)->gen < 4)
8173 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8174
1bd1bd80 8175 intel_get_pipe_timings(crtc, pipe_config);
bc58be60 8176 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 8177
2fa2fe9a
DV
8178 i9xx_get_pfit_config(crtc, pipe_config);
8179
6c49f241 8180 if (INTEL_INFO(dev)->gen >= 4) {
c231775c
VS
8181 /* No way to read it out on pipes B and C */
8182 if (IS_CHERRYVIEW(dev) && crtc->pipe != PIPE_A)
8183 tmp = dev_priv->chv_dpll_md[crtc->pipe];
8184 else
8185 tmp = I915_READ(DPLL_MD(crtc->pipe));
6c49f241
DV
8186 pipe_config->pixel_multiplier =
8187 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8188 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 8189 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
8190 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8191 tmp = I915_READ(DPLL(crtc->pipe));
8192 pipe_config->pixel_multiplier =
8193 ((tmp & SDVO_MULTIPLIER_MASK)
8194 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8195 } else {
8196 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8197 * port and will be fixed up in the encoder->get_config
8198 * function. */
8199 pipe_config->pixel_multiplier = 1;
8200 }
8bcc2795 8201 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
666a4537 8202 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
1c4e0274
VS
8203 /*
8204 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8205 * on 830. Filter it out here so that we don't
8206 * report errors due to that.
8207 */
8208 if (IS_I830(dev))
8209 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8210
8bcc2795
DV
8211 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8212 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
8213 } else {
8214 /* Mask out read-only status bits. */
8215 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8216 DPLL_PORTC_READY_MASK |
8217 DPLL_PORTB_READY_MASK);
8bcc2795 8218 }
6c49f241 8219
70b23a98
VS
8220 if (IS_CHERRYVIEW(dev))
8221 chv_crtc_clock_get(crtc, pipe_config);
8222 else if (IS_VALLEYVIEW(dev))
acbec814
JB
8223 vlv_crtc_clock_get(crtc, pipe_config);
8224 else
8225 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 8226
0f64614d
VS
8227 /*
8228 * Normally the dotclock is filled in by the encoder .get_config()
8229 * but in case the pipe is enabled w/o any ports we need a sane
8230 * default.
8231 */
8232 pipe_config->base.adjusted_mode.crtc_clock =
8233 pipe_config->port_clock / pipe_config->pixel_multiplier;
8234
1729050e
ID
8235 ret = true;
8236
8237out:
8238 intel_display_power_put(dev_priv, power_domain);
8239
8240 return ret;
0e8ffe1b
DV
8241}
8242
dde86e2d 8243static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
8244{
8245 struct drm_i915_private *dev_priv = dev->dev_private;
13d83a67 8246 struct intel_encoder *encoder;
74cfd7ac 8247 u32 val, final;
13d83a67 8248 bool has_lvds = false;
199e5d79 8249 bool has_cpu_edp = false;
199e5d79 8250 bool has_panel = false;
99eb6a01
KP
8251 bool has_ck505 = false;
8252 bool can_ssc = false;
13d83a67
JB
8253
8254 /* We need to take the global config into account */
b2784e15 8255 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
8256 switch (encoder->type) {
8257 case INTEL_OUTPUT_LVDS:
8258 has_panel = true;
8259 has_lvds = true;
8260 break;
8261 case INTEL_OUTPUT_EDP:
8262 has_panel = true;
2de6905f 8263 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
8264 has_cpu_edp = true;
8265 break;
6847d71b
PZ
8266 default:
8267 break;
13d83a67
JB
8268 }
8269 }
8270
99eb6a01 8271 if (HAS_PCH_IBX(dev)) {
41aa3448 8272 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
8273 can_ssc = has_ck505;
8274 } else {
8275 has_ck505 = false;
8276 can_ssc = true;
8277 }
8278
2de6905f
ID
8279 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8280 has_panel, has_lvds, has_ck505);
13d83a67
JB
8281
8282 /* Ironlake: try to setup display ref clock before DPLL
8283 * enabling. This is only under driver's control after
8284 * PCH B stepping, previous chipset stepping should be
8285 * ignoring this setting.
8286 */
74cfd7ac
CW
8287 val = I915_READ(PCH_DREF_CONTROL);
8288
8289 /* As we must carefully and slowly disable/enable each source in turn,
8290 * compute the final state we want first and check if we need to
8291 * make any changes at all.
8292 */
8293 final = val;
8294 final &= ~DREF_NONSPREAD_SOURCE_MASK;
8295 if (has_ck505)
8296 final |= DREF_NONSPREAD_CK505_ENABLE;
8297 else
8298 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8299
8300 final &= ~DREF_SSC_SOURCE_MASK;
8301 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8302 final &= ~DREF_SSC1_ENABLE;
8303
8304 if (has_panel) {
8305 final |= DREF_SSC_SOURCE_ENABLE;
8306
8307 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8308 final |= DREF_SSC1_ENABLE;
8309
8310 if (has_cpu_edp) {
8311 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8312 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8313 else
8314 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8315 } else
8316 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8317 } else {
8318 final |= DREF_SSC_SOURCE_DISABLE;
8319 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8320 }
8321
8322 if (final == val)
8323 return;
8324
13d83a67 8325 /* Always enable nonspread source */
74cfd7ac 8326 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 8327
99eb6a01 8328 if (has_ck505)
74cfd7ac 8329 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 8330 else
74cfd7ac 8331 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 8332
199e5d79 8333 if (has_panel) {
74cfd7ac
CW
8334 val &= ~DREF_SSC_SOURCE_MASK;
8335 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 8336
199e5d79 8337 /* SSC must be turned on before enabling the CPU output */
99eb6a01 8338 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8339 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 8340 val |= DREF_SSC1_ENABLE;
e77166b5 8341 } else
74cfd7ac 8342 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
8343
8344 /* Get SSC going before enabling the outputs */
74cfd7ac 8345 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8346 POSTING_READ(PCH_DREF_CONTROL);
8347 udelay(200);
8348
74cfd7ac 8349 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
8350
8351 /* Enable CPU source on CPU attached eDP */
199e5d79 8352 if (has_cpu_edp) {
99eb6a01 8353 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8354 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 8355 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 8356 } else
74cfd7ac 8357 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 8358 } else
74cfd7ac 8359 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8360
74cfd7ac 8361 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8362 POSTING_READ(PCH_DREF_CONTROL);
8363 udelay(200);
8364 } else {
8365 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8366
74cfd7ac 8367 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
8368
8369 /* Turn off CPU output */
74cfd7ac 8370 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8371
74cfd7ac 8372 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8373 POSTING_READ(PCH_DREF_CONTROL);
8374 udelay(200);
8375
8376 /* Turn off the SSC source */
74cfd7ac
CW
8377 val &= ~DREF_SSC_SOURCE_MASK;
8378 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
8379
8380 /* Turn off SSC1 */
74cfd7ac 8381 val &= ~DREF_SSC1_ENABLE;
199e5d79 8382
74cfd7ac 8383 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
8384 POSTING_READ(PCH_DREF_CONTROL);
8385 udelay(200);
8386 }
74cfd7ac
CW
8387
8388 BUG_ON(val != final);
13d83a67
JB
8389}
8390
f31f2d55 8391static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 8392{
f31f2d55 8393 uint32_t tmp;
dde86e2d 8394
0ff066a9
PZ
8395 tmp = I915_READ(SOUTH_CHICKEN2);
8396 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8397 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8398
0ff066a9
PZ
8399 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8400 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8401 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 8402
0ff066a9
PZ
8403 tmp = I915_READ(SOUTH_CHICKEN2);
8404 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8405 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8406
0ff066a9
PZ
8407 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8408 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8409 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
8410}
8411
8412/* WaMPhyProgramming:hsw */
8413static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8414{
8415 uint32_t tmp;
dde86e2d
PZ
8416
8417 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8418 tmp &= ~(0xFF << 24);
8419 tmp |= (0x12 << 24);
8420 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8421
dde86e2d
PZ
8422 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8423 tmp |= (1 << 11);
8424 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8425
8426 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8427 tmp |= (1 << 11);
8428 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8429
dde86e2d
PZ
8430 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8431 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8432 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8433
8434 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8435 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8436 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8437
0ff066a9
PZ
8438 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8439 tmp &= ~(7 << 13);
8440 tmp |= (5 << 13);
8441 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 8442
0ff066a9
PZ
8443 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8444 tmp &= ~(7 << 13);
8445 tmp |= (5 << 13);
8446 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
8447
8448 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8449 tmp &= ~0xFF;
8450 tmp |= 0x1C;
8451 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8452
8453 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8454 tmp &= ~0xFF;
8455 tmp |= 0x1C;
8456 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8457
8458 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8459 tmp &= ~(0xFF << 16);
8460 tmp |= (0x1C << 16);
8461 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8462
8463 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8464 tmp &= ~(0xFF << 16);
8465 tmp |= (0x1C << 16);
8466 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8467
0ff066a9
PZ
8468 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8469 tmp |= (1 << 27);
8470 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 8471
0ff066a9
PZ
8472 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8473 tmp |= (1 << 27);
8474 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 8475
0ff066a9
PZ
8476 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8477 tmp &= ~(0xF << 28);
8478 tmp |= (4 << 28);
8479 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 8480
0ff066a9
PZ
8481 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8482 tmp &= ~(0xF << 28);
8483 tmp |= (4 << 28);
8484 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
8485}
8486
2fa86a1f
PZ
8487/* Implements 3 different sequences from BSpec chapter "Display iCLK
8488 * Programming" based on the parameters passed:
8489 * - Sequence to enable CLKOUT_DP
8490 * - Sequence to enable CLKOUT_DP without spread
8491 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8492 */
8493static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8494 bool with_fdi)
f31f2d55
PZ
8495{
8496 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
8497 uint32_t reg, tmp;
8498
8499 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8500 with_spread = true;
c2699524 8501 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
2fa86a1f 8502 with_fdi = false;
f31f2d55 8503
a580516d 8504 mutex_lock(&dev_priv->sb_lock);
f31f2d55
PZ
8505
8506 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8507 tmp &= ~SBI_SSCCTL_DISABLE;
8508 tmp |= SBI_SSCCTL_PATHALT;
8509 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8510
8511 udelay(24);
8512
2fa86a1f
PZ
8513 if (with_spread) {
8514 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8515 tmp &= ~SBI_SSCCTL_PATHALT;
8516 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 8517
2fa86a1f
PZ
8518 if (with_fdi) {
8519 lpt_reset_fdi_mphy(dev_priv);
8520 lpt_program_fdi_mphy(dev_priv);
8521 }
8522 }
dde86e2d 8523
c2699524 8524 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
2fa86a1f
PZ
8525 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8526 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8527 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246 8528
a580516d 8529 mutex_unlock(&dev_priv->sb_lock);
dde86e2d
PZ
8530}
8531
47701c3b
PZ
8532/* Sequence to disable CLKOUT_DP */
8533static void lpt_disable_clkout_dp(struct drm_device *dev)
8534{
8535 struct drm_i915_private *dev_priv = dev->dev_private;
8536 uint32_t reg, tmp;
8537
a580516d 8538 mutex_lock(&dev_priv->sb_lock);
47701c3b 8539
c2699524 8540 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
47701c3b
PZ
8541 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8542 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8543 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8544
8545 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8546 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8547 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8548 tmp |= SBI_SSCCTL_PATHALT;
8549 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8550 udelay(32);
8551 }
8552 tmp |= SBI_SSCCTL_DISABLE;
8553 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8554 }
8555
a580516d 8556 mutex_unlock(&dev_priv->sb_lock);
47701c3b
PZ
8557}
8558
f7be2c21
VS
8559#define BEND_IDX(steps) ((50 + (steps)) / 5)
8560
8561static const uint16_t sscdivintphase[] = {
8562 [BEND_IDX( 50)] = 0x3B23,
8563 [BEND_IDX( 45)] = 0x3B23,
8564 [BEND_IDX( 40)] = 0x3C23,
8565 [BEND_IDX( 35)] = 0x3C23,
8566 [BEND_IDX( 30)] = 0x3D23,
8567 [BEND_IDX( 25)] = 0x3D23,
8568 [BEND_IDX( 20)] = 0x3E23,
8569 [BEND_IDX( 15)] = 0x3E23,
8570 [BEND_IDX( 10)] = 0x3F23,
8571 [BEND_IDX( 5)] = 0x3F23,
8572 [BEND_IDX( 0)] = 0x0025,
8573 [BEND_IDX( -5)] = 0x0025,
8574 [BEND_IDX(-10)] = 0x0125,
8575 [BEND_IDX(-15)] = 0x0125,
8576 [BEND_IDX(-20)] = 0x0225,
8577 [BEND_IDX(-25)] = 0x0225,
8578 [BEND_IDX(-30)] = 0x0325,
8579 [BEND_IDX(-35)] = 0x0325,
8580 [BEND_IDX(-40)] = 0x0425,
8581 [BEND_IDX(-45)] = 0x0425,
8582 [BEND_IDX(-50)] = 0x0525,
8583};
8584
8585/*
8586 * Bend CLKOUT_DP
8587 * steps -50 to 50 inclusive, in steps of 5
8588 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8589 * change in clock period = -(steps / 10) * 5.787 ps
8590 */
8591static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8592{
8593 uint32_t tmp;
8594 int idx = BEND_IDX(steps);
8595
8596 if (WARN_ON(steps % 5 != 0))
8597 return;
8598
8599 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8600 return;
8601
8602 mutex_lock(&dev_priv->sb_lock);
8603
8604 if (steps % 10 != 0)
8605 tmp = 0xAAAAAAAB;
8606 else
8607 tmp = 0x00000000;
8608 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8609
8610 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8611 tmp &= 0xffff0000;
8612 tmp |= sscdivintphase[idx];
8613 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8614
8615 mutex_unlock(&dev_priv->sb_lock);
8616}
8617
8618#undef BEND_IDX
8619
bf8fa3d3
PZ
8620static void lpt_init_pch_refclk(struct drm_device *dev)
8621{
bf8fa3d3
PZ
8622 struct intel_encoder *encoder;
8623 bool has_vga = false;
8624
b2784e15 8625 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
8626 switch (encoder->type) {
8627 case INTEL_OUTPUT_ANALOG:
8628 has_vga = true;
8629 break;
6847d71b
PZ
8630 default:
8631 break;
bf8fa3d3
PZ
8632 }
8633 }
8634
f7be2c21
VS
8635 if (has_vga) {
8636 lpt_bend_clkout_dp(to_i915(dev), 0);
47701c3b 8637 lpt_enable_clkout_dp(dev, true, true);
f7be2c21 8638 } else {
47701c3b 8639 lpt_disable_clkout_dp(dev);
f7be2c21 8640 }
bf8fa3d3
PZ
8641}
8642
dde86e2d
PZ
8643/*
8644 * Initialize reference clocks when the driver loads
8645 */
8646void intel_init_pch_refclk(struct drm_device *dev)
8647{
8648 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8649 ironlake_init_pch_refclk(dev);
8650 else if (HAS_PCH_LPT(dev))
8651 lpt_init_pch_refclk(dev);
8652}
8653
6ff93609 8654static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 8655{
c8203565 8656 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
8657 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8658 int pipe = intel_crtc->pipe;
c8203565
PZ
8659 uint32_t val;
8660
78114071 8661 val = 0;
c8203565 8662
6e3c9717 8663 switch (intel_crtc->config->pipe_bpp) {
c8203565 8664 case 18:
dfd07d72 8665 val |= PIPECONF_6BPC;
c8203565
PZ
8666 break;
8667 case 24:
dfd07d72 8668 val |= PIPECONF_8BPC;
c8203565
PZ
8669 break;
8670 case 30:
dfd07d72 8671 val |= PIPECONF_10BPC;
c8203565
PZ
8672 break;
8673 case 36:
dfd07d72 8674 val |= PIPECONF_12BPC;
c8203565
PZ
8675 break;
8676 default:
cc769b62
PZ
8677 /* Case prevented by intel_choose_pipe_bpp_dither. */
8678 BUG();
c8203565
PZ
8679 }
8680
6e3c9717 8681 if (intel_crtc->config->dither)
c8203565
PZ
8682 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8683
6e3c9717 8684 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
8685 val |= PIPECONF_INTERLACED_ILK;
8686 else
8687 val |= PIPECONF_PROGRESSIVE;
8688
6e3c9717 8689 if (intel_crtc->config->limited_color_range)
3685a8f3 8690 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 8691
c8203565
PZ
8692 I915_WRITE(PIPECONF(pipe), val);
8693 POSTING_READ(PIPECONF(pipe));
8694}
8695
6ff93609 8696static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 8697{
391bf048 8698 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
ee2b0b38 8699 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 8700 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
391bf048 8701 u32 val = 0;
ee2b0b38 8702
391bf048 8703 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
ee2b0b38
PZ
8704 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8705
6e3c9717 8706 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
8707 val |= PIPECONF_INTERLACED_ILK;
8708 else
8709 val |= PIPECONF_PROGRESSIVE;
8710
702e7a56
PZ
8711 I915_WRITE(PIPECONF(cpu_transcoder), val);
8712 POSTING_READ(PIPECONF(cpu_transcoder));
391bf048
JN
8713}
8714
391bf048
JN
8715static void haswell_set_pipemisc(struct drm_crtc *crtc)
8716{
8717 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8718 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 8719
391bf048
JN
8720 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
8721 u32 val = 0;
756f85cf 8722
6e3c9717 8723 switch (intel_crtc->config->pipe_bpp) {
756f85cf
PZ
8724 case 18:
8725 val |= PIPEMISC_DITHER_6_BPC;
8726 break;
8727 case 24:
8728 val |= PIPEMISC_DITHER_8_BPC;
8729 break;
8730 case 30:
8731 val |= PIPEMISC_DITHER_10_BPC;
8732 break;
8733 case 36:
8734 val |= PIPEMISC_DITHER_12_BPC;
8735 break;
8736 default:
8737 /* Case prevented by pipe_config_set_bpp. */
8738 BUG();
8739 }
8740
6e3c9717 8741 if (intel_crtc->config->dither)
756f85cf
PZ
8742 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8743
391bf048 8744 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
756f85cf 8745 }
ee2b0b38
PZ
8746}
8747
d4b1931c
PZ
8748int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8749{
8750 /*
8751 * Account for spread spectrum to avoid
8752 * oversubscribing the link. Max center spread
8753 * is 2.5%; use 5% for safety's sake.
8754 */
8755 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 8756 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
8757}
8758
7429e9d4 8759static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 8760{
7429e9d4 8761 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
8762}
8763
b75ca6f6
ACO
8764static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8765 struct intel_crtc_state *crtc_state,
8766 intel_clock_t *reduced_clock)
79e53945 8767{
de13a2e3 8768 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
8769 struct drm_device *dev = crtc->dev;
8770 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8771 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8772 struct drm_connector *connector;
55bb9992
ACO
8773 struct drm_connector_state *connector_state;
8774 struct intel_encoder *encoder;
b75ca6f6 8775 u32 dpll, fp, fp2;
ceb41007 8776 int factor, i;
09ede541 8777 bool is_lvds = false, is_sdvo = false;
79e53945 8778
da3ced29 8779 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8780 if (connector_state->crtc != crtc_state->base.crtc)
8781 continue;
8782
8783 encoder = to_intel_encoder(connector_state->best_encoder);
8784
8785 switch (encoder->type) {
79e53945
JB
8786 case INTEL_OUTPUT_LVDS:
8787 is_lvds = true;
8788 break;
8789 case INTEL_OUTPUT_SDVO:
7d57382e 8790 case INTEL_OUTPUT_HDMI:
79e53945 8791 is_sdvo = true;
79e53945 8792 break;
6847d71b
PZ
8793 default:
8794 break;
79e53945
JB
8795 }
8796 }
79e53945 8797
c1858123 8798 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
8799 factor = 21;
8800 if (is_lvds) {
8801 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 8802 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 8803 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 8804 factor = 25;
190f68c5 8805 } else if (crtc_state->sdvo_tv_clock)
8febb297 8806 factor = 20;
c1858123 8807
b75ca6f6
ACO
8808 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
8809
190f68c5 8810 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
b75ca6f6
ACO
8811 fp |= FP_CB_TUNE;
8812
8813 if (reduced_clock) {
8814 fp2 = i9xx_dpll_compute_fp(reduced_clock);
2c07245f 8815
b75ca6f6
ACO
8816 if (reduced_clock->m < factor * reduced_clock->n)
8817 fp2 |= FP_CB_TUNE;
8818 } else {
8819 fp2 = fp;
8820 }
9a7c7890 8821
5eddb70b 8822 dpll = 0;
2c07245f 8823
a07d6787
EA
8824 if (is_lvds)
8825 dpll |= DPLLB_MODE_LVDS;
8826 else
8827 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 8828
190f68c5 8829 dpll |= (crtc_state->pixel_multiplier - 1)
ef1b460d 8830 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
8831
8832 if (is_sdvo)
4a33e48d 8833 dpll |= DPLL_SDVO_HIGH_SPEED;
190f68c5 8834 if (crtc_state->has_dp_encoder)
4a33e48d 8835 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 8836
a07d6787 8837 /* compute bitmask from p1 value */
190f68c5 8838 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 8839 /* also FPA1 */
190f68c5 8840 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 8841
190f68c5 8842 switch (crtc_state->dpll.p2) {
a07d6787
EA
8843 case 5:
8844 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8845 break;
8846 case 7:
8847 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8848 break;
8849 case 10:
8850 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8851 break;
8852 case 14:
8853 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8854 break;
79e53945
JB
8855 }
8856
ceb41007 8857 if (is_lvds && intel_panel_use_ssc(dev_priv))
43565a06 8858 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
8859 else
8860 dpll |= PLL_REF_INPUT_DREFCLK;
8861
b75ca6f6
ACO
8862 dpll |= DPLL_VCO_ENABLE;
8863
8864 crtc_state->dpll_hw_state.dpll = dpll;
8865 crtc_state->dpll_hw_state.fp0 = fp;
8866 crtc_state->dpll_hw_state.fp1 = fp2;
de13a2e3
PZ
8867}
8868
190f68c5
ACO
8869static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8870 struct intel_crtc_state *crtc_state)
de13a2e3 8871{
997c030c
ACO
8872 struct drm_device *dev = crtc->base.dev;
8873 struct drm_i915_private *dev_priv = dev->dev_private;
364ee29d 8874 intel_clock_t reduced_clock;
7ed9f894 8875 bool has_reduced_clock = false;
e2b78267 8876 struct intel_shared_dpll *pll;
997c030c
ACO
8877 const intel_limit_t *limit;
8878 int refclk = 120000;
de13a2e3 8879
dd3cd74a
ACO
8880 memset(&crtc_state->dpll_hw_state, 0,
8881 sizeof(crtc_state->dpll_hw_state));
8882
ded220e2
ACO
8883 crtc->lowfreq_avail = false;
8884
8885 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8886 if (!crtc_state->has_pch_encoder)
8887 return 0;
79e53945 8888
997c030c
ACO
8889 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
8890 if (intel_panel_use_ssc(dev_priv)) {
8891 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8892 dev_priv->vbt.lvds_ssc_freq);
8893 refclk = dev_priv->vbt.lvds_ssc_freq;
8894 }
8895
8896 if (intel_is_dual_link_lvds(dev)) {
8897 if (refclk == 100000)
8898 limit = &intel_limits_ironlake_dual_lvds_100m;
8899 else
8900 limit = &intel_limits_ironlake_dual_lvds;
8901 } else {
8902 if (refclk == 100000)
8903 limit = &intel_limits_ironlake_single_lvds_100m;
8904 else
8905 limit = &intel_limits_ironlake_single_lvds;
8906 }
8907 } else {
8908 limit = &intel_limits_ironlake_dac;
8909 }
8910
364ee29d 8911 if (!crtc_state->clock_set &&
997c030c
ACO
8912 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8913 refclk, NULL, &crtc_state->dpll)) {
364ee29d
ACO
8914 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8915 return -EINVAL;
f47709a9 8916 }
79e53945 8917
b75ca6f6
ACO
8918 ironlake_compute_dpll(crtc, crtc_state,
8919 has_reduced_clock ? &reduced_clock : NULL);
66e985c0 8920
ded220e2
ACO
8921 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
8922 if (pll == NULL) {
8923 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8924 pipe_name(crtc->pipe));
8925 return -EINVAL;
3fb37703 8926 }
79e53945 8927
ded220e2
ACO
8928 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8929 has_reduced_clock)
c7653199 8930 crtc->lowfreq_avail = true;
e2b78267 8931
c8f7a0db 8932 return 0;
79e53945
JB
8933}
8934
eb14cb74
VS
8935static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8936 struct intel_link_m_n *m_n)
8937{
8938 struct drm_device *dev = crtc->base.dev;
8939 struct drm_i915_private *dev_priv = dev->dev_private;
8940 enum pipe pipe = crtc->pipe;
8941
8942 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8943 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8944 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8945 & ~TU_SIZE_MASK;
8946 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8947 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8948 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8949}
8950
8951static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8952 enum transcoder transcoder,
b95af8be
VK
8953 struct intel_link_m_n *m_n,
8954 struct intel_link_m_n *m2_n2)
72419203
DV
8955{
8956 struct drm_device *dev = crtc->base.dev;
8957 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 8958 enum pipe pipe = crtc->pipe;
72419203 8959
eb14cb74
VS
8960 if (INTEL_INFO(dev)->gen >= 5) {
8961 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8962 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8963 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8964 & ~TU_SIZE_MASK;
8965 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8966 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8967 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
8968 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8969 * gen < 8) and if DRRS is supported (to make sure the
8970 * registers are not unnecessarily read).
8971 */
8972 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
6e3c9717 8973 crtc->config->has_drrs) {
b95af8be
VK
8974 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8975 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8976 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8977 & ~TU_SIZE_MASK;
8978 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8979 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8980 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8981 }
eb14cb74
VS
8982 } else {
8983 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8984 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8985 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8986 & ~TU_SIZE_MASK;
8987 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8988 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8989 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8990 }
8991}
8992
8993void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 8994 struct intel_crtc_state *pipe_config)
eb14cb74 8995{
681a8504 8996 if (pipe_config->has_pch_encoder)
eb14cb74
VS
8997 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8998 else
8999 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
9000 &pipe_config->dp_m_n,
9001 &pipe_config->dp_m2_n2);
eb14cb74 9002}
72419203 9003
eb14cb74 9004static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5cec258b 9005 struct intel_crtc_state *pipe_config)
eb14cb74
VS
9006{
9007 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 9008 &pipe_config->fdi_m_n, NULL);
72419203
DV
9009}
9010
bd2e244f 9011static void skylake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9012 struct intel_crtc_state *pipe_config)
bd2e244f
JB
9013{
9014 struct drm_device *dev = crtc->base.dev;
9015 struct drm_i915_private *dev_priv = dev->dev_private;
a1b2278e
CK
9016 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9017 uint32_t ps_ctrl = 0;
9018 int id = -1;
9019 int i;
bd2e244f 9020
a1b2278e
CK
9021 /* find scaler attached to this pipe */
9022 for (i = 0; i < crtc->num_scalers; i++) {
9023 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9024 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9025 id = i;
9026 pipe_config->pch_pfit.enabled = true;
9027 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9028 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9029 break;
9030 }
9031 }
bd2e244f 9032
a1b2278e
CK
9033 scaler_state->scaler_id = id;
9034 if (id >= 0) {
9035 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9036 } else {
9037 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
bd2e244f
JB
9038 }
9039}
9040
5724dbd1
DL
9041static void
9042skylake_get_initial_plane_config(struct intel_crtc *crtc,
9043 struct intel_initial_plane_config *plane_config)
bc8d7dff
DL
9044{
9045 struct drm_device *dev = crtc->base.dev;
9046 struct drm_i915_private *dev_priv = dev->dev_private;
40f46283 9047 u32 val, base, offset, stride_mult, tiling;
bc8d7dff
DL
9048 int pipe = crtc->pipe;
9049 int fourcc, pixel_format;
6761dd31 9050 unsigned int aligned_height;
bc8d7dff 9051 struct drm_framebuffer *fb;
1b842c89 9052 struct intel_framebuffer *intel_fb;
bc8d7dff 9053
d9806c9f 9054 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9055 if (!intel_fb) {
bc8d7dff
DL
9056 DRM_DEBUG_KMS("failed to alloc fb\n");
9057 return;
9058 }
9059
1b842c89
DL
9060 fb = &intel_fb->base;
9061
bc8d7dff 9062 val = I915_READ(PLANE_CTL(pipe, 0));
42a7b088
DL
9063 if (!(val & PLANE_CTL_ENABLE))
9064 goto error;
9065
bc8d7dff
DL
9066 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9067 fourcc = skl_format_to_fourcc(pixel_format,
9068 val & PLANE_CTL_ORDER_RGBX,
9069 val & PLANE_CTL_ALPHA_MASK);
9070 fb->pixel_format = fourcc;
9071 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9072
40f46283
DL
9073 tiling = val & PLANE_CTL_TILED_MASK;
9074 switch (tiling) {
9075 case PLANE_CTL_TILED_LINEAR:
9076 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9077 break;
9078 case PLANE_CTL_TILED_X:
9079 plane_config->tiling = I915_TILING_X;
9080 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9081 break;
9082 case PLANE_CTL_TILED_Y:
9083 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9084 break;
9085 case PLANE_CTL_TILED_YF:
9086 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9087 break;
9088 default:
9089 MISSING_CASE(tiling);
9090 goto error;
9091 }
9092
bc8d7dff
DL
9093 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9094 plane_config->base = base;
9095
9096 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9097
9098 val = I915_READ(PLANE_SIZE(pipe, 0));
9099 fb->height = ((val >> 16) & 0xfff) + 1;
9100 fb->width = ((val >> 0) & 0x1fff) + 1;
9101
9102 val = I915_READ(PLANE_STRIDE(pipe, 0));
7b49f948 9103 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
40f46283 9104 fb->pixel_format);
bc8d7dff
DL
9105 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9106
9107 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9108 fb->pixel_format,
9109 fb->modifier[0]);
bc8d7dff 9110
f37b5c2b 9111 plane_config->size = fb->pitches[0] * aligned_height;
bc8d7dff
DL
9112
9113 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9114 pipe_name(pipe), fb->width, fb->height,
9115 fb->bits_per_pixel, base, fb->pitches[0],
9116 plane_config->size);
9117
2d14030b 9118 plane_config->fb = intel_fb;
bc8d7dff
DL
9119 return;
9120
9121error:
9122 kfree(fb);
9123}
9124
2fa2fe9a 9125static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9126 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
9127{
9128 struct drm_device *dev = crtc->base.dev;
9129 struct drm_i915_private *dev_priv = dev->dev_private;
9130 uint32_t tmp;
9131
9132 tmp = I915_READ(PF_CTL(crtc->pipe));
9133
9134 if (tmp & PF_ENABLE) {
fd4daa9c 9135 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
9136 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9137 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
9138
9139 /* We currently do not free assignements of panel fitters on
9140 * ivb/hsw (since we don't use the higher upscaling modes which
9141 * differentiates them) so just WARN about this case for now. */
9142 if (IS_GEN7(dev)) {
9143 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9144 PF_PIPE_SEL_IVB(crtc->pipe));
9145 }
2fa2fe9a 9146 }
79e53945
JB
9147}
9148
5724dbd1
DL
9149static void
9150ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9151 struct intel_initial_plane_config *plane_config)
4c6baa59
JB
9152{
9153 struct drm_device *dev = crtc->base.dev;
9154 struct drm_i915_private *dev_priv = dev->dev_private;
9155 u32 val, base, offset;
aeee5a49 9156 int pipe = crtc->pipe;
4c6baa59 9157 int fourcc, pixel_format;
6761dd31 9158 unsigned int aligned_height;
b113d5ee 9159 struct drm_framebuffer *fb;
1b842c89 9160 struct intel_framebuffer *intel_fb;
4c6baa59 9161
42a7b088
DL
9162 val = I915_READ(DSPCNTR(pipe));
9163 if (!(val & DISPLAY_PLANE_ENABLE))
9164 return;
9165
d9806c9f 9166 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9167 if (!intel_fb) {
4c6baa59
JB
9168 DRM_DEBUG_KMS("failed to alloc fb\n");
9169 return;
9170 }
9171
1b842c89
DL
9172 fb = &intel_fb->base;
9173
18c5247e
DV
9174 if (INTEL_INFO(dev)->gen >= 4) {
9175 if (val & DISPPLANE_TILED) {
49af449b 9176 plane_config->tiling = I915_TILING_X;
18c5247e
DV
9177 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9178 }
9179 }
4c6baa59
JB
9180
9181 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 9182 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
9183 fb->pixel_format = fourcc;
9184 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
4c6baa59 9185
aeee5a49 9186 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
4c6baa59 9187 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
aeee5a49 9188 offset = I915_READ(DSPOFFSET(pipe));
4c6baa59 9189 } else {
49af449b 9190 if (plane_config->tiling)
aeee5a49 9191 offset = I915_READ(DSPTILEOFF(pipe));
4c6baa59 9192 else
aeee5a49 9193 offset = I915_READ(DSPLINOFF(pipe));
4c6baa59
JB
9194 }
9195 plane_config->base = base;
9196
9197 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
9198 fb->width = ((val >> 16) & 0xfff) + 1;
9199 fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
9200
9201 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 9202 fb->pitches[0] = val & 0xffffffc0;
4c6baa59 9203
b113d5ee 9204 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9205 fb->pixel_format,
9206 fb->modifier[0]);
4c6baa59 9207
f37b5c2b 9208 plane_config->size = fb->pitches[0] * aligned_height;
4c6baa59 9209
2844a921
DL
9210 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9211 pipe_name(pipe), fb->width, fb->height,
9212 fb->bits_per_pixel, base, fb->pitches[0],
9213 plane_config->size);
b113d5ee 9214
2d14030b 9215 plane_config->fb = intel_fb;
4c6baa59
JB
9216}
9217
0e8ffe1b 9218static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9219 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9220{
9221 struct drm_device *dev = crtc->base.dev;
9222 struct drm_i915_private *dev_priv = dev->dev_private;
1729050e 9223 enum intel_display_power_domain power_domain;
0e8ffe1b 9224 uint32_t tmp;
1729050e 9225 bool ret;
0e8ffe1b 9226
1729050e
ID
9227 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9228 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
930e8c9e
PZ
9229 return false;
9230
e143a21c 9231 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8106ddbd 9232 pipe_config->shared_dpll = NULL;
eccb140b 9233
1729050e 9234 ret = false;
0e8ffe1b
DV
9235 tmp = I915_READ(PIPECONF(crtc->pipe));
9236 if (!(tmp & PIPECONF_ENABLE))
1729050e 9237 goto out;
0e8ffe1b 9238
42571aef
VS
9239 switch (tmp & PIPECONF_BPC_MASK) {
9240 case PIPECONF_6BPC:
9241 pipe_config->pipe_bpp = 18;
9242 break;
9243 case PIPECONF_8BPC:
9244 pipe_config->pipe_bpp = 24;
9245 break;
9246 case PIPECONF_10BPC:
9247 pipe_config->pipe_bpp = 30;
9248 break;
9249 case PIPECONF_12BPC:
9250 pipe_config->pipe_bpp = 36;
9251 break;
9252 default:
9253 break;
9254 }
9255
b5a9fa09
DV
9256 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9257 pipe_config->limited_color_range = true;
9258
ab9412ba 9259 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0 9260 struct intel_shared_dpll *pll;
8106ddbd 9261 enum intel_dpll_id pll_id;
66e985c0 9262
88adfff1
DV
9263 pipe_config->has_pch_encoder = true;
9264
627eb5a3
DV
9265 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9266 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9267 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
9268
9269 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 9270
2d1fe073 9271 if (HAS_PCH_IBX(dev_priv)) {
8106ddbd 9272 pll_id = (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
9273 } else {
9274 tmp = I915_READ(PCH_DPLL_SEL);
9275 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
8106ddbd 9276 pll_id = DPLL_ID_PCH_PLL_B;
c0d43d62 9277 else
8106ddbd 9278 pll_id= DPLL_ID_PCH_PLL_A;
c0d43d62 9279 }
66e985c0 9280
8106ddbd
ACO
9281 pipe_config->shared_dpll =
9282 intel_get_shared_dpll_by_id(dev_priv, pll_id);
9283 pll = pipe_config->shared_dpll;
66e985c0 9284
2edd6443
ACO
9285 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9286 &pipe_config->dpll_hw_state));
c93f54cf
DV
9287
9288 tmp = pipe_config->dpll_hw_state.dpll;
9289 pipe_config->pixel_multiplier =
9290 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9291 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
9292
9293 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
9294 } else {
9295 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
9296 }
9297
1bd1bd80 9298 intel_get_pipe_timings(crtc, pipe_config);
bc58be60 9299 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 9300
2fa2fe9a
DV
9301 ironlake_get_pfit_config(crtc, pipe_config);
9302
1729050e
ID
9303 ret = true;
9304
9305out:
9306 intel_display_power_put(dev_priv, power_domain);
9307
9308 return ret;
0e8ffe1b
DV
9309}
9310
be256dc7
PZ
9311static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9312{
9313 struct drm_device *dev = dev_priv->dev;
be256dc7 9314 struct intel_crtc *crtc;
be256dc7 9315
d3fcc808 9316 for_each_intel_crtc(dev, crtc)
e2c719b7 9317 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
9318 pipe_name(crtc->pipe));
9319
e2c719b7
RC
9320 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9321 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
01403de3
VS
9322 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9323 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
e2c719b7
RC
9324 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9325 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 9326 "CPU PWM1 enabled\n");
c5107b87 9327 if (IS_HASWELL(dev))
e2c719b7 9328 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 9329 "CPU PWM2 enabled\n");
e2c719b7 9330 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 9331 "PCH PWM1 enabled\n");
e2c719b7 9332 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 9333 "Utility pin enabled\n");
e2c719b7 9334 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 9335
9926ada1
PZ
9336 /*
9337 * In theory we can still leave IRQs enabled, as long as only the HPD
9338 * interrupts remain enabled. We used to check for that, but since it's
9339 * gen-specific and since we only disable LCPLL after we fully disable
9340 * the interrupts, the check below should be enough.
9341 */
e2c719b7 9342 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
9343}
9344
9ccd5aeb
PZ
9345static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9346{
9347 struct drm_device *dev = dev_priv->dev;
9348
9349 if (IS_HASWELL(dev))
9350 return I915_READ(D_COMP_HSW);
9351 else
9352 return I915_READ(D_COMP_BDW);
9353}
9354
3c4c9b81
PZ
9355static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9356{
9357 struct drm_device *dev = dev_priv->dev;
9358
9359 if (IS_HASWELL(dev)) {
9360 mutex_lock(&dev_priv->rps.hw_lock);
9361 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9362 val))
f475dadf 9363 DRM_ERROR("Failed to write to D_COMP\n");
3c4c9b81
PZ
9364 mutex_unlock(&dev_priv->rps.hw_lock);
9365 } else {
9ccd5aeb
PZ
9366 I915_WRITE(D_COMP_BDW, val);
9367 POSTING_READ(D_COMP_BDW);
3c4c9b81 9368 }
be256dc7
PZ
9369}
9370
9371/*
9372 * This function implements pieces of two sequences from BSpec:
9373 * - Sequence for display software to disable LCPLL
9374 * - Sequence for display software to allow package C8+
9375 * The steps implemented here are just the steps that actually touch the LCPLL
9376 * register. Callers should take care of disabling all the display engine
9377 * functions, doing the mode unset, fixing interrupts, etc.
9378 */
6ff58d53
PZ
9379static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9380 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
9381{
9382 uint32_t val;
9383
9384 assert_can_disable_lcpll(dev_priv);
9385
9386 val = I915_READ(LCPLL_CTL);
9387
9388 if (switch_to_fclk) {
9389 val |= LCPLL_CD_SOURCE_FCLK;
9390 I915_WRITE(LCPLL_CTL, val);
9391
9392 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9393 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9394 DRM_ERROR("Switching to FCLK failed\n");
9395
9396 val = I915_READ(LCPLL_CTL);
9397 }
9398
9399 val |= LCPLL_PLL_DISABLE;
9400 I915_WRITE(LCPLL_CTL, val);
9401 POSTING_READ(LCPLL_CTL);
9402
9403 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9404 DRM_ERROR("LCPLL still locked\n");
9405
9ccd5aeb 9406 val = hsw_read_dcomp(dev_priv);
be256dc7 9407 val |= D_COMP_COMP_DISABLE;
3c4c9b81 9408 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9409 ndelay(100);
9410
9ccd5aeb
PZ
9411 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9412 1))
be256dc7
PZ
9413 DRM_ERROR("D_COMP RCOMP still in progress\n");
9414
9415 if (allow_power_down) {
9416 val = I915_READ(LCPLL_CTL);
9417 val |= LCPLL_POWER_DOWN_ALLOW;
9418 I915_WRITE(LCPLL_CTL, val);
9419 POSTING_READ(LCPLL_CTL);
9420 }
9421}
9422
9423/*
9424 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9425 * source.
9426 */
6ff58d53 9427static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
9428{
9429 uint32_t val;
9430
9431 val = I915_READ(LCPLL_CTL);
9432
9433 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9434 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9435 return;
9436
a8a8bd54
PZ
9437 /*
9438 * Make sure we're not on PC8 state before disabling PC8, otherwise
9439 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
a8a8bd54 9440 */
59bad947 9441 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
215733fa 9442
be256dc7
PZ
9443 if (val & LCPLL_POWER_DOWN_ALLOW) {
9444 val &= ~LCPLL_POWER_DOWN_ALLOW;
9445 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 9446 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
9447 }
9448
9ccd5aeb 9449 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
9450 val |= D_COMP_COMP_FORCE;
9451 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 9452 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9453
9454 val = I915_READ(LCPLL_CTL);
9455 val &= ~LCPLL_PLL_DISABLE;
9456 I915_WRITE(LCPLL_CTL, val);
9457
9458 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9459 DRM_ERROR("LCPLL not locked yet\n");
9460
9461 if (val & LCPLL_CD_SOURCE_FCLK) {
9462 val = I915_READ(LCPLL_CTL);
9463 val &= ~LCPLL_CD_SOURCE_FCLK;
9464 I915_WRITE(LCPLL_CTL, val);
9465
9466 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9467 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9468 DRM_ERROR("Switching back to LCPLL failed\n");
9469 }
215733fa 9470
59bad947 9471 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
b6283055 9472 intel_update_cdclk(dev_priv->dev);
be256dc7
PZ
9473}
9474
765dab67
PZ
9475/*
9476 * Package states C8 and deeper are really deep PC states that can only be
9477 * reached when all the devices on the system allow it, so even if the graphics
9478 * device allows PC8+, it doesn't mean the system will actually get to these
9479 * states. Our driver only allows PC8+ when going into runtime PM.
9480 *
9481 * The requirements for PC8+ are that all the outputs are disabled, the power
9482 * well is disabled and most interrupts are disabled, and these are also
9483 * requirements for runtime PM. When these conditions are met, we manually do
9484 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9485 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9486 * hang the machine.
9487 *
9488 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9489 * the state of some registers, so when we come back from PC8+ we need to
9490 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9491 * need to take care of the registers kept by RC6. Notice that this happens even
9492 * if we don't put the device in PCI D3 state (which is what currently happens
9493 * because of the runtime PM support).
9494 *
9495 * For more, read "Display Sequences for Package C8" on the hardware
9496 * documentation.
9497 */
a14cb6fc 9498void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 9499{
c67a470b
PZ
9500 struct drm_device *dev = dev_priv->dev;
9501 uint32_t val;
9502
c67a470b
PZ
9503 DRM_DEBUG_KMS("Enabling package C8+\n");
9504
c2699524 9505 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9506 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9507 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9508 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9509 }
9510
9511 lpt_disable_clkout_dp(dev);
c67a470b
PZ
9512 hsw_disable_lcpll(dev_priv, true, true);
9513}
9514
a14cb6fc 9515void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
9516{
9517 struct drm_device *dev = dev_priv->dev;
9518 uint32_t val;
9519
c67a470b
PZ
9520 DRM_DEBUG_KMS("Disabling package C8+\n");
9521
9522 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
9523 lpt_init_pch_refclk(dev);
9524
c2699524 9525 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9526 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9527 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9528 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9529 }
c67a470b
PZ
9530}
9531
27c329ed 9532static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
f8437dd1 9533{
a821fc46 9534 struct drm_device *dev = old_state->dev;
1a617b77
ML
9535 struct intel_atomic_state *old_intel_state =
9536 to_intel_atomic_state(old_state);
9537 unsigned int req_cdclk = old_intel_state->dev_cdclk;
f8437dd1 9538
27c329ed 9539 broxton_set_cdclk(dev, req_cdclk);
f8437dd1
VK
9540}
9541
b432e5cf 9542/* compute the max rate for new configuration */
27c329ed 9543static int ilk_max_pixel_rate(struct drm_atomic_state *state)
b432e5cf 9544{
565602d7
ML
9545 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9546 struct drm_i915_private *dev_priv = state->dev->dev_private;
9547 struct drm_crtc *crtc;
9548 struct drm_crtc_state *cstate;
27c329ed 9549 struct intel_crtc_state *crtc_state;
565602d7
ML
9550 unsigned max_pixel_rate = 0, i;
9551 enum pipe pipe;
b432e5cf 9552
565602d7
ML
9553 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
9554 sizeof(intel_state->min_pixclk));
27c329ed 9555
565602d7
ML
9556 for_each_crtc_in_state(state, crtc, cstate, i) {
9557 int pixel_rate;
27c329ed 9558
565602d7
ML
9559 crtc_state = to_intel_crtc_state(cstate);
9560 if (!crtc_state->base.enable) {
9561 intel_state->min_pixclk[i] = 0;
b432e5cf 9562 continue;
565602d7 9563 }
b432e5cf 9564
27c329ed 9565 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
b432e5cf
VS
9566
9567 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
565602d7 9568 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
b432e5cf
VS
9569 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9570
565602d7 9571 intel_state->min_pixclk[i] = pixel_rate;
b432e5cf
VS
9572 }
9573
565602d7
ML
9574 for_each_pipe(dev_priv, pipe)
9575 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
9576
b432e5cf
VS
9577 return max_pixel_rate;
9578}
9579
9580static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9581{
9582 struct drm_i915_private *dev_priv = dev->dev_private;
9583 uint32_t val, data;
9584 int ret;
9585
9586 if (WARN((I915_READ(LCPLL_CTL) &
9587 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9588 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9589 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9590 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9591 "trying to change cdclk frequency with cdclk not enabled\n"))
9592 return;
9593
9594 mutex_lock(&dev_priv->rps.hw_lock);
9595 ret = sandybridge_pcode_write(dev_priv,
9596 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9597 mutex_unlock(&dev_priv->rps.hw_lock);
9598 if (ret) {
9599 DRM_ERROR("failed to inform pcode about cdclk change\n");
9600 return;
9601 }
9602
9603 val = I915_READ(LCPLL_CTL);
9604 val |= LCPLL_CD_SOURCE_FCLK;
9605 I915_WRITE(LCPLL_CTL, val);
9606
5ba00178
TU
9607 if (wait_for_us(I915_READ(LCPLL_CTL) &
9608 LCPLL_CD_SOURCE_FCLK_DONE, 1))
b432e5cf
VS
9609 DRM_ERROR("Switching to FCLK failed\n");
9610
9611 val = I915_READ(LCPLL_CTL);
9612 val &= ~LCPLL_CLK_FREQ_MASK;
9613
9614 switch (cdclk) {
9615 case 450000:
9616 val |= LCPLL_CLK_FREQ_450;
9617 data = 0;
9618 break;
9619 case 540000:
9620 val |= LCPLL_CLK_FREQ_54O_BDW;
9621 data = 1;
9622 break;
9623 case 337500:
9624 val |= LCPLL_CLK_FREQ_337_5_BDW;
9625 data = 2;
9626 break;
9627 case 675000:
9628 val |= LCPLL_CLK_FREQ_675_BDW;
9629 data = 3;
9630 break;
9631 default:
9632 WARN(1, "invalid cdclk frequency\n");
9633 return;
9634 }
9635
9636 I915_WRITE(LCPLL_CTL, val);
9637
9638 val = I915_READ(LCPLL_CTL);
9639 val &= ~LCPLL_CD_SOURCE_FCLK;
9640 I915_WRITE(LCPLL_CTL, val);
9641
5ba00178
TU
9642 if (wait_for_us((I915_READ(LCPLL_CTL) &
9643 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
b432e5cf
VS
9644 DRM_ERROR("Switching back to LCPLL failed\n");
9645
9646 mutex_lock(&dev_priv->rps.hw_lock);
9647 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9648 mutex_unlock(&dev_priv->rps.hw_lock);
9649
9650 intel_update_cdclk(dev);
9651
9652 WARN(cdclk != dev_priv->cdclk_freq,
9653 "cdclk requested %d kHz but got %d kHz\n",
9654 cdclk, dev_priv->cdclk_freq);
9655}
9656
27c329ed 9657static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
b432e5cf 9658{
27c329ed 9659 struct drm_i915_private *dev_priv = to_i915(state->dev);
1a617b77 9660 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
27c329ed 9661 int max_pixclk = ilk_max_pixel_rate(state);
b432e5cf
VS
9662 int cdclk;
9663
9664 /*
9665 * FIXME should also account for plane ratio
9666 * once 64bpp pixel formats are supported.
9667 */
27c329ed 9668 if (max_pixclk > 540000)
b432e5cf 9669 cdclk = 675000;
27c329ed 9670 else if (max_pixclk > 450000)
b432e5cf 9671 cdclk = 540000;
27c329ed 9672 else if (max_pixclk > 337500)
b432e5cf
VS
9673 cdclk = 450000;
9674 else
9675 cdclk = 337500;
9676
b432e5cf 9677 if (cdclk > dev_priv->max_cdclk_freq) {
63ba534e
ML
9678 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9679 cdclk, dev_priv->max_cdclk_freq);
9680 return -EINVAL;
b432e5cf
VS
9681 }
9682
1a617b77
ML
9683 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9684 if (!intel_state->active_crtcs)
9685 intel_state->dev_cdclk = 337500;
b432e5cf
VS
9686
9687 return 0;
9688}
9689
27c329ed 9690static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
b432e5cf 9691{
27c329ed 9692 struct drm_device *dev = old_state->dev;
1a617b77
ML
9693 struct intel_atomic_state *old_intel_state =
9694 to_intel_atomic_state(old_state);
9695 unsigned req_cdclk = old_intel_state->dev_cdclk;
b432e5cf 9696
27c329ed 9697 broadwell_set_cdclk(dev, req_cdclk);
b432e5cf
VS
9698}
9699
190f68c5
ACO
9700static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9701 struct intel_crtc_state *crtc_state)
09b4ddf9 9702{
af3997b5
MK
9703 struct intel_encoder *intel_encoder =
9704 intel_ddi_get_crtc_new_encoder(crtc_state);
9705
9706 if (intel_encoder->type != INTEL_OUTPUT_DSI) {
9707 if (!intel_ddi_pll_select(crtc, crtc_state))
9708 return -EINVAL;
9709 }
716c2e55 9710
c7653199 9711 crtc->lowfreq_avail = false;
644cef34 9712
c8f7a0db 9713 return 0;
79e53945
JB
9714}
9715
3760b59c
S
9716static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9717 enum port port,
9718 struct intel_crtc_state *pipe_config)
9719{
8106ddbd
ACO
9720 enum intel_dpll_id id;
9721
3760b59c
S
9722 switch (port) {
9723 case PORT_A:
9724 pipe_config->ddi_pll_sel = SKL_DPLL0;
08250c4b 9725 id = DPLL_ID_SKL_DPLL0;
3760b59c
S
9726 break;
9727 case PORT_B:
9728 pipe_config->ddi_pll_sel = SKL_DPLL1;
08250c4b 9729 id = DPLL_ID_SKL_DPLL1;
3760b59c
S
9730 break;
9731 case PORT_C:
9732 pipe_config->ddi_pll_sel = SKL_DPLL2;
08250c4b 9733 id = DPLL_ID_SKL_DPLL2;
3760b59c
S
9734 break;
9735 default:
9736 DRM_ERROR("Incorrect port type\n");
8106ddbd 9737 return;
3760b59c 9738 }
8106ddbd
ACO
9739
9740 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
3760b59c
S
9741}
9742
96b7dfb7
S
9743static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9744 enum port port,
5cec258b 9745 struct intel_crtc_state *pipe_config)
96b7dfb7 9746{
8106ddbd 9747 enum intel_dpll_id id;
a3c988ea 9748 u32 temp;
96b7dfb7
S
9749
9750 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9751 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9752
9753 switch (pipe_config->ddi_pll_sel) {
3148ade7 9754 case SKL_DPLL0:
a3c988ea
ACO
9755 id = DPLL_ID_SKL_DPLL0;
9756 break;
96b7dfb7 9757 case SKL_DPLL1:
8106ddbd 9758 id = DPLL_ID_SKL_DPLL1;
96b7dfb7
S
9759 break;
9760 case SKL_DPLL2:
8106ddbd 9761 id = DPLL_ID_SKL_DPLL2;
96b7dfb7
S
9762 break;
9763 case SKL_DPLL3:
8106ddbd 9764 id = DPLL_ID_SKL_DPLL3;
96b7dfb7 9765 break;
8106ddbd
ACO
9766 default:
9767 MISSING_CASE(pipe_config->ddi_pll_sel);
9768 return;
96b7dfb7 9769 }
8106ddbd
ACO
9770
9771 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
96b7dfb7
S
9772}
9773
7d2c8175
DL
9774static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9775 enum port port,
5cec258b 9776 struct intel_crtc_state *pipe_config)
7d2c8175 9777{
8106ddbd
ACO
9778 enum intel_dpll_id id;
9779
7d2c8175
DL
9780 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9781
9782 switch (pipe_config->ddi_pll_sel) {
9783 case PORT_CLK_SEL_WRPLL1:
8106ddbd 9784 id = DPLL_ID_WRPLL1;
7d2c8175
DL
9785 break;
9786 case PORT_CLK_SEL_WRPLL2:
8106ddbd 9787 id = DPLL_ID_WRPLL2;
7d2c8175 9788 break;
00490c22 9789 case PORT_CLK_SEL_SPLL:
8106ddbd 9790 id = DPLL_ID_SPLL;
79bd23da 9791 break;
9d16da65
ACO
9792 case PORT_CLK_SEL_LCPLL_810:
9793 id = DPLL_ID_LCPLL_810;
9794 break;
9795 case PORT_CLK_SEL_LCPLL_1350:
9796 id = DPLL_ID_LCPLL_1350;
9797 break;
9798 case PORT_CLK_SEL_LCPLL_2700:
9799 id = DPLL_ID_LCPLL_2700;
9800 break;
8106ddbd
ACO
9801 default:
9802 MISSING_CASE(pipe_config->ddi_pll_sel);
9803 /* fall through */
9804 case PORT_CLK_SEL_NONE:
8106ddbd 9805 return;
7d2c8175 9806 }
8106ddbd
ACO
9807
9808 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
7d2c8175
DL
9809}
9810
cf30429e
JN
9811static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
9812 struct intel_crtc_state *pipe_config,
9813 unsigned long *power_domain_mask)
9814{
9815 struct drm_device *dev = crtc->base.dev;
9816 struct drm_i915_private *dev_priv = dev->dev_private;
9817 enum intel_display_power_domain power_domain;
9818 u32 tmp;
9819
9820 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
9821
9822 /*
9823 * XXX: Do intel_display_power_get_if_enabled before reading this (for
9824 * consistency and less surprising code; it's in always on power).
9825 */
9826 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9827 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9828 enum pipe trans_edp_pipe;
9829 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9830 default:
9831 WARN(1, "unknown pipe linked to edp transcoder\n");
9832 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9833 case TRANS_DDI_EDP_INPUT_A_ON:
9834 trans_edp_pipe = PIPE_A;
9835 break;
9836 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9837 trans_edp_pipe = PIPE_B;
9838 break;
9839 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9840 trans_edp_pipe = PIPE_C;
9841 break;
9842 }
9843
9844 if (trans_edp_pipe == crtc->pipe)
9845 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9846 }
9847
9848 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
9849 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9850 return false;
9851 *power_domain_mask |= BIT(power_domain);
9852
9853 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
9854
9855 return tmp & PIPECONF_ENABLE;
9856}
9857
4d1de975
JN
9858static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
9859 struct intel_crtc_state *pipe_config,
9860 unsigned long *power_domain_mask)
9861{
9862 struct drm_device *dev = crtc->base.dev;
9863 struct drm_i915_private *dev_priv = dev->dev_private;
9864 enum intel_display_power_domain power_domain;
9865 enum port port;
9866 enum transcoder cpu_transcoder;
9867 u32 tmp;
9868
9869 pipe_config->has_dsi_encoder = false;
9870
9871 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
9872 if (port == PORT_A)
9873 cpu_transcoder = TRANSCODER_DSI_A;
9874 else
9875 cpu_transcoder = TRANSCODER_DSI_C;
9876
9877 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9878 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9879 continue;
9880 *power_domain_mask |= BIT(power_domain);
9881
db18b6a6
ID
9882 /*
9883 * The PLL needs to be enabled with a valid divider
9884 * configuration, otherwise accessing DSI registers will hang
9885 * the machine. See BSpec North Display Engine
9886 * registers/MIPI[BXT]. We can break out here early, since we
9887 * need the same DSI PLL to be enabled for both DSI ports.
9888 */
9889 if (!intel_dsi_pll_is_enabled(dev_priv))
9890 break;
9891
4d1de975
JN
9892 /* XXX: this works for video mode only */
9893 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9894 if (!(tmp & DPI_ENABLE))
9895 continue;
9896
9897 tmp = I915_READ(MIPI_CTRL(port));
9898 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9899 continue;
9900
9901 pipe_config->cpu_transcoder = cpu_transcoder;
9902 pipe_config->has_dsi_encoder = true;
9903 break;
9904 }
9905
9906 return pipe_config->has_dsi_encoder;
9907}
9908
26804afd 9909static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
5cec258b 9910 struct intel_crtc_state *pipe_config)
26804afd
DV
9911{
9912 struct drm_device *dev = crtc->base.dev;
9913 struct drm_i915_private *dev_priv = dev->dev_private;
d452c5b6 9914 struct intel_shared_dpll *pll;
26804afd
DV
9915 enum port port;
9916 uint32_t tmp;
9917
9918 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9919
9920 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9921
ef11bdb3 9922 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
96b7dfb7 9923 skylake_get_ddi_pll(dev_priv, port, pipe_config);
3760b59c
S
9924 else if (IS_BROXTON(dev))
9925 bxt_get_ddi_pll(dev_priv, port, pipe_config);
96b7dfb7
S
9926 else
9927 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 9928
8106ddbd
ACO
9929 pll = pipe_config->shared_dpll;
9930 if (pll) {
2edd6443
ACO
9931 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9932 &pipe_config->dpll_hw_state));
d452c5b6
DV
9933 }
9934
26804afd
DV
9935 /*
9936 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9937 * DDI E. So just check whether this pipe is wired to DDI E and whether
9938 * the PCH transcoder is on.
9939 */
ca370455
DL
9940 if (INTEL_INFO(dev)->gen < 9 &&
9941 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
9942 pipe_config->has_pch_encoder = true;
9943
9944 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9945 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9946 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9947
9948 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9949 }
9950}
9951
0e8ffe1b 9952static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9953 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9954{
9955 struct drm_device *dev = crtc->base.dev;
9956 struct drm_i915_private *dev_priv = dev->dev_private;
1729050e
ID
9957 enum intel_display_power_domain power_domain;
9958 unsigned long power_domain_mask;
cf30429e 9959 bool active;
0e8ffe1b 9960
1729050e
ID
9961 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9962 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
b5482bd0 9963 return false;
1729050e
ID
9964 power_domain_mask = BIT(power_domain);
9965
8106ddbd 9966 pipe_config->shared_dpll = NULL;
c0d43d62 9967
cf30429e 9968 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
eccb140b 9969
4d1de975
JN
9970 if (IS_BROXTON(dev_priv)) {
9971 bxt_get_dsi_transcoder_state(crtc, pipe_config,
9972 &power_domain_mask);
9973 WARN_ON(active && pipe_config->has_dsi_encoder);
9974 if (pipe_config->has_dsi_encoder)
9975 active = true;
9976 }
9977
cf30429e 9978 if (!active)
1729050e 9979 goto out;
0e8ffe1b 9980
4d1de975
JN
9981 if (!pipe_config->has_dsi_encoder) {
9982 haswell_get_ddi_port_state(crtc, pipe_config);
9983 intel_get_pipe_timings(crtc, pipe_config);
9984 }
627eb5a3 9985
bc58be60 9986 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 9987
05dc698c
LL
9988 pipe_config->gamma_mode =
9989 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
9990
a1b2278e
CK
9991 if (INTEL_INFO(dev)->gen >= 9) {
9992 skl_init_scalers(dev, crtc, pipe_config);
9993 }
9994
af99ceda
CK
9995 if (INTEL_INFO(dev)->gen >= 9) {
9996 pipe_config->scaler_state.scaler_id = -1;
9997 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9998 }
9999
1729050e
ID
10000 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10001 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10002 power_domain_mask |= BIT(power_domain);
1c132b44 10003 if (INTEL_INFO(dev)->gen >= 9)
bd2e244f 10004 skylake_get_pfit_config(crtc, pipe_config);
ff6d9f55 10005 else
1c132b44 10006 ironlake_get_pfit_config(crtc, pipe_config);
bd2e244f 10007 }
88adfff1 10008
e59150dc
JB
10009 if (IS_HASWELL(dev))
10010 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10011 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 10012
4d1de975
JN
10013 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
10014 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
ebb69c95
CT
10015 pipe_config->pixel_multiplier =
10016 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10017 } else {
10018 pipe_config->pixel_multiplier = 1;
10019 }
6c49f241 10020
1729050e
ID
10021out:
10022 for_each_power_domain(power_domain, power_domain_mask)
10023 intel_display_power_put(dev_priv, power_domain);
10024
cf30429e 10025 return active;
0e8ffe1b
DV
10026}
10027
55a08b3f
ML
10028static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10029 const struct intel_plane_state *plane_state)
560b85bb
CW
10030{
10031 struct drm_device *dev = crtc->dev;
10032 struct drm_i915_private *dev_priv = dev->dev_private;
10033 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 10034 uint32_t cntl = 0, size = 0;
560b85bb 10035
55a08b3f
ML
10036 if (plane_state && plane_state->visible) {
10037 unsigned int width = plane_state->base.crtc_w;
10038 unsigned int height = plane_state->base.crtc_h;
dc41c154
VS
10039 unsigned int stride = roundup_pow_of_two(width) * 4;
10040
10041 switch (stride) {
10042 default:
10043 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10044 width, stride);
10045 stride = 256;
10046 /* fallthrough */
10047 case 256:
10048 case 512:
10049 case 1024:
10050 case 2048:
10051 break;
4b0e333e
CW
10052 }
10053
dc41c154
VS
10054 cntl |= CURSOR_ENABLE |
10055 CURSOR_GAMMA_ENABLE |
10056 CURSOR_FORMAT_ARGB |
10057 CURSOR_STRIDE(stride);
10058
10059 size = (height << 12) | width;
4b0e333e 10060 }
560b85bb 10061
dc41c154
VS
10062 if (intel_crtc->cursor_cntl != 0 &&
10063 (intel_crtc->cursor_base != base ||
10064 intel_crtc->cursor_size != size ||
10065 intel_crtc->cursor_cntl != cntl)) {
10066 /* On these chipsets we can only modify the base/size/stride
10067 * whilst the cursor is disabled.
10068 */
0b87c24e
VS
10069 I915_WRITE(CURCNTR(PIPE_A), 0);
10070 POSTING_READ(CURCNTR(PIPE_A));
dc41c154 10071 intel_crtc->cursor_cntl = 0;
4b0e333e 10072 }
560b85bb 10073
99d1f387 10074 if (intel_crtc->cursor_base != base) {
0b87c24e 10075 I915_WRITE(CURBASE(PIPE_A), base);
99d1f387
VS
10076 intel_crtc->cursor_base = base;
10077 }
4726e0b0 10078
dc41c154
VS
10079 if (intel_crtc->cursor_size != size) {
10080 I915_WRITE(CURSIZE, size);
10081 intel_crtc->cursor_size = size;
4b0e333e 10082 }
560b85bb 10083
4b0e333e 10084 if (intel_crtc->cursor_cntl != cntl) {
0b87c24e
VS
10085 I915_WRITE(CURCNTR(PIPE_A), cntl);
10086 POSTING_READ(CURCNTR(PIPE_A));
4b0e333e 10087 intel_crtc->cursor_cntl = cntl;
560b85bb 10088 }
560b85bb
CW
10089}
10090
55a08b3f
ML
10091static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10092 const struct intel_plane_state *plane_state)
65a21cd6
JB
10093{
10094 struct drm_device *dev = crtc->dev;
10095 struct drm_i915_private *dev_priv = dev->dev_private;
10096 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10097 int pipe = intel_crtc->pipe;
663f3122 10098 uint32_t cntl = 0;
4b0e333e 10099
55a08b3f 10100 if (plane_state && plane_state->visible) {
4b0e333e 10101 cntl = MCURSOR_GAMMA_ENABLE;
55a08b3f 10102 switch (plane_state->base.crtc_w) {
4726e0b0
SK
10103 case 64:
10104 cntl |= CURSOR_MODE_64_ARGB_AX;
10105 break;
10106 case 128:
10107 cntl |= CURSOR_MODE_128_ARGB_AX;
10108 break;
10109 case 256:
10110 cntl |= CURSOR_MODE_256_ARGB_AX;
10111 break;
10112 default:
55a08b3f 10113 MISSING_CASE(plane_state->base.crtc_w);
4726e0b0 10114 return;
65a21cd6 10115 }
4b0e333e 10116 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7 10117
fc6f93bc 10118 if (HAS_DDI(dev))
47bf17a7 10119 cntl |= CURSOR_PIPE_CSC_ENABLE;
65a21cd6 10120
55a08b3f
ML
10121 if (plane_state->base.rotation == BIT(DRM_ROTATE_180))
10122 cntl |= CURSOR_ROTATE_180;
10123 }
4398ad45 10124
4b0e333e
CW
10125 if (intel_crtc->cursor_cntl != cntl) {
10126 I915_WRITE(CURCNTR(pipe), cntl);
10127 POSTING_READ(CURCNTR(pipe));
10128 intel_crtc->cursor_cntl = cntl;
65a21cd6 10129 }
4b0e333e 10130
65a21cd6 10131 /* and commit changes on next vblank */
5efb3e28
VS
10132 I915_WRITE(CURBASE(pipe), base);
10133 POSTING_READ(CURBASE(pipe));
99d1f387
VS
10134
10135 intel_crtc->cursor_base = base;
65a21cd6
JB
10136}
10137
cda4b7d3 10138/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f 10139static void intel_crtc_update_cursor(struct drm_crtc *crtc,
55a08b3f 10140 const struct intel_plane_state *plane_state)
cda4b7d3
CW
10141{
10142 struct drm_device *dev = crtc->dev;
10143 struct drm_i915_private *dev_priv = dev->dev_private;
10144 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10145 int pipe = intel_crtc->pipe;
55a08b3f
ML
10146 u32 base = intel_crtc->cursor_addr;
10147 u32 pos = 0;
cda4b7d3 10148
55a08b3f
ML
10149 if (plane_state) {
10150 int x = plane_state->base.crtc_x;
10151 int y = plane_state->base.crtc_y;
cda4b7d3 10152
55a08b3f
ML
10153 if (x < 0) {
10154 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10155 x = -x;
10156 }
10157 pos |= x << CURSOR_X_SHIFT;
cda4b7d3 10158
55a08b3f
ML
10159 if (y < 0) {
10160 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10161 y = -y;
10162 }
10163 pos |= y << CURSOR_Y_SHIFT;
10164
10165 /* ILK+ do this automagically */
10166 if (HAS_GMCH_DISPLAY(dev) &&
10167 plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
10168 base += (plane_state->base.crtc_h *
10169 plane_state->base.crtc_w - 1) * 4;
10170 }
cda4b7d3 10171 }
cda4b7d3 10172
5efb3e28
VS
10173 I915_WRITE(CURPOS(pipe), pos);
10174
8ac54669 10175 if (IS_845G(dev) || IS_I865G(dev))
55a08b3f 10176 i845_update_cursor(crtc, base, plane_state);
5efb3e28 10177 else
55a08b3f 10178 i9xx_update_cursor(crtc, base, plane_state);
cda4b7d3
CW
10179}
10180
dc41c154
VS
10181static bool cursor_size_ok(struct drm_device *dev,
10182 uint32_t width, uint32_t height)
10183{
10184 if (width == 0 || height == 0)
10185 return false;
10186
10187 /*
10188 * 845g/865g are special in that they are only limited by
10189 * the width of their cursors, the height is arbitrary up to
10190 * the precision of the register. Everything else requires
10191 * square cursors, limited to a few power-of-two sizes.
10192 */
10193 if (IS_845G(dev) || IS_I865G(dev)) {
10194 if ((width & 63) != 0)
10195 return false;
10196
10197 if (width > (IS_845G(dev) ? 64 : 512))
10198 return false;
10199
10200 if (height > 1023)
10201 return false;
10202 } else {
10203 switch (width | height) {
10204 case 256:
10205 case 128:
10206 if (IS_GEN2(dev))
10207 return false;
10208 case 64:
10209 break;
10210 default:
10211 return false;
10212 }
10213 }
10214
10215 return true;
10216}
10217
79e53945
JB
10218/* VESA 640x480x72Hz mode to set on the pipe */
10219static struct drm_display_mode load_detect_mode = {
10220 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10221 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10222};
10223
a8bb6818
DV
10224struct drm_framebuffer *
10225__intel_framebuffer_create(struct drm_device *dev,
10226 struct drm_mode_fb_cmd2 *mode_cmd,
10227 struct drm_i915_gem_object *obj)
d2dff872
CW
10228{
10229 struct intel_framebuffer *intel_fb;
10230 int ret;
10231
10232 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
dcb1394e 10233 if (!intel_fb)
d2dff872 10234 return ERR_PTR(-ENOMEM);
d2dff872
CW
10235
10236 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
10237 if (ret)
10238 goto err;
d2dff872
CW
10239
10240 return &intel_fb->base;
dcb1394e 10241
dd4916c5 10242err:
dd4916c5 10243 kfree(intel_fb);
dd4916c5 10244 return ERR_PTR(ret);
d2dff872
CW
10245}
10246
b5ea642a 10247static struct drm_framebuffer *
a8bb6818
DV
10248intel_framebuffer_create(struct drm_device *dev,
10249 struct drm_mode_fb_cmd2 *mode_cmd,
10250 struct drm_i915_gem_object *obj)
10251{
10252 struct drm_framebuffer *fb;
10253 int ret;
10254
10255 ret = i915_mutex_lock_interruptible(dev);
10256 if (ret)
10257 return ERR_PTR(ret);
10258 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10259 mutex_unlock(&dev->struct_mutex);
10260
10261 return fb;
10262}
10263
d2dff872
CW
10264static u32
10265intel_framebuffer_pitch_for_width(int width, int bpp)
10266{
10267 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10268 return ALIGN(pitch, 64);
10269}
10270
10271static u32
10272intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10273{
10274 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 10275 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
10276}
10277
10278static struct drm_framebuffer *
10279intel_framebuffer_create_for_mode(struct drm_device *dev,
10280 struct drm_display_mode *mode,
10281 int depth, int bpp)
10282{
dcb1394e 10283 struct drm_framebuffer *fb;
d2dff872 10284 struct drm_i915_gem_object *obj;
0fed39bd 10285 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
10286
10287 obj = i915_gem_alloc_object(dev,
10288 intel_framebuffer_size_for_mode(mode, bpp));
10289 if (obj == NULL)
10290 return ERR_PTR(-ENOMEM);
10291
10292 mode_cmd.width = mode->hdisplay;
10293 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
10294 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10295 bpp);
5ca0c34a 10296 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872 10297
dcb1394e
LW
10298 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10299 if (IS_ERR(fb))
10300 drm_gem_object_unreference_unlocked(&obj->base);
10301
10302 return fb;
d2dff872
CW
10303}
10304
10305static struct drm_framebuffer *
10306mode_fits_in_fbdev(struct drm_device *dev,
10307 struct drm_display_mode *mode)
10308{
0695726e 10309#ifdef CONFIG_DRM_FBDEV_EMULATION
d2dff872
CW
10310 struct drm_i915_private *dev_priv = dev->dev_private;
10311 struct drm_i915_gem_object *obj;
10312 struct drm_framebuffer *fb;
10313
4c0e5528 10314 if (!dev_priv->fbdev)
d2dff872
CW
10315 return NULL;
10316
4c0e5528 10317 if (!dev_priv->fbdev->fb)
d2dff872
CW
10318 return NULL;
10319
4c0e5528
DV
10320 obj = dev_priv->fbdev->fb->obj;
10321 BUG_ON(!obj);
10322
8bcd4553 10323 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
10324 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10325 fb->bits_per_pixel))
d2dff872
CW
10326 return NULL;
10327
01f2c773 10328 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
10329 return NULL;
10330
edde3617 10331 drm_framebuffer_reference(fb);
d2dff872 10332 return fb;
4520f53a
DV
10333#else
10334 return NULL;
10335#endif
d2dff872
CW
10336}
10337
d3a40d1b
ACO
10338static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10339 struct drm_crtc *crtc,
10340 struct drm_display_mode *mode,
10341 struct drm_framebuffer *fb,
10342 int x, int y)
10343{
10344 struct drm_plane_state *plane_state;
10345 int hdisplay, vdisplay;
10346 int ret;
10347
10348 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10349 if (IS_ERR(plane_state))
10350 return PTR_ERR(plane_state);
10351
10352 if (mode)
10353 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10354 else
10355 hdisplay = vdisplay = 0;
10356
10357 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10358 if (ret)
10359 return ret;
10360 drm_atomic_set_fb_for_plane(plane_state, fb);
10361 plane_state->crtc_x = 0;
10362 plane_state->crtc_y = 0;
10363 plane_state->crtc_w = hdisplay;
10364 plane_state->crtc_h = vdisplay;
10365 plane_state->src_x = x << 16;
10366 plane_state->src_y = y << 16;
10367 plane_state->src_w = hdisplay << 16;
10368 plane_state->src_h = vdisplay << 16;
10369
10370 return 0;
10371}
10372
d2434ab7 10373bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 10374 struct drm_display_mode *mode,
51fd371b
RC
10375 struct intel_load_detect_pipe *old,
10376 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
10377{
10378 struct intel_crtc *intel_crtc;
d2434ab7
DV
10379 struct intel_encoder *intel_encoder =
10380 intel_attached_encoder(connector);
79e53945 10381 struct drm_crtc *possible_crtc;
4ef69c7a 10382 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
10383 struct drm_crtc *crtc = NULL;
10384 struct drm_device *dev = encoder->dev;
94352cf9 10385 struct drm_framebuffer *fb;
51fd371b 10386 struct drm_mode_config *config = &dev->mode_config;
edde3617 10387 struct drm_atomic_state *state = NULL, *restore_state = NULL;
944b0c76 10388 struct drm_connector_state *connector_state;
4be07317 10389 struct intel_crtc_state *crtc_state;
51fd371b 10390 int ret, i = -1;
79e53945 10391
d2dff872 10392 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10393 connector->base.id, connector->name,
8e329a03 10394 encoder->base.id, encoder->name);
d2dff872 10395
edde3617
ML
10396 old->restore_state = NULL;
10397
51fd371b
RC
10398retry:
10399 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10400 if (ret)
ad3c558f 10401 goto fail;
6e9f798d 10402
79e53945
JB
10403 /*
10404 * Algorithm gets a little messy:
7a5e4805 10405 *
79e53945
JB
10406 * - if the connector already has an assigned crtc, use it (but make
10407 * sure it's on first)
7a5e4805 10408 *
79e53945
JB
10409 * - try to find the first unused crtc that can drive this connector,
10410 * and use that if we find one
79e53945
JB
10411 */
10412
10413 /* See if we already have a CRTC for this connector */
edde3617
ML
10414 if (connector->state->crtc) {
10415 crtc = connector->state->crtc;
8261b191 10416
51fd371b 10417 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de 10418 if (ret)
ad3c558f 10419 goto fail;
8261b191
CW
10420
10421 /* Make sure the crtc and connector are running */
edde3617 10422 goto found;
79e53945
JB
10423 }
10424
10425 /* Find an unused one (if possible) */
70e1e0ec 10426 for_each_crtc(dev, possible_crtc) {
79e53945
JB
10427 i++;
10428 if (!(encoder->possible_crtcs & (1 << i)))
10429 continue;
edde3617
ML
10430
10431 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
10432 if (ret)
10433 goto fail;
10434
10435 if (possible_crtc->state->enable) {
10436 drm_modeset_unlock(&possible_crtc->mutex);
a459249c 10437 continue;
edde3617 10438 }
a459249c
VS
10439
10440 crtc = possible_crtc;
10441 break;
79e53945
JB
10442 }
10443
10444 /*
10445 * If we didn't find an unused CRTC, don't use any.
10446 */
10447 if (!crtc) {
7173188d 10448 DRM_DEBUG_KMS("no pipe available for load-detect\n");
ad3c558f 10449 goto fail;
79e53945
JB
10450 }
10451
edde3617
ML
10452found:
10453 intel_crtc = to_intel_crtc(crtc);
10454
4d02e2de
DV
10455 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10456 if (ret)
ad3c558f 10457 goto fail;
79e53945 10458
83a57153 10459 state = drm_atomic_state_alloc(dev);
edde3617
ML
10460 restore_state = drm_atomic_state_alloc(dev);
10461 if (!state || !restore_state) {
10462 ret = -ENOMEM;
10463 goto fail;
10464 }
83a57153
ACO
10465
10466 state->acquire_ctx = ctx;
edde3617 10467 restore_state->acquire_ctx = ctx;
83a57153 10468
944b0c76
ACO
10469 connector_state = drm_atomic_get_connector_state(state, connector);
10470 if (IS_ERR(connector_state)) {
10471 ret = PTR_ERR(connector_state);
10472 goto fail;
10473 }
10474
edde3617
ML
10475 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
10476 if (ret)
10477 goto fail;
944b0c76 10478
4be07317
ACO
10479 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10480 if (IS_ERR(crtc_state)) {
10481 ret = PTR_ERR(crtc_state);
10482 goto fail;
10483 }
10484
49d6fa21 10485 crtc_state->base.active = crtc_state->base.enable = true;
4be07317 10486
6492711d
CW
10487 if (!mode)
10488 mode = &load_detect_mode;
79e53945 10489
d2dff872
CW
10490 /* We need a framebuffer large enough to accommodate all accesses
10491 * that the plane may generate whilst we perform load detection.
10492 * We can not rely on the fbcon either being present (we get called
10493 * during its initialisation to detect all boot displays, or it may
10494 * not even exist) or that it is large enough to satisfy the
10495 * requested mode.
10496 */
94352cf9
DV
10497 fb = mode_fits_in_fbdev(dev, mode);
10498 if (fb == NULL) {
d2dff872 10499 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9 10500 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
d2dff872
CW
10501 } else
10502 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 10503 if (IS_ERR(fb)) {
d2dff872 10504 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 10505 goto fail;
79e53945 10506 }
79e53945 10507
d3a40d1b
ACO
10508 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10509 if (ret)
10510 goto fail;
10511
edde3617
ML
10512 drm_framebuffer_unreference(fb);
10513
10514 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
10515 if (ret)
10516 goto fail;
10517
10518 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
10519 if (!ret)
10520 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
10521 if (!ret)
10522 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
10523 if (ret) {
10524 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
10525 goto fail;
10526 }
8c7b5ccb 10527
3ba86073
ML
10528 ret = drm_atomic_commit(state);
10529 if (ret) {
6492711d 10530 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
412b61d8 10531 goto fail;
79e53945 10532 }
edde3617
ML
10533
10534 old->restore_state = restore_state;
7173188d 10535
79e53945 10536 /* let the connector get through one full cycle before testing */
9d0498a2 10537 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 10538 return true;
412b61d8 10539
ad3c558f 10540fail:
e5d958ef 10541 drm_atomic_state_free(state);
edde3617
ML
10542 drm_atomic_state_free(restore_state);
10543 restore_state = state = NULL;
83a57153 10544
51fd371b
RC
10545 if (ret == -EDEADLK) {
10546 drm_modeset_backoff(ctx);
10547 goto retry;
10548 }
10549
412b61d8 10550 return false;
79e53945
JB
10551}
10552
d2434ab7 10553void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
10554 struct intel_load_detect_pipe *old,
10555 struct drm_modeset_acquire_ctx *ctx)
79e53945 10556{
d2434ab7
DV
10557 struct intel_encoder *intel_encoder =
10558 intel_attached_encoder(connector);
4ef69c7a 10559 struct drm_encoder *encoder = &intel_encoder->base;
edde3617 10560 struct drm_atomic_state *state = old->restore_state;
d3a40d1b 10561 int ret;
79e53945 10562
d2dff872 10563 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10564 connector->base.id, connector->name,
8e329a03 10565 encoder->base.id, encoder->name);
d2dff872 10566
edde3617 10567 if (!state)
0622a53c 10568 return;
79e53945 10569
edde3617
ML
10570 ret = drm_atomic_commit(state);
10571 if (ret) {
10572 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
10573 drm_atomic_state_free(state);
10574 }
79e53945
JB
10575}
10576
da4a1efa 10577static int i9xx_pll_refclk(struct drm_device *dev,
5cec258b 10578 const struct intel_crtc_state *pipe_config)
da4a1efa
VS
10579{
10580 struct drm_i915_private *dev_priv = dev->dev_private;
10581 u32 dpll = pipe_config->dpll_hw_state.dpll;
10582
10583 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 10584 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
10585 else if (HAS_PCH_SPLIT(dev))
10586 return 120000;
10587 else if (!IS_GEN2(dev))
10588 return 96000;
10589 else
10590 return 48000;
10591}
10592
79e53945 10593/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc 10594static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 10595 struct intel_crtc_state *pipe_config)
79e53945 10596{
f1f644dc 10597 struct drm_device *dev = crtc->base.dev;
79e53945 10598 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 10599 int pipe = pipe_config->cpu_transcoder;
293623f7 10600 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
10601 u32 fp;
10602 intel_clock_t clock;
dccbea3b 10603 int port_clock;
da4a1efa 10604 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
10605
10606 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 10607 fp = pipe_config->dpll_hw_state.fp0;
79e53945 10608 else
293623f7 10609 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
10610
10611 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
10612 if (IS_PINEVIEW(dev)) {
10613 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10614 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
10615 } else {
10616 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10617 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10618 }
10619
a6c45cf0 10620 if (!IS_GEN2(dev)) {
f2b115e6
AJ
10621 if (IS_PINEVIEW(dev))
10622 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10623 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
10624 else
10625 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
10626 DPLL_FPA01_P1_POST_DIV_SHIFT);
10627
10628 switch (dpll & DPLL_MODE_MASK) {
10629 case DPLLB_MODE_DAC_SERIAL:
10630 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10631 5 : 10;
10632 break;
10633 case DPLLB_MODE_LVDS:
10634 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10635 7 : 14;
10636 break;
10637 default:
28c97730 10638 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 10639 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 10640 return;
79e53945
JB
10641 }
10642
ac58c3f0 10643 if (IS_PINEVIEW(dev))
dccbea3b 10644 port_clock = pnv_calc_dpll_params(refclk, &clock);
ac58c3f0 10645 else
dccbea3b 10646 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945 10647 } else {
0fb58223 10648 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 10649 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
10650
10651 if (is_lvds) {
10652 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10653 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
10654
10655 if (lvds & LVDS_CLKB_POWER_UP)
10656 clock.p2 = 7;
10657 else
10658 clock.p2 = 14;
79e53945
JB
10659 } else {
10660 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10661 clock.p1 = 2;
10662 else {
10663 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10664 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10665 }
10666 if (dpll & PLL_P2_DIVIDE_BY_4)
10667 clock.p2 = 4;
10668 else
10669 clock.p2 = 2;
79e53945 10670 }
da4a1efa 10671
dccbea3b 10672 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945
JB
10673 }
10674
18442d08
VS
10675 /*
10676 * This value includes pixel_multiplier. We will use
241bfc38 10677 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
10678 * encoder's get_config() function.
10679 */
dccbea3b 10680 pipe_config->port_clock = port_clock;
f1f644dc
JB
10681}
10682
6878da05
VS
10683int intel_dotclock_calculate(int link_freq,
10684 const struct intel_link_m_n *m_n)
f1f644dc 10685{
f1f644dc
JB
10686 /*
10687 * The calculation for the data clock is:
1041a02f 10688 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 10689 * But we want to avoid losing precison if possible, so:
1041a02f 10690 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
10691 *
10692 * and the link clock is simpler:
1041a02f 10693 * link_clock = (m * link_clock) / n
f1f644dc
JB
10694 */
10695
6878da05
VS
10696 if (!m_n->link_n)
10697 return 0;
f1f644dc 10698
6878da05
VS
10699 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10700}
f1f644dc 10701
18442d08 10702static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 10703 struct intel_crtc_state *pipe_config)
6878da05 10704{
e3b247da 10705 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
79e53945 10706
18442d08
VS
10707 /* read out port_clock from the DPLL */
10708 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 10709
f1f644dc 10710 /*
e3b247da
VS
10711 * In case there is an active pipe without active ports,
10712 * we may need some idea for the dotclock anyway.
10713 * Calculate one based on the FDI configuration.
79e53945 10714 */
2d112de7 10715 pipe_config->base.adjusted_mode.crtc_clock =
21a727b3 10716 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
18442d08 10717 &pipe_config->fdi_m_n);
79e53945
JB
10718}
10719
10720/** Returns the currently programmed mode of the given pipe. */
10721struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10722 struct drm_crtc *crtc)
10723{
548f245b 10724 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 10725 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 10726 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
79e53945 10727 struct drm_display_mode *mode;
3f36b937 10728 struct intel_crtc_state *pipe_config;
fe2b8f9d
PZ
10729 int htot = I915_READ(HTOTAL(cpu_transcoder));
10730 int hsync = I915_READ(HSYNC(cpu_transcoder));
10731 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10732 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 10733 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
10734
10735 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10736 if (!mode)
10737 return NULL;
10738
3f36b937
TU
10739 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10740 if (!pipe_config) {
10741 kfree(mode);
10742 return NULL;
10743 }
10744
f1f644dc
JB
10745 /*
10746 * Construct a pipe_config sufficient for getting the clock info
10747 * back out of crtc_clock_get.
10748 *
10749 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10750 * to use a real value here instead.
10751 */
3f36b937
TU
10752 pipe_config->cpu_transcoder = (enum transcoder) pipe;
10753 pipe_config->pixel_multiplier = 1;
10754 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10755 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10756 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
10757 i9xx_crtc_clock_get(intel_crtc, pipe_config);
10758
10759 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
79e53945
JB
10760 mode->hdisplay = (htot & 0xffff) + 1;
10761 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10762 mode->hsync_start = (hsync & 0xffff) + 1;
10763 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10764 mode->vdisplay = (vtot & 0xffff) + 1;
10765 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10766 mode->vsync_start = (vsync & 0xffff) + 1;
10767 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10768
10769 drm_mode_set_name(mode);
79e53945 10770
3f36b937
TU
10771 kfree(pipe_config);
10772
79e53945
JB
10773 return mode;
10774}
10775
f047e395
CW
10776void intel_mark_busy(struct drm_device *dev)
10777{
c67a470b
PZ
10778 struct drm_i915_private *dev_priv = dev->dev_private;
10779
f62a0076
CW
10780 if (dev_priv->mm.busy)
10781 return;
10782
43694d69 10783 intel_runtime_pm_get(dev_priv);
c67a470b 10784 i915_update_gfx_val(dev_priv);
43cf3bf0
CW
10785 if (INTEL_INFO(dev)->gen >= 6)
10786 gen6_rps_busy(dev_priv);
f62a0076 10787 dev_priv->mm.busy = true;
f047e395
CW
10788}
10789
10790void intel_mark_idle(struct drm_device *dev)
652c393a 10791{
c67a470b 10792 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 10793
f62a0076
CW
10794 if (!dev_priv->mm.busy)
10795 return;
10796
10797 dev_priv->mm.busy = false;
10798
3d13ef2e 10799 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 10800 gen6_rps_idle(dev->dev_private);
bb4cdd53 10801
43694d69 10802 intel_runtime_pm_put(dev_priv);
652c393a
JB
10803}
10804
79e53945
JB
10805static void intel_crtc_destroy(struct drm_crtc *crtc)
10806{
10807 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
10808 struct drm_device *dev = crtc->dev;
10809 struct intel_unpin_work *work;
67e77c5a 10810
5e2d7afc 10811 spin_lock_irq(&dev->event_lock);
67e77c5a
DV
10812 work = intel_crtc->unpin_work;
10813 intel_crtc->unpin_work = NULL;
5e2d7afc 10814 spin_unlock_irq(&dev->event_lock);
67e77c5a
DV
10815
10816 if (work) {
10817 cancel_work_sync(&work->work);
10818 kfree(work);
10819 }
79e53945
JB
10820
10821 drm_crtc_cleanup(crtc);
67e77c5a 10822
79e53945
JB
10823 kfree(intel_crtc);
10824}
10825
6b95a207
KH
10826static void intel_unpin_work_fn(struct work_struct *__work)
10827{
10828 struct intel_unpin_work *work =
10829 container_of(__work, struct intel_unpin_work, work);
a9ff8714
VS
10830 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10831 struct drm_device *dev = crtc->base.dev;
10832 struct drm_plane *primary = crtc->base.primary;
6b95a207 10833
b4a98e57 10834 mutex_lock(&dev->struct_mutex);
3465c580 10835 intel_unpin_fb_obj(work->old_fb, primary->state->rotation);
05394f39 10836 drm_gem_object_unreference(&work->pending_flip_obj->base);
d9e86c0e 10837
f06cc1b9 10838 if (work->flip_queued_req)
146d84f0 10839 i915_gem_request_assign(&work->flip_queued_req, NULL);
b4a98e57
CW
10840 mutex_unlock(&dev->struct_mutex);
10841
a9ff8714 10842 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
1eb52238 10843 intel_fbc_post_update(crtc);
89ed88ba 10844 drm_framebuffer_unreference(work->old_fb);
f99d7069 10845
a9ff8714
VS
10846 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10847 atomic_dec(&crtc->unpin_work_count);
b4a98e57 10848
6b95a207
KH
10849 kfree(work);
10850}
10851
1afe3e9d 10852static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 10853 struct drm_crtc *crtc)
6b95a207 10854{
6b95a207
KH
10855 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10856 struct intel_unpin_work *work;
6b95a207
KH
10857 unsigned long flags;
10858
10859 /* Ignore early vblank irqs */
10860 if (intel_crtc == NULL)
10861 return;
10862
f326038a
DV
10863 /*
10864 * This is called both by irq handlers and the reset code (to complete
10865 * lost pageflips) so needs the full irqsave spinlocks.
10866 */
6b95a207
KH
10867 spin_lock_irqsave(&dev->event_lock, flags);
10868 work = intel_crtc->unpin_work;
e7d841ca
CW
10869
10870 /* Ensure we don't miss a work->pending update ... */
10871 smp_rmb();
10872
10873 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
10874 spin_unlock_irqrestore(&dev->event_lock, flags);
10875 return;
10876 }
10877
d6bbafa1 10878 page_flip_completed(intel_crtc);
0af7e4df 10879
6b95a207 10880 spin_unlock_irqrestore(&dev->event_lock, flags);
6b95a207
KH
10881}
10882
1afe3e9d
JB
10883void intel_finish_page_flip(struct drm_device *dev, int pipe)
10884{
fbee40df 10885 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10886 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10887
49b14a5c 10888 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10889}
10890
10891void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10892{
fbee40df 10893 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10894 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10895
49b14a5c 10896 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10897}
10898
75f7f3ec
VS
10899/* Is 'a' after or equal to 'b'? */
10900static bool g4x_flip_count_after_eq(u32 a, u32 b)
10901{
10902 return !((a - b) & 0x80000000);
10903}
10904
10905static bool page_flip_finished(struct intel_crtc *crtc)
10906{
10907 struct drm_device *dev = crtc->base.dev;
10908 struct drm_i915_private *dev_priv = dev->dev_private;
c19ae989 10909 unsigned reset_counter;
75f7f3ec 10910
c19ae989 10911 reset_counter = i915_reset_counter(&dev_priv->gpu_error);
7f1847eb 10912 if (crtc->reset_counter != reset_counter)
bdfa7542
VS
10913 return true;
10914
75f7f3ec
VS
10915 /*
10916 * The relevant registers doen't exist on pre-ctg.
10917 * As the flip done interrupt doesn't trigger for mmio
10918 * flips on gmch platforms, a flip count check isn't
10919 * really needed there. But since ctg has the registers,
10920 * include it in the check anyway.
10921 */
10922 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10923 return true;
10924
e8861675
ML
10925 /*
10926 * BDW signals flip done immediately if the plane
10927 * is disabled, even if the plane enable is already
10928 * armed to occur at the next vblank :(
10929 */
10930
75f7f3ec
VS
10931 /*
10932 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10933 * used the same base address. In that case the mmio flip might
10934 * have completed, but the CS hasn't even executed the flip yet.
10935 *
10936 * A flip count check isn't enough as the CS might have updated
10937 * the base address just after start of vblank, but before we
10938 * managed to process the interrupt. This means we'd complete the
10939 * CS flip too soon.
10940 *
10941 * Combining both checks should get us a good enough result. It may
10942 * still happen that the CS flip has been executed, but has not
10943 * yet actually completed. But in case the base address is the same
10944 * anyway, we don't really care.
10945 */
10946 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10947 crtc->unpin_work->gtt_offset &&
fd8f507c 10948 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
75f7f3ec
VS
10949 crtc->unpin_work->flip_count);
10950}
10951
6b95a207
KH
10952void intel_prepare_page_flip(struct drm_device *dev, int plane)
10953{
fbee40df 10954 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
10955 struct intel_crtc *intel_crtc =
10956 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10957 unsigned long flags;
10958
f326038a
DV
10959
10960 /*
10961 * This is called both by irq handlers and the reset code (to complete
10962 * lost pageflips) so needs the full irqsave spinlocks.
10963 *
10964 * NB: An MMIO update of the plane base pointer will also
e7d841ca
CW
10965 * generate a page-flip completion irq, i.e. every modeset
10966 * is also accompanied by a spurious intel_prepare_page_flip().
10967 */
6b95a207 10968 spin_lock_irqsave(&dev->event_lock, flags);
75f7f3ec 10969 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
e7d841ca 10970 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
10971 spin_unlock_irqrestore(&dev->event_lock, flags);
10972}
10973
6042639c 10974static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
e7d841ca
CW
10975{
10976 /* Ensure that the work item is consistent when activating it ... */
10977 smp_wmb();
6042639c 10978 atomic_set(&work->pending, INTEL_FLIP_PENDING);
e7d841ca
CW
10979 /* and that it is marked active as soon as the irq could fire. */
10980 smp_wmb();
10981}
10982
8c9f3aaf
JB
10983static int intel_gen2_queue_flip(struct drm_device *dev,
10984 struct drm_crtc *crtc,
10985 struct drm_framebuffer *fb,
ed8d1975 10986 struct drm_i915_gem_object *obj,
6258fbe2 10987 struct drm_i915_gem_request *req,
ed8d1975 10988 uint32_t flags)
8c9f3aaf 10989{
4a570db5 10990 struct intel_engine_cs *engine = req->engine;
8c9f3aaf 10991 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
10992 u32 flip_mask;
10993 int ret;
10994
5fb9de1a 10995 ret = intel_ring_begin(req, 6);
8c9f3aaf 10996 if (ret)
4fa62c89 10997 return ret;
8c9f3aaf
JB
10998
10999 /* Can't queue multiple flips, so wait for the previous
11000 * one to finish before executing the next.
11001 */
11002 if (intel_crtc->plane)
11003 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11004 else
11005 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
e2f80391
TU
11006 intel_ring_emit(engine, MI_WAIT_FOR_EVENT | flip_mask);
11007 intel_ring_emit(engine, MI_NOOP);
11008 intel_ring_emit(engine, MI_DISPLAY_FLIP |
6d90c952 11009 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
e2f80391
TU
11010 intel_ring_emit(engine, fb->pitches[0]);
11011 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset);
11012 intel_ring_emit(engine, 0); /* aux display base address, unused */
e7d841ca 11013
6042639c 11014 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11015 return 0;
8c9f3aaf
JB
11016}
11017
11018static int intel_gen3_queue_flip(struct drm_device *dev,
11019 struct drm_crtc *crtc,
11020 struct drm_framebuffer *fb,
ed8d1975 11021 struct drm_i915_gem_object *obj,
6258fbe2 11022 struct drm_i915_gem_request *req,
ed8d1975 11023 uint32_t flags)
8c9f3aaf 11024{
4a570db5 11025 struct intel_engine_cs *engine = req->engine;
8c9f3aaf 11026 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
11027 u32 flip_mask;
11028 int ret;
11029
5fb9de1a 11030 ret = intel_ring_begin(req, 6);
8c9f3aaf 11031 if (ret)
4fa62c89 11032 return ret;
8c9f3aaf
JB
11033
11034 if (intel_crtc->plane)
11035 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11036 else
11037 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
e2f80391
TU
11038 intel_ring_emit(engine, MI_WAIT_FOR_EVENT | flip_mask);
11039 intel_ring_emit(engine, MI_NOOP);
11040 intel_ring_emit(engine, MI_DISPLAY_FLIP_I915 |
6d90c952 11041 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
e2f80391
TU
11042 intel_ring_emit(engine, fb->pitches[0]);
11043 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset);
11044 intel_ring_emit(engine, MI_NOOP);
6d90c952 11045
6042639c 11046 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11047 return 0;
8c9f3aaf
JB
11048}
11049
11050static int intel_gen4_queue_flip(struct drm_device *dev,
11051 struct drm_crtc *crtc,
11052 struct drm_framebuffer *fb,
ed8d1975 11053 struct drm_i915_gem_object *obj,
6258fbe2 11054 struct drm_i915_gem_request *req,
ed8d1975 11055 uint32_t flags)
8c9f3aaf 11056{
4a570db5 11057 struct intel_engine_cs *engine = req->engine;
8c9f3aaf
JB
11058 struct drm_i915_private *dev_priv = dev->dev_private;
11059 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11060 uint32_t pf, pipesrc;
11061 int ret;
11062
5fb9de1a 11063 ret = intel_ring_begin(req, 4);
8c9f3aaf 11064 if (ret)
4fa62c89 11065 return ret;
8c9f3aaf
JB
11066
11067 /* i965+ uses the linear or tiled offsets from the
11068 * Display Registers (which do not change across a page-flip)
11069 * so we need only reprogram the base address.
11070 */
e2f80391 11071 intel_ring_emit(engine, MI_DISPLAY_FLIP |
6d90c952 11072 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
e2f80391
TU
11073 intel_ring_emit(engine, fb->pitches[0]);
11074 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset |
c2c75131 11075 obj->tiling_mode);
8c9f3aaf
JB
11076
11077 /* XXX Enabling the panel-fitter across page-flip is so far
11078 * untested on non-native modes, so ignore it for now.
11079 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11080 */
11081 pf = 0;
11082 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
e2f80391 11083 intel_ring_emit(engine, pf | pipesrc);
e7d841ca 11084
6042639c 11085 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11086 return 0;
8c9f3aaf
JB
11087}
11088
11089static int intel_gen6_queue_flip(struct drm_device *dev,
11090 struct drm_crtc *crtc,
11091 struct drm_framebuffer *fb,
ed8d1975 11092 struct drm_i915_gem_object *obj,
6258fbe2 11093 struct drm_i915_gem_request *req,
ed8d1975 11094 uint32_t flags)
8c9f3aaf 11095{
4a570db5 11096 struct intel_engine_cs *engine = req->engine;
8c9f3aaf
JB
11097 struct drm_i915_private *dev_priv = dev->dev_private;
11098 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11099 uint32_t pf, pipesrc;
11100 int ret;
11101
5fb9de1a 11102 ret = intel_ring_begin(req, 4);
8c9f3aaf 11103 if (ret)
4fa62c89 11104 return ret;
8c9f3aaf 11105
e2f80391 11106 intel_ring_emit(engine, MI_DISPLAY_FLIP |
6d90c952 11107 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
e2f80391
TU
11108 intel_ring_emit(engine, fb->pitches[0] | obj->tiling_mode);
11109 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset);
8c9f3aaf 11110
dc257cf1
DV
11111 /* Contrary to the suggestions in the documentation,
11112 * "Enable Panel Fitter" does not seem to be required when page
11113 * flipping with a non-native mode, and worse causes a normal
11114 * modeset to fail.
11115 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11116 */
11117 pf = 0;
8c9f3aaf 11118 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
e2f80391 11119 intel_ring_emit(engine, pf | pipesrc);
e7d841ca 11120
6042639c 11121 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11122 return 0;
8c9f3aaf
JB
11123}
11124
7c9017e5
JB
11125static int intel_gen7_queue_flip(struct drm_device *dev,
11126 struct drm_crtc *crtc,
11127 struct drm_framebuffer *fb,
ed8d1975 11128 struct drm_i915_gem_object *obj,
6258fbe2 11129 struct drm_i915_gem_request *req,
ed8d1975 11130 uint32_t flags)
7c9017e5 11131{
4a570db5 11132 struct intel_engine_cs *engine = req->engine;
7c9017e5 11133 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cb05d8de 11134 uint32_t plane_bit = 0;
ffe74d75
CW
11135 int len, ret;
11136
eba905b2 11137 switch (intel_crtc->plane) {
cb05d8de
DV
11138 case PLANE_A:
11139 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11140 break;
11141 case PLANE_B:
11142 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11143 break;
11144 case PLANE_C:
11145 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11146 break;
11147 default:
11148 WARN_ONCE(1, "unknown plane in flip command\n");
4fa62c89 11149 return -ENODEV;
cb05d8de
DV
11150 }
11151
ffe74d75 11152 len = 4;
e2f80391 11153 if (engine->id == RCS) {
ffe74d75 11154 len += 6;
f476828a
DL
11155 /*
11156 * On Gen 8, SRM is now taking an extra dword to accommodate
11157 * 48bits addresses, and we need a NOOP for the batch size to
11158 * stay even.
11159 */
11160 if (IS_GEN8(dev))
11161 len += 2;
11162 }
ffe74d75 11163
f66fab8e
VS
11164 /*
11165 * BSpec MI_DISPLAY_FLIP for IVB:
11166 * "The full packet must be contained within the same cache line."
11167 *
11168 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11169 * cacheline, if we ever start emitting more commands before
11170 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11171 * then do the cacheline alignment, and finally emit the
11172 * MI_DISPLAY_FLIP.
11173 */
bba09b12 11174 ret = intel_ring_cacheline_align(req);
f66fab8e 11175 if (ret)
4fa62c89 11176 return ret;
f66fab8e 11177
5fb9de1a 11178 ret = intel_ring_begin(req, len);
7c9017e5 11179 if (ret)
4fa62c89 11180 return ret;
7c9017e5 11181
ffe74d75
CW
11182 /* Unmask the flip-done completion message. Note that the bspec says that
11183 * we should do this for both the BCS and RCS, and that we must not unmask
11184 * more than one flip event at any time (or ensure that one flip message
11185 * can be sent by waiting for flip-done prior to queueing new flips).
11186 * Experimentation says that BCS works despite DERRMR masking all
11187 * flip-done completion events and that unmasking all planes at once
11188 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11189 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11190 */
e2f80391
TU
11191 if (engine->id == RCS) {
11192 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(1));
11193 intel_ring_emit_reg(engine, DERRMR);
11194 intel_ring_emit(engine, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11195 DERRMR_PIPEB_PRI_FLIP_DONE |
11196 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a 11197 if (IS_GEN8(dev))
e2f80391 11198 intel_ring_emit(engine, MI_STORE_REGISTER_MEM_GEN8 |
f476828a
DL
11199 MI_SRM_LRM_GLOBAL_GTT);
11200 else
e2f80391 11201 intel_ring_emit(engine, MI_STORE_REGISTER_MEM |
f476828a 11202 MI_SRM_LRM_GLOBAL_GTT);
e2f80391
TU
11203 intel_ring_emit_reg(engine, DERRMR);
11204 intel_ring_emit(engine, engine->scratch.gtt_offset + 256);
f476828a 11205 if (IS_GEN8(dev)) {
e2f80391
TU
11206 intel_ring_emit(engine, 0);
11207 intel_ring_emit(engine, MI_NOOP);
f476828a 11208 }
ffe74d75
CW
11209 }
11210
e2f80391
TU
11211 intel_ring_emit(engine, MI_DISPLAY_FLIP_I915 | plane_bit);
11212 intel_ring_emit(engine, (fb->pitches[0] | obj->tiling_mode));
11213 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset);
11214 intel_ring_emit(engine, (MI_NOOP));
e7d841ca 11215
6042639c 11216 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11217 return 0;
7c9017e5
JB
11218}
11219
0bc40be8 11220static bool use_mmio_flip(struct intel_engine_cs *engine,
84c33a64
SG
11221 struct drm_i915_gem_object *obj)
11222{
11223 /*
11224 * This is not being used for older platforms, because
11225 * non-availability of flip done interrupt forces us to use
11226 * CS flips. Older platforms derive flip done using some clever
11227 * tricks involving the flip_pending status bits and vblank irqs.
11228 * So using MMIO flips there would disrupt this mechanism.
11229 */
11230
0bc40be8 11231 if (engine == NULL)
8e09bf83
CW
11232 return true;
11233
0bc40be8 11234 if (INTEL_INFO(engine->dev)->gen < 5)
84c33a64
SG
11235 return false;
11236
11237 if (i915.use_mmio_flip < 0)
11238 return false;
11239 else if (i915.use_mmio_flip > 0)
11240 return true;
14bf993e
OM
11241 else if (i915.enable_execlists)
11242 return true;
fd8e058a
AG
11243 else if (obj->base.dma_buf &&
11244 !reservation_object_test_signaled_rcu(obj->base.dma_buf->resv,
11245 false))
11246 return true;
84c33a64 11247 else
666796da 11248 return engine != i915_gem_request_get_engine(obj->last_write_req);
84c33a64
SG
11249}
11250
6042639c 11251static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
86efe24a 11252 unsigned int rotation,
6042639c 11253 struct intel_unpin_work *work)
ff944564
DL
11254{
11255 struct drm_device *dev = intel_crtc->base.dev;
11256 struct drm_i915_private *dev_priv = dev->dev_private;
11257 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
ff944564 11258 const enum pipe pipe = intel_crtc->pipe;
86efe24a 11259 u32 ctl, stride, tile_height;
ff944564
DL
11260
11261 ctl = I915_READ(PLANE_CTL(pipe, 0));
11262 ctl &= ~PLANE_CTL_TILED_MASK;
2ebef630
TU
11263 switch (fb->modifier[0]) {
11264 case DRM_FORMAT_MOD_NONE:
11265 break;
11266 case I915_FORMAT_MOD_X_TILED:
ff944564 11267 ctl |= PLANE_CTL_TILED_X;
2ebef630
TU
11268 break;
11269 case I915_FORMAT_MOD_Y_TILED:
11270 ctl |= PLANE_CTL_TILED_Y;
11271 break;
11272 case I915_FORMAT_MOD_Yf_TILED:
11273 ctl |= PLANE_CTL_TILED_YF;
11274 break;
11275 default:
11276 MISSING_CASE(fb->modifier[0]);
11277 }
ff944564
DL
11278
11279 /*
11280 * The stride is either expressed as a multiple of 64 bytes chunks for
11281 * linear buffers or in number of tiles for tiled buffers.
11282 */
86efe24a
TU
11283 if (intel_rotation_90_or_270(rotation)) {
11284 /* stride = Surface height in tiles */
832be82f 11285 tile_height = intel_tile_height(dev_priv, fb->modifier[0], 0);
86efe24a
TU
11286 stride = DIV_ROUND_UP(fb->height, tile_height);
11287 } else {
11288 stride = fb->pitches[0] /
7b49f948
VS
11289 intel_fb_stride_alignment(dev_priv, fb->modifier[0],
11290 fb->pixel_format);
86efe24a 11291 }
ff944564
DL
11292
11293 /*
11294 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11295 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11296 */
11297 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11298 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11299
6042639c 11300 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
ff944564
DL
11301 POSTING_READ(PLANE_SURF(pipe, 0));
11302}
11303
6042639c
CW
11304static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11305 struct intel_unpin_work *work)
84c33a64
SG
11306{
11307 struct drm_device *dev = intel_crtc->base.dev;
11308 struct drm_i915_private *dev_priv = dev->dev_private;
11309 struct intel_framebuffer *intel_fb =
11310 to_intel_framebuffer(intel_crtc->base.primary->fb);
11311 struct drm_i915_gem_object *obj = intel_fb->obj;
f0f59a00 11312 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
84c33a64 11313 u32 dspcntr;
84c33a64 11314
84c33a64
SG
11315 dspcntr = I915_READ(reg);
11316
c5d97472
DL
11317 if (obj->tiling_mode != I915_TILING_NONE)
11318 dspcntr |= DISPPLANE_TILED;
11319 else
11320 dspcntr &= ~DISPPLANE_TILED;
11321
84c33a64
SG
11322 I915_WRITE(reg, dspcntr);
11323
6042639c 11324 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
84c33a64 11325 POSTING_READ(DSPSURF(intel_crtc->plane));
ff944564
DL
11326}
11327
11328/*
11329 * XXX: This is the temporary way to update the plane registers until we get
11330 * around to using the usual plane update functions for MMIO flips
11331 */
6042639c 11332static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
ff944564 11333{
6042639c
CW
11334 struct intel_crtc *crtc = mmio_flip->crtc;
11335 struct intel_unpin_work *work;
11336
11337 spin_lock_irq(&crtc->base.dev->event_lock);
11338 work = crtc->unpin_work;
11339 spin_unlock_irq(&crtc->base.dev->event_lock);
11340 if (work == NULL)
11341 return;
ff944564 11342
6042639c 11343 intel_mark_page_flip_active(work);
ff944564 11344
6042639c 11345 intel_pipe_update_start(crtc);
ff944564 11346
6042639c 11347 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
86efe24a 11348 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
ff944564
DL
11349 else
11350 /* use_mmio_flip() retricts MMIO flips to ilk+ */
6042639c 11351 ilk_do_mmio_flip(crtc, work);
ff944564 11352
6042639c 11353 intel_pipe_update_end(crtc);
84c33a64
SG
11354}
11355
9362c7c5 11356static void intel_mmio_flip_work_func(struct work_struct *work)
84c33a64 11357{
b2cfe0ab
CW
11358 struct intel_mmio_flip *mmio_flip =
11359 container_of(work, struct intel_mmio_flip, work);
fd8e058a
AG
11360 struct intel_framebuffer *intel_fb =
11361 to_intel_framebuffer(mmio_flip->crtc->base.primary->fb);
11362 struct drm_i915_gem_object *obj = intel_fb->obj;
84c33a64 11363
6042639c 11364 if (mmio_flip->req) {
eed29a5b 11365 WARN_ON(__i915_wait_request(mmio_flip->req,
bcafc4e3
CW
11366 false, NULL,
11367 &mmio_flip->i915->rps.mmioflips));
6042639c
CW
11368 i915_gem_request_unreference__unlocked(mmio_flip->req);
11369 }
84c33a64 11370
fd8e058a
AG
11371 /* For framebuffer backed by dmabuf, wait for fence */
11372 if (obj->base.dma_buf)
11373 WARN_ON(reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
11374 false, false,
11375 MAX_SCHEDULE_TIMEOUT) < 0);
11376
6042639c 11377 intel_do_mmio_flip(mmio_flip);
b2cfe0ab 11378 kfree(mmio_flip);
84c33a64
SG
11379}
11380
11381static int intel_queue_mmio_flip(struct drm_device *dev,
11382 struct drm_crtc *crtc,
86efe24a 11383 struct drm_i915_gem_object *obj)
84c33a64 11384{
b2cfe0ab
CW
11385 struct intel_mmio_flip *mmio_flip;
11386
11387 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11388 if (mmio_flip == NULL)
11389 return -ENOMEM;
84c33a64 11390
bcafc4e3 11391 mmio_flip->i915 = to_i915(dev);
eed29a5b 11392 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
b2cfe0ab 11393 mmio_flip->crtc = to_intel_crtc(crtc);
86efe24a 11394 mmio_flip->rotation = crtc->primary->state->rotation;
536f5b5e 11395
b2cfe0ab
CW
11396 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11397 schedule_work(&mmio_flip->work);
84c33a64 11398
84c33a64
SG
11399 return 0;
11400}
11401
8c9f3aaf
JB
11402static int intel_default_queue_flip(struct drm_device *dev,
11403 struct drm_crtc *crtc,
11404 struct drm_framebuffer *fb,
ed8d1975 11405 struct drm_i915_gem_object *obj,
6258fbe2 11406 struct drm_i915_gem_request *req,
ed8d1975 11407 uint32_t flags)
8c9f3aaf
JB
11408{
11409 return -ENODEV;
11410}
11411
d6bbafa1
CW
11412static bool __intel_pageflip_stall_check(struct drm_device *dev,
11413 struct drm_crtc *crtc)
11414{
11415 struct drm_i915_private *dev_priv = dev->dev_private;
11416 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11417 struct intel_unpin_work *work = intel_crtc->unpin_work;
11418 u32 addr;
11419
11420 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11421 return true;
11422
908565c2
CW
11423 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11424 return false;
11425
d6bbafa1
CW
11426 if (!work->enable_stall_check)
11427 return false;
11428
11429 if (work->flip_ready_vblank == 0) {
3a8a946e
DV
11430 if (work->flip_queued_req &&
11431 !i915_gem_request_completed(work->flip_queued_req, true))
d6bbafa1
CW
11432 return false;
11433
1e3feefd 11434 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1
CW
11435 }
11436
1e3feefd 11437 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
d6bbafa1
CW
11438 return false;
11439
11440 /* Potential stall - if we see that the flip has happened,
11441 * assume a missed interrupt. */
11442 if (INTEL_INFO(dev)->gen >= 4)
11443 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11444 else
11445 addr = I915_READ(DSPADDR(intel_crtc->plane));
11446
11447 /* There is a potential issue here with a false positive after a flip
11448 * to the same address. We could address this by checking for a
11449 * non-incrementing frame counter.
11450 */
11451 return addr == work->gtt_offset;
11452}
11453
11454void intel_check_page_flip(struct drm_device *dev, int pipe)
11455{
11456 struct drm_i915_private *dev_priv = dev->dev_private;
11457 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11458 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6ad790c0 11459 struct intel_unpin_work *work;
f326038a 11460
6c51d46f 11461 WARN_ON(!in_interrupt());
d6bbafa1
CW
11462
11463 if (crtc == NULL)
11464 return;
11465
f326038a 11466 spin_lock(&dev->event_lock);
6ad790c0
CW
11467 work = intel_crtc->unpin_work;
11468 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
d6bbafa1 11469 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
6ad790c0 11470 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
d6bbafa1 11471 page_flip_completed(intel_crtc);
6ad790c0 11472 work = NULL;
d6bbafa1 11473 }
6ad790c0
CW
11474 if (work != NULL &&
11475 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11476 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
f326038a 11477 spin_unlock(&dev->event_lock);
d6bbafa1
CW
11478}
11479
6b95a207
KH
11480static int intel_crtc_page_flip(struct drm_crtc *crtc,
11481 struct drm_framebuffer *fb,
ed8d1975
KP
11482 struct drm_pending_vblank_event *event,
11483 uint32_t page_flip_flags)
6b95a207
KH
11484{
11485 struct drm_device *dev = crtc->dev;
11486 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 11487 struct drm_framebuffer *old_fb = crtc->primary->fb;
2ff8fde1 11488 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207 11489 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
455a6808 11490 struct drm_plane *primary = crtc->primary;
a071fa00 11491 enum pipe pipe = intel_crtc->pipe;
6b95a207 11492 struct intel_unpin_work *work;
e2f80391 11493 struct intel_engine_cs *engine;
cf5d8a46 11494 bool mmio_flip;
91af127f 11495 struct drm_i915_gem_request *request = NULL;
52e68630 11496 int ret;
6b95a207 11497
2ff8fde1
MR
11498 /*
11499 * drm_mode_page_flip_ioctl() should already catch this, but double
11500 * check to be safe. In the future we may enable pageflipping from
11501 * a disabled primary plane.
11502 */
11503 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11504 return -EBUSY;
11505
e6a595d2 11506 /* Can't change pixel format via MI display flips. */
f4510a27 11507 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
11508 return -EINVAL;
11509
11510 /*
11511 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11512 * Note that pitch changes could also affect these register.
11513 */
11514 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
11515 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11516 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
11517 return -EINVAL;
11518
f900db47
CW
11519 if (i915_terminally_wedged(&dev_priv->gpu_error))
11520 goto out_hang;
11521
b14c5679 11522 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
11523 if (work == NULL)
11524 return -ENOMEM;
11525
6b95a207 11526 work->event = event;
b4a98e57 11527 work->crtc = crtc;
ab8d6675 11528 work->old_fb = old_fb;
6b95a207
KH
11529 INIT_WORK(&work->work, intel_unpin_work_fn);
11530
87b6b101 11531 ret = drm_crtc_vblank_get(crtc);
7317c75e
JB
11532 if (ret)
11533 goto free_work;
11534
6b95a207 11535 /* We borrow the event spin lock for protecting unpin_work */
5e2d7afc 11536 spin_lock_irq(&dev->event_lock);
6b95a207 11537 if (intel_crtc->unpin_work) {
d6bbafa1
CW
11538 /* Before declaring the flip queue wedged, check if
11539 * the hardware completed the operation behind our backs.
11540 */
11541 if (__intel_pageflip_stall_check(dev, crtc)) {
11542 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11543 page_flip_completed(intel_crtc);
11544 } else {
11545 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
5e2d7afc 11546 spin_unlock_irq(&dev->event_lock);
468f0b44 11547
d6bbafa1
CW
11548 drm_crtc_vblank_put(crtc);
11549 kfree(work);
11550 return -EBUSY;
11551 }
6b95a207
KH
11552 }
11553 intel_crtc->unpin_work = work;
5e2d7afc 11554 spin_unlock_irq(&dev->event_lock);
6b95a207 11555
b4a98e57
CW
11556 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11557 flush_workqueue(dev_priv->wq);
11558
75dfca80 11559 /* Reference the objects for the scheduled work. */
ab8d6675 11560 drm_framebuffer_reference(work->old_fb);
05394f39 11561 drm_gem_object_reference(&obj->base);
6b95a207 11562
f4510a27 11563 crtc->primary->fb = fb;
afd65eb4 11564 update_state_fb(crtc->primary);
e8216e50 11565 intel_fbc_pre_update(intel_crtc);
1ed1f968 11566
e1f99ce6 11567 work->pending_flip_obj = obj;
e1f99ce6 11568
89ed88ba
CW
11569 ret = i915_mutex_lock_interruptible(dev);
11570 if (ret)
11571 goto cleanup;
11572
c19ae989 11573 intel_crtc->reset_counter = i915_reset_counter(&dev_priv->gpu_error);
7f1847eb
CW
11574 if (__i915_reset_in_progress_or_wedged(intel_crtc->reset_counter)) {
11575 ret = -EIO;
11576 goto cleanup;
11577 }
11578
11579 atomic_inc(&intel_crtc->unpin_work_count);
e1f99ce6 11580
75f7f3ec 11581 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
fd8f507c 11582 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
75f7f3ec 11583
666a4537 11584 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
4a570db5 11585 engine = &dev_priv->engine[BCS];
ab8d6675 11586 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
8e09bf83 11587 /* vlv: DISPLAY_FLIP fails to change tiling */
e2f80391 11588 engine = NULL;
48bf5b2d 11589 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
4a570db5 11590 engine = &dev_priv->engine[BCS];
4fa62c89 11591 } else if (INTEL_INFO(dev)->gen >= 7) {
666796da 11592 engine = i915_gem_request_get_engine(obj->last_write_req);
e2f80391 11593 if (engine == NULL || engine->id != RCS)
4a570db5 11594 engine = &dev_priv->engine[BCS];
4fa62c89 11595 } else {
4a570db5 11596 engine = &dev_priv->engine[RCS];
4fa62c89
VS
11597 }
11598
e2f80391 11599 mmio_flip = use_mmio_flip(engine, obj);
cf5d8a46
CW
11600
11601 /* When using CS flips, we want to emit semaphores between rings.
11602 * However, when using mmio flips we will create a task to do the
11603 * synchronisation, so all we want here is to pin the framebuffer
11604 * into the display plane and skip any waits.
11605 */
7580d774 11606 if (!mmio_flip) {
e2f80391 11607 ret = i915_gem_object_sync(obj, engine, &request);
7580d774
ML
11608 if (ret)
11609 goto cleanup_pending;
11610 }
11611
3465c580 11612 ret = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
8c9f3aaf
JB
11613 if (ret)
11614 goto cleanup_pending;
6b95a207 11615
dedf278c
TU
11616 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11617 obj, 0);
11618 work->gtt_offset += intel_crtc->dspaddr_offset;
4fa62c89 11619
cf5d8a46 11620 if (mmio_flip) {
86efe24a 11621 ret = intel_queue_mmio_flip(dev, crtc, obj);
d6bbafa1
CW
11622 if (ret)
11623 goto cleanup_unpin;
11624
f06cc1b9
JH
11625 i915_gem_request_assign(&work->flip_queued_req,
11626 obj->last_write_req);
d6bbafa1 11627 } else {
6258fbe2 11628 if (!request) {
e2f80391 11629 request = i915_gem_request_alloc(engine, NULL);
26827088
DG
11630 if (IS_ERR(request)) {
11631 ret = PTR_ERR(request);
6258fbe2 11632 goto cleanup_unpin;
26827088 11633 }
6258fbe2
JH
11634 }
11635
11636 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
d6bbafa1
CW
11637 page_flip_flags);
11638 if (ret)
11639 goto cleanup_unpin;
11640
6258fbe2 11641 i915_gem_request_assign(&work->flip_queued_req, request);
d6bbafa1
CW
11642 }
11643
91af127f 11644 if (request)
75289874 11645 i915_add_request_no_flush(request);
91af127f 11646
1e3feefd 11647 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1 11648 work->enable_stall_check = true;
4fa62c89 11649
ab8d6675 11650 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
a9ff8714 11651 to_intel_plane(primary)->frontbuffer_bit);
c80ac854 11652 mutex_unlock(&dev->struct_mutex);
a071fa00 11653
a9ff8714
VS
11654 intel_frontbuffer_flip_prepare(dev,
11655 to_intel_plane(primary)->frontbuffer_bit);
6b95a207 11656
e5510fac
JB
11657 trace_i915_flip_request(intel_crtc->plane, obj);
11658
6b95a207 11659 return 0;
96b099fd 11660
4fa62c89 11661cleanup_unpin:
3465c580 11662 intel_unpin_fb_obj(fb, crtc->primary->state->rotation);
8c9f3aaf 11663cleanup_pending:
0aa498d5 11664 if (!IS_ERR_OR_NULL(request))
aa9b7810 11665 i915_add_request_no_flush(request);
b4a98e57 11666 atomic_dec(&intel_crtc->unpin_work_count);
89ed88ba
CW
11667 mutex_unlock(&dev->struct_mutex);
11668cleanup:
f4510a27 11669 crtc->primary->fb = old_fb;
afd65eb4 11670 update_state_fb(crtc->primary);
89ed88ba
CW
11671
11672 drm_gem_object_unreference_unlocked(&obj->base);
ab8d6675 11673 drm_framebuffer_unreference(work->old_fb);
96b099fd 11674
5e2d7afc 11675 spin_lock_irq(&dev->event_lock);
96b099fd 11676 intel_crtc->unpin_work = NULL;
5e2d7afc 11677 spin_unlock_irq(&dev->event_lock);
96b099fd 11678
87b6b101 11679 drm_crtc_vblank_put(crtc);
7317c75e 11680free_work:
96b099fd
CW
11681 kfree(work);
11682
f900db47 11683 if (ret == -EIO) {
02e0efb5
ML
11684 struct drm_atomic_state *state;
11685 struct drm_plane_state *plane_state;
11686
f900db47 11687out_hang:
02e0efb5
ML
11688 state = drm_atomic_state_alloc(dev);
11689 if (!state)
11690 return -ENOMEM;
11691 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11692
11693retry:
11694 plane_state = drm_atomic_get_plane_state(state, primary);
11695 ret = PTR_ERR_OR_ZERO(plane_state);
11696 if (!ret) {
11697 drm_atomic_set_fb_for_plane(plane_state, fb);
11698
11699 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11700 if (!ret)
11701 ret = drm_atomic_commit(state);
11702 }
11703
11704 if (ret == -EDEADLK) {
11705 drm_modeset_backoff(state->acquire_ctx);
11706 drm_atomic_state_clear(state);
11707 goto retry;
11708 }
11709
11710 if (ret)
11711 drm_atomic_state_free(state);
11712
f0d3dad3 11713 if (ret == 0 && event) {
5e2d7afc 11714 spin_lock_irq(&dev->event_lock);
560ce1dc 11715 drm_crtc_send_vblank_event(crtc, event);
5e2d7afc 11716 spin_unlock_irq(&dev->event_lock);
f0d3dad3 11717 }
f900db47 11718 }
96b099fd 11719 return ret;
6b95a207
KH
11720}
11721
da20eabd
ML
11722
11723/**
11724 * intel_wm_need_update - Check whether watermarks need updating
11725 * @plane: drm plane
11726 * @state: new plane state
11727 *
11728 * Check current plane state versus the new one to determine whether
11729 * watermarks need to be recalculated.
11730 *
11731 * Returns true or false.
11732 */
11733static bool intel_wm_need_update(struct drm_plane *plane,
11734 struct drm_plane_state *state)
11735{
d21fbe87
MR
11736 struct intel_plane_state *new = to_intel_plane_state(state);
11737 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11738
11739 /* Update watermarks on tiling or size changes. */
92826fcd
ML
11740 if (new->visible != cur->visible)
11741 return true;
11742
11743 if (!cur->base.fb || !new->base.fb)
11744 return false;
11745
11746 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11747 cur->base.rotation != new->base.rotation ||
d21fbe87
MR
11748 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11749 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11750 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11751 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
2791a16c 11752 return true;
7809e5ae 11753
2791a16c 11754 return false;
7809e5ae
MR
11755}
11756
d21fbe87
MR
11757static bool needs_scaling(struct intel_plane_state *state)
11758{
11759 int src_w = drm_rect_width(&state->src) >> 16;
11760 int src_h = drm_rect_height(&state->src) >> 16;
11761 int dst_w = drm_rect_width(&state->dst);
11762 int dst_h = drm_rect_height(&state->dst);
11763
11764 return (src_w != dst_w || src_h != dst_h);
11765}
11766
da20eabd
ML
11767int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11768 struct drm_plane_state *plane_state)
11769{
ab1d3a0e 11770 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
da20eabd
ML
11771 struct drm_crtc *crtc = crtc_state->crtc;
11772 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11773 struct drm_plane *plane = plane_state->plane;
11774 struct drm_device *dev = crtc->dev;
ed4a6a7c 11775 struct drm_i915_private *dev_priv = to_i915(dev);
da20eabd
ML
11776 struct intel_plane_state *old_plane_state =
11777 to_intel_plane_state(plane->state);
11778 int idx = intel_crtc->base.base.id, ret;
da20eabd
ML
11779 bool mode_changed = needs_modeset(crtc_state);
11780 bool was_crtc_enabled = crtc->state->active;
11781 bool is_crtc_enabled = crtc_state->active;
da20eabd
ML
11782 bool turn_off, turn_on, visible, was_visible;
11783 struct drm_framebuffer *fb = plane_state->fb;
11784
11785 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11786 plane->type != DRM_PLANE_TYPE_CURSOR) {
11787 ret = skl_update_scaler_plane(
11788 to_intel_crtc_state(crtc_state),
11789 to_intel_plane_state(plane_state));
11790 if (ret)
11791 return ret;
11792 }
11793
da20eabd
ML
11794 was_visible = old_plane_state->visible;
11795 visible = to_intel_plane_state(plane_state)->visible;
11796
11797 if (!was_crtc_enabled && WARN_ON(was_visible))
11798 was_visible = false;
11799
35c08f43
ML
11800 /*
11801 * Visibility is calculated as if the crtc was on, but
11802 * after scaler setup everything depends on it being off
11803 * when the crtc isn't active.
11804 */
11805 if (!is_crtc_enabled)
11806 to_intel_plane_state(plane_state)->visible = visible = false;
da20eabd
ML
11807
11808 if (!was_visible && !visible)
11809 return 0;
11810
e8861675
ML
11811 if (fb != old_plane_state->base.fb)
11812 pipe_config->fb_changed = true;
11813
da20eabd
ML
11814 turn_off = was_visible && (!visible || mode_changed);
11815 turn_on = visible && (!was_visible || mode_changed);
11816
11817 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11818 plane->base.id, fb ? fb->base.id : -1);
11819
11820 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11821 plane->base.id, was_visible, visible,
11822 turn_off, turn_on, mode_changed);
11823
caed361d
VS
11824 if (turn_on) {
11825 pipe_config->update_wm_pre = true;
11826
11827 /* must disable cxsr around plane enable/disable */
11828 if (plane->type != DRM_PLANE_TYPE_CURSOR)
11829 pipe_config->disable_cxsr = true;
11830 } else if (turn_off) {
11831 pipe_config->update_wm_post = true;
92826fcd 11832
852eb00d 11833 /* must disable cxsr around plane enable/disable */
e8861675 11834 if (plane->type != DRM_PLANE_TYPE_CURSOR)
ab1d3a0e 11835 pipe_config->disable_cxsr = true;
852eb00d 11836 } else if (intel_wm_need_update(plane, plane_state)) {
caed361d
VS
11837 /* FIXME bollocks */
11838 pipe_config->update_wm_pre = true;
11839 pipe_config->update_wm_post = true;
852eb00d 11840 }
da20eabd 11841
ed4a6a7c 11842 /* Pre-gen9 platforms need two-step watermark updates */
caed361d
VS
11843 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
11844 INTEL_INFO(dev)->gen < 9 && dev_priv->display.optimize_watermarks)
ed4a6a7c
MR
11845 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
11846
8be6ca85 11847 if (visible || was_visible)
cd202f69 11848 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
a9ff8714 11849
31ae71fc
ML
11850 /*
11851 * WaCxSRDisabledForSpriteScaling:ivb
11852 *
11853 * cstate->update_wm was already set above, so this flag will
11854 * take effect when we commit and program watermarks.
11855 */
11856 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev) &&
11857 needs_scaling(to_intel_plane_state(plane_state)) &&
11858 !needs_scaling(old_plane_state))
11859 pipe_config->disable_lp_wm = true;
d21fbe87 11860
da20eabd
ML
11861 return 0;
11862}
11863
6d3a1ce7
ML
11864static bool encoders_cloneable(const struct intel_encoder *a,
11865 const struct intel_encoder *b)
11866{
11867 /* masks could be asymmetric, so check both ways */
11868 return a == b || (a->cloneable & (1 << b->type) &&
11869 b->cloneable & (1 << a->type));
11870}
11871
11872static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11873 struct intel_crtc *crtc,
11874 struct intel_encoder *encoder)
11875{
11876 struct intel_encoder *source_encoder;
11877 struct drm_connector *connector;
11878 struct drm_connector_state *connector_state;
11879 int i;
11880
11881 for_each_connector_in_state(state, connector, connector_state, i) {
11882 if (connector_state->crtc != &crtc->base)
11883 continue;
11884
11885 source_encoder =
11886 to_intel_encoder(connector_state->best_encoder);
11887 if (!encoders_cloneable(encoder, source_encoder))
11888 return false;
11889 }
11890
11891 return true;
11892}
11893
11894static bool check_encoder_cloning(struct drm_atomic_state *state,
11895 struct intel_crtc *crtc)
11896{
11897 struct intel_encoder *encoder;
11898 struct drm_connector *connector;
11899 struct drm_connector_state *connector_state;
11900 int i;
11901
11902 for_each_connector_in_state(state, connector, connector_state, i) {
11903 if (connector_state->crtc != &crtc->base)
11904 continue;
11905
11906 encoder = to_intel_encoder(connector_state->best_encoder);
11907 if (!check_single_encoder_cloning(state, crtc, encoder))
11908 return false;
11909 }
11910
11911 return true;
11912}
11913
11914static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11915 struct drm_crtc_state *crtc_state)
11916{
cf5a15be 11917 struct drm_device *dev = crtc->dev;
ad421372 11918 struct drm_i915_private *dev_priv = dev->dev_private;
6d3a1ce7 11919 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cf5a15be
ML
11920 struct intel_crtc_state *pipe_config =
11921 to_intel_crtc_state(crtc_state);
6d3a1ce7 11922 struct drm_atomic_state *state = crtc_state->state;
4d20cd86 11923 int ret;
6d3a1ce7
ML
11924 bool mode_changed = needs_modeset(crtc_state);
11925
11926 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11927 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11928 return -EINVAL;
11929 }
11930
852eb00d 11931 if (mode_changed && !crtc_state->active)
caed361d 11932 pipe_config->update_wm_post = true;
eddfcbcd 11933
ad421372
ML
11934 if (mode_changed && crtc_state->enable &&
11935 dev_priv->display.crtc_compute_clock &&
8106ddbd 11936 !WARN_ON(pipe_config->shared_dpll)) {
ad421372
ML
11937 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11938 pipe_config);
11939 if (ret)
11940 return ret;
11941 }
11942
82cf435b
LL
11943 if (crtc_state->color_mgmt_changed) {
11944 ret = intel_color_check(crtc, crtc_state);
11945 if (ret)
11946 return ret;
11947 }
11948
e435d6e5 11949 ret = 0;
86c8bbbe 11950 if (dev_priv->display.compute_pipe_wm) {
e3bddded 11951 ret = dev_priv->display.compute_pipe_wm(pipe_config);
ed4a6a7c
MR
11952 if (ret) {
11953 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
11954 return ret;
11955 }
11956 }
11957
11958 if (dev_priv->display.compute_intermediate_wm &&
11959 !to_intel_atomic_state(state)->skip_intermediate_wm) {
11960 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
11961 return 0;
11962
11963 /*
11964 * Calculate 'intermediate' watermarks that satisfy both the
11965 * old state and the new state. We can program these
11966 * immediately.
11967 */
11968 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
11969 intel_crtc,
11970 pipe_config);
11971 if (ret) {
11972 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
86c8bbbe 11973 return ret;
ed4a6a7c 11974 }
86c8bbbe
MR
11975 }
11976
e435d6e5
ML
11977 if (INTEL_INFO(dev)->gen >= 9) {
11978 if (mode_changed)
11979 ret = skl_update_scaler_crtc(pipe_config);
11980
11981 if (!ret)
11982 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11983 pipe_config);
11984 }
11985
11986 return ret;
6d3a1ce7
ML
11987}
11988
65b38e0d 11989static const struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160 11990 .mode_set_base_atomic = intel_pipe_set_base_atomic,
ea2c67bb
MR
11991 .atomic_begin = intel_begin_crtc_commit,
11992 .atomic_flush = intel_finish_crtc_commit,
6d3a1ce7 11993 .atomic_check = intel_crtc_atomic_check,
f6e5b160
CW
11994};
11995
d29b2f9d
ACO
11996static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11997{
11998 struct intel_connector *connector;
11999
12000 for_each_intel_connector(dev, connector) {
12001 if (connector->base.encoder) {
12002 connector->base.state->best_encoder =
12003 connector->base.encoder;
12004 connector->base.state->crtc =
12005 connector->base.encoder->crtc;
12006 } else {
12007 connector->base.state->best_encoder = NULL;
12008 connector->base.state->crtc = NULL;
12009 }
12010 }
12011}
12012
050f7aeb 12013static void
eba905b2 12014connected_sink_compute_bpp(struct intel_connector *connector,
5cec258b 12015 struct intel_crtc_state *pipe_config)
050f7aeb
DV
12016{
12017 int bpp = pipe_config->pipe_bpp;
12018
12019 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12020 connector->base.base.id,
c23cc417 12021 connector->base.name);
050f7aeb
DV
12022
12023 /* Don't use an invalid EDID bpc value */
12024 if (connector->base.display_info.bpc &&
12025 connector->base.display_info.bpc * 3 < bpp) {
12026 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12027 bpp, connector->base.display_info.bpc*3);
12028 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12029 }
12030
013dd9e0
JN
12031 /* Clamp bpp to default limit on screens without EDID 1.4 */
12032 if (connector->base.display_info.bpc == 0) {
12033 int type = connector->base.connector_type;
12034 int clamp_bpp = 24;
12035
12036 /* Fall back to 18 bpp when DP sink capability is unknown. */
12037 if (type == DRM_MODE_CONNECTOR_DisplayPort ||
12038 type == DRM_MODE_CONNECTOR_eDP)
12039 clamp_bpp = 18;
12040
12041 if (bpp > clamp_bpp) {
12042 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of %d\n",
12043 bpp, clamp_bpp);
12044 pipe_config->pipe_bpp = clamp_bpp;
12045 }
050f7aeb
DV
12046 }
12047}
12048
4e53c2e0 12049static int
050f7aeb 12050compute_baseline_pipe_bpp(struct intel_crtc *crtc,
5cec258b 12051 struct intel_crtc_state *pipe_config)
4e53c2e0 12052{
050f7aeb 12053 struct drm_device *dev = crtc->base.dev;
1486017f 12054 struct drm_atomic_state *state;
da3ced29
ACO
12055 struct drm_connector *connector;
12056 struct drm_connector_state *connector_state;
1486017f 12057 int bpp, i;
4e53c2e0 12058
666a4537 12059 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
4e53c2e0 12060 bpp = 10*3;
d328c9d7
DV
12061 else if (INTEL_INFO(dev)->gen >= 5)
12062 bpp = 12*3;
12063 else
12064 bpp = 8*3;
12065
4e53c2e0 12066
4e53c2e0
DV
12067 pipe_config->pipe_bpp = bpp;
12068
1486017f
ACO
12069 state = pipe_config->base.state;
12070
4e53c2e0 12071 /* Clamp display bpp to EDID value */
da3ced29
ACO
12072 for_each_connector_in_state(state, connector, connector_state, i) {
12073 if (connector_state->crtc != &crtc->base)
4e53c2e0
DV
12074 continue;
12075
da3ced29
ACO
12076 connected_sink_compute_bpp(to_intel_connector(connector),
12077 pipe_config);
4e53c2e0
DV
12078 }
12079
12080 return bpp;
12081}
12082
644db711
DV
12083static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12084{
12085 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12086 "type: 0x%x flags: 0x%x\n",
1342830c 12087 mode->crtc_clock,
644db711
DV
12088 mode->crtc_hdisplay, mode->crtc_hsync_start,
12089 mode->crtc_hsync_end, mode->crtc_htotal,
12090 mode->crtc_vdisplay, mode->crtc_vsync_start,
12091 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12092}
12093
c0b03411 12094static void intel_dump_pipe_config(struct intel_crtc *crtc,
5cec258b 12095 struct intel_crtc_state *pipe_config,
c0b03411
DV
12096 const char *context)
12097{
6a60cd87
CK
12098 struct drm_device *dev = crtc->base.dev;
12099 struct drm_plane *plane;
12100 struct intel_plane *intel_plane;
12101 struct intel_plane_state *state;
12102 struct drm_framebuffer *fb;
12103
12104 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12105 context, pipe_config, pipe_name(crtc->pipe));
c0b03411 12106
da205630 12107 DRM_DEBUG_KMS("cpu_transcoder: %s\n", transcoder_name(pipe_config->cpu_transcoder));
c0b03411
DV
12108 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12109 pipe_config->pipe_bpp, pipe_config->dither);
12110 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12111 pipe_config->has_pch_encoder,
12112 pipe_config->fdi_lanes,
12113 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12114 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12115 pipe_config->fdi_m_n.tu);
90a6b7b0 12116 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
eb14cb74 12117 pipe_config->has_dp_encoder,
90a6b7b0 12118 pipe_config->lane_count,
eb14cb74
VS
12119 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12120 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12121 pipe_config->dp_m_n.tu);
b95af8be 12122
90a6b7b0 12123 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
b95af8be 12124 pipe_config->has_dp_encoder,
90a6b7b0 12125 pipe_config->lane_count,
b95af8be
VK
12126 pipe_config->dp_m2_n2.gmch_m,
12127 pipe_config->dp_m2_n2.gmch_n,
12128 pipe_config->dp_m2_n2.link_m,
12129 pipe_config->dp_m2_n2.link_n,
12130 pipe_config->dp_m2_n2.tu);
12131
55072d19
DV
12132 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12133 pipe_config->has_audio,
12134 pipe_config->has_infoframe);
12135
c0b03411 12136 DRM_DEBUG_KMS("requested mode:\n");
2d112de7 12137 drm_mode_debug_printmodeline(&pipe_config->base.mode);
c0b03411 12138 DRM_DEBUG_KMS("adjusted mode:\n");
2d112de7
ACO
12139 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12140 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
d71b8d4a 12141 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
12142 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12143 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
0ec463d3
TU
12144 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12145 crtc->num_scalers,
12146 pipe_config->scaler_state.scaler_users,
12147 pipe_config->scaler_state.scaler_id);
c0b03411
DV
12148 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12149 pipe_config->gmch_pfit.control,
12150 pipe_config->gmch_pfit.pgm_ratios,
12151 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 12152 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 12153 pipe_config->pch_pfit.pos,
fd4daa9c
CW
12154 pipe_config->pch_pfit.size,
12155 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 12156 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 12157 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
6a60cd87 12158
415ff0f6 12159 if (IS_BROXTON(dev)) {
05712c15 12160 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
415ff0f6 12161 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
c8453338 12162 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
415ff0f6
TU
12163 pipe_config->ddi_pll_sel,
12164 pipe_config->dpll_hw_state.ebb0,
05712c15 12165 pipe_config->dpll_hw_state.ebb4,
415ff0f6
TU
12166 pipe_config->dpll_hw_state.pll0,
12167 pipe_config->dpll_hw_state.pll1,
12168 pipe_config->dpll_hw_state.pll2,
12169 pipe_config->dpll_hw_state.pll3,
12170 pipe_config->dpll_hw_state.pll6,
12171 pipe_config->dpll_hw_state.pll8,
05712c15 12172 pipe_config->dpll_hw_state.pll9,
c8453338 12173 pipe_config->dpll_hw_state.pll10,
415ff0f6 12174 pipe_config->dpll_hw_state.pcsdw12);
ef11bdb3 12175 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
415ff0f6
TU
12176 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12177 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12178 pipe_config->ddi_pll_sel,
12179 pipe_config->dpll_hw_state.ctrl1,
12180 pipe_config->dpll_hw_state.cfgcr1,
12181 pipe_config->dpll_hw_state.cfgcr2);
12182 } else if (HAS_DDI(dev)) {
1260f07e 12183 DRM_DEBUG_KMS("ddi_pll_sel: 0x%x; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
415ff0f6 12184 pipe_config->ddi_pll_sel,
00490c22
ML
12185 pipe_config->dpll_hw_state.wrpll,
12186 pipe_config->dpll_hw_state.spll);
415ff0f6
TU
12187 } else {
12188 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12189 "fp0: 0x%x, fp1: 0x%x\n",
12190 pipe_config->dpll_hw_state.dpll,
12191 pipe_config->dpll_hw_state.dpll_md,
12192 pipe_config->dpll_hw_state.fp0,
12193 pipe_config->dpll_hw_state.fp1);
12194 }
12195
6a60cd87
CK
12196 DRM_DEBUG_KMS("planes on this crtc\n");
12197 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12198 intel_plane = to_intel_plane(plane);
12199 if (intel_plane->pipe != crtc->pipe)
12200 continue;
12201
12202 state = to_intel_plane_state(plane->state);
12203 fb = state->base.fb;
12204 if (!fb) {
12205 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12206 "disabled, scaler_id = %d\n",
12207 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12208 plane->base.id, intel_plane->pipe,
12209 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12210 drm_plane_index(plane), state->scaler_id);
12211 continue;
12212 }
12213
12214 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12215 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12216 plane->base.id, intel_plane->pipe,
12217 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12218 drm_plane_index(plane));
12219 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12220 fb->base.id, fb->width, fb->height, fb->pixel_format);
12221 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12222 state->scaler_id,
12223 state->src.x1 >> 16, state->src.y1 >> 16,
12224 drm_rect_width(&state->src) >> 16,
12225 drm_rect_height(&state->src) >> 16,
12226 state->dst.x1, state->dst.y1,
12227 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12228 }
c0b03411
DV
12229}
12230
5448a00d 12231static bool check_digital_port_conflicts(struct drm_atomic_state *state)
00f0b378 12232{
5448a00d 12233 struct drm_device *dev = state->dev;
da3ced29 12234 struct drm_connector *connector;
00f0b378
VS
12235 unsigned int used_ports = 0;
12236
12237 /*
12238 * Walk the connector list instead of the encoder
12239 * list to detect the problem on ddi platforms
12240 * where there's just one encoder per digital port.
12241 */
0bff4858
VS
12242 drm_for_each_connector(connector, dev) {
12243 struct drm_connector_state *connector_state;
12244 struct intel_encoder *encoder;
12245
12246 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12247 if (!connector_state)
12248 connector_state = connector->state;
12249
5448a00d 12250 if (!connector_state->best_encoder)
00f0b378
VS
12251 continue;
12252
5448a00d
ACO
12253 encoder = to_intel_encoder(connector_state->best_encoder);
12254
12255 WARN_ON(!connector_state->crtc);
00f0b378
VS
12256
12257 switch (encoder->type) {
12258 unsigned int port_mask;
12259 case INTEL_OUTPUT_UNKNOWN:
12260 if (WARN_ON(!HAS_DDI(dev)))
12261 break;
12262 case INTEL_OUTPUT_DISPLAYPORT:
12263 case INTEL_OUTPUT_HDMI:
12264 case INTEL_OUTPUT_EDP:
12265 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12266
12267 /* the same port mustn't appear more than once */
12268 if (used_ports & port_mask)
12269 return false;
12270
12271 used_ports |= port_mask;
12272 default:
12273 break;
12274 }
12275 }
12276
12277 return true;
12278}
12279
83a57153
ACO
12280static void
12281clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12282{
12283 struct drm_crtc_state tmp_state;
663a3640 12284 struct intel_crtc_scaler_state scaler_state;
4978cc93 12285 struct intel_dpll_hw_state dpll_hw_state;
8106ddbd 12286 struct intel_shared_dpll *shared_dpll;
8504c74c 12287 uint32_t ddi_pll_sel;
c4e2d043 12288 bool force_thru;
83a57153 12289
7546a384
ACO
12290 /* FIXME: before the switch to atomic started, a new pipe_config was
12291 * kzalloc'd. Code that depends on any field being zero should be
12292 * fixed, so that the crtc_state can be safely duplicated. For now,
12293 * only fields that are know to not cause problems are preserved. */
12294
83a57153 12295 tmp_state = crtc_state->base;
663a3640 12296 scaler_state = crtc_state->scaler_state;
4978cc93
ACO
12297 shared_dpll = crtc_state->shared_dpll;
12298 dpll_hw_state = crtc_state->dpll_hw_state;
8504c74c 12299 ddi_pll_sel = crtc_state->ddi_pll_sel;
c4e2d043 12300 force_thru = crtc_state->pch_pfit.force_thru;
4978cc93 12301
83a57153 12302 memset(crtc_state, 0, sizeof *crtc_state);
4978cc93 12303
83a57153 12304 crtc_state->base = tmp_state;
663a3640 12305 crtc_state->scaler_state = scaler_state;
4978cc93
ACO
12306 crtc_state->shared_dpll = shared_dpll;
12307 crtc_state->dpll_hw_state = dpll_hw_state;
8504c74c 12308 crtc_state->ddi_pll_sel = ddi_pll_sel;
c4e2d043 12309 crtc_state->pch_pfit.force_thru = force_thru;
83a57153
ACO
12310}
12311
548ee15b 12312static int
b8cecdf5 12313intel_modeset_pipe_config(struct drm_crtc *crtc,
b359283a 12314 struct intel_crtc_state *pipe_config)
ee7b9f93 12315{
b359283a 12316 struct drm_atomic_state *state = pipe_config->base.state;
7758a113 12317 struct intel_encoder *encoder;
da3ced29 12318 struct drm_connector *connector;
0b901879 12319 struct drm_connector_state *connector_state;
d328c9d7 12320 int base_bpp, ret = -EINVAL;
0b901879 12321 int i;
e29c22c0 12322 bool retry = true;
ee7b9f93 12323
83a57153 12324 clear_intel_crtc_state(pipe_config);
7758a113 12325
e143a21c
DV
12326 pipe_config->cpu_transcoder =
12327 (enum transcoder) to_intel_crtc(crtc)->pipe;
b8cecdf5 12328
2960bc9c
ID
12329 /*
12330 * Sanitize sync polarity flags based on requested ones. If neither
12331 * positive or negative polarity is requested, treat this as meaning
12332 * negative polarity.
12333 */
2d112de7 12334 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12335 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
2d112de7 12336 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
2960bc9c 12337
2d112de7 12338 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12339 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
2d112de7 12340 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
2960bc9c 12341
d328c9d7
DV
12342 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12343 pipe_config);
12344 if (base_bpp < 0)
4e53c2e0
DV
12345 goto fail;
12346
e41a56be
VS
12347 /*
12348 * Determine the real pipe dimensions. Note that stereo modes can
12349 * increase the actual pipe size due to the frame doubling and
12350 * insertion of additional space for blanks between the frame. This
12351 * is stored in the crtc timings. We use the requested mode to do this
12352 * computation to clearly distinguish it from the adjusted mode, which
12353 * can be changed by the connectors in the below retry loop.
12354 */
2d112de7 12355 drm_crtc_get_hv_timing(&pipe_config->base.mode,
ecb7e16b
GP
12356 &pipe_config->pipe_src_w,
12357 &pipe_config->pipe_src_h);
e41a56be 12358
e29c22c0 12359encoder_retry:
ef1b460d 12360 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 12361 pipe_config->port_clock = 0;
ef1b460d 12362 pipe_config->pixel_multiplier = 1;
ff9a6750 12363
135c81b8 12364 /* Fill in default crtc timings, allow encoders to overwrite them. */
2d112de7
ACO
12365 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12366 CRTC_STEREO_DOUBLE);
135c81b8 12367
7758a113
DV
12368 /* Pass our mode to the connectors and the CRTC to give them a chance to
12369 * adjust it according to limitations or connector properties, and also
12370 * a chance to reject the mode entirely.
47f1c6c9 12371 */
da3ced29 12372 for_each_connector_in_state(state, connector, connector_state, i) {
0b901879 12373 if (connector_state->crtc != crtc)
7758a113 12374 continue;
7ae89233 12375
0b901879
ACO
12376 encoder = to_intel_encoder(connector_state->best_encoder);
12377
efea6e8e
DV
12378 if (!(encoder->compute_config(encoder, pipe_config))) {
12379 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
12380 goto fail;
12381 }
ee7b9f93 12382 }
47f1c6c9 12383
ff9a6750
DV
12384 /* Set default port clock if not overwritten by the encoder. Needs to be
12385 * done afterwards in case the encoder adjusts the mode. */
12386 if (!pipe_config->port_clock)
2d112de7 12387 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
241bfc38 12388 * pipe_config->pixel_multiplier;
ff9a6750 12389
a43f6e0f 12390 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 12391 if (ret < 0) {
7758a113
DV
12392 DRM_DEBUG_KMS("CRTC fixup failed\n");
12393 goto fail;
ee7b9f93 12394 }
e29c22c0
DV
12395
12396 if (ret == RETRY) {
12397 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12398 ret = -EINVAL;
12399 goto fail;
12400 }
12401
12402 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12403 retry = false;
12404 goto encoder_retry;
12405 }
12406
e8fa4270
DV
12407 /* Dithering seems to not pass-through bits correctly when it should, so
12408 * only enable it on 6bpc panels. */
12409 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
62f0ace5 12410 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
d328c9d7 12411 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
4e53c2e0 12412
7758a113 12413fail:
548ee15b 12414 return ret;
ee7b9f93 12415}
47f1c6c9 12416
ea9d758d 12417static void
4740b0f2 12418intel_modeset_update_crtc_state(struct drm_atomic_state *state)
ea9d758d 12419{
0a9ab303
ACO
12420 struct drm_crtc *crtc;
12421 struct drm_crtc_state *crtc_state;
8a75d157 12422 int i;
ea9d758d 12423
7668851f 12424 /* Double check state. */
8a75d157 12425 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3cb480bc 12426 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
fc467a22
ML
12427
12428 /* Update hwmode for vblank functions */
12429 if (crtc->state->active)
12430 crtc->hwmode = crtc->state->adjusted_mode;
12431 else
12432 crtc->hwmode.crtc_clock = 0;
61067a5e
ML
12433
12434 /*
12435 * Update legacy state to satisfy fbc code. This can
12436 * be removed when fbc uses the atomic state.
12437 */
12438 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12439 struct drm_plane_state *plane_state = crtc->primary->state;
12440
12441 crtc->primary->fb = plane_state->fb;
12442 crtc->x = plane_state->src_x >> 16;
12443 crtc->y = plane_state->src_y >> 16;
12444 }
ea9d758d 12445 }
ea9d758d
DV
12446}
12447
3bd26263 12448static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 12449{
3bd26263 12450 int diff;
f1f644dc
JB
12451
12452 if (clock1 == clock2)
12453 return true;
12454
12455 if (!clock1 || !clock2)
12456 return false;
12457
12458 diff = abs(clock1 - clock2);
12459
12460 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12461 return true;
12462
12463 return false;
12464}
12465
25c5b266
DV
12466#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12467 list_for_each_entry((intel_crtc), \
12468 &(dev)->mode_config.crtc_list, \
12469 base.head) \
95150bdf 12470 for_each_if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 12471
cfb23ed6
ML
12472static bool
12473intel_compare_m_n(unsigned int m, unsigned int n,
12474 unsigned int m2, unsigned int n2,
12475 bool exact)
12476{
12477 if (m == m2 && n == n2)
12478 return true;
12479
12480 if (exact || !m || !n || !m2 || !n2)
12481 return false;
12482
12483 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12484
31d10b57
ML
12485 if (n > n2) {
12486 while (n > n2) {
cfb23ed6
ML
12487 m2 <<= 1;
12488 n2 <<= 1;
12489 }
31d10b57
ML
12490 } else if (n < n2) {
12491 while (n < n2) {
cfb23ed6
ML
12492 m <<= 1;
12493 n <<= 1;
12494 }
12495 }
12496
31d10b57
ML
12497 if (n != n2)
12498 return false;
12499
12500 return intel_fuzzy_clock_check(m, m2);
cfb23ed6
ML
12501}
12502
12503static bool
12504intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12505 struct intel_link_m_n *m2_n2,
12506 bool adjust)
12507{
12508 if (m_n->tu == m2_n2->tu &&
12509 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12510 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12511 intel_compare_m_n(m_n->link_m, m_n->link_n,
12512 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12513 if (adjust)
12514 *m2_n2 = *m_n;
12515
12516 return true;
12517 }
12518
12519 return false;
12520}
12521
0e8ffe1b 12522static bool
2fa2fe9a 12523intel_pipe_config_compare(struct drm_device *dev,
5cec258b 12524 struct intel_crtc_state *current_config,
cfb23ed6
ML
12525 struct intel_crtc_state *pipe_config,
12526 bool adjust)
0e8ffe1b 12527{
cfb23ed6
ML
12528 bool ret = true;
12529
12530#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12531 do { \
12532 if (!adjust) \
12533 DRM_ERROR(fmt, ##__VA_ARGS__); \
12534 else \
12535 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12536 } while (0)
12537
66e985c0
DV
12538#define PIPE_CONF_CHECK_X(name) \
12539 if (current_config->name != pipe_config->name) { \
cfb23ed6 12540 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
66e985c0
DV
12541 "(expected 0x%08x, found 0x%08x)\n", \
12542 current_config->name, \
12543 pipe_config->name); \
cfb23ed6 12544 ret = false; \
66e985c0
DV
12545 }
12546
08a24034
DV
12547#define PIPE_CONF_CHECK_I(name) \
12548 if (current_config->name != pipe_config->name) { \
cfb23ed6 12549 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
08a24034
DV
12550 "(expected %i, found %i)\n", \
12551 current_config->name, \
12552 pipe_config->name); \
cfb23ed6
ML
12553 ret = false; \
12554 }
12555
8106ddbd
ACO
12556#define PIPE_CONF_CHECK_P(name) \
12557 if (current_config->name != pipe_config->name) { \
12558 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12559 "(expected %p, found %p)\n", \
12560 current_config->name, \
12561 pipe_config->name); \
12562 ret = false; \
12563 }
12564
cfb23ed6
ML
12565#define PIPE_CONF_CHECK_M_N(name) \
12566 if (!intel_compare_link_m_n(&current_config->name, \
12567 &pipe_config->name,\
12568 adjust)) { \
12569 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12570 "(expected tu %i gmch %i/%i link %i/%i, " \
12571 "found tu %i, gmch %i/%i link %i/%i)\n", \
12572 current_config->name.tu, \
12573 current_config->name.gmch_m, \
12574 current_config->name.gmch_n, \
12575 current_config->name.link_m, \
12576 current_config->name.link_n, \
12577 pipe_config->name.tu, \
12578 pipe_config->name.gmch_m, \
12579 pipe_config->name.gmch_n, \
12580 pipe_config->name.link_m, \
12581 pipe_config->name.link_n); \
12582 ret = false; \
12583 }
12584
55c561a7
DV
12585/* This is required for BDW+ where there is only one set of registers for
12586 * switching between high and low RR.
12587 * This macro can be used whenever a comparison has to be made between one
12588 * hw state and multiple sw state variables.
12589 */
cfb23ed6
ML
12590#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12591 if (!intel_compare_link_m_n(&current_config->name, \
12592 &pipe_config->name, adjust) && \
12593 !intel_compare_link_m_n(&current_config->alt_name, \
12594 &pipe_config->name, adjust)) { \
12595 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12596 "(expected tu %i gmch %i/%i link %i/%i, " \
12597 "or tu %i gmch %i/%i link %i/%i, " \
12598 "found tu %i, gmch %i/%i link %i/%i)\n", \
12599 current_config->name.tu, \
12600 current_config->name.gmch_m, \
12601 current_config->name.gmch_n, \
12602 current_config->name.link_m, \
12603 current_config->name.link_n, \
12604 current_config->alt_name.tu, \
12605 current_config->alt_name.gmch_m, \
12606 current_config->alt_name.gmch_n, \
12607 current_config->alt_name.link_m, \
12608 current_config->alt_name.link_n, \
12609 pipe_config->name.tu, \
12610 pipe_config->name.gmch_m, \
12611 pipe_config->name.gmch_n, \
12612 pipe_config->name.link_m, \
12613 pipe_config->name.link_n); \
12614 ret = false; \
88adfff1
DV
12615 }
12616
1bd1bd80
DV
12617#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12618 if ((current_config->name ^ pipe_config->name) & (mask)) { \
cfb23ed6 12619 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
12620 "(expected %i, found %i)\n", \
12621 current_config->name & (mask), \
12622 pipe_config->name & (mask)); \
cfb23ed6 12623 ret = false; \
1bd1bd80
DV
12624 }
12625
5e550656
VS
12626#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12627 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
cfb23ed6 12628 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
5e550656
VS
12629 "(expected %i, found %i)\n", \
12630 current_config->name, \
12631 pipe_config->name); \
cfb23ed6 12632 ret = false; \
5e550656
VS
12633 }
12634
bb760063
DV
12635#define PIPE_CONF_QUIRK(quirk) \
12636 ((current_config->quirks | pipe_config->quirks) & (quirk))
12637
eccb140b
DV
12638 PIPE_CONF_CHECK_I(cpu_transcoder);
12639
08a24034
DV
12640 PIPE_CONF_CHECK_I(has_pch_encoder);
12641 PIPE_CONF_CHECK_I(fdi_lanes);
cfb23ed6 12642 PIPE_CONF_CHECK_M_N(fdi_m_n);
08a24034 12643
eb14cb74 12644 PIPE_CONF_CHECK_I(has_dp_encoder);
90a6b7b0 12645 PIPE_CONF_CHECK_I(lane_count);
b95af8be
VK
12646
12647 if (INTEL_INFO(dev)->gen < 8) {
cfb23ed6
ML
12648 PIPE_CONF_CHECK_M_N(dp_m_n);
12649
cfb23ed6
ML
12650 if (current_config->has_drrs)
12651 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12652 } else
12653 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
eb14cb74 12654
a65347ba
JN
12655 PIPE_CONF_CHECK_I(has_dsi_encoder);
12656
2d112de7
ACO
12657 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12658 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12659 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12660 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12661 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12662 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
1bd1bd80 12663
2d112de7
ACO
12664 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12665 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12666 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12667 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12668 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12669 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
1bd1bd80 12670
c93f54cf 12671 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 12672 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09 12673 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
666a4537 12674 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
b5a9fa09 12675 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 12676 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 12677
9ed109a7
DV
12678 PIPE_CONF_CHECK_I(has_audio);
12679
2d112de7 12680 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
1bd1bd80
DV
12681 DRM_MODE_FLAG_INTERLACE);
12682
bb760063 12683 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
2d112de7 12684 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12685 DRM_MODE_FLAG_PHSYNC);
2d112de7 12686 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12687 DRM_MODE_FLAG_NHSYNC);
2d112de7 12688 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12689 DRM_MODE_FLAG_PVSYNC);
2d112de7 12690 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063
DV
12691 DRM_MODE_FLAG_NVSYNC);
12692 }
045ac3b5 12693
333b8ca8 12694 PIPE_CONF_CHECK_X(gmch_pfit.control);
e2ff2d4a
DV
12695 /* pfit ratios are autocomputed by the hw on gen4+ */
12696 if (INTEL_INFO(dev)->gen < 4)
7f7d8dd6 12697 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
333b8ca8 12698 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
9953599b 12699
bfd16b2a
ML
12700 if (!adjust) {
12701 PIPE_CONF_CHECK_I(pipe_src_w);
12702 PIPE_CONF_CHECK_I(pipe_src_h);
12703
12704 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12705 if (current_config->pch_pfit.enabled) {
12706 PIPE_CONF_CHECK_X(pch_pfit.pos);
12707 PIPE_CONF_CHECK_X(pch_pfit.size);
12708 }
2fa2fe9a 12709
7aefe2b5
ML
12710 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12711 }
a1b2278e 12712
e59150dc
JB
12713 /* BDW+ don't expose a synchronous way to read the state */
12714 if (IS_HASWELL(dev))
12715 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 12716
282740f7
VS
12717 PIPE_CONF_CHECK_I(double_wide);
12718
26804afd
DV
12719 PIPE_CONF_CHECK_X(ddi_pll_sel);
12720
8106ddbd 12721 PIPE_CONF_CHECK_P(shared_dpll);
66e985c0 12722 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 12723 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
12724 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12725 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 12726 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
00490c22 12727 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
3f4cd19f
DL
12728 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12729 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12730 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 12731
42571aef
VS
12732 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12733 PIPE_CONF_CHECK_I(pipe_bpp);
12734
2d112de7 12735 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
a9a7e98a 12736 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 12737
66e985c0 12738#undef PIPE_CONF_CHECK_X
08a24034 12739#undef PIPE_CONF_CHECK_I
8106ddbd 12740#undef PIPE_CONF_CHECK_P
1bd1bd80 12741#undef PIPE_CONF_CHECK_FLAGS
5e550656 12742#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 12743#undef PIPE_CONF_QUIRK
cfb23ed6 12744#undef INTEL_ERR_OR_DBG_KMS
88adfff1 12745
cfb23ed6 12746 return ret;
0e8ffe1b
DV
12747}
12748
e3b247da
VS
12749static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
12750 const struct intel_crtc_state *pipe_config)
12751{
12752 if (pipe_config->has_pch_encoder) {
21a727b3 12753 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
e3b247da
VS
12754 &pipe_config->fdi_m_n);
12755 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
12756
12757 /*
12758 * FDI already provided one idea for the dotclock.
12759 * Yell if the encoder disagrees.
12760 */
12761 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
12762 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
12763 fdi_dotclock, dotclock);
12764 }
12765}
12766
c0ead703
ML
12767static void verify_wm_state(struct drm_crtc *crtc,
12768 struct drm_crtc_state *new_state)
08db6652 12769{
e7c84544 12770 struct drm_device *dev = crtc->dev;
08db6652
DL
12771 struct drm_i915_private *dev_priv = dev->dev_private;
12772 struct skl_ddb_allocation hw_ddb, *sw_ddb;
e7c84544
ML
12773 struct skl_ddb_entry *hw_entry, *sw_entry;
12774 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12775 const enum pipe pipe = intel_crtc->pipe;
08db6652
DL
12776 int plane;
12777
e7c84544 12778 if (INTEL_INFO(dev)->gen < 9 || !new_state->active)
08db6652
DL
12779 return;
12780
12781 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12782 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12783
e7c84544
ML
12784 /* planes */
12785 for_each_plane(dev_priv, pipe, plane) {
12786 hw_entry = &hw_ddb.plane[pipe][plane];
12787 sw_entry = &sw_ddb->plane[pipe][plane];
08db6652 12788
e7c84544 12789 if (skl_ddb_entry_equal(hw_entry, sw_entry))
08db6652
DL
12790 continue;
12791
e7c84544
ML
12792 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12793 "(expected (%u,%u), found (%u,%u))\n",
12794 pipe_name(pipe), plane + 1,
12795 sw_entry->start, sw_entry->end,
12796 hw_entry->start, hw_entry->end);
12797 }
08db6652 12798
e7c84544
ML
12799 /* cursor */
12800 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12801 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
08db6652 12802
e7c84544 12803 if (!skl_ddb_entry_equal(hw_entry, sw_entry)) {
08db6652
DL
12804 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12805 "(expected (%u,%u), found (%u,%u))\n",
12806 pipe_name(pipe),
12807 sw_entry->start, sw_entry->end,
12808 hw_entry->start, hw_entry->end);
12809 }
12810}
12811
91d1b4bd 12812static void
c0ead703 12813verify_connector_state(struct drm_device *dev, struct drm_crtc *crtc)
8af6cf88 12814{
35dd3c64 12815 struct drm_connector *connector;
8af6cf88 12816
e7c84544 12817 drm_for_each_connector(connector, dev) {
35dd3c64
ML
12818 struct drm_encoder *encoder = connector->encoder;
12819 struct drm_connector_state *state = connector->state;
ad3c558f 12820
e7c84544
ML
12821 if (state->crtc != crtc)
12822 continue;
12823
c0ead703 12824 intel_connector_verify_state(to_intel_connector(connector));
8af6cf88 12825
ad3c558f 12826 I915_STATE_WARN(state->best_encoder != encoder,
35dd3c64 12827 "connector's atomic encoder doesn't match legacy encoder\n");
8af6cf88 12828 }
91d1b4bd
DV
12829}
12830
12831static void
c0ead703 12832verify_encoder_state(struct drm_device *dev)
91d1b4bd
DV
12833{
12834 struct intel_encoder *encoder;
12835 struct intel_connector *connector;
8af6cf88 12836
b2784e15 12837 for_each_intel_encoder(dev, encoder) {
8af6cf88 12838 bool enabled = false;
4d20cd86 12839 enum pipe pipe;
8af6cf88
DV
12840
12841 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12842 encoder->base.base.id,
8e329a03 12843 encoder->base.name);
8af6cf88 12844
3a3371ff 12845 for_each_intel_connector(dev, connector) {
4d20cd86 12846 if (connector->base.state->best_encoder != &encoder->base)
8af6cf88
DV
12847 continue;
12848 enabled = true;
ad3c558f
ML
12849
12850 I915_STATE_WARN(connector->base.state->crtc !=
12851 encoder->base.crtc,
12852 "connector's crtc doesn't match encoder crtc\n");
8af6cf88 12853 }
0e32b39c 12854
e2c719b7 12855 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
12856 "encoder's enabled state mismatch "
12857 "(expected %i, found %i)\n",
12858 !!encoder->base.crtc, enabled);
7c60d198
ML
12859
12860 if (!encoder->base.crtc) {
4d20cd86 12861 bool active;
7c60d198 12862
4d20cd86
ML
12863 active = encoder->get_hw_state(encoder, &pipe);
12864 I915_STATE_WARN(active,
12865 "encoder detached but still enabled on pipe %c.\n",
12866 pipe_name(pipe));
7c60d198 12867 }
8af6cf88 12868 }
91d1b4bd
DV
12869}
12870
12871static void
c0ead703
ML
12872verify_crtc_state(struct drm_crtc *crtc,
12873 struct drm_crtc_state *old_crtc_state,
12874 struct drm_crtc_state *new_crtc_state)
91d1b4bd 12875{
e7c84544 12876 struct drm_device *dev = crtc->dev;
fbee40df 12877 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd 12878 struct intel_encoder *encoder;
e7c84544
ML
12879 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12880 struct intel_crtc_state *pipe_config, *sw_config;
12881 struct drm_atomic_state *old_state;
12882 bool active;
045ac3b5 12883
e7c84544
ML
12884 old_state = old_crtc_state->state;
12885 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12886 pipe_config = to_intel_crtc_state(old_crtc_state);
12887 memset(pipe_config, 0, sizeof(*pipe_config));
12888 pipe_config->base.crtc = crtc;
12889 pipe_config->base.state = old_state;
8af6cf88 12890
e7c84544 12891 DRM_DEBUG_KMS("[CRTC:%d]\n", crtc->base.id);
8af6cf88 12892
e7c84544 12893 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
d62cf62a 12894
e7c84544
ML
12895 /* hw state is inconsistent with the pipe quirk */
12896 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12897 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12898 active = new_crtc_state->active;
6c49f241 12899
e7c84544
ML
12900 I915_STATE_WARN(new_crtc_state->active != active,
12901 "crtc active state doesn't match with hw state "
12902 "(expected %i, found %i)\n", new_crtc_state->active, active);
0e8ffe1b 12903
e7c84544
ML
12904 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
12905 "transitional active state does not match atomic hw state "
12906 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
4d20cd86 12907
e7c84544
ML
12908 for_each_encoder_on_crtc(dev, crtc, encoder) {
12909 enum pipe pipe;
4d20cd86 12910
e7c84544
ML
12911 active = encoder->get_hw_state(encoder, &pipe);
12912 I915_STATE_WARN(active != new_crtc_state->active,
12913 "[ENCODER:%i] active %i with crtc active %i\n",
12914 encoder->base.base.id, active, new_crtc_state->active);
4d20cd86 12915
e7c84544
ML
12916 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12917 "Encoder connected to wrong pipe %c\n",
12918 pipe_name(pipe));
4d20cd86 12919
e7c84544
ML
12920 if (active)
12921 encoder->get_config(encoder, pipe_config);
12922 }
53d9f4e9 12923
e7c84544
ML
12924 if (!new_crtc_state->active)
12925 return;
cfb23ed6 12926
e7c84544 12927 intel_pipe_config_sanity_check(dev_priv, pipe_config);
e3b247da 12928
e7c84544
ML
12929 sw_config = to_intel_crtc_state(crtc->state);
12930 if (!intel_pipe_config_compare(dev, sw_config,
12931 pipe_config, false)) {
12932 I915_STATE_WARN(1, "pipe state doesn't match!\n");
12933 intel_dump_pipe_config(intel_crtc, pipe_config,
12934 "[hw state]");
12935 intel_dump_pipe_config(intel_crtc, sw_config,
12936 "[sw state]");
8af6cf88
DV
12937 }
12938}
12939
91d1b4bd 12940static void
c0ead703
ML
12941verify_single_dpll_state(struct drm_i915_private *dev_priv,
12942 struct intel_shared_dpll *pll,
12943 struct drm_crtc *crtc,
12944 struct drm_crtc_state *new_state)
91d1b4bd 12945{
91d1b4bd 12946 struct intel_dpll_hw_state dpll_hw_state;
e7c84544
ML
12947 unsigned crtc_mask;
12948 bool active;
5358901f 12949
e7c84544 12950 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
5358901f 12951
e7c84544 12952 DRM_DEBUG_KMS("%s\n", pll->name);
5358901f 12953
e7c84544 12954 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
5358901f 12955
e7c84544
ML
12956 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
12957 I915_STATE_WARN(!pll->on && pll->active_mask,
12958 "pll in active use but not on in sw tracking\n");
12959 I915_STATE_WARN(pll->on && !pll->active_mask,
12960 "pll is on but not used by any active crtc\n");
12961 I915_STATE_WARN(pll->on != active,
12962 "pll on state mismatch (expected %i, found %i)\n",
12963 pll->on, active);
12964 }
5358901f 12965
e7c84544 12966 if (!crtc) {
2dd66ebd 12967 I915_STATE_WARN(pll->active_mask & ~pll->config.crtc_mask,
e7c84544
ML
12968 "more active pll users than references: %x vs %x\n",
12969 pll->active_mask, pll->config.crtc_mask);
5358901f 12970
e7c84544
ML
12971 return;
12972 }
12973
12974 crtc_mask = 1 << drm_crtc_index(crtc);
12975
12976 if (new_state->active)
12977 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
12978 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
12979 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12980 else
12981 I915_STATE_WARN(pll->active_mask & crtc_mask,
12982 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
12983 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
2dd66ebd 12984
e7c84544
ML
12985 I915_STATE_WARN(!(pll->config.crtc_mask & crtc_mask),
12986 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
12987 crtc_mask, pll->config.crtc_mask);
66e985c0 12988
e7c84544
ML
12989 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state,
12990 &dpll_hw_state,
12991 sizeof(dpll_hw_state)),
12992 "pll hw state mismatch\n");
12993}
12994
12995static void
c0ead703
ML
12996verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
12997 struct drm_crtc_state *old_crtc_state,
12998 struct drm_crtc_state *new_crtc_state)
e7c84544
ML
12999{
13000 struct drm_i915_private *dev_priv = dev->dev_private;
13001 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
13002 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
13003
13004 if (new_state->shared_dpll)
c0ead703 13005 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
e7c84544
ML
13006
13007 if (old_state->shared_dpll &&
13008 old_state->shared_dpll != new_state->shared_dpll) {
13009 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
13010 struct intel_shared_dpll *pll = old_state->shared_dpll;
13011
13012 I915_STATE_WARN(pll->active_mask & crtc_mask,
13013 "pll active mismatch (didn't expect pipe %c in active mask)\n",
13014 pipe_name(drm_crtc_index(crtc)));
13015 I915_STATE_WARN(pll->config.crtc_mask & crtc_mask,
13016 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
13017 pipe_name(drm_crtc_index(crtc)));
5358901f 13018 }
8af6cf88
DV
13019}
13020
e7c84544 13021static void
c0ead703 13022intel_modeset_verify_crtc(struct drm_crtc *crtc,
e7c84544
ML
13023 struct drm_crtc_state *old_state,
13024 struct drm_crtc_state *new_state)
13025{
13026 if (!needs_modeset(new_state) &&
13027 !to_intel_crtc_state(new_state)->update_pipe)
13028 return;
13029
c0ead703
ML
13030 verify_wm_state(crtc, new_state);
13031 verify_connector_state(crtc->dev, crtc);
13032 verify_crtc_state(crtc, old_state, new_state);
13033 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
e7c84544
ML
13034}
13035
13036static void
c0ead703 13037verify_disabled_dpll_state(struct drm_device *dev)
e7c84544
ML
13038{
13039 struct drm_i915_private *dev_priv = dev->dev_private;
13040 int i;
13041
13042 for (i = 0; i < dev_priv->num_shared_dpll; i++)
c0ead703 13043 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
e7c84544
ML
13044}
13045
13046static void
c0ead703 13047intel_modeset_verify_disabled(struct drm_device *dev)
e7c84544 13048{
c0ead703
ML
13049 verify_encoder_state(dev);
13050 verify_connector_state(dev, NULL);
13051 verify_disabled_dpll_state(dev);
e7c84544
ML
13052}
13053
80715b2f
VS
13054static void update_scanline_offset(struct intel_crtc *crtc)
13055{
13056 struct drm_device *dev = crtc->base.dev;
13057
13058 /*
13059 * The scanline counter increments at the leading edge of hsync.
13060 *
13061 * On most platforms it starts counting from vtotal-1 on the
13062 * first active line. That means the scanline counter value is
13063 * always one less than what we would expect. Ie. just after
13064 * start of vblank, which also occurs at start of hsync (on the
13065 * last active line), the scanline counter will read vblank_start-1.
13066 *
13067 * On gen2 the scanline counter starts counting from 1 instead
13068 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13069 * to keep the value positive), instead of adding one.
13070 *
13071 * On HSW+ the behaviour of the scanline counter depends on the output
13072 * type. For DP ports it behaves like most other platforms, but on HDMI
13073 * there's an extra 1 line difference. So we need to add two instead of
13074 * one to the value.
13075 */
13076 if (IS_GEN2(dev)) {
124abe07 13077 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
80715b2f
VS
13078 int vtotal;
13079
124abe07
VS
13080 vtotal = adjusted_mode->crtc_vtotal;
13081 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
80715b2f
VS
13082 vtotal /= 2;
13083
13084 crtc->scanline_offset = vtotal - 1;
13085 } else if (HAS_DDI(dev) &&
409ee761 13086 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
13087 crtc->scanline_offset = 2;
13088 } else
13089 crtc->scanline_offset = 1;
13090}
13091
ad421372 13092static void intel_modeset_clear_plls(struct drm_atomic_state *state)
ed6739ef 13093{
225da59b 13094 struct drm_device *dev = state->dev;
ed6739ef 13095 struct drm_i915_private *dev_priv = to_i915(dev);
ad421372 13096 struct intel_shared_dpll_config *shared_dpll = NULL;
0a9ab303
ACO
13097 struct drm_crtc *crtc;
13098 struct drm_crtc_state *crtc_state;
0a9ab303 13099 int i;
ed6739ef
ACO
13100
13101 if (!dev_priv->display.crtc_compute_clock)
ad421372 13102 return;
ed6739ef 13103
0a9ab303 13104 for_each_crtc_in_state(state, crtc, crtc_state, i) {
fb1a38a9 13105 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8106ddbd
ACO
13106 struct intel_shared_dpll *old_dpll =
13107 to_intel_crtc_state(crtc->state)->shared_dpll;
0a9ab303 13108
fb1a38a9 13109 if (!needs_modeset(crtc_state))
225da59b
ACO
13110 continue;
13111
8106ddbd 13112 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
fb1a38a9 13113
8106ddbd 13114 if (!old_dpll)
fb1a38a9 13115 continue;
0a9ab303 13116
ad421372
ML
13117 if (!shared_dpll)
13118 shared_dpll = intel_atomic_get_shared_dpll_state(state);
ed6739ef 13119
8106ddbd 13120 intel_shared_dpll_config_put(shared_dpll, old_dpll, intel_crtc);
ad421372 13121 }
ed6739ef
ACO
13122}
13123
99d736a2
ML
13124/*
13125 * This implements the workaround described in the "notes" section of the mode
13126 * set sequence documentation. When going from no pipes or single pipe to
13127 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13128 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13129 */
13130static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13131{
13132 struct drm_crtc_state *crtc_state;
13133 struct intel_crtc *intel_crtc;
13134 struct drm_crtc *crtc;
13135 struct intel_crtc_state *first_crtc_state = NULL;
13136 struct intel_crtc_state *other_crtc_state = NULL;
13137 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13138 int i;
13139
13140 /* look at all crtc's that are going to be enabled in during modeset */
13141 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13142 intel_crtc = to_intel_crtc(crtc);
13143
13144 if (!crtc_state->active || !needs_modeset(crtc_state))
13145 continue;
13146
13147 if (first_crtc_state) {
13148 other_crtc_state = to_intel_crtc_state(crtc_state);
13149 break;
13150 } else {
13151 first_crtc_state = to_intel_crtc_state(crtc_state);
13152 first_pipe = intel_crtc->pipe;
13153 }
13154 }
13155
13156 /* No workaround needed? */
13157 if (!first_crtc_state)
13158 return 0;
13159
13160 /* w/a possibly needed, check how many crtc's are already enabled. */
13161 for_each_intel_crtc(state->dev, intel_crtc) {
13162 struct intel_crtc_state *pipe_config;
13163
13164 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13165 if (IS_ERR(pipe_config))
13166 return PTR_ERR(pipe_config);
13167
13168 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13169
13170 if (!pipe_config->base.active ||
13171 needs_modeset(&pipe_config->base))
13172 continue;
13173
13174 /* 2 or more enabled crtcs means no need for w/a */
13175 if (enabled_pipe != INVALID_PIPE)
13176 return 0;
13177
13178 enabled_pipe = intel_crtc->pipe;
13179 }
13180
13181 if (enabled_pipe != INVALID_PIPE)
13182 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13183 else if (other_crtc_state)
13184 other_crtc_state->hsw_workaround_pipe = first_pipe;
13185
13186 return 0;
13187}
13188
27c329ed
ML
13189static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13190{
13191 struct drm_crtc *crtc;
13192 struct drm_crtc_state *crtc_state;
13193 int ret = 0;
13194
13195 /* add all active pipes to the state */
13196 for_each_crtc(state->dev, crtc) {
13197 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13198 if (IS_ERR(crtc_state))
13199 return PTR_ERR(crtc_state);
13200
13201 if (!crtc_state->active || needs_modeset(crtc_state))
13202 continue;
13203
13204 crtc_state->mode_changed = true;
13205
13206 ret = drm_atomic_add_affected_connectors(state, crtc);
13207 if (ret)
13208 break;
13209
13210 ret = drm_atomic_add_affected_planes(state, crtc);
13211 if (ret)
13212 break;
13213 }
13214
13215 return ret;
13216}
13217
c347a676 13218static int intel_modeset_checks(struct drm_atomic_state *state)
054518dd 13219{
565602d7
ML
13220 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13221 struct drm_i915_private *dev_priv = state->dev->dev_private;
13222 struct drm_crtc *crtc;
13223 struct drm_crtc_state *crtc_state;
13224 int ret = 0, i;
054518dd 13225
b359283a
ML
13226 if (!check_digital_port_conflicts(state)) {
13227 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13228 return -EINVAL;
13229 }
13230
565602d7
ML
13231 intel_state->modeset = true;
13232 intel_state->active_crtcs = dev_priv->active_crtcs;
13233
13234 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13235 if (crtc_state->active)
13236 intel_state->active_crtcs |= 1 << i;
13237 else
13238 intel_state->active_crtcs &= ~(1 << i);
13239 }
13240
054518dd
ACO
13241 /*
13242 * See if the config requires any additional preparation, e.g.
13243 * to adjust global state with pipes off. We need to do this
13244 * here so we can get the modeset_pipe updated config for the new
13245 * mode set on this crtc. For other crtcs we need to use the
13246 * adjusted_mode bits in the crtc directly.
13247 */
27c329ed 13248 if (dev_priv->display.modeset_calc_cdclk) {
27c329ed
ML
13249 ret = dev_priv->display.modeset_calc_cdclk(state);
13250
1a617b77 13251 if (!ret && intel_state->dev_cdclk != dev_priv->cdclk_freq)
27c329ed
ML
13252 ret = intel_modeset_all_pipes(state);
13253
13254 if (ret < 0)
054518dd 13255 return ret;
e8788cbc
ML
13256
13257 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
13258 intel_state->cdclk, intel_state->dev_cdclk);
27c329ed 13259 } else
1a617b77 13260 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
054518dd 13261
ad421372 13262 intel_modeset_clear_plls(state);
054518dd 13263
565602d7 13264 if (IS_HASWELL(dev_priv))
ad421372 13265 return haswell_mode_set_planes_workaround(state);
99d736a2 13266
ad421372 13267 return 0;
c347a676
ACO
13268}
13269
aa363136
MR
13270/*
13271 * Handle calculation of various watermark data at the end of the atomic check
13272 * phase. The code here should be run after the per-crtc and per-plane 'check'
13273 * handlers to ensure that all derived state has been updated.
13274 */
13275static void calc_watermark_data(struct drm_atomic_state *state)
13276{
13277 struct drm_device *dev = state->dev;
13278 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13279 struct drm_crtc *crtc;
13280 struct drm_crtc_state *cstate;
13281 struct drm_plane *plane;
13282 struct drm_plane_state *pstate;
13283
13284 /*
13285 * Calculate watermark configuration details now that derived
13286 * plane/crtc state is all properly updated.
13287 */
13288 drm_for_each_crtc(crtc, dev) {
13289 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13290 crtc->state;
13291
13292 if (cstate->active)
13293 intel_state->wm_config.num_pipes_active++;
13294 }
13295 drm_for_each_legacy_plane(plane, dev) {
13296 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13297 plane->state;
13298
13299 if (!to_intel_plane_state(pstate)->visible)
13300 continue;
13301
13302 intel_state->wm_config.sprites_enabled = true;
13303 if (pstate->crtc_w != pstate->src_w >> 16 ||
13304 pstate->crtc_h != pstate->src_h >> 16)
13305 intel_state->wm_config.sprites_scaled = true;
13306 }
13307}
13308
74c090b1
ML
13309/**
13310 * intel_atomic_check - validate state object
13311 * @dev: drm device
13312 * @state: state to validate
13313 */
13314static int intel_atomic_check(struct drm_device *dev,
13315 struct drm_atomic_state *state)
c347a676 13316{
dd8b3bdb 13317 struct drm_i915_private *dev_priv = to_i915(dev);
aa363136 13318 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
c347a676
ACO
13319 struct drm_crtc *crtc;
13320 struct drm_crtc_state *crtc_state;
13321 int ret, i;
61333b60 13322 bool any_ms = false;
c347a676 13323
74c090b1 13324 ret = drm_atomic_helper_check_modeset(dev, state);
054518dd
ACO
13325 if (ret)
13326 return ret;
13327
c347a676 13328 for_each_crtc_in_state(state, crtc, crtc_state, i) {
cfb23ed6
ML
13329 struct intel_crtc_state *pipe_config =
13330 to_intel_crtc_state(crtc_state);
1ed51de9
DV
13331
13332 /* Catch I915_MODE_FLAG_INHERITED */
13333 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13334 crtc_state->mode_changed = true;
cfb23ed6 13335
61333b60
ML
13336 if (!crtc_state->enable) {
13337 if (needs_modeset(crtc_state))
13338 any_ms = true;
c347a676 13339 continue;
61333b60 13340 }
c347a676 13341
26495481 13342 if (!needs_modeset(crtc_state))
cfb23ed6
ML
13343 continue;
13344
26495481
DV
13345 /* FIXME: For only active_changed we shouldn't need to do any
13346 * state recomputation at all. */
13347
1ed51de9
DV
13348 ret = drm_atomic_add_affected_connectors(state, crtc);
13349 if (ret)
13350 return ret;
b359283a 13351
cfb23ed6 13352 ret = intel_modeset_pipe_config(crtc, pipe_config);
c347a676
ACO
13353 if (ret)
13354 return ret;
13355
73831236 13356 if (i915.fastboot &&
dd8b3bdb 13357 intel_pipe_config_compare(dev,
cfb23ed6 13358 to_intel_crtc_state(crtc->state),
1ed51de9 13359 pipe_config, true)) {
26495481 13360 crtc_state->mode_changed = false;
bfd16b2a 13361 to_intel_crtc_state(crtc_state)->update_pipe = true;
26495481
DV
13362 }
13363
13364 if (needs_modeset(crtc_state)) {
13365 any_ms = true;
cfb23ed6
ML
13366
13367 ret = drm_atomic_add_affected_planes(state, crtc);
13368 if (ret)
13369 return ret;
13370 }
61333b60 13371
26495481
DV
13372 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13373 needs_modeset(crtc_state) ?
13374 "[modeset]" : "[fastset]");
c347a676
ACO
13375 }
13376
61333b60
ML
13377 if (any_ms) {
13378 ret = intel_modeset_checks(state);
13379
13380 if (ret)
13381 return ret;
27c329ed 13382 } else
dd8b3bdb 13383 intel_state->cdclk = dev_priv->cdclk_freq;
76305b1a 13384
dd8b3bdb 13385 ret = drm_atomic_helper_check_planes(dev, state);
aa363136
MR
13386 if (ret)
13387 return ret;
13388
f51be2e0 13389 intel_fbc_choose_crtc(dev_priv, state);
aa363136
MR
13390 calc_watermark_data(state);
13391
13392 return 0;
054518dd
ACO
13393}
13394
5008e874
ML
13395static int intel_atomic_prepare_commit(struct drm_device *dev,
13396 struct drm_atomic_state *state,
13397 bool async)
13398{
7580d774
ML
13399 struct drm_i915_private *dev_priv = dev->dev_private;
13400 struct drm_plane_state *plane_state;
5008e874 13401 struct drm_crtc_state *crtc_state;
7580d774 13402 struct drm_plane *plane;
5008e874
ML
13403 struct drm_crtc *crtc;
13404 int i, ret;
13405
13406 if (async) {
13407 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13408 return -EINVAL;
13409 }
13410
13411 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13412 ret = intel_crtc_wait_for_pending_flips(crtc);
13413 if (ret)
13414 return ret;
7580d774
ML
13415
13416 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13417 flush_workqueue(dev_priv->wq);
5008e874
ML
13418 }
13419
f935675f
ML
13420 ret = mutex_lock_interruptible(&dev->struct_mutex);
13421 if (ret)
13422 return ret;
13423
5008e874 13424 ret = drm_atomic_helper_prepare_planes(dev, state);
f7e5838b 13425 mutex_unlock(&dev->struct_mutex);
7580d774 13426
f7e5838b 13427 if (!ret && !async) {
7580d774
ML
13428 for_each_plane_in_state(state, plane, plane_state, i) {
13429 struct intel_plane_state *intel_plane_state =
13430 to_intel_plane_state(plane_state);
13431
13432 if (!intel_plane_state->wait_req)
13433 continue;
13434
13435 ret = __i915_wait_request(intel_plane_state->wait_req,
299259a3 13436 true, NULL, NULL);
f7e5838b 13437 if (ret) {
f4457ae7
CW
13438 /* Any hang should be swallowed by the wait */
13439 WARN_ON(ret == -EIO);
f7e5838b
CW
13440 mutex_lock(&dev->struct_mutex);
13441 drm_atomic_helper_cleanup_planes(dev, state);
13442 mutex_unlock(&dev->struct_mutex);
7580d774 13443 break;
f7e5838b 13444 }
7580d774 13445 }
7580d774 13446 }
5008e874
ML
13447
13448 return ret;
13449}
13450
e8861675
ML
13451static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
13452 struct drm_i915_private *dev_priv,
13453 unsigned crtc_mask)
13454{
13455 unsigned last_vblank_count[I915_MAX_PIPES];
13456 enum pipe pipe;
13457 int ret;
13458
13459 if (!crtc_mask)
13460 return;
13461
13462 for_each_pipe(dev_priv, pipe) {
13463 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13464
13465 if (!((1 << pipe) & crtc_mask))
13466 continue;
13467
13468 ret = drm_crtc_vblank_get(crtc);
13469 if (WARN_ON(ret != 0)) {
13470 crtc_mask &= ~(1 << pipe);
13471 continue;
13472 }
13473
13474 last_vblank_count[pipe] = drm_crtc_vblank_count(crtc);
13475 }
13476
13477 for_each_pipe(dev_priv, pipe) {
13478 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13479 long lret;
13480
13481 if (!((1 << pipe) & crtc_mask))
13482 continue;
13483
13484 lret = wait_event_timeout(dev->vblank[pipe].queue,
13485 last_vblank_count[pipe] !=
13486 drm_crtc_vblank_count(crtc),
13487 msecs_to_jiffies(50));
13488
13489 WARN_ON(!lret);
13490
13491 drm_crtc_vblank_put(crtc);
13492 }
13493}
13494
13495static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
13496{
13497 /* fb updated, need to unpin old fb */
13498 if (crtc_state->fb_changed)
13499 return true;
13500
13501 /* wm changes, need vblank before final wm's */
caed361d 13502 if (crtc_state->update_wm_post)
e8861675
ML
13503 return true;
13504
13505 /*
13506 * cxsr is re-enabled after vblank.
caed361d 13507 * This is already handled by crtc_state->update_wm_post,
e8861675
ML
13508 * but added for clarity.
13509 */
13510 if (crtc_state->disable_cxsr)
13511 return true;
13512
13513 return false;
13514}
13515
74c090b1
ML
13516/**
13517 * intel_atomic_commit - commit validated state object
13518 * @dev: DRM device
13519 * @state: the top-level driver state object
13520 * @async: asynchronous commit
13521 *
13522 * This function commits a top-level state object that has been validated
13523 * with drm_atomic_helper_check().
13524 *
13525 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13526 * we can only handle plane-related operations and do not yet support
13527 * asynchronous commit.
13528 *
13529 * RETURNS
13530 * Zero for success or -errno.
13531 */
13532static int intel_atomic_commit(struct drm_device *dev,
13533 struct drm_atomic_state *state,
13534 bool async)
a6778b3c 13535{
565602d7 13536 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fbee40df 13537 struct drm_i915_private *dev_priv = dev->dev_private;
29ceb0e6 13538 struct drm_crtc_state *old_crtc_state;
7580d774 13539 struct drm_crtc *crtc;
ed4a6a7c 13540 struct intel_crtc_state *intel_cstate;
565602d7
ML
13541 int ret = 0, i;
13542 bool hw_check = intel_state->modeset;
33c8df89 13543 unsigned long put_domains[I915_MAX_PIPES] = {};
e8861675 13544 unsigned crtc_vblank_mask = 0;
a6778b3c 13545
5008e874 13546 ret = intel_atomic_prepare_commit(dev, state, async);
7580d774
ML
13547 if (ret) {
13548 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
d4afb8cc 13549 return ret;
7580d774 13550 }
d4afb8cc 13551
1c5e19f8 13552 drm_atomic_helper_swap_state(dev, state);
a1475e77
ML
13553 dev_priv->wm.config = intel_state->wm_config;
13554 intel_shared_dpll_commit(state);
1c5e19f8 13555
565602d7
ML
13556 if (intel_state->modeset) {
13557 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13558 sizeof(intel_state->min_pixclk));
13559 dev_priv->active_crtcs = intel_state->active_crtcs;
1a617b77 13560 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
33c8df89
ML
13561
13562 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
565602d7
ML
13563 }
13564
29ceb0e6 13565 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
a539205a
ML
13566 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13567
33c8df89
ML
13568 if (needs_modeset(crtc->state) ||
13569 to_intel_crtc_state(crtc->state)->update_pipe) {
13570 hw_check = true;
13571
13572 put_domains[to_intel_crtc(crtc)->pipe] =
13573 modeset_get_crtc_power_domains(crtc,
13574 to_intel_crtc_state(crtc->state));
13575 }
13576
61333b60
ML
13577 if (!needs_modeset(crtc->state))
13578 continue;
13579
29ceb0e6 13580 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
460da916 13581
29ceb0e6
VS
13582 if (old_crtc_state->active) {
13583 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
a539205a 13584 dev_priv->display.crtc_disable(crtc);
eddfcbcd 13585 intel_crtc->active = false;
58f9c0bc 13586 intel_fbc_disable(intel_crtc);
eddfcbcd 13587 intel_disable_shared_dpll(intel_crtc);
9bbc8258
VS
13588
13589 /*
13590 * Underruns don't always raise
13591 * interrupts, so check manually.
13592 */
13593 intel_check_cpu_fifo_underruns(dev_priv);
13594 intel_check_pch_fifo_underruns(dev_priv);
b9001114
ML
13595
13596 if (!crtc->state->active)
13597 intel_update_watermarks(crtc);
a539205a 13598 }
b8cecdf5 13599 }
7758a113 13600
ea9d758d
DV
13601 /* Only after disabling all output pipelines that will be changed can we
13602 * update the the output configuration. */
4740b0f2 13603 intel_modeset_update_crtc_state(state);
f6e5b160 13604
565602d7 13605 if (intel_state->modeset) {
4740b0f2 13606 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
33c8df89
ML
13607
13608 if (dev_priv->display.modeset_commit_cdclk &&
13609 intel_state->dev_cdclk != dev_priv->cdclk_freq)
13610 dev_priv->display.modeset_commit_cdclk(state);
f6d1973d 13611
c0ead703 13612 intel_modeset_verify_disabled(dev);
4740b0f2 13613 }
47fab737 13614
a6778b3c 13615 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
29ceb0e6 13616 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
f6ac4b2a
ML
13617 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13618 bool modeset = needs_modeset(crtc->state);
e8861675
ML
13619 struct intel_crtc_state *pipe_config =
13620 to_intel_crtc_state(crtc->state);
13621 bool update_pipe = !modeset && pipe_config->update_pipe;
9f836f90 13622
f6ac4b2a 13623 if (modeset && crtc->state->active) {
a539205a
ML
13624 update_scanline_offset(to_intel_crtc(crtc));
13625 dev_priv->display.crtc_enable(crtc);
13626 }
80715b2f 13627
f6ac4b2a 13628 if (!modeset)
29ceb0e6 13629 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
f6ac4b2a 13630
31ae71fc
ML
13631 if (crtc->state->active &&
13632 drm_atomic_get_existing_plane_state(state, crtc->primary))
49227c4a
PZ
13633 intel_fbc_enable(intel_crtc);
13634
6173ee28
ML
13635 if (crtc->state->active &&
13636 (crtc->state->planes_changed || update_pipe))
29ceb0e6 13637 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
bfd16b2a 13638
e8861675
ML
13639 if (pipe_config->base.active && needs_vblank_wait(pipe_config))
13640 crtc_vblank_mask |= 1 << i;
80715b2f 13641 }
a6778b3c 13642
a6778b3c 13643 /* FIXME: add subpixel order */
83a57153 13644
e8861675
ML
13645 if (!state->legacy_cursor_update)
13646 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
f935675f 13647
ed4a6a7c
MR
13648 /*
13649 * Now that the vblank has passed, we can go ahead and program the
13650 * optimal watermarks on platforms that need two-step watermark
13651 * programming.
13652 *
13653 * TODO: Move this (and other cleanup) to an async worker eventually.
13654 */
29ceb0e6 13655 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
ed4a6a7c
MR
13656 intel_cstate = to_intel_crtc_state(crtc->state);
13657
13658 if (dev_priv->display.optimize_watermarks)
13659 dev_priv->display.optimize_watermarks(intel_cstate);
13660 }
13661
177246a8
MR
13662 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
13663 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
13664
13665 if (put_domains[i])
13666 modeset_put_power_domains(dev_priv, put_domains[i]);
f6d1973d 13667
c0ead703 13668 intel_modeset_verify_crtc(crtc, old_crtc_state, crtc->state);
177246a8
MR
13669 }
13670
13671 if (intel_state->modeset)
13672 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
13673
f935675f 13674 mutex_lock(&dev->struct_mutex);
d4afb8cc 13675 drm_atomic_helper_cleanup_planes(dev, state);
f935675f 13676 mutex_unlock(&dev->struct_mutex);
2bfb4627 13677
ee165b1a 13678 drm_atomic_state_free(state);
f30da187 13679
75714940
MK
13680 /* As one of the primary mmio accessors, KMS has a high likelihood
13681 * of triggering bugs in unclaimed access. After we finish
13682 * modesetting, see if an error has been flagged, and if so
13683 * enable debugging for the next modeset - and hope we catch
13684 * the culprit.
13685 *
13686 * XXX note that we assume display power is on at this point.
13687 * This might hold true now but we need to add pm helper to check
13688 * unclaimed only when the hardware is on, as atomic commits
13689 * can happen also when the device is completely off.
13690 */
13691 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
13692
74c090b1 13693 return 0;
7f27126e
JB
13694}
13695
c0c36b94
CW
13696void intel_crtc_restore_mode(struct drm_crtc *crtc)
13697{
83a57153
ACO
13698 struct drm_device *dev = crtc->dev;
13699 struct drm_atomic_state *state;
e694eb02 13700 struct drm_crtc_state *crtc_state;
2bfb4627 13701 int ret;
83a57153
ACO
13702
13703 state = drm_atomic_state_alloc(dev);
13704 if (!state) {
e694eb02 13705 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
83a57153
ACO
13706 crtc->base.id);
13707 return;
13708 }
13709
e694eb02 13710 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
83a57153 13711
e694eb02
ML
13712retry:
13713 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13714 ret = PTR_ERR_OR_ZERO(crtc_state);
13715 if (!ret) {
13716 if (!crtc_state->active)
13717 goto out;
83a57153 13718
e694eb02 13719 crtc_state->mode_changed = true;
74c090b1 13720 ret = drm_atomic_commit(state);
83a57153
ACO
13721 }
13722
e694eb02
ML
13723 if (ret == -EDEADLK) {
13724 drm_atomic_state_clear(state);
13725 drm_modeset_backoff(state->acquire_ctx);
13726 goto retry;
4ed9fb37 13727 }
4be07317 13728
2bfb4627 13729 if (ret)
e694eb02 13730out:
2bfb4627 13731 drm_atomic_state_free(state);
c0c36b94
CW
13732}
13733
25c5b266
DV
13734#undef for_each_intel_crtc_masked
13735
f6e5b160 13736static const struct drm_crtc_funcs intel_crtc_funcs = {
82cf435b 13737 .gamma_set = drm_atomic_helper_legacy_gamma_set,
74c090b1 13738 .set_config = drm_atomic_helper_set_config,
82cf435b 13739 .set_property = drm_atomic_helper_crtc_set_property,
f6e5b160
CW
13740 .destroy = intel_crtc_destroy,
13741 .page_flip = intel_crtc_page_flip,
1356837e
MR
13742 .atomic_duplicate_state = intel_crtc_duplicate_state,
13743 .atomic_destroy_state = intel_crtc_destroy_state,
f6e5b160
CW
13744};
13745
6beb8c23
MR
13746/**
13747 * intel_prepare_plane_fb - Prepare fb for usage on plane
13748 * @plane: drm plane to prepare for
13749 * @fb: framebuffer to prepare for presentation
13750 *
13751 * Prepares a framebuffer for usage on a display plane. Generally this
13752 * involves pinning the underlying object and updating the frontbuffer tracking
13753 * bits. Some older platforms need special physical address handling for
13754 * cursor planes.
13755 *
f935675f
ML
13756 * Must be called with struct_mutex held.
13757 *
6beb8c23
MR
13758 * Returns 0 on success, negative error code on failure.
13759 */
13760int
13761intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee 13762 const struct drm_plane_state *new_state)
465c120c
MR
13763{
13764 struct drm_device *dev = plane->dev;
844f9111 13765 struct drm_framebuffer *fb = new_state->fb;
6beb8c23 13766 struct intel_plane *intel_plane = to_intel_plane(plane);
6beb8c23 13767 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
1ee49399 13768 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
6beb8c23 13769 int ret = 0;
465c120c 13770
1ee49399 13771 if (!obj && !old_obj)
465c120c
MR
13772 return 0;
13773
5008e874
ML
13774 if (old_obj) {
13775 struct drm_crtc_state *crtc_state =
13776 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13777
13778 /* Big Hammer, we also need to ensure that any pending
13779 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13780 * current scanout is retired before unpinning the old
13781 * framebuffer. Note that we rely on userspace rendering
13782 * into the buffer attached to the pipe they are waiting
13783 * on. If not, userspace generates a GPU hang with IPEHR
13784 * point to the MI_WAIT_FOR_EVENT.
13785 *
13786 * This should only fail upon a hung GPU, in which case we
13787 * can safely continue.
13788 */
13789 if (needs_modeset(crtc_state))
13790 ret = i915_gem_object_wait_rendering(old_obj, true);
f4457ae7
CW
13791 if (ret) {
13792 /* GPU hangs should have been swallowed by the wait */
13793 WARN_ON(ret == -EIO);
f935675f 13794 return ret;
f4457ae7 13795 }
5008e874
ML
13796 }
13797
3c28ff22
AG
13798 /* For framebuffer backed by dmabuf, wait for fence */
13799 if (obj && obj->base.dma_buf) {
bcf8be27
ML
13800 long lret;
13801
13802 lret = reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
13803 false, true,
13804 MAX_SCHEDULE_TIMEOUT);
13805 if (lret == -ERESTARTSYS)
13806 return lret;
3c28ff22 13807
bcf8be27 13808 WARN(lret < 0, "waiting returns %li\n", lret);
3c28ff22
AG
13809 }
13810
1ee49399
ML
13811 if (!obj) {
13812 ret = 0;
13813 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
6beb8c23
MR
13814 INTEL_INFO(dev)->cursor_needs_physical) {
13815 int align = IS_I830(dev) ? 16 * 1024 : 256;
13816 ret = i915_gem_object_attach_phys(obj, align);
13817 if (ret)
13818 DRM_DEBUG_KMS("failed to attach phys object\n");
13819 } else {
3465c580 13820 ret = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
6beb8c23 13821 }
465c120c 13822
7580d774
ML
13823 if (ret == 0) {
13824 if (obj) {
13825 struct intel_plane_state *plane_state =
13826 to_intel_plane_state(new_state);
13827
13828 i915_gem_request_assign(&plane_state->wait_req,
13829 obj->last_write_req);
13830 }
13831
a9ff8714 13832 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
7580d774 13833 }
fdd508a6 13834
6beb8c23
MR
13835 return ret;
13836}
13837
38f3ce3a
MR
13838/**
13839 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13840 * @plane: drm plane to clean up for
13841 * @fb: old framebuffer that was on plane
13842 *
13843 * Cleans up a framebuffer that has just been removed from a plane.
f935675f
ML
13844 *
13845 * Must be called with struct_mutex held.
38f3ce3a
MR
13846 */
13847void
13848intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee 13849 const struct drm_plane_state *old_state)
38f3ce3a
MR
13850{
13851 struct drm_device *dev = plane->dev;
1ee49399 13852 struct intel_plane *intel_plane = to_intel_plane(plane);
7580d774 13853 struct intel_plane_state *old_intel_state;
1ee49399
ML
13854 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13855 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
38f3ce3a 13856
7580d774
ML
13857 old_intel_state = to_intel_plane_state(old_state);
13858
1ee49399 13859 if (!obj && !old_obj)
38f3ce3a
MR
13860 return;
13861
1ee49399
ML
13862 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13863 !INTEL_INFO(dev)->cursor_needs_physical))
3465c580 13864 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
1ee49399
ML
13865
13866 /* prepare_fb aborted? */
13867 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13868 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13869 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
7580d774
ML
13870
13871 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
465c120c
MR
13872}
13873
6156a456
CK
13874int
13875skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13876{
13877 int max_scale;
13878 struct drm_device *dev;
13879 struct drm_i915_private *dev_priv;
13880 int crtc_clock, cdclk;
13881
bf8a0af0 13882 if (!intel_crtc || !crtc_state->base.enable)
6156a456
CK
13883 return DRM_PLANE_HELPER_NO_SCALING;
13884
13885 dev = intel_crtc->base.dev;
13886 dev_priv = dev->dev_private;
13887 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
27c329ed 13888 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
6156a456 13889
54bf1ce6 13890 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
6156a456
CK
13891 return DRM_PLANE_HELPER_NO_SCALING;
13892
13893 /*
13894 * skl max scale is lower of:
13895 * close to 3 but not 3, -1 is for that purpose
13896 * or
13897 * cdclk/crtc_clock
13898 */
13899 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13900
13901 return max_scale;
13902}
13903
465c120c 13904static int
3c692a41 13905intel_check_primary_plane(struct drm_plane *plane,
061e4b8d 13906 struct intel_crtc_state *crtc_state,
3c692a41
GP
13907 struct intel_plane_state *state)
13908{
2b875c22
MR
13909 struct drm_crtc *crtc = state->base.crtc;
13910 struct drm_framebuffer *fb = state->base.fb;
6156a456 13911 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
061e4b8d
ML
13912 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13913 bool can_position = false;
465c120c 13914
693bdc28
VS
13915 if (INTEL_INFO(plane->dev)->gen >= 9) {
13916 /* use scaler when colorkey is not required */
13917 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
13918 min_scale = 1;
13919 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
13920 }
d8106366 13921 can_position = true;
6156a456 13922 }
d8106366 13923
061e4b8d
ML
13924 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13925 &state->dst, &state->clip,
da20eabd
ML
13926 min_scale, max_scale,
13927 can_position, true,
13928 &state->visible);
14af293f
GP
13929}
13930
613d2b27
ML
13931static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13932 struct drm_crtc_state *old_crtc_state)
3c692a41 13933{
32b7eeec 13934 struct drm_device *dev = crtc->dev;
3c692a41 13935 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
bfd16b2a
ML
13936 struct intel_crtc_state *old_intel_state =
13937 to_intel_crtc_state(old_crtc_state);
13938 bool modeset = needs_modeset(crtc->state);
3c692a41 13939
c34c9ee4 13940 /* Perform vblank evasion around commit operation */
62852622 13941 intel_pipe_update_start(intel_crtc);
0583236e 13942
bfd16b2a
ML
13943 if (modeset)
13944 return;
13945
20a34e78
ML
13946 if (crtc->state->color_mgmt_changed || to_intel_crtc_state(crtc->state)->update_pipe) {
13947 intel_color_set_csc(crtc->state);
13948 intel_color_load_luts(crtc->state);
13949 }
13950
bfd16b2a
ML
13951 if (to_intel_crtc_state(crtc->state)->update_pipe)
13952 intel_update_pipe_config(intel_crtc, old_intel_state);
13953 else if (INTEL_INFO(dev)->gen >= 9)
0583236e 13954 skl_detach_scalers(intel_crtc);
32b7eeec
MR
13955}
13956
613d2b27
ML
13957static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13958 struct drm_crtc_state *old_crtc_state)
32b7eeec 13959{
32b7eeec 13960 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
32b7eeec 13961
62852622 13962 intel_pipe_update_end(intel_crtc);
3c692a41
GP
13963}
13964
cf4c7c12 13965/**
4a3b8769
MR
13966 * intel_plane_destroy - destroy a plane
13967 * @plane: plane to destroy
cf4c7c12 13968 *
4a3b8769
MR
13969 * Common destruction function for all types of planes (primary, cursor,
13970 * sprite).
cf4c7c12 13971 */
4a3b8769 13972void intel_plane_destroy(struct drm_plane *plane)
465c120c
MR
13973{
13974 struct intel_plane *intel_plane = to_intel_plane(plane);
13975 drm_plane_cleanup(plane);
13976 kfree(intel_plane);
13977}
13978
65a3fea0 13979const struct drm_plane_funcs intel_plane_funcs = {
70a101f8
MR
13980 .update_plane = drm_atomic_helper_update_plane,
13981 .disable_plane = drm_atomic_helper_disable_plane,
3d7d6510 13982 .destroy = intel_plane_destroy,
c196e1d6 13983 .set_property = drm_atomic_helper_plane_set_property,
a98b3431
MR
13984 .atomic_get_property = intel_plane_atomic_get_property,
13985 .atomic_set_property = intel_plane_atomic_set_property,
ea2c67bb
MR
13986 .atomic_duplicate_state = intel_plane_duplicate_state,
13987 .atomic_destroy_state = intel_plane_destroy_state,
13988
465c120c
MR
13989};
13990
13991static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13992 int pipe)
13993{
fca0ce2a
VS
13994 struct intel_plane *primary = NULL;
13995 struct intel_plane_state *state = NULL;
465c120c 13996 const uint32_t *intel_primary_formats;
45e3743a 13997 unsigned int num_formats;
fca0ce2a 13998 int ret;
465c120c
MR
13999
14000 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
fca0ce2a
VS
14001 if (!primary)
14002 goto fail;
465c120c 14003
8e7d688b 14004 state = intel_create_plane_state(&primary->base);
fca0ce2a
VS
14005 if (!state)
14006 goto fail;
8e7d688b 14007 primary->base.state = &state->base;
ea2c67bb 14008
465c120c
MR
14009 primary->can_scale = false;
14010 primary->max_downscale = 1;
6156a456
CK
14011 if (INTEL_INFO(dev)->gen >= 9) {
14012 primary->can_scale = true;
af99ceda 14013 state->scaler_id = -1;
6156a456 14014 }
465c120c
MR
14015 primary->pipe = pipe;
14016 primary->plane = pipe;
a9ff8714 14017 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
c59cb179 14018 primary->check_plane = intel_check_primary_plane;
465c120c
MR
14019 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
14020 primary->plane = !pipe;
14021
6c0fd451
DL
14022 if (INTEL_INFO(dev)->gen >= 9) {
14023 intel_primary_formats = skl_primary_formats;
14024 num_formats = ARRAY_SIZE(skl_primary_formats);
a8d201af
ML
14025
14026 primary->update_plane = skylake_update_primary_plane;
14027 primary->disable_plane = skylake_disable_primary_plane;
14028 } else if (HAS_PCH_SPLIT(dev)) {
14029 intel_primary_formats = i965_primary_formats;
14030 num_formats = ARRAY_SIZE(i965_primary_formats);
14031
14032 primary->update_plane = ironlake_update_primary_plane;
14033 primary->disable_plane = i9xx_disable_primary_plane;
6c0fd451 14034 } else if (INTEL_INFO(dev)->gen >= 4) {
568db4f2
DL
14035 intel_primary_formats = i965_primary_formats;
14036 num_formats = ARRAY_SIZE(i965_primary_formats);
a8d201af
ML
14037
14038 primary->update_plane = i9xx_update_primary_plane;
14039 primary->disable_plane = i9xx_disable_primary_plane;
6c0fd451
DL
14040 } else {
14041 intel_primary_formats = i8xx_primary_formats;
14042 num_formats = ARRAY_SIZE(i8xx_primary_formats);
a8d201af
ML
14043
14044 primary->update_plane = i9xx_update_primary_plane;
14045 primary->disable_plane = i9xx_disable_primary_plane;
465c120c
MR
14046 }
14047
fca0ce2a
VS
14048 ret = drm_universal_plane_init(dev, &primary->base, 0,
14049 &intel_plane_funcs,
14050 intel_primary_formats, num_formats,
14051 DRM_PLANE_TYPE_PRIMARY, NULL);
14052 if (ret)
14053 goto fail;
48404c1e 14054
3b7a5119
SJ
14055 if (INTEL_INFO(dev)->gen >= 4)
14056 intel_create_rotation_property(dev, primary);
48404c1e 14057
ea2c67bb
MR
14058 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14059
465c120c 14060 return &primary->base;
fca0ce2a
VS
14061
14062fail:
14063 kfree(state);
14064 kfree(primary);
14065
14066 return NULL;
465c120c
MR
14067}
14068
3b7a5119
SJ
14069void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14070{
14071 if (!dev->mode_config.rotation_property) {
14072 unsigned long flags = BIT(DRM_ROTATE_0) |
14073 BIT(DRM_ROTATE_180);
14074
14075 if (INTEL_INFO(dev)->gen >= 9)
14076 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
14077
14078 dev->mode_config.rotation_property =
14079 drm_mode_create_rotation_property(dev, flags);
14080 }
14081 if (dev->mode_config.rotation_property)
14082 drm_object_attach_property(&plane->base.base,
14083 dev->mode_config.rotation_property,
14084 plane->base.state->rotation);
14085}
14086
3d7d6510 14087static int
852e787c 14088intel_check_cursor_plane(struct drm_plane *plane,
061e4b8d 14089 struct intel_crtc_state *crtc_state,
852e787c 14090 struct intel_plane_state *state)
3d7d6510 14091{
061e4b8d 14092 struct drm_crtc *crtc = crtc_state->base.crtc;
2b875c22 14093 struct drm_framebuffer *fb = state->base.fb;
757f9a3e 14094 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
b29ec92c 14095 enum pipe pipe = to_intel_plane(plane)->pipe;
757f9a3e
GP
14096 unsigned stride;
14097 int ret;
3d7d6510 14098
061e4b8d
ML
14099 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14100 &state->dst, &state->clip,
3d7d6510
MR
14101 DRM_PLANE_HELPER_NO_SCALING,
14102 DRM_PLANE_HELPER_NO_SCALING,
852e787c 14103 true, true, &state->visible);
757f9a3e
GP
14104 if (ret)
14105 return ret;
14106
757f9a3e
GP
14107 /* if we want to turn off the cursor ignore width and height */
14108 if (!obj)
da20eabd 14109 return 0;
757f9a3e 14110
757f9a3e 14111 /* Check for which cursor types we support */
061e4b8d 14112 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
ea2c67bb
MR
14113 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14114 state->base.crtc_w, state->base.crtc_h);
757f9a3e
GP
14115 return -EINVAL;
14116 }
14117
ea2c67bb
MR
14118 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14119 if (obj->base.size < stride * state->base.crtc_h) {
757f9a3e
GP
14120 DRM_DEBUG_KMS("buffer is too small\n");
14121 return -ENOMEM;
14122 }
14123
3a656b54 14124 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
757f9a3e 14125 DRM_DEBUG_KMS("cursor cannot be tiled\n");
da20eabd 14126 return -EINVAL;
32b7eeec
MR
14127 }
14128
b29ec92c
VS
14129 /*
14130 * There's something wrong with the cursor on CHV pipe C.
14131 * If it straddles the left edge of the screen then
14132 * moving it away from the edge or disabling it often
14133 * results in a pipe underrun, and often that can lead to
14134 * dead pipe (constant underrun reported, and it scans
14135 * out just a solid color). To recover from that, the
14136 * display power well must be turned off and on again.
14137 * Refuse the put the cursor into that compromised position.
14138 */
14139 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
14140 state->visible && state->base.crtc_x < 0) {
14141 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
14142 return -EINVAL;
14143 }
14144
da20eabd 14145 return 0;
852e787c 14146}
3d7d6510 14147
a8ad0d8e
ML
14148static void
14149intel_disable_cursor_plane(struct drm_plane *plane,
7fabf5ef 14150 struct drm_crtc *crtc)
a8ad0d8e 14151{
f2858021
ML
14152 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14153
14154 intel_crtc->cursor_addr = 0;
55a08b3f 14155 intel_crtc_update_cursor(crtc, NULL);
a8ad0d8e
ML
14156}
14157
f4a2cf29 14158static void
55a08b3f
ML
14159intel_update_cursor_plane(struct drm_plane *plane,
14160 const struct intel_crtc_state *crtc_state,
14161 const struct intel_plane_state *state)
852e787c 14162{
55a08b3f
ML
14163 struct drm_crtc *crtc = crtc_state->base.crtc;
14164 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ea2c67bb 14165 struct drm_device *dev = plane->dev;
2b875c22 14166 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
a912f12f 14167 uint32_t addr;
852e787c 14168
f4a2cf29 14169 if (!obj)
a912f12f 14170 addr = 0;
f4a2cf29 14171 else if (!INTEL_INFO(dev)->cursor_needs_physical)
a912f12f 14172 addr = i915_gem_obj_ggtt_offset(obj);
f4a2cf29 14173 else
a912f12f 14174 addr = obj->phys_handle->busaddr;
852e787c 14175
a912f12f 14176 intel_crtc->cursor_addr = addr;
55a08b3f 14177 intel_crtc_update_cursor(crtc, state);
852e787c
GP
14178}
14179
3d7d6510
MR
14180static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14181 int pipe)
14182{
fca0ce2a
VS
14183 struct intel_plane *cursor = NULL;
14184 struct intel_plane_state *state = NULL;
14185 int ret;
3d7d6510
MR
14186
14187 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
fca0ce2a
VS
14188 if (!cursor)
14189 goto fail;
3d7d6510 14190
8e7d688b 14191 state = intel_create_plane_state(&cursor->base);
fca0ce2a
VS
14192 if (!state)
14193 goto fail;
8e7d688b 14194 cursor->base.state = &state->base;
ea2c67bb 14195
3d7d6510
MR
14196 cursor->can_scale = false;
14197 cursor->max_downscale = 1;
14198 cursor->pipe = pipe;
14199 cursor->plane = pipe;
a9ff8714 14200 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
c59cb179 14201 cursor->check_plane = intel_check_cursor_plane;
55a08b3f 14202 cursor->update_plane = intel_update_cursor_plane;
a8ad0d8e 14203 cursor->disable_plane = intel_disable_cursor_plane;
3d7d6510 14204
fca0ce2a
VS
14205 ret = drm_universal_plane_init(dev, &cursor->base, 0,
14206 &intel_plane_funcs,
14207 intel_cursor_formats,
14208 ARRAY_SIZE(intel_cursor_formats),
14209 DRM_PLANE_TYPE_CURSOR, NULL);
14210 if (ret)
14211 goto fail;
4398ad45
VS
14212
14213 if (INTEL_INFO(dev)->gen >= 4) {
14214 if (!dev->mode_config.rotation_property)
14215 dev->mode_config.rotation_property =
14216 drm_mode_create_rotation_property(dev,
14217 BIT(DRM_ROTATE_0) |
14218 BIT(DRM_ROTATE_180));
14219 if (dev->mode_config.rotation_property)
14220 drm_object_attach_property(&cursor->base.base,
14221 dev->mode_config.rotation_property,
8e7d688b 14222 state->base.rotation);
4398ad45
VS
14223 }
14224
af99ceda
CK
14225 if (INTEL_INFO(dev)->gen >=9)
14226 state->scaler_id = -1;
14227
ea2c67bb
MR
14228 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14229
3d7d6510 14230 return &cursor->base;
fca0ce2a
VS
14231
14232fail:
14233 kfree(state);
14234 kfree(cursor);
14235
14236 return NULL;
3d7d6510
MR
14237}
14238
549e2bfb
CK
14239static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14240 struct intel_crtc_state *crtc_state)
14241{
14242 int i;
14243 struct intel_scaler *intel_scaler;
14244 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14245
14246 for (i = 0; i < intel_crtc->num_scalers; i++) {
14247 intel_scaler = &scaler_state->scalers[i];
14248 intel_scaler->in_use = 0;
549e2bfb
CK
14249 intel_scaler->mode = PS_SCALER_MODE_DYN;
14250 }
14251
14252 scaler_state->scaler_id = -1;
14253}
14254
b358d0a6 14255static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 14256{
fbee40df 14257 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 14258 struct intel_crtc *intel_crtc;
f5de6e07 14259 struct intel_crtc_state *crtc_state = NULL;
3d7d6510
MR
14260 struct drm_plane *primary = NULL;
14261 struct drm_plane *cursor = NULL;
8563b1e8 14262 int ret;
79e53945 14263
955382f3 14264 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
14265 if (intel_crtc == NULL)
14266 return;
14267
f5de6e07
ACO
14268 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14269 if (!crtc_state)
14270 goto fail;
550acefd
ACO
14271 intel_crtc->config = crtc_state;
14272 intel_crtc->base.state = &crtc_state->base;
07878248 14273 crtc_state->base.crtc = &intel_crtc->base;
f5de6e07 14274
549e2bfb
CK
14275 /* initialize shared scalers */
14276 if (INTEL_INFO(dev)->gen >= 9) {
14277 if (pipe == PIPE_C)
14278 intel_crtc->num_scalers = 1;
14279 else
14280 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14281
14282 skl_init_scalers(dev, intel_crtc, crtc_state);
14283 }
14284
465c120c 14285 primary = intel_primary_plane_create(dev, pipe);
3d7d6510
MR
14286 if (!primary)
14287 goto fail;
14288
14289 cursor = intel_cursor_plane_create(dev, pipe);
14290 if (!cursor)
14291 goto fail;
14292
465c120c 14293 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
f9882876 14294 cursor, &intel_crtc_funcs, NULL);
3d7d6510
MR
14295 if (ret)
14296 goto fail;
79e53945 14297
1f1c2e24
VS
14298 /*
14299 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 14300 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 14301 */
80824003
JB
14302 intel_crtc->pipe = pipe;
14303 intel_crtc->plane = pipe;
3a77c4c4 14304 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 14305 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 14306 intel_crtc->plane = !pipe;
80824003
JB
14307 }
14308
4b0e333e
CW
14309 intel_crtc->cursor_base = ~0;
14310 intel_crtc->cursor_cntl = ~0;
dc41c154 14311 intel_crtc->cursor_size = ~0;
8d7849db 14312
852eb00d
VS
14313 intel_crtc->wm.cxsr_allowed = true;
14314
22fd0fab
JB
14315 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14316 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14317 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14318 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14319
79e53945 14320 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101 14321
8563b1e8
LL
14322 intel_color_init(&intel_crtc->base);
14323
87b6b101 14324 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
3d7d6510
MR
14325 return;
14326
14327fail:
14328 if (primary)
14329 drm_plane_cleanup(primary);
14330 if (cursor)
14331 drm_plane_cleanup(cursor);
f5de6e07 14332 kfree(crtc_state);
3d7d6510 14333 kfree(intel_crtc);
79e53945
JB
14334}
14335
752aa88a
JB
14336enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14337{
14338 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 14339 struct drm_device *dev = connector->base.dev;
752aa88a 14340
51fd371b 14341 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 14342
d3babd3f 14343 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
14344 return INVALID_PIPE;
14345
14346 return to_intel_crtc(encoder->crtc)->pipe;
14347}
14348
08d7b3d1 14349int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 14350 struct drm_file *file)
08d7b3d1 14351{
08d7b3d1 14352 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 14353 struct drm_crtc *drmmode_crtc;
c05422d5 14354 struct intel_crtc *crtc;
08d7b3d1 14355
7707e653 14356 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
08d7b3d1 14357
7707e653 14358 if (!drmmode_crtc) {
08d7b3d1 14359 DRM_ERROR("no such CRTC id\n");
3f2c2057 14360 return -ENOENT;
08d7b3d1
CW
14361 }
14362
7707e653 14363 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 14364 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 14365
c05422d5 14366 return 0;
08d7b3d1
CW
14367}
14368
66a9278e 14369static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 14370{
66a9278e
DV
14371 struct drm_device *dev = encoder->base.dev;
14372 struct intel_encoder *source_encoder;
79e53945 14373 int index_mask = 0;
79e53945
JB
14374 int entry = 0;
14375
b2784e15 14376 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 14377 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
14378 index_mask |= (1 << entry);
14379
79e53945
JB
14380 entry++;
14381 }
4ef69c7a 14382
79e53945
JB
14383 return index_mask;
14384}
14385
4d302442
CW
14386static bool has_edp_a(struct drm_device *dev)
14387{
14388 struct drm_i915_private *dev_priv = dev->dev_private;
14389
14390 if (!IS_MOBILE(dev))
14391 return false;
14392
14393 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14394 return false;
14395
e3589908 14396 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
14397 return false;
14398
14399 return true;
14400}
14401
84b4e042
JB
14402static bool intel_crt_present(struct drm_device *dev)
14403{
14404 struct drm_i915_private *dev_priv = dev->dev_private;
14405
884497ed
DL
14406 if (INTEL_INFO(dev)->gen >= 9)
14407 return false;
14408
cf404ce4 14409 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
84b4e042
JB
14410 return false;
14411
14412 if (IS_CHERRYVIEW(dev))
14413 return false;
14414
65e472e4
VS
14415 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14416 return false;
14417
70ac54d0
VS
14418 /* DDI E can't be used if DDI A requires 4 lanes */
14419 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14420 return false;
14421
e4abb733 14422 if (!dev_priv->vbt.int_crt_support)
84b4e042
JB
14423 return false;
14424
14425 return true;
14426}
14427
79e53945
JB
14428static void intel_setup_outputs(struct drm_device *dev)
14429{
725e30ad 14430 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 14431 struct intel_encoder *encoder;
cb0953d7 14432 bool dpd_is_edp = false;
79e53945 14433
c9093354 14434 intel_lvds_init(dev);
79e53945 14435
84b4e042 14436 if (intel_crt_present(dev))
79935fca 14437 intel_crt_init(dev);
cb0953d7 14438
c776eb2e
VK
14439 if (IS_BROXTON(dev)) {
14440 /*
14441 * FIXME: Broxton doesn't support port detection via the
14442 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14443 * detect the ports.
14444 */
14445 intel_ddi_init(dev, PORT_A);
14446 intel_ddi_init(dev, PORT_B);
14447 intel_ddi_init(dev, PORT_C);
c6c794a2
SS
14448
14449 intel_dsi_init(dev);
c776eb2e 14450 } else if (HAS_DDI(dev)) {
0e72a5b5
ED
14451 int found;
14452
de31facd
JB
14453 /*
14454 * Haswell uses DDI functions to detect digital outputs.
14455 * On SKL pre-D0 the strap isn't connected, so we assume
14456 * it's there.
14457 */
77179400 14458 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
de31facd 14459 /* WaIgnoreDDIAStrap: skl */
ef11bdb3 14460 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
0e72a5b5
ED
14461 intel_ddi_init(dev, PORT_A);
14462
14463 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14464 * register */
14465 found = I915_READ(SFUSE_STRAP);
14466
14467 if (found & SFUSE_STRAP_DDIB_DETECTED)
14468 intel_ddi_init(dev, PORT_B);
14469 if (found & SFUSE_STRAP_DDIC_DETECTED)
14470 intel_ddi_init(dev, PORT_C);
14471 if (found & SFUSE_STRAP_DDID_DETECTED)
14472 intel_ddi_init(dev, PORT_D);
2800e4c2
RV
14473 /*
14474 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14475 */
ef11bdb3 14476 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
2800e4c2
RV
14477 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14478 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14479 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14480 intel_ddi_init(dev, PORT_E);
14481
0e72a5b5 14482 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 14483 int found;
5d8a7752 14484 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
14485
14486 if (has_edp_a(dev))
14487 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 14488
dc0fa718 14489 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 14490 /* PCH SDVOB multiplex with HDMIB */
2a5c0832 14491 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
30ad48b7 14492 if (!found)
e2debe91 14493 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 14494 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 14495 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
14496 }
14497
dc0fa718 14498 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 14499 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 14500
dc0fa718 14501 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 14502 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 14503
5eb08b69 14504 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 14505 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 14506
270b3042 14507 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 14508 intel_dp_init(dev, PCH_DP_D, PORT_D);
666a4537 14509 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
e17ac6db
VS
14510 /*
14511 * The DP_DETECTED bit is the latched state of the DDC
14512 * SDA pin at boot. However since eDP doesn't require DDC
14513 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14514 * eDP ports may have been muxed to an alternate function.
14515 * Thus we can't rely on the DP_DETECTED bit alone to detect
14516 * eDP ports. Consult the VBT as well as DP_DETECTED to
14517 * detect eDP ports.
14518 */
e66eb81d 14519 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
d2182a66 14520 !intel_dp_is_edp(dev, PORT_B))
e66eb81d
VS
14521 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14522 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
e17ac6db 14523 intel_dp_is_edp(dev, PORT_B))
e66eb81d 14524 intel_dp_init(dev, VLV_DP_B, PORT_B);
585a94b8 14525
e66eb81d 14526 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
d2182a66 14527 !intel_dp_is_edp(dev, PORT_C))
e66eb81d
VS
14528 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14529 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
e17ac6db 14530 intel_dp_is_edp(dev, PORT_C))
e66eb81d 14531 intel_dp_init(dev, VLV_DP_C, PORT_C);
19c03924 14532
9418c1f1 14533 if (IS_CHERRYVIEW(dev)) {
e17ac6db 14534 /* eDP not supported on port D, so don't check VBT */
e66eb81d
VS
14535 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14536 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14537 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14538 intel_dp_init(dev, CHV_DP_D, PORT_D);
9418c1f1
VS
14539 }
14540
3cfca973 14541 intel_dsi_init(dev);
09da55dc 14542 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
27185ae1 14543 bool found = false;
7d57382e 14544
e2debe91 14545 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14546 DRM_DEBUG_KMS("probing SDVOB\n");
2a5c0832 14547 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
3fec3d2f 14548 if (!found && IS_G4X(dev)) {
b01f2c3a 14549 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 14550 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 14551 }
27185ae1 14552
3fec3d2f 14553 if (!found && IS_G4X(dev))
ab9d7c30 14554 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 14555 }
13520b05
KH
14556
14557 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 14558
e2debe91 14559 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14560 DRM_DEBUG_KMS("probing SDVOC\n");
2a5c0832 14561 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
b01f2c3a 14562 }
27185ae1 14563
e2debe91 14564 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 14565
3fec3d2f 14566 if (IS_G4X(dev)) {
b01f2c3a 14567 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 14568 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 14569 }
3fec3d2f 14570 if (IS_G4X(dev))
ab9d7c30 14571 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 14572 }
27185ae1 14573
3fec3d2f 14574 if (IS_G4X(dev) &&
e7281eab 14575 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 14576 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 14577 } else if (IS_GEN2(dev))
79e53945
JB
14578 intel_dvo_init(dev);
14579
103a196f 14580 if (SUPPORTS_TV(dev))
79e53945
JB
14581 intel_tv_init(dev);
14582
0bc12bcb 14583 intel_psr_init(dev);
7c8f8a70 14584
b2784e15 14585 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
14586 encoder->base.possible_crtcs = encoder->crtc_mask;
14587 encoder->base.possible_clones =
66a9278e 14588 intel_encoder_clones(encoder);
79e53945 14589 }
47356eb6 14590
dde86e2d 14591 intel_init_pch_refclk(dev);
270b3042
DV
14592
14593 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
14594}
14595
14596static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14597{
60a5ca01 14598 struct drm_device *dev = fb->dev;
79e53945 14599 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 14600
ef2d633e 14601 drm_framebuffer_cleanup(fb);
60a5ca01 14602 mutex_lock(&dev->struct_mutex);
ef2d633e 14603 WARN_ON(!intel_fb->obj->framebuffer_references--);
60a5ca01
VS
14604 drm_gem_object_unreference(&intel_fb->obj->base);
14605 mutex_unlock(&dev->struct_mutex);
79e53945
JB
14606 kfree(intel_fb);
14607}
14608
14609static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 14610 struct drm_file *file,
79e53945
JB
14611 unsigned int *handle)
14612{
14613 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 14614 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 14615
cc917ab4
CW
14616 if (obj->userptr.mm) {
14617 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14618 return -EINVAL;
14619 }
14620
05394f39 14621 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
14622}
14623
86c98588
RV
14624static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14625 struct drm_file *file,
14626 unsigned flags, unsigned color,
14627 struct drm_clip_rect *clips,
14628 unsigned num_clips)
14629{
14630 struct drm_device *dev = fb->dev;
14631 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14632 struct drm_i915_gem_object *obj = intel_fb->obj;
14633
14634 mutex_lock(&dev->struct_mutex);
74b4ea1e 14635 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
86c98588
RV
14636 mutex_unlock(&dev->struct_mutex);
14637
14638 return 0;
14639}
14640
79e53945
JB
14641static const struct drm_framebuffer_funcs intel_fb_funcs = {
14642 .destroy = intel_user_framebuffer_destroy,
14643 .create_handle = intel_user_framebuffer_create_handle,
86c98588 14644 .dirty = intel_user_framebuffer_dirty,
79e53945
JB
14645};
14646
b321803d
DL
14647static
14648u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14649 uint32_t pixel_format)
14650{
14651 u32 gen = INTEL_INFO(dev)->gen;
14652
14653 if (gen >= 9) {
ac484963
VS
14654 int cpp = drm_format_plane_cpp(pixel_format, 0);
14655
b321803d
DL
14656 /* "The stride in bytes must not exceed the of the size of 8K
14657 * pixels and 32K bytes."
14658 */
ac484963 14659 return min(8192 * cpp, 32768);
666a4537 14660 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
b321803d
DL
14661 return 32*1024;
14662 } else if (gen >= 4) {
14663 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14664 return 16*1024;
14665 else
14666 return 32*1024;
14667 } else if (gen >= 3) {
14668 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14669 return 8*1024;
14670 else
14671 return 16*1024;
14672 } else {
14673 /* XXX DSPC is limited to 4k tiled */
14674 return 8*1024;
14675 }
14676}
14677
b5ea642a
DV
14678static int intel_framebuffer_init(struct drm_device *dev,
14679 struct intel_framebuffer *intel_fb,
14680 struct drm_mode_fb_cmd2 *mode_cmd,
14681 struct drm_i915_gem_object *obj)
79e53945 14682{
7b49f948 14683 struct drm_i915_private *dev_priv = to_i915(dev);
6761dd31 14684 unsigned int aligned_height;
79e53945 14685 int ret;
b321803d 14686 u32 pitch_limit, stride_alignment;
79e53945 14687
dd4916c5
DV
14688 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14689
2a80eada
DV
14690 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14691 /* Enforce that fb modifier and tiling mode match, but only for
14692 * X-tiled. This is needed for FBC. */
14693 if (!!(obj->tiling_mode == I915_TILING_X) !=
14694 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14695 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14696 return -EINVAL;
14697 }
14698 } else {
14699 if (obj->tiling_mode == I915_TILING_X)
14700 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14701 else if (obj->tiling_mode == I915_TILING_Y) {
14702 DRM_DEBUG("No Y tiling for legacy addfb\n");
14703 return -EINVAL;
14704 }
14705 }
14706
9a8f0a12
TU
14707 /* Passed in modifier sanity checking. */
14708 switch (mode_cmd->modifier[0]) {
14709 case I915_FORMAT_MOD_Y_TILED:
14710 case I915_FORMAT_MOD_Yf_TILED:
14711 if (INTEL_INFO(dev)->gen < 9) {
14712 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14713 mode_cmd->modifier[0]);
14714 return -EINVAL;
14715 }
14716 case DRM_FORMAT_MOD_NONE:
14717 case I915_FORMAT_MOD_X_TILED:
14718 break;
14719 default:
c0f40428
JB
14720 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14721 mode_cmd->modifier[0]);
57cd6508 14722 return -EINVAL;
c16ed4be 14723 }
57cd6508 14724
7b49f948
VS
14725 stride_alignment = intel_fb_stride_alignment(dev_priv,
14726 mode_cmd->modifier[0],
b321803d
DL
14727 mode_cmd->pixel_format);
14728 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14729 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14730 mode_cmd->pitches[0], stride_alignment);
57cd6508 14731 return -EINVAL;
c16ed4be 14732 }
57cd6508 14733
b321803d
DL
14734 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14735 mode_cmd->pixel_format);
a35cdaa0 14736 if (mode_cmd->pitches[0] > pitch_limit) {
b321803d
DL
14737 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14738 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
2a80eada 14739 "tiled" : "linear",
a35cdaa0 14740 mode_cmd->pitches[0], pitch_limit);
5d7bd705 14741 return -EINVAL;
c16ed4be 14742 }
5d7bd705 14743
2a80eada 14744 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
c16ed4be
CW
14745 mode_cmd->pitches[0] != obj->stride) {
14746 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14747 mode_cmd->pitches[0], obj->stride);
5d7bd705 14748 return -EINVAL;
c16ed4be 14749 }
5d7bd705 14750
57779d06 14751 /* Reject formats not supported by any plane early. */
308e5bcb 14752 switch (mode_cmd->pixel_format) {
57779d06 14753 case DRM_FORMAT_C8:
04b3924d
VS
14754 case DRM_FORMAT_RGB565:
14755 case DRM_FORMAT_XRGB8888:
14756 case DRM_FORMAT_ARGB8888:
57779d06
VS
14757 break;
14758 case DRM_FORMAT_XRGB1555:
c16ed4be 14759 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
14760 DRM_DEBUG("unsupported pixel format: %s\n",
14761 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14762 return -EINVAL;
c16ed4be 14763 }
57779d06 14764 break;
57779d06 14765 case DRM_FORMAT_ABGR8888:
666a4537
WB
14766 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
14767 INTEL_INFO(dev)->gen < 9) {
6c0fd451
DL
14768 DRM_DEBUG("unsupported pixel format: %s\n",
14769 drm_get_format_name(mode_cmd->pixel_format));
14770 return -EINVAL;
14771 }
14772 break;
14773 case DRM_FORMAT_XBGR8888:
04b3924d 14774 case DRM_FORMAT_XRGB2101010:
57779d06 14775 case DRM_FORMAT_XBGR2101010:
c16ed4be 14776 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
14777 DRM_DEBUG("unsupported pixel format: %s\n",
14778 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14779 return -EINVAL;
c16ed4be 14780 }
b5626747 14781 break;
7531208b 14782 case DRM_FORMAT_ABGR2101010:
666a4537 14783 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
7531208b
DL
14784 DRM_DEBUG("unsupported pixel format: %s\n",
14785 drm_get_format_name(mode_cmd->pixel_format));
14786 return -EINVAL;
14787 }
14788 break;
04b3924d
VS
14789 case DRM_FORMAT_YUYV:
14790 case DRM_FORMAT_UYVY:
14791 case DRM_FORMAT_YVYU:
14792 case DRM_FORMAT_VYUY:
c16ed4be 14793 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
14794 DRM_DEBUG("unsupported pixel format: %s\n",
14795 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14796 return -EINVAL;
c16ed4be 14797 }
57cd6508
CW
14798 break;
14799 default:
4ee62c76
VS
14800 DRM_DEBUG("unsupported pixel format: %s\n",
14801 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
14802 return -EINVAL;
14803 }
14804
90f9a336
VS
14805 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14806 if (mode_cmd->offsets[0] != 0)
14807 return -EINVAL;
14808
ec2c981e 14809 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
091df6cb
DV
14810 mode_cmd->pixel_format,
14811 mode_cmd->modifier[0]);
53155c0a
DV
14812 /* FIXME drm helper for size checks (especially planar formats)? */
14813 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14814 return -EINVAL;
14815
c7d73f6a
DV
14816 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14817 intel_fb->obj = obj;
14818
2d7a215f
VS
14819 intel_fill_fb_info(dev_priv, &intel_fb->base);
14820
79e53945
JB
14821 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14822 if (ret) {
14823 DRM_ERROR("framebuffer init failed %d\n", ret);
14824 return ret;
14825 }
14826
0b05e1e0
VS
14827 intel_fb->obj->framebuffer_references++;
14828
79e53945
JB
14829 return 0;
14830}
14831
79e53945
JB
14832static struct drm_framebuffer *
14833intel_user_framebuffer_create(struct drm_device *dev,
14834 struct drm_file *filp,
1eb83451 14835 const struct drm_mode_fb_cmd2 *user_mode_cmd)
79e53945 14836{
dcb1394e 14837 struct drm_framebuffer *fb;
05394f39 14838 struct drm_i915_gem_object *obj;
76dc3769 14839 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
79e53945 14840
308e5bcb 14841 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
76dc3769 14842 mode_cmd.handles[0]));
c8725226 14843 if (&obj->base == NULL)
cce13ff7 14844 return ERR_PTR(-ENOENT);
79e53945 14845
92907cbb 14846 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
dcb1394e
LW
14847 if (IS_ERR(fb))
14848 drm_gem_object_unreference_unlocked(&obj->base);
14849
14850 return fb;
79e53945
JB
14851}
14852
0695726e 14853#ifndef CONFIG_DRM_FBDEV_EMULATION
0632fef6 14854static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
14855{
14856}
14857#endif
14858
79e53945 14859static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 14860 .fb_create = intel_user_framebuffer_create,
0632fef6 14861 .output_poll_changed = intel_fbdev_output_poll_changed,
5ee67f1c
MR
14862 .atomic_check = intel_atomic_check,
14863 .atomic_commit = intel_atomic_commit,
de419ab6
ML
14864 .atomic_state_alloc = intel_atomic_state_alloc,
14865 .atomic_state_clear = intel_atomic_state_clear,
79e53945
JB
14866};
14867
88212941
ID
14868/**
14869 * intel_init_display_hooks - initialize the display modesetting hooks
14870 * @dev_priv: device private
14871 */
14872void intel_init_display_hooks(struct drm_i915_private *dev_priv)
e70236a8 14873{
88212941 14874 if (INTEL_INFO(dev_priv)->gen >= 9) {
bc8d7dff 14875 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14876 dev_priv->display.get_initial_plane_config =
14877 skylake_get_initial_plane_config;
bc8d7dff
DL
14878 dev_priv->display.crtc_compute_clock =
14879 haswell_crtc_compute_clock;
14880 dev_priv->display.crtc_enable = haswell_crtc_enable;
14881 dev_priv->display.crtc_disable = haswell_crtc_disable;
88212941 14882 } else if (HAS_DDI(dev_priv)) {
0e8ffe1b 14883 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14884 dev_priv->display.get_initial_plane_config =
14885 ironlake_get_initial_plane_config;
797d0259
ACO
14886 dev_priv->display.crtc_compute_clock =
14887 haswell_crtc_compute_clock;
4f771f10
PZ
14888 dev_priv->display.crtc_enable = haswell_crtc_enable;
14889 dev_priv->display.crtc_disable = haswell_crtc_disable;
88212941 14890 } else if (HAS_PCH_SPLIT(dev_priv)) {
0e8ffe1b 14891 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
5724dbd1
DL
14892 dev_priv->display.get_initial_plane_config =
14893 ironlake_get_initial_plane_config;
3fb37703
ACO
14894 dev_priv->display.crtc_compute_clock =
14895 ironlake_crtc_compute_clock;
76e5a89c
DV
14896 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14897 dev_priv->display.crtc_disable = ironlake_crtc_disable;
65b3d6a9 14898 } else if (IS_CHERRYVIEW(dev_priv)) {
89b667f8 14899 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14900 dev_priv->display.get_initial_plane_config =
14901 i9xx_get_initial_plane_config;
65b3d6a9
ACO
14902 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14903 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14904 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14905 } else if (IS_VALLEYVIEW(dev_priv)) {
14906 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14907 dev_priv->display.get_initial_plane_config =
14908 i9xx_get_initial_plane_config;
14909 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
89b667f8
JB
14910 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14911 dev_priv->display.crtc_disable = i9xx_crtc_disable;
19ec6693
ACO
14912 } else if (IS_G4X(dev_priv)) {
14913 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14914 dev_priv->display.get_initial_plane_config =
14915 i9xx_get_initial_plane_config;
14916 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14917 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14918 dev_priv->display.crtc_disable = i9xx_crtc_disable;
70e8aa21
ACO
14919 } else if (IS_PINEVIEW(dev_priv)) {
14920 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14921 dev_priv->display.get_initial_plane_config =
14922 i9xx_get_initial_plane_config;
14923 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14924 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14925 dev_priv->display.crtc_disable = i9xx_crtc_disable;
81c97f52 14926 } else if (!IS_GEN2(dev_priv)) {
0e8ffe1b 14927 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14928 dev_priv->display.get_initial_plane_config =
14929 i9xx_get_initial_plane_config;
d6dfee7a 14930 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
14931 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14932 dev_priv->display.crtc_disable = i9xx_crtc_disable;
81c97f52
ACO
14933 } else {
14934 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14935 dev_priv->display.get_initial_plane_config =
14936 i9xx_get_initial_plane_config;
14937 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14938 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14939 dev_priv->display.crtc_disable = i9xx_crtc_disable;
f564048e 14940 }
e70236a8 14941
e70236a8 14942 /* Returns the core display clock speed */
88212941 14943 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
1652d19e
VS
14944 dev_priv->display.get_display_clock_speed =
14945 skylake_get_display_clock_speed;
88212941 14946 else if (IS_BROXTON(dev_priv))
acd3f3d3
BP
14947 dev_priv->display.get_display_clock_speed =
14948 broxton_get_display_clock_speed;
88212941 14949 else if (IS_BROADWELL(dev_priv))
1652d19e
VS
14950 dev_priv->display.get_display_clock_speed =
14951 broadwell_get_display_clock_speed;
88212941 14952 else if (IS_HASWELL(dev_priv))
1652d19e
VS
14953 dev_priv->display.get_display_clock_speed =
14954 haswell_get_display_clock_speed;
88212941 14955 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
25eb05fc
JB
14956 dev_priv->display.get_display_clock_speed =
14957 valleyview_get_display_clock_speed;
88212941 14958 else if (IS_GEN5(dev_priv))
b37a6434
VS
14959 dev_priv->display.get_display_clock_speed =
14960 ilk_get_display_clock_speed;
88212941
ID
14961 else if (IS_I945G(dev_priv) || IS_BROADWATER(dev_priv) ||
14962 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
e70236a8
JB
14963 dev_priv->display.get_display_clock_speed =
14964 i945_get_display_clock_speed;
88212941 14965 else if (IS_GM45(dev_priv))
34edce2f
VS
14966 dev_priv->display.get_display_clock_speed =
14967 gm45_get_display_clock_speed;
88212941 14968 else if (IS_CRESTLINE(dev_priv))
34edce2f
VS
14969 dev_priv->display.get_display_clock_speed =
14970 i965gm_get_display_clock_speed;
88212941 14971 else if (IS_PINEVIEW(dev_priv))
34edce2f
VS
14972 dev_priv->display.get_display_clock_speed =
14973 pnv_get_display_clock_speed;
88212941 14974 else if (IS_G33(dev_priv) || IS_G4X(dev_priv))
34edce2f
VS
14975 dev_priv->display.get_display_clock_speed =
14976 g33_get_display_clock_speed;
88212941 14977 else if (IS_I915G(dev_priv))
e70236a8
JB
14978 dev_priv->display.get_display_clock_speed =
14979 i915_get_display_clock_speed;
88212941 14980 else if (IS_I945GM(dev_priv) || IS_845G(dev_priv))
e70236a8
JB
14981 dev_priv->display.get_display_clock_speed =
14982 i9xx_misc_get_display_clock_speed;
88212941 14983 else if (IS_I915GM(dev_priv))
e70236a8
JB
14984 dev_priv->display.get_display_clock_speed =
14985 i915gm_get_display_clock_speed;
88212941 14986 else if (IS_I865G(dev_priv))
e70236a8
JB
14987 dev_priv->display.get_display_clock_speed =
14988 i865_get_display_clock_speed;
88212941 14989 else if (IS_I85X(dev_priv))
e70236a8 14990 dev_priv->display.get_display_clock_speed =
1b1d2716 14991 i85x_get_display_clock_speed;
623e01e5 14992 else { /* 830 */
88212941 14993 WARN(!IS_I830(dev_priv), "Unknown platform. Assuming 133 MHz CDCLK\n");
e70236a8
JB
14994 dev_priv->display.get_display_clock_speed =
14995 i830_get_display_clock_speed;
623e01e5 14996 }
e70236a8 14997
88212941 14998 if (IS_GEN5(dev_priv)) {
3bb11b53 14999 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
88212941 15000 } else if (IS_GEN6(dev_priv)) {
3bb11b53 15001 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
88212941 15002 } else if (IS_IVYBRIDGE(dev_priv)) {
3bb11b53
SJ
15003 /* FIXME: detect B0+ stepping and use auto training */
15004 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
88212941 15005 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3bb11b53 15006 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
88212941 15007 if (IS_BROADWELL(dev_priv)) {
27c329ed
ML
15008 dev_priv->display.modeset_commit_cdclk =
15009 broadwell_modeset_commit_cdclk;
15010 dev_priv->display.modeset_calc_cdclk =
15011 broadwell_modeset_calc_cdclk;
15012 }
88212941 15013 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
27c329ed
ML
15014 dev_priv->display.modeset_commit_cdclk =
15015 valleyview_modeset_commit_cdclk;
15016 dev_priv->display.modeset_calc_cdclk =
15017 valleyview_modeset_calc_cdclk;
88212941 15018 } else if (IS_BROXTON(dev_priv)) {
27c329ed
ML
15019 dev_priv->display.modeset_commit_cdclk =
15020 broxton_modeset_commit_cdclk;
15021 dev_priv->display.modeset_calc_cdclk =
15022 broxton_modeset_calc_cdclk;
e70236a8 15023 }
8c9f3aaf 15024
88212941 15025 switch (INTEL_INFO(dev_priv)->gen) {
8c9f3aaf
JB
15026 case 2:
15027 dev_priv->display.queue_flip = intel_gen2_queue_flip;
15028 break;
15029
15030 case 3:
15031 dev_priv->display.queue_flip = intel_gen3_queue_flip;
15032 break;
15033
15034 case 4:
15035 case 5:
15036 dev_priv->display.queue_flip = intel_gen4_queue_flip;
15037 break;
15038
15039 case 6:
15040 dev_priv->display.queue_flip = intel_gen6_queue_flip;
15041 break;
7c9017e5 15042 case 7:
4e0bbc31 15043 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
15044 dev_priv->display.queue_flip = intel_gen7_queue_flip;
15045 break;
830c81db 15046 case 9:
ba343e02
TU
15047 /* Drop through - unsupported since execlist only. */
15048 default:
15049 /* Default just returns -ENODEV to indicate unsupported */
15050 dev_priv->display.queue_flip = intel_default_queue_flip;
8c9f3aaf 15051 }
e70236a8
JB
15052}
15053
b690e96c
JB
15054/*
15055 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
15056 * resume, or other times. This quirk makes sure that's the case for
15057 * affected systems.
15058 */
0206e353 15059static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
15060{
15061 struct drm_i915_private *dev_priv = dev->dev_private;
15062
15063 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 15064 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
15065}
15066
b6b5d049
VS
15067static void quirk_pipeb_force(struct drm_device *dev)
15068{
15069 struct drm_i915_private *dev_priv = dev->dev_private;
15070
15071 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
15072 DRM_INFO("applying pipe b force quirk\n");
15073}
15074
435793df
KP
15075/*
15076 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
15077 */
15078static void quirk_ssc_force_disable(struct drm_device *dev)
15079{
15080 struct drm_i915_private *dev_priv = dev->dev_private;
15081 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 15082 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
15083}
15084
4dca20ef 15085/*
5a15ab5b
CE
15086 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
15087 * brightness value
4dca20ef
CE
15088 */
15089static void quirk_invert_brightness(struct drm_device *dev)
15090{
15091 struct drm_i915_private *dev_priv = dev->dev_private;
15092 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 15093 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
15094}
15095
9c72cc6f
SD
15096/* Some VBT's incorrectly indicate no backlight is present */
15097static void quirk_backlight_present(struct drm_device *dev)
15098{
15099 struct drm_i915_private *dev_priv = dev->dev_private;
15100 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
15101 DRM_INFO("applying backlight present quirk\n");
15102}
15103
b690e96c
JB
15104struct intel_quirk {
15105 int device;
15106 int subsystem_vendor;
15107 int subsystem_device;
15108 void (*hook)(struct drm_device *dev);
15109};
15110
5f85f176
EE
15111/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
15112struct intel_dmi_quirk {
15113 void (*hook)(struct drm_device *dev);
15114 const struct dmi_system_id (*dmi_id_list)[];
15115};
15116
15117static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
15118{
15119 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
15120 return 1;
15121}
15122
15123static const struct intel_dmi_quirk intel_dmi_quirks[] = {
15124 {
15125 .dmi_id_list = &(const struct dmi_system_id[]) {
15126 {
15127 .callback = intel_dmi_reverse_brightness,
15128 .ident = "NCR Corporation",
15129 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
15130 DMI_MATCH(DMI_PRODUCT_NAME, ""),
15131 },
15132 },
15133 { } /* terminating entry */
15134 },
15135 .hook = quirk_invert_brightness,
15136 },
15137};
15138
c43b5634 15139static struct intel_quirk intel_quirks[] = {
b690e96c
JB
15140 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15141 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15142
b690e96c
JB
15143 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15144 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15145
5f080c0f
VS
15146 /* 830 needs to leave pipe A & dpll A up */
15147 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15148
b6b5d049
VS
15149 /* 830 needs to leave pipe B & dpll B up */
15150 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15151
435793df
KP
15152 /* Lenovo U160 cannot use SSC on LVDS */
15153 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
15154
15155 /* Sony Vaio Y cannot use SSC on LVDS */
15156 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 15157
be505f64
AH
15158 /* Acer Aspire 5734Z must invert backlight brightness */
15159 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15160
15161 /* Acer/eMachines G725 */
15162 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15163
15164 /* Acer/eMachines e725 */
15165 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15166
15167 /* Acer/Packard Bell NCL20 */
15168 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15169
15170 /* Acer Aspire 4736Z */
15171 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
15172
15173 /* Acer Aspire 5336 */
15174 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
15175
15176 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15177 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 15178
dfb3d47b
SD
15179 /* Acer C720 Chromebook (Core i3 4005U) */
15180 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15181
b2a9601c 15182 /* Apple Macbook 2,1 (Core 2 T7400) */
15183 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15184
1b9448b0
JN
15185 /* Apple Macbook 4,1 */
15186 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15187
d4967d8c
SD
15188 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15189 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
15190
15191 /* HP Chromebook 14 (Celeron 2955U) */
15192 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
cf6f0af9
JN
15193
15194 /* Dell Chromebook 11 */
15195 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
9be64eee
JN
15196
15197 /* Dell Chromebook 11 (2015 version) */
15198 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
b690e96c
JB
15199};
15200
15201static void intel_init_quirks(struct drm_device *dev)
15202{
15203 struct pci_dev *d = dev->pdev;
15204 int i;
15205
15206 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15207 struct intel_quirk *q = &intel_quirks[i];
15208
15209 if (d->device == q->device &&
15210 (d->subsystem_vendor == q->subsystem_vendor ||
15211 q->subsystem_vendor == PCI_ANY_ID) &&
15212 (d->subsystem_device == q->subsystem_device ||
15213 q->subsystem_device == PCI_ANY_ID))
15214 q->hook(dev);
15215 }
5f85f176
EE
15216 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15217 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15218 intel_dmi_quirks[i].hook(dev);
15219 }
b690e96c
JB
15220}
15221
9cce37f4
JB
15222/* Disable the VGA plane that we never use */
15223static void i915_disable_vga(struct drm_device *dev)
15224{
15225 struct drm_i915_private *dev_priv = dev->dev_private;
15226 u8 sr1;
f0f59a00 15227 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 15228
2b37c616 15229 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 15230 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 15231 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
15232 sr1 = inb(VGA_SR_DATA);
15233 outb(sr1 | 1<<5, VGA_SR_DATA);
15234 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15235 udelay(300);
15236
01f5a626 15237 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
15238 POSTING_READ(vga_reg);
15239}
15240
f817586c
DV
15241void intel_modeset_init_hw(struct drm_device *dev)
15242{
1a617b77
ML
15243 struct drm_i915_private *dev_priv = dev->dev_private;
15244
b6283055 15245 intel_update_cdclk(dev);
1a617b77
ML
15246
15247 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
15248
f817586c 15249 intel_init_clock_gating(dev);
8090c6b9 15250 intel_enable_gt_powersave(dev);
f817586c
DV
15251}
15252
d93c0372
MR
15253/*
15254 * Calculate what we think the watermarks should be for the state we've read
15255 * out of the hardware and then immediately program those watermarks so that
15256 * we ensure the hardware settings match our internal state.
15257 *
15258 * We can calculate what we think WM's should be by creating a duplicate of the
15259 * current state (which was constructed during hardware readout) and running it
15260 * through the atomic check code to calculate new watermark values in the
15261 * state object.
15262 */
15263static void sanitize_watermarks(struct drm_device *dev)
15264{
15265 struct drm_i915_private *dev_priv = to_i915(dev);
15266 struct drm_atomic_state *state;
15267 struct drm_crtc *crtc;
15268 struct drm_crtc_state *cstate;
15269 struct drm_modeset_acquire_ctx ctx;
15270 int ret;
15271 int i;
15272
15273 /* Only supported on platforms that use atomic watermark design */
ed4a6a7c 15274 if (!dev_priv->display.optimize_watermarks)
d93c0372
MR
15275 return;
15276
15277 /*
15278 * We need to hold connection_mutex before calling duplicate_state so
15279 * that the connector loop is protected.
15280 */
15281 drm_modeset_acquire_init(&ctx, 0);
15282retry:
0cd1262d 15283 ret = drm_modeset_lock_all_ctx(dev, &ctx);
d93c0372
MR
15284 if (ret == -EDEADLK) {
15285 drm_modeset_backoff(&ctx);
15286 goto retry;
15287 } else if (WARN_ON(ret)) {
0cd1262d 15288 goto fail;
d93c0372
MR
15289 }
15290
15291 state = drm_atomic_helper_duplicate_state(dev, &ctx);
15292 if (WARN_ON(IS_ERR(state)))
0cd1262d 15293 goto fail;
d93c0372 15294
ed4a6a7c
MR
15295 /*
15296 * Hardware readout is the only time we don't want to calculate
15297 * intermediate watermarks (since we don't trust the current
15298 * watermarks).
15299 */
15300 to_intel_atomic_state(state)->skip_intermediate_wm = true;
15301
d93c0372
MR
15302 ret = intel_atomic_check(dev, state);
15303 if (ret) {
15304 /*
15305 * If we fail here, it means that the hardware appears to be
15306 * programmed in a way that shouldn't be possible, given our
15307 * understanding of watermark requirements. This might mean a
15308 * mistake in the hardware readout code or a mistake in the
15309 * watermark calculations for a given platform. Raise a WARN
15310 * so that this is noticeable.
15311 *
15312 * If this actually happens, we'll have to just leave the
15313 * BIOS-programmed watermarks untouched and hope for the best.
15314 */
15315 WARN(true, "Could not determine valid watermarks for inherited state\n");
0cd1262d 15316 goto fail;
d93c0372
MR
15317 }
15318
15319 /* Write calculated watermark values back */
15320 to_i915(dev)->wm.config = to_intel_atomic_state(state)->wm_config;
15321 for_each_crtc_in_state(state, crtc, cstate, i) {
15322 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15323
ed4a6a7c
MR
15324 cs->wm.need_postvbl_update = true;
15325 dev_priv->display.optimize_watermarks(cs);
d93c0372
MR
15326 }
15327
15328 drm_atomic_state_free(state);
0cd1262d 15329fail:
d93c0372
MR
15330 drm_modeset_drop_locks(&ctx);
15331 drm_modeset_acquire_fini(&ctx);
15332}
15333
79e53945
JB
15334void intel_modeset_init(struct drm_device *dev)
15335{
72e96d64
JL
15336 struct drm_i915_private *dev_priv = to_i915(dev);
15337 struct i915_ggtt *ggtt = &dev_priv->ggtt;
1fe47785 15338 int sprite, ret;
8cc87b75 15339 enum pipe pipe;
46f297fb 15340 struct intel_crtc *crtc;
79e53945
JB
15341
15342 drm_mode_config_init(dev);
15343
15344 dev->mode_config.min_width = 0;
15345 dev->mode_config.min_height = 0;
15346
019d96cb
DA
15347 dev->mode_config.preferred_depth = 24;
15348 dev->mode_config.prefer_shadow = 1;
15349
25bab385
TU
15350 dev->mode_config.allow_fb_modifiers = true;
15351
e6ecefaa 15352 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 15353
b690e96c
JB
15354 intel_init_quirks(dev);
15355
1fa61106
ED
15356 intel_init_pm(dev);
15357
e3c74757
BW
15358 if (INTEL_INFO(dev)->num_pipes == 0)
15359 return;
15360
69f92f67
LW
15361 /*
15362 * There may be no VBT; and if the BIOS enabled SSC we can
15363 * just keep using it to avoid unnecessary flicker. Whereas if the
15364 * BIOS isn't using it, don't assume it will work even if the VBT
15365 * indicates as much.
15366 */
15367 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15368 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15369 DREF_SSC1_ENABLE);
15370
15371 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15372 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15373 bios_lvds_use_ssc ? "en" : "dis",
15374 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15375 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15376 }
15377 }
15378
a6c45cf0
CW
15379 if (IS_GEN2(dev)) {
15380 dev->mode_config.max_width = 2048;
15381 dev->mode_config.max_height = 2048;
15382 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
15383 dev->mode_config.max_width = 4096;
15384 dev->mode_config.max_height = 4096;
79e53945 15385 } else {
a6c45cf0
CW
15386 dev->mode_config.max_width = 8192;
15387 dev->mode_config.max_height = 8192;
79e53945 15388 }
068be561 15389
dc41c154
VS
15390 if (IS_845G(dev) || IS_I865G(dev)) {
15391 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15392 dev->mode_config.cursor_height = 1023;
15393 } else if (IS_GEN2(dev)) {
068be561
DL
15394 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15395 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15396 } else {
15397 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15398 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15399 }
15400
72e96d64 15401 dev->mode_config.fb_base = ggtt->mappable_base;
79e53945 15402
28c97730 15403 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
15404 INTEL_INFO(dev)->num_pipes,
15405 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 15406
055e393f 15407 for_each_pipe(dev_priv, pipe) {
8cc87b75 15408 intel_crtc_init(dev, pipe);
3bdcfc0c 15409 for_each_sprite(dev_priv, pipe, sprite) {
1fe47785 15410 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 15411 if (ret)
06da8da2 15412 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 15413 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 15414 }
79e53945
JB
15415 }
15416
bfa7df01 15417 intel_update_czclk(dev_priv);
e7dc33f3 15418 intel_update_rawclk(dev_priv);
bfa7df01
VS
15419 intel_update_cdclk(dev);
15420
e72f9fbf 15421 intel_shared_dpll_init(dev);
ee7b9f93 15422
9cce37f4
JB
15423 /* Just disable it once at startup */
15424 i915_disable_vga(dev);
79e53945 15425 intel_setup_outputs(dev);
11be49eb 15426
6e9f798d 15427 drm_modeset_lock_all(dev);
043e9bda 15428 intel_modeset_setup_hw_state(dev);
6e9f798d 15429 drm_modeset_unlock_all(dev);
46f297fb 15430
d3fcc808 15431 for_each_intel_crtc(dev, crtc) {
eeebeac5
ML
15432 struct intel_initial_plane_config plane_config = {};
15433
46f297fb
JB
15434 if (!crtc->active)
15435 continue;
15436
46f297fb 15437 /*
46f297fb
JB
15438 * Note that reserving the BIOS fb up front prevents us
15439 * from stuffing other stolen allocations like the ring
15440 * on top. This prevents some ugliness at boot time, and
15441 * can even allow for smooth boot transitions if the BIOS
15442 * fb is large enough for the active pipe configuration.
15443 */
eeebeac5
ML
15444 dev_priv->display.get_initial_plane_config(crtc,
15445 &plane_config);
15446
15447 /*
15448 * If the fb is shared between multiple heads, we'll
15449 * just get the first one.
15450 */
15451 intel_find_initial_plane_obj(crtc, &plane_config);
46f297fb 15452 }
d93c0372
MR
15453
15454 /*
15455 * Make sure hardware watermarks really match the state we read out.
15456 * Note that we need to do this after reconstructing the BIOS fb's
15457 * since the watermark calculation done here will use pstate->fb.
15458 */
15459 sanitize_watermarks(dev);
2c7111db
CW
15460}
15461
7fad798e
DV
15462static void intel_enable_pipe_a(struct drm_device *dev)
15463{
15464 struct intel_connector *connector;
15465 struct drm_connector *crt = NULL;
15466 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 15467 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
15468
15469 /* We can't just switch on the pipe A, we need to set things up with a
15470 * proper mode and output configuration. As a gross hack, enable pipe A
15471 * by enabling the load detect pipe once. */
3a3371ff 15472 for_each_intel_connector(dev, connector) {
7fad798e
DV
15473 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15474 crt = &connector->base;
15475 break;
15476 }
15477 }
15478
15479 if (!crt)
15480 return;
15481
208bf9fd 15482 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
49172fee 15483 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
7fad798e
DV
15484}
15485
fa555837
DV
15486static bool
15487intel_check_plane_mapping(struct intel_crtc *crtc)
15488{
7eb552ae
BW
15489 struct drm_device *dev = crtc->base.dev;
15490 struct drm_i915_private *dev_priv = dev->dev_private;
649636ef 15491 u32 val;
fa555837 15492
7eb552ae 15493 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
15494 return true;
15495
649636ef 15496 val = I915_READ(DSPCNTR(!crtc->plane));
fa555837
DV
15497
15498 if ((val & DISPLAY_PLANE_ENABLE) &&
15499 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15500 return false;
15501
15502 return true;
15503}
15504
02e93c35
VS
15505static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15506{
15507 struct drm_device *dev = crtc->base.dev;
15508 struct intel_encoder *encoder;
15509
15510 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15511 return true;
15512
15513 return false;
15514}
15515
dd756198
VS
15516static bool intel_encoder_has_connectors(struct intel_encoder *encoder)
15517{
15518 struct drm_device *dev = encoder->base.dev;
15519 struct intel_connector *connector;
15520
15521 for_each_connector_on_encoder(dev, &encoder->base, connector)
15522 return true;
15523
15524 return false;
15525}
15526
24929352
DV
15527static void intel_sanitize_crtc(struct intel_crtc *crtc)
15528{
15529 struct drm_device *dev = crtc->base.dev;
15530 struct drm_i915_private *dev_priv = dev->dev_private;
4d1de975 15531 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
24929352 15532
24929352 15533 /* Clear any frame start delays used for debugging left by the BIOS */
4d1de975
JN
15534 if (!transcoder_is_dsi(cpu_transcoder)) {
15535 i915_reg_t reg = PIPECONF(cpu_transcoder);
15536
15537 I915_WRITE(reg,
15538 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15539 }
24929352 15540
d3eaf884 15541 /* restore vblank interrupts to correct state */
9625604c 15542 drm_crtc_vblank_reset(&crtc->base);
d297e103 15543 if (crtc->active) {
f9cd7b88
VS
15544 struct intel_plane *plane;
15545
9625604c 15546 drm_crtc_vblank_on(&crtc->base);
f9cd7b88
VS
15547
15548 /* Disable everything but the primary plane */
15549 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15550 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15551 continue;
15552
15553 plane->disable_plane(&plane->base, &crtc->base);
15554 }
9625604c 15555 }
d3eaf884 15556
24929352 15557 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
15558 * disable the crtc (and hence change the state) if it is wrong. Note
15559 * that gen4+ has a fixed plane -> pipe mapping. */
15560 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
15561 bool plane;
15562
24929352
DV
15563 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15564 crtc->base.base.id);
15565
15566 /* Pipe has the wrong plane attached and the plane is active.
15567 * Temporarily change the plane mapping and disable everything
15568 * ... */
15569 plane = crtc->plane;
b70709a6 15570 to_intel_plane_state(crtc->base.primary->state)->visible = true;
24929352 15571 crtc->plane = !plane;
b17d48e2 15572 intel_crtc_disable_noatomic(&crtc->base);
24929352 15573 crtc->plane = plane;
24929352 15574 }
24929352 15575
7fad798e
DV
15576 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15577 crtc->pipe == PIPE_A && !crtc->active) {
15578 /* BIOS forgot to enable pipe A, this mostly happens after
15579 * resume. Force-enable the pipe to fix this, the update_dpms
15580 * call below we restore the pipe to the right state, but leave
15581 * the required bits on. */
15582 intel_enable_pipe_a(dev);
15583 }
15584
24929352
DV
15585 /* Adjust the state of the output pipe according to whether we
15586 * have active connectors/encoders. */
842e0307 15587 if (crtc->active && !intel_crtc_has_encoders(crtc))
b17d48e2 15588 intel_crtc_disable_noatomic(&crtc->base);
24929352 15589
a3ed6aad 15590 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
4cc31489
DV
15591 /*
15592 * We start out with underrun reporting disabled to avoid races.
15593 * For correct bookkeeping mark this on active crtcs.
15594 *
c5ab3bc0
DV
15595 * Also on gmch platforms we dont have any hardware bits to
15596 * disable the underrun reporting. Which means we need to start
15597 * out with underrun reporting disabled also on inactive pipes,
15598 * since otherwise we'll complain about the garbage we read when
15599 * e.g. coming up after runtime pm.
15600 *
4cc31489
DV
15601 * No protection against concurrent access is required - at
15602 * worst a fifo underrun happens which also sets this to false.
15603 */
15604 crtc->cpu_fifo_underrun_disabled = true;
15605 crtc->pch_fifo_underrun_disabled = true;
15606 }
24929352
DV
15607}
15608
15609static void intel_sanitize_encoder(struct intel_encoder *encoder)
15610{
15611 struct intel_connector *connector;
15612 struct drm_device *dev = encoder->base.dev;
15613
15614 /* We need to check both for a crtc link (meaning that the
15615 * encoder is active and trying to read from a pipe) and the
15616 * pipe itself being active. */
15617 bool has_active_crtc = encoder->base.crtc &&
15618 to_intel_crtc(encoder->base.crtc)->active;
15619
dd756198 15620 if (intel_encoder_has_connectors(encoder) && !has_active_crtc) {
24929352
DV
15621 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15622 encoder->base.base.id,
8e329a03 15623 encoder->base.name);
24929352
DV
15624
15625 /* Connector is active, but has no active pipe. This is
15626 * fallout from our resume register restoring. Disable
15627 * the encoder manually again. */
15628 if (encoder->base.crtc) {
15629 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15630 encoder->base.base.id,
8e329a03 15631 encoder->base.name);
24929352 15632 encoder->disable(encoder);
a62d1497
VS
15633 if (encoder->post_disable)
15634 encoder->post_disable(encoder);
24929352 15635 }
7f1950fb 15636 encoder->base.crtc = NULL;
24929352
DV
15637
15638 /* Inconsistent output/port/pipe state happens presumably due to
15639 * a bug in one of the get_hw_state functions. Or someplace else
15640 * in our code, like the register restore mess on resume. Clamp
15641 * things to off as a safer default. */
3a3371ff 15642 for_each_intel_connector(dev, connector) {
24929352
DV
15643 if (connector->encoder != encoder)
15644 continue;
7f1950fb
EE
15645 connector->base.dpms = DRM_MODE_DPMS_OFF;
15646 connector->base.encoder = NULL;
24929352
DV
15647 }
15648 }
15649 /* Enabled encoders without active connectors will be fixed in
15650 * the crtc fixup. */
15651}
15652
04098753 15653void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
15654{
15655 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 15656 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
0fde901f 15657
04098753
ID
15658 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15659 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15660 i915_disable_vga(dev);
15661 }
15662}
15663
15664void i915_redisable_vga(struct drm_device *dev)
15665{
15666 struct drm_i915_private *dev_priv = dev->dev_private;
15667
8dc8a27c
PZ
15668 /* This function can be called both from intel_modeset_setup_hw_state or
15669 * at a very early point in our resume sequence, where the power well
15670 * structures are not yet restored. Since this function is at a very
15671 * paranoid "someone might have enabled VGA while we were not looking"
15672 * level, just check if the power well is enabled instead of trying to
15673 * follow the "don't touch the power well if we don't need it" policy
15674 * the rest of the driver uses. */
6392f847 15675 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
15676 return;
15677
04098753 15678 i915_redisable_vga_power_on(dev);
6392f847
ID
15679
15680 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
0fde901f
KM
15681}
15682
f9cd7b88 15683static bool primary_get_hw_state(struct intel_plane *plane)
98ec7739 15684{
f9cd7b88 15685 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
98ec7739 15686
f9cd7b88 15687 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
d032ffa0
ML
15688}
15689
f9cd7b88
VS
15690/* FIXME read out full plane state for all planes */
15691static void readout_plane_state(struct intel_crtc *crtc)
d032ffa0 15692{
b26d3ea3 15693 struct drm_plane *primary = crtc->base.primary;
f9cd7b88 15694 struct intel_plane_state *plane_state =
b26d3ea3 15695 to_intel_plane_state(primary->state);
d032ffa0 15696
19b8d387 15697 plane_state->visible = crtc->active &&
b26d3ea3
ML
15698 primary_get_hw_state(to_intel_plane(primary));
15699
15700 if (plane_state->visible)
15701 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
98ec7739
VS
15702}
15703
30e984df 15704static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
15705{
15706 struct drm_i915_private *dev_priv = dev->dev_private;
15707 enum pipe pipe;
24929352
DV
15708 struct intel_crtc *crtc;
15709 struct intel_encoder *encoder;
15710 struct intel_connector *connector;
5358901f 15711 int i;
24929352 15712
565602d7
ML
15713 dev_priv->active_crtcs = 0;
15714
d3fcc808 15715 for_each_intel_crtc(dev, crtc) {
565602d7
ML
15716 struct intel_crtc_state *crtc_state = crtc->config;
15717 int pixclk = 0;
3b117c8f 15718
565602d7
ML
15719 __drm_atomic_helper_crtc_destroy_state(&crtc->base, &crtc_state->base);
15720 memset(crtc_state, 0, sizeof(*crtc_state));
15721 crtc_state->base.crtc = &crtc->base;
24929352 15722
565602d7
ML
15723 crtc_state->base.active = crtc_state->base.enable =
15724 dev_priv->display.get_pipe_config(crtc, crtc_state);
15725
15726 crtc->base.enabled = crtc_state->base.enable;
15727 crtc->active = crtc_state->base.active;
15728
15729 if (crtc_state->base.active) {
15730 dev_priv->active_crtcs |= 1 << crtc->pipe;
15731
15732 if (IS_BROADWELL(dev_priv)) {
15733 pixclk = ilk_pipe_pixel_rate(crtc_state);
15734
15735 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
15736 if (crtc_state->ips_enabled)
15737 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15738 } else if (IS_VALLEYVIEW(dev_priv) ||
15739 IS_CHERRYVIEW(dev_priv) ||
15740 IS_BROXTON(dev_priv))
15741 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
15742 else
15743 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15744 }
15745
15746 dev_priv->min_pixclk[crtc->pipe] = pixclk;
b70709a6 15747
f9cd7b88 15748 readout_plane_state(crtc);
24929352
DV
15749
15750 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15751 crtc->base.base.id,
15752 crtc->active ? "enabled" : "disabled");
15753 }
15754
5358901f
DV
15755 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15756 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15757
2edd6443
ACO
15758 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
15759 &pll->config.hw_state);
3e369b76 15760 pll->config.crtc_mask = 0;
d3fcc808 15761 for_each_intel_crtc(dev, crtc) {
2dd66ebd 15762 if (crtc->active && crtc->config->shared_dpll == pll)
3e369b76 15763 pll->config.crtc_mask |= 1 << crtc->pipe;
5358901f 15764 }
2dd66ebd 15765 pll->active_mask = pll->config.crtc_mask;
5358901f 15766
1e6f2ddc 15767 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 15768 pll->name, pll->config.crtc_mask, pll->on);
5358901f
DV
15769 }
15770
b2784e15 15771 for_each_intel_encoder(dev, encoder) {
24929352
DV
15772 pipe = 0;
15773
15774 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
15775 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15776 encoder->base.crtc = &crtc->base;
6e3c9717 15777 encoder->get_config(encoder, crtc->config);
24929352
DV
15778 } else {
15779 encoder->base.crtc = NULL;
15780 }
15781
6f2bcceb 15782 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 15783 encoder->base.base.id,
8e329a03 15784 encoder->base.name,
24929352 15785 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 15786 pipe_name(pipe));
24929352
DV
15787 }
15788
3a3371ff 15789 for_each_intel_connector(dev, connector) {
24929352
DV
15790 if (connector->get_hw_state(connector)) {
15791 connector->base.dpms = DRM_MODE_DPMS_ON;
2aa974c9
ML
15792
15793 encoder = connector->encoder;
15794 connector->base.encoder = &encoder->base;
15795
15796 if (encoder->base.crtc &&
15797 encoder->base.crtc->state->active) {
15798 /*
15799 * This has to be done during hardware readout
15800 * because anything calling .crtc_disable may
15801 * rely on the connector_mask being accurate.
15802 */
15803 encoder->base.crtc->state->connector_mask |=
15804 1 << drm_connector_index(&connector->base);
e87a52b3
ML
15805 encoder->base.crtc->state->encoder_mask |=
15806 1 << drm_encoder_index(&encoder->base);
2aa974c9
ML
15807 }
15808
24929352
DV
15809 } else {
15810 connector->base.dpms = DRM_MODE_DPMS_OFF;
15811 connector->base.encoder = NULL;
15812 }
15813 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15814 connector->base.base.id,
c23cc417 15815 connector->base.name,
24929352
DV
15816 connector->base.encoder ? "enabled" : "disabled");
15817 }
7f4c6284
VS
15818
15819 for_each_intel_crtc(dev, crtc) {
15820 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15821
15822 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15823 if (crtc->base.state->active) {
15824 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15825 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15826 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15827
15828 /*
15829 * The initial mode needs to be set in order to keep
15830 * the atomic core happy. It wants a valid mode if the
15831 * crtc's enabled, so we do the above call.
15832 *
15833 * At this point some state updated by the connectors
15834 * in their ->detect() callback has not run yet, so
15835 * no recalculation can be done yet.
15836 *
15837 * Even if we could do a recalculation and modeset
15838 * right now it would cause a double modeset if
15839 * fbdev or userspace chooses a different initial mode.
15840 *
15841 * If that happens, someone indicated they wanted a
15842 * mode change, which means it's safe to do a full
15843 * recalculation.
15844 */
15845 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
9eca6832
VS
15846
15847 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15848 update_scanline_offset(crtc);
7f4c6284 15849 }
e3b247da
VS
15850
15851 intel_pipe_config_sanity_check(dev_priv, crtc->config);
7f4c6284 15852 }
30e984df
DV
15853}
15854
043e9bda
ML
15855/* Scan out the current hw modeset state,
15856 * and sanitizes it to the current state
15857 */
15858static void
15859intel_modeset_setup_hw_state(struct drm_device *dev)
30e984df
DV
15860{
15861 struct drm_i915_private *dev_priv = dev->dev_private;
15862 enum pipe pipe;
30e984df
DV
15863 struct intel_crtc *crtc;
15864 struct intel_encoder *encoder;
35c95375 15865 int i;
30e984df
DV
15866
15867 intel_modeset_readout_hw_state(dev);
24929352
DV
15868
15869 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 15870 for_each_intel_encoder(dev, encoder) {
24929352
DV
15871 intel_sanitize_encoder(encoder);
15872 }
15873
055e393f 15874 for_each_pipe(dev_priv, pipe) {
24929352
DV
15875 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15876 intel_sanitize_crtc(crtc);
6e3c9717
ACO
15877 intel_dump_pipe_config(crtc, crtc->config,
15878 "[setup_hw_state]");
24929352 15879 }
9a935856 15880
d29b2f9d
ACO
15881 intel_modeset_update_connector_atomic_state(dev);
15882
35c95375
DV
15883 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15884 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15885
2dd66ebd 15886 if (!pll->on || pll->active_mask)
35c95375
DV
15887 continue;
15888
15889 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15890
2edd6443 15891 pll->funcs.disable(dev_priv, pll);
35c95375
DV
15892 pll->on = false;
15893 }
15894
666a4537 15895 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
6eb1a681
VS
15896 vlv_wm_get_hw_state(dev);
15897 else if (IS_GEN9(dev))
3078999f
PB
15898 skl_wm_get_hw_state(dev);
15899 else if (HAS_PCH_SPLIT(dev))
243e6a44 15900 ilk_wm_get_hw_state(dev);
292b990e
ML
15901
15902 for_each_intel_crtc(dev, crtc) {
15903 unsigned long put_domains;
15904
74bff5f9 15905 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
292b990e
ML
15906 if (WARN_ON(put_domains))
15907 modeset_put_power_domains(dev_priv, put_domains);
15908 }
15909 intel_display_set_init_power(dev_priv, false);
010cf73d
PZ
15910
15911 intel_fbc_init_pipe_state(dev_priv);
043e9bda 15912}
7d0bc1ea 15913
043e9bda
ML
15914void intel_display_resume(struct drm_device *dev)
15915{
e2c8b870
ML
15916 struct drm_i915_private *dev_priv = to_i915(dev);
15917 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15918 struct drm_modeset_acquire_ctx ctx;
043e9bda 15919 int ret;
e2c8b870 15920 bool setup = false;
f30da187 15921
e2c8b870 15922 dev_priv->modeset_restore_state = NULL;
043e9bda 15923
ea49c9ac
ML
15924 /*
15925 * This is a cludge because with real atomic modeset mode_config.mutex
15926 * won't be taken. Unfortunately some probed state like
15927 * audio_codec_enable is still protected by mode_config.mutex, so lock
15928 * it here for now.
15929 */
15930 mutex_lock(&dev->mode_config.mutex);
e2c8b870 15931 drm_modeset_acquire_init(&ctx, 0);
043e9bda 15932
e2c8b870
ML
15933retry:
15934 ret = drm_modeset_lock_all_ctx(dev, &ctx);
043e9bda 15935
e2c8b870
ML
15936 if (ret == 0 && !setup) {
15937 setup = true;
043e9bda 15938
e2c8b870
ML
15939 intel_modeset_setup_hw_state(dev);
15940 i915_redisable_vga(dev);
45e2b5f6 15941 }
8af6cf88 15942
e2c8b870
ML
15943 if (ret == 0 && state) {
15944 struct drm_crtc_state *crtc_state;
15945 struct drm_crtc *crtc;
15946 int i;
043e9bda 15947
e2c8b870
ML
15948 state->acquire_ctx = &ctx;
15949
15950 for_each_crtc_in_state(state, crtc, crtc_state, i) {
15951 /*
15952 * Force recalculation even if we restore
15953 * current state. With fast modeset this may not result
15954 * in a modeset when the state is compatible.
15955 */
15956 crtc_state->mode_changed = true;
15957 }
15958
15959 ret = drm_atomic_commit(state);
043e9bda
ML
15960 }
15961
e2c8b870
ML
15962 if (ret == -EDEADLK) {
15963 drm_modeset_backoff(&ctx);
15964 goto retry;
15965 }
043e9bda 15966
e2c8b870
ML
15967 drm_modeset_drop_locks(&ctx);
15968 drm_modeset_acquire_fini(&ctx);
ea49c9ac 15969 mutex_unlock(&dev->mode_config.mutex);
043e9bda 15970
e2c8b870
ML
15971 if (ret) {
15972 DRM_ERROR("Restoring old state failed with %i\n", ret);
15973 drm_atomic_state_free(state);
15974 }
2c7111db
CW
15975}
15976
15977void intel_modeset_gem_init(struct drm_device *dev)
15978{
484b41dd 15979 struct drm_crtc *c;
2ff8fde1 15980 struct drm_i915_gem_object *obj;
e0d6149b 15981 int ret;
484b41dd 15982
ae48434c 15983 intel_init_gt_powersave(dev);
ae48434c 15984
1833b134 15985 intel_modeset_init_hw(dev);
02e792fb
DV
15986
15987 intel_setup_overlay(dev);
484b41dd
JB
15988
15989 /*
15990 * Make sure any fbs we allocated at startup are properly
15991 * pinned & fenced. When we do the allocation it's too early
15992 * for this.
15993 */
70e1e0ec 15994 for_each_crtc(dev, c) {
2ff8fde1
MR
15995 obj = intel_fb_obj(c->primary->fb);
15996 if (obj == NULL)
484b41dd
JB
15997 continue;
15998
e0d6149b 15999 mutex_lock(&dev->struct_mutex);
3465c580
VS
16000 ret = intel_pin_and_fence_fb_obj(c->primary->fb,
16001 c->primary->state->rotation);
e0d6149b
TU
16002 mutex_unlock(&dev->struct_mutex);
16003 if (ret) {
484b41dd
JB
16004 DRM_ERROR("failed to pin boot fb on pipe %d\n",
16005 to_intel_crtc(c)->pipe);
66e514c1
DA
16006 drm_framebuffer_unreference(c->primary->fb);
16007 c->primary->fb = NULL;
36750f28 16008 c->primary->crtc = c->primary->state->crtc = NULL;
afd65eb4 16009 update_state_fb(c->primary);
36750f28 16010 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
484b41dd
JB
16011 }
16012 }
0962c3c9
VS
16013
16014 intel_backlight_register(dev);
79e53945
JB
16015}
16016
4932e2c3
ID
16017void intel_connector_unregister(struct intel_connector *intel_connector)
16018{
16019 struct drm_connector *connector = &intel_connector->base;
16020
16021 intel_panel_destroy_backlight(connector);
34ea3d38 16022 drm_connector_unregister(connector);
4932e2c3
ID
16023}
16024
79e53945
JB
16025void intel_modeset_cleanup(struct drm_device *dev)
16026{
652c393a 16027 struct drm_i915_private *dev_priv = dev->dev_private;
19c8054c 16028 struct intel_connector *connector;
652c393a 16029
2eb5252e
ID
16030 intel_disable_gt_powersave(dev);
16031
0962c3c9
VS
16032 intel_backlight_unregister(dev);
16033
fd0c0642
DV
16034 /*
16035 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 16036 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
16037 * experience fancy races otherwise.
16038 */
2aeb7d3a 16039 intel_irq_uninstall(dev_priv);
eb21b92b 16040
fd0c0642
DV
16041 /*
16042 * Due to the hpd irq storm handling the hotplug work can re-arm the
16043 * poll handlers. Hence disable polling after hpd handling is shut down.
16044 */
f87ea761 16045 drm_kms_helper_poll_fini(dev);
fd0c0642 16046
723bfd70
JB
16047 intel_unregister_dsm_handler();
16048
c937ab3e 16049 intel_fbc_global_disable(dev_priv);
69341a5e 16050
1630fe75
CW
16051 /* flush any delayed tasks or pending work */
16052 flush_scheduled_work();
16053
db31af1d 16054 /* destroy the backlight and sysfs files before encoders/connectors */
19c8054c
JN
16055 for_each_intel_connector(dev, connector)
16056 connector->unregister(connector);
d9255d57 16057
79e53945 16058 drm_mode_config_cleanup(dev);
4d7bb011
DV
16059
16060 intel_cleanup_overlay(dev);
ae48434c 16061
ae48434c 16062 intel_cleanup_gt_powersave(dev);
f5949141
DV
16063
16064 intel_teardown_gmbus(dev);
79e53945
JB
16065}
16066
f1c79df3
ZW
16067/*
16068 * Return which encoder is currently attached for connector.
16069 */
df0e9248 16070struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 16071{
df0e9248
CW
16072 return &intel_attached_encoder(connector)->base;
16073}
f1c79df3 16074
df0e9248
CW
16075void intel_connector_attach_encoder(struct intel_connector *connector,
16076 struct intel_encoder *encoder)
16077{
16078 connector->encoder = encoder;
16079 drm_mode_connector_attach_encoder(&connector->base,
16080 &encoder->base);
79e53945 16081}
28d52043
DA
16082
16083/*
16084 * set vga decode state - true == enable VGA decode
16085 */
16086int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
16087{
16088 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 16089 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
16090 u16 gmch_ctrl;
16091
75fa041d
CW
16092 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
16093 DRM_ERROR("failed to read control word\n");
16094 return -EIO;
16095 }
16096
c0cc8a55
CW
16097 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
16098 return 0;
16099
28d52043
DA
16100 if (state)
16101 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
16102 else
16103 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
16104
16105 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
16106 DRM_ERROR("failed to write control word\n");
16107 return -EIO;
16108 }
16109
28d52043
DA
16110 return 0;
16111}
c4a1d9e4 16112
c4a1d9e4 16113struct intel_display_error_state {
ff57f1b0
PZ
16114
16115 u32 power_well_driver;
16116
63b66e5b
CW
16117 int num_transcoders;
16118
c4a1d9e4
CW
16119 struct intel_cursor_error_state {
16120 u32 control;
16121 u32 position;
16122 u32 base;
16123 u32 size;
52331309 16124 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
16125
16126 struct intel_pipe_error_state {
ddf9c536 16127 bool power_domain_on;
c4a1d9e4 16128 u32 source;
f301b1e1 16129 u32 stat;
52331309 16130 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
16131
16132 struct intel_plane_error_state {
16133 u32 control;
16134 u32 stride;
16135 u32 size;
16136 u32 pos;
16137 u32 addr;
16138 u32 surface;
16139 u32 tile_offset;
52331309 16140 } plane[I915_MAX_PIPES];
63b66e5b
CW
16141
16142 struct intel_transcoder_error_state {
ddf9c536 16143 bool power_domain_on;
63b66e5b
CW
16144 enum transcoder cpu_transcoder;
16145
16146 u32 conf;
16147
16148 u32 htotal;
16149 u32 hblank;
16150 u32 hsync;
16151 u32 vtotal;
16152 u32 vblank;
16153 u32 vsync;
16154 } transcoder[4];
c4a1d9e4
CW
16155};
16156
16157struct intel_display_error_state *
16158intel_display_capture_error_state(struct drm_device *dev)
16159{
fbee40df 16160 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 16161 struct intel_display_error_state *error;
63b66e5b
CW
16162 int transcoders[] = {
16163 TRANSCODER_A,
16164 TRANSCODER_B,
16165 TRANSCODER_C,
16166 TRANSCODER_EDP,
16167 };
c4a1d9e4
CW
16168 int i;
16169
63b66e5b
CW
16170 if (INTEL_INFO(dev)->num_pipes == 0)
16171 return NULL;
16172
9d1cb914 16173 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
16174 if (error == NULL)
16175 return NULL;
16176
190be112 16177 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
16178 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
16179
055e393f 16180 for_each_pipe(dev_priv, i) {
ddf9c536 16181 error->pipe[i].power_domain_on =
f458ebbc
DV
16182 __intel_display_power_is_enabled(dev_priv,
16183 POWER_DOMAIN_PIPE(i));
ddf9c536 16184 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
16185 continue;
16186
5efb3e28
VS
16187 error->cursor[i].control = I915_READ(CURCNTR(i));
16188 error->cursor[i].position = I915_READ(CURPOS(i));
16189 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
16190
16191 error->plane[i].control = I915_READ(DSPCNTR(i));
16192 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 16193 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 16194 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
16195 error->plane[i].pos = I915_READ(DSPPOS(i));
16196 }
ca291363
PZ
16197 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
16198 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
16199 if (INTEL_INFO(dev)->gen >= 4) {
16200 error->plane[i].surface = I915_READ(DSPSURF(i));
16201 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16202 }
16203
c4a1d9e4 16204 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 16205
3abfce77 16206 if (HAS_GMCH_DISPLAY(dev))
f301b1e1 16207 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
16208 }
16209
4d1de975 16210 /* Note: this does not include DSI transcoders. */
63b66e5b 16211 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
2d1fe073 16212 if (HAS_DDI(dev_priv))
63b66e5b
CW
16213 error->num_transcoders++; /* Account for eDP. */
16214
16215 for (i = 0; i < error->num_transcoders; i++) {
16216 enum transcoder cpu_transcoder = transcoders[i];
16217
ddf9c536 16218 error->transcoder[i].power_domain_on =
f458ebbc 16219 __intel_display_power_is_enabled(dev_priv,
38cc1daf 16220 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 16221 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
16222 continue;
16223
63b66e5b
CW
16224 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16225
16226 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16227 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16228 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16229 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16230 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16231 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16232 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
16233 }
16234
16235 return error;
16236}
16237
edc3d884
MK
16238#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16239
c4a1d9e4 16240void
edc3d884 16241intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
16242 struct drm_device *dev,
16243 struct intel_display_error_state *error)
16244{
055e393f 16245 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4
CW
16246 int i;
16247
63b66e5b
CW
16248 if (!error)
16249 return;
16250
edc3d884 16251 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 16252 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 16253 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 16254 error->power_well_driver);
055e393f 16255 for_each_pipe(dev_priv, i) {
edc3d884 16256 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536 16257 err_printf(m, " Power: %s\n",
87ad3212 16258 onoff(error->pipe[i].power_domain_on));
edc3d884 16259 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 16260 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
16261
16262 err_printf(m, "Plane [%d]:\n", i);
16263 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16264 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 16265 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
16266 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16267 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 16268 }
4b71a570 16269 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 16270 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 16271 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
16272 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16273 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
16274 }
16275
edc3d884
MK
16276 err_printf(m, "Cursor [%d]:\n", i);
16277 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16278 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16279 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 16280 }
63b66e5b
CW
16281
16282 for (i = 0; i < error->num_transcoders; i++) {
da205630 16283 err_printf(m, "CPU transcoder: %s\n",
63b66e5b 16284 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536 16285 err_printf(m, " Power: %s\n",
87ad3212 16286 onoff(error->transcoder[i].power_domain_on));
63b66e5b
CW
16287 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16288 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16289 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16290 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16291 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16292 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16293 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16294 }
c4a1d9e4 16295}