]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
drm/i915: Pass drm_frambuffer to intel_compute_page_offset()
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
319c1d42 40#include <drm/drm_atomic.h>
c196e1d6 41#include <drm/drm_atomic_helper.h>
760285e7
DH
42#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
465c120c
MR
44#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
c0f372b3 46#include <linux/dma_remapping.h>
fd8e058a
AG
47#include <linux/reservation.h>
48#include <linux/dma-buf.h>
79e53945 49
465c120c 50/* Primary plane formats for gen <= 3 */
568db4f2 51static const uint32_t i8xx_primary_formats[] = {
67fe7dc5
DL
52 DRM_FORMAT_C8,
53 DRM_FORMAT_RGB565,
465c120c 54 DRM_FORMAT_XRGB1555,
67fe7dc5 55 DRM_FORMAT_XRGB8888,
465c120c
MR
56};
57
58/* Primary plane formats for gen >= 4 */
568db4f2 59static const uint32_t i965_primary_formats[] = {
6c0fd451
DL
60 DRM_FORMAT_C8,
61 DRM_FORMAT_RGB565,
62 DRM_FORMAT_XRGB8888,
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_XRGB2101010,
65 DRM_FORMAT_XBGR2101010,
66};
67
68static const uint32_t skl_primary_formats[] = {
67fe7dc5
DL
69 DRM_FORMAT_C8,
70 DRM_FORMAT_RGB565,
71 DRM_FORMAT_XRGB8888,
465c120c 72 DRM_FORMAT_XBGR8888,
67fe7dc5 73 DRM_FORMAT_ARGB8888,
465c120c
MR
74 DRM_FORMAT_ABGR8888,
75 DRM_FORMAT_XRGB2101010,
465c120c 76 DRM_FORMAT_XBGR2101010,
ea916ea0
KM
77 DRM_FORMAT_YUYV,
78 DRM_FORMAT_YVYU,
79 DRM_FORMAT_UYVY,
80 DRM_FORMAT_VYUY,
465c120c
MR
81};
82
3d7d6510
MR
83/* Cursor formats */
84static const uint32_t intel_cursor_formats[] = {
85 DRM_FORMAT_ARGB8888,
86};
87
f1f644dc 88static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 89 struct intel_crtc_state *pipe_config);
18442d08 90static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 91 struct intel_crtc_state *pipe_config);
f1f644dc 92
eb1bfe80
JB
93static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
5b18e57c
DV
97static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
29407aab 99static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
29407aab 102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97
DV
103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
d288f65f 105static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 106 const struct intel_crtc_state *pipe_config);
d288f65f 107static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 108 const struct intel_crtc_state *pipe_config);
613d2b27
ML
109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
549e2bfb
CK
111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
5ab7b0b7
ID
113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
bfd16b2a
ML
115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
043e9bda 118static void intel_modeset_setup_hw_state(struct drm_device *dev);
200757f5 119static void intel_pre_disable_primary(struct drm_crtc *crtc);
e7457a9a 120
79e53945 121typedef struct {
0206e353 122 int min, max;
79e53945
JB
123} intel_range_t;
124
125typedef struct {
0206e353
AJ
126 int dot_limit;
127 int p2_slow, p2_fast;
79e53945
JB
128} intel_p2_t;
129
d4906093
ML
130typedef struct intel_limit intel_limit_t;
131struct intel_limit {
0206e353
AJ
132 intel_range_t dot, vco, n, m, m1, m2, p, p1;
133 intel_p2_t p2;
d4906093 134};
79e53945 135
bfa7df01
VS
136/* returns HPLL frequency in kHz */
137static int valleyview_get_vco(struct drm_i915_private *dev_priv)
138{
139 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
140
141 /* Obtain SKU information */
142 mutex_lock(&dev_priv->sb_lock);
143 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
144 CCK_FUSE_HPLL_FREQ_MASK;
145 mutex_unlock(&dev_priv->sb_lock);
146
147 return vco_freq[hpll_freq] * 1000;
148}
149
150static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
151 const char *name, u32 reg)
152{
153 u32 val;
154 int divider;
155
156 if (dev_priv->hpll_freq == 0)
157 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
158
159 mutex_lock(&dev_priv->sb_lock);
160 val = vlv_cck_read(dev_priv, reg);
161 mutex_unlock(&dev_priv->sb_lock);
162
163 divider = val & CCK_FREQUENCY_VALUES;
164
165 WARN((val & CCK_FREQUENCY_STATUS) !=
166 (divider << CCK_FREQUENCY_STATUS_SHIFT),
167 "%s change in progress\n", name);
168
169 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
170}
171
d2acd215
DV
172int
173intel_pch_rawclk(struct drm_device *dev)
174{
175 struct drm_i915_private *dev_priv = dev->dev_private;
176
177 WARN_ON(!HAS_PCH_SPLIT(dev));
178
179 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
180}
181
79e50a4f
JN
182/* hrawclock is 1/4 the FSB frequency */
183int intel_hrawclk(struct drm_device *dev)
184{
185 struct drm_i915_private *dev_priv = dev->dev_private;
186 uint32_t clkcfg;
187
188 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
666a4537 189 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
79e50a4f
JN
190 return 200;
191
192 clkcfg = I915_READ(CLKCFG);
193 switch (clkcfg & CLKCFG_FSB_MASK) {
194 case CLKCFG_FSB_400:
195 return 100;
196 case CLKCFG_FSB_533:
197 return 133;
198 case CLKCFG_FSB_667:
199 return 166;
200 case CLKCFG_FSB_800:
201 return 200;
202 case CLKCFG_FSB_1067:
203 return 266;
204 case CLKCFG_FSB_1333:
205 return 333;
206 /* these two are just a guess; one of them might be right */
207 case CLKCFG_FSB_1600:
208 case CLKCFG_FSB_1600_ALT:
209 return 400;
210 default:
211 return 133;
212 }
213}
214
bfa7df01
VS
215static void intel_update_czclk(struct drm_i915_private *dev_priv)
216{
666a4537 217 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
bfa7df01
VS
218 return;
219
220 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
221 CCK_CZ_CLOCK_CONTROL);
222
223 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
224}
225
021357ac
CW
226static inline u32 /* units of 100MHz */
227intel_fdi_link_freq(struct drm_device *dev)
228{
8b99e68c
CW
229 if (IS_GEN5(dev)) {
230 struct drm_i915_private *dev_priv = dev->dev_private;
231 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
232 } else
233 return 27;
021357ac
CW
234}
235
5d536e28 236static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 237 .dot = { .min = 25000, .max = 350000 },
9c333719 238 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 239 .n = { .min = 2, .max = 16 },
0206e353
AJ
240 .m = { .min = 96, .max = 140 },
241 .m1 = { .min = 18, .max = 26 },
242 .m2 = { .min = 6, .max = 16 },
243 .p = { .min = 4, .max = 128 },
244 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
245 .p2 = { .dot_limit = 165000,
246 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
247};
248
5d536e28
DV
249static const intel_limit_t intel_limits_i8xx_dvo = {
250 .dot = { .min = 25000, .max = 350000 },
9c333719 251 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 252 .n = { .min = 2, .max = 16 },
5d536e28
DV
253 .m = { .min = 96, .max = 140 },
254 .m1 = { .min = 18, .max = 26 },
255 .m2 = { .min = 6, .max = 16 },
256 .p = { .min = 4, .max = 128 },
257 .p1 = { .min = 2, .max = 33 },
258 .p2 = { .dot_limit = 165000,
259 .p2_slow = 4, .p2_fast = 4 },
260};
261
e4b36699 262static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 263 .dot = { .min = 25000, .max = 350000 },
9c333719 264 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 265 .n = { .min = 2, .max = 16 },
0206e353
AJ
266 .m = { .min = 96, .max = 140 },
267 .m1 = { .min = 18, .max = 26 },
268 .m2 = { .min = 6, .max = 16 },
269 .p = { .min = 4, .max = 128 },
270 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
271 .p2 = { .dot_limit = 165000,
272 .p2_slow = 14, .p2_fast = 7 },
e4b36699 273};
273e27ca 274
e4b36699 275static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
276 .dot = { .min = 20000, .max = 400000 },
277 .vco = { .min = 1400000, .max = 2800000 },
278 .n = { .min = 1, .max = 6 },
279 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
280 .m1 = { .min = 8, .max = 18 },
281 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
282 .p = { .min = 5, .max = 80 },
283 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
284 .p2 = { .dot_limit = 200000,
285 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
286};
287
288static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
289 .dot = { .min = 20000, .max = 400000 },
290 .vco = { .min = 1400000, .max = 2800000 },
291 .n = { .min = 1, .max = 6 },
292 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
293 .m1 = { .min = 8, .max = 18 },
294 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
295 .p = { .min = 7, .max = 98 },
296 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
297 .p2 = { .dot_limit = 112000,
298 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
299};
300
273e27ca 301
e4b36699 302static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
303 .dot = { .min = 25000, .max = 270000 },
304 .vco = { .min = 1750000, .max = 3500000},
305 .n = { .min = 1, .max = 4 },
306 .m = { .min = 104, .max = 138 },
307 .m1 = { .min = 17, .max = 23 },
308 .m2 = { .min = 5, .max = 11 },
309 .p = { .min = 10, .max = 30 },
310 .p1 = { .min = 1, .max = 3},
311 .p2 = { .dot_limit = 270000,
312 .p2_slow = 10,
313 .p2_fast = 10
044c7c41 314 },
e4b36699
KP
315};
316
317static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
318 .dot = { .min = 22000, .max = 400000 },
319 .vco = { .min = 1750000, .max = 3500000},
320 .n = { .min = 1, .max = 4 },
321 .m = { .min = 104, .max = 138 },
322 .m1 = { .min = 16, .max = 23 },
323 .m2 = { .min = 5, .max = 11 },
324 .p = { .min = 5, .max = 80 },
325 .p1 = { .min = 1, .max = 8},
326 .p2 = { .dot_limit = 165000,
327 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
328};
329
330static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
331 .dot = { .min = 20000, .max = 115000 },
332 .vco = { .min = 1750000, .max = 3500000 },
333 .n = { .min = 1, .max = 3 },
334 .m = { .min = 104, .max = 138 },
335 .m1 = { .min = 17, .max = 23 },
336 .m2 = { .min = 5, .max = 11 },
337 .p = { .min = 28, .max = 112 },
338 .p1 = { .min = 2, .max = 8 },
339 .p2 = { .dot_limit = 0,
340 .p2_slow = 14, .p2_fast = 14
044c7c41 341 },
e4b36699
KP
342};
343
344static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
345 .dot = { .min = 80000, .max = 224000 },
346 .vco = { .min = 1750000, .max = 3500000 },
347 .n = { .min = 1, .max = 3 },
348 .m = { .min = 104, .max = 138 },
349 .m1 = { .min = 17, .max = 23 },
350 .m2 = { .min = 5, .max = 11 },
351 .p = { .min = 14, .max = 42 },
352 .p1 = { .min = 2, .max = 6 },
353 .p2 = { .dot_limit = 0,
354 .p2_slow = 7, .p2_fast = 7
044c7c41 355 },
e4b36699
KP
356};
357
f2b115e6 358static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
359 .dot = { .min = 20000, .max = 400000},
360 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 361 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
362 .n = { .min = 3, .max = 6 },
363 .m = { .min = 2, .max = 256 },
273e27ca 364 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
365 .m1 = { .min = 0, .max = 0 },
366 .m2 = { .min = 0, .max = 254 },
367 .p = { .min = 5, .max = 80 },
368 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
369 .p2 = { .dot_limit = 200000,
370 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
371};
372
f2b115e6 373static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
374 .dot = { .min = 20000, .max = 400000 },
375 .vco = { .min = 1700000, .max = 3500000 },
376 .n = { .min = 3, .max = 6 },
377 .m = { .min = 2, .max = 256 },
378 .m1 = { .min = 0, .max = 0 },
379 .m2 = { .min = 0, .max = 254 },
380 .p = { .min = 7, .max = 112 },
381 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
382 .p2 = { .dot_limit = 112000,
383 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
384};
385
273e27ca
EA
386/* Ironlake / Sandybridge
387 *
388 * We calculate clock using (register_value + 2) for N/M1/M2, so here
389 * the range value for them is (actual_value - 2).
390 */
b91ad0ec 391static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
392 .dot = { .min = 25000, .max = 350000 },
393 .vco = { .min = 1760000, .max = 3510000 },
394 .n = { .min = 1, .max = 5 },
395 .m = { .min = 79, .max = 127 },
396 .m1 = { .min = 12, .max = 22 },
397 .m2 = { .min = 5, .max = 9 },
398 .p = { .min = 5, .max = 80 },
399 .p1 = { .min = 1, .max = 8 },
400 .p2 = { .dot_limit = 225000,
401 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
402};
403
b91ad0ec 404static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
405 .dot = { .min = 25000, .max = 350000 },
406 .vco = { .min = 1760000, .max = 3510000 },
407 .n = { .min = 1, .max = 3 },
408 .m = { .min = 79, .max = 118 },
409 .m1 = { .min = 12, .max = 22 },
410 .m2 = { .min = 5, .max = 9 },
411 .p = { .min = 28, .max = 112 },
412 .p1 = { .min = 2, .max = 8 },
413 .p2 = { .dot_limit = 225000,
414 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
415};
416
417static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
418 .dot = { .min = 25000, .max = 350000 },
419 .vco = { .min = 1760000, .max = 3510000 },
420 .n = { .min = 1, .max = 3 },
421 .m = { .min = 79, .max = 127 },
422 .m1 = { .min = 12, .max = 22 },
423 .m2 = { .min = 5, .max = 9 },
424 .p = { .min = 14, .max = 56 },
425 .p1 = { .min = 2, .max = 8 },
426 .p2 = { .dot_limit = 225000,
427 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
428};
429
273e27ca 430/* LVDS 100mhz refclk limits. */
b91ad0ec 431static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
432 .dot = { .min = 25000, .max = 350000 },
433 .vco = { .min = 1760000, .max = 3510000 },
434 .n = { .min = 1, .max = 2 },
435 .m = { .min = 79, .max = 126 },
436 .m1 = { .min = 12, .max = 22 },
437 .m2 = { .min = 5, .max = 9 },
438 .p = { .min = 28, .max = 112 },
0206e353 439 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
440 .p2 = { .dot_limit = 225000,
441 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
442};
443
444static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
445 .dot = { .min = 25000, .max = 350000 },
446 .vco = { .min = 1760000, .max = 3510000 },
447 .n = { .min = 1, .max = 3 },
448 .m = { .min = 79, .max = 126 },
449 .m1 = { .min = 12, .max = 22 },
450 .m2 = { .min = 5, .max = 9 },
451 .p = { .min = 14, .max = 42 },
0206e353 452 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
453 .p2 = { .dot_limit = 225000,
454 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
455};
456
dc730512 457static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
458 /*
459 * These are the data rate limits (measured in fast clocks)
460 * since those are the strictest limits we have. The fast
461 * clock and actual rate limits are more relaxed, so checking
462 * them would make no difference.
463 */
464 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 465 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 466 .n = { .min = 1, .max = 7 },
a0c4da24
JB
467 .m1 = { .min = 2, .max = 3 },
468 .m2 = { .min = 11, .max = 156 },
b99ab663 469 .p1 = { .min = 2, .max = 3 },
5fdc9c49 470 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
471};
472
ef9348c8
CML
473static const intel_limit_t intel_limits_chv = {
474 /*
475 * These are the data rate limits (measured in fast clocks)
476 * since those are the strictest limits we have. The fast
477 * clock and actual rate limits are more relaxed, so checking
478 * them would make no difference.
479 */
480 .dot = { .min = 25000 * 5, .max = 540000 * 5},
17fe1021 481 .vco = { .min = 4800000, .max = 6480000 },
ef9348c8
CML
482 .n = { .min = 1, .max = 1 },
483 .m1 = { .min = 2, .max = 2 },
484 .m2 = { .min = 24 << 22, .max = 175 << 22 },
485 .p1 = { .min = 2, .max = 4 },
486 .p2 = { .p2_slow = 1, .p2_fast = 14 },
487};
488
5ab7b0b7
ID
489static const intel_limit_t intel_limits_bxt = {
490 /* FIXME: find real dot limits */
491 .dot = { .min = 0, .max = INT_MAX },
e6292556 492 .vco = { .min = 4800000, .max = 6700000 },
5ab7b0b7
ID
493 .n = { .min = 1, .max = 1 },
494 .m1 = { .min = 2, .max = 2 },
495 /* FIXME: find real m2 limits */
496 .m2 = { .min = 2 << 22, .max = 255 << 22 },
497 .p1 = { .min = 2, .max = 4 },
498 .p2 = { .p2_slow = 1, .p2_fast = 20 },
499};
500
cdba954e
ACO
501static bool
502needs_modeset(struct drm_crtc_state *state)
503{
fc596660 504 return drm_atomic_crtc_needs_modeset(state);
cdba954e
ACO
505}
506
e0638cdf
PZ
507/**
508 * Returns whether any output on the specified pipe is of the specified type
509 */
4093561b 510bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
e0638cdf 511{
409ee761 512 struct drm_device *dev = crtc->base.dev;
e0638cdf
PZ
513 struct intel_encoder *encoder;
514
409ee761 515 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
e0638cdf
PZ
516 if (encoder->type == type)
517 return true;
518
519 return false;
520}
521
d0737e1d
ACO
522/**
523 * Returns whether any output on the specified pipe will have the specified
524 * type after a staged modeset is complete, i.e., the same as
525 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
526 * encoder->crtc.
527 */
a93e255f
ACO
528static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
529 int type)
d0737e1d 530{
a93e255f 531 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 532 struct drm_connector *connector;
a93e255f 533 struct drm_connector_state *connector_state;
d0737e1d 534 struct intel_encoder *encoder;
a93e255f
ACO
535 int i, num_connectors = 0;
536
da3ced29 537 for_each_connector_in_state(state, connector, connector_state, i) {
a93e255f
ACO
538 if (connector_state->crtc != crtc_state->base.crtc)
539 continue;
540
541 num_connectors++;
d0737e1d 542
a93e255f
ACO
543 encoder = to_intel_encoder(connector_state->best_encoder);
544 if (encoder->type == type)
d0737e1d 545 return true;
a93e255f
ACO
546 }
547
548 WARN_ON(num_connectors == 0);
d0737e1d
ACO
549
550 return false;
551}
552
a93e255f
ACO
553static const intel_limit_t *
554intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
2c07245f 555{
a93e255f 556 struct drm_device *dev = crtc_state->base.crtc->dev;
2c07245f 557 const intel_limit_t *limit;
b91ad0ec 558
a93e255f 559 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 560 if (intel_is_dual_link_lvds(dev)) {
1b894b59 561 if (refclk == 100000)
b91ad0ec
ZW
562 limit = &intel_limits_ironlake_dual_lvds_100m;
563 else
564 limit = &intel_limits_ironlake_dual_lvds;
565 } else {
1b894b59 566 if (refclk == 100000)
b91ad0ec
ZW
567 limit = &intel_limits_ironlake_single_lvds_100m;
568 else
569 limit = &intel_limits_ironlake_single_lvds;
570 }
c6bb3538 571 } else
b91ad0ec 572 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
573
574 return limit;
575}
576
a93e255f
ACO
577static const intel_limit_t *
578intel_g4x_limit(struct intel_crtc_state *crtc_state)
044c7c41 579{
a93e255f 580 struct drm_device *dev = crtc_state->base.crtc->dev;
044c7c41
ML
581 const intel_limit_t *limit;
582
a93e255f 583 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 584 if (intel_is_dual_link_lvds(dev))
e4b36699 585 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 586 else
e4b36699 587 limit = &intel_limits_g4x_single_channel_lvds;
a93e255f
ACO
588 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
589 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
e4b36699 590 limit = &intel_limits_g4x_hdmi;
a93e255f 591 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
e4b36699 592 limit = &intel_limits_g4x_sdvo;
044c7c41 593 } else /* The option is for other outputs */
e4b36699 594 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
595
596 return limit;
597}
598
a93e255f
ACO
599static const intel_limit_t *
600intel_limit(struct intel_crtc_state *crtc_state, int refclk)
79e53945 601{
a93e255f 602 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945
JB
603 const intel_limit_t *limit;
604
5ab7b0b7
ID
605 if (IS_BROXTON(dev))
606 limit = &intel_limits_bxt;
607 else if (HAS_PCH_SPLIT(dev))
a93e255f 608 limit = intel_ironlake_limit(crtc_state, refclk);
2c07245f 609 else if (IS_G4X(dev)) {
a93e255f 610 limit = intel_g4x_limit(crtc_state);
f2b115e6 611 } else if (IS_PINEVIEW(dev)) {
a93e255f 612 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
f2b115e6 613 limit = &intel_limits_pineview_lvds;
2177832f 614 else
f2b115e6 615 limit = &intel_limits_pineview_sdvo;
ef9348c8
CML
616 } else if (IS_CHERRYVIEW(dev)) {
617 limit = &intel_limits_chv;
a0c4da24 618 } else if (IS_VALLEYVIEW(dev)) {
dc730512 619 limit = &intel_limits_vlv;
a6c45cf0 620 } else if (!IS_GEN2(dev)) {
a93e255f 621 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
a6c45cf0
CW
622 limit = &intel_limits_i9xx_lvds;
623 else
624 limit = &intel_limits_i9xx_sdvo;
79e53945 625 } else {
a93e255f 626 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
e4b36699 627 limit = &intel_limits_i8xx_lvds;
a93e255f 628 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
e4b36699 629 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
630 else
631 limit = &intel_limits_i8xx_dac;
79e53945
JB
632 }
633 return limit;
634}
635
dccbea3b
ID
636/*
637 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
638 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
639 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
640 * The helpers' return value is the rate of the clock that is fed to the
641 * display engine's pipe which can be the above fast dot clock rate or a
642 * divided-down version of it.
643 */
f2b115e6 644/* m1 is reserved as 0 in Pineview, n is a ring counter */
dccbea3b 645static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
79e53945 646{
2177832f
SL
647 clock->m = clock->m2 + 2;
648 clock->p = clock->p1 * clock->p2;
ed5ca77e 649 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 650 return 0;
fb03ac01
VS
651 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
652 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
653
654 return clock->dot;
2177832f
SL
655}
656
7429e9d4
DV
657static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
658{
659 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
660}
661
dccbea3b 662static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
2177832f 663{
7429e9d4 664 clock->m = i9xx_dpll_compute_m(clock);
79e53945 665 clock->p = clock->p1 * clock->p2;
ed5ca77e 666 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
dccbea3b 667 return 0;
fb03ac01
VS
668 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
669 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
670
671 return clock->dot;
79e53945
JB
672}
673
dccbea3b 674static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
589eca67
ID
675{
676 clock->m = clock->m1 * clock->m2;
677 clock->p = clock->p1 * clock->p2;
678 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 679 return 0;
589eca67
ID
680 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
681 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
682
683 return clock->dot / 5;
589eca67
ID
684}
685
dccbea3b 686int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
ef9348c8
CML
687{
688 clock->m = clock->m1 * clock->m2;
689 clock->p = clock->p1 * clock->p2;
690 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 691 return 0;
ef9348c8
CML
692 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
693 clock->n << 22);
694 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
695
696 return clock->dot / 5;
ef9348c8
CML
697}
698
7c04d1d9 699#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
700/**
701 * Returns whether the given set of divisors are valid for a given refclk with
702 * the given connectors.
703 */
704
1b894b59
CW
705static bool intel_PLL_is_valid(struct drm_device *dev,
706 const intel_limit_t *limit,
707 const intel_clock_t *clock)
79e53945 708{
f01b7962
VS
709 if (clock->n < limit->n.min || limit->n.max < clock->n)
710 INTELPllInvalid("n out of range\n");
79e53945 711 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 712 INTELPllInvalid("p1 out of range\n");
79e53945 713 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 714 INTELPllInvalid("m2 out of range\n");
79e53945 715 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 716 INTELPllInvalid("m1 out of range\n");
f01b7962 717
666a4537
WB
718 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
719 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
f01b7962
VS
720 if (clock->m1 <= clock->m2)
721 INTELPllInvalid("m1 <= m2\n");
722
666a4537 723 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
f01b7962
VS
724 if (clock->p < limit->p.min || limit->p.max < clock->p)
725 INTELPllInvalid("p out of range\n");
726 if (clock->m < limit->m.min || limit->m.max < clock->m)
727 INTELPllInvalid("m out of range\n");
728 }
729
79e53945 730 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 731 INTELPllInvalid("vco out of range\n");
79e53945
JB
732 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
733 * connector, etc., rather than just a single range.
734 */
735 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 736 INTELPllInvalid("dot out of range\n");
79e53945
JB
737
738 return true;
739}
740
3b1429d9
VS
741static int
742i9xx_select_p2_div(const intel_limit_t *limit,
743 const struct intel_crtc_state *crtc_state,
744 int target)
79e53945 745{
3b1429d9 746 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 747
a93e255f 748 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 749 /*
a210b028
DV
750 * For LVDS just rely on its current settings for dual-channel.
751 * We haven't figured out how to reliably set up different
752 * single/dual channel state, if we even can.
79e53945 753 */
1974cad0 754 if (intel_is_dual_link_lvds(dev))
3b1429d9 755 return limit->p2.p2_fast;
79e53945 756 else
3b1429d9 757 return limit->p2.p2_slow;
79e53945
JB
758 } else {
759 if (target < limit->p2.dot_limit)
3b1429d9 760 return limit->p2.p2_slow;
79e53945 761 else
3b1429d9 762 return limit->p2.p2_fast;
79e53945 763 }
3b1429d9
VS
764}
765
766static bool
767i9xx_find_best_dpll(const intel_limit_t *limit,
768 struct intel_crtc_state *crtc_state,
769 int target, int refclk, intel_clock_t *match_clock,
770 intel_clock_t *best_clock)
771{
772 struct drm_device *dev = crtc_state->base.crtc->dev;
773 intel_clock_t clock;
774 int err = target;
79e53945 775
0206e353 776 memset(best_clock, 0, sizeof(*best_clock));
79e53945 777
3b1429d9
VS
778 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
779
42158660
ZY
780 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
781 clock.m1++) {
782 for (clock.m2 = limit->m2.min;
783 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 784 if (clock.m2 >= clock.m1)
42158660
ZY
785 break;
786 for (clock.n = limit->n.min;
787 clock.n <= limit->n.max; clock.n++) {
788 for (clock.p1 = limit->p1.min;
789 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
790 int this_err;
791
dccbea3b 792 i9xx_calc_dpll_params(refclk, &clock);
ac58c3f0
DV
793 if (!intel_PLL_is_valid(dev, limit,
794 &clock))
795 continue;
796 if (match_clock &&
797 clock.p != match_clock->p)
798 continue;
799
800 this_err = abs(clock.dot - target);
801 if (this_err < err) {
802 *best_clock = clock;
803 err = this_err;
804 }
805 }
806 }
807 }
808 }
809
810 return (err != target);
811}
812
813static bool
a93e255f
ACO
814pnv_find_best_dpll(const intel_limit_t *limit,
815 struct intel_crtc_state *crtc_state,
ee9300bb
DV
816 int target, int refclk, intel_clock_t *match_clock,
817 intel_clock_t *best_clock)
79e53945 818{
3b1429d9 819 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 820 intel_clock_t clock;
79e53945
JB
821 int err = target;
822
0206e353 823 memset(best_clock, 0, sizeof(*best_clock));
79e53945 824
3b1429d9
VS
825 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
826
42158660
ZY
827 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
828 clock.m1++) {
829 for (clock.m2 = limit->m2.min;
830 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
831 for (clock.n = limit->n.min;
832 clock.n <= limit->n.max; clock.n++) {
833 for (clock.p1 = limit->p1.min;
834 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
835 int this_err;
836
dccbea3b 837 pnv_calc_dpll_params(refclk, &clock);
1b894b59
CW
838 if (!intel_PLL_is_valid(dev, limit,
839 &clock))
79e53945 840 continue;
cec2f356
SP
841 if (match_clock &&
842 clock.p != match_clock->p)
843 continue;
79e53945
JB
844
845 this_err = abs(clock.dot - target);
846 if (this_err < err) {
847 *best_clock = clock;
848 err = this_err;
849 }
850 }
851 }
852 }
853 }
854
855 return (err != target);
856}
857
d4906093 858static bool
a93e255f
ACO
859g4x_find_best_dpll(const intel_limit_t *limit,
860 struct intel_crtc_state *crtc_state,
ee9300bb
DV
861 int target, int refclk, intel_clock_t *match_clock,
862 intel_clock_t *best_clock)
d4906093 863{
3b1429d9 864 struct drm_device *dev = crtc_state->base.crtc->dev;
d4906093
ML
865 intel_clock_t clock;
866 int max_n;
3b1429d9 867 bool found = false;
6ba770dc
AJ
868 /* approximately equals target * 0.00585 */
869 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
870
871 memset(best_clock, 0, sizeof(*best_clock));
3b1429d9
VS
872
873 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
874
d4906093 875 max_n = limit->n.max;
f77f13e2 876 /* based on hardware requirement, prefer smaller n to precision */
d4906093 877 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 878 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
879 for (clock.m1 = limit->m1.max;
880 clock.m1 >= limit->m1.min; clock.m1--) {
881 for (clock.m2 = limit->m2.max;
882 clock.m2 >= limit->m2.min; clock.m2--) {
883 for (clock.p1 = limit->p1.max;
884 clock.p1 >= limit->p1.min; clock.p1--) {
885 int this_err;
886
dccbea3b 887 i9xx_calc_dpll_params(refclk, &clock);
1b894b59
CW
888 if (!intel_PLL_is_valid(dev, limit,
889 &clock))
d4906093 890 continue;
1b894b59
CW
891
892 this_err = abs(clock.dot - target);
d4906093
ML
893 if (this_err < err_most) {
894 *best_clock = clock;
895 err_most = this_err;
896 max_n = clock.n;
897 found = true;
898 }
899 }
900 }
901 }
902 }
2c07245f
ZW
903 return found;
904}
905
d5dd62bd
ID
906/*
907 * Check if the calculated PLL configuration is more optimal compared to the
908 * best configuration and error found so far. Return the calculated error.
909 */
910static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
911 const intel_clock_t *calculated_clock,
912 const intel_clock_t *best_clock,
913 unsigned int best_error_ppm,
914 unsigned int *error_ppm)
915{
9ca3ba01
ID
916 /*
917 * For CHV ignore the error and consider only the P value.
918 * Prefer a bigger P value based on HW requirements.
919 */
920 if (IS_CHERRYVIEW(dev)) {
921 *error_ppm = 0;
922
923 return calculated_clock->p > best_clock->p;
924 }
925
24be4e46
ID
926 if (WARN_ON_ONCE(!target_freq))
927 return false;
928
d5dd62bd
ID
929 *error_ppm = div_u64(1000000ULL *
930 abs(target_freq - calculated_clock->dot),
931 target_freq);
932 /*
933 * Prefer a better P value over a better (smaller) error if the error
934 * is small. Ensure this preference for future configurations too by
935 * setting the error to 0.
936 */
937 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
938 *error_ppm = 0;
939
940 return true;
941 }
942
943 return *error_ppm + 10 < best_error_ppm;
944}
945
a0c4da24 946static bool
a93e255f
ACO
947vlv_find_best_dpll(const intel_limit_t *limit,
948 struct intel_crtc_state *crtc_state,
ee9300bb
DV
949 int target, int refclk, intel_clock_t *match_clock,
950 intel_clock_t *best_clock)
a0c4da24 951{
a93e255f 952 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 953 struct drm_device *dev = crtc->base.dev;
6b4bf1c4 954 intel_clock_t clock;
69e4f900 955 unsigned int bestppm = 1000000;
27e639bf
VS
956 /* min update 19.2 MHz */
957 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 958 bool found = false;
a0c4da24 959
6b4bf1c4
VS
960 target *= 5; /* fast clock */
961
962 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
963
964 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 965 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 966 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 967 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 968 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 969 clock.p = clock.p1 * clock.p2;
a0c4da24 970 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 971 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
d5dd62bd 972 unsigned int ppm;
69e4f900 973
6b4bf1c4
VS
974 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
975 refclk * clock.m1);
976
dccbea3b 977 vlv_calc_dpll_params(refclk, &clock);
43b0ac53 978
f01b7962
VS
979 if (!intel_PLL_is_valid(dev, limit,
980 &clock))
43b0ac53
VS
981 continue;
982
d5dd62bd
ID
983 if (!vlv_PLL_is_optimal(dev, target,
984 &clock,
985 best_clock,
986 bestppm, &ppm))
987 continue;
6b4bf1c4 988
d5dd62bd
ID
989 *best_clock = clock;
990 bestppm = ppm;
991 found = true;
a0c4da24
JB
992 }
993 }
994 }
995 }
a0c4da24 996
49e497ef 997 return found;
a0c4da24 998}
a4fc5ed6 999
ef9348c8 1000static bool
a93e255f
ACO
1001chv_find_best_dpll(const intel_limit_t *limit,
1002 struct intel_crtc_state *crtc_state,
ef9348c8
CML
1003 int target, int refclk, intel_clock_t *match_clock,
1004 intel_clock_t *best_clock)
1005{
a93e255f 1006 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 1007 struct drm_device *dev = crtc->base.dev;
9ca3ba01 1008 unsigned int best_error_ppm;
ef9348c8
CML
1009 intel_clock_t clock;
1010 uint64_t m2;
1011 int found = false;
1012
1013 memset(best_clock, 0, sizeof(*best_clock));
9ca3ba01 1014 best_error_ppm = 1000000;
ef9348c8
CML
1015
1016 /*
1017 * Based on hardware doc, the n always set to 1, and m1 always
1018 * set to 2. If requires to support 200Mhz refclk, we need to
1019 * revisit this because n may not 1 anymore.
1020 */
1021 clock.n = 1, clock.m1 = 2;
1022 target *= 5; /* fast clock */
1023
1024 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1025 for (clock.p2 = limit->p2.p2_fast;
1026 clock.p2 >= limit->p2.p2_slow;
1027 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
9ca3ba01 1028 unsigned int error_ppm;
ef9348c8
CML
1029
1030 clock.p = clock.p1 * clock.p2;
1031
1032 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1033 clock.n) << 22, refclk * clock.m1);
1034
1035 if (m2 > INT_MAX/clock.m1)
1036 continue;
1037
1038 clock.m2 = m2;
1039
dccbea3b 1040 chv_calc_dpll_params(refclk, &clock);
ef9348c8
CML
1041
1042 if (!intel_PLL_is_valid(dev, limit, &clock))
1043 continue;
1044
9ca3ba01
ID
1045 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1046 best_error_ppm, &error_ppm))
1047 continue;
1048
1049 *best_clock = clock;
1050 best_error_ppm = error_ppm;
1051 found = true;
ef9348c8
CML
1052 }
1053 }
1054
1055 return found;
1056}
1057
5ab7b0b7
ID
1058bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1059 intel_clock_t *best_clock)
1060{
1061 int refclk = i9xx_get_refclk(crtc_state, 0);
1062
1063 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1064 target_clock, refclk, NULL, best_clock);
1065}
1066
20ddf665
VS
1067bool intel_crtc_active(struct drm_crtc *crtc)
1068{
1069 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1070
1071 /* Be paranoid as we can arrive here with only partial
1072 * state retrieved from the hardware during setup.
1073 *
241bfc38 1074 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
1075 * as Haswell has gained clock readout/fastboot support.
1076 *
66e514c1 1077 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665 1078 * properly reconstruct framebuffers.
c3d1f436
MR
1079 *
1080 * FIXME: The intel_crtc->active here should be switched to
1081 * crtc->state->active once we have proper CRTC states wired up
1082 * for atomic.
20ddf665 1083 */
c3d1f436 1084 return intel_crtc->active && crtc->primary->state->fb &&
6e3c9717 1085 intel_crtc->config->base.adjusted_mode.crtc_clock;
20ddf665
VS
1086}
1087
a5c961d1
PZ
1088enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1089 enum pipe pipe)
1090{
1091 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1092 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1093
6e3c9717 1094 return intel_crtc->config->cpu_transcoder;
a5c961d1
PZ
1095}
1096
fbf49ea2
VS
1097static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1098{
1099 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1100 i915_reg_t reg = PIPEDSL(pipe);
fbf49ea2
VS
1101 u32 line1, line2;
1102 u32 line_mask;
1103
1104 if (IS_GEN2(dev))
1105 line_mask = DSL_LINEMASK_GEN2;
1106 else
1107 line_mask = DSL_LINEMASK_GEN3;
1108
1109 line1 = I915_READ(reg) & line_mask;
6adfb1ef 1110 msleep(5);
fbf49ea2
VS
1111 line2 = I915_READ(reg) & line_mask;
1112
1113 return line1 == line2;
1114}
1115
ab7ad7f6
KP
1116/*
1117 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 1118 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
1119 *
1120 * After disabling a pipe, we can't wait for vblank in the usual way,
1121 * spinning on the vblank interrupt status bit, since we won't actually
1122 * see an interrupt when the pipe is disabled.
1123 *
ab7ad7f6
KP
1124 * On Gen4 and above:
1125 * wait for the pipe register state bit to turn off
1126 *
1127 * Otherwise:
1128 * wait for the display line value to settle (it usually
1129 * ends up stopping at the start of the next frame).
58e10eb9 1130 *
9d0498a2 1131 */
575f7ab7 1132static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 1133{
575f7ab7 1134 struct drm_device *dev = crtc->base.dev;
9d0498a2 1135 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 1136 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 1137 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
1138
1139 if (INTEL_INFO(dev)->gen >= 4) {
f0f59a00 1140 i915_reg_t reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
1141
1142 /* Wait for the Pipe State to go off */
58e10eb9
CW
1143 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1144 100))
284637d9 1145 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1146 } else {
ab7ad7f6 1147 /* Wait for the display line to settle */
fbf49ea2 1148 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 1149 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1150 }
79e53945
JB
1151}
1152
b24e7179 1153/* Only for pre-ILK configs */
55607e8a
DV
1154void assert_pll(struct drm_i915_private *dev_priv,
1155 enum pipe pipe, bool state)
b24e7179 1156{
b24e7179
JB
1157 u32 val;
1158 bool cur_state;
1159
649636ef 1160 val = I915_READ(DPLL(pipe));
b24e7179 1161 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1162 I915_STATE_WARN(cur_state != state,
b24e7179 1163 "PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1164 onoff(state), onoff(cur_state));
b24e7179 1165}
b24e7179 1166
23538ef1
JN
1167/* XXX: the dsi pll is shared between MIPI DSI ports */
1168static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1169{
1170 u32 val;
1171 bool cur_state;
1172
a580516d 1173 mutex_lock(&dev_priv->sb_lock);
23538ef1 1174 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
a580516d 1175 mutex_unlock(&dev_priv->sb_lock);
23538ef1
JN
1176
1177 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1178 I915_STATE_WARN(cur_state != state,
23538ef1 1179 "DSI PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1180 onoff(state), onoff(cur_state));
23538ef1
JN
1181}
1182#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1183#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1184
55607e8a 1185struct intel_shared_dpll *
e2b78267
DV
1186intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
1187{
1188 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1189
6e3c9717 1190 if (crtc->config->shared_dpll < 0)
e2b78267
DV
1191 return NULL;
1192
6e3c9717 1193 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
e2b78267
DV
1194}
1195
040484af 1196/* For ILK+ */
55607e8a
DV
1197void assert_shared_dpll(struct drm_i915_private *dev_priv,
1198 struct intel_shared_dpll *pll,
1199 bool state)
040484af 1200{
040484af 1201 bool cur_state;
5358901f 1202 struct intel_dpll_hw_state hw_state;
040484af 1203
87ad3212 1204 if (WARN(!pll, "asserting DPLL %s with no DPLL\n", onoff(state)))
ee7b9f93 1205 return;
ee7b9f93 1206
5358901f 1207 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
e2c719b7 1208 I915_STATE_WARN(cur_state != state,
5358901f 1209 "%s assertion failure (expected %s, current %s)\n",
87ad3212 1210 pll->name, onoff(state), onoff(cur_state));
040484af 1211}
040484af
JB
1212
1213static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1214 enum pipe pipe, bool state)
1215{
040484af 1216 bool cur_state;
ad80a810
PZ
1217 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1218 pipe);
040484af 1219
affa9354
PZ
1220 if (HAS_DDI(dev_priv->dev)) {
1221 /* DDI does not have a specific FDI_TX register */
649636ef 1222 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
ad80a810 1223 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7 1224 } else {
649636ef 1225 u32 val = I915_READ(FDI_TX_CTL(pipe));
bf507ef7
ED
1226 cur_state = !!(val & FDI_TX_ENABLE);
1227 }
e2c719b7 1228 I915_STATE_WARN(cur_state != state,
040484af 1229 "FDI TX state assertion failure (expected %s, current %s)\n",
87ad3212 1230 onoff(state), onoff(cur_state));
040484af
JB
1231}
1232#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1233#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1234
1235static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1236 enum pipe pipe, bool state)
1237{
040484af
JB
1238 u32 val;
1239 bool cur_state;
1240
649636ef 1241 val = I915_READ(FDI_RX_CTL(pipe));
d63fa0dc 1242 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1243 I915_STATE_WARN(cur_state != state,
040484af 1244 "FDI RX state assertion failure (expected %s, current %s)\n",
87ad3212 1245 onoff(state), onoff(cur_state));
040484af
JB
1246}
1247#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1248#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1249
1250static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1251 enum pipe pipe)
1252{
040484af
JB
1253 u32 val;
1254
1255 /* ILK FDI PLL is always enabled */
3d13ef2e 1256 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1257 return;
1258
bf507ef7 1259 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1260 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1261 return;
1262
649636ef 1263 val = I915_READ(FDI_TX_CTL(pipe));
e2c719b7 1264 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1265}
1266
55607e8a
DV
1267void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1268 enum pipe pipe, bool state)
040484af 1269{
040484af 1270 u32 val;
55607e8a 1271 bool cur_state;
040484af 1272
649636ef 1273 val = I915_READ(FDI_RX_CTL(pipe));
55607e8a 1274 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1275 I915_STATE_WARN(cur_state != state,
55607e8a 1276 "FDI RX PLL assertion failure (expected %s, current %s)\n",
87ad3212 1277 onoff(state), onoff(cur_state));
040484af
JB
1278}
1279
b680c37a
DV
1280void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1281 enum pipe pipe)
ea0760cf 1282{
bedd4dba 1283 struct drm_device *dev = dev_priv->dev;
f0f59a00 1284 i915_reg_t pp_reg;
ea0760cf
JB
1285 u32 val;
1286 enum pipe panel_pipe = PIPE_A;
0de3b485 1287 bool locked = true;
ea0760cf 1288
bedd4dba
JN
1289 if (WARN_ON(HAS_DDI(dev)))
1290 return;
1291
1292 if (HAS_PCH_SPLIT(dev)) {
1293 u32 port_sel;
1294
ea0760cf 1295 pp_reg = PCH_PP_CONTROL;
bedd4dba
JN
1296 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1297
1298 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1299 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1300 panel_pipe = PIPE_B;
1301 /* XXX: else fix for eDP */
666a4537 1302 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
bedd4dba
JN
1303 /* presumably write lock depends on pipe, not port select */
1304 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1305 panel_pipe = pipe;
ea0760cf
JB
1306 } else {
1307 pp_reg = PP_CONTROL;
bedd4dba
JN
1308 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1309 panel_pipe = PIPE_B;
ea0760cf
JB
1310 }
1311
1312 val = I915_READ(pp_reg);
1313 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1314 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1315 locked = false;
1316
e2c719b7 1317 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1318 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1319 pipe_name(pipe));
ea0760cf
JB
1320}
1321
93ce0ba6
JN
1322static void assert_cursor(struct drm_i915_private *dev_priv,
1323 enum pipe pipe, bool state)
1324{
1325 struct drm_device *dev = dev_priv->dev;
1326 bool cur_state;
1327
d9d82081 1328 if (IS_845G(dev) || IS_I865G(dev))
0b87c24e 1329 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
d9d82081 1330 else
5efb3e28 1331 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1332
e2c719b7 1333 I915_STATE_WARN(cur_state != state,
93ce0ba6 1334 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1335 pipe_name(pipe), onoff(state), onoff(cur_state));
93ce0ba6
JN
1336}
1337#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1338#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1339
b840d907
JB
1340void assert_pipe(struct drm_i915_private *dev_priv,
1341 enum pipe pipe, bool state)
b24e7179 1342{
63d7bbe9 1343 bool cur_state;
702e7a56
PZ
1344 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1345 pipe);
4feed0eb 1346 enum intel_display_power_domain power_domain;
b24e7179 1347
b6b5d049
VS
1348 /* if we need the pipe quirk it must be always on */
1349 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1350 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1351 state = true;
1352
4feed0eb
ID
1353 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1354 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
649636ef 1355 u32 val = I915_READ(PIPECONF(cpu_transcoder));
69310161 1356 cur_state = !!(val & PIPECONF_ENABLE);
4feed0eb
ID
1357
1358 intel_display_power_put(dev_priv, power_domain);
1359 } else {
1360 cur_state = false;
69310161
PZ
1361 }
1362
e2c719b7 1363 I915_STATE_WARN(cur_state != state,
63d7bbe9 1364 "pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1365 pipe_name(pipe), onoff(state), onoff(cur_state));
b24e7179
JB
1366}
1367
931872fc
CW
1368static void assert_plane(struct drm_i915_private *dev_priv,
1369 enum plane plane, bool state)
b24e7179 1370{
b24e7179 1371 u32 val;
931872fc 1372 bool cur_state;
b24e7179 1373
649636ef 1374 val = I915_READ(DSPCNTR(plane));
931872fc 1375 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1376 I915_STATE_WARN(cur_state != state,
931872fc 1377 "plane %c assertion failure (expected %s, current %s)\n",
87ad3212 1378 plane_name(plane), onoff(state), onoff(cur_state));
b24e7179
JB
1379}
1380
931872fc
CW
1381#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1382#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1383
b24e7179
JB
1384static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1385 enum pipe pipe)
1386{
653e1026 1387 struct drm_device *dev = dev_priv->dev;
649636ef 1388 int i;
b24e7179 1389
653e1026
VS
1390 /* Primary planes are fixed to pipes on gen4+ */
1391 if (INTEL_INFO(dev)->gen >= 4) {
649636ef 1392 u32 val = I915_READ(DSPCNTR(pipe));
e2c719b7 1393 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1394 "plane %c assertion failure, should be disabled but not\n",
1395 plane_name(pipe));
19ec1358 1396 return;
28c05794 1397 }
19ec1358 1398
b24e7179 1399 /* Need to check both planes against the pipe */
055e393f 1400 for_each_pipe(dev_priv, i) {
649636ef
VS
1401 u32 val = I915_READ(DSPCNTR(i));
1402 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
b24e7179 1403 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1404 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1405 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1406 plane_name(i), pipe_name(pipe));
b24e7179
JB
1407 }
1408}
1409
19332d7a
JB
1410static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1411 enum pipe pipe)
1412{
20674eef 1413 struct drm_device *dev = dev_priv->dev;
649636ef 1414 int sprite;
19332d7a 1415
7feb8b88 1416 if (INTEL_INFO(dev)->gen >= 9) {
3bdcfc0c 1417 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1418 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1419 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1420 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1421 sprite, pipe_name(pipe));
1422 }
666a4537 1423 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
3bdcfc0c 1424 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1425 u32 val = I915_READ(SPCNTR(pipe, sprite));
e2c719b7 1426 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1427 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1428 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1429 }
1430 } else if (INTEL_INFO(dev)->gen >= 7) {
649636ef 1431 u32 val = I915_READ(SPRCTL(pipe));
e2c719b7 1432 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1433 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1434 plane_name(pipe), pipe_name(pipe));
1435 } else if (INTEL_INFO(dev)->gen >= 5) {
649636ef 1436 u32 val = I915_READ(DVSCNTR(pipe));
e2c719b7 1437 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1438 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1439 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1440 }
1441}
1442
08c71e5e
VS
1443static void assert_vblank_disabled(struct drm_crtc *crtc)
1444{
e2c719b7 1445 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1446 drm_crtc_vblank_put(crtc);
1447}
1448
89eff4be 1449static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1450{
1451 u32 val;
1452 bool enabled;
1453
e2c719b7 1454 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1455
92f2584a
JB
1456 val = I915_READ(PCH_DREF_CONTROL);
1457 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1458 DREF_SUPERSPREAD_SOURCE_MASK));
e2c719b7 1459 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
92f2584a
JB
1460}
1461
ab9412ba
DV
1462static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1463 enum pipe pipe)
92f2584a 1464{
92f2584a
JB
1465 u32 val;
1466 bool enabled;
1467
649636ef 1468 val = I915_READ(PCH_TRANSCONF(pipe));
92f2584a 1469 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1470 I915_STATE_WARN(enabled,
9db4a9c7
JB
1471 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1472 pipe_name(pipe));
92f2584a
JB
1473}
1474
4e634389
KP
1475static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1476 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1477{
1478 if ((val & DP_PORT_EN) == 0)
1479 return false;
1480
1481 if (HAS_PCH_CPT(dev_priv->dev)) {
f0f59a00 1482 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
f0575e92
KP
1483 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1484 return false;
44f37d1f
CML
1485 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1486 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1487 return false;
f0575e92
KP
1488 } else {
1489 if ((val & DP_PIPE_MASK) != (pipe << 30))
1490 return false;
1491 }
1492 return true;
1493}
1494
1519b995
KP
1495static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1496 enum pipe pipe, u32 val)
1497{
dc0fa718 1498 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1499 return false;
1500
1501 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1502 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1503 return false;
44f37d1f
CML
1504 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1505 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1506 return false;
1519b995 1507 } else {
dc0fa718 1508 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1509 return false;
1510 }
1511 return true;
1512}
1513
1514static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1515 enum pipe pipe, u32 val)
1516{
1517 if ((val & LVDS_PORT_EN) == 0)
1518 return false;
1519
1520 if (HAS_PCH_CPT(dev_priv->dev)) {
1521 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1522 return false;
1523 } else {
1524 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1525 return false;
1526 }
1527 return true;
1528}
1529
1530static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1531 enum pipe pipe, u32 val)
1532{
1533 if ((val & ADPA_DAC_ENABLE) == 0)
1534 return false;
1535 if (HAS_PCH_CPT(dev_priv->dev)) {
1536 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1537 return false;
1538 } else {
1539 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1540 return false;
1541 }
1542 return true;
1543}
1544
291906f1 1545static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0f59a00
VS
1546 enum pipe pipe, i915_reg_t reg,
1547 u32 port_sel)
291906f1 1548{
47a05eca 1549 u32 val = I915_READ(reg);
e2c719b7 1550 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1551 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1552 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1553
e2c719b7 1554 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
75c5da27 1555 && (val & DP_PIPEB_SELECT),
de9a35ab 1556 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1557}
1558
1559static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
f0f59a00 1560 enum pipe pipe, i915_reg_t reg)
291906f1 1561{
47a05eca 1562 u32 val = I915_READ(reg);
e2c719b7 1563 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1564 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1565 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1566
e2c719b7 1567 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1568 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1569 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1570}
1571
1572static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1573 enum pipe pipe)
1574{
291906f1 1575 u32 val;
291906f1 1576
f0575e92
KP
1577 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1578 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1579 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1 1580
649636ef 1581 val = I915_READ(PCH_ADPA);
e2c719b7 1582 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1583 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1584 pipe_name(pipe));
291906f1 1585
649636ef 1586 val = I915_READ(PCH_LVDS);
e2c719b7 1587 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1588 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1589 pipe_name(pipe));
291906f1 1590
e2debe91
PZ
1591 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1592 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1593 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1594}
1595
d288f65f 1596static void vlv_enable_pll(struct intel_crtc *crtc,
5cec258b 1597 const struct intel_crtc_state *pipe_config)
87442f73 1598{
426115cf
DV
1599 struct drm_device *dev = crtc->base.dev;
1600 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1601 i915_reg_t reg = DPLL(crtc->pipe);
d288f65f 1602 u32 dpll = pipe_config->dpll_hw_state.dpll;
87442f73 1603
426115cf 1604 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73 1605
87442f73 1606 /* PLL is protected by panel, make sure we can write it */
6a9e7363 1607 if (IS_MOBILE(dev_priv->dev))
426115cf 1608 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1609
426115cf
DV
1610 I915_WRITE(reg, dpll);
1611 POSTING_READ(reg);
1612 udelay(150);
1613
1614 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1615 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1616
d288f65f 1617 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
426115cf 1618 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1619
1620 /* We do this three times for luck */
426115cf 1621 I915_WRITE(reg, dpll);
87442f73
DV
1622 POSTING_READ(reg);
1623 udelay(150); /* wait for warmup */
426115cf 1624 I915_WRITE(reg, dpll);
87442f73
DV
1625 POSTING_READ(reg);
1626 udelay(150); /* wait for warmup */
426115cf 1627 I915_WRITE(reg, dpll);
87442f73
DV
1628 POSTING_READ(reg);
1629 udelay(150); /* wait for warmup */
1630}
1631
d288f65f 1632static void chv_enable_pll(struct intel_crtc *crtc,
5cec258b 1633 const struct intel_crtc_state *pipe_config)
9d556c99
CML
1634{
1635 struct drm_device *dev = crtc->base.dev;
1636 struct drm_i915_private *dev_priv = dev->dev_private;
1637 int pipe = crtc->pipe;
1638 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1639 u32 tmp;
1640
1641 assert_pipe_disabled(dev_priv, crtc->pipe);
1642
a580516d 1643 mutex_lock(&dev_priv->sb_lock);
9d556c99
CML
1644
1645 /* Enable back the 10bit clock to display controller */
1646 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1647 tmp |= DPIO_DCLKP_EN;
1648 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1649
54433e91
VS
1650 mutex_unlock(&dev_priv->sb_lock);
1651
9d556c99
CML
1652 /*
1653 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1654 */
1655 udelay(1);
1656
1657 /* Enable PLL */
d288f65f 1658 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1659
1660 /* Check PLL is locked */
a11b0703 1661 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99
CML
1662 DRM_ERROR("PLL %d failed to lock\n", pipe);
1663
a11b0703 1664 /* not sure when this should be written */
d288f65f 1665 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
a11b0703 1666 POSTING_READ(DPLL_MD(pipe));
9d556c99
CML
1667}
1668
1c4e0274
VS
1669static int intel_num_dvo_pipes(struct drm_device *dev)
1670{
1671 struct intel_crtc *crtc;
1672 int count = 0;
1673
1674 for_each_intel_crtc(dev, crtc)
3538b9df 1675 count += crtc->base.state->active &&
409ee761 1676 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
1c4e0274
VS
1677
1678 return count;
1679}
1680
66e3d5c0 1681static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1682{
66e3d5c0
DV
1683 struct drm_device *dev = crtc->base.dev;
1684 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1685 i915_reg_t reg = DPLL(crtc->pipe);
6e3c9717 1686 u32 dpll = crtc->config->dpll_hw_state.dpll;
63d7bbe9 1687
66e3d5c0 1688 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1689
63d7bbe9 1690 /* No really, not for ILK+ */
3d13ef2e 1691 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1692
1693 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1694 if (IS_MOBILE(dev) && !IS_I830(dev))
1695 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1696
1c4e0274
VS
1697 /* Enable DVO 2x clock on both PLLs if necessary */
1698 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1699 /*
1700 * It appears to be important that we don't enable this
1701 * for the current pipe before otherwise configuring the
1702 * PLL. No idea how this should be handled if multiple
1703 * DVO outputs are enabled simultaneosly.
1704 */
1705 dpll |= DPLL_DVO_2X_MODE;
1706 I915_WRITE(DPLL(!crtc->pipe),
1707 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1708 }
66e3d5c0 1709
c2b63374
VS
1710 /*
1711 * Apparently we need to have VGA mode enabled prior to changing
1712 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1713 * dividers, even though the register value does change.
1714 */
1715 I915_WRITE(reg, 0);
1716
8e7a65aa
VS
1717 I915_WRITE(reg, dpll);
1718
66e3d5c0
DV
1719 /* Wait for the clocks to stabilize. */
1720 POSTING_READ(reg);
1721 udelay(150);
1722
1723 if (INTEL_INFO(dev)->gen >= 4) {
1724 I915_WRITE(DPLL_MD(crtc->pipe),
6e3c9717 1725 crtc->config->dpll_hw_state.dpll_md);
66e3d5c0
DV
1726 } else {
1727 /* The pixel multiplier can only be updated once the
1728 * DPLL is enabled and the clocks are stable.
1729 *
1730 * So write it again.
1731 */
1732 I915_WRITE(reg, dpll);
1733 }
63d7bbe9
JB
1734
1735 /* We do this three times for luck */
66e3d5c0 1736 I915_WRITE(reg, dpll);
63d7bbe9
JB
1737 POSTING_READ(reg);
1738 udelay(150); /* wait for warmup */
66e3d5c0 1739 I915_WRITE(reg, dpll);
63d7bbe9
JB
1740 POSTING_READ(reg);
1741 udelay(150); /* wait for warmup */
66e3d5c0 1742 I915_WRITE(reg, dpll);
63d7bbe9
JB
1743 POSTING_READ(reg);
1744 udelay(150); /* wait for warmup */
1745}
1746
1747/**
50b44a44 1748 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1749 * @dev_priv: i915 private structure
1750 * @pipe: pipe PLL to disable
1751 *
1752 * Disable the PLL for @pipe, making sure the pipe is off first.
1753 *
1754 * Note! This is for pre-ILK only.
1755 */
1c4e0274 1756static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1757{
1c4e0274
VS
1758 struct drm_device *dev = crtc->base.dev;
1759 struct drm_i915_private *dev_priv = dev->dev_private;
1760 enum pipe pipe = crtc->pipe;
1761
1762 /* Disable DVO 2x clock on both PLLs if necessary */
1763 if (IS_I830(dev) &&
409ee761 1764 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
3538b9df 1765 !intel_num_dvo_pipes(dev)) {
1c4e0274
VS
1766 I915_WRITE(DPLL(PIPE_B),
1767 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1768 I915_WRITE(DPLL(PIPE_A),
1769 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1770 }
1771
b6b5d049
VS
1772 /* Don't disable pipe or pipe PLLs if needed */
1773 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1774 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1775 return;
1776
1777 /* Make sure the pipe isn't still relying on us */
1778 assert_pipe_disabled(dev_priv, pipe);
1779
b8afb911 1780 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
50b44a44 1781 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1782}
1783
f6071166
JB
1784static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1785{
b8afb911 1786 u32 val;
f6071166
JB
1787
1788 /* Make sure the pipe isn't still relying on us */
1789 assert_pipe_disabled(dev_priv, pipe);
1790
e5cbfbfb
ID
1791 /*
1792 * Leave integrated clock source and reference clock enabled for pipe B.
1793 * The latter is needed for VGA hotplug / manual detection.
1794 */
b8afb911 1795 val = DPLL_VGA_MODE_DIS;
f6071166 1796 if (pipe == PIPE_B)
60bfe44f 1797 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
f6071166
JB
1798 I915_WRITE(DPLL(pipe), val);
1799 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1800
1801}
1802
1803static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1804{
d752048d 1805 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1806 u32 val;
1807
a11b0703
VS
1808 /* Make sure the pipe isn't still relying on us */
1809 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1810
a11b0703 1811 /* Set PLL en = 0 */
60bfe44f
VS
1812 val = DPLL_SSC_REF_CLK_CHV |
1813 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
a11b0703
VS
1814 if (pipe != PIPE_A)
1815 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1816 I915_WRITE(DPLL(pipe), val);
1817 POSTING_READ(DPLL(pipe));
d752048d 1818
a580516d 1819 mutex_lock(&dev_priv->sb_lock);
d752048d
VS
1820
1821 /* Disable 10bit clock to display controller */
1822 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1823 val &= ~DPIO_DCLKP_EN;
1824 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1825
a580516d 1826 mutex_unlock(&dev_priv->sb_lock);
f6071166
JB
1827}
1828
e4607fcf 1829void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1830 struct intel_digital_port *dport,
1831 unsigned int expected_mask)
89b667f8
JB
1832{
1833 u32 port_mask;
f0f59a00 1834 i915_reg_t dpll_reg;
89b667f8 1835
e4607fcf
CML
1836 switch (dport->port) {
1837 case PORT_B:
89b667f8 1838 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1839 dpll_reg = DPLL(0);
e4607fcf
CML
1840 break;
1841 case PORT_C:
89b667f8 1842 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7 1843 dpll_reg = DPLL(0);
9b6de0a1 1844 expected_mask <<= 4;
00fc31b7
CML
1845 break;
1846 case PORT_D:
1847 port_mask = DPLL_PORTD_READY_MASK;
1848 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1849 break;
1850 default:
1851 BUG();
1852 }
89b667f8 1853
9b6de0a1
VS
1854 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1855 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1856 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
89b667f8
JB
1857}
1858
b14b1055
DV
1859static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1860{
1861 struct drm_device *dev = crtc->base.dev;
1862 struct drm_i915_private *dev_priv = dev->dev_private;
1863 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1864
be19f0ff
CW
1865 if (WARN_ON(pll == NULL))
1866 return;
1867
3e369b76 1868 WARN_ON(!pll->config.crtc_mask);
b14b1055
DV
1869 if (pll->active == 0) {
1870 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1871 WARN_ON(pll->on);
1872 assert_shared_dpll_disabled(dev_priv, pll);
1873
1874 pll->mode_set(dev_priv, pll);
1875 }
1876}
1877
92f2584a 1878/**
85b3894f 1879 * intel_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1880 * @dev_priv: i915 private structure
1881 * @pipe: pipe PLL to enable
1882 *
1883 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1884 * drives the transcoder clock.
1885 */
85b3894f 1886static void intel_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1887{
3d13ef2e
DL
1888 struct drm_device *dev = crtc->base.dev;
1889 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1890 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1891
87a875bb 1892 if (WARN_ON(pll == NULL))
48da64a8
CW
1893 return;
1894
3e369b76 1895 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1896 return;
ee7b9f93 1897
74dd6928 1898 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
46edb027 1899 pll->name, pll->active, pll->on,
e2b78267 1900 crtc->base.base.id);
92f2584a 1901
cdbd2316
DV
1902 if (pll->active++) {
1903 WARN_ON(!pll->on);
e9d6944e 1904 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1905 return;
1906 }
f4a091c7 1907 WARN_ON(pll->on);
ee7b9f93 1908
bd2bb1b9
PZ
1909 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1910
46edb027 1911 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1912 pll->enable(dev_priv, pll);
ee7b9f93 1913 pll->on = true;
92f2584a
JB
1914}
1915
f6daaec2 1916static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1917{
3d13ef2e
DL
1918 struct drm_device *dev = crtc->base.dev;
1919 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1920 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1921
92f2584a 1922 /* PCH only available on ILK+ */
80aa9312
JB
1923 if (INTEL_INFO(dev)->gen < 5)
1924 return;
1925
eddfcbcd
ML
1926 if (pll == NULL)
1927 return;
92f2584a 1928
eddfcbcd 1929 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
48da64a8 1930 return;
7a419866 1931
46edb027
DV
1932 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1933 pll->name, pll->active, pll->on,
e2b78267 1934 crtc->base.base.id);
7a419866 1935
48da64a8 1936 if (WARN_ON(pll->active == 0)) {
e9d6944e 1937 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1938 return;
1939 }
1940
e9d6944e 1941 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1942 WARN_ON(!pll->on);
cdbd2316 1943 if (--pll->active)
7a419866 1944 return;
ee7b9f93 1945
46edb027 1946 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1947 pll->disable(dev_priv, pll);
ee7b9f93 1948 pll->on = false;
bd2bb1b9
PZ
1949
1950 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
92f2584a
JB
1951}
1952
b8a4f404
PZ
1953static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1954 enum pipe pipe)
040484af 1955{
23670b32 1956 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1957 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1958 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
f0f59a00
VS
1959 i915_reg_t reg;
1960 uint32_t val, pipeconf_val;
040484af
JB
1961
1962 /* PCH only available on ILK+ */
55522f37 1963 BUG_ON(!HAS_PCH_SPLIT(dev));
040484af
JB
1964
1965 /* Make sure PCH DPLL is enabled */
e72f9fbf 1966 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1967 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1968
1969 /* FDI must be feeding us bits for PCH ports */
1970 assert_fdi_tx_enabled(dev_priv, pipe);
1971 assert_fdi_rx_enabled(dev_priv, pipe);
1972
23670b32
DV
1973 if (HAS_PCH_CPT(dev)) {
1974 /* Workaround: Set the timing override bit before enabling the
1975 * pch transcoder. */
1976 reg = TRANS_CHICKEN2(pipe);
1977 val = I915_READ(reg);
1978 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1979 I915_WRITE(reg, val);
59c859d6 1980 }
23670b32 1981
ab9412ba 1982 reg = PCH_TRANSCONF(pipe);
040484af 1983 val = I915_READ(reg);
5f7f726d 1984 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1985
1986 if (HAS_PCH_IBX(dev_priv->dev)) {
1987 /*
c5de7c6f
VS
1988 * Make the BPC in transcoder be consistent with
1989 * that in pipeconf reg. For HDMI we must use 8bpc
1990 * here for both 8bpc and 12bpc.
e9bcff5c 1991 */
dfd07d72 1992 val &= ~PIPECONF_BPC_MASK;
c5de7c6f
VS
1993 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1994 val |= PIPECONF_8BPC;
1995 else
1996 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1997 }
5f7f726d
PZ
1998
1999 val &= ~TRANS_INTERLACE_MASK;
2000 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6 2001 if (HAS_PCH_IBX(dev_priv->dev) &&
409ee761 2002 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
2003 val |= TRANS_LEGACY_INTERLACED_ILK;
2004 else
2005 val |= TRANS_INTERLACED;
5f7f726d
PZ
2006 else
2007 val |= TRANS_PROGRESSIVE;
2008
040484af
JB
2009 I915_WRITE(reg, val | TRANS_ENABLE);
2010 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 2011 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
2012}
2013
8fb033d7 2014static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 2015 enum transcoder cpu_transcoder)
040484af 2016{
8fb033d7 2017 u32 val, pipeconf_val;
8fb033d7
PZ
2018
2019 /* PCH only available on ILK+ */
55522f37 2020 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
8fb033d7 2021
8fb033d7 2022 /* FDI must be feeding us bits for PCH ports */
1a240d4d 2023 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 2024 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 2025
223a6fdf 2026 /* Workaround: set timing override bit. */
36c0d0cf 2027 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 2028 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 2029 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
223a6fdf 2030
25f3ef11 2031 val = TRANS_ENABLE;
937bb610 2032 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 2033
9a76b1c6
PZ
2034 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2035 PIPECONF_INTERLACED_ILK)
a35f2679 2036 val |= TRANS_INTERLACED;
8fb033d7
PZ
2037 else
2038 val |= TRANS_PROGRESSIVE;
2039
ab9412ba
DV
2040 I915_WRITE(LPT_TRANSCONF, val);
2041 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 2042 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
2043}
2044
b8a4f404
PZ
2045static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2046 enum pipe pipe)
040484af 2047{
23670b32 2048 struct drm_device *dev = dev_priv->dev;
f0f59a00
VS
2049 i915_reg_t reg;
2050 uint32_t val;
040484af
JB
2051
2052 /* FDI relies on the transcoder */
2053 assert_fdi_tx_disabled(dev_priv, pipe);
2054 assert_fdi_rx_disabled(dev_priv, pipe);
2055
291906f1
JB
2056 /* Ports must be off as well */
2057 assert_pch_ports_disabled(dev_priv, pipe);
2058
ab9412ba 2059 reg = PCH_TRANSCONF(pipe);
040484af
JB
2060 val = I915_READ(reg);
2061 val &= ~TRANS_ENABLE;
2062 I915_WRITE(reg, val);
2063 /* wait for PCH transcoder off, transcoder state */
2064 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 2065 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32 2066
c465613b 2067 if (HAS_PCH_CPT(dev)) {
23670b32
DV
2068 /* Workaround: Clear the timing override chicken bit again. */
2069 reg = TRANS_CHICKEN2(pipe);
2070 val = I915_READ(reg);
2071 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2072 I915_WRITE(reg, val);
2073 }
040484af
JB
2074}
2075
ab4d966c 2076static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 2077{
8fb033d7
PZ
2078 u32 val;
2079
ab9412ba 2080 val = I915_READ(LPT_TRANSCONF);
8fb033d7 2081 val &= ~TRANS_ENABLE;
ab9412ba 2082 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 2083 /* wait for PCH transcoder off, transcoder state */
ab9412ba 2084 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 2085 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
2086
2087 /* Workaround: clear timing override bit. */
36c0d0cf 2088 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 2089 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 2090 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
040484af
JB
2091}
2092
b24e7179 2093/**
309cfea8 2094 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 2095 * @crtc: crtc responsible for the pipe
b24e7179 2096 *
0372264a 2097 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 2098 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 2099 */
e1fdc473 2100static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 2101{
0372264a
PZ
2102 struct drm_device *dev = crtc->base.dev;
2103 struct drm_i915_private *dev_priv = dev->dev_private;
2104 enum pipe pipe = crtc->pipe;
1a70a728 2105 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
1a240d4d 2106 enum pipe pch_transcoder;
f0f59a00 2107 i915_reg_t reg;
b24e7179
JB
2108 u32 val;
2109
9e2ee2dd
VS
2110 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2111
58c6eaa2 2112 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2113 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
2114 assert_sprites_disabled(dev_priv, pipe);
2115
681e5811 2116 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
2117 pch_transcoder = TRANSCODER_A;
2118 else
2119 pch_transcoder = pipe;
2120
b24e7179
JB
2121 /*
2122 * A pipe without a PLL won't actually be able to drive bits from
2123 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2124 * need the check.
2125 */
50360403 2126 if (HAS_GMCH_DISPLAY(dev_priv->dev))
a65347ba 2127 if (crtc->config->has_dsi_encoder)
23538ef1
JN
2128 assert_dsi_pll_enabled(dev_priv);
2129 else
2130 assert_pll_enabled(dev_priv, pipe);
040484af 2131 else {
6e3c9717 2132 if (crtc->config->has_pch_encoder) {
040484af 2133 /* if driving the PCH, we need FDI enabled */
cc391bbb 2134 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
2135 assert_fdi_tx_pll_enabled(dev_priv,
2136 (enum pipe) cpu_transcoder);
040484af
JB
2137 }
2138 /* FIXME: assert CPU port conditions for SNB+ */
2139 }
b24e7179 2140
702e7a56 2141 reg = PIPECONF(cpu_transcoder);
b24e7179 2142 val = I915_READ(reg);
7ad25d48 2143 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
2144 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2145 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 2146 return;
7ad25d48 2147 }
00d70b15
CW
2148
2149 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 2150 POSTING_READ(reg);
b7792d8b
VS
2151
2152 /*
2153 * Until the pipe starts DSL will read as 0, which would cause
2154 * an apparent vblank timestamp jump, which messes up also the
2155 * frame count when it's derived from the timestamps. So let's
2156 * wait for the pipe to start properly before we call
2157 * drm_crtc_vblank_on()
2158 */
2159 if (dev->max_vblank_count == 0 &&
2160 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2161 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
b24e7179
JB
2162}
2163
2164/**
309cfea8 2165 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2166 * @crtc: crtc whose pipes is to be disabled
b24e7179 2167 *
575f7ab7
VS
2168 * Disable the pipe of @crtc, making sure that various hardware
2169 * specific requirements are met, if applicable, e.g. plane
2170 * disabled, panel fitter off, etc.
b24e7179
JB
2171 *
2172 * Will wait until the pipe has shut down before returning.
2173 */
575f7ab7 2174static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2175{
575f7ab7 2176 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
6e3c9717 2177 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 2178 enum pipe pipe = crtc->pipe;
f0f59a00 2179 i915_reg_t reg;
b24e7179
JB
2180 u32 val;
2181
9e2ee2dd
VS
2182 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2183
b24e7179
JB
2184 /*
2185 * Make sure planes won't keep trying to pump pixels to us,
2186 * or we might hang the display.
2187 */
2188 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2189 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2190 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2191
702e7a56 2192 reg = PIPECONF(cpu_transcoder);
b24e7179 2193 val = I915_READ(reg);
00d70b15
CW
2194 if ((val & PIPECONF_ENABLE) == 0)
2195 return;
2196
67adc644
VS
2197 /*
2198 * Double wide has implications for planes
2199 * so best keep it disabled when not needed.
2200 */
6e3c9717 2201 if (crtc->config->double_wide)
67adc644
VS
2202 val &= ~PIPECONF_DOUBLE_WIDE;
2203
2204 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2205 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2206 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2207 val &= ~PIPECONF_ENABLE;
2208
2209 I915_WRITE(reg, val);
2210 if ((val & PIPECONF_ENABLE) == 0)
2211 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2212}
2213
693db184
CW
2214static bool need_vtd_wa(struct drm_device *dev)
2215{
2216#ifdef CONFIG_INTEL_IOMMU
2217 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2218 return true;
2219#endif
2220 return false;
2221}
2222
832be82f
VS
2223static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2224{
2225 return IS_GEN2(dev_priv) ? 2048 : 4096;
2226}
2227
27ba3910
VS
2228static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2229 uint64_t fb_modifier, unsigned int cpp)
7b49f948
VS
2230{
2231 switch (fb_modifier) {
2232 case DRM_FORMAT_MOD_NONE:
2233 return cpp;
2234 case I915_FORMAT_MOD_X_TILED:
2235 if (IS_GEN2(dev_priv))
2236 return 128;
2237 else
2238 return 512;
2239 case I915_FORMAT_MOD_Y_TILED:
2240 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2241 return 128;
2242 else
2243 return 512;
2244 case I915_FORMAT_MOD_Yf_TILED:
2245 switch (cpp) {
2246 case 1:
2247 return 64;
2248 case 2:
2249 case 4:
2250 return 128;
2251 case 8:
2252 case 16:
2253 return 256;
2254 default:
2255 MISSING_CASE(cpp);
2256 return cpp;
2257 }
2258 break;
2259 default:
2260 MISSING_CASE(fb_modifier);
2261 return cpp;
2262 }
2263}
2264
832be82f
VS
2265unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2266 uint64_t fb_modifier, unsigned int cpp)
a57ce0b2 2267{
832be82f
VS
2268 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2269 return 1;
2270 else
2271 return intel_tile_size(dev_priv) /
27ba3910 2272 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
6761dd31
TU
2273}
2274
8d0deca8
VS
2275/* Return the tile dimensions in pixel units */
2276static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2277 unsigned int *tile_width,
2278 unsigned int *tile_height,
2279 uint64_t fb_modifier,
2280 unsigned int cpp)
2281{
2282 unsigned int tile_width_bytes =
2283 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2284
2285 *tile_width = tile_width_bytes / cpp;
2286 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2287}
2288
6761dd31
TU
2289unsigned int
2290intel_fb_align_height(struct drm_device *dev, unsigned int height,
832be82f 2291 uint32_t pixel_format, uint64_t fb_modifier)
6761dd31 2292{
832be82f
VS
2293 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2294 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2295
2296 return ALIGN(height, tile_height);
a57ce0b2
JB
2297}
2298
75c82a53 2299static void
3465c580
VS
2300intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2301 const struct drm_framebuffer *fb,
2302 unsigned int rotation)
f64b98cd 2303{
832be82f 2304 struct drm_i915_private *dev_priv = to_i915(fb->dev);
7723f47d 2305 struct intel_rotation_info *info = &view->params.rotated;
8d0deca8 2306 unsigned int tile_size, tile_width, tile_height, cpp;
50470bb0 2307
f64b98cd
TU
2308 *view = i915_ggtt_view_normal;
2309
3465c580 2310 if (!intel_rotation_90_or_270(rotation))
75c82a53 2311 return;
50470bb0 2312
9abc4648 2313 *view = i915_ggtt_view_rotated;
50470bb0
TU
2314
2315 info->height = fb->height;
2316 info->pixel_format = fb->pixel_format;
2317 info->pitch = fb->pitches[0];
89e3e142 2318 info->uv_offset = fb->offsets[1];
50470bb0
TU
2319 info->fb_modifier = fb->modifier[0];
2320
d9b3288e
VS
2321 tile_size = intel_tile_size(dev_priv);
2322
2323 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
8d0deca8
VS
2324 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2325 fb->modifier[0], cpp);
d9b3288e 2326
8d0deca8 2327 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_width * cpp);
84fe03f7 2328 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
d9b3288e 2329 info->size = info->width_pages * info->height_pages * tile_size;
84fe03f7 2330
89e3e142 2331 if (info->pixel_format == DRM_FORMAT_NV12) {
832be82f 2332 cpp = drm_format_plane_cpp(fb->pixel_format, 1);
8d0deca8
VS
2333 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2334 fb->modifier[1], cpp);
d9b3288e 2335
8d0deca8 2336 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[1], tile_width * cpp);
832be82f 2337 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2, tile_height);
d9b3288e 2338 info->size_uv = info->width_pages_uv * info->height_pages_uv * tile_size;
89e3e142 2339 }
f64b98cd
TU
2340}
2341
603525d7 2342static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
4e9a86b6
VS
2343{
2344 if (INTEL_INFO(dev_priv)->gen >= 9)
2345 return 256 * 1024;
985b8bb4 2346 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
666a4537 2347 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4e9a86b6
VS
2348 return 128 * 1024;
2349 else if (INTEL_INFO(dev_priv)->gen >= 4)
2350 return 4 * 1024;
2351 else
44c5905e 2352 return 0;
4e9a86b6
VS
2353}
2354
603525d7
VS
2355static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2356 uint64_t fb_modifier)
2357{
2358 switch (fb_modifier) {
2359 case DRM_FORMAT_MOD_NONE:
2360 return intel_linear_alignment(dev_priv);
2361 case I915_FORMAT_MOD_X_TILED:
2362 if (INTEL_INFO(dev_priv)->gen >= 9)
2363 return 256 * 1024;
2364 return 0;
2365 case I915_FORMAT_MOD_Y_TILED:
2366 case I915_FORMAT_MOD_Yf_TILED:
2367 return 1 * 1024 * 1024;
2368 default:
2369 MISSING_CASE(fb_modifier);
2370 return 0;
2371 }
2372}
2373
127bd2ac 2374int
3465c580
VS
2375intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
2376 unsigned int rotation)
6b95a207 2377{
850c4cdc 2378 struct drm_device *dev = fb->dev;
ce453d81 2379 struct drm_i915_private *dev_priv = dev->dev_private;
850c4cdc 2380 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2381 struct i915_ggtt_view view;
6b95a207
KH
2382 u32 alignment;
2383 int ret;
2384
ebcdd39e
MR
2385 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2386
603525d7 2387 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
6b95a207 2388
3465c580 2389 intel_fill_fb_ggtt_view(&view, fb, rotation);
f64b98cd 2390
693db184
CW
2391 /* Note that the w/a also requires 64 PTE of padding following the
2392 * bo. We currently fill all unused PTE with the shadow page and so
2393 * we should always have valid PTE following the scanout preventing
2394 * the VT-d warning.
2395 */
2396 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2397 alignment = 256 * 1024;
2398
d6dd6843
PZ
2399 /*
2400 * Global gtt pte registers are special registers which actually forward
2401 * writes to a chunk of system memory. Which means that there is no risk
2402 * that the register values disappear as soon as we call
2403 * intel_runtime_pm_put(), so it is correct to wrap only the
2404 * pin/unpin/fence and not more.
2405 */
2406 intel_runtime_pm_get(dev_priv);
2407
7580d774
ML
2408 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2409 &view);
48b956c5 2410 if (ret)
b26a6b35 2411 goto err_pm;
6b95a207
KH
2412
2413 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2414 * fence, whereas 965+ only requires a fence if using
2415 * framebuffer compression. For simplicity, we always install
2416 * a fence as the cost is not that onerous.
2417 */
9807216f
VK
2418 if (view.type == I915_GGTT_VIEW_NORMAL) {
2419 ret = i915_gem_object_get_fence(obj);
2420 if (ret == -EDEADLK) {
2421 /*
2422 * -EDEADLK means there are no free fences
2423 * no pending flips.
2424 *
2425 * This is propagated to atomic, but it uses
2426 * -EDEADLK to force a locking recovery, so
2427 * change the returned error to -EBUSY.
2428 */
2429 ret = -EBUSY;
2430 goto err_unpin;
2431 } else if (ret)
2432 goto err_unpin;
1690e1eb 2433
9807216f
VK
2434 i915_gem_object_pin_fence(obj);
2435 }
6b95a207 2436
d6dd6843 2437 intel_runtime_pm_put(dev_priv);
6b95a207 2438 return 0;
48b956c5
CW
2439
2440err_unpin:
f64b98cd 2441 i915_gem_object_unpin_from_display_plane(obj, &view);
b26a6b35 2442err_pm:
d6dd6843 2443 intel_runtime_pm_put(dev_priv);
48b956c5 2444 return ret;
6b95a207
KH
2445}
2446
3465c580 2447static void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
1690e1eb 2448{
82bc3b2d 2449 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2450 struct i915_ggtt_view view;
82bc3b2d 2451
ebcdd39e
MR
2452 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2453
3465c580 2454 intel_fill_fb_ggtt_view(&view, fb, rotation);
f64b98cd 2455
9807216f
VK
2456 if (view.type == I915_GGTT_VIEW_NORMAL)
2457 i915_gem_object_unpin_fence(obj);
2458
f64b98cd 2459 i915_gem_object_unpin_from_display_plane(obj, &view);
1690e1eb
CW
2460}
2461
29cf9491
VS
2462/*
2463 * Adjust the tile offset by moving the difference into
2464 * the x/y offsets.
2465 *
2466 * Input tile dimensions and pitch must already be
2467 * rotated to match x and y, and in pixel units.
2468 */
2469static u32 intel_adjust_tile_offset(int *x, int *y,
2470 unsigned int tile_width,
2471 unsigned int tile_height,
2472 unsigned int tile_size,
2473 unsigned int pitch_tiles,
2474 u32 old_offset,
2475 u32 new_offset)
2476{
2477 unsigned int tiles;
2478
2479 WARN_ON(old_offset & (tile_size - 1));
2480 WARN_ON(new_offset & (tile_size - 1));
2481 WARN_ON(new_offset > old_offset);
2482
2483 tiles = (old_offset - new_offset) / tile_size;
2484
2485 *y += tiles / pitch_tiles * tile_height;
2486 *x += tiles % pitch_tiles * tile_width;
2487
2488 return new_offset;
2489}
2490
8d0deca8
VS
2491/*
2492 * Computes the linear offset to the base tile and adjusts
2493 * x, y. bytes per pixel is assumed to be a power-of-two.
2494 *
2495 * In the 90/270 rotated case, x and y are assumed
2496 * to be already rotated to match the rotated GTT view, and
2497 * pitch is the tile_height aligned framebuffer height.
2498 */
4f2d9934
VS
2499u32 intel_compute_tile_offset(int *x, int *y,
2500 const struct drm_framebuffer *fb, int plane,
8d0deca8
VS
2501 unsigned int pitch,
2502 unsigned int rotation)
c2c75131 2503{
4f2d9934
VS
2504 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
2505 uint64_t fb_modifier = fb->modifier[plane];
2506 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
29cf9491
VS
2507 u32 offset, offset_aligned, alignment;
2508
2509 alignment = intel_surf_alignment(dev_priv, fb_modifier);
2510 if (alignment)
2511 alignment--;
2512
b5c65338 2513 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
8d0deca8
VS
2514 unsigned int tile_size, tile_width, tile_height;
2515 unsigned int tile_rows, tiles, pitch_tiles;
c2c75131 2516
d843310d 2517 tile_size = intel_tile_size(dev_priv);
8d0deca8
VS
2518 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2519 fb_modifier, cpp);
2520
2521 if (intel_rotation_90_or_270(rotation)) {
2522 pitch_tiles = pitch / tile_height;
2523 swap(tile_width, tile_height);
2524 } else {
2525 pitch_tiles = pitch / (tile_width * cpp);
2526 }
d843310d
VS
2527
2528 tile_rows = *y / tile_height;
2529 *y %= tile_height;
c2c75131 2530
8d0deca8
VS
2531 tiles = *x / tile_width;
2532 *x %= tile_width;
bc752862 2533
29cf9491
VS
2534 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2535 offset_aligned = offset & ~alignment;
bc752862 2536
29cf9491
VS
2537 intel_adjust_tile_offset(x, y, tile_width, tile_height,
2538 tile_size, pitch_tiles,
2539 offset, offset_aligned);
2540 } else {
bc752862 2541 offset = *y * pitch + *x * cpp;
29cf9491
VS
2542 offset_aligned = offset & ~alignment;
2543
4e9a86b6
VS
2544 *y = (offset & alignment) / pitch;
2545 *x = ((offset & alignment) - *y * pitch) / cpp;
bc752862 2546 }
29cf9491
VS
2547
2548 return offset_aligned;
c2c75131
DV
2549}
2550
b35d63fa 2551static int i9xx_format_to_fourcc(int format)
46f297fb
JB
2552{
2553 switch (format) {
2554 case DISPPLANE_8BPP:
2555 return DRM_FORMAT_C8;
2556 case DISPPLANE_BGRX555:
2557 return DRM_FORMAT_XRGB1555;
2558 case DISPPLANE_BGRX565:
2559 return DRM_FORMAT_RGB565;
2560 default:
2561 case DISPPLANE_BGRX888:
2562 return DRM_FORMAT_XRGB8888;
2563 case DISPPLANE_RGBX888:
2564 return DRM_FORMAT_XBGR8888;
2565 case DISPPLANE_BGRX101010:
2566 return DRM_FORMAT_XRGB2101010;
2567 case DISPPLANE_RGBX101010:
2568 return DRM_FORMAT_XBGR2101010;
2569 }
2570}
2571
bc8d7dff
DL
2572static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2573{
2574 switch (format) {
2575 case PLANE_CTL_FORMAT_RGB_565:
2576 return DRM_FORMAT_RGB565;
2577 default:
2578 case PLANE_CTL_FORMAT_XRGB_8888:
2579 if (rgb_order) {
2580 if (alpha)
2581 return DRM_FORMAT_ABGR8888;
2582 else
2583 return DRM_FORMAT_XBGR8888;
2584 } else {
2585 if (alpha)
2586 return DRM_FORMAT_ARGB8888;
2587 else
2588 return DRM_FORMAT_XRGB8888;
2589 }
2590 case PLANE_CTL_FORMAT_XRGB_2101010:
2591 if (rgb_order)
2592 return DRM_FORMAT_XBGR2101010;
2593 else
2594 return DRM_FORMAT_XRGB2101010;
2595 }
2596}
2597
5724dbd1 2598static bool
f6936e29
DV
2599intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2600 struct intel_initial_plane_config *plane_config)
46f297fb
JB
2601{
2602 struct drm_device *dev = crtc->base.dev;
3badb49f 2603 struct drm_i915_private *dev_priv = to_i915(dev);
46f297fb
JB
2604 struct drm_i915_gem_object *obj = NULL;
2605 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2d14030b 2606 struct drm_framebuffer *fb = &plane_config->fb->base;
f37b5c2b
DV
2607 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2608 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2609 PAGE_SIZE);
2610
2611 size_aligned -= base_aligned;
46f297fb 2612
ff2652ea
CW
2613 if (plane_config->size == 0)
2614 return false;
2615
3badb49f
PZ
2616 /* If the FB is too big, just don't use it since fbdev is not very
2617 * important and we should probably use that space with FBC or other
2618 * features. */
2619 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2620 return false;
2621
12c83d99
TU
2622 mutex_lock(&dev->struct_mutex);
2623
f37b5c2b
DV
2624 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2625 base_aligned,
2626 base_aligned,
2627 size_aligned);
12c83d99
TU
2628 if (!obj) {
2629 mutex_unlock(&dev->struct_mutex);
484b41dd 2630 return false;
12c83d99 2631 }
46f297fb 2632
49af449b
DL
2633 obj->tiling_mode = plane_config->tiling;
2634 if (obj->tiling_mode == I915_TILING_X)
6bf129df 2635 obj->stride = fb->pitches[0];
46f297fb 2636
6bf129df
DL
2637 mode_cmd.pixel_format = fb->pixel_format;
2638 mode_cmd.width = fb->width;
2639 mode_cmd.height = fb->height;
2640 mode_cmd.pitches[0] = fb->pitches[0];
18c5247e
DV
2641 mode_cmd.modifier[0] = fb->modifier[0];
2642 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
46f297fb 2643
6bf129df 2644 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
484b41dd 2645 &mode_cmd, obj)) {
46f297fb
JB
2646 DRM_DEBUG_KMS("intel fb init failed\n");
2647 goto out_unref_obj;
2648 }
12c83d99 2649
46f297fb 2650 mutex_unlock(&dev->struct_mutex);
484b41dd 2651
f6936e29 2652 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
484b41dd 2653 return true;
46f297fb
JB
2654
2655out_unref_obj:
2656 drm_gem_object_unreference(&obj->base);
2657 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2658 return false;
2659}
2660
afd65eb4
MR
2661/* Update plane->state->fb to match plane->fb after driver-internal updates */
2662static void
2663update_state_fb(struct drm_plane *plane)
2664{
2665 if (plane->fb == plane->state->fb)
2666 return;
2667
2668 if (plane->state->fb)
2669 drm_framebuffer_unreference(plane->state->fb);
2670 plane->state->fb = plane->fb;
2671 if (plane->state->fb)
2672 drm_framebuffer_reference(plane->state->fb);
2673}
2674
5724dbd1 2675static void
f6936e29
DV
2676intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2677 struct intel_initial_plane_config *plane_config)
484b41dd
JB
2678{
2679 struct drm_device *dev = intel_crtc->base.dev;
d9ceb816 2680 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd
JB
2681 struct drm_crtc *c;
2682 struct intel_crtc *i;
2ff8fde1 2683 struct drm_i915_gem_object *obj;
88595ac9 2684 struct drm_plane *primary = intel_crtc->base.primary;
be5651f2 2685 struct drm_plane_state *plane_state = primary->state;
200757f5
MR
2686 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2687 struct intel_plane *intel_plane = to_intel_plane(primary);
0a8d8a86
MR
2688 struct intel_plane_state *intel_state =
2689 to_intel_plane_state(plane_state);
88595ac9 2690 struct drm_framebuffer *fb;
484b41dd 2691
2d14030b 2692 if (!plane_config->fb)
484b41dd
JB
2693 return;
2694
f6936e29 2695 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
88595ac9
DV
2696 fb = &plane_config->fb->base;
2697 goto valid_fb;
f55548b5 2698 }
484b41dd 2699
2d14030b 2700 kfree(plane_config->fb);
484b41dd
JB
2701
2702 /*
2703 * Failed to alloc the obj, check to see if we should share
2704 * an fb with another CRTC instead
2705 */
70e1e0ec 2706 for_each_crtc(dev, c) {
484b41dd
JB
2707 i = to_intel_crtc(c);
2708
2709 if (c == &intel_crtc->base)
2710 continue;
2711
2ff8fde1
MR
2712 if (!i->active)
2713 continue;
2714
88595ac9
DV
2715 fb = c->primary->fb;
2716 if (!fb)
484b41dd
JB
2717 continue;
2718
88595ac9 2719 obj = intel_fb_obj(fb);
2ff8fde1 2720 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
88595ac9
DV
2721 drm_framebuffer_reference(fb);
2722 goto valid_fb;
484b41dd
JB
2723 }
2724 }
88595ac9 2725
200757f5
MR
2726 /*
2727 * We've failed to reconstruct the BIOS FB. Current display state
2728 * indicates that the primary plane is visible, but has a NULL FB,
2729 * which will lead to problems later if we don't fix it up. The
2730 * simplest solution is to just disable the primary plane now and
2731 * pretend the BIOS never had it enabled.
2732 */
2733 to_intel_plane_state(plane_state)->visible = false;
2734 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
2735 intel_pre_disable_primary(&intel_crtc->base);
2736 intel_plane->disable_plane(primary, &intel_crtc->base);
2737
88595ac9
DV
2738 return;
2739
2740valid_fb:
f44e2659
VS
2741 plane_state->src_x = 0;
2742 plane_state->src_y = 0;
be5651f2
ML
2743 plane_state->src_w = fb->width << 16;
2744 plane_state->src_h = fb->height << 16;
2745
f44e2659
VS
2746 plane_state->crtc_x = 0;
2747 plane_state->crtc_y = 0;
be5651f2
ML
2748 plane_state->crtc_w = fb->width;
2749 plane_state->crtc_h = fb->height;
2750
0a8d8a86
MR
2751 intel_state->src.x1 = plane_state->src_x;
2752 intel_state->src.y1 = plane_state->src_y;
2753 intel_state->src.x2 = plane_state->src_x + plane_state->src_w;
2754 intel_state->src.y2 = plane_state->src_y + plane_state->src_h;
2755 intel_state->dst.x1 = plane_state->crtc_x;
2756 intel_state->dst.y1 = plane_state->crtc_y;
2757 intel_state->dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2758 intel_state->dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
2759
88595ac9
DV
2760 obj = intel_fb_obj(fb);
2761 if (obj->tiling_mode != I915_TILING_NONE)
2762 dev_priv->preserve_bios_swizzle = true;
2763
be5651f2
ML
2764 drm_framebuffer_reference(fb);
2765 primary->fb = primary->state->fb = fb;
36750f28 2766 primary->crtc = primary->state->crtc = &intel_crtc->base;
36750f28 2767 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
a9ff8714 2768 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
46f297fb
JB
2769}
2770
a8d201af
ML
2771static void i9xx_update_primary_plane(struct drm_plane *primary,
2772 const struct intel_crtc_state *crtc_state,
2773 const struct intel_plane_state *plane_state)
81255565 2774{
a8d201af 2775 struct drm_device *dev = primary->dev;
81255565 2776 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af
ML
2777 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2778 struct drm_framebuffer *fb = plane_state->base.fb;
2779 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
81255565 2780 int plane = intel_crtc->plane;
54ea9da8 2781 u32 linear_offset;
81255565 2782 u32 dspcntr;
f0f59a00 2783 i915_reg_t reg = DSPCNTR(plane);
8d0deca8 2784 unsigned int rotation = plane_state->base.rotation;
ac484963 2785 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
54ea9da8
VS
2786 int x = plane_state->src.x1 >> 16;
2787 int y = plane_state->src.y1 >> 16;
c9ba6fad 2788
f45651ba
VS
2789 dspcntr = DISPPLANE_GAMMA_ENABLE;
2790
fdd508a6 2791 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2792
2793 if (INTEL_INFO(dev)->gen < 4) {
2794 if (intel_crtc->pipe == PIPE_B)
2795 dspcntr |= DISPPLANE_SEL_PIPE_B;
2796
2797 /* pipesrc and dspsize control the size that is scaled from,
2798 * which should always be the user's requested size.
2799 */
2800 I915_WRITE(DSPSIZE(plane),
a8d201af
ML
2801 ((crtc_state->pipe_src_h - 1) << 16) |
2802 (crtc_state->pipe_src_w - 1));
f45651ba 2803 I915_WRITE(DSPPOS(plane), 0);
c14b0485
VS
2804 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2805 I915_WRITE(PRIMSIZE(plane),
a8d201af
ML
2806 ((crtc_state->pipe_src_h - 1) << 16) |
2807 (crtc_state->pipe_src_w - 1));
c14b0485
VS
2808 I915_WRITE(PRIMPOS(plane), 0);
2809 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 2810 }
81255565 2811
57779d06
VS
2812 switch (fb->pixel_format) {
2813 case DRM_FORMAT_C8:
81255565
JB
2814 dspcntr |= DISPPLANE_8BPP;
2815 break;
57779d06 2816 case DRM_FORMAT_XRGB1555:
57779d06 2817 dspcntr |= DISPPLANE_BGRX555;
81255565 2818 break;
57779d06
VS
2819 case DRM_FORMAT_RGB565:
2820 dspcntr |= DISPPLANE_BGRX565;
2821 break;
2822 case DRM_FORMAT_XRGB8888:
57779d06
VS
2823 dspcntr |= DISPPLANE_BGRX888;
2824 break;
2825 case DRM_FORMAT_XBGR8888:
57779d06
VS
2826 dspcntr |= DISPPLANE_RGBX888;
2827 break;
2828 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2829 dspcntr |= DISPPLANE_BGRX101010;
2830 break;
2831 case DRM_FORMAT_XBGR2101010:
57779d06 2832 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2833 break;
2834 default:
baba133a 2835 BUG();
81255565 2836 }
57779d06 2837
f45651ba
VS
2838 if (INTEL_INFO(dev)->gen >= 4 &&
2839 obj->tiling_mode != I915_TILING_NONE)
2840 dspcntr |= DISPPLANE_TILED;
81255565 2841
de1aa629
VS
2842 if (IS_G4X(dev))
2843 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2844
ac484963 2845 linear_offset = y * fb->pitches[0] + x * cpp;
81255565 2846
c2c75131
DV
2847 if (INTEL_INFO(dev)->gen >= 4) {
2848 intel_crtc->dspaddr_offset =
4f2d9934 2849 intel_compute_tile_offset(&x, &y, fb, 0,
8d0deca8 2850 fb->pitches[0], rotation);
c2c75131
DV
2851 linear_offset -= intel_crtc->dspaddr_offset;
2852 } else {
e506a0c6 2853 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2854 }
e506a0c6 2855
8d0deca8 2856 if (rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2857 dspcntr |= DISPPLANE_ROTATE_180;
2858
a8d201af
ML
2859 x += (crtc_state->pipe_src_w - 1);
2860 y += (crtc_state->pipe_src_h - 1);
48404c1e
SJ
2861
2862 /* Finding the last pixel of the last line of the display
2863 data and adding to linear_offset*/
2864 linear_offset +=
a8d201af 2865 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
ac484963 2866 (crtc_state->pipe_src_w - 1) * cpp;
48404c1e
SJ
2867 }
2868
2db3366b
PZ
2869 intel_crtc->adjusted_x = x;
2870 intel_crtc->adjusted_y = y;
2871
48404c1e
SJ
2872 I915_WRITE(reg, dspcntr);
2873
01f2c773 2874 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2875 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2876 I915_WRITE(DSPSURF(plane),
2877 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2878 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2879 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2880 } else
f343c5f6 2881 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2882 POSTING_READ(reg);
17638cd6
JB
2883}
2884
a8d201af
ML
2885static void i9xx_disable_primary_plane(struct drm_plane *primary,
2886 struct drm_crtc *crtc)
17638cd6
JB
2887{
2888 struct drm_device *dev = crtc->dev;
2889 struct drm_i915_private *dev_priv = dev->dev_private;
2890 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
17638cd6 2891 int plane = intel_crtc->plane;
f45651ba 2892
a8d201af
ML
2893 I915_WRITE(DSPCNTR(plane), 0);
2894 if (INTEL_INFO(dev_priv)->gen >= 4)
fdd508a6 2895 I915_WRITE(DSPSURF(plane), 0);
a8d201af
ML
2896 else
2897 I915_WRITE(DSPADDR(plane), 0);
2898 POSTING_READ(DSPCNTR(plane));
2899}
c9ba6fad 2900
a8d201af
ML
2901static void ironlake_update_primary_plane(struct drm_plane *primary,
2902 const struct intel_crtc_state *crtc_state,
2903 const struct intel_plane_state *plane_state)
2904{
2905 struct drm_device *dev = primary->dev;
2906 struct drm_i915_private *dev_priv = dev->dev_private;
2907 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2908 struct drm_framebuffer *fb = plane_state->base.fb;
2909 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
2910 int plane = intel_crtc->plane;
54ea9da8 2911 u32 linear_offset;
a8d201af
ML
2912 u32 dspcntr;
2913 i915_reg_t reg = DSPCNTR(plane);
8d0deca8 2914 unsigned int rotation = plane_state->base.rotation;
ac484963 2915 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
a8d201af
ML
2916 int x = plane_state->src.x1 >> 16;
2917 int y = plane_state->src.y1 >> 16;
c9ba6fad 2918
f45651ba 2919 dspcntr = DISPPLANE_GAMMA_ENABLE;
fdd508a6 2920 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2921
2922 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2923 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 2924
57779d06
VS
2925 switch (fb->pixel_format) {
2926 case DRM_FORMAT_C8:
17638cd6
JB
2927 dspcntr |= DISPPLANE_8BPP;
2928 break;
57779d06
VS
2929 case DRM_FORMAT_RGB565:
2930 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2931 break;
57779d06 2932 case DRM_FORMAT_XRGB8888:
57779d06
VS
2933 dspcntr |= DISPPLANE_BGRX888;
2934 break;
2935 case DRM_FORMAT_XBGR8888:
57779d06
VS
2936 dspcntr |= DISPPLANE_RGBX888;
2937 break;
2938 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2939 dspcntr |= DISPPLANE_BGRX101010;
2940 break;
2941 case DRM_FORMAT_XBGR2101010:
57779d06 2942 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2943 break;
2944 default:
baba133a 2945 BUG();
17638cd6
JB
2946 }
2947
2948 if (obj->tiling_mode != I915_TILING_NONE)
2949 dspcntr |= DISPPLANE_TILED;
17638cd6 2950
f45651ba 2951 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1f5d76db 2952 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 2953
ac484963 2954 linear_offset = y * fb->pitches[0] + x * cpp;
c2c75131 2955 intel_crtc->dspaddr_offset =
4f2d9934 2956 intel_compute_tile_offset(&x, &y, fb, 0,
8d0deca8 2957 fb->pitches[0], rotation);
c2c75131 2958 linear_offset -= intel_crtc->dspaddr_offset;
8d0deca8 2959 if (rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2960 dspcntr |= DISPPLANE_ROTATE_180;
2961
2962 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
a8d201af
ML
2963 x += (crtc_state->pipe_src_w - 1);
2964 y += (crtc_state->pipe_src_h - 1);
48404c1e
SJ
2965
2966 /* Finding the last pixel of the last line of the display
2967 data and adding to linear_offset*/
2968 linear_offset +=
a8d201af 2969 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
ac484963 2970 (crtc_state->pipe_src_w - 1) * cpp;
48404c1e
SJ
2971 }
2972 }
2973
2db3366b
PZ
2974 intel_crtc->adjusted_x = x;
2975 intel_crtc->adjusted_y = y;
2976
48404c1e 2977 I915_WRITE(reg, dspcntr);
17638cd6 2978
01f2c773 2979 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2980 I915_WRITE(DSPSURF(plane),
2981 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2982 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2983 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2984 } else {
2985 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2986 I915_WRITE(DSPLINOFF(plane), linear_offset);
2987 }
17638cd6 2988 POSTING_READ(reg);
17638cd6
JB
2989}
2990
7b49f948
VS
2991u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
2992 uint64_t fb_modifier, uint32_t pixel_format)
b321803d 2993{
7b49f948 2994 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
b321803d 2995 return 64;
7b49f948
VS
2996 } else {
2997 int cpp = drm_format_plane_cpp(pixel_format, 0);
2998
27ba3910 2999 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
b321803d
DL
3000 }
3001}
3002
44eb0cb9
MK
3003u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
3004 struct drm_i915_gem_object *obj,
3005 unsigned int plane)
121920fa 3006{
ce7f1728 3007 struct i915_ggtt_view view;
dedf278c 3008 struct i915_vma *vma;
44eb0cb9 3009 u64 offset;
121920fa 3010
e7941294 3011 intel_fill_fb_ggtt_view(&view, intel_plane->base.state->fb,
3465c580 3012 intel_plane->base.state->rotation);
121920fa 3013
ce7f1728 3014 vma = i915_gem_obj_to_ggtt_view(obj, &view);
dedf278c 3015 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
ce7f1728 3016 view.type))
dedf278c
TU
3017 return -1;
3018
44eb0cb9 3019 offset = vma->node.start;
dedf278c
TU
3020
3021 if (plane == 1) {
7723f47d 3022 offset += vma->ggtt_view.params.rotated.uv_start_page *
dedf278c
TU
3023 PAGE_SIZE;
3024 }
3025
44eb0cb9
MK
3026 WARN_ON(upper_32_bits(offset));
3027
3028 return lower_32_bits(offset);
121920fa
TU
3029}
3030
e435d6e5
ML
3031static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3032{
3033 struct drm_device *dev = intel_crtc->base.dev;
3034 struct drm_i915_private *dev_priv = dev->dev_private;
3035
3036 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3037 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3038 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
e435d6e5
ML
3039}
3040
a1b2278e
CK
3041/*
3042 * This function detaches (aka. unbinds) unused scalers in hardware
3043 */
0583236e 3044static void skl_detach_scalers(struct intel_crtc *intel_crtc)
a1b2278e 3045{
a1b2278e
CK
3046 struct intel_crtc_scaler_state *scaler_state;
3047 int i;
3048
a1b2278e
CK
3049 scaler_state = &intel_crtc->config->scaler_state;
3050
3051 /* loop through and disable scalers that aren't in use */
3052 for (i = 0; i < intel_crtc->num_scalers; i++) {
e435d6e5
ML
3053 if (!scaler_state->scalers[i].in_use)
3054 skl_detach_scaler(intel_crtc, i);
a1b2278e
CK
3055 }
3056}
3057
6156a456 3058u32 skl_plane_ctl_format(uint32_t pixel_format)
70d21f0e 3059{
6156a456 3060 switch (pixel_format) {
d161cf7a 3061 case DRM_FORMAT_C8:
c34ce3d1 3062 return PLANE_CTL_FORMAT_INDEXED;
70d21f0e 3063 case DRM_FORMAT_RGB565:
c34ce3d1 3064 return PLANE_CTL_FORMAT_RGB_565;
70d21f0e 3065 case DRM_FORMAT_XBGR8888:
c34ce3d1 3066 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
6156a456 3067 case DRM_FORMAT_XRGB8888:
c34ce3d1 3068 return PLANE_CTL_FORMAT_XRGB_8888;
6156a456
CK
3069 /*
3070 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3071 * to be already pre-multiplied. We need to add a knob (or a different
3072 * DRM_FORMAT) for user-space to configure that.
3073 */
f75fb42a 3074 case DRM_FORMAT_ABGR8888:
c34ce3d1 3075 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
6156a456 3076 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
6156a456 3077 case DRM_FORMAT_ARGB8888:
c34ce3d1 3078 return PLANE_CTL_FORMAT_XRGB_8888 |
6156a456 3079 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
70d21f0e 3080 case DRM_FORMAT_XRGB2101010:
c34ce3d1 3081 return PLANE_CTL_FORMAT_XRGB_2101010;
70d21f0e 3082 case DRM_FORMAT_XBGR2101010:
c34ce3d1 3083 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
6156a456 3084 case DRM_FORMAT_YUYV:
c34ce3d1 3085 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
6156a456 3086 case DRM_FORMAT_YVYU:
c34ce3d1 3087 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
6156a456 3088 case DRM_FORMAT_UYVY:
c34ce3d1 3089 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
6156a456 3090 case DRM_FORMAT_VYUY:
c34ce3d1 3091 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
70d21f0e 3092 default:
4249eeef 3093 MISSING_CASE(pixel_format);
70d21f0e 3094 }
8cfcba41 3095
c34ce3d1 3096 return 0;
6156a456 3097}
70d21f0e 3098
6156a456
CK
3099u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3100{
6156a456 3101 switch (fb_modifier) {
30af77c4 3102 case DRM_FORMAT_MOD_NONE:
70d21f0e 3103 break;
30af77c4 3104 case I915_FORMAT_MOD_X_TILED:
c34ce3d1 3105 return PLANE_CTL_TILED_X;
b321803d 3106 case I915_FORMAT_MOD_Y_TILED:
c34ce3d1 3107 return PLANE_CTL_TILED_Y;
b321803d 3108 case I915_FORMAT_MOD_Yf_TILED:
c34ce3d1 3109 return PLANE_CTL_TILED_YF;
70d21f0e 3110 default:
6156a456 3111 MISSING_CASE(fb_modifier);
70d21f0e 3112 }
8cfcba41 3113
c34ce3d1 3114 return 0;
6156a456 3115}
70d21f0e 3116
6156a456
CK
3117u32 skl_plane_ctl_rotation(unsigned int rotation)
3118{
3b7a5119 3119 switch (rotation) {
6156a456
CK
3120 case BIT(DRM_ROTATE_0):
3121 break;
1e8df167
SJ
3122 /*
3123 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3124 * while i915 HW rotation is clockwise, thats why this swapping.
3125 */
3b7a5119 3126 case BIT(DRM_ROTATE_90):
1e8df167 3127 return PLANE_CTL_ROTATE_270;
3b7a5119 3128 case BIT(DRM_ROTATE_180):
c34ce3d1 3129 return PLANE_CTL_ROTATE_180;
3b7a5119 3130 case BIT(DRM_ROTATE_270):
1e8df167 3131 return PLANE_CTL_ROTATE_90;
6156a456
CK
3132 default:
3133 MISSING_CASE(rotation);
3134 }
3135
c34ce3d1 3136 return 0;
6156a456
CK
3137}
3138
a8d201af
ML
3139static void skylake_update_primary_plane(struct drm_plane *plane,
3140 const struct intel_crtc_state *crtc_state,
3141 const struct intel_plane_state *plane_state)
6156a456 3142{
a8d201af 3143 struct drm_device *dev = plane->dev;
6156a456 3144 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af
ML
3145 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3146 struct drm_framebuffer *fb = plane_state->base.fb;
3147 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6156a456
CK
3148 int pipe = intel_crtc->pipe;
3149 u32 plane_ctl, stride_div, stride;
3150 u32 tile_height, plane_offset, plane_size;
a8d201af 3151 unsigned int rotation = plane_state->base.rotation;
6156a456 3152 int x_offset, y_offset;
44eb0cb9 3153 u32 surf_addr;
a8d201af
ML
3154 int scaler_id = plane_state->scaler_id;
3155 int src_x = plane_state->src.x1 >> 16;
3156 int src_y = plane_state->src.y1 >> 16;
3157 int src_w = drm_rect_width(&plane_state->src) >> 16;
3158 int src_h = drm_rect_height(&plane_state->src) >> 16;
3159 int dst_x = plane_state->dst.x1;
3160 int dst_y = plane_state->dst.y1;
3161 int dst_w = drm_rect_width(&plane_state->dst);
3162 int dst_h = drm_rect_height(&plane_state->dst);
70d21f0e 3163
6156a456
CK
3164 plane_ctl = PLANE_CTL_ENABLE |
3165 PLANE_CTL_PIPE_GAMMA_ENABLE |
3166 PLANE_CTL_PIPE_CSC_ENABLE;
3167
3168 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3169 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
3170 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
6156a456
CK
3171 plane_ctl |= skl_plane_ctl_rotation(rotation);
3172
7b49f948 3173 stride_div = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
b321803d 3174 fb->pixel_format);
dedf278c 3175 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
3b7a5119 3176
a42e5a23
PZ
3177 WARN_ON(drm_rect_width(&plane_state->src) == 0);
3178
3b7a5119 3179 if (intel_rotation_90_or_270(rotation)) {
832be82f
VS
3180 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
3181
3b7a5119 3182 /* stride = Surface height in tiles */
832be82f 3183 tile_height = intel_tile_height(dev_priv, fb->modifier[0], cpp);
3b7a5119 3184 stride = DIV_ROUND_UP(fb->height, tile_height);
a8d201af
ML
3185 x_offset = stride * tile_height - src_y - src_h;
3186 y_offset = src_x;
6156a456 3187 plane_size = (src_w - 1) << 16 | (src_h - 1);
3b7a5119
SJ
3188 } else {
3189 stride = fb->pitches[0] / stride_div;
a8d201af
ML
3190 x_offset = src_x;
3191 y_offset = src_y;
6156a456 3192 plane_size = (src_h - 1) << 16 | (src_w - 1);
3b7a5119
SJ
3193 }
3194 plane_offset = y_offset << 16 | x_offset;
b321803d 3195
2db3366b
PZ
3196 intel_crtc->adjusted_x = x_offset;
3197 intel_crtc->adjusted_y = y_offset;
3198
70d21f0e 3199 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
3b7a5119
SJ
3200 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3201 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3202 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
6156a456
CK
3203
3204 if (scaler_id >= 0) {
3205 uint32_t ps_ctrl = 0;
3206
3207 WARN_ON(!dst_w || !dst_h);
3208 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3209 crtc_state->scaler_state.scalers[scaler_id].mode;
3210 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3211 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3212 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3213 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3214 I915_WRITE(PLANE_POS(pipe, 0), 0);
3215 } else {
3216 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3217 }
3218
121920fa 3219 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
70d21f0e
DL
3220
3221 POSTING_READ(PLANE_SURF(pipe, 0));
3222}
3223
a8d201af
ML
3224static void skylake_disable_primary_plane(struct drm_plane *primary,
3225 struct drm_crtc *crtc)
17638cd6
JB
3226{
3227 struct drm_device *dev = crtc->dev;
3228 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af 3229 int pipe = to_intel_crtc(crtc)->pipe;
17638cd6 3230
a8d201af
ML
3231 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3232 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3233 POSTING_READ(PLANE_SURF(pipe, 0));
3234}
29b9bde6 3235
a8d201af
ML
3236/* Assume fb object is pinned & idle & fenced and just update base pointers */
3237static int
3238intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3239 int x, int y, enum mode_set_atomic state)
3240{
3241 /* Support for kgdboc is disabled, this needs a major rework. */
3242 DRM_ERROR("legacy panic handler not supported any more.\n");
3243
3244 return -ENODEV;
81255565
JB
3245}
3246
7514747d 3247static void intel_complete_page_flips(struct drm_device *dev)
96a02917 3248{
96a02917
VS
3249 struct drm_crtc *crtc;
3250
70e1e0ec 3251 for_each_crtc(dev, crtc) {
96a02917
VS
3252 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3253 enum plane plane = intel_crtc->plane;
3254
3255 intel_prepare_page_flip(dev, plane);
3256 intel_finish_page_flip_plane(dev, plane);
3257 }
7514747d
VS
3258}
3259
3260static void intel_update_primary_planes(struct drm_device *dev)
3261{
7514747d 3262 struct drm_crtc *crtc;
96a02917 3263
70e1e0ec 3264 for_each_crtc(dev, crtc) {
11c22da6
ML
3265 struct intel_plane *plane = to_intel_plane(crtc->primary);
3266 struct intel_plane_state *plane_state;
96a02917 3267
11c22da6 3268 drm_modeset_lock_crtc(crtc, &plane->base);
11c22da6
ML
3269 plane_state = to_intel_plane_state(plane->base.state);
3270
a8d201af
ML
3271 if (plane_state->visible)
3272 plane->update_plane(&plane->base,
3273 to_intel_crtc_state(crtc->state),
3274 plane_state);
11c22da6
ML
3275
3276 drm_modeset_unlock_crtc(crtc);
96a02917
VS
3277 }
3278}
3279
7514747d
VS
3280void intel_prepare_reset(struct drm_device *dev)
3281{
3282 /* no reset support for gen2 */
3283 if (IS_GEN2(dev))
3284 return;
3285
3286 /* reset doesn't touch the display */
3287 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3288 return;
3289
3290 drm_modeset_lock_all(dev);
f98ce92f
VS
3291 /*
3292 * Disabling the crtcs gracefully seems nicer. Also the
3293 * g33 docs say we should at least disable all the planes.
3294 */
6b72d486 3295 intel_display_suspend(dev);
7514747d
VS
3296}
3297
3298void intel_finish_reset(struct drm_device *dev)
3299{
3300 struct drm_i915_private *dev_priv = to_i915(dev);
3301
3302 /*
3303 * Flips in the rings will be nuked by the reset,
3304 * so complete all pending flips so that user space
3305 * will get its events and not get stuck.
3306 */
3307 intel_complete_page_flips(dev);
3308
3309 /* no reset support for gen2 */
3310 if (IS_GEN2(dev))
3311 return;
3312
3313 /* reset doesn't touch the display */
3314 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3315 /*
3316 * Flips in the rings have been nuked by the reset,
3317 * so update the base address of all primary
3318 * planes to the the last fb to make sure we're
3319 * showing the correct fb after a reset.
11c22da6
ML
3320 *
3321 * FIXME: Atomic will make this obsolete since we won't schedule
3322 * CS-based flips (which might get lost in gpu resets) any more.
7514747d
VS
3323 */
3324 intel_update_primary_planes(dev);
3325 return;
3326 }
3327
3328 /*
3329 * The display has been reset as well,
3330 * so need a full re-initialization.
3331 */
3332 intel_runtime_pm_disable_interrupts(dev_priv);
3333 intel_runtime_pm_enable_interrupts(dev_priv);
3334
3335 intel_modeset_init_hw(dev);
3336
3337 spin_lock_irq(&dev_priv->irq_lock);
3338 if (dev_priv->display.hpd_irq_setup)
3339 dev_priv->display.hpd_irq_setup(dev);
3340 spin_unlock_irq(&dev_priv->irq_lock);
3341
043e9bda 3342 intel_display_resume(dev);
7514747d
VS
3343
3344 intel_hpd_init(dev_priv);
3345
3346 drm_modeset_unlock_all(dev);
3347}
3348
7d5e3799
CW
3349static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3350{
3351 struct drm_device *dev = crtc->dev;
3352 struct drm_i915_private *dev_priv = dev->dev_private;
3353 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7d5e3799
CW
3354 bool pending;
3355
3356 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3357 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3358 return false;
3359
5e2d7afc 3360 spin_lock_irq(&dev->event_lock);
7d5e3799 3361 pending = to_intel_crtc(crtc)->unpin_work != NULL;
5e2d7afc 3362 spin_unlock_irq(&dev->event_lock);
7d5e3799
CW
3363
3364 return pending;
3365}
3366
bfd16b2a
ML
3367static void intel_update_pipe_config(struct intel_crtc *crtc,
3368 struct intel_crtc_state *old_crtc_state)
e30e8f75
GP
3369{
3370 struct drm_device *dev = crtc->base.dev;
3371 struct drm_i915_private *dev_priv = dev->dev_private;
bfd16b2a
ML
3372 struct intel_crtc_state *pipe_config =
3373 to_intel_crtc_state(crtc->base.state);
e30e8f75 3374
bfd16b2a
ML
3375 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3376 crtc->base.mode = crtc->base.state->mode;
3377
3378 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3379 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3380 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
e30e8f75 3381
44522d85
ML
3382 if (HAS_DDI(dev))
3383 intel_set_pipe_csc(&crtc->base);
3384
e30e8f75
GP
3385 /*
3386 * Update pipe size and adjust fitter if needed: the reason for this is
3387 * that in compute_mode_changes we check the native mode (not the pfit
3388 * mode) to see if we can flip rather than do a full mode set. In the
3389 * fastboot case, we'll flip, but if we don't update the pipesrc and
3390 * pfit state, we'll end up with a big fb scanned out into the wrong
3391 * sized surface.
e30e8f75
GP
3392 */
3393
e30e8f75 3394 I915_WRITE(PIPESRC(crtc->pipe),
bfd16b2a
ML
3395 ((pipe_config->pipe_src_w - 1) << 16) |
3396 (pipe_config->pipe_src_h - 1));
3397
3398 /* on skylake this is done by detaching scalers */
3399 if (INTEL_INFO(dev)->gen >= 9) {
3400 skl_detach_scalers(crtc);
3401
3402 if (pipe_config->pch_pfit.enabled)
3403 skylake_pfit_enable(crtc);
3404 } else if (HAS_PCH_SPLIT(dev)) {
3405 if (pipe_config->pch_pfit.enabled)
3406 ironlake_pfit_enable(crtc);
3407 else if (old_crtc_state->pch_pfit.enabled)
3408 ironlake_pfit_disable(crtc, true);
e30e8f75 3409 }
e30e8f75
GP
3410}
3411
5e84e1a4
ZW
3412static void intel_fdi_normal_train(struct drm_crtc *crtc)
3413{
3414 struct drm_device *dev = crtc->dev;
3415 struct drm_i915_private *dev_priv = dev->dev_private;
3416 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3417 int pipe = intel_crtc->pipe;
f0f59a00
VS
3418 i915_reg_t reg;
3419 u32 temp;
5e84e1a4
ZW
3420
3421 /* enable normal train */
3422 reg = FDI_TX_CTL(pipe);
3423 temp = I915_READ(reg);
61e499bf 3424 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
3425 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3426 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
3427 } else {
3428 temp &= ~FDI_LINK_TRAIN_NONE;
3429 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 3430 }
5e84e1a4
ZW
3431 I915_WRITE(reg, temp);
3432
3433 reg = FDI_RX_CTL(pipe);
3434 temp = I915_READ(reg);
3435 if (HAS_PCH_CPT(dev)) {
3436 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3437 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3438 } else {
3439 temp &= ~FDI_LINK_TRAIN_NONE;
3440 temp |= FDI_LINK_TRAIN_NONE;
3441 }
3442 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3443
3444 /* wait one idle pattern time */
3445 POSTING_READ(reg);
3446 udelay(1000);
357555c0
JB
3447
3448 /* IVB wants error correction enabled */
3449 if (IS_IVYBRIDGE(dev))
3450 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3451 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
3452}
3453
8db9d77b
ZW
3454/* The FDI link training functions for ILK/Ibexpeak. */
3455static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3456{
3457 struct drm_device *dev = crtc->dev;
3458 struct drm_i915_private *dev_priv = dev->dev_private;
3459 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3460 int pipe = intel_crtc->pipe;
f0f59a00
VS
3461 i915_reg_t reg;
3462 u32 temp, tries;
8db9d77b 3463
1c8562f6 3464 /* FDI needs bits from pipe first */
0fc932b8 3465 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3466
e1a44743
AJ
3467 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3468 for train result */
5eddb70b
CW
3469 reg = FDI_RX_IMR(pipe);
3470 temp = I915_READ(reg);
e1a44743
AJ
3471 temp &= ~FDI_RX_SYMBOL_LOCK;
3472 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3473 I915_WRITE(reg, temp);
3474 I915_READ(reg);
e1a44743
AJ
3475 udelay(150);
3476
8db9d77b 3477 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3478 reg = FDI_TX_CTL(pipe);
3479 temp = I915_READ(reg);
627eb5a3 3480 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3481 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3482 temp &= ~FDI_LINK_TRAIN_NONE;
3483 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3484 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3485
5eddb70b
CW
3486 reg = FDI_RX_CTL(pipe);
3487 temp = I915_READ(reg);
8db9d77b
ZW
3488 temp &= ~FDI_LINK_TRAIN_NONE;
3489 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3490 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3491
3492 POSTING_READ(reg);
8db9d77b
ZW
3493 udelay(150);
3494
5b2adf89 3495 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3496 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3497 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3498 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3499
5eddb70b 3500 reg = FDI_RX_IIR(pipe);
e1a44743 3501 for (tries = 0; tries < 5; tries++) {
5eddb70b 3502 temp = I915_READ(reg);
8db9d77b
ZW
3503 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3504
3505 if ((temp & FDI_RX_BIT_LOCK)) {
3506 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3507 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3508 break;
3509 }
8db9d77b 3510 }
e1a44743 3511 if (tries == 5)
5eddb70b 3512 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3513
3514 /* Train 2 */
5eddb70b
CW
3515 reg = FDI_TX_CTL(pipe);
3516 temp = I915_READ(reg);
8db9d77b
ZW
3517 temp &= ~FDI_LINK_TRAIN_NONE;
3518 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3519 I915_WRITE(reg, temp);
8db9d77b 3520
5eddb70b
CW
3521 reg = FDI_RX_CTL(pipe);
3522 temp = I915_READ(reg);
8db9d77b
ZW
3523 temp &= ~FDI_LINK_TRAIN_NONE;
3524 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3525 I915_WRITE(reg, temp);
8db9d77b 3526
5eddb70b
CW
3527 POSTING_READ(reg);
3528 udelay(150);
8db9d77b 3529
5eddb70b 3530 reg = FDI_RX_IIR(pipe);
e1a44743 3531 for (tries = 0; tries < 5; tries++) {
5eddb70b 3532 temp = I915_READ(reg);
8db9d77b
ZW
3533 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3534
3535 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3536 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3537 DRM_DEBUG_KMS("FDI train 2 done.\n");
3538 break;
3539 }
8db9d77b 3540 }
e1a44743 3541 if (tries == 5)
5eddb70b 3542 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3543
3544 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3545
8db9d77b
ZW
3546}
3547
0206e353 3548static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3549 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3550 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3551 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3552 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3553};
3554
3555/* The FDI link training functions for SNB/Cougarpoint. */
3556static void gen6_fdi_link_train(struct drm_crtc *crtc)
3557{
3558 struct drm_device *dev = crtc->dev;
3559 struct drm_i915_private *dev_priv = dev->dev_private;
3560 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3561 int pipe = intel_crtc->pipe;
f0f59a00
VS
3562 i915_reg_t reg;
3563 u32 temp, i, retry;
8db9d77b 3564
e1a44743
AJ
3565 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3566 for train result */
5eddb70b
CW
3567 reg = FDI_RX_IMR(pipe);
3568 temp = I915_READ(reg);
e1a44743
AJ
3569 temp &= ~FDI_RX_SYMBOL_LOCK;
3570 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3571 I915_WRITE(reg, temp);
3572
3573 POSTING_READ(reg);
e1a44743
AJ
3574 udelay(150);
3575
8db9d77b 3576 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3577 reg = FDI_TX_CTL(pipe);
3578 temp = I915_READ(reg);
627eb5a3 3579 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3580 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3581 temp &= ~FDI_LINK_TRAIN_NONE;
3582 temp |= FDI_LINK_TRAIN_PATTERN_1;
3583 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3584 /* SNB-B */
3585 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3586 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3587
d74cf324
DV
3588 I915_WRITE(FDI_RX_MISC(pipe),
3589 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3590
5eddb70b
CW
3591 reg = FDI_RX_CTL(pipe);
3592 temp = I915_READ(reg);
8db9d77b
ZW
3593 if (HAS_PCH_CPT(dev)) {
3594 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3595 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3596 } else {
3597 temp &= ~FDI_LINK_TRAIN_NONE;
3598 temp |= FDI_LINK_TRAIN_PATTERN_1;
3599 }
5eddb70b
CW
3600 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3601
3602 POSTING_READ(reg);
8db9d77b
ZW
3603 udelay(150);
3604
0206e353 3605 for (i = 0; i < 4; i++) {
5eddb70b
CW
3606 reg = FDI_TX_CTL(pipe);
3607 temp = I915_READ(reg);
8db9d77b
ZW
3608 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3609 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3610 I915_WRITE(reg, temp);
3611
3612 POSTING_READ(reg);
8db9d77b
ZW
3613 udelay(500);
3614
fa37d39e
SP
3615 for (retry = 0; retry < 5; retry++) {
3616 reg = FDI_RX_IIR(pipe);
3617 temp = I915_READ(reg);
3618 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3619 if (temp & FDI_RX_BIT_LOCK) {
3620 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3621 DRM_DEBUG_KMS("FDI train 1 done.\n");
3622 break;
3623 }
3624 udelay(50);
8db9d77b 3625 }
fa37d39e
SP
3626 if (retry < 5)
3627 break;
8db9d77b
ZW
3628 }
3629 if (i == 4)
5eddb70b 3630 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3631
3632 /* Train 2 */
5eddb70b
CW
3633 reg = FDI_TX_CTL(pipe);
3634 temp = I915_READ(reg);
8db9d77b
ZW
3635 temp &= ~FDI_LINK_TRAIN_NONE;
3636 temp |= FDI_LINK_TRAIN_PATTERN_2;
3637 if (IS_GEN6(dev)) {
3638 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3639 /* SNB-B */
3640 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3641 }
5eddb70b 3642 I915_WRITE(reg, temp);
8db9d77b 3643
5eddb70b
CW
3644 reg = FDI_RX_CTL(pipe);
3645 temp = I915_READ(reg);
8db9d77b
ZW
3646 if (HAS_PCH_CPT(dev)) {
3647 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3648 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3649 } else {
3650 temp &= ~FDI_LINK_TRAIN_NONE;
3651 temp |= FDI_LINK_TRAIN_PATTERN_2;
3652 }
5eddb70b
CW
3653 I915_WRITE(reg, temp);
3654
3655 POSTING_READ(reg);
8db9d77b
ZW
3656 udelay(150);
3657
0206e353 3658 for (i = 0; i < 4; i++) {
5eddb70b
CW
3659 reg = FDI_TX_CTL(pipe);
3660 temp = I915_READ(reg);
8db9d77b
ZW
3661 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3662 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3663 I915_WRITE(reg, temp);
3664
3665 POSTING_READ(reg);
8db9d77b
ZW
3666 udelay(500);
3667
fa37d39e
SP
3668 for (retry = 0; retry < 5; retry++) {
3669 reg = FDI_RX_IIR(pipe);
3670 temp = I915_READ(reg);
3671 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3672 if (temp & FDI_RX_SYMBOL_LOCK) {
3673 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3674 DRM_DEBUG_KMS("FDI train 2 done.\n");
3675 break;
3676 }
3677 udelay(50);
8db9d77b 3678 }
fa37d39e
SP
3679 if (retry < 5)
3680 break;
8db9d77b
ZW
3681 }
3682 if (i == 4)
5eddb70b 3683 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3684
3685 DRM_DEBUG_KMS("FDI train done.\n");
3686}
3687
357555c0
JB
3688/* Manual link training for Ivy Bridge A0 parts */
3689static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3690{
3691 struct drm_device *dev = crtc->dev;
3692 struct drm_i915_private *dev_priv = dev->dev_private;
3693 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3694 int pipe = intel_crtc->pipe;
f0f59a00
VS
3695 i915_reg_t reg;
3696 u32 temp, i, j;
357555c0
JB
3697
3698 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3699 for train result */
3700 reg = FDI_RX_IMR(pipe);
3701 temp = I915_READ(reg);
3702 temp &= ~FDI_RX_SYMBOL_LOCK;
3703 temp &= ~FDI_RX_BIT_LOCK;
3704 I915_WRITE(reg, temp);
3705
3706 POSTING_READ(reg);
3707 udelay(150);
3708
01a415fd
DV
3709 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3710 I915_READ(FDI_RX_IIR(pipe)));
3711
139ccd3f
JB
3712 /* Try each vswing and preemphasis setting twice before moving on */
3713 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3714 /* disable first in case we need to retry */
3715 reg = FDI_TX_CTL(pipe);
3716 temp = I915_READ(reg);
3717 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3718 temp &= ~FDI_TX_ENABLE;
3719 I915_WRITE(reg, temp);
357555c0 3720
139ccd3f
JB
3721 reg = FDI_RX_CTL(pipe);
3722 temp = I915_READ(reg);
3723 temp &= ~FDI_LINK_TRAIN_AUTO;
3724 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3725 temp &= ~FDI_RX_ENABLE;
3726 I915_WRITE(reg, temp);
357555c0 3727
139ccd3f 3728 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3729 reg = FDI_TX_CTL(pipe);
3730 temp = I915_READ(reg);
139ccd3f 3731 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3732 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
139ccd3f 3733 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3734 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3735 temp |= snb_b_fdi_train_param[j/2];
3736 temp |= FDI_COMPOSITE_SYNC;
3737 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3738
139ccd3f
JB
3739 I915_WRITE(FDI_RX_MISC(pipe),
3740 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3741
139ccd3f 3742 reg = FDI_RX_CTL(pipe);
357555c0 3743 temp = I915_READ(reg);
139ccd3f
JB
3744 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3745 temp |= FDI_COMPOSITE_SYNC;
3746 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3747
139ccd3f
JB
3748 POSTING_READ(reg);
3749 udelay(1); /* should be 0.5us */
357555c0 3750
139ccd3f
JB
3751 for (i = 0; i < 4; i++) {
3752 reg = FDI_RX_IIR(pipe);
3753 temp = I915_READ(reg);
3754 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3755
139ccd3f
JB
3756 if (temp & FDI_RX_BIT_LOCK ||
3757 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3758 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3759 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3760 i);
3761 break;
3762 }
3763 udelay(1); /* should be 0.5us */
3764 }
3765 if (i == 4) {
3766 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3767 continue;
3768 }
357555c0 3769
139ccd3f 3770 /* Train 2 */
357555c0
JB
3771 reg = FDI_TX_CTL(pipe);
3772 temp = I915_READ(reg);
139ccd3f
JB
3773 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3774 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3775 I915_WRITE(reg, temp);
3776
3777 reg = FDI_RX_CTL(pipe);
3778 temp = I915_READ(reg);
3779 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3780 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3781 I915_WRITE(reg, temp);
3782
3783 POSTING_READ(reg);
139ccd3f 3784 udelay(2); /* should be 1.5us */
357555c0 3785
139ccd3f
JB
3786 for (i = 0; i < 4; i++) {
3787 reg = FDI_RX_IIR(pipe);
3788 temp = I915_READ(reg);
3789 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3790
139ccd3f
JB
3791 if (temp & FDI_RX_SYMBOL_LOCK ||
3792 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3793 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3794 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3795 i);
3796 goto train_done;
3797 }
3798 udelay(2); /* should be 1.5us */
357555c0 3799 }
139ccd3f
JB
3800 if (i == 4)
3801 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3802 }
357555c0 3803
139ccd3f 3804train_done:
357555c0
JB
3805 DRM_DEBUG_KMS("FDI train done.\n");
3806}
3807
88cefb6c 3808static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3809{
88cefb6c 3810 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3811 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3812 int pipe = intel_crtc->pipe;
f0f59a00
VS
3813 i915_reg_t reg;
3814 u32 temp;
c64e311e 3815
c98e9dcf 3816 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3817 reg = FDI_RX_CTL(pipe);
3818 temp = I915_READ(reg);
627eb5a3 3819 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
6e3c9717 3820 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
dfd07d72 3821 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3822 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3823
3824 POSTING_READ(reg);
c98e9dcf
JB
3825 udelay(200);
3826
3827 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3828 temp = I915_READ(reg);
3829 I915_WRITE(reg, temp | FDI_PCDCLK);
3830
3831 POSTING_READ(reg);
c98e9dcf
JB
3832 udelay(200);
3833
20749730
PZ
3834 /* Enable CPU FDI TX PLL, always on for Ironlake */
3835 reg = FDI_TX_CTL(pipe);
3836 temp = I915_READ(reg);
3837 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3838 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3839
20749730
PZ
3840 POSTING_READ(reg);
3841 udelay(100);
6be4a607 3842 }
0e23b99d
JB
3843}
3844
88cefb6c
DV
3845static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3846{
3847 struct drm_device *dev = intel_crtc->base.dev;
3848 struct drm_i915_private *dev_priv = dev->dev_private;
3849 int pipe = intel_crtc->pipe;
f0f59a00
VS
3850 i915_reg_t reg;
3851 u32 temp;
88cefb6c
DV
3852
3853 /* Switch from PCDclk to Rawclk */
3854 reg = FDI_RX_CTL(pipe);
3855 temp = I915_READ(reg);
3856 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3857
3858 /* Disable CPU FDI TX PLL */
3859 reg = FDI_TX_CTL(pipe);
3860 temp = I915_READ(reg);
3861 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3862
3863 POSTING_READ(reg);
3864 udelay(100);
3865
3866 reg = FDI_RX_CTL(pipe);
3867 temp = I915_READ(reg);
3868 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3869
3870 /* Wait for the clocks to turn off. */
3871 POSTING_READ(reg);
3872 udelay(100);
3873}
3874
0fc932b8
JB
3875static void ironlake_fdi_disable(struct drm_crtc *crtc)
3876{
3877 struct drm_device *dev = crtc->dev;
3878 struct drm_i915_private *dev_priv = dev->dev_private;
3879 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3880 int pipe = intel_crtc->pipe;
f0f59a00
VS
3881 i915_reg_t reg;
3882 u32 temp;
0fc932b8
JB
3883
3884 /* disable CPU FDI tx and PCH FDI rx */
3885 reg = FDI_TX_CTL(pipe);
3886 temp = I915_READ(reg);
3887 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3888 POSTING_READ(reg);
3889
3890 reg = FDI_RX_CTL(pipe);
3891 temp = I915_READ(reg);
3892 temp &= ~(0x7 << 16);
dfd07d72 3893 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3894 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3895
3896 POSTING_READ(reg);
3897 udelay(100);
3898
3899 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3900 if (HAS_PCH_IBX(dev))
6f06ce18 3901 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3902
3903 /* still set train pattern 1 */
3904 reg = FDI_TX_CTL(pipe);
3905 temp = I915_READ(reg);
3906 temp &= ~FDI_LINK_TRAIN_NONE;
3907 temp |= FDI_LINK_TRAIN_PATTERN_1;
3908 I915_WRITE(reg, temp);
3909
3910 reg = FDI_RX_CTL(pipe);
3911 temp = I915_READ(reg);
3912 if (HAS_PCH_CPT(dev)) {
3913 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3914 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3915 } else {
3916 temp &= ~FDI_LINK_TRAIN_NONE;
3917 temp |= FDI_LINK_TRAIN_PATTERN_1;
3918 }
3919 /* BPC in FDI rx is consistent with that in PIPECONF */
3920 temp &= ~(0x07 << 16);
dfd07d72 3921 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3922 I915_WRITE(reg, temp);
3923
3924 POSTING_READ(reg);
3925 udelay(100);
3926}
3927
5dce5b93
CW
3928bool intel_has_pending_fb_unpin(struct drm_device *dev)
3929{
3930 struct intel_crtc *crtc;
3931
3932 /* Note that we don't need to be called with mode_config.lock here
3933 * as our list of CRTC objects is static for the lifetime of the
3934 * device and so cannot disappear as we iterate. Similarly, we can
3935 * happily treat the predicates as racy, atomic checks as userspace
3936 * cannot claim and pin a new fb without at least acquring the
3937 * struct_mutex and so serialising with us.
3938 */
d3fcc808 3939 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3940 if (atomic_read(&crtc->unpin_work_count) == 0)
3941 continue;
3942
3943 if (crtc->unpin_work)
3944 intel_wait_for_vblank(dev, crtc->pipe);
3945
3946 return true;
3947 }
3948
3949 return false;
3950}
3951
d6bbafa1
CW
3952static void page_flip_completed(struct intel_crtc *intel_crtc)
3953{
3954 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3955 struct intel_unpin_work *work = intel_crtc->unpin_work;
3956
3957 /* ensure that the unpin work is consistent wrt ->pending. */
3958 smp_rmb();
3959 intel_crtc->unpin_work = NULL;
3960
3961 if (work->event)
3962 drm_send_vblank_event(intel_crtc->base.dev,
3963 intel_crtc->pipe,
3964 work->event);
3965
3966 drm_crtc_vblank_put(&intel_crtc->base);
3967
3968 wake_up_all(&dev_priv->pending_flip_queue);
3969 queue_work(dev_priv->wq, &work->work);
3970
3971 trace_i915_flip_complete(intel_crtc->plane,
3972 work->pending_flip_obj);
3973}
3974
5008e874 3975static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 3976{
0f91128d 3977 struct drm_device *dev = crtc->dev;
5bb61643 3978 struct drm_i915_private *dev_priv = dev->dev_private;
5008e874 3979 long ret;
e6c3a2a6 3980
2c10d571 3981 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
5008e874
ML
3982
3983 ret = wait_event_interruptible_timeout(
3984 dev_priv->pending_flip_queue,
3985 !intel_crtc_has_pending_flip(crtc),
3986 60*HZ);
3987
3988 if (ret < 0)
3989 return ret;
3990
3991 if (ret == 0) {
9c787942 3992 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2c10d571 3993
5e2d7afc 3994 spin_lock_irq(&dev->event_lock);
9c787942
CW
3995 if (intel_crtc->unpin_work) {
3996 WARN_ONCE(1, "Removing stuck page flip\n");
3997 page_flip_completed(intel_crtc);
3998 }
5e2d7afc 3999 spin_unlock_irq(&dev->event_lock);
9c787942 4000 }
5bb61643 4001
5008e874 4002 return 0;
e6c3a2a6
CW
4003}
4004
060f02d8
VS
4005static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
4006{
4007 u32 temp;
4008
4009 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4010
4011 mutex_lock(&dev_priv->sb_lock);
4012
4013 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4014 temp |= SBI_SSCCTL_DISABLE;
4015 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4016
4017 mutex_unlock(&dev_priv->sb_lock);
4018}
4019
e615efe4
ED
4020/* Program iCLKIP clock to the desired frequency */
4021static void lpt_program_iclkip(struct drm_crtc *crtc)
4022{
4023 struct drm_device *dev = crtc->dev;
4024 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 4025 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
e615efe4
ED
4026 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4027 u32 temp;
4028
060f02d8 4029 lpt_disable_iclkip(dev_priv);
e615efe4
ED
4030
4031 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 4032 if (clock == 20000) {
e615efe4
ED
4033 auxdiv = 1;
4034 divsel = 0x41;
4035 phaseinc = 0x20;
4036 } else {
4037 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
4038 * but the adjusted_mode->crtc_clock in in KHz. To get the
4039 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
4040 * convert the virtual clock precision to KHz here for higher
4041 * precision.
4042 */
4043 u32 iclk_virtual_root_freq = 172800 * 1000;
4044 u32 iclk_pi_range = 64;
4045 u32 desired_divisor, msb_divisor_value, pi_value;
4046
a2572f5c 4047 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq, clock);
e615efe4
ED
4048 msb_divisor_value = desired_divisor / iclk_pi_range;
4049 pi_value = desired_divisor % iclk_pi_range;
4050
4051 auxdiv = 0;
4052 divsel = msb_divisor_value - 2;
4053 phaseinc = pi_value;
4054 }
4055
4056 /* This should not happen with any sane values */
4057 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4058 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4059 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4060 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4061
4062 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 4063 clock,
e615efe4
ED
4064 auxdiv,
4065 divsel,
4066 phasedir,
4067 phaseinc);
4068
060f02d8
VS
4069 mutex_lock(&dev_priv->sb_lock);
4070
e615efe4 4071 /* Program SSCDIVINTPHASE6 */
988d6ee8 4072 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
4073 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4074 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4075 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4076 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4077 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4078 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 4079 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
4080
4081 /* Program SSCAUXDIV */
988d6ee8 4082 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
4083 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4084 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 4085 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
4086
4087 /* Enable modulator and associated divider */
988d6ee8 4088 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 4089 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 4090 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4 4091
060f02d8
VS
4092 mutex_unlock(&dev_priv->sb_lock);
4093
e615efe4
ED
4094 /* Wait for initialization time */
4095 udelay(24);
4096
4097 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4098}
4099
275f01b2
DV
4100static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4101 enum pipe pch_transcoder)
4102{
4103 struct drm_device *dev = crtc->base.dev;
4104 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 4105 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
275f01b2
DV
4106
4107 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4108 I915_READ(HTOTAL(cpu_transcoder)));
4109 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4110 I915_READ(HBLANK(cpu_transcoder)));
4111 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4112 I915_READ(HSYNC(cpu_transcoder)));
4113
4114 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4115 I915_READ(VTOTAL(cpu_transcoder)));
4116 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4117 I915_READ(VBLANK(cpu_transcoder)));
4118 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4119 I915_READ(VSYNC(cpu_transcoder)));
4120 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4121 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4122}
4123
003632d9 4124static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
1fbc0d78
DV
4125{
4126 struct drm_i915_private *dev_priv = dev->dev_private;
4127 uint32_t temp;
4128
4129 temp = I915_READ(SOUTH_CHICKEN1);
003632d9 4130 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
1fbc0d78
DV
4131 return;
4132
4133 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4134 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4135
003632d9
ACO
4136 temp &= ~FDI_BC_BIFURCATION_SELECT;
4137 if (enable)
4138 temp |= FDI_BC_BIFURCATION_SELECT;
4139
4140 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
1fbc0d78
DV
4141 I915_WRITE(SOUTH_CHICKEN1, temp);
4142 POSTING_READ(SOUTH_CHICKEN1);
4143}
4144
4145static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4146{
4147 struct drm_device *dev = intel_crtc->base.dev;
1fbc0d78
DV
4148
4149 switch (intel_crtc->pipe) {
4150 case PIPE_A:
4151 break;
4152 case PIPE_B:
6e3c9717 4153 if (intel_crtc->config->fdi_lanes > 2)
003632d9 4154 cpt_set_fdi_bc_bifurcation(dev, false);
1fbc0d78 4155 else
003632d9 4156 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4157
4158 break;
4159 case PIPE_C:
003632d9 4160 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4161
4162 break;
4163 default:
4164 BUG();
4165 }
4166}
4167
c48b5305
VS
4168/* Return which DP Port should be selected for Transcoder DP control */
4169static enum port
4170intel_trans_dp_port_sel(struct drm_crtc *crtc)
4171{
4172 struct drm_device *dev = crtc->dev;
4173 struct intel_encoder *encoder;
4174
4175 for_each_encoder_on_crtc(dev, crtc, encoder) {
4176 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4177 encoder->type == INTEL_OUTPUT_EDP)
4178 return enc_to_dig_port(&encoder->base)->port;
4179 }
4180
4181 return -1;
4182}
4183
f67a559d
JB
4184/*
4185 * Enable PCH resources required for PCH ports:
4186 * - PCH PLLs
4187 * - FDI training & RX/TX
4188 * - update transcoder timings
4189 * - DP transcoding bits
4190 * - transcoder
4191 */
4192static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
4193{
4194 struct drm_device *dev = crtc->dev;
4195 struct drm_i915_private *dev_priv = dev->dev_private;
4196 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4197 int pipe = intel_crtc->pipe;
f0f59a00 4198 u32 temp;
2c07245f 4199
ab9412ba 4200 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 4201
1fbc0d78
DV
4202 if (IS_IVYBRIDGE(dev))
4203 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4204
cd986abb
DV
4205 /* Write the TU size bits before fdi link training, so that error
4206 * detection works. */
4207 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4208 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4209
3860b2ec
VS
4210 /*
4211 * Sometimes spurious CPU pipe underruns happen during FDI
4212 * training, at least with VGA+HDMI cloning. Suppress them.
4213 */
4214 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4215
c98e9dcf 4216 /* For PCH output, training FDI link */
674cf967 4217 dev_priv->display.fdi_link_train(crtc);
2c07245f 4218
3ad8a208
DV
4219 /* We need to program the right clock selection before writing the pixel
4220 * mutliplier into the DPLL. */
303b81e0 4221 if (HAS_PCH_CPT(dev)) {
ee7b9f93 4222 u32 sel;
4b645f14 4223
c98e9dcf 4224 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
4225 temp |= TRANS_DPLL_ENABLE(pipe);
4226 sel = TRANS_DPLLB_SEL(pipe);
6e3c9717 4227 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
4228 temp |= sel;
4229 else
4230 temp &= ~sel;
c98e9dcf 4231 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 4232 }
5eddb70b 4233
3ad8a208
DV
4234 /* XXX: pch pll's can be enabled any time before we enable the PCH
4235 * transcoder, and we actually should do this to not upset any PCH
4236 * transcoder that already use the clock when we share it.
4237 *
4238 * Note that enable_shared_dpll tries to do the right thing, but
4239 * get_shared_dpll unconditionally resets the pll - we need that to have
4240 * the right LVDS enable sequence. */
85b3894f 4241 intel_enable_shared_dpll(intel_crtc);
3ad8a208 4242
d9b6cb56
JB
4243 /* set transcoder timing, panel must allow it */
4244 assert_panel_unlocked(dev_priv, pipe);
275f01b2 4245 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 4246
303b81e0 4247 intel_fdi_normal_train(crtc);
5e84e1a4 4248
3860b2ec
VS
4249 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4250
c98e9dcf 4251 /* For PCH DP, enable TRANS_DP_CTL */
6e3c9717 4252 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
9c4edaee
VS
4253 const struct drm_display_mode *adjusted_mode =
4254 &intel_crtc->config->base.adjusted_mode;
dfd07d72 4255 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
f0f59a00 4256 i915_reg_t reg = TRANS_DP_CTL(pipe);
5eddb70b
CW
4257 temp = I915_READ(reg);
4258 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
4259 TRANS_DP_SYNC_MASK |
4260 TRANS_DP_BPC_MASK);
e3ef4479 4261 temp |= TRANS_DP_OUTPUT_ENABLE;
9325c9f0 4262 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf 4263
9c4edaee 4264 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 4265 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
9c4edaee 4266 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 4267 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
4268
4269 switch (intel_trans_dp_port_sel(crtc)) {
c48b5305 4270 case PORT_B:
5eddb70b 4271 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf 4272 break;
c48b5305 4273 case PORT_C:
5eddb70b 4274 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf 4275 break;
c48b5305 4276 case PORT_D:
5eddb70b 4277 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
4278 break;
4279 default:
e95d41e1 4280 BUG();
32f9d658 4281 }
2c07245f 4282
5eddb70b 4283 I915_WRITE(reg, temp);
6be4a607 4284 }
b52eb4dc 4285
b8a4f404 4286 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
4287}
4288
1507e5bd
PZ
4289static void lpt_pch_enable(struct drm_crtc *crtc)
4290{
4291 struct drm_device *dev = crtc->dev;
4292 struct drm_i915_private *dev_priv = dev->dev_private;
4293 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 4294 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1507e5bd 4295
ab9412ba 4296 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 4297
8c52b5e8 4298 lpt_program_iclkip(crtc);
1507e5bd 4299
0540e488 4300 /* Set transcoder timing. */
275f01b2 4301 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 4302
937bb610 4303 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
4304}
4305
190f68c5
ACO
4306struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4307 struct intel_crtc_state *crtc_state)
ee7b9f93 4308{
e2b78267 4309 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8bd31e67 4310 struct intel_shared_dpll *pll;
de419ab6 4311 struct intel_shared_dpll_config *shared_dpll;
e2b78267 4312 enum intel_dpll_id i;
00490c22 4313 int max = dev_priv->num_shared_dpll;
ee7b9f93 4314
de419ab6
ML
4315 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4316
98b6bd99
DV
4317 if (HAS_PCH_IBX(dev_priv->dev)) {
4318 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 4319 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 4320 pll = &dev_priv->shared_dplls[i];
98b6bd99 4321
46edb027
DV
4322 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4323 crtc->base.base.id, pll->name);
98b6bd99 4324
de419ab6 4325 WARN_ON(shared_dpll[i].crtc_mask);
f2a69f44 4326
98b6bd99
DV
4327 goto found;
4328 }
4329
bcddf610
S
4330 if (IS_BROXTON(dev_priv->dev)) {
4331 /* PLL is attached to port in bxt */
4332 struct intel_encoder *encoder;
4333 struct intel_digital_port *intel_dig_port;
4334
4335 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4336 if (WARN_ON(!encoder))
4337 return NULL;
4338
4339 intel_dig_port = enc_to_dig_port(&encoder->base);
4340 /* 1:1 mapping between ports and PLLs */
4341 i = (enum intel_dpll_id)intel_dig_port->port;
4342 pll = &dev_priv->shared_dplls[i];
4343 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4344 crtc->base.base.id, pll->name);
de419ab6 4345 WARN_ON(shared_dpll[i].crtc_mask);
bcddf610
S
4346
4347 goto found;
00490c22
ML
4348 } else if (INTEL_INFO(dev_priv)->gen < 9 && HAS_DDI(dev_priv))
4349 /* Do not consider SPLL */
4350 max = 2;
bcddf610 4351
00490c22 4352 for (i = 0; i < max; i++) {
e72f9fbf 4353 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
4354
4355 /* Only want to check enabled timings first */
de419ab6 4356 if (shared_dpll[i].crtc_mask == 0)
ee7b9f93
JB
4357 continue;
4358
190f68c5 4359 if (memcmp(&crtc_state->dpll_hw_state,
de419ab6
ML
4360 &shared_dpll[i].hw_state,
4361 sizeof(crtc_state->dpll_hw_state)) == 0) {
8bd31e67 4362 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
1e6f2ddc 4363 crtc->base.base.id, pll->name,
de419ab6 4364 shared_dpll[i].crtc_mask,
8bd31e67 4365 pll->active);
ee7b9f93
JB
4366 goto found;
4367 }
4368 }
4369
4370 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
4371 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4372 pll = &dev_priv->shared_dplls[i];
de419ab6 4373 if (shared_dpll[i].crtc_mask == 0) {
46edb027
DV
4374 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4375 crtc->base.base.id, pll->name);
ee7b9f93
JB
4376 goto found;
4377 }
4378 }
4379
4380 return NULL;
4381
4382found:
de419ab6
ML
4383 if (shared_dpll[i].crtc_mask == 0)
4384 shared_dpll[i].hw_state =
4385 crtc_state->dpll_hw_state;
f2a69f44 4386
190f68c5 4387 crtc_state->shared_dpll = i;
46edb027
DV
4388 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4389 pipe_name(crtc->pipe));
ee7b9f93 4390
de419ab6 4391 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
e04c7350 4392
ee7b9f93
JB
4393 return pll;
4394}
4395
de419ab6 4396static void intel_shared_dpll_commit(struct drm_atomic_state *state)
8bd31e67 4397{
de419ab6
ML
4398 struct drm_i915_private *dev_priv = to_i915(state->dev);
4399 struct intel_shared_dpll_config *shared_dpll;
8bd31e67
ACO
4400 struct intel_shared_dpll *pll;
4401 enum intel_dpll_id i;
4402
de419ab6
ML
4403 if (!to_intel_atomic_state(state)->dpll_set)
4404 return;
8bd31e67 4405
de419ab6 4406 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
8bd31e67
ACO
4407 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4408 pll = &dev_priv->shared_dplls[i];
de419ab6 4409 pll->config = shared_dpll[i];
8bd31e67
ACO
4410 }
4411}
4412
a1520318 4413static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
4414{
4415 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 4416 i915_reg_t dslreg = PIPEDSL(pipe);
d4270e57
JB
4417 u32 temp;
4418
4419 temp = I915_READ(dslreg);
4420 udelay(500);
4421 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4422 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4423 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4424 }
4425}
4426
86adf9d7
ML
4427static int
4428skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4429 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4430 int src_w, int src_h, int dst_w, int dst_h)
a1b2278e 4431{
86adf9d7
ML
4432 struct intel_crtc_scaler_state *scaler_state =
4433 &crtc_state->scaler_state;
4434 struct intel_crtc *intel_crtc =
4435 to_intel_crtc(crtc_state->base.crtc);
a1b2278e 4436 int need_scaling;
6156a456
CK
4437
4438 need_scaling = intel_rotation_90_or_270(rotation) ?
4439 (src_h != dst_w || src_w != dst_h):
4440 (src_w != dst_w || src_h != dst_h);
a1b2278e
CK
4441
4442 /*
4443 * if plane is being disabled or scaler is no more required or force detach
4444 * - free scaler binded to this plane/crtc
4445 * - in order to do this, update crtc->scaler_usage
4446 *
4447 * Here scaler state in crtc_state is set free so that
4448 * scaler can be assigned to other user. Actual register
4449 * update to free the scaler is done in plane/panel-fit programming.
4450 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4451 */
86adf9d7 4452 if (force_detach || !need_scaling) {
a1b2278e 4453 if (*scaler_id >= 0) {
86adf9d7 4454 scaler_state->scaler_users &= ~(1 << scaler_user);
a1b2278e
CK
4455 scaler_state->scalers[*scaler_id].in_use = 0;
4456
86adf9d7
ML
4457 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4458 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4459 intel_crtc->pipe, scaler_user, *scaler_id,
a1b2278e
CK
4460 scaler_state->scaler_users);
4461 *scaler_id = -1;
4462 }
4463 return 0;
4464 }
4465
4466 /* range checks */
4467 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4468 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4469
4470 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4471 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
86adf9d7 4472 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
a1b2278e 4473 "size is out of scaler range\n",
86adf9d7 4474 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
a1b2278e
CK
4475 return -EINVAL;
4476 }
4477
86adf9d7
ML
4478 /* mark this plane as a scaler user in crtc_state */
4479 scaler_state->scaler_users |= (1 << scaler_user);
4480 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4481 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4482 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4483 scaler_state->scaler_users);
4484
4485 return 0;
4486}
4487
4488/**
4489 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4490 *
4491 * @state: crtc's scaler state
86adf9d7
ML
4492 *
4493 * Return
4494 * 0 - scaler_usage updated successfully
4495 * error - requested scaling cannot be supported or other error condition
4496 */
e435d6e5 4497int skl_update_scaler_crtc(struct intel_crtc_state *state)
86adf9d7
ML
4498{
4499 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
7c5f93b0 4500 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
86adf9d7
ML
4501
4502 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4503 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4504
e435d6e5 4505 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
fa5a7970 4506 &state->scaler_state.scaler_id, BIT(DRM_ROTATE_0),
86adf9d7 4507 state->pipe_src_w, state->pipe_src_h,
aad941d5 4508 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
86adf9d7
ML
4509}
4510
4511/**
4512 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4513 *
4514 * @state: crtc's scaler state
86adf9d7
ML
4515 * @plane_state: atomic plane state to update
4516 *
4517 * Return
4518 * 0 - scaler_usage updated successfully
4519 * error - requested scaling cannot be supported or other error condition
4520 */
da20eabd
ML
4521static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4522 struct intel_plane_state *plane_state)
86adf9d7
ML
4523{
4524
4525 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
da20eabd
ML
4526 struct intel_plane *intel_plane =
4527 to_intel_plane(plane_state->base.plane);
86adf9d7
ML
4528 struct drm_framebuffer *fb = plane_state->base.fb;
4529 int ret;
4530
4531 bool force_detach = !fb || !plane_state->visible;
4532
4533 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4534 intel_plane->base.base.id, intel_crtc->pipe,
4535 drm_plane_index(&intel_plane->base));
4536
4537 ret = skl_update_scaler(crtc_state, force_detach,
4538 drm_plane_index(&intel_plane->base),
4539 &plane_state->scaler_id,
4540 plane_state->base.rotation,
4541 drm_rect_width(&plane_state->src) >> 16,
4542 drm_rect_height(&plane_state->src) >> 16,
4543 drm_rect_width(&plane_state->dst),
4544 drm_rect_height(&plane_state->dst));
4545
4546 if (ret || plane_state->scaler_id < 0)
4547 return ret;
4548
a1b2278e 4549 /* check colorkey */
818ed961 4550 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
86adf9d7 4551 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
818ed961 4552 intel_plane->base.base.id);
a1b2278e
CK
4553 return -EINVAL;
4554 }
4555
4556 /* Check src format */
86adf9d7
ML
4557 switch (fb->pixel_format) {
4558 case DRM_FORMAT_RGB565:
4559 case DRM_FORMAT_XBGR8888:
4560 case DRM_FORMAT_XRGB8888:
4561 case DRM_FORMAT_ABGR8888:
4562 case DRM_FORMAT_ARGB8888:
4563 case DRM_FORMAT_XRGB2101010:
4564 case DRM_FORMAT_XBGR2101010:
4565 case DRM_FORMAT_YUYV:
4566 case DRM_FORMAT_YVYU:
4567 case DRM_FORMAT_UYVY:
4568 case DRM_FORMAT_VYUY:
4569 break;
4570 default:
4571 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4572 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4573 return -EINVAL;
a1b2278e
CK
4574 }
4575
a1b2278e
CK
4576 return 0;
4577}
4578
e435d6e5
ML
4579static void skylake_scaler_disable(struct intel_crtc *crtc)
4580{
4581 int i;
4582
4583 for (i = 0; i < crtc->num_scalers; i++)
4584 skl_detach_scaler(crtc, i);
4585}
4586
4587static void skylake_pfit_enable(struct intel_crtc *crtc)
bd2e244f
JB
4588{
4589 struct drm_device *dev = crtc->base.dev;
4590 struct drm_i915_private *dev_priv = dev->dev_private;
4591 int pipe = crtc->pipe;
a1b2278e
CK
4592 struct intel_crtc_scaler_state *scaler_state =
4593 &crtc->config->scaler_state;
4594
4595 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4596
6e3c9717 4597 if (crtc->config->pch_pfit.enabled) {
a1b2278e
CK
4598 int id;
4599
4600 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4601 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4602 return;
4603 }
4604
4605 id = scaler_state->scaler_id;
4606 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4607 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4608 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4609 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4610
4611 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
bd2e244f
JB
4612 }
4613}
4614
b074cec8
JB
4615static void ironlake_pfit_enable(struct intel_crtc *crtc)
4616{
4617 struct drm_device *dev = crtc->base.dev;
4618 struct drm_i915_private *dev_priv = dev->dev_private;
4619 int pipe = crtc->pipe;
4620
6e3c9717 4621 if (crtc->config->pch_pfit.enabled) {
b074cec8
JB
4622 /* Force use of hard-coded filter coefficients
4623 * as some pre-programmed values are broken,
4624 * e.g. x201.
4625 */
4626 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4627 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4628 PF_PIPE_SEL_IVB(pipe));
4629 else
4630 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
6e3c9717
ACO
4631 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4632 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
d4270e57
JB
4633 }
4634}
4635
20bc8673 4636void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4637{
cea165c3
VS
4638 struct drm_device *dev = crtc->base.dev;
4639 struct drm_i915_private *dev_priv = dev->dev_private;
d77e4531 4640
6e3c9717 4641 if (!crtc->config->ips_enabled)
d77e4531
PZ
4642 return;
4643
cea165c3
VS
4644 /* We can only enable IPS after we enable a plane and wait for a vblank */
4645 intel_wait_for_vblank(dev, crtc->pipe);
4646
d77e4531 4647 assert_plane_enabled(dev_priv, crtc->plane);
cea165c3 4648 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4649 mutex_lock(&dev_priv->rps.hw_lock);
4650 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4651 mutex_unlock(&dev_priv->rps.hw_lock);
4652 /* Quoting Art Runyan: "its not safe to expect any particular
4653 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4654 * mailbox." Moreover, the mailbox may return a bogus state,
4655 * so we need to just enable it and continue on.
2a114cc1
BW
4656 */
4657 } else {
4658 I915_WRITE(IPS_CTL, IPS_ENABLE);
4659 /* The bit only becomes 1 in the next vblank, so this wait here
4660 * is essentially intel_wait_for_vblank. If we don't have this
4661 * and don't wait for vblanks until the end of crtc_enable, then
4662 * the HW state readout code will complain that the expected
4663 * IPS_CTL value is not the one we read. */
4664 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4665 DRM_ERROR("Timed out waiting for IPS enable\n");
4666 }
d77e4531
PZ
4667}
4668
20bc8673 4669void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4670{
4671 struct drm_device *dev = crtc->base.dev;
4672 struct drm_i915_private *dev_priv = dev->dev_private;
4673
6e3c9717 4674 if (!crtc->config->ips_enabled)
d77e4531
PZ
4675 return;
4676
4677 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 4678 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4679 mutex_lock(&dev_priv->rps.hw_lock);
4680 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4681 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
4682 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4683 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4684 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4685 } else {
2a114cc1 4686 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4687 POSTING_READ(IPS_CTL);
4688 }
d77e4531
PZ
4689
4690 /* We need to wait for a vblank before we can disable the plane. */
4691 intel_wait_for_vblank(dev, crtc->pipe);
4692}
4693
4694/** Loads the palette/gamma unit for the CRTC with the prepared values */
4695static void intel_crtc_load_lut(struct drm_crtc *crtc)
4696{
4697 struct drm_device *dev = crtc->dev;
4698 struct drm_i915_private *dev_priv = dev->dev_private;
4699 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4700 enum pipe pipe = intel_crtc->pipe;
d77e4531
PZ
4701 int i;
4702 bool reenable_ips = false;
4703
4704 /* The clocks have to be on to load the palette. */
53d9f4e9 4705 if (!crtc->state->active)
d77e4531
PZ
4706 return;
4707
50360403 4708 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
a65347ba 4709 if (intel_crtc->config->has_dsi_encoder)
d77e4531
PZ
4710 assert_dsi_pll_enabled(dev_priv);
4711 else
4712 assert_pll_enabled(dev_priv, pipe);
4713 }
4714
d77e4531
PZ
4715 /* Workaround : Do not read or write the pipe palette/gamma data while
4716 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4717 */
6e3c9717 4718 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
d77e4531
PZ
4719 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4720 GAMMA_MODE_MODE_SPLIT)) {
4721 hsw_disable_ips(intel_crtc);
4722 reenable_ips = true;
4723 }
4724
4725 for (i = 0; i < 256; i++) {
f0f59a00 4726 i915_reg_t palreg;
f65a9c5b
VS
4727
4728 if (HAS_GMCH_DISPLAY(dev))
4729 palreg = PALETTE(pipe, i);
4730 else
4731 palreg = LGC_PALETTE(pipe, i);
4732
4733 I915_WRITE(palreg,
d77e4531
PZ
4734 (intel_crtc->lut_r[i] << 16) |
4735 (intel_crtc->lut_g[i] << 8) |
4736 intel_crtc->lut_b[i]);
4737 }
4738
4739 if (reenable_ips)
4740 hsw_enable_ips(intel_crtc);
4741}
4742
7cac945f 4743static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
d3eedb1a 4744{
7cac945f 4745 if (intel_crtc->overlay) {
d3eedb1a
VS
4746 struct drm_device *dev = intel_crtc->base.dev;
4747 struct drm_i915_private *dev_priv = dev->dev_private;
4748
4749 mutex_lock(&dev->struct_mutex);
4750 dev_priv->mm.interruptible = false;
4751 (void) intel_overlay_switch_off(intel_crtc->overlay);
4752 dev_priv->mm.interruptible = true;
4753 mutex_unlock(&dev->struct_mutex);
4754 }
4755
4756 /* Let userspace switch the overlay on again. In most cases userspace
4757 * has to recompute where to put it anyway.
4758 */
4759}
4760
87d4300a
ML
4761/**
4762 * intel_post_enable_primary - Perform operations after enabling primary plane
4763 * @crtc: the CRTC whose primary plane was just enabled
4764 *
4765 * Performs potentially sleeping operations that must be done after the primary
4766 * plane is enabled, such as updating FBC and IPS. Note that this may be
4767 * called due to an explicit primary plane update, or due to an implicit
4768 * re-enable that is caused when a sprite plane is updated to no longer
4769 * completely hide the primary plane.
4770 */
4771static void
4772intel_post_enable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4773{
4774 struct drm_device *dev = crtc->dev;
87d4300a 4775 struct drm_i915_private *dev_priv = dev->dev_private;
a5c4d7bc
VS
4776 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4777 int pipe = intel_crtc->pipe;
a5c4d7bc 4778
87d4300a
ML
4779 /*
4780 * FIXME IPS should be fine as long as one plane is
4781 * enabled, but in practice it seems to have problems
4782 * when going from primary only to sprite only and vice
4783 * versa.
4784 */
a5c4d7bc
VS
4785 hsw_enable_ips(intel_crtc);
4786
f99d7069 4787 /*
87d4300a
ML
4788 * Gen2 reports pipe underruns whenever all planes are disabled.
4789 * So don't enable underrun reporting before at least some planes
4790 * are enabled.
4791 * FIXME: Need to fix the logic to work when we turn off all planes
4792 * but leave the pipe running.
f99d7069 4793 */
87d4300a
ML
4794 if (IS_GEN2(dev))
4795 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4796
aca7b684
VS
4797 /* Underruns don't always raise interrupts, so check manually. */
4798 intel_check_cpu_fifo_underruns(dev_priv);
4799 intel_check_pch_fifo_underruns(dev_priv);
a5c4d7bc
VS
4800}
4801
87d4300a
ML
4802/**
4803 * intel_pre_disable_primary - Perform operations before disabling primary plane
4804 * @crtc: the CRTC whose primary plane is to be disabled
4805 *
4806 * Performs potentially sleeping operations that must be done before the
4807 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4808 * be called due to an explicit primary plane update, or due to an implicit
4809 * disable that is caused when a sprite plane completely hides the primary
4810 * plane.
4811 */
4812static void
4813intel_pre_disable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4814{
4815 struct drm_device *dev = crtc->dev;
4816 struct drm_i915_private *dev_priv = dev->dev_private;
4817 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4818 int pipe = intel_crtc->pipe;
a5c4d7bc 4819
87d4300a
ML
4820 /*
4821 * Gen2 reports pipe underruns whenever all planes are disabled.
4822 * So diasble underrun reporting before all the planes get disabled.
4823 * FIXME: Need to fix the logic to work when we turn off all planes
4824 * but leave the pipe running.
4825 */
4826 if (IS_GEN2(dev))
4827 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
a5c4d7bc 4828
87d4300a
ML
4829 /*
4830 * Vblank time updates from the shadow to live plane control register
4831 * are blocked if the memory self-refresh mode is active at that
4832 * moment. So to make sure the plane gets truly disabled, disable
4833 * first the self-refresh mode. The self-refresh enable bit in turn
4834 * will be checked/applied by the HW only at the next frame start
4835 * event which is after the vblank start event, so we need to have a
4836 * wait-for-vblank between disabling the plane and the pipe.
4837 */
262cd2e1 4838 if (HAS_GMCH_DISPLAY(dev)) {
87d4300a 4839 intel_set_memory_cxsr(dev_priv, false);
262cd2e1
VS
4840 dev_priv->wm.vlv.cxsr = false;
4841 intel_wait_for_vblank(dev, pipe);
4842 }
87d4300a 4843
87d4300a
ML
4844 /*
4845 * FIXME IPS should be fine as long as one plane is
4846 * enabled, but in practice it seems to have problems
4847 * when going from primary only to sprite only and vice
4848 * versa.
4849 */
a5c4d7bc 4850 hsw_disable_ips(intel_crtc);
87d4300a
ML
4851}
4852
ac21b225
ML
4853static void intel_post_plane_update(struct intel_crtc *crtc)
4854{
4855 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
92826fcd
ML
4856 struct intel_crtc_state *pipe_config =
4857 to_intel_crtc_state(crtc->base.state);
ac21b225 4858 struct drm_device *dev = crtc->base.dev;
ac21b225 4859
ac21b225
ML
4860 intel_frontbuffer_flip(dev, atomic->fb_bits);
4861
ab1d3a0e 4862 crtc->wm.cxsr_allowed = true;
852eb00d 4863
b9001114 4864 if (pipe_config->wm_changed && pipe_config->base.active)
f015c551
VS
4865 intel_update_watermarks(&crtc->base);
4866
c80ac854 4867 if (atomic->update_fbc)
1eb52238 4868 intel_fbc_post_update(crtc);
ac21b225
ML
4869
4870 if (atomic->post_enable_primary)
4871 intel_post_enable_primary(&crtc->base);
4872
ac21b225
ML
4873 memset(atomic, 0, sizeof(*atomic));
4874}
4875
5c74cd73 4876static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
ac21b225 4877{
5c74cd73 4878 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
ac21b225 4879 struct drm_device *dev = crtc->base.dev;
eddfcbcd 4880 struct drm_i915_private *dev_priv = dev->dev_private;
ac21b225 4881 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
ab1d3a0e
ML
4882 struct intel_crtc_state *pipe_config =
4883 to_intel_crtc_state(crtc->base.state);
5c74cd73
ML
4884 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4885 struct drm_plane *primary = crtc->base.primary;
4886 struct drm_plane_state *old_pri_state =
4887 drm_atomic_get_existing_plane_state(old_state, primary);
4888 bool modeset = needs_modeset(&pipe_config->base);
ac21b225 4889
1eb52238
PZ
4890 if (atomic->update_fbc)
4891 intel_fbc_pre_update(crtc);
ac21b225 4892
5c74cd73
ML
4893 if (old_pri_state) {
4894 struct intel_plane_state *primary_state =
4895 to_intel_plane_state(primary->state);
4896 struct intel_plane_state *old_primary_state =
4897 to_intel_plane_state(old_pri_state);
4898
4899 if (old_primary_state->visible &&
4900 (modeset || !primary_state->visible))
4901 intel_pre_disable_primary(&crtc->base);
4902 }
852eb00d 4903
ab1d3a0e 4904 if (pipe_config->disable_cxsr) {
852eb00d 4905 crtc->wm.cxsr_allowed = false;
2dfd178d
ML
4906
4907 if (old_crtc_state->base.active)
4908 intel_set_memory_cxsr(dev_priv, false);
852eb00d 4909 }
92826fcd 4910
ed4a6a7c
MR
4911 /*
4912 * IVB workaround: must disable low power watermarks for at least
4913 * one frame before enabling scaling. LP watermarks can be re-enabled
4914 * when scaling is disabled.
4915 *
4916 * WaCxSRDisabledForSpriteScaling:ivb
4917 */
4918 if (pipe_config->disable_lp_wm) {
4919 ilk_disable_lp_wm(dev);
4920 intel_wait_for_vblank(dev, crtc->pipe);
4921 }
4922
4923 /*
4924 * If we're doing a modeset, we're done. No need to do any pre-vblank
4925 * watermark programming here.
4926 */
4927 if (needs_modeset(&pipe_config->base))
4928 return;
4929
4930 /*
4931 * For platforms that support atomic watermarks, program the
4932 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
4933 * will be the intermediate values that are safe for both pre- and
4934 * post- vblank; when vblank happens, the 'active' values will be set
4935 * to the final 'target' values and we'll do this again to get the
4936 * optimal watermarks. For gen9+ platforms, the values we program here
4937 * will be the final target values which will get automatically latched
4938 * at vblank time; no further programming will be necessary.
4939 *
4940 * If a platform hasn't been transitioned to atomic watermarks yet,
4941 * we'll continue to update watermarks the old way, if flags tell
4942 * us to.
4943 */
4944 if (dev_priv->display.initial_watermarks != NULL)
4945 dev_priv->display.initial_watermarks(pipe_config);
4946 else if (pipe_config->wm_changed)
92826fcd 4947 intel_update_watermarks(&crtc->base);
ac21b225
ML
4948}
4949
d032ffa0 4950static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
87d4300a
ML
4951{
4952 struct drm_device *dev = crtc->dev;
4953 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
d032ffa0 4954 struct drm_plane *p;
87d4300a
ML
4955 int pipe = intel_crtc->pipe;
4956
7cac945f 4957 intel_crtc_dpms_overlay_disable(intel_crtc);
27321ae8 4958
d032ffa0
ML
4959 drm_for_each_plane_mask(p, dev, plane_mask)
4960 to_intel_plane(p)->disable_plane(p, crtc);
f98551ae 4961
f99d7069
DV
4962 /*
4963 * FIXME: Once we grow proper nuclear flip support out of this we need
4964 * to compute the mask of flip planes precisely. For the time being
4965 * consider this a flip to a NULL plane.
4966 */
4967 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4968}
4969
f67a559d
JB
4970static void ironlake_crtc_enable(struct drm_crtc *crtc)
4971{
4972 struct drm_device *dev = crtc->dev;
4973 struct drm_i915_private *dev_priv = dev->dev_private;
4974 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4975 struct intel_encoder *encoder;
f67a559d 4976 int pipe = intel_crtc->pipe;
f67a559d 4977
53d9f4e9 4978 if (WARN_ON(intel_crtc->active))
f67a559d
JB
4979 return;
4980
81b088ca
VS
4981 if (intel_crtc->config->has_pch_encoder)
4982 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4983
6e3c9717 4984 if (intel_crtc->config->has_pch_encoder)
b14b1055
DV
4985 intel_prepare_shared_dpll(intel_crtc);
4986
6e3c9717 4987 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4988 intel_dp_set_m_n(intel_crtc, M1_N1);
29407aab
DV
4989
4990 intel_set_pipe_timings(intel_crtc);
4991
6e3c9717 4992 if (intel_crtc->config->has_pch_encoder) {
29407aab 4993 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4994 &intel_crtc->config->fdi_m_n, NULL);
29407aab
DV
4995 }
4996
4997 ironlake_set_pipeconf(crtc);
4998
f67a559d 4999 intel_crtc->active = true;
8664281b 5000
a72e4c9f 5001 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
8664281b 5002
f6736a1a 5003 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
5004 if (encoder->pre_enable)
5005 encoder->pre_enable(encoder);
f67a559d 5006
6e3c9717 5007 if (intel_crtc->config->has_pch_encoder) {
fff367c7
DV
5008 /* Note: FDI PLL enabling _must_ be done before we enable the
5009 * cpu pipes, hence this is separate from all the other fdi/pch
5010 * enabling. */
88cefb6c 5011 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
5012 } else {
5013 assert_fdi_tx_disabled(dev_priv, pipe);
5014 assert_fdi_rx_disabled(dev_priv, pipe);
5015 }
f67a559d 5016
b074cec8 5017 ironlake_pfit_enable(intel_crtc);
f67a559d 5018
9c54c0dd
JB
5019 /*
5020 * On ILK+ LUT must be loaded before the pipe is running but with
5021 * clocks enabled
5022 */
5023 intel_crtc_load_lut(crtc);
5024
1d5bf5d9
ID
5025 if (dev_priv->display.initial_watermarks != NULL)
5026 dev_priv->display.initial_watermarks(intel_crtc->config);
e1fdc473 5027 intel_enable_pipe(intel_crtc);
f67a559d 5028
6e3c9717 5029 if (intel_crtc->config->has_pch_encoder)
f67a559d 5030 ironlake_pch_enable(crtc);
c98e9dcf 5031
f9b61ff6
DV
5032 assert_vblank_disabled(crtc);
5033 drm_crtc_vblank_on(crtc);
5034
fa5c73b1
DV
5035 for_each_encoder_on_crtc(dev, crtc, encoder)
5036 encoder->enable(encoder);
61b77ddd
DV
5037
5038 if (HAS_PCH_CPT(dev))
a1520318 5039 cpt_verify_modeset(dev, intel_crtc->pipe);
37ca8d4c
VS
5040
5041 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5042 if (intel_crtc->config->has_pch_encoder)
5043 intel_wait_for_vblank(dev, pipe);
5044 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607
JB
5045}
5046
42db64ef
PZ
5047/* IPS only exists on ULT machines and is tied to pipe A. */
5048static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5049{
f5adf94e 5050 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
5051}
5052
4f771f10
PZ
5053static void haswell_crtc_enable(struct drm_crtc *crtc)
5054{
5055 struct drm_device *dev = crtc->dev;
5056 struct drm_i915_private *dev_priv = dev->dev_private;
5057 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5058 struct intel_encoder *encoder;
99d736a2
ML
5059 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
5060 struct intel_crtc_state *pipe_config =
5061 to_intel_crtc_state(crtc->state);
4f771f10 5062
53d9f4e9 5063 if (WARN_ON(intel_crtc->active))
4f771f10
PZ
5064 return;
5065
81b088ca
VS
5066 if (intel_crtc->config->has_pch_encoder)
5067 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5068 false);
5069
df8ad70c
DV
5070 if (intel_crtc_to_shared_dpll(intel_crtc))
5071 intel_enable_shared_dpll(intel_crtc);
5072
6e3c9717 5073 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 5074 intel_dp_set_m_n(intel_crtc, M1_N1);
229fca97
DV
5075
5076 intel_set_pipe_timings(intel_crtc);
5077
6e3c9717
ACO
5078 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
5079 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
5080 intel_crtc->config->pixel_multiplier - 1);
ebb69c95
CT
5081 }
5082
6e3c9717 5083 if (intel_crtc->config->has_pch_encoder) {
229fca97 5084 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 5085 &intel_crtc->config->fdi_m_n, NULL);
229fca97
DV
5086 }
5087
5088 haswell_set_pipeconf(crtc);
5089
5090 intel_set_pipe_csc(crtc);
5091
4f771f10 5092 intel_crtc->active = true;
8664281b 5093
6b698516
DV
5094 if (intel_crtc->config->has_pch_encoder)
5095 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5096 else
5097 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5098
7d4aefd0 5099 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10
PZ
5100 if (encoder->pre_enable)
5101 encoder->pre_enable(encoder);
7d4aefd0 5102 }
4f771f10 5103
d2d65408 5104 if (intel_crtc->config->has_pch_encoder)
4fe9467d 5105 dev_priv->display.fdi_link_train(crtc);
4fe9467d 5106
a65347ba 5107 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5108 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 5109
1c132b44 5110 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5111 skylake_pfit_enable(intel_crtc);
ff6d9f55 5112 else
1c132b44 5113 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
5114
5115 /*
5116 * On ILK+ LUT must be loaded before the pipe is running but with
5117 * clocks enabled
5118 */
5119 intel_crtc_load_lut(crtc);
5120
1f544388 5121 intel_ddi_set_pipe_settings(crtc);
a65347ba 5122 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5123 intel_ddi_enable_transcoder_func(crtc);
4f771f10 5124
1d5bf5d9
ID
5125 if (dev_priv->display.initial_watermarks != NULL)
5126 dev_priv->display.initial_watermarks(pipe_config);
5127 else
5128 intel_update_watermarks(crtc);
e1fdc473 5129 intel_enable_pipe(intel_crtc);
42db64ef 5130
6e3c9717 5131 if (intel_crtc->config->has_pch_encoder)
1507e5bd 5132 lpt_pch_enable(crtc);
4f771f10 5133
a65347ba 5134 if (intel_crtc->config->dp_encoder_is_mst)
0e32b39c
DA
5135 intel_ddi_set_vc_payload_alloc(crtc, true);
5136
f9b61ff6
DV
5137 assert_vblank_disabled(crtc);
5138 drm_crtc_vblank_on(crtc);
5139
8807e55b 5140 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 5141 encoder->enable(encoder);
8807e55b
JN
5142 intel_opregion_notify_encoder(encoder, true);
5143 }
4f771f10 5144
6b698516
DV
5145 if (intel_crtc->config->has_pch_encoder) {
5146 intel_wait_for_vblank(dev, pipe);
5147 intel_wait_for_vblank(dev, pipe);
5148 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
d2d65408
VS
5149 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5150 true);
6b698516 5151 }
d2d65408 5152
e4916946
PZ
5153 /* If we change the relative order between pipe/planes enabling, we need
5154 * to change the workaround. */
99d736a2
ML
5155 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5156 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5157 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5158 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5159 }
4f771f10
PZ
5160}
5161
bfd16b2a 5162static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
3f8dce3a
DV
5163{
5164 struct drm_device *dev = crtc->base.dev;
5165 struct drm_i915_private *dev_priv = dev->dev_private;
5166 int pipe = crtc->pipe;
5167
5168 /* To avoid upsetting the power well on haswell only disable the pfit if
5169 * it's in use. The hw state code will make sure we get this right. */
bfd16b2a 5170 if (force || crtc->config->pch_pfit.enabled) {
3f8dce3a
DV
5171 I915_WRITE(PF_CTL(pipe), 0);
5172 I915_WRITE(PF_WIN_POS(pipe), 0);
5173 I915_WRITE(PF_WIN_SZ(pipe), 0);
5174 }
5175}
5176
6be4a607
JB
5177static void ironlake_crtc_disable(struct drm_crtc *crtc)
5178{
5179 struct drm_device *dev = crtc->dev;
5180 struct drm_i915_private *dev_priv = dev->dev_private;
5181 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 5182 struct intel_encoder *encoder;
6be4a607 5183 int pipe = intel_crtc->pipe;
b52eb4dc 5184
37ca8d4c
VS
5185 if (intel_crtc->config->has_pch_encoder)
5186 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5187
ea9d758d
DV
5188 for_each_encoder_on_crtc(dev, crtc, encoder)
5189 encoder->disable(encoder);
5190
f9b61ff6
DV
5191 drm_crtc_vblank_off(crtc);
5192 assert_vblank_disabled(crtc);
5193
3860b2ec
VS
5194 /*
5195 * Sometimes spurious CPU pipe underruns happen when the
5196 * pipe is already disabled, but FDI RX/TX is still enabled.
5197 * Happens at least with VGA+HDMI cloning. Suppress them.
5198 */
5199 if (intel_crtc->config->has_pch_encoder)
5200 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5201
575f7ab7 5202 intel_disable_pipe(intel_crtc);
32f9d658 5203
bfd16b2a 5204 ironlake_pfit_disable(intel_crtc, false);
2c07245f 5205
3860b2ec 5206 if (intel_crtc->config->has_pch_encoder) {
5a74f70a 5207 ironlake_fdi_disable(crtc);
3860b2ec
VS
5208 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5209 }
5a74f70a 5210
bf49ec8c
DV
5211 for_each_encoder_on_crtc(dev, crtc, encoder)
5212 if (encoder->post_disable)
5213 encoder->post_disable(encoder);
2c07245f 5214
6e3c9717 5215 if (intel_crtc->config->has_pch_encoder) {
d925c59a 5216 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 5217
d925c59a 5218 if (HAS_PCH_CPT(dev)) {
f0f59a00
VS
5219 i915_reg_t reg;
5220 u32 temp;
5221
d925c59a
DV
5222 /* disable TRANS_DP_CTL */
5223 reg = TRANS_DP_CTL(pipe);
5224 temp = I915_READ(reg);
5225 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5226 TRANS_DP_PORT_SEL_MASK);
5227 temp |= TRANS_DP_PORT_SEL_NONE;
5228 I915_WRITE(reg, temp);
5229
5230 /* disable DPLL_SEL */
5231 temp = I915_READ(PCH_DPLL_SEL);
11887397 5232 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 5233 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 5234 }
e3421a18 5235
d925c59a
DV
5236 ironlake_fdi_pll_disable(intel_crtc);
5237 }
81b088ca
VS
5238
5239 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607 5240}
1b3c7a47 5241
4f771f10 5242static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 5243{
4f771f10
PZ
5244 struct drm_device *dev = crtc->dev;
5245 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 5246 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10 5247 struct intel_encoder *encoder;
6e3c9717 5248 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee7b9f93 5249
d2d65408
VS
5250 if (intel_crtc->config->has_pch_encoder)
5251 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5252 false);
5253
8807e55b
JN
5254 for_each_encoder_on_crtc(dev, crtc, encoder) {
5255 intel_opregion_notify_encoder(encoder, false);
4f771f10 5256 encoder->disable(encoder);
8807e55b 5257 }
4f771f10 5258
f9b61ff6
DV
5259 drm_crtc_vblank_off(crtc);
5260 assert_vblank_disabled(crtc);
5261
575f7ab7 5262 intel_disable_pipe(intel_crtc);
4f771f10 5263
6e3c9717 5264 if (intel_crtc->config->dp_encoder_is_mst)
a4bf214f
VS
5265 intel_ddi_set_vc_payload_alloc(crtc, false);
5266
a65347ba 5267 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5268 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 5269
1c132b44 5270 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5271 skylake_scaler_disable(intel_crtc);
ff6d9f55 5272 else
bfd16b2a 5273 ironlake_pfit_disable(intel_crtc, false);
4f771f10 5274
a65347ba 5275 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5276 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 5277
97b040aa
ID
5278 for_each_encoder_on_crtc(dev, crtc, encoder)
5279 if (encoder->post_disable)
5280 encoder->post_disable(encoder);
81b088ca 5281
92966a37
VS
5282 if (intel_crtc->config->has_pch_encoder) {
5283 lpt_disable_pch_transcoder(dev_priv);
503a74e9 5284 lpt_disable_iclkip(dev_priv);
92966a37
VS
5285 intel_ddi_fdi_disable(crtc);
5286
81b088ca
VS
5287 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5288 true);
92966a37 5289 }
4f771f10
PZ
5290}
5291
2dd24552
JB
5292static void i9xx_pfit_enable(struct intel_crtc *crtc)
5293{
5294 struct drm_device *dev = crtc->base.dev;
5295 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 5296 struct intel_crtc_state *pipe_config = crtc->config;
2dd24552 5297
681a8504 5298 if (!pipe_config->gmch_pfit.control)
2dd24552
JB
5299 return;
5300
2dd24552 5301 /*
c0b03411
DV
5302 * The panel fitter should only be adjusted whilst the pipe is disabled,
5303 * according to register description and PRM.
2dd24552 5304 */
c0b03411
DV
5305 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5306 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 5307
b074cec8
JB
5308 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5309 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
5310
5311 /* Border color in case we don't scale up to the full screen. Black by
5312 * default, change to something else for debugging. */
5313 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
5314}
5315
d05410f9
DA
5316static enum intel_display_power_domain port_to_power_domain(enum port port)
5317{
5318 switch (port) {
5319 case PORT_A:
6331a704 5320 return POWER_DOMAIN_PORT_DDI_A_LANES;
d05410f9 5321 case PORT_B:
6331a704 5322 return POWER_DOMAIN_PORT_DDI_B_LANES;
d05410f9 5323 case PORT_C:
6331a704 5324 return POWER_DOMAIN_PORT_DDI_C_LANES;
d05410f9 5325 case PORT_D:
6331a704 5326 return POWER_DOMAIN_PORT_DDI_D_LANES;
d8e19f99 5327 case PORT_E:
6331a704 5328 return POWER_DOMAIN_PORT_DDI_E_LANES;
d05410f9 5329 default:
b9fec167 5330 MISSING_CASE(port);
d05410f9
DA
5331 return POWER_DOMAIN_PORT_OTHER;
5332 }
5333}
5334
25f78f58
VS
5335static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5336{
5337 switch (port) {
5338 case PORT_A:
5339 return POWER_DOMAIN_AUX_A;
5340 case PORT_B:
5341 return POWER_DOMAIN_AUX_B;
5342 case PORT_C:
5343 return POWER_DOMAIN_AUX_C;
5344 case PORT_D:
5345 return POWER_DOMAIN_AUX_D;
5346 case PORT_E:
5347 /* FIXME: Check VBT for actual wiring of PORT E */
5348 return POWER_DOMAIN_AUX_D;
5349 default:
b9fec167 5350 MISSING_CASE(port);
25f78f58
VS
5351 return POWER_DOMAIN_AUX_A;
5352 }
5353}
5354
319be8ae
ID
5355enum intel_display_power_domain
5356intel_display_port_power_domain(struct intel_encoder *intel_encoder)
5357{
5358 struct drm_device *dev = intel_encoder->base.dev;
5359 struct intel_digital_port *intel_dig_port;
5360
5361 switch (intel_encoder->type) {
5362 case INTEL_OUTPUT_UNKNOWN:
5363 /* Only DDI platforms should ever use this output type */
5364 WARN_ON_ONCE(!HAS_DDI(dev));
5365 case INTEL_OUTPUT_DISPLAYPORT:
5366 case INTEL_OUTPUT_HDMI:
5367 case INTEL_OUTPUT_EDP:
5368 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 5369 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
5370 case INTEL_OUTPUT_DP_MST:
5371 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5372 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
5373 case INTEL_OUTPUT_ANALOG:
5374 return POWER_DOMAIN_PORT_CRT;
5375 case INTEL_OUTPUT_DSI:
5376 return POWER_DOMAIN_PORT_DSI;
5377 default:
5378 return POWER_DOMAIN_PORT_OTHER;
5379 }
5380}
5381
25f78f58
VS
5382enum intel_display_power_domain
5383intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5384{
5385 struct drm_device *dev = intel_encoder->base.dev;
5386 struct intel_digital_port *intel_dig_port;
5387
5388 switch (intel_encoder->type) {
5389 case INTEL_OUTPUT_UNKNOWN:
651174a4
ID
5390 case INTEL_OUTPUT_HDMI:
5391 /*
5392 * Only DDI platforms should ever use these output types.
5393 * We can get here after the HDMI detect code has already set
5394 * the type of the shared encoder. Since we can't be sure
5395 * what's the status of the given connectors, play safe and
5396 * run the DP detection too.
5397 */
25f78f58
VS
5398 WARN_ON_ONCE(!HAS_DDI(dev));
5399 case INTEL_OUTPUT_DISPLAYPORT:
5400 case INTEL_OUTPUT_EDP:
5401 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5402 return port_to_aux_power_domain(intel_dig_port->port);
5403 case INTEL_OUTPUT_DP_MST:
5404 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5405 return port_to_aux_power_domain(intel_dig_port->port);
5406 default:
b9fec167 5407 MISSING_CASE(intel_encoder->type);
25f78f58
VS
5408 return POWER_DOMAIN_AUX_A;
5409 }
5410}
5411
74bff5f9
ML
5412static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5413 struct intel_crtc_state *crtc_state)
77d22dca 5414{
319be8ae 5415 struct drm_device *dev = crtc->dev;
74bff5f9 5416 struct drm_encoder *encoder;
319be8ae
ID
5417 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5418 enum pipe pipe = intel_crtc->pipe;
77d22dca 5419 unsigned long mask;
74bff5f9 5420 enum transcoder transcoder = crtc_state->cpu_transcoder;
77d22dca 5421
74bff5f9 5422 if (!crtc_state->base.active)
292b990e
ML
5423 return 0;
5424
77d22dca
ID
5425 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5426 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
74bff5f9
ML
5427 if (crtc_state->pch_pfit.enabled ||
5428 crtc_state->pch_pfit.force_thru)
77d22dca
ID
5429 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5430
74bff5f9
ML
5431 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5432 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5433
319be8ae 5434 mask |= BIT(intel_display_port_power_domain(intel_encoder));
74bff5f9 5435 }
319be8ae 5436
77d22dca
ID
5437 return mask;
5438}
5439
74bff5f9
ML
5440static unsigned long
5441modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5442 struct intel_crtc_state *crtc_state)
77d22dca 5443{
292b990e
ML
5444 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5445 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5446 enum intel_display_power_domain domain;
5447 unsigned long domains, new_domains, old_domains;
77d22dca 5448
292b990e 5449 old_domains = intel_crtc->enabled_power_domains;
74bff5f9
ML
5450 intel_crtc->enabled_power_domains = new_domains =
5451 get_crtc_power_domains(crtc, crtc_state);
77d22dca 5452
292b990e
ML
5453 domains = new_domains & ~old_domains;
5454
5455 for_each_power_domain(domain, domains)
5456 intel_display_power_get(dev_priv, domain);
5457
5458 return old_domains & ~new_domains;
5459}
5460
5461static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5462 unsigned long domains)
5463{
5464 enum intel_display_power_domain domain;
5465
5466 for_each_power_domain(domain, domains)
5467 intel_display_power_put(dev_priv, domain);
5468}
77d22dca 5469
adafdc6f
MK
5470static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5471{
5472 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5473
5474 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5475 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5476 return max_cdclk_freq;
5477 else if (IS_CHERRYVIEW(dev_priv))
5478 return max_cdclk_freq*95/100;
5479 else if (INTEL_INFO(dev_priv)->gen < 4)
5480 return 2*max_cdclk_freq*90/100;
5481 else
5482 return max_cdclk_freq*90/100;
5483}
5484
560a7ae4
DL
5485static void intel_update_max_cdclk(struct drm_device *dev)
5486{
5487 struct drm_i915_private *dev_priv = dev->dev_private;
5488
ef11bdb3 5489 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
560a7ae4
DL
5490 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5491
5492 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5493 dev_priv->max_cdclk_freq = 675000;
5494 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5495 dev_priv->max_cdclk_freq = 540000;
5496 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5497 dev_priv->max_cdclk_freq = 450000;
5498 else
5499 dev_priv->max_cdclk_freq = 337500;
5500 } else if (IS_BROADWELL(dev)) {
5501 /*
5502 * FIXME with extra cooling we can allow
5503 * 540 MHz for ULX and 675 Mhz for ULT.
5504 * How can we know if extra cooling is
5505 * available? PCI ID, VTB, something else?
5506 */
5507 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5508 dev_priv->max_cdclk_freq = 450000;
5509 else if (IS_BDW_ULX(dev))
5510 dev_priv->max_cdclk_freq = 450000;
5511 else if (IS_BDW_ULT(dev))
5512 dev_priv->max_cdclk_freq = 540000;
5513 else
5514 dev_priv->max_cdclk_freq = 675000;
0904deaf
MK
5515 } else if (IS_CHERRYVIEW(dev)) {
5516 dev_priv->max_cdclk_freq = 320000;
560a7ae4
DL
5517 } else if (IS_VALLEYVIEW(dev)) {
5518 dev_priv->max_cdclk_freq = 400000;
5519 } else {
5520 /* otherwise assume cdclk is fixed */
5521 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5522 }
5523
adafdc6f
MK
5524 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5525
560a7ae4
DL
5526 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5527 dev_priv->max_cdclk_freq);
adafdc6f
MK
5528
5529 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5530 dev_priv->max_dotclk_freq);
560a7ae4
DL
5531}
5532
5533static void intel_update_cdclk(struct drm_device *dev)
5534{
5535 struct drm_i915_private *dev_priv = dev->dev_private;
5536
5537 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5538 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5539 dev_priv->cdclk_freq);
5540
5541 /*
5542 * Program the gmbus_freq based on the cdclk frequency.
5543 * BSpec erroneously claims we should aim for 4MHz, but
5544 * in fact 1MHz is the correct frequency.
5545 */
666a4537 5546 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
560a7ae4
DL
5547 /*
5548 * Program the gmbus_freq based on the cdclk frequency.
5549 * BSpec erroneously claims we should aim for 4MHz, but
5550 * in fact 1MHz is the correct frequency.
5551 */
5552 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5553 }
5554
5555 if (dev_priv->max_cdclk_freq == 0)
5556 intel_update_max_cdclk(dev);
5557}
5558
70d0c574 5559static void broxton_set_cdclk(struct drm_device *dev, int frequency)
f8437dd1
VK
5560{
5561 struct drm_i915_private *dev_priv = dev->dev_private;
5562 uint32_t divider;
5563 uint32_t ratio;
5564 uint32_t current_freq;
5565 int ret;
5566
5567 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5568 switch (frequency) {
5569 case 144000:
5570 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5571 ratio = BXT_DE_PLL_RATIO(60);
5572 break;
5573 case 288000:
5574 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5575 ratio = BXT_DE_PLL_RATIO(60);
5576 break;
5577 case 384000:
5578 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5579 ratio = BXT_DE_PLL_RATIO(60);
5580 break;
5581 case 576000:
5582 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5583 ratio = BXT_DE_PLL_RATIO(60);
5584 break;
5585 case 624000:
5586 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5587 ratio = BXT_DE_PLL_RATIO(65);
5588 break;
5589 case 19200:
5590 /*
5591 * Bypass frequency with DE PLL disabled. Init ratio, divider
5592 * to suppress GCC warning.
5593 */
5594 ratio = 0;
5595 divider = 0;
5596 break;
5597 default:
5598 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5599
5600 return;
5601 }
5602
5603 mutex_lock(&dev_priv->rps.hw_lock);
5604 /* Inform power controller of upcoming frequency change */
5605 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5606 0x80000000);
5607 mutex_unlock(&dev_priv->rps.hw_lock);
5608
5609 if (ret) {
5610 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5611 ret, frequency);
5612 return;
5613 }
5614
5615 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5616 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5617 current_freq = current_freq * 500 + 1000;
5618
5619 /*
5620 * DE PLL has to be disabled when
5621 * - setting to 19.2MHz (bypass, PLL isn't used)
5622 * - before setting to 624MHz (PLL needs toggling)
5623 * - before setting to any frequency from 624MHz (PLL needs toggling)
5624 */
5625 if (frequency == 19200 || frequency == 624000 ||
5626 current_freq == 624000) {
5627 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5628 /* Timeout 200us */
5629 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5630 1))
5631 DRM_ERROR("timout waiting for DE PLL unlock\n");
5632 }
5633
5634 if (frequency != 19200) {
5635 uint32_t val;
5636
5637 val = I915_READ(BXT_DE_PLL_CTL);
5638 val &= ~BXT_DE_PLL_RATIO_MASK;
5639 val |= ratio;
5640 I915_WRITE(BXT_DE_PLL_CTL, val);
5641
5642 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5643 /* Timeout 200us */
5644 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5645 DRM_ERROR("timeout waiting for DE PLL lock\n");
5646
5647 val = I915_READ(CDCLK_CTL);
5648 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5649 val |= divider;
5650 /*
5651 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5652 * enable otherwise.
5653 */
5654 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5655 if (frequency >= 500000)
5656 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5657
5658 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5659 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5660 val |= (frequency - 1000) / 500;
5661 I915_WRITE(CDCLK_CTL, val);
5662 }
5663
5664 mutex_lock(&dev_priv->rps.hw_lock);
5665 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5666 DIV_ROUND_UP(frequency, 25000));
5667 mutex_unlock(&dev_priv->rps.hw_lock);
5668
5669 if (ret) {
5670 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5671 ret, frequency);
5672 return;
5673 }
5674
a47871bd 5675 intel_update_cdclk(dev);
f8437dd1
VK
5676}
5677
5678void broxton_init_cdclk(struct drm_device *dev)
5679{
5680 struct drm_i915_private *dev_priv = dev->dev_private;
5681 uint32_t val;
5682
5683 /*
5684 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5685 * or else the reset will hang because there is no PCH to respond.
5686 * Move the handshake programming to initialization sequence.
5687 * Previously was left up to BIOS.
5688 */
5689 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5690 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5691 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5692
5693 /* Enable PG1 for cdclk */
5694 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5695
5696 /* check if cd clock is enabled */
5697 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5698 DRM_DEBUG_KMS("Display already initialized\n");
5699 return;
5700 }
5701
5702 /*
5703 * FIXME:
5704 * - The initial CDCLK needs to be read from VBT.
5705 * Need to make this change after VBT has changes for BXT.
5706 * - check if setting the max (or any) cdclk freq is really necessary
5707 * here, it belongs to modeset time
5708 */
5709 broxton_set_cdclk(dev, 624000);
5710
5711 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
22e02c0b
VS
5712 POSTING_READ(DBUF_CTL);
5713
f8437dd1
VK
5714 udelay(10);
5715
5716 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5717 DRM_ERROR("DBuf power enable timeout!\n");
5718}
5719
5720void broxton_uninit_cdclk(struct drm_device *dev)
5721{
5722 struct drm_i915_private *dev_priv = dev->dev_private;
5723
5724 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
22e02c0b
VS
5725 POSTING_READ(DBUF_CTL);
5726
f8437dd1
VK
5727 udelay(10);
5728
5729 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5730 DRM_ERROR("DBuf power disable timeout!\n");
5731
5732 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5733 broxton_set_cdclk(dev, 19200);
5734
5735 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5736}
5737
5d96d8af
DL
5738static const struct skl_cdclk_entry {
5739 unsigned int freq;
5740 unsigned int vco;
5741} skl_cdclk_frequencies[] = {
5742 { .freq = 308570, .vco = 8640 },
5743 { .freq = 337500, .vco = 8100 },
5744 { .freq = 432000, .vco = 8640 },
5745 { .freq = 450000, .vco = 8100 },
5746 { .freq = 540000, .vco = 8100 },
5747 { .freq = 617140, .vco = 8640 },
5748 { .freq = 675000, .vco = 8100 },
5749};
5750
5751static unsigned int skl_cdclk_decimal(unsigned int freq)
5752{
5753 return (freq - 1000) / 500;
5754}
5755
5756static unsigned int skl_cdclk_get_vco(unsigned int freq)
5757{
5758 unsigned int i;
5759
5760 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5761 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5762
5763 if (e->freq == freq)
5764 return e->vco;
5765 }
5766
5767 return 8100;
5768}
5769
5770static void
5771skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5772{
5773 unsigned int min_freq;
5774 u32 val;
5775
5776 /* select the minimum CDCLK before enabling DPLL 0 */
5777 val = I915_READ(CDCLK_CTL);
5778 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5779 val |= CDCLK_FREQ_337_308;
5780
5781 if (required_vco == 8640)
5782 min_freq = 308570;
5783 else
5784 min_freq = 337500;
5785
5786 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5787
5788 I915_WRITE(CDCLK_CTL, val);
5789 POSTING_READ(CDCLK_CTL);
5790
5791 /*
5792 * We always enable DPLL0 with the lowest link rate possible, but still
5793 * taking into account the VCO required to operate the eDP panel at the
5794 * desired frequency. The usual DP link rates operate with a VCO of
5795 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5796 * The modeset code is responsible for the selection of the exact link
5797 * rate later on, with the constraint of choosing a frequency that
5798 * works with required_vco.
5799 */
5800 val = I915_READ(DPLL_CTRL1);
5801
5802 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5803 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5804 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5805 if (required_vco == 8640)
5806 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5807 SKL_DPLL0);
5808 else
5809 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5810 SKL_DPLL0);
5811
5812 I915_WRITE(DPLL_CTRL1, val);
5813 POSTING_READ(DPLL_CTRL1);
5814
5815 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5816
5817 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5818 DRM_ERROR("DPLL0 not locked\n");
5819}
5820
5821static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5822{
5823 int ret;
5824 u32 val;
5825
5826 /* inform PCU we want to change CDCLK */
5827 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5828 mutex_lock(&dev_priv->rps.hw_lock);
5829 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5830 mutex_unlock(&dev_priv->rps.hw_lock);
5831
5832 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5833}
5834
5835static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5836{
5837 unsigned int i;
5838
5839 for (i = 0; i < 15; i++) {
5840 if (skl_cdclk_pcu_ready(dev_priv))
5841 return true;
5842 udelay(10);
5843 }
5844
5845 return false;
5846}
5847
5848static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5849{
560a7ae4 5850 struct drm_device *dev = dev_priv->dev;
5d96d8af
DL
5851 u32 freq_select, pcu_ack;
5852
5853 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5854
5855 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5856 DRM_ERROR("failed to inform PCU about cdclk change\n");
5857 return;
5858 }
5859
5860 /* set CDCLK_CTL */
5861 switch(freq) {
5862 case 450000:
5863 case 432000:
5864 freq_select = CDCLK_FREQ_450_432;
5865 pcu_ack = 1;
5866 break;
5867 case 540000:
5868 freq_select = CDCLK_FREQ_540;
5869 pcu_ack = 2;
5870 break;
5871 case 308570:
5872 case 337500:
5873 default:
5874 freq_select = CDCLK_FREQ_337_308;
5875 pcu_ack = 0;
5876 break;
5877 case 617140:
5878 case 675000:
5879 freq_select = CDCLK_FREQ_675_617;
5880 pcu_ack = 3;
5881 break;
5882 }
5883
5884 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5885 POSTING_READ(CDCLK_CTL);
5886
5887 /* inform PCU of the change */
5888 mutex_lock(&dev_priv->rps.hw_lock);
5889 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5890 mutex_unlock(&dev_priv->rps.hw_lock);
560a7ae4
DL
5891
5892 intel_update_cdclk(dev);
5d96d8af
DL
5893}
5894
5895void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5896{
5897 /* disable DBUF power */
5898 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5899 POSTING_READ(DBUF_CTL);
5900
5901 udelay(10);
5902
5903 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5904 DRM_ERROR("DBuf power disable timeout\n");
5905
ab96c1ee
ID
5906 /* disable DPLL0 */
5907 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5908 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5909 DRM_ERROR("Couldn't disable DPLL0\n");
5d96d8af
DL
5910}
5911
5912void skl_init_cdclk(struct drm_i915_private *dev_priv)
5913{
5d96d8af
DL
5914 unsigned int required_vco;
5915
39d9b85a
GW
5916 /* DPLL0 not enabled (happens on early BIOS versions) */
5917 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5918 /* enable DPLL0 */
5919 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5920 skl_dpll0_enable(dev_priv, required_vco);
5d96d8af
DL
5921 }
5922
5d96d8af
DL
5923 /* set CDCLK to the frequency the BIOS chose */
5924 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5925
5926 /* enable DBUF power */
5927 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5928 POSTING_READ(DBUF_CTL);
5929
5930 udelay(10);
5931
5932 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5933 DRM_ERROR("DBuf power enable timeout\n");
5934}
5935
c73666f3
SK
5936int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5937{
5938 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5939 uint32_t cdctl = I915_READ(CDCLK_CTL);
5940 int freq = dev_priv->skl_boot_cdclk;
5941
f1b391a5
SK
5942 /*
5943 * check if the pre-os intialized the display
5944 * There is SWF18 scratchpad register defined which is set by the
5945 * pre-os which can be used by the OS drivers to check the status
5946 */
5947 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5948 goto sanitize;
5949
c73666f3
SK
5950 /* Is PLL enabled and locked ? */
5951 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5952 goto sanitize;
5953
5954 /* DPLL okay; verify the cdclock
5955 *
5956 * Noticed in some instances that the freq selection is correct but
5957 * decimal part is programmed wrong from BIOS where pre-os does not
5958 * enable display. Verify the same as well.
5959 */
5960 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5961 /* All well; nothing to sanitize */
5962 return false;
5963sanitize:
5964 /*
5965 * As of now initialize with max cdclk till
5966 * we get dynamic cdclk support
5967 * */
5968 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5969 skl_init_cdclk(dev_priv);
5970
5971 /* we did have to sanitize */
5972 return true;
5973}
5974
30a970c6
JB
5975/* Adjust CDclk dividers to allow high res or save power if possible */
5976static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5977{
5978 struct drm_i915_private *dev_priv = dev->dev_private;
5979 u32 val, cmd;
5980
164dfd28
VK
5981 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5982 != dev_priv->cdclk_freq);
d60c4473 5983
dfcab17e 5984 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 5985 cmd = 2;
dfcab17e 5986 else if (cdclk == 266667)
30a970c6
JB
5987 cmd = 1;
5988 else
5989 cmd = 0;
5990
5991 mutex_lock(&dev_priv->rps.hw_lock);
5992 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5993 val &= ~DSPFREQGUAR_MASK;
5994 val |= (cmd << DSPFREQGUAR_SHIFT);
5995 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5996 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5997 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5998 50)) {
5999 DRM_ERROR("timed out waiting for CDclk change\n");
6000 }
6001 mutex_unlock(&dev_priv->rps.hw_lock);
6002
54433e91
VS
6003 mutex_lock(&dev_priv->sb_lock);
6004
dfcab17e 6005 if (cdclk == 400000) {
6bcda4f0 6006 u32 divider;
30a970c6 6007
6bcda4f0 6008 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6 6009
30a970c6
JB
6010 /* adjust cdclk divider */
6011 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
87d5d259 6012 val &= ~CCK_FREQUENCY_VALUES;
30a970c6
JB
6013 val |= divider;
6014 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
6015
6016 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
87d5d259 6017 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
a877e801
VS
6018 50))
6019 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
6020 }
6021
30a970c6
JB
6022 /* adjust self-refresh exit latency value */
6023 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
6024 val &= ~0x7f;
6025
6026 /*
6027 * For high bandwidth configs, we set a higher latency in the bunit
6028 * so that the core display fetch happens in time to avoid underruns.
6029 */
dfcab17e 6030 if (cdclk == 400000)
30a970c6
JB
6031 val |= 4500 / 250; /* 4.5 usec */
6032 else
6033 val |= 3000 / 250; /* 3.0 usec */
6034 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
54433e91 6035
a580516d 6036 mutex_unlock(&dev_priv->sb_lock);
30a970c6 6037
b6283055 6038 intel_update_cdclk(dev);
30a970c6
JB
6039}
6040
383c5a6a
VS
6041static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
6042{
6043 struct drm_i915_private *dev_priv = dev->dev_private;
6044 u32 val, cmd;
6045
164dfd28
VK
6046 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
6047 != dev_priv->cdclk_freq);
383c5a6a
VS
6048
6049 switch (cdclk) {
383c5a6a
VS
6050 case 333333:
6051 case 320000:
383c5a6a 6052 case 266667:
383c5a6a 6053 case 200000:
383c5a6a
VS
6054 break;
6055 default:
5f77eeb0 6056 MISSING_CASE(cdclk);
383c5a6a
VS
6057 return;
6058 }
6059
9d0d3fda
VS
6060 /*
6061 * Specs are full of misinformation, but testing on actual
6062 * hardware has shown that we just need to write the desired
6063 * CCK divider into the Punit register.
6064 */
6065 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
6066
383c5a6a
VS
6067 mutex_lock(&dev_priv->rps.hw_lock);
6068 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6069 val &= ~DSPFREQGUAR_MASK_CHV;
6070 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
6071 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6072 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6073 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
6074 50)) {
6075 DRM_ERROR("timed out waiting for CDclk change\n");
6076 }
6077 mutex_unlock(&dev_priv->rps.hw_lock);
6078
b6283055 6079 intel_update_cdclk(dev);
383c5a6a
VS
6080}
6081
30a970c6
JB
6082static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
6083 int max_pixclk)
6084{
6bcda4f0 6085 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
6cca3195 6086 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
29dc7ef3 6087
30a970c6
JB
6088 /*
6089 * Really only a few cases to deal with, as only 4 CDclks are supported:
6090 * 200MHz
6091 * 267MHz
29dc7ef3 6092 * 320/333MHz (depends on HPLL freq)
6cca3195
VS
6093 * 400MHz (VLV only)
6094 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6095 * of the lower bin and adjust if needed.
e37c67a1
VS
6096 *
6097 * We seem to get an unstable or solid color picture at 200MHz.
6098 * Not sure what's wrong. For now use 200MHz only when all pipes
6099 * are off.
30a970c6 6100 */
6cca3195
VS
6101 if (!IS_CHERRYVIEW(dev_priv) &&
6102 max_pixclk > freq_320*limit/100)
dfcab17e 6103 return 400000;
6cca3195 6104 else if (max_pixclk > 266667*limit/100)
29dc7ef3 6105 return freq_320;
e37c67a1 6106 else if (max_pixclk > 0)
dfcab17e 6107 return 266667;
e37c67a1
VS
6108 else
6109 return 200000;
30a970c6
JB
6110}
6111
f8437dd1
VK
6112static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
6113 int max_pixclk)
6114{
6115 /*
6116 * FIXME:
6117 * - remove the guardband, it's not needed on BXT
6118 * - set 19.2MHz bypass frequency if there are no active pipes
6119 */
6120 if (max_pixclk > 576000*9/10)
6121 return 624000;
6122 else if (max_pixclk > 384000*9/10)
6123 return 576000;
6124 else if (max_pixclk > 288000*9/10)
6125 return 384000;
6126 else if (max_pixclk > 144000*9/10)
6127 return 288000;
6128 else
6129 return 144000;
6130}
6131
e8788cbc 6132/* Compute the max pixel clock for new configuration. */
a821fc46
ACO
6133static int intel_mode_max_pixclk(struct drm_device *dev,
6134 struct drm_atomic_state *state)
30a970c6 6135{
565602d7
ML
6136 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
6137 struct drm_i915_private *dev_priv = dev->dev_private;
6138 struct drm_crtc *crtc;
6139 struct drm_crtc_state *crtc_state;
6140 unsigned max_pixclk = 0, i;
6141 enum pipe pipe;
30a970c6 6142
565602d7
ML
6143 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6144 sizeof(intel_state->min_pixclk));
304603f4 6145
565602d7
ML
6146 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6147 int pixclk = 0;
6148
6149 if (crtc_state->enable)
6150 pixclk = crtc_state->adjusted_mode.crtc_clock;
304603f4 6151
565602d7 6152 intel_state->min_pixclk[i] = pixclk;
30a970c6
JB
6153 }
6154
565602d7
ML
6155 for_each_pipe(dev_priv, pipe)
6156 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6157
30a970c6
JB
6158 return max_pixclk;
6159}
6160
27c329ed 6161static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
30a970c6 6162{
27c329ed
ML
6163 struct drm_device *dev = state->dev;
6164 struct drm_i915_private *dev_priv = dev->dev_private;
6165 int max_pixclk = intel_mode_max_pixclk(dev, state);
1a617b77
ML
6166 struct intel_atomic_state *intel_state =
6167 to_intel_atomic_state(state);
30a970c6 6168
304603f4
ACO
6169 if (max_pixclk < 0)
6170 return max_pixclk;
30a970c6 6171
1a617b77 6172 intel_state->cdclk = intel_state->dev_cdclk =
27c329ed 6173 valleyview_calc_cdclk(dev_priv, max_pixclk);
0a9ab303 6174
1a617b77
ML
6175 if (!intel_state->active_crtcs)
6176 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6177
27c329ed
ML
6178 return 0;
6179}
304603f4 6180
27c329ed
ML
6181static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
6182{
6183 struct drm_device *dev = state->dev;
6184 struct drm_i915_private *dev_priv = dev->dev_private;
6185 int max_pixclk = intel_mode_max_pixclk(dev, state);
1a617b77
ML
6186 struct intel_atomic_state *intel_state =
6187 to_intel_atomic_state(state);
85a96e7a 6188
27c329ed
ML
6189 if (max_pixclk < 0)
6190 return max_pixclk;
85a96e7a 6191
1a617b77 6192 intel_state->cdclk = intel_state->dev_cdclk =
27c329ed 6193 broxton_calc_cdclk(dev_priv, max_pixclk);
85a96e7a 6194
1a617b77
ML
6195 if (!intel_state->active_crtcs)
6196 intel_state->dev_cdclk = broxton_calc_cdclk(dev_priv, 0);
6197
27c329ed 6198 return 0;
30a970c6
JB
6199}
6200
1e69cd74
VS
6201static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6202{
6203 unsigned int credits, default_credits;
6204
6205 if (IS_CHERRYVIEW(dev_priv))
6206 default_credits = PFI_CREDIT(12);
6207 else
6208 default_credits = PFI_CREDIT(8);
6209
bfa7df01 6210 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
1e69cd74
VS
6211 /* CHV suggested value is 31 or 63 */
6212 if (IS_CHERRYVIEW(dev_priv))
fcc0008f 6213 credits = PFI_CREDIT_63;
1e69cd74
VS
6214 else
6215 credits = PFI_CREDIT(15);
6216 } else {
6217 credits = default_credits;
6218 }
6219
6220 /*
6221 * WA - write default credits before re-programming
6222 * FIXME: should we also set the resend bit here?
6223 */
6224 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6225 default_credits);
6226
6227 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6228 credits | PFI_CREDIT_RESEND);
6229
6230 /*
6231 * FIXME is this guaranteed to clear
6232 * immediately or should we poll for it?
6233 */
6234 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6235}
6236
27c329ed 6237static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
30a970c6 6238{
a821fc46 6239 struct drm_device *dev = old_state->dev;
30a970c6 6240 struct drm_i915_private *dev_priv = dev->dev_private;
1a617b77
ML
6241 struct intel_atomic_state *old_intel_state =
6242 to_intel_atomic_state(old_state);
6243 unsigned req_cdclk = old_intel_state->dev_cdclk;
30a970c6 6244
27c329ed
ML
6245 /*
6246 * FIXME: We can end up here with all power domains off, yet
6247 * with a CDCLK frequency other than the minimum. To account
6248 * for this take the PIPE-A power domain, which covers the HW
6249 * blocks needed for the following programming. This can be
6250 * removed once it's guaranteed that we get here either with
6251 * the minimum CDCLK set, or the required power domains
6252 * enabled.
6253 */
6254 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
738c05c0 6255
27c329ed
ML
6256 if (IS_CHERRYVIEW(dev))
6257 cherryview_set_cdclk(dev, req_cdclk);
6258 else
6259 valleyview_set_cdclk(dev, req_cdclk);
738c05c0 6260
27c329ed 6261 vlv_program_pfi_credits(dev_priv);
1e69cd74 6262
27c329ed 6263 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
30a970c6
JB
6264}
6265
89b667f8
JB
6266static void valleyview_crtc_enable(struct drm_crtc *crtc)
6267{
6268 struct drm_device *dev = crtc->dev;
a72e4c9f 6269 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8
JB
6270 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6271 struct intel_encoder *encoder;
6272 int pipe = intel_crtc->pipe;
89b667f8 6273
53d9f4e9 6274 if (WARN_ON(intel_crtc->active))
89b667f8
JB
6275 return;
6276
6e3c9717 6277 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6278 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6279
6280 intel_set_pipe_timings(intel_crtc);
6281
c14b0485
VS
6282 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6283 struct drm_i915_private *dev_priv = dev->dev_private;
6284
6285 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6286 I915_WRITE(CHV_CANVAS(pipe), 0);
6287 }
6288
5b18e57c
DV
6289 i9xx_set_pipeconf(intel_crtc);
6290
89b667f8 6291 intel_crtc->active = true;
89b667f8 6292
a72e4c9f 6293 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6294
89b667f8
JB
6295 for_each_encoder_on_crtc(dev, crtc, encoder)
6296 if (encoder->pre_pll_enable)
6297 encoder->pre_pll_enable(encoder);
6298
a65347ba 6299 if (!intel_crtc->config->has_dsi_encoder) {
c0b4c660
VS
6300 if (IS_CHERRYVIEW(dev)) {
6301 chv_prepare_pll(intel_crtc, intel_crtc->config);
6e3c9717 6302 chv_enable_pll(intel_crtc, intel_crtc->config);
c0b4c660
VS
6303 } else {
6304 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6e3c9717 6305 vlv_enable_pll(intel_crtc, intel_crtc->config);
c0b4c660 6306 }
9d556c99 6307 }
89b667f8
JB
6308
6309 for_each_encoder_on_crtc(dev, crtc, encoder)
6310 if (encoder->pre_enable)
6311 encoder->pre_enable(encoder);
6312
2dd24552
JB
6313 i9xx_pfit_enable(intel_crtc);
6314
63cbb074
VS
6315 intel_crtc_load_lut(crtc);
6316
e1fdc473 6317 intel_enable_pipe(intel_crtc);
be6a6f8e 6318
4b3a9526
VS
6319 assert_vblank_disabled(crtc);
6320 drm_crtc_vblank_on(crtc);
6321
f9b61ff6
DV
6322 for_each_encoder_on_crtc(dev, crtc, encoder)
6323 encoder->enable(encoder);
89b667f8
JB
6324}
6325
f13c2ef3
DV
6326static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6327{
6328 struct drm_device *dev = crtc->base.dev;
6329 struct drm_i915_private *dev_priv = dev->dev_private;
6330
6e3c9717
ACO
6331 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6332 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
f13c2ef3
DV
6333}
6334
0b8765c6 6335static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
6336{
6337 struct drm_device *dev = crtc->dev;
a72e4c9f 6338 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 6339 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6340 struct intel_encoder *encoder;
79e53945 6341 int pipe = intel_crtc->pipe;
79e53945 6342
53d9f4e9 6343 if (WARN_ON(intel_crtc->active))
f7abfe8b
CW
6344 return;
6345
f13c2ef3
DV
6346 i9xx_set_pll_dividers(intel_crtc);
6347
6e3c9717 6348 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6349 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6350
6351 intel_set_pipe_timings(intel_crtc);
6352
5b18e57c
DV
6353 i9xx_set_pipeconf(intel_crtc);
6354
f7abfe8b 6355 intel_crtc->active = true;
6b383a7f 6356
4a3436e8 6357 if (!IS_GEN2(dev))
a72e4c9f 6358 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6359
9d6d9f19
MK
6360 for_each_encoder_on_crtc(dev, crtc, encoder)
6361 if (encoder->pre_enable)
6362 encoder->pre_enable(encoder);
6363
f6736a1a
DV
6364 i9xx_enable_pll(intel_crtc);
6365
2dd24552
JB
6366 i9xx_pfit_enable(intel_crtc);
6367
63cbb074
VS
6368 intel_crtc_load_lut(crtc);
6369
f37fcc2a 6370 intel_update_watermarks(crtc);
e1fdc473 6371 intel_enable_pipe(intel_crtc);
be6a6f8e 6372
4b3a9526
VS
6373 assert_vblank_disabled(crtc);
6374 drm_crtc_vblank_on(crtc);
6375
f9b61ff6
DV
6376 for_each_encoder_on_crtc(dev, crtc, encoder)
6377 encoder->enable(encoder);
0b8765c6 6378}
79e53945 6379
87476d63
DV
6380static void i9xx_pfit_disable(struct intel_crtc *crtc)
6381{
6382 struct drm_device *dev = crtc->base.dev;
6383 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 6384
6e3c9717 6385 if (!crtc->config->gmch_pfit.control)
328d8e82 6386 return;
87476d63 6387
328d8e82 6388 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 6389
328d8e82
DV
6390 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6391 I915_READ(PFIT_CONTROL));
6392 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
6393}
6394
0b8765c6
JB
6395static void i9xx_crtc_disable(struct drm_crtc *crtc)
6396{
6397 struct drm_device *dev = crtc->dev;
6398 struct drm_i915_private *dev_priv = dev->dev_private;
6399 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6400 struct intel_encoder *encoder;
0b8765c6 6401 int pipe = intel_crtc->pipe;
ef9c3aee 6402
6304cd91
VS
6403 /*
6404 * On gen2 planes are double buffered but the pipe isn't, so we must
6405 * wait for planes to fully turn off before disabling the pipe.
564ed191
ID
6406 * We also need to wait on all gmch platforms because of the
6407 * self-refresh mode constraint explained above.
6304cd91 6408 */
564ed191 6409 intel_wait_for_vblank(dev, pipe);
6304cd91 6410
4b3a9526
VS
6411 for_each_encoder_on_crtc(dev, crtc, encoder)
6412 encoder->disable(encoder);
6413
f9b61ff6
DV
6414 drm_crtc_vblank_off(crtc);
6415 assert_vblank_disabled(crtc);
6416
575f7ab7 6417 intel_disable_pipe(intel_crtc);
24a1f16d 6418
87476d63 6419 i9xx_pfit_disable(intel_crtc);
24a1f16d 6420
89b667f8
JB
6421 for_each_encoder_on_crtc(dev, crtc, encoder)
6422 if (encoder->post_disable)
6423 encoder->post_disable(encoder);
6424
a65347ba 6425 if (!intel_crtc->config->has_dsi_encoder) {
076ed3b2
CML
6426 if (IS_CHERRYVIEW(dev))
6427 chv_disable_pll(dev_priv, pipe);
6428 else if (IS_VALLEYVIEW(dev))
6429 vlv_disable_pll(dev_priv, pipe);
6430 else
1c4e0274 6431 i9xx_disable_pll(intel_crtc);
076ed3b2 6432 }
0b8765c6 6433
d6db995f
VS
6434 for_each_encoder_on_crtc(dev, crtc, encoder)
6435 if (encoder->post_pll_disable)
6436 encoder->post_pll_disable(encoder);
6437
4a3436e8 6438 if (!IS_GEN2(dev))
a72e4c9f 6439 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
0b8765c6
JB
6440}
6441
b17d48e2
ML
6442static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
6443{
6444 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6445 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6446 enum intel_display_power_domain domain;
6447 unsigned long domains;
6448
6449 if (!intel_crtc->active)
6450 return;
6451
a539205a 6452 if (to_intel_plane_state(crtc->primary->state)->visible) {
fc32b1fd
ML
6453 WARN_ON(intel_crtc->unpin_work);
6454
a539205a 6455 intel_pre_disable_primary(crtc);
54a41961
ML
6456
6457 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
6458 to_intel_plane_state(crtc->primary->state)->visible = false;
a539205a
ML
6459 }
6460
b17d48e2 6461 dev_priv->display.crtc_disable(crtc);
37d9078b 6462 intel_crtc->active = false;
58f9c0bc 6463 intel_fbc_disable(intel_crtc);
37d9078b 6464 intel_update_watermarks(crtc);
1f7457b1 6465 intel_disable_shared_dpll(intel_crtc);
b17d48e2
ML
6466
6467 domains = intel_crtc->enabled_power_domains;
6468 for_each_power_domain(domain, domains)
6469 intel_display_power_put(dev_priv, domain);
6470 intel_crtc->enabled_power_domains = 0;
565602d7
ML
6471
6472 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6473 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
b17d48e2
ML
6474}
6475
6b72d486
ML
6476/*
6477 * turn all crtc's off, but do not adjust state
6478 * This has to be paired with a call to intel_modeset_setup_hw_state.
6479 */
70e0bd74 6480int intel_display_suspend(struct drm_device *dev)
ee7b9f93 6481{
e2c8b870 6482 struct drm_i915_private *dev_priv = to_i915(dev);
70e0bd74 6483 struct drm_atomic_state *state;
e2c8b870 6484 int ret;
70e0bd74 6485
e2c8b870
ML
6486 state = drm_atomic_helper_suspend(dev);
6487 ret = PTR_ERR_OR_ZERO(state);
70e0bd74
ML
6488 if (ret)
6489 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
e2c8b870
ML
6490 else
6491 dev_priv->modeset_restore_state = state;
70e0bd74 6492 return ret;
ee7b9f93
JB
6493}
6494
ea5b213a 6495void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 6496{
4ef69c7a 6497 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 6498
ea5b213a
CW
6499 drm_encoder_cleanup(encoder);
6500 kfree(intel_encoder);
7e7d76c3
JB
6501}
6502
0a91ca29
DV
6503/* Cross check the actual hw state with our own modeset state tracking (and it's
6504 * internal consistency). */
b980514c 6505static void intel_connector_check_state(struct intel_connector *connector)
79e53945 6506{
35dd3c64
ML
6507 struct drm_crtc *crtc = connector->base.state->crtc;
6508
6509 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6510 connector->base.base.id,
6511 connector->base.name);
6512
0a91ca29 6513 if (connector->get_hw_state(connector)) {
e85376cb 6514 struct intel_encoder *encoder = connector->encoder;
35dd3c64 6515 struct drm_connector_state *conn_state = connector->base.state;
0a91ca29 6516
35dd3c64
ML
6517 I915_STATE_WARN(!crtc,
6518 "connector enabled without attached crtc\n");
0a91ca29 6519
35dd3c64
ML
6520 if (!crtc)
6521 return;
6522
6523 I915_STATE_WARN(!crtc->state->active,
6524 "connector is active, but attached crtc isn't\n");
6525
e85376cb 6526 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
35dd3c64
ML
6527 return;
6528
e85376cb 6529 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
35dd3c64
ML
6530 "atomic encoder doesn't match attached encoder\n");
6531
e85376cb 6532 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
35dd3c64
ML
6533 "attached encoder crtc differs from connector crtc\n");
6534 } else {
4d688a2a
ML
6535 I915_STATE_WARN(crtc && crtc->state->active,
6536 "attached crtc is active, but connector isn't\n");
35dd3c64
ML
6537 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6538 "best encoder set without crtc!\n");
0a91ca29 6539 }
79e53945
JB
6540}
6541
08d9bc92
ACO
6542int intel_connector_init(struct intel_connector *connector)
6543{
5350a031 6544 drm_atomic_helper_connector_reset(&connector->base);
08d9bc92 6545
5350a031 6546 if (!connector->base.state)
08d9bc92
ACO
6547 return -ENOMEM;
6548
08d9bc92
ACO
6549 return 0;
6550}
6551
6552struct intel_connector *intel_connector_alloc(void)
6553{
6554 struct intel_connector *connector;
6555
6556 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6557 if (!connector)
6558 return NULL;
6559
6560 if (intel_connector_init(connector) < 0) {
6561 kfree(connector);
6562 return NULL;
6563 }
6564
6565 return connector;
6566}
6567
f0947c37
DV
6568/* Simple connector->get_hw_state implementation for encoders that support only
6569 * one connector and no cloning and hence the encoder state determines the state
6570 * of the connector. */
6571bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 6572{
24929352 6573 enum pipe pipe = 0;
f0947c37 6574 struct intel_encoder *encoder = connector->encoder;
ea5b213a 6575
f0947c37 6576 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
6577}
6578
6d293983 6579static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
d272ddfa 6580{
6d293983
ACO
6581 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6582 return crtc_state->fdi_lanes;
d272ddfa
VS
6583
6584 return 0;
6585}
6586
6d293983 6587static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5cec258b 6588 struct intel_crtc_state *pipe_config)
1857e1da 6589{
6d293983
ACO
6590 struct drm_atomic_state *state = pipe_config->base.state;
6591 struct intel_crtc *other_crtc;
6592 struct intel_crtc_state *other_crtc_state;
6593
1857e1da
DV
6594 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6595 pipe_name(pipe), pipe_config->fdi_lanes);
6596 if (pipe_config->fdi_lanes > 4) {
6597 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6598 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6599 return -EINVAL;
1857e1da
DV
6600 }
6601
bafb6553 6602 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
6603 if (pipe_config->fdi_lanes > 2) {
6604 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6605 pipe_config->fdi_lanes);
6d293983 6606 return -EINVAL;
1857e1da 6607 } else {
6d293983 6608 return 0;
1857e1da
DV
6609 }
6610 }
6611
6612 if (INTEL_INFO(dev)->num_pipes == 2)
6d293983 6613 return 0;
1857e1da
DV
6614
6615 /* Ivybridge 3 pipe is really complicated */
6616 switch (pipe) {
6617 case PIPE_A:
6d293983 6618 return 0;
1857e1da 6619 case PIPE_B:
6d293983
ACO
6620 if (pipe_config->fdi_lanes <= 2)
6621 return 0;
6622
6623 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6624 other_crtc_state =
6625 intel_atomic_get_crtc_state(state, other_crtc);
6626 if (IS_ERR(other_crtc_state))
6627 return PTR_ERR(other_crtc_state);
6628
6629 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
1857e1da
DV
6630 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6631 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6632 return -EINVAL;
1857e1da 6633 }
6d293983 6634 return 0;
1857e1da 6635 case PIPE_C:
251cc67c
VS
6636 if (pipe_config->fdi_lanes > 2) {
6637 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6638 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6639 return -EINVAL;
251cc67c 6640 }
6d293983
ACO
6641
6642 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6643 other_crtc_state =
6644 intel_atomic_get_crtc_state(state, other_crtc);
6645 if (IS_ERR(other_crtc_state))
6646 return PTR_ERR(other_crtc_state);
6647
6648 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
1857e1da 6649 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
6d293983 6650 return -EINVAL;
1857e1da 6651 }
6d293983 6652 return 0;
1857e1da
DV
6653 default:
6654 BUG();
6655 }
6656}
6657
e29c22c0
DV
6658#define RETRY 1
6659static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5cec258b 6660 struct intel_crtc_state *pipe_config)
877d48d5 6661{
1857e1da 6662 struct drm_device *dev = intel_crtc->base.dev;
7c5f93b0 6663 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6d293983
ACO
6664 int lane, link_bw, fdi_dotclock, ret;
6665 bool needs_recompute = false;
877d48d5 6666
e29c22c0 6667retry:
877d48d5
DV
6668 /* FDI is a binary signal running at ~2.7GHz, encoding
6669 * each output octet as 10 bits. The actual frequency
6670 * is stored as a divider into a 100MHz clock, and the
6671 * mode pixel clock is stored in units of 1KHz.
6672 * Hence the bw of each lane in terms of the mode signal
6673 * is:
6674 */
6675 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6676
241bfc38 6677 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 6678
2bd89a07 6679 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
6680 pipe_config->pipe_bpp);
6681
6682 pipe_config->fdi_lanes = lane;
6683
2bd89a07 6684 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 6685 link_bw, &pipe_config->fdi_m_n);
1857e1da 6686
6d293983
ACO
6687 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6688 intel_crtc->pipe, pipe_config);
6689 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
e29c22c0
DV
6690 pipe_config->pipe_bpp -= 2*3;
6691 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6692 pipe_config->pipe_bpp);
6693 needs_recompute = true;
6694 pipe_config->bw_constrained = true;
6695
6696 goto retry;
6697 }
6698
6699 if (needs_recompute)
6700 return RETRY;
6701
6d293983 6702 return ret;
877d48d5
DV
6703}
6704
8cfb3407
VS
6705static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6706 struct intel_crtc_state *pipe_config)
6707{
6708 if (pipe_config->pipe_bpp > 24)
6709 return false;
6710
6711 /* HSW can handle pixel rate up to cdclk? */
6712 if (IS_HASWELL(dev_priv->dev))
6713 return true;
6714
6715 /*
b432e5cf
VS
6716 * We compare against max which means we must take
6717 * the increased cdclk requirement into account when
6718 * calculating the new cdclk.
6719 *
6720 * Should measure whether using a lower cdclk w/o IPS
8cfb3407
VS
6721 */
6722 return ilk_pipe_pixel_rate(pipe_config) <=
6723 dev_priv->max_cdclk_freq * 95 / 100;
6724}
6725
42db64ef 6726static void hsw_compute_ips_config(struct intel_crtc *crtc,
5cec258b 6727 struct intel_crtc_state *pipe_config)
42db64ef 6728{
8cfb3407
VS
6729 struct drm_device *dev = crtc->base.dev;
6730 struct drm_i915_private *dev_priv = dev->dev_private;
6731
d330a953 6732 pipe_config->ips_enabled = i915.enable_ips &&
8cfb3407
VS
6733 hsw_crtc_supports_ips(crtc) &&
6734 pipe_config_supports_ips(dev_priv, pipe_config);
42db64ef
PZ
6735}
6736
39acb4aa
VS
6737static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6738{
6739 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6740
6741 /* GDG double wide on either pipe, otherwise pipe A only */
6742 return INTEL_INFO(dev_priv)->gen < 4 &&
6743 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6744}
6745
a43f6e0f 6746static int intel_crtc_compute_config(struct intel_crtc *crtc,
5cec258b 6747 struct intel_crtc_state *pipe_config)
79e53945 6748{
a43f6e0f 6749 struct drm_device *dev = crtc->base.dev;
8bd31e67 6750 struct drm_i915_private *dev_priv = dev->dev_private;
7c5f93b0 6751 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
89749350 6752
ad3a4479 6753 /* FIXME should check pixel clock limits on all platforms */
cf532bb2 6754 if (INTEL_INFO(dev)->gen < 4) {
39acb4aa 6755 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
cf532bb2
VS
6756
6757 /*
39acb4aa 6758 * Enable double wide mode when the dot clock
cf532bb2 6759 * is > 90% of the (display) core speed.
cf532bb2 6760 */
39acb4aa
VS
6761 if (intel_crtc_supports_double_wide(crtc) &&
6762 adjusted_mode->crtc_clock > clock_limit) {
ad3a4479 6763 clock_limit *= 2;
cf532bb2 6764 pipe_config->double_wide = true;
ad3a4479
VS
6765 }
6766
39acb4aa
VS
6767 if (adjusted_mode->crtc_clock > clock_limit) {
6768 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6769 adjusted_mode->crtc_clock, clock_limit,
6770 yesno(pipe_config->double_wide));
e29c22c0 6771 return -EINVAL;
39acb4aa 6772 }
2c07245f 6773 }
89749350 6774
1d1d0e27
VS
6775 /*
6776 * Pipe horizontal size must be even in:
6777 * - DVO ganged mode
6778 * - LVDS dual channel mode
6779 * - Double wide pipe
6780 */
a93e255f 6781 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
6782 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6783 pipe_config->pipe_src_w &= ~1;
6784
8693a824
DL
6785 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6786 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
6787 */
6788 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
aad941d5 6789 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
e29c22c0 6790 return -EINVAL;
44f46b42 6791
f5adf94e 6792 if (HAS_IPS(dev))
a43f6e0f
DV
6793 hsw_compute_ips_config(crtc, pipe_config);
6794
877d48d5 6795 if (pipe_config->has_pch_encoder)
a43f6e0f 6796 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 6797
cf5a15be 6798 return 0;
79e53945
JB
6799}
6800
1652d19e
VS
6801static int skylake_get_display_clock_speed(struct drm_device *dev)
6802{
6803 struct drm_i915_private *dev_priv = to_i915(dev);
6804 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6805 uint32_t cdctl = I915_READ(CDCLK_CTL);
6806 uint32_t linkrate;
6807
414355a7 6808 if (!(lcpll1 & LCPLL_PLL_ENABLE))
1652d19e 6809 return 24000; /* 24MHz is the cd freq with NSSC ref */
1652d19e
VS
6810
6811 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6812 return 540000;
6813
6814 linkrate = (I915_READ(DPLL_CTRL1) &
71cd8423 6815 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
1652d19e 6816
71cd8423
DL
6817 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6818 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
1652d19e
VS
6819 /* vco 8640 */
6820 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6821 case CDCLK_FREQ_450_432:
6822 return 432000;
6823 case CDCLK_FREQ_337_308:
6824 return 308570;
6825 case CDCLK_FREQ_675_617:
6826 return 617140;
6827 default:
6828 WARN(1, "Unknown cd freq selection\n");
6829 }
6830 } else {
6831 /* vco 8100 */
6832 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6833 case CDCLK_FREQ_450_432:
6834 return 450000;
6835 case CDCLK_FREQ_337_308:
6836 return 337500;
6837 case CDCLK_FREQ_675_617:
6838 return 675000;
6839 default:
6840 WARN(1, "Unknown cd freq selection\n");
6841 }
6842 }
6843
6844 /* error case, do as if DPLL0 isn't enabled */
6845 return 24000;
6846}
6847
acd3f3d3
BP
6848static int broxton_get_display_clock_speed(struct drm_device *dev)
6849{
6850 struct drm_i915_private *dev_priv = to_i915(dev);
6851 uint32_t cdctl = I915_READ(CDCLK_CTL);
6852 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6853 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6854 int cdclk;
6855
6856 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6857 return 19200;
6858
6859 cdclk = 19200 * pll_ratio / 2;
6860
6861 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6862 case BXT_CDCLK_CD2X_DIV_SEL_1:
6863 return cdclk; /* 576MHz or 624MHz */
6864 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6865 return cdclk * 2 / 3; /* 384MHz */
6866 case BXT_CDCLK_CD2X_DIV_SEL_2:
6867 return cdclk / 2; /* 288MHz */
6868 case BXT_CDCLK_CD2X_DIV_SEL_4:
6869 return cdclk / 4; /* 144MHz */
6870 }
6871
6872 /* error case, do as if DE PLL isn't enabled */
6873 return 19200;
6874}
6875
1652d19e
VS
6876static int broadwell_get_display_clock_speed(struct drm_device *dev)
6877{
6878 struct drm_i915_private *dev_priv = dev->dev_private;
6879 uint32_t lcpll = I915_READ(LCPLL_CTL);
6880 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6881
6882 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6883 return 800000;
6884 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6885 return 450000;
6886 else if (freq == LCPLL_CLK_FREQ_450)
6887 return 450000;
6888 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6889 return 540000;
6890 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6891 return 337500;
6892 else
6893 return 675000;
6894}
6895
6896static int haswell_get_display_clock_speed(struct drm_device *dev)
6897{
6898 struct drm_i915_private *dev_priv = dev->dev_private;
6899 uint32_t lcpll = I915_READ(LCPLL_CTL);
6900 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6901
6902 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6903 return 800000;
6904 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6905 return 450000;
6906 else if (freq == LCPLL_CLK_FREQ_450)
6907 return 450000;
6908 else if (IS_HSW_ULT(dev))
6909 return 337500;
6910 else
6911 return 540000;
79e53945
JB
6912}
6913
25eb05fc
JB
6914static int valleyview_get_display_clock_speed(struct drm_device *dev)
6915{
bfa7df01
VS
6916 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6917 CCK_DISPLAY_CLOCK_CONTROL);
25eb05fc
JB
6918}
6919
b37a6434
VS
6920static int ilk_get_display_clock_speed(struct drm_device *dev)
6921{
6922 return 450000;
6923}
6924
e70236a8
JB
6925static int i945_get_display_clock_speed(struct drm_device *dev)
6926{
6927 return 400000;
6928}
79e53945 6929
e70236a8 6930static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 6931{
e907f170 6932 return 333333;
e70236a8 6933}
79e53945 6934
e70236a8
JB
6935static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6936{
6937 return 200000;
6938}
79e53945 6939
257a7ffc
DV
6940static int pnv_get_display_clock_speed(struct drm_device *dev)
6941{
6942 u16 gcfgc = 0;
6943
6944 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6945
6946 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6947 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
e907f170 6948 return 266667;
257a7ffc 6949 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
e907f170 6950 return 333333;
257a7ffc 6951 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
e907f170 6952 return 444444;
257a7ffc
DV
6953 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6954 return 200000;
6955 default:
6956 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6957 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
e907f170 6958 return 133333;
257a7ffc 6959 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
e907f170 6960 return 166667;
257a7ffc
DV
6961 }
6962}
6963
e70236a8
JB
6964static int i915gm_get_display_clock_speed(struct drm_device *dev)
6965{
6966 u16 gcfgc = 0;
79e53945 6967
e70236a8
JB
6968 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6969
6970 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
e907f170 6971 return 133333;
e70236a8
JB
6972 else {
6973 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6974 case GC_DISPLAY_CLOCK_333_MHZ:
e907f170 6975 return 333333;
e70236a8
JB
6976 default:
6977 case GC_DISPLAY_CLOCK_190_200_MHZ:
6978 return 190000;
79e53945 6979 }
e70236a8
JB
6980 }
6981}
6982
6983static int i865_get_display_clock_speed(struct drm_device *dev)
6984{
e907f170 6985 return 266667;
e70236a8
JB
6986}
6987
1b1d2716 6988static int i85x_get_display_clock_speed(struct drm_device *dev)
e70236a8
JB
6989{
6990 u16 hpllcc = 0;
1b1d2716 6991
65cd2b3f
VS
6992 /*
6993 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6994 * encoding is different :(
6995 * FIXME is this the right way to detect 852GM/852GMV?
6996 */
6997 if (dev->pdev->revision == 0x1)
6998 return 133333;
6999
1b1d2716
VS
7000 pci_bus_read_config_word(dev->pdev->bus,
7001 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
7002
e70236a8
JB
7003 /* Assume that the hardware is in the high speed state. This
7004 * should be the default.
7005 */
7006 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
7007 case GC_CLOCK_133_200:
1b1d2716 7008 case GC_CLOCK_133_200_2:
e70236a8
JB
7009 case GC_CLOCK_100_200:
7010 return 200000;
7011 case GC_CLOCK_166_250:
7012 return 250000;
7013 case GC_CLOCK_100_133:
e907f170 7014 return 133333;
1b1d2716
VS
7015 case GC_CLOCK_133_266:
7016 case GC_CLOCK_133_266_2:
7017 case GC_CLOCK_166_266:
7018 return 266667;
e70236a8 7019 }
79e53945 7020
e70236a8
JB
7021 /* Shouldn't happen */
7022 return 0;
7023}
79e53945 7024
e70236a8
JB
7025static int i830_get_display_clock_speed(struct drm_device *dev)
7026{
e907f170 7027 return 133333;
79e53945
JB
7028}
7029
34edce2f
VS
7030static unsigned int intel_hpll_vco(struct drm_device *dev)
7031{
7032 struct drm_i915_private *dev_priv = dev->dev_private;
7033 static const unsigned int blb_vco[8] = {
7034 [0] = 3200000,
7035 [1] = 4000000,
7036 [2] = 5333333,
7037 [3] = 4800000,
7038 [4] = 6400000,
7039 };
7040 static const unsigned int pnv_vco[8] = {
7041 [0] = 3200000,
7042 [1] = 4000000,
7043 [2] = 5333333,
7044 [3] = 4800000,
7045 [4] = 2666667,
7046 };
7047 static const unsigned int cl_vco[8] = {
7048 [0] = 3200000,
7049 [1] = 4000000,
7050 [2] = 5333333,
7051 [3] = 6400000,
7052 [4] = 3333333,
7053 [5] = 3566667,
7054 [6] = 4266667,
7055 };
7056 static const unsigned int elk_vco[8] = {
7057 [0] = 3200000,
7058 [1] = 4000000,
7059 [2] = 5333333,
7060 [3] = 4800000,
7061 };
7062 static const unsigned int ctg_vco[8] = {
7063 [0] = 3200000,
7064 [1] = 4000000,
7065 [2] = 5333333,
7066 [3] = 6400000,
7067 [4] = 2666667,
7068 [5] = 4266667,
7069 };
7070 const unsigned int *vco_table;
7071 unsigned int vco;
7072 uint8_t tmp = 0;
7073
7074 /* FIXME other chipsets? */
7075 if (IS_GM45(dev))
7076 vco_table = ctg_vco;
7077 else if (IS_G4X(dev))
7078 vco_table = elk_vco;
7079 else if (IS_CRESTLINE(dev))
7080 vco_table = cl_vco;
7081 else if (IS_PINEVIEW(dev))
7082 vco_table = pnv_vco;
7083 else if (IS_G33(dev))
7084 vco_table = blb_vco;
7085 else
7086 return 0;
7087
7088 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
7089
7090 vco = vco_table[tmp & 0x7];
7091 if (vco == 0)
7092 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7093 else
7094 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7095
7096 return vco;
7097}
7098
7099static int gm45_get_display_clock_speed(struct drm_device *dev)
7100{
7101 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7102 uint16_t tmp = 0;
7103
7104 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7105
7106 cdclk_sel = (tmp >> 12) & 0x1;
7107
7108 switch (vco) {
7109 case 2666667:
7110 case 4000000:
7111 case 5333333:
7112 return cdclk_sel ? 333333 : 222222;
7113 case 3200000:
7114 return cdclk_sel ? 320000 : 228571;
7115 default:
7116 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7117 return 222222;
7118 }
7119}
7120
7121static int i965gm_get_display_clock_speed(struct drm_device *dev)
7122{
7123 static const uint8_t div_3200[] = { 16, 10, 8 };
7124 static const uint8_t div_4000[] = { 20, 12, 10 };
7125 static const uint8_t div_5333[] = { 24, 16, 14 };
7126 const uint8_t *div_table;
7127 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7128 uint16_t tmp = 0;
7129
7130 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7131
7132 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7133
7134 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7135 goto fail;
7136
7137 switch (vco) {
7138 case 3200000:
7139 div_table = div_3200;
7140 break;
7141 case 4000000:
7142 div_table = div_4000;
7143 break;
7144 case 5333333:
7145 div_table = div_5333;
7146 break;
7147 default:
7148 goto fail;
7149 }
7150
7151 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7152
caf4e252 7153fail:
34edce2f
VS
7154 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7155 return 200000;
7156}
7157
7158static int g33_get_display_clock_speed(struct drm_device *dev)
7159{
7160 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7161 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7162 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7163 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7164 const uint8_t *div_table;
7165 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7166 uint16_t tmp = 0;
7167
7168 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7169
7170 cdclk_sel = (tmp >> 4) & 0x7;
7171
7172 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7173 goto fail;
7174
7175 switch (vco) {
7176 case 3200000:
7177 div_table = div_3200;
7178 break;
7179 case 4000000:
7180 div_table = div_4000;
7181 break;
7182 case 4800000:
7183 div_table = div_4800;
7184 break;
7185 case 5333333:
7186 div_table = div_5333;
7187 break;
7188 default:
7189 goto fail;
7190 }
7191
7192 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7193
caf4e252 7194fail:
34edce2f
VS
7195 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7196 return 190476;
7197}
7198
2c07245f 7199static void
a65851af 7200intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 7201{
a65851af
VS
7202 while (*num > DATA_LINK_M_N_MASK ||
7203 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
7204 *num >>= 1;
7205 *den >>= 1;
7206 }
7207}
7208
a65851af
VS
7209static void compute_m_n(unsigned int m, unsigned int n,
7210 uint32_t *ret_m, uint32_t *ret_n)
7211{
7212 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7213 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7214 intel_reduce_m_n_ratio(ret_m, ret_n);
7215}
7216
e69d0bc1
DV
7217void
7218intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7219 int pixel_clock, int link_clock,
7220 struct intel_link_m_n *m_n)
2c07245f 7221{
e69d0bc1 7222 m_n->tu = 64;
a65851af
VS
7223
7224 compute_m_n(bits_per_pixel * pixel_clock,
7225 link_clock * nlanes * 8,
7226 &m_n->gmch_m, &m_n->gmch_n);
7227
7228 compute_m_n(pixel_clock, link_clock,
7229 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
7230}
7231
a7615030
CW
7232static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7233{
d330a953
JN
7234 if (i915.panel_use_ssc >= 0)
7235 return i915.panel_use_ssc != 0;
41aa3448 7236 return dev_priv->vbt.lvds_use_ssc
435793df 7237 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
7238}
7239
a93e255f
ACO
7240static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7241 int num_connectors)
c65d77d8 7242{
a93e255f 7243 struct drm_device *dev = crtc_state->base.crtc->dev;
c65d77d8
JB
7244 struct drm_i915_private *dev_priv = dev->dev_private;
7245 int refclk;
7246
a93e255f
ACO
7247 WARN_ON(!crtc_state->base.state);
7248
666a4537 7249 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || IS_BROXTON(dev)) {
9a0ea498 7250 refclk = 100000;
a93e255f 7251 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
c65d77d8 7252 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
7253 refclk = dev_priv->vbt.lvds_ssc_freq;
7254 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
7255 } else if (!IS_GEN2(dev)) {
7256 refclk = 96000;
7257 } else {
7258 refclk = 48000;
7259 }
7260
7261 return refclk;
7262}
7263
7429e9d4 7264static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 7265{
7df00d7a 7266 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 7267}
f47709a9 7268
7429e9d4
DV
7269static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7270{
7271 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
7272}
7273
f47709a9 7274static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
190f68c5 7275 struct intel_crtc_state *crtc_state,
a7516a05
JB
7276 intel_clock_t *reduced_clock)
7277{
f47709a9 7278 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
7279 u32 fp, fp2 = 0;
7280
7281 if (IS_PINEVIEW(dev)) {
190f68c5 7282 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7283 if (reduced_clock)
7429e9d4 7284 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 7285 } else {
190f68c5 7286 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7287 if (reduced_clock)
7429e9d4 7288 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
7289 }
7290
190f68c5 7291 crtc_state->dpll_hw_state.fp0 = fp;
a7516a05 7292
f47709a9 7293 crtc->lowfreq_avail = false;
a93e255f 7294 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ab585dea 7295 reduced_clock) {
190f68c5 7296 crtc_state->dpll_hw_state.fp1 = fp2;
f47709a9 7297 crtc->lowfreq_avail = true;
a7516a05 7298 } else {
190f68c5 7299 crtc_state->dpll_hw_state.fp1 = fp;
a7516a05
JB
7300 }
7301}
7302
5e69f97f
CML
7303static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7304 pipe)
89b667f8
JB
7305{
7306 u32 reg_val;
7307
7308 /*
7309 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7310 * and set it to a reasonable value instead.
7311 */
ab3c759a 7312 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
7313 reg_val &= 0xffffff00;
7314 reg_val |= 0x00000030;
ab3c759a 7315 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7316
ab3c759a 7317 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7318 reg_val &= 0x8cffffff;
7319 reg_val = 0x8c000000;
ab3c759a 7320 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 7321
ab3c759a 7322 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 7323 reg_val &= 0xffffff00;
ab3c759a 7324 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7325
ab3c759a 7326 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7327 reg_val &= 0x00ffffff;
7328 reg_val |= 0xb0000000;
ab3c759a 7329 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
7330}
7331
b551842d
DV
7332static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7333 struct intel_link_m_n *m_n)
7334{
7335 struct drm_device *dev = crtc->base.dev;
7336 struct drm_i915_private *dev_priv = dev->dev_private;
7337 int pipe = crtc->pipe;
7338
e3b95f1e
DV
7339 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7340 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7341 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7342 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
7343}
7344
7345static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
7346 struct intel_link_m_n *m_n,
7347 struct intel_link_m_n *m2_n2)
b551842d
DV
7348{
7349 struct drm_device *dev = crtc->base.dev;
7350 struct drm_i915_private *dev_priv = dev->dev_private;
7351 int pipe = crtc->pipe;
6e3c9717 7352 enum transcoder transcoder = crtc->config->cpu_transcoder;
b551842d
DV
7353
7354 if (INTEL_INFO(dev)->gen >= 5) {
7355 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7356 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7357 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7358 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
7359 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7360 * for gen < 8) and if DRRS is supported (to make sure the
7361 * registers are not unnecessarily accessed).
7362 */
44395bfe 7363 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
6e3c9717 7364 crtc->config->has_drrs) {
f769cd24
VK
7365 I915_WRITE(PIPE_DATA_M2(transcoder),
7366 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7367 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7368 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7369 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7370 }
b551842d 7371 } else {
e3b95f1e
DV
7372 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7373 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7374 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7375 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
7376 }
7377}
7378
fe3cd48d 7379void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
03afc4a2 7380{
fe3cd48d
R
7381 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7382
7383 if (m_n == M1_N1) {
7384 dp_m_n = &crtc->config->dp_m_n;
7385 dp_m2_n2 = &crtc->config->dp_m2_n2;
7386 } else if (m_n == M2_N2) {
7387
7388 /*
7389 * M2_N2 registers are not supported. Hence m2_n2 divider value
7390 * needs to be programmed into M1_N1.
7391 */
7392 dp_m_n = &crtc->config->dp_m2_n2;
7393 } else {
7394 DRM_ERROR("Unsupported divider value\n");
7395 return;
7396 }
7397
6e3c9717
ACO
7398 if (crtc->config->has_pch_encoder)
7399 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
03afc4a2 7400 else
fe3cd48d 7401 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
03afc4a2
DV
7402}
7403
251ac862
DV
7404static void vlv_compute_dpll(struct intel_crtc *crtc,
7405 struct intel_crtc_state *pipe_config)
bdd4b6a6
DV
7406{
7407 u32 dpll, dpll_md;
7408
7409 /*
7410 * Enable DPIO clock input. We should never disable the reference
7411 * clock for pipe B, since VGA hotplug / manual detection depends
7412 * on it.
7413 */
60bfe44f
VS
7414 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7415 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
bdd4b6a6
DV
7416 /* We should never disable this, set it here for state tracking */
7417 if (crtc->pipe == PIPE_B)
7418 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7419 dpll |= DPLL_VCO_ENABLE;
d288f65f 7420 pipe_config->dpll_hw_state.dpll = dpll;
bdd4b6a6 7421
d288f65f 7422 dpll_md = (pipe_config->pixel_multiplier - 1)
bdd4b6a6 7423 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
d288f65f 7424 pipe_config->dpll_hw_state.dpll_md = dpll_md;
bdd4b6a6
DV
7425}
7426
d288f65f 7427static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7428 const struct intel_crtc_state *pipe_config)
a0c4da24 7429{
f47709a9 7430 struct drm_device *dev = crtc->base.dev;
a0c4da24 7431 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 7432 int pipe = crtc->pipe;
bdd4b6a6 7433 u32 mdiv;
a0c4da24 7434 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 7435 u32 coreclk, reg_val;
a0c4da24 7436
a580516d 7437 mutex_lock(&dev_priv->sb_lock);
09153000 7438
d288f65f
VS
7439 bestn = pipe_config->dpll.n;
7440 bestm1 = pipe_config->dpll.m1;
7441 bestm2 = pipe_config->dpll.m2;
7442 bestp1 = pipe_config->dpll.p1;
7443 bestp2 = pipe_config->dpll.p2;
a0c4da24 7444
89b667f8
JB
7445 /* See eDP HDMI DPIO driver vbios notes doc */
7446
7447 /* PLL B needs special handling */
bdd4b6a6 7448 if (pipe == PIPE_B)
5e69f97f 7449 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
7450
7451 /* Set up Tx target for periodic Rcomp update */
ab3c759a 7452 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
7453
7454 /* Disable target IRef on PLL */
ab3c759a 7455 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 7456 reg_val &= 0x00ffffff;
ab3c759a 7457 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
7458
7459 /* Disable fast lock */
ab3c759a 7460 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
7461
7462 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
7463 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7464 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7465 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 7466 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
7467
7468 /*
7469 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7470 * but we don't support that).
7471 * Note: don't use the DAC post divider as it seems unstable.
7472 */
7473 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 7474 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7475
a0c4da24 7476 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 7477 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7478
89b667f8 7479 /* Set HBR and RBR LPF coefficients */
d288f65f 7480 if (pipe_config->port_clock == 162000 ||
409ee761
ACO
7481 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7482 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
ab3c759a 7483 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 7484 0x009f0003);
89b667f8 7485 else
ab3c759a 7486 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
7487 0x00d0000f);
7488
681a8504 7489 if (pipe_config->has_dp_encoder) {
89b667f8 7490 /* Use SSC source */
bdd4b6a6 7491 if (pipe == PIPE_A)
ab3c759a 7492 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7493 0x0df40000);
7494 else
ab3c759a 7495 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7496 0x0df70000);
7497 } else { /* HDMI or VGA */
7498 /* Use bend source */
bdd4b6a6 7499 if (pipe == PIPE_A)
ab3c759a 7500 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7501 0x0df70000);
7502 else
ab3c759a 7503 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7504 0x0df40000);
7505 }
a0c4da24 7506
ab3c759a 7507 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 7508 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
409ee761
ACO
7509 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7510 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
89b667f8 7511 coreclk |= 0x01000000;
ab3c759a 7512 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 7513
ab3c759a 7514 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a580516d 7515 mutex_unlock(&dev_priv->sb_lock);
a0c4da24
JB
7516}
7517
251ac862
DV
7518static void chv_compute_dpll(struct intel_crtc *crtc,
7519 struct intel_crtc_state *pipe_config)
1ae0d137 7520{
60bfe44f
VS
7521 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7522 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
1ae0d137
VS
7523 DPLL_VCO_ENABLE;
7524 if (crtc->pipe != PIPE_A)
d288f65f 7525 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
1ae0d137 7526
d288f65f
VS
7527 pipe_config->dpll_hw_state.dpll_md =
7528 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
1ae0d137
VS
7529}
7530
d288f65f 7531static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7532 const struct intel_crtc_state *pipe_config)
9d556c99
CML
7533{
7534 struct drm_device *dev = crtc->base.dev;
7535 struct drm_i915_private *dev_priv = dev->dev_private;
7536 int pipe = crtc->pipe;
f0f59a00 7537 i915_reg_t dpll_reg = DPLL(crtc->pipe);
9d556c99 7538 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9cbe40c1 7539 u32 loopfilter, tribuf_calcntr;
9d556c99 7540 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
a945ce7e 7541 u32 dpio_val;
9cbe40c1 7542 int vco;
9d556c99 7543
d288f65f
VS
7544 bestn = pipe_config->dpll.n;
7545 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7546 bestm1 = pipe_config->dpll.m1;
7547 bestm2 = pipe_config->dpll.m2 >> 22;
7548 bestp1 = pipe_config->dpll.p1;
7549 bestp2 = pipe_config->dpll.p2;
9cbe40c1 7550 vco = pipe_config->dpll.vco;
a945ce7e 7551 dpio_val = 0;
9cbe40c1 7552 loopfilter = 0;
9d556c99
CML
7553
7554 /*
7555 * Enable Refclk and SSC
7556 */
a11b0703 7557 I915_WRITE(dpll_reg,
d288f65f 7558 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
a11b0703 7559
a580516d 7560 mutex_lock(&dev_priv->sb_lock);
9d556c99 7561
9d556c99
CML
7562 /* p1 and p2 divider */
7563 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7564 5 << DPIO_CHV_S1_DIV_SHIFT |
7565 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7566 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7567 1 << DPIO_CHV_K_DIV_SHIFT);
7568
7569 /* Feedback post-divider - m2 */
7570 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7571
7572 /* Feedback refclk divider - n and m1 */
7573 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7574 DPIO_CHV_M1_DIV_BY_2 |
7575 1 << DPIO_CHV_N_DIV_SHIFT);
7576
7577 /* M2 fraction division */
25a25dfc 7578 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
9d556c99
CML
7579
7580 /* M2 fraction division enable */
a945ce7e
VP
7581 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7582 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7583 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7584 if (bestm2_frac)
7585 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7586 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
9d556c99 7587
de3a0fde
VP
7588 /* Program digital lock detect threshold */
7589 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7590 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7591 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7592 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7593 if (!bestm2_frac)
7594 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7595 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7596
9d556c99 7597 /* Loop filter */
9cbe40c1
VP
7598 if (vco == 5400000) {
7599 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7600 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7601 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7602 tribuf_calcntr = 0x9;
7603 } else if (vco <= 6200000) {
7604 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7605 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7606 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7607 tribuf_calcntr = 0x9;
7608 } else if (vco <= 6480000) {
7609 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7610 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7611 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7612 tribuf_calcntr = 0x8;
7613 } else {
7614 /* Not supported. Apply the same limits as in the max case */
7615 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7616 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7617 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7618 tribuf_calcntr = 0;
7619 }
9d556c99
CML
7620 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7621
968040b2 7622 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
9cbe40c1
VP
7623 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7624 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7625 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7626
9d556c99
CML
7627 /* AFC Recal */
7628 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7629 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7630 DPIO_AFC_RECAL);
7631
a580516d 7632 mutex_unlock(&dev_priv->sb_lock);
9d556c99
CML
7633}
7634
d288f65f
VS
7635/**
7636 * vlv_force_pll_on - forcibly enable just the PLL
7637 * @dev_priv: i915 private structure
7638 * @pipe: pipe PLL to enable
7639 * @dpll: PLL configuration
7640 *
7641 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7642 * in cases where we need the PLL enabled even when @pipe is not going to
7643 * be enabled.
7644 */
3f36b937
TU
7645int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7646 const struct dpll *dpll)
d288f65f
VS
7647{
7648 struct intel_crtc *crtc =
7649 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
3f36b937
TU
7650 struct intel_crtc_state *pipe_config;
7651
7652 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7653 if (!pipe_config)
7654 return -ENOMEM;
7655
7656 pipe_config->base.crtc = &crtc->base;
7657 pipe_config->pixel_multiplier = 1;
7658 pipe_config->dpll = *dpll;
d288f65f
VS
7659
7660 if (IS_CHERRYVIEW(dev)) {
3f36b937
TU
7661 chv_compute_dpll(crtc, pipe_config);
7662 chv_prepare_pll(crtc, pipe_config);
7663 chv_enable_pll(crtc, pipe_config);
d288f65f 7664 } else {
3f36b937
TU
7665 vlv_compute_dpll(crtc, pipe_config);
7666 vlv_prepare_pll(crtc, pipe_config);
7667 vlv_enable_pll(crtc, pipe_config);
d288f65f 7668 }
3f36b937
TU
7669
7670 kfree(pipe_config);
7671
7672 return 0;
d288f65f
VS
7673}
7674
7675/**
7676 * vlv_force_pll_off - forcibly disable just the PLL
7677 * @dev_priv: i915 private structure
7678 * @pipe: pipe PLL to disable
7679 *
7680 * Disable the PLL for @pipe. To be used in cases where we need
7681 * the PLL enabled even when @pipe is not going to be enabled.
7682 */
7683void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7684{
7685 if (IS_CHERRYVIEW(dev))
7686 chv_disable_pll(to_i915(dev), pipe);
7687 else
7688 vlv_disable_pll(to_i915(dev), pipe);
7689}
7690
251ac862
DV
7691static void i9xx_compute_dpll(struct intel_crtc *crtc,
7692 struct intel_crtc_state *crtc_state,
7693 intel_clock_t *reduced_clock,
7694 int num_connectors)
eb1cbe48 7695{
f47709a9 7696 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7697 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
7698 u32 dpll;
7699 bool is_sdvo;
190f68c5 7700 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7701
190f68c5 7702 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7703
a93e255f
ACO
7704 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7705 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
7706
7707 dpll = DPLL_VGA_MODE_DIS;
7708
a93e255f 7709 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
7710 dpll |= DPLLB_MODE_LVDS;
7711 else
7712 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 7713
ef1b460d 7714 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
190f68c5 7715 dpll |= (crtc_state->pixel_multiplier - 1)
198a037f 7716 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 7717 }
198a037f
DV
7718
7719 if (is_sdvo)
4a33e48d 7720 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 7721
190f68c5 7722 if (crtc_state->has_dp_encoder)
4a33e48d 7723 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
7724
7725 /* compute bitmask from p1 value */
7726 if (IS_PINEVIEW(dev))
7727 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7728 else {
7729 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7730 if (IS_G4X(dev) && reduced_clock)
7731 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7732 }
7733 switch (clock->p2) {
7734 case 5:
7735 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7736 break;
7737 case 7:
7738 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7739 break;
7740 case 10:
7741 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7742 break;
7743 case 14:
7744 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7745 break;
7746 }
7747 if (INTEL_INFO(dev)->gen >= 4)
7748 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7749
190f68c5 7750 if (crtc_state->sdvo_tv_clock)
eb1cbe48 7751 dpll |= PLL_REF_INPUT_TVCLKINBC;
a93e255f 7752 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7753 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7754 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7755 else
7756 dpll |= PLL_REF_INPUT_DREFCLK;
7757
7758 dpll |= DPLL_VCO_ENABLE;
190f68c5 7759 crtc_state->dpll_hw_state.dpll = dpll;
8bcc2795 7760
eb1cbe48 7761 if (INTEL_INFO(dev)->gen >= 4) {
190f68c5 7762 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
ef1b460d 7763 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
190f68c5 7764 crtc_state->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
7765 }
7766}
7767
251ac862
DV
7768static void i8xx_compute_dpll(struct intel_crtc *crtc,
7769 struct intel_crtc_state *crtc_state,
7770 intel_clock_t *reduced_clock,
7771 int num_connectors)
eb1cbe48 7772{
f47709a9 7773 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7774 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 7775 u32 dpll;
190f68c5 7776 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7777
190f68c5 7778 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7779
eb1cbe48
DV
7780 dpll = DPLL_VGA_MODE_DIS;
7781
a93e255f 7782 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
7783 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7784 } else {
7785 if (clock->p1 == 2)
7786 dpll |= PLL_P1_DIVIDE_BY_TWO;
7787 else
7788 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7789 if (clock->p2 == 4)
7790 dpll |= PLL_P2_DIVIDE_BY_4;
7791 }
7792
a93e255f 7793 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
4a33e48d
DV
7794 dpll |= DPLL_DVO_2X_MODE;
7795
a93e255f 7796 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7797 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7798 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7799 else
7800 dpll |= PLL_REF_INPUT_DREFCLK;
7801
7802 dpll |= DPLL_VCO_ENABLE;
190f68c5 7803 crtc_state->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
7804}
7805
8a654f3b 7806static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
7807{
7808 struct drm_device *dev = intel_crtc->base.dev;
7809 struct drm_i915_private *dev_priv = dev->dev_private;
7810 enum pipe pipe = intel_crtc->pipe;
6e3c9717 7811 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
7c5f93b0 7812 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
1caea6e9
VS
7813 uint32_t crtc_vtotal, crtc_vblank_end;
7814 int vsyncshift = 0;
4d8a62ea
DV
7815
7816 /* We need to be careful not to changed the adjusted mode, for otherwise
7817 * the hw state checker will get angry at the mismatch. */
7818 crtc_vtotal = adjusted_mode->crtc_vtotal;
7819 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 7820
609aeaca 7821 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 7822 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
7823 crtc_vtotal -= 1;
7824 crtc_vblank_end -= 1;
609aeaca 7825
409ee761 7826 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
609aeaca
VS
7827 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7828 else
7829 vsyncshift = adjusted_mode->crtc_hsync_start -
7830 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
7831 if (vsyncshift < 0)
7832 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
7833 }
7834
7835 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 7836 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 7837
fe2b8f9d 7838 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
7839 (adjusted_mode->crtc_hdisplay - 1) |
7840 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 7841 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
7842 (adjusted_mode->crtc_hblank_start - 1) |
7843 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 7844 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
7845 (adjusted_mode->crtc_hsync_start - 1) |
7846 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7847
fe2b8f9d 7848 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 7849 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 7850 ((crtc_vtotal - 1) << 16));
fe2b8f9d 7851 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 7852 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 7853 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 7854 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
7855 (adjusted_mode->crtc_vsync_start - 1) |
7856 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7857
b5e508d4
PZ
7858 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7859 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7860 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7861 * bits. */
7862 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7863 (pipe == PIPE_B || pipe == PIPE_C))
7864 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7865
b0e77b9c
PZ
7866 /* pipesrc controls the size that is scaled from, which should
7867 * always be the user's requested size.
7868 */
7869 I915_WRITE(PIPESRC(pipe),
6e3c9717
ACO
7870 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7871 (intel_crtc->config->pipe_src_h - 1));
b0e77b9c
PZ
7872}
7873
1bd1bd80 7874static void intel_get_pipe_timings(struct intel_crtc *crtc,
5cec258b 7875 struct intel_crtc_state *pipe_config)
1bd1bd80
DV
7876{
7877 struct drm_device *dev = crtc->base.dev;
7878 struct drm_i915_private *dev_priv = dev->dev_private;
7879 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7880 uint32_t tmp;
7881
7882 tmp = I915_READ(HTOTAL(cpu_transcoder));
2d112de7
ACO
7883 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7884 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7885 tmp = I915_READ(HBLANK(cpu_transcoder));
2d112de7
ACO
7886 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7887 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7888 tmp = I915_READ(HSYNC(cpu_transcoder));
2d112de7
ACO
7889 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7890 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7891
7892 tmp = I915_READ(VTOTAL(cpu_transcoder));
2d112de7
ACO
7893 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7894 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7895 tmp = I915_READ(VBLANK(cpu_transcoder));
2d112de7
ACO
7896 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7897 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7898 tmp = I915_READ(VSYNC(cpu_transcoder));
2d112de7
ACO
7899 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7900 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7901
7902 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
2d112de7
ACO
7903 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7904 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7905 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
1bd1bd80
DV
7906 }
7907
7908 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
7909 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7910 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7911
2d112de7
ACO
7912 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7913 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
7914}
7915
f6a83288 7916void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 7917 struct intel_crtc_state *pipe_config)
babea61d 7918{
2d112de7
ACO
7919 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7920 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7921 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7922 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
babea61d 7923
2d112de7
ACO
7924 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7925 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7926 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7927 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
babea61d 7928
2d112de7 7929 mode->flags = pipe_config->base.adjusted_mode.flags;
cd13f5ab 7930 mode->type = DRM_MODE_TYPE_DRIVER;
babea61d 7931
2d112de7
ACO
7932 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7933 mode->flags |= pipe_config->base.adjusted_mode.flags;
cd13f5ab
ML
7934
7935 mode->hsync = drm_mode_hsync(mode);
7936 mode->vrefresh = drm_mode_vrefresh(mode);
7937 drm_mode_set_name(mode);
babea61d
JB
7938}
7939
84b046f3
DV
7940static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7941{
7942 struct drm_device *dev = intel_crtc->base.dev;
7943 struct drm_i915_private *dev_priv = dev->dev_private;
7944 uint32_t pipeconf;
7945
9f11a9e4 7946 pipeconf = 0;
84b046f3 7947
b6b5d049
VS
7948 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7949 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7950 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 7951
6e3c9717 7952 if (intel_crtc->config->double_wide)
cf532bb2 7953 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 7954
ff9ce46e 7955 /* only g4x and later have fancy bpc/dither controls */
666a4537 7956 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
ff9ce46e 7957 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6e3c9717 7958 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
ff9ce46e 7959 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 7960 PIPECONF_DITHER_TYPE_SP;
84b046f3 7961
6e3c9717 7962 switch (intel_crtc->config->pipe_bpp) {
ff9ce46e
DV
7963 case 18:
7964 pipeconf |= PIPECONF_6BPC;
7965 break;
7966 case 24:
7967 pipeconf |= PIPECONF_8BPC;
7968 break;
7969 case 30:
7970 pipeconf |= PIPECONF_10BPC;
7971 break;
7972 default:
7973 /* Case prevented by intel_choose_pipe_bpp_dither. */
7974 BUG();
84b046f3
DV
7975 }
7976 }
7977
7978 if (HAS_PIPE_CXSR(dev)) {
7979 if (intel_crtc->lowfreq_avail) {
7980 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7981 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7982 } else {
7983 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
7984 }
7985 }
7986
6e3c9717 7987 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
efc2cfff 7988 if (INTEL_INFO(dev)->gen < 4 ||
409ee761 7989 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
efc2cfff
VS
7990 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7991 else
7992 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7993 } else
84b046f3
DV
7994 pipeconf |= PIPECONF_PROGRESSIVE;
7995
666a4537
WB
7996 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
7997 intel_crtc->config->limited_color_range)
9f11a9e4 7998 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 7999
84b046f3
DV
8000 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
8001 POSTING_READ(PIPECONF(intel_crtc->pipe));
8002}
8003
190f68c5
ACO
8004static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
8005 struct intel_crtc_state *crtc_state)
79e53945 8006{
c7653199 8007 struct drm_device *dev = crtc->base.dev;
79e53945 8008 struct drm_i915_private *dev_priv = dev->dev_private;
c751ce4f 8009 int refclk, num_connectors = 0;
c329a4ec
DV
8010 intel_clock_t clock;
8011 bool ok;
d4906093 8012 const intel_limit_t *limit;
55bb9992 8013 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8014 struct drm_connector *connector;
55bb9992
ACO
8015 struct drm_connector_state *connector_state;
8016 int i;
79e53945 8017
dd3cd74a
ACO
8018 memset(&crtc_state->dpll_hw_state, 0,
8019 sizeof(crtc_state->dpll_hw_state));
8020
a65347ba
JN
8021 if (crtc_state->has_dsi_encoder)
8022 return 0;
43565a06 8023
a65347ba
JN
8024 for_each_connector_in_state(state, connector, connector_state, i) {
8025 if (connector_state->crtc == &crtc->base)
8026 num_connectors++;
79e53945
JB
8027 }
8028
190f68c5 8029 if (!crtc_state->clock_set) {
a93e255f 8030 refclk = i9xx_get_refclk(crtc_state, num_connectors);
79e53945 8031
e9fd1c02
JN
8032 /*
8033 * Returns a set of divisors for the desired target clock with
8034 * the given refclk, or FALSE. The returned values represent
8035 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
8036 * 2) / p1 / p2.
8037 */
a93e255f
ACO
8038 limit = intel_limit(crtc_state, refclk);
8039 ok = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 8040 crtc_state->port_clock,
e9fd1c02 8041 refclk, NULL, &clock);
f2335330 8042 if (!ok) {
e9fd1c02
JN
8043 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8044 return -EINVAL;
8045 }
79e53945 8046
f2335330 8047 /* Compat-code for transition, will disappear. */
190f68c5
ACO
8048 crtc_state->dpll.n = clock.n;
8049 crtc_state->dpll.m1 = clock.m1;
8050 crtc_state->dpll.m2 = clock.m2;
8051 crtc_state->dpll.p1 = clock.p1;
8052 crtc_state->dpll.p2 = clock.p2;
f47709a9 8053 }
7026d4ac 8054
e9fd1c02 8055 if (IS_GEN2(dev)) {
c329a4ec 8056 i8xx_compute_dpll(crtc, crtc_state, NULL,
251ac862 8057 num_connectors);
9d556c99 8058 } else if (IS_CHERRYVIEW(dev)) {
251ac862 8059 chv_compute_dpll(crtc, crtc_state);
e9fd1c02 8060 } else if (IS_VALLEYVIEW(dev)) {
251ac862 8061 vlv_compute_dpll(crtc, crtc_state);
e9fd1c02 8062 } else {
c329a4ec 8063 i9xx_compute_dpll(crtc, crtc_state, NULL,
251ac862 8064 num_connectors);
e9fd1c02 8065 }
79e53945 8066
c8f7a0db 8067 return 0;
f564048e
EA
8068}
8069
2fa2fe9a 8070static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5cec258b 8071 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
8072{
8073 struct drm_device *dev = crtc->base.dev;
8074 struct drm_i915_private *dev_priv = dev->dev_private;
8075 uint32_t tmp;
8076
dc9e7dec
VS
8077 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
8078 return;
8079
2fa2fe9a 8080 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
8081 if (!(tmp & PFIT_ENABLE))
8082 return;
2fa2fe9a 8083
06922821 8084 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
8085 if (INTEL_INFO(dev)->gen < 4) {
8086 if (crtc->pipe != PIPE_B)
8087 return;
2fa2fe9a
DV
8088 } else {
8089 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8090 return;
8091 }
8092
06922821 8093 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
8094 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
8095 if (INTEL_INFO(dev)->gen < 5)
8096 pipe_config->gmch_pfit.lvds_border_bits =
8097 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
8098}
8099
acbec814 8100static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8101 struct intel_crtc_state *pipe_config)
acbec814
JB
8102{
8103 struct drm_device *dev = crtc->base.dev;
8104 struct drm_i915_private *dev_priv = dev->dev_private;
8105 int pipe = pipe_config->cpu_transcoder;
8106 intel_clock_t clock;
8107 u32 mdiv;
662c6ecb 8108 int refclk = 100000;
acbec814 8109
f573de5a
SK
8110 /* In case of MIPI DPLL will not even be used */
8111 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
8112 return;
8113
a580516d 8114 mutex_lock(&dev_priv->sb_lock);
ab3c759a 8115 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
a580516d 8116 mutex_unlock(&dev_priv->sb_lock);
acbec814
JB
8117
8118 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8119 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8120 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8121 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8122 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8123
dccbea3b 8124 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
acbec814
JB
8125}
8126
5724dbd1
DL
8127static void
8128i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8129 struct intel_initial_plane_config *plane_config)
1ad292b5
JB
8130{
8131 struct drm_device *dev = crtc->base.dev;
8132 struct drm_i915_private *dev_priv = dev->dev_private;
8133 u32 val, base, offset;
8134 int pipe = crtc->pipe, plane = crtc->plane;
8135 int fourcc, pixel_format;
6761dd31 8136 unsigned int aligned_height;
b113d5ee 8137 struct drm_framebuffer *fb;
1b842c89 8138 struct intel_framebuffer *intel_fb;
1ad292b5 8139
42a7b088
DL
8140 val = I915_READ(DSPCNTR(plane));
8141 if (!(val & DISPLAY_PLANE_ENABLE))
8142 return;
8143
d9806c9f 8144 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 8145 if (!intel_fb) {
1ad292b5
JB
8146 DRM_DEBUG_KMS("failed to alloc fb\n");
8147 return;
8148 }
8149
1b842c89
DL
8150 fb = &intel_fb->base;
8151
18c5247e
DV
8152 if (INTEL_INFO(dev)->gen >= 4) {
8153 if (val & DISPPLANE_TILED) {
49af449b 8154 plane_config->tiling = I915_TILING_X;
18c5247e
DV
8155 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8156 }
8157 }
1ad292b5
JB
8158
8159 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 8160 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
8161 fb->pixel_format = fourcc;
8162 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
1ad292b5
JB
8163
8164 if (INTEL_INFO(dev)->gen >= 4) {
49af449b 8165 if (plane_config->tiling)
1ad292b5
JB
8166 offset = I915_READ(DSPTILEOFF(plane));
8167 else
8168 offset = I915_READ(DSPLINOFF(plane));
8169 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8170 } else {
8171 base = I915_READ(DSPADDR(plane));
8172 }
8173 plane_config->base = base;
8174
8175 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
8176 fb->width = ((val >> 16) & 0xfff) + 1;
8177 fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
8178
8179 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 8180 fb->pitches[0] = val & 0xffffffc0;
1ad292b5 8181
b113d5ee 8182 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
8183 fb->pixel_format,
8184 fb->modifier[0]);
1ad292b5 8185
f37b5c2b 8186 plane_config->size = fb->pitches[0] * aligned_height;
1ad292b5 8187
2844a921
DL
8188 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8189 pipe_name(pipe), plane, fb->width, fb->height,
8190 fb->bits_per_pixel, base, fb->pitches[0],
8191 plane_config->size);
1ad292b5 8192
2d14030b 8193 plane_config->fb = intel_fb;
1ad292b5
JB
8194}
8195
70b23a98 8196static void chv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8197 struct intel_crtc_state *pipe_config)
70b23a98
VS
8198{
8199 struct drm_device *dev = crtc->base.dev;
8200 struct drm_i915_private *dev_priv = dev->dev_private;
8201 int pipe = pipe_config->cpu_transcoder;
8202 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8203 intel_clock_t clock;
0d7b6b11 8204 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
70b23a98
VS
8205 int refclk = 100000;
8206
a580516d 8207 mutex_lock(&dev_priv->sb_lock);
70b23a98
VS
8208 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8209 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8210 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8211 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
0d7b6b11 8212 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
a580516d 8213 mutex_unlock(&dev_priv->sb_lock);
70b23a98
VS
8214
8215 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
0d7b6b11
ID
8216 clock.m2 = (pll_dw0 & 0xff) << 22;
8217 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8218 clock.m2 |= pll_dw2 & 0x3fffff;
70b23a98
VS
8219 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8220 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8221 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8222
dccbea3b 8223 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
70b23a98
VS
8224}
8225
0e8ffe1b 8226static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8227 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
8228{
8229 struct drm_device *dev = crtc->base.dev;
8230 struct drm_i915_private *dev_priv = dev->dev_private;
1729050e 8231 enum intel_display_power_domain power_domain;
0e8ffe1b 8232 uint32_t tmp;
1729050e 8233 bool ret;
0e8ffe1b 8234
1729050e
ID
8235 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8236 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
b5482bd0
ID
8237 return false;
8238
e143a21c 8239 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 8240 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 8241
1729050e
ID
8242 ret = false;
8243
0e8ffe1b
DV
8244 tmp = I915_READ(PIPECONF(crtc->pipe));
8245 if (!(tmp & PIPECONF_ENABLE))
1729050e 8246 goto out;
0e8ffe1b 8247
666a4537 8248 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
42571aef
VS
8249 switch (tmp & PIPECONF_BPC_MASK) {
8250 case PIPECONF_6BPC:
8251 pipe_config->pipe_bpp = 18;
8252 break;
8253 case PIPECONF_8BPC:
8254 pipe_config->pipe_bpp = 24;
8255 break;
8256 case PIPECONF_10BPC:
8257 pipe_config->pipe_bpp = 30;
8258 break;
8259 default:
8260 break;
8261 }
8262 }
8263
666a4537
WB
8264 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8265 (tmp & PIPECONF_COLOR_RANGE_SELECT))
b5a9fa09
DV
8266 pipe_config->limited_color_range = true;
8267
282740f7
VS
8268 if (INTEL_INFO(dev)->gen < 4)
8269 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8270
1bd1bd80
DV
8271 intel_get_pipe_timings(crtc, pipe_config);
8272
2fa2fe9a
DV
8273 i9xx_get_pfit_config(crtc, pipe_config);
8274
6c49f241
DV
8275 if (INTEL_INFO(dev)->gen >= 4) {
8276 tmp = I915_READ(DPLL_MD(crtc->pipe));
8277 pipe_config->pixel_multiplier =
8278 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8279 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 8280 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
8281 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8282 tmp = I915_READ(DPLL(crtc->pipe));
8283 pipe_config->pixel_multiplier =
8284 ((tmp & SDVO_MULTIPLIER_MASK)
8285 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8286 } else {
8287 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8288 * port and will be fixed up in the encoder->get_config
8289 * function. */
8290 pipe_config->pixel_multiplier = 1;
8291 }
8bcc2795 8292 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
666a4537 8293 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
1c4e0274
VS
8294 /*
8295 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8296 * on 830. Filter it out here so that we don't
8297 * report errors due to that.
8298 */
8299 if (IS_I830(dev))
8300 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8301
8bcc2795
DV
8302 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8303 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
8304 } else {
8305 /* Mask out read-only status bits. */
8306 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8307 DPLL_PORTC_READY_MASK |
8308 DPLL_PORTB_READY_MASK);
8bcc2795 8309 }
6c49f241 8310
70b23a98
VS
8311 if (IS_CHERRYVIEW(dev))
8312 chv_crtc_clock_get(crtc, pipe_config);
8313 else if (IS_VALLEYVIEW(dev))
acbec814
JB
8314 vlv_crtc_clock_get(crtc, pipe_config);
8315 else
8316 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 8317
0f64614d
VS
8318 /*
8319 * Normally the dotclock is filled in by the encoder .get_config()
8320 * but in case the pipe is enabled w/o any ports we need a sane
8321 * default.
8322 */
8323 pipe_config->base.adjusted_mode.crtc_clock =
8324 pipe_config->port_clock / pipe_config->pixel_multiplier;
8325
1729050e
ID
8326 ret = true;
8327
8328out:
8329 intel_display_power_put(dev_priv, power_domain);
8330
8331 return ret;
0e8ffe1b
DV
8332}
8333
dde86e2d 8334static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
8335{
8336 struct drm_i915_private *dev_priv = dev->dev_private;
13d83a67 8337 struct intel_encoder *encoder;
74cfd7ac 8338 u32 val, final;
13d83a67 8339 bool has_lvds = false;
199e5d79 8340 bool has_cpu_edp = false;
199e5d79 8341 bool has_panel = false;
99eb6a01
KP
8342 bool has_ck505 = false;
8343 bool can_ssc = false;
13d83a67
JB
8344
8345 /* We need to take the global config into account */
b2784e15 8346 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
8347 switch (encoder->type) {
8348 case INTEL_OUTPUT_LVDS:
8349 has_panel = true;
8350 has_lvds = true;
8351 break;
8352 case INTEL_OUTPUT_EDP:
8353 has_panel = true;
2de6905f 8354 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
8355 has_cpu_edp = true;
8356 break;
6847d71b
PZ
8357 default:
8358 break;
13d83a67
JB
8359 }
8360 }
8361
99eb6a01 8362 if (HAS_PCH_IBX(dev)) {
41aa3448 8363 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
8364 can_ssc = has_ck505;
8365 } else {
8366 has_ck505 = false;
8367 can_ssc = true;
8368 }
8369
2de6905f
ID
8370 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8371 has_panel, has_lvds, has_ck505);
13d83a67
JB
8372
8373 /* Ironlake: try to setup display ref clock before DPLL
8374 * enabling. This is only under driver's control after
8375 * PCH B stepping, previous chipset stepping should be
8376 * ignoring this setting.
8377 */
74cfd7ac
CW
8378 val = I915_READ(PCH_DREF_CONTROL);
8379
8380 /* As we must carefully and slowly disable/enable each source in turn,
8381 * compute the final state we want first and check if we need to
8382 * make any changes at all.
8383 */
8384 final = val;
8385 final &= ~DREF_NONSPREAD_SOURCE_MASK;
8386 if (has_ck505)
8387 final |= DREF_NONSPREAD_CK505_ENABLE;
8388 else
8389 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8390
8391 final &= ~DREF_SSC_SOURCE_MASK;
8392 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8393 final &= ~DREF_SSC1_ENABLE;
8394
8395 if (has_panel) {
8396 final |= DREF_SSC_SOURCE_ENABLE;
8397
8398 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8399 final |= DREF_SSC1_ENABLE;
8400
8401 if (has_cpu_edp) {
8402 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8403 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8404 else
8405 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8406 } else
8407 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8408 } else {
8409 final |= DREF_SSC_SOURCE_DISABLE;
8410 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8411 }
8412
8413 if (final == val)
8414 return;
8415
13d83a67 8416 /* Always enable nonspread source */
74cfd7ac 8417 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 8418
99eb6a01 8419 if (has_ck505)
74cfd7ac 8420 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 8421 else
74cfd7ac 8422 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 8423
199e5d79 8424 if (has_panel) {
74cfd7ac
CW
8425 val &= ~DREF_SSC_SOURCE_MASK;
8426 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 8427
199e5d79 8428 /* SSC must be turned on before enabling the CPU output */
99eb6a01 8429 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8430 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 8431 val |= DREF_SSC1_ENABLE;
e77166b5 8432 } else
74cfd7ac 8433 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
8434
8435 /* Get SSC going before enabling the outputs */
74cfd7ac 8436 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8437 POSTING_READ(PCH_DREF_CONTROL);
8438 udelay(200);
8439
74cfd7ac 8440 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
8441
8442 /* Enable CPU source on CPU attached eDP */
199e5d79 8443 if (has_cpu_edp) {
99eb6a01 8444 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8445 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 8446 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 8447 } else
74cfd7ac 8448 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 8449 } else
74cfd7ac 8450 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8451
74cfd7ac 8452 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8453 POSTING_READ(PCH_DREF_CONTROL);
8454 udelay(200);
8455 } else {
8456 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8457
74cfd7ac 8458 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
8459
8460 /* Turn off CPU output */
74cfd7ac 8461 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8462
74cfd7ac 8463 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8464 POSTING_READ(PCH_DREF_CONTROL);
8465 udelay(200);
8466
8467 /* Turn off the SSC source */
74cfd7ac
CW
8468 val &= ~DREF_SSC_SOURCE_MASK;
8469 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
8470
8471 /* Turn off SSC1 */
74cfd7ac 8472 val &= ~DREF_SSC1_ENABLE;
199e5d79 8473
74cfd7ac 8474 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
8475 POSTING_READ(PCH_DREF_CONTROL);
8476 udelay(200);
8477 }
74cfd7ac
CW
8478
8479 BUG_ON(val != final);
13d83a67
JB
8480}
8481
f31f2d55 8482static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 8483{
f31f2d55 8484 uint32_t tmp;
dde86e2d 8485
0ff066a9
PZ
8486 tmp = I915_READ(SOUTH_CHICKEN2);
8487 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8488 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8489
0ff066a9
PZ
8490 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8491 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8492 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 8493
0ff066a9
PZ
8494 tmp = I915_READ(SOUTH_CHICKEN2);
8495 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8496 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8497
0ff066a9
PZ
8498 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8499 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8500 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
8501}
8502
8503/* WaMPhyProgramming:hsw */
8504static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8505{
8506 uint32_t tmp;
dde86e2d
PZ
8507
8508 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8509 tmp &= ~(0xFF << 24);
8510 tmp |= (0x12 << 24);
8511 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8512
dde86e2d
PZ
8513 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8514 tmp |= (1 << 11);
8515 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8516
8517 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8518 tmp |= (1 << 11);
8519 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8520
dde86e2d
PZ
8521 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8522 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8523 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8524
8525 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8526 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8527 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8528
0ff066a9
PZ
8529 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8530 tmp &= ~(7 << 13);
8531 tmp |= (5 << 13);
8532 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 8533
0ff066a9
PZ
8534 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8535 tmp &= ~(7 << 13);
8536 tmp |= (5 << 13);
8537 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
8538
8539 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8540 tmp &= ~0xFF;
8541 tmp |= 0x1C;
8542 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8543
8544 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8545 tmp &= ~0xFF;
8546 tmp |= 0x1C;
8547 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8548
8549 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8550 tmp &= ~(0xFF << 16);
8551 tmp |= (0x1C << 16);
8552 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8553
8554 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8555 tmp &= ~(0xFF << 16);
8556 tmp |= (0x1C << 16);
8557 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8558
0ff066a9
PZ
8559 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8560 tmp |= (1 << 27);
8561 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 8562
0ff066a9
PZ
8563 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8564 tmp |= (1 << 27);
8565 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 8566
0ff066a9
PZ
8567 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8568 tmp &= ~(0xF << 28);
8569 tmp |= (4 << 28);
8570 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 8571
0ff066a9
PZ
8572 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8573 tmp &= ~(0xF << 28);
8574 tmp |= (4 << 28);
8575 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
8576}
8577
2fa86a1f
PZ
8578/* Implements 3 different sequences from BSpec chapter "Display iCLK
8579 * Programming" based on the parameters passed:
8580 * - Sequence to enable CLKOUT_DP
8581 * - Sequence to enable CLKOUT_DP without spread
8582 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8583 */
8584static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8585 bool with_fdi)
f31f2d55
PZ
8586{
8587 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
8588 uint32_t reg, tmp;
8589
8590 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8591 with_spread = true;
c2699524 8592 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
2fa86a1f 8593 with_fdi = false;
f31f2d55 8594
a580516d 8595 mutex_lock(&dev_priv->sb_lock);
f31f2d55
PZ
8596
8597 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8598 tmp &= ~SBI_SSCCTL_DISABLE;
8599 tmp |= SBI_SSCCTL_PATHALT;
8600 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8601
8602 udelay(24);
8603
2fa86a1f
PZ
8604 if (with_spread) {
8605 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8606 tmp &= ~SBI_SSCCTL_PATHALT;
8607 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 8608
2fa86a1f
PZ
8609 if (with_fdi) {
8610 lpt_reset_fdi_mphy(dev_priv);
8611 lpt_program_fdi_mphy(dev_priv);
8612 }
8613 }
dde86e2d 8614
c2699524 8615 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
2fa86a1f
PZ
8616 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8617 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8618 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246 8619
a580516d 8620 mutex_unlock(&dev_priv->sb_lock);
dde86e2d
PZ
8621}
8622
47701c3b
PZ
8623/* Sequence to disable CLKOUT_DP */
8624static void lpt_disable_clkout_dp(struct drm_device *dev)
8625{
8626 struct drm_i915_private *dev_priv = dev->dev_private;
8627 uint32_t reg, tmp;
8628
a580516d 8629 mutex_lock(&dev_priv->sb_lock);
47701c3b 8630
c2699524 8631 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
47701c3b
PZ
8632 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8633 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8634 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8635
8636 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8637 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8638 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8639 tmp |= SBI_SSCCTL_PATHALT;
8640 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8641 udelay(32);
8642 }
8643 tmp |= SBI_SSCCTL_DISABLE;
8644 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8645 }
8646
a580516d 8647 mutex_unlock(&dev_priv->sb_lock);
47701c3b
PZ
8648}
8649
f7be2c21
VS
8650#define BEND_IDX(steps) ((50 + (steps)) / 5)
8651
8652static const uint16_t sscdivintphase[] = {
8653 [BEND_IDX( 50)] = 0x3B23,
8654 [BEND_IDX( 45)] = 0x3B23,
8655 [BEND_IDX( 40)] = 0x3C23,
8656 [BEND_IDX( 35)] = 0x3C23,
8657 [BEND_IDX( 30)] = 0x3D23,
8658 [BEND_IDX( 25)] = 0x3D23,
8659 [BEND_IDX( 20)] = 0x3E23,
8660 [BEND_IDX( 15)] = 0x3E23,
8661 [BEND_IDX( 10)] = 0x3F23,
8662 [BEND_IDX( 5)] = 0x3F23,
8663 [BEND_IDX( 0)] = 0x0025,
8664 [BEND_IDX( -5)] = 0x0025,
8665 [BEND_IDX(-10)] = 0x0125,
8666 [BEND_IDX(-15)] = 0x0125,
8667 [BEND_IDX(-20)] = 0x0225,
8668 [BEND_IDX(-25)] = 0x0225,
8669 [BEND_IDX(-30)] = 0x0325,
8670 [BEND_IDX(-35)] = 0x0325,
8671 [BEND_IDX(-40)] = 0x0425,
8672 [BEND_IDX(-45)] = 0x0425,
8673 [BEND_IDX(-50)] = 0x0525,
8674};
8675
8676/*
8677 * Bend CLKOUT_DP
8678 * steps -50 to 50 inclusive, in steps of 5
8679 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8680 * change in clock period = -(steps / 10) * 5.787 ps
8681 */
8682static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8683{
8684 uint32_t tmp;
8685 int idx = BEND_IDX(steps);
8686
8687 if (WARN_ON(steps % 5 != 0))
8688 return;
8689
8690 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8691 return;
8692
8693 mutex_lock(&dev_priv->sb_lock);
8694
8695 if (steps % 10 != 0)
8696 tmp = 0xAAAAAAAB;
8697 else
8698 tmp = 0x00000000;
8699 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8700
8701 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8702 tmp &= 0xffff0000;
8703 tmp |= sscdivintphase[idx];
8704 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8705
8706 mutex_unlock(&dev_priv->sb_lock);
8707}
8708
8709#undef BEND_IDX
8710
bf8fa3d3
PZ
8711static void lpt_init_pch_refclk(struct drm_device *dev)
8712{
bf8fa3d3
PZ
8713 struct intel_encoder *encoder;
8714 bool has_vga = false;
8715
b2784e15 8716 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
8717 switch (encoder->type) {
8718 case INTEL_OUTPUT_ANALOG:
8719 has_vga = true;
8720 break;
6847d71b
PZ
8721 default:
8722 break;
bf8fa3d3
PZ
8723 }
8724 }
8725
f7be2c21
VS
8726 if (has_vga) {
8727 lpt_bend_clkout_dp(to_i915(dev), 0);
47701c3b 8728 lpt_enable_clkout_dp(dev, true, true);
f7be2c21 8729 } else {
47701c3b 8730 lpt_disable_clkout_dp(dev);
f7be2c21 8731 }
bf8fa3d3
PZ
8732}
8733
dde86e2d
PZ
8734/*
8735 * Initialize reference clocks when the driver loads
8736 */
8737void intel_init_pch_refclk(struct drm_device *dev)
8738{
8739 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8740 ironlake_init_pch_refclk(dev);
8741 else if (HAS_PCH_LPT(dev))
8742 lpt_init_pch_refclk(dev);
8743}
8744
55bb9992 8745static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
d9d444cb 8746{
55bb9992 8747 struct drm_device *dev = crtc_state->base.crtc->dev;
d9d444cb 8748 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8749 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8750 struct drm_connector *connector;
55bb9992 8751 struct drm_connector_state *connector_state;
d9d444cb 8752 struct intel_encoder *encoder;
55bb9992 8753 int num_connectors = 0, i;
d9d444cb
JB
8754 bool is_lvds = false;
8755
da3ced29 8756 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8757 if (connector_state->crtc != crtc_state->base.crtc)
8758 continue;
8759
8760 encoder = to_intel_encoder(connector_state->best_encoder);
8761
d9d444cb
JB
8762 switch (encoder->type) {
8763 case INTEL_OUTPUT_LVDS:
8764 is_lvds = true;
8765 break;
6847d71b
PZ
8766 default:
8767 break;
d9d444cb
JB
8768 }
8769 num_connectors++;
8770 }
8771
8772 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 8773 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 8774 dev_priv->vbt.lvds_ssc_freq);
e91e941b 8775 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
8776 }
8777
8778 return 120000;
8779}
8780
6ff93609 8781static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 8782{
c8203565 8783 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
8784 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8785 int pipe = intel_crtc->pipe;
c8203565
PZ
8786 uint32_t val;
8787
78114071 8788 val = 0;
c8203565 8789
6e3c9717 8790 switch (intel_crtc->config->pipe_bpp) {
c8203565 8791 case 18:
dfd07d72 8792 val |= PIPECONF_6BPC;
c8203565
PZ
8793 break;
8794 case 24:
dfd07d72 8795 val |= PIPECONF_8BPC;
c8203565
PZ
8796 break;
8797 case 30:
dfd07d72 8798 val |= PIPECONF_10BPC;
c8203565
PZ
8799 break;
8800 case 36:
dfd07d72 8801 val |= PIPECONF_12BPC;
c8203565
PZ
8802 break;
8803 default:
cc769b62
PZ
8804 /* Case prevented by intel_choose_pipe_bpp_dither. */
8805 BUG();
c8203565
PZ
8806 }
8807
6e3c9717 8808 if (intel_crtc->config->dither)
c8203565
PZ
8809 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8810
6e3c9717 8811 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
8812 val |= PIPECONF_INTERLACED_ILK;
8813 else
8814 val |= PIPECONF_PROGRESSIVE;
8815
6e3c9717 8816 if (intel_crtc->config->limited_color_range)
3685a8f3 8817 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 8818
c8203565
PZ
8819 I915_WRITE(PIPECONF(pipe), val);
8820 POSTING_READ(PIPECONF(pipe));
8821}
8822
86d3efce
VS
8823/*
8824 * Set up the pipe CSC unit.
8825 *
8826 * Currently only full range RGB to limited range RGB conversion
8827 * is supported, but eventually this should handle various
8828 * RGB<->YCbCr scenarios as well.
8829 */
50f3b016 8830static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
8831{
8832 struct drm_device *dev = crtc->dev;
8833 struct drm_i915_private *dev_priv = dev->dev_private;
8834 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8835 int pipe = intel_crtc->pipe;
8836 uint16_t coeff = 0x7800; /* 1.0 */
8837
8838 /*
8839 * TODO: Check what kind of values actually come out of the pipe
8840 * with these coeff/postoff values and adjust to get the best
8841 * accuracy. Perhaps we even need to take the bpc value into
8842 * consideration.
8843 */
8844
6e3c9717 8845 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8846 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8847
8848 /*
8849 * GY/GU and RY/RU should be the other way around according
8850 * to BSpec, but reality doesn't agree. Just set them up in
8851 * a way that results in the correct picture.
8852 */
8853 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8854 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8855
8856 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8857 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8858
8859 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8860 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8861
8862 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8863 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8864 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8865
8866 if (INTEL_INFO(dev)->gen > 6) {
8867 uint16_t postoff = 0;
8868
6e3c9717 8869 if (intel_crtc->config->limited_color_range)
32cf0cb0 8870 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
8871
8872 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8873 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8874 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8875
8876 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8877 } else {
8878 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8879
6e3c9717 8880 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8881 mode |= CSC_BLACK_SCREEN_OFFSET;
8882
8883 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8884 }
8885}
8886
6ff93609 8887static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 8888{
756f85cf
PZ
8889 struct drm_device *dev = crtc->dev;
8890 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 8891 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 8892 enum pipe pipe = intel_crtc->pipe;
6e3c9717 8893 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee2b0b38
PZ
8894 uint32_t val;
8895
3eff4faa 8896 val = 0;
ee2b0b38 8897
6e3c9717 8898 if (IS_HASWELL(dev) && intel_crtc->config->dither)
ee2b0b38
PZ
8899 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8900
6e3c9717 8901 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
8902 val |= PIPECONF_INTERLACED_ILK;
8903 else
8904 val |= PIPECONF_PROGRESSIVE;
8905
702e7a56
PZ
8906 I915_WRITE(PIPECONF(cpu_transcoder), val);
8907 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
8908
8909 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8910 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf 8911
3cdf122c 8912 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
756f85cf
PZ
8913 val = 0;
8914
6e3c9717 8915 switch (intel_crtc->config->pipe_bpp) {
756f85cf
PZ
8916 case 18:
8917 val |= PIPEMISC_DITHER_6_BPC;
8918 break;
8919 case 24:
8920 val |= PIPEMISC_DITHER_8_BPC;
8921 break;
8922 case 30:
8923 val |= PIPEMISC_DITHER_10_BPC;
8924 break;
8925 case 36:
8926 val |= PIPEMISC_DITHER_12_BPC;
8927 break;
8928 default:
8929 /* Case prevented by pipe_config_set_bpp. */
8930 BUG();
8931 }
8932
6e3c9717 8933 if (intel_crtc->config->dither)
756f85cf
PZ
8934 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8935
8936 I915_WRITE(PIPEMISC(pipe), val);
8937 }
ee2b0b38
PZ
8938}
8939
6591c6e4 8940static bool ironlake_compute_clocks(struct drm_crtc *crtc,
190f68c5 8941 struct intel_crtc_state *crtc_state,
6591c6e4
PZ
8942 intel_clock_t *clock,
8943 bool *has_reduced_clock,
8944 intel_clock_t *reduced_clock)
8945{
8946 struct drm_device *dev = crtc->dev;
8947 struct drm_i915_private *dev_priv = dev->dev_private;
6591c6e4 8948 int refclk;
d4906093 8949 const intel_limit_t *limit;
c329a4ec 8950 bool ret;
79e53945 8951
55bb9992 8952 refclk = ironlake_get_refclk(crtc_state);
79e53945 8953
d4906093
ML
8954 /*
8955 * Returns a set of divisors for the desired target clock with the given
8956 * refclk, or FALSE. The returned values represent the clock equation:
8957 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8958 */
a93e255f
ACO
8959 limit = intel_limit(crtc_state, refclk);
8960 ret = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 8961 crtc_state->port_clock,
ee9300bb 8962 refclk, NULL, clock);
6591c6e4
PZ
8963 if (!ret)
8964 return false;
cda4b7d3 8965
6591c6e4
PZ
8966 return true;
8967}
8968
d4b1931c
PZ
8969int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8970{
8971 /*
8972 * Account for spread spectrum to avoid
8973 * oversubscribing the link. Max center spread
8974 * is 2.5%; use 5% for safety's sake.
8975 */
8976 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 8977 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
8978}
8979
7429e9d4 8980static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 8981{
7429e9d4 8982 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
8983}
8984
de13a2e3 8985static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
190f68c5 8986 struct intel_crtc_state *crtc_state,
7429e9d4 8987 u32 *fp,
9a7c7890 8988 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 8989{
de13a2e3 8990 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
8991 struct drm_device *dev = crtc->dev;
8992 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8993 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8994 struct drm_connector *connector;
55bb9992
ACO
8995 struct drm_connector_state *connector_state;
8996 struct intel_encoder *encoder;
de13a2e3 8997 uint32_t dpll;
55bb9992 8998 int factor, num_connectors = 0, i;
09ede541 8999 bool is_lvds = false, is_sdvo = false;
79e53945 9000
da3ced29 9001 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
9002 if (connector_state->crtc != crtc_state->base.crtc)
9003 continue;
9004
9005 encoder = to_intel_encoder(connector_state->best_encoder);
9006
9007 switch (encoder->type) {
79e53945
JB
9008 case INTEL_OUTPUT_LVDS:
9009 is_lvds = true;
9010 break;
9011 case INTEL_OUTPUT_SDVO:
7d57382e 9012 case INTEL_OUTPUT_HDMI:
79e53945 9013 is_sdvo = true;
79e53945 9014 break;
6847d71b
PZ
9015 default:
9016 break;
79e53945 9017 }
43565a06 9018
c751ce4f 9019 num_connectors++;
79e53945 9020 }
79e53945 9021
c1858123 9022 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
9023 factor = 21;
9024 if (is_lvds) {
9025 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 9026 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 9027 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 9028 factor = 25;
190f68c5 9029 } else if (crtc_state->sdvo_tv_clock)
8febb297 9030 factor = 20;
c1858123 9031
190f68c5 9032 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
7d0ac5b7 9033 *fp |= FP_CB_TUNE;
2c07245f 9034
9a7c7890
DV
9035 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
9036 *fp2 |= FP_CB_TUNE;
9037
5eddb70b 9038 dpll = 0;
2c07245f 9039
a07d6787
EA
9040 if (is_lvds)
9041 dpll |= DPLLB_MODE_LVDS;
9042 else
9043 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 9044
190f68c5 9045 dpll |= (crtc_state->pixel_multiplier - 1)
ef1b460d 9046 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
9047
9048 if (is_sdvo)
4a33e48d 9049 dpll |= DPLL_SDVO_HIGH_SPEED;
190f68c5 9050 if (crtc_state->has_dp_encoder)
4a33e48d 9051 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 9052
a07d6787 9053 /* compute bitmask from p1 value */
190f68c5 9054 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 9055 /* also FPA1 */
190f68c5 9056 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 9057
190f68c5 9058 switch (crtc_state->dpll.p2) {
a07d6787
EA
9059 case 5:
9060 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
9061 break;
9062 case 7:
9063 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
9064 break;
9065 case 10:
9066 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
9067 break;
9068 case 14:
9069 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
9070 break;
79e53945
JB
9071 }
9072
b4c09f3b 9073 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 9074 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
9075 else
9076 dpll |= PLL_REF_INPUT_DREFCLK;
9077
959e16d6 9078 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
9079}
9080
190f68c5
ACO
9081static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9082 struct intel_crtc_state *crtc_state)
de13a2e3 9083{
c7653199 9084 struct drm_device *dev = crtc->base.dev;
de13a2e3 9085 intel_clock_t clock, reduced_clock;
cbbab5bd 9086 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 9087 bool ok, has_reduced_clock = false;
8b47047b 9088 bool is_lvds = false;
e2b78267 9089 struct intel_shared_dpll *pll;
de13a2e3 9090
dd3cd74a
ACO
9091 memset(&crtc_state->dpll_hw_state, 0,
9092 sizeof(crtc_state->dpll_hw_state));
9093
7905df29 9094 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
79e53945 9095
5dc5298b
PZ
9096 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
9097 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 9098
190f68c5 9099 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
de13a2e3 9100 &has_reduced_clock, &reduced_clock);
190f68c5 9101 if (!ok && !crtc_state->clock_set) {
de13a2e3
PZ
9102 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9103 return -EINVAL;
79e53945 9104 }
f47709a9 9105 /* Compat-code for transition, will disappear. */
190f68c5
ACO
9106 if (!crtc_state->clock_set) {
9107 crtc_state->dpll.n = clock.n;
9108 crtc_state->dpll.m1 = clock.m1;
9109 crtc_state->dpll.m2 = clock.m2;
9110 crtc_state->dpll.p1 = clock.p1;
9111 crtc_state->dpll.p2 = clock.p2;
f47709a9 9112 }
79e53945 9113
5dc5298b 9114 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
190f68c5
ACO
9115 if (crtc_state->has_pch_encoder) {
9116 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
cbbab5bd 9117 if (has_reduced_clock)
7429e9d4 9118 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 9119
190f68c5 9120 dpll = ironlake_compute_dpll(crtc, crtc_state,
cbbab5bd
DV
9121 &fp, &reduced_clock,
9122 has_reduced_clock ? &fp2 : NULL);
9123
190f68c5
ACO
9124 crtc_state->dpll_hw_state.dpll = dpll;
9125 crtc_state->dpll_hw_state.fp0 = fp;
66e985c0 9126 if (has_reduced_clock)
190f68c5 9127 crtc_state->dpll_hw_state.fp1 = fp2;
66e985c0 9128 else
190f68c5 9129 crtc_state->dpll_hw_state.fp1 = fp;
66e985c0 9130
190f68c5 9131 pll = intel_get_shared_dpll(crtc, crtc_state);
ee7b9f93 9132 if (pll == NULL) {
84f44ce7 9133 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
c7653199 9134 pipe_name(crtc->pipe));
4b645f14
JB
9135 return -EINVAL;
9136 }
3fb37703 9137 }
79e53945 9138
ab585dea 9139 if (is_lvds && has_reduced_clock)
c7653199 9140 crtc->lowfreq_avail = true;
bcd644e0 9141 else
c7653199 9142 crtc->lowfreq_avail = false;
e2b78267 9143
c8f7a0db 9144 return 0;
79e53945
JB
9145}
9146
eb14cb74
VS
9147static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9148 struct intel_link_m_n *m_n)
9149{
9150 struct drm_device *dev = crtc->base.dev;
9151 struct drm_i915_private *dev_priv = dev->dev_private;
9152 enum pipe pipe = crtc->pipe;
9153
9154 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9155 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9156 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9157 & ~TU_SIZE_MASK;
9158 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9159 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9160 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9161}
9162
9163static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9164 enum transcoder transcoder,
b95af8be
VK
9165 struct intel_link_m_n *m_n,
9166 struct intel_link_m_n *m2_n2)
72419203
DV
9167{
9168 struct drm_device *dev = crtc->base.dev;
9169 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 9170 enum pipe pipe = crtc->pipe;
72419203 9171
eb14cb74
VS
9172 if (INTEL_INFO(dev)->gen >= 5) {
9173 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9174 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9175 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9176 & ~TU_SIZE_MASK;
9177 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9178 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9179 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
9180 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9181 * gen < 8) and if DRRS is supported (to make sure the
9182 * registers are not unnecessarily read).
9183 */
9184 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
6e3c9717 9185 crtc->config->has_drrs) {
b95af8be
VK
9186 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9187 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9188 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9189 & ~TU_SIZE_MASK;
9190 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9191 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9192 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9193 }
eb14cb74
VS
9194 } else {
9195 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9196 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9197 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9198 & ~TU_SIZE_MASK;
9199 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9200 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9201 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9202 }
9203}
9204
9205void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 9206 struct intel_crtc_state *pipe_config)
eb14cb74 9207{
681a8504 9208 if (pipe_config->has_pch_encoder)
eb14cb74
VS
9209 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9210 else
9211 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
9212 &pipe_config->dp_m_n,
9213 &pipe_config->dp_m2_n2);
eb14cb74 9214}
72419203 9215
eb14cb74 9216static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5cec258b 9217 struct intel_crtc_state *pipe_config)
eb14cb74
VS
9218{
9219 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 9220 &pipe_config->fdi_m_n, NULL);
72419203
DV
9221}
9222
bd2e244f 9223static void skylake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9224 struct intel_crtc_state *pipe_config)
bd2e244f
JB
9225{
9226 struct drm_device *dev = crtc->base.dev;
9227 struct drm_i915_private *dev_priv = dev->dev_private;
a1b2278e
CK
9228 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9229 uint32_t ps_ctrl = 0;
9230 int id = -1;
9231 int i;
bd2e244f 9232
a1b2278e
CK
9233 /* find scaler attached to this pipe */
9234 for (i = 0; i < crtc->num_scalers; i++) {
9235 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9236 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9237 id = i;
9238 pipe_config->pch_pfit.enabled = true;
9239 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9240 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9241 break;
9242 }
9243 }
bd2e244f 9244
a1b2278e
CK
9245 scaler_state->scaler_id = id;
9246 if (id >= 0) {
9247 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9248 } else {
9249 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
bd2e244f
JB
9250 }
9251}
9252
5724dbd1
DL
9253static void
9254skylake_get_initial_plane_config(struct intel_crtc *crtc,
9255 struct intel_initial_plane_config *plane_config)
bc8d7dff
DL
9256{
9257 struct drm_device *dev = crtc->base.dev;
9258 struct drm_i915_private *dev_priv = dev->dev_private;
40f46283 9259 u32 val, base, offset, stride_mult, tiling;
bc8d7dff
DL
9260 int pipe = crtc->pipe;
9261 int fourcc, pixel_format;
6761dd31 9262 unsigned int aligned_height;
bc8d7dff 9263 struct drm_framebuffer *fb;
1b842c89 9264 struct intel_framebuffer *intel_fb;
bc8d7dff 9265
d9806c9f 9266 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9267 if (!intel_fb) {
bc8d7dff
DL
9268 DRM_DEBUG_KMS("failed to alloc fb\n");
9269 return;
9270 }
9271
1b842c89
DL
9272 fb = &intel_fb->base;
9273
bc8d7dff 9274 val = I915_READ(PLANE_CTL(pipe, 0));
42a7b088
DL
9275 if (!(val & PLANE_CTL_ENABLE))
9276 goto error;
9277
bc8d7dff
DL
9278 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9279 fourcc = skl_format_to_fourcc(pixel_format,
9280 val & PLANE_CTL_ORDER_RGBX,
9281 val & PLANE_CTL_ALPHA_MASK);
9282 fb->pixel_format = fourcc;
9283 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9284
40f46283
DL
9285 tiling = val & PLANE_CTL_TILED_MASK;
9286 switch (tiling) {
9287 case PLANE_CTL_TILED_LINEAR:
9288 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9289 break;
9290 case PLANE_CTL_TILED_X:
9291 plane_config->tiling = I915_TILING_X;
9292 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9293 break;
9294 case PLANE_CTL_TILED_Y:
9295 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9296 break;
9297 case PLANE_CTL_TILED_YF:
9298 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9299 break;
9300 default:
9301 MISSING_CASE(tiling);
9302 goto error;
9303 }
9304
bc8d7dff
DL
9305 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9306 plane_config->base = base;
9307
9308 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9309
9310 val = I915_READ(PLANE_SIZE(pipe, 0));
9311 fb->height = ((val >> 16) & 0xfff) + 1;
9312 fb->width = ((val >> 0) & 0x1fff) + 1;
9313
9314 val = I915_READ(PLANE_STRIDE(pipe, 0));
7b49f948 9315 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
40f46283 9316 fb->pixel_format);
bc8d7dff
DL
9317 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9318
9319 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9320 fb->pixel_format,
9321 fb->modifier[0]);
bc8d7dff 9322
f37b5c2b 9323 plane_config->size = fb->pitches[0] * aligned_height;
bc8d7dff
DL
9324
9325 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9326 pipe_name(pipe), fb->width, fb->height,
9327 fb->bits_per_pixel, base, fb->pitches[0],
9328 plane_config->size);
9329
2d14030b 9330 plane_config->fb = intel_fb;
bc8d7dff
DL
9331 return;
9332
9333error:
9334 kfree(fb);
9335}
9336
2fa2fe9a 9337static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9338 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
9339{
9340 struct drm_device *dev = crtc->base.dev;
9341 struct drm_i915_private *dev_priv = dev->dev_private;
9342 uint32_t tmp;
9343
9344 tmp = I915_READ(PF_CTL(crtc->pipe));
9345
9346 if (tmp & PF_ENABLE) {
fd4daa9c 9347 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
9348 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9349 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
9350
9351 /* We currently do not free assignements of panel fitters on
9352 * ivb/hsw (since we don't use the higher upscaling modes which
9353 * differentiates them) so just WARN about this case for now. */
9354 if (IS_GEN7(dev)) {
9355 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9356 PF_PIPE_SEL_IVB(crtc->pipe));
9357 }
2fa2fe9a 9358 }
79e53945
JB
9359}
9360
5724dbd1
DL
9361static void
9362ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9363 struct intel_initial_plane_config *plane_config)
4c6baa59
JB
9364{
9365 struct drm_device *dev = crtc->base.dev;
9366 struct drm_i915_private *dev_priv = dev->dev_private;
9367 u32 val, base, offset;
aeee5a49 9368 int pipe = crtc->pipe;
4c6baa59 9369 int fourcc, pixel_format;
6761dd31 9370 unsigned int aligned_height;
b113d5ee 9371 struct drm_framebuffer *fb;
1b842c89 9372 struct intel_framebuffer *intel_fb;
4c6baa59 9373
42a7b088
DL
9374 val = I915_READ(DSPCNTR(pipe));
9375 if (!(val & DISPLAY_PLANE_ENABLE))
9376 return;
9377
d9806c9f 9378 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9379 if (!intel_fb) {
4c6baa59
JB
9380 DRM_DEBUG_KMS("failed to alloc fb\n");
9381 return;
9382 }
9383
1b842c89
DL
9384 fb = &intel_fb->base;
9385
18c5247e
DV
9386 if (INTEL_INFO(dev)->gen >= 4) {
9387 if (val & DISPPLANE_TILED) {
49af449b 9388 plane_config->tiling = I915_TILING_X;
18c5247e
DV
9389 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9390 }
9391 }
4c6baa59
JB
9392
9393 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 9394 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
9395 fb->pixel_format = fourcc;
9396 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
4c6baa59 9397
aeee5a49 9398 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
4c6baa59 9399 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
aeee5a49 9400 offset = I915_READ(DSPOFFSET(pipe));
4c6baa59 9401 } else {
49af449b 9402 if (plane_config->tiling)
aeee5a49 9403 offset = I915_READ(DSPTILEOFF(pipe));
4c6baa59 9404 else
aeee5a49 9405 offset = I915_READ(DSPLINOFF(pipe));
4c6baa59
JB
9406 }
9407 plane_config->base = base;
9408
9409 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
9410 fb->width = ((val >> 16) & 0xfff) + 1;
9411 fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
9412
9413 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 9414 fb->pitches[0] = val & 0xffffffc0;
4c6baa59 9415
b113d5ee 9416 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9417 fb->pixel_format,
9418 fb->modifier[0]);
4c6baa59 9419
f37b5c2b 9420 plane_config->size = fb->pitches[0] * aligned_height;
4c6baa59 9421
2844a921
DL
9422 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9423 pipe_name(pipe), fb->width, fb->height,
9424 fb->bits_per_pixel, base, fb->pitches[0],
9425 plane_config->size);
b113d5ee 9426
2d14030b 9427 plane_config->fb = intel_fb;
4c6baa59
JB
9428}
9429
0e8ffe1b 9430static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9431 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9432{
9433 struct drm_device *dev = crtc->base.dev;
9434 struct drm_i915_private *dev_priv = dev->dev_private;
1729050e 9435 enum intel_display_power_domain power_domain;
0e8ffe1b 9436 uint32_t tmp;
1729050e 9437 bool ret;
0e8ffe1b 9438
1729050e
ID
9439 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9440 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
930e8c9e
PZ
9441 return false;
9442
e143a21c 9443 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 9444 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 9445
1729050e 9446 ret = false;
0e8ffe1b
DV
9447 tmp = I915_READ(PIPECONF(crtc->pipe));
9448 if (!(tmp & PIPECONF_ENABLE))
1729050e 9449 goto out;
0e8ffe1b 9450
42571aef
VS
9451 switch (tmp & PIPECONF_BPC_MASK) {
9452 case PIPECONF_6BPC:
9453 pipe_config->pipe_bpp = 18;
9454 break;
9455 case PIPECONF_8BPC:
9456 pipe_config->pipe_bpp = 24;
9457 break;
9458 case PIPECONF_10BPC:
9459 pipe_config->pipe_bpp = 30;
9460 break;
9461 case PIPECONF_12BPC:
9462 pipe_config->pipe_bpp = 36;
9463 break;
9464 default:
9465 break;
9466 }
9467
b5a9fa09
DV
9468 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9469 pipe_config->limited_color_range = true;
9470
ab9412ba 9471 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
9472 struct intel_shared_dpll *pll;
9473
88adfff1
DV
9474 pipe_config->has_pch_encoder = true;
9475
627eb5a3
DV
9476 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9477 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9478 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
9479
9480 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 9481
c0d43d62 9482 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
9483 pipe_config->shared_dpll =
9484 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
9485 } else {
9486 tmp = I915_READ(PCH_DPLL_SEL);
9487 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9488 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9489 else
9490 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9491 }
66e985c0
DV
9492
9493 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9494
9495 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9496 &pipe_config->dpll_hw_state));
c93f54cf
DV
9497
9498 tmp = pipe_config->dpll_hw_state.dpll;
9499 pipe_config->pixel_multiplier =
9500 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9501 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
9502
9503 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
9504 } else {
9505 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
9506 }
9507
1bd1bd80
DV
9508 intel_get_pipe_timings(crtc, pipe_config);
9509
2fa2fe9a
DV
9510 ironlake_get_pfit_config(crtc, pipe_config);
9511
1729050e
ID
9512 ret = true;
9513
9514out:
9515 intel_display_power_put(dev_priv, power_domain);
9516
9517 return ret;
0e8ffe1b
DV
9518}
9519
be256dc7
PZ
9520static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9521{
9522 struct drm_device *dev = dev_priv->dev;
be256dc7 9523 struct intel_crtc *crtc;
be256dc7 9524
d3fcc808 9525 for_each_intel_crtc(dev, crtc)
e2c719b7 9526 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
9527 pipe_name(crtc->pipe));
9528
e2c719b7
RC
9529 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9530 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
01403de3
VS
9531 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9532 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
e2c719b7
RC
9533 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9534 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 9535 "CPU PWM1 enabled\n");
c5107b87 9536 if (IS_HASWELL(dev))
e2c719b7 9537 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 9538 "CPU PWM2 enabled\n");
e2c719b7 9539 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 9540 "PCH PWM1 enabled\n");
e2c719b7 9541 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 9542 "Utility pin enabled\n");
e2c719b7 9543 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 9544
9926ada1
PZ
9545 /*
9546 * In theory we can still leave IRQs enabled, as long as only the HPD
9547 * interrupts remain enabled. We used to check for that, but since it's
9548 * gen-specific and since we only disable LCPLL after we fully disable
9549 * the interrupts, the check below should be enough.
9550 */
e2c719b7 9551 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
9552}
9553
9ccd5aeb
PZ
9554static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9555{
9556 struct drm_device *dev = dev_priv->dev;
9557
9558 if (IS_HASWELL(dev))
9559 return I915_READ(D_COMP_HSW);
9560 else
9561 return I915_READ(D_COMP_BDW);
9562}
9563
3c4c9b81
PZ
9564static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9565{
9566 struct drm_device *dev = dev_priv->dev;
9567
9568 if (IS_HASWELL(dev)) {
9569 mutex_lock(&dev_priv->rps.hw_lock);
9570 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9571 val))
f475dadf 9572 DRM_ERROR("Failed to write to D_COMP\n");
3c4c9b81
PZ
9573 mutex_unlock(&dev_priv->rps.hw_lock);
9574 } else {
9ccd5aeb
PZ
9575 I915_WRITE(D_COMP_BDW, val);
9576 POSTING_READ(D_COMP_BDW);
3c4c9b81 9577 }
be256dc7
PZ
9578}
9579
9580/*
9581 * This function implements pieces of two sequences from BSpec:
9582 * - Sequence for display software to disable LCPLL
9583 * - Sequence for display software to allow package C8+
9584 * The steps implemented here are just the steps that actually touch the LCPLL
9585 * register. Callers should take care of disabling all the display engine
9586 * functions, doing the mode unset, fixing interrupts, etc.
9587 */
6ff58d53
PZ
9588static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9589 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
9590{
9591 uint32_t val;
9592
9593 assert_can_disable_lcpll(dev_priv);
9594
9595 val = I915_READ(LCPLL_CTL);
9596
9597 if (switch_to_fclk) {
9598 val |= LCPLL_CD_SOURCE_FCLK;
9599 I915_WRITE(LCPLL_CTL, val);
9600
9601 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9602 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9603 DRM_ERROR("Switching to FCLK failed\n");
9604
9605 val = I915_READ(LCPLL_CTL);
9606 }
9607
9608 val |= LCPLL_PLL_DISABLE;
9609 I915_WRITE(LCPLL_CTL, val);
9610 POSTING_READ(LCPLL_CTL);
9611
9612 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9613 DRM_ERROR("LCPLL still locked\n");
9614
9ccd5aeb 9615 val = hsw_read_dcomp(dev_priv);
be256dc7 9616 val |= D_COMP_COMP_DISABLE;
3c4c9b81 9617 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9618 ndelay(100);
9619
9ccd5aeb
PZ
9620 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9621 1))
be256dc7
PZ
9622 DRM_ERROR("D_COMP RCOMP still in progress\n");
9623
9624 if (allow_power_down) {
9625 val = I915_READ(LCPLL_CTL);
9626 val |= LCPLL_POWER_DOWN_ALLOW;
9627 I915_WRITE(LCPLL_CTL, val);
9628 POSTING_READ(LCPLL_CTL);
9629 }
9630}
9631
9632/*
9633 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9634 * source.
9635 */
6ff58d53 9636static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
9637{
9638 uint32_t val;
9639
9640 val = I915_READ(LCPLL_CTL);
9641
9642 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9643 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9644 return;
9645
a8a8bd54
PZ
9646 /*
9647 * Make sure we're not on PC8 state before disabling PC8, otherwise
9648 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
a8a8bd54 9649 */
59bad947 9650 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
215733fa 9651
be256dc7
PZ
9652 if (val & LCPLL_POWER_DOWN_ALLOW) {
9653 val &= ~LCPLL_POWER_DOWN_ALLOW;
9654 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 9655 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
9656 }
9657
9ccd5aeb 9658 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
9659 val |= D_COMP_COMP_FORCE;
9660 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 9661 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9662
9663 val = I915_READ(LCPLL_CTL);
9664 val &= ~LCPLL_PLL_DISABLE;
9665 I915_WRITE(LCPLL_CTL, val);
9666
9667 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9668 DRM_ERROR("LCPLL not locked yet\n");
9669
9670 if (val & LCPLL_CD_SOURCE_FCLK) {
9671 val = I915_READ(LCPLL_CTL);
9672 val &= ~LCPLL_CD_SOURCE_FCLK;
9673 I915_WRITE(LCPLL_CTL, val);
9674
9675 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9676 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9677 DRM_ERROR("Switching back to LCPLL failed\n");
9678 }
215733fa 9679
59bad947 9680 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
b6283055 9681 intel_update_cdclk(dev_priv->dev);
be256dc7
PZ
9682}
9683
765dab67
PZ
9684/*
9685 * Package states C8 and deeper are really deep PC states that can only be
9686 * reached when all the devices on the system allow it, so even if the graphics
9687 * device allows PC8+, it doesn't mean the system will actually get to these
9688 * states. Our driver only allows PC8+ when going into runtime PM.
9689 *
9690 * The requirements for PC8+ are that all the outputs are disabled, the power
9691 * well is disabled and most interrupts are disabled, and these are also
9692 * requirements for runtime PM. When these conditions are met, we manually do
9693 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9694 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9695 * hang the machine.
9696 *
9697 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9698 * the state of some registers, so when we come back from PC8+ we need to
9699 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9700 * need to take care of the registers kept by RC6. Notice that this happens even
9701 * if we don't put the device in PCI D3 state (which is what currently happens
9702 * because of the runtime PM support).
9703 *
9704 * For more, read "Display Sequences for Package C8" on the hardware
9705 * documentation.
9706 */
a14cb6fc 9707void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 9708{
c67a470b
PZ
9709 struct drm_device *dev = dev_priv->dev;
9710 uint32_t val;
9711
c67a470b
PZ
9712 DRM_DEBUG_KMS("Enabling package C8+\n");
9713
c2699524 9714 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9715 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9716 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9717 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9718 }
9719
9720 lpt_disable_clkout_dp(dev);
c67a470b
PZ
9721 hsw_disable_lcpll(dev_priv, true, true);
9722}
9723
a14cb6fc 9724void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
9725{
9726 struct drm_device *dev = dev_priv->dev;
9727 uint32_t val;
9728
c67a470b
PZ
9729 DRM_DEBUG_KMS("Disabling package C8+\n");
9730
9731 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
9732 lpt_init_pch_refclk(dev);
9733
c2699524 9734 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9735 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9736 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9737 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9738 }
c67a470b
PZ
9739}
9740
27c329ed 9741static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
f8437dd1 9742{
a821fc46 9743 struct drm_device *dev = old_state->dev;
1a617b77
ML
9744 struct intel_atomic_state *old_intel_state =
9745 to_intel_atomic_state(old_state);
9746 unsigned int req_cdclk = old_intel_state->dev_cdclk;
f8437dd1 9747
27c329ed 9748 broxton_set_cdclk(dev, req_cdclk);
f8437dd1
VK
9749}
9750
b432e5cf 9751/* compute the max rate for new configuration */
27c329ed 9752static int ilk_max_pixel_rate(struct drm_atomic_state *state)
b432e5cf 9753{
565602d7
ML
9754 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9755 struct drm_i915_private *dev_priv = state->dev->dev_private;
9756 struct drm_crtc *crtc;
9757 struct drm_crtc_state *cstate;
27c329ed 9758 struct intel_crtc_state *crtc_state;
565602d7
ML
9759 unsigned max_pixel_rate = 0, i;
9760 enum pipe pipe;
b432e5cf 9761
565602d7
ML
9762 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
9763 sizeof(intel_state->min_pixclk));
27c329ed 9764
565602d7
ML
9765 for_each_crtc_in_state(state, crtc, cstate, i) {
9766 int pixel_rate;
27c329ed 9767
565602d7
ML
9768 crtc_state = to_intel_crtc_state(cstate);
9769 if (!crtc_state->base.enable) {
9770 intel_state->min_pixclk[i] = 0;
b432e5cf 9771 continue;
565602d7 9772 }
b432e5cf 9773
27c329ed 9774 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
b432e5cf
VS
9775
9776 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
565602d7 9777 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
b432e5cf
VS
9778 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9779
565602d7 9780 intel_state->min_pixclk[i] = pixel_rate;
b432e5cf
VS
9781 }
9782
565602d7
ML
9783 for_each_pipe(dev_priv, pipe)
9784 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
9785
b432e5cf
VS
9786 return max_pixel_rate;
9787}
9788
9789static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9790{
9791 struct drm_i915_private *dev_priv = dev->dev_private;
9792 uint32_t val, data;
9793 int ret;
9794
9795 if (WARN((I915_READ(LCPLL_CTL) &
9796 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9797 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9798 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9799 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9800 "trying to change cdclk frequency with cdclk not enabled\n"))
9801 return;
9802
9803 mutex_lock(&dev_priv->rps.hw_lock);
9804 ret = sandybridge_pcode_write(dev_priv,
9805 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9806 mutex_unlock(&dev_priv->rps.hw_lock);
9807 if (ret) {
9808 DRM_ERROR("failed to inform pcode about cdclk change\n");
9809 return;
9810 }
9811
9812 val = I915_READ(LCPLL_CTL);
9813 val |= LCPLL_CD_SOURCE_FCLK;
9814 I915_WRITE(LCPLL_CTL, val);
9815
9816 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9817 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9818 DRM_ERROR("Switching to FCLK failed\n");
9819
9820 val = I915_READ(LCPLL_CTL);
9821 val &= ~LCPLL_CLK_FREQ_MASK;
9822
9823 switch (cdclk) {
9824 case 450000:
9825 val |= LCPLL_CLK_FREQ_450;
9826 data = 0;
9827 break;
9828 case 540000:
9829 val |= LCPLL_CLK_FREQ_54O_BDW;
9830 data = 1;
9831 break;
9832 case 337500:
9833 val |= LCPLL_CLK_FREQ_337_5_BDW;
9834 data = 2;
9835 break;
9836 case 675000:
9837 val |= LCPLL_CLK_FREQ_675_BDW;
9838 data = 3;
9839 break;
9840 default:
9841 WARN(1, "invalid cdclk frequency\n");
9842 return;
9843 }
9844
9845 I915_WRITE(LCPLL_CTL, val);
9846
9847 val = I915_READ(LCPLL_CTL);
9848 val &= ~LCPLL_CD_SOURCE_FCLK;
9849 I915_WRITE(LCPLL_CTL, val);
9850
9851 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9852 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9853 DRM_ERROR("Switching back to LCPLL failed\n");
9854
9855 mutex_lock(&dev_priv->rps.hw_lock);
9856 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9857 mutex_unlock(&dev_priv->rps.hw_lock);
9858
9859 intel_update_cdclk(dev);
9860
9861 WARN(cdclk != dev_priv->cdclk_freq,
9862 "cdclk requested %d kHz but got %d kHz\n",
9863 cdclk, dev_priv->cdclk_freq);
9864}
9865
27c329ed 9866static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
b432e5cf 9867{
27c329ed 9868 struct drm_i915_private *dev_priv = to_i915(state->dev);
1a617b77 9869 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
27c329ed 9870 int max_pixclk = ilk_max_pixel_rate(state);
b432e5cf
VS
9871 int cdclk;
9872
9873 /*
9874 * FIXME should also account for plane ratio
9875 * once 64bpp pixel formats are supported.
9876 */
27c329ed 9877 if (max_pixclk > 540000)
b432e5cf 9878 cdclk = 675000;
27c329ed 9879 else if (max_pixclk > 450000)
b432e5cf 9880 cdclk = 540000;
27c329ed 9881 else if (max_pixclk > 337500)
b432e5cf
VS
9882 cdclk = 450000;
9883 else
9884 cdclk = 337500;
9885
b432e5cf 9886 if (cdclk > dev_priv->max_cdclk_freq) {
63ba534e
ML
9887 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9888 cdclk, dev_priv->max_cdclk_freq);
9889 return -EINVAL;
b432e5cf
VS
9890 }
9891
1a617b77
ML
9892 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9893 if (!intel_state->active_crtcs)
9894 intel_state->dev_cdclk = 337500;
b432e5cf
VS
9895
9896 return 0;
9897}
9898
27c329ed 9899static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
b432e5cf 9900{
27c329ed 9901 struct drm_device *dev = old_state->dev;
1a617b77
ML
9902 struct intel_atomic_state *old_intel_state =
9903 to_intel_atomic_state(old_state);
9904 unsigned req_cdclk = old_intel_state->dev_cdclk;
b432e5cf 9905
27c329ed 9906 broadwell_set_cdclk(dev, req_cdclk);
b432e5cf
VS
9907}
9908
190f68c5
ACO
9909static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9910 struct intel_crtc_state *crtc_state)
09b4ddf9 9911{
af3997b5
MK
9912 struct intel_encoder *intel_encoder =
9913 intel_ddi_get_crtc_new_encoder(crtc_state);
9914
9915 if (intel_encoder->type != INTEL_OUTPUT_DSI) {
9916 if (!intel_ddi_pll_select(crtc, crtc_state))
9917 return -EINVAL;
9918 }
716c2e55 9919
c7653199 9920 crtc->lowfreq_avail = false;
644cef34 9921
c8f7a0db 9922 return 0;
79e53945
JB
9923}
9924
3760b59c
S
9925static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9926 enum port port,
9927 struct intel_crtc_state *pipe_config)
9928{
9929 switch (port) {
9930 case PORT_A:
9931 pipe_config->ddi_pll_sel = SKL_DPLL0;
9932 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9933 break;
9934 case PORT_B:
9935 pipe_config->ddi_pll_sel = SKL_DPLL1;
9936 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9937 break;
9938 case PORT_C:
9939 pipe_config->ddi_pll_sel = SKL_DPLL2;
9940 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9941 break;
9942 default:
9943 DRM_ERROR("Incorrect port type\n");
9944 }
9945}
9946
96b7dfb7
S
9947static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9948 enum port port,
5cec258b 9949 struct intel_crtc_state *pipe_config)
96b7dfb7 9950{
3148ade7 9951 u32 temp, dpll_ctl1;
96b7dfb7
S
9952
9953 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9954 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9955
9956 switch (pipe_config->ddi_pll_sel) {
3148ade7
DL
9957 case SKL_DPLL0:
9958 /*
9959 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9960 * of the shared DPLL framework and thus needs to be read out
9961 * separately
9962 */
9963 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9964 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9965 break;
96b7dfb7
S
9966 case SKL_DPLL1:
9967 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9968 break;
9969 case SKL_DPLL2:
9970 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9971 break;
9972 case SKL_DPLL3:
9973 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9974 break;
96b7dfb7
S
9975 }
9976}
9977
7d2c8175
DL
9978static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9979 enum port port,
5cec258b 9980 struct intel_crtc_state *pipe_config)
7d2c8175
DL
9981{
9982 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9983
9984 switch (pipe_config->ddi_pll_sel) {
9985 case PORT_CLK_SEL_WRPLL1:
9986 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9987 break;
9988 case PORT_CLK_SEL_WRPLL2:
9989 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9990 break;
00490c22
ML
9991 case PORT_CLK_SEL_SPLL:
9992 pipe_config->shared_dpll = DPLL_ID_SPLL;
79bd23da 9993 break;
7d2c8175
DL
9994 }
9995}
9996
26804afd 9997static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
5cec258b 9998 struct intel_crtc_state *pipe_config)
26804afd
DV
9999{
10000 struct drm_device *dev = crtc->base.dev;
10001 struct drm_i915_private *dev_priv = dev->dev_private;
d452c5b6 10002 struct intel_shared_dpll *pll;
26804afd
DV
10003 enum port port;
10004 uint32_t tmp;
10005
10006 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
10007
10008 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
10009
ef11bdb3 10010 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
96b7dfb7 10011 skylake_get_ddi_pll(dev_priv, port, pipe_config);
3760b59c
S
10012 else if (IS_BROXTON(dev))
10013 bxt_get_ddi_pll(dev_priv, port, pipe_config);
96b7dfb7
S
10014 else
10015 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 10016
d452c5b6
DV
10017 if (pipe_config->shared_dpll >= 0) {
10018 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
10019
10020 WARN_ON(!pll->get_hw_state(dev_priv, pll,
10021 &pipe_config->dpll_hw_state));
10022 }
10023
26804afd
DV
10024 /*
10025 * Haswell has only FDI/PCH transcoder A. It is which is connected to
10026 * DDI E. So just check whether this pipe is wired to DDI E and whether
10027 * the PCH transcoder is on.
10028 */
ca370455
DL
10029 if (INTEL_INFO(dev)->gen < 9 &&
10030 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
10031 pipe_config->has_pch_encoder = true;
10032
10033 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
10034 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
10035 FDI_DP_PORT_WIDTH_SHIFT) + 1;
10036
10037 ironlake_get_fdi_m_n_config(crtc, pipe_config);
10038 }
10039}
10040
0e8ffe1b 10041static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5cec258b 10042 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
10043{
10044 struct drm_device *dev = crtc->base.dev;
10045 struct drm_i915_private *dev_priv = dev->dev_private;
1729050e
ID
10046 enum intel_display_power_domain power_domain;
10047 unsigned long power_domain_mask;
0e8ffe1b 10048 uint32_t tmp;
1729050e 10049 bool ret;
0e8ffe1b 10050
1729050e
ID
10051 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
10052 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
b5482bd0 10053 return false;
1729050e
ID
10054 power_domain_mask = BIT(power_domain);
10055
10056 ret = false;
b5482bd0 10057
e143a21c 10058 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
10059 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
10060
eccb140b
DV
10061 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
10062 if (tmp & TRANS_DDI_FUNC_ENABLE) {
10063 enum pipe trans_edp_pipe;
10064 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
10065 default:
10066 WARN(1, "unknown pipe linked to edp transcoder\n");
10067 case TRANS_DDI_EDP_INPUT_A_ONOFF:
10068 case TRANS_DDI_EDP_INPUT_A_ON:
10069 trans_edp_pipe = PIPE_A;
10070 break;
10071 case TRANS_DDI_EDP_INPUT_B_ONOFF:
10072 trans_edp_pipe = PIPE_B;
10073 break;
10074 case TRANS_DDI_EDP_INPUT_C_ONOFF:
10075 trans_edp_pipe = PIPE_C;
10076 break;
10077 }
10078
10079 if (trans_edp_pipe == crtc->pipe)
10080 pipe_config->cpu_transcoder = TRANSCODER_EDP;
10081 }
10082
1729050e
ID
10083 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
10084 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10085 goto out;
10086 power_domain_mask |= BIT(power_domain);
2bfce950 10087
eccb140b 10088 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b 10089 if (!(tmp & PIPECONF_ENABLE))
1729050e 10090 goto out;
0e8ffe1b 10091
26804afd 10092 haswell_get_ddi_port_state(crtc, pipe_config);
627eb5a3 10093
1bd1bd80
DV
10094 intel_get_pipe_timings(crtc, pipe_config);
10095
a1b2278e
CK
10096 if (INTEL_INFO(dev)->gen >= 9) {
10097 skl_init_scalers(dev, crtc, pipe_config);
10098 }
10099
af99ceda
CK
10100 if (INTEL_INFO(dev)->gen >= 9) {
10101 pipe_config->scaler_state.scaler_id = -1;
10102 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10103 }
10104
1729050e
ID
10105 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10106 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10107 power_domain_mask |= BIT(power_domain);
1c132b44 10108 if (INTEL_INFO(dev)->gen >= 9)
bd2e244f 10109 skylake_get_pfit_config(crtc, pipe_config);
ff6d9f55 10110 else
1c132b44 10111 ironlake_get_pfit_config(crtc, pipe_config);
bd2e244f 10112 }
88adfff1 10113
e59150dc
JB
10114 if (IS_HASWELL(dev))
10115 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10116 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 10117
ebb69c95
CT
10118 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
10119 pipe_config->pixel_multiplier =
10120 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10121 } else {
10122 pipe_config->pixel_multiplier = 1;
10123 }
6c49f241 10124
1729050e
ID
10125 ret = true;
10126
10127out:
10128 for_each_power_domain(power_domain, power_domain_mask)
10129 intel_display_power_put(dev_priv, power_domain);
10130
10131 return ret;
0e8ffe1b
DV
10132}
10133
55a08b3f
ML
10134static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10135 const struct intel_plane_state *plane_state)
560b85bb
CW
10136{
10137 struct drm_device *dev = crtc->dev;
10138 struct drm_i915_private *dev_priv = dev->dev_private;
10139 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 10140 uint32_t cntl = 0, size = 0;
560b85bb 10141
55a08b3f
ML
10142 if (plane_state && plane_state->visible) {
10143 unsigned int width = plane_state->base.crtc_w;
10144 unsigned int height = plane_state->base.crtc_h;
dc41c154
VS
10145 unsigned int stride = roundup_pow_of_two(width) * 4;
10146
10147 switch (stride) {
10148 default:
10149 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10150 width, stride);
10151 stride = 256;
10152 /* fallthrough */
10153 case 256:
10154 case 512:
10155 case 1024:
10156 case 2048:
10157 break;
4b0e333e
CW
10158 }
10159
dc41c154
VS
10160 cntl |= CURSOR_ENABLE |
10161 CURSOR_GAMMA_ENABLE |
10162 CURSOR_FORMAT_ARGB |
10163 CURSOR_STRIDE(stride);
10164
10165 size = (height << 12) | width;
4b0e333e 10166 }
560b85bb 10167
dc41c154
VS
10168 if (intel_crtc->cursor_cntl != 0 &&
10169 (intel_crtc->cursor_base != base ||
10170 intel_crtc->cursor_size != size ||
10171 intel_crtc->cursor_cntl != cntl)) {
10172 /* On these chipsets we can only modify the base/size/stride
10173 * whilst the cursor is disabled.
10174 */
0b87c24e
VS
10175 I915_WRITE(CURCNTR(PIPE_A), 0);
10176 POSTING_READ(CURCNTR(PIPE_A));
dc41c154 10177 intel_crtc->cursor_cntl = 0;
4b0e333e 10178 }
560b85bb 10179
99d1f387 10180 if (intel_crtc->cursor_base != base) {
0b87c24e 10181 I915_WRITE(CURBASE(PIPE_A), base);
99d1f387
VS
10182 intel_crtc->cursor_base = base;
10183 }
4726e0b0 10184
dc41c154
VS
10185 if (intel_crtc->cursor_size != size) {
10186 I915_WRITE(CURSIZE, size);
10187 intel_crtc->cursor_size = size;
4b0e333e 10188 }
560b85bb 10189
4b0e333e 10190 if (intel_crtc->cursor_cntl != cntl) {
0b87c24e
VS
10191 I915_WRITE(CURCNTR(PIPE_A), cntl);
10192 POSTING_READ(CURCNTR(PIPE_A));
4b0e333e 10193 intel_crtc->cursor_cntl = cntl;
560b85bb 10194 }
560b85bb
CW
10195}
10196
55a08b3f
ML
10197static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10198 const struct intel_plane_state *plane_state)
65a21cd6
JB
10199{
10200 struct drm_device *dev = crtc->dev;
10201 struct drm_i915_private *dev_priv = dev->dev_private;
10202 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10203 int pipe = intel_crtc->pipe;
663f3122 10204 uint32_t cntl = 0;
4b0e333e 10205
55a08b3f 10206 if (plane_state && plane_state->visible) {
4b0e333e 10207 cntl = MCURSOR_GAMMA_ENABLE;
55a08b3f 10208 switch (plane_state->base.crtc_w) {
4726e0b0
SK
10209 case 64:
10210 cntl |= CURSOR_MODE_64_ARGB_AX;
10211 break;
10212 case 128:
10213 cntl |= CURSOR_MODE_128_ARGB_AX;
10214 break;
10215 case 256:
10216 cntl |= CURSOR_MODE_256_ARGB_AX;
10217 break;
10218 default:
55a08b3f 10219 MISSING_CASE(plane_state->base.crtc_w);
4726e0b0 10220 return;
65a21cd6 10221 }
4b0e333e 10222 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7 10223
fc6f93bc 10224 if (HAS_DDI(dev))
47bf17a7 10225 cntl |= CURSOR_PIPE_CSC_ENABLE;
65a21cd6 10226
55a08b3f
ML
10227 if (plane_state->base.rotation == BIT(DRM_ROTATE_180))
10228 cntl |= CURSOR_ROTATE_180;
10229 }
4398ad45 10230
4b0e333e
CW
10231 if (intel_crtc->cursor_cntl != cntl) {
10232 I915_WRITE(CURCNTR(pipe), cntl);
10233 POSTING_READ(CURCNTR(pipe));
10234 intel_crtc->cursor_cntl = cntl;
65a21cd6 10235 }
4b0e333e 10236
65a21cd6 10237 /* and commit changes on next vblank */
5efb3e28
VS
10238 I915_WRITE(CURBASE(pipe), base);
10239 POSTING_READ(CURBASE(pipe));
99d1f387
VS
10240
10241 intel_crtc->cursor_base = base;
65a21cd6
JB
10242}
10243
cda4b7d3 10244/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f 10245static void intel_crtc_update_cursor(struct drm_crtc *crtc,
55a08b3f 10246 const struct intel_plane_state *plane_state)
cda4b7d3
CW
10247{
10248 struct drm_device *dev = crtc->dev;
10249 struct drm_i915_private *dev_priv = dev->dev_private;
10250 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10251 int pipe = intel_crtc->pipe;
55a08b3f
ML
10252 u32 base = intel_crtc->cursor_addr;
10253 u32 pos = 0;
cda4b7d3 10254
55a08b3f
ML
10255 if (plane_state) {
10256 int x = plane_state->base.crtc_x;
10257 int y = plane_state->base.crtc_y;
cda4b7d3 10258
55a08b3f
ML
10259 if (x < 0) {
10260 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10261 x = -x;
10262 }
10263 pos |= x << CURSOR_X_SHIFT;
cda4b7d3 10264
55a08b3f
ML
10265 if (y < 0) {
10266 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10267 y = -y;
10268 }
10269 pos |= y << CURSOR_Y_SHIFT;
10270
10271 /* ILK+ do this automagically */
10272 if (HAS_GMCH_DISPLAY(dev) &&
10273 plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
10274 base += (plane_state->base.crtc_h *
10275 plane_state->base.crtc_w - 1) * 4;
10276 }
cda4b7d3 10277 }
cda4b7d3 10278
5efb3e28
VS
10279 I915_WRITE(CURPOS(pipe), pos);
10280
8ac54669 10281 if (IS_845G(dev) || IS_I865G(dev))
55a08b3f 10282 i845_update_cursor(crtc, base, plane_state);
5efb3e28 10283 else
55a08b3f 10284 i9xx_update_cursor(crtc, base, plane_state);
cda4b7d3
CW
10285}
10286
dc41c154
VS
10287static bool cursor_size_ok(struct drm_device *dev,
10288 uint32_t width, uint32_t height)
10289{
10290 if (width == 0 || height == 0)
10291 return false;
10292
10293 /*
10294 * 845g/865g are special in that they are only limited by
10295 * the width of their cursors, the height is arbitrary up to
10296 * the precision of the register. Everything else requires
10297 * square cursors, limited to a few power-of-two sizes.
10298 */
10299 if (IS_845G(dev) || IS_I865G(dev)) {
10300 if ((width & 63) != 0)
10301 return false;
10302
10303 if (width > (IS_845G(dev) ? 64 : 512))
10304 return false;
10305
10306 if (height > 1023)
10307 return false;
10308 } else {
10309 switch (width | height) {
10310 case 256:
10311 case 128:
10312 if (IS_GEN2(dev))
10313 return false;
10314 case 64:
10315 break;
10316 default:
10317 return false;
10318 }
10319 }
10320
10321 return true;
10322}
10323
79e53945 10324static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 10325 u16 *blue, uint32_t start, uint32_t size)
79e53945 10326{
7203425a 10327 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 10328 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 10329
7203425a 10330 for (i = start; i < end; i++) {
79e53945
JB
10331 intel_crtc->lut_r[i] = red[i] >> 8;
10332 intel_crtc->lut_g[i] = green[i] >> 8;
10333 intel_crtc->lut_b[i] = blue[i] >> 8;
10334 }
10335
10336 intel_crtc_load_lut(crtc);
10337}
10338
79e53945
JB
10339/* VESA 640x480x72Hz mode to set on the pipe */
10340static struct drm_display_mode load_detect_mode = {
10341 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10342 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10343};
10344
a8bb6818
DV
10345struct drm_framebuffer *
10346__intel_framebuffer_create(struct drm_device *dev,
10347 struct drm_mode_fb_cmd2 *mode_cmd,
10348 struct drm_i915_gem_object *obj)
d2dff872
CW
10349{
10350 struct intel_framebuffer *intel_fb;
10351 int ret;
10352
10353 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
dcb1394e 10354 if (!intel_fb)
d2dff872 10355 return ERR_PTR(-ENOMEM);
d2dff872
CW
10356
10357 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
10358 if (ret)
10359 goto err;
d2dff872
CW
10360
10361 return &intel_fb->base;
dcb1394e 10362
dd4916c5 10363err:
dd4916c5 10364 kfree(intel_fb);
dd4916c5 10365 return ERR_PTR(ret);
d2dff872
CW
10366}
10367
b5ea642a 10368static struct drm_framebuffer *
a8bb6818
DV
10369intel_framebuffer_create(struct drm_device *dev,
10370 struct drm_mode_fb_cmd2 *mode_cmd,
10371 struct drm_i915_gem_object *obj)
10372{
10373 struct drm_framebuffer *fb;
10374 int ret;
10375
10376 ret = i915_mutex_lock_interruptible(dev);
10377 if (ret)
10378 return ERR_PTR(ret);
10379 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10380 mutex_unlock(&dev->struct_mutex);
10381
10382 return fb;
10383}
10384
d2dff872
CW
10385static u32
10386intel_framebuffer_pitch_for_width(int width, int bpp)
10387{
10388 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10389 return ALIGN(pitch, 64);
10390}
10391
10392static u32
10393intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10394{
10395 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 10396 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
10397}
10398
10399static struct drm_framebuffer *
10400intel_framebuffer_create_for_mode(struct drm_device *dev,
10401 struct drm_display_mode *mode,
10402 int depth, int bpp)
10403{
dcb1394e 10404 struct drm_framebuffer *fb;
d2dff872 10405 struct drm_i915_gem_object *obj;
0fed39bd 10406 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
10407
10408 obj = i915_gem_alloc_object(dev,
10409 intel_framebuffer_size_for_mode(mode, bpp));
10410 if (obj == NULL)
10411 return ERR_PTR(-ENOMEM);
10412
10413 mode_cmd.width = mode->hdisplay;
10414 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
10415 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10416 bpp);
5ca0c34a 10417 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872 10418
dcb1394e
LW
10419 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10420 if (IS_ERR(fb))
10421 drm_gem_object_unreference_unlocked(&obj->base);
10422
10423 return fb;
d2dff872
CW
10424}
10425
10426static struct drm_framebuffer *
10427mode_fits_in_fbdev(struct drm_device *dev,
10428 struct drm_display_mode *mode)
10429{
0695726e 10430#ifdef CONFIG_DRM_FBDEV_EMULATION
d2dff872
CW
10431 struct drm_i915_private *dev_priv = dev->dev_private;
10432 struct drm_i915_gem_object *obj;
10433 struct drm_framebuffer *fb;
10434
4c0e5528 10435 if (!dev_priv->fbdev)
d2dff872
CW
10436 return NULL;
10437
4c0e5528 10438 if (!dev_priv->fbdev->fb)
d2dff872
CW
10439 return NULL;
10440
4c0e5528
DV
10441 obj = dev_priv->fbdev->fb->obj;
10442 BUG_ON(!obj);
10443
8bcd4553 10444 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
10445 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10446 fb->bits_per_pixel))
d2dff872
CW
10447 return NULL;
10448
01f2c773 10449 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
10450 return NULL;
10451
edde3617 10452 drm_framebuffer_reference(fb);
d2dff872 10453 return fb;
4520f53a
DV
10454#else
10455 return NULL;
10456#endif
d2dff872
CW
10457}
10458
d3a40d1b
ACO
10459static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10460 struct drm_crtc *crtc,
10461 struct drm_display_mode *mode,
10462 struct drm_framebuffer *fb,
10463 int x, int y)
10464{
10465 struct drm_plane_state *plane_state;
10466 int hdisplay, vdisplay;
10467 int ret;
10468
10469 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10470 if (IS_ERR(plane_state))
10471 return PTR_ERR(plane_state);
10472
10473 if (mode)
10474 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10475 else
10476 hdisplay = vdisplay = 0;
10477
10478 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10479 if (ret)
10480 return ret;
10481 drm_atomic_set_fb_for_plane(plane_state, fb);
10482 plane_state->crtc_x = 0;
10483 plane_state->crtc_y = 0;
10484 plane_state->crtc_w = hdisplay;
10485 plane_state->crtc_h = vdisplay;
10486 plane_state->src_x = x << 16;
10487 plane_state->src_y = y << 16;
10488 plane_state->src_w = hdisplay << 16;
10489 plane_state->src_h = vdisplay << 16;
10490
10491 return 0;
10492}
10493
d2434ab7 10494bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 10495 struct drm_display_mode *mode,
51fd371b
RC
10496 struct intel_load_detect_pipe *old,
10497 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
10498{
10499 struct intel_crtc *intel_crtc;
d2434ab7
DV
10500 struct intel_encoder *intel_encoder =
10501 intel_attached_encoder(connector);
79e53945 10502 struct drm_crtc *possible_crtc;
4ef69c7a 10503 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
10504 struct drm_crtc *crtc = NULL;
10505 struct drm_device *dev = encoder->dev;
94352cf9 10506 struct drm_framebuffer *fb;
51fd371b 10507 struct drm_mode_config *config = &dev->mode_config;
edde3617 10508 struct drm_atomic_state *state = NULL, *restore_state = NULL;
944b0c76 10509 struct drm_connector_state *connector_state;
4be07317 10510 struct intel_crtc_state *crtc_state;
51fd371b 10511 int ret, i = -1;
79e53945 10512
d2dff872 10513 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10514 connector->base.id, connector->name,
8e329a03 10515 encoder->base.id, encoder->name);
d2dff872 10516
edde3617
ML
10517 old->restore_state = NULL;
10518
51fd371b
RC
10519retry:
10520 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10521 if (ret)
ad3c558f 10522 goto fail;
6e9f798d 10523
79e53945
JB
10524 /*
10525 * Algorithm gets a little messy:
7a5e4805 10526 *
79e53945
JB
10527 * - if the connector already has an assigned crtc, use it (but make
10528 * sure it's on first)
7a5e4805 10529 *
79e53945
JB
10530 * - try to find the first unused crtc that can drive this connector,
10531 * and use that if we find one
79e53945
JB
10532 */
10533
10534 /* See if we already have a CRTC for this connector */
edde3617
ML
10535 if (connector->state->crtc) {
10536 crtc = connector->state->crtc;
8261b191 10537
51fd371b 10538 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de 10539 if (ret)
ad3c558f 10540 goto fail;
8261b191
CW
10541
10542 /* Make sure the crtc and connector are running */
edde3617 10543 goto found;
79e53945
JB
10544 }
10545
10546 /* Find an unused one (if possible) */
70e1e0ec 10547 for_each_crtc(dev, possible_crtc) {
79e53945
JB
10548 i++;
10549 if (!(encoder->possible_crtcs & (1 << i)))
10550 continue;
edde3617
ML
10551
10552 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
10553 if (ret)
10554 goto fail;
10555
10556 if (possible_crtc->state->enable) {
10557 drm_modeset_unlock(&possible_crtc->mutex);
a459249c 10558 continue;
edde3617 10559 }
a459249c
VS
10560
10561 crtc = possible_crtc;
10562 break;
79e53945
JB
10563 }
10564
10565 /*
10566 * If we didn't find an unused CRTC, don't use any.
10567 */
10568 if (!crtc) {
7173188d 10569 DRM_DEBUG_KMS("no pipe available for load-detect\n");
ad3c558f 10570 goto fail;
79e53945
JB
10571 }
10572
edde3617
ML
10573found:
10574 intel_crtc = to_intel_crtc(crtc);
10575
4d02e2de
DV
10576 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10577 if (ret)
ad3c558f 10578 goto fail;
79e53945 10579
83a57153 10580 state = drm_atomic_state_alloc(dev);
edde3617
ML
10581 restore_state = drm_atomic_state_alloc(dev);
10582 if (!state || !restore_state) {
10583 ret = -ENOMEM;
10584 goto fail;
10585 }
83a57153
ACO
10586
10587 state->acquire_ctx = ctx;
edde3617 10588 restore_state->acquire_ctx = ctx;
83a57153 10589
944b0c76
ACO
10590 connector_state = drm_atomic_get_connector_state(state, connector);
10591 if (IS_ERR(connector_state)) {
10592 ret = PTR_ERR(connector_state);
10593 goto fail;
10594 }
10595
edde3617
ML
10596 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
10597 if (ret)
10598 goto fail;
944b0c76 10599
4be07317
ACO
10600 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10601 if (IS_ERR(crtc_state)) {
10602 ret = PTR_ERR(crtc_state);
10603 goto fail;
10604 }
10605
49d6fa21 10606 crtc_state->base.active = crtc_state->base.enable = true;
4be07317 10607
6492711d
CW
10608 if (!mode)
10609 mode = &load_detect_mode;
79e53945 10610
d2dff872
CW
10611 /* We need a framebuffer large enough to accommodate all accesses
10612 * that the plane may generate whilst we perform load detection.
10613 * We can not rely on the fbcon either being present (we get called
10614 * during its initialisation to detect all boot displays, or it may
10615 * not even exist) or that it is large enough to satisfy the
10616 * requested mode.
10617 */
94352cf9
DV
10618 fb = mode_fits_in_fbdev(dev, mode);
10619 if (fb == NULL) {
d2dff872 10620 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9 10621 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
d2dff872
CW
10622 } else
10623 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 10624 if (IS_ERR(fb)) {
d2dff872 10625 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 10626 goto fail;
79e53945 10627 }
79e53945 10628
d3a40d1b
ACO
10629 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10630 if (ret)
10631 goto fail;
10632
edde3617
ML
10633 drm_framebuffer_unreference(fb);
10634
10635 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
10636 if (ret)
10637 goto fail;
10638
10639 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
10640 if (!ret)
10641 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
10642 if (!ret)
10643 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
10644 if (ret) {
10645 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
10646 goto fail;
10647 }
8c7b5ccb 10648
3ba86073
ML
10649 ret = drm_atomic_commit(state);
10650 if (ret) {
6492711d 10651 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
412b61d8 10652 goto fail;
79e53945 10653 }
edde3617
ML
10654
10655 old->restore_state = restore_state;
7173188d 10656
79e53945 10657 /* let the connector get through one full cycle before testing */
9d0498a2 10658 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 10659 return true;
412b61d8 10660
ad3c558f 10661fail:
e5d958ef 10662 drm_atomic_state_free(state);
edde3617
ML
10663 drm_atomic_state_free(restore_state);
10664 restore_state = state = NULL;
83a57153 10665
51fd371b
RC
10666 if (ret == -EDEADLK) {
10667 drm_modeset_backoff(ctx);
10668 goto retry;
10669 }
10670
412b61d8 10671 return false;
79e53945
JB
10672}
10673
d2434ab7 10674void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
10675 struct intel_load_detect_pipe *old,
10676 struct drm_modeset_acquire_ctx *ctx)
79e53945 10677{
d2434ab7
DV
10678 struct intel_encoder *intel_encoder =
10679 intel_attached_encoder(connector);
4ef69c7a 10680 struct drm_encoder *encoder = &intel_encoder->base;
edde3617 10681 struct drm_atomic_state *state = old->restore_state;
d3a40d1b 10682 int ret;
79e53945 10683
d2dff872 10684 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10685 connector->base.id, connector->name,
8e329a03 10686 encoder->base.id, encoder->name);
d2dff872 10687
edde3617 10688 if (!state)
0622a53c 10689 return;
79e53945 10690
edde3617
ML
10691 ret = drm_atomic_commit(state);
10692 if (ret) {
10693 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
10694 drm_atomic_state_free(state);
10695 }
79e53945
JB
10696}
10697
da4a1efa 10698static int i9xx_pll_refclk(struct drm_device *dev,
5cec258b 10699 const struct intel_crtc_state *pipe_config)
da4a1efa
VS
10700{
10701 struct drm_i915_private *dev_priv = dev->dev_private;
10702 u32 dpll = pipe_config->dpll_hw_state.dpll;
10703
10704 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 10705 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
10706 else if (HAS_PCH_SPLIT(dev))
10707 return 120000;
10708 else if (!IS_GEN2(dev))
10709 return 96000;
10710 else
10711 return 48000;
10712}
10713
79e53945 10714/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc 10715static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 10716 struct intel_crtc_state *pipe_config)
79e53945 10717{
f1f644dc 10718 struct drm_device *dev = crtc->base.dev;
79e53945 10719 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 10720 int pipe = pipe_config->cpu_transcoder;
293623f7 10721 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
10722 u32 fp;
10723 intel_clock_t clock;
dccbea3b 10724 int port_clock;
da4a1efa 10725 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
10726
10727 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 10728 fp = pipe_config->dpll_hw_state.fp0;
79e53945 10729 else
293623f7 10730 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
10731
10732 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
10733 if (IS_PINEVIEW(dev)) {
10734 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10735 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
10736 } else {
10737 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10738 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10739 }
10740
a6c45cf0 10741 if (!IS_GEN2(dev)) {
f2b115e6
AJ
10742 if (IS_PINEVIEW(dev))
10743 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10744 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
10745 else
10746 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
10747 DPLL_FPA01_P1_POST_DIV_SHIFT);
10748
10749 switch (dpll & DPLL_MODE_MASK) {
10750 case DPLLB_MODE_DAC_SERIAL:
10751 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10752 5 : 10;
10753 break;
10754 case DPLLB_MODE_LVDS:
10755 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10756 7 : 14;
10757 break;
10758 default:
28c97730 10759 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 10760 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 10761 return;
79e53945
JB
10762 }
10763
ac58c3f0 10764 if (IS_PINEVIEW(dev))
dccbea3b 10765 port_clock = pnv_calc_dpll_params(refclk, &clock);
ac58c3f0 10766 else
dccbea3b 10767 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945 10768 } else {
0fb58223 10769 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 10770 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
10771
10772 if (is_lvds) {
10773 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10774 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
10775
10776 if (lvds & LVDS_CLKB_POWER_UP)
10777 clock.p2 = 7;
10778 else
10779 clock.p2 = 14;
79e53945
JB
10780 } else {
10781 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10782 clock.p1 = 2;
10783 else {
10784 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10785 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10786 }
10787 if (dpll & PLL_P2_DIVIDE_BY_4)
10788 clock.p2 = 4;
10789 else
10790 clock.p2 = 2;
79e53945 10791 }
da4a1efa 10792
dccbea3b 10793 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945
JB
10794 }
10795
18442d08
VS
10796 /*
10797 * This value includes pixel_multiplier. We will use
241bfc38 10798 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
10799 * encoder's get_config() function.
10800 */
dccbea3b 10801 pipe_config->port_clock = port_clock;
f1f644dc
JB
10802}
10803
6878da05
VS
10804int intel_dotclock_calculate(int link_freq,
10805 const struct intel_link_m_n *m_n)
f1f644dc 10806{
f1f644dc
JB
10807 /*
10808 * The calculation for the data clock is:
1041a02f 10809 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 10810 * But we want to avoid losing precison if possible, so:
1041a02f 10811 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
10812 *
10813 * and the link clock is simpler:
1041a02f 10814 * link_clock = (m * link_clock) / n
f1f644dc
JB
10815 */
10816
6878da05
VS
10817 if (!m_n->link_n)
10818 return 0;
f1f644dc 10819
6878da05
VS
10820 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10821}
f1f644dc 10822
18442d08 10823static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 10824 struct intel_crtc_state *pipe_config)
6878da05
VS
10825{
10826 struct drm_device *dev = crtc->base.dev;
79e53945 10827
18442d08
VS
10828 /* read out port_clock from the DPLL */
10829 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 10830
f1f644dc 10831 /*
18442d08 10832 * This value does not include pixel_multiplier.
241bfc38 10833 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
10834 * agree once we know their relationship in the encoder's
10835 * get_config() function.
79e53945 10836 */
2d112de7 10837 pipe_config->base.adjusted_mode.crtc_clock =
18442d08
VS
10838 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10839 &pipe_config->fdi_m_n);
79e53945
JB
10840}
10841
10842/** Returns the currently programmed mode of the given pipe. */
10843struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10844 struct drm_crtc *crtc)
10845{
548f245b 10846 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 10847 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 10848 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
79e53945 10849 struct drm_display_mode *mode;
3f36b937 10850 struct intel_crtc_state *pipe_config;
fe2b8f9d
PZ
10851 int htot = I915_READ(HTOTAL(cpu_transcoder));
10852 int hsync = I915_READ(HSYNC(cpu_transcoder));
10853 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10854 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 10855 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
10856
10857 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10858 if (!mode)
10859 return NULL;
10860
3f36b937
TU
10861 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10862 if (!pipe_config) {
10863 kfree(mode);
10864 return NULL;
10865 }
10866
f1f644dc
JB
10867 /*
10868 * Construct a pipe_config sufficient for getting the clock info
10869 * back out of crtc_clock_get.
10870 *
10871 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10872 * to use a real value here instead.
10873 */
3f36b937
TU
10874 pipe_config->cpu_transcoder = (enum transcoder) pipe;
10875 pipe_config->pixel_multiplier = 1;
10876 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10877 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10878 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
10879 i9xx_crtc_clock_get(intel_crtc, pipe_config);
10880
10881 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
79e53945
JB
10882 mode->hdisplay = (htot & 0xffff) + 1;
10883 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10884 mode->hsync_start = (hsync & 0xffff) + 1;
10885 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10886 mode->vdisplay = (vtot & 0xffff) + 1;
10887 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10888 mode->vsync_start = (vsync & 0xffff) + 1;
10889 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10890
10891 drm_mode_set_name(mode);
79e53945 10892
3f36b937
TU
10893 kfree(pipe_config);
10894
79e53945
JB
10895 return mode;
10896}
10897
f047e395
CW
10898void intel_mark_busy(struct drm_device *dev)
10899{
c67a470b
PZ
10900 struct drm_i915_private *dev_priv = dev->dev_private;
10901
f62a0076
CW
10902 if (dev_priv->mm.busy)
10903 return;
10904
43694d69 10905 intel_runtime_pm_get(dev_priv);
c67a470b 10906 i915_update_gfx_val(dev_priv);
43cf3bf0
CW
10907 if (INTEL_INFO(dev)->gen >= 6)
10908 gen6_rps_busy(dev_priv);
f62a0076 10909 dev_priv->mm.busy = true;
f047e395
CW
10910}
10911
10912void intel_mark_idle(struct drm_device *dev)
652c393a 10913{
c67a470b 10914 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 10915
f62a0076
CW
10916 if (!dev_priv->mm.busy)
10917 return;
10918
10919 dev_priv->mm.busy = false;
10920
3d13ef2e 10921 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 10922 gen6_rps_idle(dev->dev_private);
bb4cdd53 10923
43694d69 10924 intel_runtime_pm_put(dev_priv);
652c393a
JB
10925}
10926
79e53945
JB
10927static void intel_crtc_destroy(struct drm_crtc *crtc)
10928{
10929 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
10930 struct drm_device *dev = crtc->dev;
10931 struct intel_unpin_work *work;
67e77c5a 10932
5e2d7afc 10933 spin_lock_irq(&dev->event_lock);
67e77c5a
DV
10934 work = intel_crtc->unpin_work;
10935 intel_crtc->unpin_work = NULL;
5e2d7afc 10936 spin_unlock_irq(&dev->event_lock);
67e77c5a
DV
10937
10938 if (work) {
10939 cancel_work_sync(&work->work);
10940 kfree(work);
10941 }
79e53945
JB
10942
10943 drm_crtc_cleanup(crtc);
67e77c5a 10944
79e53945
JB
10945 kfree(intel_crtc);
10946}
10947
6b95a207
KH
10948static void intel_unpin_work_fn(struct work_struct *__work)
10949{
10950 struct intel_unpin_work *work =
10951 container_of(__work, struct intel_unpin_work, work);
a9ff8714
VS
10952 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10953 struct drm_device *dev = crtc->base.dev;
10954 struct drm_plane *primary = crtc->base.primary;
6b95a207 10955
b4a98e57 10956 mutex_lock(&dev->struct_mutex);
3465c580 10957 intel_unpin_fb_obj(work->old_fb, primary->state->rotation);
05394f39 10958 drm_gem_object_unreference(&work->pending_flip_obj->base);
d9e86c0e 10959
f06cc1b9 10960 if (work->flip_queued_req)
146d84f0 10961 i915_gem_request_assign(&work->flip_queued_req, NULL);
b4a98e57
CW
10962 mutex_unlock(&dev->struct_mutex);
10963
a9ff8714 10964 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
1eb52238 10965 intel_fbc_post_update(crtc);
89ed88ba 10966 drm_framebuffer_unreference(work->old_fb);
f99d7069 10967
a9ff8714
VS
10968 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10969 atomic_dec(&crtc->unpin_work_count);
b4a98e57 10970
6b95a207
KH
10971 kfree(work);
10972}
10973
1afe3e9d 10974static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 10975 struct drm_crtc *crtc)
6b95a207 10976{
6b95a207
KH
10977 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10978 struct intel_unpin_work *work;
6b95a207
KH
10979 unsigned long flags;
10980
10981 /* Ignore early vblank irqs */
10982 if (intel_crtc == NULL)
10983 return;
10984
f326038a
DV
10985 /*
10986 * This is called both by irq handlers and the reset code (to complete
10987 * lost pageflips) so needs the full irqsave spinlocks.
10988 */
6b95a207
KH
10989 spin_lock_irqsave(&dev->event_lock, flags);
10990 work = intel_crtc->unpin_work;
e7d841ca
CW
10991
10992 /* Ensure we don't miss a work->pending update ... */
10993 smp_rmb();
10994
10995 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
10996 spin_unlock_irqrestore(&dev->event_lock, flags);
10997 return;
10998 }
10999
d6bbafa1 11000 page_flip_completed(intel_crtc);
0af7e4df 11001
6b95a207 11002 spin_unlock_irqrestore(&dev->event_lock, flags);
6b95a207
KH
11003}
11004
1afe3e9d
JB
11005void intel_finish_page_flip(struct drm_device *dev, int pipe)
11006{
fbee40df 11007 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
11008 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11009
49b14a5c 11010 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
11011}
11012
11013void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
11014{
fbee40df 11015 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
11016 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
11017
49b14a5c 11018 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
11019}
11020
75f7f3ec
VS
11021/* Is 'a' after or equal to 'b'? */
11022static bool g4x_flip_count_after_eq(u32 a, u32 b)
11023{
11024 return !((a - b) & 0x80000000);
11025}
11026
11027static bool page_flip_finished(struct intel_crtc *crtc)
11028{
11029 struct drm_device *dev = crtc->base.dev;
11030 struct drm_i915_private *dev_priv = dev->dev_private;
11031
bdfa7542
VS
11032 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
11033 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
11034 return true;
11035
75f7f3ec
VS
11036 /*
11037 * The relevant registers doen't exist on pre-ctg.
11038 * As the flip done interrupt doesn't trigger for mmio
11039 * flips on gmch platforms, a flip count check isn't
11040 * really needed there. But since ctg has the registers,
11041 * include it in the check anyway.
11042 */
11043 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
11044 return true;
11045
e8861675
ML
11046 /*
11047 * BDW signals flip done immediately if the plane
11048 * is disabled, even if the plane enable is already
11049 * armed to occur at the next vblank :(
11050 */
11051
75f7f3ec
VS
11052 /*
11053 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
11054 * used the same base address. In that case the mmio flip might
11055 * have completed, but the CS hasn't even executed the flip yet.
11056 *
11057 * A flip count check isn't enough as the CS might have updated
11058 * the base address just after start of vblank, but before we
11059 * managed to process the interrupt. This means we'd complete the
11060 * CS flip too soon.
11061 *
11062 * Combining both checks should get us a good enough result. It may
11063 * still happen that the CS flip has been executed, but has not
11064 * yet actually completed. But in case the base address is the same
11065 * anyway, we don't really care.
11066 */
11067 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11068 crtc->unpin_work->gtt_offset &&
fd8f507c 11069 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
75f7f3ec
VS
11070 crtc->unpin_work->flip_count);
11071}
11072
6b95a207
KH
11073void intel_prepare_page_flip(struct drm_device *dev, int plane)
11074{
fbee40df 11075 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
11076 struct intel_crtc *intel_crtc =
11077 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
11078 unsigned long flags;
11079
f326038a
DV
11080
11081 /*
11082 * This is called both by irq handlers and the reset code (to complete
11083 * lost pageflips) so needs the full irqsave spinlocks.
11084 *
11085 * NB: An MMIO update of the plane base pointer will also
e7d841ca
CW
11086 * generate a page-flip completion irq, i.e. every modeset
11087 * is also accompanied by a spurious intel_prepare_page_flip().
11088 */
6b95a207 11089 spin_lock_irqsave(&dev->event_lock, flags);
75f7f3ec 11090 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
e7d841ca 11091 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
11092 spin_unlock_irqrestore(&dev->event_lock, flags);
11093}
11094
6042639c 11095static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
e7d841ca
CW
11096{
11097 /* Ensure that the work item is consistent when activating it ... */
11098 smp_wmb();
6042639c 11099 atomic_set(&work->pending, INTEL_FLIP_PENDING);
e7d841ca
CW
11100 /* and that it is marked active as soon as the irq could fire. */
11101 smp_wmb();
11102}
11103
8c9f3aaf
JB
11104static int intel_gen2_queue_flip(struct drm_device *dev,
11105 struct drm_crtc *crtc,
11106 struct drm_framebuffer *fb,
ed8d1975 11107 struct drm_i915_gem_object *obj,
6258fbe2 11108 struct drm_i915_gem_request *req,
ed8d1975 11109 uint32_t flags)
8c9f3aaf 11110{
6258fbe2 11111 struct intel_engine_cs *ring = req->ring;
8c9f3aaf 11112 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
11113 u32 flip_mask;
11114 int ret;
11115
5fb9de1a 11116 ret = intel_ring_begin(req, 6);
8c9f3aaf 11117 if (ret)
4fa62c89 11118 return ret;
8c9f3aaf
JB
11119
11120 /* Can't queue multiple flips, so wait for the previous
11121 * one to finish before executing the next.
11122 */
11123 if (intel_crtc->plane)
11124 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11125 else
11126 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
11127 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11128 intel_ring_emit(ring, MI_NOOP);
11129 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11130 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11131 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 11132 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952 11133 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca 11134
6042639c 11135 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11136 return 0;
8c9f3aaf
JB
11137}
11138
11139static int intel_gen3_queue_flip(struct drm_device *dev,
11140 struct drm_crtc *crtc,
11141 struct drm_framebuffer *fb,
ed8d1975 11142 struct drm_i915_gem_object *obj,
6258fbe2 11143 struct drm_i915_gem_request *req,
ed8d1975 11144 uint32_t flags)
8c9f3aaf 11145{
6258fbe2 11146 struct intel_engine_cs *ring = req->ring;
8c9f3aaf 11147 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
11148 u32 flip_mask;
11149 int ret;
11150
5fb9de1a 11151 ret = intel_ring_begin(req, 6);
8c9f3aaf 11152 if (ret)
4fa62c89 11153 return ret;
8c9f3aaf
JB
11154
11155 if (intel_crtc->plane)
11156 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11157 else
11158 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
11159 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11160 intel_ring_emit(ring, MI_NOOP);
11161 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
11162 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11163 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 11164 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952
DV
11165 intel_ring_emit(ring, MI_NOOP);
11166
6042639c 11167 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11168 return 0;
8c9f3aaf
JB
11169}
11170
11171static int intel_gen4_queue_flip(struct drm_device *dev,
11172 struct drm_crtc *crtc,
11173 struct drm_framebuffer *fb,
ed8d1975 11174 struct drm_i915_gem_object *obj,
6258fbe2 11175 struct drm_i915_gem_request *req,
ed8d1975 11176 uint32_t flags)
8c9f3aaf 11177{
6258fbe2 11178 struct intel_engine_cs *ring = req->ring;
8c9f3aaf
JB
11179 struct drm_i915_private *dev_priv = dev->dev_private;
11180 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11181 uint32_t pf, pipesrc;
11182 int ret;
11183
5fb9de1a 11184 ret = intel_ring_begin(req, 4);
8c9f3aaf 11185 if (ret)
4fa62c89 11186 return ret;
8c9f3aaf
JB
11187
11188 /* i965+ uses the linear or tiled offsets from the
11189 * Display Registers (which do not change across a page-flip)
11190 * so we need only reprogram the base address.
11191 */
6d90c952
DV
11192 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11193 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11194 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 11195 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
c2c75131 11196 obj->tiling_mode);
8c9f3aaf
JB
11197
11198 /* XXX Enabling the panel-fitter across page-flip is so far
11199 * untested on non-native modes, so ignore it for now.
11200 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11201 */
11202 pf = 0;
11203 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 11204 intel_ring_emit(ring, pf | pipesrc);
e7d841ca 11205
6042639c 11206 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11207 return 0;
8c9f3aaf
JB
11208}
11209
11210static int intel_gen6_queue_flip(struct drm_device *dev,
11211 struct drm_crtc *crtc,
11212 struct drm_framebuffer *fb,
ed8d1975 11213 struct drm_i915_gem_object *obj,
6258fbe2 11214 struct drm_i915_gem_request *req,
ed8d1975 11215 uint32_t flags)
8c9f3aaf 11216{
6258fbe2 11217 struct intel_engine_cs *ring = req->ring;
8c9f3aaf
JB
11218 struct drm_i915_private *dev_priv = dev->dev_private;
11219 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11220 uint32_t pf, pipesrc;
11221 int ret;
11222
5fb9de1a 11223 ret = intel_ring_begin(req, 4);
8c9f3aaf 11224 if (ret)
4fa62c89 11225 return ret;
8c9f3aaf 11226
6d90c952
DV
11227 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11228 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11229 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
75f7f3ec 11230 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
8c9f3aaf 11231
dc257cf1
DV
11232 /* Contrary to the suggestions in the documentation,
11233 * "Enable Panel Fitter" does not seem to be required when page
11234 * flipping with a non-native mode, and worse causes a normal
11235 * modeset to fail.
11236 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11237 */
11238 pf = 0;
8c9f3aaf 11239 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 11240 intel_ring_emit(ring, pf | pipesrc);
e7d841ca 11241
6042639c 11242 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11243 return 0;
8c9f3aaf
JB
11244}
11245
7c9017e5
JB
11246static int intel_gen7_queue_flip(struct drm_device *dev,
11247 struct drm_crtc *crtc,
11248 struct drm_framebuffer *fb,
ed8d1975 11249 struct drm_i915_gem_object *obj,
6258fbe2 11250 struct drm_i915_gem_request *req,
ed8d1975 11251 uint32_t flags)
7c9017e5 11252{
6258fbe2 11253 struct intel_engine_cs *ring = req->ring;
7c9017e5 11254 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cb05d8de 11255 uint32_t plane_bit = 0;
ffe74d75
CW
11256 int len, ret;
11257
eba905b2 11258 switch (intel_crtc->plane) {
cb05d8de
DV
11259 case PLANE_A:
11260 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11261 break;
11262 case PLANE_B:
11263 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11264 break;
11265 case PLANE_C:
11266 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11267 break;
11268 default:
11269 WARN_ONCE(1, "unknown plane in flip command\n");
4fa62c89 11270 return -ENODEV;
cb05d8de
DV
11271 }
11272
ffe74d75 11273 len = 4;
f476828a 11274 if (ring->id == RCS) {
ffe74d75 11275 len += 6;
f476828a
DL
11276 /*
11277 * On Gen 8, SRM is now taking an extra dword to accommodate
11278 * 48bits addresses, and we need a NOOP for the batch size to
11279 * stay even.
11280 */
11281 if (IS_GEN8(dev))
11282 len += 2;
11283 }
ffe74d75 11284
f66fab8e
VS
11285 /*
11286 * BSpec MI_DISPLAY_FLIP for IVB:
11287 * "The full packet must be contained within the same cache line."
11288 *
11289 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11290 * cacheline, if we ever start emitting more commands before
11291 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11292 * then do the cacheline alignment, and finally emit the
11293 * MI_DISPLAY_FLIP.
11294 */
bba09b12 11295 ret = intel_ring_cacheline_align(req);
f66fab8e 11296 if (ret)
4fa62c89 11297 return ret;
f66fab8e 11298
5fb9de1a 11299 ret = intel_ring_begin(req, len);
7c9017e5 11300 if (ret)
4fa62c89 11301 return ret;
7c9017e5 11302
ffe74d75
CW
11303 /* Unmask the flip-done completion message. Note that the bspec says that
11304 * we should do this for both the BCS and RCS, and that we must not unmask
11305 * more than one flip event at any time (or ensure that one flip message
11306 * can be sent by waiting for flip-done prior to queueing new flips).
11307 * Experimentation says that BCS works despite DERRMR masking all
11308 * flip-done completion events and that unmasking all planes at once
11309 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11310 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11311 */
11312 if (ring->id == RCS) {
11313 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
f92a9162 11314 intel_ring_emit_reg(ring, DERRMR);
ffe74d75
CW
11315 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11316 DERRMR_PIPEB_PRI_FLIP_DONE |
11317 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a 11318 if (IS_GEN8(dev))
f1afe24f 11319 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
f476828a
DL
11320 MI_SRM_LRM_GLOBAL_GTT);
11321 else
f1afe24f 11322 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
f476828a 11323 MI_SRM_LRM_GLOBAL_GTT);
f92a9162 11324 intel_ring_emit_reg(ring, DERRMR);
ffe74d75 11325 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
f476828a
DL
11326 if (IS_GEN8(dev)) {
11327 intel_ring_emit(ring, 0);
11328 intel_ring_emit(ring, MI_NOOP);
11329 }
ffe74d75
CW
11330 }
11331
cb05d8de 11332 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 11333 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
75f7f3ec 11334 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
7c9017e5 11335 intel_ring_emit(ring, (MI_NOOP));
e7d841ca 11336
6042639c 11337 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11338 return 0;
7c9017e5
JB
11339}
11340
84c33a64
SG
11341static bool use_mmio_flip(struct intel_engine_cs *ring,
11342 struct drm_i915_gem_object *obj)
11343{
11344 /*
11345 * This is not being used for older platforms, because
11346 * non-availability of flip done interrupt forces us to use
11347 * CS flips. Older platforms derive flip done using some clever
11348 * tricks involving the flip_pending status bits and vblank irqs.
11349 * So using MMIO flips there would disrupt this mechanism.
11350 */
11351
8e09bf83
CW
11352 if (ring == NULL)
11353 return true;
11354
84c33a64
SG
11355 if (INTEL_INFO(ring->dev)->gen < 5)
11356 return false;
11357
11358 if (i915.use_mmio_flip < 0)
11359 return false;
11360 else if (i915.use_mmio_flip > 0)
11361 return true;
14bf993e
OM
11362 else if (i915.enable_execlists)
11363 return true;
fd8e058a
AG
11364 else if (obj->base.dma_buf &&
11365 !reservation_object_test_signaled_rcu(obj->base.dma_buf->resv,
11366 false))
11367 return true;
84c33a64 11368 else
b4716185 11369 return ring != i915_gem_request_get_ring(obj->last_write_req);
84c33a64
SG
11370}
11371
6042639c 11372static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
86efe24a 11373 unsigned int rotation,
6042639c 11374 struct intel_unpin_work *work)
ff944564
DL
11375{
11376 struct drm_device *dev = intel_crtc->base.dev;
11377 struct drm_i915_private *dev_priv = dev->dev_private;
11378 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
ff944564 11379 const enum pipe pipe = intel_crtc->pipe;
86efe24a 11380 u32 ctl, stride, tile_height;
ff944564
DL
11381
11382 ctl = I915_READ(PLANE_CTL(pipe, 0));
11383 ctl &= ~PLANE_CTL_TILED_MASK;
2ebef630
TU
11384 switch (fb->modifier[0]) {
11385 case DRM_FORMAT_MOD_NONE:
11386 break;
11387 case I915_FORMAT_MOD_X_TILED:
ff944564 11388 ctl |= PLANE_CTL_TILED_X;
2ebef630
TU
11389 break;
11390 case I915_FORMAT_MOD_Y_TILED:
11391 ctl |= PLANE_CTL_TILED_Y;
11392 break;
11393 case I915_FORMAT_MOD_Yf_TILED:
11394 ctl |= PLANE_CTL_TILED_YF;
11395 break;
11396 default:
11397 MISSING_CASE(fb->modifier[0]);
11398 }
ff944564
DL
11399
11400 /*
11401 * The stride is either expressed as a multiple of 64 bytes chunks for
11402 * linear buffers or in number of tiles for tiled buffers.
11403 */
86efe24a
TU
11404 if (intel_rotation_90_or_270(rotation)) {
11405 /* stride = Surface height in tiles */
832be82f 11406 tile_height = intel_tile_height(dev_priv, fb->modifier[0], 0);
86efe24a
TU
11407 stride = DIV_ROUND_UP(fb->height, tile_height);
11408 } else {
11409 stride = fb->pitches[0] /
7b49f948
VS
11410 intel_fb_stride_alignment(dev_priv, fb->modifier[0],
11411 fb->pixel_format);
86efe24a 11412 }
ff944564
DL
11413
11414 /*
11415 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11416 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11417 */
11418 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11419 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11420
6042639c 11421 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
ff944564
DL
11422 POSTING_READ(PLANE_SURF(pipe, 0));
11423}
11424
6042639c
CW
11425static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11426 struct intel_unpin_work *work)
84c33a64
SG
11427{
11428 struct drm_device *dev = intel_crtc->base.dev;
11429 struct drm_i915_private *dev_priv = dev->dev_private;
11430 struct intel_framebuffer *intel_fb =
11431 to_intel_framebuffer(intel_crtc->base.primary->fb);
11432 struct drm_i915_gem_object *obj = intel_fb->obj;
f0f59a00 11433 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
84c33a64 11434 u32 dspcntr;
84c33a64 11435
84c33a64
SG
11436 dspcntr = I915_READ(reg);
11437
c5d97472
DL
11438 if (obj->tiling_mode != I915_TILING_NONE)
11439 dspcntr |= DISPPLANE_TILED;
11440 else
11441 dspcntr &= ~DISPPLANE_TILED;
11442
84c33a64
SG
11443 I915_WRITE(reg, dspcntr);
11444
6042639c 11445 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
84c33a64 11446 POSTING_READ(DSPSURF(intel_crtc->plane));
ff944564
DL
11447}
11448
11449/*
11450 * XXX: This is the temporary way to update the plane registers until we get
11451 * around to using the usual plane update functions for MMIO flips
11452 */
6042639c 11453static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
ff944564 11454{
6042639c
CW
11455 struct intel_crtc *crtc = mmio_flip->crtc;
11456 struct intel_unpin_work *work;
11457
11458 spin_lock_irq(&crtc->base.dev->event_lock);
11459 work = crtc->unpin_work;
11460 spin_unlock_irq(&crtc->base.dev->event_lock);
11461 if (work == NULL)
11462 return;
ff944564 11463
6042639c 11464 intel_mark_page_flip_active(work);
ff944564 11465
6042639c 11466 intel_pipe_update_start(crtc);
ff944564 11467
6042639c 11468 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
86efe24a 11469 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
ff944564
DL
11470 else
11471 /* use_mmio_flip() retricts MMIO flips to ilk+ */
6042639c 11472 ilk_do_mmio_flip(crtc, work);
ff944564 11473
6042639c 11474 intel_pipe_update_end(crtc);
84c33a64
SG
11475}
11476
9362c7c5 11477static void intel_mmio_flip_work_func(struct work_struct *work)
84c33a64 11478{
b2cfe0ab
CW
11479 struct intel_mmio_flip *mmio_flip =
11480 container_of(work, struct intel_mmio_flip, work);
fd8e058a
AG
11481 struct intel_framebuffer *intel_fb =
11482 to_intel_framebuffer(mmio_flip->crtc->base.primary->fb);
11483 struct drm_i915_gem_object *obj = intel_fb->obj;
84c33a64 11484
6042639c 11485 if (mmio_flip->req) {
eed29a5b 11486 WARN_ON(__i915_wait_request(mmio_flip->req,
b2cfe0ab 11487 mmio_flip->crtc->reset_counter,
bcafc4e3
CW
11488 false, NULL,
11489 &mmio_flip->i915->rps.mmioflips));
6042639c
CW
11490 i915_gem_request_unreference__unlocked(mmio_flip->req);
11491 }
84c33a64 11492
fd8e058a
AG
11493 /* For framebuffer backed by dmabuf, wait for fence */
11494 if (obj->base.dma_buf)
11495 WARN_ON(reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
11496 false, false,
11497 MAX_SCHEDULE_TIMEOUT) < 0);
11498
6042639c 11499 intel_do_mmio_flip(mmio_flip);
b2cfe0ab 11500 kfree(mmio_flip);
84c33a64
SG
11501}
11502
11503static int intel_queue_mmio_flip(struct drm_device *dev,
11504 struct drm_crtc *crtc,
86efe24a 11505 struct drm_i915_gem_object *obj)
84c33a64 11506{
b2cfe0ab
CW
11507 struct intel_mmio_flip *mmio_flip;
11508
11509 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11510 if (mmio_flip == NULL)
11511 return -ENOMEM;
84c33a64 11512
bcafc4e3 11513 mmio_flip->i915 = to_i915(dev);
eed29a5b 11514 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
b2cfe0ab 11515 mmio_flip->crtc = to_intel_crtc(crtc);
86efe24a 11516 mmio_flip->rotation = crtc->primary->state->rotation;
536f5b5e 11517
b2cfe0ab
CW
11518 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11519 schedule_work(&mmio_flip->work);
84c33a64 11520
84c33a64
SG
11521 return 0;
11522}
11523
8c9f3aaf
JB
11524static int intel_default_queue_flip(struct drm_device *dev,
11525 struct drm_crtc *crtc,
11526 struct drm_framebuffer *fb,
ed8d1975 11527 struct drm_i915_gem_object *obj,
6258fbe2 11528 struct drm_i915_gem_request *req,
ed8d1975 11529 uint32_t flags)
8c9f3aaf
JB
11530{
11531 return -ENODEV;
11532}
11533
d6bbafa1
CW
11534static bool __intel_pageflip_stall_check(struct drm_device *dev,
11535 struct drm_crtc *crtc)
11536{
11537 struct drm_i915_private *dev_priv = dev->dev_private;
11538 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11539 struct intel_unpin_work *work = intel_crtc->unpin_work;
11540 u32 addr;
11541
11542 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11543 return true;
11544
908565c2
CW
11545 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11546 return false;
11547
d6bbafa1
CW
11548 if (!work->enable_stall_check)
11549 return false;
11550
11551 if (work->flip_ready_vblank == 0) {
3a8a946e
DV
11552 if (work->flip_queued_req &&
11553 !i915_gem_request_completed(work->flip_queued_req, true))
d6bbafa1
CW
11554 return false;
11555
1e3feefd 11556 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1
CW
11557 }
11558
1e3feefd 11559 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
d6bbafa1
CW
11560 return false;
11561
11562 /* Potential stall - if we see that the flip has happened,
11563 * assume a missed interrupt. */
11564 if (INTEL_INFO(dev)->gen >= 4)
11565 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11566 else
11567 addr = I915_READ(DSPADDR(intel_crtc->plane));
11568
11569 /* There is a potential issue here with a false positive after a flip
11570 * to the same address. We could address this by checking for a
11571 * non-incrementing frame counter.
11572 */
11573 return addr == work->gtt_offset;
11574}
11575
11576void intel_check_page_flip(struct drm_device *dev, int pipe)
11577{
11578 struct drm_i915_private *dev_priv = dev->dev_private;
11579 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11580 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6ad790c0 11581 struct intel_unpin_work *work;
f326038a 11582
6c51d46f 11583 WARN_ON(!in_interrupt());
d6bbafa1
CW
11584
11585 if (crtc == NULL)
11586 return;
11587
f326038a 11588 spin_lock(&dev->event_lock);
6ad790c0
CW
11589 work = intel_crtc->unpin_work;
11590 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
d6bbafa1 11591 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
6ad790c0 11592 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
d6bbafa1 11593 page_flip_completed(intel_crtc);
6ad790c0 11594 work = NULL;
d6bbafa1 11595 }
6ad790c0
CW
11596 if (work != NULL &&
11597 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11598 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
f326038a 11599 spin_unlock(&dev->event_lock);
d6bbafa1
CW
11600}
11601
6b95a207
KH
11602static int intel_crtc_page_flip(struct drm_crtc *crtc,
11603 struct drm_framebuffer *fb,
ed8d1975
KP
11604 struct drm_pending_vblank_event *event,
11605 uint32_t page_flip_flags)
6b95a207
KH
11606{
11607 struct drm_device *dev = crtc->dev;
11608 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 11609 struct drm_framebuffer *old_fb = crtc->primary->fb;
2ff8fde1 11610 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207 11611 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
455a6808 11612 struct drm_plane *primary = crtc->primary;
a071fa00 11613 enum pipe pipe = intel_crtc->pipe;
6b95a207 11614 struct intel_unpin_work *work;
a4872ba6 11615 struct intel_engine_cs *ring;
cf5d8a46 11616 bool mmio_flip;
91af127f 11617 struct drm_i915_gem_request *request = NULL;
52e68630 11618 int ret;
6b95a207 11619
2ff8fde1
MR
11620 /*
11621 * drm_mode_page_flip_ioctl() should already catch this, but double
11622 * check to be safe. In the future we may enable pageflipping from
11623 * a disabled primary plane.
11624 */
11625 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11626 return -EBUSY;
11627
e6a595d2 11628 /* Can't change pixel format via MI display flips. */
f4510a27 11629 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
11630 return -EINVAL;
11631
11632 /*
11633 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11634 * Note that pitch changes could also affect these register.
11635 */
11636 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
11637 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11638 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
11639 return -EINVAL;
11640
f900db47
CW
11641 if (i915_terminally_wedged(&dev_priv->gpu_error))
11642 goto out_hang;
11643
b14c5679 11644 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
11645 if (work == NULL)
11646 return -ENOMEM;
11647
6b95a207 11648 work->event = event;
b4a98e57 11649 work->crtc = crtc;
ab8d6675 11650 work->old_fb = old_fb;
6b95a207
KH
11651 INIT_WORK(&work->work, intel_unpin_work_fn);
11652
87b6b101 11653 ret = drm_crtc_vblank_get(crtc);
7317c75e
JB
11654 if (ret)
11655 goto free_work;
11656
6b95a207 11657 /* We borrow the event spin lock for protecting unpin_work */
5e2d7afc 11658 spin_lock_irq(&dev->event_lock);
6b95a207 11659 if (intel_crtc->unpin_work) {
d6bbafa1
CW
11660 /* Before declaring the flip queue wedged, check if
11661 * the hardware completed the operation behind our backs.
11662 */
11663 if (__intel_pageflip_stall_check(dev, crtc)) {
11664 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11665 page_flip_completed(intel_crtc);
11666 } else {
11667 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
5e2d7afc 11668 spin_unlock_irq(&dev->event_lock);
468f0b44 11669
d6bbafa1
CW
11670 drm_crtc_vblank_put(crtc);
11671 kfree(work);
11672 return -EBUSY;
11673 }
6b95a207
KH
11674 }
11675 intel_crtc->unpin_work = work;
5e2d7afc 11676 spin_unlock_irq(&dev->event_lock);
6b95a207 11677
b4a98e57
CW
11678 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11679 flush_workqueue(dev_priv->wq);
11680
75dfca80 11681 /* Reference the objects for the scheduled work. */
ab8d6675 11682 drm_framebuffer_reference(work->old_fb);
05394f39 11683 drm_gem_object_reference(&obj->base);
6b95a207 11684
f4510a27 11685 crtc->primary->fb = fb;
afd65eb4 11686 update_state_fb(crtc->primary);
e8216e50 11687 intel_fbc_pre_update(intel_crtc);
1ed1f968 11688
e1f99ce6 11689 work->pending_flip_obj = obj;
e1f99ce6 11690
89ed88ba
CW
11691 ret = i915_mutex_lock_interruptible(dev);
11692 if (ret)
11693 goto cleanup;
11694
b4a98e57 11695 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 11696 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 11697
75f7f3ec 11698 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
fd8f507c 11699 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
75f7f3ec 11700
666a4537 11701 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
4fa62c89 11702 ring = &dev_priv->ring[BCS];
ab8d6675 11703 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
8e09bf83
CW
11704 /* vlv: DISPLAY_FLIP fails to change tiling */
11705 ring = NULL;
48bf5b2d 11706 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
2a92d5bc 11707 ring = &dev_priv->ring[BCS];
4fa62c89 11708 } else if (INTEL_INFO(dev)->gen >= 7) {
b4716185 11709 ring = i915_gem_request_get_ring(obj->last_write_req);
4fa62c89
VS
11710 if (ring == NULL || ring->id != RCS)
11711 ring = &dev_priv->ring[BCS];
11712 } else {
11713 ring = &dev_priv->ring[RCS];
11714 }
11715
cf5d8a46
CW
11716 mmio_flip = use_mmio_flip(ring, obj);
11717
11718 /* When using CS flips, we want to emit semaphores between rings.
11719 * However, when using mmio flips we will create a task to do the
11720 * synchronisation, so all we want here is to pin the framebuffer
11721 * into the display plane and skip any waits.
11722 */
7580d774
ML
11723 if (!mmio_flip) {
11724 ret = i915_gem_object_sync(obj, ring, &request);
11725 if (ret)
11726 goto cleanup_pending;
11727 }
11728
3465c580 11729 ret = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
8c9f3aaf
JB
11730 if (ret)
11731 goto cleanup_pending;
6b95a207 11732
dedf278c
TU
11733 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11734 obj, 0);
11735 work->gtt_offset += intel_crtc->dspaddr_offset;
4fa62c89 11736
cf5d8a46 11737 if (mmio_flip) {
86efe24a 11738 ret = intel_queue_mmio_flip(dev, crtc, obj);
d6bbafa1
CW
11739 if (ret)
11740 goto cleanup_unpin;
11741
f06cc1b9
JH
11742 i915_gem_request_assign(&work->flip_queued_req,
11743 obj->last_write_req);
d6bbafa1 11744 } else {
6258fbe2 11745 if (!request) {
26827088
DG
11746 request = i915_gem_request_alloc(ring, NULL);
11747 if (IS_ERR(request)) {
11748 ret = PTR_ERR(request);
6258fbe2 11749 goto cleanup_unpin;
26827088 11750 }
6258fbe2
JH
11751 }
11752
11753 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
d6bbafa1
CW
11754 page_flip_flags);
11755 if (ret)
11756 goto cleanup_unpin;
11757
6258fbe2 11758 i915_gem_request_assign(&work->flip_queued_req, request);
d6bbafa1
CW
11759 }
11760
91af127f 11761 if (request)
75289874 11762 i915_add_request_no_flush(request);
91af127f 11763
1e3feefd 11764 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1 11765 work->enable_stall_check = true;
4fa62c89 11766
ab8d6675 11767 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
a9ff8714 11768 to_intel_plane(primary)->frontbuffer_bit);
c80ac854 11769 mutex_unlock(&dev->struct_mutex);
a071fa00 11770
a9ff8714
VS
11771 intel_frontbuffer_flip_prepare(dev,
11772 to_intel_plane(primary)->frontbuffer_bit);
6b95a207 11773
e5510fac
JB
11774 trace_i915_flip_request(intel_crtc->plane, obj);
11775
6b95a207 11776 return 0;
96b099fd 11777
4fa62c89 11778cleanup_unpin:
3465c580 11779 intel_unpin_fb_obj(fb, crtc->primary->state->rotation);
8c9f3aaf 11780cleanup_pending:
0aa498d5 11781 if (!IS_ERR_OR_NULL(request))
91af127f 11782 i915_gem_request_cancel(request);
b4a98e57 11783 atomic_dec(&intel_crtc->unpin_work_count);
89ed88ba
CW
11784 mutex_unlock(&dev->struct_mutex);
11785cleanup:
f4510a27 11786 crtc->primary->fb = old_fb;
afd65eb4 11787 update_state_fb(crtc->primary);
89ed88ba
CW
11788
11789 drm_gem_object_unreference_unlocked(&obj->base);
ab8d6675 11790 drm_framebuffer_unreference(work->old_fb);
96b099fd 11791
5e2d7afc 11792 spin_lock_irq(&dev->event_lock);
96b099fd 11793 intel_crtc->unpin_work = NULL;
5e2d7afc 11794 spin_unlock_irq(&dev->event_lock);
96b099fd 11795
87b6b101 11796 drm_crtc_vblank_put(crtc);
7317c75e 11797free_work:
96b099fd
CW
11798 kfree(work);
11799
f900db47 11800 if (ret == -EIO) {
02e0efb5
ML
11801 struct drm_atomic_state *state;
11802 struct drm_plane_state *plane_state;
11803
f900db47 11804out_hang:
02e0efb5
ML
11805 state = drm_atomic_state_alloc(dev);
11806 if (!state)
11807 return -ENOMEM;
11808 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11809
11810retry:
11811 plane_state = drm_atomic_get_plane_state(state, primary);
11812 ret = PTR_ERR_OR_ZERO(plane_state);
11813 if (!ret) {
11814 drm_atomic_set_fb_for_plane(plane_state, fb);
11815
11816 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11817 if (!ret)
11818 ret = drm_atomic_commit(state);
11819 }
11820
11821 if (ret == -EDEADLK) {
11822 drm_modeset_backoff(state->acquire_ctx);
11823 drm_atomic_state_clear(state);
11824 goto retry;
11825 }
11826
11827 if (ret)
11828 drm_atomic_state_free(state);
11829
f0d3dad3 11830 if (ret == 0 && event) {
5e2d7afc 11831 spin_lock_irq(&dev->event_lock);
a071fa00 11832 drm_send_vblank_event(dev, pipe, event);
5e2d7afc 11833 spin_unlock_irq(&dev->event_lock);
f0d3dad3 11834 }
f900db47 11835 }
96b099fd 11836 return ret;
6b95a207
KH
11837}
11838
da20eabd
ML
11839
11840/**
11841 * intel_wm_need_update - Check whether watermarks need updating
11842 * @plane: drm plane
11843 * @state: new plane state
11844 *
11845 * Check current plane state versus the new one to determine whether
11846 * watermarks need to be recalculated.
11847 *
11848 * Returns true or false.
11849 */
11850static bool intel_wm_need_update(struct drm_plane *plane,
11851 struct drm_plane_state *state)
11852{
d21fbe87
MR
11853 struct intel_plane_state *new = to_intel_plane_state(state);
11854 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11855
11856 /* Update watermarks on tiling or size changes. */
92826fcd
ML
11857 if (new->visible != cur->visible)
11858 return true;
11859
11860 if (!cur->base.fb || !new->base.fb)
11861 return false;
11862
11863 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11864 cur->base.rotation != new->base.rotation ||
d21fbe87
MR
11865 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11866 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11867 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11868 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
2791a16c 11869 return true;
7809e5ae 11870
2791a16c 11871 return false;
7809e5ae
MR
11872}
11873
d21fbe87
MR
11874static bool needs_scaling(struct intel_plane_state *state)
11875{
11876 int src_w = drm_rect_width(&state->src) >> 16;
11877 int src_h = drm_rect_height(&state->src) >> 16;
11878 int dst_w = drm_rect_width(&state->dst);
11879 int dst_h = drm_rect_height(&state->dst);
11880
11881 return (src_w != dst_w || src_h != dst_h);
11882}
11883
da20eabd
ML
11884int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11885 struct drm_plane_state *plane_state)
11886{
ab1d3a0e 11887 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
da20eabd
ML
11888 struct drm_crtc *crtc = crtc_state->crtc;
11889 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11890 struct drm_plane *plane = plane_state->plane;
11891 struct drm_device *dev = crtc->dev;
ed4a6a7c 11892 struct drm_i915_private *dev_priv = to_i915(dev);
da20eabd
ML
11893 struct intel_plane_state *old_plane_state =
11894 to_intel_plane_state(plane->state);
11895 int idx = intel_crtc->base.base.id, ret;
da20eabd
ML
11896 bool mode_changed = needs_modeset(crtc_state);
11897 bool was_crtc_enabled = crtc->state->active;
11898 bool is_crtc_enabled = crtc_state->active;
da20eabd
ML
11899 bool turn_off, turn_on, visible, was_visible;
11900 struct drm_framebuffer *fb = plane_state->fb;
11901
11902 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11903 plane->type != DRM_PLANE_TYPE_CURSOR) {
11904 ret = skl_update_scaler_plane(
11905 to_intel_crtc_state(crtc_state),
11906 to_intel_plane_state(plane_state));
11907 if (ret)
11908 return ret;
11909 }
11910
da20eabd
ML
11911 was_visible = old_plane_state->visible;
11912 visible = to_intel_plane_state(plane_state)->visible;
11913
11914 if (!was_crtc_enabled && WARN_ON(was_visible))
11915 was_visible = false;
11916
35c08f43
ML
11917 /*
11918 * Visibility is calculated as if the crtc was on, but
11919 * after scaler setup everything depends on it being off
11920 * when the crtc isn't active.
11921 */
11922 if (!is_crtc_enabled)
11923 to_intel_plane_state(plane_state)->visible = visible = false;
da20eabd
ML
11924
11925 if (!was_visible && !visible)
11926 return 0;
11927
e8861675
ML
11928 if (fb != old_plane_state->base.fb)
11929 pipe_config->fb_changed = true;
11930
da20eabd
ML
11931 turn_off = was_visible && (!visible || mode_changed);
11932 turn_on = visible && (!was_visible || mode_changed);
11933
11934 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11935 plane->base.id, fb ? fb->base.id : -1);
11936
11937 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11938 plane->base.id, was_visible, visible,
11939 turn_off, turn_on, mode_changed);
11940
92826fcd
ML
11941 if (turn_on || turn_off) {
11942 pipe_config->wm_changed = true;
11943
852eb00d 11944 /* must disable cxsr around plane enable/disable */
e8861675 11945 if (plane->type != DRM_PLANE_TYPE_CURSOR)
ab1d3a0e 11946 pipe_config->disable_cxsr = true;
852eb00d 11947 } else if (intel_wm_need_update(plane, plane_state)) {
92826fcd 11948 pipe_config->wm_changed = true;
852eb00d 11949 }
da20eabd 11950
ed4a6a7c
MR
11951 /* Pre-gen9 platforms need two-step watermark updates */
11952 if (pipe_config->wm_changed && INTEL_INFO(dev)->gen < 9 &&
11953 dev_priv->display.optimize_watermarks)
11954 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
11955
8be6ca85 11956 if (visible || was_visible)
a9ff8714
VS
11957 intel_crtc->atomic.fb_bits |=
11958 to_intel_plane(plane)->frontbuffer_bit;
11959
da20eabd
ML
11960 switch (plane->type) {
11961 case DRM_PLANE_TYPE_PRIMARY:
da20eabd 11962 intel_crtc->atomic.post_enable_primary = turn_on;
fcf38d13 11963 intel_crtc->atomic.update_fbc = true;
da20eabd 11964
da20eabd
ML
11965 break;
11966 case DRM_PLANE_TYPE_CURSOR:
da20eabd
ML
11967 break;
11968 case DRM_PLANE_TYPE_OVERLAY:
d21fbe87
MR
11969 /*
11970 * WaCxSRDisabledForSpriteScaling:ivb
11971 *
11972 * cstate->update_wm was already set above, so this flag will
11973 * take effect when we commit and program watermarks.
11974 */
11975 if (IS_IVYBRIDGE(dev) &&
11976 needs_scaling(to_intel_plane_state(plane_state)) &&
e8861675
ML
11977 !needs_scaling(old_plane_state))
11978 pipe_config->disable_lp_wm = true;
d21fbe87
MR
11979
11980 break;
da20eabd
ML
11981 }
11982 return 0;
11983}
11984
6d3a1ce7
ML
11985static bool encoders_cloneable(const struct intel_encoder *a,
11986 const struct intel_encoder *b)
11987{
11988 /* masks could be asymmetric, so check both ways */
11989 return a == b || (a->cloneable & (1 << b->type) &&
11990 b->cloneable & (1 << a->type));
11991}
11992
11993static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11994 struct intel_crtc *crtc,
11995 struct intel_encoder *encoder)
11996{
11997 struct intel_encoder *source_encoder;
11998 struct drm_connector *connector;
11999 struct drm_connector_state *connector_state;
12000 int i;
12001
12002 for_each_connector_in_state(state, connector, connector_state, i) {
12003 if (connector_state->crtc != &crtc->base)
12004 continue;
12005
12006 source_encoder =
12007 to_intel_encoder(connector_state->best_encoder);
12008 if (!encoders_cloneable(encoder, source_encoder))
12009 return false;
12010 }
12011
12012 return true;
12013}
12014
12015static bool check_encoder_cloning(struct drm_atomic_state *state,
12016 struct intel_crtc *crtc)
12017{
12018 struct intel_encoder *encoder;
12019 struct drm_connector *connector;
12020 struct drm_connector_state *connector_state;
12021 int i;
12022
12023 for_each_connector_in_state(state, connector, connector_state, i) {
12024 if (connector_state->crtc != &crtc->base)
12025 continue;
12026
12027 encoder = to_intel_encoder(connector_state->best_encoder);
12028 if (!check_single_encoder_cloning(state, crtc, encoder))
12029 return false;
12030 }
12031
12032 return true;
12033}
12034
12035static int intel_crtc_atomic_check(struct drm_crtc *crtc,
12036 struct drm_crtc_state *crtc_state)
12037{
cf5a15be 12038 struct drm_device *dev = crtc->dev;
ad421372 12039 struct drm_i915_private *dev_priv = dev->dev_private;
6d3a1ce7 12040 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cf5a15be
ML
12041 struct intel_crtc_state *pipe_config =
12042 to_intel_crtc_state(crtc_state);
6d3a1ce7 12043 struct drm_atomic_state *state = crtc_state->state;
4d20cd86 12044 int ret;
6d3a1ce7
ML
12045 bool mode_changed = needs_modeset(crtc_state);
12046
12047 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
12048 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
12049 return -EINVAL;
12050 }
12051
852eb00d 12052 if (mode_changed && !crtc_state->active)
92826fcd 12053 pipe_config->wm_changed = true;
eddfcbcd 12054
ad421372
ML
12055 if (mode_changed && crtc_state->enable &&
12056 dev_priv->display.crtc_compute_clock &&
12057 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
12058 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12059 pipe_config);
12060 if (ret)
12061 return ret;
12062 }
12063
e435d6e5 12064 ret = 0;
86c8bbbe
MR
12065 if (dev_priv->display.compute_pipe_wm) {
12066 ret = dev_priv->display.compute_pipe_wm(intel_crtc, state);
ed4a6a7c
MR
12067 if (ret) {
12068 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
12069 return ret;
12070 }
12071 }
12072
12073 if (dev_priv->display.compute_intermediate_wm &&
12074 !to_intel_atomic_state(state)->skip_intermediate_wm) {
12075 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
12076 return 0;
12077
12078 /*
12079 * Calculate 'intermediate' watermarks that satisfy both the
12080 * old state and the new state. We can program these
12081 * immediately.
12082 */
12083 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
12084 intel_crtc,
12085 pipe_config);
12086 if (ret) {
12087 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
86c8bbbe 12088 return ret;
ed4a6a7c 12089 }
86c8bbbe
MR
12090 }
12091
e435d6e5
ML
12092 if (INTEL_INFO(dev)->gen >= 9) {
12093 if (mode_changed)
12094 ret = skl_update_scaler_crtc(pipe_config);
12095
12096 if (!ret)
12097 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12098 pipe_config);
12099 }
12100
12101 return ret;
6d3a1ce7
ML
12102}
12103
65b38e0d 12104static const struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
12105 .mode_set_base_atomic = intel_pipe_set_base_atomic,
12106 .load_lut = intel_crtc_load_lut,
ea2c67bb
MR
12107 .atomic_begin = intel_begin_crtc_commit,
12108 .atomic_flush = intel_finish_crtc_commit,
6d3a1ce7 12109 .atomic_check = intel_crtc_atomic_check,
f6e5b160
CW
12110};
12111
d29b2f9d
ACO
12112static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12113{
12114 struct intel_connector *connector;
12115
12116 for_each_intel_connector(dev, connector) {
12117 if (connector->base.encoder) {
12118 connector->base.state->best_encoder =
12119 connector->base.encoder;
12120 connector->base.state->crtc =
12121 connector->base.encoder->crtc;
12122 } else {
12123 connector->base.state->best_encoder = NULL;
12124 connector->base.state->crtc = NULL;
12125 }
12126 }
12127}
12128
050f7aeb 12129static void
eba905b2 12130connected_sink_compute_bpp(struct intel_connector *connector,
5cec258b 12131 struct intel_crtc_state *pipe_config)
050f7aeb
DV
12132{
12133 int bpp = pipe_config->pipe_bpp;
12134
12135 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12136 connector->base.base.id,
c23cc417 12137 connector->base.name);
050f7aeb
DV
12138
12139 /* Don't use an invalid EDID bpc value */
12140 if (connector->base.display_info.bpc &&
12141 connector->base.display_info.bpc * 3 < bpp) {
12142 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12143 bpp, connector->base.display_info.bpc*3);
12144 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12145 }
12146
013dd9e0
JN
12147 /* Clamp bpp to default limit on screens without EDID 1.4 */
12148 if (connector->base.display_info.bpc == 0) {
12149 int type = connector->base.connector_type;
12150 int clamp_bpp = 24;
12151
12152 /* Fall back to 18 bpp when DP sink capability is unknown. */
12153 if (type == DRM_MODE_CONNECTOR_DisplayPort ||
12154 type == DRM_MODE_CONNECTOR_eDP)
12155 clamp_bpp = 18;
12156
12157 if (bpp > clamp_bpp) {
12158 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of %d\n",
12159 bpp, clamp_bpp);
12160 pipe_config->pipe_bpp = clamp_bpp;
12161 }
050f7aeb
DV
12162 }
12163}
12164
4e53c2e0 12165static int
050f7aeb 12166compute_baseline_pipe_bpp(struct intel_crtc *crtc,
5cec258b 12167 struct intel_crtc_state *pipe_config)
4e53c2e0 12168{
050f7aeb 12169 struct drm_device *dev = crtc->base.dev;
1486017f 12170 struct drm_atomic_state *state;
da3ced29
ACO
12171 struct drm_connector *connector;
12172 struct drm_connector_state *connector_state;
1486017f 12173 int bpp, i;
4e53c2e0 12174
666a4537 12175 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
4e53c2e0 12176 bpp = 10*3;
d328c9d7
DV
12177 else if (INTEL_INFO(dev)->gen >= 5)
12178 bpp = 12*3;
12179 else
12180 bpp = 8*3;
12181
4e53c2e0 12182
4e53c2e0
DV
12183 pipe_config->pipe_bpp = bpp;
12184
1486017f
ACO
12185 state = pipe_config->base.state;
12186
4e53c2e0 12187 /* Clamp display bpp to EDID value */
da3ced29
ACO
12188 for_each_connector_in_state(state, connector, connector_state, i) {
12189 if (connector_state->crtc != &crtc->base)
4e53c2e0
DV
12190 continue;
12191
da3ced29
ACO
12192 connected_sink_compute_bpp(to_intel_connector(connector),
12193 pipe_config);
4e53c2e0
DV
12194 }
12195
12196 return bpp;
12197}
12198
644db711
DV
12199static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12200{
12201 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12202 "type: 0x%x flags: 0x%x\n",
1342830c 12203 mode->crtc_clock,
644db711
DV
12204 mode->crtc_hdisplay, mode->crtc_hsync_start,
12205 mode->crtc_hsync_end, mode->crtc_htotal,
12206 mode->crtc_vdisplay, mode->crtc_vsync_start,
12207 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12208}
12209
c0b03411 12210static void intel_dump_pipe_config(struct intel_crtc *crtc,
5cec258b 12211 struct intel_crtc_state *pipe_config,
c0b03411
DV
12212 const char *context)
12213{
6a60cd87
CK
12214 struct drm_device *dev = crtc->base.dev;
12215 struct drm_plane *plane;
12216 struct intel_plane *intel_plane;
12217 struct intel_plane_state *state;
12218 struct drm_framebuffer *fb;
12219
12220 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12221 context, pipe_config, pipe_name(crtc->pipe));
c0b03411
DV
12222
12223 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
12224 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12225 pipe_config->pipe_bpp, pipe_config->dither);
12226 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12227 pipe_config->has_pch_encoder,
12228 pipe_config->fdi_lanes,
12229 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12230 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12231 pipe_config->fdi_m_n.tu);
90a6b7b0 12232 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
eb14cb74 12233 pipe_config->has_dp_encoder,
90a6b7b0 12234 pipe_config->lane_count,
eb14cb74
VS
12235 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12236 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12237 pipe_config->dp_m_n.tu);
b95af8be 12238
90a6b7b0 12239 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
b95af8be 12240 pipe_config->has_dp_encoder,
90a6b7b0 12241 pipe_config->lane_count,
b95af8be
VK
12242 pipe_config->dp_m2_n2.gmch_m,
12243 pipe_config->dp_m2_n2.gmch_n,
12244 pipe_config->dp_m2_n2.link_m,
12245 pipe_config->dp_m2_n2.link_n,
12246 pipe_config->dp_m2_n2.tu);
12247
55072d19
DV
12248 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12249 pipe_config->has_audio,
12250 pipe_config->has_infoframe);
12251
c0b03411 12252 DRM_DEBUG_KMS("requested mode:\n");
2d112de7 12253 drm_mode_debug_printmodeline(&pipe_config->base.mode);
c0b03411 12254 DRM_DEBUG_KMS("adjusted mode:\n");
2d112de7
ACO
12255 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12256 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
d71b8d4a 12257 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
12258 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12259 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
0ec463d3
TU
12260 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12261 crtc->num_scalers,
12262 pipe_config->scaler_state.scaler_users,
12263 pipe_config->scaler_state.scaler_id);
c0b03411
DV
12264 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12265 pipe_config->gmch_pfit.control,
12266 pipe_config->gmch_pfit.pgm_ratios,
12267 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 12268 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 12269 pipe_config->pch_pfit.pos,
fd4daa9c
CW
12270 pipe_config->pch_pfit.size,
12271 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 12272 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 12273 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
6a60cd87 12274
415ff0f6 12275 if (IS_BROXTON(dev)) {
05712c15 12276 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
415ff0f6 12277 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
c8453338 12278 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
415ff0f6
TU
12279 pipe_config->ddi_pll_sel,
12280 pipe_config->dpll_hw_state.ebb0,
05712c15 12281 pipe_config->dpll_hw_state.ebb4,
415ff0f6
TU
12282 pipe_config->dpll_hw_state.pll0,
12283 pipe_config->dpll_hw_state.pll1,
12284 pipe_config->dpll_hw_state.pll2,
12285 pipe_config->dpll_hw_state.pll3,
12286 pipe_config->dpll_hw_state.pll6,
12287 pipe_config->dpll_hw_state.pll8,
05712c15 12288 pipe_config->dpll_hw_state.pll9,
c8453338 12289 pipe_config->dpll_hw_state.pll10,
415ff0f6 12290 pipe_config->dpll_hw_state.pcsdw12);
ef11bdb3 12291 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
415ff0f6
TU
12292 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12293 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12294 pipe_config->ddi_pll_sel,
12295 pipe_config->dpll_hw_state.ctrl1,
12296 pipe_config->dpll_hw_state.cfgcr1,
12297 pipe_config->dpll_hw_state.cfgcr2);
12298 } else if (HAS_DDI(dev)) {
00490c22 12299 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
415ff0f6 12300 pipe_config->ddi_pll_sel,
00490c22
ML
12301 pipe_config->dpll_hw_state.wrpll,
12302 pipe_config->dpll_hw_state.spll);
415ff0f6
TU
12303 } else {
12304 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12305 "fp0: 0x%x, fp1: 0x%x\n",
12306 pipe_config->dpll_hw_state.dpll,
12307 pipe_config->dpll_hw_state.dpll_md,
12308 pipe_config->dpll_hw_state.fp0,
12309 pipe_config->dpll_hw_state.fp1);
12310 }
12311
6a60cd87
CK
12312 DRM_DEBUG_KMS("planes on this crtc\n");
12313 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12314 intel_plane = to_intel_plane(plane);
12315 if (intel_plane->pipe != crtc->pipe)
12316 continue;
12317
12318 state = to_intel_plane_state(plane->state);
12319 fb = state->base.fb;
12320 if (!fb) {
12321 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12322 "disabled, scaler_id = %d\n",
12323 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12324 plane->base.id, intel_plane->pipe,
12325 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12326 drm_plane_index(plane), state->scaler_id);
12327 continue;
12328 }
12329
12330 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12331 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12332 plane->base.id, intel_plane->pipe,
12333 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12334 drm_plane_index(plane));
12335 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12336 fb->base.id, fb->width, fb->height, fb->pixel_format);
12337 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12338 state->scaler_id,
12339 state->src.x1 >> 16, state->src.y1 >> 16,
12340 drm_rect_width(&state->src) >> 16,
12341 drm_rect_height(&state->src) >> 16,
12342 state->dst.x1, state->dst.y1,
12343 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12344 }
c0b03411
DV
12345}
12346
5448a00d 12347static bool check_digital_port_conflicts(struct drm_atomic_state *state)
00f0b378 12348{
5448a00d 12349 struct drm_device *dev = state->dev;
da3ced29 12350 struct drm_connector *connector;
00f0b378
VS
12351 unsigned int used_ports = 0;
12352
12353 /*
12354 * Walk the connector list instead of the encoder
12355 * list to detect the problem on ddi platforms
12356 * where there's just one encoder per digital port.
12357 */
0bff4858
VS
12358 drm_for_each_connector(connector, dev) {
12359 struct drm_connector_state *connector_state;
12360 struct intel_encoder *encoder;
12361
12362 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12363 if (!connector_state)
12364 connector_state = connector->state;
12365
5448a00d 12366 if (!connector_state->best_encoder)
00f0b378
VS
12367 continue;
12368
5448a00d
ACO
12369 encoder = to_intel_encoder(connector_state->best_encoder);
12370
12371 WARN_ON(!connector_state->crtc);
00f0b378
VS
12372
12373 switch (encoder->type) {
12374 unsigned int port_mask;
12375 case INTEL_OUTPUT_UNKNOWN:
12376 if (WARN_ON(!HAS_DDI(dev)))
12377 break;
12378 case INTEL_OUTPUT_DISPLAYPORT:
12379 case INTEL_OUTPUT_HDMI:
12380 case INTEL_OUTPUT_EDP:
12381 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12382
12383 /* the same port mustn't appear more than once */
12384 if (used_ports & port_mask)
12385 return false;
12386
12387 used_ports |= port_mask;
12388 default:
12389 break;
12390 }
12391 }
12392
12393 return true;
12394}
12395
83a57153
ACO
12396static void
12397clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12398{
12399 struct drm_crtc_state tmp_state;
663a3640 12400 struct intel_crtc_scaler_state scaler_state;
4978cc93
ACO
12401 struct intel_dpll_hw_state dpll_hw_state;
12402 enum intel_dpll_id shared_dpll;
8504c74c 12403 uint32_t ddi_pll_sel;
c4e2d043 12404 bool force_thru;
83a57153 12405
7546a384
ACO
12406 /* FIXME: before the switch to atomic started, a new pipe_config was
12407 * kzalloc'd. Code that depends on any field being zero should be
12408 * fixed, so that the crtc_state can be safely duplicated. For now,
12409 * only fields that are know to not cause problems are preserved. */
12410
83a57153 12411 tmp_state = crtc_state->base;
663a3640 12412 scaler_state = crtc_state->scaler_state;
4978cc93
ACO
12413 shared_dpll = crtc_state->shared_dpll;
12414 dpll_hw_state = crtc_state->dpll_hw_state;
8504c74c 12415 ddi_pll_sel = crtc_state->ddi_pll_sel;
c4e2d043 12416 force_thru = crtc_state->pch_pfit.force_thru;
4978cc93 12417
83a57153 12418 memset(crtc_state, 0, sizeof *crtc_state);
4978cc93 12419
83a57153 12420 crtc_state->base = tmp_state;
663a3640 12421 crtc_state->scaler_state = scaler_state;
4978cc93
ACO
12422 crtc_state->shared_dpll = shared_dpll;
12423 crtc_state->dpll_hw_state = dpll_hw_state;
8504c74c 12424 crtc_state->ddi_pll_sel = ddi_pll_sel;
c4e2d043 12425 crtc_state->pch_pfit.force_thru = force_thru;
83a57153
ACO
12426}
12427
548ee15b 12428static int
b8cecdf5 12429intel_modeset_pipe_config(struct drm_crtc *crtc,
b359283a 12430 struct intel_crtc_state *pipe_config)
ee7b9f93 12431{
b359283a 12432 struct drm_atomic_state *state = pipe_config->base.state;
7758a113 12433 struct intel_encoder *encoder;
da3ced29 12434 struct drm_connector *connector;
0b901879 12435 struct drm_connector_state *connector_state;
d328c9d7 12436 int base_bpp, ret = -EINVAL;
0b901879 12437 int i;
e29c22c0 12438 bool retry = true;
ee7b9f93 12439
83a57153 12440 clear_intel_crtc_state(pipe_config);
7758a113 12441
e143a21c
DV
12442 pipe_config->cpu_transcoder =
12443 (enum transcoder) to_intel_crtc(crtc)->pipe;
b8cecdf5 12444
2960bc9c
ID
12445 /*
12446 * Sanitize sync polarity flags based on requested ones. If neither
12447 * positive or negative polarity is requested, treat this as meaning
12448 * negative polarity.
12449 */
2d112de7 12450 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12451 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
2d112de7 12452 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
2960bc9c 12453
2d112de7 12454 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12455 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
2d112de7 12456 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
2960bc9c 12457
d328c9d7
DV
12458 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12459 pipe_config);
12460 if (base_bpp < 0)
4e53c2e0
DV
12461 goto fail;
12462
e41a56be
VS
12463 /*
12464 * Determine the real pipe dimensions. Note that stereo modes can
12465 * increase the actual pipe size due to the frame doubling and
12466 * insertion of additional space for blanks between the frame. This
12467 * is stored in the crtc timings. We use the requested mode to do this
12468 * computation to clearly distinguish it from the adjusted mode, which
12469 * can be changed by the connectors in the below retry loop.
12470 */
2d112de7 12471 drm_crtc_get_hv_timing(&pipe_config->base.mode,
ecb7e16b
GP
12472 &pipe_config->pipe_src_w,
12473 &pipe_config->pipe_src_h);
e41a56be 12474
e29c22c0 12475encoder_retry:
ef1b460d 12476 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 12477 pipe_config->port_clock = 0;
ef1b460d 12478 pipe_config->pixel_multiplier = 1;
ff9a6750 12479
135c81b8 12480 /* Fill in default crtc timings, allow encoders to overwrite them. */
2d112de7
ACO
12481 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12482 CRTC_STEREO_DOUBLE);
135c81b8 12483
7758a113
DV
12484 /* Pass our mode to the connectors and the CRTC to give them a chance to
12485 * adjust it according to limitations or connector properties, and also
12486 * a chance to reject the mode entirely.
47f1c6c9 12487 */
da3ced29 12488 for_each_connector_in_state(state, connector, connector_state, i) {
0b901879 12489 if (connector_state->crtc != crtc)
7758a113 12490 continue;
7ae89233 12491
0b901879
ACO
12492 encoder = to_intel_encoder(connector_state->best_encoder);
12493
efea6e8e
DV
12494 if (!(encoder->compute_config(encoder, pipe_config))) {
12495 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
12496 goto fail;
12497 }
ee7b9f93 12498 }
47f1c6c9 12499
ff9a6750
DV
12500 /* Set default port clock if not overwritten by the encoder. Needs to be
12501 * done afterwards in case the encoder adjusts the mode. */
12502 if (!pipe_config->port_clock)
2d112de7 12503 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
241bfc38 12504 * pipe_config->pixel_multiplier;
ff9a6750 12505
a43f6e0f 12506 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 12507 if (ret < 0) {
7758a113
DV
12508 DRM_DEBUG_KMS("CRTC fixup failed\n");
12509 goto fail;
ee7b9f93 12510 }
e29c22c0
DV
12511
12512 if (ret == RETRY) {
12513 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12514 ret = -EINVAL;
12515 goto fail;
12516 }
12517
12518 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12519 retry = false;
12520 goto encoder_retry;
12521 }
12522
e8fa4270
DV
12523 /* Dithering seems to not pass-through bits correctly when it should, so
12524 * only enable it on 6bpc panels. */
12525 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
62f0ace5 12526 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
d328c9d7 12527 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
4e53c2e0 12528
7758a113 12529fail:
548ee15b 12530 return ret;
ee7b9f93 12531}
47f1c6c9 12532
ea9d758d 12533static void
4740b0f2 12534intel_modeset_update_crtc_state(struct drm_atomic_state *state)
ea9d758d 12535{
0a9ab303
ACO
12536 struct drm_crtc *crtc;
12537 struct drm_crtc_state *crtc_state;
8a75d157 12538 int i;
ea9d758d 12539
7668851f 12540 /* Double check state. */
8a75d157 12541 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3cb480bc 12542 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
fc467a22
ML
12543
12544 /* Update hwmode for vblank functions */
12545 if (crtc->state->active)
12546 crtc->hwmode = crtc->state->adjusted_mode;
12547 else
12548 crtc->hwmode.crtc_clock = 0;
61067a5e
ML
12549
12550 /*
12551 * Update legacy state to satisfy fbc code. This can
12552 * be removed when fbc uses the atomic state.
12553 */
12554 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12555 struct drm_plane_state *plane_state = crtc->primary->state;
12556
12557 crtc->primary->fb = plane_state->fb;
12558 crtc->x = plane_state->src_x >> 16;
12559 crtc->y = plane_state->src_y >> 16;
12560 }
ea9d758d 12561 }
ea9d758d
DV
12562}
12563
3bd26263 12564static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 12565{
3bd26263 12566 int diff;
f1f644dc
JB
12567
12568 if (clock1 == clock2)
12569 return true;
12570
12571 if (!clock1 || !clock2)
12572 return false;
12573
12574 diff = abs(clock1 - clock2);
12575
12576 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12577 return true;
12578
12579 return false;
12580}
12581
25c5b266
DV
12582#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12583 list_for_each_entry((intel_crtc), \
12584 &(dev)->mode_config.crtc_list, \
12585 base.head) \
95150bdf 12586 for_each_if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 12587
cfb23ed6
ML
12588static bool
12589intel_compare_m_n(unsigned int m, unsigned int n,
12590 unsigned int m2, unsigned int n2,
12591 bool exact)
12592{
12593 if (m == m2 && n == n2)
12594 return true;
12595
12596 if (exact || !m || !n || !m2 || !n2)
12597 return false;
12598
12599 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12600
31d10b57
ML
12601 if (n > n2) {
12602 while (n > n2) {
cfb23ed6
ML
12603 m2 <<= 1;
12604 n2 <<= 1;
12605 }
31d10b57
ML
12606 } else if (n < n2) {
12607 while (n < n2) {
cfb23ed6
ML
12608 m <<= 1;
12609 n <<= 1;
12610 }
12611 }
12612
31d10b57
ML
12613 if (n != n2)
12614 return false;
12615
12616 return intel_fuzzy_clock_check(m, m2);
cfb23ed6
ML
12617}
12618
12619static bool
12620intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12621 struct intel_link_m_n *m2_n2,
12622 bool adjust)
12623{
12624 if (m_n->tu == m2_n2->tu &&
12625 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12626 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12627 intel_compare_m_n(m_n->link_m, m_n->link_n,
12628 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12629 if (adjust)
12630 *m2_n2 = *m_n;
12631
12632 return true;
12633 }
12634
12635 return false;
12636}
12637
0e8ffe1b 12638static bool
2fa2fe9a 12639intel_pipe_config_compare(struct drm_device *dev,
5cec258b 12640 struct intel_crtc_state *current_config,
cfb23ed6
ML
12641 struct intel_crtc_state *pipe_config,
12642 bool adjust)
0e8ffe1b 12643{
cfb23ed6
ML
12644 bool ret = true;
12645
12646#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12647 do { \
12648 if (!adjust) \
12649 DRM_ERROR(fmt, ##__VA_ARGS__); \
12650 else \
12651 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12652 } while (0)
12653
66e985c0
DV
12654#define PIPE_CONF_CHECK_X(name) \
12655 if (current_config->name != pipe_config->name) { \
cfb23ed6 12656 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
66e985c0
DV
12657 "(expected 0x%08x, found 0x%08x)\n", \
12658 current_config->name, \
12659 pipe_config->name); \
cfb23ed6 12660 ret = false; \
66e985c0
DV
12661 }
12662
08a24034
DV
12663#define PIPE_CONF_CHECK_I(name) \
12664 if (current_config->name != pipe_config->name) { \
cfb23ed6 12665 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
08a24034
DV
12666 "(expected %i, found %i)\n", \
12667 current_config->name, \
12668 pipe_config->name); \
cfb23ed6
ML
12669 ret = false; \
12670 }
12671
12672#define PIPE_CONF_CHECK_M_N(name) \
12673 if (!intel_compare_link_m_n(&current_config->name, \
12674 &pipe_config->name,\
12675 adjust)) { \
12676 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12677 "(expected tu %i gmch %i/%i link %i/%i, " \
12678 "found tu %i, gmch %i/%i link %i/%i)\n", \
12679 current_config->name.tu, \
12680 current_config->name.gmch_m, \
12681 current_config->name.gmch_n, \
12682 current_config->name.link_m, \
12683 current_config->name.link_n, \
12684 pipe_config->name.tu, \
12685 pipe_config->name.gmch_m, \
12686 pipe_config->name.gmch_n, \
12687 pipe_config->name.link_m, \
12688 pipe_config->name.link_n); \
12689 ret = false; \
12690 }
12691
12692#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12693 if (!intel_compare_link_m_n(&current_config->name, \
12694 &pipe_config->name, adjust) && \
12695 !intel_compare_link_m_n(&current_config->alt_name, \
12696 &pipe_config->name, adjust)) { \
12697 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12698 "(expected tu %i gmch %i/%i link %i/%i, " \
12699 "or tu %i gmch %i/%i link %i/%i, " \
12700 "found tu %i, gmch %i/%i link %i/%i)\n", \
12701 current_config->name.tu, \
12702 current_config->name.gmch_m, \
12703 current_config->name.gmch_n, \
12704 current_config->name.link_m, \
12705 current_config->name.link_n, \
12706 current_config->alt_name.tu, \
12707 current_config->alt_name.gmch_m, \
12708 current_config->alt_name.gmch_n, \
12709 current_config->alt_name.link_m, \
12710 current_config->alt_name.link_n, \
12711 pipe_config->name.tu, \
12712 pipe_config->name.gmch_m, \
12713 pipe_config->name.gmch_n, \
12714 pipe_config->name.link_m, \
12715 pipe_config->name.link_n); \
12716 ret = false; \
88adfff1
DV
12717 }
12718
b95af8be
VK
12719/* This is required for BDW+ where there is only one set of registers for
12720 * switching between high and low RR.
12721 * This macro can be used whenever a comparison has to be made between one
12722 * hw state and multiple sw state variables.
12723 */
12724#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12725 if ((current_config->name != pipe_config->name) && \
12726 (current_config->alt_name != pipe_config->name)) { \
cfb23ed6 12727 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
b95af8be
VK
12728 "(expected %i or %i, found %i)\n", \
12729 current_config->name, \
12730 current_config->alt_name, \
12731 pipe_config->name); \
cfb23ed6 12732 ret = false; \
b95af8be
VK
12733 }
12734
1bd1bd80
DV
12735#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12736 if ((current_config->name ^ pipe_config->name) & (mask)) { \
cfb23ed6 12737 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
12738 "(expected %i, found %i)\n", \
12739 current_config->name & (mask), \
12740 pipe_config->name & (mask)); \
cfb23ed6 12741 ret = false; \
1bd1bd80
DV
12742 }
12743
5e550656
VS
12744#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12745 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
cfb23ed6 12746 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
5e550656
VS
12747 "(expected %i, found %i)\n", \
12748 current_config->name, \
12749 pipe_config->name); \
cfb23ed6 12750 ret = false; \
5e550656
VS
12751 }
12752
bb760063
DV
12753#define PIPE_CONF_QUIRK(quirk) \
12754 ((current_config->quirks | pipe_config->quirks) & (quirk))
12755
eccb140b
DV
12756 PIPE_CONF_CHECK_I(cpu_transcoder);
12757
08a24034
DV
12758 PIPE_CONF_CHECK_I(has_pch_encoder);
12759 PIPE_CONF_CHECK_I(fdi_lanes);
cfb23ed6 12760 PIPE_CONF_CHECK_M_N(fdi_m_n);
08a24034 12761
eb14cb74 12762 PIPE_CONF_CHECK_I(has_dp_encoder);
90a6b7b0 12763 PIPE_CONF_CHECK_I(lane_count);
b95af8be
VK
12764
12765 if (INTEL_INFO(dev)->gen < 8) {
cfb23ed6
ML
12766 PIPE_CONF_CHECK_M_N(dp_m_n);
12767
cfb23ed6
ML
12768 if (current_config->has_drrs)
12769 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12770 } else
12771 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
eb14cb74 12772
a65347ba
JN
12773 PIPE_CONF_CHECK_I(has_dsi_encoder);
12774
2d112de7
ACO
12775 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12776 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12777 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12778 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12779 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12780 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
1bd1bd80 12781
2d112de7
ACO
12782 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12783 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12784 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12785 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12786 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12787 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
1bd1bd80 12788
c93f54cf 12789 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 12790 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09 12791 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
666a4537 12792 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
b5a9fa09 12793 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 12794 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 12795
9ed109a7
DV
12796 PIPE_CONF_CHECK_I(has_audio);
12797
2d112de7 12798 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
1bd1bd80
DV
12799 DRM_MODE_FLAG_INTERLACE);
12800
bb760063 12801 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
2d112de7 12802 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12803 DRM_MODE_FLAG_PHSYNC);
2d112de7 12804 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12805 DRM_MODE_FLAG_NHSYNC);
2d112de7 12806 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12807 DRM_MODE_FLAG_PVSYNC);
2d112de7 12808 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063
DV
12809 DRM_MODE_FLAG_NVSYNC);
12810 }
045ac3b5 12811
333b8ca8 12812 PIPE_CONF_CHECK_X(gmch_pfit.control);
e2ff2d4a
DV
12813 /* pfit ratios are autocomputed by the hw on gen4+ */
12814 if (INTEL_INFO(dev)->gen < 4)
12815 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
333b8ca8 12816 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
9953599b 12817
bfd16b2a
ML
12818 if (!adjust) {
12819 PIPE_CONF_CHECK_I(pipe_src_w);
12820 PIPE_CONF_CHECK_I(pipe_src_h);
12821
12822 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12823 if (current_config->pch_pfit.enabled) {
12824 PIPE_CONF_CHECK_X(pch_pfit.pos);
12825 PIPE_CONF_CHECK_X(pch_pfit.size);
12826 }
2fa2fe9a 12827
7aefe2b5
ML
12828 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12829 }
a1b2278e 12830
e59150dc
JB
12831 /* BDW+ don't expose a synchronous way to read the state */
12832 if (IS_HASWELL(dev))
12833 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 12834
282740f7
VS
12835 PIPE_CONF_CHECK_I(double_wide);
12836
26804afd
DV
12837 PIPE_CONF_CHECK_X(ddi_pll_sel);
12838
c0d43d62 12839 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 12840 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 12841 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
12842 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12843 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 12844 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
00490c22 12845 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
3f4cd19f
DL
12846 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12847 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12848 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 12849
42571aef
VS
12850 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12851 PIPE_CONF_CHECK_I(pipe_bpp);
12852
2d112de7 12853 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
a9a7e98a 12854 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 12855
66e985c0 12856#undef PIPE_CONF_CHECK_X
08a24034 12857#undef PIPE_CONF_CHECK_I
b95af8be 12858#undef PIPE_CONF_CHECK_I_ALT
1bd1bd80 12859#undef PIPE_CONF_CHECK_FLAGS
5e550656 12860#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 12861#undef PIPE_CONF_QUIRK
cfb23ed6 12862#undef INTEL_ERR_OR_DBG_KMS
88adfff1 12863
cfb23ed6 12864 return ret;
0e8ffe1b
DV
12865}
12866
08db6652
DL
12867static void check_wm_state(struct drm_device *dev)
12868{
12869 struct drm_i915_private *dev_priv = dev->dev_private;
12870 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12871 struct intel_crtc *intel_crtc;
12872 int plane;
12873
12874 if (INTEL_INFO(dev)->gen < 9)
12875 return;
12876
12877 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12878 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12879
12880 for_each_intel_crtc(dev, intel_crtc) {
12881 struct skl_ddb_entry *hw_entry, *sw_entry;
12882 const enum pipe pipe = intel_crtc->pipe;
12883
12884 if (!intel_crtc->active)
12885 continue;
12886
12887 /* planes */
dd740780 12888 for_each_plane(dev_priv, pipe, plane) {
08db6652
DL
12889 hw_entry = &hw_ddb.plane[pipe][plane];
12890 sw_entry = &sw_ddb->plane[pipe][plane];
12891
12892 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12893 continue;
12894
12895 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12896 "(expected (%u,%u), found (%u,%u))\n",
12897 pipe_name(pipe), plane + 1,
12898 sw_entry->start, sw_entry->end,
12899 hw_entry->start, hw_entry->end);
12900 }
12901
12902 /* cursor */
4969d33e
MR
12903 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12904 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
08db6652
DL
12905
12906 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12907 continue;
12908
12909 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12910 "(expected (%u,%u), found (%u,%u))\n",
12911 pipe_name(pipe),
12912 sw_entry->start, sw_entry->end,
12913 hw_entry->start, hw_entry->end);
12914 }
12915}
12916
91d1b4bd 12917static void
35dd3c64
ML
12918check_connector_state(struct drm_device *dev,
12919 struct drm_atomic_state *old_state)
8af6cf88 12920{
35dd3c64
ML
12921 struct drm_connector_state *old_conn_state;
12922 struct drm_connector *connector;
12923 int i;
8af6cf88 12924
35dd3c64
ML
12925 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12926 struct drm_encoder *encoder = connector->encoder;
12927 struct drm_connector_state *state = connector->state;
ad3c558f 12928
8af6cf88
DV
12929 /* This also checks the encoder/connector hw state with the
12930 * ->get_hw_state callbacks. */
35dd3c64 12931 intel_connector_check_state(to_intel_connector(connector));
8af6cf88 12932
ad3c558f 12933 I915_STATE_WARN(state->best_encoder != encoder,
35dd3c64 12934 "connector's atomic encoder doesn't match legacy encoder\n");
8af6cf88 12935 }
91d1b4bd
DV
12936}
12937
12938static void
12939check_encoder_state(struct drm_device *dev)
12940{
12941 struct intel_encoder *encoder;
12942 struct intel_connector *connector;
8af6cf88 12943
b2784e15 12944 for_each_intel_encoder(dev, encoder) {
8af6cf88 12945 bool enabled = false;
4d20cd86 12946 enum pipe pipe;
8af6cf88
DV
12947
12948 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12949 encoder->base.base.id,
8e329a03 12950 encoder->base.name);
8af6cf88 12951
3a3371ff 12952 for_each_intel_connector(dev, connector) {
4d20cd86 12953 if (connector->base.state->best_encoder != &encoder->base)
8af6cf88
DV
12954 continue;
12955 enabled = true;
ad3c558f
ML
12956
12957 I915_STATE_WARN(connector->base.state->crtc !=
12958 encoder->base.crtc,
12959 "connector's crtc doesn't match encoder crtc\n");
8af6cf88 12960 }
0e32b39c 12961
e2c719b7 12962 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
12963 "encoder's enabled state mismatch "
12964 "(expected %i, found %i)\n",
12965 !!encoder->base.crtc, enabled);
7c60d198
ML
12966
12967 if (!encoder->base.crtc) {
4d20cd86 12968 bool active;
7c60d198 12969
4d20cd86
ML
12970 active = encoder->get_hw_state(encoder, &pipe);
12971 I915_STATE_WARN(active,
12972 "encoder detached but still enabled on pipe %c.\n",
12973 pipe_name(pipe));
7c60d198 12974 }
8af6cf88 12975 }
91d1b4bd
DV
12976}
12977
12978static void
4d20cd86 12979check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
91d1b4bd 12980{
fbee40df 12981 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd 12982 struct intel_encoder *encoder;
4d20cd86
ML
12983 struct drm_crtc_state *old_crtc_state;
12984 struct drm_crtc *crtc;
12985 int i;
8af6cf88 12986
4d20cd86
ML
12987 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12988 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12989 struct intel_crtc_state *pipe_config, *sw_config;
7b89b8de 12990 bool active;
8af6cf88 12991
bfd16b2a
ML
12992 if (!needs_modeset(crtc->state) &&
12993 !to_intel_crtc_state(crtc->state)->update_pipe)
4d20cd86 12994 continue;
045ac3b5 12995
4d20cd86
ML
12996 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12997 pipe_config = to_intel_crtc_state(old_crtc_state);
12998 memset(pipe_config, 0, sizeof(*pipe_config));
12999 pipe_config->base.crtc = crtc;
13000 pipe_config->base.state = old_state;
8af6cf88 13001
4d20cd86
ML
13002 DRM_DEBUG_KMS("[CRTC:%d]\n",
13003 crtc->base.id);
8af6cf88 13004
4d20cd86
ML
13005 active = dev_priv->display.get_pipe_config(intel_crtc,
13006 pipe_config);
d62cf62a 13007
b6b5d049 13008 /* hw state is inconsistent with the pipe quirk */
4d20cd86
ML
13009 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
13010 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
13011 active = crtc->state->active;
6c49f241 13012
4d20cd86 13013 I915_STATE_WARN(crtc->state->active != active,
0e8ffe1b 13014 "crtc active state doesn't match with hw state "
4d20cd86 13015 "(expected %i, found %i)\n", crtc->state->active, active);
0e8ffe1b 13016
4d20cd86 13017 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
53d9f4e9 13018 "transitional active state does not match atomic hw state "
4d20cd86
ML
13019 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
13020
13021 for_each_encoder_on_crtc(dev, crtc, encoder) {
13022 enum pipe pipe;
13023
13024 active = encoder->get_hw_state(encoder, &pipe);
13025 I915_STATE_WARN(active != crtc->state->active,
13026 "[ENCODER:%i] active %i with crtc active %i\n",
13027 encoder->base.base.id, active, crtc->state->active);
13028
13029 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
13030 "Encoder connected to wrong pipe %c\n",
13031 pipe_name(pipe));
13032
13033 if (active)
13034 encoder->get_config(encoder, pipe_config);
13035 }
53d9f4e9 13036
4d20cd86 13037 if (!crtc->state->active)
cfb23ed6
ML
13038 continue;
13039
4d20cd86
ML
13040 sw_config = to_intel_crtc_state(crtc->state);
13041 if (!intel_pipe_config_compare(dev, sw_config,
13042 pipe_config, false)) {
e2c719b7 13043 I915_STATE_WARN(1, "pipe state doesn't match!\n");
4d20cd86 13044 intel_dump_pipe_config(intel_crtc, pipe_config,
c0b03411 13045 "[hw state]");
4d20cd86 13046 intel_dump_pipe_config(intel_crtc, sw_config,
c0b03411
DV
13047 "[sw state]");
13048 }
8af6cf88
DV
13049 }
13050}
13051
91d1b4bd
DV
13052static void
13053check_shared_dpll_state(struct drm_device *dev)
13054{
fbee40df 13055 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
13056 struct intel_crtc *crtc;
13057 struct intel_dpll_hw_state dpll_hw_state;
13058 int i;
5358901f
DV
13059
13060 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13061 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13062 int enabled_crtcs = 0, active_crtcs = 0;
13063 bool active;
13064
13065 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
13066
13067 DRM_DEBUG_KMS("%s\n", pll->name);
13068
13069 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
13070
e2c719b7 13071 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
5358901f 13072 "more active pll users than references: %i vs %i\n",
3e369b76 13073 pll->active, hweight32(pll->config.crtc_mask));
e2c719b7 13074 I915_STATE_WARN(pll->active && !pll->on,
5358901f 13075 "pll in active use but not on in sw tracking\n");
e2c719b7 13076 I915_STATE_WARN(pll->on && !pll->active,
35c95375 13077 "pll in on but not on in use in sw tracking\n");
e2c719b7 13078 I915_STATE_WARN(pll->on != active,
5358901f
DV
13079 "pll on state mismatch (expected %i, found %i)\n",
13080 pll->on, active);
13081
d3fcc808 13082 for_each_intel_crtc(dev, crtc) {
83d65738 13083 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
5358901f
DV
13084 enabled_crtcs++;
13085 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
13086 active_crtcs++;
13087 }
e2c719b7 13088 I915_STATE_WARN(pll->active != active_crtcs,
5358901f
DV
13089 "pll active crtcs mismatch (expected %i, found %i)\n",
13090 pll->active, active_crtcs);
e2c719b7 13091 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
5358901f 13092 "pll enabled crtcs mismatch (expected %i, found %i)\n",
3e369b76 13093 hweight32(pll->config.crtc_mask), enabled_crtcs);
66e985c0 13094
e2c719b7 13095 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
66e985c0
DV
13096 sizeof(dpll_hw_state)),
13097 "pll hw state mismatch\n");
5358901f 13098 }
8af6cf88
DV
13099}
13100
ee165b1a
ML
13101static void
13102intel_modeset_check_state(struct drm_device *dev,
13103 struct drm_atomic_state *old_state)
91d1b4bd 13104{
08db6652 13105 check_wm_state(dev);
35dd3c64 13106 check_connector_state(dev, old_state);
91d1b4bd 13107 check_encoder_state(dev);
4d20cd86 13108 check_crtc_state(dev, old_state);
91d1b4bd
DV
13109 check_shared_dpll_state(dev);
13110}
13111
5cec258b 13112void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
18442d08
VS
13113 int dotclock)
13114{
13115 /*
13116 * FDI already provided one idea for the dotclock.
13117 * Yell if the encoder disagrees.
13118 */
2d112de7 13119 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
18442d08 13120 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
2d112de7 13121 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
18442d08
VS
13122}
13123
80715b2f
VS
13124static void update_scanline_offset(struct intel_crtc *crtc)
13125{
13126 struct drm_device *dev = crtc->base.dev;
13127
13128 /*
13129 * The scanline counter increments at the leading edge of hsync.
13130 *
13131 * On most platforms it starts counting from vtotal-1 on the
13132 * first active line. That means the scanline counter value is
13133 * always one less than what we would expect. Ie. just after
13134 * start of vblank, which also occurs at start of hsync (on the
13135 * last active line), the scanline counter will read vblank_start-1.
13136 *
13137 * On gen2 the scanline counter starts counting from 1 instead
13138 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13139 * to keep the value positive), instead of adding one.
13140 *
13141 * On HSW+ the behaviour of the scanline counter depends on the output
13142 * type. For DP ports it behaves like most other platforms, but on HDMI
13143 * there's an extra 1 line difference. So we need to add two instead of
13144 * one to the value.
13145 */
13146 if (IS_GEN2(dev)) {
124abe07 13147 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
80715b2f
VS
13148 int vtotal;
13149
124abe07
VS
13150 vtotal = adjusted_mode->crtc_vtotal;
13151 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
80715b2f
VS
13152 vtotal /= 2;
13153
13154 crtc->scanline_offset = vtotal - 1;
13155 } else if (HAS_DDI(dev) &&
409ee761 13156 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
13157 crtc->scanline_offset = 2;
13158 } else
13159 crtc->scanline_offset = 1;
13160}
13161
ad421372 13162static void intel_modeset_clear_plls(struct drm_atomic_state *state)
ed6739ef 13163{
225da59b 13164 struct drm_device *dev = state->dev;
ed6739ef 13165 struct drm_i915_private *dev_priv = to_i915(dev);
ad421372 13166 struct intel_shared_dpll_config *shared_dpll = NULL;
0a9ab303
ACO
13167 struct drm_crtc *crtc;
13168 struct drm_crtc_state *crtc_state;
0a9ab303 13169 int i;
ed6739ef
ACO
13170
13171 if (!dev_priv->display.crtc_compute_clock)
ad421372 13172 return;
ed6739ef 13173
0a9ab303 13174 for_each_crtc_in_state(state, crtc, crtc_state, i) {
fb1a38a9
ML
13175 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13176 int old_dpll = to_intel_crtc_state(crtc->state)->shared_dpll;
0a9ab303 13177
fb1a38a9 13178 if (!needs_modeset(crtc_state))
225da59b
ACO
13179 continue;
13180
fb1a38a9
ML
13181 to_intel_crtc_state(crtc_state)->shared_dpll = DPLL_ID_PRIVATE;
13182
13183 if (old_dpll == DPLL_ID_PRIVATE)
13184 continue;
0a9ab303 13185
ad421372
ML
13186 if (!shared_dpll)
13187 shared_dpll = intel_atomic_get_shared_dpll_state(state);
ed6739ef 13188
fb1a38a9 13189 shared_dpll[old_dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
ad421372 13190 }
ed6739ef
ACO
13191}
13192
99d736a2
ML
13193/*
13194 * This implements the workaround described in the "notes" section of the mode
13195 * set sequence documentation. When going from no pipes or single pipe to
13196 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13197 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13198 */
13199static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13200{
13201 struct drm_crtc_state *crtc_state;
13202 struct intel_crtc *intel_crtc;
13203 struct drm_crtc *crtc;
13204 struct intel_crtc_state *first_crtc_state = NULL;
13205 struct intel_crtc_state *other_crtc_state = NULL;
13206 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13207 int i;
13208
13209 /* look at all crtc's that are going to be enabled in during modeset */
13210 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13211 intel_crtc = to_intel_crtc(crtc);
13212
13213 if (!crtc_state->active || !needs_modeset(crtc_state))
13214 continue;
13215
13216 if (first_crtc_state) {
13217 other_crtc_state = to_intel_crtc_state(crtc_state);
13218 break;
13219 } else {
13220 first_crtc_state = to_intel_crtc_state(crtc_state);
13221 first_pipe = intel_crtc->pipe;
13222 }
13223 }
13224
13225 /* No workaround needed? */
13226 if (!first_crtc_state)
13227 return 0;
13228
13229 /* w/a possibly needed, check how many crtc's are already enabled. */
13230 for_each_intel_crtc(state->dev, intel_crtc) {
13231 struct intel_crtc_state *pipe_config;
13232
13233 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13234 if (IS_ERR(pipe_config))
13235 return PTR_ERR(pipe_config);
13236
13237 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13238
13239 if (!pipe_config->base.active ||
13240 needs_modeset(&pipe_config->base))
13241 continue;
13242
13243 /* 2 or more enabled crtcs means no need for w/a */
13244 if (enabled_pipe != INVALID_PIPE)
13245 return 0;
13246
13247 enabled_pipe = intel_crtc->pipe;
13248 }
13249
13250 if (enabled_pipe != INVALID_PIPE)
13251 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13252 else if (other_crtc_state)
13253 other_crtc_state->hsw_workaround_pipe = first_pipe;
13254
13255 return 0;
13256}
13257
27c329ed
ML
13258static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13259{
13260 struct drm_crtc *crtc;
13261 struct drm_crtc_state *crtc_state;
13262 int ret = 0;
13263
13264 /* add all active pipes to the state */
13265 for_each_crtc(state->dev, crtc) {
13266 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13267 if (IS_ERR(crtc_state))
13268 return PTR_ERR(crtc_state);
13269
13270 if (!crtc_state->active || needs_modeset(crtc_state))
13271 continue;
13272
13273 crtc_state->mode_changed = true;
13274
13275 ret = drm_atomic_add_affected_connectors(state, crtc);
13276 if (ret)
13277 break;
13278
13279 ret = drm_atomic_add_affected_planes(state, crtc);
13280 if (ret)
13281 break;
13282 }
13283
13284 return ret;
13285}
13286
c347a676 13287static int intel_modeset_checks(struct drm_atomic_state *state)
054518dd 13288{
565602d7
ML
13289 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13290 struct drm_i915_private *dev_priv = state->dev->dev_private;
13291 struct drm_crtc *crtc;
13292 struct drm_crtc_state *crtc_state;
13293 int ret = 0, i;
054518dd 13294
b359283a
ML
13295 if (!check_digital_port_conflicts(state)) {
13296 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13297 return -EINVAL;
13298 }
13299
565602d7
ML
13300 intel_state->modeset = true;
13301 intel_state->active_crtcs = dev_priv->active_crtcs;
13302
13303 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13304 if (crtc_state->active)
13305 intel_state->active_crtcs |= 1 << i;
13306 else
13307 intel_state->active_crtcs &= ~(1 << i);
13308 }
13309
054518dd
ACO
13310 /*
13311 * See if the config requires any additional preparation, e.g.
13312 * to adjust global state with pipes off. We need to do this
13313 * here so we can get the modeset_pipe updated config for the new
13314 * mode set on this crtc. For other crtcs we need to use the
13315 * adjusted_mode bits in the crtc directly.
13316 */
27c329ed 13317 if (dev_priv->display.modeset_calc_cdclk) {
27c329ed
ML
13318 ret = dev_priv->display.modeset_calc_cdclk(state);
13319
1a617b77 13320 if (!ret && intel_state->dev_cdclk != dev_priv->cdclk_freq)
27c329ed
ML
13321 ret = intel_modeset_all_pipes(state);
13322
13323 if (ret < 0)
054518dd 13324 return ret;
e8788cbc
ML
13325
13326 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
13327 intel_state->cdclk, intel_state->dev_cdclk);
27c329ed 13328 } else
1a617b77 13329 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
054518dd 13330
ad421372 13331 intel_modeset_clear_plls(state);
054518dd 13332
565602d7 13333 if (IS_HASWELL(dev_priv))
ad421372 13334 return haswell_mode_set_planes_workaround(state);
99d736a2 13335
ad421372 13336 return 0;
c347a676
ACO
13337}
13338
aa363136
MR
13339/*
13340 * Handle calculation of various watermark data at the end of the atomic check
13341 * phase. The code here should be run after the per-crtc and per-plane 'check'
13342 * handlers to ensure that all derived state has been updated.
13343 */
13344static void calc_watermark_data(struct drm_atomic_state *state)
13345{
13346 struct drm_device *dev = state->dev;
13347 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13348 struct drm_crtc *crtc;
13349 struct drm_crtc_state *cstate;
13350 struct drm_plane *plane;
13351 struct drm_plane_state *pstate;
13352
13353 /*
13354 * Calculate watermark configuration details now that derived
13355 * plane/crtc state is all properly updated.
13356 */
13357 drm_for_each_crtc(crtc, dev) {
13358 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13359 crtc->state;
13360
13361 if (cstate->active)
13362 intel_state->wm_config.num_pipes_active++;
13363 }
13364 drm_for_each_legacy_plane(plane, dev) {
13365 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13366 plane->state;
13367
13368 if (!to_intel_plane_state(pstate)->visible)
13369 continue;
13370
13371 intel_state->wm_config.sprites_enabled = true;
13372 if (pstate->crtc_w != pstate->src_w >> 16 ||
13373 pstate->crtc_h != pstate->src_h >> 16)
13374 intel_state->wm_config.sprites_scaled = true;
13375 }
13376}
13377
74c090b1
ML
13378/**
13379 * intel_atomic_check - validate state object
13380 * @dev: drm device
13381 * @state: state to validate
13382 */
13383static int intel_atomic_check(struct drm_device *dev,
13384 struct drm_atomic_state *state)
c347a676 13385{
dd8b3bdb 13386 struct drm_i915_private *dev_priv = to_i915(dev);
aa363136 13387 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
c347a676
ACO
13388 struct drm_crtc *crtc;
13389 struct drm_crtc_state *crtc_state;
13390 int ret, i;
61333b60 13391 bool any_ms = false;
c347a676 13392
74c090b1 13393 ret = drm_atomic_helper_check_modeset(dev, state);
054518dd
ACO
13394 if (ret)
13395 return ret;
13396
c347a676 13397 for_each_crtc_in_state(state, crtc, crtc_state, i) {
cfb23ed6
ML
13398 struct intel_crtc_state *pipe_config =
13399 to_intel_crtc_state(crtc_state);
1ed51de9 13400
ba8af3e5
ML
13401 memset(&to_intel_crtc(crtc)->atomic, 0,
13402 sizeof(struct intel_crtc_atomic_commit));
13403
1ed51de9
DV
13404 /* Catch I915_MODE_FLAG_INHERITED */
13405 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13406 crtc_state->mode_changed = true;
cfb23ed6 13407
61333b60
ML
13408 if (!crtc_state->enable) {
13409 if (needs_modeset(crtc_state))
13410 any_ms = true;
c347a676 13411 continue;
61333b60 13412 }
c347a676 13413
26495481 13414 if (!needs_modeset(crtc_state))
cfb23ed6
ML
13415 continue;
13416
26495481
DV
13417 /* FIXME: For only active_changed we shouldn't need to do any
13418 * state recomputation at all. */
13419
1ed51de9
DV
13420 ret = drm_atomic_add_affected_connectors(state, crtc);
13421 if (ret)
13422 return ret;
b359283a 13423
cfb23ed6 13424 ret = intel_modeset_pipe_config(crtc, pipe_config);
c347a676
ACO
13425 if (ret)
13426 return ret;
13427
73831236 13428 if (i915.fastboot &&
dd8b3bdb 13429 intel_pipe_config_compare(dev,
cfb23ed6 13430 to_intel_crtc_state(crtc->state),
1ed51de9 13431 pipe_config, true)) {
26495481 13432 crtc_state->mode_changed = false;
bfd16b2a 13433 to_intel_crtc_state(crtc_state)->update_pipe = true;
26495481
DV
13434 }
13435
13436 if (needs_modeset(crtc_state)) {
13437 any_ms = true;
cfb23ed6
ML
13438
13439 ret = drm_atomic_add_affected_planes(state, crtc);
13440 if (ret)
13441 return ret;
13442 }
61333b60 13443
26495481
DV
13444 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13445 needs_modeset(crtc_state) ?
13446 "[modeset]" : "[fastset]");
c347a676
ACO
13447 }
13448
61333b60
ML
13449 if (any_ms) {
13450 ret = intel_modeset_checks(state);
13451
13452 if (ret)
13453 return ret;
27c329ed 13454 } else
dd8b3bdb 13455 intel_state->cdclk = dev_priv->cdclk_freq;
76305b1a 13456
dd8b3bdb 13457 ret = drm_atomic_helper_check_planes(dev, state);
aa363136
MR
13458 if (ret)
13459 return ret;
13460
f51be2e0 13461 intel_fbc_choose_crtc(dev_priv, state);
aa363136
MR
13462 calc_watermark_data(state);
13463
13464 return 0;
054518dd
ACO
13465}
13466
5008e874
ML
13467static int intel_atomic_prepare_commit(struct drm_device *dev,
13468 struct drm_atomic_state *state,
13469 bool async)
13470{
7580d774
ML
13471 struct drm_i915_private *dev_priv = dev->dev_private;
13472 struct drm_plane_state *plane_state;
5008e874 13473 struct drm_crtc_state *crtc_state;
7580d774 13474 struct drm_plane *plane;
5008e874
ML
13475 struct drm_crtc *crtc;
13476 int i, ret;
13477
13478 if (async) {
13479 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13480 return -EINVAL;
13481 }
13482
13483 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13484 ret = intel_crtc_wait_for_pending_flips(crtc);
13485 if (ret)
13486 return ret;
7580d774
ML
13487
13488 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13489 flush_workqueue(dev_priv->wq);
5008e874
ML
13490 }
13491
f935675f
ML
13492 ret = mutex_lock_interruptible(&dev->struct_mutex);
13493 if (ret)
13494 return ret;
13495
5008e874 13496 ret = drm_atomic_helper_prepare_planes(dev, state);
7580d774
ML
13497 if (!ret && !async && !i915_reset_in_progress(&dev_priv->gpu_error)) {
13498 u32 reset_counter;
13499
13500 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
13501 mutex_unlock(&dev->struct_mutex);
13502
13503 for_each_plane_in_state(state, plane, plane_state, i) {
13504 struct intel_plane_state *intel_plane_state =
13505 to_intel_plane_state(plane_state);
13506
13507 if (!intel_plane_state->wait_req)
13508 continue;
13509
13510 ret = __i915_wait_request(intel_plane_state->wait_req,
13511 reset_counter, true,
13512 NULL, NULL);
13513
13514 /* Swallow -EIO errors to allow updates during hw lockup. */
13515 if (ret == -EIO)
13516 ret = 0;
13517
13518 if (ret)
13519 break;
13520 }
13521
13522 if (!ret)
13523 return 0;
13524
13525 mutex_lock(&dev->struct_mutex);
13526 drm_atomic_helper_cleanup_planes(dev, state);
13527 }
5008e874 13528
f935675f 13529 mutex_unlock(&dev->struct_mutex);
5008e874
ML
13530 return ret;
13531}
13532
e8861675
ML
13533static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
13534 struct drm_i915_private *dev_priv,
13535 unsigned crtc_mask)
13536{
13537 unsigned last_vblank_count[I915_MAX_PIPES];
13538 enum pipe pipe;
13539 int ret;
13540
13541 if (!crtc_mask)
13542 return;
13543
13544 for_each_pipe(dev_priv, pipe) {
13545 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13546
13547 if (!((1 << pipe) & crtc_mask))
13548 continue;
13549
13550 ret = drm_crtc_vblank_get(crtc);
13551 if (WARN_ON(ret != 0)) {
13552 crtc_mask &= ~(1 << pipe);
13553 continue;
13554 }
13555
13556 last_vblank_count[pipe] = drm_crtc_vblank_count(crtc);
13557 }
13558
13559 for_each_pipe(dev_priv, pipe) {
13560 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13561 long lret;
13562
13563 if (!((1 << pipe) & crtc_mask))
13564 continue;
13565
13566 lret = wait_event_timeout(dev->vblank[pipe].queue,
13567 last_vblank_count[pipe] !=
13568 drm_crtc_vblank_count(crtc),
13569 msecs_to_jiffies(50));
13570
13571 WARN_ON(!lret);
13572
13573 drm_crtc_vblank_put(crtc);
13574 }
13575}
13576
13577static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
13578{
13579 /* fb updated, need to unpin old fb */
13580 if (crtc_state->fb_changed)
13581 return true;
13582
13583 /* wm changes, need vblank before final wm's */
13584 if (crtc_state->wm_changed)
13585 return true;
13586
13587 /*
13588 * cxsr is re-enabled after vblank.
13589 * This is already handled by crtc_state->wm_changed,
13590 * but added for clarity.
13591 */
13592 if (crtc_state->disable_cxsr)
13593 return true;
13594
13595 return false;
13596}
13597
74c090b1
ML
13598/**
13599 * intel_atomic_commit - commit validated state object
13600 * @dev: DRM device
13601 * @state: the top-level driver state object
13602 * @async: asynchronous commit
13603 *
13604 * This function commits a top-level state object that has been validated
13605 * with drm_atomic_helper_check().
13606 *
13607 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13608 * we can only handle plane-related operations and do not yet support
13609 * asynchronous commit.
13610 *
13611 * RETURNS
13612 * Zero for success or -errno.
13613 */
13614static int intel_atomic_commit(struct drm_device *dev,
13615 struct drm_atomic_state *state,
13616 bool async)
a6778b3c 13617{
565602d7 13618 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fbee40df 13619 struct drm_i915_private *dev_priv = dev->dev_private;
0a9ab303 13620 struct drm_crtc_state *crtc_state;
7580d774 13621 struct drm_crtc *crtc;
ed4a6a7c 13622 struct intel_crtc_state *intel_cstate;
565602d7
ML
13623 int ret = 0, i;
13624 bool hw_check = intel_state->modeset;
33c8df89 13625 unsigned long put_domains[I915_MAX_PIPES] = {};
e8861675 13626 unsigned crtc_vblank_mask = 0;
a6778b3c 13627
5008e874 13628 ret = intel_atomic_prepare_commit(dev, state, async);
7580d774
ML
13629 if (ret) {
13630 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
d4afb8cc 13631 return ret;
7580d774 13632 }
d4afb8cc 13633
1c5e19f8 13634 drm_atomic_helper_swap_state(dev, state);
aa363136 13635 dev_priv->wm.config = to_intel_atomic_state(state)->wm_config;
1c5e19f8 13636
565602d7
ML
13637 if (intel_state->modeset) {
13638 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13639 sizeof(intel_state->min_pixclk));
13640 dev_priv->active_crtcs = intel_state->active_crtcs;
1a617b77 13641 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
33c8df89
ML
13642
13643 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
565602d7
ML
13644 }
13645
0a9ab303 13646 for_each_crtc_in_state(state, crtc, crtc_state, i) {
a539205a
ML
13647 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13648
33c8df89
ML
13649 if (needs_modeset(crtc->state) ||
13650 to_intel_crtc_state(crtc->state)->update_pipe) {
13651 hw_check = true;
13652
13653 put_domains[to_intel_crtc(crtc)->pipe] =
13654 modeset_get_crtc_power_domains(crtc,
13655 to_intel_crtc_state(crtc->state));
13656 }
13657
61333b60
ML
13658 if (!needs_modeset(crtc->state))
13659 continue;
13660
5c74cd73 13661 intel_pre_plane_update(to_intel_crtc_state(crtc_state));
460da916 13662
a539205a
ML
13663 if (crtc_state->active) {
13664 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13665 dev_priv->display.crtc_disable(crtc);
eddfcbcd 13666 intel_crtc->active = false;
58f9c0bc 13667 intel_fbc_disable(intel_crtc);
eddfcbcd 13668 intel_disable_shared_dpll(intel_crtc);
9bbc8258
VS
13669
13670 /*
13671 * Underruns don't always raise
13672 * interrupts, so check manually.
13673 */
13674 intel_check_cpu_fifo_underruns(dev_priv);
13675 intel_check_pch_fifo_underruns(dev_priv);
b9001114
ML
13676
13677 if (!crtc->state->active)
13678 intel_update_watermarks(crtc);
a539205a 13679 }
b8cecdf5 13680 }
7758a113 13681
ea9d758d
DV
13682 /* Only after disabling all output pipelines that will be changed can we
13683 * update the the output configuration. */
4740b0f2 13684 intel_modeset_update_crtc_state(state);
f6e5b160 13685
565602d7 13686 if (intel_state->modeset) {
4740b0f2
ML
13687 intel_shared_dpll_commit(state);
13688
13689 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
33c8df89
ML
13690
13691 if (dev_priv->display.modeset_commit_cdclk &&
13692 intel_state->dev_cdclk != dev_priv->cdclk_freq)
13693 dev_priv->display.modeset_commit_cdclk(state);
4740b0f2 13694 }
47fab737 13695
a6778b3c 13696 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
0a9ab303 13697 for_each_crtc_in_state(state, crtc, crtc_state, i) {
f6ac4b2a
ML
13698 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13699 bool modeset = needs_modeset(crtc->state);
e8861675
ML
13700 struct intel_crtc_state *pipe_config =
13701 to_intel_crtc_state(crtc->state);
13702 bool update_pipe = !modeset && pipe_config->update_pipe;
9f836f90 13703
f6ac4b2a 13704 if (modeset && crtc->state->active) {
a539205a
ML
13705 update_scanline_offset(to_intel_crtc(crtc));
13706 dev_priv->display.crtc_enable(crtc);
13707 }
80715b2f 13708
f6ac4b2a 13709 if (!modeset)
5c74cd73 13710 intel_pre_plane_update(to_intel_crtc_state(crtc_state));
f6ac4b2a 13711
49227c4a
PZ
13712 if (crtc->state->active && intel_crtc->atomic.update_fbc)
13713 intel_fbc_enable(intel_crtc);
13714
6173ee28
ML
13715 if (crtc->state->active &&
13716 (crtc->state->planes_changed || update_pipe))
62852622 13717 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
bfd16b2a 13718
e8861675
ML
13719 if (pipe_config->base.active && needs_vblank_wait(pipe_config))
13720 crtc_vblank_mask |= 1 << i;
80715b2f 13721 }
a6778b3c 13722
a6778b3c 13723 /* FIXME: add subpixel order */
83a57153 13724
e8861675
ML
13725 if (!state->legacy_cursor_update)
13726 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
f935675f 13727
33c8df89 13728 for_each_crtc_in_state(state, crtc, crtc_state, i) {
e8861675
ML
13729 intel_post_plane_update(to_intel_crtc(crtc));
13730
33c8df89
ML
13731 if (put_domains[i])
13732 modeset_put_power_domains(dev_priv, put_domains[i]);
13733 }
13734
13735 if (intel_state->modeset)
13736 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
13737
ed4a6a7c
MR
13738 /*
13739 * Now that the vblank has passed, we can go ahead and program the
13740 * optimal watermarks on platforms that need two-step watermark
13741 * programming.
13742 *
13743 * TODO: Move this (and other cleanup) to an async worker eventually.
13744 */
13745 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13746 intel_cstate = to_intel_crtc_state(crtc->state);
13747
13748 if (dev_priv->display.optimize_watermarks)
13749 dev_priv->display.optimize_watermarks(intel_cstate);
13750 }
13751
f935675f 13752 mutex_lock(&dev->struct_mutex);
d4afb8cc 13753 drm_atomic_helper_cleanup_planes(dev, state);
f935675f 13754 mutex_unlock(&dev->struct_mutex);
2bfb4627 13755
565602d7 13756 if (hw_check)
ee165b1a
ML
13757 intel_modeset_check_state(dev, state);
13758
13759 drm_atomic_state_free(state);
f30da187 13760
75714940
MK
13761 /* As one of the primary mmio accessors, KMS has a high likelihood
13762 * of triggering bugs in unclaimed access. After we finish
13763 * modesetting, see if an error has been flagged, and if so
13764 * enable debugging for the next modeset - and hope we catch
13765 * the culprit.
13766 *
13767 * XXX note that we assume display power is on at this point.
13768 * This might hold true now but we need to add pm helper to check
13769 * unclaimed only when the hardware is on, as atomic commits
13770 * can happen also when the device is completely off.
13771 */
13772 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
13773
74c090b1 13774 return 0;
7f27126e
JB
13775}
13776
c0c36b94
CW
13777void intel_crtc_restore_mode(struct drm_crtc *crtc)
13778{
83a57153
ACO
13779 struct drm_device *dev = crtc->dev;
13780 struct drm_atomic_state *state;
e694eb02 13781 struct drm_crtc_state *crtc_state;
2bfb4627 13782 int ret;
83a57153
ACO
13783
13784 state = drm_atomic_state_alloc(dev);
13785 if (!state) {
e694eb02 13786 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
83a57153
ACO
13787 crtc->base.id);
13788 return;
13789 }
13790
e694eb02 13791 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
83a57153 13792
e694eb02
ML
13793retry:
13794 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13795 ret = PTR_ERR_OR_ZERO(crtc_state);
13796 if (!ret) {
13797 if (!crtc_state->active)
13798 goto out;
83a57153 13799
e694eb02 13800 crtc_state->mode_changed = true;
74c090b1 13801 ret = drm_atomic_commit(state);
83a57153
ACO
13802 }
13803
e694eb02
ML
13804 if (ret == -EDEADLK) {
13805 drm_atomic_state_clear(state);
13806 drm_modeset_backoff(state->acquire_ctx);
13807 goto retry;
4ed9fb37 13808 }
4be07317 13809
2bfb4627 13810 if (ret)
e694eb02 13811out:
2bfb4627 13812 drm_atomic_state_free(state);
c0c36b94
CW
13813}
13814
25c5b266
DV
13815#undef for_each_intel_crtc_masked
13816
f6e5b160 13817static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160 13818 .gamma_set = intel_crtc_gamma_set,
74c090b1 13819 .set_config = drm_atomic_helper_set_config,
f6e5b160
CW
13820 .destroy = intel_crtc_destroy,
13821 .page_flip = intel_crtc_page_flip,
1356837e
MR
13822 .atomic_duplicate_state = intel_crtc_duplicate_state,
13823 .atomic_destroy_state = intel_crtc_destroy_state,
f6e5b160
CW
13824};
13825
5358901f
DV
13826static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13827 struct intel_shared_dpll *pll,
13828 struct intel_dpll_hw_state *hw_state)
ee7b9f93 13829{
5358901f 13830 uint32_t val;
ee7b9f93 13831
12fda387 13832 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_PLLS))
bd2bb1b9
PZ
13833 return false;
13834
5358901f 13835 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
13836 hw_state->dpll = val;
13837 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13838 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f 13839
12fda387
ID
13840 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
13841
5358901f
DV
13842 return val & DPLL_VCO_ENABLE;
13843}
13844
15bdd4cf
DV
13845static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13846 struct intel_shared_dpll *pll)
13847{
3e369b76
ACO
13848 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13849 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
15bdd4cf
DV
13850}
13851
e7b903d2
DV
13852static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13853 struct intel_shared_dpll *pll)
13854{
e7b903d2 13855 /* PCH refclock must be enabled first */
89eff4be 13856 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 13857
3e369b76 13858 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf
DV
13859
13860 /* Wait for the clocks to stabilize. */
13861 POSTING_READ(PCH_DPLL(pll->id));
13862 udelay(150);
13863
13864 /* The pixel multiplier can only be updated once the
13865 * DPLL is enabled and the clocks are stable.
13866 *
13867 * So write it again.
13868 */
3e369b76 13869 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf 13870 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13871 udelay(200);
13872}
13873
13874static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13875 struct intel_shared_dpll *pll)
13876{
13877 struct drm_device *dev = dev_priv->dev;
13878 struct intel_crtc *crtc;
e7b903d2
DV
13879
13880 /* Make sure no transcoder isn't still depending on us. */
d3fcc808 13881 for_each_intel_crtc(dev, crtc) {
e7b903d2
DV
13882 if (intel_crtc_to_shared_dpll(crtc) == pll)
13883 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
13884 }
13885
15bdd4cf
DV
13886 I915_WRITE(PCH_DPLL(pll->id), 0);
13887 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13888 udelay(200);
13889}
13890
46edb027
DV
13891static char *ibx_pch_dpll_names[] = {
13892 "PCH DPLL A",
13893 "PCH DPLL B",
13894};
13895
7c74ade1 13896static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 13897{
e7b903d2 13898 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
13899 int i;
13900
7c74ade1 13901 dev_priv->num_shared_dpll = 2;
ee7b9f93 13902
e72f9fbf 13903 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
13904 dev_priv->shared_dplls[i].id = i;
13905 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 13906 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
13907 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13908 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
13909 dev_priv->shared_dplls[i].get_hw_state =
13910 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
13911 }
13912}
13913
7c74ade1
DV
13914static void intel_shared_dpll_init(struct drm_device *dev)
13915{
e7b903d2 13916 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1 13917
9cd86933
DV
13918 if (HAS_DDI(dev))
13919 intel_ddi_pll_init(dev);
13920 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7c74ade1
DV
13921 ibx_pch_dpll_init(dev);
13922 else
13923 dev_priv->num_shared_dpll = 0;
13924
13925 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
13926}
13927
6beb8c23
MR
13928/**
13929 * intel_prepare_plane_fb - Prepare fb for usage on plane
13930 * @plane: drm plane to prepare for
13931 * @fb: framebuffer to prepare for presentation
13932 *
13933 * Prepares a framebuffer for usage on a display plane. Generally this
13934 * involves pinning the underlying object and updating the frontbuffer tracking
13935 * bits. Some older platforms need special physical address handling for
13936 * cursor planes.
13937 *
f935675f
ML
13938 * Must be called with struct_mutex held.
13939 *
6beb8c23
MR
13940 * Returns 0 on success, negative error code on failure.
13941 */
13942int
13943intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee 13944 const struct drm_plane_state *new_state)
465c120c
MR
13945{
13946 struct drm_device *dev = plane->dev;
844f9111 13947 struct drm_framebuffer *fb = new_state->fb;
6beb8c23 13948 struct intel_plane *intel_plane = to_intel_plane(plane);
6beb8c23 13949 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
1ee49399 13950 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
6beb8c23 13951 int ret = 0;
465c120c 13952
1ee49399 13953 if (!obj && !old_obj)
465c120c
MR
13954 return 0;
13955
5008e874
ML
13956 if (old_obj) {
13957 struct drm_crtc_state *crtc_state =
13958 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13959
13960 /* Big Hammer, we also need to ensure that any pending
13961 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13962 * current scanout is retired before unpinning the old
13963 * framebuffer. Note that we rely on userspace rendering
13964 * into the buffer attached to the pipe they are waiting
13965 * on. If not, userspace generates a GPU hang with IPEHR
13966 * point to the MI_WAIT_FOR_EVENT.
13967 *
13968 * This should only fail upon a hung GPU, in which case we
13969 * can safely continue.
13970 */
13971 if (needs_modeset(crtc_state))
13972 ret = i915_gem_object_wait_rendering(old_obj, true);
13973
13974 /* Swallow -EIO errors to allow updates during hw lockup. */
13975 if (ret && ret != -EIO)
f935675f 13976 return ret;
5008e874
ML
13977 }
13978
3c28ff22
AG
13979 /* For framebuffer backed by dmabuf, wait for fence */
13980 if (obj && obj->base.dma_buf) {
bcf8be27
ML
13981 long lret;
13982
13983 lret = reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
13984 false, true,
13985 MAX_SCHEDULE_TIMEOUT);
13986 if (lret == -ERESTARTSYS)
13987 return lret;
3c28ff22 13988
bcf8be27 13989 WARN(lret < 0, "waiting returns %li\n", lret);
3c28ff22
AG
13990 }
13991
1ee49399
ML
13992 if (!obj) {
13993 ret = 0;
13994 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
6beb8c23
MR
13995 INTEL_INFO(dev)->cursor_needs_physical) {
13996 int align = IS_I830(dev) ? 16 * 1024 : 256;
13997 ret = i915_gem_object_attach_phys(obj, align);
13998 if (ret)
13999 DRM_DEBUG_KMS("failed to attach phys object\n");
14000 } else {
3465c580 14001 ret = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
6beb8c23 14002 }
465c120c 14003
7580d774
ML
14004 if (ret == 0) {
14005 if (obj) {
14006 struct intel_plane_state *plane_state =
14007 to_intel_plane_state(new_state);
14008
14009 i915_gem_request_assign(&plane_state->wait_req,
14010 obj->last_write_req);
14011 }
14012
a9ff8714 14013 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
7580d774 14014 }
fdd508a6 14015
6beb8c23
MR
14016 return ret;
14017}
14018
38f3ce3a
MR
14019/**
14020 * intel_cleanup_plane_fb - Cleans up an fb after plane use
14021 * @plane: drm plane to clean up for
14022 * @fb: old framebuffer that was on plane
14023 *
14024 * Cleans up a framebuffer that has just been removed from a plane.
f935675f
ML
14025 *
14026 * Must be called with struct_mutex held.
38f3ce3a
MR
14027 */
14028void
14029intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee 14030 const struct drm_plane_state *old_state)
38f3ce3a
MR
14031{
14032 struct drm_device *dev = plane->dev;
1ee49399 14033 struct intel_plane *intel_plane = to_intel_plane(plane);
7580d774 14034 struct intel_plane_state *old_intel_state;
1ee49399
ML
14035 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
14036 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
38f3ce3a 14037
7580d774
ML
14038 old_intel_state = to_intel_plane_state(old_state);
14039
1ee49399 14040 if (!obj && !old_obj)
38f3ce3a
MR
14041 return;
14042
1ee49399
ML
14043 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
14044 !INTEL_INFO(dev)->cursor_needs_physical))
3465c580 14045 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
1ee49399
ML
14046
14047 /* prepare_fb aborted? */
14048 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
14049 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
14050 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
7580d774
ML
14051
14052 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
465c120c
MR
14053}
14054
6156a456
CK
14055int
14056skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
14057{
14058 int max_scale;
14059 struct drm_device *dev;
14060 struct drm_i915_private *dev_priv;
14061 int crtc_clock, cdclk;
14062
bf8a0af0 14063 if (!intel_crtc || !crtc_state->base.enable)
6156a456
CK
14064 return DRM_PLANE_HELPER_NO_SCALING;
14065
14066 dev = intel_crtc->base.dev;
14067 dev_priv = dev->dev_private;
14068 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
27c329ed 14069 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
6156a456 14070
54bf1ce6 14071 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
6156a456
CK
14072 return DRM_PLANE_HELPER_NO_SCALING;
14073
14074 /*
14075 * skl max scale is lower of:
14076 * close to 3 but not 3, -1 is for that purpose
14077 * or
14078 * cdclk/crtc_clock
14079 */
14080 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
14081
14082 return max_scale;
14083}
14084
465c120c 14085static int
3c692a41 14086intel_check_primary_plane(struct drm_plane *plane,
061e4b8d 14087 struct intel_crtc_state *crtc_state,
3c692a41
GP
14088 struct intel_plane_state *state)
14089{
2b875c22
MR
14090 struct drm_crtc *crtc = state->base.crtc;
14091 struct drm_framebuffer *fb = state->base.fb;
6156a456 14092 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
061e4b8d
ML
14093 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
14094 bool can_position = false;
465c120c 14095
693bdc28
VS
14096 if (INTEL_INFO(plane->dev)->gen >= 9) {
14097 /* use scaler when colorkey is not required */
14098 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
14099 min_scale = 1;
14100 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
14101 }
d8106366 14102 can_position = true;
6156a456 14103 }
d8106366 14104
061e4b8d
ML
14105 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14106 &state->dst, &state->clip,
da20eabd
ML
14107 min_scale, max_scale,
14108 can_position, true,
14109 &state->visible);
14af293f
GP
14110}
14111
613d2b27
ML
14112static void intel_begin_crtc_commit(struct drm_crtc *crtc,
14113 struct drm_crtc_state *old_crtc_state)
3c692a41 14114{
32b7eeec 14115 struct drm_device *dev = crtc->dev;
3c692a41 14116 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
bfd16b2a
ML
14117 struct intel_crtc_state *old_intel_state =
14118 to_intel_crtc_state(old_crtc_state);
14119 bool modeset = needs_modeset(crtc->state);
3c692a41 14120
c34c9ee4 14121 /* Perform vblank evasion around commit operation */
62852622 14122 intel_pipe_update_start(intel_crtc);
0583236e 14123
bfd16b2a
ML
14124 if (modeset)
14125 return;
14126
14127 if (to_intel_crtc_state(crtc->state)->update_pipe)
14128 intel_update_pipe_config(intel_crtc, old_intel_state);
14129 else if (INTEL_INFO(dev)->gen >= 9)
0583236e 14130 skl_detach_scalers(intel_crtc);
32b7eeec
MR
14131}
14132
613d2b27
ML
14133static void intel_finish_crtc_commit(struct drm_crtc *crtc,
14134 struct drm_crtc_state *old_crtc_state)
32b7eeec 14135{
32b7eeec 14136 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
32b7eeec 14137
62852622 14138 intel_pipe_update_end(intel_crtc);
3c692a41
GP
14139}
14140
cf4c7c12 14141/**
4a3b8769
MR
14142 * intel_plane_destroy - destroy a plane
14143 * @plane: plane to destroy
cf4c7c12 14144 *
4a3b8769
MR
14145 * Common destruction function for all types of planes (primary, cursor,
14146 * sprite).
cf4c7c12 14147 */
4a3b8769 14148void intel_plane_destroy(struct drm_plane *plane)
465c120c
MR
14149{
14150 struct intel_plane *intel_plane = to_intel_plane(plane);
14151 drm_plane_cleanup(plane);
14152 kfree(intel_plane);
14153}
14154
65a3fea0 14155const struct drm_plane_funcs intel_plane_funcs = {
70a101f8
MR
14156 .update_plane = drm_atomic_helper_update_plane,
14157 .disable_plane = drm_atomic_helper_disable_plane,
3d7d6510 14158 .destroy = intel_plane_destroy,
c196e1d6 14159 .set_property = drm_atomic_helper_plane_set_property,
a98b3431
MR
14160 .atomic_get_property = intel_plane_atomic_get_property,
14161 .atomic_set_property = intel_plane_atomic_set_property,
ea2c67bb
MR
14162 .atomic_duplicate_state = intel_plane_duplicate_state,
14163 .atomic_destroy_state = intel_plane_destroy_state,
14164
465c120c
MR
14165};
14166
14167static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
14168 int pipe)
14169{
14170 struct intel_plane *primary;
8e7d688b 14171 struct intel_plane_state *state;
465c120c 14172 const uint32_t *intel_primary_formats;
45e3743a 14173 unsigned int num_formats;
465c120c
MR
14174
14175 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
14176 if (primary == NULL)
14177 return NULL;
14178
8e7d688b
MR
14179 state = intel_create_plane_state(&primary->base);
14180 if (!state) {
ea2c67bb
MR
14181 kfree(primary);
14182 return NULL;
14183 }
8e7d688b 14184 primary->base.state = &state->base;
ea2c67bb 14185
465c120c
MR
14186 primary->can_scale = false;
14187 primary->max_downscale = 1;
6156a456
CK
14188 if (INTEL_INFO(dev)->gen >= 9) {
14189 primary->can_scale = true;
af99ceda 14190 state->scaler_id = -1;
6156a456 14191 }
465c120c
MR
14192 primary->pipe = pipe;
14193 primary->plane = pipe;
a9ff8714 14194 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
c59cb179 14195 primary->check_plane = intel_check_primary_plane;
465c120c
MR
14196 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
14197 primary->plane = !pipe;
14198
6c0fd451
DL
14199 if (INTEL_INFO(dev)->gen >= 9) {
14200 intel_primary_formats = skl_primary_formats;
14201 num_formats = ARRAY_SIZE(skl_primary_formats);
a8d201af
ML
14202
14203 primary->update_plane = skylake_update_primary_plane;
14204 primary->disable_plane = skylake_disable_primary_plane;
14205 } else if (HAS_PCH_SPLIT(dev)) {
14206 intel_primary_formats = i965_primary_formats;
14207 num_formats = ARRAY_SIZE(i965_primary_formats);
14208
14209 primary->update_plane = ironlake_update_primary_plane;
14210 primary->disable_plane = i9xx_disable_primary_plane;
6c0fd451 14211 } else if (INTEL_INFO(dev)->gen >= 4) {
568db4f2
DL
14212 intel_primary_formats = i965_primary_formats;
14213 num_formats = ARRAY_SIZE(i965_primary_formats);
a8d201af
ML
14214
14215 primary->update_plane = i9xx_update_primary_plane;
14216 primary->disable_plane = i9xx_disable_primary_plane;
6c0fd451
DL
14217 } else {
14218 intel_primary_formats = i8xx_primary_formats;
14219 num_formats = ARRAY_SIZE(i8xx_primary_formats);
a8d201af
ML
14220
14221 primary->update_plane = i9xx_update_primary_plane;
14222 primary->disable_plane = i9xx_disable_primary_plane;
465c120c
MR
14223 }
14224
14225 drm_universal_plane_init(dev, &primary->base, 0,
65a3fea0 14226 &intel_plane_funcs,
465c120c 14227 intel_primary_formats, num_formats,
b0b3b795 14228 DRM_PLANE_TYPE_PRIMARY, NULL);
48404c1e 14229
3b7a5119
SJ
14230 if (INTEL_INFO(dev)->gen >= 4)
14231 intel_create_rotation_property(dev, primary);
48404c1e 14232
ea2c67bb
MR
14233 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14234
465c120c
MR
14235 return &primary->base;
14236}
14237
3b7a5119
SJ
14238void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14239{
14240 if (!dev->mode_config.rotation_property) {
14241 unsigned long flags = BIT(DRM_ROTATE_0) |
14242 BIT(DRM_ROTATE_180);
14243
14244 if (INTEL_INFO(dev)->gen >= 9)
14245 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
14246
14247 dev->mode_config.rotation_property =
14248 drm_mode_create_rotation_property(dev, flags);
14249 }
14250 if (dev->mode_config.rotation_property)
14251 drm_object_attach_property(&plane->base.base,
14252 dev->mode_config.rotation_property,
14253 plane->base.state->rotation);
14254}
14255
3d7d6510 14256static int
852e787c 14257intel_check_cursor_plane(struct drm_plane *plane,
061e4b8d 14258 struct intel_crtc_state *crtc_state,
852e787c 14259 struct intel_plane_state *state)
3d7d6510 14260{
061e4b8d 14261 struct drm_crtc *crtc = crtc_state->base.crtc;
2b875c22 14262 struct drm_framebuffer *fb = state->base.fb;
757f9a3e 14263 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
b29ec92c 14264 enum pipe pipe = to_intel_plane(plane)->pipe;
757f9a3e
GP
14265 unsigned stride;
14266 int ret;
3d7d6510 14267
061e4b8d
ML
14268 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14269 &state->dst, &state->clip,
3d7d6510
MR
14270 DRM_PLANE_HELPER_NO_SCALING,
14271 DRM_PLANE_HELPER_NO_SCALING,
852e787c 14272 true, true, &state->visible);
757f9a3e
GP
14273 if (ret)
14274 return ret;
14275
757f9a3e
GP
14276 /* if we want to turn off the cursor ignore width and height */
14277 if (!obj)
da20eabd 14278 return 0;
757f9a3e 14279
757f9a3e 14280 /* Check for which cursor types we support */
061e4b8d 14281 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
ea2c67bb
MR
14282 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14283 state->base.crtc_w, state->base.crtc_h);
757f9a3e
GP
14284 return -EINVAL;
14285 }
14286
ea2c67bb
MR
14287 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14288 if (obj->base.size < stride * state->base.crtc_h) {
757f9a3e
GP
14289 DRM_DEBUG_KMS("buffer is too small\n");
14290 return -ENOMEM;
14291 }
14292
3a656b54 14293 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
757f9a3e 14294 DRM_DEBUG_KMS("cursor cannot be tiled\n");
da20eabd 14295 return -EINVAL;
32b7eeec
MR
14296 }
14297
b29ec92c
VS
14298 /*
14299 * There's something wrong with the cursor on CHV pipe C.
14300 * If it straddles the left edge of the screen then
14301 * moving it away from the edge or disabling it often
14302 * results in a pipe underrun, and often that can lead to
14303 * dead pipe (constant underrun reported, and it scans
14304 * out just a solid color). To recover from that, the
14305 * display power well must be turned off and on again.
14306 * Refuse the put the cursor into that compromised position.
14307 */
14308 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
14309 state->visible && state->base.crtc_x < 0) {
14310 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
14311 return -EINVAL;
14312 }
14313
da20eabd 14314 return 0;
852e787c 14315}
3d7d6510 14316
a8ad0d8e
ML
14317static void
14318intel_disable_cursor_plane(struct drm_plane *plane,
7fabf5ef 14319 struct drm_crtc *crtc)
a8ad0d8e 14320{
f2858021
ML
14321 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14322
14323 intel_crtc->cursor_addr = 0;
55a08b3f 14324 intel_crtc_update_cursor(crtc, NULL);
a8ad0d8e
ML
14325}
14326
f4a2cf29 14327static void
55a08b3f
ML
14328intel_update_cursor_plane(struct drm_plane *plane,
14329 const struct intel_crtc_state *crtc_state,
14330 const struct intel_plane_state *state)
852e787c 14331{
55a08b3f
ML
14332 struct drm_crtc *crtc = crtc_state->base.crtc;
14333 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ea2c67bb 14334 struct drm_device *dev = plane->dev;
2b875c22 14335 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
a912f12f 14336 uint32_t addr;
852e787c 14337
f4a2cf29 14338 if (!obj)
a912f12f 14339 addr = 0;
f4a2cf29 14340 else if (!INTEL_INFO(dev)->cursor_needs_physical)
a912f12f 14341 addr = i915_gem_obj_ggtt_offset(obj);
f4a2cf29 14342 else
a912f12f 14343 addr = obj->phys_handle->busaddr;
852e787c 14344
a912f12f 14345 intel_crtc->cursor_addr = addr;
55a08b3f 14346 intel_crtc_update_cursor(crtc, state);
852e787c
GP
14347}
14348
3d7d6510
MR
14349static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14350 int pipe)
14351{
14352 struct intel_plane *cursor;
8e7d688b 14353 struct intel_plane_state *state;
3d7d6510
MR
14354
14355 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
14356 if (cursor == NULL)
14357 return NULL;
14358
8e7d688b
MR
14359 state = intel_create_plane_state(&cursor->base);
14360 if (!state) {
ea2c67bb
MR
14361 kfree(cursor);
14362 return NULL;
14363 }
8e7d688b 14364 cursor->base.state = &state->base;
ea2c67bb 14365
3d7d6510
MR
14366 cursor->can_scale = false;
14367 cursor->max_downscale = 1;
14368 cursor->pipe = pipe;
14369 cursor->plane = pipe;
a9ff8714 14370 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
c59cb179 14371 cursor->check_plane = intel_check_cursor_plane;
55a08b3f 14372 cursor->update_plane = intel_update_cursor_plane;
a8ad0d8e 14373 cursor->disable_plane = intel_disable_cursor_plane;
3d7d6510
MR
14374
14375 drm_universal_plane_init(dev, &cursor->base, 0,
65a3fea0 14376 &intel_plane_funcs,
3d7d6510
MR
14377 intel_cursor_formats,
14378 ARRAY_SIZE(intel_cursor_formats),
b0b3b795 14379 DRM_PLANE_TYPE_CURSOR, NULL);
4398ad45
VS
14380
14381 if (INTEL_INFO(dev)->gen >= 4) {
14382 if (!dev->mode_config.rotation_property)
14383 dev->mode_config.rotation_property =
14384 drm_mode_create_rotation_property(dev,
14385 BIT(DRM_ROTATE_0) |
14386 BIT(DRM_ROTATE_180));
14387 if (dev->mode_config.rotation_property)
14388 drm_object_attach_property(&cursor->base.base,
14389 dev->mode_config.rotation_property,
8e7d688b 14390 state->base.rotation);
4398ad45
VS
14391 }
14392
af99ceda
CK
14393 if (INTEL_INFO(dev)->gen >=9)
14394 state->scaler_id = -1;
14395
ea2c67bb
MR
14396 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14397
3d7d6510
MR
14398 return &cursor->base;
14399}
14400
549e2bfb
CK
14401static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14402 struct intel_crtc_state *crtc_state)
14403{
14404 int i;
14405 struct intel_scaler *intel_scaler;
14406 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14407
14408 for (i = 0; i < intel_crtc->num_scalers; i++) {
14409 intel_scaler = &scaler_state->scalers[i];
14410 intel_scaler->in_use = 0;
549e2bfb
CK
14411 intel_scaler->mode = PS_SCALER_MODE_DYN;
14412 }
14413
14414 scaler_state->scaler_id = -1;
14415}
14416
b358d0a6 14417static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 14418{
fbee40df 14419 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 14420 struct intel_crtc *intel_crtc;
f5de6e07 14421 struct intel_crtc_state *crtc_state = NULL;
3d7d6510
MR
14422 struct drm_plane *primary = NULL;
14423 struct drm_plane *cursor = NULL;
465c120c 14424 int i, ret;
79e53945 14425
955382f3 14426 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
14427 if (intel_crtc == NULL)
14428 return;
14429
f5de6e07
ACO
14430 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14431 if (!crtc_state)
14432 goto fail;
550acefd
ACO
14433 intel_crtc->config = crtc_state;
14434 intel_crtc->base.state = &crtc_state->base;
07878248 14435 crtc_state->base.crtc = &intel_crtc->base;
f5de6e07 14436
549e2bfb
CK
14437 /* initialize shared scalers */
14438 if (INTEL_INFO(dev)->gen >= 9) {
14439 if (pipe == PIPE_C)
14440 intel_crtc->num_scalers = 1;
14441 else
14442 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14443
14444 skl_init_scalers(dev, intel_crtc, crtc_state);
14445 }
14446
465c120c 14447 primary = intel_primary_plane_create(dev, pipe);
3d7d6510
MR
14448 if (!primary)
14449 goto fail;
14450
14451 cursor = intel_cursor_plane_create(dev, pipe);
14452 if (!cursor)
14453 goto fail;
14454
465c120c 14455 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
f9882876 14456 cursor, &intel_crtc_funcs, NULL);
3d7d6510
MR
14457 if (ret)
14458 goto fail;
79e53945
JB
14459
14460 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
14461 for (i = 0; i < 256; i++) {
14462 intel_crtc->lut_r[i] = i;
14463 intel_crtc->lut_g[i] = i;
14464 intel_crtc->lut_b[i] = i;
14465 }
14466
1f1c2e24
VS
14467 /*
14468 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 14469 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 14470 */
80824003
JB
14471 intel_crtc->pipe = pipe;
14472 intel_crtc->plane = pipe;
3a77c4c4 14473 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 14474 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 14475 intel_crtc->plane = !pipe;
80824003
JB
14476 }
14477
4b0e333e
CW
14478 intel_crtc->cursor_base = ~0;
14479 intel_crtc->cursor_cntl = ~0;
dc41c154 14480 intel_crtc->cursor_size = ~0;
8d7849db 14481
852eb00d
VS
14482 intel_crtc->wm.cxsr_allowed = true;
14483
22fd0fab
JB
14484 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14485 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14486 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14487 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14488
79e53945 14489 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101
DV
14490
14491 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
3d7d6510
MR
14492 return;
14493
14494fail:
14495 if (primary)
14496 drm_plane_cleanup(primary);
14497 if (cursor)
14498 drm_plane_cleanup(cursor);
f5de6e07 14499 kfree(crtc_state);
3d7d6510 14500 kfree(intel_crtc);
79e53945
JB
14501}
14502
752aa88a
JB
14503enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14504{
14505 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 14506 struct drm_device *dev = connector->base.dev;
752aa88a 14507
51fd371b 14508 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 14509
d3babd3f 14510 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
14511 return INVALID_PIPE;
14512
14513 return to_intel_crtc(encoder->crtc)->pipe;
14514}
14515
08d7b3d1 14516int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 14517 struct drm_file *file)
08d7b3d1 14518{
08d7b3d1 14519 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 14520 struct drm_crtc *drmmode_crtc;
c05422d5 14521 struct intel_crtc *crtc;
08d7b3d1 14522
7707e653 14523 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
08d7b3d1 14524
7707e653 14525 if (!drmmode_crtc) {
08d7b3d1 14526 DRM_ERROR("no such CRTC id\n");
3f2c2057 14527 return -ENOENT;
08d7b3d1
CW
14528 }
14529
7707e653 14530 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 14531 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 14532
c05422d5 14533 return 0;
08d7b3d1
CW
14534}
14535
66a9278e 14536static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 14537{
66a9278e
DV
14538 struct drm_device *dev = encoder->base.dev;
14539 struct intel_encoder *source_encoder;
79e53945 14540 int index_mask = 0;
79e53945
JB
14541 int entry = 0;
14542
b2784e15 14543 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 14544 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
14545 index_mask |= (1 << entry);
14546
79e53945
JB
14547 entry++;
14548 }
4ef69c7a 14549
79e53945
JB
14550 return index_mask;
14551}
14552
4d302442
CW
14553static bool has_edp_a(struct drm_device *dev)
14554{
14555 struct drm_i915_private *dev_priv = dev->dev_private;
14556
14557 if (!IS_MOBILE(dev))
14558 return false;
14559
14560 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14561 return false;
14562
e3589908 14563 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
14564 return false;
14565
14566 return true;
14567}
14568
84b4e042
JB
14569static bool intel_crt_present(struct drm_device *dev)
14570{
14571 struct drm_i915_private *dev_priv = dev->dev_private;
14572
884497ed
DL
14573 if (INTEL_INFO(dev)->gen >= 9)
14574 return false;
14575
cf404ce4 14576 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
84b4e042
JB
14577 return false;
14578
14579 if (IS_CHERRYVIEW(dev))
14580 return false;
14581
65e472e4
VS
14582 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14583 return false;
14584
70ac54d0
VS
14585 /* DDI E can't be used if DDI A requires 4 lanes */
14586 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14587 return false;
14588
e4abb733 14589 if (!dev_priv->vbt.int_crt_support)
84b4e042
JB
14590 return false;
14591
14592 return true;
14593}
14594
79e53945
JB
14595static void intel_setup_outputs(struct drm_device *dev)
14596{
725e30ad 14597 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 14598 struct intel_encoder *encoder;
cb0953d7 14599 bool dpd_is_edp = false;
79e53945 14600
c9093354 14601 intel_lvds_init(dev);
79e53945 14602
84b4e042 14603 if (intel_crt_present(dev))
79935fca 14604 intel_crt_init(dev);
cb0953d7 14605
c776eb2e
VK
14606 if (IS_BROXTON(dev)) {
14607 /*
14608 * FIXME: Broxton doesn't support port detection via the
14609 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14610 * detect the ports.
14611 */
14612 intel_ddi_init(dev, PORT_A);
14613 intel_ddi_init(dev, PORT_B);
14614 intel_ddi_init(dev, PORT_C);
14615 } else if (HAS_DDI(dev)) {
0e72a5b5
ED
14616 int found;
14617
de31facd
JB
14618 /*
14619 * Haswell uses DDI functions to detect digital outputs.
14620 * On SKL pre-D0 the strap isn't connected, so we assume
14621 * it's there.
14622 */
77179400 14623 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
de31facd 14624 /* WaIgnoreDDIAStrap: skl */
ef11bdb3 14625 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
0e72a5b5
ED
14626 intel_ddi_init(dev, PORT_A);
14627
14628 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14629 * register */
14630 found = I915_READ(SFUSE_STRAP);
14631
14632 if (found & SFUSE_STRAP_DDIB_DETECTED)
14633 intel_ddi_init(dev, PORT_B);
14634 if (found & SFUSE_STRAP_DDIC_DETECTED)
14635 intel_ddi_init(dev, PORT_C);
14636 if (found & SFUSE_STRAP_DDID_DETECTED)
14637 intel_ddi_init(dev, PORT_D);
2800e4c2
RV
14638 /*
14639 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14640 */
ef11bdb3 14641 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
2800e4c2
RV
14642 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14643 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14644 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14645 intel_ddi_init(dev, PORT_E);
14646
0e72a5b5 14647 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 14648 int found;
5d8a7752 14649 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
14650
14651 if (has_edp_a(dev))
14652 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 14653
dc0fa718 14654 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 14655 /* PCH SDVOB multiplex with HDMIB */
2a5c0832 14656 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
30ad48b7 14657 if (!found)
e2debe91 14658 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 14659 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 14660 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
14661 }
14662
dc0fa718 14663 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 14664 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 14665
dc0fa718 14666 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 14667 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 14668
5eb08b69 14669 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 14670 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 14671
270b3042 14672 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 14673 intel_dp_init(dev, PCH_DP_D, PORT_D);
666a4537 14674 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
e17ac6db
VS
14675 /*
14676 * The DP_DETECTED bit is the latched state of the DDC
14677 * SDA pin at boot. However since eDP doesn't require DDC
14678 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14679 * eDP ports may have been muxed to an alternate function.
14680 * Thus we can't rely on the DP_DETECTED bit alone to detect
14681 * eDP ports. Consult the VBT as well as DP_DETECTED to
14682 * detect eDP ports.
14683 */
e66eb81d 14684 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
d2182a66 14685 !intel_dp_is_edp(dev, PORT_B))
e66eb81d
VS
14686 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14687 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
e17ac6db 14688 intel_dp_is_edp(dev, PORT_B))
e66eb81d 14689 intel_dp_init(dev, VLV_DP_B, PORT_B);
585a94b8 14690
e66eb81d 14691 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
d2182a66 14692 !intel_dp_is_edp(dev, PORT_C))
e66eb81d
VS
14693 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14694 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
e17ac6db 14695 intel_dp_is_edp(dev, PORT_C))
e66eb81d 14696 intel_dp_init(dev, VLV_DP_C, PORT_C);
19c03924 14697
9418c1f1 14698 if (IS_CHERRYVIEW(dev)) {
e17ac6db 14699 /* eDP not supported on port D, so don't check VBT */
e66eb81d
VS
14700 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14701 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14702 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14703 intel_dp_init(dev, CHV_DP_D, PORT_D);
9418c1f1
VS
14704 }
14705
3cfca973 14706 intel_dsi_init(dev);
09da55dc 14707 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
27185ae1 14708 bool found = false;
7d57382e 14709
e2debe91 14710 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14711 DRM_DEBUG_KMS("probing SDVOB\n");
2a5c0832 14712 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
3fec3d2f 14713 if (!found && IS_G4X(dev)) {
b01f2c3a 14714 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 14715 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 14716 }
27185ae1 14717
3fec3d2f 14718 if (!found && IS_G4X(dev))
ab9d7c30 14719 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 14720 }
13520b05
KH
14721
14722 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 14723
e2debe91 14724 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14725 DRM_DEBUG_KMS("probing SDVOC\n");
2a5c0832 14726 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
b01f2c3a 14727 }
27185ae1 14728
e2debe91 14729 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 14730
3fec3d2f 14731 if (IS_G4X(dev)) {
b01f2c3a 14732 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 14733 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 14734 }
3fec3d2f 14735 if (IS_G4X(dev))
ab9d7c30 14736 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 14737 }
27185ae1 14738
3fec3d2f 14739 if (IS_G4X(dev) &&
e7281eab 14740 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 14741 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 14742 } else if (IS_GEN2(dev))
79e53945
JB
14743 intel_dvo_init(dev);
14744
103a196f 14745 if (SUPPORTS_TV(dev))
79e53945
JB
14746 intel_tv_init(dev);
14747
0bc12bcb 14748 intel_psr_init(dev);
7c8f8a70 14749
b2784e15 14750 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
14751 encoder->base.possible_crtcs = encoder->crtc_mask;
14752 encoder->base.possible_clones =
66a9278e 14753 intel_encoder_clones(encoder);
79e53945 14754 }
47356eb6 14755
dde86e2d 14756 intel_init_pch_refclk(dev);
270b3042
DV
14757
14758 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
14759}
14760
14761static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14762{
60a5ca01 14763 struct drm_device *dev = fb->dev;
79e53945 14764 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 14765
ef2d633e 14766 drm_framebuffer_cleanup(fb);
60a5ca01 14767 mutex_lock(&dev->struct_mutex);
ef2d633e 14768 WARN_ON(!intel_fb->obj->framebuffer_references--);
60a5ca01
VS
14769 drm_gem_object_unreference(&intel_fb->obj->base);
14770 mutex_unlock(&dev->struct_mutex);
79e53945
JB
14771 kfree(intel_fb);
14772}
14773
14774static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 14775 struct drm_file *file,
79e53945
JB
14776 unsigned int *handle)
14777{
14778 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 14779 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 14780
cc917ab4
CW
14781 if (obj->userptr.mm) {
14782 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14783 return -EINVAL;
14784 }
14785
05394f39 14786 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
14787}
14788
86c98588
RV
14789static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14790 struct drm_file *file,
14791 unsigned flags, unsigned color,
14792 struct drm_clip_rect *clips,
14793 unsigned num_clips)
14794{
14795 struct drm_device *dev = fb->dev;
14796 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14797 struct drm_i915_gem_object *obj = intel_fb->obj;
14798
14799 mutex_lock(&dev->struct_mutex);
74b4ea1e 14800 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
86c98588
RV
14801 mutex_unlock(&dev->struct_mutex);
14802
14803 return 0;
14804}
14805
79e53945
JB
14806static const struct drm_framebuffer_funcs intel_fb_funcs = {
14807 .destroy = intel_user_framebuffer_destroy,
14808 .create_handle = intel_user_framebuffer_create_handle,
86c98588 14809 .dirty = intel_user_framebuffer_dirty,
79e53945
JB
14810};
14811
b321803d
DL
14812static
14813u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14814 uint32_t pixel_format)
14815{
14816 u32 gen = INTEL_INFO(dev)->gen;
14817
14818 if (gen >= 9) {
ac484963
VS
14819 int cpp = drm_format_plane_cpp(pixel_format, 0);
14820
b321803d
DL
14821 /* "The stride in bytes must not exceed the of the size of 8K
14822 * pixels and 32K bytes."
14823 */
ac484963 14824 return min(8192 * cpp, 32768);
666a4537 14825 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
b321803d
DL
14826 return 32*1024;
14827 } else if (gen >= 4) {
14828 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14829 return 16*1024;
14830 else
14831 return 32*1024;
14832 } else if (gen >= 3) {
14833 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14834 return 8*1024;
14835 else
14836 return 16*1024;
14837 } else {
14838 /* XXX DSPC is limited to 4k tiled */
14839 return 8*1024;
14840 }
14841}
14842
b5ea642a
DV
14843static int intel_framebuffer_init(struct drm_device *dev,
14844 struct intel_framebuffer *intel_fb,
14845 struct drm_mode_fb_cmd2 *mode_cmd,
14846 struct drm_i915_gem_object *obj)
79e53945 14847{
7b49f948 14848 struct drm_i915_private *dev_priv = to_i915(dev);
6761dd31 14849 unsigned int aligned_height;
79e53945 14850 int ret;
b321803d 14851 u32 pitch_limit, stride_alignment;
79e53945 14852
dd4916c5
DV
14853 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14854
2a80eada
DV
14855 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14856 /* Enforce that fb modifier and tiling mode match, but only for
14857 * X-tiled. This is needed for FBC. */
14858 if (!!(obj->tiling_mode == I915_TILING_X) !=
14859 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14860 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14861 return -EINVAL;
14862 }
14863 } else {
14864 if (obj->tiling_mode == I915_TILING_X)
14865 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14866 else if (obj->tiling_mode == I915_TILING_Y) {
14867 DRM_DEBUG("No Y tiling for legacy addfb\n");
14868 return -EINVAL;
14869 }
14870 }
14871
9a8f0a12
TU
14872 /* Passed in modifier sanity checking. */
14873 switch (mode_cmd->modifier[0]) {
14874 case I915_FORMAT_MOD_Y_TILED:
14875 case I915_FORMAT_MOD_Yf_TILED:
14876 if (INTEL_INFO(dev)->gen < 9) {
14877 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14878 mode_cmd->modifier[0]);
14879 return -EINVAL;
14880 }
14881 case DRM_FORMAT_MOD_NONE:
14882 case I915_FORMAT_MOD_X_TILED:
14883 break;
14884 default:
c0f40428
JB
14885 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14886 mode_cmd->modifier[0]);
57cd6508 14887 return -EINVAL;
c16ed4be 14888 }
57cd6508 14889
7b49f948
VS
14890 stride_alignment = intel_fb_stride_alignment(dev_priv,
14891 mode_cmd->modifier[0],
b321803d
DL
14892 mode_cmd->pixel_format);
14893 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14894 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14895 mode_cmd->pitches[0], stride_alignment);
57cd6508 14896 return -EINVAL;
c16ed4be 14897 }
57cd6508 14898
b321803d
DL
14899 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14900 mode_cmd->pixel_format);
a35cdaa0 14901 if (mode_cmd->pitches[0] > pitch_limit) {
b321803d
DL
14902 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14903 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
2a80eada 14904 "tiled" : "linear",
a35cdaa0 14905 mode_cmd->pitches[0], pitch_limit);
5d7bd705 14906 return -EINVAL;
c16ed4be 14907 }
5d7bd705 14908
2a80eada 14909 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
c16ed4be
CW
14910 mode_cmd->pitches[0] != obj->stride) {
14911 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14912 mode_cmd->pitches[0], obj->stride);
5d7bd705 14913 return -EINVAL;
c16ed4be 14914 }
5d7bd705 14915
57779d06 14916 /* Reject formats not supported by any plane early. */
308e5bcb 14917 switch (mode_cmd->pixel_format) {
57779d06 14918 case DRM_FORMAT_C8:
04b3924d
VS
14919 case DRM_FORMAT_RGB565:
14920 case DRM_FORMAT_XRGB8888:
14921 case DRM_FORMAT_ARGB8888:
57779d06
VS
14922 break;
14923 case DRM_FORMAT_XRGB1555:
c16ed4be 14924 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
14925 DRM_DEBUG("unsupported pixel format: %s\n",
14926 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14927 return -EINVAL;
c16ed4be 14928 }
57779d06 14929 break;
57779d06 14930 case DRM_FORMAT_ABGR8888:
666a4537
WB
14931 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
14932 INTEL_INFO(dev)->gen < 9) {
6c0fd451
DL
14933 DRM_DEBUG("unsupported pixel format: %s\n",
14934 drm_get_format_name(mode_cmd->pixel_format));
14935 return -EINVAL;
14936 }
14937 break;
14938 case DRM_FORMAT_XBGR8888:
04b3924d 14939 case DRM_FORMAT_XRGB2101010:
57779d06 14940 case DRM_FORMAT_XBGR2101010:
c16ed4be 14941 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
14942 DRM_DEBUG("unsupported pixel format: %s\n",
14943 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14944 return -EINVAL;
c16ed4be 14945 }
b5626747 14946 break;
7531208b 14947 case DRM_FORMAT_ABGR2101010:
666a4537 14948 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
7531208b
DL
14949 DRM_DEBUG("unsupported pixel format: %s\n",
14950 drm_get_format_name(mode_cmd->pixel_format));
14951 return -EINVAL;
14952 }
14953 break;
04b3924d
VS
14954 case DRM_FORMAT_YUYV:
14955 case DRM_FORMAT_UYVY:
14956 case DRM_FORMAT_YVYU:
14957 case DRM_FORMAT_VYUY:
c16ed4be 14958 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
14959 DRM_DEBUG("unsupported pixel format: %s\n",
14960 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14961 return -EINVAL;
c16ed4be 14962 }
57cd6508
CW
14963 break;
14964 default:
4ee62c76
VS
14965 DRM_DEBUG("unsupported pixel format: %s\n",
14966 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
14967 return -EINVAL;
14968 }
14969
90f9a336
VS
14970 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14971 if (mode_cmd->offsets[0] != 0)
14972 return -EINVAL;
14973
ec2c981e 14974 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
091df6cb
DV
14975 mode_cmd->pixel_format,
14976 mode_cmd->modifier[0]);
53155c0a
DV
14977 /* FIXME drm helper for size checks (especially planar formats)? */
14978 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14979 return -EINVAL;
14980
c7d73f6a
DV
14981 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14982 intel_fb->obj = obj;
14983
79e53945
JB
14984 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14985 if (ret) {
14986 DRM_ERROR("framebuffer init failed %d\n", ret);
14987 return ret;
14988 }
14989
0b05e1e0
VS
14990 intel_fb->obj->framebuffer_references++;
14991
79e53945
JB
14992 return 0;
14993}
14994
79e53945
JB
14995static struct drm_framebuffer *
14996intel_user_framebuffer_create(struct drm_device *dev,
14997 struct drm_file *filp,
1eb83451 14998 const struct drm_mode_fb_cmd2 *user_mode_cmd)
79e53945 14999{
dcb1394e 15000 struct drm_framebuffer *fb;
05394f39 15001 struct drm_i915_gem_object *obj;
76dc3769 15002 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
79e53945 15003
308e5bcb 15004 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
76dc3769 15005 mode_cmd.handles[0]));
c8725226 15006 if (&obj->base == NULL)
cce13ff7 15007 return ERR_PTR(-ENOENT);
79e53945 15008
92907cbb 15009 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
dcb1394e
LW
15010 if (IS_ERR(fb))
15011 drm_gem_object_unreference_unlocked(&obj->base);
15012
15013 return fb;
79e53945
JB
15014}
15015
0695726e 15016#ifndef CONFIG_DRM_FBDEV_EMULATION
0632fef6 15017static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
15018{
15019}
15020#endif
15021
79e53945 15022static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 15023 .fb_create = intel_user_framebuffer_create,
0632fef6 15024 .output_poll_changed = intel_fbdev_output_poll_changed,
5ee67f1c
MR
15025 .atomic_check = intel_atomic_check,
15026 .atomic_commit = intel_atomic_commit,
de419ab6
ML
15027 .atomic_state_alloc = intel_atomic_state_alloc,
15028 .atomic_state_clear = intel_atomic_state_clear,
79e53945
JB
15029};
15030
e70236a8
JB
15031/* Set up chip specific display functions */
15032static void intel_init_display(struct drm_device *dev)
15033{
15034 struct drm_i915_private *dev_priv = dev->dev_private;
15035
ee9300bb
DV
15036 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
15037 dev_priv->display.find_dpll = g4x_find_best_dpll;
ef9348c8
CML
15038 else if (IS_CHERRYVIEW(dev))
15039 dev_priv->display.find_dpll = chv_find_best_dpll;
ee9300bb
DV
15040 else if (IS_VALLEYVIEW(dev))
15041 dev_priv->display.find_dpll = vlv_find_best_dpll;
15042 else if (IS_PINEVIEW(dev))
15043 dev_priv->display.find_dpll = pnv_find_best_dpll;
15044 else
15045 dev_priv->display.find_dpll = i9xx_find_best_dpll;
15046
bc8d7dff
DL
15047 if (INTEL_INFO(dev)->gen >= 9) {
15048 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
15049 dev_priv->display.get_initial_plane_config =
15050 skylake_get_initial_plane_config;
bc8d7dff
DL
15051 dev_priv->display.crtc_compute_clock =
15052 haswell_crtc_compute_clock;
15053 dev_priv->display.crtc_enable = haswell_crtc_enable;
15054 dev_priv->display.crtc_disable = haswell_crtc_disable;
bc8d7dff 15055 } else if (HAS_DDI(dev)) {
0e8ffe1b 15056 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
15057 dev_priv->display.get_initial_plane_config =
15058 ironlake_get_initial_plane_config;
797d0259
ACO
15059 dev_priv->display.crtc_compute_clock =
15060 haswell_crtc_compute_clock;
4f771f10
PZ
15061 dev_priv->display.crtc_enable = haswell_crtc_enable;
15062 dev_priv->display.crtc_disable = haswell_crtc_disable;
09b4ddf9 15063 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 15064 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
5724dbd1
DL
15065 dev_priv->display.get_initial_plane_config =
15066 ironlake_get_initial_plane_config;
3fb37703
ACO
15067 dev_priv->display.crtc_compute_clock =
15068 ironlake_crtc_compute_clock;
76e5a89c
DV
15069 dev_priv->display.crtc_enable = ironlake_crtc_enable;
15070 dev_priv->display.crtc_disable = ironlake_crtc_disable;
666a4537 15071 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
89b667f8 15072 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
15073 dev_priv->display.get_initial_plane_config =
15074 i9xx_get_initial_plane_config;
d6dfee7a 15075 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
89b667f8
JB
15076 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15077 dev_priv->display.crtc_disable = i9xx_crtc_disable;
f564048e 15078 } else {
0e8ffe1b 15079 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
15080 dev_priv->display.get_initial_plane_config =
15081 i9xx_get_initial_plane_config;
d6dfee7a 15082 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
15083 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15084 dev_priv->display.crtc_disable = i9xx_crtc_disable;
f564048e 15085 }
e70236a8 15086
e70236a8 15087 /* Returns the core display clock speed */
ef11bdb3 15088 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
1652d19e
VS
15089 dev_priv->display.get_display_clock_speed =
15090 skylake_get_display_clock_speed;
acd3f3d3
BP
15091 else if (IS_BROXTON(dev))
15092 dev_priv->display.get_display_clock_speed =
15093 broxton_get_display_clock_speed;
1652d19e
VS
15094 else if (IS_BROADWELL(dev))
15095 dev_priv->display.get_display_clock_speed =
15096 broadwell_get_display_clock_speed;
15097 else if (IS_HASWELL(dev))
15098 dev_priv->display.get_display_clock_speed =
15099 haswell_get_display_clock_speed;
666a4537 15100 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
25eb05fc
JB
15101 dev_priv->display.get_display_clock_speed =
15102 valleyview_get_display_clock_speed;
b37a6434
VS
15103 else if (IS_GEN5(dev))
15104 dev_priv->display.get_display_clock_speed =
15105 ilk_get_display_clock_speed;
a7c66cd8 15106 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
34edce2f 15107 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
e70236a8
JB
15108 dev_priv->display.get_display_clock_speed =
15109 i945_get_display_clock_speed;
34edce2f
VS
15110 else if (IS_GM45(dev))
15111 dev_priv->display.get_display_clock_speed =
15112 gm45_get_display_clock_speed;
15113 else if (IS_CRESTLINE(dev))
15114 dev_priv->display.get_display_clock_speed =
15115 i965gm_get_display_clock_speed;
15116 else if (IS_PINEVIEW(dev))
15117 dev_priv->display.get_display_clock_speed =
15118 pnv_get_display_clock_speed;
15119 else if (IS_G33(dev) || IS_G4X(dev))
15120 dev_priv->display.get_display_clock_speed =
15121 g33_get_display_clock_speed;
e70236a8
JB
15122 else if (IS_I915G(dev))
15123 dev_priv->display.get_display_clock_speed =
15124 i915_get_display_clock_speed;
257a7ffc 15125 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
15126 dev_priv->display.get_display_clock_speed =
15127 i9xx_misc_get_display_clock_speed;
15128 else if (IS_I915GM(dev))
15129 dev_priv->display.get_display_clock_speed =
15130 i915gm_get_display_clock_speed;
15131 else if (IS_I865G(dev))
15132 dev_priv->display.get_display_clock_speed =
15133 i865_get_display_clock_speed;
f0f8a9ce 15134 else if (IS_I85X(dev))
e70236a8 15135 dev_priv->display.get_display_clock_speed =
1b1d2716 15136 i85x_get_display_clock_speed;
623e01e5
VS
15137 else { /* 830 */
15138 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
e70236a8
JB
15139 dev_priv->display.get_display_clock_speed =
15140 i830_get_display_clock_speed;
623e01e5 15141 }
e70236a8 15142
7c10a2b5 15143 if (IS_GEN5(dev)) {
3bb11b53 15144 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
3bb11b53
SJ
15145 } else if (IS_GEN6(dev)) {
15146 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
3bb11b53
SJ
15147 } else if (IS_IVYBRIDGE(dev)) {
15148 /* FIXME: detect B0+ stepping and use auto training */
15149 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
059b2fe9 15150 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
3bb11b53 15151 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
27c329ed
ML
15152 if (IS_BROADWELL(dev)) {
15153 dev_priv->display.modeset_commit_cdclk =
15154 broadwell_modeset_commit_cdclk;
15155 dev_priv->display.modeset_calc_cdclk =
15156 broadwell_modeset_calc_cdclk;
15157 }
666a4537 15158 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
27c329ed
ML
15159 dev_priv->display.modeset_commit_cdclk =
15160 valleyview_modeset_commit_cdclk;
15161 dev_priv->display.modeset_calc_cdclk =
15162 valleyview_modeset_calc_cdclk;
f8437dd1 15163 } else if (IS_BROXTON(dev)) {
27c329ed
ML
15164 dev_priv->display.modeset_commit_cdclk =
15165 broxton_modeset_commit_cdclk;
15166 dev_priv->display.modeset_calc_cdclk =
15167 broxton_modeset_calc_cdclk;
e70236a8 15168 }
8c9f3aaf 15169
8c9f3aaf
JB
15170 switch (INTEL_INFO(dev)->gen) {
15171 case 2:
15172 dev_priv->display.queue_flip = intel_gen2_queue_flip;
15173 break;
15174
15175 case 3:
15176 dev_priv->display.queue_flip = intel_gen3_queue_flip;
15177 break;
15178
15179 case 4:
15180 case 5:
15181 dev_priv->display.queue_flip = intel_gen4_queue_flip;
15182 break;
15183
15184 case 6:
15185 dev_priv->display.queue_flip = intel_gen6_queue_flip;
15186 break;
7c9017e5 15187 case 7:
4e0bbc31 15188 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
15189 dev_priv->display.queue_flip = intel_gen7_queue_flip;
15190 break;
830c81db 15191 case 9:
ba343e02
TU
15192 /* Drop through - unsupported since execlist only. */
15193 default:
15194 /* Default just returns -ENODEV to indicate unsupported */
15195 dev_priv->display.queue_flip = intel_default_queue_flip;
8c9f3aaf 15196 }
7bd688cd 15197
e39b999a 15198 mutex_init(&dev_priv->pps_mutex);
e70236a8
JB
15199}
15200
b690e96c
JB
15201/*
15202 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
15203 * resume, or other times. This quirk makes sure that's the case for
15204 * affected systems.
15205 */
0206e353 15206static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
15207{
15208 struct drm_i915_private *dev_priv = dev->dev_private;
15209
15210 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 15211 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
15212}
15213
b6b5d049
VS
15214static void quirk_pipeb_force(struct drm_device *dev)
15215{
15216 struct drm_i915_private *dev_priv = dev->dev_private;
15217
15218 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
15219 DRM_INFO("applying pipe b force quirk\n");
15220}
15221
435793df
KP
15222/*
15223 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
15224 */
15225static void quirk_ssc_force_disable(struct drm_device *dev)
15226{
15227 struct drm_i915_private *dev_priv = dev->dev_private;
15228 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 15229 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
15230}
15231
4dca20ef 15232/*
5a15ab5b
CE
15233 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
15234 * brightness value
4dca20ef
CE
15235 */
15236static void quirk_invert_brightness(struct drm_device *dev)
15237{
15238 struct drm_i915_private *dev_priv = dev->dev_private;
15239 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 15240 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
15241}
15242
9c72cc6f
SD
15243/* Some VBT's incorrectly indicate no backlight is present */
15244static void quirk_backlight_present(struct drm_device *dev)
15245{
15246 struct drm_i915_private *dev_priv = dev->dev_private;
15247 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
15248 DRM_INFO("applying backlight present quirk\n");
15249}
15250
b690e96c
JB
15251struct intel_quirk {
15252 int device;
15253 int subsystem_vendor;
15254 int subsystem_device;
15255 void (*hook)(struct drm_device *dev);
15256};
15257
5f85f176
EE
15258/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
15259struct intel_dmi_quirk {
15260 void (*hook)(struct drm_device *dev);
15261 const struct dmi_system_id (*dmi_id_list)[];
15262};
15263
15264static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
15265{
15266 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
15267 return 1;
15268}
15269
15270static const struct intel_dmi_quirk intel_dmi_quirks[] = {
15271 {
15272 .dmi_id_list = &(const struct dmi_system_id[]) {
15273 {
15274 .callback = intel_dmi_reverse_brightness,
15275 .ident = "NCR Corporation",
15276 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
15277 DMI_MATCH(DMI_PRODUCT_NAME, ""),
15278 },
15279 },
15280 { } /* terminating entry */
15281 },
15282 .hook = quirk_invert_brightness,
15283 },
15284};
15285
c43b5634 15286static struct intel_quirk intel_quirks[] = {
b690e96c
JB
15287 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15288 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15289
b690e96c
JB
15290 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15291 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15292
5f080c0f
VS
15293 /* 830 needs to leave pipe A & dpll A up */
15294 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15295
b6b5d049
VS
15296 /* 830 needs to leave pipe B & dpll B up */
15297 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15298
435793df
KP
15299 /* Lenovo U160 cannot use SSC on LVDS */
15300 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
15301
15302 /* Sony Vaio Y cannot use SSC on LVDS */
15303 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 15304
be505f64
AH
15305 /* Acer Aspire 5734Z must invert backlight brightness */
15306 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15307
15308 /* Acer/eMachines G725 */
15309 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15310
15311 /* Acer/eMachines e725 */
15312 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15313
15314 /* Acer/Packard Bell NCL20 */
15315 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15316
15317 /* Acer Aspire 4736Z */
15318 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
15319
15320 /* Acer Aspire 5336 */
15321 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
15322
15323 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15324 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 15325
dfb3d47b
SD
15326 /* Acer C720 Chromebook (Core i3 4005U) */
15327 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15328
b2a9601c 15329 /* Apple Macbook 2,1 (Core 2 T7400) */
15330 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15331
1b9448b0
JN
15332 /* Apple Macbook 4,1 */
15333 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15334
d4967d8c
SD
15335 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15336 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
15337
15338 /* HP Chromebook 14 (Celeron 2955U) */
15339 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
cf6f0af9
JN
15340
15341 /* Dell Chromebook 11 */
15342 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
9be64eee
JN
15343
15344 /* Dell Chromebook 11 (2015 version) */
15345 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
b690e96c
JB
15346};
15347
15348static void intel_init_quirks(struct drm_device *dev)
15349{
15350 struct pci_dev *d = dev->pdev;
15351 int i;
15352
15353 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15354 struct intel_quirk *q = &intel_quirks[i];
15355
15356 if (d->device == q->device &&
15357 (d->subsystem_vendor == q->subsystem_vendor ||
15358 q->subsystem_vendor == PCI_ANY_ID) &&
15359 (d->subsystem_device == q->subsystem_device ||
15360 q->subsystem_device == PCI_ANY_ID))
15361 q->hook(dev);
15362 }
5f85f176
EE
15363 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15364 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15365 intel_dmi_quirks[i].hook(dev);
15366 }
b690e96c
JB
15367}
15368
9cce37f4
JB
15369/* Disable the VGA plane that we never use */
15370static void i915_disable_vga(struct drm_device *dev)
15371{
15372 struct drm_i915_private *dev_priv = dev->dev_private;
15373 u8 sr1;
f0f59a00 15374 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 15375
2b37c616 15376 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 15377 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 15378 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
15379 sr1 = inb(VGA_SR_DATA);
15380 outb(sr1 | 1<<5, VGA_SR_DATA);
15381 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15382 udelay(300);
15383
01f5a626 15384 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
15385 POSTING_READ(vga_reg);
15386}
15387
f817586c
DV
15388void intel_modeset_init_hw(struct drm_device *dev)
15389{
1a617b77
ML
15390 struct drm_i915_private *dev_priv = dev->dev_private;
15391
b6283055 15392 intel_update_cdclk(dev);
1a617b77
ML
15393
15394 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
15395
f817586c 15396 intel_init_clock_gating(dev);
8090c6b9 15397 intel_enable_gt_powersave(dev);
f817586c
DV
15398}
15399
d93c0372
MR
15400/*
15401 * Calculate what we think the watermarks should be for the state we've read
15402 * out of the hardware and then immediately program those watermarks so that
15403 * we ensure the hardware settings match our internal state.
15404 *
15405 * We can calculate what we think WM's should be by creating a duplicate of the
15406 * current state (which was constructed during hardware readout) and running it
15407 * through the atomic check code to calculate new watermark values in the
15408 * state object.
15409 */
15410static void sanitize_watermarks(struct drm_device *dev)
15411{
15412 struct drm_i915_private *dev_priv = to_i915(dev);
15413 struct drm_atomic_state *state;
15414 struct drm_crtc *crtc;
15415 struct drm_crtc_state *cstate;
15416 struct drm_modeset_acquire_ctx ctx;
15417 int ret;
15418 int i;
15419
15420 /* Only supported on platforms that use atomic watermark design */
ed4a6a7c 15421 if (!dev_priv->display.optimize_watermarks)
d93c0372
MR
15422 return;
15423
15424 /*
15425 * We need to hold connection_mutex before calling duplicate_state so
15426 * that the connector loop is protected.
15427 */
15428 drm_modeset_acquire_init(&ctx, 0);
15429retry:
0cd1262d 15430 ret = drm_modeset_lock_all_ctx(dev, &ctx);
d93c0372
MR
15431 if (ret == -EDEADLK) {
15432 drm_modeset_backoff(&ctx);
15433 goto retry;
15434 } else if (WARN_ON(ret)) {
0cd1262d 15435 goto fail;
d93c0372
MR
15436 }
15437
15438 state = drm_atomic_helper_duplicate_state(dev, &ctx);
15439 if (WARN_ON(IS_ERR(state)))
0cd1262d 15440 goto fail;
d93c0372 15441
ed4a6a7c
MR
15442 /*
15443 * Hardware readout is the only time we don't want to calculate
15444 * intermediate watermarks (since we don't trust the current
15445 * watermarks).
15446 */
15447 to_intel_atomic_state(state)->skip_intermediate_wm = true;
15448
d93c0372
MR
15449 ret = intel_atomic_check(dev, state);
15450 if (ret) {
15451 /*
15452 * If we fail here, it means that the hardware appears to be
15453 * programmed in a way that shouldn't be possible, given our
15454 * understanding of watermark requirements. This might mean a
15455 * mistake in the hardware readout code or a mistake in the
15456 * watermark calculations for a given platform. Raise a WARN
15457 * so that this is noticeable.
15458 *
15459 * If this actually happens, we'll have to just leave the
15460 * BIOS-programmed watermarks untouched and hope for the best.
15461 */
15462 WARN(true, "Could not determine valid watermarks for inherited state\n");
0cd1262d 15463 goto fail;
d93c0372
MR
15464 }
15465
15466 /* Write calculated watermark values back */
15467 to_i915(dev)->wm.config = to_intel_atomic_state(state)->wm_config;
15468 for_each_crtc_in_state(state, crtc, cstate, i) {
15469 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15470
ed4a6a7c
MR
15471 cs->wm.need_postvbl_update = true;
15472 dev_priv->display.optimize_watermarks(cs);
d93c0372
MR
15473 }
15474
15475 drm_atomic_state_free(state);
0cd1262d 15476fail:
d93c0372
MR
15477 drm_modeset_drop_locks(&ctx);
15478 drm_modeset_acquire_fini(&ctx);
15479}
15480
79e53945
JB
15481void intel_modeset_init(struct drm_device *dev)
15482{
652c393a 15483 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 15484 int sprite, ret;
8cc87b75 15485 enum pipe pipe;
46f297fb 15486 struct intel_crtc *crtc;
79e53945
JB
15487
15488 drm_mode_config_init(dev);
15489
15490 dev->mode_config.min_width = 0;
15491 dev->mode_config.min_height = 0;
15492
019d96cb
DA
15493 dev->mode_config.preferred_depth = 24;
15494 dev->mode_config.prefer_shadow = 1;
15495
25bab385
TU
15496 dev->mode_config.allow_fb_modifiers = true;
15497
e6ecefaa 15498 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 15499
b690e96c
JB
15500 intel_init_quirks(dev);
15501
1fa61106
ED
15502 intel_init_pm(dev);
15503
e3c74757
BW
15504 if (INTEL_INFO(dev)->num_pipes == 0)
15505 return;
15506
69f92f67
LW
15507 /*
15508 * There may be no VBT; and if the BIOS enabled SSC we can
15509 * just keep using it to avoid unnecessary flicker. Whereas if the
15510 * BIOS isn't using it, don't assume it will work even if the VBT
15511 * indicates as much.
15512 */
15513 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15514 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15515 DREF_SSC1_ENABLE);
15516
15517 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15518 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15519 bios_lvds_use_ssc ? "en" : "dis",
15520 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15521 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15522 }
15523 }
15524
e70236a8 15525 intel_init_display(dev);
7c10a2b5 15526 intel_init_audio(dev);
e70236a8 15527
a6c45cf0
CW
15528 if (IS_GEN2(dev)) {
15529 dev->mode_config.max_width = 2048;
15530 dev->mode_config.max_height = 2048;
15531 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
15532 dev->mode_config.max_width = 4096;
15533 dev->mode_config.max_height = 4096;
79e53945 15534 } else {
a6c45cf0
CW
15535 dev->mode_config.max_width = 8192;
15536 dev->mode_config.max_height = 8192;
79e53945 15537 }
068be561 15538
dc41c154
VS
15539 if (IS_845G(dev) || IS_I865G(dev)) {
15540 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15541 dev->mode_config.cursor_height = 1023;
15542 } else if (IS_GEN2(dev)) {
068be561
DL
15543 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15544 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15545 } else {
15546 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15547 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15548 }
15549
5d4545ae 15550 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 15551
28c97730 15552 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
15553 INTEL_INFO(dev)->num_pipes,
15554 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 15555
055e393f 15556 for_each_pipe(dev_priv, pipe) {
8cc87b75 15557 intel_crtc_init(dev, pipe);
3bdcfc0c 15558 for_each_sprite(dev_priv, pipe, sprite) {
1fe47785 15559 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 15560 if (ret)
06da8da2 15561 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 15562 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 15563 }
79e53945
JB
15564 }
15565
bfa7df01
VS
15566 intel_update_czclk(dev_priv);
15567 intel_update_cdclk(dev);
15568
e72f9fbf 15569 intel_shared_dpll_init(dev);
ee7b9f93 15570
9cce37f4
JB
15571 /* Just disable it once at startup */
15572 i915_disable_vga(dev);
79e53945 15573 intel_setup_outputs(dev);
11be49eb 15574
6e9f798d 15575 drm_modeset_lock_all(dev);
043e9bda 15576 intel_modeset_setup_hw_state(dev);
6e9f798d 15577 drm_modeset_unlock_all(dev);
46f297fb 15578
d3fcc808 15579 for_each_intel_crtc(dev, crtc) {
eeebeac5
ML
15580 struct intel_initial_plane_config plane_config = {};
15581
46f297fb
JB
15582 if (!crtc->active)
15583 continue;
15584
46f297fb 15585 /*
46f297fb
JB
15586 * Note that reserving the BIOS fb up front prevents us
15587 * from stuffing other stolen allocations like the ring
15588 * on top. This prevents some ugliness at boot time, and
15589 * can even allow for smooth boot transitions if the BIOS
15590 * fb is large enough for the active pipe configuration.
15591 */
eeebeac5
ML
15592 dev_priv->display.get_initial_plane_config(crtc,
15593 &plane_config);
15594
15595 /*
15596 * If the fb is shared between multiple heads, we'll
15597 * just get the first one.
15598 */
15599 intel_find_initial_plane_obj(crtc, &plane_config);
46f297fb 15600 }
d93c0372
MR
15601
15602 /*
15603 * Make sure hardware watermarks really match the state we read out.
15604 * Note that we need to do this after reconstructing the BIOS fb's
15605 * since the watermark calculation done here will use pstate->fb.
15606 */
15607 sanitize_watermarks(dev);
2c7111db
CW
15608}
15609
7fad798e
DV
15610static void intel_enable_pipe_a(struct drm_device *dev)
15611{
15612 struct intel_connector *connector;
15613 struct drm_connector *crt = NULL;
15614 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 15615 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
15616
15617 /* We can't just switch on the pipe A, we need to set things up with a
15618 * proper mode and output configuration. As a gross hack, enable pipe A
15619 * by enabling the load detect pipe once. */
3a3371ff 15620 for_each_intel_connector(dev, connector) {
7fad798e
DV
15621 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15622 crt = &connector->base;
15623 break;
15624 }
15625 }
15626
15627 if (!crt)
15628 return;
15629
208bf9fd 15630 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
49172fee 15631 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
7fad798e
DV
15632}
15633
fa555837
DV
15634static bool
15635intel_check_plane_mapping(struct intel_crtc *crtc)
15636{
7eb552ae
BW
15637 struct drm_device *dev = crtc->base.dev;
15638 struct drm_i915_private *dev_priv = dev->dev_private;
649636ef 15639 u32 val;
fa555837 15640
7eb552ae 15641 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
15642 return true;
15643
649636ef 15644 val = I915_READ(DSPCNTR(!crtc->plane));
fa555837
DV
15645
15646 if ((val & DISPLAY_PLANE_ENABLE) &&
15647 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15648 return false;
15649
15650 return true;
15651}
15652
02e93c35
VS
15653static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15654{
15655 struct drm_device *dev = crtc->base.dev;
15656 struct intel_encoder *encoder;
15657
15658 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15659 return true;
15660
15661 return false;
15662}
15663
dd756198
VS
15664static bool intel_encoder_has_connectors(struct intel_encoder *encoder)
15665{
15666 struct drm_device *dev = encoder->base.dev;
15667 struct intel_connector *connector;
15668
15669 for_each_connector_on_encoder(dev, &encoder->base, connector)
15670 return true;
15671
15672 return false;
15673}
15674
24929352
DV
15675static void intel_sanitize_crtc(struct intel_crtc *crtc)
15676{
15677 struct drm_device *dev = crtc->base.dev;
15678 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 15679 i915_reg_t reg = PIPECONF(crtc->config->cpu_transcoder);
24929352 15680
24929352 15681 /* Clear any frame start delays used for debugging left by the BIOS */
24929352
DV
15682 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15683
d3eaf884 15684 /* restore vblank interrupts to correct state */
9625604c 15685 drm_crtc_vblank_reset(&crtc->base);
d297e103 15686 if (crtc->active) {
f9cd7b88
VS
15687 struct intel_plane *plane;
15688
9625604c 15689 drm_crtc_vblank_on(&crtc->base);
f9cd7b88
VS
15690
15691 /* Disable everything but the primary plane */
15692 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15693 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15694 continue;
15695
15696 plane->disable_plane(&plane->base, &crtc->base);
15697 }
9625604c 15698 }
d3eaf884 15699
24929352 15700 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
15701 * disable the crtc (and hence change the state) if it is wrong. Note
15702 * that gen4+ has a fixed plane -> pipe mapping. */
15703 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
15704 bool plane;
15705
24929352
DV
15706 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15707 crtc->base.base.id);
15708
15709 /* Pipe has the wrong plane attached and the plane is active.
15710 * Temporarily change the plane mapping and disable everything
15711 * ... */
15712 plane = crtc->plane;
b70709a6 15713 to_intel_plane_state(crtc->base.primary->state)->visible = true;
24929352 15714 crtc->plane = !plane;
b17d48e2 15715 intel_crtc_disable_noatomic(&crtc->base);
24929352 15716 crtc->plane = plane;
24929352 15717 }
24929352 15718
7fad798e
DV
15719 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15720 crtc->pipe == PIPE_A && !crtc->active) {
15721 /* BIOS forgot to enable pipe A, this mostly happens after
15722 * resume. Force-enable the pipe to fix this, the update_dpms
15723 * call below we restore the pipe to the right state, but leave
15724 * the required bits on. */
15725 intel_enable_pipe_a(dev);
15726 }
15727
24929352
DV
15728 /* Adjust the state of the output pipe according to whether we
15729 * have active connectors/encoders. */
02e93c35 15730 if (!intel_crtc_has_encoders(crtc))
b17d48e2 15731 intel_crtc_disable_noatomic(&crtc->base);
24929352 15732
53d9f4e9 15733 if (crtc->active != crtc->base.state->active) {
02e93c35 15734 struct intel_encoder *encoder;
24929352
DV
15735
15736 /* This can happen either due to bugs in the get_hw_state
b17d48e2
ML
15737 * functions or because of calls to intel_crtc_disable_noatomic,
15738 * or because the pipe is force-enabled due to the
24929352
DV
15739 * pipe A quirk. */
15740 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15741 crtc->base.base.id,
83d65738 15742 crtc->base.state->enable ? "enabled" : "disabled",
24929352
DV
15743 crtc->active ? "enabled" : "disabled");
15744
4be40c98 15745 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
49d6fa21 15746 crtc->base.state->active = crtc->active;
24929352 15747 crtc->base.enabled = crtc->active;
2aa974c9 15748 crtc->base.state->connector_mask = 0;
e87a52b3 15749 crtc->base.state->encoder_mask = 0;
24929352
DV
15750
15751 /* Because we only establish the connector -> encoder ->
15752 * crtc links if something is active, this means the
15753 * crtc is now deactivated. Break the links. connector
15754 * -> encoder links are only establish when things are
15755 * actually up, hence no need to break them. */
15756 WARN_ON(crtc->active);
15757
2d406bb0 15758 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
24929352 15759 encoder->base.crtc = NULL;
24929352 15760 }
c5ab3bc0 15761
a3ed6aad 15762 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
4cc31489
DV
15763 /*
15764 * We start out with underrun reporting disabled to avoid races.
15765 * For correct bookkeeping mark this on active crtcs.
15766 *
c5ab3bc0
DV
15767 * Also on gmch platforms we dont have any hardware bits to
15768 * disable the underrun reporting. Which means we need to start
15769 * out with underrun reporting disabled also on inactive pipes,
15770 * since otherwise we'll complain about the garbage we read when
15771 * e.g. coming up after runtime pm.
15772 *
4cc31489
DV
15773 * No protection against concurrent access is required - at
15774 * worst a fifo underrun happens which also sets this to false.
15775 */
15776 crtc->cpu_fifo_underrun_disabled = true;
15777 crtc->pch_fifo_underrun_disabled = true;
15778 }
24929352
DV
15779}
15780
15781static void intel_sanitize_encoder(struct intel_encoder *encoder)
15782{
15783 struct intel_connector *connector;
15784 struct drm_device *dev = encoder->base.dev;
15785
15786 /* We need to check both for a crtc link (meaning that the
15787 * encoder is active and trying to read from a pipe) and the
15788 * pipe itself being active. */
15789 bool has_active_crtc = encoder->base.crtc &&
15790 to_intel_crtc(encoder->base.crtc)->active;
15791
dd756198 15792 if (intel_encoder_has_connectors(encoder) && !has_active_crtc) {
24929352
DV
15793 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15794 encoder->base.base.id,
8e329a03 15795 encoder->base.name);
24929352
DV
15796
15797 /* Connector is active, but has no active pipe. This is
15798 * fallout from our resume register restoring. Disable
15799 * the encoder manually again. */
15800 if (encoder->base.crtc) {
15801 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15802 encoder->base.base.id,
8e329a03 15803 encoder->base.name);
24929352 15804 encoder->disable(encoder);
a62d1497
VS
15805 if (encoder->post_disable)
15806 encoder->post_disable(encoder);
24929352 15807 }
7f1950fb 15808 encoder->base.crtc = NULL;
24929352
DV
15809
15810 /* Inconsistent output/port/pipe state happens presumably due to
15811 * a bug in one of the get_hw_state functions. Or someplace else
15812 * in our code, like the register restore mess on resume. Clamp
15813 * things to off as a safer default. */
3a3371ff 15814 for_each_intel_connector(dev, connector) {
24929352
DV
15815 if (connector->encoder != encoder)
15816 continue;
7f1950fb
EE
15817 connector->base.dpms = DRM_MODE_DPMS_OFF;
15818 connector->base.encoder = NULL;
24929352
DV
15819 }
15820 }
15821 /* Enabled encoders without active connectors will be fixed in
15822 * the crtc fixup. */
15823}
15824
04098753 15825void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
15826{
15827 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 15828 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
0fde901f 15829
04098753
ID
15830 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15831 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15832 i915_disable_vga(dev);
15833 }
15834}
15835
15836void i915_redisable_vga(struct drm_device *dev)
15837{
15838 struct drm_i915_private *dev_priv = dev->dev_private;
15839
8dc8a27c
PZ
15840 /* This function can be called both from intel_modeset_setup_hw_state or
15841 * at a very early point in our resume sequence, where the power well
15842 * structures are not yet restored. Since this function is at a very
15843 * paranoid "someone might have enabled VGA while we were not looking"
15844 * level, just check if the power well is enabled instead of trying to
15845 * follow the "don't touch the power well if we don't need it" policy
15846 * the rest of the driver uses. */
6392f847 15847 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
15848 return;
15849
04098753 15850 i915_redisable_vga_power_on(dev);
6392f847
ID
15851
15852 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
0fde901f
KM
15853}
15854
f9cd7b88 15855static bool primary_get_hw_state(struct intel_plane *plane)
98ec7739 15856{
f9cd7b88 15857 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
98ec7739 15858
f9cd7b88 15859 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
d032ffa0
ML
15860}
15861
f9cd7b88
VS
15862/* FIXME read out full plane state for all planes */
15863static void readout_plane_state(struct intel_crtc *crtc)
d032ffa0 15864{
b26d3ea3 15865 struct drm_plane *primary = crtc->base.primary;
f9cd7b88 15866 struct intel_plane_state *plane_state =
b26d3ea3 15867 to_intel_plane_state(primary->state);
d032ffa0 15868
19b8d387 15869 plane_state->visible = crtc->active &&
b26d3ea3
ML
15870 primary_get_hw_state(to_intel_plane(primary));
15871
15872 if (plane_state->visible)
15873 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
98ec7739
VS
15874}
15875
30e984df 15876static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
15877{
15878 struct drm_i915_private *dev_priv = dev->dev_private;
15879 enum pipe pipe;
24929352
DV
15880 struct intel_crtc *crtc;
15881 struct intel_encoder *encoder;
15882 struct intel_connector *connector;
5358901f 15883 int i;
24929352 15884
565602d7
ML
15885 dev_priv->active_crtcs = 0;
15886
d3fcc808 15887 for_each_intel_crtc(dev, crtc) {
565602d7
ML
15888 struct intel_crtc_state *crtc_state = crtc->config;
15889 int pixclk = 0;
3b117c8f 15890
565602d7
ML
15891 __drm_atomic_helper_crtc_destroy_state(&crtc->base, &crtc_state->base);
15892 memset(crtc_state, 0, sizeof(*crtc_state));
15893 crtc_state->base.crtc = &crtc->base;
24929352 15894
565602d7
ML
15895 crtc_state->base.active = crtc_state->base.enable =
15896 dev_priv->display.get_pipe_config(crtc, crtc_state);
15897
15898 crtc->base.enabled = crtc_state->base.enable;
15899 crtc->active = crtc_state->base.active;
15900
15901 if (crtc_state->base.active) {
15902 dev_priv->active_crtcs |= 1 << crtc->pipe;
15903
15904 if (IS_BROADWELL(dev_priv)) {
15905 pixclk = ilk_pipe_pixel_rate(crtc_state);
15906
15907 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
15908 if (crtc_state->ips_enabled)
15909 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15910 } else if (IS_VALLEYVIEW(dev_priv) ||
15911 IS_CHERRYVIEW(dev_priv) ||
15912 IS_BROXTON(dev_priv))
15913 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
15914 else
15915 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15916 }
15917
15918 dev_priv->min_pixclk[crtc->pipe] = pixclk;
b70709a6 15919
f9cd7b88 15920 readout_plane_state(crtc);
24929352
DV
15921
15922 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15923 crtc->base.base.id,
15924 crtc->active ? "enabled" : "disabled");
15925 }
15926
5358901f
DV
15927 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15928 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15929
3e369b76
ACO
15930 pll->on = pll->get_hw_state(dev_priv, pll,
15931 &pll->config.hw_state);
5358901f 15932 pll->active = 0;
3e369b76 15933 pll->config.crtc_mask = 0;
d3fcc808 15934 for_each_intel_crtc(dev, crtc) {
1e6f2ddc 15935 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
5358901f 15936 pll->active++;
3e369b76 15937 pll->config.crtc_mask |= 1 << crtc->pipe;
1e6f2ddc 15938 }
5358901f 15939 }
5358901f 15940
1e6f2ddc 15941 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 15942 pll->name, pll->config.crtc_mask, pll->on);
bd2bb1b9 15943
3e369b76 15944 if (pll->config.crtc_mask)
bd2bb1b9 15945 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5358901f
DV
15946 }
15947
b2784e15 15948 for_each_intel_encoder(dev, encoder) {
24929352
DV
15949 pipe = 0;
15950
15951 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
15952 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15953 encoder->base.crtc = &crtc->base;
6e3c9717 15954 encoder->get_config(encoder, crtc->config);
24929352
DV
15955 } else {
15956 encoder->base.crtc = NULL;
15957 }
15958
6f2bcceb 15959 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 15960 encoder->base.base.id,
8e329a03 15961 encoder->base.name,
24929352 15962 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 15963 pipe_name(pipe));
24929352
DV
15964 }
15965
3a3371ff 15966 for_each_intel_connector(dev, connector) {
24929352
DV
15967 if (connector->get_hw_state(connector)) {
15968 connector->base.dpms = DRM_MODE_DPMS_ON;
2aa974c9
ML
15969
15970 encoder = connector->encoder;
15971 connector->base.encoder = &encoder->base;
15972
15973 if (encoder->base.crtc &&
15974 encoder->base.crtc->state->active) {
15975 /*
15976 * This has to be done during hardware readout
15977 * because anything calling .crtc_disable may
15978 * rely on the connector_mask being accurate.
15979 */
15980 encoder->base.crtc->state->connector_mask |=
15981 1 << drm_connector_index(&connector->base);
e87a52b3
ML
15982 encoder->base.crtc->state->encoder_mask |=
15983 1 << drm_encoder_index(&encoder->base);
2aa974c9
ML
15984 }
15985
24929352
DV
15986 } else {
15987 connector->base.dpms = DRM_MODE_DPMS_OFF;
15988 connector->base.encoder = NULL;
15989 }
15990 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15991 connector->base.base.id,
c23cc417 15992 connector->base.name,
24929352
DV
15993 connector->base.encoder ? "enabled" : "disabled");
15994 }
7f4c6284
VS
15995
15996 for_each_intel_crtc(dev, crtc) {
15997 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15998
15999 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
16000 if (crtc->base.state->active) {
16001 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
16002 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
16003 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
16004
16005 /*
16006 * The initial mode needs to be set in order to keep
16007 * the atomic core happy. It wants a valid mode if the
16008 * crtc's enabled, so we do the above call.
16009 *
16010 * At this point some state updated by the connectors
16011 * in their ->detect() callback has not run yet, so
16012 * no recalculation can be done yet.
16013 *
16014 * Even if we could do a recalculation and modeset
16015 * right now it would cause a double modeset if
16016 * fbdev or userspace chooses a different initial mode.
16017 *
16018 * If that happens, someone indicated they wanted a
16019 * mode change, which means it's safe to do a full
16020 * recalculation.
16021 */
16022 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
9eca6832
VS
16023
16024 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
16025 update_scanline_offset(crtc);
7f4c6284
VS
16026 }
16027 }
30e984df
DV
16028}
16029
043e9bda
ML
16030/* Scan out the current hw modeset state,
16031 * and sanitizes it to the current state
16032 */
16033static void
16034intel_modeset_setup_hw_state(struct drm_device *dev)
30e984df
DV
16035{
16036 struct drm_i915_private *dev_priv = dev->dev_private;
16037 enum pipe pipe;
30e984df
DV
16038 struct intel_crtc *crtc;
16039 struct intel_encoder *encoder;
35c95375 16040 int i;
30e984df
DV
16041
16042 intel_modeset_readout_hw_state(dev);
24929352
DV
16043
16044 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 16045 for_each_intel_encoder(dev, encoder) {
24929352
DV
16046 intel_sanitize_encoder(encoder);
16047 }
16048
055e393f 16049 for_each_pipe(dev_priv, pipe) {
24929352
DV
16050 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
16051 intel_sanitize_crtc(crtc);
6e3c9717
ACO
16052 intel_dump_pipe_config(crtc, crtc->config,
16053 "[setup_hw_state]");
24929352 16054 }
9a935856 16055
d29b2f9d
ACO
16056 intel_modeset_update_connector_atomic_state(dev);
16057
35c95375
DV
16058 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16059 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
16060
16061 if (!pll->on || pll->active)
16062 continue;
16063
16064 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
16065
16066 pll->disable(dev_priv, pll);
16067 pll->on = false;
16068 }
16069
666a4537 16070 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
6eb1a681
VS
16071 vlv_wm_get_hw_state(dev);
16072 else if (IS_GEN9(dev))
3078999f
PB
16073 skl_wm_get_hw_state(dev);
16074 else if (HAS_PCH_SPLIT(dev))
243e6a44 16075 ilk_wm_get_hw_state(dev);
292b990e
ML
16076
16077 for_each_intel_crtc(dev, crtc) {
16078 unsigned long put_domains;
16079
74bff5f9 16080 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
292b990e
ML
16081 if (WARN_ON(put_domains))
16082 modeset_put_power_domains(dev_priv, put_domains);
16083 }
16084 intel_display_set_init_power(dev_priv, false);
010cf73d
PZ
16085
16086 intel_fbc_init_pipe_state(dev_priv);
043e9bda 16087}
7d0bc1ea 16088
043e9bda
ML
16089void intel_display_resume(struct drm_device *dev)
16090{
e2c8b870
ML
16091 struct drm_i915_private *dev_priv = to_i915(dev);
16092 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
16093 struct drm_modeset_acquire_ctx ctx;
043e9bda 16094 int ret;
e2c8b870 16095 bool setup = false;
f30da187 16096
e2c8b870 16097 dev_priv->modeset_restore_state = NULL;
043e9bda 16098
ea49c9ac
ML
16099 /*
16100 * This is a cludge because with real atomic modeset mode_config.mutex
16101 * won't be taken. Unfortunately some probed state like
16102 * audio_codec_enable is still protected by mode_config.mutex, so lock
16103 * it here for now.
16104 */
16105 mutex_lock(&dev->mode_config.mutex);
e2c8b870 16106 drm_modeset_acquire_init(&ctx, 0);
043e9bda 16107
e2c8b870
ML
16108retry:
16109 ret = drm_modeset_lock_all_ctx(dev, &ctx);
043e9bda 16110
e2c8b870
ML
16111 if (ret == 0 && !setup) {
16112 setup = true;
043e9bda 16113
e2c8b870
ML
16114 intel_modeset_setup_hw_state(dev);
16115 i915_redisable_vga(dev);
45e2b5f6 16116 }
8af6cf88 16117
e2c8b870
ML
16118 if (ret == 0 && state) {
16119 struct drm_crtc_state *crtc_state;
16120 struct drm_crtc *crtc;
16121 int i;
043e9bda 16122
e2c8b870
ML
16123 state->acquire_ctx = &ctx;
16124
16125 for_each_crtc_in_state(state, crtc, crtc_state, i) {
16126 /*
16127 * Force recalculation even if we restore
16128 * current state. With fast modeset this may not result
16129 * in a modeset when the state is compatible.
16130 */
16131 crtc_state->mode_changed = true;
16132 }
16133
16134 ret = drm_atomic_commit(state);
043e9bda
ML
16135 }
16136
e2c8b870
ML
16137 if (ret == -EDEADLK) {
16138 drm_modeset_backoff(&ctx);
16139 goto retry;
16140 }
043e9bda 16141
e2c8b870
ML
16142 drm_modeset_drop_locks(&ctx);
16143 drm_modeset_acquire_fini(&ctx);
ea49c9ac 16144 mutex_unlock(&dev->mode_config.mutex);
043e9bda 16145
e2c8b870
ML
16146 if (ret) {
16147 DRM_ERROR("Restoring old state failed with %i\n", ret);
16148 drm_atomic_state_free(state);
16149 }
2c7111db
CW
16150}
16151
16152void intel_modeset_gem_init(struct drm_device *dev)
16153{
484b41dd 16154 struct drm_crtc *c;
2ff8fde1 16155 struct drm_i915_gem_object *obj;
e0d6149b 16156 int ret;
484b41dd 16157
ae48434c 16158 intel_init_gt_powersave(dev);
ae48434c 16159
1833b134 16160 intel_modeset_init_hw(dev);
02e792fb
DV
16161
16162 intel_setup_overlay(dev);
484b41dd
JB
16163
16164 /*
16165 * Make sure any fbs we allocated at startup are properly
16166 * pinned & fenced. When we do the allocation it's too early
16167 * for this.
16168 */
70e1e0ec 16169 for_each_crtc(dev, c) {
2ff8fde1
MR
16170 obj = intel_fb_obj(c->primary->fb);
16171 if (obj == NULL)
484b41dd
JB
16172 continue;
16173
e0d6149b 16174 mutex_lock(&dev->struct_mutex);
3465c580
VS
16175 ret = intel_pin_and_fence_fb_obj(c->primary->fb,
16176 c->primary->state->rotation);
e0d6149b
TU
16177 mutex_unlock(&dev->struct_mutex);
16178 if (ret) {
484b41dd
JB
16179 DRM_ERROR("failed to pin boot fb on pipe %d\n",
16180 to_intel_crtc(c)->pipe);
66e514c1
DA
16181 drm_framebuffer_unreference(c->primary->fb);
16182 c->primary->fb = NULL;
36750f28 16183 c->primary->crtc = c->primary->state->crtc = NULL;
afd65eb4 16184 update_state_fb(c->primary);
36750f28 16185 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
484b41dd
JB
16186 }
16187 }
0962c3c9
VS
16188
16189 intel_backlight_register(dev);
79e53945
JB
16190}
16191
4932e2c3
ID
16192void intel_connector_unregister(struct intel_connector *intel_connector)
16193{
16194 struct drm_connector *connector = &intel_connector->base;
16195
16196 intel_panel_destroy_backlight(connector);
34ea3d38 16197 drm_connector_unregister(connector);
4932e2c3
ID
16198}
16199
79e53945
JB
16200void intel_modeset_cleanup(struct drm_device *dev)
16201{
652c393a 16202 struct drm_i915_private *dev_priv = dev->dev_private;
19c8054c 16203 struct intel_connector *connector;
652c393a 16204
2eb5252e
ID
16205 intel_disable_gt_powersave(dev);
16206
0962c3c9
VS
16207 intel_backlight_unregister(dev);
16208
fd0c0642
DV
16209 /*
16210 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 16211 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
16212 * experience fancy races otherwise.
16213 */
2aeb7d3a 16214 intel_irq_uninstall(dev_priv);
eb21b92b 16215
fd0c0642
DV
16216 /*
16217 * Due to the hpd irq storm handling the hotplug work can re-arm the
16218 * poll handlers. Hence disable polling after hpd handling is shut down.
16219 */
f87ea761 16220 drm_kms_helper_poll_fini(dev);
fd0c0642 16221
723bfd70
JB
16222 intel_unregister_dsm_handler();
16223
c937ab3e 16224 intel_fbc_global_disable(dev_priv);
69341a5e 16225
1630fe75
CW
16226 /* flush any delayed tasks or pending work */
16227 flush_scheduled_work();
16228
db31af1d 16229 /* destroy the backlight and sysfs files before encoders/connectors */
19c8054c
JN
16230 for_each_intel_connector(dev, connector)
16231 connector->unregister(connector);
d9255d57 16232
79e53945 16233 drm_mode_config_cleanup(dev);
4d7bb011
DV
16234
16235 intel_cleanup_overlay(dev);
ae48434c 16236
ae48434c 16237 intel_cleanup_gt_powersave(dev);
f5949141
DV
16238
16239 intel_teardown_gmbus(dev);
79e53945
JB
16240}
16241
f1c79df3
ZW
16242/*
16243 * Return which encoder is currently attached for connector.
16244 */
df0e9248 16245struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 16246{
df0e9248
CW
16247 return &intel_attached_encoder(connector)->base;
16248}
f1c79df3 16249
df0e9248
CW
16250void intel_connector_attach_encoder(struct intel_connector *connector,
16251 struct intel_encoder *encoder)
16252{
16253 connector->encoder = encoder;
16254 drm_mode_connector_attach_encoder(&connector->base,
16255 &encoder->base);
79e53945 16256}
28d52043
DA
16257
16258/*
16259 * set vga decode state - true == enable VGA decode
16260 */
16261int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
16262{
16263 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 16264 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
16265 u16 gmch_ctrl;
16266
75fa041d
CW
16267 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
16268 DRM_ERROR("failed to read control word\n");
16269 return -EIO;
16270 }
16271
c0cc8a55
CW
16272 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
16273 return 0;
16274
28d52043
DA
16275 if (state)
16276 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
16277 else
16278 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
16279
16280 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
16281 DRM_ERROR("failed to write control word\n");
16282 return -EIO;
16283 }
16284
28d52043
DA
16285 return 0;
16286}
c4a1d9e4 16287
c4a1d9e4 16288struct intel_display_error_state {
ff57f1b0
PZ
16289
16290 u32 power_well_driver;
16291
63b66e5b
CW
16292 int num_transcoders;
16293
c4a1d9e4
CW
16294 struct intel_cursor_error_state {
16295 u32 control;
16296 u32 position;
16297 u32 base;
16298 u32 size;
52331309 16299 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
16300
16301 struct intel_pipe_error_state {
ddf9c536 16302 bool power_domain_on;
c4a1d9e4 16303 u32 source;
f301b1e1 16304 u32 stat;
52331309 16305 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
16306
16307 struct intel_plane_error_state {
16308 u32 control;
16309 u32 stride;
16310 u32 size;
16311 u32 pos;
16312 u32 addr;
16313 u32 surface;
16314 u32 tile_offset;
52331309 16315 } plane[I915_MAX_PIPES];
63b66e5b
CW
16316
16317 struct intel_transcoder_error_state {
ddf9c536 16318 bool power_domain_on;
63b66e5b
CW
16319 enum transcoder cpu_transcoder;
16320
16321 u32 conf;
16322
16323 u32 htotal;
16324 u32 hblank;
16325 u32 hsync;
16326 u32 vtotal;
16327 u32 vblank;
16328 u32 vsync;
16329 } transcoder[4];
c4a1d9e4
CW
16330};
16331
16332struct intel_display_error_state *
16333intel_display_capture_error_state(struct drm_device *dev)
16334{
fbee40df 16335 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 16336 struct intel_display_error_state *error;
63b66e5b
CW
16337 int transcoders[] = {
16338 TRANSCODER_A,
16339 TRANSCODER_B,
16340 TRANSCODER_C,
16341 TRANSCODER_EDP,
16342 };
c4a1d9e4
CW
16343 int i;
16344
63b66e5b
CW
16345 if (INTEL_INFO(dev)->num_pipes == 0)
16346 return NULL;
16347
9d1cb914 16348 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
16349 if (error == NULL)
16350 return NULL;
16351
190be112 16352 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
16353 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
16354
055e393f 16355 for_each_pipe(dev_priv, i) {
ddf9c536 16356 error->pipe[i].power_domain_on =
f458ebbc
DV
16357 __intel_display_power_is_enabled(dev_priv,
16358 POWER_DOMAIN_PIPE(i));
ddf9c536 16359 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
16360 continue;
16361
5efb3e28
VS
16362 error->cursor[i].control = I915_READ(CURCNTR(i));
16363 error->cursor[i].position = I915_READ(CURPOS(i));
16364 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
16365
16366 error->plane[i].control = I915_READ(DSPCNTR(i));
16367 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 16368 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 16369 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
16370 error->plane[i].pos = I915_READ(DSPPOS(i));
16371 }
ca291363
PZ
16372 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
16373 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
16374 if (INTEL_INFO(dev)->gen >= 4) {
16375 error->plane[i].surface = I915_READ(DSPSURF(i));
16376 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16377 }
16378
c4a1d9e4 16379 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 16380
3abfce77 16381 if (HAS_GMCH_DISPLAY(dev))
f301b1e1 16382 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
16383 }
16384
16385 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
16386 if (HAS_DDI(dev_priv->dev))
16387 error->num_transcoders++; /* Account for eDP. */
16388
16389 for (i = 0; i < error->num_transcoders; i++) {
16390 enum transcoder cpu_transcoder = transcoders[i];
16391
ddf9c536 16392 error->transcoder[i].power_domain_on =
f458ebbc 16393 __intel_display_power_is_enabled(dev_priv,
38cc1daf 16394 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 16395 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
16396 continue;
16397
63b66e5b
CW
16398 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16399
16400 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16401 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16402 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16403 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16404 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16405 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16406 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
16407 }
16408
16409 return error;
16410}
16411
edc3d884
MK
16412#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16413
c4a1d9e4 16414void
edc3d884 16415intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
16416 struct drm_device *dev,
16417 struct intel_display_error_state *error)
16418{
055e393f 16419 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4
CW
16420 int i;
16421
63b66e5b
CW
16422 if (!error)
16423 return;
16424
edc3d884 16425 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 16426 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 16427 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 16428 error->power_well_driver);
055e393f 16429 for_each_pipe(dev_priv, i) {
edc3d884 16430 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536 16431 err_printf(m, " Power: %s\n",
87ad3212 16432 onoff(error->pipe[i].power_domain_on));
edc3d884 16433 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 16434 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
16435
16436 err_printf(m, "Plane [%d]:\n", i);
16437 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16438 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 16439 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
16440 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16441 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 16442 }
4b71a570 16443 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 16444 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 16445 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
16446 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16447 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
16448 }
16449
edc3d884
MK
16450 err_printf(m, "Cursor [%d]:\n", i);
16451 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16452 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16453 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 16454 }
63b66e5b
CW
16455
16456 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 16457 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 16458 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536 16459 err_printf(m, " Power: %s\n",
87ad3212 16460 onoff(error->transcoder[i].power_domain_on));
63b66e5b
CW
16461 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16462 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16463 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16464 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16465 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16466 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16467 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16468 }
c4a1d9e4 16469}