]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
drm/i915/gen9+: Preserve old allocation from crtc_state.
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
5d723d7a 37#include "intel_frontbuffer.h"
760285e7 38#include <drm/i915_drm.h>
79e53945 39#include "i915_drv.h"
db18b6a6 40#include "intel_dsi.h"
e5510fac 41#include "i915_trace.h"
319c1d42 42#include <drm/drm_atomic.h>
c196e1d6 43#include <drm/drm_atomic_helper.h>
760285e7
DH
44#include <drm/drm_dp_helper.h>
45#include <drm/drm_crtc_helper.h>
465c120c
MR
46#include <drm/drm_plane_helper.h>
47#include <drm/drm_rect.h>
c0f372b3 48#include <linux/dma_remapping.h>
fd8e058a 49#include <linux/reservation.h>
79e53945 50
5a21b665
DV
51static bool is_mmio_work(struct intel_flip_work *work)
52{
53 return work->mmio_work.func;
54}
55
465c120c 56/* Primary plane formats for gen <= 3 */
568db4f2 57static const uint32_t i8xx_primary_formats[] = {
67fe7dc5
DL
58 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
465c120c 60 DRM_FORMAT_XRGB1555,
67fe7dc5 61 DRM_FORMAT_XRGB8888,
465c120c
MR
62};
63
64/* Primary plane formats for gen >= 4 */
568db4f2 65static const uint32_t i965_primary_formats[] = {
6c0fd451
DL
66 DRM_FORMAT_C8,
67 DRM_FORMAT_RGB565,
68 DRM_FORMAT_XRGB8888,
69 DRM_FORMAT_XBGR8888,
70 DRM_FORMAT_XRGB2101010,
71 DRM_FORMAT_XBGR2101010,
72};
73
74static const uint32_t skl_primary_formats[] = {
67fe7dc5
DL
75 DRM_FORMAT_C8,
76 DRM_FORMAT_RGB565,
77 DRM_FORMAT_XRGB8888,
465c120c 78 DRM_FORMAT_XBGR8888,
67fe7dc5 79 DRM_FORMAT_ARGB8888,
465c120c
MR
80 DRM_FORMAT_ABGR8888,
81 DRM_FORMAT_XRGB2101010,
465c120c 82 DRM_FORMAT_XBGR2101010,
ea916ea0
KM
83 DRM_FORMAT_YUYV,
84 DRM_FORMAT_YVYU,
85 DRM_FORMAT_UYVY,
86 DRM_FORMAT_VYUY,
465c120c
MR
87};
88
3d7d6510
MR
89/* Cursor formats */
90static const uint32_t intel_cursor_formats[] = {
91 DRM_FORMAT_ARGB8888,
92};
93
f1f644dc 94static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 95 struct intel_crtc_state *pipe_config);
18442d08 96static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 97 struct intel_crtc_state *pipe_config);
f1f644dc 98
eb1bfe80
JB
99static int intel_framebuffer_init(struct drm_device *dev,
100 struct intel_framebuffer *ifb,
101 struct drm_mode_fb_cmd2 *mode_cmd,
102 struct drm_i915_gem_object *obj);
5b18e57c
DV
103static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
104static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
bc58be60 105static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
29407aab 106static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
107 struct intel_link_m_n *m_n,
108 struct intel_link_m_n *m2_n2);
29407aab 109static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97 110static void haswell_set_pipeconf(struct drm_crtc *crtc);
391bf048 111static void haswell_set_pipemisc(struct drm_crtc *crtc);
d288f65f 112static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 113 const struct intel_crtc_state *pipe_config);
d288f65f 114static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 115 const struct intel_crtc_state *pipe_config);
5a21b665
DV
116static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
117static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
65edccce
VS
118static void skl_init_scalers(struct drm_i915_private *dev_priv,
119 struct intel_crtc *crtc,
120 struct intel_crtc_state *crtc_state);
bfd16b2a
ML
121static void skylake_pfit_enable(struct intel_crtc *crtc);
122static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
123static void ironlake_pfit_enable(struct intel_crtc *crtc);
043e9bda 124static void intel_modeset_setup_hw_state(struct drm_device *dev);
2622a081 125static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
4e5ca60f 126static int ilk_max_pixel_rate(struct drm_atomic_state *state);
324513c0 127static int bxt_calc_cdclk(int max_pixclk);
e7457a9a 128
d4906093 129struct intel_limit {
4c5def93
ACO
130 struct {
131 int min, max;
132 } dot, vco, n, m, m1, m2, p, p1;
133
134 struct {
135 int dot_limit;
136 int p2_slow, p2_fast;
137 } p2;
d4906093 138};
79e53945 139
bfa7df01
VS
140/* returns HPLL frequency in kHz */
141static int valleyview_get_vco(struct drm_i915_private *dev_priv)
142{
143 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
144
145 /* Obtain SKU information */
146 mutex_lock(&dev_priv->sb_lock);
147 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
148 CCK_FUSE_HPLL_FREQ_MASK;
149 mutex_unlock(&dev_priv->sb_lock);
150
151 return vco_freq[hpll_freq] * 1000;
152}
153
c30fec65
VS
154int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
155 const char *name, u32 reg, int ref_freq)
bfa7df01
VS
156{
157 u32 val;
158 int divider;
159
bfa7df01
VS
160 mutex_lock(&dev_priv->sb_lock);
161 val = vlv_cck_read(dev_priv, reg);
162 mutex_unlock(&dev_priv->sb_lock);
163
164 divider = val & CCK_FREQUENCY_VALUES;
165
166 WARN((val & CCK_FREQUENCY_STATUS) !=
167 (divider << CCK_FREQUENCY_STATUS_SHIFT),
168 "%s change in progress\n", name);
169
c30fec65
VS
170 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
171}
172
173static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
174 const char *name, u32 reg)
175{
176 if (dev_priv->hpll_freq == 0)
177 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
178
179 return vlv_get_cck_clock(dev_priv, name, reg,
180 dev_priv->hpll_freq);
bfa7df01
VS
181}
182
e7dc33f3
VS
183static int
184intel_pch_rawclk(struct drm_i915_private *dev_priv)
d2acd215 185{
e7dc33f3
VS
186 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
187}
d2acd215 188
e7dc33f3
VS
189static int
190intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
191{
19ab4ed3 192 /* RAWCLK_FREQ_VLV register updated from power well code */
35d38d1f
VS
193 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
194 CCK_DISPLAY_REF_CLOCK_CONTROL);
d2acd215
DV
195}
196
e7dc33f3
VS
197static int
198intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
79e50a4f 199{
79e50a4f
JN
200 uint32_t clkcfg;
201
e7dc33f3 202 /* hrawclock is 1/4 the FSB frequency */
79e50a4f
JN
203 clkcfg = I915_READ(CLKCFG);
204 switch (clkcfg & CLKCFG_FSB_MASK) {
205 case CLKCFG_FSB_400:
e7dc33f3 206 return 100000;
79e50a4f 207 case CLKCFG_FSB_533:
e7dc33f3 208 return 133333;
79e50a4f 209 case CLKCFG_FSB_667:
e7dc33f3 210 return 166667;
79e50a4f 211 case CLKCFG_FSB_800:
e7dc33f3 212 return 200000;
79e50a4f 213 case CLKCFG_FSB_1067:
e7dc33f3 214 return 266667;
79e50a4f 215 case CLKCFG_FSB_1333:
e7dc33f3 216 return 333333;
79e50a4f
JN
217 /* these two are just a guess; one of them might be right */
218 case CLKCFG_FSB_1600:
219 case CLKCFG_FSB_1600_ALT:
e7dc33f3 220 return 400000;
79e50a4f 221 default:
e7dc33f3 222 return 133333;
79e50a4f
JN
223 }
224}
225
19ab4ed3 226void intel_update_rawclk(struct drm_i915_private *dev_priv)
e7dc33f3
VS
227{
228 if (HAS_PCH_SPLIT(dev_priv))
229 dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
230 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
231 dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
232 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
233 dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
234 else
235 return; /* no rawclk on other platforms, or no need to know it */
236
237 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
238}
239
bfa7df01
VS
240static void intel_update_czclk(struct drm_i915_private *dev_priv)
241{
666a4537 242 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
bfa7df01
VS
243 return;
244
245 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
246 CCK_CZ_CLOCK_CONTROL);
247
248 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
249}
250
021357ac 251static inline u32 /* units of 100MHz */
21a727b3
VS
252intel_fdi_link_freq(struct drm_i915_private *dev_priv,
253 const struct intel_crtc_state *pipe_config)
021357ac 254{
21a727b3
VS
255 if (HAS_DDI(dev_priv))
256 return pipe_config->port_clock; /* SPLL */
257 else if (IS_GEN5(dev_priv))
258 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
e3b247da 259 else
21a727b3 260 return 270000;
021357ac
CW
261}
262
1b6f4958 263static const struct intel_limit intel_limits_i8xx_dac = {
0206e353 264 .dot = { .min = 25000, .max = 350000 },
9c333719 265 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 266 .n = { .min = 2, .max = 16 },
0206e353
AJ
267 .m = { .min = 96, .max = 140 },
268 .m1 = { .min = 18, .max = 26 },
269 .m2 = { .min = 6, .max = 16 },
270 .p = { .min = 4, .max = 128 },
271 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
272 .p2 = { .dot_limit = 165000,
273 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
274};
275
1b6f4958 276static const struct intel_limit intel_limits_i8xx_dvo = {
5d536e28 277 .dot = { .min = 25000, .max = 350000 },
9c333719 278 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 279 .n = { .min = 2, .max = 16 },
5d536e28
DV
280 .m = { .min = 96, .max = 140 },
281 .m1 = { .min = 18, .max = 26 },
282 .m2 = { .min = 6, .max = 16 },
283 .p = { .min = 4, .max = 128 },
284 .p1 = { .min = 2, .max = 33 },
285 .p2 = { .dot_limit = 165000,
286 .p2_slow = 4, .p2_fast = 4 },
287};
288
1b6f4958 289static const struct intel_limit intel_limits_i8xx_lvds = {
0206e353 290 .dot = { .min = 25000, .max = 350000 },
9c333719 291 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 292 .n = { .min = 2, .max = 16 },
0206e353
AJ
293 .m = { .min = 96, .max = 140 },
294 .m1 = { .min = 18, .max = 26 },
295 .m2 = { .min = 6, .max = 16 },
296 .p = { .min = 4, .max = 128 },
297 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
298 .p2 = { .dot_limit = 165000,
299 .p2_slow = 14, .p2_fast = 7 },
e4b36699 300};
273e27ca 301
1b6f4958 302static const struct intel_limit intel_limits_i9xx_sdvo = {
0206e353
AJ
303 .dot = { .min = 20000, .max = 400000 },
304 .vco = { .min = 1400000, .max = 2800000 },
305 .n = { .min = 1, .max = 6 },
306 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
307 .m1 = { .min = 8, .max = 18 },
308 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
309 .p = { .min = 5, .max = 80 },
310 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
311 .p2 = { .dot_limit = 200000,
312 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
313};
314
1b6f4958 315static const struct intel_limit intel_limits_i9xx_lvds = {
0206e353
AJ
316 .dot = { .min = 20000, .max = 400000 },
317 .vco = { .min = 1400000, .max = 2800000 },
318 .n = { .min = 1, .max = 6 },
319 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
320 .m1 = { .min = 8, .max = 18 },
321 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
322 .p = { .min = 7, .max = 98 },
323 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
324 .p2 = { .dot_limit = 112000,
325 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
326};
327
273e27ca 328
1b6f4958 329static const struct intel_limit intel_limits_g4x_sdvo = {
273e27ca
EA
330 .dot = { .min = 25000, .max = 270000 },
331 .vco = { .min = 1750000, .max = 3500000},
332 .n = { .min = 1, .max = 4 },
333 .m = { .min = 104, .max = 138 },
334 .m1 = { .min = 17, .max = 23 },
335 .m2 = { .min = 5, .max = 11 },
336 .p = { .min = 10, .max = 30 },
337 .p1 = { .min = 1, .max = 3},
338 .p2 = { .dot_limit = 270000,
339 .p2_slow = 10,
340 .p2_fast = 10
044c7c41 341 },
e4b36699
KP
342};
343
1b6f4958 344static const struct intel_limit intel_limits_g4x_hdmi = {
273e27ca
EA
345 .dot = { .min = 22000, .max = 400000 },
346 .vco = { .min = 1750000, .max = 3500000},
347 .n = { .min = 1, .max = 4 },
348 .m = { .min = 104, .max = 138 },
349 .m1 = { .min = 16, .max = 23 },
350 .m2 = { .min = 5, .max = 11 },
351 .p = { .min = 5, .max = 80 },
352 .p1 = { .min = 1, .max = 8},
353 .p2 = { .dot_limit = 165000,
354 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
355};
356
1b6f4958 357static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
358 .dot = { .min = 20000, .max = 115000 },
359 .vco = { .min = 1750000, .max = 3500000 },
360 .n = { .min = 1, .max = 3 },
361 .m = { .min = 104, .max = 138 },
362 .m1 = { .min = 17, .max = 23 },
363 .m2 = { .min = 5, .max = 11 },
364 .p = { .min = 28, .max = 112 },
365 .p1 = { .min = 2, .max = 8 },
366 .p2 = { .dot_limit = 0,
367 .p2_slow = 14, .p2_fast = 14
044c7c41 368 },
e4b36699
KP
369};
370
1b6f4958 371static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
372 .dot = { .min = 80000, .max = 224000 },
373 .vco = { .min = 1750000, .max = 3500000 },
374 .n = { .min = 1, .max = 3 },
375 .m = { .min = 104, .max = 138 },
376 .m1 = { .min = 17, .max = 23 },
377 .m2 = { .min = 5, .max = 11 },
378 .p = { .min = 14, .max = 42 },
379 .p1 = { .min = 2, .max = 6 },
380 .p2 = { .dot_limit = 0,
381 .p2_slow = 7, .p2_fast = 7
044c7c41 382 },
e4b36699
KP
383};
384
1b6f4958 385static const struct intel_limit intel_limits_pineview_sdvo = {
0206e353
AJ
386 .dot = { .min = 20000, .max = 400000},
387 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 388 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
389 .n = { .min = 3, .max = 6 },
390 .m = { .min = 2, .max = 256 },
273e27ca 391 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
392 .m1 = { .min = 0, .max = 0 },
393 .m2 = { .min = 0, .max = 254 },
394 .p = { .min = 5, .max = 80 },
395 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
396 .p2 = { .dot_limit = 200000,
397 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
398};
399
1b6f4958 400static const struct intel_limit intel_limits_pineview_lvds = {
0206e353
AJ
401 .dot = { .min = 20000, .max = 400000 },
402 .vco = { .min = 1700000, .max = 3500000 },
403 .n = { .min = 3, .max = 6 },
404 .m = { .min = 2, .max = 256 },
405 .m1 = { .min = 0, .max = 0 },
406 .m2 = { .min = 0, .max = 254 },
407 .p = { .min = 7, .max = 112 },
408 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
409 .p2 = { .dot_limit = 112000,
410 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
411};
412
273e27ca
EA
413/* Ironlake / Sandybridge
414 *
415 * We calculate clock using (register_value + 2) for N/M1/M2, so here
416 * the range value for them is (actual_value - 2).
417 */
1b6f4958 418static const struct intel_limit intel_limits_ironlake_dac = {
273e27ca
EA
419 .dot = { .min = 25000, .max = 350000 },
420 .vco = { .min = 1760000, .max = 3510000 },
421 .n = { .min = 1, .max = 5 },
422 .m = { .min = 79, .max = 127 },
423 .m1 = { .min = 12, .max = 22 },
424 .m2 = { .min = 5, .max = 9 },
425 .p = { .min = 5, .max = 80 },
426 .p1 = { .min = 1, .max = 8 },
427 .p2 = { .dot_limit = 225000,
428 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
429};
430
1b6f4958 431static const struct intel_limit intel_limits_ironlake_single_lvds = {
273e27ca
EA
432 .dot = { .min = 25000, .max = 350000 },
433 .vco = { .min = 1760000, .max = 3510000 },
434 .n = { .min = 1, .max = 3 },
435 .m = { .min = 79, .max = 118 },
436 .m1 = { .min = 12, .max = 22 },
437 .m2 = { .min = 5, .max = 9 },
438 .p = { .min = 28, .max = 112 },
439 .p1 = { .min = 2, .max = 8 },
440 .p2 = { .dot_limit = 225000,
441 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
442};
443
1b6f4958 444static const struct intel_limit intel_limits_ironlake_dual_lvds = {
273e27ca
EA
445 .dot = { .min = 25000, .max = 350000 },
446 .vco = { .min = 1760000, .max = 3510000 },
447 .n = { .min = 1, .max = 3 },
448 .m = { .min = 79, .max = 127 },
449 .m1 = { .min = 12, .max = 22 },
450 .m2 = { .min = 5, .max = 9 },
451 .p = { .min = 14, .max = 56 },
452 .p1 = { .min = 2, .max = 8 },
453 .p2 = { .dot_limit = 225000,
454 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
455};
456
273e27ca 457/* LVDS 100mhz refclk limits. */
1b6f4958 458static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
459 .dot = { .min = 25000, .max = 350000 },
460 .vco = { .min = 1760000, .max = 3510000 },
461 .n = { .min = 1, .max = 2 },
462 .m = { .min = 79, .max = 126 },
463 .m1 = { .min = 12, .max = 22 },
464 .m2 = { .min = 5, .max = 9 },
465 .p = { .min = 28, .max = 112 },
0206e353 466 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
467 .p2 = { .dot_limit = 225000,
468 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
469};
470
1b6f4958 471static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
472 .dot = { .min = 25000, .max = 350000 },
473 .vco = { .min = 1760000, .max = 3510000 },
474 .n = { .min = 1, .max = 3 },
475 .m = { .min = 79, .max = 126 },
476 .m1 = { .min = 12, .max = 22 },
477 .m2 = { .min = 5, .max = 9 },
478 .p = { .min = 14, .max = 42 },
0206e353 479 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
480 .p2 = { .dot_limit = 225000,
481 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
482};
483
1b6f4958 484static const struct intel_limit intel_limits_vlv = {
f01b7962
VS
485 /*
486 * These are the data rate limits (measured in fast clocks)
487 * since those are the strictest limits we have. The fast
488 * clock and actual rate limits are more relaxed, so checking
489 * them would make no difference.
490 */
491 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 492 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 493 .n = { .min = 1, .max = 7 },
a0c4da24
JB
494 .m1 = { .min = 2, .max = 3 },
495 .m2 = { .min = 11, .max = 156 },
b99ab663 496 .p1 = { .min = 2, .max = 3 },
5fdc9c49 497 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
498};
499
1b6f4958 500static const struct intel_limit intel_limits_chv = {
ef9348c8
CML
501 /*
502 * These are the data rate limits (measured in fast clocks)
503 * since those are the strictest limits we have. The fast
504 * clock and actual rate limits are more relaxed, so checking
505 * them would make no difference.
506 */
507 .dot = { .min = 25000 * 5, .max = 540000 * 5},
17fe1021 508 .vco = { .min = 4800000, .max = 6480000 },
ef9348c8
CML
509 .n = { .min = 1, .max = 1 },
510 .m1 = { .min = 2, .max = 2 },
511 .m2 = { .min = 24 << 22, .max = 175 << 22 },
512 .p1 = { .min = 2, .max = 4 },
513 .p2 = { .p2_slow = 1, .p2_fast = 14 },
514};
515
1b6f4958 516static const struct intel_limit intel_limits_bxt = {
5ab7b0b7
ID
517 /* FIXME: find real dot limits */
518 .dot = { .min = 0, .max = INT_MAX },
e6292556 519 .vco = { .min = 4800000, .max = 6700000 },
5ab7b0b7
ID
520 .n = { .min = 1, .max = 1 },
521 .m1 = { .min = 2, .max = 2 },
522 /* FIXME: find real m2 limits */
523 .m2 = { .min = 2 << 22, .max = 255 << 22 },
524 .p1 = { .min = 2, .max = 4 },
525 .p2 = { .p2_slow = 1, .p2_fast = 20 },
526};
527
cdba954e
ACO
528static bool
529needs_modeset(struct drm_crtc_state *state)
530{
fc596660 531 return drm_atomic_crtc_needs_modeset(state);
cdba954e
ACO
532}
533
dccbea3b
ID
534/*
535 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
536 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
537 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
538 * The helpers' return value is the rate of the clock that is fed to the
539 * display engine's pipe which can be the above fast dot clock rate or a
540 * divided-down version of it.
541 */
f2b115e6 542/* m1 is reserved as 0 in Pineview, n is a ring counter */
9e2c8475 543static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
79e53945 544{
2177832f
SL
545 clock->m = clock->m2 + 2;
546 clock->p = clock->p1 * clock->p2;
ed5ca77e 547 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 548 return 0;
fb03ac01
VS
549 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
550 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
551
552 return clock->dot;
2177832f
SL
553}
554
7429e9d4
DV
555static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
556{
557 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
558}
559
9e2c8475 560static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
2177832f 561{
7429e9d4 562 clock->m = i9xx_dpll_compute_m(clock);
79e53945 563 clock->p = clock->p1 * clock->p2;
ed5ca77e 564 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
dccbea3b 565 return 0;
fb03ac01
VS
566 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
567 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
568
569 return clock->dot;
79e53945
JB
570}
571
9e2c8475 572static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
589eca67
ID
573{
574 clock->m = clock->m1 * clock->m2;
575 clock->p = clock->p1 * clock->p2;
576 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 577 return 0;
589eca67
ID
578 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
579 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
580
581 return clock->dot / 5;
589eca67
ID
582}
583
9e2c8475 584int chv_calc_dpll_params(int refclk, struct dpll *clock)
ef9348c8
CML
585{
586 clock->m = clock->m1 * clock->m2;
587 clock->p = clock->p1 * clock->p2;
588 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 589 return 0;
ef9348c8
CML
590 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
591 clock->n << 22);
592 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
593
594 return clock->dot / 5;
ef9348c8
CML
595}
596
7c04d1d9 597#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
598/**
599 * Returns whether the given set of divisors are valid for a given refclk with
600 * the given connectors.
601 */
602
e2d214ae 603static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
1b6f4958 604 const struct intel_limit *limit,
9e2c8475 605 const struct dpll *clock)
79e53945 606{
f01b7962
VS
607 if (clock->n < limit->n.min || limit->n.max < clock->n)
608 INTELPllInvalid("n out of range\n");
79e53945 609 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 610 INTELPllInvalid("p1 out of range\n");
79e53945 611 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 612 INTELPllInvalid("m2 out of range\n");
79e53945 613 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 614 INTELPllInvalid("m1 out of range\n");
f01b7962 615
e2d214ae
TU
616 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
617 !IS_CHERRYVIEW(dev_priv) && !IS_BROXTON(dev_priv))
f01b7962
VS
618 if (clock->m1 <= clock->m2)
619 INTELPllInvalid("m1 <= m2\n");
620
e2d214ae
TU
621 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
622 !IS_BROXTON(dev_priv)) {
f01b7962
VS
623 if (clock->p < limit->p.min || limit->p.max < clock->p)
624 INTELPllInvalid("p out of range\n");
625 if (clock->m < limit->m.min || limit->m.max < clock->m)
626 INTELPllInvalid("m out of range\n");
627 }
628
79e53945 629 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 630 INTELPllInvalid("vco out of range\n");
79e53945
JB
631 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
632 * connector, etc., rather than just a single range.
633 */
634 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 635 INTELPllInvalid("dot out of range\n");
79e53945
JB
636
637 return true;
638}
639
3b1429d9 640static int
1b6f4958 641i9xx_select_p2_div(const struct intel_limit *limit,
3b1429d9
VS
642 const struct intel_crtc_state *crtc_state,
643 int target)
79e53945 644{
3b1429d9 645 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 646
2d84d2b3 647 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 648 /*
a210b028
DV
649 * For LVDS just rely on its current settings for dual-channel.
650 * We haven't figured out how to reliably set up different
651 * single/dual channel state, if we even can.
79e53945 652 */
1974cad0 653 if (intel_is_dual_link_lvds(dev))
3b1429d9 654 return limit->p2.p2_fast;
79e53945 655 else
3b1429d9 656 return limit->p2.p2_slow;
79e53945
JB
657 } else {
658 if (target < limit->p2.dot_limit)
3b1429d9 659 return limit->p2.p2_slow;
79e53945 660 else
3b1429d9 661 return limit->p2.p2_fast;
79e53945 662 }
3b1429d9
VS
663}
664
70e8aa21
ACO
665/*
666 * Returns a set of divisors for the desired target clock with the given
667 * refclk, or FALSE. The returned values represent the clock equation:
668 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
669 *
670 * Target and reference clocks are specified in kHz.
671 *
672 * If match_clock is provided, then best_clock P divider must match the P
673 * divider from @match_clock used for LVDS downclocking.
674 */
3b1429d9 675static bool
1b6f4958 676i9xx_find_best_dpll(const struct intel_limit *limit,
3b1429d9 677 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
678 int target, int refclk, struct dpll *match_clock,
679 struct dpll *best_clock)
3b1429d9
VS
680{
681 struct drm_device *dev = crtc_state->base.crtc->dev;
9e2c8475 682 struct dpll clock;
3b1429d9 683 int err = target;
79e53945 684
0206e353 685 memset(best_clock, 0, sizeof(*best_clock));
79e53945 686
3b1429d9
VS
687 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
688
42158660
ZY
689 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
690 clock.m1++) {
691 for (clock.m2 = limit->m2.min;
692 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 693 if (clock.m2 >= clock.m1)
42158660
ZY
694 break;
695 for (clock.n = limit->n.min;
696 clock.n <= limit->n.max; clock.n++) {
697 for (clock.p1 = limit->p1.min;
698 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
699 int this_err;
700
dccbea3b 701 i9xx_calc_dpll_params(refclk, &clock);
e2d214ae
TU
702 if (!intel_PLL_is_valid(to_i915(dev),
703 limit,
ac58c3f0
DV
704 &clock))
705 continue;
706 if (match_clock &&
707 clock.p != match_clock->p)
708 continue;
709
710 this_err = abs(clock.dot - target);
711 if (this_err < err) {
712 *best_clock = clock;
713 err = this_err;
714 }
715 }
716 }
717 }
718 }
719
720 return (err != target);
721}
722
70e8aa21
ACO
723/*
724 * Returns a set of divisors for the desired target clock with the given
725 * refclk, or FALSE. The returned values represent the clock equation:
726 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
727 *
728 * Target and reference clocks are specified in kHz.
729 *
730 * If match_clock is provided, then best_clock P divider must match the P
731 * divider from @match_clock used for LVDS downclocking.
732 */
ac58c3f0 733static bool
1b6f4958 734pnv_find_best_dpll(const struct intel_limit *limit,
a93e255f 735 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
736 int target, int refclk, struct dpll *match_clock,
737 struct dpll *best_clock)
79e53945 738{
3b1429d9 739 struct drm_device *dev = crtc_state->base.crtc->dev;
9e2c8475 740 struct dpll clock;
79e53945
JB
741 int err = target;
742
0206e353 743 memset(best_clock, 0, sizeof(*best_clock));
79e53945 744
3b1429d9
VS
745 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
746
42158660
ZY
747 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
748 clock.m1++) {
749 for (clock.m2 = limit->m2.min;
750 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
751 for (clock.n = limit->n.min;
752 clock.n <= limit->n.max; clock.n++) {
753 for (clock.p1 = limit->p1.min;
754 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
755 int this_err;
756
dccbea3b 757 pnv_calc_dpll_params(refclk, &clock);
e2d214ae
TU
758 if (!intel_PLL_is_valid(to_i915(dev),
759 limit,
1b894b59 760 &clock))
79e53945 761 continue;
cec2f356
SP
762 if (match_clock &&
763 clock.p != match_clock->p)
764 continue;
79e53945
JB
765
766 this_err = abs(clock.dot - target);
767 if (this_err < err) {
768 *best_clock = clock;
769 err = this_err;
770 }
771 }
772 }
773 }
774 }
775
776 return (err != target);
777}
778
997c030c
ACO
779/*
780 * Returns a set of divisors for the desired target clock with the given
781 * refclk, or FALSE. The returned values represent the clock equation:
782 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
70e8aa21
ACO
783 *
784 * Target and reference clocks are specified in kHz.
785 *
786 * If match_clock is provided, then best_clock P divider must match the P
787 * divider from @match_clock used for LVDS downclocking.
997c030c 788 */
d4906093 789static bool
1b6f4958 790g4x_find_best_dpll(const struct intel_limit *limit,
a93e255f 791 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
792 int target, int refclk, struct dpll *match_clock,
793 struct dpll *best_clock)
d4906093 794{
3b1429d9 795 struct drm_device *dev = crtc_state->base.crtc->dev;
9e2c8475 796 struct dpll clock;
d4906093 797 int max_n;
3b1429d9 798 bool found = false;
6ba770dc
AJ
799 /* approximately equals target * 0.00585 */
800 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
801
802 memset(best_clock, 0, sizeof(*best_clock));
3b1429d9
VS
803
804 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
805
d4906093 806 max_n = limit->n.max;
f77f13e2 807 /* based on hardware requirement, prefer smaller n to precision */
d4906093 808 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 809 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
810 for (clock.m1 = limit->m1.max;
811 clock.m1 >= limit->m1.min; clock.m1--) {
812 for (clock.m2 = limit->m2.max;
813 clock.m2 >= limit->m2.min; clock.m2--) {
814 for (clock.p1 = limit->p1.max;
815 clock.p1 >= limit->p1.min; clock.p1--) {
816 int this_err;
817
dccbea3b 818 i9xx_calc_dpll_params(refclk, &clock);
e2d214ae
TU
819 if (!intel_PLL_is_valid(to_i915(dev),
820 limit,
1b894b59 821 &clock))
d4906093 822 continue;
1b894b59
CW
823
824 this_err = abs(clock.dot - target);
d4906093
ML
825 if (this_err < err_most) {
826 *best_clock = clock;
827 err_most = this_err;
828 max_n = clock.n;
829 found = true;
830 }
831 }
832 }
833 }
834 }
2c07245f
ZW
835 return found;
836}
837
d5dd62bd
ID
838/*
839 * Check if the calculated PLL configuration is more optimal compared to the
840 * best configuration and error found so far. Return the calculated error.
841 */
842static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
9e2c8475
ACO
843 const struct dpll *calculated_clock,
844 const struct dpll *best_clock,
d5dd62bd
ID
845 unsigned int best_error_ppm,
846 unsigned int *error_ppm)
847{
9ca3ba01
ID
848 /*
849 * For CHV ignore the error and consider only the P value.
850 * Prefer a bigger P value based on HW requirements.
851 */
920a14b2 852 if (IS_CHERRYVIEW(to_i915(dev))) {
9ca3ba01
ID
853 *error_ppm = 0;
854
855 return calculated_clock->p > best_clock->p;
856 }
857
24be4e46
ID
858 if (WARN_ON_ONCE(!target_freq))
859 return false;
860
d5dd62bd
ID
861 *error_ppm = div_u64(1000000ULL *
862 abs(target_freq - calculated_clock->dot),
863 target_freq);
864 /*
865 * Prefer a better P value over a better (smaller) error if the error
866 * is small. Ensure this preference for future configurations too by
867 * setting the error to 0.
868 */
869 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
870 *error_ppm = 0;
871
872 return true;
873 }
874
875 return *error_ppm + 10 < best_error_ppm;
876}
877
65b3d6a9
ACO
878/*
879 * Returns a set of divisors for the desired target clock with the given
880 * refclk, or FALSE. The returned values represent the clock equation:
881 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
882 */
a0c4da24 883static bool
1b6f4958 884vlv_find_best_dpll(const struct intel_limit *limit,
a93e255f 885 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
886 int target, int refclk, struct dpll *match_clock,
887 struct dpll *best_clock)
a0c4da24 888{
a93e255f 889 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 890 struct drm_device *dev = crtc->base.dev;
9e2c8475 891 struct dpll clock;
69e4f900 892 unsigned int bestppm = 1000000;
27e639bf
VS
893 /* min update 19.2 MHz */
894 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 895 bool found = false;
a0c4da24 896
6b4bf1c4
VS
897 target *= 5; /* fast clock */
898
899 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
900
901 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 902 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 903 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 904 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 905 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 906 clock.p = clock.p1 * clock.p2;
a0c4da24 907 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 908 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
d5dd62bd 909 unsigned int ppm;
69e4f900 910
6b4bf1c4
VS
911 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
912 refclk * clock.m1);
913
dccbea3b 914 vlv_calc_dpll_params(refclk, &clock);
43b0ac53 915
e2d214ae
TU
916 if (!intel_PLL_is_valid(to_i915(dev),
917 limit,
f01b7962 918 &clock))
43b0ac53
VS
919 continue;
920
d5dd62bd
ID
921 if (!vlv_PLL_is_optimal(dev, target,
922 &clock,
923 best_clock,
924 bestppm, &ppm))
925 continue;
6b4bf1c4 926
d5dd62bd
ID
927 *best_clock = clock;
928 bestppm = ppm;
929 found = true;
a0c4da24
JB
930 }
931 }
932 }
933 }
a0c4da24 934
49e497ef 935 return found;
a0c4da24 936}
a4fc5ed6 937
65b3d6a9
ACO
938/*
939 * Returns a set of divisors for the desired target clock with the given
940 * refclk, or FALSE. The returned values represent the clock equation:
941 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
942 */
ef9348c8 943static bool
1b6f4958 944chv_find_best_dpll(const struct intel_limit *limit,
a93e255f 945 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
946 int target, int refclk, struct dpll *match_clock,
947 struct dpll *best_clock)
ef9348c8 948{
a93e255f 949 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 950 struct drm_device *dev = crtc->base.dev;
9ca3ba01 951 unsigned int best_error_ppm;
9e2c8475 952 struct dpll clock;
ef9348c8
CML
953 uint64_t m2;
954 int found = false;
955
956 memset(best_clock, 0, sizeof(*best_clock));
9ca3ba01 957 best_error_ppm = 1000000;
ef9348c8
CML
958
959 /*
960 * Based on hardware doc, the n always set to 1, and m1 always
961 * set to 2. If requires to support 200Mhz refclk, we need to
962 * revisit this because n may not 1 anymore.
963 */
964 clock.n = 1, clock.m1 = 2;
965 target *= 5; /* fast clock */
966
967 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
968 for (clock.p2 = limit->p2.p2_fast;
969 clock.p2 >= limit->p2.p2_slow;
970 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
9ca3ba01 971 unsigned int error_ppm;
ef9348c8
CML
972
973 clock.p = clock.p1 * clock.p2;
974
975 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
976 clock.n) << 22, refclk * clock.m1);
977
978 if (m2 > INT_MAX/clock.m1)
979 continue;
980
981 clock.m2 = m2;
982
dccbea3b 983 chv_calc_dpll_params(refclk, &clock);
ef9348c8 984
e2d214ae 985 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
ef9348c8
CML
986 continue;
987
9ca3ba01
ID
988 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
989 best_error_ppm, &error_ppm))
990 continue;
991
992 *best_clock = clock;
993 best_error_ppm = error_ppm;
994 found = true;
ef9348c8
CML
995 }
996 }
997
998 return found;
999}
1000
5ab7b0b7 1001bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
9e2c8475 1002 struct dpll *best_clock)
5ab7b0b7 1003{
65b3d6a9 1004 int refclk = 100000;
1b6f4958 1005 const struct intel_limit *limit = &intel_limits_bxt;
5ab7b0b7 1006
65b3d6a9 1007 return chv_find_best_dpll(limit, crtc_state,
5ab7b0b7
ID
1008 target_clock, refclk, NULL, best_clock);
1009}
1010
525b9311 1011bool intel_crtc_active(struct intel_crtc *crtc)
20ddf665 1012{
20ddf665
VS
1013 /* Be paranoid as we can arrive here with only partial
1014 * state retrieved from the hardware during setup.
1015 *
241bfc38 1016 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
1017 * as Haswell has gained clock readout/fastboot support.
1018 *
66e514c1 1019 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665 1020 * properly reconstruct framebuffers.
c3d1f436
MR
1021 *
1022 * FIXME: The intel_crtc->active here should be switched to
1023 * crtc->state->active once we have proper CRTC states wired up
1024 * for atomic.
20ddf665 1025 */
525b9311
VS
1026 return crtc->active && crtc->base.primary->state->fb &&
1027 crtc->config->base.adjusted_mode.crtc_clock;
20ddf665
VS
1028}
1029
a5c961d1
PZ
1030enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1031 enum pipe pipe)
1032{
98187836 1033 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
a5c961d1 1034
e2af48c6 1035 return crtc->config->cpu_transcoder;
a5c961d1
PZ
1036}
1037
fbf49ea2
VS
1038static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1039{
fac5e23e 1040 struct drm_i915_private *dev_priv = to_i915(dev);
f0f59a00 1041 i915_reg_t reg = PIPEDSL(pipe);
fbf49ea2
VS
1042 u32 line1, line2;
1043 u32 line_mask;
1044
5db94019 1045 if (IS_GEN2(dev_priv))
fbf49ea2
VS
1046 line_mask = DSL_LINEMASK_GEN2;
1047 else
1048 line_mask = DSL_LINEMASK_GEN3;
1049
1050 line1 = I915_READ(reg) & line_mask;
6adfb1ef 1051 msleep(5);
fbf49ea2
VS
1052 line2 = I915_READ(reg) & line_mask;
1053
1054 return line1 == line2;
1055}
1056
ab7ad7f6
KP
1057/*
1058 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 1059 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
1060 *
1061 * After disabling a pipe, we can't wait for vblank in the usual way,
1062 * spinning on the vblank interrupt status bit, since we won't actually
1063 * see an interrupt when the pipe is disabled.
1064 *
ab7ad7f6
KP
1065 * On Gen4 and above:
1066 * wait for the pipe register state bit to turn off
1067 *
1068 * Otherwise:
1069 * wait for the display line value to settle (it usually
1070 * ends up stopping at the start of the next frame).
58e10eb9 1071 *
9d0498a2 1072 */
575f7ab7 1073static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 1074{
575f7ab7 1075 struct drm_device *dev = crtc->base.dev;
fac5e23e 1076 struct drm_i915_private *dev_priv = to_i915(dev);
6e3c9717 1077 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 1078 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
1079
1080 if (INTEL_INFO(dev)->gen >= 4) {
f0f59a00 1081 i915_reg_t reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
1082
1083 /* Wait for the Pipe State to go off */
b8511f53
CW
1084 if (intel_wait_for_register(dev_priv,
1085 reg, I965_PIPECONF_ACTIVE, 0,
1086 100))
284637d9 1087 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1088 } else {
ab7ad7f6 1089 /* Wait for the display line to settle */
fbf49ea2 1090 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 1091 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1092 }
79e53945
JB
1093}
1094
b24e7179 1095/* Only for pre-ILK configs */
55607e8a
DV
1096void assert_pll(struct drm_i915_private *dev_priv,
1097 enum pipe pipe, bool state)
b24e7179 1098{
b24e7179
JB
1099 u32 val;
1100 bool cur_state;
1101
649636ef 1102 val = I915_READ(DPLL(pipe));
b24e7179 1103 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1104 I915_STATE_WARN(cur_state != state,
b24e7179 1105 "PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1106 onoff(state), onoff(cur_state));
b24e7179 1107}
b24e7179 1108
23538ef1 1109/* XXX: the dsi pll is shared between MIPI DSI ports */
8563b1e8 1110void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
23538ef1
JN
1111{
1112 u32 val;
1113 bool cur_state;
1114
a580516d 1115 mutex_lock(&dev_priv->sb_lock);
23538ef1 1116 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
a580516d 1117 mutex_unlock(&dev_priv->sb_lock);
23538ef1
JN
1118
1119 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1120 I915_STATE_WARN(cur_state != state,
23538ef1 1121 "DSI PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1122 onoff(state), onoff(cur_state));
23538ef1 1123}
23538ef1 1124
040484af
JB
1125static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1126 enum pipe pipe, bool state)
1127{
040484af 1128 bool cur_state;
ad80a810
PZ
1129 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1130 pipe);
040484af 1131
2d1fe073 1132 if (HAS_DDI(dev_priv)) {
affa9354 1133 /* DDI does not have a specific FDI_TX register */
649636ef 1134 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
ad80a810 1135 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7 1136 } else {
649636ef 1137 u32 val = I915_READ(FDI_TX_CTL(pipe));
bf507ef7
ED
1138 cur_state = !!(val & FDI_TX_ENABLE);
1139 }
e2c719b7 1140 I915_STATE_WARN(cur_state != state,
040484af 1141 "FDI TX state assertion failure (expected %s, current %s)\n",
87ad3212 1142 onoff(state), onoff(cur_state));
040484af
JB
1143}
1144#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1145#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1146
1147static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1148 enum pipe pipe, bool state)
1149{
040484af
JB
1150 u32 val;
1151 bool cur_state;
1152
649636ef 1153 val = I915_READ(FDI_RX_CTL(pipe));
d63fa0dc 1154 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1155 I915_STATE_WARN(cur_state != state,
040484af 1156 "FDI RX state assertion failure (expected %s, current %s)\n",
87ad3212 1157 onoff(state), onoff(cur_state));
040484af
JB
1158}
1159#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1160#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1161
1162static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1163 enum pipe pipe)
1164{
040484af
JB
1165 u32 val;
1166
1167 /* ILK FDI PLL is always enabled */
7e22dbbb 1168 if (IS_GEN5(dev_priv))
040484af
JB
1169 return;
1170
bf507ef7 1171 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
2d1fe073 1172 if (HAS_DDI(dev_priv))
bf507ef7
ED
1173 return;
1174
649636ef 1175 val = I915_READ(FDI_TX_CTL(pipe));
e2c719b7 1176 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1177}
1178
55607e8a
DV
1179void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1180 enum pipe pipe, bool state)
040484af 1181{
040484af 1182 u32 val;
55607e8a 1183 bool cur_state;
040484af 1184
649636ef 1185 val = I915_READ(FDI_RX_CTL(pipe));
55607e8a 1186 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1187 I915_STATE_WARN(cur_state != state,
55607e8a 1188 "FDI RX PLL assertion failure (expected %s, current %s)\n",
87ad3212 1189 onoff(state), onoff(cur_state));
040484af
JB
1190}
1191
4f8036a2 1192void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
ea0760cf 1193{
f0f59a00 1194 i915_reg_t pp_reg;
ea0760cf
JB
1195 u32 val;
1196 enum pipe panel_pipe = PIPE_A;
0de3b485 1197 bool locked = true;
ea0760cf 1198
4f8036a2 1199 if (WARN_ON(HAS_DDI(dev_priv)))
bedd4dba
JN
1200 return;
1201
4f8036a2 1202 if (HAS_PCH_SPLIT(dev_priv)) {
bedd4dba
JN
1203 u32 port_sel;
1204
44cb734c
ID
1205 pp_reg = PP_CONTROL(0);
1206 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
bedd4dba
JN
1207
1208 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1209 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1210 panel_pipe = PIPE_B;
1211 /* XXX: else fix for eDP */
4f8036a2 1212 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
bedd4dba 1213 /* presumably write lock depends on pipe, not port select */
44cb734c 1214 pp_reg = PP_CONTROL(pipe);
bedd4dba 1215 panel_pipe = pipe;
ea0760cf 1216 } else {
44cb734c 1217 pp_reg = PP_CONTROL(0);
bedd4dba
JN
1218 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1219 panel_pipe = PIPE_B;
ea0760cf
JB
1220 }
1221
1222 val = I915_READ(pp_reg);
1223 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1224 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1225 locked = false;
1226
e2c719b7 1227 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1228 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1229 pipe_name(pipe));
ea0760cf
JB
1230}
1231
93ce0ba6
JN
1232static void assert_cursor(struct drm_i915_private *dev_priv,
1233 enum pipe pipe, bool state)
1234{
93ce0ba6
JN
1235 bool cur_state;
1236
50a0bc90 1237 if (IS_845G(dev_priv) || IS_I865G(dev_priv))
0b87c24e 1238 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
d9d82081 1239 else
5efb3e28 1240 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1241
e2c719b7 1242 I915_STATE_WARN(cur_state != state,
93ce0ba6 1243 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1244 pipe_name(pipe), onoff(state), onoff(cur_state));
93ce0ba6
JN
1245}
1246#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1247#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1248
b840d907
JB
1249void assert_pipe(struct drm_i915_private *dev_priv,
1250 enum pipe pipe, bool state)
b24e7179 1251{
63d7bbe9 1252 bool cur_state;
702e7a56
PZ
1253 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1254 pipe);
4feed0eb 1255 enum intel_display_power_domain power_domain;
b24e7179 1256
b6b5d049
VS
1257 /* if we need the pipe quirk it must be always on */
1258 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1259 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1260 state = true;
1261
4feed0eb
ID
1262 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1263 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
649636ef 1264 u32 val = I915_READ(PIPECONF(cpu_transcoder));
69310161 1265 cur_state = !!(val & PIPECONF_ENABLE);
4feed0eb
ID
1266
1267 intel_display_power_put(dev_priv, power_domain);
1268 } else {
1269 cur_state = false;
69310161
PZ
1270 }
1271
e2c719b7 1272 I915_STATE_WARN(cur_state != state,
63d7bbe9 1273 "pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1274 pipe_name(pipe), onoff(state), onoff(cur_state));
b24e7179
JB
1275}
1276
931872fc
CW
1277static void assert_plane(struct drm_i915_private *dev_priv,
1278 enum plane plane, bool state)
b24e7179 1279{
b24e7179 1280 u32 val;
931872fc 1281 bool cur_state;
b24e7179 1282
649636ef 1283 val = I915_READ(DSPCNTR(plane));
931872fc 1284 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1285 I915_STATE_WARN(cur_state != state,
931872fc 1286 "plane %c assertion failure (expected %s, current %s)\n",
87ad3212 1287 plane_name(plane), onoff(state), onoff(cur_state));
b24e7179
JB
1288}
1289
931872fc
CW
1290#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1291#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1292
b24e7179
JB
1293static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1294 enum pipe pipe)
1295{
91c8a326 1296 struct drm_device *dev = &dev_priv->drm;
649636ef 1297 int i;
b24e7179 1298
653e1026
VS
1299 /* Primary planes are fixed to pipes on gen4+ */
1300 if (INTEL_INFO(dev)->gen >= 4) {
649636ef 1301 u32 val = I915_READ(DSPCNTR(pipe));
e2c719b7 1302 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1303 "plane %c assertion failure, should be disabled but not\n",
1304 plane_name(pipe));
19ec1358 1305 return;
28c05794 1306 }
19ec1358 1307
b24e7179 1308 /* Need to check both planes against the pipe */
055e393f 1309 for_each_pipe(dev_priv, i) {
649636ef
VS
1310 u32 val = I915_READ(DSPCNTR(i));
1311 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
b24e7179 1312 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1313 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1314 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1315 plane_name(i), pipe_name(pipe));
b24e7179
JB
1316 }
1317}
1318
19332d7a
JB
1319static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1320 enum pipe pipe)
1321{
91c8a326 1322 struct drm_device *dev = &dev_priv->drm;
649636ef 1323 int sprite;
19332d7a 1324
7feb8b88 1325 if (INTEL_INFO(dev)->gen >= 9) {
3bdcfc0c 1326 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1327 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1328 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1329 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1330 sprite, pipe_name(pipe));
1331 }
920a14b2 1332 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3bdcfc0c 1333 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1334 u32 val = I915_READ(SPCNTR(pipe, sprite));
e2c719b7 1335 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1336 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1337 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1338 }
1339 } else if (INTEL_INFO(dev)->gen >= 7) {
649636ef 1340 u32 val = I915_READ(SPRCTL(pipe));
e2c719b7 1341 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1342 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1343 plane_name(pipe), pipe_name(pipe));
1344 } else if (INTEL_INFO(dev)->gen >= 5) {
649636ef 1345 u32 val = I915_READ(DVSCNTR(pipe));
e2c719b7 1346 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1347 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1348 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1349 }
1350}
1351
08c71e5e
VS
1352static void assert_vblank_disabled(struct drm_crtc *crtc)
1353{
e2c719b7 1354 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1355 drm_crtc_vblank_put(crtc);
1356}
1357
7abd4b35
ACO
1358void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1359 enum pipe pipe)
92f2584a 1360{
92f2584a
JB
1361 u32 val;
1362 bool enabled;
1363
649636ef 1364 val = I915_READ(PCH_TRANSCONF(pipe));
92f2584a 1365 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1366 I915_STATE_WARN(enabled,
9db4a9c7
JB
1367 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1368 pipe_name(pipe));
92f2584a
JB
1369}
1370
4e634389
KP
1371static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1372 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1373{
1374 if ((val & DP_PORT_EN) == 0)
1375 return false;
1376
2d1fe073 1377 if (HAS_PCH_CPT(dev_priv)) {
f0f59a00 1378 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
f0575e92
KP
1379 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1380 return false;
2d1fe073 1381 } else if (IS_CHERRYVIEW(dev_priv)) {
44f37d1f
CML
1382 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1383 return false;
f0575e92
KP
1384 } else {
1385 if ((val & DP_PIPE_MASK) != (pipe << 30))
1386 return false;
1387 }
1388 return true;
1389}
1390
1519b995
KP
1391static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1392 enum pipe pipe, u32 val)
1393{
dc0fa718 1394 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1395 return false;
1396
2d1fe073 1397 if (HAS_PCH_CPT(dev_priv)) {
dc0fa718 1398 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1399 return false;
2d1fe073 1400 } else if (IS_CHERRYVIEW(dev_priv)) {
44f37d1f
CML
1401 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1402 return false;
1519b995 1403 } else {
dc0fa718 1404 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1405 return false;
1406 }
1407 return true;
1408}
1409
1410static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1411 enum pipe pipe, u32 val)
1412{
1413 if ((val & LVDS_PORT_EN) == 0)
1414 return false;
1415
2d1fe073 1416 if (HAS_PCH_CPT(dev_priv)) {
1519b995
KP
1417 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1418 return false;
1419 } else {
1420 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1421 return false;
1422 }
1423 return true;
1424}
1425
1426static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1427 enum pipe pipe, u32 val)
1428{
1429 if ((val & ADPA_DAC_ENABLE) == 0)
1430 return false;
2d1fe073 1431 if (HAS_PCH_CPT(dev_priv)) {
1519b995
KP
1432 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1433 return false;
1434 } else {
1435 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1436 return false;
1437 }
1438 return true;
1439}
1440
291906f1 1441static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0f59a00
VS
1442 enum pipe pipe, i915_reg_t reg,
1443 u32 port_sel)
291906f1 1444{
47a05eca 1445 u32 val = I915_READ(reg);
e2c719b7 1446 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1447 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1448 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1449
2d1fe073 1450 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
75c5da27 1451 && (val & DP_PIPEB_SELECT),
de9a35ab 1452 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1453}
1454
1455static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
f0f59a00 1456 enum pipe pipe, i915_reg_t reg)
291906f1 1457{
47a05eca 1458 u32 val = I915_READ(reg);
e2c719b7 1459 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1460 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1461 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1462
2d1fe073 1463 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
75c5da27 1464 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1465 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1466}
1467
1468static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1469 enum pipe pipe)
1470{
291906f1 1471 u32 val;
291906f1 1472
f0575e92
KP
1473 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1474 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1475 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1 1476
649636ef 1477 val = I915_READ(PCH_ADPA);
e2c719b7 1478 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1479 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1480 pipe_name(pipe));
291906f1 1481
649636ef 1482 val = I915_READ(PCH_LVDS);
e2c719b7 1483 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1484 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1485 pipe_name(pipe));
291906f1 1486
e2debe91
PZ
1487 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1488 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1489 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1490}
1491
cd2d34d9
VS
1492static void _vlv_enable_pll(struct intel_crtc *crtc,
1493 const struct intel_crtc_state *pipe_config)
1494{
1495 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1496 enum pipe pipe = crtc->pipe;
1497
1498 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1499 POSTING_READ(DPLL(pipe));
1500 udelay(150);
1501
2c30b43b
CW
1502 if (intel_wait_for_register(dev_priv,
1503 DPLL(pipe),
1504 DPLL_LOCK_VLV,
1505 DPLL_LOCK_VLV,
1506 1))
cd2d34d9
VS
1507 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1508}
1509
d288f65f 1510static void vlv_enable_pll(struct intel_crtc *crtc,
5cec258b 1511 const struct intel_crtc_state *pipe_config)
87442f73 1512{
cd2d34d9 1513 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
8bd3f301 1514 enum pipe pipe = crtc->pipe;
87442f73 1515
8bd3f301 1516 assert_pipe_disabled(dev_priv, pipe);
87442f73 1517
87442f73 1518 /* PLL is protected by panel, make sure we can write it */
7d1a83cb 1519 assert_panel_unlocked(dev_priv, pipe);
87442f73 1520
cd2d34d9
VS
1521 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1522 _vlv_enable_pll(crtc, pipe_config);
426115cf 1523
8bd3f301
VS
1524 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1525 POSTING_READ(DPLL_MD(pipe));
87442f73
DV
1526}
1527
cd2d34d9
VS
1528
1529static void _chv_enable_pll(struct intel_crtc *crtc,
1530 const struct intel_crtc_state *pipe_config)
9d556c99 1531{
cd2d34d9 1532 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
8bd3f301 1533 enum pipe pipe = crtc->pipe;
9d556c99 1534 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1535 u32 tmp;
1536
a580516d 1537 mutex_lock(&dev_priv->sb_lock);
9d556c99
CML
1538
1539 /* Enable back the 10bit clock to display controller */
1540 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1541 tmp |= DPIO_DCLKP_EN;
1542 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1543
54433e91
VS
1544 mutex_unlock(&dev_priv->sb_lock);
1545
9d556c99
CML
1546 /*
1547 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1548 */
1549 udelay(1);
1550
1551 /* Enable PLL */
d288f65f 1552 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1553
1554 /* Check PLL is locked */
6b18826a
CW
1555 if (intel_wait_for_register(dev_priv,
1556 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1557 1))
9d556c99 1558 DRM_ERROR("PLL %d failed to lock\n", pipe);
cd2d34d9
VS
1559}
1560
1561static void chv_enable_pll(struct intel_crtc *crtc,
1562 const struct intel_crtc_state *pipe_config)
1563{
1564 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1565 enum pipe pipe = crtc->pipe;
1566
1567 assert_pipe_disabled(dev_priv, pipe);
1568
1569 /* PLL is protected by panel, make sure we can write it */
1570 assert_panel_unlocked(dev_priv, pipe);
1571
1572 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1573 _chv_enable_pll(crtc, pipe_config);
9d556c99 1574
c231775c
VS
1575 if (pipe != PIPE_A) {
1576 /*
1577 * WaPixelRepeatModeFixForC0:chv
1578 *
1579 * DPLLCMD is AWOL. Use chicken bits to propagate
1580 * the value from DPLLBMD to either pipe B or C.
1581 */
1582 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1583 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1584 I915_WRITE(CBR4_VLV, 0);
1585 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1586
1587 /*
1588 * DPLLB VGA mode also seems to cause problems.
1589 * We should always have it disabled.
1590 */
1591 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1592 } else {
1593 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1594 POSTING_READ(DPLL_MD(pipe));
1595 }
9d556c99
CML
1596}
1597
1c4e0274
VS
1598static int intel_num_dvo_pipes(struct drm_device *dev)
1599{
1600 struct intel_crtc *crtc;
1601 int count = 0;
1602
2d84d2b3 1603 for_each_intel_crtc(dev, crtc) {
3538b9df 1604 count += crtc->base.state->active &&
2d84d2b3
VS
1605 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1606 }
1c4e0274
VS
1607
1608 return count;
1609}
1610
66e3d5c0 1611static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1612{
66e3d5c0 1613 struct drm_device *dev = crtc->base.dev;
fac5e23e 1614 struct drm_i915_private *dev_priv = to_i915(dev);
f0f59a00 1615 i915_reg_t reg = DPLL(crtc->pipe);
6e3c9717 1616 u32 dpll = crtc->config->dpll_hw_state.dpll;
63d7bbe9 1617
66e3d5c0 1618 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1619
63d7bbe9 1620 /* PLL is protected by panel, make sure we can write it */
50a0bc90 1621 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
66e3d5c0 1622 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1623
1c4e0274 1624 /* Enable DVO 2x clock on both PLLs if necessary */
50a0bc90 1625 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev) > 0) {
1c4e0274
VS
1626 /*
1627 * It appears to be important that we don't enable this
1628 * for the current pipe before otherwise configuring the
1629 * PLL. No idea how this should be handled if multiple
1630 * DVO outputs are enabled simultaneosly.
1631 */
1632 dpll |= DPLL_DVO_2X_MODE;
1633 I915_WRITE(DPLL(!crtc->pipe),
1634 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1635 }
66e3d5c0 1636
c2b63374
VS
1637 /*
1638 * Apparently we need to have VGA mode enabled prior to changing
1639 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1640 * dividers, even though the register value does change.
1641 */
1642 I915_WRITE(reg, 0);
1643
8e7a65aa
VS
1644 I915_WRITE(reg, dpll);
1645
66e3d5c0
DV
1646 /* Wait for the clocks to stabilize. */
1647 POSTING_READ(reg);
1648 udelay(150);
1649
1650 if (INTEL_INFO(dev)->gen >= 4) {
1651 I915_WRITE(DPLL_MD(crtc->pipe),
6e3c9717 1652 crtc->config->dpll_hw_state.dpll_md);
66e3d5c0
DV
1653 } else {
1654 /* The pixel multiplier can only be updated once the
1655 * DPLL is enabled and the clocks are stable.
1656 *
1657 * So write it again.
1658 */
1659 I915_WRITE(reg, dpll);
1660 }
63d7bbe9
JB
1661
1662 /* We do this three times for luck */
66e3d5c0 1663 I915_WRITE(reg, dpll);
63d7bbe9
JB
1664 POSTING_READ(reg);
1665 udelay(150); /* wait for warmup */
66e3d5c0 1666 I915_WRITE(reg, dpll);
63d7bbe9
JB
1667 POSTING_READ(reg);
1668 udelay(150); /* wait for warmup */
66e3d5c0 1669 I915_WRITE(reg, dpll);
63d7bbe9
JB
1670 POSTING_READ(reg);
1671 udelay(150); /* wait for warmup */
1672}
1673
1674/**
50b44a44 1675 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1676 * @dev_priv: i915 private structure
1677 * @pipe: pipe PLL to disable
1678 *
1679 * Disable the PLL for @pipe, making sure the pipe is off first.
1680 *
1681 * Note! This is for pre-ILK only.
1682 */
1c4e0274 1683static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1684{
1c4e0274 1685 struct drm_device *dev = crtc->base.dev;
fac5e23e 1686 struct drm_i915_private *dev_priv = to_i915(dev);
1c4e0274
VS
1687 enum pipe pipe = crtc->pipe;
1688
1689 /* Disable DVO 2x clock on both PLLs if necessary */
50a0bc90 1690 if (IS_I830(dev_priv) &&
2d84d2b3 1691 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
3538b9df 1692 !intel_num_dvo_pipes(dev)) {
1c4e0274
VS
1693 I915_WRITE(DPLL(PIPE_B),
1694 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1695 I915_WRITE(DPLL(PIPE_A),
1696 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1697 }
1698
b6b5d049
VS
1699 /* Don't disable pipe or pipe PLLs if needed */
1700 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1701 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1702 return;
1703
1704 /* Make sure the pipe isn't still relying on us */
1705 assert_pipe_disabled(dev_priv, pipe);
1706
b8afb911 1707 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
50b44a44 1708 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1709}
1710
f6071166
JB
1711static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1712{
b8afb911 1713 u32 val;
f6071166
JB
1714
1715 /* Make sure the pipe isn't still relying on us */
1716 assert_pipe_disabled(dev_priv, pipe);
1717
03ed5cbf
VS
1718 val = DPLL_INTEGRATED_REF_CLK_VLV |
1719 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1720 if (pipe != PIPE_A)
1721 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1722
f6071166
JB
1723 I915_WRITE(DPLL(pipe), val);
1724 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1725}
1726
1727static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1728{
d752048d 1729 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1730 u32 val;
1731
a11b0703
VS
1732 /* Make sure the pipe isn't still relying on us */
1733 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1734
60bfe44f
VS
1735 val = DPLL_SSC_REF_CLK_CHV |
1736 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
a11b0703
VS
1737 if (pipe != PIPE_A)
1738 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
03ed5cbf 1739
a11b0703
VS
1740 I915_WRITE(DPLL(pipe), val);
1741 POSTING_READ(DPLL(pipe));
d752048d 1742
a580516d 1743 mutex_lock(&dev_priv->sb_lock);
d752048d
VS
1744
1745 /* Disable 10bit clock to display controller */
1746 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1747 val &= ~DPIO_DCLKP_EN;
1748 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1749
a580516d 1750 mutex_unlock(&dev_priv->sb_lock);
f6071166
JB
1751}
1752
e4607fcf 1753void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1754 struct intel_digital_port *dport,
1755 unsigned int expected_mask)
89b667f8
JB
1756{
1757 u32 port_mask;
f0f59a00 1758 i915_reg_t dpll_reg;
89b667f8 1759
e4607fcf
CML
1760 switch (dport->port) {
1761 case PORT_B:
89b667f8 1762 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1763 dpll_reg = DPLL(0);
e4607fcf
CML
1764 break;
1765 case PORT_C:
89b667f8 1766 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7 1767 dpll_reg = DPLL(0);
9b6de0a1 1768 expected_mask <<= 4;
00fc31b7
CML
1769 break;
1770 case PORT_D:
1771 port_mask = DPLL_PORTD_READY_MASK;
1772 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1773 break;
1774 default:
1775 BUG();
1776 }
89b667f8 1777
370004d3
CW
1778 if (intel_wait_for_register(dev_priv,
1779 dpll_reg, port_mask, expected_mask,
1780 1000))
9b6de0a1
VS
1781 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1782 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
89b667f8
JB
1783}
1784
b8a4f404
PZ
1785static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1786 enum pipe pipe)
040484af 1787{
98187836
VS
1788 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1789 pipe);
f0f59a00
VS
1790 i915_reg_t reg;
1791 uint32_t val, pipeconf_val;
040484af 1792
040484af 1793 /* Make sure PCH DPLL is enabled */
8106ddbd 1794 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
040484af
JB
1795
1796 /* FDI must be feeding us bits for PCH ports */
1797 assert_fdi_tx_enabled(dev_priv, pipe);
1798 assert_fdi_rx_enabled(dev_priv, pipe);
1799
6e266956 1800 if (HAS_PCH_CPT(dev_priv)) {
23670b32
DV
1801 /* Workaround: Set the timing override bit before enabling the
1802 * pch transcoder. */
1803 reg = TRANS_CHICKEN2(pipe);
1804 val = I915_READ(reg);
1805 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1806 I915_WRITE(reg, val);
59c859d6 1807 }
23670b32 1808
ab9412ba 1809 reg = PCH_TRANSCONF(pipe);
040484af 1810 val = I915_READ(reg);
5f7f726d 1811 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c 1812
2d1fe073 1813 if (HAS_PCH_IBX(dev_priv)) {
e9bcff5c 1814 /*
c5de7c6f
VS
1815 * Make the BPC in transcoder be consistent with
1816 * that in pipeconf reg. For HDMI we must use 8bpc
1817 * here for both 8bpc and 12bpc.
e9bcff5c 1818 */
dfd07d72 1819 val &= ~PIPECONF_BPC_MASK;
2d84d2b3 1820 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
c5de7c6f
VS
1821 val |= PIPECONF_8BPC;
1822 else
1823 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1824 }
5f7f726d
PZ
1825
1826 val &= ~TRANS_INTERLACE_MASK;
1827 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
2d1fe073 1828 if (HAS_PCH_IBX(dev_priv) &&
2d84d2b3 1829 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
1830 val |= TRANS_LEGACY_INTERLACED_ILK;
1831 else
1832 val |= TRANS_INTERLACED;
5f7f726d
PZ
1833 else
1834 val |= TRANS_PROGRESSIVE;
1835
040484af 1836 I915_WRITE(reg, val | TRANS_ENABLE);
650fbd84
CW
1837 if (intel_wait_for_register(dev_priv,
1838 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1839 100))
4bb6f1f3 1840 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
1841}
1842
8fb033d7 1843static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 1844 enum transcoder cpu_transcoder)
040484af 1845{
8fb033d7 1846 u32 val, pipeconf_val;
8fb033d7 1847
8fb033d7 1848 /* FDI must be feeding us bits for PCH ports */
1a240d4d 1849 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 1850 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 1851
223a6fdf 1852 /* Workaround: set timing override bit. */
36c0d0cf 1853 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 1854 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 1855 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
223a6fdf 1856
25f3ef11 1857 val = TRANS_ENABLE;
937bb610 1858 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 1859
9a76b1c6
PZ
1860 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1861 PIPECONF_INTERLACED_ILK)
a35f2679 1862 val |= TRANS_INTERLACED;
8fb033d7
PZ
1863 else
1864 val |= TRANS_PROGRESSIVE;
1865
ab9412ba 1866 I915_WRITE(LPT_TRANSCONF, val);
d9f96244
CW
1867 if (intel_wait_for_register(dev_priv,
1868 LPT_TRANSCONF,
1869 TRANS_STATE_ENABLE,
1870 TRANS_STATE_ENABLE,
1871 100))
937bb610 1872 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
1873}
1874
b8a4f404
PZ
1875static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1876 enum pipe pipe)
040484af 1877{
f0f59a00
VS
1878 i915_reg_t reg;
1879 uint32_t val;
040484af
JB
1880
1881 /* FDI relies on the transcoder */
1882 assert_fdi_tx_disabled(dev_priv, pipe);
1883 assert_fdi_rx_disabled(dev_priv, pipe);
1884
291906f1
JB
1885 /* Ports must be off as well */
1886 assert_pch_ports_disabled(dev_priv, pipe);
1887
ab9412ba 1888 reg = PCH_TRANSCONF(pipe);
040484af
JB
1889 val = I915_READ(reg);
1890 val &= ~TRANS_ENABLE;
1891 I915_WRITE(reg, val);
1892 /* wait for PCH transcoder off, transcoder state */
a7d04662
CW
1893 if (intel_wait_for_register(dev_priv,
1894 reg, TRANS_STATE_ENABLE, 0,
1895 50))
4bb6f1f3 1896 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32 1897
6e266956 1898 if (HAS_PCH_CPT(dev_priv)) {
23670b32
DV
1899 /* Workaround: Clear the timing override chicken bit again. */
1900 reg = TRANS_CHICKEN2(pipe);
1901 val = I915_READ(reg);
1902 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1903 I915_WRITE(reg, val);
1904 }
040484af
JB
1905}
1906
b7076546 1907void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 1908{
8fb033d7
PZ
1909 u32 val;
1910
ab9412ba 1911 val = I915_READ(LPT_TRANSCONF);
8fb033d7 1912 val &= ~TRANS_ENABLE;
ab9412ba 1913 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 1914 /* wait for PCH transcoder off, transcoder state */
dfdb4749
CW
1915 if (intel_wait_for_register(dev_priv,
1916 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1917 50))
8a52fd9f 1918 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
1919
1920 /* Workaround: clear timing override bit. */
36c0d0cf 1921 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 1922 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 1923 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
040484af
JB
1924}
1925
65f2130c
VS
1926enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc)
1927{
1928 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1929
1930 WARN_ON(!crtc->config->has_pch_encoder);
1931
1932 if (HAS_PCH_LPT(dev_priv))
1933 return TRANSCODER_A;
1934 else
1935 return (enum transcoder) crtc->pipe;
1936}
1937
b24e7179 1938/**
309cfea8 1939 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 1940 * @crtc: crtc responsible for the pipe
b24e7179 1941 *
0372264a 1942 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 1943 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 1944 */
e1fdc473 1945static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 1946{
0372264a 1947 struct drm_device *dev = crtc->base.dev;
fac5e23e 1948 struct drm_i915_private *dev_priv = to_i915(dev);
0372264a 1949 enum pipe pipe = crtc->pipe;
1a70a728 1950 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
f0f59a00 1951 i915_reg_t reg;
b24e7179
JB
1952 u32 val;
1953
9e2ee2dd
VS
1954 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1955
58c6eaa2 1956 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1957 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
1958 assert_sprites_disabled(dev_priv, pipe);
1959
b24e7179
JB
1960 /*
1961 * A pipe without a PLL won't actually be able to drive bits from
1962 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1963 * need the check.
1964 */
09fa8bb9 1965 if (HAS_GMCH_DISPLAY(dev_priv)) {
d7edc4e5 1966 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
23538ef1
JN
1967 assert_dsi_pll_enabled(dev_priv);
1968 else
1969 assert_pll_enabled(dev_priv, pipe);
09fa8bb9 1970 } else {
6e3c9717 1971 if (crtc->config->has_pch_encoder) {
040484af 1972 /* if driving the PCH, we need FDI enabled */
65f2130c
VS
1973 assert_fdi_rx_pll_enabled(dev_priv,
1974 (enum pipe) intel_crtc_pch_transcoder(crtc));
1a240d4d
DV
1975 assert_fdi_tx_pll_enabled(dev_priv,
1976 (enum pipe) cpu_transcoder);
040484af
JB
1977 }
1978 /* FIXME: assert CPU port conditions for SNB+ */
1979 }
b24e7179 1980
702e7a56 1981 reg = PIPECONF(cpu_transcoder);
b24e7179 1982 val = I915_READ(reg);
7ad25d48 1983 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
1984 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1985 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 1986 return;
7ad25d48 1987 }
00d70b15
CW
1988
1989 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 1990 POSTING_READ(reg);
b7792d8b
VS
1991
1992 /*
1993 * Until the pipe starts DSL will read as 0, which would cause
1994 * an apparent vblank timestamp jump, which messes up also the
1995 * frame count when it's derived from the timestamps. So let's
1996 * wait for the pipe to start properly before we call
1997 * drm_crtc_vblank_on()
1998 */
1999 if (dev->max_vblank_count == 0 &&
2000 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2001 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
b24e7179
JB
2002}
2003
2004/**
309cfea8 2005 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2006 * @crtc: crtc whose pipes is to be disabled
b24e7179 2007 *
575f7ab7
VS
2008 * Disable the pipe of @crtc, making sure that various hardware
2009 * specific requirements are met, if applicable, e.g. plane
2010 * disabled, panel fitter off, etc.
b24e7179
JB
2011 *
2012 * Will wait until the pipe has shut down before returning.
2013 */
575f7ab7 2014static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2015{
fac5e23e 2016 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6e3c9717 2017 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 2018 enum pipe pipe = crtc->pipe;
f0f59a00 2019 i915_reg_t reg;
b24e7179
JB
2020 u32 val;
2021
9e2ee2dd
VS
2022 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2023
b24e7179
JB
2024 /*
2025 * Make sure planes won't keep trying to pump pixels to us,
2026 * or we might hang the display.
2027 */
2028 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2029 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2030 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2031
702e7a56 2032 reg = PIPECONF(cpu_transcoder);
b24e7179 2033 val = I915_READ(reg);
00d70b15
CW
2034 if ((val & PIPECONF_ENABLE) == 0)
2035 return;
2036
67adc644
VS
2037 /*
2038 * Double wide has implications for planes
2039 * so best keep it disabled when not needed.
2040 */
6e3c9717 2041 if (crtc->config->double_wide)
67adc644
VS
2042 val &= ~PIPECONF_DOUBLE_WIDE;
2043
2044 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2045 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2046 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2047 val &= ~PIPECONF_ENABLE;
2048
2049 I915_WRITE(reg, val);
2050 if ((val & PIPECONF_ENABLE) == 0)
2051 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2052}
2053
832be82f
VS
2054static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2055{
2056 return IS_GEN2(dev_priv) ? 2048 : 4096;
2057}
2058
27ba3910
VS
2059static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2060 uint64_t fb_modifier, unsigned int cpp)
7b49f948
VS
2061{
2062 switch (fb_modifier) {
2063 case DRM_FORMAT_MOD_NONE:
2064 return cpp;
2065 case I915_FORMAT_MOD_X_TILED:
2066 if (IS_GEN2(dev_priv))
2067 return 128;
2068 else
2069 return 512;
2070 case I915_FORMAT_MOD_Y_TILED:
2071 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2072 return 128;
2073 else
2074 return 512;
2075 case I915_FORMAT_MOD_Yf_TILED:
2076 switch (cpp) {
2077 case 1:
2078 return 64;
2079 case 2:
2080 case 4:
2081 return 128;
2082 case 8:
2083 case 16:
2084 return 256;
2085 default:
2086 MISSING_CASE(cpp);
2087 return cpp;
2088 }
2089 break;
2090 default:
2091 MISSING_CASE(fb_modifier);
2092 return cpp;
2093 }
2094}
2095
832be82f
VS
2096unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2097 uint64_t fb_modifier, unsigned int cpp)
a57ce0b2 2098{
832be82f
VS
2099 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2100 return 1;
2101 else
2102 return intel_tile_size(dev_priv) /
27ba3910 2103 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
6761dd31
TU
2104}
2105
8d0deca8
VS
2106/* Return the tile dimensions in pixel units */
2107static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2108 unsigned int *tile_width,
2109 unsigned int *tile_height,
2110 uint64_t fb_modifier,
2111 unsigned int cpp)
2112{
2113 unsigned int tile_width_bytes =
2114 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2115
2116 *tile_width = tile_width_bytes / cpp;
2117 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2118}
2119
6761dd31
TU
2120unsigned int
2121intel_fb_align_height(struct drm_device *dev, unsigned int height,
832be82f 2122 uint32_t pixel_format, uint64_t fb_modifier)
6761dd31 2123{
832be82f
VS
2124 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2125 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2126
2127 return ALIGN(height, tile_height);
a57ce0b2
JB
2128}
2129
1663b9d6
VS
2130unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2131{
2132 unsigned int size = 0;
2133 int i;
2134
2135 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2136 size += rot_info->plane[i].width * rot_info->plane[i].height;
2137
2138 return size;
2139}
2140
75c82a53 2141static void
3465c580
VS
2142intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2143 const struct drm_framebuffer *fb,
2144 unsigned int rotation)
f64b98cd 2145{
bd2ef25d 2146 if (drm_rotation_90_or_270(rotation)) {
2d7a215f
VS
2147 *view = i915_ggtt_view_rotated;
2148 view->params.rotated = to_intel_framebuffer(fb)->rot_info;
2149 } else {
2150 *view = i915_ggtt_view_normal;
2151 }
2152}
50470bb0 2153
603525d7 2154static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
4e9a86b6
VS
2155{
2156 if (INTEL_INFO(dev_priv)->gen >= 9)
2157 return 256 * 1024;
985b8bb4 2158 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
666a4537 2159 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4e9a86b6
VS
2160 return 128 * 1024;
2161 else if (INTEL_INFO(dev_priv)->gen >= 4)
2162 return 4 * 1024;
2163 else
44c5905e 2164 return 0;
4e9a86b6
VS
2165}
2166
603525d7
VS
2167static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2168 uint64_t fb_modifier)
2169{
2170 switch (fb_modifier) {
2171 case DRM_FORMAT_MOD_NONE:
2172 return intel_linear_alignment(dev_priv);
2173 case I915_FORMAT_MOD_X_TILED:
2174 if (INTEL_INFO(dev_priv)->gen >= 9)
2175 return 256 * 1024;
2176 return 0;
2177 case I915_FORMAT_MOD_Y_TILED:
2178 case I915_FORMAT_MOD_Yf_TILED:
2179 return 1 * 1024 * 1024;
2180 default:
2181 MISSING_CASE(fb_modifier);
2182 return 0;
2183 }
2184}
2185
058d88c4
CW
2186struct i915_vma *
2187intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
6b95a207 2188{
850c4cdc 2189 struct drm_device *dev = fb->dev;
fac5e23e 2190 struct drm_i915_private *dev_priv = to_i915(dev);
850c4cdc 2191 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2192 struct i915_ggtt_view view;
058d88c4 2193 struct i915_vma *vma;
6b95a207 2194 u32 alignment;
6b95a207 2195
ebcdd39e
MR
2196 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2197
603525d7 2198 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
6b95a207 2199
3465c580 2200 intel_fill_fb_ggtt_view(&view, fb, rotation);
f64b98cd 2201
693db184
CW
2202 /* Note that the w/a also requires 64 PTE of padding following the
2203 * bo. We currently fill all unused PTE with the shadow page and so
2204 * we should always have valid PTE following the scanout preventing
2205 * the VT-d warning.
2206 */
48f112fe 2207 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
693db184
CW
2208 alignment = 256 * 1024;
2209
d6dd6843
PZ
2210 /*
2211 * Global gtt pte registers are special registers which actually forward
2212 * writes to a chunk of system memory. Which means that there is no risk
2213 * that the register values disappear as soon as we call
2214 * intel_runtime_pm_put(), so it is correct to wrap only the
2215 * pin/unpin/fence and not more.
2216 */
2217 intel_runtime_pm_get(dev_priv);
2218
058d88c4 2219 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
49ef5294
CW
2220 if (IS_ERR(vma))
2221 goto err;
6b95a207 2222
05a20d09 2223 if (i915_vma_is_map_and_fenceable(vma)) {
49ef5294
CW
2224 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2225 * fence, whereas 965+ only requires a fence if using
2226 * framebuffer compression. For simplicity, we always, when
2227 * possible, install a fence as the cost is not that onerous.
2228 *
2229 * If we fail to fence the tiled scanout, then either the
2230 * modeset will reject the change (which is highly unlikely as
2231 * the affected systems, all but one, do not have unmappable
2232 * space) or we will not be able to enable full powersaving
2233 * techniques (also likely not to apply due to various limits
2234 * FBC and the like impose on the size of the buffer, which
2235 * presumably we violated anyway with this unmappable buffer).
2236 * Anyway, it is presumably better to stumble onwards with
2237 * something and try to run the system in a "less than optimal"
2238 * mode that matches the user configuration.
2239 */
2240 if (i915_vma_get_fence(vma) == 0)
2241 i915_vma_pin_fence(vma);
9807216f 2242 }
6b95a207 2243
49ef5294 2244err:
d6dd6843 2245 intel_runtime_pm_put(dev_priv);
058d88c4 2246 return vma;
6b95a207
KH
2247}
2248
fb4b8ce1 2249void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
1690e1eb 2250{
82bc3b2d 2251 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2252 struct i915_ggtt_view view;
058d88c4 2253 struct i915_vma *vma;
82bc3b2d 2254
ebcdd39e
MR
2255 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2256
3465c580 2257 intel_fill_fb_ggtt_view(&view, fb, rotation);
05a20d09 2258 vma = i915_gem_object_to_ggtt(obj, &view);
f64b98cd 2259
49ef5294 2260 i915_vma_unpin_fence(vma);
058d88c4 2261 i915_gem_object_unpin_from_display_plane(vma);
1690e1eb
CW
2262}
2263
ef78ec94
VS
2264static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2265 unsigned int rotation)
2266{
bd2ef25d 2267 if (drm_rotation_90_or_270(rotation))
ef78ec94
VS
2268 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2269 else
2270 return fb->pitches[plane];
2271}
2272
6687c906
VS
2273/*
2274 * Convert the x/y offsets into a linear offset.
2275 * Only valid with 0/180 degree rotation, which is fine since linear
2276 * offset is only used with linear buffers on pre-hsw and tiled buffers
2277 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2278 */
2279u32 intel_fb_xy_to_linear(int x, int y,
2949056c
VS
2280 const struct intel_plane_state *state,
2281 int plane)
6687c906 2282{
2949056c 2283 const struct drm_framebuffer *fb = state->base.fb;
6687c906
VS
2284 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2285 unsigned int pitch = fb->pitches[plane];
2286
2287 return y * pitch + x * cpp;
2288}
2289
2290/*
2291 * Add the x/y offsets derived from fb->offsets[] to the user
2292 * specified plane src x/y offsets. The resulting x/y offsets
2293 * specify the start of scanout from the beginning of the gtt mapping.
2294 */
2295void intel_add_fb_offsets(int *x, int *y,
2949056c
VS
2296 const struct intel_plane_state *state,
2297 int plane)
6687c906
VS
2298
2299{
2949056c
VS
2300 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2301 unsigned int rotation = state->base.rotation;
6687c906 2302
bd2ef25d 2303 if (drm_rotation_90_or_270(rotation)) {
6687c906
VS
2304 *x += intel_fb->rotated[plane].x;
2305 *y += intel_fb->rotated[plane].y;
2306 } else {
2307 *x += intel_fb->normal[plane].x;
2308 *y += intel_fb->normal[plane].y;
2309 }
2310}
2311
29cf9491 2312/*
29cf9491
VS
2313 * Input tile dimensions and pitch must already be
2314 * rotated to match x and y, and in pixel units.
2315 */
66a2d927
VS
2316static u32 _intel_adjust_tile_offset(int *x, int *y,
2317 unsigned int tile_width,
2318 unsigned int tile_height,
2319 unsigned int tile_size,
2320 unsigned int pitch_tiles,
2321 u32 old_offset,
2322 u32 new_offset)
29cf9491 2323{
b9b24038 2324 unsigned int pitch_pixels = pitch_tiles * tile_width;
29cf9491
VS
2325 unsigned int tiles;
2326
2327 WARN_ON(old_offset & (tile_size - 1));
2328 WARN_ON(new_offset & (tile_size - 1));
2329 WARN_ON(new_offset > old_offset);
2330
2331 tiles = (old_offset - new_offset) / tile_size;
2332
2333 *y += tiles / pitch_tiles * tile_height;
2334 *x += tiles % pitch_tiles * tile_width;
2335
b9b24038
VS
2336 /* minimize x in case it got needlessly big */
2337 *y += *x / pitch_pixels * tile_height;
2338 *x %= pitch_pixels;
2339
29cf9491
VS
2340 return new_offset;
2341}
2342
66a2d927
VS
2343/*
2344 * Adjust the tile offset by moving the difference into
2345 * the x/y offsets.
2346 */
2347static u32 intel_adjust_tile_offset(int *x, int *y,
2348 const struct intel_plane_state *state, int plane,
2349 u32 old_offset, u32 new_offset)
2350{
2351 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2352 const struct drm_framebuffer *fb = state->base.fb;
2353 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2354 unsigned int rotation = state->base.rotation;
2355 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2356
2357 WARN_ON(new_offset > old_offset);
2358
2359 if (fb->modifier[plane] != DRM_FORMAT_MOD_NONE) {
2360 unsigned int tile_size, tile_width, tile_height;
2361 unsigned int pitch_tiles;
2362
2363 tile_size = intel_tile_size(dev_priv);
2364 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2365 fb->modifier[plane], cpp);
2366
bd2ef25d 2367 if (drm_rotation_90_or_270(rotation)) {
66a2d927
VS
2368 pitch_tiles = pitch / tile_height;
2369 swap(tile_width, tile_height);
2370 } else {
2371 pitch_tiles = pitch / (tile_width * cpp);
2372 }
2373
2374 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2375 tile_size, pitch_tiles,
2376 old_offset, new_offset);
2377 } else {
2378 old_offset += *y * pitch + *x * cpp;
2379
2380 *y = (old_offset - new_offset) / pitch;
2381 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2382 }
2383
2384 return new_offset;
2385}
2386
8d0deca8
VS
2387/*
2388 * Computes the linear offset to the base tile and adjusts
2389 * x, y. bytes per pixel is assumed to be a power-of-two.
2390 *
2391 * In the 90/270 rotated case, x and y are assumed
2392 * to be already rotated to match the rotated GTT view, and
2393 * pitch is the tile_height aligned framebuffer height.
6687c906
VS
2394 *
2395 * This function is used when computing the derived information
2396 * under intel_framebuffer, so using any of that information
2397 * here is not allowed. Anything under drm_framebuffer can be
2398 * used. This is why the user has to pass in the pitch since it
2399 * is specified in the rotated orientation.
8d0deca8 2400 */
6687c906
VS
2401static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2402 int *x, int *y,
2403 const struct drm_framebuffer *fb, int plane,
2404 unsigned int pitch,
2405 unsigned int rotation,
2406 u32 alignment)
c2c75131 2407{
4f2d9934
VS
2408 uint64_t fb_modifier = fb->modifier[plane];
2409 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
6687c906 2410 u32 offset, offset_aligned;
29cf9491 2411
29cf9491
VS
2412 if (alignment)
2413 alignment--;
2414
b5c65338 2415 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
8d0deca8
VS
2416 unsigned int tile_size, tile_width, tile_height;
2417 unsigned int tile_rows, tiles, pitch_tiles;
c2c75131 2418
d843310d 2419 tile_size = intel_tile_size(dev_priv);
8d0deca8
VS
2420 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2421 fb_modifier, cpp);
2422
bd2ef25d 2423 if (drm_rotation_90_or_270(rotation)) {
8d0deca8
VS
2424 pitch_tiles = pitch / tile_height;
2425 swap(tile_width, tile_height);
2426 } else {
2427 pitch_tiles = pitch / (tile_width * cpp);
2428 }
d843310d
VS
2429
2430 tile_rows = *y / tile_height;
2431 *y %= tile_height;
c2c75131 2432
8d0deca8
VS
2433 tiles = *x / tile_width;
2434 *x %= tile_width;
bc752862 2435
29cf9491
VS
2436 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2437 offset_aligned = offset & ~alignment;
bc752862 2438
66a2d927
VS
2439 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2440 tile_size, pitch_tiles,
2441 offset, offset_aligned);
29cf9491 2442 } else {
bc752862 2443 offset = *y * pitch + *x * cpp;
29cf9491
VS
2444 offset_aligned = offset & ~alignment;
2445
4e9a86b6
VS
2446 *y = (offset & alignment) / pitch;
2447 *x = ((offset & alignment) - *y * pitch) / cpp;
bc752862 2448 }
29cf9491
VS
2449
2450 return offset_aligned;
c2c75131
DV
2451}
2452
6687c906 2453u32 intel_compute_tile_offset(int *x, int *y,
2949056c
VS
2454 const struct intel_plane_state *state,
2455 int plane)
6687c906 2456{
2949056c
VS
2457 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2458 const struct drm_framebuffer *fb = state->base.fb;
2459 unsigned int rotation = state->base.rotation;
ef78ec94 2460 int pitch = intel_fb_pitch(fb, plane, rotation);
8d970654
VS
2461 u32 alignment;
2462
2463 /* AUX_DIST needs only 4K alignment */
2464 if (fb->pixel_format == DRM_FORMAT_NV12 && plane == 1)
2465 alignment = 4096;
2466 else
2467 alignment = intel_surf_alignment(dev_priv, fb->modifier[plane]);
6687c906
VS
2468
2469 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2470 rotation, alignment);
2471}
2472
2473/* Convert the fb->offset[] linear offset into x/y offsets */
2474static void intel_fb_offset_to_xy(int *x, int *y,
2475 const struct drm_framebuffer *fb, int plane)
2476{
2477 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2478 unsigned int pitch = fb->pitches[plane];
2479 u32 linear_offset = fb->offsets[plane];
2480
2481 *y = linear_offset / pitch;
2482 *x = linear_offset % pitch / cpp;
2483}
2484
72618ebf
VS
2485static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2486{
2487 switch (fb_modifier) {
2488 case I915_FORMAT_MOD_X_TILED:
2489 return I915_TILING_X;
2490 case I915_FORMAT_MOD_Y_TILED:
2491 return I915_TILING_Y;
2492 default:
2493 return I915_TILING_NONE;
2494 }
2495}
2496
6687c906
VS
2497static int
2498intel_fill_fb_info(struct drm_i915_private *dev_priv,
2499 struct drm_framebuffer *fb)
2500{
2501 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2502 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2503 u32 gtt_offset_rotated = 0;
2504 unsigned int max_size = 0;
2505 uint32_t format = fb->pixel_format;
2506 int i, num_planes = drm_format_num_planes(format);
2507 unsigned int tile_size = intel_tile_size(dev_priv);
2508
2509 for (i = 0; i < num_planes; i++) {
2510 unsigned int width, height;
2511 unsigned int cpp, size;
2512 u32 offset;
2513 int x, y;
2514
2515 cpp = drm_format_plane_cpp(format, i);
2516 width = drm_format_plane_width(fb->width, format, i);
2517 height = drm_format_plane_height(fb->height, format, i);
2518
2519 intel_fb_offset_to_xy(&x, &y, fb, i);
2520
60d5f2a4
VS
2521 /*
2522 * The fence (if used) is aligned to the start of the object
2523 * so having the framebuffer wrap around across the edge of the
2524 * fenced region doesn't really work. We have no API to configure
2525 * the fence start offset within the object (nor could we probably
2526 * on gen2/3). So it's just easier if we just require that the
2527 * fb layout agrees with the fence layout. We already check that the
2528 * fb stride matches the fence stride elsewhere.
2529 */
2530 if (i915_gem_object_is_tiled(intel_fb->obj) &&
2531 (x + width) * cpp > fb->pitches[i]) {
2532 DRM_DEBUG("bad fb plane %d offset: 0x%x\n",
2533 i, fb->offsets[i]);
2534 return -EINVAL;
2535 }
2536
6687c906
VS
2537 /*
2538 * First pixel of the framebuffer from
2539 * the start of the normal gtt mapping.
2540 */
2541 intel_fb->normal[i].x = x;
2542 intel_fb->normal[i].y = y;
2543
2544 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
2545 fb, 0, fb->pitches[i],
cc926387 2546 DRM_ROTATE_0, tile_size);
6687c906
VS
2547 offset /= tile_size;
2548
2549 if (fb->modifier[i] != DRM_FORMAT_MOD_NONE) {
2550 unsigned int tile_width, tile_height;
2551 unsigned int pitch_tiles;
2552 struct drm_rect r;
2553
2554 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2555 fb->modifier[i], cpp);
2556
2557 rot_info->plane[i].offset = offset;
2558 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2559 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2560 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2561
2562 intel_fb->rotated[i].pitch =
2563 rot_info->plane[i].height * tile_height;
2564
2565 /* how many tiles does this plane need */
2566 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2567 /*
2568 * If the plane isn't horizontally tile aligned,
2569 * we need one more tile.
2570 */
2571 if (x != 0)
2572 size++;
2573
2574 /* rotate the x/y offsets to match the GTT view */
2575 r.x1 = x;
2576 r.y1 = y;
2577 r.x2 = x + width;
2578 r.y2 = y + height;
2579 drm_rect_rotate(&r,
2580 rot_info->plane[i].width * tile_width,
2581 rot_info->plane[i].height * tile_height,
cc926387 2582 DRM_ROTATE_270);
6687c906
VS
2583 x = r.x1;
2584 y = r.y1;
2585
2586 /* rotate the tile dimensions to match the GTT view */
2587 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2588 swap(tile_width, tile_height);
2589
2590 /*
2591 * We only keep the x/y offsets, so push all of the
2592 * gtt offset into the x/y offsets.
2593 */
66a2d927
VS
2594 _intel_adjust_tile_offset(&x, &y, tile_size,
2595 tile_width, tile_height, pitch_tiles,
2596 gtt_offset_rotated * tile_size, 0);
6687c906
VS
2597
2598 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2599
2600 /*
2601 * First pixel of the framebuffer from
2602 * the start of the rotated gtt mapping.
2603 */
2604 intel_fb->rotated[i].x = x;
2605 intel_fb->rotated[i].y = y;
2606 } else {
2607 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2608 x * cpp, tile_size);
2609 }
2610
2611 /* how many tiles in total needed in the bo */
2612 max_size = max(max_size, offset + size);
2613 }
2614
2615 if (max_size * tile_size > to_intel_framebuffer(fb)->obj->base.size) {
2616 DRM_DEBUG("fb too big for bo (need %u bytes, have %zu bytes)\n",
2617 max_size * tile_size, to_intel_framebuffer(fb)->obj->base.size);
2618 return -EINVAL;
2619 }
2620
2621 return 0;
2622}
2623
b35d63fa 2624static int i9xx_format_to_fourcc(int format)
46f297fb
JB
2625{
2626 switch (format) {
2627 case DISPPLANE_8BPP:
2628 return DRM_FORMAT_C8;
2629 case DISPPLANE_BGRX555:
2630 return DRM_FORMAT_XRGB1555;
2631 case DISPPLANE_BGRX565:
2632 return DRM_FORMAT_RGB565;
2633 default:
2634 case DISPPLANE_BGRX888:
2635 return DRM_FORMAT_XRGB8888;
2636 case DISPPLANE_RGBX888:
2637 return DRM_FORMAT_XBGR8888;
2638 case DISPPLANE_BGRX101010:
2639 return DRM_FORMAT_XRGB2101010;
2640 case DISPPLANE_RGBX101010:
2641 return DRM_FORMAT_XBGR2101010;
2642 }
2643}
2644
bc8d7dff
DL
2645static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2646{
2647 switch (format) {
2648 case PLANE_CTL_FORMAT_RGB_565:
2649 return DRM_FORMAT_RGB565;
2650 default:
2651 case PLANE_CTL_FORMAT_XRGB_8888:
2652 if (rgb_order) {
2653 if (alpha)
2654 return DRM_FORMAT_ABGR8888;
2655 else
2656 return DRM_FORMAT_XBGR8888;
2657 } else {
2658 if (alpha)
2659 return DRM_FORMAT_ARGB8888;
2660 else
2661 return DRM_FORMAT_XRGB8888;
2662 }
2663 case PLANE_CTL_FORMAT_XRGB_2101010:
2664 if (rgb_order)
2665 return DRM_FORMAT_XBGR2101010;
2666 else
2667 return DRM_FORMAT_XRGB2101010;
2668 }
2669}
2670
5724dbd1 2671static bool
f6936e29
DV
2672intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2673 struct intel_initial_plane_config *plane_config)
46f297fb
JB
2674{
2675 struct drm_device *dev = crtc->base.dev;
3badb49f 2676 struct drm_i915_private *dev_priv = to_i915(dev);
72e96d64 2677 struct i915_ggtt *ggtt = &dev_priv->ggtt;
46f297fb
JB
2678 struct drm_i915_gem_object *obj = NULL;
2679 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2d14030b 2680 struct drm_framebuffer *fb = &plane_config->fb->base;
f37b5c2b
DV
2681 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2682 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2683 PAGE_SIZE);
2684
2685 size_aligned -= base_aligned;
46f297fb 2686
ff2652ea
CW
2687 if (plane_config->size == 0)
2688 return false;
2689
3badb49f
PZ
2690 /* If the FB is too big, just don't use it since fbdev is not very
2691 * important and we should probably use that space with FBC or other
2692 * features. */
72e96d64 2693 if (size_aligned * 2 > ggtt->stolen_usable_size)
3badb49f
PZ
2694 return false;
2695
12c83d99
TU
2696 mutex_lock(&dev->struct_mutex);
2697
f37b5c2b
DV
2698 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2699 base_aligned,
2700 base_aligned,
2701 size_aligned);
12c83d99
TU
2702 if (!obj) {
2703 mutex_unlock(&dev->struct_mutex);
484b41dd 2704 return false;
12c83d99 2705 }
46f297fb 2706
3e510a8e
CW
2707 if (plane_config->tiling == I915_TILING_X)
2708 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
46f297fb 2709
6bf129df
DL
2710 mode_cmd.pixel_format = fb->pixel_format;
2711 mode_cmd.width = fb->width;
2712 mode_cmd.height = fb->height;
2713 mode_cmd.pitches[0] = fb->pitches[0];
18c5247e
DV
2714 mode_cmd.modifier[0] = fb->modifier[0];
2715 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
46f297fb 2716
6bf129df 2717 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
484b41dd 2718 &mode_cmd, obj)) {
46f297fb
JB
2719 DRM_DEBUG_KMS("intel fb init failed\n");
2720 goto out_unref_obj;
2721 }
12c83d99 2722
46f297fb 2723 mutex_unlock(&dev->struct_mutex);
484b41dd 2724
f6936e29 2725 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
484b41dd 2726 return true;
46f297fb
JB
2727
2728out_unref_obj:
f8c417cd 2729 i915_gem_object_put(obj);
46f297fb 2730 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2731 return false;
2732}
2733
5a21b665
DV
2734/* Update plane->state->fb to match plane->fb after driver-internal updates */
2735static void
2736update_state_fb(struct drm_plane *plane)
2737{
2738 if (plane->fb == plane->state->fb)
2739 return;
2740
2741 if (plane->state->fb)
2742 drm_framebuffer_unreference(plane->state->fb);
2743 plane->state->fb = plane->fb;
2744 if (plane->state->fb)
2745 drm_framebuffer_reference(plane->state->fb);
2746}
2747
5724dbd1 2748static void
f6936e29
DV
2749intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2750 struct intel_initial_plane_config *plane_config)
484b41dd
JB
2751{
2752 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 2753 struct drm_i915_private *dev_priv = to_i915(dev);
484b41dd
JB
2754 struct drm_crtc *c;
2755 struct intel_crtc *i;
2ff8fde1 2756 struct drm_i915_gem_object *obj;
88595ac9 2757 struct drm_plane *primary = intel_crtc->base.primary;
be5651f2 2758 struct drm_plane_state *plane_state = primary->state;
200757f5
MR
2759 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2760 struct intel_plane *intel_plane = to_intel_plane(primary);
0a8d8a86
MR
2761 struct intel_plane_state *intel_state =
2762 to_intel_plane_state(plane_state);
88595ac9 2763 struct drm_framebuffer *fb;
484b41dd 2764
2d14030b 2765 if (!plane_config->fb)
484b41dd
JB
2766 return;
2767
f6936e29 2768 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
88595ac9
DV
2769 fb = &plane_config->fb->base;
2770 goto valid_fb;
f55548b5 2771 }
484b41dd 2772
2d14030b 2773 kfree(plane_config->fb);
484b41dd
JB
2774
2775 /*
2776 * Failed to alloc the obj, check to see if we should share
2777 * an fb with another CRTC instead
2778 */
70e1e0ec 2779 for_each_crtc(dev, c) {
484b41dd
JB
2780 i = to_intel_crtc(c);
2781
2782 if (c == &intel_crtc->base)
2783 continue;
2784
2ff8fde1
MR
2785 if (!i->active)
2786 continue;
2787
88595ac9
DV
2788 fb = c->primary->fb;
2789 if (!fb)
484b41dd
JB
2790 continue;
2791
88595ac9 2792 obj = intel_fb_obj(fb);
058d88c4 2793 if (i915_gem_object_ggtt_offset(obj, NULL) == plane_config->base) {
88595ac9
DV
2794 drm_framebuffer_reference(fb);
2795 goto valid_fb;
484b41dd
JB
2796 }
2797 }
88595ac9 2798
200757f5
MR
2799 /*
2800 * We've failed to reconstruct the BIOS FB. Current display state
2801 * indicates that the primary plane is visible, but has a NULL FB,
2802 * which will lead to problems later if we don't fix it up. The
2803 * simplest solution is to just disable the primary plane now and
2804 * pretend the BIOS never had it enabled.
2805 */
936e71e3 2806 to_intel_plane_state(plane_state)->base.visible = false;
200757f5 2807 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
2622a081 2808 intel_pre_disable_primary_noatomic(&intel_crtc->base);
200757f5
MR
2809 intel_plane->disable_plane(primary, &intel_crtc->base);
2810
88595ac9
DV
2811 return;
2812
2813valid_fb:
f44e2659
VS
2814 plane_state->src_x = 0;
2815 plane_state->src_y = 0;
be5651f2
ML
2816 plane_state->src_w = fb->width << 16;
2817 plane_state->src_h = fb->height << 16;
2818
f44e2659
VS
2819 plane_state->crtc_x = 0;
2820 plane_state->crtc_y = 0;
be5651f2
ML
2821 plane_state->crtc_w = fb->width;
2822 plane_state->crtc_h = fb->height;
2823
936e71e3
VS
2824 intel_state->base.src.x1 = plane_state->src_x;
2825 intel_state->base.src.y1 = plane_state->src_y;
2826 intel_state->base.src.x2 = plane_state->src_x + plane_state->src_w;
2827 intel_state->base.src.y2 = plane_state->src_y + plane_state->src_h;
2828 intel_state->base.dst.x1 = plane_state->crtc_x;
2829 intel_state->base.dst.y1 = plane_state->crtc_y;
2830 intel_state->base.dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2831 intel_state->base.dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
0a8d8a86 2832
88595ac9 2833 obj = intel_fb_obj(fb);
3e510a8e 2834 if (i915_gem_object_is_tiled(obj))
88595ac9
DV
2835 dev_priv->preserve_bios_swizzle = true;
2836
be5651f2
ML
2837 drm_framebuffer_reference(fb);
2838 primary->fb = primary->state->fb = fb;
36750f28 2839 primary->crtc = primary->state->crtc = &intel_crtc->base;
36750f28 2840 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
faf5bf0a
CW
2841 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2842 &obj->frontbuffer_bits);
46f297fb
JB
2843}
2844
b63a16f6
VS
2845static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2846 unsigned int rotation)
2847{
2848 int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2849
2850 switch (fb->modifier[plane]) {
2851 case DRM_FORMAT_MOD_NONE:
2852 case I915_FORMAT_MOD_X_TILED:
2853 switch (cpp) {
2854 case 8:
2855 return 4096;
2856 case 4:
2857 case 2:
2858 case 1:
2859 return 8192;
2860 default:
2861 MISSING_CASE(cpp);
2862 break;
2863 }
2864 break;
2865 case I915_FORMAT_MOD_Y_TILED:
2866 case I915_FORMAT_MOD_Yf_TILED:
2867 switch (cpp) {
2868 case 8:
2869 return 2048;
2870 case 4:
2871 return 4096;
2872 case 2:
2873 case 1:
2874 return 8192;
2875 default:
2876 MISSING_CASE(cpp);
2877 break;
2878 }
2879 break;
2880 default:
2881 MISSING_CASE(fb->modifier[plane]);
2882 }
2883
2884 return 2048;
2885}
2886
2887static int skl_check_main_surface(struct intel_plane_state *plane_state)
2888{
2889 const struct drm_i915_private *dev_priv = to_i915(plane_state->base.plane->dev);
2890 const struct drm_framebuffer *fb = plane_state->base.fb;
2891 unsigned int rotation = plane_state->base.rotation;
cc926387
DV
2892 int x = plane_state->base.src.x1 >> 16;
2893 int y = plane_state->base.src.y1 >> 16;
2894 int w = drm_rect_width(&plane_state->base.src) >> 16;
2895 int h = drm_rect_height(&plane_state->base.src) >> 16;
b63a16f6
VS
2896 int max_width = skl_max_plane_width(fb, 0, rotation);
2897 int max_height = 4096;
8d970654 2898 u32 alignment, offset, aux_offset = plane_state->aux.offset;
b63a16f6
VS
2899
2900 if (w > max_width || h > max_height) {
2901 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2902 w, h, max_width, max_height);
2903 return -EINVAL;
2904 }
2905
2906 intel_add_fb_offsets(&x, &y, plane_state, 0);
2907 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
2908
2909 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
2910
8d970654
VS
2911 /*
2912 * AUX surface offset is specified as the distance from the
2913 * main surface offset, and it must be non-negative. Make
2914 * sure that is what we will get.
2915 */
2916 if (offset > aux_offset)
2917 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2918 offset, aux_offset & ~(alignment - 1));
2919
b63a16f6
VS
2920 /*
2921 * When using an X-tiled surface, the plane blows up
2922 * if the x offset + width exceed the stride.
2923 *
2924 * TODO: linear and Y-tiled seem fine, Yf untested,
2925 */
2926 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED) {
2927 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
2928
2929 while ((x + w) * cpp > fb->pitches[0]) {
2930 if (offset == 0) {
2931 DRM_DEBUG_KMS("Unable to find suitable display surface offset\n");
2932 return -EINVAL;
2933 }
2934
2935 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2936 offset, offset - alignment);
2937 }
2938 }
2939
2940 plane_state->main.offset = offset;
2941 plane_state->main.x = x;
2942 plane_state->main.y = y;
2943
2944 return 0;
2945}
2946
8d970654
VS
2947static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
2948{
2949 const struct drm_framebuffer *fb = plane_state->base.fb;
2950 unsigned int rotation = plane_state->base.rotation;
2951 int max_width = skl_max_plane_width(fb, 1, rotation);
2952 int max_height = 4096;
cc926387
DV
2953 int x = plane_state->base.src.x1 >> 17;
2954 int y = plane_state->base.src.y1 >> 17;
2955 int w = drm_rect_width(&plane_state->base.src) >> 17;
2956 int h = drm_rect_height(&plane_state->base.src) >> 17;
8d970654
VS
2957 u32 offset;
2958
2959 intel_add_fb_offsets(&x, &y, plane_state, 1);
2960 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
2961
2962 /* FIXME not quite sure how/if these apply to the chroma plane */
2963 if (w > max_width || h > max_height) {
2964 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
2965 w, h, max_width, max_height);
2966 return -EINVAL;
2967 }
2968
2969 plane_state->aux.offset = offset;
2970 plane_state->aux.x = x;
2971 plane_state->aux.y = y;
2972
2973 return 0;
2974}
2975
b63a16f6
VS
2976int skl_check_plane_surface(struct intel_plane_state *plane_state)
2977{
2978 const struct drm_framebuffer *fb = plane_state->base.fb;
2979 unsigned int rotation = plane_state->base.rotation;
2980 int ret;
2981
2982 /* Rotate src coordinates to match rotated GTT view */
bd2ef25d 2983 if (drm_rotation_90_or_270(rotation))
cc926387 2984 drm_rect_rotate(&plane_state->base.src,
da064b47
VS
2985 fb->width << 16, fb->height << 16,
2986 DRM_ROTATE_270);
b63a16f6 2987
8d970654
VS
2988 /*
2989 * Handle the AUX surface first since
2990 * the main surface setup depends on it.
2991 */
2992 if (fb->pixel_format == DRM_FORMAT_NV12) {
2993 ret = skl_check_nv12_aux_surface(plane_state);
2994 if (ret)
2995 return ret;
2996 } else {
2997 plane_state->aux.offset = ~0xfff;
2998 plane_state->aux.x = 0;
2999 plane_state->aux.y = 0;
3000 }
3001
b63a16f6
VS
3002 ret = skl_check_main_surface(plane_state);
3003 if (ret)
3004 return ret;
3005
3006 return 0;
3007}
3008
a8d201af
ML
3009static void i9xx_update_primary_plane(struct drm_plane *primary,
3010 const struct intel_crtc_state *crtc_state,
3011 const struct intel_plane_state *plane_state)
81255565 3012{
a8d201af 3013 struct drm_device *dev = primary->dev;
fac5e23e 3014 struct drm_i915_private *dev_priv = to_i915(dev);
a8d201af
ML
3015 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3016 struct drm_framebuffer *fb = plane_state->base.fb;
81255565 3017 int plane = intel_crtc->plane;
54ea9da8 3018 u32 linear_offset;
81255565 3019 u32 dspcntr;
f0f59a00 3020 i915_reg_t reg = DSPCNTR(plane);
8d0deca8 3021 unsigned int rotation = plane_state->base.rotation;
936e71e3
VS
3022 int x = plane_state->base.src.x1 >> 16;
3023 int y = plane_state->base.src.y1 >> 16;
c9ba6fad 3024
f45651ba
VS
3025 dspcntr = DISPPLANE_GAMMA_ENABLE;
3026
fdd508a6 3027 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
3028
3029 if (INTEL_INFO(dev)->gen < 4) {
3030 if (intel_crtc->pipe == PIPE_B)
3031 dspcntr |= DISPPLANE_SEL_PIPE_B;
3032
3033 /* pipesrc and dspsize control the size that is scaled from,
3034 * which should always be the user's requested size.
3035 */
3036 I915_WRITE(DSPSIZE(plane),
a8d201af
ML
3037 ((crtc_state->pipe_src_h - 1) << 16) |
3038 (crtc_state->pipe_src_w - 1));
f45651ba 3039 I915_WRITE(DSPPOS(plane), 0);
920a14b2 3040 } else if (IS_CHERRYVIEW(dev_priv) && plane == PLANE_B) {
c14b0485 3041 I915_WRITE(PRIMSIZE(plane),
a8d201af
ML
3042 ((crtc_state->pipe_src_h - 1) << 16) |
3043 (crtc_state->pipe_src_w - 1));
c14b0485
VS
3044 I915_WRITE(PRIMPOS(plane), 0);
3045 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 3046 }
81255565 3047
57779d06
VS
3048 switch (fb->pixel_format) {
3049 case DRM_FORMAT_C8:
81255565
JB
3050 dspcntr |= DISPPLANE_8BPP;
3051 break;
57779d06 3052 case DRM_FORMAT_XRGB1555:
57779d06 3053 dspcntr |= DISPPLANE_BGRX555;
81255565 3054 break;
57779d06
VS
3055 case DRM_FORMAT_RGB565:
3056 dspcntr |= DISPPLANE_BGRX565;
3057 break;
3058 case DRM_FORMAT_XRGB8888:
57779d06
VS
3059 dspcntr |= DISPPLANE_BGRX888;
3060 break;
3061 case DRM_FORMAT_XBGR8888:
57779d06
VS
3062 dspcntr |= DISPPLANE_RGBX888;
3063 break;
3064 case DRM_FORMAT_XRGB2101010:
57779d06
VS
3065 dspcntr |= DISPPLANE_BGRX101010;
3066 break;
3067 case DRM_FORMAT_XBGR2101010:
57779d06 3068 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
3069 break;
3070 default:
baba133a 3071 BUG();
81255565 3072 }
57779d06 3073
72618ebf
VS
3074 if (INTEL_GEN(dev_priv) >= 4 &&
3075 fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
f45651ba 3076 dspcntr |= DISPPLANE_TILED;
81255565 3077
df0cd455
VS
3078 if (rotation & DRM_ROTATE_180)
3079 dspcntr |= DISPPLANE_ROTATE_180;
3080
4ea7be2b
VS
3081 if (rotation & DRM_REFLECT_X)
3082 dspcntr |= DISPPLANE_MIRROR;
3083
9beb5fea 3084 if (IS_G4X(dev_priv))
de1aa629
VS
3085 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
3086
2949056c 3087 intel_add_fb_offsets(&x, &y, plane_state, 0);
81255565 3088
6687c906 3089 if (INTEL_INFO(dev)->gen >= 4)
c2c75131 3090 intel_crtc->dspaddr_offset =
2949056c 3091 intel_compute_tile_offset(&x, &y, plane_state, 0);
e506a0c6 3092
f22aa143 3093 if (rotation & DRM_ROTATE_180) {
df0cd455
VS
3094 x += crtc_state->pipe_src_w - 1;
3095 y += crtc_state->pipe_src_h - 1;
4ea7be2b
VS
3096 } else if (rotation & DRM_REFLECT_X) {
3097 x += crtc_state->pipe_src_w - 1;
48404c1e
SJ
3098 }
3099
2949056c 3100 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
6687c906
VS
3101
3102 if (INTEL_INFO(dev)->gen < 4)
3103 intel_crtc->dspaddr_offset = linear_offset;
3104
2db3366b
PZ
3105 intel_crtc->adjusted_x = x;
3106 intel_crtc->adjusted_y = y;
3107
48404c1e
SJ
3108 I915_WRITE(reg, dspcntr);
3109
01f2c773 3110 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 3111 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d 3112 I915_WRITE(DSPSURF(plane),
6687c906
VS
3113 intel_fb_gtt_offset(fb, rotation) +
3114 intel_crtc->dspaddr_offset);
5eddb70b 3115 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 3116 I915_WRITE(DSPLINOFF(plane), linear_offset);
bfb81049
VS
3117 } else {
3118 I915_WRITE(DSPADDR(plane),
3119 intel_fb_gtt_offset(fb, rotation) +
3120 intel_crtc->dspaddr_offset);
3121 }
5eddb70b 3122 POSTING_READ(reg);
17638cd6
JB
3123}
3124
a8d201af
ML
3125static void i9xx_disable_primary_plane(struct drm_plane *primary,
3126 struct drm_crtc *crtc)
17638cd6
JB
3127{
3128 struct drm_device *dev = crtc->dev;
fac5e23e 3129 struct drm_i915_private *dev_priv = to_i915(dev);
17638cd6 3130 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
17638cd6 3131 int plane = intel_crtc->plane;
f45651ba 3132
a8d201af
ML
3133 I915_WRITE(DSPCNTR(plane), 0);
3134 if (INTEL_INFO(dev_priv)->gen >= 4)
fdd508a6 3135 I915_WRITE(DSPSURF(plane), 0);
a8d201af
ML
3136 else
3137 I915_WRITE(DSPADDR(plane), 0);
3138 POSTING_READ(DSPCNTR(plane));
3139}
c9ba6fad 3140
a8d201af
ML
3141static void ironlake_update_primary_plane(struct drm_plane *primary,
3142 const struct intel_crtc_state *crtc_state,
3143 const struct intel_plane_state *plane_state)
3144{
3145 struct drm_device *dev = primary->dev;
fac5e23e 3146 struct drm_i915_private *dev_priv = to_i915(dev);
a8d201af
ML
3147 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3148 struct drm_framebuffer *fb = plane_state->base.fb;
a8d201af 3149 int plane = intel_crtc->plane;
54ea9da8 3150 u32 linear_offset;
a8d201af
ML
3151 u32 dspcntr;
3152 i915_reg_t reg = DSPCNTR(plane);
8d0deca8 3153 unsigned int rotation = plane_state->base.rotation;
936e71e3
VS
3154 int x = plane_state->base.src.x1 >> 16;
3155 int y = plane_state->base.src.y1 >> 16;
c9ba6fad 3156
f45651ba 3157 dspcntr = DISPPLANE_GAMMA_ENABLE;
fdd508a6 3158 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba 3159
8652744b 3160 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
f45651ba 3161 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 3162
57779d06
VS
3163 switch (fb->pixel_format) {
3164 case DRM_FORMAT_C8:
17638cd6
JB
3165 dspcntr |= DISPPLANE_8BPP;
3166 break;
57779d06
VS
3167 case DRM_FORMAT_RGB565:
3168 dspcntr |= DISPPLANE_BGRX565;
17638cd6 3169 break;
57779d06 3170 case DRM_FORMAT_XRGB8888:
57779d06
VS
3171 dspcntr |= DISPPLANE_BGRX888;
3172 break;
3173 case DRM_FORMAT_XBGR8888:
57779d06
VS
3174 dspcntr |= DISPPLANE_RGBX888;
3175 break;
3176 case DRM_FORMAT_XRGB2101010:
57779d06
VS
3177 dspcntr |= DISPPLANE_BGRX101010;
3178 break;
3179 case DRM_FORMAT_XBGR2101010:
57779d06 3180 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
3181 break;
3182 default:
baba133a 3183 BUG();
17638cd6
JB
3184 }
3185
72618ebf 3186 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
17638cd6 3187 dspcntr |= DISPPLANE_TILED;
17638cd6 3188
df0cd455
VS
3189 if (rotation & DRM_ROTATE_180)
3190 dspcntr |= DISPPLANE_ROTATE_180;
3191
8652744b 3192 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv))
1f5d76db 3193 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 3194
2949056c 3195 intel_add_fb_offsets(&x, &y, plane_state, 0);
6687c906 3196
c2c75131 3197 intel_crtc->dspaddr_offset =
2949056c 3198 intel_compute_tile_offset(&x, &y, plane_state, 0);
6687c906 3199
df0cd455
VS
3200 /* HSW+ does this automagically in hardware */
3201 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv) &&
3202 rotation & DRM_ROTATE_180) {
3203 x += crtc_state->pipe_src_w - 1;
3204 y += crtc_state->pipe_src_h - 1;
48404c1e
SJ
3205 }
3206
2949056c 3207 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
6687c906 3208
2db3366b
PZ
3209 intel_crtc->adjusted_x = x;
3210 intel_crtc->adjusted_y = y;
3211
48404c1e 3212 I915_WRITE(reg, dspcntr);
17638cd6 3213
01f2c773 3214 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d 3215 I915_WRITE(DSPSURF(plane),
6687c906
VS
3216 intel_fb_gtt_offset(fb, rotation) +
3217 intel_crtc->dspaddr_offset);
8652744b 3218 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
bc1c91eb
DL
3219 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
3220 } else {
3221 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
3222 I915_WRITE(DSPLINOFF(plane), linear_offset);
3223 }
17638cd6 3224 POSTING_READ(reg);
17638cd6
JB
3225}
3226
7b49f948
VS
3227u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
3228 uint64_t fb_modifier, uint32_t pixel_format)
b321803d 3229{
7b49f948 3230 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
b321803d 3231 return 64;
7b49f948
VS
3232 } else {
3233 int cpp = drm_format_plane_cpp(pixel_format, 0);
3234
27ba3910 3235 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
b321803d
DL
3236 }
3237}
3238
6687c906
VS
3239u32 intel_fb_gtt_offset(struct drm_framebuffer *fb,
3240 unsigned int rotation)
121920fa 3241{
6687c906 3242 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
ce7f1728 3243 struct i915_ggtt_view view;
058d88c4 3244 struct i915_vma *vma;
121920fa 3245
6687c906 3246 intel_fill_fb_ggtt_view(&view, fb, rotation);
dedf278c 3247
058d88c4
CW
3248 vma = i915_gem_object_to_ggtt(obj, &view);
3249 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
3250 view.type))
3251 return -1;
3252
bde13ebd 3253 return i915_ggtt_offset(vma);
121920fa
TU
3254}
3255
e435d6e5
ML
3256static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3257{
3258 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 3259 struct drm_i915_private *dev_priv = to_i915(dev);
e435d6e5
ML
3260
3261 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3262 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3263 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
e435d6e5
ML
3264}
3265
a1b2278e
CK
3266/*
3267 * This function detaches (aka. unbinds) unused scalers in hardware
3268 */
0583236e 3269static void skl_detach_scalers(struct intel_crtc *intel_crtc)
a1b2278e 3270{
a1b2278e
CK
3271 struct intel_crtc_scaler_state *scaler_state;
3272 int i;
3273
a1b2278e
CK
3274 scaler_state = &intel_crtc->config->scaler_state;
3275
3276 /* loop through and disable scalers that aren't in use */
3277 for (i = 0; i < intel_crtc->num_scalers; i++) {
e435d6e5
ML
3278 if (!scaler_state->scalers[i].in_use)
3279 skl_detach_scaler(intel_crtc, i);
a1b2278e
CK
3280 }
3281}
3282
d2196774
VS
3283u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3284 unsigned int rotation)
3285{
3286 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
3287 u32 stride = intel_fb_pitch(fb, plane, rotation);
3288
3289 /*
3290 * The stride is either expressed as a multiple of 64 bytes chunks for
3291 * linear buffers or in number of tiles for tiled buffers.
3292 */
bd2ef25d 3293 if (drm_rotation_90_or_270(rotation)) {
d2196774
VS
3294 int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
3295
3296 stride /= intel_tile_height(dev_priv, fb->modifier[0], cpp);
3297 } else {
3298 stride /= intel_fb_stride_alignment(dev_priv, fb->modifier[0],
3299 fb->pixel_format);
3300 }
3301
3302 return stride;
3303}
3304
6156a456 3305u32 skl_plane_ctl_format(uint32_t pixel_format)
70d21f0e 3306{
6156a456 3307 switch (pixel_format) {
d161cf7a 3308 case DRM_FORMAT_C8:
c34ce3d1 3309 return PLANE_CTL_FORMAT_INDEXED;
70d21f0e 3310 case DRM_FORMAT_RGB565:
c34ce3d1 3311 return PLANE_CTL_FORMAT_RGB_565;
70d21f0e 3312 case DRM_FORMAT_XBGR8888:
c34ce3d1 3313 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
6156a456 3314 case DRM_FORMAT_XRGB8888:
c34ce3d1 3315 return PLANE_CTL_FORMAT_XRGB_8888;
6156a456
CK
3316 /*
3317 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3318 * to be already pre-multiplied. We need to add a knob (or a different
3319 * DRM_FORMAT) for user-space to configure that.
3320 */
f75fb42a 3321 case DRM_FORMAT_ABGR8888:
c34ce3d1 3322 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
6156a456 3323 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
6156a456 3324 case DRM_FORMAT_ARGB8888:
c34ce3d1 3325 return PLANE_CTL_FORMAT_XRGB_8888 |
6156a456 3326 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
70d21f0e 3327 case DRM_FORMAT_XRGB2101010:
c34ce3d1 3328 return PLANE_CTL_FORMAT_XRGB_2101010;
70d21f0e 3329 case DRM_FORMAT_XBGR2101010:
c34ce3d1 3330 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
6156a456 3331 case DRM_FORMAT_YUYV:
c34ce3d1 3332 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
6156a456 3333 case DRM_FORMAT_YVYU:
c34ce3d1 3334 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
6156a456 3335 case DRM_FORMAT_UYVY:
c34ce3d1 3336 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
6156a456 3337 case DRM_FORMAT_VYUY:
c34ce3d1 3338 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
70d21f0e 3339 default:
4249eeef 3340 MISSING_CASE(pixel_format);
70d21f0e 3341 }
8cfcba41 3342
c34ce3d1 3343 return 0;
6156a456 3344}
70d21f0e 3345
6156a456
CK
3346u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3347{
6156a456 3348 switch (fb_modifier) {
30af77c4 3349 case DRM_FORMAT_MOD_NONE:
70d21f0e 3350 break;
30af77c4 3351 case I915_FORMAT_MOD_X_TILED:
c34ce3d1 3352 return PLANE_CTL_TILED_X;
b321803d 3353 case I915_FORMAT_MOD_Y_TILED:
c34ce3d1 3354 return PLANE_CTL_TILED_Y;
b321803d 3355 case I915_FORMAT_MOD_Yf_TILED:
c34ce3d1 3356 return PLANE_CTL_TILED_YF;
70d21f0e 3357 default:
6156a456 3358 MISSING_CASE(fb_modifier);
70d21f0e 3359 }
8cfcba41 3360
c34ce3d1 3361 return 0;
6156a456 3362}
70d21f0e 3363
6156a456
CK
3364u32 skl_plane_ctl_rotation(unsigned int rotation)
3365{
3b7a5119 3366 switch (rotation) {
31ad61e4 3367 case DRM_ROTATE_0:
6156a456 3368 break;
1e8df167
SJ
3369 /*
3370 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3371 * while i915 HW rotation is clockwise, thats why this swapping.
3372 */
31ad61e4 3373 case DRM_ROTATE_90:
1e8df167 3374 return PLANE_CTL_ROTATE_270;
31ad61e4 3375 case DRM_ROTATE_180:
c34ce3d1 3376 return PLANE_CTL_ROTATE_180;
31ad61e4 3377 case DRM_ROTATE_270:
1e8df167 3378 return PLANE_CTL_ROTATE_90;
6156a456
CK
3379 default:
3380 MISSING_CASE(rotation);
3381 }
3382
c34ce3d1 3383 return 0;
6156a456
CK
3384}
3385
a8d201af
ML
3386static void skylake_update_primary_plane(struct drm_plane *plane,
3387 const struct intel_crtc_state *crtc_state,
3388 const struct intel_plane_state *plane_state)
6156a456 3389{
a8d201af 3390 struct drm_device *dev = plane->dev;
fac5e23e 3391 struct drm_i915_private *dev_priv = to_i915(dev);
a8d201af
ML
3392 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3393 struct drm_framebuffer *fb = plane_state->base.fb;
6156a456 3394 int pipe = intel_crtc->pipe;
d2196774 3395 u32 plane_ctl;
a8d201af 3396 unsigned int rotation = plane_state->base.rotation;
d2196774 3397 u32 stride = skl_plane_stride(fb, 0, rotation);
b63a16f6 3398 u32 surf_addr = plane_state->main.offset;
a8d201af 3399 int scaler_id = plane_state->scaler_id;
b63a16f6
VS
3400 int src_x = plane_state->main.x;
3401 int src_y = plane_state->main.y;
936e71e3
VS
3402 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3403 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3404 int dst_x = plane_state->base.dst.x1;
3405 int dst_y = plane_state->base.dst.y1;
3406 int dst_w = drm_rect_width(&plane_state->base.dst);
3407 int dst_h = drm_rect_height(&plane_state->base.dst);
70d21f0e 3408
6156a456
CK
3409 plane_ctl = PLANE_CTL_ENABLE |
3410 PLANE_CTL_PIPE_GAMMA_ENABLE |
3411 PLANE_CTL_PIPE_CSC_ENABLE;
3412
3413 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3414 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
3415 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
6156a456
CK
3416 plane_ctl |= skl_plane_ctl_rotation(rotation);
3417
6687c906
VS
3418 /* Sizes are 0 based */
3419 src_w--;
3420 src_h--;
3421 dst_w--;
3422 dst_h--;
3423
4c0b8a8b
PZ
3424 intel_crtc->dspaddr_offset = surf_addr;
3425
6687c906
VS
3426 intel_crtc->adjusted_x = src_x;
3427 intel_crtc->adjusted_y = src_y;
2db3366b 3428
70d21f0e 3429 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
6687c906 3430 I915_WRITE(PLANE_OFFSET(pipe, 0), (src_y << 16) | src_x);
ef78ec94 3431 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
6687c906 3432 I915_WRITE(PLANE_SIZE(pipe, 0), (src_h << 16) | src_w);
6156a456
CK
3433
3434 if (scaler_id >= 0) {
3435 uint32_t ps_ctrl = 0;
3436
3437 WARN_ON(!dst_w || !dst_h);
3438 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3439 crtc_state->scaler_state.scalers[scaler_id].mode;
3440 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3441 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3442 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3443 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3444 I915_WRITE(PLANE_POS(pipe, 0), 0);
3445 } else {
3446 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3447 }
3448
6687c906
VS
3449 I915_WRITE(PLANE_SURF(pipe, 0),
3450 intel_fb_gtt_offset(fb, rotation) + surf_addr);
70d21f0e
DL
3451
3452 POSTING_READ(PLANE_SURF(pipe, 0));
3453}
3454
a8d201af
ML
3455static void skylake_disable_primary_plane(struct drm_plane *primary,
3456 struct drm_crtc *crtc)
17638cd6
JB
3457{
3458 struct drm_device *dev = crtc->dev;
fac5e23e 3459 struct drm_i915_private *dev_priv = to_i915(dev);
62e0fb88
L
3460 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3461 int pipe = intel_crtc->pipe;
3462
a8d201af
ML
3463 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3464 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3465 POSTING_READ(PLANE_SURF(pipe, 0));
3466}
29b9bde6 3467
a8d201af
ML
3468/* Assume fb object is pinned & idle & fenced and just update base pointers */
3469static int
3470intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3471 int x, int y, enum mode_set_atomic state)
3472{
3473 /* Support for kgdboc is disabled, this needs a major rework. */
3474 DRM_ERROR("legacy panic handler not supported any more.\n");
3475
3476 return -ENODEV;
81255565
JB
3477}
3478
5a21b665
DV
3479static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
3480{
3481 struct intel_crtc *crtc;
3482
91c8a326 3483 for_each_intel_crtc(&dev_priv->drm, crtc)
5a21b665
DV
3484 intel_finish_page_flip_cs(dev_priv, crtc->pipe);
3485}
3486
7514747d
VS
3487static void intel_update_primary_planes(struct drm_device *dev)
3488{
7514747d 3489 struct drm_crtc *crtc;
96a02917 3490
70e1e0ec 3491 for_each_crtc(dev, crtc) {
11c22da6 3492 struct intel_plane *plane = to_intel_plane(crtc->primary);
73974893
ML
3493 struct intel_plane_state *plane_state =
3494 to_intel_plane_state(plane->base.state);
11c22da6 3495
936e71e3 3496 if (plane_state->base.visible)
a8d201af
ML
3497 plane->update_plane(&plane->base,
3498 to_intel_crtc_state(crtc->state),
3499 plane_state);
73974893
ML
3500 }
3501}
3502
3503static int
3504__intel_display_resume(struct drm_device *dev,
3505 struct drm_atomic_state *state)
3506{
3507 struct drm_crtc_state *crtc_state;
3508 struct drm_crtc *crtc;
3509 int i, ret;
11c22da6 3510
73974893
ML
3511 intel_modeset_setup_hw_state(dev);
3512 i915_redisable_vga(dev);
3513
3514 if (!state)
3515 return 0;
3516
3517 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3518 /*
3519 * Force recalculation even if we restore
3520 * current state. With fast modeset this may not result
3521 * in a modeset when the state is compatible.
3522 */
3523 crtc_state->mode_changed = true;
96a02917 3524 }
73974893
ML
3525
3526 /* ignore any reset values/BIOS leftovers in the WM registers */
3527 to_intel_atomic_state(state)->skip_intermediate_wm = true;
3528
3529 ret = drm_atomic_commit(state);
3530
3531 WARN_ON(ret == -EDEADLK);
3532 return ret;
96a02917
VS
3533}
3534
4ac2ba2f
VS
3535static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3536{
ae98104b
VS
3537 return intel_has_gpu_reset(dev_priv) &&
3538 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
4ac2ba2f
VS
3539}
3540
c033666a 3541void intel_prepare_reset(struct drm_i915_private *dev_priv)
7514747d 3542{
73974893
ML
3543 struct drm_device *dev = &dev_priv->drm;
3544 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3545 struct drm_atomic_state *state;
3546 int ret;
3547
73974893
ML
3548 /*
3549 * Need mode_config.mutex so that we don't
3550 * trample ongoing ->detect() and whatnot.
3551 */
3552 mutex_lock(&dev->mode_config.mutex);
3553 drm_modeset_acquire_init(ctx, 0);
3554 while (1) {
3555 ret = drm_modeset_lock_all_ctx(dev, ctx);
3556 if (ret != -EDEADLK)
3557 break;
3558
3559 drm_modeset_backoff(ctx);
3560 }
3561
3562 /* reset doesn't touch the display, but flips might get nuked anyway, */
522a63de 3563 if (!i915.force_reset_modeset_test &&
4ac2ba2f 3564 !gpu_reset_clobbers_display(dev_priv))
7514747d
VS
3565 return;
3566
f98ce92f
VS
3567 /*
3568 * Disabling the crtcs gracefully seems nicer. Also the
3569 * g33 docs say we should at least disable all the planes.
3570 */
73974893
ML
3571 state = drm_atomic_helper_duplicate_state(dev, ctx);
3572 if (IS_ERR(state)) {
3573 ret = PTR_ERR(state);
3574 state = NULL;
3575 DRM_ERROR("Duplicating state failed with %i\n", ret);
3576 goto err;
3577 }
3578
3579 ret = drm_atomic_helper_disable_all(dev, ctx);
3580 if (ret) {
3581 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
3582 goto err;
3583 }
3584
3585 dev_priv->modeset_restore_state = state;
3586 state->acquire_ctx = ctx;
3587 return;
3588
3589err:
0853695c 3590 drm_atomic_state_put(state);
7514747d
VS
3591}
3592
c033666a 3593void intel_finish_reset(struct drm_i915_private *dev_priv)
7514747d 3594{
73974893
ML
3595 struct drm_device *dev = &dev_priv->drm;
3596 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3597 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3598 int ret;
3599
5a21b665
DV
3600 /*
3601 * Flips in the rings will be nuked by the reset,
3602 * so complete all pending flips so that user space
3603 * will get its events and not get stuck.
3604 */
3605 intel_complete_page_flips(dev_priv);
3606
73974893
ML
3607 dev_priv->modeset_restore_state = NULL;
3608
7514747d 3609 /* reset doesn't touch the display */
4ac2ba2f 3610 if (!gpu_reset_clobbers_display(dev_priv)) {
522a63de
ML
3611 if (!state) {
3612 /*
3613 * Flips in the rings have been nuked by the reset,
3614 * so update the base address of all primary
3615 * planes to the the last fb to make sure we're
3616 * showing the correct fb after a reset.
3617 *
3618 * FIXME: Atomic will make this obsolete since we won't schedule
3619 * CS-based flips (which might get lost in gpu resets) any more.
3620 */
3621 intel_update_primary_planes(dev);
3622 } else {
3623 ret = __intel_display_resume(dev, state);
3624 if (ret)
3625 DRM_ERROR("Restoring old state failed with %i\n", ret);
3626 }
73974893
ML
3627 } else {
3628 /*
3629 * The display has been reset as well,
3630 * so need a full re-initialization.
3631 */
3632 intel_runtime_pm_disable_interrupts(dev_priv);
3633 intel_runtime_pm_enable_interrupts(dev_priv);
7514747d 3634
51f59205 3635 intel_pps_unlock_regs_wa(dev_priv);
73974893 3636 intel_modeset_init_hw(dev);
7514747d 3637
73974893
ML
3638 spin_lock_irq(&dev_priv->irq_lock);
3639 if (dev_priv->display.hpd_irq_setup)
3640 dev_priv->display.hpd_irq_setup(dev_priv);
3641 spin_unlock_irq(&dev_priv->irq_lock);
7514747d 3642
73974893
ML
3643 ret = __intel_display_resume(dev, state);
3644 if (ret)
3645 DRM_ERROR("Restoring old state failed with %i\n", ret);
7514747d 3646
73974893
ML
3647 intel_hpd_init(dev_priv);
3648 }
7514747d 3649
0853695c
CW
3650 if (state)
3651 drm_atomic_state_put(state);
73974893
ML
3652 drm_modeset_drop_locks(ctx);
3653 drm_modeset_acquire_fini(ctx);
3654 mutex_unlock(&dev->mode_config.mutex);
7514747d
VS
3655}
3656
8af29b0c
CW
3657static bool abort_flip_on_reset(struct intel_crtc *crtc)
3658{
3659 struct i915_gpu_error *error = &to_i915(crtc->base.dev)->gpu_error;
3660
3661 if (i915_reset_in_progress(error))
3662 return true;
3663
3664 if (crtc->reset_count != i915_reset_count(error))
3665 return true;
3666
3667 return false;
3668}
3669
7d5e3799
CW
3670static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3671{
5a21b665
DV
3672 struct drm_device *dev = crtc->dev;
3673 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5a21b665
DV
3674 bool pending;
3675
8af29b0c 3676 if (abort_flip_on_reset(intel_crtc))
5a21b665
DV
3677 return false;
3678
3679 spin_lock_irq(&dev->event_lock);
3680 pending = to_intel_crtc(crtc)->flip_work != NULL;
3681 spin_unlock_irq(&dev->event_lock);
3682
3683 return pending;
7d5e3799
CW
3684}
3685
bfd16b2a
ML
3686static void intel_update_pipe_config(struct intel_crtc *crtc,
3687 struct intel_crtc_state *old_crtc_state)
e30e8f75
GP
3688{
3689 struct drm_device *dev = crtc->base.dev;
fac5e23e 3690 struct drm_i915_private *dev_priv = to_i915(dev);
bfd16b2a
ML
3691 struct intel_crtc_state *pipe_config =
3692 to_intel_crtc_state(crtc->base.state);
e30e8f75 3693
bfd16b2a
ML
3694 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3695 crtc->base.mode = crtc->base.state->mode;
3696
3697 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3698 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3699 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
e30e8f75
GP
3700
3701 /*
3702 * Update pipe size and adjust fitter if needed: the reason for this is
3703 * that in compute_mode_changes we check the native mode (not the pfit
3704 * mode) to see if we can flip rather than do a full mode set. In the
3705 * fastboot case, we'll flip, but if we don't update the pipesrc and
3706 * pfit state, we'll end up with a big fb scanned out into the wrong
3707 * sized surface.
e30e8f75
GP
3708 */
3709
e30e8f75 3710 I915_WRITE(PIPESRC(crtc->pipe),
bfd16b2a
ML
3711 ((pipe_config->pipe_src_w - 1) << 16) |
3712 (pipe_config->pipe_src_h - 1));
3713
3714 /* on skylake this is done by detaching scalers */
3715 if (INTEL_INFO(dev)->gen >= 9) {
3716 skl_detach_scalers(crtc);
3717
3718 if (pipe_config->pch_pfit.enabled)
3719 skylake_pfit_enable(crtc);
6e266956 3720 } else if (HAS_PCH_SPLIT(dev_priv)) {
bfd16b2a
ML
3721 if (pipe_config->pch_pfit.enabled)
3722 ironlake_pfit_enable(crtc);
3723 else if (old_crtc_state->pch_pfit.enabled)
3724 ironlake_pfit_disable(crtc, true);
e30e8f75 3725 }
e30e8f75
GP
3726}
3727
5e84e1a4
ZW
3728static void intel_fdi_normal_train(struct drm_crtc *crtc)
3729{
3730 struct drm_device *dev = crtc->dev;
fac5e23e 3731 struct drm_i915_private *dev_priv = to_i915(dev);
5e84e1a4
ZW
3732 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3733 int pipe = intel_crtc->pipe;
f0f59a00
VS
3734 i915_reg_t reg;
3735 u32 temp;
5e84e1a4
ZW
3736
3737 /* enable normal train */
3738 reg = FDI_TX_CTL(pipe);
3739 temp = I915_READ(reg);
fd6b8f43 3740 if (IS_IVYBRIDGE(dev_priv)) {
357555c0
JB
3741 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3742 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
3743 } else {
3744 temp &= ~FDI_LINK_TRAIN_NONE;
3745 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 3746 }
5e84e1a4
ZW
3747 I915_WRITE(reg, temp);
3748
3749 reg = FDI_RX_CTL(pipe);
3750 temp = I915_READ(reg);
6e266956 3751 if (HAS_PCH_CPT(dev_priv)) {
5e84e1a4
ZW
3752 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3753 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3754 } else {
3755 temp &= ~FDI_LINK_TRAIN_NONE;
3756 temp |= FDI_LINK_TRAIN_NONE;
3757 }
3758 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3759
3760 /* wait one idle pattern time */
3761 POSTING_READ(reg);
3762 udelay(1000);
357555c0
JB
3763
3764 /* IVB wants error correction enabled */
fd6b8f43 3765 if (IS_IVYBRIDGE(dev_priv))
357555c0
JB
3766 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3767 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
3768}
3769
8db9d77b
ZW
3770/* The FDI link training functions for ILK/Ibexpeak. */
3771static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3772{
3773 struct drm_device *dev = crtc->dev;
fac5e23e 3774 struct drm_i915_private *dev_priv = to_i915(dev);
8db9d77b
ZW
3775 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3776 int pipe = intel_crtc->pipe;
f0f59a00
VS
3777 i915_reg_t reg;
3778 u32 temp, tries;
8db9d77b 3779
1c8562f6 3780 /* FDI needs bits from pipe first */
0fc932b8 3781 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3782
e1a44743
AJ
3783 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3784 for train result */
5eddb70b
CW
3785 reg = FDI_RX_IMR(pipe);
3786 temp = I915_READ(reg);
e1a44743
AJ
3787 temp &= ~FDI_RX_SYMBOL_LOCK;
3788 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3789 I915_WRITE(reg, temp);
3790 I915_READ(reg);
e1a44743
AJ
3791 udelay(150);
3792
8db9d77b 3793 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3794 reg = FDI_TX_CTL(pipe);
3795 temp = I915_READ(reg);
627eb5a3 3796 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3797 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3798 temp &= ~FDI_LINK_TRAIN_NONE;
3799 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3800 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3801
5eddb70b
CW
3802 reg = FDI_RX_CTL(pipe);
3803 temp = I915_READ(reg);
8db9d77b
ZW
3804 temp &= ~FDI_LINK_TRAIN_NONE;
3805 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3806 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3807
3808 POSTING_READ(reg);
8db9d77b
ZW
3809 udelay(150);
3810
5b2adf89 3811 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3812 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3813 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3814 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3815
5eddb70b 3816 reg = FDI_RX_IIR(pipe);
e1a44743 3817 for (tries = 0; tries < 5; tries++) {
5eddb70b 3818 temp = I915_READ(reg);
8db9d77b
ZW
3819 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3820
3821 if ((temp & FDI_RX_BIT_LOCK)) {
3822 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3823 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3824 break;
3825 }
8db9d77b 3826 }
e1a44743 3827 if (tries == 5)
5eddb70b 3828 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3829
3830 /* Train 2 */
5eddb70b
CW
3831 reg = FDI_TX_CTL(pipe);
3832 temp = I915_READ(reg);
8db9d77b
ZW
3833 temp &= ~FDI_LINK_TRAIN_NONE;
3834 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3835 I915_WRITE(reg, temp);
8db9d77b 3836
5eddb70b
CW
3837 reg = FDI_RX_CTL(pipe);
3838 temp = I915_READ(reg);
8db9d77b
ZW
3839 temp &= ~FDI_LINK_TRAIN_NONE;
3840 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3841 I915_WRITE(reg, temp);
8db9d77b 3842
5eddb70b
CW
3843 POSTING_READ(reg);
3844 udelay(150);
8db9d77b 3845
5eddb70b 3846 reg = FDI_RX_IIR(pipe);
e1a44743 3847 for (tries = 0; tries < 5; tries++) {
5eddb70b 3848 temp = I915_READ(reg);
8db9d77b
ZW
3849 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3850
3851 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3852 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3853 DRM_DEBUG_KMS("FDI train 2 done.\n");
3854 break;
3855 }
8db9d77b 3856 }
e1a44743 3857 if (tries == 5)
5eddb70b 3858 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3859
3860 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3861
8db9d77b
ZW
3862}
3863
0206e353 3864static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3865 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3866 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3867 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3868 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3869};
3870
3871/* The FDI link training functions for SNB/Cougarpoint. */
3872static void gen6_fdi_link_train(struct drm_crtc *crtc)
3873{
3874 struct drm_device *dev = crtc->dev;
fac5e23e 3875 struct drm_i915_private *dev_priv = to_i915(dev);
8db9d77b
ZW
3876 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3877 int pipe = intel_crtc->pipe;
f0f59a00
VS
3878 i915_reg_t reg;
3879 u32 temp, i, retry;
8db9d77b 3880
e1a44743
AJ
3881 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3882 for train result */
5eddb70b
CW
3883 reg = FDI_RX_IMR(pipe);
3884 temp = I915_READ(reg);
e1a44743
AJ
3885 temp &= ~FDI_RX_SYMBOL_LOCK;
3886 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3887 I915_WRITE(reg, temp);
3888
3889 POSTING_READ(reg);
e1a44743
AJ
3890 udelay(150);
3891
8db9d77b 3892 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3893 reg = FDI_TX_CTL(pipe);
3894 temp = I915_READ(reg);
627eb5a3 3895 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3896 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3897 temp &= ~FDI_LINK_TRAIN_NONE;
3898 temp |= FDI_LINK_TRAIN_PATTERN_1;
3899 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3900 /* SNB-B */
3901 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3902 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3903
d74cf324
DV
3904 I915_WRITE(FDI_RX_MISC(pipe),
3905 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3906
5eddb70b
CW
3907 reg = FDI_RX_CTL(pipe);
3908 temp = I915_READ(reg);
6e266956 3909 if (HAS_PCH_CPT(dev_priv)) {
8db9d77b
ZW
3910 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3911 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3912 } else {
3913 temp &= ~FDI_LINK_TRAIN_NONE;
3914 temp |= FDI_LINK_TRAIN_PATTERN_1;
3915 }
5eddb70b
CW
3916 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3917
3918 POSTING_READ(reg);
8db9d77b
ZW
3919 udelay(150);
3920
0206e353 3921 for (i = 0; i < 4; i++) {
5eddb70b
CW
3922 reg = FDI_TX_CTL(pipe);
3923 temp = I915_READ(reg);
8db9d77b
ZW
3924 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3925 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3926 I915_WRITE(reg, temp);
3927
3928 POSTING_READ(reg);
8db9d77b
ZW
3929 udelay(500);
3930
fa37d39e
SP
3931 for (retry = 0; retry < 5; retry++) {
3932 reg = FDI_RX_IIR(pipe);
3933 temp = I915_READ(reg);
3934 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3935 if (temp & FDI_RX_BIT_LOCK) {
3936 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3937 DRM_DEBUG_KMS("FDI train 1 done.\n");
3938 break;
3939 }
3940 udelay(50);
8db9d77b 3941 }
fa37d39e
SP
3942 if (retry < 5)
3943 break;
8db9d77b
ZW
3944 }
3945 if (i == 4)
5eddb70b 3946 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3947
3948 /* Train 2 */
5eddb70b
CW
3949 reg = FDI_TX_CTL(pipe);
3950 temp = I915_READ(reg);
8db9d77b
ZW
3951 temp &= ~FDI_LINK_TRAIN_NONE;
3952 temp |= FDI_LINK_TRAIN_PATTERN_2;
5db94019 3953 if (IS_GEN6(dev_priv)) {
8db9d77b
ZW
3954 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3955 /* SNB-B */
3956 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3957 }
5eddb70b 3958 I915_WRITE(reg, temp);
8db9d77b 3959
5eddb70b
CW
3960 reg = FDI_RX_CTL(pipe);
3961 temp = I915_READ(reg);
6e266956 3962 if (HAS_PCH_CPT(dev_priv)) {
8db9d77b
ZW
3963 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3964 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3965 } else {
3966 temp &= ~FDI_LINK_TRAIN_NONE;
3967 temp |= FDI_LINK_TRAIN_PATTERN_2;
3968 }
5eddb70b
CW
3969 I915_WRITE(reg, temp);
3970
3971 POSTING_READ(reg);
8db9d77b
ZW
3972 udelay(150);
3973
0206e353 3974 for (i = 0; i < 4; i++) {
5eddb70b
CW
3975 reg = FDI_TX_CTL(pipe);
3976 temp = I915_READ(reg);
8db9d77b
ZW
3977 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3978 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3979 I915_WRITE(reg, temp);
3980
3981 POSTING_READ(reg);
8db9d77b
ZW
3982 udelay(500);
3983
fa37d39e
SP
3984 for (retry = 0; retry < 5; retry++) {
3985 reg = FDI_RX_IIR(pipe);
3986 temp = I915_READ(reg);
3987 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3988 if (temp & FDI_RX_SYMBOL_LOCK) {
3989 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3990 DRM_DEBUG_KMS("FDI train 2 done.\n");
3991 break;
3992 }
3993 udelay(50);
8db9d77b 3994 }
fa37d39e
SP
3995 if (retry < 5)
3996 break;
8db9d77b
ZW
3997 }
3998 if (i == 4)
5eddb70b 3999 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
4000
4001 DRM_DEBUG_KMS("FDI train done.\n");
4002}
4003
357555c0
JB
4004/* Manual link training for Ivy Bridge A0 parts */
4005static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
4006{
4007 struct drm_device *dev = crtc->dev;
fac5e23e 4008 struct drm_i915_private *dev_priv = to_i915(dev);
357555c0
JB
4009 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4010 int pipe = intel_crtc->pipe;
f0f59a00
VS
4011 i915_reg_t reg;
4012 u32 temp, i, j;
357555c0
JB
4013
4014 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4015 for train result */
4016 reg = FDI_RX_IMR(pipe);
4017 temp = I915_READ(reg);
4018 temp &= ~FDI_RX_SYMBOL_LOCK;
4019 temp &= ~FDI_RX_BIT_LOCK;
4020 I915_WRITE(reg, temp);
4021
4022 POSTING_READ(reg);
4023 udelay(150);
4024
01a415fd
DV
4025 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
4026 I915_READ(FDI_RX_IIR(pipe)));
4027
139ccd3f
JB
4028 /* Try each vswing and preemphasis setting twice before moving on */
4029 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
4030 /* disable first in case we need to retry */
4031 reg = FDI_TX_CTL(pipe);
4032 temp = I915_READ(reg);
4033 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
4034 temp &= ~FDI_TX_ENABLE;
4035 I915_WRITE(reg, temp);
357555c0 4036
139ccd3f
JB
4037 reg = FDI_RX_CTL(pipe);
4038 temp = I915_READ(reg);
4039 temp &= ~FDI_LINK_TRAIN_AUTO;
4040 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4041 temp &= ~FDI_RX_ENABLE;
4042 I915_WRITE(reg, temp);
357555c0 4043
139ccd3f 4044 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
4045 reg = FDI_TX_CTL(pipe);
4046 temp = I915_READ(reg);
139ccd3f 4047 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 4048 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
139ccd3f 4049 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 4050 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
4051 temp |= snb_b_fdi_train_param[j/2];
4052 temp |= FDI_COMPOSITE_SYNC;
4053 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 4054
139ccd3f
JB
4055 I915_WRITE(FDI_RX_MISC(pipe),
4056 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 4057
139ccd3f 4058 reg = FDI_RX_CTL(pipe);
357555c0 4059 temp = I915_READ(reg);
139ccd3f
JB
4060 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4061 temp |= FDI_COMPOSITE_SYNC;
4062 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 4063
139ccd3f
JB
4064 POSTING_READ(reg);
4065 udelay(1); /* should be 0.5us */
357555c0 4066
139ccd3f
JB
4067 for (i = 0; i < 4; i++) {
4068 reg = FDI_RX_IIR(pipe);
4069 temp = I915_READ(reg);
4070 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 4071
139ccd3f
JB
4072 if (temp & FDI_RX_BIT_LOCK ||
4073 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4074 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4075 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4076 i);
4077 break;
4078 }
4079 udelay(1); /* should be 0.5us */
4080 }
4081 if (i == 4) {
4082 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4083 continue;
4084 }
357555c0 4085
139ccd3f 4086 /* Train 2 */
357555c0
JB
4087 reg = FDI_TX_CTL(pipe);
4088 temp = I915_READ(reg);
139ccd3f
JB
4089 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4090 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4091 I915_WRITE(reg, temp);
4092
4093 reg = FDI_RX_CTL(pipe);
4094 temp = I915_READ(reg);
4095 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4096 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
4097 I915_WRITE(reg, temp);
4098
4099 POSTING_READ(reg);
139ccd3f 4100 udelay(2); /* should be 1.5us */
357555c0 4101
139ccd3f
JB
4102 for (i = 0; i < 4; i++) {
4103 reg = FDI_RX_IIR(pipe);
4104 temp = I915_READ(reg);
4105 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 4106
139ccd3f
JB
4107 if (temp & FDI_RX_SYMBOL_LOCK ||
4108 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4109 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4110 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4111 i);
4112 goto train_done;
4113 }
4114 udelay(2); /* should be 1.5us */
357555c0 4115 }
139ccd3f
JB
4116 if (i == 4)
4117 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 4118 }
357555c0 4119
139ccd3f 4120train_done:
357555c0
JB
4121 DRM_DEBUG_KMS("FDI train done.\n");
4122}
4123
88cefb6c 4124static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 4125{
88cefb6c 4126 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 4127 struct drm_i915_private *dev_priv = to_i915(dev);
2c07245f 4128 int pipe = intel_crtc->pipe;
f0f59a00
VS
4129 i915_reg_t reg;
4130 u32 temp;
c64e311e 4131
c98e9dcf 4132 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
4133 reg = FDI_RX_CTL(pipe);
4134 temp = I915_READ(reg);
627eb5a3 4135 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
6e3c9717 4136 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
dfd07d72 4137 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
4138 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4139
4140 POSTING_READ(reg);
c98e9dcf
JB
4141 udelay(200);
4142
4143 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
4144 temp = I915_READ(reg);
4145 I915_WRITE(reg, temp | FDI_PCDCLK);
4146
4147 POSTING_READ(reg);
c98e9dcf
JB
4148 udelay(200);
4149
20749730
PZ
4150 /* Enable CPU FDI TX PLL, always on for Ironlake */
4151 reg = FDI_TX_CTL(pipe);
4152 temp = I915_READ(reg);
4153 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4154 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 4155
20749730
PZ
4156 POSTING_READ(reg);
4157 udelay(100);
6be4a607 4158 }
0e23b99d
JB
4159}
4160
88cefb6c
DV
4161static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4162{
4163 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 4164 struct drm_i915_private *dev_priv = to_i915(dev);
88cefb6c 4165 int pipe = intel_crtc->pipe;
f0f59a00
VS
4166 i915_reg_t reg;
4167 u32 temp;
88cefb6c
DV
4168
4169 /* Switch from PCDclk to Rawclk */
4170 reg = FDI_RX_CTL(pipe);
4171 temp = I915_READ(reg);
4172 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4173
4174 /* Disable CPU FDI TX PLL */
4175 reg = FDI_TX_CTL(pipe);
4176 temp = I915_READ(reg);
4177 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4178
4179 POSTING_READ(reg);
4180 udelay(100);
4181
4182 reg = FDI_RX_CTL(pipe);
4183 temp = I915_READ(reg);
4184 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4185
4186 /* Wait for the clocks to turn off. */
4187 POSTING_READ(reg);
4188 udelay(100);
4189}
4190
0fc932b8
JB
4191static void ironlake_fdi_disable(struct drm_crtc *crtc)
4192{
4193 struct drm_device *dev = crtc->dev;
fac5e23e 4194 struct drm_i915_private *dev_priv = to_i915(dev);
0fc932b8
JB
4195 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4196 int pipe = intel_crtc->pipe;
f0f59a00
VS
4197 i915_reg_t reg;
4198 u32 temp;
0fc932b8
JB
4199
4200 /* disable CPU FDI tx and PCH FDI rx */
4201 reg = FDI_TX_CTL(pipe);
4202 temp = I915_READ(reg);
4203 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4204 POSTING_READ(reg);
4205
4206 reg = FDI_RX_CTL(pipe);
4207 temp = I915_READ(reg);
4208 temp &= ~(0x7 << 16);
dfd07d72 4209 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
4210 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4211
4212 POSTING_READ(reg);
4213 udelay(100);
4214
4215 /* Ironlake workaround, disable clock pointer after downing FDI */
6e266956 4216 if (HAS_PCH_IBX(dev_priv))
6f06ce18 4217 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
4218
4219 /* still set train pattern 1 */
4220 reg = FDI_TX_CTL(pipe);
4221 temp = I915_READ(reg);
4222 temp &= ~FDI_LINK_TRAIN_NONE;
4223 temp |= FDI_LINK_TRAIN_PATTERN_1;
4224 I915_WRITE(reg, temp);
4225
4226 reg = FDI_RX_CTL(pipe);
4227 temp = I915_READ(reg);
6e266956 4228 if (HAS_PCH_CPT(dev_priv)) {
0fc932b8
JB
4229 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4230 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4231 } else {
4232 temp &= ~FDI_LINK_TRAIN_NONE;
4233 temp |= FDI_LINK_TRAIN_PATTERN_1;
4234 }
4235 /* BPC in FDI rx is consistent with that in PIPECONF */
4236 temp &= ~(0x07 << 16);
dfd07d72 4237 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
4238 I915_WRITE(reg, temp);
4239
4240 POSTING_READ(reg);
4241 udelay(100);
4242}
4243
5dce5b93
CW
4244bool intel_has_pending_fb_unpin(struct drm_device *dev)
4245{
0f0f74bc 4246 struct drm_i915_private *dev_priv = to_i915(dev);
5dce5b93
CW
4247 struct intel_crtc *crtc;
4248
4249 /* Note that we don't need to be called with mode_config.lock here
4250 * as our list of CRTC objects is static for the lifetime of the
4251 * device and so cannot disappear as we iterate. Similarly, we can
4252 * happily treat the predicates as racy, atomic checks as userspace
4253 * cannot claim and pin a new fb without at least acquring the
4254 * struct_mutex and so serialising with us.
4255 */
d3fcc808 4256 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
4257 if (atomic_read(&crtc->unpin_work_count) == 0)
4258 continue;
4259
5a21b665 4260 if (crtc->flip_work)
0f0f74bc 4261 intel_wait_for_vblank(dev_priv, crtc->pipe);
5dce5b93
CW
4262
4263 return true;
4264 }
4265
4266 return false;
4267}
4268
5a21b665 4269static void page_flip_completed(struct intel_crtc *intel_crtc)
d6bbafa1
CW
4270{
4271 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
5a21b665
DV
4272 struct intel_flip_work *work = intel_crtc->flip_work;
4273
4274 intel_crtc->flip_work = NULL;
d6bbafa1
CW
4275
4276 if (work->event)
560ce1dc 4277 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
d6bbafa1
CW
4278
4279 drm_crtc_vblank_put(&intel_crtc->base);
4280
5a21b665 4281 wake_up_all(&dev_priv->pending_flip_queue);
143f73b3 4282 queue_work(dev_priv->wq, &work->unpin_work);
5a21b665
DV
4283
4284 trace_i915_flip_complete(intel_crtc->plane,
4285 work->pending_flip_obj);
d6bbafa1
CW
4286}
4287
5008e874 4288static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 4289{
0f91128d 4290 struct drm_device *dev = crtc->dev;
fac5e23e 4291 struct drm_i915_private *dev_priv = to_i915(dev);
5008e874 4292 long ret;
e6c3a2a6 4293
2c10d571 4294 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
5008e874
ML
4295
4296 ret = wait_event_interruptible_timeout(
4297 dev_priv->pending_flip_queue,
4298 !intel_crtc_has_pending_flip(crtc),
4299 60*HZ);
4300
4301 if (ret < 0)
4302 return ret;
4303
5a21b665
DV
4304 if (ret == 0) {
4305 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4306 struct intel_flip_work *work;
4307
4308 spin_lock_irq(&dev->event_lock);
4309 work = intel_crtc->flip_work;
4310 if (work && !is_mmio_work(work)) {
4311 WARN_ONCE(1, "Removing stuck page flip\n");
4312 page_flip_completed(intel_crtc);
4313 }
4314 spin_unlock_irq(&dev->event_lock);
4315 }
5bb61643 4316
5008e874 4317 return 0;
e6c3a2a6
CW
4318}
4319
b7076546 4320void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
060f02d8
VS
4321{
4322 u32 temp;
4323
4324 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4325
4326 mutex_lock(&dev_priv->sb_lock);
4327
4328 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4329 temp |= SBI_SSCCTL_DISABLE;
4330 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4331
4332 mutex_unlock(&dev_priv->sb_lock);
4333}
4334
e615efe4
ED
4335/* Program iCLKIP clock to the desired frequency */
4336static void lpt_program_iclkip(struct drm_crtc *crtc)
4337{
64b46a06 4338 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6e3c9717 4339 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
e615efe4
ED
4340 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4341 u32 temp;
4342
060f02d8 4343 lpt_disable_iclkip(dev_priv);
e615efe4 4344
64b46a06
VS
4345 /* The iCLK virtual clock root frequency is in MHz,
4346 * but the adjusted_mode->crtc_clock in in KHz. To get the
4347 * divisors, it is necessary to divide one by another, so we
4348 * convert the virtual clock precision to KHz here for higher
4349 * precision.
4350 */
4351 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
e615efe4
ED
4352 u32 iclk_virtual_root_freq = 172800 * 1000;
4353 u32 iclk_pi_range = 64;
64b46a06 4354 u32 desired_divisor;
e615efe4 4355
64b46a06
VS
4356 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4357 clock << auxdiv);
4358 divsel = (desired_divisor / iclk_pi_range) - 2;
4359 phaseinc = desired_divisor % iclk_pi_range;
e615efe4 4360
64b46a06
VS
4361 /*
4362 * Near 20MHz is a corner case which is
4363 * out of range for the 7-bit divisor
4364 */
4365 if (divsel <= 0x7f)
4366 break;
e615efe4
ED
4367 }
4368
4369 /* This should not happen with any sane values */
4370 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4371 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4372 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4373 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4374
4375 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 4376 clock,
e615efe4
ED
4377 auxdiv,
4378 divsel,
4379 phasedir,
4380 phaseinc);
4381
060f02d8
VS
4382 mutex_lock(&dev_priv->sb_lock);
4383
e615efe4 4384 /* Program SSCDIVINTPHASE6 */
988d6ee8 4385 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
4386 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4387 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4388 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4389 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4390 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4391 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 4392 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
4393
4394 /* Program SSCAUXDIV */
988d6ee8 4395 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
4396 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4397 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 4398 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
4399
4400 /* Enable modulator and associated divider */
988d6ee8 4401 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 4402 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 4403 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4 4404
060f02d8
VS
4405 mutex_unlock(&dev_priv->sb_lock);
4406
e615efe4
ED
4407 /* Wait for initialization time */
4408 udelay(24);
4409
4410 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4411}
4412
8802e5b6
VS
4413int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4414{
4415 u32 divsel, phaseinc, auxdiv;
4416 u32 iclk_virtual_root_freq = 172800 * 1000;
4417 u32 iclk_pi_range = 64;
4418 u32 desired_divisor;
4419 u32 temp;
4420
4421 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4422 return 0;
4423
4424 mutex_lock(&dev_priv->sb_lock);
4425
4426 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4427 if (temp & SBI_SSCCTL_DISABLE) {
4428 mutex_unlock(&dev_priv->sb_lock);
4429 return 0;
4430 }
4431
4432 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4433 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4434 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4435 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4436 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4437
4438 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4439 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4440 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4441
4442 mutex_unlock(&dev_priv->sb_lock);
4443
4444 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4445
4446 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4447 desired_divisor << auxdiv);
4448}
4449
275f01b2
DV
4450static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4451 enum pipe pch_transcoder)
4452{
4453 struct drm_device *dev = crtc->base.dev;
fac5e23e 4454 struct drm_i915_private *dev_priv = to_i915(dev);
6e3c9717 4455 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
275f01b2
DV
4456
4457 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4458 I915_READ(HTOTAL(cpu_transcoder)));
4459 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4460 I915_READ(HBLANK(cpu_transcoder)));
4461 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4462 I915_READ(HSYNC(cpu_transcoder)));
4463
4464 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4465 I915_READ(VTOTAL(cpu_transcoder)));
4466 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4467 I915_READ(VBLANK(cpu_transcoder)));
4468 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4469 I915_READ(VSYNC(cpu_transcoder)));
4470 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4471 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4472}
4473
003632d9 4474static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
1fbc0d78 4475{
fac5e23e 4476 struct drm_i915_private *dev_priv = to_i915(dev);
1fbc0d78
DV
4477 uint32_t temp;
4478
4479 temp = I915_READ(SOUTH_CHICKEN1);
003632d9 4480 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
1fbc0d78
DV
4481 return;
4482
4483 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4484 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4485
003632d9
ACO
4486 temp &= ~FDI_BC_BIFURCATION_SELECT;
4487 if (enable)
4488 temp |= FDI_BC_BIFURCATION_SELECT;
4489
4490 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
1fbc0d78
DV
4491 I915_WRITE(SOUTH_CHICKEN1, temp);
4492 POSTING_READ(SOUTH_CHICKEN1);
4493}
4494
4495static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4496{
4497 struct drm_device *dev = intel_crtc->base.dev;
1fbc0d78
DV
4498
4499 switch (intel_crtc->pipe) {
4500 case PIPE_A:
4501 break;
4502 case PIPE_B:
6e3c9717 4503 if (intel_crtc->config->fdi_lanes > 2)
003632d9 4504 cpt_set_fdi_bc_bifurcation(dev, false);
1fbc0d78 4505 else
003632d9 4506 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4507
4508 break;
4509 case PIPE_C:
003632d9 4510 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4511
4512 break;
4513 default:
4514 BUG();
4515 }
4516}
4517
c48b5305
VS
4518/* Return which DP Port should be selected for Transcoder DP control */
4519static enum port
4520intel_trans_dp_port_sel(struct drm_crtc *crtc)
4521{
4522 struct drm_device *dev = crtc->dev;
4523 struct intel_encoder *encoder;
4524
4525 for_each_encoder_on_crtc(dev, crtc, encoder) {
cca0502b 4526 if (encoder->type == INTEL_OUTPUT_DP ||
c48b5305
VS
4527 encoder->type == INTEL_OUTPUT_EDP)
4528 return enc_to_dig_port(&encoder->base)->port;
4529 }
4530
4531 return -1;
4532}
4533
f67a559d
JB
4534/*
4535 * Enable PCH resources required for PCH ports:
4536 * - PCH PLLs
4537 * - FDI training & RX/TX
4538 * - update transcoder timings
4539 * - DP transcoding bits
4540 * - transcoder
4541 */
4542static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
4543{
4544 struct drm_device *dev = crtc->dev;
fac5e23e 4545 struct drm_i915_private *dev_priv = to_i915(dev);
0e23b99d
JB
4546 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4547 int pipe = intel_crtc->pipe;
f0f59a00 4548 u32 temp;
2c07245f 4549
ab9412ba 4550 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 4551
fd6b8f43 4552 if (IS_IVYBRIDGE(dev_priv))
1fbc0d78
DV
4553 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4554
cd986abb
DV
4555 /* Write the TU size bits before fdi link training, so that error
4556 * detection works. */
4557 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4558 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4559
c98e9dcf 4560 /* For PCH output, training FDI link */
674cf967 4561 dev_priv->display.fdi_link_train(crtc);
2c07245f 4562
3ad8a208
DV
4563 /* We need to program the right clock selection before writing the pixel
4564 * mutliplier into the DPLL. */
6e266956 4565 if (HAS_PCH_CPT(dev_priv)) {
ee7b9f93 4566 u32 sel;
4b645f14 4567
c98e9dcf 4568 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
4569 temp |= TRANS_DPLL_ENABLE(pipe);
4570 sel = TRANS_DPLLB_SEL(pipe);
8106ddbd
ACO
4571 if (intel_crtc->config->shared_dpll ==
4572 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
ee7b9f93
JB
4573 temp |= sel;
4574 else
4575 temp &= ~sel;
c98e9dcf 4576 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 4577 }
5eddb70b 4578
3ad8a208
DV
4579 /* XXX: pch pll's can be enabled any time before we enable the PCH
4580 * transcoder, and we actually should do this to not upset any PCH
4581 * transcoder that already use the clock when we share it.
4582 *
4583 * Note that enable_shared_dpll tries to do the right thing, but
4584 * get_shared_dpll unconditionally resets the pll - we need that to have
4585 * the right LVDS enable sequence. */
85b3894f 4586 intel_enable_shared_dpll(intel_crtc);
3ad8a208 4587
d9b6cb56
JB
4588 /* set transcoder timing, panel must allow it */
4589 assert_panel_unlocked(dev_priv, pipe);
275f01b2 4590 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 4591
303b81e0 4592 intel_fdi_normal_train(crtc);
5e84e1a4 4593
c98e9dcf 4594 /* For PCH DP, enable TRANS_DP_CTL */
6e266956
TU
4595 if (HAS_PCH_CPT(dev_priv) &&
4596 intel_crtc_has_dp_encoder(intel_crtc->config)) {
9c4edaee
VS
4597 const struct drm_display_mode *adjusted_mode =
4598 &intel_crtc->config->base.adjusted_mode;
dfd07d72 4599 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
f0f59a00 4600 i915_reg_t reg = TRANS_DP_CTL(pipe);
5eddb70b
CW
4601 temp = I915_READ(reg);
4602 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
4603 TRANS_DP_SYNC_MASK |
4604 TRANS_DP_BPC_MASK);
e3ef4479 4605 temp |= TRANS_DP_OUTPUT_ENABLE;
9325c9f0 4606 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf 4607
9c4edaee 4608 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 4609 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
9c4edaee 4610 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 4611 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
4612
4613 switch (intel_trans_dp_port_sel(crtc)) {
c48b5305 4614 case PORT_B:
5eddb70b 4615 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf 4616 break;
c48b5305 4617 case PORT_C:
5eddb70b 4618 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf 4619 break;
c48b5305 4620 case PORT_D:
5eddb70b 4621 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
4622 break;
4623 default:
e95d41e1 4624 BUG();
32f9d658 4625 }
2c07245f 4626
5eddb70b 4627 I915_WRITE(reg, temp);
6be4a607 4628 }
b52eb4dc 4629
b8a4f404 4630 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
4631}
4632
1507e5bd
PZ
4633static void lpt_pch_enable(struct drm_crtc *crtc)
4634{
4635 struct drm_device *dev = crtc->dev;
fac5e23e 4636 struct drm_i915_private *dev_priv = to_i915(dev);
1507e5bd 4637 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 4638 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1507e5bd 4639
ab9412ba 4640 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 4641
8c52b5e8 4642 lpt_program_iclkip(crtc);
1507e5bd 4643
0540e488 4644 /* Set transcoder timing. */
275f01b2 4645 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 4646
937bb610 4647 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
4648}
4649
a1520318 4650static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57 4651{
fac5e23e 4652 struct drm_i915_private *dev_priv = to_i915(dev);
f0f59a00 4653 i915_reg_t dslreg = PIPEDSL(pipe);
d4270e57
JB
4654 u32 temp;
4655
4656 temp = I915_READ(dslreg);
4657 udelay(500);
4658 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4659 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4660 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4661 }
4662}
4663
86adf9d7
ML
4664static int
4665skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4666 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4667 int src_w, int src_h, int dst_w, int dst_h)
a1b2278e 4668{
86adf9d7
ML
4669 struct intel_crtc_scaler_state *scaler_state =
4670 &crtc_state->scaler_state;
4671 struct intel_crtc *intel_crtc =
4672 to_intel_crtc(crtc_state->base.crtc);
a1b2278e 4673 int need_scaling;
6156a456 4674
bd2ef25d 4675 need_scaling = drm_rotation_90_or_270(rotation) ?
6156a456
CK
4676 (src_h != dst_w || src_w != dst_h):
4677 (src_w != dst_w || src_h != dst_h);
a1b2278e
CK
4678
4679 /*
4680 * if plane is being disabled or scaler is no more required or force detach
4681 * - free scaler binded to this plane/crtc
4682 * - in order to do this, update crtc->scaler_usage
4683 *
4684 * Here scaler state in crtc_state is set free so that
4685 * scaler can be assigned to other user. Actual register
4686 * update to free the scaler is done in plane/panel-fit programming.
4687 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4688 */
86adf9d7 4689 if (force_detach || !need_scaling) {
a1b2278e 4690 if (*scaler_id >= 0) {
86adf9d7 4691 scaler_state->scaler_users &= ~(1 << scaler_user);
a1b2278e
CK
4692 scaler_state->scalers[*scaler_id].in_use = 0;
4693
86adf9d7
ML
4694 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4695 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4696 intel_crtc->pipe, scaler_user, *scaler_id,
a1b2278e
CK
4697 scaler_state->scaler_users);
4698 *scaler_id = -1;
4699 }
4700 return 0;
4701 }
4702
4703 /* range checks */
4704 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4705 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4706
4707 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4708 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
86adf9d7 4709 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
a1b2278e 4710 "size is out of scaler range\n",
86adf9d7 4711 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
a1b2278e
CK
4712 return -EINVAL;
4713 }
4714
86adf9d7
ML
4715 /* mark this plane as a scaler user in crtc_state */
4716 scaler_state->scaler_users |= (1 << scaler_user);
4717 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4718 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4719 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4720 scaler_state->scaler_users);
4721
4722 return 0;
4723}
4724
4725/**
4726 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4727 *
4728 * @state: crtc's scaler state
86adf9d7
ML
4729 *
4730 * Return
4731 * 0 - scaler_usage updated successfully
4732 * error - requested scaling cannot be supported or other error condition
4733 */
e435d6e5 4734int skl_update_scaler_crtc(struct intel_crtc_state *state)
86adf9d7
ML
4735{
4736 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
7c5f93b0 4737 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
86adf9d7 4738
78108b7c
VS
4739 DRM_DEBUG_KMS("Updating scaler for [CRTC:%d:%s] scaler_user index %u.%u\n",
4740 intel_crtc->base.base.id, intel_crtc->base.name,
4741 intel_crtc->pipe, SKL_CRTC_INDEX);
86adf9d7 4742
e435d6e5 4743 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
31ad61e4 4744 &state->scaler_state.scaler_id, DRM_ROTATE_0,
86adf9d7 4745 state->pipe_src_w, state->pipe_src_h,
aad941d5 4746 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
86adf9d7
ML
4747}
4748
4749/**
4750 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4751 *
4752 * @state: crtc's scaler state
86adf9d7
ML
4753 * @plane_state: atomic plane state to update
4754 *
4755 * Return
4756 * 0 - scaler_usage updated successfully
4757 * error - requested scaling cannot be supported or other error condition
4758 */
da20eabd
ML
4759static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4760 struct intel_plane_state *plane_state)
86adf9d7
ML
4761{
4762
4763 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
da20eabd
ML
4764 struct intel_plane *intel_plane =
4765 to_intel_plane(plane_state->base.plane);
86adf9d7
ML
4766 struct drm_framebuffer *fb = plane_state->base.fb;
4767 int ret;
4768
936e71e3 4769 bool force_detach = !fb || !plane_state->base.visible;
86adf9d7 4770
72660ce0
VS
4771 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d:%s] scaler_user index %u.%u\n",
4772 intel_plane->base.base.id, intel_plane->base.name,
4773 intel_crtc->pipe, drm_plane_index(&intel_plane->base));
86adf9d7
ML
4774
4775 ret = skl_update_scaler(crtc_state, force_detach,
4776 drm_plane_index(&intel_plane->base),
4777 &plane_state->scaler_id,
4778 plane_state->base.rotation,
936e71e3
VS
4779 drm_rect_width(&plane_state->base.src) >> 16,
4780 drm_rect_height(&plane_state->base.src) >> 16,
4781 drm_rect_width(&plane_state->base.dst),
4782 drm_rect_height(&plane_state->base.dst));
86adf9d7
ML
4783
4784 if (ret || plane_state->scaler_id < 0)
4785 return ret;
4786
a1b2278e 4787 /* check colorkey */
818ed961 4788 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
72660ce0
VS
4789 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4790 intel_plane->base.base.id,
4791 intel_plane->base.name);
a1b2278e
CK
4792 return -EINVAL;
4793 }
4794
4795 /* Check src format */
86adf9d7
ML
4796 switch (fb->pixel_format) {
4797 case DRM_FORMAT_RGB565:
4798 case DRM_FORMAT_XBGR8888:
4799 case DRM_FORMAT_XRGB8888:
4800 case DRM_FORMAT_ABGR8888:
4801 case DRM_FORMAT_ARGB8888:
4802 case DRM_FORMAT_XRGB2101010:
4803 case DRM_FORMAT_XBGR2101010:
4804 case DRM_FORMAT_YUYV:
4805 case DRM_FORMAT_YVYU:
4806 case DRM_FORMAT_UYVY:
4807 case DRM_FORMAT_VYUY:
4808 break;
4809 default:
72660ce0
VS
4810 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4811 intel_plane->base.base.id, intel_plane->base.name,
4812 fb->base.id, fb->pixel_format);
86adf9d7 4813 return -EINVAL;
a1b2278e
CK
4814 }
4815
a1b2278e
CK
4816 return 0;
4817}
4818
e435d6e5
ML
4819static void skylake_scaler_disable(struct intel_crtc *crtc)
4820{
4821 int i;
4822
4823 for (i = 0; i < crtc->num_scalers; i++)
4824 skl_detach_scaler(crtc, i);
4825}
4826
4827static void skylake_pfit_enable(struct intel_crtc *crtc)
bd2e244f
JB
4828{
4829 struct drm_device *dev = crtc->base.dev;
fac5e23e 4830 struct drm_i915_private *dev_priv = to_i915(dev);
bd2e244f 4831 int pipe = crtc->pipe;
a1b2278e
CK
4832 struct intel_crtc_scaler_state *scaler_state =
4833 &crtc->config->scaler_state;
4834
4835 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4836
6e3c9717 4837 if (crtc->config->pch_pfit.enabled) {
a1b2278e
CK
4838 int id;
4839
4840 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4841 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4842 return;
4843 }
4844
4845 id = scaler_state->scaler_id;
4846 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4847 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4848 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4849 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4850
4851 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
bd2e244f
JB
4852 }
4853}
4854
b074cec8
JB
4855static void ironlake_pfit_enable(struct intel_crtc *crtc)
4856{
4857 struct drm_device *dev = crtc->base.dev;
fac5e23e 4858 struct drm_i915_private *dev_priv = to_i915(dev);
b074cec8
JB
4859 int pipe = crtc->pipe;
4860
6e3c9717 4861 if (crtc->config->pch_pfit.enabled) {
b074cec8
JB
4862 /* Force use of hard-coded filter coefficients
4863 * as some pre-programmed values are broken,
4864 * e.g. x201.
4865 */
fd6b8f43 4866 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
b074cec8
JB
4867 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4868 PF_PIPE_SEL_IVB(pipe));
4869 else
4870 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
6e3c9717
ACO
4871 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4872 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
d4270e57
JB
4873 }
4874}
4875
20bc8673 4876void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4877{
cea165c3 4878 struct drm_device *dev = crtc->base.dev;
fac5e23e 4879 struct drm_i915_private *dev_priv = to_i915(dev);
d77e4531 4880
6e3c9717 4881 if (!crtc->config->ips_enabled)
d77e4531
PZ
4882 return;
4883
307e4498
ML
4884 /*
4885 * We can only enable IPS after we enable a plane and wait for a vblank
4886 * This function is called from post_plane_update, which is run after
4887 * a vblank wait.
4888 */
cea165c3 4889
d77e4531 4890 assert_plane_enabled(dev_priv, crtc->plane);
8652744b 4891 if (IS_BROADWELL(dev_priv)) {
2a114cc1
BW
4892 mutex_lock(&dev_priv->rps.hw_lock);
4893 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4894 mutex_unlock(&dev_priv->rps.hw_lock);
4895 /* Quoting Art Runyan: "its not safe to expect any particular
4896 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4897 * mailbox." Moreover, the mailbox may return a bogus state,
4898 * so we need to just enable it and continue on.
2a114cc1
BW
4899 */
4900 } else {
4901 I915_WRITE(IPS_CTL, IPS_ENABLE);
4902 /* The bit only becomes 1 in the next vblank, so this wait here
4903 * is essentially intel_wait_for_vblank. If we don't have this
4904 * and don't wait for vblanks until the end of crtc_enable, then
4905 * the HW state readout code will complain that the expected
4906 * IPS_CTL value is not the one we read. */
2ec9ba3c
CW
4907 if (intel_wait_for_register(dev_priv,
4908 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4909 50))
2a114cc1
BW
4910 DRM_ERROR("Timed out waiting for IPS enable\n");
4911 }
d77e4531
PZ
4912}
4913
20bc8673 4914void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4915{
4916 struct drm_device *dev = crtc->base.dev;
fac5e23e 4917 struct drm_i915_private *dev_priv = to_i915(dev);
d77e4531 4918
6e3c9717 4919 if (!crtc->config->ips_enabled)
d77e4531
PZ
4920 return;
4921
4922 assert_plane_enabled(dev_priv, crtc->plane);
8652744b 4923 if (IS_BROADWELL(dev_priv)) {
2a114cc1
BW
4924 mutex_lock(&dev_priv->rps.hw_lock);
4925 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4926 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130 4927 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
b85c1ecf
CW
4928 if (intel_wait_for_register(dev_priv,
4929 IPS_CTL, IPS_ENABLE, 0,
4930 42))
23d0b130 4931 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4932 } else {
2a114cc1 4933 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4934 POSTING_READ(IPS_CTL);
4935 }
d77e4531
PZ
4936
4937 /* We need to wait for a vblank before we can disable the plane. */
0f0f74bc 4938 intel_wait_for_vblank(dev_priv, crtc->pipe);
d77e4531
PZ
4939}
4940
7cac945f 4941static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
d3eedb1a 4942{
7cac945f 4943 if (intel_crtc->overlay) {
d3eedb1a 4944 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 4945 struct drm_i915_private *dev_priv = to_i915(dev);
d3eedb1a
VS
4946
4947 mutex_lock(&dev->struct_mutex);
4948 dev_priv->mm.interruptible = false;
4949 (void) intel_overlay_switch_off(intel_crtc->overlay);
4950 dev_priv->mm.interruptible = true;
4951 mutex_unlock(&dev->struct_mutex);
4952 }
4953
4954 /* Let userspace switch the overlay on again. In most cases userspace
4955 * has to recompute where to put it anyway.
4956 */
4957}
4958
87d4300a
ML
4959/**
4960 * intel_post_enable_primary - Perform operations after enabling primary plane
4961 * @crtc: the CRTC whose primary plane was just enabled
4962 *
4963 * Performs potentially sleeping operations that must be done after the primary
4964 * plane is enabled, such as updating FBC and IPS. Note that this may be
4965 * called due to an explicit primary plane update, or due to an implicit
4966 * re-enable that is caused when a sprite plane is updated to no longer
4967 * completely hide the primary plane.
4968 */
4969static void
4970intel_post_enable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4971{
4972 struct drm_device *dev = crtc->dev;
fac5e23e 4973 struct drm_i915_private *dev_priv = to_i915(dev);
a5c4d7bc
VS
4974 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4975 int pipe = intel_crtc->pipe;
a5c4d7bc 4976
87d4300a
ML
4977 /*
4978 * FIXME IPS should be fine as long as one plane is
4979 * enabled, but in practice it seems to have problems
4980 * when going from primary only to sprite only and vice
4981 * versa.
4982 */
a5c4d7bc
VS
4983 hsw_enable_ips(intel_crtc);
4984
f99d7069 4985 /*
87d4300a
ML
4986 * Gen2 reports pipe underruns whenever all planes are disabled.
4987 * So don't enable underrun reporting before at least some planes
4988 * are enabled.
4989 * FIXME: Need to fix the logic to work when we turn off all planes
4990 * but leave the pipe running.
f99d7069 4991 */
5db94019 4992 if (IS_GEN2(dev_priv))
87d4300a
ML
4993 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4994
aca7b684
VS
4995 /* Underruns don't always raise interrupts, so check manually. */
4996 intel_check_cpu_fifo_underruns(dev_priv);
4997 intel_check_pch_fifo_underruns(dev_priv);
a5c4d7bc
VS
4998}
4999
2622a081 5000/* FIXME move all this to pre_plane_update() with proper state tracking */
87d4300a
ML
5001static void
5002intel_pre_disable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
5003{
5004 struct drm_device *dev = crtc->dev;
fac5e23e 5005 struct drm_i915_private *dev_priv = to_i915(dev);
a5c4d7bc
VS
5006 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5007 int pipe = intel_crtc->pipe;
a5c4d7bc 5008
87d4300a
ML
5009 /*
5010 * Gen2 reports pipe underruns whenever all planes are disabled.
5011 * So diasble underrun reporting before all the planes get disabled.
5012 * FIXME: Need to fix the logic to work when we turn off all planes
5013 * but leave the pipe running.
5014 */
5db94019 5015 if (IS_GEN2(dev_priv))
87d4300a 5016 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
a5c4d7bc 5017
2622a081
VS
5018 /*
5019 * FIXME IPS should be fine as long as one plane is
5020 * enabled, but in practice it seems to have problems
5021 * when going from primary only to sprite only and vice
5022 * versa.
5023 */
5024 hsw_disable_ips(intel_crtc);
5025}
5026
5027/* FIXME get rid of this and use pre_plane_update */
5028static void
5029intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
5030{
5031 struct drm_device *dev = crtc->dev;
fac5e23e 5032 struct drm_i915_private *dev_priv = to_i915(dev);
2622a081
VS
5033 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5034 int pipe = intel_crtc->pipe;
5035
5036 intel_pre_disable_primary(crtc);
5037
87d4300a
ML
5038 /*
5039 * Vblank time updates from the shadow to live plane control register
5040 * are blocked if the memory self-refresh mode is active at that
5041 * moment. So to make sure the plane gets truly disabled, disable
5042 * first the self-refresh mode. The self-refresh enable bit in turn
5043 * will be checked/applied by the HW only at the next frame start
5044 * event which is after the vblank start event, so we need to have a
5045 * wait-for-vblank between disabling the plane and the pipe.
5046 */
49cff963 5047 if (HAS_GMCH_DISPLAY(dev_priv)) {
87d4300a 5048 intel_set_memory_cxsr(dev_priv, false);
262cd2e1 5049 dev_priv->wm.vlv.cxsr = false;
0f0f74bc 5050 intel_wait_for_vblank(dev_priv, pipe);
262cd2e1 5051 }
87d4300a
ML
5052}
5053
5a21b665
DV
5054static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
5055{
5056 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
5057 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5058 struct intel_crtc_state *pipe_config =
5059 to_intel_crtc_state(crtc->base.state);
5a21b665
DV
5060 struct drm_plane *primary = crtc->base.primary;
5061 struct drm_plane_state *old_pri_state =
5062 drm_atomic_get_existing_plane_state(old_state, primary);
5063
5748b6a1 5064 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
5a21b665
DV
5065
5066 crtc->wm.cxsr_allowed = true;
5067
5068 if (pipe_config->update_wm_post && pipe_config->base.active)
432081bc 5069 intel_update_watermarks(crtc);
5a21b665
DV
5070
5071 if (old_pri_state) {
5072 struct intel_plane_state *primary_state =
5073 to_intel_plane_state(primary->state);
5074 struct intel_plane_state *old_primary_state =
5075 to_intel_plane_state(old_pri_state);
5076
5077 intel_fbc_post_update(crtc);
5078
936e71e3 5079 if (primary_state->base.visible &&
5a21b665 5080 (needs_modeset(&pipe_config->base) ||
936e71e3 5081 !old_primary_state->base.visible))
5a21b665
DV
5082 intel_post_enable_primary(&crtc->base);
5083 }
5084}
5085
5c74cd73 5086static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
ac21b225 5087{
5c74cd73 5088 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
ac21b225 5089 struct drm_device *dev = crtc->base.dev;
fac5e23e 5090 struct drm_i915_private *dev_priv = to_i915(dev);
ab1d3a0e
ML
5091 struct intel_crtc_state *pipe_config =
5092 to_intel_crtc_state(crtc->base.state);
5c74cd73
ML
5093 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5094 struct drm_plane *primary = crtc->base.primary;
5095 struct drm_plane_state *old_pri_state =
5096 drm_atomic_get_existing_plane_state(old_state, primary);
5097 bool modeset = needs_modeset(&pipe_config->base);
ccf010fb
ML
5098 struct intel_atomic_state *old_intel_state =
5099 to_intel_atomic_state(old_state);
ac21b225 5100
5c74cd73
ML
5101 if (old_pri_state) {
5102 struct intel_plane_state *primary_state =
5103 to_intel_plane_state(primary->state);
5104 struct intel_plane_state *old_primary_state =
5105 to_intel_plane_state(old_pri_state);
5106
faf68d92 5107 intel_fbc_pre_update(crtc, pipe_config, primary_state);
31ae71fc 5108
936e71e3
VS
5109 if (old_primary_state->base.visible &&
5110 (modeset || !primary_state->base.visible))
5c74cd73
ML
5111 intel_pre_disable_primary(&crtc->base);
5112 }
852eb00d 5113
49cff963 5114 if (pipe_config->disable_cxsr && HAS_GMCH_DISPLAY(dev_priv)) {
852eb00d 5115 crtc->wm.cxsr_allowed = false;
2dfd178d 5116
2622a081
VS
5117 /*
5118 * Vblank time updates from the shadow to live plane control register
5119 * are blocked if the memory self-refresh mode is active at that
5120 * moment. So to make sure the plane gets truly disabled, disable
5121 * first the self-refresh mode. The self-refresh enable bit in turn
5122 * will be checked/applied by the HW only at the next frame start
5123 * event which is after the vblank start event, so we need to have a
5124 * wait-for-vblank between disabling the plane and the pipe.
5125 */
5126 if (old_crtc_state->base.active) {
2dfd178d 5127 intel_set_memory_cxsr(dev_priv, false);
2622a081 5128 dev_priv->wm.vlv.cxsr = false;
0f0f74bc 5129 intel_wait_for_vblank(dev_priv, crtc->pipe);
2622a081 5130 }
852eb00d 5131 }
92826fcd 5132
ed4a6a7c
MR
5133 /*
5134 * IVB workaround: must disable low power watermarks for at least
5135 * one frame before enabling scaling. LP watermarks can be re-enabled
5136 * when scaling is disabled.
5137 *
5138 * WaCxSRDisabledForSpriteScaling:ivb
5139 */
5140 if (pipe_config->disable_lp_wm) {
5141 ilk_disable_lp_wm(dev);
0f0f74bc 5142 intel_wait_for_vblank(dev_priv, crtc->pipe);
ed4a6a7c
MR
5143 }
5144
5145 /*
5146 * If we're doing a modeset, we're done. No need to do any pre-vblank
5147 * watermark programming here.
5148 */
5149 if (needs_modeset(&pipe_config->base))
5150 return;
5151
5152 /*
5153 * For platforms that support atomic watermarks, program the
5154 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5155 * will be the intermediate values that are safe for both pre- and
5156 * post- vblank; when vblank happens, the 'active' values will be set
5157 * to the final 'target' values and we'll do this again to get the
5158 * optimal watermarks. For gen9+ platforms, the values we program here
5159 * will be the final target values which will get automatically latched
5160 * at vblank time; no further programming will be necessary.
5161 *
5162 * If a platform hasn't been transitioned to atomic watermarks yet,
5163 * we'll continue to update watermarks the old way, if flags tell
5164 * us to.
5165 */
5166 if (dev_priv->display.initial_watermarks != NULL)
ccf010fb
ML
5167 dev_priv->display.initial_watermarks(old_intel_state,
5168 pipe_config);
caed361d 5169 else if (pipe_config->update_wm_pre)
432081bc 5170 intel_update_watermarks(crtc);
ac21b225
ML
5171}
5172
d032ffa0 5173static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
87d4300a
ML
5174{
5175 struct drm_device *dev = crtc->dev;
5176 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
d032ffa0 5177 struct drm_plane *p;
87d4300a
ML
5178 int pipe = intel_crtc->pipe;
5179
7cac945f 5180 intel_crtc_dpms_overlay_disable(intel_crtc);
27321ae8 5181
d032ffa0
ML
5182 drm_for_each_plane_mask(p, dev, plane_mask)
5183 to_intel_plane(p)->disable_plane(p, crtc);
f98551ae 5184
f99d7069
DV
5185 /*
5186 * FIXME: Once we grow proper nuclear flip support out of this we need
5187 * to compute the mask of flip planes precisely. For the time being
5188 * consider this a flip to a NULL plane.
5189 */
5748b6a1 5190 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
5191}
5192
fb1c98b1 5193static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
fd6bbda9 5194 struct intel_crtc_state *crtc_state,
fb1c98b1
ML
5195 struct drm_atomic_state *old_state)
5196{
5197 struct drm_connector_state *old_conn_state;
5198 struct drm_connector *conn;
5199 int i;
5200
5201 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5202 struct drm_connector_state *conn_state = conn->state;
5203 struct intel_encoder *encoder =
5204 to_intel_encoder(conn_state->best_encoder);
5205
5206 if (conn_state->crtc != crtc)
5207 continue;
5208
5209 if (encoder->pre_pll_enable)
fd6bbda9 5210 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
fb1c98b1
ML
5211 }
5212}
5213
5214static void intel_encoders_pre_enable(struct drm_crtc *crtc,
fd6bbda9 5215 struct intel_crtc_state *crtc_state,
fb1c98b1
ML
5216 struct drm_atomic_state *old_state)
5217{
5218 struct drm_connector_state *old_conn_state;
5219 struct drm_connector *conn;
5220 int i;
5221
5222 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5223 struct drm_connector_state *conn_state = conn->state;
5224 struct intel_encoder *encoder =
5225 to_intel_encoder(conn_state->best_encoder);
5226
5227 if (conn_state->crtc != crtc)
5228 continue;
5229
5230 if (encoder->pre_enable)
fd6bbda9 5231 encoder->pre_enable(encoder, crtc_state, conn_state);
fb1c98b1
ML
5232 }
5233}
5234
5235static void intel_encoders_enable(struct drm_crtc *crtc,
fd6bbda9 5236 struct intel_crtc_state *crtc_state,
fb1c98b1
ML
5237 struct drm_atomic_state *old_state)
5238{
5239 struct drm_connector_state *old_conn_state;
5240 struct drm_connector *conn;
5241 int i;
5242
5243 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5244 struct drm_connector_state *conn_state = conn->state;
5245 struct intel_encoder *encoder =
5246 to_intel_encoder(conn_state->best_encoder);
5247
5248 if (conn_state->crtc != crtc)
5249 continue;
5250
fd6bbda9 5251 encoder->enable(encoder, crtc_state, conn_state);
fb1c98b1
ML
5252 intel_opregion_notify_encoder(encoder, true);
5253 }
5254}
5255
5256static void intel_encoders_disable(struct drm_crtc *crtc,
fd6bbda9 5257 struct intel_crtc_state *old_crtc_state,
fb1c98b1
ML
5258 struct drm_atomic_state *old_state)
5259{
5260 struct drm_connector_state *old_conn_state;
5261 struct drm_connector *conn;
5262 int i;
5263
5264 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5265 struct intel_encoder *encoder =
5266 to_intel_encoder(old_conn_state->best_encoder);
5267
5268 if (old_conn_state->crtc != crtc)
5269 continue;
5270
5271 intel_opregion_notify_encoder(encoder, false);
fd6bbda9 5272 encoder->disable(encoder, old_crtc_state, old_conn_state);
fb1c98b1
ML
5273 }
5274}
5275
5276static void intel_encoders_post_disable(struct drm_crtc *crtc,
fd6bbda9 5277 struct intel_crtc_state *old_crtc_state,
fb1c98b1
ML
5278 struct drm_atomic_state *old_state)
5279{
5280 struct drm_connector_state *old_conn_state;
5281 struct drm_connector *conn;
5282 int i;
5283
5284 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5285 struct intel_encoder *encoder =
5286 to_intel_encoder(old_conn_state->best_encoder);
5287
5288 if (old_conn_state->crtc != crtc)
5289 continue;
5290
5291 if (encoder->post_disable)
fd6bbda9 5292 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
fb1c98b1
ML
5293 }
5294}
5295
5296static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
fd6bbda9 5297 struct intel_crtc_state *old_crtc_state,
fb1c98b1
ML
5298 struct drm_atomic_state *old_state)
5299{
5300 struct drm_connector_state *old_conn_state;
5301 struct drm_connector *conn;
5302 int i;
5303
5304 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5305 struct intel_encoder *encoder =
5306 to_intel_encoder(old_conn_state->best_encoder);
5307
5308 if (old_conn_state->crtc != crtc)
5309 continue;
5310
5311 if (encoder->post_pll_disable)
fd6bbda9 5312 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
fb1c98b1
ML
5313 }
5314}
5315
4a806558
ML
5316static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5317 struct drm_atomic_state *old_state)
f67a559d 5318{
4a806558 5319 struct drm_crtc *crtc = pipe_config->base.crtc;
f67a559d 5320 struct drm_device *dev = crtc->dev;
fac5e23e 5321 struct drm_i915_private *dev_priv = to_i915(dev);
f67a559d
JB
5322 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5323 int pipe = intel_crtc->pipe;
ccf010fb
ML
5324 struct intel_atomic_state *old_intel_state =
5325 to_intel_atomic_state(old_state);
f67a559d 5326
53d9f4e9 5327 if (WARN_ON(intel_crtc->active))
f67a559d
JB
5328 return;
5329
b2c0593a
VS
5330 /*
5331 * Sometimes spurious CPU pipe underruns happen during FDI
5332 * training, at least with VGA+HDMI cloning. Suppress them.
5333 *
5334 * On ILK we get an occasional spurious CPU pipe underruns
5335 * between eDP port A enable and vdd enable. Also PCH port
5336 * enable seems to result in the occasional CPU pipe underrun.
5337 *
5338 * Spurious PCH underruns also occur during PCH enabling.
5339 */
5340 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5341 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
81b088ca
VS
5342 if (intel_crtc->config->has_pch_encoder)
5343 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5344
6e3c9717 5345 if (intel_crtc->config->has_pch_encoder)
b14b1055
DV
5346 intel_prepare_shared_dpll(intel_crtc);
5347
37a5650b 5348 if (intel_crtc_has_dp_encoder(intel_crtc->config))
fe3cd48d 5349 intel_dp_set_m_n(intel_crtc, M1_N1);
29407aab
DV
5350
5351 intel_set_pipe_timings(intel_crtc);
bc58be60 5352 intel_set_pipe_src_size(intel_crtc);
29407aab 5353
6e3c9717 5354 if (intel_crtc->config->has_pch_encoder) {
29407aab 5355 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 5356 &intel_crtc->config->fdi_m_n, NULL);
29407aab
DV
5357 }
5358
5359 ironlake_set_pipeconf(crtc);
5360
f67a559d 5361 intel_crtc->active = true;
8664281b 5362
fd6bbda9 5363 intel_encoders_pre_enable(crtc, pipe_config, old_state);
f67a559d 5364
6e3c9717 5365 if (intel_crtc->config->has_pch_encoder) {
fff367c7
DV
5366 /* Note: FDI PLL enabling _must_ be done before we enable the
5367 * cpu pipes, hence this is separate from all the other fdi/pch
5368 * enabling. */
88cefb6c 5369 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
5370 } else {
5371 assert_fdi_tx_disabled(dev_priv, pipe);
5372 assert_fdi_rx_disabled(dev_priv, pipe);
5373 }
f67a559d 5374
b074cec8 5375 ironlake_pfit_enable(intel_crtc);
f67a559d 5376
9c54c0dd
JB
5377 /*
5378 * On ILK+ LUT must be loaded before the pipe is running but with
5379 * clocks enabled
5380 */
b95c5321 5381 intel_color_load_luts(&pipe_config->base);
9c54c0dd 5382
1d5bf5d9 5383 if (dev_priv->display.initial_watermarks != NULL)
ccf010fb 5384 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
e1fdc473 5385 intel_enable_pipe(intel_crtc);
f67a559d 5386
6e3c9717 5387 if (intel_crtc->config->has_pch_encoder)
f67a559d 5388 ironlake_pch_enable(crtc);
c98e9dcf 5389
f9b61ff6
DV
5390 assert_vblank_disabled(crtc);
5391 drm_crtc_vblank_on(crtc);
5392
fd6bbda9 5393 intel_encoders_enable(crtc, pipe_config, old_state);
61b77ddd 5394
6e266956 5395 if (HAS_PCH_CPT(dev_priv))
a1520318 5396 cpt_verify_modeset(dev, intel_crtc->pipe);
37ca8d4c
VS
5397
5398 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5399 if (intel_crtc->config->has_pch_encoder)
0f0f74bc 5400 intel_wait_for_vblank(dev_priv, pipe);
b2c0593a 5401 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
37ca8d4c 5402 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607
JB
5403}
5404
42db64ef
PZ
5405/* IPS only exists on ULT machines and is tied to pipe A. */
5406static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5407{
50a0bc90 5408 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
42db64ef
PZ
5409}
5410
4a806558
ML
5411static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5412 struct drm_atomic_state *old_state)
4f771f10 5413{
4a806558 5414 struct drm_crtc *crtc = pipe_config->base.crtc;
4f771f10 5415 struct drm_device *dev = crtc->dev;
fac5e23e 5416 struct drm_i915_private *dev_priv = to_i915(dev);
4f771f10 5417 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
99d736a2 5418 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4d1de975 5419 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ccf010fb
ML
5420 struct intel_atomic_state *old_intel_state =
5421 to_intel_atomic_state(old_state);
4f771f10 5422
53d9f4e9 5423 if (WARN_ON(intel_crtc->active))
4f771f10
PZ
5424 return;
5425
81b088ca
VS
5426 if (intel_crtc->config->has_pch_encoder)
5427 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5428 false);
5429
fd6bbda9 5430 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
95a7a2ae 5431
8106ddbd 5432 if (intel_crtc->config->shared_dpll)
df8ad70c
DV
5433 intel_enable_shared_dpll(intel_crtc);
5434
37a5650b 5435 if (intel_crtc_has_dp_encoder(intel_crtc->config))
fe3cd48d 5436 intel_dp_set_m_n(intel_crtc, M1_N1);
229fca97 5437
d7edc4e5 5438 if (!transcoder_is_dsi(cpu_transcoder))
4d1de975
JN
5439 intel_set_pipe_timings(intel_crtc);
5440
bc58be60 5441 intel_set_pipe_src_size(intel_crtc);
229fca97 5442
4d1de975
JN
5443 if (cpu_transcoder != TRANSCODER_EDP &&
5444 !transcoder_is_dsi(cpu_transcoder)) {
5445 I915_WRITE(PIPE_MULT(cpu_transcoder),
6e3c9717 5446 intel_crtc->config->pixel_multiplier - 1);
ebb69c95
CT
5447 }
5448
6e3c9717 5449 if (intel_crtc->config->has_pch_encoder) {
229fca97 5450 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 5451 &intel_crtc->config->fdi_m_n, NULL);
229fca97
DV
5452 }
5453
d7edc4e5 5454 if (!transcoder_is_dsi(cpu_transcoder))
4d1de975
JN
5455 haswell_set_pipeconf(crtc);
5456
391bf048 5457 haswell_set_pipemisc(crtc);
229fca97 5458
b95c5321 5459 intel_color_set_csc(&pipe_config->base);
229fca97 5460
4f771f10 5461 intel_crtc->active = true;
8664281b 5462
6b698516
DV
5463 if (intel_crtc->config->has_pch_encoder)
5464 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5465 else
5466 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5467
fd6bbda9 5468 intel_encoders_pre_enable(crtc, pipe_config, old_state);
4f771f10 5469
d2d65408 5470 if (intel_crtc->config->has_pch_encoder)
4fe9467d 5471 dev_priv->display.fdi_link_train(crtc);
4fe9467d 5472
d7edc4e5 5473 if (!transcoder_is_dsi(cpu_transcoder))
7d4aefd0 5474 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 5475
1c132b44 5476 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5477 skylake_pfit_enable(intel_crtc);
ff6d9f55 5478 else
1c132b44 5479 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
5480
5481 /*
5482 * On ILK+ LUT must be loaded before the pipe is running but with
5483 * clocks enabled
5484 */
b95c5321 5485 intel_color_load_luts(&pipe_config->base);
4f771f10 5486
1f544388 5487 intel_ddi_set_pipe_settings(crtc);
d7edc4e5 5488 if (!transcoder_is_dsi(cpu_transcoder))
7d4aefd0 5489 intel_ddi_enable_transcoder_func(crtc);
4f771f10 5490
1d5bf5d9 5491 if (dev_priv->display.initial_watermarks != NULL)
ccf010fb
ML
5492 dev_priv->display.initial_watermarks(old_intel_state,
5493 pipe_config);
1d5bf5d9 5494 else
432081bc 5495 intel_update_watermarks(intel_crtc);
4d1de975
JN
5496
5497 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
d7edc4e5 5498 if (!transcoder_is_dsi(cpu_transcoder))
4d1de975 5499 intel_enable_pipe(intel_crtc);
42db64ef 5500
6e3c9717 5501 if (intel_crtc->config->has_pch_encoder)
1507e5bd 5502 lpt_pch_enable(crtc);
4f771f10 5503
0037071d 5504 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
0e32b39c
DA
5505 intel_ddi_set_vc_payload_alloc(crtc, true);
5506
f9b61ff6
DV
5507 assert_vblank_disabled(crtc);
5508 drm_crtc_vblank_on(crtc);
5509
fd6bbda9 5510 intel_encoders_enable(crtc, pipe_config, old_state);
4f771f10 5511
6b698516 5512 if (intel_crtc->config->has_pch_encoder) {
0f0f74bc
VS
5513 intel_wait_for_vblank(dev_priv, pipe);
5514 intel_wait_for_vblank(dev_priv, pipe);
6b698516 5515 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
d2d65408
VS
5516 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5517 true);
6b698516 5518 }
d2d65408 5519
e4916946
PZ
5520 /* If we change the relative order between pipe/planes enabling, we need
5521 * to change the workaround. */
99d736a2 5522 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
772c2a51 5523 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
0f0f74bc
VS
5524 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5525 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
99d736a2 5526 }
4f771f10
PZ
5527}
5528
bfd16b2a 5529static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
3f8dce3a
DV
5530{
5531 struct drm_device *dev = crtc->base.dev;
fac5e23e 5532 struct drm_i915_private *dev_priv = to_i915(dev);
3f8dce3a
DV
5533 int pipe = crtc->pipe;
5534
5535 /* To avoid upsetting the power well on haswell only disable the pfit if
5536 * it's in use. The hw state code will make sure we get this right. */
bfd16b2a 5537 if (force || crtc->config->pch_pfit.enabled) {
3f8dce3a
DV
5538 I915_WRITE(PF_CTL(pipe), 0);
5539 I915_WRITE(PF_WIN_POS(pipe), 0);
5540 I915_WRITE(PF_WIN_SZ(pipe), 0);
5541 }
5542}
5543
4a806558
ML
5544static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5545 struct drm_atomic_state *old_state)
6be4a607 5546{
4a806558 5547 struct drm_crtc *crtc = old_crtc_state->base.crtc;
6be4a607 5548 struct drm_device *dev = crtc->dev;
fac5e23e 5549 struct drm_i915_private *dev_priv = to_i915(dev);
6be4a607
JB
5550 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5551 int pipe = intel_crtc->pipe;
b52eb4dc 5552
b2c0593a
VS
5553 /*
5554 * Sometimes spurious CPU pipe underruns happen when the
5555 * pipe is already disabled, but FDI RX/TX is still enabled.
5556 * Happens at least with VGA+HDMI cloning. Suppress them.
5557 */
5558 if (intel_crtc->config->has_pch_encoder) {
5559 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
37ca8d4c 5560 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
b2c0593a 5561 }
37ca8d4c 5562
fd6bbda9 5563 intel_encoders_disable(crtc, old_crtc_state, old_state);
ea9d758d 5564
f9b61ff6
DV
5565 drm_crtc_vblank_off(crtc);
5566 assert_vblank_disabled(crtc);
5567
575f7ab7 5568 intel_disable_pipe(intel_crtc);
32f9d658 5569
bfd16b2a 5570 ironlake_pfit_disable(intel_crtc, false);
2c07245f 5571
b2c0593a 5572 if (intel_crtc->config->has_pch_encoder)
5a74f70a
VS
5573 ironlake_fdi_disable(crtc);
5574
fd6bbda9 5575 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
2c07245f 5576
6e3c9717 5577 if (intel_crtc->config->has_pch_encoder) {
d925c59a 5578 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 5579
6e266956 5580 if (HAS_PCH_CPT(dev_priv)) {
f0f59a00
VS
5581 i915_reg_t reg;
5582 u32 temp;
5583
d925c59a
DV
5584 /* disable TRANS_DP_CTL */
5585 reg = TRANS_DP_CTL(pipe);
5586 temp = I915_READ(reg);
5587 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5588 TRANS_DP_PORT_SEL_MASK);
5589 temp |= TRANS_DP_PORT_SEL_NONE;
5590 I915_WRITE(reg, temp);
5591
5592 /* disable DPLL_SEL */
5593 temp = I915_READ(PCH_DPLL_SEL);
11887397 5594 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 5595 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 5596 }
e3421a18 5597
d925c59a
DV
5598 ironlake_fdi_pll_disable(intel_crtc);
5599 }
81b088ca 5600
b2c0593a 5601 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
81b088ca 5602 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607 5603}
1b3c7a47 5604
4a806558
ML
5605static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5606 struct drm_atomic_state *old_state)
ee7b9f93 5607{
4a806558 5608 struct drm_crtc *crtc = old_crtc_state->base.crtc;
4f771f10 5609 struct drm_device *dev = crtc->dev;
fac5e23e 5610 struct drm_i915_private *dev_priv = to_i915(dev);
ee7b9f93 5611 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 5612 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee7b9f93 5613
d2d65408
VS
5614 if (intel_crtc->config->has_pch_encoder)
5615 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5616 false);
5617
fd6bbda9 5618 intel_encoders_disable(crtc, old_crtc_state, old_state);
4f771f10 5619
f9b61ff6
DV
5620 drm_crtc_vblank_off(crtc);
5621 assert_vblank_disabled(crtc);
5622
4d1de975 5623 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
d7edc4e5 5624 if (!transcoder_is_dsi(cpu_transcoder))
4d1de975 5625 intel_disable_pipe(intel_crtc);
4f771f10 5626
0037071d 5627 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
a4bf214f
VS
5628 intel_ddi_set_vc_payload_alloc(crtc, false);
5629
d7edc4e5 5630 if (!transcoder_is_dsi(cpu_transcoder))
7d4aefd0 5631 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 5632
1c132b44 5633 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5634 skylake_scaler_disable(intel_crtc);
ff6d9f55 5635 else
bfd16b2a 5636 ironlake_pfit_disable(intel_crtc, false);
4f771f10 5637
d7edc4e5 5638 if (!transcoder_is_dsi(cpu_transcoder))
7d4aefd0 5639 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 5640
fd6bbda9 5641 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
81b088ca 5642
b7076546 5643 if (old_crtc_state->has_pch_encoder)
81b088ca
VS
5644 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5645 true);
4f771f10
PZ
5646}
5647
2dd24552
JB
5648static void i9xx_pfit_enable(struct intel_crtc *crtc)
5649{
5650 struct drm_device *dev = crtc->base.dev;
fac5e23e 5651 struct drm_i915_private *dev_priv = to_i915(dev);
6e3c9717 5652 struct intel_crtc_state *pipe_config = crtc->config;
2dd24552 5653
681a8504 5654 if (!pipe_config->gmch_pfit.control)
2dd24552
JB
5655 return;
5656
2dd24552 5657 /*
c0b03411
DV
5658 * The panel fitter should only be adjusted whilst the pipe is disabled,
5659 * according to register description and PRM.
2dd24552 5660 */
c0b03411
DV
5661 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5662 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 5663
b074cec8
JB
5664 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5665 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
5666
5667 /* Border color in case we don't scale up to the full screen. Black by
5668 * default, change to something else for debugging. */
5669 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
5670}
5671
d05410f9
DA
5672static enum intel_display_power_domain port_to_power_domain(enum port port)
5673{
5674 switch (port) {
5675 case PORT_A:
6331a704 5676 return POWER_DOMAIN_PORT_DDI_A_LANES;
d05410f9 5677 case PORT_B:
6331a704 5678 return POWER_DOMAIN_PORT_DDI_B_LANES;
d05410f9 5679 case PORT_C:
6331a704 5680 return POWER_DOMAIN_PORT_DDI_C_LANES;
d05410f9 5681 case PORT_D:
6331a704 5682 return POWER_DOMAIN_PORT_DDI_D_LANES;
d8e19f99 5683 case PORT_E:
6331a704 5684 return POWER_DOMAIN_PORT_DDI_E_LANES;
d05410f9 5685 default:
b9fec167 5686 MISSING_CASE(port);
d05410f9
DA
5687 return POWER_DOMAIN_PORT_OTHER;
5688 }
5689}
5690
25f78f58
VS
5691static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5692{
5693 switch (port) {
5694 case PORT_A:
5695 return POWER_DOMAIN_AUX_A;
5696 case PORT_B:
5697 return POWER_DOMAIN_AUX_B;
5698 case PORT_C:
5699 return POWER_DOMAIN_AUX_C;
5700 case PORT_D:
5701 return POWER_DOMAIN_AUX_D;
5702 case PORT_E:
5703 /* FIXME: Check VBT for actual wiring of PORT E */
5704 return POWER_DOMAIN_AUX_D;
5705 default:
b9fec167 5706 MISSING_CASE(port);
25f78f58
VS
5707 return POWER_DOMAIN_AUX_A;
5708 }
5709}
5710
319be8ae
ID
5711enum intel_display_power_domain
5712intel_display_port_power_domain(struct intel_encoder *intel_encoder)
5713{
4f8036a2 5714 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
319be8ae
ID
5715 struct intel_digital_port *intel_dig_port;
5716
5717 switch (intel_encoder->type) {
5718 case INTEL_OUTPUT_UNKNOWN:
5719 /* Only DDI platforms should ever use this output type */
4f8036a2 5720 WARN_ON_ONCE(!HAS_DDI(dev_priv));
cca0502b 5721 case INTEL_OUTPUT_DP:
319be8ae
ID
5722 case INTEL_OUTPUT_HDMI:
5723 case INTEL_OUTPUT_EDP:
5724 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 5725 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
5726 case INTEL_OUTPUT_DP_MST:
5727 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5728 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
5729 case INTEL_OUTPUT_ANALOG:
5730 return POWER_DOMAIN_PORT_CRT;
5731 case INTEL_OUTPUT_DSI:
5732 return POWER_DOMAIN_PORT_DSI;
5733 default:
5734 return POWER_DOMAIN_PORT_OTHER;
5735 }
5736}
5737
25f78f58
VS
5738enum intel_display_power_domain
5739intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5740{
4f8036a2 5741 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
25f78f58
VS
5742 struct intel_digital_port *intel_dig_port;
5743
5744 switch (intel_encoder->type) {
5745 case INTEL_OUTPUT_UNKNOWN:
651174a4
ID
5746 case INTEL_OUTPUT_HDMI:
5747 /*
5748 * Only DDI platforms should ever use these output types.
5749 * We can get here after the HDMI detect code has already set
5750 * the type of the shared encoder. Since we can't be sure
5751 * what's the status of the given connectors, play safe and
5752 * run the DP detection too.
5753 */
4f8036a2 5754 WARN_ON_ONCE(!HAS_DDI(dev_priv));
cca0502b 5755 case INTEL_OUTPUT_DP:
25f78f58
VS
5756 case INTEL_OUTPUT_EDP:
5757 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5758 return port_to_aux_power_domain(intel_dig_port->port);
5759 case INTEL_OUTPUT_DP_MST:
5760 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5761 return port_to_aux_power_domain(intel_dig_port->port);
5762 default:
b9fec167 5763 MISSING_CASE(intel_encoder->type);
25f78f58
VS
5764 return POWER_DOMAIN_AUX_A;
5765 }
5766}
5767
74bff5f9
ML
5768static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5769 struct intel_crtc_state *crtc_state)
77d22dca 5770{
319be8ae 5771 struct drm_device *dev = crtc->dev;
74bff5f9 5772 struct drm_encoder *encoder;
319be8ae
ID
5773 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5774 enum pipe pipe = intel_crtc->pipe;
77d22dca 5775 unsigned long mask;
74bff5f9 5776 enum transcoder transcoder = crtc_state->cpu_transcoder;
77d22dca 5777
74bff5f9 5778 if (!crtc_state->base.active)
292b990e
ML
5779 return 0;
5780
77d22dca
ID
5781 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5782 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
74bff5f9
ML
5783 if (crtc_state->pch_pfit.enabled ||
5784 crtc_state->pch_pfit.force_thru)
77d22dca
ID
5785 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5786
74bff5f9
ML
5787 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5788 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5789
319be8ae 5790 mask |= BIT(intel_display_port_power_domain(intel_encoder));
74bff5f9 5791 }
319be8ae 5792
15e7ec29
ML
5793 if (crtc_state->shared_dpll)
5794 mask |= BIT(POWER_DOMAIN_PLLS);
5795
77d22dca
ID
5796 return mask;
5797}
5798
74bff5f9
ML
5799static unsigned long
5800modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5801 struct intel_crtc_state *crtc_state)
77d22dca 5802{
fac5e23e 5803 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
292b990e
ML
5804 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5805 enum intel_display_power_domain domain;
5a21b665 5806 unsigned long domains, new_domains, old_domains;
77d22dca 5807
292b990e 5808 old_domains = intel_crtc->enabled_power_domains;
74bff5f9
ML
5809 intel_crtc->enabled_power_domains = new_domains =
5810 get_crtc_power_domains(crtc, crtc_state);
77d22dca 5811
5a21b665 5812 domains = new_domains & ~old_domains;
292b990e
ML
5813
5814 for_each_power_domain(domain, domains)
5815 intel_display_power_get(dev_priv, domain);
5816
5a21b665 5817 return old_domains & ~new_domains;
292b990e
ML
5818}
5819
5820static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5821 unsigned long domains)
5822{
5823 enum intel_display_power_domain domain;
5824
5825 for_each_power_domain(domain, domains)
5826 intel_display_power_put(dev_priv, domain);
5827}
77d22dca 5828
adafdc6f
MK
5829static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5830{
5831 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5832
5833 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5834 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5835 return max_cdclk_freq;
5836 else if (IS_CHERRYVIEW(dev_priv))
5837 return max_cdclk_freq*95/100;
5838 else if (INTEL_INFO(dev_priv)->gen < 4)
5839 return 2*max_cdclk_freq*90/100;
5840 else
5841 return max_cdclk_freq*90/100;
5842}
5843
b2045352
VS
5844static int skl_calc_cdclk(int max_pixclk, int vco);
5845
4c75b940 5846static void intel_update_max_cdclk(struct drm_i915_private *dev_priv)
560a7ae4 5847{
0853723b 5848 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
560a7ae4 5849 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
b2045352
VS
5850 int max_cdclk, vco;
5851
5852 vco = dev_priv->skl_preferred_vco_freq;
63911d72 5853 WARN_ON(vco != 8100000 && vco != 8640000);
560a7ae4 5854
b2045352
VS
5855 /*
5856 * Use the lower (vco 8640) cdclk values as a
5857 * first guess. skl_calc_cdclk() will correct it
5858 * if the preferred vco is 8100 instead.
5859 */
560a7ae4 5860 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
487ed2e4 5861 max_cdclk = 617143;
560a7ae4 5862 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
b2045352 5863 max_cdclk = 540000;
560a7ae4 5864 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
b2045352 5865 max_cdclk = 432000;
560a7ae4 5866 else
487ed2e4 5867 max_cdclk = 308571;
b2045352
VS
5868
5869 dev_priv->max_cdclk_freq = skl_calc_cdclk(max_cdclk, vco);
e2d214ae 5870 } else if (IS_BROXTON(dev_priv)) {
281c114f 5871 dev_priv->max_cdclk_freq = 624000;
8652744b 5872 } else if (IS_BROADWELL(dev_priv)) {
560a7ae4
DL
5873 /*
5874 * FIXME with extra cooling we can allow
5875 * 540 MHz for ULX and 675 Mhz for ULT.
5876 * How can we know if extra cooling is
5877 * available? PCI ID, VTB, something else?
5878 */
5879 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5880 dev_priv->max_cdclk_freq = 450000;
50a0bc90 5881 else if (IS_BDW_ULX(dev_priv))
560a7ae4 5882 dev_priv->max_cdclk_freq = 450000;
50a0bc90 5883 else if (IS_BDW_ULT(dev_priv))
560a7ae4
DL
5884 dev_priv->max_cdclk_freq = 540000;
5885 else
5886 dev_priv->max_cdclk_freq = 675000;
920a14b2 5887 } else if (IS_CHERRYVIEW(dev_priv)) {
0904deaf 5888 dev_priv->max_cdclk_freq = 320000;
11a914c2 5889 } else if (IS_VALLEYVIEW(dev_priv)) {
560a7ae4
DL
5890 dev_priv->max_cdclk_freq = 400000;
5891 } else {
5892 /* otherwise assume cdclk is fixed */
5893 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5894 }
5895
adafdc6f
MK
5896 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5897
560a7ae4
DL
5898 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5899 dev_priv->max_cdclk_freq);
adafdc6f
MK
5900
5901 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5902 dev_priv->max_dotclk_freq);
560a7ae4
DL
5903}
5904
4c75b940 5905static void intel_update_cdclk(struct drm_i915_private *dev_priv)
560a7ae4 5906{
1353c4fb 5907 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev_priv);
2f2a121a 5908
83d7c81f 5909 if (INTEL_GEN(dev_priv) >= 9)
709e05c3
VS
5910 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz, VCO: %d kHz, ref: %d kHz\n",
5911 dev_priv->cdclk_freq, dev_priv->cdclk_pll.vco,
5912 dev_priv->cdclk_pll.ref);
2f2a121a
VS
5913 else
5914 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5915 dev_priv->cdclk_freq);
560a7ae4
DL
5916
5917 /*
b5d99ff9
VS
5918 * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
5919 * Programmng [sic] note: bit[9:2] should be programmed to the number
5920 * of cdclk that generates 4MHz reference clock freq which is used to
5921 * generate GMBus clock. This will vary with the cdclk freq.
560a7ae4 5922 */
b5d99ff9 5923 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
560a7ae4 5924 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
560a7ae4
DL
5925}
5926
92891e45
VS
5927/* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5928static int skl_cdclk_decimal(int cdclk)
5929{
5930 return DIV_ROUND_CLOSEST(cdclk - 1000, 500);
5931}
5932
5f199dfa
VS
5933static int bxt_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
5934{
5935 int ratio;
5936
5937 if (cdclk == dev_priv->cdclk_pll.ref)
5938 return 0;
5939
5940 switch (cdclk) {
5941 default:
5942 MISSING_CASE(cdclk);
5943 case 144000:
5944 case 288000:
5945 case 384000:
5946 case 576000:
5947 ratio = 60;
5948 break;
5949 case 624000:
5950 ratio = 65;
5951 break;
5952 }
5953
5954 return dev_priv->cdclk_pll.ref * ratio;
5955}
5956
2b73001e
VS
5957static void bxt_de_pll_disable(struct drm_i915_private *dev_priv)
5958{
5959 I915_WRITE(BXT_DE_PLL_ENABLE, 0);
5960
5961 /* Timeout 200us */
95cac283
CW
5962 if (intel_wait_for_register(dev_priv,
5963 BXT_DE_PLL_ENABLE, BXT_DE_PLL_LOCK, 0,
5964 1))
2b73001e 5965 DRM_ERROR("timeout waiting for DE PLL unlock\n");
83d7c81f
VS
5966
5967 dev_priv->cdclk_pll.vco = 0;
2b73001e
VS
5968}
5969
5f199dfa 5970static void bxt_de_pll_enable(struct drm_i915_private *dev_priv, int vco)
2b73001e 5971{
5f199dfa 5972 int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk_pll.ref);
2b73001e
VS
5973 u32 val;
5974
5975 val = I915_READ(BXT_DE_PLL_CTL);
5976 val &= ~BXT_DE_PLL_RATIO_MASK;
5f199dfa 5977 val |= BXT_DE_PLL_RATIO(ratio);
2b73001e
VS
5978 I915_WRITE(BXT_DE_PLL_CTL, val);
5979
5980 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5981
5982 /* Timeout 200us */
e084e1b9
CW
5983 if (intel_wait_for_register(dev_priv,
5984 BXT_DE_PLL_ENABLE,
5985 BXT_DE_PLL_LOCK,
5986 BXT_DE_PLL_LOCK,
5987 1))
2b73001e 5988 DRM_ERROR("timeout waiting for DE PLL lock\n");
83d7c81f 5989
5f199dfa 5990 dev_priv->cdclk_pll.vco = vco;
2b73001e
VS
5991}
5992
324513c0 5993static void bxt_set_cdclk(struct drm_i915_private *dev_priv, int cdclk)
f8437dd1 5994{
5f199dfa
VS
5995 u32 val, divider;
5996 int vco, ret;
f8437dd1 5997
5f199dfa
VS
5998 vco = bxt_de_pll_vco(dev_priv, cdclk);
5999
6000 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
6001
6002 /* cdclk = vco / 2 / div{1,1.5,2,4} */
6003 switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
6004 case 8:
f8437dd1 6005 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
f8437dd1 6006 break;
5f199dfa 6007 case 4:
f8437dd1 6008 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
f8437dd1 6009 break;
5f199dfa 6010 case 3:
f8437dd1 6011 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
f8437dd1 6012 break;
5f199dfa 6013 case 2:
f8437dd1 6014 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
f8437dd1
VK
6015 break;
6016 default:
5f199dfa
VS
6017 WARN_ON(cdclk != dev_priv->cdclk_pll.ref);
6018 WARN_ON(vco != 0);
f8437dd1 6019
5f199dfa
VS
6020 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
6021 break;
f8437dd1
VK
6022 }
6023
f8437dd1 6024 /* Inform power controller of upcoming frequency change */
5f199dfa 6025 mutex_lock(&dev_priv->rps.hw_lock);
f8437dd1
VK
6026 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
6027 0x80000000);
6028 mutex_unlock(&dev_priv->rps.hw_lock);
6029
6030 if (ret) {
6031 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
9ef56154 6032 ret, cdclk);
f8437dd1
VK
6033 return;
6034 }
6035
5f199dfa
VS
6036 if (dev_priv->cdclk_pll.vco != 0 &&
6037 dev_priv->cdclk_pll.vco != vco)
2b73001e 6038 bxt_de_pll_disable(dev_priv);
f8437dd1 6039
5f199dfa
VS
6040 if (dev_priv->cdclk_pll.vco != vco)
6041 bxt_de_pll_enable(dev_priv, vco);
f8437dd1 6042
5f199dfa
VS
6043 val = divider | skl_cdclk_decimal(cdclk);
6044 /*
6045 * FIXME if only the cd2x divider needs changing, it could be done
6046 * without shutting off the pipe (if only one pipe is active).
6047 */
6048 val |= BXT_CDCLK_CD2X_PIPE_NONE;
6049 /*
6050 * Disable SSA Precharge when CD clock frequency < 500 MHz,
6051 * enable otherwise.
6052 */
6053 if (cdclk >= 500000)
6054 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
6055 I915_WRITE(CDCLK_CTL, val);
f8437dd1
VK
6056
6057 mutex_lock(&dev_priv->rps.hw_lock);
6058 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
9ef56154 6059 DIV_ROUND_UP(cdclk, 25000));
f8437dd1
VK
6060 mutex_unlock(&dev_priv->rps.hw_lock);
6061
6062 if (ret) {
6063 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
9ef56154 6064 ret, cdclk);
f8437dd1
VK
6065 return;
6066 }
6067
4c75b940 6068 intel_update_cdclk(dev_priv);
f8437dd1
VK
6069}
6070
d66a2194 6071static void bxt_sanitize_cdclk(struct drm_i915_private *dev_priv)
f8437dd1 6072{
d66a2194
ID
6073 u32 cdctl, expected;
6074
4c75b940 6075 intel_update_cdclk(dev_priv);
f8437dd1 6076
d66a2194
ID
6077 if (dev_priv->cdclk_pll.vco == 0 ||
6078 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
6079 goto sanitize;
6080
6081 /* DPLL okay; verify the cdclock
6082 *
6083 * Some BIOS versions leave an incorrect decimal frequency value and
6084 * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
6085 * so sanitize this register.
6086 */
6087 cdctl = I915_READ(CDCLK_CTL);
6088 /*
6089 * Let's ignore the pipe field, since BIOS could have configured the
6090 * dividers both synching to an active pipe, or asynchronously
6091 * (PIPE_NONE).
6092 */
6093 cdctl &= ~BXT_CDCLK_CD2X_PIPE_NONE;
6094
6095 expected = (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) |
6096 skl_cdclk_decimal(dev_priv->cdclk_freq);
6097 /*
6098 * Disable SSA Precharge when CD clock frequency < 500 MHz,
6099 * enable otherwise.
6100 */
6101 if (dev_priv->cdclk_freq >= 500000)
6102 expected |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
6103
6104 if (cdctl == expected)
6105 /* All well; nothing to sanitize */
6106 return;
6107
6108sanitize:
6109 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
6110
6111 /* force cdclk programming */
6112 dev_priv->cdclk_freq = 0;
6113
6114 /* force full PLL disable + enable */
6115 dev_priv->cdclk_pll.vco = -1;
6116}
6117
324513c0 6118void bxt_init_cdclk(struct drm_i915_private *dev_priv)
d66a2194
ID
6119{
6120 bxt_sanitize_cdclk(dev_priv);
6121
6122 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0)
089c6fd5 6123 return;
c2e001ef 6124
f8437dd1
VK
6125 /*
6126 * FIXME:
6127 * - The initial CDCLK needs to be read from VBT.
6128 * Need to make this change after VBT has changes for BXT.
f8437dd1 6129 */
324513c0 6130 bxt_set_cdclk(dev_priv, bxt_calc_cdclk(0));
f8437dd1
VK
6131}
6132
324513c0 6133void bxt_uninit_cdclk(struct drm_i915_private *dev_priv)
f8437dd1 6134{
324513c0 6135 bxt_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref);
f8437dd1
VK
6136}
6137
a8ca4934
VS
6138static int skl_calc_cdclk(int max_pixclk, int vco)
6139{
63911d72 6140 if (vco == 8640000) {
a8ca4934 6141 if (max_pixclk > 540000)
487ed2e4 6142 return 617143;
a8ca4934
VS
6143 else if (max_pixclk > 432000)
6144 return 540000;
487ed2e4 6145 else if (max_pixclk > 308571)
a8ca4934
VS
6146 return 432000;
6147 else
487ed2e4 6148 return 308571;
a8ca4934 6149 } else {
a8ca4934
VS
6150 if (max_pixclk > 540000)
6151 return 675000;
6152 else if (max_pixclk > 450000)
6153 return 540000;
6154 else if (max_pixclk > 337500)
6155 return 450000;
6156 else
6157 return 337500;
6158 }
6159}
6160
ea61791e
VS
6161static void
6162skl_dpll0_update(struct drm_i915_private *dev_priv)
5d96d8af 6163{
ea61791e 6164 u32 val;
5d96d8af 6165
709e05c3 6166 dev_priv->cdclk_pll.ref = 24000;
1c3f7700 6167 dev_priv->cdclk_pll.vco = 0;
709e05c3 6168
ea61791e 6169 val = I915_READ(LCPLL1_CTL);
1c3f7700 6170 if ((val & LCPLL_PLL_ENABLE) == 0)
ea61791e 6171 return;
5d96d8af 6172
1c3f7700
ID
6173 if (WARN_ON((val & LCPLL_PLL_LOCK) == 0))
6174 return;
9f7eb31a 6175
ea61791e
VS
6176 val = I915_READ(DPLL_CTRL1);
6177
1c3f7700
ID
6178 if (WARN_ON((val & (DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) |
6179 DPLL_CTRL1_SSC(SKL_DPLL0) |
6180 DPLL_CTRL1_OVERRIDE(SKL_DPLL0))) !=
6181 DPLL_CTRL1_OVERRIDE(SKL_DPLL0)))
6182 return;
9f7eb31a 6183
ea61791e
VS
6184 switch (val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) {
6185 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0):
6186 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, SKL_DPLL0):
6187 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, SKL_DPLL0):
6188 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, SKL_DPLL0):
63911d72 6189 dev_priv->cdclk_pll.vco = 8100000;
ea61791e
VS
6190 break;
6191 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0):
6192 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160, SKL_DPLL0):
63911d72 6193 dev_priv->cdclk_pll.vco = 8640000;
ea61791e
VS
6194 break;
6195 default:
6196 MISSING_CASE(val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
ea61791e
VS
6197 break;
6198 }
5d96d8af
DL
6199}
6200
b2045352
VS
6201void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv, int vco)
6202{
6203 bool changed = dev_priv->skl_preferred_vco_freq != vco;
6204
6205 dev_priv->skl_preferred_vco_freq = vco;
6206
6207 if (changed)
4c75b940 6208 intel_update_max_cdclk(dev_priv);
b2045352
VS
6209}
6210
5d96d8af 6211static void
3861fc60 6212skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
5d96d8af 6213{
a8ca4934 6214 int min_cdclk = skl_calc_cdclk(0, vco);
5d96d8af
DL
6215 u32 val;
6216
63911d72 6217 WARN_ON(vco != 8100000 && vco != 8640000);
b2045352 6218
5d96d8af 6219 /* select the minimum CDCLK before enabling DPLL 0 */
9ef56154 6220 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_cdclk);
5d96d8af
DL
6221 I915_WRITE(CDCLK_CTL, val);
6222 POSTING_READ(CDCLK_CTL);
6223
6224 /*
6225 * We always enable DPLL0 with the lowest link rate possible, but still
6226 * taking into account the VCO required to operate the eDP panel at the
6227 * desired frequency. The usual DP link rates operate with a VCO of
6228 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
6229 * The modeset code is responsible for the selection of the exact link
6230 * rate later on, with the constraint of choosing a frequency that
a8ca4934 6231 * works with vco.
5d96d8af
DL
6232 */
6233 val = I915_READ(DPLL_CTRL1);
6234
6235 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
6236 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
6237 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
63911d72 6238 if (vco == 8640000)
5d96d8af
DL
6239 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
6240 SKL_DPLL0);
6241 else
6242 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
6243 SKL_DPLL0);
6244
6245 I915_WRITE(DPLL_CTRL1, val);
6246 POSTING_READ(DPLL_CTRL1);
6247
6248 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
6249
e24ca054
CW
6250 if (intel_wait_for_register(dev_priv,
6251 LCPLL1_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
6252 5))
5d96d8af 6253 DRM_ERROR("DPLL0 not locked\n");
1cd593e0 6254
63911d72 6255 dev_priv->cdclk_pll.vco = vco;
b2045352
VS
6256
6257 /* We'll want to keep using the current vco from now on. */
6258 skl_set_preferred_cdclk_vco(dev_priv, vco);
5d96d8af
DL
6259}
6260
430e05de
VS
6261static void
6262skl_dpll0_disable(struct drm_i915_private *dev_priv)
6263{
6264 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
8ad32a05
CW
6265 if (intel_wait_for_register(dev_priv,
6266 LCPLL1_CTL, LCPLL_PLL_LOCK, 0,
6267 1))
430e05de 6268 DRM_ERROR("Couldn't disable DPLL0\n");
1cd593e0 6269
63911d72 6270 dev_priv->cdclk_pll.vco = 0;
430e05de
VS
6271}
6272
5d96d8af
DL
6273static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
6274{
6275 int ret;
6276 u32 val;
6277
6278 /* inform PCU we want to change CDCLK */
6279 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
6280 mutex_lock(&dev_priv->rps.hw_lock);
6281 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
6282 mutex_unlock(&dev_priv->rps.hw_lock);
6283
6284 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
6285}
6286
6287static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
6288{
848496e5 6289 return _wait_for(skl_cdclk_pcu_ready(dev_priv), 3000, 10) == 0;
5d96d8af
DL
6290}
6291
1cd593e0 6292static void skl_set_cdclk(struct drm_i915_private *dev_priv, int cdclk, int vco)
5d96d8af
DL
6293{
6294 u32 freq_select, pcu_ack;
6295
1cd593e0
VS
6296 WARN_ON((cdclk == 24000) != (vco == 0));
6297
63911d72 6298 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
5d96d8af
DL
6299
6300 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
6301 DRM_ERROR("failed to inform PCU about cdclk change\n");
6302 return;
6303 }
6304
6305 /* set CDCLK_CTL */
9ef56154 6306 switch (cdclk) {
5d96d8af
DL
6307 case 450000:
6308 case 432000:
6309 freq_select = CDCLK_FREQ_450_432;
6310 pcu_ack = 1;
6311 break;
6312 case 540000:
6313 freq_select = CDCLK_FREQ_540;
6314 pcu_ack = 2;
6315 break;
487ed2e4 6316 case 308571:
5d96d8af
DL
6317 case 337500:
6318 default:
6319 freq_select = CDCLK_FREQ_337_308;
6320 pcu_ack = 0;
6321 break;
487ed2e4 6322 case 617143:
5d96d8af
DL
6323 case 675000:
6324 freq_select = CDCLK_FREQ_675_617;
6325 pcu_ack = 3;
6326 break;
6327 }
6328
63911d72
VS
6329 if (dev_priv->cdclk_pll.vco != 0 &&
6330 dev_priv->cdclk_pll.vco != vco)
1cd593e0
VS
6331 skl_dpll0_disable(dev_priv);
6332
63911d72 6333 if (dev_priv->cdclk_pll.vco != vco)
1cd593e0
VS
6334 skl_dpll0_enable(dev_priv, vco);
6335
9ef56154 6336 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(cdclk));
5d96d8af
DL
6337 POSTING_READ(CDCLK_CTL);
6338
6339 /* inform PCU of the change */
6340 mutex_lock(&dev_priv->rps.hw_lock);
6341 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
6342 mutex_unlock(&dev_priv->rps.hw_lock);
560a7ae4 6343
4c75b940 6344 intel_update_cdclk(dev_priv);
5d96d8af
DL
6345}
6346
9f7eb31a
VS
6347static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
6348
5d96d8af
DL
6349void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
6350{
709e05c3 6351 skl_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref, 0);
5d96d8af
DL
6352}
6353
6354void skl_init_cdclk(struct drm_i915_private *dev_priv)
6355{
9f7eb31a
VS
6356 int cdclk, vco;
6357
6358 skl_sanitize_cdclk(dev_priv);
5d96d8af 6359
63911d72 6360 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0) {
9f7eb31a
VS
6361 /*
6362 * Use the current vco as our initial
6363 * guess as to what the preferred vco is.
6364 */
6365 if (dev_priv->skl_preferred_vco_freq == 0)
6366 skl_set_preferred_cdclk_vco(dev_priv,
63911d72 6367 dev_priv->cdclk_pll.vco);
70c2c184 6368 return;
1cd593e0 6369 }
5d96d8af 6370
70c2c184
VS
6371 vco = dev_priv->skl_preferred_vco_freq;
6372 if (vco == 0)
63911d72 6373 vco = 8100000;
70c2c184 6374 cdclk = skl_calc_cdclk(0, vco);
5d96d8af 6375
70c2c184 6376 skl_set_cdclk(dev_priv, cdclk, vco);
5d96d8af
DL
6377}
6378
9f7eb31a 6379static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
c73666f3 6380{
09492498 6381 uint32_t cdctl, expected;
c73666f3 6382
f1b391a5
SK
6383 /*
6384 * check if the pre-os intialized the display
6385 * There is SWF18 scratchpad register defined which is set by the
6386 * pre-os which can be used by the OS drivers to check the status
6387 */
6388 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
6389 goto sanitize;
6390
4c75b940 6391 intel_update_cdclk(dev_priv);
c73666f3 6392 /* Is PLL enabled and locked ? */
1c3f7700
ID
6393 if (dev_priv->cdclk_pll.vco == 0 ||
6394 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
c73666f3
SK
6395 goto sanitize;
6396
6397 /* DPLL okay; verify the cdclock
6398 *
6399 * Noticed in some instances that the freq selection is correct but
6400 * decimal part is programmed wrong from BIOS where pre-os does not
6401 * enable display. Verify the same as well.
6402 */
09492498
VS
6403 cdctl = I915_READ(CDCLK_CTL);
6404 expected = (cdctl & CDCLK_FREQ_SEL_MASK) |
6405 skl_cdclk_decimal(dev_priv->cdclk_freq);
6406 if (cdctl == expected)
c73666f3 6407 /* All well; nothing to sanitize */
9f7eb31a 6408 return;
c89e39f3 6409
9f7eb31a
VS
6410sanitize:
6411 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
c73666f3 6412
9f7eb31a
VS
6413 /* force cdclk programming */
6414 dev_priv->cdclk_freq = 0;
6415 /* force full PLL disable + enable */
63911d72 6416 dev_priv->cdclk_pll.vco = -1;
c73666f3
SK
6417}
6418
30a970c6
JB
6419/* Adjust CDclk dividers to allow high res or save power if possible */
6420static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
6421{
fac5e23e 6422 struct drm_i915_private *dev_priv = to_i915(dev);
30a970c6
JB
6423 u32 val, cmd;
6424
1353c4fb 6425 WARN_ON(dev_priv->display.get_display_clock_speed(dev_priv)
164dfd28 6426 != dev_priv->cdclk_freq);
d60c4473 6427
dfcab17e 6428 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 6429 cmd = 2;
dfcab17e 6430 else if (cdclk == 266667)
30a970c6
JB
6431 cmd = 1;
6432 else
6433 cmd = 0;
6434
6435 mutex_lock(&dev_priv->rps.hw_lock);
6436 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6437 val &= ~DSPFREQGUAR_MASK;
6438 val |= (cmd << DSPFREQGUAR_SHIFT);
6439 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6440 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6441 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
6442 50)) {
6443 DRM_ERROR("timed out waiting for CDclk change\n");
6444 }
6445 mutex_unlock(&dev_priv->rps.hw_lock);
6446
54433e91
VS
6447 mutex_lock(&dev_priv->sb_lock);
6448
dfcab17e 6449 if (cdclk == 400000) {
6bcda4f0 6450 u32 divider;
30a970c6 6451
6bcda4f0 6452 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6 6453
30a970c6
JB
6454 /* adjust cdclk divider */
6455 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
87d5d259 6456 val &= ~CCK_FREQUENCY_VALUES;
30a970c6
JB
6457 val |= divider;
6458 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
6459
6460 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
87d5d259 6461 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
a877e801
VS
6462 50))
6463 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
6464 }
6465
30a970c6
JB
6466 /* adjust self-refresh exit latency value */
6467 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
6468 val &= ~0x7f;
6469
6470 /*
6471 * For high bandwidth configs, we set a higher latency in the bunit
6472 * so that the core display fetch happens in time to avoid underruns.
6473 */
dfcab17e 6474 if (cdclk == 400000)
30a970c6
JB
6475 val |= 4500 / 250; /* 4.5 usec */
6476 else
6477 val |= 3000 / 250; /* 3.0 usec */
6478 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
54433e91 6479
a580516d 6480 mutex_unlock(&dev_priv->sb_lock);
30a970c6 6481
4c75b940 6482 intel_update_cdclk(dev_priv);
30a970c6
JB
6483}
6484
383c5a6a
VS
6485static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
6486{
fac5e23e 6487 struct drm_i915_private *dev_priv = to_i915(dev);
383c5a6a
VS
6488 u32 val, cmd;
6489
1353c4fb 6490 WARN_ON(dev_priv->display.get_display_clock_speed(dev_priv)
164dfd28 6491 != dev_priv->cdclk_freq);
383c5a6a
VS
6492
6493 switch (cdclk) {
383c5a6a
VS
6494 case 333333:
6495 case 320000:
383c5a6a 6496 case 266667:
383c5a6a 6497 case 200000:
383c5a6a
VS
6498 break;
6499 default:
5f77eeb0 6500 MISSING_CASE(cdclk);
383c5a6a
VS
6501 return;
6502 }
6503
9d0d3fda
VS
6504 /*
6505 * Specs are full of misinformation, but testing on actual
6506 * hardware has shown that we just need to write the desired
6507 * CCK divider into the Punit register.
6508 */
6509 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
6510
383c5a6a
VS
6511 mutex_lock(&dev_priv->rps.hw_lock);
6512 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6513 val &= ~DSPFREQGUAR_MASK_CHV;
6514 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
6515 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6516 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6517 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
6518 50)) {
6519 DRM_ERROR("timed out waiting for CDclk change\n");
6520 }
6521 mutex_unlock(&dev_priv->rps.hw_lock);
6522
4c75b940 6523 intel_update_cdclk(dev_priv);
383c5a6a
VS
6524}
6525
30a970c6
JB
6526static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
6527 int max_pixclk)
6528{
6bcda4f0 6529 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
6cca3195 6530 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
29dc7ef3 6531
30a970c6
JB
6532 /*
6533 * Really only a few cases to deal with, as only 4 CDclks are supported:
6534 * 200MHz
6535 * 267MHz
29dc7ef3 6536 * 320/333MHz (depends on HPLL freq)
6cca3195
VS
6537 * 400MHz (VLV only)
6538 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6539 * of the lower bin and adjust if needed.
e37c67a1
VS
6540 *
6541 * We seem to get an unstable or solid color picture at 200MHz.
6542 * Not sure what's wrong. For now use 200MHz only when all pipes
6543 * are off.
30a970c6 6544 */
6cca3195
VS
6545 if (!IS_CHERRYVIEW(dev_priv) &&
6546 max_pixclk > freq_320*limit/100)
dfcab17e 6547 return 400000;
6cca3195 6548 else if (max_pixclk > 266667*limit/100)
29dc7ef3 6549 return freq_320;
e37c67a1 6550 else if (max_pixclk > 0)
dfcab17e 6551 return 266667;
e37c67a1
VS
6552 else
6553 return 200000;
30a970c6
JB
6554}
6555
324513c0 6556static int bxt_calc_cdclk(int max_pixclk)
f8437dd1 6557{
760e1477 6558 if (max_pixclk > 576000)
f8437dd1 6559 return 624000;
760e1477 6560 else if (max_pixclk > 384000)
f8437dd1 6561 return 576000;
760e1477 6562 else if (max_pixclk > 288000)
f8437dd1 6563 return 384000;
760e1477 6564 else if (max_pixclk > 144000)
f8437dd1
VK
6565 return 288000;
6566 else
6567 return 144000;
6568}
6569
e8788cbc 6570/* Compute the max pixel clock for new configuration. */
a821fc46
ACO
6571static int intel_mode_max_pixclk(struct drm_device *dev,
6572 struct drm_atomic_state *state)
30a970c6 6573{
565602d7 6574 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fac5e23e 6575 struct drm_i915_private *dev_priv = to_i915(dev);
565602d7
ML
6576 struct drm_crtc *crtc;
6577 struct drm_crtc_state *crtc_state;
6578 unsigned max_pixclk = 0, i;
6579 enum pipe pipe;
30a970c6 6580
565602d7
ML
6581 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6582 sizeof(intel_state->min_pixclk));
304603f4 6583
565602d7
ML
6584 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6585 int pixclk = 0;
6586
6587 if (crtc_state->enable)
6588 pixclk = crtc_state->adjusted_mode.crtc_clock;
304603f4 6589
565602d7 6590 intel_state->min_pixclk[i] = pixclk;
30a970c6
JB
6591 }
6592
565602d7
ML
6593 for_each_pipe(dev_priv, pipe)
6594 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6595
30a970c6
JB
6596 return max_pixclk;
6597}
6598
27c329ed 6599static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
30a970c6 6600{
27c329ed 6601 struct drm_device *dev = state->dev;
fac5e23e 6602 struct drm_i915_private *dev_priv = to_i915(dev);
27c329ed 6603 int max_pixclk = intel_mode_max_pixclk(dev, state);
1a617b77
ML
6604 struct intel_atomic_state *intel_state =
6605 to_intel_atomic_state(state);
30a970c6 6606
1a617b77 6607 intel_state->cdclk = intel_state->dev_cdclk =
27c329ed 6608 valleyview_calc_cdclk(dev_priv, max_pixclk);
0a9ab303 6609
1a617b77
ML
6610 if (!intel_state->active_crtcs)
6611 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6612
27c329ed
ML
6613 return 0;
6614}
304603f4 6615
324513c0 6616static int bxt_modeset_calc_cdclk(struct drm_atomic_state *state)
27c329ed 6617{
4e5ca60f 6618 int max_pixclk = ilk_max_pixel_rate(state);
1a617b77
ML
6619 struct intel_atomic_state *intel_state =
6620 to_intel_atomic_state(state);
85a96e7a 6621
1a617b77 6622 intel_state->cdclk = intel_state->dev_cdclk =
324513c0 6623 bxt_calc_cdclk(max_pixclk);
85a96e7a 6624
1a617b77 6625 if (!intel_state->active_crtcs)
324513c0 6626 intel_state->dev_cdclk = bxt_calc_cdclk(0);
1a617b77 6627
27c329ed 6628 return 0;
30a970c6
JB
6629}
6630
1e69cd74
VS
6631static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6632{
6633 unsigned int credits, default_credits;
6634
6635 if (IS_CHERRYVIEW(dev_priv))
6636 default_credits = PFI_CREDIT(12);
6637 else
6638 default_credits = PFI_CREDIT(8);
6639
bfa7df01 6640 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
1e69cd74
VS
6641 /* CHV suggested value is 31 or 63 */
6642 if (IS_CHERRYVIEW(dev_priv))
fcc0008f 6643 credits = PFI_CREDIT_63;
1e69cd74
VS
6644 else
6645 credits = PFI_CREDIT(15);
6646 } else {
6647 credits = default_credits;
6648 }
6649
6650 /*
6651 * WA - write default credits before re-programming
6652 * FIXME: should we also set the resend bit here?
6653 */
6654 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6655 default_credits);
6656
6657 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6658 credits | PFI_CREDIT_RESEND);
6659
6660 /*
6661 * FIXME is this guaranteed to clear
6662 * immediately or should we poll for it?
6663 */
6664 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6665}
6666
27c329ed 6667static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
30a970c6 6668{
a821fc46 6669 struct drm_device *dev = old_state->dev;
fac5e23e 6670 struct drm_i915_private *dev_priv = to_i915(dev);
1a617b77
ML
6671 struct intel_atomic_state *old_intel_state =
6672 to_intel_atomic_state(old_state);
6673 unsigned req_cdclk = old_intel_state->dev_cdclk;
30a970c6 6674
27c329ed
ML
6675 /*
6676 * FIXME: We can end up here with all power domains off, yet
6677 * with a CDCLK frequency other than the minimum. To account
6678 * for this take the PIPE-A power domain, which covers the HW
6679 * blocks needed for the following programming. This can be
6680 * removed once it's guaranteed that we get here either with
6681 * the minimum CDCLK set, or the required power domains
6682 * enabled.
6683 */
6684 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
738c05c0 6685
920a14b2 6686 if (IS_CHERRYVIEW(dev_priv))
27c329ed
ML
6687 cherryview_set_cdclk(dev, req_cdclk);
6688 else
6689 valleyview_set_cdclk(dev, req_cdclk);
738c05c0 6690
27c329ed 6691 vlv_program_pfi_credits(dev_priv);
1e69cd74 6692
27c329ed 6693 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
30a970c6
JB
6694}
6695
4a806558
ML
6696static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
6697 struct drm_atomic_state *old_state)
89b667f8 6698{
4a806558 6699 struct drm_crtc *crtc = pipe_config->base.crtc;
89b667f8 6700 struct drm_device *dev = crtc->dev;
a72e4c9f 6701 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8 6702 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
89b667f8 6703 int pipe = intel_crtc->pipe;
89b667f8 6704
53d9f4e9 6705 if (WARN_ON(intel_crtc->active))
89b667f8
JB
6706 return;
6707
37a5650b 6708 if (intel_crtc_has_dp_encoder(intel_crtc->config))
fe3cd48d 6709 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6710
6711 intel_set_pipe_timings(intel_crtc);
bc58be60 6712 intel_set_pipe_src_size(intel_crtc);
5b18e57c 6713
920a14b2 6714 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
fac5e23e 6715 struct drm_i915_private *dev_priv = to_i915(dev);
c14b0485
VS
6716
6717 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6718 I915_WRITE(CHV_CANVAS(pipe), 0);
6719 }
6720
5b18e57c
DV
6721 i9xx_set_pipeconf(intel_crtc);
6722
89b667f8 6723 intel_crtc->active = true;
89b667f8 6724
a72e4c9f 6725 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6726
fd6bbda9 6727 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
89b667f8 6728
920a14b2 6729 if (IS_CHERRYVIEW(dev_priv)) {
cd2d34d9
VS
6730 chv_prepare_pll(intel_crtc, intel_crtc->config);
6731 chv_enable_pll(intel_crtc, intel_crtc->config);
6732 } else {
6733 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6734 vlv_enable_pll(intel_crtc, intel_crtc->config);
9d556c99 6735 }
89b667f8 6736
fd6bbda9 6737 intel_encoders_pre_enable(crtc, pipe_config, old_state);
89b667f8 6738
2dd24552
JB
6739 i9xx_pfit_enable(intel_crtc);
6740
b95c5321 6741 intel_color_load_luts(&pipe_config->base);
63cbb074 6742
432081bc 6743 intel_update_watermarks(intel_crtc);
e1fdc473 6744 intel_enable_pipe(intel_crtc);
be6a6f8e 6745
4b3a9526
VS
6746 assert_vblank_disabled(crtc);
6747 drm_crtc_vblank_on(crtc);
6748
fd6bbda9 6749 intel_encoders_enable(crtc, pipe_config, old_state);
89b667f8
JB
6750}
6751
f13c2ef3
DV
6752static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6753{
6754 struct drm_device *dev = crtc->base.dev;
fac5e23e 6755 struct drm_i915_private *dev_priv = to_i915(dev);
f13c2ef3 6756
6e3c9717
ACO
6757 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6758 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
f13c2ef3
DV
6759}
6760
4a806558
ML
6761static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
6762 struct drm_atomic_state *old_state)
79e53945 6763{
4a806558 6764 struct drm_crtc *crtc = pipe_config->base.crtc;
79e53945 6765 struct drm_device *dev = crtc->dev;
a72e4c9f 6766 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 6767 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cd2d34d9 6768 enum pipe pipe = intel_crtc->pipe;
79e53945 6769
53d9f4e9 6770 if (WARN_ON(intel_crtc->active))
f7abfe8b
CW
6771 return;
6772
f13c2ef3
DV
6773 i9xx_set_pll_dividers(intel_crtc);
6774
37a5650b 6775 if (intel_crtc_has_dp_encoder(intel_crtc->config))
fe3cd48d 6776 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6777
6778 intel_set_pipe_timings(intel_crtc);
bc58be60 6779 intel_set_pipe_src_size(intel_crtc);
5b18e57c 6780
5b18e57c
DV
6781 i9xx_set_pipeconf(intel_crtc);
6782
f7abfe8b 6783 intel_crtc->active = true;
6b383a7f 6784
5db94019 6785 if (!IS_GEN2(dev_priv))
a72e4c9f 6786 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6787
fd6bbda9 6788 intel_encoders_pre_enable(crtc, pipe_config, old_state);
9d6d9f19 6789
f6736a1a
DV
6790 i9xx_enable_pll(intel_crtc);
6791
2dd24552
JB
6792 i9xx_pfit_enable(intel_crtc);
6793
b95c5321 6794 intel_color_load_luts(&pipe_config->base);
63cbb074 6795
432081bc 6796 intel_update_watermarks(intel_crtc);
e1fdc473 6797 intel_enable_pipe(intel_crtc);
be6a6f8e 6798
4b3a9526
VS
6799 assert_vblank_disabled(crtc);
6800 drm_crtc_vblank_on(crtc);
6801
fd6bbda9 6802 intel_encoders_enable(crtc, pipe_config, old_state);
0b8765c6 6803}
79e53945 6804
87476d63
DV
6805static void i9xx_pfit_disable(struct intel_crtc *crtc)
6806{
6807 struct drm_device *dev = crtc->base.dev;
fac5e23e 6808 struct drm_i915_private *dev_priv = to_i915(dev);
87476d63 6809
6e3c9717 6810 if (!crtc->config->gmch_pfit.control)
328d8e82 6811 return;
87476d63 6812
328d8e82 6813 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 6814
328d8e82
DV
6815 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6816 I915_READ(PFIT_CONTROL));
6817 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
6818}
6819
4a806558
ML
6820static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
6821 struct drm_atomic_state *old_state)
0b8765c6 6822{
4a806558 6823 struct drm_crtc *crtc = old_crtc_state->base.crtc;
0b8765c6 6824 struct drm_device *dev = crtc->dev;
fac5e23e 6825 struct drm_i915_private *dev_priv = to_i915(dev);
0b8765c6
JB
6826 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6827 int pipe = intel_crtc->pipe;
ef9c3aee 6828
6304cd91
VS
6829 /*
6830 * On gen2 planes are double buffered but the pipe isn't, so we must
6831 * wait for planes to fully turn off before disabling the pipe.
6832 */
5db94019 6833 if (IS_GEN2(dev_priv))
0f0f74bc 6834 intel_wait_for_vblank(dev_priv, pipe);
6304cd91 6835
fd6bbda9 6836 intel_encoders_disable(crtc, old_crtc_state, old_state);
4b3a9526 6837
f9b61ff6
DV
6838 drm_crtc_vblank_off(crtc);
6839 assert_vblank_disabled(crtc);
6840
575f7ab7 6841 intel_disable_pipe(intel_crtc);
24a1f16d 6842
87476d63 6843 i9xx_pfit_disable(intel_crtc);
24a1f16d 6844
fd6bbda9 6845 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
89b667f8 6846
d7edc4e5 6847 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
920a14b2 6848 if (IS_CHERRYVIEW(dev_priv))
076ed3b2 6849 chv_disable_pll(dev_priv, pipe);
11a914c2 6850 else if (IS_VALLEYVIEW(dev_priv))
076ed3b2
CML
6851 vlv_disable_pll(dev_priv, pipe);
6852 else
1c4e0274 6853 i9xx_disable_pll(intel_crtc);
076ed3b2 6854 }
0b8765c6 6855
fd6bbda9 6856 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
d6db995f 6857
5db94019 6858 if (!IS_GEN2(dev_priv))
a72e4c9f 6859 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
0b8765c6
JB
6860}
6861
b17d48e2
ML
6862static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
6863{
842e0307 6864 struct intel_encoder *encoder;
b17d48e2
ML
6865 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6866 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6867 enum intel_display_power_domain domain;
6868 unsigned long domains;
4a806558
ML
6869 struct drm_atomic_state *state;
6870 struct intel_crtc_state *crtc_state;
6871 int ret;
b17d48e2
ML
6872
6873 if (!intel_crtc->active)
6874 return;
6875
936e71e3 6876 if (to_intel_plane_state(crtc->primary->state)->base.visible) {
5a21b665 6877 WARN_ON(intel_crtc->flip_work);
fc32b1fd 6878
2622a081 6879 intel_pre_disable_primary_noatomic(crtc);
54a41961
ML
6880
6881 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
936e71e3 6882 to_intel_plane_state(crtc->primary->state)->base.visible = false;
a539205a
ML
6883 }
6884
4a806558
ML
6885 state = drm_atomic_state_alloc(crtc->dev);
6886 state->acquire_ctx = crtc->dev->mode_config.acquire_ctx;
6887
6888 /* Everything's already locked, -EDEADLK can't happen. */
6889 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
6890 ret = drm_atomic_add_affected_connectors(state, crtc);
6891
6892 WARN_ON(IS_ERR(crtc_state) || ret);
6893
6894 dev_priv->display.crtc_disable(crtc_state, state);
6895
0853695c 6896 drm_atomic_state_put(state);
842e0307 6897
78108b7c
VS
6898 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
6899 crtc->base.id, crtc->name);
842e0307
ML
6900
6901 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6902 crtc->state->active = false;
37d9078b 6903 intel_crtc->active = false;
842e0307
ML
6904 crtc->enabled = false;
6905 crtc->state->connector_mask = 0;
6906 crtc->state->encoder_mask = 0;
6907
6908 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6909 encoder->base.crtc = NULL;
6910
58f9c0bc 6911 intel_fbc_disable(intel_crtc);
432081bc 6912 intel_update_watermarks(intel_crtc);
1f7457b1 6913 intel_disable_shared_dpll(intel_crtc);
b17d48e2
ML
6914
6915 domains = intel_crtc->enabled_power_domains;
6916 for_each_power_domain(domain, domains)
6917 intel_display_power_put(dev_priv, domain);
6918 intel_crtc->enabled_power_domains = 0;
565602d7
ML
6919
6920 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6921 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
b17d48e2
ML
6922}
6923
6b72d486
ML
6924/*
6925 * turn all crtc's off, but do not adjust state
6926 * This has to be paired with a call to intel_modeset_setup_hw_state.
6927 */
70e0bd74 6928int intel_display_suspend(struct drm_device *dev)
ee7b9f93 6929{
e2c8b870 6930 struct drm_i915_private *dev_priv = to_i915(dev);
70e0bd74 6931 struct drm_atomic_state *state;
e2c8b870 6932 int ret;
70e0bd74 6933
e2c8b870
ML
6934 state = drm_atomic_helper_suspend(dev);
6935 ret = PTR_ERR_OR_ZERO(state);
70e0bd74
ML
6936 if (ret)
6937 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
e2c8b870
ML
6938 else
6939 dev_priv->modeset_restore_state = state;
70e0bd74 6940 return ret;
ee7b9f93
JB
6941}
6942
ea5b213a 6943void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 6944{
4ef69c7a 6945 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 6946
ea5b213a
CW
6947 drm_encoder_cleanup(encoder);
6948 kfree(intel_encoder);
7e7d76c3
JB
6949}
6950
0a91ca29
DV
6951/* Cross check the actual hw state with our own modeset state tracking (and it's
6952 * internal consistency). */
5a21b665 6953static void intel_connector_verify_state(struct intel_connector *connector)
79e53945 6954{
5a21b665 6955 struct drm_crtc *crtc = connector->base.state->crtc;
35dd3c64
ML
6956
6957 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6958 connector->base.base.id,
6959 connector->base.name);
6960
0a91ca29 6961 if (connector->get_hw_state(connector)) {
e85376cb 6962 struct intel_encoder *encoder = connector->encoder;
5a21b665 6963 struct drm_connector_state *conn_state = connector->base.state;
0a91ca29 6964
35dd3c64
ML
6965 I915_STATE_WARN(!crtc,
6966 "connector enabled without attached crtc\n");
0a91ca29 6967
35dd3c64
ML
6968 if (!crtc)
6969 return;
6970
6971 I915_STATE_WARN(!crtc->state->active,
6972 "connector is active, but attached crtc isn't\n");
6973
e85376cb 6974 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
35dd3c64
ML
6975 return;
6976
e85376cb 6977 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
35dd3c64
ML
6978 "atomic encoder doesn't match attached encoder\n");
6979
e85376cb 6980 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
35dd3c64
ML
6981 "attached encoder crtc differs from connector crtc\n");
6982 } else {
4d688a2a
ML
6983 I915_STATE_WARN(crtc && crtc->state->active,
6984 "attached crtc is active, but connector isn't\n");
5a21b665 6985 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
35dd3c64 6986 "best encoder set without crtc!\n");
0a91ca29 6987 }
79e53945
JB
6988}
6989
08d9bc92
ACO
6990int intel_connector_init(struct intel_connector *connector)
6991{
5350a031 6992 drm_atomic_helper_connector_reset(&connector->base);
08d9bc92 6993
5350a031 6994 if (!connector->base.state)
08d9bc92
ACO
6995 return -ENOMEM;
6996
08d9bc92
ACO
6997 return 0;
6998}
6999
7000struct intel_connector *intel_connector_alloc(void)
7001{
7002 struct intel_connector *connector;
7003
7004 connector = kzalloc(sizeof *connector, GFP_KERNEL);
7005 if (!connector)
7006 return NULL;
7007
7008 if (intel_connector_init(connector) < 0) {
7009 kfree(connector);
7010 return NULL;
7011 }
7012
7013 return connector;
7014}
7015
f0947c37
DV
7016/* Simple connector->get_hw_state implementation for encoders that support only
7017 * one connector and no cloning and hence the encoder state determines the state
7018 * of the connector. */
7019bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 7020{
24929352 7021 enum pipe pipe = 0;
f0947c37 7022 struct intel_encoder *encoder = connector->encoder;
ea5b213a 7023
f0947c37 7024 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
7025}
7026
6d293983 7027static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
d272ddfa 7028{
6d293983
ACO
7029 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
7030 return crtc_state->fdi_lanes;
d272ddfa
VS
7031
7032 return 0;
7033}
7034
6d293983 7035static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5cec258b 7036 struct intel_crtc_state *pipe_config)
1857e1da 7037{
8652744b 7038 struct drm_i915_private *dev_priv = to_i915(dev);
6d293983
ACO
7039 struct drm_atomic_state *state = pipe_config->base.state;
7040 struct intel_crtc *other_crtc;
7041 struct intel_crtc_state *other_crtc_state;
7042
1857e1da
DV
7043 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
7044 pipe_name(pipe), pipe_config->fdi_lanes);
7045 if (pipe_config->fdi_lanes > 4) {
7046 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
7047 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 7048 return -EINVAL;
1857e1da
DV
7049 }
7050
8652744b 7051 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
1857e1da
DV
7052 if (pipe_config->fdi_lanes > 2) {
7053 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
7054 pipe_config->fdi_lanes);
6d293983 7055 return -EINVAL;
1857e1da 7056 } else {
6d293983 7057 return 0;
1857e1da
DV
7058 }
7059 }
7060
b7f05d4a 7061 if (INTEL_INFO(dev_priv)->num_pipes == 2)
6d293983 7062 return 0;
1857e1da
DV
7063
7064 /* Ivybridge 3 pipe is really complicated */
7065 switch (pipe) {
7066 case PIPE_A:
6d293983 7067 return 0;
1857e1da 7068 case PIPE_B:
6d293983
ACO
7069 if (pipe_config->fdi_lanes <= 2)
7070 return 0;
7071
b91eb5cc 7072 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
6d293983
ACO
7073 other_crtc_state =
7074 intel_atomic_get_crtc_state(state, other_crtc);
7075 if (IS_ERR(other_crtc_state))
7076 return PTR_ERR(other_crtc_state);
7077
7078 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
1857e1da
DV
7079 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
7080 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 7081 return -EINVAL;
1857e1da 7082 }
6d293983 7083 return 0;
1857e1da 7084 case PIPE_C:
251cc67c
VS
7085 if (pipe_config->fdi_lanes > 2) {
7086 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
7087 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 7088 return -EINVAL;
251cc67c 7089 }
6d293983 7090
b91eb5cc 7091 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
6d293983
ACO
7092 other_crtc_state =
7093 intel_atomic_get_crtc_state(state, other_crtc);
7094 if (IS_ERR(other_crtc_state))
7095 return PTR_ERR(other_crtc_state);
7096
7097 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
1857e1da 7098 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
6d293983 7099 return -EINVAL;
1857e1da 7100 }
6d293983 7101 return 0;
1857e1da
DV
7102 default:
7103 BUG();
7104 }
7105}
7106
e29c22c0
DV
7107#define RETRY 1
7108static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5cec258b 7109 struct intel_crtc_state *pipe_config)
877d48d5 7110{
1857e1da 7111 struct drm_device *dev = intel_crtc->base.dev;
7c5f93b0 7112 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6d293983
ACO
7113 int lane, link_bw, fdi_dotclock, ret;
7114 bool needs_recompute = false;
877d48d5 7115
e29c22c0 7116retry:
877d48d5
DV
7117 /* FDI is a binary signal running at ~2.7GHz, encoding
7118 * each output octet as 10 bits. The actual frequency
7119 * is stored as a divider into a 100MHz clock, and the
7120 * mode pixel clock is stored in units of 1KHz.
7121 * Hence the bw of each lane in terms of the mode signal
7122 * is:
7123 */
21a727b3 7124 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
877d48d5 7125
241bfc38 7126 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 7127
2bd89a07 7128 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
7129 pipe_config->pipe_bpp);
7130
7131 pipe_config->fdi_lanes = lane;
7132
2bd89a07 7133 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 7134 link_bw, &pipe_config->fdi_m_n);
1857e1da 7135
e3b247da 7136 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
6d293983 7137 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
e29c22c0
DV
7138 pipe_config->pipe_bpp -= 2*3;
7139 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
7140 pipe_config->pipe_bpp);
7141 needs_recompute = true;
7142 pipe_config->bw_constrained = true;
7143
7144 goto retry;
7145 }
7146
7147 if (needs_recompute)
7148 return RETRY;
7149
6d293983 7150 return ret;
877d48d5
DV
7151}
7152
8cfb3407
VS
7153static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
7154 struct intel_crtc_state *pipe_config)
7155{
7156 if (pipe_config->pipe_bpp > 24)
7157 return false;
7158
7159 /* HSW can handle pixel rate up to cdclk? */
2d1fe073 7160 if (IS_HASWELL(dev_priv))
8cfb3407
VS
7161 return true;
7162
7163 /*
b432e5cf
VS
7164 * We compare against max which means we must take
7165 * the increased cdclk requirement into account when
7166 * calculating the new cdclk.
7167 *
7168 * Should measure whether using a lower cdclk w/o IPS
8cfb3407
VS
7169 */
7170 return ilk_pipe_pixel_rate(pipe_config) <=
7171 dev_priv->max_cdclk_freq * 95 / 100;
7172}
7173
42db64ef 7174static void hsw_compute_ips_config(struct intel_crtc *crtc,
5cec258b 7175 struct intel_crtc_state *pipe_config)
42db64ef 7176{
8cfb3407 7177 struct drm_device *dev = crtc->base.dev;
fac5e23e 7178 struct drm_i915_private *dev_priv = to_i915(dev);
8cfb3407 7179
d330a953 7180 pipe_config->ips_enabled = i915.enable_ips &&
8cfb3407
VS
7181 hsw_crtc_supports_ips(crtc) &&
7182 pipe_config_supports_ips(dev_priv, pipe_config);
42db64ef
PZ
7183}
7184
39acb4aa
VS
7185static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
7186{
7187 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
7188
7189 /* GDG double wide on either pipe, otherwise pipe A only */
7190 return INTEL_INFO(dev_priv)->gen < 4 &&
7191 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
7192}
7193
a43f6e0f 7194static int intel_crtc_compute_config(struct intel_crtc *crtc,
5cec258b 7195 struct intel_crtc_state *pipe_config)
79e53945 7196{
a43f6e0f 7197 struct drm_device *dev = crtc->base.dev;
fac5e23e 7198 struct drm_i915_private *dev_priv = to_i915(dev);
7c5f93b0 7199 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
f3261156 7200 int clock_limit = dev_priv->max_dotclk_freq;
89749350 7201
cf532bb2 7202 if (INTEL_INFO(dev)->gen < 4) {
f3261156 7203 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
cf532bb2
VS
7204
7205 /*
39acb4aa 7206 * Enable double wide mode when the dot clock
cf532bb2 7207 * is > 90% of the (display) core speed.
cf532bb2 7208 */
39acb4aa
VS
7209 if (intel_crtc_supports_double_wide(crtc) &&
7210 adjusted_mode->crtc_clock > clock_limit) {
f3261156 7211 clock_limit = dev_priv->max_dotclk_freq;
cf532bb2 7212 pipe_config->double_wide = true;
ad3a4479 7213 }
f3261156 7214 }
ad3a4479 7215
f3261156
VS
7216 if (adjusted_mode->crtc_clock > clock_limit) {
7217 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
7218 adjusted_mode->crtc_clock, clock_limit,
7219 yesno(pipe_config->double_wide));
7220 return -EINVAL;
2c07245f 7221 }
89749350 7222
1d1d0e27
VS
7223 /*
7224 * Pipe horizontal size must be even in:
7225 * - DVO ganged mode
7226 * - LVDS dual channel mode
7227 * - Double wide pipe
7228 */
2d84d2b3 7229 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
7230 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
7231 pipe_config->pipe_src_w &= ~1;
7232
8693a824
DL
7233 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
7234 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42 7235 */
9beb5fea 7236 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
aad941d5 7237 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
e29c22c0 7238 return -EINVAL;
44f46b42 7239
50a0bc90 7240 if (HAS_IPS(dev_priv))
a43f6e0f
DV
7241 hsw_compute_ips_config(crtc, pipe_config);
7242
877d48d5 7243 if (pipe_config->has_pch_encoder)
a43f6e0f 7244 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 7245
cf5a15be 7246 return 0;
79e53945
JB
7247}
7248
1353c4fb 7249static int skylake_get_display_clock_speed(struct drm_i915_private *dev_priv)
1652d19e 7250{
1353c4fb 7251 u32 cdctl;
1652d19e 7252
ea61791e 7253 skl_dpll0_update(dev_priv);
1652d19e 7254
63911d72 7255 if (dev_priv->cdclk_pll.vco == 0)
709e05c3 7256 return dev_priv->cdclk_pll.ref;
1652d19e 7257
ea61791e 7258 cdctl = I915_READ(CDCLK_CTL);
1652d19e 7259
63911d72 7260 if (dev_priv->cdclk_pll.vco == 8640000) {
1652d19e
VS
7261 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
7262 case CDCLK_FREQ_450_432:
7263 return 432000;
7264 case CDCLK_FREQ_337_308:
487ed2e4 7265 return 308571;
ea61791e
VS
7266 case CDCLK_FREQ_540:
7267 return 540000;
1652d19e 7268 case CDCLK_FREQ_675_617:
487ed2e4 7269 return 617143;
1652d19e 7270 default:
ea61791e 7271 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
1652d19e
VS
7272 }
7273 } else {
1652d19e
VS
7274 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
7275 case CDCLK_FREQ_450_432:
7276 return 450000;
7277 case CDCLK_FREQ_337_308:
7278 return 337500;
ea61791e
VS
7279 case CDCLK_FREQ_540:
7280 return 540000;
1652d19e
VS
7281 case CDCLK_FREQ_675_617:
7282 return 675000;
7283 default:
ea61791e 7284 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
1652d19e
VS
7285 }
7286 }
7287
709e05c3 7288 return dev_priv->cdclk_pll.ref;
1652d19e
VS
7289}
7290
83d7c81f
VS
7291static void bxt_de_pll_update(struct drm_i915_private *dev_priv)
7292{
7293 u32 val;
7294
7295 dev_priv->cdclk_pll.ref = 19200;
1c3f7700 7296 dev_priv->cdclk_pll.vco = 0;
83d7c81f
VS
7297
7298 val = I915_READ(BXT_DE_PLL_ENABLE);
1c3f7700 7299 if ((val & BXT_DE_PLL_PLL_ENABLE) == 0)
83d7c81f 7300 return;
83d7c81f 7301
1c3f7700
ID
7302 if (WARN_ON((val & BXT_DE_PLL_LOCK) == 0))
7303 return;
83d7c81f
VS
7304
7305 val = I915_READ(BXT_DE_PLL_CTL);
7306 dev_priv->cdclk_pll.vco = (val & BXT_DE_PLL_RATIO_MASK) *
7307 dev_priv->cdclk_pll.ref;
7308}
7309
1353c4fb 7310static int broxton_get_display_clock_speed(struct drm_i915_private *dev_priv)
acd3f3d3 7311{
f5986242
VS
7312 u32 divider;
7313 int div, vco;
acd3f3d3 7314
83d7c81f
VS
7315 bxt_de_pll_update(dev_priv);
7316
f5986242
VS
7317 vco = dev_priv->cdclk_pll.vco;
7318 if (vco == 0)
7319 return dev_priv->cdclk_pll.ref;
acd3f3d3 7320
f5986242 7321 divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
acd3f3d3 7322
f5986242 7323 switch (divider) {
acd3f3d3 7324 case BXT_CDCLK_CD2X_DIV_SEL_1:
f5986242
VS
7325 div = 2;
7326 break;
acd3f3d3 7327 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
f5986242
VS
7328 div = 3;
7329 break;
acd3f3d3 7330 case BXT_CDCLK_CD2X_DIV_SEL_2:
f5986242
VS
7331 div = 4;
7332 break;
acd3f3d3 7333 case BXT_CDCLK_CD2X_DIV_SEL_4:
f5986242
VS
7334 div = 8;
7335 break;
7336 default:
7337 MISSING_CASE(divider);
7338 return dev_priv->cdclk_pll.ref;
acd3f3d3
BP
7339 }
7340
f5986242 7341 return DIV_ROUND_CLOSEST(vco, div);
acd3f3d3
BP
7342}
7343
1353c4fb 7344static int broadwell_get_display_clock_speed(struct drm_i915_private *dev_priv)
1652d19e 7345{
1652d19e
VS
7346 uint32_t lcpll = I915_READ(LCPLL_CTL);
7347 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
7348
7349 if (lcpll & LCPLL_CD_SOURCE_FCLK)
7350 return 800000;
7351 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
7352 return 450000;
7353 else if (freq == LCPLL_CLK_FREQ_450)
7354 return 450000;
7355 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
7356 return 540000;
7357 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
7358 return 337500;
7359 else
7360 return 675000;
7361}
7362
1353c4fb 7363static int haswell_get_display_clock_speed(struct drm_i915_private *dev_priv)
1652d19e 7364{
1652d19e
VS
7365 uint32_t lcpll = I915_READ(LCPLL_CTL);
7366 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
7367
7368 if (lcpll & LCPLL_CD_SOURCE_FCLK)
7369 return 800000;
7370 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
7371 return 450000;
7372 else if (freq == LCPLL_CLK_FREQ_450)
7373 return 450000;
50a0bc90 7374 else if (IS_HSW_ULT(dev_priv))
1652d19e
VS
7375 return 337500;
7376 else
7377 return 540000;
79e53945
JB
7378}
7379
1353c4fb 7380static int valleyview_get_display_clock_speed(struct drm_i915_private *dev_priv)
25eb05fc 7381{
1353c4fb 7382 return vlv_get_cck_clock_hpll(dev_priv, "cdclk",
bfa7df01 7383 CCK_DISPLAY_CLOCK_CONTROL);
25eb05fc
JB
7384}
7385
1353c4fb 7386static int ilk_get_display_clock_speed(struct drm_i915_private *dev_priv)
b37a6434
VS
7387{
7388 return 450000;
7389}
7390
1353c4fb 7391static int i945_get_display_clock_speed(struct drm_i915_private *dev_priv)
e70236a8
JB
7392{
7393 return 400000;
7394}
79e53945 7395
1353c4fb 7396static int i915_get_display_clock_speed(struct drm_i915_private *dev_priv)
79e53945 7397{
e907f170 7398 return 333333;
e70236a8 7399}
79e53945 7400
1353c4fb 7401static int i9xx_misc_get_display_clock_speed(struct drm_i915_private *dev_priv)
e70236a8
JB
7402{
7403 return 200000;
7404}
79e53945 7405
1353c4fb 7406static int pnv_get_display_clock_speed(struct drm_i915_private *dev_priv)
257a7ffc 7407{
1353c4fb 7408 struct pci_dev *pdev = dev_priv->drm.pdev;
257a7ffc
DV
7409 u16 gcfgc = 0;
7410
52a05c30 7411 pci_read_config_word(pdev, GCFGC, &gcfgc);
257a7ffc
DV
7412
7413 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7414 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
e907f170 7415 return 266667;
257a7ffc 7416 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
e907f170 7417 return 333333;
257a7ffc 7418 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
e907f170 7419 return 444444;
257a7ffc
DV
7420 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
7421 return 200000;
7422 default:
7423 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
7424 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
e907f170 7425 return 133333;
257a7ffc 7426 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
e907f170 7427 return 166667;
257a7ffc
DV
7428 }
7429}
7430
1353c4fb 7431static int i915gm_get_display_clock_speed(struct drm_i915_private *dev_priv)
e70236a8 7432{
1353c4fb 7433 struct pci_dev *pdev = dev_priv->drm.pdev;
e70236a8 7434 u16 gcfgc = 0;
79e53945 7435
52a05c30 7436 pci_read_config_word(pdev, GCFGC, &gcfgc);
e70236a8
JB
7437
7438 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
e907f170 7439 return 133333;
e70236a8
JB
7440 else {
7441 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7442 case GC_DISPLAY_CLOCK_333_MHZ:
e907f170 7443 return 333333;
e70236a8
JB
7444 default:
7445 case GC_DISPLAY_CLOCK_190_200_MHZ:
7446 return 190000;
79e53945 7447 }
e70236a8
JB
7448 }
7449}
7450
1353c4fb 7451static int i865_get_display_clock_speed(struct drm_i915_private *dev_priv)
e70236a8 7452{
e907f170 7453 return 266667;
e70236a8
JB
7454}
7455
1353c4fb 7456static int i85x_get_display_clock_speed(struct drm_i915_private *dev_priv)
e70236a8 7457{
1353c4fb 7458 struct pci_dev *pdev = dev_priv->drm.pdev;
e70236a8 7459 u16 hpllcc = 0;
1b1d2716 7460
65cd2b3f
VS
7461 /*
7462 * 852GM/852GMV only supports 133 MHz and the HPLLCC
7463 * encoding is different :(
7464 * FIXME is this the right way to detect 852GM/852GMV?
7465 */
52a05c30 7466 if (pdev->revision == 0x1)
65cd2b3f
VS
7467 return 133333;
7468
52a05c30 7469 pci_bus_read_config_word(pdev->bus,
1b1d2716
VS
7470 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
7471
e70236a8
JB
7472 /* Assume that the hardware is in the high speed state. This
7473 * should be the default.
7474 */
7475 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
7476 case GC_CLOCK_133_200:
1b1d2716 7477 case GC_CLOCK_133_200_2:
e70236a8
JB
7478 case GC_CLOCK_100_200:
7479 return 200000;
7480 case GC_CLOCK_166_250:
7481 return 250000;
7482 case GC_CLOCK_100_133:
e907f170 7483 return 133333;
1b1d2716
VS
7484 case GC_CLOCK_133_266:
7485 case GC_CLOCK_133_266_2:
7486 case GC_CLOCK_166_266:
7487 return 266667;
e70236a8 7488 }
79e53945 7489
e70236a8
JB
7490 /* Shouldn't happen */
7491 return 0;
7492}
79e53945 7493
1353c4fb 7494static int i830_get_display_clock_speed(struct drm_i915_private *dev_priv)
e70236a8 7495{
e907f170 7496 return 133333;
79e53945
JB
7497}
7498
1353c4fb 7499static unsigned int intel_hpll_vco(struct drm_i915_private *dev_priv)
34edce2f 7500{
34edce2f
VS
7501 static const unsigned int blb_vco[8] = {
7502 [0] = 3200000,
7503 [1] = 4000000,
7504 [2] = 5333333,
7505 [3] = 4800000,
7506 [4] = 6400000,
7507 };
7508 static const unsigned int pnv_vco[8] = {
7509 [0] = 3200000,
7510 [1] = 4000000,
7511 [2] = 5333333,
7512 [3] = 4800000,
7513 [4] = 2666667,
7514 };
7515 static const unsigned int cl_vco[8] = {
7516 [0] = 3200000,
7517 [1] = 4000000,
7518 [2] = 5333333,
7519 [3] = 6400000,
7520 [4] = 3333333,
7521 [5] = 3566667,
7522 [6] = 4266667,
7523 };
7524 static const unsigned int elk_vco[8] = {
7525 [0] = 3200000,
7526 [1] = 4000000,
7527 [2] = 5333333,
7528 [3] = 4800000,
7529 };
7530 static const unsigned int ctg_vco[8] = {
7531 [0] = 3200000,
7532 [1] = 4000000,
7533 [2] = 5333333,
7534 [3] = 6400000,
7535 [4] = 2666667,
7536 [5] = 4266667,
7537 };
7538 const unsigned int *vco_table;
7539 unsigned int vco;
7540 uint8_t tmp = 0;
7541
7542 /* FIXME other chipsets? */
50a0bc90 7543 if (IS_GM45(dev_priv))
34edce2f 7544 vco_table = ctg_vco;
9beb5fea 7545 else if (IS_G4X(dev_priv))
34edce2f 7546 vco_table = elk_vco;
1353c4fb 7547 else if (IS_CRESTLINE(dev_priv))
34edce2f 7548 vco_table = cl_vco;
1353c4fb 7549 else if (IS_PINEVIEW(dev_priv))
34edce2f 7550 vco_table = pnv_vco;
1353c4fb 7551 else if (IS_G33(dev_priv))
34edce2f
VS
7552 vco_table = blb_vco;
7553 else
7554 return 0;
7555
1353c4fb 7556 tmp = I915_READ(IS_MOBILE(dev_priv) ? HPLLVCO_MOBILE : HPLLVCO);
34edce2f
VS
7557
7558 vco = vco_table[tmp & 0x7];
7559 if (vco == 0)
7560 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7561 else
7562 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7563
7564 return vco;
7565}
7566
1353c4fb 7567static int gm45_get_display_clock_speed(struct drm_i915_private *dev_priv)
34edce2f 7568{
1353c4fb
VS
7569 struct pci_dev *pdev = dev_priv->drm.pdev;
7570 unsigned int cdclk_sel, vco = intel_hpll_vco(dev_priv);
34edce2f
VS
7571 uint16_t tmp = 0;
7572
52a05c30 7573 pci_read_config_word(pdev, GCFGC, &tmp);
34edce2f
VS
7574
7575 cdclk_sel = (tmp >> 12) & 0x1;
7576
7577 switch (vco) {
7578 case 2666667:
7579 case 4000000:
7580 case 5333333:
7581 return cdclk_sel ? 333333 : 222222;
7582 case 3200000:
7583 return cdclk_sel ? 320000 : 228571;
7584 default:
7585 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7586 return 222222;
7587 }
7588}
7589
1353c4fb 7590static int i965gm_get_display_clock_speed(struct drm_i915_private *dev_priv)
34edce2f 7591{
1353c4fb 7592 struct pci_dev *pdev = dev_priv->drm.pdev;
34edce2f
VS
7593 static const uint8_t div_3200[] = { 16, 10, 8 };
7594 static const uint8_t div_4000[] = { 20, 12, 10 };
7595 static const uint8_t div_5333[] = { 24, 16, 14 };
7596 const uint8_t *div_table;
1353c4fb 7597 unsigned int cdclk_sel, vco = intel_hpll_vco(dev_priv);
34edce2f
VS
7598 uint16_t tmp = 0;
7599
52a05c30 7600 pci_read_config_word(pdev, GCFGC, &tmp);
34edce2f
VS
7601
7602 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7603
7604 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7605 goto fail;
7606
7607 switch (vco) {
7608 case 3200000:
7609 div_table = div_3200;
7610 break;
7611 case 4000000:
7612 div_table = div_4000;
7613 break;
7614 case 5333333:
7615 div_table = div_5333;
7616 break;
7617 default:
7618 goto fail;
7619 }
7620
7621 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7622
caf4e252 7623fail:
34edce2f
VS
7624 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7625 return 200000;
7626}
7627
1353c4fb 7628static int g33_get_display_clock_speed(struct drm_i915_private *dev_priv)
34edce2f 7629{
1353c4fb 7630 struct pci_dev *pdev = dev_priv->drm.pdev;
34edce2f
VS
7631 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7632 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7633 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7634 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7635 const uint8_t *div_table;
1353c4fb 7636 unsigned int cdclk_sel, vco = intel_hpll_vco(dev_priv);
34edce2f
VS
7637 uint16_t tmp = 0;
7638
52a05c30 7639 pci_read_config_word(pdev, GCFGC, &tmp);
34edce2f
VS
7640
7641 cdclk_sel = (tmp >> 4) & 0x7;
7642
7643 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7644 goto fail;
7645
7646 switch (vco) {
7647 case 3200000:
7648 div_table = div_3200;
7649 break;
7650 case 4000000:
7651 div_table = div_4000;
7652 break;
7653 case 4800000:
7654 div_table = div_4800;
7655 break;
7656 case 5333333:
7657 div_table = div_5333;
7658 break;
7659 default:
7660 goto fail;
7661 }
7662
7663 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7664
caf4e252 7665fail:
34edce2f
VS
7666 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7667 return 190476;
7668}
7669
2c07245f 7670static void
a65851af 7671intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 7672{
a65851af
VS
7673 while (*num > DATA_LINK_M_N_MASK ||
7674 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
7675 *num >>= 1;
7676 *den >>= 1;
7677 }
7678}
7679
a65851af
VS
7680static void compute_m_n(unsigned int m, unsigned int n,
7681 uint32_t *ret_m, uint32_t *ret_n)
7682{
7683 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7684 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7685 intel_reduce_m_n_ratio(ret_m, ret_n);
7686}
7687
e69d0bc1
DV
7688void
7689intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7690 int pixel_clock, int link_clock,
7691 struct intel_link_m_n *m_n)
2c07245f 7692{
e69d0bc1 7693 m_n->tu = 64;
a65851af
VS
7694
7695 compute_m_n(bits_per_pixel * pixel_clock,
7696 link_clock * nlanes * 8,
7697 &m_n->gmch_m, &m_n->gmch_n);
7698
7699 compute_m_n(pixel_clock, link_clock,
7700 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
7701}
7702
a7615030
CW
7703static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7704{
d330a953
JN
7705 if (i915.panel_use_ssc >= 0)
7706 return i915.panel_use_ssc != 0;
41aa3448 7707 return dev_priv->vbt.lvds_use_ssc
435793df 7708 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
7709}
7710
7429e9d4 7711static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 7712{
7df00d7a 7713 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 7714}
f47709a9 7715
7429e9d4
DV
7716static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7717{
7718 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
7719}
7720
f47709a9 7721static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
190f68c5 7722 struct intel_crtc_state *crtc_state,
9e2c8475 7723 struct dpll *reduced_clock)
a7516a05 7724{
9b1e14f4 7725 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
a7516a05
JB
7726 u32 fp, fp2 = 0;
7727
9b1e14f4 7728 if (IS_PINEVIEW(dev_priv)) {
190f68c5 7729 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7730 if (reduced_clock)
7429e9d4 7731 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 7732 } else {
190f68c5 7733 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7734 if (reduced_clock)
7429e9d4 7735 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
7736 }
7737
190f68c5 7738 crtc_state->dpll_hw_state.fp0 = fp;
a7516a05 7739
f47709a9 7740 crtc->lowfreq_avail = false;
2d84d2b3 7741 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ab585dea 7742 reduced_clock) {
190f68c5 7743 crtc_state->dpll_hw_state.fp1 = fp2;
f47709a9 7744 crtc->lowfreq_avail = true;
a7516a05 7745 } else {
190f68c5 7746 crtc_state->dpll_hw_state.fp1 = fp;
a7516a05
JB
7747 }
7748}
7749
5e69f97f
CML
7750static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7751 pipe)
89b667f8
JB
7752{
7753 u32 reg_val;
7754
7755 /*
7756 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7757 * and set it to a reasonable value instead.
7758 */
ab3c759a 7759 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
7760 reg_val &= 0xffffff00;
7761 reg_val |= 0x00000030;
ab3c759a 7762 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7763
ab3c759a 7764 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7765 reg_val &= 0x8cffffff;
7766 reg_val = 0x8c000000;
ab3c759a 7767 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 7768
ab3c759a 7769 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 7770 reg_val &= 0xffffff00;
ab3c759a 7771 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7772
ab3c759a 7773 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7774 reg_val &= 0x00ffffff;
7775 reg_val |= 0xb0000000;
ab3c759a 7776 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
7777}
7778
b551842d
DV
7779static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7780 struct intel_link_m_n *m_n)
7781{
7782 struct drm_device *dev = crtc->base.dev;
fac5e23e 7783 struct drm_i915_private *dev_priv = to_i915(dev);
b551842d
DV
7784 int pipe = crtc->pipe;
7785
e3b95f1e
DV
7786 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7787 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7788 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7789 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
7790}
7791
7792static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
7793 struct intel_link_m_n *m_n,
7794 struct intel_link_m_n *m2_n2)
b551842d
DV
7795{
7796 struct drm_device *dev = crtc->base.dev;
fac5e23e 7797 struct drm_i915_private *dev_priv = to_i915(dev);
b551842d 7798 int pipe = crtc->pipe;
6e3c9717 7799 enum transcoder transcoder = crtc->config->cpu_transcoder;
b551842d
DV
7800
7801 if (INTEL_INFO(dev)->gen >= 5) {
7802 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7803 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7804 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7805 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
7806 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7807 * for gen < 8) and if DRRS is supported (to make sure the
7808 * registers are not unnecessarily accessed).
7809 */
920a14b2
TU
7810 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
7811 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
f769cd24
VK
7812 I915_WRITE(PIPE_DATA_M2(transcoder),
7813 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7814 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7815 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7816 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7817 }
b551842d 7818 } else {
e3b95f1e
DV
7819 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7820 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7821 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7822 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
7823 }
7824}
7825
fe3cd48d 7826void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
03afc4a2 7827{
fe3cd48d
R
7828 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7829
7830 if (m_n == M1_N1) {
7831 dp_m_n = &crtc->config->dp_m_n;
7832 dp_m2_n2 = &crtc->config->dp_m2_n2;
7833 } else if (m_n == M2_N2) {
7834
7835 /*
7836 * M2_N2 registers are not supported. Hence m2_n2 divider value
7837 * needs to be programmed into M1_N1.
7838 */
7839 dp_m_n = &crtc->config->dp_m2_n2;
7840 } else {
7841 DRM_ERROR("Unsupported divider value\n");
7842 return;
7843 }
7844
6e3c9717
ACO
7845 if (crtc->config->has_pch_encoder)
7846 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
03afc4a2 7847 else
fe3cd48d 7848 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
03afc4a2
DV
7849}
7850
251ac862
DV
7851static void vlv_compute_dpll(struct intel_crtc *crtc,
7852 struct intel_crtc_state *pipe_config)
bdd4b6a6 7853{
03ed5cbf 7854 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
cd2d34d9 7855 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
03ed5cbf
VS
7856 if (crtc->pipe != PIPE_A)
7857 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
bdd4b6a6 7858
cd2d34d9 7859 /* DPLL not used with DSI, but still need the rest set up */
d7edc4e5 7860 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
cd2d34d9
VS
7861 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
7862 DPLL_EXT_BUFFER_ENABLE_VLV;
7863
03ed5cbf
VS
7864 pipe_config->dpll_hw_state.dpll_md =
7865 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
7866}
bdd4b6a6 7867
03ed5cbf
VS
7868static void chv_compute_dpll(struct intel_crtc *crtc,
7869 struct intel_crtc_state *pipe_config)
7870{
7871 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
cd2d34d9 7872 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
03ed5cbf
VS
7873 if (crtc->pipe != PIPE_A)
7874 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7875
cd2d34d9 7876 /* DPLL not used with DSI, but still need the rest set up */
d7edc4e5 7877 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
cd2d34d9
VS
7878 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
7879
03ed5cbf
VS
7880 pipe_config->dpll_hw_state.dpll_md =
7881 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
bdd4b6a6
DV
7882}
7883
d288f65f 7884static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7885 const struct intel_crtc_state *pipe_config)
a0c4da24 7886{
f47709a9 7887 struct drm_device *dev = crtc->base.dev;
fac5e23e 7888 struct drm_i915_private *dev_priv = to_i915(dev);
cd2d34d9 7889 enum pipe pipe = crtc->pipe;
bdd4b6a6 7890 u32 mdiv;
a0c4da24 7891 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 7892 u32 coreclk, reg_val;
a0c4da24 7893
cd2d34d9
VS
7894 /* Enable Refclk */
7895 I915_WRITE(DPLL(pipe),
7896 pipe_config->dpll_hw_state.dpll &
7897 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
7898
7899 /* No need to actually set up the DPLL with DSI */
7900 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7901 return;
7902
a580516d 7903 mutex_lock(&dev_priv->sb_lock);
09153000 7904
d288f65f
VS
7905 bestn = pipe_config->dpll.n;
7906 bestm1 = pipe_config->dpll.m1;
7907 bestm2 = pipe_config->dpll.m2;
7908 bestp1 = pipe_config->dpll.p1;
7909 bestp2 = pipe_config->dpll.p2;
a0c4da24 7910
89b667f8
JB
7911 /* See eDP HDMI DPIO driver vbios notes doc */
7912
7913 /* PLL B needs special handling */
bdd4b6a6 7914 if (pipe == PIPE_B)
5e69f97f 7915 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
7916
7917 /* Set up Tx target for periodic Rcomp update */
ab3c759a 7918 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
7919
7920 /* Disable target IRef on PLL */
ab3c759a 7921 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 7922 reg_val &= 0x00ffffff;
ab3c759a 7923 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
7924
7925 /* Disable fast lock */
ab3c759a 7926 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
7927
7928 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
7929 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7930 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7931 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 7932 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
7933
7934 /*
7935 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7936 * but we don't support that).
7937 * Note: don't use the DAC post divider as it seems unstable.
7938 */
7939 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 7940 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7941
a0c4da24 7942 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 7943 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7944
89b667f8 7945 /* Set HBR and RBR LPF coefficients */
d288f65f 7946 if (pipe_config->port_clock == 162000 ||
2d84d2b3
VS
7947 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
7948 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
ab3c759a 7949 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 7950 0x009f0003);
89b667f8 7951 else
ab3c759a 7952 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
7953 0x00d0000f);
7954
37a5650b 7955 if (intel_crtc_has_dp_encoder(pipe_config)) {
89b667f8 7956 /* Use SSC source */
bdd4b6a6 7957 if (pipe == PIPE_A)
ab3c759a 7958 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7959 0x0df40000);
7960 else
ab3c759a 7961 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7962 0x0df70000);
7963 } else { /* HDMI or VGA */
7964 /* Use bend source */
bdd4b6a6 7965 if (pipe == PIPE_A)
ab3c759a 7966 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7967 0x0df70000);
7968 else
ab3c759a 7969 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7970 0x0df40000);
7971 }
a0c4da24 7972
ab3c759a 7973 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 7974 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
2210ce7f 7975 if (intel_crtc_has_dp_encoder(crtc->config))
89b667f8 7976 coreclk |= 0x01000000;
ab3c759a 7977 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 7978
ab3c759a 7979 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a580516d 7980 mutex_unlock(&dev_priv->sb_lock);
a0c4da24
JB
7981}
7982
d288f65f 7983static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7984 const struct intel_crtc_state *pipe_config)
9d556c99
CML
7985{
7986 struct drm_device *dev = crtc->base.dev;
fac5e23e 7987 struct drm_i915_private *dev_priv = to_i915(dev);
cd2d34d9 7988 enum pipe pipe = crtc->pipe;
9d556c99 7989 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9cbe40c1 7990 u32 loopfilter, tribuf_calcntr;
9d556c99 7991 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
a945ce7e 7992 u32 dpio_val;
9cbe40c1 7993 int vco;
9d556c99 7994
cd2d34d9
VS
7995 /* Enable Refclk and SSC */
7996 I915_WRITE(DPLL(pipe),
7997 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
7998
7999 /* No need to actually set up the DPLL with DSI */
8000 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8001 return;
8002
d288f65f
VS
8003 bestn = pipe_config->dpll.n;
8004 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
8005 bestm1 = pipe_config->dpll.m1;
8006 bestm2 = pipe_config->dpll.m2 >> 22;
8007 bestp1 = pipe_config->dpll.p1;
8008 bestp2 = pipe_config->dpll.p2;
9cbe40c1 8009 vco = pipe_config->dpll.vco;
a945ce7e 8010 dpio_val = 0;
9cbe40c1 8011 loopfilter = 0;
9d556c99 8012
a580516d 8013 mutex_lock(&dev_priv->sb_lock);
9d556c99 8014
9d556c99
CML
8015 /* p1 and p2 divider */
8016 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
8017 5 << DPIO_CHV_S1_DIV_SHIFT |
8018 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
8019 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
8020 1 << DPIO_CHV_K_DIV_SHIFT);
8021
8022 /* Feedback post-divider - m2 */
8023 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
8024
8025 /* Feedback refclk divider - n and m1 */
8026 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
8027 DPIO_CHV_M1_DIV_BY_2 |
8028 1 << DPIO_CHV_N_DIV_SHIFT);
8029
8030 /* M2 fraction division */
25a25dfc 8031 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
9d556c99
CML
8032
8033 /* M2 fraction division enable */
a945ce7e
VP
8034 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
8035 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
8036 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
8037 if (bestm2_frac)
8038 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
8039 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
9d556c99 8040
de3a0fde
VP
8041 /* Program digital lock detect threshold */
8042 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
8043 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
8044 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
8045 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
8046 if (!bestm2_frac)
8047 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
8048 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
8049
9d556c99 8050 /* Loop filter */
9cbe40c1
VP
8051 if (vco == 5400000) {
8052 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
8053 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
8054 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
8055 tribuf_calcntr = 0x9;
8056 } else if (vco <= 6200000) {
8057 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
8058 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
8059 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8060 tribuf_calcntr = 0x9;
8061 } else if (vco <= 6480000) {
8062 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
8063 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
8064 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8065 tribuf_calcntr = 0x8;
8066 } else {
8067 /* Not supported. Apply the same limits as in the max case */
8068 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
8069 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
8070 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8071 tribuf_calcntr = 0;
8072 }
9d556c99
CML
8073 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
8074
968040b2 8075 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
9cbe40c1
VP
8076 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
8077 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
8078 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
8079
9d556c99
CML
8080 /* AFC Recal */
8081 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
8082 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
8083 DPIO_AFC_RECAL);
8084
a580516d 8085 mutex_unlock(&dev_priv->sb_lock);
9d556c99
CML
8086}
8087
d288f65f
VS
8088/**
8089 * vlv_force_pll_on - forcibly enable just the PLL
8090 * @dev_priv: i915 private structure
8091 * @pipe: pipe PLL to enable
8092 * @dpll: PLL configuration
8093 *
8094 * Enable the PLL for @pipe using the supplied @dpll config. To be used
8095 * in cases where we need the PLL enabled even when @pipe is not going to
8096 * be enabled.
8097 */
30ad9814 8098int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
3f36b937 8099 const struct dpll *dpll)
d288f65f 8100{
b91eb5cc 8101 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
3f36b937
TU
8102 struct intel_crtc_state *pipe_config;
8103
8104 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8105 if (!pipe_config)
8106 return -ENOMEM;
8107
8108 pipe_config->base.crtc = &crtc->base;
8109 pipe_config->pixel_multiplier = 1;
8110 pipe_config->dpll = *dpll;
d288f65f 8111
30ad9814 8112 if (IS_CHERRYVIEW(dev_priv)) {
3f36b937
TU
8113 chv_compute_dpll(crtc, pipe_config);
8114 chv_prepare_pll(crtc, pipe_config);
8115 chv_enable_pll(crtc, pipe_config);
d288f65f 8116 } else {
3f36b937
TU
8117 vlv_compute_dpll(crtc, pipe_config);
8118 vlv_prepare_pll(crtc, pipe_config);
8119 vlv_enable_pll(crtc, pipe_config);
d288f65f 8120 }
3f36b937
TU
8121
8122 kfree(pipe_config);
8123
8124 return 0;
d288f65f
VS
8125}
8126
8127/**
8128 * vlv_force_pll_off - forcibly disable just the PLL
8129 * @dev_priv: i915 private structure
8130 * @pipe: pipe PLL to disable
8131 *
8132 * Disable the PLL for @pipe. To be used in cases where we need
8133 * the PLL enabled even when @pipe is not going to be enabled.
8134 */
30ad9814 8135void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
d288f65f 8136{
30ad9814
VS
8137 if (IS_CHERRYVIEW(dev_priv))
8138 chv_disable_pll(dev_priv, pipe);
d288f65f 8139 else
30ad9814 8140 vlv_disable_pll(dev_priv, pipe);
d288f65f
VS
8141}
8142
251ac862
DV
8143static void i9xx_compute_dpll(struct intel_crtc *crtc,
8144 struct intel_crtc_state *crtc_state,
9e2c8475 8145 struct dpll *reduced_clock)
eb1cbe48 8146{
9b1e14f4 8147 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
eb1cbe48 8148 u32 dpll;
190f68c5 8149 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 8150
190f68c5 8151 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 8152
eb1cbe48
DV
8153 dpll = DPLL_VGA_MODE_DIS;
8154
2d84d2b3 8155 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
8156 dpll |= DPLLB_MODE_LVDS;
8157 else
8158 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 8159
50a0bc90 8160 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) || IS_G33(dev_priv)) {
190f68c5 8161 dpll |= (crtc_state->pixel_multiplier - 1)
198a037f 8162 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 8163 }
198a037f 8164
3d6e9ee0
VS
8165 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8166 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
4a33e48d 8167 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 8168
37a5650b 8169 if (intel_crtc_has_dp_encoder(crtc_state))
4a33e48d 8170 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
8171
8172 /* compute bitmask from p1 value */
9b1e14f4 8173 if (IS_PINEVIEW(dev_priv))
eb1cbe48
DV
8174 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
8175 else {
8176 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
9beb5fea 8177 if (IS_G4X(dev_priv) && reduced_clock)
eb1cbe48
DV
8178 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
8179 }
8180 switch (clock->p2) {
8181 case 5:
8182 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8183 break;
8184 case 7:
8185 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8186 break;
8187 case 10:
8188 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8189 break;
8190 case 14:
8191 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8192 break;
8193 }
9b1e14f4 8194 if (INTEL_GEN(dev_priv) >= 4)
eb1cbe48
DV
8195 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
8196
190f68c5 8197 if (crtc_state->sdvo_tv_clock)
eb1cbe48 8198 dpll |= PLL_REF_INPUT_TVCLKINBC;
2d84d2b3 8199 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ceb41007 8200 intel_panel_use_ssc(dev_priv))
eb1cbe48
DV
8201 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
8202 else
8203 dpll |= PLL_REF_INPUT_DREFCLK;
8204
8205 dpll |= DPLL_VCO_ENABLE;
190f68c5 8206 crtc_state->dpll_hw_state.dpll = dpll;
8bcc2795 8207
9b1e14f4 8208 if (INTEL_GEN(dev_priv) >= 4) {
190f68c5 8209 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
ef1b460d 8210 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
190f68c5 8211 crtc_state->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
8212 }
8213}
8214
251ac862
DV
8215static void i8xx_compute_dpll(struct intel_crtc *crtc,
8216 struct intel_crtc_state *crtc_state,
9e2c8475 8217 struct dpll *reduced_clock)
eb1cbe48 8218{
f47709a9 8219 struct drm_device *dev = crtc->base.dev;
fac5e23e 8220 struct drm_i915_private *dev_priv = to_i915(dev);
eb1cbe48 8221 u32 dpll;
190f68c5 8222 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 8223
190f68c5 8224 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 8225
eb1cbe48
DV
8226 dpll = DPLL_VGA_MODE_DIS;
8227
2d84d2b3 8228 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
8229 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8230 } else {
8231 if (clock->p1 == 2)
8232 dpll |= PLL_P1_DIVIDE_BY_TWO;
8233 else
8234 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8235 if (clock->p2 == 4)
8236 dpll |= PLL_P2_DIVIDE_BY_4;
8237 }
8238
50a0bc90
TU
8239 if (!IS_I830(dev_priv) &&
8240 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
4a33e48d
DV
8241 dpll |= DPLL_DVO_2X_MODE;
8242
2d84d2b3 8243 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ceb41007 8244 intel_panel_use_ssc(dev_priv))
eb1cbe48
DV
8245 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
8246 else
8247 dpll |= PLL_REF_INPUT_DREFCLK;
8248
8249 dpll |= DPLL_VCO_ENABLE;
190f68c5 8250 crtc_state->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
8251}
8252
8a654f3b 8253static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
8254{
8255 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 8256 struct drm_i915_private *dev_priv = to_i915(dev);
b0e77b9c 8257 enum pipe pipe = intel_crtc->pipe;
6e3c9717 8258 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
7c5f93b0 8259 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
1caea6e9
VS
8260 uint32_t crtc_vtotal, crtc_vblank_end;
8261 int vsyncshift = 0;
4d8a62ea
DV
8262
8263 /* We need to be careful not to changed the adjusted mode, for otherwise
8264 * the hw state checker will get angry at the mismatch. */
8265 crtc_vtotal = adjusted_mode->crtc_vtotal;
8266 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 8267
609aeaca 8268 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 8269 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
8270 crtc_vtotal -= 1;
8271 crtc_vblank_end -= 1;
609aeaca 8272
2d84d2b3 8273 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
609aeaca
VS
8274 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
8275 else
8276 vsyncshift = adjusted_mode->crtc_hsync_start -
8277 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
8278 if (vsyncshift < 0)
8279 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
8280 }
8281
8282 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 8283 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 8284
fe2b8f9d 8285 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
8286 (adjusted_mode->crtc_hdisplay - 1) |
8287 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 8288 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
8289 (adjusted_mode->crtc_hblank_start - 1) |
8290 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 8291 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
8292 (adjusted_mode->crtc_hsync_start - 1) |
8293 ((adjusted_mode->crtc_hsync_end - 1) << 16));
8294
fe2b8f9d 8295 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 8296 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 8297 ((crtc_vtotal - 1) << 16));
fe2b8f9d 8298 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 8299 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 8300 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 8301 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
8302 (adjusted_mode->crtc_vsync_start - 1) |
8303 ((adjusted_mode->crtc_vsync_end - 1) << 16));
8304
b5e508d4
PZ
8305 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
8306 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
8307 * documented on the DDI_FUNC_CTL register description, EDP Input Select
8308 * bits. */
772c2a51 8309 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
b5e508d4
PZ
8310 (pipe == PIPE_B || pipe == PIPE_C))
8311 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
8312
bc58be60
JN
8313}
8314
8315static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
8316{
8317 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 8318 struct drm_i915_private *dev_priv = to_i915(dev);
bc58be60
JN
8319 enum pipe pipe = intel_crtc->pipe;
8320
b0e77b9c
PZ
8321 /* pipesrc controls the size that is scaled from, which should
8322 * always be the user's requested size.
8323 */
8324 I915_WRITE(PIPESRC(pipe),
6e3c9717
ACO
8325 ((intel_crtc->config->pipe_src_w - 1) << 16) |
8326 (intel_crtc->config->pipe_src_h - 1));
b0e77b9c
PZ
8327}
8328
1bd1bd80 8329static void intel_get_pipe_timings(struct intel_crtc *crtc,
5cec258b 8330 struct intel_crtc_state *pipe_config)
1bd1bd80
DV
8331{
8332 struct drm_device *dev = crtc->base.dev;
fac5e23e 8333 struct drm_i915_private *dev_priv = to_i915(dev);
1bd1bd80
DV
8334 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
8335 uint32_t tmp;
8336
8337 tmp = I915_READ(HTOTAL(cpu_transcoder));
2d112de7
ACO
8338 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
8339 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 8340 tmp = I915_READ(HBLANK(cpu_transcoder));
2d112de7
ACO
8341 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
8342 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 8343 tmp = I915_READ(HSYNC(cpu_transcoder));
2d112de7
ACO
8344 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
8345 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
8346
8347 tmp = I915_READ(VTOTAL(cpu_transcoder));
2d112de7
ACO
8348 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
8349 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 8350 tmp = I915_READ(VBLANK(cpu_transcoder));
2d112de7
ACO
8351 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
8352 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 8353 tmp = I915_READ(VSYNC(cpu_transcoder));
2d112de7
ACO
8354 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
8355 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
8356
8357 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
2d112de7
ACO
8358 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
8359 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
8360 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
1bd1bd80 8361 }
bc58be60
JN
8362}
8363
8364static void intel_get_pipe_src_size(struct intel_crtc *crtc,
8365 struct intel_crtc_state *pipe_config)
8366{
8367 struct drm_device *dev = crtc->base.dev;
fac5e23e 8368 struct drm_i915_private *dev_priv = to_i915(dev);
bc58be60 8369 u32 tmp;
1bd1bd80
DV
8370
8371 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
8372 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
8373 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
8374
2d112de7
ACO
8375 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
8376 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
8377}
8378
f6a83288 8379void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 8380 struct intel_crtc_state *pipe_config)
babea61d 8381{
2d112de7
ACO
8382 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
8383 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
8384 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
8385 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
babea61d 8386
2d112de7
ACO
8387 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
8388 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
8389 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
8390 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
babea61d 8391
2d112de7 8392 mode->flags = pipe_config->base.adjusted_mode.flags;
cd13f5ab 8393 mode->type = DRM_MODE_TYPE_DRIVER;
babea61d 8394
2d112de7
ACO
8395 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
8396 mode->flags |= pipe_config->base.adjusted_mode.flags;
cd13f5ab
ML
8397
8398 mode->hsync = drm_mode_hsync(mode);
8399 mode->vrefresh = drm_mode_vrefresh(mode);
8400 drm_mode_set_name(mode);
babea61d
JB
8401}
8402
84b046f3
DV
8403static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
8404{
8405 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 8406 struct drm_i915_private *dev_priv = to_i915(dev);
84b046f3
DV
8407 uint32_t pipeconf;
8408
9f11a9e4 8409 pipeconf = 0;
84b046f3 8410
b6b5d049
VS
8411 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
8412 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8413 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 8414
6e3c9717 8415 if (intel_crtc->config->double_wide)
cf532bb2 8416 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 8417
ff9ce46e 8418 /* only g4x and later have fancy bpc/dither controls */
9beb5fea
TU
8419 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
8420 IS_CHERRYVIEW(dev_priv)) {
ff9ce46e 8421 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6e3c9717 8422 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
ff9ce46e 8423 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 8424 PIPECONF_DITHER_TYPE_SP;
84b046f3 8425
6e3c9717 8426 switch (intel_crtc->config->pipe_bpp) {
ff9ce46e
DV
8427 case 18:
8428 pipeconf |= PIPECONF_6BPC;
8429 break;
8430 case 24:
8431 pipeconf |= PIPECONF_8BPC;
8432 break;
8433 case 30:
8434 pipeconf |= PIPECONF_10BPC;
8435 break;
8436 default:
8437 /* Case prevented by intel_choose_pipe_bpp_dither. */
8438 BUG();
84b046f3
DV
8439 }
8440 }
8441
56b857a5 8442 if (HAS_PIPE_CXSR(dev_priv)) {
84b046f3
DV
8443 if (intel_crtc->lowfreq_avail) {
8444 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
8445 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
8446 } else {
8447 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
8448 }
8449 }
8450
6e3c9717 8451 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
efc2cfff 8452 if (INTEL_INFO(dev)->gen < 4 ||
2d84d2b3 8453 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
efc2cfff
VS
8454 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
8455 else
8456 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
8457 } else
84b046f3
DV
8458 pipeconf |= PIPECONF_PROGRESSIVE;
8459
920a14b2 8460 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
666a4537 8461 intel_crtc->config->limited_color_range)
9f11a9e4 8462 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 8463
84b046f3
DV
8464 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
8465 POSTING_READ(PIPECONF(intel_crtc->pipe));
8466}
8467
81c97f52
ACO
8468static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
8469 struct intel_crtc_state *crtc_state)
8470{
8471 struct drm_device *dev = crtc->base.dev;
fac5e23e 8472 struct drm_i915_private *dev_priv = to_i915(dev);
1b6f4958 8473 const struct intel_limit *limit;
81c97f52
ACO
8474 int refclk = 48000;
8475
8476 memset(&crtc_state->dpll_hw_state, 0,
8477 sizeof(crtc_state->dpll_hw_state));
8478
2d84d2b3 8479 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
81c97f52
ACO
8480 if (intel_panel_use_ssc(dev_priv)) {
8481 refclk = dev_priv->vbt.lvds_ssc_freq;
8482 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8483 }
8484
8485 limit = &intel_limits_i8xx_lvds;
2d84d2b3 8486 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
81c97f52
ACO
8487 limit = &intel_limits_i8xx_dvo;
8488 } else {
8489 limit = &intel_limits_i8xx_dac;
8490 }
8491
8492 if (!crtc_state->clock_set &&
8493 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8494 refclk, NULL, &crtc_state->dpll)) {
8495 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8496 return -EINVAL;
8497 }
8498
8499 i8xx_compute_dpll(crtc, crtc_state, NULL);
8500
8501 return 0;
8502}
8503
19ec6693
ACO
8504static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
8505 struct intel_crtc_state *crtc_state)
8506{
8507 struct drm_device *dev = crtc->base.dev;
fac5e23e 8508 struct drm_i915_private *dev_priv = to_i915(dev);
1b6f4958 8509 const struct intel_limit *limit;
19ec6693
ACO
8510 int refclk = 96000;
8511
8512 memset(&crtc_state->dpll_hw_state, 0,
8513 sizeof(crtc_state->dpll_hw_state));
8514
2d84d2b3 8515 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
19ec6693
ACO
8516 if (intel_panel_use_ssc(dev_priv)) {
8517 refclk = dev_priv->vbt.lvds_ssc_freq;
8518 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8519 }
8520
8521 if (intel_is_dual_link_lvds(dev))
8522 limit = &intel_limits_g4x_dual_channel_lvds;
8523 else
8524 limit = &intel_limits_g4x_single_channel_lvds;
2d84d2b3
VS
8525 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
8526 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
19ec6693 8527 limit = &intel_limits_g4x_hdmi;
2d84d2b3 8528 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
19ec6693
ACO
8529 limit = &intel_limits_g4x_sdvo;
8530 } else {
8531 /* The option is for other outputs */
8532 limit = &intel_limits_i9xx_sdvo;
8533 }
8534
8535 if (!crtc_state->clock_set &&
8536 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8537 refclk, NULL, &crtc_state->dpll)) {
8538 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8539 return -EINVAL;
8540 }
8541
8542 i9xx_compute_dpll(crtc, crtc_state, NULL);
8543
8544 return 0;
8545}
8546
70e8aa21
ACO
8547static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
8548 struct intel_crtc_state *crtc_state)
8549{
8550 struct drm_device *dev = crtc->base.dev;
fac5e23e 8551 struct drm_i915_private *dev_priv = to_i915(dev);
1b6f4958 8552 const struct intel_limit *limit;
70e8aa21
ACO
8553 int refclk = 96000;
8554
8555 memset(&crtc_state->dpll_hw_state, 0,
8556 sizeof(crtc_state->dpll_hw_state));
8557
2d84d2b3 8558 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
70e8aa21
ACO
8559 if (intel_panel_use_ssc(dev_priv)) {
8560 refclk = dev_priv->vbt.lvds_ssc_freq;
8561 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8562 }
8563
8564 limit = &intel_limits_pineview_lvds;
8565 } else {
8566 limit = &intel_limits_pineview_sdvo;
8567 }
8568
8569 if (!crtc_state->clock_set &&
8570 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8571 refclk, NULL, &crtc_state->dpll)) {
8572 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8573 return -EINVAL;
8574 }
8575
8576 i9xx_compute_dpll(crtc, crtc_state, NULL);
8577
8578 return 0;
8579}
8580
190f68c5
ACO
8581static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
8582 struct intel_crtc_state *crtc_state)
79e53945 8583{
c7653199 8584 struct drm_device *dev = crtc->base.dev;
fac5e23e 8585 struct drm_i915_private *dev_priv = to_i915(dev);
1b6f4958 8586 const struct intel_limit *limit;
81c97f52 8587 int refclk = 96000;
79e53945 8588
dd3cd74a
ACO
8589 memset(&crtc_state->dpll_hw_state, 0,
8590 sizeof(crtc_state->dpll_hw_state));
8591
2d84d2b3 8592 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
70e8aa21
ACO
8593 if (intel_panel_use_ssc(dev_priv)) {
8594 refclk = dev_priv->vbt.lvds_ssc_freq;
8595 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8596 }
43565a06 8597
70e8aa21
ACO
8598 limit = &intel_limits_i9xx_lvds;
8599 } else {
8600 limit = &intel_limits_i9xx_sdvo;
81c97f52 8601 }
79e53945 8602
70e8aa21
ACO
8603 if (!crtc_state->clock_set &&
8604 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8605 refclk, NULL, &crtc_state->dpll)) {
8606 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8607 return -EINVAL;
f47709a9 8608 }
7026d4ac 8609
81c97f52 8610 i9xx_compute_dpll(crtc, crtc_state, NULL);
79e53945 8611
c8f7a0db 8612 return 0;
f564048e
EA
8613}
8614
65b3d6a9
ACO
8615static int chv_crtc_compute_clock(struct intel_crtc *crtc,
8616 struct intel_crtc_state *crtc_state)
8617{
8618 int refclk = 100000;
1b6f4958 8619 const struct intel_limit *limit = &intel_limits_chv;
65b3d6a9
ACO
8620
8621 memset(&crtc_state->dpll_hw_state, 0,
8622 sizeof(crtc_state->dpll_hw_state));
8623
65b3d6a9
ACO
8624 if (!crtc_state->clock_set &&
8625 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8626 refclk, NULL, &crtc_state->dpll)) {
8627 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8628 return -EINVAL;
8629 }
8630
8631 chv_compute_dpll(crtc, crtc_state);
8632
8633 return 0;
8634}
8635
8636static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
8637 struct intel_crtc_state *crtc_state)
8638{
8639 int refclk = 100000;
1b6f4958 8640 const struct intel_limit *limit = &intel_limits_vlv;
65b3d6a9
ACO
8641
8642 memset(&crtc_state->dpll_hw_state, 0,
8643 sizeof(crtc_state->dpll_hw_state));
8644
65b3d6a9
ACO
8645 if (!crtc_state->clock_set &&
8646 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8647 refclk, NULL, &crtc_state->dpll)) {
8648 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8649 return -EINVAL;
8650 }
8651
8652 vlv_compute_dpll(crtc, crtc_state);
8653
8654 return 0;
8655}
8656
2fa2fe9a 8657static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5cec258b 8658 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
8659{
8660 struct drm_device *dev = crtc->base.dev;
fac5e23e 8661 struct drm_i915_private *dev_priv = to_i915(dev);
2fa2fe9a
DV
8662 uint32_t tmp;
8663
50a0bc90
TU
8664 if (INTEL_GEN(dev_priv) <= 3 &&
8665 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
dc9e7dec
VS
8666 return;
8667
2fa2fe9a 8668 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
8669 if (!(tmp & PFIT_ENABLE))
8670 return;
2fa2fe9a 8671
06922821 8672 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
8673 if (INTEL_INFO(dev)->gen < 4) {
8674 if (crtc->pipe != PIPE_B)
8675 return;
2fa2fe9a
DV
8676 } else {
8677 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8678 return;
8679 }
8680
06922821 8681 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a 8682 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
2fa2fe9a
DV
8683}
8684
acbec814 8685static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8686 struct intel_crtc_state *pipe_config)
acbec814
JB
8687{
8688 struct drm_device *dev = crtc->base.dev;
fac5e23e 8689 struct drm_i915_private *dev_priv = to_i915(dev);
acbec814 8690 int pipe = pipe_config->cpu_transcoder;
9e2c8475 8691 struct dpll clock;
acbec814 8692 u32 mdiv;
662c6ecb 8693 int refclk = 100000;
acbec814 8694
b521973b
VS
8695 /* In case of DSI, DPLL will not be used */
8696 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
f573de5a
SK
8697 return;
8698
a580516d 8699 mutex_lock(&dev_priv->sb_lock);
ab3c759a 8700 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
a580516d 8701 mutex_unlock(&dev_priv->sb_lock);
acbec814
JB
8702
8703 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8704 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8705 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8706 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8707 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8708
dccbea3b 8709 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
acbec814
JB
8710}
8711
5724dbd1
DL
8712static void
8713i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8714 struct intel_initial_plane_config *plane_config)
1ad292b5
JB
8715{
8716 struct drm_device *dev = crtc->base.dev;
fac5e23e 8717 struct drm_i915_private *dev_priv = to_i915(dev);
1ad292b5
JB
8718 u32 val, base, offset;
8719 int pipe = crtc->pipe, plane = crtc->plane;
8720 int fourcc, pixel_format;
6761dd31 8721 unsigned int aligned_height;
b113d5ee 8722 struct drm_framebuffer *fb;
1b842c89 8723 struct intel_framebuffer *intel_fb;
1ad292b5 8724
42a7b088
DL
8725 val = I915_READ(DSPCNTR(plane));
8726 if (!(val & DISPLAY_PLANE_ENABLE))
8727 return;
8728
d9806c9f 8729 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 8730 if (!intel_fb) {
1ad292b5
JB
8731 DRM_DEBUG_KMS("failed to alloc fb\n");
8732 return;
8733 }
8734
1b842c89
DL
8735 fb = &intel_fb->base;
8736
18c5247e
DV
8737 if (INTEL_INFO(dev)->gen >= 4) {
8738 if (val & DISPPLANE_TILED) {
49af449b 8739 plane_config->tiling = I915_TILING_X;
18c5247e
DV
8740 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8741 }
8742 }
1ad292b5
JB
8743
8744 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 8745 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
8746 fb->pixel_format = fourcc;
8747 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
1ad292b5
JB
8748
8749 if (INTEL_INFO(dev)->gen >= 4) {
49af449b 8750 if (plane_config->tiling)
1ad292b5
JB
8751 offset = I915_READ(DSPTILEOFF(plane));
8752 else
8753 offset = I915_READ(DSPLINOFF(plane));
8754 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8755 } else {
8756 base = I915_READ(DSPADDR(plane));
8757 }
8758 plane_config->base = base;
8759
8760 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
8761 fb->width = ((val >> 16) & 0xfff) + 1;
8762 fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
8763
8764 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 8765 fb->pitches[0] = val & 0xffffffc0;
1ad292b5 8766
b113d5ee 8767 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
8768 fb->pixel_format,
8769 fb->modifier[0]);
1ad292b5 8770
f37b5c2b 8771 plane_config->size = fb->pitches[0] * aligned_height;
1ad292b5 8772
2844a921
DL
8773 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8774 pipe_name(pipe), plane, fb->width, fb->height,
8775 fb->bits_per_pixel, base, fb->pitches[0],
8776 plane_config->size);
1ad292b5 8777
2d14030b 8778 plane_config->fb = intel_fb;
1ad292b5
JB
8779}
8780
70b23a98 8781static void chv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8782 struct intel_crtc_state *pipe_config)
70b23a98
VS
8783{
8784 struct drm_device *dev = crtc->base.dev;
fac5e23e 8785 struct drm_i915_private *dev_priv = to_i915(dev);
70b23a98
VS
8786 int pipe = pipe_config->cpu_transcoder;
8787 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9e2c8475 8788 struct dpll clock;
0d7b6b11 8789 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
70b23a98
VS
8790 int refclk = 100000;
8791
b521973b
VS
8792 /* In case of DSI, DPLL will not be used */
8793 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8794 return;
8795
a580516d 8796 mutex_lock(&dev_priv->sb_lock);
70b23a98
VS
8797 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8798 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8799 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8800 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
0d7b6b11 8801 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
a580516d 8802 mutex_unlock(&dev_priv->sb_lock);
70b23a98
VS
8803
8804 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
0d7b6b11
ID
8805 clock.m2 = (pll_dw0 & 0xff) << 22;
8806 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8807 clock.m2 |= pll_dw2 & 0x3fffff;
70b23a98
VS
8808 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8809 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8810 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8811
dccbea3b 8812 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
70b23a98
VS
8813}
8814
0e8ffe1b 8815static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8816 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
8817{
8818 struct drm_device *dev = crtc->base.dev;
fac5e23e 8819 struct drm_i915_private *dev_priv = to_i915(dev);
1729050e 8820 enum intel_display_power_domain power_domain;
0e8ffe1b 8821 uint32_t tmp;
1729050e 8822 bool ret;
0e8ffe1b 8823
1729050e
ID
8824 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8825 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
b5482bd0
ID
8826 return false;
8827
e143a21c 8828 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8106ddbd 8829 pipe_config->shared_dpll = NULL;
eccb140b 8830
1729050e
ID
8831 ret = false;
8832
0e8ffe1b
DV
8833 tmp = I915_READ(PIPECONF(crtc->pipe));
8834 if (!(tmp & PIPECONF_ENABLE))
1729050e 8835 goto out;
0e8ffe1b 8836
9beb5fea
TU
8837 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
8838 IS_CHERRYVIEW(dev_priv)) {
42571aef
VS
8839 switch (tmp & PIPECONF_BPC_MASK) {
8840 case PIPECONF_6BPC:
8841 pipe_config->pipe_bpp = 18;
8842 break;
8843 case PIPECONF_8BPC:
8844 pipe_config->pipe_bpp = 24;
8845 break;
8846 case PIPECONF_10BPC:
8847 pipe_config->pipe_bpp = 30;
8848 break;
8849 default:
8850 break;
8851 }
8852 }
8853
920a14b2 8854 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
666a4537 8855 (tmp & PIPECONF_COLOR_RANGE_SELECT))
b5a9fa09
DV
8856 pipe_config->limited_color_range = true;
8857
282740f7
VS
8858 if (INTEL_INFO(dev)->gen < 4)
8859 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8860
1bd1bd80 8861 intel_get_pipe_timings(crtc, pipe_config);
bc58be60 8862 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 8863
2fa2fe9a
DV
8864 i9xx_get_pfit_config(crtc, pipe_config);
8865
6c49f241 8866 if (INTEL_INFO(dev)->gen >= 4) {
c231775c 8867 /* No way to read it out on pipes B and C */
920a14b2 8868 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
c231775c
VS
8869 tmp = dev_priv->chv_dpll_md[crtc->pipe];
8870 else
8871 tmp = I915_READ(DPLL_MD(crtc->pipe));
6c49f241
DV
8872 pipe_config->pixel_multiplier =
8873 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8874 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 8875 pipe_config->dpll_hw_state.dpll_md = tmp;
50a0bc90
TU
8876 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
8877 IS_G33(dev_priv)) {
6c49f241
DV
8878 tmp = I915_READ(DPLL(crtc->pipe));
8879 pipe_config->pixel_multiplier =
8880 ((tmp & SDVO_MULTIPLIER_MASK)
8881 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8882 } else {
8883 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8884 * port and will be fixed up in the encoder->get_config
8885 * function. */
8886 pipe_config->pixel_multiplier = 1;
8887 }
8bcc2795 8888 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
920a14b2 8889 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
1c4e0274
VS
8890 /*
8891 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8892 * on 830. Filter it out here so that we don't
8893 * report errors due to that.
8894 */
50a0bc90 8895 if (IS_I830(dev_priv))
1c4e0274
VS
8896 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8897
8bcc2795
DV
8898 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8899 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
8900 } else {
8901 /* Mask out read-only status bits. */
8902 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8903 DPLL_PORTC_READY_MASK |
8904 DPLL_PORTB_READY_MASK);
8bcc2795 8905 }
6c49f241 8906
920a14b2 8907 if (IS_CHERRYVIEW(dev_priv))
70b23a98 8908 chv_crtc_clock_get(crtc, pipe_config);
11a914c2 8909 else if (IS_VALLEYVIEW(dev_priv))
acbec814
JB
8910 vlv_crtc_clock_get(crtc, pipe_config);
8911 else
8912 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 8913
0f64614d
VS
8914 /*
8915 * Normally the dotclock is filled in by the encoder .get_config()
8916 * but in case the pipe is enabled w/o any ports we need a sane
8917 * default.
8918 */
8919 pipe_config->base.adjusted_mode.crtc_clock =
8920 pipe_config->port_clock / pipe_config->pixel_multiplier;
8921
1729050e
ID
8922 ret = true;
8923
8924out:
8925 intel_display_power_put(dev_priv, power_domain);
8926
8927 return ret;
0e8ffe1b
DV
8928}
8929
dde86e2d 8930static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67 8931{
fac5e23e 8932 struct drm_i915_private *dev_priv = to_i915(dev);
13d83a67 8933 struct intel_encoder *encoder;
1c1a24d2 8934 int i;
74cfd7ac 8935 u32 val, final;
13d83a67 8936 bool has_lvds = false;
199e5d79 8937 bool has_cpu_edp = false;
199e5d79 8938 bool has_panel = false;
99eb6a01
KP
8939 bool has_ck505 = false;
8940 bool can_ssc = false;
1c1a24d2 8941 bool using_ssc_source = false;
13d83a67
JB
8942
8943 /* We need to take the global config into account */
b2784e15 8944 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
8945 switch (encoder->type) {
8946 case INTEL_OUTPUT_LVDS:
8947 has_panel = true;
8948 has_lvds = true;
8949 break;
8950 case INTEL_OUTPUT_EDP:
8951 has_panel = true;
2de6905f 8952 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
8953 has_cpu_edp = true;
8954 break;
6847d71b
PZ
8955 default:
8956 break;
13d83a67
JB
8957 }
8958 }
8959
6e266956 8960 if (HAS_PCH_IBX(dev_priv)) {
41aa3448 8961 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
8962 can_ssc = has_ck505;
8963 } else {
8964 has_ck505 = false;
8965 can_ssc = true;
8966 }
8967
1c1a24d2
L
8968 /* Check if any DPLLs are using the SSC source */
8969 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8970 u32 temp = I915_READ(PCH_DPLL(i));
8971
8972 if (!(temp & DPLL_VCO_ENABLE))
8973 continue;
8974
8975 if ((temp & PLL_REF_INPUT_MASK) ==
8976 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
8977 using_ssc_source = true;
8978 break;
8979 }
8980 }
8981
8982 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
8983 has_panel, has_lvds, has_ck505, using_ssc_source);
13d83a67
JB
8984
8985 /* Ironlake: try to setup display ref clock before DPLL
8986 * enabling. This is only under driver's control after
8987 * PCH B stepping, previous chipset stepping should be
8988 * ignoring this setting.
8989 */
74cfd7ac
CW
8990 val = I915_READ(PCH_DREF_CONTROL);
8991
8992 /* As we must carefully and slowly disable/enable each source in turn,
8993 * compute the final state we want first and check if we need to
8994 * make any changes at all.
8995 */
8996 final = val;
8997 final &= ~DREF_NONSPREAD_SOURCE_MASK;
8998 if (has_ck505)
8999 final |= DREF_NONSPREAD_CK505_ENABLE;
9000 else
9001 final |= DREF_NONSPREAD_SOURCE_ENABLE;
9002
8c07eb68 9003 final &= ~DREF_SSC_SOURCE_MASK;
74cfd7ac 9004 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8c07eb68 9005 final &= ~DREF_SSC1_ENABLE;
74cfd7ac
CW
9006
9007 if (has_panel) {
9008 final |= DREF_SSC_SOURCE_ENABLE;
9009
9010 if (intel_panel_use_ssc(dev_priv) && can_ssc)
9011 final |= DREF_SSC1_ENABLE;
9012
9013 if (has_cpu_edp) {
9014 if (intel_panel_use_ssc(dev_priv) && can_ssc)
9015 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
9016 else
9017 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
9018 } else
9019 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
1c1a24d2
L
9020 } else if (using_ssc_source) {
9021 final |= DREF_SSC_SOURCE_ENABLE;
9022 final |= DREF_SSC1_ENABLE;
74cfd7ac
CW
9023 }
9024
9025 if (final == val)
9026 return;
9027
13d83a67 9028 /* Always enable nonspread source */
74cfd7ac 9029 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 9030
99eb6a01 9031 if (has_ck505)
74cfd7ac 9032 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 9033 else
74cfd7ac 9034 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 9035
199e5d79 9036 if (has_panel) {
74cfd7ac
CW
9037 val &= ~DREF_SSC_SOURCE_MASK;
9038 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 9039
199e5d79 9040 /* SSC must be turned on before enabling the CPU output */
99eb6a01 9041 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 9042 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 9043 val |= DREF_SSC1_ENABLE;
e77166b5 9044 } else
74cfd7ac 9045 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
9046
9047 /* Get SSC going before enabling the outputs */
74cfd7ac 9048 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
9049 POSTING_READ(PCH_DREF_CONTROL);
9050 udelay(200);
9051
74cfd7ac 9052 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
9053
9054 /* Enable CPU source on CPU attached eDP */
199e5d79 9055 if (has_cpu_edp) {
99eb6a01 9056 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 9057 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 9058 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 9059 } else
74cfd7ac 9060 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 9061 } else
74cfd7ac 9062 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 9063
74cfd7ac 9064 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
9065 POSTING_READ(PCH_DREF_CONTROL);
9066 udelay(200);
9067 } else {
1c1a24d2 9068 DRM_DEBUG_KMS("Disabling CPU source output\n");
199e5d79 9069
74cfd7ac 9070 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
9071
9072 /* Turn off CPU output */
74cfd7ac 9073 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 9074
74cfd7ac 9075 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
9076 POSTING_READ(PCH_DREF_CONTROL);
9077 udelay(200);
9078
1c1a24d2
L
9079 if (!using_ssc_source) {
9080 DRM_DEBUG_KMS("Disabling SSC source\n");
199e5d79 9081
1c1a24d2
L
9082 /* Turn off the SSC source */
9083 val &= ~DREF_SSC_SOURCE_MASK;
9084 val |= DREF_SSC_SOURCE_DISABLE;
f165d283 9085
1c1a24d2
L
9086 /* Turn off SSC1 */
9087 val &= ~DREF_SSC1_ENABLE;
9088
9089 I915_WRITE(PCH_DREF_CONTROL, val);
9090 POSTING_READ(PCH_DREF_CONTROL);
9091 udelay(200);
9092 }
13d83a67 9093 }
74cfd7ac
CW
9094
9095 BUG_ON(val != final);
13d83a67
JB
9096}
9097
f31f2d55 9098static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 9099{
f31f2d55 9100 uint32_t tmp;
dde86e2d 9101
0ff066a9
PZ
9102 tmp = I915_READ(SOUTH_CHICKEN2);
9103 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
9104 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 9105
cf3598c2
ID
9106 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
9107 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
0ff066a9 9108 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 9109
0ff066a9
PZ
9110 tmp = I915_READ(SOUTH_CHICKEN2);
9111 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
9112 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 9113
cf3598c2
ID
9114 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
9115 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
0ff066a9 9116 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
9117}
9118
9119/* WaMPhyProgramming:hsw */
9120static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
9121{
9122 uint32_t tmp;
dde86e2d
PZ
9123
9124 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
9125 tmp &= ~(0xFF << 24);
9126 tmp |= (0x12 << 24);
9127 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
9128
dde86e2d
PZ
9129 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
9130 tmp |= (1 << 11);
9131 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
9132
9133 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
9134 tmp |= (1 << 11);
9135 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
9136
dde86e2d
PZ
9137 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
9138 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
9139 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
9140
9141 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
9142 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
9143 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
9144
0ff066a9
PZ
9145 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
9146 tmp &= ~(7 << 13);
9147 tmp |= (5 << 13);
9148 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 9149
0ff066a9
PZ
9150 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
9151 tmp &= ~(7 << 13);
9152 tmp |= (5 << 13);
9153 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
9154
9155 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
9156 tmp &= ~0xFF;
9157 tmp |= 0x1C;
9158 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
9159
9160 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
9161 tmp &= ~0xFF;
9162 tmp |= 0x1C;
9163 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
9164
9165 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
9166 tmp &= ~(0xFF << 16);
9167 tmp |= (0x1C << 16);
9168 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
9169
9170 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
9171 tmp &= ~(0xFF << 16);
9172 tmp |= (0x1C << 16);
9173 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
9174
0ff066a9
PZ
9175 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
9176 tmp |= (1 << 27);
9177 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 9178
0ff066a9
PZ
9179 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
9180 tmp |= (1 << 27);
9181 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 9182
0ff066a9
PZ
9183 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
9184 tmp &= ~(0xF << 28);
9185 tmp |= (4 << 28);
9186 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 9187
0ff066a9
PZ
9188 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
9189 tmp &= ~(0xF << 28);
9190 tmp |= (4 << 28);
9191 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
9192}
9193
2fa86a1f
PZ
9194/* Implements 3 different sequences from BSpec chapter "Display iCLK
9195 * Programming" based on the parameters passed:
9196 * - Sequence to enable CLKOUT_DP
9197 * - Sequence to enable CLKOUT_DP without spread
9198 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
9199 */
9200static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
9201 bool with_fdi)
f31f2d55 9202{
fac5e23e 9203 struct drm_i915_private *dev_priv = to_i915(dev);
2fa86a1f
PZ
9204 uint32_t reg, tmp;
9205
9206 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
9207 with_spread = true;
4f8036a2
TU
9208 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
9209 with_fdi, "LP PCH doesn't have FDI\n"))
2fa86a1f 9210 with_fdi = false;
f31f2d55 9211
a580516d 9212 mutex_lock(&dev_priv->sb_lock);
f31f2d55
PZ
9213
9214 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9215 tmp &= ~SBI_SSCCTL_DISABLE;
9216 tmp |= SBI_SSCCTL_PATHALT;
9217 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9218
9219 udelay(24);
9220
2fa86a1f
PZ
9221 if (with_spread) {
9222 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9223 tmp &= ~SBI_SSCCTL_PATHALT;
9224 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 9225
2fa86a1f
PZ
9226 if (with_fdi) {
9227 lpt_reset_fdi_mphy(dev_priv);
9228 lpt_program_fdi_mphy(dev_priv);
9229 }
9230 }
dde86e2d 9231
4f8036a2 9232 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
2fa86a1f
PZ
9233 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
9234 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
9235 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246 9236
a580516d 9237 mutex_unlock(&dev_priv->sb_lock);
dde86e2d
PZ
9238}
9239
47701c3b
PZ
9240/* Sequence to disable CLKOUT_DP */
9241static void lpt_disable_clkout_dp(struct drm_device *dev)
9242{
fac5e23e 9243 struct drm_i915_private *dev_priv = to_i915(dev);
47701c3b
PZ
9244 uint32_t reg, tmp;
9245
a580516d 9246 mutex_lock(&dev_priv->sb_lock);
47701c3b 9247
4f8036a2 9248 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
47701c3b
PZ
9249 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
9250 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
9251 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
9252
9253 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9254 if (!(tmp & SBI_SSCCTL_DISABLE)) {
9255 if (!(tmp & SBI_SSCCTL_PATHALT)) {
9256 tmp |= SBI_SSCCTL_PATHALT;
9257 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9258 udelay(32);
9259 }
9260 tmp |= SBI_SSCCTL_DISABLE;
9261 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9262 }
9263
a580516d 9264 mutex_unlock(&dev_priv->sb_lock);
47701c3b
PZ
9265}
9266
f7be2c21
VS
9267#define BEND_IDX(steps) ((50 + (steps)) / 5)
9268
9269static const uint16_t sscdivintphase[] = {
9270 [BEND_IDX( 50)] = 0x3B23,
9271 [BEND_IDX( 45)] = 0x3B23,
9272 [BEND_IDX( 40)] = 0x3C23,
9273 [BEND_IDX( 35)] = 0x3C23,
9274 [BEND_IDX( 30)] = 0x3D23,
9275 [BEND_IDX( 25)] = 0x3D23,
9276 [BEND_IDX( 20)] = 0x3E23,
9277 [BEND_IDX( 15)] = 0x3E23,
9278 [BEND_IDX( 10)] = 0x3F23,
9279 [BEND_IDX( 5)] = 0x3F23,
9280 [BEND_IDX( 0)] = 0x0025,
9281 [BEND_IDX( -5)] = 0x0025,
9282 [BEND_IDX(-10)] = 0x0125,
9283 [BEND_IDX(-15)] = 0x0125,
9284 [BEND_IDX(-20)] = 0x0225,
9285 [BEND_IDX(-25)] = 0x0225,
9286 [BEND_IDX(-30)] = 0x0325,
9287 [BEND_IDX(-35)] = 0x0325,
9288 [BEND_IDX(-40)] = 0x0425,
9289 [BEND_IDX(-45)] = 0x0425,
9290 [BEND_IDX(-50)] = 0x0525,
9291};
9292
9293/*
9294 * Bend CLKOUT_DP
9295 * steps -50 to 50 inclusive, in steps of 5
9296 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
9297 * change in clock period = -(steps / 10) * 5.787 ps
9298 */
9299static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
9300{
9301 uint32_t tmp;
9302 int idx = BEND_IDX(steps);
9303
9304 if (WARN_ON(steps % 5 != 0))
9305 return;
9306
9307 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
9308 return;
9309
9310 mutex_lock(&dev_priv->sb_lock);
9311
9312 if (steps % 10 != 0)
9313 tmp = 0xAAAAAAAB;
9314 else
9315 tmp = 0x00000000;
9316 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
9317
9318 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
9319 tmp &= 0xffff0000;
9320 tmp |= sscdivintphase[idx];
9321 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
9322
9323 mutex_unlock(&dev_priv->sb_lock);
9324}
9325
9326#undef BEND_IDX
9327
bf8fa3d3
PZ
9328static void lpt_init_pch_refclk(struct drm_device *dev)
9329{
bf8fa3d3
PZ
9330 struct intel_encoder *encoder;
9331 bool has_vga = false;
9332
b2784e15 9333 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
9334 switch (encoder->type) {
9335 case INTEL_OUTPUT_ANALOG:
9336 has_vga = true;
9337 break;
6847d71b
PZ
9338 default:
9339 break;
bf8fa3d3
PZ
9340 }
9341 }
9342
f7be2c21
VS
9343 if (has_vga) {
9344 lpt_bend_clkout_dp(to_i915(dev), 0);
47701c3b 9345 lpt_enable_clkout_dp(dev, true, true);
f7be2c21 9346 } else {
47701c3b 9347 lpt_disable_clkout_dp(dev);
f7be2c21 9348 }
bf8fa3d3
PZ
9349}
9350
dde86e2d
PZ
9351/*
9352 * Initialize reference clocks when the driver loads
9353 */
9354void intel_init_pch_refclk(struct drm_device *dev)
9355{
6e266956
TU
9356 struct drm_i915_private *dev_priv = to_i915(dev);
9357
9358 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
dde86e2d 9359 ironlake_init_pch_refclk(dev);
6e266956 9360 else if (HAS_PCH_LPT(dev_priv))
dde86e2d
PZ
9361 lpt_init_pch_refclk(dev);
9362}
9363
6ff93609 9364static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 9365{
fac5e23e 9366 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
79e53945
JB
9367 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9368 int pipe = intel_crtc->pipe;
c8203565
PZ
9369 uint32_t val;
9370
78114071 9371 val = 0;
c8203565 9372
6e3c9717 9373 switch (intel_crtc->config->pipe_bpp) {
c8203565 9374 case 18:
dfd07d72 9375 val |= PIPECONF_6BPC;
c8203565
PZ
9376 break;
9377 case 24:
dfd07d72 9378 val |= PIPECONF_8BPC;
c8203565
PZ
9379 break;
9380 case 30:
dfd07d72 9381 val |= PIPECONF_10BPC;
c8203565
PZ
9382 break;
9383 case 36:
dfd07d72 9384 val |= PIPECONF_12BPC;
c8203565
PZ
9385 break;
9386 default:
cc769b62
PZ
9387 /* Case prevented by intel_choose_pipe_bpp_dither. */
9388 BUG();
c8203565
PZ
9389 }
9390
6e3c9717 9391 if (intel_crtc->config->dither)
c8203565
PZ
9392 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
9393
6e3c9717 9394 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
9395 val |= PIPECONF_INTERLACED_ILK;
9396 else
9397 val |= PIPECONF_PROGRESSIVE;
9398
6e3c9717 9399 if (intel_crtc->config->limited_color_range)
3685a8f3 9400 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 9401
c8203565
PZ
9402 I915_WRITE(PIPECONF(pipe), val);
9403 POSTING_READ(PIPECONF(pipe));
9404}
9405
6ff93609 9406static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 9407{
fac5e23e 9408 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
ee2b0b38 9409 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 9410 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
391bf048 9411 u32 val = 0;
ee2b0b38 9412
391bf048 9413 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
ee2b0b38
PZ
9414 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
9415
6e3c9717 9416 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
9417 val |= PIPECONF_INTERLACED_ILK;
9418 else
9419 val |= PIPECONF_PROGRESSIVE;
9420
702e7a56
PZ
9421 I915_WRITE(PIPECONF(cpu_transcoder), val);
9422 POSTING_READ(PIPECONF(cpu_transcoder));
391bf048
JN
9423}
9424
391bf048
JN
9425static void haswell_set_pipemisc(struct drm_crtc *crtc)
9426{
fac5e23e 9427 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
391bf048 9428 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 9429
391bf048
JN
9430 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
9431 u32 val = 0;
756f85cf 9432
6e3c9717 9433 switch (intel_crtc->config->pipe_bpp) {
756f85cf
PZ
9434 case 18:
9435 val |= PIPEMISC_DITHER_6_BPC;
9436 break;
9437 case 24:
9438 val |= PIPEMISC_DITHER_8_BPC;
9439 break;
9440 case 30:
9441 val |= PIPEMISC_DITHER_10_BPC;
9442 break;
9443 case 36:
9444 val |= PIPEMISC_DITHER_12_BPC;
9445 break;
9446 default:
9447 /* Case prevented by pipe_config_set_bpp. */
9448 BUG();
9449 }
9450
6e3c9717 9451 if (intel_crtc->config->dither)
756f85cf
PZ
9452 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
9453
391bf048 9454 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
756f85cf 9455 }
ee2b0b38
PZ
9456}
9457
d4b1931c
PZ
9458int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
9459{
9460 /*
9461 * Account for spread spectrum to avoid
9462 * oversubscribing the link. Max center spread
9463 * is 2.5%; use 5% for safety's sake.
9464 */
9465 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 9466 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
9467}
9468
7429e9d4 9469static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 9470{
7429e9d4 9471 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
9472}
9473
b75ca6f6
ACO
9474static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
9475 struct intel_crtc_state *crtc_state,
9e2c8475 9476 struct dpll *reduced_clock)
79e53945 9477{
de13a2e3 9478 struct drm_crtc *crtc = &intel_crtc->base;
79e53945 9479 struct drm_device *dev = crtc->dev;
fac5e23e 9480 struct drm_i915_private *dev_priv = to_i915(dev);
b75ca6f6 9481 u32 dpll, fp, fp2;
3d6e9ee0 9482 int factor;
79e53945 9483
c1858123 9484 /* Enable autotuning of the PLL clock (if permissible) */
8febb297 9485 factor = 21;
3d6e9ee0 9486 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
8febb297 9487 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 9488 dev_priv->vbt.lvds_ssc_freq == 100000) ||
6e266956 9489 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
8febb297 9490 factor = 25;
190f68c5 9491 } else if (crtc_state->sdvo_tv_clock)
8febb297 9492 factor = 20;
c1858123 9493
b75ca6f6
ACO
9494 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
9495
190f68c5 9496 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
b75ca6f6
ACO
9497 fp |= FP_CB_TUNE;
9498
9499 if (reduced_clock) {
9500 fp2 = i9xx_dpll_compute_fp(reduced_clock);
2c07245f 9501
b75ca6f6
ACO
9502 if (reduced_clock->m < factor * reduced_clock->n)
9503 fp2 |= FP_CB_TUNE;
9504 } else {
9505 fp2 = fp;
9506 }
9a7c7890 9507
5eddb70b 9508 dpll = 0;
2c07245f 9509
3d6e9ee0 9510 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
a07d6787
EA
9511 dpll |= DPLLB_MODE_LVDS;
9512 else
9513 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 9514
190f68c5 9515 dpll |= (crtc_state->pixel_multiplier - 1)
ef1b460d 9516 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f 9517
3d6e9ee0
VS
9518 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
9519 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
4a33e48d 9520 dpll |= DPLL_SDVO_HIGH_SPEED;
3d6e9ee0 9521
37a5650b 9522 if (intel_crtc_has_dp_encoder(crtc_state))
4a33e48d 9523 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 9524
7d7f8633
VS
9525 /*
9526 * The high speed IO clock is only really required for
9527 * SDVO/HDMI/DP, but we also enable it for CRT to make it
9528 * possible to share the DPLL between CRT and HDMI. Enabling
9529 * the clock needlessly does no real harm, except use up a
9530 * bit of power potentially.
9531 *
9532 * We'll limit this to IVB with 3 pipes, since it has only two
9533 * DPLLs and so DPLL sharing is the only way to get three pipes
9534 * driving PCH ports at the same time. On SNB we could do this,
9535 * and potentially avoid enabling the second DPLL, but it's not
9536 * clear if it''s a win or loss power wise. No point in doing
9537 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
9538 */
9539 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
9540 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
9541 dpll |= DPLL_SDVO_HIGH_SPEED;
9542
a07d6787 9543 /* compute bitmask from p1 value */
190f68c5 9544 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 9545 /* also FPA1 */
190f68c5 9546 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 9547
190f68c5 9548 switch (crtc_state->dpll.p2) {
a07d6787
EA
9549 case 5:
9550 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
9551 break;
9552 case 7:
9553 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
9554 break;
9555 case 10:
9556 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
9557 break;
9558 case 14:
9559 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
9560 break;
79e53945
JB
9561 }
9562
3d6e9ee0
VS
9563 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
9564 intel_panel_use_ssc(dev_priv))
43565a06 9565 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
9566 else
9567 dpll |= PLL_REF_INPUT_DREFCLK;
9568
b75ca6f6
ACO
9569 dpll |= DPLL_VCO_ENABLE;
9570
9571 crtc_state->dpll_hw_state.dpll = dpll;
9572 crtc_state->dpll_hw_state.fp0 = fp;
9573 crtc_state->dpll_hw_state.fp1 = fp2;
de13a2e3
PZ
9574}
9575
190f68c5
ACO
9576static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9577 struct intel_crtc_state *crtc_state)
de13a2e3 9578{
997c030c 9579 struct drm_device *dev = crtc->base.dev;
fac5e23e 9580 struct drm_i915_private *dev_priv = to_i915(dev);
9e2c8475 9581 struct dpll reduced_clock;
7ed9f894 9582 bool has_reduced_clock = false;
e2b78267 9583 struct intel_shared_dpll *pll;
1b6f4958 9584 const struct intel_limit *limit;
997c030c 9585 int refclk = 120000;
de13a2e3 9586
dd3cd74a
ACO
9587 memset(&crtc_state->dpll_hw_state, 0,
9588 sizeof(crtc_state->dpll_hw_state));
9589
ded220e2
ACO
9590 crtc->lowfreq_avail = false;
9591
9592 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
9593 if (!crtc_state->has_pch_encoder)
9594 return 0;
79e53945 9595
2d84d2b3 9596 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
997c030c
ACO
9597 if (intel_panel_use_ssc(dev_priv)) {
9598 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
9599 dev_priv->vbt.lvds_ssc_freq);
9600 refclk = dev_priv->vbt.lvds_ssc_freq;
9601 }
9602
9603 if (intel_is_dual_link_lvds(dev)) {
9604 if (refclk == 100000)
9605 limit = &intel_limits_ironlake_dual_lvds_100m;
9606 else
9607 limit = &intel_limits_ironlake_dual_lvds;
9608 } else {
9609 if (refclk == 100000)
9610 limit = &intel_limits_ironlake_single_lvds_100m;
9611 else
9612 limit = &intel_limits_ironlake_single_lvds;
9613 }
9614 } else {
9615 limit = &intel_limits_ironlake_dac;
9616 }
9617
364ee29d 9618 if (!crtc_state->clock_set &&
997c030c
ACO
9619 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
9620 refclk, NULL, &crtc_state->dpll)) {
364ee29d
ACO
9621 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9622 return -EINVAL;
f47709a9 9623 }
79e53945 9624
b75ca6f6
ACO
9625 ironlake_compute_dpll(crtc, crtc_state,
9626 has_reduced_clock ? &reduced_clock : NULL);
66e985c0 9627
ded220e2
ACO
9628 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
9629 if (pll == NULL) {
9630 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
9631 pipe_name(crtc->pipe));
9632 return -EINVAL;
3fb37703 9633 }
79e53945 9634
2d84d2b3 9635 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ded220e2 9636 has_reduced_clock)
c7653199 9637 crtc->lowfreq_avail = true;
e2b78267 9638
c8f7a0db 9639 return 0;
79e53945
JB
9640}
9641
eb14cb74
VS
9642static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9643 struct intel_link_m_n *m_n)
9644{
9645 struct drm_device *dev = crtc->base.dev;
fac5e23e 9646 struct drm_i915_private *dev_priv = to_i915(dev);
eb14cb74
VS
9647 enum pipe pipe = crtc->pipe;
9648
9649 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9650 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9651 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9652 & ~TU_SIZE_MASK;
9653 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9654 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9655 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9656}
9657
9658static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9659 enum transcoder transcoder,
b95af8be
VK
9660 struct intel_link_m_n *m_n,
9661 struct intel_link_m_n *m2_n2)
72419203
DV
9662{
9663 struct drm_device *dev = crtc->base.dev;
fac5e23e 9664 struct drm_i915_private *dev_priv = to_i915(dev);
eb14cb74 9665 enum pipe pipe = crtc->pipe;
72419203 9666
eb14cb74
VS
9667 if (INTEL_INFO(dev)->gen >= 5) {
9668 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9669 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9670 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9671 & ~TU_SIZE_MASK;
9672 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9673 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9674 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
9675 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9676 * gen < 8) and if DRRS is supported (to make sure the
9677 * registers are not unnecessarily read).
9678 */
9679 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
6e3c9717 9680 crtc->config->has_drrs) {
b95af8be
VK
9681 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9682 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9683 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9684 & ~TU_SIZE_MASK;
9685 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9686 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9687 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9688 }
eb14cb74
VS
9689 } else {
9690 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9691 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9692 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9693 & ~TU_SIZE_MASK;
9694 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9695 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9696 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9697 }
9698}
9699
9700void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 9701 struct intel_crtc_state *pipe_config)
eb14cb74 9702{
681a8504 9703 if (pipe_config->has_pch_encoder)
eb14cb74
VS
9704 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9705 else
9706 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
9707 &pipe_config->dp_m_n,
9708 &pipe_config->dp_m2_n2);
eb14cb74 9709}
72419203 9710
eb14cb74 9711static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5cec258b 9712 struct intel_crtc_state *pipe_config)
eb14cb74
VS
9713{
9714 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 9715 &pipe_config->fdi_m_n, NULL);
72419203
DV
9716}
9717
bd2e244f 9718static void skylake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9719 struct intel_crtc_state *pipe_config)
bd2e244f
JB
9720{
9721 struct drm_device *dev = crtc->base.dev;
fac5e23e 9722 struct drm_i915_private *dev_priv = to_i915(dev);
a1b2278e
CK
9723 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9724 uint32_t ps_ctrl = 0;
9725 int id = -1;
9726 int i;
bd2e244f 9727
a1b2278e
CK
9728 /* find scaler attached to this pipe */
9729 for (i = 0; i < crtc->num_scalers; i++) {
9730 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9731 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9732 id = i;
9733 pipe_config->pch_pfit.enabled = true;
9734 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9735 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9736 break;
9737 }
9738 }
bd2e244f 9739
a1b2278e
CK
9740 scaler_state->scaler_id = id;
9741 if (id >= 0) {
9742 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9743 } else {
9744 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
bd2e244f
JB
9745 }
9746}
9747
5724dbd1
DL
9748static void
9749skylake_get_initial_plane_config(struct intel_crtc *crtc,
9750 struct intel_initial_plane_config *plane_config)
bc8d7dff
DL
9751{
9752 struct drm_device *dev = crtc->base.dev;
fac5e23e 9753 struct drm_i915_private *dev_priv = to_i915(dev);
40f46283 9754 u32 val, base, offset, stride_mult, tiling;
bc8d7dff
DL
9755 int pipe = crtc->pipe;
9756 int fourcc, pixel_format;
6761dd31 9757 unsigned int aligned_height;
bc8d7dff 9758 struct drm_framebuffer *fb;
1b842c89 9759 struct intel_framebuffer *intel_fb;
bc8d7dff 9760
d9806c9f 9761 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9762 if (!intel_fb) {
bc8d7dff
DL
9763 DRM_DEBUG_KMS("failed to alloc fb\n");
9764 return;
9765 }
9766
1b842c89
DL
9767 fb = &intel_fb->base;
9768
bc8d7dff 9769 val = I915_READ(PLANE_CTL(pipe, 0));
42a7b088
DL
9770 if (!(val & PLANE_CTL_ENABLE))
9771 goto error;
9772
bc8d7dff
DL
9773 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9774 fourcc = skl_format_to_fourcc(pixel_format,
9775 val & PLANE_CTL_ORDER_RGBX,
9776 val & PLANE_CTL_ALPHA_MASK);
9777 fb->pixel_format = fourcc;
9778 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9779
40f46283
DL
9780 tiling = val & PLANE_CTL_TILED_MASK;
9781 switch (tiling) {
9782 case PLANE_CTL_TILED_LINEAR:
9783 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9784 break;
9785 case PLANE_CTL_TILED_X:
9786 plane_config->tiling = I915_TILING_X;
9787 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9788 break;
9789 case PLANE_CTL_TILED_Y:
9790 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9791 break;
9792 case PLANE_CTL_TILED_YF:
9793 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9794 break;
9795 default:
9796 MISSING_CASE(tiling);
9797 goto error;
9798 }
9799
bc8d7dff
DL
9800 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9801 plane_config->base = base;
9802
9803 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9804
9805 val = I915_READ(PLANE_SIZE(pipe, 0));
9806 fb->height = ((val >> 16) & 0xfff) + 1;
9807 fb->width = ((val >> 0) & 0x1fff) + 1;
9808
9809 val = I915_READ(PLANE_STRIDE(pipe, 0));
7b49f948 9810 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
40f46283 9811 fb->pixel_format);
bc8d7dff
DL
9812 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9813
9814 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9815 fb->pixel_format,
9816 fb->modifier[0]);
bc8d7dff 9817
f37b5c2b 9818 plane_config->size = fb->pitches[0] * aligned_height;
bc8d7dff
DL
9819
9820 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9821 pipe_name(pipe), fb->width, fb->height,
9822 fb->bits_per_pixel, base, fb->pitches[0],
9823 plane_config->size);
9824
2d14030b 9825 plane_config->fb = intel_fb;
bc8d7dff
DL
9826 return;
9827
9828error:
d1a3a036 9829 kfree(intel_fb);
bc8d7dff
DL
9830}
9831
2fa2fe9a 9832static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9833 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
9834{
9835 struct drm_device *dev = crtc->base.dev;
fac5e23e 9836 struct drm_i915_private *dev_priv = to_i915(dev);
2fa2fe9a
DV
9837 uint32_t tmp;
9838
9839 tmp = I915_READ(PF_CTL(crtc->pipe));
9840
9841 if (tmp & PF_ENABLE) {
fd4daa9c 9842 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
9843 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9844 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
9845
9846 /* We currently do not free assignements of panel fitters on
9847 * ivb/hsw (since we don't use the higher upscaling modes which
9848 * differentiates them) so just WARN about this case for now. */
5db94019 9849 if (IS_GEN7(dev_priv)) {
cb8b2a30
DV
9850 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9851 PF_PIPE_SEL_IVB(crtc->pipe));
9852 }
2fa2fe9a 9853 }
79e53945
JB
9854}
9855
5724dbd1
DL
9856static void
9857ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9858 struct intel_initial_plane_config *plane_config)
4c6baa59
JB
9859{
9860 struct drm_device *dev = crtc->base.dev;
fac5e23e 9861 struct drm_i915_private *dev_priv = to_i915(dev);
4c6baa59 9862 u32 val, base, offset;
aeee5a49 9863 int pipe = crtc->pipe;
4c6baa59 9864 int fourcc, pixel_format;
6761dd31 9865 unsigned int aligned_height;
b113d5ee 9866 struct drm_framebuffer *fb;
1b842c89 9867 struct intel_framebuffer *intel_fb;
4c6baa59 9868
42a7b088
DL
9869 val = I915_READ(DSPCNTR(pipe));
9870 if (!(val & DISPLAY_PLANE_ENABLE))
9871 return;
9872
d9806c9f 9873 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9874 if (!intel_fb) {
4c6baa59
JB
9875 DRM_DEBUG_KMS("failed to alloc fb\n");
9876 return;
9877 }
9878
1b842c89
DL
9879 fb = &intel_fb->base;
9880
18c5247e
DV
9881 if (INTEL_INFO(dev)->gen >= 4) {
9882 if (val & DISPPLANE_TILED) {
49af449b 9883 plane_config->tiling = I915_TILING_X;
18c5247e
DV
9884 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9885 }
9886 }
4c6baa59
JB
9887
9888 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 9889 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
9890 fb->pixel_format = fourcc;
9891 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
4c6baa59 9892
aeee5a49 9893 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
8652744b 9894 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
aeee5a49 9895 offset = I915_READ(DSPOFFSET(pipe));
4c6baa59 9896 } else {
49af449b 9897 if (plane_config->tiling)
aeee5a49 9898 offset = I915_READ(DSPTILEOFF(pipe));
4c6baa59 9899 else
aeee5a49 9900 offset = I915_READ(DSPLINOFF(pipe));
4c6baa59
JB
9901 }
9902 plane_config->base = base;
9903
9904 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
9905 fb->width = ((val >> 16) & 0xfff) + 1;
9906 fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
9907
9908 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 9909 fb->pitches[0] = val & 0xffffffc0;
4c6baa59 9910
b113d5ee 9911 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9912 fb->pixel_format,
9913 fb->modifier[0]);
4c6baa59 9914
f37b5c2b 9915 plane_config->size = fb->pitches[0] * aligned_height;
4c6baa59 9916
2844a921
DL
9917 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9918 pipe_name(pipe), fb->width, fb->height,
9919 fb->bits_per_pixel, base, fb->pitches[0],
9920 plane_config->size);
b113d5ee 9921
2d14030b 9922 plane_config->fb = intel_fb;
4c6baa59
JB
9923}
9924
0e8ffe1b 9925static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9926 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9927{
9928 struct drm_device *dev = crtc->base.dev;
fac5e23e 9929 struct drm_i915_private *dev_priv = to_i915(dev);
1729050e 9930 enum intel_display_power_domain power_domain;
0e8ffe1b 9931 uint32_t tmp;
1729050e 9932 bool ret;
0e8ffe1b 9933
1729050e
ID
9934 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9935 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
930e8c9e
PZ
9936 return false;
9937
e143a21c 9938 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8106ddbd 9939 pipe_config->shared_dpll = NULL;
eccb140b 9940
1729050e 9941 ret = false;
0e8ffe1b
DV
9942 tmp = I915_READ(PIPECONF(crtc->pipe));
9943 if (!(tmp & PIPECONF_ENABLE))
1729050e 9944 goto out;
0e8ffe1b 9945
42571aef
VS
9946 switch (tmp & PIPECONF_BPC_MASK) {
9947 case PIPECONF_6BPC:
9948 pipe_config->pipe_bpp = 18;
9949 break;
9950 case PIPECONF_8BPC:
9951 pipe_config->pipe_bpp = 24;
9952 break;
9953 case PIPECONF_10BPC:
9954 pipe_config->pipe_bpp = 30;
9955 break;
9956 case PIPECONF_12BPC:
9957 pipe_config->pipe_bpp = 36;
9958 break;
9959 default:
9960 break;
9961 }
9962
b5a9fa09
DV
9963 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9964 pipe_config->limited_color_range = true;
9965
ab9412ba 9966 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0 9967 struct intel_shared_dpll *pll;
8106ddbd 9968 enum intel_dpll_id pll_id;
66e985c0 9969
88adfff1
DV
9970 pipe_config->has_pch_encoder = true;
9971
627eb5a3
DV
9972 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9973 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9974 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
9975
9976 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 9977
2d1fe073 9978 if (HAS_PCH_IBX(dev_priv)) {
d9a7bc67
ID
9979 /*
9980 * The pipe->pch transcoder and pch transcoder->pll
9981 * mapping is fixed.
9982 */
8106ddbd 9983 pll_id = (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
9984 } else {
9985 tmp = I915_READ(PCH_DPLL_SEL);
9986 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
8106ddbd 9987 pll_id = DPLL_ID_PCH_PLL_B;
c0d43d62 9988 else
8106ddbd 9989 pll_id= DPLL_ID_PCH_PLL_A;
c0d43d62 9990 }
66e985c0 9991
8106ddbd
ACO
9992 pipe_config->shared_dpll =
9993 intel_get_shared_dpll_by_id(dev_priv, pll_id);
9994 pll = pipe_config->shared_dpll;
66e985c0 9995
2edd6443
ACO
9996 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9997 &pipe_config->dpll_hw_state));
c93f54cf
DV
9998
9999 tmp = pipe_config->dpll_hw_state.dpll;
10000 pipe_config->pixel_multiplier =
10001 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
10002 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
10003
10004 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
10005 } else {
10006 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
10007 }
10008
1bd1bd80 10009 intel_get_pipe_timings(crtc, pipe_config);
bc58be60 10010 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 10011
2fa2fe9a
DV
10012 ironlake_get_pfit_config(crtc, pipe_config);
10013
1729050e
ID
10014 ret = true;
10015
10016out:
10017 intel_display_power_put(dev_priv, power_domain);
10018
10019 return ret;
0e8ffe1b
DV
10020}
10021
be256dc7
PZ
10022static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
10023{
91c8a326 10024 struct drm_device *dev = &dev_priv->drm;
be256dc7 10025 struct intel_crtc *crtc;
be256dc7 10026
d3fcc808 10027 for_each_intel_crtc(dev, crtc)
e2c719b7 10028 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
10029 pipe_name(crtc->pipe));
10030
e2c719b7
RC
10031 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
10032 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
01403de3
VS
10033 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
10034 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
44cb734c 10035 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
e2c719b7 10036 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 10037 "CPU PWM1 enabled\n");
772c2a51 10038 if (IS_HASWELL(dev_priv))
e2c719b7 10039 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 10040 "CPU PWM2 enabled\n");
e2c719b7 10041 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 10042 "PCH PWM1 enabled\n");
e2c719b7 10043 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 10044 "Utility pin enabled\n");
e2c719b7 10045 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 10046
9926ada1
PZ
10047 /*
10048 * In theory we can still leave IRQs enabled, as long as only the HPD
10049 * interrupts remain enabled. We used to check for that, but since it's
10050 * gen-specific and since we only disable LCPLL after we fully disable
10051 * the interrupts, the check below should be enough.
10052 */
e2c719b7 10053 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
10054}
10055
9ccd5aeb
PZ
10056static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
10057{
772c2a51 10058 if (IS_HASWELL(dev_priv))
9ccd5aeb
PZ
10059 return I915_READ(D_COMP_HSW);
10060 else
10061 return I915_READ(D_COMP_BDW);
10062}
10063
3c4c9b81
PZ
10064static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
10065{
772c2a51 10066 if (IS_HASWELL(dev_priv)) {
3c4c9b81
PZ
10067 mutex_lock(&dev_priv->rps.hw_lock);
10068 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
10069 val))
79cf219a 10070 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
3c4c9b81
PZ
10071 mutex_unlock(&dev_priv->rps.hw_lock);
10072 } else {
9ccd5aeb
PZ
10073 I915_WRITE(D_COMP_BDW, val);
10074 POSTING_READ(D_COMP_BDW);
3c4c9b81 10075 }
be256dc7
PZ
10076}
10077
10078/*
10079 * This function implements pieces of two sequences from BSpec:
10080 * - Sequence for display software to disable LCPLL
10081 * - Sequence for display software to allow package C8+
10082 * The steps implemented here are just the steps that actually touch the LCPLL
10083 * register. Callers should take care of disabling all the display engine
10084 * functions, doing the mode unset, fixing interrupts, etc.
10085 */
6ff58d53
PZ
10086static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
10087 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
10088{
10089 uint32_t val;
10090
10091 assert_can_disable_lcpll(dev_priv);
10092
10093 val = I915_READ(LCPLL_CTL);
10094
10095 if (switch_to_fclk) {
10096 val |= LCPLL_CD_SOURCE_FCLK;
10097 I915_WRITE(LCPLL_CTL, val);
10098
f53dd63f
ID
10099 if (wait_for_us(I915_READ(LCPLL_CTL) &
10100 LCPLL_CD_SOURCE_FCLK_DONE, 1))
be256dc7
PZ
10101 DRM_ERROR("Switching to FCLK failed\n");
10102
10103 val = I915_READ(LCPLL_CTL);
10104 }
10105
10106 val |= LCPLL_PLL_DISABLE;
10107 I915_WRITE(LCPLL_CTL, val);
10108 POSTING_READ(LCPLL_CTL);
10109
24d8441d 10110 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
be256dc7
PZ
10111 DRM_ERROR("LCPLL still locked\n");
10112
9ccd5aeb 10113 val = hsw_read_dcomp(dev_priv);
be256dc7 10114 val |= D_COMP_COMP_DISABLE;
3c4c9b81 10115 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
10116 ndelay(100);
10117
9ccd5aeb
PZ
10118 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
10119 1))
be256dc7
PZ
10120 DRM_ERROR("D_COMP RCOMP still in progress\n");
10121
10122 if (allow_power_down) {
10123 val = I915_READ(LCPLL_CTL);
10124 val |= LCPLL_POWER_DOWN_ALLOW;
10125 I915_WRITE(LCPLL_CTL, val);
10126 POSTING_READ(LCPLL_CTL);
10127 }
10128}
10129
10130/*
10131 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
10132 * source.
10133 */
6ff58d53 10134static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
10135{
10136 uint32_t val;
10137
10138 val = I915_READ(LCPLL_CTL);
10139
10140 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
10141 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
10142 return;
10143
a8a8bd54
PZ
10144 /*
10145 * Make sure we're not on PC8 state before disabling PC8, otherwise
10146 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
a8a8bd54 10147 */
59bad947 10148 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
215733fa 10149
be256dc7
PZ
10150 if (val & LCPLL_POWER_DOWN_ALLOW) {
10151 val &= ~LCPLL_POWER_DOWN_ALLOW;
10152 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 10153 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
10154 }
10155
9ccd5aeb 10156 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
10157 val |= D_COMP_COMP_FORCE;
10158 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 10159 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
10160
10161 val = I915_READ(LCPLL_CTL);
10162 val &= ~LCPLL_PLL_DISABLE;
10163 I915_WRITE(LCPLL_CTL, val);
10164
93220c08
CW
10165 if (intel_wait_for_register(dev_priv,
10166 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
10167 5))
be256dc7
PZ
10168 DRM_ERROR("LCPLL not locked yet\n");
10169
10170 if (val & LCPLL_CD_SOURCE_FCLK) {
10171 val = I915_READ(LCPLL_CTL);
10172 val &= ~LCPLL_CD_SOURCE_FCLK;
10173 I915_WRITE(LCPLL_CTL, val);
10174
f53dd63f
ID
10175 if (wait_for_us((I915_READ(LCPLL_CTL) &
10176 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
be256dc7
PZ
10177 DRM_ERROR("Switching back to LCPLL failed\n");
10178 }
215733fa 10179
59bad947 10180 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
4c75b940 10181 intel_update_cdclk(dev_priv);
be256dc7
PZ
10182}
10183
765dab67
PZ
10184/*
10185 * Package states C8 and deeper are really deep PC states that can only be
10186 * reached when all the devices on the system allow it, so even if the graphics
10187 * device allows PC8+, it doesn't mean the system will actually get to these
10188 * states. Our driver only allows PC8+ when going into runtime PM.
10189 *
10190 * The requirements for PC8+ are that all the outputs are disabled, the power
10191 * well is disabled and most interrupts are disabled, and these are also
10192 * requirements for runtime PM. When these conditions are met, we manually do
10193 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
10194 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
10195 * hang the machine.
10196 *
10197 * When we really reach PC8 or deeper states (not just when we allow it) we lose
10198 * the state of some registers, so when we come back from PC8+ we need to
10199 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
10200 * need to take care of the registers kept by RC6. Notice that this happens even
10201 * if we don't put the device in PCI D3 state (which is what currently happens
10202 * because of the runtime PM support).
10203 *
10204 * For more, read "Display Sequences for Package C8" on the hardware
10205 * documentation.
10206 */
a14cb6fc 10207void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 10208{
91c8a326 10209 struct drm_device *dev = &dev_priv->drm;
c67a470b
PZ
10210 uint32_t val;
10211
c67a470b
PZ
10212 DRM_DEBUG_KMS("Enabling package C8+\n");
10213
4f8036a2 10214 if (HAS_PCH_LPT_LP(dev_priv)) {
c67a470b
PZ
10215 val = I915_READ(SOUTH_DSPCLK_GATE_D);
10216 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
10217 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
10218 }
10219
10220 lpt_disable_clkout_dp(dev);
c67a470b
PZ
10221 hsw_disable_lcpll(dev_priv, true, true);
10222}
10223
a14cb6fc 10224void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b 10225{
91c8a326 10226 struct drm_device *dev = &dev_priv->drm;
c67a470b
PZ
10227 uint32_t val;
10228
c67a470b
PZ
10229 DRM_DEBUG_KMS("Disabling package C8+\n");
10230
10231 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
10232 lpt_init_pch_refclk(dev);
10233
4f8036a2 10234 if (HAS_PCH_LPT_LP(dev_priv)) {
c67a470b
PZ
10235 val = I915_READ(SOUTH_DSPCLK_GATE_D);
10236 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
10237 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
10238 }
c67a470b
PZ
10239}
10240
324513c0 10241static void bxt_modeset_commit_cdclk(struct drm_atomic_state *old_state)
f8437dd1 10242{
a821fc46 10243 struct drm_device *dev = old_state->dev;
1a617b77
ML
10244 struct intel_atomic_state *old_intel_state =
10245 to_intel_atomic_state(old_state);
10246 unsigned int req_cdclk = old_intel_state->dev_cdclk;
f8437dd1 10247
324513c0 10248 bxt_set_cdclk(to_i915(dev), req_cdclk);
f8437dd1
VK
10249}
10250
b30ce9e0
DP
10251static int bdw_adjust_min_pipe_pixel_rate(struct intel_crtc_state *crtc_state,
10252 int pixel_rate)
10253{
9c754024
DP
10254 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
10255
b30ce9e0 10256 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
9c754024 10257 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
b30ce9e0
DP
10258 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
10259
10260 /* BSpec says "Do not use DisplayPort with CDCLK less than
10261 * 432 MHz, audio enabled, port width x4, and link rate
10262 * HBR2 (5.4 GHz), or else there may be audio corruption or
10263 * screen corruption."
10264 */
10265 if (intel_crtc_has_dp_encoder(crtc_state) &&
10266 crtc_state->has_audio &&
10267 crtc_state->port_clock >= 540000 &&
10268 crtc_state->lane_count == 4)
10269 pixel_rate = max(432000, pixel_rate);
10270
10271 return pixel_rate;
10272}
10273
b432e5cf 10274/* compute the max rate for new configuration */
27c329ed 10275static int ilk_max_pixel_rate(struct drm_atomic_state *state)
b432e5cf 10276{
565602d7 10277 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fac5e23e 10278 struct drm_i915_private *dev_priv = to_i915(state->dev);
565602d7
ML
10279 struct drm_crtc *crtc;
10280 struct drm_crtc_state *cstate;
27c329ed 10281 struct intel_crtc_state *crtc_state;
565602d7
ML
10282 unsigned max_pixel_rate = 0, i;
10283 enum pipe pipe;
b432e5cf 10284
565602d7
ML
10285 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
10286 sizeof(intel_state->min_pixclk));
27c329ed 10287
565602d7
ML
10288 for_each_crtc_in_state(state, crtc, cstate, i) {
10289 int pixel_rate;
27c329ed 10290
565602d7
ML
10291 crtc_state = to_intel_crtc_state(cstate);
10292 if (!crtc_state->base.enable) {
10293 intel_state->min_pixclk[i] = 0;
b432e5cf 10294 continue;
565602d7 10295 }
b432e5cf 10296
27c329ed 10297 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
b432e5cf 10298
9c754024 10299 if (IS_BROADWELL(dev_priv) || IS_GEN9(dev_priv))
b30ce9e0
DP
10300 pixel_rate = bdw_adjust_min_pipe_pixel_rate(crtc_state,
10301 pixel_rate);
b432e5cf 10302
565602d7 10303 intel_state->min_pixclk[i] = pixel_rate;
b432e5cf
VS
10304 }
10305
565602d7
ML
10306 for_each_pipe(dev_priv, pipe)
10307 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
10308
b432e5cf
VS
10309 return max_pixel_rate;
10310}
10311
10312static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
10313{
fac5e23e 10314 struct drm_i915_private *dev_priv = to_i915(dev);
b432e5cf
VS
10315 uint32_t val, data;
10316 int ret;
10317
10318 if (WARN((I915_READ(LCPLL_CTL) &
10319 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
10320 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
10321 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
10322 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
10323 "trying to change cdclk frequency with cdclk not enabled\n"))
10324 return;
10325
10326 mutex_lock(&dev_priv->rps.hw_lock);
10327 ret = sandybridge_pcode_write(dev_priv,
10328 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
10329 mutex_unlock(&dev_priv->rps.hw_lock);
10330 if (ret) {
10331 DRM_ERROR("failed to inform pcode about cdclk change\n");
10332 return;
10333 }
10334
10335 val = I915_READ(LCPLL_CTL);
10336 val |= LCPLL_CD_SOURCE_FCLK;
10337 I915_WRITE(LCPLL_CTL, val);
10338
5ba00178
TU
10339 if (wait_for_us(I915_READ(LCPLL_CTL) &
10340 LCPLL_CD_SOURCE_FCLK_DONE, 1))
b432e5cf
VS
10341 DRM_ERROR("Switching to FCLK failed\n");
10342
10343 val = I915_READ(LCPLL_CTL);
10344 val &= ~LCPLL_CLK_FREQ_MASK;
10345
10346 switch (cdclk) {
10347 case 450000:
10348 val |= LCPLL_CLK_FREQ_450;
10349 data = 0;
10350 break;
10351 case 540000:
10352 val |= LCPLL_CLK_FREQ_54O_BDW;
10353 data = 1;
10354 break;
10355 case 337500:
10356 val |= LCPLL_CLK_FREQ_337_5_BDW;
10357 data = 2;
10358 break;
10359 case 675000:
10360 val |= LCPLL_CLK_FREQ_675_BDW;
10361 data = 3;
10362 break;
10363 default:
10364 WARN(1, "invalid cdclk frequency\n");
10365 return;
10366 }
10367
10368 I915_WRITE(LCPLL_CTL, val);
10369
10370 val = I915_READ(LCPLL_CTL);
10371 val &= ~LCPLL_CD_SOURCE_FCLK;
10372 I915_WRITE(LCPLL_CTL, val);
10373
5ba00178
TU
10374 if (wait_for_us((I915_READ(LCPLL_CTL) &
10375 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
b432e5cf
VS
10376 DRM_ERROR("Switching back to LCPLL failed\n");
10377
10378 mutex_lock(&dev_priv->rps.hw_lock);
10379 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
10380 mutex_unlock(&dev_priv->rps.hw_lock);
10381
7f1052a8
VS
10382 I915_WRITE(CDCLK_FREQ, DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
10383
4c75b940 10384 intel_update_cdclk(dev_priv);
b432e5cf
VS
10385
10386 WARN(cdclk != dev_priv->cdclk_freq,
10387 "cdclk requested %d kHz but got %d kHz\n",
10388 cdclk, dev_priv->cdclk_freq);
10389}
10390
587c7914
VS
10391static int broadwell_calc_cdclk(int max_pixclk)
10392{
10393 if (max_pixclk > 540000)
10394 return 675000;
10395 else if (max_pixclk > 450000)
10396 return 540000;
10397 else if (max_pixclk > 337500)
10398 return 450000;
10399 else
10400 return 337500;
10401}
10402
27c329ed 10403static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
b432e5cf 10404{
27c329ed 10405 struct drm_i915_private *dev_priv = to_i915(state->dev);
1a617b77 10406 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
27c329ed 10407 int max_pixclk = ilk_max_pixel_rate(state);
b432e5cf
VS
10408 int cdclk;
10409
10410 /*
10411 * FIXME should also account for plane ratio
10412 * once 64bpp pixel formats are supported.
10413 */
587c7914 10414 cdclk = broadwell_calc_cdclk(max_pixclk);
b432e5cf 10415
b432e5cf 10416 if (cdclk > dev_priv->max_cdclk_freq) {
63ba534e
ML
10417 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
10418 cdclk, dev_priv->max_cdclk_freq);
10419 return -EINVAL;
b432e5cf
VS
10420 }
10421
1a617b77
ML
10422 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
10423 if (!intel_state->active_crtcs)
587c7914 10424 intel_state->dev_cdclk = broadwell_calc_cdclk(0);
b432e5cf
VS
10425
10426 return 0;
10427}
10428
27c329ed 10429static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
b432e5cf 10430{
27c329ed 10431 struct drm_device *dev = old_state->dev;
1a617b77
ML
10432 struct intel_atomic_state *old_intel_state =
10433 to_intel_atomic_state(old_state);
10434 unsigned req_cdclk = old_intel_state->dev_cdclk;
b432e5cf 10435
27c329ed 10436 broadwell_set_cdclk(dev, req_cdclk);
b432e5cf
VS
10437}
10438
c89e39f3
CT
10439static int skl_modeset_calc_cdclk(struct drm_atomic_state *state)
10440{
10441 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
10442 struct drm_i915_private *dev_priv = to_i915(state->dev);
10443 const int max_pixclk = ilk_max_pixel_rate(state);
a8ca4934 10444 int vco = intel_state->cdclk_pll_vco;
c89e39f3
CT
10445 int cdclk;
10446
10447 /*
10448 * FIXME should also account for plane ratio
10449 * once 64bpp pixel formats are supported.
10450 */
a8ca4934 10451 cdclk = skl_calc_cdclk(max_pixclk, vco);
c89e39f3
CT
10452
10453 /*
10454 * FIXME move the cdclk caclulation to
10455 * compute_config() so we can fail gracegully.
10456 */
10457 if (cdclk > dev_priv->max_cdclk_freq) {
10458 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
10459 cdclk, dev_priv->max_cdclk_freq);
10460 cdclk = dev_priv->max_cdclk_freq;
10461 }
10462
10463 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
10464 if (!intel_state->active_crtcs)
a8ca4934 10465 intel_state->dev_cdclk = skl_calc_cdclk(0, vco);
c89e39f3
CT
10466
10467 return 0;
10468}
10469
10470static void skl_modeset_commit_cdclk(struct drm_atomic_state *old_state)
10471{
1cd593e0
VS
10472 struct drm_i915_private *dev_priv = to_i915(old_state->dev);
10473 struct intel_atomic_state *intel_state = to_intel_atomic_state(old_state);
10474 unsigned int req_cdclk = intel_state->dev_cdclk;
10475 unsigned int req_vco = intel_state->cdclk_pll_vco;
c89e39f3 10476
1cd593e0 10477 skl_set_cdclk(dev_priv, req_cdclk, req_vco);
c89e39f3
CT
10478}
10479
190f68c5
ACO
10480static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
10481 struct intel_crtc_state *crtc_state)
09b4ddf9 10482{
d7edc4e5 10483 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
af3997b5
MK
10484 if (!intel_ddi_pll_select(crtc, crtc_state))
10485 return -EINVAL;
10486 }
716c2e55 10487
c7653199 10488 crtc->lowfreq_avail = false;
644cef34 10489
c8f7a0db 10490 return 0;
79e53945
JB
10491}
10492
3760b59c
S
10493static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
10494 enum port port,
10495 struct intel_crtc_state *pipe_config)
10496{
8106ddbd
ACO
10497 enum intel_dpll_id id;
10498
3760b59c
S
10499 switch (port) {
10500 case PORT_A:
08250c4b 10501 id = DPLL_ID_SKL_DPLL0;
3760b59c
S
10502 break;
10503 case PORT_B:
08250c4b 10504 id = DPLL_ID_SKL_DPLL1;
3760b59c
S
10505 break;
10506 case PORT_C:
08250c4b 10507 id = DPLL_ID_SKL_DPLL2;
3760b59c
S
10508 break;
10509 default:
10510 DRM_ERROR("Incorrect port type\n");
8106ddbd 10511 return;
3760b59c 10512 }
8106ddbd
ACO
10513
10514 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
3760b59c
S
10515}
10516
96b7dfb7
S
10517static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
10518 enum port port,
5cec258b 10519 struct intel_crtc_state *pipe_config)
96b7dfb7 10520{
8106ddbd 10521 enum intel_dpll_id id;
a3c988ea 10522 u32 temp;
96b7dfb7
S
10523
10524 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
c856052a 10525 id = temp >> (port * 3 + 1);
96b7dfb7 10526
c856052a 10527 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
8106ddbd 10528 return;
8106ddbd
ACO
10529
10530 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
96b7dfb7
S
10531}
10532
7d2c8175
DL
10533static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
10534 enum port port,
5cec258b 10535 struct intel_crtc_state *pipe_config)
7d2c8175 10536{
8106ddbd 10537 enum intel_dpll_id id;
c856052a 10538 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
8106ddbd 10539
c856052a 10540 switch (ddi_pll_sel) {
7d2c8175 10541 case PORT_CLK_SEL_WRPLL1:
8106ddbd 10542 id = DPLL_ID_WRPLL1;
7d2c8175
DL
10543 break;
10544 case PORT_CLK_SEL_WRPLL2:
8106ddbd 10545 id = DPLL_ID_WRPLL2;
7d2c8175 10546 break;
00490c22 10547 case PORT_CLK_SEL_SPLL:
8106ddbd 10548 id = DPLL_ID_SPLL;
79bd23da 10549 break;
9d16da65
ACO
10550 case PORT_CLK_SEL_LCPLL_810:
10551 id = DPLL_ID_LCPLL_810;
10552 break;
10553 case PORT_CLK_SEL_LCPLL_1350:
10554 id = DPLL_ID_LCPLL_1350;
10555 break;
10556 case PORT_CLK_SEL_LCPLL_2700:
10557 id = DPLL_ID_LCPLL_2700;
10558 break;
8106ddbd 10559 default:
c856052a 10560 MISSING_CASE(ddi_pll_sel);
8106ddbd
ACO
10561 /* fall through */
10562 case PORT_CLK_SEL_NONE:
8106ddbd 10563 return;
7d2c8175 10564 }
8106ddbd
ACO
10565
10566 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
7d2c8175
DL
10567}
10568
cf30429e
JN
10569static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
10570 struct intel_crtc_state *pipe_config,
10571 unsigned long *power_domain_mask)
10572{
10573 struct drm_device *dev = crtc->base.dev;
fac5e23e 10574 struct drm_i915_private *dev_priv = to_i915(dev);
cf30429e
JN
10575 enum intel_display_power_domain power_domain;
10576 u32 tmp;
10577
d9a7bc67
ID
10578 /*
10579 * The pipe->transcoder mapping is fixed with the exception of the eDP
10580 * transcoder handled below.
10581 */
cf30429e
JN
10582 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
10583
10584 /*
10585 * XXX: Do intel_display_power_get_if_enabled before reading this (for
10586 * consistency and less surprising code; it's in always on power).
10587 */
10588 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
10589 if (tmp & TRANS_DDI_FUNC_ENABLE) {
10590 enum pipe trans_edp_pipe;
10591 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
10592 default:
10593 WARN(1, "unknown pipe linked to edp transcoder\n");
10594 case TRANS_DDI_EDP_INPUT_A_ONOFF:
10595 case TRANS_DDI_EDP_INPUT_A_ON:
10596 trans_edp_pipe = PIPE_A;
10597 break;
10598 case TRANS_DDI_EDP_INPUT_B_ONOFF:
10599 trans_edp_pipe = PIPE_B;
10600 break;
10601 case TRANS_DDI_EDP_INPUT_C_ONOFF:
10602 trans_edp_pipe = PIPE_C;
10603 break;
10604 }
10605
10606 if (trans_edp_pipe == crtc->pipe)
10607 pipe_config->cpu_transcoder = TRANSCODER_EDP;
10608 }
10609
10610 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
10611 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10612 return false;
10613 *power_domain_mask |= BIT(power_domain);
10614
10615 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
10616
10617 return tmp & PIPECONF_ENABLE;
10618}
10619
4d1de975
JN
10620static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
10621 struct intel_crtc_state *pipe_config,
10622 unsigned long *power_domain_mask)
10623{
10624 struct drm_device *dev = crtc->base.dev;
fac5e23e 10625 struct drm_i915_private *dev_priv = to_i915(dev);
4d1de975
JN
10626 enum intel_display_power_domain power_domain;
10627 enum port port;
10628 enum transcoder cpu_transcoder;
10629 u32 tmp;
10630
4d1de975
JN
10631 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
10632 if (port == PORT_A)
10633 cpu_transcoder = TRANSCODER_DSI_A;
10634 else
10635 cpu_transcoder = TRANSCODER_DSI_C;
10636
10637 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
10638 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10639 continue;
10640 *power_domain_mask |= BIT(power_domain);
10641
db18b6a6
ID
10642 /*
10643 * The PLL needs to be enabled with a valid divider
10644 * configuration, otherwise accessing DSI registers will hang
10645 * the machine. See BSpec North Display Engine
10646 * registers/MIPI[BXT]. We can break out here early, since we
10647 * need the same DSI PLL to be enabled for both DSI ports.
10648 */
10649 if (!intel_dsi_pll_is_enabled(dev_priv))
10650 break;
10651
4d1de975
JN
10652 /* XXX: this works for video mode only */
10653 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
10654 if (!(tmp & DPI_ENABLE))
10655 continue;
10656
10657 tmp = I915_READ(MIPI_CTRL(port));
10658 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
10659 continue;
10660
10661 pipe_config->cpu_transcoder = cpu_transcoder;
4d1de975
JN
10662 break;
10663 }
10664
d7edc4e5 10665 return transcoder_is_dsi(pipe_config->cpu_transcoder);
4d1de975
JN
10666}
10667
26804afd 10668static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
5cec258b 10669 struct intel_crtc_state *pipe_config)
26804afd
DV
10670{
10671 struct drm_device *dev = crtc->base.dev;
fac5e23e 10672 struct drm_i915_private *dev_priv = to_i915(dev);
d452c5b6 10673 struct intel_shared_dpll *pll;
26804afd
DV
10674 enum port port;
10675 uint32_t tmp;
10676
10677 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
10678
10679 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
10680
0853723b 10681 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
96b7dfb7 10682 skylake_get_ddi_pll(dev_priv, port, pipe_config);
e2d214ae 10683 else if (IS_BROXTON(dev_priv))
3760b59c 10684 bxt_get_ddi_pll(dev_priv, port, pipe_config);
96b7dfb7
S
10685 else
10686 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 10687
8106ddbd
ACO
10688 pll = pipe_config->shared_dpll;
10689 if (pll) {
2edd6443
ACO
10690 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
10691 &pipe_config->dpll_hw_state));
d452c5b6
DV
10692 }
10693
26804afd
DV
10694 /*
10695 * Haswell has only FDI/PCH transcoder A. It is which is connected to
10696 * DDI E. So just check whether this pipe is wired to DDI E and whether
10697 * the PCH transcoder is on.
10698 */
ca370455
DL
10699 if (INTEL_INFO(dev)->gen < 9 &&
10700 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
10701 pipe_config->has_pch_encoder = true;
10702
10703 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
10704 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
10705 FDI_DP_PORT_WIDTH_SHIFT) + 1;
10706
10707 ironlake_get_fdi_m_n_config(crtc, pipe_config);
10708 }
10709}
10710
0e8ffe1b 10711static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5cec258b 10712 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
10713{
10714 struct drm_device *dev = crtc->base.dev;
fac5e23e 10715 struct drm_i915_private *dev_priv = to_i915(dev);
1729050e
ID
10716 enum intel_display_power_domain power_domain;
10717 unsigned long power_domain_mask;
cf30429e 10718 bool active;
0e8ffe1b 10719
1729050e
ID
10720 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
10721 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
b5482bd0 10722 return false;
1729050e
ID
10723 power_domain_mask = BIT(power_domain);
10724
8106ddbd 10725 pipe_config->shared_dpll = NULL;
c0d43d62 10726
cf30429e 10727 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
eccb140b 10728
d7edc4e5
VS
10729 if (IS_BROXTON(dev_priv) &&
10730 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
10731 WARN_ON(active);
10732 active = true;
4d1de975
JN
10733 }
10734
cf30429e 10735 if (!active)
1729050e 10736 goto out;
0e8ffe1b 10737
d7edc4e5 10738 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
4d1de975
JN
10739 haswell_get_ddi_port_state(crtc, pipe_config);
10740 intel_get_pipe_timings(crtc, pipe_config);
10741 }
627eb5a3 10742
bc58be60 10743 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 10744
05dc698c
LL
10745 pipe_config->gamma_mode =
10746 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
10747
a1b2278e 10748 if (INTEL_INFO(dev)->gen >= 9) {
65edccce 10749 skl_init_scalers(dev_priv, crtc, pipe_config);
a1b2278e 10750
af99ceda
CK
10751 pipe_config->scaler_state.scaler_id = -1;
10752 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10753 }
10754
1729050e
ID
10755 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10756 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10757 power_domain_mask |= BIT(power_domain);
1c132b44 10758 if (INTEL_INFO(dev)->gen >= 9)
bd2e244f 10759 skylake_get_pfit_config(crtc, pipe_config);
ff6d9f55 10760 else
1c132b44 10761 ironlake_get_pfit_config(crtc, pipe_config);
bd2e244f 10762 }
88adfff1 10763
772c2a51 10764 if (IS_HASWELL(dev_priv))
e59150dc
JB
10765 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10766 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 10767
4d1de975
JN
10768 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
10769 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
ebb69c95
CT
10770 pipe_config->pixel_multiplier =
10771 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10772 } else {
10773 pipe_config->pixel_multiplier = 1;
10774 }
6c49f241 10775
1729050e
ID
10776out:
10777 for_each_power_domain(power_domain, power_domain_mask)
10778 intel_display_power_put(dev_priv, power_domain);
10779
cf30429e 10780 return active;
0e8ffe1b
DV
10781}
10782
55a08b3f
ML
10783static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10784 const struct intel_plane_state *plane_state)
560b85bb
CW
10785{
10786 struct drm_device *dev = crtc->dev;
fac5e23e 10787 struct drm_i915_private *dev_priv = to_i915(dev);
560b85bb 10788 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 10789 uint32_t cntl = 0, size = 0;
560b85bb 10790
936e71e3 10791 if (plane_state && plane_state->base.visible) {
55a08b3f
ML
10792 unsigned int width = plane_state->base.crtc_w;
10793 unsigned int height = plane_state->base.crtc_h;
dc41c154
VS
10794 unsigned int stride = roundup_pow_of_two(width) * 4;
10795
10796 switch (stride) {
10797 default:
10798 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10799 width, stride);
10800 stride = 256;
10801 /* fallthrough */
10802 case 256:
10803 case 512:
10804 case 1024:
10805 case 2048:
10806 break;
4b0e333e
CW
10807 }
10808
dc41c154
VS
10809 cntl |= CURSOR_ENABLE |
10810 CURSOR_GAMMA_ENABLE |
10811 CURSOR_FORMAT_ARGB |
10812 CURSOR_STRIDE(stride);
10813
10814 size = (height << 12) | width;
4b0e333e 10815 }
560b85bb 10816
dc41c154
VS
10817 if (intel_crtc->cursor_cntl != 0 &&
10818 (intel_crtc->cursor_base != base ||
10819 intel_crtc->cursor_size != size ||
10820 intel_crtc->cursor_cntl != cntl)) {
10821 /* On these chipsets we can only modify the base/size/stride
10822 * whilst the cursor is disabled.
10823 */
0b87c24e
VS
10824 I915_WRITE(CURCNTR(PIPE_A), 0);
10825 POSTING_READ(CURCNTR(PIPE_A));
dc41c154 10826 intel_crtc->cursor_cntl = 0;
4b0e333e 10827 }
560b85bb 10828
99d1f387 10829 if (intel_crtc->cursor_base != base) {
0b87c24e 10830 I915_WRITE(CURBASE(PIPE_A), base);
99d1f387
VS
10831 intel_crtc->cursor_base = base;
10832 }
4726e0b0 10833
dc41c154
VS
10834 if (intel_crtc->cursor_size != size) {
10835 I915_WRITE(CURSIZE, size);
10836 intel_crtc->cursor_size = size;
4b0e333e 10837 }
560b85bb 10838
4b0e333e 10839 if (intel_crtc->cursor_cntl != cntl) {
0b87c24e
VS
10840 I915_WRITE(CURCNTR(PIPE_A), cntl);
10841 POSTING_READ(CURCNTR(PIPE_A));
4b0e333e 10842 intel_crtc->cursor_cntl = cntl;
560b85bb 10843 }
560b85bb
CW
10844}
10845
55a08b3f
ML
10846static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10847 const struct intel_plane_state *plane_state)
65a21cd6
JB
10848{
10849 struct drm_device *dev = crtc->dev;
fac5e23e 10850 struct drm_i915_private *dev_priv = to_i915(dev);
65a21cd6
JB
10851 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10852 int pipe = intel_crtc->pipe;
663f3122 10853 uint32_t cntl = 0;
4b0e333e 10854
936e71e3 10855 if (plane_state && plane_state->base.visible) {
4b0e333e 10856 cntl = MCURSOR_GAMMA_ENABLE;
55a08b3f 10857 switch (plane_state->base.crtc_w) {
4726e0b0
SK
10858 case 64:
10859 cntl |= CURSOR_MODE_64_ARGB_AX;
10860 break;
10861 case 128:
10862 cntl |= CURSOR_MODE_128_ARGB_AX;
10863 break;
10864 case 256:
10865 cntl |= CURSOR_MODE_256_ARGB_AX;
10866 break;
10867 default:
55a08b3f 10868 MISSING_CASE(plane_state->base.crtc_w);
4726e0b0 10869 return;
65a21cd6 10870 }
4b0e333e 10871 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7 10872
4f8036a2 10873 if (HAS_DDI(dev_priv))
47bf17a7 10874 cntl |= CURSOR_PIPE_CSC_ENABLE;
65a21cd6 10875
f22aa143 10876 if (plane_state->base.rotation & DRM_ROTATE_180)
55a08b3f
ML
10877 cntl |= CURSOR_ROTATE_180;
10878 }
4398ad45 10879
4b0e333e
CW
10880 if (intel_crtc->cursor_cntl != cntl) {
10881 I915_WRITE(CURCNTR(pipe), cntl);
10882 POSTING_READ(CURCNTR(pipe));
10883 intel_crtc->cursor_cntl = cntl;
65a21cd6 10884 }
4b0e333e 10885
65a21cd6 10886 /* and commit changes on next vblank */
5efb3e28
VS
10887 I915_WRITE(CURBASE(pipe), base);
10888 POSTING_READ(CURBASE(pipe));
99d1f387
VS
10889
10890 intel_crtc->cursor_base = base;
65a21cd6
JB
10891}
10892
cda4b7d3 10893/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f 10894static void intel_crtc_update_cursor(struct drm_crtc *crtc,
55a08b3f 10895 const struct intel_plane_state *plane_state)
cda4b7d3
CW
10896{
10897 struct drm_device *dev = crtc->dev;
fac5e23e 10898 struct drm_i915_private *dev_priv = to_i915(dev);
cda4b7d3
CW
10899 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10900 int pipe = intel_crtc->pipe;
55a08b3f
ML
10901 u32 base = intel_crtc->cursor_addr;
10902 u32 pos = 0;
cda4b7d3 10903
55a08b3f
ML
10904 if (plane_state) {
10905 int x = plane_state->base.crtc_x;
10906 int y = plane_state->base.crtc_y;
cda4b7d3 10907
55a08b3f
ML
10908 if (x < 0) {
10909 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10910 x = -x;
10911 }
10912 pos |= x << CURSOR_X_SHIFT;
cda4b7d3 10913
55a08b3f
ML
10914 if (y < 0) {
10915 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10916 y = -y;
10917 }
10918 pos |= y << CURSOR_Y_SHIFT;
10919
10920 /* ILK+ do this automagically */
49cff963 10921 if (HAS_GMCH_DISPLAY(dev_priv) &&
f22aa143 10922 plane_state->base.rotation & DRM_ROTATE_180) {
55a08b3f
ML
10923 base += (plane_state->base.crtc_h *
10924 plane_state->base.crtc_w - 1) * 4;
10925 }
cda4b7d3 10926 }
cda4b7d3 10927
5efb3e28
VS
10928 I915_WRITE(CURPOS(pipe), pos);
10929
50a0bc90 10930 if (IS_845G(dev_priv) || IS_I865G(dev_priv))
55a08b3f 10931 i845_update_cursor(crtc, base, plane_state);
5efb3e28 10932 else
55a08b3f 10933 i9xx_update_cursor(crtc, base, plane_state);
cda4b7d3
CW
10934}
10935
50a0bc90 10936static bool cursor_size_ok(struct drm_i915_private *dev_priv,
dc41c154
VS
10937 uint32_t width, uint32_t height)
10938{
10939 if (width == 0 || height == 0)
10940 return false;
10941
10942 /*
10943 * 845g/865g are special in that they are only limited by
10944 * the width of their cursors, the height is arbitrary up to
10945 * the precision of the register. Everything else requires
10946 * square cursors, limited to a few power-of-two sizes.
10947 */
50a0bc90 10948 if (IS_845G(dev_priv) || IS_I865G(dev_priv)) {
dc41c154
VS
10949 if ((width & 63) != 0)
10950 return false;
10951
50a0bc90 10952 if (width > (IS_845G(dev_priv) ? 64 : 512))
dc41c154
VS
10953 return false;
10954
10955 if (height > 1023)
10956 return false;
10957 } else {
10958 switch (width | height) {
10959 case 256:
10960 case 128:
50a0bc90 10961 if (IS_GEN2(dev_priv))
dc41c154
VS
10962 return false;
10963 case 64:
10964 break;
10965 default:
10966 return false;
10967 }
10968 }
10969
10970 return true;
10971}
10972
79e53945
JB
10973/* VESA 640x480x72Hz mode to set on the pipe */
10974static struct drm_display_mode load_detect_mode = {
10975 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10976 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10977};
10978
a8bb6818
DV
10979struct drm_framebuffer *
10980__intel_framebuffer_create(struct drm_device *dev,
10981 struct drm_mode_fb_cmd2 *mode_cmd,
10982 struct drm_i915_gem_object *obj)
d2dff872
CW
10983{
10984 struct intel_framebuffer *intel_fb;
10985 int ret;
10986
10987 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
dcb1394e 10988 if (!intel_fb)
d2dff872 10989 return ERR_PTR(-ENOMEM);
d2dff872
CW
10990
10991 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
10992 if (ret)
10993 goto err;
d2dff872
CW
10994
10995 return &intel_fb->base;
dcb1394e 10996
dd4916c5 10997err:
dd4916c5 10998 kfree(intel_fb);
dd4916c5 10999 return ERR_PTR(ret);
d2dff872
CW
11000}
11001
b5ea642a 11002static struct drm_framebuffer *
a8bb6818
DV
11003intel_framebuffer_create(struct drm_device *dev,
11004 struct drm_mode_fb_cmd2 *mode_cmd,
11005 struct drm_i915_gem_object *obj)
11006{
11007 struct drm_framebuffer *fb;
11008 int ret;
11009
11010 ret = i915_mutex_lock_interruptible(dev);
11011 if (ret)
11012 return ERR_PTR(ret);
11013 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
11014 mutex_unlock(&dev->struct_mutex);
11015
11016 return fb;
11017}
11018
d2dff872
CW
11019static u32
11020intel_framebuffer_pitch_for_width(int width, int bpp)
11021{
11022 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
11023 return ALIGN(pitch, 64);
11024}
11025
11026static u32
11027intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
11028{
11029 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 11030 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
11031}
11032
11033static struct drm_framebuffer *
11034intel_framebuffer_create_for_mode(struct drm_device *dev,
11035 struct drm_display_mode *mode,
11036 int depth, int bpp)
11037{
dcb1394e 11038 struct drm_framebuffer *fb;
d2dff872 11039 struct drm_i915_gem_object *obj;
0fed39bd 11040 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872 11041
d37cd8a8 11042 obj = i915_gem_object_create(dev,
d2dff872 11043 intel_framebuffer_size_for_mode(mode, bpp));
fe3db79b
CW
11044 if (IS_ERR(obj))
11045 return ERR_CAST(obj);
d2dff872
CW
11046
11047 mode_cmd.width = mode->hdisplay;
11048 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
11049 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
11050 bpp);
5ca0c34a 11051 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872 11052
dcb1394e
LW
11053 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
11054 if (IS_ERR(fb))
f0cd5182 11055 i915_gem_object_put(obj);
dcb1394e
LW
11056
11057 return fb;
d2dff872
CW
11058}
11059
11060static struct drm_framebuffer *
11061mode_fits_in_fbdev(struct drm_device *dev,
11062 struct drm_display_mode *mode)
11063{
0695726e 11064#ifdef CONFIG_DRM_FBDEV_EMULATION
fac5e23e 11065 struct drm_i915_private *dev_priv = to_i915(dev);
d2dff872
CW
11066 struct drm_i915_gem_object *obj;
11067 struct drm_framebuffer *fb;
11068
4c0e5528 11069 if (!dev_priv->fbdev)
d2dff872
CW
11070 return NULL;
11071
4c0e5528 11072 if (!dev_priv->fbdev->fb)
d2dff872
CW
11073 return NULL;
11074
4c0e5528
DV
11075 obj = dev_priv->fbdev->fb->obj;
11076 BUG_ON(!obj);
11077
8bcd4553 11078 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
11079 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
11080 fb->bits_per_pixel))
d2dff872
CW
11081 return NULL;
11082
01f2c773 11083 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
11084 return NULL;
11085
edde3617 11086 drm_framebuffer_reference(fb);
d2dff872 11087 return fb;
4520f53a
DV
11088#else
11089 return NULL;
11090#endif
d2dff872
CW
11091}
11092
d3a40d1b
ACO
11093static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
11094 struct drm_crtc *crtc,
11095 struct drm_display_mode *mode,
11096 struct drm_framebuffer *fb,
11097 int x, int y)
11098{
11099 struct drm_plane_state *plane_state;
11100 int hdisplay, vdisplay;
11101 int ret;
11102
11103 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
11104 if (IS_ERR(plane_state))
11105 return PTR_ERR(plane_state);
11106
11107 if (mode)
11108 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
11109 else
11110 hdisplay = vdisplay = 0;
11111
11112 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
11113 if (ret)
11114 return ret;
11115 drm_atomic_set_fb_for_plane(plane_state, fb);
11116 plane_state->crtc_x = 0;
11117 plane_state->crtc_y = 0;
11118 plane_state->crtc_w = hdisplay;
11119 plane_state->crtc_h = vdisplay;
11120 plane_state->src_x = x << 16;
11121 plane_state->src_y = y << 16;
11122 plane_state->src_w = hdisplay << 16;
11123 plane_state->src_h = vdisplay << 16;
11124
11125 return 0;
11126}
11127
d2434ab7 11128bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 11129 struct drm_display_mode *mode,
51fd371b
RC
11130 struct intel_load_detect_pipe *old,
11131 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
11132{
11133 struct intel_crtc *intel_crtc;
d2434ab7
DV
11134 struct intel_encoder *intel_encoder =
11135 intel_attached_encoder(connector);
79e53945 11136 struct drm_crtc *possible_crtc;
4ef69c7a 11137 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
11138 struct drm_crtc *crtc = NULL;
11139 struct drm_device *dev = encoder->dev;
0f0f74bc 11140 struct drm_i915_private *dev_priv = to_i915(dev);
94352cf9 11141 struct drm_framebuffer *fb;
51fd371b 11142 struct drm_mode_config *config = &dev->mode_config;
edde3617 11143 struct drm_atomic_state *state = NULL, *restore_state = NULL;
944b0c76 11144 struct drm_connector_state *connector_state;
4be07317 11145 struct intel_crtc_state *crtc_state;
51fd371b 11146 int ret, i = -1;
79e53945 11147
d2dff872 11148 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 11149 connector->base.id, connector->name,
8e329a03 11150 encoder->base.id, encoder->name);
d2dff872 11151
edde3617
ML
11152 old->restore_state = NULL;
11153
51fd371b
RC
11154retry:
11155 ret = drm_modeset_lock(&config->connection_mutex, ctx);
11156 if (ret)
ad3c558f 11157 goto fail;
6e9f798d 11158
79e53945
JB
11159 /*
11160 * Algorithm gets a little messy:
7a5e4805 11161 *
79e53945
JB
11162 * - if the connector already has an assigned crtc, use it (but make
11163 * sure it's on first)
7a5e4805 11164 *
79e53945
JB
11165 * - try to find the first unused crtc that can drive this connector,
11166 * and use that if we find one
79e53945
JB
11167 */
11168
11169 /* See if we already have a CRTC for this connector */
edde3617
ML
11170 if (connector->state->crtc) {
11171 crtc = connector->state->crtc;
8261b191 11172
51fd371b 11173 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de 11174 if (ret)
ad3c558f 11175 goto fail;
8261b191
CW
11176
11177 /* Make sure the crtc and connector are running */
edde3617 11178 goto found;
79e53945
JB
11179 }
11180
11181 /* Find an unused one (if possible) */
70e1e0ec 11182 for_each_crtc(dev, possible_crtc) {
79e53945
JB
11183 i++;
11184 if (!(encoder->possible_crtcs & (1 << i)))
11185 continue;
edde3617
ML
11186
11187 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
11188 if (ret)
11189 goto fail;
11190
11191 if (possible_crtc->state->enable) {
11192 drm_modeset_unlock(&possible_crtc->mutex);
a459249c 11193 continue;
edde3617 11194 }
a459249c
VS
11195
11196 crtc = possible_crtc;
11197 break;
79e53945
JB
11198 }
11199
11200 /*
11201 * If we didn't find an unused CRTC, don't use any.
11202 */
11203 if (!crtc) {
7173188d 11204 DRM_DEBUG_KMS("no pipe available for load-detect\n");
ad3c558f 11205 goto fail;
79e53945
JB
11206 }
11207
edde3617
ML
11208found:
11209 intel_crtc = to_intel_crtc(crtc);
11210
4d02e2de
DV
11211 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
11212 if (ret)
ad3c558f 11213 goto fail;
79e53945 11214
83a57153 11215 state = drm_atomic_state_alloc(dev);
edde3617
ML
11216 restore_state = drm_atomic_state_alloc(dev);
11217 if (!state || !restore_state) {
11218 ret = -ENOMEM;
11219 goto fail;
11220 }
83a57153
ACO
11221
11222 state->acquire_ctx = ctx;
edde3617 11223 restore_state->acquire_ctx = ctx;
83a57153 11224
944b0c76
ACO
11225 connector_state = drm_atomic_get_connector_state(state, connector);
11226 if (IS_ERR(connector_state)) {
11227 ret = PTR_ERR(connector_state);
11228 goto fail;
11229 }
11230
edde3617
ML
11231 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
11232 if (ret)
11233 goto fail;
944b0c76 11234
4be07317
ACO
11235 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
11236 if (IS_ERR(crtc_state)) {
11237 ret = PTR_ERR(crtc_state);
11238 goto fail;
11239 }
11240
49d6fa21 11241 crtc_state->base.active = crtc_state->base.enable = true;
4be07317 11242
6492711d
CW
11243 if (!mode)
11244 mode = &load_detect_mode;
79e53945 11245
d2dff872
CW
11246 /* We need a framebuffer large enough to accommodate all accesses
11247 * that the plane may generate whilst we perform load detection.
11248 * We can not rely on the fbcon either being present (we get called
11249 * during its initialisation to detect all boot displays, or it may
11250 * not even exist) or that it is large enough to satisfy the
11251 * requested mode.
11252 */
94352cf9
DV
11253 fb = mode_fits_in_fbdev(dev, mode);
11254 if (fb == NULL) {
d2dff872 11255 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9 11256 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
d2dff872
CW
11257 } else
11258 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 11259 if (IS_ERR(fb)) {
d2dff872 11260 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 11261 goto fail;
79e53945 11262 }
79e53945 11263
d3a40d1b
ACO
11264 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
11265 if (ret)
11266 goto fail;
11267
edde3617
ML
11268 drm_framebuffer_unreference(fb);
11269
11270 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
11271 if (ret)
11272 goto fail;
11273
11274 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
11275 if (!ret)
11276 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
11277 if (!ret)
11278 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
11279 if (ret) {
11280 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
11281 goto fail;
11282 }
8c7b5ccb 11283
3ba86073
ML
11284 ret = drm_atomic_commit(state);
11285 if (ret) {
6492711d 11286 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
412b61d8 11287 goto fail;
79e53945 11288 }
edde3617
ML
11289
11290 old->restore_state = restore_state;
7173188d 11291
79e53945 11292 /* let the connector get through one full cycle before testing */
0f0f74bc 11293 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
7173188d 11294 return true;
412b61d8 11295
ad3c558f 11296fail:
7fb71c8f
CW
11297 if (state) {
11298 drm_atomic_state_put(state);
11299 state = NULL;
11300 }
11301 if (restore_state) {
11302 drm_atomic_state_put(restore_state);
11303 restore_state = NULL;
11304 }
83a57153 11305
51fd371b
RC
11306 if (ret == -EDEADLK) {
11307 drm_modeset_backoff(ctx);
11308 goto retry;
11309 }
11310
412b61d8 11311 return false;
79e53945
JB
11312}
11313
d2434ab7 11314void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
11315 struct intel_load_detect_pipe *old,
11316 struct drm_modeset_acquire_ctx *ctx)
79e53945 11317{
d2434ab7
DV
11318 struct intel_encoder *intel_encoder =
11319 intel_attached_encoder(connector);
4ef69c7a 11320 struct drm_encoder *encoder = &intel_encoder->base;
edde3617 11321 struct drm_atomic_state *state = old->restore_state;
d3a40d1b 11322 int ret;
79e53945 11323
d2dff872 11324 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 11325 connector->base.id, connector->name,
8e329a03 11326 encoder->base.id, encoder->name);
d2dff872 11327
edde3617 11328 if (!state)
0622a53c 11329 return;
79e53945 11330
edde3617 11331 ret = drm_atomic_commit(state);
0853695c 11332 if (ret)
edde3617 11333 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
0853695c 11334 drm_atomic_state_put(state);
79e53945
JB
11335}
11336
da4a1efa 11337static int i9xx_pll_refclk(struct drm_device *dev,
5cec258b 11338 const struct intel_crtc_state *pipe_config)
da4a1efa 11339{
fac5e23e 11340 struct drm_i915_private *dev_priv = to_i915(dev);
da4a1efa
VS
11341 u32 dpll = pipe_config->dpll_hw_state.dpll;
11342
11343 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 11344 return dev_priv->vbt.lvds_ssc_freq;
6e266956 11345 else if (HAS_PCH_SPLIT(dev_priv))
da4a1efa 11346 return 120000;
5db94019 11347 else if (!IS_GEN2(dev_priv))
da4a1efa
VS
11348 return 96000;
11349 else
11350 return 48000;
11351}
11352
79e53945 11353/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc 11354static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 11355 struct intel_crtc_state *pipe_config)
79e53945 11356{
f1f644dc 11357 struct drm_device *dev = crtc->base.dev;
fac5e23e 11358 struct drm_i915_private *dev_priv = to_i915(dev);
f1f644dc 11359 int pipe = pipe_config->cpu_transcoder;
293623f7 11360 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945 11361 u32 fp;
9e2c8475 11362 struct dpll clock;
dccbea3b 11363 int port_clock;
da4a1efa 11364 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
11365
11366 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 11367 fp = pipe_config->dpll_hw_state.fp0;
79e53945 11368 else
293623f7 11369 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
11370
11371 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
9b1e14f4 11372 if (IS_PINEVIEW(dev_priv)) {
f2b115e6
AJ
11373 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
11374 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
11375 } else {
11376 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
11377 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
11378 }
11379
5db94019 11380 if (!IS_GEN2(dev_priv)) {
9b1e14f4 11381 if (IS_PINEVIEW(dev_priv))
f2b115e6
AJ
11382 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
11383 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
11384 else
11385 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
11386 DPLL_FPA01_P1_POST_DIV_SHIFT);
11387
11388 switch (dpll & DPLL_MODE_MASK) {
11389 case DPLLB_MODE_DAC_SERIAL:
11390 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
11391 5 : 10;
11392 break;
11393 case DPLLB_MODE_LVDS:
11394 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
11395 7 : 14;
11396 break;
11397 default:
28c97730 11398 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 11399 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 11400 return;
79e53945
JB
11401 }
11402
9b1e14f4 11403 if (IS_PINEVIEW(dev_priv))
dccbea3b 11404 port_clock = pnv_calc_dpll_params(refclk, &clock);
ac58c3f0 11405 else
dccbea3b 11406 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945 11407 } else {
50a0bc90 11408 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
b1c560d1 11409 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
11410
11411 if (is_lvds) {
11412 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
11413 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
11414
11415 if (lvds & LVDS_CLKB_POWER_UP)
11416 clock.p2 = 7;
11417 else
11418 clock.p2 = 14;
79e53945
JB
11419 } else {
11420 if (dpll & PLL_P1_DIVIDE_BY_TWO)
11421 clock.p1 = 2;
11422 else {
11423 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
11424 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
11425 }
11426 if (dpll & PLL_P2_DIVIDE_BY_4)
11427 clock.p2 = 4;
11428 else
11429 clock.p2 = 2;
79e53945 11430 }
da4a1efa 11431
dccbea3b 11432 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945
JB
11433 }
11434
18442d08
VS
11435 /*
11436 * This value includes pixel_multiplier. We will use
241bfc38 11437 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
11438 * encoder's get_config() function.
11439 */
dccbea3b 11440 pipe_config->port_clock = port_clock;
f1f644dc
JB
11441}
11442
6878da05
VS
11443int intel_dotclock_calculate(int link_freq,
11444 const struct intel_link_m_n *m_n)
f1f644dc 11445{
f1f644dc
JB
11446 /*
11447 * The calculation for the data clock is:
1041a02f 11448 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 11449 * But we want to avoid losing precison if possible, so:
1041a02f 11450 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
11451 *
11452 * and the link clock is simpler:
1041a02f 11453 * link_clock = (m * link_clock) / n
f1f644dc
JB
11454 */
11455
6878da05
VS
11456 if (!m_n->link_n)
11457 return 0;
f1f644dc 11458
6878da05
VS
11459 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
11460}
f1f644dc 11461
18442d08 11462static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 11463 struct intel_crtc_state *pipe_config)
6878da05 11464{
e3b247da 11465 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
79e53945 11466
18442d08
VS
11467 /* read out port_clock from the DPLL */
11468 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 11469
f1f644dc 11470 /*
e3b247da
VS
11471 * In case there is an active pipe without active ports,
11472 * we may need some idea for the dotclock anyway.
11473 * Calculate one based on the FDI configuration.
79e53945 11474 */
2d112de7 11475 pipe_config->base.adjusted_mode.crtc_clock =
21a727b3 11476 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
18442d08 11477 &pipe_config->fdi_m_n);
79e53945
JB
11478}
11479
11480/** Returns the currently programmed mode of the given pipe. */
11481struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
11482 struct drm_crtc *crtc)
11483{
fac5e23e 11484 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 11485 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 11486 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
79e53945 11487 struct drm_display_mode *mode;
3f36b937 11488 struct intel_crtc_state *pipe_config;
fe2b8f9d
PZ
11489 int htot = I915_READ(HTOTAL(cpu_transcoder));
11490 int hsync = I915_READ(HSYNC(cpu_transcoder));
11491 int vtot = I915_READ(VTOTAL(cpu_transcoder));
11492 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 11493 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
11494
11495 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
11496 if (!mode)
11497 return NULL;
11498
3f36b937
TU
11499 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
11500 if (!pipe_config) {
11501 kfree(mode);
11502 return NULL;
11503 }
11504
f1f644dc
JB
11505 /*
11506 * Construct a pipe_config sufficient for getting the clock info
11507 * back out of crtc_clock_get.
11508 *
11509 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
11510 * to use a real value here instead.
11511 */
3f36b937
TU
11512 pipe_config->cpu_transcoder = (enum transcoder) pipe;
11513 pipe_config->pixel_multiplier = 1;
11514 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
11515 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
11516 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
11517 i9xx_crtc_clock_get(intel_crtc, pipe_config);
11518
11519 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
79e53945
JB
11520 mode->hdisplay = (htot & 0xffff) + 1;
11521 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
11522 mode->hsync_start = (hsync & 0xffff) + 1;
11523 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
11524 mode->vdisplay = (vtot & 0xffff) + 1;
11525 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
11526 mode->vsync_start = (vsync & 0xffff) + 1;
11527 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
11528
11529 drm_mode_set_name(mode);
79e53945 11530
3f36b937
TU
11531 kfree(pipe_config);
11532
79e53945
JB
11533 return mode;
11534}
11535
11536static void intel_crtc_destroy(struct drm_crtc *crtc)
11537{
11538 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a 11539 struct drm_device *dev = crtc->dev;
51cbaf01 11540 struct intel_flip_work *work;
67e77c5a 11541
5e2d7afc 11542 spin_lock_irq(&dev->event_lock);
5a21b665
DV
11543 work = intel_crtc->flip_work;
11544 intel_crtc->flip_work = NULL;
11545 spin_unlock_irq(&dev->event_lock);
67e77c5a 11546
5a21b665 11547 if (work) {
51cbaf01
ML
11548 cancel_work_sync(&work->mmio_work);
11549 cancel_work_sync(&work->unpin_work);
5a21b665 11550 kfree(work);
67e77c5a 11551 }
79e53945
JB
11552
11553 drm_crtc_cleanup(crtc);
67e77c5a 11554
79e53945
JB
11555 kfree(intel_crtc);
11556}
11557
6b95a207
KH
11558static void intel_unpin_work_fn(struct work_struct *__work)
11559{
51cbaf01
ML
11560 struct intel_flip_work *work =
11561 container_of(__work, struct intel_flip_work, unpin_work);
5a21b665
DV
11562 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
11563 struct drm_device *dev = crtc->base.dev;
11564 struct drm_plane *primary = crtc->base.primary;
03f476e1 11565
5a21b665
DV
11566 if (is_mmio_work(work))
11567 flush_work(&work->mmio_work);
03f476e1 11568
5a21b665
DV
11569 mutex_lock(&dev->struct_mutex);
11570 intel_unpin_fb_obj(work->old_fb, primary->state->rotation);
f8c417cd 11571 i915_gem_object_put(work->pending_flip_obj);
5a21b665 11572 mutex_unlock(&dev->struct_mutex);
143f73b3 11573
e8a261ea
CW
11574 i915_gem_request_put(work->flip_queued_req);
11575
5748b6a1
CW
11576 intel_frontbuffer_flip_complete(to_i915(dev),
11577 to_intel_plane(primary)->frontbuffer_bit);
5a21b665
DV
11578 intel_fbc_post_update(crtc);
11579 drm_framebuffer_unreference(work->old_fb);
143f73b3 11580
5a21b665
DV
11581 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
11582 atomic_dec(&crtc->unpin_work_count);
a6747b73 11583
5a21b665
DV
11584 kfree(work);
11585}
d9e86c0e 11586
5a21b665
DV
11587/* Is 'a' after or equal to 'b'? */
11588static bool g4x_flip_count_after_eq(u32 a, u32 b)
11589{
11590 return !((a - b) & 0x80000000);
11591}
143f73b3 11592
5a21b665
DV
11593static bool __pageflip_finished_cs(struct intel_crtc *crtc,
11594 struct intel_flip_work *work)
11595{
11596 struct drm_device *dev = crtc->base.dev;
fac5e23e 11597 struct drm_i915_private *dev_priv = to_i915(dev);
143f73b3 11598
8af29b0c 11599 if (abort_flip_on_reset(crtc))
5a21b665 11600 return true;
143f73b3 11601
5a21b665
DV
11602 /*
11603 * The relevant registers doen't exist on pre-ctg.
11604 * As the flip done interrupt doesn't trigger for mmio
11605 * flips on gmch platforms, a flip count check isn't
11606 * really needed there. But since ctg has the registers,
11607 * include it in the check anyway.
11608 */
9beb5fea 11609 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
5a21b665 11610 return true;
b4a98e57 11611
5a21b665
DV
11612 /*
11613 * BDW signals flip done immediately if the plane
11614 * is disabled, even if the plane enable is already
11615 * armed to occur at the next vblank :(
11616 */
f99d7069 11617
5a21b665
DV
11618 /*
11619 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
11620 * used the same base address. In that case the mmio flip might
11621 * have completed, but the CS hasn't even executed the flip yet.
11622 *
11623 * A flip count check isn't enough as the CS might have updated
11624 * the base address just after start of vblank, but before we
11625 * managed to process the interrupt. This means we'd complete the
11626 * CS flip too soon.
11627 *
11628 * Combining both checks should get us a good enough result. It may
11629 * still happen that the CS flip has been executed, but has not
11630 * yet actually completed. But in case the base address is the same
11631 * anyway, we don't really care.
11632 */
11633 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11634 crtc->flip_work->gtt_offset &&
11635 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
11636 crtc->flip_work->flip_count);
11637}
b4a98e57 11638
5a21b665
DV
11639static bool
11640__pageflip_finished_mmio(struct intel_crtc *crtc,
11641 struct intel_flip_work *work)
11642{
11643 /*
11644 * MMIO work completes when vblank is different from
11645 * flip_queued_vblank.
11646 *
11647 * Reset counter value doesn't matter, this is handled by
11648 * i915_wait_request finishing early, so no need to handle
11649 * reset here.
11650 */
11651 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
6b95a207
KH
11652}
11653
51cbaf01
ML
11654
11655static bool pageflip_finished(struct intel_crtc *crtc,
11656 struct intel_flip_work *work)
11657{
11658 if (!atomic_read(&work->pending))
11659 return false;
11660
11661 smp_rmb();
11662
5a21b665
DV
11663 if (is_mmio_work(work))
11664 return __pageflip_finished_mmio(crtc, work);
11665 else
11666 return __pageflip_finished_cs(crtc, work);
11667}
11668
11669void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe)
11670{
91c8a326 11671 struct drm_device *dev = &dev_priv->drm;
98187836 11672 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
5a21b665
DV
11673 struct intel_flip_work *work;
11674 unsigned long flags;
11675
11676 /* Ignore early vblank irqs */
11677 if (!crtc)
11678 return;
11679
51cbaf01 11680 /*
5a21b665
DV
11681 * This is called both by irq handlers and the reset code (to complete
11682 * lost pageflips) so needs the full irqsave spinlocks.
51cbaf01 11683 */
5a21b665 11684 spin_lock_irqsave(&dev->event_lock, flags);
e2af48c6 11685 work = crtc->flip_work;
5a21b665
DV
11686
11687 if (work != NULL &&
11688 !is_mmio_work(work) &&
e2af48c6
VS
11689 pageflip_finished(crtc, work))
11690 page_flip_completed(crtc);
5a21b665
DV
11691
11692 spin_unlock_irqrestore(&dev->event_lock, flags);
75f7f3ec
VS
11693}
11694
51cbaf01 11695void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
6b95a207 11696{
91c8a326 11697 struct drm_device *dev = &dev_priv->drm;
98187836 11698 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
51cbaf01 11699 struct intel_flip_work *work;
6b95a207
KH
11700 unsigned long flags;
11701
5251f04e
ML
11702 /* Ignore early vblank irqs */
11703 if (!crtc)
11704 return;
f326038a
DV
11705
11706 /*
11707 * This is called both by irq handlers and the reset code (to complete
11708 * lost pageflips) so needs the full irqsave spinlocks.
e7d841ca 11709 */
6b95a207 11710 spin_lock_irqsave(&dev->event_lock, flags);
e2af48c6 11711 work = crtc->flip_work;
5251f04e 11712
5a21b665
DV
11713 if (work != NULL &&
11714 is_mmio_work(work) &&
e2af48c6
VS
11715 pageflip_finished(crtc, work))
11716 page_flip_completed(crtc);
5251f04e 11717
6b95a207
KH
11718 spin_unlock_irqrestore(&dev->event_lock, flags);
11719}
11720
5a21b665
DV
11721static inline void intel_mark_page_flip_active(struct intel_crtc *crtc,
11722 struct intel_flip_work *work)
84c33a64 11723{
5a21b665 11724 work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc);
84c33a64 11725
5a21b665
DV
11726 /* Ensure that the work item is consistent when activating it ... */
11727 smp_mb__before_atomic();
11728 atomic_set(&work->pending, 1);
11729}
a6747b73 11730
5a21b665
DV
11731static int intel_gen2_queue_flip(struct drm_device *dev,
11732 struct drm_crtc *crtc,
11733 struct drm_framebuffer *fb,
11734 struct drm_i915_gem_object *obj,
11735 struct drm_i915_gem_request *req,
11736 uint32_t flags)
11737{
7e37f889 11738 struct intel_ring *ring = req->ring;
5a21b665
DV
11739 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11740 u32 flip_mask;
11741 int ret;
143f73b3 11742
5a21b665
DV
11743 ret = intel_ring_begin(req, 6);
11744 if (ret)
11745 return ret;
143f73b3 11746
5a21b665
DV
11747 /* Can't queue multiple flips, so wait for the previous
11748 * one to finish before executing the next.
11749 */
11750 if (intel_crtc->plane)
11751 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11752 else
11753 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
b5321f30
CW
11754 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11755 intel_ring_emit(ring, MI_NOOP);
11756 intel_ring_emit(ring, MI_DISPLAY_FLIP |
5a21b665 11757 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
b5321f30
CW
11758 intel_ring_emit(ring, fb->pitches[0]);
11759 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11760 intel_ring_emit(ring, 0); /* aux display base address, unused */
143f73b3 11761
5a21b665
DV
11762 return 0;
11763}
84c33a64 11764
5a21b665
DV
11765static int intel_gen3_queue_flip(struct drm_device *dev,
11766 struct drm_crtc *crtc,
11767 struct drm_framebuffer *fb,
11768 struct drm_i915_gem_object *obj,
11769 struct drm_i915_gem_request *req,
11770 uint32_t flags)
11771{
7e37f889 11772 struct intel_ring *ring = req->ring;
5a21b665
DV
11773 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11774 u32 flip_mask;
11775 int ret;
d55dbd06 11776
5a21b665
DV
11777 ret = intel_ring_begin(req, 6);
11778 if (ret)
11779 return ret;
d55dbd06 11780
5a21b665
DV
11781 if (intel_crtc->plane)
11782 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11783 else
11784 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
b5321f30
CW
11785 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11786 intel_ring_emit(ring, MI_NOOP);
11787 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
5a21b665 11788 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
b5321f30
CW
11789 intel_ring_emit(ring, fb->pitches[0]);
11790 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11791 intel_ring_emit(ring, MI_NOOP);
fd8e058a 11792
5a21b665
DV
11793 return 0;
11794}
84c33a64 11795
5a21b665
DV
11796static int intel_gen4_queue_flip(struct drm_device *dev,
11797 struct drm_crtc *crtc,
11798 struct drm_framebuffer *fb,
11799 struct drm_i915_gem_object *obj,
11800 struct drm_i915_gem_request *req,
11801 uint32_t flags)
11802{
7e37f889 11803 struct intel_ring *ring = req->ring;
fac5e23e 11804 struct drm_i915_private *dev_priv = to_i915(dev);
5a21b665
DV
11805 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11806 uint32_t pf, pipesrc;
11807 int ret;
143f73b3 11808
5a21b665
DV
11809 ret = intel_ring_begin(req, 4);
11810 if (ret)
11811 return ret;
143f73b3 11812
5a21b665
DV
11813 /* i965+ uses the linear or tiled offsets from the
11814 * Display Registers (which do not change across a page-flip)
11815 * so we need only reprogram the base address.
11816 */
b5321f30 11817 intel_ring_emit(ring, MI_DISPLAY_FLIP |
5a21b665 11818 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
b5321f30
CW
11819 intel_ring_emit(ring, fb->pitches[0]);
11820 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset |
72618ebf 11821 intel_fb_modifier_to_tiling(fb->modifier[0]));
5a21b665
DV
11822
11823 /* XXX Enabling the panel-fitter across page-flip is so far
11824 * untested on non-native modes, so ignore it for now.
11825 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11826 */
11827 pf = 0;
11828 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
b5321f30 11829 intel_ring_emit(ring, pf | pipesrc);
143f73b3 11830
5a21b665 11831 return 0;
8c9f3aaf
JB
11832}
11833
5a21b665
DV
11834static int intel_gen6_queue_flip(struct drm_device *dev,
11835 struct drm_crtc *crtc,
11836 struct drm_framebuffer *fb,
11837 struct drm_i915_gem_object *obj,
11838 struct drm_i915_gem_request *req,
11839 uint32_t flags)
da20eabd 11840{
7e37f889 11841 struct intel_ring *ring = req->ring;
fac5e23e 11842 struct drm_i915_private *dev_priv = to_i915(dev);
5a21b665
DV
11843 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11844 uint32_t pf, pipesrc;
11845 int ret;
d21fbe87 11846
5a21b665
DV
11847 ret = intel_ring_begin(req, 4);
11848 if (ret)
11849 return ret;
92826fcd 11850
b5321f30 11851 intel_ring_emit(ring, MI_DISPLAY_FLIP |
5a21b665 11852 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
72618ebf
VS
11853 intel_ring_emit(ring, fb->pitches[0] |
11854 intel_fb_modifier_to_tiling(fb->modifier[0]));
b5321f30 11855 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
92826fcd 11856
5a21b665
DV
11857 /* Contrary to the suggestions in the documentation,
11858 * "Enable Panel Fitter" does not seem to be required when page
11859 * flipping with a non-native mode, and worse causes a normal
11860 * modeset to fail.
11861 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11862 */
11863 pf = 0;
11864 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
b5321f30 11865 intel_ring_emit(ring, pf | pipesrc);
7809e5ae 11866
5a21b665 11867 return 0;
7809e5ae
MR
11868}
11869
5a21b665
DV
11870static int intel_gen7_queue_flip(struct drm_device *dev,
11871 struct drm_crtc *crtc,
11872 struct drm_framebuffer *fb,
11873 struct drm_i915_gem_object *obj,
11874 struct drm_i915_gem_request *req,
11875 uint32_t flags)
d21fbe87 11876{
5db94019 11877 struct drm_i915_private *dev_priv = to_i915(dev);
7e37f889 11878 struct intel_ring *ring = req->ring;
5a21b665
DV
11879 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11880 uint32_t plane_bit = 0;
11881 int len, ret;
d21fbe87 11882
5a21b665
DV
11883 switch (intel_crtc->plane) {
11884 case PLANE_A:
11885 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11886 break;
11887 case PLANE_B:
11888 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11889 break;
11890 case PLANE_C:
11891 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11892 break;
11893 default:
11894 WARN_ONCE(1, "unknown plane in flip command\n");
11895 return -ENODEV;
11896 }
11897
11898 len = 4;
b5321f30 11899 if (req->engine->id == RCS) {
5a21b665
DV
11900 len += 6;
11901 /*
11902 * On Gen 8, SRM is now taking an extra dword to accommodate
11903 * 48bits addresses, and we need a NOOP for the batch size to
11904 * stay even.
11905 */
5db94019 11906 if (IS_GEN8(dev_priv))
5a21b665
DV
11907 len += 2;
11908 }
11909
11910 /*
11911 * BSpec MI_DISPLAY_FLIP for IVB:
11912 * "The full packet must be contained within the same cache line."
11913 *
11914 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11915 * cacheline, if we ever start emitting more commands before
11916 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11917 * then do the cacheline alignment, and finally emit the
11918 * MI_DISPLAY_FLIP.
11919 */
11920 ret = intel_ring_cacheline_align(req);
11921 if (ret)
11922 return ret;
11923
11924 ret = intel_ring_begin(req, len);
11925 if (ret)
11926 return ret;
11927
11928 /* Unmask the flip-done completion message. Note that the bspec says that
11929 * we should do this for both the BCS and RCS, and that we must not unmask
11930 * more than one flip event at any time (or ensure that one flip message
11931 * can be sent by waiting for flip-done prior to queueing new flips).
11932 * Experimentation says that BCS works despite DERRMR masking all
11933 * flip-done completion events and that unmasking all planes at once
11934 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11935 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11936 */
b5321f30
CW
11937 if (req->engine->id == RCS) {
11938 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11939 intel_ring_emit_reg(ring, DERRMR);
11940 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
5a21b665
DV
11941 DERRMR_PIPEB_PRI_FLIP_DONE |
11942 DERRMR_PIPEC_PRI_FLIP_DONE));
5db94019 11943 if (IS_GEN8(dev_priv))
b5321f30 11944 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
5a21b665
DV
11945 MI_SRM_LRM_GLOBAL_GTT);
11946 else
b5321f30 11947 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
5a21b665 11948 MI_SRM_LRM_GLOBAL_GTT);
b5321f30 11949 intel_ring_emit_reg(ring, DERRMR);
bde13ebd
CW
11950 intel_ring_emit(ring,
11951 i915_ggtt_offset(req->engine->scratch) + 256);
5db94019 11952 if (IS_GEN8(dev_priv)) {
b5321f30
CW
11953 intel_ring_emit(ring, 0);
11954 intel_ring_emit(ring, MI_NOOP);
5a21b665
DV
11955 }
11956 }
11957
b5321f30 11958 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
72618ebf
VS
11959 intel_ring_emit(ring, fb->pitches[0] |
11960 intel_fb_modifier_to_tiling(fb->modifier[0]));
b5321f30
CW
11961 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11962 intel_ring_emit(ring, (MI_NOOP));
5a21b665
DV
11963
11964 return 0;
11965}
11966
11967static bool use_mmio_flip(struct intel_engine_cs *engine,
11968 struct drm_i915_gem_object *obj)
11969{
11970 /*
11971 * This is not being used for older platforms, because
11972 * non-availability of flip done interrupt forces us to use
11973 * CS flips. Older platforms derive flip done using some clever
11974 * tricks involving the flip_pending status bits and vblank irqs.
11975 * So using MMIO flips there would disrupt this mechanism.
11976 */
11977
11978 if (engine == NULL)
11979 return true;
11980
11981 if (INTEL_GEN(engine->i915) < 5)
11982 return false;
11983
11984 if (i915.use_mmio_flip < 0)
11985 return false;
11986 else if (i915.use_mmio_flip > 0)
11987 return true;
11988 else if (i915.enable_execlists)
11989 return true;
c37efb99 11990
d07f0e59 11991 return engine != i915_gem_object_last_write_engine(obj);
5a21b665
DV
11992}
11993
11994static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
11995 unsigned int rotation,
11996 struct intel_flip_work *work)
11997{
11998 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 11999 struct drm_i915_private *dev_priv = to_i915(dev);
5a21b665
DV
12000 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
12001 const enum pipe pipe = intel_crtc->pipe;
d2196774 12002 u32 ctl, stride = skl_plane_stride(fb, 0, rotation);
5a21b665
DV
12003
12004 ctl = I915_READ(PLANE_CTL(pipe, 0));
12005 ctl &= ~PLANE_CTL_TILED_MASK;
12006 switch (fb->modifier[0]) {
12007 case DRM_FORMAT_MOD_NONE:
12008 break;
12009 case I915_FORMAT_MOD_X_TILED:
12010 ctl |= PLANE_CTL_TILED_X;
12011 break;
12012 case I915_FORMAT_MOD_Y_TILED:
12013 ctl |= PLANE_CTL_TILED_Y;
12014 break;
12015 case I915_FORMAT_MOD_Yf_TILED:
12016 ctl |= PLANE_CTL_TILED_YF;
12017 break;
12018 default:
12019 MISSING_CASE(fb->modifier[0]);
12020 }
12021
5a21b665
DV
12022 /*
12023 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
12024 * PLANE_SURF updates, the update is then guaranteed to be atomic.
12025 */
12026 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
12027 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
12028
12029 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
12030 POSTING_READ(PLANE_SURF(pipe, 0));
12031}
12032
12033static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
12034 struct intel_flip_work *work)
12035{
12036 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 12037 struct drm_i915_private *dev_priv = to_i915(dev);
72618ebf 12038 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
5a21b665
DV
12039 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
12040 u32 dspcntr;
12041
12042 dspcntr = I915_READ(reg);
12043
72618ebf 12044 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
5a21b665
DV
12045 dspcntr |= DISPPLANE_TILED;
12046 else
12047 dspcntr &= ~DISPPLANE_TILED;
12048
12049 I915_WRITE(reg, dspcntr);
12050
12051 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
12052 POSTING_READ(DSPSURF(intel_crtc->plane));
12053}
12054
12055static void intel_mmio_flip_work_func(struct work_struct *w)
12056{
12057 struct intel_flip_work *work =
12058 container_of(w, struct intel_flip_work, mmio_work);
12059 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
12060 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
12061 struct intel_framebuffer *intel_fb =
12062 to_intel_framebuffer(crtc->base.primary->fb);
12063 struct drm_i915_gem_object *obj = intel_fb->obj;
12064
9a151987 12065 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
d07f0e59 12066 WARN_ON(i915_gem_object_wait(obj, 0, MAX_SCHEDULE_TIMEOUT, NULL) < 0);
5a21b665
DV
12067
12068 intel_pipe_update_start(crtc);
12069
12070 if (INTEL_GEN(dev_priv) >= 9)
12071 skl_do_mmio_flip(crtc, work->rotation, work);
12072 else
12073 /* use_mmio_flip() retricts MMIO flips to ilk+ */
12074 ilk_do_mmio_flip(crtc, work);
12075
12076 intel_pipe_update_end(crtc, work);
12077}
12078
12079static int intel_default_queue_flip(struct drm_device *dev,
12080 struct drm_crtc *crtc,
12081 struct drm_framebuffer *fb,
12082 struct drm_i915_gem_object *obj,
12083 struct drm_i915_gem_request *req,
12084 uint32_t flags)
12085{
12086 return -ENODEV;
12087}
12088
12089static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv,
12090 struct intel_crtc *intel_crtc,
12091 struct intel_flip_work *work)
12092{
12093 u32 addr, vblank;
12094
12095 if (!atomic_read(&work->pending))
12096 return false;
12097
12098 smp_rmb();
12099
12100 vblank = intel_crtc_get_vblank_counter(intel_crtc);
12101 if (work->flip_ready_vblank == 0) {
12102 if (work->flip_queued_req &&
f69a02c9 12103 !i915_gem_request_completed(work->flip_queued_req))
5a21b665
DV
12104 return false;
12105
12106 work->flip_ready_vblank = vblank;
12107 }
12108
12109 if (vblank - work->flip_ready_vblank < 3)
12110 return false;
12111
12112 /* Potential stall - if we see that the flip has happened,
12113 * assume a missed interrupt. */
12114 if (INTEL_GEN(dev_priv) >= 4)
12115 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
12116 else
12117 addr = I915_READ(DSPADDR(intel_crtc->plane));
12118
12119 /* There is a potential issue here with a false positive after a flip
12120 * to the same address. We could address this by checking for a
12121 * non-incrementing frame counter.
12122 */
12123 return addr == work->gtt_offset;
12124}
12125
12126void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
12127{
91c8a326 12128 struct drm_device *dev = &dev_priv->drm;
98187836 12129 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
5a21b665
DV
12130 struct intel_flip_work *work;
12131
12132 WARN_ON(!in_interrupt());
12133
12134 if (crtc == NULL)
12135 return;
12136
12137 spin_lock(&dev->event_lock);
e2af48c6 12138 work = crtc->flip_work;
5a21b665
DV
12139
12140 if (work != NULL && !is_mmio_work(work) &&
e2af48c6 12141 __pageflip_stall_check_cs(dev_priv, crtc, work)) {
5a21b665
DV
12142 WARN_ONCE(1,
12143 "Kicking stuck page flip: queued at %d, now %d\n",
e2af48c6
VS
12144 work->flip_queued_vblank, intel_crtc_get_vblank_counter(crtc));
12145 page_flip_completed(crtc);
5a21b665
DV
12146 work = NULL;
12147 }
12148
12149 if (work != NULL && !is_mmio_work(work) &&
e2af48c6 12150 intel_crtc_get_vblank_counter(crtc) - work->flip_queued_vblank > 1)
5a21b665
DV
12151 intel_queue_rps_boost_for_request(work->flip_queued_req);
12152 spin_unlock(&dev->event_lock);
12153}
12154
12155static int intel_crtc_page_flip(struct drm_crtc *crtc,
12156 struct drm_framebuffer *fb,
12157 struct drm_pending_vblank_event *event,
12158 uint32_t page_flip_flags)
12159{
12160 struct drm_device *dev = crtc->dev;
fac5e23e 12161 struct drm_i915_private *dev_priv = to_i915(dev);
5a21b665
DV
12162 struct drm_framebuffer *old_fb = crtc->primary->fb;
12163 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12164 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12165 struct drm_plane *primary = crtc->primary;
12166 enum pipe pipe = intel_crtc->pipe;
12167 struct intel_flip_work *work;
12168 struct intel_engine_cs *engine;
12169 bool mmio_flip;
8e637178 12170 struct drm_i915_gem_request *request;
058d88c4 12171 struct i915_vma *vma;
5a21b665
DV
12172 int ret;
12173
12174 /*
12175 * drm_mode_page_flip_ioctl() should already catch this, but double
12176 * check to be safe. In the future we may enable pageflipping from
12177 * a disabled primary plane.
12178 */
12179 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
12180 return -EBUSY;
12181
12182 /* Can't change pixel format via MI display flips. */
12183 if (fb->pixel_format != crtc->primary->fb->pixel_format)
12184 return -EINVAL;
12185
12186 /*
12187 * TILEOFF/LINOFF registers can't be changed via MI display flips.
12188 * Note that pitch changes could also affect these register.
12189 */
12190 if (INTEL_INFO(dev)->gen > 3 &&
12191 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
12192 fb->pitches[0] != crtc->primary->fb->pitches[0]))
12193 return -EINVAL;
12194
12195 if (i915_terminally_wedged(&dev_priv->gpu_error))
12196 goto out_hang;
12197
12198 work = kzalloc(sizeof(*work), GFP_KERNEL);
12199 if (work == NULL)
12200 return -ENOMEM;
12201
12202 work->event = event;
12203 work->crtc = crtc;
12204 work->old_fb = old_fb;
12205 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
12206
12207 ret = drm_crtc_vblank_get(crtc);
12208 if (ret)
12209 goto free_work;
12210
12211 /* We borrow the event spin lock for protecting flip_work */
12212 spin_lock_irq(&dev->event_lock);
12213 if (intel_crtc->flip_work) {
12214 /* Before declaring the flip queue wedged, check if
12215 * the hardware completed the operation behind our backs.
12216 */
12217 if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) {
12218 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
12219 page_flip_completed(intel_crtc);
12220 } else {
12221 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
12222 spin_unlock_irq(&dev->event_lock);
12223
12224 drm_crtc_vblank_put(crtc);
12225 kfree(work);
12226 return -EBUSY;
12227 }
12228 }
12229 intel_crtc->flip_work = work;
12230 spin_unlock_irq(&dev->event_lock);
12231
12232 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
12233 flush_workqueue(dev_priv->wq);
12234
12235 /* Reference the objects for the scheduled work. */
12236 drm_framebuffer_reference(work->old_fb);
5a21b665
DV
12237
12238 crtc->primary->fb = fb;
12239 update_state_fb(crtc->primary);
faf68d92 12240
25dc556a 12241 work->pending_flip_obj = i915_gem_object_get(obj);
5a21b665
DV
12242
12243 ret = i915_mutex_lock_interruptible(dev);
12244 if (ret)
12245 goto cleanup;
12246
8af29b0c
CW
12247 intel_crtc->reset_count = i915_reset_count(&dev_priv->gpu_error);
12248 if (i915_reset_in_progress_or_wedged(&dev_priv->gpu_error)) {
5a21b665
DV
12249 ret = -EIO;
12250 goto cleanup;
12251 }
12252
12253 atomic_inc(&intel_crtc->unpin_work_count);
12254
9beb5fea 12255 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
5a21b665
DV
12256 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
12257
920a14b2 12258 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3b3f1650 12259 engine = dev_priv->engine[BCS];
72618ebf 12260 if (fb->modifier[0] != old_fb->modifier[0])
5a21b665
DV
12261 /* vlv: DISPLAY_FLIP fails to change tiling */
12262 engine = NULL;
fd6b8f43 12263 } else if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
3b3f1650 12264 engine = dev_priv->engine[BCS];
5a21b665 12265 } else if (INTEL_INFO(dev)->gen >= 7) {
d07f0e59 12266 engine = i915_gem_object_last_write_engine(obj);
5a21b665 12267 if (engine == NULL || engine->id != RCS)
3b3f1650 12268 engine = dev_priv->engine[BCS];
5a21b665 12269 } else {
3b3f1650 12270 engine = dev_priv->engine[RCS];
5a21b665
DV
12271 }
12272
12273 mmio_flip = use_mmio_flip(engine, obj);
12274
058d88c4
CW
12275 vma = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
12276 if (IS_ERR(vma)) {
12277 ret = PTR_ERR(vma);
5a21b665 12278 goto cleanup_pending;
058d88c4 12279 }
5a21b665 12280
6687c906 12281 work->gtt_offset = intel_fb_gtt_offset(fb, primary->state->rotation);
5a21b665
DV
12282 work->gtt_offset += intel_crtc->dspaddr_offset;
12283 work->rotation = crtc->primary->state->rotation;
12284
1f061316
PZ
12285 /*
12286 * There's the potential that the next frame will not be compatible with
12287 * FBC, so we want to call pre_update() before the actual page flip.
12288 * The problem is that pre_update() caches some information about the fb
12289 * object, so we want to do this only after the object is pinned. Let's
12290 * be on the safe side and do this immediately before scheduling the
12291 * flip.
12292 */
12293 intel_fbc_pre_update(intel_crtc, intel_crtc->config,
12294 to_intel_plane_state(primary->state));
12295
5a21b665
DV
12296 if (mmio_flip) {
12297 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
6277c8d0 12298 queue_work(system_unbound_wq, &work->mmio_work);
5a21b665 12299 } else {
8e637178
CW
12300 request = i915_gem_request_alloc(engine, engine->last_context);
12301 if (IS_ERR(request)) {
12302 ret = PTR_ERR(request);
12303 goto cleanup_unpin;
12304 }
12305
a2bc4695 12306 ret = i915_gem_request_await_object(request, obj, false);
8e637178
CW
12307 if (ret)
12308 goto cleanup_request;
12309
5a21b665
DV
12310 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
12311 page_flip_flags);
12312 if (ret)
8e637178 12313 goto cleanup_request;
5a21b665
DV
12314
12315 intel_mark_page_flip_active(intel_crtc, work);
12316
8e637178 12317 work->flip_queued_req = i915_gem_request_get(request);
5a21b665
DV
12318 i915_add_request_no_flush(request);
12319 }
12320
12321 i915_gem_track_fb(intel_fb_obj(old_fb), obj,
12322 to_intel_plane(primary)->frontbuffer_bit);
12323 mutex_unlock(&dev->struct_mutex);
12324
5748b6a1 12325 intel_frontbuffer_flip_prepare(to_i915(dev),
5a21b665
DV
12326 to_intel_plane(primary)->frontbuffer_bit);
12327
12328 trace_i915_flip_request(intel_crtc->plane, obj);
12329
12330 return 0;
12331
8e637178
CW
12332cleanup_request:
12333 i915_add_request_no_flush(request);
5a21b665
DV
12334cleanup_unpin:
12335 intel_unpin_fb_obj(fb, crtc->primary->state->rotation);
12336cleanup_pending:
5a21b665
DV
12337 atomic_dec(&intel_crtc->unpin_work_count);
12338 mutex_unlock(&dev->struct_mutex);
12339cleanup:
12340 crtc->primary->fb = old_fb;
12341 update_state_fb(crtc->primary);
12342
f0cd5182 12343 i915_gem_object_put(obj);
5a21b665
DV
12344 drm_framebuffer_unreference(work->old_fb);
12345
12346 spin_lock_irq(&dev->event_lock);
12347 intel_crtc->flip_work = NULL;
12348 spin_unlock_irq(&dev->event_lock);
12349
12350 drm_crtc_vblank_put(crtc);
12351free_work:
12352 kfree(work);
12353
12354 if (ret == -EIO) {
12355 struct drm_atomic_state *state;
12356 struct drm_plane_state *plane_state;
12357
12358out_hang:
12359 state = drm_atomic_state_alloc(dev);
12360 if (!state)
12361 return -ENOMEM;
12362 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
12363
12364retry:
12365 plane_state = drm_atomic_get_plane_state(state, primary);
12366 ret = PTR_ERR_OR_ZERO(plane_state);
12367 if (!ret) {
12368 drm_atomic_set_fb_for_plane(plane_state, fb);
12369
12370 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
12371 if (!ret)
12372 ret = drm_atomic_commit(state);
12373 }
12374
12375 if (ret == -EDEADLK) {
12376 drm_modeset_backoff(state->acquire_ctx);
12377 drm_atomic_state_clear(state);
12378 goto retry;
12379 }
12380
0853695c 12381 drm_atomic_state_put(state);
5a21b665
DV
12382
12383 if (ret == 0 && event) {
12384 spin_lock_irq(&dev->event_lock);
12385 drm_crtc_send_vblank_event(crtc, event);
12386 spin_unlock_irq(&dev->event_lock);
12387 }
12388 }
12389 return ret;
12390}
12391
12392
12393/**
12394 * intel_wm_need_update - Check whether watermarks need updating
12395 * @plane: drm plane
12396 * @state: new plane state
12397 *
12398 * Check current plane state versus the new one to determine whether
12399 * watermarks need to be recalculated.
12400 *
12401 * Returns true or false.
12402 */
12403static bool intel_wm_need_update(struct drm_plane *plane,
12404 struct drm_plane_state *state)
12405{
12406 struct intel_plane_state *new = to_intel_plane_state(state);
12407 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
12408
12409 /* Update watermarks on tiling or size changes. */
936e71e3 12410 if (new->base.visible != cur->base.visible)
5a21b665
DV
12411 return true;
12412
12413 if (!cur->base.fb || !new->base.fb)
12414 return false;
12415
12416 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
12417 cur->base.rotation != new->base.rotation ||
936e71e3
VS
12418 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
12419 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
12420 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
12421 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
5a21b665
DV
12422 return true;
12423
12424 return false;
12425}
12426
12427static bool needs_scaling(struct intel_plane_state *state)
12428{
936e71e3
VS
12429 int src_w = drm_rect_width(&state->base.src) >> 16;
12430 int src_h = drm_rect_height(&state->base.src) >> 16;
12431 int dst_w = drm_rect_width(&state->base.dst);
12432 int dst_h = drm_rect_height(&state->base.dst);
5a21b665
DV
12433
12434 return (src_w != dst_w || src_h != dst_h);
12435}
d21fbe87 12436
da20eabd
ML
12437int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
12438 struct drm_plane_state *plane_state)
12439{
ab1d3a0e 12440 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
da20eabd
ML
12441 struct drm_crtc *crtc = crtc_state->crtc;
12442 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12443 struct drm_plane *plane = plane_state->plane;
12444 struct drm_device *dev = crtc->dev;
ed4a6a7c 12445 struct drm_i915_private *dev_priv = to_i915(dev);
da20eabd
ML
12446 struct intel_plane_state *old_plane_state =
12447 to_intel_plane_state(plane->state);
da20eabd
ML
12448 bool mode_changed = needs_modeset(crtc_state);
12449 bool was_crtc_enabled = crtc->state->active;
12450 bool is_crtc_enabled = crtc_state->active;
da20eabd
ML
12451 bool turn_off, turn_on, visible, was_visible;
12452 struct drm_framebuffer *fb = plane_state->fb;
78108b7c 12453 int ret;
da20eabd 12454
55b8f2a7 12455 if (INTEL_GEN(dev_priv) >= 9 && plane->type != DRM_PLANE_TYPE_CURSOR) {
da20eabd
ML
12456 ret = skl_update_scaler_plane(
12457 to_intel_crtc_state(crtc_state),
12458 to_intel_plane_state(plane_state));
12459 if (ret)
12460 return ret;
12461 }
12462
936e71e3
VS
12463 was_visible = old_plane_state->base.visible;
12464 visible = to_intel_plane_state(plane_state)->base.visible;
da20eabd
ML
12465
12466 if (!was_crtc_enabled && WARN_ON(was_visible))
12467 was_visible = false;
12468
35c08f43
ML
12469 /*
12470 * Visibility is calculated as if the crtc was on, but
12471 * after scaler setup everything depends on it being off
12472 * when the crtc isn't active.
f818ffea
VS
12473 *
12474 * FIXME this is wrong for watermarks. Watermarks should also
12475 * be computed as if the pipe would be active. Perhaps move
12476 * per-plane wm computation to the .check_plane() hook, and
12477 * only combine the results from all planes in the current place?
35c08f43
ML
12478 */
12479 if (!is_crtc_enabled)
936e71e3 12480 to_intel_plane_state(plane_state)->base.visible = visible = false;
da20eabd
ML
12481
12482 if (!was_visible && !visible)
12483 return 0;
12484
e8861675
ML
12485 if (fb != old_plane_state->base.fb)
12486 pipe_config->fb_changed = true;
12487
da20eabd
ML
12488 turn_off = was_visible && (!visible || mode_changed);
12489 turn_on = visible && (!was_visible || mode_changed);
12490
72660ce0 12491 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
78108b7c
VS
12492 intel_crtc->base.base.id,
12493 intel_crtc->base.name,
72660ce0
VS
12494 plane->base.id, plane->name,
12495 fb ? fb->base.id : -1);
da20eabd 12496
72660ce0
VS
12497 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
12498 plane->base.id, plane->name,
12499 was_visible, visible,
da20eabd
ML
12500 turn_off, turn_on, mode_changed);
12501
caed361d
VS
12502 if (turn_on) {
12503 pipe_config->update_wm_pre = true;
12504
12505 /* must disable cxsr around plane enable/disable */
12506 if (plane->type != DRM_PLANE_TYPE_CURSOR)
12507 pipe_config->disable_cxsr = true;
12508 } else if (turn_off) {
12509 pipe_config->update_wm_post = true;
92826fcd 12510
852eb00d 12511 /* must disable cxsr around plane enable/disable */
e8861675 12512 if (plane->type != DRM_PLANE_TYPE_CURSOR)
ab1d3a0e 12513 pipe_config->disable_cxsr = true;
852eb00d 12514 } else if (intel_wm_need_update(plane, plane_state)) {
caed361d
VS
12515 /* FIXME bollocks */
12516 pipe_config->update_wm_pre = true;
12517 pipe_config->update_wm_post = true;
852eb00d 12518 }
da20eabd 12519
ed4a6a7c 12520 /* Pre-gen9 platforms need two-step watermark updates */
caed361d
VS
12521 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
12522 INTEL_INFO(dev)->gen < 9 && dev_priv->display.optimize_watermarks)
ed4a6a7c
MR
12523 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
12524
8be6ca85 12525 if (visible || was_visible)
cd202f69 12526 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
a9ff8714 12527
31ae71fc
ML
12528 /*
12529 * WaCxSRDisabledForSpriteScaling:ivb
12530 *
12531 * cstate->update_wm was already set above, so this flag will
12532 * take effect when we commit and program watermarks.
12533 */
fd6b8f43 12534 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev_priv) &&
31ae71fc
ML
12535 needs_scaling(to_intel_plane_state(plane_state)) &&
12536 !needs_scaling(old_plane_state))
12537 pipe_config->disable_lp_wm = true;
d21fbe87 12538
da20eabd
ML
12539 return 0;
12540}
12541
6d3a1ce7
ML
12542static bool encoders_cloneable(const struct intel_encoder *a,
12543 const struct intel_encoder *b)
12544{
12545 /* masks could be asymmetric, so check both ways */
12546 return a == b || (a->cloneable & (1 << b->type) &&
12547 b->cloneable & (1 << a->type));
12548}
12549
12550static bool check_single_encoder_cloning(struct drm_atomic_state *state,
12551 struct intel_crtc *crtc,
12552 struct intel_encoder *encoder)
12553{
12554 struct intel_encoder *source_encoder;
12555 struct drm_connector *connector;
12556 struct drm_connector_state *connector_state;
12557 int i;
12558
12559 for_each_connector_in_state(state, connector, connector_state, i) {
12560 if (connector_state->crtc != &crtc->base)
12561 continue;
12562
12563 source_encoder =
12564 to_intel_encoder(connector_state->best_encoder);
12565 if (!encoders_cloneable(encoder, source_encoder))
12566 return false;
12567 }
12568
12569 return true;
12570}
12571
6d3a1ce7
ML
12572static int intel_crtc_atomic_check(struct drm_crtc *crtc,
12573 struct drm_crtc_state *crtc_state)
12574{
cf5a15be 12575 struct drm_device *dev = crtc->dev;
fac5e23e 12576 struct drm_i915_private *dev_priv = to_i915(dev);
6d3a1ce7 12577 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cf5a15be
ML
12578 struct intel_crtc_state *pipe_config =
12579 to_intel_crtc_state(crtc_state);
6d3a1ce7 12580 struct drm_atomic_state *state = crtc_state->state;
4d20cd86 12581 int ret;
6d3a1ce7
ML
12582 bool mode_changed = needs_modeset(crtc_state);
12583
852eb00d 12584 if (mode_changed && !crtc_state->active)
caed361d 12585 pipe_config->update_wm_post = true;
eddfcbcd 12586
ad421372
ML
12587 if (mode_changed && crtc_state->enable &&
12588 dev_priv->display.crtc_compute_clock &&
8106ddbd 12589 !WARN_ON(pipe_config->shared_dpll)) {
ad421372
ML
12590 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12591 pipe_config);
12592 if (ret)
12593 return ret;
12594 }
12595
82cf435b
LL
12596 if (crtc_state->color_mgmt_changed) {
12597 ret = intel_color_check(crtc, crtc_state);
12598 if (ret)
12599 return ret;
e7852a4b
LL
12600
12601 /*
12602 * Changing color management on Intel hardware is
12603 * handled as part of planes update.
12604 */
12605 crtc_state->planes_changed = true;
82cf435b
LL
12606 }
12607
e435d6e5 12608 ret = 0;
86c8bbbe 12609 if (dev_priv->display.compute_pipe_wm) {
e3bddded 12610 ret = dev_priv->display.compute_pipe_wm(pipe_config);
ed4a6a7c
MR
12611 if (ret) {
12612 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
12613 return ret;
12614 }
12615 }
12616
12617 if (dev_priv->display.compute_intermediate_wm &&
12618 !to_intel_atomic_state(state)->skip_intermediate_wm) {
12619 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
12620 return 0;
12621
12622 /*
12623 * Calculate 'intermediate' watermarks that satisfy both the
12624 * old state and the new state. We can program these
12625 * immediately.
12626 */
12627 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
12628 intel_crtc,
12629 pipe_config);
12630 if (ret) {
12631 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
86c8bbbe 12632 return ret;
ed4a6a7c 12633 }
e3d5457c
VS
12634 } else if (dev_priv->display.compute_intermediate_wm) {
12635 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
12636 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
86c8bbbe
MR
12637 }
12638
e435d6e5
ML
12639 if (INTEL_INFO(dev)->gen >= 9) {
12640 if (mode_changed)
12641 ret = skl_update_scaler_crtc(pipe_config);
12642
12643 if (!ret)
12644 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12645 pipe_config);
12646 }
12647
12648 return ret;
6d3a1ce7
ML
12649}
12650
65b38e0d 12651static const struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160 12652 .mode_set_base_atomic = intel_pipe_set_base_atomic,
5a21b665
DV
12653 .atomic_begin = intel_begin_crtc_commit,
12654 .atomic_flush = intel_finish_crtc_commit,
6d3a1ce7 12655 .atomic_check = intel_crtc_atomic_check,
f6e5b160
CW
12656};
12657
d29b2f9d
ACO
12658static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12659{
12660 struct intel_connector *connector;
12661
12662 for_each_intel_connector(dev, connector) {
8863dc7f
DV
12663 if (connector->base.state->crtc)
12664 drm_connector_unreference(&connector->base);
12665
d29b2f9d
ACO
12666 if (connector->base.encoder) {
12667 connector->base.state->best_encoder =
12668 connector->base.encoder;
12669 connector->base.state->crtc =
12670 connector->base.encoder->crtc;
8863dc7f
DV
12671
12672 drm_connector_reference(&connector->base);
d29b2f9d
ACO
12673 } else {
12674 connector->base.state->best_encoder = NULL;
12675 connector->base.state->crtc = NULL;
12676 }
12677 }
12678}
12679
050f7aeb 12680static void
eba905b2 12681connected_sink_compute_bpp(struct intel_connector *connector,
5cec258b 12682 struct intel_crtc_state *pipe_config)
050f7aeb 12683{
6a2a5c5d 12684 const struct drm_display_info *info = &connector->base.display_info;
050f7aeb
DV
12685 int bpp = pipe_config->pipe_bpp;
12686
12687 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
6a2a5c5d
VS
12688 connector->base.base.id,
12689 connector->base.name);
050f7aeb
DV
12690
12691 /* Don't use an invalid EDID bpc value */
6a2a5c5d 12692 if (info->bpc != 0 && info->bpc * 3 < bpp) {
050f7aeb 12693 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
6a2a5c5d
VS
12694 bpp, info->bpc * 3);
12695 pipe_config->pipe_bpp = info->bpc * 3;
050f7aeb
DV
12696 }
12697
196f954e 12698 /* Clamp bpp to 8 on screens without EDID 1.4 */
6a2a5c5d 12699 if (info->bpc == 0 && bpp > 24) {
196f954e
MK
12700 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
12701 bpp);
12702 pipe_config->pipe_bpp = 24;
050f7aeb
DV
12703 }
12704}
12705
4e53c2e0 12706static int
050f7aeb 12707compute_baseline_pipe_bpp(struct intel_crtc *crtc,
5cec258b 12708 struct intel_crtc_state *pipe_config)
4e53c2e0 12709{
9beb5fea 12710 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1486017f 12711 struct drm_atomic_state *state;
da3ced29
ACO
12712 struct drm_connector *connector;
12713 struct drm_connector_state *connector_state;
1486017f 12714 int bpp, i;
4e53c2e0 12715
9beb5fea
TU
12716 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
12717 IS_CHERRYVIEW(dev_priv)))
4e53c2e0 12718 bpp = 10*3;
9beb5fea 12719 else if (INTEL_GEN(dev_priv) >= 5)
d328c9d7
DV
12720 bpp = 12*3;
12721 else
12722 bpp = 8*3;
12723
4e53c2e0 12724
4e53c2e0
DV
12725 pipe_config->pipe_bpp = bpp;
12726
1486017f
ACO
12727 state = pipe_config->base.state;
12728
4e53c2e0 12729 /* Clamp display bpp to EDID value */
da3ced29
ACO
12730 for_each_connector_in_state(state, connector, connector_state, i) {
12731 if (connector_state->crtc != &crtc->base)
4e53c2e0
DV
12732 continue;
12733
da3ced29
ACO
12734 connected_sink_compute_bpp(to_intel_connector(connector),
12735 pipe_config);
4e53c2e0
DV
12736 }
12737
12738 return bpp;
12739}
12740
644db711
DV
12741static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12742{
12743 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12744 "type: 0x%x flags: 0x%x\n",
1342830c 12745 mode->crtc_clock,
644db711
DV
12746 mode->crtc_hdisplay, mode->crtc_hsync_start,
12747 mode->crtc_hsync_end, mode->crtc_htotal,
12748 mode->crtc_vdisplay, mode->crtc_vsync_start,
12749 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12750}
12751
c0b03411 12752static void intel_dump_pipe_config(struct intel_crtc *crtc,
5cec258b 12753 struct intel_crtc_state *pipe_config,
c0b03411
DV
12754 const char *context)
12755{
6a60cd87 12756 struct drm_device *dev = crtc->base.dev;
4f8036a2 12757 struct drm_i915_private *dev_priv = to_i915(dev);
6a60cd87
CK
12758 struct drm_plane *plane;
12759 struct intel_plane *intel_plane;
12760 struct intel_plane_state *state;
12761 struct drm_framebuffer *fb;
12762
78108b7c
VS
12763 DRM_DEBUG_KMS("[CRTC:%d:%s]%s config %p for pipe %c\n",
12764 crtc->base.base.id, crtc->base.name,
6a60cd87 12765 context, pipe_config, pipe_name(crtc->pipe));
c0b03411 12766
da205630 12767 DRM_DEBUG_KMS("cpu_transcoder: %s\n", transcoder_name(pipe_config->cpu_transcoder));
c0b03411
DV
12768 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12769 pipe_config->pipe_bpp, pipe_config->dither);
12770 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12771 pipe_config->has_pch_encoder,
12772 pipe_config->fdi_lanes,
12773 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12774 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12775 pipe_config->fdi_m_n.tu);
90a6b7b0 12776 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
37a5650b 12777 intel_crtc_has_dp_encoder(pipe_config),
90a6b7b0 12778 pipe_config->lane_count,
eb14cb74
VS
12779 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12780 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12781 pipe_config->dp_m_n.tu);
b95af8be 12782
90a6b7b0 12783 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
37a5650b 12784 intel_crtc_has_dp_encoder(pipe_config),
90a6b7b0 12785 pipe_config->lane_count,
b95af8be
VK
12786 pipe_config->dp_m2_n2.gmch_m,
12787 pipe_config->dp_m2_n2.gmch_n,
12788 pipe_config->dp_m2_n2.link_m,
12789 pipe_config->dp_m2_n2.link_n,
12790 pipe_config->dp_m2_n2.tu);
12791
55072d19
DV
12792 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12793 pipe_config->has_audio,
12794 pipe_config->has_infoframe);
12795
c0b03411 12796 DRM_DEBUG_KMS("requested mode:\n");
2d112de7 12797 drm_mode_debug_printmodeline(&pipe_config->base.mode);
c0b03411 12798 DRM_DEBUG_KMS("adjusted mode:\n");
2d112de7
ACO
12799 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12800 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
d71b8d4a 12801 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
12802 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12803 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
0ec463d3
TU
12804 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12805 crtc->num_scalers,
12806 pipe_config->scaler_state.scaler_users,
12807 pipe_config->scaler_state.scaler_id);
c0b03411
DV
12808 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12809 pipe_config->gmch_pfit.control,
12810 pipe_config->gmch_pfit.pgm_ratios,
12811 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 12812 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 12813 pipe_config->pch_pfit.pos,
fd4daa9c
CW
12814 pipe_config->pch_pfit.size,
12815 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 12816 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 12817 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
6a60cd87 12818
e2d214ae 12819 if (IS_BROXTON(dev_priv)) {
c856052a 12820 DRM_DEBUG_KMS("dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
415ff0f6 12821 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
c8453338 12822 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
415ff0f6 12823 pipe_config->dpll_hw_state.ebb0,
05712c15 12824 pipe_config->dpll_hw_state.ebb4,
415ff0f6
TU
12825 pipe_config->dpll_hw_state.pll0,
12826 pipe_config->dpll_hw_state.pll1,
12827 pipe_config->dpll_hw_state.pll2,
12828 pipe_config->dpll_hw_state.pll3,
12829 pipe_config->dpll_hw_state.pll6,
12830 pipe_config->dpll_hw_state.pll8,
05712c15 12831 pipe_config->dpll_hw_state.pll9,
c8453338 12832 pipe_config->dpll_hw_state.pll10,
415ff0f6 12833 pipe_config->dpll_hw_state.pcsdw12);
0853723b 12834 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
c856052a 12835 DRM_DEBUG_KMS("dpll_hw_state: "
415ff0f6 12836 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
415ff0f6
TU
12837 pipe_config->dpll_hw_state.ctrl1,
12838 pipe_config->dpll_hw_state.cfgcr1,
12839 pipe_config->dpll_hw_state.cfgcr2);
4f8036a2 12840 } else if (HAS_DDI(dev_priv)) {
c856052a 12841 DRM_DEBUG_KMS("dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
00490c22
ML
12842 pipe_config->dpll_hw_state.wrpll,
12843 pipe_config->dpll_hw_state.spll);
415ff0f6
TU
12844 } else {
12845 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12846 "fp0: 0x%x, fp1: 0x%x\n",
12847 pipe_config->dpll_hw_state.dpll,
12848 pipe_config->dpll_hw_state.dpll_md,
12849 pipe_config->dpll_hw_state.fp0,
12850 pipe_config->dpll_hw_state.fp1);
12851 }
12852
6a60cd87
CK
12853 DRM_DEBUG_KMS("planes on this crtc\n");
12854 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
d3828147 12855 char *format_name;
6a60cd87
CK
12856 intel_plane = to_intel_plane(plane);
12857 if (intel_plane->pipe != crtc->pipe)
12858 continue;
12859
12860 state = to_intel_plane_state(plane->state);
12861 fb = state->base.fb;
12862 if (!fb) {
1d577e02
VS
12863 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
12864 plane->base.id, plane->name, state->scaler_id);
6a60cd87
CK
12865 continue;
12866 }
12867
90844f00
EE
12868 format_name = drm_get_format_name(fb->pixel_format);
12869
1d577e02
VS
12870 DRM_DEBUG_KMS("[PLANE:%d:%s] enabled",
12871 plane->base.id, plane->name);
12872 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = %s",
90844f00 12873 fb->base.id, fb->width, fb->height, format_name);
1d577e02
VS
12874 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
12875 state->scaler_id,
936e71e3
VS
12876 state->base.src.x1 >> 16,
12877 state->base.src.y1 >> 16,
12878 drm_rect_width(&state->base.src) >> 16,
12879 drm_rect_height(&state->base.src) >> 16,
12880 state->base.dst.x1, state->base.dst.y1,
12881 drm_rect_width(&state->base.dst),
12882 drm_rect_height(&state->base.dst));
90844f00
EE
12883
12884 kfree(format_name);
6a60cd87 12885 }
c0b03411
DV
12886}
12887
5448a00d 12888static bool check_digital_port_conflicts(struct drm_atomic_state *state)
00f0b378 12889{
5448a00d 12890 struct drm_device *dev = state->dev;
da3ced29 12891 struct drm_connector *connector;
00f0b378 12892 unsigned int used_ports = 0;
477321e0 12893 unsigned int used_mst_ports = 0;
00f0b378
VS
12894
12895 /*
12896 * Walk the connector list instead of the encoder
12897 * list to detect the problem on ddi platforms
12898 * where there's just one encoder per digital port.
12899 */
0bff4858
VS
12900 drm_for_each_connector(connector, dev) {
12901 struct drm_connector_state *connector_state;
12902 struct intel_encoder *encoder;
12903
12904 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12905 if (!connector_state)
12906 connector_state = connector->state;
12907
5448a00d 12908 if (!connector_state->best_encoder)
00f0b378
VS
12909 continue;
12910
5448a00d
ACO
12911 encoder = to_intel_encoder(connector_state->best_encoder);
12912
12913 WARN_ON(!connector_state->crtc);
00f0b378
VS
12914
12915 switch (encoder->type) {
12916 unsigned int port_mask;
12917 case INTEL_OUTPUT_UNKNOWN:
4f8036a2 12918 if (WARN_ON(!HAS_DDI(to_i915(dev))))
00f0b378 12919 break;
cca0502b 12920 case INTEL_OUTPUT_DP:
00f0b378
VS
12921 case INTEL_OUTPUT_HDMI:
12922 case INTEL_OUTPUT_EDP:
12923 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12924
12925 /* the same port mustn't appear more than once */
12926 if (used_ports & port_mask)
12927 return false;
12928
12929 used_ports |= port_mask;
477321e0
VS
12930 break;
12931 case INTEL_OUTPUT_DP_MST:
12932 used_mst_ports |=
12933 1 << enc_to_mst(&encoder->base)->primary->port;
12934 break;
00f0b378
VS
12935 default:
12936 break;
12937 }
12938 }
12939
477321e0
VS
12940 /* can't mix MST and SST/HDMI on the same port */
12941 if (used_ports & used_mst_ports)
12942 return false;
12943
00f0b378
VS
12944 return true;
12945}
12946
83a57153
ACO
12947static void
12948clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12949{
12950 struct drm_crtc_state tmp_state;
663a3640 12951 struct intel_crtc_scaler_state scaler_state;
4978cc93 12952 struct intel_dpll_hw_state dpll_hw_state;
8106ddbd 12953 struct intel_shared_dpll *shared_dpll;
c4e2d043 12954 bool force_thru;
83a57153 12955
7546a384
ACO
12956 /* FIXME: before the switch to atomic started, a new pipe_config was
12957 * kzalloc'd. Code that depends on any field being zero should be
12958 * fixed, so that the crtc_state can be safely duplicated. For now,
12959 * only fields that are know to not cause problems are preserved. */
12960
83a57153 12961 tmp_state = crtc_state->base;
663a3640 12962 scaler_state = crtc_state->scaler_state;
4978cc93
ACO
12963 shared_dpll = crtc_state->shared_dpll;
12964 dpll_hw_state = crtc_state->dpll_hw_state;
c4e2d043 12965 force_thru = crtc_state->pch_pfit.force_thru;
4978cc93 12966
83a57153 12967 memset(crtc_state, 0, sizeof *crtc_state);
4978cc93 12968
83a57153 12969 crtc_state->base = tmp_state;
663a3640 12970 crtc_state->scaler_state = scaler_state;
4978cc93
ACO
12971 crtc_state->shared_dpll = shared_dpll;
12972 crtc_state->dpll_hw_state = dpll_hw_state;
c4e2d043 12973 crtc_state->pch_pfit.force_thru = force_thru;
83a57153
ACO
12974}
12975
548ee15b 12976static int
b8cecdf5 12977intel_modeset_pipe_config(struct drm_crtc *crtc,
b359283a 12978 struct intel_crtc_state *pipe_config)
ee7b9f93 12979{
b359283a 12980 struct drm_atomic_state *state = pipe_config->base.state;
7758a113 12981 struct intel_encoder *encoder;
da3ced29 12982 struct drm_connector *connector;
0b901879 12983 struct drm_connector_state *connector_state;
d328c9d7 12984 int base_bpp, ret = -EINVAL;
0b901879 12985 int i;
e29c22c0 12986 bool retry = true;
ee7b9f93 12987
83a57153 12988 clear_intel_crtc_state(pipe_config);
7758a113 12989
e143a21c
DV
12990 pipe_config->cpu_transcoder =
12991 (enum transcoder) to_intel_crtc(crtc)->pipe;
b8cecdf5 12992
2960bc9c
ID
12993 /*
12994 * Sanitize sync polarity flags based on requested ones. If neither
12995 * positive or negative polarity is requested, treat this as meaning
12996 * negative polarity.
12997 */
2d112de7 12998 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12999 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
2d112de7 13000 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
2960bc9c 13001
2d112de7 13002 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 13003 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
2d112de7 13004 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
2960bc9c 13005
d328c9d7
DV
13006 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
13007 pipe_config);
13008 if (base_bpp < 0)
4e53c2e0
DV
13009 goto fail;
13010
e41a56be
VS
13011 /*
13012 * Determine the real pipe dimensions. Note that stereo modes can
13013 * increase the actual pipe size due to the frame doubling and
13014 * insertion of additional space for blanks between the frame. This
13015 * is stored in the crtc timings. We use the requested mode to do this
13016 * computation to clearly distinguish it from the adjusted mode, which
13017 * can be changed by the connectors in the below retry loop.
13018 */
2d112de7 13019 drm_crtc_get_hv_timing(&pipe_config->base.mode,
ecb7e16b
GP
13020 &pipe_config->pipe_src_w,
13021 &pipe_config->pipe_src_h);
e41a56be 13022
253c84c8
VS
13023 for_each_connector_in_state(state, connector, connector_state, i) {
13024 if (connector_state->crtc != crtc)
13025 continue;
13026
13027 encoder = to_intel_encoder(connector_state->best_encoder);
13028
e25148d0
VS
13029 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
13030 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
13031 goto fail;
13032 }
13033
253c84c8
VS
13034 /*
13035 * Determine output_types before calling the .compute_config()
13036 * hooks so that the hooks can use this information safely.
13037 */
13038 pipe_config->output_types |= 1 << encoder->type;
13039 }
13040
e29c22c0 13041encoder_retry:
ef1b460d 13042 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 13043 pipe_config->port_clock = 0;
ef1b460d 13044 pipe_config->pixel_multiplier = 1;
ff9a6750 13045
135c81b8 13046 /* Fill in default crtc timings, allow encoders to overwrite them. */
2d112de7
ACO
13047 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
13048 CRTC_STEREO_DOUBLE);
135c81b8 13049
7758a113
DV
13050 /* Pass our mode to the connectors and the CRTC to give them a chance to
13051 * adjust it according to limitations or connector properties, and also
13052 * a chance to reject the mode entirely.
47f1c6c9 13053 */
da3ced29 13054 for_each_connector_in_state(state, connector, connector_state, i) {
0b901879 13055 if (connector_state->crtc != crtc)
7758a113 13056 continue;
7ae89233 13057
0b901879
ACO
13058 encoder = to_intel_encoder(connector_state->best_encoder);
13059
0a478c27 13060 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
efea6e8e 13061 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
13062 goto fail;
13063 }
ee7b9f93 13064 }
47f1c6c9 13065
ff9a6750
DV
13066 /* Set default port clock if not overwritten by the encoder. Needs to be
13067 * done afterwards in case the encoder adjusts the mode. */
13068 if (!pipe_config->port_clock)
2d112de7 13069 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
241bfc38 13070 * pipe_config->pixel_multiplier;
ff9a6750 13071
a43f6e0f 13072 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 13073 if (ret < 0) {
7758a113
DV
13074 DRM_DEBUG_KMS("CRTC fixup failed\n");
13075 goto fail;
ee7b9f93 13076 }
e29c22c0
DV
13077
13078 if (ret == RETRY) {
13079 if (WARN(!retry, "loop in pipe configuration computation\n")) {
13080 ret = -EINVAL;
13081 goto fail;
13082 }
13083
13084 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
13085 retry = false;
13086 goto encoder_retry;
13087 }
13088
e8fa4270
DV
13089 /* Dithering seems to not pass-through bits correctly when it should, so
13090 * only enable it on 6bpc panels. */
13091 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
62f0ace5 13092 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
d328c9d7 13093 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
4e53c2e0 13094
7758a113 13095fail:
548ee15b 13096 return ret;
ee7b9f93 13097}
47f1c6c9 13098
ea9d758d 13099static void
4740b0f2 13100intel_modeset_update_crtc_state(struct drm_atomic_state *state)
ea9d758d 13101{
0a9ab303
ACO
13102 struct drm_crtc *crtc;
13103 struct drm_crtc_state *crtc_state;
8a75d157 13104 int i;
ea9d758d 13105
7668851f 13106 /* Double check state. */
8a75d157 13107 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3cb480bc 13108 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
fc467a22
ML
13109
13110 /* Update hwmode for vblank functions */
13111 if (crtc->state->active)
13112 crtc->hwmode = crtc->state->adjusted_mode;
13113 else
13114 crtc->hwmode.crtc_clock = 0;
61067a5e
ML
13115
13116 /*
13117 * Update legacy state to satisfy fbc code. This can
13118 * be removed when fbc uses the atomic state.
13119 */
13120 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
13121 struct drm_plane_state *plane_state = crtc->primary->state;
13122
13123 crtc->primary->fb = plane_state->fb;
13124 crtc->x = plane_state->src_x >> 16;
13125 crtc->y = plane_state->src_y >> 16;
13126 }
ea9d758d 13127 }
ea9d758d
DV
13128}
13129
3bd26263 13130static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 13131{
3bd26263 13132 int diff;
f1f644dc
JB
13133
13134 if (clock1 == clock2)
13135 return true;
13136
13137 if (!clock1 || !clock2)
13138 return false;
13139
13140 diff = abs(clock1 - clock2);
13141
13142 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
13143 return true;
13144
13145 return false;
13146}
13147
cfb23ed6
ML
13148static bool
13149intel_compare_m_n(unsigned int m, unsigned int n,
13150 unsigned int m2, unsigned int n2,
13151 bool exact)
13152{
13153 if (m == m2 && n == n2)
13154 return true;
13155
13156 if (exact || !m || !n || !m2 || !n2)
13157 return false;
13158
13159 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
13160
31d10b57
ML
13161 if (n > n2) {
13162 while (n > n2) {
cfb23ed6
ML
13163 m2 <<= 1;
13164 n2 <<= 1;
13165 }
31d10b57
ML
13166 } else if (n < n2) {
13167 while (n < n2) {
cfb23ed6
ML
13168 m <<= 1;
13169 n <<= 1;
13170 }
13171 }
13172
31d10b57
ML
13173 if (n != n2)
13174 return false;
13175
13176 return intel_fuzzy_clock_check(m, m2);
cfb23ed6
ML
13177}
13178
13179static bool
13180intel_compare_link_m_n(const struct intel_link_m_n *m_n,
13181 struct intel_link_m_n *m2_n2,
13182 bool adjust)
13183{
13184 if (m_n->tu == m2_n2->tu &&
13185 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
13186 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
13187 intel_compare_m_n(m_n->link_m, m_n->link_n,
13188 m2_n2->link_m, m2_n2->link_n, !adjust)) {
13189 if (adjust)
13190 *m2_n2 = *m_n;
13191
13192 return true;
13193 }
13194
13195 return false;
13196}
13197
0e8ffe1b 13198static bool
2fa2fe9a 13199intel_pipe_config_compare(struct drm_device *dev,
5cec258b 13200 struct intel_crtc_state *current_config,
cfb23ed6
ML
13201 struct intel_crtc_state *pipe_config,
13202 bool adjust)
0e8ffe1b 13203{
772c2a51 13204 struct drm_i915_private *dev_priv = to_i915(dev);
cfb23ed6
ML
13205 bool ret = true;
13206
13207#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
13208 do { \
13209 if (!adjust) \
13210 DRM_ERROR(fmt, ##__VA_ARGS__); \
13211 else \
13212 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
13213 } while (0)
13214
66e985c0
DV
13215#define PIPE_CONF_CHECK_X(name) \
13216 if (current_config->name != pipe_config->name) { \
cfb23ed6 13217 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
66e985c0
DV
13218 "(expected 0x%08x, found 0x%08x)\n", \
13219 current_config->name, \
13220 pipe_config->name); \
cfb23ed6 13221 ret = false; \
66e985c0
DV
13222 }
13223
08a24034
DV
13224#define PIPE_CONF_CHECK_I(name) \
13225 if (current_config->name != pipe_config->name) { \
cfb23ed6 13226 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
08a24034
DV
13227 "(expected %i, found %i)\n", \
13228 current_config->name, \
13229 pipe_config->name); \
cfb23ed6
ML
13230 ret = false; \
13231 }
13232
8106ddbd
ACO
13233#define PIPE_CONF_CHECK_P(name) \
13234 if (current_config->name != pipe_config->name) { \
13235 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13236 "(expected %p, found %p)\n", \
13237 current_config->name, \
13238 pipe_config->name); \
13239 ret = false; \
13240 }
13241
cfb23ed6
ML
13242#define PIPE_CONF_CHECK_M_N(name) \
13243 if (!intel_compare_link_m_n(&current_config->name, \
13244 &pipe_config->name,\
13245 adjust)) { \
13246 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13247 "(expected tu %i gmch %i/%i link %i/%i, " \
13248 "found tu %i, gmch %i/%i link %i/%i)\n", \
13249 current_config->name.tu, \
13250 current_config->name.gmch_m, \
13251 current_config->name.gmch_n, \
13252 current_config->name.link_m, \
13253 current_config->name.link_n, \
13254 pipe_config->name.tu, \
13255 pipe_config->name.gmch_m, \
13256 pipe_config->name.gmch_n, \
13257 pipe_config->name.link_m, \
13258 pipe_config->name.link_n); \
13259 ret = false; \
13260 }
13261
55c561a7
DV
13262/* This is required for BDW+ where there is only one set of registers for
13263 * switching between high and low RR.
13264 * This macro can be used whenever a comparison has to be made between one
13265 * hw state and multiple sw state variables.
13266 */
cfb23ed6
ML
13267#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
13268 if (!intel_compare_link_m_n(&current_config->name, \
13269 &pipe_config->name, adjust) && \
13270 !intel_compare_link_m_n(&current_config->alt_name, \
13271 &pipe_config->name, adjust)) { \
13272 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13273 "(expected tu %i gmch %i/%i link %i/%i, " \
13274 "or tu %i gmch %i/%i link %i/%i, " \
13275 "found tu %i, gmch %i/%i link %i/%i)\n", \
13276 current_config->name.tu, \
13277 current_config->name.gmch_m, \
13278 current_config->name.gmch_n, \
13279 current_config->name.link_m, \
13280 current_config->name.link_n, \
13281 current_config->alt_name.tu, \
13282 current_config->alt_name.gmch_m, \
13283 current_config->alt_name.gmch_n, \
13284 current_config->alt_name.link_m, \
13285 current_config->alt_name.link_n, \
13286 pipe_config->name.tu, \
13287 pipe_config->name.gmch_m, \
13288 pipe_config->name.gmch_n, \
13289 pipe_config->name.link_m, \
13290 pipe_config->name.link_n); \
13291 ret = false; \
88adfff1
DV
13292 }
13293
1bd1bd80
DV
13294#define PIPE_CONF_CHECK_FLAGS(name, mask) \
13295 if ((current_config->name ^ pipe_config->name) & (mask)) { \
cfb23ed6 13296 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
13297 "(expected %i, found %i)\n", \
13298 current_config->name & (mask), \
13299 pipe_config->name & (mask)); \
cfb23ed6 13300 ret = false; \
1bd1bd80
DV
13301 }
13302
5e550656
VS
13303#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
13304 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
cfb23ed6 13305 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
5e550656
VS
13306 "(expected %i, found %i)\n", \
13307 current_config->name, \
13308 pipe_config->name); \
cfb23ed6 13309 ret = false; \
5e550656
VS
13310 }
13311
bb760063
DV
13312#define PIPE_CONF_QUIRK(quirk) \
13313 ((current_config->quirks | pipe_config->quirks) & (quirk))
13314
eccb140b
DV
13315 PIPE_CONF_CHECK_I(cpu_transcoder);
13316
08a24034
DV
13317 PIPE_CONF_CHECK_I(has_pch_encoder);
13318 PIPE_CONF_CHECK_I(fdi_lanes);
cfb23ed6 13319 PIPE_CONF_CHECK_M_N(fdi_m_n);
08a24034 13320
90a6b7b0 13321 PIPE_CONF_CHECK_I(lane_count);
95a7a2ae 13322 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
b95af8be
VK
13323
13324 if (INTEL_INFO(dev)->gen < 8) {
cfb23ed6
ML
13325 PIPE_CONF_CHECK_M_N(dp_m_n);
13326
cfb23ed6
ML
13327 if (current_config->has_drrs)
13328 PIPE_CONF_CHECK_M_N(dp_m2_n2);
13329 } else
13330 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
eb14cb74 13331
253c84c8 13332 PIPE_CONF_CHECK_X(output_types);
a65347ba 13333
2d112de7
ACO
13334 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
13335 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
13336 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
13337 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
13338 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
13339 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
1bd1bd80 13340
2d112de7
ACO
13341 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
13342 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
13343 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
13344 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
13345 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
13346 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
1bd1bd80 13347
c93f54cf 13348 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 13349 PIPE_CONF_CHECK_I(has_hdmi_sink);
772c2a51 13350 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
920a14b2 13351 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
b5a9fa09 13352 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 13353 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 13354
9ed109a7
DV
13355 PIPE_CONF_CHECK_I(has_audio);
13356
2d112de7 13357 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
1bd1bd80
DV
13358 DRM_MODE_FLAG_INTERLACE);
13359
bb760063 13360 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
2d112de7 13361 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 13362 DRM_MODE_FLAG_PHSYNC);
2d112de7 13363 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 13364 DRM_MODE_FLAG_NHSYNC);
2d112de7 13365 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 13366 DRM_MODE_FLAG_PVSYNC);
2d112de7 13367 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063
DV
13368 DRM_MODE_FLAG_NVSYNC);
13369 }
045ac3b5 13370
333b8ca8 13371 PIPE_CONF_CHECK_X(gmch_pfit.control);
e2ff2d4a
DV
13372 /* pfit ratios are autocomputed by the hw on gen4+ */
13373 if (INTEL_INFO(dev)->gen < 4)
7f7d8dd6 13374 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
333b8ca8 13375 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
9953599b 13376
bfd16b2a
ML
13377 if (!adjust) {
13378 PIPE_CONF_CHECK_I(pipe_src_w);
13379 PIPE_CONF_CHECK_I(pipe_src_h);
13380
13381 PIPE_CONF_CHECK_I(pch_pfit.enabled);
13382 if (current_config->pch_pfit.enabled) {
13383 PIPE_CONF_CHECK_X(pch_pfit.pos);
13384 PIPE_CONF_CHECK_X(pch_pfit.size);
13385 }
2fa2fe9a 13386
7aefe2b5
ML
13387 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
13388 }
a1b2278e 13389
e59150dc 13390 /* BDW+ don't expose a synchronous way to read the state */
772c2a51 13391 if (IS_HASWELL(dev_priv))
e59150dc 13392 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 13393
282740f7
VS
13394 PIPE_CONF_CHECK_I(double_wide);
13395
8106ddbd 13396 PIPE_CONF_CHECK_P(shared_dpll);
66e985c0 13397 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 13398 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
13399 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
13400 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 13401 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
00490c22 13402 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
3f4cd19f
DL
13403 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
13404 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
13405 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 13406
47eacbab
VS
13407 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
13408 PIPE_CONF_CHECK_X(dsi_pll.div);
13409
9beb5fea 13410 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
42571aef
VS
13411 PIPE_CONF_CHECK_I(pipe_bpp);
13412
2d112de7 13413 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
a9a7e98a 13414 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 13415
66e985c0 13416#undef PIPE_CONF_CHECK_X
08a24034 13417#undef PIPE_CONF_CHECK_I
8106ddbd 13418#undef PIPE_CONF_CHECK_P
1bd1bd80 13419#undef PIPE_CONF_CHECK_FLAGS
5e550656 13420#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 13421#undef PIPE_CONF_QUIRK
cfb23ed6 13422#undef INTEL_ERR_OR_DBG_KMS
88adfff1 13423
cfb23ed6 13424 return ret;
0e8ffe1b
DV
13425}
13426
e3b247da
VS
13427static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
13428 const struct intel_crtc_state *pipe_config)
13429{
13430 if (pipe_config->has_pch_encoder) {
21a727b3 13431 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
e3b247da
VS
13432 &pipe_config->fdi_m_n);
13433 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
13434
13435 /*
13436 * FDI already provided one idea for the dotclock.
13437 * Yell if the encoder disagrees.
13438 */
13439 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
13440 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
13441 fdi_dotclock, dotclock);
13442 }
13443}
13444
c0ead703
ML
13445static void verify_wm_state(struct drm_crtc *crtc,
13446 struct drm_crtc_state *new_state)
08db6652 13447{
e7c84544 13448 struct drm_device *dev = crtc->dev;
fac5e23e 13449 struct drm_i915_private *dev_priv = to_i915(dev);
08db6652 13450 struct skl_ddb_allocation hw_ddb, *sw_ddb;
3de8a14c 13451 struct skl_pipe_wm hw_wm, *sw_wm;
13452 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
13453 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
e7c84544
ML
13454 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13455 const enum pipe pipe = intel_crtc->pipe;
3de8a14c 13456 int plane, level, max_level = ilk_wm_max_level(dev_priv);
08db6652 13457
e7c84544 13458 if (INTEL_INFO(dev)->gen < 9 || !new_state->active)
08db6652
DL
13459 return;
13460
3de8a14c 13461 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
03af79e0 13462 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
3de8a14c 13463
08db6652
DL
13464 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
13465 sw_ddb = &dev_priv->wm.skl_hw.ddb;
13466
e7c84544 13467 /* planes */
8b364b41 13468 for_each_universal_plane(dev_priv, pipe, plane) {
3de8a14c 13469 hw_plane_wm = &hw_wm.planes[plane];
13470 sw_plane_wm = &sw_wm->planes[plane];
08db6652 13471
3de8a14c 13472 /* Watermarks */
13473 for (level = 0; level <= max_level; level++) {
13474 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
13475 &sw_plane_wm->wm[level]))
13476 continue;
13477
13478 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13479 pipe_name(pipe), plane + 1, level,
13480 sw_plane_wm->wm[level].plane_en,
13481 sw_plane_wm->wm[level].plane_res_b,
13482 sw_plane_wm->wm[level].plane_res_l,
13483 hw_plane_wm->wm[level].plane_en,
13484 hw_plane_wm->wm[level].plane_res_b,
13485 hw_plane_wm->wm[level].plane_res_l);
13486 }
08db6652 13487
3de8a14c 13488 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
13489 &sw_plane_wm->trans_wm)) {
13490 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13491 pipe_name(pipe), plane + 1,
13492 sw_plane_wm->trans_wm.plane_en,
13493 sw_plane_wm->trans_wm.plane_res_b,
13494 sw_plane_wm->trans_wm.plane_res_l,
13495 hw_plane_wm->trans_wm.plane_en,
13496 hw_plane_wm->trans_wm.plane_res_b,
13497 hw_plane_wm->trans_wm.plane_res_l);
13498 }
13499
13500 /* DDB */
13501 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
13502 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
13503
13504 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
faccd994 13505 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
3de8a14c 13506 pipe_name(pipe), plane + 1,
13507 sw_ddb_entry->start, sw_ddb_entry->end,
13508 hw_ddb_entry->start, hw_ddb_entry->end);
13509 }
e7c84544 13510 }
08db6652 13511
27082493
L
13512 /*
13513 * cursor
13514 * If the cursor plane isn't active, we may not have updated it's ddb
13515 * allocation. In that case since the ddb allocation will be updated
13516 * once the plane becomes visible, we can skip this check
13517 */
13518 if (intel_crtc->cursor_addr) {
3de8a14c 13519 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
13520 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
13521
13522 /* Watermarks */
13523 for (level = 0; level <= max_level; level++) {
13524 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
13525 &sw_plane_wm->wm[level]))
13526 continue;
13527
13528 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13529 pipe_name(pipe), level,
13530 sw_plane_wm->wm[level].plane_en,
13531 sw_plane_wm->wm[level].plane_res_b,
13532 sw_plane_wm->wm[level].plane_res_l,
13533 hw_plane_wm->wm[level].plane_en,
13534 hw_plane_wm->wm[level].plane_res_b,
13535 hw_plane_wm->wm[level].plane_res_l);
13536 }
13537
13538 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
13539 &sw_plane_wm->trans_wm)) {
13540 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13541 pipe_name(pipe),
13542 sw_plane_wm->trans_wm.plane_en,
13543 sw_plane_wm->trans_wm.plane_res_b,
13544 sw_plane_wm->trans_wm.plane_res_l,
13545 hw_plane_wm->trans_wm.plane_en,
13546 hw_plane_wm->trans_wm.plane_res_b,
13547 hw_plane_wm->trans_wm.plane_res_l);
13548 }
13549
13550 /* DDB */
13551 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
13552 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
27082493 13553
3de8a14c 13554 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
faccd994 13555 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
27082493 13556 pipe_name(pipe),
3de8a14c 13557 sw_ddb_entry->start, sw_ddb_entry->end,
13558 hw_ddb_entry->start, hw_ddb_entry->end);
27082493 13559 }
08db6652
DL
13560 }
13561}
13562
91d1b4bd 13563static void
677100ce
ML
13564verify_connector_state(struct drm_device *dev,
13565 struct drm_atomic_state *state,
13566 struct drm_crtc *crtc)
8af6cf88 13567{
35dd3c64 13568 struct drm_connector *connector;
677100ce
ML
13569 struct drm_connector_state *old_conn_state;
13570 int i;
8af6cf88 13571
677100ce 13572 for_each_connector_in_state(state, connector, old_conn_state, i) {
35dd3c64
ML
13573 struct drm_encoder *encoder = connector->encoder;
13574 struct drm_connector_state *state = connector->state;
ad3c558f 13575
e7c84544
ML
13576 if (state->crtc != crtc)
13577 continue;
13578
5a21b665 13579 intel_connector_verify_state(to_intel_connector(connector));
8af6cf88 13580
ad3c558f 13581 I915_STATE_WARN(state->best_encoder != encoder,
35dd3c64 13582 "connector's atomic encoder doesn't match legacy encoder\n");
8af6cf88 13583 }
91d1b4bd
DV
13584}
13585
13586static void
c0ead703 13587verify_encoder_state(struct drm_device *dev)
91d1b4bd
DV
13588{
13589 struct intel_encoder *encoder;
13590 struct intel_connector *connector;
8af6cf88 13591
b2784e15 13592 for_each_intel_encoder(dev, encoder) {
8af6cf88 13593 bool enabled = false;
4d20cd86 13594 enum pipe pipe;
8af6cf88
DV
13595
13596 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
13597 encoder->base.base.id,
8e329a03 13598 encoder->base.name);
8af6cf88 13599
3a3371ff 13600 for_each_intel_connector(dev, connector) {
4d20cd86 13601 if (connector->base.state->best_encoder != &encoder->base)
8af6cf88
DV
13602 continue;
13603 enabled = true;
ad3c558f
ML
13604
13605 I915_STATE_WARN(connector->base.state->crtc !=
13606 encoder->base.crtc,
13607 "connector's crtc doesn't match encoder crtc\n");
8af6cf88 13608 }
0e32b39c 13609
e2c719b7 13610 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
13611 "encoder's enabled state mismatch "
13612 "(expected %i, found %i)\n",
13613 !!encoder->base.crtc, enabled);
7c60d198
ML
13614
13615 if (!encoder->base.crtc) {
4d20cd86 13616 bool active;
7c60d198 13617
4d20cd86
ML
13618 active = encoder->get_hw_state(encoder, &pipe);
13619 I915_STATE_WARN(active,
13620 "encoder detached but still enabled on pipe %c.\n",
13621 pipe_name(pipe));
7c60d198 13622 }
8af6cf88 13623 }
91d1b4bd
DV
13624}
13625
13626static void
c0ead703
ML
13627verify_crtc_state(struct drm_crtc *crtc,
13628 struct drm_crtc_state *old_crtc_state,
13629 struct drm_crtc_state *new_crtc_state)
91d1b4bd 13630{
e7c84544 13631 struct drm_device *dev = crtc->dev;
fac5e23e 13632 struct drm_i915_private *dev_priv = to_i915(dev);
91d1b4bd 13633 struct intel_encoder *encoder;
e7c84544
ML
13634 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13635 struct intel_crtc_state *pipe_config, *sw_config;
13636 struct drm_atomic_state *old_state;
13637 bool active;
045ac3b5 13638
e7c84544 13639 old_state = old_crtc_state->state;
ec2dc6a0 13640 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
e7c84544
ML
13641 pipe_config = to_intel_crtc_state(old_crtc_state);
13642 memset(pipe_config, 0, sizeof(*pipe_config));
13643 pipe_config->base.crtc = crtc;
13644 pipe_config->base.state = old_state;
8af6cf88 13645
78108b7c 13646 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
8af6cf88 13647
e7c84544 13648 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
d62cf62a 13649
e7c84544
ML
13650 /* hw state is inconsistent with the pipe quirk */
13651 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
13652 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
13653 active = new_crtc_state->active;
6c49f241 13654
e7c84544
ML
13655 I915_STATE_WARN(new_crtc_state->active != active,
13656 "crtc active state doesn't match with hw state "
13657 "(expected %i, found %i)\n", new_crtc_state->active, active);
0e8ffe1b 13658
e7c84544
ML
13659 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
13660 "transitional active state does not match atomic hw state "
13661 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
4d20cd86 13662
e7c84544
ML
13663 for_each_encoder_on_crtc(dev, crtc, encoder) {
13664 enum pipe pipe;
4d20cd86 13665
e7c84544
ML
13666 active = encoder->get_hw_state(encoder, &pipe);
13667 I915_STATE_WARN(active != new_crtc_state->active,
13668 "[ENCODER:%i] active %i with crtc active %i\n",
13669 encoder->base.base.id, active, new_crtc_state->active);
4d20cd86 13670
e7c84544
ML
13671 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
13672 "Encoder connected to wrong pipe %c\n",
13673 pipe_name(pipe));
4d20cd86 13674
253c84c8
VS
13675 if (active) {
13676 pipe_config->output_types |= 1 << encoder->type;
e7c84544 13677 encoder->get_config(encoder, pipe_config);
253c84c8 13678 }
e7c84544 13679 }
53d9f4e9 13680
e7c84544
ML
13681 if (!new_crtc_state->active)
13682 return;
cfb23ed6 13683
e7c84544 13684 intel_pipe_config_sanity_check(dev_priv, pipe_config);
e3b247da 13685
e7c84544
ML
13686 sw_config = to_intel_crtc_state(crtc->state);
13687 if (!intel_pipe_config_compare(dev, sw_config,
13688 pipe_config, false)) {
13689 I915_STATE_WARN(1, "pipe state doesn't match!\n");
13690 intel_dump_pipe_config(intel_crtc, pipe_config,
13691 "[hw state]");
13692 intel_dump_pipe_config(intel_crtc, sw_config,
13693 "[sw state]");
8af6cf88
DV
13694 }
13695}
13696
91d1b4bd 13697static void
c0ead703
ML
13698verify_single_dpll_state(struct drm_i915_private *dev_priv,
13699 struct intel_shared_dpll *pll,
13700 struct drm_crtc *crtc,
13701 struct drm_crtc_state *new_state)
91d1b4bd 13702{
91d1b4bd 13703 struct intel_dpll_hw_state dpll_hw_state;
e7c84544
ML
13704 unsigned crtc_mask;
13705 bool active;
5358901f 13706
e7c84544 13707 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
5358901f 13708
e7c84544 13709 DRM_DEBUG_KMS("%s\n", pll->name);
5358901f 13710
e7c84544 13711 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
5358901f 13712
e7c84544
ML
13713 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
13714 I915_STATE_WARN(!pll->on && pll->active_mask,
13715 "pll in active use but not on in sw tracking\n");
13716 I915_STATE_WARN(pll->on && !pll->active_mask,
13717 "pll is on but not used by any active crtc\n");
13718 I915_STATE_WARN(pll->on != active,
13719 "pll on state mismatch (expected %i, found %i)\n",
13720 pll->on, active);
13721 }
5358901f 13722
e7c84544 13723 if (!crtc) {
2dd66ebd 13724 I915_STATE_WARN(pll->active_mask & ~pll->config.crtc_mask,
e7c84544
ML
13725 "more active pll users than references: %x vs %x\n",
13726 pll->active_mask, pll->config.crtc_mask);
5358901f 13727
e7c84544
ML
13728 return;
13729 }
13730
13731 crtc_mask = 1 << drm_crtc_index(crtc);
13732
13733 if (new_state->active)
13734 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
13735 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
13736 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13737 else
13738 I915_STATE_WARN(pll->active_mask & crtc_mask,
13739 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
13740 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
2dd66ebd 13741
e7c84544
ML
13742 I915_STATE_WARN(!(pll->config.crtc_mask & crtc_mask),
13743 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
13744 crtc_mask, pll->config.crtc_mask);
66e985c0 13745
e7c84544
ML
13746 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state,
13747 &dpll_hw_state,
13748 sizeof(dpll_hw_state)),
13749 "pll hw state mismatch\n");
13750}
13751
13752static void
c0ead703
ML
13753verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
13754 struct drm_crtc_state *old_crtc_state,
13755 struct drm_crtc_state *new_crtc_state)
e7c84544 13756{
fac5e23e 13757 struct drm_i915_private *dev_priv = to_i915(dev);
e7c84544
ML
13758 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
13759 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
13760
13761 if (new_state->shared_dpll)
c0ead703 13762 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
e7c84544
ML
13763
13764 if (old_state->shared_dpll &&
13765 old_state->shared_dpll != new_state->shared_dpll) {
13766 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
13767 struct intel_shared_dpll *pll = old_state->shared_dpll;
13768
13769 I915_STATE_WARN(pll->active_mask & crtc_mask,
13770 "pll active mismatch (didn't expect pipe %c in active mask)\n",
13771 pipe_name(drm_crtc_index(crtc)));
13772 I915_STATE_WARN(pll->config.crtc_mask & crtc_mask,
13773 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
13774 pipe_name(drm_crtc_index(crtc)));
5358901f 13775 }
8af6cf88
DV
13776}
13777
e7c84544 13778static void
c0ead703 13779intel_modeset_verify_crtc(struct drm_crtc *crtc,
677100ce
ML
13780 struct drm_atomic_state *state,
13781 struct drm_crtc_state *old_state,
13782 struct drm_crtc_state *new_state)
e7c84544 13783{
5a21b665
DV
13784 if (!needs_modeset(new_state) &&
13785 !to_intel_crtc_state(new_state)->update_pipe)
13786 return;
13787
c0ead703 13788 verify_wm_state(crtc, new_state);
677100ce 13789 verify_connector_state(crtc->dev, state, crtc);
c0ead703
ML
13790 verify_crtc_state(crtc, old_state, new_state);
13791 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
e7c84544
ML
13792}
13793
13794static void
c0ead703 13795verify_disabled_dpll_state(struct drm_device *dev)
e7c84544 13796{
fac5e23e 13797 struct drm_i915_private *dev_priv = to_i915(dev);
e7c84544
ML
13798 int i;
13799
13800 for (i = 0; i < dev_priv->num_shared_dpll; i++)
c0ead703 13801 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
e7c84544
ML
13802}
13803
13804static void
677100ce
ML
13805intel_modeset_verify_disabled(struct drm_device *dev,
13806 struct drm_atomic_state *state)
e7c84544 13807{
c0ead703 13808 verify_encoder_state(dev);
677100ce 13809 verify_connector_state(dev, state, NULL);
c0ead703 13810 verify_disabled_dpll_state(dev);
e7c84544
ML
13811}
13812
80715b2f
VS
13813static void update_scanline_offset(struct intel_crtc *crtc)
13814{
4f8036a2 13815 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
80715b2f
VS
13816
13817 /*
13818 * The scanline counter increments at the leading edge of hsync.
13819 *
13820 * On most platforms it starts counting from vtotal-1 on the
13821 * first active line. That means the scanline counter value is
13822 * always one less than what we would expect. Ie. just after
13823 * start of vblank, which also occurs at start of hsync (on the
13824 * last active line), the scanline counter will read vblank_start-1.
13825 *
13826 * On gen2 the scanline counter starts counting from 1 instead
13827 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13828 * to keep the value positive), instead of adding one.
13829 *
13830 * On HSW+ the behaviour of the scanline counter depends on the output
13831 * type. For DP ports it behaves like most other platforms, but on HDMI
13832 * there's an extra 1 line difference. So we need to add two instead of
13833 * one to the value.
13834 */
4f8036a2 13835 if (IS_GEN2(dev_priv)) {
124abe07 13836 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
80715b2f
VS
13837 int vtotal;
13838
124abe07
VS
13839 vtotal = adjusted_mode->crtc_vtotal;
13840 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
80715b2f
VS
13841 vtotal /= 2;
13842
13843 crtc->scanline_offset = vtotal - 1;
4f8036a2 13844 } else if (HAS_DDI(dev_priv) &&
2d84d2b3 13845 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
13846 crtc->scanline_offset = 2;
13847 } else
13848 crtc->scanline_offset = 1;
13849}
13850
ad421372 13851static void intel_modeset_clear_plls(struct drm_atomic_state *state)
ed6739ef 13852{
225da59b 13853 struct drm_device *dev = state->dev;
ed6739ef 13854 struct drm_i915_private *dev_priv = to_i915(dev);
ad421372 13855 struct intel_shared_dpll_config *shared_dpll = NULL;
0a9ab303
ACO
13856 struct drm_crtc *crtc;
13857 struct drm_crtc_state *crtc_state;
0a9ab303 13858 int i;
ed6739ef
ACO
13859
13860 if (!dev_priv->display.crtc_compute_clock)
ad421372 13861 return;
ed6739ef 13862
0a9ab303 13863 for_each_crtc_in_state(state, crtc, crtc_state, i) {
fb1a38a9 13864 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8106ddbd
ACO
13865 struct intel_shared_dpll *old_dpll =
13866 to_intel_crtc_state(crtc->state)->shared_dpll;
0a9ab303 13867
fb1a38a9 13868 if (!needs_modeset(crtc_state))
225da59b
ACO
13869 continue;
13870
8106ddbd 13871 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
fb1a38a9 13872
8106ddbd 13873 if (!old_dpll)
fb1a38a9 13874 continue;
0a9ab303 13875
ad421372
ML
13876 if (!shared_dpll)
13877 shared_dpll = intel_atomic_get_shared_dpll_state(state);
ed6739ef 13878
8106ddbd 13879 intel_shared_dpll_config_put(shared_dpll, old_dpll, intel_crtc);
ad421372 13880 }
ed6739ef
ACO
13881}
13882
99d736a2
ML
13883/*
13884 * This implements the workaround described in the "notes" section of the mode
13885 * set sequence documentation. When going from no pipes or single pipe to
13886 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13887 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13888 */
13889static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13890{
13891 struct drm_crtc_state *crtc_state;
13892 struct intel_crtc *intel_crtc;
13893 struct drm_crtc *crtc;
13894 struct intel_crtc_state *first_crtc_state = NULL;
13895 struct intel_crtc_state *other_crtc_state = NULL;
13896 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13897 int i;
13898
13899 /* look at all crtc's that are going to be enabled in during modeset */
13900 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13901 intel_crtc = to_intel_crtc(crtc);
13902
13903 if (!crtc_state->active || !needs_modeset(crtc_state))
13904 continue;
13905
13906 if (first_crtc_state) {
13907 other_crtc_state = to_intel_crtc_state(crtc_state);
13908 break;
13909 } else {
13910 first_crtc_state = to_intel_crtc_state(crtc_state);
13911 first_pipe = intel_crtc->pipe;
13912 }
13913 }
13914
13915 /* No workaround needed? */
13916 if (!first_crtc_state)
13917 return 0;
13918
13919 /* w/a possibly needed, check how many crtc's are already enabled. */
13920 for_each_intel_crtc(state->dev, intel_crtc) {
13921 struct intel_crtc_state *pipe_config;
13922
13923 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13924 if (IS_ERR(pipe_config))
13925 return PTR_ERR(pipe_config);
13926
13927 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13928
13929 if (!pipe_config->base.active ||
13930 needs_modeset(&pipe_config->base))
13931 continue;
13932
13933 /* 2 or more enabled crtcs means no need for w/a */
13934 if (enabled_pipe != INVALID_PIPE)
13935 return 0;
13936
13937 enabled_pipe = intel_crtc->pipe;
13938 }
13939
13940 if (enabled_pipe != INVALID_PIPE)
13941 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13942 else if (other_crtc_state)
13943 other_crtc_state->hsw_workaround_pipe = first_pipe;
13944
13945 return 0;
13946}
13947
27c329ed
ML
13948static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13949{
13950 struct drm_crtc *crtc;
13951 struct drm_crtc_state *crtc_state;
13952 int ret = 0;
13953
13954 /* add all active pipes to the state */
13955 for_each_crtc(state->dev, crtc) {
13956 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13957 if (IS_ERR(crtc_state))
13958 return PTR_ERR(crtc_state);
13959
13960 if (!crtc_state->active || needs_modeset(crtc_state))
13961 continue;
13962
13963 crtc_state->mode_changed = true;
13964
13965 ret = drm_atomic_add_affected_connectors(state, crtc);
13966 if (ret)
13967 break;
13968
13969 ret = drm_atomic_add_affected_planes(state, crtc);
13970 if (ret)
13971 break;
13972 }
13973
13974 return ret;
13975}
13976
c347a676 13977static int intel_modeset_checks(struct drm_atomic_state *state)
054518dd 13978{
565602d7 13979 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fac5e23e 13980 struct drm_i915_private *dev_priv = to_i915(state->dev);
565602d7
ML
13981 struct drm_crtc *crtc;
13982 struct drm_crtc_state *crtc_state;
13983 int ret = 0, i;
054518dd 13984
b359283a
ML
13985 if (!check_digital_port_conflicts(state)) {
13986 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13987 return -EINVAL;
13988 }
13989
565602d7
ML
13990 intel_state->modeset = true;
13991 intel_state->active_crtcs = dev_priv->active_crtcs;
13992
13993 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13994 if (crtc_state->active)
13995 intel_state->active_crtcs |= 1 << i;
13996 else
13997 intel_state->active_crtcs &= ~(1 << i);
8b4a7d05
MR
13998
13999 if (crtc_state->active != crtc->state->active)
14000 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
565602d7
ML
14001 }
14002
054518dd
ACO
14003 /*
14004 * See if the config requires any additional preparation, e.g.
14005 * to adjust global state with pipes off. We need to do this
14006 * here so we can get the modeset_pipe updated config for the new
14007 * mode set on this crtc. For other crtcs we need to use the
14008 * adjusted_mode bits in the crtc directly.
14009 */
27c329ed 14010 if (dev_priv->display.modeset_calc_cdclk) {
c89e39f3 14011 if (!intel_state->cdclk_pll_vco)
63911d72 14012 intel_state->cdclk_pll_vco = dev_priv->cdclk_pll.vco;
b2045352
VS
14013 if (!intel_state->cdclk_pll_vco)
14014 intel_state->cdclk_pll_vco = dev_priv->skl_preferred_vco_freq;
c89e39f3 14015
27c329ed 14016 ret = dev_priv->display.modeset_calc_cdclk(state);
c89e39f3
CT
14017 if (ret < 0)
14018 return ret;
27c329ed 14019
c89e39f3 14020 if (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
63911d72 14021 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco)
27c329ed
ML
14022 ret = intel_modeset_all_pipes(state);
14023
14024 if (ret < 0)
054518dd 14025 return ret;
e8788cbc
ML
14026
14027 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
14028 intel_state->cdclk, intel_state->dev_cdclk);
27c329ed 14029 } else
1a617b77 14030 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
054518dd 14031
ad421372 14032 intel_modeset_clear_plls(state);
054518dd 14033
565602d7 14034 if (IS_HASWELL(dev_priv))
ad421372 14035 return haswell_mode_set_planes_workaround(state);
99d736a2 14036
ad421372 14037 return 0;
c347a676
ACO
14038}
14039
aa363136
MR
14040/*
14041 * Handle calculation of various watermark data at the end of the atomic check
14042 * phase. The code here should be run after the per-crtc and per-plane 'check'
14043 * handlers to ensure that all derived state has been updated.
14044 */
55994c2c 14045static int calc_watermark_data(struct drm_atomic_state *state)
aa363136
MR
14046{
14047 struct drm_device *dev = state->dev;
98d39494 14048 struct drm_i915_private *dev_priv = to_i915(dev);
98d39494
MR
14049
14050 /* Is there platform-specific watermark information to calculate? */
14051 if (dev_priv->display.compute_global_watermarks)
55994c2c
MR
14052 return dev_priv->display.compute_global_watermarks(state);
14053
14054 return 0;
aa363136
MR
14055}
14056
74c090b1
ML
14057/**
14058 * intel_atomic_check - validate state object
14059 * @dev: drm device
14060 * @state: state to validate
14061 */
14062static int intel_atomic_check(struct drm_device *dev,
14063 struct drm_atomic_state *state)
c347a676 14064{
dd8b3bdb 14065 struct drm_i915_private *dev_priv = to_i915(dev);
aa363136 14066 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
c347a676
ACO
14067 struct drm_crtc *crtc;
14068 struct drm_crtc_state *crtc_state;
14069 int ret, i;
61333b60 14070 bool any_ms = false;
c347a676 14071
74c090b1 14072 ret = drm_atomic_helper_check_modeset(dev, state);
054518dd
ACO
14073 if (ret)
14074 return ret;
14075
c347a676 14076 for_each_crtc_in_state(state, crtc, crtc_state, i) {
cfb23ed6
ML
14077 struct intel_crtc_state *pipe_config =
14078 to_intel_crtc_state(crtc_state);
1ed51de9
DV
14079
14080 /* Catch I915_MODE_FLAG_INHERITED */
14081 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
14082 crtc_state->mode_changed = true;
cfb23ed6 14083
af4a879e 14084 if (!needs_modeset(crtc_state))
c347a676
ACO
14085 continue;
14086
af4a879e
DV
14087 if (!crtc_state->enable) {
14088 any_ms = true;
cfb23ed6 14089 continue;
af4a879e 14090 }
cfb23ed6 14091
26495481
DV
14092 /* FIXME: For only active_changed we shouldn't need to do any
14093 * state recomputation at all. */
14094
1ed51de9
DV
14095 ret = drm_atomic_add_affected_connectors(state, crtc);
14096 if (ret)
14097 return ret;
b359283a 14098
cfb23ed6 14099 ret = intel_modeset_pipe_config(crtc, pipe_config);
25aa1c39
ML
14100 if (ret) {
14101 intel_dump_pipe_config(to_intel_crtc(crtc),
14102 pipe_config, "[failed]");
c347a676 14103 return ret;
25aa1c39 14104 }
c347a676 14105
73831236 14106 if (i915.fastboot &&
dd8b3bdb 14107 intel_pipe_config_compare(dev,
cfb23ed6 14108 to_intel_crtc_state(crtc->state),
1ed51de9 14109 pipe_config, true)) {
26495481 14110 crtc_state->mode_changed = false;
bfd16b2a 14111 to_intel_crtc_state(crtc_state)->update_pipe = true;
26495481
DV
14112 }
14113
af4a879e 14114 if (needs_modeset(crtc_state))
26495481 14115 any_ms = true;
cfb23ed6 14116
af4a879e
DV
14117 ret = drm_atomic_add_affected_planes(state, crtc);
14118 if (ret)
14119 return ret;
61333b60 14120
26495481
DV
14121 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
14122 needs_modeset(crtc_state) ?
14123 "[modeset]" : "[fastset]");
c347a676
ACO
14124 }
14125
61333b60
ML
14126 if (any_ms) {
14127 ret = intel_modeset_checks(state);
14128
14129 if (ret)
14130 return ret;
27c329ed 14131 } else
dd8b3bdb 14132 intel_state->cdclk = dev_priv->cdclk_freq;
76305b1a 14133
dd8b3bdb 14134 ret = drm_atomic_helper_check_planes(dev, state);
aa363136
MR
14135 if (ret)
14136 return ret;
14137
f51be2e0 14138 intel_fbc_choose_crtc(dev_priv, state);
55994c2c 14139 return calc_watermark_data(state);
054518dd
ACO
14140}
14141
5008e874 14142static int intel_atomic_prepare_commit(struct drm_device *dev,
d07f0e59 14143 struct drm_atomic_state *state)
5008e874 14144{
fac5e23e 14145 struct drm_i915_private *dev_priv = to_i915(dev);
5008e874
ML
14146 struct drm_crtc_state *crtc_state;
14147 struct drm_crtc *crtc;
14148 int i, ret;
14149
5a21b665
DV
14150 for_each_crtc_in_state(state, crtc, crtc_state, i) {
14151 if (state->legacy_cursor_update)
a6747b73
ML
14152 continue;
14153
5a21b665
DV
14154 ret = intel_crtc_wait_for_pending_flips(crtc);
14155 if (ret)
14156 return ret;
5008e874 14157
5a21b665
DV
14158 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
14159 flush_workqueue(dev_priv->wq);
d55dbd06
ML
14160 }
14161
f935675f
ML
14162 ret = mutex_lock_interruptible(&dev->struct_mutex);
14163 if (ret)
14164 return ret;
14165
5008e874 14166 ret = drm_atomic_helper_prepare_planes(dev, state);
f7e5838b 14167 mutex_unlock(&dev->struct_mutex);
7580d774 14168
5008e874
ML
14169 return ret;
14170}
14171
a2991414
ML
14172u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
14173{
14174 struct drm_device *dev = crtc->base.dev;
14175
14176 if (!dev->max_vblank_count)
14177 return drm_accurate_vblank_count(&crtc->base);
14178
14179 return dev->driver->get_vblank_counter(dev, crtc->pipe);
14180}
14181
5a21b665
DV
14182static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
14183 struct drm_i915_private *dev_priv,
14184 unsigned crtc_mask)
e8861675 14185{
5a21b665
DV
14186 unsigned last_vblank_count[I915_MAX_PIPES];
14187 enum pipe pipe;
14188 int ret;
e8861675 14189
5a21b665
DV
14190 if (!crtc_mask)
14191 return;
e8861675 14192
5a21b665 14193 for_each_pipe(dev_priv, pipe) {
98187836
VS
14194 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
14195 pipe);
e8861675 14196
5a21b665 14197 if (!((1 << pipe) & crtc_mask))
e8861675
ML
14198 continue;
14199
e2af48c6 14200 ret = drm_crtc_vblank_get(&crtc->base);
5a21b665
DV
14201 if (WARN_ON(ret != 0)) {
14202 crtc_mask &= ~(1 << pipe);
14203 continue;
e8861675
ML
14204 }
14205
e2af48c6 14206 last_vblank_count[pipe] = drm_crtc_vblank_count(&crtc->base);
e8861675
ML
14207 }
14208
5a21b665 14209 for_each_pipe(dev_priv, pipe) {
98187836
VS
14210 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
14211 pipe);
5a21b665 14212 long lret;
e8861675 14213
5a21b665
DV
14214 if (!((1 << pipe) & crtc_mask))
14215 continue;
d55dbd06 14216
5a21b665
DV
14217 lret = wait_event_timeout(dev->vblank[pipe].queue,
14218 last_vblank_count[pipe] !=
e2af48c6 14219 drm_crtc_vblank_count(&crtc->base),
5a21b665 14220 msecs_to_jiffies(50));
d55dbd06 14221
5a21b665 14222 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
d55dbd06 14223
e2af48c6 14224 drm_crtc_vblank_put(&crtc->base);
d55dbd06
ML
14225 }
14226}
14227
5a21b665 14228static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
a6747b73 14229{
5a21b665
DV
14230 /* fb updated, need to unpin old fb */
14231 if (crtc_state->fb_changed)
14232 return true;
a6747b73 14233
5a21b665
DV
14234 /* wm changes, need vblank before final wm's */
14235 if (crtc_state->update_wm_post)
14236 return true;
a6747b73 14237
5a21b665
DV
14238 /*
14239 * cxsr is re-enabled after vblank.
14240 * This is already handled by crtc_state->update_wm_post,
14241 * but added for clarity.
14242 */
14243 if (crtc_state->disable_cxsr)
14244 return true;
a6747b73 14245
5a21b665 14246 return false;
e8861675
ML
14247}
14248
896e5bb0
L
14249static void intel_update_crtc(struct drm_crtc *crtc,
14250 struct drm_atomic_state *state,
14251 struct drm_crtc_state *old_crtc_state,
14252 unsigned int *crtc_vblank_mask)
14253{
14254 struct drm_device *dev = crtc->dev;
14255 struct drm_i915_private *dev_priv = to_i915(dev);
14256 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14257 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc->state);
14258 bool modeset = needs_modeset(crtc->state);
14259
14260 if (modeset) {
14261 update_scanline_offset(intel_crtc);
14262 dev_priv->display.crtc_enable(pipe_config, state);
14263 } else {
14264 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
14265 }
14266
14267 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
14268 intel_fbc_enable(
14269 intel_crtc, pipe_config,
14270 to_intel_plane_state(crtc->primary->state));
14271 }
14272
14273 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
14274
14275 if (needs_vblank_wait(pipe_config))
14276 *crtc_vblank_mask |= drm_crtc_mask(crtc);
14277}
14278
14279static void intel_update_crtcs(struct drm_atomic_state *state,
14280 unsigned int *crtc_vblank_mask)
14281{
14282 struct drm_crtc *crtc;
14283 struct drm_crtc_state *old_crtc_state;
14284 int i;
14285
14286 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14287 if (!crtc->state->active)
14288 continue;
14289
14290 intel_update_crtc(crtc, state, old_crtc_state,
14291 crtc_vblank_mask);
14292 }
14293}
14294
27082493
L
14295static void skl_update_crtcs(struct drm_atomic_state *state,
14296 unsigned int *crtc_vblank_mask)
14297{
0f0f74bc 14298 struct drm_i915_private *dev_priv = to_i915(state->dev);
27082493
L
14299 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14300 struct drm_crtc *crtc;
ce0ba283 14301 struct intel_crtc *intel_crtc;
27082493 14302 struct drm_crtc_state *old_crtc_state;
ce0ba283 14303 struct intel_crtc_state *cstate;
27082493
L
14304 unsigned int updated = 0;
14305 bool progress;
14306 enum pipe pipe;
14307
14308 /*
14309 * Whenever the number of active pipes changes, we need to make sure we
14310 * update the pipes in the right order so that their ddb allocations
14311 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
14312 * cause pipe underruns and other bad stuff.
14313 */
14314 do {
14315 int i;
14316 progress = false;
14317
14318 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14319 bool vbl_wait = false;
14320 unsigned int cmask = drm_crtc_mask(crtc);
ce0ba283
L
14321
14322 intel_crtc = to_intel_crtc(crtc);
14323 cstate = to_intel_crtc_state(crtc->state);
14324 pipe = intel_crtc->pipe;
27082493
L
14325
14326 if (updated & cmask || !crtc->state->active)
14327 continue;
ce0ba283 14328 if (skl_ddb_allocation_overlaps(state, intel_crtc))
27082493
L
14329 continue;
14330
14331 updated |= cmask;
14332
14333 /*
14334 * If this is an already active pipe, it's DDB changed,
14335 * and this isn't the last pipe that needs updating
14336 * then we need to wait for a vblank to pass for the
14337 * new ddb allocation to take effect.
14338 */
ce0ba283 14339 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
512b5527 14340 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
27082493
L
14341 !crtc->state->active_changed &&
14342 intel_state->wm_results.dirty_pipes != updated)
14343 vbl_wait = true;
14344
14345 intel_update_crtc(crtc, state, old_crtc_state,
14346 crtc_vblank_mask);
14347
14348 if (vbl_wait)
0f0f74bc 14349 intel_wait_for_vblank(dev_priv, pipe);
27082493
L
14350
14351 progress = true;
14352 }
14353 } while (progress);
14354}
14355
94f05024 14356static void intel_atomic_commit_tail(struct drm_atomic_state *state)
a6778b3c 14357{
94f05024 14358 struct drm_device *dev = state->dev;
565602d7 14359 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fac5e23e 14360 struct drm_i915_private *dev_priv = to_i915(dev);
29ceb0e6 14361 struct drm_crtc_state *old_crtc_state;
7580d774 14362 struct drm_crtc *crtc;
5a21b665 14363 struct intel_crtc_state *intel_cstate;
5a21b665
DV
14364 bool hw_check = intel_state->modeset;
14365 unsigned long put_domains[I915_MAX_PIPES] = {};
14366 unsigned crtc_vblank_mask = 0;
e95433c7 14367 int i;
a6778b3c 14368
ea0000f0
DV
14369 drm_atomic_helper_wait_for_dependencies(state);
14370
c3b32658 14371 if (intel_state->modeset)
5a21b665 14372 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
565602d7 14373
29ceb0e6 14374 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
a539205a
ML
14375 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14376
5a21b665
DV
14377 if (needs_modeset(crtc->state) ||
14378 to_intel_crtc_state(crtc->state)->update_pipe) {
14379 hw_check = true;
14380
14381 put_domains[to_intel_crtc(crtc)->pipe] =
14382 modeset_get_crtc_power_domains(crtc,
14383 to_intel_crtc_state(crtc->state));
14384 }
14385
61333b60
ML
14386 if (!needs_modeset(crtc->state))
14387 continue;
14388
29ceb0e6 14389 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
460da916 14390
29ceb0e6
VS
14391 if (old_crtc_state->active) {
14392 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
4a806558 14393 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
eddfcbcd 14394 intel_crtc->active = false;
58f9c0bc 14395 intel_fbc_disable(intel_crtc);
eddfcbcd 14396 intel_disable_shared_dpll(intel_crtc);
9bbc8258
VS
14397
14398 /*
14399 * Underruns don't always raise
14400 * interrupts, so check manually.
14401 */
14402 intel_check_cpu_fifo_underruns(dev_priv);
14403 intel_check_pch_fifo_underruns(dev_priv);
b9001114 14404
e62929b3
ML
14405 if (!crtc->state->active) {
14406 /*
14407 * Make sure we don't call initial_watermarks
14408 * for ILK-style watermark updates.
14409 */
14410 if (dev_priv->display.atomic_update_watermarks)
14411 dev_priv->display.initial_watermarks(intel_state,
14412 to_intel_crtc_state(crtc->state));
14413 else
14414 intel_update_watermarks(intel_crtc);
14415 }
a539205a 14416 }
b8cecdf5 14417 }
7758a113 14418
ea9d758d
DV
14419 /* Only after disabling all output pipelines that will be changed can we
14420 * update the the output configuration. */
4740b0f2 14421 intel_modeset_update_crtc_state(state);
f6e5b160 14422
565602d7 14423 if (intel_state->modeset) {
4740b0f2 14424 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
33c8df89
ML
14425
14426 if (dev_priv->display.modeset_commit_cdclk &&
c89e39f3 14427 (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
63911d72 14428 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco))
33c8df89 14429 dev_priv->display.modeset_commit_cdclk(state);
f6d1973d 14430
656d1b89
L
14431 /*
14432 * SKL workaround: bspec recommends we disable the SAGV when we
14433 * have more then one pipe enabled
14434 */
56feca91 14435 if (!intel_can_enable_sagv(state))
16dcdc4e 14436 intel_disable_sagv(dev_priv);
656d1b89 14437
677100ce 14438 intel_modeset_verify_disabled(dev, state);
4740b0f2 14439 }
47fab737 14440
896e5bb0 14441 /* Complete the events for pipes that have now been disabled */
29ceb0e6 14442 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
f6ac4b2a 14443 bool modeset = needs_modeset(crtc->state);
80715b2f 14444
1f7528c4
DV
14445 /* Complete events for now disable pipes here. */
14446 if (modeset && !crtc->state->active && crtc->state->event) {
14447 spin_lock_irq(&dev->event_lock);
14448 drm_crtc_send_vblank_event(crtc, crtc->state->event);
14449 spin_unlock_irq(&dev->event_lock);
14450
14451 crtc->state->event = NULL;
14452 }
177246a8
MR
14453 }
14454
896e5bb0
L
14455 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
14456 dev_priv->display.update_crtcs(state, &crtc_vblank_mask);
14457
94f05024
DV
14458 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
14459 * already, but still need the state for the delayed optimization. To
14460 * fix this:
14461 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
14462 * - schedule that vblank worker _before_ calling hw_done
14463 * - at the start of commit_tail, cancel it _synchrously
14464 * - switch over to the vblank wait helper in the core after that since
14465 * we don't need out special handling any more.
14466 */
5a21b665
DV
14467 if (!state->legacy_cursor_update)
14468 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
14469
14470 /*
14471 * Now that the vblank has passed, we can go ahead and program the
14472 * optimal watermarks on platforms that need two-step watermark
14473 * programming.
14474 *
14475 * TODO: Move this (and other cleanup) to an async worker eventually.
14476 */
14477 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14478 intel_cstate = to_intel_crtc_state(crtc->state);
14479
14480 if (dev_priv->display.optimize_watermarks)
ccf010fb
ML
14481 dev_priv->display.optimize_watermarks(intel_state,
14482 intel_cstate);
5a21b665
DV
14483 }
14484
14485 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14486 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
14487
14488 if (put_domains[i])
14489 modeset_put_power_domains(dev_priv, put_domains[i]);
14490
677100ce 14491 intel_modeset_verify_crtc(crtc, state, old_crtc_state, crtc->state);
5a21b665
DV
14492 }
14493
56feca91 14494 if (intel_state->modeset && intel_can_enable_sagv(state))
16dcdc4e 14495 intel_enable_sagv(dev_priv);
656d1b89 14496
94f05024
DV
14497 drm_atomic_helper_commit_hw_done(state);
14498
5a21b665
DV
14499 if (intel_state->modeset)
14500 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
14501
14502 mutex_lock(&dev->struct_mutex);
14503 drm_atomic_helper_cleanup_planes(dev, state);
14504 mutex_unlock(&dev->struct_mutex);
14505
ea0000f0
DV
14506 drm_atomic_helper_commit_cleanup_done(state);
14507
0853695c 14508 drm_atomic_state_put(state);
f30da187 14509
75714940
MK
14510 /* As one of the primary mmio accessors, KMS has a high likelihood
14511 * of triggering bugs in unclaimed access. After we finish
14512 * modesetting, see if an error has been flagged, and if so
14513 * enable debugging for the next modeset - and hope we catch
14514 * the culprit.
14515 *
14516 * XXX note that we assume display power is on at this point.
14517 * This might hold true now but we need to add pm helper to check
14518 * unclaimed only when the hardware is on, as atomic commits
14519 * can happen also when the device is completely off.
14520 */
14521 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
94f05024
DV
14522}
14523
14524static void intel_atomic_commit_work(struct work_struct *work)
14525{
c004a90b
CW
14526 struct drm_atomic_state *state =
14527 container_of(work, struct drm_atomic_state, commit_work);
14528
94f05024
DV
14529 intel_atomic_commit_tail(state);
14530}
14531
c004a90b
CW
14532static int __i915_sw_fence_call
14533intel_atomic_commit_ready(struct i915_sw_fence *fence,
14534 enum i915_sw_fence_notify notify)
14535{
14536 struct intel_atomic_state *state =
14537 container_of(fence, struct intel_atomic_state, commit_ready);
14538
14539 switch (notify) {
14540 case FENCE_COMPLETE:
14541 if (state->base.commit_work.func)
14542 queue_work(system_unbound_wq, &state->base.commit_work);
14543 break;
14544
14545 case FENCE_FREE:
14546 drm_atomic_state_put(&state->base);
14547 break;
14548 }
14549
14550 return NOTIFY_DONE;
14551}
14552
6c9c1b38
DV
14553static void intel_atomic_track_fbs(struct drm_atomic_state *state)
14554{
14555 struct drm_plane_state *old_plane_state;
14556 struct drm_plane *plane;
6c9c1b38
DV
14557 int i;
14558
faf5bf0a
CW
14559 for_each_plane_in_state(state, plane, old_plane_state, i)
14560 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
14561 intel_fb_obj(plane->state->fb),
14562 to_intel_plane(plane)->frontbuffer_bit);
6c9c1b38
DV
14563}
14564
94f05024
DV
14565/**
14566 * intel_atomic_commit - commit validated state object
14567 * @dev: DRM device
14568 * @state: the top-level driver state object
14569 * @nonblock: nonblocking commit
14570 *
14571 * This function commits a top-level state object that has been validated
14572 * with drm_atomic_helper_check().
14573 *
14574 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
14575 * nonblocking commits are only safe for pure plane updates. Everything else
14576 * should work though.
14577 *
14578 * RETURNS
14579 * Zero for success or -errno.
14580 */
14581static int intel_atomic_commit(struct drm_device *dev,
14582 struct drm_atomic_state *state,
14583 bool nonblock)
14584{
14585 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fac5e23e 14586 struct drm_i915_private *dev_priv = to_i915(dev);
94f05024
DV
14587 int ret = 0;
14588
14589 if (intel_state->modeset && nonblock) {
14590 DRM_DEBUG_KMS("nonblocking commit for modeset not yet implemented.\n");
14591 return -EINVAL;
14592 }
14593
14594 ret = drm_atomic_helper_setup_commit(state, nonblock);
14595 if (ret)
14596 return ret;
14597
c004a90b
CW
14598 drm_atomic_state_get(state);
14599 i915_sw_fence_init(&intel_state->commit_ready,
14600 intel_atomic_commit_ready);
94f05024 14601
d07f0e59 14602 ret = intel_atomic_prepare_commit(dev, state);
94f05024
DV
14603 if (ret) {
14604 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
c004a90b 14605 i915_sw_fence_commit(&intel_state->commit_ready);
94f05024
DV
14606 return ret;
14607 }
14608
14609 drm_atomic_helper_swap_state(state, true);
14610 dev_priv->wm.distrust_bios_wm = false;
94f05024 14611 intel_shared_dpll_commit(state);
6c9c1b38 14612 intel_atomic_track_fbs(state);
94f05024 14613
c3b32658
ML
14614 if (intel_state->modeset) {
14615 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
14616 sizeof(intel_state->min_pixclk));
14617 dev_priv->active_crtcs = intel_state->active_crtcs;
14618 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
14619 }
14620
0853695c 14621 drm_atomic_state_get(state);
c004a90b
CW
14622 INIT_WORK(&state->commit_work,
14623 nonblock ? intel_atomic_commit_work : NULL);
14624
14625 i915_sw_fence_commit(&intel_state->commit_ready);
14626 if (!nonblock) {
14627 i915_sw_fence_wait(&intel_state->commit_ready);
94f05024 14628 intel_atomic_commit_tail(state);
c004a90b 14629 }
75714940 14630
74c090b1 14631 return 0;
7f27126e
JB
14632}
14633
c0c36b94
CW
14634void intel_crtc_restore_mode(struct drm_crtc *crtc)
14635{
83a57153
ACO
14636 struct drm_device *dev = crtc->dev;
14637 struct drm_atomic_state *state;
e694eb02 14638 struct drm_crtc_state *crtc_state;
2bfb4627 14639 int ret;
83a57153
ACO
14640
14641 state = drm_atomic_state_alloc(dev);
14642 if (!state) {
78108b7c
VS
14643 DRM_DEBUG_KMS("[CRTC:%d:%s] crtc restore failed, out of memory",
14644 crtc->base.id, crtc->name);
83a57153
ACO
14645 return;
14646 }
14647
e694eb02 14648 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
83a57153 14649
e694eb02
ML
14650retry:
14651 crtc_state = drm_atomic_get_crtc_state(state, crtc);
14652 ret = PTR_ERR_OR_ZERO(crtc_state);
14653 if (!ret) {
14654 if (!crtc_state->active)
14655 goto out;
83a57153 14656
e694eb02 14657 crtc_state->mode_changed = true;
74c090b1 14658 ret = drm_atomic_commit(state);
83a57153
ACO
14659 }
14660
e694eb02
ML
14661 if (ret == -EDEADLK) {
14662 drm_atomic_state_clear(state);
14663 drm_modeset_backoff(state->acquire_ctx);
14664 goto retry;
4ed9fb37 14665 }
4be07317 14666
e694eb02 14667out:
0853695c 14668 drm_atomic_state_put(state);
c0c36b94
CW
14669}
14670
a8784875
BP
14671/*
14672 * FIXME: Remove this once i915 is fully DRIVER_ATOMIC by calling
14673 * drm_atomic_helper_legacy_gamma_set() directly.
14674 */
14675static int intel_atomic_legacy_gamma_set(struct drm_crtc *crtc,
14676 u16 *red, u16 *green, u16 *blue,
14677 uint32_t size)
14678{
14679 struct drm_device *dev = crtc->dev;
14680 struct drm_mode_config *config = &dev->mode_config;
14681 struct drm_crtc_state *state;
14682 int ret;
14683
14684 ret = drm_atomic_helper_legacy_gamma_set(crtc, red, green, blue, size);
14685 if (ret)
14686 return ret;
14687
14688 /*
14689 * Make sure we update the legacy properties so this works when
14690 * atomic is not enabled.
14691 */
14692
14693 state = crtc->state;
14694
14695 drm_object_property_set_value(&crtc->base,
14696 config->degamma_lut_property,
14697 (state->degamma_lut) ?
14698 state->degamma_lut->base.id : 0);
14699
14700 drm_object_property_set_value(&crtc->base,
14701 config->ctm_property,
14702 (state->ctm) ?
14703 state->ctm->base.id : 0);
14704
14705 drm_object_property_set_value(&crtc->base,
14706 config->gamma_lut_property,
14707 (state->gamma_lut) ?
14708 state->gamma_lut->base.id : 0);
14709
14710 return 0;
14711}
14712
f6e5b160 14713static const struct drm_crtc_funcs intel_crtc_funcs = {
a8784875 14714 .gamma_set = intel_atomic_legacy_gamma_set,
74c090b1 14715 .set_config = drm_atomic_helper_set_config,
82cf435b 14716 .set_property = drm_atomic_helper_crtc_set_property,
f6e5b160 14717 .destroy = intel_crtc_destroy,
527b6abe 14718 .page_flip = intel_crtc_page_flip,
1356837e
MR
14719 .atomic_duplicate_state = intel_crtc_duplicate_state,
14720 .atomic_destroy_state = intel_crtc_destroy_state,
f6e5b160
CW
14721};
14722
6beb8c23
MR
14723/**
14724 * intel_prepare_plane_fb - Prepare fb for usage on plane
14725 * @plane: drm plane to prepare for
14726 * @fb: framebuffer to prepare for presentation
14727 *
14728 * Prepares a framebuffer for usage on a display plane. Generally this
14729 * involves pinning the underlying object and updating the frontbuffer tracking
14730 * bits. Some older platforms need special physical address handling for
14731 * cursor planes.
14732 *
f935675f
ML
14733 * Must be called with struct_mutex held.
14734 *
6beb8c23
MR
14735 * Returns 0 on success, negative error code on failure.
14736 */
14737int
14738intel_prepare_plane_fb(struct drm_plane *plane,
1832040d 14739 struct drm_plane_state *new_state)
465c120c 14740{
c004a90b
CW
14741 struct intel_atomic_state *intel_state =
14742 to_intel_atomic_state(new_state->state);
b7f05d4a 14743 struct drm_i915_private *dev_priv = to_i915(plane->dev);
844f9111 14744 struct drm_framebuffer *fb = new_state->fb;
6beb8c23 14745 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
1ee49399 14746 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
c004a90b 14747 int ret;
465c120c 14748
1ee49399 14749 if (!obj && !old_obj)
465c120c
MR
14750 return 0;
14751
5008e874
ML
14752 if (old_obj) {
14753 struct drm_crtc_state *crtc_state =
c004a90b
CW
14754 drm_atomic_get_existing_crtc_state(new_state->state,
14755 plane->state->crtc);
5008e874
ML
14756
14757 /* Big Hammer, we also need to ensure that any pending
14758 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
14759 * current scanout is retired before unpinning the old
14760 * framebuffer. Note that we rely on userspace rendering
14761 * into the buffer attached to the pipe they are waiting
14762 * on. If not, userspace generates a GPU hang with IPEHR
14763 * point to the MI_WAIT_FOR_EVENT.
14764 *
14765 * This should only fail upon a hung GPU, in which case we
14766 * can safely continue.
14767 */
c004a90b
CW
14768 if (needs_modeset(crtc_state)) {
14769 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
14770 old_obj->resv, NULL,
14771 false, 0,
14772 GFP_KERNEL);
14773 if (ret < 0)
14774 return ret;
f4457ae7 14775 }
5008e874
ML
14776 }
14777
c004a90b
CW
14778 if (new_state->fence) { /* explicit fencing */
14779 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
14780 new_state->fence,
14781 I915_FENCE_TIMEOUT,
14782 GFP_KERNEL);
14783 if (ret < 0)
14784 return ret;
14785 }
14786
c37efb99
CW
14787 if (!obj)
14788 return 0;
14789
c004a90b
CW
14790 if (!new_state->fence) { /* implicit fencing */
14791 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
14792 obj->resv, NULL,
14793 false, I915_FENCE_TIMEOUT,
14794 GFP_KERNEL);
14795 if (ret < 0)
14796 return ret;
6b5e90f5
CW
14797
14798 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
c004a90b 14799 }
5a21b665 14800
c37efb99 14801 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
b7f05d4a 14802 INTEL_INFO(dev_priv)->cursor_needs_physical) {
50a0bc90 14803 int align = IS_I830(dev_priv) ? 16 * 1024 : 256;
6beb8c23 14804 ret = i915_gem_object_attach_phys(obj, align);
d07f0e59 14805 if (ret) {
6beb8c23 14806 DRM_DEBUG_KMS("failed to attach phys object\n");
d07f0e59
CW
14807 return ret;
14808 }
6beb8c23 14809 } else {
058d88c4
CW
14810 struct i915_vma *vma;
14811
14812 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
d07f0e59
CW
14813 if (IS_ERR(vma)) {
14814 DRM_DEBUG_KMS("failed to pin object\n");
14815 return PTR_ERR(vma);
14816 }
7580d774 14817 }
fdd508a6 14818
d07f0e59 14819 return 0;
6beb8c23
MR
14820}
14821
38f3ce3a
MR
14822/**
14823 * intel_cleanup_plane_fb - Cleans up an fb after plane use
14824 * @plane: drm plane to clean up for
14825 * @fb: old framebuffer that was on plane
14826 *
14827 * Cleans up a framebuffer that has just been removed from a plane.
f935675f
ML
14828 *
14829 * Must be called with struct_mutex held.
38f3ce3a
MR
14830 */
14831void
14832intel_cleanup_plane_fb(struct drm_plane *plane,
1832040d 14833 struct drm_plane_state *old_state)
38f3ce3a 14834{
b7f05d4a 14835 struct drm_i915_private *dev_priv = to_i915(plane->dev);
7580d774 14836 struct intel_plane_state *old_intel_state;
1ee49399
ML
14837 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
14838 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
38f3ce3a 14839
7580d774
ML
14840 old_intel_state = to_intel_plane_state(old_state);
14841
1ee49399 14842 if (!obj && !old_obj)
38f3ce3a
MR
14843 return;
14844
1ee49399 14845 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
b7f05d4a 14846 !INTEL_INFO(dev_priv)->cursor_needs_physical))
3465c580 14847 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
465c120c
MR
14848}
14849
6156a456
CK
14850int
14851skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
14852{
14853 int max_scale;
6156a456
CK
14854 int crtc_clock, cdclk;
14855
bf8a0af0 14856 if (!intel_crtc || !crtc_state->base.enable)
6156a456
CK
14857 return DRM_PLANE_HELPER_NO_SCALING;
14858
6156a456 14859 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
27c329ed 14860 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
6156a456 14861
54bf1ce6 14862 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
6156a456
CK
14863 return DRM_PLANE_HELPER_NO_SCALING;
14864
14865 /*
14866 * skl max scale is lower of:
14867 * close to 3 but not 3, -1 is for that purpose
14868 * or
14869 * cdclk/crtc_clock
14870 */
14871 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
14872
14873 return max_scale;
14874}
14875
465c120c 14876static int
3c692a41 14877intel_check_primary_plane(struct drm_plane *plane,
061e4b8d 14878 struct intel_crtc_state *crtc_state,
3c692a41
GP
14879 struct intel_plane_state *state)
14880{
b63a16f6 14881 struct drm_i915_private *dev_priv = to_i915(plane->dev);
2b875c22 14882 struct drm_crtc *crtc = state->base.crtc;
6156a456 14883 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
061e4b8d
ML
14884 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
14885 bool can_position = false;
b63a16f6 14886 int ret;
465c120c 14887
b63a16f6 14888 if (INTEL_GEN(dev_priv) >= 9) {
693bdc28
VS
14889 /* use scaler when colorkey is not required */
14890 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
14891 min_scale = 1;
14892 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
14893 }
d8106366 14894 can_position = true;
6156a456 14895 }
d8106366 14896
cc926387
DV
14897 ret = drm_plane_helper_check_state(&state->base,
14898 &state->clip,
14899 min_scale, max_scale,
14900 can_position, true);
b63a16f6
VS
14901 if (ret)
14902 return ret;
14903
cc926387 14904 if (!state->base.fb)
b63a16f6
VS
14905 return 0;
14906
14907 if (INTEL_GEN(dev_priv) >= 9) {
14908 ret = skl_check_plane_surface(state);
14909 if (ret)
14910 return ret;
14911 }
14912
14913 return 0;
14af293f
GP
14914}
14915
5a21b665
DV
14916static void intel_begin_crtc_commit(struct drm_crtc *crtc,
14917 struct drm_crtc_state *old_crtc_state)
14918{
14919 struct drm_device *dev = crtc->dev;
62e0fb88 14920 struct drm_i915_private *dev_priv = to_i915(dev);
5a21b665 14921 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b707aa50
L
14922 struct intel_crtc_state *intel_cstate =
14923 to_intel_crtc_state(crtc->state);
ccf010fb 14924 struct intel_crtc_state *old_intel_cstate =
5a21b665 14925 to_intel_crtc_state(old_crtc_state);
ccf010fb
ML
14926 struct intel_atomic_state *old_intel_state =
14927 to_intel_atomic_state(old_crtc_state->state);
5a21b665
DV
14928 bool modeset = needs_modeset(crtc->state);
14929
14930 /* Perform vblank evasion around commit operation */
14931 intel_pipe_update_start(intel_crtc);
14932
14933 if (modeset)
e62929b3 14934 goto out;
5a21b665
DV
14935
14936 if (crtc->state->color_mgmt_changed || to_intel_crtc_state(crtc->state)->update_pipe) {
14937 intel_color_set_csc(crtc->state);
14938 intel_color_load_luts(crtc->state);
14939 }
14940
ccf010fb
ML
14941 if (intel_cstate->update_pipe)
14942 intel_update_pipe_config(intel_crtc, old_intel_cstate);
14943 else if (INTEL_GEN(dev_priv) >= 9)
5a21b665 14944 skl_detach_scalers(intel_crtc);
62e0fb88 14945
e62929b3 14946out:
ccf010fb
ML
14947 if (dev_priv->display.atomic_update_watermarks)
14948 dev_priv->display.atomic_update_watermarks(old_intel_state,
14949 intel_cstate);
5a21b665
DV
14950}
14951
14952static void intel_finish_crtc_commit(struct drm_crtc *crtc,
14953 struct drm_crtc_state *old_crtc_state)
14954{
14955 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14956
14957 intel_pipe_update_end(intel_crtc, NULL);
14958}
14959
cf4c7c12 14960/**
4a3b8769
MR
14961 * intel_plane_destroy - destroy a plane
14962 * @plane: plane to destroy
cf4c7c12 14963 *
4a3b8769
MR
14964 * Common destruction function for all types of planes (primary, cursor,
14965 * sprite).
cf4c7c12 14966 */
4a3b8769 14967void intel_plane_destroy(struct drm_plane *plane)
465c120c 14968{
465c120c 14969 drm_plane_cleanup(plane);
69ae561f 14970 kfree(to_intel_plane(plane));
465c120c
MR
14971}
14972
65a3fea0 14973const struct drm_plane_funcs intel_plane_funcs = {
70a101f8
MR
14974 .update_plane = drm_atomic_helper_update_plane,
14975 .disable_plane = drm_atomic_helper_disable_plane,
3d7d6510 14976 .destroy = intel_plane_destroy,
c196e1d6 14977 .set_property = drm_atomic_helper_plane_set_property,
a98b3431
MR
14978 .atomic_get_property = intel_plane_atomic_get_property,
14979 .atomic_set_property = intel_plane_atomic_set_property,
ea2c67bb
MR
14980 .atomic_duplicate_state = intel_plane_duplicate_state,
14981 .atomic_destroy_state = intel_plane_destroy_state,
465c120c
MR
14982};
14983
b079bd17 14984static struct intel_plane *
580503c7 14985intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
465c120c 14986{
fca0ce2a
VS
14987 struct intel_plane *primary = NULL;
14988 struct intel_plane_state *state = NULL;
465c120c 14989 const uint32_t *intel_primary_formats;
93ca7e00 14990 unsigned int supported_rotations;
45e3743a 14991 unsigned int num_formats;
fca0ce2a 14992 int ret;
465c120c
MR
14993
14994 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
b079bd17
VS
14995 if (!primary) {
14996 ret = -ENOMEM;
fca0ce2a 14997 goto fail;
b079bd17 14998 }
465c120c 14999
8e7d688b 15000 state = intel_create_plane_state(&primary->base);
b079bd17
VS
15001 if (!state) {
15002 ret = -ENOMEM;
fca0ce2a 15003 goto fail;
b079bd17
VS
15004 }
15005
8e7d688b 15006 primary->base.state = &state->base;
ea2c67bb 15007
465c120c
MR
15008 primary->can_scale = false;
15009 primary->max_downscale = 1;
580503c7 15010 if (INTEL_GEN(dev_priv) >= 9) {
6156a456 15011 primary->can_scale = true;
af99ceda 15012 state->scaler_id = -1;
6156a456 15013 }
465c120c 15014 primary->pipe = pipe;
e3c566df
VS
15015 /*
15016 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
15017 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
15018 */
15019 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
15020 primary->plane = (enum plane) !pipe;
15021 else
15022 primary->plane = (enum plane) pipe;
a9ff8714 15023 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
c59cb179 15024 primary->check_plane = intel_check_primary_plane;
465c120c 15025
580503c7 15026 if (INTEL_GEN(dev_priv) >= 9) {
6c0fd451
DL
15027 intel_primary_formats = skl_primary_formats;
15028 num_formats = ARRAY_SIZE(skl_primary_formats);
a8d201af
ML
15029
15030 primary->update_plane = skylake_update_primary_plane;
15031 primary->disable_plane = skylake_disable_primary_plane;
6e266956 15032 } else if (HAS_PCH_SPLIT(dev_priv)) {
a8d201af
ML
15033 intel_primary_formats = i965_primary_formats;
15034 num_formats = ARRAY_SIZE(i965_primary_formats);
15035
15036 primary->update_plane = ironlake_update_primary_plane;
15037 primary->disable_plane = i9xx_disable_primary_plane;
580503c7 15038 } else if (INTEL_GEN(dev_priv) >= 4) {
568db4f2
DL
15039 intel_primary_formats = i965_primary_formats;
15040 num_formats = ARRAY_SIZE(i965_primary_formats);
a8d201af
ML
15041
15042 primary->update_plane = i9xx_update_primary_plane;
15043 primary->disable_plane = i9xx_disable_primary_plane;
6c0fd451
DL
15044 } else {
15045 intel_primary_formats = i8xx_primary_formats;
15046 num_formats = ARRAY_SIZE(i8xx_primary_formats);
a8d201af
ML
15047
15048 primary->update_plane = i9xx_update_primary_plane;
15049 primary->disable_plane = i9xx_disable_primary_plane;
465c120c
MR
15050 }
15051
580503c7
VS
15052 if (INTEL_GEN(dev_priv) >= 9)
15053 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
15054 0, &intel_plane_funcs,
38573dc1
VS
15055 intel_primary_formats, num_formats,
15056 DRM_PLANE_TYPE_PRIMARY,
15057 "plane 1%c", pipe_name(pipe));
9beb5fea 15058 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
580503c7
VS
15059 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
15060 0, &intel_plane_funcs,
38573dc1
VS
15061 intel_primary_formats, num_formats,
15062 DRM_PLANE_TYPE_PRIMARY,
15063 "primary %c", pipe_name(pipe));
15064 else
580503c7
VS
15065 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
15066 0, &intel_plane_funcs,
38573dc1
VS
15067 intel_primary_formats, num_formats,
15068 DRM_PLANE_TYPE_PRIMARY,
15069 "plane %c", plane_name(primary->plane));
fca0ce2a
VS
15070 if (ret)
15071 goto fail;
48404c1e 15072
5481e27f 15073 if (INTEL_GEN(dev_priv) >= 9) {
93ca7e00
VS
15074 supported_rotations =
15075 DRM_ROTATE_0 | DRM_ROTATE_90 |
15076 DRM_ROTATE_180 | DRM_ROTATE_270;
4ea7be2b
VS
15077 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
15078 supported_rotations =
15079 DRM_ROTATE_0 | DRM_ROTATE_180 |
15080 DRM_REFLECT_X;
5481e27f 15081 } else if (INTEL_GEN(dev_priv) >= 4) {
93ca7e00
VS
15082 supported_rotations =
15083 DRM_ROTATE_0 | DRM_ROTATE_180;
15084 } else {
15085 supported_rotations = DRM_ROTATE_0;
15086 }
15087
5481e27f 15088 if (INTEL_GEN(dev_priv) >= 4)
93ca7e00
VS
15089 drm_plane_create_rotation_property(&primary->base,
15090 DRM_ROTATE_0,
15091 supported_rotations);
48404c1e 15092
ea2c67bb
MR
15093 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
15094
b079bd17 15095 return primary;
fca0ce2a
VS
15096
15097fail:
15098 kfree(state);
15099 kfree(primary);
15100
b079bd17 15101 return ERR_PTR(ret);
465c120c
MR
15102}
15103
3d7d6510 15104static int
852e787c 15105intel_check_cursor_plane(struct drm_plane *plane,
061e4b8d 15106 struct intel_crtc_state *crtc_state,
852e787c 15107 struct intel_plane_state *state)
3d7d6510 15108{
2b875c22 15109 struct drm_framebuffer *fb = state->base.fb;
757f9a3e 15110 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
b29ec92c 15111 enum pipe pipe = to_intel_plane(plane)->pipe;
757f9a3e
GP
15112 unsigned stride;
15113 int ret;
3d7d6510 15114
f8856a44
VS
15115 ret = drm_plane_helper_check_state(&state->base,
15116 &state->clip,
15117 DRM_PLANE_HELPER_NO_SCALING,
15118 DRM_PLANE_HELPER_NO_SCALING,
15119 true, true);
757f9a3e
GP
15120 if (ret)
15121 return ret;
15122
757f9a3e
GP
15123 /* if we want to turn off the cursor ignore width and height */
15124 if (!obj)
da20eabd 15125 return 0;
757f9a3e 15126
757f9a3e 15127 /* Check for which cursor types we support */
50a0bc90
TU
15128 if (!cursor_size_ok(to_i915(plane->dev), state->base.crtc_w,
15129 state->base.crtc_h)) {
ea2c67bb
MR
15130 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
15131 state->base.crtc_w, state->base.crtc_h);
757f9a3e
GP
15132 return -EINVAL;
15133 }
15134
ea2c67bb
MR
15135 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
15136 if (obj->base.size < stride * state->base.crtc_h) {
757f9a3e
GP
15137 DRM_DEBUG_KMS("buffer is too small\n");
15138 return -ENOMEM;
15139 }
15140
3a656b54 15141 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
757f9a3e 15142 DRM_DEBUG_KMS("cursor cannot be tiled\n");
da20eabd 15143 return -EINVAL;
32b7eeec
MR
15144 }
15145
b29ec92c
VS
15146 /*
15147 * There's something wrong with the cursor on CHV pipe C.
15148 * If it straddles the left edge of the screen then
15149 * moving it away from the edge or disabling it often
15150 * results in a pipe underrun, and often that can lead to
15151 * dead pipe (constant underrun reported, and it scans
15152 * out just a solid color). To recover from that, the
15153 * display power well must be turned off and on again.
15154 * Refuse the put the cursor into that compromised position.
15155 */
920a14b2 15156 if (IS_CHERRYVIEW(to_i915(plane->dev)) && pipe == PIPE_C &&
936e71e3 15157 state->base.visible && state->base.crtc_x < 0) {
b29ec92c
VS
15158 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
15159 return -EINVAL;
15160 }
15161
da20eabd 15162 return 0;
852e787c 15163}
3d7d6510 15164
a8ad0d8e
ML
15165static void
15166intel_disable_cursor_plane(struct drm_plane *plane,
7fabf5ef 15167 struct drm_crtc *crtc)
a8ad0d8e 15168{
f2858021
ML
15169 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
15170
15171 intel_crtc->cursor_addr = 0;
55a08b3f 15172 intel_crtc_update_cursor(crtc, NULL);
a8ad0d8e
ML
15173}
15174
f4a2cf29 15175static void
55a08b3f
ML
15176intel_update_cursor_plane(struct drm_plane *plane,
15177 const struct intel_crtc_state *crtc_state,
15178 const struct intel_plane_state *state)
852e787c 15179{
55a08b3f
ML
15180 struct drm_crtc *crtc = crtc_state->base.crtc;
15181 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b7f05d4a 15182 struct drm_i915_private *dev_priv = to_i915(plane->dev);
2b875c22 15183 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
a912f12f 15184 uint32_t addr;
852e787c 15185
f4a2cf29 15186 if (!obj)
a912f12f 15187 addr = 0;
b7f05d4a 15188 else if (!INTEL_INFO(dev_priv)->cursor_needs_physical)
058d88c4 15189 addr = i915_gem_object_ggtt_offset(obj, NULL);
f4a2cf29 15190 else
a912f12f 15191 addr = obj->phys_handle->busaddr;
852e787c 15192
a912f12f 15193 intel_crtc->cursor_addr = addr;
55a08b3f 15194 intel_crtc_update_cursor(crtc, state);
852e787c
GP
15195}
15196
b079bd17 15197static struct intel_plane *
580503c7 15198intel_cursor_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
3d7d6510 15199{
fca0ce2a
VS
15200 struct intel_plane *cursor = NULL;
15201 struct intel_plane_state *state = NULL;
15202 int ret;
3d7d6510
MR
15203
15204 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
b079bd17
VS
15205 if (!cursor) {
15206 ret = -ENOMEM;
fca0ce2a 15207 goto fail;
b079bd17 15208 }
3d7d6510 15209
8e7d688b 15210 state = intel_create_plane_state(&cursor->base);
b079bd17
VS
15211 if (!state) {
15212 ret = -ENOMEM;
fca0ce2a 15213 goto fail;
b079bd17
VS
15214 }
15215
8e7d688b 15216 cursor->base.state = &state->base;
ea2c67bb 15217
3d7d6510
MR
15218 cursor->can_scale = false;
15219 cursor->max_downscale = 1;
15220 cursor->pipe = pipe;
15221 cursor->plane = pipe;
a9ff8714 15222 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
c59cb179 15223 cursor->check_plane = intel_check_cursor_plane;
55a08b3f 15224 cursor->update_plane = intel_update_cursor_plane;
a8ad0d8e 15225 cursor->disable_plane = intel_disable_cursor_plane;
3d7d6510 15226
580503c7
VS
15227 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
15228 0, &intel_plane_funcs,
fca0ce2a
VS
15229 intel_cursor_formats,
15230 ARRAY_SIZE(intel_cursor_formats),
38573dc1
VS
15231 DRM_PLANE_TYPE_CURSOR,
15232 "cursor %c", pipe_name(pipe));
fca0ce2a
VS
15233 if (ret)
15234 goto fail;
4398ad45 15235
5481e27f 15236 if (INTEL_GEN(dev_priv) >= 4)
93ca7e00
VS
15237 drm_plane_create_rotation_property(&cursor->base,
15238 DRM_ROTATE_0,
15239 DRM_ROTATE_0 |
15240 DRM_ROTATE_180);
4398ad45 15241
580503c7 15242 if (INTEL_GEN(dev_priv) >= 9)
af99ceda
CK
15243 state->scaler_id = -1;
15244
ea2c67bb
MR
15245 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
15246
b079bd17 15247 return cursor;
fca0ce2a
VS
15248
15249fail:
15250 kfree(state);
15251 kfree(cursor);
15252
b079bd17 15253 return ERR_PTR(ret);
3d7d6510
MR
15254}
15255
65edccce
VS
15256static void skl_init_scalers(struct drm_i915_private *dev_priv,
15257 struct intel_crtc *crtc,
15258 struct intel_crtc_state *crtc_state)
549e2bfb 15259{
65edccce
VS
15260 struct intel_crtc_scaler_state *scaler_state =
15261 &crtc_state->scaler_state;
549e2bfb 15262 int i;
549e2bfb 15263
65edccce
VS
15264 for (i = 0; i < crtc->num_scalers; i++) {
15265 struct intel_scaler *scaler = &scaler_state->scalers[i];
15266
15267 scaler->in_use = 0;
15268 scaler->mode = PS_SCALER_MODE_DYN;
549e2bfb
CK
15269 }
15270
15271 scaler_state->scaler_id = -1;
15272}
15273
5ab0d85b 15274static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
79e53945
JB
15275{
15276 struct intel_crtc *intel_crtc;
f5de6e07 15277 struct intel_crtc_state *crtc_state = NULL;
b079bd17
VS
15278 struct intel_plane *primary = NULL;
15279 struct intel_plane *cursor = NULL;
a81d6fa0 15280 int sprite, ret;
79e53945 15281
955382f3 15282 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
b079bd17
VS
15283 if (!intel_crtc)
15284 return -ENOMEM;
79e53945 15285
f5de6e07 15286 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
b079bd17
VS
15287 if (!crtc_state) {
15288 ret = -ENOMEM;
f5de6e07 15289 goto fail;
b079bd17 15290 }
550acefd
ACO
15291 intel_crtc->config = crtc_state;
15292 intel_crtc->base.state = &crtc_state->base;
07878248 15293 crtc_state->base.crtc = &intel_crtc->base;
f5de6e07 15294
549e2bfb 15295 /* initialize shared scalers */
5ab0d85b 15296 if (INTEL_GEN(dev_priv) >= 9) {
549e2bfb
CK
15297 if (pipe == PIPE_C)
15298 intel_crtc->num_scalers = 1;
15299 else
15300 intel_crtc->num_scalers = SKL_NUM_SCALERS;
15301
65edccce 15302 skl_init_scalers(dev_priv, intel_crtc, crtc_state);
549e2bfb
CK
15303 }
15304
580503c7 15305 primary = intel_primary_plane_create(dev_priv, pipe);
b079bd17
VS
15306 if (IS_ERR(primary)) {
15307 ret = PTR_ERR(primary);
3d7d6510 15308 goto fail;
b079bd17 15309 }
3d7d6510 15310
a81d6fa0 15311 for_each_sprite(dev_priv, pipe, sprite) {
b079bd17
VS
15312 struct intel_plane *plane;
15313
580503c7 15314 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
d2b2cbce 15315 if (IS_ERR(plane)) {
b079bd17
VS
15316 ret = PTR_ERR(plane);
15317 goto fail;
15318 }
a81d6fa0
VS
15319 }
15320
580503c7 15321 cursor = intel_cursor_plane_create(dev_priv, pipe);
d2b2cbce 15322 if (IS_ERR(cursor)) {
b079bd17 15323 ret = PTR_ERR(cursor);
3d7d6510 15324 goto fail;
b079bd17 15325 }
3d7d6510 15326
5ab0d85b 15327 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
b079bd17
VS
15328 &primary->base, &cursor->base,
15329 &intel_crtc_funcs,
4d5d72b7 15330 "pipe %c", pipe_name(pipe));
3d7d6510
MR
15331 if (ret)
15332 goto fail;
79e53945 15333
80824003 15334 intel_crtc->pipe = pipe;
e3c566df 15335 intel_crtc->plane = primary->plane;
80824003 15336
4b0e333e
CW
15337 intel_crtc->cursor_base = ~0;
15338 intel_crtc->cursor_cntl = ~0;
dc41c154 15339 intel_crtc->cursor_size = ~0;
8d7849db 15340
852eb00d
VS
15341 intel_crtc->wm.cxsr_allowed = true;
15342
22fd0fab
JB
15343 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
15344 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
e2af48c6
VS
15345 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = intel_crtc;
15346 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc;
22fd0fab 15347
79e53945 15348 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101 15349
8563b1e8
LL
15350 intel_color_init(&intel_crtc->base);
15351
87b6b101 15352 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
b079bd17
VS
15353
15354 return 0;
3d7d6510
MR
15355
15356fail:
b079bd17
VS
15357 /*
15358 * drm_mode_config_cleanup() will free up any
15359 * crtcs/planes already initialized.
15360 */
f5de6e07 15361 kfree(crtc_state);
3d7d6510 15362 kfree(intel_crtc);
b079bd17
VS
15363
15364 return ret;
79e53945
JB
15365}
15366
752aa88a
JB
15367enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
15368{
15369 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 15370 struct drm_device *dev = connector->base.dev;
752aa88a 15371
51fd371b 15372 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 15373
d3babd3f 15374 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
15375 return INVALID_PIPE;
15376
15377 return to_intel_crtc(encoder->crtc)->pipe;
15378}
15379
08d7b3d1 15380int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 15381 struct drm_file *file)
08d7b3d1 15382{
08d7b3d1 15383 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 15384 struct drm_crtc *drmmode_crtc;
c05422d5 15385 struct intel_crtc *crtc;
08d7b3d1 15386
7707e653 15387 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
71240ed2 15388 if (!drmmode_crtc)
3f2c2057 15389 return -ENOENT;
08d7b3d1 15390
7707e653 15391 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 15392 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 15393
c05422d5 15394 return 0;
08d7b3d1
CW
15395}
15396
66a9278e 15397static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 15398{
66a9278e
DV
15399 struct drm_device *dev = encoder->base.dev;
15400 struct intel_encoder *source_encoder;
79e53945 15401 int index_mask = 0;
79e53945
JB
15402 int entry = 0;
15403
b2784e15 15404 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 15405 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
15406 index_mask |= (1 << entry);
15407
79e53945
JB
15408 entry++;
15409 }
4ef69c7a 15410
79e53945
JB
15411 return index_mask;
15412}
15413
646d5772 15414static bool has_edp_a(struct drm_i915_private *dev_priv)
4d302442 15415{
646d5772 15416 if (!IS_MOBILE(dev_priv))
4d302442
CW
15417 return false;
15418
15419 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
15420 return false;
15421
5db94019 15422 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
15423 return false;
15424
15425 return true;
15426}
15427
84b4e042
JB
15428static bool intel_crt_present(struct drm_device *dev)
15429{
fac5e23e 15430 struct drm_i915_private *dev_priv = to_i915(dev);
84b4e042 15431
884497ed
DL
15432 if (INTEL_INFO(dev)->gen >= 9)
15433 return false;
15434
50a0bc90 15435 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
84b4e042
JB
15436 return false;
15437
920a14b2 15438 if (IS_CHERRYVIEW(dev_priv))
84b4e042
JB
15439 return false;
15440
4f8036a2
TU
15441 if (HAS_PCH_LPT_H(dev_priv) &&
15442 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
65e472e4
VS
15443 return false;
15444
70ac54d0 15445 /* DDI E can't be used if DDI A requires 4 lanes */
4f8036a2 15446 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
70ac54d0
VS
15447 return false;
15448
e4abb733 15449 if (!dev_priv->vbt.int_crt_support)
84b4e042
JB
15450 return false;
15451
15452 return true;
15453}
15454
8090ba8c
ID
15455void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
15456{
15457 int pps_num;
15458 int pps_idx;
15459
15460 if (HAS_DDI(dev_priv))
15461 return;
15462 /*
15463 * This w/a is needed at least on CPT/PPT, but to be sure apply it
15464 * everywhere where registers can be write protected.
15465 */
15466 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15467 pps_num = 2;
15468 else
15469 pps_num = 1;
15470
15471 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
15472 u32 val = I915_READ(PP_CONTROL(pps_idx));
15473
15474 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
15475 I915_WRITE(PP_CONTROL(pps_idx), val);
15476 }
15477}
15478
44cb734c
ID
15479static void intel_pps_init(struct drm_i915_private *dev_priv)
15480{
15481 if (HAS_PCH_SPLIT(dev_priv) || IS_BROXTON(dev_priv))
15482 dev_priv->pps_mmio_base = PCH_PPS_BASE;
15483 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15484 dev_priv->pps_mmio_base = VLV_PPS_BASE;
15485 else
15486 dev_priv->pps_mmio_base = PPS_BASE;
8090ba8c
ID
15487
15488 intel_pps_unlock_regs_wa(dev_priv);
44cb734c
ID
15489}
15490
79e53945
JB
15491static void intel_setup_outputs(struct drm_device *dev)
15492{
fac5e23e 15493 struct drm_i915_private *dev_priv = to_i915(dev);
4ef69c7a 15494 struct intel_encoder *encoder;
cb0953d7 15495 bool dpd_is_edp = false;
79e53945 15496
44cb734c
ID
15497 intel_pps_init(dev_priv);
15498
97a824e1
ID
15499 /*
15500 * intel_edp_init_connector() depends on this completing first, to
15501 * prevent the registeration of both eDP and LVDS and the incorrect
15502 * sharing of the PPS.
15503 */
c9093354 15504 intel_lvds_init(dev);
79e53945 15505
84b4e042 15506 if (intel_crt_present(dev))
79935fca 15507 intel_crt_init(dev);
cb0953d7 15508
e2d214ae 15509 if (IS_BROXTON(dev_priv)) {
c776eb2e
VK
15510 /*
15511 * FIXME: Broxton doesn't support port detection via the
15512 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
15513 * detect the ports.
15514 */
15515 intel_ddi_init(dev, PORT_A);
15516 intel_ddi_init(dev, PORT_B);
15517 intel_ddi_init(dev, PORT_C);
c6c794a2
SS
15518
15519 intel_dsi_init(dev);
4f8036a2 15520 } else if (HAS_DDI(dev_priv)) {
0e72a5b5
ED
15521 int found;
15522
de31facd
JB
15523 /*
15524 * Haswell uses DDI functions to detect digital outputs.
15525 * On SKL pre-D0 the strap isn't connected, so we assume
15526 * it's there.
15527 */
77179400 15528 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
de31facd 15529 /* WaIgnoreDDIAStrap: skl */
0853723b 15530 if (found || IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
0e72a5b5
ED
15531 intel_ddi_init(dev, PORT_A);
15532
15533 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
15534 * register */
15535 found = I915_READ(SFUSE_STRAP);
15536
15537 if (found & SFUSE_STRAP_DDIB_DETECTED)
15538 intel_ddi_init(dev, PORT_B);
15539 if (found & SFUSE_STRAP_DDIC_DETECTED)
15540 intel_ddi_init(dev, PORT_C);
15541 if (found & SFUSE_STRAP_DDID_DETECTED)
15542 intel_ddi_init(dev, PORT_D);
2800e4c2
RV
15543 /*
15544 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
15545 */
0853723b 15546 if ((IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) &&
2800e4c2
RV
15547 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
15548 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
15549 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
15550 intel_ddi_init(dev, PORT_E);
15551
6e266956 15552 } else if (HAS_PCH_SPLIT(dev_priv)) {
cb0953d7 15553 int found;
5d8a7752 15554 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042 15555
646d5772 15556 if (has_edp_a(dev_priv))
270b3042 15557 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 15558
dc0fa718 15559 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 15560 /* PCH SDVOB multiplex with HDMIB */
2a5c0832 15561 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
30ad48b7 15562 if (!found)
e2debe91 15563 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 15564 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 15565 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
15566 }
15567
dc0fa718 15568 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 15569 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 15570
dc0fa718 15571 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 15572 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 15573
5eb08b69 15574 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 15575 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 15576
270b3042 15577 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 15578 intel_dp_init(dev, PCH_DP_D, PORT_D);
920a14b2 15579 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
22f35042 15580 bool has_edp, has_port;
457c52d8 15581
e17ac6db
VS
15582 /*
15583 * The DP_DETECTED bit is the latched state of the DDC
15584 * SDA pin at boot. However since eDP doesn't require DDC
15585 * (no way to plug in a DP->HDMI dongle) the DDC pins for
15586 * eDP ports may have been muxed to an alternate function.
15587 * Thus we can't rely on the DP_DETECTED bit alone to detect
15588 * eDP ports. Consult the VBT as well as DP_DETECTED to
15589 * detect eDP ports.
22f35042
VS
15590 *
15591 * Sadly the straps seem to be missing sometimes even for HDMI
15592 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
15593 * and VBT for the presence of the port. Additionally we can't
15594 * trust the port type the VBT declares as we've seen at least
15595 * HDMI ports that the VBT claim are DP or eDP.
e17ac6db 15596 */
457c52d8 15597 has_edp = intel_dp_is_edp(dev, PORT_B);
22f35042
VS
15598 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
15599 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
457c52d8 15600 has_edp &= intel_dp_init(dev, VLV_DP_B, PORT_B);
22f35042 15601 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
e66eb81d 15602 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
585a94b8 15603
457c52d8 15604 has_edp = intel_dp_is_edp(dev, PORT_C);
22f35042
VS
15605 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
15606 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
457c52d8 15607 has_edp &= intel_dp_init(dev, VLV_DP_C, PORT_C);
22f35042 15608 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
e66eb81d 15609 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
19c03924 15610
920a14b2 15611 if (IS_CHERRYVIEW(dev_priv)) {
22f35042
VS
15612 /*
15613 * eDP not supported on port D,
15614 * so no need to worry about it
15615 */
15616 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
15617 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
e66eb81d 15618 intel_dp_init(dev, CHV_DP_D, PORT_D);
22f35042
VS
15619 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
15620 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
9418c1f1
VS
15621 }
15622
3cfca973 15623 intel_dsi_init(dev);
5db94019 15624 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
27185ae1 15625 bool found = false;
7d57382e 15626
e2debe91 15627 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 15628 DRM_DEBUG_KMS("probing SDVOB\n");
2a5c0832 15629 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
9beb5fea 15630 if (!found && IS_G4X(dev_priv)) {
b01f2c3a 15631 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 15632 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 15633 }
27185ae1 15634
9beb5fea 15635 if (!found && IS_G4X(dev_priv))
ab9d7c30 15636 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 15637 }
13520b05
KH
15638
15639 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 15640
e2debe91 15641 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 15642 DRM_DEBUG_KMS("probing SDVOC\n");
2a5c0832 15643 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
b01f2c3a 15644 }
27185ae1 15645
e2debe91 15646 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 15647
9beb5fea 15648 if (IS_G4X(dev_priv)) {
b01f2c3a 15649 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 15650 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 15651 }
9beb5fea 15652 if (IS_G4X(dev_priv))
ab9d7c30 15653 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 15654 }
27185ae1 15655
9beb5fea 15656 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 15657 intel_dp_init(dev, DP_D, PORT_D);
5db94019 15658 } else if (IS_GEN2(dev_priv))
79e53945
JB
15659 intel_dvo_init(dev);
15660
56b857a5 15661 if (SUPPORTS_TV(dev_priv))
79e53945
JB
15662 intel_tv_init(dev);
15663
0bc12bcb 15664 intel_psr_init(dev);
7c8f8a70 15665
b2784e15 15666 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
15667 encoder->base.possible_crtcs = encoder->crtc_mask;
15668 encoder->base.possible_clones =
66a9278e 15669 intel_encoder_clones(encoder);
79e53945 15670 }
47356eb6 15671
dde86e2d 15672 intel_init_pch_refclk(dev);
270b3042
DV
15673
15674 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
15675}
15676
15677static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
15678{
60a5ca01 15679 struct drm_device *dev = fb->dev;
79e53945 15680 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 15681
ef2d633e 15682 drm_framebuffer_cleanup(fb);
60a5ca01 15683 mutex_lock(&dev->struct_mutex);
ef2d633e 15684 WARN_ON(!intel_fb->obj->framebuffer_references--);
f8c417cd 15685 i915_gem_object_put(intel_fb->obj);
60a5ca01 15686 mutex_unlock(&dev->struct_mutex);
79e53945
JB
15687 kfree(intel_fb);
15688}
15689
15690static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 15691 struct drm_file *file,
79e53945
JB
15692 unsigned int *handle)
15693{
15694 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 15695 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 15696
cc917ab4
CW
15697 if (obj->userptr.mm) {
15698 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
15699 return -EINVAL;
15700 }
15701
05394f39 15702 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
15703}
15704
86c98588
RV
15705static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
15706 struct drm_file *file,
15707 unsigned flags, unsigned color,
15708 struct drm_clip_rect *clips,
15709 unsigned num_clips)
15710{
15711 struct drm_device *dev = fb->dev;
15712 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
15713 struct drm_i915_gem_object *obj = intel_fb->obj;
15714
15715 mutex_lock(&dev->struct_mutex);
74b4ea1e 15716 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
86c98588
RV
15717 mutex_unlock(&dev->struct_mutex);
15718
15719 return 0;
15720}
15721
79e53945
JB
15722static const struct drm_framebuffer_funcs intel_fb_funcs = {
15723 .destroy = intel_user_framebuffer_destroy,
15724 .create_handle = intel_user_framebuffer_create_handle,
86c98588 15725 .dirty = intel_user_framebuffer_dirty,
79e53945
JB
15726};
15727
b321803d 15728static
920a14b2
TU
15729u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
15730 uint64_t fb_modifier, uint32_t pixel_format)
b321803d 15731{
920a14b2 15732 u32 gen = INTEL_INFO(dev_priv)->gen;
b321803d
DL
15733
15734 if (gen >= 9) {
ac484963
VS
15735 int cpp = drm_format_plane_cpp(pixel_format, 0);
15736
b321803d
DL
15737 /* "The stride in bytes must not exceed the of the size of 8K
15738 * pixels and 32K bytes."
15739 */
ac484963 15740 return min(8192 * cpp, 32768);
920a14b2
TU
15741 } else if (gen >= 5 && !IS_VALLEYVIEW(dev_priv) &&
15742 !IS_CHERRYVIEW(dev_priv)) {
b321803d
DL
15743 return 32*1024;
15744 } else if (gen >= 4) {
15745 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
15746 return 16*1024;
15747 else
15748 return 32*1024;
15749 } else if (gen >= 3) {
15750 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
15751 return 8*1024;
15752 else
15753 return 16*1024;
15754 } else {
15755 /* XXX DSPC is limited to 4k tiled */
15756 return 8*1024;
15757 }
15758}
15759
b5ea642a
DV
15760static int intel_framebuffer_init(struct drm_device *dev,
15761 struct intel_framebuffer *intel_fb,
15762 struct drm_mode_fb_cmd2 *mode_cmd,
15763 struct drm_i915_gem_object *obj)
79e53945 15764{
7b49f948 15765 struct drm_i915_private *dev_priv = to_i915(dev);
c2ff7370 15766 unsigned int tiling = i915_gem_object_get_tiling(obj);
79e53945 15767 int ret;
b321803d 15768 u32 pitch_limit, stride_alignment;
d3828147 15769 char *format_name;
79e53945 15770
dd4916c5
DV
15771 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
15772
2a80eada 15773 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
c2ff7370
VS
15774 /*
15775 * If there's a fence, enforce that
15776 * the fb modifier and tiling mode match.
15777 */
15778 if (tiling != I915_TILING_NONE &&
15779 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
2a80eada
DV
15780 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
15781 return -EINVAL;
15782 }
15783 } else {
c2ff7370 15784 if (tiling == I915_TILING_X) {
2a80eada 15785 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
c2ff7370 15786 } else if (tiling == I915_TILING_Y) {
2a80eada
DV
15787 DRM_DEBUG("No Y tiling for legacy addfb\n");
15788 return -EINVAL;
15789 }
15790 }
15791
9a8f0a12
TU
15792 /* Passed in modifier sanity checking. */
15793 switch (mode_cmd->modifier[0]) {
15794 case I915_FORMAT_MOD_Y_TILED:
15795 case I915_FORMAT_MOD_Yf_TILED:
15796 if (INTEL_INFO(dev)->gen < 9) {
15797 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
15798 mode_cmd->modifier[0]);
15799 return -EINVAL;
15800 }
15801 case DRM_FORMAT_MOD_NONE:
15802 case I915_FORMAT_MOD_X_TILED:
15803 break;
15804 default:
c0f40428
JB
15805 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
15806 mode_cmd->modifier[0]);
57cd6508 15807 return -EINVAL;
c16ed4be 15808 }
57cd6508 15809
c2ff7370
VS
15810 /*
15811 * gen2/3 display engine uses the fence if present,
15812 * so the tiling mode must match the fb modifier exactly.
15813 */
15814 if (INTEL_INFO(dev_priv)->gen < 4 &&
15815 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
15816 DRM_DEBUG("tiling_mode must match fb modifier exactly on gen2/3\n");
15817 return -EINVAL;
15818 }
15819
7b49f948
VS
15820 stride_alignment = intel_fb_stride_alignment(dev_priv,
15821 mode_cmd->modifier[0],
b321803d
DL
15822 mode_cmd->pixel_format);
15823 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
15824 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
15825 mode_cmd->pitches[0], stride_alignment);
57cd6508 15826 return -EINVAL;
c16ed4be 15827 }
57cd6508 15828
920a14b2 15829 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
b321803d 15830 mode_cmd->pixel_format);
a35cdaa0 15831 if (mode_cmd->pitches[0] > pitch_limit) {
b321803d
DL
15832 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
15833 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
2a80eada 15834 "tiled" : "linear",
a35cdaa0 15835 mode_cmd->pitches[0], pitch_limit);
5d7bd705 15836 return -EINVAL;
c16ed4be 15837 }
5d7bd705 15838
c2ff7370
VS
15839 /*
15840 * If there's a fence, enforce that
15841 * the fb pitch and fence stride match.
15842 */
15843 if (tiling != I915_TILING_NONE &&
3e510a8e 15844 mode_cmd->pitches[0] != i915_gem_object_get_stride(obj)) {
c16ed4be 15845 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
3e510a8e
CW
15846 mode_cmd->pitches[0],
15847 i915_gem_object_get_stride(obj));
5d7bd705 15848 return -EINVAL;
c16ed4be 15849 }
5d7bd705 15850
57779d06 15851 /* Reject formats not supported by any plane early. */
308e5bcb 15852 switch (mode_cmd->pixel_format) {
57779d06 15853 case DRM_FORMAT_C8:
04b3924d
VS
15854 case DRM_FORMAT_RGB565:
15855 case DRM_FORMAT_XRGB8888:
15856 case DRM_FORMAT_ARGB8888:
57779d06
VS
15857 break;
15858 case DRM_FORMAT_XRGB1555:
c16ed4be 15859 if (INTEL_INFO(dev)->gen > 3) {
90844f00
EE
15860 format_name = drm_get_format_name(mode_cmd->pixel_format);
15861 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15862 kfree(format_name);
57779d06 15863 return -EINVAL;
c16ed4be 15864 }
57779d06 15865 break;
57779d06 15866 case DRM_FORMAT_ABGR8888:
920a14b2 15867 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
666a4537 15868 INTEL_INFO(dev)->gen < 9) {
90844f00
EE
15869 format_name = drm_get_format_name(mode_cmd->pixel_format);
15870 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15871 kfree(format_name);
6c0fd451
DL
15872 return -EINVAL;
15873 }
15874 break;
15875 case DRM_FORMAT_XBGR8888:
04b3924d 15876 case DRM_FORMAT_XRGB2101010:
57779d06 15877 case DRM_FORMAT_XBGR2101010:
c16ed4be 15878 if (INTEL_INFO(dev)->gen < 4) {
90844f00
EE
15879 format_name = drm_get_format_name(mode_cmd->pixel_format);
15880 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15881 kfree(format_name);
57779d06 15882 return -EINVAL;
c16ed4be 15883 }
b5626747 15884 break;
7531208b 15885 case DRM_FORMAT_ABGR2101010:
920a14b2 15886 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
90844f00
EE
15887 format_name = drm_get_format_name(mode_cmd->pixel_format);
15888 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15889 kfree(format_name);
7531208b
DL
15890 return -EINVAL;
15891 }
15892 break;
04b3924d
VS
15893 case DRM_FORMAT_YUYV:
15894 case DRM_FORMAT_UYVY:
15895 case DRM_FORMAT_YVYU:
15896 case DRM_FORMAT_VYUY:
c16ed4be 15897 if (INTEL_INFO(dev)->gen < 5) {
90844f00
EE
15898 format_name = drm_get_format_name(mode_cmd->pixel_format);
15899 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15900 kfree(format_name);
57779d06 15901 return -EINVAL;
c16ed4be 15902 }
57cd6508
CW
15903 break;
15904 default:
90844f00
EE
15905 format_name = drm_get_format_name(mode_cmd->pixel_format);
15906 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15907 kfree(format_name);
57cd6508
CW
15908 return -EINVAL;
15909 }
15910
90f9a336
VS
15911 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
15912 if (mode_cmd->offsets[0] != 0)
15913 return -EINVAL;
15914
c7d73f6a
DV
15915 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
15916 intel_fb->obj = obj;
15917
6687c906
VS
15918 ret = intel_fill_fb_info(dev_priv, &intel_fb->base);
15919 if (ret)
15920 return ret;
2d7a215f 15921
79e53945
JB
15922 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
15923 if (ret) {
15924 DRM_ERROR("framebuffer init failed %d\n", ret);
15925 return ret;
15926 }
15927
0b05e1e0
VS
15928 intel_fb->obj->framebuffer_references++;
15929
79e53945
JB
15930 return 0;
15931}
15932
79e53945
JB
15933static struct drm_framebuffer *
15934intel_user_framebuffer_create(struct drm_device *dev,
15935 struct drm_file *filp,
1eb83451 15936 const struct drm_mode_fb_cmd2 *user_mode_cmd)
79e53945 15937{
dcb1394e 15938 struct drm_framebuffer *fb;
05394f39 15939 struct drm_i915_gem_object *obj;
76dc3769 15940 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
79e53945 15941
03ac0642
CW
15942 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
15943 if (!obj)
cce13ff7 15944 return ERR_PTR(-ENOENT);
79e53945 15945
92907cbb 15946 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
dcb1394e 15947 if (IS_ERR(fb))
f0cd5182 15948 i915_gem_object_put(obj);
dcb1394e
LW
15949
15950 return fb;
79e53945
JB
15951}
15952
79e53945 15953static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 15954 .fb_create = intel_user_framebuffer_create,
0632fef6 15955 .output_poll_changed = intel_fbdev_output_poll_changed,
5ee67f1c
MR
15956 .atomic_check = intel_atomic_check,
15957 .atomic_commit = intel_atomic_commit,
de419ab6
ML
15958 .atomic_state_alloc = intel_atomic_state_alloc,
15959 .atomic_state_clear = intel_atomic_state_clear,
79e53945
JB
15960};
15961
88212941
ID
15962/**
15963 * intel_init_display_hooks - initialize the display modesetting hooks
15964 * @dev_priv: device private
15965 */
15966void intel_init_display_hooks(struct drm_i915_private *dev_priv)
e70236a8 15967{
88212941 15968 if (INTEL_INFO(dev_priv)->gen >= 9) {
bc8d7dff 15969 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
15970 dev_priv->display.get_initial_plane_config =
15971 skylake_get_initial_plane_config;
bc8d7dff
DL
15972 dev_priv->display.crtc_compute_clock =
15973 haswell_crtc_compute_clock;
15974 dev_priv->display.crtc_enable = haswell_crtc_enable;
15975 dev_priv->display.crtc_disable = haswell_crtc_disable;
88212941 15976 } else if (HAS_DDI(dev_priv)) {
0e8ffe1b 15977 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
15978 dev_priv->display.get_initial_plane_config =
15979 ironlake_get_initial_plane_config;
797d0259
ACO
15980 dev_priv->display.crtc_compute_clock =
15981 haswell_crtc_compute_clock;
4f771f10
PZ
15982 dev_priv->display.crtc_enable = haswell_crtc_enable;
15983 dev_priv->display.crtc_disable = haswell_crtc_disable;
88212941 15984 } else if (HAS_PCH_SPLIT(dev_priv)) {
0e8ffe1b 15985 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
5724dbd1
DL
15986 dev_priv->display.get_initial_plane_config =
15987 ironlake_get_initial_plane_config;
3fb37703
ACO
15988 dev_priv->display.crtc_compute_clock =
15989 ironlake_crtc_compute_clock;
76e5a89c
DV
15990 dev_priv->display.crtc_enable = ironlake_crtc_enable;
15991 dev_priv->display.crtc_disable = ironlake_crtc_disable;
65b3d6a9 15992 } else if (IS_CHERRYVIEW(dev_priv)) {
89b667f8 15993 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
15994 dev_priv->display.get_initial_plane_config =
15995 i9xx_get_initial_plane_config;
65b3d6a9
ACO
15996 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
15997 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15998 dev_priv->display.crtc_disable = i9xx_crtc_disable;
15999 } else if (IS_VALLEYVIEW(dev_priv)) {
16000 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16001 dev_priv->display.get_initial_plane_config =
16002 i9xx_get_initial_plane_config;
16003 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
89b667f8
JB
16004 dev_priv->display.crtc_enable = valleyview_crtc_enable;
16005 dev_priv->display.crtc_disable = i9xx_crtc_disable;
19ec6693
ACO
16006 } else if (IS_G4X(dev_priv)) {
16007 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16008 dev_priv->display.get_initial_plane_config =
16009 i9xx_get_initial_plane_config;
16010 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
16011 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16012 dev_priv->display.crtc_disable = i9xx_crtc_disable;
70e8aa21
ACO
16013 } else if (IS_PINEVIEW(dev_priv)) {
16014 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16015 dev_priv->display.get_initial_plane_config =
16016 i9xx_get_initial_plane_config;
16017 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
16018 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16019 dev_priv->display.crtc_disable = i9xx_crtc_disable;
81c97f52 16020 } else if (!IS_GEN2(dev_priv)) {
0e8ffe1b 16021 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
16022 dev_priv->display.get_initial_plane_config =
16023 i9xx_get_initial_plane_config;
d6dfee7a 16024 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
16025 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16026 dev_priv->display.crtc_disable = i9xx_crtc_disable;
81c97f52
ACO
16027 } else {
16028 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16029 dev_priv->display.get_initial_plane_config =
16030 i9xx_get_initial_plane_config;
16031 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
16032 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16033 dev_priv->display.crtc_disable = i9xx_crtc_disable;
f564048e 16034 }
e70236a8 16035
e70236a8 16036 /* Returns the core display clock speed */
88212941 16037 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
1652d19e
VS
16038 dev_priv->display.get_display_clock_speed =
16039 skylake_get_display_clock_speed;
88212941 16040 else if (IS_BROXTON(dev_priv))
acd3f3d3
BP
16041 dev_priv->display.get_display_clock_speed =
16042 broxton_get_display_clock_speed;
88212941 16043 else if (IS_BROADWELL(dev_priv))
1652d19e
VS
16044 dev_priv->display.get_display_clock_speed =
16045 broadwell_get_display_clock_speed;
88212941 16046 else if (IS_HASWELL(dev_priv))
1652d19e
VS
16047 dev_priv->display.get_display_clock_speed =
16048 haswell_get_display_clock_speed;
88212941 16049 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
25eb05fc
JB
16050 dev_priv->display.get_display_clock_speed =
16051 valleyview_get_display_clock_speed;
88212941 16052 else if (IS_GEN5(dev_priv))
b37a6434
VS
16053 dev_priv->display.get_display_clock_speed =
16054 ilk_get_display_clock_speed;
88212941
ID
16055 else if (IS_I945G(dev_priv) || IS_BROADWATER(dev_priv) ||
16056 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
e70236a8
JB
16057 dev_priv->display.get_display_clock_speed =
16058 i945_get_display_clock_speed;
88212941 16059 else if (IS_GM45(dev_priv))
34edce2f
VS
16060 dev_priv->display.get_display_clock_speed =
16061 gm45_get_display_clock_speed;
88212941 16062 else if (IS_CRESTLINE(dev_priv))
34edce2f
VS
16063 dev_priv->display.get_display_clock_speed =
16064 i965gm_get_display_clock_speed;
88212941 16065 else if (IS_PINEVIEW(dev_priv))
34edce2f
VS
16066 dev_priv->display.get_display_clock_speed =
16067 pnv_get_display_clock_speed;
88212941 16068 else if (IS_G33(dev_priv) || IS_G4X(dev_priv))
34edce2f
VS
16069 dev_priv->display.get_display_clock_speed =
16070 g33_get_display_clock_speed;
88212941 16071 else if (IS_I915G(dev_priv))
e70236a8
JB
16072 dev_priv->display.get_display_clock_speed =
16073 i915_get_display_clock_speed;
88212941 16074 else if (IS_I945GM(dev_priv) || IS_845G(dev_priv))
e70236a8
JB
16075 dev_priv->display.get_display_clock_speed =
16076 i9xx_misc_get_display_clock_speed;
88212941 16077 else if (IS_I915GM(dev_priv))
e70236a8
JB
16078 dev_priv->display.get_display_clock_speed =
16079 i915gm_get_display_clock_speed;
88212941 16080 else if (IS_I865G(dev_priv))
e70236a8
JB
16081 dev_priv->display.get_display_clock_speed =
16082 i865_get_display_clock_speed;
88212941 16083 else if (IS_I85X(dev_priv))
e70236a8 16084 dev_priv->display.get_display_clock_speed =
1b1d2716 16085 i85x_get_display_clock_speed;
623e01e5 16086 else { /* 830 */
88212941 16087 WARN(!IS_I830(dev_priv), "Unknown platform. Assuming 133 MHz CDCLK\n");
e70236a8
JB
16088 dev_priv->display.get_display_clock_speed =
16089 i830_get_display_clock_speed;
623e01e5 16090 }
e70236a8 16091
88212941 16092 if (IS_GEN5(dev_priv)) {
3bb11b53 16093 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
88212941 16094 } else if (IS_GEN6(dev_priv)) {
3bb11b53 16095 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
88212941 16096 } else if (IS_IVYBRIDGE(dev_priv)) {
3bb11b53
SJ
16097 /* FIXME: detect B0+ stepping and use auto training */
16098 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
88212941 16099 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3bb11b53 16100 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
445e780b
VS
16101 }
16102
16103 if (IS_BROADWELL(dev_priv)) {
16104 dev_priv->display.modeset_commit_cdclk =
16105 broadwell_modeset_commit_cdclk;
16106 dev_priv->display.modeset_calc_cdclk =
16107 broadwell_modeset_calc_cdclk;
88212941 16108 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
27c329ed
ML
16109 dev_priv->display.modeset_commit_cdclk =
16110 valleyview_modeset_commit_cdclk;
16111 dev_priv->display.modeset_calc_cdclk =
16112 valleyview_modeset_calc_cdclk;
88212941 16113 } else if (IS_BROXTON(dev_priv)) {
27c329ed 16114 dev_priv->display.modeset_commit_cdclk =
324513c0 16115 bxt_modeset_commit_cdclk;
27c329ed 16116 dev_priv->display.modeset_calc_cdclk =
324513c0 16117 bxt_modeset_calc_cdclk;
c89e39f3
CT
16118 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
16119 dev_priv->display.modeset_commit_cdclk =
16120 skl_modeset_commit_cdclk;
16121 dev_priv->display.modeset_calc_cdclk =
16122 skl_modeset_calc_cdclk;
e70236a8 16123 }
5a21b665 16124
27082493
L
16125 if (dev_priv->info.gen >= 9)
16126 dev_priv->display.update_crtcs = skl_update_crtcs;
16127 else
16128 dev_priv->display.update_crtcs = intel_update_crtcs;
16129
5a21b665
DV
16130 switch (INTEL_INFO(dev_priv)->gen) {
16131 case 2:
16132 dev_priv->display.queue_flip = intel_gen2_queue_flip;
16133 break;
16134
16135 case 3:
16136 dev_priv->display.queue_flip = intel_gen3_queue_flip;
16137 break;
16138
16139 case 4:
16140 case 5:
16141 dev_priv->display.queue_flip = intel_gen4_queue_flip;
16142 break;
16143
16144 case 6:
16145 dev_priv->display.queue_flip = intel_gen6_queue_flip;
16146 break;
16147 case 7:
16148 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
16149 dev_priv->display.queue_flip = intel_gen7_queue_flip;
16150 break;
16151 case 9:
16152 /* Drop through - unsupported since execlist only. */
16153 default:
16154 /* Default just returns -ENODEV to indicate unsupported */
16155 dev_priv->display.queue_flip = intel_default_queue_flip;
16156 }
e70236a8
JB
16157}
16158
b690e96c
JB
16159/*
16160 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
16161 * resume, or other times. This quirk makes sure that's the case for
16162 * affected systems.
16163 */
0206e353 16164static void quirk_pipea_force(struct drm_device *dev)
b690e96c 16165{
fac5e23e 16166 struct drm_i915_private *dev_priv = to_i915(dev);
b690e96c
JB
16167
16168 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 16169 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
16170}
16171
b6b5d049
VS
16172static void quirk_pipeb_force(struct drm_device *dev)
16173{
fac5e23e 16174 struct drm_i915_private *dev_priv = to_i915(dev);
b6b5d049
VS
16175
16176 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
16177 DRM_INFO("applying pipe b force quirk\n");
16178}
16179
435793df
KP
16180/*
16181 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
16182 */
16183static void quirk_ssc_force_disable(struct drm_device *dev)
16184{
fac5e23e 16185 struct drm_i915_private *dev_priv = to_i915(dev);
435793df 16186 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 16187 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
16188}
16189
4dca20ef 16190/*
5a15ab5b
CE
16191 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
16192 * brightness value
4dca20ef
CE
16193 */
16194static void quirk_invert_brightness(struct drm_device *dev)
16195{
fac5e23e 16196 struct drm_i915_private *dev_priv = to_i915(dev);
4dca20ef 16197 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 16198 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
16199}
16200
9c72cc6f
SD
16201/* Some VBT's incorrectly indicate no backlight is present */
16202static void quirk_backlight_present(struct drm_device *dev)
16203{
fac5e23e 16204 struct drm_i915_private *dev_priv = to_i915(dev);
9c72cc6f
SD
16205 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
16206 DRM_INFO("applying backlight present quirk\n");
16207}
16208
b690e96c
JB
16209struct intel_quirk {
16210 int device;
16211 int subsystem_vendor;
16212 int subsystem_device;
16213 void (*hook)(struct drm_device *dev);
16214};
16215
5f85f176
EE
16216/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
16217struct intel_dmi_quirk {
16218 void (*hook)(struct drm_device *dev);
16219 const struct dmi_system_id (*dmi_id_list)[];
16220};
16221
16222static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
16223{
16224 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
16225 return 1;
16226}
16227
16228static const struct intel_dmi_quirk intel_dmi_quirks[] = {
16229 {
16230 .dmi_id_list = &(const struct dmi_system_id[]) {
16231 {
16232 .callback = intel_dmi_reverse_brightness,
16233 .ident = "NCR Corporation",
16234 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
16235 DMI_MATCH(DMI_PRODUCT_NAME, ""),
16236 },
16237 },
16238 { } /* terminating entry */
16239 },
16240 .hook = quirk_invert_brightness,
16241 },
16242};
16243
c43b5634 16244static struct intel_quirk intel_quirks[] = {
b690e96c
JB
16245 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
16246 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
16247
b690e96c
JB
16248 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
16249 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
16250
5f080c0f
VS
16251 /* 830 needs to leave pipe A & dpll A up */
16252 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
16253
b6b5d049
VS
16254 /* 830 needs to leave pipe B & dpll B up */
16255 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
16256
435793df
KP
16257 /* Lenovo U160 cannot use SSC on LVDS */
16258 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
16259
16260 /* Sony Vaio Y cannot use SSC on LVDS */
16261 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 16262
be505f64
AH
16263 /* Acer Aspire 5734Z must invert backlight brightness */
16264 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
16265
16266 /* Acer/eMachines G725 */
16267 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
16268
16269 /* Acer/eMachines e725 */
16270 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
16271
16272 /* Acer/Packard Bell NCL20 */
16273 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
16274
16275 /* Acer Aspire 4736Z */
16276 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
16277
16278 /* Acer Aspire 5336 */
16279 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
16280
16281 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
16282 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 16283
dfb3d47b
SD
16284 /* Acer C720 Chromebook (Core i3 4005U) */
16285 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
16286
b2a9601c 16287 /* Apple Macbook 2,1 (Core 2 T7400) */
16288 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
16289
1b9448b0
JN
16290 /* Apple Macbook 4,1 */
16291 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
16292
d4967d8c
SD
16293 /* Toshiba CB35 Chromebook (Celeron 2955U) */
16294 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
16295
16296 /* HP Chromebook 14 (Celeron 2955U) */
16297 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
cf6f0af9
JN
16298
16299 /* Dell Chromebook 11 */
16300 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
9be64eee
JN
16301
16302 /* Dell Chromebook 11 (2015 version) */
16303 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
b690e96c
JB
16304};
16305
16306static void intel_init_quirks(struct drm_device *dev)
16307{
16308 struct pci_dev *d = dev->pdev;
16309 int i;
16310
16311 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
16312 struct intel_quirk *q = &intel_quirks[i];
16313
16314 if (d->device == q->device &&
16315 (d->subsystem_vendor == q->subsystem_vendor ||
16316 q->subsystem_vendor == PCI_ANY_ID) &&
16317 (d->subsystem_device == q->subsystem_device ||
16318 q->subsystem_device == PCI_ANY_ID))
16319 q->hook(dev);
16320 }
5f85f176
EE
16321 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
16322 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
16323 intel_dmi_quirks[i].hook(dev);
16324 }
b690e96c
JB
16325}
16326
9cce37f4
JB
16327/* Disable the VGA plane that we never use */
16328static void i915_disable_vga(struct drm_device *dev)
16329{
fac5e23e 16330 struct drm_i915_private *dev_priv = to_i915(dev);
52a05c30 16331 struct pci_dev *pdev = dev_priv->drm.pdev;
9cce37f4 16332 u8 sr1;
920a14b2 16333 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
9cce37f4 16334
2b37c616 16335 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
52a05c30 16336 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 16337 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
16338 sr1 = inb(VGA_SR_DATA);
16339 outb(sr1 | 1<<5, VGA_SR_DATA);
52a05c30 16340 vga_put(pdev, VGA_RSRC_LEGACY_IO);
9cce37f4
JB
16341 udelay(300);
16342
01f5a626 16343 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
16344 POSTING_READ(vga_reg);
16345}
16346
f817586c
DV
16347void intel_modeset_init_hw(struct drm_device *dev)
16348{
fac5e23e 16349 struct drm_i915_private *dev_priv = to_i915(dev);
1a617b77 16350
4c75b940 16351 intel_update_cdclk(dev_priv);
1a617b77
ML
16352
16353 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
16354
46f16e63 16355 intel_init_clock_gating(dev_priv);
f817586c
DV
16356}
16357
d93c0372
MR
16358/*
16359 * Calculate what we think the watermarks should be for the state we've read
16360 * out of the hardware and then immediately program those watermarks so that
16361 * we ensure the hardware settings match our internal state.
16362 *
16363 * We can calculate what we think WM's should be by creating a duplicate of the
16364 * current state (which was constructed during hardware readout) and running it
16365 * through the atomic check code to calculate new watermark values in the
16366 * state object.
16367 */
16368static void sanitize_watermarks(struct drm_device *dev)
16369{
16370 struct drm_i915_private *dev_priv = to_i915(dev);
16371 struct drm_atomic_state *state;
ccf010fb 16372 struct intel_atomic_state *intel_state;
d93c0372
MR
16373 struct drm_crtc *crtc;
16374 struct drm_crtc_state *cstate;
16375 struct drm_modeset_acquire_ctx ctx;
16376 int ret;
16377 int i;
16378
16379 /* Only supported on platforms that use atomic watermark design */
ed4a6a7c 16380 if (!dev_priv->display.optimize_watermarks)
d93c0372
MR
16381 return;
16382
16383 /*
16384 * We need to hold connection_mutex before calling duplicate_state so
16385 * that the connector loop is protected.
16386 */
16387 drm_modeset_acquire_init(&ctx, 0);
16388retry:
0cd1262d 16389 ret = drm_modeset_lock_all_ctx(dev, &ctx);
d93c0372
MR
16390 if (ret == -EDEADLK) {
16391 drm_modeset_backoff(&ctx);
16392 goto retry;
16393 } else if (WARN_ON(ret)) {
0cd1262d 16394 goto fail;
d93c0372
MR
16395 }
16396
16397 state = drm_atomic_helper_duplicate_state(dev, &ctx);
16398 if (WARN_ON(IS_ERR(state)))
0cd1262d 16399 goto fail;
d93c0372 16400
ccf010fb
ML
16401 intel_state = to_intel_atomic_state(state);
16402
ed4a6a7c
MR
16403 /*
16404 * Hardware readout is the only time we don't want to calculate
16405 * intermediate watermarks (since we don't trust the current
16406 * watermarks).
16407 */
ccf010fb 16408 intel_state->skip_intermediate_wm = true;
ed4a6a7c 16409
d93c0372
MR
16410 ret = intel_atomic_check(dev, state);
16411 if (ret) {
16412 /*
16413 * If we fail here, it means that the hardware appears to be
16414 * programmed in a way that shouldn't be possible, given our
16415 * understanding of watermark requirements. This might mean a
16416 * mistake in the hardware readout code or a mistake in the
16417 * watermark calculations for a given platform. Raise a WARN
16418 * so that this is noticeable.
16419 *
16420 * If this actually happens, we'll have to just leave the
16421 * BIOS-programmed watermarks untouched and hope for the best.
16422 */
16423 WARN(true, "Could not determine valid watermarks for inherited state\n");
b9a1b717 16424 goto put_state;
d93c0372
MR
16425 }
16426
16427 /* Write calculated watermark values back */
d93c0372
MR
16428 for_each_crtc_in_state(state, crtc, cstate, i) {
16429 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
16430
ed4a6a7c 16431 cs->wm.need_postvbl_update = true;
ccf010fb 16432 dev_priv->display.optimize_watermarks(intel_state, cs);
d93c0372
MR
16433 }
16434
b9a1b717 16435put_state:
0853695c 16436 drm_atomic_state_put(state);
0cd1262d 16437fail:
d93c0372
MR
16438 drm_modeset_drop_locks(&ctx);
16439 drm_modeset_acquire_fini(&ctx);
16440}
16441
b079bd17 16442int intel_modeset_init(struct drm_device *dev)
79e53945 16443{
72e96d64
JL
16444 struct drm_i915_private *dev_priv = to_i915(dev);
16445 struct i915_ggtt *ggtt = &dev_priv->ggtt;
8cc87b75 16446 enum pipe pipe;
46f297fb 16447 struct intel_crtc *crtc;
79e53945
JB
16448
16449 drm_mode_config_init(dev);
16450
16451 dev->mode_config.min_width = 0;
16452 dev->mode_config.min_height = 0;
16453
019d96cb
DA
16454 dev->mode_config.preferred_depth = 24;
16455 dev->mode_config.prefer_shadow = 1;
16456
25bab385
TU
16457 dev->mode_config.allow_fb_modifiers = true;
16458
e6ecefaa 16459 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 16460
b690e96c
JB
16461 intel_init_quirks(dev);
16462
62d75df7 16463 intel_init_pm(dev_priv);
1fa61106 16464
b7f05d4a 16465 if (INTEL_INFO(dev_priv)->num_pipes == 0)
b079bd17 16466 return 0;
e3c74757 16467
69f92f67
LW
16468 /*
16469 * There may be no VBT; and if the BIOS enabled SSC we can
16470 * just keep using it to avoid unnecessary flicker. Whereas if the
16471 * BIOS isn't using it, don't assume it will work even if the VBT
16472 * indicates as much.
16473 */
6e266956 16474 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
69f92f67
LW
16475 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
16476 DREF_SSC1_ENABLE);
16477
16478 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
16479 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
16480 bios_lvds_use_ssc ? "en" : "dis",
16481 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
16482 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
16483 }
16484 }
16485
5db94019 16486 if (IS_GEN2(dev_priv)) {
a6c45cf0
CW
16487 dev->mode_config.max_width = 2048;
16488 dev->mode_config.max_height = 2048;
5db94019 16489 } else if (IS_GEN3(dev_priv)) {
5e4d6fa7
KP
16490 dev->mode_config.max_width = 4096;
16491 dev->mode_config.max_height = 4096;
79e53945 16492 } else {
a6c45cf0
CW
16493 dev->mode_config.max_width = 8192;
16494 dev->mode_config.max_height = 8192;
79e53945 16495 }
068be561 16496
50a0bc90
TU
16497 if (IS_845G(dev_priv) || IS_I865G(dev_priv)) {
16498 dev->mode_config.cursor_width = IS_845G(dev_priv) ? 64 : 512;
dc41c154 16499 dev->mode_config.cursor_height = 1023;
5db94019 16500 } else if (IS_GEN2(dev_priv)) {
068be561
DL
16501 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
16502 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
16503 } else {
16504 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
16505 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
16506 }
16507
72e96d64 16508 dev->mode_config.fb_base = ggtt->mappable_base;
79e53945 16509
28c97730 16510 DRM_DEBUG_KMS("%d display pipe%s available.\n",
b7f05d4a
TU
16511 INTEL_INFO(dev_priv)->num_pipes,
16512 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
79e53945 16513
055e393f 16514 for_each_pipe(dev_priv, pipe) {
b079bd17
VS
16515 int ret;
16516
5ab0d85b 16517 ret = intel_crtc_init(dev_priv, pipe);
b079bd17
VS
16518 if (ret) {
16519 drm_mode_config_cleanup(dev);
16520 return ret;
16521 }
79e53945
JB
16522 }
16523
bfa7df01 16524 intel_update_czclk(dev_priv);
4c75b940 16525 intel_update_cdclk(dev_priv);
bfa7df01 16526
e72f9fbf 16527 intel_shared_dpll_init(dev);
ee7b9f93 16528
b2045352 16529 if (dev_priv->max_cdclk_freq == 0)
4c75b940 16530 intel_update_max_cdclk(dev_priv);
b2045352 16531
9cce37f4
JB
16532 /* Just disable it once at startup */
16533 i915_disable_vga(dev);
79e53945 16534 intel_setup_outputs(dev);
11be49eb 16535
6e9f798d 16536 drm_modeset_lock_all(dev);
043e9bda 16537 intel_modeset_setup_hw_state(dev);
6e9f798d 16538 drm_modeset_unlock_all(dev);
46f297fb 16539
d3fcc808 16540 for_each_intel_crtc(dev, crtc) {
eeebeac5
ML
16541 struct intel_initial_plane_config plane_config = {};
16542
46f297fb
JB
16543 if (!crtc->active)
16544 continue;
16545
46f297fb 16546 /*
46f297fb
JB
16547 * Note that reserving the BIOS fb up front prevents us
16548 * from stuffing other stolen allocations like the ring
16549 * on top. This prevents some ugliness at boot time, and
16550 * can even allow for smooth boot transitions if the BIOS
16551 * fb is large enough for the active pipe configuration.
16552 */
eeebeac5
ML
16553 dev_priv->display.get_initial_plane_config(crtc,
16554 &plane_config);
16555
16556 /*
16557 * If the fb is shared between multiple heads, we'll
16558 * just get the first one.
16559 */
16560 intel_find_initial_plane_obj(crtc, &plane_config);
46f297fb 16561 }
d93c0372
MR
16562
16563 /*
16564 * Make sure hardware watermarks really match the state we read out.
16565 * Note that we need to do this after reconstructing the BIOS fb's
16566 * since the watermark calculation done here will use pstate->fb.
16567 */
16568 sanitize_watermarks(dev);
b079bd17
VS
16569
16570 return 0;
2c7111db
CW
16571}
16572
7fad798e
DV
16573static void intel_enable_pipe_a(struct drm_device *dev)
16574{
16575 struct intel_connector *connector;
16576 struct drm_connector *crt = NULL;
16577 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 16578 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
16579
16580 /* We can't just switch on the pipe A, we need to set things up with a
16581 * proper mode and output configuration. As a gross hack, enable pipe A
16582 * by enabling the load detect pipe once. */
3a3371ff 16583 for_each_intel_connector(dev, connector) {
7fad798e
DV
16584 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
16585 crt = &connector->base;
16586 break;
16587 }
16588 }
16589
16590 if (!crt)
16591 return;
16592
208bf9fd 16593 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
49172fee 16594 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
7fad798e
DV
16595}
16596
fa555837
DV
16597static bool
16598intel_check_plane_mapping(struct intel_crtc *crtc)
16599{
b7f05d4a 16600 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
649636ef 16601 u32 val;
fa555837 16602
b7f05d4a 16603 if (INTEL_INFO(dev_priv)->num_pipes == 1)
fa555837
DV
16604 return true;
16605
649636ef 16606 val = I915_READ(DSPCNTR(!crtc->plane));
fa555837
DV
16607
16608 if ((val & DISPLAY_PLANE_ENABLE) &&
16609 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
16610 return false;
16611
16612 return true;
16613}
16614
02e93c35
VS
16615static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
16616{
16617 struct drm_device *dev = crtc->base.dev;
16618 struct intel_encoder *encoder;
16619
16620 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
16621 return true;
16622
16623 return false;
16624}
16625
496b0fc3
ML
16626static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
16627{
16628 struct drm_device *dev = encoder->base.dev;
16629 struct intel_connector *connector;
16630
16631 for_each_connector_on_encoder(dev, &encoder->base, connector)
16632 return connector;
16633
16634 return NULL;
16635}
16636
a168f5b3
VS
16637static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
16638 enum transcoder pch_transcoder)
16639{
16640 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
16641 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == TRANSCODER_A);
16642}
16643
24929352
DV
16644static void intel_sanitize_crtc(struct intel_crtc *crtc)
16645{
16646 struct drm_device *dev = crtc->base.dev;
fac5e23e 16647 struct drm_i915_private *dev_priv = to_i915(dev);
4d1de975 16648 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
24929352 16649
24929352 16650 /* Clear any frame start delays used for debugging left by the BIOS */
4d1de975
JN
16651 if (!transcoder_is_dsi(cpu_transcoder)) {
16652 i915_reg_t reg = PIPECONF(cpu_transcoder);
16653
16654 I915_WRITE(reg,
16655 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
16656 }
24929352 16657
d3eaf884 16658 /* restore vblank interrupts to correct state */
9625604c 16659 drm_crtc_vblank_reset(&crtc->base);
d297e103 16660 if (crtc->active) {
f9cd7b88
VS
16661 struct intel_plane *plane;
16662
9625604c 16663 drm_crtc_vblank_on(&crtc->base);
f9cd7b88
VS
16664
16665 /* Disable everything but the primary plane */
16666 for_each_intel_plane_on_crtc(dev, crtc, plane) {
16667 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
16668 continue;
16669
16670 plane->disable_plane(&plane->base, &crtc->base);
16671 }
9625604c 16672 }
d3eaf884 16673
24929352 16674 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
16675 * disable the crtc (and hence change the state) if it is wrong. Note
16676 * that gen4+ has a fixed plane -> pipe mapping. */
16677 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
16678 bool plane;
16679
78108b7c
VS
16680 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
16681 crtc->base.base.id, crtc->base.name);
24929352
DV
16682
16683 /* Pipe has the wrong plane attached and the plane is active.
16684 * Temporarily change the plane mapping and disable everything
16685 * ... */
16686 plane = crtc->plane;
936e71e3 16687 to_intel_plane_state(crtc->base.primary->state)->base.visible = true;
24929352 16688 crtc->plane = !plane;
b17d48e2 16689 intel_crtc_disable_noatomic(&crtc->base);
24929352 16690 crtc->plane = plane;
24929352 16691 }
24929352 16692
7fad798e
DV
16693 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
16694 crtc->pipe == PIPE_A && !crtc->active) {
16695 /* BIOS forgot to enable pipe A, this mostly happens after
16696 * resume. Force-enable the pipe to fix this, the update_dpms
16697 * call below we restore the pipe to the right state, but leave
16698 * the required bits on. */
16699 intel_enable_pipe_a(dev);
16700 }
16701
24929352
DV
16702 /* Adjust the state of the output pipe according to whether we
16703 * have active connectors/encoders. */
842e0307 16704 if (crtc->active && !intel_crtc_has_encoders(crtc))
b17d48e2 16705 intel_crtc_disable_noatomic(&crtc->base);
24929352 16706
49cff963 16707 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
4cc31489
DV
16708 /*
16709 * We start out with underrun reporting disabled to avoid races.
16710 * For correct bookkeeping mark this on active crtcs.
16711 *
c5ab3bc0
DV
16712 * Also on gmch platforms we dont have any hardware bits to
16713 * disable the underrun reporting. Which means we need to start
16714 * out with underrun reporting disabled also on inactive pipes,
16715 * since otherwise we'll complain about the garbage we read when
16716 * e.g. coming up after runtime pm.
16717 *
4cc31489
DV
16718 * No protection against concurrent access is required - at
16719 * worst a fifo underrun happens which also sets this to false.
16720 */
16721 crtc->cpu_fifo_underrun_disabled = true;
a168f5b3
VS
16722 /*
16723 * We track the PCH trancoder underrun reporting state
16724 * within the crtc. With crtc for pipe A housing the underrun
16725 * reporting state for PCH transcoder A, crtc for pipe B housing
16726 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
16727 * and marking underrun reporting as disabled for the non-existing
16728 * PCH transcoders B and C would prevent enabling the south
16729 * error interrupt (see cpt_can_enable_serr_int()).
16730 */
16731 if (has_pch_trancoder(dev_priv, (enum transcoder)crtc->pipe))
16732 crtc->pch_fifo_underrun_disabled = true;
4cc31489 16733 }
24929352
DV
16734}
16735
16736static void intel_sanitize_encoder(struct intel_encoder *encoder)
16737{
16738 struct intel_connector *connector;
24929352
DV
16739
16740 /* We need to check both for a crtc link (meaning that the
16741 * encoder is active and trying to read from a pipe) and the
16742 * pipe itself being active. */
16743 bool has_active_crtc = encoder->base.crtc &&
16744 to_intel_crtc(encoder->base.crtc)->active;
16745
496b0fc3
ML
16746 connector = intel_encoder_find_connector(encoder);
16747 if (connector && !has_active_crtc) {
24929352
DV
16748 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
16749 encoder->base.base.id,
8e329a03 16750 encoder->base.name);
24929352
DV
16751
16752 /* Connector is active, but has no active pipe. This is
16753 * fallout from our resume register restoring. Disable
16754 * the encoder manually again. */
16755 if (encoder->base.crtc) {
fd6bbda9
ML
16756 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
16757
24929352
DV
16758 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
16759 encoder->base.base.id,
8e329a03 16760 encoder->base.name);
fd6bbda9 16761 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
a62d1497 16762 if (encoder->post_disable)
fd6bbda9 16763 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
24929352 16764 }
7f1950fb 16765 encoder->base.crtc = NULL;
24929352
DV
16766
16767 /* Inconsistent output/port/pipe state happens presumably due to
16768 * a bug in one of the get_hw_state functions. Or someplace else
16769 * in our code, like the register restore mess on resume. Clamp
16770 * things to off as a safer default. */
fd6bbda9
ML
16771
16772 connector->base.dpms = DRM_MODE_DPMS_OFF;
16773 connector->base.encoder = NULL;
24929352
DV
16774 }
16775 /* Enabled encoders without active connectors will be fixed in
16776 * the crtc fixup. */
16777}
16778
04098753 16779void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f 16780{
fac5e23e 16781 struct drm_i915_private *dev_priv = to_i915(dev);
920a14b2 16782 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
0fde901f 16783
04098753
ID
16784 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
16785 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
16786 i915_disable_vga(dev);
16787 }
16788}
16789
16790void i915_redisable_vga(struct drm_device *dev)
16791{
fac5e23e 16792 struct drm_i915_private *dev_priv = to_i915(dev);
04098753 16793
8dc8a27c
PZ
16794 /* This function can be called both from intel_modeset_setup_hw_state or
16795 * at a very early point in our resume sequence, where the power well
16796 * structures are not yet restored. Since this function is at a very
16797 * paranoid "someone might have enabled VGA while we were not looking"
16798 * level, just check if the power well is enabled instead of trying to
16799 * follow the "don't touch the power well if we don't need it" policy
16800 * the rest of the driver uses. */
6392f847 16801 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
16802 return;
16803
04098753 16804 i915_redisable_vga_power_on(dev);
6392f847
ID
16805
16806 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
0fde901f
KM
16807}
16808
f9cd7b88 16809static bool primary_get_hw_state(struct intel_plane *plane)
98ec7739 16810{
f9cd7b88 16811 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
98ec7739 16812
f9cd7b88 16813 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
d032ffa0
ML
16814}
16815
f9cd7b88
VS
16816/* FIXME read out full plane state for all planes */
16817static void readout_plane_state(struct intel_crtc *crtc)
d032ffa0 16818{
b26d3ea3 16819 struct drm_plane *primary = crtc->base.primary;
f9cd7b88 16820 struct intel_plane_state *plane_state =
b26d3ea3 16821 to_intel_plane_state(primary->state);
d032ffa0 16822
936e71e3 16823 plane_state->base.visible = crtc->active &&
b26d3ea3
ML
16824 primary_get_hw_state(to_intel_plane(primary));
16825
936e71e3 16826 if (plane_state->base.visible)
b26d3ea3 16827 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
98ec7739
VS
16828}
16829
30e984df 16830static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352 16831{
fac5e23e 16832 struct drm_i915_private *dev_priv = to_i915(dev);
24929352 16833 enum pipe pipe;
24929352
DV
16834 struct intel_crtc *crtc;
16835 struct intel_encoder *encoder;
16836 struct intel_connector *connector;
5358901f 16837 int i;
24929352 16838
565602d7
ML
16839 dev_priv->active_crtcs = 0;
16840
d3fcc808 16841 for_each_intel_crtc(dev, crtc) {
565602d7
ML
16842 struct intel_crtc_state *crtc_state = crtc->config;
16843 int pixclk = 0;
3b117c8f 16844
ec2dc6a0 16845 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
565602d7
ML
16846 memset(crtc_state, 0, sizeof(*crtc_state));
16847 crtc_state->base.crtc = &crtc->base;
24929352 16848
565602d7
ML
16849 crtc_state->base.active = crtc_state->base.enable =
16850 dev_priv->display.get_pipe_config(crtc, crtc_state);
16851
16852 crtc->base.enabled = crtc_state->base.enable;
16853 crtc->active = crtc_state->base.active;
16854
16855 if (crtc_state->base.active) {
16856 dev_priv->active_crtcs |= 1 << crtc->pipe;
16857
c89e39f3 16858 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv))
565602d7 16859 pixclk = ilk_pipe_pixel_rate(crtc_state);
9558d15d 16860 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
565602d7
ML
16861 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
16862 else
16863 WARN_ON(dev_priv->display.modeset_calc_cdclk);
9558d15d
VS
16864
16865 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
16866 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
16867 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
565602d7
ML
16868 }
16869
16870 dev_priv->min_pixclk[crtc->pipe] = pixclk;
b70709a6 16871
f9cd7b88 16872 readout_plane_state(crtc);
24929352 16873
78108b7c
VS
16874 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
16875 crtc->base.base.id, crtc->base.name,
24929352
DV
16876 crtc->active ? "enabled" : "disabled");
16877 }
16878
5358901f
DV
16879 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16880 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
16881
2edd6443
ACO
16882 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
16883 &pll->config.hw_state);
3e369b76 16884 pll->config.crtc_mask = 0;
d3fcc808 16885 for_each_intel_crtc(dev, crtc) {
2dd66ebd 16886 if (crtc->active && crtc->config->shared_dpll == pll)
3e369b76 16887 pll->config.crtc_mask |= 1 << crtc->pipe;
5358901f 16888 }
2dd66ebd 16889 pll->active_mask = pll->config.crtc_mask;
5358901f 16890
1e6f2ddc 16891 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 16892 pll->name, pll->config.crtc_mask, pll->on);
5358901f
DV
16893 }
16894
b2784e15 16895 for_each_intel_encoder(dev, encoder) {
24929352
DV
16896 pipe = 0;
16897
16898 if (encoder->get_hw_state(encoder, &pipe)) {
98187836 16899 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
e2af48c6 16900
045ac3b5 16901 encoder->base.crtc = &crtc->base;
253c84c8 16902 crtc->config->output_types |= 1 << encoder->type;
6e3c9717 16903 encoder->get_config(encoder, crtc->config);
24929352
DV
16904 } else {
16905 encoder->base.crtc = NULL;
16906 }
16907
6f2bcceb 16908 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 16909 encoder->base.base.id,
8e329a03 16910 encoder->base.name,
24929352 16911 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 16912 pipe_name(pipe));
24929352
DV
16913 }
16914
3a3371ff 16915 for_each_intel_connector(dev, connector) {
24929352
DV
16916 if (connector->get_hw_state(connector)) {
16917 connector->base.dpms = DRM_MODE_DPMS_ON;
2aa974c9
ML
16918
16919 encoder = connector->encoder;
16920 connector->base.encoder = &encoder->base;
16921
16922 if (encoder->base.crtc &&
16923 encoder->base.crtc->state->active) {
16924 /*
16925 * This has to be done during hardware readout
16926 * because anything calling .crtc_disable may
16927 * rely on the connector_mask being accurate.
16928 */
16929 encoder->base.crtc->state->connector_mask |=
16930 1 << drm_connector_index(&connector->base);
e87a52b3
ML
16931 encoder->base.crtc->state->encoder_mask |=
16932 1 << drm_encoder_index(&encoder->base);
2aa974c9
ML
16933 }
16934
24929352
DV
16935 } else {
16936 connector->base.dpms = DRM_MODE_DPMS_OFF;
16937 connector->base.encoder = NULL;
16938 }
16939 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
16940 connector->base.base.id,
c23cc417 16941 connector->base.name,
24929352
DV
16942 connector->base.encoder ? "enabled" : "disabled");
16943 }
7f4c6284
VS
16944
16945 for_each_intel_crtc(dev, crtc) {
16946 crtc->base.hwmode = crtc->config->base.adjusted_mode;
16947
16948 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
16949 if (crtc->base.state->active) {
16950 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
16951 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
16952 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
16953
16954 /*
16955 * The initial mode needs to be set in order to keep
16956 * the atomic core happy. It wants a valid mode if the
16957 * crtc's enabled, so we do the above call.
16958 *
16959 * At this point some state updated by the connectors
16960 * in their ->detect() callback has not run yet, so
16961 * no recalculation can be done yet.
16962 *
16963 * Even if we could do a recalculation and modeset
16964 * right now it would cause a double modeset if
16965 * fbdev or userspace chooses a different initial mode.
16966 *
16967 * If that happens, someone indicated they wanted a
16968 * mode change, which means it's safe to do a full
16969 * recalculation.
16970 */
16971 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
9eca6832
VS
16972
16973 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
16974 update_scanline_offset(crtc);
7f4c6284 16975 }
e3b247da
VS
16976
16977 intel_pipe_config_sanity_check(dev_priv, crtc->config);
7f4c6284 16978 }
30e984df
DV
16979}
16980
043e9bda
ML
16981/* Scan out the current hw modeset state,
16982 * and sanitizes it to the current state
16983 */
16984static void
16985intel_modeset_setup_hw_state(struct drm_device *dev)
30e984df 16986{
fac5e23e 16987 struct drm_i915_private *dev_priv = to_i915(dev);
30e984df 16988 enum pipe pipe;
30e984df
DV
16989 struct intel_crtc *crtc;
16990 struct intel_encoder *encoder;
35c95375 16991 int i;
30e984df
DV
16992
16993 intel_modeset_readout_hw_state(dev);
24929352
DV
16994
16995 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 16996 for_each_intel_encoder(dev, encoder) {
24929352
DV
16997 intel_sanitize_encoder(encoder);
16998 }
16999
055e393f 17000 for_each_pipe(dev_priv, pipe) {
98187836 17001 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
e2af48c6 17002
24929352 17003 intel_sanitize_crtc(crtc);
6e3c9717
ACO
17004 intel_dump_pipe_config(crtc, crtc->config,
17005 "[setup_hw_state]");
24929352 17006 }
9a935856 17007
d29b2f9d
ACO
17008 intel_modeset_update_connector_atomic_state(dev);
17009
35c95375
DV
17010 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
17011 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
17012
2dd66ebd 17013 if (!pll->on || pll->active_mask)
35c95375
DV
17014 continue;
17015
17016 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
17017
2edd6443 17018 pll->funcs.disable(dev_priv, pll);
35c95375
DV
17019 pll->on = false;
17020 }
17021
920a14b2 17022 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
6eb1a681 17023 vlv_wm_get_hw_state(dev);
5db94019 17024 else if (IS_GEN9(dev_priv))
3078999f 17025 skl_wm_get_hw_state(dev);
6e266956 17026 else if (HAS_PCH_SPLIT(dev_priv))
243e6a44 17027 ilk_wm_get_hw_state(dev);
292b990e
ML
17028
17029 for_each_intel_crtc(dev, crtc) {
17030 unsigned long put_domains;
17031
74bff5f9 17032 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
292b990e
ML
17033 if (WARN_ON(put_domains))
17034 modeset_put_power_domains(dev_priv, put_domains);
17035 }
17036 intel_display_set_init_power(dev_priv, false);
010cf73d
PZ
17037
17038 intel_fbc_init_pipe_state(dev_priv);
043e9bda 17039}
7d0bc1ea 17040
043e9bda
ML
17041void intel_display_resume(struct drm_device *dev)
17042{
e2c8b870
ML
17043 struct drm_i915_private *dev_priv = to_i915(dev);
17044 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
17045 struct drm_modeset_acquire_ctx ctx;
043e9bda 17046 int ret;
f30da187 17047
e2c8b870 17048 dev_priv->modeset_restore_state = NULL;
73974893
ML
17049 if (state)
17050 state->acquire_ctx = &ctx;
043e9bda 17051
ea49c9ac
ML
17052 /*
17053 * This is a cludge because with real atomic modeset mode_config.mutex
17054 * won't be taken. Unfortunately some probed state like
17055 * audio_codec_enable is still protected by mode_config.mutex, so lock
17056 * it here for now.
17057 */
17058 mutex_lock(&dev->mode_config.mutex);
e2c8b870 17059 drm_modeset_acquire_init(&ctx, 0);
043e9bda 17060
73974893
ML
17061 while (1) {
17062 ret = drm_modeset_lock_all_ctx(dev, &ctx);
17063 if (ret != -EDEADLK)
17064 break;
043e9bda 17065
e2c8b870 17066 drm_modeset_backoff(&ctx);
e2c8b870 17067 }
043e9bda 17068
73974893
ML
17069 if (!ret)
17070 ret = __intel_display_resume(dev, state);
17071
e2c8b870
ML
17072 drm_modeset_drop_locks(&ctx);
17073 drm_modeset_acquire_fini(&ctx);
ea49c9ac 17074 mutex_unlock(&dev->mode_config.mutex);
043e9bda 17075
0853695c 17076 if (ret)
e2c8b870 17077 DRM_ERROR("Restoring old state failed with %i\n", ret);
0853695c 17078 drm_atomic_state_put(state);
2c7111db
CW
17079}
17080
17081void intel_modeset_gem_init(struct drm_device *dev)
17082{
dc97997a 17083 struct drm_i915_private *dev_priv = to_i915(dev);
484b41dd 17084 struct drm_crtc *c;
2ff8fde1 17085 struct drm_i915_gem_object *obj;
484b41dd 17086
dc97997a 17087 intel_init_gt_powersave(dev_priv);
ae48434c 17088
1833b134 17089 intel_modeset_init_hw(dev);
02e792fb 17090
1ee8da6d 17091 intel_setup_overlay(dev_priv);
484b41dd
JB
17092
17093 /*
17094 * Make sure any fbs we allocated at startup are properly
17095 * pinned & fenced. When we do the allocation it's too early
17096 * for this.
17097 */
70e1e0ec 17098 for_each_crtc(dev, c) {
058d88c4
CW
17099 struct i915_vma *vma;
17100
2ff8fde1
MR
17101 obj = intel_fb_obj(c->primary->fb);
17102 if (obj == NULL)
484b41dd
JB
17103 continue;
17104
e0d6149b 17105 mutex_lock(&dev->struct_mutex);
058d88c4 17106 vma = intel_pin_and_fence_fb_obj(c->primary->fb,
3465c580 17107 c->primary->state->rotation);
e0d6149b 17108 mutex_unlock(&dev->struct_mutex);
058d88c4 17109 if (IS_ERR(vma)) {
484b41dd
JB
17110 DRM_ERROR("failed to pin boot fb on pipe %d\n",
17111 to_intel_crtc(c)->pipe);
66e514c1 17112 drm_framebuffer_unreference(c->primary->fb);
5a21b665 17113 c->primary->fb = NULL;
36750f28 17114 c->primary->crtc = c->primary->state->crtc = NULL;
5a21b665 17115 update_state_fb(c->primary);
36750f28 17116 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
484b41dd
JB
17117 }
17118 }
1ebaa0b9
CW
17119}
17120
17121int intel_connector_register(struct drm_connector *connector)
17122{
17123 struct intel_connector *intel_connector = to_intel_connector(connector);
17124 int ret;
17125
17126 ret = intel_backlight_device_register(intel_connector);
17127 if (ret)
17128 goto err;
17129
17130 return 0;
0962c3c9 17131
1ebaa0b9
CW
17132err:
17133 return ret;
79e53945
JB
17134}
17135
c191eca1 17136void intel_connector_unregister(struct drm_connector *connector)
4932e2c3 17137{
e63d87c0 17138 struct intel_connector *intel_connector = to_intel_connector(connector);
4932e2c3 17139
e63d87c0 17140 intel_backlight_device_unregister(intel_connector);
4932e2c3 17141 intel_panel_destroy_backlight(connector);
4932e2c3
ID
17142}
17143
79e53945
JB
17144void intel_modeset_cleanup(struct drm_device *dev)
17145{
fac5e23e 17146 struct drm_i915_private *dev_priv = to_i915(dev);
652c393a 17147
dc97997a 17148 intel_disable_gt_powersave(dev_priv);
2eb5252e 17149
fd0c0642
DV
17150 /*
17151 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 17152 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
17153 * experience fancy races otherwise.
17154 */
2aeb7d3a 17155 intel_irq_uninstall(dev_priv);
eb21b92b 17156
fd0c0642
DV
17157 /*
17158 * Due to the hpd irq storm handling the hotplug work can re-arm the
17159 * poll handlers. Hence disable polling after hpd handling is shut down.
17160 */
f87ea761 17161 drm_kms_helper_poll_fini(dev);
fd0c0642 17162
723bfd70
JB
17163 intel_unregister_dsm_handler();
17164
c937ab3e 17165 intel_fbc_global_disable(dev_priv);
69341a5e 17166
1630fe75
CW
17167 /* flush any delayed tasks or pending work */
17168 flush_scheduled_work();
17169
79e53945 17170 drm_mode_config_cleanup(dev);
4d7bb011 17171
1ee8da6d 17172 intel_cleanup_overlay(dev_priv);
ae48434c 17173
dc97997a 17174 intel_cleanup_gt_powersave(dev_priv);
f5949141
DV
17175
17176 intel_teardown_gmbus(dev);
79e53945
JB
17177}
17178
df0e9248
CW
17179void intel_connector_attach_encoder(struct intel_connector *connector,
17180 struct intel_encoder *encoder)
17181{
17182 connector->encoder = encoder;
17183 drm_mode_connector_attach_encoder(&connector->base,
17184 &encoder->base);
79e53945 17185}
28d52043
DA
17186
17187/*
17188 * set vga decode state - true == enable VGA decode
17189 */
17190int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
17191{
fac5e23e 17192 struct drm_i915_private *dev_priv = to_i915(dev);
a885b3cc 17193 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
17194 u16 gmch_ctrl;
17195
75fa041d
CW
17196 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
17197 DRM_ERROR("failed to read control word\n");
17198 return -EIO;
17199 }
17200
c0cc8a55
CW
17201 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
17202 return 0;
17203
28d52043
DA
17204 if (state)
17205 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
17206 else
17207 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
17208
17209 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
17210 DRM_ERROR("failed to write control word\n");
17211 return -EIO;
17212 }
17213
28d52043
DA
17214 return 0;
17215}
c4a1d9e4 17216
98a2f411
CW
17217#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
17218
c4a1d9e4 17219struct intel_display_error_state {
ff57f1b0
PZ
17220
17221 u32 power_well_driver;
17222
63b66e5b
CW
17223 int num_transcoders;
17224
c4a1d9e4
CW
17225 struct intel_cursor_error_state {
17226 u32 control;
17227 u32 position;
17228 u32 base;
17229 u32 size;
52331309 17230 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
17231
17232 struct intel_pipe_error_state {
ddf9c536 17233 bool power_domain_on;
c4a1d9e4 17234 u32 source;
f301b1e1 17235 u32 stat;
52331309 17236 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
17237
17238 struct intel_plane_error_state {
17239 u32 control;
17240 u32 stride;
17241 u32 size;
17242 u32 pos;
17243 u32 addr;
17244 u32 surface;
17245 u32 tile_offset;
52331309 17246 } plane[I915_MAX_PIPES];
63b66e5b
CW
17247
17248 struct intel_transcoder_error_state {
ddf9c536 17249 bool power_domain_on;
63b66e5b
CW
17250 enum transcoder cpu_transcoder;
17251
17252 u32 conf;
17253
17254 u32 htotal;
17255 u32 hblank;
17256 u32 hsync;
17257 u32 vtotal;
17258 u32 vblank;
17259 u32 vsync;
17260 } transcoder[4];
c4a1d9e4
CW
17261};
17262
17263struct intel_display_error_state *
c033666a 17264intel_display_capture_error_state(struct drm_i915_private *dev_priv)
c4a1d9e4 17265{
c4a1d9e4 17266 struct intel_display_error_state *error;
63b66e5b
CW
17267 int transcoders[] = {
17268 TRANSCODER_A,
17269 TRANSCODER_B,
17270 TRANSCODER_C,
17271 TRANSCODER_EDP,
17272 };
c4a1d9e4
CW
17273 int i;
17274
c033666a 17275 if (INTEL_INFO(dev_priv)->num_pipes == 0)
63b66e5b
CW
17276 return NULL;
17277
9d1cb914 17278 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
17279 if (error == NULL)
17280 return NULL;
17281
c033666a 17282 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
ff57f1b0
PZ
17283 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
17284
055e393f 17285 for_each_pipe(dev_priv, i) {
ddf9c536 17286 error->pipe[i].power_domain_on =
f458ebbc
DV
17287 __intel_display_power_is_enabled(dev_priv,
17288 POWER_DOMAIN_PIPE(i));
ddf9c536 17289 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
17290 continue;
17291
5efb3e28
VS
17292 error->cursor[i].control = I915_READ(CURCNTR(i));
17293 error->cursor[i].position = I915_READ(CURPOS(i));
17294 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
17295
17296 error->plane[i].control = I915_READ(DSPCNTR(i));
17297 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
c033666a 17298 if (INTEL_GEN(dev_priv) <= 3) {
51889b35 17299 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
17300 error->plane[i].pos = I915_READ(DSPPOS(i));
17301 }
c033666a 17302 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
ca291363 17303 error->plane[i].addr = I915_READ(DSPADDR(i));
c033666a 17304 if (INTEL_GEN(dev_priv) >= 4) {
c4a1d9e4
CW
17305 error->plane[i].surface = I915_READ(DSPSURF(i));
17306 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
17307 }
17308
c4a1d9e4 17309 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 17310
c033666a 17311 if (HAS_GMCH_DISPLAY(dev_priv))
f301b1e1 17312 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
17313 }
17314
4d1de975 17315 /* Note: this does not include DSI transcoders. */
c033666a 17316 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
2d1fe073 17317 if (HAS_DDI(dev_priv))
63b66e5b
CW
17318 error->num_transcoders++; /* Account for eDP. */
17319
17320 for (i = 0; i < error->num_transcoders; i++) {
17321 enum transcoder cpu_transcoder = transcoders[i];
17322
ddf9c536 17323 error->transcoder[i].power_domain_on =
f458ebbc 17324 __intel_display_power_is_enabled(dev_priv,
38cc1daf 17325 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 17326 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
17327 continue;
17328
63b66e5b
CW
17329 error->transcoder[i].cpu_transcoder = cpu_transcoder;
17330
17331 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
17332 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
17333 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
17334 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
17335 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
17336 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
17337 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
17338 }
17339
17340 return error;
17341}
17342
edc3d884
MK
17343#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
17344
c4a1d9e4 17345void
edc3d884 17346intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
17347 struct drm_device *dev,
17348 struct intel_display_error_state *error)
17349{
fac5e23e 17350 struct drm_i915_private *dev_priv = to_i915(dev);
c4a1d9e4
CW
17351 int i;
17352
63b66e5b
CW
17353 if (!error)
17354 return;
17355
b7f05d4a 17356 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
8652744b 17357 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
edc3d884 17358 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 17359 error->power_well_driver);
055e393f 17360 for_each_pipe(dev_priv, i) {
edc3d884 17361 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536 17362 err_printf(m, " Power: %s\n",
87ad3212 17363 onoff(error->pipe[i].power_domain_on));
edc3d884 17364 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 17365 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
17366
17367 err_printf(m, "Plane [%d]:\n", i);
17368 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
17369 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 17370 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
17371 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
17372 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 17373 }
772c2a51 17374 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
edc3d884 17375 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 17376 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
17377 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
17378 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
17379 }
17380
edc3d884
MK
17381 err_printf(m, "Cursor [%d]:\n", i);
17382 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
17383 err_printf(m, " POS: %08x\n", error->cursor[i].position);
17384 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 17385 }
63b66e5b
CW
17386
17387 for (i = 0; i < error->num_transcoders; i++) {
da205630 17388 err_printf(m, "CPU transcoder: %s\n",
63b66e5b 17389 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536 17390 err_printf(m, " Power: %s\n",
87ad3212 17391 onoff(error->transcoder[i].power_domain_on));
63b66e5b
CW
17392 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
17393 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
17394 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
17395 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
17396 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
17397 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
17398 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
17399 }
c4a1d9e4 17400}
98a2f411
CW
17401
17402#endif