]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
drm/i915: Replace manual barrier() with READ_ONCE() in HWS accessor
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
db18b6a6 39#include "intel_dsi.h"
e5510fac 40#include "i915_trace.h"
319c1d42 41#include <drm/drm_atomic.h>
c196e1d6 42#include <drm/drm_atomic_helper.h>
760285e7
DH
43#include <drm/drm_dp_helper.h>
44#include <drm/drm_crtc_helper.h>
465c120c
MR
45#include <drm/drm_plane_helper.h>
46#include <drm/drm_rect.h>
c0f372b3 47#include <linux/dma_remapping.h>
fd8e058a
AG
48#include <linux/reservation.h>
49#include <linux/dma-buf.h>
79e53945 50
465c120c 51/* Primary plane formats for gen <= 3 */
568db4f2 52static const uint32_t i8xx_primary_formats[] = {
67fe7dc5
DL
53 DRM_FORMAT_C8,
54 DRM_FORMAT_RGB565,
465c120c 55 DRM_FORMAT_XRGB1555,
67fe7dc5 56 DRM_FORMAT_XRGB8888,
465c120c
MR
57};
58
59/* Primary plane formats for gen >= 4 */
568db4f2 60static const uint32_t i965_primary_formats[] = {
6c0fd451
DL
61 DRM_FORMAT_C8,
62 DRM_FORMAT_RGB565,
63 DRM_FORMAT_XRGB8888,
64 DRM_FORMAT_XBGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_XBGR2101010,
67};
68
69static const uint32_t skl_primary_formats[] = {
67fe7dc5
DL
70 DRM_FORMAT_C8,
71 DRM_FORMAT_RGB565,
72 DRM_FORMAT_XRGB8888,
465c120c 73 DRM_FORMAT_XBGR8888,
67fe7dc5 74 DRM_FORMAT_ARGB8888,
465c120c
MR
75 DRM_FORMAT_ABGR8888,
76 DRM_FORMAT_XRGB2101010,
465c120c 77 DRM_FORMAT_XBGR2101010,
ea916ea0
KM
78 DRM_FORMAT_YUYV,
79 DRM_FORMAT_YVYU,
80 DRM_FORMAT_UYVY,
81 DRM_FORMAT_VYUY,
465c120c
MR
82};
83
3d7d6510
MR
84/* Cursor formats */
85static const uint32_t intel_cursor_formats[] = {
86 DRM_FORMAT_ARGB8888,
87};
88
f1f644dc 89static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 90 struct intel_crtc_state *pipe_config);
18442d08 91static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 92 struct intel_crtc_state *pipe_config);
f1f644dc 93
eb1bfe80
JB
94static int intel_framebuffer_init(struct drm_device *dev,
95 struct intel_framebuffer *ifb,
96 struct drm_mode_fb_cmd2 *mode_cmd,
97 struct drm_i915_gem_object *obj);
5b18e57c
DV
98static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
99static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
bc58be60 100static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
29407aab 101static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
102 struct intel_link_m_n *m_n,
103 struct intel_link_m_n *m2_n2);
29407aab 104static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97 105static void haswell_set_pipeconf(struct drm_crtc *crtc);
391bf048 106static void haswell_set_pipemisc(struct drm_crtc *crtc);
d288f65f 107static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 108 const struct intel_crtc_state *pipe_config);
d288f65f 109static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 110 const struct intel_crtc_state *pipe_config);
613d2b27
ML
111static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
112static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
549e2bfb
CK
113static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
114 struct intel_crtc_state *crtc_state);
bfd16b2a
ML
115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
043e9bda 118static void intel_modeset_setup_hw_state(struct drm_device *dev);
2622a081 119static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
e7457a9a 120
79e53945 121typedef struct {
0206e353 122 int min, max;
79e53945
JB
123} intel_range_t;
124
125typedef struct {
0206e353
AJ
126 int dot_limit;
127 int p2_slow, p2_fast;
79e53945
JB
128} intel_p2_t;
129
d4906093
ML
130typedef struct intel_limit intel_limit_t;
131struct intel_limit {
0206e353
AJ
132 intel_range_t dot, vco, n, m, m1, m2, p, p1;
133 intel_p2_t p2;
d4906093 134};
79e53945 135
bfa7df01
VS
136/* returns HPLL frequency in kHz */
137static int valleyview_get_vco(struct drm_i915_private *dev_priv)
138{
139 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
140
141 /* Obtain SKU information */
142 mutex_lock(&dev_priv->sb_lock);
143 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
144 CCK_FUSE_HPLL_FREQ_MASK;
145 mutex_unlock(&dev_priv->sb_lock);
146
147 return vco_freq[hpll_freq] * 1000;
148}
149
c30fec65
VS
150int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
151 const char *name, u32 reg, int ref_freq)
bfa7df01
VS
152{
153 u32 val;
154 int divider;
155
bfa7df01
VS
156 mutex_lock(&dev_priv->sb_lock);
157 val = vlv_cck_read(dev_priv, reg);
158 mutex_unlock(&dev_priv->sb_lock);
159
160 divider = val & CCK_FREQUENCY_VALUES;
161
162 WARN((val & CCK_FREQUENCY_STATUS) !=
163 (divider << CCK_FREQUENCY_STATUS_SHIFT),
164 "%s change in progress\n", name);
165
c30fec65
VS
166 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
167}
168
169static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
170 const char *name, u32 reg)
171{
172 if (dev_priv->hpll_freq == 0)
173 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
174
175 return vlv_get_cck_clock(dev_priv, name, reg,
176 dev_priv->hpll_freq);
bfa7df01
VS
177}
178
e7dc33f3
VS
179static int
180intel_pch_rawclk(struct drm_i915_private *dev_priv)
d2acd215 181{
e7dc33f3
VS
182 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
183}
d2acd215 184
e7dc33f3
VS
185static int
186intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
187{
35d38d1f
VS
188 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
189 CCK_DISPLAY_REF_CLOCK_CONTROL);
d2acd215
DV
190}
191
e7dc33f3
VS
192static int
193intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
79e50a4f 194{
79e50a4f
JN
195 uint32_t clkcfg;
196
e7dc33f3 197 /* hrawclock is 1/4 the FSB frequency */
79e50a4f
JN
198 clkcfg = I915_READ(CLKCFG);
199 switch (clkcfg & CLKCFG_FSB_MASK) {
200 case CLKCFG_FSB_400:
e7dc33f3 201 return 100000;
79e50a4f 202 case CLKCFG_FSB_533:
e7dc33f3 203 return 133333;
79e50a4f 204 case CLKCFG_FSB_667:
e7dc33f3 205 return 166667;
79e50a4f 206 case CLKCFG_FSB_800:
e7dc33f3 207 return 200000;
79e50a4f 208 case CLKCFG_FSB_1067:
e7dc33f3 209 return 266667;
79e50a4f 210 case CLKCFG_FSB_1333:
e7dc33f3 211 return 333333;
79e50a4f
JN
212 /* these two are just a guess; one of them might be right */
213 case CLKCFG_FSB_1600:
214 case CLKCFG_FSB_1600_ALT:
e7dc33f3 215 return 400000;
79e50a4f 216 default:
e7dc33f3 217 return 133333;
79e50a4f
JN
218 }
219}
220
e7dc33f3
VS
221static void intel_update_rawclk(struct drm_i915_private *dev_priv)
222{
223 if (HAS_PCH_SPLIT(dev_priv))
224 dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
225 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
226 dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
227 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
228 dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
229 else
230 return; /* no rawclk on other platforms, or no need to know it */
231
232 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
233}
234
bfa7df01
VS
235static void intel_update_czclk(struct drm_i915_private *dev_priv)
236{
666a4537 237 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
bfa7df01
VS
238 return;
239
240 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
241 CCK_CZ_CLOCK_CONTROL);
242
243 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
244}
245
021357ac 246static inline u32 /* units of 100MHz */
21a727b3
VS
247intel_fdi_link_freq(struct drm_i915_private *dev_priv,
248 const struct intel_crtc_state *pipe_config)
021357ac 249{
21a727b3
VS
250 if (HAS_DDI(dev_priv))
251 return pipe_config->port_clock; /* SPLL */
252 else if (IS_GEN5(dev_priv))
253 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
e3b247da 254 else
21a727b3 255 return 270000;
021357ac
CW
256}
257
5d536e28 258static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 259 .dot = { .min = 25000, .max = 350000 },
9c333719 260 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 261 .n = { .min = 2, .max = 16 },
0206e353
AJ
262 .m = { .min = 96, .max = 140 },
263 .m1 = { .min = 18, .max = 26 },
264 .m2 = { .min = 6, .max = 16 },
265 .p = { .min = 4, .max = 128 },
266 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
267 .p2 = { .dot_limit = 165000,
268 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
269};
270
5d536e28
DV
271static const intel_limit_t intel_limits_i8xx_dvo = {
272 .dot = { .min = 25000, .max = 350000 },
9c333719 273 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 274 .n = { .min = 2, .max = 16 },
5d536e28
DV
275 .m = { .min = 96, .max = 140 },
276 .m1 = { .min = 18, .max = 26 },
277 .m2 = { .min = 6, .max = 16 },
278 .p = { .min = 4, .max = 128 },
279 .p1 = { .min = 2, .max = 33 },
280 .p2 = { .dot_limit = 165000,
281 .p2_slow = 4, .p2_fast = 4 },
282};
283
e4b36699 284static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 285 .dot = { .min = 25000, .max = 350000 },
9c333719 286 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 287 .n = { .min = 2, .max = 16 },
0206e353
AJ
288 .m = { .min = 96, .max = 140 },
289 .m1 = { .min = 18, .max = 26 },
290 .m2 = { .min = 6, .max = 16 },
291 .p = { .min = 4, .max = 128 },
292 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
293 .p2 = { .dot_limit = 165000,
294 .p2_slow = 14, .p2_fast = 7 },
e4b36699 295};
273e27ca 296
e4b36699 297static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
298 .dot = { .min = 20000, .max = 400000 },
299 .vco = { .min = 1400000, .max = 2800000 },
300 .n = { .min = 1, .max = 6 },
301 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
302 .m1 = { .min = 8, .max = 18 },
303 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
304 .p = { .min = 5, .max = 80 },
305 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
306 .p2 = { .dot_limit = 200000,
307 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
308};
309
310static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
311 .dot = { .min = 20000, .max = 400000 },
312 .vco = { .min = 1400000, .max = 2800000 },
313 .n = { .min = 1, .max = 6 },
314 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
315 .m1 = { .min = 8, .max = 18 },
316 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
317 .p = { .min = 7, .max = 98 },
318 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
319 .p2 = { .dot_limit = 112000,
320 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
321};
322
273e27ca 323
e4b36699 324static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
325 .dot = { .min = 25000, .max = 270000 },
326 .vco = { .min = 1750000, .max = 3500000},
327 .n = { .min = 1, .max = 4 },
328 .m = { .min = 104, .max = 138 },
329 .m1 = { .min = 17, .max = 23 },
330 .m2 = { .min = 5, .max = 11 },
331 .p = { .min = 10, .max = 30 },
332 .p1 = { .min = 1, .max = 3},
333 .p2 = { .dot_limit = 270000,
334 .p2_slow = 10,
335 .p2_fast = 10
044c7c41 336 },
e4b36699
KP
337};
338
339static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
340 .dot = { .min = 22000, .max = 400000 },
341 .vco = { .min = 1750000, .max = 3500000},
342 .n = { .min = 1, .max = 4 },
343 .m = { .min = 104, .max = 138 },
344 .m1 = { .min = 16, .max = 23 },
345 .m2 = { .min = 5, .max = 11 },
346 .p = { .min = 5, .max = 80 },
347 .p1 = { .min = 1, .max = 8},
348 .p2 = { .dot_limit = 165000,
349 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
350};
351
352static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
353 .dot = { .min = 20000, .max = 115000 },
354 .vco = { .min = 1750000, .max = 3500000 },
355 .n = { .min = 1, .max = 3 },
356 .m = { .min = 104, .max = 138 },
357 .m1 = { .min = 17, .max = 23 },
358 .m2 = { .min = 5, .max = 11 },
359 .p = { .min = 28, .max = 112 },
360 .p1 = { .min = 2, .max = 8 },
361 .p2 = { .dot_limit = 0,
362 .p2_slow = 14, .p2_fast = 14
044c7c41 363 },
e4b36699
KP
364};
365
366static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
367 .dot = { .min = 80000, .max = 224000 },
368 .vco = { .min = 1750000, .max = 3500000 },
369 .n = { .min = 1, .max = 3 },
370 .m = { .min = 104, .max = 138 },
371 .m1 = { .min = 17, .max = 23 },
372 .m2 = { .min = 5, .max = 11 },
373 .p = { .min = 14, .max = 42 },
374 .p1 = { .min = 2, .max = 6 },
375 .p2 = { .dot_limit = 0,
376 .p2_slow = 7, .p2_fast = 7
044c7c41 377 },
e4b36699
KP
378};
379
f2b115e6 380static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
381 .dot = { .min = 20000, .max = 400000},
382 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 383 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
384 .n = { .min = 3, .max = 6 },
385 .m = { .min = 2, .max = 256 },
273e27ca 386 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
387 .m1 = { .min = 0, .max = 0 },
388 .m2 = { .min = 0, .max = 254 },
389 .p = { .min = 5, .max = 80 },
390 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
391 .p2 = { .dot_limit = 200000,
392 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
393};
394
f2b115e6 395static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
396 .dot = { .min = 20000, .max = 400000 },
397 .vco = { .min = 1700000, .max = 3500000 },
398 .n = { .min = 3, .max = 6 },
399 .m = { .min = 2, .max = 256 },
400 .m1 = { .min = 0, .max = 0 },
401 .m2 = { .min = 0, .max = 254 },
402 .p = { .min = 7, .max = 112 },
403 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
404 .p2 = { .dot_limit = 112000,
405 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
406};
407
273e27ca
EA
408/* Ironlake / Sandybridge
409 *
410 * We calculate clock using (register_value + 2) for N/M1/M2, so here
411 * the range value for them is (actual_value - 2).
412 */
b91ad0ec 413static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
414 .dot = { .min = 25000, .max = 350000 },
415 .vco = { .min = 1760000, .max = 3510000 },
416 .n = { .min = 1, .max = 5 },
417 .m = { .min = 79, .max = 127 },
418 .m1 = { .min = 12, .max = 22 },
419 .m2 = { .min = 5, .max = 9 },
420 .p = { .min = 5, .max = 80 },
421 .p1 = { .min = 1, .max = 8 },
422 .p2 = { .dot_limit = 225000,
423 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
424};
425
b91ad0ec 426static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
427 .dot = { .min = 25000, .max = 350000 },
428 .vco = { .min = 1760000, .max = 3510000 },
429 .n = { .min = 1, .max = 3 },
430 .m = { .min = 79, .max = 118 },
431 .m1 = { .min = 12, .max = 22 },
432 .m2 = { .min = 5, .max = 9 },
433 .p = { .min = 28, .max = 112 },
434 .p1 = { .min = 2, .max = 8 },
435 .p2 = { .dot_limit = 225000,
436 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
437};
438
439static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
440 .dot = { .min = 25000, .max = 350000 },
441 .vco = { .min = 1760000, .max = 3510000 },
442 .n = { .min = 1, .max = 3 },
443 .m = { .min = 79, .max = 127 },
444 .m1 = { .min = 12, .max = 22 },
445 .m2 = { .min = 5, .max = 9 },
446 .p = { .min = 14, .max = 56 },
447 .p1 = { .min = 2, .max = 8 },
448 .p2 = { .dot_limit = 225000,
449 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
450};
451
273e27ca 452/* LVDS 100mhz refclk limits. */
b91ad0ec 453static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
454 .dot = { .min = 25000, .max = 350000 },
455 .vco = { .min = 1760000, .max = 3510000 },
456 .n = { .min = 1, .max = 2 },
457 .m = { .min = 79, .max = 126 },
458 .m1 = { .min = 12, .max = 22 },
459 .m2 = { .min = 5, .max = 9 },
460 .p = { .min = 28, .max = 112 },
0206e353 461 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
462 .p2 = { .dot_limit = 225000,
463 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
464};
465
466static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
467 .dot = { .min = 25000, .max = 350000 },
468 .vco = { .min = 1760000, .max = 3510000 },
469 .n = { .min = 1, .max = 3 },
470 .m = { .min = 79, .max = 126 },
471 .m1 = { .min = 12, .max = 22 },
472 .m2 = { .min = 5, .max = 9 },
473 .p = { .min = 14, .max = 42 },
0206e353 474 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
475 .p2 = { .dot_limit = 225000,
476 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
477};
478
dc730512 479static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
480 /*
481 * These are the data rate limits (measured in fast clocks)
482 * since those are the strictest limits we have. The fast
483 * clock and actual rate limits are more relaxed, so checking
484 * them would make no difference.
485 */
486 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 487 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 488 .n = { .min = 1, .max = 7 },
a0c4da24
JB
489 .m1 = { .min = 2, .max = 3 },
490 .m2 = { .min = 11, .max = 156 },
b99ab663 491 .p1 = { .min = 2, .max = 3 },
5fdc9c49 492 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
493};
494
ef9348c8
CML
495static const intel_limit_t intel_limits_chv = {
496 /*
497 * These are the data rate limits (measured in fast clocks)
498 * since those are the strictest limits we have. The fast
499 * clock and actual rate limits are more relaxed, so checking
500 * them would make no difference.
501 */
502 .dot = { .min = 25000 * 5, .max = 540000 * 5},
17fe1021 503 .vco = { .min = 4800000, .max = 6480000 },
ef9348c8
CML
504 .n = { .min = 1, .max = 1 },
505 .m1 = { .min = 2, .max = 2 },
506 .m2 = { .min = 24 << 22, .max = 175 << 22 },
507 .p1 = { .min = 2, .max = 4 },
508 .p2 = { .p2_slow = 1, .p2_fast = 14 },
509};
510
5ab7b0b7
ID
511static const intel_limit_t intel_limits_bxt = {
512 /* FIXME: find real dot limits */
513 .dot = { .min = 0, .max = INT_MAX },
e6292556 514 .vco = { .min = 4800000, .max = 6700000 },
5ab7b0b7
ID
515 .n = { .min = 1, .max = 1 },
516 .m1 = { .min = 2, .max = 2 },
517 /* FIXME: find real m2 limits */
518 .m2 = { .min = 2 << 22, .max = 255 << 22 },
519 .p1 = { .min = 2, .max = 4 },
520 .p2 = { .p2_slow = 1, .p2_fast = 20 },
521};
522
cdba954e
ACO
523static bool
524needs_modeset(struct drm_crtc_state *state)
525{
fc596660 526 return drm_atomic_crtc_needs_modeset(state);
cdba954e
ACO
527}
528
e0638cdf
PZ
529/**
530 * Returns whether any output on the specified pipe is of the specified type
531 */
4093561b 532bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
e0638cdf 533{
409ee761 534 struct drm_device *dev = crtc->base.dev;
e0638cdf
PZ
535 struct intel_encoder *encoder;
536
409ee761 537 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
e0638cdf
PZ
538 if (encoder->type == type)
539 return true;
540
541 return false;
542}
543
d0737e1d
ACO
544/**
545 * Returns whether any output on the specified pipe will have the specified
546 * type after a staged modeset is complete, i.e., the same as
547 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
548 * encoder->crtc.
549 */
a93e255f
ACO
550static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
551 int type)
d0737e1d 552{
a93e255f 553 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 554 struct drm_connector *connector;
a93e255f 555 struct drm_connector_state *connector_state;
d0737e1d 556 struct intel_encoder *encoder;
a93e255f
ACO
557 int i, num_connectors = 0;
558
da3ced29 559 for_each_connector_in_state(state, connector, connector_state, i) {
a93e255f
ACO
560 if (connector_state->crtc != crtc_state->base.crtc)
561 continue;
562
563 num_connectors++;
d0737e1d 564
a93e255f
ACO
565 encoder = to_intel_encoder(connector_state->best_encoder);
566 if (encoder->type == type)
d0737e1d 567 return true;
a93e255f
ACO
568 }
569
570 WARN_ON(num_connectors == 0);
d0737e1d
ACO
571
572 return false;
573}
574
dccbea3b
ID
575/*
576 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
577 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
578 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
579 * The helpers' return value is the rate of the clock that is fed to the
580 * display engine's pipe which can be the above fast dot clock rate or a
581 * divided-down version of it.
582 */
f2b115e6 583/* m1 is reserved as 0 in Pineview, n is a ring counter */
dccbea3b 584static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
79e53945 585{
2177832f
SL
586 clock->m = clock->m2 + 2;
587 clock->p = clock->p1 * clock->p2;
ed5ca77e 588 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 589 return 0;
fb03ac01
VS
590 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
591 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
592
593 return clock->dot;
2177832f
SL
594}
595
7429e9d4
DV
596static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
597{
598 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
599}
600
dccbea3b 601static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
2177832f 602{
7429e9d4 603 clock->m = i9xx_dpll_compute_m(clock);
79e53945 604 clock->p = clock->p1 * clock->p2;
ed5ca77e 605 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
dccbea3b 606 return 0;
fb03ac01
VS
607 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
608 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
609
610 return clock->dot;
79e53945
JB
611}
612
dccbea3b 613static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
589eca67
ID
614{
615 clock->m = clock->m1 * clock->m2;
616 clock->p = clock->p1 * clock->p2;
617 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 618 return 0;
589eca67
ID
619 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
620 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
621
622 return clock->dot / 5;
589eca67
ID
623}
624
dccbea3b 625int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
ef9348c8
CML
626{
627 clock->m = clock->m1 * clock->m2;
628 clock->p = clock->p1 * clock->p2;
629 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 630 return 0;
ef9348c8
CML
631 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
632 clock->n << 22);
633 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
634
635 return clock->dot / 5;
ef9348c8
CML
636}
637
7c04d1d9 638#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
639/**
640 * Returns whether the given set of divisors are valid for a given refclk with
641 * the given connectors.
642 */
643
1b894b59
CW
644static bool intel_PLL_is_valid(struct drm_device *dev,
645 const intel_limit_t *limit,
646 const intel_clock_t *clock)
79e53945 647{
f01b7962
VS
648 if (clock->n < limit->n.min || limit->n.max < clock->n)
649 INTELPllInvalid("n out of range\n");
79e53945 650 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 651 INTELPllInvalid("p1 out of range\n");
79e53945 652 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 653 INTELPllInvalid("m2 out of range\n");
79e53945 654 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 655 INTELPllInvalid("m1 out of range\n");
f01b7962 656
666a4537
WB
657 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
658 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
f01b7962
VS
659 if (clock->m1 <= clock->m2)
660 INTELPllInvalid("m1 <= m2\n");
661
666a4537 662 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
f01b7962
VS
663 if (clock->p < limit->p.min || limit->p.max < clock->p)
664 INTELPllInvalid("p out of range\n");
665 if (clock->m < limit->m.min || limit->m.max < clock->m)
666 INTELPllInvalid("m out of range\n");
667 }
668
79e53945 669 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 670 INTELPllInvalid("vco out of range\n");
79e53945
JB
671 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
672 * connector, etc., rather than just a single range.
673 */
674 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 675 INTELPllInvalid("dot out of range\n");
79e53945
JB
676
677 return true;
678}
679
3b1429d9
VS
680static int
681i9xx_select_p2_div(const intel_limit_t *limit,
682 const struct intel_crtc_state *crtc_state,
683 int target)
79e53945 684{
3b1429d9 685 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 686
a93e255f 687 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 688 /*
a210b028
DV
689 * For LVDS just rely on its current settings for dual-channel.
690 * We haven't figured out how to reliably set up different
691 * single/dual channel state, if we even can.
79e53945 692 */
1974cad0 693 if (intel_is_dual_link_lvds(dev))
3b1429d9 694 return limit->p2.p2_fast;
79e53945 695 else
3b1429d9 696 return limit->p2.p2_slow;
79e53945
JB
697 } else {
698 if (target < limit->p2.dot_limit)
3b1429d9 699 return limit->p2.p2_slow;
79e53945 700 else
3b1429d9 701 return limit->p2.p2_fast;
79e53945 702 }
3b1429d9
VS
703}
704
70e8aa21
ACO
705/*
706 * Returns a set of divisors for the desired target clock with the given
707 * refclk, or FALSE. The returned values represent the clock equation:
708 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
709 *
710 * Target and reference clocks are specified in kHz.
711 *
712 * If match_clock is provided, then best_clock P divider must match the P
713 * divider from @match_clock used for LVDS downclocking.
714 */
3b1429d9
VS
715static bool
716i9xx_find_best_dpll(const intel_limit_t *limit,
717 struct intel_crtc_state *crtc_state,
718 int target, int refclk, intel_clock_t *match_clock,
719 intel_clock_t *best_clock)
720{
721 struct drm_device *dev = crtc_state->base.crtc->dev;
722 intel_clock_t clock;
723 int err = target;
79e53945 724
0206e353 725 memset(best_clock, 0, sizeof(*best_clock));
79e53945 726
3b1429d9
VS
727 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
728
42158660
ZY
729 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
730 clock.m1++) {
731 for (clock.m2 = limit->m2.min;
732 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 733 if (clock.m2 >= clock.m1)
42158660
ZY
734 break;
735 for (clock.n = limit->n.min;
736 clock.n <= limit->n.max; clock.n++) {
737 for (clock.p1 = limit->p1.min;
738 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
739 int this_err;
740
dccbea3b 741 i9xx_calc_dpll_params(refclk, &clock);
ac58c3f0
DV
742 if (!intel_PLL_is_valid(dev, limit,
743 &clock))
744 continue;
745 if (match_clock &&
746 clock.p != match_clock->p)
747 continue;
748
749 this_err = abs(clock.dot - target);
750 if (this_err < err) {
751 *best_clock = clock;
752 err = this_err;
753 }
754 }
755 }
756 }
757 }
758
759 return (err != target);
760}
761
70e8aa21
ACO
762/*
763 * Returns a set of divisors for the desired target clock with the given
764 * refclk, or FALSE. The returned values represent the clock equation:
765 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
766 *
767 * Target and reference clocks are specified in kHz.
768 *
769 * If match_clock is provided, then best_clock P divider must match the P
770 * divider from @match_clock used for LVDS downclocking.
771 */
ac58c3f0 772static bool
a93e255f
ACO
773pnv_find_best_dpll(const intel_limit_t *limit,
774 struct intel_crtc_state *crtc_state,
ee9300bb
DV
775 int target, int refclk, intel_clock_t *match_clock,
776 intel_clock_t *best_clock)
79e53945 777{
3b1429d9 778 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 779 intel_clock_t clock;
79e53945
JB
780 int err = target;
781
0206e353 782 memset(best_clock, 0, sizeof(*best_clock));
79e53945 783
3b1429d9
VS
784 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
785
42158660
ZY
786 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
787 clock.m1++) {
788 for (clock.m2 = limit->m2.min;
789 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
790 for (clock.n = limit->n.min;
791 clock.n <= limit->n.max; clock.n++) {
792 for (clock.p1 = limit->p1.min;
793 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
794 int this_err;
795
dccbea3b 796 pnv_calc_dpll_params(refclk, &clock);
1b894b59
CW
797 if (!intel_PLL_is_valid(dev, limit,
798 &clock))
79e53945 799 continue;
cec2f356
SP
800 if (match_clock &&
801 clock.p != match_clock->p)
802 continue;
79e53945
JB
803
804 this_err = abs(clock.dot - target);
805 if (this_err < err) {
806 *best_clock = clock;
807 err = this_err;
808 }
809 }
810 }
811 }
812 }
813
814 return (err != target);
815}
816
997c030c
ACO
817/*
818 * Returns a set of divisors for the desired target clock with the given
819 * refclk, or FALSE. The returned values represent the clock equation:
820 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
70e8aa21
ACO
821 *
822 * Target and reference clocks are specified in kHz.
823 *
824 * If match_clock is provided, then best_clock P divider must match the P
825 * divider from @match_clock used for LVDS downclocking.
997c030c 826 */
d4906093 827static bool
a93e255f
ACO
828g4x_find_best_dpll(const intel_limit_t *limit,
829 struct intel_crtc_state *crtc_state,
ee9300bb
DV
830 int target, int refclk, intel_clock_t *match_clock,
831 intel_clock_t *best_clock)
d4906093 832{
3b1429d9 833 struct drm_device *dev = crtc_state->base.crtc->dev;
d4906093
ML
834 intel_clock_t clock;
835 int max_n;
3b1429d9 836 bool found = false;
6ba770dc
AJ
837 /* approximately equals target * 0.00585 */
838 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
839
840 memset(best_clock, 0, sizeof(*best_clock));
3b1429d9
VS
841
842 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
843
d4906093 844 max_n = limit->n.max;
f77f13e2 845 /* based on hardware requirement, prefer smaller n to precision */
d4906093 846 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 847 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
848 for (clock.m1 = limit->m1.max;
849 clock.m1 >= limit->m1.min; clock.m1--) {
850 for (clock.m2 = limit->m2.max;
851 clock.m2 >= limit->m2.min; clock.m2--) {
852 for (clock.p1 = limit->p1.max;
853 clock.p1 >= limit->p1.min; clock.p1--) {
854 int this_err;
855
dccbea3b 856 i9xx_calc_dpll_params(refclk, &clock);
1b894b59
CW
857 if (!intel_PLL_is_valid(dev, limit,
858 &clock))
d4906093 859 continue;
1b894b59
CW
860
861 this_err = abs(clock.dot - target);
d4906093
ML
862 if (this_err < err_most) {
863 *best_clock = clock;
864 err_most = this_err;
865 max_n = clock.n;
866 found = true;
867 }
868 }
869 }
870 }
871 }
2c07245f
ZW
872 return found;
873}
874
d5dd62bd
ID
875/*
876 * Check if the calculated PLL configuration is more optimal compared to the
877 * best configuration and error found so far. Return the calculated error.
878 */
879static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
880 const intel_clock_t *calculated_clock,
881 const intel_clock_t *best_clock,
882 unsigned int best_error_ppm,
883 unsigned int *error_ppm)
884{
9ca3ba01
ID
885 /*
886 * For CHV ignore the error and consider only the P value.
887 * Prefer a bigger P value based on HW requirements.
888 */
889 if (IS_CHERRYVIEW(dev)) {
890 *error_ppm = 0;
891
892 return calculated_clock->p > best_clock->p;
893 }
894
24be4e46
ID
895 if (WARN_ON_ONCE(!target_freq))
896 return false;
897
d5dd62bd
ID
898 *error_ppm = div_u64(1000000ULL *
899 abs(target_freq - calculated_clock->dot),
900 target_freq);
901 /*
902 * Prefer a better P value over a better (smaller) error if the error
903 * is small. Ensure this preference for future configurations too by
904 * setting the error to 0.
905 */
906 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
907 *error_ppm = 0;
908
909 return true;
910 }
911
912 return *error_ppm + 10 < best_error_ppm;
913}
914
65b3d6a9
ACO
915/*
916 * Returns a set of divisors for the desired target clock with the given
917 * refclk, or FALSE. The returned values represent the clock equation:
918 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
919 */
a0c4da24 920static bool
a93e255f
ACO
921vlv_find_best_dpll(const intel_limit_t *limit,
922 struct intel_crtc_state *crtc_state,
ee9300bb
DV
923 int target, int refclk, intel_clock_t *match_clock,
924 intel_clock_t *best_clock)
a0c4da24 925{
a93e255f 926 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 927 struct drm_device *dev = crtc->base.dev;
6b4bf1c4 928 intel_clock_t clock;
69e4f900 929 unsigned int bestppm = 1000000;
27e639bf
VS
930 /* min update 19.2 MHz */
931 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 932 bool found = false;
a0c4da24 933
6b4bf1c4
VS
934 target *= 5; /* fast clock */
935
936 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
937
938 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 939 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 940 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 941 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 942 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 943 clock.p = clock.p1 * clock.p2;
a0c4da24 944 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 945 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
d5dd62bd 946 unsigned int ppm;
69e4f900 947
6b4bf1c4
VS
948 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
949 refclk * clock.m1);
950
dccbea3b 951 vlv_calc_dpll_params(refclk, &clock);
43b0ac53 952
f01b7962
VS
953 if (!intel_PLL_is_valid(dev, limit,
954 &clock))
43b0ac53
VS
955 continue;
956
d5dd62bd
ID
957 if (!vlv_PLL_is_optimal(dev, target,
958 &clock,
959 best_clock,
960 bestppm, &ppm))
961 continue;
6b4bf1c4 962
d5dd62bd
ID
963 *best_clock = clock;
964 bestppm = ppm;
965 found = true;
a0c4da24
JB
966 }
967 }
968 }
969 }
a0c4da24 970
49e497ef 971 return found;
a0c4da24 972}
a4fc5ed6 973
65b3d6a9
ACO
974/*
975 * Returns a set of divisors for the desired target clock with the given
976 * refclk, or FALSE. The returned values represent the clock equation:
977 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
978 */
ef9348c8 979static bool
a93e255f
ACO
980chv_find_best_dpll(const intel_limit_t *limit,
981 struct intel_crtc_state *crtc_state,
ef9348c8
CML
982 int target, int refclk, intel_clock_t *match_clock,
983 intel_clock_t *best_clock)
984{
a93e255f 985 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 986 struct drm_device *dev = crtc->base.dev;
9ca3ba01 987 unsigned int best_error_ppm;
ef9348c8
CML
988 intel_clock_t clock;
989 uint64_t m2;
990 int found = false;
991
992 memset(best_clock, 0, sizeof(*best_clock));
9ca3ba01 993 best_error_ppm = 1000000;
ef9348c8
CML
994
995 /*
996 * Based on hardware doc, the n always set to 1, and m1 always
997 * set to 2. If requires to support 200Mhz refclk, we need to
998 * revisit this because n may not 1 anymore.
999 */
1000 clock.n = 1, clock.m1 = 2;
1001 target *= 5; /* fast clock */
1002
1003 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1004 for (clock.p2 = limit->p2.p2_fast;
1005 clock.p2 >= limit->p2.p2_slow;
1006 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
9ca3ba01 1007 unsigned int error_ppm;
ef9348c8
CML
1008
1009 clock.p = clock.p1 * clock.p2;
1010
1011 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1012 clock.n) << 22, refclk * clock.m1);
1013
1014 if (m2 > INT_MAX/clock.m1)
1015 continue;
1016
1017 clock.m2 = m2;
1018
dccbea3b 1019 chv_calc_dpll_params(refclk, &clock);
ef9348c8
CML
1020
1021 if (!intel_PLL_is_valid(dev, limit, &clock))
1022 continue;
1023
9ca3ba01
ID
1024 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1025 best_error_ppm, &error_ppm))
1026 continue;
1027
1028 *best_clock = clock;
1029 best_error_ppm = error_ppm;
1030 found = true;
ef9348c8
CML
1031 }
1032 }
1033
1034 return found;
1035}
1036
5ab7b0b7
ID
1037bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1038 intel_clock_t *best_clock)
1039{
65b3d6a9
ACO
1040 int refclk = 100000;
1041 const intel_limit_t *limit = &intel_limits_bxt;
5ab7b0b7 1042
65b3d6a9 1043 return chv_find_best_dpll(limit, crtc_state,
5ab7b0b7
ID
1044 target_clock, refclk, NULL, best_clock);
1045}
1046
20ddf665
VS
1047bool intel_crtc_active(struct drm_crtc *crtc)
1048{
1049 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1050
1051 /* Be paranoid as we can arrive here with only partial
1052 * state retrieved from the hardware during setup.
1053 *
241bfc38 1054 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
1055 * as Haswell has gained clock readout/fastboot support.
1056 *
66e514c1 1057 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665 1058 * properly reconstruct framebuffers.
c3d1f436
MR
1059 *
1060 * FIXME: The intel_crtc->active here should be switched to
1061 * crtc->state->active once we have proper CRTC states wired up
1062 * for atomic.
20ddf665 1063 */
c3d1f436 1064 return intel_crtc->active && crtc->primary->state->fb &&
6e3c9717 1065 intel_crtc->config->base.adjusted_mode.crtc_clock;
20ddf665
VS
1066}
1067
a5c961d1
PZ
1068enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1069 enum pipe pipe)
1070{
1071 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1072 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1073
6e3c9717 1074 return intel_crtc->config->cpu_transcoder;
a5c961d1
PZ
1075}
1076
fbf49ea2
VS
1077static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1078{
1079 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1080 i915_reg_t reg = PIPEDSL(pipe);
fbf49ea2
VS
1081 u32 line1, line2;
1082 u32 line_mask;
1083
1084 if (IS_GEN2(dev))
1085 line_mask = DSL_LINEMASK_GEN2;
1086 else
1087 line_mask = DSL_LINEMASK_GEN3;
1088
1089 line1 = I915_READ(reg) & line_mask;
6adfb1ef 1090 msleep(5);
fbf49ea2
VS
1091 line2 = I915_READ(reg) & line_mask;
1092
1093 return line1 == line2;
1094}
1095
ab7ad7f6
KP
1096/*
1097 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 1098 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
1099 *
1100 * After disabling a pipe, we can't wait for vblank in the usual way,
1101 * spinning on the vblank interrupt status bit, since we won't actually
1102 * see an interrupt when the pipe is disabled.
1103 *
ab7ad7f6
KP
1104 * On Gen4 and above:
1105 * wait for the pipe register state bit to turn off
1106 *
1107 * Otherwise:
1108 * wait for the display line value to settle (it usually
1109 * ends up stopping at the start of the next frame).
58e10eb9 1110 *
9d0498a2 1111 */
575f7ab7 1112static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 1113{
575f7ab7 1114 struct drm_device *dev = crtc->base.dev;
9d0498a2 1115 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 1116 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 1117 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
1118
1119 if (INTEL_INFO(dev)->gen >= 4) {
f0f59a00 1120 i915_reg_t reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
1121
1122 /* Wait for the Pipe State to go off */
58e10eb9
CW
1123 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1124 100))
284637d9 1125 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1126 } else {
ab7ad7f6 1127 /* Wait for the display line to settle */
fbf49ea2 1128 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 1129 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1130 }
79e53945
JB
1131}
1132
b24e7179 1133/* Only for pre-ILK configs */
55607e8a
DV
1134void assert_pll(struct drm_i915_private *dev_priv,
1135 enum pipe pipe, bool state)
b24e7179 1136{
b24e7179
JB
1137 u32 val;
1138 bool cur_state;
1139
649636ef 1140 val = I915_READ(DPLL(pipe));
b24e7179 1141 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1142 I915_STATE_WARN(cur_state != state,
b24e7179 1143 "PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1144 onoff(state), onoff(cur_state));
b24e7179 1145}
b24e7179 1146
23538ef1 1147/* XXX: the dsi pll is shared between MIPI DSI ports */
8563b1e8 1148void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
23538ef1
JN
1149{
1150 u32 val;
1151 bool cur_state;
1152
a580516d 1153 mutex_lock(&dev_priv->sb_lock);
23538ef1 1154 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
a580516d 1155 mutex_unlock(&dev_priv->sb_lock);
23538ef1
JN
1156
1157 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1158 I915_STATE_WARN(cur_state != state,
23538ef1 1159 "DSI PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1160 onoff(state), onoff(cur_state));
23538ef1 1161}
23538ef1 1162
040484af
JB
1163static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1164 enum pipe pipe, bool state)
1165{
040484af 1166 bool cur_state;
ad80a810
PZ
1167 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1168 pipe);
040484af 1169
2d1fe073 1170 if (HAS_DDI(dev_priv)) {
affa9354 1171 /* DDI does not have a specific FDI_TX register */
649636ef 1172 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
ad80a810 1173 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7 1174 } else {
649636ef 1175 u32 val = I915_READ(FDI_TX_CTL(pipe));
bf507ef7
ED
1176 cur_state = !!(val & FDI_TX_ENABLE);
1177 }
e2c719b7 1178 I915_STATE_WARN(cur_state != state,
040484af 1179 "FDI TX state assertion failure (expected %s, current %s)\n",
87ad3212 1180 onoff(state), onoff(cur_state));
040484af
JB
1181}
1182#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1183#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1184
1185static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1186 enum pipe pipe, bool state)
1187{
040484af
JB
1188 u32 val;
1189 bool cur_state;
1190
649636ef 1191 val = I915_READ(FDI_RX_CTL(pipe));
d63fa0dc 1192 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1193 I915_STATE_WARN(cur_state != state,
040484af 1194 "FDI RX state assertion failure (expected %s, current %s)\n",
87ad3212 1195 onoff(state), onoff(cur_state));
040484af
JB
1196}
1197#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1198#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1199
1200static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1201 enum pipe pipe)
1202{
040484af
JB
1203 u32 val;
1204
1205 /* ILK FDI PLL is always enabled */
2d1fe073 1206 if (INTEL_INFO(dev_priv)->gen == 5)
040484af
JB
1207 return;
1208
bf507ef7 1209 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
2d1fe073 1210 if (HAS_DDI(dev_priv))
bf507ef7
ED
1211 return;
1212
649636ef 1213 val = I915_READ(FDI_TX_CTL(pipe));
e2c719b7 1214 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1215}
1216
55607e8a
DV
1217void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1218 enum pipe pipe, bool state)
040484af 1219{
040484af 1220 u32 val;
55607e8a 1221 bool cur_state;
040484af 1222
649636ef 1223 val = I915_READ(FDI_RX_CTL(pipe));
55607e8a 1224 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1225 I915_STATE_WARN(cur_state != state,
55607e8a 1226 "FDI RX PLL assertion failure (expected %s, current %s)\n",
87ad3212 1227 onoff(state), onoff(cur_state));
040484af
JB
1228}
1229
b680c37a
DV
1230void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1231 enum pipe pipe)
ea0760cf 1232{
bedd4dba 1233 struct drm_device *dev = dev_priv->dev;
f0f59a00 1234 i915_reg_t pp_reg;
ea0760cf
JB
1235 u32 val;
1236 enum pipe panel_pipe = PIPE_A;
0de3b485 1237 bool locked = true;
ea0760cf 1238
bedd4dba
JN
1239 if (WARN_ON(HAS_DDI(dev)))
1240 return;
1241
1242 if (HAS_PCH_SPLIT(dev)) {
1243 u32 port_sel;
1244
ea0760cf 1245 pp_reg = PCH_PP_CONTROL;
bedd4dba
JN
1246 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1247
1248 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1249 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1250 panel_pipe = PIPE_B;
1251 /* XXX: else fix for eDP */
666a4537 1252 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
bedd4dba
JN
1253 /* presumably write lock depends on pipe, not port select */
1254 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1255 panel_pipe = pipe;
ea0760cf
JB
1256 } else {
1257 pp_reg = PP_CONTROL;
bedd4dba
JN
1258 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1259 panel_pipe = PIPE_B;
ea0760cf
JB
1260 }
1261
1262 val = I915_READ(pp_reg);
1263 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1264 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1265 locked = false;
1266
e2c719b7 1267 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1268 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1269 pipe_name(pipe));
ea0760cf
JB
1270}
1271
93ce0ba6
JN
1272static void assert_cursor(struct drm_i915_private *dev_priv,
1273 enum pipe pipe, bool state)
1274{
1275 struct drm_device *dev = dev_priv->dev;
1276 bool cur_state;
1277
d9d82081 1278 if (IS_845G(dev) || IS_I865G(dev))
0b87c24e 1279 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
d9d82081 1280 else
5efb3e28 1281 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1282
e2c719b7 1283 I915_STATE_WARN(cur_state != state,
93ce0ba6 1284 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1285 pipe_name(pipe), onoff(state), onoff(cur_state));
93ce0ba6
JN
1286}
1287#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1288#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1289
b840d907
JB
1290void assert_pipe(struct drm_i915_private *dev_priv,
1291 enum pipe pipe, bool state)
b24e7179 1292{
63d7bbe9 1293 bool cur_state;
702e7a56
PZ
1294 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1295 pipe);
4feed0eb 1296 enum intel_display_power_domain power_domain;
b24e7179 1297
b6b5d049
VS
1298 /* if we need the pipe quirk it must be always on */
1299 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1300 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1301 state = true;
1302
4feed0eb
ID
1303 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1304 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
649636ef 1305 u32 val = I915_READ(PIPECONF(cpu_transcoder));
69310161 1306 cur_state = !!(val & PIPECONF_ENABLE);
4feed0eb
ID
1307
1308 intel_display_power_put(dev_priv, power_domain);
1309 } else {
1310 cur_state = false;
69310161
PZ
1311 }
1312
e2c719b7 1313 I915_STATE_WARN(cur_state != state,
63d7bbe9 1314 "pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1315 pipe_name(pipe), onoff(state), onoff(cur_state));
b24e7179
JB
1316}
1317
931872fc
CW
1318static void assert_plane(struct drm_i915_private *dev_priv,
1319 enum plane plane, bool state)
b24e7179 1320{
b24e7179 1321 u32 val;
931872fc 1322 bool cur_state;
b24e7179 1323
649636ef 1324 val = I915_READ(DSPCNTR(plane));
931872fc 1325 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1326 I915_STATE_WARN(cur_state != state,
931872fc 1327 "plane %c assertion failure (expected %s, current %s)\n",
87ad3212 1328 plane_name(plane), onoff(state), onoff(cur_state));
b24e7179
JB
1329}
1330
931872fc
CW
1331#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1332#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1333
b24e7179
JB
1334static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1335 enum pipe pipe)
1336{
653e1026 1337 struct drm_device *dev = dev_priv->dev;
649636ef 1338 int i;
b24e7179 1339
653e1026
VS
1340 /* Primary planes are fixed to pipes on gen4+ */
1341 if (INTEL_INFO(dev)->gen >= 4) {
649636ef 1342 u32 val = I915_READ(DSPCNTR(pipe));
e2c719b7 1343 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1344 "plane %c assertion failure, should be disabled but not\n",
1345 plane_name(pipe));
19ec1358 1346 return;
28c05794 1347 }
19ec1358 1348
b24e7179 1349 /* Need to check both planes against the pipe */
055e393f 1350 for_each_pipe(dev_priv, i) {
649636ef
VS
1351 u32 val = I915_READ(DSPCNTR(i));
1352 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
b24e7179 1353 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1354 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1355 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1356 plane_name(i), pipe_name(pipe));
b24e7179
JB
1357 }
1358}
1359
19332d7a
JB
1360static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1361 enum pipe pipe)
1362{
20674eef 1363 struct drm_device *dev = dev_priv->dev;
649636ef 1364 int sprite;
19332d7a 1365
7feb8b88 1366 if (INTEL_INFO(dev)->gen >= 9) {
3bdcfc0c 1367 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1368 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1369 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1370 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1371 sprite, pipe_name(pipe));
1372 }
666a4537 1373 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
3bdcfc0c 1374 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1375 u32 val = I915_READ(SPCNTR(pipe, sprite));
e2c719b7 1376 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1377 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1378 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1379 }
1380 } else if (INTEL_INFO(dev)->gen >= 7) {
649636ef 1381 u32 val = I915_READ(SPRCTL(pipe));
e2c719b7 1382 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1383 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1384 plane_name(pipe), pipe_name(pipe));
1385 } else if (INTEL_INFO(dev)->gen >= 5) {
649636ef 1386 u32 val = I915_READ(DVSCNTR(pipe));
e2c719b7 1387 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1388 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1389 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1390 }
1391}
1392
08c71e5e
VS
1393static void assert_vblank_disabled(struct drm_crtc *crtc)
1394{
e2c719b7 1395 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1396 drm_crtc_vblank_put(crtc);
1397}
1398
7abd4b35
ACO
1399void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1400 enum pipe pipe)
92f2584a 1401{
92f2584a
JB
1402 u32 val;
1403 bool enabled;
1404
649636ef 1405 val = I915_READ(PCH_TRANSCONF(pipe));
92f2584a 1406 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1407 I915_STATE_WARN(enabled,
9db4a9c7
JB
1408 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1409 pipe_name(pipe));
92f2584a
JB
1410}
1411
4e634389
KP
1412static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1413 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1414{
1415 if ((val & DP_PORT_EN) == 0)
1416 return false;
1417
2d1fe073 1418 if (HAS_PCH_CPT(dev_priv)) {
f0f59a00 1419 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
f0575e92
KP
1420 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1421 return false;
2d1fe073 1422 } else if (IS_CHERRYVIEW(dev_priv)) {
44f37d1f
CML
1423 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1424 return false;
f0575e92
KP
1425 } else {
1426 if ((val & DP_PIPE_MASK) != (pipe << 30))
1427 return false;
1428 }
1429 return true;
1430}
1431
1519b995
KP
1432static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1433 enum pipe pipe, u32 val)
1434{
dc0fa718 1435 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1436 return false;
1437
2d1fe073 1438 if (HAS_PCH_CPT(dev_priv)) {
dc0fa718 1439 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1440 return false;
2d1fe073 1441 } else if (IS_CHERRYVIEW(dev_priv)) {
44f37d1f
CML
1442 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1443 return false;
1519b995 1444 } else {
dc0fa718 1445 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1446 return false;
1447 }
1448 return true;
1449}
1450
1451static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1452 enum pipe pipe, u32 val)
1453{
1454 if ((val & LVDS_PORT_EN) == 0)
1455 return false;
1456
2d1fe073 1457 if (HAS_PCH_CPT(dev_priv)) {
1519b995
KP
1458 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1459 return false;
1460 } else {
1461 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1462 return false;
1463 }
1464 return true;
1465}
1466
1467static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1468 enum pipe pipe, u32 val)
1469{
1470 if ((val & ADPA_DAC_ENABLE) == 0)
1471 return false;
2d1fe073 1472 if (HAS_PCH_CPT(dev_priv)) {
1519b995
KP
1473 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1474 return false;
1475 } else {
1476 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1477 return false;
1478 }
1479 return true;
1480}
1481
291906f1 1482static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0f59a00
VS
1483 enum pipe pipe, i915_reg_t reg,
1484 u32 port_sel)
291906f1 1485{
47a05eca 1486 u32 val = I915_READ(reg);
e2c719b7 1487 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1488 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1489 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1490
2d1fe073 1491 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
75c5da27 1492 && (val & DP_PIPEB_SELECT),
de9a35ab 1493 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1494}
1495
1496static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
f0f59a00 1497 enum pipe pipe, i915_reg_t reg)
291906f1 1498{
47a05eca 1499 u32 val = I915_READ(reg);
e2c719b7 1500 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1501 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1502 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1503
2d1fe073 1504 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
75c5da27 1505 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1506 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1507}
1508
1509static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1510 enum pipe pipe)
1511{
291906f1 1512 u32 val;
291906f1 1513
f0575e92
KP
1514 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1515 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1516 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1 1517
649636ef 1518 val = I915_READ(PCH_ADPA);
e2c719b7 1519 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1520 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1521 pipe_name(pipe));
291906f1 1522
649636ef 1523 val = I915_READ(PCH_LVDS);
e2c719b7 1524 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1525 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1526 pipe_name(pipe));
291906f1 1527
e2debe91
PZ
1528 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1529 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1530 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1531}
1532
d288f65f 1533static void vlv_enable_pll(struct intel_crtc *crtc,
5cec258b 1534 const struct intel_crtc_state *pipe_config)
87442f73 1535{
426115cf
DV
1536 struct drm_device *dev = crtc->base.dev;
1537 struct drm_i915_private *dev_priv = dev->dev_private;
8bd3f301
VS
1538 enum pipe pipe = crtc->pipe;
1539 i915_reg_t reg = DPLL(pipe);
d288f65f 1540 u32 dpll = pipe_config->dpll_hw_state.dpll;
87442f73 1541
8bd3f301 1542 assert_pipe_disabled(dev_priv, pipe);
87442f73 1543
87442f73 1544 /* PLL is protected by panel, make sure we can write it */
7d1a83cb 1545 assert_panel_unlocked(dev_priv, pipe);
87442f73 1546
426115cf
DV
1547 I915_WRITE(reg, dpll);
1548 POSTING_READ(reg);
1549 udelay(150);
1550
1551 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
8bd3f301 1552 DRM_ERROR("DPLL %d failed to lock\n", pipe);
426115cf 1553
8bd3f301
VS
1554 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1555 POSTING_READ(DPLL_MD(pipe));
87442f73
DV
1556}
1557
d288f65f 1558static void chv_enable_pll(struct intel_crtc *crtc,
5cec258b 1559 const struct intel_crtc_state *pipe_config)
9d556c99
CML
1560{
1561 struct drm_device *dev = crtc->base.dev;
1562 struct drm_i915_private *dev_priv = dev->dev_private;
8bd3f301 1563 enum pipe pipe = crtc->pipe;
9d556c99 1564 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1565 u32 tmp;
1566
8bd3f301 1567 assert_pipe_disabled(dev_priv, pipe);
9d556c99 1568
7d1a83cb
VS
1569 /* PLL is protected by panel, make sure we can write it */
1570 assert_panel_unlocked(dev_priv, pipe);
1571
a580516d 1572 mutex_lock(&dev_priv->sb_lock);
9d556c99
CML
1573
1574 /* Enable back the 10bit clock to display controller */
1575 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1576 tmp |= DPIO_DCLKP_EN;
1577 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1578
54433e91
VS
1579 mutex_unlock(&dev_priv->sb_lock);
1580
9d556c99
CML
1581 /*
1582 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1583 */
1584 udelay(1);
1585
1586 /* Enable PLL */
d288f65f 1587 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1588
1589 /* Check PLL is locked */
a11b0703 1590 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99
CML
1591 DRM_ERROR("PLL %d failed to lock\n", pipe);
1592
c231775c
VS
1593 if (pipe != PIPE_A) {
1594 /*
1595 * WaPixelRepeatModeFixForC0:chv
1596 *
1597 * DPLLCMD is AWOL. Use chicken bits to propagate
1598 * the value from DPLLBMD to either pipe B or C.
1599 */
1600 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1601 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1602 I915_WRITE(CBR4_VLV, 0);
1603 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1604
1605 /*
1606 * DPLLB VGA mode also seems to cause problems.
1607 * We should always have it disabled.
1608 */
1609 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1610 } else {
1611 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1612 POSTING_READ(DPLL_MD(pipe));
1613 }
9d556c99
CML
1614}
1615
1c4e0274
VS
1616static int intel_num_dvo_pipes(struct drm_device *dev)
1617{
1618 struct intel_crtc *crtc;
1619 int count = 0;
1620
1621 for_each_intel_crtc(dev, crtc)
3538b9df 1622 count += crtc->base.state->active &&
409ee761 1623 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
1c4e0274
VS
1624
1625 return count;
1626}
1627
66e3d5c0 1628static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1629{
66e3d5c0
DV
1630 struct drm_device *dev = crtc->base.dev;
1631 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1632 i915_reg_t reg = DPLL(crtc->pipe);
6e3c9717 1633 u32 dpll = crtc->config->dpll_hw_state.dpll;
63d7bbe9 1634
66e3d5c0 1635 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1636
63d7bbe9 1637 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1638 if (IS_MOBILE(dev) && !IS_I830(dev))
1639 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1640
1c4e0274
VS
1641 /* Enable DVO 2x clock on both PLLs if necessary */
1642 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1643 /*
1644 * It appears to be important that we don't enable this
1645 * for the current pipe before otherwise configuring the
1646 * PLL. No idea how this should be handled if multiple
1647 * DVO outputs are enabled simultaneosly.
1648 */
1649 dpll |= DPLL_DVO_2X_MODE;
1650 I915_WRITE(DPLL(!crtc->pipe),
1651 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1652 }
66e3d5c0 1653
c2b63374
VS
1654 /*
1655 * Apparently we need to have VGA mode enabled prior to changing
1656 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1657 * dividers, even though the register value does change.
1658 */
1659 I915_WRITE(reg, 0);
1660
8e7a65aa
VS
1661 I915_WRITE(reg, dpll);
1662
66e3d5c0
DV
1663 /* Wait for the clocks to stabilize. */
1664 POSTING_READ(reg);
1665 udelay(150);
1666
1667 if (INTEL_INFO(dev)->gen >= 4) {
1668 I915_WRITE(DPLL_MD(crtc->pipe),
6e3c9717 1669 crtc->config->dpll_hw_state.dpll_md);
66e3d5c0
DV
1670 } else {
1671 /* The pixel multiplier can only be updated once the
1672 * DPLL is enabled and the clocks are stable.
1673 *
1674 * So write it again.
1675 */
1676 I915_WRITE(reg, dpll);
1677 }
63d7bbe9
JB
1678
1679 /* We do this three times for luck */
66e3d5c0 1680 I915_WRITE(reg, dpll);
63d7bbe9
JB
1681 POSTING_READ(reg);
1682 udelay(150); /* wait for warmup */
66e3d5c0 1683 I915_WRITE(reg, dpll);
63d7bbe9
JB
1684 POSTING_READ(reg);
1685 udelay(150); /* wait for warmup */
66e3d5c0 1686 I915_WRITE(reg, dpll);
63d7bbe9
JB
1687 POSTING_READ(reg);
1688 udelay(150); /* wait for warmup */
1689}
1690
1691/**
50b44a44 1692 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1693 * @dev_priv: i915 private structure
1694 * @pipe: pipe PLL to disable
1695 *
1696 * Disable the PLL for @pipe, making sure the pipe is off first.
1697 *
1698 * Note! This is for pre-ILK only.
1699 */
1c4e0274 1700static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1701{
1c4e0274
VS
1702 struct drm_device *dev = crtc->base.dev;
1703 struct drm_i915_private *dev_priv = dev->dev_private;
1704 enum pipe pipe = crtc->pipe;
1705
1706 /* Disable DVO 2x clock on both PLLs if necessary */
1707 if (IS_I830(dev) &&
409ee761 1708 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
3538b9df 1709 !intel_num_dvo_pipes(dev)) {
1c4e0274
VS
1710 I915_WRITE(DPLL(PIPE_B),
1711 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1712 I915_WRITE(DPLL(PIPE_A),
1713 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1714 }
1715
b6b5d049
VS
1716 /* Don't disable pipe or pipe PLLs if needed */
1717 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1718 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1719 return;
1720
1721 /* Make sure the pipe isn't still relying on us */
1722 assert_pipe_disabled(dev_priv, pipe);
1723
b8afb911 1724 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
50b44a44 1725 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1726}
1727
f6071166
JB
1728static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1729{
b8afb911 1730 u32 val;
f6071166
JB
1731
1732 /* Make sure the pipe isn't still relying on us */
1733 assert_pipe_disabled(dev_priv, pipe);
1734
03ed5cbf
VS
1735 val = DPLL_INTEGRATED_REF_CLK_VLV |
1736 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1737 if (pipe != PIPE_A)
1738 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1739
f6071166
JB
1740 I915_WRITE(DPLL(pipe), val);
1741 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1742}
1743
1744static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1745{
d752048d 1746 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1747 u32 val;
1748
a11b0703
VS
1749 /* Make sure the pipe isn't still relying on us */
1750 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1751
60bfe44f
VS
1752 val = DPLL_SSC_REF_CLK_CHV |
1753 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
a11b0703
VS
1754 if (pipe != PIPE_A)
1755 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
03ed5cbf 1756
a11b0703
VS
1757 I915_WRITE(DPLL(pipe), val);
1758 POSTING_READ(DPLL(pipe));
d752048d 1759
a580516d 1760 mutex_lock(&dev_priv->sb_lock);
d752048d
VS
1761
1762 /* Disable 10bit clock to display controller */
1763 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1764 val &= ~DPIO_DCLKP_EN;
1765 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1766
a580516d 1767 mutex_unlock(&dev_priv->sb_lock);
f6071166
JB
1768}
1769
e4607fcf 1770void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1771 struct intel_digital_port *dport,
1772 unsigned int expected_mask)
89b667f8
JB
1773{
1774 u32 port_mask;
f0f59a00 1775 i915_reg_t dpll_reg;
89b667f8 1776
e4607fcf
CML
1777 switch (dport->port) {
1778 case PORT_B:
89b667f8 1779 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1780 dpll_reg = DPLL(0);
e4607fcf
CML
1781 break;
1782 case PORT_C:
89b667f8 1783 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7 1784 dpll_reg = DPLL(0);
9b6de0a1 1785 expected_mask <<= 4;
00fc31b7
CML
1786 break;
1787 case PORT_D:
1788 port_mask = DPLL_PORTD_READY_MASK;
1789 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1790 break;
1791 default:
1792 BUG();
1793 }
89b667f8 1794
9b6de0a1
VS
1795 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1796 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1797 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
89b667f8
JB
1798}
1799
b8a4f404
PZ
1800static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1801 enum pipe pipe)
040484af 1802{
23670b32 1803 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1804 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1805 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
f0f59a00
VS
1806 i915_reg_t reg;
1807 uint32_t val, pipeconf_val;
040484af 1808
040484af 1809 /* Make sure PCH DPLL is enabled */
8106ddbd 1810 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
040484af
JB
1811
1812 /* FDI must be feeding us bits for PCH ports */
1813 assert_fdi_tx_enabled(dev_priv, pipe);
1814 assert_fdi_rx_enabled(dev_priv, pipe);
1815
23670b32
DV
1816 if (HAS_PCH_CPT(dev)) {
1817 /* Workaround: Set the timing override bit before enabling the
1818 * pch transcoder. */
1819 reg = TRANS_CHICKEN2(pipe);
1820 val = I915_READ(reg);
1821 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1822 I915_WRITE(reg, val);
59c859d6 1823 }
23670b32 1824
ab9412ba 1825 reg = PCH_TRANSCONF(pipe);
040484af 1826 val = I915_READ(reg);
5f7f726d 1827 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c 1828
2d1fe073 1829 if (HAS_PCH_IBX(dev_priv)) {
e9bcff5c 1830 /*
c5de7c6f
VS
1831 * Make the BPC in transcoder be consistent with
1832 * that in pipeconf reg. For HDMI we must use 8bpc
1833 * here for both 8bpc and 12bpc.
e9bcff5c 1834 */
dfd07d72 1835 val &= ~PIPECONF_BPC_MASK;
c5de7c6f
VS
1836 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1837 val |= PIPECONF_8BPC;
1838 else
1839 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1840 }
5f7f726d
PZ
1841
1842 val &= ~TRANS_INTERLACE_MASK;
1843 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
2d1fe073 1844 if (HAS_PCH_IBX(dev_priv) &&
409ee761 1845 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
1846 val |= TRANS_LEGACY_INTERLACED_ILK;
1847 else
1848 val |= TRANS_INTERLACED;
5f7f726d
PZ
1849 else
1850 val |= TRANS_PROGRESSIVE;
1851
040484af
JB
1852 I915_WRITE(reg, val | TRANS_ENABLE);
1853 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 1854 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
1855}
1856
8fb033d7 1857static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 1858 enum transcoder cpu_transcoder)
040484af 1859{
8fb033d7 1860 u32 val, pipeconf_val;
8fb033d7 1861
8fb033d7 1862 /* FDI must be feeding us bits for PCH ports */
1a240d4d 1863 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 1864 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 1865
223a6fdf 1866 /* Workaround: set timing override bit. */
36c0d0cf 1867 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 1868 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 1869 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
223a6fdf 1870
25f3ef11 1871 val = TRANS_ENABLE;
937bb610 1872 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 1873
9a76b1c6
PZ
1874 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1875 PIPECONF_INTERLACED_ILK)
a35f2679 1876 val |= TRANS_INTERLACED;
8fb033d7
PZ
1877 else
1878 val |= TRANS_PROGRESSIVE;
1879
ab9412ba
DV
1880 I915_WRITE(LPT_TRANSCONF, val);
1881 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 1882 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
1883}
1884
b8a4f404
PZ
1885static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1886 enum pipe pipe)
040484af 1887{
23670b32 1888 struct drm_device *dev = dev_priv->dev;
f0f59a00
VS
1889 i915_reg_t reg;
1890 uint32_t val;
040484af
JB
1891
1892 /* FDI relies on the transcoder */
1893 assert_fdi_tx_disabled(dev_priv, pipe);
1894 assert_fdi_rx_disabled(dev_priv, pipe);
1895
291906f1
JB
1896 /* Ports must be off as well */
1897 assert_pch_ports_disabled(dev_priv, pipe);
1898
ab9412ba 1899 reg = PCH_TRANSCONF(pipe);
040484af
JB
1900 val = I915_READ(reg);
1901 val &= ~TRANS_ENABLE;
1902 I915_WRITE(reg, val);
1903 /* wait for PCH transcoder off, transcoder state */
1904 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 1905 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32 1906
c465613b 1907 if (HAS_PCH_CPT(dev)) {
23670b32
DV
1908 /* Workaround: Clear the timing override chicken bit again. */
1909 reg = TRANS_CHICKEN2(pipe);
1910 val = I915_READ(reg);
1911 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1912 I915_WRITE(reg, val);
1913 }
040484af
JB
1914}
1915
ab4d966c 1916static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 1917{
8fb033d7
PZ
1918 u32 val;
1919
ab9412ba 1920 val = I915_READ(LPT_TRANSCONF);
8fb033d7 1921 val &= ~TRANS_ENABLE;
ab9412ba 1922 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 1923 /* wait for PCH transcoder off, transcoder state */
ab9412ba 1924 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 1925 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
1926
1927 /* Workaround: clear timing override bit. */
36c0d0cf 1928 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 1929 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 1930 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
040484af
JB
1931}
1932
b24e7179 1933/**
309cfea8 1934 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 1935 * @crtc: crtc responsible for the pipe
b24e7179 1936 *
0372264a 1937 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 1938 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 1939 */
e1fdc473 1940static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 1941{
0372264a
PZ
1942 struct drm_device *dev = crtc->base.dev;
1943 struct drm_i915_private *dev_priv = dev->dev_private;
1944 enum pipe pipe = crtc->pipe;
1a70a728 1945 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
1a240d4d 1946 enum pipe pch_transcoder;
f0f59a00 1947 i915_reg_t reg;
b24e7179
JB
1948 u32 val;
1949
9e2ee2dd
VS
1950 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1951
58c6eaa2 1952 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1953 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
1954 assert_sprites_disabled(dev_priv, pipe);
1955
2d1fe073 1956 if (HAS_PCH_LPT(dev_priv))
cc391bbb
PZ
1957 pch_transcoder = TRANSCODER_A;
1958 else
1959 pch_transcoder = pipe;
1960
b24e7179
JB
1961 /*
1962 * A pipe without a PLL won't actually be able to drive bits from
1963 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1964 * need the check.
1965 */
2d1fe073 1966 if (HAS_GMCH_DISPLAY(dev_priv))
a65347ba 1967 if (crtc->config->has_dsi_encoder)
23538ef1
JN
1968 assert_dsi_pll_enabled(dev_priv);
1969 else
1970 assert_pll_enabled(dev_priv, pipe);
040484af 1971 else {
6e3c9717 1972 if (crtc->config->has_pch_encoder) {
040484af 1973 /* if driving the PCH, we need FDI enabled */
cc391bbb 1974 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
1975 assert_fdi_tx_pll_enabled(dev_priv,
1976 (enum pipe) cpu_transcoder);
040484af
JB
1977 }
1978 /* FIXME: assert CPU port conditions for SNB+ */
1979 }
b24e7179 1980
702e7a56 1981 reg = PIPECONF(cpu_transcoder);
b24e7179 1982 val = I915_READ(reg);
7ad25d48 1983 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
1984 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1985 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 1986 return;
7ad25d48 1987 }
00d70b15
CW
1988
1989 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 1990 POSTING_READ(reg);
b7792d8b
VS
1991
1992 /*
1993 * Until the pipe starts DSL will read as 0, which would cause
1994 * an apparent vblank timestamp jump, which messes up also the
1995 * frame count when it's derived from the timestamps. So let's
1996 * wait for the pipe to start properly before we call
1997 * drm_crtc_vblank_on()
1998 */
1999 if (dev->max_vblank_count == 0 &&
2000 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2001 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
b24e7179
JB
2002}
2003
2004/**
309cfea8 2005 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2006 * @crtc: crtc whose pipes is to be disabled
b24e7179 2007 *
575f7ab7
VS
2008 * Disable the pipe of @crtc, making sure that various hardware
2009 * specific requirements are met, if applicable, e.g. plane
2010 * disabled, panel fitter off, etc.
b24e7179
JB
2011 *
2012 * Will wait until the pipe has shut down before returning.
2013 */
575f7ab7 2014static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2015{
575f7ab7 2016 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
6e3c9717 2017 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 2018 enum pipe pipe = crtc->pipe;
f0f59a00 2019 i915_reg_t reg;
b24e7179
JB
2020 u32 val;
2021
9e2ee2dd
VS
2022 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2023
b24e7179
JB
2024 /*
2025 * Make sure planes won't keep trying to pump pixels to us,
2026 * or we might hang the display.
2027 */
2028 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2029 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2030 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2031
702e7a56 2032 reg = PIPECONF(cpu_transcoder);
b24e7179 2033 val = I915_READ(reg);
00d70b15
CW
2034 if ((val & PIPECONF_ENABLE) == 0)
2035 return;
2036
67adc644
VS
2037 /*
2038 * Double wide has implications for planes
2039 * so best keep it disabled when not needed.
2040 */
6e3c9717 2041 if (crtc->config->double_wide)
67adc644
VS
2042 val &= ~PIPECONF_DOUBLE_WIDE;
2043
2044 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2045 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2046 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2047 val &= ~PIPECONF_ENABLE;
2048
2049 I915_WRITE(reg, val);
2050 if ((val & PIPECONF_ENABLE) == 0)
2051 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2052}
2053
693db184
CW
2054static bool need_vtd_wa(struct drm_device *dev)
2055{
2056#ifdef CONFIG_INTEL_IOMMU
2057 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2058 return true;
2059#endif
2060 return false;
2061}
2062
832be82f
VS
2063static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2064{
2065 return IS_GEN2(dev_priv) ? 2048 : 4096;
2066}
2067
27ba3910
VS
2068static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2069 uint64_t fb_modifier, unsigned int cpp)
7b49f948
VS
2070{
2071 switch (fb_modifier) {
2072 case DRM_FORMAT_MOD_NONE:
2073 return cpp;
2074 case I915_FORMAT_MOD_X_TILED:
2075 if (IS_GEN2(dev_priv))
2076 return 128;
2077 else
2078 return 512;
2079 case I915_FORMAT_MOD_Y_TILED:
2080 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2081 return 128;
2082 else
2083 return 512;
2084 case I915_FORMAT_MOD_Yf_TILED:
2085 switch (cpp) {
2086 case 1:
2087 return 64;
2088 case 2:
2089 case 4:
2090 return 128;
2091 case 8:
2092 case 16:
2093 return 256;
2094 default:
2095 MISSING_CASE(cpp);
2096 return cpp;
2097 }
2098 break;
2099 default:
2100 MISSING_CASE(fb_modifier);
2101 return cpp;
2102 }
2103}
2104
832be82f
VS
2105unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2106 uint64_t fb_modifier, unsigned int cpp)
a57ce0b2 2107{
832be82f
VS
2108 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2109 return 1;
2110 else
2111 return intel_tile_size(dev_priv) /
27ba3910 2112 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
6761dd31
TU
2113}
2114
8d0deca8
VS
2115/* Return the tile dimensions in pixel units */
2116static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2117 unsigned int *tile_width,
2118 unsigned int *tile_height,
2119 uint64_t fb_modifier,
2120 unsigned int cpp)
2121{
2122 unsigned int tile_width_bytes =
2123 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2124
2125 *tile_width = tile_width_bytes / cpp;
2126 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2127}
2128
6761dd31
TU
2129unsigned int
2130intel_fb_align_height(struct drm_device *dev, unsigned int height,
832be82f 2131 uint32_t pixel_format, uint64_t fb_modifier)
6761dd31 2132{
832be82f
VS
2133 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2134 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2135
2136 return ALIGN(height, tile_height);
a57ce0b2
JB
2137}
2138
1663b9d6
VS
2139unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2140{
2141 unsigned int size = 0;
2142 int i;
2143
2144 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2145 size += rot_info->plane[i].width * rot_info->plane[i].height;
2146
2147 return size;
2148}
2149
75c82a53 2150static void
3465c580
VS
2151intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2152 const struct drm_framebuffer *fb,
2153 unsigned int rotation)
f64b98cd 2154{
2d7a215f
VS
2155 if (intel_rotation_90_or_270(rotation)) {
2156 *view = i915_ggtt_view_rotated;
2157 view->params.rotated = to_intel_framebuffer(fb)->rot_info;
2158 } else {
2159 *view = i915_ggtt_view_normal;
2160 }
2161}
50470bb0 2162
2d7a215f
VS
2163static void
2164intel_fill_fb_info(struct drm_i915_private *dev_priv,
2165 struct drm_framebuffer *fb)
2166{
2167 struct intel_rotation_info *info = &to_intel_framebuffer(fb)->rot_info;
2168 unsigned int tile_size, tile_width, tile_height, cpp;
50470bb0 2169
d9b3288e
VS
2170 tile_size = intel_tile_size(dev_priv);
2171
2172 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
8d0deca8
VS
2173 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2174 fb->modifier[0], cpp);
d9b3288e 2175
1663b9d6
VS
2176 info->plane[0].width = DIV_ROUND_UP(fb->pitches[0], tile_width * cpp);
2177 info->plane[0].height = DIV_ROUND_UP(fb->height, tile_height);
84fe03f7 2178
89e3e142 2179 if (info->pixel_format == DRM_FORMAT_NV12) {
832be82f 2180 cpp = drm_format_plane_cpp(fb->pixel_format, 1);
8d0deca8
VS
2181 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2182 fb->modifier[1], cpp);
d9b3288e 2183
2d7a215f 2184 info->uv_offset = fb->offsets[1];
1663b9d6
VS
2185 info->plane[1].width = DIV_ROUND_UP(fb->pitches[1], tile_width * cpp);
2186 info->plane[1].height = DIV_ROUND_UP(fb->height / 2, tile_height);
89e3e142 2187 }
f64b98cd
TU
2188}
2189
603525d7 2190static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
4e9a86b6
VS
2191{
2192 if (INTEL_INFO(dev_priv)->gen >= 9)
2193 return 256 * 1024;
985b8bb4 2194 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
666a4537 2195 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4e9a86b6
VS
2196 return 128 * 1024;
2197 else if (INTEL_INFO(dev_priv)->gen >= 4)
2198 return 4 * 1024;
2199 else
44c5905e 2200 return 0;
4e9a86b6
VS
2201}
2202
603525d7
VS
2203static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2204 uint64_t fb_modifier)
2205{
2206 switch (fb_modifier) {
2207 case DRM_FORMAT_MOD_NONE:
2208 return intel_linear_alignment(dev_priv);
2209 case I915_FORMAT_MOD_X_TILED:
2210 if (INTEL_INFO(dev_priv)->gen >= 9)
2211 return 256 * 1024;
2212 return 0;
2213 case I915_FORMAT_MOD_Y_TILED:
2214 case I915_FORMAT_MOD_Yf_TILED:
2215 return 1 * 1024 * 1024;
2216 default:
2217 MISSING_CASE(fb_modifier);
2218 return 0;
2219 }
2220}
2221
127bd2ac 2222int
3465c580
VS
2223intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
2224 unsigned int rotation)
6b95a207 2225{
850c4cdc 2226 struct drm_device *dev = fb->dev;
ce453d81 2227 struct drm_i915_private *dev_priv = dev->dev_private;
850c4cdc 2228 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2229 struct i915_ggtt_view view;
6b95a207
KH
2230 u32 alignment;
2231 int ret;
2232
ebcdd39e
MR
2233 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2234
603525d7 2235 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
6b95a207 2236
3465c580 2237 intel_fill_fb_ggtt_view(&view, fb, rotation);
f64b98cd 2238
693db184
CW
2239 /* Note that the w/a also requires 64 PTE of padding following the
2240 * bo. We currently fill all unused PTE with the shadow page and so
2241 * we should always have valid PTE following the scanout preventing
2242 * the VT-d warning.
2243 */
2244 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2245 alignment = 256 * 1024;
2246
d6dd6843
PZ
2247 /*
2248 * Global gtt pte registers are special registers which actually forward
2249 * writes to a chunk of system memory. Which means that there is no risk
2250 * that the register values disappear as soon as we call
2251 * intel_runtime_pm_put(), so it is correct to wrap only the
2252 * pin/unpin/fence and not more.
2253 */
2254 intel_runtime_pm_get(dev_priv);
2255
7580d774
ML
2256 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2257 &view);
48b956c5 2258 if (ret)
b26a6b35 2259 goto err_pm;
6b95a207
KH
2260
2261 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2262 * fence, whereas 965+ only requires a fence if using
2263 * framebuffer compression. For simplicity, we always install
2264 * a fence as the cost is not that onerous.
2265 */
9807216f
VK
2266 if (view.type == I915_GGTT_VIEW_NORMAL) {
2267 ret = i915_gem_object_get_fence(obj);
2268 if (ret == -EDEADLK) {
2269 /*
2270 * -EDEADLK means there are no free fences
2271 * no pending flips.
2272 *
2273 * This is propagated to atomic, but it uses
2274 * -EDEADLK to force a locking recovery, so
2275 * change the returned error to -EBUSY.
2276 */
2277 ret = -EBUSY;
2278 goto err_unpin;
2279 } else if (ret)
2280 goto err_unpin;
1690e1eb 2281
9807216f
VK
2282 i915_gem_object_pin_fence(obj);
2283 }
6b95a207 2284
d6dd6843 2285 intel_runtime_pm_put(dev_priv);
6b95a207 2286 return 0;
48b956c5
CW
2287
2288err_unpin:
f64b98cd 2289 i915_gem_object_unpin_from_display_plane(obj, &view);
b26a6b35 2290err_pm:
d6dd6843 2291 intel_runtime_pm_put(dev_priv);
48b956c5 2292 return ret;
6b95a207
KH
2293}
2294
3465c580 2295static void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
1690e1eb 2296{
82bc3b2d 2297 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2298 struct i915_ggtt_view view;
82bc3b2d 2299
ebcdd39e
MR
2300 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2301
3465c580 2302 intel_fill_fb_ggtt_view(&view, fb, rotation);
f64b98cd 2303
9807216f
VK
2304 if (view.type == I915_GGTT_VIEW_NORMAL)
2305 i915_gem_object_unpin_fence(obj);
2306
f64b98cd 2307 i915_gem_object_unpin_from_display_plane(obj, &view);
1690e1eb
CW
2308}
2309
29cf9491
VS
2310/*
2311 * Adjust the tile offset by moving the difference into
2312 * the x/y offsets.
2313 *
2314 * Input tile dimensions and pitch must already be
2315 * rotated to match x and y, and in pixel units.
2316 */
2317static u32 intel_adjust_tile_offset(int *x, int *y,
2318 unsigned int tile_width,
2319 unsigned int tile_height,
2320 unsigned int tile_size,
2321 unsigned int pitch_tiles,
2322 u32 old_offset,
2323 u32 new_offset)
2324{
2325 unsigned int tiles;
2326
2327 WARN_ON(old_offset & (tile_size - 1));
2328 WARN_ON(new_offset & (tile_size - 1));
2329 WARN_ON(new_offset > old_offset);
2330
2331 tiles = (old_offset - new_offset) / tile_size;
2332
2333 *y += tiles / pitch_tiles * tile_height;
2334 *x += tiles % pitch_tiles * tile_width;
2335
2336 return new_offset;
2337}
2338
8d0deca8
VS
2339/*
2340 * Computes the linear offset to the base tile and adjusts
2341 * x, y. bytes per pixel is assumed to be a power-of-two.
2342 *
2343 * In the 90/270 rotated case, x and y are assumed
2344 * to be already rotated to match the rotated GTT view, and
2345 * pitch is the tile_height aligned framebuffer height.
2346 */
4f2d9934
VS
2347u32 intel_compute_tile_offset(int *x, int *y,
2348 const struct drm_framebuffer *fb, int plane,
8d0deca8
VS
2349 unsigned int pitch,
2350 unsigned int rotation)
c2c75131 2351{
4f2d9934
VS
2352 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
2353 uint64_t fb_modifier = fb->modifier[plane];
2354 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
29cf9491
VS
2355 u32 offset, offset_aligned, alignment;
2356
2357 alignment = intel_surf_alignment(dev_priv, fb_modifier);
2358 if (alignment)
2359 alignment--;
2360
b5c65338 2361 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
8d0deca8
VS
2362 unsigned int tile_size, tile_width, tile_height;
2363 unsigned int tile_rows, tiles, pitch_tiles;
c2c75131 2364
d843310d 2365 tile_size = intel_tile_size(dev_priv);
8d0deca8
VS
2366 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2367 fb_modifier, cpp);
2368
2369 if (intel_rotation_90_or_270(rotation)) {
2370 pitch_tiles = pitch / tile_height;
2371 swap(tile_width, tile_height);
2372 } else {
2373 pitch_tiles = pitch / (tile_width * cpp);
2374 }
d843310d
VS
2375
2376 tile_rows = *y / tile_height;
2377 *y %= tile_height;
c2c75131 2378
8d0deca8
VS
2379 tiles = *x / tile_width;
2380 *x %= tile_width;
bc752862 2381
29cf9491
VS
2382 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2383 offset_aligned = offset & ~alignment;
bc752862 2384
29cf9491
VS
2385 intel_adjust_tile_offset(x, y, tile_width, tile_height,
2386 tile_size, pitch_tiles,
2387 offset, offset_aligned);
2388 } else {
bc752862 2389 offset = *y * pitch + *x * cpp;
29cf9491
VS
2390 offset_aligned = offset & ~alignment;
2391
4e9a86b6
VS
2392 *y = (offset & alignment) / pitch;
2393 *x = ((offset & alignment) - *y * pitch) / cpp;
bc752862 2394 }
29cf9491
VS
2395
2396 return offset_aligned;
c2c75131
DV
2397}
2398
b35d63fa 2399static int i9xx_format_to_fourcc(int format)
46f297fb
JB
2400{
2401 switch (format) {
2402 case DISPPLANE_8BPP:
2403 return DRM_FORMAT_C8;
2404 case DISPPLANE_BGRX555:
2405 return DRM_FORMAT_XRGB1555;
2406 case DISPPLANE_BGRX565:
2407 return DRM_FORMAT_RGB565;
2408 default:
2409 case DISPPLANE_BGRX888:
2410 return DRM_FORMAT_XRGB8888;
2411 case DISPPLANE_RGBX888:
2412 return DRM_FORMAT_XBGR8888;
2413 case DISPPLANE_BGRX101010:
2414 return DRM_FORMAT_XRGB2101010;
2415 case DISPPLANE_RGBX101010:
2416 return DRM_FORMAT_XBGR2101010;
2417 }
2418}
2419
bc8d7dff
DL
2420static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2421{
2422 switch (format) {
2423 case PLANE_CTL_FORMAT_RGB_565:
2424 return DRM_FORMAT_RGB565;
2425 default:
2426 case PLANE_CTL_FORMAT_XRGB_8888:
2427 if (rgb_order) {
2428 if (alpha)
2429 return DRM_FORMAT_ABGR8888;
2430 else
2431 return DRM_FORMAT_XBGR8888;
2432 } else {
2433 if (alpha)
2434 return DRM_FORMAT_ARGB8888;
2435 else
2436 return DRM_FORMAT_XRGB8888;
2437 }
2438 case PLANE_CTL_FORMAT_XRGB_2101010:
2439 if (rgb_order)
2440 return DRM_FORMAT_XBGR2101010;
2441 else
2442 return DRM_FORMAT_XRGB2101010;
2443 }
2444}
2445
5724dbd1 2446static bool
f6936e29
DV
2447intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2448 struct intel_initial_plane_config *plane_config)
46f297fb
JB
2449{
2450 struct drm_device *dev = crtc->base.dev;
3badb49f 2451 struct drm_i915_private *dev_priv = to_i915(dev);
72e96d64 2452 struct i915_ggtt *ggtt = &dev_priv->ggtt;
46f297fb
JB
2453 struct drm_i915_gem_object *obj = NULL;
2454 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2d14030b 2455 struct drm_framebuffer *fb = &plane_config->fb->base;
f37b5c2b
DV
2456 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2457 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2458 PAGE_SIZE);
2459
2460 size_aligned -= base_aligned;
46f297fb 2461
ff2652ea
CW
2462 if (plane_config->size == 0)
2463 return false;
2464
3badb49f
PZ
2465 /* If the FB is too big, just don't use it since fbdev is not very
2466 * important and we should probably use that space with FBC or other
2467 * features. */
72e96d64 2468 if (size_aligned * 2 > ggtt->stolen_usable_size)
3badb49f
PZ
2469 return false;
2470
12c83d99
TU
2471 mutex_lock(&dev->struct_mutex);
2472
f37b5c2b
DV
2473 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2474 base_aligned,
2475 base_aligned,
2476 size_aligned);
12c83d99
TU
2477 if (!obj) {
2478 mutex_unlock(&dev->struct_mutex);
484b41dd 2479 return false;
12c83d99 2480 }
46f297fb 2481
49af449b
DL
2482 obj->tiling_mode = plane_config->tiling;
2483 if (obj->tiling_mode == I915_TILING_X)
6bf129df 2484 obj->stride = fb->pitches[0];
46f297fb 2485
6bf129df
DL
2486 mode_cmd.pixel_format = fb->pixel_format;
2487 mode_cmd.width = fb->width;
2488 mode_cmd.height = fb->height;
2489 mode_cmd.pitches[0] = fb->pitches[0];
18c5247e
DV
2490 mode_cmd.modifier[0] = fb->modifier[0];
2491 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
46f297fb 2492
6bf129df 2493 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
484b41dd 2494 &mode_cmd, obj)) {
46f297fb
JB
2495 DRM_DEBUG_KMS("intel fb init failed\n");
2496 goto out_unref_obj;
2497 }
12c83d99 2498
46f297fb 2499 mutex_unlock(&dev->struct_mutex);
484b41dd 2500
f6936e29 2501 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
484b41dd 2502 return true;
46f297fb
JB
2503
2504out_unref_obj:
2505 drm_gem_object_unreference(&obj->base);
2506 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2507 return false;
2508}
2509
afd65eb4
MR
2510/* Update plane->state->fb to match plane->fb after driver-internal updates */
2511static void
2512update_state_fb(struct drm_plane *plane)
2513{
2514 if (plane->fb == plane->state->fb)
2515 return;
2516
2517 if (plane->state->fb)
2518 drm_framebuffer_unreference(plane->state->fb);
2519 plane->state->fb = plane->fb;
2520 if (plane->state->fb)
2521 drm_framebuffer_reference(plane->state->fb);
2522}
2523
5724dbd1 2524static void
f6936e29
DV
2525intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2526 struct intel_initial_plane_config *plane_config)
484b41dd
JB
2527{
2528 struct drm_device *dev = intel_crtc->base.dev;
d9ceb816 2529 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd
JB
2530 struct drm_crtc *c;
2531 struct intel_crtc *i;
2ff8fde1 2532 struct drm_i915_gem_object *obj;
88595ac9 2533 struct drm_plane *primary = intel_crtc->base.primary;
be5651f2 2534 struct drm_plane_state *plane_state = primary->state;
200757f5
MR
2535 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2536 struct intel_plane *intel_plane = to_intel_plane(primary);
0a8d8a86
MR
2537 struct intel_plane_state *intel_state =
2538 to_intel_plane_state(plane_state);
88595ac9 2539 struct drm_framebuffer *fb;
484b41dd 2540
2d14030b 2541 if (!plane_config->fb)
484b41dd
JB
2542 return;
2543
f6936e29 2544 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
88595ac9
DV
2545 fb = &plane_config->fb->base;
2546 goto valid_fb;
f55548b5 2547 }
484b41dd 2548
2d14030b 2549 kfree(plane_config->fb);
484b41dd
JB
2550
2551 /*
2552 * Failed to alloc the obj, check to see if we should share
2553 * an fb with another CRTC instead
2554 */
70e1e0ec 2555 for_each_crtc(dev, c) {
484b41dd
JB
2556 i = to_intel_crtc(c);
2557
2558 if (c == &intel_crtc->base)
2559 continue;
2560
2ff8fde1
MR
2561 if (!i->active)
2562 continue;
2563
88595ac9
DV
2564 fb = c->primary->fb;
2565 if (!fb)
484b41dd
JB
2566 continue;
2567
88595ac9 2568 obj = intel_fb_obj(fb);
2ff8fde1 2569 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
88595ac9
DV
2570 drm_framebuffer_reference(fb);
2571 goto valid_fb;
484b41dd
JB
2572 }
2573 }
88595ac9 2574
200757f5
MR
2575 /*
2576 * We've failed to reconstruct the BIOS FB. Current display state
2577 * indicates that the primary plane is visible, but has a NULL FB,
2578 * which will lead to problems later if we don't fix it up. The
2579 * simplest solution is to just disable the primary plane now and
2580 * pretend the BIOS never had it enabled.
2581 */
2582 to_intel_plane_state(plane_state)->visible = false;
2583 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
2622a081 2584 intel_pre_disable_primary_noatomic(&intel_crtc->base);
200757f5
MR
2585 intel_plane->disable_plane(primary, &intel_crtc->base);
2586
88595ac9
DV
2587 return;
2588
2589valid_fb:
f44e2659
VS
2590 plane_state->src_x = 0;
2591 plane_state->src_y = 0;
be5651f2
ML
2592 plane_state->src_w = fb->width << 16;
2593 plane_state->src_h = fb->height << 16;
2594
f44e2659
VS
2595 plane_state->crtc_x = 0;
2596 plane_state->crtc_y = 0;
be5651f2
ML
2597 plane_state->crtc_w = fb->width;
2598 plane_state->crtc_h = fb->height;
2599
0a8d8a86
MR
2600 intel_state->src.x1 = plane_state->src_x;
2601 intel_state->src.y1 = plane_state->src_y;
2602 intel_state->src.x2 = plane_state->src_x + plane_state->src_w;
2603 intel_state->src.y2 = plane_state->src_y + plane_state->src_h;
2604 intel_state->dst.x1 = plane_state->crtc_x;
2605 intel_state->dst.y1 = plane_state->crtc_y;
2606 intel_state->dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2607 intel_state->dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
2608
88595ac9
DV
2609 obj = intel_fb_obj(fb);
2610 if (obj->tiling_mode != I915_TILING_NONE)
2611 dev_priv->preserve_bios_swizzle = true;
2612
be5651f2
ML
2613 drm_framebuffer_reference(fb);
2614 primary->fb = primary->state->fb = fb;
36750f28 2615 primary->crtc = primary->state->crtc = &intel_crtc->base;
36750f28 2616 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
a9ff8714 2617 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
46f297fb
JB
2618}
2619
a8d201af
ML
2620static void i9xx_update_primary_plane(struct drm_plane *primary,
2621 const struct intel_crtc_state *crtc_state,
2622 const struct intel_plane_state *plane_state)
81255565 2623{
a8d201af 2624 struct drm_device *dev = primary->dev;
81255565 2625 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af
ML
2626 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2627 struct drm_framebuffer *fb = plane_state->base.fb;
2628 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
81255565 2629 int plane = intel_crtc->plane;
54ea9da8 2630 u32 linear_offset;
81255565 2631 u32 dspcntr;
f0f59a00 2632 i915_reg_t reg = DSPCNTR(plane);
8d0deca8 2633 unsigned int rotation = plane_state->base.rotation;
ac484963 2634 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
54ea9da8
VS
2635 int x = plane_state->src.x1 >> 16;
2636 int y = plane_state->src.y1 >> 16;
c9ba6fad 2637
f45651ba
VS
2638 dspcntr = DISPPLANE_GAMMA_ENABLE;
2639
fdd508a6 2640 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2641
2642 if (INTEL_INFO(dev)->gen < 4) {
2643 if (intel_crtc->pipe == PIPE_B)
2644 dspcntr |= DISPPLANE_SEL_PIPE_B;
2645
2646 /* pipesrc and dspsize control the size that is scaled from,
2647 * which should always be the user's requested size.
2648 */
2649 I915_WRITE(DSPSIZE(plane),
a8d201af
ML
2650 ((crtc_state->pipe_src_h - 1) << 16) |
2651 (crtc_state->pipe_src_w - 1));
f45651ba 2652 I915_WRITE(DSPPOS(plane), 0);
c14b0485
VS
2653 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2654 I915_WRITE(PRIMSIZE(plane),
a8d201af
ML
2655 ((crtc_state->pipe_src_h - 1) << 16) |
2656 (crtc_state->pipe_src_w - 1));
c14b0485
VS
2657 I915_WRITE(PRIMPOS(plane), 0);
2658 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 2659 }
81255565 2660
57779d06
VS
2661 switch (fb->pixel_format) {
2662 case DRM_FORMAT_C8:
81255565
JB
2663 dspcntr |= DISPPLANE_8BPP;
2664 break;
57779d06 2665 case DRM_FORMAT_XRGB1555:
57779d06 2666 dspcntr |= DISPPLANE_BGRX555;
81255565 2667 break;
57779d06
VS
2668 case DRM_FORMAT_RGB565:
2669 dspcntr |= DISPPLANE_BGRX565;
2670 break;
2671 case DRM_FORMAT_XRGB8888:
57779d06
VS
2672 dspcntr |= DISPPLANE_BGRX888;
2673 break;
2674 case DRM_FORMAT_XBGR8888:
57779d06
VS
2675 dspcntr |= DISPPLANE_RGBX888;
2676 break;
2677 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2678 dspcntr |= DISPPLANE_BGRX101010;
2679 break;
2680 case DRM_FORMAT_XBGR2101010:
57779d06 2681 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2682 break;
2683 default:
baba133a 2684 BUG();
81255565 2685 }
57779d06 2686
f45651ba
VS
2687 if (INTEL_INFO(dev)->gen >= 4 &&
2688 obj->tiling_mode != I915_TILING_NONE)
2689 dspcntr |= DISPPLANE_TILED;
81255565 2690
de1aa629
VS
2691 if (IS_G4X(dev))
2692 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2693
ac484963 2694 linear_offset = y * fb->pitches[0] + x * cpp;
81255565 2695
c2c75131
DV
2696 if (INTEL_INFO(dev)->gen >= 4) {
2697 intel_crtc->dspaddr_offset =
4f2d9934 2698 intel_compute_tile_offset(&x, &y, fb, 0,
8d0deca8 2699 fb->pitches[0], rotation);
c2c75131
DV
2700 linear_offset -= intel_crtc->dspaddr_offset;
2701 } else {
e506a0c6 2702 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2703 }
e506a0c6 2704
8d0deca8 2705 if (rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2706 dspcntr |= DISPPLANE_ROTATE_180;
2707
a8d201af
ML
2708 x += (crtc_state->pipe_src_w - 1);
2709 y += (crtc_state->pipe_src_h - 1);
48404c1e
SJ
2710
2711 /* Finding the last pixel of the last line of the display
2712 data and adding to linear_offset*/
2713 linear_offset +=
a8d201af 2714 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
ac484963 2715 (crtc_state->pipe_src_w - 1) * cpp;
48404c1e
SJ
2716 }
2717
2db3366b
PZ
2718 intel_crtc->adjusted_x = x;
2719 intel_crtc->adjusted_y = y;
2720
48404c1e
SJ
2721 I915_WRITE(reg, dspcntr);
2722
01f2c773 2723 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2724 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2725 I915_WRITE(DSPSURF(plane),
2726 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2727 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2728 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2729 } else
f343c5f6 2730 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2731 POSTING_READ(reg);
17638cd6
JB
2732}
2733
a8d201af
ML
2734static void i9xx_disable_primary_plane(struct drm_plane *primary,
2735 struct drm_crtc *crtc)
17638cd6
JB
2736{
2737 struct drm_device *dev = crtc->dev;
2738 struct drm_i915_private *dev_priv = dev->dev_private;
2739 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
17638cd6 2740 int plane = intel_crtc->plane;
f45651ba 2741
a8d201af
ML
2742 I915_WRITE(DSPCNTR(plane), 0);
2743 if (INTEL_INFO(dev_priv)->gen >= 4)
fdd508a6 2744 I915_WRITE(DSPSURF(plane), 0);
a8d201af
ML
2745 else
2746 I915_WRITE(DSPADDR(plane), 0);
2747 POSTING_READ(DSPCNTR(plane));
2748}
c9ba6fad 2749
a8d201af
ML
2750static void ironlake_update_primary_plane(struct drm_plane *primary,
2751 const struct intel_crtc_state *crtc_state,
2752 const struct intel_plane_state *plane_state)
2753{
2754 struct drm_device *dev = primary->dev;
2755 struct drm_i915_private *dev_priv = dev->dev_private;
2756 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2757 struct drm_framebuffer *fb = plane_state->base.fb;
2758 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
2759 int plane = intel_crtc->plane;
54ea9da8 2760 u32 linear_offset;
a8d201af
ML
2761 u32 dspcntr;
2762 i915_reg_t reg = DSPCNTR(plane);
8d0deca8 2763 unsigned int rotation = plane_state->base.rotation;
ac484963 2764 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
a8d201af
ML
2765 int x = plane_state->src.x1 >> 16;
2766 int y = plane_state->src.y1 >> 16;
c9ba6fad 2767
f45651ba 2768 dspcntr = DISPPLANE_GAMMA_ENABLE;
fdd508a6 2769 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2770
2771 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2772 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 2773
57779d06
VS
2774 switch (fb->pixel_format) {
2775 case DRM_FORMAT_C8:
17638cd6
JB
2776 dspcntr |= DISPPLANE_8BPP;
2777 break;
57779d06
VS
2778 case DRM_FORMAT_RGB565:
2779 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2780 break;
57779d06 2781 case DRM_FORMAT_XRGB8888:
57779d06
VS
2782 dspcntr |= DISPPLANE_BGRX888;
2783 break;
2784 case DRM_FORMAT_XBGR8888:
57779d06
VS
2785 dspcntr |= DISPPLANE_RGBX888;
2786 break;
2787 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2788 dspcntr |= DISPPLANE_BGRX101010;
2789 break;
2790 case DRM_FORMAT_XBGR2101010:
57779d06 2791 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2792 break;
2793 default:
baba133a 2794 BUG();
17638cd6
JB
2795 }
2796
2797 if (obj->tiling_mode != I915_TILING_NONE)
2798 dspcntr |= DISPPLANE_TILED;
17638cd6 2799
f45651ba 2800 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1f5d76db 2801 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 2802
ac484963 2803 linear_offset = y * fb->pitches[0] + x * cpp;
c2c75131 2804 intel_crtc->dspaddr_offset =
4f2d9934 2805 intel_compute_tile_offset(&x, &y, fb, 0,
8d0deca8 2806 fb->pitches[0], rotation);
c2c75131 2807 linear_offset -= intel_crtc->dspaddr_offset;
8d0deca8 2808 if (rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2809 dspcntr |= DISPPLANE_ROTATE_180;
2810
2811 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
a8d201af
ML
2812 x += (crtc_state->pipe_src_w - 1);
2813 y += (crtc_state->pipe_src_h - 1);
48404c1e
SJ
2814
2815 /* Finding the last pixel of the last line of the display
2816 data and adding to linear_offset*/
2817 linear_offset +=
a8d201af 2818 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
ac484963 2819 (crtc_state->pipe_src_w - 1) * cpp;
48404c1e
SJ
2820 }
2821 }
2822
2db3366b
PZ
2823 intel_crtc->adjusted_x = x;
2824 intel_crtc->adjusted_y = y;
2825
48404c1e 2826 I915_WRITE(reg, dspcntr);
17638cd6 2827
01f2c773 2828 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2829 I915_WRITE(DSPSURF(plane),
2830 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2831 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2832 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2833 } else {
2834 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2835 I915_WRITE(DSPLINOFF(plane), linear_offset);
2836 }
17638cd6 2837 POSTING_READ(reg);
17638cd6
JB
2838}
2839
7b49f948
VS
2840u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
2841 uint64_t fb_modifier, uint32_t pixel_format)
b321803d 2842{
7b49f948 2843 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
b321803d 2844 return 64;
7b49f948
VS
2845 } else {
2846 int cpp = drm_format_plane_cpp(pixel_format, 0);
2847
27ba3910 2848 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
b321803d
DL
2849 }
2850}
2851
44eb0cb9
MK
2852u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2853 struct drm_i915_gem_object *obj,
2854 unsigned int plane)
121920fa 2855{
ce7f1728 2856 struct i915_ggtt_view view;
dedf278c 2857 struct i915_vma *vma;
44eb0cb9 2858 u64 offset;
121920fa 2859
e7941294 2860 intel_fill_fb_ggtt_view(&view, intel_plane->base.state->fb,
3465c580 2861 intel_plane->base.state->rotation);
121920fa 2862
ce7f1728 2863 vma = i915_gem_obj_to_ggtt_view(obj, &view);
dedf278c 2864 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
ce7f1728 2865 view.type))
dedf278c
TU
2866 return -1;
2867
44eb0cb9 2868 offset = vma->node.start;
dedf278c
TU
2869
2870 if (plane == 1) {
7723f47d 2871 offset += vma->ggtt_view.params.rotated.uv_start_page *
dedf278c
TU
2872 PAGE_SIZE;
2873 }
2874
44eb0cb9
MK
2875 WARN_ON(upper_32_bits(offset));
2876
2877 return lower_32_bits(offset);
121920fa
TU
2878}
2879
e435d6e5
ML
2880static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2881{
2882 struct drm_device *dev = intel_crtc->base.dev;
2883 struct drm_i915_private *dev_priv = dev->dev_private;
2884
2885 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2886 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2887 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
e435d6e5
ML
2888}
2889
a1b2278e
CK
2890/*
2891 * This function detaches (aka. unbinds) unused scalers in hardware
2892 */
0583236e 2893static void skl_detach_scalers(struct intel_crtc *intel_crtc)
a1b2278e 2894{
a1b2278e
CK
2895 struct intel_crtc_scaler_state *scaler_state;
2896 int i;
2897
a1b2278e
CK
2898 scaler_state = &intel_crtc->config->scaler_state;
2899
2900 /* loop through and disable scalers that aren't in use */
2901 for (i = 0; i < intel_crtc->num_scalers; i++) {
e435d6e5
ML
2902 if (!scaler_state->scalers[i].in_use)
2903 skl_detach_scaler(intel_crtc, i);
a1b2278e
CK
2904 }
2905}
2906
6156a456 2907u32 skl_plane_ctl_format(uint32_t pixel_format)
70d21f0e 2908{
6156a456 2909 switch (pixel_format) {
d161cf7a 2910 case DRM_FORMAT_C8:
c34ce3d1 2911 return PLANE_CTL_FORMAT_INDEXED;
70d21f0e 2912 case DRM_FORMAT_RGB565:
c34ce3d1 2913 return PLANE_CTL_FORMAT_RGB_565;
70d21f0e 2914 case DRM_FORMAT_XBGR8888:
c34ce3d1 2915 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
6156a456 2916 case DRM_FORMAT_XRGB8888:
c34ce3d1 2917 return PLANE_CTL_FORMAT_XRGB_8888;
6156a456
CK
2918 /*
2919 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2920 * to be already pre-multiplied. We need to add a knob (or a different
2921 * DRM_FORMAT) for user-space to configure that.
2922 */
f75fb42a 2923 case DRM_FORMAT_ABGR8888:
c34ce3d1 2924 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
6156a456 2925 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
6156a456 2926 case DRM_FORMAT_ARGB8888:
c34ce3d1 2927 return PLANE_CTL_FORMAT_XRGB_8888 |
6156a456 2928 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
70d21f0e 2929 case DRM_FORMAT_XRGB2101010:
c34ce3d1 2930 return PLANE_CTL_FORMAT_XRGB_2101010;
70d21f0e 2931 case DRM_FORMAT_XBGR2101010:
c34ce3d1 2932 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
6156a456 2933 case DRM_FORMAT_YUYV:
c34ce3d1 2934 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
6156a456 2935 case DRM_FORMAT_YVYU:
c34ce3d1 2936 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
6156a456 2937 case DRM_FORMAT_UYVY:
c34ce3d1 2938 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
6156a456 2939 case DRM_FORMAT_VYUY:
c34ce3d1 2940 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
70d21f0e 2941 default:
4249eeef 2942 MISSING_CASE(pixel_format);
70d21f0e 2943 }
8cfcba41 2944
c34ce3d1 2945 return 0;
6156a456 2946}
70d21f0e 2947
6156a456
CK
2948u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2949{
6156a456 2950 switch (fb_modifier) {
30af77c4 2951 case DRM_FORMAT_MOD_NONE:
70d21f0e 2952 break;
30af77c4 2953 case I915_FORMAT_MOD_X_TILED:
c34ce3d1 2954 return PLANE_CTL_TILED_X;
b321803d 2955 case I915_FORMAT_MOD_Y_TILED:
c34ce3d1 2956 return PLANE_CTL_TILED_Y;
b321803d 2957 case I915_FORMAT_MOD_Yf_TILED:
c34ce3d1 2958 return PLANE_CTL_TILED_YF;
70d21f0e 2959 default:
6156a456 2960 MISSING_CASE(fb_modifier);
70d21f0e 2961 }
8cfcba41 2962
c34ce3d1 2963 return 0;
6156a456 2964}
70d21f0e 2965
6156a456
CK
2966u32 skl_plane_ctl_rotation(unsigned int rotation)
2967{
3b7a5119 2968 switch (rotation) {
6156a456
CK
2969 case BIT(DRM_ROTATE_0):
2970 break;
1e8df167
SJ
2971 /*
2972 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
2973 * while i915 HW rotation is clockwise, thats why this swapping.
2974 */
3b7a5119 2975 case BIT(DRM_ROTATE_90):
1e8df167 2976 return PLANE_CTL_ROTATE_270;
3b7a5119 2977 case BIT(DRM_ROTATE_180):
c34ce3d1 2978 return PLANE_CTL_ROTATE_180;
3b7a5119 2979 case BIT(DRM_ROTATE_270):
1e8df167 2980 return PLANE_CTL_ROTATE_90;
6156a456
CK
2981 default:
2982 MISSING_CASE(rotation);
2983 }
2984
c34ce3d1 2985 return 0;
6156a456
CK
2986}
2987
a8d201af
ML
2988static void skylake_update_primary_plane(struct drm_plane *plane,
2989 const struct intel_crtc_state *crtc_state,
2990 const struct intel_plane_state *plane_state)
6156a456 2991{
a8d201af 2992 struct drm_device *dev = plane->dev;
6156a456 2993 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af
ML
2994 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2995 struct drm_framebuffer *fb = plane_state->base.fb;
2996 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6156a456
CK
2997 int pipe = intel_crtc->pipe;
2998 u32 plane_ctl, stride_div, stride;
2999 u32 tile_height, plane_offset, plane_size;
a8d201af 3000 unsigned int rotation = plane_state->base.rotation;
6156a456 3001 int x_offset, y_offset;
44eb0cb9 3002 u32 surf_addr;
a8d201af
ML
3003 int scaler_id = plane_state->scaler_id;
3004 int src_x = plane_state->src.x1 >> 16;
3005 int src_y = plane_state->src.y1 >> 16;
3006 int src_w = drm_rect_width(&plane_state->src) >> 16;
3007 int src_h = drm_rect_height(&plane_state->src) >> 16;
3008 int dst_x = plane_state->dst.x1;
3009 int dst_y = plane_state->dst.y1;
3010 int dst_w = drm_rect_width(&plane_state->dst);
3011 int dst_h = drm_rect_height(&plane_state->dst);
70d21f0e 3012
6156a456
CK
3013 plane_ctl = PLANE_CTL_ENABLE |
3014 PLANE_CTL_PIPE_GAMMA_ENABLE |
3015 PLANE_CTL_PIPE_CSC_ENABLE;
3016
3017 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3018 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
3019 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
6156a456
CK
3020 plane_ctl |= skl_plane_ctl_rotation(rotation);
3021
7b49f948 3022 stride_div = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
b321803d 3023 fb->pixel_format);
dedf278c 3024 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
3b7a5119 3025
a42e5a23
PZ
3026 WARN_ON(drm_rect_width(&plane_state->src) == 0);
3027
3b7a5119 3028 if (intel_rotation_90_or_270(rotation)) {
832be82f
VS
3029 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
3030
3b7a5119 3031 /* stride = Surface height in tiles */
832be82f 3032 tile_height = intel_tile_height(dev_priv, fb->modifier[0], cpp);
3b7a5119 3033 stride = DIV_ROUND_UP(fb->height, tile_height);
a8d201af
ML
3034 x_offset = stride * tile_height - src_y - src_h;
3035 y_offset = src_x;
6156a456 3036 plane_size = (src_w - 1) << 16 | (src_h - 1);
3b7a5119
SJ
3037 } else {
3038 stride = fb->pitches[0] / stride_div;
a8d201af
ML
3039 x_offset = src_x;
3040 y_offset = src_y;
6156a456 3041 plane_size = (src_h - 1) << 16 | (src_w - 1);
3b7a5119
SJ
3042 }
3043 plane_offset = y_offset << 16 | x_offset;
b321803d 3044
2db3366b
PZ
3045 intel_crtc->adjusted_x = x_offset;
3046 intel_crtc->adjusted_y = y_offset;
3047
70d21f0e 3048 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
3b7a5119
SJ
3049 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3050 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3051 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
6156a456
CK
3052
3053 if (scaler_id >= 0) {
3054 uint32_t ps_ctrl = 0;
3055
3056 WARN_ON(!dst_w || !dst_h);
3057 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3058 crtc_state->scaler_state.scalers[scaler_id].mode;
3059 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3060 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3061 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3062 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3063 I915_WRITE(PLANE_POS(pipe, 0), 0);
3064 } else {
3065 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3066 }
3067
121920fa 3068 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
70d21f0e
DL
3069
3070 POSTING_READ(PLANE_SURF(pipe, 0));
3071}
3072
a8d201af
ML
3073static void skylake_disable_primary_plane(struct drm_plane *primary,
3074 struct drm_crtc *crtc)
17638cd6
JB
3075{
3076 struct drm_device *dev = crtc->dev;
3077 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af 3078 int pipe = to_intel_crtc(crtc)->pipe;
17638cd6 3079
a8d201af
ML
3080 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3081 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3082 POSTING_READ(PLANE_SURF(pipe, 0));
3083}
29b9bde6 3084
a8d201af
ML
3085/* Assume fb object is pinned & idle & fenced and just update base pointers */
3086static int
3087intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3088 int x, int y, enum mode_set_atomic state)
3089{
3090 /* Support for kgdboc is disabled, this needs a major rework. */
3091 DRM_ERROR("legacy panic handler not supported any more.\n");
3092
3093 return -ENODEV;
81255565
JB
3094}
3095
7514747d 3096static void intel_complete_page_flips(struct drm_device *dev)
96a02917 3097{
96a02917
VS
3098 struct drm_crtc *crtc;
3099
70e1e0ec 3100 for_each_crtc(dev, crtc) {
96a02917
VS
3101 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3102 enum plane plane = intel_crtc->plane;
3103
3104 intel_prepare_page_flip(dev, plane);
3105 intel_finish_page_flip_plane(dev, plane);
3106 }
7514747d
VS
3107}
3108
3109static void intel_update_primary_planes(struct drm_device *dev)
3110{
7514747d 3111 struct drm_crtc *crtc;
96a02917 3112
70e1e0ec 3113 for_each_crtc(dev, crtc) {
11c22da6
ML
3114 struct intel_plane *plane = to_intel_plane(crtc->primary);
3115 struct intel_plane_state *plane_state;
96a02917 3116
11c22da6 3117 drm_modeset_lock_crtc(crtc, &plane->base);
11c22da6
ML
3118 plane_state = to_intel_plane_state(plane->base.state);
3119
a8d201af
ML
3120 if (plane_state->visible)
3121 plane->update_plane(&plane->base,
3122 to_intel_crtc_state(crtc->state),
3123 plane_state);
11c22da6
ML
3124
3125 drm_modeset_unlock_crtc(crtc);
96a02917
VS
3126 }
3127}
3128
7514747d
VS
3129void intel_prepare_reset(struct drm_device *dev)
3130{
3131 /* no reset support for gen2 */
3132 if (IS_GEN2(dev))
3133 return;
3134
3135 /* reset doesn't touch the display */
3136 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3137 return;
3138
3139 drm_modeset_lock_all(dev);
f98ce92f
VS
3140 /*
3141 * Disabling the crtcs gracefully seems nicer. Also the
3142 * g33 docs say we should at least disable all the planes.
3143 */
6b72d486 3144 intel_display_suspend(dev);
7514747d
VS
3145}
3146
3147void intel_finish_reset(struct drm_device *dev)
3148{
3149 struct drm_i915_private *dev_priv = to_i915(dev);
3150
3151 /*
3152 * Flips in the rings will be nuked by the reset,
3153 * so complete all pending flips so that user space
3154 * will get its events and not get stuck.
3155 */
3156 intel_complete_page_flips(dev);
3157
3158 /* no reset support for gen2 */
3159 if (IS_GEN2(dev))
3160 return;
3161
3162 /* reset doesn't touch the display */
3163 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3164 /*
3165 * Flips in the rings have been nuked by the reset,
3166 * so update the base address of all primary
3167 * planes to the the last fb to make sure we're
3168 * showing the correct fb after a reset.
11c22da6
ML
3169 *
3170 * FIXME: Atomic will make this obsolete since we won't schedule
3171 * CS-based flips (which might get lost in gpu resets) any more.
7514747d
VS
3172 */
3173 intel_update_primary_planes(dev);
3174 return;
3175 }
3176
3177 /*
3178 * The display has been reset as well,
3179 * so need a full re-initialization.
3180 */
3181 intel_runtime_pm_disable_interrupts(dev_priv);
3182 intel_runtime_pm_enable_interrupts(dev_priv);
3183
3184 intel_modeset_init_hw(dev);
3185
3186 spin_lock_irq(&dev_priv->irq_lock);
3187 if (dev_priv->display.hpd_irq_setup)
3188 dev_priv->display.hpd_irq_setup(dev);
3189 spin_unlock_irq(&dev_priv->irq_lock);
3190
043e9bda 3191 intel_display_resume(dev);
7514747d
VS
3192
3193 intel_hpd_init(dev_priv);
3194
3195 drm_modeset_unlock_all(dev);
3196}
3197
7d5e3799
CW
3198static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3199{
3200 struct drm_device *dev = crtc->dev;
3201 struct drm_i915_private *dev_priv = dev->dev_private;
3202 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7d5e3799
CW
3203 bool pending;
3204
3205 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3206 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3207 return false;
3208
5e2d7afc 3209 spin_lock_irq(&dev->event_lock);
7d5e3799 3210 pending = to_intel_crtc(crtc)->unpin_work != NULL;
5e2d7afc 3211 spin_unlock_irq(&dev->event_lock);
7d5e3799
CW
3212
3213 return pending;
3214}
3215
bfd16b2a
ML
3216static void intel_update_pipe_config(struct intel_crtc *crtc,
3217 struct intel_crtc_state *old_crtc_state)
e30e8f75
GP
3218{
3219 struct drm_device *dev = crtc->base.dev;
3220 struct drm_i915_private *dev_priv = dev->dev_private;
bfd16b2a
ML
3221 struct intel_crtc_state *pipe_config =
3222 to_intel_crtc_state(crtc->base.state);
e30e8f75 3223
bfd16b2a
ML
3224 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3225 crtc->base.mode = crtc->base.state->mode;
3226
3227 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3228 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3229 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
e30e8f75
GP
3230
3231 /*
3232 * Update pipe size and adjust fitter if needed: the reason for this is
3233 * that in compute_mode_changes we check the native mode (not the pfit
3234 * mode) to see if we can flip rather than do a full mode set. In the
3235 * fastboot case, we'll flip, but if we don't update the pipesrc and
3236 * pfit state, we'll end up with a big fb scanned out into the wrong
3237 * sized surface.
e30e8f75
GP
3238 */
3239
e30e8f75 3240 I915_WRITE(PIPESRC(crtc->pipe),
bfd16b2a
ML
3241 ((pipe_config->pipe_src_w - 1) << 16) |
3242 (pipe_config->pipe_src_h - 1));
3243
3244 /* on skylake this is done by detaching scalers */
3245 if (INTEL_INFO(dev)->gen >= 9) {
3246 skl_detach_scalers(crtc);
3247
3248 if (pipe_config->pch_pfit.enabled)
3249 skylake_pfit_enable(crtc);
3250 } else if (HAS_PCH_SPLIT(dev)) {
3251 if (pipe_config->pch_pfit.enabled)
3252 ironlake_pfit_enable(crtc);
3253 else if (old_crtc_state->pch_pfit.enabled)
3254 ironlake_pfit_disable(crtc, true);
e30e8f75 3255 }
e30e8f75
GP
3256}
3257
5e84e1a4
ZW
3258static void intel_fdi_normal_train(struct drm_crtc *crtc)
3259{
3260 struct drm_device *dev = crtc->dev;
3261 struct drm_i915_private *dev_priv = dev->dev_private;
3262 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3263 int pipe = intel_crtc->pipe;
f0f59a00
VS
3264 i915_reg_t reg;
3265 u32 temp;
5e84e1a4
ZW
3266
3267 /* enable normal train */
3268 reg = FDI_TX_CTL(pipe);
3269 temp = I915_READ(reg);
61e499bf 3270 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
3271 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3272 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
3273 } else {
3274 temp &= ~FDI_LINK_TRAIN_NONE;
3275 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 3276 }
5e84e1a4
ZW
3277 I915_WRITE(reg, temp);
3278
3279 reg = FDI_RX_CTL(pipe);
3280 temp = I915_READ(reg);
3281 if (HAS_PCH_CPT(dev)) {
3282 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3283 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3284 } else {
3285 temp &= ~FDI_LINK_TRAIN_NONE;
3286 temp |= FDI_LINK_TRAIN_NONE;
3287 }
3288 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3289
3290 /* wait one idle pattern time */
3291 POSTING_READ(reg);
3292 udelay(1000);
357555c0
JB
3293
3294 /* IVB wants error correction enabled */
3295 if (IS_IVYBRIDGE(dev))
3296 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3297 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
3298}
3299
8db9d77b
ZW
3300/* The FDI link training functions for ILK/Ibexpeak. */
3301static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3302{
3303 struct drm_device *dev = crtc->dev;
3304 struct drm_i915_private *dev_priv = dev->dev_private;
3305 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3306 int pipe = intel_crtc->pipe;
f0f59a00
VS
3307 i915_reg_t reg;
3308 u32 temp, tries;
8db9d77b 3309
1c8562f6 3310 /* FDI needs bits from pipe first */
0fc932b8 3311 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3312
e1a44743
AJ
3313 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3314 for train result */
5eddb70b
CW
3315 reg = FDI_RX_IMR(pipe);
3316 temp = I915_READ(reg);
e1a44743
AJ
3317 temp &= ~FDI_RX_SYMBOL_LOCK;
3318 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3319 I915_WRITE(reg, temp);
3320 I915_READ(reg);
e1a44743
AJ
3321 udelay(150);
3322
8db9d77b 3323 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3324 reg = FDI_TX_CTL(pipe);
3325 temp = I915_READ(reg);
627eb5a3 3326 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3327 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3328 temp &= ~FDI_LINK_TRAIN_NONE;
3329 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3330 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3331
5eddb70b
CW
3332 reg = FDI_RX_CTL(pipe);
3333 temp = I915_READ(reg);
8db9d77b
ZW
3334 temp &= ~FDI_LINK_TRAIN_NONE;
3335 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3336 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3337
3338 POSTING_READ(reg);
8db9d77b
ZW
3339 udelay(150);
3340
5b2adf89 3341 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3342 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3343 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3344 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3345
5eddb70b 3346 reg = FDI_RX_IIR(pipe);
e1a44743 3347 for (tries = 0; tries < 5; tries++) {
5eddb70b 3348 temp = I915_READ(reg);
8db9d77b
ZW
3349 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3350
3351 if ((temp & FDI_RX_BIT_LOCK)) {
3352 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3353 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3354 break;
3355 }
8db9d77b 3356 }
e1a44743 3357 if (tries == 5)
5eddb70b 3358 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3359
3360 /* Train 2 */
5eddb70b
CW
3361 reg = FDI_TX_CTL(pipe);
3362 temp = I915_READ(reg);
8db9d77b
ZW
3363 temp &= ~FDI_LINK_TRAIN_NONE;
3364 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3365 I915_WRITE(reg, temp);
8db9d77b 3366
5eddb70b
CW
3367 reg = FDI_RX_CTL(pipe);
3368 temp = I915_READ(reg);
8db9d77b
ZW
3369 temp &= ~FDI_LINK_TRAIN_NONE;
3370 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3371 I915_WRITE(reg, temp);
8db9d77b 3372
5eddb70b
CW
3373 POSTING_READ(reg);
3374 udelay(150);
8db9d77b 3375
5eddb70b 3376 reg = FDI_RX_IIR(pipe);
e1a44743 3377 for (tries = 0; tries < 5; tries++) {
5eddb70b 3378 temp = I915_READ(reg);
8db9d77b
ZW
3379 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3380
3381 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3382 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3383 DRM_DEBUG_KMS("FDI train 2 done.\n");
3384 break;
3385 }
8db9d77b 3386 }
e1a44743 3387 if (tries == 5)
5eddb70b 3388 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3389
3390 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3391
8db9d77b
ZW
3392}
3393
0206e353 3394static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3395 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3396 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3397 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3398 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3399};
3400
3401/* The FDI link training functions for SNB/Cougarpoint. */
3402static void gen6_fdi_link_train(struct drm_crtc *crtc)
3403{
3404 struct drm_device *dev = crtc->dev;
3405 struct drm_i915_private *dev_priv = dev->dev_private;
3406 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3407 int pipe = intel_crtc->pipe;
f0f59a00
VS
3408 i915_reg_t reg;
3409 u32 temp, i, retry;
8db9d77b 3410
e1a44743
AJ
3411 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3412 for train result */
5eddb70b
CW
3413 reg = FDI_RX_IMR(pipe);
3414 temp = I915_READ(reg);
e1a44743
AJ
3415 temp &= ~FDI_RX_SYMBOL_LOCK;
3416 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3417 I915_WRITE(reg, temp);
3418
3419 POSTING_READ(reg);
e1a44743
AJ
3420 udelay(150);
3421
8db9d77b 3422 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3423 reg = FDI_TX_CTL(pipe);
3424 temp = I915_READ(reg);
627eb5a3 3425 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3426 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3427 temp &= ~FDI_LINK_TRAIN_NONE;
3428 temp |= FDI_LINK_TRAIN_PATTERN_1;
3429 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3430 /* SNB-B */
3431 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3432 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3433
d74cf324
DV
3434 I915_WRITE(FDI_RX_MISC(pipe),
3435 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3436
5eddb70b
CW
3437 reg = FDI_RX_CTL(pipe);
3438 temp = I915_READ(reg);
8db9d77b
ZW
3439 if (HAS_PCH_CPT(dev)) {
3440 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3441 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3442 } else {
3443 temp &= ~FDI_LINK_TRAIN_NONE;
3444 temp |= FDI_LINK_TRAIN_PATTERN_1;
3445 }
5eddb70b
CW
3446 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3447
3448 POSTING_READ(reg);
8db9d77b
ZW
3449 udelay(150);
3450
0206e353 3451 for (i = 0; i < 4; i++) {
5eddb70b
CW
3452 reg = FDI_TX_CTL(pipe);
3453 temp = I915_READ(reg);
8db9d77b
ZW
3454 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3455 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3456 I915_WRITE(reg, temp);
3457
3458 POSTING_READ(reg);
8db9d77b
ZW
3459 udelay(500);
3460
fa37d39e
SP
3461 for (retry = 0; retry < 5; retry++) {
3462 reg = FDI_RX_IIR(pipe);
3463 temp = I915_READ(reg);
3464 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3465 if (temp & FDI_RX_BIT_LOCK) {
3466 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3467 DRM_DEBUG_KMS("FDI train 1 done.\n");
3468 break;
3469 }
3470 udelay(50);
8db9d77b 3471 }
fa37d39e
SP
3472 if (retry < 5)
3473 break;
8db9d77b
ZW
3474 }
3475 if (i == 4)
5eddb70b 3476 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3477
3478 /* Train 2 */
5eddb70b
CW
3479 reg = FDI_TX_CTL(pipe);
3480 temp = I915_READ(reg);
8db9d77b
ZW
3481 temp &= ~FDI_LINK_TRAIN_NONE;
3482 temp |= FDI_LINK_TRAIN_PATTERN_2;
3483 if (IS_GEN6(dev)) {
3484 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3485 /* SNB-B */
3486 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3487 }
5eddb70b 3488 I915_WRITE(reg, temp);
8db9d77b 3489
5eddb70b
CW
3490 reg = FDI_RX_CTL(pipe);
3491 temp = I915_READ(reg);
8db9d77b
ZW
3492 if (HAS_PCH_CPT(dev)) {
3493 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3494 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3495 } else {
3496 temp &= ~FDI_LINK_TRAIN_NONE;
3497 temp |= FDI_LINK_TRAIN_PATTERN_2;
3498 }
5eddb70b
CW
3499 I915_WRITE(reg, temp);
3500
3501 POSTING_READ(reg);
8db9d77b
ZW
3502 udelay(150);
3503
0206e353 3504 for (i = 0; i < 4; i++) {
5eddb70b
CW
3505 reg = FDI_TX_CTL(pipe);
3506 temp = I915_READ(reg);
8db9d77b
ZW
3507 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3508 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3509 I915_WRITE(reg, temp);
3510
3511 POSTING_READ(reg);
8db9d77b
ZW
3512 udelay(500);
3513
fa37d39e
SP
3514 for (retry = 0; retry < 5; retry++) {
3515 reg = FDI_RX_IIR(pipe);
3516 temp = I915_READ(reg);
3517 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3518 if (temp & FDI_RX_SYMBOL_LOCK) {
3519 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3520 DRM_DEBUG_KMS("FDI train 2 done.\n");
3521 break;
3522 }
3523 udelay(50);
8db9d77b 3524 }
fa37d39e
SP
3525 if (retry < 5)
3526 break;
8db9d77b
ZW
3527 }
3528 if (i == 4)
5eddb70b 3529 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3530
3531 DRM_DEBUG_KMS("FDI train done.\n");
3532}
3533
357555c0
JB
3534/* Manual link training for Ivy Bridge A0 parts */
3535static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3536{
3537 struct drm_device *dev = crtc->dev;
3538 struct drm_i915_private *dev_priv = dev->dev_private;
3539 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3540 int pipe = intel_crtc->pipe;
f0f59a00
VS
3541 i915_reg_t reg;
3542 u32 temp, i, j;
357555c0
JB
3543
3544 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3545 for train result */
3546 reg = FDI_RX_IMR(pipe);
3547 temp = I915_READ(reg);
3548 temp &= ~FDI_RX_SYMBOL_LOCK;
3549 temp &= ~FDI_RX_BIT_LOCK;
3550 I915_WRITE(reg, temp);
3551
3552 POSTING_READ(reg);
3553 udelay(150);
3554
01a415fd
DV
3555 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3556 I915_READ(FDI_RX_IIR(pipe)));
3557
139ccd3f
JB
3558 /* Try each vswing and preemphasis setting twice before moving on */
3559 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3560 /* disable first in case we need to retry */
3561 reg = FDI_TX_CTL(pipe);
3562 temp = I915_READ(reg);
3563 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3564 temp &= ~FDI_TX_ENABLE;
3565 I915_WRITE(reg, temp);
357555c0 3566
139ccd3f
JB
3567 reg = FDI_RX_CTL(pipe);
3568 temp = I915_READ(reg);
3569 temp &= ~FDI_LINK_TRAIN_AUTO;
3570 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3571 temp &= ~FDI_RX_ENABLE;
3572 I915_WRITE(reg, temp);
357555c0 3573
139ccd3f 3574 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3575 reg = FDI_TX_CTL(pipe);
3576 temp = I915_READ(reg);
139ccd3f 3577 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3578 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
139ccd3f 3579 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3580 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3581 temp |= snb_b_fdi_train_param[j/2];
3582 temp |= FDI_COMPOSITE_SYNC;
3583 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3584
139ccd3f
JB
3585 I915_WRITE(FDI_RX_MISC(pipe),
3586 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3587
139ccd3f 3588 reg = FDI_RX_CTL(pipe);
357555c0 3589 temp = I915_READ(reg);
139ccd3f
JB
3590 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3591 temp |= FDI_COMPOSITE_SYNC;
3592 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3593
139ccd3f
JB
3594 POSTING_READ(reg);
3595 udelay(1); /* should be 0.5us */
357555c0 3596
139ccd3f
JB
3597 for (i = 0; i < 4; i++) {
3598 reg = FDI_RX_IIR(pipe);
3599 temp = I915_READ(reg);
3600 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3601
139ccd3f
JB
3602 if (temp & FDI_RX_BIT_LOCK ||
3603 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3604 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3605 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3606 i);
3607 break;
3608 }
3609 udelay(1); /* should be 0.5us */
3610 }
3611 if (i == 4) {
3612 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3613 continue;
3614 }
357555c0 3615
139ccd3f 3616 /* Train 2 */
357555c0
JB
3617 reg = FDI_TX_CTL(pipe);
3618 temp = I915_READ(reg);
139ccd3f
JB
3619 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3620 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3621 I915_WRITE(reg, temp);
3622
3623 reg = FDI_RX_CTL(pipe);
3624 temp = I915_READ(reg);
3625 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3626 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3627 I915_WRITE(reg, temp);
3628
3629 POSTING_READ(reg);
139ccd3f 3630 udelay(2); /* should be 1.5us */
357555c0 3631
139ccd3f
JB
3632 for (i = 0; i < 4; i++) {
3633 reg = FDI_RX_IIR(pipe);
3634 temp = I915_READ(reg);
3635 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3636
139ccd3f
JB
3637 if (temp & FDI_RX_SYMBOL_LOCK ||
3638 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3639 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3640 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3641 i);
3642 goto train_done;
3643 }
3644 udelay(2); /* should be 1.5us */
357555c0 3645 }
139ccd3f
JB
3646 if (i == 4)
3647 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3648 }
357555c0 3649
139ccd3f 3650train_done:
357555c0
JB
3651 DRM_DEBUG_KMS("FDI train done.\n");
3652}
3653
88cefb6c 3654static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3655{
88cefb6c 3656 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3657 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3658 int pipe = intel_crtc->pipe;
f0f59a00
VS
3659 i915_reg_t reg;
3660 u32 temp;
c64e311e 3661
c98e9dcf 3662 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3663 reg = FDI_RX_CTL(pipe);
3664 temp = I915_READ(reg);
627eb5a3 3665 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
6e3c9717 3666 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
dfd07d72 3667 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3668 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3669
3670 POSTING_READ(reg);
c98e9dcf
JB
3671 udelay(200);
3672
3673 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3674 temp = I915_READ(reg);
3675 I915_WRITE(reg, temp | FDI_PCDCLK);
3676
3677 POSTING_READ(reg);
c98e9dcf
JB
3678 udelay(200);
3679
20749730
PZ
3680 /* Enable CPU FDI TX PLL, always on for Ironlake */
3681 reg = FDI_TX_CTL(pipe);
3682 temp = I915_READ(reg);
3683 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3684 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3685
20749730
PZ
3686 POSTING_READ(reg);
3687 udelay(100);
6be4a607 3688 }
0e23b99d
JB
3689}
3690
88cefb6c
DV
3691static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3692{
3693 struct drm_device *dev = intel_crtc->base.dev;
3694 struct drm_i915_private *dev_priv = dev->dev_private;
3695 int pipe = intel_crtc->pipe;
f0f59a00
VS
3696 i915_reg_t reg;
3697 u32 temp;
88cefb6c
DV
3698
3699 /* Switch from PCDclk to Rawclk */
3700 reg = FDI_RX_CTL(pipe);
3701 temp = I915_READ(reg);
3702 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3703
3704 /* Disable CPU FDI TX PLL */
3705 reg = FDI_TX_CTL(pipe);
3706 temp = I915_READ(reg);
3707 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3708
3709 POSTING_READ(reg);
3710 udelay(100);
3711
3712 reg = FDI_RX_CTL(pipe);
3713 temp = I915_READ(reg);
3714 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3715
3716 /* Wait for the clocks to turn off. */
3717 POSTING_READ(reg);
3718 udelay(100);
3719}
3720
0fc932b8
JB
3721static void ironlake_fdi_disable(struct drm_crtc *crtc)
3722{
3723 struct drm_device *dev = crtc->dev;
3724 struct drm_i915_private *dev_priv = dev->dev_private;
3725 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3726 int pipe = intel_crtc->pipe;
f0f59a00
VS
3727 i915_reg_t reg;
3728 u32 temp;
0fc932b8
JB
3729
3730 /* disable CPU FDI tx and PCH FDI rx */
3731 reg = FDI_TX_CTL(pipe);
3732 temp = I915_READ(reg);
3733 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3734 POSTING_READ(reg);
3735
3736 reg = FDI_RX_CTL(pipe);
3737 temp = I915_READ(reg);
3738 temp &= ~(0x7 << 16);
dfd07d72 3739 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3740 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3741
3742 POSTING_READ(reg);
3743 udelay(100);
3744
3745 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3746 if (HAS_PCH_IBX(dev))
6f06ce18 3747 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3748
3749 /* still set train pattern 1 */
3750 reg = FDI_TX_CTL(pipe);
3751 temp = I915_READ(reg);
3752 temp &= ~FDI_LINK_TRAIN_NONE;
3753 temp |= FDI_LINK_TRAIN_PATTERN_1;
3754 I915_WRITE(reg, temp);
3755
3756 reg = FDI_RX_CTL(pipe);
3757 temp = I915_READ(reg);
3758 if (HAS_PCH_CPT(dev)) {
3759 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3760 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3761 } else {
3762 temp &= ~FDI_LINK_TRAIN_NONE;
3763 temp |= FDI_LINK_TRAIN_PATTERN_1;
3764 }
3765 /* BPC in FDI rx is consistent with that in PIPECONF */
3766 temp &= ~(0x07 << 16);
dfd07d72 3767 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3768 I915_WRITE(reg, temp);
3769
3770 POSTING_READ(reg);
3771 udelay(100);
3772}
3773
5dce5b93
CW
3774bool intel_has_pending_fb_unpin(struct drm_device *dev)
3775{
3776 struct intel_crtc *crtc;
3777
3778 /* Note that we don't need to be called with mode_config.lock here
3779 * as our list of CRTC objects is static for the lifetime of the
3780 * device and so cannot disappear as we iterate. Similarly, we can
3781 * happily treat the predicates as racy, atomic checks as userspace
3782 * cannot claim and pin a new fb without at least acquring the
3783 * struct_mutex and so serialising with us.
3784 */
d3fcc808 3785 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3786 if (atomic_read(&crtc->unpin_work_count) == 0)
3787 continue;
3788
3789 if (crtc->unpin_work)
3790 intel_wait_for_vblank(dev, crtc->pipe);
3791
3792 return true;
3793 }
3794
3795 return false;
3796}
3797
d6bbafa1
CW
3798static void page_flip_completed(struct intel_crtc *intel_crtc)
3799{
3800 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3801 struct intel_unpin_work *work = intel_crtc->unpin_work;
3802
3803 /* ensure that the unpin work is consistent wrt ->pending. */
3804 smp_rmb();
3805 intel_crtc->unpin_work = NULL;
3806
3807 if (work->event)
3808 drm_send_vblank_event(intel_crtc->base.dev,
3809 intel_crtc->pipe,
3810 work->event);
3811
3812 drm_crtc_vblank_put(&intel_crtc->base);
3813
3814 wake_up_all(&dev_priv->pending_flip_queue);
3815 queue_work(dev_priv->wq, &work->work);
3816
3817 trace_i915_flip_complete(intel_crtc->plane,
3818 work->pending_flip_obj);
3819}
3820
5008e874 3821static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 3822{
0f91128d 3823 struct drm_device *dev = crtc->dev;
5bb61643 3824 struct drm_i915_private *dev_priv = dev->dev_private;
5008e874 3825 long ret;
e6c3a2a6 3826
2c10d571 3827 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
5008e874
ML
3828
3829 ret = wait_event_interruptible_timeout(
3830 dev_priv->pending_flip_queue,
3831 !intel_crtc_has_pending_flip(crtc),
3832 60*HZ);
3833
3834 if (ret < 0)
3835 return ret;
3836
3837 if (ret == 0) {
9c787942 3838 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2c10d571 3839
5e2d7afc 3840 spin_lock_irq(&dev->event_lock);
9c787942
CW
3841 if (intel_crtc->unpin_work) {
3842 WARN_ONCE(1, "Removing stuck page flip\n");
3843 page_flip_completed(intel_crtc);
3844 }
5e2d7afc 3845 spin_unlock_irq(&dev->event_lock);
9c787942 3846 }
5bb61643 3847
5008e874 3848 return 0;
e6c3a2a6
CW
3849}
3850
060f02d8
VS
3851static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
3852{
3853 u32 temp;
3854
3855 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3856
3857 mutex_lock(&dev_priv->sb_lock);
3858
3859 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3860 temp |= SBI_SSCCTL_DISABLE;
3861 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3862
3863 mutex_unlock(&dev_priv->sb_lock);
3864}
3865
e615efe4
ED
3866/* Program iCLKIP clock to the desired frequency */
3867static void lpt_program_iclkip(struct drm_crtc *crtc)
3868{
64b46a06 3869 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6e3c9717 3870 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
e615efe4
ED
3871 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3872 u32 temp;
3873
060f02d8 3874 lpt_disable_iclkip(dev_priv);
e615efe4 3875
64b46a06
VS
3876 /* The iCLK virtual clock root frequency is in MHz,
3877 * but the adjusted_mode->crtc_clock in in KHz. To get the
3878 * divisors, it is necessary to divide one by another, so we
3879 * convert the virtual clock precision to KHz here for higher
3880 * precision.
3881 */
3882 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
e615efe4
ED
3883 u32 iclk_virtual_root_freq = 172800 * 1000;
3884 u32 iclk_pi_range = 64;
64b46a06 3885 u32 desired_divisor;
e615efe4 3886
64b46a06
VS
3887 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
3888 clock << auxdiv);
3889 divsel = (desired_divisor / iclk_pi_range) - 2;
3890 phaseinc = desired_divisor % iclk_pi_range;
e615efe4 3891
64b46a06
VS
3892 /*
3893 * Near 20MHz is a corner case which is
3894 * out of range for the 7-bit divisor
3895 */
3896 if (divsel <= 0x7f)
3897 break;
e615efe4
ED
3898 }
3899
3900 /* This should not happen with any sane values */
3901 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3902 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3903 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3904 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3905
3906 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3907 clock,
e615efe4
ED
3908 auxdiv,
3909 divsel,
3910 phasedir,
3911 phaseinc);
3912
060f02d8
VS
3913 mutex_lock(&dev_priv->sb_lock);
3914
e615efe4 3915 /* Program SSCDIVINTPHASE6 */
988d6ee8 3916 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
3917 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3918 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3919 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3920 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3921 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3922 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 3923 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
3924
3925 /* Program SSCAUXDIV */
988d6ee8 3926 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
3927 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3928 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 3929 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
3930
3931 /* Enable modulator and associated divider */
988d6ee8 3932 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 3933 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 3934 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4 3935
060f02d8
VS
3936 mutex_unlock(&dev_priv->sb_lock);
3937
e615efe4
ED
3938 /* Wait for initialization time */
3939 udelay(24);
3940
3941 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
3942}
3943
8802e5b6
VS
3944int lpt_get_iclkip(struct drm_i915_private *dev_priv)
3945{
3946 u32 divsel, phaseinc, auxdiv;
3947 u32 iclk_virtual_root_freq = 172800 * 1000;
3948 u32 iclk_pi_range = 64;
3949 u32 desired_divisor;
3950 u32 temp;
3951
3952 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
3953 return 0;
3954
3955 mutex_lock(&dev_priv->sb_lock);
3956
3957 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3958 if (temp & SBI_SSCCTL_DISABLE) {
3959 mutex_unlock(&dev_priv->sb_lock);
3960 return 0;
3961 }
3962
3963 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
3964 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
3965 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
3966 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
3967 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
3968
3969 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
3970 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
3971 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
3972
3973 mutex_unlock(&dev_priv->sb_lock);
3974
3975 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
3976
3977 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
3978 desired_divisor << auxdiv);
3979}
3980
275f01b2
DV
3981static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3982 enum pipe pch_transcoder)
3983{
3984 struct drm_device *dev = crtc->base.dev;
3985 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 3986 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
275f01b2
DV
3987
3988 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3989 I915_READ(HTOTAL(cpu_transcoder)));
3990 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3991 I915_READ(HBLANK(cpu_transcoder)));
3992 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3993 I915_READ(HSYNC(cpu_transcoder)));
3994
3995 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3996 I915_READ(VTOTAL(cpu_transcoder)));
3997 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3998 I915_READ(VBLANK(cpu_transcoder)));
3999 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4000 I915_READ(VSYNC(cpu_transcoder)));
4001 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4002 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4003}
4004
003632d9 4005static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
1fbc0d78
DV
4006{
4007 struct drm_i915_private *dev_priv = dev->dev_private;
4008 uint32_t temp;
4009
4010 temp = I915_READ(SOUTH_CHICKEN1);
003632d9 4011 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
1fbc0d78
DV
4012 return;
4013
4014 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4015 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4016
003632d9
ACO
4017 temp &= ~FDI_BC_BIFURCATION_SELECT;
4018 if (enable)
4019 temp |= FDI_BC_BIFURCATION_SELECT;
4020
4021 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
1fbc0d78
DV
4022 I915_WRITE(SOUTH_CHICKEN1, temp);
4023 POSTING_READ(SOUTH_CHICKEN1);
4024}
4025
4026static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4027{
4028 struct drm_device *dev = intel_crtc->base.dev;
1fbc0d78
DV
4029
4030 switch (intel_crtc->pipe) {
4031 case PIPE_A:
4032 break;
4033 case PIPE_B:
6e3c9717 4034 if (intel_crtc->config->fdi_lanes > 2)
003632d9 4035 cpt_set_fdi_bc_bifurcation(dev, false);
1fbc0d78 4036 else
003632d9 4037 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4038
4039 break;
4040 case PIPE_C:
003632d9 4041 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4042
4043 break;
4044 default:
4045 BUG();
4046 }
4047}
4048
c48b5305
VS
4049/* Return which DP Port should be selected for Transcoder DP control */
4050static enum port
4051intel_trans_dp_port_sel(struct drm_crtc *crtc)
4052{
4053 struct drm_device *dev = crtc->dev;
4054 struct intel_encoder *encoder;
4055
4056 for_each_encoder_on_crtc(dev, crtc, encoder) {
4057 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4058 encoder->type == INTEL_OUTPUT_EDP)
4059 return enc_to_dig_port(&encoder->base)->port;
4060 }
4061
4062 return -1;
4063}
4064
f67a559d
JB
4065/*
4066 * Enable PCH resources required for PCH ports:
4067 * - PCH PLLs
4068 * - FDI training & RX/TX
4069 * - update transcoder timings
4070 * - DP transcoding bits
4071 * - transcoder
4072 */
4073static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
4074{
4075 struct drm_device *dev = crtc->dev;
4076 struct drm_i915_private *dev_priv = dev->dev_private;
4077 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4078 int pipe = intel_crtc->pipe;
f0f59a00 4079 u32 temp;
2c07245f 4080
ab9412ba 4081 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 4082
1fbc0d78
DV
4083 if (IS_IVYBRIDGE(dev))
4084 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4085
cd986abb
DV
4086 /* Write the TU size bits before fdi link training, so that error
4087 * detection works. */
4088 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4089 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4090
3860b2ec
VS
4091 /*
4092 * Sometimes spurious CPU pipe underruns happen during FDI
4093 * training, at least with VGA+HDMI cloning. Suppress them.
4094 */
4095 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4096
c98e9dcf 4097 /* For PCH output, training FDI link */
674cf967 4098 dev_priv->display.fdi_link_train(crtc);
2c07245f 4099
3ad8a208
DV
4100 /* We need to program the right clock selection before writing the pixel
4101 * mutliplier into the DPLL. */
303b81e0 4102 if (HAS_PCH_CPT(dev)) {
ee7b9f93 4103 u32 sel;
4b645f14 4104
c98e9dcf 4105 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
4106 temp |= TRANS_DPLL_ENABLE(pipe);
4107 sel = TRANS_DPLLB_SEL(pipe);
8106ddbd
ACO
4108 if (intel_crtc->config->shared_dpll ==
4109 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
ee7b9f93
JB
4110 temp |= sel;
4111 else
4112 temp &= ~sel;
c98e9dcf 4113 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 4114 }
5eddb70b 4115
3ad8a208
DV
4116 /* XXX: pch pll's can be enabled any time before we enable the PCH
4117 * transcoder, and we actually should do this to not upset any PCH
4118 * transcoder that already use the clock when we share it.
4119 *
4120 * Note that enable_shared_dpll tries to do the right thing, but
4121 * get_shared_dpll unconditionally resets the pll - we need that to have
4122 * the right LVDS enable sequence. */
85b3894f 4123 intel_enable_shared_dpll(intel_crtc);
3ad8a208 4124
d9b6cb56
JB
4125 /* set transcoder timing, panel must allow it */
4126 assert_panel_unlocked(dev_priv, pipe);
275f01b2 4127 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 4128
303b81e0 4129 intel_fdi_normal_train(crtc);
5e84e1a4 4130
3860b2ec
VS
4131 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4132
c98e9dcf 4133 /* For PCH DP, enable TRANS_DP_CTL */
6e3c9717 4134 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
9c4edaee
VS
4135 const struct drm_display_mode *adjusted_mode =
4136 &intel_crtc->config->base.adjusted_mode;
dfd07d72 4137 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
f0f59a00 4138 i915_reg_t reg = TRANS_DP_CTL(pipe);
5eddb70b
CW
4139 temp = I915_READ(reg);
4140 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
4141 TRANS_DP_SYNC_MASK |
4142 TRANS_DP_BPC_MASK);
e3ef4479 4143 temp |= TRANS_DP_OUTPUT_ENABLE;
9325c9f0 4144 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf 4145
9c4edaee 4146 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 4147 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
9c4edaee 4148 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 4149 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
4150
4151 switch (intel_trans_dp_port_sel(crtc)) {
c48b5305 4152 case PORT_B:
5eddb70b 4153 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf 4154 break;
c48b5305 4155 case PORT_C:
5eddb70b 4156 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf 4157 break;
c48b5305 4158 case PORT_D:
5eddb70b 4159 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
4160 break;
4161 default:
e95d41e1 4162 BUG();
32f9d658 4163 }
2c07245f 4164
5eddb70b 4165 I915_WRITE(reg, temp);
6be4a607 4166 }
b52eb4dc 4167
b8a4f404 4168 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
4169}
4170
1507e5bd
PZ
4171static void lpt_pch_enable(struct drm_crtc *crtc)
4172{
4173 struct drm_device *dev = crtc->dev;
4174 struct drm_i915_private *dev_priv = dev->dev_private;
4175 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 4176 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1507e5bd 4177
ab9412ba 4178 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 4179
8c52b5e8 4180 lpt_program_iclkip(crtc);
1507e5bd 4181
0540e488 4182 /* Set transcoder timing. */
275f01b2 4183 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 4184
937bb610 4185 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
4186}
4187
a1520318 4188static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
4189{
4190 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 4191 i915_reg_t dslreg = PIPEDSL(pipe);
d4270e57
JB
4192 u32 temp;
4193
4194 temp = I915_READ(dslreg);
4195 udelay(500);
4196 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4197 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4198 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4199 }
4200}
4201
86adf9d7
ML
4202static int
4203skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4204 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4205 int src_w, int src_h, int dst_w, int dst_h)
a1b2278e 4206{
86adf9d7
ML
4207 struct intel_crtc_scaler_state *scaler_state =
4208 &crtc_state->scaler_state;
4209 struct intel_crtc *intel_crtc =
4210 to_intel_crtc(crtc_state->base.crtc);
a1b2278e 4211 int need_scaling;
6156a456
CK
4212
4213 need_scaling = intel_rotation_90_or_270(rotation) ?
4214 (src_h != dst_w || src_w != dst_h):
4215 (src_w != dst_w || src_h != dst_h);
a1b2278e
CK
4216
4217 /*
4218 * if plane is being disabled or scaler is no more required or force detach
4219 * - free scaler binded to this plane/crtc
4220 * - in order to do this, update crtc->scaler_usage
4221 *
4222 * Here scaler state in crtc_state is set free so that
4223 * scaler can be assigned to other user. Actual register
4224 * update to free the scaler is done in plane/panel-fit programming.
4225 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4226 */
86adf9d7 4227 if (force_detach || !need_scaling) {
a1b2278e 4228 if (*scaler_id >= 0) {
86adf9d7 4229 scaler_state->scaler_users &= ~(1 << scaler_user);
a1b2278e
CK
4230 scaler_state->scalers[*scaler_id].in_use = 0;
4231
86adf9d7
ML
4232 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4233 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4234 intel_crtc->pipe, scaler_user, *scaler_id,
a1b2278e
CK
4235 scaler_state->scaler_users);
4236 *scaler_id = -1;
4237 }
4238 return 0;
4239 }
4240
4241 /* range checks */
4242 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4243 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4244
4245 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4246 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
86adf9d7 4247 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
a1b2278e 4248 "size is out of scaler range\n",
86adf9d7 4249 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
a1b2278e
CK
4250 return -EINVAL;
4251 }
4252
86adf9d7
ML
4253 /* mark this plane as a scaler user in crtc_state */
4254 scaler_state->scaler_users |= (1 << scaler_user);
4255 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4256 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4257 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4258 scaler_state->scaler_users);
4259
4260 return 0;
4261}
4262
4263/**
4264 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4265 *
4266 * @state: crtc's scaler state
86adf9d7
ML
4267 *
4268 * Return
4269 * 0 - scaler_usage updated successfully
4270 * error - requested scaling cannot be supported or other error condition
4271 */
e435d6e5 4272int skl_update_scaler_crtc(struct intel_crtc_state *state)
86adf9d7
ML
4273{
4274 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
7c5f93b0 4275 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
86adf9d7
ML
4276
4277 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4278 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4279
e435d6e5 4280 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
fa5a7970 4281 &state->scaler_state.scaler_id, BIT(DRM_ROTATE_0),
86adf9d7 4282 state->pipe_src_w, state->pipe_src_h,
aad941d5 4283 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
86adf9d7
ML
4284}
4285
4286/**
4287 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4288 *
4289 * @state: crtc's scaler state
86adf9d7
ML
4290 * @plane_state: atomic plane state to update
4291 *
4292 * Return
4293 * 0 - scaler_usage updated successfully
4294 * error - requested scaling cannot be supported or other error condition
4295 */
da20eabd
ML
4296static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4297 struct intel_plane_state *plane_state)
86adf9d7
ML
4298{
4299
4300 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
da20eabd
ML
4301 struct intel_plane *intel_plane =
4302 to_intel_plane(plane_state->base.plane);
86adf9d7
ML
4303 struct drm_framebuffer *fb = plane_state->base.fb;
4304 int ret;
4305
4306 bool force_detach = !fb || !plane_state->visible;
4307
4308 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4309 intel_plane->base.base.id, intel_crtc->pipe,
4310 drm_plane_index(&intel_plane->base));
4311
4312 ret = skl_update_scaler(crtc_state, force_detach,
4313 drm_plane_index(&intel_plane->base),
4314 &plane_state->scaler_id,
4315 plane_state->base.rotation,
4316 drm_rect_width(&plane_state->src) >> 16,
4317 drm_rect_height(&plane_state->src) >> 16,
4318 drm_rect_width(&plane_state->dst),
4319 drm_rect_height(&plane_state->dst));
4320
4321 if (ret || plane_state->scaler_id < 0)
4322 return ret;
4323
a1b2278e 4324 /* check colorkey */
818ed961 4325 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
86adf9d7 4326 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
818ed961 4327 intel_plane->base.base.id);
a1b2278e
CK
4328 return -EINVAL;
4329 }
4330
4331 /* Check src format */
86adf9d7
ML
4332 switch (fb->pixel_format) {
4333 case DRM_FORMAT_RGB565:
4334 case DRM_FORMAT_XBGR8888:
4335 case DRM_FORMAT_XRGB8888:
4336 case DRM_FORMAT_ABGR8888:
4337 case DRM_FORMAT_ARGB8888:
4338 case DRM_FORMAT_XRGB2101010:
4339 case DRM_FORMAT_XBGR2101010:
4340 case DRM_FORMAT_YUYV:
4341 case DRM_FORMAT_YVYU:
4342 case DRM_FORMAT_UYVY:
4343 case DRM_FORMAT_VYUY:
4344 break;
4345 default:
4346 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4347 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4348 return -EINVAL;
a1b2278e
CK
4349 }
4350
a1b2278e
CK
4351 return 0;
4352}
4353
e435d6e5
ML
4354static void skylake_scaler_disable(struct intel_crtc *crtc)
4355{
4356 int i;
4357
4358 for (i = 0; i < crtc->num_scalers; i++)
4359 skl_detach_scaler(crtc, i);
4360}
4361
4362static void skylake_pfit_enable(struct intel_crtc *crtc)
bd2e244f
JB
4363{
4364 struct drm_device *dev = crtc->base.dev;
4365 struct drm_i915_private *dev_priv = dev->dev_private;
4366 int pipe = crtc->pipe;
a1b2278e
CK
4367 struct intel_crtc_scaler_state *scaler_state =
4368 &crtc->config->scaler_state;
4369
4370 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4371
6e3c9717 4372 if (crtc->config->pch_pfit.enabled) {
a1b2278e
CK
4373 int id;
4374
4375 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4376 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4377 return;
4378 }
4379
4380 id = scaler_state->scaler_id;
4381 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4382 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4383 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4384 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4385
4386 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
bd2e244f
JB
4387 }
4388}
4389
b074cec8
JB
4390static void ironlake_pfit_enable(struct intel_crtc *crtc)
4391{
4392 struct drm_device *dev = crtc->base.dev;
4393 struct drm_i915_private *dev_priv = dev->dev_private;
4394 int pipe = crtc->pipe;
4395
6e3c9717 4396 if (crtc->config->pch_pfit.enabled) {
b074cec8
JB
4397 /* Force use of hard-coded filter coefficients
4398 * as some pre-programmed values are broken,
4399 * e.g. x201.
4400 */
4401 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4402 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4403 PF_PIPE_SEL_IVB(pipe));
4404 else
4405 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
6e3c9717
ACO
4406 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4407 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
d4270e57
JB
4408 }
4409}
4410
20bc8673 4411void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4412{
cea165c3
VS
4413 struct drm_device *dev = crtc->base.dev;
4414 struct drm_i915_private *dev_priv = dev->dev_private;
d77e4531 4415
6e3c9717 4416 if (!crtc->config->ips_enabled)
d77e4531
PZ
4417 return;
4418
307e4498
ML
4419 /*
4420 * We can only enable IPS after we enable a plane and wait for a vblank
4421 * This function is called from post_plane_update, which is run after
4422 * a vblank wait.
4423 */
cea165c3 4424
d77e4531 4425 assert_plane_enabled(dev_priv, crtc->plane);
cea165c3 4426 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4427 mutex_lock(&dev_priv->rps.hw_lock);
4428 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4429 mutex_unlock(&dev_priv->rps.hw_lock);
4430 /* Quoting Art Runyan: "its not safe to expect any particular
4431 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4432 * mailbox." Moreover, the mailbox may return a bogus state,
4433 * so we need to just enable it and continue on.
2a114cc1
BW
4434 */
4435 } else {
4436 I915_WRITE(IPS_CTL, IPS_ENABLE);
4437 /* The bit only becomes 1 in the next vblank, so this wait here
4438 * is essentially intel_wait_for_vblank. If we don't have this
4439 * and don't wait for vblanks until the end of crtc_enable, then
4440 * the HW state readout code will complain that the expected
4441 * IPS_CTL value is not the one we read. */
4442 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4443 DRM_ERROR("Timed out waiting for IPS enable\n");
4444 }
d77e4531
PZ
4445}
4446
20bc8673 4447void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4448{
4449 struct drm_device *dev = crtc->base.dev;
4450 struct drm_i915_private *dev_priv = dev->dev_private;
4451
6e3c9717 4452 if (!crtc->config->ips_enabled)
d77e4531
PZ
4453 return;
4454
4455 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 4456 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4457 mutex_lock(&dev_priv->rps.hw_lock);
4458 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4459 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
4460 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4461 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4462 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4463 } else {
2a114cc1 4464 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4465 POSTING_READ(IPS_CTL);
4466 }
d77e4531
PZ
4467
4468 /* We need to wait for a vblank before we can disable the plane. */
4469 intel_wait_for_vblank(dev, crtc->pipe);
4470}
4471
7cac945f 4472static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
d3eedb1a 4473{
7cac945f 4474 if (intel_crtc->overlay) {
d3eedb1a
VS
4475 struct drm_device *dev = intel_crtc->base.dev;
4476 struct drm_i915_private *dev_priv = dev->dev_private;
4477
4478 mutex_lock(&dev->struct_mutex);
4479 dev_priv->mm.interruptible = false;
4480 (void) intel_overlay_switch_off(intel_crtc->overlay);
4481 dev_priv->mm.interruptible = true;
4482 mutex_unlock(&dev->struct_mutex);
4483 }
4484
4485 /* Let userspace switch the overlay on again. In most cases userspace
4486 * has to recompute where to put it anyway.
4487 */
4488}
4489
87d4300a
ML
4490/**
4491 * intel_post_enable_primary - Perform operations after enabling primary plane
4492 * @crtc: the CRTC whose primary plane was just enabled
4493 *
4494 * Performs potentially sleeping operations that must be done after the primary
4495 * plane is enabled, such as updating FBC and IPS. Note that this may be
4496 * called due to an explicit primary plane update, or due to an implicit
4497 * re-enable that is caused when a sprite plane is updated to no longer
4498 * completely hide the primary plane.
4499 */
4500static void
4501intel_post_enable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4502{
4503 struct drm_device *dev = crtc->dev;
87d4300a 4504 struct drm_i915_private *dev_priv = dev->dev_private;
a5c4d7bc
VS
4505 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4506 int pipe = intel_crtc->pipe;
a5c4d7bc 4507
87d4300a
ML
4508 /*
4509 * FIXME IPS should be fine as long as one plane is
4510 * enabled, but in practice it seems to have problems
4511 * when going from primary only to sprite only and vice
4512 * versa.
4513 */
a5c4d7bc
VS
4514 hsw_enable_ips(intel_crtc);
4515
f99d7069 4516 /*
87d4300a
ML
4517 * Gen2 reports pipe underruns whenever all planes are disabled.
4518 * So don't enable underrun reporting before at least some planes
4519 * are enabled.
4520 * FIXME: Need to fix the logic to work when we turn off all planes
4521 * but leave the pipe running.
f99d7069 4522 */
87d4300a
ML
4523 if (IS_GEN2(dev))
4524 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4525
aca7b684
VS
4526 /* Underruns don't always raise interrupts, so check manually. */
4527 intel_check_cpu_fifo_underruns(dev_priv);
4528 intel_check_pch_fifo_underruns(dev_priv);
a5c4d7bc
VS
4529}
4530
2622a081 4531/* FIXME move all this to pre_plane_update() with proper state tracking */
87d4300a
ML
4532static void
4533intel_pre_disable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4534{
4535 struct drm_device *dev = crtc->dev;
4536 struct drm_i915_private *dev_priv = dev->dev_private;
4537 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4538 int pipe = intel_crtc->pipe;
a5c4d7bc 4539
87d4300a
ML
4540 /*
4541 * Gen2 reports pipe underruns whenever all planes are disabled.
4542 * So diasble underrun reporting before all the planes get disabled.
4543 * FIXME: Need to fix the logic to work when we turn off all planes
4544 * but leave the pipe running.
4545 */
4546 if (IS_GEN2(dev))
4547 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
a5c4d7bc 4548
2622a081
VS
4549 /*
4550 * FIXME IPS should be fine as long as one plane is
4551 * enabled, but in practice it seems to have problems
4552 * when going from primary only to sprite only and vice
4553 * versa.
4554 */
4555 hsw_disable_ips(intel_crtc);
4556}
4557
4558/* FIXME get rid of this and use pre_plane_update */
4559static void
4560intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4561{
4562 struct drm_device *dev = crtc->dev;
4563 struct drm_i915_private *dev_priv = dev->dev_private;
4564 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4565 int pipe = intel_crtc->pipe;
4566
4567 intel_pre_disable_primary(crtc);
4568
87d4300a
ML
4569 /*
4570 * Vblank time updates from the shadow to live plane control register
4571 * are blocked if the memory self-refresh mode is active at that
4572 * moment. So to make sure the plane gets truly disabled, disable
4573 * first the self-refresh mode. The self-refresh enable bit in turn
4574 * will be checked/applied by the HW only at the next frame start
4575 * event which is after the vblank start event, so we need to have a
4576 * wait-for-vblank between disabling the plane and the pipe.
4577 */
262cd2e1 4578 if (HAS_GMCH_DISPLAY(dev)) {
87d4300a 4579 intel_set_memory_cxsr(dev_priv, false);
262cd2e1
VS
4580 dev_priv->wm.vlv.cxsr = false;
4581 intel_wait_for_vblank(dev, pipe);
4582 }
87d4300a
ML
4583}
4584
cd202f69 4585static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
ac21b225 4586{
cd202f69
ML
4587 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
4588 struct drm_atomic_state *old_state = old_crtc_state->base.state;
92826fcd
ML
4589 struct intel_crtc_state *pipe_config =
4590 to_intel_crtc_state(crtc->base.state);
ac21b225 4591 struct drm_device *dev = crtc->base.dev;
cd202f69
ML
4592 struct drm_plane *primary = crtc->base.primary;
4593 struct drm_plane_state *old_pri_state =
4594 drm_atomic_get_existing_plane_state(old_state, primary);
ac21b225 4595
cd202f69 4596 intel_frontbuffer_flip(dev, pipe_config->fb_bits);
ac21b225 4597
ab1d3a0e 4598 crtc->wm.cxsr_allowed = true;
852eb00d 4599
caed361d 4600 if (pipe_config->update_wm_post && pipe_config->base.active)
f015c551
VS
4601 intel_update_watermarks(&crtc->base);
4602
cd202f69
ML
4603 if (old_pri_state) {
4604 struct intel_plane_state *primary_state =
4605 to_intel_plane_state(primary->state);
4606 struct intel_plane_state *old_primary_state =
4607 to_intel_plane_state(old_pri_state);
4608
31ae71fc
ML
4609 intel_fbc_post_update(crtc);
4610
cd202f69
ML
4611 if (primary_state->visible &&
4612 (needs_modeset(&pipe_config->base) ||
4613 !old_primary_state->visible))
4614 intel_post_enable_primary(&crtc->base);
4615 }
ac21b225
ML
4616}
4617
5c74cd73 4618static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
ac21b225 4619{
5c74cd73 4620 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
ac21b225 4621 struct drm_device *dev = crtc->base.dev;
eddfcbcd 4622 struct drm_i915_private *dev_priv = dev->dev_private;
ab1d3a0e
ML
4623 struct intel_crtc_state *pipe_config =
4624 to_intel_crtc_state(crtc->base.state);
5c74cd73
ML
4625 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4626 struct drm_plane *primary = crtc->base.primary;
4627 struct drm_plane_state *old_pri_state =
4628 drm_atomic_get_existing_plane_state(old_state, primary);
4629 bool modeset = needs_modeset(&pipe_config->base);
ac21b225 4630
5c74cd73
ML
4631 if (old_pri_state) {
4632 struct intel_plane_state *primary_state =
4633 to_intel_plane_state(primary->state);
4634 struct intel_plane_state *old_primary_state =
4635 to_intel_plane_state(old_pri_state);
4636
31ae71fc
ML
4637 intel_fbc_pre_update(crtc);
4638
5c74cd73
ML
4639 if (old_primary_state->visible &&
4640 (modeset || !primary_state->visible))
4641 intel_pre_disable_primary(&crtc->base);
4642 }
852eb00d 4643
ab1d3a0e 4644 if (pipe_config->disable_cxsr) {
852eb00d 4645 crtc->wm.cxsr_allowed = false;
2dfd178d 4646
2622a081
VS
4647 /*
4648 * Vblank time updates from the shadow to live plane control register
4649 * are blocked if the memory self-refresh mode is active at that
4650 * moment. So to make sure the plane gets truly disabled, disable
4651 * first the self-refresh mode. The self-refresh enable bit in turn
4652 * will be checked/applied by the HW only at the next frame start
4653 * event which is after the vblank start event, so we need to have a
4654 * wait-for-vblank between disabling the plane and the pipe.
4655 */
4656 if (old_crtc_state->base.active) {
2dfd178d 4657 intel_set_memory_cxsr(dev_priv, false);
2622a081
VS
4658 dev_priv->wm.vlv.cxsr = false;
4659 intel_wait_for_vblank(dev, crtc->pipe);
4660 }
852eb00d 4661 }
92826fcd 4662
ed4a6a7c
MR
4663 /*
4664 * IVB workaround: must disable low power watermarks for at least
4665 * one frame before enabling scaling. LP watermarks can be re-enabled
4666 * when scaling is disabled.
4667 *
4668 * WaCxSRDisabledForSpriteScaling:ivb
4669 */
4670 if (pipe_config->disable_lp_wm) {
4671 ilk_disable_lp_wm(dev);
4672 intel_wait_for_vblank(dev, crtc->pipe);
4673 }
4674
4675 /*
4676 * If we're doing a modeset, we're done. No need to do any pre-vblank
4677 * watermark programming here.
4678 */
4679 if (needs_modeset(&pipe_config->base))
4680 return;
4681
4682 /*
4683 * For platforms that support atomic watermarks, program the
4684 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
4685 * will be the intermediate values that are safe for both pre- and
4686 * post- vblank; when vblank happens, the 'active' values will be set
4687 * to the final 'target' values and we'll do this again to get the
4688 * optimal watermarks. For gen9+ platforms, the values we program here
4689 * will be the final target values which will get automatically latched
4690 * at vblank time; no further programming will be necessary.
4691 *
4692 * If a platform hasn't been transitioned to atomic watermarks yet,
4693 * we'll continue to update watermarks the old way, if flags tell
4694 * us to.
4695 */
4696 if (dev_priv->display.initial_watermarks != NULL)
4697 dev_priv->display.initial_watermarks(pipe_config);
caed361d 4698 else if (pipe_config->update_wm_pre)
92826fcd 4699 intel_update_watermarks(&crtc->base);
ac21b225
ML
4700}
4701
d032ffa0 4702static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
87d4300a
ML
4703{
4704 struct drm_device *dev = crtc->dev;
4705 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
d032ffa0 4706 struct drm_plane *p;
87d4300a
ML
4707 int pipe = intel_crtc->pipe;
4708
7cac945f 4709 intel_crtc_dpms_overlay_disable(intel_crtc);
27321ae8 4710
d032ffa0
ML
4711 drm_for_each_plane_mask(p, dev, plane_mask)
4712 to_intel_plane(p)->disable_plane(p, crtc);
f98551ae 4713
f99d7069
DV
4714 /*
4715 * FIXME: Once we grow proper nuclear flip support out of this we need
4716 * to compute the mask of flip planes precisely. For the time being
4717 * consider this a flip to a NULL plane.
4718 */
4719 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4720}
4721
f67a559d
JB
4722static void ironlake_crtc_enable(struct drm_crtc *crtc)
4723{
4724 struct drm_device *dev = crtc->dev;
4725 struct drm_i915_private *dev_priv = dev->dev_private;
4726 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4727 struct intel_encoder *encoder;
f67a559d 4728 int pipe = intel_crtc->pipe;
b95c5321
ML
4729 struct intel_crtc_state *pipe_config =
4730 to_intel_crtc_state(crtc->state);
f67a559d 4731
53d9f4e9 4732 if (WARN_ON(intel_crtc->active))
f67a559d
JB
4733 return;
4734
81b088ca
VS
4735 if (intel_crtc->config->has_pch_encoder)
4736 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4737
6e3c9717 4738 if (intel_crtc->config->has_pch_encoder)
b14b1055
DV
4739 intel_prepare_shared_dpll(intel_crtc);
4740
6e3c9717 4741 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4742 intel_dp_set_m_n(intel_crtc, M1_N1);
29407aab
DV
4743
4744 intel_set_pipe_timings(intel_crtc);
bc58be60 4745 intel_set_pipe_src_size(intel_crtc);
29407aab 4746
6e3c9717 4747 if (intel_crtc->config->has_pch_encoder) {
29407aab 4748 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4749 &intel_crtc->config->fdi_m_n, NULL);
29407aab
DV
4750 }
4751
4752 ironlake_set_pipeconf(crtc);
4753
f67a559d 4754 intel_crtc->active = true;
8664281b 4755
a72e4c9f 4756 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
8664281b 4757
f6736a1a 4758 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
4759 if (encoder->pre_enable)
4760 encoder->pre_enable(encoder);
f67a559d 4761
6e3c9717 4762 if (intel_crtc->config->has_pch_encoder) {
fff367c7
DV
4763 /* Note: FDI PLL enabling _must_ be done before we enable the
4764 * cpu pipes, hence this is separate from all the other fdi/pch
4765 * enabling. */
88cefb6c 4766 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
4767 } else {
4768 assert_fdi_tx_disabled(dev_priv, pipe);
4769 assert_fdi_rx_disabled(dev_priv, pipe);
4770 }
f67a559d 4771
b074cec8 4772 ironlake_pfit_enable(intel_crtc);
f67a559d 4773
9c54c0dd
JB
4774 /*
4775 * On ILK+ LUT must be loaded before the pipe is running but with
4776 * clocks enabled
4777 */
b95c5321 4778 intel_color_load_luts(&pipe_config->base);
9c54c0dd 4779
1d5bf5d9
ID
4780 if (dev_priv->display.initial_watermarks != NULL)
4781 dev_priv->display.initial_watermarks(intel_crtc->config);
e1fdc473 4782 intel_enable_pipe(intel_crtc);
f67a559d 4783
6e3c9717 4784 if (intel_crtc->config->has_pch_encoder)
f67a559d 4785 ironlake_pch_enable(crtc);
c98e9dcf 4786
f9b61ff6
DV
4787 assert_vblank_disabled(crtc);
4788 drm_crtc_vblank_on(crtc);
4789
fa5c73b1
DV
4790 for_each_encoder_on_crtc(dev, crtc, encoder)
4791 encoder->enable(encoder);
61b77ddd
DV
4792
4793 if (HAS_PCH_CPT(dev))
a1520318 4794 cpt_verify_modeset(dev, intel_crtc->pipe);
37ca8d4c
VS
4795
4796 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4797 if (intel_crtc->config->has_pch_encoder)
4798 intel_wait_for_vblank(dev, pipe);
4799 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607
JB
4800}
4801
42db64ef
PZ
4802/* IPS only exists on ULT machines and is tied to pipe A. */
4803static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4804{
f5adf94e 4805 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
4806}
4807
4f771f10
PZ
4808static void haswell_crtc_enable(struct drm_crtc *crtc)
4809{
4810 struct drm_device *dev = crtc->dev;
4811 struct drm_i915_private *dev_priv = dev->dev_private;
4812 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4813 struct intel_encoder *encoder;
99d736a2 4814 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4d1de975 4815 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
99d736a2
ML
4816 struct intel_crtc_state *pipe_config =
4817 to_intel_crtc_state(crtc->state);
4f771f10 4818
53d9f4e9 4819 if (WARN_ON(intel_crtc->active))
4f771f10
PZ
4820 return;
4821
81b088ca
VS
4822 if (intel_crtc->config->has_pch_encoder)
4823 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4824 false);
4825
8106ddbd 4826 if (intel_crtc->config->shared_dpll)
df8ad70c
DV
4827 intel_enable_shared_dpll(intel_crtc);
4828
6e3c9717 4829 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4830 intel_dp_set_m_n(intel_crtc, M1_N1);
229fca97 4831
4d1de975
JN
4832 if (!intel_crtc->config->has_dsi_encoder)
4833 intel_set_pipe_timings(intel_crtc);
4834
bc58be60 4835 intel_set_pipe_src_size(intel_crtc);
229fca97 4836
4d1de975
JN
4837 if (cpu_transcoder != TRANSCODER_EDP &&
4838 !transcoder_is_dsi(cpu_transcoder)) {
4839 I915_WRITE(PIPE_MULT(cpu_transcoder),
6e3c9717 4840 intel_crtc->config->pixel_multiplier - 1);
ebb69c95
CT
4841 }
4842
6e3c9717 4843 if (intel_crtc->config->has_pch_encoder) {
229fca97 4844 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4845 &intel_crtc->config->fdi_m_n, NULL);
229fca97
DV
4846 }
4847
4d1de975
JN
4848 if (!intel_crtc->config->has_dsi_encoder)
4849 haswell_set_pipeconf(crtc);
4850
391bf048 4851 haswell_set_pipemisc(crtc);
229fca97 4852
b95c5321 4853 intel_color_set_csc(&pipe_config->base);
229fca97 4854
4f771f10 4855 intel_crtc->active = true;
8664281b 4856
6b698516
DV
4857 if (intel_crtc->config->has_pch_encoder)
4858 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4859 else
4860 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4861
7d4aefd0 4862 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10
PZ
4863 if (encoder->pre_enable)
4864 encoder->pre_enable(encoder);
7d4aefd0 4865 }
4f771f10 4866
d2d65408 4867 if (intel_crtc->config->has_pch_encoder)
4fe9467d 4868 dev_priv->display.fdi_link_train(crtc);
4fe9467d 4869
a65347ba 4870 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 4871 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 4872
1c132b44 4873 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 4874 skylake_pfit_enable(intel_crtc);
ff6d9f55 4875 else
1c132b44 4876 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
4877
4878 /*
4879 * On ILK+ LUT must be loaded before the pipe is running but with
4880 * clocks enabled
4881 */
b95c5321 4882 intel_color_load_luts(&pipe_config->base);
4f771f10 4883
1f544388 4884 intel_ddi_set_pipe_settings(crtc);
a65347ba 4885 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 4886 intel_ddi_enable_transcoder_func(crtc);
4f771f10 4887
1d5bf5d9
ID
4888 if (dev_priv->display.initial_watermarks != NULL)
4889 dev_priv->display.initial_watermarks(pipe_config);
4890 else
4891 intel_update_watermarks(crtc);
4d1de975
JN
4892
4893 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
4894 if (!intel_crtc->config->has_dsi_encoder)
4895 intel_enable_pipe(intel_crtc);
42db64ef 4896
6e3c9717 4897 if (intel_crtc->config->has_pch_encoder)
1507e5bd 4898 lpt_pch_enable(crtc);
4f771f10 4899
a65347ba 4900 if (intel_crtc->config->dp_encoder_is_mst)
0e32b39c
DA
4901 intel_ddi_set_vc_payload_alloc(crtc, true);
4902
f9b61ff6
DV
4903 assert_vblank_disabled(crtc);
4904 drm_crtc_vblank_on(crtc);
4905
8807e55b 4906 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 4907 encoder->enable(encoder);
8807e55b
JN
4908 intel_opregion_notify_encoder(encoder, true);
4909 }
4f771f10 4910
6b698516
DV
4911 if (intel_crtc->config->has_pch_encoder) {
4912 intel_wait_for_vblank(dev, pipe);
4913 intel_wait_for_vblank(dev, pipe);
4914 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
d2d65408
VS
4915 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4916 true);
6b698516 4917 }
d2d65408 4918
e4916946
PZ
4919 /* If we change the relative order between pipe/planes enabling, we need
4920 * to change the workaround. */
99d736a2
ML
4921 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
4922 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
4923 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4924 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4925 }
4f771f10
PZ
4926}
4927
bfd16b2a 4928static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
3f8dce3a
DV
4929{
4930 struct drm_device *dev = crtc->base.dev;
4931 struct drm_i915_private *dev_priv = dev->dev_private;
4932 int pipe = crtc->pipe;
4933
4934 /* To avoid upsetting the power well on haswell only disable the pfit if
4935 * it's in use. The hw state code will make sure we get this right. */
bfd16b2a 4936 if (force || crtc->config->pch_pfit.enabled) {
3f8dce3a
DV
4937 I915_WRITE(PF_CTL(pipe), 0);
4938 I915_WRITE(PF_WIN_POS(pipe), 0);
4939 I915_WRITE(PF_WIN_SZ(pipe), 0);
4940 }
4941}
4942
6be4a607
JB
4943static void ironlake_crtc_disable(struct drm_crtc *crtc)
4944{
4945 struct drm_device *dev = crtc->dev;
4946 struct drm_i915_private *dev_priv = dev->dev_private;
4947 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4948 struct intel_encoder *encoder;
6be4a607 4949 int pipe = intel_crtc->pipe;
b52eb4dc 4950
37ca8d4c
VS
4951 if (intel_crtc->config->has_pch_encoder)
4952 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4953
ea9d758d
DV
4954 for_each_encoder_on_crtc(dev, crtc, encoder)
4955 encoder->disable(encoder);
4956
f9b61ff6
DV
4957 drm_crtc_vblank_off(crtc);
4958 assert_vblank_disabled(crtc);
4959
3860b2ec
VS
4960 /*
4961 * Sometimes spurious CPU pipe underruns happen when the
4962 * pipe is already disabled, but FDI RX/TX is still enabled.
4963 * Happens at least with VGA+HDMI cloning. Suppress them.
4964 */
4965 if (intel_crtc->config->has_pch_encoder)
4966 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4967
575f7ab7 4968 intel_disable_pipe(intel_crtc);
32f9d658 4969
bfd16b2a 4970 ironlake_pfit_disable(intel_crtc, false);
2c07245f 4971
3860b2ec 4972 if (intel_crtc->config->has_pch_encoder) {
5a74f70a 4973 ironlake_fdi_disable(crtc);
3860b2ec
VS
4974 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4975 }
5a74f70a 4976
bf49ec8c
DV
4977 for_each_encoder_on_crtc(dev, crtc, encoder)
4978 if (encoder->post_disable)
4979 encoder->post_disable(encoder);
2c07245f 4980
6e3c9717 4981 if (intel_crtc->config->has_pch_encoder) {
d925c59a 4982 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 4983
d925c59a 4984 if (HAS_PCH_CPT(dev)) {
f0f59a00
VS
4985 i915_reg_t reg;
4986 u32 temp;
4987
d925c59a
DV
4988 /* disable TRANS_DP_CTL */
4989 reg = TRANS_DP_CTL(pipe);
4990 temp = I915_READ(reg);
4991 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4992 TRANS_DP_PORT_SEL_MASK);
4993 temp |= TRANS_DP_PORT_SEL_NONE;
4994 I915_WRITE(reg, temp);
4995
4996 /* disable DPLL_SEL */
4997 temp = I915_READ(PCH_DPLL_SEL);
11887397 4998 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 4999 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 5000 }
e3421a18 5001
d925c59a
DV
5002 ironlake_fdi_pll_disable(intel_crtc);
5003 }
81b088ca
VS
5004
5005 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607 5006}
1b3c7a47 5007
4f771f10 5008static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 5009{
4f771f10
PZ
5010 struct drm_device *dev = crtc->dev;
5011 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 5012 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10 5013 struct intel_encoder *encoder;
6e3c9717 5014 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee7b9f93 5015
d2d65408
VS
5016 if (intel_crtc->config->has_pch_encoder)
5017 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5018 false);
5019
8807e55b
JN
5020 for_each_encoder_on_crtc(dev, crtc, encoder) {
5021 intel_opregion_notify_encoder(encoder, false);
4f771f10 5022 encoder->disable(encoder);
8807e55b 5023 }
4f771f10 5024
f9b61ff6
DV
5025 drm_crtc_vblank_off(crtc);
5026 assert_vblank_disabled(crtc);
5027
4d1de975
JN
5028 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
5029 if (!intel_crtc->config->has_dsi_encoder)
5030 intel_disable_pipe(intel_crtc);
4f771f10 5031
6e3c9717 5032 if (intel_crtc->config->dp_encoder_is_mst)
a4bf214f
VS
5033 intel_ddi_set_vc_payload_alloc(crtc, false);
5034
a65347ba 5035 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5036 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 5037
1c132b44 5038 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5039 skylake_scaler_disable(intel_crtc);
ff6d9f55 5040 else
bfd16b2a 5041 ironlake_pfit_disable(intel_crtc, false);
4f771f10 5042
a65347ba 5043 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5044 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 5045
97b040aa
ID
5046 for_each_encoder_on_crtc(dev, crtc, encoder)
5047 if (encoder->post_disable)
5048 encoder->post_disable(encoder);
81b088ca 5049
92966a37
VS
5050 if (intel_crtc->config->has_pch_encoder) {
5051 lpt_disable_pch_transcoder(dev_priv);
503a74e9 5052 lpt_disable_iclkip(dev_priv);
92966a37
VS
5053 intel_ddi_fdi_disable(crtc);
5054
81b088ca
VS
5055 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5056 true);
92966a37 5057 }
4f771f10
PZ
5058}
5059
2dd24552
JB
5060static void i9xx_pfit_enable(struct intel_crtc *crtc)
5061{
5062 struct drm_device *dev = crtc->base.dev;
5063 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 5064 struct intel_crtc_state *pipe_config = crtc->config;
2dd24552 5065
681a8504 5066 if (!pipe_config->gmch_pfit.control)
2dd24552
JB
5067 return;
5068
2dd24552 5069 /*
c0b03411
DV
5070 * The panel fitter should only be adjusted whilst the pipe is disabled,
5071 * according to register description and PRM.
2dd24552 5072 */
c0b03411
DV
5073 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5074 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 5075
b074cec8
JB
5076 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5077 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
5078
5079 /* Border color in case we don't scale up to the full screen. Black by
5080 * default, change to something else for debugging. */
5081 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
5082}
5083
d05410f9
DA
5084static enum intel_display_power_domain port_to_power_domain(enum port port)
5085{
5086 switch (port) {
5087 case PORT_A:
6331a704 5088 return POWER_DOMAIN_PORT_DDI_A_LANES;
d05410f9 5089 case PORT_B:
6331a704 5090 return POWER_DOMAIN_PORT_DDI_B_LANES;
d05410f9 5091 case PORT_C:
6331a704 5092 return POWER_DOMAIN_PORT_DDI_C_LANES;
d05410f9 5093 case PORT_D:
6331a704 5094 return POWER_DOMAIN_PORT_DDI_D_LANES;
d8e19f99 5095 case PORT_E:
6331a704 5096 return POWER_DOMAIN_PORT_DDI_E_LANES;
d05410f9 5097 default:
b9fec167 5098 MISSING_CASE(port);
d05410f9
DA
5099 return POWER_DOMAIN_PORT_OTHER;
5100 }
5101}
5102
25f78f58
VS
5103static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5104{
5105 switch (port) {
5106 case PORT_A:
5107 return POWER_DOMAIN_AUX_A;
5108 case PORT_B:
5109 return POWER_DOMAIN_AUX_B;
5110 case PORT_C:
5111 return POWER_DOMAIN_AUX_C;
5112 case PORT_D:
5113 return POWER_DOMAIN_AUX_D;
5114 case PORT_E:
5115 /* FIXME: Check VBT for actual wiring of PORT E */
5116 return POWER_DOMAIN_AUX_D;
5117 default:
b9fec167 5118 MISSING_CASE(port);
25f78f58
VS
5119 return POWER_DOMAIN_AUX_A;
5120 }
5121}
5122
319be8ae
ID
5123enum intel_display_power_domain
5124intel_display_port_power_domain(struct intel_encoder *intel_encoder)
5125{
5126 struct drm_device *dev = intel_encoder->base.dev;
5127 struct intel_digital_port *intel_dig_port;
5128
5129 switch (intel_encoder->type) {
5130 case INTEL_OUTPUT_UNKNOWN:
5131 /* Only DDI platforms should ever use this output type */
5132 WARN_ON_ONCE(!HAS_DDI(dev));
5133 case INTEL_OUTPUT_DISPLAYPORT:
5134 case INTEL_OUTPUT_HDMI:
5135 case INTEL_OUTPUT_EDP:
5136 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 5137 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
5138 case INTEL_OUTPUT_DP_MST:
5139 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5140 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
5141 case INTEL_OUTPUT_ANALOG:
5142 return POWER_DOMAIN_PORT_CRT;
5143 case INTEL_OUTPUT_DSI:
5144 return POWER_DOMAIN_PORT_DSI;
5145 default:
5146 return POWER_DOMAIN_PORT_OTHER;
5147 }
5148}
5149
25f78f58
VS
5150enum intel_display_power_domain
5151intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5152{
5153 struct drm_device *dev = intel_encoder->base.dev;
5154 struct intel_digital_port *intel_dig_port;
5155
5156 switch (intel_encoder->type) {
5157 case INTEL_OUTPUT_UNKNOWN:
651174a4
ID
5158 case INTEL_OUTPUT_HDMI:
5159 /*
5160 * Only DDI platforms should ever use these output types.
5161 * We can get here after the HDMI detect code has already set
5162 * the type of the shared encoder. Since we can't be sure
5163 * what's the status of the given connectors, play safe and
5164 * run the DP detection too.
5165 */
25f78f58
VS
5166 WARN_ON_ONCE(!HAS_DDI(dev));
5167 case INTEL_OUTPUT_DISPLAYPORT:
5168 case INTEL_OUTPUT_EDP:
5169 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5170 return port_to_aux_power_domain(intel_dig_port->port);
5171 case INTEL_OUTPUT_DP_MST:
5172 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5173 return port_to_aux_power_domain(intel_dig_port->port);
5174 default:
b9fec167 5175 MISSING_CASE(intel_encoder->type);
25f78f58
VS
5176 return POWER_DOMAIN_AUX_A;
5177 }
5178}
5179
74bff5f9
ML
5180static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5181 struct intel_crtc_state *crtc_state)
77d22dca 5182{
319be8ae 5183 struct drm_device *dev = crtc->dev;
74bff5f9 5184 struct drm_encoder *encoder;
319be8ae
ID
5185 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5186 enum pipe pipe = intel_crtc->pipe;
77d22dca 5187 unsigned long mask;
74bff5f9 5188 enum transcoder transcoder = crtc_state->cpu_transcoder;
77d22dca 5189
74bff5f9 5190 if (!crtc_state->base.active)
292b990e
ML
5191 return 0;
5192
77d22dca
ID
5193 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5194 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
74bff5f9
ML
5195 if (crtc_state->pch_pfit.enabled ||
5196 crtc_state->pch_pfit.force_thru)
77d22dca
ID
5197 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5198
74bff5f9
ML
5199 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5200 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5201
319be8ae 5202 mask |= BIT(intel_display_port_power_domain(intel_encoder));
74bff5f9 5203 }
319be8ae 5204
15e7ec29
ML
5205 if (crtc_state->shared_dpll)
5206 mask |= BIT(POWER_DOMAIN_PLLS);
5207
77d22dca
ID
5208 return mask;
5209}
5210
74bff5f9
ML
5211static unsigned long
5212modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5213 struct intel_crtc_state *crtc_state)
77d22dca 5214{
292b990e
ML
5215 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5216 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5217 enum intel_display_power_domain domain;
5218 unsigned long domains, new_domains, old_domains;
77d22dca 5219
292b990e 5220 old_domains = intel_crtc->enabled_power_domains;
74bff5f9
ML
5221 intel_crtc->enabled_power_domains = new_domains =
5222 get_crtc_power_domains(crtc, crtc_state);
77d22dca 5223
292b990e
ML
5224 domains = new_domains & ~old_domains;
5225
5226 for_each_power_domain(domain, domains)
5227 intel_display_power_get(dev_priv, domain);
5228
5229 return old_domains & ~new_domains;
5230}
5231
5232static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5233 unsigned long domains)
5234{
5235 enum intel_display_power_domain domain;
5236
5237 for_each_power_domain(domain, domains)
5238 intel_display_power_put(dev_priv, domain);
5239}
77d22dca 5240
adafdc6f
MK
5241static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5242{
5243 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5244
5245 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5246 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5247 return max_cdclk_freq;
5248 else if (IS_CHERRYVIEW(dev_priv))
5249 return max_cdclk_freq*95/100;
5250 else if (INTEL_INFO(dev_priv)->gen < 4)
5251 return 2*max_cdclk_freq*90/100;
5252 else
5253 return max_cdclk_freq*90/100;
5254}
5255
560a7ae4
DL
5256static void intel_update_max_cdclk(struct drm_device *dev)
5257{
5258 struct drm_i915_private *dev_priv = dev->dev_private;
5259
ef11bdb3 5260 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
560a7ae4
DL
5261 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5262
5263 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5264 dev_priv->max_cdclk_freq = 675000;
5265 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5266 dev_priv->max_cdclk_freq = 540000;
5267 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5268 dev_priv->max_cdclk_freq = 450000;
5269 else
5270 dev_priv->max_cdclk_freq = 337500;
281c114f
MR
5271 } else if (IS_BROXTON(dev)) {
5272 dev_priv->max_cdclk_freq = 624000;
560a7ae4
DL
5273 } else if (IS_BROADWELL(dev)) {
5274 /*
5275 * FIXME with extra cooling we can allow
5276 * 540 MHz for ULX and 675 Mhz for ULT.
5277 * How can we know if extra cooling is
5278 * available? PCI ID, VTB, something else?
5279 */
5280 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5281 dev_priv->max_cdclk_freq = 450000;
5282 else if (IS_BDW_ULX(dev))
5283 dev_priv->max_cdclk_freq = 450000;
5284 else if (IS_BDW_ULT(dev))
5285 dev_priv->max_cdclk_freq = 540000;
5286 else
5287 dev_priv->max_cdclk_freq = 675000;
0904deaf
MK
5288 } else if (IS_CHERRYVIEW(dev)) {
5289 dev_priv->max_cdclk_freq = 320000;
560a7ae4
DL
5290 } else if (IS_VALLEYVIEW(dev)) {
5291 dev_priv->max_cdclk_freq = 400000;
5292 } else {
5293 /* otherwise assume cdclk is fixed */
5294 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5295 }
5296
adafdc6f
MK
5297 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5298
560a7ae4
DL
5299 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5300 dev_priv->max_cdclk_freq);
adafdc6f
MK
5301
5302 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5303 dev_priv->max_dotclk_freq);
560a7ae4
DL
5304}
5305
5306static void intel_update_cdclk(struct drm_device *dev)
5307{
5308 struct drm_i915_private *dev_priv = dev->dev_private;
5309
5310 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5311 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5312 dev_priv->cdclk_freq);
5313
5314 /*
5315 * Program the gmbus_freq based on the cdclk frequency.
5316 * BSpec erroneously claims we should aim for 4MHz, but
5317 * in fact 1MHz is the correct frequency.
5318 */
666a4537 5319 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
560a7ae4
DL
5320 /*
5321 * Program the gmbus_freq based on the cdclk frequency.
5322 * BSpec erroneously claims we should aim for 4MHz, but
5323 * in fact 1MHz is the correct frequency.
5324 */
5325 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5326 }
5327
5328 if (dev_priv->max_cdclk_freq == 0)
5329 intel_update_max_cdclk(dev);
5330}
5331
70d0c574 5332static void broxton_set_cdclk(struct drm_device *dev, int frequency)
f8437dd1
VK
5333{
5334 struct drm_i915_private *dev_priv = dev->dev_private;
5335 uint32_t divider;
5336 uint32_t ratio;
5337 uint32_t current_freq;
5338 int ret;
5339
5340 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5341 switch (frequency) {
5342 case 144000:
5343 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5344 ratio = BXT_DE_PLL_RATIO(60);
5345 break;
5346 case 288000:
5347 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5348 ratio = BXT_DE_PLL_RATIO(60);
5349 break;
5350 case 384000:
5351 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5352 ratio = BXT_DE_PLL_RATIO(60);
5353 break;
5354 case 576000:
5355 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5356 ratio = BXT_DE_PLL_RATIO(60);
5357 break;
5358 case 624000:
5359 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5360 ratio = BXT_DE_PLL_RATIO(65);
5361 break;
5362 case 19200:
5363 /*
5364 * Bypass frequency with DE PLL disabled. Init ratio, divider
5365 * to suppress GCC warning.
5366 */
5367 ratio = 0;
5368 divider = 0;
5369 break;
5370 default:
5371 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5372
5373 return;
5374 }
5375
5376 mutex_lock(&dev_priv->rps.hw_lock);
5377 /* Inform power controller of upcoming frequency change */
5378 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5379 0x80000000);
5380 mutex_unlock(&dev_priv->rps.hw_lock);
5381
5382 if (ret) {
5383 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5384 ret, frequency);
5385 return;
5386 }
5387
5388 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5389 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5390 current_freq = current_freq * 500 + 1000;
5391
5392 /*
5393 * DE PLL has to be disabled when
5394 * - setting to 19.2MHz (bypass, PLL isn't used)
5395 * - before setting to 624MHz (PLL needs toggling)
5396 * - before setting to any frequency from 624MHz (PLL needs toggling)
5397 */
5398 if (frequency == 19200 || frequency == 624000 ||
5399 current_freq == 624000) {
5400 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5401 /* Timeout 200us */
5402 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5403 1))
5404 DRM_ERROR("timout waiting for DE PLL unlock\n");
5405 }
5406
5407 if (frequency != 19200) {
5408 uint32_t val;
5409
5410 val = I915_READ(BXT_DE_PLL_CTL);
5411 val &= ~BXT_DE_PLL_RATIO_MASK;
5412 val |= ratio;
5413 I915_WRITE(BXT_DE_PLL_CTL, val);
5414
5415 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5416 /* Timeout 200us */
5417 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5418 DRM_ERROR("timeout waiting for DE PLL lock\n");
5419
5420 val = I915_READ(CDCLK_CTL);
5421 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5422 val |= divider;
5423 /*
5424 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5425 * enable otherwise.
5426 */
5427 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5428 if (frequency >= 500000)
5429 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5430
5431 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5432 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5433 val |= (frequency - 1000) / 500;
5434 I915_WRITE(CDCLK_CTL, val);
5435 }
5436
5437 mutex_lock(&dev_priv->rps.hw_lock);
5438 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5439 DIV_ROUND_UP(frequency, 25000));
5440 mutex_unlock(&dev_priv->rps.hw_lock);
5441
5442 if (ret) {
5443 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5444 ret, frequency);
5445 return;
5446 }
5447
a47871bd 5448 intel_update_cdclk(dev);
f8437dd1
VK
5449}
5450
5451void broxton_init_cdclk(struct drm_device *dev)
5452{
5453 struct drm_i915_private *dev_priv = dev->dev_private;
5454 uint32_t val;
5455
5456 /*
5457 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5458 * or else the reset will hang because there is no PCH to respond.
5459 * Move the handshake programming to initialization sequence.
5460 * Previously was left up to BIOS.
5461 */
5462 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5463 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5464 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5465
5466 /* Enable PG1 for cdclk */
5467 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5468
5469 /* check if cd clock is enabled */
5470 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5471 DRM_DEBUG_KMS("Display already initialized\n");
5472 return;
5473 }
5474
5475 /*
5476 * FIXME:
5477 * - The initial CDCLK needs to be read from VBT.
5478 * Need to make this change after VBT has changes for BXT.
5479 * - check if setting the max (or any) cdclk freq is really necessary
5480 * here, it belongs to modeset time
5481 */
5482 broxton_set_cdclk(dev, 624000);
5483
5484 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
22e02c0b
VS
5485 POSTING_READ(DBUF_CTL);
5486
f8437dd1
VK
5487 udelay(10);
5488
5489 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5490 DRM_ERROR("DBuf power enable timeout!\n");
5491}
5492
5493void broxton_uninit_cdclk(struct drm_device *dev)
5494{
5495 struct drm_i915_private *dev_priv = dev->dev_private;
5496
5497 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
22e02c0b
VS
5498 POSTING_READ(DBUF_CTL);
5499
f8437dd1
VK
5500 udelay(10);
5501
5502 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5503 DRM_ERROR("DBuf power disable timeout!\n");
5504
5505 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5506 broxton_set_cdclk(dev, 19200);
5507
5508 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5509}
5510
5d96d8af
DL
5511static const struct skl_cdclk_entry {
5512 unsigned int freq;
5513 unsigned int vco;
5514} skl_cdclk_frequencies[] = {
5515 { .freq = 308570, .vco = 8640 },
5516 { .freq = 337500, .vco = 8100 },
5517 { .freq = 432000, .vco = 8640 },
5518 { .freq = 450000, .vco = 8100 },
5519 { .freq = 540000, .vco = 8100 },
5520 { .freq = 617140, .vco = 8640 },
5521 { .freq = 675000, .vco = 8100 },
5522};
5523
5524static unsigned int skl_cdclk_decimal(unsigned int freq)
5525{
5526 return (freq - 1000) / 500;
5527}
5528
5529static unsigned int skl_cdclk_get_vco(unsigned int freq)
5530{
5531 unsigned int i;
5532
5533 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5534 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5535
5536 if (e->freq == freq)
5537 return e->vco;
5538 }
5539
5540 return 8100;
5541}
5542
5543static void
5544skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5545{
5546 unsigned int min_freq;
5547 u32 val;
5548
5549 /* select the minimum CDCLK before enabling DPLL 0 */
5550 val = I915_READ(CDCLK_CTL);
5551 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5552 val |= CDCLK_FREQ_337_308;
5553
5554 if (required_vco == 8640)
5555 min_freq = 308570;
5556 else
5557 min_freq = 337500;
5558
5559 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5560
5561 I915_WRITE(CDCLK_CTL, val);
5562 POSTING_READ(CDCLK_CTL);
5563
5564 /*
5565 * We always enable DPLL0 with the lowest link rate possible, but still
5566 * taking into account the VCO required to operate the eDP panel at the
5567 * desired frequency. The usual DP link rates operate with a VCO of
5568 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5569 * The modeset code is responsible for the selection of the exact link
5570 * rate later on, with the constraint of choosing a frequency that
5571 * works with required_vco.
5572 */
5573 val = I915_READ(DPLL_CTRL1);
5574
5575 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5576 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5577 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5578 if (required_vco == 8640)
5579 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5580 SKL_DPLL0);
5581 else
5582 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5583 SKL_DPLL0);
5584
5585 I915_WRITE(DPLL_CTRL1, val);
5586 POSTING_READ(DPLL_CTRL1);
5587
5588 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5589
5590 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5591 DRM_ERROR("DPLL0 not locked\n");
5592}
5593
5594static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5595{
5596 int ret;
5597 u32 val;
5598
5599 /* inform PCU we want to change CDCLK */
5600 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5601 mutex_lock(&dev_priv->rps.hw_lock);
5602 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5603 mutex_unlock(&dev_priv->rps.hw_lock);
5604
5605 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5606}
5607
5608static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5609{
5610 unsigned int i;
5611
5612 for (i = 0; i < 15; i++) {
5613 if (skl_cdclk_pcu_ready(dev_priv))
5614 return true;
5615 udelay(10);
5616 }
5617
5618 return false;
5619}
5620
5621static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5622{
560a7ae4 5623 struct drm_device *dev = dev_priv->dev;
5d96d8af
DL
5624 u32 freq_select, pcu_ack;
5625
5626 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5627
5628 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5629 DRM_ERROR("failed to inform PCU about cdclk change\n");
5630 return;
5631 }
5632
5633 /* set CDCLK_CTL */
5634 switch(freq) {
5635 case 450000:
5636 case 432000:
5637 freq_select = CDCLK_FREQ_450_432;
5638 pcu_ack = 1;
5639 break;
5640 case 540000:
5641 freq_select = CDCLK_FREQ_540;
5642 pcu_ack = 2;
5643 break;
5644 case 308570:
5645 case 337500:
5646 default:
5647 freq_select = CDCLK_FREQ_337_308;
5648 pcu_ack = 0;
5649 break;
5650 case 617140:
5651 case 675000:
5652 freq_select = CDCLK_FREQ_675_617;
5653 pcu_ack = 3;
5654 break;
5655 }
5656
5657 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5658 POSTING_READ(CDCLK_CTL);
5659
5660 /* inform PCU of the change */
5661 mutex_lock(&dev_priv->rps.hw_lock);
5662 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5663 mutex_unlock(&dev_priv->rps.hw_lock);
560a7ae4
DL
5664
5665 intel_update_cdclk(dev);
5d96d8af
DL
5666}
5667
5668void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5669{
5670 /* disable DBUF power */
5671 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5672 POSTING_READ(DBUF_CTL);
5673
5674 udelay(10);
5675
5676 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5677 DRM_ERROR("DBuf power disable timeout\n");
5678
ab96c1ee
ID
5679 /* disable DPLL0 */
5680 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5681 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5682 DRM_ERROR("Couldn't disable DPLL0\n");
5d96d8af
DL
5683}
5684
5685void skl_init_cdclk(struct drm_i915_private *dev_priv)
5686{
5d96d8af
DL
5687 unsigned int required_vco;
5688
39d9b85a
GW
5689 /* DPLL0 not enabled (happens on early BIOS versions) */
5690 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5691 /* enable DPLL0 */
5692 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5693 skl_dpll0_enable(dev_priv, required_vco);
5d96d8af
DL
5694 }
5695
5d96d8af
DL
5696 /* set CDCLK to the frequency the BIOS chose */
5697 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5698
5699 /* enable DBUF power */
5700 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5701 POSTING_READ(DBUF_CTL);
5702
5703 udelay(10);
5704
5705 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5706 DRM_ERROR("DBuf power enable timeout\n");
5707}
5708
c73666f3
SK
5709int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5710{
5711 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5712 uint32_t cdctl = I915_READ(CDCLK_CTL);
5713 int freq = dev_priv->skl_boot_cdclk;
5714
f1b391a5
SK
5715 /*
5716 * check if the pre-os intialized the display
5717 * There is SWF18 scratchpad register defined which is set by the
5718 * pre-os which can be used by the OS drivers to check the status
5719 */
5720 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5721 goto sanitize;
5722
c73666f3
SK
5723 /* Is PLL enabled and locked ? */
5724 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5725 goto sanitize;
5726
5727 /* DPLL okay; verify the cdclock
5728 *
5729 * Noticed in some instances that the freq selection is correct but
5730 * decimal part is programmed wrong from BIOS where pre-os does not
5731 * enable display. Verify the same as well.
5732 */
5733 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5734 /* All well; nothing to sanitize */
5735 return false;
5736sanitize:
5737 /*
5738 * As of now initialize with max cdclk till
5739 * we get dynamic cdclk support
5740 * */
5741 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5742 skl_init_cdclk(dev_priv);
5743
5744 /* we did have to sanitize */
5745 return true;
5746}
5747
30a970c6
JB
5748/* Adjust CDclk dividers to allow high res or save power if possible */
5749static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5750{
5751 struct drm_i915_private *dev_priv = dev->dev_private;
5752 u32 val, cmd;
5753
164dfd28
VK
5754 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5755 != dev_priv->cdclk_freq);
d60c4473 5756
dfcab17e 5757 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 5758 cmd = 2;
dfcab17e 5759 else if (cdclk == 266667)
30a970c6
JB
5760 cmd = 1;
5761 else
5762 cmd = 0;
5763
5764 mutex_lock(&dev_priv->rps.hw_lock);
5765 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5766 val &= ~DSPFREQGUAR_MASK;
5767 val |= (cmd << DSPFREQGUAR_SHIFT);
5768 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5769 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5770 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5771 50)) {
5772 DRM_ERROR("timed out waiting for CDclk change\n");
5773 }
5774 mutex_unlock(&dev_priv->rps.hw_lock);
5775
54433e91
VS
5776 mutex_lock(&dev_priv->sb_lock);
5777
dfcab17e 5778 if (cdclk == 400000) {
6bcda4f0 5779 u32 divider;
30a970c6 5780
6bcda4f0 5781 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6 5782
30a970c6
JB
5783 /* adjust cdclk divider */
5784 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
87d5d259 5785 val &= ~CCK_FREQUENCY_VALUES;
30a970c6
JB
5786 val |= divider;
5787 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
5788
5789 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
87d5d259 5790 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
a877e801
VS
5791 50))
5792 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
5793 }
5794
30a970c6
JB
5795 /* adjust self-refresh exit latency value */
5796 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5797 val &= ~0x7f;
5798
5799 /*
5800 * For high bandwidth configs, we set a higher latency in the bunit
5801 * so that the core display fetch happens in time to avoid underruns.
5802 */
dfcab17e 5803 if (cdclk == 400000)
30a970c6
JB
5804 val |= 4500 / 250; /* 4.5 usec */
5805 else
5806 val |= 3000 / 250; /* 3.0 usec */
5807 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
54433e91 5808
a580516d 5809 mutex_unlock(&dev_priv->sb_lock);
30a970c6 5810
b6283055 5811 intel_update_cdclk(dev);
30a970c6
JB
5812}
5813
383c5a6a
VS
5814static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5815{
5816 struct drm_i915_private *dev_priv = dev->dev_private;
5817 u32 val, cmd;
5818
164dfd28
VK
5819 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5820 != dev_priv->cdclk_freq);
383c5a6a
VS
5821
5822 switch (cdclk) {
383c5a6a
VS
5823 case 333333:
5824 case 320000:
383c5a6a 5825 case 266667:
383c5a6a 5826 case 200000:
383c5a6a
VS
5827 break;
5828 default:
5f77eeb0 5829 MISSING_CASE(cdclk);
383c5a6a
VS
5830 return;
5831 }
5832
9d0d3fda
VS
5833 /*
5834 * Specs are full of misinformation, but testing on actual
5835 * hardware has shown that we just need to write the desired
5836 * CCK divider into the Punit register.
5837 */
5838 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5839
383c5a6a
VS
5840 mutex_lock(&dev_priv->rps.hw_lock);
5841 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5842 val &= ~DSPFREQGUAR_MASK_CHV;
5843 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5844 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5845 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5846 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5847 50)) {
5848 DRM_ERROR("timed out waiting for CDclk change\n");
5849 }
5850 mutex_unlock(&dev_priv->rps.hw_lock);
5851
b6283055 5852 intel_update_cdclk(dev);
383c5a6a
VS
5853}
5854
30a970c6
JB
5855static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5856 int max_pixclk)
5857{
6bcda4f0 5858 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
6cca3195 5859 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
29dc7ef3 5860
30a970c6
JB
5861 /*
5862 * Really only a few cases to deal with, as only 4 CDclks are supported:
5863 * 200MHz
5864 * 267MHz
29dc7ef3 5865 * 320/333MHz (depends on HPLL freq)
6cca3195
VS
5866 * 400MHz (VLV only)
5867 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5868 * of the lower bin and adjust if needed.
e37c67a1
VS
5869 *
5870 * We seem to get an unstable or solid color picture at 200MHz.
5871 * Not sure what's wrong. For now use 200MHz only when all pipes
5872 * are off.
30a970c6 5873 */
6cca3195
VS
5874 if (!IS_CHERRYVIEW(dev_priv) &&
5875 max_pixclk > freq_320*limit/100)
dfcab17e 5876 return 400000;
6cca3195 5877 else if (max_pixclk > 266667*limit/100)
29dc7ef3 5878 return freq_320;
e37c67a1 5879 else if (max_pixclk > 0)
dfcab17e 5880 return 266667;
e37c67a1
VS
5881 else
5882 return 200000;
30a970c6
JB
5883}
5884
f8437dd1
VK
5885static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5886 int max_pixclk)
5887{
5888 /*
5889 * FIXME:
5890 * - remove the guardband, it's not needed on BXT
5891 * - set 19.2MHz bypass frequency if there are no active pipes
5892 */
5893 if (max_pixclk > 576000*9/10)
5894 return 624000;
5895 else if (max_pixclk > 384000*9/10)
5896 return 576000;
5897 else if (max_pixclk > 288000*9/10)
5898 return 384000;
5899 else if (max_pixclk > 144000*9/10)
5900 return 288000;
5901 else
5902 return 144000;
5903}
5904
e8788cbc 5905/* Compute the max pixel clock for new configuration. */
a821fc46
ACO
5906static int intel_mode_max_pixclk(struct drm_device *dev,
5907 struct drm_atomic_state *state)
30a970c6 5908{
565602d7
ML
5909 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
5910 struct drm_i915_private *dev_priv = dev->dev_private;
5911 struct drm_crtc *crtc;
5912 struct drm_crtc_state *crtc_state;
5913 unsigned max_pixclk = 0, i;
5914 enum pipe pipe;
30a970c6 5915
565602d7
ML
5916 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
5917 sizeof(intel_state->min_pixclk));
304603f4 5918
565602d7
ML
5919 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5920 int pixclk = 0;
5921
5922 if (crtc_state->enable)
5923 pixclk = crtc_state->adjusted_mode.crtc_clock;
304603f4 5924
565602d7 5925 intel_state->min_pixclk[i] = pixclk;
30a970c6
JB
5926 }
5927
565602d7
ML
5928 for_each_pipe(dev_priv, pipe)
5929 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
5930
30a970c6
JB
5931 return max_pixclk;
5932}
5933
27c329ed 5934static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
30a970c6 5935{
27c329ed
ML
5936 struct drm_device *dev = state->dev;
5937 struct drm_i915_private *dev_priv = dev->dev_private;
5938 int max_pixclk = intel_mode_max_pixclk(dev, state);
1a617b77
ML
5939 struct intel_atomic_state *intel_state =
5940 to_intel_atomic_state(state);
30a970c6 5941
304603f4
ACO
5942 if (max_pixclk < 0)
5943 return max_pixclk;
30a970c6 5944
1a617b77 5945 intel_state->cdclk = intel_state->dev_cdclk =
27c329ed 5946 valleyview_calc_cdclk(dev_priv, max_pixclk);
0a9ab303 5947
1a617b77
ML
5948 if (!intel_state->active_crtcs)
5949 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
5950
27c329ed
ML
5951 return 0;
5952}
304603f4 5953
27c329ed
ML
5954static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5955{
5956 struct drm_device *dev = state->dev;
5957 struct drm_i915_private *dev_priv = dev->dev_private;
5958 int max_pixclk = intel_mode_max_pixclk(dev, state);
1a617b77
ML
5959 struct intel_atomic_state *intel_state =
5960 to_intel_atomic_state(state);
85a96e7a 5961
27c329ed
ML
5962 if (max_pixclk < 0)
5963 return max_pixclk;
85a96e7a 5964
1a617b77 5965 intel_state->cdclk = intel_state->dev_cdclk =
27c329ed 5966 broxton_calc_cdclk(dev_priv, max_pixclk);
85a96e7a 5967
1a617b77
ML
5968 if (!intel_state->active_crtcs)
5969 intel_state->dev_cdclk = broxton_calc_cdclk(dev_priv, 0);
5970
27c329ed 5971 return 0;
30a970c6
JB
5972}
5973
1e69cd74
VS
5974static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5975{
5976 unsigned int credits, default_credits;
5977
5978 if (IS_CHERRYVIEW(dev_priv))
5979 default_credits = PFI_CREDIT(12);
5980 else
5981 default_credits = PFI_CREDIT(8);
5982
bfa7df01 5983 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
1e69cd74
VS
5984 /* CHV suggested value is 31 or 63 */
5985 if (IS_CHERRYVIEW(dev_priv))
fcc0008f 5986 credits = PFI_CREDIT_63;
1e69cd74
VS
5987 else
5988 credits = PFI_CREDIT(15);
5989 } else {
5990 credits = default_credits;
5991 }
5992
5993 /*
5994 * WA - write default credits before re-programming
5995 * FIXME: should we also set the resend bit here?
5996 */
5997 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5998 default_credits);
5999
6000 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6001 credits | PFI_CREDIT_RESEND);
6002
6003 /*
6004 * FIXME is this guaranteed to clear
6005 * immediately or should we poll for it?
6006 */
6007 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6008}
6009
27c329ed 6010static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
30a970c6 6011{
a821fc46 6012 struct drm_device *dev = old_state->dev;
30a970c6 6013 struct drm_i915_private *dev_priv = dev->dev_private;
1a617b77
ML
6014 struct intel_atomic_state *old_intel_state =
6015 to_intel_atomic_state(old_state);
6016 unsigned req_cdclk = old_intel_state->dev_cdclk;
30a970c6 6017
27c329ed
ML
6018 /*
6019 * FIXME: We can end up here with all power domains off, yet
6020 * with a CDCLK frequency other than the minimum. To account
6021 * for this take the PIPE-A power domain, which covers the HW
6022 * blocks needed for the following programming. This can be
6023 * removed once it's guaranteed that we get here either with
6024 * the minimum CDCLK set, or the required power domains
6025 * enabled.
6026 */
6027 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
738c05c0 6028
27c329ed
ML
6029 if (IS_CHERRYVIEW(dev))
6030 cherryview_set_cdclk(dev, req_cdclk);
6031 else
6032 valleyview_set_cdclk(dev, req_cdclk);
738c05c0 6033
27c329ed 6034 vlv_program_pfi_credits(dev_priv);
1e69cd74 6035
27c329ed 6036 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
30a970c6
JB
6037}
6038
89b667f8
JB
6039static void valleyview_crtc_enable(struct drm_crtc *crtc)
6040{
6041 struct drm_device *dev = crtc->dev;
a72e4c9f 6042 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8
JB
6043 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6044 struct intel_encoder *encoder;
b95c5321
ML
6045 struct intel_crtc_state *pipe_config =
6046 to_intel_crtc_state(crtc->state);
89b667f8 6047 int pipe = intel_crtc->pipe;
89b667f8 6048
53d9f4e9 6049 if (WARN_ON(intel_crtc->active))
89b667f8
JB
6050 return;
6051
6e3c9717 6052 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6053 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6054
6055 intel_set_pipe_timings(intel_crtc);
bc58be60 6056 intel_set_pipe_src_size(intel_crtc);
5b18e57c 6057
c14b0485
VS
6058 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6059 struct drm_i915_private *dev_priv = dev->dev_private;
6060
6061 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6062 I915_WRITE(CHV_CANVAS(pipe), 0);
6063 }
6064
5b18e57c
DV
6065 i9xx_set_pipeconf(intel_crtc);
6066
89b667f8 6067 intel_crtc->active = true;
89b667f8 6068
a72e4c9f 6069 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6070
89b667f8
JB
6071 for_each_encoder_on_crtc(dev, crtc, encoder)
6072 if (encoder->pre_pll_enable)
6073 encoder->pre_pll_enable(encoder);
6074
a65347ba 6075 if (!intel_crtc->config->has_dsi_encoder) {
c0b4c660
VS
6076 if (IS_CHERRYVIEW(dev)) {
6077 chv_prepare_pll(intel_crtc, intel_crtc->config);
6e3c9717 6078 chv_enable_pll(intel_crtc, intel_crtc->config);
c0b4c660
VS
6079 } else {
6080 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6e3c9717 6081 vlv_enable_pll(intel_crtc, intel_crtc->config);
c0b4c660 6082 }
9d556c99 6083 }
89b667f8
JB
6084
6085 for_each_encoder_on_crtc(dev, crtc, encoder)
6086 if (encoder->pre_enable)
6087 encoder->pre_enable(encoder);
6088
2dd24552
JB
6089 i9xx_pfit_enable(intel_crtc);
6090
b95c5321 6091 intel_color_load_luts(&pipe_config->base);
63cbb074 6092
caed361d 6093 intel_update_watermarks(crtc);
e1fdc473 6094 intel_enable_pipe(intel_crtc);
be6a6f8e 6095
4b3a9526
VS
6096 assert_vblank_disabled(crtc);
6097 drm_crtc_vblank_on(crtc);
6098
f9b61ff6
DV
6099 for_each_encoder_on_crtc(dev, crtc, encoder)
6100 encoder->enable(encoder);
89b667f8
JB
6101}
6102
f13c2ef3
DV
6103static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6104{
6105 struct drm_device *dev = crtc->base.dev;
6106 struct drm_i915_private *dev_priv = dev->dev_private;
6107
6e3c9717
ACO
6108 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6109 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
f13c2ef3
DV
6110}
6111
0b8765c6 6112static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
6113{
6114 struct drm_device *dev = crtc->dev;
a72e4c9f 6115 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 6116 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6117 struct intel_encoder *encoder;
b95c5321
ML
6118 struct intel_crtc_state *pipe_config =
6119 to_intel_crtc_state(crtc->state);
79e53945 6120 int pipe = intel_crtc->pipe;
79e53945 6121
53d9f4e9 6122 if (WARN_ON(intel_crtc->active))
f7abfe8b
CW
6123 return;
6124
f13c2ef3
DV
6125 i9xx_set_pll_dividers(intel_crtc);
6126
6e3c9717 6127 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6128 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6129
6130 intel_set_pipe_timings(intel_crtc);
bc58be60 6131 intel_set_pipe_src_size(intel_crtc);
5b18e57c 6132
5b18e57c
DV
6133 i9xx_set_pipeconf(intel_crtc);
6134
f7abfe8b 6135 intel_crtc->active = true;
6b383a7f 6136
4a3436e8 6137 if (!IS_GEN2(dev))
a72e4c9f 6138 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6139
9d6d9f19
MK
6140 for_each_encoder_on_crtc(dev, crtc, encoder)
6141 if (encoder->pre_enable)
6142 encoder->pre_enable(encoder);
6143
f6736a1a
DV
6144 i9xx_enable_pll(intel_crtc);
6145
2dd24552
JB
6146 i9xx_pfit_enable(intel_crtc);
6147
b95c5321 6148 intel_color_load_luts(&pipe_config->base);
63cbb074 6149
f37fcc2a 6150 intel_update_watermarks(crtc);
e1fdc473 6151 intel_enable_pipe(intel_crtc);
be6a6f8e 6152
4b3a9526
VS
6153 assert_vblank_disabled(crtc);
6154 drm_crtc_vblank_on(crtc);
6155
f9b61ff6
DV
6156 for_each_encoder_on_crtc(dev, crtc, encoder)
6157 encoder->enable(encoder);
0b8765c6 6158}
79e53945 6159
87476d63
DV
6160static void i9xx_pfit_disable(struct intel_crtc *crtc)
6161{
6162 struct drm_device *dev = crtc->base.dev;
6163 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 6164
6e3c9717 6165 if (!crtc->config->gmch_pfit.control)
328d8e82 6166 return;
87476d63 6167
328d8e82 6168 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 6169
328d8e82
DV
6170 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6171 I915_READ(PFIT_CONTROL));
6172 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
6173}
6174
0b8765c6
JB
6175static void i9xx_crtc_disable(struct drm_crtc *crtc)
6176{
6177 struct drm_device *dev = crtc->dev;
6178 struct drm_i915_private *dev_priv = dev->dev_private;
6179 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6180 struct intel_encoder *encoder;
0b8765c6 6181 int pipe = intel_crtc->pipe;
ef9c3aee 6182
6304cd91
VS
6183 /*
6184 * On gen2 planes are double buffered but the pipe isn't, so we must
6185 * wait for planes to fully turn off before disabling the pipe.
6186 */
90e83e53
ACO
6187 if (IS_GEN2(dev))
6188 intel_wait_for_vblank(dev, pipe);
6304cd91 6189
4b3a9526
VS
6190 for_each_encoder_on_crtc(dev, crtc, encoder)
6191 encoder->disable(encoder);
6192
f9b61ff6
DV
6193 drm_crtc_vblank_off(crtc);
6194 assert_vblank_disabled(crtc);
6195
575f7ab7 6196 intel_disable_pipe(intel_crtc);
24a1f16d 6197
87476d63 6198 i9xx_pfit_disable(intel_crtc);
24a1f16d 6199
89b667f8
JB
6200 for_each_encoder_on_crtc(dev, crtc, encoder)
6201 if (encoder->post_disable)
6202 encoder->post_disable(encoder);
6203
a65347ba 6204 if (!intel_crtc->config->has_dsi_encoder) {
076ed3b2
CML
6205 if (IS_CHERRYVIEW(dev))
6206 chv_disable_pll(dev_priv, pipe);
6207 else if (IS_VALLEYVIEW(dev))
6208 vlv_disable_pll(dev_priv, pipe);
6209 else
1c4e0274 6210 i9xx_disable_pll(intel_crtc);
076ed3b2 6211 }
0b8765c6 6212
d6db995f
VS
6213 for_each_encoder_on_crtc(dev, crtc, encoder)
6214 if (encoder->post_pll_disable)
6215 encoder->post_pll_disable(encoder);
6216
4a3436e8 6217 if (!IS_GEN2(dev))
a72e4c9f 6218 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
0b8765c6
JB
6219}
6220
b17d48e2
ML
6221static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
6222{
842e0307 6223 struct intel_encoder *encoder;
b17d48e2
ML
6224 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6225 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6226 enum intel_display_power_domain domain;
6227 unsigned long domains;
6228
6229 if (!intel_crtc->active)
6230 return;
6231
a539205a 6232 if (to_intel_plane_state(crtc->primary->state)->visible) {
fc32b1fd
ML
6233 WARN_ON(intel_crtc->unpin_work);
6234
2622a081 6235 intel_pre_disable_primary_noatomic(crtc);
54a41961
ML
6236
6237 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
6238 to_intel_plane_state(crtc->primary->state)->visible = false;
a539205a
ML
6239 }
6240
b17d48e2 6241 dev_priv->display.crtc_disable(crtc);
842e0307
ML
6242
6243 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was enabled, now disabled\n",
6244 crtc->base.id);
6245
6246 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6247 crtc->state->active = false;
37d9078b 6248 intel_crtc->active = false;
842e0307
ML
6249 crtc->enabled = false;
6250 crtc->state->connector_mask = 0;
6251 crtc->state->encoder_mask = 0;
6252
6253 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6254 encoder->base.crtc = NULL;
6255
58f9c0bc 6256 intel_fbc_disable(intel_crtc);
37d9078b 6257 intel_update_watermarks(crtc);
1f7457b1 6258 intel_disable_shared_dpll(intel_crtc);
b17d48e2
ML
6259
6260 domains = intel_crtc->enabled_power_domains;
6261 for_each_power_domain(domain, domains)
6262 intel_display_power_put(dev_priv, domain);
6263 intel_crtc->enabled_power_domains = 0;
565602d7
ML
6264
6265 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6266 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
b17d48e2
ML
6267}
6268
6b72d486
ML
6269/*
6270 * turn all crtc's off, but do not adjust state
6271 * This has to be paired with a call to intel_modeset_setup_hw_state.
6272 */
70e0bd74 6273int intel_display_suspend(struct drm_device *dev)
ee7b9f93 6274{
e2c8b870 6275 struct drm_i915_private *dev_priv = to_i915(dev);
70e0bd74 6276 struct drm_atomic_state *state;
e2c8b870 6277 int ret;
70e0bd74 6278
e2c8b870
ML
6279 state = drm_atomic_helper_suspend(dev);
6280 ret = PTR_ERR_OR_ZERO(state);
70e0bd74
ML
6281 if (ret)
6282 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
e2c8b870
ML
6283 else
6284 dev_priv->modeset_restore_state = state;
70e0bd74 6285 return ret;
ee7b9f93
JB
6286}
6287
ea5b213a 6288void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 6289{
4ef69c7a 6290 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 6291
ea5b213a
CW
6292 drm_encoder_cleanup(encoder);
6293 kfree(intel_encoder);
7e7d76c3
JB
6294}
6295
0a91ca29
DV
6296/* Cross check the actual hw state with our own modeset state tracking (and it's
6297 * internal consistency). */
b980514c 6298static void intel_connector_check_state(struct intel_connector *connector)
79e53945 6299{
35dd3c64
ML
6300 struct drm_crtc *crtc = connector->base.state->crtc;
6301
6302 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6303 connector->base.base.id,
6304 connector->base.name);
6305
0a91ca29 6306 if (connector->get_hw_state(connector)) {
e85376cb 6307 struct intel_encoder *encoder = connector->encoder;
35dd3c64 6308 struct drm_connector_state *conn_state = connector->base.state;
0a91ca29 6309
35dd3c64
ML
6310 I915_STATE_WARN(!crtc,
6311 "connector enabled without attached crtc\n");
0a91ca29 6312
35dd3c64
ML
6313 if (!crtc)
6314 return;
6315
6316 I915_STATE_WARN(!crtc->state->active,
6317 "connector is active, but attached crtc isn't\n");
6318
e85376cb 6319 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
35dd3c64
ML
6320 return;
6321
e85376cb 6322 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
35dd3c64
ML
6323 "atomic encoder doesn't match attached encoder\n");
6324
e85376cb 6325 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
35dd3c64
ML
6326 "attached encoder crtc differs from connector crtc\n");
6327 } else {
4d688a2a
ML
6328 I915_STATE_WARN(crtc && crtc->state->active,
6329 "attached crtc is active, but connector isn't\n");
35dd3c64
ML
6330 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6331 "best encoder set without crtc!\n");
0a91ca29 6332 }
79e53945
JB
6333}
6334
08d9bc92
ACO
6335int intel_connector_init(struct intel_connector *connector)
6336{
5350a031 6337 drm_atomic_helper_connector_reset(&connector->base);
08d9bc92 6338
5350a031 6339 if (!connector->base.state)
08d9bc92
ACO
6340 return -ENOMEM;
6341
08d9bc92
ACO
6342 return 0;
6343}
6344
6345struct intel_connector *intel_connector_alloc(void)
6346{
6347 struct intel_connector *connector;
6348
6349 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6350 if (!connector)
6351 return NULL;
6352
6353 if (intel_connector_init(connector) < 0) {
6354 kfree(connector);
6355 return NULL;
6356 }
6357
6358 return connector;
6359}
6360
f0947c37
DV
6361/* Simple connector->get_hw_state implementation for encoders that support only
6362 * one connector and no cloning and hence the encoder state determines the state
6363 * of the connector. */
6364bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 6365{
24929352 6366 enum pipe pipe = 0;
f0947c37 6367 struct intel_encoder *encoder = connector->encoder;
ea5b213a 6368
f0947c37 6369 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
6370}
6371
6d293983 6372static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
d272ddfa 6373{
6d293983
ACO
6374 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6375 return crtc_state->fdi_lanes;
d272ddfa
VS
6376
6377 return 0;
6378}
6379
6d293983 6380static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5cec258b 6381 struct intel_crtc_state *pipe_config)
1857e1da 6382{
6d293983
ACO
6383 struct drm_atomic_state *state = pipe_config->base.state;
6384 struct intel_crtc *other_crtc;
6385 struct intel_crtc_state *other_crtc_state;
6386
1857e1da
DV
6387 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6388 pipe_name(pipe), pipe_config->fdi_lanes);
6389 if (pipe_config->fdi_lanes > 4) {
6390 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6391 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6392 return -EINVAL;
1857e1da
DV
6393 }
6394
bafb6553 6395 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
6396 if (pipe_config->fdi_lanes > 2) {
6397 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6398 pipe_config->fdi_lanes);
6d293983 6399 return -EINVAL;
1857e1da 6400 } else {
6d293983 6401 return 0;
1857e1da
DV
6402 }
6403 }
6404
6405 if (INTEL_INFO(dev)->num_pipes == 2)
6d293983 6406 return 0;
1857e1da
DV
6407
6408 /* Ivybridge 3 pipe is really complicated */
6409 switch (pipe) {
6410 case PIPE_A:
6d293983 6411 return 0;
1857e1da 6412 case PIPE_B:
6d293983
ACO
6413 if (pipe_config->fdi_lanes <= 2)
6414 return 0;
6415
6416 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6417 other_crtc_state =
6418 intel_atomic_get_crtc_state(state, other_crtc);
6419 if (IS_ERR(other_crtc_state))
6420 return PTR_ERR(other_crtc_state);
6421
6422 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
1857e1da
DV
6423 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6424 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6425 return -EINVAL;
1857e1da 6426 }
6d293983 6427 return 0;
1857e1da 6428 case PIPE_C:
251cc67c
VS
6429 if (pipe_config->fdi_lanes > 2) {
6430 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6431 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6432 return -EINVAL;
251cc67c 6433 }
6d293983
ACO
6434
6435 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6436 other_crtc_state =
6437 intel_atomic_get_crtc_state(state, other_crtc);
6438 if (IS_ERR(other_crtc_state))
6439 return PTR_ERR(other_crtc_state);
6440
6441 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
1857e1da 6442 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
6d293983 6443 return -EINVAL;
1857e1da 6444 }
6d293983 6445 return 0;
1857e1da
DV
6446 default:
6447 BUG();
6448 }
6449}
6450
e29c22c0
DV
6451#define RETRY 1
6452static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5cec258b 6453 struct intel_crtc_state *pipe_config)
877d48d5 6454{
1857e1da 6455 struct drm_device *dev = intel_crtc->base.dev;
7c5f93b0 6456 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6d293983
ACO
6457 int lane, link_bw, fdi_dotclock, ret;
6458 bool needs_recompute = false;
877d48d5 6459
e29c22c0 6460retry:
877d48d5
DV
6461 /* FDI is a binary signal running at ~2.7GHz, encoding
6462 * each output octet as 10 bits. The actual frequency
6463 * is stored as a divider into a 100MHz clock, and the
6464 * mode pixel clock is stored in units of 1KHz.
6465 * Hence the bw of each lane in terms of the mode signal
6466 * is:
6467 */
21a727b3 6468 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
877d48d5 6469
241bfc38 6470 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 6471
2bd89a07 6472 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
6473 pipe_config->pipe_bpp);
6474
6475 pipe_config->fdi_lanes = lane;
6476
2bd89a07 6477 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 6478 link_bw, &pipe_config->fdi_m_n);
1857e1da 6479
e3b247da 6480 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
6d293983 6481 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
e29c22c0
DV
6482 pipe_config->pipe_bpp -= 2*3;
6483 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6484 pipe_config->pipe_bpp);
6485 needs_recompute = true;
6486 pipe_config->bw_constrained = true;
6487
6488 goto retry;
6489 }
6490
6491 if (needs_recompute)
6492 return RETRY;
6493
6d293983 6494 return ret;
877d48d5
DV
6495}
6496
8cfb3407
VS
6497static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6498 struct intel_crtc_state *pipe_config)
6499{
6500 if (pipe_config->pipe_bpp > 24)
6501 return false;
6502
6503 /* HSW can handle pixel rate up to cdclk? */
2d1fe073 6504 if (IS_HASWELL(dev_priv))
8cfb3407
VS
6505 return true;
6506
6507 /*
b432e5cf
VS
6508 * We compare against max which means we must take
6509 * the increased cdclk requirement into account when
6510 * calculating the new cdclk.
6511 *
6512 * Should measure whether using a lower cdclk w/o IPS
8cfb3407
VS
6513 */
6514 return ilk_pipe_pixel_rate(pipe_config) <=
6515 dev_priv->max_cdclk_freq * 95 / 100;
6516}
6517
42db64ef 6518static void hsw_compute_ips_config(struct intel_crtc *crtc,
5cec258b 6519 struct intel_crtc_state *pipe_config)
42db64ef 6520{
8cfb3407
VS
6521 struct drm_device *dev = crtc->base.dev;
6522 struct drm_i915_private *dev_priv = dev->dev_private;
6523
d330a953 6524 pipe_config->ips_enabled = i915.enable_ips &&
8cfb3407
VS
6525 hsw_crtc_supports_ips(crtc) &&
6526 pipe_config_supports_ips(dev_priv, pipe_config);
42db64ef
PZ
6527}
6528
39acb4aa
VS
6529static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6530{
6531 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6532
6533 /* GDG double wide on either pipe, otherwise pipe A only */
6534 return INTEL_INFO(dev_priv)->gen < 4 &&
6535 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6536}
6537
a43f6e0f 6538static int intel_crtc_compute_config(struct intel_crtc *crtc,
5cec258b 6539 struct intel_crtc_state *pipe_config)
79e53945 6540{
a43f6e0f 6541 struct drm_device *dev = crtc->base.dev;
8bd31e67 6542 struct drm_i915_private *dev_priv = dev->dev_private;
7c5f93b0 6543 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
89749350 6544
ad3a4479 6545 /* FIXME should check pixel clock limits on all platforms */
cf532bb2 6546 if (INTEL_INFO(dev)->gen < 4) {
39acb4aa 6547 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
cf532bb2
VS
6548
6549 /*
39acb4aa 6550 * Enable double wide mode when the dot clock
cf532bb2 6551 * is > 90% of the (display) core speed.
cf532bb2 6552 */
39acb4aa
VS
6553 if (intel_crtc_supports_double_wide(crtc) &&
6554 adjusted_mode->crtc_clock > clock_limit) {
ad3a4479 6555 clock_limit *= 2;
cf532bb2 6556 pipe_config->double_wide = true;
ad3a4479
VS
6557 }
6558
39acb4aa
VS
6559 if (adjusted_mode->crtc_clock > clock_limit) {
6560 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6561 adjusted_mode->crtc_clock, clock_limit,
6562 yesno(pipe_config->double_wide));
e29c22c0 6563 return -EINVAL;
39acb4aa 6564 }
2c07245f 6565 }
89749350 6566
1d1d0e27
VS
6567 /*
6568 * Pipe horizontal size must be even in:
6569 * - DVO ganged mode
6570 * - LVDS dual channel mode
6571 * - Double wide pipe
6572 */
a93e255f 6573 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
6574 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6575 pipe_config->pipe_src_w &= ~1;
6576
8693a824
DL
6577 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6578 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
6579 */
6580 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
aad941d5 6581 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
e29c22c0 6582 return -EINVAL;
44f46b42 6583
f5adf94e 6584 if (HAS_IPS(dev))
a43f6e0f
DV
6585 hsw_compute_ips_config(crtc, pipe_config);
6586
877d48d5 6587 if (pipe_config->has_pch_encoder)
a43f6e0f 6588 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 6589
cf5a15be 6590 return 0;
79e53945
JB
6591}
6592
1652d19e
VS
6593static int skylake_get_display_clock_speed(struct drm_device *dev)
6594{
6595 struct drm_i915_private *dev_priv = to_i915(dev);
6596 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6597 uint32_t cdctl = I915_READ(CDCLK_CTL);
6598 uint32_t linkrate;
6599
414355a7 6600 if (!(lcpll1 & LCPLL_PLL_ENABLE))
1652d19e 6601 return 24000; /* 24MHz is the cd freq with NSSC ref */
1652d19e
VS
6602
6603 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6604 return 540000;
6605
6606 linkrate = (I915_READ(DPLL_CTRL1) &
71cd8423 6607 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
1652d19e 6608
71cd8423
DL
6609 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6610 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
1652d19e
VS
6611 /* vco 8640 */
6612 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6613 case CDCLK_FREQ_450_432:
6614 return 432000;
6615 case CDCLK_FREQ_337_308:
6616 return 308570;
6617 case CDCLK_FREQ_675_617:
6618 return 617140;
6619 default:
6620 WARN(1, "Unknown cd freq selection\n");
6621 }
6622 } else {
6623 /* vco 8100 */
6624 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6625 case CDCLK_FREQ_450_432:
6626 return 450000;
6627 case CDCLK_FREQ_337_308:
6628 return 337500;
6629 case CDCLK_FREQ_675_617:
6630 return 675000;
6631 default:
6632 WARN(1, "Unknown cd freq selection\n");
6633 }
6634 }
6635
6636 /* error case, do as if DPLL0 isn't enabled */
6637 return 24000;
6638}
6639
acd3f3d3
BP
6640static int broxton_get_display_clock_speed(struct drm_device *dev)
6641{
6642 struct drm_i915_private *dev_priv = to_i915(dev);
6643 uint32_t cdctl = I915_READ(CDCLK_CTL);
6644 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6645 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6646 int cdclk;
6647
6648 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6649 return 19200;
6650
6651 cdclk = 19200 * pll_ratio / 2;
6652
6653 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6654 case BXT_CDCLK_CD2X_DIV_SEL_1:
6655 return cdclk; /* 576MHz or 624MHz */
6656 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6657 return cdclk * 2 / 3; /* 384MHz */
6658 case BXT_CDCLK_CD2X_DIV_SEL_2:
6659 return cdclk / 2; /* 288MHz */
6660 case BXT_CDCLK_CD2X_DIV_SEL_4:
6661 return cdclk / 4; /* 144MHz */
6662 }
6663
6664 /* error case, do as if DE PLL isn't enabled */
6665 return 19200;
6666}
6667
1652d19e
VS
6668static int broadwell_get_display_clock_speed(struct drm_device *dev)
6669{
6670 struct drm_i915_private *dev_priv = dev->dev_private;
6671 uint32_t lcpll = I915_READ(LCPLL_CTL);
6672 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6673
6674 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6675 return 800000;
6676 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6677 return 450000;
6678 else if (freq == LCPLL_CLK_FREQ_450)
6679 return 450000;
6680 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6681 return 540000;
6682 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6683 return 337500;
6684 else
6685 return 675000;
6686}
6687
6688static int haswell_get_display_clock_speed(struct drm_device *dev)
6689{
6690 struct drm_i915_private *dev_priv = dev->dev_private;
6691 uint32_t lcpll = I915_READ(LCPLL_CTL);
6692 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6693
6694 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6695 return 800000;
6696 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6697 return 450000;
6698 else if (freq == LCPLL_CLK_FREQ_450)
6699 return 450000;
6700 else if (IS_HSW_ULT(dev))
6701 return 337500;
6702 else
6703 return 540000;
79e53945
JB
6704}
6705
25eb05fc
JB
6706static int valleyview_get_display_clock_speed(struct drm_device *dev)
6707{
bfa7df01
VS
6708 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6709 CCK_DISPLAY_CLOCK_CONTROL);
25eb05fc
JB
6710}
6711
b37a6434
VS
6712static int ilk_get_display_clock_speed(struct drm_device *dev)
6713{
6714 return 450000;
6715}
6716
e70236a8
JB
6717static int i945_get_display_clock_speed(struct drm_device *dev)
6718{
6719 return 400000;
6720}
79e53945 6721
e70236a8 6722static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 6723{
e907f170 6724 return 333333;
e70236a8 6725}
79e53945 6726
e70236a8
JB
6727static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6728{
6729 return 200000;
6730}
79e53945 6731
257a7ffc
DV
6732static int pnv_get_display_clock_speed(struct drm_device *dev)
6733{
6734 u16 gcfgc = 0;
6735
6736 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6737
6738 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6739 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
e907f170 6740 return 266667;
257a7ffc 6741 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
e907f170 6742 return 333333;
257a7ffc 6743 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
e907f170 6744 return 444444;
257a7ffc
DV
6745 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6746 return 200000;
6747 default:
6748 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6749 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
e907f170 6750 return 133333;
257a7ffc 6751 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
e907f170 6752 return 166667;
257a7ffc
DV
6753 }
6754}
6755
e70236a8
JB
6756static int i915gm_get_display_clock_speed(struct drm_device *dev)
6757{
6758 u16 gcfgc = 0;
79e53945 6759
e70236a8
JB
6760 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6761
6762 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
e907f170 6763 return 133333;
e70236a8
JB
6764 else {
6765 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6766 case GC_DISPLAY_CLOCK_333_MHZ:
e907f170 6767 return 333333;
e70236a8
JB
6768 default:
6769 case GC_DISPLAY_CLOCK_190_200_MHZ:
6770 return 190000;
79e53945 6771 }
e70236a8
JB
6772 }
6773}
6774
6775static int i865_get_display_clock_speed(struct drm_device *dev)
6776{
e907f170 6777 return 266667;
e70236a8
JB
6778}
6779
1b1d2716 6780static int i85x_get_display_clock_speed(struct drm_device *dev)
e70236a8
JB
6781{
6782 u16 hpllcc = 0;
1b1d2716 6783
65cd2b3f
VS
6784 /*
6785 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6786 * encoding is different :(
6787 * FIXME is this the right way to detect 852GM/852GMV?
6788 */
6789 if (dev->pdev->revision == 0x1)
6790 return 133333;
6791
1b1d2716
VS
6792 pci_bus_read_config_word(dev->pdev->bus,
6793 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6794
e70236a8
JB
6795 /* Assume that the hardware is in the high speed state. This
6796 * should be the default.
6797 */
6798 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6799 case GC_CLOCK_133_200:
1b1d2716 6800 case GC_CLOCK_133_200_2:
e70236a8
JB
6801 case GC_CLOCK_100_200:
6802 return 200000;
6803 case GC_CLOCK_166_250:
6804 return 250000;
6805 case GC_CLOCK_100_133:
e907f170 6806 return 133333;
1b1d2716
VS
6807 case GC_CLOCK_133_266:
6808 case GC_CLOCK_133_266_2:
6809 case GC_CLOCK_166_266:
6810 return 266667;
e70236a8 6811 }
79e53945 6812
e70236a8
JB
6813 /* Shouldn't happen */
6814 return 0;
6815}
79e53945 6816
e70236a8
JB
6817static int i830_get_display_clock_speed(struct drm_device *dev)
6818{
e907f170 6819 return 133333;
79e53945
JB
6820}
6821
34edce2f
VS
6822static unsigned int intel_hpll_vco(struct drm_device *dev)
6823{
6824 struct drm_i915_private *dev_priv = dev->dev_private;
6825 static const unsigned int blb_vco[8] = {
6826 [0] = 3200000,
6827 [1] = 4000000,
6828 [2] = 5333333,
6829 [3] = 4800000,
6830 [4] = 6400000,
6831 };
6832 static const unsigned int pnv_vco[8] = {
6833 [0] = 3200000,
6834 [1] = 4000000,
6835 [2] = 5333333,
6836 [3] = 4800000,
6837 [4] = 2666667,
6838 };
6839 static const unsigned int cl_vco[8] = {
6840 [0] = 3200000,
6841 [1] = 4000000,
6842 [2] = 5333333,
6843 [3] = 6400000,
6844 [4] = 3333333,
6845 [5] = 3566667,
6846 [6] = 4266667,
6847 };
6848 static const unsigned int elk_vco[8] = {
6849 [0] = 3200000,
6850 [1] = 4000000,
6851 [2] = 5333333,
6852 [3] = 4800000,
6853 };
6854 static const unsigned int ctg_vco[8] = {
6855 [0] = 3200000,
6856 [1] = 4000000,
6857 [2] = 5333333,
6858 [3] = 6400000,
6859 [4] = 2666667,
6860 [5] = 4266667,
6861 };
6862 const unsigned int *vco_table;
6863 unsigned int vco;
6864 uint8_t tmp = 0;
6865
6866 /* FIXME other chipsets? */
6867 if (IS_GM45(dev))
6868 vco_table = ctg_vco;
6869 else if (IS_G4X(dev))
6870 vco_table = elk_vco;
6871 else if (IS_CRESTLINE(dev))
6872 vco_table = cl_vco;
6873 else if (IS_PINEVIEW(dev))
6874 vco_table = pnv_vco;
6875 else if (IS_G33(dev))
6876 vco_table = blb_vco;
6877 else
6878 return 0;
6879
6880 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6881
6882 vco = vco_table[tmp & 0x7];
6883 if (vco == 0)
6884 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6885 else
6886 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6887
6888 return vco;
6889}
6890
6891static int gm45_get_display_clock_speed(struct drm_device *dev)
6892{
6893 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6894 uint16_t tmp = 0;
6895
6896 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6897
6898 cdclk_sel = (tmp >> 12) & 0x1;
6899
6900 switch (vco) {
6901 case 2666667:
6902 case 4000000:
6903 case 5333333:
6904 return cdclk_sel ? 333333 : 222222;
6905 case 3200000:
6906 return cdclk_sel ? 320000 : 228571;
6907 default:
6908 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6909 return 222222;
6910 }
6911}
6912
6913static int i965gm_get_display_clock_speed(struct drm_device *dev)
6914{
6915 static const uint8_t div_3200[] = { 16, 10, 8 };
6916 static const uint8_t div_4000[] = { 20, 12, 10 };
6917 static const uint8_t div_5333[] = { 24, 16, 14 };
6918 const uint8_t *div_table;
6919 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6920 uint16_t tmp = 0;
6921
6922 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6923
6924 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6925
6926 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6927 goto fail;
6928
6929 switch (vco) {
6930 case 3200000:
6931 div_table = div_3200;
6932 break;
6933 case 4000000:
6934 div_table = div_4000;
6935 break;
6936 case 5333333:
6937 div_table = div_5333;
6938 break;
6939 default:
6940 goto fail;
6941 }
6942
6943 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6944
caf4e252 6945fail:
34edce2f
VS
6946 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6947 return 200000;
6948}
6949
6950static int g33_get_display_clock_speed(struct drm_device *dev)
6951{
6952 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6953 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6954 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6955 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6956 const uint8_t *div_table;
6957 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6958 uint16_t tmp = 0;
6959
6960 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6961
6962 cdclk_sel = (tmp >> 4) & 0x7;
6963
6964 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6965 goto fail;
6966
6967 switch (vco) {
6968 case 3200000:
6969 div_table = div_3200;
6970 break;
6971 case 4000000:
6972 div_table = div_4000;
6973 break;
6974 case 4800000:
6975 div_table = div_4800;
6976 break;
6977 case 5333333:
6978 div_table = div_5333;
6979 break;
6980 default:
6981 goto fail;
6982 }
6983
6984 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6985
caf4e252 6986fail:
34edce2f
VS
6987 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
6988 return 190476;
6989}
6990
2c07245f 6991static void
a65851af 6992intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 6993{
a65851af
VS
6994 while (*num > DATA_LINK_M_N_MASK ||
6995 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
6996 *num >>= 1;
6997 *den >>= 1;
6998 }
6999}
7000
a65851af
VS
7001static void compute_m_n(unsigned int m, unsigned int n,
7002 uint32_t *ret_m, uint32_t *ret_n)
7003{
7004 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7005 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7006 intel_reduce_m_n_ratio(ret_m, ret_n);
7007}
7008
e69d0bc1
DV
7009void
7010intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7011 int pixel_clock, int link_clock,
7012 struct intel_link_m_n *m_n)
2c07245f 7013{
e69d0bc1 7014 m_n->tu = 64;
a65851af
VS
7015
7016 compute_m_n(bits_per_pixel * pixel_clock,
7017 link_clock * nlanes * 8,
7018 &m_n->gmch_m, &m_n->gmch_n);
7019
7020 compute_m_n(pixel_clock, link_clock,
7021 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
7022}
7023
a7615030
CW
7024static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7025{
d330a953
JN
7026 if (i915.panel_use_ssc >= 0)
7027 return i915.panel_use_ssc != 0;
41aa3448 7028 return dev_priv->vbt.lvds_use_ssc
435793df 7029 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
7030}
7031
7429e9d4 7032static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 7033{
7df00d7a 7034 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 7035}
f47709a9 7036
7429e9d4
DV
7037static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7038{
7039 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
7040}
7041
f47709a9 7042static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
190f68c5 7043 struct intel_crtc_state *crtc_state,
a7516a05
JB
7044 intel_clock_t *reduced_clock)
7045{
f47709a9 7046 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
7047 u32 fp, fp2 = 0;
7048
7049 if (IS_PINEVIEW(dev)) {
190f68c5 7050 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7051 if (reduced_clock)
7429e9d4 7052 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 7053 } else {
190f68c5 7054 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7055 if (reduced_clock)
7429e9d4 7056 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
7057 }
7058
190f68c5 7059 crtc_state->dpll_hw_state.fp0 = fp;
a7516a05 7060
f47709a9 7061 crtc->lowfreq_avail = false;
a93e255f 7062 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ab585dea 7063 reduced_clock) {
190f68c5 7064 crtc_state->dpll_hw_state.fp1 = fp2;
f47709a9 7065 crtc->lowfreq_avail = true;
a7516a05 7066 } else {
190f68c5 7067 crtc_state->dpll_hw_state.fp1 = fp;
a7516a05
JB
7068 }
7069}
7070
5e69f97f
CML
7071static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7072 pipe)
89b667f8
JB
7073{
7074 u32 reg_val;
7075
7076 /*
7077 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7078 * and set it to a reasonable value instead.
7079 */
ab3c759a 7080 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
7081 reg_val &= 0xffffff00;
7082 reg_val |= 0x00000030;
ab3c759a 7083 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7084
ab3c759a 7085 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7086 reg_val &= 0x8cffffff;
7087 reg_val = 0x8c000000;
ab3c759a 7088 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 7089
ab3c759a 7090 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 7091 reg_val &= 0xffffff00;
ab3c759a 7092 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7093
ab3c759a 7094 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7095 reg_val &= 0x00ffffff;
7096 reg_val |= 0xb0000000;
ab3c759a 7097 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
7098}
7099
b551842d
DV
7100static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7101 struct intel_link_m_n *m_n)
7102{
7103 struct drm_device *dev = crtc->base.dev;
7104 struct drm_i915_private *dev_priv = dev->dev_private;
7105 int pipe = crtc->pipe;
7106
e3b95f1e
DV
7107 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7108 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7109 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7110 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
7111}
7112
7113static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
7114 struct intel_link_m_n *m_n,
7115 struct intel_link_m_n *m2_n2)
b551842d
DV
7116{
7117 struct drm_device *dev = crtc->base.dev;
7118 struct drm_i915_private *dev_priv = dev->dev_private;
7119 int pipe = crtc->pipe;
6e3c9717 7120 enum transcoder transcoder = crtc->config->cpu_transcoder;
b551842d
DV
7121
7122 if (INTEL_INFO(dev)->gen >= 5) {
7123 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7124 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7125 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7126 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
7127 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7128 * for gen < 8) and if DRRS is supported (to make sure the
7129 * registers are not unnecessarily accessed).
7130 */
44395bfe 7131 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
6e3c9717 7132 crtc->config->has_drrs) {
f769cd24
VK
7133 I915_WRITE(PIPE_DATA_M2(transcoder),
7134 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7135 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7136 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7137 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7138 }
b551842d 7139 } else {
e3b95f1e
DV
7140 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7141 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7142 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7143 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
7144 }
7145}
7146
fe3cd48d 7147void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
03afc4a2 7148{
fe3cd48d
R
7149 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7150
7151 if (m_n == M1_N1) {
7152 dp_m_n = &crtc->config->dp_m_n;
7153 dp_m2_n2 = &crtc->config->dp_m2_n2;
7154 } else if (m_n == M2_N2) {
7155
7156 /*
7157 * M2_N2 registers are not supported. Hence m2_n2 divider value
7158 * needs to be programmed into M1_N1.
7159 */
7160 dp_m_n = &crtc->config->dp_m2_n2;
7161 } else {
7162 DRM_ERROR("Unsupported divider value\n");
7163 return;
7164 }
7165
6e3c9717
ACO
7166 if (crtc->config->has_pch_encoder)
7167 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
03afc4a2 7168 else
fe3cd48d 7169 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
03afc4a2
DV
7170}
7171
251ac862
DV
7172static void vlv_compute_dpll(struct intel_crtc *crtc,
7173 struct intel_crtc_state *pipe_config)
bdd4b6a6 7174{
03ed5cbf
VS
7175 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
7176 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
7177 DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV;
7178 if (crtc->pipe != PIPE_A)
7179 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
bdd4b6a6 7180
03ed5cbf
VS
7181 pipe_config->dpll_hw_state.dpll_md =
7182 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
7183}
bdd4b6a6 7184
03ed5cbf
VS
7185static void chv_compute_dpll(struct intel_crtc *crtc,
7186 struct intel_crtc_state *pipe_config)
7187{
7188 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7189 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
7190 DPLL_VCO_ENABLE;
7191 if (crtc->pipe != PIPE_A)
7192 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7193
7194 pipe_config->dpll_hw_state.dpll_md =
7195 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
bdd4b6a6
DV
7196}
7197
d288f65f 7198static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7199 const struct intel_crtc_state *pipe_config)
a0c4da24 7200{
f47709a9 7201 struct drm_device *dev = crtc->base.dev;
a0c4da24 7202 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 7203 int pipe = crtc->pipe;
bdd4b6a6 7204 u32 mdiv;
a0c4da24 7205 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 7206 u32 coreclk, reg_val;
a0c4da24 7207
a580516d 7208 mutex_lock(&dev_priv->sb_lock);
09153000 7209
d288f65f
VS
7210 bestn = pipe_config->dpll.n;
7211 bestm1 = pipe_config->dpll.m1;
7212 bestm2 = pipe_config->dpll.m2;
7213 bestp1 = pipe_config->dpll.p1;
7214 bestp2 = pipe_config->dpll.p2;
a0c4da24 7215
89b667f8
JB
7216 /* See eDP HDMI DPIO driver vbios notes doc */
7217
7218 /* PLL B needs special handling */
bdd4b6a6 7219 if (pipe == PIPE_B)
5e69f97f 7220 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
7221
7222 /* Set up Tx target for periodic Rcomp update */
ab3c759a 7223 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
7224
7225 /* Disable target IRef on PLL */
ab3c759a 7226 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 7227 reg_val &= 0x00ffffff;
ab3c759a 7228 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
7229
7230 /* Disable fast lock */
ab3c759a 7231 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
7232
7233 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
7234 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7235 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7236 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 7237 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
7238
7239 /*
7240 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7241 * but we don't support that).
7242 * Note: don't use the DAC post divider as it seems unstable.
7243 */
7244 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 7245 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7246
a0c4da24 7247 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 7248 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7249
89b667f8 7250 /* Set HBR and RBR LPF coefficients */
d288f65f 7251 if (pipe_config->port_clock == 162000 ||
409ee761
ACO
7252 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7253 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
ab3c759a 7254 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 7255 0x009f0003);
89b667f8 7256 else
ab3c759a 7257 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
7258 0x00d0000f);
7259
681a8504 7260 if (pipe_config->has_dp_encoder) {
89b667f8 7261 /* Use SSC source */
bdd4b6a6 7262 if (pipe == PIPE_A)
ab3c759a 7263 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7264 0x0df40000);
7265 else
ab3c759a 7266 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7267 0x0df70000);
7268 } else { /* HDMI or VGA */
7269 /* Use bend source */
bdd4b6a6 7270 if (pipe == PIPE_A)
ab3c759a 7271 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7272 0x0df70000);
7273 else
ab3c759a 7274 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7275 0x0df40000);
7276 }
a0c4da24 7277
ab3c759a 7278 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 7279 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
409ee761
ACO
7280 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7281 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
89b667f8 7282 coreclk |= 0x01000000;
ab3c759a 7283 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 7284
ab3c759a 7285 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a580516d 7286 mutex_unlock(&dev_priv->sb_lock);
a0c4da24
JB
7287}
7288
d288f65f 7289static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7290 const struct intel_crtc_state *pipe_config)
9d556c99
CML
7291{
7292 struct drm_device *dev = crtc->base.dev;
7293 struct drm_i915_private *dev_priv = dev->dev_private;
7294 int pipe = crtc->pipe;
f0f59a00 7295 i915_reg_t dpll_reg = DPLL(crtc->pipe);
9d556c99 7296 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9cbe40c1 7297 u32 loopfilter, tribuf_calcntr;
9d556c99 7298 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
a945ce7e 7299 u32 dpio_val;
9cbe40c1 7300 int vco;
9d556c99 7301
d288f65f
VS
7302 bestn = pipe_config->dpll.n;
7303 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7304 bestm1 = pipe_config->dpll.m1;
7305 bestm2 = pipe_config->dpll.m2 >> 22;
7306 bestp1 = pipe_config->dpll.p1;
7307 bestp2 = pipe_config->dpll.p2;
9cbe40c1 7308 vco = pipe_config->dpll.vco;
a945ce7e 7309 dpio_val = 0;
9cbe40c1 7310 loopfilter = 0;
9d556c99
CML
7311
7312 /*
7313 * Enable Refclk and SSC
7314 */
a11b0703 7315 I915_WRITE(dpll_reg,
d288f65f 7316 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
a11b0703 7317
a580516d 7318 mutex_lock(&dev_priv->sb_lock);
9d556c99 7319
9d556c99
CML
7320 /* p1 and p2 divider */
7321 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7322 5 << DPIO_CHV_S1_DIV_SHIFT |
7323 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7324 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7325 1 << DPIO_CHV_K_DIV_SHIFT);
7326
7327 /* Feedback post-divider - m2 */
7328 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7329
7330 /* Feedback refclk divider - n and m1 */
7331 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7332 DPIO_CHV_M1_DIV_BY_2 |
7333 1 << DPIO_CHV_N_DIV_SHIFT);
7334
7335 /* M2 fraction division */
25a25dfc 7336 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
9d556c99
CML
7337
7338 /* M2 fraction division enable */
a945ce7e
VP
7339 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7340 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7341 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7342 if (bestm2_frac)
7343 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7344 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
9d556c99 7345
de3a0fde
VP
7346 /* Program digital lock detect threshold */
7347 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7348 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7349 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7350 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7351 if (!bestm2_frac)
7352 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7353 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7354
9d556c99 7355 /* Loop filter */
9cbe40c1
VP
7356 if (vco == 5400000) {
7357 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7358 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7359 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7360 tribuf_calcntr = 0x9;
7361 } else if (vco <= 6200000) {
7362 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7363 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7364 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7365 tribuf_calcntr = 0x9;
7366 } else if (vco <= 6480000) {
7367 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7368 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7369 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7370 tribuf_calcntr = 0x8;
7371 } else {
7372 /* Not supported. Apply the same limits as in the max case */
7373 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7374 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7375 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7376 tribuf_calcntr = 0;
7377 }
9d556c99
CML
7378 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7379
968040b2 7380 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
9cbe40c1
VP
7381 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7382 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7383 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7384
9d556c99
CML
7385 /* AFC Recal */
7386 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7387 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7388 DPIO_AFC_RECAL);
7389
a580516d 7390 mutex_unlock(&dev_priv->sb_lock);
9d556c99
CML
7391}
7392
d288f65f
VS
7393/**
7394 * vlv_force_pll_on - forcibly enable just the PLL
7395 * @dev_priv: i915 private structure
7396 * @pipe: pipe PLL to enable
7397 * @dpll: PLL configuration
7398 *
7399 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7400 * in cases where we need the PLL enabled even when @pipe is not going to
7401 * be enabled.
7402 */
3f36b937
TU
7403int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7404 const struct dpll *dpll)
d288f65f
VS
7405{
7406 struct intel_crtc *crtc =
7407 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
3f36b937
TU
7408 struct intel_crtc_state *pipe_config;
7409
7410 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7411 if (!pipe_config)
7412 return -ENOMEM;
7413
7414 pipe_config->base.crtc = &crtc->base;
7415 pipe_config->pixel_multiplier = 1;
7416 pipe_config->dpll = *dpll;
d288f65f
VS
7417
7418 if (IS_CHERRYVIEW(dev)) {
3f36b937
TU
7419 chv_compute_dpll(crtc, pipe_config);
7420 chv_prepare_pll(crtc, pipe_config);
7421 chv_enable_pll(crtc, pipe_config);
d288f65f 7422 } else {
3f36b937
TU
7423 vlv_compute_dpll(crtc, pipe_config);
7424 vlv_prepare_pll(crtc, pipe_config);
7425 vlv_enable_pll(crtc, pipe_config);
d288f65f 7426 }
3f36b937
TU
7427
7428 kfree(pipe_config);
7429
7430 return 0;
d288f65f
VS
7431}
7432
7433/**
7434 * vlv_force_pll_off - forcibly disable just the PLL
7435 * @dev_priv: i915 private structure
7436 * @pipe: pipe PLL to disable
7437 *
7438 * Disable the PLL for @pipe. To be used in cases where we need
7439 * the PLL enabled even when @pipe is not going to be enabled.
7440 */
7441void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7442{
7443 if (IS_CHERRYVIEW(dev))
7444 chv_disable_pll(to_i915(dev), pipe);
7445 else
7446 vlv_disable_pll(to_i915(dev), pipe);
7447}
7448
251ac862
DV
7449static void i9xx_compute_dpll(struct intel_crtc *crtc,
7450 struct intel_crtc_state *crtc_state,
ceb41007 7451 intel_clock_t *reduced_clock)
eb1cbe48 7452{
f47709a9 7453 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7454 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
7455 u32 dpll;
7456 bool is_sdvo;
190f68c5 7457 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7458
190f68c5 7459 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7460
a93e255f
ACO
7461 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7462 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
7463
7464 dpll = DPLL_VGA_MODE_DIS;
7465
a93e255f 7466 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
7467 dpll |= DPLLB_MODE_LVDS;
7468 else
7469 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 7470
ef1b460d 7471 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
190f68c5 7472 dpll |= (crtc_state->pixel_multiplier - 1)
198a037f 7473 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 7474 }
198a037f
DV
7475
7476 if (is_sdvo)
4a33e48d 7477 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 7478
190f68c5 7479 if (crtc_state->has_dp_encoder)
4a33e48d 7480 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
7481
7482 /* compute bitmask from p1 value */
7483 if (IS_PINEVIEW(dev))
7484 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7485 else {
7486 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7487 if (IS_G4X(dev) && reduced_clock)
7488 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7489 }
7490 switch (clock->p2) {
7491 case 5:
7492 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7493 break;
7494 case 7:
7495 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7496 break;
7497 case 10:
7498 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7499 break;
7500 case 14:
7501 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7502 break;
7503 }
7504 if (INTEL_INFO(dev)->gen >= 4)
7505 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7506
190f68c5 7507 if (crtc_state->sdvo_tv_clock)
eb1cbe48 7508 dpll |= PLL_REF_INPUT_TVCLKINBC;
a93e255f 7509 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ceb41007 7510 intel_panel_use_ssc(dev_priv))
eb1cbe48
DV
7511 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7512 else
7513 dpll |= PLL_REF_INPUT_DREFCLK;
7514
7515 dpll |= DPLL_VCO_ENABLE;
190f68c5 7516 crtc_state->dpll_hw_state.dpll = dpll;
8bcc2795 7517
eb1cbe48 7518 if (INTEL_INFO(dev)->gen >= 4) {
190f68c5 7519 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
ef1b460d 7520 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
190f68c5 7521 crtc_state->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
7522 }
7523}
7524
251ac862
DV
7525static void i8xx_compute_dpll(struct intel_crtc *crtc,
7526 struct intel_crtc_state *crtc_state,
ceb41007 7527 intel_clock_t *reduced_clock)
eb1cbe48 7528{
f47709a9 7529 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7530 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 7531 u32 dpll;
190f68c5 7532 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7533
190f68c5 7534 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7535
eb1cbe48
DV
7536 dpll = DPLL_VGA_MODE_DIS;
7537
a93e255f 7538 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
7539 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7540 } else {
7541 if (clock->p1 == 2)
7542 dpll |= PLL_P1_DIVIDE_BY_TWO;
7543 else
7544 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7545 if (clock->p2 == 4)
7546 dpll |= PLL_P2_DIVIDE_BY_4;
7547 }
7548
a93e255f 7549 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
4a33e48d
DV
7550 dpll |= DPLL_DVO_2X_MODE;
7551
a93e255f 7552 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ceb41007 7553 intel_panel_use_ssc(dev_priv))
eb1cbe48
DV
7554 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7555 else
7556 dpll |= PLL_REF_INPUT_DREFCLK;
7557
7558 dpll |= DPLL_VCO_ENABLE;
190f68c5 7559 crtc_state->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
7560}
7561
8a654f3b 7562static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
7563{
7564 struct drm_device *dev = intel_crtc->base.dev;
7565 struct drm_i915_private *dev_priv = dev->dev_private;
7566 enum pipe pipe = intel_crtc->pipe;
6e3c9717 7567 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
7c5f93b0 7568 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
1caea6e9
VS
7569 uint32_t crtc_vtotal, crtc_vblank_end;
7570 int vsyncshift = 0;
4d8a62ea
DV
7571
7572 /* We need to be careful not to changed the adjusted mode, for otherwise
7573 * the hw state checker will get angry at the mismatch. */
7574 crtc_vtotal = adjusted_mode->crtc_vtotal;
7575 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 7576
609aeaca 7577 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 7578 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
7579 crtc_vtotal -= 1;
7580 crtc_vblank_end -= 1;
609aeaca 7581
409ee761 7582 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
609aeaca
VS
7583 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7584 else
7585 vsyncshift = adjusted_mode->crtc_hsync_start -
7586 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
7587 if (vsyncshift < 0)
7588 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
7589 }
7590
7591 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 7592 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 7593
fe2b8f9d 7594 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
7595 (adjusted_mode->crtc_hdisplay - 1) |
7596 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 7597 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
7598 (adjusted_mode->crtc_hblank_start - 1) |
7599 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 7600 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
7601 (adjusted_mode->crtc_hsync_start - 1) |
7602 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7603
fe2b8f9d 7604 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 7605 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 7606 ((crtc_vtotal - 1) << 16));
fe2b8f9d 7607 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 7608 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 7609 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 7610 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
7611 (adjusted_mode->crtc_vsync_start - 1) |
7612 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7613
b5e508d4
PZ
7614 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7615 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7616 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7617 * bits. */
7618 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7619 (pipe == PIPE_B || pipe == PIPE_C))
7620 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7621
bc58be60
JN
7622}
7623
7624static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
7625{
7626 struct drm_device *dev = intel_crtc->base.dev;
7627 struct drm_i915_private *dev_priv = dev->dev_private;
7628 enum pipe pipe = intel_crtc->pipe;
7629
b0e77b9c
PZ
7630 /* pipesrc controls the size that is scaled from, which should
7631 * always be the user's requested size.
7632 */
7633 I915_WRITE(PIPESRC(pipe),
6e3c9717
ACO
7634 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7635 (intel_crtc->config->pipe_src_h - 1));
b0e77b9c
PZ
7636}
7637
1bd1bd80 7638static void intel_get_pipe_timings(struct intel_crtc *crtc,
5cec258b 7639 struct intel_crtc_state *pipe_config)
1bd1bd80
DV
7640{
7641 struct drm_device *dev = crtc->base.dev;
7642 struct drm_i915_private *dev_priv = dev->dev_private;
7643 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7644 uint32_t tmp;
7645
7646 tmp = I915_READ(HTOTAL(cpu_transcoder));
2d112de7
ACO
7647 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7648 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7649 tmp = I915_READ(HBLANK(cpu_transcoder));
2d112de7
ACO
7650 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7651 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7652 tmp = I915_READ(HSYNC(cpu_transcoder));
2d112de7
ACO
7653 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7654 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7655
7656 tmp = I915_READ(VTOTAL(cpu_transcoder));
2d112de7
ACO
7657 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7658 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7659 tmp = I915_READ(VBLANK(cpu_transcoder));
2d112de7
ACO
7660 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7661 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7662 tmp = I915_READ(VSYNC(cpu_transcoder));
2d112de7
ACO
7663 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7664 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7665
7666 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
2d112de7
ACO
7667 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7668 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7669 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
1bd1bd80 7670 }
bc58be60
JN
7671}
7672
7673static void intel_get_pipe_src_size(struct intel_crtc *crtc,
7674 struct intel_crtc_state *pipe_config)
7675{
7676 struct drm_device *dev = crtc->base.dev;
7677 struct drm_i915_private *dev_priv = dev->dev_private;
7678 u32 tmp;
1bd1bd80
DV
7679
7680 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
7681 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7682 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7683
2d112de7
ACO
7684 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7685 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
7686}
7687
f6a83288 7688void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 7689 struct intel_crtc_state *pipe_config)
babea61d 7690{
2d112de7
ACO
7691 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7692 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7693 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7694 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
babea61d 7695
2d112de7
ACO
7696 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7697 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7698 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7699 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
babea61d 7700
2d112de7 7701 mode->flags = pipe_config->base.adjusted_mode.flags;
cd13f5ab 7702 mode->type = DRM_MODE_TYPE_DRIVER;
babea61d 7703
2d112de7
ACO
7704 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7705 mode->flags |= pipe_config->base.adjusted_mode.flags;
cd13f5ab
ML
7706
7707 mode->hsync = drm_mode_hsync(mode);
7708 mode->vrefresh = drm_mode_vrefresh(mode);
7709 drm_mode_set_name(mode);
babea61d
JB
7710}
7711
84b046f3
DV
7712static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7713{
7714 struct drm_device *dev = intel_crtc->base.dev;
7715 struct drm_i915_private *dev_priv = dev->dev_private;
7716 uint32_t pipeconf;
7717
9f11a9e4 7718 pipeconf = 0;
84b046f3 7719
b6b5d049
VS
7720 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7721 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7722 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 7723
6e3c9717 7724 if (intel_crtc->config->double_wide)
cf532bb2 7725 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 7726
ff9ce46e 7727 /* only g4x and later have fancy bpc/dither controls */
666a4537 7728 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
ff9ce46e 7729 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6e3c9717 7730 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
ff9ce46e 7731 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 7732 PIPECONF_DITHER_TYPE_SP;
84b046f3 7733
6e3c9717 7734 switch (intel_crtc->config->pipe_bpp) {
ff9ce46e
DV
7735 case 18:
7736 pipeconf |= PIPECONF_6BPC;
7737 break;
7738 case 24:
7739 pipeconf |= PIPECONF_8BPC;
7740 break;
7741 case 30:
7742 pipeconf |= PIPECONF_10BPC;
7743 break;
7744 default:
7745 /* Case prevented by intel_choose_pipe_bpp_dither. */
7746 BUG();
84b046f3
DV
7747 }
7748 }
7749
7750 if (HAS_PIPE_CXSR(dev)) {
7751 if (intel_crtc->lowfreq_avail) {
7752 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7753 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7754 } else {
7755 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
7756 }
7757 }
7758
6e3c9717 7759 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
efc2cfff 7760 if (INTEL_INFO(dev)->gen < 4 ||
409ee761 7761 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
efc2cfff
VS
7762 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7763 else
7764 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7765 } else
84b046f3
DV
7766 pipeconf |= PIPECONF_PROGRESSIVE;
7767
666a4537
WB
7768 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
7769 intel_crtc->config->limited_color_range)
9f11a9e4 7770 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 7771
84b046f3
DV
7772 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7773 POSTING_READ(PIPECONF(intel_crtc->pipe));
7774}
7775
81c97f52
ACO
7776static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7777 struct intel_crtc_state *crtc_state)
7778{
7779 struct drm_device *dev = crtc->base.dev;
7780 struct drm_i915_private *dev_priv = dev->dev_private;
7781 const intel_limit_t *limit;
7782 int refclk = 48000;
7783
7784 memset(&crtc_state->dpll_hw_state, 0,
7785 sizeof(crtc_state->dpll_hw_state));
7786
7787 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7788 if (intel_panel_use_ssc(dev_priv)) {
7789 refclk = dev_priv->vbt.lvds_ssc_freq;
7790 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7791 }
7792
7793 limit = &intel_limits_i8xx_lvds;
7794 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO)) {
7795 limit = &intel_limits_i8xx_dvo;
7796 } else {
7797 limit = &intel_limits_i8xx_dac;
7798 }
7799
7800 if (!crtc_state->clock_set &&
7801 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7802 refclk, NULL, &crtc_state->dpll)) {
7803 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7804 return -EINVAL;
7805 }
7806
7807 i8xx_compute_dpll(crtc, crtc_state, NULL);
7808
7809 return 0;
7810}
7811
19ec6693
ACO
7812static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7813 struct intel_crtc_state *crtc_state)
7814{
7815 struct drm_device *dev = crtc->base.dev;
7816 struct drm_i915_private *dev_priv = dev->dev_private;
7817 const intel_limit_t *limit;
7818 int refclk = 96000;
7819
7820 memset(&crtc_state->dpll_hw_state, 0,
7821 sizeof(crtc_state->dpll_hw_state));
7822
7823 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7824 if (intel_panel_use_ssc(dev_priv)) {
7825 refclk = dev_priv->vbt.lvds_ssc_freq;
7826 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7827 }
7828
7829 if (intel_is_dual_link_lvds(dev))
7830 limit = &intel_limits_g4x_dual_channel_lvds;
7831 else
7832 limit = &intel_limits_g4x_single_channel_lvds;
7833 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7834 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
7835 limit = &intel_limits_g4x_hdmi;
7836 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
7837 limit = &intel_limits_g4x_sdvo;
7838 } else {
7839 /* The option is for other outputs */
7840 limit = &intel_limits_i9xx_sdvo;
7841 }
7842
7843 if (!crtc_state->clock_set &&
7844 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7845 refclk, NULL, &crtc_state->dpll)) {
7846 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7847 return -EINVAL;
7848 }
7849
7850 i9xx_compute_dpll(crtc, crtc_state, NULL);
7851
7852 return 0;
7853}
7854
70e8aa21
ACO
7855static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7856 struct intel_crtc_state *crtc_state)
7857{
7858 struct drm_device *dev = crtc->base.dev;
7859 struct drm_i915_private *dev_priv = dev->dev_private;
7860 const intel_limit_t *limit;
7861 int refclk = 96000;
7862
7863 memset(&crtc_state->dpll_hw_state, 0,
7864 sizeof(crtc_state->dpll_hw_state));
7865
7866 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7867 if (intel_panel_use_ssc(dev_priv)) {
7868 refclk = dev_priv->vbt.lvds_ssc_freq;
7869 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7870 }
7871
7872 limit = &intel_limits_pineview_lvds;
7873 } else {
7874 limit = &intel_limits_pineview_sdvo;
7875 }
7876
7877 if (!crtc_state->clock_set &&
7878 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7879 refclk, NULL, &crtc_state->dpll)) {
7880 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7881 return -EINVAL;
7882 }
7883
7884 i9xx_compute_dpll(crtc, crtc_state, NULL);
7885
7886 return 0;
7887}
7888
190f68c5
ACO
7889static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7890 struct intel_crtc_state *crtc_state)
79e53945 7891{
c7653199 7892 struct drm_device *dev = crtc->base.dev;
79e53945 7893 struct drm_i915_private *dev_priv = dev->dev_private;
d4906093 7894 const intel_limit_t *limit;
81c97f52 7895 int refclk = 96000;
79e53945 7896
dd3cd74a
ACO
7897 memset(&crtc_state->dpll_hw_state, 0,
7898 sizeof(crtc_state->dpll_hw_state));
7899
70e8aa21
ACO
7900 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7901 if (intel_panel_use_ssc(dev_priv)) {
7902 refclk = dev_priv->vbt.lvds_ssc_freq;
7903 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7904 }
43565a06 7905
70e8aa21
ACO
7906 limit = &intel_limits_i9xx_lvds;
7907 } else {
7908 limit = &intel_limits_i9xx_sdvo;
81c97f52 7909 }
79e53945 7910
70e8aa21
ACO
7911 if (!crtc_state->clock_set &&
7912 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7913 refclk, NULL, &crtc_state->dpll)) {
7914 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7915 return -EINVAL;
f47709a9 7916 }
7026d4ac 7917
81c97f52 7918 i9xx_compute_dpll(crtc, crtc_state, NULL);
79e53945 7919
c8f7a0db 7920 return 0;
f564048e
EA
7921}
7922
65b3d6a9
ACO
7923static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7924 struct intel_crtc_state *crtc_state)
7925{
7926 int refclk = 100000;
7927 const intel_limit_t *limit = &intel_limits_chv;
7928
7929 memset(&crtc_state->dpll_hw_state, 0,
7930 sizeof(crtc_state->dpll_hw_state));
7931
7932 if (crtc_state->has_dsi_encoder)
7933 return 0;
7934
7935 if (!crtc_state->clock_set &&
7936 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7937 refclk, NULL, &crtc_state->dpll)) {
7938 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7939 return -EINVAL;
7940 }
7941
7942 chv_compute_dpll(crtc, crtc_state);
7943
7944 return 0;
7945}
7946
7947static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7948 struct intel_crtc_state *crtc_state)
7949{
7950 int refclk = 100000;
7951 const intel_limit_t *limit = &intel_limits_vlv;
7952
7953 memset(&crtc_state->dpll_hw_state, 0,
7954 sizeof(crtc_state->dpll_hw_state));
7955
7956 if (crtc_state->has_dsi_encoder)
7957 return 0;
7958
7959 if (!crtc_state->clock_set &&
7960 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7961 refclk, NULL, &crtc_state->dpll)) {
7962 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7963 return -EINVAL;
7964 }
7965
7966 vlv_compute_dpll(crtc, crtc_state);
7967
7968 return 0;
7969}
7970
2fa2fe9a 7971static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5cec258b 7972 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
7973{
7974 struct drm_device *dev = crtc->base.dev;
7975 struct drm_i915_private *dev_priv = dev->dev_private;
7976 uint32_t tmp;
7977
dc9e7dec
VS
7978 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7979 return;
7980
2fa2fe9a 7981 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
7982 if (!(tmp & PFIT_ENABLE))
7983 return;
2fa2fe9a 7984
06922821 7985 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
7986 if (INTEL_INFO(dev)->gen < 4) {
7987 if (crtc->pipe != PIPE_B)
7988 return;
2fa2fe9a
DV
7989 } else {
7990 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7991 return;
7992 }
7993
06922821 7994 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
7995 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7996 if (INTEL_INFO(dev)->gen < 5)
7997 pipe_config->gmch_pfit.lvds_border_bits =
7998 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7999}
8000
acbec814 8001static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8002 struct intel_crtc_state *pipe_config)
acbec814
JB
8003{
8004 struct drm_device *dev = crtc->base.dev;
8005 struct drm_i915_private *dev_priv = dev->dev_private;
8006 int pipe = pipe_config->cpu_transcoder;
8007 intel_clock_t clock;
8008 u32 mdiv;
662c6ecb 8009 int refclk = 100000;
acbec814 8010
f573de5a
SK
8011 /* In case of MIPI DPLL will not even be used */
8012 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
8013 return;
8014
a580516d 8015 mutex_lock(&dev_priv->sb_lock);
ab3c759a 8016 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
a580516d 8017 mutex_unlock(&dev_priv->sb_lock);
acbec814
JB
8018
8019 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8020 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8021 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8022 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8023 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8024
dccbea3b 8025 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
acbec814
JB
8026}
8027
5724dbd1
DL
8028static void
8029i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8030 struct intel_initial_plane_config *plane_config)
1ad292b5
JB
8031{
8032 struct drm_device *dev = crtc->base.dev;
8033 struct drm_i915_private *dev_priv = dev->dev_private;
8034 u32 val, base, offset;
8035 int pipe = crtc->pipe, plane = crtc->plane;
8036 int fourcc, pixel_format;
6761dd31 8037 unsigned int aligned_height;
b113d5ee 8038 struct drm_framebuffer *fb;
1b842c89 8039 struct intel_framebuffer *intel_fb;
1ad292b5 8040
42a7b088
DL
8041 val = I915_READ(DSPCNTR(plane));
8042 if (!(val & DISPLAY_PLANE_ENABLE))
8043 return;
8044
d9806c9f 8045 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 8046 if (!intel_fb) {
1ad292b5
JB
8047 DRM_DEBUG_KMS("failed to alloc fb\n");
8048 return;
8049 }
8050
1b842c89
DL
8051 fb = &intel_fb->base;
8052
18c5247e
DV
8053 if (INTEL_INFO(dev)->gen >= 4) {
8054 if (val & DISPPLANE_TILED) {
49af449b 8055 plane_config->tiling = I915_TILING_X;
18c5247e
DV
8056 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8057 }
8058 }
1ad292b5
JB
8059
8060 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 8061 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
8062 fb->pixel_format = fourcc;
8063 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
1ad292b5
JB
8064
8065 if (INTEL_INFO(dev)->gen >= 4) {
49af449b 8066 if (plane_config->tiling)
1ad292b5
JB
8067 offset = I915_READ(DSPTILEOFF(plane));
8068 else
8069 offset = I915_READ(DSPLINOFF(plane));
8070 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8071 } else {
8072 base = I915_READ(DSPADDR(plane));
8073 }
8074 plane_config->base = base;
8075
8076 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
8077 fb->width = ((val >> 16) & 0xfff) + 1;
8078 fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
8079
8080 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 8081 fb->pitches[0] = val & 0xffffffc0;
1ad292b5 8082
b113d5ee 8083 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
8084 fb->pixel_format,
8085 fb->modifier[0]);
1ad292b5 8086
f37b5c2b 8087 plane_config->size = fb->pitches[0] * aligned_height;
1ad292b5 8088
2844a921
DL
8089 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8090 pipe_name(pipe), plane, fb->width, fb->height,
8091 fb->bits_per_pixel, base, fb->pitches[0],
8092 plane_config->size);
1ad292b5 8093
2d14030b 8094 plane_config->fb = intel_fb;
1ad292b5
JB
8095}
8096
70b23a98 8097static void chv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8098 struct intel_crtc_state *pipe_config)
70b23a98
VS
8099{
8100 struct drm_device *dev = crtc->base.dev;
8101 struct drm_i915_private *dev_priv = dev->dev_private;
8102 int pipe = pipe_config->cpu_transcoder;
8103 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8104 intel_clock_t clock;
0d7b6b11 8105 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
70b23a98
VS
8106 int refclk = 100000;
8107
a580516d 8108 mutex_lock(&dev_priv->sb_lock);
70b23a98
VS
8109 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8110 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8111 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8112 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
0d7b6b11 8113 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
a580516d 8114 mutex_unlock(&dev_priv->sb_lock);
70b23a98
VS
8115
8116 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
0d7b6b11
ID
8117 clock.m2 = (pll_dw0 & 0xff) << 22;
8118 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8119 clock.m2 |= pll_dw2 & 0x3fffff;
70b23a98
VS
8120 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8121 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8122 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8123
dccbea3b 8124 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
70b23a98
VS
8125}
8126
0e8ffe1b 8127static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8128 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
8129{
8130 struct drm_device *dev = crtc->base.dev;
8131 struct drm_i915_private *dev_priv = dev->dev_private;
1729050e 8132 enum intel_display_power_domain power_domain;
0e8ffe1b 8133 uint32_t tmp;
1729050e 8134 bool ret;
0e8ffe1b 8135
1729050e
ID
8136 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8137 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
b5482bd0
ID
8138 return false;
8139
e143a21c 8140 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8106ddbd 8141 pipe_config->shared_dpll = NULL;
eccb140b 8142
1729050e
ID
8143 ret = false;
8144
0e8ffe1b
DV
8145 tmp = I915_READ(PIPECONF(crtc->pipe));
8146 if (!(tmp & PIPECONF_ENABLE))
1729050e 8147 goto out;
0e8ffe1b 8148
666a4537 8149 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
42571aef
VS
8150 switch (tmp & PIPECONF_BPC_MASK) {
8151 case PIPECONF_6BPC:
8152 pipe_config->pipe_bpp = 18;
8153 break;
8154 case PIPECONF_8BPC:
8155 pipe_config->pipe_bpp = 24;
8156 break;
8157 case PIPECONF_10BPC:
8158 pipe_config->pipe_bpp = 30;
8159 break;
8160 default:
8161 break;
8162 }
8163 }
8164
666a4537
WB
8165 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8166 (tmp & PIPECONF_COLOR_RANGE_SELECT))
b5a9fa09
DV
8167 pipe_config->limited_color_range = true;
8168
282740f7
VS
8169 if (INTEL_INFO(dev)->gen < 4)
8170 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8171
1bd1bd80 8172 intel_get_pipe_timings(crtc, pipe_config);
bc58be60 8173 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 8174
2fa2fe9a
DV
8175 i9xx_get_pfit_config(crtc, pipe_config);
8176
6c49f241 8177 if (INTEL_INFO(dev)->gen >= 4) {
c231775c
VS
8178 /* No way to read it out on pipes B and C */
8179 if (IS_CHERRYVIEW(dev) && crtc->pipe != PIPE_A)
8180 tmp = dev_priv->chv_dpll_md[crtc->pipe];
8181 else
8182 tmp = I915_READ(DPLL_MD(crtc->pipe));
6c49f241
DV
8183 pipe_config->pixel_multiplier =
8184 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8185 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 8186 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
8187 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8188 tmp = I915_READ(DPLL(crtc->pipe));
8189 pipe_config->pixel_multiplier =
8190 ((tmp & SDVO_MULTIPLIER_MASK)
8191 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8192 } else {
8193 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8194 * port and will be fixed up in the encoder->get_config
8195 * function. */
8196 pipe_config->pixel_multiplier = 1;
8197 }
8bcc2795 8198 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
666a4537 8199 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
1c4e0274
VS
8200 /*
8201 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8202 * on 830. Filter it out here so that we don't
8203 * report errors due to that.
8204 */
8205 if (IS_I830(dev))
8206 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8207
8bcc2795
DV
8208 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8209 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
8210 } else {
8211 /* Mask out read-only status bits. */
8212 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8213 DPLL_PORTC_READY_MASK |
8214 DPLL_PORTB_READY_MASK);
8bcc2795 8215 }
6c49f241 8216
70b23a98
VS
8217 if (IS_CHERRYVIEW(dev))
8218 chv_crtc_clock_get(crtc, pipe_config);
8219 else if (IS_VALLEYVIEW(dev))
acbec814
JB
8220 vlv_crtc_clock_get(crtc, pipe_config);
8221 else
8222 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 8223
0f64614d
VS
8224 /*
8225 * Normally the dotclock is filled in by the encoder .get_config()
8226 * but in case the pipe is enabled w/o any ports we need a sane
8227 * default.
8228 */
8229 pipe_config->base.adjusted_mode.crtc_clock =
8230 pipe_config->port_clock / pipe_config->pixel_multiplier;
8231
1729050e
ID
8232 ret = true;
8233
8234out:
8235 intel_display_power_put(dev_priv, power_domain);
8236
8237 return ret;
0e8ffe1b
DV
8238}
8239
dde86e2d 8240static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
8241{
8242 struct drm_i915_private *dev_priv = dev->dev_private;
13d83a67 8243 struct intel_encoder *encoder;
74cfd7ac 8244 u32 val, final;
13d83a67 8245 bool has_lvds = false;
199e5d79 8246 bool has_cpu_edp = false;
199e5d79 8247 bool has_panel = false;
99eb6a01
KP
8248 bool has_ck505 = false;
8249 bool can_ssc = false;
13d83a67
JB
8250
8251 /* We need to take the global config into account */
b2784e15 8252 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
8253 switch (encoder->type) {
8254 case INTEL_OUTPUT_LVDS:
8255 has_panel = true;
8256 has_lvds = true;
8257 break;
8258 case INTEL_OUTPUT_EDP:
8259 has_panel = true;
2de6905f 8260 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
8261 has_cpu_edp = true;
8262 break;
6847d71b
PZ
8263 default:
8264 break;
13d83a67
JB
8265 }
8266 }
8267
99eb6a01 8268 if (HAS_PCH_IBX(dev)) {
41aa3448 8269 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
8270 can_ssc = has_ck505;
8271 } else {
8272 has_ck505 = false;
8273 can_ssc = true;
8274 }
8275
2de6905f
ID
8276 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8277 has_panel, has_lvds, has_ck505);
13d83a67
JB
8278
8279 /* Ironlake: try to setup display ref clock before DPLL
8280 * enabling. This is only under driver's control after
8281 * PCH B stepping, previous chipset stepping should be
8282 * ignoring this setting.
8283 */
74cfd7ac
CW
8284 val = I915_READ(PCH_DREF_CONTROL);
8285
8286 /* As we must carefully and slowly disable/enable each source in turn,
8287 * compute the final state we want first and check if we need to
8288 * make any changes at all.
8289 */
8290 final = val;
8291 final &= ~DREF_NONSPREAD_SOURCE_MASK;
8292 if (has_ck505)
8293 final |= DREF_NONSPREAD_CK505_ENABLE;
8294 else
8295 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8296
8297 final &= ~DREF_SSC_SOURCE_MASK;
8298 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8299 final &= ~DREF_SSC1_ENABLE;
8300
8301 if (has_panel) {
8302 final |= DREF_SSC_SOURCE_ENABLE;
8303
8304 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8305 final |= DREF_SSC1_ENABLE;
8306
8307 if (has_cpu_edp) {
8308 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8309 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8310 else
8311 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8312 } else
8313 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8314 } else {
8315 final |= DREF_SSC_SOURCE_DISABLE;
8316 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8317 }
8318
8319 if (final == val)
8320 return;
8321
13d83a67 8322 /* Always enable nonspread source */
74cfd7ac 8323 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 8324
99eb6a01 8325 if (has_ck505)
74cfd7ac 8326 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 8327 else
74cfd7ac 8328 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 8329
199e5d79 8330 if (has_panel) {
74cfd7ac
CW
8331 val &= ~DREF_SSC_SOURCE_MASK;
8332 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 8333
199e5d79 8334 /* SSC must be turned on before enabling the CPU output */
99eb6a01 8335 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8336 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 8337 val |= DREF_SSC1_ENABLE;
e77166b5 8338 } else
74cfd7ac 8339 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
8340
8341 /* Get SSC going before enabling the outputs */
74cfd7ac 8342 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8343 POSTING_READ(PCH_DREF_CONTROL);
8344 udelay(200);
8345
74cfd7ac 8346 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
8347
8348 /* Enable CPU source on CPU attached eDP */
199e5d79 8349 if (has_cpu_edp) {
99eb6a01 8350 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8351 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 8352 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 8353 } else
74cfd7ac 8354 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 8355 } else
74cfd7ac 8356 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8357
74cfd7ac 8358 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8359 POSTING_READ(PCH_DREF_CONTROL);
8360 udelay(200);
8361 } else {
8362 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8363
74cfd7ac 8364 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
8365
8366 /* Turn off CPU output */
74cfd7ac 8367 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8368
74cfd7ac 8369 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8370 POSTING_READ(PCH_DREF_CONTROL);
8371 udelay(200);
8372
8373 /* Turn off the SSC source */
74cfd7ac
CW
8374 val &= ~DREF_SSC_SOURCE_MASK;
8375 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
8376
8377 /* Turn off SSC1 */
74cfd7ac 8378 val &= ~DREF_SSC1_ENABLE;
199e5d79 8379
74cfd7ac 8380 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
8381 POSTING_READ(PCH_DREF_CONTROL);
8382 udelay(200);
8383 }
74cfd7ac
CW
8384
8385 BUG_ON(val != final);
13d83a67
JB
8386}
8387
f31f2d55 8388static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 8389{
f31f2d55 8390 uint32_t tmp;
dde86e2d 8391
0ff066a9
PZ
8392 tmp = I915_READ(SOUTH_CHICKEN2);
8393 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8394 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8395
0ff066a9
PZ
8396 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8397 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8398 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 8399
0ff066a9
PZ
8400 tmp = I915_READ(SOUTH_CHICKEN2);
8401 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8402 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8403
0ff066a9
PZ
8404 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8405 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8406 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
8407}
8408
8409/* WaMPhyProgramming:hsw */
8410static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8411{
8412 uint32_t tmp;
dde86e2d
PZ
8413
8414 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8415 tmp &= ~(0xFF << 24);
8416 tmp |= (0x12 << 24);
8417 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8418
dde86e2d
PZ
8419 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8420 tmp |= (1 << 11);
8421 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8422
8423 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8424 tmp |= (1 << 11);
8425 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8426
dde86e2d
PZ
8427 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8428 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8429 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8430
8431 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8432 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8433 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8434
0ff066a9
PZ
8435 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8436 tmp &= ~(7 << 13);
8437 tmp |= (5 << 13);
8438 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 8439
0ff066a9
PZ
8440 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8441 tmp &= ~(7 << 13);
8442 tmp |= (5 << 13);
8443 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
8444
8445 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8446 tmp &= ~0xFF;
8447 tmp |= 0x1C;
8448 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8449
8450 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8451 tmp &= ~0xFF;
8452 tmp |= 0x1C;
8453 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8454
8455 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8456 tmp &= ~(0xFF << 16);
8457 tmp |= (0x1C << 16);
8458 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8459
8460 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8461 tmp &= ~(0xFF << 16);
8462 tmp |= (0x1C << 16);
8463 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8464
0ff066a9
PZ
8465 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8466 tmp |= (1 << 27);
8467 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 8468
0ff066a9
PZ
8469 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8470 tmp |= (1 << 27);
8471 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 8472
0ff066a9
PZ
8473 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8474 tmp &= ~(0xF << 28);
8475 tmp |= (4 << 28);
8476 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 8477
0ff066a9
PZ
8478 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8479 tmp &= ~(0xF << 28);
8480 tmp |= (4 << 28);
8481 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
8482}
8483
2fa86a1f
PZ
8484/* Implements 3 different sequences from BSpec chapter "Display iCLK
8485 * Programming" based on the parameters passed:
8486 * - Sequence to enable CLKOUT_DP
8487 * - Sequence to enable CLKOUT_DP without spread
8488 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8489 */
8490static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8491 bool with_fdi)
f31f2d55
PZ
8492{
8493 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
8494 uint32_t reg, tmp;
8495
8496 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8497 with_spread = true;
c2699524 8498 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
2fa86a1f 8499 with_fdi = false;
f31f2d55 8500
a580516d 8501 mutex_lock(&dev_priv->sb_lock);
f31f2d55
PZ
8502
8503 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8504 tmp &= ~SBI_SSCCTL_DISABLE;
8505 tmp |= SBI_SSCCTL_PATHALT;
8506 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8507
8508 udelay(24);
8509
2fa86a1f
PZ
8510 if (with_spread) {
8511 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8512 tmp &= ~SBI_SSCCTL_PATHALT;
8513 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 8514
2fa86a1f
PZ
8515 if (with_fdi) {
8516 lpt_reset_fdi_mphy(dev_priv);
8517 lpt_program_fdi_mphy(dev_priv);
8518 }
8519 }
dde86e2d 8520
c2699524 8521 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
2fa86a1f
PZ
8522 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8523 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8524 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246 8525
a580516d 8526 mutex_unlock(&dev_priv->sb_lock);
dde86e2d
PZ
8527}
8528
47701c3b
PZ
8529/* Sequence to disable CLKOUT_DP */
8530static void lpt_disable_clkout_dp(struct drm_device *dev)
8531{
8532 struct drm_i915_private *dev_priv = dev->dev_private;
8533 uint32_t reg, tmp;
8534
a580516d 8535 mutex_lock(&dev_priv->sb_lock);
47701c3b 8536
c2699524 8537 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
47701c3b
PZ
8538 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8539 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8540 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8541
8542 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8543 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8544 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8545 tmp |= SBI_SSCCTL_PATHALT;
8546 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8547 udelay(32);
8548 }
8549 tmp |= SBI_SSCCTL_DISABLE;
8550 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8551 }
8552
a580516d 8553 mutex_unlock(&dev_priv->sb_lock);
47701c3b
PZ
8554}
8555
f7be2c21
VS
8556#define BEND_IDX(steps) ((50 + (steps)) / 5)
8557
8558static const uint16_t sscdivintphase[] = {
8559 [BEND_IDX( 50)] = 0x3B23,
8560 [BEND_IDX( 45)] = 0x3B23,
8561 [BEND_IDX( 40)] = 0x3C23,
8562 [BEND_IDX( 35)] = 0x3C23,
8563 [BEND_IDX( 30)] = 0x3D23,
8564 [BEND_IDX( 25)] = 0x3D23,
8565 [BEND_IDX( 20)] = 0x3E23,
8566 [BEND_IDX( 15)] = 0x3E23,
8567 [BEND_IDX( 10)] = 0x3F23,
8568 [BEND_IDX( 5)] = 0x3F23,
8569 [BEND_IDX( 0)] = 0x0025,
8570 [BEND_IDX( -5)] = 0x0025,
8571 [BEND_IDX(-10)] = 0x0125,
8572 [BEND_IDX(-15)] = 0x0125,
8573 [BEND_IDX(-20)] = 0x0225,
8574 [BEND_IDX(-25)] = 0x0225,
8575 [BEND_IDX(-30)] = 0x0325,
8576 [BEND_IDX(-35)] = 0x0325,
8577 [BEND_IDX(-40)] = 0x0425,
8578 [BEND_IDX(-45)] = 0x0425,
8579 [BEND_IDX(-50)] = 0x0525,
8580};
8581
8582/*
8583 * Bend CLKOUT_DP
8584 * steps -50 to 50 inclusive, in steps of 5
8585 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8586 * change in clock period = -(steps / 10) * 5.787 ps
8587 */
8588static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8589{
8590 uint32_t tmp;
8591 int idx = BEND_IDX(steps);
8592
8593 if (WARN_ON(steps % 5 != 0))
8594 return;
8595
8596 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8597 return;
8598
8599 mutex_lock(&dev_priv->sb_lock);
8600
8601 if (steps % 10 != 0)
8602 tmp = 0xAAAAAAAB;
8603 else
8604 tmp = 0x00000000;
8605 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8606
8607 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8608 tmp &= 0xffff0000;
8609 tmp |= sscdivintphase[idx];
8610 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8611
8612 mutex_unlock(&dev_priv->sb_lock);
8613}
8614
8615#undef BEND_IDX
8616
bf8fa3d3
PZ
8617static void lpt_init_pch_refclk(struct drm_device *dev)
8618{
bf8fa3d3
PZ
8619 struct intel_encoder *encoder;
8620 bool has_vga = false;
8621
b2784e15 8622 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
8623 switch (encoder->type) {
8624 case INTEL_OUTPUT_ANALOG:
8625 has_vga = true;
8626 break;
6847d71b
PZ
8627 default:
8628 break;
bf8fa3d3
PZ
8629 }
8630 }
8631
f7be2c21
VS
8632 if (has_vga) {
8633 lpt_bend_clkout_dp(to_i915(dev), 0);
47701c3b 8634 lpt_enable_clkout_dp(dev, true, true);
f7be2c21 8635 } else {
47701c3b 8636 lpt_disable_clkout_dp(dev);
f7be2c21 8637 }
bf8fa3d3
PZ
8638}
8639
dde86e2d
PZ
8640/*
8641 * Initialize reference clocks when the driver loads
8642 */
8643void intel_init_pch_refclk(struct drm_device *dev)
8644{
8645 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8646 ironlake_init_pch_refclk(dev);
8647 else if (HAS_PCH_LPT(dev))
8648 lpt_init_pch_refclk(dev);
8649}
8650
6ff93609 8651static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 8652{
c8203565 8653 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
8654 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8655 int pipe = intel_crtc->pipe;
c8203565
PZ
8656 uint32_t val;
8657
78114071 8658 val = 0;
c8203565 8659
6e3c9717 8660 switch (intel_crtc->config->pipe_bpp) {
c8203565 8661 case 18:
dfd07d72 8662 val |= PIPECONF_6BPC;
c8203565
PZ
8663 break;
8664 case 24:
dfd07d72 8665 val |= PIPECONF_8BPC;
c8203565
PZ
8666 break;
8667 case 30:
dfd07d72 8668 val |= PIPECONF_10BPC;
c8203565
PZ
8669 break;
8670 case 36:
dfd07d72 8671 val |= PIPECONF_12BPC;
c8203565
PZ
8672 break;
8673 default:
cc769b62
PZ
8674 /* Case prevented by intel_choose_pipe_bpp_dither. */
8675 BUG();
c8203565
PZ
8676 }
8677
6e3c9717 8678 if (intel_crtc->config->dither)
c8203565
PZ
8679 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8680
6e3c9717 8681 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
8682 val |= PIPECONF_INTERLACED_ILK;
8683 else
8684 val |= PIPECONF_PROGRESSIVE;
8685
6e3c9717 8686 if (intel_crtc->config->limited_color_range)
3685a8f3 8687 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 8688
c8203565
PZ
8689 I915_WRITE(PIPECONF(pipe), val);
8690 POSTING_READ(PIPECONF(pipe));
8691}
8692
6ff93609 8693static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 8694{
391bf048 8695 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
ee2b0b38 8696 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 8697 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
391bf048 8698 u32 val = 0;
ee2b0b38 8699
391bf048 8700 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
ee2b0b38
PZ
8701 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8702
6e3c9717 8703 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
8704 val |= PIPECONF_INTERLACED_ILK;
8705 else
8706 val |= PIPECONF_PROGRESSIVE;
8707
702e7a56
PZ
8708 I915_WRITE(PIPECONF(cpu_transcoder), val);
8709 POSTING_READ(PIPECONF(cpu_transcoder));
391bf048
JN
8710}
8711
391bf048
JN
8712static void haswell_set_pipemisc(struct drm_crtc *crtc)
8713{
8714 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8715 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 8716
391bf048
JN
8717 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
8718 u32 val = 0;
756f85cf 8719
6e3c9717 8720 switch (intel_crtc->config->pipe_bpp) {
756f85cf
PZ
8721 case 18:
8722 val |= PIPEMISC_DITHER_6_BPC;
8723 break;
8724 case 24:
8725 val |= PIPEMISC_DITHER_8_BPC;
8726 break;
8727 case 30:
8728 val |= PIPEMISC_DITHER_10_BPC;
8729 break;
8730 case 36:
8731 val |= PIPEMISC_DITHER_12_BPC;
8732 break;
8733 default:
8734 /* Case prevented by pipe_config_set_bpp. */
8735 BUG();
8736 }
8737
6e3c9717 8738 if (intel_crtc->config->dither)
756f85cf
PZ
8739 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8740
391bf048 8741 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
756f85cf 8742 }
ee2b0b38
PZ
8743}
8744
d4b1931c
PZ
8745int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8746{
8747 /*
8748 * Account for spread spectrum to avoid
8749 * oversubscribing the link. Max center spread
8750 * is 2.5%; use 5% for safety's sake.
8751 */
8752 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 8753 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
8754}
8755
7429e9d4 8756static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 8757{
7429e9d4 8758 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
8759}
8760
b75ca6f6
ACO
8761static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8762 struct intel_crtc_state *crtc_state,
8763 intel_clock_t *reduced_clock)
79e53945 8764{
de13a2e3 8765 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
8766 struct drm_device *dev = crtc->dev;
8767 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8768 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8769 struct drm_connector *connector;
55bb9992
ACO
8770 struct drm_connector_state *connector_state;
8771 struct intel_encoder *encoder;
b75ca6f6 8772 u32 dpll, fp, fp2;
ceb41007 8773 int factor, i;
09ede541 8774 bool is_lvds = false, is_sdvo = false;
79e53945 8775
da3ced29 8776 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8777 if (connector_state->crtc != crtc_state->base.crtc)
8778 continue;
8779
8780 encoder = to_intel_encoder(connector_state->best_encoder);
8781
8782 switch (encoder->type) {
79e53945
JB
8783 case INTEL_OUTPUT_LVDS:
8784 is_lvds = true;
8785 break;
8786 case INTEL_OUTPUT_SDVO:
7d57382e 8787 case INTEL_OUTPUT_HDMI:
79e53945 8788 is_sdvo = true;
79e53945 8789 break;
6847d71b
PZ
8790 default:
8791 break;
79e53945
JB
8792 }
8793 }
79e53945 8794
c1858123 8795 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
8796 factor = 21;
8797 if (is_lvds) {
8798 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 8799 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 8800 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 8801 factor = 25;
190f68c5 8802 } else if (crtc_state->sdvo_tv_clock)
8febb297 8803 factor = 20;
c1858123 8804
b75ca6f6
ACO
8805 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
8806
190f68c5 8807 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
b75ca6f6
ACO
8808 fp |= FP_CB_TUNE;
8809
8810 if (reduced_clock) {
8811 fp2 = i9xx_dpll_compute_fp(reduced_clock);
2c07245f 8812
b75ca6f6
ACO
8813 if (reduced_clock->m < factor * reduced_clock->n)
8814 fp2 |= FP_CB_TUNE;
8815 } else {
8816 fp2 = fp;
8817 }
9a7c7890 8818
5eddb70b 8819 dpll = 0;
2c07245f 8820
a07d6787
EA
8821 if (is_lvds)
8822 dpll |= DPLLB_MODE_LVDS;
8823 else
8824 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 8825
190f68c5 8826 dpll |= (crtc_state->pixel_multiplier - 1)
ef1b460d 8827 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
8828
8829 if (is_sdvo)
4a33e48d 8830 dpll |= DPLL_SDVO_HIGH_SPEED;
190f68c5 8831 if (crtc_state->has_dp_encoder)
4a33e48d 8832 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 8833
a07d6787 8834 /* compute bitmask from p1 value */
190f68c5 8835 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 8836 /* also FPA1 */
190f68c5 8837 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 8838
190f68c5 8839 switch (crtc_state->dpll.p2) {
a07d6787
EA
8840 case 5:
8841 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8842 break;
8843 case 7:
8844 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8845 break;
8846 case 10:
8847 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8848 break;
8849 case 14:
8850 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8851 break;
79e53945
JB
8852 }
8853
ceb41007 8854 if (is_lvds && intel_panel_use_ssc(dev_priv))
43565a06 8855 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
8856 else
8857 dpll |= PLL_REF_INPUT_DREFCLK;
8858
b75ca6f6
ACO
8859 dpll |= DPLL_VCO_ENABLE;
8860
8861 crtc_state->dpll_hw_state.dpll = dpll;
8862 crtc_state->dpll_hw_state.fp0 = fp;
8863 crtc_state->dpll_hw_state.fp1 = fp2;
de13a2e3
PZ
8864}
8865
190f68c5
ACO
8866static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8867 struct intel_crtc_state *crtc_state)
de13a2e3 8868{
997c030c
ACO
8869 struct drm_device *dev = crtc->base.dev;
8870 struct drm_i915_private *dev_priv = dev->dev_private;
364ee29d 8871 intel_clock_t reduced_clock;
7ed9f894 8872 bool has_reduced_clock = false;
e2b78267 8873 struct intel_shared_dpll *pll;
997c030c
ACO
8874 const intel_limit_t *limit;
8875 int refclk = 120000;
de13a2e3 8876
dd3cd74a
ACO
8877 memset(&crtc_state->dpll_hw_state, 0,
8878 sizeof(crtc_state->dpll_hw_state));
8879
ded220e2
ACO
8880 crtc->lowfreq_avail = false;
8881
8882 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8883 if (!crtc_state->has_pch_encoder)
8884 return 0;
79e53945 8885
997c030c
ACO
8886 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
8887 if (intel_panel_use_ssc(dev_priv)) {
8888 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8889 dev_priv->vbt.lvds_ssc_freq);
8890 refclk = dev_priv->vbt.lvds_ssc_freq;
8891 }
8892
8893 if (intel_is_dual_link_lvds(dev)) {
8894 if (refclk == 100000)
8895 limit = &intel_limits_ironlake_dual_lvds_100m;
8896 else
8897 limit = &intel_limits_ironlake_dual_lvds;
8898 } else {
8899 if (refclk == 100000)
8900 limit = &intel_limits_ironlake_single_lvds_100m;
8901 else
8902 limit = &intel_limits_ironlake_single_lvds;
8903 }
8904 } else {
8905 limit = &intel_limits_ironlake_dac;
8906 }
8907
364ee29d 8908 if (!crtc_state->clock_set &&
997c030c
ACO
8909 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8910 refclk, NULL, &crtc_state->dpll)) {
364ee29d
ACO
8911 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8912 return -EINVAL;
f47709a9 8913 }
79e53945 8914
b75ca6f6
ACO
8915 ironlake_compute_dpll(crtc, crtc_state,
8916 has_reduced_clock ? &reduced_clock : NULL);
66e985c0 8917
ded220e2
ACO
8918 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
8919 if (pll == NULL) {
8920 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8921 pipe_name(crtc->pipe));
8922 return -EINVAL;
3fb37703 8923 }
79e53945 8924
ded220e2
ACO
8925 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8926 has_reduced_clock)
c7653199 8927 crtc->lowfreq_avail = true;
e2b78267 8928
c8f7a0db 8929 return 0;
79e53945
JB
8930}
8931
eb14cb74
VS
8932static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8933 struct intel_link_m_n *m_n)
8934{
8935 struct drm_device *dev = crtc->base.dev;
8936 struct drm_i915_private *dev_priv = dev->dev_private;
8937 enum pipe pipe = crtc->pipe;
8938
8939 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8940 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8941 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8942 & ~TU_SIZE_MASK;
8943 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8944 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8945 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8946}
8947
8948static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8949 enum transcoder transcoder,
b95af8be
VK
8950 struct intel_link_m_n *m_n,
8951 struct intel_link_m_n *m2_n2)
72419203
DV
8952{
8953 struct drm_device *dev = crtc->base.dev;
8954 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 8955 enum pipe pipe = crtc->pipe;
72419203 8956
eb14cb74
VS
8957 if (INTEL_INFO(dev)->gen >= 5) {
8958 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8959 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8960 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8961 & ~TU_SIZE_MASK;
8962 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8963 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8964 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
8965 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8966 * gen < 8) and if DRRS is supported (to make sure the
8967 * registers are not unnecessarily read).
8968 */
8969 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
6e3c9717 8970 crtc->config->has_drrs) {
b95af8be
VK
8971 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8972 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8973 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8974 & ~TU_SIZE_MASK;
8975 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8976 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8977 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8978 }
eb14cb74
VS
8979 } else {
8980 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8981 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8982 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8983 & ~TU_SIZE_MASK;
8984 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8985 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8986 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8987 }
8988}
8989
8990void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 8991 struct intel_crtc_state *pipe_config)
eb14cb74 8992{
681a8504 8993 if (pipe_config->has_pch_encoder)
eb14cb74
VS
8994 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8995 else
8996 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
8997 &pipe_config->dp_m_n,
8998 &pipe_config->dp_m2_n2);
eb14cb74 8999}
72419203 9000
eb14cb74 9001static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5cec258b 9002 struct intel_crtc_state *pipe_config)
eb14cb74
VS
9003{
9004 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 9005 &pipe_config->fdi_m_n, NULL);
72419203
DV
9006}
9007
bd2e244f 9008static void skylake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9009 struct intel_crtc_state *pipe_config)
bd2e244f
JB
9010{
9011 struct drm_device *dev = crtc->base.dev;
9012 struct drm_i915_private *dev_priv = dev->dev_private;
a1b2278e
CK
9013 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9014 uint32_t ps_ctrl = 0;
9015 int id = -1;
9016 int i;
bd2e244f 9017
a1b2278e
CK
9018 /* find scaler attached to this pipe */
9019 for (i = 0; i < crtc->num_scalers; i++) {
9020 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9021 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9022 id = i;
9023 pipe_config->pch_pfit.enabled = true;
9024 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9025 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9026 break;
9027 }
9028 }
bd2e244f 9029
a1b2278e
CK
9030 scaler_state->scaler_id = id;
9031 if (id >= 0) {
9032 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9033 } else {
9034 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
bd2e244f
JB
9035 }
9036}
9037
5724dbd1
DL
9038static void
9039skylake_get_initial_plane_config(struct intel_crtc *crtc,
9040 struct intel_initial_plane_config *plane_config)
bc8d7dff
DL
9041{
9042 struct drm_device *dev = crtc->base.dev;
9043 struct drm_i915_private *dev_priv = dev->dev_private;
40f46283 9044 u32 val, base, offset, stride_mult, tiling;
bc8d7dff
DL
9045 int pipe = crtc->pipe;
9046 int fourcc, pixel_format;
6761dd31 9047 unsigned int aligned_height;
bc8d7dff 9048 struct drm_framebuffer *fb;
1b842c89 9049 struct intel_framebuffer *intel_fb;
bc8d7dff 9050
d9806c9f 9051 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9052 if (!intel_fb) {
bc8d7dff
DL
9053 DRM_DEBUG_KMS("failed to alloc fb\n");
9054 return;
9055 }
9056
1b842c89
DL
9057 fb = &intel_fb->base;
9058
bc8d7dff 9059 val = I915_READ(PLANE_CTL(pipe, 0));
42a7b088
DL
9060 if (!(val & PLANE_CTL_ENABLE))
9061 goto error;
9062
bc8d7dff
DL
9063 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9064 fourcc = skl_format_to_fourcc(pixel_format,
9065 val & PLANE_CTL_ORDER_RGBX,
9066 val & PLANE_CTL_ALPHA_MASK);
9067 fb->pixel_format = fourcc;
9068 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9069
40f46283
DL
9070 tiling = val & PLANE_CTL_TILED_MASK;
9071 switch (tiling) {
9072 case PLANE_CTL_TILED_LINEAR:
9073 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9074 break;
9075 case PLANE_CTL_TILED_X:
9076 plane_config->tiling = I915_TILING_X;
9077 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9078 break;
9079 case PLANE_CTL_TILED_Y:
9080 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9081 break;
9082 case PLANE_CTL_TILED_YF:
9083 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9084 break;
9085 default:
9086 MISSING_CASE(tiling);
9087 goto error;
9088 }
9089
bc8d7dff
DL
9090 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9091 plane_config->base = base;
9092
9093 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9094
9095 val = I915_READ(PLANE_SIZE(pipe, 0));
9096 fb->height = ((val >> 16) & 0xfff) + 1;
9097 fb->width = ((val >> 0) & 0x1fff) + 1;
9098
9099 val = I915_READ(PLANE_STRIDE(pipe, 0));
7b49f948 9100 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
40f46283 9101 fb->pixel_format);
bc8d7dff
DL
9102 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9103
9104 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9105 fb->pixel_format,
9106 fb->modifier[0]);
bc8d7dff 9107
f37b5c2b 9108 plane_config->size = fb->pitches[0] * aligned_height;
bc8d7dff
DL
9109
9110 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9111 pipe_name(pipe), fb->width, fb->height,
9112 fb->bits_per_pixel, base, fb->pitches[0],
9113 plane_config->size);
9114
2d14030b 9115 plane_config->fb = intel_fb;
bc8d7dff
DL
9116 return;
9117
9118error:
9119 kfree(fb);
9120}
9121
2fa2fe9a 9122static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9123 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
9124{
9125 struct drm_device *dev = crtc->base.dev;
9126 struct drm_i915_private *dev_priv = dev->dev_private;
9127 uint32_t tmp;
9128
9129 tmp = I915_READ(PF_CTL(crtc->pipe));
9130
9131 if (tmp & PF_ENABLE) {
fd4daa9c 9132 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
9133 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9134 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
9135
9136 /* We currently do not free assignements of panel fitters on
9137 * ivb/hsw (since we don't use the higher upscaling modes which
9138 * differentiates them) so just WARN about this case for now. */
9139 if (IS_GEN7(dev)) {
9140 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9141 PF_PIPE_SEL_IVB(crtc->pipe));
9142 }
2fa2fe9a 9143 }
79e53945
JB
9144}
9145
5724dbd1
DL
9146static void
9147ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9148 struct intel_initial_plane_config *plane_config)
4c6baa59
JB
9149{
9150 struct drm_device *dev = crtc->base.dev;
9151 struct drm_i915_private *dev_priv = dev->dev_private;
9152 u32 val, base, offset;
aeee5a49 9153 int pipe = crtc->pipe;
4c6baa59 9154 int fourcc, pixel_format;
6761dd31 9155 unsigned int aligned_height;
b113d5ee 9156 struct drm_framebuffer *fb;
1b842c89 9157 struct intel_framebuffer *intel_fb;
4c6baa59 9158
42a7b088
DL
9159 val = I915_READ(DSPCNTR(pipe));
9160 if (!(val & DISPLAY_PLANE_ENABLE))
9161 return;
9162
d9806c9f 9163 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9164 if (!intel_fb) {
4c6baa59
JB
9165 DRM_DEBUG_KMS("failed to alloc fb\n");
9166 return;
9167 }
9168
1b842c89
DL
9169 fb = &intel_fb->base;
9170
18c5247e
DV
9171 if (INTEL_INFO(dev)->gen >= 4) {
9172 if (val & DISPPLANE_TILED) {
49af449b 9173 plane_config->tiling = I915_TILING_X;
18c5247e
DV
9174 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9175 }
9176 }
4c6baa59
JB
9177
9178 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 9179 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
9180 fb->pixel_format = fourcc;
9181 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
4c6baa59 9182
aeee5a49 9183 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
4c6baa59 9184 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
aeee5a49 9185 offset = I915_READ(DSPOFFSET(pipe));
4c6baa59 9186 } else {
49af449b 9187 if (plane_config->tiling)
aeee5a49 9188 offset = I915_READ(DSPTILEOFF(pipe));
4c6baa59 9189 else
aeee5a49 9190 offset = I915_READ(DSPLINOFF(pipe));
4c6baa59
JB
9191 }
9192 plane_config->base = base;
9193
9194 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
9195 fb->width = ((val >> 16) & 0xfff) + 1;
9196 fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
9197
9198 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 9199 fb->pitches[0] = val & 0xffffffc0;
4c6baa59 9200
b113d5ee 9201 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9202 fb->pixel_format,
9203 fb->modifier[0]);
4c6baa59 9204
f37b5c2b 9205 plane_config->size = fb->pitches[0] * aligned_height;
4c6baa59 9206
2844a921
DL
9207 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9208 pipe_name(pipe), fb->width, fb->height,
9209 fb->bits_per_pixel, base, fb->pitches[0],
9210 plane_config->size);
b113d5ee 9211
2d14030b 9212 plane_config->fb = intel_fb;
4c6baa59
JB
9213}
9214
0e8ffe1b 9215static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9216 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9217{
9218 struct drm_device *dev = crtc->base.dev;
9219 struct drm_i915_private *dev_priv = dev->dev_private;
1729050e 9220 enum intel_display_power_domain power_domain;
0e8ffe1b 9221 uint32_t tmp;
1729050e 9222 bool ret;
0e8ffe1b 9223
1729050e
ID
9224 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9225 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
930e8c9e
PZ
9226 return false;
9227
e143a21c 9228 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8106ddbd 9229 pipe_config->shared_dpll = NULL;
eccb140b 9230
1729050e 9231 ret = false;
0e8ffe1b
DV
9232 tmp = I915_READ(PIPECONF(crtc->pipe));
9233 if (!(tmp & PIPECONF_ENABLE))
1729050e 9234 goto out;
0e8ffe1b 9235
42571aef
VS
9236 switch (tmp & PIPECONF_BPC_MASK) {
9237 case PIPECONF_6BPC:
9238 pipe_config->pipe_bpp = 18;
9239 break;
9240 case PIPECONF_8BPC:
9241 pipe_config->pipe_bpp = 24;
9242 break;
9243 case PIPECONF_10BPC:
9244 pipe_config->pipe_bpp = 30;
9245 break;
9246 case PIPECONF_12BPC:
9247 pipe_config->pipe_bpp = 36;
9248 break;
9249 default:
9250 break;
9251 }
9252
b5a9fa09
DV
9253 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9254 pipe_config->limited_color_range = true;
9255
ab9412ba 9256 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0 9257 struct intel_shared_dpll *pll;
8106ddbd 9258 enum intel_dpll_id pll_id;
66e985c0 9259
88adfff1
DV
9260 pipe_config->has_pch_encoder = true;
9261
627eb5a3
DV
9262 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9263 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9264 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
9265
9266 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 9267
2d1fe073 9268 if (HAS_PCH_IBX(dev_priv)) {
8106ddbd 9269 pll_id = (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
9270 } else {
9271 tmp = I915_READ(PCH_DPLL_SEL);
9272 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
8106ddbd 9273 pll_id = DPLL_ID_PCH_PLL_B;
c0d43d62 9274 else
8106ddbd 9275 pll_id= DPLL_ID_PCH_PLL_A;
c0d43d62 9276 }
66e985c0 9277
8106ddbd
ACO
9278 pipe_config->shared_dpll =
9279 intel_get_shared_dpll_by_id(dev_priv, pll_id);
9280 pll = pipe_config->shared_dpll;
66e985c0 9281
2edd6443
ACO
9282 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9283 &pipe_config->dpll_hw_state));
c93f54cf
DV
9284
9285 tmp = pipe_config->dpll_hw_state.dpll;
9286 pipe_config->pixel_multiplier =
9287 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9288 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
9289
9290 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
9291 } else {
9292 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
9293 }
9294
1bd1bd80 9295 intel_get_pipe_timings(crtc, pipe_config);
bc58be60 9296 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 9297
2fa2fe9a
DV
9298 ironlake_get_pfit_config(crtc, pipe_config);
9299
1729050e
ID
9300 ret = true;
9301
9302out:
9303 intel_display_power_put(dev_priv, power_domain);
9304
9305 return ret;
0e8ffe1b
DV
9306}
9307
be256dc7
PZ
9308static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9309{
9310 struct drm_device *dev = dev_priv->dev;
be256dc7 9311 struct intel_crtc *crtc;
be256dc7 9312
d3fcc808 9313 for_each_intel_crtc(dev, crtc)
e2c719b7 9314 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
9315 pipe_name(crtc->pipe));
9316
e2c719b7
RC
9317 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9318 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
01403de3
VS
9319 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9320 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
e2c719b7
RC
9321 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9322 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 9323 "CPU PWM1 enabled\n");
c5107b87 9324 if (IS_HASWELL(dev))
e2c719b7 9325 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 9326 "CPU PWM2 enabled\n");
e2c719b7 9327 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 9328 "PCH PWM1 enabled\n");
e2c719b7 9329 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 9330 "Utility pin enabled\n");
e2c719b7 9331 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 9332
9926ada1
PZ
9333 /*
9334 * In theory we can still leave IRQs enabled, as long as only the HPD
9335 * interrupts remain enabled. We used to check for that, but since it's
9336 * gen-specific and since we only disable LCPLL after we fully disable
9337 * the interrupts, the check below should be enough.
9338 */
e2c719b7 9339 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
9340}
9341
9ccd5aeb
PZ
9342static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9343{
9344 struct drm_device *dev = dev_priv->dev;
9345
9346 if (IS_HASWELL(dev))
9347 return I915_READ(D_COMP_HSW);
9348 else
9349 return I915_READ(D_COMP_BDW);
9350}
9351
3c4c9b81
PZ
9352static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9353{
9354 struct drm_device *dev = dev_priv->dev;
9355
9356 if (IS_HASWELL(dev)) {
9357 mutex_lock(&dev_priv->rps.hw_lock);
9358 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9359 val))
f475dadf 9360 DRM_ERROR("Failed to write to D_COMP\n");
3c4c9b81
PZ
9361 mutex_unlock(&dev_priv->rps.hw_lock);
9362 } else {
9ccd5aeb
PZ
9363 I915_WRITE(D_COMP_BDW, val);
9364 POSTING_READ(D_COMP_BDW);
3c4c9b81 9365 }
be256dc7
PZ
9366}
9367
9368/*
9369 * This function implements pieces of two sequences from BSpec:
9370 * - Sequence for display software to disable LCPLL
9371 * - Sequence for display software to allow package C8+
9372 * The steps implemented here are just the steps that actually touch the LCPLL
9373 * register. Callers should take care of disabling all the display engine
9374 * functions, doing the mode unset, fixing interrupts, etc.
9375 */
6ff58d53
PZ
9376static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9377 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
9378{
9379 uint32_t val;
9380
9381 assert_can_disable_lcpll(dev_priv);
9382
9383 val = I915_READ(LCPLL_CTL);
9384
9385 if (switch_to_fclk) {
9386 val |= LCPLL_CD_SOURCE_FCLK;
9387 I915_WRITE(LCPLL_CTL, val);
9388
9389 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9390 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9391 DRM_ERROR("Switching to FCLK failed\n");
9392
9393 val = I915_READ(LCPLL_CTL);
9394 }
9395
9396 val |= LCPLL_PLL_DISABLE;
9397 I915_WRITE(LCPLL_CTL, val);
9398 POSTING_READ(LCPLL_CTL);
9399
9400 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9401 DRM_ERROR("LCPLL still locked\n");
9402
9ccd5aeb 9403 val = hsw_read_dcomp(dev_priv);
be256dc7 9404 val |= D_COMP_COMP_DISABLE;
3c4c9b81 9405 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9406 ndelay(100);
9407
9ccd5aeb
PZ
9408 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9409 1))
be256dc7
PZ
9410 DRM_ERROR("D_COMP RCOMP still in progress\n");
9411
9412 if (allow_power_down) {
9413 val = I915_READ(LCPLL_CTL);
9414 val |= LCPLL_POWER_DOWN_ALLOW;
9415 I915_WRITE(LCPLL_CTL, val);
9416 POSTING_READ(LCPLL_CTL);
9417 }
9418}
9419
9420/*
9421 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9422 * source.
9423 */
6ff58d53 9424static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
9425{
9426 uint32_t val;
9427
9428 val = I915_READ(LCPLL_CTL);
9429
9430 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9431 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9432 return;
9433
a8a8bd54
PZ
9434 /*
9435 * Make sure we're not on PC8 state before disabling PC8, otherwise
9436 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
a8a8bd54 9437 */
59bad947 9438 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
215733fa 9439
be256dc7
PZ
9440 if (val & LCPLL_POWER_DOWN_ALLOW) {
9441 val &= ~LCPLL_POWER_DOWN_ALLOW;
9442 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 9443 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
9444 }
9445
9ccd5aeb 9446 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
9447 val |= D_COMP_COMP_FORCE;
9448 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 9449 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9450
9451 val = I915_READ(LCPLL_CTL);
9452 val &= ~LCPLL_PLL_DISABLE;
9453 I915_WRITE(LCPLL_CTL, val);
9454
9455 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9456 DRM_ERROR("LCPLL not locked yet\n");
9457
9458 if (val & LCPLL_CD_SOURCE_FCLK) {
9459 val = I915_READ(LCPLL_CTL);
9460 val &= ~LCPLL_CD_SOURCE_FCLK;
9461 I915_WRITE(LCPLL_CTL, val);
9462
9463 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9464 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9465 DRM_ERROR("Switching back to LCPLL failed\n");
9466 }
215733fa 9467
59bad947 9468 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
b6283055 9469 intel_update_cdclk(dev_priv->dev);
be256dc7
PZ
9470}
9471
765dab67
PZ
9472/*
9473 * Package states C8 and deeper are really deep PC states that can only be
9474 * reached when all the devices on the system allow it, so even if the graphics
9475 * device allows PC8+, it doesn't mean the system will actually get to these
9476 * states. Our driver only allows PC8+ when going into runtime PM.
9477 *
9478 * The requirements for PC8+ are that all the outputs are disabled, the power
9479 * well is disabled and most interrupts are disabled, and these are also
9480 * requirements for runtime PM. When these conditions are met, we manually do
9481 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9482 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9483 * hang the machine.
9484 *
9485 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9486 * the state of some registers, so when we come back from PC8+ we need to
9487 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9488 * need to take care of the registers kept by RC6. Notice that this happens even
9489 * if we don't put the device in PCI D3 state (which is what currently happens
9490 * because of the runtime PM support).
9491 *
9492 * For more, read "Display Sequences for Package C8" on the hardware
9493 * documentation.
9494 */
a14cb6fc 9495void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 9496{
c67a470b
PZ
9497 struct drm_device *dev = dev_priv->dev;
9498 uint32_t val;
9499
c67a470b
PZ
9500 DRM_DEBUG_KMS("Enabling package C8+\n");
9501
c2699524 9502 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9503 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9504 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9505 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9506 }
9507
9508 lpt_disable_clkout_dp(dev);
c67a470b
PZ
9509 hsw_disable_lcpll(dev_priv, true, true);
9510}
9511
a14cb6fc 9512void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
9513{
9514 struct drm_device *dev = dev_priv->dev;
9515 uint32_t val;
9516
c67a470b
PZ
9517 DRM_DEBUG_KMS("Disabling package C8+\n");
9518
9519 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
9520 lpt_init_pch_refclk(dev);
9521
c2699524 9522 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9523 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9524 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9525 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9526 }
c67a470b
PZ
9527}
9528
27c329ed 9529static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
f8437dd1 9530{
a821fc46 9531 struct drm_device *dev = old_state->dev;
1a617b77
ML
9532 struct intel_atomic_state *old_intel_state =
9533 to_intel_atomic_state(old_state);
9534 unsigned int req_cdclk = old_intel_state->dev_cdclk;
f8437dd1 9535
27c329ed 9536 broxton_set_cdclk(dev, req_cdclk);
f8437dd1
VK
9537}
9538
b432e5cf 9539/* compute the max rate for new configuration */
27c329ed 9540static int ilk_max_pixel_rate(struct drm_atomic_state *state)
b432e5cf 9541{
565602d7
ML
9542 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9543 struct drm_i915_private *dev_priv = state->dev->dev_private;
9544 struct drm_crtc *crtc;
9545 struct drm_crtc_state *cstate;
27c329ed 9546 struct intel_crtc_state *crtc_state;
565602d7
ML
9547 unsigned max_pixel_rate = 0, i;
9548 enum pipe pipe;
b432e5cf 9549
565602d7
ML
9550 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
9551 sizeof(intel_state->min_pixclk));
27c329ed 9552
565602d7
ML
9553 for_each_crtc_in_state(state, crtc, cstate, i) {
9554 int pixel_rate;
27c329ed 9555
565602d7
ML
9556 crtc_state = to_intel_crtc_state(cstate);
9557 if (!crtc_state->base.enable) {
9558 intel_state->min_pixclk[i] = 0;
b432e5cf 9559 continue;
565602d7 9560 }
b432e5cf 9561
27c329ed 9562 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
b432e5cf
VS
9563
9564 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
565602d7 9565 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
b432e5cf
VS
9566 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9567
565602d7 9568 intel_state->min_pixclk[i] = pixel_rate;
b432e5cf
VS
9569 }
9570
565602d7
ML
9571 for_each_pipe(dev_priv, pipe)
9572 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
9573
b432e5cf
VS
9574 return max_pixel_rate;
9575}
9576
9577static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9578{
9579 struct drm_i915_private *dev_priv = dev->dev_private;
9580 uint32_t val, data;
9581 int ret;
9582
9583 if (WARN((I915_READ(LCPLL_CTL) &
9584 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9585 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9586 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9587 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9588 "trying to change cdclk frequency with cdclk not enabled\n"))
9589 return;
9590
9591 mutex_lock(&dev_priv->rps.hw_lock);
9592 ret = sandybridge_pcode_write(dev_priv,
9593 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9594 mutex_unlock(&dev_priv->rps.hw_lock);
9595 if (ret) {
9596 DRM_ERROR("failed to inform pcode about cdclk change\n");
9597 return;
9598 }
9599
9600 val = I915_READ(LCPLL_CTL);
9601 val |= LCPLL_CD_SOURCE_FCLK;
9602 I915_WRITE(LCPLL_CTL, val);
9603
5ba00178
TU
9604 if (wait_for_us(I915_READ(LCPLL_CTL) &
9605 LCPLL_CD_SOURCE_FCLK_DONE, 1))
b432e5cf
VS
9606 DRM_ERROR("Switching to FCLK failed\n");
9607
9608 val = I915_READ(LCPLL_CTL);
9609 val &= ~LCPLL_CLK_FREQ_MASK;
9610
9611 switch (cdclk) {
9612 case 450000:
9613 val |= LCPLL_CLK_FREQ_450;
9614 data = 0;
9615 break;
9616 case 540000:
9617 val |= LCPLL_CLK_FREQ_54O_BDW;
9618 data = 1;
9619 break;
9620 case 337500:
9621 val |= LCPLL_CLK_FREQ_337_5_BDW;
9622 data = 2;
9623 break;
9624 case 675000:
9625 val |= LCPLL_CLK_FREQ_675_BDW;
9626 data = 3;
9627 break;
9628 default:
9629 WARN(1, "invalid cdclk frequency\n");
9630 return;
9631 }
9632
9633 I915_WRITE(LCPLL_CTL, val);
9634
9635 val = I915_READ(LCPLL_CTL);
9636 val &= ~LCPLL_CD_SOURCE_FCLK;
9637 I915_WRITE(LCPLL_CTL, val);
9638
5ba00178
TU
9639 if (wait_for_us((I915_READ(LCPLL_CTL) &
9640 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
b432e5cf
VS
9641 DRM_ERROR("Switching back to LCPLL failed\n");
9642
9643 mutex_lock(&dev_priv->rps.hw_lock);
9644 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9645 mutex_unlock(&dev_priv->rps.hw_lock);
9646
9647 intel_update_cdclk(dev);
9648
9649 WARN(cdclk != dev_priv->cdclk_freq,
9650 "cdclk requested %d kHz but got %d kHz\n",
9651 cdclk, dev_priv->cdclk_freq);
9652}
9653
27c329ed 9654static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
b432e5cf 9655{
27c329ed 9656 struct drm_i915_private *dev_priv = to_i915(state->dev);
1a617b77 9657 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
27c329ed 9658 int max_pixclk = ilk_max_pixel_rate(state);
b432e5cf
VS
9659 int cdclk;
9660
9661 /*
9662 * FIXME should also account for plane ratio
9663 * once 64bpp pixel formats are supported.
9664 */
27c329ed 9665 if (max_pixclk > 540000)
b432e5cf 9666 cdclk = 675000;
27c329ed 9667 else if (max_pixclk > 450000)
b432e5cf 9668 cdclk = 540000;
27c329ed 9669 else if (max_pixclk > 337500)
b432e5cf
VS
9670 cdclk = 450000;
9671 else
9672 cdclk = 337500;
9673
b432e5cf 9674 if (cdclk > dev_priv->max_cdclk_freq) {
63ba534e
ML
9675 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9676 cdclk, dev_priv->max_cdclk_freq);
9677 return -EINVAL;
b432e5cf
VS
9678 }
9679
1a617b77
ML
9680 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9681 if (!intel_state->active_crtcs)
9682 intel_state->dev_cdclk = 337500;
b432e5cf
VS
9683
9684 return 0;
9685}
9686
27c329ed 9687static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
b432e5cf 9688{
27c329ed 9689 struct drm_device *dev = old_state->dev;
1a617b77
ML
9690 struct intel_atomic_state *old_intel_state =
9691 to_intel_atomic_state(old_state);
9692 unsigned req_cdclk = old_intel_state->dev_cdclk;
b432e5cf 9693
27c329ed 9694 broadwell_set_cdclk(dev, req_cdclk);
b432e5cf
VS
9695}
9696
190f68c5
ACO
9697static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9698 struct intel_crtc_state *crtc_state)
09b4ddf9 9699{
af3997b5
MK
9700 struct intel_encoder *intel_encoder =
9701 intel_ddi_get_crtc_new_encoder(crtc_state);
9702
9703 if (intel_encoder->type != INTEL_OUTPUT_DSI) {
9704 if (!intel_ddi_pll_select(crtc, crtc_state))
9705 return -EINVAL;
9706 }
716c2e55 9707
c7653199 9708 crtc->lowfreq_avail = false;
644cef34 9709
c8f7a0db 9710 return 0;
79e53945
JB
9711}
9712
3760b59c
S
9713static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9714 enum port port,
9715 struct intel_crtc_state *pipe_config)
9716{
8106ddbd
ACO
9717 enum intel_dpll_id id;
9718
3760b59c
S
9719 switch (port) {
9720 case PORT_A:
9721 pipe_config->ddi_pll_sel = SKL_DPLL0;
08250c4b 9722 id = DPLL_ID_SKL_DPLL0;
3760b59c
S
9723 break;
9724 case PORT_B:
9725 pipe_config->ddi_pll_sel = SKL_DPLL1;
08250c4b 9726 id = DPLL_ID_SKL_DPLL1;
3760b59c
S
9727 break;
9728 case PORT_C:
9729 pipe_config->ddi_pll_sel = SKL_DPLL2;
08250c4b 9730 id = DPLL_ID_SKL_DPLL2;
3760b59c
S
9731 break;
9732 default:
9733 DRM_ERROR("Incorrect port type\n");
8106ddbd 9734 return;
3760b59c 9735 }
8106ddbd
ACO
9736
9737 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
3760b59c
S
9738}
9739
96b7dfb7
S
9740static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9741 enum port port,
5cec258b 9742 struct intel_crtc_state *pipe_config)
96b7dfb7 9743{
8106ddbd 9744 enum intel_dpll_id id;
a3c988ea 9745 u32 temp;
96b7dfb7
S
9746
9747 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9748 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9749
9750 switch (pipe_config->ddi_pll_sel) {
3148ade7 9751 case SKL_DPLL0:
a3c988ea
ACO
9752 id = DPLL_ID_SKL_DPLL0;
9753 break;
96b7dfb7 9754 case SKL_DPLL1:
8106ddbd 9755 id = DPLL_ID_SKL_DPLL1;
96b7dfb7
S
9756 break;
9757 case SKL_DPLL2:
8106ddbd 9758 id = DPLL_ID_SKL_DPLL2;
96b7dfb7
S
9759 break;
9760 case SKL_DPLL3:
8106ddbd 9761 id = DPLL_ID_SKL_DPLL3;
96b7dfb7 9762 break;
8106ddbd
ACO
9763 default:
9764 MISSING_CASE(pipe_config->ddi_pll_sel);
9765 return;
96b7dfb7 9766 }
8106ddbd
ACO
9767
9768 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
96b7dfb7
S
9769}
9770
7d2c8175
DL
9771static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9772 enum port port,
5cec258b 9773 struct intel_crtc_state *pipe_config)
7d2c8175 9774{
8106ddbd
ACO
9775 enum intel_dpll_id id;
9776
7d2c8175
DL
9777 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9778
9779 switch (pipe_config->ddi_pll_sel) {
9780 case PORT_CLK_SEL_WRPLL1:
8106ddbd 9781 id = DPLL_ID_WRPLL1;
7d2c8175
DL
9782 break;
9783 case PORT_CLK_SEL_WRPLL2:
8106ddbd 9784 id = DPLL_ID_WRPLL2;
7d2c8175 9785 break;
00490c22 9786 case PORT_CLK_SEL_SPLL:
8106ddbd 9787 id = DPLL_ID_SPLL;
79bd23da 9788 break;
9d16da65
ACO
9789 case PORT_CLK_SEL_LCPLL_810:
9790 id = DPLL_ID_LCPLL_810;
9791 break;
9792 case PORT_CLK_SEL_LCPLL_1350:
9793 id = DPLL_ID_LCPLL_1350;
9794 break;
9795 case PORT_CLK_SEL_LCPLL_2700:
9796 id = DPLL_ID_LCPLL_2700;
9797 break;
8106ddbd
ACO
9798 default:
9799 MISSING_CASE(pipe_config->ddi_pll_sel);
9800 /* fall through */
9801 case PORT_CLK_SEL_NONE:
8106ddbd 9802 return;
7d2c8175 9803 }
8106ddbd
ACO
9804
9805 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
7d2c8175
DL
9806}
9807
cf30429e
JN
9808static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
9809 struct intel_crtc_state *pipe_config,
9810 unsigned long *power_domain_mask)
9811{
9812 struct drm_device *dev = crtc->base.dev;
9813 struct drm_i915_private *dev_priv = dev->dev_private;
9814 enum intel_display_power_domain power_domain;
9815 u32 tmp;
9816
9817 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
9818
9819 /*
9820 * XXX: Do intel_display_power_get_if_enabled before reading this (for
9821 * consistency and less surprising code; it's in always on power).
9822 */
9823 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9824 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9825 enum pipe trans_edp_pipe;
9826 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9827 default:
9828 WARN(1, "unknown pipe linked to edp transcoder\n");
9829 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9830 case TRANS_DDI_EDP_INPUT_A_ON:
9831 trans_edp_pipe = PIPE_A;
9832 break;
9833 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9834 trans_edp_pipe = PIPE_B;
9835 break;
9836 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9837 trans_edp_pipe = PIPE_C;
9838 break;
9839 }
9840
9841 if (trans_edp_pipe == crtc->pipe)
9842 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9843 }
9844
9845 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
9846 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9847 return false;
9848 *power_domain_mask |= BIT(power_domain);
9849
9850 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
9851
9852 return tmp & PIPECONF_ENABLE;
9853}
9854
4d1de975
JN
9855static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
9856 struct intel_crtc_state *pipe_config,
9857 unsigned long *power_domain_mask)
9858{
9859 struct drm_device *dev = crtc->base.dev;
9860 struct drm_i915_private *dev_priv = dev->dev_private;
9861 enum intel_display_power_domain power_domain;
9862 enum port port;
9863 enum transcoder cpu_transcoder;
9864 u32 tmp;
9865
9866 pipe_config->has_dsi_encoder = false;
9867
9868 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
9869 if (port == PORT_A)
9870 cpu_transcoder = TRANSCODER_DSI_A;
9871 else
9872 cpu_transcoder = TRANSCODER_DSI_C;
9873
9874 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9875 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9876 continue;
9877 *power_domain_mask |= BIT(power_domain);
9878
db18b6a6
ID
9879 /*
9880 * The PLL needs to be enabled with a valid divider
9881 * configuration, otherwise accessing DSI registers will hang
9882 * the machine. See BSpec North Display Engine
9883 * registers/MIPI[BXT]. We can break out here early, since we
9884 * need the same DSI PLL to be enabled for both DSI ports.
9885 */
9886 if (!intel_dsi_pll_is_enabled(dev_priv))
9887 break;
9888
4d1de975
JN
9889 /* XXX: this works for video mode only */
9890 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9891 if (!(tmp & DPI_ENABLE))
9892 continue;
9893
9894 tmp = I915_READ(MIPI_CTRL(port));
9895 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9896 continue;
9897
9898 pipe_config->cpu_transcoder = cpu_transcoder;
9899 pipe_config->has_dsi_encoder = true;
9900 break;
9901 }
9902
9903 return pipe_config->has_dsi_encoder;
9904}
9905
26804afd 9906static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
5cec258b 9907 struct intel_crtc_state *pipe_config)
26804afd
DV
9908{
9909 struct drm_device *dev = crtc->base.dev;
9910 struct drm_i915_private *dev_priv = dev->dev_private;
d452c5b6 9911 struct intel_shared_dpll *pll;
26804afd
DV
9912 enum port port;
9913 uint32_t tmp;
9914
9915 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9916
9917 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9918
ef11bdb3 9919 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
96b7dfb7 9920 skylake_get_ddi_pll(dev_priv, port, pipe_config);
3760b59c
S
9921 else if (IS_BROXTON(dev))
9922 bxt_get_ddi_pll(dev_priv, port, pipe_config);
96b7dfb7
S
9923 else
9924 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 9925
8106ddbd
ACO
9926 pll = pipe_config->shared_dpll;
9927 if (pll) {
2edd6443
ACO
9928 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9929 &pipe_config->dpll_hw_state));
d452c5b6
DV
9930 }
9931
26804afd
DV
9932 /*
9933 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9934 * DDI E. So just check whether this pipe is wired to DDI E and whether
9935 * the PCH transcoder is on.
9936 */
ca370455
DL
9937 if (INTEL_INFO(dev)->gen < 9 &&
9938 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
9939 pipe_config->has_pch_encoder = true;
9940
9941 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9942 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9943 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9944
9945 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9946 }
9947}
9948
0e8ffe1b 9949static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9950 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9951{
9952 struct drm_device *dev = crtc->base.dev;
9953 struct drm_i915_private *dev_priv = dev->dev_private;
1729050e
ID
9954 enum intel_display_power_domain power_domain;
9955 unsigned long power_domain_mask;
cf30429e 9956 bool active;
0e8ffe1b 9957
1729050e
ID
9958 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9959 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
b5482bd0 9960 return false;
1729050e
ID
9961 power_domain_mask = BIT(power_domain);
9962
8106ddbd 9963 pipe_config->shared_dpll = NULL;
c0d43d62 9964
cf30429e 9965 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
eccb140b 9966
4d1de975
JN
9967 if (IS_BROXTON(dev_priv)) {
9968 bxt_get_dsi_transcoder_state(crtc, pipe_config,
9969 &power_domain_mask);
9970 WARN_ON(active && pipe_config->has_dsi_encoder);
9971 if (pipe_config->has_dsi_encoder)
9972 active = true;
9973 }
9974
cf30429e 9975 if (!active)
1729050e 9976 goto out;
0e8ffe1b 9977
4d1de975
JN
9978 if (!pipe_config->has_dsi_encoder) {
9979 haswell_get_ddi_port_state(crtc, pipe_config);
9980 intel_get_pipe_timings(crtc, pipe_config);
9981 }
627eb5a3 9982
bc58be60 9983 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 9984
05dc698c
LL
9985 pipe_config->gamma_mode =
9986 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
9987
a1b2278e
CK
9988 if (INTEL_INFO(dev)->gen >= 9) {
9989 skl_init_scalers(dev, crtc, pipe_config);
9990 }
9991
af99ceda
CK
9992 if (INTEL_INFO(dev)->gen >= 9) {
9993 pipe_config->scaler_state.scaler_id = -1;
9994 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9995 }
9996
1729050e
ID
9997 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
9998 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
9999 power_domain_mask |= BIT(power_domain);
1c132b44 10000 if (INTEL_INFO(dev)->gen >= 9)
bd2e244f 10001 skylake_get_pfit_config(crtc, pipe_config);
ff6d9f55 10002 else
1c132b44 10003 ironlake_get_pfit_config(crtc, pipe_config);
bd2e244f 10004 }
88adfff1 10005
e59150dc
JB
10006 if (IS_HASWELL(dev))
10007 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10008 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 10009
4d1de975
JN
10010 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
10011 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
ebb69c95
CT
10012 pipe_config->pixel_multiplier =
10013 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10014 } else {
10015 pipe_config->pixel_multiplier = 1;
10016 }
6c49f241 10017
1729050e
ID
10018out:
10019 for_each_power_domain(power_domain, power_domain_mask)
10020 intel_display_power_put(dev_priv, power_domain);
10021
cf30429e 10022 return active;
0e8ffe1b
DV
10023}
10024
55a08b3f
ML
10025static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10026 const struct intel_plane_state *plane_state)
560b85bb
CW
10027{
10028 struct drm_device *dev = crtc->dev;
10029 struct drm_i915_private *dev_priv = dev->dev_private;
10030 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 10031 uint32_t cntl = 0, size = 0;
560b85bb 10032
55a08b3f
ML
10033 if (plane_state && plane_state->visible) {
10034 unsigned int width = plane_state->base.crtc_w;
10035 unsigned int height = plane_state->base.crtc_h;
dc41c154
VS
10036 unsigned int stride = roundup_pow_of_two(width) * 4;
10037
10038 switch (stride) {
10039 default:
10040 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10041 width, stride);
10042 stride = 256;
10043 /* fallthrough */
10044 case 256:
10045 case 512:
10046 case 1024:
10047 case 2048:
10048 break;
4b0e333e
CW
10049 }
10050
dc41c154
VS
10051 cntl |= CURSOR_ENABLE |
10052 CURSOR_GAMMA_ENABLE |
10053 CURSOR_FORMAT_ARGB |
10054 CURSOR_STRIDE(stride);
10055
10056 size = (height << 12) | width;
4b0e333e 10057 }
560b85bb 10058
dc41c154
VS
10059 if (intel_crtc->cursor_cntl != 0 &&
10060 (intel_crtc->cursor_base != base ||
10061 intel_crtc->cursor_size != size ||
10062 intel_crtc->cursor_cntl != cntl)) {
10063 /* On these chipsets we can only modify the base/size/stride
10064 * whilst the cursor is disabled.
10065 */
0b87c24e
VS
10066 I915_WRITE(CURCNTR(PIPE_A), 0);
10067 POSTING_READ(CURCNTR(PIPE_A));
dc41c154 10068 intel_crtc->cursor_cntl = 0;
4b0e333e 10069 }
560b85bb 10070
99d1f387 10071 if (intel_crtc->cursor_base != base) {
0b87c24e 10072 I915_WRITE(CURBASE(PIPE_A), base);
99d1f387
VS
10073 intel_crtc->cursor_base = base;
10074 }
4726e0b0 10075
dc41c154
VS
10076 if (intel_crtc->cursor_size != size) {
10077 I915_WRITE(CURSIZE, size);
10078 intel_crtc->cursor_size = size;
4b0e333e 10079 }
560b85bb 10080
4b0e333e 10081 if (intel_crtc->cursor_cntl != cntl) {
0b87c24e
VS
10082 I915_WRITE(CURCNTR(PIPE_A), cntl);
10083 POSTING_READ(CURCNTR(PIPE_A));
4b0e333e 10084 intel_crtc->cursor_cntl = cntl;
560b85bb 10085 }
560b85bb
CW
10086}
10087
55a08b3f
ML
10088static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10089 const struct intel_plane_state *plane_state)
65a21cd6
JB
10090{
10091 struct drm_device *dev = crtc->dev;
10092 struct drm_i915_private *dev_priv = dev->dev_private;
10093 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10094 int pipe = intel_crtc->pipe;
663f3122 10095 uint32_t cntl = 0;
4b0e333e 10096
55a08b3f 10097 if (plane_state && plane_state->visible) {
4b0e333e 10098 cntl = MCURSOR_GAMMA_ENABLE;
55a08b3f 10099 switch (plane_state->base.crtc_w) {
4726e0b0
SK
10100 case 64:
10101 cntl |= CURSOR_MODE_64_ARGB_AX;
10102 break;
10103 case 128:
10104 cntl |= CURSOR_MODE_128_ARGB_AX;
10105 break;
10106 case 256:
10107 cntl |= CURSOR_MODE_256_ARGB_AX;
10108 break;
10109 default:
55a08b3f 10110 MISSING_CASE(plane_state->base.crtc_w);
4726e0b0 10111 return;
65a21cd6 10112 }
4b0e333e 10113 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7 10114
fc6f93bc 10115 if (HAS_DDI(dev))
47bf17a7 10116 cntl |= CURSOR_PIPE_CSC_ENABLE;
65a21cd6 10117
55a08b3f
ML
10118 if (plane_state->base.rotation == BIT(DRM_ROTATE_180))
10119 cntl |= CURSOR_ROTATE_180;
10120 }
4398ad45 10121
4b0e333e
CW
10122 if (intel_crtc->cursor_cntl != cntl) {
10123 I915_WRITE(CURCNTR(pipe), cntl);
10124 POSTING_READ(CURCNTR(pipe));
10125 intel_crtc->cursor_cntl = cntl;
65a21cd6 10126 }
4b0e333e 10127
65a21cd6 10128 /* and commit changes on next vblank */
5efb3e28
VS
10129 I915_WRITE(CURBASE(pipe), base);
10130 POSTING_READ(CURBASE(pipe));
99d1f387
VS
10131
10132 intel_crtc->cursor_base = base;
65a21cd6
JB
10133}
10134
cda4b7d3 10135/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f 10136static void intel_crtc_update_cursor(struct drm_crtc *crtc,
55a08b3f 10137 const struct intel_plane_state *plane_state)
cda4b7d3
CW
10138{
10139 struct drm_device *dev = crtc->dev;
10140 struct drm_i915_private *dev_priv = dev->dev_private;
10141 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10142 int pipe = intel_crtc->pipe;
55a08b3f
ML
10143 u32 base = intel_crtc->cursor_addr;
10144 u32 pos = 0;
cda4b7d3 10145
55a08b3f
ML
10146 if (plane_state) {
10147 int x = plane_state->base.crtc_x;
10148 int y = plane_state->base.crtc_y;
cda4b7d3 10149
55a08b3f
ML
10150 if (x < 0) {
10151 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10152 x = -x;
10153 }
10154 pos |= x << CURSOR_X_SHIFT;
cda4b7d3 10155
55a08b3f
ML
10156 if (y < 0) {
10157 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10158 y = -y;
10159 }
10160 pos |= y << CURSOR_Y_SHIFT;
10161
10162 /* ILK+ do this automagically */
10163 if (HAS_GMCH_DISPLAY(dev) &&
10164 plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
10165 base += (plane_state->base.crtc_h *
10166 plane_state->base.crtc_w - 1) * 4;
10167 }
cda4b7d3 10168 }
cda4b7d3 10169
5efb3e28
VS
10170 I915_WRITE(CURPOS(pipe), pos);
10171
8ac54669 10172 if (IS_845G(dev) || IS_I865G(dev))
55a08b3f 10173 i845_update_cursor(crtc, base, plane_state);
5efb3e28 10174 else
55a08b3f 10175 i9xx_update_cursor(crtc, base, plane_state);
cda4b7d3
CW
10176}
10177
dc41c154
VS
10178static bool cursor_size_ok(struct drm_device *dev,
10179 uint32_t width, uint32_t height)
10180{
10181 if (width == 0 || height == 0)
10182 return false;
10183
10184 /*
10185 * 845g/865g are special in that they are only limited by
10186 * the width of their cursors, the height is arbitrary up to
10187 * the precision of the register. Everything else requires
10188 * square cursors, limited to a few power-of-two sizes.
10189 */
10190 if (IS_845G(dev) || IS_I865G(dev)) {
10191 if ((width & 63) != 0)
10192 return false;
10193
10194 if (width > (IS_845G(dev) ? 64 : 512))
10195 return false;
10196
10197 if (height > 1023)
10198 return false;
10199 } else {
10200 switch (width | height) {
10201 case 256:
10202 case 128:
10203 if (IS_GEN2(dev))
10204 return false;
10205 case 64:
10206 break;
10207 default:
10208 return false;
10209 }
10210 }
10211
10212 return true;
10213}
10214
79e53945
JB
10215/* VESA 640x480x72Hz mode to set on the pipe */
10216static struct drm_display_mode load_detect_mode = {
10217 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10218 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10219};
10220
a8bb6818
DV
10221struct drm_framebuffer *
10222__intel_framebuffer_create(struct drm_device *dev,
10223 struct drm_mode_fb_cmd2 *mode_cmd,
10224 struct drm_i915_gem_object *obj)
d2dff872
CW
10225{
10226 struct intel_framebuffer *intel_fb;
10227 int ret;
10228
10229 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
dcb1394e 10230 if (!intel_fb)
d2dff872 10231 return ERR_PTR(-ENOMEM);
d2dff872
CW
10232
10233 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
10234 if (ret)
10235 goto err;
d2dff872
CW
10236
10237 return &intel_fb->base;
dcb1394e 10238
dd4916c5 10239err:
dd4916c5 10240 kfree(intel_fb);
dd4916c5 10241 return ERR_PTR(ret);
d2dff872
CW
10242}
10243
b5ea642a 10244static struct drm_framebuffer *
a8bb6818
DV
10245intel_framebuffer_create(struct drm_device *dev,
10246 struct drm_mode_fb_cmd2 *mode_cmd,
10247 struct drm_i915_gem_object *obj)
10248{
10249 struct drm_framebuffer *fb;
10250 int ret;
10251
10252 ret = i915_mutex_lock_interruptible(dev);
10253 if (ret)
10254 return ERR_PTR(ret);
10255 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10256 mutex_unlock(&dev->struct_mutex);
10257
10258 return fb;
10259}
10260
d2dff872
CW
10261static u32
10262intel_framebuffer_pitch_for_width(int width, int bpp)
10263{
10264 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10265 return ALIGN(pitch, 64);
10266}
10267
10268static u32
10269intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10270{
10271 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 10272 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
10273}
10274
10275static struct drm_framebuffer *
10276intel_framebuffer_create_for_mode(struct drm_device *dev,
10277 struct drm_display_mode *mode,
10278 int depth, int bpp)
10279{
dcb1394e 10280 struct drm_framebuffer *fb;
d2dff872 10281 struct drm_i915_gem_object *obj;
0fed39bd 10282 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
10283
10284 obj = i915_gem_alloc_object(dev,
10285 intel_framebuffer_size_for_mode(mode, bpp));
10286 if (obj == NULL)
10287 return ERR_PTR(-ENOMEM);
10288
10289 mode_cmd.width = mode->hdisplay;
10290 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
10291 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10292 bpp);
5ca0c34a 10293 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872 10294
dcb1394e
LW
10295 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10296 if (IS_ERR(fb))
10297 drm_gem_object_unreference_unlocked(&obj->base);
10298
10299 return fb;
d2dff872
CW
10300}
10301
10302static struct drm_framebuffer *
10303mode_fits_in_fbdev(struct drm_device *dev,
10304 struct drm_display_mode *mode)
10305{
0695726e 10306#ifdef CONFIG_DRM_FBDEV_EMULATION
d2dff872
CW
10307 struct drm_i915_private *dev_priv = dev->dev_private;
10308 struct drm_i915_gem_object *obj;
10309 struct drm_framebuffer *fb;
10310
4c0e5528 10311 if (!dev_priv->fbdev)
d2dff872
CW
10312 return NULL;
10313
4c0e5528 10314 if (!dev_priv->fbdev->fb)
d2dff872
CW
10315 return NULL;
10316
4c0e5528
DV
10317 obj = dev_priv->fbdev->fb->obj;
10318 BUG_ON(!obj);
10319
8bcd4553 10320 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
10321 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10322 fb->bits_per_pixel))
d2dff872
CW
10323 return NULL;
10324
01f2c773 10325 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
10326 return NULL;
10327
edde3617 10328 drm_framebuffer_reference(fb);
d2dff872 10329 return fb;
4520f53a
DV
10330#else
10331 return NULL;
10332#endif
d2dff872
CW
10333}
10334
d3a40d1b
ACO
10335static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10336 struct drm_crtc *crtc,
10337 struct drm_display_mode *mode,
10338 struct drm_framebuffer *fb,
10339 int x, int y)
10340{
10341 struct drm_plane_state *plane_state;
10342 int hdisplay, vdisplay;
10343 int ret;
10344
10345 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10346 if (IS_ERR(plane_state))
10347 return PTR_ERR(plane_state);
10348
10349 if (mode)
10350 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10351 else
10352 hdisplay = vdisplay = 0;
10353
10354 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10355 if (ret)
10356 return ret;
10357 drm_atomic_set_fb_for_plane(plane_state, fb);
10358 plane_state->crtc_x = 0;
10359 plane_state->crtc_y = 0;
10360 plane_state->crtc_w = hdisplay;
10361 plane_state->crtc_h = vdisplay;
10362 plane_state->src_x = x << 16;
10363 plane_state->src_y = y << 16;
10364 plane_state->src_w = hdisplay << 16;
10365 plane_state->src_h = vdisplay << 16;
10366
10367 return 0;
10368}
10369
d2434ab7 10370bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 10371 struct drm_display_mode *mode,
51fd371b
RC
10372 struct intel_load_detect_pipe *old,
10373 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
10374{
10375 struct intel_crtc *intel_crtc;
d2434ab7
DV
10376 struct intel_encoder *intel_encoder =
10377 intel_attached_encoder(connector);
79e53945 10378 struct drm_crtc *possible_crtc;
4ef69c7a 10379 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
10380 struct drm_crtc *crtc = NULL;
10381 struct drm_device *dev = encoder->dev;
94352cf9 10382 struct drm_framebuffer *fb;
51fd371b 10383 struct drm_mode_config *config = &dev->mode_config;
edde3617 10384 struct drm_atomic_state *state = NULL, *restore_state = NULL;
944b0c76 10385 struct drm_connector_state *connector_state;
4be07317 10386 struct intel_crtc_state *crtc_state;
51fd371b 10387 int ret, i = -1;
79e53945 10388
d2dff872 10389 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10390 connector->base.id, connector->name,
8e329a03 10391 encoder->base.id, encoder->name);
d2dff872 10392
edde3617
ML
10393 old->restore_state = NULL;
10394
51fd371b
RC
10395retry:
10396 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10397 if (ret)
ad3c558f 10398 goto fail;
6e9f798d 10399
79e53945
JB
10400 /*
10401 * Algorithm gets a little messy:
7a5e4805 10402 *
79e53945
JB
10403 * - if the connector already has an assigned crtc, use it (but make
10404 * sure it's on first)
7a5e4805 10405 *
79e53945
JB
10406 * - try to find the first unused crtc that can drive this connector,
10407 * and use that if we find one
79e53945
JB
10408 */
10409
10410 /* See if we already have a CRTC for this connector */
edde3617
ML
10411 if (connector->state->crtc) {
10412 crtc = connector->state->crtc;
8261b191 10413
51fd371b 10414 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de 10415 if (ret)
ad3c558f 10416 goto fail;
8261b191
CW
10417
10418 /* Make sure the crtc and connector are running */
edde3617 10419 goto found;
79e53945
JB
10420 }
10421
10422 /* Find an unused one (if possible) */
70e1e0ec 10423 for_each_crtc(dev, possible_crtc) {
79e53945
JB
10424 i++;
10425 if (!(encoder->possible_crtcs & (1 << i)))
10426 continue;
edde3617
ML
10427
10428 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
10429 if (ret)
10430 goto fail;
10431
10432 if (possible_crtc->state->enable) {
10433 drm_modeset_unlock(&possible_crtc->mutex);
a459249c 10434 continue;
edde3617 10435 }
a459249c
VS
10436
10437 crtc = possible_crtc;
10438 break;
79e53945
JB
10439 }
10440
10441 /*
10442 * If we didn't find an unused CRTC, don't use any.
10443 */
10444 if (!crtc) {
7173188d 10445 DRM_DEBUG_KMS("no pipe available for load-detect\n");
ad3c558f 10446 goto fail;
79e53945
JB
10447 }
10448
edde3617
ML
10449found:
10450 intel_crtc = to_intel_crtc(crtc);
10451
4d02e2de
DV
10452 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10453 if (ret)
ad3c558f 10454 goto fail;
79e53945 10455
83a57153 10456 state = drm_atomic_state_alloc(dev);
edde3617
ML
10457 restore_state = drm_atomic_state_alloc(dev);
10458 if (!state || !restore_state) {
10459 ret = -ENOMEM;
10460 goto fail;
10461 }
83a57153
ACO
10462
10463 state->acquire_ctx = ctx;
edde3617 10464 restore_state->acquire_ctx = ctx;
83a57153 10465
944b0c76
ACO
10466 connector_state = drm_atomic_get_connector_state(state, connector);
10467 if (IS_ERR(connector_state)) {
10468 ret = PTR_ERR(connector_state);
10469 goto fail;
10470 }
10471
edde3617
ML
10472 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
10473 if (ret)
10474 goto fail;
944b0c76 10475
4be07317
ACO
10476 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10477 if (IS_ERR(crtc_state)) {
10478 ret = PTR_ERR(crtc_state);
10479 goto fail;
10480 }
10481
49d6fa21 10482 crtc_state->base.active = crtc_state->base.enable = true;
4be07317 10483
6492711d
CW
10484 if (!mode)
10485 mode = &load_detect_mode;
79e53945 10486
d2dff872
CW
10487 /* We need a framebuffer large enough to accommodate all accesses
10488 * that the plane may generate whilst we perform load detection.
10489 * We can not rely on the fbcon either being present (we get called
10490 * during its initialisation to detect all boot displays, or it may
10491 * not even exist) or that it is large enough to satisfy the
10492 * requested mode.
10493 */
94352cf9
DV
10494 fb = mode_fits_in_fbdev(dev, mode);
10495 if (fb == NULL) {
d2dff872 10496 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9 10497 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
d2dff872
CW
10498 } else
10499 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 10500 if (IS_ERR(fb)) {
d2dff872 10501 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 10502 goto fail;
79e53945 10503 }
79e53945 10504
d3a40d1b
ACO
10505 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10506 if (ret)
10507 goto fail;
10508
edde3617
ML
10509 drm_framebuffer_unreference(fb);
10510
10511 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
10512 if (ret)
10513 goto fail;
10514
10515 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
10516 if (!ret)
10517 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
10518 if (!ret)
10519 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
10520 if (ret) {
10521 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
10522 goto fail;
10523 }
8c7b5ccb 10524
3ba86073
ML
10525 ret = drm_atomic_commit(state);
10526 if (ret) {
6492711d 10527 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
412b61d8 10528 goto fail;
79e53945 10529 }
edde3617
ML
10530
10531 old->restore_state = restore_state;
7173188d 10532
79e53945 10533 /* let the connector get through one full cycle before testing */
9d0498a2 10534 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 10535 return true;
412b61d8 10536
ad3c558f 10537fail:
e5d958ef 10538 drm_atomic_state_free(state);
edde3617
ML
10539 drm_atomic_state_free(restore_state);
10540 restore_state = state = NULL;
83a57153 10541
51fd371b
RC
10542 if (ret == -EDEADLK) {
10543 drm_modeset_backoff(ctx);
10544 goto retry;
10545 }
10546
412b61d8 10547 return false;
79e53945
JB
10548}
10549
d2434ab7 10550void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
10551 struct intel_load_detect_pipe *old,
10552 struct drm_modeset_acquire_ctx *ctx)
79e53945 10553{
d2434ab7
DV
10554 struct intel_encoder *intel_encoder =
10555 intel_attached_encoder(connector);
4ef69c7a 10556 struct drm_encoder *encoder = &intel_encoder->base;
edde3617 10557 struct drm_atomic_state *state = old->restore_state;
d3a40d1b 10558 int ret;
79e53945 10559
d2dff872 10560 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10561 connector->base.id, connector->name,
8e329a03 10562 encoder->base.id, encoder->name);
d2dff872 10563
edde3617 10564 if (!state)
0622a53c 10565 return;
79e53945 10566
edde3617
ML
10567 ret = drm_atomic_commit(state);
10568 if (ret) {
10569 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
10570 drm_atomic_state_free(state);
10571 }
79e53945
JB
10572}
10573
da4a1efa 10574static int i9xx_pll_refclk(struct drm_device *dev,
5cec258b 10575 const struct intel_crtc_state *pipe_config)
da4a1efa
VS
10576{
10577 struct drm_i915_private *dev_priv = dev->dev_private;
10578 u32 dpll = pipe_config->dpll_hw_state.dpll;
10579
10580 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 10581 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
10582 else if (HAS_PCH_SPLIT(dev))
10583 return 120000;
10584 else if (!IS_GEN2(dev))
10585 return 96000;
10586 else
10587 return 48000;
10588}
10589
79e53945 10590/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc 10591static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 10592 struct intel_crtc_state *pipe_config)
79e53945 10593{
f1f644dc 10594 struct drm_device *dev = crtc->base.dev;
79e53945 10595 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 10596 int pipe = pipe_config->cpu_transcoder;
293623f7 10597 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
10598 u32 fp;
10599 intel_clock_t clock;
dccbea3b 10600 int port_clock;
da4a1efa 10601 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
10602
10603 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 10604 fp = pipe_config->dpll_hw_state.fp0;
79e53945 10605 else
293623f7 10606 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
10607
10608 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
10609 if (IS_PINEVIEW(dev)) {
10610 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10611 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
10612 } else {
10613 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10614 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10615 }
10616
a6c45cf0 10617 if (!IS_GEN2(dev)) {
f2b115e6
AJ
10618 if (IS_PINEVIEW(dev))
10619 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10620 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
10621 else
10622 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
10623 DPLL_FPA01_P1_POST_DIV_SHIFT);
10624
10625 switch (dpll & DPLL_MODE_MASK) {
10626 case DPLLB_MODE_DAC_SERIAL:
10627 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10628 5 : 10;
10629 break;
10630 case DPLLB_MODE_LVDS:
10631 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10632 7 : 14;
10633 break;
10634 default:
28c97730 10635 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 10636 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 10637 return;
79e53945
JB
10638 }
10639
ac58c3f0 10640 if (IS_PINEVIEW(dev))
dccbea3b 10641 port_clock = pnv_calc_dpll_params(refclk, &clock);
ac58c3f0 10642 else
dccbea3b 10643 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945 10644 } else {
0fb58223 10645 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 10646 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
10647
10648 if (is_lvds) {
10649 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10650 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
10651
10652 if (lvds & LVDS_CLKB_POWER_UP)
10653 clock.p2 = 7;
10654 else
10655 clock.p2 = 14;
79e53945
JB
10656 } else {
10657 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10658 clock.p1 = 2;
10659 else {
10660 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10661 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10662 }
10663 if (dpll & PLL_P2_DIVIDE_BY_4)
10664 clock.p2 = 4;
10665 else
10666 clock.p2 = 2;
79e53945 10667 }
da4a1efa 10668
dccbea3b 10669 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945
JB
10670 }
10671
18442d08
VS
10672 /*
10673 * This value includes pixel_multiplier. We will use
241bfc38 10674 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
10675 * encoder's get_config() function.
10676 */
dccbea3b 10677 pipe_config->port_clock = port_clock;
f1f644dc
JB
10678}
10679
6878da05
VS
10680int intel_dotclock_calculate(int link_freq,
10681 const struct intel_link_m_n *m_n)
f1f644dc 10682{
f1f644dc
JB
10683 /*
10684 * The calculation for the data clock is:
1041a02f 10685 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 10686 * But we want to avoid losing precison if possible, so:
1041a02f 10687 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
10688 *
10689 * and the link clock is simpler:
1041a02f 10690 * link_clock = (m * link_clock) / n
f1f644dc
JB
10691 */
10692
6878da05
VS
10693 if (!m_n->link_n)
10694 return 0;
f1f644dc 10695
6878da05
VS
10696 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10697}
f1f644dc 10698
18442d08 10699static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 10700 struct intel_crtc_state *pipe_config)
6878da05 10701{
e3b247da 10702 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
79e53945 10703
18442d08
VS
10704 /* read out port_clock from the DPLL */
10705 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 10706
f1f644dc 10707 /*
e3b247da
VS
10708 * In case there is an active pipe without active ports,
10709 * we may need some idea for the dotclock anyway.
10710 * Calculate one based on the FDI configuration.
79e53945 10711 */
2d112de7 10712 pipe_config->base.adjusted_mode.crtc_clock =
21a727b3 10713 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
18442d08 10714 &pipe_config->fdi_m_n);
79e53945
JB
10715}
10716
10717/** Returns the currently programmed mode of the given pipe. */
10718struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10719 struct drm_crtc *crtc)
10720{
548f245b 10721 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 10722 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 10723 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
79e53945 10724 struct drm_display_mode *mode;
3f36b937 10725 struct intel_crtc_state *pipe_config;
fe2b8f9d
PZ
10726 int htot = I915_READ(HTOTAL(cpu_transcoder));
10727 int hsync = I915_READ(HSYNC(cpu_transcoder));
10728 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10729 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 10730 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
10731
10732 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10733 if (!mode)
10734 return NULL;
10735
3f36b937
TU
10736 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10737 if (!pipe_config) {
10738 kfree(mode);
10739 return NULL;
10740 }
10741
f1f644dc
JB
10742 /*
10743 * Construct a pipe_config sufficient for getting the clock info
10744 * back out of crtc_clock_get.
10745 *
10746 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10747 * to use a real value here instead.
10748 */
3f36b937
TU
10749 pipe_config->cpu_transcoder = (enum transcoder) pipe;
10750 pipe_config->pixel_multiplier = 1;
10751 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10752 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10753 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
10754 i9xx_crtc_clock_get(intel_crtc, pipe_config);
10755
10756 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
79e53945
JB
10757 mode->hdisplay = (htot & 0xffff) + 1;
10758 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10759 mode->hsync_start = (hsync & 0xffff) + 1;
10760 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10761 mode->vdisplay = (vtot & 0xffff) + 1;
10762 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10763 mode->vsync_start = (vsync & 0xffff) + 1;
10764 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10765
10766 drm_mode_set_name(mode);
79e53945 10767
3f36b937
TU
10768 kfree(pipe_config);
10769
79e53945
JB
10770 return mode;
10771}
10772
f047e395
CW
10773void intel_mark_busy(struct drm_device *dev)
10774{
c67a470b
PZ
10775 struct drm_i915_private *dev_priv = dev->dev_private;
10776
f62a0076
CW
10777 if (dev_priv->mm.busy)
10778 return;
10779
43694d69 10780 intel_runtime_pm_get(dev_priv);
c67a470b 10781 i915_update_gfx_val(dev_priv);
43cf3bf0
CW
10782 if (INTEL_INFO(dev)->gen >= 6)
10783 gen6_rps_busy(dev_priv);
f62a0076 10784 dev_priv->mm.busy = true;
f047e395
CW
10785}
10786
10787void intel_mark_idle(struct drm_device *dev)
652c393a 10788{
c67a470b 10789 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 10790
f62a0076
CW
10791 if (!dev_priv->mm.busy)
10792 return;
10793
10794 dev_priv->mm.busy = false;
10795
3d13ef2e 10796 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 10797 gen6_rps_idle(dev->dev_private);
bb4cdd53 10798
43694d69 10799 intel_runtime_pm_put(dev_priv);
652c393a
JB
10800}
10801
79e53945
JB
10802static void intel_crtc_destroy(struct drm_crtc *crtc)
10803{
10804 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
10805 struct drm_device *dev = crtc->dev;
10806 struct intel_unpin_work *work;
67e77c5a 10807
5e2d7afc 10808 spin_lock_irq(&dev->event_lock);
67e77c5a
DV
10809 work = intel_crtc->unpin_work;
10810 intel_crtc->unpin_work = NULL;
5e2d7afc 10811 spin_unlock_irq(&dev->event_lock);
67e77c5a
DV
10812
10813 if (work) {
10814 cancel_work_sync(&work->work);
10815 kfree(work);
10816 }
79e53945
JB
10817
10818 drm_crtc_cleanup(crtc);
67e77c5a 10819
79e53945
JB
10820 kfree(intel_crtc);
10821}
10822
6b95a207
KH
10823static void intel_unpin_work_fn(struct work_struct *__work)
10824{
10825 struct intel_unpin_work *work =
10826 container_of(__work, struct intel_unpin_work, work);
a9ff8714
VS
10827 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10828 struct drm_device *dev = crtc->base.dev;
10829 struct drm_plane *primary = crtc->base.primary;
6b95a207 10830
b4a98e57 10831 mutex_lock(&dev->struct_mutex);
3465c580 10832 intel_unpin_fb_obj(work->old_fb, primary->state->rotation);
05394f39 10833 drm_gem_object_unreference(&work->pending_flip_obj->base);
d9e86c0e 10834
f06cc1b9 10835 if (work->flip_queued_req)
146d84f0 10836 i915_gem_request_assign(&work->flip_queued_req, NULL);
b4a98e57
CW
10837 mutex_unlock(&dev->struct_mutex);
10838
a9ff8714 10839 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
1eb52238 10840 intel_fbc_post_update(crtc);
89ed88ba 10841 drm_framebuffer_unreference(work->old_fb);
f99d7069 10842
a9ff8714
VS
10843 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10844 atomic_dec(&crtc->unpin_work_count);
b4a98e57 10845
6b95a207
KH
10846 kfree(work);
10847}
10848
1afe3e9d 10849static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 10850 struct drm_crtc *crtc)
6b95a207 10851{
6b95a207
KH
10852 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10853 struct intel_unpin_work *work;
6b95a207
KH
10854 unsigned long flags;
10855
10856 /* Ignore early vblank irqs */
10857 if (intel_crtc == NULL)
10858 return;
10859
f326038a
DV
10860 /*
10861 * This is called both by irq handlers and the reset code (to complete
10862 * lost pageflips) so needs the full irqsave spinlocks.
10863 */
6b95a207
KH
10864 spin_lock_irqsave(&dev->event_lock, flags);
10865 work = intel_crtc->unpin_work;
e7d841ca
CW
10866
10867 /* Ensure we don't miss a work->pending update ... */
10868 smp_rmb();
10869
10870 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
10871 spin_unlock_irqrestore(&dev->event_lock, flags);
10872 return;
10873 }
10874
d6bbafa1 10875 page_flip_completed(intel_crtc);
0af7e4df 10876
6b95a207 10877 spin_unlock_irqrestore(&dev->event_lock, flags);
6b95a207
KH
10878}
10879
1afe3e9d
JB
10880void intel_finish_page_flip(struct drm_device *dev, int pipe)
10881{
fbee40df 10882 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10883 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10884
49b14a5c 10885 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10886}
10887
10888void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10889{
fbee40df 10890 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10891 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10892
49b14a5c 10893 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10894}
10895
75f7f3ec
VS
10896/* Is 'a' after or equal to 'b'? */
10897static bool g4x_flip_count_after_eq(u32 a, u32 b)
10898{
10899 return !((a - b) & 0x80000000);
10900}
10901
10902static bool page_flip_finished(struct intel_crtc *crtc)
10903{
10904 struct drm_device *dev = crtc->base.dev;
10905 struct drm_i915_private *dev_priv = dev->dev_private;
10906
bdfa7542
VS
10907 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10908 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10909 return true;
10910
75f7f3ec
VS
10911 /*
10912 * The relevant registers doen't exist on pre-ctg.
10913 * As the flip done interrupt doesn't trigger for mmio
10914 * flips on gmch platforms, a flip count check isn't
10915 * really needed there. But since ctg has the registers,
10916 * include it in the check anyway.
10917 */
10918 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10919 return true;
10920
e8861675
ML
10921 /*
10922 * BDW signals flip done immediately if the plane
10923 * is disabled, even if the plane enable is already
10924 * armed to occur at the next vblank :(
10925 */
10926
75f7f3ec
VS
10927 /*
10928 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10929 * used the same base address. In that case the mmio flip might
10930 * have completed, but the CS hasn't even executed the flip yet.
10931 *
10932 * A flip count check isn't enough as the CS might have updated
10933 * the base address just after start of vblank, but before we
10934 * managed to process the interrupt. This means we'd complete the
10935 * CS flip too soon.
10936 *
10937 * Combining both checks should get us a good enough result. It may
10938 * still happen that the CS flip has been executed, but has not
10939 * yet actually completed. But in case the base address is the same
10940 * anyway, we don't really care.
10941 */
10942 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10943 crtc->unpin_work->gtt_offset &&
fd8f507c 10944 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
75f7f3ec
VS
10945 crtc->unpin_work->flip_count);
10946}
10947
6b95a207
KH
10948void intel_prepare_page_flip(struct drm_device *dev, int plane)
10949{
fbee40df 10950 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
10951 struct intel_crtc *intel_crtc =
10952 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10953 unsigned long flags;
10954
f326038a
DV
10955
10956 /*
10957 * This is called both by irq handlers and the reset code (to complete
10958 * lost pageflips) so needs the full irqsave spinlocks.
10959 *
10960 * NB: An MMIO update of the plane base pointer will also
e7d841ca
CW
10961 * generate a page-flip completion irq, i.e. every modeset
10962 * is also accompanied by a spurious intel_prepare_page_flip().
10963 */
6b95a207 10964 spin_lock_irqsave(&dev->event_lock, flags);
75f7f3ec 10965 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
e7d841ca 10966 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
10967 spin_unlock_irqrestore(&dev->event_lock, flags);
10968}
10969
6042639c 10970static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
e7d841ca
CW
10971{
10972 /* Ensure that the work item is consistent when activating it ... */
10973 smp_wmb();
6042639c 10974 atomic_set(&work->pending, INTEL_FLIP_PENDING);
e7d841ca
CW
10975 /* and that it is marked active as soon as the irq could fire. */
10976 smp_wmb();
10977}
10978
8c9f3aaf
JB
10979static int intel_gen2_queue_flip(struct drm_device *dev,
10980 struct drm_crtc *crtc,
10981 struct drm_framebuffer *fb,
ed8d1975 10982 struct drm_i915_gem_object *obj,
6258fbe2 10983 struct drm_i915_gem_request *req,
ed8d1975 10984 uint32_t flags)
8c9f3aaf 10985{
4a570db5 10986 struct intel_engine_cs *engine = req->engine;
8c9f3aaf 10987 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
10988 u32 flip_mask;
10989 int ret;
10990
5fb9de1a 10991 ret = intel_ring_begin(req, 6);
8c9f3aaf 10992 if (ret)
4fa62c89 10993 return ret;
8c9f3aaf
JB
10994
10995 /* Can't queue multiple flips, so wait for the previous
10996 * one to finish before executing the next.
10997 */
10998 if (intel_crtc->plane)
10999 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11000 else
11001 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
e2f80391
TU
11002 intel_ring_emit(engine, MI_WAIT_FOR_EVENT | flip_mask);
11003 intel_ring_emit(engine, MI_NOOP);
11004 intel_ring_emit(engine, MI_DISPLAY_FLIP |
6d90c952 11005 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
e2f80391
TU
11006 intel_ring_emit(engine, fb->pitches[0]);
11007 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset);
11008 intel_ring_emit(engine, 0); /* aux display base address, unused */
e7d841ca 11009
6042639c 11010 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11011 return 0;
8c9f3aaf
JB
11012}
11013
11014static int intel_gen3_queue_flip(struct drm_device *dev,
11015 struct drm_crtc *crtc,
11016 struct drm_framebuffer *fb,
ed8d1975 11017 struct drm_i915_gem_object *obj,
6258fbe2 11018 struct drm_i915_gem_request *req,
ed8d1975 11019 uint32_t flags)
8c9f3aaf 11020{
4a570db5 11021 struct intel_engine_cs *engine = req->engine;
8c9f3aaf 11022 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
11023 u32 flip_mask;
11024 int ret;
11025
5fb9de1a 11026 ret = intel_ring_begin(req, 6);
8c9f3aaf 11027 if (ret)
4fa62c89 11028 return ret;
8c9f3aaf
JB
11029
11030 if (intel_crtc->plane)
11031 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11032 else
11033 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
e2f80391
TU
11034 intel_ring_emit(engine, MI_WAIT_FOR_EVENT | flip_mask);
11035 intel_ring_emit(engine, MI_NOOP);
11036 intel_ring_emit(engine, MI_DISPLAY_FLIP_I915 |
6d90c952 11037 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
e2f80391
TU
11038 intel_ring_emit(engine, fb->pitches[0]);
11039 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset);
11040 intel_ring_emit(engine, MI_NOOP);
6d90c952 11041
6042639c 11042 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11043 return 0;
8c9f3aaf
JB
11044}
11045
11046static int intel_gen4_queue_flip(struct drm_device *dev,
11047 struct drm_crtc *crtc,
11048 struct drm_framebuffer *fb,
ed8d1975 11049 struct drm_i915_gem_object *obj,
6258fbe2 11050 struct drm_i915_gem_request *req,
ed8d1975 11051 uint32_t flags)
8c9f3aaf 11052{
4a570db5 11053 struct intel_engine_cs *engine = req->engine;
8c9f3aaf
JB
11054 struct drm_i915_private *dev_priv = dev->dev_private;
11055 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11056 uint32_t pf, pipesrc;
11057 int ret;
11058
5fb9de1a 11059 ret = intel_ring_begin(req, 4);
8c9f3aaf 11060 if (ret)
4fa62c89 11061 return ret;
8c9f3aaf
JB
11062
11063 /* i965+ uses the linear or tiled offsets from the
11064 * Display Registers (which do not change across a page-flip)
11065 * so we need only reprogram the base address.
11066 */
e2f80391 11067 intel_ring_emit(engine, MI_DISPLAY_FLIP |
6d90c952 11068 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
e2f80391
TU
11069 intel_ring_emit(engine, fb->pitches[0]);
11070 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset |
c2c75131 11071 obj->tiling_mode);
8c9f3aaf
JB
11072
11073 /* XXX Enabling the panel-fitter across page-flip is so far
11074 * untested on non-native modes, so ignore it for now.
11075 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11076 */
11077 pf = 0;
11078 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
e2f80391 11079 intel_ring_emit(engine, pf | pipesrc);
e7d841ca 11080
6042639c 11081 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11082 return 0;
8c9f3aaf
JB
11083}
11084
11085static int intel_gen6_queue_flip(struct drm_device *dev,
11086 struct drm_crtc *crtc,
11087 struct drm_framebuffer *fb,
ed8d1975 11088 struct drm_i915_gem_object *obj,
6258fbe2 11089 struct drm_i915_gem_request *req,
ed8d1975 11090 uint32_t flags)
8c9f3aaf 11091{
4a570db5 11092 struct intel_engine_cs *engine = req->engine;
8c9f3aaf
JB
11093 struct drm_i915_private *dev_priv = dev->dev_private;
11094 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11095 uint32_t pf, pipesrc;
11096 int ret;
11097
5fb9de1a 11098 ret = intel_ring_begin(req, 4);
8c9f3aaf 11099 if (ret)
4fa62c89 11100 return ret;
8c9f3aaf 11101
e2f80391 11102 intel_ring_emit(engine, MI_DISPLAY_FLIP |
6d90c952 11103 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
e2f80391
TU
11104 intel_ring_emit(engine, fb->pitches[0] | obj->tiling_mode);
11105 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset);
8c9f3aaf 11106
dc257cf1
DV
11107 /* Contrary to the suggestions in the documentation,
11108 * "Enable Panel Fitter" does not seem to be required when page
11109 * flipping with a non-native mode, and worse causes a normal
11110 * modeset to fail.
11111 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11112 */
11113 pf = 0;
8c9f3aaf 11114 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
e2f80391 11115 intel_ring_emit(engine, pf | pipesrc);
e7d841ca 11116
6042639c 11117 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11118 return 0;
8c9f3aaf
JB
11119}
11120
7c9017e5
JB
11121static int intel_gen7_queue_flip(struct drm_device *dev,
11122 struct drm_crtc *crtc,
11123 struct drm_framebuffer *fb,
ed8d1975 11124 struct drm_i915_gem_object *obj,
6258fbe2 11125 struct drm_i915_gem_request *req,
ed8d1975 11126 uint32_t flags)
7c9017e5 11127{
4a570db5 11128 struct intel_engine_cs *engine = req->engine;
7c9017e5 11129 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cb05d8de 11130 uint32_t plane_bit = 0;
ffe74d75
CW
11131 int len, ret;
11132
eba905b2 11133 switch (intel_crtc->plane) {
cb05d8de
DV
11134 case PLANE_A:
11135 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11136 break;
11137 case PLANE_B:
11138 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11139 break;
11140 case PLANE_C:
11141 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11142 break;
11143 default:
11144 WARN_ONCE(1, "unknown plane in flip command\n");
4fa62c89 11145 return -ENODEV;
cb05d8de
DV
11146 }
11147
ffe74d75 11148 len = 4;
e2f80391 11149 if (engine->id == RCS) {
ffe74d75 11150 len += 6;
f476828a
DL
11151 /*
11152 * On Gen 8, SRM is now taking an extra dword to accommodate
11153 * 48bits addresses, and we need a NOOP for the batch size to
11154 * stay even.
11155 */
11156 if (IS_GEN8(dev))
11157 len += 2;
11158 }
ffe74d75 11159
f66fab8e
VS
11160 /*
11161 * BSpec MI_DISPLAY_FLIP for IVB:
11162 * "The full packet must be contained within the same cache line."
11163 *
11164 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11165 * cacheline, if we ever start emitting more commands before
11166 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11167 * then do the cacheline alignment, and finally emit the
11168 * MI_DISPLAY_FLIP.
11169 */
bba09b12 11170 ret = intel_ring_cacheline_align(req);
f66fab8e 11171 if (ret)
4fa62c89 11172 return ret;
f66fab8e 11173
5fb9de1a 11174 ret = intel_ring_begin(req, len);
7c9017e5 11175 if (ret)
4fa62c89 11176 return ret;
7c9017e5 11177
ffe74d75
CW
11178 /* Unmask the flip-done completion message. Note that the bspec says that
11179 * we should do this for both the BCS and RCS, and that we must not unmask
11180 * more than one flip event at any time (or ensure that one flip message
11181 * can be sent by waiting for flip-done prior to queueing new flips).
11182 * Experimentation says that BCS works despite DERRMR masking all
11183 * flip-done completion events and that unmasking all planes at once
11184 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11185 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11186 */
e2f80391
TU
11187 if (engine->id == RCS) {
11188 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(1));
11189 intel_ring_emit_reg(engine, DERRMR);
11190 intel_ring_emit(engine, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11191 DERRMR_PIPEB_PRI_FLIP_DONE |
11192 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a 11193 if (IS_GEN8(dev))
e2f80391 11194 intel_ring_emit(engine, MI_STORE_REGISTER_MEM_GEN8 |
f476828a
DL
11195 MI_SRM_LRM_GLOBAL_GTT);
11196 else
e2f80391 11197 intel_ring_emit(engine, MI_STORE_REGISTER_MEM |
f476828a 11198 MI_SRM_LRM_GLOBAL_GTT);
e2f80391
TU
11199 intel_ring_emit_reg(engine, DERRMR);
11200 intel_ring_emit(engine, engine->scratch.gtt_offset + 256);
f476828a 11201 if (IS_GEN8(dev)) {
e2f80391
TU
11202 intel_ring_emit(engine, 0);
11203 intel_ring_emit(engine, MI_NOOP);
f476828a 11204 }
ffe74d75
CW
11205 }
11206
e2f80391
TU
11207 intel_ring_emit(engine, MI_DISPLAY_FLIP_I915 | plane_bit);
11208 intel_ring_emit(engine, (fb->pitches[0] | obj->tiling_mode));
11209 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset);
11210 intel_ring_emit(engine, (MI_NOOP));
e7d841ca 11211
6042639c 11212 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11213 return 0;
7c9017e5
JB
11214}
11215
0bc40be8 11216static bool use_mmio_flip(struct intel_engine_cs *engine,
84c33a64
SG
11217 struct drm_i915_gem_object *obj)
11218{
11219 /*
11220 * This is not being used for older platforms, because
11221 * non-availability of flip done interrupt forces us to use
11222 * CS flips. Older platforms derive flip done using some clever
11223 * tricks involving the flip_pending status bits and vblank irqs.
11224 * So using MMIO flips there would disrupt this mechanism.
11225 */
11226
0bc40be8 11227 if (engine == NULL)
8e09bf83
CW
11228 return true;
11229
0bc40be8 11230 if (INTEL_INFO(engine->dev)->gen < 5)
84c33a64
SG
11231 return false;
11232
11233 if (i915.use_mmio_flip < 0)
11234 return false;
11235 else if (i915.use_mmio_flip > 0)
11236 return true;
14bf993e
OM
11237 else if (i915.enable_execlists)
11238 return true;
fd8e058a
AG
11239 else if (obj->base.dma_buf &&
11240 !reservation_object_test_signaled_rcu(obj->base.dma_buf->resv,
11241 false))
11242 return true;
84c33a64 11243 else
666796da 11244 return engine != i915_gem_request_get_engine(obj->last_write_req);
84c33a64
SG
11245}
11246
6042639c 11247static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
86efe24a 11248 unsigned int rotation,
6042639c 11249 struct intel_unpin_work *work)
ff944564
DL
11250{
11251 struct drm_device *dev = intel_crtc->base.dev;
11252 struct drm_i915_private *dev_priv = dev->dev_private;
11253 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
ff944564 11254 const enum pipe pipe = intel_crtc->pipe;
86efe24a 11255 u32 ctl, stride, tile_height;
ff944564
DL
11256
11257 ctl = I915_READ(PLANE_CTL(pipe, 0));
11258 ctl &= ~PLANE_CTL_TILED_MASK;
2ebef630
TU
11259 switch (fb->modifier[0]) {
11260 case DRM_FORMAT_MOD_NONE:
11261 break;
11262 case I915_FORMAT_MOD_X_TILED:
ff944564 11263 ctl |= PLANE_CTL_TILED_X;
2ebef630
TU
11264 break;
11265 case I915_FORMAT_MOD_Y_TILED:
11266 ctl |= PLANE_CTL_TILED_Y;
11267 break;
11268 case I915_FORMAT_MOD_Yf_TILED:
11269 ctl |= PLANE_CTL_TILED_YF;
11270 break;
11271 default:
11272 MISSING_CASE(fb->modifier[0]);
11273 }
ff944564
DL
11274
11275 /*
11276 * The stride is either expressed as a multiple of 64 bytes chunks for
11277 * linear buffers or in number of tiles for tiled buffers.
11278 */
86efe24a
TU
11279 if (intel_rotation_90_or_270(rotation)) {
11280 /* stride = Surface height in tiles */
832be82f 11281 tile_height = intel_tile_height(dev_priv, fb->modifier[0], 0);
86efe24a
TU
11282 stride = DIV_ROUND_UP(fb->height, tile_height);
11283 } else {
11284 stride = fb->pitches[0] /
7b49f948
VS
11285 intel_fb_stride_alignment(dev_priv, fb->modifier[0],
11286 fb->pixel_format);
86efe24a 11287 }
ff944564
DL
11288
11289 /*
11290 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11291 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11292 */
11293 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11294 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11295
6042639c 11296 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
ff944564
DL
11297 POSTING_READ(PLANE_SURF(pipe, 0));
11298}
11299
6042639c
CW
11300static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11301 struct intel_unpin_work *work)
84c33a64
SG
11302{
11303 struct drm_device *dev = intel_crtc->base.dev;
11304 struct drm_i915_private *dev_priv = dev->dev_private;
11305 struct intel_framebuffer *intel_fb =
11306 to_intel_framebuffer(intel_crtc->base.primary->fb);
11307 struct drm_i915_gem_object *obj = intel_fb->obj;
f0f59a00 11308 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
84c33a64 11309 u32 dspcntr;
84c33a64 11310
84c33a64
SG
11311 dspcntr = I915_READ(reg);
11312
c5d97472
DL
11313 if (obj->tiling_mode != I915_TILING_NONE)
11314 dspcntr |= DISPPLANE_TILED;
11315 else
11316 dspcntr &= ~DISPPLANE_TILED;
11317
84c33a64
SG
11318 I915_WRITE(reg, dspcntr);
11319
6042639c 11320 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
84c33a64 11321 POSTING_READ(DSPSURF(intel_crtc->plane));
ff944564
DL
11322}
11323
11324/*
11325 * XXX: This is the temporary way to update the plane registers until we get
11326 * around to using the usual plane update functions for MMIO flips
11327 */
6042639c 11328static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
ff944564 11329{
6042639c
CW
11330 struct intel_crtc *crtc = mmio_flip->crtc;
11331 struct intel_unpin_work *work;
11332
11333 spin_lock_irq(&crtc->base.dev->event_lock);
11334 work = crtc->unpin_work;
11335 spin_unlock_irq(&crtc->base.dev->event_lock);
11336 if (work == NULL)
11337 return;
ff944564 11338
6042639c 11339 intel_mark_page_flip_active(work);
ff944564 11340
6042639c 11341 intel_pipe_update_start(crtc);
ff944564 11342
6042639c 11343 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
86efe24a 11344 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
ff944564
DL
11345 else
11346 /* use_mmio_flip() retricts MMIO flips to ilk+ */
6042639c 11347 ilk_do_mmio_flip(crtc, work);
ff944564 11348
6042639c 11349 intel_pipe_update_end(crtc);
84c33a64
SG
11350}
11351
9362c7c5 11352static void intel_mmio_flip_work_func(struct work_struct *work)
84c33a64 11353{
b2cfe0ab
CW
11354 struct intel_mmio_flip *mmio_flip =
11355 container_of(work, struct intel_mmio_flip, work);
fd8e058a
AG
11356 struct intel_framebuffer *intel_fb =
11357 to_intel_framebuffer(mmio_flip->crtc->base.primary->fb);
11358 struct drm_i915_gem_object *obj = intel_fb->obj;
84c33a64 11359
6042639c 11360 if (mmio_flip->req) {
eed29a5b 11361 WARN_ON(__i915_wait_request(mmio_flip->req,
b2cfe0ab 11362 mmio_flip->crtc->reset_counter,
bcafc4e3
CW
11363 false, NULL,
11364 &mmio_flip->i915->rps.mmioflips));
6042639c
CW
11365 i915_gem_request_unreference__unlocked(mmio_flip->req);
11366 }
84c33a64 11367
fd8e058a
AG
11368 /* For framebuffer backed by dmabuf, wait for fence */
11369 if (obj->base.dma_buf)
11370 WARN_ON(reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
11371 false, false,
11372 MAX_SCHEDULE_TIMEOUT) < 0);
11373
6042639c 11374 intel_do_mmio_flip(mmio_flip);
b2cfe0ab 11375 kfree(mmio_flip);
84c33a64
SG
11376}
11377
11378static int intel_queue_mmio_flip(struct drm_device *dev,
11379 struct drm_crtc *crtc,
86efe24a 11380 struct drm_i915_gem_object *obj)
84c33a64 11381{
b2cfe0ab
CW
11382 struct intel_mmio_flip *mmio_flip;
11383
11384 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11385 if (mmio_flip == NULL)
11386 return -ENOMEM;
84c33a64 11387
bcafc4e3 11388 mmio_flip->i915 = to_i915(dev);
eed29a5b 11389 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
b2cfe0ab 11390 mmio_flip->crtc = to_intel_crtc(crtc);
86efe24a 11391 mmio_flip->rotation = crtc->primary->state->rotation;
536f5b5e 11392
b2cfe0ab
CW
11393 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11394 schedule_work(&mmio_flip->work);
84c33a64 11395
84c33a64
SG
11396 return 0;
11397}
11398
8c9f3aaf
JB
11399static int intel_default_queue_flip(struct drm_device *dev,
11400 struct drm_crtc *crtc,
11401 struct drm_framebuffer *fb,
ed8d1975 11402 struct drm_i915_gem_object *obj,
6258fbe2 11403 struct drm_i915_gem_request *req,
ed8d1975 11404 uint32_t flags)
8c9f3aaf
JB
11405{
11406 return -ENODEV;
11407}
11408
d6bbafa1
CW
11409static bool __intel_pageflip_stall_check(struct drm_device *dev,
11410 struct drm_crtc *crtc)
11411{
11412 struct drm_i915_private *dev_priv = dev->dev_private;
11413 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11414 struct intel_unpin_work *work = intel_crtc->unpin_work;
11415 u32 addr;
11416
11417 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11418 return true;
11419
908565c2
CW
11420 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11421 return false;
11422
d6bbafa1
CW
11423 if (!work->enable_stall_check)
11424 return false;
11425
11426 if (work->flip_ready_vblank == 0) {
3a8a946e
DV
11427 if (work->flip_queued_req &&
11428 !i915_gem_request_completed(work->flip_queued_req, true))
d6bbafa1
CW
11429 return false;
11430
1e3feefd 11431 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1
CW
11432 }
11433
1e3feefd 11434 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
d6bbafa1
CW
11435 return false;
11436
11437 /* Potential stall - if we see that the flip has happened,
11438 * assume a missed interrupt. */
11439 if (INTEL_INFO(dev)->gen >= 4)
11440 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11441 else
11442 addr = I915_READ(DSPADDR(intel_crtc->plane));
11443
11444 /* There is a potential issue here with a false positive after a flip
11445 * to the same address. We could address this by checking for a
11446 * non-incrementing frame counter.
11447 */
11448 return addr == work->gtt_offset;
11449}
11450
11451void intel_check_page_flip(struct drm_device *dev, int pipe)
11452{
11453 struct drm_i915_private *dev_priv = dev->dev_private;
11454 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11455 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6ad790c0 11456 struct intel_unpin_work *work;
f326038a 11457
6c51d46f 11458 WARN_ON(!in_interrupt());
d6bbafa1
CW
11459
11460 if (crtc == NULL)
11461 return;
11462
f326038a 11463 spin_lock(&dev->event_lock);
6ad790c0
CW
11464 work = intel_crtc->unpin_work;
11465 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
d6bbafa1 11466 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
6ad790c0 11467 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
d6bbafa1 11468 page_flip_completed(intel_crtc);
6ad790c0 11469 work = NULL;
d6bbafa1 11470 }
6ad790c0
CW
11471 if (work != NULL &&
11472 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11473 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
f326038a 11474 spin_unlock(&dev->event_lock);
d6bbafa1
CW
11475}
11476
6b95a207
KH
11477static int intel_crtc_page_flip(struct drm_crtc *crtc,
11478 struct drm_framebuffer *fb,
ed8d1975
KP
11479 struct drm_pending_vblank_event *event,
11480 uint32_t page_flip_flags)
6b95a207
KH
11481{
11482 struct drm_device *dev = crtc->dev;
11483 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 11484 struct drm_framebuffer *old_fb = crtc->primary->fb;
2ff8fde1 11485 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207 11486 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
455a6808 11487 struct drm_plane *primary = crtc->primary;
a071fa00 11488 enum pipe pipe = intel_crtc->pipe;
6b95a207 11489 struct intel_unpin_work *work;
e2f80391 11490 struct intel_engine_cs *engine;
cf5d8a46 11491 bool mmio_flip;
91af127f 11492 struct drm_i915_gem_request *request = NULL;
52e68630 11493 int ret;
6b95a207 11494
2ff8fde1
MR
11495 /*
11496 * drm_mode_page_flip_ioctl() should already catch this, but double
11497 * check to be safe. In the future we may enable pageflipping from
11498 * a disabled primary plane.
11499 */
11500 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11501 return -EBUSY;
11502
e6a595d2 11503 /* Can't change pixel format via MI display flips. */
f4510a27 11504 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
11505 return -EINVAL;
11506
11507 /*
11508 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11509 * Note that pitch changes could also affect these register.
11510 */
11511 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
11512 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11513 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
11514 return -EINVAL;
11515
f900db47
CW
11516 if (i915_terminally_wedged(&dev_priv->gpu_error))
11517 goto out_hang;
11518
b14c5679 11519 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
11520 if (work == NULL)
11521 return -ENOMEM;
11522
6b95a207 11523 work->event = event;
b4a98e57 11524 work->crtc = crtc;
ab8d6675 11525 work->old_fb = old_fb;
6b95a207
KH
11526 INIT_WORK(&work->work, intel_unpin_work_fn);
11527
87b6b101 11528 ret = drm_crtc_vblank_get(crtc);
7317c75e
JB
11529 if (ret)
11530 goto free_work;
11531
6b95a207 11532 /* We borrow the event spin lock for protecting unpin_work */
5e2d7afc 11533 spin_lock_irq(&dev->event_lock);
6b95a207 11534 if (intel_crtc->unpin_work) {
d6bbafa1
CW
11535 /* Before declaring the flip queue wedged, check if
11536 * the hardware completed the operation behind our backs.
11537 */
11538 if (__intel_pageflip_stall_check(dev, crtc)) {
11539 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11540 page_flip_completed(intel_crtc);
11541 } else {
11542 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
5e2d7afc 11543 spin_unlock_irq(&dev->event_lock);
468f0b44 11544
d6bbafa1
CW
11545 drm_crtc_vblank_put(crtc);
11546 kfree(work);
11547 return -EBUSY;
11548 }
6b95a207
KH
11549 }
11550 intel_crtc->unpin_work = work;
5e2d7afc 11551 spin_unlock_irq(&dev->event_lock);
6b95a207 11552
b4a98e57
CW
11553 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11554 flush_workqueue(dev_priv->wq);
11555
75dfca80 11556 /* Reference the objects for the scheduled work. */
ab8d6675 11557 drm_framebuffer_reference(work->old_fb);
05394f39 11558 drm_gem_object_reference(&obj->base);
6b95a207 11559
f4510a27 11560 crtc->primary->fb = fb;
afd65eb4 11561 update_state_fb(crtc->primary);
e8216e50 11562 intel_fbc_pre_update(intel_crtc);
1ed1f968 11563
e1f99ce6 11564 work->pending_flip_obj = obj;
e1f99ce6 11565
89ed88ba
CW
11566 ret = i915_mutex_lock_interruptible(dev);
11567 if (ret)
11568 goto cleanup;
11569
b4a98e57 11570 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 11571 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 11572
75f7f3ec 11573 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
fd8f507c 11574 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
75f7f3ec 11575
666a4537 11576 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
4a570db5 11577 engine = &dev_priv->engine[BCS];
ab8d6675 11578 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
8e09bf83 11579 /* vlv: DISPLAY_FLIP fails to change tiling */
e2f80391 11580 engine = NULL;
48bf5b2d 11581 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
4a570db5 11582 engine = &dev_priv->engine[BCS];
4fa62c89 11583 } else if (INTEL_INFO(dev)->gen >= 7) {
666796da 11584 engine = i915_gem_request_get_engine(obj->last_write_req);
e2f80391 11585 if (engine == NULL || engine->id != RCS)
4a570db5 11586 engine = &dev_priv->engine[BCS];
4fa62c89 11587 } else {
4a570db5 11588 engine = &dev_priv->engine[RCS];
4fa62c89
VS
11589 }
11590
e2f80391 11591 mmio_flip = use_mmio_flip(engine, obj);
cf5d8a46
CW
11592
11593 /* When using CS flips, we want to emit semaphores between rings.
11594 * However, when using mmio flips we will create a task to do the
11595 * synchronisation, so all we want here is to pin the framebuffer
11596 * into the display plane and skip any waits.
11597 */
7580d774 11598 if (!mmio_flip) {
e2f80391 11599 ret = i915_gem_object_sync(obj, engine, &request);
7580d774
ML
11600 if (ret)
11601 goto cleanup_pending;
11602 }
11603
3465c580 11604 ret = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
8c9f3aaf
JB
11605 if (ret)
11606 goto cleanup_pending;
6b95a207 11607
dedf278c
TU
11608 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11609 obj, 0);
11610 work->gtt_offset += intel_crtc->dspaddr_offset;
4fa62c89 11611
cf5d8a46 11612 if (mmio_flip) {
86efe24a 11613 ret = intel_queue_mmio_flip(dev, crtc, obj);
d6bbafa1
CW
11614 if (ret)
11615 goto cleanup_unpin;
11616
f06cc1b9
JH
11617 i915_gem_request_assign(&work->flip_queued_req,
11618 obj->last_write_req);
d6bbafa1 11619 } else {
6258fbe2 11620 if (!request) {
e2f80391 11621 request = i915_gem_request_alloc(engine, NULL);
26827088
DG
11622 if (IS_ERR(request)) {
11623 ret = PTR_ERR(request);
6258fbe2 11624 goto cleanup_unpin;
26827088 11625 }
6258fbe2
JH
11626 }
11627
11628 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
d6bbafa1
CW
11629 page_flip_flags);
11630 if (ret)
11631 goto cleanup_unpin;
11632
6258fbe2 11633 i915_gem_request_assign(&work->flip_queued_req, request);
d6bbafa1
CW
11634 }
11635
91af127f 11636 if (request)
75289874 11637 i915_add_request_no_flush(request);
91af127f 11638
1e3feefd 11639 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1 11640 work->enable_stall_check = true;
4fa62c89 11641
ab8d6675 11642 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
a9ff8714 11643 to_intel_plane(primary)->frontbuffer_bit);
c80ac854 11644 mutex_unlock(&dev->struct_mutex);
a071fa00 11645
a9ff8714
VS
11646 intel_frontbuffer_flip_prepare(dev,
11647 to_intel_plane(primary)->frontbuffer_bit);
6b95a207 11648
e5510fac
JB
11649 trace_i915_flip_request(intel_crtc->plane, obj);
11650
6b95a207 11651 return 0;
96b099fd 11652
4fa62c89 11653cleanup_unpin:
3465c580 11654 intel_unpin_fb_obj(fb, crtc->primary->state->rotation);
8c9f3aaf 11655cleanup_pending:
0aa498d5 11656 if (!IS_ERR_OR_NULL(request))
91af127f 11657 i915_gem_request_cancel(request);
b4a98e57 11658 atomic_dec(&intel_crtc->unpin_work_count);
89ed88ba
CW
11659 mutex_unlock(&dev->struct_mutex);
11660cleanup:
f4510a27 11661 crtc->primary->fb = old_fb;
afd65eb4 11662 update_state_fb(crtc->primary);
89ed88ba
CW
11663
11664 drm_gem_object_unreference_unlocked(&obj->base);
ab8d6675 11665 drm_framebuffer_unreference(work->old_fb);
96b099fd 11666
5e2d7afc 11667 spin_lock_irq(&dev->event_lock);
96b099fd 11668 intel_crtc->unpin_work = NULL;
5e2d7afc 11669 spin_unlock_irq(&dev->event_lock);
96b099fd 11670
87b6b101 11671 drm_crtc_vblank_put(crtc);
7317c75e 11672free_work:
96b099fd
CW
11673 kfree(work);
11674
f900db47 11675 if (ret == -EIO) {
02e0efb5
ML
11676 struct drm_atomic_state *state;
11677 struct drm_plane_state *plane_state;
11678
f900db47 11679out_hang:
02e0efb5
ML
11680 state = drm_atomic_state_alloc(dev);
11681 if (!state)
11682 return -ENOMEM;
11683 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11684
11685retry:
11686 plane_state = drm_atomic_get_plane_state(state, primary);
11687 ret = PTR_ERR_OR_ZERO(plane_state);
11688 if (!ret) {
11689 drm_atomic_set_fb_for_plane(plane_state, fb);
11690
11691 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11692 if (!ret)
11693 ret = drm_atomic_commit(state);
11694 }
11695
11696 if (ret == -EDEADLK) {
11697 drm_modeset_backoff(state->acquire_ctx);
11698 drm_atomic_state_clear(state);
11699 goto retry;
11700 }
11701
11702 if (ret)
11703 drm_atomic_state_free(state);
11704
f0d3dad3 11705 if (ret == 0 && event) {
5e2d7afc 11706 spin_lock_irq(&dev->event_lock);
a071fa00 11707 drm_send_vblank_event(dev, pipe, event);
5e2d7afc 11708 spin_unlock_irq(&dev->event_lock);
f0d3dad3 11709 }
f900db47 11710 }
96b099fd 11711 return ret;
6b95a207
KH
11712}
11713
da20eabd
ML
11714
11715/**
11716 * intel_wm_need_update - Check whether watermarks need updating
11717 * @plane: drm plane
11718 * @state: new plane state
11719 *
11720 * Check current plane state versus the new one to determine whether
11721 * watermarks need to be recalculated.
11722 *
11723 * Returns true or false.
11724 */
11725static bool intel_wm_need_update(struct drm_plane *plane,
11726 struct drm_plane_state *state)
11727{
d21fbe87
MR
11728 struct intel_plane_state *new = to_intel_plane_state(state);
11729 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11730
11731 /* Update watermarks on tiling or size changes. */
92826fcd
ML
11732 if (new->visible != cur->visible)
11733 return true;
11734
11735 if (!cur->base.fb || !new->base.fb)
11736 return false;
11737
11738 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11739 cur->base.rotation != new->base.rotation ||
d21fbe87
MR
11740 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11741 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11742 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11743 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
2791a16c 11744 return true;
7809e5ae 11745
2791a16c 11746 return false;
7809e5ae
MR
11747}
11748
d21fbe87
MR
11749static bool needs_scaling(struct intel_plane_state *state)
11750{
11751 int src_w = drm_rect_width(&state->src) >> 16;
11752 int src_h = drm_rect_height(&state->src) >> 16;
11753 int dst_w = drm_rect_width(&state->dst);
11754 int dst_h = drm_rect_height(&state->dst);
11755
11756 return (src_w != dst_w || src_h != dst_h);
11757}
11758
da20eabd
ML
11759int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11760 struct drm_plane_state *plane_state)
11761{
ab1d3a0e 11762 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
da20eabd
ML
11763 struct drm_crtc *crtc = crtc_state->crtc;
11764 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11765 struct drm_plane *plane = plane_state->plane;
11766 struct drm_device *dev = crtc->dev;
ed4a6a7c 11767 struct drm_i915_private *dev_priv = to_i915(dev);
da20eabd
ML
11768 struct intel_plane_state *old_plane_state =
11769 to_intel_plane_state(plane->state);
11770 int idx = intel_crtc->base.base.id, ret;
da20eabd
ML
11771 bool mode_changed = needs_modeset(crtc_state);
11772 bool was_crtc_enabled = crtc->state->active;
11773 bool is_crtc_enabled = crtc_state->active;
da20eabd
ML
11774 bool turn_off, turn_on, visible, was_visible;
11775 struct drm_framebuffer *fb = plane_state->fb;
11776
11777 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11778 plane->type != DRM_PLANE_TYPE_CURSOR) {
11779 ret = skl_update_scaler_plane(
11780 to_intel_crtc_state(crtc_state),
11781 to_intel_plane_state(plane_state));
11782 if (ret)
11783 return ret;
11784 }
11785
da20eabd
ML
11786 was_visible = old_plane_state->visible;
11787 visible = to_intel_plane_state(plane_state)->visible;
11788
11789 if (!was_crtc_enabled && WARN_ON(was_visible))
11790 was_visible = false;
11791
35c08f43
ML
11792 /*
11793 * Visibility is calculated as if the crtc was on, but
11794 * after scaler setup everything depends on it being off
11795 * when the crtc isn't active.
11796 */
11797 if (!is_crtc_enabled)
11798 to_intel_plane_state(plane_state)->visible = visible = false;
da20eabd
ML
11799
11800 if (!was_visible && !visible)
11801 return 0;
11802
e8861675
ML
11803 if (fb != old_plane_state->base.fb)
11804 pipe_config->fb_changed = true;
11805
da20eabd
ML
11806 turn_off = was_visible && (!visible || mode_changed);
11807 turn_on = visible && (!was_visible || mode_changed);
11808
11809 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11810 plane->base.id, fb ? fb->base.id : -1);
11811
11812 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11813 plane->base.id, was_visible, visible,
11814 turn_off, turn_on, mode_changed);
11815
caed361d
VS
11816 if (turn_on) {
11817 pipe_config->update_wm_pre = true;
11818
11819 /* must disable cxsr around plane enable/disable */
11820 if (plane->type != DRM_PLANE_TYPE_CURSOR)
11821 pipe_config->disable_cxsr = true;
11822 } else if (turn_off) {
11823 pipe_config->update_wm_post = true;
92826fcd 11824
852eb00d 11825 /* must disable cxsr around plane enable/disable */
e8861675 11826 if (plane->type != DRM_PLANE_TYPE_CURSOR)
ab1d3a0e 11827 pipe_config->disable_cxsr = true;
852eb00d 11828 } else if (intel_wm_need_update(plane, plane_state)) {
caed361d
VS
11829 /* FIXME bollocks */
11830 pipe_config->update_wm_pre = true;
11831 pipe_config->update_wm_post = true;
852eb00d 11832 }
da20eabd 11833
ed4a6a7c 11834 /* Pre-gen9 platforms need two-step watermark updates */
caed361d
VS
11835 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
11836 INTEL_INFO(dev)->gen < 9 && dev_priv->display.optimize_watermarks)
ed4a6a7c
MR
11837 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
11838
8be6ca85 11839 if (visible || was_visible)
cd202f69 11840 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
a9ff8714 11841
31ae71fc
ML
11842 /*
11843 * WaCxSRDisabledForSpriteScaling:ivb
11844 *
11845 * cstate->update_wm was already set above, so this flag will
11846 * take effect when we commit and program watermarks.
11847 */
11848 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev) &&
11849 needs_scaling(to_intel_plane_state(plane_state)) &&
11850 !needs_scaling(old_plane_state))
11851 pipe_config->disable_lp_wm = true;
d21fbe87 11852
da20eabd
ML
11853 return 0;
11854}
11855
6d3a1ce7
ML
11856static bool encoders_cloneable(const struct intel_encoder *a,
11857 const struct intel_encoder *b)
11858{
11859 /* masks could be asymmetric, so check both ways */
11860 return a == b || (a->cloneable & (1 << b->type) &&
11861 b->cloneable & (1 << a->type));
11862}
11863
11864static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11865 struct intel_crtc *crtc,
11866 struct intel_encoder *encoder)
11867{
11868 struct intel_encoder *source_encoder;
11869 struct drm_connector *connector;
11870 struct drm_connector_state *connector_state;
11871 int i;
11872
11873 for_each_connector_in_state(state, connector, connector_state, i) {
11874 if (connector_state->crtc != &crtc->base)
11875 continue;
11876
11877 source_encoder =
11878 to_intel_encoder(connector_state->best_encoder);
11879 if (!encoders_cloneable(encoder, source_encoder))
11880 return false;
11881 }
11882
11883 return true;
11884}
11885
11886static bool check_encoder_cloning(struct drm_atomic_state *state,
11887 struct intel_crtc *crtc)
11888{
11889 struct intel_encoder *encoder;
11890 struct drm_connector *connector;
11891 struct drm_connector_state *connector_state;
11892 int i;
11893
11894 for_each_connector_in_state(state, connector, connector_state, i) {
11895 if (connector_state->crtc != &crtc->base)
11896 continue;
11897
11898 encoder = to_intel_encoder(connector_state->best_encoder);
11899 if (!check_single_encoder_cloning(state, crtc, encoder))
11900 return false;
11901 }
11902
11903 return true;
11904}
11905
11906static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11907 struct drm_crtc_state *crtc_state)
11908{
cf5a15be 11909 struct drm_device *dev = crtc->dev;
ad421372 11910 struct drm_i915_private *dev_priv = dev->dev_private;
6d3a1ce7 11911 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cf5a15be
ML
11912 struct intel_crtc_state *pipe_config =
11913 to_intel_crtc_state(crtc_state);
6d3a1ce7 11914 struct drm_atomic_state *state = crtc_state->state;
4d20cd86 11915 int ret;
6d3a1ce7
ML
11916 bool mode_changed = needs_modeset(crtc_state);
11917
11918 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11919 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11920 return -EINVAL;
11921 }
11922
852eb00d 11923 if (mode_changed && !crtc_state->active)
caed361d 11924 pipe_config->update_wm_post = true;
eddfcbcd 11925
ad421372
ML
11926 if (mode_changed && crtc_state->enable &&
11927 dev_priv->display.crtc_compute_clock &&
8106ddbd 11928 !WARN_ON(pipe_config->shared_dpll)) {
ad421372
ML
11929 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11930 pipe_config);
11931 if (ret)
11932 return ret;
11933 }
11934
82cf435b
LL
11935 if (crtc_state->color_mgmt_changed) {
11936 ret = intel_color_check(crtc, crtc_state);
11937 if (ret)
11938 return ret;
11939 }
11940
e435d6e5 11941 ret = 0;
86c8bbbe 11942 if (dev_priv->display.compute_pipe_wm) {
e3bddded 11943 ret = dev_priv->display.compute_pipe_wm(pipe_config);
ed4a6a7c
MR
11944 if (ret) {
11945 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
11946 return ret;
11947 }
11948 }
11949
11950 if (dev_priv->display.compute_intermediate_wm &&
11951 !to_intel_atomic_state(state)->skip_intermediate_wm) {
11952 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
11953 return 0;
11954
11955 /*
11956 * Calculate 'intermediate' watermarks that satisfy both the
11957 * old state and the new state. We can program these
11958 * immediately.
11959 */
11960 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
11961 intel_crtc,
11962 pipe_config);
11963 if (ret) {
11964 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
86c8bbbe 11965 return ret;
ed4a6a7c 11966 }
86c8bbbe
MR
11967 }
11968
e435d6e5
ML
11969 if (INTEL_INFO(dev)->gen >= 9) {
11970 if (mode_changed)
11971 ret = skl_update_scaler_crtc(pipe_config);
11972
11973 if (!ret)
11974 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11975 pipe_config);
11976 }
11977
11978 return ret;
6d3a1ce7
ML
11979}
11980
65b38e0d 11981static const struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160 11982 .mode_set_base_atomic = intel_pipe_set_base_atomic,
ea2c67bb
MR
11983 .atomic_begin = intel_begin_crtc_commit,
11984 .atomic_flush = intel_finish_crtc_commit,
6d3a1ce7 11985 .atomic_check = intel_crtc_atomic_check,
f6e5b160
CW
11986};
11987
d29b2f9d
ACO
11988static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11989{
11990 struct intel_connector *connector;
11991
11992 for_each_intel_connector(dev, connector) {
11993 if (connector->base.encoder) {
11994 connector->base.state->best_encoder =
11995 connector->base.encoder;
11996 connector->base.state->crtc =
11997 connector->base.encoder->crtc;
11998 } else {
11999 connector->base.state->best_encoder = NULL;
12000 connector->base.state->crtc = NULL;
12001 }
12002 }
12003}
12004
050f7aeb 12005static void
eba905b2 12006connected_sink_compute_bpp(struct intel_connector *connector,
5cec258b 12007 struct intel_crtc_state *pipe_config)
050f7aeb
DV
12008{
12009 int bpp = pipe_config->pipe_bpp;
12010
12011 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12012 connector->base.base.id,
c23cc417 12013 connector->base.name);
050f7aeb
DV
12014
12015 /* Don't use an invalid EDID bpc value */
12016 if (connector->base.display_info.bpc &&
12017 connector->base.display_info.bpc * 3 < bpp) {
12018 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12019 bpp, connector->base.display_info.bpc*3);
12020 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12021 }
12022
013dd9e0
JN
12023 /* Clamp bpp to default limit on screens without EDID 1.4 */
12024 if (connector->base.display_info.bpc == 0) {
12025 int type = connector->base.connector_type;
12026 int clamp_bpp = 24;
12027
12028 /* Fall back to 18 bpp when DP sink capability is unknown. */
12029 if (type == DRM_MODE_CONNECTOR_DisplayPort ||
12030 type == DRM_MODE_CONNECTOR_eDP)
12031 clamp_bpp = 18;
12032
12033 if (bpp > clamp_bpp) {
12034 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of %d\n",
12035 bpp, clamp_bpp);
12036 pipe_config->pipe_bpp = clamp_bpp;
12037 }
050f7aeb
DV
12038 }
12039}
12040
4e53c2e0 12041static int
050f7aeb 12042compute_baseline_pipe_bpp(struct intel_crtc *crtc,
5cec258b 12043 struct intel_crtc_state *pipe_config)
4e53c2e0 12044{
050f7aeb 12045 struct drm_device *dev = crtc->base.dev;
1486017f 12046 struct drm_atomic_state *state;
da3ced29
ACO
12047 struct drm_connector *connector;
12048 struct drm_connector_state *connector_state;
1486017f 12049 int bpp, i;
4e53c2e0 12050
666a4537 12051 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
4e53c2e0 12052 bpp = 10*3;
d328c9d7
DV
12053 else if (INTEL_INFO(dev)->gen >= 5)
12054 bpp = 12*3;
12055 else
12056 bpp = 8*3;
12057
4e53c2e0 12058
4e53c2e0
DV
12059 pipe_config->pipe_bpp = bpp;
12060
1486017f
ACO
12061 state = pipe_config->base.state;
12062
4e53c2e0 12063 /* Clamp display bpp to EDID value */
da3ced29
ACO
12064 for_each_connector_in_state(state, connector, connector_state, i) {
12065 if (connector_state->crtc != &crtc->base)
4e53c2e0
DV
12066 continue;
12067
da3ced29
ACO
12068 connected_sink_compute_bpp(to_intel_connector(connector),
12069 pipe_config);
4e53c2e0
DV
12070 }
12071
12072 return bpp;
12073}
12074
644db711
DV
12075static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12076{
12077 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12078 "type: 0x%x flags: 0x%x\n",
1342830c 12079 mode->crtc_clock,
644db711
DV
12080 mode->crtc_hdisplay, mode->crtc_hsync_start,
12081 mode->crtc_hsync_end, mode->crtc_htotal,
12082 mode->crtc_vdisplay, mode->crtc_vsync_start,
12083 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12084}
12085
c0b03411 12086static void intel_dump_pipe_config(struct intel_crtc *crtc,
5cec258b 12087 struct intel_crtc_state *pipe_config,
c0b03411
DV
12088 const char *context)
12089{
6a60cd87
CK
12090 struct drm_device *dev = crtc->base.dev;
12091 struct drm_plane *plane;
12092 struct intel_plane *intel_plane;
12093 struct intel_plane_state *state;
12094 struct drm_framebuffer *fb;
12095
12096 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12097 context, pipe_config, pipe_name(crtc->pipe));
c0b03411 12098
da205630 12099 DRM_DEBUG_KMS("cpu_transcoder: %s\n", transcoder_name(pipe_config->cpu_transcoder));
c0b03411
DV
12100 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12101 pipe_config->pipe_bpp, pipe_config->dither);
12102 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12103 pipe_config->has_pch_encoder,
12104 pipe_config->fdi_lanes,
12105 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12106 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12107 pipe_config->fdi_m_n.tu);
90a6b7b0 12108 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
eb14cb74 12109 pipe_config->has_dp_encoder,
90a6b7b0 12110 pipe_config->lane_count,
eb14cb74
VS
12111 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12112 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12113 pipe_config->dp_m_n.tu);
b95af8be 12114
90a6b7b0 12115 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
b95af8be 12116 pipe_config->has_dp_encoder,
90a6b7b0 12117 pipe_config->lane_count,
b95af8be
VK
12118 pipe_config->dp_m2_n2.gmch_m,
12119 pipe_config->dp_m2_n2.gmch_n,
12120 pipe_config->dp_m2_n2.link_m,
12121 pipe_config->dp_m2_n2.link_n,
12122 pipe_config->dp_m2_n2.tu);
12123
55072d19
DV
12124 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12125 pipe_config->has_audio,
12126 pipe_config->has_infoframe);
12127
c0b03411 12128 DRM_DEBUG_KMS("requested mode:\n");
2d112de7 12129 drm_mode_debug_printmodeline(&pipe_config->base.mode);
c0b03411 12130 DRM_DEBUG_KMS("adjusted mode:\n");
2d112de7
ACO
12131 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12132 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
d71b8d4a 12133 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
12134 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12135 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
0ec463d3
TU
12136 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12137 crtc->num_scalers,
12138 pipe_config->scaler_state.scaler_users,
12139 pipe_config->scaler_state.scaler_id);
c0b03411
DV
12140 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12141 pipe_config->gmch_pfit.control,
12142 pipe_config->gmch_pfit.pgm_ratios,
12143 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 12144 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 12145 pipe_config->pch_pfit.pos,
fd4daa9c
CW
12146 pipe_config->pch_pfit.size,
12147 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 12148 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 12149 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
6a60cd87 12150
415ff0f6 12151 if (IS_BROXTON(dev)) {
05712c15 12152 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
415ff0f6 12153 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
c8453338 12154 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
415ff0f6
TU
12155 pipe_config->ddi_pll_sel,
12156 pipe_config->dpll_hw_state.ebb0,
05712c15 12157 pipe_config->dpll_hw_state.ebb4,
415ff0f6
TU
12158 pipe_config->dpll_hw_state.pll0,
12159 pipe_config->dpll_hw_state.pll1,
12160 pipe_config->dpll_hw_state.pll2,
12161 pipe_config->dpll_hw_state.pll3,
12162 pipe_config->dpll_hw_state.pll6,
12163 pipe_config->dpll_hw_state.pll8,
05712c15 12164 pipe_config->dpll_hw_state.pll9,
c8453338 12165 pipe_config->dpll_hw_state.pll10,
415ff0f6 12166 pipe_config->dpll_hw_state.pcsdw12);
ef11bdb3 12167 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
415ff0f6
TU
12168 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12169 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12170 pipe_config->ddi_pll_sel,
12171 pipe_config->dpll_hw_state.ctrl1,
12172 pipe_config->dpll_hw_state.cfgcr1,
12173 pipe_config->dpll_hw_state.cfgcr2);
12174 } else if (HAS_DDI(dev)) {
1260f07e 12175 DRM_DEBUG_KMS("ddi_pll_sel: 0x%x; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
415ff0f6 12176 pipe_config->ddi_pll_sel,
00490c22
ML
12177 pipe_config->dpll_hw_state.wrpll,
12178 pipe_config->dpll_hw_state.spll);
415ff0f6
TU
12179 } else {
12180 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12181 "fp0: 0x%x, fp1: 0x%x\n",
12182 pipe_config->dpll_hw_state.dpll,
12183 pipe_config->dpll_hw_state.dpll_md,
12184 pipe_config->dpll_hw_state.fp0,
12185 pipe_config->dpll_hw_state.fp1);
12186 }
12187
6a60cd87
CK
12188 DRM_DEBUG_KMS("planes on this crtc\n");
12189 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12190 intel_plane = to_intel_plane(plane);
12191 if (intel_plane->pipe != crtc->pipe)
12192 continue;
12193
12194 state = to_intel_plane_state(plane->state);
12195 fb = state->base.fb;
12196 if (!fb) {
12197 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12198 "disabled, scaler_id = %d\n",
12199 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12200 plane->base.id, intel_plane->pipe,
12201 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12202 drm_plane_index(plane), state->scaler_id);
12203 continue;
12204 }
12205
12206 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12207 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12208 plane->base.id, intel_plane->pipe,
12209 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12210 drm_plane_index(plane));
12211 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12212 fb->base.id, fb->width, fb->height, fb->pixel_format);
12213 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12214 state->scaler_id,
12215 state->src.x1 >> 16, state->src.y1 >> 16,
12216 drm_rect_width(&state->src) >> 16,
12217 drm_rect_height(&state->src) >> 16,
12218 state->dst.x1, state->dst.y1,
12219 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12220 }
c0b03411
DV
12221}
12222
5448a00d 12223static bool check_digital_port_conflicts(struct drm_atomic_state *state)
00f0b378 12224{
5448a00d 12225 struct drm_device *dev = state->dev;
da3ced29 12226 struct drm_connector *connector;
00f0b378
VS
12227 unsigned int used_ports = 0;
12228
12229 /*
12230 * Walk the connector list instead of the encoder
12231 * list to detect the problem on ddi platforms
12232 * where there's just one encoder per digital port.
12233 */
0bff4858
VS
12234 drm_for_each_connector(connector, dev) {
12235 struct drm_connector_state *connector_state;
12236 struct intel_encoder *encoder;
12237
12238 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12239 if (!connector_state)
12240 connector_state = connector->state;
12241
5448a00d 12242 if (!connector_state->best_encoder)
00f0b378
VS
12243 continue;
12244
5448a00d
ACO
12245 encoder = to_intel_encoder(connector_state->best_encoder);
12246
12247 WARN_ON(!connector_state->crtc);
00f0b378
VS
12248
12249 switch (encoder->type) {
12250 unsigned int port_mask;
12251 case INTEL_OUTPUT_UNKNOWN:
12252 if (WARN_ON(!HAS_DDI(dev)))
12253 break;
12254 case INTEL_OUTPUT_DISPLAYPORT:
12255 case INTEL_OUTPUT_HDMI:
12256 case INTEL_OUTPUT_EDP:
12257 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12258
12259 /* the same port mustn't appear more than once */
12260 if (used_ports & port_mask)
12261 return false;
12262
12263 used_ports |= port_mask;
12264 default:
12265 break;
12266 }
12267 }
12268
12269 return true;
12270}
12271
83a57153
ACO
12272static void
12273clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12274{
12275 struct drm_crtc_state tmp_state;
663a3640 12276 struct intel_crtc_scaler_state scaler_state;
4978cc93 12277 struct intel_dpll_hw_state dpll_hw_state;
8106ddbd 12278 struct intel_shared_dpll *shared_dpll;
8504c74c 12279 uint32_t ddi_pll_sel;
c4e2d043 12280 bool force_thru;
83a57153 12281
7546a384
ACO
12282 /* FIXME: before the switch to atomic started, a new pipe_config was
12283 * kzalloc'd. Code that depends on any field being zero should be
12284 * fixed, so that the crtc_state can be safely duplicated. For now,
12285 * only fields that are know to not cause problems are preserved. */
12286
83a57153 12287 tmp_state = crtc_state->base;
663a3640 12288 scaler_state = crtc_state->scaler_state;
4978cc93
ACO
12289 shared_dpll = crtc_state->shared_dpll;
12290 dpll_hw_state = crtc_state->dpll_hw_state;
8504c74c 12291 ddi_pll_sel = crtc_state->ddi_pll_sel;
c4e2d043 12292 force_thru = crtc_state->pch_pfit.force_thru;
4978cc93 12293
83a57153 12294 memset(crtc_state, 0, sizeof *crtc_state);
4978cc93 12295
83a57153 12296 crtc_state->base = tmp_state;
663a3640 12297 crtc_state->scaler_state = scaler_state;
4978cc93
ACO
12298 crtc_state->shared_dpll = shared_dpll;
12299 crtc_state->dpll_hw_state = dpll_hw_state;
8504c74c 12300 crtc_state->ddi_pll_sel = ddi_pll_sel;
c4e2d043 12301 crtc_state->pch_pfit.force_thru = force_thru;
83a57153
ACO
12302}
12303
548ee15b 12304static int
b8cecdf5 12305intel_modeset_pipe_config(struct drm_crtc *crtc,
b359283a 12306 struct intel_crtc_state *pipe_config)
ee7b9f93 12307{
b359283a 12308 struct drm_atomic_state *state = pipe_config->base.state;
7758a113 12309 struct intel_encoder *encoder;
da3ced29 12310 struct drm_connector *connector;
0b901879 12311 struct drm_connector_state *connector_state;
d328c9d7 12312 int base_bpp, ret = -EINVAL;
0b901879 12313 int i;
e29c22c0 12314 bool retry = true;
ee7b9f93 12315
83a57153 12316 clear_intel_crtc_state(pipe_config);
7758a113 12317
e143a21c
DV
12318 pipe_config->cpu_transcoder =
12319 (enum transcoder) to_intel_crtc(crtc)->pipe;
b8cecdf5 12320
2960bc9c
ID
12321 /*
12322 * Sanitize sync polarity flags based on requested ones. If neither
12323 * positive or negative polarity is requested, treat this as meaning
12324 * negative polarity.
12325 */
2d112de7 12326 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12327 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
2d112de7 12328 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
2960bc9c 12329
2d112de7 12330 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12331 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
2d112de7 12332 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
2960bc9c 12333
d328c9d7
DV
12334 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12335 pipe_config);
12336 if (base_bpp < 0)
4e53c2e0
DV
12337 goto fail;
12338
e41a56be
VS
12339 /*
12340 * Determine the real pipe dimensions. Note that stereo modes can
12341 * increase the actual pipe size due to the frame doubling and
12342 * insertion of additional space for blanks between the frame. This
12343 * is stored in the crtc timings. We use the requested mode to do this
12344 * computation to clearly distinguish it from the adjusted mode, which
12345 * can be changed by the connectors in the below retry loop.
12346 */
2d112de7 12347 drm_crtc_get_hv_timing(&pipe_config->base.mode,
ecb7e16b
GP
12348 &pipe_config->pipe_src_w,
12349 &pipe_config->pipe_src_h);
e41a56be 12350
e29c22c0 12351encoder_retry:
ef1b460d 12352 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 12353 pipe_config->port_clock = 0;
ef1b460d 12354 pipe_config->pixel_multiplier = 1;
ff9a6750 12355
135c81b8 12356 /* Fill in default crtc timings, allow encoders to overwrite them. */
2d112de7
ACO
12357 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12358 CRTC_STEREO_DOUBLE);
135c81b8 12359
7758a113
DV
12360 /* Pass our mode to the connectors and the CRTC to give them a chance to
12361 * adjust it according to limitations or connector properties, and also
12362 * a chance to reject the mode entirely.
47f1c6c9 12363 */
da3ced29 12364 for_each_connector_in_state(state, connector, connector_state, i) {
0b901879 12365 if (connector_state->crtc != crtc)
7758a113 12366 continue;
7ae89233 12367
0b901879
ACO
12368 encoder = to_intel_encoder(connector_state->best_encoder);
12369
efea6e8e
DV
12370 if (!(encoder->compute_config(encoder, pipe_config))) {
12371 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
12372 goto fail;
12373 }
ee7b9f93 12374 }
47f1c6c9 12375
ff9a6750
DV
12376 /* Set default port clock if not overwritten by the encoder. Needs to be
12377 * done afterwards in case the encoder adjusts the mode. */
12378 if (!pipe_config->port_clock)
2d112de7 12379 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
241bfc38 12380 * pipe_config->pixel_multiplier;
ff9a6750 12381
a43f6e0f 12382 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 12383 if (ret < 0) {
7758a113
DV
12384 DRM_DEBUG_KMS("CRTC fixup failed\n");
12385 goto fail;
ee7b9f93 12386 }
e29c22c0
DV
12387
12388 if (ret == RETRY) {
12389 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12390 ret = -EINVAL;
12391 goto fail;
12392 }
12393
12394 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12395 retry = false;
12396 goto encoder_retry;
12397 }
12398
e8fa4270
DV
12399 /* Dithering seems to not pass-through bits correctly when it should, so
12400 * only enable it on 6bpc panels. */
12401 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
62f0ace5 12402 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
d328c9d7 12403 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
4e53c2e0 12404
7758a113 12405fail:
548ee15b 12406 return ret;
ee7b9f93 12407}
47f1c6c9 12408
ea9d758d 12409static void
4740b0f2 12410intel_modeset_update_crtc_state(struct drm_atomic_state *state)
ea9d758d 12411{
0a9ab303
ACO
12412 struct drm_crtc *crtc;
12413 struct drm_crtc_state *crtc_state;
8a75d157 12414 int i;
ea9d758d 12415
7668851f 12416 /* Double check state. */
8a75d157 12417 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3cb480bc 12418 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
fc467a22
ML
12419
12420 /* Update hwmode for vblank functions */
12421 if (crtc->state->active)
12422 crtc->hwmode = crtc->state->adjusted_mode;
12423 else
12424 crtc->hwmode.crtc_clock = 0;
61067a5e
ML
12425
12426 /*
12427 * Update legacy state to satisfy fbc code. This can
12428 * be removed when fbc uses the atomic state.
12429 */
12430 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12431 struct drm_plane_state *plane_state = crtc->primary->state;
12432
12433 crtc->primary->fb = plane_state->fb;
12434 crtc->x = plane_state->src_x >> 16;
12435 crtc->y = plane_state->src_y >> 16;
12436 }
ea9d758d 12437 }
ea9d758d
DV
12438}
12439
3bd26263 12440static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 12441{
3bd26263 12442 int diff;
f1f644dc
JB
12443
12444 if (clock1 == clock2)
12445 return true;
12446
12447 if (!clock1 || !clock2)
12448 return false;
12449
12450 diff = abs(clock1 - clock2);
12451
12452 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12453 return true;
12454
12455 return false;
12456}
12457
25c5b266
DV
12458#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12459 list_for_each_entry((intel_crtc), \
12460 &(dev)->mode_config.crtc_list, \
12461 base.head) \
95150bdf 12462 for_each_if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 12463
cfb23ed6
ML
12464static bool
12465intel_compare_m_n(unsigned int m, unsigned int n,
12466 unsigned int m2, unsigned int n2,
12467 bool exact)
12468{
12469 if (m == m2 && n == n2)
12470 return true;
12471
12472 if (exact || !m || !n || !m2 || !n2)
12473 return false;
12474
12475 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12476
31d10b57
ML
12477 if (n > n2) {
12478 while (n > n2) {
cfb23ed6
ML
12479 m2 <<= 1;
12480 n2 <<= 1;
12481 }
31d10b57
ML
12482 } else if (n < n2) {
12483 while (n < n2) {
cfb23ed6
ML
12484 m <<= 1;
12485 n <<= 1;
12486 }
12487 }
12488
31d10b57
ML
12489 if (n != n2)
12490 return false;
12491
12492 return intel_fuzzy_clock_check(m, m2);
cfb23ed6
ML
12493}
12494
12495static bool
12496intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12497 struct intel_link_m_n *m2_n2,
12498 bool adjust)
12499{
12500 if (m_n->tu == m2_n2->tu &&
12501 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12502 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12503 intel_compare_m_n(m_n->link_m, m_n->link_n,
12504 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12505 if (adjust)
12506 *m2_n2 = *m_n;
12507
12508 return true;
12509 }
12510
12511 return false;
12512}
12513
0e8ffe1b 12514static bool
2fa2fe9a 12515intel_pipe_config_compare(struct drm_device *dev,
5cec258b 12516 struct intel_crtc_state *current_config,
cfb23ed6
ML
12517 struct intel_crtc_state *pipe_config,
12518 bool adjust)
0e8ffe1b 12519{
cfb23ed6
ML
12520 bool ret = true;
12521
12522#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12523 do { \
12524 if (!adjust) \
12525 DRM_ERROR(fmt, ##__VA_ARGS__); \
12526 else \
12527 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12528 } while (0)
12529
66e985c0
DV
12530#define PIPE_CONF_CHECK_X(name) \
12531 if (current_config->name != pipe_config->name) { \
cfb23ed6 12532 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
66e985c0
DV
12533 "(expected 0x%08x, found 0x%08x)\n", \
12534 current_config->name, \
12535 pipe_config->name); \
cfb23ed6 12536 ret = false; \
66e985c0
DV
12537 }
12538
08a24034
DV
12539#define PIPE_CONF_CHECK_I(name) \
12540 if (current_config->name != pipe_config->name) { \
cfb23ed6 12541 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
08a24034
DV
12542 "(expected %i, found %i)\n", \
12543 current_config->name, \
12544 pipe_config->name); \
cfb23ed6
ML
12545 ret = false; \
12546 }
12547
8106ddbd
ACO
12548#define PIPE_CONF_CHECK_P(name) \
12549 if (current_config->name != pipe_config->name) { \
12550 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12551 "(expected %p, found %p)\n", \
12552 current_config->name, \
12553 pipe_config->name); \
12554 ret = false; \
12555 }
12556
cfb23ed6
ML
12557#define PIPE_CONF_CHECK_M_N(name) \
12558 if (!intel_compare_link_m_n(&current_config->name, \
12559 &pipe_config->name,\
12560 adjust)) { \
12561 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12562 "(expected tu %i gmch %i/%i link %i/%i, " \
12563 "found tu %i, gmch %i/%i link %i/%i)\n", \
12564 current_config->name.tu, \
12565 current_config->name.gmch_m, \
12566 current_config->name.gmch_n, \
12567 current_config->name.link_m, \
12568 current_config->name.link_n, \
12569 pipe_config->name.tu, \
12570 pipe_config->name.gmch_m, \
12571 pipe_config->name.gmch_n, \
12572 pipe_config->name.link_m, \
12573 pipe_config->name.link_n); \
12574 ret = false; \
12575 }
12576
55c561a7
DV
12577/* This is required for BDW+ where there is only one set of registers for
12578 * switching between high and low RR.
12579 * This macro can be used whenever a comparison has to be made between one
12580 * hw state and multiple sw state variables.
12581 */
cfb23ed6
ML
12582#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12583 if (!intel_compare_link_m_n(&current_config->name, \
12584 &pipe_config->name, adjust) && \
12585 !intel_compare_link_m_n(&current_config->alt_name, \
12586 &pipe_config->name, adjust)) { \
12587 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12588 "(expected tu %i gmch %i/%i link %i/%i, " \
12589 "or tu %i gmch %i/%i link %i/%i, " \
12590 "found tu %i, gmch %i/%i link %i/%i)\n", \
12591 current_config->name.tu, \
12592 current_config->name.gmch_m, \
12593 current_config->name.gmch_n, \
12594 current_config->name.link_m, \
12595 current_config->name.link_n, \
12596 current_config->alt_name.tu, \
12597 current_config->alt_name.gmch_m, \
12598 current_config->alt_name.gmch_n, \
12599 current_config->alt_name.link_m, \
12600 current_config->alt_name.link_n, \
12601 pipe_config->name.tu, \
12602 pipe_config->name.gmch_m, \
12603 pipe_config->name.gmch_n, \
12604 pipe_config->name.link_m, \
12605 pipe_config->name.link_n); \
12606 ret = false; \
88adfff1
DV
12607 }
12608
1bd1bd80
DV
12609#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12610 if ((current_config->name ^ pipe_config->name) & (mask)) { \
cfb23ed6 12611 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
12612 "(expected %i, found %i)\n", \
12613 current_config->name & (mask), \
12614 pipe_config->name & (mask)); \
cfb23ed6 12615 ret = false; \
1bd1bd80
DV
12616 }
12617
5e550656
VS
12618#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12619 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
cfb23ed6 12620 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
5e550656
VS
12621 "(expected %i, found %i)\n", \
12622 current_config->name, \
12623 pipe_config->name); \
cfb23ed6 12624 ret = false; \
5e550656
VS
12625 }
12626
bb760063
DV
12627#define PIPE_CONF_QUIRK(quirk) \
12628 ((current_config->quirks | pipe_config->quirks) & (quirk))
12629
eccb140b
DV
12630 PIPE_CONF_CHECK_I(cpu_transcoder);
12631
08a24034
DV
12632 PIPE_CONF_CHECK_I(has_pch_encoder);
12633 PIPE_CONF_CHECK_I(fdi_lanes);
cfb23ed6 12634 PIPE_CONF_CHECK_M_N(fdi_m_n);
08a24034 12635
eb14cb74 12636 PIPE_CONF_CHECK_I(has_dp_encoder);
90a6b7b0 12637 PIPE_CONF_CHECK_I(lane_count);
b95af8be
VK
12638
12639 if (INTEL_INFO(dev)->gen < 8) {
cfb23ed6
ML
12640 PIPE_CONF_CHECK_M_N(dp_m_n);
12641
cfb23ed6
ML
12642 if (current_config->has_drrs)
12643 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12644 } else
12645 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
eb14cb74 12646
a65347ba
JN
12647 PIPE_CONF_CHECK_I(has_dsi_encoder);
12648
2d112de7
ACO
12649 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12650 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12651 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12652 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12653 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12654 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
1bd1bd80 12655
2d112de7
ACO
12656 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12657 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12658 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12659 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12660 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12661 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
1bd1bd80 12662
c93f54cf 12663 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 12664 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09 12665 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
666a4537 12666 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
b5a9fa09 12667 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 12668 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 12669
9ed109a7
DV
12670 PIPE_CONF_CHECK_I(has_audio);
12671
2d112de7 12672 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
1bd1bd80
DV
12673 DRM_MODE_FLAG_INTERLACE);
12674
bb760063 12675 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
2d112de7 12676 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12677 DRM_MODE_FLAG_PHSYNC);
2d112de7 12678 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12679 DRM_MODE_FLAG_NHSYNC);
2d112de7 12680 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12681 DRM_MODE_FLAG_PVSYNC);
2d112de7 12682 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063
DV
12683 DRM_MODE_FLAG_NVSYNC);
12684 }
045ac3b5 12685
333b8ca8 12686 PIPE_CONF_CHECK_X(gmch_pfit.control);
e2ff2d4a
DV
12687 /* pfit ratios are autocomputed by the hw on gen4+ */
12688 if (INTEL_INFO(dev)->gen < 4)
12689 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
333b8ca8 12690 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
9953599b 12691
bfd16b2a
ML
12692 if (!adjust) {
12693 PIPE_CONF_CHECK_I(pipe_src_w);
12694 PIPE_CONF_CHECK_I(pipe_src_h);
12695
12696 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12697 if (current_config->pch_pfit.enabled) {
12698 PIPE_CONF_CHECK_X(pch_pfit.pos);
12699 PIPE_CONF_CHECK_X(pch_pfit.size);
12700 }
2fa2fe9a 12701
7aefe2b5
ML
12702 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12703 }
a1b2278e 12704
e59150dc
JB
12705 /* BDW+ don't expose a synchronous way to read the state */
12706 if (IS_HASWELL(dev))
12707 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 12708
282740f7
VS
12709 PIPE_CONF_CHECK_I(double_wide);
12710
26804afd
DV
12711 PIPE_CONF_CHECK_X(ddi_pll_sel);
12712
8106ddbd 12713 PIPE_CONF_CHECK_P(shared_dpll);
66e985c0 12714 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 12715 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
12716 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12717 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 12718 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
00490c22 12719 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
3f4cd19f
DL
12720 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12721 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12722 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 12723
42571aef
VS
12724 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12725 PIPE_CONF_CHECK_I(pipe_bpp);
12726
2d112de7 12727 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
a9a7e98a 12728 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 12729
66e985c0 12730#undef PIPE_CONF_CHECK_X
08a24034 12731#undef PIPE_CONF_CHECK_I
8106ddbd 12732#undef PIPE_CONF_CHECK_P
1bd1bd80 12733#undef PIPE_CONF_CHECK_FLAGS
5e550656 12734#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 12735#undef PIPE_CONF_QUIRK
cfb23ed6 12736#undef INTEL_ERR_OR_DBG_KMS
88adfff1 12737
cfb23ed6 12738 return ret;
0e8ffe1b
DV
12739}
12740
e3b247da
VS
12741static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
12742 const struct intel_crtc_state *pipe_config)
12743{
12744 if (pipe_config->has_pch_encoder) {
21a727b3 12745 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
e3b247da
VS
12746 &pipe_config->fdi_m_n);
12747 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
12748
12749 /*
12750 * FDI already provided one idea for the dotclock.
12751 * Yell if the encoder disagrees.
12752 */
12753 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
12754 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
12755 fdi_dotclock, dotclock);
12756 }
12757}
12758
08db6652
DL
12759static void check_wm_state(struct drm_device *dev)
12760{
12761 struct drm_i915_private *dev_priv = dev->dev_private;
12762 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12763 struct intel_crtc *intel_crtc;
12764 int plane;
12765
12766 if (INTEL_INFO(dev)->gen < 9)
12767 return;
12768
12769 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12770 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12771
12772 for_each_intel_crtc(dev, intel_crtc) {
12773 struct skl_ddb_entry *hw_entry, *sw_entry;
12774 const enum pipe pipe = intel_crtc->pipe;
12775
12776 if (!intel_crtc->active)
12777 continue;
12778
12779 /* planes */
dd740780 12780 for_each_plane(dev_priv, pipe, plane) {
08db6652
DL
12781 hw_entry = &hw_ddb.plane[pipe][plane];
12782 sw_entry = &sw_ddb->plane[pipe][plane];
12783
12784 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12785 continue;
12786
12787 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12788 "(expected (%u,%u), found (%u,%u))\n",
12789 pipe_name(pipe), plane + 1,
12790 sw_entry->start, sw_entry->end,
12791 hw_entry->start, hw_entry->end);
12792 }
12793
12794 /* cursor */
4969d33e
MR
12795 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12796 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
08db6652
DL
12797
12798 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12799 continue;
12800
12801 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12802 "(expected (%u,%u), found (%u,%u))\n",
12803 pipe_name(pipe),
12804 sw_entry->start, sw_entry->end,
12805 hw_entry->start, hw_entry->end);
12806 }
12807}
12808
91d1b4bd 12809static void
35dd3c64
ML
12810check_connector_state(struct drm_device *dev,
12811 struct drm_atomic_state *old_state)
8af6cf88 12812{
35dd3c64
ML
12813 struct drm_connector_state *old_conn_state;
12814 struct drm_connector *connector;
12815 int i;
8af6cf88 12816
35dd3c64
ML
12817 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12818 struct drm_encoder *encoder = connector->encoder;
12819 struct drm_connector_state *state = connector->state;
ad3c558f 12820
8af6cf88
DV
12821 /* This also checks the encoder/connector hw state with the
12822 * ->get_hw_state callbacks. */
35dd3c64 12823 intel_connector_check_state(to_intel_connector(connector));
8af6cf88 12824
ad3c558f 12825 I915_STATE_WARN(state->best_encoder != encoder,
35dd3c64 12826 "connector's atomic encoder doesn't match legacy encoder\n");
8af6cf88 12827 }
91d1b4bd
DV
12828}
12829
12830static void
12831check_encoder_state(struct drm_device *dev)
12832{
12833 struct intel_encoder *encoder;
12834 struct intel_connector *connector;
8af6cf88 12835
b2784e15 12836 for_each_intel_encoder(dev, encoder) {
8af6cf88 12837 bool enabled = false;
4d20cd86 12838 enum pipe pipe;
8af6cf88
DV
12839
12840 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12841 encoder->base.base.id,
8e329a03 12842 encoder->base.name);
8af6cf88 12843
3a3371ff 12844 for_each_intel_connector(dev, connector) {
4d20cd86 12845 if (connector->base.state->best_encoder != &encoder->base)
8af6cf88
DV
12846 continue;
12847 enabled = true;
ad3c558f
ML
12848
12849 I915_STATE_WARN(connector->base.state->crtc !=
12850 encoder->base.crtc,
12851 "connector's crtc doesn't match encoder crtc\n");
8af6cf88 12852 }
0e32b39c 12853
e2c719b7 12854 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
12855 "encoder's enabled state mismatch "
12856 "(expected %i, found %i)\n",
12857 !!encoder->base.crtc, enabled);
7c60d198
ML
12858
12859 if (!encoder->base.crtc) {
4d20cd86 12860 bool active;
7c60d198 12861
4d20cd86
ML
12862 active = encoder->get_hw_state(encoder, &pipe);
12863 I915_STATE_WARN(active,
12864 "encoder detached but still enabled on pipe %c.\n",
12865 pipe_name(pipe));
7c60d198 12866 }
8af6cf88 12867 }
91d1b4bd
DV
12868}
12869
12870static void
4d20cd86 12871check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
91d1b4bd 12872{
fbee40df 12873 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd 12874 struct intel_encoder *encoder;
4d20cd86
ML
12875 struct drm_crtc_state *old_crtc_state;
12876 struct drm_crtc *crtc;
12877 int i;
8af6cf88 12878
4d20cd86
ML
12879 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12880 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12881 struct intel_crtc_state *pipe_config, *sw_config;
7b89b8de 12882 bool active;
8af6cf88 12883
bfd16b2a
ML
12884 if (!needs_modeset(crtc->state) &&
12885 !to_intel_crtc_state(crtc->state)->update_pipe)
4d20cd86 12886 continue;
045ac3b5 12887
4d20cd86
ML
12888 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12889 pipe_config = to_intel_crtc_state(old_crtc_state);
12890 memset(pipe_config, 0, sizeof(*pipe_config));
12891 pipe_config->base.crtc = crtc;
12892 pipe_config->base.state = old_state;
8af6cf88 12893
4d20cd86
ML
12894 DRM_DEBUG_KMS("[CRTC:%d]\n",
12895 crtc->base.id);
8af6cf88 12896
4d20cd86
ML
12897 active = dev_priv->display.get_pipe_config(intel_crtc,
12898 pipe_config);
d62cf62a 12899
b6b5d049 12900 /* hw state is inconsistent with the pipe quirk */
4d20cd86
ML
12901 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12902 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12903 active = crtc->state->active;
6c49f241 12904
4d20cd86 12905 I915_STATE_WARN(crtc->state->active != active,
0e8ffe1b 12906 "crtc active state doesn't match with hw state "
4d20cd86 12907 "(expected %i, found %i)\n", crtc->state->active, active);
0e8ffe1b 12908
4d20cd86 12909 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
53d9f4e9 12910 "transitional active state does not match atomic hw state "
4d20cd86
ML
12911 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12912
12913 for_each_encoder_on_crtc(dev, crtc, encoder) {
12914 enum pipe pipe;
12915
12916 active = encoder->get_hw_state(encoder, &pipe);
12917 I915_STATE_WARN(active != crtc->state->active,
12918 "[ENCODER:%i] active %i with crtc active %i\n",
12919 encoder->base.base.id, active, crtc->state->active);
12920
12921 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12922 "Encoder connected to wrong pipe %c\n",
12923 pipe_name(pipe));
12924
12925 if (active)
12926 encoder->get_config(encoder, pipe_config);
12927 }
53d9f4e9 12928
4d20cd86 12929 if (!crtc->state->active)
cfb23ed6
ML
12930 continue;
12931
e3b247da
VS
12932 intel_pipe_config_sanity_check(dev_priv, pipe_config);
12933
4d20cd86
ML
12934 sw_config = to_intel_crtc_state(crtc->state);
12935 if (!intel_pipe_config_compare(dev, sw_config,
12936 pipe_config, false)) {
e2c719b7 12937 I915_STATE_WARN(1, "pipe state doesn't match!\n");
4d20cd86 12938 intel_dump_pipe_config(intel_crtc, pipe_config,
c0b03411 12939 "[hw state]");
4d20cd86 12940 intel_dump_pipe_config(intel_crtc, sw_config,
c0b03411
DV
12941 "[sw state]");
12942 }
8af6cf88
DV
12943 }
12944}
12945
91d1b4bd
DV
12946static void
12947check_shared_dpll_state(struct drm_device *dev)
12948{
fbee40df 12949 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
12950 struct intel_crtc *crtc;
12951 struct intel_dpll_hw_state dpll_hw_state;
12952 int i;
5358901f
DV
12953
12954 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8106ddbd
ACO
12955 struct intel_shared_dpll *pll =
12956 intel_get_shared_dpll_by_id(dev_priv, i);
2dd66ebd 12957 unsigned enabled_crtcs = 0, active_crtcs = 0;
5358901f
DV
12958 bool active;
12959
12960 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12961
12962 DRM_DEBUG_KMS("%s\n", pll->name);
12963
2edd6443 12964 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
5358901f 12965
2dd66ebd
ML
12966 I915_STATE_WARN(pll->active_mask & ~pll->config.crtc_mask,
12967 "more active pll users than references: %x vs %x\n",
12968 pll->active_mask, pll->config.crtc_mask);
9d16da65
ACO
12969
12970 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
2dd66ebd
ML
12971 I915_STATE_WARN(!pll->on && pll->active_mask,
12972 "pll in active use but not on in sw tracking\n");
12973 I915_STATE_WARN(pll->on && !pll->active_mask,
12974 "pll is on but not used by any active crtc\n");
9d16da65
ACO
12975 I915_STATE_WARN(pll->on != active,
12976 "pll on state mismatch (expected %i, found %i)\n",
12977 pll->on, active);
12978 }
5358901f 12979
d3fcc808 12980 for_each_intel_crtc(dev, crtc) {
8106ddbd 12981 if (crtc->base.state->enable && crtc->config->shared_dpll == pll)
2dd66ebd
ML
12982 enabled_crtcs |= 1 << drm_crtc_index(&crtc->base);
12983 if (crtc->base.state->active && crtc->config->shared_dpll == pll)
12984 active_crtcs |= 1 << drm_crtc_index(&crtc->base);
5358901f 12985 }
2dd66ebd
ML
12986
12987 I915_STATE_WARN(pll->active_mask != active_crtcs,
12988 "pll active crtcs mismatch (expected %x, found %x)\n",
12989 pll->active_mask, active_crtcs);
12990 I915_STATE_WARN(pll->config.crtc_mask != enabled_crtcs,
12991 "pll enabled crtcs mismatch (expected %x, found %x)\n",
12992 pll->config.crtc_mask, enabled_crtcs);
66e985c0 12993
e2c719b7 12994 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
66e985c0
DV
12995 sizeof(dpll_hw_state)),
12996 "pll hw state mismatch\n");
5358901f 12997 }
8af6cf88
DV
12998}
12999
ee165b1a
ML
13000static void
13001intel_modeset_check_state(struct drm_device *dev,
13002 struct drm_atomic_state *old_state)
91d1b4bd 13003{
08db6652 13004 check_wm_state(dev);
35dd3c64 13005 check_connector_state(dev, old_state);
91d1b4bd 13006 check_encoder_state(dev);
4d20cd86 13007 check_crtc_state(dev, old_state);
91d1b4bd
DV
13008 check_shared_dpll_state(dev);
13009}
13010
80715b2f
VS
13011static void update_scanline_offset(struct intel_crtc *crtc)
13012{
13013 struct drm_device *dev = crtc->base.dev;
13014
13015 /*
13016 * The scanline counter increments at the leading edge of hsync.
13017 *
13018 * On most platforms it starts counting from vtotal-1 on the
13019 * first active line. That means the scanline counter value is
13020 * always one less than what we would expect. Ie. just after
13021 * start of vblank, which also occurs at start of hsync (on the
13022 * last active line), the scanline counter will read vblank_start-1.
13023 *
13024 * On gen2 the scanline counter starts counting from 1 instead
13025 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13026 * to keep the value positive), instead of adding one.
13027 *
13028 * On HSW+ the behaviour of the scanline counter depends on the output
13029 * type. For DP ports it behaves like most other platforms, but on HDMI
13030 * there's an extra 1 line difference. So we need to add two instead of
13031 * one to the value.
13032 */
13033 if (IS_GEN2(dev)) {
124abe07 13034 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
80715b2f
VS
13035 int vtotal;
13036
124abe07
VS
13037 vtotal = adjusted_mode->crtc_vtotal;
13038 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
80715b2f
VS
13039 vtotal /= 2;
13040
13041 crtc->scanline_offset = vtotal - 1;
13042 } else if (HAS_DDI(dev) &&
409ee761 13043 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
13044 crtc->scanline_offset = 2;
13045 } else
13046 crtc->scanline_offset = 1;
13047}
13048
ad421372 13049static void intel_modeset_clear_plls(struct drm_atomic_state *state)
ed6739ef 13050{
225da59b 13051 struct drm_device *dev = state->dev;
ed6739ef 13052 struct drm_i915_private *dev_priv = to_i915(dev);
ad421372 13053 struct intel_shared_dpll_config *shared_dpll = NULL;
0a9ab303
ACO
13054 struct drm_crtc *crtc;
13055 struct drm_crtc_state *crtc_state;
0a9ab303 13056 int i;
ed6739ef
ACO
13057
13058 if (!dev_priv->display.crtc_compute_clock)
ad421372 13059 return;
ed6739ef 13060
0a9ab303 13061 for_each_crtc_in_state(state, crtc, crtc_state, i) {
fb1a38a9 13062 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8106ddbd
ACO
13063 struct intel_shared_dpll *old_dpll =
13064 to_intel_crtc_state(crtc->state)->shared_dpll;
0a9ab303 13065
fb1a38a9 13066 if (!needs_modeset(crtc_state))
225da59b
ACO
13067 continue;
13068
8106ddbd 13069 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
fb1a38a9 13070
8106ddbd 13071 if (!old_dpll)
fb1a38a9 13072 continue;
0a9ab303 13073
ad421372
ML
13074 if (!shared_dpll)
13075 shared_dpll = intel_atomic_get_shared_dpll_state(state);
ed6739ef 13076
8106ddbd 13077 intel_shared_dpll_config_put(shared_dpll, old_dpll, intel_crtc);
ad421372 13078 }
ed6739ef
ACO
13079}
13080
99d736a2
ML
13081/*
13082 * This implements the workaround described in the "notes" section of the mode
13083 * set sequence documentation. When going from no pipes or single pipe to
13084 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13085 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13086 */
13087static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13088{
13089 struct drm_crtc_state *crtc_state;
13090 struct intel_crtc *intel_crtc;
13091 struct drm_crtc *crtc;
13092 struct intel_crtc_state *first_crtc_state = NULL;
13093 struct intel_crtc_state *other_crtc_state = NULL;
13094 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13095 int i;
13096
13097 /* look at all crtc's that are going to be enabled in during modeset */
13098 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13099 intel_crtc = to_intel_crtc(crtc);
13100
13101 if (!crtc_state->active || !needs_modeset(crtc_state))
13102 continue;
13103
13104 if (first_crtc_state) {
13105 other_crtc_state = to_intel_crtc_state(crtc_state);
13106 break;
13107 } else {
13108 first_crtc_state = to_intel_crtc_state(crtc_state);
13109 first_pipe = intel_crtc->pipe;
13110 }
13111 }
13112
13113 /* No workaround needed? */
13114 if (!first_crtc_state)
13115 return 0;
13116
13117 /* w/a possibly needed, check how many crtc's are already enabled. */
13118 for_each_intel_crtc(state->dev, intel_crtc) {
13119 struct intel_crtc_state *pipe_config;
13120
13121 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13122 if (IS_ERR(pipe_config))
13123 return PTR_ERR(pipe_config);
13124
13125 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13126
13127 if (!pipe_config->base.active ||
13128 needs_modeset(&pipe_config->base))
13129 continue;
13130
13131 /* 2 or more enabled crtcs means no need for w/a */
13132 if (enabled_pipe != INVALID_PIPE)
13133 return 0;
13134
13135 enabled_pipe = intel_crtc->pipe;
13136 }
13137
13138 if (enabled_pipe != INVALID_PIPE)
13139 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13140 else if (other_crtc_state)
13141 other_crtc_state->hsw_workaround_pipe = first_pipe;
13142
13143 return 0;
13144}
13145
27c329ed
ML
13146static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13147{
13148 struct drm_crtc *crtc;
13149 struct drm_crtc_state *crtc_state;
13150 int ret = 0;
13151
13152 /* add all active pipes to the state */
13153 for_each_crtc(state->dev, crtc) {
13154 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13155 if (IS_ERR(crtc_state))
13156 return PTR_ERR(crtc_state);
13157
13158 if (!crtc_state->active || needs_modeset(crtc_state))
13159 continue;
13160
13161 crtc_state->mode_changed = true;
13162
13163 ret = drm_atomic_add_affected_connectors(state, crtc);
13164 if (ret)
13165 break;
13166
13167 ret = drm_atomic_add_affected_planes(state, crtc);
13168 if (ret)
13169 break;
13170 }
13171
13172 return ret;
13173}
13174
c347a676 13175static int intel_modeset_checks(struct drm_atomic_state *state)
054518dd 13176{
565602d7
ML
13177 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13178 struct drm_i915_private *dev_priv = state->dev->dev_private;
13179 struct drm_crtc *crtc;
13180 struct drm_crtc_state *crtc_state;
13181 int ret = 0, i;
054518dd 13182
b359283a
ML
13183 if (!check_digital_port_conflicts(state)) {
13184 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13185 return -EINVAL;
13186 }
13187
565602d7
ML
13188 intel_state->modeset = true;
13189 intel_state->active_crtcs = dev_priv->active_crtcs;
13190
13191 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13192 if (crtc_state->active)
13193 intel_state->active_crtcs |= 1 << i;
13194 else
13195 intel_state->active_crtcs &= ~(1 << i);
13196 }
13197
054518dd
ACO
13198 /*
13199 * See if the config requires any additional preparation, e.g.
13200 * to adjust global state with pipes off. We need to do this
13201 * here so we can get the modeset_pipe updated config for the new
13202 * mode set on this crtc. For other crtcs we need to use the
13203 * adjusted_mode bits in the crtc directly.
13204 */
27c329ed 13205 if (dev_priv->display.modeset_calc_cdclk) {
27c329ed
ML
13206 ret = dev_priv->display.modeset_calc_cdclk(state);
13207
1a617b77 13208 if (!ret && intel_state->dev_cdclk != dev_priv->cdclk_freq)
27c329ed
ML
13209 ret = intel_modeset_all_pipes(state);
13210
13211 if (ret < 0)
054518dd 13212 return ret;
e8788cbc
ML
13213
13214 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
13215 intel_state->cdclk, intel_state->dev_cdclk);
27c329ed 13216 } else
1a617b77 13217 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
054518dd 13218
ad421372 13219 intel_modeset_clear_plls(state);
054518dd 13220
565602d7 13221 if (IS_HASWELL(dev_priv))
ad421372 13222 return haswell_mode_set_planes_workaround(state);
99d736a2 13223
ad421372 13224 return 0;
c347a676
ACO
13225}
13226
aa363136
MR
13227/*
13228 * Handle calculation of various watermark data at the end of the atomic check
13229 * phase. The code here should be run after the per-crtc and per-plane 'check'
13230 * handlers to ensure that all derived state has been updated.
13231 */
13232static void calc_watermark_data(struct drm_atomic_state *state)
13233{
13234 struct drm_device *dev = state->dev;
13235 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13236 struct drm_crtc *crtc;
13237 struct drm_crtc_state *cstate;
13238 struct drm_plane *plane;
13239 struct drm_plane_state *pstate;
13240
13241 /*
13242 * Calculate watermark configuration details now that derived
13243 * plane/crtc state is all properly updated.
13244 */
13245 drm_for_each_crtc(crtc, dev) {
13246 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13247 crtc->state;
13248
13249 if (cstate->active)
13250 intel_state->wm_config.num_pipes_active++;
13251 }
13252 drm_for_each_legacy_plane(plane, dev) {
13253 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13254 plane->state;
13255
13256 if (!to_intel_plane_state(pstate)->visible)
13257 continue;
13258
13259 intel_state->wm_config.sprites_enabled = true;
13260 if (pstate->crtc_w != pstate->src_w >> 16 ||
13261 pstate->crtc_h != pstate->src_h >> 16)
13262 intel_state->wm_config.sprites_scaled = true;
13263 }
13264}
13265
74c090b1
ML
13266/**
13267 * intel_atomic_check - validate state object
13268 * @dev: drm device
13269 * @state: state to validate
13270 */
13271static int intel_atomic_check(struct drm_device *dev,
13272 struct drm_atomic_state *state)
c347a676 13273{
dd8b3bdb 13274 struct drm_i915_private *dev_priv = to_i915(dev);
aa363136 13275 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
c347a676
ACO
13276 struct drm_crtc *crtc;
13277 struct drm_crtc_state *crtc_state;
13278 int ret, i;
61333b60 13279 bool any_ms = false;
c347a676 13280
74c090b1 13281 ret = drm_atomic_helper_check_modeset(dev, state);
054518dd
ACO
13282 if (ret)
13283 return ret;
13284
c347a676 13285 for_each_crtc_in_state(state, crtc, crtc_state, i) {
cfb23ed6
ML
13286 struct intel_crtc_state *pipe_config =
13287 to_intel_crtc_state(crtc_state);
1ed51de9
DV
13288
13289 /* Catch I915_MODE_FLAG_INHERITED */
13290 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13291 crtc_state->mode_changed = true;
cfb23ed6 13292
61333b60
ML
13293 if (!crtc_state->enable) {
13294 if (needs_modeset(crtc_state))
13295 any_ms = true;
c347a676 13296 continue;
61333b60 13297 }
c347a676 13298
26495481 13299 if (!needs_modeset(crtc_state))
cfb23ed6
ML
13300 continue;
13301
26495481
DV
13302 /* FIXME: For only active_changed we shouldn't need to do any
13303 * state recomputation at all. */
13304
1ed51de9
DV
13305 ret = drm_atomic_add_affected_connectors(state, crtc);
13306 if (ret)
13307 return ret;
b359283a 13308
cfb23ed6 13309 ret = intel_modeset_pipe_config(crtc, pipe_config);
c347a676
ACO
13310 if (ret)
13311 return ret;
13312
73831236 13313 if (i915.fastboot &&
dd8b3bdb 13314 intel_pipe_config_compare(dev,
cfb23ed6 13315 to_intel_crtc_state(crtc->state),
1ed51de9 13316 pipe_config, true)) {
26495481 13317 crtc_state->mode_changed = false;
bfd16b2a 13318 to_intel_crtc_state(crtc_state)->update_pipe = true;
26495481
DV
13319 }
13320
13321 if (needs_modeset(crtc_state)) {
13322 any_ms = true;
cfb23ed6
ML
13323
13324 ret = drm_atomic_add_affected_planes(state, crtc);
13325 if (ret)
13326 return ret;
13327 }
61333b60 13328
26495481
DV
13329 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13330 needs_modeset(crtc_state) ?
13331 "[modeset]" : "[fastset]");
c347a676
ACO
13332 }
13333
61333b60
ML
13334 if (any_ms) {
13335 ret = intel_modeset_checks(state);
13336
13337 if (ret)
13338 return ret;
27c329ed 13339 } else
dd8b3bdb 13340 intel_state->cdclk = dev_priv->cdclk_freq;
76305b1a 13341
dd8b3bdb 13342 ret = drm_atomic_helper_check_planes(dev, state);
aa363136
MR
13343 if (ret)
13344 return ret;
13345
f51be2e0 13346 intel_fbc_choose_crtc(dev_priv, state);
aa363136
MR
13347 calc_watermark_data(state);
13348
13349 return 0;
054518dd
ACO
13350}
13351
5008e874
ML
13352static int intel_atomic_prepare_commit(struct drm_device *dev,
13353 struct drm_atomic_state *state,
13354 bool async)
13355{
7580d774
ML
13356 struct drm_i915_private *dev_priv = dev->dev_private;
13357 struct drm_plane_state *plane_state;
5008e874 13358 struct drm_crtc_state *crtc_state;
7580d774 13359 struct drm_plane *plane;
5008e874
ML
13360 struct drm_crtc *crtc;
13361 int i, ret;
13362
13363 if (async) {
13364 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13365 return -EINVAL;
13366 }
13367
13368 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13369 ret = intel_crtc_wait_for_pending_flips(crtc);
13370 if (ret)
13371 return ret;
7580d774
ML
13372
13373 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13374 flush_workqueue(dev_priv->wq);
5008e874
ML
13375 }
13376
f935675f
ML
13377 ret = mutex_lock_interruptible(&dev->struct_mutex);
13378 if (ret)
13379 return ret;
13380
5008e874 13381 ret = drm_atomic_helper_prepare_planes(dev, state);
7580d774
ML
13382 if (!ret && !async && !i915_reset_in_progress(&dev_priv->gpu_error)) {
13383 u32 reset_counter;
13384
13385 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
13386 mutex_unlock(&dev->struct_mutex);
13387
13388 for_each_plane_in_state(state, plane, plane_state, i) {
13389 struct intel_plane_state *intel_plane_state =
13390 to_intel_plane_state(plane_state);
13391
13392 if (!intel_plane_state->wait_req)
13393 continue;
13394
13395 ret = __i915_wait_request(intel_plane_state->wait_req,
13396 reset_counter, true,
13397 NULL, NULL);
13398
13399 /* Swallow -EIO errors to allow updates during hw lockup. */
13400 if (ret == -EIO)
13401 ret = 0;
13402
13403 if (ret)
13404 break;
13405 }
13406
13407 if (!ret)
13408 return 0;
13409
13410 mutex_lock(&dev->struct_mutex);
13411 drm_atomic_helper_cleanup_planes(dev, state);
13412 }
5008e874 13413
f935675f 13414 mutex_unlock(&dev->struct_mutex);
5008e874
ML
13415 return ret;
13416}
13417
e8861675
ML
13418static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
13419 struct drm_i915_private *dev_priv,
13420 unsigned crtc_mask)
13421{
13422 unsigned last_vblank_count[I915_MAX_PIPES];
13423 enum pipe pipe;
13424 int ret;
13425
13426 if (!crtc_mask)
13427 return;
13428
13429 for_each_pipe(dev_priv, pipe) {
13430 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13431
13432 if (!((1 << pipe) & crtc_mask))
13433 continue;
13434
13435 ret = drm_crtc_vblank_get(crtc);
13436 if (WARN_ON(ret != 0)) {
13437 crtc_mask &= ~(1 << pipe);
13438 continue;
13439 }
13440
13441 last_vblank_count[pipe] = drm_crtc_vblank_count(crtc);
13442 }
13443
13444 for_each_pipe(dev_priv, pipe) {
13445 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13446 long lret;
13447
13448 if (!((1 << pipe) & crtc_mask))
13449 continue;
13450
13451 lret = wait_event_timeout(dev->vblank[pipe].queue,
13452 last_vblank_count[pipe] !=
13453 drm_crtc_vblank_count(crtc),
13454 msecs_to_jiffies(50));
13455
13456 WARN_ON(!lret);
13457
13458 drm_crtc_vblank_put(crtc);
13459 }
13460}
13461
13462static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
13463{
13464 /* fb updated, need to unpin old fb */
13465 if (crtc_state->fb_changed)
13466 return true;
13467
13468 /* wm changes, need vblank before final wm's */
caed361d 13469 if (crtc_state->update_wm_post)
e8861675
ML
13470 return true;
13471
13472 /*
13473 * cxsr is re-enabled after vblank.
caed361d 13474 * This is already handled by crtc_state->update_wm_post,
e8861675
ML
13475 * but added for clarity.
13476 */
13477 if (crtc_state->disable_cxsr)
13478 return true;
13479
13480 return false;
13481}
13482
74c090b1
ML
13483/**
13484 * intel_atomic_commit - commit validated state object
13485 * @dev: DRM device
13486 * @state: the top-level driver state object
13487 * @async: asynchronous commit
13488 *
13489 * This function commits a top-level state object that has been validated
13490 * with drm_atomic_helper_check().
13491 *
13492 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13493 * we can only handle plane-related operations and do not yet support
13494 * asynchronous commit.
13495 *
13496 * RETURNS
13497 * Zero for success or -errno.
13498 */
13499static int intel_atomic_commit(struct drm_device *dev,
13500 struct drm_atomic_state *state,
13501 bool async)
a6778b3c 13502{
565602d7 13503 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fbee40df 13504 struct drm_i915_private *dev_priv = dev->dev_private;
29ceb0e6 13505 struct drm_crtc_state *old_crtc_state;
7580d774 13506 struct drm_crtc *crtc;
ed4a6a7c 13507 struct intel_crtc_state *intel_cstate;
565602d7
ML
13508 int ret = 0, i;
13509 bool hw_check = intel_state->modeset;
33c8df89 13510 unsigned long put_domains[I915_MAX_PIPES] = {};
e8861675 13511 unsigned crtc_vblank_mask = 0;
a6778b3c 13512
5008e874 13513 ret = intel_atomic_prepare_commit(dev, state, async);
7580d774
ML
13514 if (ret) {
13515 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
d4afb8cc 13516 return ret;
7580d774 13517 }
d4afb8cc 13518
1c5e19f8 13519 drm_atomic_helper_swap_state(dev, state);
a1475e77
ML
13520 dev_priv->wm.config = intel_state->wm_config;
13521 intel_shared_dpll_commit(state);
1c5e19f8 13522
565602d7
ML
13523 if (intel_state->modeset) {
13524 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13525 sizeof(intel_state->min_pixclk));
13526 dev_priv->active_crtcs = intel_state->active_crtcs;
1a617b77 13527 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
33c8df89
ML
13528
13529 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
565602d7
ML
13530 }
13531
29ceb0e6 13532 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
a539205a
ML
13533 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13534
33c8df89
ML
13535 if (needs_modeset(crtc->state) ||
13536 to_intel_crtc_state(crtc->state)->update_pipe) {
13537 hw_check = true;
13538
13539 put_domains[to_intel_crtc(crtc)->pipe] =
13540 modeset_get_crtc_power_domains(crtc,
13541 to_intel_crtc_state(crtc->state));
13542 }
13543
61333b60
ML
13544 if (!needs_modeset(crtc->state))
13545 continue;
13546
29ceb0e6 13547 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
460da916 13548
29ceb0e6
VS
13549 if (old_crtc_state->active) {
13550 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
a539205a 13551 dev_priv->display.crtc_disable(crtc);
eddfcbcd 13552 intel_crtc->active = false;
58f9c0bc 13553 intel_fbc_disable(intel_crtc);
eddfcbcd 13554 intel_disable_shared_dpll(intel_crtc);
9bbc8258
VS
13555
13556 /*
13557 * Underruns don't always raise
13558 * interrupts, so check manually.
13559 */
13560 intel_check_cpu_fifo_underruns(dev_priv);
13561 intel_check_pch_fifo_underruns(dev_priv);
b9001114
ML
13562
13563 if (!crtc->state->active)
13564 intel_update_watermarks(crtc);
a539205a 13565 }
b8cecdf5 13566 }
7758a113 13567
ea9d758d
DV
13568 /* Only after disabling all output pipelines that will be changed can we
13569 * update the the output configuration. */
4740b0f2 13570 intel_modeset_update_crtc_state(state);
f6e5b160 13571
565602d7 13572 if (intel_state->modeset) {
4740b0f2 13573 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
33c8df89
ML
13574
13575 if (dev_priv->display.modeset_commit_cdclk &&
13576 intel_state->dev_cdclk != dev_priv->cdclk_freq)
13577 dev_priv->display.modeset_commit_cdclk(state);
4740b0f2 13578 }
47fab737 13579
a6778b3c 13580 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
29ceb0e6 13581 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
f6ac4b2a
ML
13582 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13583 bool modeset = needs_modeset(crtc->state);
e8861675
ML
13584 struct intel_crtc_state *pipe_config =
13585 to_intel_crtc_state(crtc->state);
13586 bool update_pipe = !modeset && pipe_config->update_pipe;
9f836f90 13587
f6ac4b2a 13588 if (modeset && crtc->state->active) {
a539205a
ML
13589 update_scanline_offset(to_intel_crtc(crtc));
13590 dev_priv->display.crtc_enable(crtc);
13591 }
80715b2f 13592
f6ac4b2a 13593 if (!modeset)
29ceb0e6 13594 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
f6ac4b2a 13595
31ae71fc
ML
13596 if (crtc->state->active &&
13597 drm_atomic_get_existing_plane_state(state, crtc->primary))
49227c4a
PZ
13598 intel_fbc_enable(intel_crtc);
13599
6173ee28
ML
13600 if (crtc->state->active &&
13601 (crtc->state->planes_changed || update_pipe))
29ceb0e6 13602 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
bfd16b2a 13603
e8861675
ML
13604 if (pipe_config->base.active && needs_vblank_wait(pipe_config))
13605 crtc_vblank_mask |= 1 << i;
80715b2f 13606 }
a6778b3c 13607
a6778b3c 13608 /* FIXME: add subpixel order */
83a57153 13609
e8861675
ML
13610 if (!state->legacy_cursor_update)
13611 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
f935675f 13612
ed4a6a7c
MR
13613 /*
13614 * Now that the vblank has passed, we can go ahead and program the
13615 * optimal watermarks on platforms that need two-step watermark
13616 * programming.
13617 *
13618 * TODO: Move this (and other cleanup) to an async worker eventually.
13619 */
29ceb0e6 13620 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
ed4a6a7c
MR
13621 intel_cstate = to_intel_crtc_state(crtc->state);
13622
13623 if (dev_priv->display.optimize_watermarks)
13624 dev_priv->display.optimize_watermarks(intel_cstate);
13625 }
13626
177246a8
MR
13627 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
13628 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
13629
13630 if (put_domains[i])
13631 modeset_put_power_domains(dev_priv, put_domains[i]);
13632 }
13633
13634 if (intel_state->modeset)
13635 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
13636
f935675f 13637 mutex_lock(&dev->struct_mutex);
d4afb8cc 13638 drm_atomic_helper_cleanup_planes(dev, state);
f935675f 13639 mutex_unlock(&dev->struct_mutex);
2bfb4627 13640
565602d7 13641 if (hw_check)
ee165b1a
ML
13642 intel_modeset_check_state(dev, state);
13643
13644 drm_atomic_state_free(state);
f30da187 13645
75714940
MK
13646 /* As one of the primary mmio accessors, KMS has a high likelihood
13647 * of triggering bugs in unclaimed access. After we finish
13648 * modesetting, see if an error has been flagged, and if so
13649 * enable debugging for the next modeset - and hope we catch
13650 * the culprit.
13651 *
13652 * XXX note that we assume display power is on at this point.
13653 * This might hold true now but we need to add pm helper to check
13654 * unclaimed only when the hardware is on, as atomic commits
13655 * can happen also when the device is completely off.
13656 */
13657 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
13658
74c090b1 13659 return 0;
7f27126e
JB
13660}
13661
c0c36b94
CW
13662void intel_crtc_restore_mode(struct drm_crtc *crtc)
13663{
83a57153
ACO
13664 struct drm_device *dev = crtc->dev;
13665 struct drm_atomic_state *state;
e694eb02 13666 struct drm_crtc_state *crtc_state;
2bfb4627 13667 int ret;
83a57153
ACO
13668
13669 state = drm_atomic_state_alloc(dev);
13670 if (!state) {
e694eb02 13671 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
83a57153
ACO
13672 crtc->base.id);
13673 return;
13674 }
13675
e694eb02 13676 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
83a57153 13677
e694eb02
ML
13678retry:
13679 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13680 ret = PTR_ERR_OR_ZERO(crtc_state);
13681 if (!ret) {
13682 if (!crtc_state->active)
13683 goto out;
83a57153 13684
e694eb02 13685 crtc_state->mode_changed = true;
74c090b1 13686 ret = drm_atomic_commit(state);
83a57153
ACO
13687 }
13688
e694eb02
ML
13689 if (ret == -EDEADLK) {
13690 drm_atomic_state_clear(state);
13691 drm_modeset_backoff(state->acquire_ctx);
13692 goto retry;
4ed9fb37 13693 }
4be07317 13694
2bfb4627 13695 if (ret)
e694eb02 13696out:
2bfb4627 13697 drm_atomic_state_free(state);
c0c36b94
CW
13698}
13699
25c5b266
DV
13700#undef for_each_intel_crtc_masked
13701
f6e5b160 13702static const struct drm_crtc_funcs intel_crtc_funcs = {
82cf435b 13703 .gamma_set = drm_atomic_helper_legacy_gamma_set,
74c090b1 13704 .set_config = drm_atomic_helper_set_config,
82cf435b 13705 .set_property = drm_atomic_helper_crtc_set_property,
f6e5b160
CW
13706 .destroy = intel_crtc_destroy,
13707 .page_flip = intel_crtc_page_flip,
1356837e
MR
13708 .atomic_duplicate_state = intel_crtc_duplicate_state,
13709 .atomic_destroy_state = intel_crtc_destroy_state,
f6e5b160
CW
13710};
13711
6beb8c23
MR
13712/**
13713 * intel_prepare_plane_fb - Prepare fb for usage on plane
13714 * @plane: drm plane to prepare for
13715 * @fb: framebuffer to prepare for presentation
13716 *
13717 * Prepares a framebuffer for usage on a display plane. Generally this
13718 * involves pinning the underlying object and updating the frontbuffer tracking
13719 * bits. Some older platforms need special physical address handling for
13720 * cursor planes.
13721 *
f935675f
ML
13722 * Must be called with struct_mutex held.
13723 *
6beb8c23
MR
13724 * Returns 0 on success, negative error code on failure.
13725 */
13726int
13727intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee 13728 const struct drm_plane_state *new_state)
465c120c
MR
13729{
13730 struct drm_device *dev = plane->dev;
844f9111 13731 struct drm_framebuffer *fb = new_state->fb;
6beb8c23 13732 struct intel_plane *intel_plane = to_intel_plane(plane);
6beb8c23 13733 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
1ee49399 13734 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
6beb8c23 13735 int ret = 0;
465c120c 13736
1ee49399 13737 if (!obj && !old_obj)
465c120c
MR
13738 return 0;
13739
5008e874
ML
13740 if (old_obj) {
13741 struct drm_crtc_state *crtc_state =
13742 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13743
13744 /* Big Hammer, we also need to ensure that any pending
13745 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13746 * current scanout is retired before unpinning the old
13747 * framebuffer. Note that we rely on userspace rendering
13748 * into the buffer attached to the pipe they are waiting
13749 * on. If not, userspace generates a GPU hang with IPEHR
13750 * point to the MI_WAIT_FOR_EVENT.
13751 *
13752 * This should only fail upon a hung GPU, in which case we
13753 * can safely continue.
13754 */
13755 if (needs_modeset(crtc_state))
13756 ret = i915_gem_object_wait_rendering(old_obj, true);
13757
13758 /* Swallow -EIO errors to allow updates during hw lockup. */
13759 if (ret && ret != -EIO)
f935675f 13760 return ret;
5008e874
ML
13761 }
13762
3c28ff22
AG
13763 /* For framebuffer backed by dmabuf, wait for fence */
13764 if (obj && obj->base.dma_buf) {
bcf8be27
ML
13765 long lret;
13766
13767 lret = reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
13768 false, true,
13769 MAX_SCHEDULE_TIMEOUT);
13770 if (lret == -ERESTARTSYS)
13771 return lret;
3c28ff22 13772
bcf8be27 13773 WARN(lret < 0, "waiting returns %li\n", lret);
3c28ff22
AG
13774 }
13775
1ee49399
ML
13776 if (!obj) {
13777 ret = 0;
13778 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
6beb8c23
MR
13779 INTEL_INFO(dev)->cursor_needs_physical) {
13780 int align = IS_I830(dev) ? 16 * 1024 : 256;
13781 ret = i915_gem_object_attach_phys(obj, align);
13782 if (ret)
13783 DRM_DEBUG_KMS("failed to attach phys object\n");
13784 } else {
3465c580 13785 ret = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
6beb8c23 13786 }
465c120c 13787
7580d774
ML
13788 if (ret == 0) {
13789 if (obj) {
13790 struct intel_plane_state *plane_state =
13791 to_intel_plane_state(new_state);
13792
13793 i915_gem_request_assign(&plane_state->wait_req,
13794 obj->last_write_req);
13795 }
13796
a9ff8714 13797 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
7580d774 13798 }
fdd508a6 13799
6beb8c23
MR
13800 return ret;
13801}
13802
38f3ce3a
MR
13803/**
13804 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13805 * @plane: drm plane to clean up for
13806 * @fb: old framebuffer that was on plane
13807 *
13808 * Cleans up a framebuffer that has just been removed from a plane.
f935675f
ML
13809 *
13810 * Must be called with struct_mutex held.
38f3ce3a
MR
13811 */
13812void
13813intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee 13814 const struct drm_plane_state *old_state)
38f3ce3a
MR
13815{
13816 struct drm_device *dev = plane->dev;
1ee49399 13817 struct intel_plane *intel_plane = to_intel_plane(plane);
7580d774 13818 struct intel_plane_state *old_intel_state;
1ee49399
ML
13819 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13820 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
38f3ce3a 13821
7580d774
ML
13822 old_intel_state = to_intel_plane_state(old_state);
13823
1ee49399 13824 if (!obj && !old_obj)
38f3ce3a
MR
13825 return;
13826
1ee49399
ML
13827 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13828 !INTEL_INFO(dev)->cursor_needs_physical))
3465c580 13829 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
1ee49399
ML
13830
13831 /* prepare_fb aborted? */
13832 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13833 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13834 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
7580d774
ML
13835
13836 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
465c120c
MR
13837}
13838
6156a456
CK
13839int
13840skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13841{
13842 int max_scale;
13843 struct drm_device *dev;
13844 struct drm_i915_private *dev_priv;
13845 int crtc_clock, cdclk;
13846
bf8a0af0 13847 if (!intel_crtc || !crtc_state->base.enable)
6156a456
CK
13848 return DRM_PLANE_HELPER_NO_SCALING;
13849
13850 dev = intel_crtc->base.dev;
13851 dev_priv = dev->dev_private;
13852 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
27c329ed 13853 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
6156a456 13854
54bf1ce6 13855 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
6156a456
CK
13856 return DRM_PLANE_HELPER_NO_SCALING;
13857
13858 /*
13859 * skl max scale is lower of:
13860 * close to 3 but not 3, -1 is for that purpose
13861 * or
13862 * cdclk/crtc_clock
13863 */
13864 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13865
13866 return max_scale;
13867}
13868
465c120c 13869static int
3c692a41 13870intel_check_primary_plane(struct drm_plane *plane,
061e4b8d 13871 struct intel_crtc_state *crtc_state,
3c692a41
GP
13872 struct intel_plane_state *state)
13873{
2b875c22
MR
13874 struct drm_crtc *crtc = state->base.crtc;
13875 struct drm_framebuffer *fb = state->base.fb;
6156a456 13876 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
061e4b8d
ML
13877 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13878 bool can_position = false;
465c120c 13879
693bdc28
VS
13880 if (INTEL_INFO(plane->dev)->gen >= 9) {
13881 /* use scaler when colorkey is not required */
13882 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
13883 min_scale = 1;
13884 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
13885 }
d8106366 13886 can_position = true;
6156a456 13887 }
d8106366 13888
061e4b8d
ML
13889 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13890 &state->dst, &state->clip,
da20eabd
ML
13891 min_scale, max_scale,
13892 can_position, true,
13893 &state->visible);
14af293f
GP
13894}
13895
613d2b27
ML
13896static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13897 struct drm_crtc_state *old_crtc_state)
3c692a41 13898{
32b7eeec 13899 struct drm_device *dev = crtc->dev;
3c692a41 13900 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
bfd16b2a
ML
13901 struct intel_crtc_state *old_intel_state =
13902 to_intel_crtc_state(old_crtc_state);
13903 bool modeset = needs_modeset(crtc->state);
3c692a41 13904
c34c9ee4 13905 /* Perform vblank evasion around commit operation */
62852622 13906 intel_pipe_update_start(intel_crtc);
0583236e 13907
bfd16b2a
ML
13908 if (modeset)
13909 return;
13910
20a34e78
ML
13911 if (crtc->state->color_mgmt_changed || to_intel_crtc_state(crtc->state)->update_pipe) {
13912 intel_color_set_csc(crtc->state);
13913 intel_color_load_luts(crtc->state);
13914 }
13915
bfd16b2a
ML
13916 if (to_intel_crtc_state(crtc->state)->update_pipe)
13917 intel_update_pipe_config(intel_crtc, old_intel_state);
13918 else if (INTEL_INFO(dev)->gen >= 9)
0583236e 13919 skl_detach_scalers(intel_crtc);
32b7eeec
MR
13920}
13921
613d2b27
ML
13922static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13923 struct drm_crtc_state *old_crtc_state)
32b7eeec 13924{
32b7eeec 13925 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
32b7eeec 13926
62852622 13927 intel_pipe_update_end(intel_crtc);
3c692a41
GP
13928}
13929
cf4c7c12 13930/**
4a3b8769
MR
13931 * intel_plane_destroy - destroy a plane
13932 * @plane: plane to destroy
cf4c7c12 13933 *
4a3b8769
MR
13934 * Common destruction function for all types of planes (primary, cursor,
13935 * sprite).
cf4c7c12 13936 */
4a3b8769 13937void intel_plane_destroy(struct drm_plane *plane)
465c120c
MR
13938{
13939 struct intel_plane *intel_plane = to_intel_plane(plane);
13940 drm_plane_cleanup(plane);
13941 kfree(intel_plane);
13942}
13943
65a3fea0 13944const struct drm_plane_funcs intel_plane_funcs = {
70a101f8
MR
13945 .update_plane = drm_atomic_helper_update_plane,
13946 .disable_plane = drm_atomic_helper_disable_plane,
3d7d6510 13947 .destroy = intel_plane_destroy,
c196e1d6 13948 .set_property = drm_atomic_helper_plane_set_property,
a98b3431
MR
13949 .atomic_get_property = intel_plane_atomic_get_property,
13950 .atomic_set_property = intel_plane_atomic_set_property,
ea2c67bb
MR
13951 .atomic_duplicate_state = intel_plane_duplicate_state,
13952 .atomic_destroy_state = intel_plane_destroy_state,
13953
465c120c
MR
13954};
13955
13956static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13957 int pipe)
13958{
fca0ce2a
VS
13959 struct intel_plane *primary = NULL;
13960 struct intel_plane_state *state = NULL;
465c120c 13961 const uint32_t *intel_primary_formats;
45e3743a 13962 unsigned int num_formats;
fca0ce2a 13963 int ret;
465c120c
MR
13964
13965 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
fca0ce2a
VS
13966 if (!primary)
13967 goto fail;
465c120c 13968
8e7d688b 13969 state = intel_create_plane_state(&primary->base);
fca0ce2a
VS
13970 if (!state)
13971 goto fail;
8e7d688b 13972 primary->base.state = &state->base;
ea2c67bb 13973
465c120c
MR
13974 primary->can_scale = false;
13975 primary->max_downscale = 1;
6156a456
CK
13976 if (INTEL_INFO(dev)->gen >= 9) {
13977 primary->can_scale = true;
af99ceda 13978 state->scaler_id = -1;
6156a456 13979 }
465c120c
MR
13980 primary->pipe = pipe;
13981 primary->plane = pipe;
a9ff8714 13982 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
c59cb179 13983 primary->check_plane = intel_check_primary_plane;
465c120c
MR
13984 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13985 primary->plane = !pipe;
13986
6c0fd451
DL
13987 if (INTEL_INFO(dev)->gen >= 9) {
13988 intel_primary_formats = skl_primary_formats;
13989 num_formats = ARRAY_SIZE(skl_primary_formats);
a8d201af
ML
13990
13991 primary->update_plane = skylake_update_primary_plane;
13992 primary->disable_plane = skylake_disable_primary_plane;
13993 } else if (HAS_PCH_SPLIT(dev)) {
13994 intel_primary_formats = i965_primary_formats;
13995 num_formats = ARRAY_SIZE(i965_primary_formats);
13996
13997 primary->update_plane = ironlake_update_primary_plane;
13998 primary->disable_plane = i9xx_disable_primary_plane;
6c0fd451 13999 } else if (INTEL_INFO(dev)->gen >= 4) {
568db4f2
DL
14000 intel_primary_formats = i965_primary_formats;
14001 num_formats = ARRAY_SIZE(i965_primary_formats);
a8d201af
ML
14002
14003 primary->update_plane = i9xx_update_primary_plane;
14004 primary->disable_plane = i9xx_disable_primary_plane;
6c0fd451
DL
14005 } else {
14006 intel_primary_formats = i8xx_primary_formats;
14007 num_formats = ARRAY_SIZE(i8xx_primary_formats);
a8d201af
ML
14008
14009 primary->update_plane = i9xx_update_primary_plane;
14010 primary->disable_plane = i9xx_disable_primary_plane;
465c120c
MR
14011 }
14012
fca0ce2a
VS
14013 ret = drm_universal_plane_init(dev, &primary->base, 0,
14014 &intel_plane_funcs,
14015 intel_primary_formats, num_formats,
14016 DRM_PLANE_TYPE_PRIMARY, NULL);
14017 if (ret)
14018 goto fail;
48404c1e 14019
3b7a5119
SJ
14020 if (INTEL_INFO(dev)->gen >= 4)
14021 intel_create_rotation_property(dev, primary);
48404c1e 14022
ea2c67bb
MR
14023 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14024
465c120c 14025 return &primary->base;
fca0ce2a
VS
14026
14027fail:
14028 kfree(state);
14029 kfree(primary);
14030
14031 return NULL;
465c120c
MR
14032}
14033
3b7a5119
SJ
14034void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14035{
14036 if (!dev->mode_config.rotation_property) {
14037 unsigned long flags = BIT(DRM_ROTATE_0) |
14038 BIT(DRM_ROTATE_180);
14039
14040 if (INTEL_INFO(dev)->gen >= 9)
14041 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
14042
14043 dev->mode_config.rotation_property =
14044 drm_mode_create_rotation_property(dev, flags);
14045 }
14046 if (dev->mode_config.rotation_property)
14047 drm_object_attach_property(&plane->base.base,
14048 dev->mode_config.rotation_property,
14049 plane->base.state->rotation);
14050}
14051
3d7d6510 14052static int
852e787c 14053intel_check_cursor_plane(struct drm_plane *plane,
061e4b8d 14054 struct intel_crtc_state *crtc_state,
852e787c 14055 struct intel_plane_state *state)
3d7d6510 14056{
061e4b8d 14057 struct drm_crtc *crtc = crtc_state->base.crtc;
2b875c22 14058 struct drm_framebuffer *fb = state->base.fb;
757f9a3e 14059 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
b29ec92c 14060 enum pipe pipe = to_intel_plane(plane)->pipe;
757f9a3e
GP
14061 unsigned stride;
14062 int ret;
3d7d6510 14063
061e4b8d
ML
14064 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14065 &state->dst, &state->clip,
3d7d6510
MR
14066 DRM_PLANE_HELPER_NO_SCALING,
14067 DRM_PLANE_HELPER_NO_SCALING,
852e787c 14068 true, true, &state->visible);
757f9a3e
GP
14069 if (ret)
14070 return ret;
14071
757f9a3e
GP
14072 /* if we want to turn off the cursor ignore width and height */
14073 if (!obj)
da20eabd 14074 return 0;
757f9a3e 14075
757f9a3e 14076 /* Check for which cursor types we support */
061e4b8d 14077 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
ea2c67bb
MR
14078 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14079 state->base.crtc_w, state->base.crtc_h);
757f9a3e
GP
14080 return -EINVAL;
14081 }
14082
ea2c67bb
MR
14083 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14084 if (obj->base.size < stride * state->base.crtc_h) {
757f9a3e
GP
14085 DRM_DEBUG_KMS("buffer is too small\n");
14086 return -ENOMEM;
14087 }
14088
3a656b54 14089 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
757f9a3e 14090 DRM_DEBUG_KMS("cursor cannot be tiled\n");
da20eabd 14091 return -EINVAL;
32b7eeec
MR
14092 }
14093
b29ec92c
VS
14094 /*
14095 * There's something wrong with the cursor on CHV pipe C.
14096 * If it straddles the left edge of the screen then
14097 * moving it away from the edge or disabling it often
14098 * results in a pipe underrun, and often that can lead to
14099 * dead pipe (constant underrun reported, and it scans
14100 * out just a solid color). To recover from that, the
14101 * display power well must be turned off and on again.
14102 * Refuse the put the cursor into that compromised position.
14103 */
14104 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
14105 state->visible && state->base.crtc_x < 0) {
14106 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
14107 return -EINVAL;
14108 }
14109
da20eabd 14110 return 0;
852e787c 14111}
3d7d6510 14112
a8ad0d8e
ML
14113static void
14114intel_disable_cursor_plane(struct drm_plane *plane,
7fabf5ef 14115 struct drm_crtc *crtc)
a8ad0d8e 14116{
f2858021
ML
14117 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14118
14119 intel_crtc->cursor_addr = 0;
55a08b3f 14120 intel_crtc_update_cursor(crtc, NULL);
a8ad0d8e
ML
14121}
14122
f4a2cf29 14123static void
55a08b3f
ML
14124intel_update_cursor_plane(struct drm_plane *plane,
14125 const struct intel_crtc_state *crtc_state,
14126 const struct intel_plane_state *state)
852e787c 14127{
55a08b3f
ML
14128 struct drm_crtc *crtc = crtc_state->base.crtc;
14129 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ea2c67bb 14130 struct drm_device *dev = plane->dev;
2b875c22 14131 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
a912f12f 14132 uint32_t addr;
852e787c 14133
f4a2cf29 14134 if (!obj)
a912f12f 14135 addr = 0;
f4a2cf29 14136 else if (!INTEL_INFO(dev)->cursor_needs_physical)
a912f12f 14137 addr = i915_gem_obj_ggtt_offset(obj);
f4a2cf29 14138 else
a912f12f 14139 addr = obj->phys_handle->busaddr;
852e787c 14140
a912f12f 14141 intel_crtc->cursor_addr = addr;
55a08b3f 14142 intel_crtc_update_cursor(crtc, state);
852e787c
GP
14143}
14144
3d7d6510
MR
14145static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14146 int pipe)
14147{
fca0ce2a
VS
14148 struct intel_plane *cursor = NULL;
14149 struct intel_plane_state *state = NULL;
14150 int ret;
3d7d6510
MR
14151
14152 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
fca0ce2a
VS
14153 if (!cursor)
14154 goto fail;
3d7d6510 14155
8e7d688b 14156 state = intel_create_plane_state(&cursor->base);
fca0ce2a
VS
14157 if (!state)
14158 goto fail;
8e7d688b 14159 cursor->base.state = &state->base;
ea2c67bb 14160
3d7d6510
MR
14161 cursor->can_scale = false;
14162 cursor->max_downscale = 1;
14163 cursor->pipe = pipe;
14164 cursor->plane = pipe;
a9ff8714 14165 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
c59cb179 14166 cursor->check_plane = intel_check_cursor_plane;
55a08b3f 14167 cursor->update_plane = intel_update_cursor_plane;
a8ad0d8e 14168 cursor->disable_plane = intel_disable_cursor_plane;
3d7d6510 14169
fca0ce2a
VS
14170 ret = drm_universal_plane_init(dev, &cursor->base, 0,
14171 &intel_plane_funcs,
14172 intel_cursor_formats,
14173 ARRAY_SIZE(intel_cursor_formats),
14174 DRM_PLANE_TYPE_CURSOR, NULL);
14175 if (ret)
14176 goto fail;
4398ad45
VS
14177
14178 if (INTEL_INFO(dev)->gen >= 4) {
14179 if (!dev->mode_config.rotation_property)
14180 dev->mode_config.rotation_property =
14181 drm_mode_create_rotation_property(dev,
14182 BIT(DRM_ROTATE_0) |
14183 BIT(DRM_ROTATE_180));
14184 if (dev->mode_config.rotation_property)
14185 drm_object_attach_property(&cursor->base.base,
14186 dev->mode_config.rotation_property,
8e7d688b 14187 state->base.rotation);
4398ad45
VS
14188 }
14189
af99ceda
CK
14190 if (INTEL_INFO(dev)->gen >=9)
14191 state->scaler_id = -1;
14192
ea2c67bb
MR
14193 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14194
3d7d6510 14195 return &cursor->base;
fca0ce2a
VS
14196
14197fail:
14198 kfree(state);
14199 kfree(cursor);
14200
14201 return NULL;
3d7d6510
MR
14202}
14203
549e2bfb
CK
14204static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14205 struct intel_crtc_state *crtc_state)
14206{
14207 int i;
14208 struct intel_scaler *intel_scaler;
14209 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14210
14211 for (i = 0; i < intel_crtc->num_scalers; i++) {
14212 intel_scaler = &scaler_state->scalers[i];
14213 intel_scaler->in_use = 0;
549e2bfb
CK
14214 intel_scaler->mode = PS_SCALER_MODE_DYN;
14215 }
14216
14217 scaler_state->scaler_id = -1;
14218}
14219
b358d0a6 14220static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 14221{
fbee40df 14222 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 14223 struct intel_crtc *intel_crtc;
f5de6e07 14224 struct intel_crtc_state *crtc_state = NULL;
3d7d6510
MR
14225 struct drm_plane *primary = NULL;
14226 struct drm_plane *cursor = NULL;
8563b1e8 14227 int ret;
79e53945 14228
955382f3 14229 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
14230 if (intel_crtc == NULL)
14231 return;
14232
f5de6e07
ACO
14233 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14234 if (!crtc_state)
14235 goto fail;
550acefd
ACO
14236 intel_crtc->config = crtc_state;
14237 intel_crtc->base.state = &crtc_state->base;
07878248 14238 crtc_state->base.crtc = &intel_crtc->base;
f5de6e07 14239
549e2bfb
CK
14240 /* initialize shared scalers */
14241 if (INTEL_INFO(dev)->gen >= 9) {
14242 if (pipe == PIPE_C)
14243 intel_crtc->num_scalers = 1;
14244 else
14245 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14246
14247 skl_init_scalers(dev, intel_crtc, crtc_state);
14248 }
14249
465c120c 14250 primary = intel_primary_plane_create(dev, pipe);
3d7d6510
MR
14251 if (!primary)
14252 goto fail;
14253
14254 cursor = intel_cursor_plane_create(dev, pipe);
14255 if (!cursor)
14256 goto fail;
14257
465c120c 14258 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
f9882876 14259 cursor, &intel_crtc_funcs, NULL);
3d7d6510
MR
14260 if (ret)
14261 goto fail;
79e53945 14262
1f1c2e24
VS
14263 /*
14264 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 14265 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 14266 */
80824003
JB
14267 intel_crtc->pipe = pipe;
14268 intel_crtc->plane = pipe;
3a77c4c4 14269 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 14270 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 14271 intel_crtc->plane = !pipe;
80824003
JB
14272 }
14273
4b0e333e
CW
14274 intel_crtc->cursor_base = ~0;
14275 intel_crtc->cursor_cntl = ~0;
dc41c154 14276 intel_crtc->cursor_size = ~0;
8d7849db 14277
852eb00d
VS
14278 intel_crtc->wm.cxsr_allowed = true;
14279
22fd0fab
JB
14280 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14281 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14282 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14283 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14284
79e53945 14285 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101 14286
8563b1e8
LL
14287 intel_color_init(&intel_crtc->base);
14288
87b6b101 14289 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
3d7d6510
MR
14290 return;
14291
14292fail:
14293 if (primary)
14294 drm_plane_cleanup(primary);
14295 if (cursor)
14296 drm_plane_cleanup(cursor);
f5de6e07 14297 kfree(crtc_state);
3d7d6510 14298 kfree(intel_crtc);
79e53945
JB
14299}
14300
752aa88a
JB
14301enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14302{
14303 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 14304 struct drm_device *dev = connector->base.dev;
752aa88a 14305
51fd371b 14306 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 14307
d3babd3f 14308 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
14309 return INVALID_PIPE;
14310
14311 return to_intel_crtc(encoder->crtc)->pipe;
14312}
14313
08d7b3d1 14314int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 14315 struct drm_file *file)
08d7b3d1 14316{
08d7b3d1 14317 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 14318 struct drm_crtc *drmmode_crtc;
c05422d5 14319 struct intel_crtc *crtc;
08d7b3d1 14320
7707e653 14321 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
08d7b3d1 14322
7707e653 14323 if (!drmmode_crtc) {
08d7b3d1 14324 DRM_ERROR("no such CRTC id\n");
3f2c2057 14325 return -ENOENT;
08d7b3d1
CW
14326 }
14327
7707e653 14328 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 14329 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 14330
c05422d5 14331 return 0;
08d7b3d1
CW
14332}
14333
66a9278e 14334static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 14335{
66a9278e
DV
14336 struct drm_device *dev = encoder->base.dev;
14337 struct intel_encoder *source_encoder;
79e53945 14338 int index_mask = 0;
79e53945
JB
14339 int entry = 0;
14340
b2784e15 14341 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 14342 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
14343 index_mask |= (1 << entry);
14344
79e53945
JB
14345 entry++;
14346 }
4ef69c7a 14347
79e53945
JB
14348 return index_mask;
14349}
14350
4d302442
CW
14351static bool has_edp_a(struct drm_device *dev)
14352{
14353 struct drm_i915_private *dev_priv = dev->dev_private;
14354
14355 if (!IS_MOBILE(dev))
14356 return false;
14357
14358 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14359 return false;
14360
e3589908 14361 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
14362 return false;
14363
14364 return true;
14365}
14366
84b4e042
JB
14367static bool intel_crt_present(struct drm_device *dev)
14368{
14369 struct drm_i915_private *dev_priv = dev->dev_private;
14370
884497ed
DL
14371 if (INTEL_INFO(dev)->gen >= 9)
14372 return false;
14373
cf404ce4 14374 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
84b4e042
JB
14375 return false;
14376
14377 if (IS_CHERRYVIEW(dev))
14378 return false;
14379
65e472e4
VS
14380 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14381 return false;
14382
70ac54d0
VS
14383 /* DDI E can't be used if DDI A requires 4 lanes */
14384 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14385 return false;
14386
e4abb733 14387 if (!dev_priv->vbt.int_crt_support)
84b4e042
JB
14388 return false;
14389
14390 return true;
14391}
14392
79e53945
JB
14393static void intel_setup_outputs(struct drm_device *dev)
14394{
725e30ad 14395 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 14396 struct intel_encoder *encoder;
cb0953d7 14397 bool dpd_is_edp = false;
79e53945 14398
c9093354 14399 intel_lvds_init(dev);
79e53945 14400
84b4e042 14401 if (intel_crt_present(dev))
79935fca 14402 intel_crt_init(dev);
cb0953d7 14403
c776eb2e
VK
14404 if (IS_BROXTON(dev)) {
14405 /*
14406 * FIXME: Broxton doesn't support port detection via the
14407 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14408 * detect the ports.
14409 */
14410 intel_ddi_init(dev, PORT_A);
14411 intel_ddi_init(dev, PORT_B);
14412 intel_ddi_init(dev, PORT_C);
c6c794a2
SS
14413
14414 intel_dsi_init(dev);
c776eb2e 14415 } else if (HAS_DDI(dev)) {
0e72a5b5
ED
14416 int found;
14417
de31facd
JB
14418 /*
14419 * Haswell uses DDI functions to detect digital outputs.
14420 * On SKL pre-D0 the strap isn't connected, so we assume
14421 * it's there.
14422 */
77179400 14423 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
de31facd 14424 /* WaIgnoreDDIAStrap: skl */
ef11bdb3 14425 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
0e72a5b5
ED
14426 intel_ddi_init(dev, PORT_A);
14427
14428 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14429 * register */
14430 found = I915_READ(SFUSE_STRAP);
14431
14432 if (found & SFUSE_STRAP_DDIB_DETECTED)
14433 intel_ddi_init(dev, PORT_B);
14434 if (found & SFUSE_STRAP_DDIC_DETECTED)
14435 intel_ddi_init(dev, PORT_C);
14436 if (found & SFUSE_STRAP_DDID_DETECTED)
14437 intel_ddi_init(dev, PORT_D);
2800e4c2
RV
14438 /*
14439 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14440 */
ef11bdb3 14441 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
2800e4c2
RV
14442 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14443 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14444 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14445 intel_ddi_init(dev, PORT_E);
14446
0e72a5b5 14447 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 14448 int found;
5d8a7752 14449 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
14450
14451 if (has_edp_a(dev))
14452 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 14453
dc0fa718 14454 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 14455 /* PCH SDVOB multiplex with HDMIB */
2a5c0832 14456 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
30ad48b7 14457 if (!found)
e2debe91 14458 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 14459 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 14460 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
14461 }
14462
dc0fa718 14463 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 14464 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 14465
dc0fa718 14466 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 14467 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 14468
5eb08b69 14469 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 14470 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 14471
270b3042 14472 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 14473 intel_dp_init(dev, PCH_DP_D, PORT_D);
666a4537 14474 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
e17ac6db
VS
14475 /*
14476 * The DP_DETECTED bit is the latched state of the DDC
14477 * SDA pin at boot. However since eDP doesn't require DDC
14478 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14479 * eDP ports may have been muxed to an alternate function.
14480 * Thus we can't rely on the DP_DETECTED bit alone to detect
14481 * eDP ports. Consult the VBT as well as DP_DETECTED to
14482 * detect eDP ports.
14483 */
e66eb81d 14484 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
d2182a66 14485 !intel_dp_is_edp(dev, PORT_B))
e66eb81d
VS
14486 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14487 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
e17ac6db 14488 intel_dp_is_edp(dev, PORT_B))
e66eb81d 14489 intel_dp_init(dev, VLV_DP_B, PORT_B);
585a94b8 14490
e66eb81d 14491 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
d2182a66 14492 !intel_dp_is_edp(dev, PORT_C))
e66eb81d
VS
14493 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14494 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
e17ac6db 14495 intel_dp_is_edp(dev, PORT_C))
e66eb81d 14496 intel_dp_init(dev, VLV_DP_C, PORT_C);
19c03924 14497
9418c1f1 14498 if (IS_CHERRYVIEW(dev)) {
e17ac6db 14499 /* eDP not supported on port D, so don't check VBT */
e66eb81d
VS
14500 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14501 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14502 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14503 intel_dp_init(dev, CHV_DP_D, PORT_D);
9418c1f1
VS
14504 }
14505
3cfca973 14506 intel_dsi_init(dev);
09da55dc 14507 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
27185ae1 14508 bool found = false;
7d57382e 14509
e2debe91 14510 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14511 DRM_DEBUG_KMS("probing SDVOB\n");
2a5c0832 14512 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
3fec3d2f 14513 if (!found && IS_G4X(dev)) {
b01f2c3a 14514 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 14515 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 14516 }
27185ae1 14517
3fec3d2f 14518 if (!found && IS_G4X(dev))
ab9d7c30 14519 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 14520 }
13520b05
KH
14521
14522 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 14523
e2debe91 14524 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14525 DRM_DEBUG_KMS("probing SDVOC\n");
2a5c0832 14526 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
b01f2c3a 14527 }
27185ae1 14528
e2debe91 14529 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 14530
3fec3d2f 14531 if (IS_G4X(dev)) {
b01f2c3a 14532 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 14533 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 14534 }
3fec3d2f 14535 if (IS_G4X(dev))
ab9d7c30 14536 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 14537 }
27185ae1 14538
3fec3d2f 14539 if (IS_G4X(dev) &&
e7281eab 14540 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 14541 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 14542 } else if (IS_GEN2(dev))
79e53945
JB
14543 intel_dvo_init(dev);
14544
103a196f 14545 if (SUPPORTS_TV(dev))
79e53945
JB
14546 intel_tv_init(dev);
14547
0bc12bcb 14548 intel_psr_init(dev);
7c8f8a70 14549
b2784e15 14550 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
14551 encoder->base.possible_crtcs = encoder->crtc_mask;
14552 encoder->base.possible_clones =
66a9278e 14553 intel_encoder_clones(encoder);
79e53945 14554 }
47356eb6 14555
dde86e2d 14556 intel_init_pch_refclk(dev);
270b3042
DV
14557
14558 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
14559}
14560
14561static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14562{
60a5ca01 14563 struct drm_device *dev = fb->dev;
79e53945 14564 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 14565
ef2d633e 14566 drm_framebuffer_cleanup(fb);
60a5ca01 14567 mutex_lock(&dev->struct_mutex);
ef2d633e 14568 WARN_ON(!intel_fb->obj->framebuffer_references--);
60a5ca01
VS
14569 drm_gem_object_unreference(&intel_fb->obj->base);
14570 mutex_unlock(&dev->struct_mutex);
79e53945
JB
14571 kfree(intel_fb);
14572}
14573
14574static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 14575 struct drm_file *file,
79e53945
JB
14576 unsigned int *handle)
14577{
14578 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 14579 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 14580
cc917ab4
CW
14581 if (obj->userptr.mm) {
14582 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14583 return -EINVAL;
14584 }
14585
05394f39 14586 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
14587}
14588
86c98588
RV
14589static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14590 struct drm_file *file,
14591 unsigned flags, unsigned color,
14592 struct drm_clip_rect *clips,
14593 unsigned num_clips)
14594{
14595 struct drm_device *dev = fb->dev;
14596 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14597 struct drm_i915_gem_object *obj = intel_fb->obj;
14598
14599 mutex_lock(&dev->struct_mutex);
74b4ea1e 14600 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
86c98588
RV
14601 mutex_unlock(&dev->struct_mutex);
14602
14603 return 0;
14604}
14605
79e53945
JB
14606static const struct drm_framebuffer_funcs intel_fb_funcs = {
14607 .destroy = intel_user_framebuffer_destroy,
14608 .create_handle = intel_user_framebuffer_create_handle,
86c98588 14609 .dirty = intel_user_framebuffer_dirty,
79e53945
JB
14610};
14611
b321803d
DL
14612static
14613u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14614 uint32_t pixel_format)
14615{
14616 u32 gen = INTEL_INFO(dev)->gen;
14617
14618 if (gen >= 9) {
ac484963
VS
14619 int cpp = drm_format_plane_cpp(pixel_format, 0);
14620
b321803d
DL
14621 /* "The stride in bytes must not exceed the of the size of 8K
14622 * pixels and 32K bytes."
14623 */
ac484963 14624 return min(8192 * cpp, 32768);
666a4537 14625 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
b321803d
DL
14626 return 32*1024;
14627 } else if (gen >= 4) {
14628 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14629 return 16*1024;
14630 else
14631 return 32*1024;
14632 } else if (gen >= 3) {
14633 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14634 return 8*1024;
14635 else
14636 return 16*1024;
14637 } else {
14638 /* XXX DSPC is limited to 4k tiled */
14639 return 8*1024;
14640 }
14641}
14642
b5ea642a
DV
14643static int intel_framebuffer_init(struct drm_device *dev,
14644 struct intel_framebuffer *intel_fb,
14645 struct drm_mode_fb_cmd2 *mode_cmd,
14646 struct drm_i915_gem_object *obj)
79e53945 14647{
7b49f948 14648 struct drm_i915_private *dev_priv = to_i915(dev);
6761dd31 14649 unsigned int aligned_height;
79e53945 14650 int ret;
b321803d 14651 u32 pitch_limit, stride_alignment;
79e53945 14652
dd4916c5
DV
14653 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14654
2a80eada
DV
14655 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14656 /* Enforce that fb modifier and tiling mode match, but only for
14657 * X-tiled. This is needed for FBC. */
14658 if (!!(obj->tiling_mode == I915_TILING_X) !=
14659 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14660 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14661 return -EINVAL;
14662 }
14663 } else {
14664 if (obj->tiling_mode == I915_TILING_X)
14665 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14666 else if (obj->tiling_mode == I915_TILING_Y) {
14667 DRM_DEBUG("No Y tiling for legacy addfb\n");
14668 return -EINVAL;
14669 }
14670 }
14671
9a8f0a12
TU
14672 /* Passed in modifier sanity checking. */
14673 switch (mode_cmd->modifier[0]) {
14674 case I915_FORMAT_MOD_Y_TILED:
14675 case I915_FORMAT_MOD_Yf_TILED:
14676 if (INTEL_INFO(dev)->gen < 9) {
14677 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14678 mode_cmd->modifier[0]);
14679 return -EINVAL;
14680 }
14681 case DRM_FORMAT_MOD_NONE:
14682 case I915_FORMAT_MOD_X_TILED:
14683 break;
14684 default:
c0f40428
JB
14685 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14686 mode_cmd->modifier[0]);
57cd6508 14687 return -EINVAL;
c16ed4be 14688 }
57cd6508 14689
7b49f948
VS
14690 stride_alignment = intel_fb_stride_alignment(dev_priv,
14691 mode_cmd->modifier[0],
b321803d
DL
14692 mode_cmd->pixel_format);
14693 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14694 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14695 mode_cmd->pitches[0], stride_alignment);
57cd6508 14696 return -EINVAL;
c16ed4be 14697 }
57cd6508 14698
b321803d
DL
14699 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14700 mode_cmd->pixel_format);
a35cdaa0 14701 if (mode_cmd->pitches[0] > pitch_limit) {
b321803d
DL
14702 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14703 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
2a80eada 14704 "tiled" : "linear",
a35cdaa0 14705 mode_cmd->pitches[0], pitch_limit);
5d7bd705 14706 return -EINVAL;
c16ed4be 14707 }
5d7bd705 14708
2a80eada 14709 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
c16ed4be
CW
14710 mode_cmd->pitches[0] != obj->stride) {
14711 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14712 mode_cmd->pitches[0], obj->stride);
5d7bd705 14713 return -EINVAL;
c16ed4be 14714 }
5d7bd705 14715
57779d06 14716 /* Reject formats not supported by any plane early. */
308e5bcb 14717 switch (mode_cmd->pixel_format) {
57779d06 14718 case DRM_FORMAT_C8:
04b3924d
VS
14719 case DRM_FORMAT_RGB565:
14720 case DRM_FORMAT_XRGB8888:
14721 case DRM_FORMAT_ARGB8888:
57779d06
VS
14722 break;
14723 case DRM_FORMAT_XRGB1555:
c16ed4be 14724 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
14725 DRM_DEBUG("unsupported pixel format: %s\n",
14726 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14727 return -EINVAL;
c16ed4be 14728 }
57779d06 14729 break;
57779d06 14730 case DRM_FORMAT_ABGR8888:
666a4537
WB
14731 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
14732 INTEL_INFO(dev)->gen < 9) {
6c0fd451
DL
14733 DRM_DEBUG("unsupported pixel format: %s\n",
14734 drm_get_format_name(mode_cmd->pixel_format));
14735 return -EINVAL;
14736 }
14737 break;
14738 case DRM_FORMAT_XBGR8888:
04b3924d 14739 case DRM_FORMAT_XRGB2101010:
57779d06 14740 case DRM_FORMAT_XBGR2101010:
c16ed4be 14741 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
14742 DRM_DEBUG("unsupported pixel format: %s\n",
14743 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14744 return -EINVAL;
c16ed4be 14745 }
b5626747 14746 break;
7531208b 14747 case DRM_FORMAT_ABGR2101010:
666a4537 14748 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
7531208b
DL
14749 DRM_DEBUG("unsupported pixel format: %s\n",
14750 drm_get_format_name(mode_cmd->pixel_format));
14751 return -EINVAL;
14752 }
14753 break;
04b3924d
VS
14754 case DRM_FORMAT_YUYV:
14755 case DRM_FORMAT_UYVY:
14756 case DRM_FORMAT_YVYU:
14757 case DRM_FORMAT_VYUY:
c16ed4be 14758 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
14759 DRM_DEBUG("unsupported pixel format: %s\n",
14760 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14761 return -EINVAL;
c16ed4be 14762 }
57cd6508
CW
14763 break;
14764 default:
4ee62c76
VS
14765 DRM_DEBUG("unsupported pixel format: %s\n",
14766 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
14767 return -EINVAL;
14768 }
14769
90f9a336
VS
14770 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14771 if (mode_cmd->offsets[0] != 0)
14772 return -EINVAL;
14773
ec2c981e 14774 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
091df6cb
DV
14775 mode_cmd->pixel_format,
14776 mode_cmd->modifier[0]);
53155c0a
DV
14777 /* FIXME drm helper for size checks (especially planar formats)? */
14778 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14779 return -EINVAL;
14780
c7d73f6a
DV
14781 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14782 intel_fb->obj = obj;
14783
2d7a215f
VS
14784 intel_fill_fb_info(dev_priv, &intel_fb->base);
14785
79e53945
JB
14786 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14787 if (ret) {
14788 DRM_ERROR("framebuffer init failed %d\n", ret);
14789 return ret;
14790 }
14791
0b05e1e0
VS
14792 intel_fb->obj->framebuffer_references++;
14793
79e53945
JB
14794 return 0;
14795}
14796
79e53945
JB
14797static struct drm_framebuffer *
14798intel_user_framebuffer_create(struct drm_device *dev,
14799 struct drm_file *filp,
1eb83451 14800 const struct drm_mode_fb_cmd2 *user_mode_cmd)
79e53945 14801{
dcb1394e 14802 struct drm_framebuffer *fb;
05394f39 14803 struct drm_i915_gem_object *obj;
76dc3769 14804 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
79e53945 14805
308e5bcb 14806 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
76dc3769 14807 mode_cmd.handles[0]));
c8725226 14808 if (&obj->base == NULL)
cce13ff7 14809 return ERR_PTR(-ENOENT);
79e53945 14810
92907cbb 14811 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
dcb1394e
LW
14812 if (IS_ERR(fb))
14813 drm_gem_object_unreference_unlocked(&obj->base);
14814
14815 return fb;
79e53945
JB
14816}
14817
0695726e 14818#ifndef CONFIG_DRM_FBDEV_EMULATION
0632fef6 14819static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
14820{
14821}
14822#endif
14823
79e53945 14824static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 14825 .fb_create = intel_user_framebuffer_create,
0632fef6 14826 .output_poll_changed = intel_fbdev_output_poll_changed,
5ee67f1c
MR
14827 .atomic_check = intel_atomic_check,
14828 .atomic_commit = intel_atomic_commit,
de419ab6
ML
14829 .atomic_state_alloc = intel_atomic_state_alloc,
14830 .atomic_state_clear = intel_atomic_state_clear,
79e53945
JB
14831};
14832
88212941
ID
14833/**
14834 * intel_init_display_hooks - initialize the display modesetting hooks
14835 * @dev_priv: device private
14836 */
14837void intel_init_display_hooks(struct drm_i915_private *dev_priv)
e70236a8 14838{
88212941 14839 if (INTEL_INFO(dev_priv)->gen >= 9) {
bc8d7dff 14840 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14841 dev_priv->display.get_initial_plane_config =
14842 skylake_get_initial_plane_config;
bc8d7dff
DL
14843 dev_priv->display.crtc_compute_clock =
14844 haswell_crtc_compute_clock;
14845 dev_priv->display.crtc_enable = haswell_crtc_enable;
14846 dev_priv->display.crtc_disable = haswell_crtc_disable;
88212941 14847 } else if (HAS_DDI(dev_priv)) {
0e8ffe1b 14848 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14849 dev_priv->display.get_initial_plane_config =
14850 ironlake_get_initial_plane_config;
797d0259
ACO
14851 dev_priv->display.crtc_compute_clock =
14852 haswell_crtc_compute_clock;
4f771f10
PZ
14853 dev_priv->display.crtc_enable = haswell_crtc_enable;
14854 dev_priv->display.crtc_disable = haswell_crtc_disable;
88212941 14855 } else if (HAS_PCH_SPLIT(dev_priv)) {
0e8ffe1b 14856 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
5724dbd1
DL
14857 dev_priv->display.get_initial_plane_config =
14858 ironlake_get_initial_plane_config;
3fb37703
ACO
14859 dev_priv->display.crtc_compute_clock =
14860 ironlake_crtc_compute_clock;
76e5a89c
DV
14861 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14862 dev_priv->display.crtc_disable = ironlake_crtc_disable;
65b3d6a9 14863 } else if (IS_CHERRYVIEW(dev_priv)) {
89b667f8 14864 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14865 dev_priv->display.get_initial_plane_config =
14866 i9xx_get_initial_plane_config;
65b3d6a9
ACO
14867 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14868 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14869 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14870 } else if (IS_VALLEYVIEW(dev_priv)) {
14871 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14872 dev_priv->display.get_initial_plane_config =
14873 i9xx_get_initial_plane_config;
14874 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
89b667f8
JB
14875 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14876 dev_priv->display.crtc_disable = i9xx_crtc_disable;
19ec6693
ACO
14877 } else if (IS_G4X(dev_priv)) {
14878 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14879 dev_priv->display.get_initial_plane_config =
14880 i9xx_get_initial_plane_config;
14881 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14882 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14883 dev_priv->display.crtc_disable = i9xx_crtc_disable;
70e8aa21
ACO
14884 } else if (IS_PINEVIEW(dev_priv)) {
14885 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14886 dev_priv->display.get_initial_plane_config =
14887 i9xx_get_initial_plane_config;
14888 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14889 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14890 dev_priv->display.crtc_disable = i9xx_crtc_disable;
81c97f52 14891 } else if (!IS_GEN2(dev_priv)) {
0e8ffe1b 14892 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14893 dev_priv->display.get_initial_plane_config =
14894 i9xx_get_initial_plane_config;
d6dfee7a 14895 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
14896 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14897 dev_priv->display.crtc_disable = i9xx_crtc_disable;
81c97f52
ACO
14898 } else {
14899 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14900 dev_priv->display.get_initial_plane_config =
14901 i9xx_get_initial_plane_config;
14902 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14903 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14904 dev_priv->display.crtc_disable = i9xx_crtc_disable;
f564048e 14905 }
e70236a8 14906
e70236a8 14907 /* Returns the core display clock speed */
88212941 14908 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
1652d19e
VS
14909 dev_priv->display.get_display_clock_speed =
14910 skylake_get_display_clock_speed;
88212941 14911 else if (IS_BROXTON(dev_priv))
acd3f3d3
BP
14912 dev_priv->display.get_display_clock_speed =
14913 broxton_get_display_clock_speed;
88212941 14914 else if (IS_BROADWELL(dev_priv))
1652d19e
VS
14915 dev_priv->display.get_display_clock_speed =
14916 broadwell_get_display_clock_speed;
88212941 14917 else if (IS_HASWELL(dev_priv))
1652d19e
VS
14918 dev_priv->display.get_display_clock_speed =
14919 haswell_get_display_clock_speed;
88212941 14920 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
25eb05fc
JB
14921 dev_priv->display.get_display_clock_speed =
14922 valleyview_get_display_clock_speed;
88212941 14923 else if (IS_GEN5(dev_priv))
b37a6434
VS
14924 dev_priv->display.get_display_clock_speed =
14925 ilk_get_display_clock_speed;
88212941
ID
14926 else if (IS_I945G(dev_priv) || IS_BROADWATER(dev_priv) ||
14927 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
e70236a8
JB
14928 dev_priv->display.get_display_clock_speed =
14929 i945_get_display_clock_speed;
88212941 14930 else if (IS_GM45(dev_priv))
34edce2f
VS
14931 dev_priv->display.get_display_clock_speed =
14932 gm45_get_display_clock_speed;
88212941 14933 else if (IS_CRESTLINE(dev_priv))
34edce2f
VS
14934 dev_priv->display.get_display_clock_speed =
14935 i965gm_get_display_clock_speed;
88212941 14936 else if (IS_PINEVIEW(dev_priv))
34edce2f
VS
14937 dev_priv->display.get_display_clock_speed =
14938 pnv_get_display_clock_speed;
88212941 14939 else if (IS_G33(dev_priv) || IS_G4X(dev_priv))
34edce2f
VS
14940 dev_priv->display.get_display_clock_speed =
14941 g33_get_display_clock_speed;
88212941 14942 else if (IS_I915G(dev_priv))
e70236a8
JB
14943 dev_priv->display.get_display_clock_speed =
14944 i915_get_display_clock_speed;
88212941 14945 else if (IS_I945GM(dev_priv) || IS_845G(dev_priv))
e70236a8
JB
14946 dev_priv->display.get_display_clock_speed =
14947 i9xx_misc_get_display_clock_speed;
88212941 14948 else if (IS_I915GM(dev_priv))
e70236a8
JB
14949 dev_priv->display.get_display_clock_speed =
14950 i915gm_get_display_clock_speed;
88212941 14951 else if (IS_I865G(dev_priv))
e70236a8
JB
14952 dev_priv->display.get_display_clock_speed =
14953 i865_get_display_clock_speed;
88212941 14954 else if (IS_I85X(dev_priv))
e70236a8 14955 dev_priv->display.get_display_clock_speed =
1b1d2716 14956 i85x_get_display_clock_speed;
623e01e5 14957 else { /* 830 */
88212941 14958 WARN(!IS_I830(dev_priv), "Unknown platform. Assuming 133 MHz CDCLK\n");
e70236a8
JB
14959 dev_priv->display.get_display_clock_speed =
14960 i830_get_display_clock_speed;
623e01e5 14961 }
e70236a8 14962
88212941 14963 if (IS_GEN5(dev_priv)) {
3bb11b53 14964 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
88212941 14965 } else if (IS_GEN6(dev_priv)) {
3bb11b53 14966 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
88212941 14967 } else if (IS_IVYBRIDGE(dev_priv)) {
3bb11b53
SJ
14968 /* FIXME: detect B0+ stepping and use auto training */
14969 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
88212941 14970 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3bb11b53 14971 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
88212941 14972 if (IS_BROADWELL(dev_priv)) {
27c329ed
ML
14973 dev_priv->display.modeset_commit_cdclk =
14974 broadwell_modeset_commit_cdclk;
14975 dev_priv->display.modeset_calc_cdclk =
14976 broadwell_modeset_calc_cdclk;
14977 }
88212941 14978 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
27c329ed
ML
14979 dev_priv->display.modeset_commit_cdclk =
14980 valleyview_modeset_commit_cdclk;
14981 dev_priv->display.modeset_calc_cdclk =
14982 valleyview_modeset_calc_cdclk;
88212941 14983 } else if (IS_BROXTON(dev_priv)) {
27c329ed
ML
14984 dev_priv->display.modeset_commit_cdclk =
14985 broxton_modeset_commit_cdclk;
14986 dev_priv->display.modeset_calc_cdclk =
14987 broxton_modeset_calc_cdclk;
e70236a8 14988 }
8c9f3aaf 14989
88212941 14990 switch (INTEL_INFO(dev_priv)->gen) {
8c9f3aaf
JB
14991 case 2:
14992 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14993 break;
14994
14995 case 3:
14996 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14997 break;
14998
14999 case 4:
15000 case 5:
15001 dev_priv->display.queue_flip = intel_gen4_queue_flip;
15002 break;
15003
15004 case 6:
15005 dev_priv->display.queue_flip = intel_gen6_queue_flip;
15006 break;
7c9017e5 15007 case 7:
4e0bbc31 15008 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
15009 dev_priv->display.queue_flip = intel_gen7_queue_flip;
15010 break;
830c81db 15011 case 9:
ba343e02
TU
15012 /* Drop through - unsupported since execlist only. */
15013 default:
15014 /* Default just returns -ENODEV to indicate unsupported */
15015 dev_priv->display.queue_flip = intel_default_queue_flip;
8c9f3aaf 15016 }
e70236a8
JB
15017}
15018
b690e96c
JB
15019/*
15020 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
15021 * resume, or other times. This quirk makes sure that's the case for
15022 * affected systems.
15023 */
0206e353 15024static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
15025{
15026 struct drm_i915_private *dev_priv = dev->dev_private;
15027
15028 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 15029 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
15030}
15031
b6b5d049
VS
15032static void quirk_pipeb_force(struct drm_device *dev)
15033{
15034 struct drm_i915_private *dev_priv = dev->dev_private;
15035
15036 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
15037 DRM_INFO("applying pipe b force quirk\n");
15038}
15039
435793df
KP
15040/*
15041 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
15042 */
15043static void quirk_ssc_force_disable(struct drm_device *dev)
15044{
15045 struct drm_i915_private *dev_priv = dev->dev_private;
15046 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 15047 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
15048}
15049
4dca20ef 15050/*
5a15ab5b
CE
15051 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
15052 * brightness value
4dca20ef
CE
15053 */
15054static void quirk_invert_brightness(struct drm_device *dev)
15055{
15056 struct drm_i915_private *dev_priv = dev->dev_private;
15057 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 15058 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
15059}
15060
9c72cc6f
SD
15061/* Some VBT's incorrectly indicate no backlight is present */
15062static void quirk_backlight_present(struct drm_device *dev)
15063{
15064 struct drm_i915_private *dev_priv = dev->dev_private;
15065 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
15066 DRM_INFO("applying backlight present quirk\n");
15067}
15068
b690e96c
JB
15069struct intel_quirk {
15070 int device;
15071 int subsystem_vendor;
15072 int subsystem_device;
15073 void (*hook)(struct drm_device *dev);
15074};
15075
5f85f176
EE
15076/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
15077struct intel_dmi_quirk {
15078 void (*hook)(struct drm_device *dev);
15079 const struct dmi_system_id (*dmi_id_list)[];
15080};
15081
15082static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
15083{
15084 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
15085 return 1;
15086}
15087
15088static const struct intel_dmi_quirk intel_dmi_quirks[] = {
15089 {
15090 .dmi_id_list = &(const struct dmi_system_id[]) {
15091 {
15092 .callback = intel_dmi_reverse_brightness,
15093 .ident = "NCR Corporation",
15094 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
15095 DMI_MATCH(DMI_PRODUCT_NAME, ""),
15096 },
15097 },
15098 { } /* terminating entry */
15099 },
15100 .hook = quirk_invert_brightness,
15101 },
15102};
15103
c43b5634 15104static struct intel_quirk intel_quirks[] = {
b690e96c
JB
15105 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15106 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15107
b690e96c
JB
15108 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15109 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15110
5f080c0f
VS
15111 /* 830 needs to leave pipe A & dpll A up */
15112 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15113
b6b5d049
VS
15114 /* 830 needs to leave pipe B & dpll B up */
15115 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15116
435793df
KP
15117 /* Lenovo U160 cannot use SSC on LVDS */
15118 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
15119
15120 /* Sony Vaio Y cannot use SSC on LVDS */
15121 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 15122
be505f64
AH
15123 /* Acer Aspire 5734Z must invert backlight brightness */
15124 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15125
15126 /* Acer/eMachines G725 */
15127 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15128
15129 /* Acer/eMachines e725 */
15130 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15131
15132 /* Acer/Packard Bell NCL20 */
15133 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15134
15135 /* Acer Aspire 4736Z */
15136 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
15137
15138 /* Acer Aspire 5336 */
15139 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
15140
15141 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15142 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 15143
dfb3d47b
SD
15144 /* Acer C720 Chromebook (Core i3 4005U) */
15145 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15146
b2a9601c 15147 /* Apple Macbook 2,1 (Core 2 T7400) */
15148 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15149
1b9448b0
JN
15150 /* Apple Macbook 4,1 */
15151 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15152
d4967d8c
SD
15153 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15154 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
15155
15156 /* HP Chromebook 14 (Celeron 2955U) */
15157 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
cf6f0af9
JN
15158
15159 /* Dell Chromebook 11 */
15160 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
9be64eee
JN
15161
15162 /* Dell Chromebook 11 (2015 version) */
15163 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
b690e96c
JB
15164};
15165
15166static void intel_init_quirks(struct drm_device *dev)
15167{
15168 struct pci_dev *d = dev->pdev;
15169 int i;
15170
15171 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15172 struct intel_quirk *q = &intel_quirks[i];
15173
15174 if (d->device == q->device &&
15175 (d->subsystem_vendor == q->subsystem_vendor ||
15176 q->subsystem_vendor == PCI_ANY_ID) &&
15177 (d->subsystem_device == q->subsystem_device ||
15178 q->subsystem_device == PCI_ANY_ID))
15179 q->hook(dev);
15180 }
5f85f176
EE
15181 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15182 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15183 intel_dmi_quirks[i].hook(dev);
15184 }
b690e96c
JB
15185}
15186
9cce37f4
JB
15187/* Disable the VGA plane that we never use */
15188static void i915_disable_vga(struct drm_device *dev)
15189{
15190 struct drm_i915_private *dev_priv = dev->dev_private;
15191 u8 sr1;
f0f59a00 15192 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 15193
2b37c616 15194 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 15195 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 15196 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
15197 sr1 = inb(VGA_SR_DATA);
15198 outb(sr1 | 1<<5, VGA_SR_DATA);
15199 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15200 udelay(300);
15201
01f5a626 15202 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
15203 POSTING_READ(vga_reg);
15204}
15205
f817586c
DV
15206void intel_modeset_init_hw(struct drm_device *dev)
15207{
1a617b77
ML
15208 struct drm_i915_private *dev_priv = dev->dev_private;
15209
b6283055 15210 intel_update_cdclk(dev);
1a617b77
ML
15211
15212 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
15213
f817586c 15214 intel_init_clock_gating(dev);
8090c6b9 15215 intel_enable_gt_powersave(dev);
f817586c
DV
15216}
15217
d93c0372
MR
15218/*
15219 * Calculate what we think the watermarks should be for the state we've read
15220 * out of the hardware and then immediately program those watermarks so that
15221 * we ensure the hardware settings match our internal state.
15222 *
15223 * We can calculate what we think WM's should be by creating a duplicate of the
15224 * current state (which was constructed during hardware readout) and running it
15225 * through the atomic check code to calculate new watermark values in the
15226 * state object.
15227 */
15228static void sanitize_watermarks(struct drm_device *dev)
15229{
15230 struct drm_i915_private *dev_priv = to_i915(dev);
15231 struct drm_atomic_state *state;
15232 struct drm_crtc *crtc;
15233 struct drm_crtc_state *cstate;
15234 struct drm_modeset_acquire_ctx ctx;
15235 int ret;
15236 int i;
15237
15238 /* Only supported on platforms that use atomic watermark design */
ed4a6a7c 15239 if (!dev_priv->display.optimize_watermarks)
d93c0372
MR
15240 return;
15241
15242 /*
15243 * We need to hold connection_mutex before calling duplicate_state so
15244 * that the connector loop is protected.
15245 */
15246 drm_modeset_acquire_init(&ctx, 0);
15247retry:
0cd1262d 15248 ret = drm_modeset_lock_all_ctx(dev, &ctx);
d93c0372
MR
15249 if (ret == -EDEADLK) {
15250 drm_modeset_backoff(&ctx);
15251 goto retry;
15252 } else if (WARN_ON(ret)) {
0cd1262d 15253 goto fail;
d93c0372
MR
15254 }
15255
15256 state = drm_atomic_helper_duplicate_state(dev, &ctx);
15257 if (WARN_ON(IS_ERR(state)))
0cd1262d 15258 goto fail;
d93c0372 15259
ed4a6a7c
MR
15260 /*
15261 * Hardware readout is the only time we don't want to calculate
15262 * intermediate watermarks (since we don't trust the current
15263 * watermarks).
15264 */
15265 to_intel_atomic_state(state)->skip_intermediate_wm = true;
15266
d93c0372
MR
15267 ret = intel_atomic_check(dev, state);
15268 if (ret) {
15269 /*
15270 * If we fail here, it means that the hardware appears to be
15271 * programmed in a way that shouldn't be possible, given our
15272 * understanding of watermark requirements. This might mean a
15273 * mistake in the hardware readout code or a mistake in the
15274 * watermark calculations for a given platform. Raise a WARN
15275 * so that this is noticeable.
15276 *
15277 * If this actually happens, we'll have to just leave the
15278 * BIOS-programmed watermarks untouched and hope for the best.
15279 */
15280 WARN(true, "Could not determine valid watermarks for inherited state\n");
0cd1262d 15281 goto fail;
d93c0372
MR
15282 }
15283
15284 /* Write calculated watermark values back */
15285 to_i915(dev)->wm.config = to_intel_atomic_state(state)->wm_config;
15286 for_each_crtc_in_state(state, crtc, cstate, i) {
15287 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15288
ed4a6a7c
MR
15289 cs->wm.need_postvbl_update = true;
15290 dev_priv->display.optimize_watermarks(cs);
d93c0372
MR
15291 }
15292
15293 drm_atomic_state_free(state);
0cd1262d 15294fail:
d93c0372
MR
15295 drm_modeset_drop_locks(&ctx);
15296 drm_modeset_acquire_fini(&ctx);
15297}
15298
79e53945
JB
15299void intel_modeset_init(struct drm_device *dev)
15300{
72e96d64
JL
15301 struct drm_i915_private *dev_priv = to_i915(dev);
15302 struct i915_ggtt *ggtt = &dev_priv->ggtt;
1fe47785 15303 int sprite, ret;
8cc87b75 15304 enum pipe pipe;
46f297fb 15305 struct intel_crtc *crtc;
79e53945
JB
15306
15307 drm_mode_config_init(dev);
15308
15309 dev->mode_config.min_width = 0;
15310 dev->mode_config.min_height = 0;
15311
019d96cb
DA
15312 dev->mode_config.preferred_depth = 24;
15313 dev->mode_config.prefer_shadow = 1;
15314
25bab385
TU
15315 dev->mode_config.allow_fb_modifiers = true;
15316
e6ecefaa 15317 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 15318
b690e96c
JB
15319 intel_init_quirks(dev);
15320
1fa61106
ED
15321 intel_init_pm(dev);
15322
e3c74757
BW
15323 if (INTEL_INFO(dev)->num_pipes == 0)
15324 return;
15325
69f92f67
LW
15326 /*
15327 * There may be no VBT; and if the BIOS enabled SSC we can
15328 * just keep using it to avoid unnecessary flicker. Whereas if the
15329 * BIOS isn't using it, don't assume it will work even if the VBT
15330 * indicates as much.
15331 */
15332 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15333 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15334 DREF_SSC1_ENABLE);
15335
15336 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15337 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15338 bios_lvds_use_ssc ? "en" : "dis",
15339 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15340 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15341 }
15342 }
15343
a6c45cf0
CW
15344 if (IS_GEN2(dev)) {
15345 dev->mode_config.max_width = 2048;
15346 dev->mode_config.max_height = 2048;
15347 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
15348 dev->mode_config.max_width = 4096;
15349 dev->mode_config.max_height = 4096;
79e53945 15350 } else {
a6c45cf0
CW
15351 dev->mode_config.max_width = 8192;
15352 dev->mode_config.max_height = 8192;
79e53945 15353 }
068be561 15354
dc41c154
VS
15355 if (IS_845G(dev) || IS_I865G(dev)) {
15356 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15357 dev->mode_config.cursor_height = 1023;
15358 } else if (IS_GEN2(dev)) {
068be561
DL
15359 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15360 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15361 } else {
15362 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15363 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15364 }
15365
72e96d64 15366 dev->mode_config.fb_base = ggtt->mappable_base;
79e53945 15367
28c97730 15368 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
15369 INTEL_INFO(dev)->num_pipes,
15370 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 15371
055e393f 15372 for_each_pipe(dev_priv, pipe) {
8cc87b75 15373 intel_crtc_init(dev, pipe);
3bdcfc0c 15374 for_each_sprite(dev_priv, pipe, sprite) {
1fe47785 15375 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 15376 if (ret)
06da8da2 15377 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 15378 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 15379 }
79e53945
JB
15380 }
15381
bfa7df01 15382 intel_update_czclk(dev_priv);
e7dc33f3 15383 intel_update_rawclk(dev_priv);
bfa7df01
VS
15384 intel_update_cdclk(dev);
15385
e72f9fbf 15386 intel_shared_dpll_init(dev);
ee7b9f93 15387
9cce37f4
JB
15388 /* Just disable it once at startup */
15389 i915_disable_vga(dev);
79e53945 15390 intel_setup_outputs(dev);
11be49eb 15391
6e9f798d 15392 drm_modeset_lock_all(dev);
043e9bda 15393 intel_modeset_setup_hw_state(dev);
6e9f798d 15394 drm_modeset_unlock_all(dev);
46f297fb 15395
d3fcc808 15396 for_each_intel_crtc(dev, crtc) {
eeebeac5
ML
15397 struct intel_initial_plane_config plane_config = {};
15398
46f297fb
JB
15399 if (!crtc->active)
15400 continue;
15401
46f297fb 15402 /*
46f297fb
JB
15403 * Note that reserving the BIOS fb up front prevents us
15404 * from stuffing other stolen allocations like the ring
15405 * on top. This prevents some ugliness at boot time, and
15406 * can even allow for smooth boot transitions if the BIOS
15407 * fb is large enough for the active pipe configuration.
15408 */
eeebeac5
ML
15409 dev_priv->display.get_initial_plane_config(crtc,
15410 &plane_config);
15411
15412 /*
15413 * If the fb is shared between multiple heads, we'll
15414 * just get the first one.
15415 */
15416 intel_find_initial_plane_obj(crtc, &plane_config);
46f297fb 15417 }
d93c0372
MR
15418
15419 /*
15420 * Make sure hardware watermarks really match the state we read out.
15421 * Note that we need to do this after reconstructing the BIOS fb's
15422 * since the watermark calculation done here will use pstate->fb.
15423 */
15424 sanitize_watermarks(dev);
2c7111db
CW
15425}
15426
7fad798e
DV
15427static void intel_enable_pipe_a(struct drm_device *dev)
15428{
15429 struct intel_connector *connector;
15430 struct drm_connector *crt = NULL;
15431 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 15432 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
15433
15434 /* We can't just switch on the pipe A, we need to set things up with a
15435 * proper mode and output configuration. As a gross hack, enable pipe A
15436 * by enabling the load detect pipe once. */
3a3371ff 15437 for_each_intel_connector(dev, connector) {
7fad798e
DV
15438 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15439 crt = &connector->base;
15440 break;
15441 }
15442 }
15443
15444 if (!crt)
15445 return;
15446
208bf9fd 15447 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
49172fee 15448 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
7fad798e
DV
15449}
15450
fa555837
DV
15451static bool
15452intel_check_plane_mapping(struct intel_crtc *crtc)
15453{
7eb552ae
BW
15454 struct drm_device *dev = crtc->base.dev;
15455 struct drm_i915_private *dev_priv = dev->dev_private;
649636ef 15456 u32 val;
fa555837 15457
7eb552ae 15458 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
15459 return true;
15460
649636ef 15461 val = I915_READ(DSPCNTR(!crtc->plane));
fa555837
DV
15462
15463 if ((val & DISPLAY_PLANE_ENABLE) &&
15464 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15465 return false;
15466
15467 return true;
15468}
15469
02e93c35
VS
15470static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15471{
15472 struct drm_device *dev = crtc->base.dev;
15473 struct intel_encoder *encoder;
15474
15475 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15476 return true;
15477
15478 return false;
15479}
15480
dd756198
VS
15481static bool intel_encoder_has_connectors(struct intel_encoder *encoder)
15482{
15483 struct drm_device *dev = encoder->base.dev;
15484 struct intel_connector *connector;
15485
15486 for_each_connector_on_encoder(dev, &encoder->base, connector)
15487 return true;
15488
15489 return false;
15490}
15491
24929352
DV
15492static void intel_sanitize_crtc(struct intel_crtc *crtc)
15493{
15494 struct drm_device *dev = crtc->base.dev;
15495 struct drm_i915_private *dev_priv = dev->dev_private;
4d1de975 15496 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
24929352 15497
24929352 15498 /* Clear any frame start delays used for debugging left by the BIOS */
4d1de975
JN
15499 if (!transcoder_is_dsi(cpu_transcoder)) {
15500 i915_reg_t reg = PIPECONF(cpu_transcoder);
15501
15502 I915_WRITE(reg,
15503 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15504 }
24929352 15505
d3eaf884 15506 /* restore vblank interrupts to correct state */
9625604c 15507 drm_crtc_vblank_reset(&crtc->base);
d297e103 15508 if (crtc->active) {
f9cd7b88
VS
15509 struct intel_plane *plane;
15510
9625604c 15511 drm_crtc_vblank_on(&crtc->base);
f9cd7b88
VS
15512
15513 /* Disable everything but the primary plane */
15514 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15515 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15516 continue;
15517
15518 plane->disable_plane(&plane->base, &crtc->base);
15519 }
9625604c 15520 }
d3eaf884 15521
24929352 15522 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
15523 * disable the crtc (and hence change the state) if it is wrong. Note
15524 * that gen4+ has a fixed plane -> pipe mapping. */
15525 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
15526 bool plane;
15527
24929352
DV
15528 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15529 crtc->base.base.id);
15530
15531 /* Pipe has the wrong plane attached and the plane is active.
15532 * Temporarily change the plane mapping and disable everything
15533 * ... */
15534 plane = crtc->plane;
b70709a6 15535 to_intel_plane_state(crtc->base.primary->state)->visible = true;
24929352 15536 crtc->plane = !plane;
b17d48e2 15537 intel_crtc_disable_noatomic(&crtc->base);
24929352 15538 crtc->plane = plane;
24929352 15539 }
24929352 15540
7fad798e
DV
15541 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15542 crtc->pipe == PIPE_A && !crtc->active) {
15543 /* BIOS forgot to enable pipe A, this mostly happens after
15544 * resume. Force-enable the pipe to fix this, the update_dpms
15545 * call below we restore the pipe to the right state, but leave
15546 * the required bits on. */
15547 intel_enable_pipe_a(dev);
15548 }
15549
24929352
DV
15550 /* Adjust the state of the output pipe according to whether we
15551 * have active connectors/encoders. */
842e0307 15552 if (crtc->active && !intel_crtc_has_encoders(crtc))
b17d48e2 15553 intel_crtc_disable_noatomic(&crtc->base);
24929352 15554
a3ed6aad 15555 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
4cc31489
DV
15556 /*
15557 * We start out with underrun reporting disabled to avoid races.
15558 * For correct bookkeeping mark this on active crtcs.
15559 *
c5ab3bc0
DV
15560 * Also on gmch platforms we dont have any hardware bits to
15561 * disable the underrun reporting. Which means we need to start
15562 * out with underrun reporting disabled also on inactive pipes,
15563 * since otherwise we'll complain about the garbage we read when
15564 * e.g. coming up after runtime pm.
15565 *
4cc31489
DV
15566 * No protection against concurrent access is required - at
15567 * worst a fifo underrun happens which also sets this to false.
15568 */
15569 crtc->cpu_fifo_underrun_disabled = true;
15570 crtc->pch_fifo_underrun_disabled = true;
15571 }
24929352
DV
15572}
15573
15574static void intel_sanitize_encoder(struct intel_encoder *encoder)
15575{
15576 struct intel_connector *connector;
15577 struct drm_device *dev = encoder->base.dev;
15578
15579 /* We need to check both for a crtc link (meaning that the
15580 * encoder is active and trying to read from a pipe) and the
15581 * pipe itself being active. */
15582 bool has_active_crtc = encoder->base.crtc &&
15583 to_intel_crtc(encoder->base.crtc)->active;
15584
dd756198 15585 if (intel_encoder_has_connectors(encoder) && !has_active_crtc) {
24929352
DV
15586 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15587 encoder->base.base.id,
8e329a03 15588 encoder->base.name);
24929352
DV
15589
15590 /* Connector is active, but has no active pipe. This is
15591 * fallout from our resume register restoring. Disable
15592 * the encoder manually again. */
15593 if (encoder->base.crtc) {
15594 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15595 encoder->base.base.id,
8e329a03 15596 encoder->base.name);
24929352 15597 encoder->disable(encoder);
a62d1497
VS
15598 if (encoder->post_disable)
15599 encoder->post_disable(encoder);
24929352 15600 }
7f1950fb 15601 encoder->base.crtc = NULL;
24929352
DV
15602
15603 /* Inconsistent output/port/pipe state happens presumably due to
15604 * a bug in one of the get_hw_state functions. Or someplace else
15605 * in our code, like the register restore mess on resume. Clamp
15606 * things to off as a safer default. */
3a3371ff 15607 for_each_intel_connector(dev, connector) {
24929352
DV
15608 if (connector->encoder != encoder)
15609 continue;
7f1950fb
EE
15610 connector->base.dpms = DRM_MODE_DPMS_OFF;
15611 connector->base.encoder = NULL;
24929352
DV
15612 }
15613 }
15614 /* Enabled encoders without active connectors will be fixed in
15615 * the crtc fixup. */
15616}
15617
04098753 15618void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
15619{
15620 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 15621 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
0fde901f 15622
04098753
ID
15623 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15624 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15625 i915_disable_vga(dev);
15626 }
15627}
15628
15629void i915_redisable_vga(struct drm_device *dev)
15630{
15631 struct drm_i915_private *dev_priv = dev->dev_private;
15632
8dc8a27c
PZ
15633 /* This function can be called both from intel_modeset_setup_hw_state or
15634 * at a very early point in our resume sequence, where the power well
15635 * structures are not yet restored. Since this function is at a very
15636 * paranoid "someone might have enabled VGA while we were not looking"
15637 * level, just check if the power well is enabled instead of trying to
15638 * follow the "don't touch the power well if we don't need it" policy
15639 * the rest of the driver uses. */
6392f847 15640 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
15641 return;
15642
04098753 15643 i915_redisable_vga_power_on(dev);
6392f847
ID
15644
15645 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
0fde901f
KM
15646}
15647
f9cd7b88 15648static bool primary_get_hw_state(struct intel_plane *plane)
98ec7739 15649{
f9cd7b88 15650 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
98ec7739 15651
f9cd7b88 15652 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
d032ffa0
ML
15653}
15654
f9cd7b88
VS
15655/* FIXME read out full plane state for all planes */
15656static void readout_plane_state(struct intel_crtc *crtc)
d032ffa0 15657{
b26d3ea3 15658 struct drm_plane *primary = crtc->base.primary;
f9cd7b88 15659 struct intel_plane_state *plane_state =
b26d3ea3 15660 to_intel_plane_state(primary->state);
d032ffa0 15661
19b8d387 15662 plane_state->visible = crtc->active &&
b26d3ea3
ML
15663 primary_get_hw_state(to_intel_plane(primary));
15664
15665 if (plane_state->visible)
15666 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
98ec7739
VS
15667}
15668
30e984df 15669static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
15670{
15671 struct drm_i915_private *dev_priv = dev->dev_private;
15672 enum pipe pipe;
24929352
DV
15673 struct intel_crtc *crtc;
15674 struct intel_encoder *encoder;
15675 struct intel_connector *connector;
5358901f 15676 int i;
24929352 15677
565602d7
ML
15678 dev_priv->active_crtcs = 0;
15679
d3fcc808 15680 for_each_intel_crtc(dev, crtc) {
565602d7
ML
15681 struct intel_crtc_state *crtc_state = crtc->config;
15682 int pixclk = 0;
3b117c8f 15683
565602d7
ML
15684 __drm_atomic_helper_crtc_destroy_state(&crtc->base, &crtc_state->base);
15685 memset(crtc_state, 0, sizeof(*crtc_state));
15686 crtc_state->base.crtc = &crtc->base;
24929352 15687
565602d7
ML
15688 crtc_state->base.active = crtc_state->base.enable =
15689 dev_priv->display.get_pipe_config(crtc, crtc_state);
15690
15691 crtc->base.enabled = crtc_state->base.enable;
15692 crtc->active = crtc_state->base.active;
15693
15694 if (crtc_state->base.active) {
15695 dev_priv->active_crtcs |= 1 << crtc->pipe;
15696
15697 if (IS_BROADWELL(dev_priv)) {
15698 pixclk = ilk_pipe_pixel_rate(crtc_state);
15699
15700 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
15701 if (crtc_state->ips_enabled)
15702 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15703 } else if (IS_VALLEYVIEW(dev_priv) ||
15704 IS_CHERRYVIEW(dev_priv) ||
15705 IS_BROXTON(dev_priv))
15706 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
15707 else
15708 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15709 }
15710
15711 dev_priv->min_pixclk[crtc->pipe] = pixclk;
b70709a6 15712
f9cd7b88 15713 readout_plane_state(crtc);
24929352
DV
15714
15715 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15716 crtc->base.base.id,
15717 crtc->active ? "enabled" : "disabled");
15718 }
15719
5358901f
DV
15720 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15721 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15722
2edd6443
ACO
15723 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
15724 &pll->config.hw_state);
3e369b76 15725 pll->config.crtc_mask = 0;
d3fcc808 15726 for_each_intel_crtc(dev, crtc) {
2dd66ebd 15727 if (crtc->active && crtc->config->shared_dpll == pll)
3e369b76 15728 pll->config.crtc_mask |= 1 << crtc->pipe;
5358901f 15729 }
2dd66ebd 15730 pll->active_mask = pll->config.crtc_mask;
5358901f 15731
1e6f2ddc 15732 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 15733 pll->name, pll->config.crtc_mask, pll->on);
5358901f
DV
15734 }
15735
b2784e15 15736 for_each_intel_encoder(dev, encoder) {
24929352
DV
15737 pipe = 0;
15738
15739 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
15740 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15741 encoder->base.crtc = &crtc->base;
6e3c9717 15742 encoder->get_config(encoder, crtc->config);
24929352
DV
15743 } else {
15744 encoder->base.crtc = NULL;
15745 }
15746
6f2bcceb 15747 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 15748 encoder->base.base.id,
8e329a03 15749 encoder->base.name,
24929352 15750 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 15751 pipe_name(pipe));
24929352
DV
15752 }
15753
3a3371ff 15754 for_each_intel_connector(dev, connector) {
24929352
DV
15755 if (connector->get_hw_state(connector)) {
15756 connector->base.dpms = DRM_MODE_DPMS_ON;
2aa974c9
ML
15757
15758 encoder = connector->encoder;
15759 connector->base.encoder = &encoder->base;
15760
15761 if (encoder->base.crtc &&
15762 encoder->base.crtc->state->active) {
15763 /*
15764 * This has to be done during hardware readout
15765 * because anything calling .crtc_disable may
15766 * rely on the connector_mask being accurate.
15767 */
15768 encoder->base.crtc->state->connector_mask |=
15769 1 << drm_connector_index(&connector->base);
e87a52b3
ML
15770 encoder->base.crtc->state->encoder_mask |=
15771 1 << drm_encoder_index(&encoder->base);
2aa974c9
ML
15772 }
15773
24929352
DV
15774 } else {
15775 connector->base.dpms = DRM_MODE_DPMS_OFF;
15776 connector->base.encoder = NULL;
15777 }
15778 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15779 connector->base.base.id,
c23cc417 15780 connector->base.name,
24929352
DV
15781 connector->base.encoder ? "enabled" : "disabled");
15782 }
7f4c6284
VS
15783
15784 for_each_intel_crtc(dev, crtc) {
15785 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15786
15787 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15788 if (crtc->base.state->active) {
15789 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15790 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15791 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15792
15793 /*
15794 * The initial mode needs to be set in order to keep
15795 * the atomic core happy. It wants a valid mode if the
15796 * crtc's enabled, so we do the above call.
15797 *
15798 * At this point some state updated by the connectors
15799 * in their ->detect() callback has not run yet, so
15800 * no recalculation can be done yet.
15801 *
15802 * Even if we could do a recalculation and modeset
15803 * right now it would cause a double modeset if
15804 * fbdev or userspace chooses a different initial mode.
15805 *
15806 * If that happens, someone indicated they wanted a
15807 * mode change, which means it's safe to do a full
15808 * recalculation.
15809 */
15810 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
9eca6832
VS
15811
15812 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15813 update_scanline_offset(crtc);
7f4c6284 15814 }
e3b247da
VS
15815
15816 intel_pipe_config_sanity_check(dev_priv, crtc->config);
7f4c6284 15817 }
30e984df
DV
15818}
15819
043e9bda
ML
15820/* Scan out the current hw modeset state,
15821 * and sanitizes it to the current state
15822 */
15823static void
15824intel_modeset_setup_hw_state(struct drm_device *dev)
30e984df
DV
15825{
15826 struct drm_i915_private *dev_priv = dev->dev_private;
15827 enum pipe pipe;
30e984df
DV
15828 struct intel_crtc *crtc;
15829 struct intel_encoder *encoder;
35c95375 15830 int i;
30e984df
DV
15831
15832 intel_modeset_readout_hw_state(dev);
24929352
DV
15833
15834 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 15835 for_each_intel_encoder(dev, encoder) {
24929352
DV
15836 intel_sanitize_encoder(encoder);
15837 }
15838
055e393f 15839 for_each_pipe(dev_priv, pipe) {
24929352
DV
15840 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15841 intel_sanitize_crtc(crtc);
6e3c9717
ACO
15842 intel_dump_pipe_config(crtc, crtc->config,
15843 "[setup_hw_state]");
24929352 15844 }
9a935856 15845
d29b2f9d
ACO
15846 intel_modeset_update_connector_atomic_state(dev);
15847
35c95375
DV
15848 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15849 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15850
2dd66ebd 15851 if (!pll->on || pll->active_mask)
35c95375
DV
15852 continue;
15853
15854 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15855
2edd6443 15856 pll->funcs.disable(dev_priv, pll);
35c95375
DV
15857 pll->on = false;
15858 }
15859
666a4537 15860 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
6eb1a681
VS
15861 vlv_wm_get_hw_state(dev);
15862 else if (IS_GEN9(dev))
3078999f
PB
15863 skl_wm_get_hw_state(dev);
15864 else if (HAS_PCH_SPLIT(dev))
243e6a44 15865 ilk_wm_get_hw_state(dev);
292b990e
ML
15866
15867 for_each_intel_crtc(dev, crtc) {
15868 unsigned long put_domains;
15869
74bff5f9 15870 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
292b990e
ML
15871 if (WARN_ON(put_domains))
15872 modeset_put_power_domains(dev_priv, put_domains);
15873 }
15874 intel_display_set_init_power(dev_priv, false);
010cf73d
PZ
15875
15876 intel_fbc_init_pipe_state(dev_priv);
043e9bda 15877}
7d0bc1ea 15878
043e9bda
ML
15879void intel_display_resume(struct drm_device *dev)
15880{
e2c8b870
ML
15881 struct drm_i915_private *dev_priv = to_i915(dev);
15882 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15883 struct drm_modeset_acquire_ctx ctx;
043e9bda 15884 int ret;
e2c8b870 15885 bool setup = false;
f30da187 15886
e2c8b870 15887 dev_priv->modeset_restore_state = NULL;
043e9bda 15888
ea49c9ac
ML
15889 /*
15890 * This is a cludge because with real atomic modeset mode_config.mutex
15891 * won't be taken. Unfortunately some probed state like
15892 * audio_codec_enable is still protected by mode_config.mutex, so lock
15893 * it here for now.
15894 */
15895 mutex_lock(&dev->mode_config.mutex);
e2c8b870 15896 drm_modeset_acquire_init(&ctx, 0);
043e9bda 15897
e2c8b870
ML
15898retry:
15899 ret = drm_modeset_lock_all_ctx(dev, &ctx);
043e9bda 15900
e2c8b870
ML
15901 if (ret == 0 && !setup) {
15902 setup = true;
043e9bda 15903
e2c8b870
ML
15904 intel_modeset_setup_hw_state(dev);
15905 i915_redisable_vga(dev);
45e2b5f6 15906 }
8af6cf88 15907
e2c8b870
ML
15908 if (ret == 0 && state) {
15909 struct drm_crtc_state *crtc_state;
15910 struct drm_crtc *crtc;
15911 int i;
043e9bda 15912
e2c8b870
ML
15913 state->acquire_ctx = &ctx;
15914
15915 for_each_crtc_in_state(state, crtc, crtc_state, i) {
15916 /*
15917 * Force recalculation even if we restore
15918 * current state. With fast modeset this may not result
15919 * in a modeset when the state is compatible.
15920 */
15921 crtc_state->mode_changed = true;
15922 }
15923
15924 ret = drm_atomic_commit(state);
043e9bda
ML
15925 }
15926
e2c8b870
ML
15927 if (ret == -EDEADLK) {
15928 drm_modeset_backoff(&ctx);
15929 goto retry;
15930 }
043e9bda 15931
e2c8b870
ML
15932 drm_modeset_drop_locks(&ctx);
15933 drm_modeset_acquire_fini(&ctx);
ea49c9ac 15934 mutex_unlock(&dev->mode_config.mutex);
043e9bda 15935
e2c8b870
ML
15936 if (ret) {
15937 DRM_ERROR("Restoring old state failed with %i\n", ret);
15938 drm_atomic_state_free(state);
15939 }
2c7111db
CW
15940}
15941
15942void intel_modeset_gem_init(struct drm_device *dev)
15943{
484b41dd 15944 struct drm_crtc *c;
2ff8fde1 15945 struct drm_i915_gem_object *obj;
e0d6149b 15946 int ret;
484b41dd 15947
ae48434c 15948 intel_init_gt_powersave(dev);
ae48434c 15949
1833b134 15950 intel_modeset_init_hw(dev);
02e792fb
DV
15951
15952 intel_setup_overlay(dev);
484b41dd
JB
15953
15954 /*
15955 * Make sure any fbs we allocated at startup are properly
15956 * pinned & fenced. When we do the allocation it's too early
15957 * for this.
15958 */
70e1e0ec 15959 for_each_crtc(dev, c) {
2ff8fde1
MR
15960 obj = intel_fb_obj(c->primary->fb);
15961 if (obj == NULL)
484b41dd
JB
15962 continue;
15963
e0d6149b 15964 mutex_lock(&dev->struct_mutex);
3465c580
VS
15965 ret = intel_pin_and_fence_fb_obj(c->primary->fb,
15966 c->primary->state->rotation);
e0d6149b
TU
15967 mutex_unlock(&dev->struct_mutex);
15968 if (ret) {
484b41dd
JB
15969 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15970 to_intel_crtc(c)->pipe);
66e514c1
DA
15971 drm_framebuffer_unreference(c->primary->fb);
15972 c->primary->fb = NULL;
36750f28 15973 c->primary->crtc = c->primary->state->crtc = NULL;
afd65eb4 15974 update_state_fb(c->primary);
36750f28 15975 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
484b41dd
JB
15976 }
15977 }
0962c3c9
VS
15978
15979 intel_backlight_register(dev);
79e53945
JB
15980}
15981
4932e2c3
ID
15982void intel_connector_unregister(struct intel_connector *intel_connector)
15983{
15984 struct drm_connector *connector = &intel_connector->base;
15985
15986 intel_panel_destroy_backlight(connector);
34ea3d38 15987 drm_connector_unregister(connector);
4932e2c3
ID
15988}
15989
79e53945
JB
15990void intel_modeset_cleanup(struct drm_device *dev)
15991{
652c393a 15992 struct drm_i915_private *dev_priv = dev->dev_private;
19c8054c 15993 struct intel_connector *connector;
652c393a 15994
2eb5252e
ID
15995 intel_disable_gt_powersave(dev);
15996
0962c3c9
VS
15997 intel_backlight_unregister(dev);
15998
fd0c0642
DV
15999 /*
16000 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 16001 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
16002 * experience fancy races otherwise.
16003 */
2aeb7d3a 16004 intel_irq_uninstall(dev_priv);
eb21b92b 16005
fd0c0642
DV
16006 /*
16007 * Due to the hpd irq storm handling the hotplug work can re-arm the
16008 * poll handlers. Hence disable polling after hpd handling is shut down.
16009 */
f87ea761 16010 drm_kms_helper_poll_fini(dev);
fd0c0642 16011
723bfd70
JB
16012 intel_unregister_dsm_handler();
16013
c937ab3e 16014 intel_fbc_global_disable(dev_priv);
69341a5e 16015
1630fe75
CW
16016 /* flush any delayed tasks or pending work */
16017 flush_scheduled_work();
16018
db31af1d 16019 /* destroy the backlight and sysfs files before encoders/connectors */
19c8054c
JN
16020 for_each_intel_connector(dev, connector)
16021 connector->unregister(connector);
d9255d57 16022
79e53945 16023 drm_mode_config_cleanup(dev);
4d7bb011
DV
16024
16025 intel_cleanup_overlay(dev);
ae48434c 16026
ae48434c 16027 intel_cleanup_gt_powersave(dev);
f5949141
DV
16028
16029 intel_teardown_gmbus(dev);
79e53945
JB
16030}
16031
f1c79df3
ZW
16032/*
16033 * Return which encoder is currently attached for connector.
16034 */
df0e9248 16035struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 16036{
df0e9248
CW
16037 return &intel_attached_encoder(connector)->base;
16038}
f1c79df3 16039
df0e9248
CW
16040void intel_connector_attach_encoder(struct intel_connector *connector,
16041 struct intel_encoder *encoder)
16042{
16043 connector->encoder = encoder;
16044 drm_mode_connector_attach_encoder(&connector->base,
16045 &encoder->base);
79e53945 16046}
28d52043
DA
16047
16048/*
16049 * set vga decode state - true == enable VGA decode
16050 */
16051int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
16052{
16053 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 16054 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
16055 u16 gmch_ctrl;
16056
75fa041d
CW
16057 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
16058 DRM_ERROR("failed to read control word\n");
16059 return -EIO;
16060 }
16061
c0cc8a55
CW
16062 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
16063 return 0;
16064
28d52043
DA
16065 if (state)
16066 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
16067 else
16068 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
16069
16070 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
16071 DRM_ERROR("failed to write control word\n");
16072 return -EIO;
16073 }
16074
28d52043
DA
16075 return 0;
16076}
c4a1d9e4 16077
c4a1d9e4 16078struct intel_display_error_state {
ff57f1b0
PZ
16079
16080 u32 power_well_driver;
16081
63b66e5b
CW
16082 int num_transcoders;
16083
c4a1d9e4
CW
16084 struct intel_cursor_error_state {
16085 u32 control;
16086 u32 position;
16087 u32 base;
16088 u32 size;
52331309 16089 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
16090
16091 struct intel_pipe_error_state {
ddf9c536 16092 bool power_domain_on;
c4a1d9e4 16093 u32 source;
f301b1e1 16094 u32 stat;
52331309 16095 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
16096
16097 struct intel_plane_error_state {
16098 u32 control;
16099 u32 stride;
16100 u32 size;
16101 u32 pos;
16102 u32 addr;
16103 u32 surface;
16104 u32 tile_offset;
52331309 16105 } plane[I915_MAX_PIPES];
63b66e5b
CW
16106
16107 struct intel_transcoder_error_state {
ddf9c536 16108 bool power_domain_on;
63b66e5b
CW
16109 enum transcoder cpu_transcoder;
16110
16111 u32 conf;
16112
16113 u32 htotal;
16114 u32 hblank;
16115 u32 hsync;
16116 u32 vtotal;
16117 u32 vblank;
16118 u32 vsync;
16119 } transcoder[4];
c4a1d9e4
CW
16120};
16121
16122struct intel_display_error_state *
16123intel_display_capture_error_state(struct drm_device *dev)
16124{
fbee40df 16125 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 16126 struct intel_display_error_state *error;
63b66e5b
CW
16127 int transcoders[] = {
16128 TRANSCODER_A,
16129 TRANSCODER_B,
16130 TRANSCODER_C,
16131 TRANSCODER_EDP,
16132 };
c4a1d9e4
CW
16133 int i;
16134
63b66e5b
CW
16135 if (INTEL_INFO(dev)->num_pipes == 0)
16136 return NULL;
16137
9d1cb914 16138 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
16139 if (error == NULL)
16140 return NULL;
16141
190be112 16142 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
16143 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
16144
055e393f 16145 for_each_pipe(dev_priv, i) {
ddf9c536 16146 error->pipe[i].power_domain_on =
f458ebbc
DV
16147 __intel_display_power_is_enabled(dev_priv,
16148 POWER_DOMAIN_PIPE(i));
ddf9c536 16149 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
16150 continue;
16151
5efb3e28
VS
16152 error->cursor[i].control = I915_READ(CURCNTR(i));
16153 error->cursor[i].position = I915_READ(CURPOS(i));
16154 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
16155
16156 error->plane[i].control = I915_READ(DSPCNTR(i));
16157 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 16158 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 16159 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
16160 error->plane[i].pos = I915_READ(DSPPOS(i));
16161 }
ca291363
PZ
16162 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
16163 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
16164 if (INTEL_INFO(dev)->gen >= 4) {
16165 error->plane[i].surface = I915_READ(DSPSURF(i));
16166 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16167 }
16168
c4a1d9e4 16169 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 16170
3abfce77 16171 if (HAS_GMCH_DISPLAY(dev))
f301b1e1 16172 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
16173 }
16174
4d1de975 16175 /* Note: this does not include DSI transcoders. */
63b66e5b 16176 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
2d1fe073 16177 if (HAS_DDI(dev_priv))
63b66e5b
CW
16178 error->num_transcoders++; /* Account for eDP. */
16179
16180 for (i = 0; i < error->num_transcoders; i++) {
16181 enum transcoder cpu_transcoder = transcoders[i];
16182
ddf9c536 16183 error->transcoder[i].power_domain_on =
f458ebbc 16184 __intel_display_power_is_enabled(dev_priv,
38cc1daf 16185 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 16186 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
16187 continue;
16188
63b66e5b
CW
16189 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16190
16191 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16192 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16193 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16194 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16195 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16196 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16197 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
16198 }
16199
16200 return error;
16201}
16202
edc3d884
MK
16203#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16204
c4a1d9e4 16205void
edc3d884 16206intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
16207 struct drm_device *dev,
16208 struct intel_display_error_state *error)
16209{
055e393f 16210 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4
CW
16211 int i;
16212
63b66e5b
CW
16213 if (!error)
16214 return;
16215
edc3d884 16216 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 16217 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 16218 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 16219 error->power_well_driver);
055e393f 16220 for_each_pipe(dev_priv, i) {
edc3d884 16221 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536 16222 err_printf(m, " Power: %s\n",
87ad3212 16223 onoff(error->pipe[i].power_domain_on));
edc3d884 16224 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 16225 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
16226
16227 err_printf(m, "Plane [%d]:\n", i);
16228 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16229 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 16230 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
16231 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16232 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 16233 }
4b71a570 16234 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 16235 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 16236 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
16237 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16238 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
16239 }
16240
edc3d884
MK
16241 err_printf(m, "Cursor [%d]:\n", i);
16242 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16243 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16244 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 16245 }
63b66e5b
CW
16246
16247 for (i = 0; i < error->num_transcoders; i++) {
da205630 16248 err_printf(m, "CPU transcoder: %s\n",
63b66e5b 16249 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536 16250 err_printf(m, " Power: %s\n",
87ad3212 16251 onoff(error->transcoder[i].power_domain_on));
63b66e5b
CW
16252 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16253 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16254 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16255 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16256 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16257 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16258 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16259 }
c4a1d9e4 16260}