]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
drm/i915: Assorted INTEL_INFO(dev) cleanups
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
5d723d7a 37#include "intel_frontbuffer.h"
760285e7 38#include <drm/i915_drm.h>
79e53945 39#include "i915_drv.h"
db18b6a6 40#include "intel_dsi.h"
e5510fac 41#include "i915_trace.h"
319c1d42 42#include <drm/drm_atomic.h>
c196e1d6 43#include <drm/drm_atomic_helper.h>
760285e7
DH
44#include <drm/drm_dp_helper.h>
45#include <drm/drm_crtc_helper.h>
465c120c
MR
46#include <drm/drm_plane_helper.h>
47#include <drm/drm_rect.h>
c0f372b3 48#include <linux/dma_remapping.h>
fd8e058a 49#include <linux/reservation.h>
79e53945 50
5a21b665
DV
51static bool is_mmio_work(struct intel_flip_work *work)
52{
53 return work->mmio_work.func;
54}
55
465c120c 56/* Primary plane formats for gen <= 3 */
568db4f2 57static const uint32_t i8xx_primary_formats[] = {
67fe7dc5
DL
58 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
465c120c 60 DRM_FORMAT_XRGB1555,
67fe7dc5 61 DRM_FORMAT_XRGB8888,
465c120c
MR
62};
63
64/* Primary plane formats for gen >= 4 */
568db4f2 65static const uint32_t i965_primary_formats[] = {
6c0fd451
DL
66 DRM_FORMAT_C8,
67 DRM_FORMAT_RGB565,
68 DRM_FORMAT_XRGB8888,
69 DRM_FORMAT_XBGR8888,
70 DRM_FORMAT_XRGB2101010,
71 DRM_FORMAT_XBGR2101010,
72};
73
74static const uint32_t skl_primary_formats[] = {
67fe7dc5
DL
75 DRM_FORMAT_C8,
76 DRM_FORMAT_RGB565,
77 DRM_FORMAT_XRGB8888,
465c120c 78 DRM_FORMAT_XBGR8888,
67fe7dc5 79 DRM_FORMAT_ARGB8888,
465c120c
MR
80 DRM_FORMAT_ABGR8888,
81 DRM_FORMAT_XRGB2101010,
465c120c 82 DRM_FORMAT_XBGR2101010,
ea916ea0
KM
83 DRM_FORMAT_YUYV,
84 DRM_FORMAT_YVYU,
85 DRM_FORMAT_UYVY,
86 DRM_FORMAT_VYUY,
465c120c
MR
87};
88
3d7d6510
MR
89/* Cursor formats */
90static const uint32_t intel_cursor_formats[] = {
91 DRM_FORMAT_ARGB8888,
92};
93
f1f644dc 94static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 95 struct intel_crtc_state *pipe_config);
18442d08 96static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 97 struct intel_crtc_state *pipe_config);
f1f644dc 98
eb1bfe80
JB
99static int intel_framebuffer_init(struct drm_device *dev,
100 struct intel_framebuffer *ifb,
101 struct drm_mode_fb_cmd2 *mode_cmd,
102 struct drm_i915_gem_object *obj);
5b18e57c
DV
103static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
104static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
bc58be60 105static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
29407aab 106static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
107 struct intel_link_m_n *m_n,
108 struct intel_link_m_n *m2_n2);
29407aab 109static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97 110static void haswell_set_pipeconf(struct drm_crtc *crtc);
391bf048 111static void haswell_set_pipemisc(struct drm_crtc *crtc);
d288f65f 112static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 113 const struct intel_crtc_state *pipe_config);
d288f65f 114static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 115 const struct intel_crtc_state *pipe_config);
5a21b665
DV
116static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
117static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
65edccce
VS
118static void skl_init_scalers(struct drm_i915_private *dev_priv,
119 struct intel_crtc *crtc,
120 struct intel_crtc_state *crtc_state);
bfd16b2a
ML
121static void skylake_pfit_enable(struct intel_crtc *crtc);
122static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
123static void ironlake_pfit_enable(struct intel_crtc *crtc);
043e9bda 124static void intel_modeset_setup_hw_state(struct drm_device *dev);
2622a081 125static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
4e5ca60f 126static int ilk_max_pixel_rate(struct drm_atomic_state *state);
324513c0 127static int bxt_calc_cdclk(int max_pixclk);
e7457a9a 128
d4906093 129struct intel_limit {
4c5def93
ACO
130 struct {
131 int min, max;
132 } dot, vco, n, m, m1, m2, p, p1;
133
134 struct {
135 int dot_limit;
136 int p2_slow, p2_fast;
137 } p2;
d4906093 138};
79e53945 139
bfa7df01
VS
140/* returns HPLL frequency in kHz */
141static int valleyview_get_vco(struct drm_i915_private *dev_priv)
142{
143 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
144
145 /* Obtain SKU information */
146 mutex_lock(&dev_priv->sb_lock);
147 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
148 CCK_FUSE_HPLL_FREQ_MASK;
149 mutex_unlock(&dev_priv->sb_lock);
150
151 return vco_freq[hpll_freq] * 1000;
152}
153
c30fec65
VS
154int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
155 const char *name, u32 reg, int ref_freq)
bfa7df01
VS
156{
157 u32 val;
158 int divider;
159
bfa7df01
VS
160 mutex_lock(&dev_priv->sb_lock);
161 val = vlv_cck_read(dev_priv, reg);
162 mutex_unlock(&dev_priv->sb_lock);
163
164 divider = val & CCK_FREQUENCY_VALUES;
165
166 WARN((val & CCK_FREQUENCY_STATUS) !=
167 (divider << CCK_FREQUENCY_STATUS_SHIFT),
168 "%s change in progress\n", name);
169
c30fec65
VS
170 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
171}
172
173static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
174 const char *name, u32 reg)
175{
176 if (dev_priv->hpll_freq == 0)
177 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
178
179 return vlv_get_cck_clock(dev_priv, name, reg,
180 dev_priv->hpll_freq);
bfa7df01
VS
181}
182
e7dc33f3
VS
183static int
184intel_pch_rawclk(struct drm_i915_private *dev_priv)
d2acd215 185{
e7dc33f3
VS
186 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
187}
d2acd215 188
e7dc33f3
VS
189static int
190intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
191{
19ab4ed3 192 /* RAWCLK_FREQ_VLV register updated from power well code */
35d38d1f
VS
193 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
194 CCK_DISPLAY_REF_CLOCK_CONTROL);
d2acd215
DV
195}
196
e7dc33f3
VS
197static int
198intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
79e50a4f 199{
79e50a4f
JN
200 uint32_t clkcfg;
201
e7dc33f3 202 /* hrawclock is 1/4 the FSB frequency */
79e50a4f
JN
203 clkcfg = I915_READ(CLKCFG);
204 switch (clkcfg & CLKCFG_FSB_MASK) {
205 case CLKCFG_FSB_400:
e7dc33f3 206 return 100000;
79e50a4f 207 case CLKCFG_FSB_533:
e7dc33f3 208 return 133333;
79e50a4f 209 case CLKCFG_FSB_667:
e7dc33f3 210 return 166667;
79e50a4f 211 case CLKCFG_FSB_800:
e7dc33f3 212 return 200000;
79e50a4f 213 case CLKCFG_FSB_1067:
e7dc33f3 214 return 266667;
79e50a4f 215 case CLKCFG_FSB_1333:
e7dc33f3 216 return 333333;
79e50a4f
JN
217 /* these two are just a guess; one of them might be right */
218 case CLKCFG_FSB_1600:
219 case CLKCFG_FSB_1600_ALT:
e7dc33f3 220 return 400000;
79e50a4f 221 default:
e7dc33f3 222 return 133333;
79e50a4f
JN
223 }
224}
225
19ab4ed3 226void intel_update_rawclk(struct drm_i915_private *dev_priv)
e7dc33f3
VS
227{
228 if (HAS_PCH_SPLIT(dev_priv))
229 dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
230 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
231 dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
232 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
233 dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
234 else
235 return; /* no rawclk on other platforms, or no need to know it */
236
237 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
238}
239
bfa7df01
VS
240static void intel_update_czclk(struct drm_i915_private *dev_priv)
241{
666a4537 242 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
bfa7df01
VS
243 return;
244
245 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
246 CCK_CZ_CLOCK_CONTROL);
247
248 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
249}
250
021357ac 251static inline u32 /* units of 100MHz */
21a727b3
VS
252intel_fdi_link_freq(struct drm_i915_private *dev_priv,
253 const struct intel_crtc_state *pipe_config)
021357ac 254{
21a727b3
VS
255 if (HAS_DDI(dev_priv))
256 return pipe_config->port_clock; /* SPLL */
257 else if (IS_GEN5(dev_priv))
258 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
e3b247da 259 else
21a727b3 260 return 270000;
021357ac
CW
261}
262
1b6f4958 263static const struct intel_limit intel_limits_i8xx_dac = {
0206e353 264 .dot = { .min = 25000, .max = 350000 },
9c333719 265 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 266 .n = { .min = 2, .max = 16 },
0206e353
AJ
267 .m = { .min = 96, .max = 140 },
268 .m1 = { .min = 18, .max = 26 },
269 .m2 = { .min = 6, .max = 16 },
270 .p = { .min = 4, .max = 128 },
271 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
272 .p2 = { .dot_limit = 165000,
273 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
274};
275
1b6f4958 276static const struct intel_limit intel_limits_i8xx_dvo = {
5d536e28 277 .dot = { .min = 25000, .max = 350000 },
9c333719 278 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 279 .n = { .min = 2, .max = 16 },
5d536e28
DV
280 .m = { .min = 96, .max = 140 },
281 .m1 = { .min = 18, .max = 26 },
282 .m2 = { .min = 6, .max = 16 },
283 .p = { .min = 4, .max = 128 },
284 .p1 = { .min = 2, .max = 33 },
285 .p2 = { .dot_limit = 165000,
286 .p2_slow = 4, .p2_fast = 4 },
287};
288
1b6f4958 289static const struct intel_limit intel_limits_i8xx_lvds = {
0206e353 290 .dot = { .min = 25000, .max = 350000 },
9c333719 291 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 292 .n = { .min = 2, .max = 16 },
0206e353
AJ
293 .m = { .min = 96, .max = 140 },
294 .m1 = { .min = 18, .max = 26 },
295 .m2 = { .min = 6, .max = 16 },
296 .p = { .min = 4, .max = 128 },
297 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
298 .p2 = { .dot_limit = 165000,
299 .p2_slow = 14, .p2_fast = 7 },
e4b36699 300};
273e27ca 301
1b6f4958 302static const struct intel_limit intel_limits_i9xx_sdvo = {
0206e353
AJ
303 .dot = { .min = 20000, .max = 400000 },
304 .vco = { .min = 1400000, .max = 2800000 },
305 .n = { .min = 1, .max = 6 },
306 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
307 .m1 = { .min = 8, .max = 18 },
308 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
309 .p = { .min = 5, .max = 80 },
310 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
311 .p2 = { .dot_limit = 200000,
312 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
313};
314
1b6f4958 315static const struct intel_limit intel_limits_i9xx_lvds = {
0206e353
AJ
316 .dot = { .min = 20000, .max = 400000 },
317 .vco = { .min = 1400000, .max = 2800000 },
318 .n = { .min = 1, .max = 6 },
319 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
320 .m1 = { .min = 8, .max = 18 },
321 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
322 .p = { .min = 7, .max = 98 },
323 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
324 .p2 = { .dot_limit = 112000,
325 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
326};
327
273e27ca 328
1b6f4958 329static const struct intel_limit intel_limits_g4x_sdvo = {
273e27ca
EA
330 .dot = { .min = 25000, .max = 270000 },
331 .vco = { .min = 1750000, .max = 3500000},
332 .n = { .min = 1, .max = 4 },
333 .m = { .min = 104, .max = 138 },
334 .m1 = { .min = 17, .max = 23 },
335 .m2 = { .min = 5, .max = 11 },
336 .p = { .min = 10, .max = 30 },
337 .p1 = { .min = 1, .max = 3},
338 .p2 = { .dot_limit = 270000,
339 .p2_slow = 10,
340 .p2_fast = 10
044c7c41 341 },
e4b36699
KP
342};
343
1b6f4958 344static const struct intel_limit intel_limits_g4x_hdmi = {
273e27ca
EA
345 .dot = { .min = 22000, .max = 400000 },
346 .vco = { .min = 1750000, .max = 3500000},
347 .n = { .min = 1, .max = 4 },
348 .m = { .min = 104, .max = 138 },
349 .m1 = { .min = 16, .max = 23 },
350 .m2 = { .min = 5, .max = 11 },
351 .p = { .min = 5, .max = 80 },
352 .p1 = { .min = 1, .max = 8},
353 .p2 = { .dot_limit = 165000,
354 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
355};
356
1b6f4958 357static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
358 .dot = { .min = 20000, .max = 115000 },
359 .vco = { .min = 1750000, .max = 3500000 },
360 .n = { .min = 1, .max = 3 },
361 .m = { .min = 104, .max = 138 },
362 .m1 = { .min = 17, .max = 23 },
363 .m2 = { .min = 5, .max = 11 },
364 .p = { .min = 28, .max = 112 },
365 .p1 = { .min = 2, .max = 8 },
366 .p2 = { .dot_limit = 0,
367 .p2_slow = 14, .p2_fast = 14
044c7c41 368 },
e4b36699
KP
369};
370
1b6f4958 371static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
372 .dot = { .min = 80000, .max = 224000 },
373 .vco = { .min = 1750000, .max = 3500000 },
374 .n = { .min = 1, .max = 3 },
375 .m = { .min = 104, .max = 138 },
376 .m1 = { .min = 17, .max = 23 },
377 .m2 = { .min = 5, .max = 11 },
378 .p = { .min = 14, .max = 42 },
379 .p1 = { .min = 2, .max = 6 },
380 .p2 = { .dot_limit = 0,
381 .p2_slow = 7, .p2_fast = 7
044c7c41 382 },
e4b36699
KP
383};
384
1b6f4958 385static const struct intel_limit intel_limits_pineview_sdvo = {
0206e353
AJ
386 .dot = { .min = 20000, .max = 400000},
387 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 388 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
389 .n = { .min = 3, .max = 6 },
390 .m = { .min = 2, .max = 256 },
273e27ca 391 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
392 .m1 = { .min = 0, .max = 0 },
393 .m2 = { .min = 0, .max = 254 },
394 .p = { .min = 5, .max = 80 },
395 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
396 .p2 = { .dot_limit = 200000,
397 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
398};
399
1b6f4958 400static const struct intel_limit intel_limits_pineview_lvds = {
0206e353
AJ
401 .dot = { .min = 20000, .max = 400000 },
402 .vco = { .min = 1700000, .max = 3500000 },
403 .n = { .min = 3, .max = 6 },
404 .m = { .min = 2, .max = 256 },
405 .m1 = { .min = 0, .max = 0 },
406 .m2 = { .min = 0, .max = 254 },
407 .p = { .min = 7, .max = 112 },
408 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
409 .p2 = { .dot_limit = 112000,
410 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
411};
412
273e27ca
EA
413/* Ironlake / Sandybridge
414 *
415 * We calculate clock using (register_value + 2) for N/M1/M2, so here
416 * the range value for them is (actual_value - 2).
417 */
1b6f4958 418static const struct intel_limit intel_limits_ironlake_dac = {
273e27ca
EA
419 .dot = { .min = 25000, .max = 350000 },
420 .vco = { .min = 1760000, .max = 3510000 },
421 .n = { .min = 1, .max = 5 },
422 .m = { .min = 79, .max = 127 },
423 .m1 = { .min = 12, .max = 22 },
424 .m2 = { .min = 5, .max = 9 },
425 .p = { .min = 5, .max = 80 },
426 .p1 = { .min = 1, .max = 8 },
427 .p2 = { .dot_limit = 225000,
428 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
429};
430
1b6f4958 431static const struct intel_limit intel_limits_ironlake_single_lvds = {
273e27ca
EA
432 .dot = { .min = 25000, .max = 350000 },
433 .vco = { .min = 1760000, .max = 3510000 },
434 .n = { .min = 1, .max = 3 },
435 .m = { .min = 79, .max = 118 },
436 .m1 = { .min = 12, .max = 22 },
437 .m2 = { .min = 5, .max = 9 },
438 .p = { .min = 28, .max = 112 },
439 .p1 = { .min = 2, .max = 8 },
440 .p2 = { .dot_limit = 225000,
441 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
442};
443
1b6f4958 444static const struct intel_limit intel_limits_ironlake_dual_lvds = {
273e27ca
EA
445 .dot = { .min = 25000, .max = 350000 },
446 .vco = { .min = 1760000, .max = 3510000 },
447 .n = { .min = 1, .max = 3 },
448 .m = { .min = 79, .max = 127 },
449 .m1 = { .min = 12, .max = 22 },
450 .m2 = { .min = 5, .max = 9 },
451 .p = { .min = 14, .max = 56 },
452 .p1 = { .min = 2, .max = 8 },
453 .p2 = { .dot_limit = 225000,
454 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
455};
456
273e27ca 457/* LVDS 100mhz refclk limits. */
1b6f4958 458static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
459 .dot = { .min = 25000, .max = 350000 },
460 .vco = { .min = 1760000, .max = 3510000 },
461 .n = { .min = 1, .max = 2 },
462 .m = { .min = 79, .max = 126 },
463 .m1 = { .min = 12, .max = 22 },
464 .m2 = { .min = 5, .max = 9 },
465 .p = { .min = 28, .max = 112 },
0206e353 466 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
467 .p2 = { .dot_limit = 225000,
468 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
469};
470
1b6f4958 471static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
472 .dot = { .min = 25000, .max = 350000 },
473 .vco = { .min = 1760000, .max = 3510000 },
474 .n = { .min = 1, .max = 3 },
475 .m = { .min = 79, .max = 126 },
476 .m1 = { .min = 12, .max = 22 },
477 .m2 = { .min = 5, .max = 9 },
478 .p = { .min = 14, .max = 42 },
0206e353 479 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
480 .p2 = { .dot_limit = 225000,
481 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
482};
483
1b6f4958 484static const struct intel_limit intel_limits_vlv = {
f01b7962
VS
485 /*
486 * These are the data rate limits (measured in fast clocks)
487 * since those are the strictest limits we have. The fast
488 * clock and actual rate limits are more relaxed, so checking
489 * them would make no difference.
490 */
491 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 492 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 493 .n = { .min = 1, .max = 7 },
a0c4da24
JB
494 .m1 = { .min = 2, .max = 3 },
495 .m2 = { .min = 11, .max = 156 },
b99ab663 496 .p1 = { .min = 2, .max = 3 },
5fdc9c49 497 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
498};
499
1b6f4958 500static const struct intel_limit intel_limits_chv = {
ef9348c8
CML
501 /*
502 * These are the data rate limits (measured in fast clocks)
503 * since those are the strictest limits we have. The fast
504 * clock and actual rate limits are more relaxed, so checking
505 * them would make no difference.
506 */
507 .dot = { .min = 25000 * 5, .max = 540000 * 5},
17fe1021 508 .vco = { .min = 4800000, .max = 6480000 },
ef9348c8
CML
509 .n = { .min = 1, .max = 1 },
510 .m1 = { .min = 2, .max = 2 },
511 .m2 = { .min = 24 << 22, .max = 175 << 22 },
512 .p1 = { .min = 2, .max = 4 },
513 .p2 = { .p2_slow = 1, .p2_fast = 14 },
514};
515
1b6f4958 516static const struct intel_limit intel_limits_bxt = {
5ab7b0b7
ID
517 /* FIXME: find real dot limits */
518 .dot = { .min = 0, .max = INT_MAX },
e6292556 519 .vco = { .min = 4800000, .max = 6700000 },
5ab7b0b7
ID
520 .n = { .min = 1, .max = 1 },
521 .m1 = { .min = 2, .max = 2 },
522 /* FIXME: find real m2 limits */
523 .m2 = { .min = 2 << 22, .max = 255 << 22 },
524 .p1 = { .min = 2, .max = 4 },
525 .p2 = { .p2_slow = 1, .p2_fast = 20 },
526};
527
cdba954e
ACO
528static bool
529needs_modeset(struct drm_crtc_state *state)
530{
fc596660 531 return drm_atomic_crtc_needs_modeset(state);
cdba954e
ACO
532}
533
dccbea3b
ID
534/*
535 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
536 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
537 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
538 * The helpers' return value is the rate of the clock that is fed to the
539 * display engine's pipe which can be the above fast dot clock rate or a
540 * divided-down version of it.
541 */
f2b115e6 542/* m1 is reserved as 0 in Pineview, n is a ring counter */
9e2c8475 543static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
79e53945 544{
2177832f
SL
545 clock->m = clock->m2 + 2;
546 clock->p = clock->p1 * clock->p2;
ed5ca77e 547 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 548 return 0;
fb03ac01
VS
549 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
550 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
551
552 return clock->dot;
2177832f
SL
553}
554
7429e9d4
DV
555static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
556{
557 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
558}
559
9e2c8475 560static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
2177832f 561{
7429e9d4 562 clock->m = i9xx_dpll_compute_m(clock);
79e53945 563 clock->p = clock->p1 * clock->p2;
ed5ca77e 564 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
dccbea3b 565 return 0;
fb03ac01
VS
566 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
567 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
568
569 return clock->dot;
79e53945
JB
570}
571
9e2c8475 572static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
589eca67
ID
573{
574 clock->m = clock->m1 * clock->m2;
575 clock->p = clock->p1 * clock->p2;
576 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 577 return 0;
589eca67
ID
578 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
579 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
580
581 return clock->dot / 5;
589eca67
ID
582}
583
9e2c8475 584int chv_calc_dpll_params(int refclk, struct dpll *clock)
ef9348c8
CML
585{
586 clock->m = clock->m1 * clock->m2;
587 clock->p = clock->p1 * clock->p2;
588 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 589 return 0;
ef9348c8
CML
590 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
591 clock->n << 22);
592 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
593
594 return clock->dot / 5;
ef9348c8
CML
595}
596
7c04d1d9 597#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
598/**
599 * Returns whether the given set of divisors are valid for a given refclk with
600 * the given connectors.
601 */
602
e2d214ae 603static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
1b6f4958 604 const struct intel_limit *limit,
9e2c8475 605 const struct dpll *clock)
79e53945 606{
f01b7962
VS
607 if (clock->n < limit->n.min || limit->n.max < clock->n)
608 INTELPllInvalid("n out of range\n");
79e53945 609 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 610 INTELPllInvalid("p1 out of range\n");
79e53945 611 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 612 INTELPllInvalid("m2 out of range\n");
79e53945 613 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 614 INTELPllInvalid("m1 out of range\n");
f01b7962 615
e2d214ae
TU
616 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
617 !IS_CHERRYVIEW(dev_priv) && !IS_BROXTON(dev_priv))
f01b7962
VS
618 if (clock->m1 <= clock->m2)
619 INTELPllInvalid("m1 <= m2\n");
620
e2d214ae
TU
621 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
622 !IS_BROXTON(dev_priv)) {
f01b7962
VS
623 if (clock->p < limit->p.min || limit->p.max < clock->p)
624 INTELPllInvalid("p out of range\n");
625 if (clock->m < limit->m.min || limit->m.max < clock->m)
626 INTELPllInvalid("m out of range\n");
627 }
628
79e53945 629 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 630 INTELPllInvalid("vco out of range\n");
79e53945
JB
631 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
632 * connector, etc., rather than just a single range.
633 */
634 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 635 INTELPllInvalid("dot out of range\n");
79e53945
JB
636
637 return true;
638}
639
3b1429d9 640static int
1b6f4958 641i9xx_select_p2_div(const struct intel_limit *limit,
3b1429d9
VS
642 const struct intel_crtc_state *crtc_state,
643 int target)
79e53945 644{
3b1429d9 645 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 646
2d84d2b3 647 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 648 /*
a210b028
DV
649 * For LVDS just rely on its current settings for dual-channel.
650 * We haven't figured out how to reliably set up different
651 * single/dual channel state, if we even can.
79e53945 652 */
1974cad0 653 if (intel_is_dual_link_lvds(dev))
3b1429d9 654 return limit->p2.p2_fast;
79e53945 655 else
3b1429d9 656 return limit->p2.p2_slow;
79e53945
JB
657 } else {
658 if (target < limit->p2.dot_limit)
3b1429d9 659 return limit->p2.p2_slow;
79e53945 660 else
3b1429d9 661 return limit->p2.p2_fast;
79e53945 662 }
3b1429d9
VS
663}
664
70e8aa21
ACO
665/*
666 * Returns a set of divisors for the desired target clock with the given
667 * refclk, or FALSE. The returned values represent the clock equation:
668 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
669 *
670 * Target and reference clocks are specified in kHz.
671 *
672 * If match_clock is provided, then best_clock P divider must match the P
673 * divider from @match_clock used for LVDS downclocking.
674 */
3b1429d9 675static bool
1b6f4958 676i9xx_find_best_dpll(const struct intel_limit *limit,
3b1429d9 677 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
678 int target, int refclk, struct dpll *match_clock,
679 struct dpll *best_clock)
3b1429d9
VS
680{
681 struct drm_device *dev = crtc_state->base.crtc->dev;
9e2c8475 682 struct dpll clock;
3b1429d9 683 int err = target;
79e53945 684
0206e353 685 memset(best_clock, 0, sizeof(*best_clock));
79e53945 686
3b1429d9
VS
687 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
688
42158660
ZY
689 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
690 clock.m1++) {
691 for (clock.m2 = limit->m2.min;
692 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 693 if (clock.m2 >= clock.m1)
42158660
ZY
694 break;
695 for (clock.n = limit->n.min;
696 clock.n <= limit->n.max; clock.n++) {
697 for (clock.p1 = limit->p1.min;
698 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
699 int this_err;
700
dccbea3b 701 i9xx_calc_dpll_params(refclk, &clock);
e2d214ae
TU
702 if (!intel_PLL_is_valid(to_i915(dev),
703 limit,
ac58c3f0
DV
704 &clock))
705 continue;
706 if (match_clock &&
707 clock.p != match_clock->p)
708 continue;
709
710 this_err = abs(clock.dot - target);
711 if (this_err < err) {
712 *best_clock = clock;
713 err = this_err;
714 }
715 }
716 }
717 }
718 }
719
720 return (err != target);
721}
722
70e8aa21
ACO
723/*
724 * Returns a set of divisors for the desired target clock with the given
725 * refclk, or FALSE. The returned values represent the clock equation:
726 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
727 *
728 * Target and reference clocks are specified in kHz.
729 *
730 * If match_clock is provided, then best_clock P divider must match the P
731 * divider from @match_clock used for LVDS downclocking.
732 */
ac58c3f0 733static bool
1b6f4958 734pnv_find_best_dpll(const struct intel_limit *limit,
a93e255f 735 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
736 int target, int refclk, struct dpll *match_clock,
737 struct dpll *best_clock)
79e53945 738{
3b1429d9 739 struct drm_device *dev = crtc_state->base.crtc->dev;
9e2c8475 740 struct dpll clock;
79e53945
JB
741 int err = target;
742
0206e353 743 memset(best_clock, 0, sizeof(*best_clock));
79e53945 744
3b1429d9
VS
745 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
746
42158660
ZY
747 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
748 clock.m1++) {
749 for (clock.m2 = limit->m2.min;
750 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
751 for (clock.n = limit->n.min;
752 clock.n <= limit->n.max; clock.n++) {
753 for (clock.p1 = limit->p1.min;
754 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
755 int this_err;
756
dccbea3b 757 pnv_calc_dpll_params(refclk, &clock);
e2d214ae
TU
758 if (!intel_PLL_is_valid(to_i915(dev),
759 limit,
1b894b59 760 &clock))
79e53945 761 continue;
cec2f356
SP
762 if (match_clock &&
763 clock.p != match_clock->p)
764 continue;
79e53945
JB
765
766 this_err = abs(clock.dot - target);
767 if (this_err < err) {
768 *best_clock = clock;
769 err = this_err;
770 }
771 }
772 }
773 }
774 }
775
776 return (err != target);
777}
778
997c030c
ACO
779/*
780 * Returns a set of divisors for the desired target clock with the given
781 * refclk, or FALSE. The returned values represent the clock equation:
782 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
70e8aa21
ACO
783 *
784 * Target and reference clocks are specified in kHz.
785 *
786 * If match_clock is provided, then best_clock P divider must match the P
787 * divider from @match_clock used for LVDS downclocking.
997c030c 788 */
d4906093 789static bool
1b6f4958 790g4x_find_best_dpll(const struct intel_limit *limit,
a93e255f 791 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
792 int target, int refclk, struct dpll *match_clock,
793 struct dpll *best_clock)
d4906093 794{
3b1429d9 795 struct drm_device *dev = crtc_state->base.crtc->dev;
9e2c8475 796 struct dpll clock;
d4906093 797 int max_n;
3b1429d9 798 bool found = false;
6ba770dc
AJ
799 /* approximately equals target * 0.00585 */
800 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
801
802 memset(best_clock, 0, sizeof(*best_clock));
3b1429d9
VS
803
804 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
805
d4906093 806 max_n = limit->n.max;
f77f13e2 807 /* based on hardware requirement, prefer smaller n to precision */
d4906093 808 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 809 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
810 for (clock.m1 = limit->m1.max;
811 clock.m1 >= limit->m1.min; clock.m1--) {
812 for (clock.m2 = limit->m2.max;
813 clock.m2 >= limit->m2.min; clock.m2--) {
814 for (clock.p1 = limit->p1.max;
815 clock.p1 >= limit->p1.min; clock.p1--) {
816 int this_err;
817
dccbea3b 818 i9xx_calc_dpll_params(refclk, &clock);
e2d214ae
TU
819 if (!intel_PLL_is_valid(to_i915(dev),
820 limit,
1b894b59 821 &clock))
d4906093 822 continue;
1b894b59
CW
823
824 this_err = abs(clock.dot - target);
d4906093
ML
825 if (this_err < err_most) {
826 *best_clock = clock;
827 err_most = this_err;
828 max_n = clock.n;
829 found = true;
830 }
831 }
832 }
833 }
834 }
2c07245f
ZW
835 return found;
836}
837
d5dd62bd
ID
838/*
839 * Check if the calculated PLL configuration is more optimal compared to the
840 * best configuration and error found so far. Return the calculated error.
841 */
842static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
9e2c8475
ACO
843 const struct dpll *calculated_clock,
844 const struct dpll *best_clock,
d5dd62bd
ID
845 unsigned int best_error_ppm,
846 unsigned int *error_ppm)
847{
9ca3ba01
ID
848 /*
849 * For CHV ignore the error and consider only the P value.
850 * Prefer a bigger P value based on HW requirements.
851 */
920a14b2 852 if (IS_CHERRYVIEW(to_i915(dev))) {
9ca3ba01
ID
853 *error_ppm = 0;
854
855 return calculated_clock->p > best_clock->p;
856 }
857
24be4e46
ID
858 if (WARN_ON_ONCE(!target_freq))
859 return false;
860
d5dd62bd
ID
861 *error_ppm = div_u64(1000000ULL *
862 abs(target_freq - calculated_clock->dot),
863 target_freq);
864 /*
865 * Prefer a better P value over a better (smaller) error if the error
866 * is small. Ensure this preference for future configurations too by
867 * setting the error to 0.
868 */
869 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
870 *error_ppm = 0;
871
872 return true;
873 }
874
875 return *error_ppm + 10 < best_error_ppm;
876}
877
65b3d6a9
ACO
878/*
879 * Returns a set of divisors for the desired target clock with the given
880 * refclk, or FALSE. The returned values represent the clock equation:
881 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
882 */
a0c4da24 883static bool
1b6f4958 884vlv_find_best_dpll(const struct intel_limit *limit,
a93e255f 885 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
886 int target, int refclk, struct dpll *match_clock,
887 struct dpll *best_clock)
a0c4da24 888{
a93e255f 889 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 890 struct drm_device *dev = crtc->base.dev;
9e2c8475 891 struct dpll clock;
69e4f900 892 unsigned int bestppm = 1000000;
27e639bf
VS
893 /* min update 19.2 MHz */
894 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 895 bool found = false;
a0c4da24 896
6b4bf1c4
VS
897 target *= 5; /* fast clock */
898
899 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
900
901 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 902 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 903 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 904 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 905 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 906 clock.p = clock.p1 * clock.p2;
a0c4da24 907 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 908 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
d5dd62bd 909 unsigned int ppm;
69e4f900 910
6b4bf1c4
VS
911 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
912 refclk * clock.m1);
913
dccbea3b 914 vlv_calc_dpll_params(refclk, &clock);
43b0ac53 915
e2d214ae
TU
916 if (!intel_PLL_is_valid(to_i915(dev),
917 limit,
f01b7962 918 &clock))
43b0ac53
VS
919 continue;
920
d5dd62bd
ID
921 if (!vlv_PLL_is_optimal(dev, target,
922 &clock,
923 best_clock,
924 bestppm, &ppm))
925 continue;
6b4bf1c4 926
d5dd62bd
ID
927 *best_clock = clock;
928 bestppm = ppm;
929 found = true;
a0c4da24
JB
930 }
931 }
932 }
933 }
a0c4da24 934
49e497ef 935 return found;
a0c4da24 936}
a4fc5ed6 937
65b3d6a9
ACO
938/*
939 * Returns a set of divisors for the desired target clock with the given
940 * refclk, or FALSE. The returned values represent the clock equation:
941 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
942 */
ef9348c8 943static bool
1b6f4958 944chv_find_best_dpll(const struct intel_limit *limit,
a93e255f 945 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
946 int target, int refclk, struct dpll *match_clock,
947 struct dpll *best_clock)
ef9348c8 948{
a93e255f 949 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 950 struct drm_device *dev = crtc->base.dev;
9ca3ba01 951 unsigned int best_error_ppm;
9e2c8475 952 struct dpll clock;
ef9348c8
CML
953 uint64_t m2;
954 int found = false;
955
956 memset(best_clock, 0, sizeof(*best_clock));
9ca3ba01 957 best_error_ppm = 1000000;
ef9348c8
CML
958
959 /*
960 * Based on hardware doc, the n always set to 1, and m1 always
961 * set to 2. If requires to support 200Mhz refclk, we need to
962 * revisit this because n may not 1 anymore.
963 */
964 clock.n = 1, clock.m1 = 2;
965 target *= 5; /* fast clock */
966
967 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
968 for (clock.p2 = limit->p2.p2_fast;
969 clock.p2 >= limit->p2.p2_slow;
970 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
9ca3ba01 971 unsigned int error_ppm;
ef9348c8
CML
972
973 clock.p = clock.p1 * clock.p2;
974
975 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
976 clock.n) << 22, refclk * clock.m1);
977
978 if (m2 > INT_MAX/clock.m1)
979 continue;
980
981 clock.m2 = m2;
982
dccbea3b 983 chv_calc_dpll_params(refclk, &clock);
ef9348c8 984
e2d214ae 985 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
ef9348c8
CML
986 continue;
987
9ca3ba01
ID
988 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
989 best_error_ppm, &error_ppm))
990 continue;
991
992 *best_clock = clock;
993 best_error_ppm = error_ppm;
994 found = true;
ef9348c8
CML
995 }
996 }
997
998 return found;
999}
1000
5ab7b0b7 1001bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
9e2c8475 1002 struct dpll *best_clock)
5ab7b0b7 1003{
65b3d6a9 1004 int refclk = 100000;
1b6f4958 1005 const struct intel_limit *limit = &intel_limits_bxt;
5ab7b0b7 1006
65b3d6a9 1007 return chv_find_best_dpll(limit, crtc_state,
5ab7b0b7
ID
1008 target_clock, refclk, NULL, best_clock);
1009}
1010
525b9311 1011bool intel_crtc_active(struct intel_crtc *crtc)
20ddf665 1012{
20ddf665
VS
1013 /* Be paranoid as we can arrive here with only partial
1014 * state retrieved from the hardware during setup.
1015 *
241bfc38 1016 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
1017 * as Haswell has gained clock readout/fastboot support.
1018 *
66e514c1 1019 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665 1020 * properly reconstruct framebuffers.
c3d1f436
MR
1021 *
1022 * FIXME: The intel_crtc->active here should be switched to
1023 * crtc->state->active once we have proper CRTC states wired up
1024 * for atomic.
20ddf665 1025 */
525b9311
VS
1026 return crtc->active && crtc->base.primary->state->fb &&
1027 crtc->config->base.adjusted_mode.crtc_clock;
20ddf665
VS
1028}
1029
a5c961d1
PZ
1030enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1031 enum pipe pipe)
1032{
98187836 1033 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
a5c961d1 1034
e2af48c6 1035 return crtc->config->cpu_transcoder;
a5c961d1
PZ
1036}
1037
fbf49ea2
VS
1038static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1039{
fac5e23e 1040 struct drm_i915_private *dev_priv = to_i915(dev);
f0f59a00 1041 i915_reg_t reg = PIPEDSL(pipe);
fbf49ea2
VS
1042 u32 line1, line2;
1043 u32 line_mask;
1044
5db94019 1045 if (IS_GEN2(dev_priv))
fbf49ea2
VS
1046 line_mask = DSL_LINEMASK_GEN2;
1047 else
1048 line_mask = DSL_LINEMASK_GEN3;
1049
1050 line1 = I915_READ(reg) & line_mask;
6adfb1ef 1051 msleep(5);
fbf49ea2
VS
1052 line2 = I915_READ(reg) & line_mask;
1053
1054 return line1 == line2;
1055}
1056
ab7ad7f6
KP
1057/*
1058 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 1059 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
1060 *
1061 * After disabling a pipe, we can't wait for vblank in the usual way,
1062 * spinning on the vblank interrupt status bit, since we won't actually
1063 * see an interrupt when the pipe is disabled.
1064 *
ab7ad7f6
KP
1065 * On Gen4 and above:
1066 * wait for the pipe register state bit to turn off
1067 *
1068 * Otherwise:
1069 * wait for the display line value to settle (it usually
1070 * ends up stopping at the start of the next frame).
58e10eb9 1071 *
9d0498a2 1072 */
575f7ab7 1073static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 1074{
575f7ab7 1075 struct drm_device *dev = crtc->base.dev;
fac5e23e 1076 struct drm_i915_private *dev_priv = to_i915(dev);
6e3c9717 1077 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 1078 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
1079
1080 if (INTEL_INFO(dev)->gen >= 4) {
f0f59a00 1081 i915_reg_t reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
1082
1083 /* Wait for the Pipe State to go off */
b8511f53
CW
1084 if (intel_wait_for_register(dev_priv,
1085 reg, I965_PIPECONF_ACTIVE, 0,
1086 100))
284637d9 1087 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1088 } else {
ab7ad7f6 1089 /* Wait for the display line to settle */
fbf49ea2 1090 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 1091 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1092 }
79e53945
JB
1093}
1094
b24e7179 1095/* Only for pre-ILK configs */
55607e8a
DV
1096void assert_pll(struct drm_i915_private *dev_priv,
1097 enum pipe pipe, bool state)
b24e7179 1098{
b24e7179
JB
1099 u32 val;
1100 bool cur_state;
1101
649636ef 1102 val = I915_READ(DPLL(pipe));
b24e7179 1103 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1104 I915_STATE_WARN(cur_state != state,
b24e7179 1105 "PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1106 onoff(state), onoff(cur_state));
b24e7179 1107}
b24e7179 1108
23538ef1 1109/* XXX: the dsi pll is shared between MIPI DSI ports */
8563b1e8 1110void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
23538ef1
JN
1111{
1112 u32 val;
1113 bool cur_state;
1114
a580516d 1115 mutex_lock(&dev_priv->sb_lock);
23538ef1 1116 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
a580516d 1117 mutex_unlock(&dev_priv->sb_lock);
23538ef1
JN
1118
1119 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1120 I915_STATE_WARN(cur_state != state,
23538ef1 1121 "DSI PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1122 onoff(state), onoff(cur_state));
23538ef1 1123}
23538ef1 1124
040484af
JB
1125static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1126 enum pipe pipe, bool state)
1127{
040484af 1128 bool cur_state;
ad80a810
PZ
1129 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1130 pipe);
040484af 1131
2d1fe073 1132 if (HAS_DDI(dev_priv)) {
affa9354 1133 /* DDI does not have a specific FDI_TX register */
649636ef 1134 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
ad80a810 1135 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7 1136 } else {
649636ef 1137 u32 val = I915_READ(FDI_TX_CTL(pipe));
bf507ef7
ED
1138 cur_state = !!(val & FDI_TX_ENABLE);
1139 }
e2c719b7 1140 I915_STATE_WARN(cur_state != state,
040484af 1141 "FDI TX state assertion failure (expected %s, current %s)\n",
87ad3212 1142 onoff(state), onoff(cur_state));
040484af
JB
1143}
1144#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1145#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1146
1147static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1148 enum pipe pipe, bool state)
1149{
040484af
JB
1150 u32 val;
1151 bool cur_state;
1152
649636ef 1153 val = I915_READ(FDI_RX_CTL(pipe));
d63fa0dc 1154 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1155 I915_STATE_WARN(cur_state != state,
040484af 1156 "FDI RX state assertion failure (expected %s, current %s)\n",
87ad3212 1157 onoff(state), onoff(cur_state));
040484af
JB
1158}
1159#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1160#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1161
1162static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1163 enum pipe pipe)
1164{
040484af
JB
1165 u32 val;
1166
1167 /* ILK FDI PLL is always enabled */
7e22dbbb 1168 if (IS_GEN5(dev_priv))
040484af
JB
1169 return;
1170
bf507ef7 1171 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
2d1fe073 1172 if (HAS_DDI(dev_priv))
bf507ef7
ED
1173 return;
1174
649636ef 1175 val = I915_READ(FDI_TX_CTL(pipe));
e2c719b7 1176 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1177}
1178
55607e8a
DV
1179void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1180 enum pipe pipe, bool state)
040484af 1181{
040484af 1182 u32 val;
55607e8a 1183 bool cur_state;
040484af 1184
649636ef 1185 val = I915_READ(FDI_RX_CTL(pipe));
55607e8a 1186 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1187 I915_STATE_WARN(cur_state != state,
55607e8a 1188 "FDI RX PLL assertion failure (expected %s, current %s)\n",
87ad3212 1189 onoff(state), onoff(cur_state));
040484af
JB
1190}
1191
4f8036a2 1192void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
ea0760cf 1193{
f0f59a00 1194 i915_reg_t pp_reg;
ea0760cf
JB
1195 u32 val;
1196 enum pipe panel_pipe = PIPE_A;
0de3b485 1197 bool locked = true;
ea0760cf 1198
4f8036a2 1199 if (WARN_ON(HAS_DDI(dev_priv)))
bedd4dba
JN
1200 return;
1201
4f8036a2 1202 if (HAS_PCH_SPLIT(dev_priv)) {
bedd4dba
JN
1203 u32 port_sel;
1204
44cb734c
ID
1205 pp_reg = PP_CONTROL(0);
1206 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
bedd4dba
JN
1207
1208 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1209 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1210 panel_pipe = PIPE_B;
1211 /* XXX: else fix for eDP */
4f8036a2 1212 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
bedd4dba 1213 /* presumably write lock depends on pipe, not port select */
44cb734c 1214 pp_reg = PP_CONTROL(pipe);
bedd4dba 1215 panel_pipe = pipe;
ea0760cf 1216 } else {
44cb734c 1217 pp_reg = PP_CONTROL(0);
bedd4dba
JN
1218 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1219 panel_pipe = PIPE_B;
ea0760cf
JB
1220 }
1221
1222 val = I915_READ(pp_reg);
1223 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1224 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1225 locked = false;
1226
e2c719b7 1227 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1228 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1229 pipe_name(pipe));
ea0760cf
JB
1230}
1231
93ce0ba6
JN
1232static void assert_cursor(struct drm_i915_private *dev_priv,
1233 enum pipe pipe, bool state)
1234{
93ce0ba6
JN
1235 bool cur_state;
1236
50a0bc90 1237 if (IS_845G(dev_priv) || IS_I865G(dev_priv))
0b87c24e 1238 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
d9d82081 1239 else
5efb3e28 1240 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1241
e2c719b7 1242 I915_STATE_WARN(cur_state != state,
93ce0ba6 1243 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1244 pipe_name(pipe), onoff(state), onoff(cur_state));
93ce0ba6
JN
1245}
1246#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1247#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1248
b840d907
JB
1249void assert_pipe(struct drm_i915_private *dev_priv,
1250 enum pipe pipe, bool state)
b24e7179 1251{
63d7bbe9 1252 bool cur_state;
702e7a56
PZ
1253 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1254 pipe);
4feed0eb 1255 enum intel_display_power_domain power_domain;
b24e7179 1256
b6b5d049
VS
1257 /* if we need the pipe quirk it must be always on */
1258 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1259 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1260 state = true;
1261
4feed0eb
ID
1262 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1263 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
649636ef 1264 u32 val = I915_READ(PIPECONF(cpu_transcoder));
69310161 1265 cur_state = !!(val & PIPECONF_ENABLE);
4feed0eb
ID
1266
1267 intel_display_power_put(dev_priv, power_domain);
1268 } else {
1269 cur_state = false;
69310161
PZ
1270 }
1271
e2c719b7 1272 I915_STATE_WARN(cur_state != state,
63d7bbe9 1273 "pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1274 pipe_name(pipe), onoff(state), onoff(cur_state));
b24e7179
JB
1275}
1276
931872fc
CW
1277static void assert_plane(struct drm_i915_private *dev_priv,
1278 enum plane plane, bool state)
b24e7179 1279{
b24e7179 1280 u32 val;
931872fc 1281 bool cur_state;
b24e7179 1282
649636ef 1283 val = I915_READ(DSPCNTR(plane));
931872fc 1284 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1285 I915_STATE_WARN(cur_state != state,
931872fc 1286 "plane %c assertion failure (expected %s, current %s)\n",
87ad3212 1287 plane_name(plane), onoff(state), onoff(cur_state));
b24e7179
JB
1288}
1289
931872fc
CW
1290#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1291#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1292
b24e7179
JB
1293static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1294 enum pipe pipe)
1295{
91c8a326 1296 struct drm_device *dev = &dev_priv->drm;
649636ef 1297 int i;
b24e7179 1298
653e1026
VS
1299 /* Primary planes are fixed to pipes on gen4+ */
1300 if (INTEL_INFO(dev)->gen >= 4) {
649636ef 1301 u32 val = I915_READ(DSPCNTR(pipe));
e2c719b7 1302 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1303 "plane %c assertion failure, should be disabled but not\n",
1304 plane_name(pipe));
19ec1358 1305 return;
28c05794 1306 }
19ec1358 1307
b24e7179 1308 /* Need to check both planes against the pipe */
055e393f 1309 for_each_pipe(dev_priv, i) {
649636ef
VS
1310 u32 val = I915_READ(DSPCNTR(i));
1311 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
b24e7179 1312 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1313 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1314 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1315 plane_name(i), pipe_name(pipe));
b24e7179
JB
1316 }
1317}
1318
19332d7a
JB
1319static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1320 enum pipe pipe)
1321{
91c8a326 1322 struct drm_device *dev = &dev_priv->drm;
649636ef 1323 int sprite;
19332d7a 1324
7feb8b88 1325 if (INTEL_INFO(dev)->gen >= 9) {
3bdcfc0c 1326 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1327 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1328 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1329 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1330 sprite, pipe_name(pipe));
1331 }
920a14b2 1332 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3bdcfc0c 1333 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1334 u32 val = I915_READ(SPCNTR(pipe, sprite));
e2c719b7 1335 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1336 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1337 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1338 }
1339 } else if (INTEL_INFO(dev)->gen >= 7) {
649636ef 1340 u32 val = I915_READ(SPRCTL(pipe));
e2c719b7 1341 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1342 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1343 plane_name(pipe), pipe_name(pipe));
1344 } else if (INTEL_INFO(dev)->gen >= 5) {
649636ef 1345 u32 val = I915_READ(DVSCNTR(pipe));
e2c719b7 1346 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1347 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1348 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1349 }
1350}
1351
08c71e5e
VS
1352static void assert_vblank_disabled(struct drm_crtc *crtc)
1353{
e2c719b7 1354 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1355 drm_crtc_vblank_put(crtc);
1356}
1357
7abd4b35
ACO
1358void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1359 enum pipe pipe)
92f2584a 1360{
92f2584a
JB
1361 u32 val;
1362 bool enabled;
1363
649636ef 1364 val = I915_READ(PCH_TRANSCONF(pipe));
92f2584a 1365 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1366 I915_STATE_WARN(enabled,
9db4a9c7
JB
1367 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1368 pipe_name(pipe));
92f2584a
JB
1369}
1370
4e634389
KP
1371static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1372 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1373{
1374 if ((val & DP_PORT_EN) == 0)
1375 return false;
1376
2d1fe073 1377 if (HAS_PCH_CPT(dev_priv)) {
f0f59a00 1378 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
f0575e92
KP
1379 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1380 return false;
2d1fe073 1381 } else if (IS_CHERRYVIEW(dev_priv)) {
44f37d1f
CML
1382 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1383 return false;
f0575e92
KP
1384 } else {
1385 if ((val & DP_PIPE_MASK) != (pipe << 30))
1386 return false;
1387 }
1388 return true;
1389}
1390
1519b995
KP
1391static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1392 enum pipe pipe, u32 val)
1393{
dc0fa718 1394 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1395 return false;
1396
2d1fe073 1397 if (HAS_PCH_CPT(dev_priv)) {
dc0fa718 1398 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1399 return false;
2d1fe073 1400 } else if (IS_CHERRYVIEW(dev_priv)) {
44f37d1f
CML
1401 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1402 return false;
1519b995 1403 } else {
dc0fa718 1404 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1405 return false;
1406 }
1407 return true;
1408}
1409
1410static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1411 enum pipe pipe, u32 val)
1412{
1413 if ((val & LVDS_PORT_EN) == 0)
1414 return false;
1415
2d1fe073 1416 if (HAS_PCH_CPT(dev_priv)) {
1519b995
KP
1417 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1418 return false;
1419 } else {
1420 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1421 return false;
1422 }
1423 return true;
1424}
1425
1426static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1427 enum pipe pipe, u32 val)
1428{
1429 if ((val & ADPA_DAC_ENABLE) == 0)
1430 return false;
2d1fe073 1431 if (HAS_PCH_CPT(dev_priv)) {
1519b995
KP
1432 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1433 return false;
1434 } else {
1435 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1436 return false;
1437 }
1438 return true;
1439}
1440
291906f1 1441static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0f59a00
VS
1442 enum pipe pipe, i915_reg_t reg,
1443 u32 port_sel)
291906f1 1444{
47a05eca 1445 u32 val = I915_READ(reg);
e2c719b7 1446 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1447 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1448 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1449
2d1fe073 1450 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
75c5da27 1451 && (val & DP_PIPEB_SELECT),
de9a35ab 1452 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1453}
1454
1455static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
f0f59a00 1456 enum pipe pipe, i915_reg_t reg)
291906f1 1457{
47a05eca 1458 u32 val = I915_READ(reg);
e2c719b7 1459 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1460 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1461 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1462
2d1fe073 1463 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
75c5da27 1464 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1465 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1466}
1467
1468static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1469 enum pipe pipe)
1470{
291906f1 1471 u32 val;
291906f1 1472
f0575e92
KP
1473 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1474 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1475 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1 1476
649636ef 1477 val = I915_READ(PCH_ADPA);
e2c719b7 1478 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1479 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1480 pipe_name(pipe));
291906f1 1481
649636ef 1482 val = I915_READ(PCH_LVDS);
e2c719b7 1483 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1484 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1485 pipe_name(pipe));
291906f1 1486
e2debe91
PZ
1487 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1488 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1489 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1490}
1491
cd2d34d9
VS
1492static void _vlv_enable_pll(struct intel_crtc *crtc,
1493 const struct intel_crtc_state *pipe_config)
1494{
1495 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1496 enum pipe pipe = crtc->pipe;
1497
1498 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1499 POSTING_READ(DPLL(pipe));
1500 udelay(150);
1501
2c30b43b
CW
1502 if (intel_wait_for_register(dev_priv,
1503 DPLL(pipe),
1504 DPLL_LOCK_VLV,
1505 DPLL_LOCK_VLV,
1506 1))
cd2d34d9
VS
1507 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1508}
1509
d288f65f 1510static void vlv_enable_pll(struct intel_crtc *crtc,
5cec258b 1511 const struct intel_crtc_state *pipe_config)
87442f73 1512{
cd2d34d9 1513 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
8bd3f301 1514 enum pipe pipe = crtc->pipe;
87442f73 1515
8bd3f301 1516 assert_pipe_disabled(dev_priv, pipe);
87442f73 1517
87442f73 1518 /* PLL is protected by panel, make sure we can write it */
7d1a83cb 1519 assert_panel_unlocked(dev_priv, pipe);
87442f73 1520
cd2d34d9
VS
1521 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1522 _vlv_enable_pll(crtc, pipe_config);
426115cf 1523
8bd3f301
VS
1524 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1525 POSTING_READ(DPLL_MD(pipe));
87442f73
DV
1526}
1527
cd2d34d9
VS
1528
1529static void _chv_enable_pll(struct intel_crtc *crtc,
1530 const struct intel_crtc_state *pipe_config)
9d556c99 1531{
cd2d34d9 1532 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
8bd3f301 1533 enum pipe pipe = crtc->pipe;
9d556c99 1534 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1535 u32 tmp;
1536
a580516d 1537 mutex_lock(&dev_priv->sb_lock);
9d556c99
CML
1538
1539 /* Enable back the 10bit clock to display controller */
1540 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1541 tmp |= DPIO_DCLKP_EN;
1542 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1543
54433e91
VS
1544 mutex_unlock(&dev_priv->sb_lock);
1545
9d556c99
CML
1546 /*
1547 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1548 */
1549 udelay(1);
1550
1551 /* Enable PLL */
d288f65f 1552 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1553
1554 /* Check PLL is locked */
6b18826a
CW
1555 if (intel_wait_for_register(dev_priv,
1556 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1557 1))
9d556c99 1558 DRM_ERROR("PLL %d failed to lock\n", pipe);
cd2d34d9
VS
1559}
1560
1561static void chv_enable_pll(struct intel_crtc *crtc,
1562 const struct intel_crtc_state *pipe_config)
1563{
1564 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1565 enum pipe pipe = crtc->pipe;
1566
1567 assert_pipe_disabled(dev_priv, pipe);
1568
1569 /* PLL is protected by panel, make sure we can write it */
1570 assert_panel_unlocked(dev_priv, pipe);
1571
1572 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1573 _chv_enable_pll(crtc, pipe_config);
9d556c99 1574
c231775c
VS
1575 if (pipe != PIPE_A) {
1576 /*
1577 * WaPixelRepeatModeFixForC0:chv
1578 *
1579 * DPLLCMD is AWOL. Use chicken bits to propagate
1580 * the value from DPLLBMD to either pipe B or C.
1581 */
1582 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1583 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1584 I915_WRITE(CBR4_VLV, 0);
1585 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1586
1587 /*
1588 * DPLLB VGA mode also seems to cause problems.
1589 * We should always have it disabled.
1590 */
1591 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1592 } else {
1593 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1594 POSTING_READ(DPLL_MD(pipe));
1595 }
9d556c99
CML
1596}
1597
1c4e0274
VS
1598static int intel_num_dvo_pipes(struct drm_device *dev)
1599{
1600 struct intel_crtc *crtc;
1601 int count = 0;
1602
2d84d2b3 1603 for_each_intel_crtc(dev, crtc) {
3538b9df 1604 count += crtc->base.state->active &&
2d84d2b3
VS
1605 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1606 }
1c4e0274
VS
1607
1608 return count;
1609}
1610
66e3d5c0 1611static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1612{
66e3d5c0 1613 struct drm_device *dev = crtc->base.dev;
fac5e23e 1614 struct drm_i915_private *dev_priv = to_i915(dev);
f0f59a00 1615 i915_reg_t reg = DPLL(crtc->pipe);
6e3c9717 1616 u32 dpll = crtc->config->dpll_hw_state.dpll;
63d7bbe9 1617
66e3d5c0 1618 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1619
63d7bbe9 1620 /* PLL is protected by panel, make sure we can write it */
50a0bc90 1621 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
66e3d5c0 1622 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1623
1c4e0274 1624 /* Enable DVO 2x clock on both PLLs if necessary */
50a0bc90 1625 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev) > 0) {
1c4e0274
VS
1626 /*
1627 * It appears to be important that we don't enable this
1628 * for the current pipe before otherwise configuring the
1629 * PLL. No idea how this should be handled if multiple
1630 * DVO outputs are enabled simultaneosly.
1631 */
1632 dpll |= DPLL_DVO_2X_MODE;
1633 I915_WRITE(DPLL(!crtc->pipe),
1634 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1635 }
66e3d5c0 1636
c2b63374
VS
1637 /*
1638 * Apparently we need to have VGA mode enabled prior to changing
1639 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1640 * dividers, even though the register value does change.
1641 */
1642 I915_WRITE(reg, 0);
1643
8e7a65aa
VS
1644 I915_WRITE(reg, dpll);
1645
66e3d5c0
DV
1646 /* Wait for the clocks to stabilize. */
1647 POSTING_READ(reg);
1648 udelay(150);
1649
1650 if (INTEL_INFO(dev)->gen >= 4) {
1651 I915_WRITE(DPLL_MD(crtc->pipe),
6e3c9717 1652 crtc->config->dpll_hw_state.dpll_md);
66e3d5c0
DV
1653 } else {
1654 /* The pixel multiplier can only be updated once the
1655 * DPLL is enabled and the clocks are stable.
1656 *
1657 * So write it again.
1658 */
1659 I915_WRITE(reg, dpll);
1660 }
63d7bbe9
JB
1661
1662 /* We do this three times for luck */
66e3d5c0 1663 I915_WRITE(reg, dpll);
63d7bbe9
JB
1664 POSTING_READ(reg);
1665 udelay(150); /* wait for warmup */
66e3d5c0 1666 I915_WRITE(reg, dpll);
63d7bbe9
JB
1667 POSTING_READ(reg);
1668 udelay(150); /* wait for warmup */
66e3d5c0 1669 I915_WRITE(reg, dpll);
63d7bbe9
JB
1670 POSTING_READ(reg);
1671 udelay(150); /* wait for warmup */
1672}
1673
1674/**
50b44a44 1675 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1676 * @dev_priv: i915 private structure
1677 * @pipe: pipe PLL to disable
1678 *
1679 * Disable the PLL for @pipe, making sure the pipe is off first.
1680 *
1681 * Note! This is for pre-ILK only.
1682 */
1c4e0274 1683static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1684{
1c4e0274 1685 struct drm_device *dev = crtc->base.dev;
fac5e23e 1686 struct drm_i915_private *dev_priv = to_i915(dev);
1c4e0274
VS
1687 enum pipe pipe = crtc->pipe;
1688
1689 /* Disable DVO 2x clock on both PLLs if necessary */
50a0bc90 1690 if (IS_I830(dev_priv) &&
2d84d2b3 1691 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
3538b9df 1692 !intel_num_dvo_pipes(dev)) {
1c4e0274
VS
1693 I915_WRITE(DPLL(PIPE_B),
1694 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1695 I915_WRITE(DPLL(PIPE_A),
1696 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1697 }
1698
b6b5d049
VS
1699 /* Don't disable pipe or pipe PLLs if needed */
1700 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1701 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1702 return;
1703
1704 /* Make sure the pipe isn't still relying on us */
1705 assert_pipe_disabled(dev_priv, pipe);
1706
b8afb911 1707 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
50b44a44 1708 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1709}
1710
f6071166
JB
1711static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1712{
b8afb911 1713 u32 val;
f6071166
JB
1714
1715 /* Make sure the pipe isn't still relying on us */
1716 assert_pipe_disabled(dev_priv, pipe);
1717
03ed5cbf
VS
1718 val = DPLL_INTEGRATED_REF_CLK_VLV |
1719 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1720 if (pipe != PIPE_A)
1721 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1722
f6071166
JB
1723 I915_WRITE(DPLL(pipe), val);
1724 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1725}
1726
1727static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1728{
d752048d 1729 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1730 u32 val;
1731
a11b0703
VS
1732 /* Make sure the pipe isn't still relying on us */
1733 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1734
60bfe44f
VS
1735 val = DPLL_SSC_REF_CLK_CHV |
1736 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
a11b0703
VS
1737 if (pipe != PIPE_A)
1738 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
03ed5cbf 1739
a11b0703
VS
1740 I915_WRITE(DPLL(pipe), val);
1741 POSTING_READ(DPLL(pipe));
d752048d 1742
a580516d 1743 mutex_lock(&dev_priv->sb_lock);
d752048d
VS
1744
1745 /* Disable 10bit clock to display controller */
1746 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1747 val &= ~DPIO_DCLKP_EN;
1748 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1749
a580516d 1750 mutex_unlock(&dev_priv->sb_lock);
f6071166
JB
1751}
1752
e4607fcf 1753void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1754 struct intel_digital_port *dport,
1755 unsigned int expected_mask)
89b667f8
JB
1756{
1757 u32 port_mask;
f0f59a00 1758 i915_reg_t dpll_reg;
89b667f8 1759
e4607fcf
CML
1760 switch (dport->port) {
1761 case PORT_B:
89b667f8 1762 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1763 dpll_reg = DPLL(0);
e4607fcf
CML
1764 break;
1765 case PORT_C:
89b667f8 1766 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7 1767 dpll_reg = DPLL(0);
9b6de0a1 1768 expected_mask <<= 4;
00fc31b7
CML
1769 break;
1770 case PORT_D:
1771 port_mask = DPLL_PORTD_READY_MASK;
1772 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1773 break;
1774 default:
1775 BUG();
1776 }
89b667f8 1777
370004d3
CW
1778 if (intel_wait_for_register(dev_priv,
1779 dpll_reg, port_mask, expected_mask,
1780 1000))
9b6de0a1
VS
1781 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1782 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
89b667f8
JB
1783}
1784
b8a4f404
PZ
1785static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1786 enum pipe pipe)
040484af 1787{
98187836
VS
1788 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1789 pipe);
f0f59a00
VS
1790 i915_reg_t reg;
1791 uint32_t val, pipeconf_val;
040484af 1792
040484af 1793 /* Make sure PCH DPLL is enabled */
8106ddbd 1794 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
040484af
JB
1795
1796 /* FDI must be feeding us bits for PCH ports */
1797 assert_fdi_tx_enabled(dev_priv, pipe);
1798 assert_fdi_rx_enabled(dev_priv, pipe);
1799
6e266956 1800 if (HAS_PCH_CPT(dev_priv)) {
23670b32
DV
1801 /* Workaround: Set the timing override bit before enabling the
1802 * pch transcoder. */
1803 reg = TRANS_CHICKEN2(pipe);
1804 val = I915_READ(reg);
1805 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1806 I915_WRITE(reg, val);
59c859d6 1807 }
23670b32 1808
ab9412ba 1809 reg = PCH_TRANSCONF(pipe);
040484af 1810 val = I915_READ(reg);
5f7f726d 1811 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c 1812
2d1fe073 1813 if (HAS_PCH_IBX(dev_priv)) {
e9bcff5c 1814 /*
c5de7c6f
VS
1815 * Make the BPC in transcoder be consistent with
1816 * that in pipeconf reg. For HDMI we must use 8bpc
1817 * here for both 8bpc and 12bpc.
e9bcff5c 1818 */
dfd07d72 1819 val &= ~PIPECONF_BPC_MASK;
2d84d2b3 1820 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
c5de7c6f
VS
1821 val |= PIPECONF_8BPC;
1822 else
1823 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1824 }
5f7f726d
PZ
1825
1826 val &= ~TRANS_INTERLACE_MASK;
1827 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
2d1fe073 1828 if (HAS_PCH_IBX(dev_priv) &&
2d84d2b3 1829 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
1830 val |= TRANS_LEGACY_INTERLACED_ILK;
1831 else
1832 val |= TRANS_INTERLACED;
5f7f726d
PZ
1833 else
1834 val |= TRANS_PROGRESSIVE;
1835
040484af 1836 I915_WRITE(reg, val | TRANS_ENABLE);
650fbd84
CW
1837 if (intel_wait_for_register(dev_priv,
1838 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1839 100))
4bb6f1f3 1840 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
1841}
1842
8fb033d7 1843static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 1844 enum transcoder cpu_transcoder)
040484af 1845{
8fb033d7 1846 u32 val, pipeconf_val;
8fb033d7 1847
8fb033d7 1848 /* FDI must be feeding us bits for PCH ports */
1a240d4d 1849 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 1850 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 1851
223a6fdf 1852 /* Workaround: set timing override bit. */
36c0d0cf 1853 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 1854 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 1855 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
223a6fdf 1856
25f3ef11 1857 val = TRANS_ENABLE;
937bb610 1858 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 1859
9a76b1c6
PZ
1860 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1861 PIPECONF_INTERLACED_ILK)
a35f2679 1862 val |= TRANS_INTERLACED;
8fb033d7
PZ
1863 else
1864 val |= TRANS_PROGRESSIVE;
1865
ab9412ba 1866 I915_WRITE(LPT_TRANSCONF, val);
d9f96244
CW
1867 if (intel_wait_for_register(dev_priv,
1868 LPT_TRANSCONF,
1869 TRANS_STATE_ENABLE,
1870 TRANS_STATE_ENABLE,
1871 100))
937bb610 1872 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
1873}
1874
b8a4f404
PZ
1875static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1876 enum pipe pipe)
040484af 1877{
f0f59a00
VS
1878 i915_reg_t reg;
1879 uint32_t val;
040484af
JB
1880
1881 /* FDI relies on the transcoder */
1882 assert_fdi_tx_disabled(dev_priv, pipe);
1883 assert_fdi_rx_disabled(dev_priv, pipe);
1884
291906f1
JB
1885 /* Ports must be off as well */
1886 assert_pch_ports_disabled(dev_priv, pipe);
1887
ab9412ba 1888 reg = PCH_TRANSCONF(pipe);
040484af
JB
1889 val = I915_READ(reg);
1890 val &= ~TRANS_ENABLE;
1891 I915_WRITE(reg, val);
1892 /* wait for PCH transcoder off, transcoder state */
a7d04662
CW
1893 if (intel_wait_for_register(dev_priv,
1894 reg, TRANS_STATE_ENABLE, 0,
1895 50))
4bb6f1f3 1896 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32 1897
6e266956 1898 if (HAS_PCH_CPT(dev_priv)) {
23670b32
DV
1899 /* Workaround: Clear the timing override chicken bit again. */
1900 reg = TRANS_CHICKEN2(pipe);
1901 val = I915_READ(reg);
1902 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1903 I915_WRITE(reg, val);
1904 }
040484af
JB
1905}
1906
b7076546 1907void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 1908{
8fb033d7
PZ
1909 u32 val;
1910
ab9412ba 1911 val = I915_READ(LPT_TRANSCONF);
8fb033d7 1912 val &= ~TRANS_ENABLE;
ab9412ba 1913 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 1914 /* wait for PCH transcoder off, transcoder state */
dfdb4749
CW
1915 if (intel_wait_for_register(dev_priv,
1916 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1917 50))
8a52fd9f 1918 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
1919
1920 /* Workaround: clear timing override bit. */
36c0d0cf 1921 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 1922 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 1923 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
040484af
JB
1924}
1925
65f2130c
VS
1926enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc)
1927{
1928 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1929
1930 WARN_ON(!crtc->config->has_pch_encoder);
1931
1932 if (HAS_PCH_LPT(dev_priv))
1933 return TRANSCODER_A;
1934 else
1935 return (enum transcoder) crtc->pipe;
1936}
1937
b24e7179 1938/**
309cfea8 1939 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 1940 * @crtc: crtc responsible for the pipe
b24e7179 1941 *
0372264a 1942 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 1943 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 1944 */
e1fdc473 1945static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 1946{
0372264a 1947 struct drm_device *dev = crtc->base.dev;
fac5e23e 1948 struct drm_i915_private *dev_priv = to_i915(dev);
0372264a 1949 enum pipe pipe = crtc->pipe;
1a70a728 1950 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
f0f59a00 1951 i915_reg_t reg;
b24e7179
JB
1952 u32 val;
1953
9e2ee2dd
VS
1954 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1955
58c6eaa2 1956 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1957 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
1958 assert_sprites_disabled(dev_priv, pipe);
1959
b24e7179
JB
1960 /*
1961 * A pipe without a PLL won't actually be able to drive bits from
1962 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1963 * need the check.
1964 */
09fa8bb9 1965 if (HAS_GMCH_DISPLAY(dev_priv)) {
d7edc4e5 1966 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
23538ef1
JN
1967 assert_dsi_pll_enabled(dev_priv);
1968 else
1969 assert_pll_enabled(dev_priv, pipe);
09fa8bb9 1970 } else {
6e3c9717 1971 if (crtc->config->has_pch_encoder) {
040484af 1972 /* if driving the PCH, we need FDI enabled */
65f2130c
VS
1973 assert_fdi_rx_pll_enabled(dev_priv,
1974 (enum pipe) intel_crtc_pch_transcoder(crtc));
1a240d4d
DV
1975 assert_fdi_tx_pll_enabled(dev_priv,
1976 (enum pipe) cpu_transcoder);
040484af
JB
1977 }
1978 /* FIXME: assert CPU port conditions for SNB+ */
1979 }
b24e7179 1980
702e7a56 1981 reg = PIPECONF(cpu_transcoder);
b24e7179 1982 val = I915_READ(reg);
7ad25d48 1983 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
1984 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1985 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 1986 return;
7ad25d48 1987 }
00d70b15
CW
1988
1989 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 1990 POSTING_READ(reg);
b7792d8b
VS
1991
1992 /*
1993 * Until the pipe starts DSL will read as 0, which would cause
1994 * an apparent vblank timestamp jump, which messes up also the
1995 * frame count when it's derived from the timestamps. So let's
1996 * wait for the pipe to start properly before we call
1997 * drm_crtc_vblank_on()
1998 */
1999 if (dev->max_vblank_count == 0 &&
2000 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2001 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
b24e7179
JB
2002}
2003
2004/**
309cfea8 2005 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2006 * @crtc: crtc whose pipes is to be disabled
b24e7179 2007 *
575f7ab7
VS
2008 * Disable the pipe of @crtc, making sure that various hardware
2009 * specific requirements are met, if applicable, e.g. plane
2010 * disabled, panel fitter off, etc.
b24e7179
JB
2011 *
2012 * Will wait until the pipe has shut down before returning.
2013 */
575f7ab7 2014static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2015{
fac5e23e 2016 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6e3c9717 2017 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 2018 enum pipe pipe = crtc->pipe;
f0f59a00 2019 i915_reg_t reg;
b24e7179
JB
2020 u32 val;
2021
9e2ee2dd
VS
2022 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2023
b24e7179
JB
2024 /*
2025 * Make sure planes won't keep trying to pump pixels to us,
2026 * or we might hang the display.
2027 */
2028 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2029 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2030 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2031
702e7a56 2032 reg = PIPECONF(cpu_transcoder);
b24e7179 2033 val = I915_READ(reg);
00d70b15
CW
2034 if ((val & PIPECONF_ENABLE) == 0)
2035 return;
2036
67adc644
VS
2037 /*
2038 * Double wide has implications for planes
2039 * so best keep it disabled when not needed.
2040 */
6e3c9717 2041 if (crtc->config->double_wide)
67adc644
VS
2042 val &= ~PIPECONF_DOUBLE_WIDE;
2043
2044 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2045 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2046 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2047 val &= ~PIPECONF_ENABLE;
2048
2049 I915_WRITE(reg, val);
2050 if ((val & PIPECONF_ENABLE) == 0)
2051 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2052}
2053
832be82f
VS
2054static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2055{
2056 return IS_GEN2(dev_priv) ? 2048 : 4096;
2057}
2058
27ba3910
VS
2059static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2060 uint64_t fb_modifier, unsigned int cpp)
7b49f948
VS
2061{
2062 switch (fb_modifier) {
2063 case DRM_FORMAT_MOD_NONE:
2064 return cpp;
2065 case I915_FORMAT_MOD_X_TILED:
2066 if (IS_GEN2(dev_priv))
2067 return 128;
2068 else
2069 return 512;
2070 case I915_FORMAT_MOD_Y_TILED:
2071 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2072 return 128;
2073 else
2074 return 512;
2075 case I915_FORMAT_MOD_Yf_TILED:
2076 switch (cpp) {
2077 case 1:
2078 return 64;
2079 case 2:
2080 case 4:
2081 return 128;
2082 case 8:
2083 case 16:
2084 return 256;
2085 default:
2086 MISSING_CASE(cpp);
2087 return cpp;
2088 }
2089 break;
2090 default:
2091 MISSING_CASE(fb_modifier);
2092 return cpp;
2093 }
2094}
2095
832be82f
VS
2096unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2097 uint64_t fb_modifier, unsigned int cpp)
a57ce0b2 2098{
832be82f
VS
2099 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2100 return 1;
2101 else
2102 return intel_tile_size(dev_priv) /
27ba3910 2103 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
6761dd31
TU
2104}
2105
8d0deca8
VS
2106/* Return the tile dimensions in pixel units */
2107static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2108 unsigned int *tile_width,
2109 unsigned int *tile_height,
2110 uint64_t fb_modifier,
2111 unsigned int cpp)
2112{
2113 unsigned int tile_width_bytes =
2114 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2115
2116 *tile_width = tile_width_bytes / cpp;
2117 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2118}
2119
6761dd31
TU
2120unsigned int
2121intel_fb_align_height(struct drm_device *dev, unsigned int height,
832be82f 2122 uint32_t pixel_format, uint64_t fb_modifier)
6761dd31 2123{
832be82f
VS
2124 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2125 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2126
2127 return ALIGN(height, tile_height);
a57ce0b2
JB
2128}
2129
1663b9d6
VS
2130unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2131{
2132 unsigned int size = 0;
2133 int i;
2134
2135 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2136 size += rot_info->plane[i].width * rot_info->plane[i].height;
2137
2138 return size;
2139}
2140
75c82a53 2141static void
3465c580
VS
2142intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2143 const struct drm_framebuffer *fb,
2144 unsigned int rotation)
f64b98cd 2145{
bd2ef25d 2146 if (drm_rotation_90_or_270(rotation)) {
2d7a215f
VS
2147 *view = i915_ggtt_view_rotated;
2148 view->params.rotated = to_intel_framebuffer(fb)->rot_info;
2149 } else {
2150 *view = i915_ggtt_view_normal;
2151 }
2152}
50470bb0 2153
603525d7 2154static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
4e9a86b6
VS
2155{
2156 if (INTEL_INFO(dev_priv)->gen >= 9)
2157 return 256 * 1024;
985b8bb4 2158 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
666a4537 2159 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4e9a86b6
VS
2160 return 128 * 1024;
2161 else if (INTEL_INFO(dev_priv)->gen >= 4)
2162 return 4 * 1024;
2163 else
44c5905e 2164 return 0;
4e9a86b6
VS
2165}
2166
603525d7
VS
2167static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2168 uint64_t fb_modifier)
2169{
2170 switch (fb_modifier) {
2171 case DRM_FORMAT_MOD_NONE:
2172 return intel_linear_alignment(dev_priv);
2173 case I915_FORMAT_MOD_X_TILED:
2174 if (INTEL_INFO(dev_priv)->gen >= 9)
2175 return 256 * 1024;
2176 return 0;
2177 case I915_FORMAT_MOD_Y_TILED:
2178 case I915_FORMAT_MOD_Yf_TILED:
2179 return 1 * 1024 * 1024;
2180 default:
2181 MISSING_CASE(fb_modifier);
2182 return 0;
2183 }
2184}
2185
058d88c4
CW
2186struct i915_vma *
2187intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
6b95a207 2188{
850c4cdc 2189 struct drm_device *dev = fb->dev;
fac5e23e 2190 struct drm_i915_private *dev_priv = to_i915(dev);
850c4cdc 2191 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2192 struct i915_ggtt_view view;
058d88c4 2193 struct i915_vma *vma;
6b95a207 2194 u32 alignment;
6b95a207 2195
ebcdd39e
MR
2196 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2197
603525d7 2198 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
6b95a207 2199
3465c580 2200 intel_fill_fb_ggtt_view(&view, fb, rotation);
f64b98cd 2201
693db184
CW
2202 /* Note that the w/a also requires 64 PTE of padding following the
2203 * bo. We currently fill all unused PTE with the shadow page and so
2204 * we should always have valid PTE following the scanout preventing
2205 * the VT-d warning.
2206 */
48f112fe 2207 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
693db184
CW
2208 alignment = 256 * 1024;
2209
d6dd6843
PZ
2210 /*
2211 * Global gtt pte registers are special registers which actually forward
2212 * writes to a chunk of system memory. Which means that there is no risk
2213 * that the register values disappear as soon as we call
2214 * intel_runtime_pm_put(), so it is correct to wrap only the
2215 * pin/unpin/fence and not more.
2216 */
2217 intel_runtime_pm_get(dev_priv);
2218
058d88c4 2219 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
49ef5294
CW
2220 if (IS_ERR(vma))
2221 goto err;
6b95a207 2222
05a20d09 2223 if (i915_vma_is_map_and_fenceable(vma)) {
49ef5294
CW
2224 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2225 * fence, whereas 965+ only requires a fence if using
2226 * framebuffer compression. For simplicity, we always, when
2227 * possible, install a fence as the cost is not that onerous.
2228 *
2229 * If we fail to fence the tiled scanout, then either the
2230 * modeset will reject the change (which is highly unlikely as
2231 * the affected systems, all but one, do not have unmappable
2232 * space) or we will not be able to enable full powersaving
2233 * techniques (also likely not to apply due to various limits
2234 * FBC and the like impose on the size of the buffer, which
2235 * presumably we violated anyway with this unmappable buffer).
2236 * Anyway, it is presumably better to stumble onwards with
2237 * something and try to run the system in a "less than optimal"
2238 * mode that matches the user configuration.
2239 */
2240 if (i915_vma_get_fence(vma) == 0)
2241 i915_vma_pin_fence(vma);
9807216f 2242 }
6b95a207 2243
49ef5294 2244err:
d6dd6843 2245 intel_runtime_pm_put(dev_priv);
058d88c4 2246 return vma;
6b95a207
KH
2247}
2248
fb4b8ce1 2249void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
1690e1eb 2250{
82bc3b2d 2251 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2252 struct i915_ggtt_view view;
058d88c4 2253 struct i915_vma *vma;
82bc3b2d 2254
ebcdd39e
MR
2255 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2256
3465c580 2257 intel_fill_fb_ggtt_view(&view, fb, rotation);
05a20d09 2258 vma = i915_gem_object_to_ggtt(obj, &view);
f64b98cd 2259
49ef5294 2260 i915_vma_unpin_fence(vma);
058d88c4 2261 i915_gem_object_unpin_from_display_plane(vma);
1690e1eb
CW
2262}
2263
ef78ec94
VS
2264static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2265 unsigned int rotation)
2266{
bd2ef25d 2267 if (drm_rotation_90_or_270(rotation))
ef78ec94
VS
2268 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2269 else
2270 return fb->pitches[plane];
2271}
2272
6687c906
VS
2273/*
2274 * Convert the x/y offsets into a linear offset.
2275 * Only valid with 0/180 degree rotation, which is fine since linear
2276 * offset is only used with linear buffers on pre-hsw and tiled buffers
2277 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2278 */
2279u32 intel_fb_xy_to_linear(int x, int y,
2949056c
VS
2280 const struct intel_plane_state *state,
2281 int plane)
6687c906 2282{
2949056c 2283 const struct drm_framebuffer *fb = state->base.fb;
6687c906
VS
2284 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2285 unsigned int pitch = fb->pitches[plane];
2286
2287 return y * pitch + x * cpp;
2288}
2289
2290/*
2291 * Add the x/y offsets derived from fb->offsets[] to the user
2292 * specified plane src x/y offsets. The resulting x/y offsets
2293 * specify the start of scanout from the beginning of the gtt mapping.
2294 */
2295void intel_add_fb_offsets(int *x, int *y,
2949056c
VS
2296 const struct intel_plane_state *state,
2297 int plane)
6687c906
VS
2298
2299{
2949056c
VS
2300 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2301 unsigned int rotation = state->base.rotation;
6687c906 2302
bd2ef25d 2303 if (drm_rotation_90_or_270(rotation)) {
6687c906
VS
2304 *x += intel_fb->rotated[plane].x;
2305 *y += intel_fb->rotated[plane].y;
2306 } else {
2307 *x += intel_fb->normal[plane].x;
2308 *y += intel_fb->normal[plane].y;
2309 }
2310}
2311
29cf9491 2312/*
29cf9491
VS
2313 * Input tile dimensions and pitch must already be
2314 * rotated to match x and y, and in pixel units.
2315 */
66a2d927
VS
2316static u32 _intel_adjust_tile_offset(int *x, int *y,
2317 unsigned int tile_width,
2318 unsigned int tile_height,
2319 unsigned int tile_size,
2320 unsigned int pitch_tiles,
2321 u32 old_offset,
2322 u32 new_offset)
29cf9491 2323{
b9b24038 2324 unsigned int pitch_pixels = pitch_tiles * tile_width;
29cf9491
VS
2325 unsigned int tiles;
2326
2327 WARN_ON(old_offset & (tile_size - 1));
2328 WARN_ON(new_offset & (tile_size - 1));
2329 WARN_ON(new_offset > old_offset);
2330
2331 tiles = (old_offset - new_offset) / tile_size;
2332
2333 *y += tiles / pitch_tiles * tile_height;
2334 *x += tiles % pitch_tiles * tile_width;
2335
b9b24038
VS
2336 /* minimize x in case it got needlessly big */
2337 *y += *x / pitch_pixels * tile_height;
2338 *x %= pitch_pixels;
2339
29cf9491
VS
2340 return new_offset;
2341}
2342
66a2d927
VS
2343/*
2344 * Adjust the tile offset by moving the difference into
2345 * the x/y offsets.
2346 */
2347static u32 intel_adjust_tile_offset(int *x, int *y,
2348 const struct intel_plane_state *state, int plane,
2349 u32 old_offset, u32 new_offset)
2350{
2351 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2352 const struct drm_framebuffer *fb = state->base.fb;
2353 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2354 unsigned int rotation = state->base.rotation;
2355 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2356
2357 WARN_ON(new_offset > old_offset);
2358
2359 if (fb->modifier[plane] != DRM_FORMAT_MOD_NONE) {
2360 unsigned int tile_size, tile_width, tile_height;
2361 unsigned int pitch_tiles;
2362
2363 tile_size = intel_tile_size(dev_priv);
2364 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2365 fb->modifier[plane], cpp);
2366
bd2ef25d 2367 if (drm_rotation_90_or_270(rotation)) {
66a2d927
VS
2368 pitch_tiles = pitch / tile_height;
2369 swap(tile_width, tile_height);
2370 } else {
2371 pitch_tiles = pitch / (tile_width * cpp);
2372 }
2373
2374 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2375 tile_size, pitch_tiles,
2376 old_offset, new_offset);
2377 } else {
2378 old_offset += *y * pitch + *x * cpp;
2379
2380 *y = (old_offset - new_offset) / pitch;
2381 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2382 }
2383
2384 return new_offset;
2385}
2386
8d0deca8
VS
2387/*
2388 * Computes the linear offset to the base tile and adjusts
2389 * x, y. bytes per pixel is assumed to be a power-of-two.
2390 *
2391 * In the 90/270 rotated case, x and y are assumed
2392 * to be already rotated to match the rotated GTT view, and
2393 * pitch is the tile_height aligned framebuffer height.
6687c906
VS
2394 *
2395 * This function is used when computing the derived information
2396 * under intel_framebuffer, so using any of that information
2397 * here is not allowed. Anything under drm_framebuffer can be
2398 * used. This is why the user has to pass in the pitch since it
2399 * is specified in the rotated orientation.
8d0deca8 2400 */
6687c906
VS
2401static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2402 int *x, int *y,
2403 const struct drm_framebuffer *fb, int plane,
2404 unsigned int pitch,
2405 unsigned int rotation,
2406 u32 alignment)
c2c75131 2407{
4f2d9934
VS
2408 uint64_t fb_modifier = fb->modifier[plane];
2409 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
6687c906 2410 u32 offset, offset_aligned;
29cf9491 2411
29cf9491
VS
2412 if (alignment)
2413 alignment--;
2414
b5c65338 2415 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
8d0deca8
VS
2416 unsigned int tile_size, tile_width, tile_height;
2417 unsigned int tile_rows, tiles, pitch_tiles;
c2c75131 2418
d843310d 2419 tile_size = intel_tile_size(dev_priv);
8d0deca8
VS
2420 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2421 fb_modifier, cpp);
2422
bd2ef25d 2423 if (drm_rotation_90_or_270(rotation)) {
8d0deca8
VS
2424 pitch_tiles = pitch / tile_height;
2425 swap(tile_width, tile_height);
2426 } else {
2427 pitch_tiles = pitch / (tile_width * cpp);
2428 }
d843310d
VS
2429
2430 tile_rows = *y / tile_height;
2431 *y %= tile_height;
c2c75131 2432
8d0deca8
VS
2433 tiles = *x / tile_width;
2434 *x %= tile_width;
bc752862 2435
29cf9491
VS
2436 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2437 offset_aligned = offset & ~alignment;
bc752862 2438
66a2d927
VS
2439 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2440 tile_size, pitch_tiles,
2441 offset, offset_aligned);
29cf9491 2442 } else {
bc752862 2443 offset = *y * pitch + *x * cpp;
29cf9491
VS
2444 offset_aligned = offset & ~alignment;
2445
4e9a86b6
VS
2446 *y = (offset & alignment) / pitch;
2447 *x = ((offset & alignment) - *y * pitch) / cpp;
bc752862 2448 }
29cf9491
VS
2449
2450 return offset_aligned;
c2c75131
DV
2451}
2452
6687c906 2453u32 intel_compute_tile_offset(int *x, int *y,
2949056c
VS
2454 const struct intel_plane_state *state,
2455 int plane)
6687c906 2456{
2949056c
VS
2457 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2458 const struct drm_framebuffer *fb = state->base.fb;
2459 unsigned int rotation = state->base.rotation;
ef78ec94 2460 int pitch = intel_fb_pitch(fb, plane, rotation);
8d970654
VS
2461 u32 alignment;
2462
2463 /* AUX_DIST needs only 4K alignment */
2464 if (fb->pixel_format == DRM_FORMAT_NV12 && plane == 1)
2465 alignment = 4096;
2466 else
2467 alignment = intel_surf_alignment(dev_priv, fb->modifier[plane]);
6687c906
VS
2468
2469 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2470 rotation, alignment);
2471}
2472
2473/* Convert the fb->offset[] linear offset into x/y offsets */
2474static void intel_fb_offset_to_xy(int *x, int *y,
2475 const struct drm_framebuffer *fb, int plane)
2476{
2477 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2478 unsigned int pitch = fb->pitches[plane];
2479 u32 linear_offset = fb->offsets[plane];
2480
2481 *y = linear_offset / pitch;
2482 *x = linear_offset % pitch / cpp;
2483}
2484
72618ebf
VS
2485static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2486{
2487 switch (fb_modifier) {
2488 case I915_FORMAT_MOD_X_TILED:
2489 return I915_TILING_X;
2490 case I915_FORMAT_MOD_Y_TILED:
2491 return I915_TILING_Y;
2492 default:
2493 return I915_TILING_NONE;
2494 }
2495}
2496
6687c906
VS
2497static int
2498intel_fill_fb_info(struct drm_i915_private *dev_priv,
2499 struct drm_framebuffer *fb)
2500{
2501 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2502 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2503 u32 gtt_offset_rotated = 0;
2504 unsigned int max_size = 0;
2505 uint32_t format = fb->pixel_format;
2506 int i, num_planes = drm_format_num_planes(format);
2507 unsigned int tile_size = intel_tile_size(dev_priv);
2508
2509 for (i = 0; i < num_planes; i++) {
2510 unsigned int width, height;
2511 unsigned int cpp, size;
2512 u32 offset;
2513 int x, y;
2514
2515 cpp = drm_format_plane_cpp(format, i);
2516 width = drm_format_plane_width(fb->width, format, i);
2517 height = drm_format_plane_height(fb->height, format, i);
2518
2519 intel_fb_offset_to_xy(&x, &y, fb, i);
2520
60d5f2a4
VS
2521 /*
2522 * The fence (if used) is aligned to the start of the object
2523 * so having the framebuffer wrap around across the edge of the
2524 * fenced region doesn't really work. We have no API to configure
2525 * the fence start offset within the object (nor could we probably
2526 * on gen2/3). So it's just easier if we just require that the
2527 * fb layout agrees with the fence layout. We already check that the
2528 * fb stride matches the fence stride elsewhere.
2529 */
2530 if (i915_gem_object_is_tiled(intel_fb->obj) &&
2531 (x + width) * cpp > fb->pitches[i]) {
2532 DRM_DEBUG("bad fb plane %d offset: 0x%x\n",
2533 i, fb->offsets[i]);
2534 return -EINVAL;
2535 }
2536
6687c906
VS
2537 /*
2538 * First pixel of the framebuffer from
2539 * the start of the normal gtt mapping.
2540 */
2541 intel_fb->normal[i].x = x;
2542 intel_fb->normal[i].y = y;
2543
2544 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
2545 fb, 0, fb->pitches[i],
cc926387 2546 DRM_ROTATE_0, tile_size);
6687c906
VS
2547 offset /= tile_size;
2548
2549 if (fb->modifier[i] != DRM_FORMAT_MOD_NONE) {
2550 unsigned int tile_width, tile_height;
2551 unsigned int pitch_tiles;
2552 struct drm_rect r;
2553
2554 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2555 fb->modifier[i], cpp);
2556
2557 rot_info->plane[i].offset = offset;
2558 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2559 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2560 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2561
2562 intel_fb->rotated[i].pitch =
2563 rot_info->plane[i].height * tile_height;
2564
2565 /* how many tiles does this plane need */
2566 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2567 /*
2568 * If the plane isn't horizontally tile aligned,
2569 * we need one more tile.
2570 */
2571 if (x != 0)
2572 size++;
2573
2574 /* rotate the x/y offsets to match the GTT view */
2575 r.x1 = x;
2576 r.y1 = y;
2577 r.x2 = x + width;
2578 r.y2 = y + height;
2579 drm_rect_rotate(&r,
2580 rot_info->plane[i].width * tile_width,
2581 rot_info->plane[i].height * tile_height,
cc926387 2582 DRM_ROTATE_270);
6687c906
VS
2583 x = r.x1;
2584 y = r.y1;
2585
2586 /* rotate the tile dimensions to match the GTT view */
2587 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2588 swap(tile_width, tile_height);
2589
2590 /*
2591 * We only keep the x/y offsets, so push all of the
2592 * gtt offset into the x/y offsets.
2593 */
66a2d927
VS
2594 _intel_adjust_tile_offset(&x, &y, tile_size,
2595 tile_width, tile_height, pitch_tiles,
2596 gtt_offset_rotated * tile_size, 0);
6687c906
VS
2597
2598 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2599
2600 /*
2601 * First pixel of the framebuffer from
2602 * the start of the rotated gtt mapping.
2603 */
2604 intel_fb->rotated[i].x = x;
2605 intel_fb->rotated[i].y = y;
2606 } else {
2607 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2608 x * cpp, tile_size);
2609 }
2610
2611 /* how many tiles in total needed in the bo */
2612 max_size = max(max_size, offset + size);
2613 }
2614
2615 if (max_size * tile_size > to_intel_framebuffer(fb)->obj->base.size) {
2616 DRM_DEBUG("fb too big for bo (need %u bytes, have %zu bytes)\n",
2617 max_size * tile_size, to_intel_framebuffer(fb)->obj->base.size);
2618 return -EINVAL;
2619 }
2620
2621 return 0;
2622}
2623
b35d63fa 2624static int i9xx_format_to_fourcc(int format)
46f297fb
JB
2625{
2626 switch (format) {
2627 case DISPPLANE_8BPP:
2628 return DRM_FORMAT_C8;
2629 case DISPPLANE_BGRX555:
2630 return DRM_FORMAT_XRGB1555;
2631 case DISPPLANE_BGRX565:
2632 return DRM_FORMAT_RGB565;
2633 default:
2634 case DISPPLANE_BGRX888:
2635 return DRM_FORMAT_XRGB8888;
2636 case DISPPLANE_RGBX888:
2637 return DRM_FORMAT_XBGR8888;
2638 case DISPPLANE_BGRX101010:
2639 return DRM_FORMAT_XRGB2101010;
2640 case DISPPLANE_RGBX101010:
2641 return DRM_FORMAT_XBGR2101010;
2642 }
2643}
2644
bc8d7dff
DL
2645static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2646{
2647 switch (format) {
2648 case PLANE_CTL_FORMAT_RGB_565:
2649 return DRM_FORMAT_RGB565;
2650 default:
2651 case PLANE_CTL_FORMAT_XRGB_8888:
2652 if (rgb_order) {
2653 if (alpha)
2654 return DRM_FORMAT_ABGR8888;
2655 else
2656 return DRM_FORMAT_XBGR8888;
2657 } else {
2658 if (alpha)
2659 return DRM_FORMAT_ARGB8888;
2660 else
2661 return DRM_FORMAT_XRGB8888;
2662 }
2663 case PLANE_CTL_FORMAT_XRGB_2101010:
2664 if (rgb_order)
2665 return DRM_FORMAT_XBGR2101010;
2666 else
2667 return DRM_FORMAT_XRGB2101010;
2668 }
2669}
2670
5724dbd1 2671static bool
f6936e29
DV
2672intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2673 struct intel_initial_plane_config *plane_config)
46f297fb
JB
2674{
2675 struct drm_device *dev = crtc->base.dev;
3badb49f 2676 struct drm_i915_private *dev_priv = to_i915(dev);
72e96d64 2677 struct i915_ggtt *ggtt = &dev_priv->ggtt;
46f297fb
JB
2678 struct drm_i915_gem_object *obj = NULL;
2679 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2d14030b 2680 struct drm_framebuffer *fb = &plane_config->fb->base;
f37b5c2b
DV
2681 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2682 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2683 PAGE_SIZE);
2684
2685 size_aligned -= base_aligned;
46f297fb 2686
ff2652ea
CW
2687 if (plane_config->size == 0)
2688 return false;
2689
3badb49f
PZ
2690 /* If the FB is too big, just don't use it since fbdev is not very
2691 * important and we should probably use that space with FBC or other
2692 * features. */
72e96d64 2693 if (size_aligned * 2 > ggtt->stolen_usable_size)
3badb49f
PZ
2694 return false;
2695
12c83d99
TU
2696 mutex_lock(&dev->struct_mutex);
2697
f37b5c2b
DV
2698 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2699 base_aligned,
2700 base_aligned,
2701 size_aligned);
12c83d99
TU
2702 if (!obj) {
2703 mutex_unlock(&dev->struct_mutex);
484b41dd 2704 return false;
12c83d99 2705 }
46f297fb 2706
3e510a8e
CW
2707 if (plane_config->tiling == I915_TILING_X)
2708 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
46f297fb 2709
6bf129df
DL
2710 mode_cmd.pixel_format = fb->pixel_format;
2711 mode_cmd.width = fb->width;
2712 mode_cmd.height = fb->height;
2713 mode_cmd.pitches[0] = fb->pitches[0];
18c5247e
DV
2714 mode_cmd.modifier[0] = fb->modifier[0];
2715 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
46f297fb 2716
6bf129df 2717 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
484b41dd 2718 &mode_cmd, obj)) {
46f297fb
JB
2719 DRM_DEBUG_KMS("intel fb init failed\n");
2720 goto out_unref_obj;
2721 }
12c83d99 2722
46f297fb 2723 mutex_unlock(&dev->struct_mutex);
484b41dd 2724
f6936e29 2725 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
484b41dd 2726 return true;
46f297fb
JB
2727
2728out_unref_obj:
f8c417cd 2729 i915_gem_object_put(obj);
46f297fb 2730 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2731 return false;
2732}
2733
5a21b665
DV
2734/* Update plane->state->fb to match plane->fb after driver-internal updates */
2735static void
2736update_state_fb(struct drm_plane *plane)
2737{
2738 if (plane->fb == plane->state->fb)
2739 return;
2740
2741 if (plane->state->fb)
2742 drm_framebuffer_unreference(plane->state->fb);
2743 plane->state->fb = plane->fb;
2744 if (plane->state->fb)
2745 drm_framebuffer_reference(plane->state->fb);
2746}
2747
5724dbd1 2748static void
f6936e29
DV
2749intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2750 struct intel_initial_plane_config *plane_config)
484b41dd
JB
2751{
2752 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 2753 struct drm_i915_private *dev_priv = to_i915(dev);
484b41dd
JB
2754 struct drm_crtc *c;
2755 struct intel_crtc *i;
2ff8fde1 2756 struct drm_i915_gem_object *obj;
88595ac9 2757 struct drm_plane *primary = intel_crtc->base.primary;
be5651f2 2758 struct drm_plane_state *plane_state = primary->state;
200757f5
MR
2759 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2760 struct intel_plane *intel_plane = to_intel_plane(primary);
0a8d8a86
MR
2761 struct intel_plane_state *intel_state =
2762 to_intel_plane_state(plane_state);
88595ac9 2763 struct drm_framebuffer *fb;
484b41dd 2764
2d14030b 2765 if (!plane_config->fb)
484b41dd
JB
2766 return;
2767
f6936e29 2768 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
88595ac9
DV
2769 fb = &plane_config->fb->base;
2770 goto valid_fb;
f55548b5 2771 }
484b41dd 2772
2d14030b 2773 kfree(plane_config->fb);
484b41dd
JB
2774
2775 /*
2776 * Failed to alloc the obj, check to see if we should share
2777 * an fb with another CRTC instead
2778 */
70e1e0ec 2779 for_each_crtc(dev, c) {
484b41dd
JB
2780 i = to_intel_crtc(c);
2781
2782 if (c == &intel_crtc->base)
2783 continue;
2784
2ff8fde1
MR
2785 if (!i->active)
2786 continue;
2787
88595ac9
DV
2788 fb = c->primary->fb;
2789 if (!fb)
484b41dd
JB
2790 continue;
2791
88595ac9 2792 obj = intel_fb_obj(fb);
058d88c4 2793 if (i915_gem_object_ggtt_offset(obj, NULL) == plane_config->base) {
88595ac9
DV
2794 drm_framebuffer_reference(fb);
2795 goto valid_fb;
484b41dd
JB
2796 }
2797 }
88595ac9 2798
200757f5
MR
2799 /*
2800 * We've failed to reconstruct the BIOS FB. Current display state
2801 * indicates that the primary plane is visible, but has a NULL FB,
2802 * which will lead to problems later if we don't fix it up. The
2803 * simplest solution is to just disable the primary plane now and
2804 * pretend the BIOS never had it enabled.
2805 */
936e71e3 2806 to_intel_plane_state(plane_state)->base.visible = false;
200757f5 2807 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
2622a081 2808 intel_pre_disable_primary_noatomic(&intel_crtc->base);
200757f5
MR
2809 intel_plane->disable_plane(primary, &intel_crtc->base);
2810
88595ac9
DV
2811 return;
2812
2813valid_fb:
f44e2659
VS
2814 plane_state->src_x = 0;
2815 plane_state->src_y = 0;
be5651f2
ML
2816 plane_state->src_w = fb->width << 16;
2817 plane_state->src_h = fb->height << 16;
2818
f44e2659
VS
2819 plane_state->crtc_x = 0;
2820 plane_state->crtc_y = 0;
be5651f2
ML
2821 plane_state->crtc_w = fb->width;
2822 plane_state->crtc_h = fb->height;
2823
1638d30c
RC
2824 intel_state->base.src = drm_plane_state_src(plane_state);
2825 intel_state->base.dst = drm_plane_state_dest(plane_state);
0a8d8a86 2826
88595ac9 2827 obj = intel_fb_obj(fb);
3e510a8e 2828 if (i915_gem_object_is_tiled(obj))
88595ac9
DV
2829 dev_priv->preserve_bios_swizzle = true;
2830
be5651f2
ML
2831 drm_framebuffer_reference(fb);
2832 primary->fb = primary->state->fb = fb;
36750f28 2833 primary->crtc = primary->state->crtc = &intel_crtc->base;
36750f28 2834 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
faf5bf0a
CW
2835 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2836 &obj->frontbuffer_bits);
46f297fb
JB
2837}
2838
b63a16f6
VS
2839static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2840 unsigned int rotation)
2841{
2842 int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2843
2844 switch (fb->modifier[plane]) {
2845 case DRM_FORMAT_MOD_NONE:
2846 case I915_FORMAT_MOD_X_TILED:
2847 switch (cpp) {
2848 case 8:
2849 return 4096;
2850 case 4:
2851 case 2:
2852 case 1:
2853 return 8192;
2854 default:
2855 MISSING_CASE(cpp);
2856 break;
2857 }
2858 break;
2859 case I915_FORMAT_MOD_Y_TILED:
2860 case I915_FORMAT_MOD_Yf_TILED:
2861 switch (cpp) {
2862 case 8:
2863 return 2048;
2864 case 4:
2865 return 4096;
2866 case 2:
2867 case 1:
2868 return 8192;
2869 default:
2870 MISSING_CASE(cpp);
2871 break;
2872 }
2873 break;
2874 default:
2875 MISSING_CASE(fb->modifier[plane]);
2876 }
2877
2878 return 2048;
2879}
2880
2881static int skl_check_main_surface(struct intel_plane_state *plane_state)
2882{
2883 const struct drm_i915_private *dev_priv = to_i915(plane_state->base.plane->dev);
2884 const struct drm_framebuffer *fb = plane_state->base.fb;
2885 unsigned int rotation = plane_state->base.rotation;
cc926387
DV
2886 int x = plane_state->base.src.x1 >> 16;
2887 int y = plane_state->base.src.y1 >> 16;
2888 int w = drm_rect_width(&plane_state->base.src) >> 16;
2889 int h = drm_rect_height(&plane_state->base.src) >> 16;
b63a16f6
VS
2890 int max_width = skl_max_plane_width(fb, 0, rotation);
2891 int max_height = 4096;
8d970654 2892 u32 alignment, offset, aux_offset = plane_state->aux.offset;
b63a16f6
VS
2893
2894 if (w > max_width || h > max_height) {
2895 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2896 w, h, max_width, max_height);
2897 return -EINVAL;
2898 }
2899
2900 intel_add_fb_offsets(&x, &y, plane_state, 0);
2901 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
2902
2903 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
2904
8d970654
VS
2905 /*
2906 * AUX surface offset is specified as the distance from the
2907 * main surface offset, and it must be non-negative. Make
2908 * sure that is what we will get.
2909 */
2910 if (offset > aux_offset)
2911 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2912 offset, aux_offset & ~(alignment - 1));
2913
b63a16f6
VS
2914 /*
2915 * When using an X-tiled surface, the plane blows up
2916 * if the x offset + width exceed the stride.
2917 *
2918 * TODO: linear and Y-tiled seem fine, Yf untested,
2919 */
2920 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED) {
2921 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
2922
2923 while ((x + w) * cpp > fb->pitches[0]) {
2924 if (offset == 0) {
2925 DRM_DEBUG_KMS("Unable to find suitable display surface offset\n");
2926 return -EINVAL;
2927 }
2928
2929 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2930 offset, offset - alignment);
2931 }
2932 }
2933
2934 plane_state->main.offset = offset;
2935 plane_state->main.x = x;
2936 plane_state->main.y = y;
2937
2938 return 0;
2939}
2940
8d970654
VS
2941static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
2942{
2943 const struct drm_framebuffer *fb = plane_state->base.fb;
2944 unsigned int rotation = plane_state->base.rotation;
2945 int max_width = skl_max_plane_width(fb, 1, rotation);
2946 int max_height = 4096;
cc926387
DV
2947 int x = plane_state->base.src.x1 >> 17;
2948 int y = plane_state->base.src.y1 >> 17;
2949 int w = drm_rect_width(&plane_state->base.src) >> 17;
2950 int h = drm_rect_height(&plane_state->base.src) >> 17;
8d970654
VS
2951 u32 offset;
2952
2953 intel_add_fb_offsets(&x, &y, plane_state, 1);
2954 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
2955
2956 /* FIXME not quite sure how/if these apply to the chroma plane */
2957 if (w > max_width || h > max_height) {
2958 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
2959 w, h, max_width, max_height);
2960 return -EINVAL;
2961 }
2962
2963 plane_state->aux.offset = offset;
2964 plane_state->aux.x = x;
2965 plane_state->aux.y = y;
2966
2967 return 0;
2968}
2969
b63a16f6
VS
2970int skl_check_plane_surface(struct intel_plane_state *plane_state)
2971{
2972 const struct drm_framebuffer *fb = plane_state->base.fb;
2973 unsigned int rotation = plane_state->base.rotation;
2974 int ret;
2975
2976 /* Rotate src coordinates to match rotated GTT view */
bd2ef25d 2977 if (drm_rotation_90_or_270(rotation))
cc926387 2978 drm_rect_rotate(&plane_state->base.src,
da064b47
VS
2979 fb->width << 16, fb->height << 16,
2980 DRM_ROTATE_270);
b63a16f6 2981
8d970654
VS
2982 /*
2983 * Handle the AUX surface first since
2984 * the main surface setup depends on it.
2985 */
2986 if (fb->pixel_format == DRM_FORMAT_NV12) {
2987 ret = skl_check_nv12_aux_surface(plane_state);
2988 if (ret)
2989 return ret;
2990 } else {
2991 plane_state->aux.offset = ~0xfff;
2992 plane_state->aux.x = 0;
2993 plane_state->aux.y = 0;
2994 }
2995
b63a16f6
VS
2996 ret = skl_check_main_surface(plane_state);
2997 if (ret)
2998 return ret;
2999
3000 return 0;
3001}
3002
a8d201af
ML
3003static void i9xx_update_primary_plane(struct drm_plane *primary,
3004 const struct intel_crtc_state *crtc_state,
3005 const struct intel_plane_state *plane_state)
81255565 3006{
a8d201af 3007 struct drm_device *dev = primary->dev;
fac5e23e 3008 struct drm_i915_private *dev_priv = to_i915(dev);
a8d201af
ML
3009 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3010 struct drm_framebuffer *fb = plane_state->base.fb;
81255565 3011 int plane = intel_crtc->plane;
54ea9da8 3012 u32 linear_offset;
81255565 3013 u32 dspcntr;
f0f59a00 3014 i915_reg_t reg = DSPCNTR(plane);
8d0deca8 3015 unsigned int rotation = plane_state->base.rotation;
936e71e3
VS
3016 int x = plane_state->base.src.x1 >> 16;
3017 int y = plane_state->base.src.y1 >> 16;
c9ba6fad 3018
f45651ba
VS
3019 dspcntr = DISPPLANE_GAMMA_ENABLE;
3020
fdd508a6 3021 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
3022
3023 if (INTEL_INFO(dev)->gen < 4) {
3024 if (intel_crtc->pipe == PIPE_B)
3025 dspcntr |= DISPPLANE_SEL_PIPE_B;
3026
3027 /* pipesrc and dspsize control the size that is scaled from,
3028 * which should always be the user's requested size.
3029 */
3030 I915_WRITE(DSPSIZE(plane),
a8d201af
ML
3031 ((crtc_state->pipe_src_h - 1) << 16) |
3032 (crtc_state->pipe_src_w - 1));
f45651ba 3033 I915_WRITE(DSPPOS(plane), 0);
920a14b2 3034 } else if (IS_CHERRYVIEW(dev_priv) && plane == PLANE_B) {
c14b0485 3035 I915_WRITE(PRIMSIZE(plane),
a8d201af
ML
3036 ((crtc_state->pipe_src_h - 1) << 16) |
3037 (crtc_state->pipe_src_w - 1));
c14b0485
VS
3038 I915_WRITE(PRIMPOS(plane), 0);
3039 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 3040 }
81255565 3041
57779d06
VS
3042 switch (fb->pixel_format) {
3043 case DRM_FORMAT_C8:
81255565
JB
3044 dspcntr |= DISPPLANE_8BPP;
3045 break;
57779d06 3046 case DRM_FORMAT_XRGB1555:
57779d06 3047 dspcntr |= DISPPLANE_BGRX555;
81255565 3048 break;
57779d06
VS
3049 case DRM_FORMAT_RGB565:
3050 dspcntr |= DISPPLANE_BGRX565;
3051 break;
3052 case DRM_FORMAT_XRGB8888:
57779d06
VS
3053 dspcntr |= DISPPLANE_BGRX888;
3054 break;
3055 case DRM_FORMAT_XBGR8888:
57779d06
VS
3056 dspcntr |= DISPPLANE_RGBX888;
3057 break;
3058 case DRM_FORMAT_XRGB2101010:
57779d06
VS
3059 dspcntr |= DISPPLANE_BGRX101010;
3060 break;
3061 case DRM_FORMAT_XBGR2101010:
57779d06 3062 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
3063 break;
3064 default:
baba133a 3065 BUG();
81255565 3066 }
57779d06 3067
72618ebf
VS
3068 if (INTEL_GEN(dev_priv) >= 4 &&
3069 fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
f45651ba 3070 dspcntr |= DISPPLANE_TILED;
81255565 3071
df0cd455
VS
3072 if (rotation & DRM_ROTATE_180)
3073 dspcntr |= DISPPLANE_ROTATE_180;
3074
4ea7be2b
VS
3075 if (rotation & DRM_REFLECT_X)
3076 dspcntr |= DISPPLANE_MIRROR;
3077
9beb5fea 3078 if (IS_G4X(dev_priv))
de1aa629
VS
3079 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
3080
2949056c 3081 intel_add_fb_offsets(&x, &y, plane_state, 0);
81255565 3082
6687c906 3083 if (INTEL_INFO(dev)->gen >= 4)
c2c75131 3084 intel_crtc->dspaddr_offset =
2949056c 3085 intel_compute_tile_offset(&x, &y, plane_state, 0);
e506a0c6 3086
f22aa143 3087 if (rotation & DRM_ROTATE_180) {
df0cd455
VS
3088 x += crtc_state->pipe_src_w - 1;
3089 y += crtc_state->pipe_src_h - 1;
4ea7be2b
VS
3090 } else if (rotation & DRM_REFLECT_X) {
3091 x += crtc_state->pipe_src_w - 1;
48404c1e
SJ
3092 }
3093
2949056c 3094 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
6687c906
VS
3095
3096 if (INTEL_INFO(dev)->gen < 4)
3097 intel_crtc->dspaddr_offset = linear_offset;
3098
2db3366b
PZ
3099 intel_crtc->adjusted_x = x;
3100 intel_crtc->adjusted_y = y;
3101
48404c1e
SJ
3102 I915_WRITE(reg, dspcntr);
3103
01f2c773 3104 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 3105 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d 3106 I915_WRITE(DSPSURF(plane),
6687c906
VS
3107 intel_fb_gtt_offset(fb, rotation) +
3108 intel_crtc->dspaddr_offset);
5eddb70b 3109 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 3110 I915_WRITE(DSPLINOFF(plane), linear_offset);
bfb81049
VS
3111 } else {
3112 I915_WRITE(DSPADDR(plane),
3113 intel_fb_gtt_offset(fb, rotation) +
3114 intel_crtc->dspaddr_offset);
3115 }
5eddb70b 3116 POSTING_READ(reg);
17638cd6
JB
3117}
3118
a8d201af
ML
3119static void i9xx_disable_primary_plane(struct drm_plane *primary,
3120 struct drm_crtc *crtc)
17638cd6
JB
3121{
3122 struct drm_device *dev = crtc->dev;
fac5e23e 3123 struct drm_i915_private *dev_priv = to_i915(dev);
17638cd6 3124 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
17638cd6 3125 int plane = intel_crtc->plane;
f45651ba 3126
a8d201af
ML
3127 I915_WRITE(DSPCNTR(plane), 0);
3128 if (INTEL_INFO(dev_priv)->gen >= 4)
fdd508a6 3129 I915_WRITE(DSPSURF(plane), 0);
a8d201af
ML
3130 else
3131 I915_WRITE(DSPADDR(plane), 0);
3132 POSTING_READ(DSPCNTR(plane));
3133}
c9ba6fad 3134
a8d201af
ML
3135static void ironlake_update_primary_plane(struct drm_plane *primary,
3136 const struct intel_crtc_state *crtc_state,
3137 const struct intel_plane_state *plane_state)
3138{
3139 struct drm_device *dev = primary->dev;
fac5e23e 3140 struct drm_i915_private *dev_priv = to_i915(dev);
a8d201af
ML
3141 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3142 struct drm_framebuffer *fb = plane_state->base.fb;
a8d201af 3143 int plane = intel_crtc->plane;
54ea9da8 3144 u32 linear_offset;
a8d201af
ML
3145 u32 dspcntr;
3146 i915_reg_t reg = DSPCNTR(plane);
8d0deca8 3147 unsigned int rotation = plane_state->base.rotation;
936e71e3
VS
3148 int x = plane_state->base.src.x1 >> 16;
3149 int y = plane_state->base.src.y1 >> 16;
c9ba6fad 3150
f45651ba 3151 dspcntr = DISPPLANE_GAMMA_ENABLE;
fdd508a6 3152 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba 3153
8652744b 3154 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
f45651ba 3155 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 3156
57779d06
VS
3157 switch (fb->pixel_format) {
3158 case DRM_FORMAT_C8:
17638cd6
JB
3159 dspcntr |= DISPPLANE_8BPP;
3160 break;
57779d06
VS
3161 case DRM_FORMAT_RGB565:
3162 dspcntr |= DISPPLANE_BGRX565;
17638cd6 3163 break;
57779d06 3164 case DRM_FORMAT_XRGB8888:
57779d06
VS
3165 dspcntr |= DISPPLANE_BGRX888;
3166 break;
3167 case DRM_FORMAT_XBGR8888:
57779d06
VS
3168 dspcntr |= DISPPLANE_RGBX888;
3169 break;
3170 case DRM_FORMAT_XRGB2101010:
57779d06
VS
3171 dspcntr |= DISPPLANE_BGRX101010;
3172 break;
3173 case DRM_FORMAT_XBGR2101010:
57779d06 3174 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
3175 break;
3176 default:
baba133a 3177 BUG();
17638cd6
JB
3178 }
3179
72618ebf 3180 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
17638cd6 3181 dspcntr |= DISPPLANE_TILED;
17638cd6 3182
df0cd455
VS
3183 if (rotation & DRM_ROTATE_180)
3184 dspcntr |= DISPPLANE_ROTATE_180;
3185
8652744b 3186 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv))
1f5d76db 3187 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 3188
2949056c 3189 intel_add_fb_offsets(&x, &y, plane_state, 0);
6687c906 3190
c2c75131 3191 intel_crtc->dspaddr_offset =
2949056c 3192 intel_compute_tile_offset(&x, &y, plane_state, 0);
6687c906 3193
df0cd455
VS
3194 /* HSW+ does this automagically in hardware */
3195 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv) &&
3196 rotation & DRM_ROTATE_180) {
3197 x += crtc_state->pipe_src_w - 1;
3198 y += crtc_state->pipe_src_h - 1;
48404c1e
SJ
3199 }
3200
2949056c 3201 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
6687c906 3202
2db3366b
PZ
3203 intel_crtc->adjusted_x = x;
3204 intel_crtc->adjusted_y = y;
3205
48404c1e 3206 I915_WRITE(reg, dspcntr);
17638cd6 3207
01f2c773 3208 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d 3209 I915_WRITE(DSPSURF(plane),
6687c906
VS
3210 intel_fb_gtt_offset(fb, rotation) +
3211 intel_crtc->dspaddr_offset);
8652744b 3212 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
bc1c91eb
DL
3213 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
3214 } else {
3215 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
3216 I915_WRITE(DSPLINOFF(plane), linear_offset);
3217 }
17638cd6 3218 POSTING_READ(reg);
17638cd6
JB
3219}
3220
7b49f948
VS
3221u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
3222 uint64_t fb_modifier, uint32_t pixel_format)
b321803d 3223{
7b49f948 3224 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
b321803d 3225 return 64;
7b49f948
VS
3226 } else {
3227 int cpp = drm_format_plane_cpp(pixel_format, 0);
3228
27ba3910 3229 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
b321803d
DL
3230 }
3231}
3232
6687c906
VS
3233u32 intel_fb_gtt_offset(struct drm_framebuffer *fb,
3234 unsigned int rotation)
121920fa 3235{
6687c906 3236 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
ce7f1728 3237 struct i915_ggtt_view view;
058d88c4 3238 struct i915_vma *vma;
121920fa 3239
6687c906 3240 intel_fill_fb_ggtt_view(&view, fb, rotation);
dedf278c 3241
058d88c4
CW
3242 vma = i915_gem_object_to_ggtt(obj, &view);
3243 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
3244 view.type))
3245 return -1;
3246
bde13ebd 3247 return i915_ggtt_offset(vma);
121920fa
TU
3248}
3249
e435d6e5
ML
3250static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3251{
3252 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 3253 struct drm_i915_private *dev_priv = to_i915(dev);
e435d6e5
ML
3254
3255 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3256 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3257 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
e435d6e5
ML
3258}
3259
a1b2278e
CK
3260/*
3261 * This function detaches (aka. unbinds) unused scalers in hardware
3262 */
0583236e 3263static void skl_detach_scalers(struct intel_crtc *intel_crtc)
a1b2278e 3264{
a1b2278e
CK
3265 struct intel_crtc_scaler_state *scaler_state;
3266 int i;
3267
a1b2278e
CK
3268 scaler_state = &intel_crtc->config->scaler_state;
3269
3270 /* loop through and disable scalers that aren't in use */
3271 for (i = 0; i < intel_crtc->num_scalers; i++) {
e435d6e5
ML
3272 if (!scaler_state->scalers[i].in_use)
3273 skl_detach_scaler(intel_crtc, i);
a1b2278e
CK
3274 }
3275}
3276
d2196774
VS
3277u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3278 unsigned int rotation)
3279{
3280 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
3281 u32 stride = intel_fb_pitch(fb, plane, rotation);
3282
3283 /*
3284 * The stride is either expressed as a multiple of 64 bytes chunks for
3285 * linear buffers or in number of tiles for tiled buffers.
3286 */
bd2ef25d 3287 if (drm_rotation_90_or_270(rotation)) {
d2196774
VS
3288 int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
3289
3290 stride /= intel_tile_height(dev_priv, fb->modifier[0], cpp);
3291 } else {
3292 stride /= intel_fb_stride_alignment(dev_priv, fb->modifier[0],
3293 fb->pixel_format);
3294 }
3295
3296 return stride;
3297}
3298
6156a456 3299u32 skl_plane_ctl_format(uint32_t pixel_format)
70d21f0e 3300{
6156a456 3301 switch (pixel_format) {
d161cf7a 3302 case DRM_FORMAT_C8:
c34ce3d1 3303 return PLANE_CTL_FORMAT_INDEXED;
70d21f0e 3304 case DRM_FORMAT_RGB565:
c34ce3d1 3305 return PLANE_CTL_FORMAT_RGB_565;
70d21f0e 3306 case DRM_FORMAT_XBGR8888:
c34ce3d1 3307 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
6156a456 3308 case DRM_FORMAT_XRGB8888:
c34ce3d1 3309 return PLANE_CTL_FORMAT_XRGB_8888;
6156a456
CK
3310 /*
3311 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3312 * to be already pre-multiplied. We need to add a knob (or a different
3313 * DRM_FORMAT) for user-space to configure that.
3314 */
f75fb42a 3315 case DRM_FORMAT_ABGR8888:
c34ce3d1 3316 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
6156a456 3317 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
6156a456 3318 case DRM_FORMAT_ARGB8888:
c34ce3d1 3319 return PLANE_CTL_FORMAT_XRGB_8888 |
6156a456 3320 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
70d21f0e 3321 case DRM_FORMAT_XRGB2101010:
c34ce3d1 3322 return PLANE_CTL_FORMAT_XRGB_2101010;
70d21f0e 3323 case DRM_FORMAT_XBGR2101010:
c34ce3d1 3324 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
6156a456 3325 case DRM_FORMAT_YUYV:
c34ce3d1 3326 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
6156a456 3327 case DRM_FORMAT_YVYU:
c34ce3d1 3328 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
6156a456 3329 case DRM_FORMAT_UYVY:
c34ce3d1 3330 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
6156a456 3331 case DRM_FORMAT_VYUY:
c34ce3d1 3332 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
70d21f0e 3333 default:
4249eeef 3334 MISSING_CASE(pixel_format);
70d21f0e 3335 }
8cfcba41 3336
c34ce3d1 3337 return 0;
6156a456 3338}
70d21f0e 3339
6156a456
CK
3340u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3341{
6156a456 3342 switch (fb_modifier) {
30af77c4 3343 case DRM_FORMAT_MOD_NONE:
70d21f0e 3344 break;
30af77c4 3345 case I915_FORMAT_MOD_X_TILED:
c34ce3d1 3346 return PLANE_CTL_TILED_X;
b321803d 3347 case I915_FORMAT_MOD_Y_TILED:
c34ce3d1 3348 return PLANE_CTL_TILED_Y;
b321803d 3349 case I915_FORMAT_MOD_Yf_TILED:
c34ce3d1 3350 return PLANE_CTL_TILED_YF;
70d21f0e 3351 default:
6156a456 3352 MISSING_CASE(fb_modifier);
70d21f0e 3353 }
8cfcba41 3354
c34ce3d1 3355 return 0;
6156a456 3356}
70d21f0e 3357
6156a456
CK
3358u32 skl_plane_ctl_rotation(unsigned int rotation)
3359{
3b7a5119 3360 switch (rotation) {
31ad61e4 3361 case DRM_ROTATE_0:
6156a456 3362 break;
1e8df167
SJ
3363 /*
3364 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3365 * while i915 HW rotation is clockwise, thats why this swapping.
3366 */
31ad61e4 3367 case DRM_ROTATE_90:
1e8df167 3368 return PLANE_CTL_ROTATE_270;
31ad61e4 3369 case DRM_ROTATE_180:
c34ce3d1 3370 return PLANE_CTL_ROTATE_180;
31ad61e4 3371 case DRM_ROTATE_270:
1e8df167 3372 return PLANE_CTL_ROTATE_90;
6156a456
CK
3373 default:
3374 MISSING_CASE(rotation);
3375 }
3376
c34ce3d1 3377 return 0;
6156a456
CK
3378}
3379
a8d201af
ML
3380static void skylake_update_primary_plane(struct drm_plane *plane,
3381 const struct intel_crtc_state *crtc_state,
3382 const struct intel_plane_state *plane_state)
6156a456 3383{
a8d201af 3384 struct drm_device *dev = plane->dev;
fac5e23e 3385 struct drm_i915_private *dev_priv = to_i915(dev);
a8d201af
ML
3386 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3387 struct drm_framebuffer *fb = plane_state->base.fb;
6156a456 3388 int pipe = intel_crtc->pipe;
d2196774 3389 u32 plane_ctl;
a8d201af 3390 unsigned int rotation = plane_state->base.rotation;
d2196774 3391 u32 stride = skl_plane_stride(fb, 0, rotation);
b63a16f6 3392 u32 surf_addr = plane_state->main.offset;
a8d201af 3393 int scaler_id = plane_state->scaler_id;
b63a16f6
VS
3394 int src_x = plane_state->main.x;
3395 int src_y = plane_state->main.y;
936e71e3
VS
3396 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3397 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3398 int dst_x = plane_state->base.dst.x1;
3399 int dst_y = plane_state->base.dst.y1;
3400 int dst_w = drm_rect_width(&plane_state->base.dst);
3401 int dst_h = drm_rect_height(&plane_state->base.dst);
70d21f0e 3402
6156a456
CK
3403 plane_ctl = PLANE_CTL_ENABLE |
3404 PLANE_CTL_PIPE_GAMMA_ENABLE |
3405 PLANE_CTL_PIPE_CSC_ENABLE;
3406
3407 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3408 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
3409 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
6156a456
CK
3410 plane_ctl |= skl_plane_ctl_rotation(rotation);
3411
6687c906
VS
3412 /* Sizes are 0 based */
3413 src_w--;
3414 src_h--;
3415 dst_w--;
3416 dst_h--;
3417
4c0b8a8b
PZ
3418 intel_crtc->dspaddr_offset = surf_addr;
3419
6687c906
VS
3420 intel_crtc->adjusted_x = src_x;
3421 intel_crtc->adjusted_y = src_y;
2db3366b 3422
70d21f0e 3423 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
6687c906 3424 I915_WRITE(PLANE_OFFSET(pipe, 0), (src_y << 16) | src_x);
ef78ec94 3425 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
6687c906 3426 I915_WRITE(PLANE_SIZE(pipe, 0), (src_h << 16) | src_w);
6156a456
CK
3427
3428 if (scaler_id >= 0) {
3429 uint32_t ps_ctrl = 0;
3430
3431 WARN_ON(!dst_w || !dst_h);
3432 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3433 crtc_state->scaler_state.scalers[scaler_id].mode;
3434 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3435 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3436 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3437 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3438 I915_WRITE(PLANE_POS(pipe, 0), 0);
3439 } else {
3440 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3441 }
3442
6687c906
VS
3443 I915_WRITE(PLANE_SURF(pipe, 0),
3444 intel_fb_gtt_offset(fb, rotation) + surf_addr);
70d21f0e
DL
3445
3446 POSTING_READ(PLANE_SURF(pipe, 0));
3447}
3448
a8d201af
ML
3449static void skylake_disable_primary_plane(struct drm_plane *primary,
3450 struct drm_crtc *crtc)
17638cd6
JB
3451{
3452 struct drm_device *dev = crtc->dev;
fac5e23e 3453 struct drm_i915_private *dev_priv = to_i915(dev);
62e0fb88
L
3454 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3455 int pipe = intel_crtc->pipe;
3456
a8d201af
ML
3457 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3458 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3459 POSTING_READ(PLANE_SURF(pipe, 0));
3460}
29b9bde6 3461
a8d201af
ML
3462/* Assume fb object is pinned & idle & fenced and just update base pointers */
3463static int
3464intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3465 int x, int y, enum mode_set_atomic state)
3466{
3467 /* Support for kgdboc is disabled, this needs a major rework. */
3468 DRM_ERROR("legacy panic handler not supported any more.\n");
3469
3470 return -ENODEV;
81255565
JB
3471}
3472
5a21b665
DV
3473static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
3474{
3475 struct intel_crtc *crtc;
3476
91c8a326 3477 for_each_intel_crtc(&dev_priv->drm, crtc)
5a21b665
DV
3478 intel_finish_page_flip_cs(dev_priv, crtc->pipe);
3479}
3480
7514747d
VS
3481static void intel_update_primary_planes(struct drm_device *dev)
3482{
7514747d 3483 struct drm_crtc *crtc;
96a02917 3484
70e1e0ec 3485 for_each_crtc(dev, crtc) {
11c22da6 3486 struct intel_plane *plane = to_intel_plane(crtc->primary);
73974893
ML
3487 struct intel_plane_state *plane_state =
3488 to_intel_plane_state(plane->base.state);
11c22da6 3489
936e71e3 3490 if (plane_state->base.visible)
a8d201af
ML
3491 plane->update_plane(&plane->base,
3492 to_intel_crtc_state(crtc->state),
3493 plane_state);
73974893
ML
3494 }
3495}
3496
3497static int
3498__intel_display_resume(struct drm_device *dev,
3499 struct drm_atomic_state *state)
3500{
3501 struct drm_crtc_state *crtc_state;
3502 struct drm_crtc *crtc;
3503 int i, ret;
11c22da6 3504
73974893 3505 intel_modeset_setup_hw_state(dev);
29b74b7f 3506 i915_redisable_vga(to_i915(dev));
73974893
ML
3507
3508 if (!state)
3509 return 0;
3510
3511 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3512 /*
3513 * Force recalculation even if we restore
3514 * current state. With fast modeset this may not result
3515 * in a modeset when the state is compatible.
3516 */
3517 crtc_state->mode_changed = true;
96a02917 3518 }
73974893
ML
3519
3520 /* ignore any reset values/BIOS leftovers in the WM registers */
3521 to_intel_atomic_state(state)->skip_intermediate_wm = true;
3522
3523 ret = drm_atomic_commit(state);
3524
3525 WARN_ON(ret == -EDEADLK);
3526 return ret;
96a02917
VS
3527}
3528
4ac2ba2f
VS
3529static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3530{
ae98104b
VS
3531 return intel_has_gpu_reset(dev_priv) &&
3532 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
4ac2ba2f
VS
3533}
3534
c033666a 3535void intel_prepare_reset(struct drm_i915_private *dev_priv)
7514747d 3536{
73974893
ML
3537 struct drm_device *dev = &dev_priv->drm;
3538 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3539 struct drm_atomic_state *state;
3540 int ret;
3541
73974893
ML
3542 /*
3543 * Need mode_config.mutex so that we don't
3544 * trample ongoing ->detect() and whatnot.
3545 */
3546 mutex_lock(&dev->mode_config.mutex);
3547 drm_modeset_acquire_init(ctx, 0);
3548 while (1) {
3549 ret = drm_modeset_lock_all_ctx(dev, ctx);
3550 if (ret != -EDEADLK)
3551 break;
3552
3553 drm_modeset_backoff(ctx);
3554 }
3555
3556 /* reset doesn't touch the display, but flips might get nuked anyway, */
522a63de 3557 if (!i915.force_reset_modeset_test &&
4ac2ba2f 3558 !gpu_reset_clobbers_display(dev_priv))
7514747d
VS
3559 return;
3560
f98ce92f
VS
3561 /*
3562 * Disabling the crtcs gracefully seems nicer. Also the
3563 * g33 docs say we should at least disable all the planes.
3564 */
73974893
ML
3565 state = drm_atomic_helper_duplicate_state(dev, ctx);
3566 if (IS_ERR(state)) {
3567 ret = PTR_ERR(state);
3568 state = NULL;
3569 DRM_ERROR("Duplicating state failed with %i\n", ret);
3570 goto err;
3571 }
3572
3573 ret = drm_atomic_helper_disable_all(dev, ctx);
3574 if (ret) {
3575 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
3576 goto err;
3577 }
3578
3579 dev_priv->modeset_restore_state = state;
3580 state->acquire_ctx = ctx;
3581 return;
3582
3583err:
0853695c 3584 drm_atomic_state_put(state);
7514747d
VS
3585}
3586
c033666a 3587void intel_finish_reset(struct drm_i915_private *dev_priv)
7514747d 3588{
73974893
ML
3589 struct drm_device *dev = &dev_priv->drm;
3590 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3591 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3592 int ret;
3593
5a21b665
DV
3594 /*
3595 * Flips in the rings will be nuked by the reset,
3596 * so complete all pending flips so that user space
3597 * will get its events and not get stuck.
3598 */
3599 intel_complete_page_flips(dev_priv);
3600
73974893
ML
3601 dev_priv->modeset_restore_state = NULL;
3602
7514747d 3603 /* reset doesn't touch the display */
4ac2ba2f 3604 if (!gpu_reset_clobbers_display(dev_priv)) {
522a63de
ML
3605 if (!state) {
3606 /*
3607 * Flips in the rings have been nuked by the reset,
3608 * so update the base address of all primary
3609 * planes to the the last fb to make sure we're
3610 * showing the correct fb after a reset.
3611 *
3612 * FIXME: Atomic will make this obsolete since we won't schedule
3613 * CS-based flips (which might get lost in gpu resets) any more.
3614 */
3615 intel_update_primary_planes(dev);
3616 } else {
3617 ret = __intel_display_resume(dev, state);
3618 if (ret)
3619 DRM_ERROR("Restoring old state failed with %i\n", ret);
3620 }
73974893
ML
3621 } else {
3622 /*
3623 * The display has been reset as well,
3624 * so need a full re-initialization.
3625 */
3626 intel_runtime_pm_disable_interrupts(dev_priv);
3627 intel_runtime_pm_enable_interrupts(dev_priv);
7514747d 3628
51f59205 3629 intel_pps_unlock_regs_wa(dev_priv);
73974893 3630 intel_modeset_init_hw(dev);
7514747d 3631
73974893
ML
3632 spin_lock_irq(&dev_priv->irq_lock);
3633 if (dev_priv->display.hpd_irq_setup)
3634 dev_priv->display.hpd_irq_setup(dev_priv);
3635 spin_unlock_irq(&dev_priv->irq_lock);
7514747d 3636
73974893
ML
3637 ret = __intel_display_resume(dev, state);
3638 if (ret)
3639 DRM_ERROR("Restoring old state failed with %i\n", ret);
7514747d 3640
73974893
ML
3641 intel_hpd_init(dev_priv);
3642 }
7514747d 3643
0853695c
CW
3644 if (state)
3645 drm_atomic_state_put(state);
73974893
ML
3646 drm_modeset_drop_locks(ctx);
3647 drm_modeset_acquire_fini(ctx);
3648 mutex_unlock(&dev->mode_config.mutex);
7514747d
VS
3649}
3650
8af29b0c
CW
3651static bool abort_flip_on_reset(struct intel_crtc *crtc)
3652{
3653 struct i915_gpu_error *error = &to_i915(crtc->base.dev)->gpu_error;
3654
3655 if (i915_reset_in_progress(error))
3656 return true;
3657
3658 if (crtc->reset_count != i915_reset_count(error))
3659 return true;
3660
3661 return false;
3662}
3663
7d5e3799
CW
3664static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3665{
5a21b665
DV
3666 struct drm_device *dev = crtc->dev;
3667 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5a21b665
DV
3668 bool pending;
3669
8af29b0c 3670 if (abort_flip_on_reset(intel_crtc))
5a21b665
DV
3671 return false;
3672
3673 spin_lock_irq(&dev->event_lock);
3674 pending = to_intel_crtc(crtc)->flip_work != NULL;
3675 spin_unlock_irq(&dev->event_lock);
3676
3677 return pending;
7d5e3799
CW
3678}
3679
bfd16b2a
ML
3680static void intel_update_pipe_config(struct intel_crtc *crtc,
3681 struct intel_crtc_state *old_crtc_state)
e30e8f75
GP
3682{
3683 struct drm_device *dev = crtc->base.dev;
fac5e23e 3684 struct drm_i915_private *dev_priv = to_i915(dev);
bfd16b2a
ML
3685 struct intel_crtc_state *pipe_config =
3686 to_intel_crtc_state(crtc->base.state);
e30e8f75 3687
bfd16b2a
ML
3688 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3689 crtc->base.mode = crtc->base.state->mode;
3690
3691 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3692 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3693 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
e30e8f75
GP
3694
3695 /*
3696 * Update pipe size and adjust fitter if needed: the reason for this is
3697 * that in compute_mode_changes we check the native mode (not the pfit
3698 * mode) to see if we can flip rather than do a full mode set. In the
3699 * fastboot case, we'll flip, but if we don't update the pipesrc and
3700 * pfit state, we'll end up with a big fb scanned out into the wrong
3701 * sized surface.
e30e8f75
GP
3702 */
3703
e30e8f75 3704 I915_WRITE(PIPESRC(crtc->pipe),
bfd16b2a
ML
3705 ((pipe_config->pipe_src_w - 1) << 16) |
3706 (pipe_config->pipe_src_h - 1));
3707
3708 /* on skylake this is done by detaching scalers */
3709 if (INTEL_INFO(dev)->gen >= 9) {
3710 skl_detach_scalers(crtc);
3711
3712 if (pipe_config->pch_pfit.enabled)
3713 skylake_pfit_enable(crtc);
6e266956 3714 } else if (HAS_PCH_SPLIT(dev_priv)) {
bfd16b2a
ML
3715 if (pipe_config->pch_pfit.enabled)
3716 ironlake_pfit_enable(crtc);
3717 else if (old_crtc_state->pch_pfit.enabled)
3718 ironlake_pfit_disable(crtc, true);
e30e8f75 3719 }
e30e8f75
GP
3720}
3721
5e84e1a4
ZW
3722static void intel_fdi_normal_train(struct drm_crtc *crtc)
3723{
3724 struct drm_device *dev = crtc->dev;
fac5e23e 3725 struct drm_i915_private *dev_priv = to_i915(dev);
5e84e1a4
ZW
3726 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3727 int pipe = intel_crtc->pipe;
f0f59a00
VS
3728 i915_reg_t reg;
3729 u32 temp;
5e84e1a4
ZW
3730
3731 /* enable normal train */
3732 reg = FDI_TX_CTL(pipe);
3733 temp = I915_READ(reg);
fd6b8f43 3734 if (IS_IVYBRIDGE(dev_priv)) {
357555c0
JB
3735 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3736 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
3737 } else {
3738 temp &= ~FDI_LINK_TRAIN_NONE;
3739 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 3740 }
5e84e1a4
ZW
3741 I915_WRITE(reg, temp);
3742
3743 reg = FDI_RX_CTL(pipe);
3744 temp = I915_READ(reg);
6e266956 3745 if (HAS_PCH_CPT(dev_priv)) {
5e84e1a4
ZW
3746 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3747 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3748 } else {
3749 temp &= ~FDI_LINK_TRAIN_NONE;
3750 temp |= FDI_LINK_TRAIN_NONE;
3751 }
3752 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3753
3754 /* wait one idle pattern time */
3755 POSTING_READ(reg);
3756 udelay(1000);
357555c0
JB
3757
3758 /* IVB wants error correction enabled */
fd6b8f43 3759 if (IS_IVYBRIDGE(dev_priv))
357555c0
JB
3760 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3761 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
3762}
3763
8db9d77b
ZW
3764/* The FDI link training functions for ILK/Ibexpeak. */
3765static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3766{
3767 struct drm_device *dev = crtc->dev;
fac5e23e 3768 struct drm_i915_private *dev_priv = to_i915(dev);
8db9d77b
ZW
3769 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3770 int pipe = intel_crtc->pipe;
f0f59a00
VS
3771 i915_reg_t reg;
3772 u32 temp, tries;
8db9d77b 3773
1c8562f6 3774 /* FDI needs bits from pipe first */
0fc932b8 3775 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3776
e1a44743
AJ
3777 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3778 for train result */
5eddb70b
CW
3779 reg = FDI_RX_IMR(pipe);
3780 temp = I915_READ(reg);
e1a44743
AJ
3781 temp &= ~FDI_RX_SYMBOL_LOCK;
3782 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3783 I915_WRITE(reg, temp);
3784 I915_READ(reg);
e1a44743
AJ
3785 udelay(150);
3786
8db9d77b 3787 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3788 reg = FDI_TX_CTL(pipe);
3789 temp = I915_READ(reg);
627eb5a3 3790 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3791 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3792 temp &= ~FDI_LINK_TRAIN_NONE;
3793 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3794 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3795
5eddb70b
CW
3796 reg = FDI_RX_CTL(pipe);
3797 temp = I915_READ(reg);
8db9d77b
ZW
3798 temp &= ~FDI_LINK_TRAIN_NONE;
3799 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3800 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3801
3802 POSTING_READ(reg);
8db9d77b
ZW
3803 udelay(150);
3804
5b2adf89 3805 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3806 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3807 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3808 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3809
5eddb70b 3810 reg = FDI_RX_IIR(pipe);
e1a44743 3811 for (tries = 0; tries < 5; tries++) {
5eddb70b 3812 temp = I915_READ(reg);
8db9d77b
ZW
3813 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3814
3815 if ((temp & FDI_RX_BIT_LOCK)) {
3816 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3817 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3818 break;
3819 }
8db9d77b 3820 }
e1a44743 3821 if (tries == 5)
5eddb70b 3822 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3823
3824 /* Train 2 */
5eddb70b
CW
3825 reg = FDI_TX_CTL(pipe);
3826 temp = I915_READ(reg);
8db9d77b
ZW
3827 temp &= ~FDI_LINK_TRAIN_NONE;
3828 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3829 I915_WRITE(reg, temp);
8db9d77b 3830
5eddb70b
CW
3831 reg = FDI_RX_CTL(pipe);
3832 temp = I915_READ(reg);
8db9d77b
ZW
3833 temp &= ~FDI_LINK_TRAIN_NONE;
3834 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3835 I915_WRITE(reg, temp);
8db9d77b 3836
5eddb70b
CW
3837 POSTING_READ(reg);
3838 udelay(150);
8db9d77b 3839
5eddb70b 3840 reg = FDI_RX_IIR(pipe);
e1a44743 3841 for (tries = 0; tries < 5; tries++) {
5eddb70b 3842 temp = I915_READ(reg);
8db9d77b
ZW
3843 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3844
3845 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3846 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3847 DRM_DEBUG_KMS("FDI train 2 done.\n");
3848 break;
3849 }
8db9d77b 3850 }
e1a44743 3851 if (tries == 5)
5eddb70b 3852 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3853
3854 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3855
8db9d77b
ZW
3856}
3857
0206e353 3858static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3859 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3860 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3861 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3862 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3863};
3864
3865/* The FDI link training functions for SNB/Cougarpoint. */
3866static void gen6_fdi_link_train(struct drm_crtc *crtc)
3867{
3868 struct drm_device *dev = crtc->dev;
fac5e23e 3869 struct drm_i915_private *dev_priv = to_i915(dev);
8db9d77b
ZW
3870 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3871 int pipe = intel_crtc->pipe;
f0f59a00
VS
3872 i915_reg_t reg;
3873 u32 temp, i, retry;
8db9d77b 3874
e1a44743
AJ
3875 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3876 for train result */
5eddb70b
CW
3877 reg = FDI_RX_IMR(pipe);
3878 temp = I915_READ(reg);
e1a44743
AJ
3879 temp &= ~FDI_RX_SYMBOL_LOCK;
3880 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3881 I915_WRITE(reg, temp);
3882
3883 POSTING_READ(reg);
e1a44743
AJ
3884 udelay(150);
3885
8db9d77b 3886 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3887 reg = FDI_TX_CTL(pipe);
3888 temp = I915_READ(reg);
627eb5a3 3889 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3890 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3891 temp &= ~FDI_LINK_TRAIN_NONE;
3892 temp |= FDI_LINK_TRAIN_PATTERN_1;
3893 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3894 /* SNB-B */
3895 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3896 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3897
d74cf324
DV
3898 I915_WRITE(FDI_RX_MISC(pipe),
3899 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3900
5eddb70b
CW
3901 reg = FDI_RX_CTL(pipe);
3902 temp = I915_READ(reg);
6e266956 3903 if (HAS_PCH_CPT(dev_priv)) {
8db9d77b
ZW
3904 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3905 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3906 } else {
3907 temp &= ~FDI_LINK_TRAIN_NONE;
3908 temp |= FDI_LINK_TRAIN_PATTERN_1;
3909 }
5eddb70b
CW
3910 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3911
3912 POSTING_READ(reg);
8db9d77b
ZW
3913 udelay(150);
3914
0206e353 3915 for (i = 0; i < 4; i++) {
5eddb70b
CW
3916 reg = FDI_TX_CTL(pipe);
3917 temp = I915_READ(reg);
8db9d77b
ZW
3918 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3919 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3920 I915_WRITE(reg, temp);
3921
3922 POSTING_READ(reg);
8db9d77b
ZW
3923 udelay(500);
3924
fa37d39e
SP
3925 for (retry = 0; retry < 5; retry++) {
3926 reg = FDI_RX_IIR(pipe);
3927 temp = I915_READ(reg);
3928 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3929 if (temp & FDI_RX_BIT_LOCK) {
3930 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3931 DRM_DEBUG_KMS("FDI train 1 done.\n");
3932 break;
3933 }
3934 udelay(50);
8db9d77b 3935 }
fa37d39e
SP
3936 if (retry < 5)
3937 break;
8db9d77b
ZW
3938 }
3939 if (i == 4)
5eddb70b 3940 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3941
3942 /* Train 2 */
5eddb70b
CW
3943 reg = FDI_TX_CTL(pipe);
3944 temp = I915_READ(reg);
8db9d77b
ZW
3945 temp &= ~FDI_LINK_TRAIN_NONE;
3946 temp |= FDI_LINK_TRAIN_PATTERN_2;
5db94019 3947 if (IS_GEN6(dev_priv)) {
8db9d77b
ZW
3948 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3949 /* SNB-B */
3950 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3951 }
5eddb70b 3952 I915_WRITE(reg, temp);
8db9d77b 3953
5eddb70b
CW
3954 reg = FDI_RX_CTL(pipe);
3955 temp = I915_READ(reg);
6e266956 3956 if (HAS_PCH_CPT(dev_priv)) {
8db9d77b
ZW
3957 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3958 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3959 } else {
3960 temp &= ~FDI_LINK_TRAIN_NONE;
3961 temp |= FDI_LINK_TRAIN_PATTERN_2;
3962 }
5eddb70b
CW
3963 I915_WRITE(reg, temp);
3964
3965 POSTING_READ(reg);
8db9d77b
ZW
3966 udelay(150);
3967
0206e353 3968 for (i = 0; i < 4; i++) {
5eddb70b
CW
3969 reg = FDI_TX_CTL(pipe);
3970 temp = I915_READ(reg);
8db9d77b
ZW
3971 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3972 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3973 I915_WRITE(reg, temp);
3974
3975 POSTING_READ(reg);
8db9d77b
ZW
3976 udelay(500);
3977
fa37d39e
SP
3978 for (retry = 0; retry < 5; retry++) {
3979 reg = FDI_RX_IIR(pipe);
3980 temp = I915_READ(reg);
3981 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3982 if (temp & FDI_RX_SYMBOL_LOCK) {
3983 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3984 DRM_DEBUG_KMS("FDI train 2 done.\n");
3985 break;
3986 }
3987 udelay(50);
8db9d77b 3988 }
fa37d39e
SP
3989 if (retry < 5)
3990 break;
8db9d77b
ZW
3991 }
3992 if (i == 4)
5eddb70b 3993 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3994
3995 DRM_DEBUG_KMS("FDI train done.\n");
3996}
3997
357555c0
JB
3998/* Manual link training for Ivy Bridge A0 parts */
3999static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
4000{
4001 struct drm_device *dev = crtc->dev;
fac5e23e 4002 struct drm_i915_private *dev_priv = to_i915(dev);
357555c0
JB
4003 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4004 int pipe = intel_crtc->pipe;
f0f59a00
VS
4005 i915_reg_t reg;
4006 u32 temp, i, j;
357555c0
JB
4007
4008 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4009 for train result */
4010 reg = FDI_RX_IMR(pipe);
4011 temp = I915_READ(reg);
4012 temp &= ~FDI_RX_SYMBOL_LOCK;
4013 temp &= ~FDI_RX_BIT_LOCK;
4014 I915_WRITE(reg, temp);
4015
4016 POSTING_READ(reg);
4017 udelay(150);
4018
01a415fd
DV
4019 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
4020 I915_READ(FDI_RX_IIR(pipe)));
4021
139ccd3f
JB
4022 /* Try each vswing and preemphasis setting twice before moving on */
4023 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
4024 /* disable first in case we need to retry */
4025 reg = FDI_TX_CTL(pipe);
4026 temp = I915_READ(reg);
4027 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
4028 temp &= ~FDI_TX_ENABLE;
4029 I915_WRITE(reg, temp);
357555c0 4030
139ccd3f
JB
4031 reg = FDI_RX_CTL(pipe);
4032 temp = I915_READ(reg);
4033 temp &= ~FDI_LINK_TRAIN_AUTO;
4034 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4035 temp &= ~FDI_RX_ENABLE;
4036 I915_WRITE(reg, temp);
357555c0 4037
139ccd3f 4038 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
4039 reg = FDI_TX_CTL(pipe);
4040 temp = I915_READ(reg);
139ccd3f 4041 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 4042 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
139ccd3f 4043 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 4044 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
4045 temp |= snb_b_fdi_train_param[j/2];
4046 temp |= FDI_COMPOSITE_SYNC;
4047 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 4048
139ccd3f
JB
4049 I915_WRITE(FDI_RX_MISC(pipe),
4050 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 4051
139ccd3f 4052 reg = FDI_RX_CTL(pipe);
357555c0 4053 temp = I915_READ(reg);
139ccd3f
JB
4054 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4055 temp |= FDI_COMPOSITE_SYNC;
4056 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 4057
139ccd3f
JB
4058 POSTING_READ(reg);
4059 udelay(1); /* should be 0.5us */
357555c0 4060
139ccd3f
JB
4061 for (i = 0; i < 4; i++) {
4062 reg = FDI_RX_IIR(pipe);
4063 temp = I915_READ(reg);
4064 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 4065
139ccd3f
JB
4066 if (temp & FDI_RX_BIT_LOCK ||
4067 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4068 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4069 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4070 i);
4071 break;
4072 }
4073 udelay(1); /* should be 0.5us */
4074 }
4075 if (i == 4) {
4076 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4077 continue;
4078 }
357555c0 4079
139ccd3f 4080 /* Train 2 */
357555c0
JB
4081 reg = FDI_TX_CTL(pipe);
4082 temp = I915_READ(reg);
139ccd3f
JB
4083 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4084 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4085 I915_WRITE(reg, temp);
4086
4087 reg = FDI_RX_CTL(pipe);
4088 temp = I915_READ(reg);
4089 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4090 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
4091 I915_WRITE(reg, temp);
4092
4093 POSTING_READ(reg);
139ccd3f 4094 udelay(2); /* should be 1.5us */
357555c0 4095
139ccd3f
JB
4096 for (i = 0; i < 4; i++) {
4097 reg = FDI_RX_IIR(pipe);
4098 temp = I915_READ(reg);
4099 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 4100
139ccd3f
JB
4101 if (temp & FDI_RX_SYMBOL_LOCK ||
4102 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4103 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4104 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4105 i);
4106 goto train_done;
4107 }
4108 udelay(2); /* should be 1.5us */
357555c0 4109 }
139ccd3f
JB
4110 if (i == 4)
4111 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 4112 }
357555c0 4113
139ccd3f 4114train_done:
357555c0
JB
4115 DRM_DEBUG_KMS("FDI train done.\n");
4116}
4117
88cefb6c 4118static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 4119{
88cefb6c 4120 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 4121 struct drm_i915_private *dev_priv = to_i915(dev);
2c07245f 4122 int pipe = intel_crtc->pipe;
f0f59a00
VS
4123 i915_reg_t reg;
4124 u32 temp;
c64e311e 4125
c98e9dcf 4126 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
4127 reg = FDI_RX_CTL(pipe);
4128 temp = I915_READ(reg);
627eb5a3 4129 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
6e3c9717 4130 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
dfd07d72 4131 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
4132 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4133
4134 POSTING_READ(reg);
c98e9dcf
JB
4135 udelay(200);
4136
4137 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
4138 temp = I915_READ(reg);
4139 I915_WRITE(reg, temp | FDI_PCDCLK);
4140
4141 POSTING_READ(reg);
c98e9dcf
JB
4142 udelay(200);
4143
20749730
PZ
4144 /* Enable CPU FDI TX PLL, always on for Ironlake */
4145 reg = FDI_TX_CTL(pipe);
4146 temp = I915_READ(reg);
4147 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4148 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 4149
20749730
PZ
4150 POSTING_READ(reg);
4151 udelay(100);
6be4a607 4152 }
0e23b99d
JB
4153}
4154
88cefb6c
DV
4155static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4156{
4157 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 4158 struct drm_i915_private *dev_priv = to_i915(dev);
88cefb6c 4159 int pipe = intel_crtc->pipe;
f0f59a00
VS
4160 i915_reg_t reg;
4161 u32 temp;
88cefb6c
DV
4162
4163 /* Switch from PCDclk to Rawclk */
4164 reg = FDI_RX_CTL(pipe);
4165 temp = I915_READ(reg);
4166 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4167
4168 /* Disable CPU FDI TX PLL */
4169 reg = FDI_TX_CTL(pipe);
4170 temp = I915_READ(reg);
4171 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4172
4173 POSTING_READ(reg);
4174 udelay(100);
4175
4176 reg = FDI_RX_CTL(pipe);
4177 temp = I915_READ(reg);
4178 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4179
4180 /* Wait for the clocks to turn off. */
4181 POSTING_READ(reg);
4182 udelay(100);
4183}
4184
0fc932b8
JB
4185static void ironlake_fdi_disable(struct drm_crtc *crtc)
4186{
4187 struct drm_device *dev = crtc->dev;
fac5e23e 4188 struct drm_i915_private *dev_priv = to_i915(dev);
0fc932b8
JB
4189 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4190 int pipe = intel_crtc->pipe;
f0f59a00
VS
4191 i915_reg_t reg;
4192 u32 temp;
0fc932b8
JB
4193
4194 /* disable CPU FDI tx and PCH FDI rx */
4195 reg = FDI_TX_CTL(pipe);
4196 temp = I915_READ(reg);
4197 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4198 POSTING_READ(reg);
4199
4200 reg = FDI_RX_CTL(pipe);
4201 temp = I915_READ(reg);
4202 temp &= ~(0x7 << 16);
dfd07d72 4203 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
4204 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4205
4206 POSTING_READ(reg);
4207 udelay(100);
4208
4209 /* Ironlake workaround, disable clock pointer after downing FDI */
6e266956 4210 if (HAS_PCH_IBX(dev_priv))
6f06ce18 4211 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
4212
4213 /* still set train pattern 1 */
4214 reg = FDI_TX_CTL(pipe);
4215 temp = I915_READ(reg);
4216 temp &= ~FDI_LINK_TRAIN_NONE;
4217 temp |= FDI_LINK_TRAIN_PATTERN_1;
4218 I915_WRITE(reg, temp);
4219
4220 reg = FDI_RX_CTL(pipe);
4221 temp = I915_READ(reg);
6e266956 4222 if (HAS_PCH_CPT(dev_priv)) {
0fc932b8
JB
4223 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4224 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4225 } else {
4226 temp &= ~FDI_LINK_TRAIN_NONE;
4227 temp |= FDI_LINK_TRAIN_PATTERN_1;
4228 }
4229 /* BPC in FDI rx is consistent with that in PIPECONF */
4230 temp &= ~(0x07 << 16);
dfd07d72 4231 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
4232 I915_WRITE(reg, temp);
4233
4234 POSTING_READ(reg);
4235 udelay(100);
4236}
4237
5dce5b93
CW
4238bool intel_has_pending_fb_unpin(struct drm_device *dev)
4239{
0f0f74bc 4240 struct drm_i915_private *dev_priv = to_i915(dev);
5dce5b93
CW
4241 struct intel_crtc *crtc;
4242
4243 /* Note that we don't need to be called with mode_config.lock here
4244 * as our list of CRTC objects is static for the lifetime of the
4245 * device and so cannot disappear as we iterate. Similarly, we can
4246 * happily treat the predicates as racy, atomic checks as userspace
4247 * cannot claim and pin a new fb without at least acquring the
4248 * struct_mutex and so serialising with us.
4249 */
d3fcc808 4250 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
4251 if (atomic_read(&crtc->unpin_work_count) == 0)
4252 continue;
4253
5a21b665 4254 if (crtc->flip_work)
0f0f74bc 4255 intel_wait_for_vblank(dev_priv, crtc->pipe);
5dce5b93
CW
4256
4257 return true;
4258 }
4259
4260 return false;
4261}
4262
5a21b665 4263static void page_flip_completed(struct intel_crtc *intel_crtc)
d6bbafa1
CW
4264{
4265 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
5a21b665
DV
4266 struct intel_flip_work *work = intel_crtc->flip_work;
4267
4268 intel_crtc->flip_work = NULL;
d6bbafa1
CW
4269
4270 if (work->event)
560ce1dc 4271 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
d6bbafa1
CW
4272
4273 drm_crtc_vblank_put(&intel_crtc->base);
4274
5a21b665 4275 wake_up_all(&dev_priv->pending_flip_queue);
143f73b3 4276 queue_work(dev_priv->wq, &work->unpin_work);
5a21b665
DV
4277
4278 trace_i915_flip_complete(intel_crtc->plane,
4279 work->pending_flip_obj);
d6bbafa1
CW
4280}
4281
5008e874 4282static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 4283{
0f91128d 4284 struct drm_device *dev = crtc->dev;
fac5e23e 4285 struct drm_i915_private *dev_priv = to_i915(dev);
5008e874 4286 long ret;
e6c3a2a6 4287
2c10d571 4288 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
5008e874
ML
4289
4290 ret = wait_event_interruptible_timeout(
4291 dev_priv->pending_flip_queue,
4292 !intel_crtc_has_pending_flip(crtc),
4293 60*HZ);
4294
4295 if (ret < 0)
4296 return ret;
4297
5a21b665
DV
4298 if (ret == 0) {
4299 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4300 struct intel_flip_work *work;
4301
4302 spin_lock_irq(&dev->event_lock);
4303 work = intel_crtc->flip_work;
4304 if (work && !is_mmio_work(work)) {
4305 WARN_ONCE(1, "Removing stuck page flip\n");
4306 page_flip_completed(intel_crtc);
4307 }
4308 spin_unlock_irq(&dev->event_lock);
4309 }
5bb61643 4310
5008e874 4311 return 0;
e6c3a2a6
CW
4312}
4313
b7076546 4314void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
060f02d8
VS
4315{
4316 u32 temp;
4317
4318 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4319
4320 mutex_lock(&dev_priv->sb_lock);
4321
4322 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4323 temp |= SBI_SSCCTL_DISABLE;
4324 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4325
4326 mutex_unlock(&dev_priv->sb_lock);
4327}
4328
e615efe4
ED
4329/* Program iCLKIP clock to the desired frequency */
4330static void lpt_program_iclkip(struct drm_crtc *crtc)
4331{
64b46a06 4332 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6e3c9717 4333 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
e615efe4
ED
4334 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4335 u32 temp;
4336
060f02d8 4337 lpt_disable_iclkip(dev_priv);
e615efe4 4338
64b46a06
VS
4339 /* The iCLK virtual clock root frequency is in MHz,
4340 * but the adjusted_mode->crtc_clock in in KHz. To get the
4341 * divisors, it is necessary to divide one by another, so we
4342 * convert the virtual clock precision to KHz here for higher
4343 * precision.
4344 */
4345 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
e615efe4
ED
4346 u32 iclk_virtual_root_freq = 172800 * 1000;
4347 u32 iclk_pi_range = 64;
64b46a06 4348 u32 desired_divisor;
e615efe4 4349
64b46a06
VS
4350 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4351 clock << auxdiv);
4352 divsel = (desired_divisor / iclk_pi_range) - 2;
4353 phaseinc = desired_divisor % iclk_pi_range;
e615efe4 4354
64b46a06
VS
4355 /*
4356 * Near 20MHz is a corner case which is
4357 * out of range for the 7-bit divisor
4358 */
4359 if (divsel <= 0x7f)
4360 break;
e615efe4
ED
4361 }
4362
4363 /* This should not happen with any sane values */
4364 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4365 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4366 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4367 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4368
4369 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 4370 clock,
e615efe4
ED
4371 auxdiv,
4372 divsel,
4373 phasedir,
4374 phaseinc);
4375
060f02d8
VS
4376 mutex_lock(&dev_priv->sb_lock);
4377
e615efe4 4378 /* Program SSCDIVINTPHASE6 */
988d6ee8 4379 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
4380 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4381 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4382 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4383 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4384 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4385 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 4386 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
4387
4388 /* Program SSCAUXDIV */
988d6ee8 4389 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
4390 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4391 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 4392 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
4393
4394 /* Enable modulator and associated divider */
988d6ee8 4395 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 4396 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 4397 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4 4398
060f02d8
VS
4399 mutex_unlock(&dev_priv->sb_lock);
4400
e615efe4
ED
4401 /* Wait for initialization time */
4402 udelay(24);
4403
4404 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4405}
4406
8802e5b6
VS
4407int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4408{
4409 u32 divsel, phaseinc, auxdiv;
4410 u32 iclk_virtual_root_freq = 172800 * 1000;
4411 u32 iclk_pi_range = 64;
4412 u32 desired_divisor;
4413 u32 temp;
4414
4415 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4416 return 0;
4417
4418 mutex_lock(&dev_priv->sb_lock);
4419
4420 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4421 if (temp & SBI_SSCCTL_DISABLE) {
4422 mutex_unlock(&dev_priv->sb_lock);
4423 return 0;
4424 }
4425
4426 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4427 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4428 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4429 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4430 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4431
4432 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4433 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4434 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4435
4436 mutex_unlock(&dev_priv->sb_lock);
4437
4438 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4439
4440 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4441 desired_divisor << auxdiv);
4442}
4443
275f01b2
DV
4444static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4445 enum pipe pch_transcoder)
4446{
4447 struct drm_device *dev = crtc->base.dev;
fac5e23e 4448 struct drm_i915_private *dev_priv = to_i915(dev);
6e3c9717 4449 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
275f01b2
DV
4450
4451 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4452 I915_READ(HTOTAL(cpu_transcoder)));
4453 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4454 I915_READ(HBLANK(cpu_transcoder)));
4455 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4456 I915_READ(HSYNC(cpu_transcoder)));
4457
4458 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4459 I915_READ(VTOTAL(cpu_transcoder)));
4460 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4461 I915_READ(VBLANK(cpu_transcoder)));
4462 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4463 I915_READ(VSYNC(cpu_transcoder)));
4464 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4465 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4466}
4467
003632d9 4468static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
1fbc0d78 4469{
fac5e23e 4470 struct drm_i915_private *dev_priv = to_i915(dev);
1fbc0d78
DV
4471 uint32_t temp;
4472
4473 temp = I915_READ(SOUTH_CHICKEN1);
003632d9 4474 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
1fbc0d78
DV
4475 return;
4476
4477 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4478 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4479
003632d9
ACO
4480 temp &= ~FDI_BC_BIFURCATION_SELECT;
4481 if (enable)
4482 temp |= FDI_BC_BIFURCATION_SELECT;
4483
4484 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
1fbc0d78
DV
4485 I915_WRITE(SOUTH_CHICKEN1, temp);
4486 POSTING_READ(SOUTH_CHICKEN1);
4487}
4488
4489static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4490{
4491 struct drm_device *dev = intel_crtc->base.dev;
1fbc0d78
DV
4492
4493 switch (intel_crtc->pipe) {
4494 case PIPE_A:
4495 break;
4496 case PIPE_B:
6e3c9717 4497 if (intel_crtc->config->fdi_lanes > 2)
003632d9 4498 cpt_set_fdi_bc_bifurcation(dev, false);
1fbc0d78 4499 else
003632d9 4500 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4501
4502 break;
4503 case PIPE_C:
003632d9 4504 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4505
4506 break;
4507 default:
4508 BUG();
4509 }
4510}
4511
c48b5305
VS
4512/* Return which DP Port should be selected for Transcoder DP control */
4513static enum port
4514intel_trans_dp_port_sel(struct drm_crtc *crtc)
4515{
4516 struct drm_device *dev = crtc->dev;
4517 struct intel_encoder *encoder;
4518
4519 for_each_encoder_on_crtc(dev, crtc, encoder) {
cca0502b 4520 if (encoder->type == INTEL_OUTPUT_DP ||
c48b5305
VS
4521 encoder->type == INTEL_OUTPUT_EDP)
4522 return enc_to_dig_port(&encoder->base)->port;
4523 }
4524
4525 return -1;
4526}
4527
f67a559d
JB
4528/*
4529 * Enable PCH resources required for PCH ports:
4530 * - PCH PLLs
4531 * - FDI training & RX/TX
4532 * - update transcoder timings
4533 * - DP transcoding bits
4534 * - transcoder
4535 */
4536static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
4537{
4538 struct drm_device *dev = crtc->dev;
fac5e23e 4539 struct drm_i915_private *dev_priv = to_i915(dev);
0e23b99d
JB
4540 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4541 int pipe = intel_crtc->pipe;
f0f59a00 4542 u32 temp;
2c07245f 4543
ab9412ba 4544 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 4545
fd6b8f43 4546 if (IS_IVYBRIDGE(dev_priv))
1fbc0d78
DV
4547 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4548
cd986abb
DV
4549 /* Write the TU size bits before fdi link training, so that error
4550 * detection works. */
4551 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4552 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4553
c98e9dcf 4554 /* For PCH output, training FDI link */
674cf967 4555 dev_priv->display.fdi_link_train(crtc);
2c07245f 4556
3ad8a208
DV
4557 /* We need to program the right clock selection before writing the pixel
4558 * mutliplier into the DPLL. */
6e266956 4559 if (HAS_PCH_CPT(dev_priv)) {
ee7b9f93 4560 u32 sel;
4b645f14 4561
c98e9dcf 4562 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
4563 temp |= TRANS_DPLL_ENABLE(pipe);
4564 sel = TRANS_DPLLB_SEL(pipe);
8106ddbd
ACO
4565 if (intel_crtc->config->shared_dpll ==
4566 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
ee7b9f93
JB
4567 temp |= sel;
4568 else
4569 temp &= ~sel;
c98e9dcf 4570 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 4571 }
5eddb70b 4572
3ad8a208
DV
4573 /* XXX: pch pll's can be enabled any time before we enable the PCH
4574 * transcoder, and we actually should do this to not upset any PCH
4575 * transcoder that already use the clock when we share it.
4576 *
4577 * Note that enable_shared_dpll tries to do the right thing, but
4578 * get_shared_dpll unconditionally resets the pll - we need that to have
4579 * the right LVDS enable sequence. */
85b3894f 4580 intel_enable_shared_dpll(intel_crtc);
3ad8a208 4581
d9b6cb56
JB
4582 /* set transcoder timing, panel must allow it */
4583 assert_panel_unlocked(dev_priv, pipe);
275f01b2 4584 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 4585
303b81e0 4586 intel_fdi_normal_train(crtc);
5e84e1a4 4587
c98e9dcf 4588 /* For PCH DP, enable TRANS_DP_CTL */
6e266956
TU
4589 if (HAS_PCH_CPT(dev_priv) &&
4590 intel_crtc_has_dp_encoder(intel_crtc->config)) {
9c4edaee
VS
4591 const struct drm_display_mode *adjusted_mode =
4592 &intel_crtc->config->base.adjusted_mode;
dfd07d72 4593 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
f0f59a00 4594 i915_reg_t reg = TRANS_DP_CTL(pipe);
5eddb70b
CW
4595 temp = I915_READ(reg);
4596 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
4597 TRANS_DP_SYNC_MASK |
4598 TRANS_DP_BPC_MASK);
e3ef4479 4599 temp |= TRANS_DP_OUTPUT_ENABLE;
9325c9f0 4600 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf 4601
9c4edaee 4602 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 4603 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
9c4edaee 4604 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 4605 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
4606
4607 switch (intel_trans_dp_port_sel(crtc)) {
c48b5305 4608 case PORT_B:
5eddb70b 4609 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf 4610 break;
c48b5305 4611 case PORT_C:
5eddb70b 4612 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf 4613 break;
c48b5305 4614 case PORT_D:
5eddb70b 4615 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
4616 break;
4617 default:
e95d41e1 4618 BUG();
32f9d658 4619 }
2c07245f 4620
5eddb70b 4621 I915_WRITE(reg, temp);
6be4a607 4622 }
b52eb4dc 4623
b8a4f404 4624 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
4625}
4626
1507e5bd
PZ
4627static void lpt_pch_enable(struct drm_crtc *crtc)
4628{
4629 struct drm_device *dev = crtc->dev;
fac5e23e 4630 struct drm_i915_private *dev_priv = to_i915(dev);
1507e5bd 4631 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 4632 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1507e5bd 4633
ab9412ba 4634 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 4635
8c52b5e8 4636 lpt_program_iclkip(crtc);
1507e5bd 4637
0540e488 4638 /* Set transcoder timing. */
275f01b2 4639 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 4640
937bb610 4641 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
4642}
4643
a1520318 4644static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57 4645{
fac5e23e 4646 struct drm_i915_private *dev_priv = to_i915(dev);
f0f59a00 4647 i915_reg_t dslreg = PIPEDSL(pipe);
d4270e57
JB
4648 u32 temp;
4649
4650 temp = I915_READ(dslreg);
4651 udelay(500);
4652 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4653 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4654 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4655 }
4656}
4657
86adf9d7
ML
4658static int
4659skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4660 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4661 int src_w, int src_h, int dst_w, int dst_h)
a1b2278e 4662{
86adf9d7
ML
4663 struct intel_crtc_scaler_state *scaler_state =
4664 &crtc_state->scaler_state;
4665 struct intel_crtc *intel_crtc =
4666 to_intel_crtc(crtc_state->base.crtc);
a1b2278e 4667 int need_scaling;
6156a456 4668
bd2ef25d 4669 need_scaling = drm_rotation_90_or_270(rotation) ?
6156a456
CK
4670 (src_h != dst_w || src_w != dst_h):
4671 (src_w != dst_w || src_h != dst_h);
a1b2278e
CK
4672
4673 /*
4674 * if plane is being disabled or scaler is no more required or force detach
4675 * - free scaler binded to this plane/crtc
4676 * - in order to do this, update crtc->scaler_usage
4677 *
4678 * Here scaler state in crtc_state is set free so that
4679 * scaler can be assigned to other user. Actual register
4680 * update to free the scaler is done in plane/panel-fit programming.
4681 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4682 */
86adf9d7 4683 if (force_detach || !need_scaling) {
a1b2278e 4684 if (*scaler_id >= 0) {
86adf9d7 4685 scaler_state->scaler_users &= ~(1 << scaler_user);
a1b2278e
CK
4686 scaler_state->scalers[*scaler_id].in_use = 0;
4687
86adf9d7
ML
4688 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4689 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4690 intel_crtc->pipe, scaler_user, *scaler_id,
a1b2278e
CK
4691 scaler_state->scaler_users);
4692 *scaler_id = -1;
4693 }
4694 return 0;
4695 }
4696
4697 /* range checks */
4698 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4699 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4700
4701 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4702 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
86adf9d7 4703 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
a1b2278e 4704 "size is out of scaler range\n",
86adf9d7 4705 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
a1b2278e
CK
4706 return -EINVAL;
4707 }
4708
86adf9d7
ML
4709 /* mark this plane as a scaler user in crtc_state */
4710 scaler_state->scaler_users |= (1 << scaler_user);
4711 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4712 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4713 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4714 scaler_state->scaler_users);
4715
4716 return 0;
4717}
4718
4719/**
4720 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4721 *
4722 * @state: crtc's scaler state
86adf9d7
ML
4723 *
4724 * Return
4725 * 0 - scaler_usage updated successfully
4726 * error - requested scaling cannot be supported or other error condition
4727 */
e435d6e5 4728int skl_update_scaler_crtc(struct intel_crtc_state *state)
86adf9d7
ML
4729{
4730 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
7c5f93b0 4731 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
86adf9d7 4732
78108b7c
VS
4733 DRM_DEBUG_KMS("Updating scaler for [CRTC:%d:%s] scaler_user index %u.%u\n",
4734 intel_crtc->base.base.id, intel_crtc->base.name,
4735 intel_crtc->pipe, SKL_CRTC_INDEX);
86adf9d7 4736
e435d6e5 4737 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
31ad61e4 4738 &state->scaler_state.scaler_id, DRM_ROTATE_0,
86adf9d7 4739 state->pipe_src_w, state->pipe_src_h,
aad941d5 4740 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
86adf9d7
ML
4741}
4742
4743/**
4744 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4745 *
4746 * @state: crtc's scaler state
86adf9d7
ML
4747 * @plane_state: atomic plane state to update
4748 *
4749 * Return
4750 * 0 - scaler_usage updated successfully
4751 * error - requested scaling cannot be supported or other error condition
4752 */
da20eabd
ML
4753static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4754 struct intel_plane_state *plane_state)
86adf9d7
ML
4755{
4756
4757 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
da20eabd
ML
4758 struct intel_plane *intel_plane =
4759 to_intel_plane(plane_state->base.plane);
86adf9d7
ML
4760 struct drm_framebuffer *fb = plane_state->base.fb;
4761 int ret;
4762
936e71e3 4763 bool force_detach = !fb || !plane_state->base.visible;
86adf9d7 4764
72660ce0
VS
4765 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d:%s] scaler_user index %u.%u\n",
4766 intel_plane->base.base.id, intel_plane->base.name,
4767 intel_crtc->pipe, drm_plane_index(&intel_plane->base));
86adf9d7
ML
4768
4769 ret = skl_update_scaler(crtc_state, force_detach,
4770 drm_plane_index(&intel_plane->base),
4771 &plane_state->scaler_id,
4772 plane_state->base.rotation,
936e71e3
VS
4773 drm_rect_width(&plane_state->base.src) >> 16,
4774 drm_rect_height(&plane_state->base.src) >> 16,
4775 drm_rect_width(&plane_state->base.dst),
4776 drm_rect_height(&plane_state->base.dst));
86adf9d7
ML
4777
4778 if (ret || plane_state->scaler_id < 0)
4779 return ret;
4780
a1b2278e 4781 /* check colorkey */
818ed961 4782 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
72660ce0
VS
4783 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4784 intel_plane->base.base.id,
4785 intel_plane->base.name);
a1b2278e
CK
4786 return -EINVAL;
4787 }
4788
4789 /* Check src format */
86adf9d7
ML
4790 switch (fb->pixel_format) {
4791 case DRM_FORMAT_RGB565:
4792 case DRM_FORMAT_XBGR8888:
4793 case DRM_FORMAT_XRGB8888:
4794 case DRM_FORMAT_ABGR8888:
4795 case DRM_FORMAT_ARGB8888:
4796 case DRM_FORMAT_XRGB2101010:
4797 case DRM_FORMAT_XBGR2101010:
4798 case DRM_FORMAT_YUYV:
4799 case DRM_FORMAT_YVYU:
4800 case DRM_FORMAT_UYVY:
4801 case DRM_FORMAT_VYUY:
4802 break;
4803 default:
72660ce0
VS
4804 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4805 intel_plane->base.base.id, intel_plane->base.name,
4806 fb->base.id, fb->pixel_format);
86adf9d7 4807 return -EINVAL;
a1b2278e
CK
4808 }
4809
a1b2278e
CK
4810 return 0;
4811}
4812
e435d6e5
ML
4813static void skylake_scaler_disable(struct intel_crtc *crtc)
4814{
4815 int i;
4816
4817 for (i = 0; i < crtc->num_scalers; i++)
4818 skl_detach_scaler(crtc, i);
4819}
4820
4821static void skylake_pfit_enable(struct intel_crtc *crtc)
bd2e244f
JB
4822{
4823 struct drm_device *dev = crtc->base.dev;
fac5e23e 4824 struct drm_i915_private *dev_priv = to_i915(dev);
bd2e244f 4825 int pipe = crtc->pipe;
a1b2278e
CK
4826 struct intel_crtc_scaler_state *scaler_state =
4827 &crtc->config->scaler_state;
4828
4829 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4830
6e3c9717 4831 if (crtc->config->pch_pfit.enabled) {
a1b2278e
CK
4832 int id;
4833
4834 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4835 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4836 return;
4837 }
4838
4839 id = scaler_state->scaler_id;
4840 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4841 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4842 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4843 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4844
4845 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
bd2e244f
JB
4846 }
4847}
4848
b074cec8
JB
4849static void ironlake_pfit_enable(struct intel_crtc *crtc)
4850{
4851 struct drm_device *dev = crtc->base.dev;
fac5e23e 4852 struct drm_i915_private *dev_priv = to_i915(dev);
b074cec8
JB
4853 int pipe = crtc->pipe;
4854
6e3c9717 4855 if (crtc->config->pch_pfit.enabled) {
b074cec8
JB
4856 /* Force use of hard-coded filter coefficients
4857 * as some pre-programmed values are broken,
4858 * e.g. x201.
4859 */
fd6b8f43 4860 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
b074cec8
JB
4861 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4862 PF_PIPE_SEL_IVB(pipe));
4863 else
4864 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
6e3c9717
ACO
4865 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4866 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
d4270e57
JB
4867 }
4868}
4869
20bc8673 4870void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4871{
cea165c3 4872 struct drm_device *dev = crtc->base.dev;
fac5e23e 4873 struct drm_i915_private *dev_priv = to_i915(dev);
d77e4531 4874
6e3c9717 4875 if (!crtc->config->ips_enabled)
d77e4531
PZ
4876 return;
4877
307e4498
ML
4878 /*
4879 * We can only enable IPS after we enable a plane and wait for a vblank
4880 * This function is called from post_plane_update, which is run after
4881 * a vblank wait.
4882 */
cea165c3 4883
d77e4531 4884 assert_plane_enabled(dev_priv, crtc->plane);
8652744b 4885 if (IS_BROADWELL(dev_priv)) {
2a114cc1
BW
4886 mutex_lock(&dev_priv->rps.hw_lock);
4887 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4888 mutex_unlock(&dev_priv->rps.hw_lock);
4889 /* Quoting Art Runyan: "its not safe to expect any particular
4890 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4891 * mailbox." Moreover, the mailbox may return a bogus state,
4892 * so we need to just enable it and continue on.
2a114cc1
BW
4893 */
4894 } else {
4895 I915_WRITE(IPS_CTL, IPS_ENABLE);
4896 /* The bit only becomes 1 in the next vblank, so this wait here
4897 * is essentially intel_wait_for_vblank. If we don't have this
4898 * and don't wait for vblanks until the end of crtc_enable, then
4899 * the HW state readout code will complain that the expected
4900 * IPS_CTL value is not the one we read. */
2ec9ba3c
CW
4901 if (intel_wait_for_register(dev_priv,
4902 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4903 50))
2a114cc1
BW
4904 DRM_ERROR("Timed out waiting for IPS enable\n");
4905 }
d77e4531
PZ
4906}
4907
20bc8673 4908void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4909{
4910 struct drm_device *dev = crtc->base.dev;
fac5e23e 4911 struct drm_i915_private *dev_priv = to_i915(dev);
d77e4531 4912
6e3c9717 4913 if (!crtc->config->ips_enabled)
d77e4531
PZ
4914 return;
4915
4916 assert_plane_enabled(dev_priv, crtc->plane);
8652744b 4917 if (IS_BROADWELL(dev_priv)) {
2a114cc1
BW
4918 mutex_lock(&dev_priv->rps.hw_lock);
4919 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4920 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130 4921 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
b85c1ecf
CW
4922 if (intel_wait_for_register(dev_priv,
4923 IPS_CTL, IPS_ENABLE, 0,
4924 42))
23d0b130 4925 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4926 } else {
2a114cc1 4927 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4928 POSTING_READ(IPS_CTL);
4929 }
d77e4531
PZ
4930
4931 /* We need to wait for a vblank before we can disable the plane. */
0f0f74bc 4932 intel_wait_for_vblank(dev_priv, crtc->pipe);
d77e4531
PZ
4933}
4934
7cac945f 4935static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
d3eedb1a 4936{
7cac945f 4937 if (intel_crtc->overlay) {
d3eedb1a 4938 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 4939 struct drm_i915_private *dev_priv = to_i915(dev);
d3eedb1a
VS
4940
4941 mutex_lock(&dev->struct_mutex);
4942 dev_priv->mm.interruptible = false;
4943 (void) intel_overlay_switch_off(intel_crtc->overlay);
4944 dev_priv->mm.interruptible = true;
4945 mutex_unlock(&dev->struct_mutex);
4946 }
4947
4948 /* Let userspace switch the overlay on again. In most cases userspace
4949 * has to recompute where to put it anyway.
4950 */
4951}
4952
87d4300a
ML
4953/**
4954 * intel_post_enable_primary - Perform operations after enabling primary plane
4955 * @crtc: the CRTC whose primary plane was just enabled
4956 *
4957 * Performs potentially sleeping operations that must be done after the primary
4958 * plane is enabled, such as updating FBC and IPS. Note that this may be
4959 * called due to an explicit primary plane update, or due to an implicit
4960 * re-enable that is caused when a sprite plane is updated to no longer
4961 * completely hide the primary plane.
4962 */
4963static void
4964intel_post_enable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4965{
4966 struct drm_device *dev = crtc->dev;
fac5e23e 4967 struct drm_i915_private *dev_priv = to_i915(dev);
a5c4d7bc
VS
4968 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4969 int pipe = intel_crtc->pipe;
a5c4d7bc 4970
87d4300a
ML
4971 /*
4972 * FIXME IPS should be fine as long as one plane is
4973 * enabled, but in practice it seems to have problems
4974 * when going from primary only to sprite only and vice
4975 * versa.
4976 */
a5c4d7bc
VS
4977 hsw_enable_ips(intel_crtc);
4978
f99d7069 4979 /*
87d4300a
ML
4980 * Gen2 reports pipe underruns whenever all planes are disabled.
4981 * So don't enable underrun reporting before at least some planes
4982 * are enabled.
4983 * FIXME: Need to fix the logic to work when we turn off all planes
4984 * but leave the pipe running.
f99d7069 4985 */
5db94019 4986 if (IS_GEN2(dev_priv))
87d4300a
ML
4987 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4988
aca7b684
VS
4989 /* Underruns don't always raise interrupts, so check manually. */
4990 intel_check_cpu_fifo_underruns(dev_priv);
4991 intel_check_pch_fifo_underruns(dev_priv);
a5c4d7bc
VS
4992}
4993
2622a081 4994/* FIXME move all this to pre_plane_update() with proper state tracking */
87d4300a
ML
4995static void
4996intel_pre_disable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4997{
4998 struct drm_device *dev = crtc->dev;
fac5e23e 4999 struct drm_i915_private *dev_priv = to_i915(dev);
a5c4d7bc
VS
5000 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5001 int pipe = intel_crtc->pipe;
a5c4d7bc 5002
87d4300a
ML
5003 /*
5004 * Gen2 reports pipe underruns whenever all planes are disabled.
5005 * So diasble underrun reporting before all the planes get disabled.
5006 * FIXME: Need to fix the logic to work when we turn off all planes
5007 * but leave the pipe running.
5008 */
5db94019 5009 if (IS_GEN2(dev_priv))
87d4300a 5010 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
a5c4d7bc 5011
2622a081
VS
5012 /*
5013 * FIXME IPS should be fine as long as one plane is
5014 * enabled, but in practice it seems to have problems
5015 * when going from primary only to sprite only and vice
5016 * versa.
5017 */
5018 hsw_disable_ips(intel_crtc);
5019}
5020
5021/* FIXME get rid of this and use pre_plane_update */
5022static void
5023intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
5024{
5025 struct drm_device *dev = crtc->dev;
fac5e23e 5026 struct drm_i915_private *dev_priv = to_i915(dev);
2622a081
VS
5027 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5028 int pipe = intel_crtc->pipe;
5029
5030 intel_pre_disable_primary(crtc);
5031
87d4300a
ML
5032 /*
5033 * Vblank time updates from the shadow to live plane control register
5034 * are blocked if the memory self-refresh mode is active at that
5035 * moment. So to make sure the plane gets truly disabled, disable
5036 * first the self-refresh mode. The self-refresh enable bit in turn
5037 * will be checked/applied by the HW only at the next frame start
5038 * event which is after the vblank start event, so we need to have a
5039 * wait-for-vblank between disabling the plane and the pipe.
5040 */
49cff963 5041 if (HAS_GMCH_DISPLAY(dev_priv)) {
87d4300a 5042 intel_set_memory_cxsr(dev_priv, false);
262cd2e1 5043 dev_priv->wm.vlv.cxsr = false;
0f0f74bc 5044 intel_wait_for_vblank(dev_priv, pipe);
262cd2e1 5045 }
87d4300a
ML
5046}
5047
5a21b665
DV
5048static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
5049{
5050 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
5051 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5052 struct intel_crtc_state *pipe_config =
5053 to_intel_crtc_state(crtc->base.state);
5a21b665
DV
5054 struct drm_plane *primary = crtc->base.primary;
5055 struct drm_plane_state *old_pri_state =
5056 drm_atomic_get_existing_plane_state(old_state, primary);
5057
5748b6a1 5058 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
5a21b665
DV
5059
5060 crtc->wm.cxsr_allowed = true;
5061
5062 if (pipe_config->update_wm_post && pipe_config->base.active)
432081bc 5063 intel_update_watermarks(crtc);
5a21b665
DV
5064
5065 if (old_pri_state) {
5066 struct intel_plane_state *primary_state =
5067 to_intel_plane_state(primary->state);
5068 struct intel_plane_state *old_primary_state =
5069 to_intel_plane_state(old_pri_state);
5070
5071 intel_fbc_post_update(crtc);
5072
936e71e3 5073 if (primary_state->base.visible &&
5a21b665 5074 (needs_modeset(&pipe_config->base) ||
936e71e3 5075 !old_primary_state->base.visible))
5a21b665
DV
5076 intel_post_enable_primary(&crtc->base);
5077 }
5078}
5079
5c74cd73 5080static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
ac21b225 5081{
5c74cd73 5082 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
ac21b225 5083 struct drm_device *dev = crtc->base.dev;
fac5e23e 5084 struct drm_i915_private *dev_priv = to_i915(dev);
ab1d3a0e
ML
5085 struct intel_crtc_state *pipe_config =
5086 to_intel_crtc_state(crtc->base.state);
5c74cd73
ML
5087 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5088 struct drm_plane *primary = crtc->base.primary;
5089 struct drm_plane_state *old_pri_state =
5090 drm_atomic_get_existing_plane_state(old_state, primary);
5091 bool modeset = needs_modeset(&pipe_config->base);
ccf010fb
ML
5092 struct intel_atomic_state *old_intel_state =
5093 to_intel_atomic_state(old_state);
ac21b225 5094
5c74cd73
ML
5095 if (old_pri_state) {
5096 struct intel_plane_state *primary_state =
5097 to_intel_plane_state(primary->state);
5098 struct intel_plane_state *old_primary_state =
5099 to_intel_plane_state(old_pri_state);
5100
faf68d92 5101 intel_fbc_pre_update(crtc, pipe_config, primary_state);
31ae71fc 5102
936e71e3
VS
5103 if (old_primary_state->base.visible &&
5104 (modeset || !primary_state->base.visible))
5c74cd73
ML
5105 intel_pre_disable_primary(&crtc->base);
5106 }
852eb00d 5107
49cff963 5108 if (pipe_config->disable_cxsr && HAS_GMCH_DISPLAY(dev_priv)) {
852eb00d 5109 crtc->wm.cxsr_allowed = false;
2dfd178d 5110
2622a081
VS
5111 /*
5112 * Vblank time updates from the shadow to live plane control register
5113 * are blocked if the memory self-refresh mode is active at that
5114 * moment. So to make sure the plane gets truly disabled, disable
5115 * first the self-refresh mode. The self-refresh enable bit in turn
5116 * will be checked/applied by the HW only at the next frame start
5117 * event which is after the vblank start event, so we need to have a
5118 * wait-for-vblank between disabling the plane and the pipe.
5119 */
5120 if (old_crtc_state->base.active) {
2dfd178d 5121 intel_set_memory_cxsr(dev_priv, false);
2622a081 5122 dev_priv->wm.vlv.cxsr = false;
0f0f74bc 5123 intel_wait_for_vblank(dev_priv, crtc->pipe);
2622a081 5124 }
852eb00d 5125 }
92826fcd 5126
ed4a6a7c
MR
5127 /*
5128 * IVB workaround: must disable low power watermarks for at least
5129 * one frame before enabling scaling. LP watermarks can be re-enabled
5130 * when scaling is disabled.
5131 *
5132 * WaCxSRDisabledForSpriteScaling:ivb
5133 */
5134 if (pipe_config->disable_lp_wm) {
5135 ilk_disable_lp_wm(dev);
0f0f74bc 5136 intel_wait_for_vblank(dev_priv, crtc->pipe);
ed4a6a7c
MR
5137 }
5138
5139 /*
5140 * If we're doing a modeset, we're done. No need to do any pre-vblank
5141 * watermark programming here.
5142 */
5143 if (needs_modeset(&pipe_config->base))
5144 return;
5145
5146 /*
5147 * For platforms that support atomic watermarks, program the
5148 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5149 * will be the intermediate values that are safe for both pre- and
5150 * post- vblank; when vblank happens, the 'active' values will be set
5151 * to the final 'target' values and we'll do this again to get the
5152 * optimal watermarks. For gen9+ platforms, the values we program here
5153 * will be the final target values which will get automatically latched
5154 * at vblank time; no further programming will be necessary.
5155 *
5156 * If a platform hasn't been transitioned to atomic watermarks yet,
5157 * we'll continue to update watermarks the old way, if flags tell
5158 * us to.
5159 */
5160 if (dev_priv->display.initial_watermarks != NULL)
ccf010fb
ML
5161 dev_priv->display.initial_watermarks(old_intel_state,
5162 pipe_config);
caed361d 5163 else if (pipe_config->update_wm_pre)
432081bc 5164 intel_update_watermarks(crtc);
ac21b225
ML
5165}
5166
d032ffa0 5167static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
87d4300a
ML
5168{
5169 struct drm_device *dev = crtc->dev;
5170 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
d032ffa0 5171 struct drm_plane *p;
87d4300a
ML
5172 int pipe = intel_crtc->pipe;
5173
7cac945f 5174 intel_crtc_dpms_overlay_disable(intel_crtc);
27321ae8 5175
d032ffa0
ML
5176 drm_for_each_plane_mask(p, dev, plane_mask)
5177 to_intel_plane(p)->disable_plane(p, crtc);
f98551ae 5178
f99d7069
DV
5179 /*
5180 * FIXME: Once we grow proper nuclear flip support out of this we need
5181 * to compute the mask of flip planes precisely. For the time being
5182 * consider this a flip to a NULL plane.
5183 */
5748b6a1 5184 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
5185}
5186
fb1c98b1 5187static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
fd6bbda9 5188 struct intel_crtc_state *crtc_state,
fb1c98b1
ML
5189 struct drm_atomic_state *old_state)
5190{
5191 struct drm_connector_state *old_conn_state;
5192 struct drm_connector *conn;
5193 int i;
5194
5195 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5196 struct drm_connector_state *conn_state = conn->state;
5197 struct intel_encoder *encoder =
5198 to_intel_encoder(conn_state->best_encoder);
5199
5200 if (conn_state->crtc != crtc)
5201 continue;
5202
5203 if (encoder->pre_pll_enable)
fd6bbda9 5204 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
fb1c98b1
ML
5205 }
5206}
5207
5208static void intel_encoders_pre_enable(struct drm_crtc *crtc,
fd6bbda9 5209 struct intel_crtc_state *crtc_state,
fb1c98b1
ML
5210 struct drm_atomic_state *old_state)
5211{
5212 struct drm_connector_state *old_conn_state;
5213 struct drm_connector *conn;
5214 int i;
5215
5216 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5217 struct drm_connector_state *conn_state = conn->state;
5218 struct intel_encoder *encoder =
5219 to_intel_encoder(conn_state->best_encoder);
5220
5221 if (conn_state->crtc != crtc)
5222 continue;
5223
5224 if (encoder->pre_enable)
fd6bbda9 5225 encoder->pre_enable(encoder, crtc_state, conn_state);
fb1c98b1
ML
5226 }
5227}
5228
5229static void intel_encoders_enable(struct drm_crtc *crtc,
fd6bbda9 5230 struct intel_crtc_state *crtc_state,
fb1c98b1
ML
5231 struct drm_atomic_state *old_state)
5232{
5233 struct drm_connector_state *old_conn_state;
5234 struct drm_connector *conn;
5235 int i;
5236
5237 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5238 struct drm_connector_state *conn_state = conn->state;
5239 struct intel_encoder *encoder =
5240 to_intel_encoder(conn_state->best_encoder);
5241
5242 if (conn_state->crtc != crtc)
5243 continue;
5244
fd6bbda9 5245 encoder->enable(encoder, crtc_state, conn_state);
fb1c98b1
ML
5246 intel_opregion_notify_encoder(encoder, true);
5247 }
5248}
5249
5250static void intel_encoders_disable(struct drm_crtc *crtc,
fd6bbda9 5251 struct intel_crtc_state *old_crtc_state,
fb1c98b1
ML
5252 struct drm_atomic_state *old_state)
5253{
5254 struct drm_connector_state *old_conn_state;
5255 struct drm_connector *conn;
5256 int i;
5257
5258 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5259 struct intel_encoder *encoder =
5260 to_intel_encoder(old_conn_state->best_encoder);
5261
5262 if (old_conn_state->crtc != crtc)
5263 continue;
5264
5265 intel_opregion_notify_encoder(encoder, false);
fd6bbda9 5266 encoder->disable(encoder, old_crtc_state, old_conn_state);
fb1c98b1
ML
5267 }
5268}
5269
5270static void intel_encoders_post_disable(struct drm_crtc *crtc,
fd6bbda9 5271 struct intel_crtc_state *old_crtc_state,
fb1c98b1
ML
5272 struct drm_atomic_state *old_state)
5273{
5274 struct drm_connector_state *old_conn_state;
5275 struct drm_connector *conn;
5276 int i;
5277
5278 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5279 struct intel_encoder *encoder =
5280 to_intel_encoder(old_conn_state->best_encoder);
5281
5282 if (old_conn_state->crtc != crtc)
5283 continue;
5284
5285 if (encoder->post_disable)
fd6bbda9 5286 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
fb1c98b1
ML
5287 }
5288}
5289
5290static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
fd6bbda9 5291 struct intel_crtc_state *old_crtc_state,
fb1c98b1
ML
5292 struct drm_atomic_state *old_state)
5293{
5294 struct drm_connector_state *old_conn_state;
5295 struct drm_connector *conn;
5296 int i;
5297
5298 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5299 struct intel_encoder *encoder =
5300 to_intel_encoder(old_conn_state->best_encoder);
5301
5302 if (old_conn_state->crtc != crtc)
5303 continue;
5304
5305 if (encoder->post_pll_disable)
fd6bbda9 5306 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
fb1c98b1
ML
5307 }
5308}
5309
4a806558
ML
5310static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5311 struct drm_atomic_state *old_state)
f67a559d 5312{
4a806558 5313 struct drm_crtc *crtc = pipe_config->base.crtc;
f67a559d 5314 struct drm_device *dev = crtc->dev;
fac5e23e 5315 struct drm_i915_private *dev_priv = to_i915(dev);
f67a559d
JB
5316 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5317 int pipe = intel_crtc->pipe;
ccf010fb
ML
5318 struct intel_atomic_state *old_intel_state =
5319 to_intel_atomic_state(old_state);
f67a559d 5320
53d9f4e9 5321 if (WARN_ON(intel_crtc->active))
f67a559d
JB
5322 return;
5323
b2c0593a
VS
5324 /*
5325 * Sometimes spurious CPU pipe underruns happen during FDI
5326 * training, at least with VGA+HDMI cloning. Suppress them.
5327 *
5328 * On ILK we get an occasional spurious CPU pipe underruns
5329 * between eDP port A enable and vdd enable. Also PCH port
5330 * enable seems to result in the occasional CPU pipe underrun.
5331 *
5332 * Spurious PCH underruns also occur during PCH enabling.
5333 */
5334 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5335 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
81b088ca
VS
5336 if (intel_crtc->config->has_pch_encoder)
5337 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5338
6e3c9717 5339 if (intel_crtc->config->has_pch_encoder)
b14b1055
DV
5340 intel_prepare_shared_dpll(intel_crtc);
5341
37a5650b 5342 if (intel_crtc_has_dp_encoder(intel_crtc->config))
fe3cd48d 5343 intel_dp_set_m_n(intel_crtc, M1_N1);
29407aab
DV
5344
5345 intel_set_pipe_timings(intel_crtc);
bc58be60 5346 intel_set_pipe_src_size(intel_crtc);
29407aab 5347
6e3c9717 5348 if (intel_crtc->config->has_pch_encoder) {
29407aab 5349 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 5350 &intel_crtc->config->fdi_m_n, NULL);
29407aab
DV
5351 }
5352
5353 ironlake_set_pipeconf(crtc);
5354
f67a559d 5355 intel_crtc->active = true;
8664281b 5356
fd6bbda9 5357 intel_encoders_pre_enable(crtc, pipe_config, old_state);
f67a559d 5358
6e3c9717 5359 if (intel_crtc->config->has_pch_encoder) {
fff367c7
DV
5360 /* Note: FDI PLL enabling _must_ be done before we enable the
5361 * cpu pipes, hence this is separate from all the other fdi/pch
5362 * enabling. */
88cefb6c 5363 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
5364 } else {
5365 assert_fdi_tx_disabled(dev_priv, pipe);
5366 assert_fdi_rx_disabled(dev_priv, pipe);
5367 }
f67a559d 5368
b074cec8 5369 ironlake_pfit_enable(intel_crtc);
f67a559d 5370
9c54c0dd
JB
5371 /*
5372 * On ILK+ LUT must be loaded before the pipe is running but with
5373 * clocks enabled
5374 */
b95c5321 5375 intel_color_load_luts(&pipe_config->base);
9c54c0dd 5376
1d5bf5d9 5377 if (dev_priv->display.initial_watermarks != NULL)
ccf010fb 5378 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
e1fdc473 5379 intel_enable_pipe(intel_crtc);
f67a559d 5380
6e3c9717 5381 if (intel_crtc->config->has_pch_encoder)
f67a559d 5382 ironlake_pch_enable(crtc);
c98e9dcf 5383
f9b61ff6
DV
5384 assert_vblank_disabled(crtc);
5385 drm_crtc_vblank_on(crtc);
5386
fd6bbda9 5387 intel_encoders_enable(crtc, pipe_config, old_state);
61b77ddd 5388
6e266956 5389 if (HAS_PCH_CPT(dev_priv))
a1520318 5390 cpt_verify_modeset(dev, intel_crtc->pipe);
37ca8d4c
VS
5391
5392 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5393 if (intel_crtc->config->has_pch_encoder)
0f0f74bc 5394 intel_wait_for_vblank(dev_priv, pipe);
b2c0593a 5395 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
37ca8d4c 5396 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607
JB
5397}
5398
42db64ef
PZ
5399/* IPS only exists on ULT machines and is tied to pipe A. */
5400static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5401{
50a0bc90 5402 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
42db64ef
PZ
5403}
5404
4a806558
ML
5405static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5406 struct drm_atomic_state *old_state)
4f771f10 5407{
4a806558 5408 struct drm_crtc *crtc = pipe_config->base.crtc;
4f771f10 5409 struct drm_device *dev = crtc->dev;
fac5e23e 5410 struct drm_i915_private *dev_priv = to_i915(dev);
4f771f10 5411 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
99d736a2 5412 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4d1de975 5413 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ccf010fb
ML
5414 struct intel_atomic_state *old_intel_state =
5415 to_intel_atomic_state(old_state);
4f771f10 5416
53d9f4e9 5417 if (WARN_ON(intel_crtc->active))
4f771f10
PZ
5418 return;
5419
81b088ca
VS
5420 if (intel_crtc->config->has_pch_encoder)
5421 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5422 false);
5423
fd6bbda9 5424 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
95a7a2ae 5425
8106ddbd 5426 if (intel_crtc->config->shared_dpll)
df8ad70c
DV
5427 intel_enable_shared_dpll(intel_crtc);
5428
37a5650b 5429 if (intel_crtc_has_dp_encoder(intel_crtc->config))
fe3cd48d 5430 intel_dp_set_m_n(intel_crtc, M1_N1);
229fca97 5431
d7edc4e5 5432 if (!transcoder_is_dsi(cpu_transcoder))
4d1de975
JN
5433 intel_set_pipe_timings(intel_crtc);
5434
bc58be60 5435 intel_set_pipe_src_size(intel_crtc);
229fca97 5436
4d1de975
JN
5437 if (cpu_transcoder != TRANSCODER_EDP &&
5438 !transcoder_is_dsi(cpu_transcoder)) {
5439 I915_WRITE(PIPE_MULT(cpu_transcoder),
6e3c9717 5440 intel_crtc->config->pixel_multiplier - 1);
ebb69c95
CT
5441 }
5442
6e3c9717 5443 if (intel_crtc->config->has_pch_encoder) {
229fca97 5444 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 5445 &intel_crtc->config->fdi_m_n, NULL);
229fca97
DV
5446 }
5447
d7edc4e5 5448 if (!transcoder_is_dsi(cpu_transcoder))
4d1de975
JN
5449 haswell_set_pipeconf(crtc);
5450
391bf048 5451 haswell_set_pipemisc(crtc);
229fca97 5452
b95c5321 5453 intel_color_set_csc(&pipe_config->base);
229fca97 5454
4f771f10 5455 intel_crtc->active = true;
8664281b 5456
6b698516
DV
5457 if (intel_crtc->config->has_pch_encoder)
5458 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5459 else
5460 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5461
fd6bbda9 5462 intel_encoders_pre_enable(crtc, pipe_config, old_state);
4f771f10 5463
d2d65408 5464 if (intel_crtc->config->has_pch_encoder)
4fe9467d 5465 dev_priv->display.fdi_link_train(crtc);
4fe9467d 5466
d7edc4e5 5467 if (!transcoder_is_dsi(cpu_transcoder))
7d4aefd0 5468 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 5469
1c132b44 5470 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5471 skylake_pfit_enable(intel_crtc);
ff6d9f55 5472 else
1c132b44 5473 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
5474
5475 /*
5476 * On ILK+ LUT must be loaded before the pipe is running but with
5477 * clocks enabled
5478 */
b95c5321 5479 intel_color_load_luts(&pipe_config->base);
4f771f10 5480
1f544388 5481 intel_ddi_set_pipe_settings(crtc);
d7edc4e5 5482 if (!transcoder_is_dsi(cpu_transcoder))
7d4aefd0 5483 intel_ddi_enable_transcoder_func(crtc);
4f771f10 5484
1d5bf5d9 5485 if (dev_priv->display.initial_watermarks != NULL)
ccf010fb
ML
5486 dev_priv->display.initial_watermarks(old_intel_state,
5487 pipe_config);
1d5bf5d9 5488 else
432081bc 5489 intel_update_watermarks(intel_crtc);
4d1de975
JN
5490
5491 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
d7edc4e5 5492 if (!transcoder_is_dsi(cpu_transcoder))
4d1de975 5493 intel_enable_pipe(intel_crtc);
42db64ef 5494
6e3c9717 5495 if (intel_crtc->config->has_pch_encoder)
1507e5bd 5496 lpt_pch_enable(crtc);
4f771f10 5497
0037071d 5498 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
0e32b39c
DA
5499 intel_ddi_set_vc_payload_alloc(crtc, true);
5500
f9b61ff6
DV
5501 assert_vblank_disabled(crtc);
5502 drm_crtc_vblank_on(crtc);
5503
fd6bbda9 5504 intel_encoders_enable(crtc, pipe_config, old_state);
4f771f10 5505
6b698516 5506 if (intel_crtc->config->has_pch_encoder) {
0f0f74bc
VS
5507 intel_wait_for_vblank(dev_priv, pipe);
5508 intel_wait_for_vblank(dev_priv, pipe);
6b698516 5509 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
d2d65408
VS
5510 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5511 true);
6b698516 5512 }
d2d65408 5513
e4916946
PZ
5514 /* If we change the relative order between pipe/planes enabling, we need
5515 * to change the workaround. */
99d736a2 5516 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
772c2a51 5517 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
0f0f74bc
VS
5518 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5519 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
99d736a2 5520 }
4f771f10
PZ
5521}
5522
bfd16b2a 5523static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
3f8dce3a
DV
5524{
5525 struct drm_device *dev = crtc->base.dev;
fac5e23e 5526 struct drm_i915_private *dev_priv = to_i915(dev);
3f8dce3a
DV
5527 int pipe = crtc->pipe;
5528
5529 /* To avoid upsetting the power well on haswell only disable the pfit if
5530 * it's in use. The hw state code will make sure we get this right. */
bfd16b2a 5531 if (force || crtc->config->pch_pfit.enabled) {
3f8dce3a
DV
5532 I915_WRITE(PF_CTL(pipe), 0);
5533 I915_WRITE(PF_WIN_POS(pipe), 0);
5534 I915_WRITE(PF_WIN_SZ(pipe), 0);
5535 }
5536}
5537
4a806558
ML
5538static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5539 struct drm_atomic_state *old_state)
6be4a607 5540{
4a806558 5541 struct drm_crtc *crtc = old_crtc_state->base.crtc;
6be4a607 5542 struct drm_device *dev = crtc->dev;
fac5e23e 5543 struct drm_i915_private *dev_priv = to_i915(dev);
6be4a607
JB
5544 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5545 int pipe = intel_crtc->pipe;
b52eb4dc 5546
b2c0593a
VS
5547 /*
5548 * Sometimes spurious CPU pipe underruns happen when the
5549 * pipe is already disabled, but FDI RX/TX is still enabled.
5550 * Happens at least with VGA+HDMI cloning. Suppress them.
5551 */
5552 if (intel_crtc->config->has_pch_encoder) {
5553 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
37ca8d4c 5554 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
b2c0593a 5555 }
37ca8d4c 5556
fd6bbda9 5557 intel_encoders_disable(crtc, old_crtc_state, old_state);
ea9d758d 5558
f9b61ff6
DV
5559 drm_crtc_vblank_off(crtc);
5560 assert_vblank_disabled(crtc);
5561
575f7ab7 5562 intel_disable_pipe(intel_crtc);
32f9d658 5563
bfd16b2a 5564 ironlake_pfit_disable(intel_crtc, false);
2c07245f 5565
b2c0593a 5566 if (intel_crtc->config->has_pch_encoder)
5a74f70a
VS
5567 ironlake_fdi_disable(crtc);
5568
fd6bbda9 5569 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
2c07245f 5570
6e3c9717 5571 if (intel_crtc->config->has_pch_encoder) {
d925c59a 5572 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 5573
6e266956 5574 if (HAS_PCH_CPT(dev_priv)) {
f0f59a00
VS
5575 i915_reg_t reg;
5576 u32 temp;
5577
d925c59a
DV
5578 /* disable TRANS_DP_CTL */
5579 reg = TRANS_DP_CTL(pipe);
5580 temp = I915_READ(reg);
5581 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5582 TRANS_DP_PORT_SEL_MASK);
5583 temp |= TRANS_DP_PORT_SEL_NONE;
5584 I915_WRITE(reg, temp);
5585
5586 /* disable DPLL_SEL */
5587 temp = I915_READ(PCH_DPLL_SEL);
11887397 5588 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 5589 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 5590 }
e3421a18 5591
d925c59a
DV
5592 ironlake_fdi_pll_disable(intel_crtc);
5593 }
81b088ca 5594
b2c0593a 5595 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
81b088ca 5596 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607 5597}
1b3c7a47 5598
4a806558
ML
5599static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5600 struct drm_atomic_state *old_state)
ee7b9f93 5601{
4a806558 5602 struct drm_crtc *crtc = old_crtc_state->base.crtc;
4f771f10 5603 struct drm_device *dev = crtc->dev;
fac5e23e 5604 struct drm_i915_private *dev_priv = to_i915(dev);
ee7b9f93 5605 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 5606 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee7b9f93 5607
d2d65408
VS
5608 if (intel_crtc->config->has_pch_encoder)
5609 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5610 false);
5611
fd6bbda9 5612 intel_encoders_disable(crtc, old_crtc_state, old_state);
4f771f10 5613
f9b61ff6
DV
5614 drm_crtc_vblank_off(crtc);
5615 assert_vblank_disabled(crtc);
5616
4d1de975 5617 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
d7edc4e5 5618 if (!transcoder_is_dsi(cpu_transcoder))
4d1de975 5619 intel_disable_pipe(intel_crtc);
4f771f10 5620
0037071d 5621 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
a4bf214f
VS
5622 intel_ddi_set_vc_payload_alloc(crtc, false);
5623
d7edc4e5 5624 if (!transcoder_is_dsi(cpu_transcoder))
7d4aefd0 5625 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 5626
1c132b44 5627 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5628 skylake_scaler_disable(intel_crtc);
ff6d9f55 5629 else
bfd16b2a 5630 ironlake_pfit_disable(intel_crtc, false);
4f771f10 5631
d7edc4e5 5632 if (!transcoder_is_dsi(cpu_transcoder))
7d4aefd0 5633 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 5634
fd6bbda9 5635 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
81b088ca 5636
b7076546 5637 if (old_crtc_state->has_pch_encoder)
81b088ca
VS
5638 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5639 true);
4f771f10
PZ
5640}
5641
2dd24552
JB
5642static void i9xx_pfit_enable(struct intel_crtc *crtc)
5643{
5644 struct drm_device *dev = crtc->base.dev;
fac5e23e 5645 struct drm_i915_private *dev_priv = to_i915(dev);
6e3c9717 5646 struct intel_crtc_state *pipe_config = crtc->config;
2dd24552 5647
681a8504 5648 if (!pipe_config->gmch_pfit.control)
2dd24552
JB
5649 return;
5650
2dd24552 5651 /*
c0b03411
DV
5652 * The panel fitter should only be adjusted whilst the pipe is disabled,
5653 * according to register description and PRM.
2dd24552 5654 */
c0b03411
DV
5655 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5656 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 5657
b074cec8
JB
5658 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5659 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
5660
5661 /* Border color in case we don't scale up to the full screen. Black by
5662 * default, change to something else for debugging. */
5663 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
5664}
5665
d05410f9
DA
5666static enum intel_display_power_domain port_to_power_domain(enum port port)
5667{
5668 switch (port) {
5669 case PORT_A:
6331a704 5670 return POWER_DOMAIN_PORT_DDI_A_LANES;
d05410f9 5671 case PORT_B:
6331a704 5672 return POWER_DOMAIN_PORT_DDI_B_LANES;
d05410f9 5673 case PORT_C:
6331a704 5674 return POWER_DOMAIN_PORT_DDI_C_LANES;
d05410f9 5675 case PORT_D:
6331a704 5676 return POWER_DOMAIN_PORT_DDI_D_LANES;
d8e19f99 5677 case PORT_E:
6331a704 5678 return POWER_DOMAIN_PORT_DDI_E_LANES;
d05410f9 5679 default:
b9fec167 5680 MISSING_CASE(port);
d05410f9
DA
5681 return POWER_DOMAIN_PORT_OTHER;
5682 }
5683}
5684
25f78f58
VS
5685static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5686{
5687 switch (port) {
5688 case PORT_A:
5689 return POWER_DOMAIN_AUX_A;
5690 case PORT_B:
5691 return POWER_DOMAIN_AUX_B;
5692 case PORT_C:
5693 return POWER_DOMAIN_AUX_C;
5694 case PORT_D:
5695 return POWER_DOMAIN_AUX_D;
5696 case PORT_E:
5697 /* FIXME: Check VBT for actual wiring of PORT E */
5698 return POWER_DOMAIN_AUX_D;
5699 default:
b9fec167 5700 MISSING_CASE(port);
25f78f58
VS
5701 return POWER_DOMAIN_AUX_A;
5702 }
5703}
5704
319be8ae
ID
5705enum intel_display_power_domain
5706intel_display_port_power_domain(struct intel_encoder *intel_encoder)
5707{
4f8036a2 5708 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
319be8ae
ID
5709 struct intel_digital_port *intel_dig_port;
5710
5711 switch (intel_encoder->type) {
5712 case INTEL_OUTPUT_UNKNOWN:
5713 /* Only DDI platforms should ever use this output type */
4f8036a2 5714 WARN_ON_ONCE(!HAS_DDI(dev_priv));
cca0502b 5715 case INTEL_OUTPUT_DP:
319be8ae
ID
5716 case INTEL_OUTPUT_HDMI:
5717 case INTEL_OUTPUT_EDP:
5718 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 5719 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
5720 case INTEL_OUTPUT_DP_MST:
5721 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5722 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
5723 case INTEL_OUTPUT_ANALOG:
5724 return POWER_DOMAIN_PORT_CRT;
5725 case INTEL_OUTPUT_DSI:
5726 return POWER_DOMAIN_PORT_DSI;
5727 default:
5728 return POWER_DOMAIN_PORT_OTHER;
5729 }
5730}
5731
25f78f58
VS
5732enum intel_display_power_domain
5733intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5734{
4f8036a2 5735 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
25f78f58
VS
5736 struct intel_digital_port *intel_dig_port;
5737
5738 switch (intel_encoder->type) {
5739 case INTEL_OUTPUT_UNKNOWN:
651174a4
ID
5740 case INTEL_OUTPUT_HDMI:
5741 /*
5742 * Only DDI platforms should ever use these output types.
5743 * We can get here after the HDMI detect code has already set
5744 * the type of the shared encoder. Since we can't be sure
5745 * what's the status of the given connectors, play safe and
5746 * run the DP detection too.
5747 */
4f8036a2 5748 WARN_ON_ONCE(!HAS_DDI(dev_priv));
cca0502b 5749 case INTEL_OUTPUT_DP:
25f78f58
VS
5750 case INTEL_OUTPUT_EDP:
5751 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5752 return port_to_aux_power_domain(intel_dig_port->port);
5753 case INTEL_OUTPUT_DP_MST:
5754 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5755 return port_to_aux_power_domain(intel_dig_port->port);
5756 default:
b9fec167 5757 MISSING_CASE(intel_encoder->type);
25f78f58
VS
5758 return POWER_DOMAIN_AUX_A;
5759 }
5760}
5761
74bff5f9
ML
5762static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5763 struct intel_crtc_state *crtc_state)
77d22dca 5764{
319be8ae 5765 struct drm_device *dev = crtc->dev;
74bff5f9 5766 struct drm_encoder *encoder;
319be8ae
ID
5767 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5768 enum pipe pipe = intel_crtc->pipe;
77d22dca 5769 unsigned long mask;
74bff5f9 5770 enum transcoder transcoder = crtc_state->cpu_transcoder;
77d22dca 5771
74bff5f9 5772 if (!crtc_state->base.active)
292b990e
ML
5773 return 0;
5774
77d22dca
ID
5775 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5776 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
74bff5f9
ML
5777 if (crtc_state->pch_pfit.enabled ||
5778 crtc_state->pch_pfit.force_thru)
77d22dca
ID
5779 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5780
74bff5f9
ML
5781 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5782 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5783
319be8ae 5784 mask |= BIT(intel_display_port_power_domain(intel_encoder));
74bff5f9 5785 }
319be8ae 5786
15e7ec29
ML
5787 if (crtc_state->shared_dpll)
5788 mask |= BIT(POWER_DOMAIN_PLLS);
5789
77d22dca
ID
5790 return mask;
5791}
5792
74bff5f9
ML
5793static unsigned long
5794modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5795 struct intel_crtc_state *crtc_state)
77d22dca 5796{
fac5e23e 5797 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
292b990e
ML
5798 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5799 enum intel_display_power_domain domain;
5a21b665 5800 unsigned long domains, new_domains, old_domains;
77d22dca 5801
292b990e 5802 old_domains = intel_crtc->enabled_power_domains;
74bff5f9
ML
5803 intel_crtc->enabled_power_domains = new_domains =
5804 get_crtc_power_domains(crtc, crtc_state);
77d22dca 5805
5a21b665 5806 domains = new_domains & ~old_domains;
292b990e
ML
5807
5808 for_each_power_domain(domain, domains)
5809 intel_display_power_get(dev_priv, domain);
5810
5a21b665 5811 return old_domains & ~new_domains;
292b990e
ML
5812}
5813
5814static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5815 unsigned long domains)
5816{
5817 enum intel_display_power_domain domain;
5818
5819 for_each_power_domain(domain, domains)
5820 intel_display_power_put(dev_priv, domain);
5821}
77d22dca 5822
adafdc6f
MK
5823static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5824{
5825 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5826
5827 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5828 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5829 return max_cdclk_freq;
5830 else if (IS_CHERRYVIEW(dev_priv))
5831 return max_cdclk_freq*95/100;
5832 else if (INTEL_INFO(dev_priv)->gen < 4)
5833 return 2*max_cdclk_freq*90/100;
5834 else
5835 return max_cdclk_freq*90/100;
5836}
5837
b2045352
VS
5838static int skl_calc_cdclk(int max_pixclk, int vco);
5839
4c75b940 5840static void intel_update_max_cdclk(struct drm_i915_private *dev_priv)
560a7ae4 5841{
0853723b 5842 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
560a7ae4 5843 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
b2045352
VS
5844 int max_cdclk, vco;
5845
5846 vco = dev_priv->skl_preferred_vco_freq;
63911d72 5847 WARN_ON(vco != 8100000 && vco != 8640000);
560a7ae4 5848
b2045352
VS
5849 /*
5850 * Use the lower (vco 8640) cdclk values as a
5851 * first guess. skl_calc_cdclk() will correct it
5852 * if the preferred vco is 8100 instead.
5853 */
560a7ae4 5854 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
487ed2e4 5855 max_cdclk = 617143;
560a7ae4 5856 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
b2045352 5857 max_cdclk = 540000;
560a7ae4 5858 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
b2045352 5859 max_cdclk = 432000;
560a7ae4 5860 else
487ed2e4 5861 max_cdclk = 308571;
b2045352
VS
5862
5863 dev_priv->max_cdclk_freq = skl_calc_cdclk(max_cdclk, vco);
e2d214ae 5864 } else if (IS_BROXTON(dev_priv)) {
281c114f 5865 dev_priv->max_cdclk_freq = 624000;
8652744b 5866 } else if (IS_BROADWELL(dev_priv)) {
560a7ae4
DL
5867 /*
5868 * FIXME with extra cooling we can allow
5869 * 540 MHz for ULX and 675 Mhz for ULT.
5870 * How can we know if extra cooling is
5871 * available? PCI ID, VTB, something else?
5872 */
5873 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5874 dev_priv->max_cdclk_freq = 450000;
50a0bc90 5875 else if (IS_BDW_ULX(dev_priv))
560a7ae4 5876 dev_priv->max_cdclk_freq = 450000;
50a0bc90 5877 else if (IS_BDW_ULT(dev_priv))
560a7ae4
DL
5878 dev_priv->max_cdclk_freq = 540000;
5879 else
5880 dev_priv->max_cdclk_freq = 675000;
920a14b2 5881 } else if (IS_CHERRYVIEW(dev_priv)) {
0904deaf 5882 dev_priv->max_cdclk_freq = 320000;
11a914c2 5883 } else if (IS_VALLEYVIEW(dev_priv)) {
560a7ae4
DL
5884 dev_priv->max_cdclk_freq = 400000;
5885 } else {
5886 /* otherwise assume cdclk is fixed */
5887 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5888 }
5889
adafdc6f
MK
5890 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5891
560a7ae4
DL
5892 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5893 dev_priv->max_cdclk_freq);
adafdc6f
MK
5894
5895 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5896 dev_priv->max_dotclk_freq);
560a7ae4
DL
5897}
5898
4c75b940 5899static void intel_update_cdclk(struct drm_i915_private *dev_priv)
560a7ae4 5900{
1353c4fb 5901 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev_priv);
2f2a121a 5902
83d7c81f 5903 if (INTEL_GEN(dev_priv) >= 9)
709e05c3
VS
5904 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz, VCO: %d kHz, ref: %d kHz\n",
5905 dev_priv->cdclk_freq, dev_priv->cdclk_pll.vco,
5906 dev_priv->cdclk_pll.ref);
2f2a121a
VS
5907 else
5908 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5909 dev_priv->cdclk_freq);
560a7ae4
DL
5910
5911 /*
b5d99ff9
VS
5912 * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
5913 * Programmng [sic] note: bit[9:2] should be programmed to the number
5914 * of cdclk that generates 4MHz reference clock freq which is used to
5915 * generate GMBus clock. This will vary with the cdclk freq.
560a7ae4 5916 */
b5d99ff9 5917 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
560a7ae4 5918 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
560a7ae4
DL
5919}
5920
92891e45
VS
5921/* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5922static int skl_cdclk_decimal(int cdclk)
5923{
5924 return DIV_ROUND_CLOSEST(cdclk - 1000, 500);
5925}
5926
5f199dfa
VS
5927static int bxt_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
5928{
5929 int ratio;
5930
5931 if (cdclk == dev_priv->cdclk_pll.ref)
5932 return 0;
5933
5934 switch (cdclk) {
5935 default:
5936 MISSING_CASE(cdclk);
5937 case 144000:
5938 case 288000:
5939 case 384000:
5940 case 576000:
5941 ratio = 60;
5942 break;
5943 case 624000:
5944 ratio = 65;
5945 break;
5946 }
5947
5948 return dev_priv->cdclk_pll.ref * ratio;
5949}
5950
2b73001e
VS
5951static void bxt_de_pll_disable(struct drm_i915_private *dev_priv)
5952{
5953 I915_WRITE(BXT_DE_PLL_ENABLE, 0);
5954
5955 /* Timeout 200us */
95cac283
CW
5956 if (intel_wait_for_register(dev_priv,
5957 BXT_DE_PLL_ENABLE, BXT_DE_PLL_LOCK, 0,
5958 1))
2b73001e 5959 DRM_ERROR("timeout waiting for DE PLL unlock\n");
83d7c81f
VS
5960
5961 dev_priv->cdclk_pll.vco = 0;
2b73001e
VS
5962}
5963
5f199dfa 5964static void bxt_de_pll_enable(struct drm_i915_private *dev_priv, int vco)
2b73001e 5965{
5f199dfa 5966 int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk_pll.ref);
2b73001e
VS
5967 u32 val;
5968
5969 val = I915_READ(BXT_DE_PLL_CTL);
5970 val &= ~BXT_DE_PLL_RATIO_MASK;
5f199dfa 5971 val |= BXT_DE_PLL_RATIO(ratio);
2b73001e
VS
5972 I915_WRITE(BXT_DE_PLL_CTL, val);
5973
5974 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5975
5976 /* Timeout 200us */
e084e1b9
CW
5977 if (intel_wait_for_register(dev_priv,
5978 BXT_DE_PLL_ENABLE,
5979 BXT_DE_PLL_LOCK,
5980 BXT_DE_PLL_LOCK,
5981 1))
2b73001e 5982 DRM_ERROR("timeout waiting for DE PLL lock\n");
83d7c81f 5983
5f199dfa 5984 dev_priv->cdclk_pll.vco = vco;
2b73001e
VS
5985}
5986
324513c0 5987static void bxt_set_cdclk(struct drm_i915_private *dev_priv, int cdclk)
f8437dd1 5988{
5f199dfa
VS
5989 u32 val, divider;
5990 int vco, ret;
f8437dd1 5991
5f199dfa
VS
5992 vco = bxt_de_pll_vco(dev_priv, cdclk);
5993
5994 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
5995
5996 /* cdclk = vco / 2 / div{1,1.5,2,4} */
5997 switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
5998 case 8:
f8437dd1 5999 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
f8437dd1 6000 break;
5f199dfa 6001 case 4:
f8437dd1 6002 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
f8437dd1 6003 break;
5f199dfa 6004 case 3:
f8437dd1 6005 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
f8437dd1 6006 break;
5f199dfa 6007 case 2:
f8437dd1 6008 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
f8437dd1
VK
6009 break;
6010 default:
5f199dfa
VS
6011 WARN_ON(cdclk != dev_priv->cdclk_pll.ref);
6012 WARN_ON(vco != 0);
f8437dd1 6013
5f199dfa
VS
6014 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
6015 break;
f8437dd1
VK
6016 }
6017
f8437dd1 6018 /* Inform power controller of upcoming frequency change */
5f199dfa 6019 mutex_lock(&dev_priv->rps.hw_lock);
f8437dd1
VK
6020 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
6021 0x80000000);
6022 mutex_unlock(&dev_priv->rps.hw_lock);
6023
6024 if (ret) {
6025 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
9ef56154 6026 ret, cdclk);
f8437dd1
VK
6027 return;
6028 }
6029
5f199dfa
VS
6030 if (dev_priv->cdclk_pll.vco != 0 &&
6031 dev_priv->cdclk_pll.vco != vco)
2b73001e 6032 bxt_de_pll_disable(dev_priv);
f8437dd1 6033
5f199dfa
VS
6034 if (dev_priv->cdclk_pll.vco != vco)
6035 bxt_de_pll_enable(dev_priv, vco);
f8437dd1 6036
5f199dfa
VS
6037 val = divider | skl_cdclk_decimal(cdclk);
6038 /*
6039 * FIXME if only the cd2x divider needs changing, it could be done
6040 * without shutting off the pipe (if only one pipe is active).
6041 */
6042 val |= BXT_CDCLK_CD2X_PIPE_NONE;
6043 /*
6044 * Disable SSA Precharge when CD clock frequency < 500 MHz,
6045 * enable otherwise.
6046 */
6047 if (cdclk >= 500000)
6048 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
6049 I915_WRITE(CDCLK_CTL, val);
f8437dd1
VK
6050
6051 mutex_lock(&dev_priv->rps.hw_lock);
6052 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
9ef56154 6053 DIV_ROUND_UP(cdclk, 25000));
f8437dd1
VK
6054 mutex_unlock(&dev_priv->rps.hw_lock);
6055
6056 if (ret) {
6057 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
9ef56154 6058 ret, cdclk);
f8437dd1
VK
6059 return;
6060 }
6061
4c75b940 6062 intel_update_cdclk(dev_priv);
f8437dd1
VK
6063}
6064
d66a2194 6065static void bxt_sanitize_cdclk(struct drm_i915_private *dev_priv)
f8437dd1 6066{
d66a2194
ID
6067 u32 cdctl, expected;
6068
4c75b940 6069 intel_update_cdclk(dev_priv);
f8437dd1 6070
d66a2194
ID
6071 if (dev_priv->cdclk_pll.vco == 0 ||
6072 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
6073 goto sanitize;
6074
6075 /* DPLL okay; verify the cdclock
6076 *
6077 * Some BIOS versions leave an incorrect decimal frequency value and
6078 * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
6079 * so sanitize this register.
6080 */
6081 cdctl = I915_READ(CDCLK_CTL);
6082 /*
6083 * Let's ignore the pipe field, since BIOS could have configured the
6084 * dividers both synching to an active pipe, or asynchronously
6085 * (PIPE_NONE).
6086 */
6087 cdctl &= ~BXT_CDCLK_CD2X_PIPE_NONE;
6088
6089 expected = (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) |
6090 skl_cdclk_decimal(dev_priv->cdclk_freq);
6091 /*
6092 * Disable SSA Precharge when CD clock frequency < 500 MHz,
6093 * enable otherwise.
6094 */
6095 if (dev_priv->cdclk_freq >= 500000)
6096 expected |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
6097
6098 if (cdctl == expected)
6099 /* All well; nothing to sanitize */
6100 return;
6101
6102sanitize:
6103 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
6104
6105 /* force cdclk programming */
6106 dev_priv->cdclk_freq = 0;
6107
6108 /* force full PLL disable + enable */
6109 dev_priv->cdclk_pll.vco = -1;
6110}
6111
324513c0 6112void bxt_init_cdclk(struct drm_i915_private *dev_priv)
d66a2194
ID
6113{
6114 bxt_sanitize_cdclk(dev_priv);
6115
6116 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0)
089c6fd5 6117 return;
c2e001ef 6118
f8437dd1
VK
6119 /*
6120 * FIXME:
6121 * - The initial CDCLK needs to be read from VBT.
6122 * Need to make this change after VBT has changes for BXT.
f8437dd1 6123 */
324513c0 6124 bxt_set_cdclk(dev_priv, bxt_calc_cdclk(0));
f8437dd1
VK
6125}
6126
324513c0 6127void bxt_uninit_cdclk(struct drm_i915_private *dev_priv)
f8437dd1 6128{
324513c0 6129 bxt_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref);
f8437dd1
VK
6130}
6131
a8ca4934
VS
6132static int skl_calc_cdclk(int max_pixclk, int vco)
6133{
63911d72 6134 if (vco == 8640000) {
a8ca4934 6135 if (max_pixclk > 540000)
487ed2e4 6136 return 617143;
a8ca4934
VS
6137 else if (max_pixclk > 432000)
6138 return 540000;
487ed2e4 6139 else if (max_pixclk > 308571)
a8ca4934
VS
6140 return 432000;
6141 else
487ed2e4 6142 return 308571;
a8ca4934 6143 } else {
a8ca4934
VS
6144 if (max_pixclk > 540000)
6145 return 675000;
6146 else if (max_pixclk > 450000)
6147 return 540000;
6148 else if (max_pixclk > 337500)
6149 return 450000;
6150 else
6151 return 337500;
6152 }
6153}
6154
ea61791e
VS
6155static void
6156skl_dpll0_update(struct drm_i915_private *dev_priv)
5d96d8af 6157{
ea61791e 6158 u32 val;
5d96d8af 6159
709e05c3 6160 dev_priv->cdclk_pll.ref = 24000;
1c3f7700 6161 dev_priv->cdclk_pll.vco = 0;
709e05c3 6162
ea61791e 6163 val = I915_READ(LCPLL1_CTL);
1c3f7700 6164 if ((val & LCPLL_PLL_ENABLE) == 0)
ea61791e 6165 return;
5d96d8af 6166
1c3f7700
ID
6167 if (WARN_ON((val & LCPLL_PLL_LOCK) == 0))
6168 return;
9f7eb31a 6169
ea61791e
VS
6170 val = I915_READ(DPLL_CTRL1);
6171
1c3f7700
ID
6172 if (WARN_ON((val & (DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) |
6173 DPLL_CTRL1_SSC(SKL_DPLL0) |
6174 DPLL_CTRL1_OVERRIDE(SKL_DPLL0))) !=
6175 DPLL_CTRL1_OVERRIDE(SKL_DPLL0)))
6176 return;
9f7eb31a 6177
ea61791e
VS
6178 switch (val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) {
6179 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0):
6180 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, SKL_DPLL0):
6181 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, SKL_DPLL0):
6182 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, SKL_DPLL0):
63911d72 6183 dev_priv->cdclk_pll.vco = 8100000;
ea61791e
VS
6184 break;
6185 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0):
6186 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160, SKL_DPLL0):
63911d72 6187 dev_priv->cdclk_pll.vco = 8640000;
ea61791e
VS
6188 break;
6189 default:
6190 MISSING_CASE(val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
ea61791e
VS
6191 break;
6192 }
5d96d8af
DL
6193}
6194
b2045352
VS
6195void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv, int vco)
6196{
6197 bool changed = dev_priv->skl_preferred_vco_freq != vco;
6198
6199 dev_priv->skl_preferred_vco_freq = vco;
6200
6201 if (changed)
4c75b940 6202 intel_update_max_cdclk(dev_priv);
b2045352
VS
6203}
6204
5d96d8af 6205static void
3861fc60 6206skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
5d96d8af 6207{
a8ca4934 6208 int min_cdclk = skl_calc_cdclk(0, vco);
5d96d8af
DL
6209 u32 val;
6210
63911d72 6211 WARN_ON(vco != 8100000 && vco != 8640000);
b2045352 6212
5d96d8af 6213 /* select the minimum CDCLK before enabling DPLL 0 */
9ef56154 6214 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_cdclk);
5d96d8af
DL
6215 I915_WRITE(CDCLK_CTL, val);
6216 POSTING_READ(CDCLK_CTL);
6217
6218 /*
6219 * We always enable DPLL0 with the lowest link rate possible, but still
6220 * taking into account the VCO required to operate the eDP panel at the
6221 * desired frequency. The usual DP link rates operate with a VCO of
6222 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
6223 * The modeset code is responsible for the selection of the exact link
6224 * rate later on, with the constraint of choosing a frequency that
a8ca4934 6225 * works with vco.
5d96d8af
DL
6226 */
6227 val = I915_READ(DPLL_CTRL1);
6228
6229 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
6230 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
6231 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
63911d72 6232 if (vco == 8640000)
5d96d8af
DL
6233 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
6234 SKL_DPLL0);
6235 else
6236 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
6237 SKL_DPLL0);
6238
6239 I915_WRITE(DPLL_CTRL1, val);
6240 POSTING_READ(DPLL_CTRL1);
6241
6242 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
6243
e24ca054
CW
6244 if (intel_wait_for_register(dev_priv,
6245 LCPLL1_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
6246 5))
5d96d8af 6247 DRM_ERROR("DPLL0 not locked\n");
1cd593e0 6248
63911d72 6249 dev_priv->cdclk_pll.vco = vco;
b2045352
VS
6250
6251 /* We'll want to keep using the current vco from now on. */
6252 skl_set_preferred_cdclk_vco(dev_priv, vco);
5d96d8af
DL
6253}
6254
430e05de
VS
6255static void
6256skl_dpll0_disable(struct drm_i915_private *dev_priv)
6257{
6258 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
8ad32a05
CW
6259 if (intel_wait_for_register(dev_priv,
6260 LCPLL1_CTL, LCPLL_PLL_LOCK, 0,
6261 1))
430e05de 6262 DRM_ERROR("Couldn't disable DPLL0\n");
1cd593e0 6263
63911d72 6264 dev_priv->cdclk_pll.vco = 0;
430e05de
VS
6265}
6266
5d96d8af
DL
6267static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
6268{
6269 int ret;
6270 u32 val;
6271
6272 /* inform PCU we want to change CDCLK */
6273 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
6274 mutex_lock(&dev_priv->rps.hw_lock);
6275 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
6276 mutex_unlock(&dev_priv->rps.hw_lock);
6277
6278 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
6279}
6280
6281static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
6282{
848496e5 6283 return _wait_for(skl_cdclk_pcu_ready(dev_priv), 3000, 10) == 0;
5d96d8af
DL
6284}
6285
1cd593e0 6286static void skl_set_cdclk(struct drm_i915_private *dev_priv, int cdclk, int vco)
5d96d8af
DL
6287{
6288 u32 freq_select, pcu_ack;
6289
1cd593e0
VS
6290 WARN_ON((cdclk == 24000) != (vco == 0));
6291
63911d72 6292 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
5d96d8af
DL
6293
6294 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
6295 DRM_ERROR("failed to inform PCU about cdclk change\n");
6296 return;
6297 }
6298
6299 /* set CDCLK_CTL */
9ef56154 6300 switch (cdclk) {
5d96d8af
DL
6301 case 450000:
6302 case 432000:
6303 freq_select = CDCLK_FREQ_450_432;
6304 pcu_ack = 1;
6305 break;
6306 case 540000:
6307 freq_select = CDCLK_FREQ_540;
6308 pcu_ack = 2;
6309 break;
487ed2e4 6310 case 308571:
5d96d8af
DL
6311 case 337500:
6312 default:
6313 freq_select = CDCLK_FREQ_337_308;
6314 pcu_ack = 0;
6315 break;
487ed2e4 6316 case 617143:
5d96d8af
DL
6317 case 675000:
6318 freq_select = CDCLK_FREQ_675_617;
6319 pcu_ack = 3;
6320 break;
6321 }
6322
63911d72
VS
6323 if (dev_priv->cdclk_pll.vco != 0 &&
6324 dev_priv->cdclk_pll.vco != vco)
1cd593e0
VS
6325 skl_dpll0_disable(dev_priv);
6326
63911d72 6327 if (dev_priv->cdclk_pll.vco != vco)
1cd593e0
VS
6328 skl_dpll0_enable(dev_priv, vco);
6329
9ef56154 6330 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(cdclk));
5d96d8af
DL
6331 POSTING_READ(CDCLK_CTL);
6332
6333 /* inform PCU of the change */
6334 mutex_lock(&dev_priv->rps.hw_lock);
6335 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
6336 mutex_unlock(&dev_priv->rps.hw_lock);
560a7ae4 6337
4c75b940 6338 intel_update_cdclk(dev_priv);
5d96d8af
DL
6339}
6340
9f7eb31a
VS
6341static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
6342
5d96d8af
DL
6343void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
6344{
709e05c3 6345 skl_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref, 0);
5d96d8af
DL
6346}
6347
6348void skl_init_cdclk(struct drm_i915_private *dev_priv)
6349{
9f7eb31a
VS
6350 int cdclk, vco;
6351
6352 skl_sanitize_cdclk(dev_priv);
5d96d8af 6353
63911d72 6354 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0) {
9f7eb31a
VS
6355 /*
6356 * Use the current vco as our initial
6357 * guess as to what the preferred vco is.
6358 */
6359 if (dev_priv->skl_preferred_vco_freq == 0)
6360 skl_set_preferred_cdclk_vco(dev_priv,
63911d72 6361 dev_priv->cdclk_pll.vco);
70c2c184 6362 return;
1cd593e0 6363 }
5d96d8af 6364
70c2c184
VS
6365 vco = dev_priv->skl_preferred_vco_freq;
6366 if (vco == 0)
63911d72 6367 vco = 8100000;
70c2c184 6368 cdclk = skl_calc_cdclk(0, vco);
5d96d8af 6369
70c2c184 6370 skl_set_cdclk(dev_priv, cdclk, vco);
5d96d8af
DL
6371}
6372
9f7eb31a 6373static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
c73666f3 6374{
09492498 6375 uint32_t cdctl, expected;
c73666f3 6376
f1b391a5
SK
6377 /*
6378 * check if the pre-os intialized the display
6379 * There is SWF18 scratchpad register defined which is set by the
6380 * pre-os which can be used by the OS drivers to check the status
6381 */
6382 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
6383 goto sanitize;
6384
4c75b940 6385 intel_update_cdclk(dev_priv);
c73666f3 6386 /* Is PLL enabled and locked ? */
1c3f7700
ID
6387 if (dev_priv->cdclk_pll.vco == 0 ||
6388 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
c73666f3
SK
6389 goto sanitize;
6390
6391 /* DPLL okay; verify the cdclock
6392 *
6393 * Noticed in some instances that the freq selection is correct but
6394 * decimal part is programmed wrong from BIOS where pre-os does not
6395 * enable display. Verify the same as well.
6396 */
09492498
VS
6397 cdctl = I915_READ(CDCLK_CTL);
6398 expected = (cdctl & CDCLK_FREQ_SEL_MASK) |
6399 skl_cdclk_decimal(dev_priv->cdclk_freq);
6400 if (cdctl == expected)
c73666f3 6401 /* All well; nothing to sanitize */
9f7eb31a 6402 return;
c89e39f3 6403
9f7eb31a
VS
6404sanitize:
6405 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
c73666f3 6406
9f7eb31a
VS
6407 /* force cdclk programming */
6408 dev_priv->cdclk_freq = 0;
6409 /* force full PLL disable + enable */
63911d72 6410 dev_priv->cdclk_pll.vco = -1;
c73666f3
SK
6411}
6412
30a970c6
JB
6413/* Adjust CDclk dividers to allow high res or save power if possible */
6414static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
6415{
fac5e23e 6416 struct drm_i915_private *dev_priv = to_i915(dev);
30a970c6
JB
6417 u32 val, cmd;
6418
1353c4fb 6419 WARN_ON(dev_priv->display.get_display_clock_speed(dev_priv)
164dfd28 6420 != dev_priv->cdclk_freq);
d60c4473 6421
dfcab17e 6422 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 6423 cmd = 2;
dfcab17e 6424 else if (cdclk == 266667)
30a970c6
JB
6425 cmd = 1;
6426 else
6427 cmd = 0;
6428
6429 mutex_lock(&dev_priv->rps.hw_lock);
6430 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6431 val &= ~DSPFREQGUAR_MASK;
6432 val |= (cmd << DSPFREQGUAR_SHIFT);
6433 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6434 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6435 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
6436 50)) {
6437 DRM_ERROR("timed out waiting for CDclk change\n");
6438 }
6439 mutex_unlock(&dev_priv->rps.hw_lock);
6440
54433e91
VS
6441 mutex_lock(&dev_priv->sb_lock);
6442
dfcab17e 6443 if (cdclk == 400000) {
6bcda4f0 6444 u32 divider;
30a970c6 6445
6bcda4f0 6446 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6 6447
30a970c6
JB
6448 /* adjust cdclk divider */
6449 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
87d5d259 6450 val &= ~CCK_FREQUENCY_VALUES;
30a970c6
JB
6451 val |= divider;
6452 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
6453
6454 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
87d5d259 6455 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
a877e801
VS
6456 50))
6457 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
6458 }
6459
30a970c6
JB
6460 /* adjust self-refresh exit latency value */
6461 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
6462 val &= ~0x7f;
6463
6464 /*
6465 * For high bandwidth configs, we set a higher latency in the bunit
6466 * so that the core display fetch happens in time to avoid underruns.
6467 */
dfcab17e 6468 if (cdclk == 400000)
30a970c6
JB
6469 val |= 4500 / 250; /* 4.5 usec */
6470 else
6471 val |= 3000 / 250; /* 3.0 usec */
6472 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
54433e91 6473
a580516d 6474 mutex_unlock(&dev_priv->sb_lock);
30a970c6 6475
4c75b940 6476 intel_update_cdclk(dev_priv);
30a970c6
JB
6477}
6478
383c5a6a
VS
6479static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
6480{
fac5e23e 6481 struct drm_i915_private *dev_priv = to_i915(dev);
383c5a6a
VS
6482 u32 val, cmd;
6483
1353c4fb 6484 WARN_ON(dev_priv->display.get_display_clock_speed(dev_priv)
164dfd28 6485 != dev_priv->cdclk_freq);
383c5a6a
VS
6486
6487 switch (cdclk) {
383c5a6a
VS
6488 case 333333:
6489 case 320000:
383c5a6a 6490 case 266667:
383c5a6a 6491 case 200000:
383c5a6a
VS
6492 break;
6493 default:
5f77eeb0 6494 MISSING_CASE(cdclk);
383c5a6a
VS
6495 return;
6496 }
6497
9d0d3fda
VS
6498 /*
6499 * Specs are full of misinformation, but testing on actual
6500 * hardware has shown that we just need to write the desired
6501 * CCK divider into the Punit register.
6502 */
6503 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
6504
383c5a6a
VS
6505 mutex_lock(&dev_priv->rps.hw_lock);
6506 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6507 val &= ~DSPFREQGUAR_MASK_CHV;
6508 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
6509 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6510 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6511 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
6512 50)) {
6513 DRM_ERROR("timed out waiting for CDclk change\n");
6514 }
6515 mutex_unlock(&dev_priv->rps.hw_lock);
6516
4c75b940 6517 intel_update_cdclk(dev_priv);
383c5a6a
VS
6518}
6519
30a970c6
JB
6520static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
6521 int max_pixclk)
6522{
6bcda4f0 6523 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
6cca3195 6524 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
29dc7ef3 6525
30a970c6
JB
6526 /*
6527 * Really only a few cases to deal with, as only 4 CDclks are supported:
6528 * 200MHz
6529 * 267MHz
29dc7ef3 6530 * 320/333MHz (depends on HPLL freq)
6cca3195
VS
6531 * 400MHz (VLV only)
6532 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6533 * of the lower bin and adjust if needed.
e37c67a1
VS
6534 *
6535 * We seem to get an unstable or solid color picture at 200MHz.
6536 * Not sure what's wrong. For now use 200MHz only when all pipes
6537 * are off.
30a970c6 6538 */
6cca3195
VS
6539 if (!IS_CHERRYVIEW(dev_priv) &&
6540 max_pixclk > freq_320*limit/100)
dfcab17e 6541 return 400000;
6cca3195 6542 else if (max_pixclk > 266667*limit/100)
29dc7ef3 6543 return freq_320;
e37c67a1 6544 else if (max_pixclk > 0)
dfcab17e 6545 return 266667;
e37c67a1
VS
6546 else
6547 return 200000;
30a970c6
JB
6548}
6549
324513c0 6550static int bxt_calc_cdclk(int max_pixclk)
f8437dd1 6551{
760e1477 6552 if (max_pixclk > 576000)
f8437dd1 6553 return 624000;
760e1477 6554 else if (max_pixclk > 384000)
f8437dd1 6555 return 576000;
760e1477 6556 else if (max_pixclk > 288000)
f8437dd1 6557 return 384000;
760e1477 6558 else if (max_pixclk > 144000)
f8437dd1
VK
6559 return 288000;
6560 else
6561 return 144000;
6562}
6563
e8788cbc 6564/* Compute the max pixel clock for new configuration. */
a821fc46
ACO
6565static int intel_mode_max_pixclk(struct drm_device *dev,
6566 struct drm_atomic_state *state)
30a970c6 6567{
565602d7 6568 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fac5e23e 6569 struct drm_i915_private *dev_priv = to_i915(dev);
565602d7
ML
6570 struct drm_crtc *crtc;
6571 struct drm_crtc_state *crtc_state;
6572 unsigned max_pixclk = 0, i;
6573 enum pipe pipe;
30a970c6 6574
565602d7
ML
6575 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6576 sizeof(intel_state->min_pixclk));
304603f4 6577
565602d7
ML
6578 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6579 int pixclk = 0;
6580
6581 if (crtc_state->enable)
6582 pixclk = crtc_state->adjusted_mode.crtc_clock;
304603f4 6583
565602d7 6584 intel_state->min_pixclk[i] = pixclk;
30a970c6
JB
6585 }
6586
565602d7
ML
6587 for_each_pipe(dev_priv, pipe)
6588 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6589
30a970c6
JB
6590 return max_pixclk;
6591}
6592
27c329ed 6593static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
30a970c6 6594{
27c329ed 6595 struct drm_device *dev = state->dev;
fac5e23e 6596 struct drm_i915_private *dev_priv = to_i915(dev);
27c329ed 6597 int max_pixclk = intel_mode_max_pixclk(dev, state);
1a617b77
ML
6598 struct intel_atomic_state *intel_state =
6599 to_intel_atomic_state(state);
30a970c6 6600
1a617b77 6601 intel_state->cdclk = intel_state->dev_cdclk =
27c329ed 6602 valleyview_calc_cdclk(dev_priv, max_pixclk);
0a9ab303 6603
1a617b77
ML
6604 if (!intel_state->active_crtcs)
6605 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6606
27c329ed
ML
6607 return 0;
6608}
304603f4 6609
324513c0 6610static int bxt_modeset_calc_cdclk(struct drm_atomic_state *state)
27c329ed 6611{
4e5ca60f 6612 int max_pixclk = ilk_max_pixel_rate(state);
1a617b77
ML
6613 struct intel_atomic_state *intel_state =
6614 to_intel_atomic_state(state);
85a96e7a 6615
1a617b77 6616 intel_state->cdclk = intel_state->dev_cdclk =
324513c0 6617 bxt_calc_cdclk(max_pixclk);
85a96e7a 6618
1a617b77 6619 if (!intel_state->active_crtcs)
324513c0 6620 intel_state->dev_cdclk = bxt_calc_cdclk(0);
1a617b77 6621
27c329ed 6622 return 0;
30a970c6
JB
6623}
6624
1e69cd74
VS
6625static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6626{
6627 unsigned int credits, default_credits;
6628
6629 if (IS_CHERRYVIEW(dev_priv))
6630 default_credits = PFI_CREDIT(12);
6631 else
6632 default_credits = PFI_CREDIT(8);
6633
bfa7df01 6634 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
1e69cd74
VS
6635 /* CHV suggested value is 31 or 63 */
6636 if (IS_CHERRYVIEW(dev_priv))
fcc0008f 6637 credits = PFI_CREDIT_63;
1e69cd74
VS
6638 else
6639 credits = PFI_CREDIT(15);
6640 } else {
6641 credits = default_credits;
6642 }
6643
6644 /*
6645 * WA - write default credits before re-programming
6646 * FIXME: should we also set the resend bit here?
6647 */
6648 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6649 default_credits);
6650
6651 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6652 credits | PFI_CREDIT_RESEND);
6653
6654 /*
6655 * FIXME is this guaranteed to clear
6656 * immediately or should we poll for it?
6657 */
6658 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6659}
6660
27c329ed 6661static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
30a970c6 6662{
a821fc46 6663 struct drm_device *dev = old_state->dev;
fac5e23e 6664 struct drm_i915_private *dev_priv = to_i915(dev);
1a617b77
ML
6665 struct intel_atomic_state *old_intel_state =
6666 to_intel_atomic_state(old_state);
6667 unsigned req_cdclk = old_intel_state->dev_cdclk;
30a970c6 6668
27c329ed
ML
6669 /*
6670 * FIXME: We can end up here with all power domains off, yet
6671 * with a CDCLK frequency other than the minimum. To account
6672 * for this take the PIPE-A power domain, which covers the HW
6673 * blocks needed for the following programming. This can be
6674 * removed once it's guaranteed that we get here either with
6675 * the minimum CDCLK set, or the required power domains
6676 * enabled.
6677 */
6678 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
738c05c0 6679
920a14b2 6680 if (IS_CHERRYVIEW(dev_priv))
27c329ed
ML
6681 cherryview_set_cdclk(dev, req_cdclk);
6682 else
6683 valleyview_set_cdclk(dev, req_cdclk);
738c05c0 6684
27c329ed 6685 vlv_program_pfi_credits(dev_priv);
1e69cd74 6686
27c329ed 6687 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
30a970c6
JB
6688}
6689
4a806558
ML
6690static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
6691 struct drm_atomic_state *old_state)
89b667f8 6692{
4a806558 6693 struct drm_crtc *crtc = pipe_config->base.crtc;
89b667f8 6694 struct drm_device *dev = crtc->dev;
a72e4c9f 6695 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8 6696 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
89b667f8 6697 int pipe = intel_crtc->pipe;
89b667f8 6698
53d9f4e9 6699 if (WARN_ON(intel_crtc->active))
89b667f8
JB
6700 return;
6701
37a5650b 6702 if (intel_crtc_has_dp_encoder(intel_crtc->config))
fe3cd48d 6703 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6704
6705 intel_set_pipe_timings(intel_crtc);
bc58be60 6706 intel_set_pipe_src_size(intel_crtc);
5b18e57c 6707
920a14b2 6708 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
fac5e23e 6709 struct drm_i915_private *dev_priv = to_i915(dev);
c14b0485
VS
6710
6711 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6712 I915_WRITE(CHV_CANVAS(pipe), 0);
6713 }
6714
5b18e57c
DV
6715 i9xx_set_pipeconf(intel_crtc);
6716
89b667f8 6717 intel_crtc->active = true;
89b667f8 6718
a72e4c9f 6719 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6720
fd6bbda9 6721 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
89b667f8 6722
920a14b2 6723 if (IS_CHERRYVIEW(dev_priv)) {
cd2d34d9
VS
6724 chv_prepare_pll(intel_crtc, intel_crtc->config);
6725 chv_enable_pll(intel_crtc, intel_crtc->config);
6726 } else {
6727 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6728 vlv_enable_pll(intel_crtc, intel_crtc->config);
9d556c99 6729 }
89b667f8 6730
fd6bbda9 6731 intel_encoders_pre_enable(crtc, pipe_config, old_state);
89b667f8 6732
2dd24552
JB
6733 i9xx_pfit_enable(intel_crtc);
6734
b95c5321 6735 intel_color_load_luts(&pipe_config->base);
63cbb074 6736
432081bc 6737 intel_update_watermarks(intel_crtc);
e1fdc473 6738 intel_enable_pipe(intel_crtc);
be6a6f8e 6739
4b3a9526
VS
6740 assert_vblank_disabled(crtc);
6741 drm_crtc_vblank_on(crtc);
6742
fd6bbda9 6743 intel_encoders_enable(crtc, pipe_config, old_state);
89b667f8
JB
6744}
6745
f13c2ef3
DV
6746static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6747{
6748 struct drm_device *dev = crtc->base.dev;
fac5e23e 6749 struct drm_i915_private *dev_priv = to_i915(dev);
f13c2ef3 6750
6e3c9717
ACO
6751 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6752 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
f13c2ef3
DV
6753}
6754
4a806558
ML
6755static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
6756 struct drm_atomic_state *old_state)
79e53945 6757{
4a806558 6758 struct drm_crtc *crtc = pipe_config->base.crtc;
79e53945 6759 struct drm_device *dev = crtc->dev;
a72e4c9f 6760 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 6761 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cd2d34d9 6762 enum pipe pipe = intel_crtc->pipe;
79e53945 6763
53d9f4e9 6764 if (WARN_ON(intel_crtc->active))
f7abfe8b
CW
6765 return;
6766
f13c2ef3
DV
6767 i9xx_set_pll_dividers(intel_crtc);
6768
37a5650b 6769 if (intel_crtc_has_dp_encoder(intel_crtc->config))
fe3cd48d 6770 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6771
6772 intel_set_pipe_timings(intel_crtc);
bc58be60 6773 intel_set_pipe_src_size(intel_crtc);
5b18e57c 6774
5b18e57c
DV
6775 i9xx_set_pipeconf(intel_crtc);
6776
f7abfe8b 6777 intel_crtc->active = true;
6b383a7f 6778
5db94019 6779 if (!IS_GEN2(dev_priv))
a72e4c9f 6780 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6781
fd6bbda9 6782 intel_encoders_pre_enable(crtc, pipe_config, old_state);
9d6d9f19 6783
f6736a1a
DV
6784 i9xx_enable_pll(intel_crtc);
6785
2dd24552
JB
6786 i9xx_pfit_enable(intel_crtc);
6787
b95c5321 6788 intel_color_load_luts(&pipe_config->base);
63cbb074 6789
432081bc 6790 intel_update_watermarks(intel_crtc);
e1fdc473 6791 intel_enable_pipe(intel_crtc);
be6a6f8e 6792
4b3a9526
VS
6793 assert_vblank_disabled(crtc);
6794 drm_crtc_vblank_on(crtc);
6795
fd6bbda9 6796 intel_encoders_enable(crtc, pipe_config, old_state);
0b8765c6 6797}
79e53945 6798
87476d63
DV
6799static void i9xx_pfit_disable(struct intel_crtc *crtc)
6800{
6801 struct drm_device *dev = crtc->base.dev;
fac5e23e 6802 struct drm_i915_private *dev_priv = to_i915(dev);
87476d63 6803
6e3c9717 6804 if (!crtc->config->gmch_pfit.control)
328d8e82 6805 return;
87476d63 6806
328d8e82 6807 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 6808
328d8e82
DV
6809 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6810 I915_READ(PFIT_CONTROL));
6811 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
6812}
6813
4a806558
ML
6814static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
6815 struct drm_atomic_state *old_state)
0b8765c6 6816{
4a806558 6817 struct drm_crtc *crtc = old_crtc_state->base.crtc;
0b8765c6 6818 struct drm_device *dev = crtc->dev;
fac5e23e 6819 struct drm_i915_private *dev_priv = to_i915(dev);
0b8765c6
JB
6820 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6821 int pipe = intel_crtc->pipe;
ef9c3aee 6822
6304cd91
VS
6823 /*
6824 * On gen2 planes are double buffered but the pipe isn't, so we must
6825 * wait for planes to fully turn off before disabling the pipe.
6826 */
5db94019 6827 if (IS_GEN2(dev_priv))
0f0f74bc 6828 intel_wait_for_vblank(dev_priv, pipe);
6304cd91 6829
fd6bbda9 6830 intel_encoders_disable(crtc, old_crtc_state, old_state);
4b3a9526 6831
f9b61ff6
DV
6832 drm_crtc_vblank_off(crtc);
6833 assert_vblank_disabled(crtc);
6834
575f7ab7 6835 intel_disable_pipe(intel_crtc);
24a1f16d 6836
87476d63 6837 i9xx_pfit_disable(intel_crtc);
24a1f16d 6838
fd6bbda9 6839 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
89b667f8 6840
d7edc4e5 6841 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
920a14b2 6842 if (IS_CHERRYVIEW(dev_priv))
076ed3b2 6843 chv_disable_pll(dev_priv, pipe);
11a914c2 6844 else if (IS_VALLEYVIEW(dev_priv))
076ed3b2
CML
6845 vlv_disable_pll(dev_priv, pipe);
6846 else
1c4e0274 6847 i9xx_disable_pll(intel_crtc);
076ed3b2 6848 }
0b8765c6 6849
fd6bbda9 6850 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
d6db995f 6851
5db94019 6852 if (!IS_GEN2(dev_priv))
a72e4c9f 6853 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
0b8765c6
JB
6854}
6855
b17d48e2
ML
6856static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
6857{
842e0307 6858 struct intel_encoder *encoder;
b17d48e2
ML
6859 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6860 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6861 enum intel_display_power_domain domain;
6862 unsigned long domains;
4a806558
ML
6863 struct drm_atomic_state *state;
6864 struct intel_crtc_state *crtc_state;
6865 int ret;
b17d48e2
ML
6866
6867 if (!intel_crtc->active)
6868 return;
6869
936e71e3 6870 if (to_intel_plane_state(crtc->primary->state)->base.visible) {
5a21b665 6871 WARN_ON(intel_crtc->flip_work);
fc32b1fd 6872
2622a081 6873 intel_pre_disable_primary_noatomic(crtc);
54a41961
ML
6874
6875 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
936e71e3 6876 to_intel_plane_state(crtc->primary->state)->base.visible = false;
a539205a
ML
6877 }
6878
4a806558
ML
6879 state = drm_atomic_state_alloc(crtc->dev);
6880 state->acquire_ctx = crtc->dev->mode_config.acquire_ctx;
6881
6882 /* Everything's already locked, -EDEADLK can't happen. */
6883 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
6884 ret = drm_atomic_add_affected_connectors(state, crtc);
6885
6886 WARN_ON(IS_ERR(crtc_state) || ret);
6887
6888 dev_priv->display.crtc_disable(crtc_state, state);
6889
0853695c 6890 drm_atomic_state_put(state);
842e0307 6891
78108b7c
VS
6892 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
6893 crtc->base.id, crtc->name);
842e0307
ML
6894
6895 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6896 crtc->state->active = false;
37d9078b 6897 intel_crtc->active = false;
842e0307
ML
6898 crtc->enabled = false;
6899 crtc->state->connector_mask = 0;
6900 crtc->state->encoder_mask = 0;
6901
6902 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6903 encoder->base.crtc = NULL;
6904
58f9c0bc 6905 intel_fbc_disable(intel_crtc);
432081bc 6906 intel_update_watermarks(intel_crtc);
1f7457b1 6907 intel_disable_shared_dpll(intel_crtc);
b17d48e2
ML
6908
6909 domains = intel_crtc->enabled_power_domains;
6910 for_each_power_domain(domain, domains)
6911 intel_display_power_put(dev_priv, domain);
6912 intel_crtc->enabled_power_domains = 0;
565602d7
ML
6913
6914 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6915 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
b17d48e2
ML
6916}
6917
6b72d486
ML
6918/*
6919 * turn all crtc's off, but do not adjust state
6920 * This has to be paired with a call to intel_modeset_setup_hw_state.
6921 */
70e0bd74 6922int intel_display_suspend(struct drm_device *dev)
ee7b9f93 6923{
e2c8b870 6924 struct drm_i915_private *dev_priv = to_i915(dev);
70e0bd74 6925 struct drm_atomic_state *state;
e2c8b870 6926 int ret;
70e0bd74 6927
e2c8b870
ML
6928 state = drm_atomic_helper_suspend(dev);
6929 ret = PTR_ERR_OR_ZERO(state);
70e0bd74
ML
6930 if (ret)
6931 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
e2c8b870
ML
6932 else
6933 dev_priv->modeset_restore_state = state;
70e0bd74 6934 return ret;
ee7b9f93
JB
6935}
6936
ea5b213a 6937void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 6938{
4ef69c7a 6939 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 6940
ea5b213a
CW
6941 drm_encoder_cleanup(encoder);
6942 kfree(intel_encoder);
7e7d76c3
JB
6943}
6944
0a91ca29
DV
6945/* Cross check the actual hw state with our own modeset state tracking (and it's
6946 * internal consistency). */
5a21b665 6947static void intel_connector_verify_state(struct intel_connector *connector)
79e53945 6948{
5a21b665 6949 struct drm_crtc *crtc = connector->base.state->crtc;
35dd3c64
ML
6950
6951 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6952 connector->base.base.id,
6953 connector->base.name);
6954
0a91ca29 6955 if (connector->get_hw_state(connector)) {
e85376cb 6956 struct intel_encoder *encoder = connector->encoder;
5a21b665 6957 struct drm_connector_state *conn_state = connector->base.state;
0a91ca29 6958
35dd3c64
ML
6959 I915_STATE_WARN(!crtc,
6960 "connector enabled without attached crtc\n");
0a91ca29 6961
35dd3c64
ML
6962 if (!crtc)
6963 return;
6964
6965 I915_STATE_WARN(!crtc->state->active,
6966 "connector is active, but attached crtc isn't\n");
6967
e85376cb 6968 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
35dd3c64
ML
6969 return;
6970
e85376cb 6971 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
35dd3c64
ML
6972 "atomic encoder doesn't match attached encoder\n");
6973
e85376cb 6974 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
35dd3c64
ML
6975 "attached encoder crtc differs from connector crtc\n");
6976 } else {
4d688a2a
ML
6977 I915_STATE_WARN(crtc && crtc->state->active,
6978 "attached crtc is active, but connector isn't\n");
5a21b665 6979 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
35dd3c64 6980 "best encoder set without crtc!\n");
0a91ca29 6981 }
79e53945
JB
6982}
6983
08d9bc92
ACO
6984int intel_connector_init(struct intel_connector *connector)
6985{
5350a031 6986 drm_atomic_helper_connector_reset(&connector->base);
08d9bc92 6987
5350a031 6988 if (!connector->base.state)
08d9bc92
ACO
6989 return -ENOMEM;
6990
08d9bc92
ACO
6991 return 0;
6992}
6993
6994struct intel_connector *intel_connector_alloc(void)
6995{
6996 struct intel_connector *connector;
6997
6998 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6999 if (!connector)
7000 return NULL;
7001
7002 if (intel_connector_init(connector) < 0) {
7003 kfree(connector);
7004 return NULL;
7005 }
7006
7007 return connector;
7008}
7009
f0947c37
DV
7010/* Simple connector->get_hw_state implementation for encoders that support only
7011 * one connector and no cloning and hence the encoder state determines the state
7012 * of the connector. */
7013bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 7014{
24929352 7015 enum pipe pipe = 0;
f0947c37 7016 struct intel_encoder *encoder = connector->encoder;
ea5b213a 7017
f0947c37 7018 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
7019}
7020
6d293983 7021static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
d272ddfa 7022{
6d293983
ACO
7023 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
7024 return crtc_state->fdi_lanes;
d272ddfa
VS
7025
7026 return 0;
7027}
7028
6d293983 7029static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5cec258b 7030 struct intel_crtc_state *pipe_config)
1857e1da 7031{
8652744b 7032 struct drm_i915_private *dev_priv = to_i915(dev);
6d293983
ACO
7033 struct drm_atomic_state *state = pipe_config->base.state;
7034 struct intel_crtc *other_crtc;
7035 struct intel_crtc_state *other_crtc_state;
7036
1857e1da
DV
7037 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
7038 pipe_name(pipe), pipe_config->fdi_lanes);
7039 if (pipe_config->fdi_lanes > 4) {
7040 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
7041 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 7042 return -EINVAL;
1857e1da
DV
7043 }
7044
8652744b 7045 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
1857e1da
DV
7046 if (pipe_config->fdi_lanes > 2) {
7047 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
7048 pipe_config->fdi_lanes);
6d293983 7049 return -EINVAL;
1857e1da 7050 } else {
6d293983 7051 return 0;
1857e1da
DV
7052 }
7053 }
7054
b7f05d4a 7055 if (INTEL_INFO(dev_priv)->num_pipes == 2)
6d293983 7056 return 0;
1857e1da
DV
7057
7058 /* Ivybridge 3 pipe is really complicated */
7059 switch (pipe) {
7060 case PIPE_A:
6d293983 7061 return 0;
1857e1da 7062 case PIPE_B:
6d293983
ACO
7063 if (pipe_config->fdi_lanes <= 2)
7064 return 0;
7065
b91eb5cc 7066 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
6d293983
ACO
7067 other_crtc_state =
7068 intel_atomic_get_crtc_state(state, other_crtc);
7069 if (IS_ERR(other_crtc_state))
7070 return PTR_ERR(other_crtc_state);
7071
7072 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
1857e1da
DV
7073 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
7074 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 7075 return -EINVAL;
1857e1da 7076 }
6d293983 7077 return 0;
1857e1da 7078 case PIPE_C:
251cc67c
VS
7079 if (pipe_config->fdi_lanes > 2) {
7080 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
7081 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 7082 return -EINVAL;
251cc67c 7083 }
6d293983 7084
b91eb5cc 7085 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
6d293983
ACO
7086 other_crtc_state =
7087 intel_atomic_get_crtc_state(state, other_crtc);
7088 if (IS_ERR(other_crtc_state))
7089 return PTR_ERR(other_crtc_state);
7090
7091 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
1857e1da 7092 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
6d293983 7093 return -EINVAL;
1857e1da 7094 }
6d293983 7095 return 0;
1857e1da
DV
7096 default:
7097 BUG();
7098 }
7099}
7100
e29c22c0
DV
7101#define RETRY 1
7102static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5cec258b 7103 struct intel_crtc_state *pipe_config)
877d48d5 7104{
1857e1da 7105 struct drm_device *dev = intel_crtc->base.dev;
7c5f93b0 7106 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6d293983
ACO
7107 int lane, link_bw, fdi_dotclock, ret;
7108 bool needs_recompute = false;
877d48d5 7109
e29c22c0 7110retry:
877d48d5
DV
7111 /* FDI is a binary signal running at ~2.7GHz, encoding
7112 * each output octet as 10 bits. The actual frequency
7113 * is stored as a divider into a 100MHz clock, and the
7114 * mode pixel clock is stored in units of 1KHz.
7115 * Hence the bw of each lane in terms of the mode signal
7116 * is:
7117 */
21a727b3 7118 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
877d48d5 7119
241bfc38 7120 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 7121
2bd89a07 7122 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
7123 pipe_config->pipe_bpp);
7124
7125 pipe_config->fdi_lanes = lane;
7126
2bd89a07 7127 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 7128 link_bw, &pipe_config->fdi_m_n);
1857e1da 7129
e3b247da 7130 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
6d293983 7131 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
e29c22c0
DV
7132 pipe_config->pipe_bpp -= 2*3;
7133 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
7134 pipe_config->pipe_bpp);
7135 needs_recompute = true;
7136 pipe_config->bw_constrained = true;
7137
7138 goto retry;
7139 }
7140
7141 if (needs_recompute)
7142 return RETRY;
7143
6d293983 7144 return ret;
877d48d5
DV
7145}
7146
8cfb3407
VS
7147static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
7148 struct intel_crtc_state *pipe_config)
7149{
7150 if (pipe_config->pipe_bpp > 24)
7151 return false;
7152
7153 /* HSW can handle pixel rate up to cdclk? */
2d1fe073 7154 if (IS_HASWELL(dev_priv))
8cfb3407
VS
7155 return true;
7156
7157 /*
b432e5cf
VS
7158 * We compare against max which means we must take
7159 * the increased cdclk requirement into account when
7160 * calculating the new cdclk.
7161 *
7162 * Should measure whether using a lower cdclk w/o IPS
8cfb3407
VS
7163 */
7164 return ilk_pipe_pixel_rate(pipe_config) <=
7165 dev_priv->max_cdclk_freq * 95 / 100;
7166}
7167
42db64ef 7168static void hsw_compute_ips_config(struct intel_crtc *crtc,
5cec258b 7169 struct intel_crtc_state *pipe_config)
42db64ef 7170{
8cfb3407 7171 struct drm_device *dev = crtc->base.dev;
fac5e23e 7172 struct drm_i915_private *dev_priv = to_i915(dev);
8cfb3407 7173
d330a953 7174 pipe_config->ips_enabled = i915.enable_ips &&
8cfb3407
VS
7175 hsw_crtc_supports_ips(crtc) &&
7176 pipe_config_supports_ips(dev_priv, pipe_config);
42db64ef
PZ
7177}
7178
39acb4aa
VS
7179static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
7180{
7181 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
7182
7183 /* GDG double wide on either pipe, otherwise pipe A only */
7184 return INTEL_INFO(dev_priv)->gen < 4 &&
7185 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
7186}
7187
a43f6e0f 7188static int intel_crtc_compute_config(struct intel_crtc *crtc,
5cec258b 7189 struct intel_crtc_state *pipe_config)
79e53945 7190{
a43f6e0f 7191 struct drm_device *dev = crtc->base.dev;
fac5e23e 7192 struct drm_i915_private *dev_priv = to_i915(dev);
7c5f93b0 7193 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
f3261156 7194 int clock_limit = dev_priv->max_dotclk_freq;
89749350 7195
cf532bb2 7196 if (INTEL_INFO(dev)->gen < 4) {
f3261156 7197 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
cf532bb2
VS
7198
7199 /*
39acb4aa 7200 * Enable double wide mode when the dot clock
cf532bb2 7201 * is > 90% of the (display) core speed.
cf532bb2 7202 */
39acb4aa
VS
7203 if (intel_crtc_supports_double_wide(crtc) &&
7204 adjusted_mode->crtc_clock > clock_limit) {
f3261156 7205 clock_limit = dev_priv->max_dotclk_freq;
cf532bb2 7206 pipe_config->double_wide = true;
ad3a4479 7207 }
f3261156 7208 }
ad3a4479 7209
f3261156
VS
7210 if (adjusted_mode->crtc_clock > clock_limit) {
7211 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
7212 adjusted_mode->crtc_clock, clock_limit,
7213 yesno(pipe_config->double_wide));
7214 return -EINVAL;
2c07245f 7215 }
89749350 7216
1d1d0e27
VS
7217 /*
7218 * Pipe horizontal size must be even in:
7219 * - DVO ganged mode
7220 * - LVDS dual channel mode
7221 * - Double wide pipe
7222 */
2d84d2b3 7223 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
7224 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
7225 pipe_config->pipe_src_w &= ~1;
7226
8693a824
DL
7227 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
7228 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42 7229 */
9beb5fea 7230 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
aad941d5 7231 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
e29c22c0 7232 return -EINVAL;
44f46b42 7233
50a0bc90 7234 if (HAS_IPS(dev_priv))
a43f6e0f
DV
7235 hsw_compute_ips_config(crtc, pipe_config);
7236
877d48d5 7237 if (pipe_config->has_pch_encoder)
a43f6e0f 7238 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 7239
cf5a15be 7240 return 0;
79e53945
JB
7241}
7242
1353c4fb 7243static int skylake_get_display_clock_speed(struct drm_i915_private *dev_priv)
1652d19e 7244{
1353c4fb 7245 u32 cdctl;
1652d19e 7246
ea61791e 7247 skl_dpll0_update(dev_priv);
1652d19e 7248
63911d72 7249 if (dev_priv->cdclk_pll.vco == 0)
709e05c3 7250 return dev_priv->cdclk_pll.ref;
1652d19e 7251
ea61791e 7252 cdctl = I915_READ(CDCLK_CTL);
1652d19e 7253
63911d72 7254 if (dev_priv->cdclk_pll.vco == 8640000) {
1652d19e
VS
7255 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
7256 case CDCLK_FREQ_450_432:
7257 return 432000;
7258 case CDCLK_FREQ_337_308:
487ed2e4 7259 return 308571;
ea61791e
VS
7260 case CDCLK_FREQ_540:
7261 return 540000;
1652d19e 7262 case CDCLK_FREQ_675_617:
487ed2e4 7263 return 617143;
1652d19e 7264 default:
ea61791e 7265 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
1652d19e
VS
7266 }
7267 } else {
1652d19e
VS
7268 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
7269 case CDCLK_FREQ_450_432:
7270 return 450000;
7271 case CDCLK_FREQ_337_308:
7272 return 337500;
ea61791e
VS
7273 case CDCLK_FREQ_540:
7274 return 540000;
1652d19e
VS
7275 case CDCLK_FREQ_675_617:
7276 return 675000;
7277 default:
ea61791e 7278 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
1652d19e
VS
7279 }
7280 }
7281
709e05c3 7282 return dev_priv->cdclk_pll.ref;
1652d19e
VS
7283}
7284
83d7c81f
VS
7285static void bxt_de_pll_update(struct drm_i915_private *dev_priv)
7286{
7287 u32 val;
7288
7289 dev_priv->cdclk_pll.ref = 19200;
1c3f7700 7290 dev_priv->cdclk_pll.vco = 0;
83d7c81f
VS
7291
7292 val = I915_READ(BXT_DE_PLL_ENABLE);
1c3f7700 7293 if ((val & BXT_DE_PLL_PLL_ENABLE) == 0)
83d7c81f 7294 return;
83d7c81f 7295
1c3f7700
ID
7296 if (WARN_ON((val & BXT_DE_PLL_LOCK) == 0))
7297 return;
83d7c81f
VS
7298
7299 val = I915_READ(BXT_DE_PLL_CTL);
7300 dev_priv->cdclk_pll.vco = (val & BXT_DE_PLL_RATIO_MASK) *
7301 dev_priv->cdclk_pll.ref;
7302}
7303
1353c4fb 7304static int broxton_get_display_clock_speed(struct drm_i915_private *dev_priv)
acd3f3d3 7305{
f5986242
VS
7306 u32 divider;
7307 int div, vco;
acd3f3d3 7308
83d7c81f
VS
7309 bxt_de_pll_update(dev_priv);
7310
f5986242
VS
7311 vco = dev_priv->cdclk_pll.vco;
7312 if (vco == 0)
7313 return dev_priv->cdclk_pll.ref;
acd3f3d3 7314
f5986242 7315 divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
acd3f3d3 7316
f5986242 7317 switch (divider) {
acd3f3d3 7318 case BXT_CDCLK_CD2X_DIV_SEL_1:
f5986242
VS
7319 div = 2;
7320 break;
acd3f3d3 7321 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
f5986242
VS
7322 div = 3;
7323 break;
acd3f3d3 7324 case BXT_CDCLK_CD2X_DIV_SEL_2:
f5986242
VS
7325 div = 4;
7326 break;
acd3f3d3 7327 case BXT_CDCLK_CD2X_DIV_SEL_4:
f5986242
VS
7328 div = 8;
7329 break;
7330 default:
7331 MISSING_CASE(divider);
7332 return dev_priv->cdclk_pll.ref;
acd3f3d3
BP
7333 }
7334
f5986242 7335 return DIV_ROUND_CLOSEST(vco, div);
acd3f3d3
BP
7336}
7337
1353c4fb 7338static int broadwell_get_display_clock_speed(struct drm_i915_private *dev_priv)
1652d19e 7339{
1652d19e
VS
7340 uint32_t lcpll = I915_READ(LCPLL_CTL);
7341 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
7342
7343 if (lcpll & LCPLL_CD_SOURCE_FCLK)
7344 return 800000;
7345 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
7346 return 450000;
7347 else if (freq == LCPLL_CLK_FREQ_450)
7348 return 450000;
7349 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
7350 return 540000;
7351 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
7352 return 337500;
7353 else
7354 return 675000;
7355}
7356
1353c4fb 7357static int haswell_get_display_clock_speed(struct drm_i915_private *dev_priv)
1652d19e 7358{
1652d19e
VS
7359 uint32_t lcpll = I915_READ(LCPLL_CTL);
7360 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
7361
7362 if (lcpll & LCPLL_CD_SOURCE_FCLK)
7363 return 800000;
7364 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
7365 return 450000;
7366 else if (freq == LCPLL_CLK_FREQ_450)
7367 return 450000;
50a0bc90 7368 else if (IS_HSW_ULT(dev_priv))
1652d19e
VS
7369 return 337500;
7370 else
7371 return 540000;
79e53945
JB
7372}
7373
1353c4fb 7374static int valleyview_get_display_clock_speed(struct drm_i915_private *dev_priv)
25eb05fc 7375{
1353c4fb 7376 return vlv_get_cck_clock_hpll(dev_priv, "cdclk",
bfa7df01 7377 CCK_DISPLAY_CLOCK_CONTROL);
25eb05fc
JB
7378}
7379
1353c4fb 7380static int ilk_get_display_clock_speed(struct drm_i915_private *dev_priv)
b37a6434
VS
7381{
7382 return 450000;
7383}
7384
1353c4fb 7385static int i945_get_display_clock_speed(struct drm_i915_private *dev_priv)
e70236a8
JB
7386{
7387 return 400000;
7388}
79e53945 7389
1353c4fb 7390static int i915_get_display_clock_speed(struct drm_i915_private *dev_priv)
79e53945 7391{
e907f170 7392 return 333333;
e70236a8 7393}
79e53945 7394
1353c4fb 7395static int i9xx_misc_get_display_clock_speed(struct drm_i915_private *dev_priv)
e70236a8
JB
7396{
7397 return 200000;
7398}
79e53945 7399
1353c4fb 7400static int pnv_get_display_clock_speed(struct drm_i915_private *dev_priv)
257a7ffc 7401{
1353c4fb 7402 struct pci_dev *pdev = dev_priv->drm.pdev;
257a7ffc
DV
7403 u16 gcfgc = 0;
7404
52a05c30 7405 pci_read_config_word(pdev, GCFGC, &gcfgc);
257a7ffc
DV
7406
7407 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7408 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
e907f170 7409 return 266667;
257a7ffc 7410 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
e907f170 7411 return 333333;
257a7ffc 7412 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
e907f170 7413 return 444444;
257a7ffc
DV
7414 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
7415 return 200000;
7416 default:
7417 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
7418 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
e907f170 7419 return 133333;
257a7ffc 7420 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
e907f170 7421 return 166667;
257a7ffc
DV
7422 }
7423}
7424
1353c4fb 7425static int i915gm_get_display_clock_speed(struct drm_i915_private *dev_priv)
e70236a8 7426{
1353c4fb 7427 struct pci_dev *pdev = dev_priv->drm.pdev;
e70236a8 7428 u16 gcfgc = 0;
79e53945 7429
52a05c30 7430 pci_read_config_word(pdev, GCFGC, &gcfgc);
e70236a8
JB
7431
7432 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
e907f170 7433 return 133333;
e70236a8
JB
7434 else {
7435 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7436 case GC_DISPLAY_CLOCK_333_MHZ:
e907f170 7437 return 333333;
e70236a8
JB
7438 default:
7439 case GC_DISPLAY_CLOCK_190_200_MHZ:
7440 return 190000;
79e53945 7441 }
e70236a8
JB
7442 }
7443}
7444
1353c4fb 7445static int i865_get_display_clock_speed(struct drm_i915_private *dev_priv)
e70236a8 7446{
e907f170 7447 return 266667;
e70236a8
JB
7448}
7449
1353c4fb 7450static int i85x_get_display_clock_speed(struct drm_i915_private *dev_priv)
e70236a8 7451{
1353c4fb 7452 struct pci_dev *pdev = dev_priv->drm.pdev;
e70236a8 7453 u16 hpllcc = 0;
1b1d2716 7454
65cd2b3f
VS
7455 /*
7456 * 852GM/852GMV only supports 133 MHz and the HPLLCC
7457 * encoding is different :(
7458 * FIXME is this the right way to detect 852GM/852GMV?
7459 */
52a05c30 7460 if (pdev->revision == 0x1)
65cd2b3f
VS
7461 return 133333;
7462
52a05c30 7463 pci_bus_read_config_word(pdev->bus,
1b1d2716
VS
7464 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
7465
e70236a8
JB
7466 /* Assume that the hardware is in the high speed state. This
7467 * should be the default.
7468 */
7469 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
7470 case GC_CLOCK_133_200:
1b1d2716 7471 case GC_CLOCK_133_200_2:
e70236a8
JB
7472 case GC_CLOCK_100_200:
7473 return 200000;
7474 case GC_CLOCK_166_250:
7475 return 250000;
7476 case GC_CLOCK_100_133:
e907f170 7477 return 133333;
1b1d2716
VS
7478 case GC_CLOCK_133_266:
7479 case GC_CLOCK_133_266_2:
7480 case GC_CLOCK_166_266:
7481 return 266667;
e70236a8 7482 }
79e53945 7483
e70236a8
JB
7484 /* Shouldn't happen */
7485 return 0;
7486}
79e53945 7487
1353c4fb 7488static int i830_get_display_clock_speed(struct drm_i915_private *dev_priv)
e70236a8 7489{
e907f170 7490 return 133333;
79e53945
JB
7491}
7492
1353c4fb 7493static unsigned int intel_hpll_vco(struct drm_i915_private *dev_priv)
34edce2f 7494{
34edce2f
VS
7495 static const unsigned int blb_vco[8] = {
7496 [0] = 3200000,
7497 [1] = 4000000,
7498 [2] = 5333333,
7499 [3] = 4800000,
7500 [4] = 6400000,
7501 };
7502 static const unsigned int pnv_vco[8] = {
7503 [0] = 3200000,
7504 [1] = 4000000,
7505 [2] = 5333333,
7506 [3] = 4800000,
7507 [4] = 2666667,
7508 };
7509 static const unsigned int cl_vco[8] = {
7510 [0] = 3200000,
7511 [1] = 4000000,
7512 [2] = 5333333,
7513 [3] = 6400000,
7514 [4] = 3333333,
7515 [5] = 3566667,
7516 [6] = 4266667,
7517 };
7518 static const unsigned int elk_vco[8] = {
7519 [0] = 3200000,
7520 [1] = 4000000,
7521 [2] = 5333333,
7522 [3] = 4800000,
7523 };
7524 static const unsigned int ctg_vco[8] = {
7525 [0] = 3200000,
7526 [1] = 4000000,
7527 [2] = 5333333,
7528 [3] = 6400000,
7529 [4] = 2666667,
7530 [5] = 4266667,
7531 };
7532 const unsigned int *vco_table;
7533 unsigned int vco;
7534 uint8_t tmp = 0;
7535
7536 /* FIXME other chipsets? */
50a0bc90 7537 if (IS_GM45(dev_priv))
34edce2f 7538 vco_table = ctg_vco;
9beb5fea 7539 else if (IS_G4X(dev_priv))
34edce2f 7540 vco_table = elk_vco;
1353c4fb 7541 else if (IS_CRESTLINE(dev_priv))
34edce2f 7542 vco_table = cl_vco;
1353c4fb 7543 else if (IS_PINEVIEW(dev_priv))
34edce2f 7544 vco_table = pnv_vco;
1353c4fb 7545 else if (IS_G33(dev_priv))
34edce2f
VS
7546 vco_table = blb_vco;
7547 else
7548 return 0;
7549
1353c4fb 7550 tmp = I915_READ(IS_MOBILE(dev_priv) ? HPLLVCO_MOBILE : HPLLVCO);
34edce2f
VS
7551
7552 vco = vco_table[tmp & 0x7];
7553 if (vco == 0)
7554 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7555 else
7556 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7557
7558 return vco;
7559}
7560
1353c4fb 7561static int gm45_get_display_clock_speed(struct drm_i915_private *dev_priv)
34edce2f 7562{
1353c4fb
VS
7563 struct pci_dev *pdev = dev_priv->drm.pdev;
7564 unsigned int cdclk_sel, vco = intel_hpll_vco(dev_priv);
34edce2f
VS
7565 uint16_t tmp = 0;
7566
52a05c30 7567 pci_read_config_word(pdev, GCFGC, &tmp);
34edce2f
VS
7568
7569 cdclk_sel = (tmp >> 12) & 0x1;
7570
7571 switch (vco) {
7572 case 2666667:
7573 case 4000000:
7574 case 5333333:
7575 return cdclk_sel ? 333333 : 222222;
7576 case 3200000:
7577 return cdclk_sel ? 320000 : 228571;
7578 default:
7579 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7580 return 222222;
7581 }
7582}
7583
1353c4fb 7584static int i965gm_get_display_clock_speed(struct drm_i915_private *dev_priv)
34edce2f 7585{
1353c4fb 7586 struct pci_dev *pdev = dev_priv->drm.pdev;
34edce2f
VS
7587 static const uint8_t div_3200[] = { 16, 10, 8 };
7588 static const uint8_t div_4000[] = { 20, 12, 10 };
7589 static const uint8_t div_5333[] = { 24, 16, 14 };
7590 const uint8_t *div_table;
1353c4fb 7591 unsigned int cdclk_sel, vco = intel_hpll_vco(dev_priv);
34edce2f
VS
7592 uint16_t tmp = 0;
7593
52a05c30 7594 pci_read_config_word(pdev, GCFGC, &tmp);
34edce2f
VS
7595
7596 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7597
7598 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7599 goto fail;
7600
7601 switch (vco) {
7602 case 3200000:
7603 div_table = div_3200;
7604 break;
7605 case 4000000:
7606 div_table = div_4000;
7607 break;
7608 case 5333333:
7609 div_table = div_5333;
7610 break;
7611 default:
7612 goto fail;
7613 }
7614
7615 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7616
caf4e252 7617fail:
34edce2f
VS
7618 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7619 return 200000;
7620}
7621
1353c4fb 7622static int g33_get_display_clock_speed(struct drm_i915_private *dev_priv)
34edce2f 7623{
1353c4fb 7624 struct pci_dev *pdev = dev_priv->drm.pdev;
34edce2f
VS
7625 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7626 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7627 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7628 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7629 const uint8_t *div_table;
1353c4fb 7630 unsigned int cdclk_sel, vco = intel_hpll_vco(dev_priv);
34edce2f
VS
7631 uint16_t tmp = 0;
7632
52a05c30 7633 pci_read_config_word(pdev, GCFGC, &tmp);
34edce2f
VS
7634
7635 cdclk_sel = (tmp >> 4) & 0x7;
7636
7637 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7638 goto fail;
7639
7640 switch (vco) {
7641 case 3200000:
7642 div_table = div_3200;
7643 break;
7644 case 4000000:
7645 div_table = div_4000;
7646 break;
7647 case 4800000:
7648 div_table = div_4800;
7649 break;
7650 case 5333333:
7651 div_table = div_5333;
7652 break;
7653 default:
7654 goto fail;
7655 }
7656
7657 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7658
caf4e252 7659fail:
34edce2f
VS
7660 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7661 return 190476;
7662}
7663
2c07245f 7664static void
a65851af 7665intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 7666{
a65851af
VS
7667 while (*num > DATA_LINK_M_N_MASK ||
7668 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
7669 *num >>= 1;
7670 *den >>= 1;
7671 }
7672}
7673
a65851af
VS
7674static void compute_m_n(unsigned int m, unsigned int n,
7675 uint32_t *ret_m, uint32_t *ret_n)
7676{
7677 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7678 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7679 intel_reduce_m_n_ratio(ret_m, ret_n);
7680}
7681
e69d0bc1
DV
7682void
7683intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7684 int pixel_clock, int link_clock,
7685 struct intel_link_m_n *m_n)
2c07245f 7686{
e69d0bc1 7687 m_n->tu = 64;
a65851af
VS
7688
7689 compute_m_n(bits_per_pixel * pixel_clock,
7690 link_clock * nlanes * 8,
7691 &m_n->gmch_m, &m_n->gmch_n);
7692
7693 compute_m_n(pixel_clock, link_clock,
7694 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
7695}
7696
a7615030
CW
7697static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7698{
d330a953
JN
7699 if (i915.panel_use_ssc >= 0)
7700 return i915.panel_use_ssc != 0;
41aa3448 7701 return dev_priv->vbt.lvds_use_ssc
435793df 7702 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
7703}
7704
7429e9d4 7705static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 7706{
7df00d7a 7707 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 7708}
f47709a9 7709
7429e9d4
DV
7710static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7711{
7712 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
7713}
7714
f47709a9 7715static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
190f68c5 7716 struct intel_crtc_state *crtc_state,
9e2c8475 7717 struct dpll *reduced_clock)
a7516a05 7718{
9b1e14f4 7719 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
a7516a05
JB
7720 u32 fp, fp2 = 0;
7721
9b1e14f4 7722 if (IS_PINEVIEW(dev_priv)) {
190f68c5 7723 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7724 if (reduced_clock)
7429e9d4 7725 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 7726 } else {
190f68c5 7727 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7728 if (reduced_clock)
7429e9d4 7729 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
7730 }
7731
190f68c5 7732 crtc_state->dpll_hw_state.fp0 = fp;
a7516a05 7733
f47709a9 7734 crtc->lowfreq_avail = false;
2d84d2b3 7735 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ab585dea 7736 reduced_clock) {
190f68c5 7737 crtc_state->dpll_hw_state.fp1 = fp2;
f47709a9 7738 crtc->lowfreq_avail = true;
a7516a05 7739 } else {
190f68c5 7740 crtc_state->dpll_hw_state.fp1 = fp;
a7516a05
JB
7741 }
7742}
7743
5e69f97f
CML
7744static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7745 pipe)
89b667f8
JB
7746{
7747 u32 reg_val;
7748
7749 /*
7750 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7751 * and set it to a reasonable value instead.
7752 */
ab3c759a 7753 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
7754 reg_val &= 0xffffff00;
7755 reg_val |= 0x00000030;
ab3c759a 7756 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7757
ab3c759a 7758 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7759 reg_val &= 0x8cffffff;
7760 reg_val = 0x8c000000;
ab3c759a 7761 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 7762
ab3c759a 7763 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 7764 reg_val &= 0xffffff00;
ab3c759a 7765 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7766
ab3c759a 7767 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7768 reg_val &= 0x00ffffff;
7769 reg_val |= 0xb0000000;
ab3c759a 7770 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
7771}
7772
b551842d
DV
7773static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7774 struct intel_link_m_n *m_n)
7775{
7776 struct drm_device *dev = crtc->base.dev;
fac5e23e 7777 struct drm_i915_private *dev_priv = to_i915(dev);
b551842d
DV
7778 int pipe = crtc->pipe;
7779
e3b95f1e
DV
7780 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7781 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7782 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7783 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
7784}
7785
7786static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
7787 struct intel_link_m_n *m_n,
7788 struct intel_link_m_n *m2_n2)
b551842d
DV
7789{
7790 struct drm_device *dev = crtc->base.dev;
fac5e23e 7791 struct drm_i915_private *dev_priv = to_i915(dev);
b551842d 7792 int pipe = crtc->pipe;
6e3c9717 7793 enum transcoder transcoder = crtc->config->cpu_transcoder;
b551842d
DV
7794
7795 if (INTEL_INFO(dev)->gen >= 5) {
7796 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7797 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7798 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7799 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
7800 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7801 * for gen < 8) and if DRRS is supported (to make sure the
7802 * registers are not unnecessarily accessed).
7803 */
920a14b2
TU
7804 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
7805 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
f769cd24
VK
7806 I915_WRITE(PIPE_DATA_M2(transcoder),
7807 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7808 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7809 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7810 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7811 }
b551842d 7812 } else {
e3b95f1e
DV
7813 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7814 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7815 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7816 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
7817 }
7818}
7819
fe3cd48d 7820void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
03afc4a2 7821{
fe3cd48d
R
7822 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7823
7824 if (m_n == M1_N1) {
7825 dp_m_n = &crtc->config->dp_m_n;
7826 dp_m2_n2 = &crtc->config->dp_m2_n2;
7827 } else if (m_n == M2_N2) {
7828
7829 /*
7830 * M2_N2 registers are not supported. Hence m2_n2 divider value
7831 * needs to be programmed into M1_N1.
7832 */
7833 dp_m_n = &crtc->config->dp_m2_n2;
7834 } else {
7835 DRM_ERROR("Unsupported divider value\n");
7836 return;
7837 }
7838
6e3c9717
ACO
7839 if (crtc->config->has_pch_encoder)
7840 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
03afc4a2 7841 else
fe3cd48d 7842 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
03afc4a2
DV
7843}
7844
251ac862
DV
7845static void vlv_compute_dpll(struct intel_crtc *crtc,
7846 struct intel_crtc_state *pipe_config)
bdd4b6a6 7847{
03ed5cbf 7848 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
cd2d34d9 7849 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
03ed5cbf
VS
7850 if (crtc->pipe != PIPE_A)
7851 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
bdd4b6a6 7852
cd2d34d9 7853 /* DPLL not used with DSI, but still need the rest set up */
d7edc4e5 7854 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
cd2d34d9
VS
7855 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
7856 DPLL_EXT_BUFFER_ENABLE_VLV;
7857
03ed5cbf
VS
7858 pipe_config->dpll_hw_state.dpll_md =
7859 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
7860}
bdd4b6a6 7861
03ed5cbf
VS
7862static void chv_compute_dpll(struct intel_crtc *crtc,
7863 struct intel_crtc_state *pipe_config)
7864{
7865 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
cd2d34d9 7866 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
03ed5cbf
VS
7867 if (crtc->pipe != PIPE_A)
7868 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7869
cd2d34d9 7870 /* DPLL not used with DSI, but still need the rest set up */
d7edc4e5 7871 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
cd2d34d9
VS
7872 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
7873
03ed5cbf
VS
7874 pipe_config->dpll_hw_state.dpll_md =
7875 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
bdd4b6a6
DV
7876}
7877
d288f65f 7878static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7879 const struct intel_crtc_state *pipe_config)
a0c4da24 7880{
f47709a9 7881 struct drm_device *dev = crtc->base.dev;
fac5e23e 7882 struct drm_i915_private *dev_priv = to_i915(dev);
cd2d34d9 7883 enum pipe pipe = crtc->pipe;
bdd4b6a6 7884 u32 mdiv;
a0c4da24 7885 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 7886 u32 coreclk, reg_val;
a0c4da24 7887
cd2d34d9
VS
7888 /* Enable Refclk */
7889 I915_WRITE(DPLL(pipe),
7890 pipe_config->dpll_hw_state.dpll &
7891 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
7892
7893 /* No need to actually set up the DPLL with DSI */
7894 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7895 return;
7896
a580516d 7897 mutex_lock(&dev_priv->sb_lock);
09153000 7898
d288f65f
VS
7899 bestn = pipe_config->dpll.n;
7900 bestm1 = pipe_config->dpll.m1;
7901 bestm2 = pipe_config->dpll.m2;
7902 bestp1 = pipe_config->dpll.p1;
7903 bestp2 = pipe_config->dpll.p2;
a0c4da24 7904
89b667f8
JB
7905 /* See eDP HDMI DPIO driver vbios notes doc */
7906
7907 /* PLL B needs special handling */
bdd4b6a6 7908 if (pipe == PIPE_B)
5e69f97f 7909 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
7910
7911 /* Set up Tx target for periodic Rcomp update */
ab3c759a 7912 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
7913
7914 /* Disable target IRef on PLL */
ab3c759a 7915 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 7916 reg_val &= 0x00ffffff;
ab3c759a 7917 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
7918
7919 /* Disable fast lock */
ab3c759a 7920 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
7921
7922 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
7923 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7924 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7925 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 7926 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
7927
7928 /*
7929 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7930 * but we don't support that).
7931 * Note: don't use the DAC post divider as it seems unstable.
7932 */
7933 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 7934 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7935
a0c4da24 7936 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 7937 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7938
89b667f8 7939 /* Set HBR and RBR LPF coefficients */
d288f65f 7940 if (pipe_config->port_clock == 162000 ||
2d84d2b3
VS
7941 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
7942 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
ab3c759a 7943 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 7944 0x009f0003);
89b667f8 7945 else
ab3c759a 7946 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
7947 0x00d0000f);
7948
37a5650b 7949 if (intel_crtc_has_dp_encoder(pipe_config)) {
89b667f8 7950 /* Use SSC source */
bdd4b6a6 7951 if (pipe == PIPE_A)
ab3c759a 7952 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7953 0x0df40000);
7954 else
ab3c759a 7955 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7956 0x0df70000);
7957 } else { /* HDMI or VGA */
7958 /* Use bend source */
bdd4b6a6 7959 if (pipe == PIPE_A)
ab3c759a 7960 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7961 0x0df70000);
7962 else
ab3c759a 7963 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7964 0x0df40000);
7965 }
a0c4da24 7966
ab3c759a 7967 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 7968 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
2210ce7f 7969 if (intel_crtc_has_dp_encoder(crtc->config))
89b667f8 7970 coreclk |= 0x01000000;
ab3c759a 7971 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 7972
ab3c759a 7973 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a580516d 7974 mutex_unlock(&dev_priv->sb_lock);
a0c4da24
JB
7975}
7976
d288f65f 7977static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7978 const struct intel_crtc_state *pipe_config)
9d556c99
CML
7979{
7980 struct drm_device *dev = crtc->base.dev;
fac5e23e 7981 struct drm_i915_private *dev_priv = to_i915(dev);
cd2d34d9 7982 enum pipe pipe = crtc->pipe;
9d556c99 7983 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9cbe40c1 7984 u32 loopfilter, tribuf_calcntr;
9d556c99 7985 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
a945ce7e 7986 u32 dpio_val;
9cbe40c1 7987 int vco;
9d556c99 7988
cd2d34d9
VS
7989 /* Enable Refclk and SSC */
7990 I915_WRITE(DPLL(pipe),
7991 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
7992
7993 /* No need to actually set up the DPLL with DSI */
7994 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7995 return;
7996
d288f65f
VS
7997 bestn = pipe_config->dpll.n;
7998 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7999 bestm1 = pipe_config->dpll.m1;
8000 bestm2 = pipe_config->dpll.m2 >> 22;
8001 bestp1 = pipe_config->dpll.p1;
8002 bestp2 = pipe_config->dpll.p2;
9cbe40c1 8003 vco = pipe_config->dpll.vco;
a945ce7e 8004 dpio_val = 0;
9cbe40c1 8005 loopfilter = 0;
9d556c99 8006
a580516d 8007 mutex_lock(&dev_priv->sb_lock);
9d556c99 8008
9d556c99
CML
8009 /* p1 and p2 divider */
8010 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
8011 5 << DPIO_CHV_S1_DIV_SHIFT |
8012 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
8013 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
8014 1 << DPIO_CHV_K_DIV_SHIFT);
8015
8016 /* Feedback post-divider - m2 */
8017 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
8018
8019 /* Feedback refclk divider - n and m1 */
8020 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
8021 DPIO_CHV_M1_DIV_BY_2 |
8022 1 << DPIO_CHV_N_DIV_SHIFT);
8023
8024 /* M2 fraction division */
25a25dfc 8025 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
9d556c99
CML
8026
8027 /* M2 fraction division enable */
a945ce7e
VP
8028 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
8029 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
8030 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
8031 if (bestm2_frac)
8032 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
8033 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
9d556c99 8034
de3a0fde
VP
8035 /* Program digital lock detect threshold */
8036 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
8037 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
8038 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
8039 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
8040 if (!bestm2_frac)
8041 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
8042 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
8043
9d556c99 8044 /* Loop filter */
9cbe40c1
VP
8045 if (vco == 5400000) {
8046 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
8047 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
8048 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
8049 tribuf_calcntr = 0x9;
8050 } else if (vco <= 6200000) {
8051 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
8052 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
8053 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8054 tribuf_calcntr = 0x9;
8055 } else if (vco <= 6480000) {
8056 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
8057 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
8058 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8059 tribuf_calcntr = 0x8;
8060 } else {
8061 /* Not supported. Apply the same limits as in the max case */
8062 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
8063 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
8064 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8065 tribuf_calcntr = 0;
8066 }
9d556c99
CML
8067 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
8068
968040b2 8069 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
9cbe40c1
VP
8070 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
8071 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
8072 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
8073
9d556c99
CML
8074 /* AFC Recal */
8075 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
8076 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
8077 DPIO_AFC_RECAL);
8078
a580516d 8079 mutex_unlock(&dev_priv->sb_lock);
9d556c99
CML
8080}
8081
d288f65f
VS
8082/**
8083 * vlv_force_pll_on - forcibly enable just the PLL
8084 * @dev_priv: i915 private structure
8085 * @pipe: pipe PLL to enable
8086 * @dpll: PLL configuration
8087 *
8088 * Enable the PLL for @pipe using the supplied @dpll config. To be used
8089 * in cases where we need the PLL enabled even when @pipe is not going to
8090 * be enabled.
8091 */
30ad9814 8092int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
3f36b937 8093 const struct dpll *dpll)
d288f65f 8094{
b91eb5cc 8095 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
3f36b937
TU
8096 struct intel_crtc_state *pipe_config;
8097
8098 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8099 if (!pipe_config)
8100 return -ENOMEM;
8101
8102 pipe_config->base.crtc = &crtc->base;
8103 pipe_config->pixel_multiplier = 1;
8104 pipe_config->dpll = *dpll;
d288f65f 8105
30ad9814 8106 if (IS_CHERRYVIEW(dev_priv)) {
3f36b937
TU
8107 chv_compute_dpll(crtc, pipe_config);
8108 chv_prepare_pll(crtc, pipe_config);
8109 chv_enable_pll(crtc, pipe_config);
d288f65f 8110 } else {
3f36b937
TU
8111 vlv_compute_dpll(crtc, pipe_config);
8112 vlv_prepare_pll(crtc, pipe_config);
8113 vlv_enable_pll(crtc, pipe_config);
d288f65f 8114 }
3f36b937
TU
8115
8116 kfree(pipe_config);
8117
8118 return 0;
d288f65f
VS
8119}
8120
8121/**
8122 * vlv_force_pll_off - forcibly disable just the PLL
8123 * @dev_priv: i915 private structure
8124 * @pipe: pipe PLL to disable
8125 *
8126 * Disable the PLL for @pipe. To be used in cases where we need
8127 * the PLL enabled even when @pipe is not going to be enabled.
8128 */
30ad9814 8129void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
d288f65f 8130{
30ad9814
VS
8131 if (IS_CHERRYVIEW(dev_priv))
8132 chv_disable_pll(dev_priv, pipe);
d288f65f 8133 else
30ad9814 8134 vlv_disable_pll(dev_priv, pipe);
d288f65f
VS
8135}
8136
251ac862
DV
8137static void i9xx_compute_dpll(struct intel_crtc *crtc,
8138 struct intel_crtc_state *crtc_state,
9e2c8475 8139 struct dpll *reduced_clock)
eb1cbe48 8140{
9b1e14f4 8141 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
eb1cbe48 8142 u32 dpll;
190f68c5 8143 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 8144
190f68c5 8145 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 8146
eb1cbe48
DV
8147 dpll = DPLL_VGA_MODE_DIS;
8148
2d84d2b3 8149 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
8150 dpll |= DPLLB_MODE_LVDS;
8151 else
8152 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 8153
50a0bc90 8154 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) || IS_G33(dev_priv)) {
190f68c5 8155 dpll |= (crtc_state->pixel_multiplier - 1)
198a037f 8156 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 8157 }
198a037f 8158
3d6e9ee0
VS
8159 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8160 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
4a33e48d 8161 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 8162
37a5650b 8163 if (intel_crtc_has_dp_encoder(crtc_state))
4a33e48d 8164 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
8165
8166 /* compute bitmask from p1 value */
9b1e14f4 8167 if (IS_PINEVIEW(dev_priv))
eb1cbe48
DV
8168 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
8169 else {
8170 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
9beb5fea 8171 if (IS_G4X(dev_priv) && reduced_clock)
eb1cbe48
DV
8172 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
8173 }
8174 switch (clock->p2) {
8175 case 5:
8176 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8177 break;
8178 case 7:
8179 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8180 break;
8181 case 10:
8182 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8183 break;
8184 case 14:
8185 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8186 break;
8187 }
9b1e14f4 8188 if (INTEL_GEN(dev_priv) >= 4)
eb1cbe48
DV
8189 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
8190
190f68c5 8191 if (crtc_state->sdvo_tv_clock)
eb1cbe48 8192 dpll |= PLL_REF_INPUT_TVCLKINBC;
2d84d2b3 8193 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ceb41007 8194 intel_panel_use_ssc(dev_priv))
eb1cbe48
DV
8195 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
8196 else
8197 dpll |= PLL_REF_INPUT_DREFCLK;
8198
8199 dpll |= DPLL_VCO_ENABLE;
190f68c5 8200 crtc_state->dpll_hw_state.dpll = dpll;
8bcc2795 8201
9b1e14f4 8202 if (INTEL_GEN(dev_priv) >= 4) {
190f68c5 8203 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
ef1b460d 8204 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
190f68c5 8205 crtc_state->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
8206 }
8207}
8208
251ac862
DV
8209static void i8xx_compute_dpll(struct intel_crtc *crtc,
8210 struct intel_crtc_state *crtc_state,
9e2c8475 8211 struct dpll *reduced_clock)
eb1cbe48 8212{
f47709a9 8213 struct drm_device *dev = crtc->base.dev;
fac5e23e 8214 struct drm_i915_private *dev_priv = to_i915(dev);
eb1cbe48 8215 u32 dpll;
190f68c5 8216 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 8217
190f68c5 8218 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 8219
eb1cbe48
DV
8220 dpll = DPLL_VGA_MODE_DIS;
8221
2d84d2b3 8222 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
8223 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8224 } else {
8225 if (clock->p1 == 2)
8226 dpll |= PLL_P1_DIVIDE_BY_TWO;
8227 else
8228 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8229 if (clock->p2 == 4)
8230 dpll |= PLL_P2_DIVIDE_BY_4;
8231 }
8232
50a0bc90
TU
8233 if (!IS_I830(dev_priv) &&
8234 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
4a33e48d
DV
8235 dpll |= DPLL_DVO_2X_MODE;
8236
2d84d2b3 8237 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ceb41007 8238 intel_panel_use_ssc(dev_priv))
eb1cbe48
DV
8239 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
8240 else
8241 dpll |= PLL_REF_INPUT_DREFCLK;
8242
8243 dpll |= DPLL_VCO_ENABLE;
190f68c5 8244 crtc_state->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
8245}
8246
8a654f3b 8247static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
8248{
8249 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 8250 struct drm_i915_private *dev_priv = to_i915(dev);
b0e77b9c 8251 enum pipe pipe = intel_crtc->pipe;
6e3c9717 8252 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
7c5f93b0 8253 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
1caea6e9
VS
8254 uint32_t crtc_vtotal, crtc_vblank_end;
8255 int vsyncshift = 0;
4d8a62ea
DV
8256
8257 /* We need to be careful not to changed the adjusted mode, for otherwise
8258 * the hw state checker will get angry at the mismatch. */
8259 crtc_vtotal = adjusted_mode->crtc_vtotal;
8260 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 8261
609aeaca 8262 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 8263 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
8264 crtc_vtotal -= 1;
8265 crtc_vblank_end -= 1;
609aeaca 8266
2d84d2b3 8267 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
609aeaca
VS
8268 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
8269 else
8270 vsyncshift = adjusted_mode->crtc_hsync_start -
8271 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
8272 if (vsyncshift < 0)
8273 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
8274 }
8275
8276 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 8277 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 8278
fe2b8f9d 8279 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
8280 (adjusted_mode->crtc_hdisplay - 1) |
8281 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 8282 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
8283 (adjusted_mode->crtc_hblank_start - 1) |
8284 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 8285 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
8286 (adjusted_mode->crtc_hsync_start - 1) |
8287 ((adjusted_mode->crtc_hsync_end - 1) << 16));
8288
fe2b8f9d 8289 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 8290 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 8291 ((crtc_vtotal - 1) << 16));
fe2b8f9d 8292 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 8293 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 8294 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 8295 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
8296 (adjusted_mode->crtc_vsync_start - 1) |
8297 ((adjusted_mode->crtc_vsync_end - 1) << 16));
8298
b5e508d4
PZ
8299 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
8300 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
8301 * documented on the DDI_FUNC_CTL register description, EDP Input Select
8302 * bits. */
772c2a51 8303 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
b5e508d4
PZ
8304 (pipe == PIPE_B || pipe == PIPE_C))
8305 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
8306
bc58be60
JN
8307}
8308
8309static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
8310{
8311 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 8312 struct drm_i915_private *dev_priv = to_i915(dev);
bc58be60
JN
8313 enum pipe pipe = intel_crtc->pipe;
8314
b0e77b9c
PZ
8315 /* pipesrc controls the size that is scaled from, which should
8316 * always be the user's requested size.
8317 */
8318 I915_WRITE(PIPESRC(pipe),
6e3c9717
ACO
8319 ((intel_crtc->config->pipe_src_w - 1) << 16) |
8320 (intel_crtc->config->pipe_src_h - 1));
b0e77b9c
PZ
8321}
8322
1bd1bd80 8323static void intel_get_pipe_timings(struct intel_crtc *crtc,
5cec258b 8324 struct intel_crtc_state *pipe_config)
1bd1bd80
DV
8325{
8326 struct drm_device *dev = crtc->base.dev;
fac5e23e 8327 struct drm_i915_private *dev_priv = to_i915(dev);
1bd1bd80
DV
8328 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
8329 uint32_t tmp;
8330
8331 tmp = I915_READ(HTOTAL(cpu_transcoder));
2d112de7
ACO
8332 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
8333 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 8334 tmp = I915_READ(HBLANK(cpu_transcoder));
2d112de7
ACO
8335 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
8336 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 8337 tmp = I915_READ(HSYNC(cpu_transcoder));
2d112de7
ACO
8338 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
8339 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
8340
8341 tmp = I915_READ(VTOTAL(cpu_transcoder));
2d112de7
ACO
8342 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
8343 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 8344 tmp = I915_READ(VBLANK(cpu_transcoder));
2d112de7
ACO
8345 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
8346 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 8347 tmp = I915_READ(VSYNC(cpu_transcoder));
2d112de7
ACO
8348 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
8349 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
8350
8351 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
2d112de7
ACO
8352 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
8353 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
8354 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
1bd1bd80 8355 }
bc58be60
JN
8356}
8357
8358static void intel_get_pipe_src_size(struct intel_crtc *crtc,
8359 struct intel_crtc_state *pipe_config)
8360{
8361 struct drm_device *dev = crtc->base.dev;
fac5e23e 8362 struct drm_i915_private *dev_priv = to_i915(dev);
bc58be60 8363 u32 tmp;
1bd1bd80
DV
8364
8365 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
8366 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
8367 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
8368
2d112de7
ACO
8369 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
8370 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
8371}
8372
f6a83288 8373void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 8374 struct intel_crtc_state *pipe_config)
babea61d 8375{
2d112de7
ACO
8376 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
8377 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
8378 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
8379 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
babea61d 8380
2d112de7
ACO
8381 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
8382 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
8383 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
8384 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
babea61d 8385
2d112de7 8386 mode->flags = pipe_config->base.adjusted_mode.flags;
cd13f5ab 8387 mode->type = DRM_MODE_TYPE_DRIVER;
babea61d 8388
2d112de7
ACO
8389 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
8390 mode->flags |= pipe_config->base.adjusted_mode.flags;
cd13f5ab
ML
8391
8392 mode->hsync = drm_mode_hsync(mode);
8393 mode->vrefresh = drm_mode_vrefresh(mode);
8394 drm_mode_set_name(mode);
babea61d
JB
8395}
8396
84b046f3
DV
8397static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
8398{
8399 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 8400 struct drm_i915_private *dev_priv = to_i915(dev);
84b046f3
DV
8401 uint32_t pipeconf;
8402
9f11a9e4 8403 pipeconf = 0;
84b046f3 8404
b6b5d049
VS
8405 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
8406 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8407 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 8408
6e3c9717 8409 if (intel_crtc->config->double_wide)
cf532bb2 8410 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 8411
ff9ce46e 8412 /* only g4x and later have fancy bpc/dither controls */
9beb5fea
TU
8413 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
8414 IS_CHERRYVIEW(dev_priv)) {
ff9ce46e 8415 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6e3c9717 8416 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
ff9ce46e 8417 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 8418 PIPECONF_DITHER_TYPE_SP;
84b046f3 8419
6e3c9717 8420 switch (intel_crtc->config->pipe_bpp) {
ff9ce46e
DV
8421 case 18:
8422 pipeconf |= PIPECONF_6BPC;
8423 break;
8424 case 24:
8425 pipeconf |= PIPECONF_8BPC;
8426 break;
8427 case 30:
8428 pipeconf |= PIPECONF_10BPC;
8429 break;
8430 default:
8431 /* Case prevented by intel_choose_pipe_bpp_dither. */
8432 BUG();
84b046f3
DV
8433 }
8434 }
8435
56b857a5 8436 if (HAS_PIPE_CXSR(dev_priv)) {
84b046f3
DV
8437 if (intel_crtc->lowfreq_avail) {
8438 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
8439 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
8440 } else {
8441 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
8442 }
8443 }
8444
6e3c9717 8445 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
efc2cfff 8446 if (INTEL_INFO(dev)->gen < 4 ||
2d84d2b3 8447 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
efc2cfff
VS
8448 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
8449 else
8450 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
8451 } else
84b046f3
DV
8452 pipeconf |= PIPECONF_PROGRESSIVE;
8453
920a14b2 8454 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
666a4537 8455 intel_crtc->config->limited_color_range)
9f11a9e4 8456 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 8457
84b046f3
DV
8458 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
8459 POSTING_READ(PIPECONF(intel_crtc->pipe));
8460}
8461
81c97f52
ACO
8462static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
8463 struct intel_crtc_state *crtc_state)
8464{
8465 struct drm_device *dev = crtc->base.dev;
fac5e23e 8466 struct drm_i915_private *dev_priv = to_i915(dev);
1b6f4958 8467 const struct intel_limit *limit;
81c97f52
ACO
8468 int refclk = 48000;
8469
8470 memset(&crtc_state->dpll_hw_state, 0,
8471 sizeof(crtc_state->dpll_hw_state));
8472
2d84d2b3 8473 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
81c97f52
ACO
8474 if (intel_panel_use_ssc(dev_priv)) {
8475 refclk = dev_priv->vbt.lvds_ssc_freq;
8476 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8477 }
8478
8479 limit = &intel_limits_i8xx_lvds;
2d84d2b3 8480 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
81c97f52
ACO
8481 limit = &intel_limits_i8xx_dvo;
8482 } else {
8483 limit = &intel_limits_i8xx_dac;
8484 }
8485
8486 if (!crtc_state->clock_set &&
8487 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8488 refclk, NULL, &crtc_state->dpll)) {
8489 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8490 return -EINVAL;
8491 }
8492
8493 i8xx_compute_dpll(crtc, crtc_state, NULL);
8494
8495 return 0;
8496}
8497
19ec6693
ACO
8498static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
8499 struct intel_crtc_state *crtc_state)
8500{
8501 struct drm_device *dev = crtc->base.dev;
fac5e23e 8502 struct drm_i915_private *dev_priv = to_i915(dev);
1b6f4958 8503 const struct intel_limit *limit;
19ec6693
ACO
8504 int refclk = 96000;
8505
8506 memset(&crtc_state->dpll_hw_state, 0,
8507 sizeof(crtc_state->dpll_hw_state));
8508
2d84d2b3 8509 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
19ec6693
ACO
8510 if (intel_panel_use_ssc(dev_priv)) {
8511 refclk = dev_priv->vbt.lvds_ssc_freq;
8512 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8513 }
8514
8515 if (intel_is_dual_link_lvds(dev))
8516 limit = &intel_limits_g4x_dual_channel_lvds;
8517 else
8518 limit = &intel_limits_g4x_single_channel_lvds;
2d84d2b3
VS
8519 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
8520 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
19ec6693 8521 limit = &intel_limits_g4x_hdmi;
2d84d2b3 8522 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
19ec6693
ACO
8523 limit = &intel_limits_g4x_sdvo;
8524 } else {
8525 /* The option is for other outputs */
8526 limit = &intel_limits_i9xx_sdvo;
8527 }
8528
8529 if (!crtc_state->clock_set &&
8530 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8531 refclk, NULL, &crtc_state->dpll)) {
8532 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8533 return -EINVAL;
8534 }
8535
8536 i9xx_compute_dpll(crtc, crtc_state, NULL);
8537
8538 return 0;
8539}
8540
70e8aa21
ACO
8541static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
8542 struct intel_crtc_state *crtc_state)
8543{
8544 struct drm_device *dev = crtc->base.dev;
fac5e23e 8545 struct drm_i915_private *dev_priv = to_i915(dev);
1b6f4958 8546 const struct intel_limit *limit;
70e8aa21
ACO
8547 int refclk = 96000;
8548
8549 memset(&crtc_state->dpll_hw_state, 0,
8550 sizeof(crtc_state->dpll_hw_state));
8551
2d84d2b3 8552 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
70e8aa21
ACO
8553 if (intel_panel_use_ssc(dev_priv)) {
8554 refclk = dev_priv->vbt.lvds_ssc_freq;
8555 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8556 }
8557
8558 limit = &intel_limits_pineview_lvds;
8559 } else {
8560 limit = &intel_limits_pineview_sdvo;
8561 }
8562
8563 if (!crtc_state->clock_set &&
8564 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8565 refclk, NULL, &crtc_state->dpll)) {
8566 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8567 return -EINVAL;
8568 }
8569
8570 i9xx_compute_dpll(crtc, crtc_state, NULL);
8571
8572 return 0;
8573}
8574
190f68c5
ACO
8575static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
8576 struct intel_crtc_state *crtc_state)
79e53945 8577{
c7653199 8578 struct drm_device *dev = crtc->base.dev;
fac5e23e 8579 struct drm_i915_private *dev_priv = to_i915(dev);
1b6f4958 8580 const struct intel_limit *limit;
81c97f52 8581 int refclk = 96000;
79e53945 8582
dd3cd74a
ACO
8583 memset(&crtc_state->dpll_hw_state, 0,
8584 sizeof(crtc_state->dpll_hw_state));
8585
2d84d2b3 8586 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
70e8aa21
ACO
8587 if (intel_panel_use_ssc(dev_priv)) {
8588 refclk = dev_priv->vbt.lvds_ssc_freq;
8589 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8590 }
43565a06 8591
70e8aa21
ACO
8592 limit = &intel_limits_i9xx_lvds;
8593 } else {
8594 limit = &intel_limits_i9xx_sdvo;
81c97f52 8595 }
79e53945 8596
70e8aa21
ACO
8597 if (!crtc_state->clock_set &&
8598 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8599 refclk, NULL, &crtc_state->dpll)) {
8600 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8601 return -EINVAL;
f47709a9 8602 }
7026d4ac 8603
81c97f52 8604 i9xx_compute_dpll(crtc, crtc_state, NULL);
79e53945 8605
c8f7a0db 8606 return 0;
f564048e
EA
8607}
8608
65b3d6a9
ACO
8609static int chv_crtc_compute_clock(struct intel_crtc *crtc,
8610 struct intel_crtc_state *crtc_state)
8611{
8612 int refclk = 100000;
1b6f4958 8613 const struct intel_limit *limit = &intel_limits_chv;
65b3d6a9
ACO
8614
8615 memset(&crtc_state->dpll_hw_state, 0,
8616 sizeof(crtc_state->dpll_hw_state));
8617
65b3d6a9
ACO
8618 if (!crtc_state->clock_set &&
8619 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8620 refclk, NULL, &crtc_state->dpll)) {
8621 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8622 return -EINVAL;
8623 }
8624
8625 chv_compute_dpll(crtc, crtc_state);
8626
8627 return 0;
8628}
8629
8630static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
8631 struct intel_crtc_state *crtc_state)
8632{
8633 int refclk = 100000;
1b6f4958 8634 const struct intel_limit *limit = &intel_limits_vlv;
65b3d6a9
ACO
8635
8636 memset(&crtc_state->dpll_hw_state, 0,
8637 sizeof(crtc_state->dpll_hw_state));
8638
65b3d6a9
ACO
8639 if (!crtc_state->clock_set &&
8640 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8641 refclk, NULL, &crtc_state->dpll)) {
8642 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8643 return -EINVAL;
8644 }
8645
8646 vlv_compute_dpll(crtc, crtc_state);
8647
8648 return 0;
8649}
8650
2fa2fe9a 8651static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5cec258b 8652 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
8653{
8654 struct drm_device *dev = crtc->base.dev;
fac5e23e 8655 struct drm_i915_private *dev_priv = to_i915(dev);
2fa2fe9a
DV
8656 uint32_t tmp;
8657
50a0bc90
TU
8658 if (INTEL_GEN(dev_priv) <= 3 &&
8659 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
dc9e7dec
VS
8660 return;
8661
2fa2fe9a 8662 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
8663 if (!(tmp & PFIT_ENABLE))
8664 return;
2fa2fe9a 8665
06922821 8666 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
8667 if (INTEL_INFO(dev)->gen < 4) {
8668 if (crtc->pipe != PIPE_B)
8669 return;
2fa2fe9a
DV
8670 } else {
8671 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8672 return;
8673 }
8674
06922821 8675 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a 8676 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
2fa2fe9a
DV
8677}
8678
acbec814 8679static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8680 struct intel_crtc_state *pipe_config)
acbec814
JB
8681{
8682 struct drm_device *dev = crtc->base.dev;
fac5e23e 8683 struct drm_i915_private *dev_priv = to_i915(dev);
acbec814 8684 int pipe = pipe_config->cpu_transcoder;
9e2c8475 8685 struct dpll clock;
acbec814 8686 u32 mdiv;
662c6ecb 8687 int refclk = 100000;
acbec814 8688
b521973b
VS
8689 /* In case of DSI, DPLL will not be used */
8690 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
f573de5a
SK
8691 return;
8692
a580516d 8693 mutex_lock(&dev_priv->sb_lock);
ab3c759a 8694 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
a580516d 8695 mutex_unlock(&dev_priv->sb_lock);
acbec814
JB
8696
8697 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8698 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8699 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8700 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8701 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8702
dccbea3b 8703 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
acbec814
JB
8704}
8705
5724dbd1
DL
8706static void
8707i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8708 struct intel_initial_plane_config *plane_config)
1ad292b5
JB
8709{
8710 struct drm_device *dev = crtc->base.dev;
fac5e23e 8711 struct drm_i915_private *dev_priv = to_i915(dev);
1ad292b5
JB
8712 u32 val, base, offset;
8713 int pipe = crtc->pipe, plane = crtc->plane;
8714 int fourcc, pixel_format;
6761dd31 8715 unsigned int aligned_height;
b113d5ee 8716 struct drm_framebuffer *fb;
1b842c89 8717 struct intel_framebuffer *intel_fb;
1ad292b5 8718
42a7b088
DL
8719 val = I915_READ(DSPCNTR(plane));
8720 if (!(val & DISPLAY_PLANE_ENABLE))
8721 return;
8722
d9806c9f 8723 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 8724 if (!intel_fb) {
1ad292b5
JB
8725 DRM_DEBUG_KMS("failed to alloc fb\n");
8726 return;
8727 }
8728
1b842c89
DL
8729 fb = &intel_fb->base;
8730
18c5247e
DV
8731 if (INTEL_INFO(dev)->gen >= 4) {
8732 if (val & DISPPLANE_TILED) {
49af449b 8733 plane_config->tiling = I915_TILING_X;
18c5247e
DV
8734 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8735 }
8736 }
1ad292b5
JB
8737
8738 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 8739 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
8740 fb->pixel_format = fourcc;
8741 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
1ad292b5
JB
8742
8743 if (INTEL_INFO(dev)->gen >= 4) {
49af449b 8744 if (plane_config->tiling)
1ad292b5
JB
8745 offset = I915_READ(DSPTILEOFF(plane));
8746 else
8747 offset = I915_READ(DSPLINOFF(plane));
8748 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8749 } else {
8750 base = I915_READ(DSPADDR(plane));
8751 }
8752 plane_config->base = base;
8753
8754 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
8755 fb->width = ((val >> 16) & 0xfff) + 1;
8756 fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
8757
8758 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 8759 fb->pitches[0] = val & 0xffffffc0;
1ad292b5 8760
b113d5ee 8761 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
8762 fb->pixel_format,
8763 fb->modifier[0]);
1ad292b5 8764
f37b5c2b 8765 plane_config->size = fb->pitches[0] * aligned_height;
1ad292b5 8766
2844a921
DL
8767 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8768 pipe_name(pipe), plane, fb->width, fb->height,
8769 fb->bits_per_pixel, base, fb->pitches[0],
8770 plane_config->size);
1ad292b5 8771
2d14030b 8772 plane_config->fb = intel_fb;
1ad292b5
JB
8773}
8774
70b23a98 8775static void chv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8776 struct intel_crtc_state *pipe_config)
70b23a98
VS
8777{
8778 struct drm_device *dev = crtc->base.dev;
fac5e23e 8779 struct drm_i915_private *dev_priv = to_i915(dev);
70b23a98
VS
8780 int pipe = pipe_config->cpu_transcoder;
8781 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9e2c8475 8782 struct dpll clock;
0d7b6b11 8783 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
70b23a98
VS
8784 int refclk = 100000;
8785
b521973b
VS
8786 /* In case of DSI, DPLL will not be used */
8787 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8788 return;
8789
a580516d 8790 mutex_lock(&dev_priv->sb_lock);
70b23a98
VS
8791 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8792 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8793 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8794 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
0d7b6b11 8795 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
a580516d 8796 mutex_unlock(&dev_priv->sb_lock);
70b23a98
VS
8797
8798 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
0d7b6b11
ID
8799 clock.m2 = (pll_dw0 & 0xff) << 22;
8800 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8801 clock.m2 |= pll_dw2 & 0x3fffff;
70b23a98
VS
8802 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8803 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8804 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8805
dccbea3b 8806 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
70b23a98
VS
8807}
8808
0e8ffe1b 8809static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8810 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
8811{
8812 struct drm_device *dev = crtc->base.dev;
fac5e23e 8813 struct drm_i915_private *dev_priv = to_i915(dev);
1729050e 8814 enum intel_display_power_domain power_domain;
0e8ffe1b 8815 uint32_t tmp;
1729050e 8816 bool ret;
0e8ffe1b 8817
1729050e
ID
8818 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8819 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
b5482bd0
ID
8820 return false;
8821
e143a21c 8822 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8106ddbd 8823 pipe_config->shared_dpll = NULL;
eccb140b 8824
1729050e
ID
8825 ret = false;
8826
0e8ffe1b
DV
8827 tmp = I915_READ(PIPECONF(crtc->pipe));
8828 if (!(tmp & PIPECONF_ENABLE))
1729050e 8829 goto out;
0e8ffe1b 8830
9beb5fea
TU
8831 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
8832 IS_CHERRYVIEW(dev_priv)) {
42571aef
VS
8833 switch (tmp & PIPECONF_BPC_MASK) {
8834 case PIPECONF_6BPC:
8835 pipe_config->pipe_bpp = 18;
8836 break;
8837 case PIPECONF_8BPC:
8838 pipe_config->pipe_bpp = 24;
8839 break;
8840 case PIPECONF_10BPC:
8841 pipe_config->pipe_bpp = 30;
8842 break;
8843 default:
8844 break;
8845 }
8846 }
8847
920a14b2 8848 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
666a4537 8849 (tmp & PIPECONF_COLOR_RANGE_SELECT))
b5a9fa09
DV
8850 pipe_config->limited_color_range = true;
8851
282740f7
VS
8852 if (INTEL_INFO(dev)->gen < 4)
8853 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8854
1bd1bd80 8855 intel_get_pipe_timings(crtc, pipe_config);
bc58be60 8856 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 8857
2fa2fe9a
DV
8858 i9xx_get_pfit_config(crtc, pipe_config);
8859
6c49f241 8860 if (INTEL_INFO(dev)->gen >= 4) {
c231775c 8861 /* No way to read it out on pipes B and C */
920a14b2 8862 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
c231775c
VS
8863 tmp = dev_priv->chv_dpll_md[crtc->pipe];
8864 else
8865 tmp = I915_READ(DPLL_MD(crtc->pipe));
6c49f241
DV
8866 pipe_config->pixel_multiplier =
8867 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8868 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 8869 pipe_config->dpll_hw_state.dpll_md = tmp;
50a0bc90
TU
8870 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
8871 IS_G33(dev_priv)) {
6c49f241
DV
8872 tmp = I915_READ(DPLL(crtc->pipe));
8873 pipe_config->pixel_multiplier =
8874 ((tmp & SDVO_MULTIPLIER_MASK)
8875 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8876 } else {
8877 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8878 * port and will be fixed up in the encoder->get_config
8879 * function. */
8880 pipe_config->pixel_multiplier = 1;
8881 }
8bcc2795 8882 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
920a14b2 8883 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
1c4e0274
VS
8884 /*
8885 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8886 * on 830. Filter it out here so that we don't
8887 * report errors due to that.
8888 */
50a0bc90 8889 if (IS_I830(dev_priv))
1c4e0274
VS
8890 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8891
8bcc2795
DV
8892 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8893 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
8894 } else {
8895 /* Mask out read-only status bits. */
8896 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8897 DPLL_PORTC_READY_MASK |
8898 DPLL_PORTB_READY_MASK);
8bcc2795 8899 }
6c49f241 8900
920a14b2 8901 if (IS_CHERRYVIEW(dev_priv))
70b23a98 8902 chv_crtc_clock_get(crtc, pipe_config);
11a914c2 8903 else if (IS_VALLEYVIEW(dev_priv))
acbec814
JB
8904 vlv_crtc_clock_get(crtc, pipe_config);
8905 else
8906 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 8907
0f64614d
VS
8908 /*
8909 * Normally the dotclock is filled in by the encoder .get_config()
8910 * but in case the pipe is enabled w/o any ports we need a sane
8911 * default.
8912 */
8913 pipe_config->base.adjusted_mode.crtc_clock =
8914 pipe_config->port_clock / pipe_config->pixel_multiplier;
8915
1729050e
ID
8916 ret = true;
8917
8918out:
8919 intel_display_power_put(dev_priv, power_domain);
8920
8921 return ret;
0e8ffe1b
DV
8922}
8923
dde86e2d 8924static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67 8925{
fac5e23e 8926 struct drm_i915_private *dev_priv = to_i915(dev);
13d83a67 8927 struct intel_encoder *encoder;
1c1a24d2 8928 int i;
74cfd7ac 8929 u32 val, final;
13d83a67 8930 bool has_lvds = false;
199e5d79 8931 bool has_cpu_edp = false;
199e5d79 8932 bool has_panel = false;
99eb6a01
KP
8933 bool has_ck505 = false;
8934 bool can_ssc = false;
1c1a24d2 8935 bool using_ssc_source = false;
13d83a67
JB
8936
8937 /* We need to take the global config into account */
b2784e15 8938 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
8939 switch (encoder->type) {
8940 case INTEL_OUTPUT_LVDS:
8941 has_panel = true;
8942 has_lvds = true;
8943 break;
8944 case INTEL_OUTPUT_EDP:
8945 has_panel = true;
2de6905f 8946 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
8947 has_cpu_edp = true;
8948 break;
6847d71b
PZ
8949 default:
8950 break;
13d83a67
JB
8951 }
8952 }
8953
6e266956 8954 if (HAS_PCH_IBX(dev_priv)) {
41aa3448 8955 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
8956 can_ssc = has_ck505;
8957 } else {
8958 has_ck505 = false;
8959 can_ssc = true;
8960 }
8961
1c1a24d2
L
8962 /* Check if any DPLLs are using the SSC source */
8963 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8964 u32 temp = I915_READ(PCH_DPLL(i));
8965
8966 if (!(temp & DPLL_VCO_ENABLE))
8967 continue;
8968
8969 if ((temp & PLL_REF_INPUT_MASK) ==
8970 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
8971 using_ssc_source = true;
8972 break;
8973 }
8974 }
8975
8976 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
8977 has_panel, has_lvds, has_ck505, using_ssc_source);
13d83a67
JB
8978
8979 /* Ironlake: try to setup display ref clock before DPLL
8980 * enabling. This is only under driver's control after
8981 * PCH B stepping, previous chipset stepping should be
8982 * ignoring this setting.
8983 */
74cfd7ac
CW
8984 val = I915_READ(PCH_DREF_CONTROL);
8985
8986 /* As we must carefully and slowly disable/enable each source in turn,
8987 * compute the final state we want first and check if we need to
8988 * make any changes at all.
8989 */
8990 final = val;
8991 final &= ~DREF_NONSPREAD_SOURCE_MASK;
8992 if (has_ck505)
8993 final |= DREF_NONSPREAD_CK505_ENABLE;
8994 else
8995 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8996
8c07eb68 8997 final &= ~DREF_SSC_SOURCE_MASK;
74cfd7ac 8998 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8c07eb68 8999 final &= ~DREF_SSC1_ENABLE;
74cfd7ac
CW
9000
9001 if (has_panel) {
9002 final |= DREF_SSC_SOURCE_ENABLE;
9003
9004 if (intel_panel_use_ssc(dev_priv) && can_ssc)
9005 final |= DREF_SSC1_ENABLE;
9006
9007 if (has_cpu_edp) {
9008 if (intel_panel_use_ssc(dev_priv) && can_ssc)
9009 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
9010 else
9011 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
9012 } else
9013 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
1c1a24d2
L
9014 } else if (using_ssc_source) {
9015 final |= DREF_SSC_SOURCE_ENABLE;
9016 final |= DREF_SSC1_ENABLE;
74cfd7ac
CW
9017 }
9018
9019 if (final == val)
9020 return;
9021
13d83a67 9022 /* Always enable nonspread source */
74cfd7ac 9023 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 9024
99eb6a01 9025 if (has_ck505)
74cfd7ac 9026 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 9027 else
74cfd7ac 9028 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 9029
199e5d79 9030 if (has_panel) {
74cfd7ac
CW
9031 val &= ~DREF_SSC_SOURCE_MASK;
9032 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 9033
199e5d79 9034 /* SSC must be turned on before enabling the CPU output */
99eb6a01 9035 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 9036 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 9037 val |= DREF_SSC1_ENABLE;
e77166b5 9038 } else
74cfd7ac 9039 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
9040
9041 /* Get SSC going before enabling the outputs */
74cfd7ac 9042 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
9043 POSTING_READ(PCH_DREF_CONTROL);
9044 udelay(200);
9045
74cfd7ac 9046 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
9047
9048 /* Enable CPU source on CPU attached eDP */
199e5d79 9049 if (has_cpu_edp) {
99eb6a01 9050 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 9051 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 9052 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 9053 } else
74cfd7ac 9054 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 9055 } else
74cfd7ac 9056 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 9057
74cfd7ac 9058 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
9059 POSTING_READ(PCH_DREF_CONTROL);
9060 udelay(200);
9061 } else {
1c1a24d2 9062 DRM_DEBUG_KMS("Disabling CPU source output\n");
199e5d79 9063
74cfd7ac 9064 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
9065
9066 /* Turn off CPU output */
74cfd7ac 9067 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 9068
74cfd7ac 9069 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
9070 POSTING_READ(PCH_DREF_CONTROL);
9071 udelay(200);
9072
1c1a24d2
L
9073 if (!using_ssc_source) {
9074 DRM_DEBUG_KMS("Disabling SSC source\n");
199e5d79 9075
1c1a24d2
L
9076 /* Turn off the SSC source */
9077 val &= ~DREF_SSC_SOURCE_MASK;
9078 val |= DREF_SSC_SOURCE_DISABLE;
f165d283 9079
1c1a24d2
L
9080 /* Turn off SSC1 */
9081 val &= ~DREF_SSC1_ENABLE;
9082
9083 I915_WRITE(PCH_DREF_CONTROL, val);
9084 POSTING_READ(PCH_DREF_CONTROL);
9085 udelay(200);
9086 }
13d83a67 9087 }
74cfd7ac
CW
9088
9089 BUG_ON(val != final);
13d83a67
JB
9090}
9091
f31f2d55 9092static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 9093{
f31f2d55 9094 uint32_t tmp;
dde86e2d 9095
0ff066a9
PZ
9096 tmp = I915_READ(SOUTH_CHICKEN2);
9097 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
9098 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 9099
cf3598c2
ID
9100 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
9101 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
0ff066a9 9102 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 9103
0ff066a9
PZ
9104 tmp = I915_READ(SOUTH_CHICKEN2);
9105 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
9106 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 9107
cf3598c2
ID
9108 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
9109 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
0ff066a9 9110 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
9111}
9112
9113/* WaMPhyProgramming:hsw */
9114static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
9115{
9116 uint32_t tmp;
dde86e2d
PZ
9117
9118 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
9119 tmp &= ~(0xFF << 24);
9120 tmp |= (0x12 << 24);
9121 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
9122
dde86e2d
PZ
9123 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
9124 tmp |= (1 << 11);
9125 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
9126
9127 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
9128 tmp |= (1 << 11);
9129 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
9130
dde86e2d
PZ
9131 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
9132 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
9133 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
9134
9135 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
9136 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
9137 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
9138
0ff066a9
PZ
9139 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
9140 tmp &= ~(7 << 13);
9141 tmp |= (5 << 13);
9142 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 9143
0ff066a9
PZ
9144 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
9145 tmp &= ~(7 << 13);
9146 tmp |= (5 << 13);
9147 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
9148
9149 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
9150 tmp &= ~0xFF;
9151 tmp |= 0x1C;
9152 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
9153
9154 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
9155 tmp &= ~0xFF;
9156 tmp |= 0x1C;
9157 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
9158
9159 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
9160 tmp &= ~(0xFF << 16);
9161 tmp |= (0x1C << 16);
9162 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
9163
9164 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
9165 tmp &= ~(0xFF << 16);
9166 tmp |= (0x1C << 16);
9167 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
9168
0ff066a9
PZ
9169 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
9170 tmp |= (1 << 27);
9171 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 9172
0ff066a9
PZ
9173 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
9174 tmp |= (1 << 27);
9175 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 9176
0ff066a9
PZ
9177 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
9178 tmp &= ~(0xF << 28);
9179 tmp |= (4 << 28);
9180 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 9181
0ff066a9
PZ
9182 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
9183 tmp &= ~(0xF << 28);
9184 tmp |= (4 << 28);
9185 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
9186}
9187
2fa86a1f
PZ
9188/* Implements 3 different sequences from BSpec chapter "Display iCLK
9189 * Programming" based on the parameters passed:
9190 * - Sequence to enable CLKOUT_DP
9191 * - Sequence to enable CLKOUT_DP without spread
9192 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
9193 */
9194static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
9195 bool with_fdi)
f31f2d55 9196{
fac5e23e 9197 struct drm_i915_private *dev_priv = to_i915(dev);
2fa86a1f
PZ
9198 uint32_t reg, tmp;
9199
9200 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
9201 with_spread = true;
4f8036a2
TU
9202 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
9203 with_fdi, "LP PCH doesn't have FDI\n"))
2fa86a1f 9204 with_fdi = false;
f31f2d55 9205
a580516d 9206 mutex_lock(&dev_priv->sb_lock);
f31f2d55
PZ
9207
9208 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9209 tmp &= ~SBI_SSCCTL_DISABLE;
9210 tmp |= SBI_SSCCTL_PATHALT;
9211 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9212
9213 udelay(24);
9214
2fa86a1f
PZ
9215 if (with_spread) {
9216 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9217 tmp &= ~SBI_SSCCTL_PATHALT;
9218 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 9219
2fa86a1f
PZ
9220 if (with_fdi) {
9221 lpt_reset_fdi_mphy(dev_priv);
9222 lpt_program_fdi_mphy(dev_priv);
9223 }
9224 }
dde86e2d 9225
4f8036a2 9226 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
2fa86a1f
PZ
9227 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
9228 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
9229 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246 9230
a580516d 9231 mutex_unlock(&dev_priv->sb_lock);
dde86e2d
PZ
9232}
9233
47701c3b
PZ
9234/* Sequence to disable CLKOUT_DP */
9235static void lpt_disable_clkout_dp(struct drm_device *dev)
9236{
fac5e23e 9237 struct drm_i915_private *dev_priv = to_i915(dev);
47701c3b
PZ
9238 uint32_t reg, tmp;
9239
a580516d 9240 mutex_lock(&dev_priv->sb_lock);
47701c3b 9241
4f8036a2 9242 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
47701c3b
PZ
9243 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
9244 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
9245 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
9246
9247 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9248 if (!(tmp & SBI_SSCCTL_DISABLE)) {
9249 if (!(tmp & SBI_SSCCTL_PATHALT)) {
9250 tmp |= SBI_SSCCTL_PATHALT;
9251 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9252 udelay(32);
9253 }
9254 tmp |= SBI_SSCCTL_DISABLE;
9255 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9256 }
9257
a580516d 9258 mutex_unlock(&dev_priv->sb_lock);
47701c3b
PZ
9259}
9260
f7be2c21
VS
9261#define BEND_IDX(steps) ((50 + (steps)) / 5)
9262
9263static const uint16_t sscdivintphase[] = {
9264 [BEND_IDX( 50)] = 0x3B23,
9265 [BEND_IDX( 45)] = 0x3B23,
9266 [BEND_IDX( 40)] = 0x3C23,
9267 [BEND_IDX( 35)] = 0x3C23,
9268 [BEND_IDX( 30)] = 0x3D23,
9269 [BEND_IDX( 25)] = 0x3D23,
9270 [BEND_IDX( 20)] = 0x3E23,
9271 [BEND_IDX( 15)] = 0x3E23,
9272 [BEND_IDX( 10)] = 0x3F23,
9273 [BEND_IDX( 5)] = 0x3F23,
9274 [BEND_IDX( 0)] = 0x0025,
9275 [BEND_IDX( -5)] = 0x0025,
9276 [BEND_IDX(-10)] = 0x0125,
9277 [BEND_IDX(-15)] = 0x0125,
9278 [BEND_IDX(-20)] = 0x0225,
9279 [BEND_IDX(-25)] = 0x0225,
9280 [BEND_IDX(-30)] = 0x0325,
9281 [BEND_IDX(-35)] = 0x0325,
9282 [BEND_IDX(-40)] = 0x0425,
9283 [BEND_IDX(-45)] = 0x0425,
9284 [BEND_IDX(-50)] = 0x0525,
9285};
9286
9287/*
9288 * Bend CLKOUT_DP
9289 * steps -50 to 50 inclusive, in steps of 5
9290 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
9291 * change in clock period = -(steps / 10) * 5.787 ps
9292 */
9293static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
9294{
9295 uint32_t tmp;
9296 int idx = BEND_IDX(steps);
9297
9298 if (WARN_ON(steps % 5 != 0))
9299 return;
9300
9301 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
9302 return;
9303
9304 mutex_lock(&dev_priv->sb_lock);
9305
9306 if (steps % 10 != 0)
9307 tmp = 0xAAAAAAAB;
9308 else
9309 tmp = 0x00000000;
9310 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
9311
9312 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
9313 tmp &= 0xffff0000;
9314 tmp |= sscdivintphase[idx];
9315 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
9316
9317 mutex_unlock(&dev_priv->sb_lock);
9318}
9319
9320#undef BEND_IDX
9321
bf8fa3d3
PZ
9322static void lpt_init_pch_refclk(struct drm_device *dev)
9323{
bf8fa3d3
PZ
9324 struct intel_encoder *encoder;
9325 bool has_vga = false;
9326
b2784e15 9327 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
9328 switch (encoder->type) {
9329 case INTEL_OUTPUT_ANALOG:
9330 has_vga = true;
9331 break;
6847d71b
PZ
9332 default:
9333 break;
bf8fa3d3
PZ
9334 }
9335 }
9336
f7be2c21
VS
9337 if (has_vga) {
9338 lpt_bend_clkout_dp(to_i915(dev), 0);
47701c3b 9339 lpt_enable_clkout_dp(dev, true, true);
f7be2c21 9340 } else {
47701c3b 9341 lpt_disable_clkout_dp(dev);
f7be2c21 9342 }
bf8fa3d3
PZ
9343}
9344
dde86e2d
PZ
9345/*
9346 * Initialize reference clocks when the driver loads
9347 */
9348void intel_init_pch_refclk(struct drm_device *dev)
9349{
6e266956
TU
9350 struct drm_i915_private *dev_priv = to_i915(dev);
9351
9352 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
dde86e2d 9353 ironlake_init_pch_refclk(dev);
6e266956 9354 else if (HAS_PCH_LPT(dev_priv))
dde86e2d
PZ
9355 lpt_init_pch_refclk(dev);
9356}
9357
6ff93609 9358static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 9359{
fac5e23e 9360 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
79e53945
JB
9361 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9362 int pipe = intel_crtc->pipe;
c8203565
PZ
9363 uint32_t val;
9364
78114071 9365 val = 0;
c8203565 9366
6e3c9717 9367 switch (intel_crtc->config->pipe_bpp) {
c8203565 9368 case 18:
dfd07d72 9369 val |= PIPECONF_6BPC;
c8203565
PZ
9370 break;
9371 case 24:
dfd07d72 9372 val |= PIPECONF_8BPC;
c8203565
PZ
9373 break;
9374 case 30:
dfd07d72 9375 val |= PIPECONF_10BPC;
c8203565
PZ
9376 break;
9377 case 36:
dfd07d72 9378 val |= PIPECONF_12BPC;
c8203565
PZ
9379 break;
9380 default:
cc769b62
PZ
9381 /* Case prevented by intel_choose_pipe_bpp_dither. */
9382 BUG();
c8203565
PZ
9383 }
9384
6e3c9717 9385 if (intel_crtc->config->dither)
c8203565
PZ
9386 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
9387
6e3c9717 9388 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
9389 val |= PIPECONF_INTERLACED_ILK;
9390 else
9391 val |= PIPECONF_PROGRESSIVE;
9392
6e3c9717 9393 if (intel_crtc->config->limited_color_range)
3685a8f3 9394 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 9395
c8203565
PZ
9396 I915_WRITE(PIPECONF(pipe), val);
9397 POSTING_READ(PIPECONF(pipe));
9398}
9399
6ff93609 9400static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 9401{
fac5e23e 9402 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
ee2b0b38 9403 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 9404 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
391bf048 9405 u32 val = 0;
ee2b0b38 9406
391bf048 9407 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
ee2b0b38
PZ
9408 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
9409
6e3c9717 9410 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
9411 val |= PIPECONF_INTERLACED_ILK;
9412 else
9413 val |= PIPECONF_PROGRESSIVE;
9414
702e7a56
PZ
9415 I915_WRITE(PIPECONF(cpu_transcoder), val);
9416 POSTING_READ(PIPECONF(cpu_transcoder));
391bf048
JN
9417}
9418
391bf048
JN
9419static void haswell_set_pipemisc(struct drm_crtc *crtc)
9420{
fac5e23e 9421 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
391bf048 9422 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 9423
391bf048
JN
9424 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
9425 u32 val = 0;
756f85cf 9426
6e3c9717 9427 switch (intel_crtc->config->pipe_bpp) {
756f85cf
PZ
9428 case 18:
9429 val |= PIPEMISC_DITHER_6_BPC;
9430 break;
9431 case 24:
9432 val |= PIPEMISC_DITHER_8_BPC;
9433 break;
9434 case 30:
9435 val |= PIPEMISC_DITHER_10_BPC;
9436 break;
9437 case 36:
9438 val |= PIPEMISC_DITHER_12_BPC;
9439 break;
9440 default:
9441 /* Case prevented by pipe_config_set_bpp. */
9442 BUG();
9443 }
9444
6e3c9717 9445 if (intel_crtc->config->dither)
756f85cf
PZ
9446 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
9447
391bf048 9448 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
756f85cf 9449 }
ee2b0b38
PZ
9450}
9451
d4b1931c
PZ
9452int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
9453{
9454 /*
9455 * Account for spread spectrum to avoid
9456 * oversubscribing the link. Max center spread
9457 * is 2.5%; use 5% for safety's sake.
9458 */
9459 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 9460 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
9461}
9462
7429e9d4 9463static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 9464{
7429e9d4 9465 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
9466}
9467
b75ca6f6
ACO
9468static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
9469 struct intel_crtc_state *crtc_state,
9e2c8475 9470 struct dpll *reduced_clock)
79e53945 9471{
de13a2e3 9472 struct drm_crtc *crtc = &intel_crtc->base;
79e53945 9473 struct drm_device *dev = crtc->dev;
fac5e23e 9474 struct drm_i915_private *dev_priv = to_i915(dev);
b75ca6f6 9475 u32 dpll, fp, fp2;
3d6e9ee0 9476 int factor;
79e53945 9477
c1858123 9478 /* Enable autotuning of the PLL clock (if permissible) */
8febb297 9479 factor = 21;
3d6e9ee0 9480 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
8febb297 9481 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 9482 dev_priv->vbt.lvds_ssc_freq == 100000) ||
6e266956 9483 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
8febb297 9484 factor = 25;
190f68c5 9485 } else if (crtc_state->sdvo_tv_clock)
8febb297 9486 factor = 20;
c1858123 9487
b75ca6f6
ACO
9488 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
9489
190f68c5 9490 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
b75ca6f6
ACO
9491 fp |= FP_CB_TUNE;
9492
9493 if (reduced_clock) {
9494 fp2 = i9xx_dpll_compute_fp(reduced_clock);
2c07245f 9495
b75ca6f6
ACO
9496 if (reduced_clock->m < factor * reduced_clock->n)
9497 fp2 |= FP_CB_TUNE;
9498 } else {
9499 fp2 = fp;
9500 }
9a7c7890 9501
5eddb70b 9502 dpll = 0;
2c07245f 9503
3d6e9ee0 9504 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
a07d6787
EA
9505 dpll |= DPLLB_MODE_LVDS;
9506 else
9507 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 9508
190f68c5 9509 dpll |= (crtc_state->pixel_multiplier - 1)
ef1b460d 9510 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f 9511
3d6e9ee0
VS
9512 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
9513 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
4a33e48d 9514 dpll |= DPLL_SDVO_HIGH_SPEED;
3d6e9ee0 9515
37a5650b 9516 if (intel_crtc_has_dp_encoder(crtc_state))
4a33e48d 9517 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 9518
7d7f8633
VS
9519 /*
9520 * The high speed IO clock is only really required for
9521 * SDVO/HDMI/DP, but we also enable it for CRT to make it
9522 * possible to share the DPLL between CRT and HDMI. Enabling
9523 * the clock needlessly does no real harm, except use up a
9524 * bit of power potentially.
9525 *
9526 * We'll limit this to IVB with 3 pipes, since it has only two
9527 * DPLLs and so DPLL sharing is the only way to get three pipes
9528 * driving PCH ports at the same time. On SNB we could do this,
9529 * and potentially avoid enabling the second DPLL, but it's not
9530 * clear if it''s a win or loss power wise. No point in doing
9531 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
9532 */
9533 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
9534 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
9535 dpll |= DPLL_SDVO_HIGH_SPEED;
9536
a07d6787 9537 /* compute bitmask from p1 value */
190f68c5 9538 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 9539 /* also FPA1 */
190f68c5 9540 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 9541
190f68c5 9542 switch (crtc_state->dpll.p2) {
a07d6787
EA
9543 case 5:
9544 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
9545 break;
9546 case 7:
9547 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
9548 break;
9549 case 10:
9550 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
9551 break;
9552 case 14:
9553 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
9554 break;
79e53945
JB
9555 }
9556
3d6e9ee0
VS
9557 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
9558 intel_panel_use_ssc(dev_priv))
43565a06 9559 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
9560 else
9561 dpll |= PLL_REF_INPUT_DREFCLK;
9562
b75ca6f6
ACO
9563 dpll |= DPLL_VCO_ENABLE;
9564
9565 crtc_state->dpll_hw_state.dpll = dpll;
9566 crtc_state->dpll_hw_state.fp0 = fp;
9567 crtc_state->dpll_hw_state.fp1 = fp2;
de13a2e3
PZ
9568}
9569
190f68c5
ACO
9570static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9571 struct intel_crtc_state *crtc_state)
de13a2e3 9572{
997c030c 9573 struct drm_device *dev = crtc->base.dev;
fac5e23e 9574 struct drm_i915_private *dev_priv = to_i915(dev);
9e2c8475 9575 struct dpll reduced_clock;
7ed9f894 9576 bool has_reduced_clock = false;
e2b78267 9577 struct intel_shared_dpll *pll;
1b6f4958 9578 const struct intel_limit *limit;
997c030c 9579 int refclk = 120000;
de13a2e3 9580
dd3cd74a
ACO
9581 memset(&crtc_state->dpll_hw_state, 0,
9582 sizeof(crtc_state->dpll_hw_state));
9583
ded220e2
ACO
9584 crtc->lowfreq_avail = false;
9585
9586 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
9587 if (!crtc_state->has_pch_encoder)
9588 return 0;
79e53945 9589
2d84d2b3 9590 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
997c030c
ACO
9591 if (intel_panel_use_ssc(dev_priv)) {
9592 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
9593 dev_priv->vbt.lvds_ssc_freq);
9594 refclk = dev_priv->vbt.lvds_ssc_freq;
9595 }
9596
9597 if (intel_is_dual_link_lvds(dev)) {
9598 if (refclk == 100000)
9599 limit = &intel_limits_ironlake_dual_lvds_100m;
9600 else
9601 limit = &intel_limits_ironlake_dual_lvds;
9602 } else {
9603 if (refclk == 100000)
9604 limit = &intel_limits_ironlake_single_lvds_100m;
9605 else
9606 limit = &intel_limits_ironlake_single_lvds;
9607 }
9608 } else {
9609 limit = &intel_limits_ironlake_dac;
9610 }
9611
364ee29d 9612 if (!crtc_state->clock_set &&
997c030c
ACO
9613 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
9614 refclk, NULL, &crtc_state->dpll)) {
364ee29d
ACO
9615 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9616 return -EINVAL;
f47709a9 9617 }
79e53945 9618
b75ca6f6
ACO
9619 ironlake_compute_dpll(crtc, crtc_state,
9620 has_reduced_clock ? &reduced_clock : NULL);
66e985c0 9621
ded220e2
ACO
9622 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
9623 if (pll == NULL) {
9624 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
9625 pipe_name(crtc->pipe));
9626 return -EINVAL;
3fb37703 9627 }
79e53945 9628
2d84d2b3 9629 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ded220e2 9630 has_reduced_clock)
c7653199 9631 crtc->lowfreq_avail = true;
e2b78267 9632
c8f7a0db 9633 return 0;
79e53945
JB
9634}
9635
eb14cb74
VS
9636static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9637 struct intel_link_m_n *m_n)
9638{
9639 struct drm_device *dev = crtc->base.dev;
fac5e23e 9640 struct drm_i915_private *dev_priv = to_i915(dev);
eb14cb74
VS
9641 enum pipe pipe = crtc->pipe;
9642
9643 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9644 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9645 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9646 & ~TU_SIZE_MASK;
9647 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9648 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9649 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9650}
9651
9652static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9653 enum transcoder transcoder,
b95af8be
VK
9654 struct intel_link_m_n *m_n,
9655 struct intel_link_m_n *m2_n2)
72419203
DV
9656{
9657 struct drm_device *dev = crtc->base.dev;
fac5e23e 9658 struct drm_i915_private *dev_priv = to_i915(dev);
eb14cb74 9659 enum pipe pipe = crtc->pipe;
72419203 9660
eb14cb74
VS
9661 if (INTEL_INFO(dev)->gen >= 5) {
9662 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9663 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9664 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9665 & ~TU_SIZE_MASK;
9666 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9667 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9668 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
9669 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9670 * gen < 8) and if DRRS is supported (to make sure the
9671 * registers are not unnecessarily read).
9672 */
9673 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
6e3c9717 9674 crtc->config->has_drrs) {
b95af8be
VK
9675 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9676 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9677 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9678 & ~TU_SIZE_MASK;
9679 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9680 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9681 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9682 }
eb14cb74
VS
9683 } else {
9684 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9685 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9686 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9687 & ~TU_SIZE_MASK;
9688 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9689 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9690 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9691 }
9692}
9693
9694void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 9695 struct intel_crtc_state *pipe_config)
eb14cb74 9696{
681a8504 9697 if (pipe_config->has_pch_encoder)
eb14cb74
VS
9698 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9699 else
9700 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
9701 &pipe_config->dp_m_n,
9702 &pipe_config->dp_m2_n2);
eb14cb74 9703}
72419203 9704
eb14cb74 9705static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5cec258b 9706 struct intel_crtc_state *pipe_config)
eb14cb74
VS
9707{
9708 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 9709 &pipe_config->fdi_m_n, NULL);
72419203
DV
9710}
9711
bd2e244f 9712static void skylake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9713 struct intel_crtc_state *pipe_config)
bd2e244f
JB
9714{
9715 struct drm_device *dev = crtc->base.dev;
fac5e23e 9716 struct drm_i915_private *dev_priv = to_i915(dev);
a1b2278e
CK
9717 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9718 uint32_t ps_ctrl = 0;
9719 int id = -1;
9720 int i;
bd2e244f 9721
a1b2278e
CK
9722 /* find scaler attached to this pipe */
9723 for (i = 0; i < crtc->num_scalers; i++) {
9724 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9725 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9726 id = i;
9727 pipe_config->pch_pfit.enabled = true;
9728 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9729 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9730 break;
9731 }
9732 }
bd2e244f 9733
a1b2278e
CK
9734 scaler_state->scaler_id = id;
9735 if (id >= 0) {
9736 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9737 } else {
9738 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
bd2e244f
JB
9739 }
9740}
9741
5724dbd1
DL
9742static void
9743skylake_get_initial_plane_config(struct intel_crtc *crtc,
9744 struct intel_initial_plane_config *plane_config)
bc8d7dff
DL
9745{
9746 struct drm_device *dev = crtc->base.dev;
fac5e23e 9747 struct drm_i915_private *dev_priv = to_i915(dev);
40f46283 9748 u32 val, base, offset, stride_mult, tiling;
bc8d7dff
DL
9749 int pipe = crtc->pipe;
9750 int fourcc, pixel_format;
6761dd31 9751 unsigned int aligned_height;
bc8d7dff 9752 struct drm_framebuffer *fb;
1b842c89 9753 struct intel_framebuffer *intel_fb;
bc8d7dff 9754
d9806c9f 9755 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9756 if (!intel_fb) {
bc8d7dff
DL
9757 DRM_DEBUG_KMS("failed to alloc fb\n");
9758 return;
9759 }
9760
1b842c89
DL
9761 fb = &intel_fb->base;
9762
bc8d7dff 9763 val = I915_READ(PLANE_CTL(pipe, 0));
42a7b088
DL
9764 if (!(val & PLANE_CTL_ENABLE))
9765 goto error;
9766
bc8d7dff
DL
9767 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9768 fourcc = skl_format_to_fourcc(pixel_format,
9769 val & PLANE_CTL_ORDER_RGBX,
9770 val & PLANE_CTL_ALPHA_MASK);
9771 fb->pixel_format = fourcc;
9772 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9773
40f46283
DL
9774 tiling = val & PLANE_CTL_TILED_MASK;
9775 switch (tiling) {
9776 case PLANE_CTL_TILED_LINEAR:
9777 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9778 break;
9779 case PLANE_CTL_TILED_X:
9780 plane_config->tiling = I915_TILING_X;
9781 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9782 break;
9783 case PLANE_CTL_TILED_Y:
9784 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9785 break;
9786 case PLANE_CTL_TILED_YF:
9787 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9788 break;
9789 default:
9790 MISSING_CASE(tiling);
9791 goto error;
9792 }
9793
bc8d7dff
DL
9794 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9795 plane_config->base = base;
9796
9797 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9798
9799 val = I915_READ(PLANE_SIZE(pipe, 0));
9800 fb->height = ((val >> 16) & 0xfff) + 1;
9801 fb->width = ((val >> 0) & 0x1fff) + 1;
9802
9803 val = I915_READ(PLANE_STRIDE(pipe, 0));
7b49f948 9804 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
40f46283 9805 fb->pixel_format);
bc8d7dff
DL
9806 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9807
9808 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9809 fb->pixel_format,
9810 fb->modifier[0]);
bc8d7dff 9811
f37b5c2b 9812 plane_config->size = fb->pitches[0] * aligned_height;
bc8d7dff
DL
9813
9814 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9815 pipe_name(pipe), fb->width, fb->height,
9816 fb->bits_per_pixel, base, fb->pitches[0],
9817 plane_config->size);
9818
2d14030b 9819 plane_config->fb = intel_fb;
bc8d7dff
DL
9820 return;
9821
9822error:
d1a3a036 9823 kfree(intel_fb);
bc8d7dff
DL
9824}
9825
2fa2fe9a 9826static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9827 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
9828{
9829 struct drm_device *dev = crtc->base.dev;
fac5e23e 9830 struct drm_i915_private *dev_priv = to_i915(dev);
2fa2fe9a
DV
9831 uint32_t tmp;
9832
9833 tmp = I915_READ(PF_CTL(crtc->pipe));
9834
9835 if (tmp & PF_ENABLE) {
fd4daa9c 9836 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
9837 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9838 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
9839
9840 /* We currently do not free assignements of panel fitters on
9841 * ivb/hsw (since we don't use the higher upscaling modes which
9842 * differentiates them) so just WARN about this case for now. */
5db94019 9843 if (IS_GEN7(dev_priv)) {
cb8b2a30
DV
9844 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9845 PF_PIPE_SEL_IVB(crtc->pipe));
9846 }
2fa2fe9a 9847 }
79e53945
JB
9848}
9849
5724dbd1
DL
9850static void
9851ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9852 struct intel_initial_plane_config *plane_config)
4c6baa59
JB
9853{
9854 struct drm_device *dev = crtc->base.dev;
fac5e23e 9855 struct drm_i915_private *dev_priv = to_i915(dev);
4c6baa59 9856 u32 val, base, offset;
aeee5a49 9857 int pipe = crtc->pipe;
4c6baa59 9858 int fourcc, pixel_format;
6761dd31 9859 unsigned int aligned_height;
b113d5ee 9860 struct drm_framebuffer *fb;
1b842c89 9861 struct intel_framebuffer *intel_fb;
4c6baa59 9862
42a7b088
DL
9863 val = I915_READ(DSPCNTR(pipe));
9864 if (!(val & DISPLAY_PLANE_ENABLE))
9865 return;
9866
d9806c9f 9867 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9868 if (!intel_fb) {
4c6baa59
JB
9869 DRM_DEBUG_KMS("failed to alloc fb\n");
9870 return;
9871 }
9872
1b842c89
DL
9873 fb = &intel_fb->base;
9874
18c5247e
DV
9875 if (INTEL_INFO(dev)->gen >= 4) {
9876 if (val & DISPPLANE_TILED) {
49af449b 9877 plane_config->tiling = I915_TILING_X;
18c5247e
DV
9878 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9879 }
9880 }
4c6baa59
JB
9881
9882 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 9883 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
9884 fb->pixel_format = fourcc;
9885 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
4c6baa59 9886
aeee5a49 9887 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
8652744b 9888 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
aeee5a49 9889 offset = I915_READ(DSPOFFSET(pipe));
4c6baa59 9890 } else {
49af449b 9891 if (plane_config->tiling)
aeee5a49 9892 offset = I915_READ(DSPTILEOFF(pipe));
4c6baa59 9893 else
aeee5a49 9894 offset = I915_READ(DSPLINOFF(pipe));
4c6baa59
JB
9895 }
9896 plane_config->base = base;
9897
9898 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
9899 fb->width = ((val >> 16) & 0xfff) + 1;
9900 fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
9901
9902 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 9903 fb->pitches[0] = val & 0xffffffc0;
4c6baa59 9904
b113d5ee 9905 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9906 fb->pixel_format,
9907 fb->modifier[0]);
4c6baa59 9908
f37b5c2b 9909 plane_config->size = fb->pitches[0] * aligned_height;
4c6baa59 9910
2844a921
DL
9911 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9912 pipe_name(pipe), fb->width, fb->height,
9913 fb->bits_per_pixel, base, fb->pitches[0],
9914 plane_config->size);
b113d5ee 9915
2d14030b 9916 plane_config->fb = intel_fb;
4c6baa59
JB
9917}
9918
0e8ffe1b 9919static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9920 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9921{
9922 struct drm_device *dev = crtc->base.dev;
fac5e23e 9923 struct drm_i915_private *dev_priv = to_i915(dev);
1729050e 9924 enum intel_display_power_domain power_domain;
0e8ffe1b 9925 uint32_t tmp;
1729050e 9926 bool ret;
0e8ffe1b 9927
1729050e
ID
9928 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9929 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
930e8c9e
PZ
9930 return false;
9931
e143a21c 9932 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8106ddbd 9933 pipe_config->shared_dpll = NULL;
eccb140b 9934
1729050e 9935 ret = false;
0e8ffe1b
DV
9936 tmp = I915_READ(PIPECONF(crtc->pipe));
9937 if (!(tmp & PIPECONF_ENABLE))
1729050e 9938 goto out;
0e8ffe1b 9939
42571aef
VS
9940 switch (tmp & PIPECONF_BPC_MASK) {
9941 case PIPECONF_6BPC:
9942 pipe_config->pipe_bpp = 18;
9943 break;
9944 case PIPECONF_8BPC:
9945 pipe_config->pipe_bpp = 24;
9946 break;
9947 case PIPECONF_10BPC:
9948 pipe_config->pipe_bpp = 30;
9949 break;
9950 case PIPECONF_12BPC:
9951 pipe_config->pipe_bpp = 36;
9952 break;
9953 default:
9954 break;
9955 }
9956
b5a9fa09
DV
9957 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9958 pipe_config->limited_color_range = true;
9959
ab9412ba 9960 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0 9961 struct intel_shared_dpll *pll;
8106ddbd 9962 enum intel_dpll_id pll_id;
66e985c0 9963
88adfff1
DV
9964 pipe_config->has_pch_encoder = true;
9965
627eb5a3
DV
9966 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9967 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9968 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
9969
9970 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 9971
2d1fe073 9972 if (HAS_PCH_IBX(dev_priv)) {
d9a7bc67
ID
9973 /*
9974 * The pipe->pch transcoder and pch transcoder->pll
9975 * mapping is fixed.
9976 */
8106ddbd 9977 pll_id = (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
9978 } else {
9979 tmp = I915_READ(PCH_DPLL_SEL);
9980 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
8106ddbd 9981 pll_id = DPLL_ID_PCH_PLL_B;
c0d43d62 9982 else
8106ddbd 9983 pll_id= DPLL_ID_PCH_PLL_A;
c0d43d62 9984 }
66e985c0 9985
8106ddbd
ACO
9986 pipe_config->shared_dpll =
9987 intel_get_shared_dpll_by_id(dev_priv, pll_id);
9988 pll = pipe_config->shared_dpll;
66e985c0 9989
2edd6443
ACO
9990 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9991 &pipe_config->dpll_hw_state));
c93f54cf
DV
9992
9993 tmp = pipe_config->dpll_hw_state.dpll;
9994 pipe_config->pixel_multiplier =
9995 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9996 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
9997
9998 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
9999 } else {
10000 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
10001 }
10002
1bd1bd80 10003 intel_get_pipe_timings(crtc, pipe_config);
bc58be60 10004 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 10005
2fa2fe9a
DV
10006 ironlake_get_pfit_config(crtc, pipe_config);
10007
1729050e
ID
10008 ret = true;
10009
10010out:
10011 intel_display_power_put(dev_priv, power_domain);
10012
10013 return ret;
0e8ffe1b
DV
10014}
10015
be256dc7
PZ
10016static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
10017{
91c8a326 10018 struct drm_device *dev = &dev_priv->drm;
be256dc7 10019 struct intel_crtc *crtc;
be256dc7 10020
d3fcc808 10021 for_each_intel_crtc(dev, crtc)
e2c719b7 10022 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
10023 pipe_name(crtc->pipe));
10024
e2c719b7
RC
10025 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
10026 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
01403de3
VS
10027 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
10028 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
44cb734c 10029 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
e2c719b7 10030 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 10031 "CPU PWM1 enabled\n");
772c2a51 10032 if (IS_HASWELL(dev_priv))
e2c719b7 10033 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 10034 "CPU PWM2 enabled\n");
e2c719b7 10035 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 10036 "PCH PWM1 enabled\n");
e2c719b7 10037 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 10038 "Utility pin enabled\n");
e2c719b7 10039 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 10040
9926ada1
PZ
10041 /*
10042 * In theory we can still leave IRQs enabled, as long as only the HPD
10043 * interrupts remain enabled. We used to check for that, but since it's
10044 * gen-specific and since we only disable LCPLL after we fully disable
10045 * the interrupts, the check below should be enough.
10046 */
e2c719b7 10047 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
10048}
10049
9ccd5aeb
PZ
10050static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
10051{
772c2a51 10052 if (IS_HASWELL(dev_priv))
9ccd5aeb
PZ
10053 return I915_READ(D_COMP_HSW);
10054 else
10055 return I915_READ(D_COMP_BDW);
10056}
10057
3c4c9b81
PZ
10058static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
10059{
772c2a51 10060 if (IS_HASWELL(dev_priv)) {
3c4c9b81
PZ
10061 mutex_lock(&dev_priv->rps.hw_lock);
10062 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
10063 val))
79cf219a 10064 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
3c4c9b81
PZ
10065 mutex_unlock(&dev_priv->rps.hw_lock);
10066 } else {
9ccd5aeb
PZ
10067 I915_WRITE(D_COMP_BDW, val);
10068 POSTING_READ(D_COMP_BDW);
3c4c9b81 10069 }
be256dc7
PZ
10070}
10071
10072/*
10073 * This function implements pieces of two sequences from BSpec:
10074 * - Sequence for display software to disable LCPLL
10075 * - Sequence for display software to allow package C8+
10076 * The steps implemented here are just the steps that actually touch the LCPLL
10077 * register. Callers should take care of disabling all the display engine
10078 * functions, doing the mode unset, fixing interrupts, etc.
10079 */
6ff58d53
PZ
10080static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
10081 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
10082{
10083 uint32_t val;
10084
10085 assert_can_disable_lcpll(dev_priv);
10086
10087 val = I915_READ(LCPLL_CTL);
10088
10089 if (switch_to_fclk) {
10090 val |= LCPLL_CD_SOURCE_FCLK;
10091 I915_WRITE(LCPLL_CTL, val);
10092
f53dd63f
ID
10093 if (wait_for_us(I915_READ(LCPLL_CTL) &
10094 LCPLL_CD_SOURCE_FCLK_DONE, 1))
be256dc7
PZ
10095 DRM_ERROR("Switching to FCLK failed\n");
10096
10097 val = I915_READ(LCPLL_CTL);
10098 }
10099
10100 val |= LCPLL_PLL_DISABLE;
10101 I915_WRITE(LCPLL_CTL, val);
10102 POSTING_READ(LCPLL_CTL);
10103
24d8441d 10104 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
be256dc7
PZ
10105 DRM_ERROR("LCPLL still locked\n");
10106
9ccd5aeb 10107 val = hsw_read_dcomp(dev_priv);
be256dc7 10108 val |= D_COMP_COMP_DISABLE;
3c4c9b81 10109 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
10110 ndelay(100);
10111
9ccd5aeb
PZ
10112 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
10113 1))
be256dc7
PZ
10114 DRM_ERROR("D_COMP RCOMP still in progress\n");
10115
10116 if (allow_power_down) {
10117 val = I915_READ(LCPLL_CTL);
10118 val |= LCPLL_POWER_DOWN_ALLOW;
10119 I915_WRITE(LCPLL_CTL, val);
10120 POSTING_READ(LCPLL_CTL);
10121 }
10122}
10123
10124/*
10125 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
10126 * source.
10127 */
6ff58d53 10128static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
10129{
10130 uint32_t val;
10131
10132 val = I915_READ(LCPLL_CTL);
10133
10134 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
10135 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
10136 return;
10137
a8a8bd54
PZ
10138 /*
10139 * Make sure we're not on PC8 state before disabling PC8, otherwise
10140 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
a8a8bd54 10141 */
59bad947 10142 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
215733fa 10143
be256dc7
PZ
10144 if (val & LCPLL_POWER_DOWN_ALLOW) {
10145 val &= ~LCPLL_POWER_DOWN_ALLOW;
10146 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 10147 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
10148 }
10149
9ccd5aeb 10150 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
10151 val |= D_COMP_COMP_FORCE;
10152 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 10153 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
10154
10155 val = I915_READ(LCPLL_CTL);
10156 val &= ~LCPLL_PLL_DISABLE;
10157 I915_WRITE(LCPLL_CTL, val);
10158
93220c08
CW
10159 if (intel_wait_for_register(dev_priv,
10160 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
10161 5))
be256dc7
PZ
10162 DRM_ERROR("LCPLL not locked yet\n");
10163
10164 if (val & LCPLL_CD_SOURCE_FCLK) {
10165 val = I915_READ(LCPLL_CTL);
10166 val &= ~LCPLL_CD_SOURCE_FCLK;
10167 I915_WRITE(LCPLL_CTL, val);
10168
f53dd63f
ID
10169 if (wait_for_us((I915_READ(LCPLL_CTL) &
10170 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
be256dc7
PZ
10171 DRM_ERROR("Switching back to LCPLL failed\n");
10172 }
215733fa 10173
59bad947 10174 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
4c75b940 10175 intel_update_cdclk(dev_priv);
be256dc7
PZ
10176}
10177
765dab67
PZ
10178/*
10179 * Package states C8 and deeper are really deep PC states that can only be
10180 * reached when all the devices on the system allow it, so even if the graphics
10181 * device allows PC8+, it doesn't mean the system will actually get to these
10182 * states. Our driver only allows PC8+ when going into runtime PM.
10183 *
10184 * The requirements for PC8+ are that all the outputs are disabled, the power
10185 * well is disabled and most interrupts are disabled, and these are also
10186 * requirements for runtime PM. When these conditions are met, we manually do
10187 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
10188 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
10189 * hang the machine.
10190 *
10191 * When we really reach PC8 or deeper states (not just when we allow it) we lose
10192 * the state of some registers, so when we come back from PC8+ we need to
10193 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
10194 * need to take care of the registers kept by RC6. Notice that this happens even
10195 * if we don't put the device in PCI D3 state (which is what currently happens
10196 * because of the runtime PM support).
10197 *
10198 * For more, read "Display Sequences for Package C8" on the hardware
10199 * documentation.
10200 */
a14cb6fc 10201void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 10202{
91c8a326 10203 struct drm_device *dev = &dev_priv->drm;
c67a470b
PZ
10204 uint32_t val;
10205
c67a470b
PZ
10206 DRM_DEBUG_KMS("Enabling package C8+\n");
10207
4f8036a2 10208 if (HAS_PCH_LPT_LP(dev_priv)) {
c67a470b
PZ
10209 val = I915_READ(SOUTH_DSPCLK_GATE_D);
10210 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
10211 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
10212 }
10213
10214 lpt_disable_clkout_dp(dev);
c67a470b
PZ
10215 hsw_disable_lcpll(dev_priv, true, true);
10216}
10217
a14cb6fc 10218void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b 10219{
91c8a326 10220 struct drm_device *dev = &dev_priv->drm;
c67a470b
PZ
10221 uint32_t val;
10222
c67a470b
PZ
10223 DRM_DEBUG_KMS("Disabling package C8+\n");
10224
10225 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
10226 lpt_init_pch_refclk(dev);
10227
4f8036a2 10228 if (HAS_PCH_LPT_LP(dev_priv)) {
c67a470b
PZ
10229 val = I915_READ(SOUTH_DSPCLK_GATE_D);
10230 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
10231 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
10232 }
c67a470b
PZ
10233}
10234
324513c0 10235static void bxt_modeset_commit_cdclk(struct drm_atomic_state *old_state)
f8437dd1 10236{
a821fc46 10237 struct drm_device *dev = old_state->dev;
1a617b77
ML
10238 struct intel_atomic_state *old_intel_state =
10239 to_intel_atomic_state(old_state);
10240 unsigned int req_cdclk = old_intel_state->dev_cdclk;
f8437dd1 10241
324513c0 10242 bxt_set_cdclk(to_i915(dev), req_cdclk);
f8437dd1
VK
10243}
10244
b30ce9e0
DP
10245static int bdw_adjust_min_pipe_pixel_rate(struct intel_crtc_state *crtc_state,
10246 int pixel_rate)
10247{
9c754024
DP
10248 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
10249
b30ce9e0 10250 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
9c754024 10251 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
b30ce9e0
DP
10252 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
10253
10254 /* BSpec says "Do not use DisplayPort with CDCLK less than
10255 * 432 MHz, audio enabled, port width x4, and link rate
10256 * HBR2 (5.4 GHz), or else there may be audio corruption or
10257 * screen corruption."
10258 */
10259 if (intel_crtc_has_dp_encoder(crtc_state) &&
10260 crtc_state->has_audio &&
10261 crtc_state->port_clock >= 540000 &&
10262 crtc_state->lane_count == 4)
10263 pixel_rate = max(432000, pixel_rate);
10264
10265 return pixel_rate;
10266}
10267
b432e5cf 10268/* compute the max rate for new configuration */
27c329ed 10269static int ilk_max_pixel_rate(struct drm_atomic_state *state)
b432e5cf 10270{
565602d7 10271 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fac5e23e 10272 struct drm_i915_private *dev_priv = to_i915(state->dev);
565602d7
ML
10273 struct drm_crtc *crtc;
10274 struct drm_crtc_state *cstate;
27c329ed 10275 struct intel_crtc_state *crtc_state;
565602d7
ML
10276 unsigned max_pixel_rate = 0, i;
10277 enum pipe pipe;
b432e5cf 10278
565602d7
ML
10279 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
10280 sizeof(intel_state->min_pixclk));
27c329ed 10281
565602d7
ML
10282 for_each_crtc_in_state(state, crtc, cstate, i) {
10283 int pixel_rate;
27c329ed 10284
565602d7
ML
10285 crtc_state = to_intel_crtc_state(cstate);
10286 if (!crtc_state->base.enable) {
10287 intel_state->min_pixclk[i] = 0;
b432e5cf 10288 continue;
565602d7 10289 }
b432e5cf 10290
27c329ed 10291 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
b432e5cf 10292
9c754024 10293 if (IS_BROADWELL(dev_priv) || IS_GEN9(dev_priv))
b30ce9e0
DP
10294 pixel_rate = bdw_adjust_min_pipe_pixel_rate(crtc_state,
10295 pixel_rate);
b432e5cf 10296
565602d7 10297 intel_state->min_pixclk[i] = pixel_rate;
b432e5cf
VS
10298 }
10299
565602d7
ML
10300 for_each_pipe(dev_priv, pipe)
10301 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
10302
b432e5cf
VS
10303 return max_pixel_rate;
10304}
10305
10306static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
10307{
fac5e23e 10308 struct drm_i915_private *dev_priv = to_i915(dev);
b432e5cf
VS
10309 uint32_t val, data;
10310 int ret;
10311
10312 if (WARN((I915_READ(LCPLL_CTL) &
10313 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
10314 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
10315 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
10316 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
10317 "trying to change cdclk frequency with cdclk not enabled\n"))
10318 return;
10319
10320 mutex_lock(&dev_priv->rps.hw_lock);
10321 ret = sandybridge_pcode_write(dev_priv,
10322 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
10323 mutex_unlock(&dev_priv->rps.hw_lock);
10324 if (ret) {
10325 DRM_ERROR("failed to inform pcode about cdclk change\n");
10326 return;
10327 }
10328
10329 val = I915_READ(LCPLL_CTL);
10330 val |= LCPLL_CD_SOURCE_FCLK;
10331 I915_WRITE(LCPLL_CTL, val);
10332
5ba00178
TU
10333 if (wait_for_us(I915_READ(LCPLL_CTL) &
10334 LCPLL_CD_SOURCE_FCLK_DONE, 1))
b432e5cf
VS
10335 DRM_ERROR("Switching to FCLK failed\n");
10336
10337 val = I915_READ(LCPLL_CTL);
10338 val &= ~LCPLL_CLK_FREQ_MASK;
10339
10340 switch (cdclk) {
10341 case 450000:
10342 val |= LCPLL_CLK_FREQ_450;
10343 data = 0;
10344 break;
10345 case 540000:
10346 val |= LCPLL_CLK_FREQ_54O_BDW;
10347 data = 1;
10348 break;
10349 case 337500:
10350 val |= LCPLL_CLK_FREQ_337_5_BDW;
10351 data = 2;
10352 break;
10353 case 675000:
10354 val |= LCPLL_CLK_FREQ_675_BDW;
10355 data = 3;
10356 break;
10357 default:
10358 WARN(1, "invalid cdclk frequency\n");
10359 return;
10360 }
10361
10362 I915_WRITE(LCPLL_CTL, val);
10363
10364 val = I915_READ(LCPLL_CTL);
10365 val &= ~LCPLL_CD_SOURCE_FCLK;
10366 I915_WRITE(LCPLL_CTL, val);
10367
5ba00178
TU
10368 if (wait_for_us((I915_READ(LCPLL_CTL) &
10369 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
b432e5cf
VS
10370 DRM_ERROR("Switching back to LCPLL failed\n");
10371
10372 mutex_lock(&dev_priv->rps.hw_lock);
10373 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
10374 mutex_unlock(&dev_priv->rps.hw_lock);
10375
7f1052a8
VS
10376 I915_WRITE(CDCLK_FREQ, DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
10377
4c75b940 10378 intel_update_cdclk(dev_priv);
b432e5cf
VS
10379
10380 WARN(cdclk != dev_priv->cdclk_freq,
10381 "cdclk requested %d kHz but got %d kHz\n",
10382 cdclk, dev_priv->cdclk_freq);
10383}
10384
587c7914
VS
10385static int broadwell_calc_cdclk(int max_pixclk)
10386{
10387 if (max_pixclk > 540000)
10388 return 675000;
10389 else if (max_pixclk > 450000)
10390 return 540000;
10391 else if (max_pixclk > 337500)
10392 return 450000;
10393 else
10394 return 337500;
10395}
10396
27c329ed 10397static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
b432e5cf 10398{
27c329ed 10399 struct drm_i915_private *dev_priv = to_i915(state->dev);
1a617b77 10400 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
27c329ed 10401 int max_pixclk = ilk_max_pixel_rate(state);
b432e5cf
VS
10402 int cdclk;
10403
10404 /*
10405 * FIXME should also account for plane ratio
10406 * once 64bpp pixel formats are supported.
10407 */
587c7914 10408 cdclk = broadwell_calc_cdclk(max_pixclk);
b432e5cf 10409
b432e5cf 10410 if (cdclk > dev_priv->max_cdclk_freq) {
63ba534e
ML
10411 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
10412 cdclk, dev_priv->max_cdclk_freq);
10413 return -EINVAL;
b432e5cf
VS
10414 }
10415
1a617b77
ML
10416 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
10417 if (!intel_state->active_crtcs)
587c7914 10418 intel_state->dev_cdclk = broadwell_calc_cdclk(0);
b432e5cf
VS
10419
10420 return 0;
10421}
10422
27c329ed 10423static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
b432e5cf 10424{
27c329ed 10425 struct drm_device *dev = old_state->dev;
1a617b77
ML
10426 struct intel_atomic_state *old_intel_state =
10427 to_intel_atomic_state(old_state);
10428 unsigned req_cdclk = old_intel_state->dev_cdclk;
b432e5cf 10429
27c329ed 10430 broadwell_set_cdclk(dev, req_cdclk);
b432e5cf
VS
10431}
10432
c89e39f3
CT
10433static int skl_modeset_calc_cdclk(struct drm_atomic_state *state)
10434{
10435 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
10436 struct drm_i915_private *dev_priv = to_i915(state->dev);
10437 const int max_pixclk = ilk_max_pixel_rate(state);
a8ca4934 10438 int vco = intel_state->cdclk_pll_vco;
c89e39f3
CT
10439 int cdclk;
10440
10441 /*
10442 * FIXME should also account for plane ratio
10443 * once 64bpp pixel formats are supported.
10444 */
a8ca4934 10445 cdclk = skl_calc_cdclk(max_pixclk, vco);
c89e39f3
CT
10446
10447 /*
10448 * FIXME move the cdclk caclulation to
10449 * compute_config() so we can fail gracegully.
10450 */
10451 if (cdclk > dev_priv->max_cdclk_freq) {
10452 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
10453 cdclk, dev_priv->max_cdclk_freq);
10454 cdclk = dev_priv->max_cdclk_freq;
10455 }
10456
10457 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
10458 if (!intel_state->active_crtcs)
a8ca4934 10459 intel_state->dev_cdclk = skl_calc_cdclk(0, vco);
c89e39f3
CT
10460
10461 return 0;
10462}
10463
10464static void skl_modeset_commit_cdclk(struct drm_atomic_state *old_state)
10465{
1cd593e0
VS
10466 struct drm_i915_private *dev_priv = to_i915(old_state->dev);
10467 struct intel_atomic_state *intel_state = to_intel_atomic_state(old_state);
10468 unsigned int req_cdclk = intel_state->dev_cdclk;
10469 unsigned int req_vco = intel_state->cdclk_pll_vco;
c89e39f3 10470
1cd593e0 10471 skl_set_cdclk(dev_priv, req_cdclk, req_vco);
c89e39f3
CT
10472}
10473
190f68c5
ACO
10474static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
10475 struct intel_crtc_state *crtc_state)
09b4ddf9 10476{
d7edc4e5 10477 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
af3997b5
MK
10478 if (!intel_ddi_pll_select(crtc, crtc_state))
10479 return -EINVAL;
10480 }
716c2e55 10481
c7653199 10482 crtc->lowfreq_avail = false;
644cef34 10483
c8f7a0db 10484 return 0;
79e53945
JB
10485}
10486
3760b59c
S
10487static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
10488 enum port port,
10489 struct intel_crtc_state *pipe_config)
10490{
8106ddbd
ACO
10491 enum intel_dpll_id id;
10492
3760b59c
S
10493 switch (port) {
10494 case PORT_A:
08250c4b 10495 id = DPLL_ID_SKL_DPLL0;
3760b59c
S
10496 break;
10497 case PORT_B:
08250c4b 10498 id = DPLL_ID_SKL_DPLL1;
3760b59c
S
10499 break;
10500 case PORT_C:
08250c4b 10501 id = DPLL_ID_SKL_DPLL2;
3760b59c
S
10502 break;
10503 default:
10504 DRM_ERROR("Incorrect port type\n");
8106ddbd 10505 return;
3760b59c 10506 }
8106ddbd
ACO
10507
10508 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
3760b59c
S
10509}
10510
96b7dfb7
S
10511static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
10512 enum port port,
5cec258b 10513 struct intel_crtc_state *pipe_config)
96b7dfb7 10514{
8106ddbd 10515 enum intel_dpll_id id;
a3c988ea 10516 u32 temp;
96b7dfb7
S
10517
10518 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
c856052a 10519 id = temp >> (port * 3 + 1);
96b7dfb7 10520
c856052a 10521 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
8106ddbd 10522 return;
8106ddbd
ACO
10523
10524 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
96b7dfb7
S
10525}
10526
7d2c8175
DL
10527static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
10528 enum port port,
5cec258b 10529 struct intel_crtc_state *pipe_config)
7d2c8175 10530{
8106ddbd 10531 enum intel_dpll_id id;
c856052a 10532 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
8106ddbd 10533
c856052a 10534 switch (ddi_pll_sel) {
7d2c8175 10535 case PORT_CLK_SEL_WRPLL1:
8106ddbd 10536 id = DPLL_ID_WRPLL1;
7d2c8175
DL
10537 break;
10538 case PORT_CLK_SEL_WRPLL2:
8106ddbd 10539 id = DPLL_ID_WRPLL2;
7d2c8175 10540 break;
00490c22 10541 case PORT_CLK_SEL_SPLL:
8106ddbd 10542 id = DPLL_ID_SPLL;
79bd23da 10543 break;
9d16da65
ACO
10544 case PORT_CLK_SEL_LCPLL_810:
10545 id = DPLL_ID_LCPLL_810;
10546 break;
10547 case PORT_CLK_SEL_LCPLL_1350:
10548 id = DPLL_ID_LCPLL_1350;
10549 break;
10550 case PORT_CLK_SEL_LCPLL_2700:
10551 id = DPLL_ID_LCPLL_2700;
10552 break;
8106ddbd 10553 default:
c856052a 10554 MISSING_CASE(ddi_pll_sel);
8106ddbd
ACO
10555 /* fall through */
10556 case PORT_CLK_SEL_NONE:
8106ddbd 10557 return;
7d2c8175 10558 }
8106ddbd
ACO
10559
10560 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
7d2c8175
DL
10561}
10562
cf30429e
JN
10563static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
10564 struct intel_crtc_state *pipe_config,
10565 unsigned long *power_domain_mask)
10566{
10567 struct drm_device *dev = crtc->base.dev;
fac5e23e 10568 struct drm_i915_private *dev_priv = to_i915(dev);
cf30429e
JN
10569 enum intel_display_power_domain power_domain;
10570 u32 tmp;
10571
d9a7bc67
ID
10572 /*
10573 * The pipe->transcoder mapping is fixed with the exception of the eDP
10574 * transcoder handled below.
10575 */
cf30429e
JN
10576 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
10577
10578 /*
10579 * XXX: Do intel_display_power_get_if_enabled before reading this (for
10580 * consistency and less surprising code; it's in always on power).
10581 */
10582 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
10583 if (tmp & TRANS_DDI_FUNC_ENABLE) {
10584 enum pipe trans_edp_pipe;
10585 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
10586 default:
10587 WARN(1, "unknown pipe linked to edp transcoder\n");
10588 case TRANS_DDI_EDP_INPUT_A_ONOFF:
10589 case TRANS_DDI_EDP_INPUT_A_ON:
10590 trans_edp_pipe = PIPE_A;
10591 break;
10592 case TRANS_DDI_EDP_INPUT_B_ONOFF:
10593 trans_edp_pipe = PIPE_B;
10594 break;
10595 case TRANS_DDI_EDP_INPUT_C_ONOFF:
10596 trans_edp_pipe = PIPE_C;
10597 break;
10598 }
10599
10600 if (trans_edp_pipe == crtc->pipe)
10601 pipe_config->cpu_transcoder = TRANSCODER_EDP;
10602 }
10603
10604 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
10605 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10606 return false;
10607 *power_domain_mask |= BIT(power_domain);
10608
10609 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
10610
10611 return tmp & PIPECONF_ENABLE;
10612}
10613
4d1de975
JN
10614static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
10615 struct intel_crtc_state *pipe_config,
10616 unsigned long *power_domain_mask)
10617{
10618 struct drm_device *dev = crtc->base.dev;
fac5e23e 10619 struct drm_i915_private *dev_priv = to_i915(dev);
4d1de975
JN
10620 enum intel_display_power_domain power_domain;
10621 enum port port;
10622 enum transcoder cpu_transcoder;
10623 u32 tmp;
10624
4d1de975
JN
10625 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
10626 if (port == PORT_A)
10627 cpu_transcoder = TRANSCODER_DSI_A;
10628 else
10629 cpu_transcoder = TRANSCODER_DSI_C;
10630
10631 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
10632 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10633 continue;
10634 *power_domain_mask |= BIT(power_domain);
10635
db18b6a6
ID
10636 /*
10637 * The PLL needs to be enabled with a valid divider
10638 * configuration, otherwise accessing DSI registers will hang
10639 * the machine. See BSpec North Display Engine
10640 * registers/MIPI[BXT]. We can break out here early, since we
10641 * need the same DSI PLL to be enabled for both DSI ports.
10642 */
10643 if (!intel_dsi_pll_is_enabled(dev_priv))
10644 break;
10645
4d1de975
JN
10646 /* XXX: this works for video mode only */
10647 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
10648 if (!(tmp & DPI_ENABLE))
10649 continue;
10650
10651 tmp = I915_READ(MIPI_CTRL(port));
10652 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
10653 continue;
10654
10655 pipe_config->cpu_transcoder = cpu_transcoder;
4d1de975
JN
10656 break;
10657 }
10658
d7edc4e5 10659 return transcoder_is_dsi(pipe_config->cpu_transcoder);
4d1de975
JN
10660}
10661
26804afd 10662static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
5cec258b 10663 struct intel_crtc_state *pipe_config)
26804afd
DV
10664{
10665 struct drm_device *dev = crtc->base.dev;
fac5e23e 10666 struct drm_i915_private *dev_priv = to_i915(dev);
d452c5b6 10667 struct intel_shared_dpll *pll;
26804afd
DV
10668 enum port port;
10669 uint32_t tmp;
10670
10671 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
10672
10673 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
10674
0853723b 10675 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
96b7dfb7 10676 skylake_get_ddi_pll(dev_priv, port, pipe_config);
e2d214ae 10677 else if (IS_BROXTON(dev_priv))
3760b59c 10678 bxt_get_ddi_pll(dev_priv, port, pipe_config);
96b7dfb7
S
10679 else
10680 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 10681
8106ddbd
ACO
10682 pll = pipe_config->shared_dpll;
10683 if (pll) {
2edd6443
ACO
10684 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
10685 &pipe_config->dpll_hw_state));
d452c5b6
DV
10686 }
10687
26804afd
DV
10688 /*
10689 * Haswell has only FDI/PCH transcoder A. It is which is connected to
10690 * DDI E. So just check whether this pipe is wired to DDI E and whether
10691 * the PCH transcoder is on.
10692 */
ca370455
DL
10693 if (INTEL_INFO(dev)->gen < 9 &&
10694 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
10695 pipe_config->has_pch_encoder = true;
10696
10697 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
10698 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
10699 FDI_DP_PORT_WIDTH_SHIFT) + 1;
10700
10701 ironlake_get_fdi_m_n_config(crtc, pipe_config);
10702 }
10703}
10704
0e8ffe1b 10705static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5cec258b 10706 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
10707{
10708 struct drm_device *dev = crtc->base.dev;
fac5e23e 10709 struct drm_i915_private *dev_priv = to_i915(dev);
1729050e
ID
10710 enum intel_display_power_domain power_domain;
10711 unsigned long power_domain_mask;
cf30429e 10712 bool active;
0e8ffe1b 10713
1729050e
ID
10714 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
10715 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
b5482bd0 10716 return false;
1729050e
ID
10717 power_domain_mask = BIT(power_domain);
10718
8106ddbd 10719 pipe_config->shared_dpll = NULL;
c0d43d62 10720
cf30429e 10721 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
eccb140b 10722
d7edc4e5
VS
10723 if (IS_BROXTON(dev_priv) &&
10724 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
10725 WARN_ON(active);
10726 active = true;
4d1de975
JN
10727 }
10728
cf30429e 10729 if (!active)
1729050e 10730 goto out;
0e8ffe1b 10731
d7edc4e5 10732 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
4d1de975
JN
10733 haswell_get_ddi_port_state(crtc, pipe_config);
10734 intel_get_pipe_timings(crtc, pipe_config);
10735 }
627eb5a3 10736
bc58be60 10737 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 10738
05dc698c
LL
10739 pipe_config->gamma_mode =
10740 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
10741
a1b2278e 10742 if (INTEL_INFO(dev)->gen >= 9) {
65edccce 10743 skl_init_scalers(dev_priv, crtc, pipe_config);
a1b2278e 10744
af99ceda
CK
10745 pipe_config->scaler_state.scaler_id = -1;
10746 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10747 }
10748
1729050e
ID
10749 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10750 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10751 power_domain_mask |= BIT(power_domain);
1c132b44 10752 if (INTEL_INFO(dev)->gen >= 9)
bd2e244f 10753 skylake_get_pfit_config(crtc, pipe_config);
ff6d9f55 10754 else
1c132b44 10755 ironlake_get_pfit_config(crtc, pipe_config);
bd2e244f 10756 }
88adfff1 10757
772c2a51 10758 if (IS_HASWELL(dev_priv))
e59150dc
JB
10759 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10760 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 10761
4d1de975
JN
10762 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
10763 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
ebb69c95
CT
10764 pipe_config->pixel_multiplier =
10765 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10766 } else {
10767 pipe_config->pixel_multiplier = 1;
10768 }
6c49f241 10769
1729050e
ID
10770out:
10771 for_each_power_domain(power_domain, power_domain_mask)
10772 intel_display_power_put(dev_priv, power_domain);
10773
cf30429e 10774 return active;
0e8ffe1b
DV
10775}
10776
55a08b3f
ML
10777static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10778 const struct intel_plane_state *plane_state)
560b85bb
CW
10779{
10780 struct drm_device *dev = crtc->dev;
fac5e23e 10781 struct drm_i915_private *dev_priv = to_i915(dev);
560b85bb 10782 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 10783 uint32_t cntl = 0, size = 0;
560b85bb 10784
936e71e3 10785 if (plane_state && plane_state->base.visible) {
55a08b3f
ML
10786 unsigned int width = plane_state->base.crtc_w;
10787 unsigned int height = plane_state->base.crtc_h;
dc41c154
VS
10788 unsigned int stride = roundup_pow_of_two(width) * 4;
10789
10790 switch (stride) {
10791 default:
10792 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10793 width, stride);
10794 stride = 256;
10795 /* fallthrough */
10796 case 256:
10797 case 512:
10798 case 1024:
10799 case 2048:
10800 break;
4b0e333e
CW
10801 }
10802
dc41c154
VS
10803 cntl |= CURSOR_ENABLE |
10804 CURSOR_GAMMA_ENABLE |
10805 CURSOR_FORMAT_ARGB |
10806 CURSOR_STRIDE(stride);
10807
10808 size = (height << 12) | width;
4b0e333e 10809 }
560b85bb 10810
dc41c154
VS
10811 if (intel_crtc->cursor_cntl != 0 &&
10812 (intel_crtc->cursor_base != base ||
10813 intel_crtc->cursor_size != size ||
10814 intel_crtc->cursor_cntl != cntl)) {
10815 /* On these chipsets we can only modify the base/size/stride
10816 * whilst the cursor is disabled.
10817 */
0b87c24e
VS
10818 I915_WRITE(CURCNTR(PIPE_A), 0);
10819 POSTING_READ(CURCNTR(PIPE_A));
dc41c154 10820 intel_crtc->cursor_cntl = 0;
4b0e333e 10821 }
560b85bb 10822
99d1f387 10823 if (intel_crtc->cursor_base != base) {
0b87c24e 10824 I915_WRITE(CURBASE(PIPE_A), base);
99d1f387
VS
10825 intel_crtc->cursor_base = base;
10826 }
4726e0b0 10827
dc41c154
VS
10828 if (intel_crtc->cursor_size != size) {
10829 I915_WRITE(CURSIZE, size);
10830 intel_crtc->cursor_size = size;
4b0e333e 10831 }
560b85bb 10832
4b0e333e 10833 if (intel_crtc->cursor_cntl != cntl) {
0b87c24e
VS
10834 I915_WRITE(CURCNTR(PIPE_A), cntl);
10835 POSTING_READ(CURCNTR(PIPE_A));
4b0e333e 10836 intel_crtc->cursor_cntl = cntl;
560b85bb 10837 }
560b85bb
CW
10838}
10839
55a08b3f
ML
10840static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10841 const struct intel_plane_state *plane_state)
65a21cd6
JB
10842{
10843 struct drm_device *dev = crtc->dev;
fac5e23e 10844 struct drm_i915_private *dev_priv = to_i915(dev);
65a21cd6
JB
10845 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10846 int pipe = intel_crtc->pipe;
663f3122 10847 uint32_t cntl = 0;
4b0e333e 10848
936e71e3 10849 if (plane_state && plane_state->base.visible) {
4b0e333e 10850 cntl = MCURSOR_GAMMA_ENABLE;
55a08b3f 10851 switch (plane_state->base.crtc_w) {
4726e0b0
SK
10852 case 64:
10853 cntl |= CURSOR_MODE_64_ARGB_AX;
10854 break;
10855 case 128:
10856 cntl |= CURSOR_MODE_128_ARGB_AX;
10857 break;
10858 case 256:
10859 cntl |= CURSOR_MODE_256_ARGB_AX;
10860 break;
10861 default:
55a08b3f 10862 MISSING_CASE(plane_state->base.crtc_w);
4726e0b0 10863 return;
65a21cd6 10864 }
4b0e333e 10865 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7 10866
4f8036a2 10867 if (HAS_DDI(dev_priv))
47bf17a7 10868 cntl |= CURSOR_PIPE_CSC_ENABLE;
65a21cd6 10869
f22aa143 10870 if (plane_state->base.rotation & DRM_ROTATE_180)
55a08b3f
ML
10871 cntl |= CURSOR_ROTATE_180;
10872 }
4398ad45 10873
4b0e333e
CW
10874 if (intel_crtc->cursor_cntl != cntl) {
10875 I915_WRITE(CURCNTR(pipe), cntl);
10876 POSTING_READ(CURCNTR(pipe));
10877 intel_crtc->cursor_cntl = cntl;
65a21cd6 10878 }
4b0e333e 10879
65a21cd6 10880 /* and commit changes on next vblank */
5efb3e28
VS
10881 I915_WRITE(CURBASE(pipe), base);
10882 POSTING_READ(CURBASE(pipe));
99d1f387
VS
10883
10884 intel_crtc->cursor_base = base;
65a21cd6
JB
10885}
10886
cda4b7d3 10887/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f 10888static void intel_crtc_update_cursor(struct drm_crtc *crtc,
55a08b3f 10889 const struct intel_plane_state *plane_state)
cda4b7d3
CW
10890{
10891 struct drm_device *dev = crtc->dev;
fac5e23e 10892 struct drm_i915_private *dev_priv = to_i915(dev);
cda4b7d3
CW
10893 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10894 int pipe = intel_crtc->pipe;
55a08b3f
ML
10895 u32 base = intel_crtc->cursor_addr;
10896 u32 pos = 0;
cda4b7d3 10897
55a08b3f
ML
10898 if (plane_state) {
10899 int x = plane_state->base.crtc_x;
10900 int y = plane_state->base.crtc_y;
cda4b7d3 10901
55a08b3f
ML
10902 if (x < 0) {
10903 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10904 x = -x;
10905 }
10906 pos |= x << CURSOR_X_SHIFT;
cda4b7d3 10907
55a08b3f
ML
10908 if (y < 0) {
10909 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10910 y = -y;
10911 }
10912 pos |= y << CURSOR_Y_SHIFT;
10913
10914 /* ILK+ do this automagically */
49cff963 10915 if (HAS_GMCH_DISPLAY(dev_priv) &&
f22aa143 10916 plane_state->base.rotation & DRM_ROTATE_180) {
55a08b3f
ML
10917 base += (plane_state->base.crtc_h *
10918 plane_state->base.crtc_w - 1) * 4;
10919 }
cda4b7d3 10920 }
cda4b7d3 10921
5efb3e28
VS
10922 I915_WRITE(CURPOS(pipe), pos);
10923
50a0bc90 10924 if (IS_845G(dev_priv) || IS_I865G(dev_priv))
55a08b3f 10925 i845_update_cursor(crtc, base, plane_state);
5efb3e28 10926 else
55a08b3f 10927 i9xx_update_cursor(crtc, base, plane_state);
cda4b7d3
CW
10928}
10929
50a0bc90 10930static bool cursor_size_ok(struct drm_i915_private *dev_priv,
dc41c154
VS
10931 uint32_t width, uint32_t height)
10932{
10933 if (width == 0 || height == 0)
10934 return false;
10935
10936 /*
10937 * 845g/865g are special in that they are only limited by
10938 * the width of their cursors, the height is arbitrary up to
10939 * the precision of the register. Everything else requires
10940 * square cursors, limited to a few power-of-two sizes.
10941 */
50a0bc90 10942 if (IS_845G(dev_priv) || IS_I865G(dev_priv)) {
dc41c154
VS
10943 if ((width & 63) != 0)
10944 return false;
10945
50a0bc90 10946 if (width > (IS_845G(dev_priv) ? 64 : 512))
dc41c154
VS
10947 return false;
10948
10949 if (height > 1023)
10950 return false;
10951 } else {
10952 switch (width | height) {
10953 case 256:
10954 case 128:
50a0bc90 10955 if (IS_GEN2(dev_priv))
dc41c154
VS
10956 return false;
10957 case 64:
10958 break;
10959 default:
10960 return false;
10961 }
10962 }
10963
10964 return true;
10965}
10966
79e53945
JB
10967/* VESA 640x480x72Hz mode to set on the pipe */
10968static struct drm_display_mode load_detect_mode = {
10969 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10970 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10971};
10972
a8bb6818
DV
10973struct drm_framebuffer *
10974__intel_framebuffer_create(struct drm_device *dev,
10975 struct drm_mode_fb_cmd2 *mode_cmd,
10976 struct drm_i915_gem_object *obj)
d2dff872
CW
10977{
10978 struct intel_framebuffer *intel_fb;
10979 int ret;
10980
10981 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
dcb1394e 10982 if (!intel_fb)
d2dff872 10983 return ERR_PTR(-ENOMEM);
d2dff872
CW
10984
10985 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
10986 if (ret)
10987 goto err;
d2dff872
CW
10988
10989 return &intel_fb->base;
dcb1394e 10990
dd4916c5 10991err:
dd4916c5 10992 kfree(intel_fb);
dd4916c5 10993 return ERR_PTR(ret);
d2dff872
CW
10994}
10995
b5ea642a 10996static struct drm_framebuffer *
a8bb6818
DV
10997intel_framebuffer_create(struct drm_device *dev,
10998 struct drm_mode_fb_cmd2 *mode_cmd,
10999 struct drm_i915_gem_object *obj)
11000{
11001 struct drm_framebuffer *fb;
11002 int ret;
11003
11004 ret = i915_mutex_lock_interruptible(dev);
11005 if (ret)
11006 return ERR_PTR(ret);
11007 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
11008 mutex_unlock(&dev->struct_mutex);
11009
11010 return fb;
11011}
11012
d2dff872
CW
11013static u32
11014intel_framebuffer_pitch_for_width(int width, int bpp)
11015{
11016 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
11017 return ALIGN(pitch, 64);
11018}
11019
11020static u32
11021intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
11022{
11023 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 11024 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
11025}
11026
11027static struct drm_framebuffer *
11028intel_framebuffer_create_for_mode(struct drm_device *dev,
11029 struct drm_display_mode *mode,
11030 int depth, int bpp)
11031{
dcb1394e 11032 struct drm_framebuffer *fb;
d2dff872 11033 struct drm_i915_gem_object *obj;
0fed39bd 11034 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872 11035
d37cd8a8 11036 obj = i915_gem_object_create(dev,
d2dff872 11037 intel_framebuffer_size_for_mode(mode, bpp));
fe3db79b
CW
11038 if (IS_ERR(obj))
11039 return ERR_CAST(obj);
d2dff872
CW
11040
11041 mode_cmd.width = mode->hdisplay;
11042 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
11043 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
11044 bpp);
5ca0c34a 11045 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872 11046
dcb1394e
LW
11047 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
11048 if (IS_ERR(fb))
f0cd5182 11049 i915_gem_object_put(obj);
dcb1394e
LW
11050
11051 return fb;
d2dff872
CW
11052}
11053
11054static struct drm_framebuffer *
11055mode_fits_in_fbdev(struct drm_device *dev,
11056 struct drm_display_mode *mode)
11057{
0695726e 11058#ifdef CONFIG_DRM_FBDEV_EMULATION
fac5e23e 11059 struct drm_i915_private *dev_priv = to_i915(dev);
d2dff872
CW
11060 struct drm_i915_gem_object *obj;
11061 struct drm_framebuffer *fb;
11062
4c0e5528 11063 if (!dev_priv->fbdev)
d2dff872
CW
11064 return NULL;
11065
4c0e5528 11066 if (!dev_priv->fbdev->fb)
d2dff872
CW
11067 return NULL;
11068
4c0e5528
DV
11069 obj = dev_priv->fbdev->fb->obj;
11070 BUG_ON(!obj);
11071
8bcd4553 11072 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
11073 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
11074 fb->bits_per_pixel))
d2dff872
CW
11075 return NULL;
11076
01f2c773 11077 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
11078 return NULL;
11079
edde3617 11080 drm_framebuffer_reference(fb);
d2dff872 11081 return fb;
4520f53a
DV
11082#else
11083 return NULL;
11084#endif
d2dff872
CW
11085}
11086
d3a40d1b
ACO
11087static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
11088 struct drm_crtc *crtc,
11089 struct drm_display_mode *mode,
11090 struct drm_framebuffer *fb,
11091 int x, int y)
11092{
11093 struct drm_plane_state *plane_state;
11094 int hdisplay, vdisplay;
11095 int ret;
11096
11097 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
11098 if (IS_ERR(plane_state))
11099 return PTR_ERR(plane_state);
11100
11101 if (mode)
11102 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
11103 else
11104 hdisplay = vdisplay = 0;
11105
11106 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
11107 if (ret)
11108 return ret;
11109 drm_atomic_set_fb_for_plane(plane_state, fb);
11110 plane_state->crtc_x = 0;
11111 plane_state->crtc_y = 0;
11112 plane_state->crtc_w = hdisplay;
11113 plane_state->crtc_h = vdisplay;
11114 plane_state->src_x = x << 16;
11115 plane_state->src_y = y << 16;
11116 plane_state->src_w = hdisplay << 16;
11117 plane_state->src_h = vdisplay << 16;
11118
11119 return 0;
11120}
11121
d2434ab7 11122bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 11123 struct drm_display_mode *mode,
51fd371b
RC
11124 struct intel_load_detect_pipe *old,
11125 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
11126{
11127 struct intel_crtc *intel_crtc;
d2434ab7
DV
11128 struct intel_encoder *intel_encoder =
11129 intel_attached_encoder(connector);
79e53945 11130 struct drm_crtc *possible_crtc;
4ef69c7a 11131 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
11132 struct drm_crtc *crtc = NULL;
11133 struct drm_device *dev = encoder->dev;
0f0f74bc 11134 struct drm_i915_private *dev_priv = to_i915(dev);
94352cf9 11135 struct drm_framebuffer *fb;
51fd371b 11136 struct drm_mode_config *config = &dev->mode_config;
edde3617 11137 struct drm_atomic_state *state = NULL, *restore_state = NULL;
944b0c76 11138 struct drm_connector_state *connector_state;
4be07317 11139 struct intel_crtc_state *crtc_state;
51fd371b 11140 int ret, i = -1;
79e53945 11141
d2dff872 11142 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 11143 connector->base.id, connector->name,
8e329a03 11144 encoder->base.id, encoder->name);
d2dff872 11145
edde3617
ML
11146 old->restore_state = NULL;
11147
51fd371b
RC
11148retry:
11149 ret = drm_modeset_lock(&config->connection_mutex, ctx);
11150 if (ret)
ad3c558f 11151 goto fail;
6e9f798d 11152
79e53945
JB
11153 /*
11154 * Algorithm gets a little messy:
7a5e4805 11155 *
79e53945
JB
11156 * - if the connector already has an assigned crtc, use it (but make
11157 * sure it's on first)
7a5e4805 11158 *
79e53945
JB
11159 * - try to find the first unused crtc that can drive this connector,
11160 * and use that if we find one
79e53945
JB
11161 */
11162
11163 /* See if we already have a CRTC for this connector */
edde3617
ML
11164 if (connector->state->crtc) {
11165 crtc = connector->state->crtc;
8261b191 11166
51fd371b 11167 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de 11168 if (ret)
ad3c558f 11169 goto fail;
8261b191
CW
11170
11171 /* Make sure the crtc and connector are running */
edde3617 11172 goto found;
79e53945
JB
11173 }
11174
11175 /* Find an unused one (if possible) */
70e1e0ec 11176 for_each_crtc(dev, possible_crtc) {
79e53945
JB
11177 i++;
11178 if (!(encoder->possible_crtcs & (1 << i)))
11179 continue;
edde3617
ML
11180
11181 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
11182 if (ret)
11183 goto fail;
11184
11185 if (possible_crtc->state->enable) {
11186 drm_modeset_unlock(&possible_crtc->mutex);
a459249c 11187 continue;
edde3617 11188 }
a459249c
VS
11189
11190 crtc = possible_crtc;
11191 break;
79e53945
JB
11192 }
11193
11194 /*
11195 * If we didn't find an unused CRTC, don't use any.
11196 */
11197 if (!crtc) {
7173188d 11198 DRM_DEBUG_KMS("no pipe available for load-detect\n");
ad3c558f 11199 goto fail;
79e53945
JB
11200 }
11201
edde3617
ML
11202found:
11203 intel_crtc = to_intel_crtc(crtc);
11204
4d02e2de
DV
11205 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
11206 if (ret)
ad3c558f 11207 goto fail;
79e53945 11208
83a57153 11209 state = drm_atomic_state_alloc(dev);
edde3617
ML
11210 restore_state = drm_atomic_state_alloc(dev);
11211 if (!state || !restore_state) {
11212 ret = -ENOMEM;
11213 goto fail;
11214 }
83a57153
ACO
11215
11216 state->acquire_ctx = ctx;
edde3617 11217 restore_state->acquire_ctx = ctx;
83a57153 11218
944b0c76
ACO
11219 connector_state = drm_atomic_get_connector_state(state, connector);
11220 if (IS_ERR(connector_state)) {
11221 ret = PTR_ERR(connector_state);
11222 goto fail;
11223 }
11224
edde3617
ML
11225 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
11226 if (ret)
11227 goto fail;
944b0c76 11228
4be07317
ACO
11229 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
11230 if (IS_ERR(crtc_state)) {
11231 ret = PTR_ERR(crtc_state);
11232 goto fail;
11233 }
11234
49d6fa21 11235 crtc_state->base.active = crtc_state->base.enable = true;
4be07317 11236
6492711d
CW
11237 if (!mode)
11238 mode = &load_detect_mode;
79e53945 11239
d2dff872
CW
11240 /* We need a framebuffer large enough to accommodate all accesses
11241 * that the plane may generate whilst we perform load detection.
11242 * We can not rely on the fbcon either being present (we get called
11243 * during its initialisation to detect all boot displays, or it may
11244 * not even exist) or that it is large enough to satisfy the
11245 * requested mode.
11246 */
94352cf9
DV
11247 fb = mode_fits_in_fbdev(dev, mode);
11248 if (fb == NULL) {
d2dff872 11249 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9 11250 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
d2dff872
CW
11251 } else
11252 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 11253 if (IS_ERR(fb)) {
d2dff872 11254 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 11255 goto fail;
79e53945 11256 }
79e53945 11257
d3a40d1b
ACO
11258 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
11259 if (ret)
11260 goto fail;
11261
edde3617
ML
11262 drm_framebuffer_unreference(fb);
11263
11264 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
11265 if (ret)
11266 goto fail;
11267
11268 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
11269 if (!ret)
11270 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
11271 if (!ret)
11272 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
11273 if (ret) {
11274 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
11275 goto fail;
11276 }
8c7b5ccb 11277
3ba86073
ML
11278 ret = drm_atomic_commit(state);
11279 if (ret) {
6492711d 11280 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
412b61d8 11281 goto fail;
79e53945 11282 }
edde3617
ML
11283
11284 old->restore_state = restore_state;
7173188d 11285
79e53945 11286 /* let the connector get through one full cycle before testing */
0f0f74bc 11287 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
7173188d 11288 return true;
412b61d8 11289
ad3c558f 11290fail:
7fb71c8f
CW
11291 if (state) {
11292 drm_atomic_state_put(state);
11293 state = NULL;
11294 }
11295 if (restore_state) {
11296 drm_atomic_state_put(restore_state);
11297 restore_state = NULL;
11298 }
83a57153 11299
51fd371b
RC
11300 if (ret == -EDEADLK) {
11301 drm_modeset_backoff(ctx);
11302 goto retry;
11303 }
11304
412b61d8 11305 return false;
79e53945
JB
11306}
11307
d2434ab7 11308void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
11309 struct intel_load_detect_pipe *old,
11310 struct drm_modeset_acquire_ctx *ctx)
79e53945 11311{
d2434ab7
DV
11312 struct intel_encoder *intel_encoder =
11313 intel_attached_encoder(connector);
4ef69c7a 11314 struct drm_encoder *encoder = &intel_encoder->base;
edde3617 11315 struct drm_atomic_state *state = old->restore_state;
d3a40d1b 11316 int ret;
79e53945 11317
d2dff872 11318 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 11319 connector->base.id, connector->name,
8e329a03 11320 encoder->base.id, encoder->name);
d2dff872 11321
edde3617 11322 if (!state)
0622a53c 11323 return;
79e53945 11324
edde3617 11325 ret = drm_atomic_commit(state);
0853695c 11326 if (ret)
edde3617 11327 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
0853695c 11328 drm_atomic_state_put(state);
79e53945
JB
11329}
11330
da4a1efa 11331static int i9xx_pll_refclk(struct drm_device *dev,
5cec258b 11332 const struct intel_crtc_state *pipe_config)
da4a1efa 11333{
fac5e23e 11334 struct drm_i915_private *dev_priv = to_i915(dev);
da4a1efa
VS
11335 u32 dpll = pipe_config->dpll_hw_state.dpll;
11336
11337 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 11338 return dev_priv->vbt.lvds_ssc_freq;
6e266956 11339 else if (HAS_PCH_SPLIT(dev_priv))
da4a1efa 11340 return 120000;
5db94019 11341 else if (!IS_GEN2(dev_priv))
da4a1efa
VS
11342 return 96000;
11343 else
11344 return 48000;
11345}
11346
79e53945 11347/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc 11348static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 11349 struct intel_crtc_state *pipe_config)
79e53945 11350{
f1f644dc 11351 struct drm_device *dev = crtc->base.dev;
fac5e23e 11352 struct drm_i915_private *dev_priv = to_i915(dev);
f1f644dc 11353 int pipe = pipe_config->cpu_transcoder;
293623f7 11354 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945 11355 u32 fp;
9e2c8475 11356 struct dpll clock;
dccbea3b 11357 int port_clock;
da4a1efa 11358 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
11359
11360 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 11361 fp = pipe_config->dpll_hw_state.fp0;
79e53945 11362 else
293623f7 11363 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
11364
11365 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
9b1e14f4 11366 if (IS_PINEVIEW(dev_priv)) {
f2b115e6
AJ
11367 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
11368 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
11369 } else {
11370 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
11371 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
11372 }
11373
5db94019 11374 if (!IS_GEN2(dev_priv)) {
9b1e14f4 11375 if (IS_PINEVIEW(dev_priv))
f2b115e6
AJ
11376 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
11377 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
11378 else
11379 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
11380 DPLL_FPA01_P1_POST_DIV_SHIFT);
11381
11382 switch (dpll & DPLL_MODE_MASK) {
11383 case DPLLB_MODE_DAC_SERIAL:
11384 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
11385 5 : 10;
11386 break;
11387 case DPLLB_MODE_LVDS:
11388 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
11389 7 : 14;
11390 break;
11391 default:
28c97730 11392 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 11393 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 11394 return;
79e53945
JB
11395 }
11396
9b1e14f4 11397 if (IS_PINEVIEW(dev_priv))
dccbea3b 11398 port_clock = pnv_calc_dpll_params(refclk, &clock);
ac58c3f0 11399 else
dccbea3b 11400 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945 11401 } else {
50a0bc90 11402 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
b1c560d1 11403 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
11404
11405 if (is_lvds) {
11406 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
11407 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
11408
11409 if (lvds & LVDS_CLKB_POWER_UP)
11410 clock.p2 = 7;
11411 else
11412 clock.p2 = 14;
79e53945
JB
11413 } else {
11414 if (dpll & PLL_P1_DIVIDE_BY_TWO)
11415 clock.p1 = 2;
11416 else {
11417 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
11418 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
11419 }
11420 if (dpll & PLL_P2_DIVIDE_BY_4)
11421 clock.p2 = 4;
11422 else
11423 clock.p2 = 2;
79e53945 11424 }
da4a1efa 11425
dccbea3b 11426 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945
JB
11427 }
11428
18442d08
VS
11429 /*
11430 * This value includes pixel_multiplier. We will use
241bfc38 11431 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
11432 * encoder's get_config() function.
11433 */
dccbea3b 11434 pipe_config->port_clock = port_clock;
f1f644dc
JB
11435}
11436
6878da05
VS
11437int intel_dotclock_calculate(int link_freq,
11438 const struct intel_link_m_n *m_n)
f1f644dc 11439{
f1f644dc
JB
11440 /*
11441 * The calculation for the data clock is:
1041a02f 11442 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 11443 * But we want to avoid losing precison if possible, so:
1041a02f 11444 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
11445 *
11446 * and the link clock is simpler:
1041a02f 11447 * link_clock = (m * link_clock) / n
f1f644dc
JB
11448 */
11449
6878da05
VS
11450 if (!m_n->link_n)
11451 return 0;
f1f644dc 11452
6878da05
VS
11453 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
11454}
f1f644dc 11455
18442d08 11456static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 11457 struct intel_crtc_state *pipe_config)
6878da05 11458{
e3b247da 11459 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
79e53945 11460
18442d08
VS
11461 /* read out port_clock from the DPLL */
11462 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 11463
f1f644dc 11464 /*
e3b247da
VS
11465 * In case there is an active pipe without active ports,
11466 * we may need some idea for the dotclock anyway.
11467 * Calculate one based on the FDI configuration.
79e53945 11468 */
2d112de7 11469 pipe_config->base.adjusted_mode.crtc_clock =
21a727b3 11470 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
18442d08 11471 &pipe_config->fdi_m_n);
79e53945
JB
11472}
11473
11474/** Returns the currently programmed mode of the given pipe. */
11475struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
11476 struct drm_crtc *crtc)
11477{
fac5e23e 11478 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 11479 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 11480 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
79e53945 11481 struct drm_display_mode *mode;
3f36b937 11482 struct intel_crtc_state *pipe_config;
fe2b8f9d
PZ
11483 int htot = I915_READ(HTOTAL(cpu_transcoder));
11484 int hsync = I915_READ(HSYNC(cpu_transcoder));
11485 int vtot = I915_READ(VTOTAL(cpu_transcoder));
11486 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 11487 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
11488
11489 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
11490 if (!mode)
11491 return NULL;
11492
3f36b937
TU
11493 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
11494 if (!pipe_config) {
11495 kfree(mode);
11496 return NULL;
11497 }
11498
f1f644dc
JB
11499 /*
11500 * Construct a pipe_config sufficient for getting the clock info
11501 * back out of crtc_clock_get.
11502 *
11503 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
11504 * to use a real value here instead.
11505 */
3f36b937
TU
11506 pipe_config->cpu_transcoder = (enum transcoder) pipe;
11507 pipe_config->pixel_multiplier = 1;
11508 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
11509 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
11510 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
11511 i9xx_crtc_clock_get(intel_crtc, pipe_config);
11512
11513 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
79e53945
JB
11514 mode->hdisplay = (htot & 0xffff) + 1;
11515 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
11516 mode->hsync_start = (hsync & 0xffff) + 1;
11517 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
11518 mode->vdisplay = (vtot & 0xffff) + 1;
11519 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
11520 mode->vsync_start = (vsync & 0xffff) + 1;
11521 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
11522
11523 drm_mode_set_name(mode);
79e53945 11524
3f36b937
TU
11525 kfree(pipe_config);
11526
79e53945
JB
11527 return mode;
11528}
11529
11530static void intel_crtc_destroy(struct drm_crtc *crtc)
11531{
11532 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a 11533 struct drm_device *dev = crtc->dev;
51cbaf01 11534 struct intel_flip_work *work;
67e77c5a 11535
5e2d7afc 11536 spin_lock_irq(&dev->event_lock);
5a21b665
DV
11537 work = intel_crtc->flip_work;
11538 intel_crtc->flip_work = NULL;
11539 spin_unlock_irq(&dev->event_lock);
67e77c5a 11540
5a21b665 11541 if (work) {
51cbaf01
ML
11542 cancel_work_sync(&work->mmio_work);
11543 cancel_work_sync(&work->unpin_work);
5a21b665 11544 kfree(work);
67e77c5a 11545 }
79e53945
JB
11546
11547 drm_crtc_cleanup(crtc);
67e77c5a 11548
79e53945
JB
11549 kfree(intel_crtc);
11550}
11551
6b95a207
KH
11552static void intel_unpin_work_fn(struct work_struct *__work)
11553{
51cbaf01
ML
11554 struct intel_flip_work *work =
11555 container_of(__work, struct intel_flip_work, unpin_work);
5a21b665
DV
11556 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
11557 struct drm_device *dev = crtc->base.dev;
11558 struct drm_plane *primary = crtc->base.primary;
03f476e1 11559
5a21b665
DV
11560 if (is_mmio_work(work))
11561 flush_work(&work->mmio_work);
03f476e1 11562
5a21b665
DV
11563 mutex_lock(&dev->struct_mutex);
11564 intel_unpin_fb_obj(work->old_fb, primary->state->rotation);
f8c417cd 11565 i915_gem_object_put(work->pending_flip_obj);
5a21b665 11566 mutex_unlock(&dev->struct_mutex);
143f73b3 11567
e8a261ea
CW
11568 i915_gem_request_put(work->flip_queued_req);
11569
5748b6a1
CW
11570 intel_frontbuffer_flip_complete(to_i915(dev),
11571 to_intel_plane(primary)->frontbuffer_bit);
5a21b665
DV
11572 intel_fbc_post_update(crtc);
11573 drm_framebuffer_unreference(work->old_fb);
143f73b3 11574
5a21b665
DV
11575 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
11576 atomic_dec(&crtc->unpin_work_count);
a6747b73 11577
5a21b665
DV
11578 kfree(work);
11579}
d9e86c0e 11580
5a21b665
DV
11581/* Is 'a' after or equal to 'b'? */
11582static bool g4x_flip_count_after_eq(u32 a, u32 b)
11583{
11584 return !((a - b) & 0x80000000);
11585}
143f73b3 11586
5a21b665
DV
11587static bool __pageflip_finished_cs(struct intel_crtc *crtc,
11588 struct intel_flip_work *work)
11589{
11590 struct drm_device *dev = crtc->base.dev;
fac5e23e 11591 struct drm_i915_private *dev_priv = to_i915(dev);
143f73b3 11592
8af29b0c 11593 if (abort_flip_on_reset(crtc))
5a21b665 11594 return true;
143f73b3 11595
5a21b665
DV
11596 /*
11597 * The relevant registers doen't exist on pre-ctg.
11598 * As the flip done interrupt doesn't trigger for mmio
11599 * flips on gmch platforms, a flip count check isn't
11600 * really needed there. But since ctg has the registers,
11601 * include it in the check anyway.
11602 */
9beb5fea 11603 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
5a21b665 11604 return true;
b4a98e57 11605
5a21b665
DV
11606 /*
11607 * BDW signals flip done immediately if the plane
11608 * is disabled, even if the plane enable is already
11609 * armed to occur at the next vblank :(
11610 */
f99d7069 11611
5a21b665
DV
11612 /*
11613 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
11614 * used the same base address. In that case the mmio flip might
11615 * have completed, but the CS hasn't even executed the flip yet.
11616 *
11617 * A flip count check isn't enough as the CS might have updated
11618 * the base address just after start of vblank, but before we
11619 * managed to process the interrupt. This means we'd complete the
11620 * CS flip too soon.
11621 *
11622 * Combining both checks should get us a good enough result. It may
11623 * still happen that the CS flip has been executed, but has not
11624 * yet actually completed. But in case the base address is the same
11625 * anyway, we don't really care.
11626 */
11627 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11628 crtc->flip_work->gtt_offset &&
11629 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
11630 crtc->flip_work->flip_count);
11631}
b4a98e57 11632
5a21b665
DV
11633static bool
11634__pageflip_finished_mmio(struct intel_crtc *crtc,
11635 struct intel_flip_work *work)
11636{
11637 /*
11638 * MMIO work completes when vblank is different from
11639 * flip_queued_vblank.
11640 *
11641 * Reset counter value doesn't matter, this is handled by
11642 * i915_wait_request finishing early, so no need to handle
11643 * reset here.
11644 */
11645 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
6b95a207
KH
11646}
11647
51cbaf01
ML
11648
11649static bool pageflip_finished(struct intel_crtc *crtc,
11650 struct intel_flip_work *work)
11651{
11652 if (!atomic_read(&work->pending))
11653 return false;
11654
11655 smp_rmb();
11656
5a21b665
DV
11657 if (is_mmio_work(work))
11658 return __pageflip_finished_mmio(crtc, work);
11659 else
11660 return __pageflip_finished_cs(crtc, work);
11661}
11662
11663void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe)
11664{
91c8a326 11665 struct drm_device *dev = &dev_priv->drm;
98187836 11666 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
5a21b665
DV
11667 struct intel_flip_work *work;
11668 unsigned long flags;
11669
11670 /* Ignore early vblank irqs */
11671 if (!crtc)
11672 return;
11673
51cbaf01 11674 /*
5a21b665
DV
11675 * This is called both by irq handlers and the reset code (to complete
11676 * lost pageflips) so needs the full irqsave spinlocks.
51cbaf01 11677 */
5a21b665 11678 spin_lock_irqsave(&dev->event_lock, flags);
e2af48c6 11679 work = crtc->flip_work;
5a21b665
DV
11680
11681 if (work != NULL &&
11682 !is_mmio_work(work) &&
e2af48c6
VS
11683 pageflip_finished(crtc, work))
11684 page_flip_completed(crtc);
5a21b665
DV
11685
11686 spin_unlock_irqrestore(&dev->event_lock, flags);
75f7f3ec
VS
11687}
11688
51cbaf01 11689void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
6b95a207 11690{
91c8a326 11691 struct drm_device *dev = &dev_priv->drm;
98187836 11692 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
51cbaf01 11693 struct intel_flip_work *work;
6b95a207
KH
11694 unsigned long flags;
11695
5251f04e
ML
11696 /* Ignore early vblank irqs */
11697 if (!crtc)
11698 return;
f326038a
DV
11699
11700 /*
11701 * This is called both by irq handlers and the reset code (to complete
11702 * lost pageflips) so needs the full irqsave spinlocks.
e7d841ca 11703 */
6b95a207 11704 spin_lock_irqsave(&dev->event_lock, flags);
e2af48c6 11705 work = crtc->flip_work;
5251f04e 11706
5a21b665
DV
11707 if (work != NULL &&
11708 is_mmio_work(work) &&
e2af48c6
VS
11709 pageflip_finished(crtc, work))
11710 page_flip_completed(crtc);
5251f04e 11711
6b95a207
KH
11712 spin_unlock_irqrestore(&dev->event_lock, flags);
11713}
11714
5a21b665
DV
11715static inline void intel_mark_page_flip_active(struct intel_crtc *crtc,
11716 struct intel_flip_work *work)
84c33a64 11717{
5a21b665 11718 work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc);
84c33a64 11719
5a21b665
DV
11720 /* Ensure that the work item is consistent when activating it ... */
11721 smp_mb__before_atomic();
11722 atomic_set(&work->pending, 1);
11723}
a6747b73 11724
5a21b665
DV
11725static int intel_gen2_queue_flip(struct drm_device *dev,
11726 struct drm_crtc *crtc,
11727 struct drm_framebuffer *fb,
11728 struct drm_i915_gem_object *obj,
11729 struct drm_i915_gem_request *req,
11730 uint32_t flags)
11731{
7e37f889 11732 struct intel_ring *ring = req->ring;
5a21b665
DV
11733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11734 u32 flip_mask;
11735 int ret;
143f73b3 11736
5a21b665
DV
11737 ret = intel_ring_begin(req, 6);
11738 if (ret)
11739 return ret;
143f73b3 11740
5a21b665
DV
11741 /* Can't queue multiple flips, so wait for the previous
11742 * one to finish before executing the next.
11743 */
11744 if (intel_crtc->plane)
11745 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11746 else
11747 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
b5321f30
CW
11748 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11749 intel_ring_emit(ring, MI_NOOP);
11750 intel_ring_emit(ring, MI_DISPLAY_FLIP |
5a21b665 11751 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
b5321f30
CW
11752 intel_ring_emit(ring, fb->pitches[0]);
11753 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11754 intel_ring_emit(ring, 0); /* aux display base address, unused */
143f73b3 11755
5a21b665
DV
11756 return 0;
11757}
84c33a64 11758
5a21b665
DV
11759static int intel_gen3_queue_flip(struct drm_device *dev,
11760 struct drm_crtc *crtc,
11761 struct drm_framebuffer *fb,
11762 struct drm_i915_gem_object *obj,
11763 struct drm_i915_gem_request *req,
11764 uint32_t flags)
11765{
7e37f889 11766 struct intel_ring *ring = req->ring;
5a21b665
DV
11767 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11768 u32 flip_mask;
11769 int ret;
d55dbd06 11770
5a21b665
DV
11771 ret = intel_ring_begin(req, 6);
11772 if (ret)
11773 return ret;
d55dbd06 11774
5a21b665
DV
11775 if (intel_crtc->plane)
11776 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11777 else
11778 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
b5321f30
CW
11779 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11780 intel_ring_emit(ring, MI_NOOP);
11781 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
5a21b665 11782 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
b5321f30
CW
11783 intel_ring_emit(ring, fb->pitches[0]);
11784 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11785 intel_ring_emit(ring, MI_NOOP);
fd8e058a 11786
5a21b665
DV
11787 return 0;
11788}
84c33a64 11789
5a21b665
DV
11790static int intel_gen4_queue_flip(struct drm_device *dev,
11791 struct drm_crtc *crtc,
11792 struct drm_framebuffer *fb,
11793 struct drm_i915_gem_object *obj,
11794 struct drm_i915_gem_request *req,
11795 uint32_t flags)
11796{
7e37f889 11797 struct intel_ring *ring = req->ring;
fac5e23e 11798 struct drm_i915_private *dev_priv = to_i915(dev);
5a21b665
DV
11799 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11800 uint32_t pf, pipesrc;
11801 int ret;
143f73b3 11802
5a21b665
DV
11803 ret = intel_ring_begin(req, 4);
11804 if (ret)
11805 return ret;
143f73b3 11806
5a21b665
DV
11807 /* i965+ uses the linear or tiled offsets from the
11808 * Display Registers (which do not change across a page-flip)
11809 * so we need only reprogram the base address.
11810 */
b5321f30 11811 intel_ring_emit(ring, MI_DISPLAY_FLIP |
5a21b665 11812 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
b5321f30
CW
11813 intel_ring_emit(ring, fb->pitches[0]);
11814 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset |
72618ebf 11815 intel_fb_modifier_to_tiling(fb->modifier[0]));
5a21b665
DV
11816
11817 /* XXX Enabling the panel-fitter across page-flip is so far
11818 * untested on non-native modes, so ignore it for now.
11819 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11820 */
11821 pf = 0;
11822 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
b5321f30 11823 intel_ring_emit(ring, pf | pipesrc);
143f73b3 11824
5a21b665 11825 return 0;
8c9f3aaf
JB
11826}
11827
5a21b665
DV
11828static int intel_gen6_queue_flip(struct drm_device *dev,
11829 struct drm_crtc *crtc,
11830 struct drm_framebuffer *fb,
11831 struct drm_i915_gem_object *obj,
11832 struct drm_i915_gem_request *req,
11833 uint32_t flags)
da20eabd 11834{
7e37f889 11835 struct intel_ring *ring = req->ring;
fac5e23e 11836 struct drm_i915_private *dev_priv = to_i915(dev);
5a21b665
DV
11837 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11838 uint32_t pf, pipesrc;
11839 int ret;
d21fbe87 11840
5a21b665
DV
11841 ret = intel_ring_begin(req, 4);
11842 if (ret)
11843 return ret;
92826fcd 11844
b5321f30 11845 intel_ring_emit(ring, MI_DISPLAY_FLIP |
5a21b665 11846 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
72618ebf
VS
11847 intel_ring_emit(ring, fb->pitches[0] |
11848 intel_fb_modifier_to_tiling(fb->modifier[0]));
b5321f30 11849 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
92826fcd 11850
5a21b665
DV
11851 /* Contrary to the suggestions in the documentation,
11852 * "Enable Panel Fitter" does not seem to be required when page
11853 * flipping with a non-native mode, and worse causes a normal
11854 * modeset to fail.
11855 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11856 */
11857 pf = 0;
11858 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
b5321f30 11859 intel_ring_emit(ring, pf | pipesrc);
7809e5ae 11860
5a21b665 11861 return 0;
7809e5ae
MR
11862}
11863
5a21b665
DV
11864static int intel_gen7_queue_flip(struct drm_device *dev,
11865 struct drm_crtc *crtc,
11866 struct drm_framebuffer *fb,
11867 struct drm_i915_gem_object *obj,
11868 struct drm_i915_gem_request *req,
11869 uint32_t flags)
d21fbe87 11870{
5db94019 11871 struct drm_i915_private *dev_priv = to_i915(dev);
7e37f889 11872 struct intel_ring *ring = req->ring;
5a21b665
DV
11873 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11874 uint32_t plane_bit = 0;
11875 int len, ret;
d21fbe87 11876
5a21b665
DV
11877 switch (intel_crtc->plane) {
11878 case PLANE_A:
11879 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11880 break;
11881 case PLANE_B:
11882 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11883 break;
11884 case PLANE_C:
11885 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11886 break;
11887 default:
11888 WARN_ONCE(1, "unknown plane in flip command\n");
11889 return -ENODEV;
11890 }
11891
11892 len = 4;
b5321f30 11893 if (req->engine->id == RCS) {
5a21b665
DV
11894 len += 6;
11895 /*
11896 * On Gen 8, SRM is now taking an extra dword to accommodate
11897 * 48bits addresses, and we need a NOOP for the batch size to
11898 * stay even.
11899 */
5db94019 11900 if (IS_GEN8(dev_priv))
5a21b665
DV
11901 len += 2;
11902 }
11903
11904 /*
11905 * BSpec MI_DISPLAY_FLIP for IVB:
11906 * "The full packet must be contained within the same cache line."
11907 *
11908 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11909 * cacheline, if we ever start emitting more commands before
11910 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11911 * then do the cacheline alignment, and finally emit the
11912 * MI_DISPLAY_FLIP.
11913 */
11914 ret = intel_ring_cacheline_align(req);
11915 if (ret)
11916 return ret;
11917
11918 ret = intel_ring_begin(req, len);
11919 if (ret)
11920 return ret;
11921
11922 /* Unmask the flip-done completion message. Note that the bspec says that
11923 * we should do this for both the BCS and RCS, and that we must not unmask
11924 * more than one flip event at any time (or ensure that one flip message
11925 * can be sent by waiting for flip-done prior to queueing new flips).
11926 * Experimentation says that BCS works despite DERRMR masking all
11927 * flip-done completion events and that unmasking all planes at once
11928 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11929 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11930 */
b5321f30
CW
11931 if (req->engine->id == RCS) {
11932 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11933 intel_ring_emit_reg(ring, DERRMR);
11934 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
5a21b665
DV
11935 DERRMR_PIPEB_PRI_FLIP_DONE |
11936 DERRMR_PIPEC_PRI_FLIP_DONE));
5db94019 11937 if (IS_GEN8(dev_priv))
b5321f30 11938 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
5a21b665
DV
11939 MI_SRM_LRM_GLOBAL_GTT);
11940 else
b5321f30 11941 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
5a21b665 11942 MI_SRM_LRM_GLOBAL_GTT);
b5321f30 11943 intel_ring_emit_reg(ring, DERRMR);
bde13ebd
CW
11944 intel_ring_emit(ring,
11945 i915_ggtt_offset(req->engine->scratch) + 256);
5db94019 11946 if (IS_GEN8(dev_priv)) {
b5321f30
CW
11947 intel_ring_emit(ring, 0);
11948 intel_ring_emit(ring, MI_NOOP);
5a21b665
DV
11949 }
11950 }
11951
b5321f30 11952 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
72618ebf
VS
11953 intel_ring_emit(ring, fb->pitches[0] |
11954 intel_fb_modifier_to_tiling(fb->modifier[0]));
b5321f30
CW
11955 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11956 intel_ring_emit(ring, (MI_NOOP));
5a21b665
DV
11957
11958 return 0;
11959}
11960
11961static bool use_mmio_flip(struct intel_engine_cs *engine,
11962 struct drm_i915_gem_object *obj)
11963{
11964 /*
11965 * This is not being used for older platforms, because
11966 * non-availability of flip done interrupt forces us to use
11967 * CS flips. Older platforms derive flip done using some clever
11968 * tricks involving the flip_pending status bits and vblank irqs.
11969 * So using MMIO flips there would disrupt this mechanism.
11970 */
11971
11972 if (engine == NULL)
11973 return true;
11974
11975 if (INTEL_GEN(engine->i915) < 5)
11976 return false;
11977
11978 if (i915.use_mmio_flip < 0)
11979 return false;
11980 else if (i915.use_mmio_flip > 0)
11981 return true;
11982 else if (i915.enable_execlists)
11983 return true;
c37efb99 11984
d07f0e59 11985 return engine != i915_gem_object_last_write_engine(obj);
5a21b665
DV
11986}
11987
11988static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
11989 unsigned int rotation,
11990 struct intel_flip_work *work)
11991{
11992 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 11993 struct drm_i915_private *dev_priv = to_i915(dev);
5a21b665
DV
11994 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
11995 const enum pipe pipe = intel_crtc->pipe;
d2196774 11996 u32 ctl, stride = skl_plane_stride(fb, 0, rotation);
5a21b665
DV
11997
11998 ctl = I915_READ(PLANE_CTL(pipe, 0));
11999 ctl &= ~PLANE_CTL_TILED_MASK;
12000 switch (fb->modifier[0]) {
12001 case DRM_FORMAT_MOD_NONE:
12002 break;
12003 case I915_FORMAT_MOD_X_TILED:
12004 ctl |= PLANE_CTL_TILED_X;
12005 break;
12006 case I915_FORMAT_MOD_Y_TILED:
12007 ctl |= PLANE_CTL_TILED_Y;
12008 break;
12009 case I915_FORMAT_MOD_Yf_TILED:
12010 ctl |= PLANE_CTL_TILED_YF;
12011 break;
12012 default:
12013 MISSING_CASE(fb->modifier[0]);
12014 }
12015
5a21b665
DV
12016 /*
12017 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
12018 * PLANE_SURF updates, the update is then guaranteed to be atomic.
12019 */
12020 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
12021 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
12022
12023 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
12024 POSTING_READ(PLANE_SURF(pipe, 0));
12025}
12026
12027static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
12028 struct intel_flip_work *work)
12029{
12030 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 12031 struct drm_i915_private *dev_priv = to_i915(dev);
72618ebf 12032 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
5a21b665
DV
12033 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
12034 u32 dspcntr;
12035
12036 dspcntr = I915_READ(reg);
12037
72618ebf 12038 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
5a21b665
DV
12039 dspcntr |= DISPPLANE_TILED;
12040 else
12041 dspcntr &= ~DISPPLANE_TILED;
12042
12043 I915_WRITE(reg, dspcntr);
12044
12045 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
12046 POSTING_READ(DSPSURF(intel_crtc->plane));
12047}
12048
12049static void intel_mmio_flip_work_func(struct work_struct *w)
12050{
12051 struct intel_flip_work *work =
12052 container_of(w, struct intel_flip_work, mmio_work);
12053 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
12054 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
12055 struct intel_framebuffer *intel_fb =
12056 to_intel_framebuffer(crtc->base.primary->fb);
12057 struct drm_i915_gem_object *obj = intel_fb->obj;
12058
9a151987 12059 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
d07f0e59 12060 WARN_ON(i915_gem_object_wait(obj, 0, MAX_SCHEDULE_TIMEOUT, NULL) < 0);
5a21b665
DV
12061
12062 intel_pipe_update_start(crtc);
12063
12064 if (INTEL_GEN(dev_priv) >= 9)
12065 skl_do_mmio_flip(crtc, work->rotation, work);
12066 else
12067 /* use_mmio_flip() retricts MMIO flips to ilk+ */
12068 ilk_do_mmio_flip(crtc, work);
12069
12070 intel_pipe_update_end(crtc, work);
12071}
12072
12073static int intel_default_queue_flip(struct drm_device *dev,
12074 struct drm_crtc *crtc,
12075 struct drm_framebuffer *fb,
12076 struct drm_i915_gem_object *obj,
12077 struct drm_i915_gem_request *req,
12078 uint32_t flags)
12079{
12080 return -ENODEV;
12081}
12082
12083static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv,
12084 struct intel_crtc *intel_crtc,
12085 struct intel_flip_work *work)
12086{
12087 u32 addr, vblank;
12088
12089 if (!atomic_read(&work->pending))
12090 return false;
12091
12092 smp_rmb();
12093
12094 vblank = intel_crtc_get_vblank_counter(intel_crtc);
12095 if (work->flip_ready_vblank == 0) {
12096 if (work->flip_queued_req &&
f69a02c9 12097 !i915_gem_request_completed(work->flip_queued_req))
5a21b665
DV
12098 return false;
12099
12100 work->flip_ready_vblank = vblank;
12101 }
12102
12103 if (vblank - work->flip_ready_vblank < 3)
12104 return false;
12105
12106 /* Potential stall - if we see that the flip has happened,
12107 * assume a missed interrupt. */
12108 if (INTEL_GEN(dev_priv) >= 4)
12109 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
12110 else
12111 addr = I915_READ(DSPADDR(intel_crtc->plane));
12112
12113 /* There is a potential issue here with a false positive after a flip
12114 * to the same address. We could address this by checking for a
12115 * non-incrementing frame counter.
12116 */
12117 return addr == work->gtt_offset;
12118}
12119
12120void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
12121{
91c8a326 12122 struct drm_device *dev = &dev_priv->drm;
98187836 12123 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
5a21b665
DV
12124 struct intel_flip_work *work;
12125
12126 WARN_ON(!in_interrupt());
12127
12128 if (crtc == NULL)
12129 return;
12130
12131 spin_lock(&dev->event_lock);
e2af48c6 12132 work = crtc->flip_work;
5a21b665
DV
12133
12134 if (work != NULL && !is_mmio_work(work) &&
e2af48c6 12135 __pageflip_stall_check_cs(dev_priv, crtc, work)) {
5a21b665
DV
12136 WARN_ONCE(1,
12137 "Kicking stuck page flip: queued at %d, now %d\n",
e2af48c6
VS
12138 work->flip_queued_vblank, intel_crtc_get_vblank_counter(crtc));
12139 page_flip_completed(crtc);
5a21b665
DV
12140 work = NULL;
12141 }
12142
12143 if (work != NULL && !is_mmio_work(work) &&
e2af48c6 12144 intel_crtc_get_vblank_counter(crtc) - work->flip_queued_vblank > 1)
5a21b665
DV
12145 intel_queue_rps_boost_for_request(work->flip_queued_req);
12146 spin_unlock(&dev->event_lock);
12147}
12148
12149static int intel_crtc_page_flip(struct drm_crtc *crtc,
12150 struct drm_framebuffer *fb,
12151 struct drm_pending_vblank_event *event,
12152 uint32_t page_flip_flags)
12153{
12154 struct drm_device *dev = crtc->dev;
fac5e23e 12155 struct drm_i915_private *dev_priv = to_i915(dev);
5a21b665
DV
12156 struct drm_framebuffer *old_fb = crtc->primary->fb;
12157 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12158 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12159 struct drm_plane *primary = crtc->primary;
12160 enum pipe pipe = intel_crtc->pipe;
12161 struct intel_flip_work *work;
12162 struct intel_engine_cs *engine;
12163 bool mmio_flip;
8e637178 12164 struct drm_i915_gem_request *request;
058d88c4 12165 struct i915_vma *vma;
5a21b665
DV
12166 int ret;
12167
12168 /*
12169 * drm_mode_page_flip_ioctl() should already catch this, but double
12170 * check to be safe. In the future we may enable pageflipping from
12171 * a disabled primary plane.
12172 */
12173 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
12174 return -EBUSY;
12175
12176 /* Can't change pixel format via MI display flips. */
12177 if (fb->pixel_format != crtc->primary->fb->pixel_format)
12178 return -EINVAL;
12179
12180 /*
12181 * TILEOFF/LINOFF registers can't be changed via MI display flips.
12182 * Note that pitch changes could also affect these register.
12183 */
12184 if (INTEL_INFO(dev)->gen > 3 &&
12185 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
12186 fb->pitches[0] != crtc->primary->fb->pitches[0]))
12187 return -EINVAL;
12188
12189 if (i915_terminally_wedged(&dev_priv->gpu_error))
12190 goto out_hang;
12191
12192 work = kzalloc(sizeof(*work), GFP_KERNEL);
12193 if (work == NULL)
12194 return -ENOMEM;
12195
12196 work->event = event;
12197 work->crtc = crtc;
12198 work->old_fb = old_fb;
12199 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
12200
12201 ret = drm_crtc_vblank_get(crtc);
12202 if (ret)
12203 goto free_work;
12204
12205 /* We borrow the event spin lock for protecting flip_work */
12206 spin_lock_irq(&dev->event_lock);
12207 if (intel_crtc->flip_work) {
12208 /* Before declaring the flip queue wedged, check if
12209 * the hardware completed the operation behind our backs.
12210 */
12211 if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) {
12212 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
12213 page_flip_completed(intel_crtc);
12214 } else {
12215 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
12216 spin_unlock_irq(&dev->event_lock);
12217
12218 drm_crtc_vblank_put(crtc);
12219 kfree(work);
12220 return -EBUSY;
12221 }
12222 }
12223 intel_crtc->flip_work = work;
12224 spin_unlock_irq(&dev->event_lock);
12225
12226 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
12227 flush_workqueue(dev_priv->wq);
12228
12229 /* Reference the objects for the scheduled work. */
12230 drm_framebuffer_reference(work->old_fb);
5a21b665
DV
12231
12232 crtc->primary->fb = fb;
12233 update_state_fb(crtc->primary);
faf68d92 12234
25dc556a 12235 work->pending_flip_obj = i915_gem_object_get(obj);
5a21b665
DV
12236
12237 ret = i915_mutex_lock_interruptible(dev);
12238 if (ret)
12239 goto cleanup;
12240
8af29b0c
CW
12241 intel_crtc->reset_count = i915_reset_count(&dev_priv->gpu_error);
12242 if (i915_reset_in_progress_or_wedged(&dev_priv->gpu_error)) {
5a21b665
DV
12243 ret = -EIO;
12244 goto cleanup;
12245 }
12246
12247 atomic_inc(&intel_crtc->unpin_work_count);
12248
9beb5fea 12249 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
5a21b665
DV
12250 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
12251
920a14b2 12252 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3b3f1650 12253 engine = dev_priv->engine[BCS];
72618ebf 12254 if (fb->modifier[0] != old_fb->modifier[0])
5a21b665
DV
12255 /* vlv: DISPLAY_FLIP fails to change tiling */
12256 engine = NULL;
fd6b8f43 12257 } else if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
3b3f1650 12258 engine = dev_priv->engine[BCS];
5a21b665 12259 } else if (INTEL_INFO(dev)->gen >= 7) {
d07f0e59 12260 engine = i915_gem_object_last_write_engine(obj);
5a21b665 12261 if (engine == NULL || engine->id != RCS)
3b3f1650 12262 engine = dev_priv->engine[BCS];
5a21b665 12263 } else {
3b3f1650 12264 engine = dev_priv->engine[RCS];
5a21b665
DV
12265 }
12266
12267 mmio_flip = use_mmio_flip(engine, obj);
12268
058d88c4
CW
12269 vma = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
12270 if (IS_ERR(vma)) {
12271 ret = PTR_ERR(vma);
5a21b665 12272 goto cleanup_pending;
058d88c4 12273 }
5a21b665 12274
6687c906 12275 work->gtt_offset = intel_fb_gtt_offset(fb, primary->state->rotation);
5a21b665
DV
12276 work->gtt_offset += intel_crtc->dspaddr_offset;
12277 work->rotation = crtc->primary->state->rotation;
12278
1f061316
PZ
12279 /*
12280 * There's the potential that the next frame will not be compatible with
12281 * FBC, so we want to call pre_update() before the actual page flip.
12282 * The problem is that pre_update() caches some information about the fb
12283 * object, so we want to do this only after the object is pinned. Let's
12284 * be on the safe side and do this immediately before scheduling the
12285 * flip.
12286 */
12287 intel_fbc_pre_update(intel_crtc, intel_crtc->config,
12288 to_intel_plane_state(primary->state));
12289
5a21b665
DV
12290 if (mmio_flip) {
12291 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
6277c8d0 12292 queue_work(system_unbound_wq, &work->mmio_work);
5a21b665 12293 } else {
8e637178
CW
12294 request = i915_gem_request_alloc(engine, engine->last_context);
12295 if (IS_ERR(request)) {
12296 ret = PTR_ERR(request);
12297 goto cleanup_unpin;
12298 }
12299
a2bc4695 12300 ret = i915_gem_request_await_object(request, obj, false);
8e637178
CW
12301 if (ret)
12302 goto cleanup_request;
12303
5a21b665
DV
12304 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
12305 page_flip_flags);
12306 if (ret)
8e637178 12307 goto cleanup_request;
5a21b665
DV
12308
12309 intel_mark_page_flip_active(intel_crtc, work);
12310
8e637178 12311 work->flip_queued_req = i915_gem_request_get(request);
5a21b665
DV
12312 i915_add_request_no_flush(request);
12313 }
12314
12315 i915_gem_track_fb(intel_fb_obj(old_fb), obj,
12316 to_intel_plane(primary)->frontbuffer_bit);
12317 mutex_unlock(&dev->struct_mutex);
12318
5748b6a1 12319 intel_frontbuffer_flip_prepare(to_i915(dev),
5a21b665
DV
12320 to_intel_plane(primary)->frontbuffer_bit);
12321
12322 trace_i915_flip_request(intel_crtc->plane, obj);
12323
12324 return 0;
12325
8e637178
CW
12326cleanup_request:
12327 i915_add_request_no_flush(request);
5a21b665
DV
12328cleanup_unpin:
12329 intel_unpin_fb_obj(fb, crtc->primary->state->rotation);
12330cleanup_pending:
5a21b665
DV
12331 atomic_dec(&intel_crtc->unpin_work_count);
12332 mutex_unlock(&dev->struct_mutex);
12333cleanup:
12334 crtc->primary->fb = old_fb;
12335 update_state_fb(crtc->primary);
12336
f0cd5182 12337 i915_gem_object_put(obj);
5a21b665
DV
12338 drm_framebuffer_unreference(work->old_fb);
12339
12340 spin_lock_irq(&dev->event_lock);
12341 intel_crtc->flip_work = NULL;
12342 spin_unlock_irq(&dev->event_lock);
12343
12344 drm_crtc_vblank_put(crtc);
12345free_work:
12346 kfree(work);
12347
12348 if (ret == -EIO) {
12349 struct drm_atomic_state *state;
12350 struct drm_plane_state *plane_state;
12351
12352out_hang:
12353 state = drm_atomic_state_alloc(dev);
12354 if (!state)
12355 return -ENOMEM;
12356 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
12357
12358retry:
12359 plane_state = drm_atomic_get_plane_state(state, primary);
12360 ret = PTR_ERR_OR_ZERO(plane_state);
12361 if (!ret) {
12362 drm_atomic_set_fb_for_plane(plane_state, fb);
12363
12364 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
12365 if (!ret)
12366 ret = drm_atomic_commit(state);
12367 }
12368
12369 if (ret == -EDEADLK) {
12370 drm_modeset_backoff(state->acquire_ctx);
12371 drm_atomic_state_clear(state);
12372 goto retry;
12373 }
12374
0853695c 12375 drm_atomic_state_put(state);
5a21b665
DV
12376
12377 if (ret == 0 && event) {
12378 spin_lock_irq(&dev->event_lock);
12379 drm_crtc_send_vblank_event(crtc, event);
12380 spin_unlock_irq(&dev->event_lock);
12381 }
12382 }
12383 return ret;
12384}
12385
12386
12387/**
12388 * intel_wm_need_update - Check whether watermarks need updating
12389 * @plane: drm plane
12390 * @state: new plane state
12391 *
12392 * Check current plane state versus the new one to determine whether
12393 * watermarks need to be recalculated.
12394 *
12395 * Returns true or false.
12396 */
12397static bool intel_wm_need_update(struct drm_plane *plane,
12398 struct drm_plane_state *state)
12399{
12400 struct intel_plane_state *new = to_intel_plane_state(state);
12401 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
12402
12403 /* Update watermarks on tiling or size changes. */
936e71e3 12404 if (new->base.visible != cur->base.visible)
5a21b665
DV
12405 return true;
12406
12407 if (!cur->base.fb || !new->base.fb)
12408 return false;
12409
12410 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
12411 cur->base.rotation != new->base.rotation ||
936e71e3
VS
12412 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
12413 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
12414 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
12415 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
5a21b665
DV
12416 return true;
12417
12418 return false;
12419}
12420
12421static bool needs_scaling(struct intel_plane_state *state)
12422{
936e71e3
VS
12423 int src_w = drm_rect_width(&state->base.src) >> 16;
12424 int src_h = drm_rect_height(&state->base.src) >> 16;
12425 int dst_w = drm_rect_width(&state->base.dst);
12426 int dst_h = drm_rect_height(&state->base.dst);
5a21b665
DV
12427
12428 return (src_w != dst_w || src_h != dst_h);
12429}
d21fbe87 12430
da20eabd
ML
12431int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
12432 struct drm_plane_state *plane_state)
12433{
ab1d3a0e 12434 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
da20eabd
ML
12435 struct drm_crtc *crtc = crtc_state->crtc;
12436 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12437 struct drm_plane *plane = plane_state->plane;
12438 struct drm_device *dev = crtc->dev;
ed4a6a7c 12439 struct drm_i915_private *dev_priv = to_i915(dev);
da20eabd
ML
12440 struct intel_plane_state *old_plane_state =
12441 to_intel_plane_state(plane->state);
da20eabd
ML
12442 bool mode_changed = needs_modeset(crtc_state);
12443 bool was_crtc_enabled = crtc->state->active;
12444 bool is_crtc_enabled = crtc_state->active;
da20eabd
ML
12445 bool turn_off, turn_on, visible, was_visible;
12446 struct drm_framebuffer *fb = plane_state->fb;
78108b7c 12447 int ret;
da20eabd 12448
55b8f2a7 12449 if (INTEL_GEN(dev_priv) >= 9 && plane->type != DRM_PLANE_TYPE_CURSOR) {
da20eabd
ML
12450 ret = skl_update_scaler_plane(
12451 to_intel_crtc_state(crtc_state),
12452 to_intel_plane_state(plane_state));
12453 if (ret)
12454 return ret;
12455 }
12456
936e71e3
VS
12457 was_visible = old_plane_state->base.visible;
12458 visible = to_intel_plane_state(plane_state)->base.visible;
da20eabd
ML
12459
12460 if (!was_crtc_enabled && WARN_ON(was_visible))
12461 was_visible = false;
12462
35c08f43
ML
12463 /*
12464 * Visibility is calculated as if the crtc was on, but
12465 * after scaler setup everything depends on it being off
12466 * when the crtc isn't active.
f818ffea
VS
12467 *
12468 * FIXME this is wrong for watermarks. Watermarks should also
12469 * be computed as if the pipe would be active. Perhaps move
12470 * per-plane wm computation to the .check_plane() hook, and
12471 * only combine the results from all planes in the current place?
35c08f43
ML
12472 */
12473 if (!is_crtc_enabled)
936e71e3 12474 to_intel_plane_state(plane_state)->base.visible = visible = false;
da20eabd
ML
12475
12476 if (!was_visible && !visible)
12477 return 0;
12478
e8861675
ML
12479 if (fb != old_plane_state->base.fb)
12480 pipe_config->fb_changed = true;
12481
da20eabd
ML
12482 turn_off = was_visible && (!visible || mode_changed);
12483 turn_on = visible && (!was_visible || mode_changed);
12484
72660ce0 12485 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
78108b7c
VS
12486 intel_crtc->base.base.id,
12487 intel_crtc->base.name,
72660ce0
VS
12488 plane->base.id, plane->name,
12489 fb ? fb->base.id : -1);
da20eabd 12490
72660ce0
VS
12491 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
12492 plane->base.id, plane->name,
12493 was_visible, visible,
da20eabd
ML
12494 turn_off, turn_on, mode_changed);
12495
caed361d
VS
12496 if (turn_on) {
12497 pipe_config->update_wm_pre = true;
12498
12499 /* must disable cxsr around plane enable/disable */
12500 if (plane->type != DRM_PLANE_TYPE_CURSOR)
12501 pipe_config->disable_cxsr = true;
12502 } else if (turn_off) {
12503 pipe_config->update_wm_post = true;
92826fcd 12504
852eb00d 12505 /* must disable cxsr around plane enable/disable */
e8861675 12506 if (plane->type != DRM_PLANE_TYPE_CURSOR)
ab1d3a0e 12507 pipe_config->disable_cxsr = true;
852eb00d 12508 } else if (intel_wm_need_update(plane, plane_state)) {
caed361d
VS
12509 /* FIXME bollocks */
12510 pipe_config->update_wm_pre = true;
12511 pipe_config->update_wm_post = true;
852eb00d 12512 }
da20eabd 12513
ed4a6a7c 12514 /* Pre-gen9 platforms need two-step watermark updates */
caed361d
VS
12515 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
12516 INTEL_INFO(dev)->gen < 9 && dev_priv->display.optimize_watermarks)
ed4a6a7c
MR
12517 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
12518
8be6ca85 12519 if (visible || was_visible)
cd202f69 12520 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
a9ff8714 12521
31ae71fc
ML
12522 /*
12523 * WaCxSRDisabledForSpriteScaling:ivb
12524 *
12525 * cstate->update_wm was already set above, so this flag will
12526 * take effect when we commit and program watermarks.
12527 */
fd6b8f43 12528 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev_priv) &&
31ae71fc
ML
12529 needs_scaling(to_intel_plane_state(plane_state)) &&
12530 !needs_scaling(old_plane_state))
12531 pipe_config->disable_lp_wm = true;
d21fbe87 12532
da20eabd
ML
12533 return 0;
12534}
12535
6d3a1ce7
ML
12536static bool encoders_cloneable(const struct intel_encoder *a,
12537 const struct intel_encoder *b)
12538{
12539 /* masks could be asymmetric, so check both ways */
12540 return a == b || (a->cloneable & (1 << b->type) &&
12541 b->cloneable & (1 << a->type));
12542}
12543
12544static bool check_single_encoder_cloning(struct drm_atomic_state *state,
12545 struct intel_crtc *crtc,
12546 struct intel_encoder *encoder)
12547{
12548 struct intel_encoder *source_encoder;
12549 struct drm_connector *connector;
12550 struct drm_connector_state *connector_state;
12551 int i;
12552
12553 for_each_connector_in_state(state, connector, connector_state, i) {
12554 if (connector_state->crtc != &crtc->base)
12555 continue;
12556
12557 source_encoder =
12558 to_intel_encoder(connector_state->best_encoder);
12559 if (!encoders_cloneable(encoder, source_encoder))
12560 return false;
12561 }
12562
12563 return true;
12564}
12565
6d3a1ce7
ML
12566static int intel_crtc_atomic_check(struct drm_crtc *crtc,
12567 struct drm_crtc_state *crtc_state)
12568{
cf5a15be 12569 struct drm_device *dev = crtc->dev;
fac5e23e 12570 struct drm_i915_private *dev_priv = to_i915(dev);
6d3a1ce7 12571 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cf5a15be
ML
12572 struct intel_crtc_state *pipe_config =
12573 to_intel_crtc_state(crtc_state);
6d3a1ce7 12574 struct drm_atomic_state *state = crtc_state->state;
4d20cd86 12575 int ret;
6d3a1ce7
ML
12576 bool mode_changed = needs_modeset(crtc_state);
12577
852eb00d 12578 if (mode_changed && !crtc_state->active)
caed361d 12579 pipe_config->update_wm_post = true;
eddfcbcd 12580
ad421372
ML
12581 if (mode_changed && crtc_state->enable &&
12582 dev_priv->display.crtc_compute_clock &&
8106ddbd 12583 !WARN_ON(pipe_config->shared_dpll)) {
ad421372
ML
12584 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12585 pipe_config);
12586 if (ret)
12587 return ret;
12588 }
12589
82cf435b
LL
12590 if (crtc_state->color_mgmt_changed) {
12591 ret = intel_color_check(crtc, crtc_state);
12592 if (ret)
12593 return ret;
e7852a4b
LL
12594
12595 /*
12596 * Changing color management on Intel hardware is
12597 * handled as part of planes update.
12598 */
12599 crtc_state->planes_changed = true;
82cf435b
LL
12600 }
12601
e435d6e5 12602 ret = 0;
86c8bbbe 12603 if (dev_priv->display.compute_pipe_wm) {
e3bddded 12604 ret = dev_priv->display.compute_pipe_wm(pipe_config);
ed4a6a7c
MR
12605 if (ret) {
12606 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
12607 return ret;
12608 }
12609 }
12610
12611 if (dev_priv->display.compute_intermediate_wm &&
12612 !to_intel_atomic_state(state)->skip_intermediate_wm) {
12613 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
12614 return 0;
12615
12616 /*
12617 * Calculate 'intermediate' watermarks that satisfy both the
12618 * old state and the new state. We can program these
12619 * immediately.
12620 */
12621 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
12622 intel_crtc,
12623 pipe_config);
12624 if (ret) {
12625 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
86c8bbbe 12626 return ret;
ed4a6a7c 12627 }
e3d5457c
VS
12628 } else if (dev_priv->display.compute_intermediate_wm) {
12629 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
12630 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
86c8bbbe
MR
12631 }
12632
e435d6e5
ML
12633 if (INTEL_INFO(dev)->gen >= 9) {
12634 if (mode_changed)
12635 ret = skl_update_scaler_crtc(pipe_config);
12636
12637 if (!ret)
12638 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12639 pipe_config);
12640 }
12641
12642 return ret;
6d3a1ce7
ML
12643}
12644
65b38e0d 12645static const struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160 12646 .mode_set_base_atomic = intel_pipe_set_base_atomic,
5a21b665
DV
12647 .atomic_begin = intel_begin_crtc_commit,
12648 .atomic_flush = intel_finish_crtc_commit,
6d3a1ce7 12649 .atomic_check = intel_crtc_atomic_check,
f6e5b160
CW
12650};
12651
d29b2f9d
ACO
12652static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12653{
12654 struct intel_connector *connector;
12655
12656 for_each_intel_connector(dev, connector) {
8863dc7f
DV
12657 if (connector->base.state->crtc)
12658 drm_connector_unreference(&connector->base);
12659
d29b2f9d
ACO
12660 if (connector->base.encoder) {
12661 connector->base.state->best_encoder =
12662 connector->base.encoder;
12663 connector->base.state->crtc =
12664 connector->base.encoder->crtc;
8863dc7f
DV
12665
12666 drm_connector_reference(&connector->base);
d29b2f9d
ACO
12667 } else {
12668 connector->base.state->best_encoder = NULL;
12669 connector->base.state->crtc = NULL;
12670 }
12671 }
12672}
12673
050f7aeb 12674static void
eba905b2 12675connected_sink_compute_bpp(struct intel_connector *connector,
5cec258b 12676 struct intel_crtc_state *pipe_config)
050f7aeb 12677{
6a2a5c5d 12678 const struct drm_display_info *info = &connector->base.display_info;
050f7aeb
DV
12679 int bpp = pipe_config->pipe_bpp;
12680
12681 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
6a2a5c5d
VS
12682 connector->base.base.id,
12683 connector->base.name);
050f7aeb
DV
12684
12685 /* Don't use an invalid EDID bpc value */
6a2a5c5d 12686 if (info->bpc != 0 && info->bpc * 3 < bpp) {
050f7aeb 12687 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
6a2a5c5d
VS
12688 bpp, info->bpc * 3);
12689 pipe_config->pipe_bpp = info->bpc * 3;
050f7aeb
DV
12690 }
12691
196f954e 12692 /* Clamp bpp to 8 on screens without EDID 1.4 */
6a2a5c5d 12693 if (info->bpc == 0 && bpp > 24) {
196f954e
MK
12694 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
12695 bpp);
12696 pipe_config->pipe_bpp = 24;
050f7aeb
DV
12697 }
12698}
12699
4e53c2e0 12700static int
050f7aeb 12701compute_baseline_pipe_bpp(struct intel_crtc *crtc,
5cec258b 12702 struct intel_crtc_state *pipe_config)
4e53c2e0 12703{
9beb5fea 12704 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1486017f 12705 struct drm_atomic_state *state;
da3ced29
ACO
12706 struct drm_connector *connector;
12707 struct drm_connector_state *connector_state;
1486017f 12708 int bpp, i;
4e53c2e0 12709
9beb5fea
TU
12710 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
12711 IS_CHERRYVIEW(dev_priv)))
4e53c2e0 12712 bpp = 10*3;
9beb5fea 12713 else if (INTEL_GEN(dev_priv) >= 5)
d328c9d7
DV
12714 bpp = 12*3;
12715 else
12716 bpp = 8*3;
12717
4e53c2e0 12718
4e53c2e0
DV
12719 pipe_config->pipe_bpp = bpp;
12720
1486017f
ACO
12721 state = pipe_config->base.state;
12722
4e53c2e0 12723 /* Clamp display bpp to EDID value */
da3ced29
ACO
12724 for_each_connector_in_state(state, connector, connector_state, i) {
12725 if (connector_state->crtc != &crtc->base)
4e53c2e0
DV
12726 continue;
12727
da3ced29
ACO
12728 connected_sink_compute_bpp(to_intel_connector(connector),
12729 pipe_config);
4e53c2e0
DV
12730 }
12731
12732 return bpp;
12733}
12734
644db711
DV
12735static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12736{
12737 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12738 "type: 0x%x flags: 0x%x\n",
1342830c 12739 mode->crtc_clock,
644db711
DV
12740 mode->crtc_hdisplay, mode->crtc_hsync_start,
12741 mode->crtc_hsync_end, mode->crtc_htotal,
12742 mode->crtc_vdisplay, mode->crtc_vsync_start,
12743 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12744}
12745
c0b03411 12746static void intel_dump_pipe_config(struct intel_crtc *crtc,
5cec258b 12747 struct intel_crtc_state *pipe_config,
c0b03411
DV
12748 const char *context)
12749{
6a60cd87 12750 struct drm_device *dev = crtc->base.dev;
4f8036a2 12751 struct drm_i915_private *dev_priv = to_i915(dev);
6a60cd87
CK
12752 struct drm_plane *plane;
12753 struct intel_plane *intel_plane;
12754 struct intel_plane_state *state;
12755 struct drm_framebuffer *fb;
12756
78108b7c
VS
12757 DRM_DEBUG_KMS("[CRTC:%d:%s]%s config %p for pipe %c\n",
12758 crtc->base.base.id, crtc->base.name,
6a60cd87 12759 context, pipe_config, pipe_name(crtc->pipe));
c0b03411 12760
da205630 12761 DRM_DEBUG_KMS("cpu_transcoder: %s\n", transcoder_name(pipe_config->cpu_transcoder));
c0b03411
DV
12762 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12763 pipe_config->pipe_bpp, pipe_config->dither);
12764 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12765 pipe_config->has_pch_encoder,
12766 pipe_config->fdi_lanes,
12767 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12768 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12769 pipe_config->fdi_m_n.tu);
90a6b7b0 12770 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
37a5650b 12771 intel_crtc_has_dp_encoder(pipe_config),
90a6b7b0 12772 pipe_config->lane_count,
eb14cb74
VS
12773 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12774 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12775 pipe_config->dp_m_n.tu);
b95af8be 12776
90a6b7b0 12777 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
37a5650b 12778 intel_crtc_has_dp_encoder(pipe_config),
90a6b7b0 12779 pipe_config->lane_count,
b95af8be
VK
12780 pipe_config->dp_m2_n2.gmch_m,
12781 pipe_config->dp_m2_n2.gmch_n,
12782 pipe_config->dp_m2_n2.link_m,
12783 pipe_config->dp_m2_n2.link_n,
12784 pipe_config->dp_m2_n2.tu);
12785
55072d19
DV
12786 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12787 pipe_config->has_audio,
12788 pipe_config->has_infoframe);
12789
c0b03411 12790 DRM_DEBUG_KMS("requested mode:\n");
2d112de7 12791 drm_mode_debug_printmodeline(&pipe_config->base.mode);
c0b03411 12792 DRM_DEBUG_KMS("adjusted mode:\n");
2d112de7
ACO
12793 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12794 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
d71b8d4a 12795 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
12796 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12797 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
0ec463d3
TU
12798 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12799 crtc->num_scalers,
12800 pipe_config->scaler_state.scaler_users,
12801 pipe_config->scaler_state.scaler_id);
c0b03411
DV
12802 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12803 pipe_config->gmch_pfit.control,
12804 pipe_config->gmch_pfit.pgm_ratios,
12805 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 12806 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 12807 pipe_config->pch_pfit.pos,
fd4daa9c
CW
12808 pipe_config->pch_pfit.size,
12809 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 12810 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 12811 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
6a60cd87 12812
e2d214ae 12813 if (IS_BROXTON(dev_priv)) {
c856052a 12814 DRM_DEBUG_KMS("dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
415ff0f6 12815 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
c8453338 12816 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
415ff0f6 12817 pipe_config->dpll_hw_state.ebb0,
05712c15 12818 pipe_config->dpll_hw_state.ebb4,
415ff0f6
TU
12819 pipe_config->dpll_hw_state.pll0,
12820 pipe_config->dpll_hw_state.pll1,
12821 pipe_config->dpll_hw_state.pll2,
12822 pipe_config->dpll_hw_state.pll3,
12823 pipe_config->dpll_hw_state.pll6,
12824 pipe_config->dpll_hw_state.pll8,
05712c15 12825 pipe_config->dpll_hw_state.pll9,
c8453338 12826 pipe_config->dpll_hw_state.pll10,
415ff0f6 12827 pipe_config->dpll_hw_state.pcsdw12);
0853723b 12828 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
c856052a 12829 DRM_DEBUG_KMS("dpll_hw_state: "
415ff0f6 12830 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
415ff0f6
TU
12831 pipe_config->dpll_hw_state.ctrl1,
12832 pipe_config->dpll_hw_state.cfgcr1,
12833 pipe_config->dpll_hw_state.cfgcr2);
4f8036a2 12834 } else if (HAS_DDI(dev_priv)) {
c856052a 12835 DRM_DEBUG_KMS("dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
00490c22
ML
12836 pipe_config->dpll_hw_state.wrpll,
12837 pipe_config->dpll_hw_state.spll);
415ff0f6
TU
12838 } else {
12839 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12840 "fp0: 0x%x, fp1: 0x%x\n",
12841 pipe_config->dpll_hw_state.dpll,
12842 pipe_config->dpll_hw_state.dpll_md,
12843 pipe_config->dpll_hw_state.fp0,
12844 pipe_config->dpll_hw_state.fp1);
12845 }
12846
6a60cd87
CK
12847 DRM_DEBUG_KMS("planes on this crtc\n");
12848 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
b3c11ac2 12849 struct drm_format_name_buf format_name;
6a60cd87
CK
12850 intel_plane = to_intel_plane(plane);
12851 if (intel_plane->pipe != crtc->pipe)
12852 continue;
12853
12854 state = to_intel_plane_state(plane->state);
12855 fb = state->base.fb;
12856 if (!fb) {
1d577e02
VS
12857 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
12858 plane->base.id, plane->name, state->scaler_id);
6a60cd87
CK
12859 continue;
12860 }
12861
1d577e02
VS
12862 DRM_DEBUG_KMS("[PLANE:%d:%s] enabled",
12863 plane->base.id, plane->name);
12864 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = %s",
b3c11ac2
EE
12865 fb->base.id, fb->width, fb->height,
12866 drm_get_format_name(fb->pixel_format, &format_name));
1d577e02
VS
12867 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
12868 state->scaler_id,
936e71e3
VS
12869 state->base.src.x1 >> 16,
12870 state->base.src.y1 >> 16,
12871 drm_rect_width(&state->base.src) >> 16,
12872 drm_rect_height(&state->base.src) >> 16,
12873 state->base.dst.x1, state->base.dst.y1,
12874 drm_rect_width(&state->base.dst),
12875 drm_rect_height(&state->base.dst));
6a60cd87 12876 }
c0b03411
DV
12877}
12878
5448a00d 12879static bool check_digital_port_conflicts(struct drm_atomic_state *state)
00f0b378 12880{
5448a00d 12881 struct drm_device *dev = state->dev;
da3ced29 12882 struct drm_connector *connector;
00f0b378 12883 unsigned int used_ports = 0;
477321e0 12884 unsigned int used_mst_ports = 0;
00f0b378
VS
12885
12886 /*
12887 * Walk the connector list instead of the encoder
12888 * list to detect the problem on ddi platforms
12889 * where there's just one encoder per digital port.
12890 */
0bff4858
VS
12891 drm_for_each_connector(connector, dev) {
12892 struct drm_connector_state *connector_state;
12893 struct intel_encoder *encoder;
12894
12895 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12896 if (!connector_state)
12897 connector_state = connector->state;
12898
5448a00d 12899 if (!connector_state->best_encoder)
00f0b378
VS
12900 continue;
12901
5448a00d
ACO
12902 encoder = to_intel_encoder(connector_state->best_encoder);
12903
12904 WARN_ON(!connector_state->crtc);
00f0b378
VS
12905
12906 switch (encoder->type) {
12907 unsigned int port_mask;
12908 case INTEL_OUTPUT_UNKNOWN:
4f8036a2 12909 if (WARN_ON(!HAS_DDI(to_i915(dev))))
00f0b378 12910 break;
cca0502b 12911 case INTEL_OUTPUT_DP:
00f0b378
VS
12912 case INTEL_OUTPUT_HDMI:
12913 case INTEL_OUTPUT_EDP:
12914 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12915
12916 /* the same port mustn't appear more than once */
12917 if (used_ports & port_mask)
12918 return false;
12919
12920 used_ports |= port_mask;
477321e0
VS
12921 break;
12922 case INTEL_OUTPUT_DP_MST:
12923 used_mst_ports |=
12924 1 << enc_to_mst(&encoder->base)->primary->port;
12925 break;
00f0b378
VS
12926 default:
12927 break;
12928 }
12929 }
12930
477321e0
VS
12931 /* can't mix MST and SST/HDMI on the same port */
12932 if (used_ports & used_mst_ports)
12933 return false;
12934
00f0b378
VS
12935 return true;
12936}
12937
83a57153
ACO
12938static void
12939clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12940{
12941 struct drm_crtc_state tmp_state;
663a3640 12942 struct intel_crtc_scaler_state scaler_state;
4978cc93 12943 struct intel_dpll_hw_state dpll_hw_state;
8106ddbd 12944 struct intel_shared_dpll *shared_dpll;
c4e2d043 12945 bool force_thru;
83a57153 12946
7546a384
ACO
12947 /* FIXME: before the switch to atomic started, a new pipe_config was
12948 * kzalloc'd. Code that depends on any field being zero should be
12949 * fixed, so that the crtc_state can be safely duplicated. For now,
12950 * only fields that are know to not cause problems are preserved. */
12951
83a57153 12952 tmp_state = crtc_state->base;
663a3640 12953 scaler_state = crtc_state->scaler_state;
4978cc93
ACO
12954 shared_dpll = crtc_state->shared_dpll;
12955 dpll_hw_state = crtc_state->dpll_hw_state;
c4e2d043 12956 force_thru = crtc_state->pch_pfit.force_thru;
4978cc93 12957
83a57153 12958 memset(crtc_state, 0, sizeof *crtc_state);
4978cc93 12959
83a57153 12960 crtc_state->base = tmp_state;
663a3640 12961 crtc_state->scaler_state = scaler_state;
4978cc93
ACO
12962 crtc_state->shared_dpll = shared_dpll;
12963 crtc_state->dpll_hw_state = dpll_hw_state;
c4e2d043 12964 crtc_state->pch_pfit.force_thru = force_thru;
83a57153
ACO
12965}
12966
548ee15b 12967static int
b8cecdf5 12968intel_modeset_pipe_config(struct drm_crtc *crtc,
b359283a 12969 struct intel_crtc_state *pipe_config)
ee7b9f93 12970{
b359283a 12971 struct drm_atomic_state *state = pipe_config->base.state;
7758a113 12972 struct intel_encoder *encoder;
da3ced29 12973 struct drm_connector *connector;
0b901879 12974 struct drm_connector_state *connector_state;
d328c9d7 12975 int base_bpp, ret = -EINVAL;
0b901879 12976 int i;
e29c22c0 12977 bool retry = true;
ee7b9f93 12978
83a57153 12979 clear_intel_crtc_state(pipe_config);
7758a113 12980
e143a21c
DV
12981 pipe_config->cpu_transcoder =
12982 (enum transcoder) to_intel_crtc(crtc)->pipe;
b8cecdf5 12983
2960bc9c
ID
12984 /*
12985 * Sanitize sync polarity flags based on requested ones. If neither
12986 * positive or negative polarity is requested, treat this as meaning
12987 * negative polarity.
12988 */
2d112de7 12989 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12990 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
2d112de7 12991 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
2960bc9c 12992
2d112de7 12993 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12994 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
2d112de7 12995 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
2960bc9c 12996
d328c9d7
DV
12997 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12998 pipe_config);
12999 if (base_bpp < 0)
4e53c2e0
DV
13000 goto fail;
13001
e41a56be
VS
13002 /*
13003 * Determine the real pipe dimensions. Note that stereo modes can
13004 * increase the actual pipe size due to the frame doubling and
13005 * insertion of additional space for blanks between the frame. This
13006 * is stored in the crtc timings. We use the requested mode to do this
13007 * computation to clearly distinguish it from the adjusted mode, which
13008 * can be changed by the connectors in the below retry loop.
13009 */
2d112de7 13010 drm_crtc_get_hv_timing(&pipe_config->base.mode,
ecb7e16b
GP
13011 &pipe_config->pipe_src_w,
13012 &pipe_config->pipe_src_h);
e41a56be 13013
253c84c8
VS
13014 for_each_connector_in_state(state, connector, connector_state, i) {
13015 if (connector_state->crtc != crtc)
13016 continue;
13017
13018 encoder = to_intel_encoder(connector_state->best_encoder);
13019
e25148d0
VS
13020 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
13021 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
13022 goto fail;
13023 }
13024
253c84c8
VS
13025 /*
13026 * Determine output_types before calling the .compute_config()
13027 * hooks so that the hooks can use this information safely.
13028 */
13029 pipe_config->output_types |= 1 << encoder->type;
13030 }
13031
e29c22c0 13032encoder_retry:
ef1b460d 13033 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 13034 pipe_config->port_clock = 0;
ef1b460d 13035 pipe_config->pixel_multiplier = 1;
ff9a6750 13036
135c81b8 13037 /* Fill in default crtc timings, allow encoders to overwrite them. */
2d112de7
ACO
13038 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
13039 CRTC_STEREO_DOUBLE);
135c81b8 13040
7758a113
DV
13041 /* Pass our mode to the connectors and the CRTC to give them a chance to
13042 * adjust it according to limitations or connector properties, and also
13043 * a chance to reject the mode entirely.
47f1c6c9 13044 */
da3ced29 13045 for_each_connector_in_state(state, connector, connector_state, i) {
0b901879 13046 if (connector_state->crtc != crtc)
7758a113 13047 continue;
7ae89233 13048
0b901879
ACO
13049 encoder = to_intel_encoder(connector_state->best_encoder);
13050
0a478c27 13051 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
efea6e8e 13052 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
13053 goto fail;
13054 }
ee7b9f93 13055 }
47f1c6c9 13056
ff9a6750
DV
13057 /* Set default port clock if not overwritten by the encoder. Needs to be
13058 * done afterwards in case the encoder adjusts the mode. */
13059 if (!pipe_config->port_clock)
2d112de7 13060 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
241bfc38 13061 * pipe_config->pixel_multiplier;
ff9a6750 13062
a43f6e0f 13063 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 13064 if (ret < 0) {
7758a113
DV
13065 DRM_DEBUG_KMS("CRTC fixup failed\n");
13066 goto fail;
ee7b9f93 13067 }
e29c22c0
DV
13068
13069 if (ret == RETRY) {
13070 if (WARN(!retry, "loop in pipe configuration computation\n")) {
13071 ret = -EINVAL;
13072 goto fail;
13073 }
13074
13075 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
13076 retry = false;
13077 goto encoder_retry;
13078 }
13079
e8fa4270
DV
13080 /* Dithering seems to not pass-through bits correctly when it should, so
13081 * only enable it on 6bpc panels. */
13082 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
62f0ace5 13083 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
d328c9d7 13084 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
4e53c2e0 13085
7758a113 13086fail:
548ee15b 13087 return ret;
ee7b9f93 13088}
47f1c6c9 13089
ea9d758d 13090static void
4740b0f2 13091intel_modeset_update_crtc_state(struct drm_atomic_state *state)
ea9d758d 13092{
0a9ab303
ACO
13093 struct drm_crtc *crtc;
13094 struct drm_crtc_state *crtc_state;
8a75d157 13095 int i;
ea9d758d 13096
7668851f 13097 /* Double check state. */
8a75d157 13098 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3cb480bc 13099 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
fc467a22
ML
13100
13101 /* Update hwmode for vblank functions */
13102 if (crtc->state->active)
13103 crtc->hwmode = crtc->state->adjusted_mode;
13104 else
13105 crtc->hwmode.crtc_clock = 0;
61067a5e
ML
13106
13107 /*
13108 * Update legacy state to satisfy fbc code. This can
13109 * be removed when fbc uses the atomic state.
13110 */
13111 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
13112 struct drm_plane_state *plane_state = crtc->primary->state;
13113
13114 crtc->primary->fb = plane_state->fb;
13115 crtc->x = plane_state->src_x >> 16;
13116 crtc->y = plane_state->src_y >> 16;
13117 }
ea9d758d 13118 }
ea9d758d
DV
13119}
13120
3bd26263 13121static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 13122{
3bd26263 13123 int diff;
f1f644dc
JB
13124
13125 if (clock1 == clock2)
13126 return true;
13127
13128 if (!clock1 || !clock2)
13129 return false;
13130
13131 diff = abs(clock1 - clock2);
13132
13133 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
13134 return true;
13135
13136 return false;
13137}
13138
cfb23ed6
ML
13139static bool
13140intel_compare_m_n(unsigned int m, unsigned int n,
13141 unsigned int m2, unsigned int n2,
13142 bool exact)
13143{
13144 if (m == m2 && n == n2)
13145 return true;
13146
13147 if (exact || !m || !n || !m2 || !n2)
13148 return false;
13149
13150 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
13151
31d10b57
ML
13152 if (n > n2) {
13153 while (n > n2) {
cfb23ed6
ML
13154 m2 <<= 1;
13155 n2 <<= 1;
13156 }
31d10b57
ML
13157 } else if (n < n2) {
13158 while (n < n2) {
cfb23ed6
ML
13159 m <<= 1;
13160 n <<= 1;
13161 }
13162 }
13163
31d10b57
ML
13164 if (n != n2)
13165 return false;
13166
13167 return intel_fuzzy_clock_check(m, m2);
cfb23ed6
ML
13168}
13169
13170static bool
13171intel_compare_link_m_n(const struct intel_link_m_n *m_n,
13172 struct intel_link_m_n *m2_n2,
13173 bool adjust)
13174{
13175 if (m_n->tu == m2_n2->tu &&
13176 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
13177 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
13178 intel_compare_m_n(m_n->link_m, m_n->link_n,
13179 m2_n2->link_m, m2_n2->link_n, !adjust)) {
13180 if (adjust)
13181 *m2_n2 = *m_n;
13182
13183 return true;
13184 }
13185
13186 return false;
13187}
13188
0e8ffe1b 13189static bool
2fa2fe9a 13190intel_pipe_config_compare(struct drm_device *dev,
5cec258b 13191 struct intel_crtc_state *current_config,
cfb23ed6
ML
13192 struct intel_crtc_state *pipe_config,
13193 bool adjust)
0e8ffe1b 13194{
772c2a51 13195 struct drm_i915_private *dev_priv = to_i915(dev);
cfb23ed6
ML
13196 bool ret = true;
13197
13198#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
13199 do { \
13200 if (!adjust) \
13201 DRM_ERROR(fmt, ##__VA_ARGS__); \
13202 else \
13203 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
13204 } while (0)
13205
66e985c0
DV
13206#define PIPE_CONF_CHECK_X(name) \
13207 if (current_config->name != pipe_config->name) { \
cfb23ed6 13208 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
66e985c0
DV
13209 "(expected 0x%08x, found 0x%08x)\n", \
13210 current_config->name, \
13211 pipe_config->name); \
cfb23ed6 13212 ret = false; \
66e985c0
DV
13213 }
13214
08a24034
DV
13215#define PIPE_CONF_CHECK_I(name) \
13216 if (current_config->name != pipe_config->name) { \
cfb23ed6 13217 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
08a24034
DV
13218 "(expected %i, found %i)\n", \
13219 current_config->name, \
13220 pipe_config->name); \
cfb23ed6
ML
13221 ret = false; \
13222 }
13223
8106ddbd
ACO
13224#define PIPE_CONF_CHECK_P(name) \
13225 if (current_config->name != pipe_config->name) { \
13226 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13227 "(expected %p, found %p)\n", \
13228 current_config->name, \
13229 pipe_config->name); \
13230 ret = false; \
13231 }
13232
cfb23ed6
ML
13233#define PIPE_CONF_CHECK_M_N(name) \
13234 if (!intel_compare_link_m_n(&current_config->name, \
13235 &pipe_config->name,\
13236 adjust)) { \
13237 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13238 "(expected tu %i gmch %i/%i link %i/%i, " \
13239 "found tu %i, gmch %i/%i link %i/%i)\n", \
13240 current_config->name.tu, \
13241 current_config->name.gmch_m, \
13242 current_config->name.gmch_n, \
13243 current_config->name.link_m, \
13244 current_config->name.link_n, \
13245 pipe_config->name.tu, \
13246 pipe_config->name.gmch_m, \
13247 pipe_config->name.gmch_n, \
13248 pipe_config->name.link_m, \
13249 pipe_config->name.link_n); \
13250 ret = false; \
13251 }
13252
55c561a7
DV
13253/* This is required for BDW+ where there is only one set of registers for
13254 * switching between high and low RR.
13255 * This macro can be used whenever a comparison has to be made between one
13256 * hw state and multiple sw state variables.
13257 */
cfb23ed6
ML
13258#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
13259 if (!intel_compare_link_m_n(&current_config->name, \
13260 &pipe_config->name, adjust) && \
13261 !intel_compare_link_m_n(&current_config->alt_name, \
13262 &pipe_config->name, adjust)) { \
13263 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13264 "(expected tu %i gmch %i/%i link %i/%i, " \
13265 "or tu %i gmch %i/%i link %i/%i, " \
13266 "found tu %i, gmch %i/%i link %i/%i)\n", \
13267 current_config->name.tu, \
13268 current_config->name.gmch_m, \
13269 current_config->name.gmch_n, \
13270 current_config->name.link_m, \
13271 current_config->name.link_n, \
13272 current_config->alt_name.tu, \
13273 current_config->alt_name.gmch_m, \
13274 current_config->alt_name.gmch_n, \
13275 current_config->alt_name.link_m, \
13276 current_config->alt_name.link_n, \
13277 pipe_config->name.tu, \
13278 pipe_config->name.gmch_m, \
13279 pipe_config->name.gmch_n, \
13280 pipe_config->name.link_m, \
13281 pipe_config->name.link_n); \
13282 ret = false; \
88adfff1
DV
13283 }
13284
1bd1bd80
DV
13285#define PIPE_CONF_CHECK_FLAGS(name, mask) \
13286 if ((current_config->name ^ pipe_config->name) & (mask)) { \
cfb23ed6 13287 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
13288 "(expected %i, found %i)\n", \
13289 current_config->name & (mask), \
13290 pipe_config->name & (mask)); \
cfb23ed6 13291 ret = false; \
1bd1bd80
DV
13292 }
13293
5e550656
VS
13294#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
13295 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
cfb23ed6 13296 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
5e550656
VS
13297 "(expected %i, found %i)\n", \
13298 current_config->name, \
13299 pipe_config->name); \
cfb23ed6 13300 ret = false; \
5e550656
VS
13301 }
13302
bb760063
DV
13303#define PIPE_CONF_QUIRK(quirk) \
13304 ((current_config->quirks | pipe_config->quirks) & (quirk))
13305
eccb140b
DV
13306 PIPE_CONF_CHECK_I(cpu_transcoder);
13307
08a24034
DV
13308 PIPE_CONF_CHECK_I(has_pch_encoder);
13309 PIPE_CONF_CHECK_I(fdi_lanes);
cfb23ed6 13310 PIPE_CONF_CHECK_M_N(fdi_m_n);
08a24034 13311
90a6b7b0 13312 PIPE_CONF_CHECK_I(lane_count);
95a7a2ae 13313 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
b95af8be
VK
13314
13315 if (INTEL_INFO(dev)->gen < 8) {
cfb23ed6
ML
13316 PIPE_CONF_CHECK_M_N(dp_m_n);
13317
cfb23ed6
ML
13318 if (current_config->has_drrs)
13319 PIPE_CONF_CHECK_M_N(dp_m2_n2);
13320 } else
13321 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
eb14cb74 13322
253c84c8 13323 PIPE_CONF_CHECK_X(output_types);
a65347ba 13324
2d112de7
ACO
13325 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
13326 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
13327 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
13328 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
13329 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
13330 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
1bd1bd80 13331
2d112de7
ACO
13332 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
13333 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
13334 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
13335 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
13336 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
13337 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
1bd1bd80 13338
c93f54cf 13339 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 13340 PIPE_CONF_CHECK_I(has_hdmi_sink);
772c2a51 13341 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
920a14b2 13342 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
b5a9fa09 13343 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 13344 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 13345
9ed109a7
DV
13346 PIPE_CONF_CHECK_I(has_audio);
13347
2d112de7 13348 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
1bd1bd80
DV
13349 DRM_MODE_FLAG_INTERLACE);
13350
bb760063 13351 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
2d112de7 13352 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 13353 DRM_MODE_FLAG_PHSYNC);
2d112de7 13354 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 13355 DRM_MODE_FLAG_NHSYNC);
2d112de7 13356 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 13357 DRM_MODE_FLAG_PVSYNC);
2d112de7 13358 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063
DV
13359 DRM_MODE_FLAG_NVSYNC);
13360 }
045ac3b5 13361
333b8ca8 13362 PIPE_CONF_CHECK_X(gmch_pfit.control);
e2ff2d4a
DV
13363 /* pfit ratios are autocomputed by the hw on gen4+ */
13364 if (INTEL_INFO(dev)->gen < 4)
7f7d8dd6 13365 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
333b8ca8 13366 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
9953599b 13367
bfd16b2a
ML
13368 if (!adjust) {
13369 PIPE_CONF_CHECK_I(pipe_src_w);
13370 PIPE_CONF_CHECK_I(pipe_src_h);
13371
13372 PIPE_CONF_CHECK_I(pch_pfit.enabled);
13373 if (current_config->pch_pfit.enabled) {
13374 PIPE_CONF_CHECK_X(pch_pfit.pos);
13375 PIPE_CONF_CHECK_X(pch_pfit.size);
13376 }
2fa2fe9a 13377
7aefe2b5
ML
13378 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
13379 }
a1b2278e 13380
e59150dc 13381 /* BDW+ don't expose a synchronous way to read the state */
772c2a51 13382 if (IS_HASWELL(dev_priv))
e59150dc 13383 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 13384
282740f7
VS
13385 PIPE_CONF_CHECK_I(double_wide);
13386
8106ddbd 13387 PIPE_CONF_CHECK_P(shared_dpll);
66e985c0 13388 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 13389 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
13390 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
13391 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 13392 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
00490c22 13393 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
3f4cd19f
DL
13394 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
13395 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
13396 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 13397
47eacbab
VS
13398 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
13399 PIPE_CONF_CHECK_X(dsi_pll.div);
13400
9beb5fea 13401 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
42571aef
VS
13402 PIPE_CONF_CHECK_I(pipe_bpp);
13403
2d112de7 13404 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
a9a7e98a 13405 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 13406
66e985c0 13407#undef PIPE_CONF_CHECK_X
08a24034 13408#undef PIPE_CONF_CHECK_I
8106ddbd 13409#undef PIPE_CONF_CHECK_P
1bd1bd80 13410#undef PIPE_CONF_CHECK_FLAGS
5e550656 13411#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 13412#undef PIPE_CONF_QUIRK
cfb23ed6 13413#undef INTEL_ERR_OR_DBG_KMS
88adfff1 13414
cfb23ed6 13415 return ret;
0e8ffe1b
DV
13416}
13417
e3b247da
VS
13418static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
13419 const struct intel_crtc_state *pipe_config)
13420{
13421 if (pipe_config->has_pch_encoder) {
21a727b3 13422 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
e3b247da
VS
13423 &pipe_config->fdi_m_n);
13424 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
13425
13426 /*
13427 * FDI already provided one idea for the dotclock.
13428 * Yell if the encoder disagrees.
13429 */
13430 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
13431 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
13432 fdi_dotclock, dotclock);
13433 }
13434}
13435
c0ead703
ML
13436static void verify_wm_state(struct drm_crtc *crtc,
13437 struct drm_crtc_state *new_state)
08db6652 13438{
e7c84544 13439 struct drm_device *dev = crtc->dev;
fac5e23e 13440 struct drm_i915_private *dev_priv = to_i915(dev);
08db6652 13441 struct skl_ddb_allocation hw_ddb, *sw_ddb;
3de8a14c 13442 struct skl_pipe_wm hw_wm, *sw_wm;
13443 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
13444 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
e7c84544
ML
13445 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13446 const enum pipe pipe = intel_crtc->pipe;
3de8a14c 13447 int plane, level, max_level = ilk_wm_max_level(dev_priv);
08db6652 13448
e7c84544 13449 if (INTEL_INFO(dev)->gen < 9 || !new_state->active)
08db6652
DL
13450 return;
13451
3de8a14c 13452 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
03af79e0 13453 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
3de8a14c 13454
08db6652
DL
13455 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
13456 sw_ddb = &dev_priv->wm.skl_hw.ddb;
13457
e7c84544 13458 /* planes */
8b364b41 13459 for_each_universal_plane(dev_priv, pipe, plane) {
3de8a14c 13460 hw_plane_wm = &hw_wm.planes[plane];
13461 sw_plane_wm = &sw_wm->planes[plane];
08db6652 13462
3de8a14c 13463 /* Watermarks */
13464 for (level = 0; level <= max_level; level++) {
13465 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
13466 &sw_plane_wm->wm[level]))
13467 continue;
13468
13469 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13470 pipe_name(pipe), plane + 1, level,
13471 sw_plane_wm->wm[level].plane_en,
13472 sw_plane_wm->wm[level].plane_res_b,
13473 sw_plane_wm->wm[level].plane_res_l,
13474 hw_plane_wm->wm[level].plane_en,
13475 hw_plane_wm->wm[level].plane_res_b,
13476 hw_plane_wm->wm[level].plane_res_l);
13477 }
08db6652 13478
3de8a14c 13479 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
13480 &sw_plane_wm->trans_wm)) {
13481 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13482 pipe_name(pipe), plane + 1,
13483 sw_plane_wm->trans_wm.plane_en,
13484 sw_plane_wm->trans_wm.plane_res_b,
13485 sw_plane_wm->trans_wm.plane_res_l,
13486 hw_plane_wm->trans_wm.plane_en,
13487 hw_plane_wm->trans_wm.plane_res_b,
13488 hw_plane_wm->trans_wm.plane_res_l);
13489 }
13490
13491 /* DDB */
13492 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
13493 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
13494
13495 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
faccd994 13496 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
3de8a14c 13497 pipe_name(pipe), plane + 1,
13498 sw_ddb_entry->start, sw_ddb_entry->end,
13499 hw_ddb_entry->start, hw_ddb_entry->end);
13500 }
e7c84544 13501 }
08db6652 13502
27082493
L
13503 /*
13504 * cursor
13505 * If the cursor plane isn't active, we may not have updated it's ddb
13506 * allocation. In that case since the ddb allocation will be updated
13507 * once the plane becomes visible, we can skip this check
13508 */
13509 if (intel_crtc->cursor_addr) {
3de8a14c 13510 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
13511 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
13512
13513 /* Watermarks */
13514 for (level = 0; level <= max_level; level++) {
13515 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
13516 &sw_plane_wm->wm[level]))
13517 continue;
13518
13519 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13520 pipe_name(pipe), level,
13521 sw_plane_wm->wm[level].plane_en,
13522 sw_plane_wm->wm[level].plane_res_b,
13523 sw_plane_wm->wm[level].plane_res_l,
13524 hw_plane_wm->wm[level].plane_en,
13525 hw_plane_wm->wm[level].plane_res_b,
13526 hw_plane_wm->wm[level].plane_res_l);
13527 }
13528
13529 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
13530 &sw_plane_wm->trans_wm)) {
13531 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13532 pipe_name(pipe),
13533 sw_plane_wm->trans_wm.plane_en,
13534 sw_plane_wm->trans_wm.plane_res_b,
13535 sw_plane_wm->trans_wm.plane_res_l,
13536 hw_plane_wm->trans_wm.plane_en,
13537 hw_plane_wm->trans_wm.plane_res_b,
13538 hw_plane_wm->trans_wm.plane_res_l);
13539 }
13540
13541 /* DDB */
13542 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
13543 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
27082493 13544
3de8a14c 13545 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
faccd994 13546 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
27082493 13547 pipe_name(pipe),
3de8a14c 13548 sw_ddb_entry->start, sw_ddb_entry->end,
13549 hw_ddb_entry->start, hw_ddb_entry->end);
27082493 13550 }
08db6652
DL
13551 }
13552}
13553
91d1b4bd 13554static void
677100ce
ML
13555verify_connector_state(struct drm_device *dev,
13556 struct drm_atomic_state *state,
13557 struct drm_crtc *crtc)
8af6cf88 13558{
35dd3c64 13559 struct drm_connector *connector;
677100ce
ML
13560 struct drm_connector_state *old_conn_state;
13561 int i;
8af6cf88 13562
677100ce 13563 for_each_connector_in_state(state, connector, old_conn_state, i) {
35dd3c64
ML
13564 struct drm_encoder *encoder = connector->encoder;
13565 struct drm_connector_state *state = connector->state;
ad3c558f 13566
e7c84544
ML
13567 if (state->crtc != crtc)
13568 continue;
13569
5a21b665 13570 intel_connector_verify_state(to_intel_connector(connector));
8af6cf88 13571
ad3c558f 13572 I915_STATE_WARN(state->best_encoder != encoder,
35dd3c64 13573 "connector's atomic encoder doesn't match legacy encoder\n");
8af6cf88 13574 }
91d1b4bd
DV
13575}
13576
13577static void
c0ead703 13578verify_encoder_state(struct drm_device *dev)
91d1b4bd
DV
13579{
13580 struct intel_encoder *encoder;
13581 struct intel_connector *connector;
8af6cf88 13582
b2784e15 13583 for_each_intel_encoder(dev, encoder) {
8af6cf88 13584 bool enabled = false;
4d20cd86 13585 enum pipe pipe;
8af6cf88
DV
13586
13587 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
13588 encoder->base.base.id,
8e329a03 13589 encoder->base.name);
8af6cf88 13590
3a3371ff 13591 for_each_intel_connector(dev, connector) {
4d20cd86 13592 if (connector->base.state->best_encoder != &encoder->base)
8af6cf88
DV
13593 continue;
13594 enabled = true;
ad3c558f
ML
13595
13596 I915_STATE_WARN(connector->base.state->crtc !=
13597 encoder->base.crtc,
13598 "connector's crtc doesn't match encoder crtc\n");
8af6cf88 13599 }
0e32b39c 13600
e2c719b7 13601 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
13602 "encoder's enabled state mismatch "
13603 "(expected %i, found %i)\n",
13604 !!encoder->base.crtc, enabled);
7c60d198
ML
13605
13606 if (!encoder->base.crtc) {
4d20cd86 13607 bool active;
7c60d198 13608
4d20cd86
ML
13609 active = encoder->get_hw_state(encoder, &pipe);
13610 I915_STATE_WARN(active,
13611 "encoder detached but still enabled on pipe %c.\n",
13612 pipe_name(pipe));
7c60d198 13613 }
8af6cf88 13614 }
91d1b4bd
DV
13615}
13616
13617static void
c0ead703
ML
13618verify_crtc_state(struct drm_crtc *crtc,
13619 struct drm_crtc_state *old_crtc_state,
13620 struct drm_crtc_state *new_crtc_state)
91d1b4bd 13621{
e7c84544 13622 struct drm_device *dev = crtc->dev;
fac5e23e 13623 struct drm_i915_private *dev_priv = to_i915(dev);
91d1b4bd 13624 struct intel_encoder *encoder;
e7c84544
ML
13625 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13626 struct intel_crtc_state *pipe_config, *sw_config;
13627 struct drm_atomic_state *old_state;
13628 bool active;
045ac3b5 13629
e7c84544 13630 old_state = old_crtc_state->state;
ec2dc6a0 13631 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
e7c84544
ML
13632 pipe_config = to_intel_crtc_state(old_crtc_state);
13633 memset(pipe_config, 0, sizeof(*pipe_config));
13634 pipe_config->base.crtc = crtc;
13635 pipe_config->base.state = old_state;
8af6cf88 13636
78108b7c 13637 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
8af6cf88 13638
e7c84544 13639 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
d62cf62a 13640
e7c84544
ML
13641 /* hw state is inconsistent with the pipe quirk */
13642 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
13643 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
13644 active = new_crtc_state->active;
6c49f241 13645
e7c84544
ML
13646 I915_STATE_WARN(new_crtc_state->active != active,
13647 "crtc active state doesn't match with hw state "
13648 "(expected %i, found %i)\n", new_crtc_state->active, active);
0e8ffe1b 13649
e7c84544
ML
13650 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
13651 "transitional active state does not match atomic hw state "
13652 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
4d20cd86 13653
e7c84544
ML
13654 for_each_encoder_on_crtc(dev, crtc, encoder) {
13655 enum pipe pipe;
4d20cd86 13656
e7c84544
ML
13657 active = encoder->get_hw_state(encoder, &pipe);
13658 I915_STATE_WARN(active != new_crtc_state->active,
13659 "[ENCODER:%i] active %i with crtc active %i\n",
13660 encoder->base.base.id, active, new_crtc_state->active);
4d20cd86 13661
e7c84544
ML
13662 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
13663 "Encoder connected to wrong pipe %c\n",
13664 pipe_name(pipe));
4d20cd86 13665
253c84c8
VS
13666 if (active) {
13667 pipe_config->output_types |= 1 << encoder->type;
e7c84544 13668 encoder->get_config(encoder, pipe_config);
253c84c8 13669 }
e7c84544 13670 }
53d9f4e9 13671
e7c84544
ML
13672 if (!new_crtc_state->active)
13673 return;
cfb23ed6 13674
e7c84544 13675 intel_pipe_config_sanity_check(dev_priv, pipe_config);
e3b247da 13676
e7c84544
ML
13677 sw_config = to_intel_crtc_state(crtc->state);
13678 if (!intel_pipe_config_compare(dev, sw_config,
13679 pipe_config, false)) {
13680 I915_STATE_WARN(1, "pipe state doesn't match!\n");
13681 intel_dump_pipe_config(intel_crtc, pipe_config,
13682 "[hw state]");
13683 intel_dump_pipe_config(intel_crtc, sw_config,
13684 "[sw state]");
8af6cf88
DV
13685 }
13686}
13687
91d1b4bd 13688static void
c0ead703
ML
13689verify_single_dpll_state(struct drm_i915_private *dev_priv,
13690 struct intel_shared_dpll *pll,
13691 struct drm_crtc *crtc,
13692 struct drm_crtc_state *new_state)
91d1b4bd 13693{
91d1b4bd 13694 struct intel_dpll_hw_state dpll_hw_state;
e7c84544
ML
13695 unsigned crtc_mask;
13696 bool active;
5358901f 13697
e7c84544 13698 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
5358901f 13699
e7c84544 13700 DRM_DEBUG_KMS("%s\n", pll->name);
5358901f 13701
e7c84544 13702 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
5358901f 13703
e7c84544
ML
13704 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
13705 I915_STATE_WARN(!pll->on && pll->active_mask,
13706 "pll in active use but not on in sw tracking\n");
13707 I915_STATE_WARN(pll->on && !pll->active_mask,
13708 "pll is on but not used by any active crtc\n");
13709 I915_STATE_WARN(pll->on != active,
13710 "pll on state mismatch (expected %i, found %i)\n",
13711 pll->on, active);
13712 }
5358901f 13713
e7c84544 13714 if (!crtc) {
2dd66ebd 13715 I915_STATE_WARN(pll->active_mask & ~pll->config.crtc_mask,
e7c84544
ML
13716 "more active pll users than references: %x vs %x\n",
13717 pll->active_mask, pll->config.crtc_mask);
5358901f 13718
e7c84544
ML
13719 return;
13720 }
13721
13722 crtc_mask = 1 << drm_crtc_index(crtc);
13723
13724 if (new_state->active)
13725 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
13726 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
13727 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13728 else
13729 I915_STATE_WARN(pll->active_mask & crtc_mask,
13730 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
13731 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
2dd66ebd 13732
e7c84544
ML
13733 I915_STATE_WARN(!(pll->config.crtc_mask & crtc_mask),
13734 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
13735 crtc_mask, pll->config.crtc_mask);
66e985c0 13736
e7c84544
ML
13737 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state,
13738 &dpll_hw_state,
13739 sizeof(dpll_hw_state)),
13740 "pll hw state mismatch\n");
13741}
13742
13743static void
c0ead703
ML
13744verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
13745 struct drm_crtc_state *old_crtc_state,
13746 struct drm_crtc_state *new_crtc_state)
e7c84544 13747{
fac5e23e 13748 struct drm_i915_private *dev_priv = to_i915(dev);
e7c84544
ML
13749 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
13750 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
13751
13752 if (new_state->shared_dpll)
c0ead703 13753 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
e7c84544
ML
13754
13755 if (old_state->shared_dpll &&
13756 old_state->shared_dpll != new_state->shared_dpll) {
13757 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
13758 struct intel_shared_dpll *pll = old_state->shared_dpll;
13759
13760 I915_STATE_WARN(pll->active_mask & crtc_mask,
13761 "pll active mismatch (didn't expect pipe %c in active mask)\n",
13762 pipe_name(drm_crtc_index(crtc)));
13763 I915_STATE_WARN(pll->config.crtc_mask & crtc_mask,
13764 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
13765 pipe_name(drm_crtc_index(crtc)));
5358901f 13766 }
8af6cf88
DV
13767}
13768
e7c84544 13769static void
c0ead703 13770intel_modeset_verify_crtc(struct drm_crtc *crtc,
677100ce
ML
13771 struct drm_atomic_state *state,
13772 struct drm_crtc_state *old_state,
13773 struct drm_crtc_state *new_state)
e7c84544 13774{
5a21b665
DV
13775 if (!needs_modeset(new_state) &&
13776 !to_intel_crtc_state(new_state)->update_pipe)
13777 return;
13778
c0ead703 13779 verify_wm_state(crtc, new_state);
677100ce 13780 verify_connector_state(crtc->dev, state, crtc);
c0ead703
ML
13781 verify_crtc_state(crtc, old_state, new_state);
13782 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
e7c84544
ML
13783}
13784
13785static void
c0ead703 13786verify_disabled_dpll_state(struct drm_device *dev)
e7c84544 13787{
fac5e23e 13788 struct drm_i915_private *dev_priv = to_i915(dev);
e7c84544
ML
13789 int i;
13790
13791 for (i = 0; i < dev_priv->num_shared_dpll; i++)
c0ead703 13792 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
e7c84544
ML
13793}
13794
13795static void
677100ce
ML
13796intel_modeset_verify_disabled(struct drm_device *dev,
13797 struct drm_atomic_state *state)
e7c84544 13798{
c0ead703 13799 verify_encoder_state(dev);
677100ce 13800 verify_connector_state(dev, state, NULL);
c0ead703 13801 verify_disabled_dpll_state(dev);
e7c84544
ML
13802}
13803
80715b2f
VS
13804static void update_scanline_offset(struct intel_crtc *crtc)
13805{
4f8036a2 13806 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
80715b2f
VS
13807
13808 /*
13809 * The scanline counter increments at the leading edge of hsync.
13810 *
13811 * On most platforms it starts counting from vtotal-1 on the
13812 * first active line. That means the scanline counter value is
13813 * always one less than what we would expect. Ie. just after
13814 * start of vblank, which also occurs at start of hsync (on the
13815 * last active line), the scanline counter will read vblank_start-1.
13816 *
13817 * On gen2 the scanline counter starts counting from 1 instead
13818 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13819 * to keep the value positive), instead of adding one.
13820 *
13821 * On HSW+ the behaviour of the scanline counter depends on the output
13822 * type. For DP ports it behaves like most other platforms, but on HDMI
13823 * there's an extra 1 line difference. So we need to add two instead of
13824 * one to the value.
13825 */
4f8036a2 13826 if (IS_GEN2(dev_priv)) {
124abe07 13827 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
80715b2f
VS
13828 int vtotal;
13829
124abe07
VS
13830 vtotal = adjusted_mode->crtc_vtotal;
13831 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
80715b2f
VS
13832 vtotal /= 2;
13833
13834 crtc->scanline_offset = vtotal - 1;
4f8036a2 13835 } else if (HAS_DDI(dev_priv) &&
2d84d2b3 13836 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
13837 crtc->scanline_offset = 2;
13838 } else
13839 crtc->scanline_offset = 1;
13840}
13841
ad421372 13842static void intel_modeset_clear_plls(struct drm_atomic_state *state)
ed6739ef 13843{
225da59b 13844 struct drm_device *dev = state->dev;
ed6739ef 13845 struct drm_i915_private *dev_priv = to_i915(dev);
ad421372 13846 struct intel_shared_dpll_config *shared_dpll = NULL;
0a9ab303
ACO
13847 struct drm_crtc *crtc;
13848 struct drm_crtc_state *crtc_state;
0a9ab303 13849 int i;
ed6739ef
ACO
13850
13851 if (!dev_priv->display.crtc_compute_clock)
ad421372 13852 return;
ed6739ef 13853
0a9ab303 13854 for_each_crtc_in_state(state, crtc, crtc_state, i) {
fb1a38a9 13855 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8106ddbd
ACO
13856 struct intel_shared_dpll *old_dpll =
13857 to_intel_crtc_state(crtc->state)->shared_dpll;
0a9ab303 13858
fb1a38a9 13859 if (!needs_modeset(crtc_state))
225da59b
ACO
13860 continue;
13861
8106ddbd 13862 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
fb1a38a9 13863
8106ddbd 13864 if (!old_dpll)
fb1a38a9 13865 continue;
0a9ab303 13866
ad421372
ML
13867 if (!shared_dpll)
13868 shared_dpll = intel_atomic_get_shared_dpll_state(state);
ed6739ef 13869
8106ddbd 13870 intel_shared_dpll_config_put(shared_dpll, old_dpll, intel_crtc);
ad421372 13871 }
ed6739ef
ACO
13872}
13873
99d736a2
ML
13874/*
13875 * This implements the workaround described in the "notes" section of the mode
13876 * set sequence documentation. When going from no pipes or single pipe to
13877 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13878 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13879 */
13880static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13881{
13882 struct drm_crtc_state *crtc_state;
13883 struct intel_crtc *intel_crtc;
13884 struct drm_crtc *crtc;
13885 struct intel_crtc_state *first_crtc_state = NULL;
13886 struct intel_crtc_state *other_crtc_state = NULL;
13887 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13888 int i;
13889
13890 /* look at all crtc's that are going to be enabled in during modeset */
13891 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13892 intel_crtc = to_intel_crtc(crtc);
13893
13894 if (!crtc_state->active || !needs_modeset(crtc_state))
13895 continue;
13896
13897 if (first_crtc_state) {
13898 other_crtc_state = to_intel_crtc_state(crtc_state);
13899 break;
13900 } else {
13901 first_crtc_state = to_intel_crtc_state(crtc_state);
13902 first_pipe = intel_crtc->pipe;
13903 }
13904 }
13905
13906 /* No workaround needed? */
13907 if (!first_crtc_state)
13908 return 0;
13909
13910 /* w/a possibly needed, check how many crtc's are already enabled. */
13911 for_each_intel_crtc(state->dev, intel_crtc) {
13912 struct intel_crtc_state *pipe_config;
13913
13914 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13915 if (IS_ERR(pipe_config))
13916 return PTR_ERR(pipe_config);
13917
13918 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13919
13920 if (!pipe_config->base.active ||
13921 needs_modeset(&pipe_config->base))
13922 continue;
13923
13924 /* 2 or more enabled crtcs means no need for w/a */
13925 if (enabled_pipe != INVALID_PIPE)
13926 return 0;
13927
13928 enabled_pipe = intel_crtc->pipe;
13929 }
13930
13931 if (enabled_pipe != INVALID_PIPE)
13932 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13933 else if (other_crtc_state)
13934 other_crtc_state->hsw_workaround_pipe = first_pipe;
13935
13936 return 0;
13937}
13938
27c329ed
ML
13939static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13940{
13941 struct drm_crtc *crtc;
13942 struct drm_crtc_state *crtc_state;
13943 int ret = 0;
13944
13945 /* add all active pipes to the state */
13946 for_each_crtc(state->dev, crtc) {
13947 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13948 if (IS_ERR(crtc_state))
13949 return PTR_ERR(crtc_state);
13950
13951 if (!crtc_state->active || needs_modeset(crtc_state))
13952 continue;
13953
13954 crtc_state->mode_changed = true;
13955
13956 ret = drm_atomic_add_affected_connectors(state, crtc);
13957 if (ret)
13958 break;
13959
13960 ret = drm_atomic_add_affected_planes(state, crtc);
13961 if (ret)
13962 break;
13963 }
13964
13965 return ret;
13966}
13967
c347a676 13968static int intel_modeset_checks(struct drm_atomic_state *state)
054518dd 13969{
565602d7 13970 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fac5e23e 13971 struct drm_i915_private *dev_priv = to_i915(state->dev);
565602d7
ML
13972 struct drm_crtc *crtc;
13973 struct drm_crtc_state *crtc_state;
13974 int ret = 0, i;
054518dd 13975
b359283a
ML
13976 if (!check_digital_port_conflicts(state)) {
13977 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13978 return -EINVAL;
13979 }
13980
565602d7
ML
13981 intel_state->modeset = true;
13982 intel_state->active_crtcs = dev_priv->active_crtcs;
13983
13984 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13985 if (crtc_state->active)
13986 intel_state->active_crtcs |= 1 << i;
13987 else
13988 intel_state->active_crtcs &= ~(1 << i);
8b4a7d05
MR
13989
13990 if (crtc_state->active != crtc->state->active)
13991 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
565602d7
ML
13992 }
13993
054518dd
ACO
13994 /*
13995 * See if the config requires any additional preparation, e.g.
13996 * to adjust global state with pipes off. We need to do this
13997 * here so we can get the modeset_pipe updated config for the new
13998 * mode set on this crtc. For other crtcs we need to use the
13999 * adjusted_mode bits in the crtc directly.
14000 */
27c329ed 14001 if (dev_priv->display.modeset_calc_cdclk) {
c89e39f3 14002 if (!intel_state->cdclk_pll_vco)
63911d72 14003 intel_state->cdclk_pll_vco = dev_priv->cdclk_pll.vco;
b2045352
VS
14004 if (!intel_state->cdclk_pll_vco)
14005 intel_state->cdclk_pll_vco = dev_priv->skl_preferred_vco_freq;
c89e39f3 14006
27c329ed 14007 ret = dev_priv->display.modeset_calc_cdclk(state);
c89e39f3
CT
14008 if (ret < 0)
14009 return ret;
27c329ed 14010
c89e39f3 14011 if (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
63911d72 14012 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco)
27c329ed
ML
14013 ret = intel_modeset_all_pipes(state);
14014
14015 if (ret < 0)
054518dd 14016 return ret;
e8788cbc
ML
14017
14018 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
14019 intel_state->cdclk, intel_state->dev_cdclk);
27c329ed 14020 } else
1a617b77 14021 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
054518dd 14022
ad421372 14023 intel_modeset_clear_plls(state);
054518dd 14024
565602d7 14025 if (IS_HASWELL(dev_priv))
ad421372 14026 return haswell_mode_set_planes_workaround(state);
99d736a2 14027
ad421372 14028 return 0;
c347a676
ACO
14029}
14030
aa363136
MR
14031/*
14032 * Handle calculation of various watermark data at the end of the atomic check
14033 * phase. The code here should be run after the per-crtc and per-plane 'check'
14034 * handlers to ensure that all derived state has been updated.
14035 */
55994c2c 14036static int calc_watermark_data(struct drm_atomic_state *state)
aa363136
MR
14037{
14038 struct drm_device *dev = state->dev;
98d39494 14039 struct drm_i915_private *dev_priv = to_i915(dev);
98d39494
MR
14040
14041 /* Is there platform-specific watermark information to calculate? */
14042 if (dev_priv->display.compute_global_watermarks)
55994c2c
MR
14043 return dev_priv->display.compute_global_watermarks(state);
14044
14045 return 0;
aa363136
MR
14046}
14047
74c090b1
ML
14048/**
14049 * intel_atomic_check - validate state object
14050 * @dev: drm device
14051 * @state: state to validate
14052 */
14053static int intel_atomic_check(struct drm_device *dev,
14054 struct drm_atomic_state *state)
c347a676 14055{
dd8b3bdb 14056 struct drm_i915_private *dev_priv = to_i915(dev);
aa363136 14057 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
c347a676
ACO
14058 struct drm_crtc *crtc;
14059 struct drm_crtc_state *crtc_state;
14060 int ret, i;
61333b60 14061 bool any_ms = false;
c347a676 14062
74c090b1 14063 ret = drm_atomic_helper_check_modeset(dev, state);
054518dd
ACO
14064 if (ret)
14065 return ret;
14066
c347a676 14067 for_each_crtc_in_state(state, crtc, crtc_state, i) {
cfb23ed6
ML
14068 struct intel_crtc_state *pipe_config =
14069 to_intel_crtc_state(crtc_state);
1ed51de9
DV
14070
14071 /* Catch I915_MODE_FLAG_INHERITED */
14072 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
14073 crtc_state->mode_changed = true;
cfb23ed6 14074
af4a879e 14075 if (!needs_modeset(crtc_state))
c347a676
ACO
14076 continue;
14077
af4a879e
DV
14078 if (!crtc_state->enable) {
14079 any_ms = true;
cfb23ed6 14080 continue;
af4a879e 14081 }
cfb23ed6 14082
26495481
DV
14083 /* FIXME: For only active_changed we shouldn't need to do any
14084 * state recomputation at all. */
14085
1ed51de9
DV
14086 ret = drm_atomic_add_affected_connectors(state, crtc);
14087 if (ret)
14088 return ret;
b359283a 14089
cfb23ed6 14090 ret = intel_modeset_pipe_config(crtc, pipe_config);
25aa1c39
ML
14091 if (ret) {
14092 intel_dump_pipe_config(to_intel_crtc(crtc),
14093 pipe_config, "[failed]");
c347a676 14094 return ret;
25aa1c39 14095 }
c347a676 14096
73831236 14097 if (i915.fastboot &&
dd8b3bdb 14098 intel_pipe_config_compare(dev,
cfb23ed6 14099 to_intel_crtc_state(crtc->state),
1ed51de9 14100 pipe_config, true)) {
26495481 14101 crtc_state->mode_changed = false;
bfd16b2a 14102 to_intel_crtc_state(crtc_state)->update_pipe = true;
26495481
DV
14103 }
14104
af4a879e 14105 if (needs_modeset(crtc_state))
26495481 14106 any_ms = true;
cfb23ed6 14107
af4a879e
DV
14108 ret = drm_atomic_add_affected_planes(state, crtc);
14109 if (ret)
14110 return ret;
61333b60 14111
26495481
DV
14112 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
14113 needs_modeset(crtc_state) ?
14114 "[modeset]" : "[fastset]");
c347a676
ACO
14115 }
14116
61333b60
ML
14117 if (any_ms) {
14118 ret = intel_modeset_checks(state);
14119
14120 if (ret)
14121 return ret;
27c329ed 14122 } else
dd8b3bdb 14123 intel_state->cdclk = dev_priv->cdclk_freq;
76305b1a 14124
dd8b3bdb 14125 ret = drm_atomic_helper_check_planes(dev, state);
aa363136
MR
14126 if (ret)
14127 return ret;
14128
f51be2e0 14129 intel_fbc_choose_crtc(dev_priv, state);
55994c2c 14130 return calc_watermark_data(state);
054518dd
ACO
14131}
14132
5008e874 14133static int intel_atomic_prepare_commit(struct drm_device *dev,
d07f0e59 14134 struct drm_atomic_state *state)
5008e874 14135{
fac5e23e 14136 struct drm_i915_private *dev_priv = to_i915(dev);
5008e874
ML
14137 struct drm_crtc_state *crtc_state;
14138 struct drm_crtc *crtc;
14139 int i, ret;
14140
5a21b665
DV
14141 for_each_crtc_in_state(state, crtc, crtc_state, i) {
14142 if (state->legacy_cursor_update)
a6747b73
ML
14143 continue;
14144
5a21b665
DV
14145 ret = intel_crtc_wait_for_pending_flips(crtc);
14146 if (ret)
14147 return ret;
5008e874 14148
5a21b665
DV
14149 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
14150 flush_workqueue(dev_priv->wq);
d55dbd06
ML
14151 }
14152
f935675f
ML
14153 ret = mutex_lock_interruptible(&dev->struct_mutex);
14154 if (ret)
14155 return ret;
14156
5008e874 14157 ret = drm_atomic_helper_prepare_planes(dev, state);
f7e5838b 14158 mutex_unlock(&dev->struct_mutex);
7580d774 14159
5008e874
ML
14160 return ret;
14161}
14162
a2991414
ML
14163u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
14164{
14165 struct drm_device *dev = crtc->base.dev;
14166
14167 if (!dev->max_vblank_count)
14168 return drm_accurate_vblank_count(&crtc->base);
14169
14170 return dev->driver->get_vblank_counter(dev, crtc->pipe);
14171}
14172
5a21b665
DV
14173static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
14174 struct drm_i915_private *dev_priv,
14175 unsigned crtc_mask)
e8861675 14176{
5a21b665
DV
14177 unsigned last_vblank_count[I915_MAX_PIPES];
14178 enum pipe pipe;
14179 int ret;
e8861675 14180
5a21b665
DV
14181 if (!crtc_mask)
14182 return;
e8861675 14183
5a21b665 14184 for_each_pipe(dev_priv, pipe) {
98187836
VS
14185 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
14186 pipe);
e8861675 14187
5a21b665 14188 if (!((1 << pipe) & crtc_mask))
e8861675
ML
14189 continue;
14190
e2af48c6 14191 ret = drm_crtc_vblank_get(&crtc->base);
5a21b665
DV
14192 if (WARN_ON(ret != 0)) {
14193 crtc_mask &= ~(1 << pipe);
14194 continue;
e8861675
ML
14195 }
14196
e2af48c6 14197 last_vblank_count[pipe] = drm_crtc_vblank_count(&crtc->base);
e8861675
ML
14198 }
14199
5a21b665 14200 for_each_pipe(dev_priv, pipe) {
98187836
VS
14201 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
14202 pipe);
5a21b665 14203 long lret;
e8861675 14204
5a21b665
DV
14205 if (!((1 << pipe) & crtc_mask))
14206 continue;
d55dbd06 14207
5a21b665
DV
14208 lret = wait_event_timeout(dev->vblank[pipe].queue,
14209 last_vblank_count[pipe] !=
e2af48c6 14210 drm_crtc_vblank_count(&crtc->base),
5a21b665 14211 msecs_to_jiffies(50));
d55dbd06 14212
5a21b665 14213 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
d55dbd06 14214
e2af48c6 14215 drm_crtc_vblank_put(&crtc->base);
d55dbd06
ML
14216 }
14217}
14218
5a21b665 14219static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
a6747b73 14220{
5a21b665
DV
14221 /* fb updated, need to unpin old fb */
14222 if (crtc_state->fb_changed)
14223 return true;
a6747b73 14224
5a21b665
DV
14225 /* wm changes, need vblank before final wm's */
14226 if (crtc_state->update_wm_post)
14227 return true;
a6747b73 14228
5a21b665
DV
14229 /*
14230 * cxsr is re-enabled after vblank.
14231 * This is already handled by crtc_state->update_wm_post,
14232 * but added for clarity.
14233 */
14234 if (crtc_state->disable_cxsr)
14235 return true;
a6747b73 14236
5a21b665 14237 return false;
e8861675
ML
14238}
14239
896e5bb0
L
14240static void intel_update_crtc(struct drm_crtc *crtc,
14241 struct drm_atomic_state *state,
14242 struct drm_crtc_state *old_crtc_state,
14243 unsigned int *crtc_vblank_mask)
14244{
14245 struct drm_device *dev = crtc->dev;
14246 struct drm_i915_private *dev_priv = to_i915(dev);
14247 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14248 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc->state);
14249 bool modeset = needs_modeset(crtc->state);
14250
14251 if (modeset) {
14252 update_scanline_offset(intel_crtc);
14253 dev_priv->display.crtc_enable(pipe_config, state);
14254 } else {
14255 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
14256 }
14257
14258 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
14259 intel_fbc_enable(
14260 intel_crtc, pipe_config,
14261 to_intel_plane_state(crtc->primary->state));
14262 }
14263
14264 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
14265
14266 if (needs_vblank_wait(pipe_config))
14267 *crtc_vblank_mask |= drm_crtc_mask(crtc);
14268}
14269
14270static void intel_update_crtcs(struct drm_atomic_state *state,
14271 unsigned int *crtc_vblank_mask)
14272{
14273 struct drm_crtc *crtc;
14274 struct drm_crtc_state *old_crtc_state;
14275 int i;
14276
14277 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14278 if (!crtc->state->active)
14279 continue;
14280
14281 intel_update_crtc(crtc, state, old_crtc_state,
14282 crtc_vblank_mask);
14283 }
14284}
14285
27082493
L
14286static void skl_update_crtcs(struct drm_atomic_state *state,
14287 unsigned int *crtc_vblank_mask)
14288{
0f0f74bc 14289 struct drm_i915_private *dev_priv = to_i915(state->dev);
27082493
L
14290 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14291 struct drm_crtc *crtc;
ce0ba283 14292 struct intel_crtc *intel_crtc;
27082493 14293 struct drm_crtc_state *old_crtc_state;
ce0ba283 14294 struct intel_crtc_state *cstate;
27082493
L
14295 unsigned int updated = 0;
14296 bool progress;
14297 enum pipe pipe;
5eff503b
ML
14298 int i;
14299
14300 const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
14301
14302 for_each_crtc_in_state(state, crtc, old_crtc_state, i)
14303 /* ignore allocations for crtc's that have been turned off. */
14304 if (crtc->state->active)
14305 entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
27082493
L
14306
14307 /*
14308 * Whenever the number of active pipes changes, we need to make sure we
14309 * update the pipes in the right order so that their ddb allocations
14310 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
14311 * cause pipe underruns and other bad stuff.
14312 */
14313 do {
27082493
L
14314 progress = false;
14315
14316 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14317 bool vbl_wait = false;
14318 unsigned int cmask = drm_crtc_mask(crtc);
ce0ba283
L
14319
14320 intel_crtc = to_intel_crtc(crtc);
14321 cstate = to_intel_crtc_state(crtc->state);
14322 pipe = intel_crtc->pipe;
27082493 14323
5eff503b 14324 if (updated & cmask || !cstate->base.active)
27082493 14325 continue;
5eff503b
ML
14326
14327 if (skl_ddb_allocation_overlaps(entries, &cstate->wm.skl.ddb, i))
27082493
L
14328 continue;
14329
14330 updated |= cmask;
5eff503b 14331 entries[i] = &cstate->wm.skl.ddb;
27082493
L
14332
14333 /*
14334 * If this is an already active pipe, it's DDB changed,
14335 * and this isn't the last pipe that needs updating
14336 * then we need to wait for a vblank to pass for the
14337 * new ddb allocation to take effect.
14338 */
ce0ba283 14339 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
512b5527 14340 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
27082493
L
14341 !crtc->state->active_changed &&
14342 intel_state->wm_results.dirty_pipes != updated)
14343 vbl_wait = true;
14344
14345 intel_update_crtc(crtc, state, old_crtc_state,
14346 crtc_vblank_mask);
14347
14348 if (vbl_wait)
0f0f74bc 14349 intel_wait_for_vblank(dev_priv, pipe);
27082493
L
14350
14351 progress = true;
14352 }
14353 } while (progress);
14354}
14355
94f05024 14356static void intel_atomic_commit_tail(struct drm_atomic_state *state)
a6778b3c 14357{
94f05024 14358 struct drm_device *dev = state->dev;
565602d7 14359 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fac5e23e 14360 struct drm_i915_private *dev_priv = to_i915(dev);
29ceb0e6 14361 struct drm_crtc_state *old_crtc_state;
7580d774 14362 struct drm_crtc *crtc;
5a21b665 14363 struct intel_crtc_state *intel_cstate;
5a21b665
DV
14364 bool hw_check = intel_state->modeset;
14365 unsigned long put_domains[I915_MAX_PIPES] = {};
14366 unsigned crtc_vblank_mask = 0;
e95433c7 14367 int i;
a6778b3c 14368
ea0000f0
DV
14369 drm_atomic_helper_wait_for_dependencies(state);
14370
c3b32658 14371 if (intel_state->modeset)
5a21b665 14372 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
565602d7 14373
29ceb0e6 14374 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
a539205a
ML
14375 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14376
5a21b665
DV
14377 if (needs_modeset(crtc->state) ||
14378 to_intel_crtc_state(crtc->state)->update_pipe) {
14379 hw_check = true;
14380
14381 put_domains[to_intel_crtc(crtc)->pipe] =
14382 modeset_get_crtc_power_domains(crtc,
14383 to_intel_crtc_state(crtc->state));
14384 }
14385
61333b60
ML
14386 if (!needs_modeset(crtc->state))
14387 continue;
14388
29ceb0e6 14389 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
460da916 14390
29ceb0e6
VS
14391 if (old_crtc_state->active) {
14392 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
4a806558 14393 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
eddfcbcd 14394 intel_crtc->active = false;
58f9c0bc 14395 intel_fbc_disable(intel_crtc);
eddfcbcd 14396 intel_disable_shared_dpll(intel_crtc);
9bbc8258
VS
14397
14398 /*
14399 * Underruns don't always raise
14400 * interrupts, so check manually.
14401 */
14402 intel_check_cpu_fifo_underruns(dev_priv);
14403 intel_check_pch_fifo_underruns(dev_priv);
b9001114 14404
e62929b3
ML
14405 if (!crtc->state->active) {
14406 /*
14407 * Make sure we don't call initial_watermarks
14408 * for ILK-style watermark updates.
14409 */
14410 if (dev_priv->display.atomic_update_watermarks)
14411 dev_priv->display.initial_watermarks(intel_state,
14412 to_intel_crtc_state(crtc->state));
14413 else
14414 intel_update_watermarks(intel_crtc);
14415 }
a539205a 14416 }
b8cecdf5 14417 }
7758a113 14418
ea9d758d
DV
14419 /* Only after disabling all output pipelines that will be changed can we
14420 * update the the output configuration. */
4740b0f2 14421 intel_modeset_update_crtc_state(state);
f6e5b160 14422
565602d7 14423 if (intel_state->modeset) {
4740b0f2 14424 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
33c8df89
ML
14425
14426 if (dev_priv->display.modeset_commit_cdclk &&
c89e39f3 14427 (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
63911d72 14428 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco))
33c8df89 14429 dev_priv->display.modeset_commit_cdclk(state);
f6d1973d 14430
656d1b89
L
14431 /*
14432 * SKL workaround: bspec recommends we disable the SAGV when we
14433 * have more then one pipe enabled
14434 */
56feca91 14435 if (!intel_can_enable_sagv(state))
16dcdc4e 14436 intel_disable_sagv(dev_priv);
656d1b89 14437
677100ce 14438 intel_modeset_verify_disabled(dev, state);
4740b0f2 14439 }
47fab737 14440
896e5bb0 14441 /* Complete the events for pipes that have now been disabled */
29ceb0e6 14442 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
f6ac4b2a 14443 bool modeset = needs_modeset(crtc->state);
80715b2f 14444
1f7528c4
DV
14445 /* Complete events for now disable pipes here. */
14446 if (modeset && !crtc->state->active && crtc->state->event) {
14447 spin_lock_irq(&dev->event_lock);
14448 drm_crtc_send_vblank_event(crtc, crtc->state->event);
14449 spin_unlock_irq(&dev->event_lock);
14450
14451 crtc->state->event = NULL;
14452 }
177246a8
MR
14453 }
14454
896e5bb0
L
14455 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
14456 dev_priv->display.update_crtcs(state, &crtc_vblank_mask);
14457
94f05024
DV
14458 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
14459 * already, but still need the state for the delayed optimization. To
14460 * fix this:
14461 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
14462 * - schedule that vblank worker _before_ calling hw_done
14463 * - at the start of commit_tail, cancel it _synchrously
14464 * - switch over to the vblank wait helper in the core after that since
14465 * we don't need out special handling any more.
14466 */
5a21b665
DV
14467 if (!state->legacy_cursor_update)
14468 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
14469
14470 /*
14471 * Now that the vblank has passed, we can go ahead and program the
14472 * optimal watermarks on platforms that need two-step watermark
14473 * programming.
14474 *
14475 * TODO: Move this (and other cleanup) to an async worker eventually.
14476 */
14477 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14478 intel_cstate = to_intel_crtc_state(crtc->state);
14479
14480 if (dev_priv->display.optimize_watermarks)
ccf010fb
ML
14481 dev_priv->display.optimize_watermarks(intel_state,
14482 intel_cstate);
5a21b665
DV
14483 }
14484
14485 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14486 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
14487
14488 if (put_domains[i])
14489 modeset_put_power_domains(dev_priv, put_domains[i]);
14490
677100ce 14491 intel_modeset_verify_crtc(crtc, state, old_crtc_state, crtc->state);
5a21b665
DV
14492 }
14493
56feca91 14494 if (intel_state->modeset && intel_can_enable_sagv(state))
16dcdc4e 14495 intel_enable_sagv(dev_priv);
656d1b89 14496
94f05024
DV
14497 drm_atomic_helper_commit_hw_done(state);
14498
5a21b665
DV
14499 if (intel_state->modeset)
14500 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
14501
14502 mutex_lock(&dev->struct_mutex);
14503 drm_atomic_helper_cleanup_planes(dev, state);
14504 mutex_unlock(&dev->struct_mutex);
14505
ea0000f0
DV
14506 drm_atomic_helper_commit_cleanup_done(state);
14507
0853695c 14508 drm_atomic_state_put(state);
f30da187 14509
75714940
MK
14510 /* As one of the primary mmio accessors, KMS has a high likelihood
14511 * of triggering bugs in unclaimed access. After we finish
14512 * modesetting, see if an error has been flagged, and if so
14513 * enable debugging for the next modeset - and hope we catch
14514 * the culprit.
14515 *
14516 * XXX note that we assume display power is on at this point.
14517 * This might hold true now but we need to add pm helper to check
14518 * unclaimed only when the hardware is on, as atomic commits
14519 * can happen also when the device is completely off.
14520 */
14521 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
94f05024
DV
14522}
14523
14524static void intel_atomic_commit_work(struct work_struct *work)
14525{
c004a90b
CW
14526 struct drm_atomic_state *state =
14527 container_of(work, struct drm_atomic_state, commit_work);
14528
94f05024
DV
14529 intel_atomic_commit_tail(state);
14530}
14531
c004a90b
CW
14532static int __i915_sw_fence_call
14533intel_atomic_commit_ready(struct i915_sw_fence *fence,
14534 enum i915_sw_fence_notify notify)
14535{
14536 struct intel_atomic_state *state =
14537 container_of(fence, struct intel_atomic_state, commit_ready);
14538
14539 switch (notify) {
14540 case FENCE_COMPLETE:
14541 if (state->base.commit_work.func)
14542 queue_work(system_unbound_wq, &state->base.commit_work);
14543 break;
14544
14545 case FENCE_FREE:
14546 drm_atomic_state_put(&state->base);
14547 break;
14548 }
14549
14550 return NOTIFY_DONE;
14551}
14552
6c9c1b38
DV
14553static void intel_atomic_track_fbs(struct drm_atomic_state *state)
14554{
14555 struct drm_plane_state *old_plane_state;
14556 struct drm_plane *plane;
6c9c1b38
DV
14557 int i;
14558
faf5bf0a
CW
14559 for_each_plane_in_state(state, plane, old_plane_state, i)
14560 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
14561 intel_fb_obj(plane->state->fb),
14562 to_intel_plane(plane)->frontbuffer_bit);
6c9c1b38
DV
14563}
14564
94f05024
DV
14565/**
14566 * intel_atomic_commit - commit validated state object
14567 * @dev: DRM device
14568 * @state: the top-level driver state object
14569 * @nonblock: nonblocking commit
14570 *
14571 * This function commits a top-level state object that has been validated
14572 * with drm_atomic_helper_check().
14573 *
14574 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
14575 * nonblocking commits are only safe for pure plane updates. Everything else
14576 * should work though.
14577 *
14578 * RETURNS
14579 * Zero for success or -errno.
14580 */
14581static int intel_atomic_commit(struct drm_device *dev,
14582 struct drm_atomic_state *state,
14583 bool nonblock)
14584{
14585 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fac5e23e 14586 struct drm_i915_private *dev_priv = to_i915(dev);
94f05024
DV
14587 int ret = 0;
14588
14589 if (intel_state->modeset && nonblock) {
14590 DRM_DEBUG_KMS("nonblocking commit for modeset not yet implemented.\n");
14591 return -EINVAL;
14592 }
14593
14594 ret = drm_atomic_helper_setup_commit(state, nonblock);
14595 if (ret)
14596 return ret;
14597
c004a90b
CW
14598 drm_atomic_state_get(state);
14599 i915_sw_fence_init(&intel_state->commit_ready,
14600 intel_atomic_commit_ready);
94f05024 14601
d07f0e59 14602 ret = intel_atomic_prepare_commit(dev, state);
94f05024
DV
14603 if (ret) {
14604 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
c004a90b 14605 i915_sw_fence_commit(&intel_state->commit_ready);
94f05024
DV
14606 return ret;
14607 }
14608
14609 drm_atomic_helper_swap_state(state, true);
14610 dev_priv->wm.distrust_bios_wm = false;
94f05024 14611 intel_shared_dpll_commit(state);
6c9c1b38 14612 intel_atomic_track_fbs(state);
94f05024 14613
c3b32658
ML
14614 if (intel_state->modeset) {
14615 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
14616 sizeof(intel_state->min_pixclk));
14617 dev_priv->active_crtcs = intel_state->active_crtcs;
14618 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
14619 }
14620
0853695c 14621 drm_atomic_state_get(state);
c004a90b
CW
14622 INIT_WORK(&state->commit_work,
14623 nonblock ? intel_atomic_commit_work : NULL);
14624
14625 i915_sw_fence_commit(&intel_state->commit_ready);
14626 if (!nonblock) {
14627 i915_sw_fence_wait(&intel_state->commit_ready);
94f05024 14628 intel_atomic_commit_tail(state);
c004a90b 14629 }
75714940 14630
74c090b1 14631 return 0;
7f27126e
JB
14632}
14633
c0c36b94
CW
14634void intel_crtc_restore_mode(struct drm_crtc *crtc)
14635{
83a57153
ACO
14636 struct drm_device *dev = crtc->dev;
14637 struct drm_atomic_state *state;
e694eb02 14638 struct drm_crtc_state *crtc_state;
2bfb4627 14639 int ret;
83a57153
ACO
14640
14641 state = drm_atomic_state_alloc(dev);
14642 if (!state) {
78108b7c
VS
14643 DRM_DEBUG_KMS("[CRTC:%d:%s] crtc restore failed, out of memory",
14644 crtc->base.id, crtc->name);
83a57153
ACO
14645 return;
14646 }
14647
e694eb02 14648 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
83a57153 14649
e694eb02
ML
14650retry:
14651 crtc_state = drm_atomic_get_crtc_state(state, crtc);
14652 ret = PTR_ERR_OR_ZERO(crtc_state);
14653 if (!ret) {
14654 if (!crtc_state->active)
14655 goto out;
83a57153 14656
e694eb02 14657 crtc_state->mode_changed = true;
74c090b1 14658 ret = drm_atomic_commit(state);
83a57153
ACO
14659 }
14660
e694eb02
ML
14661 if (ret == -EDEADLK) {
14662 drm_atomic_state_clear(state);
14663 drm_modeset_backoff(state->acquire_ctx);
14664 goto retry;
4ed9fb37 14665 }
4be07317 14666
e694eb02 14667out:
0853695c 14668 drm_atomic_state_put(state);
c0c36b94
CW
14669}
14670
a8784875
BP
14671/*
14672 * FIXME: Remove this once i915 is fully DRIVER_ATOMIC by calling
14673 * drm_atomic_helper_legacy_gamma_set() directly.
14674 */
14675static int intel_atomic_legacy_gamma_set(struct drm_crtc *crtc,
14676 u16 *red, u16 *green, u16 *blue,
14677 uint32_t size)
14678{
14679 struct drm_device *dev = crtc->dev;
14680 struct drm_mode_config *config = &dev->mode_config;
14681 struct drm_crtc_state *state;
14682 int ret;
14683
14684 ret = drm_atomic_helper_legacy_gamma_set(crtc, red, green, blue, size);
14685 if (ret)
14686 return ret;
14687
14688 /*
14689 * Make sure we update the legacy properties so this works when
14690 * atomic is not enabled.
14691 */
14692
14693 state = crtc->state;
14694
14695 drm_object_property_set_value(&crtc->base,
14696 config->degamma_lut_property,
14697 (state->degamma_lut) ?
14698 state->degamma_lut->base.id : 0);
14699
14700 drm_object_property_set_value(&crtc->base,
14701 config->ctm_property,
14702 (state->ctm) ?
14703 state->ctm->base.id : 0);
14704
14705 drm_object_property_set_value(&crtc->base,
14706 config->gamma_lut_property,
14707 (state->gamma_lut) ?
14708 state->gamma_lut->base.id : 0);
14709
14710 return 0;
14711}
14712
f6e5b160 14713static const struct drm_crtc_funcs intel_crtc_funcs = {
a8784875 14714 .gamma_set = intel_atomic_legacy_gamma_set,
74c090b1 14715 .set_config = drm_atomic_helper_set_config,
82cf435b 14716 .set_property = drm_atomic_helper_crtc_set_property,
f6e5b160 14717 .destroy = intel_crtc_destroy,
527b6abe 14718 .page_flip = intel_crtc_page_flip,
1356837e
MR
14719 .atomic_duplicate_state = intel_crtc_duplicate_state,
14720 .atomic_destroy_state = intel_crtc_destroy_state,
f6e5b160
CW
14721};
14722
6beb8c23
MR
14723/**
14724 * intel_prepare_plane_fb - Prepare fb for usage on plane
14725 * @plane: drm plane to prepare for
14726 * @fb: framebuffer to prepare for presentation
14727 *
14728 * Prepares a framebuffer for usage on a display plane. Generally this
14729 * involves pinning the underlying object and updating the frontbuffer tracking
14730 * bits. Some older platforms need special physical address handling for
14731 * cursor planes.
14732 *
f935675f
ML
14733 * Must be called with struct_mutex held.
14734 *
6beb8c23
MR
14735 * Returns 0 on success, negative error code on failure.
14736 */
14737int
14738intel_prepare_plane_fb(struct drm_plane *plane,
1832040d 14739 struct drm_plane_state *new_state)
465c120c 14740{
c004a90b
CW
14741 struct intel_atomic_state *intel_state =
14742 to_intel_atomic_state(new_state->state);
b7f05d4a 14743 struct drm_i915_private *dev_priv = to_i915(plane->dev);
844f9111 14744 struct drm_framebuffer *fb = new_state->fb;
6beb8c23 14745 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
1ee49399 14746 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
c004a90b 14747 int ret;
465c120c 14748
1ee49399 14749 if (!obj && !old_obj)
465c120c
MR
14750 return 0;
14751
5008e874
ML
14752 if (old_obj) {
14753 struct drm_crtc_state *crtc_state =
c004a90b
CW
14754 drm_atomic_get_existing_crtc_state(new_state->state,
14755 plane->state->crtc);
5008e874
ML
14756
14757 /* Big Hammer, we also need to ensure that any pending
14758 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
14759 * current scanout is retired before unpinning the old
14760 * framebuffer. Note that we rely on userspace rendering
14761 * into the buffer attached to the pipe they are waiting
14762 * on. If not, userspace generates a GPU hang with IPEHR
14763 * point to the MI_WAIT_FOR_EVENT.
14764 *
14765 * This should only fail upon a hung GPU, in which case we
14766 * can safely continue.
14767 */
c004a90b
CW
14768 if (needs_modeset(crtc_state)) {
14769 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
14770 old_obj->resv, NULL,
14771 false, 0,
14772 GFP_KERNEL);
14773 if (ret < 0)
14774 return ret;
f4457ae7 14775 }
5008e874
ML
14776 }
14777
c004a90b
CW
14778 if (new_state->fence) { /* explicit fencing */
14779 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
14780 new_state->fence,
14781 I915_FENCE_TIMEOUT,
14782 GFP_KERNEL);
14783 if (ret < 0)
14784 return ret;
14785 }
14786
c37efb99
CW
14787 if (!obj)
14788 return 0;
14789
c004a90b
CW
14790 if (!new_state->fence) { /* implicit fencing */
14791 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
14792 obj->resv, NULL,
14793 false, I915_FENCE_TIMEOUT,
14794 GFP_KERNEL);
14795 if (ret < 0)
14796 return ret;
6b5e90f5
CW
14797
14798 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
c004a90b 14799 }
5a21b665 14800
c37efb99 14801 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
b7f05d4a 14802 INTEL_INFO(dev_priv)->cursor_needs_physical) {
50a0bc90 14803 int align = IS_I830(dev_priv) ? 16 * 1024 : 256;
6beb8c23 14804 ret = i915_gem_object_attach_phys(obj, align);
d07f0e59 14805 if (ret) {
6beb8c23 14806 DRM_DEBUG_KMS("failed to attach phys object\n");
d07f0e59
CW
14807 return ret;
14808 }
6beb8c23 14809 } else {
058d88c4
CW
14810 struct i915_vma *vma;
14811
14812 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
d07f0e59
CW
14813 if (IS_ERR(vma)) {
14814 DRM_DEBUG_KMS("failed to pin object\n");
14815 return PTR_ERR(vma);
14816 }
7580d774 14817 }
fdd508a6 14818
d07f0e59 14819 return 0;
6beb8c23
MR
14820}
14821
38f3ce3a
MR
14822/**
14823 * intel_cleanup_plane_fb - Cleans up an fb after plane use
14824 * @plane: drm plane to clean up for
14825 * @fb: old framebuffer that was on plane
14826 *
14827 * Cleans up a framebuffer that has just been removed from a plane.
f935675f
ML
14828 *
14829 * Must be called with struct_mutex held.
38f3ce3a
MR
14830 */
14831void
14832intel_cleanup_plane_fb(struct drm_plane *plane,
1832040d 14833 struct drm_plane_state *old_state)
38f3ce3a 14834{
b7f05d4a 14835 struct drm_i915_private *dev_priv = to_i915(plane->dev);
7580d774 14836 struct intel_plane_state *old_intel_state;
1ee49399
ML
14837 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
14838 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
38f3ce3a 14839
7580d774
ML
14840 old_intel_state = to_intel_plane_state(old_state);
14841
1ee49399 14842 if (!obj && !old_obj)
38f3ce3a
MR
14843 return;
14844
1ee49399 14845 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
b7f05d4a 14846 !INTEL_INFO(dev_priv)->cursor_needs_physical))
3465c580 14847 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
465c120c
MR
14848}
14849
6156a456
CK
14850int
14851skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
14852{
14853 int max_scale;
6156a456
CK
14854 int crtc_clock, cdclk;
14855
bf8a0af0 14856 if (!intel_crtc || !crtc_state->base.enable)
6156a456
CK
14857 return DRM_PLANE_HELPER_NO_SCALING;
14858
6156a456 14859 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
27c329ed 14860 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
6156a456 14861
54bf1ce6 14862 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
6156a456
CK
14863 return DRM_PLANE_HELPER_NO_SCALING;
14864
14865 /*
14866 * skl max scale is lower of:
14867 * close to 3 but not 3, -1 is for that purpose
14868 * or
14869 * cdclk/crtc_clock
14870 */
14871 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
14872
14873 return max_scale;
14874}
14875
465c120c 14876static int
3c692a41 14877intel_check_primary_plane(struct drm_plane *plane,
061e4b8d 14878 struct intel_crtc_state *crtc_state,
3c692a41
GP
14879 struct intel_plane_state *state)
14880{
b63a16f6 14881 struct drm_i915_private *dev_priv = to_i915(plane->dev);
2b875c22 14882 struct drm_crtc *crtc = state->base.crtc;
6156a456 14883 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
061e4b8d
ML
14884 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
14885 bool can_position = false;
b63a16f6 14886 int ret;
465c120c 14887
b63a16f6 14888 if (INTEL_GEN(dev_priv) >= 9) {
693bdc28
VS
14889 /* use scaler when colorkey is not required */
14890 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
14891 min_scale = 1;
14892 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
14893 }
d8106366 14894 can_position = true;
6156a456 14895 }
d8106366 14896
cc926387
DV
14897 ret = drm_plane_helper_check_state(&state->base,
14898 &state->clip,
14899 min_scale, max_scale,
14900 can_position, true);
b63a16f6
VS
14901 if (ret)
14902 return ret;
14903
cc926387 14904 if (!state->base.fb)
b63a16f6
VS
14905 return 0;
14906
14907 if (INTEL_GEN(dev_priv) >= 9) {
14908 ret = skl_check_plane_surface(state);
14909 if (ret)
14910 return ret;
14911 }
14912
14913 return 0;
14af293f
GP
14914}
14915
5a21b665
DV
14916static void intel_begin_crtc_commit(struct drm_crtc *crtc,
14917 struct drm_crtc_state *old_crtc_state)
14918{
14919 struct drm_device *dev = crtc->dev;
62e0fb88 14920 struct drm_i915_private *dev_priv = to_i915(dev);
5a21b665 14921 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b707aa50
L
14922 struct intel_crtc_state *intel_cstate =
14923 to_intel_crtc_state(crtc->state);
ccf010fb 14924 struct intel_crtc_state *old_intel_cstate =
5a21b665 14925 to_intel_crtc_state(old_crtc_state);
ccf010fb
ML
14926 struct intel_atomic_state *old_intel_state =
14927 to_intel_atomic_state(old_crtc_state->state);
5a21b665
DV
14928 bool modeset = needs_modeset(crtc->state);
14929
14930 /* Perform vblank evasion around commit operation */
14931 intel_pipe_update_start(intel_crtc);
14932
14933 if (modeset)
e62929b3 14934 goto out;
5a21b665
DV
14935
14936 if (crtc->state->color_mgmt_changed || to_intel_crtc_state(crtc->state)->update_pipe) {
14937 intel_color_set_csc(crtc->state);
14938 intel_color_load_luts(crtc->state);
14939 }
14940
ccf010fb
ML
14941 if (intel_cstate->update_pipe)
14942 intel_update_pipe_config(intel_crtc, old_intel_cstate);
14943 else if (INTEL_GEN(dev_priv) >= 9)
5a21b665 14944 skl_detach_scalers(intel_crtc);
62e0fb88 14945
e62929b3 14946out:
ccf010fb
ML
14947 if (dev_priv->display.atomic_update_watermarks)
14948 dev_priv->display.atomic_update_watermarks(old_intel_state,
14949 intel_cstate);
5a21b665
DV
14950}
14951
14952static void intel_finish_crtc_commit(struct drm_crtc *crtc,
14953 struct drm_crtc_state *old_crtc_state)
14954{
14955 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14956
14957 intel_pipe_update_end(intel_crtc, NULL);
14958}
14959
cf4c7c12 14960/**
4a3b8769
MR
14961 * intel_plane_destroy - destroy a plane
14962 * @plane: plane to destroy
cf4c7c12 14963 *
4a3b8769
MR
14964 * Common destruction function for all types of planes (primary, cursor,
14965 * sprite).
cf4c7c12 14966 */
4a3b8769 14967void intel_plane_destroy(struct drm_plane *plane)
465c120c 14968{
465c120c 14969 drm_plane_cleanup(plane);
69ae561f 14970 kfree(to_intel_plane(plane));
465c120c
MR
14971}
14972
65a3fea0 14973const struct drm_plane_funcs intel_plane_funcs = {
70a101f8
MR
14974 .update_plane = drm_atomic_helper_update_plane,
14975 .disable_plane = drm_atomic_helper_disable_plane,
3d7d6510 14976 .destroy = intel_plane_destroy,
c196e1d6 14977 .set_property = drm_atomic_helper_plane_set_property,
a98b3431
MR
14978 .atomic_get_property = intel_plane_atomic_get_property,
14979 .atomic_set_property = intel_plane_atomic_set_property,
ea2c67bb
MR
14980 .atomic_duplicate_state = intel_plane_duplicate_state,
14981 .atomic_destroy_state = intel_plane_destroy_state,
465c120c
MR
14982};
14983
b079bd17 14984static struct intel_plane *
580503c7 14985intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
465c120c 14986{
fca0ce2a
VS
14987 struct intel_plane *primary = NULL;
14988 struct intel_plane_state *state = NULL;
465c120c 14989 const uint32_t *intel_primary_formats;
93ca7e00 14990 unsigned int supported_rotations;
45e3743a 14991 unsigned int num_formats;
fca0ce2a 14992 int ret;
465c120c
MR
14993
14994 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
b079bd17
VS
14995 if (!primary) {
14996 ret = -ENOMEM;
fca0ce2a 14997 goto fail;
b079bd17 14998 }
465c120c 14999
8e7d688b 15000 state = intel_create_plane_state(&primary->base);
b079bd17
VS
15001 if (!state) {
15002 ret = -ENOMEM;
fca0ce2a 15003 goto fail;
b079bd17
VS
15004 }
15005
8e7d688b 15006 primary->base.state = &state->base;
ea2c67bb 15007
465c120c
MR
15008 primary->can_scale = false;
15009 primary->max_downscale = 1;
580503c7 15010 if (INTEL_GEN(dev_priv) >= 9) {
6156a456 15011 primary->can_scale = true;
af99ceda 15012 state->scaler_id = -1;
6156a456 15013 }
465c120c 15014 primary->pipe = pipe;
e3c566df
VS
15015 /*
15016 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
15017 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
15018 */
15019 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
15020 primary->plane = (enum plane) !pipe;
15021 else
15022 primary->plane = (enum plane) pipe;
a9ff8714 15023 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
c59cb179 15024 primary->check_plane = intel_check_primary_plane;
465c120c 15025
580503c7 15026 if (INTEL_GEN(dev_priv) >= 9) {
6c0fd451
DL
15027 intel_primary_formats = skl_primary_formats;
15028 num_formats = ARRAY_SIZE(skl_primary_formats);
a8d201af
ML
15029
15030 primary->update_plane = skylake_update_primary_plane;
15031 primary->disable_plane = skylake_disable_primary_plane;
6e266956 15032 } else if (HAS_PCH_SPLIT(dev_priv)) {
a8d201af
ML
15033 intel_primary_formats = i965_primary_formats;
15034 num_formats = ARRAY_SIZE(i965_primary_formats);
15035
15036 primary->update_plane = ironlake_update_primary_plane;
15037 primary->disable_plane = i9xx_disable_primary_plane;
580503c7 15038 } else if (INTEL_GEN(dev_priv) >= 4) {
568db4f2
DL
15039 intel_primary_formats = i965_primary_formats;
15040 num_formats = ARRAY_SIZE(i965_primary_formats);
a8d201af
ML
15041
15042 primary->update_plane = i9xx_update_primary_plane;
15043 primary->disable_plane = i9xx_disable_primary_plane;
6c0fd451
DL
15044 } else {
15045 intel_primary_formats = i8xx_primary_formats;
15046 num_formats = ARRAY_SIZE(i8xx_primary_formats);
a8d201af
ML
15047
15048 primary->update_plane = i9xx_update_primary_plane;
15049 primary->disable_plane = i9xx_disable_primary_plane;
465c120c
MR
15050 }
15051
580503c7
VS
15052 if (INTEL_GEN(dev_priv) >= 9)
15053 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
15054 0, &intel_plane_funcs,
38573dc1
VS
15055 intel_primary_formats, num_formats,
15056 DRM_PLANE_TYPE_PRIMARY,
15057 "plane 1%c", pipe_name(pipe));
9beb5fea 15058 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
580503c7
VS
15059 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
15060 0, &intel_plane_funcs,
38573dc1
VS
15061 intel_primary_formats, num_formats,
15062 DRM_PLANE_TYPE_PRIMARY,
15063 "primary %c", pipe_name(pipe));
15064 else
580503c7
VS
15065 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
15066 0, &intel_plane_funcs,
38573dc1
VS
15067 intel_primary_formats, num_formats,
15068 DRM_PLANE_TYPE_PRIMARY,
15069 "plane %c", plane_name(primary->plane));
fca0ce2a
VS
15070 if (ret)
15071 goto fail;
48404c1e 15072
5481e27f 15073 if (INTEL_GEN(dev_priv) >= 9) {
93ca7e00
VS
15074 supported_rotations =
15075 DRM_ROTATE_0 | DRM_ROTATE_90 |
15076 DRM_ROTATE_180 | DRM_ROTATE_270;
4ea7be2b
VS
15077 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
15078 supported_rotations =
15079 DRM_ROTATE_0 | DRM_ROTATE_180 |
15080 DRM_REFLECT_X;
5481e27f 15081 } else if (INTEL_GEN(dev_priv) >= 4) {
93ca7e00
VS
15082 supported_rotations =
15083 DRM_ROTATE_0 | DRM_ROTATE_180;
15084 } else {
15085 supported_rotations = DRM_ROTATE_0;
15086 }
15087
5481e27f 15088 if (INTEL_GEN(dev_priv) >= 4)
93ca7e00
VS
15089 drm_plane_create_rotation_property(&primary->base,
15090 DRM_ROTATE_0,
15091 supported_rotations);
48404c1e 15092
ea2c67bb
MR
15093 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
15094
b079bd17 15095 return primary;
fca0ce2a
VS
15096
15097fail:
15098 kfree(state);
15099 kfree(primary);
15100
b079bd17 15101 return ERR_PTR(ret);
465c120c
MR
15102}
15103
3d7d6510 15104static int
852e787c 15105intel_check_cursor_plane(struct drm_plane *plane,
061e4b8d 15106 struct intel_crtc_state *crtc_state,
852e787c 15107 struct intel_plane_state *state)
3d7d6510 15108{
2b875c22 15109 struct drm_framebuffer *fb = state->base.fb;
757f9a3e 15110 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
b29ec92c 15111 enum pipe pipe = to_intel_plane(plane)->pipe;
757f9a3e
GP
15112 unsigned stride;
15113 int ret;
3d7d6510 15114
f8856a44
VS
15115 ret = drm_plane_helper_check_state(&state->base,
15116 &state->clip,
15117 DRM_PLANE_HELPER_NO_SCALING,
15118 DRM_PLANE_HELPER_NO_SCALING,
15119 true, true);
757f9a3e
GP
15120 if (ret)
15121 return ret;
15122
757f9a3e
GP
15123 /* if we want to turn off the cursor ignore width and height */
15124 if (!obj)
da20eabd 15125 return 0;
757f9a3e 15126
757f9a3e 15127 /* Check for which cursor types we support */
50a0bc90
TU
15128 if (!cursor_size_ok(to_i915(plane->dev), state->base.crtc_w,
15129 state->base.crtc_h)) {
ea2c67bb
MR
15130 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
15131 state->base.crtc_w, state->base.crtc_h);
757f9a3e
GP
15132 return -EINVAL;
15133 }
15134
ea2c67bb
MR
15135 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
15136 if (obj->base.size < stride * state->base.crtc_h) {
757f9a3e
GP
15137 DRM_DEBUG_KMS("buffer is too small\n");
15138 return -ENOMEM;
15139 }
15140
3a656b54 15141 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
757f9a3e 15142 DRM_DEBUG_KMS("cursor cannot be tiled\n");
da20eabd 15143 return -EINVAL;
32b7eeec
MR
15144 }
15145
b29ec92c
VS
15146 /*
15147 * There's something wrong with the cursor on CHV pipe C.
15148 * If it straddles the left edge of the screen then
15149 * moving it away from the edge or disabling it often
15150 * results in a pipe underrun, and often that can lead to
15151 * dead pipe (constant underrun reported, and it scans
15152 * out just a solid color). To recover from that, the
15153 * display power well must be turned off and on again.
15154 * Refuse the put the cursor into that compromised position.
15155 */
920a14b2 15156 if (IS_CHERRYVIEW(to_i915(plane->dev)) && pipe == PIPE_C &&
936e71e3 15157 state->base.visible && state->base.crtc_x < 0) {
b29ec92c
VS
15158 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
15159 return -EINVAL;
15160 }
15161
da20eabd 15162 return 0;
852e787c 15163}
3d7d6510 15164
a8ad0d8e
ML
15165static void
15166intel_disable_cursor_plane(struct drm_plane *plane,
7fabf5ef 15167 struct drm_crtc *crtc)
a8ad0d8e 15168{
f2858021
ML
15169 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
15170
15171 intel_crtc->cursor_addr = 0;
55a08b3f 15172 intel_crtc_update_cursor(crtc, NULL);
a8ad0d8e
ML
15173}
15174
f4a2cf29 15175static void
55a08b3f
ML
15176intel_update_cursor_plane(struct drm_plane *plane,
15177 const struct intel_crtc_state *crtc_state,
15178 const struct intel_plane_state *state)
852e787c 15179{
55a08b3f
ML
15180 struct drm_crtc *crtc = crtc_state->base.crtc;
15181 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b7f05d4a 15182 struct drm_i915_private *dev_priv = to_i915(plane->dev);
2b875c22 15183 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
a912f12f 15184 uint32_t addr;
852e787c 15185
f4a2cf29 15186 if (!obj)
a912f12f 15187 addr = 0;
b7f05d4a 15188 else if (!INTEL_INFO(dev_priv)->cursor_needs_physical)
058d88c4 15189 addr = i915_gem_object_ggtt_offset(obj, NULL);
f4a2cf29 15190 else
a912f12f 15191 addr = obj->phys_handle->busaddr;
852e787c 15192
a912f12f 15193 intel_crtc->cursor_addr = addr;
55a08b3f 15194 intel_crtc_update_cursor(crtc, state);
852e787c
GP
15195}
15196
b079bd17 15197static struct intel_plane *
580503c7 15198intel_cursor_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
3d7d6510 15199{
fca0ce2a
VS
15200 struct intel_plane *cursor = NULL;
15201 struct intel_plane_state *state = NULL;
15202 int ret;
3d7d6510
MR
15203
15204 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
b079bd17
VS
15205 if (!cursor) {
15206 ret = -ENOMEM;
fca0ce2a 15207 goto fail;
b079bd17 15208 }
3d7d6510 15209
8e7d688b 15210 state = intel_create_plane_state(&cursor->base);
b079bd17
VS
15211 if (!state) {
15212 ret = -ENOMEM;
fca0ce2a 15213 goto fail;
b079bd17
VS
15214 }
15215
8e7d688b 15216 cursor->base.state = &state->base;
ea2c67bb 15217
3d7d6510
MR
15218 cursor->can_scale = false;
15219 cursor->max_downscale = 1;
15220 cursor->pipe = pipe;
15221 cursor->plane = pipe;
a9ff8714 15222 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
c59cb179 15223 cursor->check_plane = intel_check_cursor_plane;
55a08b3f 15224 cursor->update_plane = intel_update_cursor_plane;
a8ad0d8e 15225 cursor->disable_plane = intel_disable_cursor_plane;
3d7d6510 15226
580503c7
VS
15227 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
15228 0, &intel_plane_funcs,
fca0ce2a
VS
15229 intel_cursor_formats,
15230 ARRAY_SIZE(intel_cursor_formats),
38573dc1
VS
15231 DRM_PLANE_TYPE_CURSOR,
15232 "cursor %c", pipe_name(pipe));
fca0ce2a
VS
15233 if (ret)
15234 goto fail;
4398ad45 15235
5481e27f 15236 if (INTEL_GEN(dev_priv) >= 4)
93ca7e00
VS
15237 drm_plane_create_rotation_property(&cursor->base,
15238 DRM_ROTATE_0,
15239 DRM_ROTATE_0 |
15240 DRM_ROTATE_180);
4398ad45 15241
580503c7 15242 if (INTEL_GEN(dev_priv) >= 9)
af99ceda
CK
15243 state->scaler_id = -1;
15244
ea2c67bb
MR
15245 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
15246
b079bd17 15247 return cursor;
fca0ce2a
VS
15248
15249fail:
15250 kfree(state);
15251 kfree(cursor);
15252
b079bd17 15253 return ERR_PTR(ret);
3d7d6510
MR
15254}
15255
65edccce
VS
15256static void skl_init_scalers(struct drm_i915_private *dev_priv,
15257 struct intel_crtc *crtc,
15258 struct intel_crtc_state *crtc_state)
549e2bfb 15259{
65edccce
VS
15260 struct intel_crtc_scaler_state *scaler_state =
15261 &crtc_state->scaler_state;
549e2bfb 15262 int i;
549e2bfb 15263
65edccce
VS
15264 for (i = 0; i < crtc->num_scalers; i++) {
15265 struct intel_scaler *scaler = &scaler_state->scalers[i];
15266
15267 scaler->in_use = 0;
15268 scaler->mode = PS_SCALER_MODE_DYN;
549e2bfb
CK
15269 }
15270
15271 scaler_state->scaler_id = -1;
15272}
15273
5ab0d85b 15274static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
79e53945
JB
15275{
15276 struct intel_crtc *intel_crtc;
f5de6e07 15277 struct intel_crtc_state *crtc_state = NULL;
b079bd17
VS
15278 struct intel_plane *primary = NULL;
15279 struct intel_plane *cursor = NULL;
a81d6fa0 15280 int sprite, ret;
79e53945 15281
955382f3 15282 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
b079bd17
VS
15283 if (!intel_crtc)
15284 return -ENOMEM;
79e53945 15285
f5de6e07 15286 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
b079bd17
VS
15287 if (!crtc_state) {
15288 ret = -ENOMEM;
f5de6e07 15289 goto fail;
b079bd17 15290 }
550acefd
ACO
15291 intel_crtc->config = crtc_state;
15292 intel_crtc->base.state = &crtc_state->base;
07878248 15293 crtc_state->base.crtc = &intel_crtc->base;
f5de6e07 15294
549e2bfb 15295 /* initialize shared scalers */
5ab0d85b 15296 if (INTEL_GEN(dev_priv) >= 9) {
549e2bfb
CK
15297 if (pipe == PIPE_C)
15298 intel_crtc->num_scalers = 1;
15299 else
15300 intel_crtc->num_scalers = SKL_NUM_SCALERS;
15301
65edccce 15302 skl_init_scalers(dev_priv, intel_crtc, crtc_state);
549e2bfb
CK
15303 }
15304
580503c7 15305 primary = intel_primary_plane_create(dev_priv, pipe);
b079bd17
VS
15306 if (IS_ERR(primary)) {
15307 ret = PTR_ERR(primary);
3d7d6510 15308 goto fail;
b079bd17 15309 }
3d7d6510 15310
a81d6fa0 15311 for_each_sprite(dev_priv, pipe, sprite) {
b079bd17
VS
15312 struct intel_plane *plane;
15313
580503c7 15314 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
d2b2cbce 15315 if (IS_ERR(plane)) {
b079bd17
VS
15316 ret = PTR_ERR(plane);
15317 goto fail;
15318 }
a81d6fa0
VS
15319 }
15320
580503c7 15321 cursor = intel_cursor_plane_create(dev_priv, pipe);
d2b2cbce 15322 if (IS_ERR(cursor)) {
b079bd17 15323 ret = PTR_ERR(cursor);
3d7d6510 15324 goto fail;
b079bd17 15325 }
3d7d6510 15326
5ab0d85b 15327 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
b079bd17
VS
15328 &primary->base, &cursor->base,
15329 &intel_crtc_funcs,
4d5d72b7 15330 "pipe %c", pipe_name(pipe));
3d7d6510
MR
15331 if (ret)
15332 goto fail;
79e53945 15333
80824003 15334 intel_crtc->pipe = pipe;
e3c566df 15335 intel_crtc->plane = primary->plane;
80824003 15336
4b0e333e
CW
15337 intel_crtc->cursor_base = ~0;
15338 intel_crtc->cursor_cntl = ~0;
dc41c154 15339 intel_crtc->cursor_size = ~0;
8d7849db 15340
852eb00d
VS
15341 intel_crtc->wm.cxsr_allowed = true;
15342
22fd0fab
JB
15343 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
15344 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
e2af48c6
VS
15345 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = intel_crtc;
15346 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc;
22fd0fab 15347
79e53945 15348 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101 15349
8563b1e8
LL
15350 intel_color_init(&intel_crtc->base);
15351
87b6b101 15352 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
b079bd17
VS
15353
15354 return 0;
3d7d6510
MR
15355
15356fail:
b079bd17
VS
15357 /*
15358 * drm_mode_config_cleanup() will free up any
15359 * crtcs/planes already initialized.
15360 */
f5de6e07 15361 kfree(crtc_state);
3d7d6510 15362 kfree(intel_crtc);
b079bd17
VS
15363
15364 return ret;
79e53945
JB
15365}
15366
752aa88a
JB
15367enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
15368{
15369 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 15370 struct drm_device *dev = connector->base.dev;
752aa88a 15371
51fd371b 15372 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 15373
d3babd3f 15374 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
15375 return INVALID_PIPE;
15376
15377 return to_intel_crtc(encoder->crtc)->pipe;
15378}
15379
08d7b3d1 15380int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 15381 struct drm_file *file)
08d7b3d1 15382{
08d7b3d1 15383 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 15384 struct drm_crtc *drmmode_crtc;
c05422d5 15385 struct intel_crtc *crtc;
08d7b3d1 15386
7707e653 15387 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
71240ed2 15388 if (!drmmode_crtc)
3f2c2057 15389 return -ENOENT;
08d7b3d1 15390
7707e653 15391 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 15392 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 15393
c05422d5 15394 return 0;
08d7b3d1
CW
15395}
15396
66a9278e 15397static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 15398{
66a9278e
DV
15399 struct drm_device *dev = encoder->base.dev;
15400 struct intel_encoder *source_encoder;
79e53945 15401 int index_mask = 0;
79e53945
JB
15402 int entry = 0;
15403
b2784e15 15404 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 15405 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
15406 index_mask |= (1 << entry);
15407
79e53945
JB
15408 entry++;
15409 }
4ef69c7a 15410
79e53945
JB
15411 return index_mask;
15412}
15413
646d5772 15414static bool has_edp_a(struct drm_i915_private *dev_priv)
4d302442 15415{
646d5772 15416 if (!IS_MOBILE(dev_priv))
4d302442
CW
15417 return false;
15418
15419 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
15420 return false;
15421
5db94019 15422 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
15423 return false;
15424
15425 return true;
15426}
15427
84b4e042
JB
15428static bool intel_crt_present(struct drm_device *dev)
15429{
fac5e23e 15430 struct drm_i915_private *dev_priv = to_i915(dev);
84b4e042 15431
884497ed
DL
15432 if (INTEL_INFO(dev)->gen >= 9)
15433 return false;
15434
50a0bc90 15435 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
84b4e042
JB
15436 return false;
15437
920a14b2 15438 if (IS_CHERRYVIEW(dev_priv))
84b4e042
JB
15439 return false;
15440
4f8036a2
TU
15441 if (HAS_PCH_LPT_H(dev_priv) &&
15442 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
65e472e4
VS
15443 return false;
15444
70ac54d0 15445 /* DDI E can't be used if DDI A requires 4 lanes */
4f8036a2 15446 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
70ac54d0
VS
15447 return false;
15448
e4abb733 15449 if (!dev_priv->vbt.int_crt_support)
84b4e042
JB
15450 return false;
15451
15452 return true;
15453}
15454
8090ba8c
ID
15455void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
15456{
15457 int pps_num;
15458 int pps_idx;
15459
15460 if (HAS_DDI(dev_priv))
15461 return;
15462 /*
15463 * This w/a is needed at least on CPT/PPT, but to be sure apply it
15464 * everywhere where registers can be write protected.
15465 */
15466 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15467 pps_num = 2;
15468 else
15469 pps_num = 1;
15470
15471 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
15472 u32 val = I915_READ(PP_CONTROL(pps_idx));
15473
15474 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
15475 I915_WRITE(PP_CONTROL(pps_idx), val);
15476 }
15477}
15478
44cb734c
ID
15479static void intel_pps_init(struct drm_i915_private *dev_priv)
15480{
15481 if (HAS_PCH_SPLIT(dev_priv) || IS_BROXTON(dev_priv))
15482 dev_priv->pps_mmio_base = PCH_PPS_BASE;
15483 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15484 dev_priv->pps_mmio_base = VLV_PPS_BASE;
15485 else
15486 dev_priv->pps_mmio_base = PPS_BASE;
8090ba8c
ID
15487
15488 intel_pps_unlock_regs_wa(dev_priv);
44cb734c
ID
15489}
15490
79e53945
JB
15491static void intel_setup_outputs(struct drm_device *dev)
15492{
fac5e23e 15493 struct drm_i915_private *dev_priv = to_i915(dev);
4ef69c7a 15494 struct intel_encoder *encoder;
cb0953d7 15495 bool dpd_is_edp = false;
79e53945 15496
44cb734c
ID
15497 intel_pps_init(dev_priv);
15498
97a824e1
ID
15499 /*
15500 * intel_edp_init_connector() depends on this completing first, to
15501 * prevent the registeration of both eDP and LVDS and the incorrect
15502 * sharing of the PPS.
15503 */
c9093354 15504 intel_lvds_init(dev);
79e53945 15505
84b4e042 15506 if (intel_crt_present(dev))
79935fca 15507 intel_crt_init(dev);
cb0953d7 15508
e2d214ae 15509 if (IS_BROXTON(dev_priv)) {
c776eb2e
VK
15510 /*
15511 * FIXME: Broxton doesn't support port detection via the
15512 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
15513 * detect the ports.
15514 */
15515 intel_ddi_init(dev, PORT_A);
15516 intel_ddi_init(dev, PORT_B);
15517 intel_ddi_init(dev, PORT_C);
c6c794a2
SS
15518
15519 intel_dsi_init(dev);
4f8036a2 15520 } else if (HAS_DDI(dev_priv)) {
0e72a5b5
ED
15521 int found;
15522
de31facd
JB
15523 /*
15524 * Haswell uses DDI functions to detect digital outputs.
15525 * On SKL pre-D0 the strap isn't connected, so we assume
15526 * it's there.
15527 */
77179400 15528 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
de31facd 15529 /* WaIgnoreDDIAStrap: skl */
0853723b 15530 if (found || IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
0e72a5b5
ED
15531 intel_ddi_init(dev, PORT_A);
15532
15533 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
15534 * register */
15535 found = I915_READ(SFUSE_STRAP);
15536
15537 if (found & SFUSE_STRAP_DDIB_DETECTED)
15538 intel_ddi_init(dev, PORT_B);
15539 if (found & SFUSE_STRAP_DDIC_DETECTED)
15540 intel_ddi_init(dev, PORT_C);
15541 if (found & SFUSE_STRAP_DDID_DETECTED)
15542 intel_ddi_init(dev, PORT_D);
2800e4c2
RV
15543 /*
15544 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
15545 */
0853723b 15546 if ((IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) &&
2800e4c2
RV
15547 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
15548 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
15549 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
15550 intel_ddi_init(dev, PORT_E);
15551
6e266956 15552 } else if (HAS_PCH_SPLIT(dev_priv)) {
cb0953d7 15553 int found;
5d8a7752 15554 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042 15555
646d5772 15556 if (has_edp_a(dev_priv))
270b3042 15557 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 15558
dc0fa718 15559 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 15560 /* PCH SDVOB multiplex with HDMIB */
2a5c0832 15561 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
30ad48b7 15562 if (!found)
e2debe91 15563 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 15564 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 15565 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
15566 }
15567
dc0fa718 15568 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 15569 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 15570
dc0fa718 15571 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 15572 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 15573
5eb08b69 15574 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 15575 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 15576
270b3042 15577 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 15578 intel_dp_init(dev, PCH_DP_D, PORT_D);
920a14b2 15579 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
22f35042 15580 bool has_edp, has_port;
457c52d8 15581
e17ac6db
VS
15582 /*
15583 * The DP_DETECTED bit is the latched state of the DDC
15584 * SDA pin at boot. However since eDP doesn't require DDC
15585 * (no way to plug in a DP->HDMI dongle) the DDC pins for
15586 * eDP ports may have been muxed to an alternate function.
15587 * Thus we can't rely on the DP_DETECTED bit alone to detect
15588 * eDP ports. Consult the VBT as well as DP_DETECTED to
15589 * detect eDP ports.
22f35042
VS
15590 *
15591 * Sadly the straps seem to be missing sometimes even for HDMI
15592 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
15593 * and VBT for the presence of the port. Additionally we can't
15594 * trust the port type the VBT declares as we've seen at least
15595 * HDMI ports that the VBT claim are DP or eDP.
e17ac6db 15596 */
457c52d8 15597 has_edp = intel_dp_is_edp(dev, PORT_B);
22f35042
VS
15598 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
15599 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
457c52d8 15600 has_edp &= intel_dp_init(dev, VLV_DP_B, PORT_B);
22f35042 15601 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
e66eb81d 15602 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
585a94b8 15603
457c52d8 15604 has_edp = intel_dp_is_edp(dev, PORT_C);
22f35042
VS
15605 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
15606 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
457c52d8 15607 has_edp &= intel_dp_init(dev, VLV_DP_C, PORT_C);
22f35042 15608 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
e66eb81d 15609 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
19c03924 15610
920a14b2 15611 if (IS_CHERRYVIEW(dev_priv)) {
22f35042
VS
15612 /*
15613 * eDP not supported on port D,
15614 * so no need to worry about it
15615 */
15616 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
15617 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
e66eb81d 15618 intel_dp_init(dev, CHV_DP_D, PORT_D);
22f35042
VS
15619 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
15620 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
9418c1f1
VS
15621 }
15622
3cfca973 15623 intel_dsi_init(dev);
5db94019 15624 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
27185ae1 15625 bool found = false;
7d57382e 15626
e2debe91 15627 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 15628 DRM_DEBUG_KMS("probing SDVOB\n");
2a5c0832 15629 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
9beb5fea 15630 if (!found && IS_G4X(dev_priv)) {
b01f2c3a 15631 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 15632 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 15633 }
27185ae1 15634
9beb5fea 15635 if (!found && IS_G4X(dev_priv))
ab9d7c30 15636 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 15637 }
13520b05
KH
15638
15639 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 15640
e2debe91 15641 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 15642 DRM_DEBUG_KMS("probing SDVOC\n");
2a5c0832 15643 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
b01f2c3a 15644 }
27185ae1 15645
e2debe91 15646 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 15647
9beb5fea 15648 if (IS_G4X(dev_priv)) {
b01f2c3a 15649 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 15650 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 15651 }
9beb5fea 15652 if (IS_G4X(dev_priv))
ab9d7c30 15653 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 15654 }
27185ae1 15655
9beb5fea 15656 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 15657 intel_dp_init(dev, DP_D, PORT_D);
5db94019 15658 } else if (IS_GEN2(dev_priv))
79e53945
JB
15659 intel_dvo_init(dev);
15660
56b857a5 15661 if (SUPPORTS_TV(dev_priv))
79e53945
JB
15662 intel_tv_init(dev);
15663
0bc12bcb 15664 intel_psr_init(dev);
7c8f8a70 15665
b2784e15 15666 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
15667 encoder->base.possible_crtcs = encoder->crtc_mask;
15668 encoder->base.possible_clones =
66a9278e 15669 intel_encoder_clones(encoder);
79e53945 15670 }
47356eb6 15671
dde86e2d 15672 intel_init_pch_refclk(dev);
270b3042
DV
15673
15674 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
15675}
15676
15677static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
15678{
60a5ca01 15679 struct drm_device *dev = fb->dev;
79e53945 15680 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 15681
ef2d633e 15682 drm_framebuffer_cleanup(fb);
60a5ca01 15683 mutex_lock(&dev->struct_mutex);
ef2d633e 15684 WARN_ON(!intel_fb->obj->framebuffer_references--);
f8c417cd 15685 i915_gem_object_put(intel_fb->obj);
60a5ca01 15686 mutex_unlock(&dev->struct_mutex);
79e53945
JB
15687 kfree(intel_fb);
15688}
15689
15690static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 15691 struct drm_file *file,
79e53945
JB
15692 unsigned int *handle)
15693{
15694 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 15695 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 15696
cc917ab4
CW
15697 if (obj->userptr.mm) {
15698 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
15699 return -EINVAL;
15700 }
15701
05394f39 15702 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
15703}
15704
86c98588
RV
15705static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
15706 struct drm_file *file,
15707 unsigned flags, unsigned color,
15708 struct drm_clip_rect *clips,
15709 unsigned num_clips)
15710{
15711 struct drm_device *dev = fb->dev;
15712 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
15713 struct drm_i915_gem_object *obj = intel_fb->obj;
15714
15715 mutex_lock(&dev->struct_mutex);
74b4ea1e 15716 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
86c98588
RV
15717 mutex_unlock(&dev->struct_mutex);
15718
15719 return 0;
15720}
15721
79e53945
JB
15722static const struct drm_framebuffer_funcs intel_fb_funcs = {
15723 .destroy = intel_user_framebuffer_destroy,
15724 .create_handle = intel_user_framebuffer_create_handle,
86c98588 15725 .dirty = intel_user_framebuffer_dirty,
79e53945
JB
15726};
15727
b321803d 15728static
920a14b2
TU
15729u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
15730 uint64_t fb_modifier, uint32_t pixel_format)
b321803d 15731{
920a14b2 15732 u32 gen = INTEL_INFO(dev_priv)->gen;
b321803d
DL
15733
15734 if (gen >= 9) {
ac484963
VS
15735 int cpp = drm_format_plane_cpp(pixel_format, 0);
15736
b321803d
DL
15737 /* "The stride in bytes must not exceed the of the size of 8K
15738 * pixels and 32K bytes."
15739 */
ac484963 15740 return min(8192 * cpp, 32768);
920a14b2
TU
15741 } else if (gen >= 5 && !IS_VALLEYVIEW(dev_priv) &&
15742 !IS_CHERRYVIEW(dev_priv)) {
b321803d
DL
15743 return 32*1024;
15744 } else if (gen >= 4) {
15745 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
15746 return 16*1024;
15747 else
15748 return 32*1024;
15749 } else if (gen >= 3) {
15750 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
15751 return 8*1024;
15752 else
15753 return 16*1024;
15754 } else {
15755 /* XXX DSPC is limited to 4k tiled */
15756 return 8*1024;
15757 }
15758}
15759
b5ea642a
DV
15760static int intel_framebuffer_init(struct drm_device *dev,
15761 struct intel_framebuffer *intel_fb,
15762 struct drm_mode_fb_cmd2 *mode_cmd,
15763 struct drm_i915_gem_object *obj)
79e53945 15764{
7b49f948 15765 struct drm_i915_private *dev_priv = to_i915(dev);
c2ff7370 15766 unsigned int tiling = i915_gem_object_get_tiling(obj);
79e53945 15767 int ret;
b321803d 15768 u32 pitch_limit, stride_alignment;
b3c11ac2 15769 struct drm_format_name_buf format_name;
79e53945 15770
dd4916c5
DV
15771 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
15772
2a80eada 15773 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
c2ff7370
VS
15774 /*
15775 * If there's a fence, enforce that
15776 * the fb modifier and tiling mode match.
15777 */
15778 if (tiling != I915_TILING_NONE &&
15779 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
2a80eada
DV
15780 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
15781 return -EINVAL;
15782 }
15783 } else {
c2ff7370 15784 if (tiling == I915_TILING_X) {
2a80eada 15785 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
c2ff7370 15786 } else if (tiling == I915_TILING_Y) {
2a80eada
DV
15787 DRM_DEBUG("No Y tiling for legacy addfb\n");
15788 return -EINVAL;
15789 }
15790 }
15791
9a8f0a12
TU
15792 /* Passed in modifier sanity checking. */
15793 switch (mode_cmd->modifier[0]) {
15794 case I915_FORMAT_MOD_Y_TILED:
15795 case I915_FORMAT_MOD_Yf_TILED:
15796 if (INTEL_INFO(dev)->gen < 9) {
15797 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
15798 mode_cmd->modifier[0]);
15799 return -EINVAL;
15800 }
15801 case DRM_FORMAT_MOD_NONE:
15802 case I915_FORMAT_MOD_X_TILED:
15803 break;
15804 default:
c0f40428
JB
15805 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
15806 mode_cmd->modifier[0]);
57cd6508 15807 return -EINVAL;
c16ed4be 15808 }
57cd6508 15809
c2ff7370
VS
15810 /*
15811 * gen2/3 display engine uses the fence if present,
15812 * so the tiling mode must match the fb modifier exactly.
15813 */
15814 if (INTEL_INFO(dev_priv)->gen < 4 &&
15815 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
15816 DRM_DEBUG("tiling_mode must match fb modifier exactly on gen2/3\n");
15817 return -EINVAL;
15818 }
15819
7b49f948
VS
15820 stride_alignment = intel_fb_stride_alignment(dev_priv,
15821 mode_cmd->modifier[0],
b321803d
DL
15822 mode_cmd->pixel_format);
15823 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
15824 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
15825 mode_cmd->pitches[0], stride_alignment);
57cd6508 15826 return -EINVAL;
c16ed4be 15827 }
57cd6508 15828
920a14b2 15829 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
b321803d 15830 mode_cmd->pixel_format);
a35cdaa0 15831 if (mode_cmd->pitches[0] > pitch_limit) {
b321803d
DL
15832 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
15833 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
2a80eada 15834 "tiled" : "linear",
a35cdaa0 15835 mode_cmd->pitches[0], pitch_limit);
5d7bd705 15836 return -EINVAL;
c16ed4be 15837 }
5d7bd705 15838
c2ff7370
VS
15839 /*
15840 * If there's a fence, enforce that
15841 * the fb pitch and fence stride match.
15842 */
15843 if (tiling != I915_TILING_NONE &&
3e510a8e 15844 mode_cmd->pitches[0] != i915_gem_object_get_stride(obj)) {
c16ed4be 15845 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
3e510a8e
CW
15846 mode_cmd->pitches[0],
15847 i915_gem_object_get_stride(obj));
5d7bd705 15848 return -EINVAL;
c16ed4be 15849 }
5d7bd705 15850
57779d06 15851 /* Reject formats not supported by any plane early. */
308e5bcb 15852 switch (mode_cmd->pixel_format) {
57779d06 15853 case DRM_FORMAT_C8:
04b3924d
VS
15854 case DRM_FORMAT_RGB565:
15855 case DRM_FORMAT_XRGB8888:
15856 case DRM_FORMAT_ARGB8888:
57779d06
VS
15857 break;
15858 case DRM_FORMAT_XRGB1555:
c16ed4be 15859 if (INTEL_INFO(dev)->gen > 3) {
b3c11ac2
EE
15860 DRM_DEBUG("unsupported pixel format: %s\n",
15861 drm_get_format_name(mode_cmd->pixel_format, &format_name));
57779d06 15862 return -EINVAL;
c16ed4be 15863 }
57779d06 15864 break;
57779d06 15865 case DRM_FORMAT_ABGR8888:
920a14b2 15866 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
666a4537 15867 INTEL_INFO(dev)->gen < 9) {
b3c11ac2
EE
15868 DRM_DEBUG("unsupported pixel format: %s\n",
15869 drm_get_format_name(mode_cmd->pixel_format, &format_name));
6c0fd451
DL
15870 return -EINVAL;
15871 }
15872 break;
15873 case DRM_FORMAT_XBGR8888:
04b3924d 15874 case DRM_FORMAT_XRGB2101010:
57779d06 15875 case DRM_FORMAT_XBGR2101010:
c16ed4be 15876 if (INTEL_INFO(dev)->gen < 4) {
b3c11ac2
EE
15877 DRM_DEBUG("unsupported pixel format: %s\n",
15878 drm_get_format_name(mode_cmd->pixel_format, &format_name));
57779d06 15879 return -EINVAL;
c16ed4be 15880 }
b5626747 15881 break;
7531208b 15882 case DRM_FORMAT_ABGR2101010:
920a14b2 15883 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
b3c11ac2
EE
15884 DRM_DEBUG("unsupported pixel format: %s\n",
15885 drm_get_format_name(mode_cmd->pixel_format, &format_name));
7531208b
DL
15886 return -EINVAL;
15887 }
15888 break;
04b3924d
VS
15889 case DRM_FORMAT_YUYV:
15890 case DRM_FORMAT_UYVY:
15891 case DRM_FORMAT_YVYU:
15892 case DRM_FORMAT_VYUY:
c16ed4be 15893 if (INTEL_INFO(dev)->gen < 5) {
b3c11ac2
EE
15894 DRM_DEBUG("unsupported pixel format: %s\n",
15895 drm_get_format_name(mode_cmd->pixel_format, &format_name));
57779d06 15896 return -EINVAL;
c16ed4be 15897 }
57cd6508
CW
15898 break;
15899 default:
b3c11ac2
EE
15900 DRM_DEBUG("unsupported pixel format: %s\n",
15901 drm_get_format_name(mode_cmd->pixel_format, &format_name));
57cd6508
CW
15902 return -EINVAL;
15903 }
15904
90f9a336
VS
15905 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
15906 if (mode_cmd->offsets[0] != 0)
15907 return -EINVAL;
15908
c7d73f6a
DV
15909 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
15910 intel_fb->obj = obj;
15911
6687c906
VS
15912 ret = intel_fill_fb_info(dev_priv, &intel_fb->base);
15913 if (ret)
15914 return ret;
2d7a215f 15915
79e53945
JB
15916 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
15917 if (ret) {
15918 DRM_ERROR("framebuffer init failed %d\n", ret);
15919 return ret;
15920 }
15921
0b05e1e0
VS
15922 intel_fb->obj->framebuffer_references++;
15923
79e53945
JB
15924 return 0;
15925}
15926
79e53945
JB
15927static struct drm_framebuffer *
15928intel_user_framebuffer_create(struct drm_device *dev,
15929 struct drm_file *filp,
1eb83451 15930 const struct drm_mode_fb_cmd2 *user_mode_cmd)
79e53945 15931{
dcb1394e 15932 struct drm_framebuffer *fb;
05394f39 15933 struct drm_i915_gem_object *obj;
76dc3769 15934 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
79e53945 15935
03ac0642
CW
15936 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
15937 if (!obj)
cce13ff7 15938 return ERR_PTR(-ENOENT);
79e53945 15939
92907cbb 15940 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
dcb1394e 15941 if (IS_ERR(fb))
f0cd5182 15942 i915_gem_object_put(obj);
dcb1394e
LW
15943
15944 return fb;
79e53945
JB
15945}
15946
79e53945 15947static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 15948 .fb_create = intel_user_framebuffer_create,
0632fef6 15949 .output_poll_changed = intel_fbdev_output_poll_changed,
5ee67f1c
MR
15950 .atomic_check = intel_atomic_check,
15951 .atomic_commit = intel_atomic_commit,
de419ab6
ML
15952 .atomic_state_alloc = intel_atomic_state_alloc,
15953 .atomic_state_clear = intel_atomic_state_clear,
79e53945
JB
15954};
15955
88212941
ID
15956/**
15957 * intel_init_display_hooks - initialize the display modesetting hooks
15958 * @dev_priv: device private
15959 */
15960void intel_init_display_hooks(struct drm_i915_private *dev_priv)
e70236a8 15961{
88212941 15962 if (INTEL_INFO(dev_priv)->gen >= 9) {
bc8d7dff 15963 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
15964 dev_priv->display.get_initial_plane_config =
15965 skylake_get_initial_plane_config;
bc8d7dff
DL
15966 dev_priv->display.crtc_compute_clock =
15967 haswell_crtc_compute_clock;
15968 dev_priv->display.crtc_enable = haswell_crtc_enable;
15969 dev_priv->display.crtc_disable = haswell_crtc_disable;
88212941 15970 } else if (HAS_DDI(dev_priv)) {
0e8ffe1b 15971 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
15972 dev_priv->display.get_initial_plane_config =
15973 ironlake_get_initial_plane_config;
797d0259
ACO
15974 dev_priv->display.crtc_compute_clock =
15975 haswell_crtc_compute_clock;
4f771f10
PZ
15976 dev_priv->display.crtc_enable = haswell_crtc_enable;
15977 dev_priv->display.crtc_disable = haswell_crtc_disable;
88212941 15978 } else if (HAS_PCH_SPLIT(dev_priv)) {
0e8ffe1b 15979 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
5724dbd1
DL
15980 dev_priv->display.get_initial_plane_config =
15981 ironlake_get_initial_plane_config;
3fb37703
ACO
15982 dev_priv->display.crtc_compute_clock =
15983 ironlake_crtc_compute_clock;
76e5a89c
DV
15984 dev_priv->display.crtc_enable = ironlake_crtc_enable;
15985 dev_priv->display.crtc_disable = ironlake_crtc_disable;
65b3d6a9 15986 } else if (IS_CHERRYVIEW(dev_priv)) {
89b667f8 15987 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
15988 dev_priv->display.get_initial_plane_config =
15989 i9xx_get_initial_plane_config;
65b3d6a9
ACO
15990 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
15991 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15992 dev_priv->display.crtc_disable = i9xx_crtc_disable;
15993 } else if (IS_VALLEYVIEW(dev_priv)) {
15994 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15995 dev_priv->display.get_initial_plane_config =
15996 i9xx_get_initial_plane_config;
15997 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
89b667f8
JB
15998 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15999 dev_priv->display.crtc_disable = i9xx_crtc_disable;
19ec6693
ACO
16000 } else if (IS_G4X(dev_priv)) {
16001 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16002 dev_priv->display.get_initial_plane_config =
16003 i9xx_get_initial_plane_config;
16004 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
16005 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16006 dev_priv->display.crtc_disable = i9xx_crtc_disable;
70e8aa21
ACO
16007 } else if (IS_PINEVIEW(dev_priv)) {
16008 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16009 dev_priv->display.get_initial_plane_config =
16010 i9xx_get_initial_plane_config;
16011 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
16012 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16013 dev_priv->display.crtc_disable = i9xx_crtc_disable;
81c97f52 16014 } else if (!IS_GEN2(dev_priv)) {
0e8ffe1b 16015 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
16016 dev_priv->display.get_initial_plane_config =
16017 i9xx_get_initial_plane_config;
d6dfee7a 16018 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
16019 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16020 dev_priv->display.crtc_disable = i9xx_crtc_disable;
81c97f52
ACO
16021 } else {
16022 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16023 dev_priv->display.get_initial_plane_config =
16024 i9xx_get_initial_plane_config;
16025 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
16026 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16027 dev_priv->display.crtc_disable = i9xx_crtc_disable;
f564048e 16028 }
e70236a8 16029
e70236a8 16030 /* Returns the core display clock speed */
88212941 16031 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
1652d19e
VS
16032 dev_priv->display.get_display_clock_speed =
16033 skylake_get_display_clock_speed;
88212941 16034 else if (IS_BROXTON(dev_priv))
acd3f3d3
BP
16035 dev_priv->display.get_display_clock_speed =
16036 broxton_get_display_clock_speed;
88212941 16037 else if (IS_BROADWELL(dev_priv))
1652d19e
VS
16038 dev_priv->display.get_display_clock_speed =
16039 broadwell_get_display_clock_speed;
88212941 16040 else if (IS_HASWELL(dev_priv))
1652d19e
VS
16041 dev_priv->display.get_display_clock_speed =
16042 haswell_get_display_clock_speed;
88212941 16043 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
25eb05fc
JB
16044 dev_priv->display.get_display_clock_speed =
16045 valleyview_get_display_clock_speed;
88212941 16046 else if (IS_GEN5(dev_priv))
b37a6434
VS
16047 dev_priv->display.get_display_clock_speed =
16048 ilk_get_display_clock_speed;
88212941
ID
16049 else if (IS_I945G(dev_priv) || IS_BROADWATER(dev_priv) ||
16050 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
e70236a8
JB
16051 dev_priv->display.get_display_clock_speed =
16052 i945_get_display_clock_speed;
88212941 16053 else if (IS_GM45(dev_priv))
34edce2f
VS
16054 dev_priv->display.get_display_clock_speed =
16055 gm45_get_display_clock_speed;
88212941 16056 else if (IS_CRESTLINE(dev_priv))
34edce2f
VS
16057 dev_priv->display.get_display_clock_speed =
16058 i965gm_get_display_clock_speed;
88212941 16059 else if (IS_PINEVIEW(dev_priv))
34edce2f
VS
16060 dev_priv->display.get_display_clock_speed =
16061 pnv_get_display_clock_speed;
88212941 16062 else if (IS_G33(dev_priv) || IS_G4X(dev_priv))
34edce2f
VS
16063 dev_priv->display.get_display_clock_speed =
16064 g33_get_display_clock_speed;
88212941 16065 else if (IS_I915G(dev_priv))
e70236a8
JB
16066 dev_priv->display.get_display_clock_speed =
16067 i915_get_display_clock_speed;
88212941 16068 else if (IS_I945GM(dev_priv) || IS_845G(dev_priv))
e70236a8
JB
16069 dev_priv->display.get_display_clock_speed =
16070 i9xx_misc_get_display_clock_speed;
88212941 16071 else if (IS_I915GM(dev_priv))
e70236a8
JB
16072 dev_priv->display.get_display_clock_speed =
16073 i915gm_get_display_clock_speed;
88212941 16074 else if (IS_I865G(dev_priv))
e70236a8
JB
16075 dev_priv->display.get_display_clock_speed =
16076 i865_get_display_clock_speed;
88212941 16077 else if (IS_I85X(dev_priv))
e70236a8 16078 dev_priv->display.get_display_clock_speed =
1b1d2716 16079 i85x_get_display_clock_speed;
623e01e5 16080 else { /* 830 */
88212941 16081 WARN(!IS_I830(dev_priv), "Unknown platform. Assuming 133 MHz CDCLK\n");
e70236a8
JB
16082 dev_priv->display.get_display_clock_speed =
16083 i830_get_display_clock_speed;
623e01e5 16084 }
e70236a8 16085
88212941 16086 if (IS_GEN5(dev_priv)) {
3bb11b53 16087 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
88212941 16088 } else if (IS_GEN6(dev_priv)) {
3bb11b53 16089 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
88212941 16090 } else if (IS_IVYBRIDGE(dev_priv)) {
3bb11b53
SJ
16091 /* FIXME: detect B0+ stepping and use auto training */
16092 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
88212941 16093 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3bb11b53 16094 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
445e780b
VS
16095 }
16096
16097 if (IS_BROADWELL(dev_priv)) {
16098 dev_priv->display.modeset_commit_cdclk =
16099 broadwell_modeset_commit_cdclk;
16100 dev_priv->display.modeset_calc_cdclk =
16101 broadwell_modeset_calc_cdclk;
88212941 16102 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
27c329ed
ML
16103 dev_priv->display.modeset_commit_cdclk =
16104 valleyview_modeset_commit_cdclk;
16105 dev_priv->display.modeset_calc_cdclk =
16106 valleyview_modeset_calc_cdclk;
88212941 16107 } else if (IS_BROXTON(dev_priv)) {
27c329ed 16108 dev_priv->display.modeset_commit_cdclk =
324513c0 16109 bxt_modeset_commit_cdclk;
27c329ed 16110 dev_priv->display.modeset_calc_cdclk =
324513c0 16111 bxt_modeset_calc_cdclk;
c89e39f3
CT
16112 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
16113 dev_priv->display.modeset_commit_cdclk =
16114 skl_modeset_commit_cdclk;
16115 dev_priv->display.modeset_calc_cdclk =
16116 skl_modeset_calc_cdclk;
e70236a8 16117 }
5a21b665 16118
27082493
L
16119 if (dev_priv->info.gen >= 9)
16120 dev_priv->display.update_crtcs = skl_update_crtcs;
16121 else
16122 dev_priv->display.update_crtcs = intel_update_crtcs;
16123
5a21b665
DV
16124 switch (INTEL_INFO(dev_priv)->gen) {
16125 case 2:
16126 dev_priv->display.queue_flip = intel_gen2_queue_flip;
16127 break;
16128
16129 case 3:
16130 dev_priv->display.queue_flip = intel_gen3_queue_flip;
16131 break;
16132
16133 case 4:
16134 case 5:
16135 dev_priv->display.queue_flip = intel_gen4_queue_flip;
16136 break;
16137
16138 case 6:
16139 dev_priv->display.queue_flip = intel_gen6_queue_flip;
16140 break;
16141 case 7:
16142 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
16143 dev_priv->display.queue_flip = intel_gen7_queue_flip;
16144 break;
16145 case 9:
16146 /* Drop through - unsupported since execlist only. */
16147 default:
16148 /* Default just returns -ENODEV to indicate unsupported */
16149 dev_priv->display.queue_flip = intel_default_queue_flip;
16150 }
e70236a8
JB
16151}
16152
b690e96c
JB
16153/*
16154 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
16155 * resume, or other times. This quirk makes sure that's the case for
16156 * affected systems.
16157 */
0206e353 16158static void quirk_pipea_force(struct drm_device *dev)
b690e96c 16159{
fac5e23e 16160 struct drm_i915_private *dev_priv = to_i915(dev);
b690e96c
JB
16161
16162 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 16163 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
16164}
16165
b6b5d049
VS
16166static void quirk_pipeb_force(struct drm_device *dev)
16167{
fac5e23e 16168 struct drm_i915_private *dev_priv = to_i915(dev);
b6b5d049
VS
16169
16170 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
16171 DRM_INFO("applying pipe b force quirk\n");
16172}
16173
435793df
KP
16174/*
16175 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
16176 */
16177static void quirk_ssc_force_disable(struct drm_device *dev)
16178{
fac5e23e 16179 struct drm_i915_private *dev_priv = to_i915(dev);
435793df 16180 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 16181 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
16182}
16183
4dca20ef 16184/*
5a15ab5b
CE
16185 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
16186 * brightness value
4dca20ef
CE
16187 */
16188static void quirk_invert_brightness(struct drm_device *dev)
16189{
fac5e23e 16190 struct drm_i915_private *dev_priv = to_i915(dev);
4dca20ef 16191 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 16192 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
16193}
16194
9c72cc6f
SD
16195/* Some VBT's incorrectly indicate no backlight is present */
16196static void quirk_backlight_present(struct drm_device *dev)
16197{
fac5e23e 16198 struct drm_i915_private *dev_priv = to_i915(dev);
9c72cc6f
SD
16199 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
16200 DRM_INFO("applying backlight present quirk\n");
16201}
16202
b690e96c
JB
16203struct intel_quirk {
16204 int device;
16205 int subsystem_vendor;
16206 int subsystem_device;
16207 void (*hook)(struct drm_device *dev);
16208};
16209
5f85f176
EE
16210/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
16211struct intel_dmi_quirk {
16212 void (*hook)(struct drm_device *dev);
16213 const struct dmi_system_id (*dmi_id_list)[];
16214};
16215
16216static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
16217{
16218 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
16219 return 1;
16220}
16221
16222static const struct intel_dmi_quirk intel_dmi_quirks[] = {
16223 {
16224 .dmi_id_list = &(const struct dmi_system_id[]) {
16225 {
16226 .callback = intel_dmi_reverse_brightness,
16227 .ident = "NCR Corporation",
16228 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
16229 DMI_MATCH(DMI_PRODUCT_NAME, ""),
16230 },
16231 },
16232 { } /* terminating entry */
16233 },
16234 .hook = quirk_invert_brightness,
16235 },
16236};
16237
c43b5634 16238static struct intel_quirk intel_quirks[] = {
b690e96c
JB
16239 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
16240 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
16241
b690e96c
JB
16242 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
16243 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
16244
5f080c0f
VS
16245 /* 830 needs to leave pipe A & dpll A up */
16246 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
16247
b6b5d049
VS
16248 /* 830 needs to leave pipe B & dpll B up */
16249 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
16250
435793df
KP
16251 /* Lenovo U160 cannot use SSC on LVDS */
16252 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
16253
16254 /* Sony Vaio Y cannot use SSC on LVDS */
16255 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 16256
be505f64
AH
16257 /* Acer Aspire 5734Z must invert backlight brightness */
16258 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
16259
16260 /* Acer/eMachines G725 */
16261 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
16262
16263 /* Acer/eMachines e725 */
16264 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
16265
16266 /* Acer/Packard Bell NCL20 */
16267 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
16268
16269 /* Acer Aspire 4736Z */
16270 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
16271
16272 /* Acer Aspire 5336 */
16273 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
16274
16275 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
16276 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 16277
dfb3d47b
SD
16278 /* Acer C720 Chromebook (Core i3 4005U) */
16279 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
16280
b2a9601c 16281 /* Apple Macbook 2,1 (Core 2 T7400) */
16282 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
16283
1b9448b0
JN
16284 /* Apple Macbook 4,1 */
16285 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
16286
d4967d8c
SD
16287 /* Toshiba CB35 Chromebook (Celeron 2955U) */
16288 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
16289
16290 /* HP Chromebook 14 (Celeron 2955U) */
16291 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
cf6f0af9
JN
16292
16293 /* Dell Chromebook 11 */
16294 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
9be64eee
JN
16295
16296 /* Dell Chromebook 11 (2015 version) */
16297 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
b690e96c
JB
16298};
16299
16300static void intel_init_quirks(struct drm_device *dev)
16301{
16302 struct pci_dev *d = dev->pdev;
16303 int i;
16304
16305 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
16306 struct intel_quirk *q = &intel_quirks[i];
16307
16308 if (d->device == q->device &&
16309 (d->subsystem_vendor == q->subsystem_vendor ||
16310 q->subsystem_vendor == PCI_ANY_ID) &&
16311 (d->subsystem_device == q->subsystem_device ||
16312 q->subsystem_device == PCI_ANY_ID))
16313 q->hook(dev);
16314 }
5f85f176
EE
16315 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
16316 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
16317 intel_dmi_quirks[i].hook(dev);
16318 }
b690e96c
JB
16319}
16320
9cce37f4 16321/* Disable the VGA plane that we never use */
29b74b7f 16322static void i915_disable_vga(struct drm_i915_private *dev_priv)
9cce37f4 16323{
52a05c30 16324 struct pci_dev *pdev = dev_priv->drm.pdev;
9cce37f4 16325 u8 sr1;
920a14b2 16326 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
9cce37f4 16327
2b37c616 16328 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
52a05c30 16329 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 16330 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
16331 sr1 = inb(VGA_SR_DATA);
16332 outb(sr1 | 1<<5, VGA_SR_DATA);
52a05c30 16333 vga_put(pdev, VGA_RSRC_LEGACY_IO);
9cce37f4
JB
16334 udelay(300);
16335
01f5a626 16336 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
16337 POSTING_READ(vga_reg);
16338}
16339
f817586c
DV
16340void intel_modeset_init_hw(struct drm_device *dev)
16341{
fac5e23e 16342 struct drm_i915_private *dev_priv = to_i915(dev);
1a617b77 16343
4c75b940 16344 intel_update_cdclk(dev_priv);
1a617b77
ML
16345
16346 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
16347
46f16e63 16348 intel_init_clock_gating(dev_priv);
f817586c
DV
16349}
16350
d93c0372
MR
16351/*
16352 * Calculate what we think the watermarks should be for the state we've read
16353 * out of the hardware and then immediately program those watermarks so that
16354 * we ensure the hardware settings match our internal state.
16355 *
16356 * We can calculate what we think WM's should be by creating a duplicate of the
16357 * current state (which was constructed during hardware readout) and running it
16358 * through the atomic check code to calculate new watermark values in the
16359 * state object.
16360 */
16361static void sanitize_watermarks(struct drm_device *dev)
16362{
16363 struct drm_i915_private *dev_priv = to_i915(dev);
16364 struct drm_atomic_state *state;
ccf010fb 16365 struct intel_atomic_state *intel_state;
d93c0372
MR
16366 struct drm_crtc *crtc;
16367 struct drm_crtc_state *cstate;
16368 struct drm_modeset_acquire_ctx ctx;
16369 int ret;
16370 int i;
16371
16372 /* Only supported on platforms that use atomic watermark design */
ed4a6a7c 16373 if (!dev_priv->display.optimize_watermarks)
d93c0372
MR
16374 return;
16375
16376 /*
16377 * We need to hold connection_mutex before calling duplicate_state so
16378 * that the connector loop is protected.
16379 */
16380 drm_modeset_acquire_init(&ctx, 0);
16381retry:
0cd1262d 16382 ret = drm_modeset_lock_all_ctx(dev, &ctx);
d93c0372
MR
16383 if (ret == -EDEADLK) {
16384 drm_modeset_backoff(&ctx);
16385 goto retry;
16386 } else if (WARN_ON(ret)) {
0cd1262d 16387 goto fail;
d93c0372
MR
16388 }
16389
16390 state = drm_atomic_helper_duplicate_state(dev, &ctx);
16391 if (WARN_ON(IS_ERR(state)))
0cd1262d 16392 goto fail;
d93c0372 16393
ccf010fb
ML
16394 intel_state = to_intel_atomic_state(state);
16395
ed4a6a7c
MR
16396 /*
16397 * Hardware readout is the only time we don't want to calculate
16398 * intermediate watermarks (since we don't trust the current
16399 * watermarks).
16400 */
ccf010fb 16401 intel_state->skip_intermediate_wm = true;
ed4a6a7c 16402
d93c0372
MR
16403 ret = intel_atomic_check(dev, state);
16404 if (ret) {
16405 /*
16406 * If we fail here, it means that the hardware appears to be
16407 * programmed in a way that shouldn't be possible, given our
16408 * understanding of watermark requirements. This might mean a
16409 * mistake in the hardware readout code or a mistake in the
16410 * watermark calculations for a given platform. Raise a WARN
16411 * so that this is noticeable.
16412 *
16413 * If this actually happens, we'll have to just leave the
16414 * BIOS-programmed watermarks untouched and hope for the best.
16415 */
16416 WARN(true, "Could not determine valid watermarks for inherited state\n");
b9a1b717 16417 goto put_state;
d93c0372
MR
16418 }
16419
16420 /* Write calculated watermark values back */
d93c0372
MR
16421 for_each_crtc_in_state(state, crtc, cstate, i) {
16422 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
16423
ed4a6a7c 16424 cs->wm.need_postvbl_update = true;
ccf010fb 16425 dev_priv->display.optimize_watermarks(intel_state, cs);
d93c0372
MR
16426 }
16427
b9a1b717 16428put_state:
0853695c 16429 drm_atomic_state_put(state);
0cd1262d 16430fail:
d93c0372
MR
16431 drm_modeset_drop_locks(&ctx);
16432 drm_modeset_acquire_fini(&ctx);
16433}
16434
b079bd17 16435int intel_modeset_init(struct drm_device *dev)
79e53945 16436{
72e96d64
JL
16437 struct drm_i915_private *dev_priv = to_i915(dev);
16438 struct i915_ggtt *ggtt = &dev_priv->ggtt;
8cc87b75 16439 enum pipe pipe;
46f297fb 16440 struct intel_crtc *crtc;
79e53945
JB
16441
16442 drm_mode_config_init(dev);
16443
16444 dev->mode_config.min_width = 0;
16445 dev->mode_config.min_height = 0;
16446
019d96cb
DA
16447 dev->mode_config.preferred_depth = 24;
16448 dev->mode_config.prefer_shadow = 1;
16449
25bab385
TU
16450 dev->mode_config.allow_fb_modifiers = true;
16451
e6ecefaa 16452 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 16453
b690e96c
JB
16454 intel_init_quirks(dev);
16455
62d75df7 16456 intel_init_pm(dev_priv);
1fa61106 16457
b7f05d4a 16458 if (INTEL_INFO(dev_priv)->num_pipes == 0)
b079bd17 16459 return 0;
e3c74757 16460
69f92f67
LW
16461 /*
16462 * There may be no VBT; and if the BIOS enabled SSC we can
16463 * just keep using it to avoid unnecessary flicker. Whereas if the
16464 * BIOS isn't using it, don't assume it will work even if the VBT
16465 * indicates as much.
16466 */
6e266956 16467 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
69f92f67
LW
16468 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
16469 DREF_SSC1_ENABLE);
16470
16471 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
16472 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
16473 bios_lvds_use_ssc ? "en" : "dis",
16474 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
16475 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
16476 }
16477 }
16478
5db94019 16479 if (IS_GEN2(dev_priv)) {
a6c45cf0
CW
16480 dev->mode_config.max_width = 2048;
16481 dev->mode_config.max_height = 2048;
5db94019 16482 } else if (IS_GEN3(dev_priv)) {
5e4d6fa7
KP
16483 dev->mode_config.max_width = 4096;
16484 dev->mode_config.max_height = 4096;
79e53945 16485 } else {
a6c45cf0
CW
16486 dev->mode_config.max_width = 8192;
16487 dev->mode_config.max_height = 8192;
79e53945 16488 }
068be561 16489
50a0bc90
TU
16490 if (IS_845G(dev_priv) || IS_I865G(dev_priv)) {
16491 dev->mode_config.cursor_width = IS_845G(dev_priv) ? 64 : 512;
dc41c154 16492 dev->mode_config.cursor_height = 1023;
5db94019 16493 } else if (IS_GEN2(dev_priv)) {
068be561
DL
16494 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
16495 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
16496 } else {
16497 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
16498 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
16499 }
16500
72e96d64 16501 dev->mode_config.fb_base = ggtt->mappable_base;
79e53945 16502
28c97730 16503 DRM_DEBUG_KMS("%d display pipe%s available.\n",
b7f05d4a
TU
16504 INTEL_INFO(dev_priv)->num_pipes,
16505 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
79e53945 16506
055e393f 16507 for_each_pipe(dev_priv, pipe) {
b079bd17
VS
16508 int ret;
16509
5ab0d85b 16510 ret = intel_crtc_init(dev_priv, pipe);
b079bd17
VS
16511 if (ret) {
16512 drm_mode_config_cleanup(dev);
16513 return ret;
16514 }
79e53945
JB
16515 }
16516
bfa7df01 16517 intel_update_czclk(dev_priv);
4c75b940 16518 intel_update_cdclk(dev_priv);
bfa7df01 16519
e72f9fbf 16520 intel_shared_dpll_init(dev);
ee7b9f93 16521
b2045352 16522 if (dev_priv->max_cdclk_freq == 0)
4c75b940 16523 intel_update_max_cdclk(dev_priv);
b2045352 16524
9cce37f4 16525 /* Just disable it once at startup */
29b74b7f 16526 i915_disable_vga(dev_priv);
79e53945 16527 intel_setup_outputs(dev);
11be49eb 16528
6e9f798d 16529 drm_modeset_lock_all(dev);
043e9bda 16530 intel_modeset_setup_hw_state(dev);
6e9f798d 16531 drm_modeset_unlock_all(dev);
46f297fb 16532
d3fcc808 16533 for_each_intel_crtc(dev, crtc) {
eeebeac5
ML
16534 struct intel_initial_plane_config plane_config = {};
16535
46f297fb
JB
16536 if (!crtc->active)
16537 continue;
16538
46f297fb 16539 /*
46f297fb
JB
16540 * Note that reserving the BIOS fb up front prevents us
16541 * from stuffing other stolen allocations like the ring
16542 * on top. This prevents some ugliness at boot time, and
16543 * can even allow for smooth boot transitions if the BIOS
16544 * fb is large enough for the active pipe configuration.
16545 */
eeebeac5
ML
16546 dev_priv->display.get_initial_plane_config(crtc,
16547 &plane_config);
16548
16549 /*
16550 * If the fb is shared between multiple heads, we'll
16551 * just get the first one.
16552 */
16553 intel_find_initial_plane_obj(crtc, &plane_config);
46f297fb 16554 }
d93c0372
MR
16555
16556 /*
16557 * Make sure hardware watermarks really match the state we read out.
16558 * Note that we need to do this after reconstructing the BIOS fb's
16559 * since the watermark calculation done here will use pstate->fb.
16560 */
16561 sanitize_watermarks(dev);
b079bd17
VS
16562
16563 return 0;
2c7111db
CW
16564}
16565
7fad798e
DV
16566static void intel_enable_pipe_a(struct drm_device *dev)
16567{
16568 struct intel_connector *connector;
16569 struct drm_connector *crt = NULL;
16570 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 16571 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
16572
16573 /* We can't just switch on the pipe A, we need to set things up with a
16574 * proper mode and output configuration. As a gross hack, enable pipe A
16575 * by enabling the load detect pipe once. */
3a3371ff 16576 for_each_intel_connector(dev, connector) {
7fad798e
DV
16577 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
16578 crt = &connector->base;
16579 break;
16580 }
16581 }
16582
16583 if (!crt)
16584 return;
16585
208bf9fd 16586 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
49172fee 16587 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
7fad798e
DV
16588}
16589
fa555837
DV
16590static bool
16591intel_check_plane_mapping(struct intel_crtc *crtc)
16592{
b7f05d4a 16593 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
649636ef 16594 u32 val;
fa555837 16595
b7f05d4a 16596 if (INTEL_INFO(dev_priv)->num_pipes == 1)
fa555837
DV
16597 return true;
16598
649636ef 16599 val = I915_READ(DSPCNTR(!crtc->plane));
fa555837
DV
16600
16601 if ((val & DISPLAY_PLANE_ENABLE) &&
16602 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
16603 return false;
16604
16605 return true;
16606}
16607
02e93c35
VS
16608static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
16609{
16610 struct drm_device *dev = crtc->base.dev;
16611 struct intel_encoder *encoder;
16612
16613 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
16614 return true;
16615
16616 return false;
16617}
16618
496b0fc3
ML
16619static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
16620{
16621 struct drm_device *dev = encoder->base.dev;
16622 struct intel_connector *connector;
16623
16624 for_each_connector_on_encoder(dev, &encoder->base, connector)
16625 return connector;
16626
16627 return NULL;
16628}
16629
a168f5b3
VS
16630static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
16631 enum transcoder pch_transcoder)
16632{
16633 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
16634 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == TRANSCODER_A);
16635}
16636
24929352
DV
16637static void intel_sanitize_crtc(struct intel_crtc *crtc)
16638{
16639 struct drm_device *dev = crtc->base.dev;
fac5e23e 16640 struct drm_i915_private *dev_priv = to_i915(dev);
4d1de975 16641 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
24929352 16642
24929352 16643 /* Clear any frame start delays used for debugging left by the BIOS */
4d1de975
JN
16644 if (!transcoder_is_dsi(cpu_transcoder)) {
16645 i915_reg_t reg = PIPECONF(cpu_transcoder);
16646
16647 I915_WRITE(reg,
16648 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
16649 }
24929352 16650
d3eaf884 16651 /* restore vblank interrupts to correct state */
9625604c 16652 drm_crtc_vblank_reset(&crtc->base);
d297e103 16653 if (crtc->active) {
f9cd7b88
VS
16654 struct intel_plane *plane;
16655
9625604c 16656 drm_crtc_vblank_on(&crtc->base);
f9cd7b88
VS
16657
16658 /* Disable everything but the primary plane */
16659 for_each_intel_plane_on_crtc(dev, crtc, plane) {
16660 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
16661 continue;
16662
16663 plane->disable_plane(&plane->base, &crtc->base);
16664 }
9625604c 16665 }
d3eaf884 16666
24929352 16667 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
16668 * disable the crtc (and hence change the state) if it is wrong. Note
16669 * that gen4+ has a fixed plane -> pipe mapping. */
16670 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
16671 bool plane;
16672
78108b7c
VS
16673 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
16674 crtc->base.base.id, crtc->base.name);
24929352
DV
16675
16676 /* Pipe has the wrong plane attached and the plane is active.
16677 * Temporarily change the plane mapping and disable everything
16678 * ... */
16679 plane = crtc->plane;
936e71e3 16680 to_intel_plane_state(crtc->base.primary->state)->base.visible = true;
24929352 16681 crtc->plane = !plane;
b17d48e2 16682 intel_crtc_disable_noatomic(&crtc->base);
24929352 16683 crtc->plane = plane;
24929352 16684 }
24929352 16685
7fad798e
DV
16686 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
16687 crtc->pipe == PIPE_A && !crtc->active) {
16688 /* BIOS forgot to enable pipe A, this mostly happens after
16689 * resume. Force-enable the pipe to fix this, the update_dpms
16690 * call below we restore the pipe to the right state, but leave
16691 * the required bits on. */
16692 intel_enable_pipe_a(dev);
16693 }
16694
24929352
DV
16695 /* Adjust the state of the output pipe according to whether we
16696 * have active connectors/encoders. */
842e0307 16697 if (crtc->active && !intel_crtc_has_encoders(crtc))
b17d48e2 16698 intel_crtc_disable_noatomic(&crtc->base);
24929352 16699
49cff963 16700 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
4cc31489
DV
16701 /*
16702 * We start out with underrun reporting disabled to avoid races.
16703 * For correct bookkeeping mark this on active crtcs.
16704 *
c5ab3bc0
DV
16705 * Also on gmch platforms we dont have any hardware bits to
16706 * disable the underrun reporting. Which means we need to start
16707 * out with underrun reporting disabled also on inactive pipes,
16708 * since otherwise we'll complain about the garbage we read when
16709 * e.g. coming up after runtime pm.
16710 *
4cc31489
DV
16711 * No protection against concurrent access is required - at
16712 * worst a fifo underrun happens which also sets this to false.
16713 */
16714 crtc->cpu_fifo_underrun_disabled = true;
a168f5b3
VS
16715 /*
16716 * We track the PCH trancoder underrun reporting state
16717 * within the crtc. With crtc for pipe A housing the underrun
16718 * reporting state for PCH transcoder A, crtc for pipe B housing
16719 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
16720 * and marking underrun reporting as disabled for the non-existing
16721 * PCH transcoders B and C would prevent enabling the south
16722 * error interrupt (see cpt_can_enable_serr_int()).
16723 */
16724 if (has_pch_trancoder(dev_priv, (enum transcoder)crtc->pipe))
16725 crtc->pch_fifo_underrun_disabled = true;
4cc31489 16726 }
24929352
DV
16727}
16728
16729static void intel_sanitize_encoder(struct intel_encoder *encoder)
16730{
16731 struct intel_connector *connector;
24929352
DV
16732
16733 /* We need to check both for a crtc link (meaning that the
16734 * encoder is active and trying to read from a pipe) and the
16735 * pipe itself being active. */
16736 bool has_active_crtc = encoder->base.crtc &&
16737 to_intel_crtc(encoder->base.crtc)->active;
16738
496b0fc3
ML
16739 connector = intel_encoder_find_connector(encoder);
16740 if (connector && !has_active_crtc) {
24929352
DV
16741 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
16742 encoder->base.base.id,
8e329a03 16743 encoder->base.name);
24929352
DV
16744
16745 /* Connector is active, but has no active pipe. This is
16746 * fallout from our resume register restoring. Disable
16747 * the encoder manually again. */
16748 if (encoder->base.crtc) {
fd6bbda9
ML
16749 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
16750
24929352
DV
16751 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
16752 encoder->base.base.id,
8e329a03 16753 encoder->base.name);
fd6bbda9 16754 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
a62d1497 16755 if (encoder->post_disable)
fd6bbda9 16756 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
24929352 16757 }
7f1950fb 16758 encoder->base.crtc = NULL;
24929352
DV
16759
16760 /* Inconsistent output/port/pipe state happens presumably due to
16761 * a bug in one of the get_hw_state functions. Or someplace else
16762 * in our code, like the register restore mess on resume. Clamp
16763 * things to off as a safer default. */
fd6bbda9
ML
16764
16765 connector->base.dpms = DRM_MODE_DPMS_OFF;
16766 connector->base.encoder = NULL;
24929352
DV
16767 }
16768 /* Enabled encoders without active connectors will be fixed in
16769 * the crtc fixup. */
16770}
16771
29b74b7f 16772void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
0fde901f 16773{
920a14b2 16774 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
0fde901f 16775
04098753
ID
16776 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
16777 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
29b74b7f 16778 i915_disable_vga(dev_priv);
04098753
ID
16779 }
16780}
16781
29b74b7f 16782void i915_redisable_vga(struct drm_i915_private *dev_priv)
04098753 16783{
8dc8a27c
PZ
16784 /* This function can be called both from intel_modeset_setup_hw_state or
16785 * at a very early point in our resume sequence, where the power well
16786 * structures are not yet restored. Since this function is at a very
16787 * paranoid "someone might have enabled VGA while we were not looking"
16788 * level, just check if the power well is enabled instead of trying to
16789 * follow the "don't touch the power well if we don't need it" policy
16790 * the rest of the driver uses. */
6392f847 16791 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
16792 return;
16793
29b74b7f 16794 i915_redisable_vga_power_on(dev_priv);
6392f847
ID
16795
16796 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
0fde901f
KM
16797}
16798
f9cd7b88 16799static bool primary_get_hw_state(struct intel_plane *plane)
98ec7739 16800{
f9cd7b88 16801 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
98ec7739 16802
f9cd7b88 16803 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
d032ffa0
ML
16804}
16805
f9cd7b88
VS
16806/* FIXME read out full plane state for all planes */
16807static void readout_plane_state(struct intel_crtc *crtc)
d032ffa0 16808{
b26d3ea3 16809 struct drm_plane *primary = crtc->base.primary;
f9cd7b88 16810 struct intel_plane_state *plane_state =
b26d3ea3 16811 to_intel_plane_state(primary->state);
d032ffa0 16812
936e71e3 16813 plane_state->base.visible = crtc->active &&
b26d3ea3
ML
16814 primary_get_hw_state(to_intel_plane(primary));
16815
936e71e3 16816 if (plane_state->base.visible)
b26d3ea3 16817 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
98ec7739
VS
16818}
16819
30e984df 16820static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352 16821{
fac5e23e 16822 struct drm_i915_private *dev_priv = to_i915(dev);
24929352 16823 enum pipe pipe;
24929352
DV
16824 struct intel_crtc *crtc;
16825 struct intel_encoder *encoder;
16826 struct intel_connector *connector;
5358901f 16827 int i;
24929352 16828
565602d7
ML
16829 dev_priv->active_crtcs = 0;
16830
d3fcc808 16831 for_each_intel_crtc(dev, crtc) {
565602d7
ML
16832 struct intel_crtc_state *crtc_state = crtc->config;
16833 int pixclk = 0;
3b117c8f 16834
ec2dc6a0 16835 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
565602d7
ML
16836 memset(crtc_state, 0, sizeof(*crtc_state));
16837 crtc_state->base.crtc = &crtc->base;
24929352 16838
565602d7
ML
16839 crtc_state->base.active = crtc_state->base.enable =
16840 dev_priv->display.get_pipe_config(crtc, crtc_state);
16841
16842 crtc->base.enabled = crtc_state->base.enable;
16843 crtc->active = crtc_state->base.active;
16844
16845 if (crtc_state->base.active) {
16846 dev_priv->active_crtcs |= 1 << crtc->pipe;
16847
c89e39f3 16848 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv))
565602d7 16849 pixclk = ilk_pipe_pixel_rate(crtc_state);
9558d15d 16850 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
565602d7
ML
16851 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
16852 else
16853 WARN_ON(dev_priv->display.modeset_calc_cdclk);
9558d15d
VS
16854
16855 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
16856 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
16857 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
565602d7
ML
16858 }
16859
16860 dev_priv->min_pixclk[crtc->pipe] = pixclk;
b70709a6 16861
f9cd7b88 16862 readout_plane_state(crtc);
24929352 16863
78108b7c
VS
16864 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
16865 crtc->base.base.id, crtc->base.name,
24929352
DV
16866 crtc->active ? "enabled" : "disabled");
16867 }
16868
5358901f
DV
16869 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16870 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
16871
2edd6443
ACO
16872 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
16873 &pll->config.hw_state);
3e369b76 16874 pll->config.crtc_mask = 0;
d3fcc808 16875 for_each_intel_crtc(dev, crtc) {
2dd66ebd 16876 if (crtc->active && crtc->config->shared_dpll == pll)
3e369b76 16877 pll->config.crtc_mask |= 1 << crtc->pipe;
5358901f 16878 }
2dd66ebd 16879 pll->active_mask = pll->config.crtc_mask;
5358901f 16880
1e6f2ddc 16881 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 16882 pll->name, pll->config.crtc_mask, pll->on);
5358901f
DV
16883 }
16884
b2784e15 16885 for_each_intel_encoder(dev, encoder) {
24929352
DV
16886 pipe = 0;
16887
16888 if (encoder->get_hw_state(encoder, &pipe)) {
98187836 16889 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
e2af48c6 16890
045ac3b5 16891 encoder->base.crtc = &crtc->base;
253c84c8 16892 crtc->config->output_types |= 1 << encoder->type;
6e3c9717 16893 encoder->get_config(encoder, crtc->config);
24929352
DV
16894 } else {
16895 encoder->base.crtc = NULL;
16896 }
16897
6f2bcceb 16898 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 16899 encoder->base.base.id,
8e329a03 16900 encoder->base.name,
24929352 16901 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 16902 pipe_name(pipe));
24929352
DV
16903 }
16904
3a3371ff 16905 for_each_intel_connector(dev, connector) {
24929352
DV
16906 if (connector->get_hw_state(connector)) {
16907 connector->base.dpms = DRM_MODE_DPMS_ON;
2aa974c9
ML
16908
16909 encoder = connector->encoder;
16910 connector->base.encoder = &encoder->base;
16911
16912 if (encoder->base.crtc &&
16913 encoder->base.crtc->state->active) {
16914 /*
16915 * This has to be done during hardware readout
16916 * because anything calling .crtc_disable may
16917 * rely on the connector_mask being accurate.
16918 */
16919 encoder->base.crtc->state->connector_mask |=
16920 1 << drm_connector_index(&connector->base);
e87a52b3
ML
16921 encoder->base.crtc->state->encoder_mask |=
16922 1 << drm_encoder_index(&encoder->base);
2aa974c9
ML
16923 }
16924
24929352
DV
16925 } else {
16926 connector->base.dpms = DRM_MODE_DPMS_OFF;
16927 connector->base.encoder = NULL;
16928 }
16929 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
16930 connector->base.base.id,
c23cc417 16931 connector->base.name,
24929352
DV
16932 connector->base.encoder ? "enabled" : "disabled");
16933 }
7f4c6284
VS
16934
16935 for_each_intel_crtc(dev, crtc) {
16936 crtc->base.hwmode = crtc->config->base.adjusted_mode;
16937
16938 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
16939 if (crtc->base.state->active) {
16940 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
16941 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
16942 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
16943
16944 /*
16945 * The initial mode needs to be set in order to keep
16946 * the atomic core happy. It wants a valid mode if the
16947 * crtc's enabled, so we do the above call.
16948 *
16949 * At this point some state updated by the connectors
16950 * in their ->detect() callback has not run yet, so
16951 * no recalculation can be done yet.
16952 *
16953 * Even if we could do a recalculation and modeset
16954 * right now it would cause a double modeset if
16955 * fbdev or userspace chooses a different initial mode.
16956 *
16957 * If that happens, someone indicated they wanted a
16958 * mode change, which means it's safe to do a full
16959 * recalculation.
16960 */
16961 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
9eca6832
VS
16962
16963 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
16964 update_scanline_offset(crtc);
7f4c6284 16965 }
e3b247da
VS
16966
16967 intel_pipe_config_sanity_check(dev_priv, crtc->config);
7f4c6284 16968 }
30e984df
DV
16969}
16970
043e9bda
ML
16971/* Scan out the current hw modeset state,
16972 * and sanitizes it to the current state
16973 */
16974static void
16975intel_modeset_setup_hw_state(struct drm_device *dev)
30e984df 16976{
fac5e23e 16977 struct drm_i915_private *dev_priv = to_i915(dev);
30e984df 16978 enum pipe pipe;
30e984df
DV
16979 struct intel_crtc *crtc;
16980 struct intel_encoder *encoder;
35c95375 16981 int i;
30e984df
DV
16982
16983 intel_modeset_readout_hw_state(dev);
24929352
DV
16984
16985 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 16986 for_each_intel_encoder(dev, encoder) {
24929352
DV
16987 intel_sanitize_encoder(encoder);
16988 }
16989
055e393f 16990 for_each_pipe(dev_priv, pipe) {
98187836 16991 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
e2af48c6 16992
24929352 16993 intel_sanitize_crtc(crtc);
6e3c9717
ACO
16994 intel_dump_pipe_config(crtc, crtc->config,
16995 "[setup_hw_state]");
24929352 16996 }
9a935856 16997
d29b2f9d
ACO
16998 intel_modeset_update_connector_atomic_state(dev);
16999
35c95375
DV
17000 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
17001 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
17002
2dd66ebd 17003 if (!pll->on || pll->active_mask)
35c95375
DV
17004 continue;
17005
17006 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
17007
2edd6443 17008 pll->funcs.disable(dev_priv, pll);
35c95375
DV
17009 pll->on = false;
17010 }
17011
920a14b2 17012 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
6eb1a681 17013 vlv_wm_get_hw_state(dev);
5db94019 17014 else if (IS_GEN9(dev_priv))
3078999f 17015 skl_wm_get_hw_state(dev);
6e266956 17016 else if (HAS_PCH_SPLIT(dev_priv))
243e6a44 17017 ilk_wm_get_hw_state(dev);
292b990e
ML
17018
17019 for_each_intel_crtc(dev, crtc) {
17020 unsigned long put_domains;
17021
74bff5f9 17022 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
292b990e
ML
17023 if (WARN_ON(put_domains))
17024 modeset_put_power_domains(dev_priv, put_domains);
17025 }
17026 intel_display_set_init_power(dev_priv, false);
010cf73d
PZ
17027
17028 intel_fbc_init_pipe_state(dev_priv);
043e9bda 17029}
7d0bc1ea 17030
043e9bda
ML
17031void intel_display_resume(struct drm_device *dev)
17032{
e2c8b870
ML
17033 struct drm_i915_private *dev_priv = to_i915(dev);
17034 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
17035 struct drm_modeset_acquire_ctx ctx;
043e9bda 17036 int ret;
f30da187 17037
e2c8b870 17038 dev_priv->modeset_restore_state = NULL;
73974893
ML
17039 if (state)
17040 state->acquire_ctx = &ctx;
043e9bda 17041
ea49c9ac
ML
17042 /*
17043 * This is a cludge because with real atomic modeset mode_config.mutex
17044 * won't be taken. Unfortunately some probed state like
17045 * audio_codec_enable is still protected by mode_config.mutex, so lock
17046 * it here for now.
17047 */
17048 mutex_lock(&dev->mode_config.mutex);
e2c8b870 17049 drm_modeset_acquire_init(&ctx, 0);
043e9bda 17050
73974893
ML
17051 while (1) {
17052 ret = drm_modeset_lock_all_ctx(dev, &ctx);
17053 if (ret != -EDEADLK)
17054 break;
043e9bda 17055
e2c8b870 17056 drm_modeset_backoff(&ctx);
e2c8b870 17057 }
043e9bda 17058
73974893
ML
17059 if (!ret)
17060 ret = __intel_display_resume(dev, state);
17061
e2c8b870
ML
17062 drm_modeset_drop_locks(&ctx);
17063 drm_modeset_acquire_fini(&ctx);
ea49c9ac 17064 mutex_unlock(&dev->mode_config.mutex);
043e9bda 17065
0853695c 17066 if (ret)
e2c8b870 17067 DRM_ERROR("Restoring old state failed with %i\n", ret);
0853695c 17068 drm_atomic_state_put(state);
2c7111db
CW
17069}
17070
17071void intel_modeset_gem_init(struct drm_device *dev)
17072{
dc97997a 17073 struct drm_i915_private *dev_priv = to_i915(dev);
484b41dd 17074 struct drm_crtc *c;
2ff8fde1 17075 struct drm_i915_gem_object *obj;
484b41dd 17076
dc97997a 17077 intel_init_gt_powersave(dev_priv);
ae48434c 17078
1833b134 17079 intel_modeset_init_hw(dev);
02e792fb 17080
1ee8da6d 17081 intel_setup_overlay(dev_priv);
484b41dd
JB
17082
17083 /*
17084 * Make sure any fbs we allocated at startup are properly
17085 * pinned & fenced. When we do the allocation it's too early
17086 * for this.
17087 */
70e1e0ec 17088 for_each_crtc(dev, c) {
058d88c4
CW
17089 struct i915_vma *vma;
17090
2ff8fde1
MR
17091 obj = intel_fb_obj(c->primary->fb);
17092 if (obj == NULL)
484b41dd
JB
17093 continue;
17094
e0d6149b 17095 mutex_lock(&dev->struct_mutex);
058d88c4 17096 vma = intel_pin_and_fence_fb_obj(c->primary->fb,
3465c580 17097 c->primary->state->rotation);
e0d6149b 17098 mutex_unlock(&dev->struct_mutex);
058d88c4 17099 if (IS_ERR(vma)) {
484b41dd
JB
17100 DRM_ERROR("failed to pin boot fb on pipe %d\n",
17101 to_intel_crtc(c)->pipe);
66e514c1 17102 drm_framebuffer_unreference(c->primary->fb);
5a21b665 17103 c->primary->fb = NULL;
36750f28 17104 c->primary->crtc = c->primary->state->crtc = NULL;
5a21b665 17105 update_state_fb(c->primary);
36750f28 17106 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
484b41dd
JB
17107 }
17108 }
1ebaa0b9
CW
17109}
17110
17111int intel_connector_register(struct drm_connector *connector)
17112{
17113 struct intel_connector *intel_connector = to_intel_connector(connector);
17114 int ret;
17115
17116 ret = intel_backlight_device_register(intel_connector);
17117 if (ret)
17118 goto err;
17119
17120 return 0;
0962c3c9 17121
1ebaa0b9
CW
17122err:
17123 return ret;
79e53945
JB
17124}
17125
c191eca1 17126void intel_connector_unregister(struct drm_connector *connector)
4932e2c3 17127{
e63d87c0 17128 struct intel_connector *intel_connector = to_intel_connector(connector);
4932e2c3 17129
e63d87c0 17130 intel_backlight_device_unregister(intel_connector);
4932e2c3 17131 intel_panel_destroy_backlight(connector);
4932e2c3
ID
17132}
17133
79e53945
JB
17134void intel_modeset_cleanup(struct drm_device *dev)
17135{
fac5e23e 17136 struct drm_i915_private *dev_priv = to_i915(dev);
652c393a 17137
dc97997a 17138 intel_disable_gt_powersave(dev_priv);
2eb5252e 17139
fd0c0642
DV
17140 /*
17141 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 17142 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
17143 * experience fancy races otherwise.
17144 */
2aeb7d3a 17145 intel_irq_uninstall(dev_priv);
eb21b92b 17146
fd0c0642
DV
17147 /*
17148 * Due to the hpd irq storm handling the hotplug work can re-arm the
17149 * poll handlers. Hence disable polling after hpd handling is shut down.
17150 */
f87ea761 17151 drm_kms_helper_poll_fini(dev);
fd0c0642 17152
723bfd70
JB
17153 intel_unregister_dsm_handler();
17154
c937ab3e 17155 intel_fbc_global_disable(dev_priv);
69341a5e 17156
1630fe75
CW
17157 /* flush any delayed tasks or pending work */
17158 flush_scheduled_work();
17159
79e53945 17160 drm_mode_config_cleanup(dev);
4d7bb011 17161
1ee8da6d 17162 intel_cleanup_overlay(dev_priv);
ae48434c 17163
dc97997a 17164 intel_cleanup_gt_powersave(dev_priv);
f5949141
DV
17165
17166 intel_teardown_gmbus(dev);
79e53945
JB
17167}
17168
df0e9248
CW
17169void intel_connector_attach_encoder(struct intel_connector *connector,
17170 struct intel_encoder *encoder)
17171{
17172 connector->encoder = encoder;
17173 drm_mode_connector_attach_encoder(&connector->base,
17174 &encoder->base);
79e53945 17175}
28d52043
DA
17176
17177/*
17178 * set vga decode state - true == enable VGA decode
17179 */
17180int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
17181{
fac5e23e 17182 struct drm_i915_private *dev_priv = to_i915(dev);
a885b3cc 17183 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
17184 u16 gmch_ctrl;
17185
75fa041d
CW
17186 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
17187 DRM_ERROR("failed to read control word\n");
17188 return -EIO;
17189 }
17190
c0cc8a55
CW
17191 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
17192 return 0;
17193
28d52043
DA
17194 if (state)
17195 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
17196 else
17197 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
17198
17199 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
17200 DRM_ERROR("failed to write control word\n");
17201 return -EIO;
17202 }
17203
28d52043
DA
17204 return 0;
17205}
c4a1d9e4 17206
98a2f411
CW
17207#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
17208
c4a1d9e4 17209struct intel_display_error_state {
ff57f1b0
PZ
17210
17211 u32 power_well_driver;
17212
63b66e5b
CW
17213 int num_transcoders;
17214
c4a1d9e4
CW
17215 struct intel_cursor_error_state {
17216 u32 control;
17217 u32 position;
17218 u32 base;
17219 u32 size;
52331309 17220 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
17221
17222 struct intel_pipe_error_state {
ddf9c536 17223 bool power_domain_on;
c4a1d9e4 17224 u32 source;
f301b1e1 17225 u32 stat;
52331309 17226 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
17227
17228 struct intel_plane_error_state {
17229 u32 control;
17230 u32 stride;
17231 u32 size;
17232 u32 pos;
17233 u32 addr;
17234 u32 surface;
17235 u32 tile_offset;
52331309 17236 } plane[I915_MAX_PIPES];
63b66e5b
CW
17237
17238 struct intel_transcoder_error_state {
ddf9c536 17239 bool power_domain_on;
63b66e5b
CW
17240 enum transcoder cpu_transcoder;
17241
17242 u32 conf;
17243
17244 u32 htotal;
17245 u32 hblank;
17246 u32 hsync;
17247 u32 vtotal;
17248 u32 vblank;
17249 u32 vsync;
17250 } transcoder[4];
c4a1d9e4
CW
17251};
17252
17253struct intel_display_error_state *
c033666a 17254intel_display_capture_error_state(struct drm_i915_private *dev_priv)
c4a1d9e4 17255{
c4a1d9e4 17256 struct intel_display_error_state *error;
63b66e5b
CW
17257 int transcoders[] = {
17258 TRANSCODER_A,
17259 TRANSCODER_B,
17260 TRANSCODER_C,
17261 TRANSCODER_EDP,
17262 };
c4a1d9e4
CW
17263 int i;
17264
c033666a 17265 if (INTEL_INFO(dev_priv)->num_pipes == 0)
63b66e5b
CW
17266 return NULL;
17267
9d1cb914 17268 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
17269 if (error == NULL)
17270 return NULL;
17271
c033666a 17272 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
ff57f1b0
PZ
17273 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
17274
055e393f 17275 for_each_pipe(dev_priv, i) {
ddf9c536 17276 error->pipe[i].power_domain_on =
f458ebbc
DV
17277 __intel_display_power_is_enabled(dev_priv,
17278 POWER_DOMAIN_PIPE(i));
ddf9c536 17279 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
17280 continue;
17281
5efb3e28
VS
17282 error->cursor[i].control = I915_READ(CURCNTR(i));
17283 error->cursor[i].position = I915_READ(CURPOS(i));
17284 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
17285
17286 error->plane[i].control = I915_READ(DSPCNTR(i));
17287 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
c033666a 17288 if (INTEL_GEN(dev_priv) <= 3) {
51889b35 17289 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
17290 error->plane[i].pos = I915_READ(DSPPOS(i));
17291 }
c033666a 17292 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
ca291363 17293 error->plane[i].addr = I915_READ(DSPADDR(i));
c033666a 17294 if (INTEL_GEN(dev_priv) >= 4) {
c4a1d9e4
CW
17295 error->plane[i].surface = I915_READ(DSPSURF(i));
17296 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
17297 }
17298
c4a1d9e4 17299 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 17300
c033666a 17301 if (HAS_GMCH_DISPLAY(dev_priv))
f301b1e1 17302 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
17303 }
17304
4d1de975 17305 /* Note: this does not include DSI transcoders. */
c033666a 17306 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
2d1fe073 17307 if (HAS_DDI(dev_priv))
63b66e5b
CW
17308 error->num_transcoders++; /* Account for eDP. */
17309
17310 for (i = 0; i < error->num_transcoders; i++) {
17311 enum transcoder cpu_transcoder = transcoders[i];
17312
ddf9c536 17313 error->transcoder[i].power_domain_on =
f458ebbc 17314 __intel_display_power_is_enabled(dev_priv,
38cc1daf 17315 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 17316 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
17317 continue;
17318
63b66e5b
CW
17319 error->transcoder[i].cpu_transcoder = cpu_transcoder;
17320
17321 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
17322 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
17323 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
17324 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
17325 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
17326 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
17327 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
17328 }
17329
17330 return error;
17331}
17332
edc3d884
MK
17333#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
17334
c4a1d9e4 17335void
edc3d884 17336intel_display_print_error_state(struct drm_i915_error_state_buf *m,
5f56d5f9 17337 struct drm_i915_private *dev_priv,
c4a1d9e4
CW
17338 struct intel_display_error_state *error)
17339{
17340 int i;
17341
63b66e5b
CW
17342 if (!error)
17343 return;
17344
b7f05d4a 17345 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
8652744b 17346 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
edc3d884 17347 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 17348 error->power_well_driver);
055e393f 17349 for_each_pipe(dev_priv, i) {
edc3d884 17350 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536 17351 err_printf(m, " Power: %s\n",
87ad3212 17352 onoff(error->pipe[i].power_domain_on));
edc3d884 17353 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 17354 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
17355
17356 err_printf(m, "Plane [%d]:\n", i);
17357 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
17358 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
5f56d5f9 17359 if (INTEL_GEN(dev_priv) <= 3) {
edc3d884
MK
17360 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
17361 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 17362 }
772c2a51 17363 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
edc3d884 17364 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
5f56d5f9 17365 if (INTEL_GEN(dev_priv) >= 4) {
edc3d884
MK
17366 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
17367 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
17368 }
17369
edc3d884
MK
17370 err_printf(m, "Cursor [%d]:\n", i);
17371 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
17372 err_printf(m, " POS: %08x\n", error->cursor[i].position);
17373 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 17374 }
63b66e5b
CW
17375
17376 for (i = 0; i < error->num_transcoders; i++) {
da205630 17377 err_printf(m, "CPU transcoder: %s\n",
63b66e5b 17378 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536 17379 err_printf(m, " Power: %s\n",
87ad3212 17380 onoff(error->transcoder[i].power_domain_on));
63b66e5b
CW
17381 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
17382 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
17383 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
17384 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
17385 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
17386 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
17387 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
17388 }
c4a1d9e4 17389}
98a2f411
CW
17390
17391#endif