]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
Revert "drm/i915/execlists: Use a local lock for dfs_link access"
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
5d723d7a 37#include "intel_frontbuffer.h"
760285e7 38#include <drm/i915_drm.h>
79e53945 39#include "i915_drv.h"
db18b6a6 40#include "intel_dsi.h"
e5510fac 41#include "i915_trace.h"
319c1d42 42#include <drm/drm_atomic.h>
c196e1d6 43#include <drm/drm_atomic_helper.h>
760285e7
DH
44#include <drm/drm_dp_helper.h>
45#include <drm/drm_crtc_helper.h>
465c120c
MR
46#include <drm/drm_plane_helper.h>
47#include <drm/drm_rect.h>
c0f372b3 48#include <linux/dma_remapping.h>
fd8e058a 49#include <linux/reservation.h>
79e53945 50
5a21b665
DV
51static bool is_mmio_work(struct intel_flip_work *work)
52{
53 return work->mmio_work.func;
54}
55
465c120c 56/* Primary plane formats for gen <= 3 */
568db4f2 57static const uint32_t i8xx_primary_formats[] = {
67fe7dc5
DL
58 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
465c120c 60 DRM_FORMAT_XRGB1555,
67fe7dc5 61 DRM_FORMAT_XRGB8888,
465c120c
MR
62};
63
64/* Primary plane formats for gen >= 4 */
568db4f2 65static const uint32_t i965_primary_formats[] = {
6c0fd451
DL
66 DRM_FORMAT_C8,
67 DRM_FORMAT_RGB565,
68 DRM_FORMAT_XRGB8888,
69 DRM_FORMAT_XBGR8888,
70 DRM_FORMAT_XRGB2101010,
71 DRM_FORMAT_XBGR2101010,
72};
73
74static const uint32_t skl_primary_formats[] = {
67fe7dc5
DL
75 DRM_FORMAT_C8,
76 DRM_FORMAT_RGB565,
77 DRM_FORMAT_XRGB8888,
465c120c 78 DRM_FORMAT_XBGR8888,
67fe7dc5 79 DRM_FORMAT_ARGB8888,
465c120c
MR
80 DRM_FORMAT_ABGR8888,
81 DRM_FORMAT_XRGB2101010,
465c120c 82 DRM_FORMAT_XBGR2101010,
ea916ea0
KM
83 DRM_FORMAT_YUYV,
84 DRM_FORMAT_YVYU,
85 DRM_FORMAT_UYVY,
86 DRM_FORMAT_VYUY,
465c120c
MR
87};
88
3d7d6510
MR
89/* Cursor formats */
90static const uint32_t intel_cursor_formats[] = {
91 DRM_FORMAT_ARGB8888,
92};
93
f1f644dc 94static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 95 struct intel_crtc_state *pipe_config);
18442d08 96static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 97 struct intel_crtc_state *pipe_config);
f1f644dc 98
eb1bfe80
JB
99static int intel_framebuffer_init(struct drm_device *dev,
100 struct intel_framebuffer *ifb,
101 struct drm_mode_fb_cmd2 *mode_cmd,
102 struct drm_i915_gem_object *obj);
5b18e57c
DV
103static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
104static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
bc58be60 105static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
29407aab 106static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
107 struct intel_link_m_n *m_n,
108 struct intel_link_m_n *m2_n2);
29407aab 109static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97 110static void haswell_set_pipeconf(struct drm_crtc *crtc);
391bf048 111static void haswell_set_pipemisc(struct drm_crtc *crtc);
d288f65f 112static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 113 const struct intel_crtc_state *pipe_config);
d288f65f 114static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 115 const struct intel_crtc_state *pipe_config);
5a21b665
DV
116static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
117static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
65edccce
VS
118static void skl_init_scalers(struct drm_i915_private *dev_priv,
119 struct intel_crtc *crtc,
120 struct intel_crtc_state *crtc_state);
bfd16b2a
ML
121static void skylake_pfit_enable(struct intel_crtc *crtc);
122static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
123static void ironlake_pfit_enable(struct intel_crtc *crtc);
043e9bda 124static void intel_modeset_setup_hw_state(struct drm_device *dev);
2622a081 125static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
4e5ca60f 126static int ilk_max_pixel_rate(struct drm_atomic_state *state);
324513c0 127static int bxt_calc_cdclk(int max_pixclk);
e7457a9a 128
d4906093 129struct intel_limit {
4c5def93
ACO
130 struct {
131 int min, max;
132 } dot, vco, n, m, m1, m2, p, p1;
133
134 struct {
135 int dot_limit;
136 int p2_slow, p2_fast;
137 } p2;
d4906093 138};
79e53945 139
bfa7df01
VS
140/* returns HPLL frequency in kHz */
141static int valleyview_get_vco(struct drm_i915_private *dev_priv)
142{
143 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
144
145 /* Obtain SKU information */
146 mutex_lock(&dev_priv->sb_lock);
147 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
148 CCK_FUSE_HPLL_FREQ_MASK;
149 mutex_unlock(&dev_priv->sb_lock);
150
151 return vco_freq[hpll_freq] * 1000;
152}
153
c30fec65
VS
154int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
155 const char *name, u32 reg, int ref_freq)
bfa7df01
VS
156{
157 u32 val;
158 int divider;
159
bfa7df01
VS
160 mutex_lock(&dev_priv->sb_lock);
161 val = vlv_cck_read(dev_priv, reg);
162 mutex_unlock(&dev_priv->sb_lock);
163
164 divider = val & CCK_FREQUENCY_VALUES;
165
166 WARN((val & CCK_FREQUENCY_STATUS) !=
167 (divider << CCK_FREQUENCY_STATUS_SHIFT),
168 "%s change in progress\n", name);
169
c30fec65
VS
170 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
171}
172
173static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
174 const char *name, u32 reg)
175{
176 if (dev_priv->hpll_freq == 0)
177 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
178
179 return vlv_get_cck_clock(dev_priv, name, reg,
180 dev_priv->hpll_freq);
bfa7df01
VS
181}
182
e7dc33f3
VS
183static int
184intel_pch_rawclk(struct drm_i915_private *dev_priv)
d2acd215 185{
e7dc33f3
VS
186 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
187}
d2acd215 188
e7dc33f3
VS
189static int
190intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
191{
19ab4ed3 192 /* RAWCLK_FREQ_VLV register updated from power well code */
35d38d1f
VS
193 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
194 CCK_DISPLAY_REF_CLOCK_CONTROL);
d2acd215
DV
195}
196
e7dc33f3
VS
197static int
198intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
79e50a4f 199{
79e50a4f
JN
200 uint32_t clkcfg;
201
e7dc33f3 202 /* hrawclock is 1/4 the FSB frequency */
79e50a4f
JN
203 clkcfg = I915_READ(CLKCFG);
204 switch (clkcfg & CLKCFG_FSB_MASK) {
205 case CLKCFG_FSB_400:
e7dc33f3 206 return 100000;
79e50a4f 207 case CLKCFG_FSB_533:
e7dc33f3 208 return 133333;
79e50a4f 209 case CLKCFG_FSB_667:
e7dc33f3 210 return 166667;
79e50a4f 211 case CLKCFG_FSB_800:
e7dc33f3 212 return 200000;
79e50a4f 213 case CLKCFG_FSB_1067:
e7dc33f3 214 return 266667;
79e50a4f 215 case CLKCFG_FSB_1333:
e7dc33f3 216 return 333333;
79e50a4f
JN
217 /* these two are just a guess; one of them might be right */
218 case CLKCFG_FSB_1600:
219 case CLKCFG_FSB_1600_ALT:
e7dc33f3 220 return 400000;
79e50a4f 221 default:
e7dc33f3 222 return 133333;
79e50a4f
JN
223 }
224}
225
19ab4ed3 226void intel_update_rawclk(struct drm_i915_private *dev_priv)
e7dc33f3
VS
227{
228 if (HAS_PCH_SPLIT(dev_priv))
229 dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
230 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
231 dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
232 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
233 dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
234 else
235 return; /* no rawclk on other platforms, or no need to know it */
236
237 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
238}
239
bfa7df01
VS
240static void intel_update_czclk(struct drm_i915_private *dev_priv)
241{
666a4537 242 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
bfa7df01
VS
243 return;
244
245 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
246 CCK_CZ_CLOCK_CONTROL);
247
248 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
249}
250
021357ac 251static inline u32 /* units of 100MHz */
21a727b3
VS
252intel_fdi_link_freq(struct drm_i915_private *dev_priv,
253 const struct intel_crtc_state *pipe_config)
021357ac 254{
21a727b3
VS
255 if (HAS_DDI(dev_priv))
256 return pipe_config->port_clock; /* SPLL */
257 else if (IS_GEN5(dev_priv))
258 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
e3b247da 259 else
21a727b3 260 return 270000;
021357ac
CW
261}
262
1b6f4958 263static const struct intel_limit intel_limits_i8xx_dac = {
0206e353 264 .dot = { .min = 25000, .max = 350000 },
9c333719 265 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 266 .n = { .min = 2, .max = 16 },
0206e353
AJ
267 .m = { .min = 96, .max = 140 },
268 .m1 = { .min = 18, .max = 26 },
269 .m2 = { .min = 6, .max = 16 },
270 .p = { .min = 4, .max = 128 },
271 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
272 .p2 = { .dot_limit = 165000,
273 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
274};
275
1b6f4958 276static const struct intel_limit intel_limits_i8xx_dvo = {
5d536e28 277 .dot = { .min = 25000, .max = 350000 },
9c333719 278 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 279 .n = { .min = 2, .max = 16 },
5d536e28
DV
280 .m = { .min = 96, .max = 140 },
281 .m1 = { .min = 18, .max = 26 },
282 .m2 = { .min = 6, .max = 16 },
283 .p = { .min = 4, .max = 128 },
284 .p1 = { .min = 2, .max = 33 },
285 .p2 = { .dot_limit = 165000,
286 .p2_slow = 4, .p2_fast = 4 },
287};
288
1b6f4958 289static const struct intel_limit intel_limits_i8xx_lvds = {
0206e353 290 .dot = { .min = 25000, .max = 350000 },
9c333719 291 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 292 .n = { .min = 2, .max = 16 },
0206e353
AJ
293 .m = { .min = 96, .max = 140 },
294 .m1 = { .min = 18, .max = 26 },
295 .m2 = { .min = 6, .max = 16 },
296 .p = { .min = 4, .max = 128 },
297 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
298 .p2 = { .dot_limit = 165000,
299 .p2_slow = 14, .p2_fast = 7 },
e4b36699 300};
273e27ca 301
1b6f4958 302static const struct intel_limit intel_limits_i9xx_sdvo = {
0206e353
AJ
303 .dot = { .min = 20000, .max = 400000 },
304 .vco = { .min = 1400000, .max = 2800000 },
305 .n = { .min = 1, .max = 6 },
306 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
307 .m1 = { .min = 8, .max = 18 },
308 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
309 .p = { .min = 5, .max = 80 },
310 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
311 .p2 = { .dot_limit = 200000,
312 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
313};
314
1b6f4958 315static const struct intel_limit intel_limits_i9xx_lvds = {
0206e353
AJ
316 .dot = { .min = 20000, .max = 400000 },
317 .vco = { .min = 1400000, .max = 2800000 },
318 .n = { .min = 1, .max = 6 },
319 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
320 .m1 = { .min = 8, .max = 18 },
321 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
322 .p = { .min = 7, .max = 98 },
323 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
324 .p2 = { .dot_limit = 112000,
325 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
326};
327
273e27ca 328
1b6f4958 329static const struct intel_limit intel_limits_g4x_sdvo = {
273e27ca
EA
330 .dot = { .min = 25000, .max = 270000 },
331 .vco = { .min = 1750000, .max = 3500000},
332 .n = { .min = 1, .max = 4 },
333 .m = { .min = 104, .max = 138 },
334 .m1 = { .min = 17, .max = 23 },
335 .m2 = { .min = 5, .max = 11 },
336 .p = { .min = 10, .max = 30 },
337 .p1 = { .min = 1, .max = 3},
338 .p2 = { .dot_limit = 270000,
339 .p2_slow = 10,
340 .p2_fast = 10
044c7c41 341 },
e4b36699
KP
342};
343
1b6f4958 344static const struct intel_limit intel_limits_g4x_hdmi = {
273e27ca
EA
345 .dot = { .min = 22000, .max = 400000 },
346 .vco = { .min = 1750000, .max = 3500000},
347 .n = { .min = 1, .max = 4 },
348 .m = { .min = 104, .max = 138 },
349 .m1 = { .min = 16, .max = 23 },
350 .m2 = { .min = 5, .max = 11 },
351 .p = { .min = 5, .max = 80 },
352 .p1 = { .min = 1, .max = 8},
353 .p2 = { .dot_limit = 165000,
354 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
355};
356
1b6f4958 357static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
358 .dot = { .min = 20000, .max = 115000 },
359 .vco = { .min = 1750000, .max = 3500000 },
360 .n = { .min = 1, .max = 3 },
361 .m = { .min = 104, .max = 138 },
362 .m1 = { .min = 17, .max = 23 },
363 .m2 = { .min = 5, .max = 11 },
364 .p = { .min = 28, .max = 112 },
365 .p1 = { .min = 2, .max = 8 },
366 .p2 = { .dot_limit = 0,
367 .p2_slow = 14, .p2_fast = 14
044c7c41 368 },
e4b36699
KP
369};
370
1b6f4958 371static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
372 .dot = { .min = 80000, .max = 224000 },
373 .vco = { .min = 1750000, .max = 3500000 },
374 .n = { .min = 1, .max = 3 },
375 .m = { .min = 104, .max = 138 },
376 .m1 = { .min = 17, .max = 23 },
377 .m2 = { .min = 5, .max = 11 },
378 .p = { .min = 14, .max = 42 },
379 .p1 = { .min = 2, .max = 6 },
380 .p2 = { .dot_limit = 0,
381 .p2_slow = 7, .p2_fast = 7
044c7c41 382 },
e4b36699
KP
383};
384
1b6f4958 385static const struct intel_limit intel_limits_pineview_sdvo = {
0206e353
AJ
386 .dot = { .min = 20000, .max = 400000},
387 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 388 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
389 .n = { .min = 3, .max = 6 },
390 .m = { .min = 2, .max = 256 },
273e27ca 391 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
392 .m1 = { .min = 0, .max = 0 },
393 .m2 = { .min = 0, .max = 254 },
394 .p = { .min = 5, .max = 80 },
395 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
396 .p2 = { .dot_limit = 200000,
397 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
398};
399
1b6f4958 400static const struct intel_limit intel_limits_pineview_lvds = {
0206e353
AJ
401 .dot = { .min = 20000, .max = 400000 },
402 .vco = { .min = 1700000, .max = 3500000 },
403 .n = { .min = 3, .max = 6 },
404 .m = { .min = 2, .max = 256 },
405 .m1 = { .min = 0, .max = 0 },
406 .m2 = { .min = 0, .max = 254 },
407 .p = { .min = 7, .max = 112 },
408 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
409 .p2 = { .dot_limit = 112000,
410 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
411};
412
273e27ca
EA
413/* Ironlake / Sandybridge
414 *
415 * We calculate clock using (register_value + 2) for N/M1/M2, so here
416 * the range value for them is (actual_value - 2).
417 */
1b6f4958 418static const struct intel_limit intel_limits_ironlake_dac = {
273e27ca
EA
419 .dot = { .min = 25000, .max = 350000 },
420 .vco = { .min = 1760000, .max = 3510000 },
421 .n = { .min = 1, .max = 5 },
422 .m = { .min = 79, .max = 127 },
423 .m1 = { .min = 12, .max = 22 },
424 .m2 = { .min = 5, .max = 9 },
425 .p = { .min = 5, .max = 80 },
426 .p1 = { .min = 1, .max = 8 },
427 .p2 = { .dot_limit = 225000,
428 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
429};
430
1b6f4958 431static const struct intel_limit intel_limits_ironlake_single_lvds = {
273e27ca
EA
432 .dot = { .min = 25000, .max = 350000 },
433 .vco = { .min = 1760000, .max = 3510000 },
434 .n = { .min = 1, .max = 3 },
435 .m = { .min = 79, .max = 118 },
436 .m1 = { .min = 12, .max = 22 },
437 .m2 = { .min = 5, .max = 9 },
438 .p = { .min = 28, .max = 112 },
439 .p1 = { .min = 2, .max = 8 },
440 .p2 = { .dot_limit = 225000,
441 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
442};
443
1b6f4958 444static const struct intel_limit intel_limits_ironlake_dual_lvds = {
273e27ca
EA
445 .dot = { .min = 25000, .max = 350000 },
446 .vco = { .min = 1760000, .max = 3510000 },
447 .n = { .min = 1, .max = 3 },
448 .m = { .min = 79, .max = 127 },
449 .m1 = { .min = 12, .max = 22 },
450 .m2 = { .min = 5, .max = 9 },
451 .p = { .min = 14, .max = 56 },
452 .p1 = { .min = 2, .max = 8 },
453 .p2 = { .dot_limit = 225000,
454 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
455};
456
273e27ca 457/* LVDS 100mhz refclk limits. */
1b6f4958 458static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
459 .dot = { .min = 25000, .max = 350000 },
460 .vco = { .min = 1760000, .max = 3510000 },
461 .n = { .min = 1, .max = 2 },
462 .m = { .min = 79, .max = 126 },
463 .m1 = { .min = 12, .max = 22 },
464 .m2 = { .min = 5, .max = 9 },
465 .p = { .min = 28, .max = 112 },
0206e353 466 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
467 .p2 = { .dot_limit = 225000,
468 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
469};
470
1b6f4958 471static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
472 .dot = { .min = 25000, .max = 350000 },
473 .vco = { .min = 1760000, .max = 3510000 },
474 .n = { .min = 1, .max = 3 },
475 .m = { .min = 79, .max = 126 },
476 .m1 = { .min = 12, .max = 22 },
477 .m2 = { .min = 5, .max = 9 },
478 .p = { .min = 14, .max = 42 },
0206e353 479 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
480 .p2 = { .dot_limit = 225000,
481 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
482};
483
1b6f4958 484static const struct intel_limit intel_limits_vlv = {
f01b7962
VS
485 /*
486 * These are the data rate limits (measured in fast clocks)
487 * since those are the strictest limits we have. The fast
488 * clock and actual rate limits are more relaxed, so checking
489 * them would make no difference.
490 */
491 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 492 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 493 .n = { .min = 1, .max = 7 },
a0c4da24
JB
494 .m1 = { .min = 2, .max = 3 },
495 .m2 = { .min = 11, .max = 156 },
b99ab663 496 .p1 = { .min = 2, .max = 3 },
5fdc9c49 497 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
498};
499
1b6f4958 500static const struct intel_limit intel_limits_chv = {
ef9348c8
CML
501 /*
502 * These are the data rate limits (measured in fast clocks)
503 * since those are the strictest limits we have. The fast
504 * clock and actual rate limits are more relaxed, so checking
505 * them would make no difference.
506 */
507 .dot = { .min = 25000 * 5, .max = 540000 * 5},
17fe1021 508 .vco = { .min = 4800000, .max = 6480000 },
ef9348c8
CML
509 .n = { .min = 1, .max = 1 },
510 .m1 = { .min = 2, .max = 2 },
511 .m2 = { .min = 24 << 22, .max = 175 << 22 },
512 .p1 = { .min = 2, .max = 4 },
513 .p2 = { .p2_slow = 1, .p2_fast = 14 },
514};
515
1b6f4958 516static const struct intel_limit intel_limits_bxt = {
5ab7b0b7
ID
517 /* FIXME: find real dot limits */
518 .dot = { .min = 0, .max = INT_MAX },
e6292556 519 .vco = { .min = 4800000, .max = 6700000 },
5ab7b0b7
ID
520 .n = { .min = 1, .max = 1 },
521 .m1 = { .min = 2, .max = 2 },
522 /* FIXME: find real m2 limits */
523 .m2 = { .min = 2 << 22, .max = 255 << 22 },
524 .p1 = { .min = 2, .max = 4 },
525 .p2 = { .p2_slow = 1, .p2_fast = 20 },
526};
527
cdba954e
ACO
528static bool
529needs_modeset(struct drm_crtc_state *state)
530{
fc596660 531 return drm_atomic_crtc_needs_modeset(state);
cdba954e
ACO
532}
533
dccbea3b
ID
534/*
535 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
536 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
537 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
538 * The helpers' return value is the rate of the clock that is fed to the
539 * display engine's pipe which can be the above fast dot clock rate or a
540 * divided-down version of it.
541 */
f2b115e6 542/* m1 is reserved as 0 in Pineview, n is a ring counter */
9e2c8475 543static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
79e53945 544{
2177832f
SL
545 clock->m = clock->m2 + 2;
546 clock->p = clock->p1 * clock->p2;
ed5ca77e 547 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 548 return 0;
fb03ac01
VS
549 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
550 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
551
552 return clock->dot;
2177832f
SL
553}
554
7429e9d4
DV
555static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
556{
557 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
558}
559
9e2c8475 560static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
2177832f 561{
7429e9d4 562 clock->m = i9xx_dpll_compute_m(clock);
79e53945 563 clock->p = clock->p1 * clock->p2;
ed5ca77e 564 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
dccbea3b 565 return 0;
fb03ac01
VS
566 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
567 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
568
569 return clock->dot;
79e53945
JB
570}
571
9e2c8475 572static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
589eca67
ID
573{
574 clock->m = clock->m1 * clock->m2;
575 clock->p = clock->p1 * clock->p2;
576 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 577 return 0;
589eca67
ID
578 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
579 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
580
581 return clock->dot / 5;
589eca67
ID
582}
583
9e2c8475 584int chv_calc_dpll_params(int refclk, struct dpll *clock)
ef9348c8
CML
585{
586 clock->m = clock->m1 * clock->m2;
587 clock->p = clock->p1 * clock->p2;
588 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 589 return 0;
ef9348c8
CML
590 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
591 clock->n << 22);
592 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
593
594 return clock->dot / 5;
ef9348c8
CML
595}
596
7c04d1d9 597#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
598/**
599 * Returns whether the given set of divisors are valid for a given refclk with
600 * the given connectors.
601 */
602
e2d214ae 603static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
1b6f4958 604 const struct intel_limit *limit,
9e2c8475 605 const struct dpll *clock)
79e53945 606{
f01b7962
VS
607 if (clock->n < limit->n.min || limit->n.max < clock->n)
608 INTELPllInvalid("n out of range\n");
79e53945 609 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 610 INTELPllInvalid("p1 out of range\n");
79e53945 611 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 612 INTELPllInvalid("m2 out of range\n");
79e53945 613 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 614 INTELPllInvalid("m1 out of range\n");
f01b7962 615
e2d214ae
TU
616 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
617 !IS_CHERRYVIEW(dev_priv) && !IS_BROXTON(dev_priv))
f01b7962
VS
618 if (clock->m1 <= clock->m2)
619 INTELPllInvalid("m1 <= m2\n");
620
e2d214ae
TU
621 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
622 !IS_BROXTON(dev_priv)) {
f01b7962
VS
623 if (clock->p < limit->p.min || limit->p.max < clock->p)
624 INTELPllInvalid("p out of range\n");
625 if (clock->m < limit->m.min || limit->m.max < clock->m)
626 INTELPllInvalid("m out of range\n");
627 }
628
79e53945 629 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 630 INTELPllInvalid("vco out of range\n");
79e53945
JB
631 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
632 * connector, etc., rather than just a single range.
633 */
634 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 635 INTELPllInvalid("dot out of range\n");
79e53945
JB
636
637 return true;
638}
639
3b1429d9 640static int
1b6f4958 641i9xx_select_p2_div(const struct intel_limit *limit,
3b1429d9
VS
642 const struct intel_crtc_state *crtc_state,
643 int target)
79e53945 644{
3b1429d9 645 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 646
2d84d2b3 647 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 648 /*
a210b028
DV
649 * For LVDS just rely on its current settings for dual-channel.
650 * We haven't figured out how to reliably set up different
651 * single/dual channel state, if we even can.
79e53945 652 */
1974cad0 653 if (intel_is_dual_link_lvds(dev))
3b1429d9 654 return limit->p2.p2_fast;
79e53945 655 else
3b1429d9 656 return limit->p2.p2_slow;
79e53945
JB
657 } else {
658 if (target < limit->p2.dot_limit)
3b1429d9 659 return limit->p2.p2_slow;
79e53945 660 else
3b1429d9 661 return limit->p2.p2_fast;
79e53945 662 }
3b1429d9
VS
663}
664
70e8aa21
ACO
665/*
666 * Returns a set of divisors for the desired target clock with the given
667 * refclk, or FALSE. The returned values represent the clock equation:
668 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
669 *
670 * Target and reference clocks are specified in kHz.
671 *
672 * If match_clock is provided, then best_clock P divider must match the P
673 * divider from @match_clock used for LVDS downclocking.
674 */
3b1429d9 675static bool
1b6f4958 676i9xx_find_best_dpll(const struct intel_limit *limit,
3b1429d9 677 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
678 int target, int refclk, struct dpll *match_clock,
679 struct dpll *best_clock)
3b1429d9
VS
680{
681 struct drm_device *dev = crtc_state->base.crtc->dev;
9e2c8475 682 struct dpll clock;
3b1429d9 683 int err = target;
79e53945 684
0206e353 685 memset(best_clock, 0, sizeof(*best_clock));
79e53945 686
3b1429d9
VS
687 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
688
42158660
ZY
689 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
690 clock.m1++) {
691 for (clock.m2 = limit->m2.min;
692 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 693 if (clock.m2 >= clock.m1)
42158660
ZY
694 break;
695 for (clock.n = limit->n.min;
696 clock.n <= limit->n.max; clock.n++) {
697 for (clock.p1 = limit->p1.min;
698 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
699 int this_err;
700
dccbea3b 701 i9xx_calc_dpll_params(refclk, &clock);
e2d214ae
TU
702 if (!intel_PLL_is_valid(to_i915(dev),
703 limit,
ac58c3f0
DV
704 &clock))
705 continue;
706 if (match_clock &&
707 clock.p != match_clock->p)
708 continue;
709
710 this_err = abs(clock.dot - target);
711 if (this_err < err) {
712 *best_clock = clock;
713 err = this_err;
714 }
715 }
716 }
717 }
718 }
719
720 return (err != target);
721}
722
70e8aa21
ACO
723/*
724 * Returns a set of divisors for the desired target clock with the given
725 * refclk, or FALSE. The returned values represent the clock equation:
726 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
727 *
728 * Target and reference clocks are specified in kHz.
729 *
730 * If match_clock is provided, then best_clock P divider must match the P
731 * divider from @match_clock used for LVDS downclocking.
732 */
ac58c3f0 733static bool
1b6f4958 734pnv_find_best_dpll(const struct intel_limit *limit,
a93e255f 735 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
736 int target, int refclk, struct dpll *match_clock,
737 struct dpll *best_clock)
79e53945 738{
3b1429d9 739 struct drm_device *dev = crtc_state->base.crtc->dev;
9e2c8475 740 struct dpll clock;
79e53945
JB
741 int err = target;
742
0206e353 743 memset(best_clock, 0, sizeof(*best_clock));
79e53945 744
3b1429d9
VS
745 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
746
42158660
ZY
747 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
748 clock.m1++) {
749 for (clock.m2 = limit->m2.min;
750 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
751 for (clock.n = limit->n.min;
752 clock.n <= limit->n.max; clock.n++) {
753 for (clock.p1 = limit->p1.min;
754 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
755 int this_err;
756
dccbea3b 757 pnv_calc_dpll_params(refclk, &clock);
e2d214ae
TU
758 if (!intel_PLL_is_valid(to_i915(dev),
759 limit,
1b894b59 760 &clock))
79e53945 761 continue;
cec2f356
SP
762 if (match_clock &&
763 clock.p != match_clock->p)
764 continue;
79e53945
JB
765
766 this_err = abs(clock.dot - target);
767 if (this_err < err) {
768 *best_clock = clock;
769 err = this_err;
770 }
771 }
772 }
773 }
774 }
775
776 return (err != target);
777}
778
997c030c
ACO
779/*
780 * Returns a set of divisors for the desired target clock with the given
781 * refclk, or FALSE. The returned values represent the clock equation:
782 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
70e8aa21
ACO
783 *
784 * Target and reference clocks are specified in kHz.
785 *
786 * If match_clock is provided, then best_clock P divider must match the P
787 * divider from @match_clock used for LVDS downclocking.
997c030c 788 */
d4906093 789static bool
1b6f4958 790g4x_find_best_dpll(const struct intel_limit *limit,
a93e255f 791 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
792 int target, int refclk, struct dpll *match_clock,
793 struct dpll *best_clock)
d4906093 794{
3b1429d9 795 struct drm_device *dev = crtc_state->base.crtc->dev;
9e2c8475 796 struct dpll clock;
d4906093 797 int max_n;
3b1429d9 798 bool found = false;
6ba770dc
AJ
799 /* approximately equals target * 0.00585 */
800 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
801
802 memset(best_clock, 0, sizeof(*best_clock));
3b1429d9
VS
803
804 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
805
d4906093 806 max_n = limit->n.max;
f77f13e2 807 /* based on hardware requirement, prefer smaller n to precision */
d4906093 808 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 809 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
810 for (clock.m1 = limit->m1.max;
811 clock.m1 >= limit->m1.min; clock.m1--) {
812 for (clock.m2 = limit->m2.max;
813 clock.m2 >= limit->m2.min; clock.m2--) {
814 for (clock.p1 = limit->p1.max;
815 clock.p1 >= limit->p1.min; clock.p1--) {
816 int this_err;
817
dccbea3b 818 i9xx_calc_dpll_params(refclk, &clock);
e2d214ae
TU
819 if (!intel_PLL_is_valid(to_i915(dev),
820 limit,
1b894b59 821 &clock))
d4906093 822 continue;
1b894b59
CW
823
824 this_err = abs(clock.dot - target);
d4906093
ML
825 if (this_err < err_most) {
826 *best_clock = clock;
827 err_most = this_err;
828 max_n = clock.n;
829 found = true;
830 }
831 }
832 }
833 }
834 }
2c07245f
ZW
835 return found;
836}
837
d5dd62bd
ID
838/*
839 * Check if the calculated PLL configuration is more optimal compared to the
840 * best configuration and error found so far. Return the calculated error.
841 */
842static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
9e2c8475
ACO
843 const struct dpll *calculated_clock,
844 const struct dpll *best_clock,
d5dd62bd
ID
845 unsigned int best_error_ppm,
846 unsigned int *error_ppm)
847{
9ca3ba01
ID
848 /*
849 * For CHV ignore the error and consider only the P value.
850 * Prefer a bigger P value based on HW requirements.
851 */
920a14b2 852 if (IS_CHERRYVIEW(to_i915(dev))) {
9ca3ba01
ID
853 *error_ppm = 0;
854
855 return calculated_clock->p > best_clock->p;
856 }
857
24be4e46
ID
858 if (WARN_ON_ONCE(!target_freq))
859 return false;
860
d5dd62bd
ID
861 *error_ppm = div_u64(1000000ULL *
862 abs(target_freq - calculated_clock->dot),
863 target_freq);
864 /*
865 * Prefer a better P value over a better (smaller) error if the error
866 * is small. Ensure this preference for future configurations too by
867 * setting the error to 0.
868 */
869 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
870 *error_ppm = 0;
871
872 return true;
873 }
874
875 return *error_ppm + 10 < best_error_ppm;
876}
877
65b3d6a9
ACO
878/*
879 * Returns a set of divisors for the desired target clock with the given
880 * refclk, or FALSE. The returned values represent the clock equation:
881 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
882 */
a0c4da24 883static bool
1b6f4958 884vlv_find_best_dpll(const struct intel_limit *limit,
a93e255f 885 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
886 int target, int refclk, struct dpll *match_clock,
887 struct dpll *best_clock)
a0c4da24 888{
a93e255f 889 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 890 struct drm_device *dev = crtc->base.dev;
9e2c8475 891 struct dpll clock;
69e4f900 892 unsigned int bestppm = 1000000;
27e639bf
VS
893 /* min update 19.2 MHz */
894 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 895 bool found = false;
a0c4da24 896
6b4bf1c4
VS
897 target *= 5; /* fast clock */
898
899 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
900
901 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 902 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 903 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 904 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 905 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 906 clock.p = clock.p1 * clock.p2;
a0c4da24 907 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 908 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
d5dd62bd 909 unsigned int ppm;
69e4f900 910
6b4bf1c4
VS
911 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
912 refclk * clock.m1);
913
dccbea3b 914 vlv_calc_dpll_params(refclk, &clock);
43b0ac53 915
e2d214ae
TU
916 if (!intel_PLL_is_valid(to_i915(dev),
917 limit,
f01b7962 918 &clock))
43b0ac53
VS
919 continue;
920
d5dd62bd
ID
921 if (!vlv_PLL_is_optimal(dev, target,
922 &clock,
923 best_clock,
924 bestppm, &ppm))
925 continue;
6b4bf1c4 926
d5dd62bd
ID
927 *best_clock = clock;
928 bestppm = ppm;
929 found = true;
a0c4da24
JB
930 }
931 }
932 }
933 }
a0c4da24 934
49e497ef 935 return found;
a0c4da24 936}
a4fc5ed6 937
65b3d6a9
ACO
938/*
939 * Returns a set of divisors for the desired target clock with the given
940 * refclk, or FALSE. The returned values represent the clock equation:
941 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
942 */
ef9348c8 943static bool
1b6f4958 944chv_find_best_dpll(const struct intel_limit *limit,
a93e255f 945 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
946 int target, int refclk, struct dpll *match_clock,
947 struct dpll *best_clock)
ef9348c8 948{
a93e255f 949 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 950 struct drm_device *dev = crtc->base.dev;
9ca3ba01 951 unsigned int best_error_ppm;
9e2c8475 952 struct dpll clock;
ef9348c8
CML
953 uint64_t m2;
954 int found = false;
955
956 memset(best_clock, 0, sizeof(*best_clock));
9ca3ba01 957 best_error_ppm = 1000000;
ef9348c8
CML
958
959 /*
960 * Based on hardware doc, the n always set to 1, and m1 always
961 * set to 2. If requires to support 200Mhz refclk, we need to
962 * revisit this because n may not 1 anymore.
963 */
964 clock.n = 1, clock.m1 = 2;
965 target *= 5; /* fast clock */
966
967 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
968 for (clock.p2 = limit->p2.p2_fast;
969 clock.p2 >= limit->p2.p2_slow;
970 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
9ca3ba01 971 unsigned int error_ppm;
ef9348c8
CML
972
973 clock.p = clock.p1 * clock.p2;
974
975 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
976 clock.n) << 22, refclk * clock.m1);
977
978 if (m2 > INT_MAX/clock.m1)
979 continue;
980
981 clock.m2 = m2;
982
dccbea3b 983 chv_calc_dpll_params(refclk, &clock);
ef9348c8 984
e2d214ae 985 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
ef9348c8
CML
986 continue;
987
9ca3ba01
ID
988 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
989 best_error_ppm, &error_ppm))
990 continue;
991
992 *best_clock = clock;
993 best_error_ppm = error_ppm;
994 found = true;
ef9348c8
CML
995 }
996 }
997
998 return found;
999}
1000
5ab7b0b7 1001bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
9e2c8475 1002 struct dpll *best_clock)
5ab7b0b7 1003{
65b3d6a9 1004 int refclk = 100000;
1b6f4958 1005 const struct intel_limit *limit = &intel_limits_bxt;
5ab7b0b7 1006
65b3d6a9 1007 return chv_find_best_dpll(limit, crtc_state,
5ab7b0b7
ID
1008 target_clock, refclk, NULL, best_clock);
1009}
1010
525b9311 1011bool intel_crtc_active(struct intel_crtc *crtc)
20ddf665 1012{
20ddf665
VS
1013 /* Be paranoid as we can arrive here with only partial
1014 * state retrieved from the hardware during setup.
1015 *
241bfc38 1016 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
1017 * as Haswell has gained clock readout/fastboot support.
1018 *
66e514c1 1019 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665 1020 * properly reconstruct framebuffers.
c3d1f436
MR
1021 *
1022 * FIXME: The intel_crtc->active here should be switched to
1023 * crtc->state->active once we have proper CRTC states wired up
1024 * for atomic.
20ddf665 1025 */
525b9311
VS
1026 return crtc->active && crtc->base.primary->state->fb &&
1027 crtc->config->base.adjusted_mode.crtc_clock;
20ddf665
VS
1028}
1029
a5c961d1
PZ
1030enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1031 enum pipe pipe)
1032{
98187836 1033 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
a5c961d1 1034
e2af48c6 1035 return crtc->config->cpu_transcoder;
a5c961d1
PZ
1036}
1037
6315b5d3 1038static bool pipe_dsl_stopped(struct drm_i915_private *dev_priv, enum pipe pipe)
fbf49ea2 1039{
f0f59a00 1040 i915_reg_t reg = PIPEDSL(pipe);
fbf49ea2
VS
1041 u32 line1, line2;
1042 u32 line_mask;
1043
5db94019 1044 if (IS_GEN2(dev_priv))
fbf49ea2
VS
1045 line_mask = DSL_LINEMASK_GEN2;
1046 else
1047 line_mask = DSL_LINEMASK_GEN3;
1048
1049 line1 = I915_READ(reg) & line_mask;
6adfb1ef 1050 msleep(5);
fbf49ea2
VS
1051 line2 = I915_READ(reg) & line_mask;
1052
1053 return line1 == line2;
1054}
1055
ab7ad7f6
KP
1056/*
1057 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 1058 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
1059 *
1060 * After disabling a pipe, we can't wait for vblank in the usual way,
1061 * spinning on the vblank interrupt status bit, since we won't actually
1062 * see an interrupt when the pipe is disabled.
1063 *
ab7ad7f6
KP
1064 * On Gen4 and above:
1065 * wait for the pipe register state bit to turn off
1066 *
1067 * Otherwise:
1068 * wait for the display line value to settle (it usually
1069 * ends up stopping at the start of the next frame).
58e10eb9 1070 *
9d0498a2 1071 */
575f7ab7 1072static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 1073{
6315b5d3 1074 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6e3c9717 1075 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 1076 enum pipe pipe = crtc->pipe;
ab7ad7f6 1077
6315b5d3 1078 if (INTEL_GEN(dev_priv) >= 4) {
f0f59a00 1079 i915_reg_t reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
1080
1081 /* Wait for the Pipe State to go off */
b8511f53
CW
1082 if (intel_wait_for_register(dev_priv,
1083 reg, I965_PIPECONF_ACTIVE, 0,
1084 100))
284637d9 1085 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1086 } else {
ab7ad7f6 1087 /* Wait for the display line to settle */
6315b5d3 1088 if (wait_for(pipe_dsl_stopped(dev_priv, pipe), 100))
284637d9 1089 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1090 }
79e53945
JB
1091}
1092
b24e7179 1093/* Only for pre-ILK configs */
55607e8a
DV
1094void assert_pll(struct drm_i915_private *dev_priv,
1095 enum pipe pipe, bool state)
b24e7179 1096{
b24e7179
JB
1097 u32 val;
1098 bool cur_state;
1099
649636ef 1100 val = I915_READ(DPLL(pipe));
b24e7179 1101 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1102 I915_STATE_WARN(cur_state != state,
b24e7179 1103 "PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1104 onoff(state), onoff(cur_state));
b24e7179 1105}
b24e7179 1106
23538ef1 1107/* XXX: the dsi pll is shared between MIPI DSI ports */
8563b1e8 1108void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
23538ef1
JN
1109{
1110 u32 val;
1111 bool cur_state;
1112
a580516d 1113 mutex_lock(&dev_priv->sb_lock);
23538ef1 1114 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
a580516d 1115 mutex_unlock(&dev_priv->sb_lock);
23538ef1
JN
1116
1117 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1118 I915_STATE_WARN(cur_state != state,
23538ef1 1119 "DSI PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1120 onoff(state), onoff(cur_state));
23538ef1 1121}
23538ef1 1122
040484af
JB
1123static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1124 enum pipe pipe, bool state)
1125{
040484af 1126 bool cur_state;
ad80a810
PZ
1127 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1128 pipe);
040484af 1129
2d1fe073 1130 if (HAS_DDI(dev_priv)) {
affa9354 1131 /* DDI does not have a specific FDI_TX register */
649636ef 1132 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
ad80a810 1133 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7 1134 } else {
649636ef 1135 u32 val = I915_READ(FDI_TX_CTL(pipe));
bf507ef7
ED
1136 cur_state = !!(val & FDI_TX_ENABLE);
1137 }
e2c719b7 1138 I915_STATE_WARN(cur_state != state,
040484af 1139 "FDI TX state assertion failure (expected %s, current %s)\n",
87ad3212 1140 onoff(state), onoff(cur_state));
040484af
JB
1141}
1142#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1143#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1144
1145static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1146 enum pipe pipe, bool state)
1147{
040484af
JB
1148 u32 val;
1149 bool cur_state;
1150
649636ef 1151 val = I915_READ(FDI_RX_CTL(pipe));
d63fa0dc 1152 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1153 I915_STATE_WARN(cur_state != state,
040484af 1154 "FDI RX state assertion failure (expected %s, current %s)\n",
87ad3212 1155 onoff(state), onoff(cur_state));
040484af
JB
1156}
1157#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1158#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1159
1160static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1161 enum pipe pipe)
1162{
040484af
JB
1163 u32 val;
1164
1165 /* ILK FDI PLL is always enabled */
7e22dbbb 1166 if (IS_GEN5(dev_priv))
040484af
JB
1167 return;
1168
bf507ef7 1169 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
2d1fe073 1170 if (HAS_DDI(dev_priv))
bf507ef7
ED
1171 return;
1172
649636ef 1173 val = I915_READ(FDI_TX_CTL(pipe));
e2c719b7 1174 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1175}
1176
55607e8a
DV
1177void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1178 enum pipe pipe, bool state)
040484af 1179{
040484af 1180 u32 val;
55607e8a 1181 bool cur_state;
040484af 1182
649636ef 1183 val = I915_READ(FDI_RX_CTL(pipe));
55607e8a 1184 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1185 I915_STATE_WARN(cur_state != state,
55607e8a 1186 "FDI RX PLL assertion failure (expected %s, current %s)\n",
87ad3212 1187 onoff(state), onoff(cur_state));
040484af
JB
1188}
1189
4f8036a2 1190void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
ea0760cf 1191{
f0f59a00 1192 i915_reg_t pp_reg;
ea0760cf
JB
1193 u32 val;
1194 enum pipe panel_pipe = PIPE_A;
0de3b485 1195 bool locked = true;
ea0760cf 1196
4f8036a2 1197 if (WARN_ON(HAS_DDI(dev_priv)))
bedd4dba
JN
1198 return;
1199
4f8036a2 1200 if (HAS_PCH_SPLIT(dev_priv)) {
bedd4dba
JN
1201 u32 port_sel;
1202
44cb734c
ID
1203 pp_reg = PP_CONTROL(0);
1204 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
bedd4dba
JN
1205
1206 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1207 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1208 panel_pipe = PIPE_B;
1209 /* XXX: else fix for eDP */
4f8036a2 1210 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
bedd4dba 1211 /* presumably write lock depends on pipe, not port select */
44cb734c 1212 pp_reg = PP_CONTROL(pipe);
bedd4dba 1213 panel_pipe = pipe;
ea0760cf 1214 } else {
44cb734c 1215 pp_reg = PP_CONTROL(0);
bedd4dba
JN
1216 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1217 panel_pipe = PIPE_B;
ea0760cf
JB
1218 }
1219
1220 val = I915_READ(pp_reg);
1221 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1222 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1223 locked = false;
1224
e2c719b7 1225 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1226 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1227 pipe_name(pipe));
ea0760cf
JB
1228}
1229
93ce0ba6
JN
1230static void assert_cursor(struct drm_i915_private *dev_priv,
1231 enum pipe pipe, bool state)
1232{
93ce0ba6
JN
1233 bool cur_state;
1234
50a0bc90 1235 if (IS_845G(dev_priv) || IS_I865G(dev_priv))
0b87c24e 1236 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
d9d82081 1237 else
5efb3e28 1238 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1239
e2c719b7 1240 I915_STATE_WARN(cur_state != state,
93ce0ba6 1241 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1242 pipe_name(pipe), onoff(state), onoff(cur_state));
93ce0ba6
JN
1243}
1244#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1245#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1246
b840d907
JB
1247void assert_pipe(struct drm_i915_private *dev_priv,
1248 enum pipe pipe, bool state)
b24e7179 1249{
63d7bbe9 1250 bool cur_state;
702e7a56
PZ
1251 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1252 pipe);
4feed0eb 1253 enum intel_display_power_domain power_domain;
b24e7179 1254
b6b5d049
VS
1255 /* if we need the pipe quirk it must be always on */
1256 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1257 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1258 state = true;
1259
4feed0eb
ID
1260 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1261 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
649636ef 1262 u32 val = I915_READ(PIPECONF(cpu_transcoder));
69310161 1263 cur_state = !!(val & PIPECONF_ENABLE);
4feed0eb
ID
1264
1265 intel_display_power_put(dev_priv, power_domain);
1266 } else {
1267 cur_state = false;
69310161
PZ
1268 }
1269
e2c719b7 1270 I915_STATE_WARN(cur_state != state,
63d7bbe9 1271 "pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1272 pipe_name(pipe), onoff(state), onoff(cur_state));
b24e7179
JB
1273}
1274
931872fc
CW
1275static void assert_plane(struct drm_i915_private *dev_priv,
1276 enum plane plane, bool state)
b24e7179 1277{
b24e7179 1278 u32 val;
931872fc 1279 bool cur_state;
b24e7179 1280
649636ef 1281 val = I915_READ(DSPCNTR(plane));
931872fc 1282 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1283 I915_STATE_WARN(cur_state != state,
931872fc 1284 "plane %c assertion failure (expected %s, current %s)\n",
87ad3212 1285 plane_name(plane), onoff(state), onoff(cur_state));
b24e7179
JB
1286}
1287
931872fc
CW
1288#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1289#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1290
b24e7179
JB
1291static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1292 enum pipe pipe)
1293{
649636ef 1294 int i;
b24e7179 1295
653e1026 1296 /* Primary planes are fixed to pipes on gen4+ */
6315b5d3 1297 if (INTEL_GEN(dev_priv) >= 4) {
649636ef 1298 u32 val = I915_READ(DSPCNTR(pipe));
e2c719b7 1299 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1300 "plane %c assertion failure, should be disabled but not\n",
1301 plane_name(pipe));
19ec1358 1302 return;
28c05794 1303 }
19ec1358 1304
b24e7179 1305 /* Need to check both planes against the pipe */
055e393f 1306 for_each_pipe(dev_priv, i) {
649636ef
VS
1307 u32 val = I915_READ(DSPCNTR(i));
1308 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
b24e7179 1309 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1310 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1311 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1312 plane_name(i), pipe_name(pipe));
b24e7179
JB
1313 }
1314}
1315
19332d7a
JB
1316static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1317 enum pipe pipe)
1318{
649636ef 1319 int sprite;
19332d7a 1320
6315b5d3 1321 if (INTEL_GEN(dev_priv) >= 9) {
3bdcfc0c 1322 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1323 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1324 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1325 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1326 sprite, pipe_name(pipe));
1327 }
920a14b2 1328 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3bdcfc0c 1329 for_each_sprite(dev_priv, pipe, sprite) {
83c04a62 1330 u32 val = I915_READ(SPCNTR(pipe, PLANE_SPRITE0 + sprite));
e2c719b7 1331 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1332 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1333 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef 1334 }
6315b5d3 1335 } else if (INTEL_GEN(dev_priv) >= 7) {
649636ef 1336 u32 val = I915_READ(SPRCTL(pipe));
e2c719b7 1337 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1338 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1339 plane_name(pipe), pipe_name(pipe));
6315b5d3 1340 } else if (INTEL_GEN(dev_priv) >= 5) {
649636ef 1341 u32 val = I915_READ(DVSCNTR(pipe));
e2c719b7 1342 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1343 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1344 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1345 }
1346}
1347
08c71e5e
VS
1348static void assert_vblank_disabled(struct drm_crtc *crtc)
1349{
e2c719b7 1350 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1351 drm_crtc_vblank_put(crtc);
1352}
1353
7abd4b35
ACO
1354void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1355 enum pipe pipe)
92f2584a 1356{
92f2584a
JB
1357 u32 val;
1358 bool enabled;
1359
649636ef 1360 val = I915_READ(PCH_TRANSCONF(pipe));
92f2584a 1361 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1362 I915_STATE_WARN(enabled,
9db4a9c7
JB
1363 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1364 pipe_name(pipe));
92f2584a
JB
1365}
1366
4e634389
KP
1367static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1368 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1369{
1370 if ((val & DP_PORT_EN) == 0)
1371 return false;
1372
2d1fe073 1373 if (HAS_PCH_CPT(dev_priv)) {
f0f59a00 1374 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
f0575e92
KP
1375 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1376 return false;
2d1fe073 1377 } else if (IS_CHERRYVIEW(dev_priv)) {
44f37d1f
CML
1378 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1379 return false;
f0575e92
KP
1380 } else {
1381 if ((val & DP_PIPE_MASK) != (pipe << 30))
1382 return false;
1383 }
1384 return true;
1385}
1386
1519b995
KP
1387static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1388 enum pipe pipe, u32 val)
1389{
dc0fa718 1390 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1391 return false;
1392
2d1fe073 1393 if (HAS_PCH_CPT(dev_priv)) {
dc0fa718 1394 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1395 return false;
2d1fe073 1396 } else if (IS_CHERRYVIEW(dev_priv)) {
44f37d1f
CML
1397 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1398 return false;
1519b995 1399 } else {
dc0fa718 1400 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1401 return false;
1402 }
1403 return true;
1404}
1405
1406static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1407 enum pipe pipe, u32 val)
1408{
1409 if ((val & LVDS_PORT_EN) == 0)
1410 return false;
1411
2d1fe073 1412 if (HAS_PCH_CPT(dev_priv)) {
1519b995
KP
1413 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1414 return false;
1415 } else {
1416 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1417 return false;
1418 }
1419 return true;
1420}
1421
1422static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1423 enum pipe pipe, u32 val)
1424{
1425 if ((val & ADPA_DAC_ENABLE) == 0)
1426 return false;
2d1fe073 1427 if (HAS_PCH_CPT(dev_priv)) {
1519b995
KP
1428 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1429 return false;
1430 } else {
1431 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1432 return false;
1433 }
1434 return true;
1435}
1436
291906f1 1437static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0f59a00
VS
1438 enum pipe pipe, i915_reg_t reg,
1439 u32 port_sel)
291906f1 1440{
47a05eca 1441 u32 val = I915_READ(reg);
e2c719b7 1442 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1443 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1444 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1445
2d1fe073 1446 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
75c5da27 1447 && (val & DP_PIPEB_SELECT),
de9a35ab 1448 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1449}
1450
1451static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
f0f59a00 1452 enum pipe pipe, i915_reg_t reg)
291906f1 1453{
47a05eca 1454 u32 val = I915_READ(reg);
e2c719b7 1455 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1456 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1457 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1458
2d1fe073 1459 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
75c5da27 1460 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1461 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1462}
1463
1464static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1465 enum pipe pipe)
1466{
291906f1 1467 u32 val;
291906f1 1468
f0575e92
KP
1469 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1470 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1471 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1 1472
649636ef 1473 val = I915_READ(PCH_ADPA);
e2c719b7 1474 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1475 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1476 pipe_name(pipe));
291906f1 1477
649636ef 1478 val = I915_READ(PCH_LVDS);
e2c719b7 1479 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1480 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1481 pipe_name(pipe));
291906f1 1482
e2debe91
PZ
1483 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1484 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1485 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1486}
1487
cd2d34d9
VS
1488static void _vlv_enable_pll(struct intel_crtc *crtc,
1489 const struct intel_crtc_state *pipe_config)
1490{
1491 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1492 enum pipe pipe = crtc->pipe;
1493
1494 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1495 POSTING_READ(DPLL(pipe));
1496 udelay(150);
1497
2c30b43b
CW
1498 if (intel_wait_for_register(dev_priv,
1499 DPLL(pipe),
1500 DPLL_LOCK_VLV,
1501 DPLL_LOCK_VLV,
1502 1))
cd2d34d9
VS
1503 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1504}
1505
d288f65f 1506static void vlv_enable_pll(struct intel_crtc *crtc,
5cec258b 1507 const struct intel_crtc_state *pipe_config)
87442f73 1508{
cd2d34d9 1509 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
8bd3f301 1510 enum pipe pipe = crtc->pipe;
87442f73 1511
8bd3f301 1512 assert_pipe_disabled(dev_priv, pipe);
87442f73 1513
87442f73 1514 /* PLL is protected by panel, make sure we can write it */
7d1a83cb 1515 assert_panel_unlocked(dev_priv, pipe);
87442f73 1516
cd2d34d9
VS
1517 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1518 _vlv_enable_pll(crtc, pipe_config);
426115cf 1519
8bd3f301
VS
1520 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1521 POSTING_READ(DPLL_MD(pipe));
87442f73
DV
1522}
1523
cd2d34d9
VS
1524
1525static void _chv_enable_pll(struct intel_crtc *crtc,
1526 const struct intel_crtc_state *pipe_config)
9d556c99 1527{
cd2d34d9 1528 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
8bd3f301 1529 enum pipe pipe = crtc->pipe;
9d556c99 1530 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1531 u32 tmp;
1532
a580516d 1533 mutex_lock(&dev_priv->sb_lock);
9d556c99
CML
1534
1535 /* Enable back the 10bit clock to display controller */
1536 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1537 tmp |= DPIO_DCLKP_EN;
1538 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1539
54433e91
VS
1540 mutex_unlock(&dev_priv->sb_lock);
1541
9d556c99
CML
1542 /*
1543 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1544 */
1545 udelay(1);
1546
1547 /* Enable PLL */
d288f65f 1548 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1549
1550 /* Check PLL is locked */
6b18826a
CW
1551 if (intel_wait_for_register(dev_priv,
1552 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1553 1))
9d556c99 1554 DRM_ERROR("PLL %d failed to lock\n", pipe);
cd2d34d9
VS
1555}
1556
1557static void chv_enable_pll(struct intel_crtc *crtc,
1558 const struct intel_crtc_state *pipe_config)
1559{
1560 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1561 enum pipe pipe = crtc->pipe;
1562
1563 assert_pipe_disabled(dev_priv, pipe);
1564
1565 /* PLL is protected by panel, make sure we can write it */
1566 assert_panel_unlocked(dev_priv, pipe);
1567
1568 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1569 _chv_enable_pll(crtc, pipe_config);
9d556c99 1570
c231775c
VS
1571 if (pipe != PIPE_A) {
1572 /*
1573 * WaPixelRepeatModeFixForC0:chv
1574 *
1575 * DPLLCMD is AWOL. Use chicken bits to propagate
1576 * the value from DPLLBMD to either pipe B or C.
1577 */
1578 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1579 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1580 I915_WRITE(CBR4_VLV, 0);
1581 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1582
1583 /*
1584 * DPLLB VGA mode also seems to cause problems.
1585 * We should always have it disabled.
1586 */
1587 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1588 } else {
1589 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1590 POSTING_READ(DPLL_MD(pipe));
1591 }
9d556c99
CML
1592}
1593
6315b5d3 1594static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
1c4e0274
VS
1595{
1596 struct intel_crtc *crtc;
1597 int count = 0;
1598
6315b5d3 1599 for_each_intel_crtc(&dev_priv->drm, crtc) {
3538b9df 1600 count += crtc->base.state->active &&
2d84d2b3
VS
1601 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1602 }
1c4e0274
VS
1603
1604 return count;
1605}
1606
66e3d5c0 1607static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1608{
6315b5d3 1609 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
f0f59a00 1610 i915_reg_t reg = DPLL(crtc->pipe);
6e3c9717 1611 u32 dpll = crtc->config->dpll_hw_state.dpll;
63d7bbe9 1612
66e3d5c0 1613 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1614
63d7bbe9 1615 /* PLL is protected by panel, make sure we can write it */
50a0bc90 1616 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
66e3d5c0 1617 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1618
1c4e0274 1619 /* Enable DVO 2x clock on both PLLs if necessary */
6315b5d3 1620 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
1c4e0274
VS
1621 /*
1622 * It appears to be important that we don't enable this
1623 * for the current pipe before otherwise configuring the
1624 * PLL. No idea how this should be handled if multiple
1625 * DVO outputs are enabled simultaneosly.
1626 */
1627 dpll |= DPLL_DVO_2X_MODE;
1628 I915_WRITE(DPLL(!crtc->pipe),
1629 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1630 }
66e3d5c0 1631
c2b63374
VS
1632 /*
1633 * Apparently we need to have VGA mode enabled prior to changing
1634 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1635 * dividers, even though the register value does change.
1636 */
1637 I915_WRITE(reg, 0);
1638
8e7a65aa
VS
1639 I915_WRITE(reg, dpll);
1640
66e3d5c0
DV
1641 /* Wait for the clocks to stabilize. */
1642 POSTING_READ(reg);
1643 udelay(150);
1644
6315b5d3 1645 if (INTEL_GEN(dev_priv) >= 4) {
66e3d5c0 1646 I915_WRITE(DPLL_MD(crtc->pipe),
6e3c9717 1647 crtc->config->dpll_hw_state.dpll_md);
66e3d5c0
DV
1648 } else {
1649 /* The pixel multiplier can only be updated once the
1650 * DPLL is enabled and the clocks are stable.
1651 *
1652 * So write it again.
1653 */
1654 I915_WRITE(reg, dpll);
1655 }
63d7bbe9
JB
1656
1657 /* We do this three times for luck */
66e3d5c0 1658 I915_WRITE(reg, dpll);
63d7bbe9
JB
1659 POSTING_READ(reg);
1660 udelay(150); /* wait for warmup */
66e3d5c0 1661 I915_WRITE(reg, dpll);
63d7bbe9
JB
1662 POSTING_READ(reg);
1663 udelay(150); /* wait for warmup */
66e3d5c0 1664 I915_WRITE(reg, dpll);
63d7bbe9
JB
1665 POSTING_READ(reg);
1666 udelay(150); /* wait for warmup */
1667}
1668
1669/**
50b44a44 1670 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1671 * @dev_priv: i915 private structure
1672 * @pipe: pipe PLL to disable
1673 *
1674 * Disable the PLL for @pipe, making sure the pipe is off first.
1675 *
1676 * Note! This is for pre-ILK only.
1677 */
1c4e0274 1678static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1679{
6315b5d3 1680 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1c4e0274
VS
1681 enum pipe pipe = crtc->pipe;
1682
1683 /* Disable DVO 2x clock on both PLLs if necessary */
50a0bc90 1684 if (IS_I830(dev_priv) &&
2d84d2b3 1685 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
6315b5d3 1686 !intel_num_dvo_pipes(dev_priv)) {
1c4e0274
VS
1687 I915_WRITE(DPLL(PIPE_B),
1688 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1689 I915_WRITE(DPLL(PIPE_A),
1690 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1691 }
1692
b6b5d049
VS
1693 /* Don't disable pipe or pipe PLLs if needed */
1694 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1695 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1696 return;
1697
1698 /* Make sure the pipe isn't still relying on us */
1699 assert_pipe_disabled(dev_priv, pipe);
1700
b8afb911 1701 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
50b44a44 1702 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1703}
1704
f6071166
JB
1705static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1706{
b8afb911 1707 u32 val;
f6071166
JB
1708
1709 /* Make sure the pipe isn't still relying on us */
1710 assert_pipe_disabled(dev_priv, pipe);
1711
03ed5cbf
VS
1712 val = DPLL_INTEGRATED_REF_CLK_VLV |
1713 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1714 if (pipe != PIPE_A)
1715 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1716
f6071166
JB
1717 I915_WRITE(DPLL(pipe), val);
1718 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1719}
1720
1721static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1722{
d752048d 1723 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1724 u32 val;
1725
a11b0703
VS
1726 /* Make sure the pipe isn't still relying on us */
1727 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1728
60bfe44f
VS
1729 val = DPLL_SSC_REF_CLK_CHV |
1730 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
a11b0703
VS
1731 if (pipe != PIPE_A)
1732 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
03ed5cbf 1733
a11b0703
VS
1734 I915_WRITE(DPLL(pipe), val);
1735 POSTING_READ(DPLL(pipe));
d752048d 1736
a580516d 1737 mutex_lock(&dev_priv->sb_lock);
d752048d
VS
1738
1739 /* Disable 10bit clock to display controller */
1740 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1741 val &= ~DPIO_DCLKP_EN;
1742 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1743
a580516d 1744 mutex_unlock(&dev_priv->sb_lock);
f6071166
JB
1745}
1746
e4607fcf 1747void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1748 struct intel_digital_port *dport,
1749 unsigned int expected_mask)
89b667f8
JB
1750{
1751 u32 port_mask;
f0f59a00 1752 i915_reg_t dpll_reg;
89b667f8 1753
e4607fcf
CML
1754 switch (dport->port) {
1755 case PORT_B:
89b667f8 1756 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1757 dpll_reg = DPLL(0);
e4607fcf
CML
1758 break;
1759 case PORT_C:
89b667f8 1760 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7 1761 dpll_reg = DPLL(0);
9b6de0a1 1762 expected_mask <<= 4;
00fc31b7
CML
1763 break;
1764 case PORT_D:
1765 port_mask = DPLL_PORTD_READY_MASK;
1766 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1767 break;
1768 default:
1769 BUG();
1770 }
89b667f8 1771
370004d3
CW
1772 if (intel_wait_for_register(dev_priv,
1773 dpll_reg, port_mask, expected_mask,
1774 1000))
9b6de0a1
VS
1775 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1776 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
89b667f8
JB
1777}
1778
b8a4f404
PZ
1779static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1780 enum pipe pipe)
040484af 1781{
98187836
VS
1782 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1783 pipe);
f0f59a00
VS
1784 i915_reg_t reg;
1785 uint32_t val, pipeconf_val;
040484af 1786
040484af 1787 /* Make sure PCH DPLL is enabled */
8106ddbd 1788 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
040484af
JB
1789
1790 /* FDI must be feeding us bits for PCH ports */
1791 assert_fdi_tx_enabled(dev_priv, pipe);
1792 assert_fdi_rx_enabled(dev_priv, pipe);
1793
6e266956 1794 if (HAS_PCH_CPT(dev_priv)) {
23670b32
DV
1795 /* Workaround: Set the timing override bit before enabling the
1796 * pch transcoder. */
1797 reg = TRANS_CHICKEN2(pipe);
1798 val = I915_READ(reg);
1799 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1800 I915_WRITE(reg, val);
59c859d6 1801 }
23670b32 1802
ab9412ba 1803 reg = PCH_TRANSCONF(pipe);
040484af 1804 val = I915_READ(reg);
5f7f726d 1805 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c 1806
2d1fe073 1807 if (HAS_PCH_IBX(dev_priv)) {
e9bcff5c 1808 /*
c5de7c6f
VS
1809 * Make the BPC in transcoder be consistent with
1810 * that in pipeconf reg. For HDMI we must use 8bpc
1811 * here for both 8bpc and 12bpc.
e9bcff5c 1812 */
dfd07d72 1813 val &= ~PIPECONF_BPC_MASK;
2d84d2b3 1814 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
c5de7c6f
VS
1815 val |= PIPECONF_8BPC;
1816 else
1817 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1818 }
5f7f726d
PZ
1819
1820 val &= ~TRANS_INTERLACE_MASK;
1821 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
2d1fe073 1822 if (HAS_PCH_IBX(dev_priv) &&
2d84d2b3 1823 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
1824 val |= TRANS_LEGACY_INTERLACED_ILK;
1825 else
1826 val |= TRANS_INTERLACED;
5f7f726d
PZ
1827 else
1828 val |= TRANS_PROGRESSIVE;
1829
040484af 1830 I915_WRITE(reg, val | TRANS_ENABLE);
650fbd84
CW
1831 if (intel_wait_for_register(dev_priv,
1832 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1833 100))
4bb6f1f3 1834 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
1835}
1836
8fb033d7 1837static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 1838 enum transcoder cpu_transcoder)
040484af 1839{
8fb033d7 1840 u32 val, pipeconf_val;
8fb033d7 1841
8fb033d7 1842 /* FDI must be feeding us bits for PCH ports */
1a240d4d 1843 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 1844 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 1845
223a6fdf 1846 /* Workaround: set timing override bit. */
36c0d0cf 1847 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 1848 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 1849 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
223a6fdf 1850
25f3ef11 1851 val = TRANS_ENABLE;
937bb610 1852 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 1853
9a76b1c6
PZ
1854 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1855 PIPECONF_INTERLACED_ILK)
a35f2679 1856 val |= TRANS_INTERLACED;
8fb033d7
PZ
1857 else
1858 val |= TRANS_PROGRESSIVE;
1859
ab9412ba 1860 I915_WRITE(LPT_TRANSCONF, val);
d9f96244
CW
1861 if (intel_wait_for_register(dev_priv,
1862 LPT_TRANSCONF,
1863 TRANS_STATE_ENABLE,
1864 TRANS_STATE_ENABLE,
1865 100))
937bb610 1866 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
1867}
1868
b8a4f404
PZ
1869static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1870 enum pipe pipe)
040484af 1871{
f0f59a00
VS
1872 i915_reg_t reg;
1873 uint32_t val;
040484af
JB
1874
1875 /* FDI relies on the transcoder */
1876 assert_fdi_tx_disabled(dev_priv, pipe);
1877 assert_fdi_rx_disabled(dev_priv, pipe);
1878
291906f1
JB
1879 /* Ports must be off as well */
1880 assert_pch_ports_disabled(dev_priv, pipe);
1881
ab9412ba 1882 reg = PCH_TRANSCONF(pipe);
040484af
JB
1883 val = I915_READ(reg);
1884 val &= ~TRANS_ENABLE;
1885 I915_WRITE(reg, val);
1886 /* wait for PCH transcoder off, transcoder state */
a7d04662
CW
1887 if (intel_wait_for_register(dev_priv,
1888 reg, TRANS_STATE_ENABLE, 0,
1889 50))
4bb6f1f3 1890 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32 1891
6e266956 1892 if (HAS_PCH_CPT(dev_priv)) {
23670b32
DV
1893 /* Workaround: Clear the timing override chicken bit again. */
1894 reg = TRANS_CHICKEN2(pipe);
1895 val = I915_READ(reg);
1896 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1897 I915_WRITE(reg, val);
1898 }
040484af
JB
1899}
1900
b7076546 1901void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 1902{
8fb033d7
PZ
1903 u32 val;
1904
ab9412ba 1905 val = I915_READ(LPT_TRANSCONF);
8fb033d7 1906 val &= ~TRANS_ENABLE;
ab9412ba 1907 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 1908 /* wait for PCH transcoder off, transcoder state */
dfdb4749
CW
1909 if (intel_wait_for_register(dev_priv,
1910 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1911 50))
8a52fd9f 1912 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
1913
1914 /* Workaround: clear timing override bit. */
36c0d0cf 1915 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 1916 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 1917 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
040484af
JB
1918}
1919
65f2130c
VS
1920enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc)
1921{
1922 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1923
1924 WARN_ON(!crtc->config->has_pch_encoder);
1925
1926 if (HAS_PCH_LPT(dev_priv))
1927 return TRANSCODER_A;
1928 else
1929 return (enum transcoder) crtc->pipe;
1930}
1931
b24e7179 1932/**
309cfea8 1933 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 1934 * @crtc: crtc responsible for the pipe
b24e7179 1935 *
0372264a 1936 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 1937 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 1938 */
e1fdc473 1939static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 1940{
0372264a 1941 struct drm_device *dev = crtc->base.dev;
fac5e23e 1942 struct drm_i915_private *dev_priv = to_i915(dev);
0372264a 1943 enum pipe pipe = crtc->pipe;
1a70a728 1944 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
f0f59a00 1945 i915_reg_t reg;
b24e7179
JB
1946 u32 val;
1947
9e2ee2dd
VS
1948 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1949
58c6eaa2 1950 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1951 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
1952 assert_sprites_disabled(dev_priv, pipe);
1953
b24e7179
JB
1954 /*
1955 * A pipe without a PLL won't actually be able to drive bits from
1956 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1957 * need the check.
1958 */
09fa8bb9 1959 if (HAS_GMCH_DISPLAY(dev_priv)) {
d7edc4e5 1960 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
23538ef1
JN
1961 assert_dsi_pll_enabled(dev_priv);
1962 else
1963 assert_pll_enabled(dev_priv, pipe);
09fa8bb9 1964 } else {
6e3c9717 1965 if (crtc->config->has_pch_encoder) {
040484af 1966 /* if driving the PCH, we need FDI enabled */
65f2130c
VS
1967 assert_fdi_rx_pll_enabled(dev_priv,
1968 (enum pipe) intel_crtc_pch_transcoder(crtc));
1a240d4d
DV
1969 assert_fdi_tx_pll_enabled(dev_priv,
1970 (enum pipe) cpu_transcoder);
040484af
JB
1971 }
1972 /* FIXME: assert CPU port conditions for SNB+ */
1973 }
b24e7179 1974
702e7a56 1975 reg = PIPECONF(cpu_transcoder);
b24e7179 1976 val = I915_READ(reg);
7ad25d48 1977 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
1978 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1979 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 1980 return;
7ad25d48 1981 }
00d70b15
CW
1982
1983 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 1984 POSTING_READ(reg);
b7792d8b
VS
1985
1986 /*
1987 * Until the pipe starts DSL will read as 0, which would cause
1988 * an apparent vblank timestamp jump, which messes up also the
1989 * frame count when it's derived from the timestamps. So let's
1990 * wait for the pipe to start properly before we call
1991 * drm_crtc_vblank_on()
1992 */
1993 if (dev->max_vblank_count == 0 &&
1994 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
1995 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
b24e7179
JB
1996}
1997
1998/**
309cfea8 1999 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2000 * @crtc: crtc whose pipes is to be disabled
b24e7179 2001 *
575f7ab7
VS
2002 * Disable the pipe of @crtc, making sure that various hardware
2003 * specific requirements are met, if applicable, e.g. plane
2004 * disabled, panel fitter off, etc.
b24e7179
JB
2005 *
2006 * Will wait until the pipe has shut down before returning.
2007 */
575f7ab7 2008static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2009{
fac5e23e 2010 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6e3c9717 2011 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 2012 enum pipe pipe = crtc->pipe;
f0f59a00 2013 i915_reg_t reg;
b24e7179
JB
2014 u32 val;
2015
9e2ee2dd
VS
2016 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2017
b24e7179
JB
2018 /*
2019 * Make sure planes won't keep trying to pump pixels to us,
2020 * or we might hang the display.
2021 */
2022 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2023 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2024 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2025
702e7a56 2026 reg = PIPECONF(cpu_transcoder);
b24e7179 2027 val = I915_READ(reg);
00d70b15
CW
2028 if ((val & PIPECONF_ENABLE) == 0)
2029 return;
2030
67adc644
VS
2031 /*
2032 * Double wide has implications for planes
2033 * so best keep it disabled when not needed.
2034 */
6e3c9717 2035 if (crtc->config->double_wide)
67adc644
VS
2036 val &= ~PIPECONF_DOUBLE_WIDE;
2037
2038 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2039 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2040 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2041 val &= ~PIPECONF_ENABLE;
2042
2043 I915_WRITE(reg, val);
2044 if ((val & PIPECONF_ENABLE) == 0)
2045 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2046}
2047
832be82f
VS
2048static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2049{
2050 return IS_GEN2(dev_priv) ? 2048 : 4096;
2051}
2052
27ba3910
VS
2053static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2054 uint64_t fb_modifier, unsigned int cpp)
7b49f948
VS
2055{
2056 switch (fb_modifier) {
2057 case DRM_FORMAT_MOD_NONE:
2058 return cpp;
2059 case I915_FORMAT_MOD_X_TILED:
2060 if (IS_GEN2(dev_priv))
2061 return 128;
2062 else
2063 return 512;
2064 case I915_FORMAT_MOD_Y_TILED:
2065 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2066 return 128;
2067 else
2068 return 512;
2069 case I915_FORMAT_MOD_Yf_TILED:
2070 switch (cpp) {
2071 case 1:
2072 return 64;
2073 case 2:
2074 case 4:
2075 return 128;
2076 case 8:
2077 case 16:
2078 return 256;
2079 default:
2080 MISSING_CASE(cpp);
2081 return cpp;
2082 }
2083 break;
2084 default:
2085 MISSING_CASE(fb_modifier);
2086 return cpp;
2087 }
2088}
2089
832be82f
VS
2090unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2091 uint64_t fb_modifier, unsigned int cpp)
a57ce0b2 2092{
832be82f
VS
2093 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2094 return 1;
2095 else
2096 return intel_tile_size(dev_priv) /
27ba3910 2097 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
6761dd31
TU
2098}
2099
8d0deca8
VS
2100/* Return the tile dimensions in pixel units */
2101static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2102 unsigned int *tile_width,
2103 unsigned int *tile_height,
2104 uint64_t fb_modifier,
2105 unsigned int cpp)
2106{
2107 unsigned int tile_width_bytes =
2108 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2109
2110 *tile_width = tile_width_bytes / cpp;
2111 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2112}
2113
6761dd31
TU
2114unsigned int
2115intel_fb_align_height(struct drm_device *dev, unsigned int height,
832be82f 2116 uint32_t pixel_format, uint64_t fb_modifier)
6761dd31 2117{
832be82f
VS
2118 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2119 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2120
2121 return ALIGN(height, tile_height);
a57ce0b2
JB
2122}
2123
1663b9d6
VS
2124unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2125{
2126 unsigned int size = 0;
2127 int i;
2128
2129 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2130 size += rot_info->plane[i].width * rot_info->plane[i].height;
2131
2132 return size;
2133}
2134
75c82a53 2135static void
3465c580
VS
2136intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2137 const struct drm_framebuffer *fb,
2138 unsigned int rotation)
f64b98cd 2139{
bd2ef25d 2140 if (drm_rotation_90_or_270(rotation)) {
2d7a215f
VS
2141 *view = i915_ggtt_view_rotated;
2142 view->params.rotated = to_intel_framebuffer(fb)->rot_info;
2143 } else {
2144 *view = i915_ggtt_view_normal;
2145 }
2146}
50470bb0 2147
603525d7 2148static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
4e9a86b6
VS
2149{
2150 if (INTEL_INFO(dev_priv)->gen >= 9)
2151 return 256 * 1024;
985b8bb4 2152 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
666a4537 2153 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4e9a86b6
VS
2154 return 128 * 1024;
2155 else if (INTEL_INFO(dev_priv)->gen >= 4)
2156 return 4 * 1024;
2157 else
44c5905e 2158 return 0;
4e9a86b6
VS
2159}
2160
603525d7
VS
2161static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2162 uint64_t fb_modifier)
2163{
2164 switch (fb_modifier) {
2165 case DRM_FORMAT_MOD_NONE:
2166 return intel_linear_alignment(dev_priv);
2167 case I915_FORMAT_MOD_X_TILED:
2168 if (INTEL_INFO(dev_priv)->gen >= 9)
2169 return 256 * 1024;
2170 return 0;
2171 case I915_FORMAT_MOD_Y_TILED:
2172 case I915_FORMAT_MOD_Yf_TILED:
2173 return 1 * 1024 * 1024;
2174 default:
2175 MISSING_CASE(fb_modifier);
2176 return 0;
2177 }
2178}
2179
058d88c4
CW
2180struct i915_vma *
2181intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
6b95a207 2182{
850c4cdc 2183 struct drm_device *dev = fb->dev;
fac5e23e 2184 struct drm_i915_private *dev_priv = to_i915(dev);
850c4cdc 2185 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2186 struct i915_ggtt_view view;
058d88c4 2187 struct i915_vma *vma;
6b95a207 2188 u32 alignment;
6b95a207 2189
ebcdd39e
MR
2190 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2191
603525d7 2192 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
6b95a207 2193
3465c580 2194 intel_fill_fb_ggtt_view(&view, fb, rotation);
f64b98cd 2195
693db184
CW
2196 /* Note that the w/a also requires 64 PTE of padding following the
2197 * bo. We currently fill all unused PTE with the shadow page and so
2198 * we should always have valid PTE following the scanout preventing
2199 * the VT-d warning.
2200 */
48f112fe 2201 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
693db184
CW
2202 alignment = 256 * 1024;
2203
d6dd6843
PZ
2204 /*
2205 * Global gtt pte registers are special registers which actually forward
2206 * writes to a chunk of system memory. Which means that there is no risk
2207 * that the register values disappear as soon as we call
2208 * intel_runtime_pm_put(), so it is correct to wrap only the
2209 * pin/unpin/fence and not more.
2210 */
2211 intel_runtime_pm_get(dev_priv);
2212
058d88c4 2213 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
49ef5294
CW
2214 if (IS_ERR(vma))
2215 goto err;
6b95a207 2216
05a20d09 2217 if (i915_vma_is_map_and_fenceable(vma)) {
49ef5294
CW
2218 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2219 * fence, whereas 965+ only requires a fence if using
2220 * framebuffer compression. For simplicity, we always, when
2221 * possible, install a fence as the cost is not that onerous.
2222 *
2223 * If we fail to fence the tiled scanout, then either the
2224 * modeset will reject the change (which is highly unlikely as
2225 * the affected systems, all but one, do not have unmappable
2226 * space) or we will not be able to enable full powersaving
2227 * techniques (also likely not to apply due to various limits
2228 * FBC and the like impose on the size of the buffer, which
2229 * presumably we violated anyway with this unmappable buffer).
2230 * Anyway, it is presumably better to stumble onwards with
2231 * something and try to run the system in a "less than optimal"
2232 * mode that matches the user configuration.
2233 */
2234 if (i915_vma_get_fence(vma) == 0)
2235 i915_vma_pin_fence(vma);
9807216f 2236 }
6b95a207 2237
49ef5294 2238err:
d6dd6843 2239 intel_runtime_pm_put(dev_priv);
058d88c4 2240 return vma;
6b95a207
KH
2241}
2242
fb4b8ce1 2243void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
1690e1eb 2244{
82bc3b2d 2245 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2246 struct i915_ggtt_view view;
058d88c4 2247 struct i915_vma *vma;
82bc3b2d 2248
ebcdd39e
MR
2249 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2250
3465c580 2251 intel_fill_fb_ggtt_view(&view, fb, rotation);
05a20d09 2252 vma = i915_gem_object_to_ggtt(obj, &view);
f64b98cd 2253
49ef5294 2254 i915_vma_unpin_fence(vma);
058d88c4 2255 i915_gem_object_unpin_from_display_plane(vma);
1690e1eb
CW
2256}
2257
ef78ec94
VS
2258static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2259 unsigned int rotation)
2260{
bd2ef25d 2261 if (drm_rotation_90_or_270(rotation))
ef78ec94
VS
2262 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2263 else
2264 return fb->pitches[plane];
2265}
2266
6687c906
VS
2267/*
2268 * Convert the x/y offsets into a linear offset.
2269 * Only valid with 0/180 degree rotation, which is fine since linear
2270 * offset is only used with linear buffers on pre-hsw and tiled buffers
2271 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2272 */
2273u32 intel_fb_xy_to_linear(int x, int y,
2949056c
VS
2274 const struct intel_plane_state *state,
2275 int plane)
6687c906 2276{
2949056c 2277 const struct drm_framebuffer *fb = state->base.fb;
6687c906
VS
2278 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2279 unsigned int pitch = fb->pitches[plane];
2280
2281 return y * pitch + x * cpp;
2282}
2283
2284/*
2285 * Add the x/y offsets derived from fb->offsets[] to the user
2286 * specified plane src x/y offsets. The resulting x/y offsets
2287 * specify the start of scanout from the beginning of the gtt mapping.
2288 */
2289void intel_add_fb_offsets(int *x, int *y,
2949056c
VS
2290 const struct intel_plane_state *state,
2291 int plane)
6687c906
VS
2292
2293{
2949056c
VS
2294 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2295 unsigned int rotation = state->base.rotation;
6687c906 2296
bd2ef25d 2297 if (drm_rotation_90_or_270(rotation)) {
6687c906
VS
2298 *x += intel_fb->rotated[plane].x;
2299 *y += intel_fb->rotated[plane].y;
2300 } else {
2301 *x += intel_fb->normal[plane].x;
2302 *y += intel_fb->normal[plane].y;
2303 }
2304}
2305
29cf9491 2306/*
29cf9491
VS
2307 * Input tile dimensions and pitch must already be
2308 * rotated to match x and y, and in pixel units.
2309 */
66a2d927
VS
2310static u32 _intel_adjust_tile_offset(int *x, int *y,
2311 unsigned int tile_width,
2312 unsigned int tile_height,
2313 unsigned int tile_size,
2314 unsigned int pitch_tiles,
2315 u32 old_offset,
2316 u32 new_offset)
29cf9491 2317{
b9b24038 2318 unsigned int pitch_pixels = pitch_tiles * tile_width;
29cf9491
VS
2319 unsigned int tiles;
2320
2321 WARN_ON(old_offset & (tile_size - 1));
2322 WARN_ON(new_offset & (tile_size - 1));
2323 WARN_ON(new_offset > old_offset);
2324
2325 tiles = (old_offset - new_offset) / tile_size;
2326
2327 *y += tiles / pitch_tiles * tile_height;
2328 *x += tiles % pitch_tiles * tile_width;
2329
b9b24038
VS
2330 /* minimize x in case it got needlessly big */
2331 *y += *x / pitch_pixels * tile_height;
2332 *x %= pitch_pixels;
2333
29cf9491
VS
2334 return new_offset;
2335}
2336
66a2d927
VS
2337/*
2338 * Adjust the tile offset by moving the difference into
2339 * the x/y offsets.
2340 */
2341static u32 intel_adjust_tile_offset(int *x, int *y,
2342 const struct intel_plane_state *state, int plane,
2343 u32 old_offset, u32 new_offset)
2344{
2345 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2346 const struct drm_framebuffer *fb = state->base.fb;
2347 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2348 unsigned int rotation = state->base.rotation;
2349 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2350
2351 WARN_ON(new_offset > old_offset);
2352
2353 if (fb->modifier[plane] != DRM_FORMAT_MOD_NONE) {
2354 unsigned int tile_size, tile_width, tile_height;
2355 unsigned int pitch_tiles;
2356
2357 tile_size = intel_tile_size(dev_priv);
2358 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2359 fb->modifier[plane], cpp);
2360
bd2ef25d 2361 if (drm_rotation_90_or_270(rotation)) {
66a2d927
VS
2362 pitch_tiles = pitch / tile_height;
2363 swap(tile_width, tile_height);
2364 } else {
2365 pitch_tiles = pitch / (tile_width * cpp);
2366 }
2367
2368 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2369 tile_size, pitch_tiles,
2370 old_offset, new_offset);
2371 } else {
2372 old_offset += *y * pitch + *x * cpp;
2373
2374 *y = (old_offset - new_offset) / pitch;
2375 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2376 }
2377
2378 return new_offset;
2379}
2380
8d0deca8
VS
2381/*
2382 * Computes the linear offset to the base tile and adjusts
2383 * x, y. bytes per pixel is assumed to be a power-of-two.
2384 *
2385 * In the 90/270 rotated case, x and y are assumed
2386 * to be already rotated to match the rotated GTT view, and
2387 * pitch is the tile_height aligned framebuffer height.
6687c906
VS
2388 *
2389 * This function is used when computing the derived information
2390 * under intel_framebuffer, so using any of that information
2391 * here is not allowed. Anything under drm_framebuffer can be
2392 * used. This is why the user has to pass in the pitch since it
2393 * is specified in the rotated orientation.
8d0deca8 2394 */
6687c906
VS
2395static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2396 int *x, int *y,
2397 const struct drm_framebuffer *fb, int plane,
2398 unsigned int pitch,
2399 unsigned int rotation,
2400 u32 alignment)
c2c75131 2401{
4f2d9934
VS
2402 uint64_t fb_modifier = fb->modifier[plane];
2403 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
6687c906 2404 u32 offset, offset_aligned;
29cf9491 2405
29cf9491
VS
2406 if (alignment)
2407 alignment--;
2408
b5c65338 2409 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
8d0deca8
VS
2410 unsigned int tile_size, tile_width, tile_height;
2411 unsigned int tile_rows, tiles, pitch_tiles;
c2c75131 2412
d843310d 2413 tile_size = intel_tile_size(dev_priv);
8d0deca8
VS
2414 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2415 fb_modifier, cpp);
2416
bd2ef25d 2417 if (drm_rotation_90_or_270(rotation)) {
8d0deca8
VS
2418 pitch_tiles = pitch / tile_height;
2419 swap(tile_width, tile_height);
2420 } else {
2421 pitch_tiles = pitch / (tile_width * cpp);
2422 }
d843310d
VS
2423
2424 tile_rows = *y / tile_height;
2425 *y %= tile_height;
c2c75131 2426
8d0deca8
VS
2427 tiles = *x / tile_width;
2428 *x %= tile_width;
bc752862 2429
29cf9491
VS
2430 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2431 offset_aligned = offset & ~alignment;
bc752862 2432
66a2d927
VS
2433 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2434 tile_size, pitch_tiles,
2435 offset, offset_aligned);
29cf9491 2436 } else {
bc752862 2437 offset = *y * pitch + *x * cpp;
29cf9491
VS
2438 offset_aligned = offset & ~alignment;
2439
4e9a86b6
VS
2440 *y = (offset & alignment) / pitch;
2441 *x = ((offset & alignment) - *y * pitch) / cpp;
bc752862 2442 }
29cf9491
VS
2443
2444 return offset_aligned;
c2c75131
DV
2445}
2446
6687c906 2447u32 intel_compute_tile_offset(int *x, int *y,
2949056c
VS
2448 const struct intel_plane_state *state,
2449 int plane)
6687c906 2450{
2949056c
VS
2451 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2452 const struct drm_framebuffer *fb = state->base.fb;
2453 unsigned int rotation = state->base.rotation;
ef78ec94 2454 int pitch = intel_fb_pitch(fb, plane, rotation);
8d970654
VS
2455 u32 alignment;
2456
2457 /* AUX_DIST needs only 4K alignment */
2458 if (fb->pixel_format == DRM_FORMAT_NV12 && plane == 1)
2459 alignment = 4096;
2460 else
2461 alignment = intel_surf_alignment(dev_priv, fb->modifier[plane]);
6687c906
VS
2462
2463 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2464 rotation, alignment);
2465}
2466
2467/* Convert the fb->offset[] linear offset into x/y offsets */
2468static void intel_fb_offset_to_xy(int *x, int *y,
2469 const struct drm_framebuffer *fb, int plane)
2470{
2471 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2472 unsigned int pitch = fb->pitches[plane];
2473 u32 linear_offset = fb->offsets[plane];
2474
2475 *y = linear_offset / pitch;
2476 *x = linear_offset % pitch / cpp;
2477}
2478
72618ebf
VS
2479static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2480{
2481 switch (fb_modifier) {
2482 case I915_FORMAT_MOD_X_TILED:
2483 return I915_TILING_X;
2484 case I915_FORMAT_MOD_Y_TILED:
2485 return I915_TILING_Y;
2486 default:
2487 return I915_TILING_NONE;
2488 }
2489}
2490
6687c906
VS
2491static int
2492intel_fill_fb_info(struct drm_i915_private *dev_priv,
2493 struct drm_framebuffer *fb)
2494{
2495 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2496 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2497 u32 gtt_offset_rotated = 0;
2498 unsigned int max_size = 0;
2499 uint32_t format = fb->pixel_format;
2500 int i, num_planes = drm_format_num_planes(format);
2501 unsigned int tile_size = intel_tile_size(dev_priv);
2502
2503 for (i = 0; i < num_planes; i++) {
2504 unsigned int width, height;
2505 unsigned int cpp, size;
2506 u32 offset;
2507 int x, y;
2508
2509 cpp = drm_format_plane_cpp(format, i);
2510 width = drm_format_plane_width(fb->width, format, i);
2511 height = drm_format_plane_height(fb->height, format, i);
2512
2513 intel_fb_offset_to_xy(&x, &y, fb, i);
2514
60d5f2a4
VS
2515 /*
2516 * The fence (if used) is aligned to the start of the object
2517 * so having the framebuffer wrap around across the edge of the
2518 * fenced region doesn't really work. We have no API to configure
2519 * the fence start offset within the object (nor could we probably
2520 * on gen2/3). So it's just easier if we just require that the
2521 * fb layout agrees with the fence layout. We already check that the
2522 * fb stride matches the fence stride elsewhere.
2523 */
2524 if (i915_gem_object_is_tiled(intel_fb->obj) &&
2525 (x + width) * cpp > fb->pitches[i]) {
2526 DRM_DEBUG("bad fb plane %d offset: 0x%x\n",
2527 i, fb->offsets[i]);
2528 return -EINVAL;
2529 }
2530
6687c906
VS
2531 /*
2532 * First pixel of the framebuffer from
2533 * the start of the normal gtt mapping.
2534 */
2535 intel_fb->normal[i].x = x;
2536 intel_fb->normal[i].y = y;
2537
2538 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
2539 fb, 0, fb->pitches[i],
cc926387 2540 DRM_ROTATE_0, tile_size);
6687c906
VS
2541 offset /= tile_size;
2542
2543 if (fb->modifier[i] != DRM_FORMAT_MOD_NONE) {
2544 unsigned int tile_width, tile_height;
2545 unsigned int pitch_tiles;
2546 struct drm_rect r;
2547
2548 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2549 fb->modifier[i], cpp);
2550
2551 rot_info->plane[i].offset = offset;
2552 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2553 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2554 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2555
2556 intel_fb->rotated[i].pitch =
2557 rot_info->plane[i].height * tile_height;
2558
2559 /* how many tiles does this plane need */
2560 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2561 /*
2562 * If the plane isn't horizontally tile aligned,
2563 * we need one more tile.
2564 */
2565 if (x != 0)
2566 size++;
2567
2568 /* rotate the x/y offsets to match the GTT view */
2569 r.x1 = x;
2570 r.y1 = y;
2571 r.x2 = x + width;
2572 r.y2 = y + height;
2573 drm_rect_rotate(&r,
2574 rot_info->plane[i].width * tile_width,
2575 rot_info->plane[i].height * tile_height,
cc926387 2576 DRM_ROTATE_270);
6687c906
VS
2577 x = r.x1;
2578 y = r.y1;
2579
2580 /* rotate the tile dimensions to match the GTT view */
2581 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2582 swap(tile_width, tile_height);
2583
2584 /*
2585 * We only keep the x/y offsets, so push all of the
2586 * gtt offset into the x/y offsets.
2587 */
66a2d927
VS
2588 _intel_adjust_tile_offset(&x, &y, tile_size,
2589 tile_width, tile_height, pitch_tiles,
2590 gtt_offset_rotated * tile_size, 0);
6687c906
VS
2591
2592 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2593
2594 /*
2595 * First pixel of the framebuffer from
2596 * the start of the rotated gtt mapping.
2597 */
2598 intel_fb->rotated[i].x = x;
2599 intel_fb->rotated[i].y = y;
2600 } else {
2601 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2602 x * cpp, tile_size);
2603 }
2604
2605 /* how many tiles in total needed in the bo */
2606 max_size = max(max_size, offset + size);
2607 }
2608
2609 if (max_size * tile_size > to_intel_framebuffer(fb)->obj->base.size) {
2610 DRM_DEBUG("fb too big for bo (need %u bytes, have %zu bytes)\n",
2611 max_size * tile_size, to_intel_framebuffer(fb)->obj->base.size);
2612 return -EINVAL;
2613 }
2614
2615 return 0;
2616}
2617
b35d63fa 2618static int i9xx_format_to_fourcc(int format)
46f297fb
JB
2619{
2620 switch (format) {
2621 case DISPPLANE_8BPP:
2622 return DRM_FORMAT_C8;
2623 case DISPPLANE_BGRX555:
2624 return DRM_FORMAT_XRGB1555;
2625 case DISPPLANE_BGRX565:
2626 return DRM_FORMAT_RGB565;
2627 default:
2628 case DISPPLANE_BGRX888:
2629 return DRM_FORMAT_XRGB8888;
2630 case DISPPLANE_RGBX888:
2631 return DRM_FORMAT_XBGR8888;
2632 case DISPPLANE_BGRX101010:
2633 return DRM_FORMAT_XRGB2101010;
2634 case DISPPLANE_RGBX101010:
2635 return DRM_FORMAT_XBGR2101010;
2636 }
2637}
2638
bc8d7dff
DL
2639static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2640{
2641 switch (format) {
2642 case PLANE_CTL_FORMAT_RGB_565:
2643 return DRM_FORMAT_RGB565;
2644 default:
2645 case PLANE_CTL_FORMAT_XRGB_8888:
2646 if (rgb_order) {
2647 if (alpha)
2648 return DRM_FORMAT_ABGR8888;
2649 else
2650 return DRM_FORMAT_XBGR8888;
2651 } else {
2652 if (alpha)
2653 return DRM_FORMAT_ARGB8888;
2654 else
2655 return DRM_FORMAT_XRGB8888;
2656 }
2657 case PLANE_CTL_FORMAT_XRGB_2101010:
2658 if (rgb_order)
2659 return DRM_FORMAT_XBGR2101010;
2660 else
2661 return DRM_FORMAT_XRGB2101010;
2662 }
2663}
2664
5724dbd1 2665static bool
f6936e29
DV
2666intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2667 struct intel_initial_plane_config *plane_config)
46f297fb
JB
2668{
2669 struct drm_device *dev = crtc->base.dev;
3badb49f 2670 struct drm_i915_private *dev_priv = to_i915(dev);
72e96d64 2671 struct i915_ggtt *ggtt = &dev_priv->ggtt;
46f297fb
JB
2672 struct drm_i915_gem_object *obj = NULL;
2673 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2d14030b 2674 struct drm_framebuffer *fb = &plane_config->fb->base;
f37b5c2b
DV
2675 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2676 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2677 PAGE_SIZE);
2678
2679 size_aligned -= base_aligned;
46f297fb 2680
ff2652ea
CW
2681 if (plane_config->size == 0)
2682 return false;
2683
3badb49f
PZ
2684 /* If the FB is too big, just don't use it since fbdev is not very
2685 * important and we should probably use that space with FBC or other
2686 * features. */
72e96d64 2687 if (size_aligned * 2 > ggtt->stolen_usable_size)
3badb49f
PZ
2688 return false;
2689
12c83d99
TU
2690 mutex_lock(&dev->struct_mutex);
2691
f37b5c2b
DV
2692 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2693 base_aligned,
2694 base_aligned,
2695 size_aligned);
12c83d99
TU
2696 if (!obj) {
2697 mutex_unlock(&dev->struct_mutex);
484b41dd 2698 return false;
12c83d99 2699 }
46f297fb 2700
3e510a8e
CW
2701 if (plane_config->tiling == I915_TILING_X)
2702 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
46f297fb 2703
6bf129df
DL
2704 mode_cmd.pixel_format = fb->pixel_format;
2705 mode_cmd.width = fb->width;
2706 mode_cmd.height = fb->height;
2707 mode_cmd.pitches[0] = fb->pitches[0];
18c5247e
DV
2708 mode_cmd.modifier[0] = fb->modifier[0];
2709 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
46f297fb 2710
6bf129df 2711 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
484b41dd 2712 &mode_cmd, obj)) {
46f297fb
JB
2713 DRM_DEBUG_KMS("intel fb init failed\n");
2714 goto out_unref_obj;
2715 }
12c83d99 2716
46f297fb 2717 mutex_unlock(&dev->struct_mutex);
484b41dd 2718
f6936e29 2719 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
484b41dd 2720 return true;
46f297fb
JB
2721
2722out_unref_obj:
f8c417cd 2723 i915_gem_object_put(obj);
46f297fb 2724 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2725 return false;
2726}
2727
5a21b665
DV
2728/* Update plane->state->fb to match plane->fb after driver-internal updates */
2729static void
2730update_state_fb(struct drm_plane *plane)
2731{
2732 if (plane->fb == plane->state->fb)
2733 return;
2734
2735 if (plane->state->fb)
2736 drm_framebuffer_unreference(plane->state->fb);
2737 plane->state->fb = plane->fb;
2738 if (plane->state->fb)
2739 drm_framebuffer_reference(plane->state->fb);
2740}
2741
5724dbd1 2742static void
f6936e29
DV
2743intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2744 struct intel_initial_plane_config *plane_config)
484b41dd
JB
2745{
2746 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 2747 struct drm_i915_private *dev_priv = to_i915(dev);
484b41dd
JB
2748 struct drm_crtc *c;
2749 struct intel_crtc *i;
2ff8fde1 2750 struct drm_i915_gem_object *obj;
88595ac9 2751 struct drm_plane *primary = intel_crtc->base.primary;
be5651f2 2752 struct drm_plane_state *plane_state = primary->state;
200757f5
MR
2753 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2754 struct intel_plane *intel_plane = to_intel_plane(primary);
0a8d8a86
MR
2755 struct intel_plane_state *intel_state =
2756 to_intel_plane_state(plane_state);
88595ac9 2757 struct drm_framebuffer *fb;
484b41dd 2758
2d14030b 2759 if (!plane_config->fb)
484b41dd
JB
2760 return;
2761
f6936e29 2762 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
88595ac9
DV
2763 fb = &plane_config->fb->base;
2764 goto valid_fb;
f55548b5 2765 }
484b41dd 2766
2d14030b 2767 kfree(plane_config->fb);
484b41dd
JB
2768
2769 /*
2770 * Failed to alloc the obj, check to see if we should share
2771 * an fb with another CRTC instead
2772 */
70e1e0ec 2773 for_each_crtc(dev, c) {
484b41dd
JB
2774 i = to_intel_crtc(c);
2775
2776 if (c == &intel_crtc->base)
2777 continue;
2778
2ff8fde1
MR
2779 if (!i->active)
2780 continue;
2781
88595ac9
DV
2782 fb = c->primary->fb;
2783 if (!fb)
484b41dd
JB
2784 continue;
2785
88595ac9 2786 obj = intel_fb_obj(fb);
058d88c4 2787 if (i915_gem_object_ggtt_offset(obj, NULL) == plane_config->base) {
88595ac9
DV
2788 drm_framebuffer_reference(fb);
2789 goto valid_fb;
484b41dd
JB
2790 }
2791 }
88595ac9 2792
200757f5
MR
2793 /*
2794 * We've failed to reconstruct the BIOS FB. Current display state
2795 * indicates that the primary plane is visible, but has a NULL FB,
2796 * which will lead to problems later if we don't fix it up. The
2797 * simplest solution is to just disable the primary plane now and
2798 * pretend the BIOS never had it enabled.
2799 */
936e71e3 2800 to_intel_plane_state(plane_state)->base.visible = false;
200757f5 2801 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
2622a081 2802 intel_pre_disable_primary_noatomic(&intel_crtc->base);
200757f5
MR
2803 intel_plane->disable_plane(primary, &intel_crtc->base);
2804
88595ac9
DV
2805 return;
2806
2807valid_fb:
f44e2659
VS
2808 plane_state->src_x = 0;
2809 plane_state->src_y = 0;
be5651f2
ML
2810 plane_state->src_w = fb->width << 16;
2811 plane_state->src_h = fb->height << 16;
2812
f44e2659
VS
2813 plane_state->crtc_x = 0;
2814 plane_state->crtc_y = 0;
be5651f2
ML
2815 plane_state->crtc_w = fb->width;
2816 plane_state->crtc_h = fb->height;
2817
1638d30c
RC
2818 intel_state->base.src = drm_plane_state_src(plane_state);
2819 intel_state->base.dst = drm_plane_state_dest(plane_state);
0a8d8a86 2820
88595ac9 2821 obj = intel_fb_obj(fb);
3e510a8e 2822 if (i915_gem_object_is_tiled(obj))
88595ac9
DV
2823 dev_priv->preserve_bios_swizzle = true;
2824
be5651f2
ML
2825 drm_framebuffer_reference(fb);
2826 primary->fb = primary->state->fb = fb;
36750f28 2827 primary->crtc = primary->state->crtc = &intel_crtc->base;
36750f28 2828 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
faf5bf0a
CW
2829 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2830 &obj->frontbuffer_bits);
46f297fb
JB
2831}
2832
b63a16f6
VS
2833static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2834 unsigned int rotation)
2835{
2836 int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2837
2838 switch (fb->modifier[plane]) {
2839 case DRM_FORMAT_MOD_NONE:
2840 case I915_FORMAT_MOD_X_TILED:
2841 switch (cpp) {
2842 case 8:
2843 return 4096;
2844 case 4:
2845 case 2:
2846 case 1:
2847 return 8192;
2848 default:
2849 MISSING_CASE(cpp);
2850 break;
2851 }
2852 break;
2853 case I915_FORMAT_MOD_Y_TILED:
2854 case I915_FORMAT_MOD_Yf_TILED:
2855 switch (cpp) {
2856 case 8:
2857 return 2048;
2858 case 4:
2859 return 4096;
2860 case 2:
2861 case 1:
2862 return 8192;
2863 default:
2864 MISSING_CASE(cpp);
2865 break;
2866 }
2867 break;
2868 default:
2869 MISSING_CASE(fb->modifier[plane]);
2870 }
2871
2872 return 2048;
2873}
2874
2875static int skl_check_main_surface(struct intel_plane_state *plane_state)
2876{
2877 const struct drm_i915_private *dev_priv = to_i915(plane_state->base.plane->dev);
2878 const struct drm_framebuffer *fb = plane_state->base.fb;
2879 unsigned int rotation = plane_state->base.rotation;
cc926387
DV
2880 int x = plane_state->base.src.x1 >> 16;
2881 int y = plane_state->base.src.y1 >> 16;
2882 int w = drm_rect_width(&plane_state->base.src) >> 16;
2883 int h = drm_rect_height(&plane_state->base.src) >> 16;
b63a16f6
VS
2884 int max_width = skl_max_plane_width(fb, 0, rotation);
2885 int max_height = 4096;
8d970654 2886 u32 alignment, offset, aux_offset = plane_state->aux.offset;
b63a16f6
VS
2887
2888 if (w > max_width || h > max_height) {
2889 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2890 w, h, max_width, max_height);
2891 return -EINVAL;
2892 }
2893
2894 intel_add_fb_offsets(&x, &y, plane_state, 0);
2895 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
2896
2897 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
2898
8d970654
VS
2899 /*
2900 * AUX surface offset is specified as the distance from the
2901 * main surface offset, and it must be non-negative. Make
2902 * sure that is what we will get.
2903 */
2904 if (offset > aux_offset)
2905 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2906 offset, aux_offset & ~(alignment - 1));
2907
b63a16f6
VS
2908 /*
2909 * When using an X-tiled surface, the plane blows up
2910 * if the x offset + width exceed the stride.
2911 *
2912 * TODO: linear and Y-tiled seem fine, Yf untested,
2913 */
2914 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED) {
2915 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
2916
2917 while ((x + w) * cpp > fb->pitches[0]) {
2918 if (offset == 0) {
2919 DRM_DEBUG_KMS("Unable to find suitable display surface offset\n");
2920 return -EINVAL;
2921 }
2922
2923 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2924 offset, offset - alignment);
2925 }
2926 }
2927
2928 plane_state->main.offset = offset;
2929 plane_state->main.x = x;
2930 plane_state->main.y = y;
2931
2932 return 0;
2933}
2934
8d970654
VS
2935static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
2936{
2937 const struct drm_framebuffer *fb = plane_state->base.fb;
2938 unsigned int rotation = plane_state->base.rotation;
2939 int max_width = skl_max_plane_width(fb, 1, rotation);
2940 int max_height = 4096;
cc926387
DV
2941 int x = plane_state->base.src.x1 >> 17;
2942 int y = plane_state->base.src.y1 >> 17;
2943 int w = drm_rect_width(&plane_state->base.src) >> 17;
2944 int h = drm_rect_height(&plane_state->base.src) >> 17;
8d970654
VS
2945 u32 offset;
2946
2947 intel_add_fb_offsets(&x, &y, plane_state, 1);
2948 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
2949
2950 /* FIXME not quite sure how/if these apply to the chroma plane */
2951 if (w > max_width || h > max_height) {
2952 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
2953 w, h, max_width, max_height);
2954 return -EINVAL;
2955 }
2956
2957 plane_state->aux.offset = offset;
2958 plane_state->aux.x = x;
2959 plane_state->aux.y = y;
2960
2961 return 0;
2962}
2963
b63a16f6
VS
2964int skl_check_plane_surface(struct intel_plane_state *plane_state)
2965{
2966 const struct drm_framebuffer *fb = plane_state->base.fb;
2967 unsigned int rotation = plane_state->base.rotation;
2968 int ret;
2969
2970 /* Rotate src coordinates to match rotated GTT view */
bd2ef25d 2971 if (drm_rotation_90_or_270(rotation))
cc926387 2972 drm_rect_rotate(&plane_state->base.src,
da064b47
VS
2973 fb->width << 16, fb->height << 16,
2974 DRM_ROTATE_270);
b63a16f6 2975
8d970654
VS
2976 /*
2977 * Handle the AUX surface first since
2978 * the main surface setup depends on it.
2979 */
2980 if (fb->pixel_format == DRM_FORMAT_NV12) {
2981 ret = skl_check_nv12_aux_surface(plane_state);
2982 if (ret)
2983 return ret;
2984 } else {
2985 plane_state->aux.offset = ~0xfff;
2986 plane_state->aux.x = 0;
2987 plane_state->aux.y = 0;
2988 }
2989
b63a16f6
VS
2990 ret = skl_check_main_surface(plane_state);
2991 if (ret)
2992 return ret;
2993
2994 return 0;
2995}
2996
a8d201af
ML
2997static void i9xx_update_primary_plane(struct drm_plane *primary,
2998 const struct intel_crtc_state *crtc_state,
2999 const struct intel_plane_state *plane_state)
81255565 3000{
6315b5d3 3001 struct drm_i915_private *dev_priv = to_i915(primary->dev);
a8d201af
ML
3002 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3003 struct drm_framebuffer *fb = plane_state->base.fb;
81255565 3004 int plane = intel_crtc->plane;
54ea9da8 3005 u32 linear_offset;
81255565 3006 u32 dspcntr;
f0f59a00 3007 i915_reg_t reg = DSPCNTR(plane);
8d0deca8 3008 unsigned int rotation = plane_state->base.rotation;
936e71e3
VS
3009 int x = plane_state->base.src.x1 >> 16;
3010 int y = plane_state->base.src.y1 >> 16;
c9ba6fad 3011
f45651ba
VS
3012 dspcntr = DISPPLANE_GAMMA_ENABLE;
3013
fdd508a6 3014 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba 3015
6315b5d3 3016 if (INTEL_GEN(dev_priv) < 4) {
f45651ba
VS
3017 if (intel_crtc->pipe == PIPE_B)
3018 dspcntr |= DISPPLANE_SEL_PIPE_B;
3019
3020 /* pipesrc and dspsize control the size that is scaled from,
3021 * which should always be the user's requested size.
3022 */
3023 I915_WRITE(DSPSIZE(plane),
a8d201af
ML
3024 ((crtc_state->pipe_src_h - 1) << 16) |
3025 (crtc_state->pipe_src_w - 1));
f45651ba 3026 I915_WRITE(DSPPOS(plane), 0);
920a14b2 3027 } else if (IS_CHERRYVIEW(dev_priv) && plane == PLANE_B) {
c14b0485 3028 I915_WRITE(PRIMSIZE(plane),
a8d201af
ML
3029 ((crtc_state->pipe_src_h - 1) << 16) |
3030 (crtc_state->pipe_src_w - 1));
c14b0485
VS
3031 I915_WRITE(PRIMPOS(plane), 0);
3032 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 3033 }
81255565 3034
57779d06
VS
3035 switch (fb->pixel_format) {
3036 case DRM_FORMAT_C8:
81255565
JB
3037 dspcntr |= DISPPLANE_8BPP;
3038 break;
57779d06 3039 case DRM_FORMAT_XRGB1555:
57779d06 3040 dspcntr |= DISPPLANE_BGRX555;
81255565 3041 break;
57779d06
VS
3042 case DRM_FORMAT_RGB565:
3043 dspcntr |= DISPPLANE_BGRX565;
3044 break;
3045 case DRM_FORMAT_XRGB8888:
57779d06
VS
3046 dspcntr |= DISPPLANE_BGRX888;
3047 break;
3048 case DRM_FORMAT_XBGR8888:
57779d06
VS
3049 dspcntr |= DISPPLANE_RGBX888;
3050 break;
3051 case DRM_FORMAT_XRGB2101010:
57779d06
VS
3052 dspcntr |= DISPPLANE_BGRX101010;
3053 break;
3054 case DRM_FORMAT_XBGR2101010:
57779d06 3055 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
3056 break;
3057 default:
baba133a 3058 BUG();
81255565 3059 }
57779d06 3060
72618ebf
VS
3061 if (INTEL_GEN(dev_priv) >= 4 &&
3062 fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
f45651ba 3063 dspcntr |= DISPPLANE_TILED;
81255565 3064
df0cd455
VS
3065 if (rotation & DRM_ROTATE_180)
3066 dspcntr |= DISPPLANE_ROTATE_180;
3067
4ea7be2b
VS
3068 if (rotation & DRM_REFLECT_X)
3069 dspcntr |= DISPPLANE_MIRROR;
3070
9beb5fea 3071 if (IS_G4X(dev_priv))
de1aa629
VS
3072 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
3073
2949056c 3074 intel_add_fb_offsets(&x, &y, plane_state, 0);
81255565 3075
6315b5d3 3076 if (INTEL_GEN(dev_priv) >= 4)
c2c75131 3077 intel_crtc->dspaddr_offset =
2949056c 3078 intel_compute_tile_offset(&x, &y, plane_state, 0);
e506a0c6 3079
f22aa143 3080 if (rotation & DRM_ROTATE_180) {
df0cd455
VS
3081 x += crtc_state->pipe_src_w - 1;
3082 y += crtc_state->pipe_src_h - 1;
4ea7be2b
VS
3083 } else if (rotation & DRM_REFLECT_X) {
3084 x += crtc_state->pipe_src_w - 1;
48404c1e
SJ
3085 }
3086
2949056c 3087 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
6687c906 3088
6315b5d3 3089 if (INTEL_GEN(dev_priv) < 4)
6687c906
VS
3090 intel_crtc->dspaddr_offset = linear_offset;
3091
2db3366b
PZ
3092 intel_crtc->adjusted_x = x;
3093 intel_crtc->adjusted_y = y;
3094
48404c1e
SJ
3095 I915_WRITE(reg, dspcntr);
3096
01f2c773 3097 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
6315b5d3 3098 if (INTEL_GEN(dev_priv) >= 4) {
85ba7b7d 3099 I915_WRITE(DSPSURF(plane),
6687c906
VS
3100 intel_fb_gtt_offset(fb, rotation) +
3101 intel_crtc->dspaddr_offset);
5eddb70b 3102 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 3103 I915_WRITE(DSPLINOFF(plane), linear_offset);
bfb81049
VS
3104 } else {
3105 I915_WRITE(DSPADDR(plane),
3106 intel_fb_gtt_offset(fb, rotation) +
3107 intel_crtc->dspaddr_offset);
3108 }
5eddb70b 3109 POSTING_READ(reg);
17638cd6
JB
3110}
3111
a8d201af
ML
3112static void i9xx_disable_primary_plane(struct drm_plane *primary,
3113 struct drm_crtc *crtc)
17638cd6
JB
3114{
3115 struct drm_device *dev = crtc->dev;
fac5e23e 3116 struct drm_i915_private *dev_priv = to_i915(dev);
17638cd6 3117 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
17638cd6 3118 int plane = intel_crtc->plane;
f45651ba 3119
a8d201af
ML
3120 I915_WRITE(DSPCNTR(plane), 0);
3121 if (INTEL_INFO(dev_priv)->gen >= 4)
fdd508a6 3122 I915_WRITE(DSPSURF(plane), 0);
a8d201af
ML
3123 else
3124 I915_WRITE(DSPADDR(plane), 0);
3125 POSTING_READ(DSPCNTR(plane));
3126}
c9ba6fad 3127
a8d201af
ML
3128static void ironlake_update_primary_plane(struct drm_plane *primary,
3129 const struct intel_crtc_state *crtc_state,
3130 const struct intel_plane_state *plane_state)
3131{
3132 struct drm_device *dev = primary->dev;
fac5e23e 3133 struct drm_i915_private *dev_priv = to_i915(dev);
a8d201af
ML
3134 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3135 struct drm_framebuffer *fb = plane_state->base.fb;
a8d201af 3136 int plane = intel_crtc->plane;
54ea9da8 3137 u32 linear_offset;
a8d201af
ML
3138 u32 dspcntr;
3139 i915_reg_t reg = DSPCNTR(plane);
8d0deca8 3140 unsigned int rotation = plane_state->base.rotation;
936e71e3
VS
3141 int x = plane_state->base.src.x1 >> 16;
3142 int y = plane_state->base.src.y1 >> 16;
c9ba6fad 3143
f45651ba 3144 dspcntr = DISPPLANE_GAMMA_ENABLE;
fdd508a6 3145 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba 3146
8652744b 3147 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
f45651ba 3148 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 3149
57779d06
VS
3150 switch (fb->pixel_format) {
3151 case DRM_FORMAT_C8:
17638cd6
JB
3152 dspcntr |= DISPPLANE_8BPP;
3153 break;
57779d06
VS
3154 case DRM_FORMAT_RGB565:
3155 dspcntr |= DISPPLANE_BGRX565;
17638cd6 3156 break;
57779d06 3157 case DRM_FORMAT_XRGB8888:
57779d06
VS
3158 dspcntr |= DISPPLANE_BGRX888;
3159 break;
3160 case DRM_FORMAT_XBGR8888:
57779d06
VS
3161 dspcntr |= DISPPLANE_RGBX888;
3162 break;
3163 case DRM_FORMAT_XRGB2101010:
57779d06
VS
3164 dspcntr |= DISPPLANE_BGRX101010;
3165 break;
3166 case DRM_FORMAT_XBGR2101010:
57779d06 3167 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
3168 break;
3169 default:
baba133a 3170 BUG();
17638cd6
JB
3171 }
3172
72618ebf 3173 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
17638cd6 3174 dspcntr |= DISPPLANE_TILED;
17638cd6 3175
df0cd455
VS
3176 if (rotation & DRM_ROTATE_180)
3177 dspcntr |= DISPPLANE_ROTATE_180;
3178
8652744b 3179 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv))
1f5d76db 3180 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 3181
2949056c 3182 intel_add_fb_offsets(&x, &y, plane_state, 0);
6687c906 3183
c2c75131 3184 intel_crtc->dspaddr_offset =
2949056c 3185 intel_compute_tile_offset(&x, &y, plane_state, 0);
6687c906 3186
df0cd455
VS
3187 /* HSW+ does this automagically in hardware */
3188 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv) &&
3189 rotation & DRM_ROTATE_180) {
3190 x += crtc_state->pipe_src_w - 1;
3191 y += crtc_state->pipe_src_h - 1;
48404c1e
SJ
3192 }
3193
2949056c 3194 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
6687c906 3195
2db3366b
PZ
3196 intel_crtc->adjusted_x = x;
3197 intel_crtc->adjusted_y = y;
3198
48404c1e 3199 I915_WRITE(reg, dspcntr);
17638cd6 3200
01f2c773 3201 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d 3202 I915_WRITE(DSPSURF(plane),
6687c906
VS
3203 intel_fb_gtt_offset(fb, rotation) +
3204 intel_crtc->dspaddr_offset);
8652744b 3205 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
bc1c91eb
DL
3206 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
3207 } else {
3208 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
3209 I915_WRITE(DSPLINOFF(plane), linear_offset);
3210 }
17638cd6 3211 POSTING_READ(reg);
17638cd6
JB
3212}
3213
7b49f948
VS
3214u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
3215 uint64_t fb_modifier, uint32_t pixel_format)
b321803d 3216{
7b49f948 3217 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
b321803d 3218 return 64;
7b49f948
VS
3219 } else {
3220 int cpp = drm_format_plane_cpp(pixel_format, 0);
3221
27ba3910 3222 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
b321803d
DL
3223 }
3224}
3225
6687c906
VS
3226u32 intel_fb_gtt_offset(struct drm_framebuffer *fb,
3227 unsigned int rotation)
121920fa 3228{
6687c906 3229 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
ce7f1728 3230 struct i915_ggtt_view view;
058d88c4 3231 struct i915_vma *vma;
121920fa 3232
6687c906 3233 intel_fill_fb_ggtt_view(&view, fb, rotation);
dedf278c 3234
058d88c4
CW
3235 vma = i915_gem_object_to_ggtt(obj, &view);
3236 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
3237 view.type))
3238 return -1;
3239
bde13ebd 3240 return i915_ggtt_offset(vma);
121920fa
TU
3241}
3242
e435d6e5
ML
3243static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3244{
3245 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 3246 struct drm_i915_private *dev_priv = to_i915(dev);
e435d6e5
ML
3247
3248 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3249 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3250 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
e435d6e5
ML
3251}
3252
a1b2278e
CK
3253/*
3254 * This function detaches (aka. unbinds) unused scalers in hardware
3255 */
0583236e 3256static void skl_detach_scalers(struct intel_crtc *intel_crtc)
a1b2278e 3257{
a1b2278e
CK
3258 struct intel_crtc_scaler_state *scaler_state;
3259 int i;
3260
a1b2278e
CK
3261 scaler_state = &intel_crtc->config->scaler_state;
3262
3263 /* loop through and disable scalers that aren't in use */
3264 for (i = 0; i < intel_crtc->num_scalers; i++) {
e435d6e5
ML
3265 if (!scaler_state->scalers[i].in_use)
3266 skl_detach_scaler(intel_crtc, i);
a1b2278e
CK
3267 }
3268}
3269
d2196774
VS
3270u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3271 unsigned int rotation)
3272{
3273 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
3274 u32 stride = intel_fb_pitch(fb, plane, rotation);
3275
3276 /*
3277 * The stride is either expressed as a multiple of 64 bytes chunks for
3278 * linear buffers or in number of tiles for tiled buffers.
3279 */
bd2ef25d 3280 if (drm_rotation_90_or_270(rotation)) {
d2196774
VS
3281 int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
3282
3283 stride /= intel_tile_height(dev_priv, fb->modifier[0], cpp);
3284 } else {
3285 stride /= intel_fb_stride_alignment(dev_priv, fb->modifier[0],
3286 fb->pixel_format);
3287 }
3288
3289 return stride;
3290}
3291
6156a456 3292u32 skl_plane_ctl_format(uint32_t pixel_format)
70d21f0e 3293{
6156a456 3294 switch (pixel_format) {
d161cf7a 3295 case DRM_FORMAT_C8:
c34ce3d1 3296 return PLANE_CTL_FORMAT_INDEXED;
70d21f0e 3297 case DRM_FORMAT_RGB565:
c34ce3d1 3298 return PLANE_CTL_FORMAT_RGB_565;
70d21f0e 3299 case DRM_FORMAT_XBGR8888:
c34ce3d1 3300 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
6156a456 3301 case DRM_FORMAT_XRGB8888:
c34ce3d1 3302 return PLANE_CTL_FORMAT_XRGB_8888;
6156a456
CK
3303 /*
3304 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3305 * to be already pre-multiplied. We need to add a knob (or a different
3306 * DRM_FORMAT) for user-space to configure that.
3307 */
f75fb42a 3308 case DRM_FORMAT_ABGR8888:
c34ce3d1 3309 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
6156a456 3310 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
6156a456 3311 case DRM_FORMAT_ARGB8888:
c34ce3d1 3312 return PLANE_CTL_FORMAT_XRGB_8888 |
6156a456 3313 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
70d21f0e 3314 case DRM_FORMAT_XRGB2101010:
c34ce3d1 3315 return PLANE_CTL_FORMAT_XRGB_2101010;
70d21f0e 3316 case DRM_FORMAT_XBGR2101010:
c34ce3d1 3317 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
6156a456 3318 case DRM_FORMAT_YUYV:
c34ce3d1 3319 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
6156a456 3320 case DRM_FORMAT_YVYU:
c34ce3d1 3321 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
6156a456 3322 case DRM_FORMAT_UYVY:
c34ce3d1 3323 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
6156a456 3324 case DRM_FORMAT_VYUY:
c34ce3d1 3325 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
70d21f0e 3326 default:
4249eeef 3327 MISSING_CASE(pixel_format);
70d21f0e 3328 }
8cfcba41 3329
c34ce3d1 3330 return 0;
6156a456 3331}
70d21f0e 3332
6156a456
CK
3333u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3334{
6156a456 3335 switch (fb_modifier) {
30af77c4 3336 case DRM_FORMAT_MOD_NONE:
70d21f0e 3337 break;
30af77c4 3338 case I915_FORMAT_MOD_X_TILED:
c34ce3d1 3339 return PLANE_CTL_TILED_X;
b321803d 3340 case I915_FORMAT_MOD_Y_TILED:
c34ce3d1 3341 return PLANE_CTL_TILED_Y;
b321803d 3342 case I915_FORMAT_MOD_Yf_TILED:
c34ce3d1 3343 return PLANE_CTL_TILED_YF;
70d21f0e 3344 default:
6156a456 3345 MISSING_CASE(fb_modifier);
70d21f0e 3346 }
8cfcba41 3347
c34ce3d1 3348 return 0;
6156a456 3349}
70d21f0e 3350
6156a456
CK
3351u32 skl_plane_ctl_rotation(unsigned int rotation)
3352{
3b7a5119 3353 switch (rotation) {
31ad61e4 3354 case DRM_ROTATE_0:
6156a456 3355 break;
1e8df167
SJ
3356 /*
3357 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3358 * while i915 HW rotation is clockwise, thats why this swapping.
3359 */
31ad61e4 3360 case DRM_ROTATE_90:
1e8df167 3361 return PLANE_CTL_ROTATE_270;
31ad61e4 3362 case DRM_ROTATE_180:
c34ce3d1 3363 return PLANE_CTL_ROTATE_180;
31ad61e4 3364 case DRM_ROTATE_270:
1e8df167 3365 return PLANE_CTL_ROTATE_90;
6156a456
CK
3366 default:
3367 MISSING_CASE(rotation);
3368 }
3369
c34ce3d1 3370 return 0;
6156a456
CK
3371}
3372
a8d201af
ML
3373static void skylake_update_primary_plane(struct drm_plane *plane,
3374 const struct intel_crtc_state *crtc_state,
3375 const struct intel_plane_state *plane_state)
6156a456 3376{
a8d201af 3377 struct drm_device *dev = plane->dev;
fac5e23e 3378 struct drm_i915_private *dev_priv = to_i915(dev);
a8d201af
ML
3379 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3380 struct drm_framebuffer *fb = plane_state->base.fb;
8e816bb4
VS
3381 enum plane_id plane_id = to_intel_plane(plane)->id;
3382 enum pipe pipe = to_intel_plane(plane)->pipe;
d2196774 3383 u32 plane_ctl;
a8d201af 3384 unsigned int rotation = plane_state->base.rotation;
d2196774 3385 u32 stride = skl_plane_stride(fb, 0, rotation);
b63a16f6 3386 u32 surf_addr = plane_state->main.offset;
a8d201af 3387 int scaler_id = plane_state->scaler_id;
b63a16f6
VS
3388 int src_x = plane_state->main.x;
3389 int src_y = plane_state->main.y;
936e71e3
VS
3390 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3391 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3392 int dst_x = plane_state->base.dst.x1;
3393 int dst_y = plane_state->base.dst.y1;
3394 int dst_w = drm_rect_width(&plane_state->base.dst);
3395 int dst_h = drm_rect_height(&plane_state->base.dst);
70d21f0e 3396
6156a456
CK
3397 plane_ctl = PLANE_CTL_ENABLE |
3398 PLANE_CTL_PIPE_GAMMA_ENABLE |
3399 PLANE_CTL_PIPE_CSC_ENABLE;
3400
3401 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3402 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
3403 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
6156a456
CK
3404 plane_ctl |= skl_plane_ctl_rotation(rotation);
3405
6687c906
VS
3406 /* Sizes are 0 based */
3407 src_w--;
3408 src_h--;
3409 dst_w--;
3410 dst_h--;
3411
4c0b8a8b
PZ
3412 intel_crtc->dspaddr_offset = surf_addr;
3413
6687c906
VS
3414 intel_crtc->adjusted_x = src_x;
3415 intel_crtc->adjusted_y = src_y;
2db3366b 3416
8e816bb4
VS
3417 I915_WRITE(PLANE_CTL(pipe, plane_id), plane_ctl);
3418 I915_WRITE(PLANE_OFFSET(pipe, plane_id), (src_y << 16) | src_x);
3419 I915_WRITE(PLANE_STRIDE(pipe, plane_id), stride);
3420 I915_WRITE(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w);
6156a456
CK
3421
3422 if (scaler_id >= 0) {
3423 uint32_t ps_ctrl = 0;
3424
3425 WARN_ON(!dst_w || !dst_h);
8e816bb4 3426 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(plane_id) |
6156a456
CK
3427 crtc_state->scaler_state.scalers[scaler_id].mode;
3428 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3429 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3430 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3431 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
8e816bb4 3432 I915_WRITE(PLANE_POS(pipe, plane_id), 0);
6156a456 3433 } else {
8e816bb4 3434 I915_WRITE(PLANE_POS(pipe, plane_id), (dst_y << 16) | dst_x);
6156a456
CK
3435 }
3436
8e816bb4 3437 I915_WRITE(PLANE_SURF(pipe, plane_id),
6687c906 3438 intel_fb_gtt_offset(fb, rotation) + surf_addr);
70d21f0e 3439
8e816bb4 3440 POSTING_READ(PLANE_SURF(pipe, plane_id));
70d21f0e
DL
3441}
3442
a8d201af
ML
3443static void skylake_disable_primary_plane(struct drm_plane *primary,
3444 struct drm_crtc *crtc)
17638cd6
JB
3445{
3446 struct drm_device *dev = crtc->dev;
fac5e23e 3447 struct drm_i915_private *dev_priv = to_i915(dev);
8e816bb4
VS
3448 enum plane_id plane_id = to_intel_plane(primary)->id;
3449 enum pipe pipe = to_intel_plane(primary)->pipe;
62e0fb88 3450
8e816bb4
VS
3451 I915_WRITE(PLANE_CTL(pipe, plane_id), 0);
3452 I915_WRITE(PLANE_SURF(pipe, plane_id), 0);
3453 POSTING_READ(PLANE_SURF(pipe, plane_id));
a8d201af 3454}
29b9bde6 3455
a8d201af
ML
3456/* Assume fb object is pinned & idle & fenced and just update base pointers */
3457static int
3458intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3459 int x, int y, enum mode_set_atomic state)
3460{
3461 /* Support for kgdboc is disabled, this needs a major rework. */
3462 DRM_ERROR("legacy panic handler not supported any more.\n");
3463
3464 return -ENODEV;
81255565
JB
3465}
3466
5a21b665
DV
3467static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
3468{
3469 struct intel_crtc *crtc;
3470
91c8a326 3471 for_each_intel_crtc(&dev_priv->drm, crtc)
5a21b665
DV
3472 intel_finish_page_flip_cs(dev_priv, crtc->pipe);
3473}
3474
7514747d
VS
3475static void intel_update_primary_planes(struct drm_device *dev)
3476{
7514747d 3477 struct drm_crtc *crtc;
96a02917 3478
70e1e0ec 3479 for_each_crtc(dev, crtc) {
11c22da6 3480 struct intel_plane *plane = to_intel_plane(crtc->primary);
73974893
ML
3481 struct intel_plane_state *plane_state =
3482 to_intel_plane_state(plane->base.state);
11c22da6 3483
936e71e3 3484 if (plane_state->base.visible)
a8d201af
ML
3485 plane->update_plane(&plane->base,
3486 to_intel_crtc_state(crtc->state),
3487 plane_state);
73974893
ML
3488 }
3489}
3490
3491static int
3492__intel_display_resume(struct drm_device *dev,
3493 struct drm_atomic_state *state)
3494{
3495 struct drm_crtc_state *crtc_state;
3496 struct drm_crtc *crtc;
3497 int i, ret;
11c22da6 3498
73974893 3499 intel_modeset_setup_hw_state(dev);
29b74b7f 3500 i915_redisable_vga(to_i915(dev));
73974893
ML
3501
3502 if (!state)
3503 return 0;
3504
3505 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3506 /*
3507 * Force recalculation even if we restore
3508 * current state. With fast modeset this may not result
3509 * in a modeset when the state is compatible.
3510 */
3511 crtc_state->mode_changed = true;
96a02917 3512 }
73974893
ML
3513
3514 /* ignore any reset values/BIOS leftovers in the WM registers */
3515 to_intel_atomic_state(state)->skip_intermediate_wm = true;
3516
3517 ret = drm_atomic_commit(state);
3518
3519 WARN_ON(ret == -EDEADLK);
3520 return ret;
96a02917
VS
3521}
3522
4ac2ba2f
VS
3523static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3524{
ae98104b
VS
3525 return intel_has_gpu_reset(dev_priv) &&
3526 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
4ac2ba2f
VS
3527}
3528
c033666a 3529void intel_prepare_reset(struct drm_i915_private *dev_priv)
7514747d 3530{
73974893
ML
3531 struct drm_device *dev = &dev_priv->drm;
3532 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3533 struct drm_atomic_state *state;
3534 int ret;
3535
73974893
ML
3536 /*
3537 * Need mode_config.mutex so that we don't
3538 * trample ongoing ->detect() and whatnot.
3539 */
3540 mutex_lock(&dev->mode_config.mutex);
3541 drm_modeset_acquire_init(ctx, 0);
3542 while (1) {
3543 ret = drm_modeset_lock_all_ctx(dev, ctx);
3544 if (ret != -EDEADLK)
3545 break;
3546
3547 drm_modeset_backoff(ctx);
3548 }
3549
3550 /* reset doesn't touch the display, but flips might get nuked anyway, */
522a63de 3551 if (!i915.force_reset_modeset_test &&
4ac2ba2f 3552 !gpu_reset_clobbers_display(dev_priv))
7514747d
VS
3553 return;
3554
f98ce92f
VS
3555 /*
3556 * Disabling the crtcs gracefully seems nicer. Also the
3557 * g33 docs say we should at least disable all the planes.
3558 */
73974893
ML
3559 state = drm_atomic_helper_duplicate_state(dev, ctx);
3560 if (IS_ERR(state)) {
3561 ret = PTR_ERR(state);
3562 state = NULL;
3563 DRM_ERROR("Duplicating state failed with %i\n", ret);
3564 goto err;
3565 }
3566
3567 ret = drm_atomic_helper_disable_all(dev, ctx);
3568 if (ret) {
3569 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
3570 goto err;
3571 }
3572
3573 dev_priv->modeset_restore_state = state;
3574 state->acquire_ctx = ctx;
3575 return;
3576
3577err:
0853695c 3578 drm_atomic_state_put(state);
7514747d
VS
3579}
3580
c033666a 3581void intel_finish_reset(struct drm_i915_private *dev_priv)
7514747d 3582{
73974893
ML
3583 struct drm_device *dev = &dev_priv->drm;
3584 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3585 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3586 int ret;
3587
5a21b665
DV
3588 /*
3589 * Flips in the rings will be nuked by the reset,
3590 * so complete all pending flips so that user space
3591 * will get its events and not get stuck.
3592 */
3593 intel_complete_page_flips(dev_priv);
3594
73974893
ML
3595 dev_priv->modeset_restore_state = NULL;
3596
7514747d 3597 /* reset doesn't touch the display */
4ac2ba2f 3598 if (!gpu_reset_clobbers_display(dev_priv)) {
522a63de
ML
3599 if (!state) {
3600 /*
3601 * Flips in the rings have been nuked by the reset,
3602 * so update the base address of all primary
3603 * planes to the the last fb to make sure we're
3604 * showing the correct fb after a reset.
3605 *
3606 * FIXME: Atomic will make this obsolete since we won't schedule
3607 * CS-based flips (which might get lost in gpu resets) any more.
3608 */
3609 intel_update_primary_planes(dev);
3610 } else {
3611 ret = __intel_display_resume(dev, state);
3612 if (ret)
3613 DRM_ERROR("Restoring old state failed with %i\n", ret);
3614 }
73974893
ML
3615 } else {
3616 /*
3617 * The display has been reset as well,
3618 * so need a full re-initialization.
3619 */
3620 intel_runtime_pm_disable_interrupts(dev_priv);
3621 intel_runtime_pm_enable_interrupts(dev_priv);
7514747d 3622
51f59205 3623 intel_pps_unlock_regs_wa(dev_priv);
73974893 3624 intel_modeset_init_hw(dev);
7514747d 3625
73974893
ML
3626 spin_lock_irq(&dev_priv->irq_lock);
3627 if (dev_priv->display.hpd_irq_setup)
3628 dev_priv->display.hpd_irq_setup(dev_priv);
3629 spin_unlock_irq(&dev_priv->irq_lock);
7514747d 3630
73974893
ML
3631 ret = __intel_display_resume(dev, state);
3632 if (ret)
3633 DRM_ERROR("Restoring old state failed with %i\n", ret);
7514747d 3634
73974893
ML
3635 intel_hpd_init(dev_priv);
3636 }
7514747d 3637
0853695c
CW
3638 if (state)
3639 drm_atomic_state_put(state);
73974893
ML
3640 drm_modeset_drop_locks(ctx);
3641 drm_modeset_acquire_fini(ctx);
3642 mutex_unlock(&dev->mode_config.mutex);
7514747d
VS
3643}
3644
8af29b0c
CW
3645static bool abort_flip_on_reset(struct intel_crtc *crtc)
3646{
3647 struct i915_gpu_error *error = &to_i915(crtc->base.dev)->gpu_error;
3648
3649 if (i915_reset_in_progress(error))
3650 return true;
3651
3652 if (crtc->reset_count != i915_reset_count(error))
3653 return true;
3654
3655 return false;
3656}
3657
7d5e3799
CW
3658static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3659{
5a21b665
DV
3660 struct drm_device *dev = crtc->dev;
3661 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5a21b665
DV
3662 bool pending;
3663
8af29b0c 3664 if (abort_flip_on_reset(intel_crtc))
5a21b665
DV
3665 return false;
3666
3667 spin_lock_irq(&dev->event_lock);
3668 pending = to_intel_crtc(crtc)->flip_work != NULL;
3669 spin_unlock_irq(&dev->event_lock);
3670
3671 return pending;
7d5e3799
CW
3672}
3673
bfd16b2a
ML
3674static void intel_update_pipe_config(struct intel_crtc *crtc,
3675 struct intel_crtc_state *old_crtc_state)
e30e8f75 3676{
6315b5d3 3677 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
bfd16b2a
ML
3678 struct intel_crtc_state *pipe_config =
3679 to_intel_crtc_state(crtc->base.state);
e30e8f75 3680
bfd16b2a
ML
3681 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3682 crtc->base.mode = crtc->base.state->mode;
3683
3684 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3685 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3686 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
e30e8f75
GP
3687
3688 /*
3689 * Update pipe size and adjust fitter if needed: the reason for this is
3690 * that in compute_mode_changes we check the native mode (not the pfit
3691 * mode) to see if we can flip rather than do a full mode set. In the
3692 * fastboot case, we'll flip, but if we don't update the pipesrc and
3693 * pfit state, we'll end up with a big fb scanned out into the wrong
3694 * sized surface.
e30e8f75
GP
3695 */
3696
e30e8f75 3697 I915_WRITE(PIPESRC(crtc->pipe),
bfd16b2a
ML
3698 ((pipe_config->pipe_src_w - 1) << 16) |
3699 (pipe_config->pipe_src_h - 1));
3700
3701 /* on skylake this is done by detaching scalers */
6315b5d3 3702 if (INTEL_GEN(dev_priv) >= 9) {
bfd16b2a
ML
3703 skl_detach_scalers(crtc);
3704
3705 if (pipe_config->pch_pfit.enabled)
3706 skylake_pfit_enable(crtc);
6e266956 3707 } else if (HAS_PCH_SPLIT(dev_priv)) {
bfd16b2a
ML
3708 if (pipe_config->pch_pfit.enabled)
3709 ironlake_pfit_enable(crtc);
3710 else if (old_crtc_state->pch_pfit.enabled)
3711 ironlake_pfit_disable(crtc, true);
e30e8f75 3712 }
e30e8f75
GP
3713}
3714
5e84e1a4
ZW
3715static void intel_fdi_normal_train(struct drm_crtc *crtc)
3716{
3717 struct drm_device *dev = crtc->dev;
fac5e23e 3718 struct drm_i915_private *dev_priv = to_i915(dev);
5e84e1a4
ZW
3719 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3720 int pipe = intel_crtc->pipe;
f0f59a00
VS
3721 i915_reg_t reg;
3722 u32 temp;
5e84e1a4
ZW
3723
3724 /* enable normal train */
3725 reg = FDI_TX_CTL(pipe);
3726 temp = I915_READ(reg);
fd6b8f43 3727 if (IS_IVYBRIDGE(dev_priv)) {
357555c0
JB
3728 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3729 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
3730 } else {
3731 temp &= ~FDI_LINK_TRAIN_NONE;
3732 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 3733 }
5e84e1a4
ZW
3734 I915_WRITE(reg, temp);
3735
3736 reg = FDI_RX_CTL(pipe);
3737 temp = I915_READ(reg);
6e266956 3738 if (HAS_PCH_CPT(dev_priv)) {
5e84e1a4
ZW
3739 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3740 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3741 } else {
3742 temp &= ~FDI_LINK_TRAIN_NONE;
3743 temp |= FDI_LINK_TRAIN_NONE;
3744 }
3745 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3746
3747 /* wait one idle pattern time */
3748 POSTING_READ(reg);
3749 udelay(1000);
357555c0
JB
3750
3751 /* IVB wants error correction enabled */
fd6b8f43 3752 if (IS_IVYBRIDGE(dev_priv))
357555c0
JB
3753 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3754 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
3755}
3756
8db9d77b
ZW
3757/* The FDI link training functions for ILK/Ibexpeak. */
3758static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3759{
3760 struct drm_device *dev = crtc->dev;
fac5e23e 3761 struct drm_i915_private *dev_priv = to_i915(dev);
8db9d77b
ZW
3762 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3763 int pipe = intel_crtc->pipe;
f0f59a00
VS
3764 i915_reg_t reg;
3765 u32 temp, tries;
8db9d77b 3766
1c8562f6 3767 /* FDI needs bits from pipe first */
0fc932b8 3768 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3769
e1a44743
AJ
3770 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3771 for train result */
5eddb70b
CW
3772 reg = FDI_RX_IMR(pipe);
3773 temp = I915_READ(reg);
e1a44743
AJ
3774 temp &= ~FDI_RX_SYMBOL_LOCK;
3775 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3776 I915_WRITE(reg, temp);
3777 I915_READ(reg);
e1a44743
AJ
3778 udelay(150);
3779
8db9d77b 3780 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3781 reg = FDI_TX_CTL(pipe);
3782 temp = I915_READ(reg);
627eb5a3 3783 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3784 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3785 temp &= ~FDI_LINK_TRAIN_NONE;
3786 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3787 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3788
5eddb70b
CW
3789 reg = FDI_RX_CTL(pipe);
3790 temp = I915_READ(reg);
8db9d77b
ZW
3791 temp &= ~FDI_LINK_TRAIN_NONE;
3792 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3793 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3794
3795 POSTING_READ(reg);
8db9d77b
ZW
3796 udelay(150);
3797
5b2adf89 3798 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3799 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3800 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3801 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3802
5eddb70b 3803 reg = FDI_RX_IIR(pipe);
e1a44743 3804 for (tries = 0; tries < 5; tries++) {
5eddb70b 3805 temp = I915_READ(reg);
8db9d77b
ZW
3806 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3807
3808 if ((temp & FDI_RX_BIT_LOCK)) {
3809 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3810 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3811 break;
3812 }
8db9d77b 3813 }
e1a44743 3814 if (tries == 5)
5eddb70b 3815 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3816
3817 /* Train 2 */
5eddb70b
CW
3818 reg = FDI_TX_CTL(pipe);
3819 temp = I915_READ(reg);
8db9d77b
ZW
3820 temp &= ~FDI_LINK_TRAIN_NONE;
3821 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3822 I915_WRITE(reg, temp);
8db9d77b 3823
5eddb70b
CW
3824 reg = FDI_RX_CTL(pipe);
3825 temp = I915_READ(reg);
8db9d77b
ZW
3826 temp &= ~FDI_LINK_TRAIN_NONE;
3827 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3828 I915_WRITE(reg, temp);
8db9d77b 3829
5eddb70b
CW
3830 POSTING_READ(reg);
3831 udelay(150);
8db9d77b 3832
5eddb70b 3833 reg = FDI_RX_IIR(pipe);
e1a44743 3834 for (tries = 0; tries < 5; tries++) {
5eddb70b 3835 temp = I915_READ(reg);
8db9d77b
ZW
3836 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3837
3838 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3839 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3840 DRM_DEBUG_KMS("FDI train 2 done.\n");
3841 break;
3842 }
8db9d77b 3843 }
e1a44743 3844 if (tries == 5)
5eddb70b 3845 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3846
3847 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3848
8db9d77b
ZW
3849}
3850
0206e353 3851static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3852 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3853 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3854 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3855 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3856};
3857
3858/* The FDI link training functions for SNB/Cougarpoint. */
3859static void gen6_fdi_link_train(struct drm_crtc *crtc)
3860{
3861 struct drm_device *dev = crtc->dev;
fac5e23e 3862 struct drm_i915_private *dev_priv = to_i915(dev);
8db9d77b
ZW
3863 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3864 int pipe = intel_crtc->pipe;
f0f59a00
VS
3865 i915_reg_t reg;
3866 u32 temp, i, retry;
8db9d77b 3867
e1a44743
AJ
3868 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3869 for train result */
5eddb70b
CW
3870 reg = FDI_RX_IMR(pipe);
3871 temp = I915_READ(reg);
e1a44743
AJ
3872 temp &= ~FDI_RX_SYMBOL_LOCK;
3873 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3874 I915_WRITE(reg, temp);
3875
3876 POSTING_READ(reg);
e1a44743
AJ
3877 udelay(150);
3878
8db9d77b 3879 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3880 reg = FDI_TX_CTL(pipe);
3881 temp = I915_READ(reg);
627eb5a3 3882 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3883 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3884 temp &= ~FDI_LINK_TRAIN_NONE;
3885 temp |= FDI_LINK_TRAIN_PATTERN_1;
3886 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3887 /* SNB-B */
3888 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3889 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3890
d74cf324
DV
3891 I915_WRITE(FDI_RX_MISC(pipe),
3892 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3893
5eddb70b
CW
3894 reg = FDI_RX_CTL(pipe);
3895 temp = I915_READ(reg);
6e266956 3896 if (HAS_PCH_CPT(dev_priv)) {
8db9d77b
ZW
3897 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3898 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3899 } else {
3900 temp &= ~FDI_LINK_TRAIN_NONE;
3901 temp |= FDI_LINK_TRAIN_PATTERN_1;
3902 }
5eddb70b
CW
3903 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3904
3905 POSTING_READ(reg);
8db9d77b
ZW
3906 udelay(150);
3907
0206e353 3908 for (i = 0; i < 4; i++) {
5eddb70b
CW
3909 reg = FDI_TX_CTL(pipe);
3910 temp = I915_READ(reg);
8db9d77b
ZW
3911 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3912 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3913 I915_WRITE(reg, temp);
3914
3915 POSTING_READ(reg);
8db9d77b
ZW
3916 udelay(500);
3917
fa37d39e
SP
3918 for (retry = 0; retry < 5; retry++) {
3919 reg = FDI_RX_IIR(pipe);
3920 temp = I915_READ(reg);
3921 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3922 if (temp & FDI_RX_BIT_LOCK) {
3923 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3924 DRM_DEBUG_KMS("FDI train 1 done.\n");
3925 break;
3926 }
3927 udelay(50);
8db9d77b 3928 }
fa37d39e
SP
3929 if (retry < 5)
3930 break;
8db9d77b
ZW
3931 }
3932 if (i == 4)
5eddb70b 3933 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3934
3935 /* Train 2 */
5eddb70b
CW
3936 reg = FDI_TX_CTL(pipe);
3937 temp = I915_READ(reg);
8db9d77b
ZW
3938 temp &= ~FDI_LINK_TRAIN_NONE;
3939 temp |= FDI_LINK_TRAIN_PATTERN_2;
5db94019 3940 if (IS_GEN6(dev_priv)) {
8db9d77b
ZW
3941 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3942 /* SNB-B */
3943 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3944 }
5eddb70b 3945 I915_WRITE(reg, temp);
8db9d77b 3946
5eddb70b
CW
3947 reg = FDI_RX_CTL(pipe);
3948 temp = I915_READ(reg);
6e266956 3949 if (HAS_PCH_CPT(dev_priv)) {
8db9d77b
ZW
3950 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3951 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3952 } else {
3953 temp &= ~FDI_LINK_TRAIN_NONE;
3954 temp |= FDI_LINK_TRAIN_PATTERN_2;
3955 }
5eddb70b
CW
3956 I915_WRITE(reg, temp);
3957
3958 POSTING_READ(reg);
8db9d77b
ZW
3959 udelay(150);
3960
0206e353 3961 for (i = 0; i < 4; i++) {
5eddb70b
CW
3962 reg = FDI_TX_CTL(pipe);
3963 temp = I915_READ(reg);
8db9d77b
ZW
3964 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3965 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3966 I915_WRITE(reg, temp);
3967
3968 POSTING_READ(reg);
8db9d77b
ZW
3969 udelay(500);
3970
fa37d39e
SP
3971 for (retry = 0; retry < 5; retry++) {
3972 reg = FDI_RX_IIR(pipe);
3973 temp = I915_READ(reg);
3974 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3975 if (temp & FDI_RX_SYMBOL_LOCK) {
3976 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3977 DRM_DEBUG_KMS("FDI train 2 done.\n");
3978 break;
3979 }
3980 udelay(50);
8db9d77b 3981 }
fa37d39e
SP
3982 if (retry < 5)
3983 break;
8db9d77b
ZW
3984 }
3985 if (i == 4)
5eddb70b 3986 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3987
3988 DRM_DEBUG_KMS("FDI train done.\n");
3989}
3990
357555c0
JB
3991/* Manual link training for Ivy Bridge A0 parts */
3992static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3993{
3994 struct drm_device *dev = crtc->dev;
fac5e23e 3995 struct drm_i915_private *dev_priv = to_i915(dev);
357555c0
JB
3996 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3997 int pipe = intel_crtc->pipe;
f0f59a00
VS
3998 i915_reg_t reg;
3999 u32 temp, i, j;
357555c0
JB
4000
4001 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4002 for train result */
4003 reg = FDI_RX_IMR(pipe);
4004 temp = I915_READ(reg);
4005 temp &= ~FDI_RX_SYMBOL_LOCK;
4006 temp &= ~FDI_RX_BIT_LOCK;
4007 I915_WRITE(reg, temp);
4008
4009 POSTING_READ(reg);
4010 udelay(150);
4011
01a415fd
DV
4012 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
4013 I915_READ(FDI_RX_IIR(pipe)));
4014
139ccd3f
JB
4015 /* Try each vswing and preemphasis setting twice before moving on */
4016 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
4017 /* disable first in case we need to retry */
4018 reg = FDI_TX_CTL(pipe);
4019 temp = I915_READ(reg);
4020 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
4021 temp &= ~FDI_TX_ENABLE;
4022 I915_WRITE(reg, temp);
357555c0 4023
139ccd3f
JB
4024 reg = FDI_RX_CTL(pipe);
4025 temp = I915_READ(reg);
4026 temp &= ~FDI_LINK_TRAIN_AUTO;
4027 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4028 temp &= ~FDI_RX_ENABLE;
4029 I915_WRITE(reg, temp);
357555c0 4030
139ccd3f 4031 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
4032 reg = FDI_TX_CTL(pipe);
4033 temp = I915_READ(reg);
139ccd3f 4034 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 4035 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
139ccd3f 4036 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 4037 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
4038 temp |= snb_b_fdi_train_param[j/2];
4039 temp |= FDI_COMPOSITE_SYNC;
4040 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 4041
139ccd3f
JB
4042 I915_WRITE(FDI_RX_MISC(pipe),
4043 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 4044
139ccd3f 4045 reg = FDI_RX_CTL(pipe);
357555c0 4046 temp = I915_READ(reg);
139ccd3f
JB
4047 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4048 temp |= FDI_COMPOSITE_SYNC;
4049 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 4050
139ccd3f
JB
4051 POSTING_READ(reg);
4052 udelay(1); /* should be 0.5us */
357555c0 4053
139ccd3f
JB
4054 for (i = 0; i < 4; i++) {
4055 reg = FDI_RX_IIR(pipe);
4056 temp = I915_READ(reg);
4057 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 4058
139ccd3f
JB
4059 if (temp & FDI_RX_BIT_LOCK ||
4060 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4061 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4062 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4063 i);
4064 break;
4065 }
4066 udelay(1); /* should be 0.5us */
4067 }
4068 if (i == 4) {
4069 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4070 continue;
4071 }
357555c0 4072
139ccd3f 4073 /* Train 2 */
357555c0
JB
4074 reg = FDI_TX_CTL(pipe);
4075 temp = I915_READ(reg);
139ccd3f
JB
4076 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4077 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4078 I915_WRITE(reg, temp);
4079
4080 reg = FDI_RX_CTL(pipe);
4081 temp = I915_READ(reg);
4082 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4083 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
4084 I915_WRITE(reg, temp);
4085
4086 POSTING_READ(reg);
139ccd3f 4087 udelay(2); /* should be 1.5us */
357555c0 4088
139ccd3f
JB
4089 for (i = 0; i < 4; i++) {
4090 reg = FDI_RX_IIR(pipe);
4091 temp = I915_READ(reg);
4092 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 4093
139ccd3f
JB
4094 if (temp & FDI_RX_SYMBOL_LOCK ||
4095 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4096 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4097 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4098 i);
4099 goto train_done;
4100 }
4101 udelay(2); /* should be 1.5us */
357555c0 4102 }
139ccd3f
JB
4103 if (i == 4)
4104 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 4105 }
357555c0 4106
139ccd3f 4107train_done:
357555c0
JB
4108 DRM_DEBUG_KMS("FDI train done.\n");
4109}
4110
88cefb6c 4111static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 4112{
88cefb6c 4113 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 4114 struct drm_i915_private *dev_priv = to_i915(dev);
2c07245f 4115 int pipe = intel_crtc->pipe;
f0f59a00
VS
4116 i915_reg_t reg;
4117 u32 temp;
c64e311e 4118
c98e9dcf 4119 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
4120 reg = FDI_RX_CTL(pipe);
4121 temp = I915_READ(reg);
627eb5a3 4122 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
6e3c9717 4123 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
dfd07d72 4124 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
4125 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4126
4127 POSTING_READ(reg);
c98e9dcf
JB
4128 udelay(200);
4129
4130 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
4131 temp = I915_READ(reg);
4132 I915_WRITE(reg, temp | FDI_PCDCLK);
4133
4134 POSTING_READ(reg);
c98e9dcf
JB
4135 udelay(200);
4136
20749730
PZ
4137 /* Enable CPU FDI TX PLL, always on for Ironlake */
4138 reg = FDI_TX_CTL(pipe);
4139 temp = I915_READ(reg);
4140 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4141 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 4142
20749730
PZ
4143 POSTING_READ(reg);
4144 udelay(100);
6be4a607 4145 }
0e23b99d
JB
4146}
4147
88cefb6c
DV
4148static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4149{
4150 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 4151 struct drm_i915_private *dev_priv = to_i915(dev);
88cefb6c 4152 int pipe = intel_crtc->pipe;
f0f59a00
VS
4153 i915_reg_t reg;
4154 u32 temp;
88cefb6c
DV
4155
4156 /* Switch from PCDclk to Rawclk */
4157 reg = FDI_RX_CTL(pipe);
4158 temp = I915_READ(reg);
4159 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4160
4161 /* Disable CPU FDI TX PLL */
4162 reg = FDI_TX_CTL(pipe);
4163 temp = I915_READ(reg);
4164 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4165
4166 POSTING_READ(reg);
4167 udelay(100);
4168
4169 reg = FDI_RX_CTL(pipe);
4170 temp = I915_READ(reg);
4171 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4172
4173 /* Wait for the clocks to turn off. */
4174 POSTING_READ(reg);
4175 udelay(100);
4176}
4177
0fc932b8
JB
4178static void ironlake_fdi_disable(struct drm_crtc *crtc)
4179{
4180 struct drm_device *dev = crtc->dev;
fac5e23e 4181 struct drm_i915_private *dev_priv = to_i915(dev);
0fc932b8
JB
4182 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4183 int pipe = intel_crtc->pipe;
f0f59a00
VS
4184 i915_reg_t reg;
4185 u32 temp;
0fc932b8
JB
4186
4187 /* disable CPU FDI tx and PCH FDI rx */
4188 reg = FDI_TX_CTL(pipe);
4189 temp = I915_READ(reg);
4190 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4191 POSTING_READ(reg);
4192
4193 reg = FDI_RX_CTL(pipe);
4194 temp = I915_READ(reg);
4195 temp &= ~(0x7 << 16);
dfd07d72 4196 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
4197 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4198
4199 POSTING_READ(reg);
4200 udelay(100);
4201
4202 /* Ironlake workaround, disable clock pointer after downing FDI */
6e266956 4203 if (HAS_PCH_IBX(dev_priv))
6f06ce18 4204 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
4205
4206 /* still set train pattern 1 */
4207 reg = FDI_TX_CTL(pipe);
4208 temp = I915_READ(reg);
4209 temp &= ~FDI_LINK_TRAIN_NONE;
4210 temp |= FDI_LINK_TRAIN_PATTERN_1;
4211 I915_WRITE(reg, temp);
4212
4213 reg = FDI_RX_CTL(pipe);
4214 temp = I915_READ(reg);
6e266956 4215 if (HAS_PCH_CPT(dev_priv)) {
0fc932b8
JB
4216 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4217 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4218 } else {
4219 temp &= ~FDI_LINK_TRAIN_NONE;
4220 temp |= FDI_LINK_TRAIN_PATTERN_1;
4221 }
4222 /* BPC in FDI rx is consistent with that in PIPECONF */
4223 temp &= ~(0x07 << 16);
dfd07d72 4224 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
4225 I915_WRITE(reg, temp);
4226
4227 POSTING_READ(reg);
4228 udelay(100);
4229}
4230
5dce5b93
CW
4231bool intel_has_pending_fb_unpin(struct drm_device *dev)
4232{
0f0f74bc 4233 struct drm_i915_private *dev_priv = to_i915(dev);
5dce5b93
CW
4234 struct intel_crtc *crtc;
4235
4236 /* Note that we don't need to be called with mode_config.lock here
4237 * as our list of CRTC objects is static for the lifetime of the
4238 * device and so cannot disappear as we iterate. Similarly, we can
4239 * happily treat the predicates as racy, atomic checks as userspace
4240 * cannot claim and pin a new fb without at least acquring the
4241 * struct_mutex and so serialising with us.
4242 */
d3fcc808 4243 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
4244 if (atomic_read(&crtc->unpin_work_count) == 0)
4245 continue;
4246
5a21b665 4247 if (crtc->flip_work)
0f0f74bc 4248 intel_wait_for_vblank(dev_priv, crtc->pipe);
5dce5b93
CW
4249
4250 return true;
4251 }
4252
4253 return false;
4254}
4255
5a21b665 4256static void page_flip_completed(struct intel_crtc *intel_crtc)
d6bbafa1
CW
4257{
4258 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
5a21b665
DV
4259 struct intel_flip_work *work = intel_crtc->flip_work;
4260
4261 intel_crtc->flip_work = NULL;
d6bbafa1
CW
4262
4263 if (work->event)
560ce1dc 4264 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
d6bbafa1
CW
4265
4266 drm_crtc_vblank_put(&intel_crtc->base);
4267
5a21b665 4268 wake_up_all(&dev_priv->pending_flip_queue);
143f73b3 4269 queue_work(dev_priv->wq, &work->unpin_work);
5a21b665
DV
4270
4271 trace_i915_flip_complete(intel_crtc->plane,
4272 work->pending_flip_obj);
d6bbafa1
CW
4273}
4274
5008e874 4275static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 4276{
0f91128d 4277 struct drm_device *dev = crtc->dev;
fac5e23e 4278 struct drm_i915_private *dev_priv = to_i915(dev);
5008e874 4279 long ret;
e6c3a2a6 4280
2c10d571 4281 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
5008e874
ML
4282
4283 ret = wait_event_interruptible_timeout(
4284 dev_priv->pending_flip_queue,
4285 !intel_crtc_has_pending_flip(crtc),
4286 60*HZ);
4287
4288 if (ret < 0)
4289 return ret;
4290
5a21b665
DV
4291 if (ret == 0) {
4292 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4293 struct intel_flip_work *work;
4294
4295 spin_lock_irq(&dev->event_lock);
4296 work = intel_crtc->flip_work;
4297 if (work && !is_mmio_work(work)) {
4298 WARN_ONCE(1, "Removing stuck page flip\n");
4299 page_flip_completed(intel_crtc);
4300 }
4301 spin_unlock_irq(&dev->event_lock);
4302 }
5bb61643 4303
5008e874 4304 return 0;
e6c3a2a6
CW
4305}
4306
b7076546 4307void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
060f02d8
VS
4308{
4309 u32 temp;
4310
4311 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4312
4313 mutex_lock(&dev_priv->sb_lock);
4314
4315 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4316 temp |= SBI_SSCCTL_DISABLE;
4317 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4318
4319 mutex_unlock(&dev_priv->sb_lock);
4320}
4321
e615efe4
ED
4322/* Program iCLKIP clock to the desired frequency */
4323static void lpt_program_iclkip(struct drm_crtc *crtc)
4324{
64b46a06 4325 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6e3c9717 4326 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
e615efe4
ED
4327 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4328 u32 temp;
4329
060f02d8 4330 lpt_disable_iclkip(dev_priv);
e615efe4 4331
64b46a06
VS
4332 /* The iCLK virtual clock root frequency is in MHz,
4333 * but the adjusted_mode->crtc_clock in in KHz. To get the
4334 * divisors, it is necessary to divide one by another, so we
4335 * convert the virtual clock precision to KHz here for higher
4336 * precision.
4337 */
4338 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
e615efe4
ED
4339 u32 iclk_virtual_root_freq = 172800 * 1000;
4340 u32 iclk_pi_range = 64;
64b46a06 4341 u32 desired_divisor;
e615efe4 4342
64b46a06
VS
4343 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4344 clock << auxdiv);
4345 divsel = (desired_divisor / iclk_pi_range) - 2;
4346 phaseinc = desired_divisor % iclk_pi_range;
e615efe4 4347
64b46a06
VS
4348 /*
4349 * Near 20MHz is a corner case which is
4350 * out of range for the 7-bit divisor
4351 */
4352 if (divsel <= 0x7f)
4353 break;
e615efe4
ED
4354 }
4355
4356 /* This should not happen with any sane values */
4357 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4358 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4359 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4360 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4361
4362 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 4363 clock,
e615efe4
ED
4364 auxdiv,
4365 divsel,
4366 phasedir,
4367 phaseinc);
4368
060f02d8
VS
4369 mutex_lock(&dev_priv->sb_lock);
4370
e615efe4 4371 /* Program SSCDIVINTPHASE6 */
988d6ee8 4372 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
4373 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4374 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4375 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4376 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4377 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4378 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 4379 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
4380
4381 /* Program SSCAUXDIV */
988d6ee8 4382 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
4383 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4384 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 4385 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
4386
4387 /* Enable modulator and associated divider */
988d6ee8 4388 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 4389 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 4390 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4 4391
060f02d8
VS
4392 mutex_unlock(&dev_priv->sb_lock);
4393
e615efe4
ED
4394 /* Wait for initialization time */
4395 udelay(24);
4396
4397 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4398}
4399
8802e5b6
VS
4400int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4401{
4402 u32 divsel, phaseinc, auxdiv;
4403 u32 iclk_virtual_root_freq = 172800 * 1000;
4404 u32 iclk_pi_range = 64;
4405 u32 desired_divisor;
4406 u32 temp;
4407
4408 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4409 return 0;
4410
4411 mutex_lock(&dev_priv->sb_lock);
4412
4413 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4414 if (temp & SBI_SSCCTL_DISABLE) {
4415 mutex_unlock(&dev_priv->sb_lock);
4416 return 0;
4417 }
4418
4419 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4420 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4421 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4422 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4423 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4424
4425 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4426 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4427 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4428
4429 mutex_unlock(&dev_priv->sb_lock);
4430
4431 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4432
4433 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4434 desired_divisor << auxdiv);
4435}
4436
275f01b2
DV
4437static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4438 enum pipe pch_transcoder)
4439{
4440 struct drm_device *dev = crtc->base.dev;
fac5e23e 4441 struct drm_i915_private *dev_priv = to_i915(dev);
6e3c9717 4442 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
275f01b2
DV
4443
4444 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4445 I915_READ(HTOTAL(cpu_transcoder)));
4446 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4447 I915_READ(HBLANK(cpu_transcoder)));
4448 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4449 I915_READ(HSYNC(cpu_transcoder)));
4450
4451 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4452 I915_READ(VTOTAL(cpu_transcoder)));
4453 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4454 I915_READ(VBLANK(cpu_transcoder)));
4455 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4456 I915_READ(VSYNC(cpu_transcoder)));
4457 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4458 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4459}
4460
003632d9 4461static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
1fbc0d78 4462{
fac5e23e 4463 struct drm_i915_private *dev_priv = to_i915(dev);
1fbc0d78
DV
4464 uint32_t temp;
4465
4466 temp = I915_READ(SOUTH_CHICKEN1);
003632d9 4467 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
1fbc0d78
DV
4468 return;
4469
4470 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4471 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4472
003632d9
ACO
4473 temp &= ~FDI_BC_BIFURCATION_SELECT;
4474 if (enable)
4475 temp |= FDI_BC_BIFURCATION_SELECT;
4476
4477 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
1fbc0d78
DV
4478 I915_WRITE(SOUTH_CHICKEN1, temp);
4479 POSTING_READ(SOUTH_CHICKEN1);
4480}
4481
4482static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4483{
4484 struct drm_device *dev = intel_crtc->base.dev;
1fbc0d78
DV
4485
4486 switch (intel_crtc->pipe) {
4487 case PIPE_A:
4488 break;
4489 case PIPE_B:
6e3c9717 4490 if (intel_crtc->config->fdi_lanes > 2)
003632d9 4491 cpt_set_fdi_bc_bifurcation(dev, false);
1fbc0d78 4492 else
003632d9 4493 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4494
4495 break;
4496 case PIPE_C:
003632d9 4497 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4498
4499 break;
4500 default:
4501 BUG();
4502 }
4503}
4504
c48b5305
VS
4505/* Return which DP Port should be selected for Transcoder DP control */
4506static enum port
4507intel_trans_dp_port_sel(struct drm_crtc *crtc)
4508{
4509 struct drm_device *dev = crtc->dev;
4510 struct intel_encoder *encoder;
4511
4512 for_each_encoder_on_crtc(dev, crtc, encoder) {
cca0502b 4513 if (encoder->type == INTEL_OUTPUT_DP ||
c48b5305
VS
4514 encoder->type == INTEL_OUTPUT_EDP)
4515 return enc_to_dig_port(&encoder->base)->port;
4516 }
4517
4518 return -1;
4519}
4520
f67a559d
JB
4521/*
4522 * Enable PCH resources required for PCH ports:
4523 * - PCH PLLs
4524 * - FDI training & RX/TX
4525 * - update transcoder timings
4526 * - DP transcoding bits
4527 * - transcoder
4528 */
4529static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
4530{
4531 struct drm_device *dev = crtc->dev;
fac5e23e 4532 struct drm_i915_private *dev_priv = to_i915(dev);
0e23b99d
JB
4533 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4534 int pipe = intel_crtc->pipe;
f0f59a00 4535 u32 temp;
2c07245f 4536
ab9412ba 4537 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 4538
fd6b8f43 4539 if (IS_IVYBRIDGE(dev_priv))
1fbc0d78
DV
4540 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4541
cd986abb
DV
4542 /* Write the TU size bits before fdi link training, so that error
4543 * detection works. */
4544 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4545 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4546
c98e9dcf 4547 /* For PCH output, training FDI link */
674cf967 4548 dev_priv->display.fdi_link_train(crtc);
2c07245f 4549
3ad8a208
DV
4550 /* We need to program the right clock selection before writing the pixel
4551 * mutliplier into the DPLL. */
6e266956 4552 if (HAS_PCH_CPT(dev_priv)) {
ee7b9f93 4553 u32 sel;
4b645f14 4554
c98e9dcf 4555 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
4556 temp |= TRANS_DPLL_ENABLE(pipe);
4557 sel = TRANS_DPLLB_SEL(pipe);
8106ddbd
ACO
4558 if (intel_crtc->config->shared_dpll ==
4559 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
ee7b9f93
JB
4560 temp |= sel;
4561 else
4562 temp &= ~sel;
c98e9dcf 4563 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 4564 }
5eddb70b 4565
3ad8a208
DV
4566 /* XXX: pch pll's can be enabled any time before we enable the PCH
4567 * transcoder, and we actually should do this to not upset any PCH
4568 * transcoder that already use the clock when we share it.
4569 *
4570 * Note that enable_shared_dpll tries to do the right thing, but
4571 * get_shared_dpll unconditionally resets the pll - we need that to have
4572 * the right LVDS enable sequence. */
85b3894f 4573 intel_enable_shared_dpll(intel_crtc);
3ad8a208 4574
d9b6cb56
JB
4575 /* set transcoder timing, panel must allow it */
4576 assert_panel_unlocked(dev_priv, pipe);
275f01b2 4577 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 4578
303b81e0 4579 intel_fdi_normal_train(crtc);
5e84e1a4 4580
c98e9dcf 4581 /* For PCH DP, enable TRANS_DP_CTL */
6e266956
TU
4582 if (HAS_PCH_CPT(dev_priv) &&
4583 intel_crtc_has_dp_encoder(intel_crtc->config)) {
9c4edaee
VS
4584 const struct drm_display_mode *adjusted_mode =
4585 &intel_crtc->config->base.adjusted_mode;
dfd07d72 4586 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
f0f59a00 4587 i915_reg_t reg = TRANS_DP_CTL(pipe);
5eddb70b
CW
4588 temp = I915_READ(reg);
4589 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
4590 TRANS_DP_SYNC_MASK |
4591 TRANS_DP_BPC_MASK);
e3ef4479 4592 temp |= TRANS_DP_OUTPUT_ENABLE;
9325c9f0 4593 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf 4594
9c4edaee 4595 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 4596 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
9c4edaee 4597 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 4598 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
4599
4600 switch (intel_trans_dp_port_sel(crtc)) {
c48b5305 4601 case PORT_B:
5eddb70b 4602 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf 4603 break;
c48b5305 4604 case PORT_C:
5eddb70b 4605 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf 4606 break;
c48b5305 4607 case PORT_D:
5eddb70b 4608 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
4609 break;
4610 default:
e95d41e1 4611 BUG();
32f9d658 4612 }
2c07245f 4613
5eddb70b 4614 I915_WRITE(reg, temp);
6be4a607 4615 }
b52eb4dc 4616
b8a4f404 4617 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
4618}
4619
1507e5bd
PZ
4620static void lpt_pch_enable(struct drm_crtc *crtc)
4621{
4622 struct drm_device *dev = crtc->dev;
fac5e23e 4623 struct drm_i915_private *dev_priv = to_i915(dev);
1507e5bd 4624 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 4625 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1507e5bd 4626
ab9412ba 4627 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 4628
8c52b5e8 4629 lpt_program_iclkip(crtc);
1507e5bd 4630
0540e488 4631 /* Set transcoder timing. */
275f01b2 4632 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 4633
937bb610 4634 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
4635}
4636
a1520318 4637static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57 4638{
fac5e23e 4639 struct drm_i915_private *dev_priv = to_i915(dev);
f0f59a00 4640 i915_reg_t dslreg = PIPEDSL(pipe);
d4270e57
JB
4641 u32 temp;
4642
4643 temp = I915_READ(dslreg);
4644 udelay(500);
4645 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4646 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4647 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4648 }
4649}
4650
86adf9d7
ML
4651static int
4652skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4653 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4654 int src_w, int src_h, int dst_w, int dst_h)
a1b2278e 4655{
86adf9d7
ML
4656 struct intel_crtc_scaler_state *scaler_state =
4657 &crtc_state->scaler_state;
4658 struct intel_crtc *intel_crtc =
4659 to_intel_crtc(crtc_state->base.crtc);
a1b2278e 4660 int need_scaling;
6156a456 4661
bd2ef25d 4662 need_scaling = drm_rotation_90_or_270(rotation) ?
6156a456
CK
4663 (src_h != dst_w || src_w != dst_h):
4664 (src_w != dst_w || src_h != dst_h);
a1b2278e
CK
4665
4666 /*
4667 * if plane is being disabled or scaler is no more required or force detach
4668 * - free scaler binded to this plane/crtc
4669 * - in order to do this, update crtc->scaler_usage
4670 *
4671 * Here scaler state in crtc_state is set free so that
4672 * scaler can be assigned to other user. Actual register
4673 * update to free the scaler is done in plane/panel-fit programming.
4674 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4675 */
86adf9d7 4676 if (force_detach || !need_scaling) {
a1b2278e 4677 if (*scaler_id >= 0) {
86adf9d7 4678 scaler_state->scaler_users &= ~(1 << scaler_user);
a1b2278e
CK
4679 scaler_state->scalers[*scaler_id].in_use = 0;
4680
86adf9d7
ML
4681 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4682 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4683 intel_crtc->pipe, scaler_user, *scaler_id,
a1b2278e
CK
4684 scaler_state->scaler_users);
4685 *scaler_id = -1;
4686 }
4687 return 0;
4688 }
4689
4690 /* range checks */
4691 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4692 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4693
4694 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4695 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
86adf9d7 4696 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
a1b2278e 4697 "size is out of scaler range\n",
86adf9d7 4698 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
a1b2278e
CK
4699 return -EINVAL;
4700 }
4701
86adf9d7
ML
4702 /* mark this plane as a scaler user in crtc_state */
4703 scaler_state->scaler_users |= (1 << scaler_user);
4704 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4705 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4706 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4707 scaler_state->scaler_users);
4708
4709 return 0;
4710}
4711
4712/**
4713 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4714 *
4715 * @state: crtc's scaler state
86adf9d7
ML
4716 *
4717 * Return
4718 * 0 - scaler_usage updated successfully
4719 * error - requested scaling cannot be supported or other error condition
4720 */
e435d6e5 4721int skl_update_scaler_crtc(struct intel_crtc_state *state)
86adf9d7 4722{
7c5f93b0 4723 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
86adf9d7 4724
e435d6e5 4725 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
31ad61e4 4726 &state->scaler_state.scaler_id, DRM_ROTATE_0,
86adf9d7 4727 state->pipe_src_w, state->pipe_src_h,
aad941d5 4728 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
86adf9d7
ML
4729}
4730
4731/**
4732 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4733 *
4734 * @state: crtc's scaler state
86adf9d7
ML
4735 * @plane_state: atomic plane state to update
4736 *
4737 * Return
4738 * 0 - scaler_usage updated successfully
4739 * error - requested scaling cannot be supported or other error condition
4740 */
da20eabd
ML
4741static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4742 struct intel_plane_state *plane_state)
86adf9d7
ML
4743{
4744
da20eabd
ML
4745 struct intel_plane *intel_plane =
4746 to_intel_plane(plane_state->base.plane);
86adf9d7
ML
4747 struct drm_framebuffer *fb = plane_state->base.fb;
4748 int ret;
4749
936e71e3 4750 bool force_detach = !fb || !plane_state->base.visible;
86adf9d7 4751
86adf9d7
ML
4752 ret = skl_update_scaler(crtc_state, force_detach,
4753 drm_plane_index(&intel_plane->base),
4754 &plane_state->scaler_id,
4755 plane_state->base.rotation,
936e71e3
VS
4756 drm_rect_width(&plane_state->base.src) >> 16,
4757 drm_rect_height(&plane_state->base.src) >> 16,
4758 drm_rect_width(&plane_state->base.dst),
4759 drm_rect_height(&plane_state->base.dst));
86adf9d7
ML
4760
4761 if (ret || plane_state->scaler_id < 0)
4762 return ret;
4763
a1b2278e 4764 /* check colorkey */
818ed961 4765 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
72660ce0
VS
4766 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4767 intel_plane->base.base.id,
4768 intel_plane->base.name);
a1b2278e
CK
4769 return -EINVAL;
4770 }
4771
4772 /* Check src format */
86adf9d7
ML
4773 switch (fb->pixel_format) {
4774 case DRM_FORMAT_RGB565:
4775 case DRM_FORMAT_XBGR8888:
4776 case DRM_FORMAT_XRGB8888:
4777 case DRM_FORMAT_ABGR8888:
4778 case DRM_FORMAT_ARGB8888:
4779 case DRM_FORMAT_XRGB2101010:
4780 case DRM_FORMAT_XBGR2101010:
4781 case DRM_FORMAT_YUYV:
4782 case DRM_FORMAT_YVYU:
4783 case DRM_FORMAT_UYVY:
4784 case DRM_FORMAT_VYUY:
4785 break;
4786 default:
72660ce0
VS
4787 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4788 intel_plane->base.base.id, intel_plane->base.name,
4789 fb->base.id, fb->pixel_format);
86adf9d7 4790 return -EINVAL;
a1b2278e
CK
4791 }
4792
a1b2278e
CK
4793 return 0;
4794}
4795
e435d6e5
ML
4796static void skylake_scaler_disable(struct intel_crtc *crtc)
4797{
4798 int i;
4799
4800 for (i = 0; i < crtc->num_scalers; i++)
4801 skl_detach_scaler(crtc, i);
4802}
4803
4804static void skylake_pfit_enable(struct intel_crtc *crtc)
bd2e244f
JB
4805{
4806 struct drm_device *dev = crtc->base.dev;
fac5e23e 4807 struct drm_i915_private *dev_priv = to_i915(dev);
bd2e244f 4808 int pipe = crtc->pipe;
a1b2278e
CK
4809 struct intel_crtc_scaler_state *scaler_state =
4810 &crtc->config->scaler_state;
4811
4812 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4813
6e3c9717 4814 if (crtc->config->pch_pfit.enabled) {
a1b2278e
CK
4815 int id;
4816
4817 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4818 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4819 return;
4820 }
4821
4822 id = scaler_state->scaler_id;
4823 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4824 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4825 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4826 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4827
4828 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
bd2e244f
JB
4829 }
4830}
4831
b074cec8
JB
4832static void ironlake_pfit_enable(struct intel_crtc *crtc)
4833{
4834 struct drm_device *dev = crtc->base.dev;
fac5e23e 4835 struct drm_i915_private *dev_priv = to_i915(dev);
b074cec8
JB
4836 int pipe = crtc->pipe;
4837
6e3c9717 4838 if (crtc->config->pch_pfit.enabled) {
b074cec8
JB
4839 /* Force use of hard-coded filter coefficients
4840 * as some pre-programmed values are broken,
4841 * e.g. x201.
4842 */
fd6b8f43 4843 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
b074cec8
JB
4844 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4845 PF_PIPE_SEL_IVB(pipe));
4846 else
4847 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
6e3c9717
ACO
4848 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4849 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
d4270e57
JB
4850 }
4851}
4852
20bc8673 4853void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4854{
cea165c3 4855 struct drm_device *dev = crtc->base.dev;
fac5e23e 4856 struct drm_i915_private *dev_priv = to_i915(dev);
d77e4531 4857
6e3c9717 4858 if (!crtc->config->ips_enabled)
d77e4531
PZ
4859 return;
4860
307e4498
ML
4861 /*
4862 * We can only enable IPS after we enable a plane and wait for a vblank
4863 * This function is called from post_plane_update, which is run after
4864 * a vblank wait.
4865 */
cea165c3 4866
d77e4531 4867 assert_plane_enabled(dev_priv, crtc->plane);
8652744b 4868 if (IS_BROADWELL(dev_priv)) {
2a114cc1
BW
4869 mutex_lock(&dev_priv->rps.hw_lock);
4870 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4871 mutex_unlock(&dev_priv->rps.hw_lock);
4872 /* Quoting Art Runyan: "its not safe to expect any particular
4873 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4874 * mailbox." Moreover, the mailbox may return a bogus state,
4875 * so we need to just enable it and continue on.
2a114cc1
BW
4876 */
4877 } else {
4878 I915_WRITE(IPS_CTL, IPS_ENABLE);
4879 /* The bit only becomes 1 in the next vblank, so this wait here
4880 * is essentially intel_wait_for_vblank. If we don't have this
4881 * and don't wait for vblanks until the end of crtc_enable, then
4882 * the HW state readout code will complain that the expected
4883 * IPS_CTL value is not the one we read. */
2ec9ba3c
CW
4884 if (intel_wait_for_register(dev_priv,
4885 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4886 50))
2a114cc1
BW
4887 DRM_ERROR("Timed out waiting for IPS enable\n");
4888 }
d77e4531
PZ
4889}
4890
20bc8673 4891void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4892{
4893 struct drm_device *dev = crtc->base.dev;
fac5e23e 4894 struct drm_i915_private *dev_priv = to_i915(dev);
d77e4531 4895
6e3c9717 4896 if (!crtc->config->ips_enabled)
d77e4531
PZ
4897 return;
4898
4899 assert_plane_enabled(dev_priv, crtc->plane);
8652744b 4900 if (IS_BROADWELL(dev_priv)) {
2a114cc1
BW
4901 mutex_lock(&dev_priv->rps.hw_lock);
4902 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4903 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130 4904 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
b85c1ecf
CW
4905 if (intel_wait_for_register(dev_priv,
4906 IPS_CTL, IPS_ENABLE, 0,
4907 42))
23d0b130 4908 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4909 } else {
2a114cc1 4910 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4911 POSTING_READ(IPS_CTL);
4912 }
d77e4531
PZ
4913
4914 /* We need to wait for a vblank before we can disable the plane. */
0f0f74bc 4915 intel_wait_for_vblank(dev_priv, crtc->pipe);
d77e4531
PZ
4916}
4917
7cac945f 4918static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
d3eedb1a 4919{
7cac945f 4920 if (intel_crtc->overlay) {
d3eedb1a 4921 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 4922 struct drm_i915_private *dev_priv = to_i915(dev);
d3eedb1a
VS
4923
4924 mutex_lock(&dev->struct_mutex);
4925 dev_priv->mm.interruptible = false;
4926 (void) intel_overlay_switch_off(intel_crtc->overlay);
4927 dev_priv->mm.interruptible = true;
4928 mutex_unlock(&dev->struct_mutex);
4929 }
4930
4931 /* Let userspace switch the overlay on again. In most cases userspace
4932 * has to recompute where to put it anyway.
4933 */
4934}
4935
87d4300a
ML
4936/**
4937 * intel_post_enable_primary - Perform operations after enabling primary plane
4938 * @crtc: the CRTC whose primary plane was just enabled
4939 *
4940 * Performs potentially sleeping operations that must be done after the primary
4941 * plane is enabled, such as updating FBC and IPS. Note that this may be
4942 * called due to an explicit primary plane update, or due to an implicit
4943 * re-enable that is caused when a sprite plane is updated to no longer
4944 * completely hide the primary plane.
4945 */
4946static void
4947intel_post_enable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4948{
4949 struct drm_device *dev = crtc->dev;
fac5e23e 4950 struct drm_i915_private *dev_priv = to_i915(dev);
a5c4d7bc
VS
4951 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4952 int pipe = intel_crtc->pipe;
a5c4d7bc 4953
87d4300a
ML
4954 /*
4955 * FIXME IPS should be fine as long as one plane is
4956 * enabled, but in practice it seems to have problems
4957 * when going from primary only to sprite only and vice
4958 * versa.
4959 */
a5c4d7bc
VS
4960 hsw_enable_ips(intel_crtc);
4961
f99d7069 4962 /*
87d4300a
ML
4963 * Gen2 reports pipe underruns whenever all planes are disabled.
4964 * So don't enable underrun reporting before at least some planes
4965 * are enabled.
4966 * FIXME: Need to fix the logic to work when we turn off all planes
4967 * but leave the pipe running.
f99d7069 4968 */
5db94019 4969 if (IS_GEN2(dev_priv))
87d4300a
ML
4970 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4971
aca7b684
VS
4972 /* Underruns don't always raise interrupts, so check manually. */
4973 intel_check_cpu_fifo_underruns(dev_priv);
4974 intel_check_pch_fifo_underruns(dev_priv);
a5c4d7bc
VS
4975}
4976
2622a081 4977/* FIXME move all this to pre_plane_update() with proper state tracking */
87d4300a
ML
4978static void
4979intel_pre_disable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4980{
4981 struct drm_device *dev = crtc->dev;
fac5e23e 4982 struct drm_i915_private *dev_priv = to_i915(dev);
a5c4d7bc
VS
4983 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4984 int pipe = intel_crtc->pipe;
a5c4d7bc 4985
87d4300a
ML
4986 /*
4987 * Gen2 reports pipe underruns whenever all planes are disabled.
4988 * So diasble underrun reporting before all the planes get disabled.
4989 * FIXME: Need to fix the logic to work when we turn off all planes
4990 * but leave the pipe running.
4991 */
5db94019 4992 if (IS_GEN2(dev_priv))
87d4300a 4993 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
a5c4d7bc 4994
2622a081
VS
4995 /*
4996 * FIXME IPS should be fine as long as one plane is
4997 * enabled, but in practice it seems to have problems
4998 * when going from primary only to sprite only and vice
4999 * versa.
5000 */
5001 hsw_disable_ips(intel_crtc);
5002}
5003
5004/* FIXME get rid of this and use pre_plane_update */
5005static void
5006intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
5007{
5008 struct drm_device *dev = crtc->dev;
fac5e23e 5009 struct drm_i915_private *dev_priv = to_i915(dev);
2622a081
VS
5010 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5011 int pipe = intel_crtc->pipe;
5012
5013 intel_pre_disable_primary(crtc);
5014
87d4300a
ML
5015 /*
5016 * Vblank time updates from the shadow to live plane control register
5017 * are blocked if the memory self-refresh mode is active at that
5018 * moment. So to make sure the plane gets truly disabled, disable
5019 * first the self-refresh mode. The self-refresh enable bit in turn
5020 * will be checked/applied by the HW only at the next frame start
5021 * event which is after the vblank start event, so we need to have a
5022 * wait-for-vblank between disabling the plane and the pipe.
5023 */
49cff963 5024 if (HAS_GMCH_DISPLAY(dev_priv)) {
87d4300a 5025 intel_set_memory_cxsr(dev_priv, false);
262cd2e1 5026 dev_priv->wm.vlv.cxsr = false;
0f0f74bc 5027 intel_wait_for_vblank(dev_priv, pipe);
262cd2e1 5028 }
87d4300a
ML
5029}
5030
5a21b665
DV
5031static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
5032{
5033 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
5034 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5035 struct intel_crtc_state *pipe_config =
5036 to_intel_crtc_state(crtc->base.state);
5a21b665
DV
5037 struct drm_plane *primary = crtc->base.primary;
5038 struct drm_plane_state *old_pri_state =
5039 drm_atomic_get_existing_plane_state(old_state, primary);
5040
5748b6a1 5041 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
5a21b665
DV
5042
5043 crtc->wm.cxsr_allowed = true;
5044
5045 if (pipe_config->update_wm_post && pipe_config->base.active)
432081bc 5046 intel_update_watermarks(crtc);
5a21b665
DV
5047
5048 if (old_pri_state) {
5049 struct intel_plane_state *primary_state =
5050 to_intel_plane_state(primary->state);
5051 struct intel_plane_state *old_primary_state =
5052 to_intel_plane_state(old_pri_state);
5053
5054 intel_fbc_post_update(crtc);
5055
936e71e3 5056 if (primary_state->base.visible &&
5a21b665 5057 (needs_modeset(&pipe_config->base) ||
936e71e3 5058 !old_primary_state->base.visible))
5a21b665
DV
5059 intel_post_enable_primary(&crtc->base);
5060 }
5061}
5062
5c74cd73 5063static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
ac21b225 5064{
5c74cd73 5065 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
ac21b225 5066 struct drm_device *dev = crtc->base.dev;
fac5e23e 5067 struct drm_i915_private *dev_priv = to_i915(dev);
ab1d3a0e
ML
5068 struct intel_crtc_state *pipe_config =
5069 to_intel_crtc_state(crtc->base.state);
5c74cd73
ML
5070 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5071 struct drm_plane *primary = crtc->base.primary;
5072 struct drm_plane_state *old_pri_state =
5073 drm_atomic_get_existing_plane_state(old_state, primary);
5074 bool modeset = needs_modeset(&pipe_config->base);
ccf010fb
ML
5075 struct intel_atomic_state *old_intel_state =
5076 to_intel_atomic_state(old_state);
ac21b225 5077
5c74cd73
ML
5078 if (old_pri_state) {
5079 struct intel_plane_state *primary_state =
5080 to_intel_plane_state(primary->state);
5081 struct intel_plane_state *old_primary_state =
5082 to_intel_plane_state(old_pri_state);
5083
faf68d92 5084 intel_fbc_pre_update(crtc, pipe_config, primary_state);
31ae71fc 5085
936e71e3
VS
5086 if (old_primary_state->base.visible &&
5087 (modeset || !primary_state->base.visible))
5c74cd73
ML
5088 intel_pre_disable_primary(&crtc->base);
5089 }
852eb00d 5090
49cff963 5091 if (pipe_config->disable_cxsr && HAS_GMCH_DISPLAY(dev_priv)) {
852eb00d 5092 crtc->wm.cxsr_allowed = false;
2dfd178d 5093
2622a081
VS
5094 /*
5095 * Vblank time updates from the shadow to live plane control register
5096 * are blocked if the memory self-refresh mode is active at that
5097 * moment. So to make sure the plane gets truly disabled, disable
5098 * first the self-refresh mode. The self-refresh enable bit in turn
5099 * will be checked/applied by the HW only at the next frame start
5100 * event which is after the vblank start event, so we need to have a
5101 * wait-for-vblank between disabling the plane and the pipe.
5102 */
5103 if (old_crtc_state->base.active) {
2dfd178d 5104 intel_set_memory_cxsr(dev_priv, false);
2622a081 5105 dev_priv->wm.vlv.cxsr = false;
0f0f74bc 5106 intel_wait_for_vblank(dev_priv, crtc->pipe);
2622a081 5107 }
852eb00d 5108 }
92826fcd 5109
ed4a6a7c
MR
5110 /*
5111 * IVB workaround: must disable low power watermarks for at least
5112 * one frame before enabling scaling. LP watermarks can be re-enabled
5113 * when scaling is disabled.
5114 *
5115 * WaCxSRDisabledForSpriteScaling:ivb
5116 */
5117 if (pipe_config->disable_lp_wm) {
5118 ilk_disable_lp_wm(dev);
0f0f74bc 5119 intel_wait_for_vblank(dev_priv, crtc->pipe);
ed4a6a7c
MR
5120 }
5121
5122 /*
5123 * If we're doing a modeset, we're done. No need to do any pre-vblank
5124 * watermark programming here.
5125 */
5126 if (needs_modeset(&pipe_config->base))
5127 return;
5128
5129 /*
5130 * For platforms that support atomic watermarks, program the
5131 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5132 * will be the intermediate values that are safe for both pre- and
5133 * post- vblank; when vblank happens, the 'active' values will be set
5134 * to the final 'target' values and we'll do this again to get the
5135 * optimal watermarks. For gen9+ platforms, the values we program here
5136 * will be the final target values which will get automatically latched
5137 * at vblank time; no further programming will be necessary.
5138 *
5139 * If a platform hasn't been transitioned to atomic watermarks yet,
5140 * we'll continue to update watermarks the old way, if flags tell
5141 * us to.
5142 */
5143 if (dev_priv->display.initial_watermarks != NULL)
ccf010fb
ML
5144 dev_priv->display.initial_watermarks(old_intel_state,
5145 pipe_config);
caed361d 5146 else if (pipe_config->update_wm_pre)
432081bc 5147 intel_update_watermarks(crtc);
ac21b225
ML
5148}
5149
d032ffa0 5150static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
87d4300a
ML
5151{
5152 struct drm_device *dev = crtc->dev;
5153 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
d032ffa0 5154 struct drm_plane *p;
87d4300a
ML
5155 int pipe = intel_crtc->pipe;
5156
7cac945f 5157 intel_crtc_dpms_overlay_disable(intel_crtc);
27321ae8 5158
d032ffa0
ML
5159 drm_for_each_plane_mask(p, dev, plane_mask)
5160 to_intel_plane(p)->disable_plane(p, crtc);
f98551ae 5161
f99d7069
DV
5162 /*
5163 * FIXME: Once we grow proper nuclear flip support out of this we need
5164 * to compute the mask of flip planes precisely. For the time being
5165 * consider this a flip to a NULL plane.
5166 */
5748b6a1 5167 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
5168}
5169
fb1c98b1 5170static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
fd6bbda9 5171 struct intel_crtc_state *crtc_state,
fb1c98b1
ML
5172 struct drm_atomic_state *old_state)
5173{
5174 struct drm_connector_state *old_conn_state;
5175 struct drm_connector *conn;
5176 int i;
5177
5178 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5179 struct drm_connector_state *conn_state = conn->state;
5180 struct intel_encoder *encoder =
5181 to_intel_encoder(conn_state->best_encoder);
5182
5183 if (conn_state->crtc != crtc)
5184 continue;
5185
5186 if (encoder->pre_pll_enable)
fd6bbda9 5187 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
fb1c98b1
ML
5188 }
5189}
5190
5191static void intel_encoders_pre_enable(struct drm_crtc *crtc,
fd6bbda9 5192 struct intel_crtc_state *crtc_state,
fb1c98b1
ML
5193 struct drm_atomic_state *old_state)
5194{
5195 struct drm_connector_state *old_conn_state;
5196 struct drm_connector *conn;
5197 int i;
5198
5199 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5200 struct drm_connector_state *conn_state = conn->state;
5201 struct intel_encoder *encoder =
5202 to_intel_encoder(conn_state->best_encoder);
5203
5204 if (conn_state->crtc != crtc)
5205 continue;
5206
5207 if (encoder->pre_enable)
fd6bbda9 5208 encoder->pre_enable(encoder, crtc_state, conn_state);
fb1c98b1
ML
5209 }
5210}
5211
5212static void intel_encoders_enable(struct drm_crtc *crtc,
fd6bbda9 5213 struct intel_crtc_state *crtc_state,
fb1c98b1
ML
5214 struct drm_atomic_state *old_state)
5215{
5216 struct drm_connector_state *old_conn_state;
5217 struct drm_connector *conn;
5218 int i;
5219
5220 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5221 struct drm_connector_state *conn_state = conn->state;
5222 struct intel_encoder *encoder =
5223 to_intel_encoder(conn_state->best_encoder);
5224
5225 if (conn_state->crtc != crtc)
5226 continue;
5227
fd6bbda9 5228 encoder->enable(encoder, crtc_state, conn_state);
fb1c98b1
ML
5229 intel_opregion_notify_encoder(encoder, true);
5230 }
5231}
5232
5233static void intel_encoders_disable(struct drm_crtc *crtc,
fd6bbda9 5234 struct intel_crtc_state *old_crtc_state,
fb1c98b1
ML
5235 struct drm_atomic_state *old_state)
5236{
5237 struct drm_connector_state *old_conn_state;
5238 struct drm_connector *conn;
5239 int i;
5240
5241 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5242 struct intel_encoder *encoder =
5243 to_intel_encoder(old_conn_state->best_encoder);
5244
5245 if (old_conn_state->crtc != crtc)
5246 continue;
5247
5248 intel_opregion_notify_encoder(encoder, false);
fd6bbda9 5249 encoder->disable(encoder, old_crtc_state, old_conn_state);
fb1c98b1
ML
5250 }
5251}
5252
5253static void intel_encoders_post_disable(struct drm_crtc *crtc,
fd6bbda9 5254 struct intel_crtc_state *old_crtc_state,
fb1c98b1
ML
5255 struct drm_atomic_state *old_state)
5256{
5257 struct drm_connector_state *old_conn_state;
5258 struct drm_connector *conn;
5259 int i;
5260
5261 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5262 struct intel_encoder *encoder =
5263 to_intel_encoder(old_conn_state->best_encoder);
5264
5265 if (old_conn_state->crtc != crtc)
5266 continue;
5267
5268 if (encoder->post_disable)
fd6bbda9 5269 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
fb1c98b1
ML
5270 }
5271}
5272
5273static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
fd6bbda9 5274 struct intel_crtc_state *old_crtc_state,
fb1c98b1
ML
5275 struct drm_atomic_state *old_state)
5276{
5277 struct drm_connector_state *old_conn_state;
5278 struct drm_connector *conn;
5279 int i;
5280
5281 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5282 struct intel_encoder *encoder =
5283 to_intel_encoder(old_conn_state->best_encoder);
5284
5285 if (old_conn_state->crtc != crtc)
5286 continue;
5287
5288 if (encoder->post_pll_disable)
fd6bbda9 5289 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
fb1c98b1
ML
5290 }
5291}
5292
4a806558
ML
5293static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5294 struct drm_atomic_state *old_state)
f67a559d 5295{
4a806558 5296 struct drm_crtc *crtc = pipe_config->base.crtc;
f67a559d 5297 struct drm_device *dev = crtc->dev;
fac5e23e 5298 struct drm_i915_private *dev_priv = to_i915(dev);
f67a559d
JB
5299 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5300 int pipe = intel_crtc->pipe;
ccf010fb
ML
5301 struct intel_atomic_state *old_intel_state =
5302 to_intel_atomic_state(old_state);
f67a559d 5303
53d9f4e9 5304 if (WARN_ON(intel_crtc->active))
f67a559d
JB
5305 return;
5306
b2c0593a
VS
5307 /*
5308 * Sometimes spurious CPU pipe underruns happen during FDI
5309 * training, at least with VGA+HDMI cloning. Suppress them.
5310 *
5311 * On ILK we get an occasional spurious CPU pipe underruns
5312 * between eDP port A enable and vdd enable. Also PCH port
5313 * enable seems to result in the occasional CPU pipe underrun.
5314 *
5315 * Spurious PCH underruns also occur during PCH enabling.
5316 */
5317 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5318 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
81b088ca
VS
5319 if (intel_crtc->config->has_pch_encoder)
5320 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5321
6e3c9717 5322 if (intel_crtc->config->has_pch_encoder)
b14b1055
DV
5323 intel_prepare_shared_dpll(intel_crtc);
5324
37a5650b 5325 if (intel_crtc_has_dp_encoder(intel_crtc->config))
fe3cd48d 5326 intel_dp_set_m_n(intel_crtc, M1_N1);
29407aab
DV
5327
5328 intel_set_pipe_timings(intel_crtc);
bc58be60 5329 intel_set_pipe_src_size(intel_crtc);
29407aab 5330
6e3c9717 5331 if (intel_crtc->config->has_pch_encoder) {
29407aab 5332 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 5333 &intel_crtc->config->fdi_m_n, NULL);
29407aab
DV
5334 }
5335
5336 ironlake_set_pipeconf(crtc);
5337
f67a559d 5338 intel_crtc->active = true;
8664281b 5339
fd6bbda9 5340 intel_encoders_pre_enable(crtc, pipe_config, old_state);
f67a559d 5341
6e3c9717 5342 if (intel_crtc->config->has_pch_encoder) {
fff367c7
DV
5343 /* Note: FDI PLL enabling _must_ be done before we enable the
5344 * cpu pipes, hence this is separate from all the other fdi/pch
5345 * enabling. */
88cefb6c 5346 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
5347 } else {
5348 assert_fdi_tx_disabled(dev_priv, pipe);
5349 assert_fdi_rx_disabled(dev_priv, pipe);
5350 }
f67a559d 5351
b074cec8 5352 ironlake_pfit_enable(intel_crtc);
f67a559d 5353
9c54c0dd
JB
5354 /*
5355 * On ILK+ LUT must be loaded before the pipe is running but with
5356 * clocks enabled
5357 */
b95c5321 5358 intel_color_load_luts(&pipe_config->base);
9c54c0dd 5359
1d5bf5d9 5360 if (dev_priv->display.initial_watermarks != NULL)
ccf010fb 5361 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
e1fdc473 5362 intel_enable_pipe(intel_crtc);
f67a559d 5363
6e3c9717 5364 if (intel_crtc->config->has_pch_encoder)
f67a559d 5365 ironlake_pch_enable(crtc);
c98e9dcf 5366
f9b61ff6
DV
5367 assert_vblank_disabled(crtc);
5368 drm_crtc_vblank_on(crtc);
5369
fd6bbda9 5370 intel_encoders_enable(crtc, pipe_config, old_state);
61b77ddd 5371
6e266956 5372 if (HAS_PCH_CPT(dev_priv))
a1520318 5373 cpt_verify_modeset(dev, intel_crtc->pipe);
37ca8d4c
VS
5374
5375 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5376 if (intel_crtc->config->has_pch_encoder)
0f0f74bc 5377 intel_wait_for_vblank(dev_priv, pipe);
b2c0593a 5378 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
37ca8d4c 5379 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607
JB
5380}
5381
42db64ef
PZ
5382/* IPS only exists on ULT machines and is tied to pipe A. */
5383static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5384{
50a0bc90 5385 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
42db64ef
PZ
5386}
5387
4a806558
ML
5388static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5389 struct drm_atomic_state *old_state)
4f771f10 5390{
4a806558 5391 struct drm_crtc *crtc = pipe_config->base.crtc;
6315b5d3 5392 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
4f771f10 5393 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
99d736a2 5394 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4d1de975 5395 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ccf010fb
ML
5396 struct intel_atomic_state *old_intel_state =
5397 to_intel_atomic_state(old_state);
4f771f10 5398
53d9f4e9 5399 if (WARN_ON(intel_crtc->active))
4f771f10
PZ
5400 return;
5401
81b088ca
VS
5402 if (intel_crtc->config->has_pch_encoder)
5403 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5404 false);
5405
fd6bbda9 5406 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
95a7a2ae 5407
8106ddbd 5408 if (intel_crtc->config->shared_dpll)
df8ad70c
DV
5409 intel_enable_shared_dpll(intel_crtc);
5410
37a5650b 5411 if (intel_crtc_has_dp_encoder(intel_crtc->config))
fe3cd48d 5412 intel_dp_set_m_n(intel_crtc, M1_N1);
229fca97 5413
d7edc4e5 5414 if (!transcoder_is_dsi(cpu_transcoder))
4d1de975
JN
5415 intel_set_pipe_timings(intel_crtc);
5416
bc58be60 5417 intel_set_pipe_src_size(intel_crtc);
229fca97 5418
4d1de975
JN
5419 if (cpu_transcoder != TRANSCODER_EDP &&
5420 !transcoder_is_dsi(cpu_transcoder)) {
5421 I915_WRITE(PIPE_MULT(cpu_transcoder),
6e3c9717 5422 intel_crtc->config->pixel_multiplier - 1);
ebb69c95
CT
5423 }
5424
6e3c9717 5425 if (intel_crtc->config->has_pch_encoder) {
229fca97 5426 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 5427 &intel_crtc->config->fdi_m_n, NULL);
229fca97
DV
5428 }
5429
d7edc4e5 5430 if (!transcoder_is_dsi(cpu_transcoder))
4d1de975
JN
5431 haswell_set_pipeconf(crtc);
5432
391bf048 5433 haswell_set_pipemisc(crtc);
229fca97 5434
b95c5321 5435 intel_color_set_csc(&pipe_config->base);
229fca97 5436
4f771f10 5437 intel_crtc->active = true;
8664281b 5438
6b698516
DV
5439 if (intel_crtc->config->has_pch_encoder)
5440 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5441 else
5442 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5443
fd6bbda9 5444 intel_encoders_pre_enable(crtc, pipe_config, old_state);
4f771f10 5445
d2d65408 5446 if (intel_crtc->config->has_pch_encoder)
4fe9467d 5447 dev_priv->display.fdi_link_train(crtc);
4fe9467d 5448
d7edc4e5 5449 if (!transcoder_is_dsi(cpu_transcoder))
7d4aefd0 5450 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 5451
6315b5d3 5452 if (INTEL_GEN(dev_priv) >= 9)
e435d6e5 5453 skylake_pfit_enable(intel_crtc);
ff6d9f55 5454 else
1c132b44 5455 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
5456
5457 /*
5458 * On ILK+ LUT must be loaded before the pipe is running but with
5459 * clocks enabled
5460 */
b95c5321 5461 intel_color_load_luts(&pipe_config->base);
4f771f10 5462
1f544388 5463 intel_ddi_set_pipe_settings(crtc);
d7edc4e5 5464 if (!transcoder_is_dsi(cpu_transcoder))
7d4aefd0 5465 intel_ddi_enable_transcoder_func(crtc);
4f771f10 5466
1d5bf5d9 5467 if (dev_priv->display.initial_watermarks != NULL)
ccf010fb
ML
5468 dev_priv->display.initial_watermarks(old_intel_state,
5469 pipe_config);
1d5bf5d9 5470 else
432081bc 5471 intel_update_watermarks(intel_crtc);
4d1de975
JN
5472
5473 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
d7edc4e5 5474 if (!transcoder_is_dsi(cpu_transcoder))
4d1de975 5475 intel_enable_pipe(intel_crtc);
42db64ef 5476
6e3c9717 5477 if (intel_crtc->config->has_pch_encoder)
1507e5bd 5478 lpt_pch_enable(crtc);
4f771f10 5479
0037071d 5480 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
0e32b39c
DA
5481 intel_ddi_set_vc_payload_alloc(crtc, true);
5482
f9b61ff6
DV
5483 assert_vblank_disabled(crtc);
5484 drm_crtc_vblank_on(crtc);
5485
fd6bbda9 5486 intel_encoders_enable(crtc, pipe_config, old_state);
4f771f10 5487
6b698516 5488 if (intel_crtc->config->has_pch_encoder) {
0f0f74bc
VS
5489 intel_wait_for_vblank(dev_priv, pipe);
5490 intel_wait_for_vblank(dev_priv, pipe);
6b698516 5491 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
d2d65408
VS
5492 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5493 true);
6b698516 5494 }
d2d65408 5495
e4916946
PZ
5496 /* If we change the relative order between pipe/planes enabling, we need
5497 * to change the workaround. */
99d736a2 5498 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
772c2a51 5499 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
0f0f74bc
VS
5500 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5501 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
99d736a2 5502 }
4f771f10
PZ
5503}
5504
bfd16b2a 5505static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
3f8dce3a
DV
5506{
5507 struct drm_device *dev = crtc->base.dev;
fac5e23e 5508 struct drm_i915_private *dev_priv = to_i915(dev);
3f8dce3a
DV
5509 int pipe = crtc->pipe;
5510
5511 /* To avoid upsetting the power well on haswell only disable the pfit if
5512 * it's in use. The hw state code will make sure we get this right. */
bfd16b2a 5513 if (force || crtc->config->pch_pfit.enabled) {
3f8dce3a
DV
5514 I915_WRITE(PF_CTL(pipe), 0);
5515 I915_WRITE(PF_WIN_POS(pipe), 0);
5516 I915_WRITE(PF_WIN_SZ(pipe), 0);
5517 }
5518}
5519
4a806558
ML
5520static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5521 struct drm_atomic_state *old_state)
6be4a607 5522{
4a806558 5523 struct drm_crtc *crtc = old_crtc_state->base.crtc;
6be4a607 5524 struct drm_device *dev = crtc->dev;
fac5e23e 5525 struct drm_i915_private *dev_priv = to_i915(dev);
6be4a607
JB
5526 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5527 int pipe = intel_crtc->pipe;
b52eb4dc 5528
b2c0593a
VS
5529 /*
5530 * Sometimes spurious CPU pipe underruns happen when the
5531 * pipe is already disabled, but FDI RX/TX is still enabled.
5532 * Happens at least with VGA+HDMI cloning. Suppress them.
5533 */
5534 if (intel_crtc->config->has_pch_encoder) {
5535 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
37ca8d4c 5536 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
b2c0593a 5537 }
37ca8d4c 5538
fd6bbda9 5539 intel_encoders_disable(crtc, old_crtc_state, old_state);
ea9d758d 5540
f9b61ff6
DV
5541 drm_crtc_vblank_off(crtc);
5542 assert_vblank_disabled(crtc);
5543
575f7ab7 5544 intel_disable_pipe(intel_crtc);
32f9d658 5545
bfd16b2a 5546 ironlake_pfit_disable(intel_crtc, false);
2c07245f 5547
b2c0593a 5548 if (intel_crtc->config->has_pch_encoder)
5a74f70a
VS
5549 ironlake_fdi_disable(crtc);
5550
fd6bbda9 5551 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
2c07245f 5552
6e3c9717 5553 if (intel_crtc->config->has_pch_encoder) {
d925c59a 5554 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 5555
6e266956 5556 if (HAS_PCH_CPT(dev_priv)) {
f0f59a00
VS
5557 i915_reg_t reg;
5558 u32 temp;
5559
d925c59a
DV
5560 /* disable TRANS_DP_CTL */
5561 reg = TRANS_DP_CTL(pipe);
5562 temp = I915_READ(reg);
5563 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5564 TRANS_DP_PORT_SEL_MASK);
5565 temp |= TRANS_DP_PORT_SEL_NONE;
5566 I915_WRITE(reg, temp);
5567
5568 /* disable DPLL_SEL */
5569 temp = I915_READ(PCH_DPLL_SEL);
11887397 5570 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 5571 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 5572 }
e3421a18 5573
d925c59a
DV
5574 ironlake_fdi_pll_disable(intel_crtc);
5575 }
81b088ca 5576
b2c0593a 5577 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
81b088ca 5578 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607 5579}
1b3c7a47 5580
4a806558
ML
5581static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5582 struct drm_atomic_state *old_state)
ee7b9f93 5583{
4a806558 5584 struct drm_crtc *crtc = old_crtc_state->base.crtc;
6315b5d3 5585 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
ee7b9f93 5586 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 5587 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee7b9f93 5588
d2d65408
VS
5589 if (intel_crtc->config->has_pch_encoder)
5590 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5591 false);
5592
fd6bbda9 5593 intel_encoders_disable(crtc, old_crtc_state, old_state);
4f771f10 5594
f9b61ff6
DV
5595 drm_crtc_vblank_off(crtc);
5596 assert_vblank_disabled(crtc);
5597
4d1de975 5598 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
d7edc4e5 5599 if (!transcoder_is_dsi(cpu_transcoder))
4d1de975 5600 intel_disable_pipe(intel_crtc);
4f771f10 5601
0037071d 5602 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
a4bf214f
VS
5603 intel_ddi_set_vc_payload_alloc(crtc, false);
5604
d7edc4e5 5605 if (!transcoder_is_dsi(cpu_transcoder))
7d4aefd0 5606 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 5607
6315b5d3 5608 if (INTEL_GEN(dev_priv) >= 9)
e435d6e5 5609 skylake_scaler_disable(intel_crtc);
ff6d9f55 5610 else
bfd16b2a 5611 ironlake_pfit_disable(intel_crtc, false);
4f771f10 5612
d7edc4e5 5613 if (!transcoder_is_dsi(cpu_transcoder))
7d4aefd0 5614 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 5615
fd6bbda9 5616 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
81b088ca 5617
b7076546 5618 if (old_crtc_state->has_pch_encoder)
81b088ca
VS
5619 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5620 true);
4f771f10
PZ
5621}
5622
2dd24552
JB
5623static void i9xx_pfit_enable(struct intel_crtc *crtc)
5624{
5625 struct drm_device *dev = crtc->base.dev;
fac5e23e 5626 struct drm_i915_private *dev_priv = to_i915(dev);
6e3c9717 5627 struct intel_crtc_state *pipe_config = crtc->config;
2dd24552 5628
681a8504 5629 if (!pipe_config->gmch_pfit.control)
2dd24552
JB
5630 return;
5631
2dd24552 5632 /*
c0b03411
DV
5633 * The panel fitter should only be adjusted whilst the pipe is disabled,
5634 * according to register description and PRM.
2dd24552 5635 */
c0b03411
DV
5636 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5637 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 5638
b074cec8
JB
5639 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5640 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
5641
5642 /* Border color in case we don't scale up to the full screen. Black by
5643 * default, change to something else for debugging. */
5644 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
5645}
5646
d05410f9
DA
5647static enum intel_display_power_domain port_to_power_domain(enum port port)
5648{
5649 switch (port) {
5650 case PORT_A:
6331a704 5651 return POWER_DOMAIN_PORT_DDI_A_LANES;
d05410f9 5652 case PORT_B:
6331a704 5653 return POWER_DOMAIN_PORT_DDI_B_LANES;
d05410f9 5654 case PORT_C:
6331a704 5655 return POWER_DOMAIN_PORT_DDI_C_LANES;
d05410f9 5656 case PORT_D:
6331a704 5657 return POWER_DOMAIN_PORT_DDI_D_LANES;
d8e19f99 5658 case PORT_E:
6331a704 5659 return POWER_DOMAIN_PORT_DDI_E_LANES;
d05410f9 5660 default:
b9fec167 5661 MISSING_CASE(port);
d05410f9
DA
5662 return POWER_DOMAIN_PORT_OTHER;
5663 }
5664}
5665
25f78f58
VS
5666static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5667{
5668 switch (port) {
5669 case PORT_A:
5670 return POWER_DOMAIN_AUX_A;
5671 case PORT_B:
5672 return POWER_DOMAIN_AUX_B;
5673 case PORT_C:
5674 return POWER_DOMAIN_AUX_C;
5675 case PORT_D:
5676 return POWER_DOMAIN_AUX_D;
5677 case PORT_E:
5678 /* FIXME: Check VBT for actual wiring of PORT E */
5679 return POWER_DOMAIN_AUX_D;
5680 default:
b9fec167 5681 MISSING_CASE(port);
25f78f58
VS
5682 return POWER_DOMAIN_AUX_A;
5683 }
5684}
5685
319be8ae
ID
5686enum intel_display_power_domain
5687intel_display_port_power_domain(struct intel_encoder *intel_encoder)
5688{
4f8036a2 5689 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
319be8ae
ID
5690 struct intel_digital_port *intel_dig_port;
5691
5692 switch (intel_encoder->type) {
5693 case INTEL_OUTPUT_UNKNOWN:
5694 /* Only DDI platforms should ever use this output type */
4f8036a2 5695 WARN_ON_ONCE(!HAS_DDI(dev_priv));
cca0502b 5696 case INTEL_OUTPUT_DP:
319be8ae
ID
5697 case INTEL_OUTPUT_HDMI:
5698 case INTEL_OUTPUT_EDP:
5699 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 5700 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
5701 case INTEL_OUTPUT_DP_MST:
5702 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5703 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
5704 case INTEL_OUTPUT_ANALOG:
5705 return POWER_DOMAIN_PORT_CRT;
5706 case INTEL_OUTPUT_DSI:
5707 return POWER_DOMAIN_PORT_DSI;
5708 default:
5709 return POWER_DOMAIN_PORT_OTHER;
5710 }
5711}
5712
25f78f58
VS
5713enum intel_display_power_domain
5714intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5715{
4f8036a2 5716 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
25f78f58
VS
5717 struct intel_digital_port *intel_dig_port;
5718
5719 switch (intel_encoder->type) {
5720 case INTEL_OUTPUT_UNKNOWN:
651174a4
ID
5721 case INTEL_OUTPUT_HDMI:
5722 /*
5723 * Only DDI platforms should ever use these output types.
5724 * We can get here after the HDMI detect code has already set
5725 * the type of the shared encoder. Since we can't be sure
5726 * what's the status of the given connectors, play safe and
5727 * run the DP detection too.
5728 */
4f8036a2 5729 WARN_ON_ONCE(!HAS_DDI(dev_priv));
cca0502b 5730 case INTEL_OUTPUT_DP:
25f78f58
VS
5731 case INTEL_OUTPUT_EDP:
5732 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5733 return port_to_aux_power_domain(intel_dig_port->port);
5734 case INTEL_OUTPUT_DP_MST:
5735 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5736 return port_to_aux_power_domain(intel_dig_port->port);
5737 default:
b9fec167 5738 MISSING_CASE(intel_encoder->type);
25f78f58
VS
5739 return POWER_DOMAIN_AUX_A;
5740 }
5741}
5742
74bff5f9
ML
5743static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5744 struct intel_crtc_state *crtc_state)
77d22dca 5745{
319be8ae 5746 struct drm_device *dev = crtc->dev;
74bff5f9 5747 struct drm_encoder *encoder;
319be8ae
ID
5748 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5749 enum pipe pipe = intel_crtc->pipe;
77d22dca 5750 unsigned long mask;
74bff5f9 5751 enum transcoder transcoder = crtc_state->cpu_transcoder;
77d22dca 5752
74bff5f9 5753 if (!crtc_state->base.active)
292b990e
ML
5754 return 0;
5755
77d22dca
ID
5756 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5757 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
74bff5f9
ML
5758 if (crtc_state->pch_pfit.enabled ||
5759 crtc_state->pch_pfit.force_thru)
77d22dca
ID
5760 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5761
74bff5f9
ML
5762 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5763 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5764
319be8ae 5765 mask |= BIT(intel_display_port_power_domain(intel_encoder));
74bff5f9 5766 }
319be8ae 5767
15e7ec29
ML
5768 if (crtc_state->shared_dpll)
5769 mask |= BIT(POWER_DOMAIN_PLLS);
5770
77d22dca
ID
5771 return mask;
5772}
5773
74bff5f9
ML
5774static unsigned long
5775modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5776 struct intel_crtc_state *crtc_state)
77d22dca 5777{
fac5e23e 5778 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
292b990e
ML
5779 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5780 enum intel_display_power_domain domain;
5a21b665 5781 unsigned long domains, new_domains, old_domains;
77d22dca 5782
292b990e 5783 old_domains = intel_crtc->enabled_power_domains;
74bff5f9
ML
5784 intel_crtc->enabled_power_domains = new_domains =
5785 get_crtc_power_domains(crtc, crtc_state);
77d22dca 5786
5a21b665 5787 domains = new_domains & ~old_domains;
292b990e
ML
5788
5789 for_each_power_domain(domain, domains)
5790 intel_display_power_get(dev_priv, domain);
5791
5a21b665 5792 return old_domains & ~new_domains;
292b990e
ML
5793}
5794
5795static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5796 unsigned long domains)
5797{
5798 enum intel_display_power_domain domain;
5799
5800 for_each_power_domain(domain, domains)
5801 intel_display_power_put(dev_priv, domain);
5802}
77d22dca 5803
adafdc6f
MK
5804static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5805{
5806 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5807
5808 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5809 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5810 return max_cdclk_freq;
5811 else if (IS_CHERRYVIEW(dev_priv))
5812 return max_cdclk_freq*95/100;
5813 else if (INTEL_INFO(dev_priv)->gen < 4)
5814 return 2*max_cdclk_freq*90/100;
5815 else
5816 return max_cdclk_freq*90/100;
5817}
5818
b2045352
VS
5819static int skl_calc_cdclk(int max_pixclk, int vco);
5820
4c75b940 5821static void intel_update_max_cdclk(struct drm_i915_private *dev_priv)
560a7ae4 5822{
0853723b 5823 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
560a7ae4 5824 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
b2045352
VS
5825 int max_cdclk, vco;
5826
5827 vco = dev_priv->skl_preferred_vco_freq;
63911d72 5828 WARN_ON(vco != 8100000 && vco != 8640000);
560a7ae4 5829
b2045352
VS
5830 /*
5831 * Use the lower (vco 8640) cdclk values as a
5832 * first guess. skl_calc_cdclk() will correct it
5833 * if the preferred vco is 8100 instead.
5834 */
560a7ae4 5835 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
487ed2e4 5836 max_cdclk = 617143;
560a7ae4 5837 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
b2045352 5838 max_cdclk = 540000;
560a7ae4 5839 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
b2045352 5840 max_cdclk = 432000;
560a7ae4 5841 else
487ed2e4 5842 max_cdclk = 308571;
b2045352
VS
5843
5844 dev_priv->max_cdclk_freq = skl_calc_cdclk(max_cdclk, vco);
e2d214ae 5845 } else if (IS_BROXTON(dev_priv)) {
281c114f 5846 dev_priv->max_cdclk_freq = 624000;
8652744b 5847 } else if (IS_BROADWELL(dev_priv)) {
560a7ae4
DL
5848 /*
5849 * FIXME with extra cooling we can allow
5850 * 540 MHz for ULX and 675 Mhz for ULT.
5851 * How can we know if extra cooling is
5852 * available? PCI ID, VTB, something else?
5853 */
5854 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5855 dev_priv->max_cdclk_freq = 450000;
50a0bc90 5856 else if (IS_BDW_ULX(dev_priv))
560a7ae4 5857 dev_priv->max_cdclk_freq = 450000;
50a0bc90 5858 else if (IS_BDW_ULT(dev_priv))
560a7ae4
DL
5859 dev_priv->max_cdclk_freq = 540000;
5860 else
5861 dev_priv->max_cdclk_freq = 675000;
920a14b2 5862 } else if (IS_CHERRYVIEW(dev_priv)) {
0904deaf 5863 dev_priv->max_cdclk_freq = 320000;
11a914c2 5864 } else if (IS_VALLEYVIEW(dev_priv)) {
560a7ae4
DL
5865 dev_priv->max_cdclk_freq = 400000;
5866 } else {
5867 /* otherwise assume cdclk is fixed */
5868 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5869 }
5870
adafdc6f
MK
5871 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5872
560a7ae4
DL
5873 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5874 dev_priv->max_cdclk_freq);
adafdc6f
MK
5875
5876 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5877 dev_priv->max_dotclk_freq);
560a7ae4
DL
5878}
5879
4c75b940 5880static void intel_update_cdclk(struct drm_i915_private *dev_priv)
560a7ae4 5881{
1353c4fb 5882 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev_priv);
2f2a121a 5883
83d7c81f 5884 if (INTEL_GEN(dev_priv) >= 9)
709e05c3
VS
5885 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz, VCO: %d kHz, ref: %d kHz\n",
5886 dev_priv->cdclk_freq, dev_priv->cdclk_pll.vco,
5887 dev_priv->cdclk_pll.ref);
2f2a121a
VS
5888 else
5889 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5890 dev_priv->cdclk_freq);
560a7ae4
DL
5891
5892 /*
b5d99ff9
VS
5893 * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
5894 * Programmng [sic] note: bit[9:2] should be programmed to the number
5895 * of cdclk that generates 4MHz reference clock freq which is used to
5896 * generate GMBus clock. This will vary with the cdclk freq.
560a7ae4 5897 */
b5d99ff9 5898 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
560a7ae4 5899 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
560a7ae4
DL
5900}
5901
92891e45
VS
5902/* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5903static int skl_cdclk_decimal(int cdclk)
5904{
5905 return DIV_ROUND_CLOSEST(cdclk - 1000, 500);
5906}
5907
5f199dfa
VS
5908static int bxt_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
5909{
5910 int ratio;
5911
5912 if (cdclk == dev_priv->cdclk_pll.ref)
5913 return 0;
5914
5915 switch (cdclk) {
5916 default:
5917 MISSING_CASE(cdclk);
5918 case 144000:
5919 case 288000:
5920 case 384000:
5921 case 576000:
5922 ratio = 60;
5923 break;
5924 case 624000:
5925 ratio = 65;
5926 break;
5927 }
5928
5929 return dev_priv->cdclk_pll.ref * ratio;
5930}
5931
2b73001e
VS
5932static void bxt_de_pll_disable(struct drm_i915_private *dev_priv)
5933{
5934 I915_WRITE(BXT_DE_PLL_ENABLE, 0);
5935
5936 /* Timeout 200us */
95cac283
CW
5937 if (intel_wait_for_register(dev_priv,
5938 BXT_DE_PLL_ENABLE, BXT_DE_PLL_LOCK, 0,
5939 1))
2b73001e 5940 DRM_ERROR("timeout waiting for DE PLL unlock\n");
83d7c81f
VS
5941
5942 dev_priv->cdclk_pll.vco = 0;
2b73001e
VS
5943}
5944
5f199dfa 5945static void bxt_de_pll_enable(struct drm_i915_private *dev_priv, int vco)
2b73001e 5946{
5f199dfa 5947 int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk_pll.ref);
2b73001e
VS
5948 u32 val;
5949
5950 val = I915_READ(BXT_DE_PLL_CTL);
5951 val &= ~BXT_DE_PLL_RATIO_MASK;
5f199dfa 5952 val |= BXT_DE_PLL_RATIO(ratio);
2b73001e
VS
5953 I915_WRITE(BXT_DE_PLL_CTL, val);
5954
5955 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5956
5957 /* Timeout 200us */
e084e1b9
CW
5958 if (intel_wait_for_register(dev_priv,
5959 BXT_DE_PLL_ENABLE,
5960 BXT_DE_PLL_LOCK,
5961 BXT_DE_PLL_LOCK,
5962 1))
2b73001e 5963 DRM_ERROR("timeout waiting for DE PLL lock\n");
83d7c81f 5964
5f199dfa 5965 dev_priv->cdclk_pll.vco = vco;
2b73001e
VS
5966}
5967
324513c0 5968static void bxt_set_cdclk(struct drm_i915_private *dev_priv, int cdclk)
f8437dd1 5969{
5f199dfa
VS
5970 u32 val, divider;
5971 int vco, ret;
f8437dd1 5972
5f199dfa
VS
5973 vco = bxt_de_pll_vco(dev_priv, cdclk);
5974
5975 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
5976
5977 /* cdclk = vco / 2 / div{1,1.5,2,4} */
5978 switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
5979 case 8:
f8437dd1 5980 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
f8437dd1 5981 break;
5f199dfa 5982 case 4:
f8437dd1 5983 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
f8437dd1 5984 break;
5f199dfa 5985 case 3:
f8437dd1 5986 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
f8437dd1 5987 break;
5f199dfa 5988 case 2:
f8437dd1 5989 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
f8437dd1
VK
5990 break;
5991 default:
5f199dfa
VS
5992 WARN_ON(cdclk != dev_priv->cdclk_pll.ref);
5993 WARN_ON(vco != 0);
f8437dd1 5994
5f199dfa
VS
5995 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5996 break;
f8437dd1
VK
5997 }
5998
f8437dd1 5999 /* Inform power controller of upcoming frequency change */
5f199dfa 6000 mutex_lock(&dev_priv->rps.hw_lock);
f8437dd1
VK
6001 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
6002 0x80000000);
6003 mutex_unlock(&dev_priv->rps.hw_lock);
6004
6005 if (ret) {
6006 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
9ef56154 6007 ret, cdclk);
f8437dd1
VK
6008 return;
6009 }
6010
5f199dfa
VS
6011 if (dev_priv->cdclk_pll.vco != 0 &&
6012 dev_priv->cdclk_pll.vco != vco)
2b73001e 6013 bxt_de_pll_disable(dev_priv);
f8437dd1 6014
5f199dfa
VS
6015 if (dev_priv->cdclk_pll.vco != vco)
6016 bxt_de_pll_enable(dev_priv, vco);
f8437dd1 6017
5f199dfa
VS
6018 val = divider | skl_cdclk_decimal(cdclk);
6019 /*
6020 * FIXME if only the cd2x divider needs changing, it could be done
6021 * without shutting off the pipe (if only one pipe is active).
6022 */
6023 val |= BXT_CDCLK_CD2X_PIPE_NONE;
6024 /*
6025 * Disable SSA Precharge when CD clock frequency < 500 MHz,
6026 * enable otherwise.
6027 */
6028 if (cdclk >= 500000)
6029 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
6030 I915_WRITE(CDCLK_CTL, val);
f8437dd1
VK
6031
6032 mutex_lock(&dev_priv->rps.hw_lock);
6033 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
9ef56154 6034 DIV_ROUND_UP(cdclk, 25000));
f8437dd1
VK
6035 mutex_unlock(&dev_priv->rps.hw_lock);
6036
6037 if (ret) {
6038 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
9ef56154 6039 ret, cdclk);
f8437dd1
VK
6040 return;
6041 }
6042
4c75b940 6043 intel_update_cdclk(dev_priv);
f8437dd1
VK
6044}
6045
d66a2194 6046static void bxt_sanitize_cdclk(struct drm_i915_private *dev_priv)
f8437dd1 6047{
d66a2194
ID
6048 u32 cdctl, expected;
6049
4c75b940 6050 intel_update_cdclk(dev_priv);
f8437dd1 6051
d66a2194
ID
6052 if (dev_priv->cdclk_pll.vco == 0 ||
6053 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
6054 goto sanitize;
6055
6056 /* DPLL okay; verify the cdclock
6057 *
6058 * Some BIOS versions leave an incorrect decimal frequency value and
6059 * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
6060 * so sanitize this register.
6061 */
6062 cdctl = I915_READ(CDCLK_CTL);
6063 /*
6064 * Let's ignore the pipe field, since BIOS could have configured the
6065 * dividers both synching to an active pipe, or asynchronously
6066 * (PIPE_NONE).
6067 */
6068 cdctl &= ~BXT_CDCLK_CD2X_PIPE_NONE;
6069
6070 expected = (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) |
6071 skl_cdclk_decimal(dev_priv->cdclk_freq);
6072 /*
6073 * Disable SSA Precharge when CD clock frequency < 500 MHz,
6074 * enable otherwise.
6075 */
6076 if (dev_priv->cdclk_freq >= 500000)
6077 expected |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
6078
6079 if (cdctl == expected)
6080 /* All well; nothing to sanitize */
6081 return;
6082
6083sanitize:
6084 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
6085
6086 /* force cdclk programming */
6087 dev_priv->cdclk_freq = 0;
6088
6089 /* force full PLL disable + enable */
6090 dev_priv->cdclk_pll.vco = -1;
6091}
6092
324513c0 6093void bxt_init_cdclk(struct drm_i915_private *dev_priv)
d66a2194
ID
6094{
6095 bxt_sanitize_cdclk(dev_priv);
6096
6097 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0)
089c6fd5 6098 return;
c2e001ef 6099
f8437dd1
VK
6100 /*
6101 * FIXME:
6102 * - The initial CDCLK needs to be read from VBT.
6103 * Need to make this change after VBT has changes for BXT.
f8437dd1 6104 */
324513c0 6105 bxt_set_cdclk(dev_priv, bxt_calc_cdclk(0));
f8437dd1
VK
6106}
6107
324513c0 6108void bxt_uninit_cdclk(struct drm_i915_private *dev_priv)
f8437dd1 6109{
324513c0 6110 bxt_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref);
f8437dd1
VK
6111}
6112
a8ca4934
VS
6113static int skl_calc_cdclk(int max_pixclk, int vco)
6114{
63911d72 6115 if (vco == 8640000) {
a8ca4934 6116 if (max_pixclk > 540000)
487ed2e4 6117 return 617143;
a8ca4934
VS
6118 else if (max_pixclk > 432000)
6119 return 540000;
487ed2e4 6120 else if (max_pixclk > 308571)
a8ca4934
VS
6121 return 432000;
6122 else
487ed2e4 6123 return 308571;
a8ca4934 6124 } else {
a8ca4934
VS
6125 if (max_pixclk > 540000)
6126 return 675000;
6127 else if (max_pixclk > 450000)
6128 return 540000;
6129 else if (max_pixclk > 337500)
6130 return 450000;
6131 else
6132 return 337500;
6133 }
6134}
6135
ea61791e
VS
6136static void
6137skl_dpll0_update(struct drm_i915_private *dev_priv)
5d96d8af 6138{
ea61791e 6139 u32 val;
5d96d8af 6140
709e05c3 6141 dev_priv->cdclk_pll.ref = 24000;
1c3f7700 6142 dev_priv->cdclk_pll.vco = 0;
709e05c3 6143
ea61791e 6144 val = I915_READ(LCPLL1_CTL);
1c3f7700 6145 if ((val & LCPLL_PLL_ENABLE) == 0)
ea61791e 6146 return;
5d96d8af 6147
1c3f7700
ID
6148 if (WARN_ON((val & LCPLL_PLL_LOCK) == 0))
6149 return;
9f7eb31a 6150
ea61791e
VS
6151 val = I915_READ(DPLL_CTRL1);
6152
1c3f7700
ID
6153 if (WARN_ON((val & (DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) |
6154 DPLL_CTRL1_SSC(SKL_DPLL0) |
6155 DPLL_CTRL1_OVERRIDE(SKL_DPLL0))) !=
6156 DPLL_CTRL1_OVERRIDE(SKL_DPLL0)))
6157 return;
9f7eb31a 6158
ea61791e
VS
6159 switch (val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) {
6160 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0):
6161 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, SKL_DPLL0):
6162 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, SKL_DPLL0):
6163 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, SKL_DPLL0):
63911d72 6164 dev_priv->cdclk_pll.vco = 8100000;
ea61791e
VS
6165 break;
6166 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0):
6167 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160, SKL_DPLL0):
63911d72 6168 dev_priv->cdclk_pll.vco = 8640000;
ea61791e
VS
6169 break;
6170 default:
6171 MISSING_CASE(val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
ea61791e
VS
6172 break;
6173 }
5d96d8af
DL
6174}
6175
b2045352
VS
6176void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv, int vco)
6177{
6178 bool changed = dev_priv->skl_preferred_vco_freq != vco;
6179
6180 dev_priv->skl_preferred_vco_freq = vco;
6181
6182 if (changed)
4c75b940 6183 intel_update_max_cdclk(dev_priv);
b2045352
VS
6184}
6185
5d96d8af 6186static void
3861fc60 6187skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
5d96d8af 6188{
a8ca4934 6189 int min_cdclk = skl_calc_cdclk(0, vco);
5d96d8af
DL
6190 u32 val;
6191
63911d72 6192 WARN_ON(vco != 8100000 && vco != 8640000);
b2045352 6193
5d96d8af 6194 /* select the minimum CDCLK before enabling DPLL 0 */
9ef56154 6195 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_cdclk);
5d96d8af
DL
6196 I915_WRITE(CDCLK_CTL, val);
6197 POSTING_READ(CDCLK_CTL);
6198
6199 /*
6200 * We always enable DPLL0 with the lowest link rate possible, but still
6201 * taking into account the VCO required to operate the eDP panel at the
6202 * desired frequency. The usual DP link rates operate with a VCO of
6203 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
6204 * The modeset code is responsible for the selection of the exact link
6205 * rate later on, with the constraint of choosing a frequency that
a8ca4934 6206 * works with vco.
5d96d8af
DL
6207 */
6208 val = I915_READ(DPLL_CTRL1);
6209
6210 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
6211 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
6212 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
63911d72 6213 if (vco == 8640000)
5d96d8af
DL
6214 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
6215 SKL_DPLL0);
6216 else
6217 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
6218 SKL_DPLL0);
6219
6220 I915_WRITE(DPLL_CTRL1, val);
6221 POSTING_READ(DPLL_CTRL1);
6222
6223 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
6224
e24ca054
CW
6225 if (intel_wait_for_register(dev_priv,
6226 LCPLL1_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
6227 5))
5d96d8af 6228 DRM_ERROR("DPLL0 not locked\n");
1cd593e0 6229
63911d72 6230 dev_priv->cdclk_pll.vco = vco;
b2045352
VS
6231
6232 /* We'll want to keep using the current vco from now on. */
6233 skl_set_preferred_cdclk_vco(dev_priv, vco);
5d96d8af
DL
6234}
6235
430e05de
VS
6236static void
6237skl_dpll0_disable(struct drm_i915_private *dev_priv)
6238{
6239 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
8ad32a05
CW
6240 if (intel_wait_for_register(dev_priv,
6241 LCPLL1_CTL, LCPLL_PLL_LOCK, 0,
6242 1))
430e05de 6243 DRM_ERROR("Couldn't disable DPLL0\n");
1cd593e0 6244
63911d72 6245 dev_priv->cdclk_pll.vco = 0;
430e05de
VS
6246}
6247
5d96d8af
DL
6248static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
6249{
6250 int ret;
6251 u32 val;
6252
6253 /* inform PCU we want to change CDCLK */
6254 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
6255 mutex_lock(&dev_priv->rps.hw_lock);
6256 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
6257 mutex_unlock(&dev_priv->rps.hw_lock);
6258
6259 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
6260}
6261
6262static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
6263{
848496e5 6264 return _wait_for(skl_cdclk_pcu_ready(dev_priv), 3000, 10) == 0;
5d96d8af
DL
6265}
6266
1cd593e0 6267static void skl_set_cdclk(struct drm_i915_private *dev_priv, int cdclk, int vco)
5d96d8af
DL
6268{
6269 u32 freq_select, pcu_ack;
6270
1cd593e0
VS
6271 WARN_ON((cdclk == 24000) != (vco == 0));
6272
63911d72 6273 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
5d96d8af
DL
6274
6275 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
6276 DRM_ERROR("failed to inform PCU about cdclk change\n");
6277 return;
6278 }
6279
6280 /* set CDCLK_CTL */
9ef56154 6281 switch (cdclk) {
5d96d8af
DL
6282 case 450000:
6283 case 432000:
6284 freq_select = CDCLK_FREQ_450_432;
6285 pcu_ack = 1;
6286 break;
6287 case 540000:
6288 freq_select = CDCLK_FREQ_540;
6289 pcu_ack = 2;
6290 break;
487ed2e4 6291 case 308571:
5d96d8af
DL
6292 case 337500:
6293 default:
6294 freq_select = CDCLK_FREQ_337_308;
6295 pcu_ack = 0;
6296 break;
487ed2e4 6297 case 617143:
5d96d8af
DL
6298 case 675000:
6299 freq_select = CDCLK_FREQ_675_617;
6300 pcu_ack = 3;
6301 break;
6302 }
6303
63911d72
VS
6304 if (dev_priv->cdclk_pll.vco != 0 &&
6305 dev_priv->cdclk_pll.vco != vco)
1cd593e0
VS
6306 skl_dpll0_disable(dev_priv);
6307
63911d72 6308 if (dev_priv->cdclk_pll.vco != vco)
1cd593e0
VS
6309 skl_dpll0_enable(dev_priv, vco);
6310
9ef56154 6311 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(cdclk));
5d96d8af
DL
6312 POSTING_READ(CDCLK_CTL);
6313
6314 /* inform PCU of the change */
6315 mutex_lock(&dev_priv->rps.hw_lock);
6316 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
6317 mutex_unlock(&dev_priv->rps.hw_lock);
560a7ae4 6318
4c75b940 6319 intel_update_cdclk(dev_priv);
5d96d8af
DL
6320}
6321
9f7eb31a
VS
6322static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
6323
5d96d8af
DL
6324void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
6325{
709e05c3 6326 skl_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref, 0);
5d96d8af
DL
6327}
6328
6329void skl_init_cdclk(struct drm_i915_private *dev_priv)
6330{
9f7eb31a
VS
6331 int cdclk, vco;
6332
6333 skl_sanitize_cdclk(dev_priv);
5d96d8af 6334
63911d72 6335 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0) {
9f7eb31a
VS
6336 /*
6337 * Use the current vco as our initial
6338 * guess as to what the preferred vco is.
6339 */
6340 if (dev_priv->skl_preferred_vco_freq == 0)
6341 skl_set_preferred_cdclk_vco(dev_priv,
63911d72 6342 dev_priv->cdclk_pll.vco);
70c2c184 6343 return;
1cd593e0 6344 }
5d96d8af 6345
70c2c184
VS
6346 vco = dev_priv->skl_preferred_vco_freq;
6347 if (vco == 0)
63911d72 6348 vco = 8100000;
70c2c184 6349 cdclk = skl_calc_cdclk(0, vco);
5d96d8af 6350
70c2c184 6351 skl_set_cdclk(dev_priv, cdclk, vco);
5d96d8af
DL
6352}
6353
9f7eb31a 6354static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
c73666f3 6355{
09492498 6356 uint32_t cdctl, expected;
c73666f3 6357
f1b391a5
SK
6358 /*
6359 * check if the pre-os intialized the display
6360 * There is SWF18 scratchpad register defined which is set by the
6361 * pre-os which can be used by the OS drivers to check the status
6362 */
6363 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
6364 goto sanitize;
6365
4c75b940 6366 intel_update_cdclk(dev_priv);
c73666f3 6367 /* Is PLL enabled and locked ? */
1c3f7700
ID
6368 if (dev_priv->cdclk_pll.vco == 0 ||
6369 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
c73666f3
SK
6370 goto sanitize;
6371
6372 /* DPLL okay; verify the cdclock
6373 *
6374 * Noticed in some instances that the freq selection is correct but
6375 * decimal part is programmed wrong from BIOS where pre-os does not
6376 * enable display. Verify the same as well.
6377 */
09492498
VS
6378 cdctl = I915_READ(CDCLK_CTL);
6379 expected = (cdctl & CDCLK_FREQ_SEL_MASK) |
6380 skl_cdclk_decimal(dev_priv->cdclk_freq);
6381 if (cdctl == expected)
c73666f3 6382 /* All well; nothing to sanitize */
9f7eb31a 6383 return;
c89e39f3 6384
9f7eb31a
VS
6385sanitize:
6386 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
c73666f3 6387
9f7eb31a
VS
6388 /* force cdclk programming */
6389 dev_priv->cdclk_freq = 0;
6390 /* force full PLL disable + enable */
63911d72 6391 dev_priv->cdclk_pll.vco = -1;
c73666f3
SK
6392}
6393
30a970c6
JB
6394/* Adjust CDclk dividers to allow high res or save power if possible */
6395static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
6396{
fac5e23e 6397 struct drm_i915_private *dev_priv = to_i915(dev);
30a970c6
JB
6398 u32 val, cmd;
6399
1353c4fb 6400 WARN_ON(dev_priv->display.get_display_clock_speed(dev_priv)
164dfd28 6401 != dev_priv->cdclk_freq);
d60c4473 6402
dfcab17e 6403 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 6404 cmd = 2;
dfcab17e 6405 else if (cdclk == 266667)
30a970c6
JB
6406 cmd = 1;
6407 else
6408 cmd = 0;
6409
6410 mutex_lock(&dev_priv->rps.hw_lock);
6411 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6412 val &= ~DSPFREQGUAR_MASK;
6413 val |= (cmd << DSPFREQGUAR_SHIFT);
6414 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6415 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6416 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
6417 50)) {
6418 DRM_ERROR("timed out waiting for CDclk change\n");
6419 }
6420 mutex_unlock(&dev_priv->rps.hw_lock);
6421
54433e91
VS
6422 mutex_lock(&dev_priv->sb_lock);
6423
dfcab17e 6424 if (cdclk == 400000) {
6bcda4f0 6425 u32 divider;
30a970c6 6426
6bcda4f0 6427 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6 6428
30a970c6
JB
6429 /* adjust cdclk divider */
6430 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
87d5d259 6431 val &= ~CCK_FREQUENCY_VALUES;
30a970c6
JB
6432 val |= divider;
6433 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
6434
6435 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
87d5d259 6436 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
a877e801
VS
6437 50))
6438 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
6439 }
6440
30a970c6
JB
6441 /* adjust self-refresh exit latency value */
6442 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
6443 val &= ~0x7f;
6444
6445 /*
6446 * For high bandwidth configs, we set a higher latency in the bunit
6447 * so that the core display fetch happens in time to avoid underruns.
6448 */
dfcab17e 6449 if (cdclk == 400000)
30a970c6
JB
6450 val |= 4500 / 250; /* 4.5 usec */
6451 else
6452 val |= 3000 / 250; /* 3.0 usec */
6453 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
54433e91 6454
a580516d 6455 mutex_unlock(&dev_priv->sb_lock);
30a970c6 6456
4c75b940 6457 intel_update_cdclk(dev_priv);
30a970c6
JB
6458}
6459
383c5a6a
VS
6460static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
6461{
fac5e23e 6462 struct drm_i915_private *dev_priv = to_i915(dev);
383c5a6a
VS
6463 u32 val, cmd;
6464
1353c4fb 6465 WARN_ON(dev_priv->display.get_display_clock_speed(dev_priv)
164dfd28 6466 != dev_priv->cdclk_freq);
383c5a6a
VS
6467
6468 switch (cdclk) {
383c5a6a
VS
6469 case 333333:
6470 case 320000:
383c5a6a 6471 case 266667:
383c5a6a 6472 case 200000:
383c5a6a
VS
6473 break;
6474 default:
5f77eeb0 6475 MISSING_CASE(cdclk);
383c5a6a
VS
6476 return;
6477 }
6478
9d0d3fda
VS
6479 /*
6480 * Specs are full of misinformation, but testing on actual
6481 * hardware has shown that we just need to write the desired
6482 * CCK divider into the Punit register.
6483 */
6484 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
6485
383c5a6a
VS
6486 mutex_lock(&dev_priv->rps.hw_lock);
6487 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6488 val &= ~DSPFREQGUAR_MASK_CHV;
6489 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
6490 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6491 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6492 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
6493 50)) {
6494 DRM_ERROR("timed out waiting for CDclk change\n");
6495 }
6496 mutex_unlock(&dev_priv->rps.hw_lock);
6497
4c75b940 6498 intel_update_cdclk(dev_priv);
383c5a6a
VS
6499}
6500
30a970c6
JB
6501static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
6502 int max_pixclk)
6503{
6bcda4f0 6504 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
6cca3195 6505 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
29dc7ef3 6506
30a970c6
JB
6507 /*
6508 * Really only a few cases to deal with, as only 4 CDclks are supported:
6509 * 200MHz
6510 * 267MHz
29dc7ef3 6511 * 320/333MHz (depends on HPLL freq)
6cca3195
VS
6512 * 400MHz (VLV only)
6513 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6514 * of the lower bin and adjust if needed.
e37c67a1
VS
6515 *
6516 * We seem to get an unstable or solid color picture at 200MHz.
6517 * Not sure what's wrong. For now use 200MHz only when all pipes
6518 * are off.
30a970c6 6519 */
6cca3195
VS
6520 if (!IS_CHERRYVIEW(dev_priv) &&
6521 max_pixclk > freq_320*limit/100)
dfcab17e 6522 return 400000;
6cca3195 6523 else if (max_pixclk > 266667*limit/100)
29dc7ef3 6524 return freq_320;
e37c67a1 6525 else if (max_pixclk > 0)
dfcab17e 6526 return 266667;
e37c67a1
VS
6527 else
6528 return 200000;
30a970c6
JB
6529}
6530
324513c0 6531static int bxt_calc_cdclk(int max_pixclk)
f8437dd1 6532{
760e1477 6533 if (max_pixclk > 576000)
f8437dd1 6534 return 624000;
760e1477 6535 else if (max_pixclk > 384000)
f8437dd1 6536 return 576000;
760e1477 6537 else if (max_pixclk > 288000)
f8437dd1 6538 return 384000;
760e1477 6539 else if (max_pixclk > 144000)
f8437dd1
VK
6540 return 288000;
6541 else
6542 return 144000;
6543}
6544
e8788cbc 6545/* Compute the max pixel clock for new configuration. */
a821fc46
ACO
6546static int intel_mode_max_pixclk(struct drm_device *dev,
6547 struct drm_atomic_state *state)
30a970c6 6548{
565602d7 6549 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fac5e23e 6550 struct drm_i915_private *dev_priv = to_i915(dev);
565602d7
ML
6551 struct drm_crtc *crtc;
6552 struct drm_crtc_state *crtc_state;
6553 unsigned max_pixclk = 0, i;
6554 enum pipe pipe;
30a970c6 6555
565602d7
ML
6556 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6557 sizeof(intel_state->min_pixclk));
304603f4 6558
565602d7
ML
6559 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6560 int pixclk = 0;
6561
6562 if (crtc_state->enable)
6563 pixclk = crtc_state->adjusted_mode.crtc_clock;
304603f4 6564
565602d7 6565 intel_state->min_pixclk[i] = pixclk;
30a970c6
JB
6566 }
6567
565602d7
ML
6568 for_each_pipe(dev_priv, pipe)
6569 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6570
30a970c6
JB
6571 return max_pixclk;
6572}
6573
27c329ed 6574static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
30a970c6 6575{
27c329ed 6576 struct drm_device *dev = state->dev;
fac5e23e 6577 struct drm_i915_private *dev_priv = to_i915(dev);
27c329ed 6578 int max_pixclk = intel_mode_max_pixclk(dev, state);
1a617b77
ML
6579 struct intel_atomic_state *intel_state =
6580 to_intel_atomic_state(state);
30a970c6 6581
1a617b77 6582 intel_state->cdclk = intel_state->dev_cdclk =
27c329ed 6583 valleyview_calc_cdclk(dev_priv, max_pixclk);
0a9ab303 6584
1a617b77
ML
6585 if (!intel_state->active_crtcs)
6586 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6587
27c329ed
ML
6588 return 0;
6589}
304603f4 6590
324513c0 6591static int bxt_modeset_calc_cdclk(struct drm_atomic_state *state)
27c329ed 6592{
4e5ca60f 6593 int max_pixclk = ilk_max_pixel_rate(state);
1a617b77
ML
6594 struct intel_atomic_state *intel_state =
6595 to_intel_atomic_state(state);
85a96e7a 6596
1a617b77 6597 intel_state->cdclk = intel_state->dev_cdclk =
324513c0 6598 bxt_calc_cdclk(max_pixclk);
85a96e7a 6599
1a617b77 6600 if (!intel_state->active_crtcs)
324513c0 6601 intel_state->dev_cdclk = bxt_calc_cdclk(0);
1a617b77 6602
27c329ed 6603 return 0;
30a970c6
JB
6604}
6605
1e69cd74
VS
6606static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6607{
6608 unsigned int credits, default_credits;
6609
6610 if (IS_CHERRYVIEW(dev_priv))
6611 default_credits = PFI_CREDIT(12);
6612 else
6613 default_credits = PFI_CREDIT(8);
6614
bfa7df01 6615 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
1e69cd74
VS
6616 /* CHV suggested value is 31 or 63 */
6617 if (IS_CHERRYVIEW(dev_priv))
fcc0008f 6618 credits = PFI_CREDIT_63;
1e69cd74
VS
6619 else
6620 credits = PFI_CREDIT(15);
6621 } else {
6622 credits = default_credits;
6623 }
6624
6625 /*
6626 * WA - write default credits before re-programming
6627 * FIXME: should we also set the resend bit here?
6628 */
6629 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6630 default_credits);
6631
6632 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6633 credits | PFI_CREDIT_RESEND);
6634
6635 /*
6636 * FIXME is this guaranteed to clear
6637 * immediately or should we poll for it?
6638 */
6639 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6640}
6641
27c329ed 6642static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
30a970c6 6643{
a821fc46 6644 struct drm_device *dev = old_state->dev;
fac5e23e 6645 struct drm_i915_private *dev_priv = to_i915(dev);
1a617b77
ML
6646 struct intel_atomic_state *old_intel_state =
6647 to_intel_atomic_state(old_state);
6648 unsigned req_cdclk = old_intel_state->dev_cdclk;
30a970c6 6649
27c329ed
ML
6650 /*
6651 * FIXME: We can end up here with all power domains off, yet
6652 * with a CDCLK frequency other than the minimum. To account
6653 * for this take the PIPE-A power domain, which covers the HW
6654 * blocks needed for the following programming. This can be
6655 * removed once it's guaranteed that we get here either with
6656 * the minimum CDCLK set, or the required power domains
6657 * enabled.
6658 */
6659 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
738c05c0 6660
920a14b2 6661 if (IS_CHERRYVIEW(dev_priv))
27c329ed
ML
6662 cherryview_set_cdclk(dev, req_cdclk);
6663 else
6664 valleyview_set_cdclk(dev, req_cdclk);
738c05c0 6665
27c329ed 6666 vlv_program_pfi_credits(dev_priv);
1e69cd74 6667
27c329ed 6668 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
30a970c6
JB
6669}
6670
4a806558
ML
6671static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
6672 struct drm_atomic_state *old_state)
89b667f8 6673{
4a806558 6674 struct drm_crtc *crtc = pipe_config->base.crtc;
89b667f8 6675 struct drm_device *dev = crtc->dev;
a72e4c9f 6676 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8 6677 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
89b667f8 6678 int pipe = intel_crtc->pipe;
89b667f8 6679
53d9f4e9 6680 if (WARN_ON(intel_crtc->active))
89b667f8
JB
6681 return;
6682
37a5650b 6683 if (intel_crtc_has_dp_encoder(intel_crtc->config))
fe3cd48d 6684 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6685
6686 intel_set_pipe_timings(intel_crtc);
bc58be60 6687 intel_set_pipe_src_size(intel_crtc);
5b18e57c 6688
920a14b2 6689 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
fac5e23e 6690 struct drm_i915_private *dev_priv = to_i915(dev);
c14b0485
VS
6691
6692 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6693 I915_WRITE(CHV_CANVAS(pipe), 0);
6694 }
6695
5b18e57c
DV
6696 i9xx_set_pipeconf(intel_crtc);
6697
89b667f8 6698 intel_crtc->active = true;
89b667f8 6699
a72e4c9f 6700 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6701
fd6bbda9 6702 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
89b667f8 6703
920a14b2 6704 if (IS_CHERRYVIEW(dev_priv)) {
cd2d34d9
VS
6705 chv_prepare_pll(intel_crtc, intel_crtc->config);
6706 chv_enable_pll(intel_crtc, intel_crtc->config);
6707 } else {
6708 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6709 vlv_enable_pll(intel_crtc, intel_crtc->config);
9d556c99 6710 }
89b667f8 6711
fd6bbda9 6712 intel_encoders_pre_enable(crtc, pipe_config, old_state);
89b667f8 6713
2dd24552
JB
6714 i9xx_pfit_enable(intel_crtc);
6715
b95c5321 6716 intel_color_load_luts(&pipe_config->base);
63cbb074 6717
432081bc 6718 intel_update_watermarks(intel_crtc);
e1fdc473 6719 intel_enable_pipe(intel_crtc);
be6a6f8e 6720
4b3a9526
VS
6721 assert_vblank_disabled(crtc);
6722 drm_crtc_vblank_on(crtc);
6723
fd6bbda9 6724 intel_encoders_enable(crtc, pipe_config, old_state);
89b667f8
JB
6725}
6726
f13c2ef3
DV
6727static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6728{
6729 struct drm_device *dev = crtc->base.dev;
fac5e23e 6730 struct drm_i915_private *dev_priv = to_i915(dev);
f13c2ef3 6731
6e3c9717
ACO
6732 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6733 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
f13c2ef3
DV
6734}
6735
4a806558
ML
6736static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
6737 struct drm_atomic_state *old_state)
79e53945 6738{
4a806558 6739 struct drm_crtc *crtc = pipe_config->base.crtc;
79e53945 6740 struct drm_device *dev = crtc->dev;
a72e4c9f 6741 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 6742 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cd2d34d9 6743 enum pipe pipe = intel_crtc->pipe;
79e53945 6744
53d9f4e9 6745 if (WARN_ON(intel_crtc->active))
f7abfe8b
CW
6746 return;
6747
f13c2ef3
DV
6748 i9xx_set_pll_dividers(intel_crtc);
6749
37a5650b 6750 if (intel_crtc_has_dp_encoder(intel_crtc->config))
fe3cd48d 6751 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6752
6753 intel_set_pipe_timings(intel_crtc);
bc58be60 6754 intel_set_pipe_src_size(intel_crtc);
5b18e57c 6755
5b18e57c
DV
6756 i9xx_set_pipeconf(intel_crtc);
6757
f7abfe8b 6758 intel_crtc->active = true;
6b383a7f 6759
5db94019 6760 if (!IS_GEN2(dev_priv))
a72e4c9f 6761 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6762
fd6bbda9 6763 intel_encoders_pre_enable(crtc, pipe_config, old_state);
9d6d9f19 6764
f6736a1a
DV
6765 i9xx_enable_pll(intel_crtc);
6766
2dd24552
JB
6767 i9xx_pfit_enable(intel_crtc);
6768
b95c5321 6769 intel_color_load_luts(&pipe_config->base);
63cbb074 6770
432081bc 6771 intel_update_watermarks(intel_crtc);
e1fdc473 6772 intel_enable_pipe(intel_crtc);
be6a6f8e 6773
4b3a9526
VS
6774 assert_vblank_disabled(crtc);
6775 drm_crtc_vblank_on(crtc);
6776
fd6bbda9 6777 intel_encoders_enable(crtc, pipe_config, old_state);
0b8765c6 6778}
79e53945 6779
87476d63
DV
6780static void i9xx_pfit_disable(struct intel_crtc *crtc)
6781{
6782 struct drm_device *dev = crtc->base.dev;
fac5e23e 6783 struct drm_i915_private *dev_priv = to_i915(dev);
87476d63 6784
6e3c9717 6785 if (!crtc->config->gmch_pfit.control)
328d8e82 6786 return;
87476d63 6787
328d8e82 6788 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 6789
328d8e82
DV
6790 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6791 I915_READ(PFIT_CONTROL));
6792 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
6793}
6794
4a806558
ML
6795static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
6796 struct drm_atomic_state *old_state)
0b8765c6 6797{
4a806558 6798 struct drm_crtc *crtc = old_crtc_state->base.crtc;
0b8765c6 6799 struct drm_device *dev = crtc->dev;
fac5e23e 6800 struct drm_i915_private *dev_priv = to_i915(dev);
0b8765c6
JB
6801 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6802 int pipe = intel_crtc->pipe;
ef9c3aee 6803
6304cd91
VS
6804 /*
6805 * On gen2 planes are double buffered but the pipe isn't, so we must
6806 * wait for planes to fully turn off before disabling the pipe.
6807 */
5db94019 6808 if (IS_GEN2(dev_priv))
0f0f74bc 6809 intel_wait_for_vblank(dev_priv, pipe);
6304cd91 6810
fd6bbda9 6811 intel_encoders_disable(crtc, old_crtc_state, old_state);
4b3a9526 6812
f9b61ff6
DV
6813 drm_crtc_vblank_off(crtc);
6814 assert_vblank_disabled(crtc);
6815
575f7ab7 6816 intel_disable_pipe(intel_crtc);
24a1f16d 6817
87476d63 6818 i9xx_pfit_disable(intel_crtc);
24a1f16d 6819
fd6bbda9 6820 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
89b667f8 6821
d7edc4e5 6822 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
920a14b2 6823 if (IS_CHERRYVIEW(dev_priv))
076ed3b2 6824 chv_disable_pll(dev_priv, pipe);
11a914c2 6825 else if (IS_VALLEYVIEW(dev_priv))
076ed3b2
CML
6826 vlv_disable_pll(dev_priv, pipe);
6827 else
1c4e0274 6828 i9xx_disable_pll(intel_crtc);
076ed3b2 6829 }
0b8765c6 6830
fd6bbda9 6831 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
d6db995f 6832
5db94019 6833 if (!IS_GEN2(dev_priv))
a72e4c9f 6834 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
0b8765c6
JB
6835}
6836
b17d48e2
ML
6837static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
6838{
842e0307 6839 struct intel_encoder *encoder;
b17d48e2
ML
6840 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6841 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6842 enum intel_display_power_domain domain;
6843 unsigned long domains;
4a806558
ML
6844 struct drm_atomic_state *state;
6845 struct intel_crtc_state *crtc_state;
6846 int ret;
b17d48e2
ML
6847
6848 if (!intel_crtc->active)
6849 return;
6850
936e71e3 6851 if (to_intel_plane_state(crtc->primary->state)->base.visible) {
5a21b665 6852 WARN_ON(intel_crtc->flip_work);
fc32b1fd 6853
2622a081 6854 intel_pre_disable_primary_noatomic(crtc);
54a41961
ML
6855
6856 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
936e71e3 6857 to_intel_plane_state(crtc->primary->state)->base.visible = false;
a539205a
ML
6858 }
6859
4a806558
ML
6860 state = drm_atomic_state_alloc(crtc->dev);
6861 state->acquire_ctx = crtc->dev->mode_config.acquire_ctx;
6862
6863 /* Everything's already locked, -EDEADLK can't happen. */
6864 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
6865 ret = drm_atomic_add_affected_connectors(state, crtc);
6866
6867 WARN_ON(IS_ERR(crtc_state) || ret);
6868
6869 dev_priv->display.crtc_disable(crtc_state, state);
6870
0853695c 6871 drm_atomic_state_put(state);
842e0307 6872
78108b7c
VS
6873 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
6874 crtc->base.id, crtc->name);
842e0307
ML
6875
6876 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6877 crtc->state->active = false;
37d9078b 6878 intel_crtc->active = false;
842e0307
ML
6879 crtc->enabled = false;
6880 crtc->state->connector_mask = 0;
6881 crtc->state->encoder_mask = 0;
6882
6883 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6884 encoder->base.crtc = NULL;
6885
58f9c0bc 6886 intel_fbc_disable(intel_crtc);
432081bc 6887 intel_update_watermarks(intel_crtc);
1f7457b1 6888 intel_disable_shared_dpll(intel_crtc);
b17d48e2
ML
6889
6890 domains = intel_crtc->enabled_power_domains;
6891 for_each_power_domain(domain, domains)
6892 intel_display_power_put(dev_priv, domain);
6893 intel_crtc->enabled_power_domains = 0;
565602d7
ML
6894
6895 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6896 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
b17d48e2
ML
6897}
6898
6b72d486
ML
6899/*
6900 * turn all crtc's off, but do not adjust state
6901 * This has to be paired with a call to intel_modeset_setup_hw_state.
6902 */
70e0bd74 6903int intel_display_suspend(struct drm_device *dev)
ee7b9f93 6904{
e2c8b870 6905 struct drm_i915_private *dev_priv = to_i915(dev);
70e0bd74 6906 struct drm_atomic_state *state;
e2c8b870 6907 int ret;
70e0bd74 6908
e2c8b870
ML
6909 state = drm_atomic_helper_suspend(dev);
6910 ret = PTR_ERR_OR_ZERO(state);
70e0bd74
ML
6911 if (ret)
6912 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
e2c8b870
ML
6913 else
6914 dev_priv->modeset_restore_state = state;
70e0bd74 6915 return ret;
ee7b9f93
JB
6916}
6917
ea5b213a 6918void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 6919{
4ef69c7a 6920 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 6921
ea5b213a
CW
6922 drm_encoder_cleanup(encoder);
6923 kfree(intel_encoder);
7e7d76c3
JB
6924}
6925
0a91ca29
DV
6926/* Cross check the actual hw state with our own modeset state tracking (and it's
6927 * internal consistency). */
5a21b665 6928static void intel_connector_verify_state(struct intel_connector *connector)
79e53945 6929{
5a21b665 6930 struct drm_crtc *crtc = connector->base.state->crtc;
35dd3c64
ML
6931
6932 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6933 connector->base.base.id,
6934 connector->base.name);
6935
0a91ca29 6936 if (connector->get_hw_state(connector)) {
e85376cb 6937 struct intel_encoder *encoder = connector->encoder;
5a21b665 6938 struct drm_connector_state *conn_state = connector->base.state;
0a91ca29 6939
35dd3c64
ML
6940 I915_STATE_WARN(!crtc,
6941 "connector enabled without attached crtc\n");
0a91ca29 6942
35dd3c64
ML
6943 if (!crtc)
6944 return;
6945
6946 I915_STATE_WARN(!crtc->state->active,
6947 "connector is active, but attached crtc isn't\n");
6948
e85376cb 6949 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
35dd3c64
ML
6950 return;
6951
e85376cb 6952 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
35dd3c64
ML
6953 "atomic encoder doesn't match attached encoder\n");
6954
e85376cb 6955 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
35dd3c64
ML
6956 "attached encoder crtc differs from connector crtc\n");
6957 } else {
4d688a2a
ML
6958 I915_STATE_WARN(crtc && crtc->state->active,
6959 "attached crtc is active, but connector isn't\n");
5a21b665 6960 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
35dd3c64 6961 "best encoder set without crtc!\n");
0a91ca29 6962 }
79e53945
JB
6963}
6964
08d9bc92
ACO
6965int intel_connector_init(struct intel_connector *connector)
6966{
5350a031 6967 drm_atomic_helper_connector_reset(&connector->base);
08d9bc92 6968
5350a031 6969 if (!connector->base.state)
08d9bc92
ACO
6970 return -ENOMEM;
6971
08d9bc92
ACO
6972 return 0;
6973}
6974
6975struct intel_connector *intel_connector_alloc(void)
6976{
6977 struct intel_connector *connector;
6978
6979 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6980 if (!connector)
6981 return NULL;
6982
6983 if (intel_connector_init(connector) < 0) {
6984 kfree(connector);
6985 return NULL;
6986 }
6987
6988 return connector;
6989}
6990
f0947c37
DV
6991/* Simple connector->get_hw_state implementation for encoders that support only
6992 * one connector and no cloning and hence the encoder state determines the state
6993 * of the connector. */
6994bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 6995{
24929352 6996 enum pipe pipe = 0;
f0947c37 6997 struct intel_encoder *encoder = connector->encoder;
ea5b213a 6998
f0947c37 6999 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
7000}
7001
6d293983 7002static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
d272ddfa 7003{
6d293983
ACO
7004 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
7005 return crtc_state->fdi_lanes;
d272ddfa
VS
7006
7007 return 0;
7008}
7009
6d293983 7010static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5cec258b 7011 struct intel_crtc_state *pipe_config)
1857e1da 7012{
8652744b 7013 struct drm_i915_private *dev_priv = to_i915(dev);
6d293983
ACO
7014 struct drm_atomic_state *state = pipe_config->base.state;
7015 struct intel_crtc *other_crtc;
7016 struct intel_crtc_state *other_crtc_state;
7017
1857e1da
DV
7018 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
7019 pipe_name(pipe), pipe_config->fdi_lanes);
7020 if (pipe_config->fdi_lanes > 4) {
7021 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
7022 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 7023 return -EINVAL;
1857e1da
DV
7024 }
7025
8652744b 7026 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
1857e1da
DV
7027 if (pipe_config->fdi_lanes > 2) {
7028 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
7029 pipe_config->fdi_lanes);
6d293983 7030 return -EINVAL;
1857e1da 7031 } else {
6d293983 7032 return 0;
1857e1da
DV
7033 }
7034 }
7035
b7f05d4a 7036 if (INTEL_INFO(dev_priv)->num_pipes == 2)
6d293983 7037 return 0;
1857e1da
DV
7038
7039 /* Ivybridge 3 pipe is really complicated */
7040 switch (pipe) {
7041 case PIPE_A:
6d293983 7042 return 0;
1857e1da 7043 case PIPE_B:
6d293983
ACO
7044 if (pipe_config->fdi_lanes <= 2)
7045 return 0;
7046
b91eb5cc 7047 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
6d293983
ACO
7048 other_crtc_state =
7049 intel_atomic_get_crtc_state(state, other_crtc);
7050 if (IS_ERR(other_crtc_state))
7051 return PTR_ERR(other_crtc_state);
7052
7053 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
1857e1da
DV
7054 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
7055 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 7056 return -EINVAL;
1857e1da 7057 }
6d293983 7058 return 0;
1857e1da 7059 case PIPE_C:
251cc67c
VS
7060 if (pipe_config->fdi_lanes > 2) {
7061 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
7062 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 7063 return -EINVAL;
251cc67c 7064 }
6d293983 7065
b91eb5cc 7066 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
6d293983
ACO
7067 other_crtc_state =
7068 intel_atomic_get_crtc_state(state, other_crtc);
7069 if (IS_ERR(other_crtc_state))
7070 return PTR_ERR(other_crtc_state);
7071
7072 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
1857e1da 7073 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
6d293983 7074 return -EINVAL;
1857e1da 7075 }
6d293983 7076 return 0;
1857e1da
DV
7077 default:
7078 BUG();
7079 }
7080}
7081
e29c22c0
DV
7082#define RETRY 1
7083static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5cec258b 7084 struct intel_crtc_state *pipe_config)
877d48d5 7085{
1857e1da 7086 struct drm_device *dev = intel_crtc->base.dev;
7c5f93b0 7087 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6d293983
ACO
7088 int lane, link_bw, fdi_dotclock, ret;
7089 bool needs_recompute = false;
877d48d5 7090
e29c22c0 7091retry:
877d48d5
DV
7092 /* FDI is a binary signal running at ~2.7GHz, encoding
7093 * each output octet as 10 bits. The actual frequency
7094 * is stored as a divider into a 100MHz clock, and the
7095 * mode pixel clock is stored in units of 1KHz.
7096 * Hence the bw of each lane in terms of the mode signal
7097 * is:
7098 */
21a727b3 7099 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
877d48d5 7100
241bfc38 7101 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 7102
2bd89a07 7103 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
7104 pipe_config->pipe_bpp);
7105
7106 pipe_config->fdi_lanes = lane;
7107
2bd89a07 7108 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 7109 link_bw, &pipe_config->fdi_m_n);
1857e1da 7110
e3b247da 7111 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
6d293983 7112 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
e29c22c0
DV
7113 pipe_config->pipe_bpp -= 2*3;
7114 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
7115 pipe_config->pipe_bpp);
7116 needs_recompute = true;
7117 pipe_config->bw_constrained = true;
7118
7119 goto retry;
7120 }
7121
7122 if (needs_recompute)
7123 return RETRY;
7124
6d293983 7125 return ret;
877d48d5
DV
7126}
7127
8cfb3407
VS
7128static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
7129 struct intel_crtc_state *pipe_config)
7130{
7131 if (pipe_config->pipe_bpp > 24)
7132 return false;
7133
7134 /* HSW can handle pixel rate up to cdclk? */
2d1fe073 7135 if (IS_HASWELL(dev_priv))
8cfb3407
VS
7136 return true;
7137
7138 /*
b432e5cf
VS
7139 * We compare against max which means we must take
7140 * the increased cdclk requirement into account when
7141 * calculating the new cdclk.
7142 *
7143 * Should measure whether using a lower cdclk w/o IPS
8cfb3407
VS
7144 */
7145 return ilk_pipe_pixel_rate(pipe_config) <=
7146 dev_priv->max_cdclk_freq * 95 / 100;
7147}
7148
42db64ef 7149static void hsw_compute_ips_config(struct intel_crtc *crtc,
5cec258b 7150 struct intel_crtc_state *pipe_config)
42db64ef 7151{
8cfb3407 7152 struct drm_device *dev = crtc->base.dev;
fac5e23e 7153 struct drm_i915_private *dev_priv = to_i915(dev);
8cfb3407 7154
d330a953 7155 pipe_config->ips_enabled = i915.enable_ips &&
8cfb3407
VS
7156 hsw_crtc_supports_ips(crtc) &&
7157 pipe_config_supports_ips(dev_priv, pipe_config);
42db64ef
PZ
7158}
7159
39acb4aa
VS
7160static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
7161{
7162 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
7163
7164 /* GDG double wide on either pipe, otherwise pipe A only */
7165 return INTEL_INFO(dev_priv)->gen < 4 &&
7166 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
7167}
7168
a43f6e0f 7169static int intel_crtc_compute_config(struct intel_crtc *crtc,
5cec258b 7170 struct intel_crtc_state *pipe_config)
79e53945 7171{
a43f6e0f 7172 struct drm_device *dev = crtc->base.dev;
fac5e23e 7173 struct drm_i915_private *dev_priv = to_i915(dev);
7c5f93b0 7174 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
f3261156 7175 int clock_limit = dev_priv->max_dotclk_freq;
89749350 7176
6315b5d3 7177 if (INTEL_GEN(dev_priv) < 4) {
f3261156 7178 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
cf532bb2
VS
7179
7180 /*
39acb4aa 7181 * Enable double wide mode when the dot clock
cf532bb2 7182 * is > 90% of the (display) core speed.
cf532bb2 7183 */
39acb4aa
VS
7184 if (intel_crtc_supports_double_wide(crtc) &&
7185 adjusted_mode->crtc_clock > clock_limit) {
f3261156 7186 clock_limit = dev_priv->max_dotclk_freq;
cf532bb2 7187 pipe_config->double_wide = true;
ad3a4479 7188 }
f3261156 7189 }
ad3a4479 7190
f3261156
VS
7191 if (adjusted_mode->crtc_clock > clock_limit) {
7192 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
7193 adjusted_mode->crtc_clock, clock_limit,
7194 yesno(pipe_config->double_wide));
7195 return -EINVAL;
2c07245f 7196 }
89749350 7197
1d1d0e27
VS
7198 /*
7199 * Pipe horizontal size must be even in:
7200 * - DVO ganged mode
7201 * - LVDS dual channel mode
7202 * - Double wide pipe
7203 */
2d84d2b3 7204 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
7205 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
7206 pipe_config->pipe_src_w &= ~1;
7207
8693a824
DL
7208 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
7209 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42 7210 */
9beb5fea 7211 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
aad941d5 7212 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
e29c22c0 7213 return -EINVAL;
44f46b42 7214
50a0bc90 7215 if (HAS_IPS(dev_priv))
a43f6e0f
DV
7216 hsw_compute_ips_config(crtc, pipe_config);
7217
877d48d5 7218 if (pipe_config->has_pch_encoder)
a43f6e0f 7219 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 7220
cf5a15be 7221 return 0;
79e53945
JB
7222}
7223
1353c4fb 7224static int skylake_get_display_clock_speed(struct drm_i915_private *dev_priv)
1652d19e 7225{
1353c4fb 7226 u32 cdctl;
1652d19e 7227
ea61791e 7228 skl_dpll0_update(dev_priv);
1652d19e 7229
63911d72 7230 if (dev_priv->cdclk_pll.vco == 0)
709e05c3 7231 return dev_priv->cdclk_pll.ref;
1652d19e 7232
ea61791e 7233 cdctl = I915_READ(CDCLK_CTL);
1652d19e 7234
63911d72 7235 if (dev_priv->cdclk_pll.vco == 8640000) {
1652d19e
VS
7236 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
7237 case CDCLK_FREQ_450_432:
7238 return 432000;
7239 case CDCLK_FREQ_337_308:
487ed2e4 7240 return 308571;
ea61791e
VS
7241 case CDCLK_FREQ_540:
7242 return 540000;
1652d19e 7243 case CDCLK_FREQ_675_617:
487ed2e4 7244 return 617143;
1652d19e 7245 default:
ea61791e 7246 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
1652d19e
VS
7247 }
7248 } else {
1652d19e
VS
7249 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
7250 case CDCLK_FREQ_450_432:
7251 return 450000;
7252 case CDCLK_FREQ_337_308:
7253 return 337500;
ea61791e
VS
7254 case CDCLK_FREQ_540:
7255 return 540000;
1652d19e
VS
7256 case CDCLK_FREQ_675_617:
7257 return 675000;
7258 default:
ea61791e 7259 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
1652d19e
VS
7260 }
7261 }
7262
709e05c3 7263 return dev_priv->cdclk_pll.ref;
1652d19e
VS
7264}
7265
83d7c81f
VS
7266static void bxt_de_pll_update(struct drm_i915_private *dev_priv)
7267{
7268 u32 val;
7269
7270 dev_priv->cdclk_pll.ref = 19200;
1c3f7700 7271 dev_priv->cdclk_pll.vco = 0;
83d7c81f
VS
7272
7273 val = I915_READ(BXT_DE_PLL_ENABLE);
1c3f7700 7274 if ((val & BXT_DE_PLL_PLL_ENABLE) == 0)
83d7c81f 7275 return;
83d7c81f 7276
1c3f7700
ID
7277 if (WARN_ON((val & BXT_DE_PLL_LOCK) == 0))
7278 return;
83d7c81f
VS
7279
7280 val = I915_READ(BXT_DE_PLL_CTL);
7281 dev_priv->cdclk_pll.vco = (val & BXT_DE_PLL_RATIO_MASK) *
7282 dev_priv->cdclk_pll.ref;
7283}
7284
1353c4fb 7285static int broxton_get_display_clock_speed(struct drm_i915_private *dev_priv)
acd3f3d3 7286{
f5986242
VS
7287 u32 divider;
7288 int div, vco;
acd3f3d3 7289
83d7c81f
VS
7290 bxt_de_pll_update(dev_priv);
7291
f5986242
VS
7292 vco = dev_priv->cdclk_pll.vco;
7293 if (vco == 0)
7294 return dev_priv->cdclk_pll.ref;
acd3f3d3 7295
f5986242 7296 divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
acd3f3d3 7297
f5986242 7298 switch (divider) {
acd3f3d3 7299 case BXT_CDCLK_CD2X_DIV_SEL_1:
f5986242
VS
7300 div = 2;
7301 break;
acd3f3d3 7302 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
f5986242
VS
7303 div = 3;
7304 break;
acd3f3d3 7305 case BXT_CDCLK_CD2X_DIV_SEL_2:
f5986242
VS
7306 div = 4;
7307 break;
acd3f3d3 7308 case BXT_CDCLK_CD2X_DIV_SEL_4:
f5986242
VS
7309 div = 8;
7310 break;
7311 default:
7312 MISSING_CASE(divider);
7313 return dev_priv->cdclk_pll.ref;
acd3f3d3
BP
7314 }
7315
f5986242 7316 return DIV_ROUND_CLOSEST(vco, div);
acd3f3d3
BP
7317}
7318
1353c4fb 7319static int broadwell_get_display_clock_speed(struct drm_i915_private *dev_priv)
1652d19e 7320{
1652d19e
VS
7321 uint32_t lcpll = I915_READ(LCPLL_CTL);
7322 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
7323
7324 if (lcpll & LCPLL_CD_SOURCE_FCLK)
7325 return 800000;
7326 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
7327 return 450000;
7328 else if (freq == LCPLL_CLK_FREQ_450)
7329 return 450000;
7330 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
7331 return 540000;
7332 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
7333 return 337500;
7334 else
7335 return 675000;
7336}
7337
1353c4fb 7338static int haswell_get_display_clock_speed(struct drm_i915_private *dev_priv)
1652d19e 7339{
1652d19e
VS
7340 uint32_t lcpll = I915_READ(LCPLL_CTL);
7341 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
7342
7343 if (lcpll & LCPLL_CD_SOURCE_FCLK)
7344 return 800000;
7345 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
7346 return 450000;
7347 else if (freq == LCPLL_CLK_FREQ_450)
7348 return 450000;
50a0bc90 7349 else if (IS_HSW_ULT(dev_priv))
1652d19e
VS
7350 return 337500;
7351 else
7352 return 540000;
79e53945
JB
7353}
7354
1353c4fb 7355static int valleyview_get_display_clock_speed(struct drm_i915_private *dev_priv)
25eb05fc 7356{
1353c4fb 7357 return vlv_get_cck_clock_hpll(dev_priv, "cdclk",
bfa7df01 7358 CCK_DISPLAY_CLOCK_CONTROL);
25eb05fc
JB
7359}
7360
1353c4fb 7361static int ilk_get_display_clock_speed(struct drm_i915_private *dev_priv)
b37a6434
VS
7362{
7363 return 450000;
7364}
7365
1353c4fb 7366static int i945_get_display_clock_speed(struct drm_i915_private *dev_priv)
e70236a8
JB
7367{
7368 return 400000;
7369}
79e53945 7370
1353c4fb 7371static int i915_get_display_clock_speed(struct drm_i915_private *dev_priv)
79e53945 7372{
e907f170 7373 return 333333;
e70236a8 7374}
79e53945 7375
1353c4fb 7376static int i9xx_misc_get_display_clock_speed(struct drm_i915_private *dev_priv)
e70236a8
JB
7377{
7378 return 200000;
7379}
79e53945 7380
1353c4fb 7381static int pnv_get_display_clock_speed(struct drm_i915_private *dev_priv)
257a7ffc 7382{
1353c4fb 7383 struct pci_dev *pdev = dev_priv->drm.pdev;
257a7ffc
DV
7384 u16 gcfgc = 0;
7385
52a05c30 7386 pci_read_config_word(pdev, GCFGC, &gcfgc);
257a7ffc
DV
7387
7388 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7389 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
e907f170 7390 return 266667;
257a7ffc 7391 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
e907f170 7392 return 333333;
257a7ffc 7393 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
e907f170 7394 return 444444;
257a7ffc
DV
7395 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
7396 return 200000;
7397 default:
7398 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
7399 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
e907f170 7400 return 133333;
257a7ffc 7401 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
e907f170 7402 return 166667;
257a7ffc
DV
7403 }
7404}
7405
1353c4fb 7406static int i915gm_get_display_clock_speed(struct drm_i915_private *dev_priv)
e70236a8 7407{
1353c4fb 7408 struct pci_dev *pdev = dev_priv->drm.pdev;
e70236a8 7409 u16 gcfgc = 0;
79e53945 7410
52a05c30 7411 pci_read_config_word(pdev, GCFGC, &gcfgc);
e70236a8
JB
7412
7413 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
e907f170 7414 return 133333;
e70236a8
JB
7415 else {
7416 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7417 case GC_DISPLAY_CLOCK_333_MHZ:
e907f170 7418 return 333333;
e70236a8
JB
7419 default:
7420 case GC_DISPLAY_CLOCK_190_200_MHZ:
7421 return 190000;
79e53945 7422 }
e70236a8
JB
7423 }
7424}
7425
1353c4fb 7426static int i865_get_display_clock_speed(struct drm_i915_private *dev_priv)
e70236a8 7427{
e907f170 7428 return 266667;
e70236a8
JB
7429}
7430
1353c4fb 7431static int i85x_get_display_clock_speed(struct drm_i915_private *dev_priv)
e70236a8 7432{
1353c4fb 7433 struct pci_dev *pdev = dev_priv->drm.pdev;
e70236a8 7434 u16 hpllcc = 0;
1b1d2716 7435
65cd2b3f
VS
7436 /*
7437 * 852GM/852GMV only supports 133 MHz and the HPLLCC
7438 * encoding is different :(
7439 * FIXME is this the right way to detect 852GM/852GMV?
7440 */
52a05c30 7441 if (pdev->revision == 0x1)
65cd2b3f
VS
7442 return 133333;
7443
52a05c30 7444 pci_bus_read_config_word(pdev->bus,
1b1d2716
VS
7445 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
7446
e70236a8
JB
7447 /* Assume that the hardware is in the high speed state. This
7448 * should be the default.
7449 */
7450 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
7451 case GC_CLOCK_133_200:
1b1d2716 7452 case GC_CLOCK_133_200_2:
e70236a8
JB
7453 case GC_CLOCK_100_200:
7454 return 200000;
7455 case GC_CLOCK_166_250:
7456 return 250000;
7457 case GC_CLOCK_100_133:
e907f170 7458 return 133333;
1b1d2716
VS
7459 case GC_CLOCK_133_266:
7460 case GC_CLOCK_133_266_2:
7461 case GC_CLOCK_166_266:
7462 return 266667;
e70236a8 7463 }
79e53945 7464
e70236a8
JB
7465 /* Shouldn't happen */
7466 return 0;
7467}
79e53945 7468
1353c4fb 7469static int i830_get_display_clock_speed(struct drm_i915_private *dev_priv)
e70236a8 7470{
e907f170 7471 return 133333;
79e53945
JB
7472}
7473
1353c4fb 7474static unsigned int intel_hpll_vco(struct drm_i915_private *dev_priv)
34edce2f 7475{
34edce2f
VS
7476 static const unsigned int blb_vco[8] = {
7477 [0] = 3200000,
7478 [1] = 4000000,
7479 [2] = 5333333,
7480 [3] = 4800000,
7481 [4] = 6400000,
7482 };
7483 static const unsigned int pnv_vco[8] = {
7484 [0] = 3200000,
7485 [1] = 4000000,
7486 [2] = 5333333,
7487 [3] = 4800000,
7488 [4] = 2666667,
7489 };
7490 static const unsigned int cl_vco[8] = {
7491 [0] = 3200000,
7492 [1] = 4000000,
7493 [2] = 5333333,
7494 [3] = 6400000,
7495 [4] = 3333333,
7496 [5] = 3566667,
7497 [6] = 4266667,
7498 };
7499 static const unsigned int elk_vco[8] = {
7500 [0] = 3200000,
7501 [1] = 4000000,
7502 [2] = 5333333,
7503 [3] = 4800000,
7504 };
7505 static const unsigned int ctg_vco[8] = {
7506 [0] = 3200000,
7507 [1] = 4000000,
7508 [2] = 5333333,
7509 [3] = 6400000,
7510 [4] = 2666667,
7511 [5] = 4266667,
7512 };
7513 const unsigned int *vco_table;
7514 unsigned int vco;
7515 uint8_t tmp = 0;
7516
7517 /* FIXME other chipsets? */
50a0bc90 7518 if (IS_GM45(dev_priv))
34edce2f 7519 vco_table = ctg_vco;
9beb5fea 7520 else if (IS_G4X(dev_priv))
34edce2f 7521 vco_table = elk_vco;
1353c4fb 7522 else if (IS_CRESTLINE(dev_priv))
34edce2f 7523 vco_table = cl_vco;
1353c4fb 7524 else if (IS_PINEVIEW(dev_priv))
34edce2f 7525 vco_table = pnv_vco;
1353c4fb 7526 else if (IS_G33(dev_priv))
34edce2f
VS
7527 vco_table = blb_vco;
7528 else
7529 return 0;
7530
1353c4fb 7531 tmp = I915_READ(IS_MOBILE(dev_priv) ? HPLLVCO_MOBILE : HPLLVCO);
34edce2f
VS
7532
7533 vco = vco_table[tmp & 0x7];
7534 if (vco == 0)
7535 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7536 else
7537 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7538
7539 return vco;
7540}
7541
1353c4fb 7542static int gm45_get_display_clock_speed(struct drm_i915_private *dev_priv)
34edce2f 7543{
1353c4fb
VS
7544 struct pci_dev *pdev = dev_priv->drm.pdev;
7545 unsigned int cdclk_sel, vco = intel_hpll_vco(dev_priv);
34edce2f
VS
7546 uint16_t tmp = 0;
7547
52a05c30 7548 pci_read_config_word(pdev, GCFGC, &tmp);
34edce2f
VS
7549
7550 cdclk_sel = (tmp >> 12) & 0x1;
7551
7552 switch (vco) {
7553 case 2666667:
7554 case 4000000:
7555 case 5333333:
7556 return cdclk_sel ? 333333 : 222222;
7557 case 3200000:
7558 return cdclk_sel ? 320000 : 228571;
7559 default:
7560 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7561 return 222222;
7562 }
7563}
7564
1353c4fb 7565static int i965gm_get_display_clock_speed(struct drm_i915_private *dev_priv)
34edce2f 7566{
1353c4fb 7567 struct pci_dev *pdev = dev_priv->drm.pdev;
34edce2f
VS
7568 static const uint8_t div_3200[] = { 16, 10, 8 };
7569 static const uint8_t div_4000[] = { 20, 12, 10 };
7570 static const uint8_t div_5333[] = { 24, 16, 14 };
7571 const uint8_t *div_table;
1353c4fb 7572 unsigned int cdclk_sel, vco = intel_hpll_vco(dev_priv);
34edce2f
VS
7573 uint16_t tmp = 0;
7574
52a05c30 7575 pci_read_config_word(pdev, GCFGC, &tmp);
34edce2f
VS
7576
7577 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7578
7579 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7580 goto fail;
7581
7582 switch (vco) {
7583 case 3200000:
7584 div_table = div_3200;
7585 break;
7586 case 4000000:
7587 div_table = div_4000;
7588 break;
7589 case 5333333:
7590 div_table = div_5333;
7591 break;
7592 default:
7593 goto fail;
7594 }
7595
7596 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7597
caf4e252 7598fail:
34edce2f
VS
7599 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7600 return 200000;
7601}
7602
1353c4fb 7603static int g33_get_display_clock_speed(struct drm_i915_private *dev_priv)
34edce2f 7604{
1353c4fb 7605 struct pci_dev *pdev = dev_priv->drm.pdev;
34edce2f
VS
7606 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7607 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7608 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7609 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7610 const uint8_t *div_table;
1353c4fb 7611 unsigned int cdclk_sel, vco = intel_hpll_vco(dev_priv);
34edce2f
VS
7612 uint16_t tmp = 0;
7613
52a05c30 7614 pci_read_config_word(pdev, GCFGC, &tmp);
34edce2f
VS
7615
7616 cdclk_sel = (tmp >> 4) & 0x7;
7617
7618 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7619 goto fail;
7620
7621 switch (vco) {
7622 case 3200000:
7623 div_table = div_3200;
7624 break;
7625 case 4000000:
7626 div_table = div_4000;
7627 break;
7628 case 4800000:
7629 div_table = div_4800;
7630 break;
7631 case 5333333:
7632 div_table = div_5333;
7633 break;
7634 default:
7635 goto fail;
7636 }
7637
7638 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7639
caf4e252 7640fail:
34edce2f
VS
7641 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7642 return 190476;
7643}
7644
2c07245f 7645static void
a65851af 7646intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 7647{
a65851af
VS
7648 while (*num > DATA_LINK_M_N_MASK ||
7649 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
7650 *num >>= 1;
7651 *den >>= 1;
7652 }
7653}
7654
a65851af
VS
7655static void compute_m_n(unsigned int m, unsigned int n,
7656 uint32_t *ret_m, uint32_t *ret_n)
7657{
7658 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7659 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7660 intel_reduce_m_n_ratio(ret_m, ret_n);
7661}
7662
e69d0bc1
DV
7663void
7664intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7665 int pixel_clock, int link_clock,
7666 struct intel_link_m_n *m_n)
2c07245f 7667{
e69d0bc1 7668 m_n->tu = 64;
a65851af
VS
7669
7670 compute_m_n(bits_per_pixel * pixel_clock,
7671 link_clock * nlanes * 8,
7672 &m_n->gmch_m, &m_n->gmch_n);
7673
7674 compute_m_n(pixel_clock, link_clock,
7675 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
7676}
7677
a7615030
CW
7678static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7679{
d330a953
JN
7680 if (i915.panel_use_ssc >= 0)
7681 return i915.panel_use_ssc != 0;
41aa3448 7682 return dev_priv->vbt.lvds_use_ssc
435793df 7683 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
7684}
7685
7429e9d4 7686static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 7687{
7df00d7a 7688 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 7689}
f47709a9 7690
7429e9d4
DV
7691static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7692{
7693 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
7694}
7695
f47709a9 7696static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
190f68c5 7697 struct intel_crtc_state *crtc_state,
9e2c8475 7698 struct dpll *reduced_clock)
a7516a05 7699{
9b1e14f4 7700 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
a7516a05
JB
7701 u32 fp, fp2 = 0;
7702
9b1e14f4 7703 if (IS_PINEVIEW(dev_priv)) {
190f68c5 7704 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7705 if (reduced_clock)
7429e9d4 7706 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 7707 } else {
190f68c5 7708 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7709 if (reduced_clock)
7429e9d4 7710 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
7711 }
7712
190f68c5 7713 crtc_state->dpll_hw_state.fp0 = fp;
a7516a05 7714
f47709a9 7715 crtc->lowfreq_avail = false;
2d84d2b3 7716 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ab585dea 7717 reduced_clock) {
190f68c5 7718 crtc_state->dpll_hw_state.fp1 = fp2;
f47709a9 7719 crtc->lowfreq_avail = true;
a7516a05 7720 } else {
190f68c5 7721 crtc_state->dpll_hw_state.fp1 = fp;
a7516a05
JB
7722 }
7723}
7724
5e69f97f
CML
7725static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7726 pipe)
89b667f8
JB
7727{
7728 u32 reg_val;
7729
7730 /*
7731 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7732 * and set it to a reasonable value instead.
7733 */
ab3c759a 7734 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
7735 reg_val &= 0xffffff00;
7736 reg_val |= 0x00000030;
ab3c759a 7737 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7738
ab3c759a 7739 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7740 reg_val &= 0x8cffffff;
7741 reg_val = 0x8c000000;
ab3c759a 7742 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 7743
ab3c759a 7744 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 7745 reg_val &= 0xffffff00;
ab3c759a 7746 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7747
ab3c759a 7748 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7749 reg_val &= 0x00ffffff;
7750 reg_val |= 0xb0000000;
ab3c759a 7751 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
7752}
7753
b551842d
DV
7754static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7755 struct intel_link_m_n *m_n)
7756{
7757 struct drm_device *dev = crtc->base.dev;
fac5e23e 7758 struct drm_i915_private *dev_priv = to_i915(dev);
b551842d
DV
7759 int pipe = crtc->pipe;
7760
e3b95f1e
DV
7761 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7762 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7763 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7764 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
7765}
7766
7767static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
7768 struct intel_link_m_n *m_n,
7769 struct intel_link_m_n *m2_n2)
b551842d 7770{
6315b5d3 7771 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
b551842d 7772 int pipe = crtc->pipe;
6e3c9717 7773 enum transcoder transcoder = crtc->config->cpu_transcoder;
b551842d 7774
6315b5d3 7775 if (INTEL_GEN(dev_priv) >= 5) {
b551842d
DV
7776 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7777 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7778 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7779 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
7780 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7781 * for gen < 8) and if DRRS is supported (to make sure the
7782 * registers are not unnecessarily accessed).
7783 */
920a14b2
TU
7784 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
7785 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
f769cd24
VK
7786 I915_WRITE(PIPE_DATA_M2(transcoder),
7787 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7788 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7789 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7790 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7791 }
b551842d 7792 } else {
e3b95f1e
DV
7793 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7794 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7795 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7796 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
7797 }
7798}
7799
fe3cd48d 7800void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
03afc4a2 7801{
fe3cd48d
R
7802 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7803
7804 if (m_n == M1_N1) {
7805 dp_m_n = &crtc->config->dp_m_n;
7806 dp_m2_n2 = &crtc->config->dp_m2_n2;
7807 } else if (m_n == M2_N2) {
7808
7809 /*
7810 * M2_N2 registers are not supported. Hence m2_n2 divider value
7811 * needs to be programmed into M1_N1.
7812 */
7813 dp_m_n = &crtc->config->dp_m2_n2;
7814 } else {
7815 DRM_ERROR("Unsupported divider value\n");
7816 return;
7817 }
7818
6e3c9717
ACO
7819 if (crtc->config->has_pch_encoder)
7820 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
03afc4a2 7821 else
fe3cd48d 7822 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
03afc4a2
DV
7823}
7824
251ac862
DV
7825static void vlv_compute_dpll(struct intel_crtc *crtc,
7826 struct intel_crtc_state *pipe_config)
bdd4b6a6 7827{
03ed5cbf 7828 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
cd2d34d9 7829 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
03ed5cbf
VS
7830 if (crtc->pipe != PIPE_A)
7831 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
bdd4b6a6 7832
cd2d34d9 7833 /* DPLL not used with DSI, but still need the rest set up */
d7edc4e5 7834 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
cd2d34d9
VS
7835 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
7836 DPLL_EXT_BUFFER_ENABLE_VLV;
7837
03ed5cbf
VS
7838 pipe_config->dpll_hw_state.dpll_md =
7839 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
7840}
bdd4b6a6 7841
03ed5cbf
VS
7842static void chv_compute_dpll(struct intel_crtc *crtc,
7843 struct intel_crtc_state *pipe_config)
7844{
7845 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
cd2d34d9 7846 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
03ed5cbf
VS
7847 if (crtc->pipe != PIPE_A)
7848 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7849
cd2d34d9 7850 /* DPLL not used with DSI, but still need the rest set up */
d7edc4e5 7851 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
cd2d34d9
VS
7852 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
7853
03ed5cbf
VS
7854 pipe_config->dpll_hw_state.dpll_md =
7855 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
bdd4b6a6
DV
7856}
7857
d288f65f 7858static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7859 const struct intel_crtc_state *pipe_config)
a0c4da24 7860{
f47709a9 7861 struct drm_device *dev = crtc->base.dev;
fac5e23e 7862 struct drm_i915_private *dev_priv = to_i915(dev);
cd2d34d9 7863 enum pipe pipe = crtc->pipe;
bdd4b6a6 7864 u32 mdiv;
a0c4da24 7865 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 7866 u32 coreclk, reg_val;
a0c4da24 7867
cd2d34d9
VS
7868 /* Enable Refclk */
7869 I915_WRITE(DPLL(pipe),
7870 pipe_config->dpll_hw_state.dpll &
7871 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
7872
7873 /* No need to actually set up the DPLL with DSI */
7874 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7875 return;
7876
a580516d 7877 mutex_lock(&dev_priv->sb_lock);
09153000 7878
d288f65f
VS
7879 bestn = pipe_config->dpll.n;
7880 bestm1 = pipe_config->dpll.m1;
7881 bestm2 = pipe_config->dpll.m2;
7882 bestp1 = pipe_config->dpll.p1;
7883 bestp2 = pipe_config->dpll.p2;
a0c4da24 7884
89b667f8
JB
7885 /* See eDP HDMI DPIO driver vbios notes doc */
7886
7887 /* PLL B needs special handling */
bdd4b6a6 7888 if (pipe == PIPE_B)
5e69f97f 7889 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
7890
7891 /* Set up Tx target for periodic Rcomp update */
ab3c759a 7892 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
7893
7894 /* Disable target IRef on PLL */
ab3c759a 7895 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 7896 reg_val &= 0x00ffffff;
ab3c759a 7897 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
7898
7899 /* Disable fast lock */
ab3c759a 7900 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
7901
7902 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
7903 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7904 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7905 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 7906 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
7907
7908 /*
7909 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7910 * but we don't support that).
7911 * Note: don't use the DAC post divider as it seems unstable.
7912 */
7913 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 7914 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7915
a0c4da24 7916 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 7917 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7918
89b667f8 7919 /* Set HBR and RBR LPF coefficients */
d288f65f 7920 if (pipe_config->port_clock == 162000 ||
2d84d2b3
VS
7921 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
7922 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
ab3c759a 7923 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 7924 0x009f0003);
89b667f8 7925 else
ab3c759a 7926 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
7927 0x00d0000f);
7928
37a5650b 7929 if (intel_crtc_has_dp_encoder(pipe_config)) {
89b667f8 7930 /* Use SSC source */
bdd4b6a6 7931 if (pipe == PIPE_A)
ab3c759a 7932 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7933 0x0df40000);
7934 else
ab3c759a 7935 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7936 0x0df70000);
7937 } else { /* HDMI or VGA */
7938 /* Use bend source */
bdd4b6a6 7939 if (pipe == PIPE_A)
ab3c759a 7940 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7941 0x0df70000);
7942 else
ab3c759a 7943 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7944 0x0df40000);
7945 }
a0c4da24 7946
ab3c759a 7947 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 7948 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
2210ce7f 7949 if (intel_crtc_has_dp_encoder(crtc->config))
89b667f8 7950 coreclk |= 0x01000000;
ab3c759a 7951 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 7952
ab3c759a 7953 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a580516d 7954 mutex_unlock(&dev_priv->sb_lock);
a0c4da24
JB
7955}
7956
d288f65f 7957static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7958 const struct intel_crtc_state *pipe_config)
9d556c99
CML
7959{
7960 struct drm_device *dev = crtc->base.dev;
fac5e23e 7961 struct drm_i915_private *dev_priv = to_i915(dev);
cd2d34d9 7962 enum pipe pipe = crtc->pipe;
9d556c99 7963 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9cbe40c1 7964 u32 loopfilter, tribuf_calcntr;
9d556c99 7965 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
a945ce7e 7966 u32 dpio_val;
9cbe40c1 7967 int vco;
9d556c99 7968
cd2d34d9
VS
7969 /* Enable Refclk and SSC */
7970 I915_WRITE(DPLL(pipe),
7971 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
7972
7973 /* No need to actually set up the DPLL with DSI */
7974 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7975 return;
7976
d288f65f
VS
7977 bestn = pipe_config->dpll.n;
7978 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7979 bestm1 = pipe_config->dpll.m1;
7980 bestm2 = pipe_config->dpll.m2 >> 22;
7981 bestp1 = pipe_config->dpll.p1;
7982 bestp2 = pipe_config->dpll.p2;
9cbe40c1 7983 vco = pipe_config->dpll.vco;
a945ce7e 7984 dpio_val = 0;
9cbe40c1 7985 loopfilter = 0;
9d556c99 7986
a580516d 7987 mutex_lock(&dev_priv->sb_lock);
9d556c99 7988
9d556c99
CML
7989 /* p1 and p2 divider */
7990 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7991 5 << DPIO_CHV_S1_DIV_SHIFT |
7992 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7993 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7994 1 << DPIO_CHV_K_DIV_SHIFT);
7995
7996 /* Feedback post-divider - m2 */
7997 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7998
7999 /* Feedback refclk divider - n and m1 */
8000 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
8001 DPIO_CHV_M1_DIV_BY_2 |
8002 1 << DPIO_CHV_N_DIV_SHIFT);
8003
8004 /* M2 fraction division */
25a25dfc 8005 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
9d556c99
CML
8006
8007 /* M2 fraction division enable */
a945ce7e
VP
8008 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
8009 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
8010 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
8011 if (bestm2_frac)
8012 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
8013 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
9d556c99 8014
de3a0fde
VP
8015 /* Program digital lock detect threshold */
8016 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
8017 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
8018 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
8019 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
8020 if (!bestm2_frac)
8021 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
8022 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
8023
9d556c99 8024 /* Loop filter */
9cbe40c1
VP
8025 if (vco == 5400000) {
8026 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
8027 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
8028 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
8029 tribuf_calcntr = 0x9;
8030 } else if (vco <= 6200000) {
8031 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
8032 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
8033 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8034 tribuf_calcntr = 0x9;
8035 } else if (vco <= 6480000) {
8036 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
8037 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
8038 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8039 tribuf_calcntr = 0x8;
8040 } else {
8041 /* Not supported. Apply the same limits as in the max case */
8042 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
8043 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
8044 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8045 tribuf_calcntr = 0;
8046 }
9d556c99
CML
8047 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
8048
968040b2 8049 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
9cbe40c1
VP
8050 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
8051 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
8052 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
8053
9d556c99
CML
8054 /* AFC Recal */
8055 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
8056 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
8057 DPIO_AFC_RECAL);
8058
a580516d 8059 mutex_unlock(&dev_priv->sb_lock);
9d556c99
CML
8060}
8061
d288f65f
VS
8062/**
8063 * vlv_force_pll_on - forcibly enable just the PLL
8064 * @dev_priv: i915 private structure
8065 * @pipe: pipe PLL to enable
8066 * @dpll: PLL configuration
8067 *
8068 * Enable the PLL for @pipe using the supplied @dpll config. To be used
8069 * in cases where we need the PLL enabled even when @pipe is not going to
8070 * be enabled.
8071 */
30ad9814 8072int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
3f36b937 8073 const struct dpll *dpll)
d288f65f 8074{
b91eb5cc 8075 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
3f36b937
TU
8076 struct intel_crtc_state *pipe_config;
8077
8078 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8079 if (!pipe_config)
8080 return -ENOMEM;
8081
8082 pipe_config->base.crtc = &crtc->base;
8083 pipe_config->pixel_multiplier = 1;
8084 pipe_config->dpll = *dpll;
d288f65f 8085
30ad9814 8086 if (IS_CHERRYVIEW(dev_priv)) {
3f36b937
TU
8087 chv_compute_dpll(crtc, pipe_config);
8088 chv_prepare_pll(crtc, pipe_config);
8089 chv_enable_pll(crtc, pipe_config);
d288f65f 8090 } else {
3f36b937
TU
8091 vlv_compute_dpll(crtc, pipe_config);
8092 vlv_prepare_pll(crtc, pipe_config);
8093 vlv_enable_pll(crtc, pipe_config);
d288f65f 8094 }
3f36b937
TU
8095
8096 kfree(pipe_config);
8097
8098 return 0;
d288f65f
VS
8099}
8100
8101/**
8102 * vlv_force_pll_off - forcibly disable just the PLL
8103 * @dev_priv: i915 private structure
8104 * @pipe: pipe PLL to disable
8105 *
8106 * Disable the PLL for @pipe. To be used in cases where we need
8107 * the PLL enabled even when @pipe is not going to be enabled.
8108 */
30ad9814 8109void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
d288f65f 8110{
30ad9814
VS
8111 if (IS_CHERRYVIEW(dev_priv))
8112 chv_disable_pll(dev_priv, pipe);
d288f65f 8113 else
30ad9814 8114 vlv_disable_pll(dev_priv, pipe);
d288f65f
VS
8115}
8116
251ac862
DV
8117static void i9xx_compute_dpll(struct intel_crtc *crtc,
8118 struct intel_crtc_state *crtc_state,
9e2c8475 8119 struct dpll *reduced_clock)
eb1cbe48 8120{
9b1e14f4 8121 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
eb1cbe48 8122 u32 dpll;
190f68c5 8123 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 8124
190f68c5 8125 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 8126
eb1cbe48
DV
8127 dpll = DPLL_VGA_MODE_DIS;
8128
2d84d2b3 8129 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
8130 dpll |= DPLLB_MODE_LVDS;
8131 else
8132 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 8133
50a0bc90 8134 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) || IS_G33(dev_priv)) {
190f68c5 8135 dpll |= (crtc_state->pixel_multiplier - 1)
198a037f 8136 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 8137 }
198a037f 8138
3d6e9ee0
VS
8139 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8140 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
4a33e48d 8141 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 8142
37a5650b 8143 if (intel_crtc_has_dp_encoder(crtc_state))
4a33e48d 8144 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
8145
8146 /* compute bitmask from p1 value */
9b1e14f4 8147 if (IS_PINEVIEW(dev_priv))
eb1cbe48
DV
8148 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
8149 else {
8150 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
9beb5fea 8151 if (IS_G4X(dev_priv) && reduced_clock)
eb1cbe48
DV
8152 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
8153 }
8154 switch (clock->p2) {
8155 case 5:
8156 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8157 break;
8158 case 7:
8159 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8160 break;
8161 case 10:
8162 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8163 break;
8164 case 14:
8165 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8166 break;
8167 }
9b1e14f4 8168 if (INTEL_GEN(dev_priv) >= 4)
eb1cbe48
DV
8169 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
8170
190f68c5 8171 if (crtc_state->sdvo_tv_clock)
eb1cbe48 8172 dpll |= PLL_REF_INPUT_TVCLKINBC;
2d84d2b3 8173 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ceb41007 8174 intel_panel_use_ssc(dev_priv))
eb1cbe48
DV
8175 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
8176 else
8177 dpll |= PLL_REF_INPUT_DREFCLK;
8178
8179 dpll |= DPLL_VCO_ENABLE;
190f68c5 8180 crtc_state->dpll_hw_state.dpll = dpll;
8bcc2795 8181
9b1e14f4 8182 if (INTEL_GEN(dev_priv) >= 4) {
190f68c5 8183 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
ef1b460d 8184 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
190f68c5 8185 crtc_state->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
8186 }
8187}
8188
251ac862
DV
8189static void i8xx_compute_dpll(struct intel_crtc *crtc,
8190 struct intel_crtc_state *crtc_state,
9e2c8475 8191 struct dpll *reduced_clock)
eb1cbe48 8192{
f47709a9 8193 struct drm_device *dev = crtc->base.dev;
fac5e23e 8194 struct drm_i915_private *dev_priv = to_i915(dev);
eb1cbe48 8195 u32 dpll;
190f68c5 8196 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 8197
190f68c5 8198 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 8199
eb1cbe48
DV
8200 dpll = DPLL_VGA_MODE_DIS;
8201
2d84d2b3 8202 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
8203 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8204 } else {
8205 if (clock->p1 == 2)
8206 dpll |= PLL_P1_DIVIDE_BY_TWO;
8207 else
8208 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8209 if (clock->p2 == 4)
8210 dpll |= PLL_P2_DIVIDE_BY_4;
8211 }
8212
50a0bc90
TU
8213 if (!IS_I830(dev_priv) &&
8214 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
4a33e48d
DV
8215 dpll |= DPLL_DVO_2X_MODE;
8216
2d84d2b3 8217 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ceb41007 8218 intel_panel_use_ssc(dev_priv))
eb1cbe48
DV
8219 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
8220 else
8221 dpll |= PLL_REF_INPUT_DREFCLK;
8222
8223 dpll |= DPLL_VCO_ENABLE;
190f68c5 8224 crtc_state->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
8225}
8226
8a654f3b 8227static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c 8228{
6315b5d3 8229 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
b0e77b9c 8230 enum pipe pipe = intel_crtc->pipe;
6e3c9717 8231 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
7c5f93b0 8232 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
1caea6e9
VS
8233 uint32_t crtc_vtotal, crtc_vblank_end;
8234 int vsyncshift = 0;
4d8a62ea
DV
8235
8236 /* We need to be careful not to changed the adjusted mode, for otherwise
8237 * the hw state checker will get angry at the mismatch. */
8238 crtc_vtotal = adjusted_mode->crtc_vtotal;
8239 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 8240
609aeaca 8241 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 8242 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
8243 crtc_vtotal -= 1;
8244 crtc_vblank_end -= 1;
609aeaca 8245
2d84d2b3 8246 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
609aeaca
VS
8247 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
8248 else
8249 vsyncshift = adjusted_mode->crtc_hsync_start -
8250 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
8251 if (vsyncshift < 0)
8252 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
8253 }
8254
6315b5d3 8255 if (INTEL_GEN(dev_priv) > 3)
fe2b8f9d 8256 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 8257
fe2b8f9d 8258 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
8259 (adjusted_mode->crtc_hdisplay - 1) |
8260 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 8261 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
8262 (adjusted_mode->crtc_hblank_start - 1) |
8263 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 8264 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
8265 (adjusted_mode->crtc_hsync_start - 1) |
8266 ((adjusted_mode->crtc_hsync_end - 1) << 16));
8267
fe2b8f9d 8268 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 8269 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 8270 ((crtc_vtotal - 1) << 16));
fe2b8f9d 8271 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 8272 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 8273 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 8274 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
8275 (adjusted_mode->crtc_vsync_start - 1) |
8276 ((adjusted_mode->crtc_vsync_end - 1) << 16));
8277
b5e508d4
PZ
8278 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
8279 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
8280 * documented on the DDI_FUNC_CTL register description, EDP Input Select
8281 * bits. */
772c2a51 8282 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
b5e508d4
PZ
8283 (pipe == PIPE_B || pipe == PIPE_C))
8284 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
8285
bc58be60
JN
8286}
8287
8288static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
8289{
8290 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 8291 struct drm_i915_private *dev_priv = to_i915(dev);
bc58be60
JN
8292 enum pipe pipe = intel_crtc->pipe;
8293
b0e77b9c
PZ
8294 /* pipesrc controls the size that is scaled from, which should
8295 * always be the user's requested size.
8296 */
8297 I915_WRITE(PIPESRC(pipe),
6e3c9717
ACO
8298 ((intel_crtc->config->pipe_src_w - 1) << 16) |
8299 (intel_crtc->config->pipe_src_h - 1));
b0e77b9c
PZ
8300}
8301
1bd1bd80 8302static void intel_get_pipe_timings(struct intel_crtc *crtc,
5cec258b 8303 struct intel_crtc_state *pipe_config)
1bd1bd80
DV
8304{
8305 struct drm_device *dev = crtc->base.dev;
fac5e23e 8306 struct drm_i915_private *dev_priv = to_i915(dev);
1bd1bd80
DV
8307 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
8308 uint32_t tmp;
8309
8310 tmp = I915_READ(HTOTAL(cpu_transcoder));
2d112de7
ACO
8311 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
8312 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 8313 tmp = I915_READ(HBLANK(cpu_transcoder));
2d112de7
ACO
8314 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
8315 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 8316 tmp = I915_READ(HSYNC(cpu_transcoder));
2d112de7
ACO
8317 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
8318 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
8319
8320 tmp = I915_READ(VTOTAL(cpu_transcoder));
2d112de7
ACO
8321 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
8322 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 8323 tmp = I915_READ(VBLANK(cpu_transcoder));
2d112de7
ACO
8324 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
8325 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 8326 tmp = I915_READ(VSYNC(cpu_transcoder));
2d112de7
ACO
8327 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
8328 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
8329
8330 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
2d112de7
ACO
8331 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
8332 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
8333 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
1bd1bd80 8334 }
bc58be60
JN
8335}
8336
8337static void intel_get_pipe_src_size(struct intel_crtc *crtc,
8338 struct intel_crtc_state *pipe_config)
8339{
8340 struct drm_device *dev = crtc->base.dev;
fac5e23e 8341 struct drm_i915_private *dev_priv = to_i915(dev);
bc58be60 8342 u32 tmp;
1bd1bd80
DV
8343
8344 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
8345 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
8346 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
8347
2d112de7
ACO
8348 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
8349 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
8350}
8351
f6a83288 8352void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 8353 struct intel_crtc_state *pipe_config)
babea61d 8354{
2d112de7
ACO
8355 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
8356 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
8357 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
8358 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
babea61d 8359
2d112de7
ACO
8360 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
8361 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
8362 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
8363 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
babea61d 8364
2d112de7 8365 mode->flags = pipe_config->base.adjusted_mode.flags;
cd13f5ab 8366 mode->type = DRM_MODE_TYPE_DRIVER;
babea61d 8367
2d112de7
ACO
8368 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
8369 mode->flags |= pipe_config->base.adjusted_mode.flags;
cd13f5ab
ML
8370
8371 mode->hsync = drm_mode_hsync(mode);
8372 mode->vrefresh = drm_mode_vrefresh(mode);
8373 drm_mode_set_name(mode);
babea61d
JB
8374}
8375
84b046f3
DV
8376static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
8377{
6315b5d3 8378 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
84b046f3
DV
8379 uint32_t pipeconf;
8380
9f11a9e4 8381 pipeconf = 0;
84b046f3 8382
b6b5d049
VS
8383 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
8384 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8385 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 8386
6e3c9717 8387 if (intel_crtc->config->double_wide)
cf532bb2 8388 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 8389
ff9ce46e 8390 /* only g4x and later have fancy bpc/dither controls */
9beb5fea
TU
8391 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
8392 IS_CHERRYVIEW(dev_priv)) {
ff9ce46e 8393 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6e3c9717 8394 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
ff9ce46e 8395 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 8396 PIPECONF_DITHER_TYPE_SP;
84b046f3 8397
6e3c9717 8398 switch (intel_crtc->config->pipe_bpp) {
ff9ce46e
DV
8399 case 18:
8400 pipeconf |= PIPECONF_6BPC;
8401 break;
8402 case 24:
8403 pipeconf |= PIPECONF_8BPC;
8404 break;
8405 case 30:
8406 pipeconf |= PIPECONF_10BPC;
8407 break;
8408 default:
8409 /* Case prevented by intel_choose_pipe_bpp_dither. */
8410 BUG();
84b046f3
DV
8411 }
8412 }
8413
56b857a5 8414 if (HAS_PIPE_CXSR(dev_priv)) {
84b046f3
DV
8415 if (intel_crtc->lowfreq_avail) {
8416 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
8417 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
8418 } else {
8419 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
8420 }
8421 }
8422
6e3c9717 8423 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
6315b5d3 8424 if (INTEL_GEN(dev_priv) < 4 ||
2d84d2b3 8425 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
efc2cfff
VS
8426 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
8427 else
8428 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
8429 } else
84b046f3
DV
8430 pipeconf |= PIPECONF_PROGRESSIVE;
8431
920a14b2 8432 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
666a4537 8433 intel_crtc->config->limited_color_range)
9f11a9e4 8434 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 8435
84b046f3
DV
8436 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
8437 POSTING_READ(PIPECONF(intel_crtc->pipe));
8438}
8439
81c97f52
ACO
8440static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
8441 struct intel_crtc_state *crtc_state)
8442{
8443 struct drm_device *dev = crtc->base.dev;
fac5e23e 8444 struct drm_i915_private *dev_priv = to_i915(dev);
1b6f4958 8445 const struct intel_limit *limit;
81c97f52
ACO
8446 int refclk = 48000;
8447
8448 memset(&crtc_state->dpll_hw_state, 0,
8449 sizeof(crtc_state->dpll_hw_state));
8450
2d84d2b3 8451 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
81c97f52
ACO
8452 if (intel_panel_use_ssc(dev_priv)) {
8453 refclk = dev_priv->vbt.lvds_ssc_freq;
8454 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8455 }
8456
8457 limit = &intel_limits_i8xx_lvds;
2d84d2b3 8458 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
81c97f52
ACO
8459 limit = &intel_limits_i8xx_dvo;
8460 } else {
8461 limit = &intel_limits_i8xx_dac;
8462 }
8463
8464 if (!crtc_state->clock_set &&
8465 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8466 refclk, NULL, &crtc_state->dpll)) {
8467 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8468 return -EINVAL;
8469 }
8470
8471 i8xx_compute_dpll(crtc, crtc_state, NULL);
8472
8473 return 0;
8474}
8475
19ec6693
ACO
8476static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
8477 struct intel_crtc_state *crtc_state)
8478{
8479 struct drm_device *dev = crtc->base.dev;
fac5e23e 8480 struct drm_i915_private *dev_priv = to_i915(dev);
1b6f4958 8481 const struct intel_limit *limit;
19ec6693
ACO
8482 int refclk = 96000;
8483
8484 memset(&crtc_state->dpll_hw_state, 0,
8485 sizeof(crtc_state->dpll_hw_state));
8486
2d84d2b3 8487 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
19ec6693
ACO
8488 if (intel_panel_use_ssc(dev_priv)) {
8489 refclk = dev_priv->vbt.lvds_ssc_freq;
8490 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8491 }
8492
8493 if (intel_is_dual_link_lvds(dev))
8494 limit = &intel_limits_g4x_dual_channel_lvds;
8495 else
8496 limit = &intel_limits_g4x_single_channel_lvds;
2d84d2b3
VS
8497 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
8498 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
19ec6693 8499 limit = &intel_limits_g4x_hdmi;
2d84d2b3 8500 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
19ec6693
ACO
8501 limit = &intel_limits_g4x_sdvo;
8502 } else {
8503 /* The option is for other outputs */
8504 limit = &intel_limits_i9xx_sdvo;
8505 }
8506
8507 if (!crtc_state->clock_set &&
8508 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8509 refclk, NULL, &crtc_state->dpll)) {
8510 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8511 return -EINVAL;
8512 }
8513
8514 i9xx_compute_dpll(crtc, crtc_state, NULL);
8515
8516 return 0;
8517}
8518
70e8aa21
ACO
8519static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
8520 struct intel_crtc_state *crtc_state)
8521{
8522 struct drm_device *dev = crtc->base.dev;
fac5e23e 8523 struct drm_i915_private *dev_priv = to_i915(dev);
1b6f4958 8524 const struct intel_limit *limit;
70e8aa21
ACO
8525 int refclk = 96000;
8526
8527 memset(&crtc_state->dpll_hw_state, 0,
8528 sizeof(crtc_state->dpll_hw_state));
8529
2d84d2b3 8530 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
70e8aa21
ACO
8531 if (intel_panel_use_ssc(dev_priv)) {
8532 refclk = dev_priv->vbt.lvds_ssc_freq;
8533 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8534 }
8535
8536 limit = &intel_limits_pineview_lvds;
8537 } else {
8538 limit = &intel_limits_pineview_sdvo;
8539 }
8540
8541 if (!crtc_state->clock_set &&
8542 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8543 refclk, NULL, &crtc_state->dpll)) {
8544 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8545 return -EINVAL;
8546 }
8547
8548 i9xx_compute_dpll(crtc, crtc_state, NULL);
8549
8550 return 0;
8551}
8552
190f68c5
ACO
8553static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
8554 struct intel_crtc_state *crtc_state)
79e53945 8555{
c7653199 8556 struct drm_device *dev = crtc->base.dev;
fac5e23e 8557 struct drm_i915_private *dev_priv = to_i915(dev);
1b6f4958 8558 const struct intel_limit *limit;
81c97f52 8559 int refclk = 96000;
79e53945 8560
dd3cd74a
ACO
8561 memset(&crtc_state->dpll_hw_state, 0,
8562 sizeof(crtc_state->dpll_hw_state));
8563
2d84d2b3 8564 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
70e8aa21
ACO
8565 if (intel_panel_use_ssc(dev_priv)) {
8566 refclk = dev_priv->vbt.lvds_ssc_freq;
8567 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8568 }
43565a06 8569
70e8aa21
ACO
8570 limit = &intel_limits_i9xx_lvds;
8571 } else {
8572 limit = &intel_limits_i9xx_sdvo;
81c97f52 8573 }
79e53945 8574
70e8aa21
ACO
8575 if (!crtc_state->clock_set &&
8576 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8577 refclk, NULL, &crtc_state->dpll)) {
8578 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8579 return -EINVAL;
f47709a9 8580 }
7026d4ac 8581
81c97f52 8582 i9xx_compute_dpll(crtc, crtc_state, NULL);
79e53945 8583
c8f7a0db 8584 return 0;
f564048e
EA
8585}
8586
65b3d6a9
ACO
8587static int chv_crtc_compute_clock(struct intel_crtc *crtc,
8588 struct intel_crtc_state *crtc_state)
8589{
8590 int refclk = 100000;
1b6f4958 8591 const struct intel_limit *limit = &intel_limits_chv;
65b3d6a9
ACO
8592
8593 memset(&crtc_state->dpll_hw_state, 0,
8594 sizeof(crtc_state->dpll_hw_state));
8595
65b3d6a9
ACO
8596 if (!crtc_state->clock_set &&
8597 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8598 refclk, NULL, &crtc_state->dpll)) {
8599 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8600 return -EINVAL;
8601 }
8602
8603 chv_compute_dpll(crtc, crtc_state);
8604
8605 return 0;
8606}
8607
8608static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
8609 struct intel_crtc_state *crtc_state)
8610{
8611 int refclk = 100000;
1b6f4958 8612 const struct intel_limit *limit = &intel_limits_vlv;
65b3d6a9
ACO
8613
8614 memset(&crtc_state->dpll_hw_state, 0,
8615 sizeof(crtc_state->dpll_hw_state));
8616
65b3d6a9
ACO
8617 if (!crtc_state->clock_set &&
8618 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8619 refclk, NULL, &crtc_state->dpll)) {
8620 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8621 return -EINVAL;
8622 }
8623
8624 vlv_compute_dpll(crtc, crtc_state);
8625
8626 return 0;
8627}
8628
2fa2fe9a 8629static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5cec258b 8630 struct intel_crtc_state *pipe_config)
2fa2fe9a 8631{
6315b5d3 8632 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2fa2fe9a
DV
8633 uint32_t tmp;
8634
50a0bc90
TU
8635 if (INTEL_GEN(dev_priv) <= 3 &&
8636 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
dc9e7dec
VS
8637 return;
8638
2fa2fe9a 8639 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
8640 if (!(tmp & PFIT_ENABLE))
8641 return;
2fa2fe9a 8642
06922821 8643 /* Check whether the pfit is attached to our pipe. */
6315b5d3 8644 if (INTEL_GEN(dev_priv) < 4) {
2fa2fe9a
DV
8645 if (crtc->pipe != PIPE_B)
8646 return;
2fa2fe9a
DV
8647 } else {
8648 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8649 return;
8650 }
8651
06922821 8652 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a 8653 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
2fa2fe9a
DV
8654}
8655
acbec814 8656static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8657 struct intel_crtc_state *pipe_config)
acbec814
JB
8658{
8659 struct drm_device *dev = crtc->base.dev;
fac5e23e 8660 struct drm_i915_private *dev_priv = to_i915(dev);
acbec814 8661 int pipe = pipe_config->cpu_transcoder;
9e2c8475 8662 struct dpll clock;
acbec814 8663 u32 mdiv;
662c6ecb 8664 int refclk = 100000;
acbec814 8665
b521973b
VS
8666 /* In case of DSI, DPLL will not be used */
8667 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
f573de5a
SK
8668 return;
8669
a580516d 8670 mutex_lock(&dev_priv->sb_lock);
ab3c759a 8671 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
a580516d 8672 mutex_unlock(&dev_priv->sb_lock);
acbec814
JB
8673
8674 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8675 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8676 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8677 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8678 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8679
dccbea3b 8680 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
acbec814
JB
8681}
8682
5724dbd1
DL
8683static void
8684i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8685 struct intel_initial_plane_config *plane_config)
1ad292b5
JB
8686{
8687 struct drm_device *dev = crtc->base.dev;
fac5e23e 8688 struct drm_i915_private *dev_priv = to_i915(dev);
1ad292b5
JB
8689 u32 val, base, offset;
8690 int pipe = crtc->pipe, plane = crtc->plane;
8691 int fourcc, pixel_format;
6761dd31 8692 unsigned int aligned_height;
b113d5ee 8693 struct drm_framebuffer *fb;
1b842c89 8694 struct intel_framebuffer *intel_fb;
1ad292b5 8695
42a7b088
DL
8696 val = I915_READ(DSPCNTR(plane));
8697 if (!(val & DISPLAY_PLANE_ENABLE))
8698 return;
8699
d9806c9f 8700 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 8701 if (!intel_fb) {
1ad292b5
JB
8702 DRM_DEBUG_KMS("failed to alloc fb\n");
8703 return;
8704 }
8705
1b842c89
DL
8706 fb = &intel_fb->base;
8707
6315b5d3 8708 if (INTEL_GEN(dev_priv) >= 4) {
18c5247e 8709 if (val & DISPPLANE_TILED) {
49af449b 8710 plane_config->tiling = I915_TILING_X;
18c5247e
DV
8711 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8712 }
8713 }
1ad292b5
JB
8714
8715 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 8716 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
8717 fb->pixel_format = fourcc;
8718 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
1ad292b5 8719
6315b5d3 8720 if (INTEL_GEN(dev_priv) >= 4) {
49af449b 8721 if (plane_config->tiling)
1ad292b5
JB
8722 offset = I915_READ(DSPTILEOFF(plane));
8723 else
8724 offset = I915_READ(DSPLINOFF(plane));
8725 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8726 } else {
8727 base = I915_READ(DSPADDR(plane));
8728 }
8729 plane_config->base = base;
8730
8731 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
8732 fb->width = ((val >> 16) & 0xfff) + 1;
8733 fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
8734
8735 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 8736 fb->pitches[0] = val & 0xffffffc0;
1ad292b5 8737
b113d5ee 8738 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
8739 fb->pixel_format,
8740 fb->modifier[0]);
1ad292b5 8741
f37b5c2b 8742 plane_config->size = fb->pitches[0] * aligned_height;
1ad292b5 8743
2844a921
DL
8744 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8745 pipe_name(pipe), plane, fb->width, fb->height,
8746 fb->bits_per_pixel, base, fb->pitches[0],
8747 plane_config->size);
1ad292b5 8748
2d14030b 8749 plane_config->fb = intel_fb;
1ad292b5
JB
8750}
8751
70b23a98 8752static void chv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8753 struct intel_crtc_state *pipe_config)
70b23a98
VS
8754{
8755 struct drm_device *dev = crtc->base.dev;
fac5e23e 8756 struct drm_i915_private *dev_priv = to_i915(dev);
70b23a98
VS
8757 int pipe = pipe_config->cpu_transcoder;
8758 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9e2c8475 8759 struct dpll clock;
0d7b6b11 8760 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
70b23a98
VS
8761 int refclk = 100000;
8762
b521973b
VS
8763 /* In case of DSI, DPLL will not be used */
8764 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8765 return;
8766
a580516d 8767 mutex_lock(&dev_priv->sb_lock);
70b23a98
VS
8768 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8769 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8770 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8771 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
0d7b6b11 8772 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
a580516d 8773 mutex_unlock(&dev_priv->sb_lock);
70b23a98
VS
8774
8775 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
0d7b6b11
ID
8776 clock.m2 = (pll_dw0 & 0xff) << 22;
8777 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8778 clock.m2 |= pll_dw2 & 0x3fffff;
70b23a98
VS
8779 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8780 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8781 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8782
dccbea3b 8783 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
70b23a98
VS
8784}
8785
0e8ffe1b 8786static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8787 struct intel_crtc_state *pipe_config)
0e8ffe1b 8788{
6315b5d3 8789 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1729050e 8790 enum intel_display_power_domain power_domain;
0e8ffe1b 8791 uint32_t tmp;
1729050e 8792 bool ret;
0e8ffe1b 8793
1729050e
ID
8794 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8795 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
b5482bd0
ID
8796 return false;
8797
e143a21c 8798 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8106ddbd 8799 pipe_config->shared_dpll = NULL;
eccb140b 8800
1729050e
ID
8801 ret = false;
8802
0e8ffe1b
DV
8803 tmp = I915_READ(PIPECONF(crtc->pipe));
8804 if (!(tmp & PIPECONF_ENABLE))
1729050e 8805 goto out;
0e8ffe1b 8806
9beb5fea
TU
8807 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
8808 IS_CHERRYVIEW(dev_priv)) {
42571aef
VS
8809 switch (tmp & PIPECONF_BPC_MASK) {
8810 case PIPECONF_6BPC:
8811 pipe_config->pipe_bpp = 18;
8812 break;
8813 case PIPECONF_8BPC:
8814 pipe_config->pipe_bpp = 24;
8815 break;
8816 case PIPECONF_10BPC:
8817 pipe_config->pipe_bpp = 30;
8818 break;
8819 default:
8820 break;
8821 }
8822 }
8823
920a14b2 8824 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
666a4537 8825 (tmp & PIPECONF_COLOR_RANGE_SELECT))
b5a9fa09
DV
8826 pipe_config->limited_color_range = true;
8827
6315b5d3 8828 if (INTEL_GEN(dev_priv) < 4)
282740f7
VS
8829 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8830
1bd1bd80 8831 intel_get_pipe_timings(crtc, pipe_config);
bc58be60 8832 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 8833
2fa2fe9a
DV
8834 i9xx_get_pfit_config(crtc, pipe_config);
8835
6315b5d3 8836 if (INTEL_GEN(dev_priv) >= 4) {
c231775c 8837 /* No way to read it out on pipes B and C */
920a14b2 8838 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
c231775c
VS
8839 tmp = dev_priv->chv_dpll_md[crtc->pipe];
8840 else
8841 tmp = I915_READ(DPLL_MD(crtc->pipe));
6c49f241
DV
8842 pipe_config->pixel_multiplier =
8843 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8844 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 8845 pipe_config->dpll_hw_state.dpll_md = tmp;
50a0bc90
TU
8846 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
8847 IS_G33(dev_priv)) {
6c49f241
DV
8848 tmp = I915_READ(DPLL(crtc->pipe));
8849 pipe_config->pixel_multiplier =
8850 ((tmp & SDVO_MULTIPLIER_MASK)
8851 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8852 } else {
8853 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8854 * port and will be fixed up in the encoder->get_config
8855 * function. */
8856 pipe_config->pixel_multiplier = 1;
8857 }
8bcc2795 8858 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
920a14b2 8859 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
1c4e0274
VS
8860 /*
8861 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8862 * on 830. Filter it out here so that we don't
8863 * report errors due to that.
8864 */
50a0bc90 8865 if (IS_I830(dev_priv))
1c4e0274
VS
8866 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8867
8bcc2795
DV
8868 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8869 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
8870 } else {
8871 /* Mask out read-only status bits. */
8872 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8873 DPLL_PORTC_READY_MASK |
8874 DPLL_PORTB_READY_MASK);
8bcc2795 8875 }
6c49f241 8876
920a14b2 8877 if (IS_CHERRYVIEW(dev_priv))
70b23a98 8878 chv_crtc_clock_get(crtc, pipe_config);
11a914c2 8879 else if (IS_VALLEYVIEW(dev_priv))
acbec814
JB
8880 vlv_crtc_clock_get(crtc, pipe_config);
8881 else
8882 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 8883
0f64614d
VS
8884 /*
8885 * Normally the dotclock is filled in by the encoder .get_config()
8886 * but in case the pipe is enabled w/o any ports we need a sane
8887 * default.
8888 */
8889 pipe_config->base.adjusted_mode.crtc_clock =
8890 pipe_config->port_clock / pipe_config->pixel_multiplier;
8891
1729050e
ID
8892 ret = true;
8893
8894out:
8895 intel_display_power_put(dev_priv, power_domain);
8896
8897 return ret;
0e8ffe1b
DV
8898}
8899
c39055b0 8900static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv)
13d83a67 8901{
13d83a67 8902 struct intel_encoder *encoder;
1c1a24d2 8903 int i;
74cfd7ac 8904 u32 val, final;
13d83a67 8905 bool has_lvds = false;
199e5d79 8906 bool has_cpu_edp = false;
199e5d79 8907 bool has_panel = false;
99eb6a01
KP
8908 bool has_ck505 = false;
8909 bool can_ssc = false;
1c1a24d2 8910 bool using_ssc_source = false;
13d83a67
JB
8911
8912 /* We need to take the global config into account */
c39055b0 8913 for_each_intel_encoder(&dev_priv->drm, encoder) {
199e5d79
KP
8914 switch (encoder->type) {
8915 case INTEL_OUTPUT_LVDS:
8916 has_panel = true;
8917 has_lvds = true;
8918 break;
8919 case INTEL_OUTPUT_EDP:
8920 has_panel = true;
2de6905f 8921 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
8922 has_cpu_edp = true;
8923 break;
6847d71b
PZ
8924 default:
8925 break;
13d83a67
JB
8926 }
8927 }
8928
6e266956 8929 if (HAS_PCH_IBX(dev_priv)) {
41aa3448 8930 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
8931 can_ssc = has_ck505;
8932 } else {
8933 has_ck505 = false;
8934 can_ssc = true;
8935 }
8936
1c1a24d2
L
8937 /* Check if any DPLLs are using the SSC source */
8938 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8939 u32 temp = I915_READ(PCH_DPLL(i));
8940
8941 if (!(temp & DPLL_VCO_ENABLE))
8942 continue;
8943
8944 if ((temp & PLL_REF_INPUT_MASK) ==
8945 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
8946 using_ssc_source = true;
8947 break;
8948 }
8949 }
8950
8951 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
8952 has_panel, has_lvds, has_ck505, using_ssc_source);
13d83a67
JB
8953
8954 /* Ironlake: try to setup display ref clock before DPLL
8955 * enabling. This is only under driver's control after
8956 * PCH B stepping, previous chipset stepping should be
8957 * ignoring this setting.
8958 */
74cfd7ac
CW
8959 val = I915_READ(PCH_DREF_CONTROL);
8960
8961 /* As we must carefully and slowly disable/enable each source in turn,
8962 * compute the final state we want first and check if we need to
8963 * make any changes at all.
8964 */
8965 final = val;
8966 final &= ~DREF_NONSPREAD_SOURCE_MASK;
8967 if (has_ck505)
8968 final |= DREF_NONSPREAD_CK505_ENABLE;
8969 else
8970 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8971
8c07eb68 8972 final &= ~DREF_SSC_SOURCE_MASK;
74cfd7ac 8973 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8c07eb68 8974 final &= ~DREF_SSC1_ENABLE;
74cfd7ac
CW
8975
8976 if (has_panel) {
8977 final |= DREF_SSC_SOURCE_ENABLE;
8978
8979 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8980 final |= DREF_SSC1_ENABLE;
8981
8982 if (has_cpu_edp) {
8983 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8984 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8985 else
8986 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8987 } else
8988 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
1c1a24d2
L
8989 } else if (using_ssc_source) {
8990 final |= DREF_SSC_SOURCE_ENABLE;
8991 final |= DREF_SSC1_ENABLE;
74cfd7ac
CW
8992 }
8993
8994 if (final == val)
8995 return;
8996
13d83a67 8997 /* Always enable nonspread source */
74cfd7ac 8998 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 8999
99eb6a01 9000 if (has_ck505)
74cfd7ac 9001 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 9002 else
74cfd7ac 9003 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 9004
199e5d79 9005 if (has_panel) {
74cfd7ac
CW
9006 val &= ~DREF_SSC_SOURCE_MASK;
9007 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 9008
199e5d79 9009 /* SSC must be turned on before enabling the CPU output */
99eb6a01 9010 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 9011 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 9012 val |= DREF_SSC1_ENABLE;
e77166b5 9013 } else
74cfd7ac 9014 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
9015
9016 /* Get SSC going before enabling the outputs */
74cfd7ac 9017 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
9018 POSTING_READ(PCH_DREF_CONTROL);
9019 udelay(200);
9020
74cfd7ac 9021 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
9022
9023 /* Enable CPU source on CPU attached eDP */
199e5d79 9024 if (has_cpu_edp) {
99eb6a01 9025 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 9026 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 9027 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 9028 } else
74cfd7ac 9029 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 9030 } else
74cfd7ac 9031 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 9032
74cfd7ac 9033 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
9034 POSTING_READ(PCH_DREF_CONTROL);
9035 udelay(200);
9036 } else {
1c1a24d2 9037 DRM_DEBUG_KMS("Disabling CPU source output\n");
199e5d79 9038
74cfd7ac 9039 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
9040
9041 /* Turn off CPU output */
74cfd7ac 9042 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 9043
74cfd7ac 9044 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
9045 POSTING_READ(PCH_DREF_CONTROL);
9046 udelay(200);
9047
1c1a24d2
L
9048 if (!using_ssc_source) {
9049 DRM_DEBUG_KMS("Disabling SSC source\n");
199e5d79 9050
1c1a24d2
L
9051 /* Turn off the SSC source */
9052 val &= ~DREF_SSC_SOURCE_MASK;
9053 val |= DREF_SSC_SOURCE_DISABLE;
f165d283 9054
1c1a24d2
L
9055 /* Turn off SSC1 */
9056 val &= ~DREF_SSC1_ENABLE;
9057
9058 I915_WRITE(PCH_DREF_CONTROL, val);
9059 POSTING_READ(PCH_DREF_CONTROL);
9060 udelay(200);
9061 }
13d83a67 9062 }
74cfd7ac
CW
9063
9064 BUG_ON(val != final);
13d83a67
JB
9065}
9066
f31f2d55 9067static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 9068{
f31f2d55 9069 uint32_t tmp;
dde86e2d 9070
0ff066a9
PZ
9071 tmp = I915_READ(SOUTH_CHICKEN2);
9072 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
9073 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 9074
cf3598c2
ID
9075 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
9076 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
0ff066a9 9077 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 9078
0ff066a9
PZ
9079 tmp = I915_READ(SOUTH_CHICKEN2);
9080 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
9081 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 9082
cf3598c2
ID
9083 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
9084 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
0ff066a9 9085 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
9086}
9087
9088/* WaMPhyProgramming:hsw */
9089static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
9090{
9091 uint32_t tmp;
dde86e2d
PZ
9092
9093 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
9094 tmp &= ~(0xFF << 24);
9095 tmp |= (0x12 << 24);
9096 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
9097
dde86e2d
PZ
9098 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
9099 tmp |= (1 << 11);
9100 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
9101
9102 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
9103 tmp |= (1 << 11);
9104 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
9105
dde86e2d
PZ
9106 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
9107 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
9108 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
9109
9110 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
9111 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
9112 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
9113
0ff066a9
PZ
9114 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
9115 tmp &= ~(7 << 13);
9116 tmp |= (5 << 13);
9117 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 9118
0ff066a9
PZ
9119 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
9120 tmp &= ~(7 << 13);
9121 tmp |= (5 << 13);
9122 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
9123
9124 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
9125 tmp &= ~0xFF;
9126 tmp |= 0x1C;
9127 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
9128
9129 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
9130 tmp &= ~0xFF;
9131 tmp |= 0x1C;
9132 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
9133
9134 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
9135 tmp &= ~(0xFF << 16);
9136 tmp |= (0x1C << 16);
9137 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
9138
9139 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
9140 tmp &= ~(0xFF << 16);
9141 tmp |= (0x1C << 16);
9142 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
9143
0ff066a9
PZ
9144 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
9145 tmp |= (1 << 27);
9146 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 9147
0ff066a9
PZ
9148 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
9149 tmp |= (1 << 27);
9150 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 9151
0ff066a9
PZ
9152 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
9153 tmp &= ~(0xF << 28);
9154 tmp |= (4 << 28);
9155 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 9156
0ff066a9
PZ
9157 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
9158 tmp &= ~(0xF << 28);
9159 tmp |= (4 << 28);
9160 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
9161}
9162
2fa86a1f
PZ
9163/* Implements 3 different sequences from BSpec chapter "Display iCLK
9164 * Programming" based on the parameters passed:
9165 * - Sequence to enable CLKOUT_DP
9166 * - Sequence to enable CLKOUT_DP without spread
9167 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
9168 */
c39055b0
ACO
9169static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv,
9170 bool with_spread, bool with_fdi)
f31f2d55 9171{
2fa86a1f
PZ
9172 uint32_t reg, tmp;
9173
9174 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
9175 with_spread = true;
4f8036a2
TU
9176 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
9177 with_fdi, "LP PCH doesn't have FDI\n"))
2fa86a1f 9178 with_fdi = false;
f31f2d55 9179
a580516d 9180 mutex_lock(&dev_priv->sb_lock);
f31f2d55
PZ
9181
9182 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9183 tmp &= ~SBI_SSCCTL_DISABLE;
9184 tmp |= SBI_SSCCTL_PATHALT;
9185 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9186
9187 udelay(24);
9188
2fa86a1f
PZ
9189 if (with_spread) {
9190 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9191 tmp &= ~SBI_SSCCTL_PATHALT;
9192 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 9193
2fa86a1f
PZ
9194 if (with_fdi) {
9195 lpt_reset_fdi_mphy(dev_priv);
9196 lpt_program_fdi_mphy(dev_priv);
9197 }
9198 }
dde86e2d 9199
4f8036a2 9200 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
2fa86a1f
PZ
9201 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
9202 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
9203 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246 9204
a580516d 9205 mutex_unlock(&dev_priv->sb_lock);
dde86e2d
PZ
9206}
9207
47701c3b 9208/* Sequence to disable CLKOUT_DP */
c39055b0 9209static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv)
47701c3b 9210{
47701c3b
PZ
9211 uint32_t reg, tmp;
9212
a580516d 9213 mutex_lock(&dev_priv->sb_lock);
47701c3b 9214
4f8036a2 9215 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
47701c3b
PZ
9216 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
9217 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
9218 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
9219
9220 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9221 if (!(tmp & SBI_SSCCTL_DISABLE)) {
9222 if (!(tmp & SBI_SSCCTL_PATHALT)) {
9223 tmp |= SBI_SSCCTL_PATHALT;
9224 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9225 udelay(32);
9226 }
9227 tmp |= SBI_SSCCTL_DISABLE;
9228 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9229 }
9230
a580516d 9231 mutex_unlock(&dev_priv->sb_lock);
47701c3b
PZ
9232}
9233
f7be2c21
VS
9234#define BEND_IDX(steps) ((50 + (steps)) / 5)
9235
9236static const uint16_t sscdivintphase[] = {
9237 [BEND_IDX( 50)] = 0x3B23,
9238 [BEND_IDX( 45)] = 0x3B23,
9239 [BEND_IDX( 40)] = 0x3C23,
9240 [BEND_IDX( 35)] = 0x3C23,
9241 [BEND_IDX( 30)] = 0x3D23,
9242 [BEND_IDX( 25)] = 0x3D23,
9243 [BEND_IDX( 20)] = 0x3E23,
9244 [BEND_IDX( 15)] = 0x3E23,
9245 [BEND_IDX( 10)] = 0x3F23,
9246 [BEND_IDX( 5)] = 0x3F23,
9247 [BEND_IDX( 0)] = 0x0025,
9248 [BEND_IDX( -5)] = 0x0025,
9249 [BEND_IDX(-10)] = 0x0125,
9250 [BEND_IDX(-15)] = 0x0125,
9251 [BEND_IDX(-20)] = 0x0225,
9252 [BEND_IDX(-25)] = 0x0225,
9253 [BEND_IDX(-30)] = 0x0325,
9254 [BEND_IDX(-35)] = 0x0325,
9255 [BEND_IDX(-40)] = 0x0425,
9256 [BEND_IDX(-45)] = 0x0425,
9257 [BEND_IDX(-50)] = 0x0525,
9258};
9259
9260/*
9261 * Bend CLKOUT_DP
9262 * steps -50 to 50 inclusive, in steps of 5
9263 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
9264 * change in clock period = -(steps / 10) * 5.787 ps
9265 */
9266static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
9267{
9268 uint32_t tmp;
9269 int idx = BEND_IDX(steps);
9270
9271 if (WARN_ON(steps % 5 != 0))
9272 return;
9273
9274 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
9275 return;
9276
9277 mutex_lock(&dev_priv->sb_lock);
9278
9279 if (steps % 10 != 0)
9280 tmp = 0xAAAAAAAB;
9281 else
9282 tmp = 0x00000000;
9283 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
9284
9285 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
9286 tmp &= 0xffff0000;
9287 tmp |= sscdivintphase[idx];
9288 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
9289
9290 mutex_unlock(&dev_priv->sb_lock);
9291}
9292
9293#undef BEND_IDX
9294
c39055b0 9295static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv)
bf8fa3d3 9296{
bf8fa3d3
PZ
9297 struct intel_encoder *encoder;
9298 bool has_vga = false;
9299
c39055b0 9300 for_each_intel_encoder(&dev_priv->drm, encoder) {
bf8fa3d3
PZ
9301 switch (encoder->type) {
9302 case INTEL_OUTPUT_ANALOG:
9303 has_vga = true;
9304 break;
6847d71b
PZ
9305 default:
9306 break;
bf8fa3d3
PZ
9307 }
9308 }
9309
f7be2c21 9310 if (has_vga) {
c39055b0
ACO
9311 lpt_bend_clkout_dp(dev_priv, 0);
9312 lpt_enable_clkout_dp(dev_priv, true, true);
f7be2c21 9313 } else {
c39055b0 9314 lpt_disable_clkout_dp(dev_priv);
f7be2c21 9315 }
bf8fa3d3
PZ
9316}
9317
dde86e2d
PZ
9318/*
9319 * Initialize reference clocks when the driver loads
9320 */
c39055b0 9321void intel_init_pch_refclk(struct drm_i915_private *dev_priv)
dde86e2d 9322{
6e266956 9323 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
c39055b0 9324 ironlake_init_pch_refclk(dev_priv);
6e266956 9325 else if (HAS_PCH_LPT(dev_priv))
c39055b0 9326 lpt_init_pch_refclk(dev_priv);
dde86e2d
PZ
9327}
9328
6ff93609 9329static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 9330{
fac5e23e 9331 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
79e53945
JB
9332 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9333 int pipe = intel_crtc->pipe;
c8203565
PZ
9334 uint32_t val;
9335
78114071 9336 val = 0;
c8203565 9337
6e3c9717 9338 switch (intel_crtc->config->pipe_bpp) {
c8203565 9339 case 18:
dfd07d72 9340 val |= PIPECONF_6BPC;
c8203565
PZ
9341 break;
9342 case 24:
dfd07d72 9343 val |= PIPECONF_8BPC;
c8203565
PZ
9344 break;
9345 case 30:
dfd07d72 9346 val |= PIPECONF_10BPC;
c8203565
PZ
9347 break;
9348 case 36:
dfd07d72 9349 val |= PIPECONF_12BPC;
c8203565
PZ
9350 break;
9351 default:
cc769b62
PZ
9352 /* Case prevented by intel_choose_pipe_bpp_dither. */
9353 BUG();
c8203565
PZ
9354 }
9355
6e3c9717 9356 if (intel_crtc->config->dither)
c8203565
PZ
9357 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
9358
6e3c9717 9359 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
9360 val |= PIPECONF_INTERLACED_ILK;
9361 else
9362 val |= PIPECONF_PROGRESSIVE;
9363
6e3c9717 9364 if (intel_crtc->config->limited_color_range)
3685a8f3 9365 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 9366
c8203565
PZ
9367 I915_WRITE(PIPECONF(pipe), val);
9368 POSTING_READ(PIPECONF(pipe));
9369}
9370
6ff93609 9371static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 9372{
fac5e23e 9373 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
ee2b0b38 9374 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 9375 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
391bf048 9376 u32 val = 0;
ee2b0b38 9377
391bf048 9378 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
ee2b0b38
PZ
9379 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
9380
6e3c9717 9381 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
9382 val |= PIPECONF_INTERLACED_ILK;
9383 else
9384 val |= PIPECONF_PROGRESSIVE;
9385
702e7a56
PZ
9386 I915_WRITE(PIPECONF(cpu_transcoder), val);
9387 POSTING_READ(PIPECONF(cpu_transcoder));
391bf048
JN
9388}
9389
391bf048
JN
9390static void haswell_set_pipemisc(struct drm_crtc *crtc)
9391{
fac5e23e 9392 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
391bf048 9393 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 9394
391bf048
JN
9395 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
9396 u32 val = 0;
756f85cf 9397
6e3c9717 9398 switch (intel_crtc->config->pipe_bpp) {
756f85cf
PZ
9399 case 18:
9400 val |= PIPEMISC_DITHER_6_BPC;
9401 break;
9402 case 24:
9403 val |= PIPEMISC_DITHER_8_BPC;
9404 break;
9405 case 30:
9406 val |= PIPEMISC_DITHER_10_BPC;
9407 break;
9408 case 36:
9409 val |= PIPEMISC_DITHER_12_BPC;
9410 break;
9411 default:
9412 /* Case prevented by pipe_config_set_bpp. */
9413 BUG();
9414 }
9415
6e3c9717 9416 if (intel_crtc->config->dither)
756f85cf
PZ
9417 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
9418
391bf048 9419 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
756f85cf 9420 }
ee2b0b38
PZ
9421}
9422
d4b1931c
PZ
9423int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
9424{
9425 /*
9426 * Account for spread spectrum to avoid
9427 * oversubscribing the link. Max center spread
9428 * is 2.5%; use 5% for safety's sake.
9429 */
9430 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 9431 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
9432}
9433
7429e9d4 9434static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 9435{
7429e9d4 9436 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
9437}
9438
b75ca6f6
ACO
9439static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
9440 struct intel_crtc_state *crtc_state,
9e2c8475 9441 struct dpll *reduced_clock)
79e53945 9442{
de13a2e3 9443 struct drm_crtc *crtc = &intel_crtc->base;
79e53945 9444 struct drm_device *dev = crtc->dev;
fac5e23e 9445 struct drm_i915_private *dev_priv = to_i915(dev);
b75ca6f6 9446 u32 dpll, fp, fp2;
3d6e9ee0 9447 int factor;
79e53945 9448
c1858123 9449 /* Enable autotuning of the PLL clock (if permissible) */
8febb297 9450 factor = 21;
3d6e9ee0 9451 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
8febb297 9452 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 9453 dev_priv->vbt.lvds_ssc_freq == 100000) ||
6e266956 9454 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
8febb297 9455 factor = 25;
190f68c5 9456 } else if (crtc_state->sdvo_tv_clock)
8febb297 9457 factor = 20;
c1858123 9458
b75ca6f6
ACO
9459 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
9460
190f68c5 9461 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
b75ca6f6
ACO
9462 fp |= FP_CB_TUNE;
9463
9464 if (reduced_clock) {
9465 fp2 = i9xx_dpll_compute_fp(reduced_clock);
2c07245f 9466
b75ca6f6
ACO
9467 if (reduced_clock->m < factor * reduced_clock->n)
9468 fp2 |= FP_CB_TUNE;
9469 } else {
9470 fp2 = fp;
9471 }
9a7c7890 9472
5eddb70b 9473 dpll = 0;
2c07245f 9474
3d6e9ee0 9475 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
a07d6787
EA
9476 dpll |= DPLLB_MODE_LVDS;
9477 else
9478 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 9479
190f68c5 9480 dpll |= (crtc_state->pixel_multiplier - 1)
ef1b460d 9481 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f 9482
3d6e9ee0
VS
9483 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
9484 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
4a33e48d 9485 dpll |= DPLL_SDVO_HIGH_SPEED;
3d6e9ee0 9486
37a5650b 9487 if (intel_crtc_has_dp_encoder(crtc_state))
4a33e48d 9488 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 9489
7d7f8633
VS
9490 /*
9491 * The high speed IO clock is only really required for
9492 * SDVO/HDMI/DP, but we also enable it for CRT to make it
9493 * possible to share the DPLL between CRT and HDMI. Enabling
9494 * the clock needlessly does no real harm, except use up a
9495 * bit of power potentially.
9496 *
9497 * We'll limit this to IVB with 3 pipes, since it has only two
9498 * DPLLs and so DPLL sharing is the only way to get three pipes
9499 * driving PCH ports at the same time. On SNB we could do this,
9500 * and potentially avoid enabling the second DPLL, but it's not
9501 * clear if it''s a win or loss power wise. No point in doing
9502 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
9503 */
9504 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
9505 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
9506 dpll |= DPLL_SDVO_HIGH_SPEED;
9507
a07d6787 9508 /* compute bitmask from p1 value */
190f68c5 9509 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 9510 /* also FPA1 */
190f68c5 9511 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 9512
190f68c5 9513 switch (crtc_state->dpll.p2) {
a07d6787
EA
9514 case 5:
9515 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
9516 break;
9517 case 7:
9518 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
9519 break;
9520 case 10:
9521 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
9522 break;
9523 case 14:
9524 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
9525 break;
79e53945
JB
9526 }
9527
3d6e9ee0
VS
9528 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
9529 intel_panel_use_ssc(dev_priv))
43565a06 9530 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
9531 else
9532 dpll |= PLL_REF_INPUT_DREFCLK;
9533
b75ca6f6
ACO
9534 dpll |= DPLL_VCO_ENABLE;
9535
9536 crtc_state->dpll_hw_state.dpll = dpll;
9537 crtc_state->dpll_hw_state.fp0 = fp;
9538 crtc_state->dpll_hw_state.fp1 = fp2;
de13a2e3
PZ
9539}
9540
190f68c5
ACO
9541static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9542 struct intel_crtc_state *crtc_state)
de13a2e3 9543{
997c030c 9544 struct drm_device *dev = crtc->base.dev;
fac5e23e 9545 struct drm_i915_private *dev_priv = to_i915(dev);
9e2c8475 9546 struct dpll reduced_clock;
7ed9f894 9547 bool has_reduced_clock = false;
e2b78267 9548 struct intel_shared_dpll *pll;
1b6f4958 9549 const struct intel_limit *limit;
997c030c 9550 int refclk = 120000;
de13a2e3 9551
dd3cd74a
ACO
9552 memset(&crtc_state->dpll_hw_state, 0,
9553 sizeof(crtc_state->dpll_hw_state));
9554
ded220e2
ACO
9555 crtc->lowfreq_avail = false;
9556
9557 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
9558 if (!crtc_state->has_pch_encoder)
9559 return 0;
79e53945 9560
2d84d2b3 9561 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
997c030c
ACO
9562 if (intel_panel_use_ssc(dev_priv)) {
9563 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
9564 dev_priv->vbt.lvds_ssc_freq);
9565 refclk = dev_priv->vbt.lvds_ssc_freq;
9566 }
9567
9568 if (intel_is_dual_link_lvds(dev)) {
9569 if (refclk == 100000)
9570 limit = &intel_limits_ironlake_dual_lvds_100m;
9571 else
9572 limit = &intel_limits_ironlake_dual_lvds;
9573 } else {
9574 if (refclk == 100000)
9575 limit = &intel_limits_ironlake_single_lvds_100m;
9576 else
9577 limit = &intel_limits_ironlake_single_lvds;
9578 }
9579 } else {
9580 limit = &intel_limits_ironlake_dac;
9581 }
9582
364ee29d 9583 if (!crtc_state->clock_set &&
997c030c
ACO
9584 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
9585 refclk, NULL, &crtc_state->dpll)) {
364ee29d
ACO
9586 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9587 return -EINVAL;
f47709a9 9588 }
79e53945 9589
b75ca6f6
ACO
9590 ironlake_compute_dpll(crtc, crtc_state,
9591 has_reduced_clock ? &reduced_clock : NULL);
66e985c0 9592
ded220e2
ACO
9593 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
9594 if (pll == NULL) {
9595 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
9596 pipe_name(crtc->pipe));
9597 return -EINVAL;
3fb37703 9598 }
79e53945 9599
2d84d2b3 9600 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ded220e2 9601 has_reduced_clock)
c7653199 9602 crtc->lowfreq_avail = true;
e2b78267 9603
c8f7a0db 9604 return 0;
79e53945
JB
9605}
9606
eb14cb74
VS
9607static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9608 struct intel_link_m_n *m_n)
9609{
9610 struct drm_device *dev = crtc->base.dev;
fac5e23e 9611 struct drm_i915_private *dev_priv = to_i915(dev);
eb14cb74
VS
9612 enum pipe pipe = crtc->pipe;
9613
9614 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9615 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9616 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9617 & ~TU_SIZE_MASK;
9618 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9619 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9620 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9621}
9622
9623static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9624 enum transcoder transcoder,
b95af8be
VK
9625 struct intel_link_m_n *m_n,
9626 struct intel_link_m_n *m2_n2)
72419203 9627{
6315b5d3 9628 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
eb14cb74 9629 enum pipe pipe = crtc->pipe;
72419203 9630
6315b5d3 9631 if (INTEL_GEN(dev_priv) >= 5) {
eb14cb74
VS
9632 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9633 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9634 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9635 & ~TU_SIZE_MASK;
9636 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9637 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9638 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
9639 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9640 * gen < 8) and if DRRS is supported (to make sure the
9641 * registers are not unnecessarily read).
9642 */
6315b5d3 9643 if (m2_n2 && INTEL_GEN(dev_priv) < 8 &&
6e3c9717 9644 crtc->config->has_drrs) {
b95af8be
VK
9645 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9646 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9647 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9648 & ~TU_SIZE_MASK;
9649 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9650 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9651 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9652 }
eb14cb74
VS
9653 } else {
9654 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9655 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9656 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9657 & ~TU_SIZE_MASK;
9658 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9659 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9660 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9661 }
9662}
9663
9664void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 9665 struct intel_crtc_state *pipe_config)
eb14cb74 9666{
681a8504 9667 if (pipe_config->has_pch_encoder)
eb14cb74
VS
9668 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9669 else
9670 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
9671 &pipe_config->dp_m_n,
9672 &pipe_config->dp_m2_n2);
eb14cb74 9673}
72419203 9674
eb14cb74 9675static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5cec258b 9676 struct intel_crtc_state *pipe_config)
eb14cb74
VS
9677{
9678 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 9679 &pipe_config->fdi_m_n, NULL);
72419203
DV
9680}
9681
bd2e244f 9682static void skylake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9683 struct intel_crtc_state *pipe_config)
bd2e244f
JB
9684{
9685 struct drm_device *dev = crtc->base.dev;
fac5e23e 9686 struct drm_i915_private *dev_priv = to_i915(dev);
a1b2278e
CK
9687 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9688 uint32_t ps_ctrl = 0;
9689 int id = -1;
9690 int i;
bd2e244f 9691
a1b2278e
CK
9692 /* find scaler attached to this pipe */
9693 for (i = 0; i < crtc->num_scalers; i++) {
9694 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9695 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9696 id = i;
9697 pipe_config->pch_pfit.enabled = true;
9698 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9699 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9700 break;
9701 }
9702 }
bd2e244f 9703
a1b2278e
CK
9704 scaler_state->scaler_id = id;
9705 if (id >= 0) {
9706 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9707 } else {
9708 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
bd2e244f
JB
9709 }
9710}
9711
5724dbd1
DL
9712static void
9713skylake_get_initial_plane_config(struct intel_crtc *crtc,
9714 struct intel_initial_plane_config *plane_config)
bc8d7dff
DL
9715{
9716 struct drm_device *dev = crtc->base.dev;
fac5e23e 9717 struct drm_i915_private *dev_priv = to_i915(dev);
40f46283 9718 u32 val, base, offset, stride_mult, tiling;
bc8d7dff
DL
9719 int pipe = crtc->pipe;
9720 int fourcc, pixel_format;
6761dd31 9721 unsigned int aligned_height;
bc8d7dff 9722 struct drm_framebuffer *fb;
1b842c89 9723 struct intel_framebuffer *intel_fb;
bc8d7dff 9724
d9806c9f 9725 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9726 if (!intel_fb) {
bc8d7dff
DL
9727 DRM_DEBUG_KMS("failed to alloc fb\n");
9728 return;
9729 }
9730
1b842c89
DL
9731 fb = &intel_fb->base;
9732
bc8d7dff 9733 val = I915_READ(PLANE_CTL(pipe, 0));
42a7b088
DL
9734 if (!(val & PLANE_CTL_ENABLE))
9735 goto error;
9736
bc8d7dff
DL
9737 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9738 fourcc = skl_format_to_fourcc(pixel_format,
9739 val & PLANE_CTL_ORDER_RGBX,
9740 val & PLANE_CTL_ALPHA_MASK);
9741 fb->pixel_format = fourcc;
9742 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9743
40f46283
DL
9744 tiling = val & PLANE_CTL_TILED_MASK;
9745 switch (tiling) {
9746 case PLANE_CTL_TILED_LINEAR:
9747 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9748 break;
9749 case PLANE_CTL_TILED_X:
9750 plane_config->tiling = I915_TILING_X;
9751 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9752 break;
9753 case PLANE_CTL_TILED_Y:
9754 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9755 break;
9756 case PLANE_CTL_TILED_YF:
9757 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9758 break;
9759 default:
9760 MISSING_CASE(tiling);
9761 goto error;
9762 }
9763
bc8d7dff
DL
9764 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9765 plane_config->base = base;
9766
9767 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9768
9769 val = I915_READ(PLANE_SIZE(pipe, 0));
9770 fb->height = ((val >> 16) & 0xfff) + 1;
9771 fb->width = ((val >> 0) & 0x1fff) + 1;
9772
9773 val = I915_READ(PLANE_STRIDE(pipe, 0));
7b49f948 9774 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
40f46283 9775 fb->pixel_format);
bc8d7dff
DL
9776 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9777
9778 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9779 fb->pixel_format,
9780 fb->modifier[0]);
bc8d7dff 9781
f37b5c2b 9782 plane_config->size = fb->pitches[0] * aligned_height;
bc8d7dff
DL
9783
9784 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9785 pipe_name(pipe), fb->width, fb->height,
9786 fb->bits_per_pixel, base, fb->pitches[0],
9787 plane_config->size);
9788
2d14030b 9789 plane_config->fb = intel_fb;
bc8d7dff
DL
9790 return;
9791
9792error:
d1a3a036 9793 kfree(intel_fb);
bc8d7dff
DL
9794}
9795
2fa2fe9a 9796static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9797 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
9798{
9799 struct drm_device *dev = crtc->base.dev;
fac5e23e 9800 struct drm_i915_private *dev_priv = to_i915(dev);
2fa2fe9a
DV
9801 uint32_t tmp;
9802
9803 tmp = I915_READ(PF_CTL(crtc->pipe));
9804
9805 if (tmp & PF_ENABLE) {
fd4daa9c 9806 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
9807 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9808 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
9809
9810 /* We currently do not free assignements of panel fitters on
9811 * ivb/hsw (since we don't use the higher upscaling modes which
9812 * differentiates them) so just WARN about this case for now. */
5db94019 9813 if (IS_GEN7(dev_priv)) {
cb8b2a30
DV
9814 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9815 PF_PIPE_SEL_IVB(crtc->pipe));
9816 }
2fa2fe9a 9817 }
79e53945
JB
9818}
9819
5724dbd1
DL
9820static void
9821ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9822 struct intel_initial_plane_config *plane_config)
4c6baa59
JB
9823{
9824 struct drm_device *dev = crtc->base.dev;
fac5e23e 9825 struct drm_i915_private *dev_priv = to_i915(dev);
4c6baa59 9826 u32 val, base, offset;
aeee5a49 9827 int pipe = crtc->pipe;
4c6baa59 9828 int fourcc, pixel_format;
6761dd31 9829 unsigned int aligned_height;
b113d5ee 9830 struct drm_framebuffer *fb;
1b842c89 9831 struct intel_framebuffer *intel_fb;
4c6baa59 9832
42a7b088
DL
9833 val = I915_READ(DSPCNTR(pipe));
9834 if (!(val & DISPLAY_PLANE_ENABLE))
9835 return;
9836
d9806c9f 9837 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9838 if (!intel_fb) {
4c6baa59
JB
9839 DRM_DEBUG_KMS("failed to alloc fb\n");
9840 return;
9841 }
9842
1b842c89
DL
9843 fb = &intel_fb->base;
9844
6315b5d3 9845 if (INTEL_GEN(dev_priv) >= 4) {
18c5247e 9846 if (val & DISPPLANE_TILED) {
49af449b 9847 plane_config->tiling = I915_TILING_X;
18c5247e
DV
9848 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9849 }
9850 }
4c6baa59
JB
9851
9852 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 9853 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
9854 fb->pixel_format = fourcc;
9855 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
4c6baa59 9856
aeee5a49 9857 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
8652744b 9858 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
aeee5a49 9859 offset = I915_READ(DSPOFFSET(pipe));
4c6baa59 9860 } else {
49af449b 9861 if (plane_config->tiling)
aeee5a49 9862 offset = I915_READ(DSPTILEOFF(pipe));
4c6baa59 9863 else
aeee5a49 9864 offset = I915_READ(DSPLINOFF(pipe));
4c6baa59
JB
9865 }
9866 plane_config->base = base;
9867
9868 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
9869 fb->width = ((val >> 16) & 0xfff) + 1;
9870 fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
9871
9872 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 9873 fb->pitches[0] = val & 0xffffffc0;
4c6baa59 9874
b113d5ee 9875 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9876 fb->pixel_format,
9877 fb->modifier[0]);
4c6baa59 9878
f37b5c2b 9879 plane_config->size = fb->pitches[0] * aligned_height;
4c6baa59 9880
2844a921
DL
9881 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9882 pipe_name(pipe), fb->width, fb->height,
9883 fb->bits_per_pixel, base, fb->pitches[0],
9884 plane_config->size);
b113d5ee 9885
2d14030b 9886 plane_config->fb = intel_fb;
4c6baa59
JB
9887}
9888
0e8ffe1b 9889static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9890 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9891{
9892 struct drm_device *dev = crtc->base.dev;
fac5e23e 9893 struct drm_i915_private *dev_priv = to_i915(dev);
1729050e 9894 enum intel_display_power_domain power_domain;
0e8ffe1b 9895 uint32_t tmp;
1729050e 9896 bool ret;
0e8ffe1b 9897
1729050e
ID
9898 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9899 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
930e8c9e
PZ
9900 return false;
9901
e143a21c 9902 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8106ddbd 9903 pipe_config->shared_dpll = NULL;
eccb140b 9904
1729050e 9905 ret = false;
0e8ffe1b
DV
9906 tmp = I915_READ(PIPECONF(crtc->pipe));
9907 if (!(tmp & PIPECONF_ENABLE))
1729050e 9908 goto out;
0e8ffe1b 9909
42571aef
VS
9910 switch (tmp & PIPECONF_BPC_MASK) {
9911 case PIPECONF_6BPC:
9912 pipe_config->pipe_bpp = 18;
9913 break;
9914 case PIPECONF_8BPC:
9915 pipe_config->pipe_bpp = 24;
9916 break;
9917 case PIPECONF_10BPC:
9918 pipe_config->pipe_bpp = 30;
9919 break;
9920 case PIPECONF_12BPC:
9921 pipe_config->pipe_bpp = 36;
9922 break;
9923 default:
9924 break;
9925 }
9926
b5a9fa09
DV
9927 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9928 pipe_config->limited_color_range = true;
9929
ab9412ba 9930 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0 9931 struct intel_shared_dpll *pll;
8106ddbd 9932 enum intel_dpll_id pll_id;
66e985c0 9933
88adfff1
DV
9934 pipe_config->has_pch_encoder = true;
9935
627eb5a3
DV
9936 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9937 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9938 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
9939
9940 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 9941
2d1fe073 9942 if (HAS_PCH_IBX(dev_priv)) {
d9a7bc67
ID
9943 /*
9944 * The pipe->pch transcoder and pch transcoder->pll
9945 * mapping is fixed.
9946 */
8106ddbd 9947 pll_id = (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
9948 } else {
9949 tmp = I915_READ(PCH_DPLL_SEL);
9950 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
8106ddbd 9951 pll_id = DPLL_ID_PCH_PLL_B;
c0d43d62 9952 else
8106ddbd 9953 pll_id= DPLL_ID_PCH_PLL_A;
c0d43d62 9954 }
66e985c0 9955
8106ddbd
ACO
9956 pipe_config->shared_dpll =
9957 intel_get_shared_dpll_by_id(dev_priv, pll_id);
9958 pll = pipe_config->shared_dpll;
66e985c0 9959
2edd6443
ACO
9960 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9961 &pipe_config->dpll_hw_state));
c93f54cf
DV
9962
9963 tmp = pipe_config->dpll_hw_state.dpll;
9964 pipe_config->pixel_multiplier =
9965 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9966 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
9967
9968 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
9969 } else {
9970 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
9971 }
9972
1bd1bd80 9973 intel_get_pipe_timings(crtc, pipe_config);
bc58be60 9974 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 9975
2fa2fe9a
DV
9976 ironlake_get_pfit_config(crtc, pipe_config);
9977
1729050e
ID
9978 ret = true;
9979
9980out:
9981 intel_display_power_put(dev_priv, power_domain);
9982
9983 return ret;
0e8ffe1b
DV
9984}
9985
be256dc7
PZ
9986static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9987{
91c8a326 9988 struct drm_device *dev = &dev_priv->drm;
be256dc7 9989 struct intel_crtc *crtc;
be256dc7 9990
d3fcc808 9991 for_each_intel_crtc(dev, crtc)
e2c719b7 9992 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
9993 pipe_name(crtc->pipe));
9994
e2c719b7
RC
9995 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9996 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
01403de3
VS
9997 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9998 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
44cb734c 9999 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
e2c719b7 10000 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 10001 "CPU PWM1 enabled\n");
772c2a51 10002 if (IS_HASWELL(dev_priv))
e2c719b7 10003 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 10004 "CPU PWM2 enabled\n");
e2c719b7 10005 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 10006 "PCH PWM1 enabled\n");
e2c719b7 10007 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 10008 "Utility pin enabled\n");
e2c719b7 10009 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 10010
9926ada1
PZ
10011 /*
10012 * In theory we can still leave IRQs enabled, as long as only the HPD
10013 * interrupts remain enabled. We used to check for that, but since it's
10014 * gen-specific and since we only disable LCPLL after we fully disable
10015 * the interrupts, the check below should be enough.
10016 */
e2c719b7 10017 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
10018}
10019
9ccd5aeb
PZ
10020static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
10021{
772c2a51 10022 if (IS_HASWELL(dev_priv))
9ccd5aeb
PZ
10023 return I915_READ(D_COMP_HSW);
10024 else
10025 return I915_READ(D_COMP_BDW);
10026}
10027
3c4c9b81
PZ
10028static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
10029{
772c2a51 10030 if (IS_HASWELL(dev_priv)) {
3c4c9b81
PZ
10031 mutex_lock(&dev_priv->rps.hw_lock);
10032 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
10033 val))
79cf219a 10034 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
3c4c9b81
PZ
10035 mutex_unlock(&dev_priv->rps.hw_lock);
10036 } else {
9ccd5aeb
PZ
10037 I915_WRITE(D_COMP_BDW, val);
10038 POSTING_READ(D_COMP_BDW);
3c4c9b81 10039 }
be256dc7
PZ
10040}
10041
10042/*
10043 * This function implements pieces of two sequences from BSpec:
10044 * - Sequence for display software to disable LCPLL
10045 * - Sequence for display software to allow package C8+
10046 * The steps implemented here are just the steps that actually touch the LCPLL
10047 * register. Callers should take care of disabling all the display engine
10048 * functions, doing the mode unset, fixing interrupts, etc.
10049 */
6ff58d53
PZ
10050static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
10051 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
10052{
10053 uint32_t val;
10054
10055 assert_can_disable_lcpll(dev_priv);
10056
10057 val = I915_READ(LCPLL_CTL);
10058
10059 if (switch_to_fclk) {
10060 val |= LCPLL_CD_SOURCE_FCLK;
10061 I915_WRITE(LCPLL_CTL, val);
10062
f53dd63f
ID
10063 if (wait_for_us(I915_READ(LCPLL_CTL) &
10064 LCPLL_CD_SOURCE_FCLK_DONE, 1))
be256dc7
PZ
10065 DRM_ERROR("Switching to FCLK failed\n");
10066
10067 val = I915_READ(LCPLL_CTL);
10068 }
10069
10070 val |= LCPLL_PLL_DISABLE;
10071 I915_WRITE(LCPLL_CTL, val);
10072 POSTING_READ(LCPLL_CTL);
10073
24d8441d 10074 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
be256dc7
PZ
10075 DRM_ERROR("LCPLL still locked\n");
10076
9ccd5aeb 10077 val = hsw_read_dcomp(dev_priv);
be256dc7 10078 val |= D_COMP_COMP_DISABLE;
3c4c9b81 10079 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
10080 ndelay(100);
10081
9ccd5aeb
PZ
10082 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
10083 1))
be256dc7
PZ
10084 DRM_ERROR("D_COMP RCOMP still in progress\n");
10085
10086 if (allow_power_down) {
10087 val = I915_READ(LCPLL_CTL);
10088 val |= LCPLL_POWER_DOWN_ALLOW;
10089 I915_WRITE(LCPLL_CTL, val);
10090 POSTING_READ(LCPLL_CTL);
10091 }
10092}
10093
10094/*
10095 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
10096 * source.
10097 */
6ff58d53 10098static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
10099{
10100 uint32_t val;
10101
10102 val = I915_READ(LCPLL_CTL);
10103
10104 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
10105 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
10106 return;
10107
a8a8bd54
PZ
10108 /*
10109 * Make sure we're not on PC8 state before disabling PC8, otherwise
10110 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
a8a8bd54 10111 */
59bad947 10112 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
215733fa 10113
be256dc7
PZ
10114 if (val & LCPLL_POWER_DOWN_ALLOW) {
10115 val &= ~LCPLL_POWER_DOWN_ALLOW;
10116 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 10117 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
10118 }
10119
9ccd5aeb 10120 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
10121 val |= D_COMP_COMP_FORCE;
10122 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 10123 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
10124
10125 val = I915_READ(LCPLL_CTL);
10126 val &= ~LCPLL_PLL_DISABLE;
10127 I915_WRITE(LCPLL_CTL, val);
10128
93220c08
CW
10129 if (intel_wait_for_register(dev_priv,
10130 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
10131 5))
be256dc7
PZ
10132 DRM_ERROR("LCPLL not locked yet\n");
10133
10134 if (val & LCPLL_CD_SOURCE_FCLK) {
10135 val = I915_READ(LCPLL_CTL);
10136 val &= ~LCPLL_CD_SOURCE_FCLK;
10137 I915_WRITE(LCPLL_CTL, val);
10138
f53dd63f
ID
10139 if (wait_for_us((I915_READ(LCPLL_CTL) &
10140 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
be256dc7
PZ
10141 DRM_ERROR("Switching back to LCPLL failed\n");
10142 }
215733fa 10143
59bad947 10144 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
4c75b940 10145 intel_update_cdclk(dev_priv);
be256dc7
PZ
10146}
10147
765dab67
PZ
10148/*
10149 * Package states C8 and deeper are really deep PC states that can only be
10150 * reached when all the devices on the system allow it, so even if the graphics
10151 * device allows PC8+, it doesn't mean the system will actually get to these
10152 * states. Our driver only allows PC8+ when going into runtime PM.
10153 *
10154 * The requirements for PC8+ are that all the outputs are disabled, the power
10155 * well is disabled and most interrupts are disabled, and these are also
10156 * requirements for runtime PM. When these conditions are met, we manually do
10157 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
10158 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
10159 * hang the machine.
10160 *
10161 * When we really reach PC8 or deeper states (not just when we allow it) we lose
10162 * the state of some registers, so when we come back from PC8+ we need to
10163 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
10164 * need to take care of the registers kept by RC6. Notice that this happens even
10165 * if we don't put the device in PCI D3 state (which is what currently happens
10166 * because of the runtime PM support).
10167 *
10168 * For more, read "Display Sequences for Package C8" on the hardware
10169 * documentation.
10170 */
a14cb6fc 10171void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 10172{
c67a470b
PZ
10173 uint32_t val;
10174
c67a470b
PZ
10175 DRM_DEBUG_KMS("Enabling package C8+\n");
10176
4f8036a2 10177 if (HAS_PCH_LPT_LP(dev_priv)) {
c67a470b
PZ
10178 val = I915_READ(SOUTH_DSPCLK_GATE_D);
10179 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
10180 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
10181 }
10182
c39055b0 10183 lpt_disable_clkout_dp(dev_priv);
c67a470b
PZ
10184 hsw_disable_lcpll(dev_priv, true, true);
10185}
10186
a14cb6fc 10187void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b 10188{
c67a470b
PZ
10189 uint32_t val;
10190
c67a470b
PZ
10191 DRM_DEBUG_KMS("Disabling package C8+\n");
10192
10193 hsw_restore_lcpll(dev_priv);
c39055b0 10194 lpt_init_pch_refclk(dev_priv);
c67a470b 10195
4f8036a2 10196 if (HAS_PCH_LPT_LP(dev_priv)) {
c67a470b
PZ
10197 val = I915_READ(SOUTH_DSPCLK_GATE_D);
10198 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
10199 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
10200 }
c67a470b
PZ
10201}
10202
324513c0 10203static void bxt_modeset_commit_cdclk(struct drm_atomic_state *old_state)
f8437dd1 10204{
a821fc46 10205 struct drm_device *dev = old_state->dev;
1a617b77
ML
10206 struct intel_atomic_state *old_intel_state =
10207 to_intel_atomic_state(old_state);
10208 unsigned int req_cdclk = old_intel_state->dev_cdclk;
f8437dd1 10209
324513c0 10210 bxt_set_cdclk(to_i915(dev), req_cdclk);
f8437dd1
VK
10211}
10212
b30ce9e0
DP
10213static int bdw_adjust_min_pipe_pixel_rate(struct intel_crtc_state *crtc_state,
10214 int pixel_rate)
10215{
9c754024
DP
10216 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
10217
b30ce9e0 10218 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
9c754024 10219 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
b30ce9e0
DP
10220 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
10221
10222 /* BSpec says "Do not use DisplayPort with CDCLK less than
10223 * 432 MHz, audio enabled, port width x4, and link rate
10224 * HBR2 (5.4 GHz), or else there may be audio corruption or
10225 * screen corruption."
10226 */
10227 if (intel_crtc_has_dp_encoder(crtc_state) &&
10228 crtc_state->has_audio &&
10229 crtc_state->port_clock >= 540000 &&
10230 crtc_state->lane_count == 4)
10231 pixel_rate = max(432000, pixel_rate);
10232
10233 return pixel_rate;
10234}
10235
b432e5cf 10236/* compute the max rate for new configuration */
27c329ed 10237static int ilk_max_pixel_rate(struct drm_atomic_state *state)
b432e5cf 10238{
565602d7 10239 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fac5e23e 10240 struct drm_i915_private *dev_priv = to_i915(state->dev);
565602d7
ML
10241 struct drm_crtc *crtc;
10242 struct drm_crtc_state *cstate;
27c329ed 10243 struct intel_crtc_state *crtc_state;
565602d7
ML
10244 unsigned max_pixel_rate = 0, i;
10245 enum pipe pipe;
b432e5cf 10246
565602d7
ML
10247 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
10248 sizeof(intel_state->min_pixclk));
27c329ed 10249
565602d7
ML
10250 for_each_crtc_in_state(state, crtc, cstate, i) {
10251 int pixel_rate;
27c329ed 10252
565602d7
ML
10253 crtc_state = to_intel_crtc_state(cstate);
10254 if (!crtc_state->base.enable) {
10255 intel_state->min_pixclk[i] = 0;
b432e5cf 10256 continue;
565602d7 10257 }
b432e5cf 10258
27c329ed 10259 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
b432e5cf 10260
9c754024 10261 if (IS_BROADWELL(dev_priv) || IS_GEN9(dev_priv))
b30ce9e0
DP
10262 pixel_rate = bdw_adjust_min_pipe_pixel_rate(crtc_state,
10263 pixel_rate);
b432e5cf 10264
565602d7 10265 intel_state->min_pixclk[i] = pixel_rate;
b432e5cf
VS
10266 }
10267
565602d7
ML
10268 for_each_pipe(dev_priv, pipe)
10269 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
10270
b432e5cf
VS
10271 return max_pixel_rate;
10272}
10273
10274static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
10275{
fac5e23e 10276 struct drm_i915_private *dev_priv = to_i915(dev);
b432e5cf
VS
10277 uint32_t val, data;
10278 int ret;
10279
10280 if (WARN((I915_READ(LCPLL_CTL) &
10281 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
10282 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
10283 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
10284 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
10285 "trying to change cdclk frequency with cdclk not enabled\n"))
10286 return;
10287
10288 mutex_lock(&dev_priv->rps.hw_lock);
10289 ret = sandybridge_pcode_write(dev_priv,
10290 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
10291 mutex_unlock(&dev_priv->rps.hw_lock);
10292 if (ret) {
10293 DRM_ERROR("failed to inform pcode about cdclk change\n");
10294 return;
10295 }
10296
10297 val = I915_READ(LCPLL_CTL);
10298 val |= LCPLL_CD_SOURCE_FCLK;
10299 I915_WRITE(LCPLL_CTL, val);
10300
5ba00178
TU
10301 if (wait_for_us(I915_READ(LCPLL_CTL) &
10302 LCPLL_CD_SOURCE_FCLK_DONE, 1))
b432e5cf
VS
10303 DRM_ERROR("Switching to FCLK failed\n");
10304
10305 val = I915_READ(LCPLL_CTL);
10306 val &= ~LCPLL_CLK_FREQ_MASK;
10307
10308 switch (cdclk) {
10309 case 450000:
10310 val |= LCPLL_CLK_FREQ_450;
10311 data = 0;
10312 break;
10313 case 540000:
10314 val |= LCPLL_CLK_FREQ_54O_BDW;
10315 data = 1;
10316 break;
10317 case 337500:
10318 val |= LCPLL_CLK_FREQ_337_5_BDW;
10319 data = 2;
10320 break;
10321 case 675000:
10322 val |= LCPLL_CLK_FREQ_675_BDW;
10323 data = 3;
10324 break;
10325 default:
10326 WARN(1, "invalid cdclk frequency\n");
10327 return;
10328 }
10329
10330 I915_WRITE(LCPLL_CTL, val);
10331
10332 val = I915_READ(LCPLL_CTL);
10333 val &= ~LCPLL_CD_SOURCE_FCLK;
10334 I915_WRITE(LCPLL_CTL, val);
10335
5ba00178
TU
10336 if (wait_for_us((I915_READ(LCPLL_CTL) &
10337 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
b432e5cf
VS
10338 DRM_ERROR("Switching back to LCPLL failed\n");
10339
10340 mutex_lock(&dev_priv->rps.hw_lock);
10341 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
10342 mutex_unlock(&dev_priv->rps.hw_lock);
10343
7f1052a8
VS
10344 I915_WRITE(CDCLK_FREQ, DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
10345
4c75b940 10346 intel_update_cdclk(dev_priv);
b432e5cf
VS
10347
10348 WARN(cdclk != dev_priv->cdclk_freq,
10349 "cdclk requested %d kHz but got %d kHz\n",
10350 cdclk, dev_priv->cdclk_freq);
10351}
10352
587c7914
VS
10353static int broadwell_calc_cdclk(int max_pixclk)
10354{
10355 if (max_pixclk > 540000)
10356 return 675000;
10357 else if (max_pixclk > 450000)
10358 return 540000;
10359 else if (max_pixclk > 337500)
10360 return 450000;
10361 else
10362 return 337500;
10363}
10364
27c329ed 10365static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
b432e5cf 10366{
27c329ed 10367 struct drm_i915_private *dev_priv = to_i915(state->dev);
1a617b77 10368 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
27c329ed 10369 int max_pixclk = ilk_max_pixel_rate(state);
b432e5cf
VS
10370 int cdclk;
10371
10372 /*
10373 * FIXME should also account for plane ratio
10374 * once 64bpp pixel formats are supported.
10375 */
587c7914 10376 cdclk = broadwell_calc_cdclk(max_pixclk);
b432e5cf 10377
b432e5cf 10378 if (cdclk > dev_priv->max_cdclk_freq) {
63ba534e
ML
10379 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
10380 cdclk, dev_priv->max_cdclk_freq);
10381 return -EINVAL;
b432e5cf
VS
10382 }
10383
1a617b77
ML
10384 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
10385 if (!intel_state->active_crtcs)
587c7914 10386 intel_state->dev_cdclk = broadwell_calc_cdclk(0);
b432e5cf
VS
10387
10388 return 0;
10389}
10390
27c329ed 10391static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
b432e5cf 10392{
27c329ed 10393 struct drm_device *dev = old_state->dev;
1a617b77
ML
10394 struct intel_atomic_state *old_intel_state =
10395 to_intel_atomic_state(old_state);
10396 unsigned req_cdclk = old_intel_state->dev_cdclk;
b432e5cf 10397
27c329ed 10398 broadwell_set_cdclk(dev, req_cdclk);
b432e5cf
VS
10399}
10400
c89e39f3
CT
10401static int skl_modeset_calc_cdclk(struct drm_atomic_state *state)
10402{
10403 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
10404 struct drm_i915_private *dev_priv = to_i915(state->dev);
10405 const int max_pixclk = ilk_max_pixel_rate(state);
a8ca4934 10406 int vco = intel_state->cdclk_pll_vco;
c89e39f3
CT
10407 int cdclk;
10408
10409 /*
10410 * FIXME should also account for plane ratio
10411 * once 64bpp pixel formats are supported.
10412 */
a8ca4934 10413 cdclk = skl_calc_cdclk(max_pixclk, vco);
c89e39f3
CT
10414
10415 /*
10416 * FIXME move the cdclk caclulation to
10417 * compute_config() so we can fail gracegully.
10418 */
10419 if (cdclk > dev_priv->max_cdclk_freq) {
10420 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
10421 cdclk, dev_priv->max_cdclk_freq);
10422 cdclk = dev_priv->max_cdclk_freq;
10423 }
10424
10425 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
10426 if (!intel_state->active_crtcs)
a8ca4934 10427 intel_state->dev_cdclk = skl_calc_cdclk(0, vco);
c89e39f3
CT
10428
10429 return 0;
10430}
10431
10432static void skl_modeset_commit_cdclk(struct drm_atomic_state *old_state)
10433{
1cd593e0
VS
10434 struct drm_i915_private *dev_priv = to_i915(old_state->dev);
10435 struct intel_atomic_state *intel_state = to_intel_atomic_state(old_state);
10436 unsigned int req_cdclk = intel_state->dev_cdclk;
10437 unsigned int req_vco = intel_state->cdclk_pll_vco;
c89e39f3 10438
1cd593e0 10439 skl_set_cdclk(dev_priv, req_cdclk, req_vco);
c89e39f3
CT
10440}
10441
190f68c5
ACO
10442static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
10443 struct intel_crtc_state *crtc_state)
09b4ddf9 10444{
d7edc4e5 10445 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
af3997b5
MK
10446 if (!intel_ddi_pll_select(crtc, crtc_state))
10447 return -EINVAL;
10448 }
716c2e55 10449
c7653199 10450 crtc->lowfreq_avail = false;
644cef34 10451
c8f7a0db 10452 return 0;
79e53945
JB
10453}
10454
3760b59c
S
10455static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
10456 enum port port,
10457 struct intel_crtc_state *pipe_config)
10458{
8106ddbd
ACO
10459 enum intel_dpll_id id;
10460
3760b59c
S
10461 switch (port) {
10462 case PORT_A:
08250c4b 10463 id = DPLL_ID_SKL_DPLL0;
3760b59c
S
10464 break;
10465 case PORT_B:
08250c4b 10466 id = DPLL_ID_SKL_DPLL1;
3760b59c
S
10467 break;
10468 case PORT_C:
08250c4b 10469 id = DPLL_ID_SKL_DPLL2;
3760b59c
S
10470 break;
10471 default:
10472 DRM_ERROR("Incorrect port type\n");
8106ddbd 10473 return;
3760b59c 10474 }
8106ddbd
ACO
10475
10476 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
3760b59c
S
10477}
10478
96b7dfb7
S
10479static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
10480 enum port port,
5cec258b 10481 struct intel_crtc_state *pipe_config)
96b7dfb7 10482{
8106ddbd 10483 enum intel_dpll_id id;
a3c988ea 10484 u32 temp;
96b7dfb7
S
10485
10486 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
c856052a 10487 id = temp >> (port * 3 + 1);
96b7dfb7 10488
c856052a 10489 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
8106ddbd 10490 return;
8106ddbd
ACO
10491
10492 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
96b7dfb7
S
10493}
10494
7d2c8175
DL
10495static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
10496 enum port port,
5cec258b 10497 struct intel_crtc_state *pipe_config)
7d2c8175 10498{
8106ddbd 10499 enum intel_dpll_id id;
c856052a 10500 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
8106ddbd 10501
c856052a 10502 switch (ddi_pll_sel) {
7d2c8175 10503 case PORT_CLK_SEL_WRPLL1:
8106ddbd 10504 id = DPLL_ID_WRPLL1;
7d2c8175
DL
10505 break;
10506 case PORT_CLK_SEL_WRPLL2:
8106ddbd 10507 id = DPLL_ID_WRPLL2;
7d2c8175 10508 break;
00490c22 10509 case PORT_CLK_SEL_SPLL:
8106ddbd 10510 id = DPLL_ID_SPLL;
79bd23da 10511 break;
9d16da65
ACO
10512 case PORT_CLK_SEL_LCPLL_810:
10513 id = DPLL_ID_LCPLL_810;
10514 break;
10515 case PORT_CLK_SEL_LCPLL_1350:
10516 id = DPLL_ID_LCPLL_1350;
10517 break;
10518 case PORT_CLK_SEL_LCPLL_2700:
10519 id = DPLL_ID_LCPLL_2700;
10520 break;
8106ddbd 10521 default:
c856052a 10522 MISSING_CASE(ddi_pll_sel);
8106ddbd
ACO
10523 /* fall through */
10524 case PORT_CLK_SEL_NONE:
8106ddbd 10525 return;
7d2c8175 10526 }
8106ddbd
ACO
10527
10528 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
7d2c8175
DL
10529}
10530
cf30429e
JN
10531static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
10532 struct intel_crtc_state *pipe_config,
10533 unsigned long *power_domain_mask)
10534{
10535 struct drm_device *dev = crtc->base.dev;
fac5e23e 10536 struct drm_i915_private *dev_priv = to_i915(dev);
cf30429e
JN
10537 enum intel_display_power_domain power_domain;
10538 u32 tmp;
10539
d9a7bc67
ID
10540 /*
10541 * The pipe->transcoder mapping is fixed with the exception of the eDP
10542 * transcoder handled below.
10543 */
cf30429e
JN
10544 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
10545
10546 /*
10547 * XXX: Do intel_display_power_get_if_enabled before reading this (for
10548 * consistency and less surprising code; it's in always on power).
10549 */
10550 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
10551 if (tmp & TRANS_DDI_FUNC_ENABLE) {
10552 enum pipe trans_edp_pipe;
10553 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
10554 default:
10555 WARN(1, "unknown pipe linked to edp transcoder\n");
10556 case TRANS_DDI_EDP_INPUT_A_ONOFF:
10557 case TRANS_DDI_EDP_INPUT_A_ON:
10558 trans_edp_pipe = PIPE_A;
10559 break;
10560 case TRANS_DDI_EDP_INPUT_B_ONOFF:
10561 trans_edp_pipe = PIPE_B;
10562 break;
10563 case TRANS_DDI_EDP_INPUT_C_ONOFF:
10564 trans_edp_pipe = PIPE_C;
10565 break;
10566 }
10567
10568 if (trans_edp_pipe == crtc->pipe)
10569 pipe_config->cpu_transcoder = TRANSCODER_EDP;
10570 }
10571
10572 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
10573 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10574 return false;
10575 *power_domain_mask |= BIT(power_domain);
10576
10577 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
10578
10579 return tmp & PIPECONF_ENABLE;
10580}
10581
4d1de975
JN
10582static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
10583 struct intel_crtc_state *pipe_config,
10584 unsigned long *power_domain_mask)
10585{
10586 struct drm_device *dev = crtc->base.dev;
fac5e23e 10587 struct drm_i915_private *dev_priv = to_i915(dev);
4d1de975
JN
10588 enum intel_display_power_domain power_domain;
10589 enum port port;
10590 enum transcoder cpu_transcoder;
10591 u32 tmp;
10592
4d1de975
JN
10593 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
10594 if (port == PORT_A)
10595 cpu_transcoder = TRANSCODER_DSI_A;
10596 else
10597 cpu_transcoder = TRANSCODER_DSI_C;
10598
10599 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
10600 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10601 continue;
10602 *power_domain_mask |= BIT(power_domain);
10603
db18b6a6
ID
10604 /*
10605 * The PLL needs to be enabled with a valid divider
10606 * configuration, otherwise accessing DSI registers will hang
10607 * the machine. See BSpec North Display Engine
10608 * registers/MIPI[BXT]. We can break out here early, since we
10609 * need the same DSI PLL to be enabled for both DSI ports.
10610 */
10611 if (!intel_dsi_pll_is_enabled(dev_priv))
10612 break;
10613
4d1de975
JN
10614 /* XXX: this works for video mode only */
10615 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
10616 if (!(tmp & DPI_ENABLE))
10617 continue;
10618
10619 tmp = I915_READ(MIPI_CTRL(port));
10620 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
10621 continue;
10622
10623 pipe_config->cpu_transcoder = cpu_transcoder;
4d1de975
JN
10624 break;
10625 }
10626
d7edc4e5 10627 return transcoder_is_dsi(pipe_config->cpu_transcoder);
4d1de975
JN
10628}
10629
26804afd 10630static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
5cec258b 10631 struct intel_crtc_state *pipe_config)
26804afd 10632{
6315b5d3 10633 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
d452c5b6 10634 struct intel_shared_dpll *pll;
26804afd
DV
10635 enum port port;
10636 uint32_t tmp;
10637
10638 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
10639
10640 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
10641
0853723b 10642 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
96b7dfb7 10643 skylake_get_ddi_pll(dev_priv, port, pipe_config);
e2d214ae 10644 else if (IS_BROXTON(dev_priv))
3760b59c 10645 bxt_get_ddi_pll(dev_priv, port, pipe_config);
96b7dfb7
S
10646 else
10647 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 10648
8106ddbd
ACO
10649 pll = pipe_config->shared_dpll;
10650 if (pll) {
2edd6443
ACO
10651 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
10652 &pipe_config->dpll_hw_state));
d452c5b6
DV
10653 }
10654
26804afd
DV
10655 /*
10656 * Haswell has only FDI/PCH transcoder A. It is which is connected to
10657 * DDI E. So just check whether this pipe is wired to DDI E and whether
10658 * the PCH transcoder is on.
10659 */
6315b5d3 10660 if (INTEL_GEN(dev_priv) < 9 &&
ca370455 10661 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
10662 pipe_config->has_pch_encoder = true;
10663
10664 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
10665 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
10666 FDI_DP_PORT_WIDTH_SHIFT) + 1;
10667
10668 ironlake_get_fdi_m_n_config(crtc, pipe_config);
10669 }
10670}
10671
0e8ffe1b 10672static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5cec258b 10673 struct intel_crtc_state *pipe_config)
0e8ffe1b 10674{
6315b5d3 10675 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1729050e
ID
10676 enum intel_display_power_domain power_domain;
10677 unsigned long power_domain_mask;
cf30429e 10678 bool active;
0e8ffe1b 10679
1729050e
ID
10680 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
10681 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
b5482bd0 10682 return false;
1729050e
ID
10683 power_domain_mask = BIT(power_domain);
10684
8106ddbd 10685 pipe_config->shared_dpll = NULL;
c0d43d62 10686
cf30429e 10687 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
eccb140b 10688
d7edc4e5
VS
10689 if (IS_BROXTON(dev_priv) &&
10690 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
10691 WARN_ON(active);
10692 active = true;
4d1de975
JN
10693 }
10694
cf30429e 10695 if (!active)
1729050e 10696 goto out;
0e8ffe1b 10697
d7edc4e5 10698 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
4d1de975
JN
10699 haswell_get_ddi_port_state(crtc, pipe_config);
10700 intel_get_pipe_timings(crtc, pipe_config);
10701 }
627eb5a3 10702
bc58be60 10703 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 10704
05dc698c
LL
10705 pipe_config->gamma_mode =
10706 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
10707
6315b5d3 10708 if (INTEL_GEN(dev_priv) >= 9) {
65edccce 10709 skl_init_scalers(dev_priv, crtc, pipe_config);
a1b2278e 10710
af99ceda
CK
10711 pipe_config->scaler_state.scaler_id = -1;
10712 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10713 }
10714
1729050e
ID
10715 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10716 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10717 power_domain_mask |= BIT(power_domain);
6315b5d3 10718 if (INTEL_GEN(dev_priv) >= 9)
bd2e244f 10719 skylake_get_pfit_config(crtc, pipe_config);
ff6d9f55 10720 else
1c132b44 10721 ironlake_get_pfit_config(crtc, pipe_config);
bd2e244f 10722 }
88adfff1 10723
772c2a51 10724 if (IS_HASWELL(dev_priv))
e59150dc
JB
10725 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10726 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 10727
4d1de975
JN
10728 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
10729 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
ebb69c95
CT
10730 pipe_config->pixel_multiplier =
10731 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10732 } else {
10733 pipe_config->pixel_multiplier = 1;
10734 }
6c49f241 10735
1729050e
ID
10736out:
10737 for_each_power_domain(power_domain, power_domain_mask)
10738 intel_display_power_put(dev_priv, power_domain);
10739
cf30429e 10740 return active;
0e8ffe1b
DV
10741}
10742
55a08b3f
ML
10743static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10744 const struct intel_plane_state *plane_state)
560b85bb
CW
10745{
10746 struct drm_device *dev = crtc->dev;
fac5e23e 10747 struct drm_i915_private *dev_priv = to_i915(dev);
560b85bb 10748 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 10749 uint32_t cntl = 0, size = 0;
560b85bb 10750
936e71e3 10751 if (plane_state && plane_state->base.visible) {
55a08b3f
ML
10752 unsigned int width = plane_state->base.crtc_w;
10753 unsigned int height = plane_state->base.crtc_h;
dc41c154
VS
10754 unsigned int stride = roundup_pow_of_two(width) * 4;
10755
10756 switch (stride) {
10757 default:
10758 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10759 width, stride);
10760 stride = 256;
10761 /* fallthrough */
10762 case 256:
10763 case 512:
10764 case 1024:
10765 case 2048:
10766 break;
4b0e333e
CW
10767 }
10768
dc41c154
VS
10769 cntl |= CURSOR_ENABLE |
10770 CURSOR_GAMMA_ENABLE |
10771 CURSOR_FORMAT_ARGB |
10772 CURSOR_STRIDE(stride);
10773
10774 size = (height << 12) | width;
4b0e333e 10775 }
560b85bb 10776
dc41c154
VS
10777 if (intel_crtc->cursor_cntl != 0 &&
10778 (intel_crtc->cursor_base != base ||
10779 intel_crtc->cursor_size != size ||
10780 intel_crtc->cursor_cntl != cntl)) {
10781 /* On these chipsets we can only modify the base/size/stride
10782 * whilst the cursor is disabled.
10783 */
0b87c24e
VS
10784 I915_WRITE(CURCNTR(PIPE_A), 0);
10785 POSTING_READ(CURCNTR(PIPE_A));
dc41c154 10786 intel_crtc->cursor_cntl = 0;
4b0e333e 10787 }
560b85bb 10788
99d1f387 10789 if (intel_crtc->cursor_base != base) {
0b87c24e 10790 I915_WRITE(CURBASE(PIPE_A), base);
99d1f387
VS
10791 intel_crtc->cursor_base = base;
10792 }
4726e0b0 10793
dc41c154
VS
10794 if (intel_crtc->cursor_size != size) {
10795 I915_WRITE(CURSIZE, size);
10796 intel_crtc->cursor_size = size;
4b0e333e 10797 }
560b85bb 10798
4b0e333e 10799 if (intel_crtc->cursor_cntl != cntl) {
0b87c24e
VS
10800 I915_WRITE(CURCNTR(PIPE_A), cntl);
10801 POSTING_READ(CURCNTR(PIPE_A));
4b0e333e 10802 intel_crtc->cursor_cntl = cntl;
560b85bb 10803 }
560b85bb
CW
10804}
10805
55a08b3f
ML
10806static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10807 const struct intel_plane_state *plane_state)
65a21cd6
JB
10808{
10809 struct drm_device *dev = crtc->dev;
fac5e23e 10810 struct drm_i915_private *dev_priv = to_i915(dev);
65a21cd6
JB
10811 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10812 int pipe = intel_crtc->pipe;
663f3122 10813 uint32_t cntl = 0;
4b0e333e 10814
936e71e3 10815 if (plane_state && plane_state->base.visible) {
4b0e333e 10816 cntl = MCURSOR_GAMMA_ENABLE;
55a08b3f 10817 switch (plane_state->base.crtc_w) {
4726e0b0
SK
10818 case 64:
10819 cntl |= CURSOR_MODE_64_ARGB_AX;
10820 break;
10821 case 128:
10822 cntl |= CURSOR_MODE_128_ARGB_AX;
10823 break;
10824 case 256:
10825 cntl |= CURSOR_MODE_256_ARGB_AX;
10826 break;
10827 default:
55a08b3f 10828 MISSING_CASE(plane_state->base.crtc_w);
4726e0b0 10829 return;
65a21cd6 10830 }
4b0e333e 10831 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7 10832
4f8036a2 10833 if (HAS_DDI(dev_priv))
47bf17a7 10834 cntl |= CURSOR_PIPE_CSC_ENABLE;
65a21cd6 10835
f22aa143 10836 if (plane_state->base.rotation & DRM_ROTATE_180)
55a08b3f
ML
10837 cntl |= CURSOR_ROTATE_180;
10838 }
4398ad45 10839
4b0e333e
CW
10840 if (intel_crtc->cursor_cntl != cntl) {
10841 I915_WRITE(CURCNTR(pipe), cntl);
10842 POSTING_READ(CURCNTR(pipe));
10843 intel_crtc->cursor_cntl = cntl;
65a21cd6 10844 }
4b0e333e 10845
65a21cd6 10846 /* and commit changes on next vblank */
5efb3e28
VS
10847 I915_WRITE(CURBASE(pipe), base);
10848 POSTING_READ(CURBASE(pipe));
99d1f387
VS
10849
10850 intel_crtc->cursor_base = base;
65a21cd6
JB
10851}
10852
cda4b7d3 10853/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f 10854static void intel_crtc_update_cursor(struct drm_crtc *crtc,
55a08b3f 10855 const struct intel_plane_state *plane_state)
cda4b7d3
CW
10856{
10857 struct drm_device *dev = crtc->dev;
fac5e23e 10858 struct drm_i915_private *dev_priv = to_i915(dev);
cda4b7d3
CW
10859 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10860 int pipe = intel_crtc->pipe;
55a08b3f
ML
10861 u32 base = intel_crtc->cursor_addr;
10862 u32 pos = 0;
cda4b7d3 10863
55a08b3f
ML
10864 if (plane_state) {
10865 int x = plane_state->base.crtc_x;
10866 int y = plane_state->base.crtc_y;
cda4b7d3 10867
55a08b3f
ML
10868 if (x < 0) {
10869 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10870 x = -x;
10871 }
10872 pos |= x << CURSOR_X_SHIFT;
cda4b7d3 10873
55a08b3f
ML
10874 if (y < 0) {
10875 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10876 y = -y;
10877 }
10878 pos |= y << CURSOR_Y_SHIFT;
10879
10880 /* ILK+ do this automagically */
49cff963 10881 if (HAS_GMCH_DISPLAY(dev_priv) &&
f22aa143 10882 plane_state->base.rotation & DRM_ROTATE_180) {
55a08b3f
ML
10883 base += (plane_state->base.crtc_h *
10884 plane_state->base.crtc_w - 1) * 4;
10885 }
cda4b7d3 10886 }
cda4b7d3 10887
5efb3e28
VS
10888 I915_WRITE(CURPOS(pipe), pos);
10889
50a0bc90 10890 if (IS_845G(dev_priv) || IS_I865G(dev_priv))
55a08b3f 10891 i845_update_cursor(crtc, base, plane_state);
5efb3e28 10892 else
55a08b3f 10893 i9xx_update_cursor(crtc, base, plane_state);
cda4b7d3
CW
10894}
10895
50a0bc90 10896static bool cursor_size_ok(struct drm_i915_private *dev_priv,
dc41c154
VS
10897 uint32_t width, uint32_t height)
10898{
10899 if (width == 0 || height == 0)
10900 return false;
10901
10902 /*
10903 * 845g/865g are special in that they are only limited by
10904 * the width of their cursors, the height is arbitrary up to
10905 * the precision of the register. Everything else requires
10906 * square cursors, limited to a few power-of-two sizes.
10907 */
50a0bc90 10908 if (IS_845G(dev_priv) || IS_I865G(dev_priv)) {
dc41c154
VS
10909 if ((width & 63) != 0)
10910 return false;
10911
50a0bc90 10912 if (width > (IS_845G(dev_priv) ? 64 : 512))
dc41c154
VS
10913 return false;
10914
10915 if (height > 1023)
10916 return false;
10917 } else {
10918 switch (width | height) {
10919 case 256:
10920 case 128:
50a0bc90 10921 if (IS_GEN2(dev_priv))
dc41c154
VS
10922 return false;
10923 case 64:
10924 break;
10925 default:
10926 return false;
10927 }
10928 }
10929
10930 return true;
10931}
10932
79e53945
JB
10933/* VESA 640x480x72Hz mode to set on the pipe */
10934static struct drm_display_mode load_detect_mode = {
10935 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10936 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10937};
10938
a8bb6818
DV
10939struct drm_framebuffer *
10940__intel_framebuffer_create(struct drm_device *dev,
10941 struct drm_mode_fb_cmd2 *mode_cmd,
10942 struct drm_i915_gem_object *obj)
d2dff872
CW
10943{
10944 struct intel_framebuffer *intel_fb;
10945 int ret;
10946
10947 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
dcb1394e 10948 if (!intel_fb)
d2dff872 10949 return ERR_PTR(-ENOMEM);
d2dff872
CW
10950
10951 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
10952 if (ret)
10953 goto err;
d2dff872
CW
10954
10955 return &intel_fb->base;
dcb1394e 10956
dd4916c5 10957err:
dd4916c5 10958 kfree(intel_fb);
dd4916c5 10959 return ERR_PTR(ret);
d2dff872
CW
10960}
10961
b5ea642a 10962static struct drm_framebuffer *
a8bb6818
DV
10963intel_framebuffer_create(struct drm_device *dev,
10964 struct drm_mode_fb_cmd2 *mode_cmd,
10965 struct drm_i915_gem_object *obj)
10966{
10967 struct drm_framebuffer *fb;
10968 int ret;
10969
10970 ret = i915_mutex_lock_interruptible(dev);
10971 if (ret)
10972 return ERR_PTR(ret);
10973 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10974 mutex_unlock(&dev->struct_mutex);
10975
10976 return fb;
10977}
10978
d2dff872
CW
10979static u32
10980intel_framebuffer_pitch_for_width(int width, int bpp)
10981{
10982 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10983 return ALIGN(pitch, 64);
10984}
10985
10986static u32
10987intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10988{
10989 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 10990 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
10991}
10992
10993static struct drm_framebuffer *
10994intel_framebuffer_create_for_mode(struct drm_device *dev,
10995 struct drm_display_mode *mode,
10996 int depth, int bpp)
10997{
dcb1394e 10998 struct drm_framebuffer *fb;
d2dff872 10999 struct drm_i915_gem_object *obj;
0fed39bd 11000 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872 11001
d37cd8a8 11002 obj = i915_gem_object_create(dev,
d2dff872 11003 intel_framebuffer_size_for_mode(mode, bpp));
fe3db79b
CW
11004 if (IS_ERR(obj))
11005 return ERR_CAST(obj);
d2dff872
CW
11006
11007 mode_cmd.width = mode->hdisplay;
11008 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
11009 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
11010 bpp);
5ca0c34a 11011 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872 11012
dcb1394e
LW
11013 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
11014 if (IS_ERR(fb))
f0cd5182 11015 i915_gem_object_put(obj);
dcb1394e
LW
11016
11017 return fb;
d2dff872
CW
11018}
11019
11020static struct drm_framebuffer *
11021mode_fits_in_fbdev(struct drm_device *dev,
11022 struct drm_display_mode *mode)
11023{
0695726e 11024#ifdef CONFIG_DRM_FBDEV_EMULATION
fac5e23e 11025 struct drm_i915_private *dev_priv = to_i915(dev);
d2dff872
CW
11026 struct drm_i915_gem_object *obj;
11027 struct drm_framebuffer *fb;
11028
4c0e5528 11029 if (!dev_priv->fbdev)
d2dff872
CW
11030 return NULL;
11031
4c0e5528 11032 if (!dev_priv->fbdev->fb)
d2dff872
CW
11033 return NULL;
11034
4c0e5528
DV
11035 obj = dev_priv->fbdev->fb->obj;
11036 BUG_ON(!obj);
11037
8bcd4553 11038 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
11039 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
11040 fb->bits_per_pixel))
d2dff872
CW
11041 return NULL;
11042
01f2c773 11043 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
11044 return NULL;
11045
edde3617 11046 drm_framebuffer_reference(fb);
d2dff872 11047 return fb;
4520f53a
DV
11048#else
11049 return NULL;
11050#endif
d2dff872
CW
11051}
11052
d3a40d1b
ACO
11053static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
11054 struct drm_crtc *crtc,
11055 struct drm_display_mode *mode,
11056 struct drm_framebuffer *fb,
11057 int x, int y)
11058{
11059 struct drm_plane_state *plane_state;
11060 int hdisplay, vdisplay;
11061 int ret;
11062
11063 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
11064 if (IS_ERR(plane_state))
11065 return PTR_ERR(plane_state);
11066
11067 if (mode)
11068 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
11069 else
11070 hdisplay = vdisplay = 0;
11071
11072 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
11073 if (ret)
11074 return ret;
11075 drm_atomic_set_fb_for_plane(plane_state, fb);
11076 plane_state->crtc_x = 0;
11077 plane_state->crtc_y = 0;
11078 plane_state->crtc_w = hdisplay;
11079 plane_state->crtc_h = vdisplay;
11080 plane_state->src_x = x << 16;
11081 plane_state->src_y = y << 16;
11082 plane_state->src_w = hdisplay << 16;
11083 plane_state->src_h = vdisplay << 16;
11084
11085 return 0;
11086}
11087
d2434ab7 11088bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 11089 struct drm_display_mode *mode,
51fd371b
RC
11090 struct intel_load_detect_pipe *old,
11091 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
11092{
11093 struct intel_crtc *intel_crtc;
d2434ab7
DV
11094 struct intel_encoder *intel_encoder =
11095 intel_attached_encoder(connector);
79e53945 11096 struct drm_crtc *possible_crtc;
4ef69c7a 11097 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
11098 struct drm_crtc *crtc = NULL;
11099 struct drm_device *dev = encoder->dev;
0f0f74bc 11100 struct drm_i915_private *dev_priv = to_i915(dev);
94352cf9 11101 struct drm_framebuffer *fb;
51fd371b 11102 struct drm_mode_config *config = &dev->mode_config;
edde3617 11103 struct drm_atomic_state *state = NULL, *restore_state = NULL;
944b0c76 11104 struct drm_connector_state *connector_state;
4be07317 11105 struct intel_crtc_state *crtc_state;
51fd371b 11106 int ret, i = -1;
79e53945 11107
d2dff872 11108 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 11109 connector->base.id, connector->name,
8e329a03 11110 encoder->base.id, encoder->name);
d2dff872 11111
edde3617
ML
11112 old->restore_state = NULL;
11113
51fd371b
RC
11114retry:
11115 ret = drm_modeset_lock(&config->connection_mutex, ctx);
11116 if (ret)
ad3c558f 11117 goto fail;
6e9f798d 11118
79e53945
JB
11119 /*
11120 * Algorithm gets a little messy:
7a5e4805 11121 *
79e53945
JB
11122 * - if the connector already has an assigned crtc, use it (but make
11123 * sure it's on first)
7a5e4805 11124 *
79e53945
JB
11125 * - try to find the first unused crtc that can drive this connector,
11126 * and use that if we find one
79e53945
JB
11127 */
11128
11129 /* See if we already have a CRTC for this connector */
edde3617
ML
11130 if (connector->state->crtc) {
11131 crtc = connector->state->crtc;
8261b191 11132
51fd371b 11133 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de 11134 if (ret)
ad3c558f 11135 goto fail;
8261b191
CW
11136
11137 /* Make sure the crtc and connector are running */
edde3617 11138 goto found;
79e53945
JB
11139 }
11140
11141 /* Find an unused one (if possible) */
70e1e0ec 11142 for_each_crtc(dev, possible_crtc) {
79e53945
JB
11143 i++;
11144 if (!(encoder->possible_crtcs & (1 << i)))
11145 continue;
edde3617
ML
11146
11147 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
11148 if (ret)
11149 goto fail;
11150
11151 if (possible_crtc->state->enable) {
11152 drm_modeset_unlock(&possible_crtc->mutex);
a459249c 11153 continue;
edde3617 11154 }
a459249c
VS
11155
11156 crtc = possible_crtc;
11157 break;
79e53945
JB
11158 }
11159
11160 /*
11161 * If we didn't find an unused CRTC, don't use any.
11162 */
11163 if (!crtc) {
7173188d 11164 DRM_DEBUG_KMS("no pipe available for load-detect\n");
ad3c558f 11165 goto fail;
79e53945
JB
11166 }
11167
edde3617
ML
11168found:
11169 intel_crtc = to_intel_crtc(crtc);
11170
4d02e2de
DV
11171 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
11172 if (ret)
ad3c558f 11173 goto fail;
79e53945 11174
83a57153 11175 state = drm_atomic_state_alloc(dev);
edde3617
ML
11176 restore_state = drm_atomic_state_alloc(dev);
11177 if (!state || !restore_state) {
11178 ret = -ENOMEM;
11179 goto fail;
11180 }
83a57153
ACO
11181
11182 state->acquire_ctx = ctx;
edde3617 11183 restore_state->acquire_ctx = ctx;
83a57153 11184
944b0c76
ACO
11185 connector_state = drm_atomic_get_connector_state(state, connector);
11186 if (IS_ERR(connector_state)) {
11187 ret = PTR_ERR(connector_state);
11188 goto fail;
11189 }
11190
edde3617
ML
11191 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
11192 if (ret)
11193 goto fail;
944b0c76 11194
4be07317
ACO
11195 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
11196 if (IS_ERR(crtc_state)) {
11197 ret = PTR_ERR(crtc_state);
11198 goto fail;
11199 }
11200
49d6fa21 11201 crtc_state->base.active = crtc_state->base.enable = true;
4be07317 11202
6492711d
CW
11203 if (!mode)
11204 mode = &load_detect_mode;
79e53945 11205
d2dff872
CW
11206 /* We need a framebuffer large enough to accommodate all accesses
11207 * that the plane may generate whilst we perform load detection.
11208 * We can not rely on the fbcon either being present (we get called
11209 * during its initialisation to detect all boot displays, or it may
11210 * not even exist) or that it is large enough to satisfy the
11211 * requested mode.
11212 */
94352cf9
DV
11213 fb = mode_fits_in_fbdev(dev, mode);
11214 if (fb == NULL) {
d2dff872 11215 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9 11216 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
d2dff872
CW
11217 } else
11218 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 11219 if (IS_ERR(fb)) {
d2dff872 11220 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 11221 goto fail;
79e53945 11222 }
79e53945 11223
d3a40d1b
ACO
11224 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
11225 if (ret)
11226 goto fail;
11227
edde3617
ML
11228 drm_framebuffer_unreference(fb);
11229
11230 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
11231 if (ret)
11232 goto fail;
11233
11234 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
11235 if (!ret)
11236 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
11237 if (!ret)
11238 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
11239 if (ret) {
11240 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
11241 goto fail;
11242 }
8c7b5ccb 11243
3ba86073
ML
11244 ret = drm_atomic_commit(state);
11245 if (ret) {
6492711d 11246 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
412b61d8 11247 goto fail;
79e53945 11248 }
edde3617
ML
11249
11250 old->restore_state = restore_state;
7173188d 11251
79e53945 11252 /* let the connector get through one full cycle before testing */
0f0f74bc 11253 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
7173188d 11254 return true;
412b61d8 11255
ad3c558f 11256fail:
7fb71c8f
CW
11257 if (state) {
11258 drm_atomic_state_put(state);
11259 state = NULL;
11260 }
11261 if (restore_state) {
11262 drm_atomic_state_put(restore_state);
11263 restore_state = NULL;
11264 }
83a57153 11265
51fd371b
RC
11266 if (ret == -EDEADLK) {
11267 drm_modeset_backoff(ctx);
11268 goto retry;
11269 }
11270
412b61d8 11271 return false;
79e53945
JB
11272}
11273
d2434ab7 11274void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
11275 struct intel_load_detect_pipe *old,
11276 struct drm_modeset_acquire_ctx *ctx)
79e53945 11277{
d2434ab7
DV
11278 struct intel_encoder *intel_encoder =
11279 intel_attached_encoder(connector);
4ef69c7a 11280 struct drm_encoder *encoder = &intel_encoder->base;
edde3617 11281 struct drm_atomic_state *state = old->restore_state;
d3a40d1b 11282 int ret;
79e53945 11283
d2dff872 11284 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 11285 connector->base.id, connector->name,
8e329a03 11286 encoder->base.id, encoder->name);
d2dff872 11287
edde3617 11288 if (!state)
0622a53c 11289 return;
79e53945 11290
edde3617 11291 ret = drm_atomic_commit(state);
0853695c 11292 if (ret)
edde3617 11293 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
0853695c 11294 drm_atomic_state_put(state);
79e53945
JB
11295}
11296
da4a1efa 11297static int i9xx_pll_refclk(struct drm_device *dev,
5cec258b 11298 const struct intel_crtc_state *pipe_config)
da4a1efa 11299{
fac5e23e 11300 struct drm_i915_private *dev_priv = to_i915(dev);
da4a1efa
VS
11301 u32 dpll = pipe_config->dpll_hw_state.dpll;
11302
11303 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 11304 return dev_priv->vbt.lvds_ssc_freq;
6e266956 11305 else if (HAS_PCH_SPLIT(dev_priv))
da4a1efa 11306 return 120000;
5db94019 11307 else if (!IS_GEN2(dev_priv))
da4a1efa
VS
11308 return 96000;
11309 else
11310 return 48000;
11311}
11312
79e53945 11313/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc 11314static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 11315 struct intel_crtc_state *pipe_config)
79e53945 11316{
f1f644dc 11317 struct drm_device *dev = crtc->base.dev;
fac5e23e 11318 struct drm_i915_private *dev_priv = to_i915(dev);
f1f644dc 11319 int pipe = pipe_config->cpu_transcoder;
293623f7 11320 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945 11321 u32 fp;
9e2c8475 11322 struct dpll clock;
dccbea3b 11323 int port_clock;
da4a1efa 11324 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
11325
11326 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 11327 fp = pipe_config->dpll_hw_state.fp0;
79e53945 11328 else
293623f7 11329 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
11330
11331 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
9b1e14f4 11332 if (IS_PINEVIEW(dev_priv)) {
f2b115e6
AJ
11333 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
11334 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
11335 } else {
11336 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
11337 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
11338 }
11339
5db94019 11340 if (!IS_GEN2(dev_priv)) {
9b1e14f4 11341 if (IS_PINEVIEW(dev_priv))
f2b115e6
AJ
11342 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
11343 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
11344 else
11345 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
11346 DPLL_FPA01_P1_POST_DIV_SHIFT);
11347
11348 switch (dpll & DPLL_MODE_MASK) {
11349 case DPLLB_MODE_DAC_SERIAL:
11350 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
11351 5 : 10;
11352 break;
11353 case DPLLB_MODE_LVDS:
11354 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
11355 7 : 14;
11356 break;
11357 default:
28c97730 11358 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 11359 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 11360 return;
79e53945
JB
11361 }
11362
9b1e14f4 11363 if (IS_PINEVIEW(dev_priv))
dccbea3b 11364 port_clock = pnv_calc_dpll_params(refclk, &clock);
ac58c3f0 11365 else
dccbea3b 11366 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945 11367 } else {
50a0bc90 11368 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
b1c560d1 11369 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
11370
11371 if (is_lvds) {
11372 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
11373 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
11374
11375 if (lvds & LVDS_CLKB_POWER_UP)
11376 clock.p2 = 7;
11377 else
11378 clock.p2 = 14;
79e53945
JB
11379 } else {
11380 if (dpll & PLL_P1_DIVIDE_BY_TWO)
11381 clock.p1 = 2;
11382 else {
11383 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
11384 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
11385 }
11386 if (dpll & PLL_P2_DIVIDE_BY_4)
11387 clock.p2 = 4;
11388 else
11389 clock.p2 = 2;
79e53945 11390 }
da4a1efa 11391
dccbea3b 11392 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945
JB
11393 }
11394
18442d08
VS
11395 /*
11396 * This value includes pixel_multiplier. We will use
241bfc38 11397 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
11398 * encoder's get_config() function.
11399 */
dccbea3b 11400 pipe_config->port_clock = port_clock;
f1f644dc
JB
11401}
11402
6878da05
VS
11403int intel_dotclock_calculate(int link_freq,
11404 const struct intel_link_m_n *m_n)
f1f644dc 11405{
f1f644dc
JB
11406 /*
11407 * The calculation for the data clock is:
1041a02f 11408 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 11409 * But we want to avoid losing precison if possible, so:
1041a02f 11410 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
11411 *
11412 * and the link clock is simpler:
1041a02f 11413 * link_clock = (m * link_clock) / n
f1f644dc
JB
11414 */
11415
6878da05
VS
11416 if (!m_n->link_n)
11417 return 0;
f1f644dc 11418
6878da05
VS
11419 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
11420}
f1f644dc 11421
18442d08 11422static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 11423 struct intel_crtc_state *pipe_config)
6878da05 11424{
e3b247da 11425 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
79e53945 11426
18442d08
VS
11427 /* read out port_clock from the DPLL */
11428 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 11429
f1f644dc 11430 /*
e3b247da
VS
11431 * In case there is an active pipe without active ports,
11432 * we may need some idea for the dotclock anyway.
11433 * Calculate one based on the FDI configuration.
79e53945 11434 */
2d112de7 11435 pipe_config->base.adjusted_mode.crtc_clock =
21a727b3 11436 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
18442d08 11437 &pipe_config->fdi_m_n);
79e53945
JB
11438}
11439
11440/** Returns the currently programmed mode of the given pipe. */
11441struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
11442 struct drm_crtc *crtc)
11443{
fac5e23e 11444 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 11445 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 11446 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
79e53945 11447 struct drm_display_mode *mode;
3f36b937 11448 struct intel_crtc_state *pipe_config;
fe2b8f9d
PZ
11449 int htot = I915_READ(HTOTAL(cpu_transcoder));
11450 int hsync = I915_READ(HSYNC(cpu_transcoder));
11451 int vtot = I915_READ(VTOTAL(cpu_transcoder));
11452 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 11453 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
11454
11455 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
11456 if (!mode)
11457 return NULL;
11458
3f36b937
TU
11459 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
11460 if (!pipe_config) {
11461 kfree(mode);
11462 return NULL;
11463 }
11464
f1f644dc
JB
11465 /*
11466 * Construct a pipe_config sufficient for getting the clock info
11467 * back out of crtc_clock_get.
11468 *
11469 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
11470 * to use a real value here instead.
11471 */
3f36b937
TU
11472 pipe_config->cpu_transcoder = (enum transcoder) pipe;
11473 pipe_config->pixel_multiplier = 1;
11474 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
11475 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
11476 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
11477 i9xx_crtc_clock_get(intel_crtc, pipe_config);
11478
11479 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
79e53945
JB
11480 mode->hdisplay = (htot & 0xffff) + 1;
11481 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
11482 mode->hsync_start = (hsync & 0xffff) + 1;
11483 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
11484 mode->vdisplay = (vtot & 0xffff) + 1;
11485 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
11486 mode->vsync_start = (vsync & 0xffff) + 1;
11487 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
11488
11489 drm_mode_set_name(mode);
79e53945 11490
3f36b937
TU
11491 kfree(pipe_config);
11492
79e53945
JB
11493 return mode;
11494}
11495
11496static void intel_crtc_destroy(struct drm_crtc *crtc)
11497{
11498 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a 11499 struct drm_device *dev = crtc->dev;
51cbaf01 11500 struct intel_flip_work *work;
67e77c5a 11501
5e2d7afc 11502 spin_lock_irq(&dev->event_lock);
5a21b665
DV
11503 work = intel_crtc->flip_work;
11504 intel_crtc->flip_work = NULL;
11505 spin_unlock_irq(&dev->event_lock);
67e77c5a 11506
5a21b665 11507 if (work) {
51cbaf01
ML
11508 cancel_work_sync(&work->mmio_work);
11509 cancel_work_sync(&work->unpin_work);
5a21b665 11510 kfree(work);
67e77c5a 11511 }
79e53945
JB
11512
11513 drm_crtc_cleanup(crtc);
67e77c5a 11514
79e53945
JB
11515 kfree(intel_crtc);
11516}
11517
6b95a207
KH
11518static void intel_unpin_work_fn(struct work_struct *__work)
11519{
51cbaf01
ML
11520 struct intel_flip_work *work =
11521 container_of(__work, struct intel_flip_work, unpin_work);
5a21b665
DV
11522 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
11523 struct drm_device *dev = crtc->base.dev;
11524 struct drm_plane *primary = crtc->base.primary;
03f476e1 11525
5a21b665
DV
11526 if (is_mmio_work(work))
11527 flush_work(&work->mmio_work);
03f476e1 11528
5a21b665
DV
11529 mutex_lock(&dev->struct_mutex);
11530 intel_unpin_fb_obj(work->old_fb, primary->state->rotation);
f8c417cd 11531 i915_gem_object_put(work->pending_flip_obj);
5a21b665 11532 mutex_unlock(&dev->struct_mutex);
143f73b3 11533
e8a261ea
CW
11534 i915_gem_request_put(work->flip_queued_req);
11535
5748b6a1
CW
11536 intel_frontbuffer_flip_complete(to_i915(dev),
11537 to_intel_plane(primary)->frontbuffer_bit);
5a21b665
DV
11538 intel_fbc_post_update(crtc);
11539 drm_framebuffer_unreference(work->old_fb);
143f73b3 11540
5a21b665
DV
11541 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
11542 atomic_dec(&crtc->unpin_work_count);
a6747b73 11543
5a21b665
DV
11544 kfree(work);
11545}
d9e86c0e 11546
5a21b665
DV
11547/* Is 'a' after or equal to 'b'? */
11548static bool g4x_flip_count_after_eq(u32 a, u32 b)
11549{
11550 return !((a - b) & 0x80000000);
11551}
143f73b3 11552
5a21b665
DV
11553static bool __pageflip_finished_cs(struct intel_crtc *crtc,
11554 struct intel_flip_work *work)
11555{
11556 struct drm_device *dev = crtc->base.dev;
fac5e23e 11557 struct drm_i915_private *dev_priv = to_i915(dev);
143f73b3 11558
8af29b0c 11559 if (abort_flip_on_reset(crtc))
5a21b665 11560 return true;
143f73b3 11561
5a21b665
DV
11562 /*
11563 * The relevant registers doen't exist on pre-ctg.
11564 * As the flip done interrupt doesn't trigger for mmio
11565 * flips on gmch platforms, a flip count check isn't
11566 * really needed there. But since ctg has the registers,
11567 * include it in the check anyway.
11568 */
9beb5fea 11569 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
5a21b665 11570 return true;
b4a98e57 11571
5a21b665
DV
11572 /*
11573 * BDW signals flip done immediately if the plane
11574 * is disabled, even if the plane enable is already
11575 * armed to occur at the next vblank :(
11576 */
f99d7069 11577
5a21b665
DV
11578 /*
11579 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
11580 * used the same base address. In that case the mmio flip might
11581 * have completed, but the CS hasn't even executed the flip yet.
11582 *
11583 * A flip count check isn't enough as the CS might have updated
11584 * the base address just after start of vblank, but before we
11585 * managed to process the interrupt. This means we'd complete the
11586 * CS flip too soon.
11587 *
11588 * Combining both checks should get us a good enough result. It may
11589 * still happen that the CS flip has been executed, but has not
11590 * yet actually completed. But in case the base address is the same
11591 * anyway, we don't really care.
11592 */
11593 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11594 crtc->flip_work->gtt_offset &&
11595 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
11596 crtc->flip_work->flip_count);
11597}
b4a98e57 11598
5a21b665
DV
11599static bool
11600__pageflip_finished_mmio(struct intel_crtc *crtc,
11601 struct intel_flip_work *work)
11602{
11603 /*
11604 * MMIO work completes when vblank is different from
11605 * flip_queued_vblank.
11606 *
11607 * Reset counter value doesn't matter, this is handled by
11608 * i915_wait_request finishing early, so no need to handle
11609 * reset here.
11610 */
11611 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
6b95a207
KH
11612}
11613
51cbaf01
ML
11614
11615static bool pageflip_finished(struct intel_crtc *crtc,
11616 struct intel_flip_work *work)
11617{
11618 if (!atomic_read(&work->pending))
11619 return false;
11620
11621 smp_rmb();
11622
5a21b665
DV
11623 if (is_mmio_work(work))
11624 return __pageflip_finished_mmio(crtc, work);
11625 else
11626 return __pageflip_finished_cs(crtc, work);
11627}
11628
11629void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe)
11630{
91c8a326 11631 struct drm_device *dev = &dev_priv->drm;
98187836 11632 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
5a21b665
DV
11633 struct intel_flip_work *work;
11634 unsigned long flags;
11635
11636 /* Ignore early vblank irqs */
11637 if (!crtc)
11638 return;
11639
51cbaf01 11640 /*
5a21b665
DV
11641 * This is called both by irq handlers and the reset code (to complete
11642 * lost pageflips) so needs the full irqsave spinlocks.
51cbaf01 11643 */
5a21b665 11644 spin_lock_irqsave(&dev->event_lock, flags);
e2af48c6 11645 work = crtc->flip_work;
5a21b665
DV
11646
11647 if (work != NULL &&
11648 !is_mmio_work(work) &&
e2af48c6
VS
11649 pageflip_finished(crtc, work))
11650 page_flip_completed(crtc);
5a21b665
DV
11651
11652 spin_unlock_irqrestore(&dev->event_lock, flags);
75f7f3ec
VS
11653}
11654
51cbaf01 11655void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
6b95a207 11656{
91c8a326 11657 struct drm_device *dev = &dev_priv->drm;
98187836 11658 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
51cbaf01 11659 struct intel_flip_work *work;
6b95a207
KH
11660 unsigned long flags;
11661
5251f04e
ML
11662 /* Ignore early vblank irqs */
11663 if (!crtc)
11664 return;
f326038a
DV
11665
11666 /*
11667 * This is called both by irq handlers and the reset code (to complete
11668 * lost pageflips) so needs the full irqsave spinlocks.
e7d841ca 11669 */
6b95a207 11670 spin_lock_irqsave(&dev->event_lock, flags);
e2af48c6 11671 work = crtc->flip_work;
5251f04e 11672
5a21b665
DV
11673 if (work != NULL &&
11674 is_mmio_work(work) &&
e2af48c6
VS
11675 pageflip_finished(crtc, work))
11676 page_flip_completed(crtc);
5251f04e 11677
6b95a207
KH
11678 spin_unlock_irqrestore(&dev->event_lock, flags);
11679}
11680
5a21b665
DV
11681static inline void intel_mark_page_flip_active(struct intel_crtc *crtc,
11682 struct intel_flip_work *work)
84c33a64 11683{
5a21b665 11684 work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc);
84c33a64 11685
5a21b665
DV
11686 /* Ensure that the work item is consistent when activating it ... */
11687 smp_mb__before_atomic();
11688 atomic_set(&work->pending, 1);
11689}
a6747b73 11690
5a21b665
DV
11691static int intel_gen2_queue_flip(struct drm_device *dev,
11692 struct drm_crtc *crtc,
11693 struct drm_framebuffer *fb,
11694 struct drm_i915_gem_object *obj,
11695 struct drm_i915_gem_request *req,
11696 uint32_t flags)
11697{
7e37f889 11698 struct intel_ring *ring = req->ring;
5a21b665
DV
11699 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11700 u32 flip_mask;
11701 int ret;
143f73b3 11702
5a21b665
DV
11703 ret = intel_ring_begin(req, 6);
11704 if (ret)
11705 return ret;
143f73b3 11706
5a21b665
DV
11707 /* Can't queue multiple flips, so wait for the previous
11708 * one to finish before executing the next.
11709 */
11710 if (intel_crtc->plane)
11711 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11712 else
11713 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
b5321f30
CW
11714 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11715 intel_ring_emit(ring, MI_NOOP);
11716 intel_ring_emit(ring, MI_DISPLAY_FLIP |
5a21b665 11717 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
b5321f30
CW
11718 intel_ring_emit(ring, fb->pitches[0]);
11719 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11720 intel_ring_emit(ring, 0); /* aux display base address, unused */
143f73b3 11721
5a21b665
DV
11722 return 0;
11723}
84c33a64 11724
5a21b665
DV
11725static int intel_gen3_queue_flip(struct drm_device *dev,
11726 struct drm_crtc *crtc,
11727 struct drm_framebuffer *fb,
11728 struct drm_i915_gem_object *obj,
11729 struct drm_i915_gem_request *req,
11730 uint32_t flags)
11731{
7e37f889 11732 struct intel_ring *ring = req->ring;
5a21b665
DV
11733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11734 u32 flip_mask;
11735 int ret;
d55dbd06 11736
5a21b665
DV
11737 ret = intel_ring_begin(req, 6);
11738 if (ret)
11739 return ret;
d55dbd06 11740
5a21b665
DV
11741 if (intel_crtc->plane)
11742 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11743 else
11744 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
b5321f30
CW
11745 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11746 intel_ring_emit(ring, MI_NOOP);
11747 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
5a21b665 11748 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
b5321f30
CW
11749 intel_ring_emit(ring, fb->pitches[0]);
11750 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11751 intel_ring_emit(ring, MI_NOOP);
fd8e058a 11752
5a21b665
DV
11753 return 0;
11754}
84c33a64 11755
5a21b665
DV
11756static int intel_gen4_queue_flip(struct drm_device *dev,
11757 struct drm_crtc *crtc,
11758 struct drm_framebuffer *fb,
11759 struct drm_i915_gem_object *obj,
11760 struct drm_i915_gem_request *req,
11761 uint32_t flags)
11762{
7e37f889 11763 struct intel_ring *ring = req->ring;
fac5e23e 11764 struct drm_i915_private *dev_priv = to_i915(dev);
5a21b665
DV
11765 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11766 uint32_t pf, pipesrc;
11767 int ret;
143f73b3 11768
5a21b665
DV
11769 ret = intel_ring_begin(req, 4);
11770 if (ret)
11771 return ret;
143f73b3 11772
5a21b665
DV
11773 /* i965+ uses the linear or tiled offsets from the
11774 * Display Registers (which do not change across a page-flip)
11775 * so we need only reprogram the base address.
11776 */
b5321f30 11777 intel_ring_emit(ring, MI_DISPLAY_FLIP |
5a21b665 11778 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
b5321f30
CW
11779 intel_ring_emit(ring, fb->pitches[0]);
11780 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset |
72618ebf 11781 intel_fb_modifier_to_tiling(fb->modifier[0]));
5a21b665
DV
11782
11783 /* XXX Enabling the panel-fitter across page-flip is so far
11784 * untested on non-native modes, so ignore it for now.
11785 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11786 */
11787 pf = 0;
11788 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
b5321f30 11789 intel_ring_emit(ring, pf | pipesrc);
143f73b3 11790
5a21b665 11791 return 0;
8c9f3aaf
JB
11792}
11793
5a21b665
DV
11794static int intel_gen6_queue_flip(struct drm_device *dev,
11795 struct drm_crtc *crtc,
11796 struct drm_framebuffer *fb,
11797 struct drm_i915_gem_object *obj,
11798 struct drm_i915_gem_request *req,
11799 uint32_t flags)
da20eabd 11800{
7e37f889 11801 struct intel_ring *ring = req->ring;
fac5e23e 11802 struct drm_i915_private *dev_priv = to_i915(dev);
5a21b665
DV
11803 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11804 uint32_t pf, pipesrc;
11805 int ret;
d21fbe87 11806
5a21b665
DV
11807 ret = intel_ring_begin(req, 4);
11808 if (ret)
11809 return ret;
92826fcd 11810
b5321f30 11811 intel_ring_emit(ring, MI_DISPLAY_FLIP |
5a21b665 11812 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
72618ebf
VS
11813 intel_ring_emit(ring, fb->pitches[0] |
11814 intel_fb_modifier_to_tiling(fb->modifier[0]));
b5321f30 11815 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
92826fcd 11816
5a21b665
DV
11817 /* Contrary to the suggestions in the documentation,
11818 * "Enable Panel Fitter" does not seem to be required when page
11819 * flipping with a non-native mode, and worse causes a normal
11820 * modeset to fail.
11821 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11822 */
11823 pf = 0;
11824 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
b5321f30 11825 intel_ring_emit(ring, pf | pipesrc);
7809e5ae 11826
5a21b665 11827 return 0;
7809e5ae
MR
11828}
11829
5a21b665
DV
11830static int intel_gen7_queue_flip(struct drm_device *dev,
11831 struct drm_crtc *crtc,
11832 struct drm_framebuffer *fb,
11833 struct drm_i915_gem_object *obj,
11834 struct drm_i915_gem_request *req,
11835 uint32_t flags)
d21fbe87 11836{
5db94019 11837 struct drm_i915_private *dev_priv = to_i915(dev);
7e37f889 11838 struct intel_ring *ring = req->ring;
5a21b665
DV
11839 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11840 uint32_t plane_bit = 0;
11841 int len, ret;
d21fbe87 11842
5a21b665
DV
11843 switch (intel_crtc->plane) {
11844 case PLANE_A:
11845 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11846 break;
11847 case PLANE_B:
11848 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11849 break;
11850 case PLANE_C:
11851 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11852 break;
11853 default:
11854 WARN_ONCE(1, "unknown plane in flip command\n");
11855 return -ENODEV;
11856 }
11857
11858 len = 4;
b5321f30 11859 if (req->engine->id == RCS) {
5a21b665
DV
11860 len += 6;
11861 /*
11862 * On Gen 8, SRM is now taking an extra dword to accommodate
11863 * 48bits addresses, and we need a NOOP for the batch size to
11864 * stay even.
11865 */
5db94019 11866 if (IS_GEN8(dev_priv))
5a21b665
DV
11867 len += 2;
11868 }
11869
11870 /*
11871 * BSpec MI_DISPLAY_FLIP for IVB:
11872 * "The full packet must be contained within the same cache line."
11873 *
11874 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11875 * cacheline, if we ever start emitting more commands before
11876 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11877 * then do the cacheline alignment, and finally emit the
11878 * MI_DISPLAY_FLIP.
11879 */
11880 ret = intel_ring_cacheline_align(req);
11881 if (ret)
11882 return ret;
11883
11884 ret = intel_ring_begin(req, len);
11885 if (ret)
11886 return ret;
11887
11888 /* Unmask the flip-done completion message. Note that the bspec says that
11889 * we should do this for both the BCS and RCS, and that we must not unmask
11890 * more than one flip event at any time (or ensure that one flip message
11891 * can be sent by waiting for flip-done prior to queueing new flips).
11892 * Experimentation says that BCS works despite DERRMR masking all
11893 * flip-done completion events and that unmasking all planes at once
11894 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11895 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11896 */
b5321f30
CW
11897 if (req->engine->id == RCS) {
11898 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11899 intel_ring_emit_reg(ring, DERRMR);
11900 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
5a21b665
DV
11901 DERRMR_PIPEB_PRI_FLIP_DONE |
11902 DERRMR_PIPEC_PRI_FLIP_DONE));
5db94019 11903 if (IS_GEN8(dev_priv))
b5321f30 11904 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
5a21b665
DV
11905 MI_SRM_LRM_GLOBAL_GTT);
11906 else
b5321f30 11907 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
5a21b665 11908 MI_SRM_LRM_GLOBAL_GTT);
b5321f30 11909 intel_ring_emit_reg(ring, DERRMR);
bde13ebd
CW
11910 intel_ring_emit(ring,
11911 i915_ggtt_offset(req->engine->scratch) + 256);
5db94019 11912 if (IS_GEN8(dev_priv)) {
b5321f30
CW
11913 intel_ring_emit(ring, 0);
11914 intel_ring_emit(ring, MI_NOOP);
5a21b665
DV
11915 }
11916 }
11917
b5321f30 11918 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
72618ebf
VS
11919 intel_ring_emit(ring, fb->pitches[0] |
11920 intel_fb_modifier_to_tiling(fb->modifier[0]));
b5321f30
CW
11921 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11922 intel_ring_emit(ring, (MI_NOOP));
5a21b665
DV
11923
11924 return 0;
11925}
11926
11927static bool use_mmio_flip(struct intel_engine_cs *engine,
11928 struct drm_i915_gem_object *obj)
11929{
11930 /*
11931 * This is not being used for older platforms, because
11932 * non-availability of flip done interrupt forces us to use
11933 * CS flips. Older platforms derive flip done using some clever
11934 * tricks involving the flip_pending status bits and vblank irqs.
11935 * So using MMIO flips there would disrupt this mechanism.
11936 */
11937
11938 if (engine == NULL)
11939 return true;
11940
11941 if (INTEL_GEN(engine->i915) < 5)
11942 return false;
11943
11944 if (i915.use_mmio_flip < 0)
11945 return false;
11946 else if (i915.use_mmio_flip > 0)
11947 return true;
11948 else if (i915.enable_execlists)
11949 return true;
c37efb99 11950
d07f0e59 11951 return engine != i915_gem_object_last_write_engine(obj);
5a21b665
DV
11952}
11953
11954static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
11955 unsigned int rotation,
11956 struct intel_flip_work *work)
11957{
11958 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 11959 struct drm_i915_private *dev_priv = to_i915(dev);
5a21b665
DV
11960 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
11961 const enum pipe pipe = intel_crtc->pipe;
d2196774 11962 u32 ctl, stride = skl_plane_stride(fb, 0, rotation);
5a21b665
DV
11963
11964 ctl = I915_READ(PLANE_CTL(pipe, 0));
11965 ctl &= ~PLANE_CTL_TILED_MASK;
11966 switch (fb->modifier[0]) {
11967 case DRM_FORMAT_MOD_NONE:
11968 break;
11969 case I915_FORMAT_MOD_X_TILED:
11970 ctl |= PLANE_CTL_TILED_X;
11971 break;
11972 case I915_FORMAT_MOD_Y_TILED:
11973 ctl |= PLANE_CTL_TILED_Y;
11974 break;
11975 case I915_FORMAT_MOD_Yf_TILED:
11976 ctl |= PLANE_CTL_TILED_YF;
11977 break;
11978 default:
11979 MISSING_CASE(fb->modifier[0]);
11980 }
11981
5a21b665
DV
11982 /*
11983 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11984 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11985 */
11986 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11987 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11988
11989 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
11990 POSTING_READ(PLANE_SURF(pipe, 0));
11991}
11992
11993static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11994 struct intel_flip_work *work)
11995{
11996 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 11997 struct drm_i915_private *dev_priv = to_i915(dev);
72618ebf 11998 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
5a21b665
DV
11999 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
12000 u32 dspcntr;
12001
12002 dspcntr = I915_READ(reg);
12003
72618ebf 12004 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
5a21b665
DV
12005 dspcntr |= DISPPLANE_TILED;
12006 else
12007 dspcntr &= ~DISPPLANE_TILED;
12008
12009 I915_WRITE(reg, dspcntr);
12010
12011 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
12012 POSTING_READ(DSPSURF(intel_crtc->plane));
12013}
12014
12015static void intel_mmio_flip_work_func(struct work_struct *w)
12016{
12017 struct intel_flip_work *work =
12018 container_of(w, struct intel_flip_work, mmio_work);
12019 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
12020 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
12021 struct intel_framebuffer *intel_fb =
12022 to_intel_framebuffer(crtc->base.primary->fb);
12023 struct drm_i915_gem_object *obj = intel_fb->obj;
12024
d07f0e59 12025 WARN_ON(i915_gem_object_wait(obj, 0, MAX_SCHEDULE_TIMEOUT, NULL) < 0);
5a21b665
DV
12026
12027 intel_pipe_update_start(crtc);
12028
12029 if (INTEL_GEN(dev_priv) >= 9)
12030 skl_do_mmio_flip(crtc, work->rotation, work);
12031 else
12032 /* use_mmio_flip() retricts MMIO flips to ilk+ */
12033 ilk_do_mmio_flip(crtc, work);
12034
12035 intel_pipe_update_end(crtc, work);
12036}
12037
12038static int intel_default_queue_flip(struct drm_device *dev,
12039 struct drm_crtc *crtc,
12040 struct drm_framebuffer *fb,
12041 struct drm_i915_gem_object *obj,
12042 struct drm_i915_gem_request *req,
12043 uint32_t flags)
12044{
12045 return -ENODEV;
12046}
12047
12048static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv,
12049 struct intel_crtc *intel_crtc,
12050 struct intel_flip_work *work)
12051{
12052 u32 addr, vblank;
12053
12054 if (!atomic_read(&work->pending))
12055 return false;
12056
12057 smp_rmb();
12058
12059 vblank = intel_crtc_get_vblank_counter(intel_crtc);
12060 if (work->flip_ready_vblank == 0) {
12061 if (work->flip_queued_req &&
f69a02c9 12062 !i915_gem_request_completed(work->flip_queued_req))
5a21b665
DV
12063 return false;
12064
12065 work->flip_ready_vblank = vblank;
12066 }
12067
12068 if (vblank - work->flip_ready_vblank < 3)
12069 return false;
12070
12071 /* Potential stall - if we see that the flip has happened,
12072 * assume a missed interrupt. */
12073 if (INTEL_GEN(dev_priv) >= 4)
12074 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
12075 else
12076 addr = I915_READ(DSPADDR(intel_crtc->plane));
12077
12078 /* There is a potential issue here with a false positive after a flip
12079 * to the same address. We could address this by checking for a
12080 * non-incrementing frame counter.
12081 */
12082 return addr == work->gtt_offset;
12083}
12084
12085void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
12086{
91c8a326 12087 struct drm_device *dev = &dev_priv->drm;
98187836 12088 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
5a21b665
DV
12089 struct intel_flip_work *work;
12090
12091 WARN_ON(!in_interrupt());
12092
12093 if (crtc == NULL)
12094 return;
12095
12096 spin_lock(&dev->event_lock);
e2af48c6 12097 work = crtc->flip_work;
5a21b665
DV
12098
12099 if (work != NULL && !is_mmio_work(work) &&
e2af48c6 12100 __pageflip_stall_check_cs(dev_priv, crtc, work)) {
5a21b665
DV
12101 WARN_ONCE(1,
12102 "Kicking stuck page flip: queued at %d, now %d\n",
e2af48c6
VS
12103 work->flip_queued_vblank, intel_crtc_get_vblank_counter(crtc));
12104 page_flip_completed(crtc);
5a21b665
DV
12105 work = NULL;
12106 }
12107
12108 if (work != NULL && !is_mmio_work(work) &&
e2af48c6 12109 intel_crtc_get_vblank_counter(crtc) - work->flip_queued_vblank > 1)
5a21b665
DV
12110 intel_queue_rps_boost_for_request(work->flip_queued_req);
12111 spin_unlock(&dev->event_lock);
12112}
12113
12114static int intel_crtc_page_flip(struct drm_crtc *crtc,
12115 struct drm_framebuffer *fb,
12116 struct drm_pending_vblank_event *event,
12117 uint32_t page_flip_flags)
12118{
12119 struct drm_device *dev = crtc->dev;
fac5e23e 12120 struct drm_i915_private *dev_priv = to_i915(dev);
5a21b665
DV
12121 struct drm_framebuffer *old_fb = crtc->primary->fb;
12122 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12123 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12124 struct drm_plane *primary = crtc->primary;
12125 enum pipe pipe = intel_crtc->pipe;
12126 struct intel_flip_work *work;
12127 struct intel_engine_cs *engine;
12128 bool mmio_flip;
8e637178 12129 struct drm_i915_gem_request *request;
058d88c4 12130 struct i915_vma *vma;
5a21b665
DV
12131 int ret;
12132
12133 /*
12134 * drm_mode_page_flip_ioctl() should already catch this, but double
12135 * check to be safe. In the future we may enable pageflipping from
12136 * a disabled primary plane.
12137 */
12138 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
12139 return -EBUSY;
12140
12141 /* Can't change pixel format via MI display flips. */
12142 if (fb->pixel_format != crtc->primary->fb->pixel_format)
12143 return -EINVAL;
12144
12145 /*
12146 * TILEOFF/LINOFF registers can't be changed via MI display flips.
12147 * Note that pitch changes could also affect these register.
12148 */
6315b5d3 12149 if (INTEL_GEN(dev_priv) > 3 &&
5a21b665
DV
12150 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
12151 fb->pitches[0] != crtc->primary->fb->pitches[0]))
12152 return -EINVAL;
12153
12154 if (i915_terminally_wedged(&dev_priv->gpu_error))
12155 goto out_hang;
12156
12157 work = kzalloc(sizeof(*work), GFP_KERNEL);
12158 if (work == NULL)
12159 return -ENOMEM;
12160
12161 work->event = event;
12162 work->crtc = crtc;
12163 work->old_fb = old_fb;
12164 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
12165
12166 ret = drm_crtc_vblank_get(crtc);
12167 if (ret)
12168 goto free_work;
12169
12170 /* We borrow the event spin lock for protecting flip_work */
12171 spin_lock_irq(&dev->event_lock);
12172 if (intel_crtc->flip_work) {
12173 /* Before declaring the flip queue wedged, check if
12174 * the hardware completed the operation behind our backs.
12175 */
12176 if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) {
12177 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
12178 page_flip_completed(intel_crtc);
12179 } else {
12180 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
12181 spin_unlock_irq(&dev->event_lock);
12182
12183 drm_crtc_vblank_put(crtc);
12184 kfree(work);
12185 return -EBUSY;
12186 }
12187 }
12188 intel_crtc->flip_work = work;
12189 spin_unlock_irq(&dev->event_lock);
12190
12191 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
12192 flush_workqueue(dev_priv->wq);
12193
12194 /* Reference the objects for the scheduled work. */
12195 drm_framebuffer_reference(work->old_fb);
5a21b665
DV
12196
12197 crtc->primary->fb = fb;
12198 update_state_fb(crtc->primary);
faf68d92 12199
25dc556a 12200 work->pending_flip_obj = i915_gem_object_get(obj);
5a21b665
DV
12201
12202 ret = i915_mutex_lock_interruptible(dev);
12203 if (ret)
12204 goto cleanup;
12205
8af29b0c
CW
12206 intel_crtc->reset_count = i915_reset_count(&dev_priv->gpu_error);
12207 if (i915_reset_in_progress_or_wedged(&dev_priv->gpu_error)) {
5a21b665
DV
12208 ret = -EIO;
12209 goto cleanup;
12210 }
12211
12212 atomic_inc(&intel_crtc->unpin_work_count);
12213
9beb5fea 12214 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
5a21b665
DV
12215 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
12216
920a14b2 12217 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3b3f1650 12218 engine = dev_priv->engine[BCS];
72618ebf 12219 if (fb->modifier[0] != old_fb->modifier[0])
5a21b665
DV
12220 /* vlv: DISPLAY_FLIP fails to change tiling */
12221 engine = NULL;
fd6b8f43 12222 } else if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
3b3f1650 12223 engine = dev_priv->engine[BCS];
6315b5d3 12224 } else if (INTEL_GEN(dev_priv) >= 7) {
d07f0e59 12225 engine = i915_gem_object_last_write_engine(obj);
5a21b665 12226 if (engine == NULL || engine->id != RCS)
3b3f1650 12227 engine = dev_priv->engine[BCS];
5a21b665 12228 } else {
3b3f1650 12229 engine = dev_priv->engine[RCS];
5a21b665
DV
12230 }
12231
12232 mmio_flip = use_mmio_flip(engine, obj);
12233
058d88c4
CW
12234 vma = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
12235 if (IS_ERR(vma)) {
12236 ret = PTR_ERR(vma);
5a21b665 12237 goto cleanup_pending;
058d88c4 12238 }
5a21b665 12239
6687c906 12240 work->gtt_offset = intel_fb_gtt_offset(fb, primary->state->rotation);
5a21b665
DV
12241 work->gtt_offset += intel_crtc->dspaddr_offset;
12242 work->rotation = crtc->primary->state->rotation;
12243
1f061316
PZ
12244 /*
12245 * There's the potential that the next frame will not be compatible with
12246 * FBC, so we want to call pre_update() before the actual page flip.
12247 * The problem is that pre_update() caches some information about the fb
12248 * object, so we want to do this only after the object is pinned. Let's
12249 * be on the safe side and do this immediately before scheduling the
12250 * flip.
12251 */
12252 intel_fbc_pre_update(intel_crtc, intel_crtc->config,
12253 to_intel_plane_state(primary->state));
12254
5a21b665
DV
12255 if (mmio_flip) {
12256 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
6277c8d0 12257 queue_work(system_unbound_wq, &work->mmio_work);
5a21b665 12258 } else {
8e637178
CW
12259 request = i915_gem_request_alloc(engine, engine->last_context);
12260 if (IS_ERR(request)) {
12261 ret = PTR_ERR(request);
12262 goto cleanup_unpin;
12263 }
12264
a2bc4695 12265 ret = i915_gem_request_await_object(request, obj, false);
8e637178
CW
12266 if (ret)
12267 goto cleanup_request;
12268
5a21b665
DV
12269 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
12270 page_flip_flags);
12271 if (ret)
8e637178 12272 goto cleanup_request;
5a21b665
DV
12273
12274 intel_mark_page_flip_active(intel_crtc, work);
12275
8e637178 12276 work->flip_queued_req = i915_gem_request_get(request);
5a21b665
DV
12277 i915_add_request_no_flush(request);
12278 }
12279
92117f0b 12280 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
5a21b665
DV
12281 i915_gem_track_fb(intel_fb_obj(old_fb), obj,
12282 to_intel_plane(primary)->frontbuffer_bit);
12283 mutex_unlock(&dev->struct_mutex);
12284
5748b6a1 12285 intel_frontbuffer_flip_prepare(to_i915(dev),
5a21b665
DV
12286 to_intel_plane(primary)->frontbuffer_bit);
12287
12288 trace_i915_flip_request(intel_crtc->plane, obj);
12289
12290 return 0;
12291
8e637178
CW
12292cleanup_request:
12293 i915_add_request_no_flush(request);
5a21b665
DV
12294cleanup_unpin:
12295 intel_unpin_fb_obj(fb, crtc->primary->state->rotation);
12296cleanup_pending:
5a21b665
DV
12297 atomic_dec(&intel_crtc->unpin_work_count);
12298 mutex_unlock(&dev->struct_mutex);
12299cleanup:
12300 crtc->primary->fb = old_fb;
12301 update_state_fb(crtc->primary);
12302
f0cd5182 12303 i915_gem_object_put(obj);
5a21b665
DV
12304 drm_framebuffer_unreference(work->old_fb);
12305
12306 spin_lock_irq(&dev->event_lock);
12307 intel_crtc->flip_work = NULL;
12308 spin_unlock_irq(&dev->event_lock);
12309
12310 drm_crtc_vblank_put(crtc);
12311free_work:
12312 kfree(work);
12313
12314 if (ret == -EIO) {
12315 struct drm_atomic_state *state;
12316 struct drm_plane_state *plane_state;
12317
12318out_hang:
12319 state = drm_atomic_state_alloc(dev);
12320 if (!state)
12321 return -ENOMEM;
12322 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
12323
12324retry:
12325 plane_state = drm_atomic_get_plane_state(state, primary);
12326 ret = PTR_ERR_OR_ZERO(plane_state);
12327 if (!ret) {
12328 drm_atomic_set_fb_for_plane(plane_state, fb);
12329
12330 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
12331 if (!ret)
12332 ret = drm_atomic_commit(state);
12333 }
12334
12335 if (ret == -EDEADLK) {
12336 drm_modeset_backoff(state->acquire_ctx);
12337 drm_atomic_state_clear(state);
12338 goto retry;
12339 }
12340
0853695c 12341 drm_atomic_state_put(state);
5a21b665
DV
12342
12343 if (ret == 0 && event) {
12344 spin_lock_irq(&dev->event_lock);
12345 drm_crtc_send_vblank_event(crtc, event);
12346 spin_unlock_irq(&dev->event_lock);
12347 }
12348 }
12349 return ret;
12350}
12351
12352
12353/**
12354 * intel_wm_need_update - Check whether watermarks need updating
12355 * @plane: drm plane
12356 * @state: new plane state
12357 *
12358 * Check current plane state versus the new one to determine whether
12359 * watermarks need to be recalculated.
12360 *
12361 * Returns true or false.
12362 */
12363static bool intel_wm_need_update(struct drm_plane *plane,
12364 struct drm_plane_state *state)
12365{
12366 struct intel_plane_state *new = to_intel_plane_state(state);
12367 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
12368
12369 /* Update watermarks on tiling or size changes. */
936e71e3 12370 if (new->base.visible != cur->base.visible)
5a21b665
DV
12371 return true;
12372
12373 if (!cur->base.fb || !new->base.fb)
12374 return false;
12375
12376 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
12377 cur->base.rotation != new->base.rotation ||
936e71e3
VS
12378 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
12379 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
12380 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
12381 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
5a21b665
DV
12382 return true;
12383
12384 return false;
12385}
12386
12387static bool needs_scaling(struct intel_plane_state *state)
12388{
936e71e3
VS
12389 int src_w = drm_rect_width(&state->base.src) >> 16;
12390 int src_h = drm_rect_height(&state->base.src) >> 16;
12391 int dst_w = drm_rect_width(&state->base.dst);
12392 int dst_h = drm_rect_height(&state->base.dst);
5a21b665
DV
12393
12394 return (src_w != dst_w || src_h != dst_h);
12395}
d21fbe87 12396
da20eabd
ML
12397int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
12398 struct drm_plane_state *plane_state)
12399{
ab1d3a0e 12400 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
da20eabd
ML
12401 struct drm_crtc *crtc = crtc_state->crtc;
12402 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12403 struct drm_plane *plane = plane_state->plane;
12404 struct drm_device *dev = crtc->dev;
ed4a6a7c 12405 struct drm_i915_private *dev_priv = to_i915(dev);
da20eabd
ML
12406 struct intel_plane_state *old_plane_state =
12407 to_intel_plane_state(plane->state);
da20eabd
ML
12408 bool mode_changed = needs_modeset(crtc_state);
12409 bool was_crtc_enabled = crtc->state->active;
12410 bool is_crtc_enabled = crtc_state->active;
da20eabd
ML
12411 bool turn_off, turn_on, visible, was_visible;
12412 struct drm_framebuffer *fb = plane_state->fb;
78108b7c 12413 int ret;
da20eabd 12414
55b8f2a7 12415 if (INTEL_GEN(dev_priv) >= 9 && plane->type != DRM_PLANE_TYPE_CURSOR) {
da20eabd
ML
12416 ret = skl_update_scaler_plane(
12417 to_intel_crtc_state(crtc_state),
12418 to_intel_plane_state(plane_state));
12419 if (ret)
12420 return ret;
12421 }
12422
936e71e3
VS
12423 was_visible = old_plane_state->base.visible;
12424 visible = to_intel_plane_state(plane_state)->base.visible;
da20eabd
ML
12425
12426 if (!was_crtc_enabled && WARN_ON(was_visible))
12427 was_visible = false;
12428
35c08f43
ML
12429 /*
12430 * Visibility is calculated as if the crtc was on, but
12431 * after scaler setup everything depends on it being off
12432 * when the crtc isn't active.
f818ffea
VS
12433 *
12434 * FIXME this is wrong for watermarks. Watermarks should also
12435 * be computed as if the pipe would be active. Perhaps move
12436 * per-plane wm computation to the .check_plane() hook, and
12437 * only combine the results from all planes in the current place?
35c08f43
ML
12438 */
12439 if (!is_crtc_enabled)
936e71e3 12440 to_intel_plane_state(plane_state)->base.visible = visible = false;
da20eabd
ML
12441
12442 if (!was_visible && !visible)
12443 return 0;
12444
e8861675
ML
12445 if (fb != old_plane_state->base.fb)
12446 pipe_config->fb_changed = true;
12447
da20eabd
ML
12448 turn_off = was_visible && (!visible || mode_changed);
12449 turn_on = visible && (!was_visible || mode_changed);
12450
72660ce0 12451 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
78108b7c
VS
12452 intel_crtc->base.base.id,
12453 intel_crtc->base.name,
72660ce0
VS
12454 plane->base.id, plane->name,
12455 fb ? fb->base.id : -1);
da20eabd 12456
72660ce0
VS
12457 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
12458 plane->base.id, plane->name,
12459 was_visible, visible,
da20eabd
ML
12460 turn_off, turn_on, mode_changed);
12461
caed361d
VS
12462 if (turn_on) {
12463 pipe_config->update_wm_pre = true;
12464
12465 /* must disable cxsr around plane enable/disable */
12466 if (plane->type != DRM_PLANE_TYPE_CURSOR)
12467 pipe_config->disable_cxsr = true;
12468 } else if (turn_off) {
12469 pipe_config->update_wm_post = true;
92826fcd 12470
852eb00d 12471 /* must disable cxsr around plane enable/disable */
e8861675 12472 if (plane->type != DRM_PLANE_TYPE_CURSOR)
ab1d3a0e 12473 pipe_config->disable_cxsr = true;
852eb00d 12474 } else if (intel_wm_need_update(plane, plane_state)) {
caed361d
VS
12475 /* FIXME bollocks */
12476 pipe_config->update_wm_pre = true;
12477 pipe_config->update_wm_post = true;
852eb00d 12478 }
da20eabd 12479
ed4a6a7c 12480 /* Pre-gen9 platforms need two-step watermark updates */
caed361d 12481 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
6315b5d3 12482 INTEL_GEN(dev_priv) < 9 && dev_priv->display.optimize_watermarks)
ed4a6a7c
MR
12483 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
12484
8be6ca85 12485 if (visible || was_visible)
cd202f69 12486 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
a9ff8714 12487
31ae71fc
ML
12488 /*
12489 * WaCxSRDisabledForSpriteScaling:ivb
12490 *
12491 * cstate->update_wm was already set above, so this flag will
12492 * take effect when we commit and program watermarks.
12493 */
fd6b8f43 12494 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev_priv) &&
31ae71fc
ML
12495 needs_scaling(to_intel_plane_state(plane_state)) &&
12496 !needs_scaling(old_plane_state))
12497 pipe_config->disable_lp_wm = true;
d21fbe87 12498
da20eabd
ML
12499 return 0;
12500}
12501
6d3a1ce7
ML
12502static bool encoders_cloneable(const struct intel_encoder *a,
12503 const struct intel_encoder *b)
12504{
12505 /* masks could be asymmetric, so check both ways */
12506 return a == b || (a->cloneable & (1 << b->type) &&
12507 b->cloneable & (1 << a->type));
12508}
12509
12510static bool check_single_encoder_cloning(struct drm_atomic_state *state,
12511 struct intel_crtc *crtc,
12512 struct intel_encoder *encoder)
12513{
12514 struct intel_encoder *source_encoder;
12515 struct drm_connector *connector;
12516 struct drm_connector_state *connector_state;
12517 int i;
12518
12519 for_each_connector_in_state(state, connector, connector_state, i) {
12520 if (connector_state->crtc != &crtc->base)
12521 continue;
12522
12523 source_encoder =
12524 to_intel_encoder(connector_state->best_encoder);
12525 if (!encoders_cloneable(encoder, source_encoder))
12526 return false;
12527 }
12528
12529 return true;
12530}
12531
6d3a1ce7
ML
12532static int intel_crtc_atomic_check(struct drm_crtc *crtc,
12533 struct drm_crtc_state *crtc_state)
12534{
cf5a15be 12535 struct drm_device *dev = crtc->dev;
fac5e23e 12536 struct drm_i915_private *dev_priv = to_i915(dev);
6d3a1ce7 12537 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cf5a15be
ML
12538 struct intel_crtc_state *pipe_config =
12539 to_intel_crtc_state(crtc_state);
6d3a1ce7 12540 struct drm_atomic_state *state = crtc_state->state;
4d20cd86 12541 int ret;
6d3a1ce7
ML
12542 bool mode_changed = needs_modeset(crtc_state);
12543
852eb00d 12544 if (mode_changed && !crtc_state->active)
caed361d 12545 pipe_config->update_wm_post = true;
eddfcbcd 12546
ad421372
ML
12547 if (mode_changed && crtc_state->enable &&
12548 dev_priv->display.crtc_compute_clock &&
8106ddbd 12549 !WARN_ON(pipe_config->shared_dpll)) {
ad421372
ML
12550 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12551 pipe_config);
12552 if (ret)
12553 return ret;
12554 }
12555
82cf435b
LL
12556 if (crtc_state->color_mgmt_changed) {
12557 ret = intel_color_check(crtc, crtc_state);
12558 if (ret)
12559 return ret;
e7852a4b
LL
12560
12561 /*
12562 * Changing color management on Intel hardware is
12563 * handled as part of planes update.
12564 */
12565 crtc_state->planes_changed = true;
82cf435b
LL
12566 }
12567
e435d6e5 12568 ret = 0;
86c8bbbe 12569 if (dev_priv->display.compute_pipe_wm) {
e3bddded 12570 ret = dev_priv->display.compute_pipe_wm(pipe_config);
ed4a6a7c
MR
12571 if (ret) {
12572 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
12573 return ret;
12574 }
12575 }
12576
12577 if (dev_priv->display.compute_intermediate_wm &&
12578 !to_intel_atomic_state(state)->skip_intermediate_wm) {
12579 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
12580 return 0;
12581
12582 /*
12583 * Calculate 'intermediate' watermarks that satisfy both the
12584 * old state and the new state. We can program these
12585 * immediately.
12586 */
6315b5d3 12587 ret = dev_priv->display.compute_intermediate_wm(dev,
ed4a6a7c
MR
12588 intel_crtc,
12589 pipe_config);
12590 if (ret) {
12591 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
86c8bbbe 12592 return ret;
ed4a6a7c 12593 }
e3d5457c
VS
12594 } else if (dev_priv->display.compute_intermediate_wm) {
12595 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
12596 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
86c8bbbe
MR
12597 }
12598
6315b5d3 12599 if (INTEL_GEN(dev_priv) >= 9) {
e435d6e5
ML
12600 if (mode_changed)
12601 ret = skl_update_scaler_crtc(pipe_config);
12602
12603 if (!ret)
12604 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12605 pipe_config);
12606 }
12607
12608 return ret;
6d3a1ce7
ML
12609}
12610
65b38e0d 12611static const struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160 12612 .mode_set_base_atomic = intel_pipe_set_base_atomic,
5a21b665
DV
12613 .atomic_begin = intel_begin_crtc_commit,
12614 .atomic_flush = intel_finish_crtc_commit,
6d3a1ce7 12615 .atomic_check = intel_crtc_atomic_check,
f6e5b160
CW
12616};
12617
d29b2f9d
ACO
12618static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12619{
12620 struct intel_connector *connector;
12621
12622 for_each_intel_connector(dev, connector) {
8863dc7f
DV
12623 if (connector->base.state->crtc)
12624 drm_connector_unreference(&connector->base);
12625
d29b2f9d
ACO
12626 if (connector->base.encoder) {
12627 connector->base.state->best_encoder =
12628 connector->base.encoder;
12629 connector->base.state->crtc =
12630 connector->base.encoder->crtc;
8863dc7f
DV
12631
12632 drm_connector_reference(&connector->base);
d29b2f9d
ACO
12633 } else {
12634 connector->base.state->best_encoder = NULL;
12635 connector->base.state->crtc = NULL;
12636 }
12637 }
12638}
12639
050f7aeb 12640static void
eba905b2 12641connected_sink_compute_bpp(struct intel_connector *connector,
5cec258b 12642 struct intel_crtc_state *pipe_config)
050f7aeb 12643{
6a2a5c5d 12644 const struct drm_display_info *info = &connector->base.display_info;
050f7aeb
DV
12645 int bpp = pipe_config->pipe_bpp;
12646
12647 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
6a2a5c5d
VS
12648 connector->base.base.id,
12649 connector->base.name);
050f7aeb
DV
12650
12651 /* Don't use an invalid EDID bpc value */
6a2a5c5d 12652 if (info->bpc != 0 && info->bpc * 3 < bpp) {
050f7aeb 12653 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
6a2a5c5d
VS
12654 bpp, info->bpc * 3);
12655 pipe_config->pipe_bpp = info->bpc * 3;
050f7aeb
DV
12656 }
12657
196f954e 12658 /* Clamp bpp to 8 on screens without EDID 1.4 */
6a2a5c5d 12659 if (info->bpc == 0 && bpp > 24) {
196f954e
MK
12660 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
12661 bpp);
12662 pipe_config->pipe_bpp = 24;
050f7aeb
DV
12663 }
12664}
12665
4e53c2e0 12666static int
050f7aeb 12667compute_baseline_pipe_bpp(struct intel_crtc *crtc,
5cec258b 12668 struct intel_crtc_state *pipe_config)
4e53c2e0 12669{
9beb5fea 12670 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1486017f 12671 struct drm_atomic_state *state;
da3ced29
ACO
12672 struct drm_connector *connector;
12673 struct drm_connector_state *connector_state;
1486017f 12674 int bpp, i;
4e53c2e0 12675
9beb5fea
TU
12676 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
12677 IS_CHERRYVIEW(dev_priv)))
4e53c2e0 12678 bpp = 10*3;
9beb5fea 12679 else if (INTEL_GEN(dev_priv) >= 5)
d328c9d7
DV
12680 bpp = 12*3;
12681 else
12682 bpp = 8*3;
12683
4e53c2e0 12684
4e53c2e0
DV
12685 pipe_config->pipe_bpp = bpp;
12686
1486017f
ACO
12687 state = pipe_config->base.state;
12688
4e53c2e0 12689 /* Clamp display bpp to EDID value */
da3ced29
ACO
12690 for_each_connector_in_state(state, connector, connector_state, i) {
12691 if (connector_state->crtc != &crtc->base)
4e53c2e0
DV
12692 continue;
12693
da3ced29
ACO
12694 connected_sink_compute_bpp(to_intel_connector(connector),
12695 pipe_config);
4e53c2e0
DV
12696 }
12697
12698 return bpp;
12699}
12700
644db711
DV
12701static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12702{
12703 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12704 "type: 0x%x flags: 0x%x\n",
1342830c 12705 mode->crtc_clock,
644db711
DV
12706 mode->crtc_hdisplay, mode->crtc_hsync_start,
12707 mode->crtc_hsync_end, mode->crtc_htotal,
12708 mode->crtc_vdisplay, mode->crtc_vsync_start,
12709 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12710}
12711
f6982332
TU
12712static inline void
12713intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
a4309657 12714 unsigned int lane_count, struct intel_link_m_n *m_n)
f6982332 12715{
a4309657
TU
12716 DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12717 id, lane_count,
f6982332
TU
12718 m_n->gmch_m, m_n->gmch_n,
12719 m_n->link_m, m_n->link_n, m_n->tu);
12720}
12721
c0b03411 12722static void intel_dump_pipe_config(struct intel_crtc *crtc,
5cec258b 12723 struct intel_crtc_state *pipe_config,
c0b03411
DV
12724 const char *context)
12725{
6a60cd87 12726 struct drm_device *dev = crtc->base.dev;
4f8036a2 12727 struct drm_i915_private *dev_priv = to_i915(dev);
6a60cd87
CK
12728 struct drm_plane *plane;
12729 struct intel_plane *intel_plane;
12730 struct intel_plane_state *state;
12731 struct drm_framebuffer *fb;
12732
66766e4f
TU
12733 DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
12734 crtc->base.base.id, crtc->base.name, context);
c0b03411 12735
2c89429e
TU
12736 DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
12737 transcoder_name(pipe_config->cpu_transcoder),
c0b03411 12738 pipe_config->pipe_bpp, pipe_config->dither);
a4309657
TU
12739
12740 if (pipe_config->has_pch_encoder)
12741 intel_dump_m_n_config(pipe_config, "fdi",
12742 pipe_config->fdi_lanes,
12743 &pipe_config->fdi_m_n);
f6982332
TU
12744
12745 if (intel_crtc_has_dp_encoder(pipe_config)) {
a4309657
TU
12746 intel_dump_m_n_config(pipe_config, "dp m_n",
12747 pipe_config->lane_count, &pipe_config->dp_m_n);
d806e682
TU
12748 if (pipe_config->has_drrs)
12749 intel_dump_m_n_config(pipe_config, "dp m2_n2",
12750 pipe_config->lane_count,
12751 &pipe_config->dp_m2_n2);
f6982332 12752 }
b95af8be 12753
55072d19 12754 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
2c89429e 12755 pipe_config->has_audio, pipe_config->has_infoframe);
55072d19 12756
c0b03411 12757 DRM_DEBUG_KMS("requested mode:\n");
2d112de7 12758 drm_mode_debug_printmodeline(&pipe_config->base.mode);
c0b03411 12759 DRM_DEBUG_KMS("adjusted mode:\n");
2d112de7
ACO
12760 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12761 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
2c89429e
TU
12762 DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d\n",
12763 pipe_config->port_clock,
37327abd 12764 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
dd2f616d
TU
12765
12766 if (INTEL_GEN(dev_priv) >= 9)
12767 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12768 crtc->num_scalers,
12769 pipe_config->scaler_state.scaler_users,
12770 pipe_config->scaler_state.scaler_id);
a74f8375
TU
12771
12772 if (HAS_GMCH_DISPLAY(dev_priv))
12773 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12774 pipe_config->gmch_pfit.control,
12775 pipe_config->gmch_pfit.pgm_ratios,
12776 pipe_config->gmch_pfit.lvds_border_bits);
12777 else
12778 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
12779 pipe_config->pch_pfit.pos,
12780 pipe_config->pch_pfit.size,
08c4d7fc 12781 enableddisabled(pipe_config->pch_pfit.enabled));
a74f8375 12782
2c89429e
TU
12783 DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
12784 pipe_config->ips_enabled, pipe_config->double_wide);
6a60cd87 12785
e2d214ae 12786 if (IS_BROXTON(dev_priv)) {
c856052a 12787 DRM_DEBUG_KMS("dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
415ff0f6 12788 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
c8453338 12789 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
415ff0f6 12790 pipe_config->dpll_hw_state.ebb0,
05712c15 12791 pipe_config->dpll_hw_state.ebb4,
415ff0f6
TU
12792 pipe_config->dpll_hw_state.pll0,
12793 pipe_config->dpll_hw_state.pll1,
12794 pipe_config->dpll_hw_state.pll2,
12795 pipe_config->dpll_hw_state.pll3,
12796 pipe_config->dpll_hw_state.pll6,
12797 pipe_config->dpll_hw_state.pll8,
05712c15 12798 pipe_config->dpll_hw_state.pll9,
c8453338 12799 pipe_config->dpll_hw_state.pll10,
415ff0f6 12800 pipe_config->dpll_hw_state.pcsdw12);
0853723b 12801 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
c856052a 12802 DRM_DEBUG_KMS("dpll_hw_state: "
415ff0f6 12803 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
415ff0f6
TU
12804 pipe_config->dpll_hw_state.ctrl1,
12805 pipe_config->dpll_hw_state.cfgcr1,
12806 pipe_config->dpll_hw_state.cfgcr2);
4f8036a2 12807 } else if (HAS_DDI(dev_priv)) {
c856052a 12808 DRM_DEBUG_KMS("dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
00490c22
ML
12809 pipe_config->dpll_hw_state.wrpll,
12810 pipe_config->dpll_hw_state.spll);
415ff0f6
TU
12811 } else {
12812 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12813 "fp0: 0x%x, fp1: 0x%x\n",
12814 pipe_config->dpll_hw_state.dpll,
12815 pipe_config->dpll_hw_state.dpll_md,
12816 pipe_config->dpll_hw_state.fp0,
12817 pipe_config->dpll_hw_state.fp1);
12818 }
12819
6a60cd87
CK
12820 DRM_DEBUG_KMS("planes on this crtc\n");
12821 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
b3c11ac2 12822 struct drm_format_name_buf format_name;
6a60cd87
CK
12823 intel_plane = to_intel_plane(plane);
12824 if (intel_plane->pipe != crtc->pipe)
12825 continue;
12826
12827 state = to_intel_plane_state(plane->state);
12828 fb = state->base.fb;
12829 if (!fb) {
1d577e02
VS
12830 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
12831 plane->base.id, plane->name, state->scaler_id);
6a60cd87
CK
12832 continue;
12833 }
12834
dd2f616d
TU
12835 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
12836 plane->base.id, plane->name,
b3c11ac2
EE
12837 fb->base.id, fb->width, fb->height,
12838 drm_get_format_name(fb->pixel_format, &format_name));
dd2f616d
TU
12839 if (INTEL_GEN(dev_priv) >= 9)
12840 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
12841 state->scaler_id,
12842 state->base.src.x1 >> 16,
12843 state->base.src.y1 >> 16,
12844 drm_rect_width(&state->base.src) >> 16,
12845 drm_rect_height(&state->base.src) >> 16,
12846 state->base.dst.x1, state->base.dst.y1,
12847 drm_rect_width(&state->base.dst),
12848 drm_rect_height(&state->base.dst));
6a60cd87 12849 }
c0b03411
DV
12850}
12851
5448a00d 12852static bool check_digital_port_conflicts(struct drm_atomic_state *state)
00f0b378 12853{
5448a00d 12854 struct drm_device *dev = state->dev;
da3ced29 12855 struct drm_connector *connector;
00f0b378 12856 unsigned int used_ports = 0;
477321e0 12857 unsigned int used_mst_ports = 0;
00f0b378
VS
12858
12859 /*
12860 * Walk the connector list instead of the encoder
12861 * list to detect the problem on ddi platforms
12862 * where there's just one encoder per digital port.
12863 */
0bff4858
VS
12864 drm_for_each_connector(connector, dev) {
12865 struct drm_connector_state *connector_state;
12866 struct intel_encoder *encoder;
12867
12868 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12869 if (!connector_state)
12870 connector_state = connector->state;
12871
5448a00d 12872 if (!connector_state->best_encoder)
00f0b378
VS
12873 continue;
12874
5448a00d
ACO
12875 encoder = to_intel_encoder(connector_state->best_encoder);
12876
12877 WARN_ON(!connector_state->crtc);
00f0b378
VS
12878
12879 switch (encoder->type) {
12880 unsigned int port_mask;
12881 case INTEL_OUTPUT_UNKNOWN:
4f8036a2 12882 if (WARN_ON(!HAS_DDI(to_i915(dev))))
00f0b378 12883 break;
cca0502b 12884 case INTEL_OUTPUT_DP:
00f0b378
VS
12885 case INTEL_OUTPUT_HDMI:
12886 case INTEL_OUTPUT_EDP:
12887 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12888
12889 /* the same port mustn't appear more than once */
12890 if (used_ports & port_mask)
12891 return false;
12892
12893 used_ports |= port_mask;
477321e0
VS
12894 break;
12895 case INTEL_OUTPUT_DP_MST:
12896 used_mst_ports |=
12897 1 << enc_to_mst(&encoder->base)->primary->port;
12898 break;
00f0b378
VS
12899 default:
12900 break;
12901 }
12902 }
12903
477321e0
VS
12904 /* can't mix MST and SST/HDMI on the same port */
12905 if (used_ports & used_mst_ports)
12906 return false;
12907
00f0b378
VS
12908 return true;
12909}
12910
83a57153
ACO
12911static void
12912clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12913{
12914 struct drm_crtc_state tmp_state;
663a3640 12915 struct intel_crtc_scaler_state scaler_state;
4978cc93 12916 struct intel_dpll_hw_state dpll_hw_state;
8106ddbd 12917 struct intel_shared_dpll *shared_dpll;
c4e2d043 12918 bool force_thru;
83a57153 12919
7546a384
ACO
12920 /* FIXME: before the switch to atomic started, a new pipe_config was
12921 * kzalloc'd. Code that depends on any field being zero should be
12922 * fixed, so that the crtc_state can be safely duplicated. For now,
12923 * only fields that are know to not cause problems are preserved. */
12924
83a57153 12925 tmp_state = crtc_state->base;
663a3640 12926 scaler_state = crtc_state->scaler_state;
4978cc93
ACO
12927 shared_dpll = crtc_state->shared_dpll;
12928 dpll_hw_state = crtc_state->dpll_hw_state;
c4e2d043 12929 force_thru = crtc_state->pch_pfit.force_thru;
4978cc93 12930
83a57153 12931 memset(crtc_state, 0, sizeof *crtc_state);
4978cc93 12932
83a57153 12933 crtc_state->base = tmp_state;
663a3640 12934 crtc_state->scaler_state = scaler_state;
4978cc93
ACO
12935 crtc_state->shared_dpll = shared_dpll;
12936 crtc_state->dpll_hw_state = dpll_hw_state;
c4e2d043 12937 crtc_state->pch_pfit.force_thru = force_thru;
83a57153
ACO
12938}
12939
548ee15b 12940static int
b8cecdf5 12941intel_modeset_pipe_config(struct drm_crtc *crtc,
b359283a 12942 struct intel_crtc_state *pipe_config)
ee7b9f93 12943{
b359283a 12944 struct drm_atomic_state *state = pipe_config->base.state;
7758a113 12945 struct intel_encoder *encoder;
da3ced29 12946 struct drm_connector *connector;
0b901879 12947 struct drm_connector_state *connector_state;
d328c9d7 12948 int base_bpp, ret = -EINVAL;
0b901879 12949 int i;
e29c22c0 12950 bool retry = true;
ee7b9f93 12951
83a57153 12952 clear_intel_crtc_state(pipe_config);
7758a113 12953
e143a21c
DV
12954 pipe_config->cpu_transcoder =
12955 (enum transcoder) to_intel_crtc(crtc)->pipe;
b8cecdf5 12956
2960bc9c
ID
12957 /*
12958 * Sanitize sync polarity flags based on requested ones. If neither
12959 * positive or negative polarity is requested, treat this as meaning
12960 * negative polarity.
12961 */
2d112de7 12962 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12963 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
2d112de7 12964 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
2960bc9c 12965
2d112de7 12966 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12967 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
2d112de7 12968 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
2960bc9c 12969
d328c9d7
DV
12970 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12971 pipe_config);
12972 if (base_bpp < 0)
4e53c2e0
DV
12973 goto fail;
12974
e41a56be
VS
12975 /*
12976 * Determine the real pipe dimensions. Note that stereo modes can
12977 * increase the actual pipe size due to the frame doubling and
12978 * insertion of additional space for blanks between the frame. This
12979 * is stored in the crtc timings. We use the requested mode to do this
12980 * computation to clearly distinguish it from the adjusted mode, which
12981 * can be changed by the connectors in the below retry loop.
12982 */
2d112de7 12983 drm_crtc_get_hv_timing(&pipe_config->base.mode,
ecb7e16b
GP
12984 &pipe_config->pipe_src_w,
12985 &pipe_config->pipe_src_h);
e41a56be 12986
253c84c8
VS
12987 for_each_connector_in_state(state, connector, connector_state, i) {
12988 if (connector_state->crtc != crtc)
12989 continue;
12990
12991 encoder = to_intel_encoder(connector_state->best_encoder);
12992
e25148d0
VS
12993 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
12994 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
12995 goto fail;
12996 }
12997
253c84c8
VS
12998 /*
12999 * Determine output_types before calling the .compute_config()
13000 * hooks so that the hooks can use this information safely.
13001 */
13002 pipe_config->output_types |= 1 << encoder->type;
13003 }
13004
e29c22c0 13005encoder_retry:
ef1b460d 13006 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 13007 pipe_config->port_clock = 0;
ef1b460d 13008 pipe_config->pixel_multiplier = 1;
ff9a6750 13009
135c81b8 13010 /* Fill in default crtc timings, allow encoders to overwrite them. */
2d112de7
ACO
13011 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
13012 CRTC_STEREO_DOUBLE);
135c81b8 13013
7758a113
DV
13014 /* Pass our mode to the connectors and the CRTC to give them a chance to
13015 * adjust it according to limitations or connector properties, and also
13016 * a chance to reject the mode entirely.
47f1c6c9 13017 */
da3ced29 13018 for_each_connector_in_state(state, connector, connector_state, i) {
0b901879 13019 if (connector_state->crtc != crtc)
7758a113 13020 continue;
7ae89233 13021
0b901879
ACO
13022 encoder = to_intel_encoder(connector_state->best_encoder);
13023
0a478c27 13024 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
efea6e8e 13025 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
13026 goto fail;
13027 }
ee7b9f93 13028 }
47f1c6c9 13029
ff9a6750
DV
13030 /* Set default port clock if not overwritten by the encoder. Needs to be
13031 * done afterwards in case the encoder adjusts the mode. */
13032 if (!pipe_config->port_clock)
2d112de7 13033 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
241bfc38 13034 * pipe_config->pixel_multiplier;
ff9a6750 13035
a43f6e0f 13036 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 13037 if (ret < 0) {
7758a113
DV
13038 DRM_DEBUG_KMS("CRTC fixup failed\n");
13039 goto fail;
ee7b9f93 13040 }
e29c22c0
DV
13041
13042 if (ret == RETRY) {
13043 if (WARN(!retry, "loop in pipe configuration computation\n")) {
13044 ret = -EINVAL;
13045 goto fail;
13046 }
13047
13048 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
13049 retry = false;
13050 goto encoder_retry;
13051 }
13052
e8fa4270
DV
13053 /* Dithering seems to not pass-through bits correctly when it should, so
13054 * only enable it on 6bpc panels. */
13055 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
62f0ace5 13056 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
d328c9d7 13057 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
4e53c2e0 13058
7758a113 13059fail:
548ee15b 13060 return ret;
ee7b9f93 13061}
47f1c6c9 13062
ea9d758d 13063static void
4740b0f2 13064intel_modeset_update_crtc_state(struct drm_atomic_state *state)
ea9d758d 13065{
0a9ab303
ACO
13066 struct drm_crtc *crtc;
13067 struct drm_crtc_state *crtc_state;
8a75d157 13068 int i;
ea9d758d 13069
7668851f 13070 /* Double check state. */
8a75d157 13071 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3cb480bc 13072 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
fc467a22
ML
13073
13074 /* Update hwmode for vblank functions */
13075 if (crtc->state->active)
13076 crtc->hwmode = crtc->state->adjusted_mode;
13077 else
13078 crtc->hwmode.crtc_clock = 0;
61067a5e
ML
13079
13080 /*
13081 * Update legacy state to satisfy fbc code. This can
13082 * be removed when fbc uses the atomic state.
13083 */
13084 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
13085 struct drm_plane_state *plane_state = crtc->primary->state;
13086
13087 crtc->primary->fb = plane_state->fb;
13088 crtc->x = plane_state->src_x >> 16;
13089 crtc->y = plane_state->src_y >> 16;
13090 }
ea9d758d 13091 }
ea9d758d
DV
13092}
13093
3bd26263 13094static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 13095{
3bd26263 13096 int diff;
f1f644dc
JB
13097
13098 if (clock1 == clock2)
13099 return true;
13100
13101 if (!clock1 || !clock2)
13102 return false;
13103
13104 diff = abs(clock1 - clock2);
13105
13106 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
13107 return true;
13108
13109 return false;
13110}
13111
cfb23ed6
ML
13112static bool
13113intel_compare_m_n(unsigned int m, unsigned int n,
13114 unsigned int m2, unsigned int n2,
13115 bool exact)
13116{
13117 if (m == m2 && n == n2)
13118 return true;
13119
13120 if (exact || !m || !n || !m2 || !n2)
13121 return false;
13122
13123 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
13124
31d10b57
ML
13125 if (n > n2) {
13126 while (n > n2) {
cfb23ed6
ML
13127 m2 <<= 1;
13128 n2 <<= 1;
13129 }
31d10b57
ML
13130 } else if (n < n2) {
13131 while (n < n2) {
cfb23ed6
ML
13132 m <<= 1;
13133 n <<= 1;
13134 }
13135 }
13136
31d10b57
ML
13137 if (n != n2)
13138 return false;
13139
13140 return intel_fuzzy_clock_check(m, m2);
cfb23ed6
ML
13141}
13142
13143static bool
13144intel_compare_link_m_n(const struct intel_link_m_n *m_n,
13145 struct intel_link_m_n *m2_n2,
13146 bool adjust)
13147{
13148 if (m_n->tu == m2_n2->tu &&
13149 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
13150 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
13151 intel_compare_m_n(m_n->link_m, m_n->link_n,
13152 m2_n2->link_m, m2_n2->link_n, !adjust)) {
13153 if (adjust)
13154 *m2_n2 = *m_n;
13155
13156 return true;
13157 }
13158
13159 return false;
13160}
13161
0e8ffe1b 13162static bool
6315b5d3 13163intel_pipe_config_compare(struct drm_i915_private *dev_priv,
5cec258b 13164 struct intel_crtc_state *current_config,
cfb23ed6
ML
13165 struct intel_crtc_state *pipe_config,
13166 bool adjust)
0e8ffe1b 13167{
cfb23ed6
ML
13168 bool ret = true;
13169
13170#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
13171 do { \
13172 if (!adjust) \
13173 DRM_ERROR(fmt, ##__VA_ARGS__); \
13174 else \
13175 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
13176 } while (0)
13177
66e985c0
DV
13178#define PIPE_CONF_CHECK_X(name) \
13179 if (current_config->name != pipe_config->name) { \
cfb23ed6 13180 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
66e985c0
DV
13181 "(expected 0x%08x, found 0x%08x)\n", \
13182 current_config->name, \
13183 pipe_config->name); \
cfb23ed6 13184 ret = false; \
66e985c0
DV
13185 }
13186
08a24034
DV
13187#define PIPE_CONF_CHECK_I(name) \
13188 if (current_config->name != pipe_config->name) { \
cfb23ed6 13189 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
08a24034
DV
13190 "(expected %i, found %i)\n", \
13191 current_config->name, \
13192 pipe_config->name); \
cfb23ed6
ML
13193 ret = false; \
13194 }
13195
8106ddbd
ACO
13196#define PIPE_CONF_CHECK_P(name) \
13197 if (current_config->name != pipe_config->name) { \
13198 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13199 "(expected %p, found %p)\n", \
13200 current_config->name, \
13201 pipe_config->name); \
13202 ret = false; \
13203 }
13204
cfb23ed6
ML
13205#define PIPE_CONF_CHECK_M_N(name) \
13206 if (!intel_compare_link_m_n(&current_config->name, \
13207 &pipe_config->name,\
13208 adjust)) { \
13209 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13210 "(expected tu %i gmch %i/%i link %i/%i, " \
13211 "found tu %i, gmch %i/%i link %i/%i)\n", \
13212 current_config->name.tu, \
13213 current_config->name.gmch_m, \
13214 current_config->name.gmch_n, \
13215 current_config->name.link_m, \
13216 current_config->name.link_n, \
13217 pipe_config->name.tu, \
13218 pipe_config->name.gmch_m, \
13219 pipe_config->name.gmch_n, \
13220 pipe_config->name.link_m, \
13221 pipe_config->name.link_n); \
13222 ret = false; \
13223 }
13224
55c561a7
DV
13225/* This is required for BDW+ where there is only one set of registers for
13226 * switching between high and low RR.
13227 * This macro can be used whenever a comparison has to be made between one
13228 * hw state and multiple sw state variables.
13229 */
cfb23ed6
ML
13230#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
13231 if (!intel_compare_link_m_n(&current_config->name, \
13232 &pipe_config->name, adjust) && \
13233 !intel_compare_link_m_n(&current_config->alt_name, \
13234 &pipe_config->name, adjust)) { \
13235 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13236 "(expected tu %i gmch %i/%i link %i/%i, " \
13237 "or tu %i gmch %i/%i link %i/%i, " \
13238 "found tu %i, gmch %i/%i link %i/%i)\n", \
13239 current_config->name.tu, \
13240 current_config->name.gmch_m, \
13241 current_config->name.gmch_n, \
13242 current_config->name.link_m, \
13243 current_config->name.link_n, \
13244 current_config->alt_name.tu, \
13245 current_config->alt_name.gmch_m, \
13246 current_config->alt_name.gmch_n, \
13247 current_config->alt_name.link_m, \
13248 current_config->alt_name.link_n, \
13249 pipe_config->name.tu, \
13250 pipe_config->name.gmch_m, \
13251 pipe_config->name.gmch_n, \
13252 pipe_config->name.link_m, \
13253 pipe_config->name.link_n); \
13254 ret = false; \
88adfff1
DV
13255 }
13256
1bd1bd80
DV
13257#define PIPE_CONF_CHECK_FLAGS(name, mask) \
13258 if ((current_config->name ^ pipe_config->name) & (mask)) { \
cfb23ed6 13259 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
13260 "(expected %i, found %i)\n", \
13261 current_config->name & (mask), \
13262 pipe_config->name & (mask)); \
cfb23ed6 13263 ret = false; \
1bd1bd80
DV
13264 }
13265
5e550656
VS
13266#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
13267 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
cfb23ed6 13268 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
5e550656
VS
13269 "(expected %i, found %i)\n", \
13270 current_config->name, \
13271 pipe_config->name); \
cfb23ed6 13272 ret = false; \
5e550656
VS
13273 }
13274
bb760063
DV
13275#define PIPE_CONF_QUIRK(quirk) \
13276 ((current_config->quirks | pipe_config->quirks) & (quirk))
13277
eccb140b
DV
13278 PIPE_CONF_CHECK_I(cpu_transcoder);
13279
08a24034
DV
13280 PIPE_CONF_CHECK_I(has_pch_encoder);
13281 PIPE_CONF_CHECK_I(fdi_lanes);
cfb23ed6 13282 PIPE_CONF_CHECK_M_N(fdi_m_n);
08a24034 13283
90a6b7b0 13284 PIPE_CONF_CHECK_I(lane_count);
95a7a2ae 13285 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
b95af8be 13286
6315b5d3 13287 if (INTEL_GEN(dev_priv) < 8) {
cfb23ed6
ML
13288 PIPE_CONF_CHECK_M_N(dp_m_n);
13289
cfb23ed6
ML
13290 if (current_config->has_drrs)
13291 PIPE_CONF_CHECK_M_N(dp_m2_n2);
13292 } else
13293 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
eb14cb74 13294
253c84c8 13295 PIPE_CONF_CHECK_X(output_types);
a65347ba 13296
2d112de7
ACO
13297 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
13298 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
13299 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
13300 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
13301 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
13302 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
1bd1bd80 13303
2d112de7
ACO
13304 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
13305 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
13306 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
13307 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
13308 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
13309 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
1bd1bd80 13310
c93f54cf 13311 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 13312 PIPE_CONF_CHECK_I(has_hdmi_sink);
772c2a51 13313 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
920a14b2 13314 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
b5a9fa09 13315 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 13316 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 13317
9ed109a7
DV
13318 PIPE_CONF_CHECK_I(has_audio);
13319
2d112de7 13320 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
1bd1bd80
DV
13321 DRM_MODE_FLAG_INTERLACE);
13322
bb760063 13323 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
2d112de7 13324 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 13325 DRM_MODE_FLAG_PHSYNC);
2d112de7 13326 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 13327 DRM_MODE_FLAG_NHSYNC);
2d112de7 13328 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 13329 DRM_MODE_FLAG_PVSYNC);
2d112de7 13330 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063
DV
13331 DRM_MODE_FLAG_NVSYNC);
13332 }
045ac3b5 13333
333b8ca8 13334 PIPE_CONF_CHECK_X(gmch_pfit.control);
e2ff2d4a 13335 /* pfit ratios are autocomputed by the hw on gen4+ */
6315b5d3 13336 if (INTEL_GEN(dev_priv) < 4)
7f7d8dd6 13337 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
333b8ca8 13338 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
9953599b 13339
bfd16b2a
ML
13340 if (!adjust) {
13341 PIPE_CONF_CHECK_I(pipe_src_w);
13342 PIPE_CONF_CHECK_I(pipe_src_h);
13343
13344 PIPE_CONF_CHECK_I(pch_pfit.enabled);
13345 if (current_config->pch_pfit.enabled) {
13346 PIPE_CONF_CHECK_X(pch_pfit.pos);
13347 PIPE_CONF_CHECK_X(pch_pfit.size);
13348 }
2fa2fe9a 13349
7aefe2b5
ML
13350 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
13351 }
a1b2278e 13352
e59150dc 13353 /* BDW+ don't expose a synchronous way to read the state */
772c2a51 13354 if (IS_HASWELL(dev_priv))
e59150dc 13355 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 13356
282740f7
VS
13357 PIPE_CONF_CHECK_I(double_wide);
13358
8106ddbd 13359 PIPE_CONF_CHECK_P(shared_dpll);
66e985c0 13360 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 13361 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
13362 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
13363 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 13364 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
00490c22 13365 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
3f4cd19f
DL
13366 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
13367 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
13368 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 13369
47eacbab
VS
13370 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
13371 PIPE_CONF_CHECK_X(dsi_pll.div);
13372
9beb5fea 13373 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
42571aef
VS
13374 PIPE_CONF_CHECK_I(pipe_bpp);
13375
2d112de7 13376 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
a9a7e98a 13377 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 13378
66e985c0 13379#undef PIPE_CONF_CHECK_X
08a24034 13380#undef PIPE_CONF_CHECK_I
8106ddbd 13381#undef PIPE_CONF_CHECK_P
1bd1bd80 13382#undef PIPE_CONF_CHECK_FLAGS
5e550656 13383#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 13384#undef PIPE_CONF_QUIRK
cfb23ed6 13385#undef INTEL_ERR_OR_DBG_KMS
88adfff1 13386
cfb23ed6 13387 return ret;
0e8ffe1b
DV
13388}
13389
e3b247da
VS
13390static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
13391 const struct intel_crtc_state *pipe_config)
13392{
13393 if (pipe_config->has_pch_encoder) {
21a727b3 13394 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
e3b247da
VS
13395 &pipe_config->fdi_m_n);
13396 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
13397
13398 /*
13399 * FDI already provided one idea for the dotclock.
13400 * Yell if the encoder disagrees.
13401 */
13402 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
13403 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
13404 fdi_dotclock, dotclock);
13405 }
13406}
13407
c0ead703
ML
13408static void verify_wm_state(struct drm_crtc *crtc,
13409 struct drm_crtc_state *new_state)
08db6652 13410{
6315b5d3 13411 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
08db6652 13412 struct skl_ddb_allocation hw_ddb, *sw_ddb;
3de8a14c 13413 struct skl_pipe_wm hw_wm, *sw_wm;
13414 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
13415 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
e7c84544
ML
13416 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13417 const enum pipe pipe = intel_crtc->pipe;
3de8a14c 13418 int plane, level, max_level = ilk_wm_max_level(dev_priv);
08db6652 13419
6315b5d3 13420 if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
08db6652
DL
13421 return;
13422
3de8a14c 13423 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
03af79e0 13424 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
3de8a14c 13425
08db6652
DL
13426 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
13427 sw_ddb = &dev_priv->wm.skl_hw.ddb;
13428
e7c84544 13429 /* planes */
8b364b41 13430 for_each_universal_plane(dev_priv, pipe, plane) {
3de8a14c 13431 hw_plane_wm = &hw_wm.planes[plane];
13432 sw_plane_wm = &sw_wm->planes[plane];
08db6652 13433
3de8a14c 13434 /* Watermarks */
13435 for (level = 0; level <= max_level; level++) {
13436 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
13437 &sw_plane_wm->wm[level]))
13438 continue;
13439
13440 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13441 pipe_name(pipe), plane + 1, level,
13442 sw_plane_wm->wm[level].plane_en,
13443 sw_plane_wm->wm[level].plane_res_b,
13444 sw_plane_wm->wm[level].plane_res_l,
13445 hw_plane_wm->wm[level].plane_en,
13446 hw_plane_wm->wm[level].plane_res_b,
13447 hw_plane_wm->wm[level].plane_res_l);
13448 }
08db6652 13449
3de8a14c 13450 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
13451 &sw_plane_wm->trans_wm)) {
13452 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13453 pipe_name(pipe), plane + 1,
13454 sw_plane_wm->trans_wm.plane_en,
13455 sw_plane_wm->trans_wm.plane_res_b,
13456 sw_plane_wm->trans_wm.plane_res_l,
13457 hw_plane_wm->trans_wm.plane_en,
13458 hw_plane_wm->trans_wm.plane_res_b,
13459 hw_plane_wm->trans_wm.plane_res_l);
13460 }
13461
13462 /* DDB */
13463 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
13464 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
13465
13466 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
faccd994 13467 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
3de8a14c 13468 pipe_name(pipe), plane + 1,
13469 sw_ddb_entry->start, sw_ddb_entry->end,
13470 hw_ddb_entry->start, hw_ddb_entry->end);
13471 }
e7c84544 13472 }
08db6652 13473
27082493
L
13474 /*
13475 * cursor
13476 * If the cursor plane isn't active, we may not have updated it's ddb
13477 * allocation. In that case since the ddb allocation will be updated
13478 * once the plane becomes visible, we can skip this check
13479 */
13480 if (intel_crtc->cursor_addr) {
3de8a14c 13481 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
13482 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
13483
13484 /* Watermarks */
13485 for (level = 0; level <= max_level; level++) {
13486 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
13487 &sw_plane_wm->wm[level]))
13488 continue;
13489
13490 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13491 pipe_name(pipe), level,
13492 sw_plane_wm->wm[level].plane_en,
13493 sw_plane_wm->wm[level].plane_res_b,
13494 sw_plane_wm->wm[level].plane_res_l,
13495 hw_plane_wm->wm[level].plane_en,
13496 hw_plane_wm->wm[level].plane_res_b,
13497 hw_plane_wm->wm[level].plane_res_l);
13498 }
13499
13500 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
13501 &sw_plane_wm->trans_wm)) {
13502 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13503 pipe_name(pipe),
13504 sw_plane_wm->trans_wm.plane_en,
13505 sw_plane_wm->trans_wm.plane_res_b,
13506 sw_plane_wm->trans_wm.plane_res_l,
13507 hw_plane_wm->trans_wm.plane_en,
13508 hw_plane_wm->trans_wm.plane_res_b,
13509 hw_plane_wm->trans_wm.plane_res_l);
13510 }
13511
13512 /* DDB */
13513 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
13514 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
27082493 13515
3de8a14c 13516 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
faccd994 13517 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
27082493 13518 pipe_name(pipe),
3de8a14c 13519 sw_ddb_entry->start, sw_ddb_entry->end,
13520 hw_ddb_entry->start, hw_ddb_entry->end);
27082493 13521 }
08db6652
DL
13522 }
13523}
13524
91d1b4bd 13525static void
677100ce
ML
13526verify_connector_state(struct drm_device *dev,
13527 struct drm_atomic_state *state,
13528 struct drm_crtc *crtc)
8af6cf88 13529{
35dd3c64 13530 struct drm_connector *connector;
677100ce
ML
13531 struct drm_connector_state *old_conn_state;
13532 int i;
8af6cf88 13533
677100ce 13534 for_each_connector_in_state(state, connector, old_conn_state, i) {
35dd3c64
ML
13535 struct drm_encoder *encoder = connector->encoder;
13536 struct drm_connector_state *state = connector->state;
ad3c558f 13537
e7c84544
ML
13538 if (state->crtc != crtc)
13539 continue;
13540
5a21b665 13541 intel_connector_verify_state(to_intel_connector(connector));
8af6cf88 13542
ad3c558f 13543 I915_STATE_WARN(state->best_encoder != encoder,
35dd3c64 13544 "connector's atomic encoder doesn't match legacy encoder\n");
8af6cf88 13545 }
91d1b4bd
DV
13546}
13547
13548static void
c0ead703 13549verify_encoder_state(struct drm_device *dev)
91d1b4bd
DV
13550{
13551 struct intel_encoder *encoder;
13552 struct intel_connector *connector;
8af6cf88 13553
b2784e15 13554 for_each_intel_encoder(dev, encoder) {
8af6cf88 13555 bool enabled = false;
4d20cd86 13556 enum pipe pipe;
8af6cf88
DV
13557
13558 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
13559 encoder->base.base.id,
8e329a03 13560 encoder->base.name);
8af6cf88 13561
3a3371ff 13562 for_each_intel_connector(dev, connector) {
4d20cd86 13563 if (connector->base.state->best_encoder != &encoder->base)
8af6cf88
DV
13564 continue;
13565 enabled = true;
ad3c558f
ML
13566
13567 I915_STATE_WARN(connector->base.state->crtc !=
13568 encoder->base.crtc,
13569 "connector's crtc doesn't match encoder crtc\n");
8af6cf88 13570 }
0e32b39c 13571
e2c719b7 13572 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
13573 "encoder's enabled state mismatch "
13574 "(expected %i, found %i)\n",
13575 !!encoder->base.crtc, enabled);
7c60d198
ML
13576
13577 if (!encoder->base.crtc) {
4d20cd86 13578 bool active;
7c60d198 13579
4d20cd86
ML
13580 active = encoder->get_hw_state(encoder, &pipe);
13581 I915_STATE_WARN(active,
13582 "encoder detached but still enabled on pipe %c.\n",
13583 pipe_name(pipe));
7c60d198 13584 }
8af6cf88 13585 }
91d1b4bd
DV
13586}
13587
13588static void
c0ead703
ML
13589verify_crtc_state(struct drm_crtc *crtc,
13590 struct drm_crtc_state *old_crtc_state,
13591 struct drm_crtc_state *new_crtc_state)
91d1b4bd 13592{
e7c84544 13593 struct drm_device *dev = crtc->dev;
fac5e23e 13594 struct drm_i915_private *dev_priv = to_i915(dev);
91d1b4bd 13595 struct intel_encoder *encoder;
e7c84544
ML
13596 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13597 struct intel_crtc_state *pipe_config, *sw_config;
13598 struct drm_atomic_state *old_state;
13599 bool active;
045ac3b5 13600
e7c84544 13601 old_state = old_crtc_state->state;
ec2dc6a0 13602 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
e7c84544
ML
13603 pipe_config = to_intel_crtc_state(old_crtc_state);
13604 memset(pipe_config, 0, sizeof(*pipe_config));
13605 pipe_config->base.crtc = crtc;
13606 pipe_config->base.state = old_state;
8af6cf88 13607
78108b7c 13608 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
8af6cf88 13609
e7c84544 13610 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
d62cf62a 13611
e7c84544
ML
13612 /* hw state is inconsistent with the pipe quirk */
13613 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
13614 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
13615 active = new_crtc_state->active;
6c49f241 13616
e7c84544
ML
13617 I915_STATE_WARN(new_crtc_state->active != active,
13618 "crtc active state doesn't match with hw state "
13619 "(expected %i, found %i)\n", new_crtc_state->active, active);
0e8ffe1b 13620
e7c84544
ML
13621 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
13622 "transitional active state does not match atomic hw state "
13623 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
4d20cd86 13624
e7c84544
ML
13625 for_each_encoder_on_crtc(dev, crtc, encoder) {
13626 enum pipe pipe;
4d20cd86 13627
e7c84544
ML
13628 active = encoder->get_hw_state(encoder, &pipe);
13629 I915_STATE_WARN(active != new_crtc_state->active,
13630 "[ENCODER:%i] active %i with crtc active %i\n",
13631 encoder->base.base.id, active, new_crtc_state->active);
4d20cd86 13632
e7c84544
ML
13633 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
13634 "Encoder connected to wrong pipe %c\n",
13635 pipe_name(pipe));
4d20cd86 13636
253c84c8
VS
13637 if (active) {
13638 pipe_config->output_types |= 1 << encoder->type;
e7c84544 13639 encoder->get_config(encoder, pipe_config);
253c84c8 13640 }
e7c84544 13641 }
53d9f4e9 13642
e7c84544
ML
13643 if (!new_crtc_state->active)
13644 return;
cfb23ed6 13645
e7c84544 13646 intel_pipe_config_sanity_check(dev_priv, pipe_config);
e3b247da 13647
e7c84544 13648 sw_config = to_intel_crtc_state(crtc->state);
6315b5d3 13649 if (!intel_pipe_config_compare(dev_priv, sw_config,
e7c84544
ML
13650 pipe_config, false)) {
13651 I915_STATE_WARN(1, "pipe state doesn't match!\n");
13652 intel_dump_pipe_config(intel_crtc, pipe_config,
13653 "[hw state]");
13654 intel_dump_pipe_config(intel_crtc, sw_config,
13655 "[sw state]");
8af6cf88
DV
13656 }
13657}
13658
91d1b4bd 13659static void
c0ead703
ML
13660verify_single_dpll_state(struct drm_i915_private *dev_priv,
13661 struct intel_shared_dpll *pll,
13662 struct drm_crtc *crtc,
13663 struct drm_crtc_state *new_state)
91d1b4bd 13664{
91d1b4bd 13665 struct intel_dpll_hw_state dpll_hw_state;
e7c84544
ML
13666 unsigned crtc_mask;
13667 bool active;
5358901f 13668
e7c84544 13669 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
5358901f 13670
e7c84544 13671 DRM_DEBUG_KMS("%s\n", pll->name);
5358901f 13672
e7c84544 13673 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
5358901f 13674
e7c84544
ML
13675 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
13676 I915_STATE_WARN(!pll->on && pll->active_mask,
13677 "pll in active use but not on in sw tracking\n");
13678 I915_STATE_WARN(pll->on && !pll->active_mask,
13679 "pll is on but not used by any active crtc\n");
13680 I915_STATE_WARN(pll->on != active,
13681 "pll on state mismatch (expected %i, found %i)\n",
13682 pll->on, active);
13683 }
5358901f 13684
e7c84544 13685 if (!crtc) {
2dd66ebd 13686 I915_STATE_WARN(pll->active_mask & ~pll->config.crtc_mask,
e7c84544
ML
13687 "more active pll users than references: %x vs %x\n",
13688 pll->active_mask, pll->config.crtc_mask);
5358901f 13689
e7c84544
ML
13690 return;
13691 }
13692
13693 crtc_mask = 1 << drm_crtc_index(crtc);
13694
13695 if (new_state->active)
13696 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
13697 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
13698 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13699 else
13700 I915_STATE_WARN(pll->active_mask & crtc_mask,
13701 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
13702 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
2dd66ebd 13703
e7c84544
ML
13704 I915_STATE_WARN(!(pll->config.crtc_mask & crtc_mask),
13705 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
13706 crtc_mask, pll->config.crtc_mask);
66e985c0 13707
e7c84544
ML
13708 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state,
13709 &dpll_hw_state,
13710 sizeof(dpll_hw_state)),
13711 "pll hw state mismatch\n");
13712}
13713
13714static void
c0ead703
ML
13715verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
13716 struct drm_crtc_state *old_crtc_state,
13717 struct drm_crtc_state *new_crtc_state)
e7c84544 13718{
fac5e23e 13719 struct drm_i915_private *dev_priv = to_i915(dev);
e7c84544
ML
13720 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
13721 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
13722
13723 if (new_state->shared_dpll)
c0ead703 13724 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
e7c84544
ML
13725
13726 if (old_state->shared_dpll &&
13727 old_state->shared_dpll != new_state->shared_dpll) {
13728 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
13729 struct intel_shared_dpll *pll = old_state->shared_dpll;
13730
13731 I915_STATE_WARN(pll->active_mask & crtc_mask,
13732 "pll active mismatch (didn't expect pipe %c in active mask)\n",
13733 pipe_name(drm_crtc_index(crtc)));
13734 I915_STATE_WARN(pll->config.crtc_mask & crtc_mask,
13735 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
13736 pipe_name(drm_crtc_index(crtc)));
5358901f 13737 }
8af6cf88
DV
13738}
13739
e7c84544 13740static void
c0ead703 13741intel_modeset_verify_crtc(struct drm_crtc *crtc,
677100ce
ML
13742 struct drm_atomic_state *state,
13743 struct drm_crtc_state *old_state,
13744 struct drm_crtc_state *new_state)
e7c84544 13745{
5a21b665
DV
13746 if (!needs_modeset(new_state) &&
13747 !to_intel_crtc_state(new_state)->update_pipe)
13748 return;
13749
c0ead703 13750 verify_wm_state(crtc, new_state);
677100ce 13751 verify_connector_state(crtc->dev, state, crtc);
c0ead703
ML
13752 verify_crtc_state(crtc, old_state, new_state);
13753 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
e7c84544
ML
13754}
13755
13756static void
c0ead703 13757verify_disabled_dpll_state(struct drm_device *dev)
e7c84544 13758{
fac5e23e 13759 struct drm_i915_private *dev_priv = to_i915(dev);
e7c84544
ML
13760 int i;
13761
13762 for (i = 0; i < dev_priv->num_shared_dpll; i++)
c0ead703 13763 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
e7c84544
ML
13764}
13765
13766static void
677100ce
ML
13767intel_modeset_verify_disabled(struct drm_device *dev,
13768 struct drm_atomic_state *state)
e7c84544 13769{
c0ead703 13770 verify_encoder_state(dev);
677100ce 13771 verify_connector_state(dev, state, NULL);
c0ead703 13772 verify_disabled_dpll_state(dev);
e7c84544
ML
13773}
13774
80715b2f
VS
13775static void update_scanline_offset(struct intel_crtc *crtc)
13776{
4f8036a2 13777 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
80715b2f
VS
13778
13779 /*
13780 * The scanline counter increments at the leading edge of hsync.
13781 *
13782 * On most platforms it starts counting from vtotal-1 on the
13783 * first active line. That means the scanline counter value is
13784 * always one less than what we would expect. Ie. just after
13785 * start of vblank, which also occurs at start of hsync (on the
13786 * last active line), the scanline counter will read vblank_start-1.
13787 *
13788 * On gen2 the scanline counter starts counting from 1 instead
13789 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13790 * to keep the value positive), instead of adding one.
13791 *
13792 * On HSW+ the behaviour of the scanline counter depends on the output
13793 * type. For DP ports it behaves like most other platforms, but on HDMI
13794 * there's an extra 1 line difference. So we need to add two instead of
13795 * one to the value.
13796 */
4f8036a2 13797 if (IS_GEN2(dev_priv)) {
124abe07 13798 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
80715b2f
VS
13799 int vtotal;
13800
124abe07
VS
13801 vtotal = adjusted_mode->crtc_vtotal;
13802 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
80715b2f
VS
13803 vtotal /= 2;
13804
13805 crtc->scanline_offset = vtotal - 1;
4f8036a2 13806 } else if (HAS_DDI(dev_priv) &&
2d84d2b3 13807 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
13808 crtc->scanline_offset = 2;
13809 } else
13810 crtc->scanline_offset = 1;
13811}
13812
ad421372 13813static void intel_modeset_clear_plls(struct drm_atomic_state *state)
ed6739ef 13814{
225da59b 13815 struct drm_device *dev = state->dev;
ed6739ef 13816 struct drm_i915_private *dev_priv = to_i915(dev);
ad421372 13817 struct intel_shared_dpll_config *shared_dpll = NULL;
0a9ab303
ACO
13818 struct drm_crtc *crtc;
13819 struct drm_crtc_state *crtc_state;
0a9ab303 13820 int i;
ed6739ef
ACO
13821
13822 if (!dev_priv->display.crtc_compute_clock)
ad421372 13823 return;
ed6739ef 13824
0a9ab303 13825 for_each_crtc_in_state(state, crtc, crtc_state, i) {
fb1a38a9 13826 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8106ddbd
ACO
13827 struct intel_shared_dpll *old_dpll =
13828 to_intel_crtc_state(crtc->state)->shared_dpll;
0a9ab303 13829
fb1a38a9 13830 if (!needs_modeset(crtc_state))
225da59b
ACO
13831 continue;
13832
8106ddbd 13833 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
fb1a38a9 13834
8106ddbd 13835 if (!old_dpll)
fb1a38a9 13836 continue;
0a9ab303 13837
ad421372
ML
13838 if (!shared_dpll)
13839 shared_dpll = intel_atomic_get_shared_dpll_state(state);
ed6739ef 13840
8106ddbd 13841 intel_shared_dpll_config_put(shared_dpll, old_dpll, intel_crtc);
ad421372 13842 }
ed6739ef
ACO
13843}
13844
99d736a2
ML
13845/*
13846 * This implements the workaround described in the "notes" section of the mode
13847 * set sequence documentation. When going from no pipes or single pipe to
13848 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13849 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13850 */
13851static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13852{
13853 struct drm_crtc_state *crtc_state;
13854 struct intel_crtc *intel_crtc;
13855 struct drm_crtc *crtc;
13856 struct intel_crtc_state *first_crtc_state = NULL;
13857 struct intel_crtc_state *other_crtc_state = NULL;
13858 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13859 int i;
13860
13861 /* look at all crtc's that are going to be enabled in during modeset */
13862 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13863 intel_crtc = to_intel_crtc(crtc);
13864
13865 if (!crtc_state->active || !needs_modeset(crtc_state))
13866 continue;
13867
13868 if (first_crtc_state) {
13869 other_crtc_state = to_intel_crtc_state(crtc_state);
13870 break;
13871 } else {
13872 first_crtc_state = to_intel_crtc_state(crtc_state);
13873 first_pipe = intel_crtc->pipe;
13874 }
13875 }
13876
13877 /* No workaround needed? */
13878 if (!first_crtc_state)
13879 return 0;
13880
13881 /* w/a possibly needed, check how many crtc's are already enabled. */
13882 for_each_intel_crtc(state->dev, intel_crtc) {
13883 struct intel_crtc_state *pipe_config;
13884
13885 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13886 if (IS_ERR(pipe_config))
13887 return PTR_ERR(pipe_config);
13888
13889 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13890
13891 if (!pipe_config->base.active ||
13892 needs_modeset(&pipe_config->base))
13893 continue;
13894
13895 /* 2 or more enabled crtcs means no need for w/a */
13896 if (enabled_pipe != INVALID_PIPE)
13897 return 0;
13898
13899 enabled_pipe = intel_crtc->pipe;
13900 }
13901
13902 if (enabled_pipe != INVALID_PIPE)
13903 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13904 else if (other_crtc_state)
13905 other_crtc_state->hsw_workaround_pipe = first_pipe;
13906
13907 return 0;
13908}
13909
8d96561a
VS
13910static int intel_lock_all_pipes(struct drm_atomic_state *state)
13911{
13912 struct drm_crtc *crtc;
13913
13914 /* Add all pipes to the state */
13915 for_each_crtc(state->dev, crtc) {
13916 struct drm_crtc_state *crtc_state;
13917
13918 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13919 if (IS_ERR(crtc_state))
13920 return PTR_ERR(crtc_state);
13921 }
13922
13923 return 0;
13924}
13925
27c329ed
ML
13926static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13927{
13928 struct drm_crtc *crtc;
27c329ed 13929
8d96561a
VS
13930 /*
13931 * Add all pipes to the state, and force
13932 * a modeset on all the active ones.
13933 */
27c329ed 13934 for_each_crtc(state->dev, crtc) {
9780aad5
VS
13935 struct drm_crtc_state *crtc_state;
13936 int ret;
13937
27c329ed
ML
13938 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13939 if (IS_ERR(crtc_state))
13940 return PTR_ERR(crtc_state);
13941
13942 if (!crtc_state->active || needs_modeset(crtc_state))
13943 continue;
13944
13945 crtc_state->mode_changed = true;
13946
13947 ret = drm_atomic_add_affected_connectors(state, crtc);
13948 if (ret)
9780aad5 13949 return ret;
27c329ed
ML
13950
13951 ret = drm_atomic_add_affected_planes(state, crtc);
13952 if (ret)
9780aad5 13953 return ret;
27c329ed
ML
13954 }
13955
9780aad5 13956 return 0;
27c329ed
ML
13957}
13958
c347a676 13959static int intel_modeset_checks(struct drm_atomic_state *state)
054518dd 13960{
565602d7 13961 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fac5e23e 13962 struct drm_i915_private *dev_priv = to_i915(state->dev);
565602d7
ML
13963 struct drm_crtc *crtc;
13964 struct drm_crtc_state *crtc_state;
13965 int ret = 0, i;
054518dd 13966
b359283a
ML
13967 if (!check_digital_port_conflicts(state)) {
13968 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13969 return -EINVAL;
13970 }
13971
565602d7
ML
13972 intel_state->modeset = true;
13973 intel_state->active_crtcs = dev_priv->active_crtcs;
13974
13975 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13976 if (crtc_state->active)
13977 intel_state->active_crtcs |= 1 << i;
13978 else
13979 intel_state->active_crtcs &= ~(1 << i);
8b4a7d05
MR
13980
13981 if (crtc_state->active != crtc->state->active)
13982 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
565602d7
ML
13983 }
13984
054518dd
ACO
13985 /*
13986 * See if the config requires any additional preparation, e.g.
13987 * to adjust global state with pipes off. We need to do this
13988 * here so we can get the modeset_pipe updated config for the new
13989 * mode set on this crtc. For other crtcs we need to use the
13990 * adjusted_mode bits in the crtc directly.
13991 */
27c329ed 13992 if (dev_priv->display.modeset_calc_cdclk) {
c89e39f3 13993 if (!intel_state->cdclk_pll_vco)
63911d72 13994 intel_state->cdclk_pll_vco = dev_priv->cdclk_pll.vco;
b2045352
VS
13995 if (!intel_state->cdclk_pll_vco)
13996 intel_state->cdclk_pll_vco = dev_priv->skl_preferred_vco_freq;
c89e39f3 13997
27c329ed 13998 ret = dev_priv->display.modeset_calc_cdclk(state);
c89e39f3
CT
13999 if (ret < 0)
14000 return ret;
27c329ed 14001
8d96561a
VS
14002 /*
14003 * Writes to dev_priv->atomic_cdclk_freq must protected by
14004 * holding all the crtc locks, even if we don't end up
14005 * touching the hardware
14006 */
14007 if (intel_state->cdclk != dev_priv->atomic_cdclk_freq) {
14008 ret = intel_lock_all_pipes(state);
14009 if (ret < 0)
14010 return ret;
14011 }
14012
14013 /* All pipes must be switched off while we change the cdclk. */
c89e39f3 14014 if (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
8d96561a 14015 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco) {
27c329ed 14016 ret = intel_modeset_all_pipes(state);
8d96561a
VS
14017 if (ret < 0)
14018 return ret;
14019 }
e8788cbc
ML
14020
14021 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
14022 intel_state->cdclk, intel_state->dev_cdclk);
e0ca7a6b 14023 } else {
1a617b77 14024 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
e0ca7a6b 14025 }
054518dd 14026
ad421372 14027 intel_modeset_clear_plls(state);
054518dd 14028
565602d7 14029 if (IS_HASWELL(dev_priv))
ad421372 14030 return haswell_mode_set_planes_workaround(state);
99d736a2 14031
ad421372 14032 return 0;
c347a676
ACO
14033}
14034
aa363136
MR
14035/*
14036 * Handle calculation of various watermark data at the end of the atomic check
14037 * phase. The code here should be run after the per-crtc and per-plane 'check'
14038 * handlers to ensure that all derived state has been updated.
14039 */
55994c2c 14040static int calc_watermark_data(struct drm_atomic_state *state)
aa363136
MR
14041{
14042 struct drm_device *dev = state->dev;
98d39494 14043 struct drm_i915_private *dev_priv = to_i915(dev);
98d39494
MR
14044
14045 /* Is there platform-specific watermark information to calculate? */
14046 if (dev_priv->display.compute_global_watermarks)
55994c2c
MR
14047 return dev_priv->display.compute_global_watermarks(state);
14048
14049 return 0;
aa363136
MR
14050}
14051
74c090b1
ML
14052/**
14053 * intel_atomic_check - validate state object
14054 * @dev: drm device
14055 * @state: state to validate
14056 */
14057static int intel_atomic_check(struct drm_device *dev,
14058 struct drm_atomic_state *state)
c347a676 14059{
dd8b3bdb 14060 struct drm_i915_private *dev_priv = to_i915(dev);
aa363136 14061 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
c347a676
ACO
14062 struct drm_crtc *crtc;
14063 struct drm_crtc_state *crtc_state;
14064 int ret, i;
61333b60 14065 bool any_ms = false;
c347a676 14066
74c090b1 14067 ret = drm_atomic_helper_check_modeset(dev, state);
054518dd
ACO
14068 if (ret)
14069 return ret;
14070
c347a676 14071 for_each_crtc_in_state(state, crtc, crtc_state, i) {
cfb23ed6
ML
14072 struct intel_crtc_state *pipe_config =
14073 to_intel_crtc_state(crtc_state);
1ed51de9
DV
14074
14075 /* Catch I915_MODE_FLAG_INHERITED */
14076 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
14077 crtc_state->mode_changed = true;
cfb23ed6 14078
af4a879e 14079 if (!needs_modeset(crtc_state))
c347a676
ACO
14080 continue;
14081
af4a879e
DV
14082 if (!crtc_state->enable) {
14083 any_ms = true;
cfb23ed6 14084 continue;
af4a879e 14085 }
cfb23ed6 14086
26495481
DV
14087 /* FIXME: For only active_changed we shouldn't need to do any
14088 * state recomputation at all. */
14089
1ed51de9
DV
14090 ret = drm_atomic_add_affected_connectors(state, crtc);
14091 if (ret)
14092 return ret;
b359283a 14093
cfb23ed6 14094 ret = intel_modeset_pipe_config(crtc, pipe_config);
25aa1c39
ML
14095 if (ret) {
14096 intel_dump_pipe_config(to_intel_crtc(crtc),
14097 pipe_config, "[failed]");
c347a676 14098 return ret;
25aa1c39 14099 }
c347a676 14100
73831236 14101 if (i915.fastboot &&
6315b5d3 14102 intel_pipe_config_compare(dev_priv,
cfb23ed6 14103 to_intel_crtc_state(crtc->state),
1ed51de9 14104 pipe_config, true)) {
26495481 14105 crtc_state->mode_changed = false;
bfd16b2a 14106 to_intel_crtc_state(crtc_state)->update_pipe = true;
26495481
DV
14107 }
14108
af4a879e 14109 if (needs_modeset(crtc_state))
26495481 14110 any_ms = true;
cfb23ed6 14111
af4a879e
DV
14112 ret = drm_atomic_add_affected_planes(state, crtc);
14113 if (ret)
14114 return ret;
61333b60 14115
26495481
DV
14116 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
14117 needs_modeset(crtc_state) ?
14118 "[modeset]" : "[fastset]");
c347a676
ACO
14119 }
14120
61333b60
ML
14121 if (any_ms) {
14122 ret = intel_modeset_checks(state);
14123
14124 if (ret)
14125 return ret;
e0ca7a6b
VS
14126 } else {
14127 intel_state->cdclk = dev_priv->atomic_cdclk_freq;
14128 }
76305b1a 14129
dd8b3bdb 14130 ret = drm_atomic_helper_check_planes(dev, state);
aa363136
MR
14131 if (ret)
14132 return ret;
14133
f51be2e0 14134 intel_fbc_choose_crtc(dev_priv, state);
55994c2c 14135 return calc_watermark_data(state);
054518dd
ACO
14136}
14137
5008e874 14138static int intel_atomic_prepare_commit(struct drm_device *dev,
d07f0e59 14139 struct drm_atomic_state *state)
5008e874 14140{
fac5e23e 14141 struct drm_i915_private *dev_priv = to_i915(dev);
5008e874
ML
14142 struct drm_crtc_state *crtc_state;
14143 struct drm_crtc *crtc;
14144 int i, ret;
14145
5a21b665
DV
14146 for_each_crtc_in_state(state, crtc, crtc_state, i) {
14147 if (state->legacy_cursor_update)
a6747b73
ML
14148 continue;
14149
5a21b665
DV
14150 ret = intel_crtc_wait_for_pending_flips(crtc);
14151 if (ret)
14152 return ret;
5008e874 14153
5a21b665
DV
14154 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
14155 flush_workqueue(dev_priv->wq);
d55dbd06
ML
14156 }
14157
f935675f
ML
14158 ret = mutex_lock_interruptible(&dev->struct_mutex);
14159 if (ret)
14160 return ret;
14161
5008e874 14162 ret = drm_atomic_helper_prepare_planes(dev, state);
f7e5838b 14163 mutex_unlock(&dev->struct_mutex);
7580d774 14164
5008e874
ML
14165 return ret;
14166}
14167
a2991414
ML
14168u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
14169{
14170 struct drm_device *dev = crtc->base.dev;
14171
14172 if (!dev->max_vblank_count)
14173 return drm_accurate_vblank_count(&crtc->base);
14174
14175 return dev->driver->get_vblank_counter(dev, crtc->pipe);
14176}
14177
5a21b665
DV
14178static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
14179 struct drm_i915_private *dev_priv,
14180 unsigned crtc_mask)
e8861675 14181{
5a21b665
DV
14182 unsigned last_vblank_count[I915_MAX_PIPES];
14183 enum pipe pipe;
14184 int ret;
e8861675 14185
5a21b665
DV
14186 if (!crtc_mask)
14187 return;
e8861675 14188
5a21b665 14189 for_each_pipe(dev_priv, pipe) {
98187836
VS
14190 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
14191 pipe);
e8861675 14192
5a21b665 14193 if (!((1 << pipe) & crtc_mask))
e8861675
ML
14194 continue;
14195
e2af48c6 14196 ret = drm_crtc_vblank_get(&crtc->base);
5a21b665
DV
14197 if (WARN_ON(ret != 0)) {
14198 crtc_mask &= ~(1 << pipe);
14199 continue;
e8861675
ML
14200 }
14201
e2af48c6 14202 last_vblank_count[pipe] = drm_crtc_vblank_count(&crtc->base);
e8861675
ML
14203 }
14204
5a21b665 14205 for_each_pipe(dev_priv, pipe) {
98187836
VS
14206 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
14207 pipe);
5a21b665 14208 long lret;
e8861675 14209
5a21b665
DV
14210 if (!((1 << pipe) & crtc_mask))
14211 continue;
d55dbd06 14212
5a21b665
DV
14213 lret = wait_event_timeout(dev->vblank[pipe].queue,
14214 last_vblank_count[pipe] !=
e2af48c6 14215 drm_crtc_vblank_count(&crtc->base),
5a21b665 14216 msecs_to_jiffies(50));
d55dbd06 14217
5a21b665 14218 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
d55dbd06 14219
e2af48c6 14220 drm_crtc_vblank_put(&crtc->base);
d55dbd06
ML
14221 }
14222}
14223
5a21b665 14224static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
a6747b73 14225{
5a21b665
DV
14226 /* fb updated, need to unpin old fb */
14227 if (crtc_state->fb_changed)
14228 return true;
a6747b73 14229
5a21b665
DV
14230 /* wm changes, need vblank before final wm's */
14231 if (crtc_state->update_wm_post)
14232 return true;
a6747b73 14233
5a21b665
DV
14234 /*
14235 * cxsr is re-enabled after vblank.
14236 * This is already handled by crtc_state->update_wm_post,
14237 * but added for clarity.
14238 */
14239 if (crtc_state->disable_cxsr)
14240 return true;
a6747b73 14241
5a21b665 14242 return false;
e8861675
ML
14243}
14244
896e5bb0
L
14245static void intel_update_crtc(struct drm_crtc *crtc,
14246 struct drm_atomic_state *state,
14247 struct drm_crtc_state *old_crtc_state,
14248 unsigned int *crtc_vblank_mask)
14249{
14250 struct drm_device *dev = crtc->dev;
14251 struct drm_i915_private *dev_priv = to_i915(dev);
14252 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14253 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc->state);
14254 bool modeset = needs_modeset(crtc->state);
14255
14256 if (modeset) {
14257 update_scanline_offset(intel_crtc);
14258 dev_priv->display.crtc_enable(pipe_config, state);
14259 } else {
14260 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
14261 }
14262
14263 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
14264 intel_fbc_enable(
14265 intel_crtc, pipe_config,
14266 to_intel_plane_state(crtc->primary->state));
14267 }
14268
14269 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
14270
14271 if (needs_vblank_wait(pipe_config))
14272 *crtc_vblank_mask |= drm_crtc_mask(crtc);
14273}
14274
14275static void intel_update_crtcs(struct drm_atomic_state *state,
14276 unsigned int *crtc_vblank_mask)
14277{
14278 struct drm_crtc *crtc;
14279 struct drm_crtc_state *old_crtc_state;
14280 int i;
14281
14282 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14283 if (!crtc->state->active)
14284 continue;
14285
14286 intel_update_crtc(crtc, state, old_crtc_state,
14287 crtc_vblank_mask);
14288 }
14289}
14290
27082493
L
14291static void skl_update_crtcs(struct drm_atomic_state *state,
14292 unsigned int *crtc_vblank_mask)
14293{
0f0f74bc 14294 struct drm_i915_private *dev_priv = to_i915(state->dev);
27082493
L
14295 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14296 struct drm_crtc *crtc;
ce0ba283 14297 struct intel_crtc *intel_crtc;
27082493 14298 struct drm_crtc_state *old_crtc_state;
ce0ba283 14299 struct intel_crtc_state *cstate;
27082493
L
14300 unsigned int updated = 0;
14301 bool progress;
14302 enum pipe pipe;
5eff503b
ML
14303 int i;
14304
14305 const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
14306
14307 for_each_crtc_in_state(state, crtc, old_crtc_state, i)
14308 /* ignore allocations for crtc's that have been turned off. */
14309 if (crtc->state->active)
14310 entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
27082493
L
14311
14312 /*
14313 * Whenever the number of active pipes changes, we need to make sure we
14314 * update the pipes in the right order so that their ddb allocations
14315 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
14316 * cause pipe underruns and other bad stuff.
14317 */
14318 do {
27082493
L
14319 progress = false;
14320
14321 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14322 bool vbl_wait = false;
14323 unsigned int cmask = drm_crtc_mask(crtc);
ce0ba283
L
14324
14325 intel_crtc = to_intel_crtc(crtc);
14326 cstate = to_intel_crtc_state(crtc->state);
14327 pipe = intel_crtc->pipe;
27082493 14328
5eff503b 14329 if (updated & cmask || !cstate->base.active)
27082493 14330 continue;
5eff503b
ML
14331
14332 if (skl_ddb_allocation_overlaps(entries, &cstate->wm.skl.ddb, i))
27082493
L
14333 continue;
14334
14335 updated |= cmask;
5eff503b 14336 entries[i] = &cstate->wm.skl.ddb;
27082493
L
14337
14338 /*
14339 * If this is an already active pipe, it's DDB changed,
14340 * and this isn't the last pipe that needs updating
14341 * then we need to wait for a vblank to pass for the
14342 * new ddb allocation to take effect.
14343 */
ce0ba283 14344 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
512b5527 14345 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
27082493
L
14346 !crtc->state->active_changed &&
14347 intel_state->wm_results.dirty_pipes != updated)
14348 vbl_wait = true;
14349
14350 intel_update_crtc(crtc, state, old_crtc_state,
14351 crtc_vblank_mask);
14352
14353 if (vbl_wait)
0f0f74bc 14354 intel_wait_for_vblank(dev_priv, pipe);
27082493
L
14355
14356 progress = true;
14357 }
14358 } while (progress);
14359}
14360
94f05024 14361static void intel_atomic_commit_tail(struct drm_atomic_state *state)
a6778b3c 14362{
94f05024 14363 struct drm_device *dev = state->dev;
565602d7 14364 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fac5e23e 14365 struct drm_i915_private *dev_priv = to_i915(dev);
29ceb0e6 14366 struct drm_crtc_state *old_crtc_state;
7580d774 14367 struct drm_crtc *crtc;
5a21b665 14368 struct intel_crtc_state *intel_cstate;
5a21b665
DV
14369 bool hw_check = intel_state->modeset;
14370 unsigned long put_domains[I915_MAX_PIPES] = {};
14371 unsigned crtc_vblank_mask = 0;
e95433c7 14372 int i;
a6778b3c 14373
ea0000f0
DV
14374 drm_atomic_helper_wait_for_dependencies(state);
14375
c3b32658 14376 if (intel_state->modeset)
5a21b665 14377 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
565602d7 14378
29ceb0e6 14379 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
a539205a
ML
14380 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14381
5a21b665
DV
14382 if (needs_modeset(crtc->state) ||
14383 to_intel_crtc_state(crtc->state)->update_pipe) {
14384 hw_check = true;
14385
14386 put_domains[to_intel_crtc(crtc)->pipe] =
14387 modeset_get_crtc_power_domains(crtc,
14388 to_intel_crtc_state(crtc->state));
14389 }
14390
61333b60
ML
14391 if (!needs_modeset(crtc->state))
14392 continue;
14393
29ceb0e6 14394 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
460da916 14395
29ceb0e6
VS
14396 if (old_crtc_state->active) {
14397 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
4a806558 14398 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
eddfcbcd 14399 intel_crtc->active = false;
58f9c0bc 14400 intel_fbc_disable(intel_crtc);
eddfcbcd 14401 intel_disable_shared_dpll(intel_crtc);
9bbc8258
VS
14402
14403 /*
14404 * Underruns don't always raise
14405 * interrupts, so check manually.
14406 */
14407 intel_check_cpu_fifo_underruns(dev_priv);
14408 intel_check_pch_fifo_underruns(dev_priv);
b9001114 14409
e62929b3
ML
14410 if (!crtc->state->active) {
14411 /*
14412 * Make sure we don't call initial_watermarks
14413 * for ILK-style watermark updates.
14414 */
14415 if (dev_priv->display.atomic_update_watermarks)
14416 dev_priv->display.initial_watermarks(intel_state,
14417 to_intel_crtc_state(crtc->state));
14418 else
14419 intel_update_watermarks(intel_crtc);
14420 }
a539205a 14421 }
b8cecdf5 14422 }
7758a113 14423
ea9d758d
DV
14424 /* Only after disabling all output pipelines that will be changed can we
14425 * update the the output configuration. */
4740b0f2 14426 intel_modeset_update_crtc_state(state);
f6e5b160 14427
565602d7 14428 if (intel_state->modeset) {
4740b0f2 14429 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
33c8df89
ML
14430
14431 if (dev_priv->display.modeset_commit_cdclk &&
c89e39f3 14432 (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
63911d72 14433 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco))
33c8df89 14434 dev_priv->display.modeset_commit_cdclk(state);
f6d1973d 14435
656d1b89
L
14436 /*
14437 * SKL workaround: bspec recommends we disable the SAGV when we
14438 * have more then one pipe enabled
14439 */
56feca91 14440 if (!intel_can_enable_sagv(state))
16dcdc4e 14441 intel_disable_sagv(dev_priv);
656d1b89 14442
677100ce 14443 intel_modeset_verify_disabled(dev, state);
4740b0f2 14444 }
47fab737 14445
896e5bb0 14446 /* Complete the events for pipes that have now been disabled */
29ceb0e6 14447 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
f6ac4b2a 14448 bool modeset = needs_modeset(crtc->state);
80715b2f 14449
1f7528c4
DV
14450 /* Complete events for now disable pipes here. */
14451 if (modeset && !crtc->state->active && crtc->state->event) {
14452 spin_lock_irq(&dev->event_lock);
14453 drm_crtc_send_vblank_event(crtc, crtc->state->event);
14454 spin_unlock_irq(&dev->event_lock);
14455
14456 crtc->state->event = NULL;
14457 }
177246a8
MR
14458 }
14459
896e5bb0
L
14460 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
14461 dev_priv->display.update_crtcs(state, &crtc_vblank_mask);
14462
94f05024
DV
14463 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
14464 * already, but still need the state for the delayed optimization. To
14465 * fix this:
14466 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
14467 * - schedule that vblank worker _before_ calling hw_done
14468 * - at the start of commit_tail, cancel it _synchrously
14469 * - switch over to the vblank wait helper in the core after that since
14470 * we don't need out special handling any more.
14471 */
5a21b665
DV
14472 if (!state->legacy_cursor_update)
14473 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
14474
14475 /*
14476 * Now that the vblank has passed, we can go ahead and program the
14477 * optimal watermarks on platforms that need two-step watermark
14478 * programming.
14479 *
14480 * TODO: Move this (and other cleanup) to an async worker eventually.
14481 */
14482 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14483 intel_cstate = to_intel_crtc_state(crtc->state);
14484
14485 if (dev_priv->display.optimize_watermarks)
ccf010fb
ML
14486 dev_priv->display.optimize_watermarks(intel_state,
14487 intel_cstate);
5a21b665
DV
14488 }
14489
14490 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14491 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
14492
14493 if (put_domains[i])
14494 modeset_put_power_domains(dev_priv, put_domains[i]);
14495
677100ce 14496 intel_modeset_verify_crtc(crtc, state, old_crtc_state, crtc->state);
5a21b665
DV
14497 }
14498
56feca91 14499 if (intel_state->modeset && intel_can_enable_sagv(state))
16dcdc4e 14500 intel_enable_sagv(dev_priv);
656d1b89 14501
94f05024
DV
14502 drm_atomic_helper_commit_hw_done(state);
14503
5a21b665
DV
14504 if (intel_state->modeset)
14505 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
14506
14507 mutex_lock(&dev->struct_mutex);
14508 drm_atomic_helper_cleanup_planes(dev, state);
14509 mutex_unlock(&dev->struct_mutex);
14510
ea0000f0
DV
14511 drm_atomic_helper_commit_cleanup_done(state);
14512
0853695c 14513 drm_atomic_state_put(state);
f30da187 14514
75714940
MK
14515 /* As one of the primary mmio accessors, KMS has a high likelihood
14516 * of triggering bugs in unclaimed access. After we finish
14517 * modesetting, see if an error has been flagged, and if so
14518 * enable debugging for the next modeset - and hope we catch
14519 * the culprit.
14520 *
14521 * XXX note that we assume display power is on at this point.
14522 * This might hold true now but we need to add pm helper to check
14523 * unclaimed only when the hardware is on, as atomic commits
14524 * can happen also when the device is completely off.
14525 */
14526 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
94f05024
DV
14527}
14528
14529static void intel_atomic_commit_work(struct work_struct *work)
14530{
c004a90b
CW
14531 struct drm_atomic_state *state =
14532 container_of(work, struct drm_atomic_state, commit_work);
14533
94f05024
DV
14534 intel_atomic_commit_tail(state);
14535}
14536
c004a90b
CW
14537static int __i915_sw_fence_call
14538intel_atomic_commit_ready(struct i915_sw_fence *fence,
14539 enum i915_sw_fence_notify notify)
14540{
14541 struct intel_atomic_state *state =
14542 container_of(fence, struct intel_atomic_state, commit_ready);
14543
14544 switch (notify) {
14545 case FENCE_COMPLETE:
14546 if (state->base.commit_work.func)
14547 queue_work(system_unbound_wq, &state->base.commit_work);
14548 break;
14549
14550 case FENCE_FREE:
14551 drm_atomic_state_put(&state->base);
14552 break;
14553 }
14554
14555 return NOTIFY_DONE;
14556}
14557
6c9c1b38
DV
14558static void intel_atomic_track_fbs(struct drm_atomic_state *state)
14559{
14560 struct drm_plane_state *old_plane_state;
14561 struct drm_plane *plane;
6c9c1b38
DV
14562 int i;
14563
faf5bf0a
CW
14564 for_each_plane_in_state(state, plane, old_plane_state, i)
14565 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
14566 intel_fb_obj(plane->state->fb),
14567 to_intel_plane(plane)->frontbuffer_bit);
6c9c1b38
DV
14568}
14569
94f05024
DV
14570/**
14571 * intel_atomic_commit - commit validated state object
14572 * @dev: DRM device
14573 * @state: the top-level driver state object
14574 * @nonblock: nonblocking commit
14575 *
14576 * This function commits a top-level state object that has been validated
14577 * with drm_atomic_helper_check().
14578 *
94f05024
DV
14579 * RETURNS
14580 * Zero for success or -errno.
14581 */
14582static int intel_atomic_commit(struct drm_device *dev,
14583 struct drm_atomic_state *state,
14584 bool nonblock)
14585{
14586 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fac5e23e 14587 struct drm_i915_private *dev_priv = to_i915(dev);
94f05024
DV
14588 int ret = 0;
14589
94f05024
DV
14590 ret = drm_atomic_helper_setup_commit(state, nonblock);
14591 if (ret)
14592 return ret;
14593
c004a90b
CW
14594 drm_atomic_state_get(state);
14595 i915_sw_fence_init(&intel_state->commit_ready,
14596 intel_atomic_commit_ready);
94f05024 14597
d07f0e59 14598 ret = intel_atomic_prepare_commit(dev, state);
94f05024
DV
14599 if (ret) {
14600 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
c004a90b 14601 i915_sw_fence_commit(&intel_state->commit_ready);
94f05024
DV
14602 return ret;
14603 }
14604
14605 drm_atomic_helper_swap_state(state, true);
14606 dev_priv->wm.distrust_bios_wm = false;
94f05024 14607 intel_shared_dpll_commit(state);
6c9c1b38 14608 intel_atomic_track_fbs(state);
94f05024 14609
c3b32658
ML
14610 if (intel_state->modeset) {
14611 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
14612 sizeof(intel_state->min_pixclk));
14613 dev_priv->active_crtcs = intel_state->active_crtcs;
14614 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
14615 }
14616
0853695c 14617 drm_atomic_state_get(state);
c004a90b
CW
14618 INIT_WORK(&state->commit_work,
14619 nonblock ? intel_atomic_commit_work : NULL);
14620
14621 i915_sw_fence_commit(&intel_state->commit_ready);
14622 if (!nonblock) {
14623 i915_sw_fence_wait(&intel_state->commit_ready);
94f05024 14624 intel_atomic_commit_tail(state);
c004a90b 14625 }
75714940 14626
74c090b1 14627 return 0;
7f27126e
JB
14628}
14629
c0c36b94
CW
14630void intel_crtc_restore_mode(struct drm_crtc *crtc)
14631{
83a57153
ACO
14632 struct drm_device *dev = crtc->dev;
14633 struct drm_atomic_state *state;
e694eb02 14634 struct drm_crtc_state *crtc_state;
2bfb4627 14635 int ret;
83a57153
ACO
14636
14637 state = drm_atomic_state_alloc(dev);
14638 if (!state) {
78108b7c
VS
14639 DRM_DEBUG_KMS("[CRTC:%d:%s] crtc restore failed, out of memory",
14640 crtc->base.id, crtc->name);
83a57153
ACO
14641 return;
14642 }
14643
e694eb02 14644 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
83a57153 14645
e694eb02
ML
14646retry:
14647 crtc_state = drm_atomic_get_crtc_state(state, crtc);
14648 ret = PTR_ERR_OR_ZERO(crtc_state);
14649 if (!ret) {
14650 if (!crtc_state->active)
14651 goto out;
83a57153 14652
e694eb02 14653 crtc_state->mode_changed = true;
74c090b1 14654 ret = drm_atomic_commit(state);
83a57153
ACO
14655 }
14656
e694eb02
ML
14657 if (ret == -EDEADLK) {
14658 drm_atomic_state_clear(state);
14659 drm_modeset_backoff(state->acquire_ctx);
14660 goto retry;
4ed9fb37 14661 }
4be07317 14662
e694eb02 14663out:
0853695c 14664 drm_atomic_state_put(state);
c0c36b94
CW
14665}
14666
a8784875
BP
14667/*
14668 * FIXME: Remove this once i915 is fully DRIVER_ATOMIC by calling
14669 * drm_atomic_helper_legacy_gamma_set() directly.
14670 */
14671static int intel_atomic_legacy_gamma_set(struct drm_crtc *crtc,
14672 u16 *red, u16 *green, u16 *blue,
14673 uint32_t size)
14674{
14675 struct drm_device *dev = crtc->dev;
14676 struct drm_mode_config *config = &dev->mode_config;
14677 struct drm_crtc_state *state;
14678 int ret;
14679
14680 ret = drm_atomic_helper_legacy_gamma_set(crtc, red, green, blue, size);
14681 if (ret)
14682 return ret;
14683
14684 /*
14685 * Make sure we update the legacy properties so this works when
14686 * atomic is not enabled.
14687 */
14688
14689 state = crtc->state;
14690
14691 drm_object_property_set_value(&crtc->base,
14692 config->degamma_lut_property,
14693 (state->degamma_lut) ?
14694 state->degamma_lut->base.id : 0);
14695
14696 drm_object_property_set_value(&crtc->base,
14697 config->ctm_property,
14698 (state->ctm) ?
14699 state->ctm->base.id : 0);
14700
14701 drm_object_property_set_value(&crtc->base,
14702 config->gamma_lut_property,
14703 (state->gamma_lut) ?
14704 state->gamma_lut->base.id : 0);
14705
14706 return 0;
14707}
14708
f6e5b160 14709static const struct drm_crtc_funcs intel_crtc_funcs = {
a8784875 14710 .gamma_set = intel_atomic_legacy_gamma_set,
74c090b1 14711 .set_config = drm_atomic_helper_set_config,
82cf435b 14712 .set_property = drm_atomic_helper_crtc_set_property,
f6e5b160 14713 .destroy = intel_crtc_destroy,
527b6abe 14714 .page_flip = intel_crtc_page_flip,
1356837e
MR
14715 .atomic_duplicate_state = intel_crtc_duplicate_state,
14716 .atomic_destroy_state = intel_crtc_destroy_state,
f6e5b160
CW
14717};
14718
6beb8c23
MR
14719/**
14720 * intel_prepare_plane_fb - Prepare fb for usage on plane
14721 * @plane: drm plane to prepare for
14722 * @fb: framebuffer to prepare for presentation
14723 *
14724 * Prepares a framebuffer for usage on a display plane. Generally this
14725 * involves pinning the underlying object and updating the frontbuffer tracking
14726 * bits. Some older platforms need special physical address handling for
14727 * cursor planes.
14728 *
f935675f
ML
14729 * Must be called with struct_mutex held.
14730 *
6beb8c23
MR
14731 * Returns 0 on success, negative error code on failure.
14732 */
14733int
14734intel_prepare_plane_fb(struct drm_plane *plane,
1832040d 14735 struct drm_plane_state *new_state)
465c120c 14736{
c004a90b
CW
14737 struct intel_atomic_state *intel_state =
14738 to_intel_atomic_state(new_state->state);
b7f05d4a 14739 struct drm_i915_private *dev_priv = to_i915(plane->dev);
844f9111 14740 struct drm_framebuffer *fb = new_state->fb;
6beb8c23 14741 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
1ee49399 14742 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
c004a90b 14743 int ret;
465c120c 14744
1ee49399 14745 if (!obj && !old_obj)
465c120c
MR
14746 return 0;
14747
5008e874
ML
14748 if (old_obj) {
14749 struct drm_crtc_state *crtc_state =
c004a90b
CW
14750 drm_atomic_get_existing_crtc_state(new_state->state,
14751 plane->state->crtc);
5008e874
ML
14752
14753 /* Big Hammer, we also need to ensure that any pending
14754 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
14755 * current scanout is retired before unpinning the old
14756 * framebuffer. Note that we rely on userspace rendering
14757 * into the buffer attached to the pipe they are waiting
14758 * on. If not, userspace generates a GPU hang with IPEHR
14759 * point to the MI_WAIT_FOR_EVENT.
14760 *
14761 * This should only fail upon a hung GPU, in which case we
14762 * can safely continue.
14763 */
c004a90b
CW
14764 if (needs_modeset(crtc_state)) {
14765 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
14766 old_obj->resv, NULL,
14767 false, 0,
14768 GFP_KERNEL);
14769 if (ret < 0)
14770 return ret;
f4457ae7 14771 }
5008e874
ML
14772 }
14773
c004a90b
CW
14774 if (new_state->fence) { /* explicit fencing */
14775 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
14776 new_state->fence,
14777 I915_FENCE_TIMEOUT,
14778 GFP_KERNEL);
14779 if (ret < 0)
14780 return ret;
14781 }
14782
c37efb99
CW
14783 if (!obj)
14784 return 0;
14785
c004a90b
CW
14786 if (!new_state->fence) { /* implicit fencing */
14787 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
14788 obj->resv, NULL,
14789 false, I915_FENCE_TIMEOUT,
14790 GFP_KERNEL);
14791 if (ret < 0)
14792 return ret;
6b5e90f5
CW
14793
14794 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
c004a90b 14795 }
5a21b665 14796
c37efb99 14797 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
b7f05d4a 14798 INTEL_INFO(dev_priv)->cursor_needs_physical) {
50a0bc90 14799 int align = IS_I830(dev_priv) ? 16 * 1024 : 256;
6beb8c23 14800 ret = i915_gem_object_attach_phys(obj, align);
d07f0e59 14801 if (ret) {
6beb8c23 14802 DRM_DEBUG_KMS("failed to attach phys object\n");
d07f0e59
CW
14803 return ret;
14804 }
6beb8c23 14805 } else {
058d88c4
CW
14806 struct i915_vma *vma;
14807
14808 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
d07f0e59
CW
14809 if (IS_ERR(vma)) {
14810 DRM_DEBUG_KMS("failed to pin object\n");
14811 return PTR_ERR(vma);
14812 }
7580d774 14813 }
fdd508a6 14814
d07f0e59 14815 return 0;
6beb8c23
MR
14816}
14817
38f3ce3a
MR
14818/**
14819 * intel_cleanup_plane_fb - Cleans up an fb after plane use
14820 * @plane: drm plane to clean up for
14821 * @fb: old framebuffer that was on plane
14822 *
14823 * Cleans up a framebuffer that has just been removed from a plane.
f935675f
ML
14824 *
14825 * Must be called with struct_mutex held.
38f3ce3a
MR
14826 */
14827void
14828intel_cleanup_plane_fb(struct drm_plane *plane,
1832040d 14829 struct drm_plane_state *old_state)
38f3ce3a 14830{
b7f05d4a 14831 struct drm_i915_private *dev_priv = to_i915(plane->dev);
7580d774 14832 struct intel_plane_state *old_intel_state;
1ee49399
ML
14833 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
14834 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
38f3ce3a 14835
7580d774
ML
14836 old_intel_state = to_intel_plane_state(old_state);
14837
1ee49399 14838 if (!obj && !old_obj)
38f3ce3a
MR
14839 return;
14840
1ee49399 14841 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
b7f05d4a 14842 !INTEL_INFO(dev_priv)->cursor_needs_physical))
3465c580 14843 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
465c120c
MR
14844}
14845
6156a456
CK
14846int
14847skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
14848{
14849 int max_scale;
6156a456
CK
14850 int crtc_clock, cdclk;
14851
bf8a0af0 14852 if (!intel_crtc || !crtc_state->base.enable)
6156a456
CK
14853 return DRM_PLANE_HELPER_NO_SCALING;
14854
6156a456 14855 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
27c329ed 14856 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
6156a456 14857
54bf1ce6 14858 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
6156a456
CK
14859 return DRM_PLANE_HELPER_NO_SCALING;
14860
14861 /*
14862 * skl max scale is lower of:
14863 * close to 3 but not 3, -1 is for that purpose
14864 * or
14865 * cdclk/crtc_clock
14866 */
14867 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
14868
14869 return max_scale;
14870}
14871
465c120c 14872static int
3c692a41 14873intel_check_primary_plane(struct drm_plane *plane,
061e4b8d 14874 struct intel_crtc_state *crtc_state,
3c692a41
GP
14875 struct intel_plane_state *state)
14876{
b63a16f6 14877 struct drm_i915_private *dev_priv = to_i915(plane->dev);
2b875c22 14878 struct drm_crtc *crtc = state->base.crtc;
6156a456 14879 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
061e4b8d
ML
14880 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
14881 bool can_position = false;
b63a16f6 14882 int ret;
465c120c 14883
b63a16f6 14884 if (INTEL_GEN(dev_priv) >= 9) {
693bdc28
VS
14885 /* use scaler when colorkey is not required */
14886 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
14887 min_scale = 1;
14888 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
14889 }
d8106366 14890 can_position = true;
6156a456 14891 }
d8106366 14892
cc926387
DV
14893 ret = drm_plane_helper_check_state(&state->base,
14894 &state->clip,
14895 min_scale, max_scale,
14896 can_position, true);
b63a16f6
VS
14897 if (ret)
14898 return ret;
14899
cc926387 14900 if (!state->base.fb)
b63a16f6
VS
14901 return 0;
14902
14903 if (INTEL_GEN(dev_priv) >= 9) {
14904 ret = skl_check_plane_surface(state);
14905 if (ret)
14906 return ret;
14907 }
14908
14909 return 0;
14af293f
GP
14910}
14911
5a21b665
DV
14912static void intel_begin_crtc_commit(struct drm_crtc *crtc,
14913 struct drm_crtc_state *old_crtc_state)
14914{
14915 struct drm_device *dev = crtc->dev;
62e0fb88 14916 struct drm_i915_private *dev_priv = to_i915(dev);
5a21b665 14917 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b707aa50
L
14918 struct intel_crtc_state *intel_cstate =
14919 to_intel_crtc_state(crtc->state);
ccf010fb 14920 struct intel_crtc_state *old_intel_cstate =
5a21b665 14921 to_intel_crtc_state(old_crtc_state);
ccf010fb
ML
14922 struct intel_atomic_state *old_intel_state =
14923 to_intel_atomic_state(old_crtc_state->state);
5a21b665
DV
14924 bool modeset = needs_modeset(crtc->state);
14925
14926 /* Perform vblank evasion around commit operation */
14927 intel_pipe_update_start(intel_crtc);
14928
14929 if (modeset)
e62929b3 14930 goto out;
5a21b665
DV
14931
14932 if (crtc->state->color_mgmt_changed || to_intel_crtc_state(crtc->state)->update_pipe) {
14933 intel_color_set_csc(crtc->state);
14934 intel_color_load_luts(crtc->state);
14935 }
14936
ccf010fb
ML
14937 if (intel_cstate->update_pipe)
14938 intel_update_pipe_config(intel_crtc, old_intel_cstate);
14939 else if (INTEL_GEN(dev_priv) >= 9)
5a21b665 14940 skl_detach_scalers(intel_crtc);
62e0fb88 14941
e62929b3 14942out:
ccf010fb
ML
14943 if (dev_priv->display.atomic_update_watermarks)
14944 dev_priv->display.atomic_update_watermarks(old_intel_state,
14945 intel_cstate);
5a21b665
DV
14946}
14947
14948static void intel_finish_crtc_commit(struct drm_crtc *crtc,
14949 struct drm_crtc_state *old_crtc_state)
14950{
14951 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14952
14953 intel_pipe_update_end(intel_crtc, NULL);
14954}
14955
cf4c7c12 14956/**
4a3b8769
MR
14957 * intel_plane_destroy - destroy a plane
14958 * @plane: plane to destroy
cf4c7c12 14959 *
4a3b8769
MR
14960 * Common destruction function for all types of planes (primary, cursor,
14961 * sprite).
cf4c7c12 14962 */
4a3b8769 14963void intel_plane_destroy(struct drm_plane *plane)
465c120c 14964{
465c120c 14965 drm_plane_cleanup(plane);
69ae561f 14966 kfree(to_intel_plane(plane));
465c120c
MR
14967}
14968
65a3fea0 14969const struct drm_plane_funcs intel_plane_funcs = {
70a101f8
MR
14970 .update_plane = drm_atomic_helper_update_plane,
14971 .disable_plane = drm_atomic_helper_disable_plane,
3d7d6510 14972 .destroy = intel_plane_destroy,
c196e1d6 14973 .set_property = drm_atomic_helper_plane_set_property,
a98b3431
MR
14974 .atomic_get_property = intel_plane_atomic_get_property,
14975 .atomic_set_property = intel_plane_atomic_set_property,
ea2c67bb
MR
14976 .atomic_duplicate_state = intel_plane_duplicate_state,
14977 .atomic_destroy_state = intel_plane_destroy_state,
465c120c
MR
14978};
14979
b079bd17 14980static struct intel_plane *
580503c7 14981intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
465c120c 14982{
fca0ce2a
VS
14983 struct intel_plane *primary = NULL;
14984 struct intel_plane_state *state = NULL;
465c120c 14985 const uint32_t *intel_primary_formats;
93ca7e00 14986 unsigned int supported_rotations;
45e3743a 14987 unsigned int num_formats;
fca0ce2a 14988 int ret;
465c120c
MR
14989
14990 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
b079bd17
VS
14991 if (!primary) {
14992 ret = -ENOMEM;
fca0ce2a 14993 goto fail;
b079bd17 14994 }
465c120c 14995
8e7d688b 14996 state = intel_create_plane_state(&primary->base);
b079bd17
VS
14997 if (!state) {
14998 ret = -ENOMEM;
fca0ce2a 14999 goto fail;
b079bd17
VS
15000 }
15001
8e7d688b 15002 primary->base.state = &state->base;
ea2c67bb 15003
465c120c
MR
15004 primary->can_scale = false;
15005 primary->max_downscale = 1;
580503c7 15006 if (INTEL_GEN(dev_priv) >= 9) {
6156a456 15007 primary->can_scale = true;
af99ceda 15008 state->scaler_id = -1;
6156a456 15009 }
465c120c 15010 primary->pipe = pipe;
e3c566df
VS
15011 /*
15012 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
15013 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
15014 */
15015 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
15016 primary->plane = (enum plane) !pipe;
15017 else
15018 primary->plane = (enum plane) pipe;
b14e5848 15019 primary->id = PLANE_PRIMARY;
a9ff8714 15020 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
c59cb179 15021 primary->check_plane = intel_check_primary_plane;
465c120c 15022
580503c7 15023 if (INTEL_GEN(dev_priv) >= 9) {
6c0fd451
DL
15024 intel_primary_formats = skl_primary_formats;
15025 num_formats = ARRAY_SIZE(skl_primary_formats);
a8d201af
ML
15026
15027 primary->update_plane = skylake_update_primary_plane;
15028 primary->disable_plane = skylake_disable_primary_plane;
6e266956 15029 } else if (HAS_PCH_SPLIT(dev_priv)) {
a8d201af
ML
15030 intel_primary_formats = i965_primary_formats;
15031 num_formats = ARRAY_SIZE(i965_primary_formats);
15032
15033 primary->update_plane = ironlake_update_primary_plane;
15034 primary->disable_plane = i9xx_disable_primary_plane;
580503c7 15035 } else if (INTEL_GEN(dev_priv) >= 4) {
568db4f2
DL
15036 intel_primary_formats = i965_primary_formats;
15037 num_formats = ARRAY_SIZE(i965_primary_formats);
a8d201af
ML
15038
15039 primary->update_plane = i9xx_update_primary_plane;
15040 primary->disable_plane = i9xx_disable_primary_plane;
6c0fd451
DL
15041 } else {
15042 intel_primary_formats = i8xx_primary_formats;
15043 num_formats = ARRAY_SIZE(i8xx_primary_formats);
a8d201af
ML
15044
15045 primary->update_plane = i9xx_update_primary_plane;
15046 primary->disable_plane = i9xx_disable_primary_plane;
465c120c
MR
15047 }
15048
580503c7
VS
15049 if (INTEL_GEN(dev_priv) >= 9)
15050 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
15051 0, &intel_plane_funcs,
38573dc1
VS
15052 intel_primary_formats, num_formats,
15053 DRM_PLANE_TYPE_PRIMARY,
15054 "plane 1%c", pipe_name(pipe));
9beb5fea 15055 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
580503c7
VS
15056 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
15057 0, &intel_plane_funcs,
38573dc1
VS
15058 intel_primary_formats, num_formats,
15059 DRM_PLANE_TYPE_PRIMARY,
15060 "primary %c", pipe_name(pipe));
15061 else
580503c7
VS
15062 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
15063 0, &intel_plane_funcs,
38573dc1
VS
15064 intel_primary_formats, num_formats,
15065 DRM_PLANE_TYPE_PRIMARY,
15066 "plane %c", plane_name(primary->plane));
fca0ce2a
VS
15067 if (ret)
15068 goto fail;
48404c1e 15069
5481e27f 15070 if (INTEL_GEN(dev_priv) >= 9) {
93ca7e00
VS
15071 supported_rotations =
15072 DRM_ROTATE_0 | DRM_ROTATE_90 |
15073 DRM_ROTATE_180 | DRM_ROTATE_270;
4ea7be2b
VS
15074 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
15075 supported_rotations =
15076 DRM_ROTATE_0 | DRM_ROTATE_180 |
15077 DRM_REFLECT_X;
5481e27f 15078 } else if (INTEL_GEN(dev_priv) >= 4) {
93ca7e00
VS
15079 supported_rotations =
15080 DRM_ROTATE_0 | DRM_ROTATE_180;
15081 } else {
15082 supported_rotations = DRM_ROTATE_0;
15083 }
15084
5481e27f 15085 if (INTEL_GEN(dev_priv) >= 4)
93ca7e00
VS
15086 drm_plane_create_rotation_property(&primary->base,
15087 DRM_ROTATE_0,
15088 supported_rotations);
48404c1e 15089
ea2c67bb
MR
15090 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
15091
b079bd17 15092 return primary;
fca0ce2a
VS
15093
15094fail:
15095 kfree(state);
15096 kfree(primary);
15097
b079bd17 15098 return ERR_PTR(ret);
465c120c
MR
15099}
15100
3d7d6510 15101static int
852e787c 15102intel_check_cursor_plane(struct drm_plane *plane,
061e4b8d 15103 struct intel_crtc_state *crtc_state,
852e787c 15104 struct intel_plane_state *state)
3d7d6510 15105{
2b875c22 15106 struct drm_framebuffer *fb = state->base.fb;
757f9a3e 15107 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
b29ec92c 15108 enum pipe pipe = to_intel_plane(plane)->pipe;
757f9a3e
GP
15109 unsigned stride;
15110 int ret;
3d7d6510 15111
f8856a44
VS
15112 ret = drm_plane_helper_check_state(&state->base,
15113 &state->clip,
15114 DRM_PLANE_HELPER_NO_SCALING,
15115 DRM_PLANE_HELPER_NO_SCALING,
15116 true, true);
757f9a3e
GP
15117 if (ret)
15118 return ret;
15119
757f9a3e
GP
15120 /* if we want to turn off the cursor ignore width and height */
15121 if (!obj)
da20eabd 15122 return 0;
757f9a3e 15123
757f9a3e 15124 /* Check for which cursor types we support */
50a0bc90
TU
15125 if (!cursor_size_ok(to_i915(plane->dev), state->base.crtc_w,
15126 state->base.crtc_h)) {
ea2c67bb
MR
15127 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
15128 state->base.crtc_w, state->base.crtc_h);
757f9a3e
GP
15129 return -EINVAL;
15130 }
15131
ea2c67bb
MR
15132 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
15133 if (obj->base.size < stride * state->base.crtc_h) {
757f9a3e
GP
15134 DRM_DEBUG_KMS("buffer is too small\n");
15135 return -ENOMEM;
15136 }
15137
3a656b54 15138 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
757f9a3e 15139 DRM_DEBUG_KMS("cursor cannot be tiled\n");
da20eabd 15140 return -EINVAL;
32b7eeec
MR
15141 }
15142
b29ec92c
VS
15143 /*
15144 * There's something wrong with the cursor on CHV pipe C.
15145 * If it straddles the left edge of the screen then
15146 * moving it away from the edge or disabling it often
15147 * results in a pipe underrun, and often that can lead to
15148 * dead pipe (constant underrun reported, and it scans
15149 * out just a solid color). To recover from that, the
15150 * display power well must be turned off and on again.
15151 * Refuse the put the cursor into that compromised position.
15152 */
920a14b2 15153 if (IS_CHERRYVIEW(to_i915(plane->dev)) && pipe == PIPE_C &&
936e71e3 15154 state->base.visible && state->base.crtc_x < 0) {
b29ec92c
VS
15155 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
15156 return -EINVAL;
15157 }
15158
da20eabd 15159 return 0;
852e787c 15160}
3d7d6510 15161
a8ad0d8e
ML
15162static void
15163intel_disable_cursor_plane(struct drm_plane *plane,
7fabf5ef 15164 struct drm_crtc *crtc)
a8ad0d8e 15165{
f2858021
ML
15166 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
15167
15168 intel_crtc->cursor_addr = 0;
55a08b3f 15169 intel_crtc_update_cursor(crtc, NULL);
a8ad0d8e
ML
15170}
15171
f4a2cf29 15172static void
55a08b3f
ML
15173intel_update_cursor_plane(struct drm_plane *plane,
15174 const struct intel_crtc_state *crtc_state,
15175 const struct intel_plane_state *state)
852e787c 15176{
55a08b3f
ML
15177 struct drm_crtc *crtc = crtc_state->base.crtc;
15178 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b7f05d4a 15179 struct drm_i915_private *dev_priv = to_i915(plane->dev);
2b875c22 15180 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
a912f12f 15181 uint32_t addr;
852e787c 15182
f4a2cf29 15183 if (!obj)
a912f12f 15184 addr = 0;
b7f05d4a 15185 else if (!INTEL_INFO(dev_priv)->cursor_needs_physical)
058d88c4 15186 addr = i915_gem_object_ggtt_offset(obj, NULL);
f4a2cf29 15187 else
a912f12f 15188 addr = obj->phys_handle->busaddr;
852e787c 15189
a912f12f 15190 intel_crtc->cursor_addr = addr;
55a08b3f 15191 intel_crtc_update_cursor(crtc, state);
852e787c
GP
15192}
15193
b079bd17 15194static struct intel_plane *
580503c7 15195intel_cursor_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
3d7d6510 15196{
fca0ce2a
VS
15197 struct intel_plane *cursor = NULL;
15198 struct intel_plane_state *state = NULL;
15199 int ret;
3d7d6510
MR
15200
15201 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
b079bd17
VS
15202 if (!cursor) {
15203 ret = -ENOMEM;
fca0ce2a 15204 goto fail;
b079bd17 15205 }
3d7d6510 15206
8e7d688b 15207 state = intel_create_plane_state(&cursor->base);
b079bd17
VS
15208 if (!state) {
15209 ret = -ENOMEM;
fca0ce2a 15210 goto fail;
b079bd17
VS
15211 }
15212
8e7d688b 15213 cursor->base.state = &state->base;
ea2c67bb 15214
3d7d6510
MR
15215 cursor->can_scale = false;
15216 cursor->max_downscale = 1;
15217 cursor->pipe = pipe;
15218 cursor->plane = pipe;
b14e5848 15219 cursor->id = PLANE_CURSOR;
a9ff8714 15220 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
c59cb179 15221 cursor->check_plane = intel_check_cursor_plane;
55a08b3f 15222 cursor->update_plane = intel_update_cursor_plane;
a8ad0d8e 15223 cursor->disable_plane = intel_disable_cursor_plane;
3d7d6510 15224
580503c7
VS
15225 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
15226 0, &intel_plane_funcs,
fca0ce2a
VS
15227 intel_cursor_formats,
15228 ARRAY_SIZE(intel_cursor_formats),
38573dc1
VS
15229 DRM_PLANE_TYPE_CURSOR,
15230 "cursor %c", pipe_name(pipe));
fca0ce2a
VS
15231 if (ret)
15232 goto fail;
4398ad45 15233
5481e27f 15234 if (INTEL_GEN(dev_priv) >= 4)
93ca7e00
VS
15235 drm_plane_create_rotation_property(&cursor->base,
15236 DRM_ROTATE_0,
15237 DRM_ROTATE_0 |
15238 DRM_ROTATE_180);
4398ad45 15239
580503c7 15240 if (INTEL_GEN(dev_priv) >= 9)
af99ceda
CK
15241 state->scaler_id = -1;
15242
ea2c67bb
MR
15243 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
15244
b079bd17 15245 return cursor;
fca0ce2a
VS
15246
15247fail:
15248 kfree(state);
15249 kfree(cursor);
15250
b079bd17 15251 return ERR_PTR(ret);
3d7d6510
MR
15252}
15253
65edccce
VS
15254static void skl_init_scalers(struct drm_i915_private *dev_priv,
15255 struct intel_crtc *crtc,
15256 struct intel_crtc_state *crtc_state)
549e2bfb 15257{
65edccce
VS
15258 struct intel_crtc_scaler_state *scaler_state =
15259 &crtc_state->scaler_state;
549e2bfb 15260 int i;
549e2bfb 15261
65edccce
VS
15262 for (i = 0; i < crtc->num_scalers; i++) {
15263 struct intel_scaler *scaler = &scaler_state->scalers[i];
15264
15265 scaler->in_use = 0;
15266 scaler->mode = PS_SCALER_MODE_DYN;
549e2bfb
CK
15267 }
15268
15269 scaler_state->scaler_id = -1;
15270}
15271
5ab0d85b 15272static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
79e53945
JB
15273{
15274 struct intel_crtc *intel_crtc;
f5de6e07 15275 struct intel_crtc_state *crtc_state = NULL;
b079bd17
VS
15276 struct intel_plane *primary = NULL;
15277 struct intel_plane *cursor = NULL;
a81d6fa0 15278 int sprite, ret;
79e53945 15279
955382f3 15280 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
b079bd17
VS
15281 if (!intel_crtc)
15282 return -ENOMEM;
79e53945 15283
f5de6e07 15284 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
b079bd17
VS
15285 if (!crtc_state) {
15286 ret = -ENOMEM;
f5de6e07 15287 goto fail;
b079bd17 15288 }
550acefd
ACO
15289 intel_crtc->config = crtc_state;
15290 intel_crtc->base.state = &crtc_state->base;
07878248 15291 crtc_state->base.crtc = &intel_crtc->base;
f5de6e07 15292
549e2bfb 15293 /* initialize shared scalers */
5ab0d85b 15294 if (INTEL_GEN(dev_priv) >= 9) {
549e2bfb
CK
15295 if (pipe == PIPE_C)
15296 intel_crtc->num_scalers = 1;
15297 else
15298 intel_crtc->num_scalers = SKL_NUM_SCALERS;
15299
65edccce 15300 skl_init_scalers(dev_priv, intel_crtc, crtc_state);
549e2bfb
CK
15301 }
15302
580503c7 15303 primary = intel_primary_plane_create(dev_priv, pipe);
b079bd17
VS
15304 if (IS_ERR(primary)) {
15305 ret = PTR_ERR(primary);
3d7d6510 15306 goto fail;
b079bd17 15307 }
d97d7b48 15308 intel_crtc->plane_ids_mask |= BIT(primary->id);
3d7d6510 15309
a81d6fa0 15310 for_each_sprite(dev_priv, pipe, sprite) {
b079bd17
VS
15311 struct intel_plane *plane;
15312
580503c7 15313 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
d2b2cbce 15314 if (IS_ERR(plane)) {
b079bd17
VS
15315 ret = PTR_ERR(plane);
15316 goto fail;
15317 }
d97d7b48 15318 intel_crtc->plane_ids_mask |= BIT(plane->id);
a81d6fa0
VS
15319 }
15320
580503c7 15321 cursor = intel_cursor_plane_create(dev_priv, pipe);
d2b2cbce 15322 if (IS_ERR(cursor)) {
b079bd17 15323 ret = PTR_ERR(cursor);
3d7d6510 15324 goto fail;
b079bd17 15325 }
d97d7b48 15326 intel_crtc->plane_ids_mask |= BIT(cursor->id);
3d7d6510 15327
5ab0d85b 15328 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
b079bd17
VS
15329 &primary->base, &cursor->base,
15330 &intel_crtc_funcs,
4d5d72b7 15331 "pipe %c", pipe_name(pipe));
3d7d6510
MR
15332 if (ret)
15333 goto fail;
79e53945 15334
80824003 15335 intel_crtc->pipe = pipe;
e3c566df 15336 intel_crtc->plane = primary->plane;
80824003 15337
4b0e333e
CW
15338 intel_crtc->cursor_base = ~0;
15339 intel_crtc->cursor_cntl = ~0;
dc41c154 15340 intel_crtc->cursor_size = ~0;
8d7849db 15341
852eb00d
VS
15342 intel_crtc->wm.cxsr_allowed = true;
15343
22fd0fab
JB
15344 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
15345 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
e2af48c6
VS
15346 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = intel_crtc;
15347 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc;
22fd0fab 15348
79e53945 15349 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101 15350
8563b1e8
LL
15351 intel_color_init(&intel_crtc->base);
15352
87b6b101 15353 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
b079bd17
VS
15354
15355 return 0;
3d7d6510
MR
15356
15357fail:
b079bd17
VS
15358 /*
15359 * drm_mode_config_cleanup() will free up any
15360 * crtcs/planes already initialized.
15361 */
f5de6e07 15362 kfree(crtc_state);
3d7d6510 15363 kfree(intel_crtc);
b079bd17
VS
15364
15365 return ret;
79e53945
JB
15366}
15367
752aa88a
JB
15368enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
15369{
15370 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 15371 struct drm_device *dev = connector->base.dev;
752aa88a 15372
51fd371b 15373 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 15374
d3babd3f 15375 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
15376 return INVALID_PIPE;
15377
15378 return to_intel_crtc(encoder->crtc)->pipe;
15379}
15380
08d7b3d1 15381int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 15382 struct drm_file *file)
08d7b3d1 15383{
08d7b3d1 15384 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 15385 struct drm_crtc *drmmode_crtc;
c05422d5 15386 struct intel_crtc *crtc;
08d7b3d1 15387
7707e653 15388 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
71240ed2 15389 if (!drmmode_crtc)
3f2c2057 15390 return -ENOENT;
08d7b3d1 15391
7707e653 15392 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 15393 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 15394
c05422d5 15395 return 0;
08d7b3d1
CW
15396}
15397
66a9278e 15398static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 15399{
66a9278e
DV
15400 struct drm_device *dev = encoder->base.dev;
15401 struct intel_encoder *source_encoder;
79e53945 15402 int index_mask = 0;
79e53945
JB
15403 int entry = 0;
15404
b2784e15 15405 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 15406 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
15407 index_mask |= (1 << entry);
15408
79e53945
JB
15409 entry++;
15410 }
4ef69c7a 15411
79e53945
JB
15412 return index_mask;
15413}
15414
646d5772 15415static bool has_edp_a(struct drm_i915_private *dev_priv)
4d302442 15416{
646d5772 15417 if (!IS_MOBILE(dev_priv))
4d302442
CW
15418 return false;
15419
15420 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
15421 return false;
15422
5db94019 15423 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
15424 return false;
15425
15426 return true;
15427}
15428
6315b5d3 15429static bool intel_crt_present(struct drm_i915_private *dev_priv)
84b4e042 15430{
6315b5d3 15431 if (INTEL_GEN(dev_priv) >= 9)
884497ed
DL
15432 return false;
15433
50a0bc90 15434 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
84b4e042
JB
15435 return false;
15436
920a14b2 15437 if (IS_CHERRYVIEW(dev_priv))
84b4e042
JB
15438 return false;
15439
4f8036a2
TU
15440 if (HAS_PCH_LPT_H(dev_priv) &&
15441 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
65e472e4
VS
15442 return false;
15443
70ac54d0 15444 /* DDI E can't be used if DDI A requires 4 lanes */
4f8036a2 15445 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
70ac54d0
VS
15446 return false;
15447
e4abb733 15448 if (!dev_priv->vbt.int_crt_support)
84b4e042
JB
15449 return false;
15450
15451 return true;
15452}
15453
8090ba8c
ID
15454void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
15455{
15456 int pps_num;
15457 int pps_idx;
15458
15459 if (HAS_DDI(dev_priv))
15460 return;
15461 /*
15462 * This w/a is needed at least on CPT/PPT, but to be sure apply it
15463 * everywhere where registers can be write protected.
15464 */
15465 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15466 pps_num = 2;
15467 else
15468 pps_num = 1;
15469
15470 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
15471 u32 val = I915_READ(PP_CONTROL(pps_idx));
15472
15473 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
15474 I915_WRITE(PP_CONTROL(pps_idx), val);
15475 }
15476}
15477
44cb734c
ID
15478static void intel_pps_init(struct drm_i915_private *dev_priv)
15479{
15480 if (HAS_PCH_SPLIT(dev_priv) || IS_BROXTON(dev_priv))
15481 dev_priv->pps_mmio_base = PCH_PPS_BASE;
15482 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15483 dev_priv->pps_mmio_base = VLV_PPS_BASE;
15484 else
15485 dev_priv->pps_mmio_base = PPS_BASE;
8090ba8c
ID
15486
15487 intel_pps_unlock_regs_wa(dev_priv);
44cb734c
ID
15488}
15489
c39055b0 15490static void intel_setup_outputs(struct drm_i915_private *dev_priv)
79e53945 15491{
4ef69c7a 15492 struct intel_encoder *encoder;
cb0953d7 15493 bool dpd_is_edp = false;
79e53945 15494
44cb734c
ID
15495 intel_pps_init(dev_priv);
15496
97a824e1
ID
15497 /*
15498 * intel_edp_init_connector() depends on this completing first, to
15499 * prevent the registeration of both eDP and LVDS and the incorrect
15500 * sharing of the PPS.
15501 */
c39055b0 15502 intel_lvds_init(dev_priv);
79e53945 15503
6315b5d3 15504 if (intel_crt_present(dev_priv))
c39055b0 15505 intel_crt_init(dev_priv);
cb0953d7 15506
e2d214ae 15507 if (IS_BROXTON(dev_priv)) {
c776eb2e
VK
15508 /*
15509 * FIXME: Broxton doesn't support port detection via the
15510 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
15511 * detect the ports.
15512 */
c39055b0
ACO
15513 intel_ddi_init(dev_priv, PORT_A);
15514 intel_ddi_init(dev_priv, PORT_B);
15515 intel_ddi_init(dev_priv, PORT_C);
c6c794a2 15516
c39055b0 15517 intel_dsi_init(dev_priv);
4f8036a2 15518 } else if (HAS_DDI(dev_priv)) {
0e72a5b5
ED
15519 int found;
15520
de31facd
JB
15521 /*
15522 * Haswell uses DDI functions to detect digital outputs.
15523 * On SKL pre-D0 the strap isn't connected, so we assume
15524 * it's there.
15525 */
77179400 15526 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
de31facd 15527 /* WaIgnoreDDIAStrap: skl */
0853723b 15528 if (found || IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
c39055b0 15529 intel_ddi_init(dev_priv, PORT_A);
0e72a5b5
ED
15530
15531 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
15532 * register */
15533 found = I915_READ(SFUSE_STRAP);
15534
15535 if (found & SFUSE_STRAP_DDIB_DETECTED)
c39055b0 15536 intel_ddi_init(dev_priv, PORT_B);
0e72a5b5 15537 if (found & SFUSE_STRAP_DDIC_DETECTED)
c39055b0 15538 intel_ddi_init(dev_priv, PORT_C);
0e72a5b5 15539 if (found & SFUSE_STRAP_DDID_DETECTED)
c39055b0 15540 intel_ddi_init(dev_priv, PORT_D);
2800e4c2
RV
15541 /*
15542 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
15543 */
0853723b 15544 if ((IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) &&
2800e4c2
RV
15545 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
15546 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
15547 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
c39055b0 15548 intel_ddi_init(dev_priv, PORT_E);
2800e4c2 15549
6e266956 15550 } else if (HAS_PCH_SPLIT(dev_priv)) {
cb0953d7 15551 int found;
dd11bc10 15552 dpd_is_edp = intel_dp_is_edp(dev_priv, PORT_D);
270b3042 15553
646d5772 15554 if (has_edp_a(dev_priv))
c39055b0 15555 intel_dp_init(dev_priv, DP_A, PORT_A);
cb0953d7 15556
dc0fa718 15557 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 15558 /* PCH SDVOB multiplex with HDMIB */
c39055b0 15559 found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B);
30ad48b7 15560 if (!found)
c39055b0 15561 intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B);
5eb08b69 15562 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
c39055b0 15563 intel_dp_init(dev_priv, PCH_DP_B, PORT_B);
30ad48b7
ZW
15564 }
15565
dc0fa718 15566 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
c39055b0 15567 intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C);
30ad48b7 15568
dc0fa718 15569 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
c39055b0 15570 intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D);
30ad48b7 15571
5eb08b69 15572 if (I915_READ(PCH_DP_C) & DP_DETECTED)
c39055b0 15573 intel_dp_init(dev_priv, PCH_DP_C, PORT_C);
5eb08b69 15574
270b3042 15575 if (I915_READ(PCH_DP_D) & DP_DETECTED)
c39055b0 15576 intel_dp_init(dev_priv, PCH_DP_D, PORT_D);
920a14b2 15577 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
22f35042 15578 bool has_edp, has_port;
457c52d8 15579
e17ac6db
VS
15580 /*
15581 * The DP_DETECTED bit is the latched state of the DDC
15582 * SDA pin at boot. However since eDP doesn't require DDC
15583 * (no way to plug in a DP->HDMI dongle) the DDC pins for
15584 * eDP ports may have been muxed to an alternate function.
15585 * Thus we can't rely on the DP_DETECTED bit alone to detect
15586 * eDP ports. Consult the VBT as well as DP_DETECTED to
15587 * detect eDP ports.
22f35042
VS
15588 *
15589 * Sadly the straps seem to be missing sometimes even for HDMI
15590 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
15591 * and VBT for the presence of the port. Additionally we can't
15592 * trust the port type the VBT declares as we've seen at least
15593 * HDMI ports that the VBT claim are DP or eDP.
e17ac6db 15594 */
dd11bc10 15595 has_edp = intel_dp_is_edp(dev_priv, PORT_B);
22f35042
VS
15596 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
15597 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
c39055b0 15598 has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B);
22f35042 15599 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
c39055b0 15600 intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B);
585a94b8 15601
dd11bc10 15602 has_edp = intel_dp_is_edp(dev_priv, PORT_C);
22f35042
VS
15603 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
15604 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
c39055b0 15605 has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C);
22f35042 15606 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
c39055b0 15607 intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C);
19c03924 15608
920a14b2 15609 if (IS_CHERRYVIEW(dev_priv)) {
22f35042
VS
15610 /*
15611 * eDP not supported on port D,
15612 * so no need to worry about it
15613 */
15614 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
15615 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
c39055b0 15616 intel_dp_init(dev_priv, CHV_DP_D, PORT_D);
22f35042 15617 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
c39055b0 15618 intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D);
9418c1f1
VS
15619 }
15620
c39055b0 15621 intel_dsi_init(dev_priv);
5db94019 15622 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
27185ae1 15623 bool found = false;
7d57382e 15624
e2debe91 15625 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 15626 DRM_DEBUG_KMS("probing SDVOB\n");
c39055b0 15627 found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B);
9beb5fea 15628 if (!found && IS_G4X(dev_priv)) {
b01f2c3a 15629 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
c39055b0 15630 intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B);
b01f2c3a 15631 }
27185ae1 15632
9beb5fea 15633 if (!found && IS_G4X(dev_priv))
c39055b0 15634 intel_dp_init(dev_priv, DP_B, PORT_B);
725e30ad 15635 }
13520b05
KH
15636
15637 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 15638
e2debe91 15639 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 15640 DRM_DEBUG_KMS("probing SDVOC\n");
c39055b0 15641 found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C);
b01f2c3a 15642 }
27185ae1 15643
e2debe91 15644 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 15645
9beb5fea 15646 if (IS_G4X(dev_priv)) {
b01f2c3a 15647 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
c39055b0 15648 intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C);
b01f2c3a 15649 }
9beb5fea 15650 if (IS_G4X(dev_priv))
c39055b0 15651 intel_dp_init(dev_priv, DP_C, PORT_C);
725e30ad 15652 }
27185ae1 15653
9beb5fea 15654 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
c39055b0 15655 intel_dp_init(dev_priv, DP_D, PORT_D);
5db94019 15656 } else if (IS_GEN2(dev_priv))
c39055b0 15657 intel_dvo_init(dev_priv);
79e53945 15658
56b857a5 15659 if (SUPPORTS_TV(dev_priv))
c39055b0 15660 intel_tv_init(dev_priv);
79e53945 15661
c39055b0 15662 intel_psr_init(dev_priv);
7c8f8a70 15663
c39055b0 15664 for_each_intel_encoder(&dev_priv->drm, encoder) {
4ef69c7a
CW
15665 encoder->base.possible_crtcs = encoder->crtc_mask;
15666 encoder->base.possible_clones =
66a9278e 15667 intel_encoder_clones(encoder);
79e53945 15668 }
47356eb6 15669
c39055b0 15670 intel_init_pch_refclk(dev_priv);
270b3042 15671
c39055b0 15672 drm_helper_move_panel_connectors_to_head(&dev_priv->drm);
79e53945
JB
15673}
15674
15675static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
15676{
60a5ca01 15677 struct drm_device *dev = fb->dev;
79e53945 15678 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 15679
ef2d633e 15680 drm_framebuffer_cleanup(fb);
60a5ca01 15681 mutex_lock(&dev->struct_mutex);
ef2d633e 15682 WARN_ON(!intel_fb->obj->framebuffer_references--);
f8c417cd 15683 i915_gem_object_put(intel_fb->obj);
60a5ca01 15684 mutex_unlock(&dev->struct_mutex);
79e53945
JB
15685 kfree(intel_fb);
15686}
15687
15688static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 15689 struct drm_file *file,
79e53945
JB
15690 unsigned int *handle)
15691{
15692 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 15693 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 15694
cc917ab4
CW
15695 if (obj->userptr.mm) {
15696 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
15697 return -EINVAL;
15698 }
15699
05394f39 15700 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
15701}
15702
86c98588
RV
15703static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
15704 struct drm_file *file,
15705 unsigned flags, unsigned color,
15706 struct drm_clip_rect *clips,
15707 unsigned num_clips)
15708{
15709 struct drm_device *dev = fb->dev;
15710 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
15711 struct drm_i915_gem_object *obj = intel_fb->obj;
15712
15713 mutex_lock(&dev->struct_mutex);
a6a7cc4b
CW
15714 if (obj->pin_display && obj->cache_dirty)
15715 i915_gem_clflush_object(obj, true);
74b4ea1e 15716 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
86c98588
RV
15717 mutex_unlock(&dev->struct_mutex);
15718
15719 return 0;
15720}
15721
79e53945
JB
15722static const struct drm_framebuffer_funcs intel_fb_funcs = {
15723 .destroy = intel_user_framebuffer_destroy,
15724 .create_handle = intel_user_framebuffer_create_handle,
86c98588 15725 .dirty = intel_user_framebuffer_dirty,
79e53945
JB
15726};
15727
b321803d 15728static
920a14b2
TU
15729u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
15730 uint64_t fb_modifier, uint32_t pixel_format)
b321803d 15731{
920a14b2 15732 u32 gen = INTEL_INFO(dev_priv)->gen;
b321803d
DL
15733
15734 if (gen >= 9) {
ac484963
VS
15735 int cpp = drm_format_plane_cpp(pixel_format, 0);
15736
b321803d
DL
15737 /* "The stride in bytes must not exceed the of the size of 8K
15738 * pixels and 32K bytes."
15739 */
ac484963 15740 return min(8192 * cpp, 32768);
920a14b2
TU
15741 } else if (gen >= 5 && !IS_VALLEYVIEW(dev_priv) &&
15742 !IS_CHERRYVIEW(dev_priv)) {
b321803d
DL
15743 return 32*1024;
15744 } else if (gen >= 4) {
15745 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
15746 return 16*1024;
15747 else
15748 return 32*1024;
15749 } else if (gen >= 3) {
15750 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
15751 return 8*1024;
15752 else
15753 return 16*1024;
15754 } else {
15755 /* XXX DSPC is limited to 4k tiled */
15756 return 8*1024;
15757 }
15758}
15759
b5ea642a
DV
15760static int intel_framebuffer_init(struct drm_device *dev,
15761 struct intel_framebuffer *intel_fb,
15762 struct drm_mode_fb_cmd2 *mode_cmd,
15763 struct drm_i915_gem_object *obj)
79e53945 15764{
7b49f948 15765 struct drm_i915_private *dev_priv = to_i915(dev);
c2ff7370 15766 unsigned int tiling = i915_gem_object_get_tiling(obj);
79e53945 15767 int ret;
b321803d 15768 u32 pitch_limit, stride_alignment;
b3c11ac2 15769 struct drm_format_name_buf format_name;
79e53945 15770
dd4916c5
DV
15771 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
15772
2a80eada 15773 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
c2ff7370
VS
15774 /*
15775 * If there's a fence, enforce that
15776 * the fb modifier and tiling mode match.
15777 */
15778 if (tiling != I915_TILING_NONE &&
15779 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
2a80eada
DV
15780 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
15781 return -EINVAL;
15782 }
15783 } else {
c2ff7370 15784 if (tiling == I915_TILING_X) {
2a80eada 15785 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
c2ff7370 15786 } else if (tiling == I915_TILING_Y) {
2a80eada
DV
15787 DRM_DEBUG("No Y tiling for legacy addfb\n");
15788 return -EINVAL;
15789 }
15790 }
15791
9a8f0a12
TU
15792 /* Passed in modifier sanity checking. */
15793 switch (mode_cmd->modifier[0]) {
15794 case I915_FORMAT_MOD_Y_TILED:
15795 case I915_FORMAT_MOD_Yf_TILED:
6315b5d3 15796 if (INTEL_GEN(dev_priv) < 9) {
9a8f0a12
TU
15797 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
15798 mode_cmd->modifier[0]);
15799 return -EINVAL;
15800 }
15801 case DRM_FORMAT_MOD_NONE:
15802 case I915_FORMAT_MOD_X_TILED:
15803 break;
15804 default:
c0f40428
JB
15805 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
15806 mode_cmd->modifier[0]);
57cd6508 15807 return -EINVAL;
c16ed4be 15808 }
57cd6508 15809
c2ff7370
VS
15810 /*
15811 * gen2/3 display engine uses the fence if present,
15812 * so the tiling mode must match the fb modifier exactly.
15813 */
15814 if (INTEL_INFO(dev_priv)->gen < 4 &&
15815 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
15816 DRM_DEBUG("tiling_mode must match fb modifier exactly on gen2/3\n");
15817 return -EINVAL;
15818 }
15819
7b49f948
VS
15820 stride_alignment = intel_fb_stride_alignment(dev_priv,
15821 mode_cmd->modifier[0],
b321803d
DL
15822 mode_cmd->pixel_format);
15823 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
15824 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
15825 mode_cmd->pitches[0], stride_alignment);
57cd6508 15826 return -EINVAL;
c16ed4be 15827 }
57cd6508 15828
920a14b2 15829 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
b321803d 15830 mode_cmd->pixel_format);
a35cdaa0 15831 if (mode_cmd->pitches[0] > pitch_limit) {
b321803d
DL
15832 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
15833 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
2a80eada 15834 "tiled" : "linear",
a35cdaa0 15835 mode_cmd->pitches[0], pitch_limit);
5d7bd705 15836 return -EINVAL;
c16ed4be 15837 }
5d7bd705 15838
c2ff7370
VS
15839 /*
15840 * If there's a fence, enforce that
15841 * the fb pitch and fence stride match.
15842 */
15843 if (tiling != I915_TILING_NONE &&
3e510a8e 15844 mode_cmd->pitches[0] != i915_gem_object_get_stride(obj)) {
c16ed4be 15845 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
3e510a8e
CW
15846 mode_cmd->pitches[0],
15847 i915_gem_object_get_stride(obj));
5d7bd705 15848 return -EINVAL;
c16ed4be 15849 }
5d7bd705 15850
57779d06 15851 /* Reject formats not supported by any plane early. */
308e5bcb 15852 switch (mode_cmd->pixel_format) {
57779d06 15853 case DRM_FORMAT_C8:
04b3924d
VS
15854 case DRM_FORMAT_RGB565:
15855 case DRM_FORMAT_XRGB8888:
15856 case DRM_FORMAT_ARGB8888:
57779d06
VS
15857 break;
15858 case DRM_FORMAT_XRGB1555:
6315b5d3 15859 if (INTEL_GEN(dev_priv) > 3) {
b3c11ac2
EE
15860 DRM_DEBUG("unsupported pixel format: %s\n",
15861 drm_get_format_name(mode_cmd->pixel_format, &format_name));
57779d06 15862 return -EINVAL;
c16ed4be 15863 }
57779d06 15864 break;
57779d06 15865 case DRM_FORMAT_ABGR8888:
920a14b2 15866 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
6315b5d3 15867 INTEL_GEN(dev_priv) < 9) {
b3c11ac2
EE
15868 DRM_DEBUG("unsupported pixel format: %s\n",
15869 drm_get_format_name(mode_cmd->pixel_format, &format_name));
6c0fd451
DL
15870 return -EINVAL;
15871 }
15872 break;
15873 case DRM_FORMAT_XBGR8888:
04b3924d 15874 case DRM_FORMAT_XRGB2101010:
57779d06 15875 case DRM_FORMAT_XBGR2101010:
6315b5d3 15876 if (INTEL_GEN(dev_priv) < 4) {
b3c11ac2
EE
15877 DRM_DEBUG("unsupported pixel format: %s\n",
15878 drm_get_format_name(mode_cmd->pixel_format, &format_name));
57779d06 15879 return -EINVAL;
c16ed4be 15880 }
b5626747 15881 break;
7531208b 15882 case DRM_FORMAT_ABGR2101010:
920a14b2 15883 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
b3c11ac2
EE
15884 DRM_DEBUG("unsupported pixel format: %s\n",
15885 drm_get_format_name(mode_cmd->pixel_format, &format_name));
7531208b
DL
15886 return -EINVAL;
15887 }
15888 break;
04b3924d
VS
15889 case DRM_FORMAT_YUYV:
15890 case DRM_FORMAT_UYVY:
15891 case DRM_FORMAT_YVYU:
15892 case DRM_FORMAT_VYUY:
6315b5d3 15893 if (INTEL_GEN(dev_priv) < 5) {
b3c11ac2
EE
15894 DRM_DEBUG("unsupported pixel format: %s\n",
15895 drm_get_format_name(mode_cmd->pixel_format, &format_name));
57779d06 15896 return -EINVAL;
c16ed4be 15897 }
57cd6508
CW
15898 break;
15899 default:
b3c11ac2
EE
15900 DRM_DEBUG("unsupported pixel format: %s\n",
15901 drm_get_format_name(mode_cmd->pixel_format, &format_name));
57cd6508
CW
15902 return -EINVAL;
15903 }
15904
90f9a336
VS
15905 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
15906 if (mode_cmd->offsets[0] != 0)
15907 return -EINVAL;
15908
c7d73f6a
DV
15909 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
15910 intel_fb->obj = obj;
15911
6687c906
VS
15912 ret = intel_fill_fb_info(dev_priv, &intel_fb->base);
15913 if (ret)
15914 return ret;
2d7a215f 15915
79e53945
JB
15916 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
15917 if (ret) {
15918 DRM_ERROR("framebuffer init failed %d\n", ret);
15919 return ret;
15920 }
15921
0b05e1e0
VS
15922 intel_fb->obj->framebuffer_references++;
15923
79e53945
JB
15924 return 0;
15925}
15926
79e53945
JB
15927static struct drm_framebuffer *
15928intel_user_framebuffer_create(struct drm_device *dev,
15929 struct drm_file *filp,
1eb83451 15930 const struct drm_mode_fb_cmd2 *user_mode_cmd)
79e53945 15931{
dcb1394e 15932 struct drm_framebuffer *fb;
05394f39 15933 struct drm_i915_gem_object *obj;
76dc3769 15934 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
79e53945 15935
03ac0642
CW
15936 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
15937 if (!obj)
cce13ff7 15938 return ERR_PTR(-ENOENT);
79e53945 15939
92907cbb 15940 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
dcb1394e 15941 if (IS_ERR(fb))
f0cd5182 15942 i915_gem_object_put(obj);
dcb1394e
LW
15943
15944 return fb;
79e53945
JB
15945}
15946
79e53945 15947static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 15948 .fb_create = intel_user_framebuffer_create,
0632fef6 15949 .output_poll_changed = intel_fbdev_output_poll_changed,
5ee67f1c
MR
15950 .atomic_check = intel_atomic_check,
15951 .atomic_commit = intel_atomic_commit,
de419ab6
ML
15952 .atomic_state_alloc = intel_atomic_state_alloc,
15953 .atomic_state_clear = intel_atomic_state_clear,
79e53945
JB
15954};
15955
88212941
ID
15956/**
15957 * intel_init_display_hooks - initialize the display modesetting hooks
15958 * @dev_priv: device private
15959 */
15960void intel_init_display_hooks(struct drm_i915_private *dev_priv)
e70236a8 15961{
88212941 15962 if (INTEL_INFO(dev_priv)->gen >= 9) {
bc8d7dff 15963 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
15964 dev_priv->display.get_initial_plane_config =
15965 skylake_get_initial_plane_config;
bc8d7dff
DL
15966 dev_priv->display.crtc_compute_clock =
15967 haswell_crtc_compute_clock;
15968 dev_priv->display.crtc_enable = haswell_crtc_enable;
15969 dev_priv->display.crtc_disable = haswell_crtc_disable;
88212941 15970 } else if (HAS_DDI(dev_priv)) {
0e8ffe1b 15971 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
15972 dev_priv->display.get_initial_plane_config =
15973 ironlake_get_initial_plane_config;
797d0259
ACO
15974 dev_priv->display.crtc_compute_clock =
15975 haswell_crtc_compute_clock;
4f771f10
PZ
15976 dev_priv->display.crtc_enable = haswell_crtc_enable;
15977 dev_priv->display.crtc_disable = haswell_crtc_disable;
88212941 15978 } else if (HAS_PCH_SPLIT(dev_priv)) {
0e8ffe1b 15979 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
5724dbd1
DL
15980 dev_priv->display.get_initial_plane_config =
15981 ironlake_get_initial_plane_config;
3fb37703
ACO
15982 dev_priv->display.crtc_compute_clock =
15983 ironlake_crtc_compute_clock;
76e5a89c
DV
15984 dev_priv->display.crtc_enable = ironlake_crtc_enable;
15985 dev_priv->display.crtc_disable = ironlake_crtc_disable;
65b3d6a9 15986 } else if (IS_CHERRYVIEW(dev_priv)) {
89b667f8 15987 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
15988 dev_priv->display.get_initial_plane_config =
15989 i9xx_get_initial_plane_config;
65b3d6a9
ACO
15990 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
15991 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15992 dev_priv->display.crtc_disable = i9xx_crtc_disable;
15993 } else if (IS_VALLEYVIEW(dev_priv)) {
15994 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15995 dev_priv->display.get_initial_plane_config =
15996 i9xx_get_initial_plane_config;
15997 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
89b667f8
JB
15998 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15999 dev_priv->display.crtc_disable = i9xx_crtc_disable;
19ec6693
ACO
16000 } else if (IS_G4X(dev_priv)) {
16001 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16002 dev_priv->display.get_initial_plane_config =
16003 i9xx_get_initial_plane_config;
16004 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
16005 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16006 dev_priv->display.crtc_disable = i9xx_crtc_disable;
70e8aa21
ACO
16007 } else if (IS_PINEVIEW(dev_priv)) {
16008 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16009 dev_priv->display.get_initial_plane_config =
16010 i9xx_get_initial_plane_config;
16011 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
16012 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16013 dev_priv->display.crtc_disable = i9xx_crtc_disable;
81c97f52 16014 } else if (!IS_GEN2(dev_priv)) {
0e8ffe1b 16015 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
16016 dev_priv->display.get_initial_plane_config =
16017 i9xx_get_initial_plane_config;
d6dfee7a 16018 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
16019 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16020 dev_priv->display.crtc_disable = i9xx_crtc_disable;
81c97f52
ACO
16021 } else {
16022 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16023 dev_priv->display.get_initial_plane_config =
16024 i9xx_get_initial_plane_config;
16025 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
16026 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16027 dev_priv->display.crtc_disable = i9xx_crtc_disable;
f564048e 16028 }
e70236a8 16029
e70236a8 16030 /* Returns the core display clock speed */
88212941 16031 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
1652d19e
VS
16032 dev_priv->display.get_display_clock_speed =
16033 skylake_get_display_clock_speed;
88212941 16034 else if (IS_BROXTON(dev_priv))
acd3f3d3
BP
16035 dev_priv->display.get_display_clock_speed =
16036 broxton_get_display_clock_speed;
88212941 16037 else if (IS_BROADWELL(dev_priv))
1652d19e
VS
16038 dev_priv->display.get_display_clock_speed =
16039 broadwell_get_display_clock_speed;
88212941 16040 else if (IS_HASWELL(dev_priv))
1652d19e
VS
16041 dev_priv->display.get_display_clock_speed =
16042 haswell_get_display_clock_speed;
88212941 16043 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
25eb05fc
JB
16044 dev_priv->display.get_display_clock_speed =
16045 valleyview_get_display_clock_speed;
88212941 16046 else if (IS_GEN5(dev_priv))
b37a6434
VS
16047 dev_priv->display.get_display_clock_speed =
16048 ilk_get_display_clock_speed;
88212941
ID
16049 else if (IS_I945G(dev_priv) || IS_BROADWATER(dev_priv) ||
16050 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
e70236a8
JB
16051 dev_priv->display.get_display_clock_speed =
16052 i945_get_display_clock_speed;
88212941 16053 else if (IS_GM45(dev_priv))
34edce2f
VS
16054 dev_priv->display.get_display_clock_speed =
16055 gm45_get_display_clock_speed;
88212941 16056 else if (IS_CRESTLINE(dev_priv))
34edce2f
VS
16057 dev_priv->display.get_display_clock_speed =
16058 i965gm_get_display_clock_speed;
88212941 16059 else if (IS_PINEVIEW(dev_priv))
34edce2f
VS
16060 dev_priv->display.get_display_clock_speed =
16061 pnv_get_display_clock_speed;
88212941 16062 else if (IS_G33(dev_priv) || IS_G4X(dev_priv))
34edce2f
VS
16063 dev_priv->display.get_display_clock_speed =
16064 g33_get_display_clock_speed;
88212941 16065 else if (IS_I915G(dev_priv))
e70236a8
JB
16066 dev_priv->display.get_display_clock_speed =
16067 i915_get_display_clock_speed;
88212941 16068 else if (IS_I945GM(dev_priv) || IS_845G(dev_priv))
e70236a8
JB
16069 dev_priv->display.get_display_clock_speed =
16070 i9xx_misc_get_display_clock_speed;
88212941 16071 else if (IS_I915GM(dev_priv))
e70236a8
JB
16072 dev_priv->display.get_display_clock_speed =
16073 i915gm_get_display_clock_speed;
88212941 16074 else if (IS_I865G(dev_priv))
e70236a8
JB
16075 dev_priv->display.get_display_clock_speed =
16076 i865_get_display_clock_speed;
88212941 16077 else if (IS_I85X(dev_priv))
e70236a8 16078 dev_priv->display.get_display_clock_speed =
1b1d2716 16079 i85x_get_display_clock_speed;
623e01e5 16080 else { /* 830 */
88212941 16081 WARN(!IS_I830(dev_priv), "Unknown platform. Assuming 133 MHz CDCLK\n");
e70236a8
JB
16082 dev_priv->display.get_display_clock_speed =
16083 i830_get_display_clock_speed;
623e01e5 16084 }
e70236a8 16085
88212941 16086 if (IS_GEN5(dev_priv)) {
3bb11b53 16087 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
88212941 16088 } else if (IS_GEN6(dev_priv)) {
3bb11b53 16089 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
88212941 16090 } else if (IS_IVYBRIDGE(dev_priv)) {
3bb11b53
SJ
16091 /* FIXME: detect B0+ stepping and use auto training */
16092 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
88212941 16093 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3bb11b53 16094 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
445e780b
VS
16095 }
16096
16097 if (IS_BROADWELL(dev_priv)) {
16098 dev_priv->display.modeset_commit_cdclk =
16099 broadwell_modeset_commit_cdclk;
16100 dev_priv->display.modeset_calc_cdclk =
16101 broadwell_modeset_calc_cdclk;
88212941 16102 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
27c329ed
ML
16103 dev_priv->display.modeset_commit_cdclk =
16104 valleyview_modeset_commit_cdclk;
16105 dev_priv->display.modeset_calc_cdclk =
16106 valleyview_modeset_calc_cdclk;
88212941 16107 } else if (IS_BROXTON(dev_priv)) {
27c329ed 16108 dev_priv->display.modeset_commit_cdclk =
324513c0 16109 bxt_modeset_commit_cdclk;
27c329ed 16110 dev_priv->display.modeset_calc_cdclk =
324513c0 16111 bxt_modeset_calc_cdclk;
c89e39f3
CT
16112 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
16113 dev_priv->display.modeset_commit_cdclk =
16114 skl_modeset_commit_cdclk;
16115 dev_priv->display.modeset_calc_cdclk =
16116 skl_modeset_calc_cdclk;
e70236a8 16117 }
5a21b665 16118
27082493
L
16119 if (dev_priv->info.gen >= 9)
16120 dev_priv->display.update_crtcs = skl_update_crtcs;
16121 else
16122 dev_priv->display.update_crtcs = intel_update_crtcs;
16123
5a21b665
DV
16124 switch (INTEL_INFO(dev_priv)->gen) {
16125 case 2:
16126 dev_priv->display.queue_flip = intel_gen2_queue_flip;
16127 break;
16128
16129 case 3:
16130 dev_priv->display.queue_flip = intel_gen3_queue_flip;
16131 break;
16132
16133 case 4:
16134 case 5:
16135 dev_priv->display.queue_flip = intel_gen4_queue_flip;
16136 break;
16137
16138 case 6:
16139 dev_priv->display.queue_flip = intel_gen6_queue_flip;
16140 break;
16141 case 7:
16142 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
16143 dev_priv->display.queue_flip = intel_gen7_queue_flip;
16144 break;
16145 case 9:
16146 /* Drop through - unsupported since execlist only. */
16147 default:
16148 /* Default just returns -ENODEV to indicate unsupported */
16149 dev_priv->display.queue_flip = intel_default_queue_flip;
16150 }
e70236a8
JB
16151}
16152
b690e96c
JB
16153/*
16154 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
16155 * resume, or other times. This quirk makes sure that's the case for
16156 * affected systems.
16157 */
0206e353 16158static void quirk_pipea_force(struct drm_device *dev)
b690e96c 16159{
fac5e23e 16160 struct drm_i915_private *dev_priv = to_i915(dev);
b690e96c
JB
16161
16162 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 16163 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
16164}
16165
b6b5d049
VS
16166static void quirk_pipeb_force(struct drm_device *dev)
16167{
fac5e23e 16168 struct drm_i915_private *dev_priv = to_i915(dev);
b6b5d049
VS
16169
16170 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
16171 DRM_INFO("applying pipe b force quirk\n");
16172}
16173
435793df
KP
16174/*
16175 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
16176 */
16177static void quirk_ssc_force_disable(struct drm_device *dev)
16178{
fac5e23e 16179 struct drm_i915_private *dev_priv = to_i915(dev);
435793df 16180 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 16181 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
16182}
16183
4dca20ef 16184/*
5a15ab5b
CE
16185 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
16186 * brightness value
4dca20ef
CE
16187 */
16188static void quirk_invert_brightness(struct drm_device *dev)
16189{
fac5e23e 16190 struct drm_i915_private *dev_priv = to_i915(dev);
4dca20ef 16191 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 16192 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
16193}
16194
9c72cc6f
SD
16195/* Some VBT's incorrectly indicate no backlight is present */
16196static void quirk_backlight_present(struct drm_device *dev)
16197{
fac5e23e 16198 struct drm_i915_private *dev_priv = to_i915(dev);
9c72cc6f
SD
16199 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
16200 DRM_INFO("applying backlight present quirk\n");
16201}
16202
b690e96c
JB
16203struct intel_quirk {
16204 int device;
16205 int subsystem_vendor;
16206 int subsystem_device;
16207 void (*hook)(struct drm_device *dev);
16208};
16209
5f85f176
EE
16210/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
16211struct intel_dmi_quirk {
16212 void (*hook)(struct drm_device *dev);
16213 const struct dmi_system_id (*dmi_id_list)[];
16214};
16215
16216static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
16217{
16218 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
16219 return 1;
16220}
16221
16222static const struct intel_dmi_quirk intel_dmi_quirks[] = {
16223 {
16224 .dmi_id_list = &(const struct dmi_system_id[]) {
16225 {
16226 .callback = intel_dmi_reverse_brightness,
16227 .ident = "NCR Corporation",
16228 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
16229 DMI_MATCH(DMI_PRODUCT_NAME, ""),
16230 },
16231 },
16232 { } /* terminating entry */
16233 },
16234 .hook = quirk_invert_brightness,
16235 },
16236};
16237
c43b5634 16238static struct intel_quirk intel_quirks[] = {
b690e96c
JB
16239 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
16240 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
16241
b690e96c
JB
16242 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
16243 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
16244
5f080c0f
VS
16245 /* 830 needs to leave pipe A & dpll A up */
16246 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
16247
b6b5d049
VS
16248 /* 830 needs to leave pipe B & dpll B up */
16249 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
16250
435793df
KP
16251 /* Lenovo U160 cannot use SSC on LVDS */
16252 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
16253
16254 /* Sony Vaio Y cannot use SSC on LVDS */
16255 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 16256
be505f64
AH
16257 /* Acer Aspire 5734Z must invert backlight brightness */
16258 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
16259
16260 /* Acer/eMachines G725 */
16261 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
16262
16263 /* Acer/eMachines e725 */
16264 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
16265
16266 /* Acer/Packard Bell NCL20 */
16267 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
16268
16269 /* Acer Aspire 4736Z */
16270 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
16271
16272 /* Acer Aspire 5336 */
16273 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
16274
16275 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
16276 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 16277
dfb3d47b
SD
16278 /* Acer C720 Chromebook (Core i3 4005U) */
16279 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
16280
b2a9601c 16281 /* Apple Macbook 2,1 (Core 2 T7400) */
16282 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
16283
1b9448b0
JN
16284 /* Apple Macbook 4,1 */
16285 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
16286
d4967d8c
SD
16287 /* Toshiba CB35 Chromebook (Celeron 2955U) */
16288 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
16289
16290 /* HP Chromebook 14 (Celeron 2955U) */
16291 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
cf6f0af9
JN
16292
16293 /* Dell Chromebook 11 */
16294 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
9be64eee
JN
16295
16296 /* Dell Chromebook 11 (2015 version) */
16297 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
b690e96c
JB
16298};
16299
16300static void intel_init_quirks(struct drm_device *dev)
16301{
16302 struct pci_dev *d = dev->pdev;
16303 int i;
16304
16305 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
16306 struct intel_quirk *q = &intel_quirks[i];
16307
16308 if (d->device == q->device &&
16309 (d->subsystem_vendor == q->subsystem_vendor ||
16310 q->subsystem_vendor == PCI_ANY_ID) &&
16311 (d->subsystem_device == q->subsystem_device ||
16312 q->subsystem_device == PCI_ANY_ID))
16313 q->hook(dev);
16314 }
5f85f176
EE
16315 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
16316 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
16317 intel_dmi_quirks[i].hook(dev);
16318 }
b690e96c
JB
16319}
16320
9cce37f4 16321/* Disable the VGA plane that we never use */
29b74b7f 16322static void i915_disable_vga(struct drm_i915_private *dev_priv)
9cce37f4 16323{
52a05c30 16324 struct pci_dev *pdev = dev_priv->drm.pdev;
9cce37f4 16325 u8 sr1;
920a14b2 16326 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
9cce37f4 16327
2b37c616 16328 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
52a05c30 16329 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 16330 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
16331 sr1 = inb(VGA_SR_DATA);
16332 outb(sr1 | 1<<5, VGA_SR_DATA);
52a05c30 16333 vga_put(pdev, VGA_RSRC_LEGACY_IO);
9cce37f4
JB
16334 udelay(300);
16335
01f5a626 16336 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
16337 POSTING_READ(vga_reg);
16338}
16339
f817586c
DV
16340void intel_modeset_init_hw(struct drm_device *dev)
16341{
fac5e23e 16342 struct drm_i915_private *dev_priv = to_i915(dev);
1a617b77 16343
4c75b940 16344 intel_update_cdclk(dev_priv);
1a617b77
ML
16345
16346 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
16347
46f16e63 16348 intel_init_clock_gating(dev_priv);
f817586c
DV
16349}
16350
d93c0372
MR
16351/*
16352 * Calculate what we think the watermarks should be for the state we've read
16353 * out of the hardware and then immediately program those watermarks so that
16354 * we ensure the hardware settings match our internal state.
16355 *
16356 * We can calculate what we think WM's should be by creating a duplicate of the
16357 * current state (which was constructed during hardware readout) and running it
16358 * through the atomic check code to calculate new watermark values in the
16359 * state object.
16360 */
16361static void sanitize_watermarks(struct drm_device *dev)
16362{
16363 struct drm_i915_private *dev_priv = to_i915(dev);
16364 struct drm_atomic_state *state;
ccf010fb 16365 struct intel_atomic_state *intel_state;
d93c0372
MR
16366 struct drm_crtc *crtc;
16367 struct drm_crtc_state *cstate;
16368 struct drm_modeset_acquire_ctx ctx;
16369 int ret;
16370 int i;
16371
16372 /* Only supported on platforms that use atomic watermark design */
ed4a6a7c 16373 if (!dev_priv->display.optimize_watermarks)
d93c0372
MR
16374 return;
16375
16376 /*
16377 * We need to hold connection_mutex before calling duplicate_state so
16378 * that the connector loop is protected.
16379 */
16380 drm_modeset_acquire_init(&ctx, 0);
16381retry:
0cd1262d 16382 ret = drm_modeset_lock_all_ctx(dev, &ctx);
d93c0372
MR
16383 if (ret == -EDEADLK) {
16384 drm_modeset_backoff(&ctx);
16385 goto retry;
16386 } else if (WARN_ON(ret)) {
0cd1262d 16387 goto fail;
d93c0372
MR
16388 }
16389
16390 state = drm_atomic_helper_duplicate_state(dev, &ctx);
16391 if (WARN_ON(IS_ERR(state)))
0cd1262d 16392 goto fail;
d93c0372 16393
ccf010fb
ML
16394 intel_state = to_intel_atomic_state(state);
16395
ed4a6a7c
MR
16396 /*
16397 * Hardware readout is the only time we don't want to calculate
16398 * intermediate watermarks (since we don't trust the current
16399 * watermarks).
16400 */
ccf010fb 16401 intel_state->skip_intermediate_wm = true;
ed4a6a7c 16402
d93c0372
MR
16403 ret = intel_atomic_check(dev, state);
16404 if (ret) {
16405 /*
16406 * If we fail here, it means that the hardware appears to be
16407 * programmed in a way that shouldn't be possible, given our
16408 * understanding of watermark requirements. This might mean a
16409 * mistake in the hardware readout code or a mistake in the
16410 * watermark calculations for a given platform. Raise a WARN
16411 * so that this is noticeable.
16412 *
16413 * If this actually happens, we'll have to just leave the
16414 * BIOS-programmed watermarks untouched and hope for the best.
16415 */
16416 WARN(true, "Could not determine valid watermarks for inherited state\n");
b9a1b717 16417 goto put_state;
d93c0372
MR
16418 }
16419
16420 /* Write calculated watermark values back */
d93c0372
MR
16421 for_each_crtc_in_state(state, crtc, cstate, i) {
16422 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
16423
ed4a6a7c 16424 cs->wm.need_postvbl_update = true;
ccf010fb 16425 dev_priv->display.optimize_watermarks(intel_state, cs);
d93c0372
MR
16426 }
16427
b9a1b717 16428put_state:
0853695c 16429 drm_atomic_state_put(state);
0cd1262d 16430fail:
d93c0372
MR
16431 drm_modeset_drop_locks(&ctx);
16432 drm_modeset_acquire_fini(&ctx);
16433}
16434
b079bd17 16435int intel_modeset_init(struct drm_device *dev)
79e53945 16436{
72e96d64
JL
16437 struct drm_i915_private *dev_priv = to_i915(dev);
16438 struct i915_ggtt *ggtt = &dev_priv->ggtt;
8cc87b75 16439 enum pipe pipe;
46f297fb 16440 struct intel_crtc *crtc;
79e53945
JB
16441
16442 drm_mode_config_init(dev);
16443
16444 dev->mode_config.min_width = 0;
16445 dev->mode_config.min_height = 0;
16446
019d96cb
DA
16447 dev->mode_config.preferred_depth = 24;
16448 dev->mode_config.prefer_shadow = 1;
16449
25bab385
TU
16450 dev->mode_config.allow_fb_modifiers = true;
16451
e6ecefaa 16452 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 16453
b690e96c
JB
16454 intel_init_quirks(dev);
16455
62d75df7 16456 intel_init_pm(dev_priv);
1fa61106 16457
b7f05d4a 16458 if (INTEL_INFO(dev_priv)->num_pipes == 0)
b079bd17 16459 return 0;
e3c74757 16460
69f92f67
LW
16461 /*
16462 * There may be no VBT; and if the BIOS enabled SSC we can
16463 * just keep using it to avoid unnecessary flicker. Whereas if the
16464 * BIOS isn't using it, don't assume it will work even if the VBT
16465 * indicates as much.
16466 */
6e266956 16467 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
69f92f67
LW
16468 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
16469 DREF_SSC1_ENABLE);
16470
16471 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
16472 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
16473 bios_lvds_use_ssc ? "en" : "dis",
16474 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
16475 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
16476 }
16477 }
16478
5db94019 16479 if (IS_GEN2(dev_priv)) {
a6c45cf0
CW
16480 dev->mode_config.max_width = 2048;
16481 dev->mode_config.max_height = 2048;
5db94019 16482 } else if (IS_GEN3(dev_priv)) {
5e4d6fa7
KP
16483 dev->mode_config.max_width = 4096;
16484 dev->mode_config.max_height = 4096;
79e53945 16485 } else {
a6c45cf0
CW
16486 dev->mode_config.max_width = 8192;
16487 dev->mode_config.max_height = 8192;
79e53945 16488 }
068be561 16489
50a0bc90
TU
16490 if (IS_845G(dev_priv) || IS_I865G(dev_priv)) {
16491 dev->mode_config.cursor_width = IS_845G(dev_priv) ? 64 : 512;
dc41c154 16492 dev->mode_config.cursor_height = 1023;
5db94019 16493 } else if (IS_GEN2(dev_priv)) {
068be561
DL
16494 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
16495 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
16496 } else {
16497 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
16498 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
16499 }
16500
72e96d64 16501 dev->mode_config.fb_base = ggtt->mappable_base;
79e53945 16502
28c97730 16503 DRM_DEBUG_KMS("%d display pipe%s available.\n",
b7f05d4a
TU
16504 INTEL_INFO(dev_priv)->num_pipes,
16505 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
79e53945 16506
055e393f 16507 for_each_pipe(dev_priv, pipe) {
b079bd17
VS
16508 int ret;
16509
5ab0d85b 16510 ret = intel_crtc_init(dev_priv, pipe);
b079bd17
VS
16511 if (ret) {
16512 drm_mode_config_cleanup(dev);
16513 return ret;
16514 }
79e53945
JB
16515 }
16516
bfa7df01 16517 intel_update_czclk(dev_priv);
4c75b940 16518 intel_update_cdclk(dev_priv);
bfa7df01 16519
e72f9fbf 16520 intel_shared_dpll_init(dev);
ee7b9f93 16521
b2045352 16522 if (dev_priv->max_cdclk_freq == 0)
4c75b940 16523 intel_update_max_cdclk(dev_priv);
b2045352 16524
9cce37f4 16525 /* Just disable it once at startup */
29b74b7f 16526 i915_disable_vga(dev_priv);
c39055b0 16527 intel_setup_outputs(dev_priv);
11be49eb 16528
6e9f798d 16529 drm_modeset_lock_all(dev);
043e9bda 16530 intel_modeset_setup_hw_state(dev);
6e9f798d 16531 drm_modeset_unlock_all(dev);
46f297fb 16532
d3fcc808 16533 for_each_intel_crtc(dev, crtc) {
eeebeac5
ML
16534 struct intel_initial_plane_config plane_config = {};
16535
46f297fb
JB
16536 if (!crtc->active)
16537 continue;
16538
46f297fb 16539 /*
46f297fb
JB
16540 * Note that reserving the BIOS fb up front prevents us
16541 * from stuffing other stolen allocations like the ring
16542 * on top. This prevents some ugliness at boot time, and
16543 * can even allow for smooth boot transitions if the BIOS
16544 * fb is large enough for the active pipe configuration.
16545 */
eeebeac5
ML
16546 dev_priv->display.get_initial_plane_config(crtc,
16547 &plane_config);
16548
16549 /*
16550 * If the fb is shared between multiple heads, we'll
16551 * just get the first one.
16552 */
16553 intel_find_initial_plane_obj(crtc, &plane_config);
46f297fb 16554 }
d93c0372
MR
16555
16556 /*
16557 * Make sure hardware watermarks really match the state we read out.
16558 * Note that we need to do this after reconstructing the BIOS fb's
16559 * since the watermark calculation done here will use pstate->fb.
16560 */
16561 sanitize_watermarks(dev);
b079bd17
VS
16562
16563 return 0;
2c7111db
CW
16564}
16565
7fad798e
DV
16566static void intel_enable_pipe_a(struct drm_device *dev)
16567{
16568 struct intel_connector *connector;
16569 struct drm_connector *crt = NULL;
16570 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 16571 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
16572
16573 /* We can't just switch on the pipe A, we need to set things up with a
16574 * proper mode and output configuration. As a gross hack, enable pipe A
16575 * by enabling the load detect pipe once. */
3a3371ff 16576 for_each_intel_connector(dev, connector) {
7fad798e
DV
16577 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
16578 crt = &connector->base;
16579 break;
16580 }
16581 }
16582
16583 if (!crt)
16584 return;
16585
208bf9fd 16586 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
49172fee 16587 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
7fad798e
DV
16588}
16589
fa555837
DV
16590static bool
16591intel_check_plane_mapping(struct intel_crtc *crtc)
16592{
b7f05d4a 16593 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
649636ef 16594 u32 val;
fa555837 16595
b7f05d4a 16596 if (INTEL_INFO(dev_priv)->num_pipes == 1)
fa555837
DV
16597 return true;
16598
649636ef 16599 val = I915_READ(DSPCNTR(!crtc->plane));
fa555837
DV
16600
16601 if ((val & DISPLAY_PLANE_ENABLE) &&
16602 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
16603 return false;
16604
16605 return true;
16606}
16607
02e93c35
VS
16608static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
16609{
16610 struct drm_device *dev = crtc->base.dev;
16611 struct intel_encoder *encoder;
16612
16613 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
16614 return true;
16615
16616 return false;
16617}
16618
496b0fc3
ML
16619static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
16620{
16621 struct drm_device *dev = encoder->base.dev;
16622 struct intel_connector *connector;
16623
16624 for_each_connector_on_encoder(dev, &encoder->base, connector)
16625 return connector;
16626
16627 return NULL;
16628}
16629
a168f5b3
VS
16630static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
16631 enum transcoder pch_transcoder)
16632{
16633 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
16634 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == TRANSCODER_A);
16635}
16636
24929352
DV
16637static void intel_sanitize_crtc(struct intel_crtc *crtc)
16638{
16639 struct drm_device *dev = crtc->base.dev;
fac5e23e 16640 struct drm_i915_private *dev_priv = to_i915(dev);
4d1de975 16641 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
24929352 16642
24929352 16643 /* Clear any frame start delays used for debugging left by the BIOS */
4d1de975
JN
16644 if (!transcoder_is_dsi(cpu_transcoder)) {
16645 i915_reg_t reg = PIPECONF(cpu_transcoder);
16646
16647 I915_WRITE(reg,
16648 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
16649 }
24929352 16650
d3eaf884 16651 /* restore vblank interrupts to correct state */
9625604c 16652 drm_crtc_vblank_reset(&crtc->base);
d297e103 16653 if (crtc->active) {
f9cd7b88
VS
16654 struct intel_plane *plane;
16655
9625604c 16656 drm_crtc_vblank_on(&crtc->base);
f9cd7b88
VS
16657
16658 /* Disable everything but the primary plane */
16659 for_each_intel_plane_on_crtc(dev, crtc, plane) {
16660 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
16661 continue;
16662
16663 plane->disable_plane(&plane->base, &crtc->base);
16664 }
9625604c 16665 }
d3eaf884 16666
24929352 16667 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
16668 * disable the crtc (and hence change the state) if it is wrong. Note
16669 * that gen4+ has a fixed plane -> pipe mapping. */
6315b5d3 16670 if (INTEL_GEN(dev_priv) < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
16671 bool plane;
16672
78108b7c
VS
16673 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
16674 crtc->base.base.id, crtc->base.name);
24929352
DV
16675
16676 /* Pipe has the wrong plane attached and the plane is active.
16677 * Temporarily change the plane mapping and disable everything
16678 * ... */
16679 plane = crtc->plane;
936e71e3 16680 to_intel_plane_state(crtc->base.primary->state)->base.visible = true;
24929352 16681 crtc->plane = !plane;
b17d48e2 16682 intel_crtc_disable_noatomic(&crtc->base);
24929352 16683 crtc->plane = plane;
24929352 16684 }
24929352 16685
7fad798e
DV
16686 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
16687 crtc->pipe == PIPE_A && !crtc->active) {
16688 /* BIOS forgot to enable pipe A, this mostly happens after
16689 * resume. Force-enable the pipe to fix this, the update_dpms
16690 * call below we restore the pipe to the right state, but leave
16691 * the required bits on. */
16692 intel_enable_pipe_a(dev);
16693 }
16694
24929352
DV
16695 /* Adjust the state of the output pipe according to whether we
16696 * have active connectors/encoders. */
842e0307 16697 if (crtc->active && !intel_crtc_has_encoders(crtc))
b17d48e2 16698 intel_crtc_disable_noatomic(&crtc->base);
24929352 16699
49cff963 16700 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
4cc31489
DV
16701 /*
16702 * We start out with underrun reporting disabled to avoid races.
16703 * For correct bookkeeping mark this on active crtcs.
16704 *
c5ab3bc0
DV
16705 * Also on gmch platforms we dont have any hardware bits to
16706 * disable the underrun reporting. Which means we need to start
16707 * out with underrun reporting disabled also on inactive pipes,
16708 * since otherwise we'll complain about the garbage we read when
16709 * e.g. coming up after runtime pm.
16710 *
4cc31489
DV
16711 * No protection against concurrent access is required - at
16712 * worst a fifo underrun happens which also sets this to false.
16713 */
16714 crtc->cpu_fifo_underrun_disabled = true;
a168f5b3
VS
16715 /*
16716 * We track the PCH trancoder underrun reporting state
16717 * within the crtc. With crtc for pipe A housing the underrun
16718 * reporting state for PCH transcoder A, crtc for pipe B housing
16719 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
16720 * and marking underrun reporting as disabled for the non-existing
16721 * PCH transcoders B and C would prevent enabling the south
16722 * error interrupt (see cpt_can_enable_serr_int()).
16723 */
16724 if (has_pch_trancoder(dev_priv, (enum transcoder)crtc->pipe))
16725 crtc->pch_fifo_underrun_disabled = true;
4cc31489 16726 }
24929352
DV
16727}
16728
16729static void intel_sanitize_encoder(struct intel_encoder *encoder)
16730{
16731 struct intel_connector *connector;
24929352
DV
16732
16733 /* We need to check both for a crtc link (meaning that the
16734 * encoder is active and trying to read from a pipe) and the
16735 * pipe itself being active. */
16736 bool has_active_crtc = encoder->base.crtc &&
16737 to_intel_crtc(encoder->base.crtc)->active;
16738
496b0fc3
ML
16739 connector = intel_encoder_find_connector(encoder);
16740 if (connector && !has_active_crtc) {
24929352
DV
16741 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
16742 encoder->base.base.id,
8e329a03 16743 encoder->base.name);
24929352
DV
16744
16745 /* Connector is active, but has no active pipe. This is
16746 * fallout from our resume register restoring. Disable
16747 * the encoder manually again. */
16748 if (encoder->base.crtc) {
fd6bbda9
ML
16749 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
16750
24929352
DV
16751 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
16752 encoder->base.base.id,
8e329a03 16753 encoder->base.name);
fd6bbda9 16754 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
a62d1497 16755 if (encoder->post_disable)
fd6bbda9 16756 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
24929352 16757 }
7f1950fb 16758 encoder->base.crtc = NULL;
24929352
DV
16759
16760 /* Inconsistent output/port/pipe state happens presumably due to
16761 * a bug in one of the get_hw_state functions. Or someplace else
16762 * in our code, like the register restore mess on resume. Clamp
16763 * things to off as a safer default. */
fd6bbda9
ML
16764
16765 connector->base.dpms = DRM_MODE_DPMS_OFF;
16766 connector->base.encoder = NULL;
24929352
DV
16767 }
16768 /* Enabled encoders without active connectors will be fixed in
16769 * the crtc fixup. */
16770}
16771
29b74b7f 16772void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
0fde901f 16773{
920a14b2 16774 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
0fde901f 16775
04098753
ID
16776 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
16777 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
29b74b7f 16778 i915_disable_vga(dev_priv);
04098753
ID
16779 }
16780}
16781
29b74b7f 16782void i915_redisable_vga(struct drm_i915_private *dev_priv)
04098753 16783{
8dc8a27c
PZ
16784 /* This function can be called both from intel_modeset_setup_hw_state or
16785 * at a very early point in our resume sequence, where the power well
16786 * structures are not yet restored. Since this function is at a very
16787 * paranoid "someone might have enabled VGA while we were not looking"
16788 * level, just check if the power well is enabled instead of trying to
16789 * follow the "don't touch the power well if we don't need it" policy
16790 * the rest of the driver uses. */
6392f847 16791 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
16792 return;
16793
29b74b7f 16794 i915_redisable_vga_power_on(dev_priv);
6392f847
ID
16795
16796 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
0fde901f
KM
16797}
16798
f9cd7b88 16799static bool primary_get_hw_state(struct intel_plane *plane)
98ec7739 16800{
f9cd7b88 16801 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
98ec7739 16802
f9cd7b88 16803 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
d032ffa0
ML
16804}
16805
f9cd7b88
VS
16806/* FIXME read out full plane state for all planes */
16807static void readout_plane_state(struct intel_crtc *crtc)
d032ffa0 16808{
b26d3ea3 16809 struct drm_plane *primary = crtc->base.primary;
f9cd7b88 16810 struct intel_plane_state *plane_state =
b26d3ea3 16811 to_intel_plane_state(primary->state);
d032ffa0 16812
936e71e3 16813 plane_state->base.visible = crtc->active &&
b26d3ea3
ML
16814 primary_get_hw_state(to_intel_plane(primary));
16815
936e71e3 16816 if (plane_state->base.visible)
b26d3ea3 16817 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
98ec7739
VS
16818}
16819
30e984df 16820static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352 16821{
fac5e23e 16822 struct drm_i915_private *dev_priv = to_i915(dev);
24929352 16823 enum pipe pipe;
24929352
DV
16824 struct intel_crtc *crtc;
16825 struct intel_encoder *encoder;
16826 struct intel_connector *connector;
5358901f 16827 int i;
24929352 16828
565602d7
ML
16829 dev_priv->active_crtcs = 0;
16830
d3fcc808 16831 for_each_intel_crtc(dev, crtc) {
565602d7
ML
16832 struct intel_crtc_state *crtc_state = crtc->config;
16833 int pixclk = 0;
3b117c8f 16834
ec2dc6a0 16835 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
565602d7
ML
16836 memset(crtc_state, 0, sizeof(*crtc_state));
16837 crtc_state->base.crtc = &crtc->base;
24929352 16838
565602d7
ML
16839 crtc_state->base.active = crtc_state->base.enable =
16840 dev_priv->display.get_pipe_config(crtc, crtc_state);
16841
16842 crtc->base.enabled = crtc_state->base.enable;
16843 crtc->active = crtc_state->base.active;
16844
16845 if (crtc_state->base.active) {
16846 dev_priv->active_crtcs |= 1 << crtc->pipe;
16847
c89e39f3 16848 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv))
565602d7 16849 pixclk = ilk_pipe_pixel_rate(crtc_state);
9558d15d 16850 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
565602d7
ML
16851 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
16852 else
16853 WARN_ON(dev_priv->display.modeset_calc_cdclk);
9558d15d
VS
16854
16855 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
16856 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
16857 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
565602d7
ML
16858 }
16859
16860 dev_priv->min_pixclk[crtc->pipe] = pixclk;
b70709a6 16861
f9cd7b88 16862 readout_plane_state(crtc);
24929352 16863
78108b7c
VS
16864 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
16865 crtc->base.base.id, crtc->base.name,
08c4d7fc 16866 enableddisabled(crtc->active));
24929352
DV
16867 }
16868
5358901f
DV
16869 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16870 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
16871
2edd6443
ACO
16872 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
16873 &pll->config.hw_state);
3e369b76 16874 pll->config.crtc_mask = 0;
d3fcc808 16875 for_each_intel_crtc(dev, crtc) {
2dd66ebd 16876 if (crtc->active && crtc->config->shared_dpll == pll)
3e369b76 16877 pll->config.crtc_mask |= 1 << crtc->pipe;
5358901f 16878 }
2dd66ebd 16879 pll->active_mask = pll->config.crtc_mask;
5358901f 16880
1e6f2ddc 16881 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 16882 pll->name, pll->config.crtc_mask, pll->on);
5358901f
DV
16883 }
16884
b2784e15 16885 for_each_intel_encoder(dev, encoder) {
24929352
DV
16886 pipe = 0;
16887
16888 if (encoder->get_hw_state(encoder, &pipe)) {
98187836 16889 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
e2af48c6 16890
045ac3b5 16891 encoder->base.crtc = &crtc->base;
253c84c8 16892 crtc->config->output_types |= 1 << encoder->type;
6e3c9717 16893 encoder->get_config(encoder, crtc->config);
24929352
DV
16894 } else {
16895 encoder->base.crtc = NULL;
16896 }
16897
6f2bcceb 16898 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
08c4d7fc
TU
16899 encoder->base.base.id, encoder->base.name,
16900 enableddisabled(encoder->base.crtc),
6f2bcceb 16901 pipe_name(pipe));
24929352
DV
16902 }
16903
3a3371ff 16904 for_each_intel_connector(dev, connector) {
24929352
DV
16905 if (connector->get_hw_state(connector)) {
16906 connector->base.dpms = DRM_MODE_DPMS_ON;
2aa974c9
ML
16907
16908 encoder = connector->encoder;
16909 connector->base.encoder = &encoder->base;
16910
16911 if (encoder->base.crtc &&
16912 encoder->base.crtc->state->active) {
16913 /*
16914 * This has to be done during hardware readout
16915 * because anything calling .crtc_disable may
16916 * rely on the connector_mask being accurate.
16917 */
16918 encoder->base.crtc->state->connector_mask |=
16919 1 << drm_connector_index(&connector->base);
e87a52b3
ML
16920 encoder->base.crtc->state->encoder_mask |=
16921 1 << drm_encoder_index(&encoder->base);
2aa974c9
ML
16922 }
16923
24929352
DV
16924 } else {
16925 connector->base.dpms = DRM_MODE_DPMS_OFF;
16926 connector->base.encoder = NULL;
16927 }
16928 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
08c4d7fc
TU
16929 connector->base.base.id, connector->base.name,
16930 enableddisabled(connector->base.encoder));
24929352 16931 }
7f4c6284
VS
16932
16933 for_each_intel_crtc(dev, crtc) {
16934 crtc->base.hwmode = crtc->config->base.adjusted_mode;
16935
16936 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
16937 if (crtc->base.state->active) {
16938 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
16939 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
16940 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
16941
16942 /*
16943 * The initial mode needs to be set in order to keep
16944 * the atomic core happy. It wants a valid mode if the
16945 * crtc's enabled, so we do the above call.
16946 *
16947 * At this point some state updated by the connectors
16948 * in their ->detect() callback has not run yet, so
16949 * no recalculation can be done yet.
16950 *
16951 * Even if we could do a recalculation and modeset
16952 * right now it would cause a double modeset if
16953 * fbdev or userspace chooses a different initial mode.
16954 *
16955 * If that happens, someone indicated they wanted a
16956 * mode change, which means it's safe to do a full
16957 * recalculation.
16958 */
16959 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
9eca6832
VS
16960
16961 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
16962 update_scanline_offset(crtc);
7f4c6284 16963 }
e3b247da
VS
16964
16965 intel_pipe_config_sanity_check(dev_priv, crtc->config);
7f4c6284 16966 }
30e984df
DV
16967}
16968
043e9bda
ML
16969/* Scan out the current hw modeset state,
16970 * and sanitizes it to the current state
16971 */
16972static void
16973intel_modeset_setup_hw_state(struct drm_device *dev)
30e984df 16974{
fac5e23e 16975 struct drm_i915_private *dev_priv = to_i915(dev);
30e984df 16976 enum pipe pipe;
30e984df
DV
16977 struct intel_crtc *crtc;
16978 struct intel_encoder *encoder;
35c95375 16979 int i;
30e984df
DV
16980
16981 intel_modeset_readout_hw_state(dev);
24929352
DV
16982
16983 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 16984 for_each_intel_encoder(dev, encoder) {
24929352
DV
16985 intel_sanitize_encoder(encoder);
16986 }
16987
055e393f 16988 for_each_pipe(dev_priv, pipe) {
98187836 16989 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
e2af48c6 16990
24929352 16991 intel_sanitize_crtc(crtc);
6e3c9717
ACO
16992 intel_dump_pipe_config(crtc, crtc->config,
16993 "[setup_hw_state]");
24929352 16994 }
9a935856 16995
d29b2f9d
ACO
16996 intel_modeset_update_connector_atomic_state(dev);
16997
35c95375
DV
16998 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16999 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
17000
2dd66ebd 17001 if (!pll->on || pll->active_mask)
35c95375
DV
17002 continue;
17003
17004 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
17005
2edd6443 17006 pll->funcs.disable(dev_priv, pll);
35c95375
DV
17007 pll->on = false;
17008 }
17009
920a14b2 17010 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
6eb1a681 17011 vlv_wm_get_hw_state(dev);
5db94019 17012 else if (IS_GEN9(dev_priv))
3078999f 17013 skl_wm_get_hw_state(dev);
6e266956 17014 else if (HAS_PCH_SPLIT(dev_priv))
243e6a44 17015 ilk_wm_get_hw_state(dev);
292b990e
ML
17016
17017 for_each_intel_crtc(dev, crtc) {
17018 unsigned long put_domains;
17019
74bff5f9 17020 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
292b990e
ML
17021 if (WARN_ON(put_domains))
17022 modeset_put_power_domains(dev_priv, put_domains);
17023 }
17024 intel_display_set_init_power(dev_priv, false);
010cf73d
PZ
17025
17026 intel_fbc_init_pipe_state(dev_priv);
043e9bda 17027}
7d0bc1ea 17028
043e9bda
ML
17029void intel_display_resume(struct drm_device *dev)
17030{
e2c8b870
ML
17031 struct drm_i915_private *dev_priv = to_i915(dev);
17032 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
17033 struct drm_modeset_acquire_ctx ctx;
043e9bda 17034 int ret;
f30da187 17035
e2c8b870 17036 dev_priv->modeset_restore_state = NULL;
73974893
ML
17037 if (state)
17038 state->acquire_ctx = &ctx;
043e9bda 17039
ea49c9ac
ML
17040 /*
17041 * This is a cludge because with real atomic modeset mode_config.mutex
17042 * won't be taken. Unfortunately some probed state like
17043 * audio_codec_enable is still protected by mode_config.mutex, so lock
17044 * it here for now.
17045 */
17046 mutex_lock(&dev->mode_config.mutex);
e2c8b870 17047 drm_modeset_acquire_init(&ctx, 0);
043e9bda 17048
73974893
ML
17049 while (1) {
17050 ret = drm_modeset_lock_all_ctx(dev, &ctx);
17051 if (ret != -EDEADLK)
17052 break;
043e9bda 17053
e2c8b870 17054 drm_modeset_backoff(&ctx);
e2c8b870 17055 }
043e9bda 17056
73974893
ML
17057 if (!ret)
17058 ret = __intel_display_resume(dev, state);
17059
e2c8b870
ML
17060 drm_modeset_drop_locks(&ctx);
17061 drm_modeset_acquire_fini(&ctx);
ea49c9ac 17062 mutex_unlock(&dev->mode_config.mutex);
043e9bda 17063
0853695c 17064 if (ret)
e2c8b870 17065 DRM_ERROR("Restoring old state failed with %i\n", ret);
0853695c 17066 drm_atomic_state_put(state);
2c7111db
CW
17067}
17068
17069void intel_modeset_gem_init(struct drm_device *dev)
17070{
dc97997a 17071 struct drm_i915_private *dev_priv = to_i915(dev);
484b41dd 17072 struct drm_crtc *c;
2ff8fde1 17073 struct drm_i915_gem_object *obj;
484b41dd 17074
dc97997a 17075 intel_init_gt_powersave(dev_priv);
ae48434c 17076
1833b134 17077 intel_modeset_init_hw(dev);
02e792fb 17078
1ee8da6d 17079 intel_setup_overlay(dev_priv);
484b41dd
JB
17080
17081 /*
17082 * Make sure any fbs we allocated at startup are properly
17083 * pinned & fenced. When we do the allocation it's too early
17084 * for this.
17085 */
70e1e0ec 17086 for_each_crtc(dev, c) {
058d88c4
CW
17087 struct i915_vma *vma;
17088
2ff8fde1
MR
17089 obj = intel_fb_obj(c->primary->fb);
17090 if (obj == NULL)
484b41dd
JB
17091 continue;
17092
e0d6149b 17093 mutex_lock(&dev->struct_mutex);
058d88c4 17094 vma = intel_pin_and_fence_fb_obj(c->primary->fb,
3465c580 17095 c->primary->state->rotation);
e0d6149b 17096 mutex_unlock(&dev->struct_mutex);
058d88c4 17097 if (IS_ERR(vma)) {
484b41dd
JB
17098 DRM_ERROR("failed to pin boot fb on pipe %d\n",
17099 to_intel_crtc(c)->pipe);
66e514c1 17100 drm_framebuffer_unreference(c->primary->fb);
5a21b665 17101 c->primary->fb = NULL;
36750f28 17102 c->primary->crtc = c->primary->state->crtc = NULL;
5a21b665 17103 update_state_fb(c->primary);
36750f28 17104 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
484b41dd
JB
17105 }
17106 }
1ebaa0b9
CW
17107}
17108
17109int intel_connector_register(struct drm_connector *connector)
17110{
17111 struct intel_connector *intel_connector = to_intel_connector(connector);
17112 int ret;
17113
17114 ret = intel_backlight_device_register(intel_connector);
17115 if (ret)
17116 goto err;
17117
17118 return 0;
0962c3c9 17119
1ebaa0b9
CW
17120err:
17121 return ret;
79e53945
JB
17122}
17123
c191eca1 17124void intel_connector_unregister(struct drm_connector *connector)
4932e2c3 17125{
e63d87c0 17126 struct intel_connector *intel_connector = to_intel_connector(connector);
4932e2c3 17127
e63d87c0 17128 intel_backlight_device_unregister(intel_connector);
4932e2c3 17129 intel_panel_destroy_backlight(connector);
4932e2c3
ID
17130}
17131
79e53945
JB
17132void intel_modeset_cleanup(struct drm_device *dev)
17133{
fac5e23e 17134 struct drm_i915_private *dev_priv = to_i915(dev);
652c393a 17135
dc97997a 17136 intel_disable_gt_powersave(dev_priv);
2eb5252e 17137
fd0c0642
DV
17138 /*
17139 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 17140 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
17141 * experience fancy races otherwise.
17142 */
2aeb7d3a 17143 intel_irq_uninstall(dev_priv);
eb21b92b 17144
fd0c0642
DV
17145 /*
17146 * Due to the hpd irq storm handling the hotplug work can re-arm the
17147 * poll handlers. Hence disable polling after hpd handling is shut down.
17148 */
f87ea761 17149 drm_kms_helper_poll_fini(dev);
fd0c0642 17150
723bfd70
JB
17151 intel_unregister_dsm_handler();
17152
c937ab3e 17153 intel_fbc_global_disable(dev_priv);
69341a5e 17154
1630fe75
CW
17155 /* flush any delayed tasks or pending work */
17156 flush_scheduled_work();
17157
79e53945 17158 drm_mode_config_cleanup(dev);
4d7bb011 17159
1ee8da6d 17160 intel_cleanup_overlay(dev_priv);
ae48434c 17161
dc97997a 17162 intel_cleanup_gt_powersave(dev_priv);
f5949141
DV
17163
17164 intel_teardown_gmbus(dev);
79e53945
JB
17165}
17166
df0e9248
CW
17167void intel_connector_attach_encoder(struct intel_connector *connector,
17168 struct intel_encoder *encoder)
17169{
17170 connector->encoder = encoder;
17171 drm_mode_connector_attach_encoder(&connector->base,
17172 &encoder->base);
79e53945 17173}
28d52043
DA
17174
17175/*
17176 * set vga decode state - true == enable VGA decode
17177 */
6315b5d3 17178int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
28d52043 17179{
6315b5d3 17180 unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
17181 u16 gmch_ctrl;
17182
75fa041d
CW
17183 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
17184 DRM_ERROR("failed to read control word\n");
17185 return -EIO;
17186 }
17187
c0cc8a55
CW
17188 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
17189 return 0;
17190
28d52043
DA
17191 if (state)
17192 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
17193 else
17194 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
17195
17196 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
17197 DRM_ERROR("failed to write control word\n");
17198 return -EIO;
17199 }
17200
28d52043
DA
17201 return 0;
17202}
c4a1d9e4 17203
98a2f411
CW
17204#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
17205
c4a1d9e4 17206struct intel_display_error_state {
ff57f1b0
PZ
17207
17208 u32 power_well_driver;
17209
63b66e5b
CW
17210 int num_transcoders;
17211
c4a1d9e4
CW
17212 struct intel_cursor_error_state {
17213 u32 control;
17214 u32 position;
17215 u32 base;
17216 u32 size;
52331309 17217 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
17218
17219 struct intel_pipe_error_state {
ddf9c536 17220 bool power_domain_on;
c4a1d9e4 17221 u32 source;
f301b1e1 17222 u32 stat;
52331309 17223 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
17224
17225 struct intel_plane_error_state {
17226 u32 control;
17227 u32 stride;
17228 u32 size;
17229 u32 pos;
17230 u32 addr;
17231 u32 surface;
17232 u32 tile_offset;
52331309 17233 } plane[I915_MAX_PIPES];
63b66e5b
CW
17234
17235 struct intel_transcoder_error_state {
ddf9c536 17236 bool power_domain_on;
63b66e5b
CW
17237 enum transcoder cpu_transcoder;
17238
17239 u32 conf;
17240
17241 u32 htotal;
17242 u32 hblank;
17243 u32 hsync;
17244 u32 vtotal;
17245 u32 vblank;
17246 u32 vsync;
17247 } transcoder[4];
c4a1d9e4
CW
17248};
17249
17250struct intel_display_error_state *
c033666a 17251intel_display_capture_error_state(struct drm_i915_private *dev_priv)
c4a1d9e4 17252{
c4a1d9e4 17253 struct intel_display_error_state *error;
63b66e5b
CW
17254 int transcoders[] = {
17255 TRANSCODER_A,
17256 TRANSCODER_B,
17257 TRANSCODER_C,
17258 TRANSCODER_EDP,
17259 };
c4a1d9e4
CW
17260 int i;
17261
c033666a 17262 if (INTEL_INFO(dev_priv)->num_pipes == 0)
63b66e5b
CW
17263 return NULL;
17264
9d1cb914 17265 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
17266 if (error == NULL)
17267 return NULL;
17268
c033666a 17269 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
ff57f1b0
PZ
17270 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
17271
055e393f 17272 for_each_pipe(dev_priv, i) {
ddf9c536 17273 error->pipe[i].power_domain_on =
f458ebbc
DV
17274 __intel_display_power_is_enabled(dev_priv,
17275 POWER_DOMAIN_PIPE(i));
ddf9c536 17276 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
17277 continue;
17278
5efb3e28
VS
17279 error->cursor[i].control = I915_READ(CURCNTR(i));
17280 error->cursor[i].position = I915_READ(CURPOS(i));
17281 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
17282
17283 error->plane[i].control = I915_READ(DSPCNTR(i));
17284 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
c033666a 17285 if (INTEL_GEN(dev_priv) <= 3) {
51889b35 17286 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
17287 error->plane[i].pos = I915_READ(DSPPOS(i));
17288 }
c033666a 17289 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
ca291363 17290 error->plane[i].addr = I915_READ(DSPADDR(i));
c033666a 17291 if (INTEL_GEN(dev_priv) >= 4) {
c4a1d9e4
CW
17292 error->plane[i].surface = I915_READ(DSPSURF(i));
17293 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
17294 }
17295
c4a1d9e4 17296 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 17297
c033666a 17298 if (HAS_GMCH_DISPLAY(dev_priv))
f301b1e1 17299 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
17300 }
17301
4d1de975 17302 /* Note: this does not include DSI transcoders. */
c033666a 17303 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
2d1fe073 17304 if (HAS_DDI(dev_priv))
63b66e5b
CW
17305 error->num_transcoders++; /* Account for eDP. */
17306
17307 for (i = 0; i < error->num_transcoders; i++) {
17308 enum transcoder cpu_transcoder = transcoders[i];
17309
ddf9c536 17310 error->transcoder[i].power_domain_on =
f458ebbc 17311 __intel_display_power_is_enabled(dev_priv,
38cc1daf 17312 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 17313 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
17314 continue;
17315
63b66e5b
CW
17316 error->transcoder[i].cpu_transcoder = cpu_transcoder;
17317
17318 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
17319 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
17320 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
17321 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
17322 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
17323 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
17324 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
17325 }
17326
17327 return error;
17328}
17329
edc3d884
MK
17330#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
17331
c4a1d9e4 17332void
edc3d884 17333intel_display_print_error_state(struct drm_i915_error_state_buf *m,
5f56d5f9 17334 struct drm_i915_private *dev_priv,
c4a1d9e4
CW
17335 struct intel_display_error_state *error)
17336{
17337 int i;
17338
63b66e5b
CW
17339 if (!error)
17340 return;
17341
b7f05d4a 17342 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
8652744b 17343 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
edc3d884 17344 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 17345 error->power_well_driver);
055e393f 17346 for_each_pipe(dev_priv, i) {
edc3d884 17347 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536 17348 err_printf(m, " Power: %s\n",
87ad3212 17349 onoff(error->pipe[i].power_domain_on));
edc3d884 17350 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 17351 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
17352
17353 err_printf(m, "Plane [%d]:\n", i);
17354 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
17355 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
5f56d5f9 17356 if (INTEL_GEN(dev_priv) <= 3) {
edc3d884
MK
17357 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
17358 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 17359 }
772c2a51 17360 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
edc3d884 17361 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
5f56d5f9 17362 if (INTEL_GEN(dev_priv) >= 4) {
edc3d884
MK
17363 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
17364 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
17365 }
17366
edc3d884
MK
17367 err_printf(m, "Cursor [%d]:\n", i);
17368 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
17369 err_printf(m, " POS: %08x\n", error->cursor[i].position);
17370 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 17371 }
63b66e5b
CW
17372
17373 for (i = 0; i < error->num_transcoders; i++) {
da205630 17374 err_printf(m, "CPU transcoder: %s\n",
63b66e5b 17375 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536 17376 err_printf(m, " Power: %s\n",
87ad3212 17377 onoff(error->transcoder[i].power_domain_on));
63b66e5b
CW
17378 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
17379 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
17380 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
17381 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
17382 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
17383 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
17384 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
17385 }
c4a1d9e4 17386}
98a2f411
CW
17387
17388#endif